sde_reg_dma.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. * Copyright (c) 2017-2021, The Linux Foundation. All rights reserved.
  5. */
  6. #ifndef _SDE_REG_DMA_H
  7. #define _SDE_REG_DMA_H
  8. #include "msm_drv.h"
  9. #include "sde_hw_catalog.h"
  10. #include "sde_hw_mdss.h"
  11. #include "sde_hw_top.h"
  12. #include "sde_hw_util.h"
  13. /**
  14. * enum sde_reg_dma_op - defines operations supported by reg dma
  15. * @REG_DMA_READ: Read the histogram into buffer provided
  16. * @REG_DMA_WRITE: Write the reg dma configuration into MDP block
  17. * @REG_DMA_OP_MAX: Max operation which indicates that op is invalid
  18. */
  19. enum sde_reg_dma_op {
  20. REG_DMA_READ,
  21. REG_DMA_WRITE,
  22. REG_DMA_OP_MAX
  23. };
  24. /**
  25. * enum sde_reg_dma_read_sel - defines the blocks for histogram read
  26. * @DSPP0_HIST: select dspp0
  27. * @DSPP1_HIST: select dspp1
  28. * @DSPP2_HIST: select dspp2
  29. * @DSPP3_HIST: select dspp3
  30. * @DSPP_HIST_MAX: invalid selection
  31. */
  32. enum sde_reg_dma_read_sel {
  33. DSPP0_HIST,
  34. DSPP1_HIST,
  35. DSPP2_HIST,
  36. DSPP3_HIST,
  37. DSPP_HIST_MAX,
  38. };
  39. /**
  40. * enum sde_reg_dma_features - defines features supported by reg dma
  41. * @QSEED: qseed feature
  42. * @GAMUT: gamut feature
  43. * @IGC: inverse gamma correction
  44. * @PCC: polynomical color correction
  45. * @VLUT: PA vlut
  46. * @MEMC_SKIN: memory color skin
  47. * @MEMC_SKY: memory color sky
  48. * @MEMC_FOLIAGE: memory color foliage
  49. * @MEMC_PROT: memory color protect
  50. * @SIX_ZONE: six zone
  51. * @HSIC: Hue, saturation and contrast
  52. * @GC: gamma correction
  53. * @SPR_INIT: Sub pixel rendering init feature
  54. * @SPR_PU: Sub pixel rendering partial update feature
  55. * @LTM_INIT: LTM INIT
  56. * @LTM_ROI: LTM ROI
  57. * @LTM_VLUT: LTM VLUT
  58. * @RC_DATA: Rounded corner data
  59. * @DEMURA_CFG: Demura feature
  60. * @REG_DMA_FEATURES_MAX: invalid selection
  61. */
  62. enum sde_reg_dma_features {
  63. QSEED,
  64. GAMUT,
  65. IGC,
  66. PCC,
  67. VLUT,
  68. MEMC_SKIN,
  69. MEMC_SKY,
  70. MEMC_FOLIAGE,
  71. MEMC_PROT,
  72. SIX_ZONE,
  73. HSIC,
  74. GC,
  75. SPR_INIT,
  76. SPR_UDC,
  77. SPR_PU_CFG,
  78. LTM_INIT,
  79. LTM_ROI,
  80. LTM_VLUT,
  81. RC_DATA,
  82. DEMURA_CFG,
  83. REG_DMA_FEATURES_MAX,
  84. };
  85. /**
  86. * enum sde_reg_dma_queue - defines reg dma write queue values
  87. * @DMA_CTL_QUEUE0: select queue0
  88. * @DMA_CTL_QUEUE1: select queue1
  89. * @DMA_CTL_QUEUE_MAX: invalid selection
  90. */
  91. enum sde_reg_dma_queue {
  92. DMA_CTL_QUEUE0,
  93. DMA_CTL_QUEUE1,
  94. DMA_CTL_QUEUE_MAX,
  95. };
  96. #define LUTBUS_TABLE_SELECT_MAX 2
  97. #define LUTBUS_IGC_TRANS_SIZE 3
  98. #define LUTBUS_GAMUT_TRANS_SIZE 6
  99. #define LUTBUS_SIXZONE_TRANS_SIZE 5
  100. /**
  101. * enum sde_reg_dma_lutbus_block - block select values for lutbus op
  102. * @LUTBUS_BLOCK_IGC: select IGC block
  103. * @LUTBUS_BLOCK_GAMUT: select GAMUT block
  104. * @LUTBUS_BLOCK_SIXZONE: select SIXZONE block
  105. * @LUTBUS_BLOCK_MAX: invalid selection
  106. */
  107. enum sde_reg_dma_lutbus_block {
  108. LUTBUS_BLOCK_IGC = 0,
  109. LUTBUS_BLOCK_GAMUT,
  110. LUTBUS_BLOCK_SIXZONE = 3,
  111. LUTBUS_BLOCK_MAX,
  112. };
  113. /**
  114. * enum sde_reg_dma_trigger_mode - defines reg dma ops trigger mode
  115. * @WRITE_IMMEDIATE: trigger write op immediately
  116. * @WRITE_TRIGGER: trigger write op when sw trigger is issued
  117. * @READ_IMMEDIATE: trigger read op immediately
  118. * @READ_TRIGGER: trigger read op when sw trigger is issued
  119. * @TIGGER_MAX: invalid trigger selection
  120. */
  121. enum sde_reg_dma_trigger_mode {
  122. WRITE_IMMEDIATE,
  123. WRITE_TRIGGER,
  124. READ_IMMEDIATE,
  125. READ_TRIGGER,
  126. TIGGER_MAX,
  127. };
  128. /**
  129. * enum sde_reg_dma_setup_ops - defines reg dma write configuration
  130. * @HW_BLK_SELECT: op for selecting the hardware block
  131. * @REG_SINGLE_WRITE: op for writing single register value
  132. * at the address provided
  133. * @REG_BLK_WRITE_SINGLE: op for writing multiple registers using auto address
  134. * increment
  135. * @REG_BLK_WRITE_INC: op for writing multiple registers using hw index
  136. * register
  137. * @REG_BLK_WRITE_MULTIPLE: op for writing hw index based registers at
  138. * non-consecutive location
  139. * @REG_SINGLE_MODIFY: op for modifying single register value with bitmask at
  140. * the address provided(Reg = (Reg & Mask) | Data),
  141. * broadcast feature is not supported with this opcode.
  142. * @REG_BLK_LUT_WRITE: op for specific faster LUT writes, currently only
  143. * supports DSPP/SSPP Gamut and DSPP IGC.
  144. * @REG_DMA_SETUP_OPS_MAX: invalid operation
  145. */
  146. enum sde_reg_dma_setup_ops {
  147. HW_BLK_SELECT,
  148. REG_SINGLE_WRITE,
  149. REG_BLK_WRITE_SINGLE,
  150. REG_BLK_WRITE_INC,
  151. REG_BLK_WRITE_MULTIPLE,
  152. REG_SINGLE_MODIFY,
  153. REG_BLK_LUT_WRITE,
  154. REG_DMA_SETUP_OPS_MAX,
  155. };
  156. #define REG_DMA_BLK_MAX 32
  157. /**
  158. * enum sde_reg_dma_blk - defines blocks for which reg dma op should be
  159. * performed
  160. * @VIG0: select vig0 block
  161. * @VIG1: select vig1 block
  162. * @VIG2: select vig2 block
  163. * @VIG3: select vig3 block
  164. * @LM0: select lm0 block
  165. * @LM1: select lm1 block
  166. * @LM2: select lm2 block
  167. * @LM3: select lm3 block
  168. * @DSPP0: select dspp0 block
  169. * @DSPP1: select dspp1 block
  170. * @DSPP2: select dspp2 block
  171. * @DSPP3: select dspp3 block
  172. * @DMA0: select dma0 block
  173. * @DMA1: select dma1 block
  174. * @DMA2: select dma2 block
  175. * @DMA3: select dma3 block
  176. * @DMA4: select dma4 block
  177. * @DMA5: select dma5 block
  178. * @SSPP_IGC: select sspp igc block
  179. * @DSPP_IGC: select dspp igc block
  180. * @LTM0: select LTM0 block
  181. * @LTM1: select LTM1 block
  182. * @MDSS: select mdss block
  183. */
  184. enum sde_reg_dma_blk {
  185. VIG0 = BIT(0),
  186. VIG1 = BIT(1),
  187. VIG2 = BIT(2),
  188. VIG3 = BIT(3),
  189. LM0 = BIT(4),
  190. LM1 = BIT(5),
  191. LM2 = BIT(6),
  192. LM3 = BIT(7),
  193. DSPP0 = BIT(8),
  194. DSPP1 = BIT(9),
  195. DSPP2 = BIT(10),
  196. DSPP3 = BIT(11),
  197. DMA0 = BIT(12),
  198. DMA1 = BIT(13),
  199. DMA2 = BIT(14),
  200. DMA3 = BIT(15),
  201. SSPP_IGC = BIT(16),
  202. DSPP_IGC = BIT(17),
  203. LTM0 = BIT(18),
  204. LTM1 = BIT(19),
  205. DMA4 = BIT(20),
  206. DMA5 = BIT(21),
  207. LTM2 = BIT(22),
  208. LTM3 = BIT(23),
  209. MDSS = BIT(31)
  210. };
  211. /**
  212. * enum sde_reg_dma_last_cmd_mode - defines enums for kick off mode.
  213. * @REG_DMA_WAIT4_COMP: last_command api will wait for max of 1 msec allowing
  214. * reg dma trigger to complete.
  215. * @REG_DMA_NOWAIT: last_command api will not wait for reg dma trigger
  216. * completion.
  217. */
  218. enum sde_reg_dma_last_cmd_mode {
  219. REG_DMA_WAIT4_COMP,
  220. REG_DMA_NOWAIT,
  221. };
  222. /**
  223. * struct sde_reg_dma_buffer - defines reg dma buffer structure.
  224. * @drm_gem_object *buf: drm gem handle for the buffer
  225. * @asapce : pointer to address space
  226. * @buffer_size: buffer size
  227. * @index: write pointer index
  228. * @iova: device address
  229. * @vaddr: cpu address
  230. * @next_op_allowed: operation allowed on the buffer
  231. * @ops_completed: operations completed on buffer
  232. * @abs_write_cnt: count of mdss absolute addr writes in the current buffer
  233. */
  234. struct sde_reg_dma_buffer {
  235. struct drm_gem_object *buf;
  236. struct msm_gem_address_space *aspace;
  237. u32 buffer_size;
  238. u32 index;
  239. u64 iova;
  240. void *vaddr;
  241. u32 next_op_allowed;
  242. u32 ops_completed;
  243. u32 abs_write_cnt;
  244. };
  245. /**
  246. * struct sde_reg_dma_setup_ops_cfg - defines structure for reg dma ops on the
  247. * reg dma buffer.
  248. * @sde_reg_dma_setup_ops ops: ops to be performed
  249. * @sde_reg_dma_blk blk: block on which op needs to be performed
  250. * @sde_reg_dma_features feature: feature on which op needs to be done
  251. * @wrap_size: valid for REG_BLK_WRITE_MULTIPLE, indicates reg index location
  252. * size
  253. * @inc: valid for REG_BLK_WRITE_MULTIPLE indicates whether reg index location
  254. * needs an increment or decrement.
  255. * 0 - decrement
  256. * 1 - increment
  257. * @blk_offset: offset for blk, valid for HW_BLK_SELECT op only
  258. * @sde_reg_dma_buffer *dma_buf: reg dma buffer on which op needs to be
  259. * performed
  260. * @data: pointer to payload which has to be written into reg dma buffer for
  261. * selected op.
  262. * @mask: mask value for REG_SINGLE_MODIFY op
  263. * @data_size: size of payload in data
  264. * @table_sel: table select value for REG_BLK_LUT_WRITE opcode
  265. * @block_sel: block select value for REG_BLK_LUT_WRITE opcode
  266. * @trans_size: transfer size for REG_BLK_LUT_WRITE opcode
  267. * @lut_size: lut size in terms of transfer size
  268. */
  269. struct sde_reg_dma_setup_ops_cfg {
  270. enum sde_reg_dma_setup_ops ops;
  271. enum sde_reg_dma_blk blk;
  272. enum sde_reg_dma_features feature;
  273. u32 wrap_size;
  274. u32 inc;
  275. u32 blk_offset;
  276. struct sde_reg_dma_buffer *dma_buf;
  277. u32 *data;
  278. u32 mask;
  279. u32 data_size;
  280. u32 table_sel;
  281. u32 block_sel;
  282. u32 trans_size;
  283. u32 lut_size;
  284. };
  285. /**
  286. * struct sde_reg_dma_kickoff_cfg - commit reg dma buffer to hw engine
  287. * @ctl: ctl for which reg dma buffer needs to be committed.
  288. * @dma_buf: reg dma buffer with iova address and size info
  289. * @block_select: histogram read select
  290. * @trigger_mode: reg dma ops trigger mode
  291. * @queue_select: queue on which reg dma buffer will be submitted
  292. * @dma_type: DB or SB LUT DMA block selection
  293. * @feature: feature the provided kickoff buffer belongs to
  294. * @last_command: last command for this vsync
  295. */
  296. struct sde_reg_dma_kickoff_cfg {
  297. struct sde_hw_ctl *ctl;
  298. enum sde_reg_dma_op op;
  299. struct sde_reg_dma_buffer *dma_buf;
  300. enum sde_reg_dma_read_sel block_select;
  301. enum sde_reg_dma_trigger_mode trigger_mode;
  302. enum sde_reg_dma_queue queue_select;
  303. enum sde_reg_dma_type dma_type;
  304. enum sde_reg_dma_features feature;
  305. u32 last_command;
  306. };
  307. /**
  308. * struct sde_hw_reg_dma_ops - ops supported by reg dma frame work, based on
  309. * version of reg dma appropriate ops will be
  310. * installed during driver probe.
  311. * @check_support: checks if reg dma is supported on this platform for a
  312. * feature
  313. * @setup_payload: setup reg dma buffer based on ops and payload provided by
  314. * client
  315. * @kick_off: submit the reg dma buffer to hw enginge
  316. * @reset: reset the reg dma hw enginge for a ctl
  317. * @alloc_reg_dma_buf: allocate reg dma buffer
  318. * @dealloc_reg_dma: de-allocate reg dma buffer
  319. * @reset_reg_dma_buf: reset the buffer to init state
  320. * @last_command: notify control that last command is queued
  321. * @last_command_sb: notify control that last command for SB LUTDMA is queued
  322. * @dump_regs: dump reg dma registers
  323. */
  324. struct sde_hw_reg_dma_ops {
  325. int (*check_support)(enum sde_reg_dma_features feature,
  326. enum sde_reg_dma_blk blk,
  327. bool *is_supported);
  328. int (*setup_payload)(struct sde_reg_dma_setup_ops_cfg *cfg);
  329. int (*kick_off)(struct sde_reg_dma_kickoff_cfg *cfg);
  330. int (*reset)(struct sde_hw_ctl *ctl);
  331. struct sde_reg_dma_buffer* (*alloc_reg_dma_buf)(u32 size);
  332. int (*dealloc_reg_dma)(struct sde_reg_dma_buffer *lut_buf);
  333. int (*reset_reg_dma_buf)(struct sde_reg_dma_buffer *buf);
  334. int (*last_command)(struct sde_hw_ctl *ctl, enum sde_reg_dma_queue q,
  335. enum sde_reg_dma_last_cmd_mode mode);
  336. int (*last_command_sb)(struct sde_hw_ctl *ctl, enum sde_reg_dma_queue q,
  337. enum sde_reg_dma_last_cmd_mode mode);
  338. void (*dump_regs)(void);
  339. };
  340. /**
  341. * struct sde_hw_reg_dma - structure to hold reg dma hw info
  342. * @drm_dev: drm driver dev handle
  343. * @reg_dma_count: number of LUTDMA hw instances
  344. * @caps: LUTDMA hw caps on the platform
  345. * @ops: reg dma ops supported on the platform
  346. * @addr: reg dma hw block base address
  347. */
  348. struct sde_hw_reg_dma {
  349. struct drm_device *drm_dev;
  350. u32 reg_dma_count;
  351. const struct sde_reg_dma_cfg *caps;
  352. struct sde_hw_reg_dma_ops ops;
  353. void __iomem *addr;
  354. };
  355. /**
  356. * sde_reg_dma_init() - function called to initialize reg dma during sde
  357. * drm driver probe. If reg dma is supported by sde
  358. * ops for reg dma version will be installed.
  359. * if reg dma is not supported by sde default ops will
  360. * be installed. check_support of default ops will
  361. * return false, hence the clients should fall back to
  362. * AHB programming.
  363. * @addr: reg dma block base address
  364. * @m: catalog which contains sde hw capabilities and offsets
  365. * @dev: drm driver device handle
  366. */
  367. int sde_reg_dma_init(void __iomem *addr, struct sde_mdss_cfg *m,
  368. struct drm_device *dev);
  369. /**
  370. * sde_reg_dma_get_ops() - singleton module, ops is returned to the clients
  371. * who call this api.
  372. */
  373. struct sde_hw_reg_dma_ops *sde_reg_dma_get_ops(void);
  374. /**
  375. * sde_reg_dma_deinit() - de-initialize the reg dma
  376. */
  377. void sde_reg_dma_deinit(void);
  378. #endif /* _SDE_REG_DMA_H */