sde_kms.c 138 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424
  1. /*
  2. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <drm/drm_crtc.h>
  21. #include <drm/drm_fixed.h>
  22. #include <drm/drm_panel.h>
  23. #include <linux/debugfs.h>
  24. #include <linux/of_address.h>
  25. #include <linux/of_irq.h>
  26. #include <linux/dma-buf.h>
  27. #include <linux/memblock.h>
  28. #include <linux/soc/qcom/panel_event_notifier.h>
  29. #include <drm/drm_atomic_uapi.h>
  30. #include <drm/drm_probe_helper.h>
  31. #include "msm_drv.h"
  32. #include "msm_mmu.h"
  33. #include "msm_gem.h"
  34. #include "dsi_display.h"
  35. #include "dsi_drm.h"
  36. #include "sde_wb.h"
  37. #include "dp_display.h"
  38. #include "dp_drm.h"
  39. #include "dp_mst_drm.h"
  40. #include "sde_kms.h"
  41. #include "sde_core_irq.h"
  42. #include "sde_formats.h"
  43. #include "sde_hw_vbif.h"
  44. #include "sde_vbif.h"
  45. #include "sde_encoder.h"
  46. #include "sde_plane.h"
  47. #include "sde_crtc.h"
  48. #include "sde_color_processing.h"
  49. #include "sde_reg_dma.h"
  50. #include "sde_connector.h"
  51. #include "sde_vm.h"
  52. #include "sde_fence.h"
  53. #include <linux/qcom_scm.h>
  54. #include <linux/qcom-iommu-util.h>
  55. #include "soc/qcom/secure_buffer.h"
  56. #include <linux/qtee_shmbridge.h>
  57. #ifdef CONFIG_DRM_SDE_VM
  58. #include <linux/gunyah/gh_irq_lend.h>
  59. #endif
  60. #define CREATE_TRACE_POINTS
  61. #include "sde_trace.h"
  62. /* defines for secure channel call */
  63. #define MEM_PROTECT_SD_CTRL_SWITCH 0x18
  64. #define MDP_DEVICE_ID 0x1A
  65. #define DEMURA_REGION_NAME_MAX 32
  66. EXPORT_TRACEPOINT_SYMBOL(tracing_mark_write);
  67. static const char * const iommu_ports[] = {
  68. "mdp_0",
  69. };
  70. /**
  71. * Controls size of event log buffer. Specified as a power of 2.
  72. */
  73. #define SDE_EVTLOG_SIZE 1024
  74. /*
  75. * To enable overall DRM driver logging
  76. * # echo 0x2 > /sys/module/drm/parameters/debug
  77. *
  78. * To enable DRM driver h/w logging
  79. * # echo <mask> > /sys/kernel/debug/dri/0/debug/hw_log_mask
  80. *
  81. * See sde_hw_mdss.h for h/w logging mask definitions (search for SDE_DBG_MASK_)
  82. */
  83. #define SDE_DEBUGFS_DIR "msm_sde"
  84. #define SDE_DEBUGFS_HWMASKNAME "hw_log_mask"
  85. #define SDE_KMS_MODESET_LOCK_TIMEOUT_US 500
  86. #define SDE_KMS_MODESET_LOCK_MAX_TRIALS 20
  87. /**
  88. * sdecustom - enable certain driver customizations for sde clients
  89. * Enabling this modifies the standard DRM behavior slightly and assumes
  90. * that the clients have specific knowledge about the modifications that
  91. * are involved, so don't enable this unless you know what you're doing.
  92. *
  93. * Parts of the driver that are affected by this setting may be located by
  94. * searching for invocations of the 'sde_is_custom_client()' function.
  95. *
  96. * This is disabled by default.
  97. */
  98. static bool sdecustom = true;
  99. module_param(sdecustom, bool, 0400);
  100. MODULE_PARM_DESC(sdecustom, "Enable customizations for sde clients");
  101. static int sde_kms_hw_init(struct msm_kms *kms);
  102. static int _sde_kms_mmu_destroy(struct sde_kms *sde_kms);
  103. static int _sde_kms_mmu_init(struct sde_kms *sde_kms);
  104. static int _sde_kms_register_events(struct msm_kms *kms,
  105. struct drm_mode_object *obj, u32 event, bool en);
  106. static void sde_kms_handle_power_event(u32 event_type, void *usr);
  107. bool sde_is_custom_client(void)
  108. {
  109. return sdecustom;
  110. }
  111. #if IS_ENABLED(CONFIG_DEBUG_FS)
  112. void *sde_debugfs_get_root(struct sde_kms *sde_kms)
  113. {
  114. struct msm_drm_private *priv;
  115. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  116. return NULL;
  117. priv = sde_kms->dev->dev_private;
  118. return priv->debug_root;
  119. }
  120. static int _sde_debugfs_init(struct sde_kms *sde_kms)
  121. {
  122. void *p;
  123. int rc;
  124. void *debugfs_root;
  125. p = sde_hw_util_get_log_mask_ptr();
  126. if (!sde_kms || !p)
  127. return -EINVAL;
  128. debugfs_root = sde_debugfs_get_root(sde_kms);
  129. if (!debugfs_root)
  130. return -EINVAL;
  131. /* allow debugfs_root to be NULL */
  132. debugfs_create_x32(SDE_DEBUGFS_HWMASKNAME, 0600, debugfs_root, p);
  133. (void) sde_debugfs_vbif_init(sde_kms, debugfs_root);
  134. (void) sde_debugfs_core_irq_init(sde_kms, debugfs_root);
  135. rc = sde_core_perf_debugfs_init(&sde_kms->perf, debugfs_root);
  136. if (rc) {
  137. SDE_ERROR("failed to init perf %d\n", rc);
  138. return rc;
  139. }
  140. sde_rm_debugfs_init(&sde_kms->rm, debugfs_root);
  141. if (sde_kms->catalog->qdss_count)
  142. debugfs_create_u32("qdss", 0600, debugfs_root,
  143. (u32 *)&sde_kms->qdss_enabled);
  144. debugfs_create_u32("pm_suspend_clk_dump", 0600, debugfs_root,
  145. (u32 *)&sde_kms->pm_suspend_clk_dump);
  146. debugfs_create_u32("hw_fence_status", 0600, debugfs_root,
  147. (u32 *)&sde_kms->debugfs_hw_fence);
  148. return 0;
  149. }
  150. static void sde_kms_debugfs_destroy(struct msm_kms *kms)
  151. {
  152. struct sde_kms *sde_kms = to_sde_kms(kms);
  153. /* don't need to NULL check debugfs_root */
  154. if (sde_kms) {
  155. sde_debugfs_vbif_destroy(sde_kms);
  156. sde_debugfs_core_irq_destroy(sde_kms);
  157. }
  158. }
  159. static int _sde_kms_dump_clks_state(struct sde_kms *sde_kms)
  160. {
  161. int i;
  162. struct device *dev = sde_kms->dev->dev;
  163. SDE_INFO("runtime PM suspended:%d", pm_runtime_suspended(dev));
  164. for (i = 0; i < sde_kms->dsi_display_count; i++)
  165. dsi_display_dump_clks_state(sde_kms->dsi_displays[i]);
  166. return 0;
  167. }
  168. #else
  169. static int _sde_debugfs_init(struct sde_kms *sde_kms)
  170. {
  171. return 0;
  172. }
  173. static void sde_kms_debugfs_destroy(struct msm_kms *kms)
  174. {
  175. }
  176. static int _sde_kms_dump_clks_state(struct sde_kms *sde_kms)
  177. {
  178. return 0;
  179. }
  180. #endif /* CONFIG_DEBUG_FS */
  181. static void sde_kms_wait_for_frame_transfer_complete(struct msm_kms *kms,
  182. struct drm_crtc *crtc)
  183. {
  184. struct drm_encoder *encoder;
  185. struct drm_device *dev;
  186. int ret;
  187. if (!kms || !crtc || !crtc->state || !crtc->dev) {
  188. SDE_ERROR("invalid params\n");
  189. return;
  190. }
  191. if (!crtc->state->enable) {
  192. SDE_DEBUG("[crtc:%d] not enable\n", crtc->base.id);
  193. return;
  194. }
  195. if (!crtc->state->active) {
  196. SDE_DEBUG("[crtc:%d] not active\n", crtc->base.id);
  197. return;
  198. }
  199. dev = crtc->dev;
  200. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  201. if (encoder->crtc != crtc)
  202. continue;
  203. /*
  204. * Video Mode - Wait for VSYNC
  205. * Cmd Mode - Wait for PP_DONE. Will be no-op if transfer is
  206. * complete
  207. */
  208. SDE_EVT32_VERBOSE(DRMID(crtc));
  209. ret = sde_encoder_wait_for_event(encoder, MSM_ENC_TX_COMPLETE);
  210. if (ret && ret != -EWOULDBLOCK) {
  211. SDE_ERROR(
  212. "[crtc: %d][enc: %d] wait for commit done returned %d\n",
  213. crtc->base.id, encoder->base.id, ret);
  214. break;
  215. }
  216. }
  217. }
  218. static int _sde_kms_secure_ctrl_xin_clients(struct sde_kms *sde_kms,
  219. struct drm_crtc *crtc, bool enable)
  220. {
  221. struct drm_device *dev;
  222. struct msm_drm_private *priv;
  223. struct sde_mdss_cfg *sde_cfg;
  224. struct drm_plane *plane;
  225. int i, ret;
  226. dev = sde_kms->dev;
  227. priv = dev->dev_private;
  228. sde_cfg = sde_kms->catalog;
  229. ret = sde_vbif_halt_xin_mask(sde_kms,
  230. sde_cfg->sui_block_xin_mask, enable);
  231. if (ret) {
  232. SDE_ERROR("failed to halt some xin-clients, ret:%d\n", ret);
  233. return ret;
  234. }
  235. if (enable) {
  236. for (i = 0; i < priv->num_planes; i++) {
  237. plane = priv->planes[i];
  238. sde_plane_secure_ctrl_xin_client(plane, crtc);
  239. }
  240. }
  241. return 0;
  242. }
  243. /**
  244. * _sde_kms_scm_call - makes secure channel call to switch the VMIDs
  245. * @sde_kms: Pointer to sde_kms struct
  246. * @vimd: switch the stage 2 translation to this VMID
  247. */
  248. static int _sde_kms_scm_call(struct sde_kms *sde_kms, int vmid)
  249. {
  250. struct device dummy = {};
  251. dma_addr_t dma_handle;
  252. uint32_t num_sids;
  253. uint32_t *sec_sid;
  254. struct sde_mdss_cfg *sde_cfg = sde_kms->catalog;
  255. int ret = 0, i;
  256. struct qtee_shm shm;
  257. bool qtee_en = qtee_shmbridge_is_enabled();
  258. phys_addr_t mem_addr;
  259. u64 mem_size;
  260. num_sids = sde_cfg->sec_sid_mask_count;
  261. if (!num_sids) {
  262. SDE_ERROR("secure SID masks not configured, vmid 0x%x\n", vmid);
  263. return -EINVAL;
  264. }
  265. if (qtee_en) {
  266. ret = qtee_shmbridge_allocate_shm(num_sids * sizeof(uint32_t),
  267. &shm);
  268. if (ret)
  269. return -ENOMEM;
  270. sec_sid = (uint32_t *) shm.vaddr;
  271. mem_addr = shm.paddr;
  272. /**
  273. * SMMUSecureModeSwitch requires the size to be number of SID's
  274. * but shm allocates size in pages. Modify the args as per
  275. * client requirement.
  276. */
  277. mem_size = sizeof(uint32_t) * num_sids;
  278. } else {
  279. sec_sid = kcalloc(num_sids, sizeof(uint32_t), GFP_KERNEL);
  280. if (!sec_sid)
  281. return -ENOMEM;
  282. mem_addr = virt_to_phys(sec_sid);
  283. mem_size = sizeof(uint32_t) * num_sids;
  284. }
  285. for (i = 0; i < num_sids; i++) {
  286. sec_sid[i] = sde_cfg->sec_sid_mask[i];
  287. SDE_DEBUG("sid_mask[%d]: %d\n", i, sec_sid[i]);
  288. }
  289. ret = dma_coerce_mask_and_coherent(&dummy, DMA_BIT_MASK(64));
  290. if (ret) {
  291. SDE_ERROR("Failed to set dma mask for dummy dev %d\n", ret);
  292. goto map_error;
  293. }
  294. set_dma_ops(&dummy, NULL);
  295. dma_handle = dma_map_single(&dummy, sec_sid,
  296. num_sids * sizeof(uint32_t), DMA_TO_DEVICE);
  297. if (dma_mapping_error(&dummy, dma_handle)) {
  298. SDE_ERROR("dma_map_single for dummy dev failed vmid 0x%x\n",
  299. vmid);
  300. goto map_error;
  301. }
  302. SDE_DEBUG("calling scm_call for vmid 0x%x, num_sids %d, qtee_en %d",
  303. vmid, num_sids, qtee_en);
  304. ret = qcom_scm_mem_protect_sd_ctrl(MDP_DEVICE_ID, mem_addr,
  305. mem_size, vmid);
  306. if (ret)
  307. SDE_ERROR("Error:scm_call2, vmid %d, ret%d\n",
  308. vmid, ret);
  309. SDE_EVT32(MEM_PROTECT_SD_CTRL_SWITCH, MDP_DEVICE_ID, mem_size,
  310. vmid, qtee_en, num_sids, ret);
  311. dma_unmap_single(&dummy, dma_handle,
  312. num_sids * sizeof(uint32_t), DMA_TO_DEVICE);
  313. map_error:
  314. if (qtee_en)
  315. qtee_shmbridge_free_shm(&shm);
  316. else
  317. kfree(sec_sid);
  318. return ret;
  319. }
  320. static int _sde_kms_detach_all_cb(struct sde_kms *sde_kms, u32 vmid)
  321. {
  322. u32 ret;
  323. if (atomic_inc_return(&sde_kms->detach_all_cb) > 1)
  324. return 0;
  325. /* detach_all_contexts */
  326. ret = sde_kms_mmu_detach(sde_kms, false);
  327. if (ret) {
  328. SDE_ERROR("failed to detach all cb ret:%d\n", ret);
  329. goto mmu_error;
  330. }
  331. ret = _sde_kms_scm_call(sde_kms, vmid);
  332. if (ret) {
  333. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  334. goto scm_error;
  335. }
  336. return 0;
  337. scm_error:
  338. sde_kms_mmu_attach(sde_kms, false);
  339. mmu_error:
  340. atomic_dec(&sde_kms->detach_all_cb);
  341. return ret;
  342. }
  343. static int _sde_kms_attach_all_cb(struct sde_kms *sde_kms, u32 vmid,
  344. u32 old_vmid)
  345. {
  346. u32 ret;
  347. if (atomic_dec_return(&sde_kms->detach_all_cb) != 0)
  348. return 0;
  349. ret = _sde_kms_scm_call(sde_kms, vmid);
  350. if (ret) {
  351. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  352. goto scm_error;
  353. }
  354. /* attach_all_contexts */
  355. ret = sde_kms_mmu_attach(sde_kms, false);
  356. if (ret) {
  357. SDE_ERROR("failed to attach all cb ret:%d\n", ret);
  358. goto mmu_error;
  359. }
  360. return 0;
  361. mmu_error:
  362. _sde_kms_scm_call(sde_kms, old_vmid);
  363. scm_error:
  364. atomic_inc(&sde_kms->detach_all_cb);
  365. return ret;
  366. }
  367. static int _sde_kms_detach_sec_cb(struct sde_kms *sde_kms, int vmid)
  368. {
  369. u32 ret;
  370. if (atomic_inc_return(&sde_kms->detach_sec_cb) > 1)
  371. return 0;
  372. /* detach secure_context */
  373. ret = sde_kms_mmu_detach(sde_kms, true);
  374. if (ret) {
  375. SDE_ERROR("failed to detach sec cb ret:%d\n", ret);
  376. goto mmu_error;
  377. }
  378. ret = _sde_kms_scm_call(sde_kms, vmid);
  379. if (ret) {
  380. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  381. goto scm_error;
  382. }
  383. return 0;
  384. scm_error:
  385. sde_kms_mmu_attach(sde_kms, true);
  386. mmu_error:
  387. atomic_dec(&sde_kms->detach_sec_cb);
  388. return ret;
  389. }
  390. static int _sde_kms_attach_sec_cb(struct sde_kms *sde_kms, u32 vmid,
  391. u32 old_vmid)
  392. {
  393. u32 ret;
  394. if (atomic_dec_return(&sde_kms->detach_sec_cb) != 0)
  395. return 0;
  396. ret = _sde_kms_scm_call(sde_kms, vmid);
  397. if (ret) {
  398. goto scm_error;
  399. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  400. }
  401. ret = sde_kms_mmu_attach(sde_kms, true);
  402. if (ret) {
  403. SDE_ERROR("failed to attach sec cb ret:%d\n", ret);
  404. goto mmu_error;
  405. }
  406. return 0;
  407. mmu_error:
  408. _sde_kms_scm_call(sde_kms, old_vmid);
  409. scm_error:
  410. atomic_inc(&sde_kms->detach_sec_cb);
  411. return ret;
  412. }
  413. static int _sde_kms_sui_misr_ctrl(struct sde_kms *sde_kms,
  414. struct drm_crtc *crtc, bool enable)
  415. {
  416. int ret;
  417. if (enable) {
  418. ret = pm_runtime_resume_and_get(sde_kms->dev->dev);
  419. if (ret < 0) {
  420. SDE_ERROR("failed to enable power resource %d\n", ret);
  421. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  422. return ret;
  423. }
  424. sde_crtc_misr_setup(crtc, true, 1);
  425. ret = _sde_kms_secure_ctrl_xin_clients(sde_kms, crtc, true);
  426. if (ret) {
  427. sde_crtc_misr_setup(crtc, false, 0);
  428. pm_runtime_put_sync(sde_kms->dev->dev);
  429. return ret;
  430. }
  431. } else {
  432. _sde_kms_secure_ctrl_xin_clients(sde_kms, crtc, false);
  433. sde_crtc_misr_setup(crtc, false, 0);
  434. pm_runtime_put_sync(sde_kms->dev->dev);
  435. }
  436. return 0;
  437. }
  438. static int _sde_kms_secure_ctrl(struct sde_kms *sde_kms, struct drm_crtc *crtc,
  439. bool post_commit)
  440. {
  441. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  442. int old_smmu_state = smmu_state->state;
  443. int ret = 0;
  444. u32 vmid;
  445. if (!sde_kms || !crtc) {
  446. SDE_ERROR("invalid argument(s)\n");
  447. return -EINVAL;
  448. }
  449. SDE_EVT32(DRMID(crtc), smmu_state->state, smmu_state->transition_type,
  450. post_commit, smmu_state->sui_misr_state,
  451. smmu_state->secure_level, SDE_EVTLOG_FUNC_ENTRY);
  452. if ((!smmu_state->transition_type) ||
  453. ((smmu_state->transition_type == POST_COMMIT) && !post_commit))
  454. /* Bail out */
  455. return 0;
  456. /* enable sui misr if requested, before the transition */
  457. if (smmu_state->sui_misr_state == SUI_MISR_ENABLE_REQ) {
  458. ret = _sde_kms_sui_misr_ctrl(sde_kms, crtc, true);
  459. if (ret) {
  460. smmu_state->sui_misr_state = NONE;
  461. goto end;
  462. }
  463. }
  464. mutex_lock(&sde_kms->secure_transition_lock);
  465. switch (smmu_state->state) {
  466. case DETACH_ALL_REQ:
  467. ret = _sde_kms_detach_all_cb(sde_kms, VMID_CP_SEC_DISPLAY);
  468. if (!ret)
  469. smmu_state->state = DETACHED;
  470. break;
  471. case ATTACH_ALL_REQ:
  472. ret = _sde_kms_attach_all_cb(sde_kms, VMID_CP_PIXEL,
  473. VMID_CP_SEC_DISPLAY);
  474. if (!ret) {
  475. smmu_state->state = ATTACHED;
  476. smmu_state->secure_level = SDE_DRM_SEC_NON_SEC;
  477. }
  478. break;
  479. case DETACH_SEC_REQ:
  480. vmid = (smmu_state->secure_level == SDE_DRM_SEC_ONLY) ?
  481. VMID_CP_SEC_DISPLAY : VMID_CP_CAMERA_PREVIEW;
  482. ret = _sde_kms_detach_sec_cb(sde_kms, vmid);
  483. if (!ret)
  484. smmu_state->state = DETACHED_SEC;
  485. break;
  486. case ATTACH_SEC_REQ:
  487. vmid = (smmu_state->secure_level == SDE_DRM_SEC_ONLY) ?
  488. VMID_CP_SEC_DISPLAY : VMID_CP_CAMERA_PREVIEW;
  489. ret = _sde_kms_attach_sec_cb(sde_kms, VMID_CP_PIXEL, vmid);
  490. if (!ret) {
  491. smmu_state->state = ATTACHED;
  492. smmu_state->secure_level = SDE_DRM_SEC_NON_SEC;
  493. }
  494. break;
  495. default:
  496. SDE_ERROR("crtc%d: invalid smmu state %d transition type %d\n",
  497. DRMID(crtc), smmu_state->state,
  498. smmu_state->transition_type);
  499. ret = -EINVAL;
  500. break;
  501. }
  502. mutex_unlock(&sde_kms->secure_transition_lock);
  503. /* disable sui misr if requested, after the transition */
  504. if (!ret && (smmu_state->sui_misr_state == SUI_MISR_DISABLE_REQ)) {
  505. ret = _sde_kms_sui_misr_ctrl(sde_kms, crtc, false);
  506. if (ret)
  507. goto end;
  508. }
  509. end:
  510. smmu_state->transition_error = false;
  511. if (ret) {
  512. smmu_state->transition_error = true;
  513. SDE_ERROR(
  514. "crtc%d: req_state %d, new_state %d, sec_lvl %d, ret %d\n",
  515. DRMID(crtc), old_smmu_state, smmu_state->state,
  516. smmu_state->secure_level, ret);
  517. smmu_state->state = smmu_state->prev_state;
  518. smmu_state->secure_level = smmu_state->prev_secure_level;
  519. if (smmu_state->sui_misr_state == SUI_MISR_ENABLE_REQ)
  520. _sde_kms_sui_misr_ctrl(sde_kms, crtc, false);
  521. }
  522. SDE_DEBUG("crtc %d: req_state %d, new_state %d, sec_lvl %d, ret %d\n",
  523. DRMID(crtc), old_smmu_state, smmu_state->state,
  524. smmu_state->secure_level, ret);
  525. SDE_EVT32(DRMID(crtc), smmu_state->state, smmu_state->prev_state,
  526. smmu_state->transition_type,
  527. smmu_state->transition_error,
  528. smmu_state->secure_level, smmu_state->prev_secure_level,
  529. smmu_state->sui_misr_state, ret, SDE_EVTLOG_FUNC_EXIT);
  530. smmu_state->sui_misr_state = NONE;
  531. smmu_state->transition_type = NONE;
  532. return ret;
  533. }
  534. static int sde_kms_prepare_secure_transition(struct msm_kms *kms,
  535. struct drm_atomic_state *state)
  536. {
  537. struct drm_crtc *crtc;
  538. struct drm_crtc_state *old_crtc_state;
  539. struct drm_plane_state *old_plane_state, *new_plane_state;
  540. struct drm_plane *plane;
  541. struct drm_plane_state *plane_state;
  542. struct sde_kms *sde_kms = to_sde_kms(kms);
  543. struct drm_device *dev = sde_kms->dev;
  544. int i, ops = 0, ret = 0;
  545. bool old_valid_fb = false;
  546. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  547. for_each_old_crtc_in_state(state, crtc, old_crtc_state, i) {
  548. if (!crtc->state || !crtc->state->active)
  549. continue;
  550. /*
  551. * It is safe to assume only one active crtc,
  552. * and compatible translation modes on the
  553. * planes staged on this crtc.
  554. * otherwise validation would have failed.
  555. * For this CRTC,
  556. */
  557. /*
  558. * 1. Check if old state on the CRTC has planes
  559. * staged with valid fbs
  560. */
  561. for_each_old_plane_in_state(state, plane, plane_state, i) {
  562. if (!plane_state->crtc)
  563. continue;
  564. if (plane_state->fb) {
  565. old_valid_fb = true;
  566. break;
  567. }
  568. }
  569. /*
  570. * 2.Get the operations needed to be performed before
  571. * secure transition can be initiated.
  572. */
  573. ops = sde_crtc_get_secure_transition_ops(crtc,
  574. old_crtc_state, old_valid_fb);
  575. if (ops < 0) {
  576. SDE_ERROR("invalid secure operations %x\n", ops);
  577. return ops;
  578. }
  579. if (!ops) {
  580. smmu_state->transition_error = false;
  581. goto no_ops;
  582. }
  583. SDE_DEBUG("%d:secure operations(%x) started on state:%pK\n",
  584. crtc->base.id, ops, crtc->state);
  585. SDE_EVT32(DRMID(crtc), ops, crtc->state, old_valid_fb);
  586. /* 3. Perform operations needed for secure transition */
  587. if (ops & SDE_KMS_OPS_WAIT_FOR_TX_DONE) {
  588. SDE_DEBUG("wait_for_transfer_done\n");
  589. sde_kms_wait_for_frame_transfer_complete(kms, crtc);
  590. }
  591. if (ops & SDE_KMS_OPS_CLEANUP_PLANE_FB) {
  592. SDE_DEBUG("cleanup planes\n");
  593. drm_atomic_helper_cleanup_planes(dev, state);
  594. for_each_oldnew_plane_in_state(state, plane,
  595. old_plane_state, new_plane_state, i)
  596. sde_plane_destroy_fb(old_plane_state);
  597. }
  598. if (ops & SDE_KMS_OPS_SECURE_STATE_CHANGE) {
  599. SDE_DEBUG("secure ctrl\n");
  600. _sde_kms_secure_ctrl(sde_kms, crtc, false);
  601. }
  602. if (ops & SDE_KMS_OPS_PREPARE_PLANE_FB) {
  603. SDE_DEBUG("prepare planes %d",
  604. crtc->state->plane_mask);
  605. drm_atomic_crtc_for_each_plane(plane,
  606. crtc) {
  607. const struct drm_plane_helper_funcs *funcs;
  608. plane_state = plane->state;
  609. funcs = plane->helper_private;
  610. SDE_DEBUG("psde:%d FB[%u]\n",
  611. plane->base.id,
  612. plane->fb->base.id);
  613. if (!funcs)
  614. continue;
  615. if (funcs->prepare_fb(plane, plane_state)) {
  616. ret = funcs->prepare_fb(plane,
  617. plane_state);
  618. if (ret)
  619. return ret;
  620. }
  621. }
  622. }
  623. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  624. SDE_DEBUG("secure operations completed\n");
  625. }
  626. no_ops:
  627. return 0;
  628. }
  629. static int _sde_kms_release_shared_buffer(unsigned long mem_addr,
  630. unsigned int splash_buffer_size,
  631. unsigned int ramdump_base,
  632. unsigned int ramdump_buffer_size)
  633. {
  634. unsigned long pfn_start, pfn_end, pfn_idx;
  635. int ret = 0;
  636. if (!mem_addr || !splash_buffer_size) {
  637. SDE_ERROR("invalid params\n");
  638. return -EINVAL;
  639. }
  640. /* leave ramdump memory only if base address matches */
  641. if (ramdump_base == mem_addr &&
  642. ramdump_buffer_size <= splash_buffer_size) {
  643. mem_addr += ramdump_buffer_size;
  644. splash_buffer_size -= ramdump_buffer_size;
  645. }
  646. pfn_start = mem_addr >> PAGE_SHIFT;
  647. pfn_end = (mem_addr + splash_buffer_size) >> PAGE_SHIFT;
  648. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 19, 0))
  649. memblock_free((unsigned int*)mem_addr, splash_buffer_size);
  650. #else
  651. ret = memblock_free(mem_addr, splash_buffer_size);
  652. if (ret) {
  653. SDE_ERROR("continuous splash memory free failed:%d\n", ret);
  654. return ret;
  655. }
  656. #endif
  657. for (pfn_idx = pfn_start; pfn_idx < pfn_end; pfn_idx++)
  658. free_reserved_page(pfn_to_page(pfn_idx));
  659. return ret;
  660. }
  661. static int _sde_kms_one2one_mem_map_ipcc_reg(struct sde_kms *sde_kms, u32 buf_size,
  662. unsigned long buf_base)
  663. {
  664. struct msm_mmu *mmu = NULL;
  665. int ret = 0;
  666. if (!sde_kms->aspace[MSM_SMMU_DOMAIN_UNSECURE]
  667. || !sde_kms->aspace[MSM_SMMU_DOMAIN_UNSECURE]->mmu) {
  668. SDE_ERROR("aspace not found for sde kms node\n");
  669. return -EINVAL;
  670. }
  671. mmu = sde_kms->aspace[MSM_SMMU_DOMAIN_UNSECURE]->mmu;
  672. if (!mmu) {
  673. SDE_ERROR("mmu not found for aspace\n");
  674. return -EINVAL;
  675. }
  676. if (!mmu->funcs || !mmu->funcs->one_to_one_map) {
  677. SDE_ERROR("invalid input params for map\n");
  678. return -EINVAL;
  679. }
  680. ret = mmu->funcs->one_to_one_map(mmu, buf_base, buf_base, buf_size,
  681. IOMMU_READ | IOMMU_WRITE);
  682. if (ret)
  683. SDE_ERROR("one2one memory smmu map failed:%d\n", ret);
  684. return ret;
  685. }
  686. static int _sde_kms_splash_mem_get(struct sde_kms *sde_kms,
  687. struct sde_splash_mem *splash)
  688. {
  689. struct msm_mmu *mmu = NULL;
  690. int ret = 0;
  691. if (!sde_kms->aspace[0]) {
  692. SDE_ERROR("aspace not found for sde kms node\n");
  693. return -EINVAL;
  694. }
  695. mmu = sde_kms->aspace[0]->mmu;
  696. if (!mmu) {
  697. SDE_ERROR("mmu not found for aspace\n");
  698. return -EINVAL;
  699. }
  700. if (!splash || !mmu->funcs || !mmu->funcs->one_to_one_map) {
  701. SDE_ERROR("invalid input params for map\n");
  702. return -EINVAL;
  703. }
  704. if (!splash->ref_cnt) {
  705. ret = mmu->funcs->one_to_one_map(mmu, splash->splash_buf_base,
  706. splash->splash_buf_base,
  707. splash->splash_buf_size,
  708. IOMMU_READ | IOMMU_NOEXEC);
  709. if (ret)
  710. SDE_ERROR("splash memory smmu map failed:%d\n", ret);
  711. }
  712. splash->ref_cnt++;
  713. SDE_DEBUG("one2one mapping done for base:%lx size:%x ref_cnt:%d\n",
  714. splash->splash_buf_base,
  715. splash->splash_buf_size,
  716. splash->ref_cnt);
  717. return ret;
  718. }
  719. static int _sde_kms_map_all_splash_regions(struct sde_kms *sde_kms)
  720. {
  721. int i = 0;
  722. int ret = 0;
  723. struct sde_splash_mem *region;
  724. if (!sde_kms)
  725. return -EINVAL;
  726. for (i = 0; i < sde_kms->splash_data.num_splash_displays; i++) {
  727. region = sde_kms->splash_data.splash_display[i].splash;
  728. ret = _sde_kms_splash_mem_get(sde_kms, region);
  729. if (ret)
  730. return ret;
  731. /* Demura is optional and need not exist */
  732. region = sde_kms->splash_data.splash_display[i].demura;
  733. if (region) {
  734. ret = _sde_kms_splash_mem_get(sde_kms, region);
  735. if (ret)
  736. return ret;
  737. }
  738. }
  739. return ret;
  740. }
  741. static int _sde_kms_splash_mem_put(struct sde_kms *sde_kms,
  742. struct sde_splash_mem *splash)
  743. {
  744. struct msm_mmu *mmu = NULL;
  745. int rc = 0;
  746. if (!sde_kms || !sde_kms->aspace[0] || !sde_kms->aspace[0]->mmu) {
  747. SDE_ERROR("invalid params\n");
  748. return -EINVAL;
  749. }
  750. mmu = sde_kms->aspace[0]->mmu;
  751. if (!splash || !splash->ref_cnt ||
  752. !mmu || !mmu->funcs || !mmu->funcs->one_to_one_unmap)
  753. return -EINVAL;
  754. splash->ref_cnt--;
  755. SDE_DEBUG("splash base:%lx refcnt:%d\n",
  756. splash->splash_buf_base, splash->ref_cnt);
  757. if (!splash->ref_cnt) {
  758. mmu->funcs->one_to_one_unmap(mmu, splash->splash_buf_base,
  759. splash->splash_buf_size);
  760. rc = _sde_kms_release_shared_buffer(splash->splash_buf_base,
  761. splash->splash_buf_size, splash->ramdump_base,
  762. splash->ramdump_size);
  763. splash->splash_buf_base = 0;
  764. splash->splash_buf_size = 0;
  765. }
  766. return rc;
  767. }
  768. static int _sde_kms_unmap_all_splash_regions(struct sde_kms *sde_kms)
  769. {
  770. int i = 0;
  771. int ret = 0, failure = 0;
  772. struct sde_splash_mem *region;
  773. if (!sde_kms || !sde_kms->splash_data.num_splash_regions)
  774. return -EINVAL;
  775. for (i = 0; i < sde_kms->splash_data.num_splash_displays; i++) {
  776. region = sde_kms->splash_data.splash_display[i].splash;
  777. ret = _sde_kms_splash_mem_put(sde_kms, region);
  778. if (ret) {
  779. failure = 1;
  780. pr_err("Error unmapping splash mem for display %d\n",
  781. i);
  782. }
  783. /* Demura is optional and need not exist */
  784. region = sde_kms->splash_data.splash_display[i].demura;
  785. if (region) {
  786. ret = _sde_kms_splash_mem_put(sde_kms, region);
  787. if (ret) {
  788. failure = 1;
  789. pr_err("Error unmapping demura mem for display %d\n",
  790. i);
  791. }
  792. }
  793. }
  794. if (failure)
  795. ret = -EINVAL;
  796. return ret;
  797. }
  798. static int _sde_kms_get_blank(struct drm_crtc_state *crtc_state,
  799. struct drm_connector_state *conn_state)
  800. {
  801. int lp_mode, blank;
  802. if (crtc_state->active)
  803. lp_mode = sde_connector_get_property(conn_state,
  804. CONNECTOR_PROP_LP);
  805. else
  806. lp_mode = SDE_MODE_DPMS_OFF;
  807. switch (lp_mode) {
  808. case SDE_MODE_DPMS_ON:
  809. blank = DRM_PANEL_EVENT_UNBLANK;
  810. break;
  811. case SDE_MODE_DPMS_LP1:
  812. case SDE_MODE_DPMS_LP2:
  813. blank = DRM_PANEL_EVENT_BLANK_LP;
  814. break;
  815. case SDE_MODE_DPMS_OFF:
  816. default:
  817. blank = DRM_PANEL_EVENT_BLANK;
  818. break;
  819. }
  820. return blank;
  821. }
  822. static void _sde_kms_drm_check_dpms(struct drm_atomic_state *old_state,
  823. bool is_pre_commit)
  824. {
  825. struct panel_event_notification notification;
  826. struct drm_connector *connector;
  827. struct drm_connector_state *old_conn_state;
  828. struct drm_crtc_state *old_crtc_state;
  829. struct drm_crtc *crtc;
  830. struct sde_connector *c_conn;
  831. int i, old_mode, new_mode, old_fps, new_fps;
  832. enum panel_event_notifier_tag panel_type;
  833. for_each_old_connector_in_state(old_state, connector,
  834. old_conn_state, i) {
  835. crtc = connector->state->crtc ? connector->state->crtc :
  836. old_conn_state->crtc;
  837. if (!crtc)
  838. continue;
  839. new_fps = drm_mode_vrefresh(&crtc->state->mode);
  840. new_mode = _sde_kms_get_blank(crtc->state, connector->state);
  841. if (old_conn_state->crtc) {
  842. old_crtc_state = drm_atomic_get_existing_crtc_state(
  843. old_state, old_conn_state->crtc);
  844. old_fps = drm_mode_vrefresh(&old_crtc_state->mode);
  845. old_mode = _sde_kms_get_blank(old_crtc_state,
  846. old_conn_state);
  847. } else {
  848. old_fps = 0;
  849. old_mode = DRM_PANEL_EVENT_BLANK;
  850. }
  851. if ((old_mode != new_mode) || (old_fps != new_fps)) {
  852. c_conn = to_sde_connector(connector);
  853. SDE_EVT32(old_mode, new_mode, old_fps, new_fps,
  854. c_conn->panel, crtc->state->active,
  855. old_conn_state->crtc);
  856. pr_debug("change detected for connector:%s (power mode %d->%d, fps %d->%d)\n",
  857. c_conn->name, old_mode, new_mode, old_fps, new_fps);
  858. /* If suspend resume and fps change are happening
  859. * at the same time, give preference to power mode
  860. * changes rather than fps change.
  861. */
  862. if ((old_mode == new_mode) && (old_fps != new_fps))
  863. new_mode = DRM_PANEL_EVENT_FPS_CHANGE;
  864. if (!c_conn->panel)
  865. continue;
  866. panel_type = sde_encoder_is_primary_display(
  867. connector->encoder) ?
  868. PANEL_EVENT_NOTIFICATION_PRIMARY :
  869. PANEL_EVENT_NOTIFICATION_SECONDARY;
  870. notification.notif_type = new_mode;
  871. notification.panel = c_conn->panel;
  872. notification.notif_data.old_fps = old_fps;
  873. notification.notif_data.new_fps = new_fps;
  874. notification.notif_data.early_trigger = is_pre_commit;
  875. panel_event_notification_trigger(panel_type,
  876. &notification);
  877. }
  878. }
  879. }
  880. static struct drm_crtc *sde_kms_vm_get_vm_crtc(
  881. struct drm_atomic_state *state)
  882. {
  883. int i;
  884. enum sde_crtc_vm_req vm_req = VM_REQ_NONE;
  885. struct drm_crtc *crtc, *vm_crtc = NULL;
  886. struct drm_crtc_state *new_cstate, *old_cstate;
  887. struct sde_crtc_state *vm_cstate;
  888. for_each_oldnew_crtc_in_state(state, crtc, old_cstate, new_cstate, i) {
  889. if (!new_cstate->active && !old_cstate->active)
  890. continue;
  891. vm_cstate = to_sde_crtc_state(new_cstate);
  892. vm_req = sde_crtc_get_property(vm_cstate,
  893. CRTC_PROP_VM_REQ_STATE);
  894. if (vm_req != VM_REQ_NONE) {
  895. SDE_DEBUG("valid vm request:%d found on crtc-%d\n",
  896. vm_req, crtc->base.id);
  897. vm_crtc = crtc;
  898. break;
  899. }
  900. }
  901. return vm_crtc;
  902. }
  903. int sde_kms_vm_primary_prepare_commit(struct sde_kms *sde_kms,
  904. struct drm_atomic_state *state)
  905. {
  906. struct drm_device *ddev;
  907. struct drm_crtc *crtc;
  908. struct drm_crtc_state *new_cstate;
  909. struct drm_encoder *encoder;
  910. struct drm_connector *connector;
  911. struct sde_vm_ops *vm_ops;
  912. struct sde_crtc_state *cstate;
  913. struct drm_connector_list_iter iter;
  914. enum sde_crtc_vm_req vm_req;
  915. int rc = 0;
  916. ddev = sde_kms->dev;
  917. vm_ops = sde_vm_get_ops(sde_kms);
  918. if (!vm_ops)
  919. return -EINVAL;
  920. crtc = sde_kms_vm_get_vm_crtc(state);
  921. if (!crtc)
  922. return 0;
  923. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  924. cstate = to_sde_crtc_state(new_cstate);
  925. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  926. if (vm_req != VM_REQ_ACQUIRE)
  927. return 0;
  928. /* enable MDSS irq line */
  929. sde_irq_update(&sde_kms->base, true);
  930. /* clear the stale IRQ status bits */
  931. if (sde_kms->hw_intr && sde_kms->hw_intr->ops.clear_all_irqs)
  932. sde_kms->hw_intr->ops.clear_all_irqs(sde_kms->hw_intr);
  933. /* enable the display path IRQ's */
  934. drm_for_each_encoder_mask(encoder, crtc->dev,
  935. crtc->state->encoder_mask) {
  936. if (sde_encoder_in_clone_mode(encoder))
  937. continue;
  938. sde_encoder_irq_control(encoder, true);
  939. }
  940. /* Schedule ESD work */
  941. drm_connector_list_iter_begin(ddev, &iter);
  942. drm_for_each_connector_iter(connector, &iter)
  943. if (drm_connector_mask(connector) & crtc->state->connector_mask)
  944. sde_connector_schedule_status_work(connector, true);
  945. drm_connector_list_iter_end(&iter);
  946. /* enable vblank events */
  947. drm_crtc_vblank_on(crtc);
  948. sde_dbg_set_hw_ownership_status(true);
  949. /* handle non-SDE pre_acquire */
  950. if (vm_ops->vm_client_post_acquire)
  951. rc = vm_ops->vm_client_post_acquire(sde_kms);
  952. return rc;
  953. }
  954. void sde_kms_vm_set_sid(struct sde_kms *sde_kms, u32 vm)
  955. {
  956. struct drm_plane *plane;
  957. struct drm_device *ddev;
  958. struct sde_mdss_cfg *sde_cfg;
  959. ddev = sde_kms->dev;
  960. sde_cfg = sde_kms->catalog;
  961. list_for_each_entry(plane, &ddev->mode_config.plane_list, head)
  962. sde_plane_set_sid(plane, vm);
  963. if (sde_kms->hw_sid && sde_kms->hw_sid->ops.set_vm_sid)
  964. sde_kms->hw_sid->ops.set_vm_sid(sde_kms->hw_sid, vm, sde_kms->catalog);
  965. }
  966. int sde_kms_vm_trusted_prepare_commit(struct sde_kms *sde_kms,
  967. struct drm_atomic_state *state)
  968. {
  969. struct drm_crtc *crtc;
  970. struct drm_crtc_state *new_cstate;
  971. struct sde_crtc_state *cstate;
  972. enum sde_crtc_vm_req vm_req;
  973. crtc = sde_kms_vm_get_vm_crtc(state);
  974. if (!crtc)
  975. return 0;
  976. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  977. cstate = to_sde_crtc_state(new_cstate);
  978. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  979. if (vm_req != VM_REQ_ACQUIRE)
  980. return 0;
  981. /* Clear the stale IRQ status bits */
  982. if (sde_kms->hw_intr && sde_kms->hw_intr->ops.clear_all_irqs)
  983. sde_kms->hw_intr->ops.clear_all_irqs(sde_kms->hw_intr);
  984. /* Program the SID's for the trusted VM */
  985. sde_kms_vm_set_sid(sde_kms, 1);
  986. sde_dbg_set_hw_ownership_status(true);
  987. return 0;
  988. }
  989. static void sde_kms_prepare_commit(struct msm_kms *kms,
  990. struct drm_atomic_state *state)
  991. {
  992. struct sde_kms *sde_kms;
  993. struct msm_drm_private *priv;
  994. struct drm_device *dev;
  995. struct drm_encoder *encoder;
  996. struct drm_crtc *crtc;
  997. struct drm_crtc_state *cstate;
  998. struct sde_vm_ops *vm_ops;
  999. int i, rc;
  1000. if (!kms)
  1001. return;
  1002. sde_kms = to_sde_kms(kms);
  1003. dev = sde_kms->dev;
  1004. if (!dev || !dev->dev_private)
  1005. return;
  1006. priv = dev->dev_private;
  1007. SDE_ATRACE_BEGIN("prepare_commit");
  1008. rc = pm_runtime_resume_and_get(sde_kms->dev->dev);
  1009. if (rc < 0) {
  1010. SDE_ERROR("failed to enable power resources %d\n", rc);
  1011. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1012. goto end;
  1013. }
  1014. if (sde_kms->first_kickoff) {
  1015. sde_power_scale_reg_bus(&priv->phandle, VOTE_INDEX_HIGH, false);
  1016. sde_kms->first_kickoff = false;
  1017. }
  1018. for_each_new_crtc_in_state(state, crtc, cstate, i) {
  1019. drm_for_each_encoder_mask(encoder, dev, cstate->encoder_mask) {
  1020. if (sde_encoder_prepare_commit(encoder) == -ETIMEDOUT) {
  1021. SDE_ERROR("crtc:%d, initiating hw reset\n",
  1022. DRMID(crtc));
  1023. sde_encoder_needs_hw_reset(encoder);
  1024. sde_crtc_set_needs_hw_reset(crtc);
  1025. }
  1026. }
  1027. }
  1028. /*
  1029. * NOTE: for secure use cases we want to apply the new HW
  1030. * configuration only after completing preparation for secure
  1031. * transitions prepare below if any transtions is required.
  1032. */
  1033. sde_kms_prepare_secure_transition(kms, state);
  1034. vm_ops = sde_vm_get_ops(sde_kms);
  1035. if (!vm_ops)
  1036. goto end_vm;
  1037. if (vm_ops->vm_prepare_commit)
  1038. vm_ops->vm_prepare_commit(sde_kms, state);
  1039. end_vm:
  1040. _sde_kms_drm_check_dpms(state, true);
  1041. end:
  1042. SDE_ATRACE_END("prepare_commit");
  1043. }
  1044. static void sde_kms_commit(struct msm_kms *kms,
  1045. struct drm_atomic_state *old_state)
  1046. {
  1047. struct sde_kms *sde_kms;
  1048. struct drm_crtc *crtc;
  1049. struct drm_crtc_state *old_crtc_state;
  1050. int i;
  1051. if (!kms || !old_state)
  1052. return;
  1053. sde_kms = to_sde_kms(kms);
  1054. if (!sde_kms_power_resource_is_enabled(sde_kms->dev)) {
  1055. SDE_ERROR("power resource is not enabled\n");
  1056. return;
  1057. }
  1058. SDE_ATRACE_BEGIN("sde_kms_commit");
  1059. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  1060. if (crtc->state->active) {
  1061. SDE_EVT32(DRMID(crtc), old_state);
  1062. sde_crtc_commit_kickoff(crtc, old_crtc_state);
  1063. }
  1064. }
  1065. SDE_ATRACE_END("sde_kms_commit");
  1066. }
  1067. static void _sde_kms_free_splash_display_data(struct sde_kms *sde_kms,
  1068. struct sde_splash_display *splash_display)
  1069. {
  1070. if (!sde_kms || !splash_display ||
  1071. !sde_kms->splash_data.num_splash_displays)
  1072. return;
  1073. if (sde_kms->splash_data.num_splash_regions) {
  1074. _sde_kms_splash_mem_put(sde_kms, splash_display->splash);
  1075. if (splash_display->demura)
  1076. _sde_kms_splash_mem_put(sde_kms,
  1077. splash_display->demura);
  1078. }
  1079. sde_kms->splash_data.num_splash_displays--;
  1080. SDE_DEBUG("cont_splash handoff done, remaining:%d\n",
  1081. sde_kms->splash_data.num_splash_displays);
  1082. memset(splash_display, 0x0, sizeof(struct sde_splash_display));
  1083. }
  1084. static void _sde_kms_release_splash_resource(struct sde_kms *sde_kms,
  1085. struct drm_crtc *crtc)
  1086. {
  1087. struct msm_drm_private *priv;
  1088. struct sde_splash_display *splash_display;
  1089. int i;
  1090. if (!sde_kms || !crtc)
  1091. return;
  1092. priv = sde_kms->dev->dev_private;
  1093. if (!crtc->state->active || !sde_kms->splash_data.num_splash_displays)
  1094. return;
  1095. SDE_EVT32(DRMID(crtc), crtc->state->active,
  1096. sde_kms->splash_data.num_splash_displays);
  1097. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  1098. splash_display = &sde_kms->splash_data.splash_display[i];
  1099. if (splash_display->encoder &&
  1100. crtc == splash_display->encoder->crtc)
  1101. break;
  1102. }
  1103. if (i >= MAX_DSI_DISPLAYS)
  1104. return;
  1105. if (splash_display->cont_splash_enabled) {
  1106. sde_encoder_update_caps_for_cont_splash(splash_display->encoder,
  1107. splash_display, false);
  1108. _sde_kms_free_splash_display_data(sde_kms, splash_display);
  1109. }
  1110. /* remove the votes if all displays are done with splash */
  1111. if (!sde_kms->splash_data.num_splash_displays) {
  1112. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  1113. sde_power_data_bus_set_quota(&priv->phandle, i,
  1114. SDE_POWER_HANDLE_ENABLE_BUS_AB_QUOTA,
  1115. priv->phandle.ib_quota[i] ? priv->phandle.ib_quota[i] :
  1116. SDE_POWER_HANDLE_ENABLE_BUS_IB_QUOTA);
  1117. pm_runtime_put_sync(sde_kms->dev->dev);
  1118. }
  1119. }
  1120. static void sde_kms_cancel_delayed_work(struct drm_crtc *crtc)
  1121. {
  1122. struct drm_connector *connector;
  1123. struct drm_connector_list_iter iter;
  1124. struct drm_encoder *encoder;
  1125. /* Cancel CRTC work */
  1126. sde_crtc_cancel_delayed_work(crtc);
  1127. /* Cancel ESD work */
  1128. drm_connector_list_iter_begin(crtc->dev, &iter);
  1129. drm_for_each_connector_iter(connector, &iter)
  1130. if (drm_connector_mask(connector) & crtc->state->connector_mask)
  1131. sde_connector_schedule_status_work(connector, false);
  1132. drm_connector_list_iter_end(&iter);
  1133. /* Cancel Idle-PC work */
  1134. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  1135. if (sde_encoder_in_clone_mode(encoder))
  1136. continue;
  1137. sde_encoder_cancel_delayed_work(encoder);
  1138. }
  1139. }
  1140. int sde_kms_vm_pre_release(struct sde_kms *sde_kms,
  1141. struct drm_atomic_state *state, bool is_primary)
  1142. {
  1143. struct drm_crtc *crtc;
  1144. struct drm_encoder *encoder;
  1145. int rc = 0;
  1146. crtc = sde_kms_vm_get_vm_crtc(state);
  1147. if (!crtc)
  1148. return 0;
  1149. /* if vm_req is enabled, once CRTC on the commit is guaranteed */
  1150. sde_kms_wait_for_frame_transfer_complete(&sde_kms->base, crtc);
  1151. sde_dbg_set_hw_ownership_status(false);
  1152. sde_kms_cancel_delayed_work(crtc);
  1153. /* disable SDE encoder irq's */
  1154. drm_for_each_encoder_mask(encoder, crtc->dev,
  1155. crtc->state->encoder_mask) {
  1156. if (sde_encoder_in_clone_mode(encoder))
  1157. continue;
  1158. sde_encoder_irq_control(encoder, false);
  1159. }
  1160. if (is_primary) {
  1161. /* disable vblank events */
  1162. drm_crtc_vblank_off(crtc);
  1163. /* reset sw state */
  1164. sde_crtc_reset_sw_state(crtc);
  1165. }
  1166. return rc;
  1167. }
  1168. int sde_kms_vm_trusted_post_commit(struct sde_kms *sde_kms,
  1169. struct drm_atomic_state *state)
  1170. {
  1171. struct sde_vm_ops *vm_ops;
  1172. struct drm_crtc *crtc;
  1173. struct sde_crtc_state *cstate;
  1174. struct drm_crtc_state *new_cstate;
  1175. enum sde_crtc_vm_req vm_req;
  1176. int rc = 0;
  1177. if (!sde_kms || !sde_vm_is_enabled(sde_kms))
  1178. return -EINVAL;
  1179. vm_ops = sde_vm_get_ops(sde_kms);
  1180. crtc = sde_kms_vm_get_vm_crtc(state);
  1181. if (!crtc)
  1182. return 0;
  1183. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  1184. cstate = to_sde_crtc_state(new_cstate);
  1185. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  1186. if (vm_req != VM_REQ_RELEASE)
  1187. return 0;
  1188. sde_kms_vm_pre_release(sde_kms, state, false);
  1189. sde_kms_vm_set_sid(sde_kms, 0);
  1190. sde_vm_lock(sde_kms);
  1191. if (vm_ops->vm_release)
  1192. rc = vm_ops->vm_release(sde_kms);
  1193. sde_vm_unlock(sde_kms);
  1194. return rc;
  1195. }
  1196. int sde_kms_vm_primary_post_commit(struct sde_kms *sde_kms,
  1197. struct drm_atomic_state *state)
  1198. {
  1199. struct sde_vm_ops *vm_ops;
  1200. struct sde_crtc_state *cstate;
  1201. struct drm_crtc *crtc;
  1202. struct drm_crtc_state *new_cstate;
  1203. enum sde_crtc_vm_req vm_req;
  1204. int rc = 0;
  1205. if (!sde_kms || !sde_vm_is_enabled(sde_kms))
  1206. return -EINVAL;
  1207. vm_ops = sde_vm_get_ops(sde_kms);
  1208. crtc = sde_kms_vm_get_vm_crtc(state);
  1209. if (!crtc)
  1210. return 0;
  1211. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  1212. cstate = to_sde_crtc_state(new_cstate);
  1213. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  1214. if (vm_req != VM_REQ_RELEASE)
  1215. return 0;
  1216. /* handle SDE pre-release */
  1217. rc = sde_kms_vm_pre_release(sde_kms, state, true);
  1218. if (rc) {
  1219. SDE_ERROR("sde vm pre_release failed, rc=%d\n", rc);
  1220. goto exit;
  1221. }
  1222. /* properly handoff color processing features */
  1223. sde_cp_crtc_vm_primary_handoff(crtc);
  1224. sde_vm_lock(sde_kms);
  1225. /* handle non-SDE clients pre-release */
  1226. if (vm_ops->vm_client_pre_release) {
  1227. rc = vm_ops->vm_client_pre_release(sde_kms);
  1228. if (rc) {
  1229. SDE_ERROR("sde vm client pre_release failed, rc=%d\n",
  1230. rc);
  1231. sde_vm_unlock(sde_kms);
  1232. goto exit;
  1233. }
  1234. }
  1235. /* disable IRQ line */
  1236. sde_irq_update(&sde_kms->base, false);
  1237. /* release HW */
  1238. if (vm_ops->vm_release) {
  1239. rc = vm_ops->vm_release(sde_kms);
  1240. if (rc)
  1241. SDE_ERROR("sde vm assign failed, rc=%d\n", rc);
  1242. }
  1243. sde_vm_unlock(sde_kms);
  1244. _sde_crtc_vm_release_notify(crtc);
  1245. exit:
  1246. return rc;
  1247. }
  1248. static void sde_kms_complete_commit(struct msm_kms *kms,
  1249. struct drm_atomic_state *old_state)
  1250. {
  1251. struct sde_kms *sde_kms;
  1252. struct msm_drm_private *priv;
  1253. struct drm_crtc *crtc;
  1254. struct drm_crtc_state *old_crtc_state;
  1255. struct drm_connector *connector;
  1256. struct drm_connector_state *old_conn_state;
  1257. struct msm_display_conn_params params;
  1258. struct sde_vm_ops *vm_ops;
  1259. int i, rc = 0;
  1260. if (!kms || !old_state)
  1261. return;
  1262. sde_kms = to_sde_kms(kms);
  1263. if (!sde_kms->dev || !sde_kms->dev->dev_private)
  1264. return;
  1265. priv = sde_kms->dev->dev_private;
  1266. if (!sde_kms_power_resource_is_enabled(sde_kms->dev)) {
  1267. SDE_ERROR("power resource is not enabled\n");
  1268. return;
  1269. }
  1270. SDE_ATRACE_BEGIN("sde_kms_complete_commit");
  1271. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  1272. sde_crtc_complete_commit(crtc, old_crtc_state);
  1273. /* complete secure transitions if any */
  1274. if (sde_kms->smmu_state.transition_type == POST_COMMIT)
  1275. _sde_kms_secure_ctrl(sde_kms, crtc, true);
  1276. }
  1277. for_each_old_connector_in_state(old_state, connector,
  1278. old_conn_state, i) {
  1279. struct sde_connector *c_conn;
  1280. c_conn = to_sde_connector(connector);
  1281. if (!c_conn->ops.post_kickoff)
  1282. continue;
  1283. memset(&params, 0, sizeof(params));
  1284. sde_connector_complete_qsync_commit(connector, &params);
  1285. rc = c_conn->ops.post_kickoff(connector, &params);
  1286. if (rc) {
  1287. pr_err("Connector Post kickoff failed rc=%d\n",
  1288. rc);
  1289. }
  1290. }
  1291. vm_ops = sde_vm_get_ops(sde_kms);
  1292. if (vm_ops && vm_ops->vm_post_commit) {
  1293. rc = vm_ops->vm_post_commit(sde_kms, old_state);
  1294. if (rc)
  1295. SDE_ERROR("vm post commit failed, rc = %d\n",
  1296. rc);
  1297. }
  1298. _sde_kms_drm_check_dpms(old_state, false);
  1299. pm_runtime_put_sync(sde_kms->dev->dev);
  1300. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i)
  1301. _sde_kms_release_splash_resource(sde_kms, crtc);
  1302. SDE_EVT32_VERBOSE(SDE_EVTLOG_FUNC_EXIT);
  1303. SDE_ATRACE_END("sde_kms_complete_commit");
  1304. }
  1305. static void sde_kms_wait_for_commit_done(struct msm_kms *kms,
  1306. struct drm_crtc *crtc)
  1307. {
  1308. struct sde_kms *sde_kms;
  1309. struct drm_encoder *encoder;
  1310. struct drm_device *dev;
  1311. int ret;
  1312. bool cwb_disabling;
  1313. if (!kms || !crtc || !crtc->state) {
  1314. SDE_ERROR("invalid params\n");
  1315. return;
  1316. }
  1317. dev = crtc->dev;
  1318. sde_kms = to_sde_kms(kms);
  1319. if (!crtc->state->enable) {
  1320. SDE_DEBUG("[crtc:%d] not enable\n", crtc->base.id);
  1321. return;
  1322. }
  1323. if (!crtc->state->active) {
  1324. SDE_DEBUG("[crtc:%d] not active\n", crtc->base.id);
  1325. return;
  1326. }
  1327. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  1328. SDE_ERROR("power resource is not enabled\n");
  1329. return;
  1330. }
  1331. SDE_ATRACE_BEGIN("sde_kms_wait_for_commit_done");
  1332. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1333. cwb_disabling = false;
  1334. if (encoder->crtc != crtc) {
  1335. cwb_disabling = sde_encoder_is_cwb_disabling(encoder,
  1336. crtc);
  1337. if (!cwb_disabling)
  1338. continue;
  1339. }
  1340. /*
  1341. * Wait for post-flush if necessary to delay before
  1342. * plane_cleanup. For example, wait for vsync in case of video
  1343. * mode panels. This may be a no-op for command mode panels.
  1344. */
  1345. SDE_EVT32_VERBOSE(DRMID(crtc));
  1346. ret = sde_encoder_wait_for_event(encoder, cwb_disabling ?
  1347. MSM_ENC_TX_COMPLETE : MSM_ENC_COMMIT_DONE);
  1348. if (ret && ret != -EWOULDBLOCK) {
  1349. SDE_ERROR("crtc:%d, enc:%d, cwb_d:%d, wait for commit done failed ret:%d\n",
  1350. DRMID(crtc), DRMID(encoder), cwb_disabling, ret);
  1351. SDE_EVT32(DRMID(crtc), DRMID(encoder), cwb_disabling,
  1352. ret, SDE_EVTLOG_ERROR);
  1353. sde_crtc_request_frame_reset(crtc, encoder);
  1354. break;
  1355. }
  1356. sde_crtc_complete_flip(crtc, NULL);
  1357. if (cwb_disabling)
  1358. sde_encoder_virt_reset(encoder);
  1359. }
  1360. /* avoid system cache update to set rd-noalloc bit when NSE feature is enabled */
  1361. if (!test_bit(SDE_FEATURE_SYS_CACHE_NSE, sde_kms->catalog->features))
  1362. sde_crtc_static_cache_read_kickoff(crtc);
  1363. SDE_ATRACE_END("sde_kms_wait_for_commit_done");
  1364. }
  1365. static void sde_kms_prepare_fence(struct msm_kms *kms,
  1366. struct drm_atomic_state *old_state)
  1367. {
  1368. struct drm_crtc *crtc;
  1369. struct drm_crtc_state *old_crtc_state;
  1370. int i;
  1371. if (!kms || !old_state || !old_state->dev || !old_state->acquire_ctx) {
  1372. SDE_ERROR("invalid argument(s)\n");
  1373. return;
  1374. }
  1375. SDE_ATRACE_BEGIN("sde_kms_prepare_fence");
  1376. /* old_state actually contains updated crtc pointers */
  1377. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  1378. if (crtc->state->active || crtc->state->active_changed)
  1379. sde_crtc_prepare_commit(crtc, old_crtc_state);
  1380. }
  1381. SDE_ATRACE_END("sde_kms_prepare_fence");
  1382. }
  1383. /**
  1384. * _sde_kms_get_displays - query for underlying display handles and cache them
  1385. * @sde_kms: Pointer to sde kms structure
  1386. * Returns: Zero on success
  1387. */
  1388. static int _sde_kms_get_displays(struct sde_kms *sde_kms)
  1389. {
  1390. int rc = -ENOMEM;
  1391. if (!sde_kms) {
  1392. SDE_ERROR("invalid sde kms\n");
  1393. return -EINVAL;
  1394. }
  1395. /* dsi */
  1396. sde_kms->dsi_displays = NULL;
  1397. sde_kms->dsi_display_count = dsi_display_get_num_of_displays();
  1398. if (sde_kms->dsi_display_count) {
  1399. sde_kms->dsi_displays = kcalloc(sde_kms->dsi_display_count,
  1400. sizeof(void *),
  1401. GFP_KERNEL);
  1402. if (!sde_kms->dsi_displays) {
  1403. SDE_ERROR("failed to allocate dsi displays\n");
  1404. goto exit_deinit_dsi;
  1405. }
  1406. sde_kms->dsi_display_count =
  1407. dsi_display_get_active_displays(sde_kms->dsi_displays,
  1408. sde_kms->dsi_display_count);
  1409. }
  1410. /* wb */
  1411. sde_kms->wb_displays = NULL;
  1412. sde_kms->wb_display_count = sde_wb_get_num_of_displays();
  1413. if (sde_kms->wb_display_count) {
  1414. sde_kms->wb_displays = kcalloc(sde_kms->wb_display_count,
  1415. sizeof(void *),
  1416. GFP_KERNEL);
  1417. if (!sde_kms->wb_displays) {
  1418. SDE_ERROR("failed to allocate wb displays\n");
  1419. goto exit_deinit_wb;
  1420. }
  1421. sde_kms->wb_display_count =
  1422. wb_display_get_displays(sde_kms->wb_displays,
  1423. sde_kms->wb_display_count);
  1424. }
  1425. /* dp */
  1426. sde_kms->dp_displays = NULL;
  1427. sde_kms->dp_display_count = dp_display_get_num_of_displays();
  1428. if (sde_kms->dp_display_count) {
  1429. sde_kms->dp_displays = kcalloc(sde_kms->dp_display_count,
  1430. sizeof(void *), GFP_KERNEL);
  1431. if (!sde_kms->dp_displays) {
  1432. SDE_ERROR("failed to allocate dp displays\n");
  1433. goto exit_deinit_dp;
  1434. }
  1435. sde_kms->dp_display_count =
  1436. dp_display_get_displays(sde_kms->dp_displays,
  1437. sde_kms->dp_display_count);
  1438. sde_kms->dp_stream_count = dp_display_get_num_of_streams();
  1439. }
  1440. return 0;
  1441. exit_deinit_dp:
  1442. kfree(sde_kms->dp_displays);
  1443. sde_kms->dp_stream_count = 0;
  1444. sde_kms->dp_display_count = 0;
  1445. sde_kms->dp_displays = NULL;
  1446. exit_deinit_wb:
  1447. kfree(sde_kms->wb_displays);
  1448. sde_kms->wb_display_count = 0;
  1449. sde_kms->wb_displays = NULL;
  1450. exit_deinit_dsi:
  1451. kfree(sde_kms->dsi_displays);
  1452. sde_kms->dsi_display_count = 0;
  1453. sde_kms->dsi_displays = NULL;
  1454. return rc;
  1455. }
  1456. /**
  1457. * _sde_kms_release_displays - release cache of underlying display handles
  1458. * @sde_kms: Pointer to sde kms structure
  1459. */
  1460. static void _sde_kms_release_displays(struct sde_kms *sde_kms)
  1461. {
  1462. if (!sde_kms) {
  1463. SDE_ERROR("invalid sde kms\n");
  1464. return;
  1465. }
  1466. kfree(sde_kms->wb_displays);
  1467. sde_kms->wb_displays = NULL;
  1468. sde_kms->wb_display_count = 0;
  1469. kfree(sde_kms->dsi_displays);
  1470. sde_kms->dsi_displays = NULL;
  1471. sde_kms->dsi_display_count = 0;
  1472. }
  1473. /**
  1474. * _sde_kms_setup_displays - create encoders, bridges and connectors
  1475. * for underlying displays
  1476. * @dev: Pointer to drm device structure
  1477. * @priv: Pointer to private drm device data
  1478. * @sde_kms: Pointer to sde kms structure
  1479. * Returns: Zero on success
  1480. */
  1481. static int _sde_kms_setup_displays(struct drm_device *dev,
  1482. struct msm_drm_private *priv,
  1483. struct sde_kms *sde_kms)
  1484. {
  1485. static const struct sde_connector_ops dsi_ops = {
  1486. .set_info_blob = dsi_conn_set_info_blob,
  1487. .detect = dsi_conn_detect,
  1488. .get_modes = dsi_connector_get_modes,
  1489. .pre_destroy = dsi_connector_put_modes,
  1490. .mode_valid = dsi_conn_mode_valid,
  1491. .get_info = dsi_display_get_info,
  1492. .set_backlight = dsi_display_set_backlight,
  1493. .soft_reset = dsi_display_soft_reset,
  1494. .pre_kickoff = dsi_conn_pre_kickoff,
  1495. .clk_ctrl = dsi_display_clk_ctrl,
  1496. .set_power = dsi_display_set_power,
  1497. .get_mode_info = dsi_conn_get_mode_info,
  1498. .get_dst_format = dsi_display_get_dst_format,
  1499. .post_kickoff = dsi_conn_post_kickoff,
  1500. .check_status = dsi_display_check_status,
  1501. .enable_event = dsi_conn_enable_event,
  1502. .cmd_transfer = dsi_display_cmd_transfer,
  1503. .cont_splash_config = dsi_display_cont_splash_config,
  1504. .cont_splash_res_disable = dsi_display_cont_splash_res_disable,
  1505. .get_panel_vfp = dsi_display_get_panel_vfp,
  1506. .get_default_lms = dsi_display_get_default_lms,
  1507. .cmd_receive = dsi_display_cmd_receive,
  1508. .install_properties = NULL,
  1509. .set_allowed_mode_switch = dsi_conn_set_allowed_mode_switch,
  1510. .set_dyn_bit_clk = dsi_conn_set_dyn_bit_clk,
  1511. .get_qsync_min_fps = dsi_conn_get_qsync_min_fps,
  1512. .get_avr_step_req = dsi_display_get_avr_step_req_fps,
  1513. .prepare_commit = dsi_conn_prepare_commit,
  1514. .set_submode_info = dsi_conn_set_submode_blob_info,
  1515. .get_num_lm_from_mode = dsi_conn_get_lm_from_mode,
  1516. .update_transfer_time = dsi_display_update_transfer_time,
  1517. .get_panel_scan_line = dsi_display_get_panel_scan_line,
  1518. };
  1519. static const struct sde_connector_ops wb_ops = {
  1520. .post_init = sde_wb_connector_post_init,
  1521. .set_info_blob = sde_wb_connector_set_info_blob,
  1522. .detect = sde_wb_connector_detect,
  1523. .get_modes = sde_wb_connector_get_modes,
  1524. .set_property = sde_wb_connector_set_property,
  1525. .get_info = sde_wb_get_info,
  1526. .soft_reset = NULL,
  1527. .get_mode_info = sde_wb_get_mode_info,
  1528. .get_dst_format = NULL,
  1529. .check_status = NULL,
  1530. .cmd_transfer = NULL,
  1531. .cont_splash_config = NULL,
  1532. .cont_splash_res_disable = NULL,
  1533. .get_panel_vfp = NULL,
  1534. .cmd_receive = NULL,
  1535. .install_properties = NULL,
  1536. .set_dyn_bit_clk = NULL,
  1537. .set_allowed_mode_switch = NULL,
  1538. .update_transfer_time = NULL,
  1539. };
  1540. static const struct sde_connector_ops dp_ops = {
  1541. .post_init = dp_connector_post_init,
  1542. .detect = dp_connector_detect,
  1543. .get_modes = dp_connector_get_modes,
  1544. .atomic_check = dp_connector_atomic_check,
  1545. .mode_valid = dp_connector_mode_valid,
  1546. .get_info = dp_connector_get_info,
  1547. .get_mode_info = dp_connector_get_mode_info,
  1548. .post_open = dp_connector_post_open,
  1549. .check_status = NULL,
  1550. .set_colorspace = dp_connector_set_colorspace,
  1551. .config_hdr = dp_connector_config_hdr,
  1552. .cmd_transfer = NULL,
  1553. .cont_splash_config = NULL,
  1554. .cont_splash_res_disable = NULL,
  1555. .get_panel_vfp = NULL,
  1556. .update_pps = dp_connector_update_pps,
  1557. .cmd_receive = NULL,
  1558. .install_properties = dp_connector_install_properties,
  1559. .set_allowed_mode_switch = NULL,
  1560. .set_dyn_bit_clk = NULL,
  1561. .update_transfer_time = NULL,
  1562. };
  1563. struct msm_display_info info;
  1564. struct drm_encoder *encoder;
  1565. void *display, *connector;
  1566. int i, max_encoders;
  1567. int rc = 0;
  1568. u32 dsc_count = 0, mixer_count = 0;
  1569. u32 max_dp_dsc_count, max_dp_mixer_count;
  1570. if (!dev || !priv || !sde_kms) {
  1571. SDE_ERROR("invalid argument(s)\n");
  1572. return -EINVAL;
  1573. }
  1574. max_encoders = sde_kms->dsi_display_count + sde_kms->wb_display_count +
  1575. sde_kms->dp_display_count +
  1576. sde_kms->dp_stream_count;
  1577. if (max_encoders > ARRAY_SIZE(priv->encoders)) {
  1578. max_encoders = ARRAY_SIZE(priv->encoders);
  1579. SDE_ERROR("capping number of displays to %d", max_encoders);
  1580. }
  1581. /* wb */
  1582. for (i = 0; i < sde_kms->wb_display_count &&
  1583. priv->num_encoders < max_encoders; ++i) {
  1584. display = sde_kms->wb_displays[i];
  1585. encoder = NULL;
  1586. memset(&info, 0x0, sizeof(info));
  1587. rc = sde_wb_get_info(NULL, &info, display);
  1588. if (rc) {
  1589. SDE_ERROR("wb get_info %d failed\n", i);
  1590. continue;
  1591. }
  1592. encoder = sde_encoder_init(dev, &info);
  1593. if (IS_ERR_OR_NULL(encoder)) {
  1594. SDE_ERROR("encoder init failed for wb %d\n", i);
  1595. continue;
  1596. }
  1597. rc = sde_wb_drm_init(display, encoder);
  1598. if (rc) {
  1599. SDE_ERROR("wb bridge %d init failed, %d\n", i, rc);
  1600. sde_encoder_destroy(encoder);
  1601. continue;
  1602. }
  1603. connector = sde_connector_init(dev,
  1604. encoder,
  1605. 0,
  1606. display,
  1607. &wb_ops,
  1608. DRM_CONNECTOR_POLL_HPD,
  1609. DRM_MODE_CONNECTOR_VIRTUAL);
  1610. if (connector) {
  1611. priv->encoders[priv->num_encoders++] = encoder;
  1612. priv->connectors[priv->num_connectors++] = connector;
  1613. } else {
  1614. SDE_ERROR("wb %d connector init failed\n", i);
  1615. sde_wb_drm_deinit(display);
  1616. sde_encoder_destroy(encoder);
  1617. }
  1618. }
  1619. /* dsi */
  1620. for (i = 0; i < sde_kms->dsi_display_count &&
  1621. priv->num_encoders < max_encoders; ++i) {
  1622. display = sde_kms->dsi_displays[i];
  1623. encoder = NULL;
  1624. memset(&info, 0x0, sizeof(info));
  1625. rc = dsi_display_get_info(NULL, &info, display);
  1626. if (rc) {
  1627. SDE_ERROR("dsi get_info %d failed\n", i);
  1628. continue;
  1629. }
  1630. encoder = sde_encoder_init(dev, &info);
  1631. if (IS_ERR_OR_NULL(encoder)) {
  1632. SDE_ERROR("encoder init failed for dsi %d\n", i);
  1633. continue;
  1634. }
  1635. rc = dsi_display_drm_bridge_init(display, encoder);
  1636. if (rc) {
  1637. SDE_ERROR("dsi bridge %d init failed, %d\n", i, rc);
  1638. sde_encoder_destroy(encoder);
  1639. continue;
  1640. }
  1641. connector = sde_connector_init(dev,
  1642. encoder,
  1643. dsi_display_get_drm_panel(display),
  1644. display,
  1645. &dsi_ops,
  1646. DRM_CONNECTOR_POLL_HPD,
  1647. DRM_MODE_CONNECTOR_DSI);
  1648. if (connector) {
  1649. priv->encoders[priv->num_encoders++] = encoder;
  1650. priv->connectors[priv->num_connectors++] = connector;
  1651. } else {
  1652. SDE_ERROR("dsi %d connector init failed\n", i);
  1653. dsi_display_drm_bridge_deinit(display);
  1654. sde_encoder_destroy(encoder);
  1655. continue;
  1656. }
  1657. rc = dsi_display_drm_ext_bridge_init(display,
  1658. encoder, connector);
  1659. if (rc) {
  1660. SDE_ERROR("dsi %d ext bridge init failed\n", rc);
  1661. dsi_display_drm_bridge_deinit(display);
  1662. sde_connector_destroy(connector);
  1663. sde_encoder_destroy(encoder);
  1664. }
  1665. dsc_count += info.dsc_count;
  1666. mixer_count += info.lm_count;
  1667. if (dsi_display_has_dsc_switch_support(display))
  1668. sde_kms->dsc_switch_support = true;
  1669. }
  1670. if (sde_kms->catalog->allowed_dsc_reservation_switch &&
  1671. !sde_kms->dsc_switch_support) {
  1672. SDE_DEBUG("dsc switch not supported\n");
  1673. sde_kms->catalog->allowed_dsc_reservation_switch = 0;
  1674. }
  1675. max_dp_mixer_count = sde_kms->catalog->mixer_count > mixer_count ?
  1676. sde_kms->catalog->mixer_count - mixer_count : 0;
  1677. max_dp_dsc_count = sde_kms->catalog->dsc_count > dsc_count ?
  1678. sde_kms->catalog->dsc_count - dsc_count : 0;
  1679. if (sde_kms->catalog->allowed_dsc_reservation_switch &
  1680. SDE_DP_DSC_RESERVATION_SWITCH)
  1681. max_dp_dsc_count = sde_kms->catalog->dsc_count;
  1682. /* dp */
  1683. for (i = 0; i < sde_kms->dp_display_count &&
  1684. priv->num_encoders < max_encoders; ++i) {
  1685. int idx;
  1686. display = sde_kms->dp_displays[i];
  1687. encoder = NULL;
  1688. memset(&info, 0x0, sizeof(info));
  1689. rc = dp_connector_get_info(NULL, &info, display);
  1690. if (rc) {
  1691. SDE_ERROR("dp get_info %d failed\n", i);
  1692. continue;
  1693. }
  1694. encoder = sde_encoder_init(dev, &info);
  1695. if (IS_ERR_OR_NULL(encoder)) {
  1696. SDE_ERROR("dp encoder init failed %d\n", i);
  1697. continue;
  1698. }
  1699. rc = dp_drm_bridge_init(display, encoder,
  1700. max_dp_mixer_count, max_dp_dsc_count);
  1701. if (rc) {
  1702. SDE_ERROR("dp bridge %d init failed, %d\n", i, rc);
  1703. sde_encoder_destroy(encoder);
  1704. continue;
  1705. }
  1706. connector = sde_connector_init(dev,
  1707. encoder,
  1708. NULL,
  1709. display,
  1710. &dp_ops,
  1711. DRM_CONNECTOR_POLL_HPD,
  1712. DRM_MODE_CONNECTOR_DisplayPort);
  1713. if (connector) {
  1714. priv->encoders[priv->num_encoders++] = encoder;
  1715. priv->connectors[priv->num_connectors++] = connector;
  1716. } else {
  1717. SDE_ERROR("dp %d connector init failed\n", i);
  1718. dp_drm_bridge_deinit(display);
  1719. sde_encoder_destroy(encoder);
  1720. }
  1721. /* update display cap to MST_MODE for DP MST encoders */
  1722. info.capabilities |= MSM_DISPLAY_CAP_MST_MODE;
  1723. for (idx = 0; idx < sde_kms->dp_stream_count &&
  1724. priv->num_encoders < max_encoders; idx++) {
  1725. info.h_tile_instance[0] = idx;
  1726. encoder = sde_encoder_init(dev, &info);
  1727. if (IS_ERR_OR_NULL(encoder)) {
  1728. SDE_ERROR("dp mst encoder init failed %d\n", i);
  1729. continue;
  1730. }
  1731. rc = dp_mst_drm_bridge_init(display, encoder);
  1732. if (rc) {
  1733. SDE_ERROR("dp mst bridge %d init failed, %d\n",
  1734. i, rc);
  1735. sde_encoder_destroy(encoder);
  1736. continue;
  1737. }
  1738. priv->encoders[priv->num_encoders++] = encoder;
  1739. }
  1740. }
  1741. return 0;
  1742. }
  1743. static void _sde_kms_drm_obj_destroy(struct sde_kms *sde_kms)
  1744. {
  1745. struct msm_drm_private *priv;
  1746. int i;
  1747. if (!sde_kms) {
  1748. SDE_ERROR("invalid sde_kms\n");
  1749. return;
  1750. } else if (!sde_kms->dev) {
  1751. SDE_ERROR("invalid dev\n");
  1752. return;
  1753. } else if (!sde_kms->dev->dev_private) {
  1754. SDE_ERROR("invalid dev_private\n");
  1755. return;
  1756. }
  1757. priv = sde_kms->dev->dev_private;
  1758. for (i = 0; i < priv->num_crtcs; i++)
  1759. priv->crtcs[i]->funcs->destroy(priv->crtcs[i]);
  1760. priv->num_crtcs = 0;
  1761. for (i = 0; i < priv->num_planes; i++)
  1762. priv->planes[i]->funcs->destroy(priv->planes[i]);
  1763. priv->num_planes = 0;
  1764. for (i = 0; i < priv->num_connectors; i++)
  1765. priv->connectors[i]->funcs->destroy(priv->connectors[i]);
  1766. priv->num_connectors = 0;
  1767. for (i = 0; i < priv->num_encoders; i++)
  1768. priv->encoders[i]->funcs->destroy(priv->encoders[i]);
  1769. priv->num_encoders = 0;
  1770. _sde_kms_release_displays(sde_kms);
  1771. }
  1772. static int _sde_kms_drm_obj_init(struct sde_kms *sde_kms)
  1773. {
  1774. struct drm_device *dev;
  1775. struct drm_plane *primary_planes[MAX_PLANES], *plane;
  1776. struct drm_crtc *crtc;
  1777. struct msm_drm_private *priv;
  1778. struct sde_mdss_cfg *catalog;
  1779. int primary_planes_idx = 0, i, ret;
  1780. int max_crtc_count;
  1781. u32 sspp_id[MAX_PLANES];
  1782. u32 master_plane_id[MAX_PLANES];
  1783. u32 num_virt_planes = 0, dummy_mixer_count = 0;
  1784. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  1785. SDE_ERROR("invalid sde_kms\n");
  1786. return -EINVAL;
  1787. }
  1788. dev = sde_kms->dev;
  1789. priv = dev->dev_private;
  1790. catalog = sde_kms->catalog;
  1791. ret = sde_core_irq_domain_add(sde_kms);
  1792. if (ret)
  1793. goto fail_irq;
  1794. /*
  1795. * Query for underlying display drivers, and create connectors,
  1796. * bridges and encoders for them.
  1797. */
  1798. if (!_sde_kms_get_displays(sde_kms))
  1799. (void)_sde_kms_setup_displays(dev, priv, sde_kms);
  1800. for (i = 0; i < catalog->mixer_count; i++)
  1801. if (catalog->mixer[i].dummy_mixer)
  1802. dummy_mixer_count++;
  1803. max_crtc_count = catalog->mixer_count - dummy_mixer_count;
  1804. /* Create the planes */
  1805. for (i = 0; i < catalog->sspp_count; i++) {
  1806. bool primary = true;
  1807. if (primary_planes_idx >= max_crtc_count)
  1808. primary = false;
  1809. plane = sde_plane_init(dev, catalog->sspp[i].id, primary,
  1810. (1UL << max_crtc_count) - 1, 0);
  1811. if (IS_ERR(plane)) {
  1812. SDE_ERROR("sde_plane_init failed\n");
  1813. ret = PTR_ERR(plane);
  1814. goto fail;
  1815. }
  1816. priv->planes[priv->num_planes++] = plane;
  1817. if (primary)
  1818. primary_planes[primary_planes_idx++] = plane;
  1819. if (sde_hw_sspp_multirect_enabled(&catalog->sspp[i]) &&
  1820. sde_is_custom_client()) {
  1821. int priority =
  1822. catalog->sspp[i].sblk->smart_dma_priority;
  1823. sspp_id[priority - 1] = catalog->sspp[i].id;
  1824. master_plane_id[priority - 1] = plane->base.id;
  1825. num_virt_planes++;
  1826. }
  1827. }
  1828. /* Initialize smart DMA virtual planes */
  1829. for (i = 0; i < num_virt_planes; i++) {
  1830. plane = sde_plane_init(dev, sspp_id[i], false,
  1831. (1UL << max_crtc_count) - 1, master_plane_id[i]);
  1832. if (IS_ERR(plane)) {
  1833. SDE_ERROR("sde_plane for virtual SSPP init failed\n");
  1834. ret = PTR_ERR(plane);
  1835. goto fail;
  1836. }
  1837. priv->planes[priv->num_planes++] = plane;
  1838. }
  1839. max_crtc_count = min(max_crtc_count, primary_planes_idx);
  1840. /* Create one CRTC per encoder */
  1841. for (i = 0; i < max_crtc_count; i++) {
  1842. crtc = sde_crtc_init(dev, primary_planes[i]);
  1843. if (IS_ERR(crtc)) {
  1844. ret = PTR_ERR(crtc);
  1845. goto fail;
  1846. }
  1847. priv->crtcs[priv->num_crtcs++] = crtc;
  1848. }
  1849. if (sde_is_custom_client()) {
  1850. /* All CRTCs are compatible with all planes */
  1851. for (i = 0; i < priv->num_planes; i++)
  1852. priv->planes[i]->possible_crtcs =
  1853. (1 << priv->num_crtcs) - 1;
  1854. }
  1855. /* All CRTCs are compatible with all encoders */
  1856. for (i = 0; i < priv->num_encoders; i++)
  1857. priv->encoders[i]->possible_crtcs = (1 << priv->num_crtcs) - 1;
  1858. return 0;
  1859. fail:
  1860. _sde_kms_drm_obj_destroy(sde_kms);
  1861. fail_irq:
  1862. sde_core_irq_domain_fini(sde_kms);
  1863. return ret;
  1864. }
  1865. /**
  1866. * sde_kms_timeline_status - provides current timeline status
  1867. * This API should be called without mode config lock.
  1868. * @dev: Pointer to drm device
  1869. */
  1870. void sde_kms_timeline_status(struct drm_device *dev)
  1871. {
  1872. struct drm_crtc *crtc;
  1873. struct drm_connector *conn;
  1874. struct drm_connector_list_iter conn_iter;
  1875. if (!dev) {
  1876. SDE_ERROR("invalid drm device node\n");
  1877. return;
  1878. }
  1879. drm_for_each_crtc(crtc, dev)
  1880. sde_crtc_timeline_status(crtc);
  1881. if (mutex_is_locked(&dev->mode_config.mutex)) {
  1882. /*
  1883. *Probably locked from last close dumping status anyway
  1884. */
  1885. SDE_ERROR("dumping conn_timeline without mode_config lock\n");
  1886. drm_connector_list_iter_begin(dev, &conn_iter);
  1887. drm_for_each_connector_iter(conn, &conn_iter)
  1888. sde_conn_timeline_status(conn);
  1889. drm_connector_list_iter_end(&conn_iter);
  1890. return;
  1891. }
  1892. mutex_lock(&dev->mode_config.mutex);
  1893. drm_connector_list_iter_begin(dev, &conn_iter);
  1894. drm_for_each_connector_iter(conn, &conn_iter)
  1895. sde_conn_timeline_status(conn);
  1896. drm_connector_list_iter_end(&conn_iter);
  1897. mutex_unlock(&dev->mode_config.mutex);
  1898. }
  1899. static int sde_kms_postinit(struct msm_kms *kms)
  1900. {
  1901. struct sde_kms *sde_kms = to_sde_kms(kms);
  1902. struct drm_device *dev;
  1903. struct drm_crtc *crtc;
  1904. struct msm_drm_private *priv;
  1905. int i, rc;
  1906. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev ||
  1907. !sde_kms->dev->dev_private) {
  1908. SDE_ERROR("invalid sde_kms\n");
  1909. return -EINVAL;
  1910. }
  1911. dev = sde_kms->dev;
  1912. priv = sde_kms->dev->dev_private;
  1913. /*
  1914. * Handle (re)initializations during power enable, the sde power
  1915. * event call has to be after drm_irq_install to handle irq update.
  1916. */
  1917. sde_kms_handle_power_event(SDE_POWER_EVENT_POST_ENABLE, sde_kms);
  1918. sde_kms->power_event = sde_power_handle_register_event(&priv->phandle,
  1919. SDE_POWER_EVENT_POST_ENABLE |
  1920. SDE_POWER_EVENT_PRE_DISABLE,
  1921. sde_kms_handle_power_event, sde_kms, "kms");
  1922. if (sde_kms->splash_data.num_splash_displays) {
  1923. SDE_DEBUG("Skipping MDP Resources disable\n");
  1924. } else {
  1925. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  1926. sde_power_data_bus_set_quota(&priv->phandle, i,
  1927. SDE_POWER_HANDLE_ENABLE_BUS_AB_QUOTA,
  1928. SDE_POWER_HANDLE_ENABLE_BUS_IB_QUOTA);
  1929. pm_runtime_put_sync(sde_kms->dev->dev);
  1930. }
  1931. rc = _sde_debugfs_init(sde_kms);
  1932. if (rc)
  1933. SDE_ERROR("sde_debugfs init failed: %d\n", rc);
  1934. drm_for_each_crtc(crtc, dev)
  1935. sde_crtc_post_init(dev, crtc);
  1936. return rc;
  1937. }
  1938. static long sde_kms_round_pixclk(struct msm_kms *kms, unsigned long rate,
  1939. struct drm_encoder *encoder)
  1940. {
  1941. return rate;
  1942. }
  1943. static void _sde_kms_hw_destroy(struct sde_kms *sde_kms,
  1944. struct platform_device *pdev)
  1945. {
  1946. struct drm_device *dev;
  1947. struct msm_drm_private *priv;
  1948. struct sde_vm_ops *vm_ops;
  1949. int i;
  1950. if (!sde_kms || !pdev)
  1951. return;
  1952. dev = sde_kms->dev;
  1953. if (!dev)
  1954. return;
  1955. priv = dev->dev_private;
  1956. if (!priv)
  1957. return;
  1958. if (sde_kms->genpd_init) {
  1959. sde_kms->genpd_init = false;
  1960. pm_genpd_remove(&sde_kms->genpd);
  1961. of_genpd_del_provider(pdev->dev.of_node);
  1962. }
  1963. vm_ops = sde_vm_get_ops(sde_kms);
  1964. if (vm_ops && vm_ops->vm_deinit)
  1965. vm_ops->vm_deinit(sde_kms, vm_ops);
  1966. if (sde_kms->hw_intr)
  1967. sde_hw_intr_destroy(sde_kms->hw_intr);
  1968. sde_kms->hw_intr = NULL;
  1969. if (sde_kms->power_event)
  1970. sde_power_handle_unregister_event(
  1971. &priv->phandle, sde_kms->power_event);
  1972. _sde_kms_release_displays(sde_kms);
  1973. _sde_kms_unmap_all_splash_regions(sde_kms);
  1974. if (sde_kms->catalog) {
  1975. for (i = 0; i < sde_kms->catalog->vbif_count; i++) {
  1976. u32 vbif_idx = sde_kms->catalog->vbif[i].id;
  1977. if ((vbif_idx < VBIF_MAX) && sde_kms->hw_vbif[vbif_idx])
  1978. sde_hw_vbif_destroy(sde_kms->hw_vbif[vbif_idx]);
  1979. }
  1980. }
  1981. if (sde_kms->rm_init)
  1982. sde_rm_destroy(&sde_kms->rm);
  1983. sde_kms->rm_init = false;
  1984. if (sde_kms->catalog)
  1985. sde_hw_catalog_deinit(sde_kms->catalog);
  1986. sde_kms->catalog = NULL;
  1987. if (sde_kms->sid)
  1988. msm_iounmap(pdev, sde_kms->sid);
  1989. sde_kms->sid = NULL;
  1990. if (sde_kms->reg_dma)
  1991. msm_iounmap(pdev, sde_kms->reg_dma);
  1992. sde_kms->reg_dma = NULL;
  1993. if (sde_kms->vbif[VBIF_NRT])
  1994. msm_iounmap(pdev, sde_kms->vbif[VBIF_NRT]);
  1995. sde_kms->vbif[VBIF_NRT] = NULL;
  1996. if (sde_kms->vbif[VBIF_RT])
  1997. msm_iounmap(pdev, sde_kms->vbif[VBIF_RT]);
  1998. sde_kms->vbif[VBIF_RT] = NULL;
  1999. if (sde_kms->mmio)
  2000. msm_iounmap(pdev, sde_kms->mmio);
  2001. sde_kms->mmio = NULL;
  2002. sde_reg_dma_deinit();
  2003. _sde_kms_mmu_destroy(sde_kms);
  2004. }
  2005. int sde_kms_mmu_detach(struct sde_kms *sde_kms, bool secure_only)
  2006. {
  2007. int i;
  2008. if (!sde_kms)
  2009. return -EINVAL;
  2010. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  2011. struct msm_mmu *mmu;
  2012. struct msm_gem_address_space *aspace = sde_kms->aspace[i];
  2013. if (!aspace)
  2014. continue;
  2015. mmu = sde_kms->aspace[i]->mmu;
  2016. if (secure_only &&
  2017. !aspace->mmu->funcs->is_domain_secure(mmu))
  2018. continue;
  2019. /* cleanup aspace before detaching */
  2020. msm_gem_aspace_domain_attach_detach_update(aspace, true);
  2021. SDE_DEBUG("Detaching domain:%d\n", i);
  2022. aspace->mmu->funcs->detach(mmu, (const char **)iommu_ports,
  2023. ARRAY_SIZE(iommu_ports));
  2024. aspace->domain_attached = false;
  2025. }
  2026. return 0;
  2027. }
  2028. int sde_kms_mmu_attach(struct sde_kms *sde_kms, bool secure_only)
  2029. {
  2030. int i;
  2031. if (!sde_kms)
  2032. return -EINVAL;
  2033. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  2034. struct msm_mmu *mmu;
  2035. struct msm_gem_address_space *aspace = sde_kms->aspace[i];
  2036. if (!aspace)
  2037. continue;
  2038. mmu = sde_kms->aspace[i]->mmu;
  2039. if (secure_only &&
  2040. !aspace->mmu->funcs->is_domain_secure(mmu))
  2041. continue;
  2042. SDE_DEBUG("Attaching domain:%d\n", i);
  2043. aspace->mmu->funcs->attach(mmu, (const char **)iommu_ports,
  2044. ARRAY_SIZE(iommu_ports));
  2045. aspace->domain_attached = true;
  2046. msm_gem_aspace_domain_attach_detach_update(aspace, false);
  2047. }
  2048. return 0;
  2049. }
  2050. static void sde_kms_destroy(struct msm_kms *kms)
  2051. {
  2052. struct sde_kms *sde_kms;
  2053. struct drm_device *dev;
  2054. if (!kms) {
  2055. SDE_ERROR("invalid kms\n");
  2056. return;
  2057. }
  2058. sde_kms = to_sde_kms(kms);
  2059. dev = sde_kms->dev;
  2060. if (!dev || !dev->dev) {
  2061. SDE_ERROR("invalid device\n");
  2062. return;
  2063. }
  2064. _sde_kms_hw_destroy(sde_kms, to_platform_device(dev->dev));
  2065. kfree(sde_kms);
  2066. }
  2067. static void sde_kms_helper_clear_dim_layers(struct drm_atomic_state *state, struct drm_crtc *crtc)
  2068. {
  2069. struct drm_crtc_state *crtc_state = NULL;
  2070. struct sde_crtc_state *c_state;
  2071. if (!state || !crtc) {
  2072. SDE_ERROR("invalid params\n");
  2073. return;
  2074. }
  2075. crtc_state = drm_atomic_get_new_crtc_state(state, crtc);
  2076. c_state = to_sde_crtc_state(crtc_state);
  2077. _sde_crtc_clear_dim_layers_v1(crtc_state);
  2078. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, c_state->dirty);
  2079. }
  2080. static int sde_kms_set_crtc_for_conn(struct drm_device *dev,
  2081. struct drm_encoder *enc, struct drm_atomic_state *state)
  2082. {
  2083. struct drm_connector *conn = NULL;
  2084. struct drm_connector *tmp_conn = NULL;
  2085. struct drm_connector_list_iter conn_iter;
  2086. struct drm_crtc_state *crtc_state = NULL;
  2087. struct drm_connector_state *conn_state = NULL;
  2088. int ret = 0;
  2089. drm_connector_list_iter_begin(dev, &conn_iter);
  2090. drm_for_each_connector_iter(tmp_conn, &conn_iter) {
  2091. if (enc == tmp_conn->state->best_encoder) {
  2092. conn = tmp_conn;
  2093. break;
  2094. }
  2095. }
  2096. drm_connector_list_iter_end(&conn_iter);
  2097. if (!conn || !enc->crtc) {
  2098. SDE_ERROR("invalid params for enc:%d\n", DRMID(enc));
  2099. return -EINVAL;
  2100. }
  2101. crtc_state = drm_atomic_get_crtc_state(state, enc->crtc);
  2102. if (IS_ERR(crtc_state)) {
  2103. ret = PTR_ERR(crtc_state);
  2104. SDE_ERROR("error %d getting crtc %d state\n",
  2105. ret, DRMID(enc->crtc));
  2106. return ret;
  2107. }
  2108. conn_state = drm_atomic_get_connector_state(state, conn);
  2109. if (IS_ERR(conn_state)) {
  2110. ret = PTR_ERR(conn_state);
  2111. SDE_ERROR("error %d getting connector %d state\n",
  2112. ret, DRMID(conn));
  2113. return ret;
  2114. }
  2115. crtc_state->active = true;
  2116. crtc_state->enable = true;
  2117. ret = drm_atomic_set_crtc_for_connector(conn_state, enc->crtc);
  2118. if (ret)
  2119. SDE_ERROR("error %d setting the crtc\n", ret);
  2120. return ret;
  2121. }
  2122. static void _sde_kms_plane_force_remove(struct drm_plane *plane,
  2123. struct drm_atomic_state *state)
  2124. {
  2125. struct drm_plane_state *plane_state;
  2126. int ret = 0;
  2127. plane_state = drm_atomic_get_plane_state(state, plane);
  2128. if (IS_ERR(plane_state)) {
  2129. ret = PTR_ERR(plane_state);
  2130. SDE_ERROR("error %d getting plane %d state\n",
  2131. ret, plane->base.id);
  2132. return;
  2133. }
  2134. plane->old_fb = plane->fb;
  2135. SDE_DEBUG("disabling plane %d\n", plane->base.id);
  2136. ret = drm_atomic_set_crtc_for_plane(plane_state, NULL);
  2137. if (ret != 0)
  2138. SDE_ERROR("error %d disabling plane %d\n", ret,
  2139. plane->base.id);
  2140. drm_atomic_set_fb_for_plane(plane_state, NULL);
  2141. }
  2142. static int _sde_kms_connector_add_refcount(struct sde_kms *sde_kms,
  2143. struct drm_atomic_state *state)
  2144. {
  2145. struct drm_device *dev = sde_kms->dev;
  2146. struct drm_connector *conn;
  2147. struct drm_connector_state *conn_state;
  2148. struct drm_connector_list_iter conn_iter;
  2149. struct sde_connector_state *c_state;
  2150. int ret = 0;
  2151. drm_connector_list_iter_begin(dev, &conn_iter);
  2152. drm_for_each_connector_iter(conn, &conn_iter) {
  2153. /*
  2154. * Acquire a connector reference to avoid removing
  2155. * connector in drm_release for splash and recovery cases.
  2156. */
  2157. conn_state = drm_atomic_get_connector_state(state, conn);
  2158. if (IS_ERR(conn_state)) {
  2159. ret = PTR_ERR(conn_state);
  2160. SDE_ERROR("error %d getting connector %d state\n",
  2161. ret, DRMID(conn));
  2162. return ret;
  2163. }
  2164. c_state = to_sde_connector_state(conn_state);
  2165. if (c_state->out_fb)
  2166. drm_framebuffer_put(c_state->out_fb);
  2167. }
  2168. drm_connector_list_iter_end(&conn_iter);
  2169. return ret;
  2170. }
  2171. static int _sde_kms_remove_fbs(struct sde_kms *sde_kms, struct drm_file *file,
  2172. struct drm_atomic_state *state)
  2173. {
  2174. struct drm_device *dev = sde_kms->dev;
  2175. struct drm_framebuffer *fb, *tfb;
  2176. struct list_head fbs;
  2177. struct drm_plane *plane;
  2178. struct drm_crtc *crtc = NULL;
  2179. unsigned int crtc_mask = 0;
  2180. int ret = 0;
  2181. INIT_LIST_HEAD(&fbs);
  2182. list_for_each_entry_safe(fb, tfb, &file->fbs, filp_head) {
  2183. if (drm_framebuffer_read_refcount(fb) > 1) {
  2184. list_move_tail(&fb->filp_head, &fbs);
  2185. drm_for_each_plane(plane, dev) {
  2186. if (plane->state && plane->state->fb == fb) {
  2187. if (plane->state->crtc)
  2188. crtc_mask |= drm_crtc_mask(plane->state->crtc);
  2189. _sde_kms_plane_force_remove(plane, state);
  2190. }
  2191. }
  2192. } else {
  2193. list_del_init(&fb->filp_head);
  2194. drm_framebuffer_put(fb);
  2195. }
  2196. }
  2197. if (list_empty(&fbs)) {
  2198. SDE_DEBUG("skip commit as no fb(s)\n");
  2199. if (sde_kms->dsi_display_count == sde_kms->splash_data.num_splash_displays)
  2200. _sde_kms_connector_add_refcount(sde_kms, state);
  2201. return 0;
  2202. }
  2203. drm_for_each_crtc(crtc, dev) {
  2204. if ((crtc_mask & drm_crtc_mask(crtc)) && crtc->state->active) {
  2205. struct drm_encoder *drm_enc;
  2206. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  2207. crtc->state->encoder_mask) {
  2208. ret = sde_kms_set_crtc_for_conn(dev, drm_enc, state);
  2209. if (ret)
  2210. goto error;
  2211. }
  2212. sde_kms_helper_clear_dim_layers(state, crtc);
  2213. }
  2214. }
  2215. SDE_EVT32(state, crtc_mask);
  2216. SDE_DEBUG("null commit after removing all the pipes\n");
  2217. ret = drm_atomic_commit(state);
  2218. error:
  2219. if (ret) {
  2220. /*
  2221. * move the fbs back to original list, so it would be
  2222. * handled during drm_release
  2223. */
  2224. list_for_each_entry_safe(fb, tfb, &fbs, filp_head)
  2225. list_move_tail(&fb->filp_head, &file->fbs);
  2226. if (ret == -EDEADLK || ret == -ERESTARTSYS)
  2227. SDE_DEBUG("atomic commit failed in preclose, ret:%d\n", ret);
  2228. else
  2229. SDE_ERROR("atomic commit failed in preclose, ret:%d\n", ret);
  2230. goto end;
  2231. }
  2232. while (!list_empty(&fbs)) {
  2233. fb = list_first_entry(&fbs, typeof(*fb), filp_head);
  2234. list_del_init(&fb->filp_head);
  2235. drm_framebuffer_put(fb);
  2236. }
  2237. drm_for_each_crtc(crtc, dev) {
  2238. if (!ret && crtc_mask & drm_crtc_mask(crtc))
  2239. sde_kms_cancel_delayed_work(crtc);
  2240. }
  2241. end:
  2242. return ret;
  2243. }
  2244. static void sde_kms_preclose(struct msm_kms *kms, struct drm_file *file)
  2245. {
  2246. struct sde_kms *sde_kms = to_sde_kms(kms);
  2247. struct drm_device *dev = sde_kms->dev;
  2248. struct msm_drm_private *priv = dev->dev_private;
  2249. unsigned int i;
  2250. struct drm_atomic_state *state = NULL;
  2251. struct drm_modeset_acquire_ctx ctx;
  2252. int ret = 0;
  2253. /* cancel pending flip event */
  2254. for (i = 0; i < priv->num_crtcs; i++)
  2255. sde_crtc_complete_flip(priv->crtcs[i], file);
  2256. drm_modeset_acquire_init(&ctx, 0);
  2257. retry:
  2258. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  2259. if (ret == -EDEADLK) {
  2260. drm_modeset_backoff(&ctx);
  2261. goto retry;
  2262. } else if (WARN_ON(ret)) {
  2263. goto end;
  2264. }
  2265. state = drm_atomic_state_alloc(dev);
  2266. if (!state) {
  2267. ret = -ENOMEM;
  2268. goto end;
  2269. }
  2270. state->acquire_ctx = &ctx;
  2271. for (i = 0; i < TEARDOWN_DEADLOCK_RETRY_MAX; i++) {
  2272. ret = _sde_kms_remove_fbs(sde_kms, file, state);
  2273. if (ret != -EDEADLK && ret != -ERESTARTSYS)
  2274. break;
  2275. drm_atomic_state_clear(state);
  2276. drm_modeset_backoff(&ctx);
  2277. }
  2278. end:
  2279. if (state)
  2280. drm_atomic_state_put(state);
  2281. SDE_DEBUG("sde preclose done, ret:%d\n", ret);
  2282. drm_modeset_drop_locks(&ctx);
  2283. drm_modeset_acquire_fini(&ctx);
  2284. }
  2285. static int _sde_kms_helper_reset_custom_properties(struct sde_kms *sde_kms,
  2286. struct drm_atomic_state *state)
  2287. {
  2288. struct drm_device *dev = sde_kms->dev;
  2289. struct drm_plane *plane;
  2290. struct drm_plane_state *plane_state;
  2291. struct drm_crtc *crtc;
  2292. struct drm_crtc_state *crtc_state;
  2293. struct drm_connector *conn;
  2294. struct drm_connector_state *conn_state;
  2295. struct drm_connector_list_iter conn_iter;
  2296. int ret = 0;
  2297. drm_for_each_plane(plane, dev) {
  2298. plane_state = drm_atomic_get_plane_state(state, plane);
  2299. if (IS_ERR(plane_state)) {
  2300. ret = PTR_ERR(plane_state);
  2301. SDE_ERROR("error %d getting plane %d state\n",
  2302. ret, DRMID(plane));
  2303. return ret;
  2304. }
  2305. ret = sde_plane_helper_reset_custom_properties(plane,
  2306. plane_state);
  2307. if (ret) {
  2308. SDE_ERROR("error %d resetting plane props %d\n",
  2309. ret, DRMID(plane));
  2310. return ret;
  2311. }
  2312. }
  2313. drm_for_each_crtc(crtc, dev) {
  2314. crtc_state = drm_atomic_get_crtc_state(state, crtc);
  2315. if (IS_ERR(crtc_state)) {
  2316. ret = PTR_ERR(crtc_state);
  2317. SDE_ERROR("error %d getting crtc %d state\n",
  2318. ret, DRMID(crtc));
  2319. return ret;
  2320. }
  2321. ret = sde_crtc_helper_reset_custom_properties(crtc, crtc_state);
  2322. if (ret) {
  2323. SDE_ERROR("error %d resetting crtc props %d\n",
  2324. ret, DRMID(crtc));
  2325. return ret;
  2326. }
  2327. }
  2328. drm_connector_list_iter_begin(dev, &conn_iter);
  2329. drm_for_each_connector_iter(conn, &conn_iter) {
  2330. conn_state = drm_atomic_get_connector_state(state, conn);
  2331. if (IS_ERR(conn_state)) {
  2332. ret = PTR_ERR(conn_state);
  2333. SDE_ERROR("error %d getting connector %d state\n",
  2334. ret, DRMID(conn));
  2335. return ret;
  2336. }
  2337. ret = sde_connector_helper_reset_custom_properties(conn,
  2338. conn_state);
  2339. if (ret) {
  2340. SDE_ERROR("error %d resetting connector props %d\n",
  2341. ret, DRMID(conn));
  2342. return ret;
  2343. }
  2344. }
  2345. drm_connector_list_iter_end(&conn_iter);
  2346. return ret;
  2347. }
  2348. static void sde_kms_lastclose(struct msm_kms *kms)
  2349. {
  2350. struct sde_kms *sde_kms;
  2351. struct drm_device *dev;
  2352. struct drm_atomic_state *state;
  2353. struct drm_modeset_acquire_ctx ctx;
  2354. int ret;
  2355. if (!kms) {
  2356. SDE_ERROR("invalid argument\n");
  2357. return;
  2358. }
  2359. sde_kms = to_sde_kms(kms);
  2360. dev = sde_kms->dev;
  2361. drm_modeset_acquire_init(&ctx, 0);
  2362. state = drm_atomic_state_alloc(dev);
  2363. if (!state) {
  2364. ret = -ENOMEM;
  2365. goto out_ctx;
  2366. }
  2367. state->acquire_ctx = &ctx;
  2368. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  2369. retry:
  2370. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  2371. if (ret)
  2372. goto out_state;
  2373. ret = _sde_kms_helper_reset_custom_properties(sde_kms, state);
  2374. if (ret)
  2375. goto out_state;
  2376. ret = drm_atomic_commit(state);
  2377. out_state:
  2378. if (ret == -EDEADLK)
  2379. goto backoff;
  2380. drm_atomic_state_put(state);
  2381. out_ctx:
  2382. drm_modeset_drop_locks(&ctx);
  2383. drm_modeset_acquire_fini(&ctx);
  2384. if (ret)
  2385. SDE_ERROR("kms lastclose failed: %d\n", ret);
  2386. SDE_EVT32(ret, SDE_EVTLOG_FUNC_EXIT);
  2387. return;
  2388. backoff:
  2389. drm_atomic_state_clear(state);
  2390. drm_modeset_backoff(&ctx);
  2391. SDE_EVT32(ret, SDE_EVTLOG_FUNC_CASE1);
  2392. goto retry;
  2393. }
  2394. static int _sde_kms_validate_vm_request(struct drm_atomic_state *state, struct sde_kms *sde_kms,
  2395. enum sde_crtc_vm_req vm_req, bool vm_owns_hw)
  2396. {
  2397. struct drm_crtc *crtc, *active_crtc = NULL, *global_active_crtc = NULL;
  2398. struct drm_crtc_state *new_cstate, *old_cstate, *active_cstate;
  2399. struct drm_encoder *encoder;
  2400. struct drm_connector *connector;
  2401. struct drm_connector_state *new_connstate;
  2402. struct sde_vm_ops *vm_ops = sde_vm_get_ops(sde_kms);
  2403. struct sde_mdss_cfg *catalog = sde_kms->catalog;
  2404. struct sde_connector *sde_conn;
  2405. struct dsi_display *dsi_display;
  2406. uint32_t i, commit_crtc_cnt = 0, global_crtc_cnt = 0;
  2407. uint32_t crtc_encoder_cnt = 0;
  2408. enum sde_crtc_idle_pc_state idle_pc_state;
  2409. int rc = 0;
  2410. for_each_oldnew_crtc_in_state(state, crtc, old_cstate, new_cstate, i) {
  2411. struct sde_crtc_state *new_state = NULL;
  2412. if (!new_cstate->active && !old_cstate->active)
  2413. continue;
  2414. new_state = to_sde_crtc_state(new_cstate);
  2415. idle_pc_state = sde_crtc_get_property(new_state, CRTC_PROP_IDLE_PC_STATE);
  2416. active_crtc = crtc;
  2417. active_cstate = new_cstate;
  2418. commit_crtc_cnt++;
  2419. }
  2420. list_for_each_entry(crtc, &sde_kms->dev->mode_config.crtc_list, head) {
  2421. if (!crtc->state->active)
  2422. continue;
  2423. global_crtc_cnt++;
  2424. global_active_crtc = crtc;
  2425. }
  2426. if (active_crtc) {
  2427. drm_for_each_encoder_mask(encoder, active_crtc->dev, active_cstate->encoder_mask)
  2428. crtc_encoder_cnt++;
  2429. }
  2430. for_each_new_connector_in_state(state, connector, new_connstate, i) {
  2431. int conn_mask = active_cstate->connector_mask;
  2432. if (drm_connector_mask(connector) & conn_mask) {
  2433. sde_conn = to_sde_connector(connector);
  2434. dsi_display = (struct dsi_display *) sde_conn->display;
  2435. SDE_EVT32(DRMID(connector), DRMID(active_crtc), i, dsi_display->type,
  2436. dsi_display->trusted_vm_env);
  2437. SDE_DEBUG("VM display:%s, conn:%d, crtc:%d, type:%d, tvm:%d\n",
  2438. dsi_display->name, DRMID(connector), DRMID(active_crtc),
  2439. dsi_display->type, dsi_display->trusted_vm_env);
  2440. break;
  2441. }
  2442. }
  2443. /* Check for single crtc commits only on valid VM requests */
  2444. if (active_crtc && global_active_crtc &&
  2445. (commit_crtc_cnt > catalog->max_trusted_vm_displays ||
  2446. global_crtc_cnt > catalog->max_trusted_vm_displays ||
  2447. active_crtc != global_active_crtc)) {
  2448. SDE_ERROR("VM switch failed; MAX:%d a_cnt:%d g_cnt:%d a_crtc:%d g_crtc:%d\n",
  2449. catalog->max_trusted_vm_displays, commit_crtc_cnt, global_crtc_cnt,
  2450. DRMID(active_crtc), DRMID(global_active_crtc));
  2451. return -E2BIG;
  2452. } else if ((vm_req == VM_REQ_RELEASE) &&
  2453. ((idle_pc_state == IDLE_PC_ENABLE) ||
  2454. (crtc_encoder_cnt > TRUSTED_VM_MAX_ENCODER_PER_CRTC))) {
  2455. /*
  2456. * disable idle-pc before releasing the HW
  2457. * allow only specified number of encoders on a given crtc
  2458. */
  2459. SDE_ERROR("VM switch failed; idle-pc:%d max:%d encoder_cnt:%d\n",
  2460. idle_pc_state, TRUSTED_VM_MAX_ENCODER_PER_CRTC, crtc_encoder_cnt);
  2461. return -EINVAL;
  2462. }
  2463. if ((vm_req == VM_REQ_ACQUIRE) && !vm_owns_hw) {
  2464. rc = vm_ops->vm_acquire(sde_kms);
  2465. if (rc) {
  2466. SDE_ERROR("VM acquire failed; hw_owner:%d, rc:%d\n", vm_owns_hw, rc);
  2467. return rc;
  2468. }
  2469. if (vm_ops->vm_resource_init)
  2470. rc = vm_ops->vm_resource_init(sde_kms, state);
  2471. }
  2472. return rc;
  2473. }
  2474. static int sde_kms_check_vm_request(struct msm_kms *kms,
  2475. struct drm_atomic_state *state)
  2476. {
  2477. struct sde_kms *sde_kms;
  2478. struct drm_crtc *crtc;
  2479. struct drm_crtc_state *new_cstate, *old_cstate;
  2480. struct sde_vm_ops *vm_ops;
  2481. enum sde_crtc_vm_req old_vm_req = VM_REQ_NONE, new_vm_req = VM_REQ_NONE;
  2482. int i, rc = 0;
  2483. bool vm_req_active = false, prev_vm_req = false;
  2484. bool vm_owns_hw;
  2485. if (!kms || !state)
  2486. return -EINVAL;
  2487. sde_kms = to_sde_kms(kms);
  2488. vm_ops = sde_vm_get_ops(sde_kms);
  2489. if (!vm_ops)
  2490. return 0;
  2491. if (!vm_ops->vm_request_valid || !vm_ops->vm_owns_hw || !vm_ops->vm_acquire)
  2492. return -EINVAL;
  2493. drm_for_each_crtc(crtc, state->dev) {
  2494. if (crtc->state && (sde_crtc_get_property(to_sde_crtc_state(crtc->state),
  2495. CRTC_PROP_VM_REQ_STATE) == VM_REQ_RELEASE)) {
  2496. prev_vm_req = true;
  2497. break;
  2498. }
  2499. }
  2500. /* check for an active vm request */
  2501. for_each_oldnew_crtc_in_state(state, crtc, old_cstate, new_cstate, i) {
  2502. struct sde_crtc_state *old_state = NULL, *new_state = NULL;
  2503. if (!new_cstate->active && !old_cstate->active)
  2504. continue;
  2505. new_state = to_sde_crtc_state(new_cstate);
  2506. new_vm_req = sde_crtc_get_property(new_state, CRTC_PROP_VM_REQ_STATE);
  2507. old_state = to_sde_crtc_state(old_cstate);
  2508. old_vm_req = sde_crtc_get_property(old_state, CRTC_PROP_VM_REQ_STATE);
  2509. /*
  2510. * VM request should be validated in the following usecases
  2511. * - There is a vm request(other than VM_REQ_NONE) on current/prev crtc state.
  2512. * - Previously, vm transition has taken place on one of the crtc's.
  2513. */
  2514. if (old_vm_req || new_vm_req || prev_vm_req) {
  2515. if (!vm_req_active) {
  2516. sde_vm_lock(sde_kms);
  2517. vm_owns_hw = sde_vm_owns_hw(sde_kms);
  2518. }
  2519. rc = vm_ops->vm_request_valid(sde_kms, old_vm_req, new_vm_req);
  2520. if (rc) {
  2521. SDE_ERROR(
  2522. "VM transition check failed; o_state:%d, n_state:%d, hw_owner:%d, rc:%d\n",
  2523. old_vm_req, new_vm_req, vm_owns_hw, rc);
  2524. sde_vm_unlock(sde_kms);
  2525. vm_req_active = false;
  2526. break;
  2527. } else if (old_vm_req == VM_REQ_ACQUIRE && new_vm_req == VM_REQ_NONE) {
  2528. SDE_DEBUG("VM transition valid; ignore further checks\n");
  2529. if (!vm_req_active)
  2530. sde_vm_unlock(sde_kms);
  2531. } else {
  2532. vm_req_active = true;
  2533. }
  2534. }
  2535. }
  2536. /* validate active requests and perform acquire if necessary */
  2537. if (vm_req_active) {
  2538. rc = _sde_kms_validate_vm_request(state, sde_kms, new_vm_req, vm_owns_hw);
  2539. sde_vm_unlock(sde_kms);
  2540. SDE_EVT32(old_vm_req, new_vm_req, vm_req_active, vm_owns_hw, rc);
  2541. SDE_DEBUG("VM o_state:%d, n_state:%d, hw_owner:%d, rc:%d\n", old_vm_req, new_vm_req,
  2542. vm_req_active ? vm_owns_hw : -1, rc);
  2543. }
  2544. return rc;
  2545. }
  2546. static int sde_kms_check_secure_transition(struct msm_kms *kms,
  2547. struct drm_atomic_state *state)
  2548. {
  2549. struct sde_kms *sde_kms;
  2550. struct drm_device *dev;
  2551. struct drm_crtc *crtc;
  2552. struct drm_crtc *cur_crtc = NULL, *global_crtc = NULL;
  2553. struct drm_crtc_state *crtc_state;
  2554. int active_crtc_cnt = 0, global_active_crtc_cnt = 0;
  2555. bool sec_session = false, global_sec_session = false;
  2556. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  2557. int i;
  2558. if (!kms || !state) {
  2559. return -EINVAL;
  2560. SDE_ERROR("invalid arguments\n");
  2561. }
  2562. sde_kms = to_sde_kms(kms);
  2563. dev = sde_kms->dev;
  2564. /* iterate state object for active secure/non-secure crtc */
  2565. for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
  2566. if (!crtc_state->active)
  2567. continue;
  2568. active_crtc_cnt++;
  2569. sde_crtc_state_find_plane_fb_modes(crtc_state, &fb_ns,
  2570. &fb_sec, &fb_sec_dir);
  2571. if (fb_sec_dir)
  2572. sec_session = true;
  2573. cur_crtc = crtc;
  2574. }
  2575. /* iterate global list for active and secure/non-secure crtc */
  2576. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2577. if (!crtc->state->active)
  2578. continue;
  2579. global_active_crtc_cnt++;
  2580. /* update only when crtc is not the same as current crtc */
  2581. if (crtc != cur_crtc) {
  2582. fb_ns = fb_sec = fb_sec_dir = 0;
  2583. sde_crtc_find_plane_fb_modes(crtc, &fb_ns,
  2584. &fb_sec, &fb_sec_dir);
  2585. if (fb_sec_dir)
  2586. global_sec_session = true;
  2587. global_crtc = crtc;
  2588. }
  2589. }
  2590. if (!global_sec_session && !sec_session)
  2591. return 0;
  2592. /*
  2593. * - fail crtc commit, if secure-camera/secure-ui session is
  2594. * in-progress in any other display
  2595. * - fail secure-camera/secure-ui crtc commit, if any other display
  2596. * session is in-progress
  2597. */
  2598. if ((global_active_crtc_cnt > MAX_ALLOWED_CRTC_CNT_DURING_SECURE) ||
  2599. (active_crtc_cnt > MAX_ALLOWED_CRTC_CNT_DURING_SECURE)) {
  2600. SDE_ERROR(
  2601. "crtc%d secure check failed global_active:%d active:%d\n",
  2602. cur_crtc ? cur_crtc->base.id : -1,
  2603. global_active_crtc_cnt, active_crtc_cnt);
  2604. return -EPERM;
  2605. /*
  2606. * As only one crtc is allowed during secure session, the crtc
  2607. * in this commit should match with the global crtc
  2608. */
  2609. } else if (global_crtc && cur_crtc && (global_crtc != cur_crtc)) {
  2610. SDE_ERROR("crtc%d-sec%d not allowed during crtc%d-sec%d\n",
  2611. cur_crtc->base.id, sec_session,
  2612. global_crtc->base.id, global_sec_session);
  2613. return -EPERM;
  2614. }
  2615. return 0;
  2616. }
  2617. static void sde_kms_vm_res_release(struct msm_kms *kms,
  2618. struct drm_atomic_state *state)
  2619. {
  2620. struct drm_crtc *crtc;
  2621. struct drm_crtc_state *new_cstate;
  2622. struct sde_crtc_state *cstate;
  2623. struct sde_vm_ops *vm_ops;
  2624. enum sde_crtc_vm_req vm_req;
  2625. struct sde_kms *sde_kms = to_sde_kms(kms);
  2626. vm_ops = sde_vm_get_ops(sde_kms);
  2627. if (!vm_ops)
  2628. return;
  2629. crtc = sde_kms_vm_get_vm_crtc(state);
  2630. if (!crtc)
  2631. return;
  2632. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  2633. cstate = to_sde_crtc_state(new_cstate);
  2634. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  2635. if (vm_req != VM_REQ_ACQUIRE)
  2636. return;
  2637. sde_vm_lock(sde_kms);
  2638. if (vm_ops->vm_acquire_fail_handler)
  2639. vm_ops->vm_acquire_fail_handler(sde_kms);
  2640. sde_vm_unlock(sde_kms);
  2641. }
  2642. static int sde_kms_check_cwb_concurreny(struct msm_kms *kms,
  2643. struct drm_atomic_state *state)
  2644. {
  2645. struct sde_kms *sde_kms;
  2646. struct drm_crtc *crtc;
  2647. struct drm_crtc_state *old_crtc_state, *new_crtc_state;
  2648. struct drm_encoder *encoder;
  2649. struct sde_crtc_state *cstate;
  2650. int i = 0, cnt = 0, max_cwb = 0;
  2651. if (!kms || !state) {
  2652. SDE_ERROR("invalid arguments\n");
  2653. return -EINVAL;
  2654. }
  2655. sde_kms = to_sde_kms(kms);
  2656. max_cwb = sde_kms->catalog->max_cwb;
  2657. if (!max_cwb)
  2658. return 0;
  2659. for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
  2660. cstate = to_sde_crtc_state(new_crtc_state);
  2661. drm_for_each_encoder_mask(encoder, crtc->dev, cstate->cwb_enc_mask) {
  2662. cnt++;
  2663. SDE_DEBUG("crtc%d has cwb%d attached to it\n", crtc->base.id,
  2664. encoder->base.id);
  2665. }
  2666. if (cnt > max_cwb) {
  2667. SDE_ERROR("found %d cwb in the atomic state, max supported %d\n",
  2668. cnt, max_cwb);
  2669. return -EOPNOTSUPP;
  2670. }
  2671. }
  2672. return 0;
  2673. }
  2674. static int sde_kms_atomic_check(struct msm_kms *kms,
  2675. struct drm_atomic_state *state)
  2676. {
  2677. struct sde_kms *sde_kms;
  2678. struct drm_device *dev;
  2679. int ret;
  2680. if (!kms || !state)
  2681. return -EINVAL;
  2682. sde_kms = to_sde_kms(kms);
  2683. dev = sde_kms->dev;
  2684. SDE_ATRACE_BEGIN("atomic_check");
  2685. if (sde_kms_is_suspend_blocked(dev)) {
  2686. SDE_DEBUG("suspended, skip atomic_check\n");
  2687. ret = -EBUSY;
  2688. goto end;
  2689. }
  2690. ret = sde_kms_check_vm_request(kms, state);
  2691. if (ret) {
  2692. SDE_ERROR("vm switch request checks failed\n");
  2693. goto end;
  2694. }
  2695. ret = drm_atomic_helper_check(dev, state);
  2696. if (ret)
  2697. goto vm_clean_up;
  2698. /*
  2699. * Check if any secure transition(moving CRTC between secure and
  2700. * non-secure state and vice-versa) is allowed or not. when moving
  2701. * to secure state, planes with fb_mode set to dir_translated only can
  2702. * be staged on the CRTC, and only one CRTC can be active during
  2703. * Secure state
  2704. */
  2705. ret = sde_kms_check_secure_transition(kms, state);
  2706. if (ret)
  2707. goto vm_clean_up;
  2708. ret = sde_kms_check_cwb_concurreny(kms, state);
  2709. if (ret)
  2710. goto vm_clean_up;
  2711. goto end;
  2712. vm_clean_up:
  2713. sde_kms_vm_res_release(kms, state);
  2714. end:
  2715. SDE_ATRACE_END("atomic_check");
  2716. return ret;
  2717. }
  2718. static struct msm_gem_address_space*
  2719. _sde_kms_get_address_space(struct msm_kms *kms,
  2720. unsigned int domain)
  2721. {
  2722. struct sde_kms *sde_kms;
  2723. if (!kms) {
  2724. SDE_ERROR("invalid kms\n");
  2725. return NULL;
  2726. }
  2727. sde_kms = to_sde_kms(kms);
  2728. if (!sde_kms) {
  2729. SDE_ERROR("invalid sde_kms\n");
  2730. return NULL;
  2731. }
  2732. if (domain >= MSM_SMMU_DOMAIN_MAX)
  2733. return NULL;
  2734. return (sde_kms->aspace[domain] &&
  2735. sde_kms->aspace[domain]->domain_attached) ?
  2736. sde_kms->aspace[domain] : NULL;
  2737. }
  2738. static struct device *_sde_kms_get_address_space_device(struct msm_kms *kms,
  2739. unsigned int domain)
  2740. {
  2741. struct sde_kms *sde_kms;
  2742. struct msm_gem_address_space *aspace;
  2743. if (!kms) {
  2744. SDE_ERROR("invalid kms\n");
  2745. return NULL;
  2746. }
  2747. sde_kms = to_sde_kms(kms);
  2748. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  2749. SDE_ERROR("invalid params\n");
  2750. return NULL;
  2751. }
  2752. aspace = _sde_kms_get_address_space(kms, domain);
  2753. return (aspace && aspace->domain_attached) ?
  2754. msm_gem_get_aspace_device(aspace) : NULL;
  2755. }
  2756. static void _sde_kms_post_open(struct msm_kms *kms, struct drm_file *file)
  2757. {
  2758. struct drm_device *dev = NULL;
  2759. struct sde_kms *sde_kms = NULL;
  2760. struct drm_connector *connector = NULL;
  2761. struct drm_connector_list_iter conn_iter;
  2762. struct sde_connector *sde_conn = NULL;
  2763. if (!kms) {
  2764. SDE_ERROR("invalid kms\n");
  2765. return;
  2766. }
  2767. sde_kms = to_sde_kms(kms);
  2768. dev = sde_kms->dev;
  2769. if (!dev) {
  2770. SDE_ERROR("invalid device\n");
  2771. return;
  2772. }
  2773. if (!dev->mode_config.poll_enabled)
  2774. return;
  2775. mutex_lock(&dev->mode_config.mutex);
  2776. drm_connector_list_iter_begin(dev, &conn_iter);
  2777. drm_for_each_connector_iter(connector, &conn_iter) {
  2778. /* Only handle HPD capable connectors. */
  2779. if (!(connector->polled & DRM_CONNECTOR_POLL_HPD))
  2780. continue;
  2781. sde_conn = to_sde_connector(connector);
  2782. if (sde_conn->ops.post_open)
  2783. sde_conn->ops.post_open(&sde_conn->base,
  2784. sde_conn->display);
  2785. }
  2786. drm_connector_list_iter_end(&conn_iter);
  2787. mutex_unlock(&dev->mode_config.mutex);
  2788. }
  2789. static int _sde_kms_update_planes_for_cont_splash(struct sde_kms *sde_kms,
  2790. struct sde_splash_display *splash_display,
  2791. struct drm_crtc *crtc)
  2792. {
  2793. struct msm_drm_private *priv;
  2794. struct drm_plane *plane;
  2795. struct sde_splash_mem *splash;
  2796. struct sde_splash_mem *demura;
  2797. struct sde_plane_state *pstate;
  2798. struct sde_sspp_index_info *pipe_info;
  2799. enum sde_sspp pipe_id;
  2800. bool is_virtual;
  2801. int i;
  2802. if (!sde_kms || !splash_display || !crtc) {
  2803. SDE_ERROR("invalid input args\n");
  2804. return -EINVAL;
  2805. }
  2806. priv = sde_kms->dev->dev_private;
  2807. pipe_info = &splash_display->pipe_info;
  2808. splash = splash_display->splash;
  2809. demura = splash_display->demura;
  2810. for (i = 0; i < priv->num_planes; i++) {
  2811. plane = priv->planes[i];
  2812. pipe_id = sde_plane_pipe(plane);
  2813. is_virtual = is_sde_plane_virtual(plane);
  2814. if ((is_virtual && test_bit(pipe_id, pipe_info->virt_pipes)) ||
  2815. (!is_virtual && test_bit(pipe_id, pipe_info->pipes))) {
  2816. if (splash && sde_plane_validate_src_addr(plane,
  2817. splash->splash_buf_base,
  2818. splash->splash_buf_size)) {
  2819. if (!demura || sde_plane_validate_src_addr(
  2820. plane, demura->splash_buf_base,
  2821. demura->splash_buf_size)) {
  2822. SDE_ERROR("invalid adr on pipe:%d crtc:%d\n",
  2823. pipe_id, DRMID(crtc));
  2824. continue;
  2825. }
  2826. }
  2827. plane->state->crtc = crtc;
  2828. crtc->state->plane_mask |= drm_plane_mask(plane);
  2829. pstate = to_sde_plane_state(plane->state);
  2830. pstate->cont_splash_populated = true;
  2831. SDE_DEBUG("set crtc:%d for plane:%d rect:%d\n",
  2832. DRMID(crtc), DRMID(plane), is_virtual);
  2833. }
  2834. }
  2835. return 0;
  2836. }
  2837. static int sde_kms_inform_cont_splash_res_disable(struct msm_kms *kms,
  2838. struct dsi_display *dsi_display)
  2839. {
  2840. void *display;
  2841. struct drm_encoder *encoder = NULL;
  2842. struct msm_display_info info;
  2843. struct drm_device *dev;
  2844. struct sde_kms *sde_kms;
  2845. struct drm_connector_list_iter conn_iter;
  2846. struct drm_connector *connector = NULL;
  2847. struct sde_connector *sde_conn = NULL;
  2848. int rc = 0;
  2849. sde_kms = to_sde_kms(kms);
  2850. dev = sde_kms->dev;
  2851. display = dsi_display;
  2852. if (dsi_display) {
  2853. if (dsi_display->bridge->base.encoder) {
  2854. encoder = dsi_display->bridge->base.encoder;
  2855. SDE_DEBUG("encoder name = %s\n", encoder->name);
  2856. }
  2857. memset(&info, 0x0, sizeof(info));
  2858. rc = dsi_display_get_info(NULL, &info, display);
  2859. if (rc) {
  2860. SDE_ERROR("%s: dsi get_info failed: %d\n",
  2861. __func__, rc);
  2862. encoder = NULL;
  2863. }
  2864. }
  2865. drm_connector_list_iter_begin(dev, &conn_iter);
  2866. drm_for_each_connector_iter(connector, &conn_iter) {
  2867. struct drm_encoder *c_encoder;
  2868. drm_connector_for_each_possible_encoder(connector,
  2869. c_encoder)
  2870. break;
  2871. if (!c_encoder) {
  2872. SDE_ERROR("c_encoder not found\n");
  2873. return -EINVAL;
  2874. }
  2875. /**
  2876. * Inform cont_splash is disabled to each interface/connector.
  2877. * This is currently supported for DSI interface.
  2878. */
  2879. sde_conn = to_sde_connector(connector);
  2880. if (sde_conn && sde_conn->ops.cont_splash_res_disable) {
  2881. if (!dsi_display || !encoder) {
  2882. sde_conn->ops.cont_splash_res_disable
  2883. (sde_conn->display);
  2884. } else if (c_encoder->base.id == encoder->base.id) {
  2885. /**
  2886. * This handles dual DSI
  2887. * configuration where one DSI
  2888. * interface has cont_splash
  2889. * enabled and the other doesn't.
  2890. */
  2891. sde_conn->ops.cont_splash_res_disable
  2892. (sde_conn->display);
  2893. break;
  2894. }
  2895. }
  2896. }
  2897. drm_connector_list_iter_end(&conn_iter);
  2898. return 0;
  2899. }
  2900. static int sde_kms_vm_trusted_cont_splash_res_init(struct sde_kms *sde_kms)
  2901. {
  2902. int i;
  2903. void *display;
  2904. struct dsi_display *dsi_display;
  2905. struct drm_encoder *encoder;
  2906. if (!sde_kms)
  2907. return -EINVAL;
  2908. if (!sde_in_trusted_vm(sde_kms))
  2909. return 0;
  2910. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  2911. display = sde_kms->dsi_displays[i];
  2912. dsi_display = (struct dsi_display *)display;
  2913. if (!dsi_display->bridge->base.encoder) {
  2914. SDE_ERROR("no encoder on dsi display:%d", i);
  2915. return -EINVAL;
  2916. }
  2917. encoder = dsi_display->bridge->base.encoder;
  2918. encoder->possible_crtcs = 1 << i;
  2919. SDE_DEBUG(
  2920. "dsi-display:%d encoder id[%d]=%d name=%s crtcs=%x\n", i,
  2921. encoder->index, encoder->base.id,
  2922. encoder->name, encoder->possible_crtcs);
  2923. }
  2924. return 0;
  2925. }
  2926. static struct drm_display_mode *_sde_kms_get_splash_mode(
  2927. struct sde_kms *sde_kms, struct drm_connector *connector,
  2928. struct drm_atomic_state *state)
  2929. {
  2930. struct drm_display_mode *mode, *cur_mode = NULL;
  2931. struct drm_crtc *crtc;
  2932. struct drm_crtc_state *new_cstate, *old_cstate;
  2933. u32 i = 0;
  2934. if (sde_kms->splash_data.type == SDE_SPLASH_HANDOFF) {
  2935. list_for_each_entry(mode, &connector->modes, head) {
  2936. if (mode->type & DRM_MODE_TYPE_PREFERRED) {
  2937. cur_mode = mode;
  2938. break;
  2939. }
  2940. }
  2941. } else if (state) {
  2942. /* get the mode from first atomic_check phase for trusted_vm*/
  2943. for_each_oldnew_crtc_in_state(state, crtc, old_cstate,
  2944. new_cstate, i) {
  2945. if (!new_cstate->active && !old_cstate->active)
  2946. continue;
  2947. list_for_each_entry(mode, &connector->modes, head) {
  2948. if (drm_mode_equal(&new_cstate->mode, mode)) {
  2949. cur_mode = mode;
  2950. break;
  2951. }
  2952. }
  2953. }
  2954. }
  2955. return cur_mode;
  2956. }
  2957. static int sde_kms_cont_splash_config(struct msm_kms *kms,
  2958. struct drm_atomic_state *state)
  2959. {
  2960. void *display;
  2961. struct dsi_display *dsi_display;
  2962. struct msm_display_info info;
  2963. struct drm_encoder *encoder = NULL;
  2964. struct drm_crtc *crtc = NULL;
  2965. int i, rc = 0;
  2966. struct drm_display_mode *drm_mode = NULL;
  2967. struct drm_device *dev;
  2968. struct msm_drm_private *priv;
  2969. struct sde_kms *sde_kms;
  2970. struct drm_connector_list_iter conn_iter;
  2971. struct drm_connector *connector = NULL;
  2972. struct sde_connector *sde_conn = NULL;
  2973. struct sde_splash_display *splash_display;
  2974. if (!kms) {
  2975. SDE_ERROR("invalid kms\n");
  2976. return -EINVAL;
  2977. }
  2978. sde_kms = to_sde_kms(kms);
  2979. dev = sde_kms->dev;
  2980. if (!dev) {
  2981. SDE_ERROR("invalid device\n");
  2982. return -EINVAL;
  2983. }
  2984. rc = sde_kms_vm_trusted_cont_splash_res_init(sde_kms);
  2985. if (rc) {
  2986. SDE_ERROR("failed vm cont splash resource init, rc=%d", rc);
  2987. return -EINVAL;
  2988. }
  2989. if (((sde_kms->splash_data.type == SDE_SPLASH_HANDOFF)
  2990. && (!sde_kms->splash_data.num_splash_regions)) ||
  2991. !sde_kms->splash_data.num_splash_displays) {
  2992. DRM_INFO("cont_splash feature not enabled\n");
  2993. sde_kms_inform_cont_splash_res_disable(kms, NULL);
  2994. return rc;
  2995. }
  2996. DRM_INFO("cont_splash enabled in %d of %d display(s)\n",
  2997. sde_kms->splash_data.num_splash_displays,
  2998. sde_kms->dsi_display_count);
  2999. /* dsi */
  3000. for (i = 0; i < sde_kms->dsi_display_count; ++i) {
  3001. struct sde_crtc_state *cstate;
  3002. struct sde_connector_state *conn_state;
  3003. display = sde_kms->dsi_displays[i];
  3004. dsi_display = (struct dsi_display *)display;
  3005. splash_display = &sde_kms->splash_data.splash_display[i];
  3006. if (!splash_display->cont_splash_enabled) {
  3007. SDE_DEBUG("display->name = %s splash not enabled\n",
  3008. dsi_display->name);
  3009. sde_kms_inform_cont_splash_res_disable(kms,
  3010. dsi_display);
  3011. continue;
  3012. }
  3013. SDE_DEBUG("display->name = %s\n", dsi_display->name);
  3014. if (dsi_display->bridge->base.encoder) {
  3015. encoder = dsi_display->bridge->base.encoder;
  3016. SDE_DEBUG("encoder name = %s\n", encoder->name);
  3017. }
  3018. memset(&info, 0x0, sizeof(info));
  3019. rc = dsi_display_get_info(NULL, &info, display);
  3020. if (rc) {
  3021. SDE_ERROR("dsi get_info %d failed\n", i);
  3022. encoder = NULL;
  3023. continue;
  3024. }
  3025. SDE_DEBUG("info.is_connected = %s, info.display_type = %d\n",
  3026. ((info.is_connected) ? "true" : "false"),
  3027. info.display_type);
  3028. if (!encoder) {
  3029. SDE_ERROR("encoder not initialized\n");
  3030. return -EINVAL;
  3031. }
  3032. priv = sde_kms->dev->dev_private;
  3033. encoder->crtc = priv->crtcs[i];
  3034. crtc = encoder->crtc;
  3035. splash_display->encoder = encoder;
  3036. SDE_DEBUG("for dsi-display:%d crtc id[%d]:%d enc id[%d]:%d\n",
  3037. i, crtc->index, crtc->base.id, encoder->index,
  3038. encoder->base.id);
  3039. mutex_lock(&dev->mode_config.mutex);
  3040. drm_connector_list_iter_begin(dev, &conn_iter);
  3041. drm_for_each_connector_iter(connector, &conn_iter) {
  3042. struct drm_encoder *c_encoder;
  3043. drm_connector_for_each_possible_encoder(connector,
  3044. c_encoder)
  3045. break;
  3046. if (!c_encoder) {
  3047. SDE_ERROR("c_encoder not found\n");
  3048. mutex_unlock(&dev->mode_config.mutex);
  3049. return -EINVAL;
  3050. }
  3051. /**
  3052. * SDE_KMS doesn't attach more than one encoder to
  3053. * a DSI connector. So it is safe to check only with
  3054. * the first encoder entry. Revisit this logic if we
  3055. * ever have to support continuous splash for
  3056. * external displays in MST configuration.
  3057. */
  3058. if (c_encoder->base.id == encoder->base.id)
  3059. break;
  3060. }
  3061. drm_connector_list_iter_end(&conn_iter);
  3062. if (!connector) {
  3063. SDE_ERROR("connector not initialized\n");
  3064. mutex_unlock(&dev->mode_config.mutex);
  3065. return -EINVAL;
  3066. }
  3067. mutex_unlock(&dev->mode_config.mutex);
  3068. crtc->state->encoder_mask = drm_encoder_mask(encoder);
  3069. crtc->state->connector_mask = drm_connector_mask(connector);
  3070. connector->state->crtc = crtc;
  3071. drm_mode = _sde_kms_get_splash_mode(sde_kms, connector, state);
  3072. if (!drm_mode) {
  3073. SDE_ERROR("drm_mode not found; handoff_type:%d\n",
  3074. sde_kms->splash_data.type);
  3075. return -EINVAL;
  3076. }
  3077. SDE_DEBUG(
  3078. "drm_mode->name:%s, type:0x%x, flags:0x%x, handoff_type:%d\n",
  3079. drm_mode->name, drm_mode->type,
  3080. drm_mode->flags, sde_kms->splash_data.type);
  3081. /* Update CRTC drm structure */
  3082. crtc->state->active = true;
  3083. rc = drm_atomic_set_mode_for_crtc(crtc->state, drm_mode);
  3084. if (rc) {
  3085. SDE_ERROR("Failed: set mode for crtc. rc = %d\n", rc);
  3086. return rc;
  3087. }
  3088. drm_mode_copy(&crtc->state->adjusted_mode, drm_mode);
  3089. drm_mode_copy(&crtc->mode, drm_mode);
  3090. cstate = to_sde_crtc_state(crtc->state);
  3091. cstate->cont_splash_populated = true;
  3092. /* Update encoder structure */
  3093. sde_encoder_update_caps_for_cont_splash(encoder,
  3094. splash_display, true);
  3095. sde_crtc_update_cont_splash_settings(crtc);
  3096. sde_conn = to_sde_connector(connector);
  3097. if (sde_conn && sde_conn->ops.cont_splash_config)
  3098. sde_conn->ops.cont_splash_config(sde_conn->display);
  3099. conn_state = to_sde_connector_state(connector->state);
  3100. conn_state->cont_splash_populated = true;
  3101. rc = _sde_kms_update_planes_for_cont_splash(sde_kms,
  3102. splash_display, crtc);
  3103. if (rc) {
  3104. SDE_ERROR("Failed: updating plane status rc=%d\n", rc);
  3105. return rc;
  3106. }
  3107. }
  3108. return rc;
  3109. }
  3110. static bool sde_kms_check_for_splash(struct msm_kms *kms)
  3111. {
  3112. struct sde_kms *sde_kms;
  3113. if (!kms) {
  3114. SDE_ERROR("invalid kms\n");
  3115. return false;
  3116. }
  3117. sde_kms = to_sde_kms(kms);
  3118. return sde_kms->splash_data.num_splash_displays;
  3119. }
  3120. static int sde_kms_get_mixer_count(const struct msm_kms *kms,
  3121. const struct drm_display_mode *mode,
  3122. const struct msm_resource_caps_info *res, u32 *num_lm)
  3123. {
  3124. struct sde_kms *sde_kms;
  3125. s64 mode_clock_hz = 0;
  3126. s64 max_mdp_clock_hz = 0;
  3127. s64 max_lm_width = 0;
  3128. s64 hdisplay_fp = 0;
  3129. s64 htotal_fp = 0;
  3130. s64 vtotal_fp = 0;
  3131. s64 vrefresh_fp = 0;
  3132. s64 mdp_fudge_factor = 0;
  3133. s64 num_lm_fp = 0;
  3134. s64 lm_clk_fp = 0;
  3135. s64 lm_width_fp = 0;
  3136. int rc = 0;
  3137. if (!num_lm) {
  3138. SDE_ERROR("invalid num_lm pointer\n");
  3139. return -EINVAL;
  3140. }
  3141. /* default to 1 layer mixer */
  3142. *num_lm = 1;
  3143. if (!kms || !mode || !res) {
  3144. SDE_ERROR("invalid input args\n");
  3145. return -EINVAL;
  3146. }
  3147. sde_kms = to_sde_kms(kms);
  3148. max_mdp_clock_hz = drm_int2fixp(sde_kms->perf.max_core_clk_rate);
  3149. max_lm_width = drm_int2fixp(res->max_mixer_width);
  3150. hdisplay_fp = drm_int2fixp(mode->hdisplay);
  3151. htotal_fp = drm_int2fixp(mode->htotal);
  3152. vtotal_fp = drm_int2fixp(mode->vtotal);
  3153. vrefresh_fp = drm_int2fixp(drm_mode_vrefresh(mode));
  3154. mdp_fudge_factor = drm_fixp_from_fraction(105, 100);
  3155. /* mode clock = [(h * v * fps * 1.05) / (num_lm)] */
  3156. mode_clock_hz = drm_fixp_mul(htotal_fp, vtotal_fp);
  3157. mode_clock_hz = drm_fixp_mul(mode_clock_hz, vrefresh_fp);
  3158. mode_clock_hz = drm_fixp_mul(mode_clock_hz, mdp_fudge_factor);
  3159. if (mode_clock_hz > max_mdp_clock_hz ||
  3160. hdisplay_fp > max_lm_width) {
  3161. *num_lm = 0;
  3162. do {
  3163. *num_lm += 2;
  3164. num_lm_fp = drm_int2fixp(*num_lm);
  3165. lm_clk_fp = drm_fixp_div(mode_clock_hz, num_lm_fp);
  3166. lm_width_fp = drm_fixp_div(hdisplay_fp, num_lm_fp);
  3167. if (*num_lm > 4) {
  3168. rc = -EINVAL;
  3169. goto error;
  3170. }
  3171. } while (lm_clk_fp > max_mdp_clock_hz ||
  3172. lm_width_fp > max_lm_width);
  3173. mode_clock_hz = lm_clk_fp;
  3174. }
  3175. SDE_DEBUG("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%u max_clk=%llu\n",
  3176. mode->name, mode->htotal, mode->vtotal, drm_mode_vrefresh(mode),
  3177. *num_lm, drm_fixp2int(mode_clock_hz),
  3178. sde_kms->perf.max_core_clk_rate);
  3179. return 0;
  3180. error:
  3181. SDE_ERROR("required mode clk exceeds max mdp clk\n");
  3182. SDE_ERROR("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%u max_clk=%llu\n",
  3183. mode->name, mode->htotal, mode->vtotal, drm_mode_vrefresh(mode),
  3184. *num_lm, drm_fixp2int(mode_clock_hz),
  3185. sde_kms->perf.max_core_clk_rate);
  3186. return rc;
  3187. }
  3188. static int sde_kms_get_dsc_count(const struct msm_kms *kms,
  3189. u32 hdisplay, u32 *num_dsc)
  3190. {
  3191. struct sde_kms *sde_kms;
  3192. uint32_t max_dsc_width;
  3193. if (!num_dsc) {
  3194. SDE_ERROR("invalid num_dsc pointer\n");
  3195. return -EINVAL;
  3196. }
  3197. *num_dsc = 0;
  3198. if (!kms || !hdisplay) {
  3199. SDE_ERROR("invalid input args\n");
  3200. return -EINVAL;
  3201. }
  3202. sde_kms = to_sde_kms(kms);
  3203. max_dsc_width = sde_kms->catalog->max_dsc_width;
  3204. *num_dsc = DIV_ROUND_UP(hdisplay, max_dsc_width);
  3205. SDE_DEBUG("h=%d, max_dsc_width=%d, num_dsc=%d\n",
  3206. hdisplay, max_dsc_width,
  3207. *num_dsc);
  3208. return 0;
  3209. }
  3210. static int _sde_kms_null_commit(struct drm_device *dev,
  3211. struct drm_encoder *enc)
  3212. {
  3213. struct drm_modeset_acquire_ctx ctx;
  3214. struct drm_atomic_state *state = NULL;
  3215. int retry_cnt = 0;
  3216. int ret = 0;
  3217. drm_modeset_acquire_init(&ctx, 0);
  3218. retry:
  3219. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  3220. if (ret == -EDEADLK && retry_cnt < SDE_KMS_MODESET_LOCK_MAX_TRIALS) {
  3221. drm_modeset_backoff(&ctx);
  3222. retry_cnt++;
  3223. udelay(SDE_KMS_MODESET_LOCK_TIMEOUT_US);
  3224. goto retry;
  3225. } else if (WARN_ON(ret)) {
  3226. goto end;
  3227. }
  3228. state = drm_atomic_state_alloc(dev);
  3229. if (!state) {
  3230. DRM_ERROR("failed to allocate atomic state, %d\n", ret);
  3231. goto end;
  3232. }
  3233. state->acquire_ctx = &ctx;
  3234. ret = sde_kms_set_crtc_for_conn(dev, enc, state);
  3235. if (ret)
  3236. goto end;
  3237. ret = drm_atomic_commit(state);
  3238. if (ret)
  3239. SDE_ERROR("Error %d doing the atomic commit\n", ret);
  3240. end:
  3241. if (state)
  3242. drm_atomic_state_put(state);
  3243. drm_modeset_drop_locks(&ctx);
  3244. drm_modeset_acquire_fini(&ctx);
  3245. return ret;
  3246. }
  3247. void sde_kms_display_early_wakeup(struct drm_device *dev,
  3248. const int32_t connector_id)
  3249. {
  3250. struct drm_connector_list_iter conn_iter;
  3251. struct drm_connector *conn;
  3252. struct drm_encoder *drm_enc;
  3253. drm_connector_list_iter_begin(dev, &conn_iter);
  3254. drm_for_each_connector_iter(conn, &conn_iter) {
  3255. if (connector_id != DRM_MSM_WAKE_UP_ALL_DISPLAYS &&
  3256. connector_id != conn->base.id)
  3257. continue;
  3258. if (conn->state && conn->state->best_encoder)
  3259. drm_enc = conn->state->best_encoder;
  3260. else
  3261. drm_enc = conn->encoder;
  3262. if (drm_enc)
  3263. sde_encoder_early_wakeup(drm_enc);
  3264. }
  3265. drm_connector_list_iter_end(&conn_iter);
  3266. }
  3267. static int sde_kms_trigger_null_flush(struct msm_kms *kms)
  3268. {
  3269. struct sde_kms *sde_kms;
  3270. struct sde_splash_display *splash_display;
  3271. struct drm_crtc *crtc;
  3272. int i, rc = 0;
  3273. if (!kms) {
  3274. SDE_ERROR("invalid kms\n");
  3275. return -EINVAL;
  3276. }
  3277. sde_kms = to_sde_kms(kms);
  3278. /* If splash handoff is done, early return*/
  3279. if (!sde_kms->splash_data.num_splash_displays)
  3280. return 0;
  3281. /* If all builtin-displays are having cont splash enabled, ignore lastclose*/
  3282. if (sde_kms->dsi_display_count == sde_kms->splash_data.num_splash_displays)
  3283. return -EINVAL;
  3284. /*
  3285. * Trigger NULL flush if built-in secondary/primary is stuck in splash
  3286. * while the primary/secondary is running respectively before lastclose.
  3287. */
  3288. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  3289. splash_display = &sde_kms->splash_data.splash_display[i];
  3290. if (splash_display->cont_splash_enabled && splash_display->encoder) {
  3291. crtc = splash_display->encoder->crtc;
  3292. SDE_DEBUG("triggering null commit on enc:%d\n",
  3293. DRMID(splash_display->encoder));
  3294. SDE_EVT32(DRMID(splash_display->encoder), SDE_EVTLOG_FUNC_ENTRY);
  3295. rc = _sde_kms_null_commit(sde_kms->dev, splash_display->encoder);
  3296. if (!rc && crtc)
  3297. sde_kms_cancel_delayed_work(crtc);
  3298. if (rc)
  3299. DRM_ERROR("null flush commit failure during lastclose\n");
  3300. }
  3301. }
  3302. return 0;
  3303. }
  3304. static void _sde_kms_pm_suspend_idle_helper(struct sde_kms *sde_kms,
  3305. struct device *dev)
  3306. {
  3307. int ret, crtc_id = 0;
  3308. struct drm_device *ddev = dev_get_drvdata(dev);
  3309. struct drm_connector *conn;
  3310. struct drm_connector_list_iter conn_iter;
  3311. struct msm_drm_private *priv = sde_kms->dev->dev_private;
  3312. drm_connector_list_iter_begin(ddev, &conn_iter);
  3313. drm_for_each_connector_iter(conn, &conn_iter) {
  3314. uint64_t lp;
  3315. lp = sde_connector_get_lp(conn);
  3316. if (lp != SDE_MODE_DPMS_LP2)
  3317. continue;
  3318. if (sde_encoder_in_clone_mode(conn->encoder))
  3319. continue;
  3320. crtc_id = drm_crtc_index(conn->state->crtc);
  3321. if (priv->disp_thread[crtc_id].thread)
  3322. kthread_flush_worker(
  3323. &priv->disp_thread[crtc_id].worker);
  3324. ret = sde_encoder_wait_for_event(conn->encoder,
  3325. MSM_ENC_TX_COMPLETE);
  3326. if (ret && ret != -EWOULDBLOCK) {
  3327. SDE_ERROR(
  3328. "[conn: %d] wait for commit done returned %d\n",
  3329. conn->base.id, ret);
  3330. } else if (!ret) {
  3331. if (priv->event_thread[crtc_id].thread)
  3332. kthread_flush_worker(
  3333. &priv->event_thread[crtc_id].worker);
  3334. sde_encoder_idle_request(conn->encoder);
  3335. }
  3336. }
  3337. drm_connector_list_iter_end(&conn_iter);
  3338. msm_atomic_flush_display_threads(priv);
  3339. }
  3340. struct msm_display_mode *sde_kms_get_msm_mode(struct drm_connector_state *conn_state)
  3341. {
  3342. struct sde_connector_state *sde_conn_state;
  3343. if (!conn_state)
  3344. return NULL;
  3345. sde_conn_state = to_sde_connector_state(conn_state);
  3346. return &sde_conn_state->msm_mode;
  3347. }
  3348. static int sde_kms_pm_suspend(struct device *dev)
  3349. {
  3350. struct drm_device *ddev;
  3351. struct drm_modeset_acquire_ctx ctx;
  3352. struct drm_connector *conn;
  3353. struct drm_encoder *enc;
  3354. struct drm_connector_list_iter conn_iter;
  3355. struct drm_atomic_state *state = NULL;
  3356. struct sde_kms *sde_kms;
  3357. int ret = 0, num_crtcs = 0;
  3358. if (!dev)
  3359. return -EINVAL;
  3360. ddev = dev_get_drvdata(dev);
  3361. if (!ddev || !ddev_to_msm_kms(ddev))
  3362. return -EINVAL;
  3363. sde_kms = to_sde_kms(ddev_to_msm_kms(ddev));
  3364. SDE_EVT32(0);
  3365. /* disable hot-plug polling */
  3366. drm_kms_helper_poll_disable(ddev);
  3367. /* if any built-in display is stuck in CS, skip PM suspend entry to
  3368. * avoid driver SW state changes. With speculative fence enabled, HAL depends
  3369. * on power_on notification for the first commit to exit the Wait completion
  3370. * instead of retire fence signal.
  3371. */
  3372. drm_for_each_encoder(enc, ddev) {
  3373. if (sde_encoder_in_cont_splash(enc) && enc->crtc) {
  3374. SDE_DEBUG("skip PM suspend, splash is enabled on enc:%d\n", DRMID(enc));
  3375. SDE_EVT32(DRMID(enc), SDE_EVTLOG_FUNC_EXIT);
  3376. return -EINVAL;
  3377. }
  3378. }
  3379. /* acquire modeset lock(s) */
  3380. drm_modeset_acquire_init(&ctx, 0);
  3381. retry:
  3382. ret = drm_modeset_lock_all_ctx(ddev, &ctx);
  3383. if (ret)
  3384. goto unlock;
  3385. /* save current state for resume */
  3386. if (sde_kms->suspend_state)
  3387. drm_atomic_state_put(sde_kms->suspend_state);
  3388. sde_kms->suspend_state = drm_atomic_helper_duplicate_state(ddev, &ctx);
  3389. if (IS_ERR_OR_NULL(sde_kms->suspend_state)) {
  3390. ret = PTR_ERR(sde_kms->suspend_state);
  3391. DRM_ERROR("failed to back up suspend state, %d\n", ret);
  3392. sde_kms->suspend_state = NULL;
  3393. goto unlock;
  3394. }
  3395. /* create atomic state to disable all CRTCs */
  3396. state = drm_atomic_state_alloc(ddev);
  3397. if (!state) {
  3398. ret = -ENOMEM;
  3399. DRM_ERROR("failed to allocate crtc disable state, %d\n", ret);
  3400. goto unlock;
  3401. }
  3402. state->acquire_ctx = &ctx;
  3403. drm_connector_list_iter_begin(ddev, &conn_iter);
  3404. drm_for_each_connector_iter(conn, &conn_iter) {
  3405. struct drm_crtc_state *crtc_state;
  3406. uint64_t lp;
  3407. if (!conn->state || !conn->state->crtc ||
  3408. conn->dpms != DRM_MODE_DPMS_ON ||
  3409. sde_encoder_in_clone_mode(conn->encoder))
  3410. continue;
  3411. lp = sde_connector_get_lp(conn);
  3412. if (lp == SDE_MODE_DPMS_LP1) {
  3413. /* transition LP1->LP2 on pm suspend */
  3414. ret = sde_connector_set_property_for_commit(conn, state,
  3415. CONNECTOR_PROP_LP, SDE_MODE_DPMS_LP2);
  3416. if (ret) {
  3417. DRM_ERROR("failed to set lp2 for conn %d\n",
  3418. conn->base.id);
  3419. drm_connector_list_iter_end(&conn_iter);
  3420. goto unlock;
  3421. }
  3422. }
  3423. if (lp != SDE_MODE_DPMS_LP2) {
  3424. /* force CRTC to be inactive */
  3425. crtc_state = drm_atomic_get_crtc_state(state,
  3426. conn->state->crtc);
  3427. if (IS_ERR_OR_NULL(crtc_state)) {
  3428. DRM_ERROR("failed to get crtc %d state\n",
  3429. conn->state->crtc->base.id);
  3430. drm_connector_list_iter_end(&conn_iter);
  3431. ret = -EINVAL;
  3432. goto unlock;
  3433. }
  3434. if (lp != SDE_MODE_DPMS_LP1)
  3435. crtc_state->active = false;
  3436. ++num_crtcs;
  3437. }
  3438. }
  3439. drm_connector_list_iter_end(&conn_iter);
  3440. /* check for nothing to do */
  3441. if (num_crtcs == 0) {
  3442. DRM_DEBUG("all crtcs are already in the off state\n");
  3443. sde_kms->suspend_block = true;
  3444. _sde_kms_pm_suspend_idle_helper(sde_kms, dev);
  3445. goto unlock;
  3446. }
  3447. /* commit the "disable all" state */
  3448. ret = drm_atomic_commit(state);
  3449. if (ret < 0) {
  3450. DRM_ERROR("failed to disable crtcs, %d\n", ret);
  3451. goto unlock;
  3452. }
  3453. sde_kms->suspend_block = true;
  3454. _sde_kms_pm_suspend_idle_helper(sde_kms, dev);
  3455. unlock:
  3456. if (state) {
  3457. drm_atomic_state_put(state);
  3458. state = NULL;
  3459. }
  3460. if (ret == -EDEADLK) {
  3461. drm_modeset_backoff(&ctx);
  3462. goto retry;
  3463. }
  3464. if ((ret || !num_crtcs) && sde_kms->suspend_state) {
  3465. drm_atomic_state_put(sde_kms->suspend_state);
  3466. sde_kms->suspend_state = NULL;
  3467. }
  3468. drm_modeset_drop_locks(&ctx);
  3469. drm_modeset_acquire_fini(&ctx);
  3470. /*
  3471. * pm runtime driver avoids multiple runtime_suspend API call by
  3472. * checking runtime_status. However, this call helps when there is a
  3473. * race condition between pm_suspend call and doze_suspend/power_off
  3474. * commit. It removes the extra vote from suspend and adds it back
  3475. * later to allow power collapse during pm_suspend call
  3476. */
  3477. pm_runtime_put_sync(dev);
  3478. pm_runtime_get_noresume(dev);
  3479. /* dump clock state before entering suspend */
  3480. if (sde_kms->pm_suspend_clk_dump)
  3481. _sde_kms_dump_clks_state(sde_kms);
  3482. return ret;
  3483. }
  3484. static int sde_kms_pm_resume(struct device *dev)
  3485. {
  3486. struct drm_device *ddev;
  3487. struct sde_kms *sde_kms;
  3488. struct drm_encoder *enc;
  3489. struct drm_modeset_acquire_ctx ctx;
  3490. int ret, i;
  3491. if (!dev)
  3492. return -EINVAL;
  3493. ddev = dev_get_drvdata(dev);
  3494. if (!ddev || !ddev_to_msm_kms(ddev))
  3495. return -EINVAL;
  3496. sde_kms = to_sde_kms(ddev_to_msm_kms(ddev));
  3497. SDE_EVT32(sde_kms->suspend_state != NULL);
  3498. /* if a display is in cont splash early exit */
  3499. drm_for_each_encoder(enc, ddev) {
  3500. if (sde_encoder_in_cont_splash(enc) && enc->crtc) {
  3501. SDE_DEBUG("skip PM resume entry splash is enabled on enc:%d\n", DRMID(enc));
  3502. SDE_EVT32(DRMID(enc), SDE_EVTLOG_FUNC_EXIT);
  3503. return -EINVAL;
  3504. }
  3505. }
  3506. if (sde_kms->suspend_state)
  3507. drm_mode_config_reset(ddev);
  3508. drm_modeset_acquire_init(&ctx, 0);
  3509. retry:
  3510. ret = drm_modeset_lock_all_ctx(ddev, &ctx);
  3511. if (ret == -EDEADLK) {
  3512. drm_modeset_backoff(&ctx);
  3513. goto retry;
  3514. } else if (WARN_ON(ret)) {
  3515. goto end;
  3516. }
  3517. sde_kms->suspend_block = false;
  3518. if (sde_kms->suspend_state) {
  3519. sde_kms->suspend_state->acquire_ctx = &ctx;
  3520. for (i = 0; i < TEARDOWN_DEADLOCK_RETRY_MAX; i++) {
  3521. ret = drm_atomic_helper_commit_duplicated_state(
  3522. sde_kms->suspend_state, &ctx);
  3523. if (ret != -EDEADLK)
  3524. break;
  3525. drm_modeset_backoff(&ctx);
  3526. }
  3527. if (ret < 0)
  3528. DRM_ERROR("failed to restore state, %d\n", ret);
  3529. drm_atomic_state_put(sde_kms->suspend_state);
  3530. sde_kms->suspend_state = NULL;
  3531. }
  3532. end:
  3533. drm_modeset_drop_locks(&ctx);
  3534. drm_modeset_acquire_fini(&ctx);
  3535. /* enable hot-plug polling */
  3536. drm_kms_helper_poll_enable(ddev);
  3537. return 0;
  3538. }
  3539. static const struct msm_kms_funcs kms_funcs = {
  3540. .hw_init = sde_kms_hw_init,
  3541. .postinit = sde_kms_postinit,
  3542. .irq_preinstall = sde_irq_preinstall,
  3543. .irq_postinstall = sde_irq_postinstall,
  3544. .irq_uninstall = sde_irq_uninstall,
  3545. .irq = sde_irq,
  3546. .preclose = sde_kms_preclose,
  3547. .lastclose = sde_kms_lastclose,
  3548. .prepare_fence = sde_kms_prepare_fence,
  3549. .prepare_commit = sde_kms_prepare_commit,
  3550. .commit = sde_kms_commit,
  3551. .complete_commit = sde_kms_complete_commit,
  3552. .get_msm_mode = sde_kms_get_msm_mode,
  3553. .wait_for_crtc_commit_done = sde_kms_wait_for_commit_done,
  3554. .wait_for_tx_complete = sde_kms_wait_for_frame_transfer_complete,
  3555. .check_modified_format = sde_format_check_modified_format,
  3556. .atomic_check = sde_kms_atomic_check,
  3557. .get_format = sde_get_msm_format,
  3558. .round_pixclk = sde_kms_round_pixclk,
  3559. .display_early_wakeup = sde_kms_display_early_wakeup,
  3560. .pm_suspend = sde_kms_pm_suspend,
  3561. .pm_resume = sde_kms_pm_resume,
  3562. .destroy = sde_kms_destroy,
  3563. .debugfs_destroy = sde_kms_debugfs_destroy,
  3564. .cont_splash_config = sde_kms_cont_splash_config,
  3565. .register_events = _sde_kms_register_events,
  3566. .get_address_space = _sde_kms_get_address_space,
  3567. .get_address_space_device = _sde_kms_get_address_space_device,
  3568. .postopen = _sde_kms_post_open,
  3569. .check_for_splash = sde_kms_check_for_splash,
  3570. .trigger_null_flush = sde_kms_trigger_null_flush,
  3571. .get_mixer_count = sde_kms_get_mixer_count,
  3572. .get_dsc_count = sde_kms_get_dsc_count,
  3573. };
  3574. static int _sde_kms_mmu_destroy(struct sde_kms *sde_kms)
  3575. {
  3576. int i;
  3577. for (i = ARRAY_SIZE(sde_kms->aspace) - 1; i >= 0; i--) {
  3578. if (!sde_kms->aspace[i])
  3579. continue;
  3580. msm_gem_address_space_put(sde_kms->aspace[i]);
  3581. sde_kms->aspace[i] = NULL;
  3582. }
  3583. return 0;
  3584. }
  3585. static int _sde_kms_mmu_init(struct sde_kms *sde_kms)
  3586. {
  3587. struct msm_mmu *mmu;
  3588. struct resource *res;
  3589. struct platform_device *pdev;
  3590. int i, ret;
  3591. #if (LINUX_VERSION_CODE < KERNEL_VERSION(5, 15, 0))
  3592. int early_map = 0;
  3593. #endif
  3594. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev)
  3595. return -EINVAL;
  3596. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  3597. struct msm_gem_address_space *aspace;
  3598. mmu = msm_smmu_new(sde_kms->dev->dev, i);
  3599. if (IS_ERR(mmu)) {
  3600. ret = PTR_ERR(mmu);
  3601. SDE_DEBUG("failed to init iommu id %d: rc:%d\n",
  3602. i, ret);
  3603. continue;
  3604. }
  3605. aspace = msm_gem_smmu_address_space_create(sde_kms->dev,
  3606. mmu, "sde");
  3607. if (IS_ERR(aspace)) {
  3608. ret = PTR_ERR(aspace);
  3609. mmu->funcs->destroy(mmu);
  3610. goto fail;
  3611. }
  3612. sde_kms->aspace[i] = aspace;
  3613. aspace->domain_attached = true;
  3614. /* Mapping splash memory block */
  3615. if ((i == MSM_SMMU_DOMAIN_UNSECURE) &&
  3616. sde_kms->splash_data.num_splash_regions) {
  3617. ret = _sde_kms_map_all_splash_regions(sde_kms);
  3618. if (ret) {
  3619. SDE_ERROR("failed to map ret:%d\n", ret);
  3620. goto enable_trans_fail;
  3621. }
  3622. }
  3623. if (i == MSM_SMMU_DOMAIN_UNSECURE && sde_kms->catalog->hw_fence_rev) {
  3624. pdev = to_platform_device(sde_kms->dev->dev);
  3625. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "ipcc_reg");
  3626. if (!res) {
  3627. SDE_DEBUG("failed to get resource ipcc_reg, cannot map ipcc\n");
  3628. sde_kms->catalog->hw_fence_rev = 0;
  3629. } else {
  3630. sde_kms->ipcc_base_addr = res->start;
  3631. ret = _sde_kms_one2one_mem_map_ipcc_reg(sde_kms, resource_size(res),
  3632. HW_FENCE_IPCC_PROTOCOLp_CLIENTc(res->start,
  3633. sde_kms->catalog->ipcc_protocol_id,
  3634. sde_kms->catalog->ipcc_client_phys_id));
  3635. /* if mapping fails disable hw-fences */
  3636. if (ret)
  3637. sde_kms->catalog->hw_fence_rev = 0;
  3638. }
  3639. }
  3640. /*
  3641. * disable early-map which would have been enabled during
  3642. * bootup by smmu through the device-tree hint for cont-spash
  3643. */
  3644. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  3645. ret = mmu->funcs->enable_smmu_translations(mmu);
  3646. if (ret) {
  3647. SDE_ERROR("failed to enable_s1_translations ret:%d\n", ret);
  3648. goto enable_trans_fail;
  3649. }
  3650. #else
  3651. ret = mmu->funcs->set_attribute(mmu, DOMAIN_ATTR_EARLY_MAP,
  3652. &early_map);
  3653. if (ret) {
  3654. SDE_ERROR("failed to set_att ret:%d, early_map:%d\n",
  3655. ret, early_map);
  3656. goto enable_trans_fail;
  3657. }
  3658. #endif
  3659. }
  3660. sde_kms->base.aspace = sde_kms->aspace[0];
  3661. return 0;
  3662. enable_trans_fail:
  3663. _sde_kms_unmap_all_splash_regions(sde_kms);
  3664. fail:
  3665. _sde_kms_mmu_destroy(sde_kms);
  3666. return ret;
  3667. }
  3668. static void sde_kms_init_rot_sid_hw(struct sde_kms *sde_kms)
  3669. {
  3670. if (!sde_kms || !sde_kms->hw_sid || sde_in_trusted_vm(sde_kms))
  3671. return;
  3672. sde_hw_set_rotator_sid(sde_kms->hw_sid);
  3673. }
  3674. static void sde_kms_init_hw_fences(struct sde_kms *sde_kms)
  3675. {
  3676. if (!sde_kms || !sde_kms->hw_mdp)
  3677. return;
  3678. if (sde_kms->hw_mdp->ops.setup_hw_fences)
  3679. sde_kms->hw_mdp->ops.setup_hw_fences(sde_kms->hw_mdp,
  3680. sde_kms->catalog->ipcc_protocol_id, sde_kms->catalog->ipcc_client_phys_id,
  3681. sde_kms->ipcc_base_addr);
  3682. }
  3683. static void sde_kms_init_shared_hw(struct sde_kms *sde_kms)
  3684. {
  3685. if (!sde_kms || !sde_kms->hw_mdp || !sde_kms->catalog)
  3686. return;
  3687. if (sde_kms->hw_mdp->ops.reset_ubwc)
  3688. sde_kms->hw_mdp->ops.reset_ubwc(sde_kms->hw_mdp,
  3689. sde_kms->catalog);
  3690. }
  3691. static void _sde_kms_set_lutdma_vbif_remap(struct sde_kms *sde_kms)
  3692. {
  3693. struct sde_vbif_set_qos_params qos_params;
  3694. struct sde_mdss_cfg *catalog;
  3695. if (!sde_kms->catalog)
  3696. return;
  3697. catalog = sde_kms->catalog;
  3698. memset(&qos_params, 0, sizeof(qos_params));
  3699. qos_params.vbif_idx = catalog->dma_cfg.vbif_idx;
  3700. qos_params.xin_id = catalog->dma_cfg.xin_id;
  3701. qos_params.clk_ctrl = catalog->dma_cfg.clk_ctrl;
  3702. qos_params.client_type = VBIF_LUTDMA_CLIENT;
  3703. sde_vbif_set_qos_remap(sde_kms, &qos_params);
  3704. }
  3705. static int _sde_kms_active_override(struct sde_kms *sde_kms, bool enable)
  3706. {
  3707. struct sde_hw_uidle *uidle;
  3708. if (!sde_kms) {
  3709. SDE_ERROR("invalid kms\n");
  3710. return -EINVAL;
  3711. }
  3712. uidle = sde_kms->hw_uidle;
  3713. if (uidle && uidle->ops.active_override_enable)
  3714. uidle->ops.active_override_enable(uidle, enable);
  3715. return 0;
  3716. }
  3717. static void _sde_kms_update_pm_qos_irq_request(struct sde_kms *sde_kms)
  3718. {
  3719. struct device *cpu_dev;
  3720. int cpu = 0;
  3721. u32 cpu_irq_latency = sde_kms->catalog->perf.cpu_irq_latency;
  3722. if (cpumask_empty(&sde_kms->irq_cpu_mask)) {
  3723. SDE_DEBUG("%s: irq_cpu_mask is empty\n", __func__);
  3724. return;
  3725. }
  3726. for_each_cpu(cpu, &sde_kms->irq_cpu_mask) {
  3727. cpu_dev = get_cpu_device(cpu);
  3728. if (!cpu_dev) {
  3729. SDE_DEBUG("%s: failed to get cpu%d device\n", __func__,
  3730. cpu);
  3731. continue;
  3732. }
  3733. if (dev_pm_qos_request_active(&sde_kms->pm_qos_irq_req[cpu]))
  3734. dev_pm_qos_update_request(&sde_kms->pm_qos_irq_req[cpu],
  3735. cpu_irq_latency);
  3736. else
  3737. dev_pm_qos_add_request(cpu_dev,
  3738. &sde_kms->pm_qos_irq_req[cpu],
  3739. DEV_PM_QOS_RESUME_LATENCY,
  3740. cpu_irq_latency);
  3741. }
  3742. }
  3743. static void _sde_kms_remove_pm_qos_irq_request(struct sde_kms *sde_kms)
  3744. {
  3745. struct device *cpu_dev;
  3746. int cpu = 0;
  3747. if (cpumask_empty(&sde_kms->irq_cpu_mask)) {
  3748. SDE_DEBUG("%s: irq_cpu_mask is empty\n", __func__);
  3749. return;
  3750. }
  3751. for_each_cpu(cpu, &sde_kms->irq_cpu_mask) {
  3752. cpu_dev = get_cpu_device(cpu);
  3753. if (!cpu_dev) {
  3754. SDE_DEBUG("%s: failed to get cpu%d device\n", __func__,
  3755. cpu);
  3756. continue;
  3757. }
  3758. if (dev_pm_qos_request_active(&sde_kms->pm_qos_irq_req[cpu]))
  3759. dev_pm_qos_remove_request(
  3760. &sde_kms->pm_qos_irq_req[cpu]);
  3761. }
  3762. }
  3763. void sde_kms_cpu_vote_for_irq(struct sde_kms *sde_kms, bool enable)
  3764. {
  3765. struct msm_drm_private *priv = sde_kms->dev->dev_private;
  3766. mutex_lock(&priv->phandle.phandle_lock);
  3767. if (enable && atomic_inc_return(&sde_kms->irq_vote_count) == 1)
  3768. _sde_kms_update_pm_qos_irq_request(sde_kms);
  3769. else if (!enable && atomic_dec_return(&sde_kms->irq_vote_count) == 0)
  3770. _sde_kms_remove_pm_qos_irq_request(sde_kms);
  3771. mutex_unlock(&priv->phandle.phandle_lock);
  3772. }
  3773. static void sde_kms_irq_affinity_notify(
  3774. struct irq_affinity_notify *affinity_notify,
  3775. const cpumask_t *mask)
  3776. {
  3777. struct msm_drm_private *priv;
  3778. struct sde_kms *sde_kms = container_of(affinity_notify,
  3779. struct sde_kms, affinity_notify);
  3780. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  3781. return;
  3782. priv = sde_kms->dev->dev_private;
  3783. mutex_lock(&priv->phandle.phandle_lock);
  3784. _sde_kms_remove_pm_qos_irq_request(sde_kms);
  3785. // save irq cpu mask
  3786. sde_kms->irq_cpu_mask = *mask;
  3787. // request vote with updated irq cpu mask
  3788. if (atomic_read(&sde_kms->irq_vote_count))
  3789. _sde_kms_update_pm_qos_irq_request(sde_kms);
  3790. mutex_unlock(&priv->phandle.phandle_lock);
  3791. }
  3792. static void sde_kms_irq_affinity_release(struct kref *ref) {}
  3793. static void sde_kms_handle_power_event(u32 event_type, void *usr)
  3794. {
  3795. struct sde_kms *sde_kms = usr;
  3796. struct msm_kms *msm_kms;
  3797. msm_kms = &sde_kms->base;
  3798. if (!sde_kms)
  3799. return;
  3800. SDE_DEBUG("event_type:%d\n", event_type);
  3801. SDE_EVT32_VERBOSE(event_type);
  3802. if (event_type == SDE_POWER_EVENT_POST_ENABLE) {
  3803. sde_irq_update(msm_kms, true);
  3804. sde_kms->first_kickoff = true;
  3805. /**
  3806. * Rotator sid and hw fences need to be programmed since uefi doesn't
  3807. * configure them during continuous splash
  3808. */
  3809. sde_kms_init_rot_sid_hw(sde_kms);
  3810. sde_kms_init_hw_fences(sde_kms);
  3811. if (sde_kms->splash_data.num_splash_displays ||
  3812. sde_in_trusted_vm(sde_kms))
  3813. return;
  3814. sde_vbif_init_memtypes(sde_kms);
  3815. sde_kms_init_shared_hw(sde_kms);
  3816. _sde_kms_set_lutdma_vbif_remap(sde_kms);
  3817. } else if (event_type == SDE_POWER_EVENT_PRE_DISABLE) {
  3818. sde_irq_update(msm_kms, false);
  3819. sde_kms->first_kickoff = false;
  3820. if (sde_in_trusted_vm(sde_kms))
  3821. return;
  3822. _sde_kms_active_override(sde_kms, true);
  3823. if (!is_sde_rsc_available(SDE_RSC_INDEX))
  3824. sde_vbif_axi_halt_request(sde_kms);
  3825. }
  3826. }
  3827. #define genpd_to_sde_kms(domain) container_of(domain, struct sde_kms, genpd)
  3828. static int sde_kms_pd_enable(struct generic_pm_domain *genpd)
  3829. {
  3830. struct sde_kms *sde_kms = genpd_to_sde_kms(genpd);
  3831. int rc = -EINVAL;
  3832. SDE_DEBUG("\n");
  3833. rc = pm_runtime_resume_and_get(sde_kms->dev->dev);
  3834. rc = (rc > 0) ? 0 : rc;
  3835. SDE_EVT32(rc, genpd->device_count);
  3836. return rc;
  3837. }
  3838. static int sde_kms_pd_disable(struct generic_pm_domain *genpd)
  3839. {
  3840. struct sde_kms *sde_kms = genpd_to_sde_kms(genpd);
  3841. SDE_DEBUG("\n");
  3842. pm_runtime_put_sync(sde_kms->dev->dev);
  3843. SDE_EVT32(genpd->device_count);
  3844. return 0;
  3845. }
  3846. static int _sde_kms_get_demura_plane_data(struct sde_splash_data *data)
  3847. {
  3848. int i = 0;
  3849. int ret = 0;
  3850. int count = 0;
  3851. struct device_node *parent, *node;
  3852. struct resource r;
  3853. char node_name[DEMURA_REGION_NAME_MAX];
  3854. struct sde_splash_mem *mem;
  3855. struct sde_splash_display *splash_display;
  3856. if (!data->num_splash_displays) {
  3857. SDE_DEBUG("no splash displays. skipping\n");
  3858. return 0;
  3859. }
  3860. /**
  3861. * It is expected that each active demura block will have
  3862. * its own memory region defined.
  3863. */
  3864. parent = of_find_node_by_path("/reserved-memory");
  3865. for (i = 0; i < data->num_splash_displays; i++) {
  3866. splash_display = &data->splash_display[i];
  3867. snprintf(&node_name[0], DEMURA_REGION_NAME_MAX,
  3868. "demura_region_%d", i);
  3869. splash_display->demura = NULL;
  3870. node = of_find_node_by_name(parent, node_name);
  3871. if (!node) {
  3872. SDE_DEBUG("no Demura node %s! disp count: %d\n",
  3873. node_name, data->num_splash_displays);
  3874. continue;
  3875. } else if (of_address_to_resource(node, 0, &r)) {
  3876. SDE_ERROR("invalid data for:%s\n", node_name);
  3877. ret = -EINVAL;
  3878. break;
  3879. }
  3880. mem = &data->demura_mem[i];
  3881. mem->splash_buf_base = (unsigned long)r.start;
  3882. mem->splash_buf_size = (r.end - r.start) + 1;
  3883. if (!mem->splash_buf_base && !mem->splash_buf_size) {
  3884. SDE_DEBUG("dummy splash mem for disp %d. Skipping\n",
  3885. (i+1));
  3886. continue;
  3887. } else if (!mem->splash_buf_base || !mem->splash_buf_size) {
  3888. SDE_ERROR("mem for disp %d invalid: add:%lx size:%lx\n",
  3889. (i+1), mem->splash_buf_base,
  3890. mem->splash_buf_size);
  3891. continue;
  3892. }
  3893. mem->ref_cnt = 0;
  3894. splash_display->demura = mem;
  3895. count++;
  3896. SDE_DEBUG("demura mem for disp:%d add:%lx size:%x\n", (i + 1),
  3897. mem->splash_buf_base,
  3898. mem->splash_buf_size);
  3899. }
  3900. if (!ret && !count)
  3901. SDE_DEBUG("no demura regions for cont. splash found!\n");
  3902. return ret;
  3903. }
  3904. static int _sde_kms_get_splash_data(struct sde_splash_data *data)
  3905. {
  3906. int i = 0;
  3907. int ret = 0;
  3908. struct device_node *parent, *node, *node1;
  3909. struct resource r, r1;
  3910. const char *node_name = "splash_region";
  3911. struct sde_splash_mem *mem;
  3912. bool share_splash_mem = false;
  3913. int num_displays, num_regions;
  3914. struct sde_splash_display *splash_display;
  3915. if (of_find_node_with_property(NULL, "qcom,sde-emulated-env"))
  3916. return 0;
  3917. if (!data)
  3918. return -EINVAL;
  3919. memset(data, 0, sizeof(*data));
  3920. parent = of_find_node_by_path("/reserved-memory");
  3921. if (!parent) {
  3922. SDE_ERROR("failed to find reserved-memory node\n");
  3923. return -EINVAL;
  3924. }
  3925. node = of_find_node_by_name(parent, node_name);
  3926. if (!node) {
  3927. SDE_DEBUG("failed to find node %s\n", node_name);
  3928. return -EINVAL;
  3929. }
  3930. node1 = of_find_node_by_name(NULL, "disp_rdump_region");
  3931. if (!node1)
  3932. SDE_DEBUG("failed to find disp ramdump memory reservation\n");
  3933. /**
  3934. * Support sharing a single splash memory for all the built in displays
  3935. * and also independent splash region per displays. Incase of
  3936. * independent splash region for each connected display, dtsi node of
  3937. * cont_splash_region should be collection of all memory regions
  3938. * Ex: <r1.start r1.end r2.start r2.end ... rn.start, rn.end>
  3939. */
  3940. num_displays = dsi_display_get_num_of_displays();
  3941. num_regions = of_property_count_u64_elems(node, "reg") / 2;
  3942. data->num_splash_displays = num_displays;
  3943. SDE_DEBUG("splash mem num_regions:%d\n", num_regions);
  3944. if (num_displays > num_regions) {
  3945. share_splash_mem = true;
  3946. pr_info(":%d displays share same splash buf\n", num_displays);
  3947. }
  3948. for (i = 0; i < num_displays; i++) {
  3949. splash_display = &data->splash_display[i];
  3950. if (!i || !share_splash_mem) {
  3951. if (of_address_to_resource(node, i, &r)) {
  3952. SDE_ERROR("invalid data for:%s\n", node_name);
  3953. return -EINVAL;
  3954. }
  3955. mem = &data->splash_mem[i];
  3956. if (!node1 || of_address_to_resource(node1, i, &r1)) {
  3957. SDE_DEBUG("failed to find ramdump memory\n");
  3958. mem->ramdump_base = 0;
  3959. mem->ramdump_size = 0;
  3960. } else {
  3961. mem->ramdump_base = (unsigned long)r1.start;
  3962. mem->ramdump_size = (r1.end - r1.start) + 1;
  3963. }
  3964. mem->splash_buf_base = (unsigned long)r.start;
  3965. mem->splash_buf_size = (r.end - r.start) + 1;
  3966. mem->ref_cnt = 0;
  3967. splash_display->splash = mem;
  3968. data->num_splash_regions++;
  3969. } else {
  3970. data->splash_display[i].splash = &data->splash_mem[0];
  3971. }
  3972. SDE_DEBUG("splash mem for disp:%d add:%lx size:%x\n", (i + 1),
  3973. splash_display->splash->splash_buf_base,
  3974. splash_display->splash->splash_buf_size);
  3975. }
  3976. data->type = SDE_SPLASH_HANDOFF;
  3977. ret = _sde_kms_get_demura_plane_data(data);
  3978. return ret;
  3979. }
  3980. static int _sde_kms_hw_init_ioremap(struct sde_kms *sde_kms,
  3981. struct platform_device *platformdev)
  3982. {
  3983. int rc = -EINVAL;
  3984. sde_kms->mmio = msm_ioremap(platformdev, "mdp_phys", "mdp_phys");
  3985. if (IS_ERR(sde_kms->mmio)) {
  3986. rc = PTR_ERR(sde_kms->mmio);
  3987. SDE_ERROR("mdp register memory map failed: %d\n", rc);
  3988. sde_kms->mmio = NULL;
  3989. goto error;
  3990. }
  3991. DRM_INFO("mapped mdp address space @%pK\n", sde_kms->mmio);
  3992. sde_kms->mmio_len = msm_iomap_size(platformdev, "mdp_phys");
  3993. rc = sde_dbg_reg_register_base(SDE_DBG_NAME, sde_kms->mmio,
  3994. sde_kms->mmio_len,
  3995. msm_get_phys_addr(platformdev, "mdp_phys"),
  3996. SDE_DBG_SDE);
  3997. if (rc)
  3998. SDE_ERROR("dbg base register kms failed: %d\n", rc);
  3999. sde_kms->vbif[VBIF_RT] = msm_ioremap(platformdev, "vbif_phys", "vbif_phys");
  4000. if (IS_ERR(sde_kms->vbif[VBIF_RT])) {
  4001. rc = PTR_ERR(sde_kms->vbif[VBIF_RT]);
  4002. SDE_ERROR("vbif register memory map failed: %d\n", rc);
  4003. sde_kms->vbif[VBIF_RT] = NULL;
  4004. goto error;
  4005. }
  4006. sde_kms->vbif_len[VBIF_RT] = msm_iomap_size(platformdev, "vbif_phys");
  4007. rc = sde_dbg_reg_register_base("vbif_rt", sde_kms->vbif[VBIF_RT],
  4008. sde_kms->vbif_len[VBIF_RT],
  4009. msm_get_phys_addr(platformdev, "vbif_phys"),
  4010. SDE_DBG_VBIF_RT);
  4011. if (rc)
  4012. SDE_ERROR("dbg base register vbif_rt failed: %d\n", rc);
  4013. sde_kms->vbif[VBIF_NRT] = msm_ioremap(platformdev, "vbif_nrt_phys", "vbif_nrt_phys");
  4014. if (IS_ERR(sde_kms->vbif[VBIF_NRT])) {
  4015. sde_kms->vbif[VBIF_NRT] = NULL;
  4016. SDE_DEBUG("VBIF NRT is not defined");
  4017. } else {
  4018. sde_kms->vbif_len[VBIF_NRT] = msm_iomap_size(platformdev, "vbif_nrt_phys");
  4019. }
  4020. sde_kms->reg_dma = msm_ioremap(platformdev, "regdma_phys", "regdma_phys");
  4021. if (IS_ERR(sde_kms->reg_dma)) {
  4022. sde_kms->reg_dma = NULL;
  4023. SDE_DEBUG("REG_DMA is not defined");
  4024. } else {
  4025. unsigned long mdp_addr = msm_get_phys_addr(platformdev, "mdp_phys");
  4026. sde_kms->reg_dma_len = msm_iomap_size(platformdev, "regdma_phys");
  4027. sde_kms->reg_dma_off = msm_get_phys_addr(platformdev, "regdma_phys") - mdp_addr;
  4028. rc = sde_dbg_reg_register_base(LUTDMA_DBG_NAME, sde_kms->reg_dma,
  4029. sde_kms->reg_dma_len,
  4030. msm_get_phys_addr(platformdev, "regdma_phys"),
  4031. SDE_DBG_LUTDMA);
  4032. if (rc)
  4033. SDE_ERROR("dbg base register reg_dma failed: %d\n", rc);
  4034. }
  4035. sde_kms->sid = msm_ioremap(platformdev, "sid_phys", "sid_phys");
  4036. if (IS_ERR(sde_kms->sid)) {
  4037. SDE_DEBUG("sid register is not defined: %d\n", rc);
  4038. sde_kms->sid = NULL;
  4039. } else {
  4040. sde_kms->sid_len = msm_iomap_size(platformdev, "sid_phys");
  4041. rc = sde_dbg_reg_register_base("sid", sde_kms->sid,
  4042. sde_kms->sid_len,
  4043. msm_get_phys_addr(platformdev, "sid_phys"),
  4044. SDE_DBG_SID);
  4045. if (rc)
  4046. SDE_ERROR("dbg base register sid failed: %d\n", rc);
  4047. }
  4048. error:
  4049. return rc;
  4050. }
  4051. static int _sde_kms_hw_init_power_helper(struct drm_device *dev,
  4052. struct sde_kms *sde_kms)
  4053. {
  4054. int rc = 0;
  4055. if (of_find_property(dev->dev->of_node, "#power-domain-cells", NULL)) {
  4056. sde_kms->genpd.name = dev->unique;
  4057. sde_kms->genpd.power_off = sde_kms_pd_disable;
  4058. sde_kms->genpd.power_on = sde_kms_pd_enable;
  4059. rc = pm_genpd_init(&sde_kms->genpd, NULL, true);
  4060. if (rc < 0) {
  4061. SDE_ERROR("failed to init genpd provider %s: %d\n",
  4062. sde_kms->genpd.name, rc);
  4063. return rc;
  4064. }
  4065. rc = of_genpd_add_provider_simple(dev->dev->of_node,
  4066. &sde_kms->genpd);
  4067. if (rc < 0) {
  4068. SDE_ERROR("failed to add genpd provider %s: %d\n",
  4069. sde_kms->genpd.name, rc);
  4070. pm_genpd_remove(&sde_kms->genpd);
  4071. return rc;
  4072. }
  4073. sde_kms->genpd_init = true;
  4074. SDE_DEBUG("added genpd provider %s\n", sde_kms->genpd.name);
  4075. }
  4076. return rc;
  4077. }
  4078. static int _sde_kms_hw_init_blocks(struct sde_kms *sde_kms,
  4079. struct drm_device *dev,
  4080. struct msm_drm_private *priv)
  4081. {
  4082. struct sde_rm *rm = NULL;
  4083. int i, rc = -EINVAL;
  4084. sde_kms->catalog = sde_hw_catalog_init(dev);
  4085. if (IS_ERR_OR_NULL(sde_kms->catalog)) {
  4086. rc = PTR_ERR(sde_kms->catalog);
  4087. if (!sde_kms->catalog)
  4088. rc = -EINVAL;
  4089. SDE_ERROR("catalog init failed: %d\n", rc);
  4090. sde_kms->catalog = NULL;
  4091. goto power_error;
  4092. }
  4093. sde_kms->core_rev = sde_kms->catalog->hw_rev;
  4094. pr_info("sde hardware revision:0x%x\n", sde_kms->core_rev);
  4095. /* initialize power domain if defined */
  4096. rc = _sde_kms_hw_init_power_helper(dev, sde_kms);
  4097. if (rc) {
  4098. SDE_ERROR("_sde_kms_hw_init_power_helper failed: %d\n", rc);
  4099. goto genpd_err;
  4100. }
  4101. rc = _sde_kms_mmu_init(sde_kms);
  4102. if (rc) {
  4103. SDE_ERROR("sde_kms_mmu_init failed: %d\n", rc);
  4104. goto power_error;
  4105. }
  4106. /* Initialize reg dma block which is a singleton */
  4107. sde_kms->catalog->dma_cfg.base_off = sde_kms->reg_dma_off;
  4108. rc = sde_reg_dma_init(sde_kms->reg_dma, sde_kms->catalog,
  4109. sde_kms->dev);
  4110. if (rc) {
  4111. SDE_ERROR("failed: reg dma init failed\n");
  4112. goto power_error;
  4113. }
  4114. sde_dbg_init_dbg_buses(sde_kms->core_rev);
  4115. rm = &sde_kms->rm;
  4116. rc = sde_rm_init(rm, sde_kms->catalog, sde_kms->mmio,
  4117. sde_kms->dev);
  4118. if (rc) {
  4119. SDE_ERROR("rm init failed: %d\n", rc);
  4120. goto power_error;
  4121. }
  4122. sde_kms->rm_init = true;
  4123. sde_kms->hw_intr = sde_hw_intr_init(sde_kms->mmio, sde_kms->catalog);
  4124. if (IS_ERR_OR_NULL(sde_kms->hw_intr)) {
  4125. rc = PTR_ERR(sde_kms->hw_intr);
  4126. SDE_ERROR("hw_intr init failed: %d\n", rc);
  4127. sde_kms->hw_intr = NULL;
  4128. goto hw_intr_init_err;
  4129. }
  4130. /*
  4131. * Attempt continuous splash handoff only if reserved
  4132. * splash memory is found & release resources on any error
  4133. * in finding display hw config in splash
  4134. */
  4135. if (sde_kms->splash_data.num_splash_regions) {
  4136. struct sde_splash_display *display;
  4137. int ret, display_count =
  4138. sde_kms->splash_data.num_splash_displays;
  4139. ret = sde_rm_cont_splash_res_init(priv, &sde_kms->rm,
  4140. &sde_kms->splash_data, sde_kms->catalog);
  4141. for (i = 0; i < display_count; i++) {
  4142. display = &sde_kms->splash_data.splash_display[i];
  4143. /*
  4144. * free splash region on resource init failure and
  4145. * cont-splash disabled case
  4146. */
  4147. if (!display->cont_splash_enabled || ret)
  4148. _sde_kms_free_splash_display_data(
  4149. sde_kms, display);
  4150. }
  4151. }
  4152. sde_kms->hw_mdp = sde_rm_get_mdp(&sde_kms->rm);
  4153. if (IS_ERR_OR_NULL(sde_kms->hw_mdp)) {
  4154. rc = PTR_ERR(sde_kms->hw_mdp);
  4155. if (!sde_kms->hw_mdp)
  4156. rc = -EINVAL;
  4157. SDE_ERROR("failed to get hw_mdp: %d\n", rc);
  4158. sde_kms->hw_mdp = NULL;
  4159. goto power_error;
  4160. }
  4161. for (i = 0; i < sde_kms->catalog->vbif_count; i++) {
  4162. u32 vbif_idx = sde_kms->catalog->vbif[i].id;
  4163. sde_kms->hw_vbif[i] = sde_hw_vbif_init(vbif_idx,
  4164. sde_kms->vbif[vbif_idx], sde_kms->catalog);
  4165. if (IS_ERR_OR_NULL(sde_kms->hw_vbif[vbif_idx])) {
  4166. rc = PTR_ERR(sde_kms->hw_vbif[vbif_idx]);
  4167. if (!sde_kms->hw_vbif[vbif_idx])
  4168. rc = -EINVAL;
  4169. SDE_ERROR("failed to init vbif %d: %d\n", vbif_idx, rc);
  4170. sde_kms->hw_vbif[vbif_idx] = NULL;
  4171. goto power_error;
  4172. }
  4173. }
  4174. if (sde_kms->catalog->uidle_cfg.uidle_rev) {
  4175. sde_kms->hw_uidle = sde_hw_uidle_init(UIDLE, sde_kms->mmio,
  4176. sde_kms->mmio_len, sde_kms->catalog);
  4177. if (IS_ERR_OR_NULL(sde_kms->hw_uidle)) {
  4178. rc = PTR_ERR(sde_kms->hw_uidle);
  4179. if (!sde_kms->hw_uidle)
  4180. rc = -EINVAL;
  4181. /* uidle is optional, so do not make it a fatal error */
  4182. SDE_ERROR("failed to init uidle rc:%d\n", rc);
  4183. sde_kms->hw_uidle = NULL;
  4184. rc = 0;
  4185. }
  4186. } else {
  4187. sde_kms->hw_uidle = NULL;
  4188. }
  4189. if (sde_kms->sid) {
  4190. sde_kms->hw_sid = sde_hw_sid_init(sde_kms->sid,
  4191. sde_kms->sid_len, sde_kms->catalog);
  4192. if (IS_ERR_OR_NULL(sde_kms->hw_sid)) {
  4193. rc = PTR_ERR(sde_kms->hw_sid);
  4194. SDE_ERROR("failed to init sid %d\n", rc);
  4195. sde_kms->hw_sid = NULL;
  4196. goto power_error;
  4197. }
  4198. }
  4199. rc = sde_core_perf_init(&sde_kms->perf, dev, sde_kms->catalog,
  4200. &priv->phandle, "core_clk");
  4201. if (rc) {
  4202. SDE_ERROR("failed to init perf %d\n", rc);
  4203. goto perf_err;
  4204. }
  4205. /*
  4206. * set the disable_immediate flag when driver supports the precise vsync
  4207. * timestamp as the DRM hooks for vblank timestamp/counters would be set
  4208. * based on the feature
  4209. */
  4210. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, sde_kms->catalog->features))
  4211. dev->vblank_disable_immediate = true;
  4212. /*
  4213. * _sde_kms_drm_obj_init should create the DRM related objects
  4214. * i.e. CRTCs, planes, encoders, connectors and so forth
  4215. */
  4216. rc = _sde_kms_drm_obj_init(sde_kms);
  4217. if (rc) {
  4218. SDE_ERROR("modeset init failed: %d\n", rc);
  4219. goto drm_obj_init_err;
  4220. }
  4221. return 0;
  4222. genpd_err:
  4223. drm_obj_init_err:
  4224. sde_core_perf_destroy(&sde_kms->perf);
  4225. hw_intr_init_err:
  4226. perf_err:
  4227. power_error:
  4228. return rc;
  4229. }
  4230. int _sde_kms_get_tvm_inclusion_mem(struct sde_mdss_cfg *catalog, struct list_head *mem_list)
  4231. {
  4232. struct list_head temp_head;
  4233. struct msm_io_mem_entry *io_mem;
  4234. int rc, i = 0;
  4235. INIT_LIST_HEAD(&temp_head);
  4236. for (i = 0; i < catalog->tvm_reg_count; i++) {
  4237. struct resource *res = &catalog->tvm_reg[i];
  4238. io_mem = kzalloc(sizeof(struct msm_io_mem_entry), GFP_KERNEL);
  4239. if (!io_mem) {
  4240. rc = -ENOMEM;
  4241. goto parse_fail;
  4242. }
  4243. io_mem->base = res->start;
  4244. io_mem->size = resource_size(res);
  4245. list_add(&io_mem->list, &temp_head);
  4246. }
  4247. list_splice(&temp_head, mem_list);
  4248. return 0;
  4249. parse_fail:
  4250. msm_dss_clean_io_mem(&temp_head);
  4251. return rc;
  4252. }
  4253. #ifdef CONFIG_DRM_SDE_VM
  4254. int sde_kms_get_io_resources(struct sde_kms *sde_kms, struct msm_io_res *io_res)
  4255. {
  4256. struct platform_device *pdev = to_platform_device(sde_kms->dev->dev);
  4257. int rc = 0;
  4258. rc = msm_dss_get_io_mem(pdev, &io_res->mem);
  4259. if (rc) {
  4260. SDE_ERROR("failed to get io mem for KMS, rc = %d\n", rc);
  4261. return rc;
  4262. }
  4263. rc = msm_dss_get_pmic_io_mem(pdev, &io_res->mem);
  4264. if (rc) {
  4265. SDE_ERROR("failed to get io mem for pmic, rc:%d\n", rc);
  4266. return rc;
  4267. }
  4268. rc = msm_dss_get_io_irq(pdev, &io_res->irq, GH_IRQ_LABEL_SDE);
  4269. if (rc) {
  4270. SDE_ERROR("failed to get io irq for KMS");
  4271. return rc;
  4272. }
  4273. rc = _sde_kms_get_tvm_inclusion_mem(sde_kms->catalog, &io_res->mem);
  4274. if (rc) {
  4275. SDE_ERROR("failed to get tvm inclusion mem ranges");
  4276. return rc;
  4277. }
  4278. return rc;
  4279. }
  4280. #endif
  4281. static int sde_kms_hw_init(struct msm_kms *kms)
  4282. {
  4283. struct sde_kms *sde_kms;
  4284. struct drm_device *dev;
  4285. struct msm_drm_private *priv;
  4286. struct platform_device *platformdev;
  4287. int irq_num, rc = -EINVAL;
  4288. if (!kms) {
  4289. SDE_ERROR("invalid kms\n");
  4290. goto end;
  4291. }
  4292. sde_kms = to_sde_kms(kms);
  4293. dev = sde_kms->dev;
  4294. if (!dev || !dev->dev) {
  4295. SDE_ERROR("invalid device\n");
  4296. goto end;
  4297. }
  4298. platformdev = to_platform_device(dev->dev);
  4299. priv = dev->dev_private;
  4300. if (!priv) {
  4301. SDE_ERROR("invalid private data\n");
  4302. goto end;
  4303. }
  4304. rc = _sde_kms_hw_init_ioremap(sde_kms, platformdev);
  4305. if (rc)
  4306. goto error;
  4307. rc = _sde_kms_get_splash_data(&sde_kms->splash_data);
  4308. if (rc)
  4309. SDE_DEBUG("sde splash data fetch failed: %d\n", rc);
  4310. rc = _sde_kms_hw_init_blocks(sde_kms, dev, priv);
  4311. if (rc)
  4312. goto error;
  4313. dev->mode_config.min_width = sde_kms->catalog->min_display_width;
  4314. dev->mode_config.min_height = sde_kms->catalog->min_display_height;
  4315. dev->mode_config.max_width = sde_kms->catalog->max_display_width;
  4316. dev->mode_config.max_height = sde_kms->catalog->max_display_height;
  4317. mutex_init(&sde_kms->secure_transition_lock);
  4318. atomic_set(&sde_kms->detach_sec_cb, 0);
  4319. atomic_set(&sde_kms->detach_all_cb, 0);
  4320. atomic_set(&sde_kms->irq_vote_count, 0);
  4321. /*
  4322. * Support format modifiers for compression etc.
  4323. */
  4324. #if (LINUX_VERSION_CODE < KERNEL_VERSION(5, 19, 0))
  4325. dev->mode_config.allow_fb_modifiers = true;
  4326. #endif
  4327. sde_kms->affinity_notify.notify = sde_kms_irq_affinity_notify;
  4328. sde_kms->affinity_notify.release = sde_kms_irq_affinity_release;
  4329. irq_num = platform_get_irq(to_platform_device(sde_kms->dev->dev), 0);
  4330. SDE_DEBUG("Registering for notification of irq_num: %d\n", irq_num);
  4331. irq_set_affinity_notifier(irq_num, &sde_kms->affinity_notify);
  4332. if (sde_in_trusted_vm(sde_kms)) {
  4333. rc = sde_vm_trusted_init(sde_kms);
  4334. sde_dbg_set_hw_ownership_status(false);
  4335. } else {
  4336. rc = sde_vm_primary_init(sde_kms);
  4337. sde_dbg_set_hw_ownership_status(true);
  4338. }
  4339. if (rc) {
  4340. SDE_ERROR("failed to initialize VM ops, rc: %d\n", rc);
  4341. goto error;
  4342. }
  4343. return 0;
  4344. error:
  4345. _sde_kms_hw_destroy(sde_kms, platformdev);
  4346. end:
  4347. return rc;
  4348. }
  4349. struct msm_kms *sde_kms_init(struct drm_device *dev)
  4350. {
  4351. struct msm_drm_private *priv;
  4352. struct sde_kms *sde_kms;
  4353. if (!dev || !dev->dev_private) {
  4354. SDE_ERROR("drm device node invalid\n");
  4355. return ERR_PTR(-EINVAL);
  4356. }
  4357. priv = dev->dev_private;
  4358. sde_kms = kzalloc(sizeof(*sde_kms), GFP_KERNEL);
  4359. if (!sde_kms) {
  4360. SDE_ERROR("failed to allocate sde kms\n");
  4361. return ERR_PTR(-ENOMEM);
  4362. }
  4363. msm_kms_init(&sde_kms->base, &kms_funcs);
  4364. sde_kms->dev = dev;
  4365. return &sde_kms->base;
  4366. }
  4367. void sde_kms_vm_trusted_resource_deinit(struct sde_kms *sde_kms)
  4368. {
  4369. struct dsi_display *display;
  4370. struct sde_splash_display *handoff_display;
  4371. int i;
  4372. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  4373. handoff_display = &sde_kms->splash_data.splash_display[i];
  4374. display = (struct dsi_display *)sde_kms->dsi_displays[i];
  4375. if (handoff_display->cont_splash_enabled)
  4376. _sde_kms_free_splash_display_data(sde_kms,
  4377. handoff_display);
  4378. dsi_display_set_active_state(display, false);
  4379. }
  4380. memset(&sde_kms->splash_data, 0, sizeof(struct sde_splash_data));
  4381. }
  4382. int sde_kms_vm_trusted_resource_init(struct sde_kms *sde_kms,
  4383. struct drm_atomic_state *state)
  4384. {
  4385. struct drm_device *dev;
  4386. struct msm_drm_private *priv;
  4387. struct sde_splash_display *handoff_display;
  4388. struct dsi_display *display;
  4389. int ret, i;
  4390. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  4391. SDE_ERROR("invalid params\n");
  4392. return -EINVAL;
  4393. }
  4394. dev = sde_kms->dev;
  4395. priv = dev->dev_private;
  4396. sde_kms->splash_data.type = SDE_VM_HANDOFF;
  4397. sde_kms->splash_data.num_splash_displays = sde_kms->dsi_display_count;
  4398. ret = sde_rm_cont_splash_res_init(priv, &sde_kms->rm,
  4399. &sde_kms->splash_data, sde_kms->catalog);
  4400. if (ret) {
  4401. SDE_ERROR("invalid cont splash init, ret:%d\n", ret);
  4402. return -EINVAL;
  4403. }
  4404. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  4405. handoff_display = &sde_kms->splash_data.splash_display[i];
  4406. display = (struct dsi_display *)sde_kms->dsi_displays[i];
  4407. if (!handoff_display->cont_splash_enabled || ret)
  4408. _sde_kms_free_splash_display_data(sde_kms,
  4409. handoff_display);
  4410. else
  4411. dsi_display_set_active_state(display, true);
  4412. }
  4413. if (sde_kms->splash_data.num_splash_displays != 1) {
  4414. SDE_ERROR("no. of displays not supported:%d\n",
  4415. sde_kms->splash_data.num_splash_displays);
  4416. goto error;
  4417. }
  4418. ret = sde_kms_cont_splash_config(&sde_kms->base, state);
  4419. if (ret) {
  4420. SDE_ERROR("error in setting handoff configs\n");
  4421. goto error;
  4422. }
  4423. /**
  4424. * fill-in vote for the continuous splash hanodff path, which will be
  4425. * removed on the successful first commit.
  4426. */
  4427. ret = pm_runtime_resume_and_get(sde_kms->dev->dev);
  4428. if (ret < 0) {
  4429. SDE_ERROR("failed to enable power resource %d\n", ret);
  4430. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  4431. goto error;
  4432. }
  4433. return 0;
  4434. error:
  4435. return ret;
  4436. }
  4437. static int _sde_kms_register_events(struct msm_kms *kms,
  4438. struct drm_mode_object *obj, u32 event, bool en)
  4439. {
  4440. int ret = 0;
  4441. struct drm_crtc *crtc;
  4442. struct drm_connector *conn;
  4443. struct sde_kms *sde_kms;
  4444. if (!kms || !obj) {
  4445. SDE_ERROR("invalid argument kms %pK obj %pK\n", kms, obj);
  4446. return -EINVAL;
  4447. }
  4448. sde_kms = to_sde_kms(kms);
  4449. sde_vm_lock(sde_kms);
  4450. if (!sde_vm_owns_hw(sde_kms)) {
  4451. sde_vm_unlock(sde_kms);
  4452. SDE_DEBUG("HW is owned by other VM\n");
  4453. return -EACCES;
  4454. }
  4455. /* check vm ownership, if event registration requires HW access */
  4456. switch (obj->type) {
  4457. case DRM_MODE_OBJECT_CRTC:
  4458. crtc = obj_to_crtc(obj);
  4459. ret = sde_crtc_register_custom_event(sde_kms, crtc, event, en);
  4460. break;
  4461. case DRM_MODE_OBJECT_CONNECTOR:
  4462. conn = obj_to_connector(obj);
  4463. ret = sde_connector_register_custom_event(sde_kms, conn, event,
  4464. en);
  4465. break;
  4466. }
  4467. sde_vm_unlock(sde_kms);
  4468. return ret;
  4469. }
  4470. int sde_kms_handle_recovery(struct drm_encoder *encoder)
  4471. {
  4472. SDE_EVT32(DRMID(encoder), MSM_ENC_ACTIVE_REGION);
  4473. return sde_encoder_wait_for_event(encoder, MSM_ENC_ACTIVE_REGION);
  4474. }
  4475. void sde_kms_add_data_to_minidump_va(struct sde_kms *sde_kms)
  4476. {
  4477. struct msm_drm_private *priv;
  4478. struct sde_crtc *sde_crtc;
  4479. struct sde_crtc_state *cstate;
  4480. struct sde_connector *sde_conn;
  4481. struct sde_connector_state *conn_state;
  4482. u32 i;
  4483. priv = sde_kms->dev->dev_private;
  4484. sde_mini_dump_add_va_region("sde_kms", sizeof(*sde_kms), sde_kms);
  4485. for (i = 0; i < priv->num_crtcs; i++) {
  4486. sde_crtc = to_sde_crtc(priv->crtcs[i]);
  4487. cstate = to_sde_crtc_state(priv->crtcs[i]->state);
  4488. sde_mini_dump_add_va_region("sde_crtc", sizeof(*sde_crtc), sde_crtc);
  4489. sde_mini_dump_add_va_region("crtc_state", sizeof(*cstate), cstate);
  4490. }
  4491. for (i = 0; i < priv->num_planes; i++)
  4492. sde_plane_add_data_to_minidump_va(priv->planes[i]);
  4493. for (i = 0; i < priv->num_encoders; i++)
  4494. sde_encoder_add_data_to_minidump_va(priv->encoders[i]);
  4495. for (i = 0; i < priv->num_connectors; i++) {
  4496. sde_conn = to_sde_connector(priv->connectors[i]);
  4497. conn_state = to_sde_connector_state(priv->connectors[i]->state);
  4498. sde_mini_dump_add_va_region("sde_conn", sizeof(*sde_conn), sde_conn);
  4499. sde_mini_dump_add_va_region("conn_state", sizeof(*conn_state), conn_state);
  4500. }
  4501. }