sde_hw_rc.c 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. * Copyright (c) 2020-2021, The Linux Foundation. All rights reserved.
  5. */
  6. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  7. #include <drm/msm_drm_pp.h>
  8. #include "sde_kms.h"
  9. #include "sde_reg_dma.h"
  10. #include "sde_hw_rc.h"
  11. #include "sde_hw_catalog.h"
  12. #include "sde_hw_util.h"
  13. #include "sde_hw_dspp.h"
  14. #include "sde_hw_reg_dma_v1_color_proc.h"
  15. /**
  16. * Hardware register set
  17. */
  18. #define SDE_HW_RC_REG0 0x00
  19. #define SDE_HW_RC_REG1 0x04
  20. #define SDE_HW_RC_REG2 0x08
  21. #define SDE_HW_RC_REG3 0x0C
  22. #define SDE_HW_RC_REG4 0x10
  23. #define SDE_HW_RC_REG5 0x14
  24. #define SDE_HW_RC_REG6 0x18
  25. #define SDE_HW_RC_REG7 0x1C
  26. #define SDE_HW_RC_REG8 0x20
  27. #define SDE_HW_RC_REG9 0x24
  28. #define SDE_HW_RC_REG10 0x28
  29. #define SDE_HW_RC_REG11 0x2C
  30. #define SDE_HW_RC_REG12 0x30
  31. #define SDE_HW_RC_REG13 0x34
  32. #define SDE_HW_RC_DATA_REG_SIZE 18
  33. #define SDE_HW_RC_SKIP_DATA_PROG 0x1
  34. #define SDE_HW_RC_DISABLE_R1 0x01E
  35. #define SDE_HW_RC_DISABLE_R2 0x1E0
  36. #define SDE_HW_RC_PU_SKIP_OP 0x1
  37. /**
  38. * struct sde_hw_rc_state - rounded corner cached state per RC instance
  39. *
  40. * @last_rc_mask_cfg: cached value of most recent programmed mask.
  41. * @mask_programmed: true if mask was programmed at least once to RC hardware.
  42. * @last_roi_list: cached value of most recent processed list of ROIs.
  43. * @roi_programmed: true if list of ROIs were processed at least once.
  44. */
  45. struct sde_hw_rc_state {
  46. struct drm_msm_rc_mask_cfg *last_rc_mask_cfg;
  47. bool mask_programmed;
  48. struct msm_roi_list *last_roi_list;
  49. bool roi_programmed;
  50. };
  51. static struct sde_hw_rc_state rc_state[RC_MAX - RC_0] = {
  52. {
  53. .last_rc_mask_cfg = NULL,
  54. .last_roi_list = NULL,
  55. .mask_programmed = false,
  56. .roi_programmed = false,
  57. },
  58. {
  59. .last_rc_mask_cfg = NULL,
  60. .last_roi_list = NULL,
  61. .mask_programmed = false,
  62. .roi_programmed = false,
  63. },
  64. };
  65. #define RC_IDX(hw_dspp) hw_dspp->cap->sblk->rc.idx
  66. #define RC_STATE(hw_dspp) rc_state[RC_IDX(hw_dspp)]
  67. enum rc_param_r {
  68. RC_PARAM_R0 = 0x0,
  69. RC_PARAM_R1 = 0x1,
  70. RC_PARAM_R2 = 0x2,
  71. RC_PARAM_R1R2 = (RC_PARAM_R1 | RC_PARAM_R2),
  72. };
  73. enum rc_param_a {
  74. RC_PARAM_A0 = 0x2,
  75. RC_PARAM_A1 = 0x4,
  76. };
  77. enum rc_param_b {
  78. RC_PARAM_B0 = 0x0,
  79. RC_PARAM_B1 = 0x1,
  80. RC_PARAM_B2 = 0x2,
  81. RC_PARAM_B1B2 = (RC_PARAM_B1 | RC_PARAM_B2),
  82. };
  83. enum rc_param_c {
  84. RC_PARAM_C0 = (BIT(8)),
  85. RC_PARAM_C1 = (BIT(10)),
  86. RC_PARAM_C2 = (BIT(10) | BIT(11)),
  87. RC_PARAM_C3 = (BIT(8) | BIT(10)),
  88. RC_PARAM_C4 = (BIT(8) | BIT(9)),
  89. RC_PARAM_C5 = (BIT(8) | BIT(9) | BIT(10) | BIT(11)),
  90. };
  91. enum rc_merge_mode {
  92. RC_MERGE_SINGLE_PIPE = 0x0,
  93. RC_MERGE_DUAL_PIPE = 0x1
  94. };
  95. struct rc_config_table {
  96. enum rc_param_a param_a;
  97. enum rc_param_b param_b;
  98. enum rc_param_c param_c;
  99. enum rc_merge_mode merge_mode;
  100. enum rc_merge_mode merge_mode_en;
  101. };
  102. static struct rc_config_table config_table[] = {
  103. /* RC_PARAM_A0 configurations */
  104. {
  105. .param_a = RC_PARAM_A0,
  106. .param_b = RC_PARAM_B0,
  107. .param_c = RC_PARAM_C5,
  108. .merge_mode = RC_MERGE_SINGLE_PIPE,
  109. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  110. },
  111. {
  112. .param_a = RC_PARAM_A0,
  113. .param_b = RC_PARAM_B1B2,
  114. .param_c = RC_PARAM_C3,
  115. .merge_mode = RC_MERGE_SINGLE_PIPE,
  116. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  117. },
  118. {
  119. .param_a = RC_PARAM_A0,
  120. .param_b = RC_PARAM_B1,
  121. .param_c = RC_PARAM_C0,
  122. .merge_mode = RC_MERGE_SINGLE_PIPE,
  123. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  124. },
  125. {
  126. .param_a = RC_PARAM_A0,
  127. .param_b = RC_PARAM_B2,
  128. .param_c = RC_PARAM_C1,
  129. .merge_mode = RC_MERGE_SINGLE_PIPE,
  130. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  131. },
  132. {
  133. .param_a = RC_PARAM_A0,
  134. .param_b = RC_PARAM_B0,
  135. .param_c = RC_PARAM_C5,
  136. .merge_mode = RC_MERGE_DUAL_PIPE,
  137. .merge_mode_en = RC_MERGE_DUAL_PIPE,
  138. },
  139. {
  140. .param_a = RC_PARAM_A0,
  141. .param_b = RC_PARAM_B1B2,
  142. .param_c = RC_PARAM_C3,
  143. .merge_mode = RC_MERGE_DUAL_PIPE,
  144. .merge_mode_en = RC_MERGE_DUAL_PIPE,
  145. },
  146. {
  147. .param_a = RC_PARAM_A0,
  148. .param_b = RC_PARAM_B1,
  149. .param_c = RC_PARAM_C0,
  150. .merge_mode = RC_MERGE_DUAL_PIPE,
  151. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  152. },
  153. {
  154. .param_a = RC_PARAM_A0,
  155. .param_b = RC_PARAM_B2,
  156. .param_c = RC_PARAM_C1,
  157. .merge_mode = RC_MERGE_DUAL_PIPE,
  158. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  159. },
  160. /* RC_PARAM_A1 configurations */
  161. {
  162. .param_a = RC_PARAM_A1,
  163. .param_b = RC_PARAM_B0,
  164. .param_c = RC_PARAM_C5,
  165. .merge_mode = RC_MERGE_SINGLE_PIPE,
  166. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  167. },
  168. {
  169. .param_a = RC_PARAM_A1,
  170. .param_b = RC_PARAM_B1B2,
  171. .param_c = RC_PARAM_C5,
  172. .merge_mode = RC_MERGE_SINGLE_PIPE,
  173. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  174. },
  175. {
  176. .param_a = RC_PARAM_A1,
  177. .param_b = RC_PARAM_B1,
  178. .param_c = RC_PARAM_C4,
  179. .merge_mode = RC_MERGE_SINGLE_PIPE,
  180. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  181. },
  182. {
  183. .param_a = RC_PARAM_A1,
  184. .param_b = RC_PARAM_B2,
  185. .param_c = RC_PARAM_C2,
  186. .merge_mode = RC_MERGE_SINGLE_PIPE,
  187. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  188. },
  189. {
  190. .param_a = RC_PARAM_A1,
  191. .param_b = RC_PARAM_B0,
  192. .param_c = RC_PARAM_C5,
  193. .merge_mode = RC_MERGE_DUAL_PIPE,
  194. .merge_mode_en = RC_MERGE_DUAL_PIPE,
  195. },
  196. {
  197. .param_a = RC_PARAM_A1,
  198. .param_b = RC_PARAM_B1B2,
  199. .param_c = RC_PARAM_C5,
  200. .merge_mode = RC_MERGE_DUAL_PIPE,
  201. .merge_mode_en = RC_MERGE_DUAL_PIPE,
  202. },
  203. {
  204. .param_a = RC_PARAM_A1,
  205. .param_b = RC_PARAM_B1,
  206. .param_c = RC_PARAM_C4,
  207. .merge_mode = RC_MERGE_DUAL_PIPE,
  208. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  209. },
  210. {
  211. .param_a = RC_PARAM_A1,
  212. .param_b = RC_PARAM_B2,
  213. .param_c = RC_PARAM_C2,
  214. .merge_mode = RC_MERGE_DUAL_PIPE,
  215. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  216. },
  217. };
  218. static inline void _sde_hw_rc_reg_write(
  219. struct sde_hw_dspp *hw_dspp,
  220. int offset,
  221. u32 value)
  222. {
  223. u32 address = hw_dspp->cap->sblk->rc.base + offset;
  224. SDE_DEBUG("rc:%u, address:0x%08X, value:0x%08X\n",
  225. RC_IDX(hw_dspp),
  226. hw_dspp->hw.blk_off + address, value);
  227. SDE_REG_WRITE(&hw_dspp->hw, address, value);
  228. }
  229. static int _sde_hw_rc_get_enable_bits(
  230. enum rc_param_a param_a,
  231. enum rc_param_b param_b,
  232. enum rc_param_c *param_c,
  233. u32 merge_mode,
  234. u32 *merge_mode_en)
  235. {
  236. int i = 0;
  237. if (!param_c || !merge_mode_en) {
  238. SDE_ERROR("invalid arguments\n");
  239. return -EINVAL;
  240. }
  241. for (i = 0; i < ARRAY_SIZE(config_table); i++) {
  242. if (merge_mode == config_table[i].merge_mode &&
  243. param_a == config_table[i].param_a &&
  244. param_b == config_table[i].param_b) {
  245. *param_c = config_table[i].param_c;
  246. *merge_mode_en = config_table[i].merge_mode_en;
  247. SDE_DEBUG("found param_c:0x%08X, merge_mode_en:%d\n",
  248. *param_c, *merge_mode_en);
  249. return 0;
  250. }
  251. }
  252. SDE_ERROR("configuration not supported");
  253. return -EINVAL;
  254. }
  255. static int _sde_hw_rc_get_merge_mode(
  256. const struct sde_hw_cp_cfg *hw_cfg,
  257. u32 *merge_mode)
  258. {
  259. int rc = 0;
  260. if (!hw_cfg || !merge_mode) {
  261. SDE_ERROR("invalid arguments\n");
  262. return -EINVAL;
  263. }
  264. if (hw_cfg->num_of_mixers == 1)
  265. *merge_mode = RC_MERGE_SINGLE_PIPE;
  266. else if (hw_cfg->num_of_mixers == 2)
  267. *merge_mode = RC_MERGE_DUAL_PIPE;
  268. else {
  269. SDE_ERROR("invalid number of mixers:%d\n",
  270. hw_cfg->num_of_mixers);
  271. return -EINVAL;
  272. }
  273. SDE_DEBUG("number mixers:%u, merge mode:%u\n",
  274. hw_cfg->num_of_mixers, *merge_mode);
  275. return rc;
  276. }
  277. static int _sde_hw_rc_get_ajusted_roi(
  278. const struct sde_hw_cp_cfg *hw_cfg,
  279. const struct sde_rect *pu_roi,
  280. struct sde_rect *rc_roi)
  281. {
  282. int rc = 0;
  283. if (!hw_cfg || !pu_roi || !rc_roi) {
  284. SDE_ERROR("invalid arguments\n");
  285. return -EINVAL;
  286. }
  287. /*when partial update is disabled, use full screen ROI*/
  288. if (pu_roi->w == 0 && pu_roi->h == 0) {
  289. rc_roi->x = pu_roi->x;
  290. rc_roi->y = pu_roi->y;
  291. rc_roi->w = hw_cfg->panel_width;
  292. rc_roi->h = hw_cfg->panel_height;
  293. } else {
  294. memcpy(rc_roi, pu_roi, sizeof(struct sde_rect));
  295. }
  296. SDE_EVT32(hw_cfg->displayh, hw_cfg->displayv, hw_cfg->panel_width, hw_cfg->panel_height);
  297. SDE_DEBUG("displayh:%u, displayv:%u, panel_w:%u, panel_h:%u\n", hw_cfg->displayh,
  298. hw_cfg->displayv, hw_cfg->panel_width, hw_cfg->panel_height);
  299. SDE_DEBUG("pu_roi x:%u, y:%u, w:%u, h:%u\n", pu_roi->x, pu_roi->y,
  300. pu_roi->w, pu_roi->h);
  301. SDE_DEBUG("rc_roi x:%u, y:%u, w:%u, h:%u\n", rc_roi->x, rc_roi->y,
  302. rc_roi->w, rc_roi->h);
  303. return rc;
  304. }
  305. static int _sde_hw_rc_get_param_rb(
  306. const struct drm_msm_rc_mask_cfg *rc_mask_cfg,
  307. const struct sde_rect *rc_roi,
  308. enum rc_param_r *param_r,
  309. enum rc_param_b *param_b)
  310. {
  311. int rc = 0;
  312. int half_panel_x = 0, half_panel_w = 0;
  313. int cfg_param_01 = 0, cfg_param_02 = 0;
  314. int x1 = 0, x2 = 0, y1 = 0, y2 = 0;
  315. if (!rc_mask_cfg || !rc_roi || !param_r || !param_b) {
  316. SDE_ERROR("invalid arguments\n");
  317. return -EINVAL;
  318. }
  319. if (rc_mask_cfg->cfg_param_03 == RC_PARAM_A1)
  320. half_panel_w = rc_mask_cfg->cfg_param_04[0] +
  321. rc_mask_cfg->cfg_param_04[1];
  322. else if (rc_mask_cfg->cfg_param_03 == RC_PARAM_A0)
  323. half_panel_w = rc_mask_cfg->cfg_param_04[0];
  324. else {
  325. SDE_ERROR("invalid cfg_param_03:%u\n",
  326. rc_mask_cfg->cfg_param_03);
  327. return -EINVAL;
  328. }
  329. cfg_param_01 = rc_mask_cfg->cfg_param_01;
  330. cfg_param_02 = rc_mask_cfg->cfg_param_02;
  331. x1 = rc_roi->x;
  332. x2 = rc_roi->x + rc_roi->w - 1;
  333. y1 = rc_roi->y;
  334. y2 = rc_roi->y + rc_roi->h - 1;
  335. half_panel_x = half_panel_w - 1;
  336. SDE_DEBUG("x1:%u y1:%u x2:%u y2:%u\n", x1, y1, x2, y2);
  337. SDE_DEBUG("cfg_param_01:%u cfg_param_02:%u half_panel_x:%u",
  338. cfg_param_01, cfg_param_02, half_panel_x);
  339. if (x1 < 0 || x2 < 0 || y1 < 0 || y2 < 0 || half_panel_x < 0 ||
  340. x1 >= x2 || y1 >= y2) {
  341. SDE_ERROR("invalid coordinates\n");
  342. return -EINVAL;
  343. }
  344. if (y1 <= cfg_param_01) {
  345. *param_r |= RC_PARAM_R1;
  346. if (x1 <= half_panel_x && x2 <= half_panel_x)
  347. *param_b |= RC_PARAM_B1;
  348. else if (x1 > half_panel_x && x2 > half_panel_x)
  349. *param_b |= RC_PARAM_B2;
  350. else
  351. *param_b |= RC_PARAM_B1B2;
  352. }
  353. if (y2 >= cfg_param_02) {
  354. *param_r |= RC_PARAM_R2;
  355. if (x1 <= half_panel_x && x2 <= half_panel_x)
  356. *param_b |= RC_PARAM_B1;
  357. else if (x1 > half_panel_x && x2 > half_panel_x)
  358. *param_b |= RC_PARAM_B2;
  359. else
  360. *param_b |= RC_PARAM_B1B2;
  361. }
  362. SDE_DEBUG("param_r:0x%08X param_b:0x%08X\n", *param_r, *param_b);
  363. SDE_EVT32(rc_roi->x, rc_roi->y, rc_roi->w, rc_roi->h);
  364. SDE_EVT32(x1, y1, x2, y2, cfg_param_01, cfg_param_02, half_panel_x);
  365. return rc;
  366. }
  367. static int _sde_hw_rc_program_enable_bits(
  368. struct sde_hw_dspp *hw_dspp,
  369. struct drm_msm_rc_mask_cfg *rc_mask_cfg,
  370. enum rc_param_a param_a,
  371. enum rc_param_b param_b,
  372. enum rc_param_r param_r,
  373. int merge_mode,
  374. struct sde_rect *rc_roi)
  375. {
  376. int rc = 0;
  377. u32 val = 0, param_c = 0, rc_merge_mode = 0, ystart = 0;
  378. u64 flags = 0, mask_w = 0, mask_h = 0;
  379. bool r1_valid = false, r2_valid = false;
  380. bool pu_in_r1 = false, pu_in_r2 = false;
  381. bool r1_enable = false, r2_enable = false;
  382. if (!hw_dspp || !rc_mask_cfg || !rc_roi) {
  383. SDE_ERROR("invalid arguments\n");
  384. return -EINVAL;
  385. }
  386. rc = _sde_hw_rc_get_enable_bits(param_a, param_b, &param_c,
  387. merge_mode, &rc_merge_mode);
  388. if (rc) {
  389. SDE_ERROR("invalid enable bits, rc:%d\n", rc);
  390. return rc;
  391. }
  392. flags = rc_mask_cfg->flags;
  393. mask_w = rc_mask_cfg->width;
  394. mask_h = rc_mask_cfg->height;
  395. r1_valid = ((flags & SDE_HW_RC_DISABLE_R1) != SDE_HW_RC_DISABLE_R1);
  396. r2_valid = ((flags & SDE_HW_RC_DISABLE_R2) != SDE_HW_RC_DISABLE_R2);
  397. pu_in_r1 = (param_r == RC_PARAM_R1 || param_r == RC_PARAM_R1R2);
  398. pu_in_r2 = (param_r == RC_PARAM_R2 || param_r == RC_PARAM_R1R2);
  399. r1_enable = (r1_valid && pu_in_r1);
  400. r2_enable = (r2_valid && pu_in_r2);
  401. if (r1_enable)
  402. val |= BIT(0);
  403. if (r2_enable)
  404. val |= BIT(4);
  405. /*corner case for partial update in R2 region*/
  406. if (!r1_enable && r2_enable)
  407. ystart = rc_roi->y;
  408. SDE_DEBUG("idx:%d w:%d h:%d flags:%x, R1:%d, R2:%d, PU R1:%d, PU R2:%d, Y_START:%d\n",
  409. RC_IDX(hw_dspp), mask_w, mask_h, flags, r1_valid, r2_valid, pu_in_r1,
  410. pu_in_r2, ystart);
  411. SDE_EVT32(RC_IDX(hw_dspp), mask_w, mask_h, flags, r1_valid, r2_valid, pu_in_r1, pu_in_r2,
  412. ystart);
  413. val |= param_c;
  414. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG1, val);
  415. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG13, ystart);
  416. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG9, rc_merge_mode);
  417. return rc;
  418. }
  419. static int _sde_hw_rc_program_roi(
  420. struct sde_hw_dspp *hw_dspp,
  421. struct drm_msm_rc_mask_cfg *rc_mask_cfg,
  422. int merge_mode,
  423. struct sde_rect *rc_roi)
  424. {
  425. int rc = 0;
  426. u32 val2 = 0, val3 = 0, val4 = 0;
  427. enum rc_param_r param_r = RC_PARAM_R0;
  428. enum rc_param_a param_a = RC_PARAM_A0;
  429. enum rc_param_b param_b = RC_PARAM_B0;
  430. if (!hw_dspp || !rc_mask_cfg || !rc_roi) {
  431. SDE_ERROR("invalid arguments\n");
  432. return -EINVAL;
  433. }
  434. rc = _sde_hw_rc_get_param_rb(rc_mask_cfg, rc_roi, &param_r,
  435. &param_b);
  436. if (rc) {
  437. SDE_ERROR("invalid rc roi, rc:%d\n", rc);
  438. return rc;
  439. }
  440. param_a = rc_mask_cfg->cfg_param_03;
  441. rc = _sde_hw_rc_program_enable_bits(hw_dspp, rc_mask_cfg,
  442. param_a, param_b, param_r, merge_mode, rc_roi);
  443. if (rc) {
  444. SDE_ERROR("failed to program enable bits, rc:%d\n", rc);
  445. return rc;
  446. }
  447. val2 = ((rc_mask_cfg->cfg_param_01 & 0x0000FFFF) |
  448. ((rc_mask_cfg->cfg_param_02 << 16) & 0xFFFF0000));
  449. if (param_a == RC_PARAM_A1) {
  450. val3 = (rc_mask_cfg->cfg_param_04[0] |
  451. (rc_mask_cfg->cfg_param_04[1] << 16));
  452. val4 = (rc_mask_cfg->cfg_param_04[2] |
  453. (rc_mask_cfg->cfg_param_04[3] << 16));
  454. } else if (param_a == RC_PARAM_A0) {
  455. val3 = (rc_mask_cfg->cfg_param_04[0]);
  456. val4 = (rc_mask_cfg->cfg_param_04[1]);
  457. }
  458. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG2, val2);
  459. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG3, val3);
  460. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG4, val4);
  461. return 0;
  462. }
  463. static int _sde_hw_rc_program_data_offset(
  464. struct sde_hw_dspp *hw_dspp,
  465. struct drm_msm_rc_mask_cfg *rc_mask_cfg)
  466. {
  467. int rc = 0;
  468. u32 val5 = 0, val6 = 0, val7 = 0, val8 = 0;
  469. u32 cfg_param_07;
  470. if (!hw_dspp || !rc_mask_cfg) {
  471. SDE_ERROR("invalid arguments\n");
  472. return -EINVAL;
  473. }
  474. cfg_param_07 = rc_mask_cfg->cfg_param_07;
  475. if (rc_mask_cfg->cfg_param_03 == RC_PARAM_A1) {
  476. val5 = ((rc_mask_cfg->cfg_param_05[0] + cfg_param_07) |
  477. ((rc_mask_cfg->cfg_param_05[1] + cfg_param_07)
  478. << 16));
  479. val6 = ((rc_mask_cfg->cfg_param_05[2] + cfg_param_07)|
  480. ((rc_mask_cfg->cfg_param_05[3] + cfg_param_07)
  481. << 16));
  482. val7 = ((rc_mask_cfg->cfg_param_06[0] + cfg_param_07) |
  483. ((rc_mask_cfg->cfg_param_06[1] + cfg_param_07)
  484. << 16));
  485. val8 = ((rc_mask_cfg->cfg_param_06[2] + cfg_param_07) |
  486. ((rc_mask_cfg->cfg_param_06[3] + cfg_param_07)
  487. << 16));
  488. } else if (rc_mask_cfg->cfg_param_03 == RC_PARAM_A0) {
  489. val5 = (rc_mask_cfg->cfg_param_05[0] + cfg_param_07);
  490. val6 = (rc_mask_cfg->cfg_param_05[1] + cfg_param_07);
  491. val7 = (rc_mask_cfg->cfg_param_06[0] + cfg_param_07);
  492. val8 = (rc_mask_cfg->cfg_param_06[1] + cfg_param_07);
  493. }
  494. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG5, val5);
  495. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG6, val6);
  496. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG7, val7);
  497. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG8, val8);
  498. return rc;
  499. }
  500. static int sde_hw_rc_check_mask_cfg(
  501. struct sde_hw_dspp *hw_dspp,
  502. struct sde_hw_cp_cfg *hw_cfg,
  503. struct drm_msm_rc_mask_cfg *rc_mask_cfg)
  504. {
  505. int rc = 0;
  506. u32 i = 0;
  507. u32 panel_width, panel_height, half_panel_width;
  508. u32 mem_total_size, min_region_width;
  509. u64 flags;
  510. u32 cfg_param_01, cfg_param_02, cfg_param_03;
  511. u32 cfg_param_07, cfg_param_08;
  512. u32 *cfg_param_04, *cfg_param_05, *cfg_param_06;
  513. u32 mask_width, mask_height;
  514. bool r1_enable, r2_enable;
  515. if (!hw_dspp || !hw_cfg || !rc_mask_cfg) {
  516. SDE_ERROR("invalid arguments\n");
  517. return -EINVAL;
  518. }
  519. flags = rc_mask_cfg->flags;
  520. cfg_param_01 = rc_mask_cfg->cfg_param_01;
  521. cfg_param_02 = rc_mask_cfg->cfg_param_02;
  522. cfg_param_03 = rc_mask_cfg->cfg_param_03;
  523. cfg_param_04 = rc_mask_cfg->cfg_param_04;
  524. cfg_param_05 = rc_mask_cfg->cfg_param_05;
  525. cfg_param_06 = rc_mask_cfg->cfg_param_06;
  526. cfg_param_07 = rc_mask_cfg->cfg_param_07;
  527. cfg_param_08 = rc_mask_cfg->cfg_param_08;
  528. mask_width = rc_mask_cfg->width;
  529. mask_height = rc_mask_cfg->height;
  530. r1_enable = ((flags & SDE_HW_RC_DISABLE_R1) != SDE_HW_RC_DISABLE_R1);
  531. r2_enable = ((flags & SDE_HW_RC_DISABLE_R2) != SDE_HW_RC_DISABLE_R2);
  532. mem_total_size = hw_dspp->cap->sblk->rc.mem_total_size;
  533. min_region_width = hw_dspp->cap->sblk->rc.min_region_width;
  534. panel_width = hw_cfg->panel_width;
  535. panel_height = hw_cfg->panel_height;
  536. half_panel_width = panel_width / cfg_param_03 * 2;
  537. SDE_EVT32(RC_IDX(hw_dspp), mask_width, mask_height, panel_width, panel_height,
  538. half_panel_width);
  539. SDE_EVT32(RC_IDX(hw_dspp), flags, cfg_param_01, cfg_param_02, cfg_param_03, cfg_param_04,
  540. cfg_param_05, cfg_param_06, cfg_param_07, cfg_param_08);
  541. SDE_EVT32(RC_IDX(hw_dspp), r1_enable, r2_enable, mem_total_size, min_region_width);
  542. if (mask_width != panel_width || mask_height != panel_height) {
  543. SDE_ERROR("RC mask Layer: w %d h %d panel: w %d h %d mismatch\n",
  544. mask_width, mask_height, panel_width, panel_height);
  545. return -EINVAL;
  546. }
  547. if (cfg_param_07 > mem_total_size) {
  548. SDE_ERROR("invalid cfg_param_07:%d\n", cfg_param_07);
  549. return -EINVAL;
  550. }
  551. if (cfg_param_08 > RC_DATA_SIZE_MAX) {
  552. SDE_ERROR("invalid cfg_param_08:%d\n", cfg_param_08);
  553. return -EINVAL;
  554. }
  555. if ((cfg_param_07 + cfg_param_08) > mem_total_size) {
  556. SDE_ERROR("invalid cfg_param_08:%d, cfg_param_07:%d, max:%u\n",
  557. cfg_param_08, cfg_param_07, mem_total_size);
  558. return -EINVAL;
  559. }
  560. if (!(cfg_param_03 == RC_PARAM_A1 || cfg_param_03 == RC_PARAM_A0)) {
  561. SDE_ERROR("invalid cfg_param_03:%d\n", cfg_param_03);
  562. return -EINVAL;
  563. }
  564. for (i = 0; i < cfg_param_03; i++) {
  565. if (cfg_param_04[i] < min_region_width) {
  566. SDE_ERROR("invalid cfg_param_04[%d]:%d\n", i,
  567. cfg_param_04[i]);
  568. return -EINVAL;
  569. }
  570. }
  571. for (i = 0; i < cfg_param_03; i += 2) {
  572. if (cfg_param_04[i] + cfg_param_04[i+1] != half_panel_width) {
  573. SDE_ERROR("invalid ratio [%d]:%d, [%d]:%d, %d\n",
  574. i, cfg_param_04[i], i+1,
  575. cfg_param_04[i+1], half_panel_width);
  576. return -EINVAL;
  577. }
  578. }
  579. if (r1_enable && r2_enable) {
  580. if (cfg_param_01 > cfg_param_02) {
  581. SDE_ERROR("invalid cfg_param_01:%d, cfg_param_02:%d\n",
  582. cfg_param_01, cfg_param_02);
  583. return -EINVAL;
  584. }
  585. } else {
  586. SDE_DEBUG("R1 or R2 disabled, skip overlap check");
  587. }
  588. if (r1_enable) {
  589. if (cfg_param_01 < 1) {
  590. SDE_ERROR("invalid min cfg_param_01:%d\n",
  591. cfg_param_01);
  592. return -EINVAL;
  593. }
  594. for (i = 0; i < cfg_param_03 - 1; i++) {
  595. if (cfg_param_05[i] >= cfg_param_05[i+1]) {
  596. SDE_ERROR("invalid cfg_param_05 %d, %d\n",
  597. cfg_param_05[i],
  598. cfg_param_05[i+1]);
  599. return -EINVAL;
  600. }
  601. }
  602. for (i = 0; i < cfg_param_03; i++) {
  603. if (cfg_param_05[i] > RC_DATA_SIZE_MAX) {
  604. SDE_ERROR("invalid cfg_param_05[%d]:%d\n", i,
  605. cfg_param_05[i]);
  606. return -EINVAL;
  607. }
  608. }
  609. } else {
  610. SDE_DEBUG("R1 is disabled, skip parameter checks\n");
  611. }
  612. if (r2_enable) {
  613. if ((hw_cfg->panel_height - cfg_param_02) < 1) {
  614. SDE_ERROR("invalid max cfg_param_02:%d, panel_height:%d\n",
  615. cfg_param_02, hw_cfg->panel_height);
  616. return -EINVAL;
  617. }
  618. for (i = 0; i < cfg_param_03 - 1; i++) {
  619. if (cfg_param_06[i] >= cfg_param_06[i+1]) {
  620. SDE_ERROR("invalid cfg_param_06 %d, %d\n",
  621. cfg_param_06[i],
  622. cfg_param_06[i+1]);
  623. return -EINVAL;
  624. }
  625. }
  626. for (i = 0; i < cfg_param_03; i++) {
  627. if (cfg_param_06[i] > RC_DATA_SIZE_MAX) {
  628. SDE_ERROR("invalid cfg_param_06[%d]:%d\n", i,
  629. cfg_param_06[i]);
  630. return -EINVAL;
  631. }
  632. }
  633. } else {
  634. SDE_DEBUG("R2 is disabled, skip parameter checks\n");
  635. }
  636. return rc;
  637. }
  638. int sde_hw_rc_check_mask(struct sde_hw_dspp *hw_dspp, void *cfg)
  639. {
  640. int rc = 0;
  641. struct sde_hw_cp_cfg *hw_cfg = cfg;
  642. struct drm_msm_rc_mask_cfg *rc_mask_cfg;
  643. if (!hw_dspp || !hw_cfg) {
  644. SDE_ERROR("invalid arguments\n");
  645. return -EINVAL;
  646. }
  647. if ((hw_cfg->len == 0 && hw_cfg->payload == NULL)) {
  648. SDE_DEBUG("RC feature disabled, skip mask checks\n");
  649. SDE_EVT32(RC_IDX(hw_dspp));
  650. return 0;
  651. }
  652. if (hw_cfg->len != sizeof(struct drm_msm_rc_mask_cfg) ||
  653. !hw_cfg->payload) {
  654. SDE_ERROR("invalid payload len %d exp %zd\n", hw_cfg->len,
  655. sizeof(struct drm_msm_rc_mask_cfg));
  656. return -EINVAL;
  657. }
  658. rc_mask_cfg = hw_cfg->payload;
  659. if (hw_cfg->num_of_mixers != 1 && hw_cfg->num_of_mixers != 2) {
  660. SDE_ERROR("invalid number of mixers:%d\n",
  661. hw_cfg->num_of_mixers);
  662. return -EINVAL;
  663. }
  664. rc = sde_hw_rc_check_mask_cfg(hw_dspp, hw_cfg, rc_mask_cfg);
  665. if (rc) {
  666. SDE_ERROR("invalid rc mask configuration, rc:%d\n", rc);
  667. return rc;
  668. }
  669. return 0;
  670. }
  671. int sde_hw_rc_check_pu_roi(struct sde_hw_dspp *hw_dspp, void *cfg)
  672. {
  673. int rc = 0;
  674. struct sde_hw_cp_cfg *hw_cfg = cfg;
  675. struct msm_roi_list *roi_list;
  676. struct msm_roi_list empty_roi_list;
  677. struct sde_rect rc_roi, merged_roi;
  678. struct drm_msm_rc_mask_cfg *rc_mask_cfg;
  679. bool mask_programmed = false;
  680. enum rc_param_r param_r = RC_PARAM_R0;
  681. enum rc_param_b param_b = RC_PARAM_B0;
  682. if (!hw_dspp || !hw_cfg) {
  683. SDE_ERROR("invalid arguments\n");
  684. return -EINVAL;
  685. }
  686. if (hw_cfg->len != sizeof(struct sde_drm_roi_v1)) {
  687. SDE_ERROR("invalid payload size\n");
  688. return -EINVAL;
  689. }
  690. roi_list = hw_cfg->payload;
  691. if (!roi_list) {
  692. SDE_DEBUG("full frame update\n");
  693. memset(&empty_roi_list, 0, sizeof(struct msm_roi_list));
  694. roi_list = &empty_roi_list;
  695. SDE_EVT32(RC_IDX(hw_dspp));
  696. }
  697. rc_mask_cfg = RC_STATE(hw_dspp).last_rc_mask_cfg;
  698. mask_programmed = RC_STATE(hw_dspp).mask_programmed;
  699. /* early return when there is no mask in memory */
  700. if (!mask_programmed || !rc_mask_cfg) {
  701. SDE_DEBUG("no previous rc mask programmed\n");
  702. SDE_EVT32(RC_IDX(hw_dspp));
  703. return SDE_HW_RC_PU_SKIP_OP;
  704. }
  705. rc = sde_hw_rc_check_mask_cfg(hw_dspp, hw_cfg, rc_mask_cfg);
  706. if (rc) {
  707. SDE_ERROR("invalid rc mask configuration, rc:%d\n", rc);
  708. return rc;
  709. }
  710. sde_kms_rect_merge_rectangles(roi_list, &merged_roi);
  711. rc = _sde_hw_rc_get_ajusted_roi(hw_cfg, &merged_roi, &rc_roi);
  712. if (rc) {
  713. SDE_ERROR("failed to get adjusted roi, rc:%d\n", rc);
  714. return rc;
  715. }
  716. rc = _sde_hw_rc_get_param_rb(rc_mask_cfg, &rc_roi,
  717. &param_r, &param_b);
  718. if (rc) {
  719. SDE_ERROR("invalid rc roi, rc:%d\n", rc);
  720. return rc;
  721. }
  722. return 0;
  723. }
  724. int sde_hw_rc_setup_pu_roi(struct sde_hw_dspp *hw_dspp, void *cfg)
  725. {
  726. int rc = 0;
  727. struct sde_hw_cp_cfg *hw_cfg = cfg;
  728. struct msm_roi_list *roi_list;
  729. struct msm_roi_list empty_roi_list;
  730. struct sde_rect rc_roi, merged_roi;
  731. struct drm_msm_rc_mask_cfg *rc_mask_cfg;
  732. enum rc_param_r param_r = RC_PARAM_R0;
  733. enum rc_param_a param_a = RC_PARAM_A0;
  734. enum rc_param_b param_b = RC_PARAM_B0;
  735. u32 merge_mode = 0;
  736. bool mask_programmed = false;
  737. if (!hw_dspp || !hw_cfg) {
  738. SDE_ERROR("invalid arguments\n");
  739. return -EINVAL;
  740. }
  741. if (hw_cfg->len != sizeof(struct sde_drm_roi_v1)) {
  742. SDE_ERROR("invalid payload size\n");
  743. return -EINVAL;
  744. }
  745. roi_list = hw_cfg->payload;
  746. if (!roi_list) {
  747. SDE_DEBUG("full frame update\n");
  748. memset(&empty_roi_list, 0, sizeof(struct msm_roi_list));
  749. roi_list = &empty_roi_list;
  750. }
  751. rc_mask_cfg = RC_STATE(hw_dspp).last_rc_mask_cfg;
  752. mask_programmed = RC_STATE(hw_dspp).mask_programmed;
  753. SDE_EVT32(RC_IDX(hw_dspp), roi_list, rc_mask_cfg, mask_programmed);
  754. /* early return when there is no mask in memory */
  755. if (!mask_programmed || !rc_mask_cfg) {
  756. SDE_DEBUG("no previous rc mask programmed\n");
  757. SDE_EVT32(RC_IDX(hw_dspp));
  758. return SDE_HW_RC_PU_SKIP_OP;
  759. }
  760. sde_kms_rect_merge_rectangles(roi_list, &merged_roi);
  761. rc = _sde_hw_rc_get_ajusted_roi(hw_cfg, &merged_roi, &rc_roi);
  762. if (rc) {
  763. SDE_ERROR("failed to get adjusted roi, rc:%d\n", rc);
  764. return rc;
  765. }
  766. rc = _sde_hw_rc_get_merge_mode(hw_cfg, &merge_mode);
  767. if (rc) {
  768. SDE_ERROR("invalid merge_mode, rc:%d\n", rc);
  769. return rc;
  770. }
  771. rc = _sde_hw_rc_get_param_rb(rc_mask_cfg, &rc_roi, &param_r,
  772. &param_b);
  773. if (rc) {
  774. SDE_ERROR("invalid roi, rc:%d\n", rc);
  775. return rc;
  776. }
  777. param_a = rc_mask_cfg->cfg_param_03;
  778. rc = _sde_hw_rc_program_enable_bits(hw_dspp, rc_mask_cfg,
  779. param_a, param_b, param_r, merge_mode, &rc_roi);
  780. if (rc) {
  781. SDE_ERROR("failed to program enable bits, rc:%d\n", rc);
  782. return rc;
  783. }
  784. memcpy(RC_STATE(hw_dspp).last_roi_list,
  785. roi_list, sizeof(struct msm_roi_list));
  786. RC_STATE(hw_dspp).roi_programmed = true;
  787. return 0;
  788. }
  789. int sde_hw_rc_setup_mask(struct sde_hw_dspp *hw_dspp, void *cfg)
  790. {
  791. int rc = 0;
  792. struct sde_hw_cp_cfg *hw_cfg = cfg;
  793. struct drm_msm_rc_mask_cfg *rc_mask_cfg;
  794. struct sde_rect rc_roi, merged_roi;
  795. struct msm_roi_list *last_roi_list;
  796. u32 merge_mode = 0;
  797. bool roi_programmed = false;
  798. u64 mask_w = 0, mask_h = 0, panel_w = 0, panel_h = 0;
  799. if (!hw_dspp || !hw_cfg) {
  800. SDE_ERROR("invalid arguments\n");
  801. return -EINVAL;
  802. }
  803. if ((hw_cfg->len == 0 && hw_cfg->payload == NULL)) {
  804. SDE_DEBUG("RC feature disabled\n");
  805. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG1, 0);
  806. memset(RC_STATE(hw_dspp).last_rc_mask_cfg, 0,
  807. sizeof(struct drm_msm_rc_mask_cfg));
  808. RC_STATE(hw_dspp).mask_programmed = false;
  809. memset(RC_STATE(hw_dspp).last_roi_list, 0,
  810. sizeof(struct msm_roi_list));
  811. RC_STATE(hw_dspp).roi_programmed = false;
  812. SDE_EVT32(RC_IDX(hw_dspp), RC_STATE(hw_dspp).last_rc_mask_cfg,
  813. RC_STATE(hw_dspp).mask_programmed,
  814. RC_STATE(hw_dspp).roi_programmed);
  815. return 0;
  816. }
  817. if (hw_cfg->len != sizeof(struct drm_msm_rc_mask_cfg) ||
  818. !hw_cfg->payload) {
  819. SDE_ERROR("invalid payload\n");
  820. return -EINVAL;
  821. }
  822. rc_mask_cfg = hw_cfg->payload;
  823. last_roi_list = RC_STATE(hw_dspp).last_roi_list;
  824. roi_programmed = RC_STATE(hw_dspp).roi_programmed;
  825. mask_w = rc_mask_cfg->width;
  826. mask_h = rc_mask_cfg->height;
  827. panel_w = hw_cfg->panel_width;
  828. panel_h = hw_cfg->panel_height;
  829. if ((panel_w != mask_w || panel_h != mask_h)) {
  830. SDE_ERROR("RC-%d mask: w %d h %d panel: w %d h %d mismatch\n",
  831. RC_IDX(hw_dspp), mask_w, mask_h, panel_w, panel_h);
  832. SDE_EVT32(1);
  833. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG1, 0);
  834. return -EINVAL;
  835. }
  836. if (!roi_programmed) {
  837. SDE_DEBUG("full frame update\n");
  838. memset(&merged_roi, 0, sizeof(struct sde_rect));
  839. } else {
  840. SDE_DEBUG("partial frame update\n");
  841. sde_kms_rect_merge_rectangles(last_roi_list, &merged_roi);
  842. }
  843. SDE_EVT32(RC_IDX(hw_dspp), roi_programmed);
  844. rc = _sde_hw_rc_get_ajusted_roi(hw_cfg, &merged_roi, &rc_roi);
  845. if (rc) {
  846. SDE_ERROR("failed to get adjusted roi, rc:%d\n", rc);
  847. return rc;
  848. }
  849. rc = _sde_hw_rc_get_merge_mode(hw_cfg, &merge_mode);
  850. if (rc) {
  851. SDE_ERROR("invalid merge_mode, rc:%d\n", rc);
  852. return rc;
  853. }
  854. rc = _sde_hw_rc_program_roi(hw_dspp, rc_mask_cfg,
  855. merge_mode, &rc_roi);
  856. if (rc) {
  857. SDE_ERROR("unable to program rc roi, rc:%d\n", rc);
  858. return rc;
  859. }
  860. rc = _sde_hw_rc_program_data_offset(hw_dspp, rc_mask_cfg);
  861. if (rc) {
  862. SDE_ERROR("unable to program data offsets, rc:%d\n", rc);
  863. return rc;
  864. }
  865. memcpy(RC_STATE(hw_dspp).last_rc_mask_cfg, rc_mask_cfg,
  866. sizeof(struct drm_msm_rc_mask_cfg));
  867. RC_STATE(hw_dspp).mask_programmed = true;
  868. return 0;
  869. }
  870. int sde_hw_rc_setup_data_dma(struct sde_hw_dspp *hw_dspp, void *cfg)
  871. {
  872. int rc = 0;
  873. struct sde_hw_cp_cfg *hw_cfg = cfg;
  874. struct drm_msm_rc_mask_cfg *rc_mask_cfg;
  875. if (!hw_dspp || !hw_cfg) {
  876. SDE_ERROR("invalid arguments\n");
  877. return -EINVAL;
  878. }
  879. if ((hw_cfg->len == 0 && hw_cfg->payload == NULL)) {
  880. SDE_DEBUG("RC feature disabled, skip data programming\n");
  881. SDE_EVT32(RC_IDX(hw_dspp));
  882. return 0;
  883. }
  884. if (hw_cfg->len != sizeof(struct drm_msm_rc_mask_cfg) ||
  885. !hw_cfg->payload) {
  886. SDE_ERROR("invalid payload\n");
  887. return -EINVAL;
  888. }
  889. rc_mask_cfg = hw_cfg->payload;
  890. if (rc_mask_cfg->flags & SDE_HW_RC_SKIP_DATA_PROG) {
  891. SDE_DEBUG("skip data programming\n");
  892. SDE_EVT32(RC_IDX(hw_dspp));
  893. return 0;
  894. }
  895. rc = reg_dmav1_setup_rc_datav1(hw_dspp, cfg);
  896. if (rc) {
  897. SDE_ERROR("unable to setup rc with dma, rc:%d\n", rc);
  898. return rc;
  899. }
  900. return rc;
  901. }
  902. int sde_hw_rc_setup_data_ahb(struct sde_hw_dspp *hw_dspp, void *cfg)
  903. {
  904. int rc = 0, i = 0;
  905. u32 data = 0, cfg_param_07 = 0;
  906. struct sde_hw_cp_cfg *hw_cfg = cfg;
  907. struct drm_msm_rc_mask_cfg *rc_mask_cfg;
  908. if (!hw_dspp || !hw_cfg) {
  909. SDE_ERROR("invalid arguments\n");
  910. return -EINVAL;
  911. }
  912. if ((hw_cfg->len == 0 && hw_cfg->payload == NULL)) {
  913. SDE_DEBUG("rc feature disabled, skip data programming\n");
  914. SDE_EVT32(RC_IDX(hw_dspp));
  915. return 0;
  916. }
  917. if (hw_cfg->len != sizeof(struct drm_msm_rc_mask_cfg) ||
  918. !hw_cfg->payload) {
  919. SDE_ERROR("invalid payload\n");
  920. return -EINVAL;
  921. }
  922. rc_mask_cfg = hw_cfg->payload;
  923. if (rc_mask_cfg->flags & SDE_HW_RC_SKIP_DATA_PROG) {
  924. SDE_DEBUG("skip data programming\n");
  925. SDE_EVT32(RC_IDX(hw_dspp));
  926. return 0;
  927. }
  928. cfg_param_07 = rc_mask_cfg->cfg_param_07;
  929. SDE_DEBUG("cfg_param_07:%u\n", cfg_param_07);
  930. for (i = 0; i < rc_mask_cfg->cfg_param_08; i++) {
  931. SDE_DEBUG("cfg_param_09[%d] = 0x%016llX at %u\n", i,
  932. rc_mask_cfg->cfg_param_09[i], i + cfg_param_07);
  933. data = (i == 0) ? (BIT(30) | (cfg_param_07 << 18)) : 0;
  934. data |= (rc_mask_cfg->cfg_param_09[i] & 0x3FFFF);
  935. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG10, data);
  936. data = ((rc_mask_cfg->cfg_param_09[i] >>
  937. SDE_HW_RC_DATA_REG_SIZE) & 0x3FFFF);
  938. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG10, data);
  939. }
  940. return rc;
  941. }
  942. int sde_hw_rc_init(struct sde_hw_dspp *hw_dspp)
  943. {
  944. int rc = 0;
  945. RC_STATE(hw_dspp).last_roi_list = kzalloc(
  946. sizeof(struct msm_roi_list), GFP_KERNEL);
  947. if (!RC_STATE(hw_dspp).last_roi_list)
  948. return -ENOMEM;
  949. RC_STATE(hw_dspp).last_rc_mask_cfg = kzalloc(
  950. sizeof(struct drm_msm_rc_mask_cfg), GFP_KERNEL);
  951. if (!RC_STATE(hw_dspp).last_rc_mask_cfg)
  952. return -ENOMEM;
  953. return rc;
  954. }