sde_hw_intf.h 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. * Copyright (c) 2015-2021, The Linux Foundation. All rights reserved.
  5. */
  6. #ifndef _SDE_HW_INTF_H
  7. #define _SDE_HW_INTF_H
  8. #include "sde_hw_catalog.h"
  9. #include "sde_hw_mdss.h"
  10. #include "sde_hw_util.h"
  11. #include "sde_kms.h"
  12. struct sde_hw_intf;
  13. /* intf timing settings */
  14. struct intf_timing_params {
  15. u32 width; /* active width */
  16. u32 height; /* active height */
  17. u32 xres; /* Display panel width */
  18. u32 yres; /* Display panel height */
  19. u32 h_back_porch;
  20. u32 h_front_porch;
  21. u32 v_back_porch;
  22. u32 v_front_porch;
  23. u32 hsync_pulse_width;
  24. u32 vsync_pulse_width;
  25. u32 hsync_polarity;
  26. u32 vsync_polarity;
  27. u32 border_clr;
  28. u32 underflow_clr;
  29. u32 hsync_skew;
  30. u32 v_front_porch_fixed;
  31. bool wide_bus_en;
  32. bool compression_en;
  33. u32 extra_dto_cycles; /* for DP only */
  34. bool dsc_4hs_merge; /* DSC 4HS merge */
  35. bool poms_align_vsync; /* poms with vsync aligned */
  36. u32 dce_bytes_per_line;
  37. u32 vrefresh;
  38. };
  39. struct intf_prog_fetch {
  40. u8 enable;
  41. /* vsync counter for the front porch pixel line */
  42. u32 fetch_start;
  43. };
  44. struct intf_status {
  45. u8 is_en; /* interface timing engine is enabled or not */
  46. bool is_prog_fetch_en; /* interface prog fetch counter is enabled or not */
  47. u32 frame_count; /* frame count since timing engine enabled */
  48. u32 line_count; /* current line count including blanking */
  49. };
  50. struct intf_tear_status {
  51. u32 read_frame_count; /* frame count for tear init value */
  52. u32 read_line_count; /* line count for tear init value */
  53. u32 write_frame_count; /* frame count for tear write */
  54. u32 write_line_count; /* line count for tear write */
  55. };
  56. struct intf_avr_params {
  57. u32 default_fps;
  58. u32 min_fps;
  59. u32 avr_mode; /* one of enum @sde_rm_qsync_modes */
  60. u32 avr_step_lines; /* 0 or 1 means disabled */
  61. };
  62. /**
  63. * struct intf_wd_jitter_params : Interface to the INTF WD Jitter params.
  64. * jitter : max instantaneous jitter.
  65. * ltj_max : max long term jitter value.
  66. * ltj_slope : slope of long term jitter.
  67. *ltj_step_dir: direction of the step in LTJ
  68. *ltj_initial_val: LTJ initial value
  69. *ltj_fractional_val: LTJ fractional initial value
  70. */
  71. struct intf_wd_jitter_params {
  72. u32 jitter;
  73. u32 ltj_max;
  74. u32 ltj_slope;
  75. u8 ltj_step_dir;
  76. u32 ltj_initial_val;
  77. u32 ltj_fractional_val;
  78. };
  79. /**
  80. * struct sde_hw_intf_ops : Interface to the interface Hw driver functions
  81. * Assumption is these functions will be called after clocks are enabled
  82. * @ setup_timing_gen : programs the timing engine
  83. * @ setup_prog_fetch : enables/disables the programmable fetch logic
  84. * @ setup_rot_start : enables/disables the rotator start trigger
  85. * @ enable_timing: enable/disable timing engine
  86. * @ get_status: returns if timing engine is enabled or not
  87. * @ setup_misr: enables/disables MISR in HW register
  88. * @ collect_misr: reads and stores MISR data from HW register
  89. * @ get_line_count: reads current vertical line counter
  90. * @ get_underrun_line_count: reads current underrun pixel clock count and
  91. * converts it into line count
  92. * @setup_vsync_source: Configure vsync source selection for intf
  93. * @configure_wd_jitter: Configure WD jitter.
  94. * @ write_wd_ltj: Write WD long term jitter.
  95. * @get_wd_ltj_status: Read WD long term jitter status.
  96. * @bind_pingpong_blk: enable/disable the connection with pingpong which will
  97. * feed pixels to this interface
  98. */
  99. struct sde_hw_intf_ops {
  100. void (*setup_timing_gen)(struct sde_hw_intf *intf,
  101. const struct intf_timing_params *p,
  102. const struct sde_format *fmt);
  103. void (*setup_prg_fetch)(struct sde_hw_intf *intf,
  104. const struct intf_prog_fetch *fetch);
  105. void (*setup_rot_start)(struct sde_hw_intf *intf,
  106. const struct intf_prog_fetch *fetch);
  107. void (*enable_timing)(struct sde_hw_intf *intf,
  108. u8 enable);
  109. void (*get_status)(struct sde_hw_intf *intf,
  110. struct intf_status *status);
  111. void (*setup_misr)(struct sde_hw_intf *intf,
  112. bool enable, u32 frame_count);
  113. int (*collect_misr)(struct sde_hw_intf *intf,
  114. bool nonblock, u32 *misr_value);
  115. /**
  116. * returns the current scan line count of the display
  117. * video mode panels use get_line_count whereas get_vsync_info
  118. * is used for command mode panels
  119. */
  120. u32 (*get_line_count)(struct sde_hw_intf *intf);
  121. u32 (*get_underrun_line_count)(struct sde_hw_intf *intf);
  122. void (*setup_vsync_source)(struct sde_hw_intf *intf, u32 frame_rate);
  123. void (*configure_wd_jitter)(struct sde_hw_intf *intf,
  124. struct intf_wd_jitter_params *wd_jitter);
  125. void (*write_wd_ltj)(struct sde_hw_intf *intf,
  126. struct intf_wd_jitter_params *wd_jitter);
  127. void (*get_wd_ltj_status)(struct sde_hw_intf *intf,
  128. struct intf_wd_jitter_params *wd_jitter);
  129. void (*bind_pingpong_blk)(struct sde_hw_intf *intf,
  130. bool enable,
  131. const enum sde_pingpong pp);
  132. /**
  133. * enables vysnc generation and sets up init value of
  134. * read pointer and programs the tear check cofiguration
  135. */
  136. int (*setup_tearcheck)(struct sde_hw_intf *intf,
  137. struct sde_hw_tear_check *cfg);
  138. /**
  139. * enables tear check block
  140. */
  141. int (*enable_tearcheck)(struct sde_hw_intf *intf,
  142. bool enable);
  143. /**
  144. * updates tearcheck configuration
  145. */
  146. void (*update_tearcheck)(struct sde_hw_intf *intf,
  147. struct sde_hw_tear_check *cfg);
  148. /**
  149. * read, modify, write to either set or clear listening to external TE
  150. * @Return: 1 if TE was originally connected, 0 if not, or -ERROR
  151. */
  152. int (*connect_external_te)(struct sde_hw_intf *intf,
  153. bool enable_external_te);
  154. /**
  155. * provides the programmed and current
  156. * line_count
  157. */
  158. int (*get_vsync_info)(struct sde_hw_intf *intf,
  159. struct sde_hw_pp_vsync_info *info);
  160. /**
  161. * configure and enable the autorefresh config
  162. */
  163. int (*setup_autorefresh)(struct sde_hw_intf *intf,
  164. struct sde_hw_autorefresh *cfg);
  165. /**
  166. * retrieve autorefresh config from hardware
  167. */
  168. int (*get_autorefresh)(struct sde_hw_intf *intf,
  169. struct sde_hw_autorefresh *cfg);
  170. /**
  171. * poll until write pointer transmission starts
  172. * @Return: 0 on success, -ETIMEDOUT on timeout
  173. */
  174. int (*poll_timeout_wr_ptr)(struct sde_hw_intf *intf, u32 timeout_us);
  175. /**
  176. * Select vsync signal for tear-effect configuration
  177. */
  178. void (*vsync_sel)(struct sde_hw_intf *intf, u32 vsync_source);
  179. /**
  180. * Program the AVR_TOTAL for min fps rate
  181. */
  182. int (*avr_setup)(struct sde_hw_intf *intf,
  183. const struct intf_timing_params *params,
  184. const struct intf_avr_params *avr_params);
  185. /**
  186. * Signal the trigger on each commit for AVR
  187. */
  188. void (*avr_trigger)(struct sde_hw_intf *ctx);
  189. /**
  190. * Enable AVR and select the mode
  191. */
  192. void (*avr_ctrl)(struct sde_hw_intf *intf,
  193. const struct intf_avr_params *avr_params);
  194. /**
  195. * Indicates the AVR armed status
  196. *
  197. * @return: false if a trigger is pending, else true while AVR is enabled
  198. */
  199. u32 (*get_avr_status)(struct sde_hw_intf *intf);
  200. /**
  201. * Enable/disable 64 bit compressed data input to interface block
  202. */
  203. void (*enable_compressed_input)(struct sde_hw_intf *intf,
  204. bool compression_en, bool dsc_4hs_merge);
  205. /**
  206. * Check the intf tear check status and reset it to start_pos
  207. */
  208. int (*check_and_reset_tearcheck)(struct sde_hw_intf *intf,
  209. struct intf_tear_status *status);
  210. /**
  211. * Reset the interface frame & line counter
  212. */
  213. void (*reset_counter)(struct sde_hw_intf *intf);
  214. /**
  215. * Get the HW vsync timestamp counter
  216. */
  217. u64 (*get_vsync_timestamp)(struct sde_hw_intf *intf, bool is_vid);
  218. /**
  219. * Enable processing of 2 pixels per clock
  220. */
  221. void (*enable_wide_bus)(struct sde_hw_intf *intf, bool enable);
  222. /**
  223. * Get the INTF interrupt status
  224. */
  225. u32 (*get_intr_status)(struct sde_hw_intf *intf);
  226. /**
  227. * Override tear check rd_ptr_val with adjusted_linecnt
  228. * when qsync is enabled.
  229. */
  230. void (*override_tear_rd_ptr_val)(struct sde_hw_intf *intf,
  231. u32 adjusted_linecnt);
  232. /**
  233. * Check if intf supports 32-bit registers for TE
  234. */
  235. bool (*is_te_32bit_supported)(struct sde_hw_intf *intf);
  236. };
  237. struct sde_hw_intf {
  238. struct sde_hw_blk_reg_map hw;
  239. /* intf */
  240. enum sde_intf idx;
  241. const struct sde_intf_cfg *cap;
  242. const struct sde_mdss_cfg *mdss;
  243. struct split_pipe_cfg cfg;
  244. /* ops */
  245. struct sde_hw_intf_ops ops;
  246. };
  247. /**
  248. * to_sde_hw_intf - convert base hw object to sde_hw_intf container
  249. * @hw: Pointer to hardware block register map object
  250. * return: Pointer to hardware block container
  251. */
  252. static inline struct sde_hw_intf *to_sde_hw_intf(struct sde_hw_blk_reg_map *hw)
  253. {
  254. return container_of(hw, struct sde_hw_intf, hw);
  255. }
  256. /**
  257. * sde_hw_intf_init(): Initializes the intf driver for the passed
  258. * interface idx.
  259. * @idx: interface index for which driver object is required
  260. * @addr: mapped register io address of MDP
  261. * @m : pointer to mdss catalog data
  262. */
  263. struct sde_hw_blk_reg_map *sde_hw_intf_init(enum sde_intf idx,
  264. void __iomem *addr,
  265. struct sde_mdss_cfg *m);
  266. /**
  267. * sde_hw_intf_destroy(): Destroys INTF driver context
  268. * @hw: Pointer to hardware block register map object
  269. */
  270. void sde_hw_intf_destroy(struct sde_hw_blk_reg_map *hw);
  271. #endif /*_SDE_HW_INTF_H */