sde_encoder.c 173 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317
  1. /*
  2. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <linux/kthread.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/input.h>
  23. #include <linux/seq_file.h>
  24. #include <linux/sde_rsc.h>
  25. #include "msm_drv.h"
  26. #include "sde_kms.h"
  27. #include <drm/drm_crtc.h>
  28. #include <drm/drm_probe_helper.h>
  29. #include <drm/drm_edid.h>
  30. #include "sde_hwio.h"
  31. #include "sde_hw_catalog.h"
  32. #include "sde_hw_intf.h"
  33. #include "sde_hw_ctl.h"
  34. #include "sde_formats.h"
  35. #include "sde_encoder.h"
  36. #include "sde_encoder_phys.h"
  37. #include "sde_hw_dsc.h"
  38. #include "sde_hw_vdc.h"
  39. #include "sde_crtc.h"
  40. #include "sde_trace.h"
  41. #include "sde_core_irq.h"
  42. #include "sde_hw_top.h"
  43. #include "sde_hw_qdss.h"
  44. #include "sde_encoder_dce.h"
  45. #include "sde_vm.h"
  46. #include "sde_fence.h"
  47. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  48. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  49. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  50. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  51. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  52. (p) ? (p)->parent->base.id : -1, \
  53. (p) ? (p)->intf_idx - INTF_0 : -1, \
  54. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  55. ##__VA_ARGS__)
  56. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  57. (p) ? (p)->parent->base.id : -1, \
  58. (p) ? (p)->intf_idx - INTF_0 : -1, \
  59. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  60. ##__VA_ARGS__)
  61. #define SEC_TO_MILLI_SEC 1000
  62. #define MISR_BUFF_SIZE 256
  63. #define IDLE_SHORT_TIMEOUT 1
  64. #define EVT_TIME_OUT_SPLIT 2
  65. /* worst case poll time for delay_kickoff to be cleared */
  66. #define DELAY_KICKOFF_POLL_TIMEOUT_US 100000
  67. /* Maximum number of VSYNC wait attempts for RSC state transition */
  68. #define MAX_RSC_WAIT 5
  69. #define IS_ROI_UPDATED(a, b) (a.x1 != b.x1 || a.x2 != b.x2 || \
  70. a.y1 != b.y1 || a.y2 != b.y2)
  71. /**
  72. * enum sde_enc_rc_events - events for resource control state machine
  73. * @SDE_ENC_RC_EVENT_KICKOFF:
  74. * This event happens at NORMAL priority.
  75. * Event that signals the start of the transfer. When this event is
  76. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  77. * Regardless of the previous state, the resource should be in ON state
  78. * at the end of this event. At the end of this event, a delayed work is
  79. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  80. * ktime.
  81. * @SDE_ENC_RC_EVENT_PRE_STOP:
  82. * This event happens at NORMAL priority.
  83. * This event, when received during the ON state, set RSC to IDLE, and
  84. * and leave the RC STATE in the PRE_OFF state.
  85. * It should be followed by the STOP event as part of encoder disable.
  86. * If received during IDLE or OFF states, it will do nothing.
  87. * @SDE_ENC_RC_EVENT_STOP:
  88. * This event happens at NORMAL priority.
  89. * When this event is received, disable all the MDP/DSI core clocks, and
  90. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  91. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  92. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  93. * Resource state should be in OFF at the end of the event.
  94. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  95. * This event happens at NORMAL priority from a work item.
  96. * Event signals that there is a seamless mode switch is in prgoress. A
  97. * client needs to leave clocks ON to reduce the mode switch latency.
  98. * @SDE_ENC_RC_EVENT_POST_MODESET:
  99. * This event happens at NORMAL priority from a work item.
  100. * Event signals that seamless mode switch is complete and resources are
  101. * acquired. Clients wants to update the rsc with new vtotal and update
  102. * pm_qos vote.
  103. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  104. * This event happens at NORMAL priority from a work item.
  105. * Event signals that there were no frame updates for
  106. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  107. * and request RSC with IDLE state and change the resource state to IDLE.
  108. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  109. * This event is triggered from the input event thread when touch event is
  110. * received from the input device. On receiving this event,
  111. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  112. clocks and enable RSC.
  113. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  114. * off work since a new commit is imminent.
  115. */
  116. enum sde_enc_rc_events {
  117. SDE_ENC_RC_EVENT_KICKOFF = 1,
  118. SDE_ENC_RC_EVENT_PRE_STOP,
  119. SDE_ENC_RC_EVENT_STOP,
  120. SDE_ENC_RC_EVENT_PRE_MODESET,
  121. SDE_ENC_RC_EVENT_POST_MODESET,
  122. SDE_ENC_RC_EVENT_ENTER_IDLE,
  123. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  124. };
  125. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  126. {
  127. struct sde_encoder_virt *sde_enc;
  128. int i;
  129. sde_enc = to_sde_encoder_virt(drm_enc);
  130. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  131. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  132. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable &&
  133. phys->split_role != ENC_ROLE_SLAVE) {
  134. if (enable)
  135. SDE_EVT32(DRMID(drm_enc), enable);
  136. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  137. }
  138. }
  139. }
  140. u32 sde_encoder_get_programmed_fetch_time(struct drm_encoder *drm_enc)
  141. {
  142. struct sde_encoder_virt *sde_enc;
  143. struct sde_encoder_phys *phys;
  144. bool is_vid;
  145. sde_enc = to_sde_encoder_virt(drm_enc);
  146. if (!sde_enc || !sde_enc->phys_encs[0]) {
  147. SDE_ERROR("invalid params\n");
  148. return U32_MAX;
  149. }
  150. phys = sde_enc->phys_encs[0];
  151. is_vid = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE);
  152. return is_vid ? phys->pf_time_in_us : 0;
  153. }
  154. ktime_t sde_encoder_calc_last_vsync_timestamp(struct drm_encoder *drm_enc)
  155. {
  156. struct sde_encoder_virt *sde_enc;
  157. struct sde_encoder_phys *cur_master;
  158. u64 vsync_counter, qtmr_counter, hw_diff, hw_diff_ns, frametime_ns;
  159. ktime_t tvblank, cur_time;
  160. struct intf_status intf_status = {0};
  161. unsigned long features;
  162. u32 fps;
  163. bool is_cmd, is_vid;
  164. sde_enc = to_sde_encoder_virt(drm_enc);
  165. cur_master = sde_enc->cur_master;
  166. fps = sde_encoder_get_fps(drm_enc);
  167. is_cmd = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  168. is_vid = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE);
  169. if (!cur_master || !cur_master->hw_intf || !fps
  170. || !cur_master->hw_intf->ops.get_vsync_timestamp || (!is_cmd && !is_vid))
  171. return 0;
  172. features = cur_master->hw_intf->cap->features;
  173. /*
  174. * if MDP VSYNC HW timestamp is not supported and if programmable fetch is enabled,
  175. * avoid calculation and rely on ktime_get, as the HW vsync timestamp will be updated
  176. * at panel vsync and not at MDP VSYNC
  177. */
  178. if (!test_bit(SDE_INTF_MDP_VSYNC_TS, &features) && cur_master->hw_intf->ops.get_status) {
  179. cur_master->hw_intf->ops.get_status(cur_master->hw_intf, &intf_status);
  180. if (intf_status.is_prog_fetch_en)
  181. return 0;
  182. }
  183. vsync_counter = cur_master->hw_intf->ops.get_vsync_timestamp(cur_master->hw_intf, is_vid);
  184. qtmr_counter = arch_timer_read_counter();
  185. cur_time = ktime_get_ns();
  186. /* check for counter rollover between the two timestamps [56 bits] */
  187. if (qtmr_counter < vsync_counter) {
  188. hw_diff = (0xffffffffffffff - vsync_counter) + qtmr_counter;
  189. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  190. qtmr_counter >> 32, qtmr_counter, hw_diff,
  191. fps, SDE_EVTLOG_FUNC_CASE1);
  192. } else {
  193. hw_diff = qtmr_counter - vsync_counter;
  194. }
  195. hw_diff_ns = DIV_ROUND_UP(hw_diff * 1000 * 10, 192); /* 19.2 MHz clock */
  196. frametime_ns = DIV_ROUND_UP(1000000000, fps);
  197. /* avoid setting timestamp, if diff is more than one vsync */
  198. if (ktime_compare(hw_diff_ns, frametime_ns) > 0) {
  199. tvblank = 0;
  200. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  201. qtmr_counter >> 32, qtmr_counter, ktime_to_us(hw_diff_ns),
  202. fps, SDE_EVTLOG_ERROR);
  203. } else {
  204. tvblank = ktime_sub_ns(cur_time, hw_diff_ns);
  205. }
  206. SDE_DEBUG_ENC(sde_enc,
  207. "vsync:%llu, qtmr:%llu, diff_ns:%llu, ts:%llu, cur_ts:%llu, fps:%d\n",
  208. vsync_counter, qtmr_counter, ktime_to_us(hw_diff_ns),
  209. ktime_to_us(tvblank), ktime_to_us(cur_time), fps);
  210. SDE_EVT32_VERBOSE(DRMID(drm_enc), hw_diff >> 32, hw_diff, ktime_to_us(hw_diff_ns),
  211. ktime_to_us(tvblank), ktime_to_us(cur_time), fps, SDE_EVTLOG_FUNC_CASE2);
  212. return tvblank;
  213. }
  214. static void _sde_encoder_control_fal10_veto(struct drm_encoder *drm_enc, bool veto)
  215. {
  216. bool clone_mode;
  217. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  218. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  219. if (!sde_kms || !sde_kms->hw_uidle || !sde_kms->hw_uidle->ops.uidle_fal10_override)
  220. return;
  221. if (test_bit(SDE_UIDLE_WB_FAL_STATUS, &sde_kms->catalog->uidle_cfg.features))
  222. return;
  223. /*
  224. * clone mode is the only scenario where we want to enable software override
  225. * of fal10 veto.
  226. */
  227. clone_mode = sde_encoder_in_clone_mode(drm_enc);
  228. SDE_EVT32(DRMID(drm_enc), clone_mode, veto);
  229. if (clone_mode && veto) {
  230. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  231. sde_enc->fal10_veto_override = true;
  232. } else if (sde_enc->fal10_veto_override && !veto) {
  233. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  234. sde_enc->fal10_veto_override = false;
  235. }
  236. }
  237. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  238. {
  239. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  240. struct msm_drm_private *priv;
  241. struct sde_kms *sde_kms;
  242. struct device *cpu_dev;
  243. struct cpumask *cpu_mask = NULL;
  244. int cpu = 0;
  245. u32 cpu_dma_latency;
  246. priv = drm_enc->dev->dev_private;
  247. sde_kms = to_sde_kms(priv->kms);
  248. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  249. return;
  250. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  251. cpumask_clear(&sde_enc->valid_cpu_mask);
  252. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  253. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  254. if (!cpu_mask &&
  255. sde_encoder_check_curr_mode(drm_enc,
  256. MSM_DISPLAY_CMD_MODE))
  257. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  258. if (!cpu_mask)
  259. return;
  260. for_each_cpu(cpu, cpu_mask) {
  261. cpu_dev = get_cpu_device(cpu);
  262. if (!cpu_dev) {
  263. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  264. cpu);
  265. return;
  266. }
  267. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  268. dev_pm_qos_add_request(cpu_dev,
  269. &sde_enc->pm_qos_cpu_req[cpu],
  270. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  271. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  272. }
  273. }
  274. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  275. {
  276. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  277. struct device *cpu_dev;
  278. int cpu = 0;
  279. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  280. cpu_dev = get_cpu_device(cpu);
  281. if (!cpu_dev) {
  282. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  283. cpu);
  284. continue;
  285. }
  286. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  287. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  288. }
  289. cpumask_clear(&sde_enc->valid_cpu_mask);
  290. }
  291. static bool _sde_encoder_is_autorefresh_enabled(
  292. struct sde_encoder_virt *sde_enc)
  293. {
  294. struct drm_connector *drm_conn;
  295. if (!sde_enc->cur_master ||
  296. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  297. return false;
  298. drm_conn = sde_enc->cur_master->connector;
  299. if (!drm_conn || !drm_conn->state)
  300. return false;
  301. return sde_connector_get_property(drm_conn->state,
  302. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  303. }
  304. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  305. struct sde_hw_qdss *hw_qdss,
  306. struct sde_encoder_phys *phys, bool enable)
  307. {
  308. if (sde_enc->qdss_status == enable)
  309. return;
  310. sde_enc->qdss_status = enable;
  311. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  312. sde_enc->qdss_status);
  313. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  314. }
  315. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  316. s64 timeout_ms, struct sde_encoder_wait_info *info)
  317. {
  318. int rc = 0;
  319. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  320. ktime_t cur_ktime;
  321. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  322. u32 curr_atomic_cnt = atomic_read(info->atomic_cnt);
  323. do {
  324. rc = wait_event_timeout(*(info->wq),
  325. atomic_read(info->atomic_cnt) == info->count_check,
  326. wait_time_jiffies);
  327. cur_ktime = ktime_get();
  328. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  329. timeout_ms, atomic_read(info->atomic_cnt),
  330. info->count_check);
  331. /* Make an early exit if the condition is already satisfied */
  332. if ((atomic_read(info->atomic_cnt) < info->count_check) &&
  333. (info->count_check < curr_atomic_cnt)) {
  334. rc = true;
  335. break;
  336. }
  337. /* If we timed out, counter is valid and time is less, wait again */
  338. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  339. (rc == 0) &&
  340. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  341. return rc;
  342. }
  343. int sde_encoder_helper_hw_fence_extended_wait(struct sde_encoder_phys *phys_enc,
  344. struct sde_hw_ctl *ctl, struct sde_encoder_wait_info *wait_info, int wait_type)
  345. {
  346. int ret = -ETIMEDOUT;
  347. s64 standard_kickoff_timeout_ms = wait_info->timeout_ms;
  348. int timeout_iters = EXTENDED_KICKOFF_TIMEOUT_ITERS;
  349. wait_info->timeout_ms = EXTENDED_KICKOFF_TIMEOUT_MS;
  350. while (ret == -ETIMEDOUT && timeout_iters--) {
  351. ret = sde_encoder_helper_wait_for_irq(phys_enc, wait_type, wait_info);
  352. if (ret == -ETIMEDOUT) {
  353. /* if dma_fence is not signaled, keep waiting */
  354. if (!sde_crtc_is_fence_signaled(phys_enc->parent->crtc))
  355. continue;
  356. /* timed-out waiting and no sw-override support for hw-fences */
  357. if (!ctl || !ctl->ops.hw_fence_trigger_sw_override) {
  358. SDE_ERROR("invalid argument(s)\n");
  359. break;
  360. }
  361. /*
  362. * In case the sw and hw fences were triggered at the same time,
  363. * wait the standard kickoff time one more time. Only override if
  364. * we timeout again.
  365. */
  366. wait_info->timeout_ms = standard_kickoff_timeout_ms;
  367. ret = sde_encoder_helper_wait_for_irq(phys_enc, wait_type, wait_info);
  368. if (ret == -ETIMEDOUT) {
  369. sde_encoder_helper_hw_fence_sw_override(phys_enc, ctl);
  370. /*
  371. * wait the original timeout time again if we
  372. * did sw override due to fence being signaled
  373. */
  374. ret = sde_encoder_helper_wait_for_irq(phys_enc, wait_type,
  375. wait_info);
  376. }
  377. break;
  378. }
  379. }
  380. /* reset the timeout value */
  381. wait_info->timeout_ms = standard_kickoff_timeout_ms;
  382. return ret;
  383. }
  384. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  385. {
  386. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  387. return sde_enc &&
  388. (sde_enc->disp_info.display_type ==
  389. SDE_CONNECTOR_PRIMARY);
  390. }
  391. bool sde_encoder_is_built_in_display(struct drm_encoder *drm_enc)
  392. {
  393. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  394. return sde_enc &&
  395. (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY ||
  396. sde_enc->disp_info.display_type == SDE_CONNECTOR_SECONDARY);
  397. }
  398. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  399. {
  400. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  401. return sde_enc &&
  402. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  403. }
  404. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  405. {
  406. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  407. return sde_enc && sde_enc->cur_master &&
  408. sde_enc->cur_master->cont_splash_enabled;
  409. }
  410. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  411. enum sde_intr_idx intr_idx)
  412. {
  413. SDE_EVT32(DRMID(phys_enc->parent),
  414. phys_enc->intf_idx - INTF_0,
  415. phys_enc->hw_pp->idx - PINGPONG_0,
  416. intr_idx);
  417. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  418. if (phys_enc->parent_ops.handle_frame_done)
  419. phys_enc->parent_ops.handle_frame_done(
  420. phys_enc->parent, phys_enc,
  421. SDE_ENCODER_FRAME_EVENT_ERROR);
  422. }
  423. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  424. enum sde_intr_idx intr_idx,
  425. struct sde_encoder_wait_info *wait_info)
  426. {
  427. struct sde_encoder_irq *irq;
  428. u32 irq_status;
  429. int ret, i;
  430. if (!phys_enc || !phys_enc->hw_pp || !wait_info || intr_idx >= INTR_IDX_MAX) {
  431. SDE_ERROR("invalid params\n");
  432. return -EINVAL;
  433. }
  434. irq = &phys_enc->irq[intr_idx];
  435. /* note: do master / slave checking outside */
  436. /* return EWOULDBLOCK since we know the wait isn't necessary */
  437. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  438. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  439. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  440. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  441. return -EWOULDBLOCK;
  442. }
  443. if (irq->irq_idx < 0) {
  444. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  445. irq->name, irq->hw_idx);
  446. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  447. irq->irq_idx);
  448. return 0;
  449. }
  450. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  451. atomic_read(wait_info->atomic_cnt));
  452. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  453. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  454. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  455. /*
  456. * Some module X may disable interrupt for longer duration
  457. * and it may trigger all interrupts including timer interrupt
  458. * when module X again enable the interrupt.
  459. * That may cause interrupt wait timeout API in this API.
  460. * It is handled by split the wait timer in two halves.
  461. */
  462. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  463. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  464. irq->hw_idx,
  465. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  466. wait_info);
  467. if (ret)
  468. break;
  469. }
  470. if (ret <= 0) {
  471. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  472. irq->irq_idx, true);
  473. if (irq_status) {
  474. unsigned long flags;
  475. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  476. irq->hw_idx, irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  477. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_CASE1);
  478. SDE_DEBUG_PHYS(phys_enc, "done but irq %d not triggered\n", irq->irq_idx);
  479. local_irq_save(flags);
  480. irq->cb.func(phys_enc, irq->irq_idx);
  481. local_irq_restore(flags);
  482. ret = 0;
  483. } else {
  484. ret = -ETIMEDOUT;
  485. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  486. irq->hw_idx, irq->irq_idx,
  487. phys_enc->hw_pp->idx - PINGPONG_0,
  488. atomic_read(wait_info->atomic_cnt), irq_status,
  489. SDE_EVTLOG_ERROR);
  490. }
  491. } else {
  492. ret = 0;
  493. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  494. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  495. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_CASE2);
  496. }
  497. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  498. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  499. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  500. return ret;
  501. }
  502. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  503. enum sde_intr_idx intr_idx)
  504. {
  505. struct sde_encoder_irq *irq;
  506. int ret = 0;
  507. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  508. SDE_ERROR("invalid params\n");
  509. return -EINVAL;
  510. }
  511. irq = &phys_enc->irq[intr_idx];
  512. if (irq->irq_idx >= 0) {
  513. SDE_DEBUG_PHYS(phys_enc,
  514. "skipping already registered irq %s type %d\n",
  515. irq->name, irq->intr_type);
  516. return 0;
  517. }
  518. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  519. irq->intr_type, irq->hw_idx);
  520. if (irq->irq_idx < 0) {
  521. SDE_ERROR_PHYS(phys_enc,
  522. "failed to lookup IRQ index for %s type:%d\n",
  523. irq->name, irq->intr_type);
  524. return -EINVAL;
  525. }
  526. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  527. &irq->cb);
  528. if (ret) {
  529. SDE_ERROR_PHYS(phys_enc,
  530. "failed to register IRQ callback for %s\n",
  531. irq->name);
  532. irq->irq_idx = -EINVAL;
  533. return ret;
  534. }
  535. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  536. if (ret) {
  537. SDE_ERROR_PHYS(phys_enc,
  538. "enable IRQ for intr:%s failed, irq_idx %d\n",
  539. irq->name, irq->irq_idx);
  540. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  541. irq->irq_idx, &irq->cb);
  542. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  543. irq->irq_idx, SDE_EVTLOG_ERROR);
  544. irq->irq_idx = -EINVAL;
  545. return ret;
  546. }
  547. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  548. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  549. irq->name, irq->irq_idx);
  550. return ret;
  551. }
  552. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  553. enum sde_intr_idx intr_idx)
  554. {
  555. struct sde_encoder_irq *irq;
  556. int ret;
  557. if (!phys_enc) {
  558. SDE_ERROR("invalid encoder\n");
  559. return -EINVAL;
  560. }
  561. irq = &phys_enc->irq[intr_idx];
  562. /* silently skip irqs that weren't registered */
  563. if (irq->irq_idx < 0) {
  564. SDE_ERROR(
  565. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  566. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  567. irq->irq_idx);
  568. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  569. irq->irq_idx, SDE_EVTLOG_ERROR);
  570. return 0;
  571. }
  572. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  573. if (ret)
  574. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  575. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  576. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  577. &irq->cb);
  578. if (ret)
  579. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  580. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  581. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  582. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  583. irq->irq_idx = -EINVAL;
  584. return 0;
  585. }
  586. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  587. struct sde_encoder_hw_resources *hw_res,
  588. struct drm_connector_state *conn_state)
  589. {
  590. struct sde_encoder_virt *sde_enc = NULL;
  591. int ret, i = 0;
  592. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  593. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  594. -EINVAL, !drm_enc, !hw_res, !conn_state,
  595. hw_res ? !hw_res->comp_info : 0);
  596. return;
  597. }
  598. sde_enc = to_sde_encoder_virt(drm_enc);
  599. SDE_DEBUG_ENC(sde_enc, "\n");
  600. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  601. hw_res->display_type = sde_enc->disp_info.display_type;
  602. /* Query resources used by phys encs, expected to be without overlap */
  603. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  604. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  605. if (phys && phys->ops.get_hw_resources)
  606. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  607. }
  608. /*
  609. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  610. * called from atomic_check phase. Use the below API to get mode
  611. * information of the temporary conn_state passed
  612. */
  613. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  614. if (ret)
  615. SDE_ERROR("failed to get topology ret %d\n", ret);
  616. ret = sde_connector_state_get_compression_info(conn_state,
  617. hw_res->comp_info);
  618. if (ret)
  619. SDE_ERROR("failed to get compression info ret %d\n", ret);
  620. }
  621. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  622. {
  623. struct sde_encoder_virt *sde_enc = NULL;
  624. int i = 0;
  625. unsigned int num_encs;
  626. if (!drm_enc) {
  627. SDE_ERROR("invalid encoder\n");
  628. return;
  629. }
  630. sde_enc = to_sde_encoder_virt(drm_enc);
  631. SDE_DEBUG_ENC(sde_enc, "\n");
  632. num_encs = sde_enc->num_phys_encs;
  633. mutex_lock(&sde_enc->enc_lock);
  634. sde_rsc_client_destroy(sde_enc->rsc_client);
  635. for (i = 0; i < num_encs; i++) {
  636. struct sde_encoder_phys *phys;
  637. phys = sde_enc->phys_vid_encs[i];
  638. if (phys && phys->ops.destroy) {
  639. phys->ops.destroy(phys);
  640. --sde_enc->num_phys_encs;
  641. sde_enc->phys_vid_encs[i] = NULL;
  642. }
  643. phys = sde_enc->phys_cmd_encs[i];
  644. if (phys && phys->ops.destroy) {
  645. phys->ops.destroy(phys);
  646. --sde_enc->num_phys_encs;
  647. sde_enc->phys_cmd_encs[i] = NULL;
  648. }
  649. phys = sde_enc->phys_encs[i];
  650. if (phys && phys->ops.destroy) {
  651. phys->ops.destroy(phys);
  652. --sde_enc->num_phys_encs;
  653. sde_enc->phys_encs[i] = NULL;
  654. }
  655. }
  656. if (sde_enc->num_phys_encs)
  657. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  658. sde_enc->num_phys_encs);
  659. sde_enc->num_phys_encs = 0;
  660. mutex_unlock(&sde_enc->enc_lock);
  661. drm_encoder_cleanup(drm_enc);
  662. mutex_destroy(&sde_enc->enc_lock);
  663. kfree(sde_enc->input_handler);
  664. sde_enc->input_handler = NULL;
  665. kfree(sde_enc);
  666. }
  667. void sde_encoder_helper_update_intf_cfg(
  668. struct sde_encoder_phys *phys_enc)
  669. {
  670. struct sde_encoder_virt *sde_enc;
  671. struct sde_hw_intf_cfg_v1 *intf_cfg;
  672. enum sde_3d_blend_mode mode_3d;
  673. if (!phys_enc || !phys_enc->hw_pp) {
  674. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  675. return;
  676. }
  677. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  678. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  679. SDE_DEBUG_ENC(sde_enc,
  680. "intf_cfg updated for %d at idx %d\n",
  681. phys_enc->intf_idx,
  682. intf_cfg->intf_count);
  683. /* setup interface configuration */
  684. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  685. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  686. return;
  687. }
  688. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  689. if (phys_enc == sde_enc->cur_master) {
  690. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  691. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  692. else
  693. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  694. }
  695. /* configure this interface as master for split display */
  696. if (phys_enc->split_role == ENC_ROLE_MASTER)
  697. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  698. /* setup which pp blk will connect to this intf */
  699. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  700. phys_enc->hw_intf->ops.bind_pingpong_blk(
  701. phys_enc->hw_intf,
  702. true,
  703. phys_enc->hw_pp->idx);
  704. /*setup merge_3d configuration */
  705. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  706. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  707. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  708. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  709. phys_enc->hw_pp->merge_3d->idx;
  710. if (phys_enc->hw_pp->ops.setup_3d_mode)
  711. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  712. mode_3d);
  713. }
  714. void sde_encoder_helper_split_config(
  715. struct sde_encoder_phys *phys_enc,
  716. enum sde_intf interface)
  717. {
  718. struct sde_encoder_virt *sde_enc;
  719. struct split_pipe_cfg *cfg;
  720. struct sde_hw_mdp *hw_mdptop;
  721. enum sde_rm_topology_name topology;
  722. struct msm_display_info *disp_info;
  723. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  724. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  725. return;
  726. }
  727. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  728. hw_mdptop = phys_enc->hw_mdptop;
  729. disp_info = &sde_enc->disp_info;
  730. cfg = &phys_enc->hw_intf->cfg;
  731. memset(cfg, 0, sizeof(*cfg));
  732. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  733. return;
  734. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  735. cfg->split_link_en = true;
  736. /**
  737. * disable split modes since encoder will be operating in as the only
  738. * encoder, either for the entire use case in the case of, for example,
  739. * single DSI, or for this frame in the case of left/right only partial
  740. * update.
  741. */
  742. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  743. if (hw_mdptop->ops.setup_split_pipe)
  744. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  745. if (hw_mdptop->ops.setup_pp_split)
  746. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  747. return;
  748. }
  749. cfg->en = true;
  750. cfg->mode = phys_enc->intf_mode;
  751. cfg->intf = interface;
  752. if (cfg->en && phys_enc->ops.needs_single_flush &&
  753. phys_enc->ops.needs_single_flush(phys_enc))
  754. cfg->split_flush_en = true;
  755. topology = sde_connector_get_topology_name(phys_enc->connector);
  756. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  757. cfg->pp_split_slave = cfg->intf;
  758. else
  759. cfg->pp_split_slave = INTF_MAX;
  760. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  761. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  762. if (hw_mdptop->ops.setup_split_pipe)
  763. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  764. } else if (sde_enc->hw_pp[0]) {
  765. /*
  766. * slave encoder
  767. * - determine split index from master index,
  768. * assume master is first pp
  769. */
  770. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  771. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  772. cfg->pp_split_index);
  773. if (hw_mdptop->ops.setup_pp_split)
  774. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  775. }
  776. }
  777. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  778. {
  779. struct sde_encoder_virt *sde_enc;
  780. int i = 0;
  781. if (!drm_enc)
  782. return false;
  783. sde_enc = to_sde_encoder_virt(drm_enc);
  784. if (!sde_enc)
  785. return false;
  786. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  787. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  788. if (phys && phys->in_clone_mode)
  789. return true;
  790. }
  791. return false;
  792. }
  793. bool sde_encoder_is_cwb_disabling(struct drm_encoder *drm_enc,
  794. struct drm_crtc *crtc)
  795. {
  796. struct sde_encoder_virt *sde_enc;
  797. int i;
  798. if (!drm_enc)
  799. return false;
  800. sde_enc = to_sde_encoder_virt(drm_enc);
  801. if (sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL)
  802. return false;
  803. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  804. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  805. if (sde_encoder_phys_is_cwb_disabling(phys, crtc))
  806. return true;
  807. }
  808. return false;
  809. }
  810. void sde_encoder_set_clone_mode(struct drm_encoder *drm_enc,
  811. struct drm_crtc_state *crtc_state)
  812. {
  813. struct sde_encoder_virt *sde_enc;
  814. struct sde_crtc_state *sde_crtc_state;
  815. int i = 0;
  816. if (!drm_enc || !crtc_state) {
  817. SDE_DEBUG("invalid params\n");
  818. return;
  819. }
  820. sde_enc = to_sde_encoder_virt(drm_enc);
  821. sde_crtc_state = to_sde_crtc_state(crtc_state);
  822. if ((sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL) ||
  823. (!(sde_crtc_state->cwb_enc_mask & drm_encoder_mask(drm_enc))))
  824. return;
  825. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  826. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  827. if (phys) {
  828. phys->in_clone_mode = true;
  829. SDE_DEBUG("enc:%d phys state:%d\n", DRMID(drm_enc), phys->enable_state);
  830. }
  831. }
  832. sde_crtc_state->cached_cwb_enc_mask = sde_crtc_state->cwb_enc_mask;
  833. sde_crtc_state->cwb_enc_mask = 0;
  834. }
  835. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  836. struct drm_crtc_state *crtc_state,
  837. struct drm_connector_state *conn_state)
  838. {
  839. const struct drm_display_mode *mode;
  840. struct drm_display_mode *adj_mode;
  841. int i = 0;
  842. int ret = 0;
  843. mode = &crtc_state->mode;
  844. adj_mode = &crtc_state->adjusted_mode;
  845. /* perform atomic check on the first physical encoder (master) */
  846. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  847. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  848. if (phys && phys->ops.atomic_check)
  849. ret = phys->ops.atomic_check(phys, crtc_state,
  850. conn_state);
  851. else if (phys && phys->ops.mode_fixup)
  852. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  853. ret = -EINVAL;
  854. if (ret) {
  855. SDE_ERROR_ENC(sde_enc,
  856. "mode unsupported, phys idx %d\n", i);
  857. break;
  858. }
  859. }
  860. return ret;
  861. }
  862. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  863. struct drm_crtc_state *crtc_state, struct drm_connector_state *conn_state,
  864. struct sde_connector_state *sde_conn_state, struct sde_crtc_state *sde_crtc_state)
  865. {
  866. struct drm_display_mode *mode = &crtc_state->adjusted_mode;
  867. int ret = 0;
  868. if (crtc_state->mode_changed || crtc_state->active_changed) {
  869. struct sde_rect mode_roi, roi;
  870. u32 width, height;
  871. sde_crtc_get_resolution(crtc_state->crtc, crtc_state, mode, &width, &height);
  872. mode_roi.x = 0;
  873. mode_roi.y = 0;
  874. mode_roi.w = width;
  875. mode_roi.h = height;
  876. if (sde_conn_state->rois.num_rects) {
  877. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &roi);
  878. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  879. SDE_ERROR_ENC(sde_enc,
  880. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  881. roi.x, roi.y, roi.w, roi.h);
  882. ret = -EINVAL;
  883. }
  884. }
  885. if (sde_crtc_state->user_roi_list.num_rects) {
  886. sde_kms_rect_merge_rectangles(&sde_crtc_state->user_roi_list, &roi);
  887. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  888. SDE_ERROR_ENC(sde_enc,
  889. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  890. roi.x, roi.y, roi.w, roi.h);
  891. ret = -EINVAL;
  892. }
  893. }
  894. }
  895. return ret;
  896. }
  897. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  898. struct drm_crtc_state *crtc_state,
  899. struct drm_connector_state *conn_state,
  900. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  901. struct sde_connector *sde_conn,
  902. struct sde_connector_state *sde_conn_state)
  903. {
  904. int ret = 0;
  905. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  906. struct msm_sub_mode sub_mode;
  907. if (sde_conn && msm_atomic_needs_modeset(crtc_state, conn_state)) {
  908. struct msm_display_topology *topology = NULL;
  909. sub_mode.dsc_mode = sde_connector_get_property(conn_state,
  910. CONNECTOR_PROP_DSC_MODE);
  911. ret = sde_connector_get_mode_info(&sde_conn->base,
  912. adj_mode, &sub_mode, &sde_conn_state->mode_info);
  913. if (ret) {
  914. SDE_ERROR_ENC(sde_enc,
  915. "failed to get mode info, rc = %d\n", ret);
  916. return ret;
  917. }
  918. if (sde_conn_state->mode_info.comp_info.comp_type &&
  919. sde_conn_state->mode_info.comp_info.comp_ratio >=
  920. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  921. SDE_ERROR_ENC(sde_enc,
  922. "invalid compression ratio: %d\n",
  923. sde_conn_state->mode_info.comp_info.comp_ratio);
  924. ret = -EINVAL;
  925. return ret;
  926. }
  927. /* Reserve dynamic resources, indicating atomic_check phase */
  928. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  929. conn_state, true);
  930. if (ret) {
  931. if (ret != -EAGAIN)
  932. SDE_ERROR_ENC(sde_enc,
  933. "RM failed to reserve resources, rc = %d\n", ret);
  934. return ret;
  935. }
  936. /**
  937. * Update connector state with the topology selected for the
  938. * resource set validated. Reset the topology if we are
  939. * de-activating crtc.
  940. */
  941. if (crtc_state->active) {
  942. topology = &sde_conn_state->mode_info.topology;
  943. ret = sde_rm_update_topology(&sde_kms->rm,
  944. conn_state, topology);
  945. if (ret) {
  946. SDE_ERROR_ENC(sde_enc,
  947. "RM failed to update topology, rc: %d\n", ret);
  948. return ret;
  949. }
  950. }
  951. ret = sde_connector_set_blob_data(conn_state->connector,
  952. conn_state,
  953. CONNECTOR_PROP_SDE_INFO);
  954. if (ret) {
  955. SDE_ERROR_ENC(sde_enc,
  956. "connector failed to update info, rc: %d\n",
  957. ret);
  958. return ret;
  959. }
  960. }
  961. return ret;
  962. }
  963. bool sde_encoder_is_line_insertion_supported(struct drm_encoder *drm_enc)
  964. {
  965. struct sde_connector *sde_conn = NULL;
  966. struct sde_kms *sde_kms = NULL;
  967. struct drm_connector *conn = NULL;
  968. if (!drm_enc) {
  969. SDE_ERROR("invalid drm encoder\n");
  970. return false;
  971. }
  972. sde_kms = sde_encoder_get_kms(drm_enc);
  973. if (!sde_kms)
  974. return false;
  975. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  976. if (!conn || !conn->state)
  977. return false;
  978. sde_conn = to_sde_connector(conn);
  979. if (!sde_conn)
  980. return false;
  981. return sde_connector_is_line_insertion_supported(sde_conn);
  982. }
  983. static void _sde_encoder_get_qsync_fps_callback(struct drm_encoder *drm_enc,
  984. u32 *qsync_fps, struct drm_connector_state *conn_state)
  985. {
  986. struct sde_encoder_virt *sde_enc;
  987. int rc = 0;
  988. struct sde_connector *sde_conn;
  989. if (!qsync_fps)
  990. return;
  991. *qsync_fps = 0;
  992. if (!drm_enc) {
  993. SDE_ERROR("invalid drm encoder\n");
  994. return;
  995. }
  996. sde_enc = to_sde_encoder_virt(drm_enc);
  997. if (!sde_enc->cur_master) {
  998. SDE_ERROR("invalid qsync settings %d\n", !sde_enc->cur_master);
  999. return;
  1000. }
  1001. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1002. if (sde_conn->ops.get_qsync_min_fps)
  1003. rc = sde_conn->ops.get_qsync_min_fps(conn_state);
  1004. if (rc < 0) {
  1005. SDE_ERROR("invalid qsync min fps %d\n", rc);
  1006. return;
  1007. }
  1008. *qsync_fps = rc;
  1009. }
  1010. static int _sde_encoder_avr_step_check(struct sde_connector *sde_conn,
  1011. struct sde_connector_state *sde_conn_state, u32 step)
  1012. {
  1013. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(sde_conn_state->base.best_encoder);
  1014. u32 nom_fps = drm_mode_vrefresh(sde_conn_state->msm_mode.base);
  1015. u32 min_fps, req_fps = 0;
  1016. u32 vtotal = sde_conn_state->msm_mode.base->vtotal;
  1017. bool has_panel_req = sde_enc->disp_info.has_avr_step_req;
  1018. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  1019. CONNECTOR_PROP_QSYNC_MODE);
  1020. if (has_panel_req) {
  1021. if (!sde_conn->ops.get_avr_step_req) {
  1022. SDE_ERROR("unable to retrieve required step rate\n");
  1023. return -EINVAL;
  1024. }
  1025. req_fps = sde_conn->ops.get_avr_step_req(sde_conn->display, nom_fps);
  1026. /* when qsync is enabled, the step fps *must* be set to the panel requirement */
  1027. if (qsync_mode && req_fps != step) {
  1028. SDE_ERROR("invalid avr_step %u, panel requires %u at nominal %u fps\n",
  1029. step, req_fps, nom_fps);
  1030. return -EINVAL;
  1031. }
  1032. }
  1033. if (!step)
  1034. return 0;
  1035. _sde_encoder_get_qsync_fps_callback(sde_conn_state->base.best_encoder, &min_fps,
  1036. &sde_conn_state->base);
  1037. if (!min_fps || !nom_fps || step % nom_fps || step % min_fps || step < nom_fps ||
  1038. (vtotal * nom_fps) % step) {
  1039. SDE_ERROR("invalid avr_step rate! nom:%u min:%u step:%u vtotal:%u\n", nom_fps,
  1040. min_fps, step, vtotal);
  1041. return -EINVAL;
  1042. }
  1043. return 0;
  1044. }
  1045. static int _sde_encoder_atomic_check_qsync(struct sde_connector *sde_conn,
  1046. struct sde_connector_state *sde_conn_state)
  1047. {
  1048. int rc = 0;
  1049. u32 avr_step;
  1050. bool qsync_dirty, has_modeset, ept;
  1051. struct drm_connector_state *conn_state = &sde_conn_state->base;
  1052. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  1053. CONNECTOR_PROP_QSYNC_MODE);
  1054. has_modeset = sde_crtc_atomic_check_has_modeset(conn_state->state, conn_state->crtc);
  1055. qsync_dirty = msm_property_is_dirty(&sde_conn->property_info,
  1056. &sde_conn_state->property_state, CONNECTOR_PROP_QSYNC_MODE);
  1057. ept = msm_property_is_dirty(&sde_conn->property_info,
  1058. &sde_conn_state->property_state, CONNECTOR_PROP_EPT);
  1059. if (has_modeset && (qsync_dirty || ept) &&
  1060. (msm_is_mode_seamless_poms(&sde_conn_state->msm_mode) ||
  1061. msm_is_mode_seamless_dyn_clk(&sde_conn_state->msm_mode))) {
  1062. SDE_ERROR("invalid qsync update during modeset priv flag:%x\n",
  1063. sde_conn_state->msm_mode.private_flags);
  1064. return -EINVAL;
  1065. }
  1066. avr_step = sde_connector_get_property(conn_state, CONNECTOR_PROP_AVR_STEP);
  1067. if (qsync_dirty || (avr_step != sde_conn->avr_step) || (qsync_mode && has_modeset))
  1068. rc = _sde_encoder_avr_step_check(sde_conn, sde_conn_state, avr_step);
  1069. return rc;
  1070. }
  1071. static int sde_encoder_virt_atomic_check(
  1072. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  1073. struct drm_connector_state *conn_state)
  1074. {
  1075. struct sde_encoder_virt *sde_enc;
  1076. struct sde_kms *sde_kms;
  1077. const struct drm_display_mode *mode;
  1078. struct drm_display_mode *adj_mode;
  1079. struct sde_connector *sde_conn = NULL;
  1080. struct sde_connector_state *sde_conn_state = NULL;
  1081. struct sde_crtc_state *sde_crtc_state = NULL;
  1082. enum sde_rm_topology_name old_top;
  1083. enum sde_rm_topology_name top_name;
  1084. struct msm_display_info *disp_info;
  1085. int ret = 0;
  1086. if (!drm_enc || !crtc_state || !conn_state) {
  1087. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  1088. !drm_enc, !crtc_state, !conn_state);
  1089. return -EINVAL;
  1090. }
  1091. sde_enc = to_sde_encoder_virt(drm_enc);
  1092. disp_info = &sde_enc->disp_info;
  1093. SDE_DEBUG_ENC(sde_enc, "\n");
  1094. sde_kms = sde_encoder_get_kms(drm_enc);
  1095. if (!sde_kms)
  1096. return -EINVAL;
  1097. mode = &crtc_state->mode;
  1098. adj_mode = &crtc_state->adjusted_mode;
  1099. sde_conn = to_sde_connector(conn_state->connector);
  1100. sde_conn_state = to_sde_connector_state(conn_state);
  1101. sde_crtc_state = to_sde_crtc_state(crtc_state);
  1102. ret = sde_connector_set_msm_mode(conn_state, adj_mode);
  1103. if (ret)
  1104. return ret;
  1105. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  1106. crtc_state->active_changed, crtc_state->connectors_changed);
  1107. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  1108. conn_state);
  1109. if (ret)
  1110. return ret;
  1111. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  1112. conn_state, sde_conn_state, sde_crtc_state);
  1113. if (ret)
  1114. return ret;
  1115. /**
  1116. * record topology in previous atomic state to be able to handle
  1117. * topology transitions correctly.
  1118. */
  1119. old_top = sde_connector_get_property(conn_state,
  1120. CONNECTOR_PROP_TOPOLOGY_NAME);
  1121. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  1122. if (ret)
  1123. return ret;
  1124. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  1125. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  1126. if (ret)
  1127. return ret;
  1128. top_name = sde_connector_get_property(conn_state,
  1129. CONNECTOR_PROP_TOPOLOGY_NAME);
  1130. if ((disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK) && crtc_state->active) {
  1131. if ((top_name != SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) &&
  1132. (top_name != SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)) {
  1133. SDE_ERROR_ENC(sde_enc, "Splitlink check failed, top_name:%d",
  1134. top_name);
  1135. return -EINVAL;
  1136. }
  1137. }
  1138. ret = sde_connector_roi_v1_check_roi(conn_state);
  1139. if (ret) {
  1140. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  1141. ret);
  1142. return ret;
  1143. }
  1144. drm_mode_set_crtcinfo(adj_mode, 0);
  1145. ret = _sde_encoder_atomic_check_qsync(sde_conn, sde_conn_state);
  1146. SDE_EVT32(DRMID(drm_enc), adj_mode->flags,
  1147. sde_conn_state->msm_mode.private_flags,
  1148. old_top, drm_mode_vrefresh(adj_mode), adj_mode->hdisplay,
  1149. adj_mode->vdisplay, adj_mode->htotal, adj_mode->vtotal, ret);
  1150. return ret;
  1151. }
  1152. static void _sde_encoder_get_connector_roi(
  1153. struct sde_encoder_virt *sde_enc,
  1154. struct sde_rect *merged_conn_roi)
  1155. {
  1156. struct drm_connector *drm_conn;
  1157. struct sde_connector_state *c_state;
  1158. if (!sde_enc || !merged_conn_roi)
  1159. return;
  1160. drm_conn = sde_enc->phys_encs[0]->connector;
  1161. if (!drm_conn || !drm_conn->state)
  1162. return;
  1163. c_state = to_sde_connector_state(drm_conn->state);
  1164. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1165. }
  1166. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1167. {
  1168. struct sde_encoder_virt *sde_enc;
  1169. struct drm_connector *drm_conn;
  1170. struct drm_display_mode *adj_mode;
  1171. struct sde_rect roi;
  1172. if (!drm_enc) {
  1173. SDE_ERROR("invalid encoder parameter\n");
  1174. return -EINVAL;
  1175. }
  1176. sde_enc = to_sde_encoder_virt(drm_enc);
  1177. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1178. SDE_ERROR("invalid crtc parameter\n");
  1179. return -EINVAL;
  1180. }
  1181. if (!sde_enc->cur_master) {
  1182. SDE_ERROR("invalid cur_master parameter\n");
  1183. return -EINVAL;
  1184. }
  1185. adj_mode = &sde_enc->cur_master->cached_mode;
  1186. drm_conn = sde_enc->cur_master->connector;
  1187. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1188. if (sde_kms_rect_is_null(&roi)) {
  1189. roi.w = adj_mode->hdisplay;
  1190. roi.h = adj_mode->vdisplay;
  1191. }
  1192. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1193. sizeof(sde_enc->prv_conn_roi));
  1194. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1195. return 0;
  1196. }
  1197. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc, u32 vsync_source)
  1198. {
  1199. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1200. struct sde_kms *sde_kms;
  1201. struct sde_hw_mdp *hw_mdptop;
  1202. struct sde_encoder_virt *sde_enc;
  1203. int i;
  1204. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1205. if (!sde_enc) {
  1206. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1207. return;
  1208. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1209. SDE_ERROR("invalid num phys enc %d/%d\n",
  1210. sde_enc->num_phys_encs,
  1211. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1212. return;
  1213. }
  1214. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1215. if (!sde_kms) {
  1216. SDE_ERROR("invalid sde_kms\n");
  1217. return;
  1218. }
  1219. hw_mdptop = sde_kms->hw_mdp;
  1220. if (!hw_mdptop) {
  1221. SDE_ERROR("invalid mdptop\n");
  1222. return;
  1223. }
  1224. if (hw_mdptop->ops.setup_vsync_source) {
  1225. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1226. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1227. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1228. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1229. vsync_cfg.vsync_source = vsync_source;
  1230. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1231. }
  1232. }
  1233. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1234. struct msm_display_info *disp_info)
  1235. {
  1236. struct sde_encoder_phys *phys;
  1237. struct sde_connector *sde_conn;
  1238. int i;
  1239. u32 vsync_source;
  1240. if (!sde_enc || !disp_info) {
  1241. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1242. sde_enc != NULL, disp_info != NULL);
  1243. return;
  1244. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1245. SDE_ERROR("invalid num phys enc %d/%d\n",
  1246. sde_enc->num_phys_encs,
  1247. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1248. return;
  1249. }
  1250. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1251. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1252. if (disp_info->is_te_using_watchdog_timer || sde_conn->panel_dead)
  1253. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 + sde_enc->te_source;
  1254. else
  1255. vsync_source = sde_enc->te_source;
  1256. SDE_EVT32(DRMID(&sde_enc->base), vsync_source,
  1257. disp_info->is_te_using_watchdog_timer);
  1258. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1259. phys = sde_enc->phys_encs[i];
  1260. if (phys && phys->ops.setup_vsync_source)
  1261. phys->ops.setup_vsync_source(phys, vsync_source, disp_info);
  1262. }
  1263. }
  1264. }
  1265. static void sde_encoder_control_te(struct sde_encoder_virt *sde_enc, bool enable)
  1266. {
  1267. struct sde_encoder_phys *phys;
  1268. int i;
  1269. if (!sde_enc) {
  1270. SDE_ERROR("invalid sde encoder\n");
  1271. return;
  1272. }
  1273. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1274. phys = sde_enc->phys_encs[i];
  1275. if (phys && phys->ops.control_te)
  1276. phys->ops.control_te(phys, enable);
  1277. }
  1278. }
  1279. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  1280. bool watchdog_te)
  1281. {
  1282. struct sde_encoder_virt *sde_enc;
  1283. struct msm_display_info disp_info;
  1284. if (!drm_enc) {
  1285. pr_err("invalid drm encoder\n");
  1286. return -EINVAL;
  1287. }
  1288. sde_enc = to_sde_encoder_virt(drm_enc);
  1289. sde_encoder_control_te(sde_enc, false);
  1290. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1291. disp_info.is_te_using_watchdog_timer = watchdog_te;
  1292. _sde_encoder_update_vsync_source(sde_enc, &disp_info);
  1293. sde_encoder_control_te(sde_enc, true);
  1294. return 0;
  1295. }
  1296. static int _sde_encoder_rsc_client_update_vsync_wait(
  1297. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1298. int wait_vblank_crtc_id)
  1299. {
  1300. int wait_refcount = 0, ret = 0;
  1301. int pipe = -1;
  1302. int wait_count = 0;
  1303. struct drm_crtc *primary_crtc;
  1304. struct drm_crtc *crtc;
  1305. crtc = sde_enc->crtc;
  1306. if (wait_vblank_crtc_id)
  1307. wait_refcount =
  1308. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1309. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1310. SDE_EVTLOG_FUNC_ENTRY);
  1311. if (crtc->base.id != wait_vblank_crtc_id) {
  1312. primary_crtc = drm_crtc_find(drm_enc->dev,
  1313. NULL, wait_vblank_crtc_id);
  1314. if (!primary_crtc) {
  1315. SDE_ERROR_ENC(sde_enc,
  1316. "failed to find primary crtc id %d\n",
  1317. wait_vblank_crtc_id);
  1318. return -EINVAL;
  1319. }
  1320. pipe = drm_crtc_index(primary_crtc);
  1321. }
  1322. /**
  1323. * note: VBLANK is expected to be enabled at this point in
  1324. * resource control state machine if on primary CRTC
  1325. */
  1326. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1327. if (sde_rsc_client_is_state_update_complete(
  1328. sde_enc->rsc_client))
  1329. break;
  1330. if (crtc->base.id == wait_vblank_crtc_id)
  1331. ret = sde_encoder_wait_for_event(drm_enc,
  1332. MSM_ENC_VBLANK);
  1333. else
  1334. drm_wait_one_vblank(drm_enc->dev, pipe);
  1335. if (ret) {
  1336. SDE_ERROR_ENC(sde_enc,
  1337. "wait for vblank failed ret:%d\n", ret);
  1338. /**
  1339. * rsc hardware may hang without vsync. avoid rsc hang
  1340. * by generating the vsync from watchdog timer.
  1341. */
  1342. if (crtc->base.id == wait_vblank_crtc_id)
  1343. sde_encoder_helper_switch_vsync(drm_enc, true);
  1344. }
  1345. }
  1346. if (wait_count >= MAX_RSC_WAIT)
  1347. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1348. SDE_EVTLOG_ERROR);
  1349. if (wait_refcount)
  1350. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1351. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1352. SDE_EVTLOG_FUNC_EXIT);
  1353. return ret;
  1354. }
  1355. static int _sde_encoder_rsc_state_trigger(struct drm_encoder *drm_enc, enum sde_rsc_state rsc_state)
  1356. {
  1357. struct sde_encoder_virt *sde_enc;
  1358. struct msm_display_info *disp_info;
  1359. struct sde_rsc_cmd_config *rsc_config;
  1360. struct drm_crtc *crtc;
  1361. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1362. int ret;
  1363. /**
  1364. * Already checked drm_enc, sde_enc is valid in function
  1365. * _sde_encoder_update_rsc_client() which pass the parameters
  1366. * to this function.
  1367. */
  1368. sde_enc = to_sde_encoder_virt(drm_enc);
  1369. crtc = sde_enc->crtc;
  1370. disp_info = &sde_enc->disp_info;
  1371. rsc_config = &sde_enc->rsc_config;
  1372. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1373. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1374. /* update it only once */
  1375. sde_enc->rsc_state_init = true;
  1376. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1377. rsc_state, rsc_config, crtc->base.id,
  1378. &wait_vblank_crtc_id);
  1379. } else {
  1380. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1381. rsc_state, NULL, crtc->base.id,
  1382. &wait_vblank_crtc_id);
  1383. }
  1384. /**
  1385. * if RSC performed a state change that requires a VBLANK wait, it will
  1386. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1387. *
  1388. * if we are the primary display, we will need to enable and wait
  1389. * locally since we hold the commit thread
  1390. *
  1391. * if we are an external display, we must send a signal to the primary
  1392. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1393. * by the primary panel's VBLANK signals
  1394. */
  1395. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1396. if (ret) {
  1397. SDE_ERROR_ENC(sde_enc, "sde rsc client update failed ret:%d\n", ret);
  1398. } else if (wait_vblank_crtc_id != SDE_RSC_INVALID_CRTC_ID) {
  1399. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1400. sde_enc, wait_vblank_crtc_id);
  1401. }
  1402. return ret;
  1403. }
  1404. static int _sde_encoder_update_rsc_client(
  1405. struct drm_encoder *drm_enc, bool enable)
  1406. {
  1407. struct sde_encoder_virt *sde_enc;
  1408. struct drm_crtc *crtc;
  1409. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1410. struct sde_rsc_cmd_config *rsc_config;
  1411. int ret;
  1412. struct msm_display_info *disp_info;
  1413. struct msm_mode_info *mode_info;
  1414. u32 qsync_mode = 0, v_front_porch;
  1415. struct drm_display_mode *mode;
  1416. bool is_vid_mode;
  1417. struct drm_encoder *enc;
  1418. if (!drm_enc || !drm_enc->dev) {
  1419. SDE_ERROR("invalid encoder arguments\n");
  1420. return -EINVAL;
  1421. }
  1422. sde_enc = to_sde_encoder_virt(drm_enc);
  1423. mode_info = &sde_enc->mode_info;
  1424. crtc = sde_enc->crtc;
  1425. if (!sde_enc->crtc) {
  1426. SDE_ERROR("invalid crtc parameter\n");
  1427. return -EINVAL;
  1428. }
  1429. disp_info = &sde_enc->disp_info;
  1430. rsc_config = &sde_enc->rsc_config;
  1431. if (!sde_enc->rsc_client) {
  1432. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1433. return 0;
  1434. }
  1435. /**
  1436. * only primary command mode panel without Qsync can request CMD state.
  1437. * all other panels/displays can request for VID state including
  1438. * secondary command mode panel.
  1439. * Clone mode encoder can request CLK STATE only.
  1440. */
  1441. if (sde_enc->cur_master) {
  1442. qsync_mode = sde_connector_get_qsync_mode(
  1443. sde_enc->cur_master->connector);
  1444. sde_enc->autorefresh_solver_disable =
  1445. _sde_encoder_is_autorefresh_enabled(sde_enc) ? true : false;
  1446. }
  1447. /* left primary encoder keep vote */
  1448. if (sde_encoder_in_clone_mode(drm_enc)) {
  1449. SDE_EVT32(rsc_state, SDE_EVTLOG_FUNC_CASE1);
  1450. return 0;
  1451. }
  1452. if ((disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1453. (disp_info->display_type && qsync_mode) ||
  1454. sde_enc->autorefresh_solver_disable || mode_info->disable_rsc_solver)
  1455. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1456. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1457. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1458. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1459. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1460. drm_for_each_encoder(enc, drm_enc->dev) {
  1461. if (enc->base.id != drm_enc->base.id &&
  1462. sde_encoder_in_cont_splash(enc))
  1463. rsc_state = SDE_RSC_CLK_STATE;
  1464. }
  1465. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1466. MSM_DISPLAY_VIDEO_MODE);
  1467. mode = &sde_enc->crtc->state->mode;
  1468. v_front_porch = mode->vsync_start - mode->vdisplay;
  1469. /* compare specific items and reconfigure the rsc */
  1470. if ((rsc_config->fps != mode_info->frame_rate) ||
  1471. (rsc_config->vtotal != mode_info->vtotal) ||
  1472. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1473. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1474. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1475. rsc_config->fps = mode_info->frame_rate;
  1476. rsc_config->vtotal = mode_info->vtotal;
  1477. rsc_config->prefill_lines = mode_info->prefill_lines;
  1478. rsc_config->jitter_numer = mode_info->jitter_numer;
  1479. rsc_config->jitter_denom = mode_info->jitter_denom;
  1480. sde_enc->rsc_state_init = false;
  1481. }
  1482. SDE_EVT32(DRMID(drm_enc), rsc_state, qsync_mode,
  1483. rsc_config->fps, sde_enc->rsc_state_init);
  1484. ret = _sde_encoder_rsc_state_trigger(drm_enc, rsc_state);
  1485. return ret;
  1486. }
  1487. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1488. {
  1489. struct sde_encoder_virt *sde_enc;
  1490. int i;
  1491. if (!drm_enc) {
  1492. SDE_ERROR("invalid encoder\n");
  1493. return;
  1494. }
  1495. sde_enc = to_sde_encoder_virt(drm_enc);
  1496. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1497. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1498. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1499. if (phys && phys->ops.irq_control)
  1500. phys->ops.irq_control(phys, enable);
  1501. if (phys && phys->ops.dynamic_irq_control)
  1502. phys->ops.dynamic_irq_control(phys, enable);
  1503. }
  1504. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1505. }
  1506. /* keep track of the userspace vblank during modeset */
  1507. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1508. u32 sw_event)
  1509. {
  1510. struct sde_encoder_virt *sde_enc;
  1511. bool enable;
  1512. int i;
  1513. if (!drm_enc) {
  1514. SDE_ERROR("invalid encoder\n");
  1515. return;
  1516. }
  1517. sde_enc = to_sde_encoder_virt(drm_enc);
  1518. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1519. sw_event, sde_enc->vblank_enabled);
  1520. /* nothing to do if vblank not enabled by userspace */
  1521. if (!sde_enc->vblank_enabled)
  1522. return;
  1523. /* disable vblank on pre_modeset */
  1524. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1525. enable = false;
  1526. /* enable vblank on post_modeset */
  1527. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1528. enable = true;
  1529. else
  1530. return;
  1531. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1532. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1533. if (phys && phys->ops.control_vblank_irq)
  1534. phys->ops.control_vblank_irq(phys, enable);
  1535. }
  1536. }
  1537. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1538. {
  1539. struct sde_encoder_virt *sde_enc;
  1540. if (!drm_enc)
  1541. return NULL;
  1542. sde_enc = to_sde_encoder_virt(drm_enc);
  1543. return sde_enc->rsc_client;
  1544. }
  1545. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1546. bool enable)
  1547. {
  1548. struct sde_kms *sde_kms;
  1549. struct sde_encoder_virt *sde_enc;
  1550. int rc;
  1551. sde_enc = to_sde_encoder_virt(drm_enc);
  1552. sde_kms = sde_encoder_get_kms(drm_enc);
  1553. if (!sde_kms)
  1554. return -EINVAL;
  1555. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1556. SDE_EVT32(DRMID(drm_enc), enable);
  1557. if (!sde_enc->cur_master) {
  1558. SDE_ERROR("encoder master not set\n");
  1559. return -EINVAL;
  1560. }
  1561. if (enable) {
  1562. /* enable SDE core clks */
  1563. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  1564. if (rc < 0) {
  1565. SDE_ERROR("failed to enable power resource %d\n", rc);
  1566. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1567. return rc;
  1568. }
  1569. sde_enc->elevated_ahb_vote = true;
  1570. /* enable DSI clks */
  1571. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1572. true);
  1573. if (rc) {
  1574. SDE_ERROR("failed to enable clk control %d\n", rc);
  1575. pm_runtime_put_sync(drm_enc->dev->dev);
  1576. return rc;
  1577. }
  1578. /* enable all the irq */
  1579. sde_encoder_irq_control(drm_enc, true);
  1580. _sde_encoder_pm_qos_add_request(drm_enc);
  1581. } else {
  1582. _sde_encoder_pm_qos_remove_request(drm_enc);
  1583. /* disable all the irq */
  1584. sde_encoder_irq_control(drm_enc, false);
  1585. /* disable DSI clks */
  1586. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1587. /* disable SDE core clks */
  1588. pm_runtime_put_sync(drm_enc->dev->dev);
  1589. }
  1590. return 0;
  1591. }
  1592. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1593. bool enable, u32 frame_count)
  1594. {
  1595. struct sde_encoder_virt *sde_enc;
  1596. int i;
  1597. if (!drm_enc) {
  1598. SDE_ERROR("invalid encoder\n");
  1599. return;
  1600. }
  1601. sde_enc = to_sde_encoder_virt(drm_enc);
  1602. if (!sde_enc->misr_reconfigure)
  1603. return;
  1604. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1605. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1606. if (!phys || !phys->ops.setup_misr)
  1607. continue;
  1608. phys->ops.setup_misr(phys, enable, frame_count);
  1609. }
  1610. sde_enc->misr_reconfigure = false;
  1611. }
  1612. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1613. unsigned int type, unsigned int code, int value)
  1614. {
  1615. struct drm_encoder *drm_enc = NULL;
  1616. struct sde_encoder_virt *sde_enc = NULL;
  1617. struct msm_drm_thread *disp_thread = NULL;
  1618. struct msm_drm_private *priv = NULL;
  1619. if (!handle || !handle->handler || !handle->handler->private) {
  1620. SDE_ERROR("invalid encoder for the input event\n");
  1621. return;
  1622. }
  1623. drm_enc = (struct drm_encoder *)handle->handler->private;
  1624. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1625. SDE_ERROR("invalid parameters\n");
  1626. return;
  1627. }
  1628. priv = drm_enc->dev->dev_private;
  1629. sde_enc = to_sde_encoder_virt(drm_enc);
  1630. if (!sde_enc->crtc || (sde_enc->crtc->index
  1631. >= ARRAY_SIZE(priv->disp_thread))) {
  1632. SDE_DEBUG_ENC(sde_enc,
  1633. "invalid cached CRTC: %d or crtc index: %d\n",
  1634. sde_enc->crtc == NULL,
  1635. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1636. return;
  1637. }
  1638. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1639. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1640. kthread_queue_work(&disp_thread->worker,
  1641. &sde_enc->input_event_work);
  1642. }
  1643. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1644. {
  1645. struct sde_encoder_virt *sde_enc;
  1646. if (!drm_enc) {
  1647. SDE_ERROR("invalid encoder\n");
  1648. return;
  1649. }
  1650. sde_enc = to_sde_encoder_virt(drm_enc);
  1651. /* return early if there is no state change */
  1652. if (sde_enc->idle_pc_enabled == enable)
  1653. return;
  1654. sde_enc->idle_pc_enabled = enable;
  1655. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1656. SDE_EVT32(sde_enc->idle_pc_enabled);
  1657. }
  1658. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1659. u32 sw_event)
  1660. {
  1661. struct drm_encoder *drm_enc = &sde_enc->base;
  1662. struct msm_drm_private *priv;
  1663. unsigned int lp, idle_pc_duration;
  1664. struct msm_drm_thread *disp_thread;
  1665. /* return early if called from esd thread */
  1666. if (sde_enc->delay_kickoff)
  1667. return;
  1668. /* set idle timeout based on master connector's lp value */
  1669. if (sde_enc->cur_master)
  1670. lp = sde_connector_get_lp(
  1671. sde_enc->cur_master->connector);
  1672. else
  1673. lp = SDE_MODE_DPMS_ON;
  1674. if ((lp == SDE_MODE_DPMS_LP1) || (lp == SDE_MODE_DPMS_LP2))
  1675. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1676. else
  1677. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1678. priv = drm_enc->dev->dev_private;
  1679. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1680. kthread_mod_delayed_work(
  1681. &disp_thread->worker,
  1682. &sde_enc->delayed_off_work,
  1683. msecs_to_jiffies(idle_pc_duration));
  1684. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1685. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1686. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1687. sw_event);
  1688. }
  1689. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1690. u32 sw_event)
  1691. {
  1692. if (kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work))
  1693. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1694. sw_event);
  1695. }
  1696. void sde_encoder_cancel_delayed_work(struct drm_encoder *encoder)
  1697. {
  1698. struct sde_encoder_virt *sde_enc;
  1699. if (!encoder)
  1700. return;
  1701. sde_enc = to_sde_encoder_virt(encoder);
  1702. _sde_encoder_rc_cancel_delayed(sde_enc, 0);
  1703. }
  1704. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1705. u32 sw_event)
  1706. {
  1707. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1708. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1709. else
  1710. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1711. }
  1712. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1713. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1714. {
  1715. int ret = 0;
  1716. mutex_lock(&sde_enc->rc_lock);
  1717. /* return if the resource control is already in ON state */
  1718. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1719. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1720. sw_event);
  1721. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1722. SDE_EVTLOG_FUNC_CASE1);
  1723. goto end;
  1724. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1725. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1726. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1727. sw_event, sde_enc->rc_state);
  1728. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1729. SDE_EVTLOG_ERROR);
  1730. goto end;
  1731. }
  1732. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1733. sde_encoder_irq_control(drm_enc, true);
  1734. _sde_encoder_pm_qos_add_request(drm_enc);
  1735. } else {
  1736. /* enable all the clks and resources */
  1737. ret = _sde_encoder_resource_control_helper(drm_enc,
  1738. true);
  1739. if (ret) {
  1740. SDE_ERROR_ENC(sde_enc,
  1741. "sw_event:%d, rc in state %d\n",
  1742. sw_event, sde_enc->rc_state);
  1743. SDE_EVT32(DRMID(drm_enc), sw_event,
  1744. sde_enc->rc_state,
  1745. SDE_EVTLOG_ERROR);
  1746. goto end;
  1747. }
  1748. _sde_encoder_update_rsc_client(drm_enc, true);
  1749. }
  1750. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1751. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1752. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1753. end:
  1754. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1755. mutex_unlock(&sde_enc->rc_lock);
  1756. return ret;
  1757. }
  1758. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1759. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1760. {
  1761. /* cancel delayed off work, if any */
  1762. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1763. mutex_lock(&sde_enc->rc_lock);
  1764. if (is_vid_mode &&
  1765. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1766. sde_encoder_irq_control(drm_enc, true);
  1767. }
  1768. /* skip if is already OFF or IDLE, resources are off already */
  1769. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1770. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1771. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1772. sw_event, sde_enc->rc_state);
  1773. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1774. SDE_EVTLOG_FUNC_CASE3);
  1775. goto end;
  1776. }
  1777. /**
  1778. * IRQs are still enabled currently, which allows wait for
  1779. * VBLANK which RSC may require to correctly transition to OFF
  1780. */
  1781. _sde_encoder_update_rsc_client(drm_enc, false);
  1782. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1783. SDE_ENC_RC_STATE_PRE_OFF,
  1784. SDE_EVTLOG_FUNC_CASE3);
  1785. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1786. end:
  1787. mutex_unlock(&sde_enc->rc_lock);
  1788. return 0;
  1789. }
  1790. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1791. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1792. {
  1793. int ret = 0;
  1794. mutex_lock(&sde_enc->rc_lock);
  1795. /* return if the resource control is already in OFF state */
  1796. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1797. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1798. sw_event);
  1799. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1800. SDE_EVTLOG_FUNC_CASE4);
  1801. goto end;
  1802. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1803. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1804. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1805. sw_event, sde_enc->rc_state);
  1806. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1807. SDE_EVTLOG_ERROR);
  1808. ret = -EINVAL;
  1809. goto end;
  1810. }
  1811. /**
  1812. * expect to arrive here only if in either idle state or pre-off
  1813. * and in IDLE state the resources are already disabled
  1814. */
  1815. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1816. _sde_encoder_resource_control_helper(drm_enc, false);
  1817. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1818. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1819. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1820. end:
  1821. mutex_unlock(&sde_enc->rc_lock);
  1822. return ret;
  1823. }
  1824. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1825. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1826. {
  1827. int ret = 0;
  1828. mutex_lock(&sde_enc->rc_lock);
  1829. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1830. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1831. sw_event);
  1832. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1833. SDE_EVTLOG_FUNC_CASE5);
  1834. goto end;
  1835. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1836. /* enable all the clks and resources */
  1837. ret = _sde_encoder_resource_control_helper(drm_enc,
  1838. true);
  1839. if (ret) {
  1840. SDE_ERROR_ENC(sde_enc,
  1841. "sw_event:%d, rc in state %d\n",
  1842. sw_event, sde_enc->rc_state);
  1843. SDE_EVT32(DRMID(drm_enc), sw_event,
  1844. sde_enc->rc_state,
  1845. SDE_EVTLOG_ERROR);
  1846. goto end;
  1847. }
  1848. _sde_encoder_update_rsc_client(drm_enc, true);
  1849. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1850. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1851. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1852. }
  1853. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1854. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1855. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1856. _sde_encoder_pm_qos_remove_request(drm_enc);
  1857. end:
  1858. mutex_unlock(&sde_enc->rc_lock);
  1859. return ret;
  1860. }
  1861. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1862. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1863. {
  1864. int ret = 0;
  1865. mutex_lock(&sde_enc->rc_lock);
  1866. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1867. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1868. sw_event);
  1869. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1870. SDE_EVTLOG_FUNC_CASE5);
  1871. goto end;
  1872. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1873. SDE_ERROR_ENC(sde_enc,
  1874. "sw_event:%d, rc:%d !MODESET state\n",
  1875. sw_event, sde_enc->rc_state);
  1876. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1877. SDE_EVTLOG_ERROR);
  1878. ret = -EINVAL;
  1879. goto end;
  1880. }
  1881. /* toggle te bit to update vsync source for sim cmd mode panels */
  1882. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)
  1883. && sde_enc->disp_info.is_te_using_watchdog_timer) {
  1884. sde_encoder_control_te(sde_enc, false);
  1885. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  1886. sde_encoder_control_te(sde_enc, true);
  1887. }
  1888. _sde_encoder_update_rsc_client(drm_enc, true);
  1889. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1890. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1891. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1892. _sde_encoder_pm_qos_add_request(drm_enc);
  1893. end:
  1894. mutex_unlock(&sde_enc->rc_lock);
  1895. return ret;
  1896. }
  1897. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1898. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1899. {
  1900. struct msm_drm_private *priv;
  1901. struct sde_kms *sde_kms;
  1902. struct drm_crtc *crtc = drm_enc->crtc;
  1903. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1904. struct sde_connector *sde_conn;
  1905. int crtc_id = 0;
  1906. priv = drm_enc->dev->dev_private;
  1907. sde_kms = to_sde_kms(priv->kms);
  1908. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1909. mutex_lock(&sde_enc->rc_lock);
  1910. if (sde_conn->panel_dead) {
  1911. SDE_DEBUG_ENC(sde_enc, "skip idle. Panel in dead state\n");
  1912. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1913. goto end;
  1914. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1915. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1916. sw_event, sde_enc->rc_state);
  1917. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1918. goto end;
  1919. } else if (sde_crtc_frame_pending(sde_enc->crtc) ||
  1920. sde_crtc->kickoff_in_progress) {
  1921. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1922. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1923. sde_crtc_frame_pending(sde_enc->crtc), SDE_EVTLOG_ERROR);
  1924. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1925. goto end;
  1926. }
  1927. crtc_id = drm_crtc_index(crtc);
  1928. if (is_vid_mode) {
  1929. sde_encoder_irq_control(drm_enc, false);
  1930. _sde_encoder_pm_qos_remove_request(drm_enc);
  1931. } else {
  1932. if (priv->event_thread[crtc_id].thread)
  1933. kthread_flush_worker(&priv->event_thread[crtc_id].worker);
  1934. /* disable all the clks and resources */
  1935. _sde_encoder_update_rsc_client(drm_enc, false);
  1936. _sde_encoder_resource_control_helper(drm_enc, false);
  1937. if (!sde_kms->perf.bw_vote_mode)
  1938. memset(&sde_crtc->cur_perf, 0,
  1939. sizeof(struct sde_core_perf_params));
  1940. }
  1941. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1942. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1943. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1944. end:
  1945. mutex_unlock(&sde_enc->rc_lock);
  1946. return 0;
  1947. }
  1948. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1949. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1950. struct msm_drm_private *priv, bool is_vid_mode)
  1951. {
  1952. bool autorefresh_enabled = false;
  1953. struct msm_drm_thread *disp_thread;
  1954. int ret = 0;
  1955. if (!sde_enc->crtc ||
  1956. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1957. SDE_DEBUG_ENC(sde_enc,
  1958. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1959. sde_enc->crtc == NULL,
  1960. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1961. sw_event);
  1962. return -EINVAL;
  1963. }
  1964. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1965. mutex_lock(&sde_enc->rc_lock);
  1966. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1967. if (sde_enc->cur_master &&
  1968. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1969. autorefresh_enabled =
  1970. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1971. sde_enc->cur_master);
  1972. if (autorefresh_enabled) {
  1973. SDE_DEBUG_ENC(sde_enc,
  1974. "not handling early wakeup since auto refresh is enabled\n");
  1975. goto end;
  1976. }
  1977. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1978. kthread_mod_delayed_work(&disp_thread->worker,
  1979. &sde_enc->delayed_off_work,
  1980. msecs_to_jiffies(
  1981. IDLE_POWERCOLLAPSE_DURATION));
  1982. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1983. /* enable all the clks and resources */
  1984. ret = _sde_encoder_resource_control_helper(drm_enc,
  1985. true);
  1986. if (ret) {
  1987. SDE_ERROR_ENC(sde_enc,
  1988. "sw_event:%d, rc in state %d\n",
  1989. sw_event, sde_enc->rc_state);
  1990. SDE_EVT32(DRMID(drm_enc), sw_event,
  1991. sde_enc->rc_state,
  1992. SDE_EVTLOG_ERROR);
  1993. goto end;
  1994. }
  1995. _sde_encoder_update_rsc_client(drm_enc, true);
  1996. /*
  1997. * In some cases, commit comes with slight delay
  1998. * (> 80 ms)after early wake up, prevent clock switch
  1999. * off to avoid jank in next update. So, increase the
  2000. * command mode idle timeout sufficiently to prevent
  2001. * such case.
  2002. */
  2003. kthread_mod_delayed_work(&disp_thread->worker,
  2004. &sde_enc->delayed_off_work,
  2005. msecs_to_jiffies(
  2006. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  2007. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2008. }
  2009. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2010. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  2011. end:
  2012. mutex_unlock(&sde_enc->rc_lock);
  2013. return ret;
  2014. }
  2015. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  2016. u32 sw_event)
  2017. {
  2018. struct sde_encoder_virt *sde_enc;
  2019. struct msm_drm_private *priv;
  2020. int ret = 0;
  2021. bool is_vid_mode = false;
  2022. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2023. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  2024. sw_event);
  2025. return -EINVAL;
  2026. }
  2027. sde_enc = to_sde_encoder_virt(drm_enc);
  2028. priv = drm_enc->dev->dev_private;
  2029. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  2030. is_vid_mode = true;
  2031. /*
  2032. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  2033. * events and return early for other events (ie wb display).
  2034. */
  2035. if (!sde_enc->idle_pc_enabled &&
  2036. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  2037. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  2038. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  2039. sw_event != SDE_ENC_RC_EVENT_STOP &&
  2040. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  2041. return 0;
  2042. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  2043. sw_event, sde_enc->idle_pc_enabled);
  2044. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2045. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  2046. switch (sw_event) {
  2047. case SDE_ENC_RC_EVENT_KICKOFF:
  2048. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  2049. is_vid_mode);
  2050. break;
  2051. case SDE_ENC_RC_EVENT_PRE_STOP:
  2052. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  2053. is_vid_mode);
  2054. break;
  2055. case SDE_ENC_RC_EVENT_STOP:
  2056. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  2057. break;
  2058. case SDE_ENC_RC_EVENT_PRE_MODESET:
  2059. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  2060. break;
  2061. case SDE_ENC_RC_EVENT_POST_MODESET:
  2062. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  2063. break;
  2064. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  2065. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  2066. is_vid_mode);
  2067. break;
  2068. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  2069. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  2070. priv, is_vid_mode);
  2071. break;
  2072. default:
  2073. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  2074. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  2075. break;
  2076. }
  2077. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2078. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  2079. return ret;
  2080. }
  2081. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  2082. enum sde_intf_mode intf_mode, struct msm_display_mode *adj_mode)
  2083. {
  2084. int i = 0;
  2085. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2086. bool poms_to_vid = msm_is_mode_seamless_poms_to_vid(adj_mode);
  2087. bool poms_to_cmd = msm_is_mode_seamless_poms_to_cmd(adj_mode);
  2088. if (poms_to_vid)
  2089. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  2090. else if (poms_to_cmd)
  2091. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  2092. _sde_encoder_update_rsc_client(drm_enc, true);
  2093. if (intf_mode == INTF_MODE_CMD && poms_to_vid) {
  2094. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2095. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  2096. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  2097. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  2098. SDE_EVTLOG_FUNC_CASE1);
  2099. } else if (intf_mode == INTF_MODE_VIDEO && poms_to_cmd) {
  2100. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2101. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  2102. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  2103. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  2104. SDE_EVTLOG_FUNC_CASE2);
  2105. }
  2106. }
  2107. struct drm_connector *sde_encoder_get_connector(
  2108. struct drm_device *dev, struct drm_encoder *drm_enc)
  2109. {
  2110. struct drm_connector_list_iter conn_iter;
  2111. struct drm_connector *conn = NULL, *conn_search;
  2112. drm_connector_list_iter_begin(dev, &conn_iter);
  2113. drm_for_each_connector_iter(conn_search, &conn_iter) {
  2114. if (conn_search->encoder == drm_enc) {
  2115. conn = conn_search;
  2116. break;
  2117. }
  2118. }
  2119. drm_connector_list_iter_end(&conn_iter);
  2120. return conn;
  2121. }
  2122. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  2123. {
  2124. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2125. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2126. struct sde_rm_hw_iter pp_iter, qdss_iter;
  2127. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  2128. struct sde_rm_hw_request request_hw;
  2129. int i, j;
  2130. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  2131. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2132. sde_enc->hw_pp[i] = NULL;
  2133. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  2134. break;
  2135. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  2136. }
  2137. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2138. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2139. if (phys) {
  2140. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  2141. SDE_HW_BLK_QDSS);
  2142. for (j = 0; j < QDSS_MAX; j++) {
  2143. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  2144. phys->hw_qdss = to_sde_hw_qdss(qdss_iter.hw);
  2145. break;
  2146. }
  2147. }
  2148. }
  2149. }
  2150. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  2151. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2152. sde_enc->hw_dsc[i] = NULL;
  2153. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  2154. continue;
  2155. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  2156. }
  2157. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  2158. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2159. sde_enc->hw_vdc[i] = NULL;
  2160. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  2161. continue;
  2162. sde_enc->hw_vdc[i] = to_sde_hw_vdc(vdc_iter.hw);
  2163. }
  2164. /* Get PP for DSC configuration */
  2165. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2166. struct sde_hw_pingpong *pp = NULL;
  2167. unsigned long features = 0;
  2168. if (!sde_enc->hw_dsc[i])
  2169. continue;
  2170. request_hw.id = sde_enc->hw_dsc[i]->idx;
  2171. request_hw.type = SDE_HW_BLK_PINGPONG;
  2172. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2173. break;
  2174. pp = to_sde_hw_pingpong(request_hw.hw);
  2175. features = pp->ops.get_hw_caps(pp);
  2176. if (test_bit(SDE_PINGPONG_DSC, &features))
  2177. sde_enc->hw_dsc_pp[i] = pp;
  2178. else
  2179. sde_enc->hw_dsc_pp[i] = NULL;
  2180. }
  2181. }
  2182. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  2183. struct drm_display_mode *adj_mode, struct msm_display_mode *msm_mode, bool pre_modeset)
  2184. {
  2185. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2186. enum sde_intf_mode intf_mode;
  2187. struct drm_display_mode *old_adj_mode = NULL;
  2188. int ret;
  2189. bool is_cmd_mode = false, res_switch = false;
  2190. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2191. is_cmd_mode = true;
  2192. if (pre_modeset) {
  2193. if (sde_enc->cur_master)
  2194. old_adj_mode = &sde_enc->cur_master->cached_mode;
  2195. if (old_adj_mode && is_cmd_mode)
  2196. res_switch = !drm_mode_match(old_adj_mode, adj_mode,
  2197. DRM_MODE_MATCH_TIMINGS);
  2198. if ((res_switch && sde_enc->disp_info.is_te_using_watchdog_timer) ||
  2199. sde_encoder_is_cwb_disabling(drm_enc, drm_enc->crtc)) {
  2200. /*
  2201. * add tx wait for sim panel to avoid wd timer getting
  2202. * updated in middle of frame to avoid early vsync
  2203. */
  2204. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2205. if (ret && ret != -EWOULDBLOCK) {
  2206. SDE_ERROR_ENC(sde_enc, "wait for idle failed %d\n", ret);
  2207. SDE_EVT32(DRMID(drm_enc), ret, SDE_EVTLOG_ERROR);
  2208. return ret;
  2209. }
  2210. }
  2211. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2212. if (msm_is_mode_seamless_dms(msm_mode) ||
  2213. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2214. is_cmd_mode)) {
  2215. /* restore resource state before releasing them */
  2216. ret = sde_encoder_resource_control(drm_enc,
  2217. SDE_ENC_RC_EVENT_PRE_MODESET);
  2218. if (ret) {
  2219. SDE_ERROR_ENC(sde_enc,
  2220. "sde resource control failed: %d\n",
  2221. ret);
  2222. return ret;
  2223. }
  2224. /*
  2225. * Disable dce before switching the mode and after pre-
  2226. * modeset to guarantee previous kickoff has finished.
  2227. */
  2228. sde_encoder_dce_disable(sde_enc);
  2229. } else if (msm_is_mode_seamless_poms(msm_mode)) {
  2230. _sde_encoder_modeset_helper_locked(drm_enc,
  2231. SDE_ENC_RC_EVENT_PRE_MODESET);
  2232. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  2233. msm_mode);
  2234. }
  2235. } else {
  2236. if (msm_is_mode_seamless_dms(msm_mode) ||
  2237. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2238. is_cmd_mode))
  2239. sde_encoder_resource_control(&sde_enc->base,
  2240. SDE_ENC_RC_EVENT_POST_MODESET);
  2241. else if (msm_is_mode_seamless_poms(msm_mode))
  2242. _sde_encoder_modeset_helper_locked(drm_enc,
  2243. SDE_ENC_RC_EVENT_POST_MODESET);
  2244. }
  2245. return 0;
  2246. }
  2247. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2248. struct drm_display_mode *mode,
  2249. struct drm_display_mode *adj_mode)
  2250. {
  2251. struct sde_encoder_virt *sde_enc;
  2252. struct sde_kms *sde_kms;
  2253. struct drm_connector *conn;
  2254. struct drm_crtc_state *crtc_state;
  2255. struct sde_crtc_state *sde_crtc_state;
  2256. struct sde_connector_state *c_state;
  2257. struct msm_display_mode *msm_mode;
  2258. struct sde_crtc *sde_crtc;
  2259. int i = 0, ret;
  2260. int num_lm, num_intf, num_pp_per_intf;
  2261. if (!drm_enc) {
  2262. SDE_ERROR("invalid encoder\n");
  2263. return;
  2264. }
  2265. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2266. SDE_ERROR("power resource is not enabled\n");
  2267. return;
  2268. }
  2269. sde_kms = sde_encoder_get_kms(drm_enc);
  2270. if (!sde_kms)
  2271. return;
  2272. sde_enc = to_sde_encoder_virt(drm_enc);
  2273. SDE_DEBUG_ENC(sde_enc, "\n");
  2274. SDE_EVT32(DRMID(drm_enc));
  2275. /*
  2276. * cache the crtc in sde_enc on enable for duration of use case
  2277. * for correctly servicing asynchronous irq events and timers
  2278. */
  2279. if (!drm_enc->crtc) {
  2280. SDE_ERROR("invalid crtc\n");
  2281. return;
  2282. }
  2283. sde_enc->crtc = drm_enc->crtc;
  2284. sde_crtc = to_sde_crtc(drm_enc->crtc);
  2285. crtc_state = sde_crtc->base.state;
  2286. sde_crtc_state = to_sde_crtc_state(crtc_state);
  2287. if (!((sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_VIRTUAL) &&
  2288. ((sde_crtc_state->cached_cwb_enc_mask & drm_encoder_mask(drm_enc)))))
  2289. sde_crtc_set_qos_dirty(drm_enc->crtc);
  2290. /* get and store the mode_info */
  2291. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  2292. if (!conn) {
  2293. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2294. return;
  2295. } else if (!conn->state) {
  2296. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2297. return;
  2298. }
  2299. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  2300. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  2301. c_state = to_sde_connector_state(conn->state);
  2302. if (!c_state) {
  2303. SDE_ERROR_ENC(sde_enc, "could not get connector state");
  2304. return;
  2305. }
  2306. /* cancel delayed off work, if any */
  2307. kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work);
  2308. /* release resources before seamless mode change */
  2309. msm_mode = &c_state->msm_mode;
  2310. ret = sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, true);
  2311. if (ret)
  2312. return;
  2313. if ((sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_VIRTUAL) &&
  2314. ((sde_crtc_state->cached_cwb_enc_mask & drm_encoder_mask(drm_enc)))) {
  2315. SDE_EVT32(DRMID(drm_enc), sde_crtc_state->cwb_enc_mask,
  2316. sde_crtc_state->cached_cwb_enc_mask);
  2317. sde_crtc_state->cwb_enc_mask = sde_crtc_state->cached_cwb_enc_mask;
  2318. sde_encoder_set_clone_mode(drm_enc, crtc_state);
  2319. }
  2320. /* reserve dynamic resources now, indicating non test-only */
  2321. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state, conn->state, false);
  2322. if (ret) {
  2323. SDE_ERROR_ENC(sde_enc, "failed to reserve hw resources, %d\n", ret);
  2324. return;
  2325. }
  2326. /* assign the reserved HW blocks to this encoder */
  2327. _sde_encoder_virt_populate_hw_res(drm_enc);
  2328. /* determine left HW PP block to map to INTF */
  2329. num_lm = sde_enc->mode_info.topology.num_lm;
  2330. num_intf = sde_enc->mode_info.topology.num_intf;
  2331. num_pp_per_intf = num_lm / num_intf;
  2332. if (!num_pp_per_intf)
  2333. num_pp_per_intf = 1;
  2334. /* perform mode_set on phys_encs */
  2335. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2336. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2337. if (phys) {
  2338. if (!sde_enc->hw_pp[i * num_pp_per_intf]) {
  2339. SDE_ERROR_ENC(sde_enc, "invalid phys %d pp_per_intf %d",
  2340. i, num_pp_per_intf);
  2341. return;
  2342. }
  2343. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  2344. phys->connector = conn;
  2345. if (phys->ops.mode_set)
  2346. phys->ops.mode_set(phys, mode, adj_mode,
  2347. &sde_crtc->reinit_crtc_mixers);
  2348. }
  2349. }
  2350. /* update resources after seamless mode change */
  2351. sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, false);
  2352. }
  2353. void sde_encoder_idle_pc_enter(struct drm_encoder *drm_enc)
  2354. {
  2355. struct sde_encoder_virt *sde_enc = NULL;
  2356. if (!drm_enc) {
  2357. SDE_ERROR("invalid encoder\n");
  2358. return;
  2359. }
  2360. sde_enc = to_sde_encoder_virt(drm_enc);
  2361. /*
  2362. * disable the vsync source after updating the
  2363. * rsc state. rsc state update might have vsync wait
  2364. * and vsync source must be disabled after it.
  2365. * It will avoid generating any vsync from this point
  2366. * till mode-2 entry. It is SW workaround for HW
  2367. * limitation and should not be removed without
  2368. * checking the updated design.
  2369. */
  2370. sde_encoder_control_te(sde_enc, false);
  2371. if (sde_enc->cur_master && sde_enc->cur_master->ops.idle_pc_cache_display_status)
  2372. sde_enc->cur_master->ops.idle_pc_cache_display_status(sde_enc->cur_master);
  2373. }
  2374. static int _sde_encoder_input_connect(struct input_handler *handler,
  2375. struct input_dev *dev, const struct input_device_id *id)
  2376. {
  2377. struct input_handle *handle;
  2378. int rc = 0;
  2379. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2380. if (!handle)
  2381. return -ENOMEM;
  2382. handle->dev = dev;
  2383. handle->handler = handler;
  2384. handle->name = handler->name;
  2385. rc = input_register_handle(handle);
  2386. if (rc) {
  2387. pr_err("failed to register input handle\n");
  2388. goto error;
  2389. }
  2390. rc = input_open_device(handle);
  2391. if (rc) {
  2392. pr_err("failed to open input device\n");
  2393. goto error_unregister;
  2394. }
  2395. return 0;
  2396. error_unregister:
  2397. input_unregister_handle(handle);
  2398. error:
  2399. kfree(handle);
  2400. return rc;
  2401. }
  2402. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2403. {
  2404. input_close_device(handle);
  2405. input_unregister_handle(handle);
  2406. kfree(handle);
  2407. }
  2408. /**
  2409. * Structure for specifying event parameters on which to receive callbacks.
  2410. * This structure will trigger a callback in case of a touch event (specified by
  2411. * EV_ABS) where there is a change in X and Y coordinates,
  2412. */
  2413. static const struct input_device_id sde_input_ids[] = {
  2414. {
  2415. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2416. .evbit = { BIT_MASK(EV_ABS) },
  2417. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2418. BIT_MASK(ABS_MT_POSITION_X) |
  2419. BIT_MASK(ABS_MT_POSITION_Y) },
  2420. },
  2421. { },
  2422. };
  2423. static void _sde_encoder_input_handler_register(
  2424. struct drm_encoder *drm_enc)
  2425. {
  2426. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2427. int rc;
  2428. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2429. !sde_enc->input_event_enabled)
  2430. return;
  2431. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2432. sde_enc->input_handler->private = sde_enc;
  2433. /* register input handler if not already registered */
  2434. rc = input_register_handler(sde_enc->input_handler);
  2435. if (rc) {
  2436. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2437. rc);
  2438. kfree(sde_enc->input_handler);
  2439. }
  2440. }
  2441. }
  2442. static void _sde_encoder_input_handler_unregister(
  2443. struct drm_encoder *drm_enc)
  2444. {
  2445. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2446. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2447. !sde_enc->input_event_enabled)
  2448. return;
  2449. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2450. input_unregister_handler(sde_enc->input_handler);
  2451. sde_enc->input_handler->private = NULL;
  2452. }
  2453. }
  2454. static int _sde_encoder_input_handler(
  2455. struct sde_encoder_virt *sde_enc)
  2456. {
  2457. struct input_handler *input_handler = NULL;
  2458. int rc = 0;
  2459. if (sde_enc->input_handler) {
  2460. SDE_ERROR_ENC(sde_enc,
  2461. "input_handle is active. unexpected\n");
  2462. return -EINVAL;
  2463. }
  2464. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2465. if (!input_handler)
  2466. return -ENOMEM;
  2467. input_handler->event = sde_encoder_input_event_handler;
  2468. input_handler->connect = _sde_encoder_input_connect;
  2469. input_handler->disconnect = _sde_encoder_input_disconnect;
  2470. input_handler->name = "sde";
  2471. input_handler->id_table = sde_input_ids;
  2472. sde_enc->input_handler = input_handler;
  2473. return rc;
  2474. }
  2475. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2476. {
  2477. struct sde_encoder_virt *sde_enc = NULL;
  2478. struct sde_kms *sde_kms;
  2479. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2480. SDE_ERROR("invalid parameters\n");
  2481. return;
  2482. }
  2483. sde_kms = sde_encoder_get_kms(drm_enc);
  2484. if (!sde_kms)
  2485. return;
  2486. sde_enc = to_sde_encoder_virt(drm_enc);
  2487. if (!sde_enc || !sde_enc->cur_master) {
  2488. SDE_DEBUG("invalid sde encoder/master\n");
  2489. return;
  2490. }
  2491. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2492. sde_enc->cur_master->hw_mdptop &&
  2493. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2494. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2495. sde_enc->cur_master->hw_mdptop);
  2496. if (sde_enc->cur_master->hw_mdptop &&
  2497. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc &&
  2498. !sde_in_trusted_vm(sde_kms))
  2499. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2500. sde_enc->cur_master->hw_mdptop,
  2501. sde_kms->catalog);
  2502. if (sde_enc->cur_master->hw_ctl &&
  2503. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2504. !sde_enc->cur_master->cont_splash_enabled)
  2505. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2506. sde_enc->cur_master->hw_ctl,
  2507. &sde_enc->cur_master->intf_cfg_v1);
  2508. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2509. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2510. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2511. _sde_encoder_control_fal10_veto(drm_enc, true);
  2512. }
  2513. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2514. {
  2515. struct sde_kms *sde_kms;
  2516. void *dither_cfg = NULL;
  2517. int ret = 0, i = 0;
  2518. size_t len = 0;
  2519. enum sde_rm_topology_name topology;
  2520. struct drm_encoder *drm_enc;
  2521. struct msm_display_dsc_info *dsc = NULL;
  2522. struct sde_encoder_virt *sde_enc;
  2523. struct sde_hw_pingpong *hw_pp;
  2524. u32 bpp, bpc;
  2525. int num_lm;
  2526. if (!phys || !phys->connector || !phys->hw_pp ||
  2527. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2528. return;
  2529. sde_kms = sde_encoder_get_kms(phys->parent);
  2530. if (!sde_kms)
  2531. return;
  2532. topology = sde_connector_get_topology_name(phys->connector);
  2533. if ((topology == SDE_RM_TOPOLOGY_NONE) ||
  2534. ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2535. (phys->split_role == ENC_ROLE_SLAVE)))
  2536. return;
  2537. drm_enc = phys->parent;
  2538. sde_enc = to_sde_encoder_virt(drm_enc);
  2539. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2540. bpc = dsc->config.bits_per_component;
  2541. bpp = dsc->config.bits_per_pixel;
  2542. /* disable dither for 10 bpp or 10bpc dsc config */
  2543. if (bpp == 10 || bpc == 10) {
  2544. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2545. return;
  2546. }
  2547. ret = sde_connector_get_dither_cfg(phys->connector,
  2548. phys->connector->state, &dither_cfg,
  2549. &len, sde_enc->idle_pc_restore);
  2550. /* skip reg writes when return values are invalid or no data */
  2551. if (ret && ret == -ENODATA)
  2552. return;
  2553. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2554. for (i = 0; i < num_lm; i++) {
  2555. hw_pp = sde_enc->hw_pp[i];
  2556. phys->hw_pp->ops.setup_dither(hw_pp,
  2557. dither_cfg, len);
  2558. }
  2559. }
  2560. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2561. {
  2562. struct sde_encoder_virt *sde_enc = NULL;
  2563. int i;
  2564. if (!drm_enc) {
  2565. SDE_ERROR("invalid encoder\n");
  2566. return;
  2567. }
  2568. sde_enc = to_sde_encoder_virt(drm_enc);
  2569. if (!sde_enc->cur_master) {
  2570. SDE_DEBUG("virt encoder has no master\n");
  2571. return;
  2572. }
  2573. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2574. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2575. sde_enc->idle_pc_restore = true;
  2576. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2577. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2578. if (!phys)
  2579. continue;
  2580. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2581. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2582. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2583. phys->ops.restore(phys);
  2584. _sde_encoder_setup_dither(phys);
  2585. }
  2586. if (sde_enc->cur_master->ops.restore)
  2587. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2588. _sde_encoder_virt_enable_helper(drm_enc);
  2589. sde_encoder_control_te(sde_enc, true);
  2590. /*
  2591. * During IPC misr ctl register is reset.
  2592. * Need to reconfigure misr after every IPC.
  2593. */
  2594. if (atomic_read(&sde_enc->misr_enable))
  2595. sde_enc->misr_reconfigure = true;
  2596. }
  2597. static void sde_encoder_populate_encoder_phys(struct drm_encoder *drm_enc,
  2598. struct sde_encoder_virt *sde_enc, struct msm_display_mode *msm_mode)
  2599. {
  2600. struct msm_compression_info *comp_info = &sde_enc->mode_info.comp_info;
  2601. struct msm_display_info *disp_info = &sde_enc->disp_info;
  2602. int i;
  2603. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2604. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2605. if (!phys)
  2606. continue;
  2607. phys->comp_type = comp_info->comp_type;
  2608. phys->comp_ratio = comp_info->comp_ratio;
  2609. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2610. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2611. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2612. phys->dsc_extra_pclk_cycle_cnt =
  2613. comp_info->dsc_info.pclk_per_line;
  2614. phys->dsc_extra_disp_width =
  2615. comp_info->dsc_info.extra_width;
  2616. phys->dce_bytes_per_line =
  2617. comp_info->dsc_info.bytes_per_pkt *
  2618. comp_info->dsc_info.pkt_per_line;
  2619. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2620. phys->dce_bytes_per_line =
  2621. comp_info->vdc_info.bytes_per_pkt *
  2622. comp_info->vdc_info.pkt_per_line;
  2623. }
  2624. if (phys != sde_enc->cur_master) {
  2625. /**
  2626. * on DMS request, the encoder will be enabled
  2627. * already. Invoke restore to reconfigure the
  2628. * new mode.
  2629. */
  2630. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2631. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2632. phys->ops.restore)
  2633. phys->ops.restore(phys);
  2634. else if (phys->ops.enable)
  2635. phys->ops.enable(phys);
  2636. }
  2637. if (atomic_read(&sde_enc->misr_enable) && phys->ops.setup_misr &&
  2638. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2639. phys->ops.setup_misr(phys, true,
  2640. sde_enc->misr_frame_count);
  2641. }
  2642. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2643. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2644. sde_enc->cur_master->ops.restore)
  2645. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2646. else if (sde_enc->cur_master->ops.enable)
  2647. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2648. }
  2649. static void sde_encoder_off_work(struct kthread_work *work)
  2650. {
  2651. struct sde_encoder_virt *sde_enc = container_of(work,
  2652. struct sde_encoder_virt, delayed_off_work.work);
  2653. struct drm_encoder *drm_enc;
  2654. if (!sde_enc) {
  2655. SDE_ERROR("invalid sde encoder\n");
  2656. return;
  2657. }
  2658. drm_enc = &sde_enc->base;
  2659. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2660. sde_encoder_idle_request(drm_enc);
  2661. SDE_ATRACE_END("sde_encoder_off_work");
  2662. }
  2663. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2664. {
  2665. struct sde_encoder_virt *sde_enc = NULL;
  2666. bool has_master_enc = false;
  2667. int i, ret = 0;
  2668. struct sde_connector_state *c_state;
  2669. struct drm_display_mode *cur_mode = NULL;
  2670. struct msm_display_mode *msm_mode;
  2671. if (!drm_enc || !drm_enc->crtc) {
  2672. SDE_ERROR("invalid encoder\n");
  2673. return;
  2674. }
  2675. sde_enc = to_sde_encoder_virt(drm_enc);
  2676. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2677. SDE_ERROR("power resource is not enabled\n");
  2678. return;
  2679. }
  2680. if (!sde_enc->crtc)
  2681. sde_enc->crtc = drm_enc->crtc;
  2682. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2683. SDE_DEBUG_ENC(sde_enc, "\n");
  2684. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2685. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2686. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2687. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2688. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2689. sde_enc->cur_master = phys;
  2690. has_master_enc = true;
  2691. break;
  2692. }
  2693. }
  2694. if (!has_master_enc) {
  2695. sde_enc->cur_master = NULL;
  2696. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2697. return;
  2698. }
  2699. _sde_encoder_input_handler_register(drm_enc);
  2700. c_state = to_sde_connector_state(sde_enc->cur_master->connector->state);
  2701. if (!c_state) {
  2702. SDE_ERROR("invalid connector state\n");
  2703. return;
  2704. }
  2705. msm_mode = &c_state->msm_mode;
  2706. if ((drm_enc->crtc->state->connectors_changed &&
  2707. sde_encoder_in_clone_mode(drm_enc)) ||
  2708. !(msm_is_mode_seamless_vrr(msm_mode)
  2709. || msm_is_mode_seamless_dms(msm_mode)
  2710. || msm_is_mode_seamless_dyn_clk(msm_mode)))
  2711. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2712. sde_encoder_off_work);
  2713. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2714. if (ret) {
  2715. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2716. ret);
  2717. return;
  2718. }
  2719. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2720. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2721. /* turn off vsync_in to update tear check configuration */
  2722. sde_encoder_control_te(sde_enc, false);
  2723. sde_encoder_populate_encoder_phys(drm_enc, sde_enc, msm_mode);
  2724. _sde_encoder_virt_enable_helper(drm_enc);
  2725. sde_encoder_control_te(sde_enc, true);
  2726. }
  2727. void sde_encoder_virt_reset(struct drm_encoder *drm_enc)
  2728. {
  2729. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2730. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2731. int i = 0;
  2732. _sde_encoder_control_fal10_veto(drm_enc, false);
  2733. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2734. if (sde_enc->phys_encs[i]) {
  2735. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2736. sde_enc->phys_encs[i]->connector = NULL;
  2737. sde_enc->phys_encs[i]->hw_ctl = NULL;
  2738. }
  2739. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2740. }
  2741. sde_enc->cur_master = NULL;
  2742. /*
  2743. * clear the cached crtc in sde_enc on use case finish, after all the
  2744. * outstanding events and timers have been completed
  2745. */
  2746. sde_enc->crtc = NULL;
  2747. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2748. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2749. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2750. }
  2751. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2752. {
  2753. struct sde_encoder_virt *sde_enc = NULL;
  2754. struct sde_connector *sde_conn;
  2755. struct sde_kms *sde_kms;
  2756. enum sde_intf_mode intf_mode;
  2757. int ret, i = 0;
  2758. if (!drm_enc) {
  2759. SDE_ERROR("invalid encoder\n");
  2760. return;
  2761. } else if (!drm_enc->dev) {
  2762. SDE_ERROR("invalid dev\n");
  2763. return;
  2764. } else if (!drm_enc->dev->dev_private) {
  2765. SDE_ERROR("invalid dev_private\n");
  2766. return;
  2767. }
  2768. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2769. SDE_ERROR("power resource is not enabled\n");
  2770. return;
  2771. }
  2772. sde_enc = to_sde_encoder_virt(drm_enc);
  2773. if (!sde_enc->cur_master) {
  2774. SDE_ERROR("Invalid cur_master\n");
  2775. return;
  2776. }
  2777. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  2778. SDE_DEBUG_ENC(sde_enc, "\n");
  2779. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2780. if (!sde_kms)
  2781. return;
  2782. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2783. SDE_EVT32(DRMID(drm_enc));
  2784. if (!sde_encoder_in_clone_mode(drm_enc)) {
  2785. /* disable autorefresh */
  2786. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2787. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2788. if (phys && phys->ops.disable_autorefresh)
  2789. phys->ops.disable_autorefresh(phys);
  2790. }
  2791. /* wait for idle */
  2792. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2793. }
  2794. _sde_encoder_input_handler_unregister(drm_enc);
  2795. flush_delayed_work(&sde_conn->status_work);
  2796. /*
  2797. * For primary command mode and video mode encoders, execute the
  2798. * resource control pre-stop operations before the physical encoders
  2799. * are disabled, to allow the rsc to transition its states properly.
  2800. *
  2801. * For other encoder types, rsc should not be enabled until after
  2802. * they have been fully disabled, so delay the pre-stop operations
  2803. * until after the physical disable calls have returned.
  2804. */
  2805. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2806. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2807. sde_encoder_resource_control(drm_enc,
  2808. SDE_ENC_RC_EVENT_PRE_STOP);
  2809. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2810. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2811. if (phys && phys->ops.disable)
  2812. phys->ops.disable(phys);
  2813. }
  2814. } else {
  2815. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2816. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2817. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2818. if (phys && phys->ops.disable)
  2819. phys->ops.disable(phys);
  2820. }
  2821. sde_encoder_resource_control(drm_enc,
  2822. SDE_ENC_RC_EVENT_PRE_STOP);
  2823. }
  2824. /*
  2825. * disable dce after the transfer is complete (for command mode)
  2826. * and after physical encoder is disabled, to make sure timing
  2827. * engine is already disabled (for video mode).
  2828. */
  2829. if (!sde_in_trusted_vm(sde_kms))
  2830. sde_encoder_dce_disable(sde_enc);
  2831. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2832. /* reset connector topology name property */
  2833. if (sde_enc->cur_master && sde_enc->cur_master->connector &&
  2834. sde_enc->crtc && sde_enc->crtc->state->active_changed) {
  2835. ret = sde_rm_update_topology(&sde_kms->rm,
  2836. sde_enc->cur_master->connector->state, NULL);
  2837. if (ret) {
  2838. SDE_ERROR_ENC(sde_enc, "RM failed to update topology, rc: %d\n", ret);
  2839. return;
  2840. }
  2841. }
  2842. if (!sde_encoder_in_clone_mode(drm_enc))
  2843. sde_encoder_virt_reset(drm_enc);
  2844. }
  2845. static void _trigger_encoder_hw_fences_override(struct sde_kms *sde_kms, struct sde_hw_ctl *ctl)
  2846. {
  2847. /* trigger hw-fences override signal */
  2848. if (sde_kms && sde_kms->catalog->hw_fence_rev && ctl->ops.hw_fence_trigger_sw_override)
  2849. ctl->ops.hw_fence_trigger_sw_override(ctl);
  2850. }
  2851. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2852. struct sde_encoder_phys_wb *wb_enc)
  2853. {
  2854. struct sde_encoder_virt *sde_enc;
  2855. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2856. struct sde_ctl_flush_cfg cfg;
  2857. struct sde_hw_dsc *hw_dsc = NULL;
  2858. int i;
  2859. ctl->ops.reset(ctl);
  2860. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2861. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2862. if (wb_enc) {
  2863. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2864. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2865. false, phys_enc->hw_pp->idx);
  2866. if (ctl->ops.update_bitmask)
  2867. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_WB,
  2868. wb_enc->hw_wb->idx, true);
  2869. }
  2870. } else {
  2871. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2872. if (sde_enc->phys_encs[i] && phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2873. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2874. sde_enc->phys_encs[i]->hw_intf, false,
  2875. sde_enc->phys_encs[i]->hw_pp->idx);
  2876. if (ctl->ops.update_bitmask)
  2877. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_INTF,
  2878. sde_enc->phys_encs[i]->hw_intf->idx, true);
  2879. }
  2880. }
  2881. }
  2882. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2883. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2884. if (ctl->ops.update_bitmask && phys_enc->hw_pp->merge_3d)
  2885. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_MERGE_3D,
  2886. phys_enc->hw_pp->merge_3d->idx, true);
  2887. }
  2888. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2889. phys_enc->hw_pp) {
  2890. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2891. false, phys_enc->hw_pp->idx);
  2892. if (ctl->ops.update_bitmask)
  2893. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_CDM,
  2894. phys_enc->hw_cdm->idx, true);
  2895. }
  2896. if (phys_enc->hw_dnsc_blur && phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk &&
  2897. phys_enc->hw_pp) {
  2898. phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk(phys_enc->hw_dnsc_blur,
  2899. false, phys_enc->hw_pp->idx, phys_enc->in_clone_mode);
  2900. if (ctl->ops.update_dnsc_blur_bitmask)
  2901. ctl->ops.update_dnsc_blur_bitmask(ctl, phys_enc->hw_dnsc_blur->idx, true);
  2902. }
  2903. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2904. ctl->ops.reset_post_disable)
  2905. ctl->ops.reset_post_disable(ctl, &phys_enc->intf_cfg_v1,
  2906. phys_enc->hw_pp->merge_3d ?
  2907. phys_enc->hw_pp->merge_3d->idx : 0);
  2908. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2909. hw_dsc = sde_enc->hw_dsc[i];
  2910. if (hw_dsc && hw_dsc->ops.bind_pingpong_blk) {
  2911. hw_dsc->ops.bind_pingpong_blk(hw_dsc, false, PINGPONG_MAX);
  2912. if (ctl->ops.update_bitmask)
  2913. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_DSC, hw_dsc->idx, true);
  2914. }
  2915. }
  2916. _trigger_encoder_hw_fences_override(phys_enc->sde_kms, ctl);
  2917. sde_crtc_disable_cp_features(sde_enc->base.crtc);
  2918. ctl->ops.get_pending_flush(ctl, &cfg);
  2919. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2920. ctl->ops.trigger_flush(ctl);
  2921. ctl->ops.trigger_start(ctl);
  2922. ctl->ops.clear_pending_flush(ctl);
  2923. }
  2924. void sde_encoder_helper_phys_reset(struct sde_encoder_phys *phys_enc)
  2925. {
  2926. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2927. struct sde_ctl_flush_cfg cfg;
  2928. ctl->ops.reset(ctl);
  2929. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2930. ctl->ops.get_pending_flush(ctl, &cfg);
  2931. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2932. ctl->ops.trigger_flush(ctl);
  2933. ctl->ops.trigger_start(ctl);
  2934. }
  2935. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2936. enum sde_intf_type type, u32 controller_id)
  2937. {
  2938. int i = 0;
  2939. for (i = 0; i < catalog->intf_count; i++) {
  2940. if (catalog->intf[i].type == type
  2941. && catalog->intf[i].controller_id == controller_id) {
  2942. return catalog->intf[i].id;
  2943. }
  2944. }
  2945. return INTF_MAX;
  2946. }
  2947. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2948. enum sde_intf_type type, u32 controller_id)
  2949. {
  2950. if (controller_id < catalog->wb_count)
  2951. return catalog->wb[controller_id].id;
  2952. return WB_MAX;
  2953. }
  2954. void sde_encoder_hw_fence_status(struct sde_kms *sde_kms,
  2955. struct drm_crtc *crtc, struct sde_hw_ctl *hw_ctl)
  2956. {
  2957. u64 start_timestamp, end_timestamp;
  2958. if (!sde_kms || !hw_ctl || !sde_kms->hw_mdp) {
  2959. SDE_ERROR("invalid inputs\n");
  2960. return;
  2961. }
  2962. if ((sde_kms->debugfs_hw_fence & SDE_INPUT_HW_FENCE_TIMESTAMP)
  2963. && sde_kms->hw_mdp->ops.hw_fence_input_status) {
  2964. sde_kms->hw_mdp->ops.hw_fence_input_status(sde_kms->hw_mdp,
  2965. &start_timestamp, &end_timestamp);
  2966. trace_sde_hw_fence_status(crtc->base.id, "input",
  2967. start_timestamp, end_timestamp);
  2968. }
  2969. if ((sde_kms->debugfs_hw_fence & SDE_OUTPUT_HW_FENCE_TIMESTAMP)
  2970. && hw_ctl->ops.hw_fence_output_status) {
  2971. hw_ctl->ops.hw_fence_output_status(hw_ctl,
  2972. &start_timestamp, &end_timestamp);
  2973. trace_sde_hw_fence_status(crtc->base.id, "output",
  2974. start_timestamp, end_timestamp);
  2975. }
  2976. }
  2977. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2978. struct drm_crtc *crtc)
  2979. {
  2980. struct sde_hw_uidle *uidle;
  2981. struct sde_uidle_cntr cntr;
  2982. struct sde_uidle_status status;
  2983. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2984. pr_err("invalid params %d %d\n",
  2985. !sde_kms, !crtc);
  2986. return;
  2987. }
  2988. /* check if perf counters are enabled and setup */
  2989. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2990. return;
  2991. uidle = sde_kms->hw_uidle;
  2992. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2993. && uidle->ops.uidle_get_status) {
  2994. uidle->ops.uidle_get_status(uidle, &status);
  2995. trace_sde_perf_uidle_status(
  2996. crtc->base.id,
  2997. status.uidle_danger_status_0,
  2998. status.uidle_danger_status_1,
  2999. status.uidle_safe_status_0,
  3000. status.uidle_safe_status_1,
  3001. status.uidle_idle_status_0,
  3002. status.uidle_idle_status_1,
  3003. status.uidle_fal_status_0,
  3004. status.uidle_fal_status_1,
  3005. status.uidle_status,
  3006. status.uidle_en_fal10);
  3007. }
  3008. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  3009. && uidle->ops.uidle_get_cntr) {
  3010. uidle->ops.uidle_get_cntr(uidle, &cntr);
  3011. trace_sde_perf_uidle_cntr(
  3012. crtc->base.id,
  3013. cntr.fal1_gate_cntr,
  3014. cntr.fal10_gate_cntr,
  3015. cntr.fal_wait_gate_cntr,
  3016. cntr.fal1_num_transitions_cntr,
  3017. cntr.fal10_num_transitions_cntr,
  3018. cntr.min_gate_cntr,
  3019. cntr.max_gate_cntr);
  3020. }
  3021. }
  3022. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  3023. struct sde_encoder_phys *phy_enc)
  3024. {
  3025. struct sde_encoder_virt *sde_enc = NULL;
  3026. unsigned long lock_flags;
  3027. ktime_t ts = 0;
  3028. if (!drm_enc || !phy_enc || !phy_enc->sde_kms)
  3029. return;
  3030. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  3031. sde_enc = to_sde_encoder_virt(drm_enc);
  3032. /*
  3033. * calculate accurate vsync timestamp when available
  3034. * set current time otherwise
  3035. */
  3036. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, phy_enc->sde_kms->catalog->features))
  3037. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  3038. if (!ts)
  3039. ts = ktime_get();
  3040. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3041. phy_enc->last_vsync_timestamp = ts;
  3042. atomic_inc(&phy_enc->vsync_cnt);
  3043. if (sde_enc->crtc_vblank_cb)
  3044. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data, ts);
  3045. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3046. if (phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  3047. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  3048. if (phy_enc->sde_kms->debugfs_hw_fence)
  3049. sde_encoder_hw_fence_status(phy_enc->sde_kms, sde_enc->crtc, phy_enc->hw_ctl);
  3050. SDE_EVT32(DRMID(drm_enc), ktime_to_us(ts), atomic_read(&phy_enc->vsync_cnt));
  3051. SDE_ATRACE_END("encoder_vblank_callback");
  3052. }
  3053. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  3054. struct sde_encoder_phys *phy_enc)
  3055. {
  3056. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3057. if (!phy_enc)
  3058. return;
  3059. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  3060. atomic_inc(&phy_enc->underrun_cnt);
  3061. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  3062. if (sde_enc->cur_master &&
  3063. sde_enc->cur_master->ops.get_underrun_line_count)
  3064. sde_enc->cur_master->ops.get_underrun_line_count(
  3065. sde_enc->cur_master);
  3066. trace_sde_encoder_underrun(DRMID(drm_enc),
  3067. atomic_read(&phy_enc->underrun_cnt));
  3068. if (phy_enc->sde_kms &&
  3069. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  3070. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  3071. SDE_DBG_CTRL("stop_ftrace");
  3072. SDE_DBG_CTRL("panic_underrun");
  3073. SDE_ATRACE_END("encoder_underrun_callback");
  3074. }
  3075. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  3076. void (*vbl_cb)(void *, ktime_t), void *vbl_data)
  3077. {
  3078. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3079. unsigned long lock_flags;
  3080. bool enable;
  3081. int i;
  3082. enable = vbl_cb ? true : false;
  3083. if (!drm_enc) {
  3084. SDE_ERROR("invalid encoder\n");
  3085. return;
  3086. }
  3087. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  3088. SDE_EVT32(DRMID(drm_enc), enable);
  3089. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3090. sde_enc->crtc_vblank_cb = vbl_cb;
  3091. sde_enc->crtc_vblank_cb_data = vbl_data;
  3092. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3093. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3094. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3095. if (phys && phys->ops.control_vblank_irq)
  3096. phys->ops.control_vblank_irq(phys, enable);
  3097. }
  3098. sde_enc->vblank_enabled = enable;
  3099. }
  3100. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  3101. void (*frame_event_cb)(void *, u32 event, ktime_t ts),
  3102. struct drm_crtc *crtc)
  3103. {
  3104. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3105. unsigned long lock_flags;
  3106. bool enable;
  3107. enable = frame_event_cb ? true : false;
  3108. if (!drm_enc) {
  3109. SDE_ERROR("invalid encoder\n");
  3110. return;
  3111. }
  3112. SDE_DEBUG_ENC(sde_enc, "\n");
  3113. SDE_EVT32(DRMID(drm_enc), enable, 0);
  3114. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3115. sde_enc->crtc_frame_event_cb = frame_event_cb;
  3116. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  3117. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3118. }
  3119. static void sde_encoder_frame_done_callback(
  3120. struct drm_encoder *drm_enc,
  3121. struct sde_encoder_phys *ready_phys, u32 event)
  3122. {
  3123. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3124. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3125. unsigned int i;
  3126. bool trigger = true;
  3127. bool is_cmd_mode = false;
  3128. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3129. ktime_t ts = 0;
  3130. if (!sde_kms || !sde_enc->cur_master) {
  3131. SDE_ERROR("invalid param: sde_kms %pK, cur_master %pK\n",
  3132. sde_kms, sde_enc->cur_master);
  3133. return;
  3134. }
  3135. sde_enc->crtc_frame_event_cb_data.connector =
  3136. sde_enc->cur_master->connector;
  3137. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  3138. is_cmd_mode = true;
  3139. /* get precise vsync timestamp for retire fence, if precise vsync timestamp is enabled */
  3140. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, sde_kms->catalog->features) &&
  3141. (event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  3142. (!(event & (SDE_ENCODER_FRAME_EVENT_ERROR | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD))))
  3143. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  3144. /*
  3145. * get current ktime for other events and when precise timestamp is not
  3146. * available for retire-fence
  3147. */
  3148. if (!ts)
  3149. ts = ktime_get();
  3150. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  3151. | SDE_ENCODER_FRAME_EVENT_ERROR
  3152. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode
  3153. && !sde_encoder_check_ctl_done_support(drm_enc)) {
  3154. if (ready_phys->connector)
  3155. topology = sde_connector_get_topology_name(
  3156. ready_phys->connector);
  3157. /* One of the physical encoders has become idle */
  3158. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3159. if (sde_enc->phys_encs[i] == ready_phys) {
  3160. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  3161. atomic_read(&sde_enc->frame_done_cnt[i]));
  3162. if (!atomic_add_unless(
  3163. &sde_enc->frame_done_cnt[i], 1, 2)) {
  3164. SDE_EVT32(DRMID(drm_enc), event,
  3165. ready_phys->intf_idx,
  3166. SDE_EVTLOG_ERROR);
  3167. SDE_ERROR_ENC(sde_enc,
  3168. "intf idx:%d, event:%d\n",
  3169. ready_phys->intf_idx, event);
  3170. return;
  3171. }
  3172. }
  3173. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  3174. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  3175. trigger = false;
  3176. }
  3177. if (trigger) {
  3178. if (sde_enc->crtc_frame_event_cb)
  3179. sde_enc->crtc_frame_event_cb(
  3180. &sde_enc->crtc_frame_event_cb_data, event, ts);
  3181. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3182. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  3183. -1, 0);
  3184. }
  3185. } else if (sde_enc->crtc_frame_event_cb) {
  3186. sde_enc->crtc_frame_event_cb(&sde_enc->crtc_frame_event_cb_data, event, ts);
  3187. }
  3188. }
  3189. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  3190. {
  3191. struct sde_encoder_virt *sde_enc;
  3192. if (!drm_enc) {
  3193. SDE_ERROR("invalid drm encoder\n");
  3194. return -EINVAL;
  3195. }
  3196. sde_enc = to_sde_encoder_virt(drm_enc);
  3197. sde_encoder_resource_control(&sde_enc->base,
  3198. SDE_ENC_RC_EVENT_ENTER_IDLE);
  3199. return 0;
  3200. }
  3201. /**
  3202. * _sde_encoder_update_retire_txq - update tx queue for a retire hw fence
  3203. * phys: Pointer to physical encoder structure
  3204. *
  3205. */
  3206. static inline void _sde_encoder_update_retire_txq(struct sde_encoder_phys *phys,
  3207. struct sde_kms *sde_kms)
  3208. {
  3209. struct sde_connector *c_conn;
  3210. int line_count;
  3211. c_conn = to_sde_connector(phys->connector);
  3212. if (!c_conn) {
  3213. SDE_ERROR("invalid connector");
  3214. return;
  3215. }
  3216. line_count = sde_connector_get_property(phys->connector->state,
  3217. CONNECTOR_PROP_EARLY_FENCE_LINE);
  3218. if (c_conn->hwfence_wb_retire_fences_enable)
  3219. sde_fence_update_hw_fences_txq(c_conn->retire_fence, false, line_count,
  3220. sde_kms->debugfs_hw_fence);
  3221. }
  3222. /**
  3223. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  3224. * drm_enc: Pointer to drm encoder structure
  3225. * phys: Pointer to physical encoder structure
  3226. * extra_flush: Additional bit mask to include in flush trigger
  3227. * config_changed: if true new config is applied, avoid increment of retire
  3228. * count if false
  3229. */
  3230. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  3231. struct sde_encoder_phys *phys,
  3232. struct sde_ctl_flush_cfg *extra_flush,
  3233. bool config_changed)
  3234. {
  3235. struct sde_hw_ctl *ctl;
  3236. unsigned long lock_flags;
  3237. struct sde_encoder_virt *sde_enc;
  3238. int pend_ret_fence_cnt;
  3239. struct sde_connector *c_conn;
  3240. if (!drm_enc || !phys) {
  3241. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  3242. !drm_enc, !phys);
  3243. return;
  3244. }
  3245. sde_enc = to_sde_encoder_virt(drm_enc);
  3246. c_conn = to_sde_connector(phys->connector);
  3247. if (!phys->hw_pp) {
  3248. SDE_ERROR("invalid pingpong hw\n");
  3249. return;
  3250. }
  3251. ctl = phys->hw_ctl;
  3252. if (!ctl || !phys->ops.trigger_flush) {
  3253. SDE_ERROR("missing ctl/trigger cb\n");
  3254. return;
  3255. }
  3256. if (phys->split_role == ENC_ROLE_SKIP) {
  3257. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  3258. "skip flush pp%d ctl%d\n",
  3259. phys->hw_pp->idx - PINGPONG_0,
  3260. ctl->idx - CTL_0);
  3261. return;
  3262. }
  3263. /* update pending counts and trigger kickoff ctl flush atomically */
  3264. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3265. if (phys->ops.is_master && phys->ops.is_master(phys) && config_changed) {
  3266. atomic_inc(&phys->pending_retire_fence_cnt);
  3267. atomic_inc(&phys->pending_ctl_start_cnt);
  3268. }
  3269. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  3270. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  3271. ctl->ops.update_bitmask) {
  3272. /* perform peripheral flush on every frame update for dp dsc */
  3273. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  3274. phys->comp_ratio && c_conn->ops.update_pps)
  3275. c_conn->ops.update_pps(phys->connector, NULL, c_conn->display);
  3276. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH, phys->hw_intf->idx, 1);
  3277. }
  3278. if ((extra_flush && extra_flush->pending_flush_mask)
  3279. && ctl->ops.update_pending_flush)
  3280. ctl->ops.update_pending_flush(ctl, extra_flush);
  3281. phys->ops.trigger_flush(phys);
  3282. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3283. if (ctl->ops.get_pending_flush) {
  3284. struct sde_ctl_flush_cfg pending_flush = {0,};
  3285. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3286. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3287. ctl->idx - CTL_0,
  3288. pending_flush.pending_flush_mask,
  3289. pend_ret_fence_cnt);
  3290. } else {
  3291. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3292. ctl->idx - CTL_0,
  3293. pend_ret_fence_cnt);
  3294. }
  3295. }
  3296. /**
  3297. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3298. * phys: Pointer to physical encoder structure
  3299. */
  3300. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3301. {
  3302. struct sde_hw_ctl *ctl;
  3303. struct sde_encoder_virt *sde_enc;
  3304. if (!phys) {
  3305. SDE_ERROR("invalid argument(s)\n");
  3306. return;
  3307. }
  3308. if (!phys->hw_pp) {
  3309. SDE_ERROR("invalid pingpong hw\n");
  3310. return;
  3311. }
  3312. if (!phys->parent) {
  3313. SDE_ERROR("invalid parent\n");
  3314. return;
  3315. }
  3316. /* avoid ctrl start for encoder in clone mode */
  3317. if (phys->in_clone_mode)
  3318. return;
  3319. ctl = phys->hw_ctl;
  3320. sde_enc = to_sde_encoder_virt(phys->parent);
  3321. if (phys->split_role == ENC_ROLE_SKIP) {
  3322. SDE_DEBUG_ENC(sde_enc,
  3323. "skip start pp%d ctl%d\n",
  3324. phys->hw_pp->idx - PINGPONG_0,
  3325. ctl->idx - CTL_0);
  3326. return;
  3327. }
  3328. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3329. phys->ops.trigger_start(phys);
  3330. }
  3331. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3332. {
  3333. struct sde_hw_ctl *ctl;
  3334. if (!phys_enc) {
  3335. SDE_ERROR("invalid encoder\n");
  3336. return;
  3337. }
  3338. ctl = phys_enc->hw_ctl;
  3339. if (ctl && ctl->ops.trigger_flush)
  3340. ctl->ops.trigger_flush(ctl);
  3341. }
  3342. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3343. {
  3344. struct sde_hw_ctl *ctl;
  3345. if (!phys_enc) {
  3346. SDE_ERROR("invalid encoder\n");
  3347. return;
  3348. }
  3349. ctl = phys_enc->hw_ctl;
  3350. if (ctl && ctl->ops.trigger_start) {
  3351. ctl->ops.trigger_start(ctl);
  3352. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3353. }
  3354. }
  3355. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3356. {
  3357. struct sde_encoder_virt *sde_enc;
  3358. struct sde_connector *sde_con;
  3359. void *sde_con_disp;
  3360. struct sde_hw_ctl *ctl;
  3361. int rc;
  3362. if (!phys_enc) {
  3363. SDE_ERROR("invalid encoder\n");
  3364. return;
  3365. }
  3366. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3367. ctl = phys_enc->hw_ctl;
  3368. if (!ctl || !ctl->ops.reset)
  3369. return;
  3370. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3371. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3372. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3373. phys_enc->connector) {
  3374. sde_con = to_sde_connector(phys_enc->connector);
  3375. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3376. if (sde_con->ops.soft_reset) {
  3377. rc = sde_con->ops.soft_reset(sde_con_disp);
  3378. if (rc) {
  3379. SDE_ERROR_ENC(sde_enc,
  3380. "connector soft reset failure\n");
  3381. SDE_DBG_DUMP(SDE_DBG_BUILT_IN_ALL, "panic");
  3382. }
  3383. }
  3384. }
  3385. phys_enc->enable_state = SDE_ENC_ENABLED;
  3386. }
  3387. void sde_encoder_helper_update_out_fence_txq(struct sde_encoder_virt *sde_enc, bool is_vid)
  3388. {
  3389. struct sde_crtc *sde_crtc;
  3390. struct sde_kms *sde_kms = NULL;
  3391. if (!sde_enc || !sde_enc->crtc) {
  3392. SDE_ERROR("invalid encoder %d\n", !sde_enc);
  3393. return;
  3394. }
  3395. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3396. if (!sde_kms) {
  3397. SDE_ERROR("invalid kms\n");
  3398. return;
  3399. }
  3400. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3401. SDE_EVT32(DRMID(sde_enc->crtc), is_vid);
  3402. sde_fence_update_hw_fences_txq(sde_crtc->output_fence, is_vid, 0, sde_kms ?
  3403. sde_kms->debugfs_hw_fence : 0);
  3404. }
  3405. /**
  3406. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3407. * Iterate through the physical encoders and perform consolidated flush
  3408. * and/or control start triggering as needed. This is done in the virtual
  3409. * encoder rather than the individual physical ones in order to handle
  3410. * use cases that require visibility into multiple physical encoders at
  3411. * a time.
  3412. * sde_enc: Pointer to virtual encoder structure
  3413. * config_changed: if true new config is applied. Avoid regdma_flush and
  3414. * incrementing the retire count if false.
  3415. */
  3416. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc,
  3417. bool config_changed)
  3418. {
  3419. struct sde_hw_ctl *ctl;
  3420. uint32_t i;
  3421. struct sde_ctl_flush_cfg pending_flush = {0,};
  3422. u32 pending_kickoff_cnt;
  3423. struct msm_drm_private *priv = NULL;
  3424. struct sde_kms *sde_kms = NULL;
  3425. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3426. bool is_regdma_blocking = false, is_vid_mode = false;
  3427. struct sde_crtc *sde_crtc;
  3428. if (!sde_enc) {
  3429. SDE_ERROR("invalid encoder\n");
  3430. return;
  3431. }
  3432. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3433. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3434. is_vid_mode = true;
  3435. is_regdma_blocking = (is_vid_mode ||
  3436. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3437. /* don't perform flush/start operations for slave encoders */
  3438. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3439. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3440. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3441. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3442. continue;
  3443. ctl = phys->hw_ctl;
  3444. if (!ctl)
  3445. continue;
  3446. if (phys->connector)
  3447. topology = sde_connector_get_topology_name(
  3448. phys->connector);
  3449. if (!phys->ops.needs_single_flush ||
  3450. !phys->ops.needs_single_flush(phys)) {
  3451. if (config_changed && ctl->ops.reg_dma_flush)
  3452. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3453. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0,
  3454. config_changed);
  3455. } else if (ctl->ops.get_pending_flush) {
  3456. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3457. }
  3458. }
  3459. /* for split flush, combine pending flush masks and send to master */
  3460. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3461. ctl = sde_enc->cur_master->hw_ctl;
  3462. if (config_changed && ctl->ops.reg_dma_flush)
  3463. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3464. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3465. &pending_flush,
  3466. config_changed);
  3467. }
  3468. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3469. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3470. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3471. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3472. continue;
  3473. if (!phys->ops.needs_single_flush ||
  3474. !phys->ops.needs_single_flush(phys)) {
  3475. pending_kickoff_cnt =
  3476. sde_encoder_phys_inc_pending(phys);
  3477. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3478. } else {
  3479. pending_kickoff_cnt =
  3480. sde_encoder_phys_inc_pending(phys);
  3481. SDE_EVT32(pending_kickoff_cnt,
  3482. pending_flush.pending_flush_mask, SDE_EVTLOG_FUNC_CASE2);
  3483. }
  3484. }
  3485. if (atomic_read(&sde_enc->misr_enable))
  3486. sde_encoder_misr_configure(&sde_enc->base, true,
  3487. sde_enc->misr_frame_count);
  3488. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3489. if (crtc_misr_info.misr_enable && sde_crtc &&
  3490. sde_crtc->misr_reconfigure) {
  3491. sde_crtc_misr_setup(sde_enc->crtc, true,
  3492. crtc_misr_info.misr_frame_count);
  3493. sde_crtc->misr_reconfigure = false;
  3494. }
  3495. _sde_encoder_trigger_start(sde_enc->cur_master);
  3496. if (sde_enc->elevated_ahb_vote) {
  3497. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3498. priv = sde_enc->base.dev->dev_private;
  3499. if (sde_kms != NULL) {
  3500. sde_power_scale_reg_bus(&priv->phandle,
  3501. VOTE_INDEX_LOW,
  3502. false);
  3503. }
  3504. sde_enc->elevated_ahb_vote = false;
  3505. }
  3506. }
  3507. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3508. struct drm_encoder *drm_enc,
  3509. unsigned long *affected_displays,
  3510. int num_active_phys)
  3511. {
  3512. struct sde_encoder_virt *sde_enc;
  3513. struct sde_encoder_phys *master;
  3514. enum sde_rm_topology_name topology;
  3515. bool is_right_only;
  3516. if (!drm_enc || !affected_displays)
  3517. return;
  3518. sde_enc = to_sde_encoder_virt(drm_enc);
  3519. master = sde_enc->cur_master;
  3520. if (!master || !master->connector)
  3521. return;
  3522. topology = sde_connector_get_topology_name(master->connector);
  3523. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3524. return;
  3525. /*
  3526. * For pingpong split, the slave pingpong won't generate IRQs. For
  3527. * right-only updates, we can't swap pingpongs, or simply swap the
  3528. * master/slave assignment, we actually have to swap the interfaces
  3529. * so that the master physical encoder will use a pingpong/interface
  3530. * that generates irqs on which to wait.
  3531. */
  3532. is_right_only = !test_bit(0, affected_displays) &&
  3533. test_bit(1, affected_displays);
  3534. if (is_right_only && !sde_enc->intfs_swapped) {
  3535. /* right-only update swap interfaces */
  3536. swap(sde_enc->phys_encs[0]->intf_idx,
  3537. sde_enc->phys_encs[1]->intf_idx);
  3538. sde_enc->intfs_swapped = true;
  3539. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3540. /* left-only or full update, swap back */
  3541. swap(sde_enc->phys_encs[0]->intf_idx,
  3542. sde_enc->phys_encs[1]->intf_idx);
  3543. sde_enc->intfs_swapped = false;
  3544. }
  3545. SDE_DEBUG_ENC(sde_enc,
  3546. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3547. is_right_only, sde_enc->intfs_swapped,
  3548. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3549. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3550. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3551. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3552. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3553. *affected_displays);
  3554. /* ppsplit always uses master since ppslave invalid for irqs*/
  3555. if (num_active_phys == 1)
  3556. *affected_displays = BIT(0);
  3557. }
  3558. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3559. struct sde_encoder_kickoff_params *params)
  3560. {
  3561. struct sde_encoder_virt *sde_enc;
  3562. struct sde_encoder_phys *phys;
  3563. int i, num_active_phys;
  3564. bool master_assigned = false;
  3565. if (!drm_enc || !params)
  3566. return;
  3567. sde_enc = to_sde_encoder_virt(drm_enc);
  3568. if (sde_enc->num_phys_encs <= 1)
  3569. return;
  3570. /* count bits set */
  3571. num_active_phys = hweight_long(params->affected_displays);
  3572. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3573. params->affected_displays, num_active_phys);
  3574. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3575. num_active_phys);
  3576. /* for left/right only update, ppsplit master switches interface */
  3577. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3578. &params->affected_displays, num_active_phys);
  3579. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3580. enum sde_enc_split_role prv_role, new_role;
  3581. bool active = false;
  3582. phys = sde_enc->phys_encs[i];
  3583. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3584. continue;
  3585. active = test_bit(i, &params->affected_displays);
  3586. prv_role = phys->split_role;
  3587. if (active && num_active_phys == 1)
  3588. new_role = ENC_ROLE_SOLO;
  3589. else if (active && !master_assigned)
  3590. new_role = ENC_ROLE_MASTER;
  3591. else if (active)
  3592. new_role = ENC_ROLE_SLAVE;
  3593. else
  3594. new_role = ENC_ROLE_SKIP;
  3595. phys->ops.update_split_role(phys, new_role);
  3596. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3597. sde_enc->cur_master = phys;
  3598. master_assigned = true;
  3599. }
  3600. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3601. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3602. phys->split_role, active);
  3603. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3604. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3605. phys->split_role, active, num_active_phys);
  3606. }
  3607. }
  3608. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3609. {
  3610. struct sde_encoder_virt *sde_enc;
  3611. struct msm_display_info *disp_info;
  3612. if (!drm_enc) {
  3613. SDE_ERROR("invalid encoder\n");
  3614. return false;
  3615. }
  3616. sde_enc = to_sde_encoder_virt(drm_enc);
  3617. disp_info = &sde_enc->disp_info;
  3618. return (disp_info->curr_panel_mode == mode);
  3619. }
  3620. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3621. {
  3622. struct sde_encoder_virt *sde_enc;
  3623. struct sde_encoder_phys *phys;
  3624. unsigned int i;
  3625. struct sde_hw_ctl *ctl;
  3626. if (!drm_enc) {
  3627. SDE_ERROR("invalid encoder\n");
  3628. return;
  3629. }
  3630. sde_enc = to_sde_encoder_virt(drm_enc);
  3631. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3632. phys = sde_enc->phys_encs[i];
  3633. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3634. sde_encoder_check_curr_mode(drm_enc,
  3635. MSM_DISPLAY_CMD_MODE)) {
  3636. ctl = phys->hw_ctl;
  3637. if (ctl->ops.trigger_pending)
  3638. /* update only for command mode primary ctl */
  3639. ctl->ops.trigger_pending(ctl);
  3640. }
  3641. }
  3642. sde_enc->idle_pc_restore = false;
  3643. }
  3644. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3645. {
  3646. struct sde_encoder_virt *sde_enc = container_of(work,
  3647. struct sde_encoder_virt, esd_trigger_work);
  3648. if (!sde_enc) {
  3649. SDE_ERROR("invalid sde encoder\n");
  3650. return;
  3651. }
  3652. sde_encoder_resource_control(&sde_enc->base,
  3653. SDE_ENC_RC_EVENT_KICKOFF);
  3654. }
  3655. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3656. {
  3657. struct sde_encoder_virt *sde_enc = container_of(work,
  3658. struct sde_encoder_virt, input_event_work);
  3659. if (!sde_enc) {
  3660. SDE_ERROR("invalid sde encoder\n");
  3661. return;
  3662. }
  3663. sde_encoder_resource_control(&sde_enc->base,
  3664. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3665. }
  3666. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  3667. {
  3668. struct sde_encoder_virt *sde_enc = container_of(work,
  3669. struct sde_encoder_virt, early_wakeup_work);
  3670. struct sde_kms *sde_kms = to_sde_kms(ddev_to_msm_kms(sde_enc->base.dev));
  3671. if (!sde_kms)
  3672. return;
  3673. sde_vm_lock(sde_kms);
  3674. if (!sde_vm_owns_hw(sde_kms)) {
  3675. sde_vm_unlock(sde_kms);
  3676. SDE_DEBUG("skip early wakeup for ENC-%d, HW is owned by other VM\n",
  3677. DRMID(&sde_enc->base));
  3678. return;
  3679. }
  3680. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  3681. sde_encoder_resource_control(&sde_enc->base,
  3682. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3683. SDE_ATRACE_END("encoder_early_wakeup");
  3684. sde_vm_unlock(sde_kms);
  3685. }
  3686. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  3687. {
  3688. struct sde_encoder_virt *sde_enc = NULL;
  3689. struct msm_drm_thread *disp_thread = NULL;
  3690. struct msm_drm_private *priv = NULL;
  3691. priv = drm_enc->dev->dev_private;
  3692. sde_enc = to_sde_encoder_virt(drm_enc);
  3693. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  3694. SDE_DEBUG_ENC(sde_enc,
  3695. "should only early wake up command mode display\n");
  3696. return;
  3697. }
  3698. if (!sde_enc->crtc || (sde_enc->crtc->index
  3699. >= ARRAY_SIZE(priv->event_thread))) {
  3700. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  3701. sde_enc->crtc == NULL,
  3702. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  3703. return;
  3704. }
  3705. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  3706. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  3707. kthread_queue_work(&disp_thread->worker,
  3708. &sde_enc->early_wakeup_work);
  3709. SDE_ATRACE_END("queue_early_wakeup_work");
  3710. }
  3711. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3712. {
  3713. static const uint64_t timeout_us = 50000;
  3714. static const uint64_t sleep_us = 20;
  3715. struct sde_encoder_virt *sde_enc;
  3716. ktime_t cur_ktime, exp_ktime;
  3717. uint32_t line_count, tmp, i;
  3718. if (!drm_enc) {
  3719. SDE_ERROR("invalid encoder\n");
  3720. return -EINVAL;
  3721. }
  3722. sde_enc = to_sde_encoder_virt(drm_enc);
  3723. if (!sde_enc->cur_master ||
  3724. !sde_enc->cur_master->ops.get_line_count) {
  3725. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3726. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3727. return -EINVAL;
  3728. }
  3729. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3730. line_count = sde_enc->cur_master->ops.get_line_count(
  3731. sde_enc->cur_master);
  3732. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3733. tmp = line_count;
  3734. line_count = sde_enc->cur_master->ops.get_line_count(
  3735. sde_enc->cur_master);
  3736. if (line_count < tmp) {
  3737. SDE_EVT32(DRMID(drm_enc), line_count);
  3738. return 0;
  3739. }
  3740. cur_ktime = ktime_get();
  3741. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3742. break;
  3743. usleep_range(sleep_us / 2, sleep_us);
  3744. }
  3745. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3746. return -ETIMEDOUT;
  3747. }
  3748. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3749. {
  3750. struct drm_encoder *drm_enc;
  3751. struct sde_rm_hw_iter rm_iter;
  3752. bool lm_valid = false;
  3753. bool intf_valid = false;
  3754. if (!phys_enc || !phys_enc->parent) {
  3755. SDE_ERROR("invalid encoder\n");
  3756. return -EINVAL;
  3757. }
  3758. drm_enc = phys_enc->parent;
  3759. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3760. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3761. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3762. phys_enc->has_intf_te)) {
  3763. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3764. SDE_HW_BLK_INTF);
  3765. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3766. struct sde_hw_intf *hw_intf = to_sde_hw_intf(rm_iter.hw);
  3767. if (!hw_intf)
  3768. continue;
  3769. if (phys_enc->hw_ctl->ops.update_bitmask)
  3770. phys_enc->hw_ctl->ops.update_bitmask(
  3771. phys_enc->hw_ctl,
  3772. SDE_HW_FLUSH_INTF,
  3773. hw_intf->idx, 1);
  3774. intf_valid = true;
  3775. }
  3776. if (!intf_valid) {
  3777. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3778. "intf not found to flush\n");
  3779. return -EFAULT;
  3780. }
  3781. } else {
  3782. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3783. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3784. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(rm_iter.hw);
  3785. if (!hw_lm)
  3786. continue;
  3787. /* update LM flush for HW without INTF TE */
  3788. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3789. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3790. phys_enc->hw_ctl,
  3791. hw_lm->idx, 1);
  3792. lm_valid = true;
  3793. }
  3794. if (!lm_valid) {
  3795. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3796. "lm not found to flush\n");
  3797. return -EFAULT;
  3798. }
  3799. }
  3800. return 0;
  3801. }
  3802. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3803. struct sde_encoder_virt *sde_enc)
  3804. {
  3805. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3806. struct sde_hw_mdp *mdptop = NULL;
  3807. sde_enc->dynamic_hdr_updated = false;
  3808. if (sde_enc->cur_master) {
  3809. mdptop = sde_enc->cur_master->hw_mdptop;
  3810. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3811. sde_enc->cur_master->connector);
  3812. }
  3813. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3814. return;
  3815. if (mdptop->ops.set_hdr_plus_metadata) {
  3816. sde_enc->dynamic_hdr_updated = true;
  3817. mdptop->ops.set_hdr_plus_metadata(
  3818. mdptop, dhdr_meta->dynamic_hdr_payload,
  3819. dhdr_meta->dynamic_hdr_payload_size,
  3820. sde_enc->cur_master->intf_idx == INTF_0 ?
  3821. 0 : 1);
  3822. }
  3823. }
  3824. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3825. {
  3826. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3827. struct sde_encoder_phys *phys;
  3828. int i;
  3829. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3830. phys = sde_enc->phys_encs[i];
  3831. if (phys && phys->ops.hw_reset)
  3832. phys->ops.hw_reset(phys);
  3833. }
  3834. }
  3835. static int _sde_encoder_prepare_for_kickoff_processing(struct drm_encoder *drm_enc,
  3836. struct sde_encoder_kickoff_params *params,
  3837. struct sde_encoder_virt *sde_enc,
  3838. struct sde_kms *sde_kms,
  3839. bool needs_hw_reset, bool is_cmd_mode)
  3840. {
  3841. int rc, ret = 0;
  3842. /* if any phys needs reset, reset all phys, in-order */
  3843. if (needs_hw_reset)
  3844. sde_encoder_needs_hw_reset(drm_enc);
  3845. _sde_encoder_update_master(drm_enc, params);
  3846. _sde_encoder_update_roi(drm_enc);
  3847. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3848. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3849. if (rc) {
  3850. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3851. sde_enc->cur_master->connector->base.id, rc);
  3852. ret = rc;
  3853. }
  3854. }
  3855. if (sde_enc->cur_master &&
  3856. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3857. !sde_enc->cur_master->cont_splash_enabled)) {
  3858. rc = sde_encoder_dce_setup(sde_enc, params);
  3859. if (rc) {
  3860. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3861. ret = rc;
  3862. }
  3863. }
  3864. sde_encoder_dce_flush(sde_enc);
  3865. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3866. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3867. sde_enc->cur_master, sde_kms->qdss_enabled);
  3868. return ret;
  3869. }
  3870. void _sde_encoder_delay_kickoff_processing(struct sde_encoder_virt *sde_enc)
  3871. {
  3872. ktime_t current_ts, ept_ts;
  3873. u32 avr_step_fps, min_fps = 0, qsync_mode;
  3874. u64 timeout_us = 0, ept;
  3875. struct drm_connector *drm_conn;
  3876. if (!sde_enc->cur_master || !sde_enc->cur_master->connector)
  3877. return;
  3878. drm_conn = sde_enc->cur_master->connector;
  3879. ept = sde_connector_get_property(drm_conn->state, CONNECTOR_PROP_EPT);
  3880. if (!ept)
  3881. return;
  3882. avr_step_fps = sde_connector_get_avr_step(drm_conn);
  3883. qsync_mode = sde_connector_get_property(drm_conn->state, CONNECTOR_PROP_QSYNC_MODE);
  3884. if (qsync_mode)
  3885. _sde_encoder_get_qsync_fps_callback(&sde_enc->base, &min_fps, drm_conn->state);
  3886. /* use min qsync fps, if feature is enabled; otherwise min default fps */
  3887. min_fps = min_fps ? min_fps : DEFAULT_MIN_FPS;
  3888. current_ts = ktime_get_ns();
  3889. /* ept is in ns and avr_step is mulitple of refresh rate */
  3890. ept_ts = avr_step_fps ? ept - DIV_ROUND_UP(NSEC_PER_SEC, avr_step_fps) + NSEC_PER_MSEC
  3891. : ept - NSEC_PER_MSEC;
  3892. /* ept time already elapsed */
  3893. if (ept_ts <= current_ts) {
  3894. SDE_DEBUG("enc:%d, ept elapsed; ept:%llu, ept_ts:%llu, current_ts:%llu\n",
  3895. DRMID(&sde_enc->base), ept, ept_ts, current_ts);
  3896. return;
  3897. }
  3898. timeout_us = DIV_ROUND_UP((ept_ts - current_ts), 1000);
  3899. /* validate timeout is not beyond the min fps */
  3900. if (timeout_us > DIV_ROUND_UP(USEC_PER_SEC, min_fps)) {
  3901. SDE_ERROR("enc:%d, invalid timeout_us:%llu; ept:%llu, ept_ts:%llu, cur_ts:%llu\n",
  3902. DRMID(&sde_enc->base), timeout_us, ept, ept_ts, current_ts);
  3903. return;
  3904. }
  3905. SDE_ATRACE_BEGIN("schedule_timeout");
  3906. usleep_range(timeout_us, timeout_us + 10);
  3907. SDE_ATRACE_END("schedule_timeout");
  3908. SDE_EVT32(DRMID(&sde_enc->base), qsync_mode, avr_step_fps, min_fps, ktime_to_us(current_ts),
  3909. ktime_to_us(ept_ts), timeout_us);
  3910. }
  3911. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3912. struct sde_encoder_kickoff_params *params)
  3913. {
  3914. struct sde_encoder_virt *sde_enc;
  3915. struct sde_encoder_phys *phys, *cur_master;
  3916. struct sde_kms *sde_kms = NULL;
  3917. struct sde_crtc *sde_crtc;
  3918. bool needs_hw_reset = false, is_cmd_mode;
  3919. int i, rc, ret = 0;
  3920. struct msm_display_info *disp_info;
  3921. if (!drm_enc || !params || !drm_enc->dev ||
  3922. !drm_enc->dev->dev_private) {
  3923. SDE_ERROR("invalid args\n");
  3924. return -EINVAL;
  3925. }
  3926. sde_enc = to_sde_encoder_virt(drm_enc);
  3927. sde_kms = sde_encoder_get_kms(drm_enc);
  3928. if (!sde_kms)
  3929. return -EINVAL;
  3930. disp_info = &sde_enc->disp_info;
  3931. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3932. SDE_DEBUG_ENC(sde_enc, "\n");
  3933. SDE_EVT32(DRMID(drm_enc));
  3934. cur_master = sde_enc->cur_master;
  3935. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  3936. if (cur_master && cur_master->connector)
  3937. sde_enc->frame_trigger_mode =
  3938. sde_connector_get_property(cur_master->connector->state,
  3939. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3940. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3941. /* prepare for next kickoff, may include waiting on previous kickoff */
  3942. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3943. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3944. phys = sde_enc->phys_encs[i];
  3945. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3946. params->recovery_events_enabled =
  3947. sde_enc->recovery_events_enabled;
  3948. if (phys) {
  3949. if (phys->ops.prepare_for_kickoff) {
  3950. rc = phys->ops.prepare_for_kickoff(
  3951. phys, params);
  3952. if (rc)
  3953. ret = rc;
  3954. }
  3955. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3956. needs_hw_reset = true;
  3957. _sde_encoder_setup_dither(phys);
  3958. if (sde_enc->cur_master &&
  3959. sde_connector_is_qsync_updated(
  3960. sde_enc->cur_master->connector))
  3961. _helper_flush_qsync(phys);
  3962. }
  3963. }
  3964. if (is_cmd_mode && sde_enc->cur_master &&
  3965. (sde_connector_is_qsync_updated(sde_enc->cur_master->connector) ||
  3966. _sde_encoder_is_autorefresh_enabled(sde_enc)))
  3967. _sde_encoder_update_rsc_client(drm_enc, true);
  3968. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3969. if (rc) {
  3970. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3971. ret = rc;
  3972. goto end;
  3973. }
  3974. _sde_encoder_delay_kickoff_processing(sde_enc);
  3975. ret = _sde_encoder_prepare_for_kickoff_processing(drm_enc, params, sde_enc, sde_kms,
  3976. needs_hw_reset, is_cmd_mode);
  3977. end:
  3978. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3979. return ret;
  3980. }
  3981. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool config_changed)
  3982. {
  3983. struct sde_encoder_virt *sde_enc;
  3984. struct sde_encoder_phys *phys;
  3985. struct sde_kms *sde_kms;
  3986. unsigned int i;
  3987. if (!drm_enc) {
  3988. SDE_ERROR("invalid encoder\n");
  3989. return;
  3990. }
  3991. SDE_ATRACE_BEGIN("encoder_kickoff");
  3992. sde_enc = to_sde_encoder_virt(drm_enc);
  3993. SDE_DEBUG_ENC(sde_enc, "\n");
  3994. if (sde_enc->delay_kickoff) {
  3995. u32 loop_count = 20;
  3996. u32 sleep = DELAY_KICKOFF_POLL_TIMEOUT_US / loop_count;
  3997. for (i = 0; i < loop_count; i++) {
  3998. usleep_range(sleep, sleep * 2);
  3999. if (!sde_enc->delay_kickoff)
  4000. break;
  4001. }
  4002. SDE_EVT32(DRMID(drm_enc), i, SDE_EVTLOG_FUNC_CASE1);
  4003. }
  4004. /* update txq for any output retire hw-fence (wb-path) */
  4005. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4006. if (!sde_kms) {
  4007. SDE_ERROR("invalid sde_kms\n");
  4008. return;
  4009. }
  4010. if (sde_enc->cur_master)
  4011. _sde_encoder_update_retire_txq(sde_enc->cur_master, sde_kms);
  4012. /* All phys encs are ready to go, trigger the kickoff */
  4013. _sde_encoder_kickoff_phys(sde_enc, config_changed);
  4014. /* allow phys encs to handle any post-kickoff business */
  4015. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4016. phys = sde_enc->phys_encs[i];
  4017. if (phys && phys->ops.handle_post_kickoff)
  4018. phys->ops.handle_post_kickoff(phys);
  4019. }
  4020. if (sde_enc->autorefresh_solver_disable &&
  4021. !_sde_encoder_is_autorefresh_enabled(sde_enc))
  4022. _sde_encoder_update_rsc_client(drm_enc, true);
  4023. SDE_ATRACE_END("encoder_kickoff");
  4024. }
  4025. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  4026. struct sde_hw_pp_vsync_info *info)
  4027. {
  4028. struct sde_encoder_virt *sde_enc;
  4029. struct sde_encoder_phys *phys;
  4030. int i, ret;
  4031. if (!drm_enc || !info)
  4032. return;
  4033. sde_enc = to_sde_encoder_virt(drm_enc);
  4034. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4035. phys = sde_enc->phys_encs[i];
  4036. if (phys && phys->hw_intf && phys->hw_pp
  4037. && phys->hw_intf->ops.get_vsync_info) {
  4038. ret = phys->hw_intf->ops.get_vsync_info(
  4039. phys->hw_intf, &info[i]);
  4040. if (!ret) {
  4041. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  4042. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  4043. }
  4044. }
  4045. }
  4046. }
  4047. void sde_encoder_get_transfer_time(struct drm_encoder *drm_enc,
  4048. u32 *transfer_time_us)
  4049. {
  4050. struct sde_encoder_virt *sde_enc;
  4051. struct msm_mode_info *info;
  4052. if (!drm_enc || !transfer_time_us) {
  4053. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  4054. !transfer_time_us);
  4055. return;
  4056. }
  4057. sde_enc = to_sde_encoder_virt(drm_enc);
  4058. info = &sde_enc->mode_info;
  4059. *transfer_time_us = info->mdp_transfer_time_us;
  4060. }
  4061. u32 sde_encoder_helper_get_kickoff_timeout_ms(struct drm_encoder *drm_enc)
  4062. {
  4063. struct drm_encoder *src_enc = drm_enc;
  4064. struct sde_encoder_virt *sde_enc;
  4065. struct sde_kms *sde_kms;
  4066. u32 fps;
  4067. if (!drm_enc) {
  4068. SDE_ERROR("invalid encoder\n");
  4069. return DEFAULT_KICKOFF_TIMEOUT_MS;
  4070. }
  4071. sde_kms = sde_encoder_get_kms(drm_enc);
  4072. if (!sde_kms)
  4073. return DEFAULT_KICKOFF_TIMEOUT_MS;
  4074. if (sde_encoder_in_clone_mode(drm_enc))
  4075. src_enc = sde_crtc_get_src_encoder_of_clone(drm_enc->crtc);
  4076. if (!src_enc)
  4077. return DEFAULT_KICKOFF_TIMEOUT_MS;
  4078. if (test_bit(SDE_FEATURE_EMULATED_ENV, sde_kms->catalog->features))
  4079. return MAX_KICKOFF_TIMEOUT_MS;
  4080. sde_enc = to_sde_encoder_virt(src_enc);
  4081. fps = sde_enc->mode_info.frame_rate;
  4082. if (!fps || fps >= DEFAULT_TIMEOUT_FPS_THRESHOLD)
  4083. return DEFAULT_KICKOFF_TIMEOUT_MS;
  4084. else
  4085. return (SEC_TO_MILLI_SEC / fps) * 2;
  4086. }
  4087. int sde_encoder_get_avr_status(struct drm_encoder *drm_enc)
  4088. {
  4089. struct sde_encoder_virt *sde_enc;
  4090. struct sde_encoder_phys *master;
  4091. bool is_vid_mode;
  4092. if (!drm_enc)
  4093. return -EINVAL;
  4094. sde_enc = to_sde_encoder_virt(drm_enc);
  4095. master = sde_enc->cur_master;
  4096. is_vid_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CAP_VID_MODE);
  4097. if (!master || !is_vid_mode || !sde_connector_get_qsync_mode(master->connector))
  4098. return -ENODATA;
  4099. if (!master->hw_intf->ops.get_avr_status)
  4100. return -EOPNOTSUPP;
  4101. return master->hw_intf->ops.get_avr_status(master->hw_intf);
  4102. }
  4103. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  4104. struct drm_framebuffer *fb)
  4105. {
  4106. struct drm_encoder *drm_enc;
  4107. struct sde_hw_mixer_cfg mixer;
  4108. struct sde_rm_hw_iter lm_iter;
  4109. bool lm_valid = false;
  4110. if (!phys_enc || !phys_enc->parent) {
  4111. SDE_ERROR("invalid encoder\n");
  4112. return -EINVAL;
  4113. }
  4114. drm_enc = phys_enc->parent;
  4115. memset(&mixer, 0, sizeof(mixer));
  4116. /* reset associated CTL/LMs */
  4117. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  4118. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  4119. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  4120. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  4121. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(lm_iter.hw);
  4122. if (!hw_lm)
  4123. continue;
  4124. /* need to flush LM to remove it */
  4125. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  4126. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  4127. phys_enc->hw_ctl,
  4128. hw_lm->idx, 1);
  4129. if (fb) {
  4130. /* assume a single LM if targeting a frame buffer */
  4131. if (lm_valid)
  4132. continue;
  4133. mixer.out_height = fb->height;
  4134. mixer.out_width = fb->width;
  4135. if (hw_lm->ops.setup_mixer_out)
  4136. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  4137. }
  4138. lm_valid = true;
  4139. /* only enable border color on LM */
  4140. if (phys_enc->hw_ctl->ops.setup_blendstage)
  4141. phys_enc->hw_ctl->ops.setup_blendstage(
  4142. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  4143. }
  4144. if (!lm_valid) {
  4145. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  4146. return -EFAULT;
  4147. }
  4148. return 0;
  4149. }
  4150. void sde_encoder_helper_hw_fence_sw_override(struct sde_encoder_phys *phys_enc,
  4151. struct sde_hw_ctl *ctl)
  4152. {
  4153. if (!ctl || !ctl->ops.hw_fence_trigger_sw_override)
  4154. return;
  4155. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx, ctl->ops.get_hw_fence_status ?
  4156. ctl->ops.get_hw_fence_status(ctl) : SDE_EVTLOG_ERROR);
  4157. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  4158. ctl->ops.hw_fence_trigger_sw_override(ctl);
  4159. }
  4160. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  4161. {
  4162. struct sde_encoder_virt *sde_enc;
  4163. struct sde_encoder_phys *phys;
  4164. int i, rc = 0, ret = 0;
  4165. struct sde_hw_ctl *ctl;
  4166. if (!drm_enc) {
  4167. SDE_ERROR("invalid encoder\n");
  4168. return -EINVAL;
  4169. }
  4170. sde_enc = to_sde_encoder_virt(drm_enc);
  4171. /* update the qsync parameters for the current frame */
  4172. if (sde_enc->cur_master)
  4173. sde_connector_set_qsync_params(
  4174. sde_enc->cur_master->connector);
  4175. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4176. phys = sde_enc->phys_encs[i];
  4177. if (phys && phys->ops.prepare_commit)
  4178. phys->ops.prepare_commit(phys);
  4179. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  4180. ret = -ETIMEDOUT;
  4181. if (phys && phys->hw_ctl) {
  4182. ctl = phys->hw_ctl;
  4183. /*
  4184. * avoid clearing the pending flush during the first
  4185. * frame update after idle power collpase as the
  4186. * restore path would have updated the pending flush
  4187. */
  4188. if (!sde_enc->idle_pc_restore &&
  4189. ctl->ops.clear_pending_flush)
  4190. ctl->ops.clear_pending_flush(ctl);
  4191. }
  4192. }
  4193. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  4194. rc = sde_connector_prepare_commit(
  4195. sde_enc->cur_master->connector);
  4196. if (rc)
  4197. SDE_ERROR_ENC(sde_enc,
  4198. "prepare commit failed conn %d rc %d\n",
  4199. sde_enc->cur_master->connector->base.id,
  4200. rc);
  4201. }
  4202. return ret;
  4203. }
  4204. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  4205. bool enable, u32 frame_count)
  4206. {
  4207. if (!phys_enc)
  4208. return;
  4209. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  4210. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  4211. enable, frame_count);
  4212. }
  4213. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  4214. bool nonblock, u32 *misr_value)
  4215. {
  4216. if (!phys_enc)
  4217. return -EINVAL;
  4218. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  4219. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  4220. nonblock, misr_value) : -ENOTSUPP;
  4221. }
  4222. #if IS_ENABLED(CONFIG_DEBUG_FS)
  4223. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  4224. {
  4225. struct sde_encoder_virt *sde_enc;
  4226. int i;
  4227. if (!s || !s->private)
  4228. return -EINVAL;
  4229. sde_enc = s->private;
  4230. mutex_lock(&sde_enc->enc_lock);
  4231. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4232. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4233. if (!phys)
  4234. continue;
  4235. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  4236. phys->intf_idx - INTF_0,
  4237. atomic_read(&phys->vsync_cnt),
  4238. atomic_read(&phys->underrun_cnt));
  4239. switch (phys->intf_mode) {
  4240. case INTF_MODE_VIDEO:
  4241. seq_puts(s, "mode: video\n");
  4242. break;
  4243. case INTF_MODE_CMD:
  4244. seq_puts(s, "mode: command\n");
  4245. break;
  4246. case INTF_MODE_WB_BLOCK:
  4247. seq_puts(s, "mode: wb block\n");
  4248. break;
  4249. case INTF_MODE_WB_LINE:
  4250. seq_puts(s, "mode: wb line\n");
  4251. break;
  4252. default:
  4253. seq_puts(s, "mode: ???\n");
  4254. break;
  4255. }
  4256. }
  4257. mutex_unlock(&sde_enc->enc_lock);
  4258. return 0;
  4259. }
  4260. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  4261. struct file *file)
  4262. {
  4263. return single_open(file, _sde_encoder_status_show, inode->i_private);
  4264. }
  4265. static ssize_t _sde_encoder_misr_setup(struct file *file,
  4266. const char __user *user_buf, size_t count, loff_t *ppos)
  4267. {
  4268. struct sde_encoder_virt *sde_enc;
  4269. char buf[MISR_BUFF_SIZE + 1];
  4270. size_t buff_copy;
  4271. u32 frame_count, enable;
  4272. struct sde_kms *sde_kms = NULL;
  4273. struct drm_encoder *drm_enc;
  4274. if (!file || !file->private_data)
  4275. return -EINVAL;
  4276. sde_enc = file->private_data;
  4277. if (!sde_enc)
  4278. return -EINVAL;
  4279. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4280. if (!sde_kms)
  4281. return -EINVAL;
  4282. drm_enc = &sde_enc->base;
  4283. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4284. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  4285. return -ENOTSUPP;
  4286. }
  4287. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4288. if (copy_from_user(buf, user_buf, buff_copy))
  4289. return -EINVAL;
  4290. buf[buff_copy] = 0; /* end of string */
  4291. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4292. return -EINVAL;
  4293. atomic_set(&sde_enc->misr_enable, enable);
  4294. sde_enc->misr_reconfigure = true;
  4295. sde_enc->misr_frame_count = frame_count;
  4296. return count;
  4297. }
  4298. static ssize_t _sde_encoder_misr_read(struct file *file,
  4299. char __user *user_buff, size_t count, loff_t *ppos)
  4300. {
  4301. struct sde_encoder_virt *sde_enc;
  4302. struct sde_kms *sde_kms = NULL;
  4303. struct drm_encoder *drm_enc;
  4304. int i = 0, len = 0;
  4305. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4306. int rc;
  4307. if (*ppos)
  4308. return 0;
  4309. if (!file || !file->private_data)
  4310. return -EINVAL;
  4311. sde_enc = file->private_data;
  4312. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4313. if (!sde_kms)
  4314. return -EINVAL;
  4315. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4316. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  4317. return -ENOTSUPP;
  4318. }
  4319. drm_enc = &sde_enc->base;
  4320. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  4321. if (rc < 0) {
  4322. SDE_ERROR("failed to enable power resource %d\n", rc);
  4323. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  4324. return rc;
  4325. }
  4326. sde_vm_lock(sde_kms);
  4327. if (!sde_vm_owns_hw(sde_kms)) {
  4328. SDE_DEBUG("op not supported due to HW unavailablity\n");
  4329. rc = -EOPNOTSUPP;
  4330. goto end;
  4331. }
  4332. if (!atomic_read(&sde_enc->misr_enable)) {
  4333. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4334. "disabled\n");
  4335. goto buff_check;
  4336. }
  4337. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4338. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4339. u32 misr_value = 0;
  4340. if (!phys || !phys->ops.collect_misr) {
  4341. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4342. "invalid\n");
  4343. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  4344. continue;
  4345. }
  4346. rc = phys->ops.collect_misr(phys, false, &misr_value);
  4347. if (rc) {
  4348. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4349. "invalid\n");
  4350. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  4351. rc);
  4352. continue;
  4353. } else {
  4354. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4355. "Intf idx:%d\n",
  4356. phys->intf_idx - INTF_0);
  4357. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4358. "0x%x\n", misr_value);
  4359. }
  4360. }
  4361. buff_check:
  4362. if (count <= len) {
  4363. len = 0;
  4364. goto end;
  4365. }
  4366. if (copy_to_user(user_buff, buf, len)) {
  4367. len = -EFAULT;
  4368. goto end;
  4369. }
  4370. *ppos += len; /* increase offset */
  4371. end:
  4372. sde_vm_unlock(sde_kms);
  4373. pm_runtime_put_sync(drm_enc->dev->dev);
  4374. return len;
  4375. }
  4376. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4377. {
  4378. struct sde_encoder_virt *sde_enc;
  4379. struct sde_kms *sde_kms;
  4380. int i;
  4381. static const struct file_operations debugfs_status_fops = {
  4382. .open = _sde_encoder_debugfs_status_open,
  4383. .read = seq_read,
  4384. .llseek = seq_lseek,
  4385. .release = single_release,
  4386. };
  4387. static const struct file_operations debugfs_misr_fops = {
  4388. .open = simple_open,
  4389. .read = _sde_encoder_misr_read,
  4390. .write = _sde_encoder_misr_setup,
  4391. };
  4392. char name[SDE_NAME_SIZE];
  4393. if (!drm_enc) {
  4394. SDE_ERROR("invalid encoder\n");
  4395. return -EINVAL;
  4396. }
  4397. sde_enc = to_sde_encoder_virt(drm_enc);
  4398. sde_kms = sde_encoder_get_kms(drm_enc);
  4399. if (!sde_kms) {
  4400. SDE_ERROR("invalid sde_kms\n");
  4401. return -EINVAL;
  4402. }
  4403. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4404. /* create overall sub-directory for the encoder */
  4405. sde_enc->debugfs_root = debugfs_create_dir(name,
  4406. drm_enc->dev->primary->debugfs_root);
  4407. if (!sde_enc->debugfs_root)
  4408. return -ENOMEM;
  4409. /* don't error check these */
  4410. debugfs_create_file("status", 0400,
  4411. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4412. debugfs_create_file("misr_data", 0600,
  4413. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4414. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4415. &sde_enc->idle_pc_enabled);
  4416. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4417. &sde_enc->frame_trigger_mode);
  4418. debugfs_create_x32("dynamic_irqs_config", 0600, sde_enc->debugfs_root,
  4419. (u32 *)&sde_enc->dynamic_irqs_config);
  4420. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4421. if (sde_enc->phys_encs[i] &&
  4422. sde_enc->phys_encs[i]->ops.late_register)
  4423. sde_enc->phys_encs[i]->ops.late_register(
  4424. sde_enc->phys_encs[i],
  4425. sde_enc->debugfs_root);
  4426. return 0;
  4427. }
  4428. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4429. {
  4430. struct sde_encoder_virt *sde_enc;
  4431. if (!drm_enc)
  4432. return;
  4433. sde_enc = to_sde_encoder_virt(drm_enc);
  4434. debugfs_remove_recursive(sde_enc->debugfs_root);
  4435. }
  4436. #else
  4437. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4438. {
  4439. return 0;
  4440. }
  4441. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4442. {
  4443. }
  4444. #endif /* CONFIG_DEBUG_FS */
  4445. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4446. {
  4447. return _sde_encoder_init_debugfs(encoder);
  4448. }
  4449. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4450. {
  4451. _sde_encoder_destroy_debugfs(encoder);
  4452. }
  4453. static int sde_encoder_virt_add_phys_encs(
  4454. struct msm_display_info *disp_info,
  4455. struct sde_encoder_virt *sde_enc,
  4456. struct sde_enc_phys_init_params *params)
  4457. {
  4458. struct sde_encoder_phys *enc = NULL;
  4459. u32 display_caps = disp_info->capabilities;
  4460. SDE_DEBUG_ENC(sde_enc, "\n");
  4461. /*
  4462. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4463. * in this function, check up-front.
  4464. */
  4465. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4466. ARRAY_SIZE(sde_enc->phys_encs)) {
  4467. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4468. sde_enc->num_phys_encs);
  4469. return -EINVAL;
  4470. }
  4471. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4472. enc = sde_encoder_phys_vid_init(params);
  4473. if (IS_ERR_OR_NULL(enc)) {
  4474. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4475. PTR_ERR(enc));
  4476. return !enc ? -EINVAL : PTR_ERR(enc);
  4477. }
  4478. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4479. }
  4480. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4481. enc = sde_encoder_phys_cmd_init(params);
  4482. if (IS_ERR_OR_NULL(enc)) {
  4483. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4484. PTR_ERR(enc));
  4485. return !enc ? -EINVAL : PTR_ERR(enc);
  4486. }
  4487. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4488. }
  4489. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4490. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4491. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4492. else
  4493. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4494. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4495. ++sde_enc->num_phys_encs;
  4496. return 0;
  4497. }
  4498. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4499. struct sde_enc_phys_init_params *params)
  4500. {
  4501. struct sde_encoder_phys *enc = NULL;
  4502. if (!sde_enc) {
  4503. SDE_ERROR("invalid encoder\n");
  4504. return -EINVAL;
  4505. }
  4506. SDE_DEBUG_ENC(sde_enc, "\n");
  4507. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4508. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4509. sde_enc->num_phys_encs);
  4510. return -EINVAL;
  4511. }
  4512. enc = sde_encoder_phys_wb_init(params);
  4513. if (IS_ERR_OR_NULL(enc)) {
  4514. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4515. PTR_ERR(enc));
  4516. return !enc ? -EINVAL : PTR_ERR(enc);
  4517. }
  4518. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4519. ++sde_enc->num_phys_encs;
  4520. return 0;
  4521. }
  4522. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4523. struct sde_kms *sde_kms,
  4524. struct msm_display_info *disp_info,
  4525. int *drm_enc_mode)
  4526. {
  4527. int ret = 0;
  4528. int i = 0;
  4529. enum sde_intf_type intf_type;
  4530. struct sde_encoder_virt_ops parent_ops = {
  4531. sde_encoder_vblank_callback,
  4532. sde_encoder_underrun_callback,
  4533. sde_encoder_frame_done_callback,
  4534. _sde_encoder_get_qsync_fps_callback,
  4535. };
  4536. struct sde_enc_phys_init_params phys_params;
  4537. if (!sde_enc || !sde_kms) {
  4538. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4539. !sde_enc, !sde_kms);
  4540. return -EINVAL;
  4541. }
  4542. memset(&phys_params, 0, sizeof(phys_params));
  4543. phys_params.sde_kms = sde_kms;
  4544. phys_params.parent = &sde_enc->base;
  4545. phys_params.parent_ops = parent_ops;
  4546. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4547. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4548. SDE_DEBUG("\n");
  4549. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4550. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4551. intf_type = INTF_DSI;
  4552. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4553. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4554. intf_type = INTF_HDMI;
  4555. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4556. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4557. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4558. else
  4559. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4560. intf_type = INTF_DP;
  4561. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4562. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4563. intf_type = INTF_WB;
  4564. } else {
  4565. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4566. return -EINVAL;
  4567. }
  4568. WARN_ON(disp_info->num_of_h_tiles < 1);
  4569. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4570. sde_enc->te_source = disp_info->te_source;
  4571. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4572. sde_enc->idle_pc_enabled = test_bit(SDE_FEATURE_IDLE_PC, sde_kms->catalog->features);
  4573. sde_enc->input_event_enabled = test_bit(SDE_FEATURE_TOUCH_WAKEUP,
  4574. sde_kms->catalog->features);
  4575. sde_enc->ctl_done_supported = test_bit(SDE_FEATURE_CTL_DONE,
  4576. sde_kms->catalog->features);
  4577. mutex_lock(&sde_enc->enc_lock);
  4578. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4579. /*
  4580. * Left-most tile is at index 0, content is controller id
  4581. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4582. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4583. */
  4584. u32 controller_id = disp_info->h_tile_instance[i];
  4585. if (disp_info->num_of_h_tiles > 1) {
  4586. if (i == 0)
  4587. phys_params.split_role = ENC_ROLE_MASTER;
  4588. else
  4589. phys_params.split_role = ENC_ROLE_SLAVE;
  4590. } else {
  4591. phys_params.split_role = ENC_ROLE_SOLO;
  4592. }
  4593. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4594. i, controller_id, phys_params.split_role);
  4595. if (intf_type == INTF_WB) {
  4596. phys_params.intf_idx = INTF_MAX;
  4597. phys_params.wb_idx = sde_encoder_get_wb(
  4598. sde_kms->catalog,
  4599. intf_type, controller_id);
  4600. if (phys_params.wb_idx == WB_MAX) {
  4601. SDE_ERROR_ENC(sde_enc,
  4602. "could not get wb: type %d, id %d\n",
  4603. intf_type, controller_id);
  4604. ret = -EINVAL;
  4605. }
  4606. } else {
  4607. phys_params.wb_idx = WB_MAX;
  4608. phys_params.intf_idx = sde_encoder_get_intf(
  4609. sde_kms->catalog, intf_type,
  4610. controller_id);
  4611. if (phys_params.intf_idx == INTF_MAX) {
  4612. SDE_ERROR_ENC(sde_enc,
  4613. "could not get wb: type %d, id %d\n",
  4614. intf_type, controller_id);
  4615. ret = -EINVAL;
  4616. }
  4617. }
  4618. if (!ret) {
  4619. if (intf_type == INTF_WB)
  4620. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4621. &phys_params);
  4622. else
  4623. ret = sde_encoder_virt_add_phys_encs(
  4624. disp_info,
  4625. sde_enc,
  4626. &phys_params);
  4627. if (ret)
  4628. SDE_ERROR_ENC(sde_enc,
  4629. "failed to add phys encs\n");
  4630. }
  4631. }
  4632. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4633. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4634. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4635. if (vid_phys) {
  4636. atomic_set(&vid_phys->vsync_cnt, 0);
  4637. atomic_set(&vid_phys->underrun_cnt, 0);
  4638. }
  4639. if (cmd_phys) {
  4640. atomic_set(&cmd_phys->vsync_cnt, 0);
  4641. atomic_set(&cmd_phys->underrun_cnt, 0);
  4642. }
  4643. }
  4644. mutex_unlock(&sde_enc->enc_lock);
  4645. return ret;
  4646. }
  4647. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4648. .mode_set = sde_encoder_virt_mode_set,
  4649. .disable = sde_encoder_virt_disable,
  4650. .enable = sde_encoder_virt_enable,
  4651. .atomic_check = sde_encoder_virt_atomic_check,
  4652. };
  4653. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4654. .destroy = sde_encoder_destroy,
  4655. .late_register = sde_encoder_late_register,
  4656. .early_unregister = sde_encoder_early_unregister,
  4657. };
  4658. struct drm_encoder *sde_encoder_init(struct drm_device *dev, struct msm_display_info *disp_info)
  4659. {
  4660. struct msm_drm_private *priv = dev->dev_private;
  4661. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4662. struct drm_encoder *drm_enc = NULL;
  4663. struct sde_encoder_virt *sde_enc = NULL;
  4664. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4665. char name[SDE_NAME_SIZE];
  4666. int ret = 0, i, intf_index = INTF_MAX;
  4667. struct sde_encoder_phys *phys = NULL;
  4668. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4669. if (!sde_enc) {
  4670. ret = -ENOMEM;
  4671. goto fail;
  4672. }
  4673. mutex_init(&sde_enc->enc_lock);
  4674. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4675. &drm_enc_mode);
  4676. if (ret)
  4677. goto fail;
  4678. sde_enc->cur_master = NULL;
  4679. spin_lock_init(&sde_enc->enc_spinlock);
  4680. mutex_init(&sde_enc->vblank_ctl_lock);
  4681. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4682. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4683. drm_enc = &sde_enc->base;
  4684. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4685. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4686. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4687. phys = sde_enc->phys_encs[i];
  4688. if (!phys)
  4689. continue;
  4690. if (phys->ops.is_master && phys->ops.is_master(phys))
  4691. intf_index = phys->intf_idx - INTF_0;
  4692. }
  4693. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4694. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4695. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4696. SDE_RSC_PRIMARY_DISP_CLIENT :
  4697. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4698. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4699. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4700. PTR_ERR(sde_enc->rsc_client));
  4701. sde_enc->rsc_client = NULL;
  4702. }
  4703. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  4704. sde_enc->input_event_enabled) {
  4705. ret = _sde_encoder_input_handler(sde_enc);
  4706. if (ret)
  4707. SDE_ERROR(
  4708. "input handler registration failed, rc = %d\n", ret);
  4709. }
  4710. /* Keep posted start as default configuration in driver
  4711. if SBLUT is supported on target. Do not allow HAL to
  4712. override driver's default frame trigger mode.
  4713. */
  4714. if(sde_kms->catalog->dma_cfg.reg_dma_blks[REG_DMA_TYPE_SB].valid)
  4715. sde_enc->frame_trigger_mode = FRAME_DONE_WAIT_POSTED_START;
  4716. mutex_init(&sde_enc->rc_lock);
  4717. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4718. sde_encoder_off_work);
  4719. sde_enc->vblank_enabled = false;
  4720. sde_enc->qdss_status = false;
  4721. kthread_init_work(&sde_enc->input_event_work,
  4722. sde_encoder_input_event_work_handler);
  4723. kthread_init_work(&sde_enc->early_wakeup_work,
  4724. sde_encoder_early_wakeup_work_handler);
  4725. kthread_init_work(&sde_enc->esd_trigger_work,
  4726. sde_encoder_esd_trigger_work_handler);
  4727. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4728. SDE_DEBUG_ENC(sde_enc, "created\n");
  4729. return drm_enc;
  4730. fail:
  4731. SDE_ERROR("failed to create encoder\n");
  4732. if (drm_enc)
  4733. sde_encoder_destroy(drm_enc);
  4734. return ERR_PTR(ret);
  4735. }
  4736. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4737. enum msm_event_wait event)
  4738. {
  4739. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4740. struct sde_encoder_virt *sde_enc = NULL;
  4741. int i, ret = 0;
  4742. char atrace_buf[32];
  4743. if (!drm_enc) {
  4744. SDE_ERROR("invalid encoder\n");
  4745. return -EINVAL;
  4746. }
  4747. sde_enc = to_sde_encoder_virt(drm_enc);
  4748. SDE_DEBUG_ENC(sde_enc, "\n");
  4749. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4750. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4751. switch (event) {
  4752. case MSM_ENC_COMMIT_DONE:
  4753. fn_wait = phys->ops.wait_for_commit_done;
  4754. break;
  4755. case MSM_ENC_TX_COMPLETE:
  4756. fn_wait = phys->ops.wait_for_tx_complete;
  4757. break;
  4758. case MSM_ENC_VBLANK:
  4759. fn_wait = phys->ops.wait_for_vblank;
  4760. break;
  4761. case MSM_ENC_ACTIVE_REGION:
  4762. fn_wait = phys->ops.wait_for_active;
  4763. break;
  4764. default:
  4765. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4766. event);
  4767. return -EINVAL;
  4768. }
  4769. if (phys && fn_wait) {
  4770. snprintf(atrace_buf, sizeof(atrace_buf),
  4771. "wait_completion_event_%d", event);
  4772. SDE_ATRACE_BEGIN(atrace_buf);
  4773. ret = fn_wait(phys);
  4774. SDE_ATRACE_END(atrace_buf);
  4775. if (ret) {
  4776. SDE_ERROR_ENC(sde_enc, "intf_type:%d, event:%d i:%d, failed:%d\n",
  4777. sde_enc->disp_info.intf_type, event, i, ret);
  4778. SDE_EVT32(DRMID(drm_enc), sde_enc->disp_info.intf_type, event,
  4779. i, ret, SDE_EVTLOG_ERROR);
  4780. return ret;
  4781. }
  4782. }
  4783. }
  4784. return ret;
  4785. }
  4786. void sde_encoder_helper_get_jitter_bounds_ns(u32 frame_rate,
  4787. u32 jitter_num, u32 jitter_denom,
  4788. ktime_t *l_bound, ktime_t *u_bound)
  4789. {
  4790. ktime_t jitter_ns, frametime_ns;
  4791. frametime_ns = (1 * 1000000000) / frame_rate;
  4792. jitter_ns = jitter_num * frametime_ns;
  4793. do_div(jitter_ns, jitter_denom * 100);
  4794. *l_bound = frametime_ns - jitter_ns;
  4795. *u_bound = frametime_ns + jitter_ns;
  4796. }
  4797. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4798. {
  4799. struct sde_encoder_virt *sde_enc;
  4800. if (!drm_enc) {
  4801. SDE_ERROR("invalid encoder\n");
  4802. return 0;
  4803. }
  4804. sde_enc = to_sde_encoder_virt(drm_enc);
  4805. return sde_enc->mode_info.frame_rate;
  4806. }
  4807. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4808. {
  4809. struct sde_encoder_virt *sde_enc = NULL;
  4810. int i;
  4811. if (!encoder) {
  4812. SDE_ERROR("invalid encoder\n");
  4813. return INTF_MODE_NONE;
  4814. }
  4815. sde_enc = to_sde_encoder_virt(encoder);
  4816. if (sde_enc->cur_master)
  4817. return sde_enc->cur_master->intf_mode;
  4818. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4819. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4820. if (phys)
  4821. return phys->intf_mode;
  4822. }
  4823. return INTF_MODE_NONE;
  4824. }
  4825. u32 sde_encoder_get_frame_count(struct drm_encoder *encoder)
  4826. {
  4827. struct sde_encoder_virt *sde_enc = NULL;
  4828. struct sde_encoder_phys *phys;
  4829. if (!encoder) {
  4830. SDE_ERROR("invalid encoder\n");
  4831. return 0;
  4832. }
  4833. sde_enc = to_sde_encoder_virt(encoder);
  4834. phys = sde_enc->cur_master;
  4835. return phys ? atomic_read(&phys->vsync_cnt) : 0;
  4836. }
  4837. bool sde_encoder_get_vblank_timestamp(struct drm_encoder *encoder,
  4838. ktime_t *tvblank)
  4839. {
  4840. struct sde_encoder_virt *sde_enc = NULL;
  4841. struct sde_encoder_phys *phys;
  4842. if (!encoder) {
  4843. SDE_ERROR("invalid encoder\n");
  4844. return false;
  4845. }
  4846. sde_enc = to_sde_encoder_virt(encoder);
  4847. phys = sde_enc->cur_master;
  4848. if (!phys)
  4849. return false;
  4850. *tvblank = phys->last_vsync_timestamp;
  4851. return *tvblank ? true : false;
  4852. }
  4853. static void _sde_encoder_cache_hw_res_cont_splash(
  4854. struct drm_encoder *encoder,
  4855. struct sde_kms *sde_kms)
  4856. {
  4857. int i, idx;
  4858. struct sde_encoder_virt *sde_enc;
  4859. struct sde_encoder_phys *phys_enc;
  4860. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4861. sde_enc = to_sde_encoder_virt(encoder);
  4862. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4863. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4864. sde_enc->hw_pp[i] = NULL;
  4865. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4866. break;
  4867. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  4868. }
  4869. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4870. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4871. sde_enc->hw_dsc[i] = NULL;
  4872. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4873. break;
  4874. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  4875. }
  4876. /*
  4877. * If we have multiple phys encoders with one controller, make
  4878. * sure to populate the controller pointer in both phys encoders.
  4879. */
  4880. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4881. phys_enc = sde_enc->phys_encs[idx];
  4882. phys_enc->hw_ctl = NULL;
  4883. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4884. SDE_HW_BLK_CTL);
  4885. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4886. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4887. phys_enc->hw_ctl = to_sde_hw_ctl(ctl_iter.hw);
  4888. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4889. phys_enc->intf_idx, phys_enc->hw_ctl);
  4890. }
  4891. }
  4892. }
  4893. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4894. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4895. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4896. phys->hw_intf = NULL;
  4897. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4898. break;
  4899. phys->hw_intf = to_sde_hw_intf(intf_iter.hw);
  4900. }
  4901. }
  4902. /**
  4903. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4904. * device bootup when cont_splash is enabled
  4905. * @drm_enc: Pointer to drm encoder structure
  4906. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4907. * @enable: boolean indicates enable or displae state of splash
  4908. * @Return: true if successful in updating the encoder structure
  4909. */
  4910. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4911. struct sde_splash_display *splash_display, bool enable)
  4912. {
  4913. struct sde_encoder_virt *sde_enc;
  4914. struct msm_drm_private *priv;
  4915. struct sde_kms *sde_kms;
  4916. struct drm_connector *conn = NULL;
  4917. struct sde_connector *sde_conn = NULL;
  4918. struct sde_connector_state *sde_conn_state = NULL;
  4919. struct drm_display_mode *drm_mode = NULL;
  4920. struct sde_encoder_phys *phys_enc;
  4921. struct drm_bridge *bridge;
  4922. int ret = 0, i;
  4923. struct msm_sub_mode sub_mode;
  4924. if (!encoder) {
  4925. SDE_ERROR("invalid drm enc\n");
  4926. return -EINVAL;
  4927. }
  4928. sde_enc = to_sde_encoder_virt(encoder);
  4929. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4930. if (!sde_kms) {
  4931. SDE_ERROR("invalid sde_kms\n");
  4932. return -EINVAL;
  4933. }
  4934. priv = encoder->dev->dev_private;
  4935. if (!priv->num_connectors) {
  4936. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4937. return -EINVAL;
  4938. }
  4939. SDE_DEBUG_ENC(sde_enc,
  4940. "num of connectors: %d\n", priv->num_connectors);
  4941. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4942. if (!enable) {
  4943. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4944. phys_enc = sde_enc->phys_encs[i];
  4945. if (phys_enc)
  4946. phys_enc->cont_splash_enabled = false;
  4947. }
  4948. return ret;
  4949. }
  4950. if (!splash_display) {
  4951. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4952. return -EINVAL;
  4953. }
  4954. for (i = 0; i < priv->num_connectors; i++) {
  4955. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4956. priv->connectors[i]->base.id);
  4957. sde_conn = to_sde_connector(priv->connectors[i]);
  4958. if (!sde_conn->encoder) {
  4959. SDE_DEBUG_ENC(sde_enc,
  4960. "encoder not attached to connector\n");
  4961. continue;
  4962. }
  4963. if (sde_conn->encoder->base.id
  4964. == encoder->base.id) {
  4965. conn = (priv->connectors[i]);
  4966. break;
  4967. }
  4968. }
  4969. if (!conn || !conn->state) {
  4970. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4971. return -EINVAL;
  4972. }
  4973. sde_conn_state = to_sde_connector_state(conn->state);
  4974. if (!sde_conn->ops.get_mode_info) {
  4975. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4976. return -EINVAL;
  4977. }
  4978. sub_mode.dsc_mode = splash_display->dsc_cnt ? MSM_DISPLAY_DSC_MODE_ENABLED :
  4979. MSM_DISPLAY_DSC_MODE_DISABLED;
  4980. drm_mode = &encoder->crtc->state->adjusted_mode;
  4981. ret = sde_connector_get_mode_info(&sde_conn->base,
  4982. drm_mode, &sub_mode, &sde_conn_state->mode_info);
  4983. if (ret) {
  4984. SDE_ERROR_ENC(sde_enc,
  4985. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4986. return ret;
  4987. }
  4988. if (sde_conn->encoder) {
  4989. conn->state->best_encoder = sde_conn->encoder;
  4990. SDE_DEBUG_ENC(sde_enc,
  4991. "configured cstate->best_encoder to ID = %d\n",
  4992. conn->state->best_encoder->base.id);
  4993. } else {
  4994. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4995. conn->base.id);
  4996. }
  4997. sde_enc->crtc = encoder->crtc;
  4998. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4999. conn->state, false);
  5000. if (ret) {
  5001. SDE_ERROR_ENC(sde_enc,
  5002. "failed to reserve hw resources, %d\n", ret);
  5003. return ret;
  5004. }
  5005. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  5006. sde_connector_get_topology_name(conn));
  5007. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  5008. drm_mode->hdisplay, drm_mode->vdisplay);
  5009. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  5010. bridge = drm_bridge_chain_get_first_bridge(encoder);
  5011. if (bridge) {
  5012. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  5013. /*
  5014. * For cont-splash use case, we update the mode
  5015. * configurations manually. This will skip the
  5016. * usually mode set call when actual frame is
  5017. * pushed from framework. The bridge needs to
  5018. * be updated with the current drm mode by
  5019. * calling the bridge mode set ops.
  5020. */
  5021. drm_bridge_chain_mode_set(bridge, drm_mode, drm_mode);
  5022. } else {
  5023. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  5024. }
  5025. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  5026. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5027. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  5028. if (!phys) {
  5029. SDE_ERROR_ENC(sde_enc,
  5030. "phys encoders not initialized\n");
  5031. return -EINVAL;
  5032. }
  5033. /* update connector for master and slave phys encoders */
  5034. phys->connector = conn;
  5035. phys->cont_splash_enabled = true;
  5036. phys->hw_pp = sde_enc->hw_pp[i];
  5037. if (phys->ops.cont_splash_mode_set)
  5038. phys->ops.cont_splash_mode_set(phys, drm_mode);
  5039. if (phys->ops.is_master && phys->ops.is_master(phys))
  5040. sde_enc->cur_master = phys;
  5041. }
  5042. return ret;
  5043. }
  5044. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  5045. bool skip_pre_kickoff)
  5046. {
  5047. struct msm_drm_thread *event_thread = NULL;
  5048. struct msm_drm_private *priv = NULL;
  5049. struct sde_encoder_virt *sde_enc = NULL;
  5050. if (!enc || !enc->dev || !enc->dev->dev_private) {
  5051. SDE_ERROR("invalid parameters\n");
  5052. return -EINVAL;
  5053. }
  5054. priv = enc->dev->dev_private;
  5055. sde_enc = to_sde_encoder_virt(enc);
  5056. if (!sde_enc->crtc || (sde_enc->crtc->index
  5057. >= ARRAY_SIZE(priv->event_thread))) {
  5058. SDE_DEBUG_ENC(sde_enc,
  5059. "invalid cached CRTC: %d or crtc index: %d\n",
  5060. sde_enc->crtc == NULL,
  5061. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  5062. return -EINVAL;
  5063. }
  5064. SDE_EVT32_VERBOSE(DRMID(enc));
  5065. event_thread = &priv->event_thread[sde_enc->crtc->index];
  5066. if (!skip_pre_kickoff) {
  5067. sde_enc->delay_kickoff = true;
  5068. kthread_queue_work(&event_thread->worker,
  5069. &sde_enc->esd_trigger_work);
  5070. kthread_flush_work(&sde_enc->esd_trigger_work);
  5071. }
  5072. /*
  5073. * panel may stop generating te signal (vsync) during esd failure. rsc
  5074. * hardware may hang without vsync. Avoid rsc hang by generating the
  5075. * vsync from watchdog timer instead of panel.
  5076. */
  5077. sde_encoder_helper_switch_vsync(enc, true);
  5078. if (!skip_pre_kickoff) {
  5079. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  5080. sde_enc->delay_kickoff = false;
  5081. }
  5082. return 0;
  5083. }
  5084. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  5085. {
  5086. struct sde_encoder_virt *sde_enc;
  5087. if (!encoder) {
  5088. SDE_ERROR("invalid drm enc\n");
  5089. return false;
  5090. }
  5091. sde_enc = to_sde_encoder_virt(encoder);
  5092. return sde_enc->recovery_events_enabled;
  5093. }
  5094. void sde_encoder_enable_recovery_event(struct drm_encoder *encoder)
  5095. {
  5096. struct sde_encoder_virt *sde_enc;
  5097. if (!encoder) {
  5098. SDE_ERROR("invalid drm enc\n");
  5099. return;
  5100. }
  5101. sde_enc = to_sde_encoder_virt(encoder);
  5102. sde_enc->recovery_events_enabled = true;
  5103. }
  5104. bool sde_encoder_needs_dsc_disable(struct drm_encoder *drm_enc)
  5105. {
  5106. struct sde_kms *sde_kms;
  5107. struct drm_connector *conn;
  5108. struct sde_connector_state *conn_state;
  5109. if (!drm_enc)
  5110. return false;
  5111. sde_kms = sde_encoder_get_kms(drm_enc);
  5112. if (!sde_kms)
  5113. return false;
  5114. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  5115. if (!conn || !conn->state)
  5116. return false;
  5117. conn_state = to_sde_connector_state(conn->state);
  5118. return TOPOLOGY_DSC_MODE(conn_state->old_topology_name);
  5119. }
  5120. struct sde_hw_ctl *sde_encoder_get_hw_ctl(struct sde_connector *c_conn)
  5121. {
  5122. struct drm_encoder *drm_enc;
  5123. struct sde_encoder_virt *sde_enc;
  5124. struct sde_encoder_phys *cur_master;
  5125. struct sde_hw_ctl *hw_ctl = NULL;
  5126. if (!c_conn || !c_conn->hwfence_wb_retire_fences_enable)
  5127. goto exit;
  5128. /* get encoder to find the hw_ctl for this connector */
  5129. drm_enc = c_conn->encoder;
  5130. if (!drm_enc)
  5131. goto exit;
  5132. sde_enc = to_sde_encoder_virt(drm_enc);
  5133. cur_master = sde_enc->phys_encs[0];
  5134. if (!cur_master || !cur_master->hw_ctl)
  5135. goto exit;
  5136. hw_ctl = cur_master->hw_ctl;
  5137. SDE_DEBUG("conn hw_ctl idx:%d intf_mode:%d\n", hw_ctl->idx, cur_master->intf_mode);
  5138. exit:
  5139. return hw_ctl;
  5140. }
  5141. void sde_encoder_add_data_to_minidump_va(struct drm_encoder *drm_enc)
  5142. {
  5143. struct sde_encoder_virt *sde_enc;
  5144. struct sde_encoder_phys *phys_enc;
  5145. u32 i;
  5146. sde_enc = to_sde_encoder_virt(drm_enc);
  5147. for( i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  5148. {
  5149. phys_enc = sde_enc->phys_encs[i];
  5150. if(phys_enc && phys_enc->ops.add_to_minidump)
  5151. phys_enc->ops.add_to_minidump(phys_enc);
  5152. phys_enc = sde_enc->phys_cmd_encs[i];
  5153. if(phys_enc && phys_enc->ops.add_to_minidump)
  5154. phys_enc->ops.add_to_minidump(phys_enc);
  5155. phys_enc = sde_enc->phys_vid_encs[i];
  5156. if(phys_enc && phys_enc->ops.add_to_minidump)
  5157. phys_enc->ops.add_to_minidump(phys_enc);
  5158. }
  5159. }
  5160. void sde_encoder_misr_sign_event_notify(struct drm_encoder *drm_enc)
  5161. {
  5162. struct drm_event event;
  5163. struct drm_connector *connector;
  5164. struct sde_connector *c_conn = NULL;
  5165. struct sde_connector_state *c_state = NULL;
  5166. struct sde_encoder_virt *sde_enc = NULL;
  5167. struct sde_encoder_phys *phys = NULL;
  5168. u32 current_misr_value[MAX_DSI_DISPLAYS] = {0};
  5169. int rc = 0, i = 0;
  5170. bool misr_updated = false, roi_updated = false;
  5171. struct msm_roi_list *prev_roi, *c_state_roi;
  5172. if (!drm_enc)
  5173. return;
  5174. sde_enc = to_sde_encoder_virt(drm_enc);
  5175. if (!atomic_read(&sde_enc->misr_enable)) {
  5176. SDE_DEBUG("MISR is disabled\n");
  5177. return;
  5178. }
  5179. connector = sde_enc->cur_master->connector;
  5180. if (!connector)
  5181. return;
  5182. c_conn = to_sde_connector(connector);
  5183. c_state = to_sde_connector_state(connector->state);
  5184. atomic64_set(&c_conn->previous_misr_sign.num_valid_misr, 0);
  5185. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5186. phys = sde_enc->phys_encs[i];
  5187. if (!phys || !phys->ops.collect_misr) {
  5188. SDE_DEBUG("invalid misr ops idx:%d\n", i);
  5189. continue;
  5190. }
  5191. rc = phys->ops.collect_misr(phys, true, &current_misr_value[i]);
  5192. if (rc) {
  5193. SDE_ERROR("failed to collect misr %d\n", rc);
  5194. return;
  5195. }
  5196. atomic64_inc(&c_conn->previous_misr_sign.num_valid_misr);
  5197. }
  5198. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5199. if (current_misr_value[i] != c_conn->previous_misr_sign.misr_sign_value[i]) {
  5200. c_conn->previous_misr_sign.misr_sign_value[i] = current_misr_value[i];
  5201. misr_updated = true;
  5202. }
  5203. }
  5204. prev_roi = &c_conn->previous_misr_sign.roi_list;
  5205. c_state_roi = &c_state->rois;
  5206. if (prev_roi->num_rects != c_state_roi->num_rects) {
  5207. roi_updated = true;
  5208. } else {
  5209. for (i = 0; i < prev_roi->num_rects; i++) {
  5210. if (IS_ROI_UPDATED(prev_roi->roi[i], c_state_roi->roi[i]))
  5211. roi_updated = true;
  5212. }
  5213. }
  5214. if (roi_updated)
  5215. memcpy(&c_conn->previous_misr_sign.roi_list, &c_state->rois, sizeof(c_state->rois));
  5216. if (misr_updated || roi_updated) {
  5217. event.type = DRM_EVENT_MISR_SIGN;
  5218. event.length = sizeof(c_conn->previous_misr_sign);
  5219. msm_mode_object_event_notify(&connector->base, connector->dev, &event,
  5220. (u8 *)&c_conn->previous_misr_sign);
  5221. }
  5222. }