dsi_catalog.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2015-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #include <linux/errno.h>
  7. #include "dsi_catalog.h"
  8. /**
  9. * dsi_catalog_cmn_init() - catalog init for dsi controller v1.4
  10. */
  11. static void dsi_catalog_cmn_init(struct dsi_ctrl_hw *ctrl,
  12. enum dsi_ctrl_version version)
  13. {
  14. /* common functions */
  15. ctrl->ops.host_setup = dsi_ctrl_hw_cmn_host_setup;
  16. ctrl->ops.video_engine_en = dsi_ctrl_hw_cmn_video_engine_en;
  17. ctrl->ops.video_engine_setup = dsi_ctrl_hw_cmn_video_engine_setup;
  18. ctrl->ops.set_video_timing = dsi_ctrl_hw_cmn_set_video_timing;
  19. ctrl->ops.set_timing_db = dsi_ctrl_hw_cmn_set_timing_db;
  20. ctrl->ops.cmd_engine_setup = dsi_ctrl_hw_cmn_cmd_engine_setup;
  21. ctrl->ops.setup_cmd_stream = dsi_ctrl_hw_cmn_setup_cmd_stream;
  22. ctrl->ops.ctrl_en = dsi_ctrl_hw_cmn_ctrl_en;
  23. ctrl->ops.cmd_engine_en = dsi_ctrl_hw_cmn_cmd_engine_en;
  24. ctrl->ops.phy_sw_reset = dsi_ctrl_hw_cmn_phy_sw_reset;
  25. ctrl->ops.soft_reset = dsi_ctrl_hw_cmn_soft_reset;
  26. ctrl->ops.kickoff_command = dsi_ctrl_hw_cmn_kickoff_command;
  27. ctrl->ops.kickoff_fifo_command = dsi_ctrl_hw_cmn_kickoff_fifo_command;
  28. ctrl->ops.reset_cmd_fifo = dsi_ctrl_hw_cmn_reset_cmd_fifo;
  29. ctrl->ops.trigger_command_dma = dsi_ctrl_hw_cmn_trigger_command_dma;
  30. ctrl->ops.get_interrupt_status = dsi_ctrl_hw_cmn_get_interrupt_status;
  31. ctrl->ops.poll_dma_status = dsi_ctrl_hw_cmn_poll_dma_status;
  32. ctrl->ops.get_error_status = dsi_ctrl_hw_cmn_get_error_status;
  33. ctrl->ops.clear_error_status = dsi_ctrl_hw_cmn_clear_error_status;
  34. ctrl->ops.clear_interrupt_status =
  35. dsi_ctrl_hw_cmn_clear_interrupt_status;
  36. ctrl->ops.enable_status_interrupts =
  37. dsi_ctrl_hw_cmn_enable_status_interrupts;
  38. ctrl->ops.enable_error_interrupts =
  39. dsi_ctrl_hw_cmn_enable_error_interrupts;
  40. ctrl->ops.video_test_pattern_setup =
  41. dsi_ctrl_hw_cmn_video_test_pattern_setup;
  42. ctrl->ops.cmd_test_pattern_setup =
  43. dsi_ctrl_hw_cmn_cmd_test_pattern_setup;
  44. ctrl->ops.test_pattern_enable = dsi_ctrl_hw_cmn_test_pattern_enable;
  45. ctrl->ops.trigger_cmd_test_pattern =
  46. dsi_ctrl_hw_cmn_trigger_cmd_test_pattern;
  47. ctrl->ops.clear_phy0_ln_err = dsi_ctrl_hw_dln0_phy_err;
  48. ctrl->ops.phy_reset_config = dsi_ctrl_hw_cmn_phy_reset_config;
  49. ctrl->ops.setup_misr = dsi_ctrl_hw_cmn_setup_misr;
  50. ctrl->ops.collect_misr = dsi_ctrl_hw_cmn_collect_misr;
  51. ctrl->ops.get_cmd_read_data = dsi_ctrl_hw_cmn_get_cmd_read_data;
  52. ctrl->ops.clear_rdbk_register = dsi_ctrl_hw_cmn_clear_rdbk_reg;
  53. ctrl->ops.ctrl_reset = dsi_ctrl_hw_cmn_ctrl_reset;
  54. ctrl->ops.mask_error_intr = dsi_ctrl_hw_cmn_mask_error_intr;
  55. ctrl->ops.error_intr_ctrl = dsi_ctrl_hw_cmn_error_intr_ctrl;
  56. ctrl->ops.get_error_mask = dsi_ctrl_hw_cmn_get_error_mask;
  57. ctrl->ops.get_hw_version = dsi_ctrl_hw_cmn_get_hw_version;
  58. ctrl->ops.wait_for_cmd_mode_mdp_idle =
  59. dsi_ctrl_hw_cmn_wait_for_cmd_mode_mdp_idle;
  60. ctrl->ops.setup_avr = dsi_ctrl_hw_cmn_setup_avr;
  61. ctrl->ops.set_continuous_clk = dsi_ctrl_hw_cmn_set_continuous_clk;
  62. ctrl->ops.wait4dynamic_refresh_done =
  63. dsi_ctrl_hw_cmn_wait4dynamic_refresh_done;
  64. ctrl->ops.hs_req_sel = dsi_ctrl_hw_cmn_hs_req_sel;
  65. ctrl->ops.vid_engine_busy = dsi_ctrl_hw_cmn_vid_engine_busy;
  66. switch (version) {
  67. case DSI_CTRL_VERSION_2_2:
  68. case DSI_CTRL_VERSION_2_3:
  69. case DSI_CTRL_VERSION_2_4:
  70. case DSI_CTRL_VERSION_2_5:
  71. case DSI_CTRL_VERSION_2_6:
  72. case DSI_CTRL_VERSION_2_7:
  73. case DSI_CTRL_VERSION_2_8:
  74. ctrl->ops.phy_reset_config = dsi_ctrl_hw_22_phy_reset_config;
  75. ctrl->ops.config_clk_gating = dsi_ctrl_hw_22_config_clk_gating;
  76. ctrl->ops.setup_lane_map = dsi_ctrl_hw_22_setup_lane_map;
  77. ctrl->ops.wait_for_lane_idle =
  78. dsi_ctrl_hw_22_wait_for_lane_idle;
  79. ctrl->ops.reg_dump_to_buffer =
  80. dsi_ctrl_hw_22_reg_dump_to_buffer;
  81. ctrl->ops.ulps_ops.ulps_request = dsi_ctrl_hw_cmn_ulps_request;
  82. ctrl->ops.ulps_ops.ulps_exit = dsi_ctrl_hw_cmn_ulps_exit;
  83. ctrl->ops.ulps_ops.get_lanes_in_ulps =
  84. dsi_ctrl_hw_cmn_get_lanes_in_ulps;
  85. ctrl->ops.clamp_enable = NULL;
  86. ctrl->ops.clamp_disable = NULL;
  87. ctrl->ops.schedule_dma_cmd = dsi_ctrl_hw_22_schedule_dma_cmd;
  88. ctrl->ops.kickoff_command_non_embedded_mode =
  89. dsi_ctrl_hw_kickoff_non_embedded_mode;
  90. ctrl->ops.configure_cmddma_window =
  91. dsi_ctrl_hw_22_configure_cmddma_window;
  92. ctrl->ops.reset_trig_ctrl =
  93. dsi_ctrl_hw_22_reset_trigger_controls;
  94. ctrl->ops.log_line_count = dsi_ctrl_hw_22_log_line_count;
  95. ctrl->ops.splitlink_cmd_setup = dsi_ctrl_hw_22_configure_splitlink;
  96. ctrl->ops.setup_misr = dsi_ctrl_hw_22_setup_misr;
  97. ctrl->ops.collect_misr = dsi_ctrl_hw_22_collect_misr;
  98. break;
  99. default:
  100. break;
  101. }
  102. }
  103. /**
  104. * dsi_catalog_ctrl_setup() - return catalog info for dsi controller
  105. * @ctrl: Pointer to DSI controller hw object.
  106. * @version: DSI controller version.
  107. * @index: DSI controller instance ID.
  108. * @phy_pll_bypass: DSI PHY/PLL drivers bypass HW access.
  109. * @null_insertion_enabled: DSI controller inserts null packet.
  110. *
  111. * This function setups the catalog information in the dsi_ctrl_hw object.
  112. *
  113. * return: error code for failure and 0 for success.
  114. */
  115. int dsi_catalog_ctrl_setup(struct dsi_ctrl_hw *ctrl,
  116. enum dsi_ctrl_version version, u32 index,
  117. bool phy_pll_bypass, bool null_insertion_enabled)
  118. {
  119. int rc = 0;
  120. if (version == DSI_CTRL_VERSION_UNKNOWN ||
  121. version >= DSI_CTRL_VERSION_MAX) {
  122. DSI_ERR("Unsupported version: %d\n", version);
  123. return -ENOTSUPP;
  124. }
  125. ctrl->index = index;
  126. ctrl->null_insertion_enabled = null_insertion_enabled;
  127. set_bit(DSI_CTRL_VIDEO_TPG, ctrl->feature_map);
  128. set_bit(DSI_CTRL_CMD_TPG, ctrl->feature_map);
  129. set_bit(DSI_CTRL_VARIABLE_REFRESH_RATE, ctrl->feature_map);
  130. set_bit(DSI_CTRL_DYNAMIC_REFRESH, ctrl->feature_map);
  131. set_bit(DSI_CTRL_DESKEW_CALIB, ctrl->feature_map);
  132. set_bit(DSI_CTRL_DPHY, ctrl->feature_map);
  133. switch (version) {
  134. case DSI_CTRL_VERSION_2_2:
  135. case DSI_CTRL_VERSION_2_3:
  136. case DSI_CTRL_VERSION_2_4:
  137. ctrl->phy_pll_bypass = phy_pll_bypass;
  138. dsi_catalog_cmn_init(ctrl, version);
  139. break;
  140. case DSI_CTRL_VERSION_2_5:
  141. case DSI_CTRL_VERSION_2_6:
  142. case DSI_CTRL_VERSION_2_7:
  143. case DSI_CTRL_VERSION_2_8:
  144. ctrl->widebus_support = true;
  145. ctrl->phy_pll_bypass = phy_pll_bypass;
  146. dsi_catalog_cmn_init(ctrl, version);
  147. break;
  148. default:
  149. return -ENOTSUPP;
  150. }
  151. return rc;
  152. }
  153. /**
  154. * dsi_catalog_phy_3_0_init() - catalog init for DSI PHY 10nm
  155. */
  156. static void dsi_catalog_phy_3_0_init(struct dsi_phy_hw *phy)
  157. {
  158. phy->ops.regulator_enable = dsi_phy_hw_v3_0_regulator_enable;
  159. phy->ops.regulator_disable = dsi_phy_hw_v3_0_regulator_disable;
  160. phy->ops.enable = dsi_phy_hw_v3_0_enable;
  161. phy->ops.disable = dsi_phy_hw_v3_0_disable;
  162. phy->ops.calculate_timing_params =
  163. dsi_phy_hw_calculate_timing_params;
  164. phy->ops.ulps_ops.wait_for_lane_idle =
  165. dsi_phy_hw_v3_0_wait_for_lane_idle;
  166. phy->ops.ulps_ops.ulps_request =
  167. dsi_phy_hw_v3_0_ulps_request;
  168. phy->ops.ulps_ops.ulps_exit =
  169. dsi_phy_hw_v3_0_ulps_exit;
  170. phy->ops.ulps_ops.get_lanes_in_ulps =
  171. dsi_phy_hw_v3_0_get_lanes_in_ulps;
  172. phy->ops.ulps_ops.is_lanes_in_ulps =
  173. dsi_phy_hw_v3_0_is_lanes_in_ulps;
  174. phy->ops.phy_timing_val = dsi_phy_hw_timing_val_v3_0;
  175. phy->ops.clamp_ctrl = dsi_phy_hw_v3_0_clamp_ctrl;
  176. phy->ops.phy_lane_reset = dsi_phy_hw_v3_0_lane_reset;
  177. phy->ops.toggle_resync_fifo = dsi_phy_hw_v3_0_toggle_resync_fifo;
  178. phy->ops.dyn_refresh_ops.dyn_refresh_config =
  179. dsi_phy_hw_v3_0_dyn_refresh_config;
  180. phy->ops.dyn_refresh_ops.dyn_refresh_pipe_delay =
  181. dsi_phy_hw_v3_0_dyn_refresh_pipe_delay;
  182. phy->ops.dyn_refresh_ops.dyn_refresh_helper =
  183. dsi_phy_hw_v3_0_dyn_refresh_helper;
  184. phy->ops.dyn_refresh_ops.dyn_refresh_trigger_sel = NULL;
  185. phy->ops.dyn_refresh_ops.cache_phy_timings =
  186. dsi_phy_hw_v3_0_cache_phy_timings;
  187. phy->ops.phy_idle_off = NULL;
  188. }
  189. /**
  190. * dsi_catalog_phy_4_0_init() - catalog init for DSI PHY 7nm
  191. */
  192. static void dsi_catalog_phy_4_0_init(struct dsi_phy_hw *phy)
  193. {
  194. phy->ops.regulator_enable = NULL;
  195. phy->ops.regulator_disable = NULL;
  196. phy->ops.enable = dsi_phy_hw_v4_0_enable;
  197. phy->ops.disable = dsi_phy_hw_v4_0_disable;
  198. phy->ops.calculate_timing_params =
  199. dsi_phy_hw_calculate_timing_params;
  200. phy->ops.ulps_ops.wait_for_lane_idle =
  201. dsi_phy_hw_v4_0_wait_for_lane_idle;
  202. phy->ops.ulps_ops.ulps_request =
  203. dsi_phy_hw_v4_0_ulps_request;
  204. phy->ops.ulps_ops.ulps_exit =
  205. dsi_phy_hw_v4_0_ulps_exit;
  206. phy->ops.ulps_ops.get_lanes_in_ulps =
  207. dsi_phy_hw_v4_0_get_lanes_in_ulps;
  208. phy->ops.ulps_ops.is_lanes_in_ulps =
  209. dsi_phy_hw_v4_0_is_lanes_in_ulps;
  210. phy->ops.phy_timing_val = dsi_phy_hw_timing_val_v4_0;
  211. phy->ops.phy_lane_reset = dsi_phy_hw_v4_0_lane_reset;
  212. phy->ops.toggle_resync_fifo = dsi_phy_hw_v4_0_toggle_resync_fifo;
  213. phy->ops.reset_clk_en_sel = dsi_phy_hw_v4_0_reset_clk_en_sel;
  214. phy->ops.dyn_refresh_ops.dyn_refresh_config =
  215. dsi_phy_hw_v4_0_dyn_refresh_config;
  216. phy->ops.dyn_refresh_ops.dyn_refresh_pipe_delay =
  217. dsi_phy_hw_v4_0_dyn_refresh_pipe_delay;
  218. phy->ops.dyn_refresh_ops.dyn_refresh_helper =
  219. dsi_phy_hw_v4_0_dyn_refresh_helper;
  220. phy->ops.dyn_refresh_ops.dyn_refresh_trigger_sel =
  221. dsi_phy_hw_v4_0_dyn_refresh_trigger_sel;
  222. phy->ops.dyn_refresh_ops.cache_phy_timings =
  223. dsi_phy_hw_v4_0_cache_phy_timings;
  224. phy->ops.set_continuous_clk = dsi_phy_hw_v4_0_set_continuous_clk;
  225. phy->ops.commit_phy_timing = dsi_phy_hw_v4_0_commit_phy_timing;
  226. phy->ops.phy_idle_off = NULL;
  227. }
  228. /**
  229. * dsi_catalog_phy_5_0_init() - catalog init for DSI PHY 7nm
  230. */
  231. static void dsi_catalog_phy_5_0_init(struct dsi_phy_hw *phy)
  232. {
  233. phy->ops.regulator_enable = NULL;
  234. phy->ops.regulator_disable = NULL;
  235. phy->ops.enable = dsi_phy_hw_v5_0_enable;
  236. phy->ops.disable = dsi_phy_hw_v5_0_disable;
  237. phy->ops.calculate_timing_params = dsi_phy_hw_calculate_timing_params;
  238. phy->ops.ulps_ops.wait_for_lane_idle = dsi_phy_hw_v5_0_wait_for_lane_idle;
  239. phy->ops.ulps_ops.ulps_request = dsi_phy_hw_v5_0_ulps_request;
  240. phy->ops.ulps_ops.ulps_exit = dsi_phy_hw_v5_0_ulps_exit;
  241. phy->ops.ulps_ops.get_lanes_in_ulps = dsi_phy_hw_v5_0_get_lanes_in_ulps;
  242. phy->ops.ulps_ops.is_lanes_in_ulps = dsi_phy_hw_v5_0_is_lanes_in_ulps;
  243. phy->ops.phy_timing_val = dsi_phy_hw_timing_val_v5_0;
  244. phy->ops.phy_lane_reset = dsi_phy_hw_v5_0_lane_reset;
  245. phy->ops.toggle_resync_fifo = dsi_phy_hw_v5_0_toggle_resync_fifo;
  246. phy->ops.reset_clk_en_sel = dsi_phy_hw_v5_0_reset_clk_en_sel;
  247. phy->ops.dyn_refresh_ops.dyn_refresh_config = dsi_phy_hw_v5_0_dyn_refresh_config;
  248. phy->ops.dyn_refresh_ops.dyn_refresh_pipe_delay = dsi_phy_hw_v5_0_dyn_refresh_pipe_delay;
  249. phy->ops.dyn_refresh_ops.dyn_refresh_helper = dsi_phy_hw_v5_0_dyn_refresh_helper;
  250. phy->ops.dyn_refresh_ops.dyn_refresh_trigger_sel = dsi_phy_hw_v5_0_dyn_refresh_trigger_sel;
  251. phy->ops.dyn_refresh_ops.cache_phy_timings = dsi_phy_hw_v5_0_cache_phy_timings;
  252. phy->ops.set_continuous_clk = dsi_phy_hw_v5_0_set_continuous_clk;
  253. phy->ops.commit_phy_timing = dsi_phy_hw_v5_0_commit_phy_timing;
  254. phy->ops.phy_idle_off = dsi_phy_hw_v5_0_phy_idle_off;
  255. }
  256. /**
  257. * dsi_catalog_phy_setup() - return catalog info for dsi phy hardware
  258. * @ctrl: Pointer to DSI PHY hw object.
  259. * @version: DSI PHY version.
  260. * @index: DSI PHY instance ID.
  261. *
  262. * This function setups the catalog information in the dsi_phy_hw object.
  263. *
  264. * return: error code for failure and 0 for success.
  265. */
  266. int dsi_catalog_phy_setup(struct dsi_phy_hw *phy,
  267. enum dsi_phy_version version,
  268. u32 index)
  269. {
  270. int rc = 0;
  271. if (version == DSI_PHY_VERSION_UNKNOWN ||
  272. version >= DSI_PHY_VERSION_MAX) {
  273. DSI_ERR("Unsupported version: %d\n", version);
  274. return -ENOTSUPP;
  275. }
  276. phy->index = index;
  277. phy->version = version;
  278. set_bit(DSI_PHY_DPHY, phy->feature_map);
  279. dsi_phy_timing_calc_init(phy, version);
  280. switch (version) {
  281. case DSI_PHY_VERSION_3_0:
  282. dsi_catalog_phy_3_0_init(phy);
  283. break;
  284. case DSI_PHY_VERSION_4_0:
  285. case DSI_PHY_VERSION_4_1:
  286. case DSI_PHY_VERSION_4_2:
  287. case DSI_PHY_VERSION_4_3:
  288. case DSI_PHY_VERSION_4_3_2:
  289. dsi_catalog_phy_4_0_init(phy);
  290. break;
  291. case DSI_PHY_VERSION_5_2:
  292. dsi_catalog_phy_5_0_init(phy);
  293. break;
  294. default:
  295. return -ENOTSUPP;
  296. }
  297. return rc;
  298. }
  299. int dsi_catalog_phy_pll_setup(struct dsi_phy_hw *phy, u32 pll_ver)
  300. {
  301. int rc = 0;
  302. if (pll_ver >= DSI_PLL_VERSION_UNKNOWN) {
  303. DSI_ERR("Unsupported version: %d\n", pll_ver);
  304. return -EOPNOTSUPP;
  305. } else if (phy->phy_pll_bypass) {
  306. return 0;
  307. }
  308. switch (pll_ver) {
  309. case DSI_PLL_VERSION_5NM:
  310. phy->ops.configure = dsi_pll_5nm_configure;
  311. phy->ops.pll_toggle = dsi_pll_5nm_toggle;
  312. break;
  313. case DSI_PLL_VERSION_4NM:
  314. phy->ops.configure = dsi_pll_4nm_configure;
  315. phy->ops.pll_toggle = dsi_pll_4nm_toggle;
  316. break;
  317. default:
  318. phy->ops.configure = NULL;
  319. phy->ops.pll_toggle = NULL;
  320. break;
  321. }
  322. return rc;
  323. }