hal_6750_rx.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516
  1. /*
  2. * Copyright (c) 2020-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2022-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #ifndef _HAL_6750_RX_H_
  20. #define _HAL_6750_RX_H_
  21. #include "qdf_util.h"
  22. #include "qdf_types.h"
  23. #include "qdf_lock.h"
  24. #include "qdf_mem.h"
  25. #include "qdf_nbuf.h"
  26. #include "tcl_data_cmd.h"
  27. #include "mac_tcl_reg_seq_hwioreg.h"
  28. #include "phyrx_rssi_legacy.h"
  29. #include "rx_msdu_start.h"
  30. #include "tlv_tag_def.h"
  31. #include "hal_hw_headers.h"
  32. #include "hal_internal.h"
  33. #include "cdp_txrx_mon_struct.h"
  34. #include "qdf_trace.h"
  35. #include "hal_rx.h"
  36. #include "hal_tx.h"
  37. #include "dp_types.h"
  38. #include "hal_api_mon.h"
  39. #include "phyrx_other_receive_info_ru_details.h"
  40. #define HAL_RX_MSDU_START_MIMO_SS_BITMAP(_rx_msdu_start)\
  41. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  42. RX_MSDU_START_5_MIMO_SS_BITMAP_OFFSET)), \
  43. RX_MSDU_START_5_MIMO_SS_BITMAP_MASK, \
  44. RX_MSDU_START_5_MIMO_SS_BITMAP_LSB))
  45. #define HAL_RX_MPDU_GET_SEQUENCE_NUMBER(_rx_mpdu_info) \
  46. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  47. RX_MPDU_INFO_11_MPDU_SEQUENCE_NUMBER_OFFSET)), \
  48. RX_MPDU_INFO_11_MPDU_SEQUENCE_NUMBER_MASK, \
  49. RX_MPDU_INFO_11_MPDU_SEQUENCE_NUMBER_LSB))
  50. #define HAL_RX_MSDU_END_DA_IS_MCBC_GET(_rx_msdu_end) \
  51. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  52. RX_MSDU_END_10_DA_IS_MCBC_OFFSET)), \
  53. RX_MSDU_END_10_DA_IS_MCBC_MASK, \
  54. RX_MSDU_END_10_DA_IS_MCBC_LSB))
  55. #define HAL_RX_MSDU_END_SA_IS_VALID_GET(_rx_msdu_end) \
  56. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  57. RX_MSDU_END_10_SA_IS_VALID_OFFSET)), \
  58. RX_MSDU_END_10_SA_IS_VALID_MASK, \
  59. RX_MSDU_END_10_SA_IS_VALID_LSB))
  60. #define HAL_RX_MSDU_END_SA_IDX_GET(_rx_msdu_end) \
  61. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  62. RX_MSDU_END_11_SA_IDX_OFFSET)), \
  63. RX_MSDU_END_11_SA_IDX_MASK, \
  64. RX_MSDU_END_11_SA_IDX_LSB))
  65. #define HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(_rx_msdu_end) \
  66. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  67. RX_MSDU_END_10_L3_HEADER_PADDING_OFFSET)), \
  68. RX_MSDU_END_10_L3_HEADER_PADDING_MASK, \
  69. RX_MSDU_END_10_L3_HEADER_PADDING_LSB))
  70. #define HAL_RX_MSDU_END_L3_TYPE_GET(_rx_msdu_end) \
  71. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  72. RX_MSDU_END_5_L3_TYPE_OFFSET)), \
  73. RX_MSDU_END_5_L3_TYPE_MASK, \
  74. RX_MSDU_END_5_L3_TYPE_LSB))
  75. #define HAL_RX_MPDU_ENCRYPTION_INFO_VALID(_rx_mpdu_info) \
  76. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  77. RX_MPDU_INFO_11_FRAME_ENCRYPTION_INFO_VALID_OFFSET)), \
  78. RX_MPDU_INFO_11_FRAME_ENCRYPTION_INFO_VALID_MASK, \
  79. RX_MPDU_INFO_11_FRAME_ENCRYPTION_INFO_VALID_LSB))
  80. #define HAL_RX_MPDU_PN_31_0_GET(_rx_mpdu_info) \
  81. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  82. RX_MPDU_INFO_3_PN_31_0_OFFSET)), \
  83. RX_MPDU_INFO_3_PN_31_0_MASK, \
  84. RX_MPDU_INFO_3_PN_31_0_LSB))
  85. #define HAL_RX_MPDU_PN_63_32_GET(_rx_mpdu_info) \
  86. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  87. RX_MPDU_INFO_4_PN_63_32_OFFSET)), \
  88. RX_MPDU_INFO_4_PN_63_32_MASK, \
  89. RX_MPDU_INFO_4_PN_63_32_LSB))
  90. #define HAL_RX_MPDU_PN_95_64_GET(_rx_mpdu_info) \
  91. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  92. RX_MPDU_INFO_5_PN_95_64_OFFSET)), \
  93. RX_MPDU_INFO_5_PN_95_64_MASK, \
  94. RX_MPDU_INFO_5_PN_95_64_LSB))
  95. #define HAL_RX_MPDU_PN_127_96_GET(_rx_mpdu_info) \
  96. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  97. RX_MPDU_INFO_6_PN_127_96_OFFSET)), \
  98. RX_MPDU_INFO_6_PN_127_96_MASK, \
  99. RX_MPDU_INFO_6_PN_127_96_LSB))
  100. #define HAL_RX_MSDU_END_FIRST_MSDU_GET(_rx_msdu_end) \
  101. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  102. RX_MSDU_END_10_FIRST_MSDU_OFFSET)), \
  103. RX_MSDU_END_10_FIRST_MSDU_MASK, \
  104. RX_MSDU_END_10_FIRST_MSDU_LSB))
  105. #define HAL_RX_MSDU_END_DA_IS_VALID_GET(_rx_msdu_end) \
  106. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  107. RX_MSDU_END_10_DA_IS_VALID_OFFSET)), \
  108. RX_MSDU_END_10_DA_IS_VALID_MASK, \
  109. RX_MSDU_END_10_DA_IS_VALID_LSB))
  110. #define HAL_RX_MSDU_END_LAST_MSDU_GET(_rx_msdu_end) \
  111. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  112. RX_MSDU_END_10_LAST_MSDU_OFFSET)), \
  113. RX_MSDU_END_10_LAST_MSDU_MASK, \
  114. RX_MSDU_END_10_LAST_MSDU_LSB))
  115. #define HAL_RX_MPDU_GET_MAC_AD4_VALID(_rx_mpdu_info) \
  116. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  117. RX_MPDU_INFO_11_MAC_ADDR_AD4_VALID_OFFSET)), \
  118. RX_MPDU_INFO_11_MAC_ADDR_AD4_VALID_MASK, \
  119. RX_MPDU_INFO_11_MAC_ADDR_AD4_VALID_LSB))
  120. #define HAL_RX_MPDU_INFO_SW_PEER_ID_GET(_rx_mpdu_info) \
  121. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  122. RX_MPDU_INFO_10_SW_PEER_ID_OFFSET)), \
  123. RX_MPDU_INFO_10_SW_PEER_ID_MASK, \
  124. RX_MPDU_INFO_10_SW_PEER_ID_LSB))
  125. #define HAL_RX_MPDU_GET_TODS(_rx_mpdu_info) \
  126. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  127. RX_MPDU_INFO_11_TO_DS_OFFSET)), \
  128. RX_MPDU_INFO_11_TO_DS_MASK, \
  129. RX_MPDU_INFO_11_TO_DS_LSB))
  130. #define HAL_RX_MPDU_GET_FROMDS(_rx_mpdu_info) \
  131. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  132. RX_MPDU_INFO_11_FR_DS_OFFSET)), \
  133. RX_MPDU_INFO_11_FR_DS_MASK, \
  134. RX_MPDU_INFO_11_FR_DS_LSB))
  135. #define HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(_rx_mpdu_info) \
  136. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  137. RX_MPDU_INFO_11_MPDU_FRAME_CONTROL_VALID_OFFSET)), \
  138. RX_MPDU_INFO_11_MPDU_FRAME_CONTROL_VALID_MASK, \
  139. RX_MPDU_INFO_11_MPDU_FRAME_CONTROL_VALID_LSB))
  140. #define HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(_rx_mpdu_info) \
  141. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  142. RX_MPDU_INFO_11_MAC_ADDR_AD1_VALID_OFFSET)), \
  143. RX_MPDU_INFO_11_MAC_ADDR_AD1_VALID_MASK, \
  144. RX_MPDU_INFO_11_MAC_ADDR_AD1_VALID_LSB))
  145. #define HAL_RX_MPDU_AD1_31_0_GET(_rx_mpdu_info) \
  146. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  147. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_OFFSET)), \
  148. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_MASK, \
  149. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_LSB))
  150. #define HAL_RX_MPDU_AD1_47_32_GET(_rx_mpdu_info) \
  151. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  152. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_OFFSET)), \
  153. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_MASK, \
  154. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_LSB))
  155. #define HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(_rx_mpdu_info) \
  156. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  157. RX_MPDU_INFO_11_MAC_ADDR_AD2_VALID_OFFSET)), \
  158. RX_MPDU_INFO_11_MAC_ADDR_AD2_VALID_MASK, \
  159. RX_MPDU_INFO_11_MAC_ADDR_AD2_VALID_LSB))
  160. #define HAL_RX_MPDU_AD2_15_0_GET(_rx_mpdu_info) \
  161. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  162. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_OFFSET)), \
  163. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_MASK, \
  164. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_LSB))
  165. #define HAL_RX_MPDU_AD2_47_16_GET(_rx_mpdu_info) \
  166. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  167. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_OFFSET)), \
  168. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_MASK, \
  169. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_LSB))
  170. #define HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(_rx_mpdu_info) \
  171. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  172. RX_MPDU_INFO_11_MAC_ADDR_AD3_VALID_OFFSET)), \
  173. RX_MPDU_INFO_11_MAC_ADDR_AD3_VALID_MASK, \
  174. RX_MPDU_INFO_11_MAC_ADDR_AD3_VALID_LSB))
  175. #define HAL_RX_MPDU_AD3_31_0_GET(_rx_mpdu_info) \
  176. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  177. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_OFFSET)), \
  178. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_MASK, \
  179. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_LSB))
  180. #define HAL_RX_MPDU_AD3_47_32_GET(_rx_mpdu_info) \
  181. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  182. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_OFFSET)), \
  183. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_MASK, \
  184. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_LSB))
  185. #define HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(_rx_mpdu_info) \
  186. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  187. RX_MPDU_INFO_11_MAC_ADDR_AD4_VALID_OFFSET)), \
  188. RX_MPDU_INFO_11_MAC_ADDR_AD4_VALID_MASK, \
  189. RX_MPDU_INFO_11_MAC_ADDR_AD4_VALID_LSB))
  190. #define HAL_RX_MPDU_AD4_31_0_GET(_rx_mpdu_info) \
  191. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  192. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_OFFSET)), \
  193. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_MASK, \
  194. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_LSB))
  195. #define HAL_RX_MPDU_AD4_47_32_GET(_rx_mpdu_info) \
  196. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  197. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_OFFSET)), \
  198. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_MASK, \
  199. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_LSB))
  200. #define HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(_rx_mpdu_info) \
  201. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  202. RX_MPDU_INFO_11_MPDU_SEQUENCE_CONTROL_VALID_OFFSET)), \
  203. RX_MPDU_INFO_11_MPDU_SEQUENCE_CONTROL_VALID_MASK, \
  204. RX_MPDU_INFO_11_MPDU_SEQUENCE_CONTROL_VALID_LSB))
  205. #define HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(_rx_mpdu_info) \
  206. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  207. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_OFFSET)),\
  208. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_MASK, \
  209. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_LSB))
  210. #define HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(_rx_msdu_end) \
  211. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  212. RX_MSDU_END_14_SA_SW_PEER_ID_OFFSET)), \
  213. RX_MSDU_END_14_SA_SW_PEER_ID_MASK, \
  214. RX_MSDU_END_14_SA_SW_PEER_ID_LSB))
  215. #define HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va) \
  216. (uint8_t *)(link_desc_va) + \
  217. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  218. #define HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0) \
  219. (uint8_t *)(msdu0) + \
  220. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  221. #define HAL_ENT_MPDU_DESC_INFO(ent_ring_desc) \
  222. (uint8_t *)(ent_ring_desc) + \
  223. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_DETAILS_MPDU_SEQUENCE_NUMBER_OFFSET
  224. #define HAL_DST_MPDU_DESC_INFO(dst_ring_desc) \
  225. (uint8_t *)(dst_ring_desc) + \
  226. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  227. #define HAL_RX_GET_FC_VALID(rx_mpdu_start) \
  228. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_11, MPDU_FRAME_CONTROL_VALID)
  229. #define HAL_RX_GET_TO_DS_FLAG(rx_mpdu_start) \
  230. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_11, TO_DS)
  231. #define HAL_RX_GET_MAC_ADDR1_VALID(rx_mpdu_start) \
  232. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_11, MAC_ADDR_AD1_VALID)
  233. #define HAL_RX_GET_MAC_ADDR2_VALID(rx_mpdu_start) \
  234. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_11, MAC_ADDR_AD2_VALID)
  235. #define HAL_RX_GET_FILTER_CATEGORY(rx_mpdu_start) \
  236. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_9, RXPCU_MPDU_FILTER_IN_CATEGORY)
  237. #define HAL_RX_GET_PPDU_ID(rx_mpdu_start) \
  238. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_9, PHY_PPDU_ID)
  239. #define HAL_RX_GET_SW_FRAME_GROUP_ID(rx_mpdu_start) \
  240. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_9, SW_FRAME_GROUP_ID)
  241. #define HAL_RX_GET_SW_PEER_ID(rx_mpdu_start) \
  242. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_10, SW_PEER_ID)
  243. #define HAL_REO_R0_CONFIG(soc, reg_val, reo_params) \
  244. do { \
  245. reg_val &= \
  246. ~(HWIO_REO_R0_GENERAL_ENABLE_AGING_LIST_ENABLE_BMSK |\
  247. HWIO_REO_R0_GENERAL_ENABLE_AGING_FLUSH_ENABLE_BMSK); \
  248. reg_val |= \
  249. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, \
  250. AGING_LIST_ENABLE, 1) |\
  251. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, \
  252. AGING_FLUSH_ENABLE, 1);\
  253. HAL_REG_WRITE((soc), \
  254. HWIO_REO_R0_GENERAL_ENABLE_ADDR( \
  255. SEQ_WCSS_UMAC_REO_REG_OFFSET), \
  256. (reg_val)); \
  257. reg_val = \
  258. HAL_REG_READ((soc), \
  259. HWIO_REO_R0_MISC_CTL_ADDR( \
  260. SEQ_WCSS_UMAC_REO_REG_OFFSET)); \
  261. reg_val &= \
  262. ~(HWIO_REO_R0_MISC_CTL_FRAGMENT_DEST_RING_BMSK); \
  263. reg_val |= \
  264. HAL_SM(HWIO_REO_R0_MISC_CTL, \
  265. FRAGMENT_DEST_RING, \
  266. (reo_params)->frag_dst_ring); \
  267. HAL_REG_WRITE((soc), \
  268. HWIO_REO_R0_MISC_CTL_ADDR( \
  269. SEQ_WCSS_UMAC_REO_REG_OFFSET), \
  270. (reg_val)); \
  271. reg_val = \
  272. HAL_REG_READ((soc), \
  273. HWIO_REO_R0_GENERAL_ENABLE_ADDR( \
  274. SEQ_WCSS_UMAC_REO_REG_OFFSET)); \
  275. reg_val &= \
  276. (~HWIO_REO_R0_GENERAL_ENABLE_BAR_DEST_RING_BMSK |\
  277. (REO_REMAP_TCL << HWIO_REO_R0_GENERAL_ENABLE_BAR_DEST_RING_SHFT)); \
  278. HAL_REG_WRITE((soc), \
  279. HWIO_REO_R0_GENERAL_ENABLE_ADDR( \
  280. SEQ_WCSS_UMAC_REO_REG_OFFSET), \
  281. (reg_val)); \
  282. } while (0)
  283. #define HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr) \
  284. ((struct rx_msdu_desc_info *) \
  285. _OFFSET_TO_BYTE_PTR(msdu_details_ptr, \
  286. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_RESERVED_0A_OFFSET))
  287. #define HAL_RX_LINK_DESC_MSDU0_PTR(link_desc) \
  288. ((struct rx_msdu_details *) \
  289. _OFFSET_TO_BYTE_PTR((link_desc),\
  290. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET))
  291. #define HAL_RX_MSDU_END_FLOW_IDX_GET(_rx_msdu_end) \
  292. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  293. RX_MSDU_END_12_FLOW_IDX_OFFSET)), \
  294. RX_MSDU_END_12_FLOW_IDX_MASK, \
  295. RX_MSDU_END_12_FLOW_IDX_LSB))
  296. #define HAL_RX_MSDU_END_REO_DEST_IND_GET(_rx_msdu_end) \
  297. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  298. RX_MSDU_END_12_REO_DESTINATION_INDICATION_OFFSET)), \
  299. RX_MSDU_END_12_REO_DESTINATION_INDICATION_MASK, \
  300. RX_MSDU_END_12_REO_DESTINATION_INDICATION_LSB))
  301. #define HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(_rx_msdu_end) \
  302. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  303. RX_MSDU_END_10_FLOW_IDX_INVALID_OFFSET)), \
  304. RX_MSDU_END_10_FLOW_IDX_INVALID_MASK, \
  305. RX_MSDU_END_10_FLOW_IDX_INVALID_LSB))
  306. #define HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(_rx_msdu_end) \
  307. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  308. RX_MSDU_END_10_FLOW_IDX_TIMEOUT_OFFSET)), \
  309. RX_MSDU_END_10_FLOW_IDX_TIMEOUT_MASK, \
  310. RX_MSDU_END_10_FLOW_IDX_TIMEOUT_LSB))
  311. #define HAL_RX_MSDU_END_FSE_METADATA_GET(_rx_msdu_end) \
  312. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  313. RX_MSDU_END_13_FSE_METADATA_OFFSET)), \
  314. RX_MSDU_END_13_FSE_METADATA_MASK, \
  315. RX_MSDU_END_13_FSE_METADATA_LSB))
  316. #define HAL_RX_MSDU_END_CCE_METADATA_GET(_rx_msdu_end) \
  317. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  318. RX_MSDU_END_14_CCE_METADATA_OFFSET)), \
  319. RX_MSDU_END_14_CCE_METADATA_MASK, \
  320. RX_MSDU_END_14_CCE_METADATA_LSB))
  321. #define HAL_RX_TLV_GET_TCP_CHKSUM(buf) \
  322. (_HAL_MS( \
  323. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  324. msdu_end_tlv.rx_msdu_end), \
  325. RX_MSDU_END_10_TCP_UDP_CHKSUM_OFFSET)), \
  326. RX_MSDU_END_10_TCP_UDP_CHKSUM_MASK, \
  327. RX_MSDU_END_10_TCP_UDP_CHKSUM_LSB))
  328. #define HAL_RX_MSDU_END_DA_IDX_GET(_rx_msdu_end) \
  329. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  330. RX_MSDU_END_11_DA_IDX_OR_SW_PEER_ID_OFFSET)), \
  331. RX_MSDU_END_11_DA_IDX_OR_SW_PEER_ID_MASK, \
  332. RX_MSDU_END_11_DA_IDX_OR_SW_PEER_ID_LSB))
  333. #define HAL_RX_TLV_GET_FLOW_AGGR_CONT(buf) \
  334. (_HAL_MS( \
  335. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  336. msdu_end_tlv.rx_msdu_end), \
  337. RX_MSDU_END_15_FLOW_AGGREGATION_CONTINUATION_OFFSET)), \
  338. RX_MSDU_END_15_FLOW_AGGREGATION_CONTINUATION_MASK, \
  339. RX_MSDU_END_15_FLOW_AGGREGATION_CONTINUATION_LSB))
  340. #define HAL_RX_TLV_GET_FLOW_AGGR_COUNT(buf) \
  341. (_HAL_MS( \
  342. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  343. msdu_end_tlv.rx_msdu_end), \
  344. RX_MSDU_END_15_AGGREGATION_COUNT_OFFSET)), \
  345. RX_MSDU_END_15_AGGREGATION_COUNT_MASK, \
  346. RX_MSDU_END_15_AGGREGATION_COUNT_LSB))
  347. #define HAL_RX_TLV_GET_FISA_TIMEOUT(buf) \
  348. (_HAL_MS( \
  349. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  350. msdu_end_tlv.rx_msdu_end), \
  351. RX_MSDU_END_15_FISA_TIMEOUT_OFFSET)), \
  352. RX_MSDU_END_15_FISA_TIMEOUT_MASK, \
  353. RX_MSDU_END_15_FISA_TIMEOUT_LSB))
  354. #define HAL_RX_TLV_GET_FISA_CUMULATIVE_L4_CHECKSUM(buf) \
  355. (_HAL_MS( \
  356. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  357. msdu_end_tlv.rx_msdu_end), \
  358. RX_MSDU_END_16_CUMULATIVE_L4_CHECKSUM_OFFSET)), \
  359. RX_MSDU_END_16_CUMULATIVE_L4_CHECKSUM_MASK, \
  360. RX_MSDU_END_16_CUMULATIVE_L4_CHECKSUM_LSB))
  361. #define HAL_RX_TLV_GET_FISA_CUMULATIVE_IP_LENGTH(buf) \
  362. (_HAL_MS( \
  363. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  364. msdu_end_tlv.rx_msdu_end), \
  365. RX_MSDU_END_16_CUMULATIVE_IP_LENGTH_OFFSET)), \
  366. RX_MSDU_END_16_CUMULATIVE_IP_LENGTH_MASK, \
  367. RX_MSDU_END_16_CUMULATIVE_IP_LENGTH_LSB))
  368. #if defined(QCA_WIFI_QCA6750) && defined(WLAN_CFR_ENABLE) && \
  369. defined(WLAN_ENH_CFR_ENABLE)
  370. static inline
  371. void hal_rx_get_bb_info_6750(void *rx_tlv,
  372. void *ppdu_info_hdl)
  373. {
  374. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  375. ppdu_info->cfr_info.bb_captured_channel =
  376. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_CHANNEL);
  377. ppdu_info->cfr_info.bb_captured_timeout =
  378. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_TIMEOUT);
  379. ppdu_info->cfr_info.bb_captured_reason =
  380. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_REASON);
  381. }
  382. static inline
  383. void hal_rx_get_rtt_info_6750(void *rx_tlv,
  384. void *ppdu_info_hdl)
  385. {
  386. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  387. ppdu_info->cfr_info.rx_location_info_valid =
  388. HAL_RX_GET(rx_tlv, PHYRX_PKT_END_13_RX_PKT_END_DETAILS,
  389. RX_LOCATION_INFO_DETAILS_RX_LOCATION_INFO_VALID);
  390. ppdu_info->cfr_info.rtt_che_buffer_pointer_low32 =
  391. HAL_RX_GET(rx_tlv,
  392. PHYRX_PKT_END_12_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  393. RTT_CHE_BUFFER_POINTER_LOW32);
  394. ppdu_info->cfr_info.rtt_che_buffer_pointer_high8 =
  395. HAL_RX_GET(rx_tlv,
  396. PHYRX_PKT_END_11_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  397. RTT_CHE_BUFFER_POINTER_HIGH8);
  398. ppdu_info->cfr_info.chan_capture_status =
  399. HAL_RX_GET(rx_tlv,
  400. PHYRX_PKT_END_13_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  401. RESERVED_8);
  402. ppdu_info->cfr_info.rx_start_ts =
  403. HAL_RX_GET(rx_tlv,
  404. PHYRX_PKT_END_9_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  405. RX_START_TS);
  406. ppdu_info->cfr_info.rtt_cfo_measurement = (int16_t)
  407. HAL_RX_GET(rx_tlv,
  408. PHYRX_PKT_END_13_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  409. RTT_CFO_MEASUREMENT);
  410. ppdu_info->cfr_info.agc_gain_info0 =
  411. HAL_RX_GET(rx_tlv,
  412. PHYRX_PKT_END_1_RX_PKT_END_DETAILS,
  413. PHY_TIMESTAMP_1_LOWER_32);
  414. ppdu_info->cfr_info.agc_gain_info1 =
  415. HAL_RX_GET(rx_tlv,
  416. PHYRX_PKT_END_2_RX_PKT_END_DETAILS,
  417. PHY_TIMESTAMP_1_UPPER_32);
  418. ppdu_info->cfr_info.agc_gain_info2 =
  419. HAL_RX_GET(rx_tlv,
  420. PHYRX_PKT_END_3_RX_PKT_END_DETAILS,
  421. PHY_TIMESTAMP_2_LOWER_32);
  422. ppdu_info->cfr_info.agc_gain_info3 =
  423. HAL_RX_GET(rx_tlv,
  424. PHYRX_PKT_END_4_RX_PKT_END_DETAILS,
  425. PHY_TIMESTAMP_2_UPPER_32);
  426. ppdu_info->cfr_info.mcs_rate =
  427. HAL_RX_GET(rx_tlv,
  428. PHYRX_PKT_END_8_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  429. RTT_MCS_RATE);
  430. ppdu_info->cfr_info.gi_type =
  431. HAL_RX_GET(rx_tlv,
  432. PHYRX_PKT_END_8_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  433. RTT_GI_TYPE);
  434. }
  435. #endif
  436. #endif