hal_6390_rx.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "qdf_util.h"
  20. #include "qdf_types.h"
  21. #include "qdf_lock.h"
  22. #include "qdf_mem.h"
  23. #include "qdf_nbuf.h"
  24. #include "tcl_data_cmd.h"
  25. #include "mac_tcl_reg_seq_hwioreg.h"
  26. #include "phyrx_rssi_legacy.h"
  27. #include "rx_msdu_start.h"
  28. #include "tlv_tag_def.h"
  29. #include "hal_hw_headers.h"
  30. #include "hal_internal.h"
  31. #include "cdp_txrx_mon_struct.h"
  32. #include "qdf_trace.h"
  33. #include "hal_li_rx.h"
  34. #include "hal_tx.h"
  35. #include "dp_types.h"
  36. #include "hal_api_mon.h"
  37. #include "phyrx_other_receive_info_ru_details.h"
  38. #define HAL_RX_MPDU_GET_SEQUENCE_NUMBER(_rx_mpdu_info) \
  39. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  40. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_OFFSET)), \
  41. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_MASK, \
  42. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_LSB))
  43. #define HAL_RX_MSDU_END_DA_IS_MCBC_GET(_rx_msdu_end) \
  44. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  45. RX_MSDU_END_5_DA_IS_MCBC_OFFSET)), \
  46. RX_MSDU_END_5_DA_IS_MCBC_MASK, \
  47. RX_MSDU_END_5_DA_IS_MCBC_LSB))
  48. #define HAL_RX_MSDU_END_SA_IS_VALID_GET(_rx_msdu_end) \
  49. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  50. RX_MSDU_END_5_SA_IS_VALID_OFFSET)), \
  51. RX_MSDU_END_5_SA_IS_VALID_MASK, \
  52. RX_MSDU_END_5_SA_IS_VALID_LSB))
  53. #define HAL_RX_MSDU_END_SA_IDX_GET(_rx_msdu_end) \
  54. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  55. RX_MSDU_END_13_SA_IDX_OFFSET)), \
  56. RX_MSDU_END_13_SA_IDX_MASK, \
  57. RX_MSDU_END_13_SA_IDX_LSB))
  58. #define HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(_rx_msdu_end) \
  59. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  60. RX_MSDU_END_5_L3_HEADER_PADDING_OFFSET)), \
  61. RX_MSDU_END_5_L3_HEADER_PADDING_MASK, \
  62. RX_MSDU_END_5_L3_HEADER_PADDING_LSB))
  63. #define HAL_RX_MPDU_ENCRYPTION_INFO_VALID(_rx_mpdu_info) \
  64. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  65. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_OFFSET)), \
  66. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_MASK, \
  67. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_LSB))
  68. #define HAL_RX_MPDU_PN_31_0_GET(_rx_mpdu_info) \
  69. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  70. RX_MPDU_INFO_4_PN_31_0_OFFSET)), \
  71. RX_MPDU_INFO_4_PN_31_0_MASK, \
  72. RX_MPDU_INFO_4_PN_31_0_LSB))
  73. #define HAL_RX_MPDU_PN_63_32_GET(_rx_mpdu_info) \
  74. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  75. RX_MPDU_INFO_5_PN_63_32_OFFSET)), \
  76. RX_MPDU_INFO_5_PN_63_32_MASK, \
  77. RX_MPDU_INFO_5_PN_63_32_LSB))
  78. #define HAL_RX_MPDU_PN_95_64_GET(_rx_mpdu_info) \
  79. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  80. RX_MPDU_INFO_6_PN_95_64_OFFSET)), \
  81. RX_MPDU_INFO_6_PN_95_64_MASK, \
  82. RX_MPDU_INFO_6_PN_95_64_LSB))
  83. #define HAL_RX_MPDU_PN_127_96_GET(_rx_mpdu_info) \
  84. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  85. RX_MPDU_INFO_7_PN_127_96_OFFSET)), \
  86. RX_MPDU_INFO_7_PN_127_96_MASK, \
  87. RX_MPDU_INFO_7_PN_127_96_LSB))
  88. #define HAL_RX_MSDU_END_FIRST_MSDU_GET(_rx_msdu_end) \
  89. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  90. RX_MSDU_END_5_FIRST_MSDU_OFFSET)), \
  91. RX_MSDU_END_5_FIRST_MSDU_MASK, \
  92. RX_MSDU_END_5_FIRST_MSDU_LSB))
  93. #define HAL_RX_MSDU_END_DA_IS_VALID_GET(_rx_msdu_end) \
  94. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  95. RX_MSDU_END_5_DA_IS_VALID_OFFSET)), \
  96. RX_MSDU_END_5_DA_IS_VALID_MASK, \
  97. RX_MSDU_END_5_DA_IS_VALID_LSB))
  98. #define HAL_RX_MSDU_END_LAST_MSDU_GET(_rx_msdu_end) \
  99. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  100. RX_MSDU_END_5_LAST_MSDU_OFFSET)), \
  101. RX_MSDU_END_5_LAST_MSDU_MASK, \
  102. RX_MSDU_END_5_LAST_MSDU_LSB))
  103. #define HAL_RX_MPDU_GET_MAC_AD4_VALID(_rx_mpdu_info) \
  104. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  105. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_OFFSET)), \
  106. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_MASK, \
  107. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_LSB))
  108. #define HAL_RX_MPDU_INFO_SW_PEER_ID_GET(_rx_mpdu_info) \
  109. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  110. RX_MPDU_INFO_1_SW_PEER_ID_OFFSET)), \
  111. RX_MPDU_INFO_1_SW_PEER_ID_MASK, \
  112. RX_MPDU_INFO_1_SW_PEER_ID_LSB))
  113. #define HAL_RX_MPDU_GET_TODS(_rx_mpdu_info) \
  114. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  115. RX_MPDU_INFO_2_TO_DS_OFFSET)), \
  116. RX_MPDU_INFO_2_TO_DS_MASK, \
  117. RX_MPDU_INFO_2_TO_DS_LSB))
  118. #define HAL_RX_MPDU_GET_FROMDS(_rx_mpdu_info) \
  119. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  120. RX_MPDU_INFO_2_FR_DS_OFFSET)), \
  121. RX_MPDU_INFO_2_FR_DS_MASK, \
  122. RX_MPDU_INFO_2_FR_DS_LSB))
  123. #define HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(_rx_mpdu_info) \
  124. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  125. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_OFFSET)), \
  126. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_MASK, \
  127. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_LSB))
  128. #define HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(_rx_mpdu_info) \
  129. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  130. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_OFFSET)), \
  131. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_MASK, \
  132. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_LSB))
  133. #define HAL_RX_MPDU_AD1_31_0_GET(_rx_mpdu_info) \
  134. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  135. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_OFFSET)), \
  136. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_MASK, \
  137. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_LSB))
  138. #define HAL_RX_MPDU_AD1_47_32_GET(_rx_mpdu_info) \
  139. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  140. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_OFFSET)), \
  141. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_MASK, \
  142. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_LSB))
  143. #define HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(_rx_mpdu_info) \
  144. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  145. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_OFFSET)), \
  146. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_MASK, \
  147. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_LSB))
  148. #define HAL_RX_MPDU_AD2_15_0_GET(_rx_mpdu_info) \
  149. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  150. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_OFFSET)), \
  151. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_MASK, \
  152. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_LSB))
  153. #define HAL_RX_MPDU_AD2_47_16_GET(_rx_mpdu_info) \
  154. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  155. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_OFFSET)), \
  156. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_MASK, \
  157. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_LSB))
  158. #define HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(_rx_mpdu_info) \
  159. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  160. RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_OFFSET)), \
  161. RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_MASK, \
  162. RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_LSB))
  163. #define HAL_RX_MPDU_AD3_31_0_GET(_rx_mpdu_info) \
  164. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  165. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_OFFSET)), \
  166. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_MASK, \
  167. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_LSB))
  168. #define HAL_RX_MPDU_AD3_47_32_GET(_rx_mpdu_info) \
  169. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  170. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_OFFSET)), \
  171. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_MASK, \
  172. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_LSB))
  173. #define HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(_rx_mpdu_info) \
  174. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  175. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_OFFSET)), \
  176. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_MASK, \
  177. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_LSB))
  178. #define HAL_RX_MPDU_AD4_31_0_GET(_rx_mpdu_info) \
  179. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  180. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_OFFSET)), \
  181. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_MASK, \
  182. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_LSB))
  183. #define HAL_RX_MPDU_AD4_47_32_GET(_rx_mpdu_info) \
  184. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  185. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_OFFSET)), \
  186. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_MASK, \
  187. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_LSB))
  188. #define HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(_rx_mpdu_info) \
  189. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  190. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_OFFSET)), \
  191. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_MASK, \
  192. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_LSB))
  193. #define HAL_RX_MSDU_START_MIMO_SS_BITMAP(_rx_msdu_start)\
  194. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  195. RX_MSDU_START_5_MIMO_SS_BITMAP_OFFSET)), \
  196. RX_MSDU_START_5_MIMO_SS_BITMAP_MASK, \
  197. RX_MSDU_START_5_MIMO_SS_BITMAP_LSB))
  198. #define HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(_rx_mpdu_info) \
  199. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  200. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_OFFSET)), \
  201. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_MASK, \
  202. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_LSB))
  203. #define HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(_rx_msdu_end) \
  204. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  205. RX_MSDU_END_16_SA_SW_PEER_ID_OFFSET)), \
  206. RX_MSDU_END_16_SA_SW_PEER_ID_MASK, \
  207. RX_MSDU_END_16_SA_SW_PEER_ID_LSB))
  208. #define HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va) \
  209. (uint8_t *)(link_desc_va) + \
  210. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  211. #define HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0) \
  212. (uint8_t *)(msdu0) + \
  213. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  214. #define HAL_ENT_MPDU_DESC_INFO(ent_ring_desc) \
  215. (uint8_t *)(ent_ring_desc) + \
  216. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  217. #define HAL_DST_MPDU_DESC_INFO(dst_ring_desc) \
  218. (uint8_t *)(dst_ring_desc) + \
  219. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  220. #define HAL_RX_GET_FC_VALID(rx_mpdu_start) \
  221. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_2, MPDU_FRAME_CONTROL_VALID)
  222. #define HAL_RX_GET_TO_DS_FLAG(rx_mpdu_start) \
  223. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_2, TO_DS)
  224. #define HAL_RX_GET_MAC_ADDR1_VALID(rx_mpdu_start) \
  225. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_2, MAC_ADDR_AD1_VALID)
  226. #define HAL_RX_GET_MAC_ADDR2_VALID(rx_mpdu_start) \
  227. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_2, MAC_ADDR_AD2_VALID)
  228. #define HAL_RX_GET_FILTER_CATEGORY(rx_mpdu_start) \
  229. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_0, RXPCU_MPDU_FILTER_IN_CATEGORY)
  230. #define HAL_RX_GET_PPDU_ID(rx_mpdu_start) \
  231. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_0, PHY_PPDU_ID)
  232. #define HAL_RX_GET_SW_FRAME_GROUP_ID(rx_mpdu_start) \
  233. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_0, SW_FRAME_GROUP_ID)
  234. #define HAL_RX_GET_SW_PEER_ID(rx_mpdu_start) \
  235. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_1, SW_PEER_ID)
  236. #define HAL_REO_R0_CONFIG(soc, reg_val, reo_params) \
  237. do { \
  238. reg_val &= \
  239. ~(HWIO_REO_R0_GENERAL_ENABLE_FRAGMENT_DEST_RING_BMSK |\
  240. HWIO_REO_R0_GENERAL_ENABLE_AGING_LIST_ENABLE_BMSK | \
  241. HWIO_REO_R0_GENERAL_ENABLE_AGING_FLUSH_ENABLE_BMSK); \
  242. reg_val |= \
  243. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, \
  244. FRAGMENT_DEST_RING, \
  245. (reo_params)->frag_dst_ring) | \
  246. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, \
  247. AGING_LIST_ENABLE, 1) |\
  248. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, \
  249. AGING_FLUSH_ENABLE, 1);\
  250. HAL_REG_WRITE((soc), \
  251. HWIO_REO_R0_GENERAL_ENABLE_ADDR( \
  252. SEQ_WCSS_UMAC_REO_REG_OFFSET), \
  253. (reg_val)); \
  254. reg_val = \
  255. HAL_REG_READ((soc), \
  256. HWIO_REO_R0_GENERAL_ENABLE_ADDR( \
  257. SEQ_WCSS_UMAC_REO_REG_OFFSET)); \
  258. reg_val &= \
  259. (~HWIO_REO_R0_GENERAL_ENABLE_BAR_DEST_RING_BMSK |\
  260. (REO_REMAP_TCL << HWIO_REO_R0_GENERAL_ENABLE_BAR_DEST_RING_SHFT)); \
  261. HAL_REG_WRITE((soc), \
  262. HWIO_REO_R0_GENERAL_ENABLE_ADDR( \
  263. SEQ_WCSS_UMAC_REO_REG_OFFSET), \
  264. (reg_val)); \
  265. } while (0)
  266. #define HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr) \
  267. ((struct rx_msdu_desc_info *) \
  268. _OFFSET_TO_BYTE_PTR(msdu_details_ptr, \
  269. UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET))
  270. #define HAL_RX_LINK_DESC_MSDU0_PTR(link_desc) \
  271. ((struct rx_msdu_details *) \
  272. _OFFSET_TO_BYTE_PTR((link_desc),\
  273. UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET))
  274. #define HAL_RX_MSDU_END_FLOW_IDX_GET(_rx_msdu_end) \
  275. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  276. RX_MSDU_END_14_FLOW_IDX_OFFSET)), \
  277. RX_MSDU_END_14_FLOW_IDX_MASK, \
  278. RX_MSDU_END_14_FLOW_IDX_LSB))
  279. #define HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(_rx_msdu_end) \
  280. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  281. RX_MSDU_END_5_FLOW_IDX_INVALID_OFFSET)), \
  282. RX_MSDU_END_5_FLOW_IDX_INVALID_MASK, \
  283. RX_MSDU_END_5_FLOW_IDX_INVALID_LSB))
  284. #define HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(_rx_msdu_end) \
  285. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  286. RX_MSDU_END_5_FLOW_IDX_TIMEOUT_OFFSET)), \
  287. RX_MSDU_END_5_FLOW_IDX_TIMEOUT_MASK, \
  288. RX_MSDU_END_5_FLOW_IDX_TIMEOUT_LSB))
  289. #define HAL_RX_MSDU_END_FSE_METADATA_GET(_rx_msdu_end) \
  290. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  291. RX_MSDU_END_15_FSE_METADATA_OFFSET)), \
  292. RX_MSDU_END_15_FSE_METADATA_MASK, \
  293. RX_MSDU_END_15_FSE_METADATA_LSB))
  294. #define HAL_RX_MSDU_END_CCE_METADATA_GET(_rx_msdu_end) \
  295. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  296. RX_MSDU_END_16_CCE_METADATA_OFFSET)), \
  297. RX_MSDU_END_16_CCE_METADATA_MASK, \
  298. RX_MSDU_END_16_CCE_METADATA_LSB))
  299. #define HAL_RX_TLV_GET_TCP_CHKSUM(buf) \
  300. (_HAL_MS( \
  301. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  302. msdu_end_tlv.rx_msdu_end), \
  303. RX_MSDU_END_1_TCP_UDP_CHKSUM_OFFSET)), \
  304. RX_MSDU_END_1_TCP_UDP_CHKSUM_MASK, \
  305. RX_MSDU_END_1_TCP_UDP_CHKSUM_LSB))
  306. /*
  307. * hal_rx_msdu_start_nss_get_6390(): API to get the NSS
  308. * Interval from rx_msdu_start
  309. *
  310. * @buf: pointer to the start of RX PKT TLV header
  311. * Return: uint32_t(nss)
  312. */
  313. static uint32_t
  314. hal_rx_msdu_start_nss_get_6390(uint8_t *buf)
  315. {
  316. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  317. struct rx_msdu_start *msdu_start =
  318. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  319. uint8_t mimo_ss_bitmap;
  320. mimo_ss_bitmap = HAL_RX_MSDU_START_MIMO_SS_BITMAP(msdu_start);
  321. return qdf_get_hweight8(mimo_ss_bitmap);
  322. }
  323. /**
  324. * hal_rx_mon_hw_desc_get_mpdu_status_6390(): Retrieve MPDU status
  325. * @hw_desc_addr: Start address of Rx HW TLVs
  326. * @rs: Status for monitor mode
  327. *
  328. * Return: void
  329. */
  330. static void hal_rx_mon_hw_desc_get_mpdu_status_6390(void *hw_desc_addr,
  331. struct mon_rx_status *rs)
  332. {
  333. struct rx_msdu_start *rx_msdu_start;
  334. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  335. uint32_t reg_value;
  336. const uint32_t sgi_hw_to_cdp[] = {
  337. CDP_SGI_0_8_US,
  338. CDP_SGI_0_4_US,
  339. CDP_SGI_1_6_US,
  340. CDP_SGI_3_2_US,
  341. };
  342. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  343. HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
  344. rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
  345. RX_MSDU_START_5, USER_RSSI);
  346. rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
  347. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
  348. rs->sgi = sgi_hw_to_cdp[reg_value];
  349. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
  350. rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
  351. /* TODO: rs->beamformed should be set for SU beamforming also */
  352. }
  353. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  354. static uint32_t hal_get_link_desc_size_6390(void)
  355. {
  356. return LINK_DESC_SIZE;
  357. }
  358. /*
  359. * hal_rx_get_tlv_6390(): API to get the tlv
  360. *
  361. * @rx_tlv: TLV data extracted from the rx packet
  362. * Return: uint8_t
  363. */
  364. static uint8_t hal_rx_get_tlv_6390(void *rx_tlv)
  365. {
  366. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_0, RECEIVE_BANDWIDTH);
  367. }
  368. /**
  369. * hal_rx_proc_phyrx_other_receive_info_tlv_6390()
  370. * - process other receive info TLV
  371. * @rx_tlv_hdr: pointer to TLV header
  372. * @ppdu_info_handle: pointer to ppdu_info
  373. *
  374. * Return: None
  375. */
  376. static
  377. void hal_rx_proc_phyrx_other_receive_info_tlv_6390(void *rx_tlv_hdr,
  378. void *ppdu_info_handle)
  379. {
  380. uint32_t tlv_tag, tlv_len;
  381. uint32_t temp_len, other_tlv_len, other_tlv_tag;
  382. void *rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  383. void *other_tlv_hdr = NULL;
  384. void *other_tlv = NULL;
  385. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  386. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  387. temp_len = 0;
  388. other_tlv_hdr = rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  389. other_tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(other_tlv_hdr);
  390. other_tlv_len = HAL_RX_GET_USER_TLV32_LEN(other_tlv_hdr);
  391. temp_len += other_tlv_len;
  392. other_tlv = other_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  393. switch (other_tlv_tag) {
  394. default:
  395. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  396. "%s unhandled TLV type: %d, TLV len:%d",
  397. __func__, other_tlv_tag, other_tlv_len);
  398. break;
  399. }
  400. }
  401. /**
  402. * hal_rx_dump_msdu_start_tlv_6390() - dump RX msdu_start TLV in structured
  403. * human readable format.
  404. * @pkttlvs: pointer to the pkttlvs.
  405. * @dbg_level: log level.
  406. *
  407. * Return: void
  408. */
  409. static void hal_rx_dump_msdu_start_tlv_6390(void *pkttlvs, uint8_t dbg_level)
  410. {
  411. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)pkttlvs;
  412. struct rx_msdu_start *msdu_start =
  413. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  414. hal_verbose_debug(
  415. "rx_msdu_start tlv (1/2) - "
  416. "rxpcu_mpdu_filter_in_category: %x "
  417. "sw_frame_group_id: %x "
  418. "phy_ppdu_id: %x "
  419. "msdu_length: %x "
  420. "ipsec_esp: %x "
  421. "l3_offset: %x "
  422. "ipsec_ah: %x "
  423. "l4_offset: %x "
  424. "msdu_number: %x "
  425. "decap_format: %x "
  426. "ipv4_proto: %x "
  427. "ipv6_proto: %x "
  428. "tcp_proto: %x "
  429. "udp_proto: %x "
  430. "ip_frag: %x "
  431. "tcp_only_ack: %x "
  432. "da_is_bcast_mcast: %x "
  433. "ip4_protocol_ip6_next_header: %x "
  434. "toeplitz_hash_2_or_4: %x "
  435. "flow_id_toeplitz: %x "
  436. "user_rssi: %x "
  437. "pkt_type: %x "
  438. "stbc: %x "
  439. "sgi: %x "
  440. "rate_mcs: %x "
  441. "receive_bandwidth: %x "
  442. "reception_type: %x "
  443. "ppdu_start_timestamp: %u ",
  444. msdu_start->rxpcu_mpdu_filter_in_category,
  445. msdu_start->sw_frame_group_id,
  446. msdu_start->phy_ppdu_id,
  447. msdu_start->msdu_length,
  448. msdu_start->ipsec_esp,
  449. msdu_start->l3_offset,
  450. msdu_start->ipsec_ah,
  451. msdu_start->l4_offset,
  452. msdu_start->msdu_number,
  453. msdu_start->decap_format,
  454. msdu_start->ipv4_proto,
  455. msdu_start->ipv6_proto,
  456. msdu_start->tcp_proto,
  457. msdu_start->udp_proto,
  458. msdu_start->ip_frag,
  459. msdu_start->tcp_only_ack,
  460. msdu_start->da_is_bcast_mcast,
  461. msdu_start->ip4_protocol_ip6_next_header,
  462. msdu_start->toeplitz_hash_2_or_4,
  463. msdu_start->flow_id_toeplitz,
  464. msdu_start->user_rssi,
  465. msdu_start->pkt_type,
  466. msdu_start->stbc,
  467. msdu_start->sgi,
  468. msdu_start->rate_mcs,
  469. msdu_start->receive_bandwidth,
  470. msdu_start->reception_type,
  471. msdu_start->ppdu_start_timestamp);
  472. hal_verbose_debug(
  473. "rx_msdu_start tlv (2/2) - "
  474. "sw_phy_meta_data: %x ",
  475. msdu_start->sw_phy_meta_data);
  476. }
  477. /**
  478. * hal_rx_dump_msdu_end_tlv_6390() - dump RX msdu_end TLV in structured
  479. * human readable format.
  480. * @pkttlvs: pointer to the pkttlvs.
  481. * @dbg_level: log level.
  482. *
  483. * Return: void
  484. */
  485. static void hal_rx_dump_msdu_end_tlv_6390(void *pkttlvs,
  486. uint8_t dbg_level)
  487. {
  488. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)pkttlvs;
  489. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  490. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  491. "rx_msdu_end tlv (1/2) - "
  492. "rxpcu_mpdu_filter_in_category: %x "
  493. "sw_frame_group_id: %x "
  494. "phy_ppdu_id: %x "
  495. "ip_hdr_chksum: %x "
  496. "tcp_udp_chksum: %x "
  497. "key_id_octet: %x "
  498. "cce_super_rule: %x "
  499. "cce_classify_not_done_truncat: %x "
  500. "cce_classify_not_done_cce_dis: %x "
  501. "ext_wapi_pn_63_48: %x "
  502. "ext_wapi_pn_95_64: %x "
  503. "ext_wapi_pn_127_96: %x "
  504. "reported_mpdu_length: %x "
  505. "first_msdu: %x "
  506. "last_msdu: %x "
  507. "sa_idx_timeout: %x "
  508. "da_idx_timeout: %x "
  509. "msdu_limit_error: %x "
  510. "flow_idx_timeout: %x "
  511. "flow_idx_invalid: %x "
  512. "wifi_parser_error: %x "
  513. "amsdu_parser_error: %x",
  514. msdu_end->rxpcu_mpdu_filter_in_category,
  515. msdu_end->sw_frame_group_id,
  516. msdu_end->phy_ppdu_id,
  517. msdu_end->ip_hdr_chksum,
  518. msdu_end->tcp_udp_chksum,
  519. msdu_end->key_id_octet,
  520. msdu_end->cce_super_rule,
  521. msdu_end->cce_classify_not_done_truncate,
  522. msdu_end->cce_classify_not_done_cce_dis,
  523. msdu_end->ext_wapi_pn_63_48,
  524. msdu_end->ext_wapi_pn_95_64,
  525. msdu_end->ext_wapi_pn_127_96,
  526. msdu_end->reported_mpdu_length,
  527. msdu_end->first_msdu,
  528. msdu_end->last_msdu,
  529. msdu_end->sa_idx_timeout,
  530. msdu_end->da_idx_timeout,
  531. msdu_end->msdu_limit_error,
  532. msdu_end->flow_idx_timeout,
  533. msdu_end->flow_idx_invalid,
  534. msdu_end->wifi_parser_error,
  535. msdu_end->amsdu_parser_error);
  536. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  537. "rx_msdu_end tlv (2/2)- "
  538. "sa_is_valid: %x "
  539. "da_is_valid: %x "
  540. "da_is_mcbc: %x "
  541. "l3_header_padding: %x "
  542. "ipv6_options_crc: %x "
  543. "tcp_seq_number: %x "
  544. "tcp_ack_number: %x "
  545. "tcp_flag: %x "
  546. "lro_eligible: %x "
  547. "window_size: %x "
  548. "da_offset: %x "
  549. "sa_offset: %x "
  550. "da_offset_valid: %x "
  551. "sa_offset_valid: %x "
  552. "rule_indication_31_0: %x "
  553. "rule_indication_63_32: %x "
  554. "sa_idx: %x "
  555. "da_idx: %x "
  556. "msdu_drop: %x "
  557. "reo_destination_indication: %x "
  558. "flow_idx: %x "
  559. "fse_metadata: %x "
  560. "cce_metadata: %x "
  561. "sa_sw_peer_id: %x ",
  562. msdu_end->sa_is_valid,
  563. msdu_end->da_is_valid,
  564. msdu_end->da_is_mcbc,
  565. msdu_end->l3_header_padding,
  566. msdu_end->ipv6_options_crc,
  567. msdu_end->tcp_seq_number,
  568. msdu_end->tcp_ack_number,
  569. msdu_end->tcp_flag,
  570. msdu_end->lro_eligible,
  571. msdu_end->window_size,
  572. msdu_end->da_offset,
  573. msdu_end->sa_offset,
  574. msdu_end->da_offset_valid,
  575. msdu_end->sa_offset_valid,
  576. msdu_end->rule_indication_31_0,
  577. msdu_end->rule_indication_63_32,
  578. msdu_end->sa_idx,
  579. msdu_end->da_idx_or_sw_peer_id,
  580. msdu_end->msdu_drop,
  581. msdu_end->reo_destination_indication,
  582. msdu_end->flow_idx,
  583. msdu_end->fse_metadata,
  584. msdu_end->cce_metadata,
  585. msdu_end->sa_sw_peer_id);
  586. }
  587. /*
  588. * Get tid from RX_MPDU_START
  589. */
  590. #define HAL_RX_MPDU_INFO_TID_GET(_rx_mpdu_info) \
  591. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  592. RX_MPDU_INFO_3_TID_OFFSET)), \
  593. RX_MPDU_INFO_3_TID_MASK, \
  594. RX_MPDU_INFO_3_TID_LSB))
  595. static uint32_t hal_rx_mpdu_start_tid_get_6390(uint8_t *buf)
  596. {
  597. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  598. struct rx_mpdu_start *mpdu_start =
  599. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  600. uint32_t tid;
  601. tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
  602. return tid;
  603. }
  604. #define HAL_RX_MSDU_START_RECEPTION_TYPE_GET(_rx_msdu_start) \
  605. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  606. RX_MSDU_START_5_RECEPTION_TYPE_OFFSET)), \
  607. RX_MSDU_START_5_RECEPTION_TYPE_MASK, \
  608. RX_MSDU_START_5_RECEPTION_TYPE_LSB))
  609. /*
  610. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  611. * Interval from rx_msdu_start
  612. *
  613. * @buf: pointer to the start of RX PKT TLV header
  614. * Return: uint32_t(reception_type)
  615. */
  616. static
  617. uint32_t hal_rx_msdu_start_reception_type_get_6390(uint8_t *buf)
  618. {
  619. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  620. struct rx_msdu_start *msdu_start =
  621. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  622. uint32_t reception_type;
  623. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  624. return reception_type;
  625. }
  626. #define HAL_RX_MSDU_END_DA_IDX_GET(_rx_msdu_end) \
  627. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  628. RX_MSDU_END_13_DA_IDX_OR_SW_PEER_ID_OFFSET)), \
  629. RX_MSDU_END_13_DA_IDX_OR_SW_PEER_ID_MASK, \
  630. RX_MSDU_END_13_DA_IDX_OR_SW_PEER_ID_LSB))
  631. /**
  632. * hal_rx_msdu_end_da_idx_get_6390: API to get da_idx
  633. * from rx_msdu_end TLV
  634. *
  635. * @ buf: pointer to the start of RX PKT TLV headers
  636. * Return: da index
  637. */
  638. static uint16_t hal_rx_msdu_end_da_idx_get_6390(uint8_t *buf)
  639. {
  640. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  641. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  642. uint16_t da_idx;
  643. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  644. return da_idx;
  645. }