hal_li_generic_api.h 90 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #ifndef _HAL_LI_GENERIC_API_H_
  20. #define _HAL_LI_GENERIC_API_H_
  21. #include "hal_tx.h"
  22. #include "hal_li_tx.h"
  23. #include "hal_li_rx.h"
  24. #define HAL_RX_WBM_REO_PUSH_REASON_GET(wbm_desc) \
  25. (_HAL_MS((*_OFFSET_TO_WORD_PTR(wbm_desc, \
  26. WBM_RELEASE_RING_2_REO_PUSH_REASON_OFFSET)), \
  27. WBM_RELEASE_RING_2_REO_PUSH_REASON_MASK, \
  28. WBM_RELEASE_RING_2_REO_PUSH_REASON_LSB))
  29. #define HAL_RX_WBM_REO_ERROR_CODE_GET(wbm_desc) \
  30. (_HAL_MS((*_OFFSET_TO_WORD_PTR(wbm_desc, \
  31. WBM_RELEASE_RING_2_REO_ERROR_CODE_OFFSET)), \
  32. WBM_RELEASE_RING_2_REO_ERROR_CODE_MASK, \
  33. WBM_RELEASE_RING_2_REO_ERROR_CODE_LSB))
  34. #define HAL_RX_WBM_RXDMA_PUSH_REASON_GET(wbm_desc) \
  35. (((*(((uint32_t *)wbm_desc) + \
  36. (WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_OFFSET >> 2))) & \
  37. WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_MASK) >> \
  38. WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_LSB)
  39. #define HAL_RX_WBM_RXDMA_ERROR_CODE_GET(wbm_desc) \
  40. (((*(((uint32_t *)wbm_desc) + \
  41. (WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_OFFSET >> 2))) & \
  42. WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_MASK) >> \
  43. WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_LSB)
  44. /**
  45. * hal_rx_wbm_err_info_get_generic_li() - Retrieves WBM error code and
  46. * reason and save it to hal_wbm_err_desc_info structure passed
  47. * by caller
  48. * @wbm_desc: wbm ring descriptor
  49. * @wbm_er_info1: hal_wbm_err_desc_info structure, output parameter.
  50. *
  51. * Return: void
  52. */
  53. static inline
  54. void hal_rx_wbm_err_info_get_generic_li(void *wbm_desc,
  55. void *wbm_er_info1)
  56. {
  57. struct hal_wbm_err_desc_info *wbm_er_info =
  58. (struct hal_wbm_err_desc_info *)wbm_er_info1;
  59. wbm_er_info->wbm_err_src = HAL_WBM2SW_RELEASE_SRC_GET(wbm_desc);
  60. wbm_er_info->reo_psh_rsn = HAL_RX_WBM_REO_PUSH_REASON_GET(wbm_desc);
  61. wbm_er_info->reo_err_code = HAL_RX_WBM_REO_ERROR_CODE_GET(wbm_desc);
  62. wbm_er_info->rxdma_psh_rsn = HAL_RX_WBM_RXDMA_PUSH_REASON_GET(wbm_desc);
  63. wbm_er_info->rxdma_err_code = HAL_RX_WBM_RXDMA_ERROR_CODE_GET(wbm_desc);
  64. }
  65. #if defined(WLAN_FEATURE_TSF_AUTO_REPORT) || defined(WLAN_CONFIG_TX_DELAY)
  66. static inline void
  67. hal_tx_comp_get_buffer_timestamp_li(void *desc,
  68. struct hal_tx_completion_status *ts)
  69. {
  70. ts->buffer_timestamp = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4,
  71. BUFFER_TIMESTAMP);
  72. }
  73. #else /* !(WLAN_FEATURE_TSF_AUTO_REPORT || WLAN_CONFIG_TX_DELAY) */
  74. static inline void
  75. hal_tx_comp_get_buffer_timestamp_li(void *desc,
  76. struct hal_tx_completion_status *ts)
  77. {
  78. }
  79. #endif /* WLAN_FEATURE_TSF_AUTO_REPORT || WLAN_CONFIG_TX_DELAY */
  80. #ifdef QCA_UNDECODED_METADATA_SUPPORT
  81. static inline void
  82. hal_rx_get_phyrx_abort(struct hal_soc *hal, void *rx_tlv,
  83. struct hal_rx_ppdu_info *ppdu_info){
  84. switch (hal->target_type) {
  85. case TARGET_TYPE_QCN9000:
  86. case TARGET_TYPE_QCN9160:
  87. ppdu_info->rx_status.phyrx_abort =
  88. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_2,
  89. PHYRX_ABORT_REQUEST_INFO_VALID);
  90. ppdu_info->rx_status.phyrx_abort_reason =
  91. HAL_RX_GET(rx_tlv, UNIFIED_RXPCU_PPDU_END_INFO_11,
  92. PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON);
  93. break;
  94. default:
  95. break;
  96. }
  97. }
  98. static inline void
  99. hal_rx_get_ht_sig_info(struct hal_rx_ppdu_info *ppdu_info,
  100. uint8_t *ht_sig_info)
  101. {
  102. ppdu_info->rx_status.ht_length =
  103. HAL_RX_GET(ht_sig_info, HT_SIG_INFO_0, LENGTH);
  104. ppdu_info->rx_status.smoothing =
  105. HAL_RX_GET(ht_sig_info, HT_SIG_INFO_1, SMOOTHING);
  106. ppdu_info->rx_status.not_sounding =
  107. HAL_RX_GET(ht_sig_info, HT_SIG_INFO_1, NOT_SOUNDING);
  108. ppdu_info->rx_status.aggregation =
  109. HAL_RX_GET(ht_sig_info, HT_SIG_INFO_1, AGGREGATION);
  110. ppdu_info->rx_status.ht_stbc =
  111. HAL_RX_GET(ht_sig_info, HT_SIG_INFO_1, STBC);
  112. ppdu_info->rx_status.ht_crc =
  113. HAL_RX_GET(ht_sig_info, HT_SIG_INFO_1, CRC);
  114. }
  115. static inline void
  116. hal_rx_get_l_sig_a_info(struct hal_rx_ppdu_info *ppdu_info,
  117. uint8_t *l_sig_a_info)
  118. {
  119. ppdu_info->rx_status.l_sig_length =
  120. HAL_RX_GET(l_sig_a_info, L_SIG_A_INFO_0, LENGTH);
  121. ppdu_info->rx_status.l_sig_a_parity =
  122. HAL_RX_GET(l_sig_a_info, L_SIG_A_INFO_0, PARITY);
  123. ppdu_info->rx_status.l_sig_a_pkt_type =
  124. HAL_RX_GET(l_sig_a_info, L_SIG_A_INFO_0, PKT_TYPE);
  125. ppdu_info->rx_status.l_sig_a_implicit_sounding =
  126. HAL_RX_GET(l_sig_a_info, L_SIG_A_INFO_0,
  127. CAPTURED_IMPLICIT_SOUNDING);
  128. }
  129. static inline void
  130. hal_rx_get_vht_sig_a_info(struct hal_rx_ppdu_info *ppdu_info,
  131. uint8_t *vht_sig_a_info)
  132. {
  133. ppdu_info->rx_status.vht_no_txop_ps =
  134. HAL_RX_GET(vht_sig_a_info, VHT_SIG_A_INFO_0,
  135. TXOP_PS_NOT_ALLOWED);
  136. ppdu_info->rx_status.vht_crc =
  137. HAL_RX_GET(vht_sig_a_info, VHT_SIG_A_INFO_1, CRC);
  138. }
  139. static inline void
  140. hal_rx_get_crc_he_sig_a_su_info(struct hal_rx_ppdu_info *ppdu_info,
  141. uint8_t *he_sig_a_su_info) {
  142. ppdu_info->rx_status.he_crc =
  143. HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1, CRC);
  144. }
  145. static inline void
  146. hal_rx_get_crc_he_sig_a_mu_dl_info(struct hal_rx_ppdu_info *ppdu_info,
  147. uint8_t *he_sig_a_mu_dl_info) {
  148. ppdu_info->rx_status.he_crc =
  149. HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_1, CRC);
  150. }
  151. #else
  152. static inline void
  153. hal_rx_get_phyrx_abort(struct hal_soc *hal, void *rx_tlv,
  154. struct hal_rx_ppdu_info *ppdu_info)
  155. {
  156. }
  157. static inline void
  158. hal_rx_get_ht_sig_info(struct hal_rx_ppdu_info *ppdu_info,
  159. uint8_t *ht_sig_info)
  160. {
  161. }
  162. static inline void
  163. hal_rx_get_l_sig_a_info(struct hal_rx_ppdu_info *ppdu_info,
  164. uint8_t *l_sig_a_info)
  165. {
  166. }
  167. static inline void
  168. hal_rx_get_vht_sig_a_info(struct hal_rx_ppdu_info *ppdu_info,
  169. uint8_t *vht_sig_a_info)
  170. {
  171. }
  172. static inline void
  173. hal_rx_get_crc_he_sig_a_su_info(struct hal_rx_ppdu_info *ppdu_info,
  174. uint8_t *he_sig_a_su_info)
  175. {
  176. }
  177. static inline void
  178. hal_rx_get_crc_he_sig_a_mu_dl_info(struct hal_rx_ppdu_info *ppdu_info,
  179. uint8_t *he_sig_a_mu_dl_info)
  180. {
  181. }
  182. #endif /* QCA_UNDECODED_METADATA_SUPPORT */
  183. /**
  184. * hal_tx_comp_get_status_generic_li() - Get tx completion status
  185. * @desc: tx descriptor
  186. * @ts1: completion ring Tx status
  187. * @hal: hal_soc object
  188. *
  189. * This function will parse the WBM completion descriptor and populate in
  190. * HAL structure
  191. *
  192. * Return: none
  193. */
  194. static inline void
  195. hal_tx_comp_get_status_generic_li(void *desc, void *ts1,
  196. struct hal_soc *hal)
  197. {
  198. uint8_t rate_stats_valid = 0;
  199. uint32_t rate_stats = 0;
  200. struct hal_tx_completion_status *ts =
  201. (struct hal_tx_completion_status *)ts1;
  202. ts->ppdu_id = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_3,
  203. TQM_STATUS_NUMBER);
  204. ts->ack_frame_rssi = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4,
  205. ACK_FRAME_RSSI);
  206. ts->first_msdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4, FIRST_MSDU);
  207. ts->last_msdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4, LAST_MSDU);
  208. ts->msdu_part_of_amsdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4,
  209. MSDU_PART_OF_AMSDU);
  210. ts->peer_id = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_7, SW_PEER_ID);
  211. ts->tid = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_7, TID);
  212. ts->transmit_cnt = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_3,
  213. TRANSMIT_COUNT);
  214. rate_stats = HAL_TX_DESC_GET(desc, HAL_TX_COMP, TX_RATE_STATS);
  215. rate_stats_valid = HAL_TX_MS(TX_RATE_STATS_INFO_0,
  216. TX_RATE_STATS_INFO_VALID, rate_stats);
  217. ts->valid = rate_stats_valid;
  218. if (rate_stats_valid) {
  219. ts->bw = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_BW,
  220. rate_stats);
  221. ts->pkt_type = HAL_TX_MS(TX_RATE_STATS_INFO_0,
  222. TRANSMIT_PKT_TYPE, rate_stats);
  223. ts->stbc = HAL_TX_MS(TX_RATE_STATS_INFO_0,
  224. TRANSMIT_STBC, rate_stats);
  225. ts->ldpc = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_LDPC,
  226. rate_stats);
  227. ts->sgi = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_SGI,
  228. rate_stats);
  229. ts->mcs = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_MCS,
  230. rate_stats);
  231. ts->ofdma = HAL_TX_MS(TX_RATE_STATS_INFO_0, OFDMA_TRANSMISSION,
  232. rate_stats);
  233. ts->tones_in_ru = HAL_TX_MS(TX_RATE_STATS_INFO_0, TONES_IN_RU,
  234. rate_stats);
  235. }
  236. ts->release_src = hal_tx_comp_get_buffer_source(
  237. hal_soc_to_hal_soc_handle(hal),
  238. desc);
  239. ts->status = hal_tx_comp_get_release_reason(
  240. desc,
  241. hal_soc_to_hal_soc_handle(hal));
  242. ts->tsf = HAL_TX_DESC_GET(desc, UNIFIED_WBM_RELEASE_RING_6,
  243. TX_RATE_STATS_INFO_TX_RATE_STATS);
  244. hal_tx_comp_get_buffer_timestamp_li(desc, ts);
  245. }
  246. /**
  247. * hal_tx_desc_set_buf_addr_generic_li() - Fill Buffer Address
  248. * information in Tx Descriptor
  249. * @desc: Handle to Tx Descriptor
  250. * @paddr: Physical Address
  251. * @rbm_id: Return Buffer Manager ID
  252. * @desc_id: Descriptor ID
  253. * @type: 0 - Address points to a MSDU buffer
  254. * 1 - Address points to MSDU extension descriptor
  255. *
  256. * Return: void
  257. */
  258. static inline void
  259. hal_tx_desc_set_buf_addr_generic_li(void *desc, dma_addr_t paddr,
  260. uint8_t rbm_id, uint32_t desc_id,
  261. uint8_t type)
  262. {
  263. /* Set buffer_addr_info.buffer_addr_31_0 */
  264. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_0,
  265. BUFFER_ADDR_INFO_BUF_ADDR_INFO) =
  266. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_0, BUFFER_ADDR_31_0, paddr);
  267. /* Set buffer_addr_info.buffer_addr_39_32 */
  268. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_1,
  269. BUFFER_ADDR_INFO_BUF_ADDR_INFO) |=
  270. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_1, BUFFER_ADDR_39_32,
  271. (((uint64_t)paddr) >> 32));
  272. /* Set buffer_addr_info.return_buffer_manager = rbm id */
  273. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_1,
  274. BUFFER_ADDR_INFO_BUF_ADDR_INFO) |=
  275. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_1,
  276. RETURN_BUFFER_MANAGER, rbm_id);
  277. /* Set buffer_addr_info.sw_buffer_cookie = desc_id */
  278. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_1,
  279. BUFFER_ADDR_INFO_BUF_ADDR_INFO) |=
  280. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_1, SW_BUFFER_COOKIE,
  281. desc_id);
  282. /* Set Buffer or Ext Descriptor Type */
  283. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_2,
  284. BUF_OR_EXT_DESC_TYPE) |=
  285. HAL_TX_SM(UNIFIED_TCL_DATA_CMD_2, BUF_OR_EXT_DESC_TYPE, type);
  286. }
  287. #if defined(QCA_WIFI_QCA6290_11AX_MU_UL) && defined(QCA_WIFI_QCA6290_11AX)
  288. /**
  289. * hal_rx_handle_other_tlvs() - handle special TLVs like MU_UL
  290. * @tlv_tag: Tag of the TLVs
  291. * @rx_tlv: the pointer to the TLVs
  292. * @ppdu_info: pointer to ppdu_info
  293. *
  294. * Return: true if the tlv is handled, false if not
  295. */
  296. static inline bool
  297. hal_rx_handle_other_tlvs(uint32_t tlv_tag, void *rx_tlv,
  298. struct hal_rx_ppdu_info *ppdu_info)
  299. {
  300. uint32_t value;
  301. switch (tlv_tag) {
  302. case WIFIPHYRX_HE_SIG_A_MU_UL_E:
  303. {
  304. uint8_t *he_sig_a_mu_ul_info =
  305. (uint8_t *)rx_tlv +
  306. HAL_RX_OFFSET(PHYRX_HE_SIG_A_MU_UL_0,
  307. HE_SIG_A_MU_UL_INFO_PHYRX_HE_SIG_A_MU_UL_INFO_DETAILS);
  308. ppdu_info->rx_status.he_flags = 1;
  309. value = HAL_RX_GET(he_sig_a_mu_ul_info, HE_SIG_A_MU_UL_INFO_0,
  310. FORMAT_INDICATION);
  311. if (value == 0) {
  312. ppdu_info->rx_status.he_data1 =
  313. QDF_MON_STATUS_HE_TRIG_FORMAT_TYPE;
  314. } else {
  315. ppdu_info->rx_status.he_data1 =
  316. QDF_MON_STATUS_HE_SU_FORMAT_TYPE;
  317. }
  318. /* data1 */
  319. ppdu_info->rx_status.he_data1 |=
  320. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  321. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  322. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN;
  323. /* data2 */
  324. ppdu_info->rx_status.he_data2 |=
  325. QDF_MON_STATUS_TXOP_KNOWN;
  326. /*data3*/
  327. value = HAL_RX_GET(he_sig_a_mu_ul_info,
  328. HE_SIG_A_MU_UL_INFO_0, BSS_COLOR_ID);
  329. ppdu_info->rx_status.he_data3 = value;
  330. /* 1 for UL and 0 for DL */
  331. value = 1;
  332. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  333. ppdu_info->rx_status.he_data3 |= value;
  334. /*data4*/
  335. value = HAL_RX_GET(he_sig_a_mu_ul_info, HE_SIG_A_MU_UL_INFO_0,
  336. SPATIAL_REUSE);
  337. ppdu_info->rx_status.he_data4 = value;
  338. /*data5*/
  339. value = HAL_RX_GET(he_sig_a_mu_ul_info,
  340. HE_SIG_A_MU_UL_INFO_0, TRANSMIT_BW);
  341. ppdu_info->rx_status.he_data5 = value;
  342. ppdu_info->rx_status.bw = value;
  343. /*data6*/
  344. value = HAL_RX_GET(he_sig_a_mu_ul_info, HE_SIG_A_MU_UL_INFO_1,
  345. TXOP_DURATION);
  346. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  347. ppdu_info->rx_status.he_data6 |= value;
  348. return true;
  349. }
  350. default:
  351. return false;
  352. }
  353. }
  354. #else
  355. static inline bool
  356. hal_rx_handle_other_tlvs(uint32_t tlv_tag, void *rx_tlv,
  357. struct hal_rx_ppdu_info *ppdu_info)
  358. {
  359. return false;
  360. }
  361. #endif /* QCA_WIFI_QCA6290_11AX_MU_UL && QCA_WIFI_QCA6290_11AX */
  362. #if defined(RX_PPDU_END_USER_STATS_1_OFDMA_INFO_VALID_OFFSET) && \
  363. defined(RX_PPDU_END_USER_STATS_22_SW_RESPONSE_REFERENCE_PTR_EXT_OFFSET)
  364. static inline void
  365. hal_rx_handle_mu_ul_info(void *rx_tlv,
  366. struct mon_rx_user_status *mon_rx_user_status)
  367. {
  368. mon_rx_user_status->mu_ul_user_v0_word0 =
  369. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_11,
  370. SW_RESPONSE_REFERENCE_PTR);
  371. mon_rx_user_status->mu_ul_user_v0_word1 =
  372. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_22,
  373. SW_RESPONSE_REFERENCE_PTR_EXT);
  374. }
  375. static inline void
  376. hal_rx_populate_byte_count(void *rx_tlv, void *ppduinfo,
  377. struct mon_rx_user_status *mon_rx_user_status)
  378. {
  379. uint32_t mpdu_ok_byte_count;
  380. uint32_t mpdu_err_byte_count;
  381. mpdu_ok_byte_count = HAL_RX_GET(rx_tlv,
  382. RX_PPDU_END_USER_STATS_17,
  383. MPDU_OK_BYTE_COUNT);
  384. mpdu_err_byte_count = HAL_RX_GET(rx_tlv,
  385. RX_PPDU_END_USER_STATS_19,
  386. MPDU_ERR_BYTE_COUNT);
  387. mon_rx_user_status->mpdu_ok_byte_count = mpdu_ok_byte_count;
  388. mon_rx_user_status->mpdu_err_byte_count = mpdu_err_byte_count;
  389. }
  390. #else
  391. static inline void
  392. hal_rx_handle_mu_ul_info(void *rx_tlv,
  393. struct mon_rx_user_status *mon_rx_user_status)
  394. {
  395. }
  396. static inline void
  397. hal_rx_populate_byte_count(void *rx_tlv, void *ppduinfo,
  398. struct mon_rx_user_status *mon_rx_user_status)
  399. {
  400. struct hal_rx_ppdu_info *ppdu_info =
  401. (struct hal_rx_ppdu_info *)ppduinfo;
  402. /* HKV1: doesn't support mpdu byte count */
  403. mon_rx_user_status->mpdu_ok_byte_count = ppdu_info->rx_status.ppdu_len;
  404. mon_rx_user_status->mpdu_err_byte_count = 0;
  405. }
  406. #endif
  407. static inline void
  408. hal_rx_populate_mu_user_info(void *rx_tlv, void *ppduinfo, uint32_t user_id,
  409. struct mon_rx_user_status *mon_rx_user_status)
  410. {
  411. struct mon_rx_info *mon_rx_info;
  412. struct mon_rx_user_info *mon_rx_user_info;
  413. struct hal_rx_ppdu_info *ppdu_info =
  414. (struct hal_rx_ppdu_info *)ppduinfo;
  415. mon_rx_info = &ppdu_info->rx_info;
  416. mon_rx_user_info = &ppdu_info->rx_user_info[user_id];
  417. mon_rx_user_info->qos_control_info_valid =
  418. mon_rx_info->qos_control_info_valid;
  419. mon_rx_user_info->qos_control = mon_rx_info->qos_control;
  420. mon_rx_user_status->ast_index = ppdu_info->rx_status.ast_index;
  421. mon_rx_user_status->tid = ppdu_info->rx_status.tid;
  422. mon_rx_user_status->tcp_msdu_count =
  423. ppdu_info->rx_status.tcp_msdu_count;
  424. mon_rx_user_status->udp_msdu_count =
  425. ppdu_info->rx_status.udp_msdu_count;
  426. mon_rx_user_status->other_msdu_count =
  427. ppdu_info->rx_status.other_msdu_count;
  428. mon_rx_user_status->frame_control = ppdu_info->rx_status.frame_control;
  429. mon_rx_user_status->frame_control_info_valid =
  430. ppdu_info->rx_status.frame_control_info_valid;
  431. mon_rx_user_status->data_sequence_control_info_valid =
  432. ppdu_info->rx_status.data_sequence_control_info_valid;
  433. mon_rx_user_status->first_data_seq_ctrl =
  434. ppdu_info->rx_status.first_data_seq_ctrl;
  435. mon_rx_user_status->preamble_type = ppdu_info->rx_status.preamble_type;
  436. mon_rx_user_status->ht_flags = ppdu_info->rx_status.ht_flags;
  437. mon_rx_user_status->rtap_flags = ppdu_info->rx_status.rtap_flags;
  438. mon_rx_user_status->vht_flags = ppdu_info->rx_status.vht_flags;
  439. mon_rx_user_status->he_flags = ppdu_info->rx_status.he_flags;
  440. mon_rx_user_status->rs_flags = ppdu_info->rx_status.rs_flags;
  441. mon_rx_user_status->mpdu_cnt_fcs_ok =
  442. ppdu_info->com_info.mpdu_cnt_fcs_ok;
  443. mon_rx_user_status->mpdu_cnt_fcs_err =
  444. ppdu_info->com_info.mpdu_cnt_fcs_err;
  445. qdf_mem_copy(&mon_rx_user_status->mpdu_fcs_ok_bitmap,
  446. &ppdu_info->com_info.mpdu_fcs_ok_bitmap,
  447. HAL_RX_NUM_WORDS_PER_PPDU_BITMAP *
  448. sizeof(ppdu_info->com_info.mpdu_fcs_ok_bitmap[0]));
  449. hal_rx_populate_byte_count(rx_tlv, ppdu_info, mon_rx_user_status);
  450. }
  451. #define HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(chain, word_1, word_2, \
  452. ppdu_info, rssi_info_tlv) \
  453. { \
  454. ppdu_info->rx_status.rssi_chain[chain][0] = \
  455. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_1,\
  456. RSSI_PRI20_CHAIN##chain); \
  457. ppdu_info->rx_status.rssi_chain[chain][1] = \
  458. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_1,\
  459. RSSI_EXT20_CHAIN##chain); \
  460. ppdu_info->rx_status.rssi_chain[chain][2] = \
  461. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_1,\
  462. RSSI_EXT40_LOW20_CHAIN##chain); \
  463. ppdu_info->rx_status.rssi_chain[chain][3] = \
  464. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_1,\
  465. RSSI_EXT40_HIGH20_CHAIN##chain); \
  466. ppdu_info->rx_status.rssi_chain[chain][4] = \
  467. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_2,\
  468. RSSI_EXT80_LOW20_CHAIN##chain); \
  469. ppdu_info->rx_status.rssi_chain[chain][5] = \
  470. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_2,\
  471. RSSI_EXT80_LOW_HIGH20_CHAIN##chain); \
  472. ppdu_info->rx_status.rssi_chain[chain][6] = \
  473. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_2,\
  474. RSSI_EXT80_HIGH_LOW20_CHAIN##chain); \
  475. ppdu_info->rx_status.rssi_chain[chain][7] = \
  476. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_2,\
  477. RSSI_EXT80_HIGH20_CHAIN##chain); \
  478. } \
  479. #define HAL_RX_PPDU_UPDATE_RSSI(ppdu_info, rssi_info_tlv) \
  480. {HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(0, 0, 1, ppdu_info, rssi_info_tlv) \
  481. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(1, 2, 3, ppdu_info, rssi_info_tlv) \
  482. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(2, 4, 5, ppdu_info, rssi_info_tlv) \
  483. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(3, 6, 7, ppdu_info, rssi_info_tlv) \
  484. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(4, 8, 9, ppdu_info, rssi_info_tlv) \
  485. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(5, 10, 11, ppdu_info, rssi_info_tlv) \
  486. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(6, 12, 13, ppdu_info, rssi_info_tlv) \
  487. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(7, 14, 15, ppdu_info, rssi_info_tlv)} \
  488. static inline uint32_t
  489. hal_rx_update_rssi_chain(struct hal_rx_ppdu_info *ppdu_info,
  490. uint8_t *rssi_info_tlv)
  491. {
  492. HAL_RX_PPDU_UPDATE_RSSI(ppdu_info, rssi_info_tlv)
  493. return 0;
  494. }
  495. #ifdef WLAN_TX_PKT_CAPTURE_ENH
  496. static inline void
  497. hal_get_qos_control(void *rx_tlv,
  498. struct hal_rx_ppdu_info *ppdu_info)
  499. {
  500. ppdu_info->rx_info.qos_control_info_valid =
  501. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  502. QOS_CONTROL_INFO_VALID);
  503. if (ppdu_info->rx_info.qos_control_info_valid)
  504. ppdu_info->rx_info.qos_control =
  505. HAL_RX_GET(rx_tlv,
  506. RX_PPDU_END_USER_STATS_5,
  507. QOS_CONTROL_FIELD);
  508. }
  509. static inline void
  510. hal_get_mac_addr1(uint8_t *rx_mpdu_start,
  511. struct hal_rx_ppdu_info *ppdu_info)
  512. {
  513. if ((ppdu_info->sw_frame_group_id
  514. == HAL_MPDU_SW_FRAME_GROUP_MGMT_PROBE_REQ) ||
  515. (ppdu_info->sw_frame_group_id ==
  516. HAL_MPDU_SW_FRAME_GROUP_CTRL_RTS)) {
  517. ppdu_info->rx_info.mac_addr1_valid =
  518. HAL_RX_GET_MAC_ADDR1_VALID(rx_mpdu_start);
  519. *(uint32_t *)&ppdu_info->rx_info.mac_addr1[0] =
  520. HAL_RX_GET(rx_mpdu_start,
  521. RX_MPDU_INFO_15,
  522. MAC_ADDR_AD1_31_0);
  523. if (ppdu_info->sw_frame_group_id ==
  524. HAL_MPDU_SW_FRAME_GROUP_CTRL_RTS) {
  525. *(uint16_t *)&ppdu_info->rx_info.mac_addr1[4] =
  526. HAL_RX_GET(rx_mpdu_start,
  527. RX_MPDU_INFO_16,
  528. MAC_ADDR_AD1_47_32);
  529. }
  530. }
  531. }
  532. #else
  533. static inline void
  534. hal_get_qos_control(void *rx_tlv,
  535. struct hal_rx_ppdu_info *ppdu_info)
  536. {
  537. }
  538. static inline void
  539. hal_get_mac_addr1(uint8_t *rx_mpdu_start,
  540. struct hal_rx_ppdu_info *ppdu_info)
  541. {
  542. }
  543. #endif
  544. #ifdef QCA_SUPPORT_SCAN_SPCL_VAP_STATS
  545. static inline void
  546. hal_update_frame_type_cnt(uint8_t *rx_mpdu_start,
  547. struct hal_rx_ppdu_info *ppdu_info)
  548. {
  549. uint16_t frame_ctrl;
  550. uint8_t fc_type;
  551. if (HAL_RX_GET_FC_VALID(rx_mpdu_start)) {
  552. frame_ctrl = HAL_RX_GET(rx_mpdu_start,
  553. RX_MPDU_INFO_14,
  554. MPDU_FRAME_CONTROL_FIELD);
  555. fc_type = HAL_RX_GET_FRAME_CTRL_TYPE(frame_ctrl);
  556. if (fc_type == HAL_RX_FRAME_CTRL_TYPE_MGMT)
  557. ppdu_info->frm_type_info.rx_mgmt_cnt++;
  558. else if (fc_type == HAL_RX_FRAME_CTRL_TYPE_CTRL)
  559. ppdu_info->frm_type_info.rx_ctrl_cnt++;
  560. else if (fc_type == HAL_RX_FRAME_CTRL_TYPE_DATA)
  561. ppdu_info->frm_type_info.rx_data_cnt++;
  562. }
  563. }
  564. #else
  565. static inline void
  566. hal_update_frame_type_cnt(uint8_t *rx_mpdu_start,
  567. struct hal_rx_ppdu_info *ppdu_info)
  568. {
  569. }
  570. #endif
  571. #ifdef WLAN_SUPPORT_CTRL_FRAME_STATS
  572. static inline void
  573. hal_update_rx_ctrl_frame_stats(struct hal_rx_ppdu_info *ppdu_info,
  574. uint32_t user_id)
  575. {
  576. uint16_t fc = ppdu_info->nac_info.frame_control;
  577. if (HAL_RX_GET_FRAME_CTRL_TYPE(fc) == HAL_RX_FRAME_CTRL_TYPE_CTRL) {
  578. if ((fc & QDF_IEEE80211_FC0_SUBTYPE_MASK) ==
  579. QDF_IEEE80211_FC0_SUBTYPE_VHT_NDP_AN)
  580. ppdu_info->ctrl_frm_info[user_id].ndpa = 1;
  581. if ((fc & QDF_IEEE80211_FC0_SUBTYPE_MASK) ==
  582. QDF_IEEE80211_FC0_SUBTYPE_BAR)
  583. ppdu_info->ctrl_frm_info[user_id].bar = 1;
  584. }
  585. }
  586. #else
  587. static inline void
  588. hal_update_rx_ctrl_frame_stats(struct hal_rx_ppdu_info *ppdu_info,
  589. uint32_t user_id)
  590. {
  591. }
  592. #endif /* WLAN_SUPPORT_CTRL_FRAME_STATS */
  593. /**
  594. * hal_rx_status_get_tlv_info_generic_li() - process receive info TLV
  595. * @rx_tlv_hdr: pointer to TLV header
  596. * @ppduinfo: pointer to ppdu_info
  597. * @hal_soc_hdl: hal_soc handle
  598. * @nbuf: pointer the pkt buffer.
  599. *
  600. * Return: HAL_TLV_STATUS_PPDU_NOT_DONE or HAL_TLV_STATUS_PPDU_DONE from tlv
  601. */
  602. static inline uint32_t
  603. hal_rx_status_get_tlv_info_generic_li(void *rx_tlv_hdr, void *ppduinfo,
  604. hal_soc_handle_t hal_soc_hdl,
  605. qdf_nbuf_t nbuf)
  606. {
  607. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  608. uint32_t tlv_tag, user_id, tlv_len, value;
  609. uint8_t group_id = 0;
  610. uint8_t he_dcm = 0;
  611. uint8_t he_stbc = 0;
  612. uint16_t he_gi = 0;
  613. uint16_t he_ltf = 0;
  614. void *rx_tlv;
  615. bool unhandled = false;
  616. struct mon_rx_user_status *mon_rx_user_status;
  617. struct hal_rx_ppdu_info *ppdu_info =
  618. (struct hal_rx_ppdu_info *)ppduinfo;
  619. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  620. user_id = HAL_RX_GET_USER_TLV32_USERID(rx_tlv_hdr);
  621. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  622. rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  623. switch (tlv_tag) {
  624. case WIFIRX_PPDU_START_E:
  625. {
  626. if (qdf_unlikely(ppdu_info->com_info.last_ppdu_id ==
  627. HAL_RX_GET(rx_tlv, RX_PPDU_START_0, PHY_PPDU_ID)))
  628. hal_err("Matching ppdu_id(%u) detected",
  629. ppdu_info->com_info.last_ppdu_id);
  630. /* Reset ppdu_info before processing the ppdu */
  631. qdf_mem_zero(ppdu_info,
  632. sizeof(struct hal_rx_ppdu_info));
  633. ppdu_info->com_info.last_ppdu_id =
  634. ppdu_info->com_info.ppdu_id =
  635. HAL_RX_GET(rx_tlv, RX_PPDU_START_0,
  636. PHY_PPDU_ID);
  637. /* channel number is set in PHY meta data */
  638. ppdu_info->rx_status.chan_num =
  639. (HAL_RX_GET(rx_tlv, RX_PPDU_START_1,
  640. SW_PHY_META_DATA) & 0x0000FFFF);
  641. ppdu_info->rx_status.chan_freq =
  642. (HAL_RX_GET(rx_tlv, RX_PPDU_START_1,
  643. SW_PHY_META_DATA) & 0xFFFF0000) >> 16;
  644. if (ppdu_info->rx_status.chan_num) {
  645. ppdu_info->rx_status.chan_freq =
  646. hal_rx_radiotap_num_to_freq(
  647. ppdu_info->rx_status.chan_num,
  648. ppdu_info->rx_status.chan_freq);
  649. }
  650. ppdu_info->com_info.ppdu_timestamp =
  651. HAL_RX_GET(rx_tlv, RX_PPDU_START_2,
  652. PPDU_START_TIMESTAMP);
  653. ppdu_info->rx_status.ppdu_timestamp =
  654. ppdu_info->com_info.ppdu_timestamp;
  655. ppdu_info->rx_state = HAL_RX_MON_PPDU_START;
  656. break;
  657. }
  658. case WIFIRX_PPDU_START_USER_INFO_E:
  659. break;
  660. case WIFIRX_PPDU_END_E:
  661. dp_nofl_debug("[%s][%d] ppdu_end_e len=%d",
  662. __func__, __LINE__, tlv_len);
  663. /* This is followed by sub-TLVs of PPDU_END */
  664. ppdu_info->rx_state = HAL_RX_MON_PPDU_END;
  665. break;
  666. case WIFIPHYRX_PKT_END_E:
  667. hal_rx_get_rtt_info(hal_soc_hdl, rx_tlv, ppdu_info);
  668. break;
  669. case WIFIRXPCU_PPDU_END_INFO_E:
  670. ppdu_info->rx_status.rx_antenna =
  671. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_2, RX_ANTENNA);
  672. ppdu_info->rx_status.tsft =
  673. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_1,
  674. WB_TIMESTAMP_UPPER_32);
  675. ppdu_info->rx_status.tsft = (ppdu_info->rx_status.tsft << 32) |
  676. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_0,
  677. WB_TIMESTAMP_LOWER_32);
  678. ppdu_info->rx_status.duration =
  679. HAL_RX_GET(rx_tlv, UNIFIED_RXPCU_PPDU_END_INFO_8,
  680. RX_PPDU_DURATION);
  681. hal_rx_get_bb_info(hal_soc_hdl, rx_tlv, ppdu_info);
  682. hal_rx_get_phyrx_abort(hal, rx_tlv, ppdu_info);
  683. break;
  684. /*
  685. * WIFIRX_PPDU_END_USER_STATS_E comes for each user received.
  686. * for MU, based on num users we see this tlv that many times.
  687. */
  688. case WIFIRX_PPDU_END_USER_STATS_E:
  689. {
  690. unsigned long tid = 0;
  691. uint16_t seq = 0;
  692. ppdu_info->rx_status.ast_index =
  693. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_4,
  694. AST_INDEX);
  695. tid = HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_12,
  696. RECEIVED_QOS_DATA_TID_BITMAP);
  697. ppdu_info->rx_status.tid = qdf_find_first_bit(&tid,
  698. sizeof(tid) * 8);
  699. if (ppdu_info->rx_status.tid == (sizeof(tid) * 8))
  700. ppdu_info->rx_status.tid = HAL_TID_INVALID;
  701. ppdu_info->rx_status.tcp_msdu_count =
  702. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_9,
  703. TCP_MSDU_COUNT) +
  704. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_10,
  705. TCP_ACK_MSDU_COUNT);
  706. ppdu_info->rx_status.udp_msdu_count =
  707. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_9,
  708. UDP_MSDU_COUNT);
  709. ppdu_info->rx_status.other_msdu_count =
  710. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_10,
  711. OTHER_MSDU_COUNT);
  712. if (ppdu_info->sw_frame_group_id
  713. != HAL_MPDU_SW_FRAME_GROUP_NULL_DATA) {
  714. ppdu_info->rx_status.frame_control_info_valid =
  715. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  716. FRAME_CONTROL_INFO_VALID);
  717. if (ppdu_info->rx_status.frame_control_info_valid)
  718. ppdu_info->rx_status.frame_control =
  719. HAL_RX_GET(rx_tlv,
  720. RX_PPDU_END_USER_STATS_4,
  721. FRAME_CONTROL_FIELD);
  722. hal_get_qos_control(rx_tlv, ppdu_info);
  723. }
  724. ppdu_info->rx_status.data_sequence_control_info_valid =
  725. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  726. DATA_SEQUENCE_CONTROL_INFO_VALID);
  727. seq = HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_5,
  728. FIRST_DATA_SEQ_CTRL);
  729. if (ppdu_info->rx_status.data_sequence_control_info_valid)
  730. ppdu_info->rx_status.first_data_seq_ctrl = seq;
  731. ppdu_info->rx_status.preamble_type =
  732. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  733. HT_CONTROL_FIELD_PKT_TYPE);
  734. switch (ppdu_info->rx_status.preamble_type) {
  735. case HAL_RX_PKT_TYPE_11N:
  736. ppdu_info->rx_status.ht_flags = 1;
  737. ppdu_info->rx_status.rtap_flags |= HT_SGI_PRESENT;
  738. break;
  739. case HAL_RX_PKT_TYPE_11AC:
  740. ppdu_info->rx_status.vht_flags = 1;
  741. break;
  742. case HAL_RX_PKT_TYPE_11AX:
  743. ppdu_info->rx_status.he_flags = 1;
  744. break;
  745. default:
  746. break;
  747. }
  748. ppdu_info->com_info.mpdu_cnt_fcs_ok =
  749. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  750. MPDU_CNT_FCS_OK);
  751. ppdu_info->com_info.mpdu_cnt_fcs_err =
  752. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_2,
  753. MPDU_CNT_FCS_ERR);
  754. if ((ppdu_info->com_info.mpdu_cnt_fcs_ok |
  755. ppdu_info->com_info.mpdu_cnt_fcs_err) > 1)
  756. ppdu_info->rx_status.rs_flags |= IEEE80211_AMPDU_FLAG;
  757. else
  758. ppdu_info->rx_status.rs_flags &=
  759. (~IEEE80211_AMPDU_FLAG);
  760. ppdu_info->com_info.mpdu_fcs_ok_bitmap[0] =
  761. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_7,
  762. FCS_OK_BITMAP_31_0);
  763. ppdu_info->com_info.mpdu_fcs_ok_bitmap[1] =
  764. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_8,
  765. FCS_OK_BITMAP_63_32);
  766. if (user_id < HAL_MAX_UL_MU_USERS) {
  767. mon_rx_user_status =
  768. &ppdu_info->rx_user_status[user_id];
  769. hal_rx_handle_mu_ul_info(rx_tlv, mon_rx_user_status);
  770. ppdu_info->com_info.num_users++;
  771. hal_rx_populate_mu_user_info(rx_tlv, ppdu_info,
  772. user_id,
  773. mon_rx_user_status);
  774. }
  775. break;
  776. }
  777. case WIFIRX_PPDU_END_USER_STATS_EXT_E:
  778. ppdu_info->com_info.mpdu_fcs_ok_bitmap[2] =
  779. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_EXT_1,
  780. FCS_OK_BITMAP_95_64);
  781. ppdu_info->com_info.mpdu_fcs_ok_bitmap[3] =
  782. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_EXT_2,
  783. FCS_OK_BITMAP_127_96);
  784. ppdu_info->com_info.mpdu_fcs_ok_bitmap[4] =
  785. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_EXT_3,
  786. FCS_OK_BITMAP_159_128);
  787. ppdu_info->com_info.mpdu_fcs_ok_bitmap[5] =
  788. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_EXT_4,
  789. FCS_OK_BITMAP_191_160);
  790. ppdu_info->com_info.mpdu_fcs_ok_bitmap[6] =
  791. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_EXT_5,
  792. FCS_OK_BITMAP_223_192);
  793. ppdu_info->com_info.mpdu_fcs_ok_bitmap[7] =
  794. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_EXT_6,
  795. FCS_OK_BITMAP_255_224);
  796. break;
  797. case WIFIRX_PPDU_END_STATUS_DONE_E:
  798. return HAL_TLV_STATUS_PPDU_DONE;
  799. case WIFIDUMMY_E:
  800. return HAL_TLV_STATUS_BUF_DONE;
  801. case WIFIPHYRX_HT_SIG_E:
  802. {
  803. uint8_t *ht_sig_info = (uint8_t *)rx_tlv +
  804. HAL_RX_OFFSET(UNIFIED_PHYRX_HT_SIG_0,
  805. HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS);
  806. value = HAL_RX_GET(ht_sig_info, HT_SIG_INFO_1,
  807. FEC_CODING);
  808. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  809. 1 : 0;
  810. ppdu_info->rx_status.mcs = HAL_RX_GET(ht_sig_info,
  811. HT_SIG_INFO_0, MCS);
  812. ppdu_info->rx_status.ht_mcs = ppdu_info->rx_status.mcs;
  813. ppdu_info->rx_status.bw = HAL_RX_GET(ht_sig_info,
  814. HT_SIG_INFO_0, CBW);
  815. ppdu_info->rx_status.sgi = HAL_RX_GET(ht_sig_info,
  816. HT_SIG_INFO_1, SHORT_GI);
  817. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  818. ppdu_info->rx_status.nss = ((ppdu_info->rx_status.mcs) >>
  819. HT_SIG_SU_NSS_SHIFT) + 1;
  820. ppdu_info->rx_status.mcs &= ((1 << HT_SIG_SU_NSS_SHIFT) - 1);
  821. hal_rx_get_ht_sig_info(ppdu_info, ht_sig_info);
  822. break;
  823. }
  824. case WIFIPHYRX_L_SIG_B_E:
  825. {
  826. uint8_t *l_sig_b_info = (uint8_t *)rx_tlv +
  827. HAL_RX_OFFSET(UNIFIED_PHYRX_L_SIG_B_0,
  828. L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS);
  829. value = HAL_RX_GET(l_sig_b_info, L_SIG_B_INFO_0, RATE);
  830. ppdu_info->rx_status.l_sig_b_info = *((uint32_t *)l_sig_b_info);
  831. switch (value) {
  832. case 1:
  833. ppdu_info->rx_status.rate = HAL_11B_RATE_3MCS;
  834. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS3;
  835. break;
  836. case 2:
  837. ppdu_info->rx_status.rate = HAL_11B_RATE_2MCS;
  838. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS2;
  839. break;
  840. case 3:
  841. ppdu_info->rx_status.rate = HAL_11B_RATE_1MCS;
  842. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS1;
  843. break;
  844. case 4:
  845. ppdu_info->rx_status.rate = HAL_11B_RATE_0MCS;
  846. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS0;
  847. break;
  848. case 5:
  849. ppdu_info->rx_status.rate = HAL_11B_RATE_6MCS;
  850. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS6;
  851. break;
  852. case 6:
  853. ppdu_info->rx_status.rate = HAL_11B_RATE_5MCS;
  854. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS5;
  855. break;
  856. case 7:
  857. ppdu_info->rx_status.rate = HAL_11B_RATE_4MCS;
  858. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS4;
  859. break;
  860. default:
  861. break;
  862. }
  863. ppdu_info->rx_status.cck_flag = 1;
  864. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  865. break;
  866. }
  867. case WIFIPHYRX_L_SIG_A_E:
  868. {
  869. uint8_t *l_sig_a_info = (uint8_t *)rx_tlv +
  870. HAL_RX_OFFSET(UNIFIED_PHYRX_L_SIG_A_0,
  871. L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS);
  872. value = HAL_RX_GET(l_sig_a_info, L_SIG_A_INFO_0, RATE);
  873. ppdu_info->rx_status.l_sig_a_info = *((uint32_t *)l_sig_a_info);
  874. switch (value) {
  875. case 8:
  876. ppdu_info->rx_status.rate = HAL_11A_RATE_0MCS;
  877. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS0;
  878. break;
  879. case 9:
  880. ppdu_info->rx_status.rate = HAL_11A_RATE_1MCS;
  881. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS1;
  882. break;
  883. case 10:
  884. ppdu_info->rx_status.rate = HAL_11A_RATE_2MCS;
  885. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS2;
  886. break;
  887. case 11:
  888. ppdu_info->rx_status.rate = HAL_11A_RATE_3MCS;
  889. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS3;
  890. break;
  891. case 12:
  892. ppdu_info->rx_status.rate = HAL_11A_RATE_4MCS;
  893. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS4;
  894. break;
  895. case 13:
  896. ppdu_info->rx_status.rate = HAL_11A_RATE_5MCS;
  897. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS5;
  898. break;
  899. case 14:
  900. ppdu_info->rx_status.rate = HAL_11A_RATE_6MCS;
  901. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS6;
  902. break;
  903. case 15:
  904. ppdu_info->rx_status.rate = HAL_11A_RATE_7MCS;
  905. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS7;
  906. break;
  907. default:
  908. break;
  909. }
  910. ppdu_info->rx_status.ofdm_flag = 1;
  911. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  912. hal_rx_get_l_sig_a_info(ppdu_info, l_sig_a_info);
  913. break;
  914. }
  915. case WIFIPHYRX_VHT_SIG_A_E:
  916. {
  917. uint8_t *vht_sig_a_info = (uint8_t *)rx_tlv +
  918. HAL_RX_OFFSET(UNIFIED_PHYRX_VHT_SIG_A_0,
  919. VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS);
  920. value = HAL_RX_GET(vht_sig_a_info, VHT_SIG_A_INFO_1,
  921. SU_MU_CODING);
  922. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  923. 1 : 0;
  924. group_id = HAL_RX_GET(vht_sig_a_info, VHT_SIG_A_INFO_0,
  925. GROUP_ID);
  926. ppdu_info->rx_status.vht_flag_values5 = group_id;
  927. ppdu_info->rx_status.mcs = HAL_RX_GET(vht_sig_a_info,
  928. VHT_SIG_A_INFO_1, MCS);
  929. ppdu_info->rx_status.sgi = HAL_RX_GET(vht_sig_a_info,
  930. VHT_SIG_A_INFO_1, GI_SETTING);
  931. switch (hal->target_type) {
  932. case TARGET_TYPE_QCA8074:
  933. case TARGET_TYPE_QCA8074V2:
  934. case TARGET_TYPE_QCA6018:
  935. case TARGET_TYPE_QCA5018:
  936. case TARGET_TYPE_QCN9000:
  937. case TARGET_TYPE_QCN6122:
  938. case TARGET_TYPE_QCN9160:
  939. #ifdef QCA_WIFI_QCA6390
  940. case TARGET_TYPE_QCA6390:
  941. #endif
  942. case TARGET_TYPE_QCA6490:
  943. ppdu_info->rx_status.is_stbc =
  944. HAL_RX_GET(vht_sig_a_info,
  945. VHT_SIG_A_INFO_0, STBC);
  946. value = HAL_RX_GET(vht_sig_a_info,
  947. VHT_SIG_A_INFO_0, N_STS);
  948. value = value & VHT_SIG_SU_NSS_MASK;
  949. if (ppdu_info->rx_status.is_stbc && (value > 0))
  950. value = ((value + 1) >> 1) - 1;
  951. ppdu_info->rx_status.nss =
  952. ((value & VHT_SIG_SU_NSS_MASK) + 1);
  953. break;
  954. case TARGET_TYPE_QCA6290:
  955. #if !defined(QCA_WIFI_QCA6290_11AX)
  956. ppdu_info->rx_status.is_stbc =
  957. HAL_RX_GET(vht_sig_a_info,
  958. VHT_SIG_A_INFO_0, STBC);
  959. value = HAL_RX_GET(vht_sig_a_info,
  960. VHT_SIG_A_INFO_0, N_STS);
  961. value = value & VHT_SIG_SU_NSS_MASK;
  962. if (ppdu_info->rx_status.is_stbc && (value > 0))
  963. value = ((value + 1) >> 1) - 1;
  964. ppdu_info->rx_status.nss =
  965. ((value & VHT_SIG_SU_NSS_MASK) + 1);
  966. #else
  967. ppdu_info->rx_status.nss = 0;
  968. #endif
  969. break;
  970. case TARGET_TYPE_QCA6750:
  971. ppdu_info->rx_status.nss = 0;
  972. break;
  973. default:
  974. break;
  975. }
  976. ppdu_info->rx_status.vht_flag_values3[0] =
  977. (((ppdu_info->rx_status.mcs) << 4)
  978. | ppdu_info->rx_status.nss);
  979. ppdu_info->rx_status.bw = HAL_RX_GET(vht_sig_a_info,
  980. VHT_SIG_A_INFO_0, BANDWIDTH);
  981. ppdu_info->rx_status.vht_flag_values2 =
  982. ppdu_info->rx_status.bw;
  983. ppdu_info->rx_status.vht_flag_values4 =
  984. HAL_RX_GET(vht_sig_a_info,
  985. VHT_SIG_A_INFO_1, SU_MU_CODING);
  986. ppdu_info->rx_status.beamformed = HAL_RX_GET(vht_sig_a_info,
  987. VHT_SIG_A_INFO_1, BEAMFORMED);
  988. if (group_id == 0 || group_id == 63)
  989. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  990. else
  991. ppdu_info->rx_status.reception_type =
  992. HAL_RX_TYPE_MU_MIMO;
  993. hal_rx_get_vht_sig_a_info(ppdu_info, vht_sig_a_info);
  994. break;
  995. }
  996. case WIFIPHYRX_HE_SIG_A_SU_E:
  997. {
  998. uint8_t *he_sig_a_su_info = (uint8_t *)rx_tlv +
  999. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_A_SU_0,
  1000. HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS);
  1001. ppdu_info->rx_status.he_flags = 1;
  1002. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0,
  1003. FORMAT_INDICATION);
  1004. if (value == 0) {
  1005. ppdu_info->rx_status.he_data1 =
  1006. QDF_MON_STATUS_HE_TRIG_FORMAT_TYPE;
  1007. } else {
  1008. ppdu_info->rx_status.he_data1 =
  1009. QDF_MON_STATUS_HE_SU_FORMAT_TYPE;
  1010. }
  1011. /* data1 */
  1012. ppdu_info->rx_status.he_data1 |=
  1013. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  1014. QDF_MON_STATUS_HE_BEAM_CHANGE_KNOWN |
  1015. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  1016. QDF_MON_STATUS_HE_MCS_KNOWN |
  1017. QDF_MON_STATUS_HE_DCM_KNOWN |
  1018. QDF_MON_STATUS_HE_CODING_KNOWN |
  1019. QDF_MON_STATUS_HE_LDPC_EXTRA_SYMBOL_KNOWN |
  1020. QDF_MON_STATUS_HE_STBC_KNOWN |
  1021. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN |
  1022. QDF_MON_STATUS_HE_DOPPLER_KNOWN;
  1023. /* data2 */
  1024. ppdu_info->rx_status.he_data2 =
  1025. QDF_MON_STATUS_HE_GI_KNOWN;
  1026. ppdu_info->rx_status.he_data2 |=
  1027. QDF_MON_STATUS_TXBF_KNOWN |
  1028. QDF_MON_STATUS_PE_DISAMBIGUITY_KNOWN |
  1029. QDF_MON_STATUS_TXOP_KNOWN |
  1030. QDF_MON_STATUS_LTF_SYMBOLS_KNOWN |
  1031. QDF_MON_STATUS_PRE_FEC_PADDING_KNOWN |
  1032. QDF_MON_STATUS_MIDABLE_PERIODICITY_KNOWN;
  1033. /* data3 */
  1034. value = HAL_RX_GET(he_sig_a_su_info,
  1035. HE_SIG_A_SU_INFO_0, BSS_COLOR_ID);
  1036. ppdu_info->rx_status.he_data3 = value;
  1037. value = HAL_RX_GET(he_sig_a_su_info,
  1038. HE_SIG_A_SU_INFO_0, BEAM_CHANGE);
  1039. value = value << QDF_MON_STATUS_BEAM_CHANGE_SHIFT;
  1040. ppdu_info->rx_status.he_data3 |= value;
  1041. value = HAL_RX_GET(he_sig_a_su_info,
  1042. HE_SIG_A_SU_INFO_0, DL_UL_FLAG);
  1043. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  1044. ppdu_info->rx_status.he_data3 |= value;
  1045. value = HAL_RX_GET(he_sig_a_su_info,
  1046. HE_SIG_A_SU_INFO_0, TRANSMIT_MCS);
  1047. ppdu_info->rx_status.mcs = value;
  1048. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  1049. ppdu_info->rx_status.he_data3 |= value;
  1050. value = HAL_RX_GET(he_sig_a_su_info,
  1051. HE_SIG_A_SU_INFO_0, DCM);
  1052. he_dcm = value;
  1053. value = value << QDF_MON_STATUS_DCM_SHIFT;
  1054. ppdu_info->rx_status.he_data3 |= value;
  1055. value = HAL_RX_GET(he_sig_a_su_info,
  1056. HE_SIG_A_SU_INFO_1, CODING);
  1057. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  1058. 1 : 0;
  1059. value = value << QDF_MON_STATUS_CODING_SHIFT;
  1060. ppdu_info->rx_status.he_data3 |= value;
  1061. value = HAL_RX_GET(he_sig_a_su_info,
  1062. HE_SIG_A_SU_INFO_1,
  1063. LDPC_EXTRA_SYMBOL);
  1064. value = value << QDF_MON_STATUS_LDPC_EXTRA_SYMBOL_SHIFT;
  1065. ppdu_info->rx_status.he_data3 |= value;
  1066. value = HAL_RX_GET(he_sig_a_su_info,
  1067. HE_SIG_A_SU_INFO_1, STBC);
  1068. he_stbc = value;
  1069. value = value << QDF_MON_STATUS_STBC_SHIFT;
  1070. ppdu_info->rx_status.he_data3 |= value;
  1071. /* data4 */
  1072. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0,
  1073. SPATIAL_REUSE);
  1074. ppdu_info->rx_status.he_data4 = value;
  1075. /* data5 */
  1076. value = HAL_RX_GET(he_sig_a_su_info,
  1077. HE_SIG_A_SU_INFO_0, TRANSMIT_BW);
  1078. ppdu_info->rx_status.he_data5 = value;
  1079. ppdu_info->rx_status.bw = value;
  1080. value = HAL_RX_GET(he_sig_a_su_info,
  1081. HE_SIG_A_SU_INFO_0, CP_LTF_SIZE);
  1082. switch (value) {
  1083. case 0:
  1084. he_gi = HE_GI_0_8;
  1085. he_ltf = HE_LTF_1_X;
  1086. break;
  1087. case 1:
  1088. he_gi = HE_GI_0_8;
  1089. he_ltf = HE_LTF_2_X;
  1090. break;
  1091. case 2:
  1092. he_gi = HE_GI_1_6;
  1093. he_ltf = HE_LTF_2_X;
  1094. break;
  1095. case 3:
  1096. if (he_dcm && he_stbc) {
  1097. he_gi = HE_GI_0_8;
  1098. he_ltf = HE_LTF_4_X;
  1099. } else {
  1100. he_gi = HE_GI_3_2;
  1101. he_ltf = HE_LTF_4_X;
  1102. }
  1103. break;
  1104. }
  1105. ppdu_info->rx_status.sgi = he_gi;
  1106. ppdu_info->rx_status.ltf_size = he_ltf;
  1107. hal_get_radiotap_he_gi_ltf(&he_gi, &he_ltf);
  1108. value = he_gi << QDF_MON_STATUS_GI_SHIFT;
  1109. ppdu_info->rx_status.he_data5 |= value;
  1110. value = he_ltf << QDF_MON_STATUS_HE_LTF_SIZE_SHIFT;
  1111. ppdu_info->rx_status.he_data5 |= value;
  1112. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0, NSTS);
  1113. value = (value << QDF_MON_STATUS_HE_LTF_SYM_SHIFT);
  1114. ppdu_info->rx_status.he_data5 |= value;
  1115. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  1116. PACKET_EXTENSION_A_FACTOR);
  1117. value = value << QDF_MON_STATUS_PRE_FEC_PAD_SHIFT;
  1118. ppdu_info->rx_status.he_data5 |= value;
  1119. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1, TXBF);
  1120. value = value << QDF_MON_STATUS_TXBF_SHIFT;
  1121. ppdu_info->rx_status.he_data5 |= value;
  1122. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  1123. PACKET_EXTENSION_PE_DISAMBIGUITY);
  1124. value = value << QDF_MON_STATUS_PE_DISAMBIGUITY_SHIFT;
  1125. ppdu_info->rx_status.he_data5 |= value;
  1126. /* data6 */
  1127. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0, NSTS);
  1128. value++;
  1129. ppdu_info->rx_status.nss = value;
  1130. ppdu_info->rx_status.he_data6 = value;
  1131. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  1132. DOPPLER_INDICATION);
  1133. value = value << QDF_MON_STATUS_DOPPLER_SHIFT;
  1134. ppdu_info->rx_status.he_data6 |= value;
  1135. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  1136. TXOP_DURATION);
  1137. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  1138. ppdu_info->rx_status.he_data6 |= value;
  1139. ppdu_info->rx_status.beamformed = HAL_RX_GET(he_sig_a_su_info,
  1140. HE_SIG_A_SU_INFO_1, TXBF);
  1141. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  1142. hal_rx_get_crc_he_sig_a_su_info(ppdu_info, he_sig_a_su_info);
  1143. break;
  1144. }
  1145. case WIFIPHYRX_HE_SIG_A_MU_DL_E:
  1146. {
  1147. uint8_t *he_sig_a_mu_dl_info = (uint8_t *)rx_tlv +
  1148. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_A_MU_DL_0,
  1149. HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS);
  1150. ppdu_info->rx_status.he_mu_flags = 1;
  1151. /* HE Flags */
  1152. /*data1*/
  1153. ppdu_info->rx_status.he_data1 =
  1154. QDF_MON_STATUS_HE_MU_FORMAT_TYPE;
  1155. ppdu_info->rx_status.he_data1 |=
  1156. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  1157. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  1158. QDF_MON_STATUS_HE_LDPC_EXTRA_SYMBOL_KNOWN |
  1159. QDF_MON_STATUS_HE_STBC_KNOWN |
  1160. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN |
  1161. QDF_MON_STATUS_HE_DOPPLER_KNOWN;
  1162. /* data2 */
  1163. ppdu_info->rx_status.he_data2 =
  1164. QDF_MON_STATUS_HE_GI_KNOWN;
  1165. ppdu_info->rx_status.he_data2 |=
  1166. QDF_MON_STATUS_LTF_SYMBOLS_KNOWN |
  1167. QDF_MON_STATUS_PRE_FEC_PADDING_KNOWN |
  1168. QDF_MON_STATUS_PE_DISAMBIGUITY_KNOWN |
  1169. QDF_MON_STATUS_TXOP_KNOWN |
  1170. QDF_MON_STATUS_MIDABLE_PERIODICITY_KNOWN;
  1171. /*data3*/
  1172. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1173. HE_SIG_A_MU_DL_INFO_0, BSS_COLOR_ID);
  1174. ppdu_info->rx_status.he_data3 = value;
  1175. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1176. HE_SIG_A_MU_DL_INFO_0, DL_UL_FLAG);
  1177. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  1178. ppdu_info->rx_status.he_data3 |= value;
  1179. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1180. HE_SIG_A_MU_DL_INFO_1,
  1181. LDPC_EXTRA_SYMBOL);
  1182. value = value << QDF_MON_STATUS_LDPC_EXTRA_SYMBOL_SHIFT;
  1183. ppdu_info->rx_status.he_data3 |= value;
  1184. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1185. HE_SIG_A_MU_DL_INFO_1, STBC);
  1186. he_stbc = value;
  1187. value = value << QDF_MON_STATUS_STBC_SHIFT;
  1188. ppdu_info->rx_status.he_data3 |= value;
  1189. /*data4*/
  1190. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_0,
  1191. SPATIAL_REUSE);
  1192. ppdu_info->rx_status.he_data4 = value;
  1193. /*data5*/
  1194. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1195. HE_SIG_A_MU_DL_INFO_0, TRANSMIT_BW);
  1196. ppdu_info->rx_status.he_data5 = value;
  1197. ppdu_info->rx_status.bw = value;
  1198. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1199. HE_SIG_A_MU_DL_INFO_0, CP_LTF_SIZE);
  1200. switch (value) {
  1201. case 0:
  1202. he_gi = HE_GI_0_8;
  1203. he_ltf = HE_LTF_4_X;
  1204. break;
  1205. case 1:
  1206. he_gi = HE_GI_0_8;
  1207. he_ltf = HE_LTF_2_X;
  1208. break;
  1209. case 2:
  1210. he_gi = HE_GI_1_6;
  1211. he_ltf = HE_LTF_2_X;
  1212. break;
  1213. case 3:
  1214. he_gi = HE_GI_3_2;
  1215. he_ltf = HE_LTF_4_X;
  1216. break;
  1217. }
  1218. ppdu_info->rx_status.sgi = he_gi;
  1219. ppdu_info->rx_status.ltf_size = he_ltf;
  1220. hal_get_radiotap_he_gi_ltf(&he_gi, &he_ltf);
  1221. value = he_gi << QDF_MON_STATUS_GI_SHIFT;
  1222. ppdu_info->rx_status.he_data5 |= value;
  1223. value = he_ltf << QDF_MON_STATUS_HE_LTF_SIZE_SHIFT;
  1224. ppdu_info->rx_status.he_data5 |= value;
  1225. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1226. HE_SIG_A_MU_DL_INFO_1, NUM_LTF_SYMBOLS);
  1227. value = (value << QDF_MON_STATUS_HE_LTF_SYM_SHIFT);
  1228. ppdu_info->rx_status.he_data5 |= value;
  1229. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_1,
  1230. PACKET_EXTENSION_A_FACTOR);
  1231. value = value << QDF_MON_STATUS_PRE_FEC_PAD_SHIFT;
  1232. ppdu_info->rx_status.he_data5 |= value;
  1233. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_1,
  1234. PACKET_EXTENSION_PE_DISAMBIGUITY);
  1235. value = value << QDF_MON_STATUS_PE_DISAMBIGUITY_SHIFT;
  1236. ppdu_info->rx_status.he_data5 |= value;
  1237. /*data6*/
  1238. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_0,
  1239. DOPPLER_INDICATION);
  1240. value = value << QDF_MON_STATUS_DOPPLER_SHIFT;
  1241. ppdu_info->rx_status.he_data6 |= value;
  1242. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_1,
  1243. TXOP_DURATION);
  1244. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  1245. ppdu_info->rx_status.he_data6 |= value;
  1246. /* HE-MU Flags */
  1247. /* HE-MU-flags1 */
  1248. ppdu_info->rx_status.he_flags1 =
  1249. QDF_MON_STATUS_SIG_B_MCS_KNOWN |
  1250. QDF_MON_STATUS_SIG_B_DCM_KNOWN |
  1251. QDF_MON_STATUS_SIG_B_COMPRESSION_FLAG_1_KNOWN |
  1252. QDF_MON_STATUS_SIG_B_SYM_NUM_KNOWN |
  1253. QDF_MON_STATUS_RU_0_KNOWN;
  1254. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1255. HE_SIG_A_MU_DL_INFO_0, MCS_OF_SIG_B);
  1256. ppdu_info->rx_status.he_flags1 |= value;
  1257. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1258. HE_SIG_A_MU_DL_INFO_0, DCM_OF_SIG_B);
  1259. value = value << QDF_MON_STATUS_DCM_FLAG_1_SHIFT;
  1260. ppdu_info->rx_status.he_flags1 |= value;
  1261. /* HE-MU-flags2 */
  1262. ppdu_info->rx_status.he_flags2 =
  1263. QDF_MON_STATUS_BW_KNOWN;
  1264. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1265. HE_SIG_A_MU_DL_INFO_0, TRANSMIT_BW);
  1266. ppdu_info->rx_status.he_flags2 |= value;
  1267. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1268. HE_SIG_A_MU_DL_INFO_0, COMP_MODE_SIG_B);
  1269. value = value << QDF_MON_STATUS_SIG_B_COMPRESSION_FLAG_2_SHIFT;
  1270. ppdu_info->rx_status.he_flags2 |= value;
  1271. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1272. HE_SIG_A_MU_DL_INFO_0, NUM_SIG_B_SYMBOLS);
  1273. value = value - 1;
  1274. value = value << QDF_MON_STATUS_NUM_SIG_B_SYMBOLS_SHIFT;
  1275. ppdu_info->rx_status.he_flags2 |= value;
  1276. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_MIMO;
  1277. hal_rx_get_crc_he_sig_a_mu_dl_info(ppdu_info,
  1278. he_sig_a_mu_dl_info);
  1279. break;
  1280. }
  1281. case WIFIPHYRX_HE_SIG_B1_MU_E:
  1282. {
  1283. uint8_t *he_sig_b1_mu_info = (uint8_t *)rx_tlv +
  1284. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B1_MU_0,
  1285. HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS);
  1286. ppdu_info->rx_status.he_sig_b_common_known |=
  1287. QDF_MON_STATUS_HE_SIG_B_COMMON_KNOWN_RU0;
  1288. /* TODO: Check on the availability of other fields in
  1289. * sig_b_common
  1290. */
  1291. value = HAL_RX_GET(he_sig_b1_mu_info,
  1292. HE_SIG_B1_MU_INFO_0, RU_ALLOCATION);
  1293. ppdu_info->rx_status.he_RU[0] = value;
  1294. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_MIMO;
  1295. break;
  1296. }
  1297. case WIFIPHYRX_HE_SIG_B2_MU_E:
  1298. {
  1299. uint8_t *he_sig_b2_mu_info = (uint8_t *)rx_tlv +
  1300. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B2_MU_0,
  1301. HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS);
  1302. /*
  1303. * Not all "HE" fields can be updated from
  1304. * WIFIPHYRX_HE_SIG_A_MU_DL_E TLV. Use WIFIPHYRX_HE_SIG_B2_MU_E
  1305. * to populate rest of the "HE" fields for MU scenarios.
  1306. */
  1307. /* HE-data1 */
  1308. ppdu_info->rx_status.he_data1 |=
  1309. QDF_MON_STATUS_HE_MCS_KNOWN |
  1310. QDF_MON_STATUS_HE_CODING_KNOWN;
  1311. /* HE-data2 */
  1312. /* HE-data3 */
  1313. value = HAL_RX_GET(he_sig_b2_mu_info,
  1314. HE_SIG_B2_MU_INFO_0, STA_MCS);
  1315. ppdu_info->rx_status.mcs = value;
  1316. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  1317. ppdu_info->rx_status.he_data3 |= value;
  1318. value = HAL_RX_GET(he_sig_b2_mu_info,
  1319. HE_SIG_B2_MU_INFO_0, STA_CODING);
  1320. value = value << QDF_MON_STATUS_CODING_SHIFT;
  1321. ppdu_info->rx_status.he_data3 |= value;
  1322. /* HE-data4 */
  1323. value = HAL_RX_GET(he_sig_b2_mu_info,
  1324. HE_SIG_B2_MU_INFO_0, STA_ID);
  1325. value = value << QDF_MON_STATUS_STA_ID_SHIFT;
  1326. ppdu_info->rx_status.he_data4 |= value;
  1327. /* HE-data5 */
  1328. /* HE-data6 */
  1329. value = HAL_RX_GET(he_sig_b2_mu_info,
  1330. HE_SIG_B2_MU_INFO_0, NSTS);
  1331. /* value n indicates n+1 spatial streams */
  1332. value++;
  1333. ppdu_info->rx_status.nss = value;
  1334. ppdu_info->rx_status.he_data6 |= value;
  1335. break;
  1336. }
  1337. case WIFIPHYRX_HE_SIG_B2_OFDMA_E:
  1338. {
  1339. uint8_t *he_sig_b2_ofdma_info =
  1340. (uint8_t *)rx_tlv +
  1341. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0,
  1342. HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS);
  1343. /*
  1344. * Not all "HE" fields can be updated from
  1345. * WIFIPHYRX_HE_SIG_A_MU_DL_E TLV. Use WIFIPHYRX_HE_SIG_B2_MU_E
  1346. * to populate rest of "HE" fields for MU OFDMA scenarios.
  1347. */
  1348. /* HE-data1 */
  1349. ppdu_info->rx_status.he_data1 |=
  1350. QDF_MON_STATUS_HE_MCS_KNOWN |
  1351. QDF_MON_STATUS_HE_DCM_KNOWN |
  1352. QDF_MON_STATUS_HE_CODING_KNOWN;
  1353. /* HE-data2 */
  1354. ppdu_info->rx_status.he_data2 |=
  1355. QDF_MON_STATUS_TXBF_KNOWN;
  1356. /* HE-data3 */
  1357. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  1358. HE_SIG_B2_OFDMA_INFO_0, STA_MCS);
  1359. ppdu_info->rx_status.mcs = value;
  1360. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  1361. ppdu_info->rx_status.he_data3 |= value;
  1362. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  1363. HE_SIG_B2_OFDMA_INFO_0, STA_DCM);
  1364. he_dcm = value;
  1365. value = value << QDF_MON_STATUS_DCM_SHIFT;
  1366. ppdu_info->rx_status.he_data3 |= value;
  1367. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  1368. HE_SIG_B2_OFDMA_INFO_0, STA_CODING);
  1369. value = value << QDF_MON_STATUS_CODING_SHIFT;
  1370. ppdu_info->rx_status.he_data3 |= value;
  1371. /* HE-data4 */
  1372. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  1373. HE_SIG_B2_OFDMA_INFO_0, STA_ID);
  1374. value = value << QDF_MON_STATUS_STA_ID_SHIFT;
  1375. ppdu_info->rx_status.he_data4 |= value;
  1376. /* HE-data5 */
  1377. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  1378. HE_SIG_B2_OFDMA_INFO_0, TXBF);
  1379. value = value << QDF_MON_STATUS_TXBF_SHIFT;
  1380. ppdu_info->rx_status.he_data5 |= value;
  1381. /* HE-data6 */
  1382. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  1383. HE_SIG_B2_OFDMA_INFO_0, NSTS);
  1384. /* value n indicates n+1 spatial streams */
  1385. value++;
  1386. ppdu_info->rx_status.nss = value;
  1387. ppdu_info->rx_status.he_data6 |= value;
  1388. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_OFDMA;
  1389. break;
  1390. }
  1391. case WIFIPHYRX_RSSI_LEGACY_E:
  1392. {
  1393. uint8_t reception_type;
  1394. int8_t rssi_value;
  1395. uint8_t *rssi_info_tlv = (uint8_t *)rx_tlv +
  1396. HAL_RX_OFFSET(UNIFIED_PHYRX_RSSI_LEGACY_19,
  1397. RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS);
  1398. ppdu_info->rx_status.rssi_comb =
  1399. hal_rx_phy_legacy_get_rssi(hal_soc_hdl, rx_tlv);
  1400. ppdu_info->rx_status.bw = hal->ops->hal_rx_get_tlv(rx_tlv);
  1401. ppdu_info->rx_status.he_re = 0;
  1402. reception_type = HAL_RX_GET(rx_tlv,
  1403. PHYRX_RSSI_LEGACY_0,
  1404. RECEPTION_TYPE);
  1405. switch (reception_type) {
  1406. case QDF_RECEPTION_TYPE_ULOFMDA:
  1407. ppdu_info->rx_status.reception_type =
  1408. HAL_RX_TYPE_MU_OFDMA;
  1409. ppdu_info->rx_status.ulofdma_flag = 1;
  1410. ppdu_info->rx_status.he_data1 =
  1411. QDF_MON_STATUS_HE_TRIG_FORMAT_TYPE;
  1412. break;
  1413. case QDF_RECEPTION_TYPE_ULMIMO:
  1414. ppdu_info->rx_status.reception_type =
  1415. HAL_RX_TYPE_MU_MIMO;
  1416. ppdu_info->rx_status.he_data1 =
  1417. QDF_MON_STATUS_HE_MU_FORMAT_TYPE;
  1418. break;
  1419. default:
  1420. ppdu_info->rx_status.reception_type =
  1421. HAL_RX_TYPE_SU;
  1422. break;
  1423. }
  1424. hal_rx_update_rssi_chain(ppdu_info, rssi_info_tlv);
  1425. rssi_value = HAL_RX_GET(rssi_info_tlv,
  1426. RECEIVE_RSSI_INFO_0, RSSI_PRI20_CHAIN0);
  1427. ppdu_info->rx_status.rssi[0] = rssi_value;
  1428. dp_nofl_debug("RSSI_PRI20_CHAIN0: %d\n", rssi_value);
  1429. rssi_value = HAL_RX_GET(rssi_info_tlv,
  1430. RECEIVE_RSSI_INFO_2, RSSI_PRI20_CHAIN1);
  1431. ppdu_info->rx_status.rssi[1] = rssi_value;
  1432. dp_nofl_debug("RSSI_PRI20_CHAIN1: %d\n", rssi_value);
  1433. rssi_value = HAL_RX_GET(rssi_info_tlv,
  1434. RECEIVE_RSSI_INFO_4, RSSI_PRI20_CHAIN2);
  1435. ppdu_info->rx_status.rssi[2] = rssi_value;
  1436. dp_nofl_debug("RSSI_PRI20_CHAIN2: %d\n", rssi_value);
  1437. rssi_value = HAL_RX_GET(rssi_info_tlv,
  1438. RECEIVE_RSSI_INFO_6, RSSI_PRI20_CHAIN3);
  1439. ppdu_info->rx_status.rssi[3] = rssi_value;
  1440. dp_nofl_debug("RSSI_PRI20_CHAIN3: %d\n", rssi_value);
  1441. rssi_value = HAL_RX_GET(rssi_info_tlv,
  1442. RECEIVE_RSSI_INFO_8, RSSI_PRI20_CHAIN4);
  1443. ppdu_info->rx_status.rssi[4] = rssi_value;
  1444. dp_nofl_debug("RSSI_PRI20_CHAIN4: %d\n", rssi_value);
  1445. rssi_value = HAL_RX_GET(rssi_info_tlv,
  1446. RECEIVE_RSSI_INFO_10,
  1447. RSSI_PRI20_CHAIN5);
  1448. ppdu_info->rx_status.rssi[5] = rssi_value;
  1449. dp_nofl_debug("RSSI_PRI20_CHAIN5: %d\n", rssi_value);
  1450. rssi_value = HAL_RX_GET(rssi_info_tlv,
  1451. RECEIVE_RSSI_INFO_12,
  1452. RSSI_PRI20_CHAIN6);
  1453. ppdu_info->rx_status.rssi[6] = rssi_value;
  1454. dp_nofl_debug("RSSI_PRI20_CHAIN6: %d\n", rssi_value);
  1455. rssi_value = HAL_RX_GET(rssi_info_tlv,
  1456. RECEIVE_RSSI_INFO_14,
  1457. RSSI_PRI20_CHAIN7);
  1458. ppdu_info->rx_status.rssi[7] = rssi_value;
  1459. dp_nofl_debug("RSSI_PRI20_CHAIN7: %d\n", rssi_value);
  1460. break;
  1461. }
  1462. case WIFIPHYRX_OTHER_RECEIVE_INFO_E:
  1463. hal_rx_proc_phyrx_other_receive_info_tlv(hal, rx_tlv_hdr,
  1464. ppdu_info);
  1465. break;
  1466. case WIFIRX_HEADER_E:
  1467. {
  1468. struct hal_rx_ppdu_common_info *com_info = &ppdu_info->com_info;
  1469. if (ppdu_info->fcs_ok_cnt >=
  1470. HAL_RX_MAX_MPDU_H_PER_STATUS_BUFFER) {
  1471. hal_err("Number of MPDUs(%d) per status buff exceeded",
  1472. ppdu_info->fcs_ok_cnt);
  1473. break;
  1474. }
  1475. /* Update first_msdu_payload for every mpdu and increment
  1476. * com_info->mpdu_cnt for every WIFIRX_HEADER_E TLV
  1477. */
  1478. ppdu_info->ppdu_msdu_info[ppdu_info->fcs_ok_cnt].first_msdu_payload =
  1479. rx_tlv;
  1480. ppdu_info->ppdu_msdu_info[ppdu_info->fcs_ok_cnt].payload_len = tlv_len;
  1481. ppdu_info->msdu_info.first_msdu_payload = rx_tlv;
  1482. ppdu_info->msdu_info.payload_len = tlv_len;
  1483. ppdu_info->user_id = user_id;
  1484. ppdu_info->hdr_len = tlv_len;
  1485. ppdu_info->data = rx_tlv;
  1486. ppdu_info->data += 4;
  1487. /* for every RX_HEADER TLV increment mpdu_cnt */
  1488. com_info->mpdu_cnt++;
  1489. return HAL_TLV_STATUS_HEADER;
  1490. }
  1491. case WIFIRX_MPDU_START_E:
  1492. {
  1493. uint8_t *rx_mpdu_start = (uint8_t *)rx_tlv;
  1494. uint32_t ppdu_id = HAL_RX_GET_PPDU_ID(rx_mpdu_start);
  1495. uint8_t filter_category = 0;
  1496. hal_update_frame_type_cnt(rx_mpdu_start, ppdu_info);
  1497. ppdu_info->nac_info.fc_valid =
  1498. HAL_RX_GET_FC_VALID(rx_mpdu_start);
  1499. ppdu_info->nac_info.to_ds_flag =
  1500. HAL_RX_GET_TO_DS_FLAG(rx_mpdu_start);
  1501. ppdu_info->nac_info.frame_control =
  1502. HAL_RX_GET(rx_mpdu_start,
  1503. RX_MPDU_INFO_14,
  1504. MPDU_FRAME_CONTROL_FIELD);
  1505. ppdu_info->sw_frame_group_id =
  1506. HAL_RX_GET_SW_FRAME_GROUP_ID(rx_mpdu_start);
  1507. ppdu_info->rx_user_status[user_id].sw_peer_id =
  1508. HAL_RX_GET_SW_PEER_ID(rx_mpdu_start);
  1509. hal_update_rx_ctrl_frame_stats(ppdu_info, user_id);
  1510. if (ppdu_info->sw_frame_group_id ==
  1511. HAL_MPDU_SW_FRAME_GROUP_NULL_DATA) {
  1512. ppdu_info->rx_status.frame_control_info_valid =
  1513. ppdu_info->nac_info.fc_valid;
  1514. ppdu_info->rx_status.frame_control =
  1515. ppdu_info->nac_info.frame_control;
  1516. }
  1517. hal_get_mac_addr1(rx_mpdu_start,
  1518. ppdu_info);
  1519. ppdu_info->nac_info.mac_addr2_valid =
  1520. HAL_RX_GET_MAC_ADDR2_VALID(rx_mpdu_start);
  1521. *(uint16_t *)&ppdu_info->nac_info.mac_addr2[0] =
  1522. HAL_RX_GET(rx_mpdu_start,
  1523. RX_MPDU_INFO_16,
  1524. MAC_ADDR_AD2_15_0);
  1525. *(uint32_t *)&ppdu_info->nac_info.mac_addr2[2] =
  1526. HAL_RX_GET(rx_mpdu_start,
  1527. RX_MPDU_INFO_17,
  1528. MAC_ADDR_AD2_47_16);
  1529. if (ppdu_info->rx_status.prev_ppdu_id != ppdu_id) {
  1530. ppdu_info->rx_status.prev_ppdu_id = ppdu_id;
  1531. ppdu_info->rx_status.ppdu_len =
  1532. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_13,
  1533. MPDU_LENGTH);
  1534. } else {
  1535. ppdu_info->rx_status.ppdu_len +=
  1536. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_13,
  1537. MPDU_LENGTH);
  1538. }
  1539. filter_category =
  1540. HAL_RX_GET_FILTER_CATEGORY(rx_mpdu_start);
  1541. if (filter_category == 0)
  1542. ppdu_info->rx_status.rxpcu_filter_pass = 1;
  1543. else if (filter_category == 1)
  1544. ppdu_info->rx_status.monitor_direct_used = 1;
  1545. ppdu_info->nac_info.mcast_bcast =
  1546. HAL_RX_GET(rx_mpdu_start,
  1547. RX_MPDU_INFO_13,
  1548. MCAST_BCAST);
  1549. break;
  1550. }
  1551. case WIFIRX_MPDU_END_E:
  1552. ppdu_info->user_id = user_id;
  1553. ppdu_info->fcs_err =
  1554. HAL_RX_GET(rx_tlv, RX_MPDU_END_1,
  1555. FCS_ERR);
  1556. return HAL_TLV_STATUS_MPDU_END;
  1557. case WIFIRX_MSDU_END_E:
  1558. if (user_id < HAL_MAX_UL_MU_USERS) {
  1559. ppdu_info->rx_msdu_info[user_id].cce_metadata =
  1560. HAL_RX_MSDU_END_CCE_METADATA_GET(rx_tlv);
  1561. ppdu_info->rx_msdu_info[user_id].fse_metadata =
  1562. HAL_RX_MSDU_END_FSE_METADATA_GET(rx_tlv);
  1563. ppdu_info->rx_msdu_info[user_id].is_flow_idx_timeout =
  1564. HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(rx_tlv);
  1565. ppdu_info->rx_msdu_info[user_id].is_flow_idx_invalid =
  1566. HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(rx_tlv);
  1567. ppdu_info->rx_msdu_info[user_id].flow_idx =
  1568. HAL_RX_MSDU_END_FLOW_IDX_GET(rx_tlv);
  1569. }
  1570. return HAL_TLV_STATUS_MSDU_END;
  1571. case 0:
  1572. return HAL_TLV_STATUS_PPDU_DONE;
  1573. default:
  1574. if (hal_rx_handle_other_tlvs(tlv_tag, rx_tlv, ppdu_info))
  1575. unhandled = false;
  1576. else
  1577. unhandled = true;
  1578. break;
  1579. }
  1580. if (!unhandled)
  1581. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1582. "%s TLV type: %d, TLV len:%d %s",
  1583. __func__, tlv_tag, tlv_len,
  1584. unhandled == true ? "unhandled" : "");
  1585. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1586. }
  1587. /**
  1588. * hal_tx_comp_get_release_reason_generic_li() - TQM Release reason
  1589. * @hal_desc: completion ring descriptor pointer
  1590. *
  1591. * This function will return the type of pointer - buffer or descriptor
  1592. *
  1593. * Return: buffer type
  1594. */
  1595. static inline uint8_t hal_tx_comp_get_release_reason_generic_li(void *hal_desc)
  1596. {
  1597. uint32_t comp_desc =
  1598. *(uint32_t *)(((uint8_t *)hal_desc) +
  1599. WBM_RELEASE_RING_2_TQM_RELEASE_REASON_OFFSET);
  1600. return (comp_desc & WBM_RELEASE_RING_2_TQM_RELEASE_REASON_MASK) >>
  1601. WBM_RELEASE_RING_2_TQM_RELEASE_REASON_LSB;
  1602. }
  1603. /**
  1604. * hal_get_wbm_internal_error_generic_li() - is WBM internal error
  1605. * @hal_desc: completion ring descriptor pointer
  1606. *
  1607. * This function will return 0 or 1 - is it WBM internal error or not
  1608. *
  1609. * Return: uint8_t
  1610. */
  1611. static inline uint8_t hal_get_wbm_internal_error_generic_li(void *hal_desc)
  1612. {
  1613. uint32_t comp_desc =
  1614. *(uint32_t *)(((uint8_t *)hal_desc) +
  1615. HAL_WBM_INTERNAL_ERROR_OFFSET);
  1616. return (comp_desc & HAL_WBM_INTERNAL_ERROR_MASK) >>
  1617. HAL_WBM_INTERNAL_ERROR_LSB;
  1618. }
  1619. /**
  1620. * hal_rx_dump_rx_attention_tlv_generic_li() - dump RX attention TLV in
  1621. * structured humman readable
  1622. * format.
  1623. * @pkttlvs: pointer the pkt tlv struct.
  1624. * @dbg_level: log level.
  1625. *
  1626. * Return: void
  1627. */
  1628. static inline
  1629. void hal_rx_dump_rx_attention_tlv_generic_li(void *pkttlvs,
  1630. uint8_t dbg_level)
  1631. {
  1632. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)pkttlvs;
  1633. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  1634. hal_verbose_debug("rx_attention tlv (1/2) - "
  1635. "rxpcu_mpdu_filter_in_category: %x "
  1636. "sw_frame_group_id: %x "
  1637. "reserved_0: %x "
  1638. "phy_ppdu_id: %x "
  1639. "first_mpdu : %x "
  1640. "reserved_1a: %x "
  1641. "mcast_bcast: %x "
  1642. "ast_index_not_found: %x "
  1643. "ast_index_timeout: %x "
  1644. "power_mgmt: %x "
  1645. "non_qos: %x "
  1646. "null_data: %x "
  1647. "mgmt_type: %x "
  1648. "ctrl_type: %x "
  1649. "more_data: %x "
  1650. "eosp: %x "
  1651. "a_msdu_error: %x "
  1652. "fragment_flag: %x "
  1653. "order: %x "
  1654. "cce_match: %x "
  1655. "overflow_err: %x "
  1656. "msdu_length_err: %x "
  1657. "tcp_udp_chksum_fail: %x "
  1658. "ip_chksum_fail: %x "
  1659. "sa_idx_invalid: %x "
  1660. "da_idx_invalid: %x "
  1661. "reserved_1b: %x "
  1662. "rx_in_tx_decrypt_byp: %x ",
  1663. rx_attn->rxpcu_mpdu_filter_in_category,
  1664. rx_attn->sw_frame_group_id,
  1665. rx_attn->reserved_0,
  1666. rx_attn->phy_ppdu_id,
  1667. rx_attn->first_mpdu,
  1668. rx_attn->reserved_1a,
  1669. rx_attn->mcast_bcast,
  1670. rx_attn->ast_index_not_found,
  1671. rx_attn->ast_index_timeout,
  1672. rx_attn->power_mgmt,
  1673. rx_attn->non_qos,
  1674. rx_attn->null_data,
  1675. rx_attn->mgmt_type,
  1676. rx_attn->ctrl_type,
  1677. rx_attn->more_data,
  1678. rx_attn->eosp,
  1679. rx_attn->a_msdu_error,
  1680. rx_attn->fragment_flag,
  1681. rx_attn->order,
  1682. rx_attn->cce_match,
  1683. rx_attn->overflow_err,
  1684. rx_attn->msdu_length_err,
  1685. rx_attn->tcp_udp_chksum_fail,
  1686. rx_attn->ip_chksum_fail,
  1687. rx_attn->sa_idx_invalid,
  1688. rx_attn->da_idx_invalid,
  1689. rx_attn->reserved_1b,
  1690. rx_attn->rx_in_tx_decrypt_byp);
  1691. hal_verbose_debug("rx_attention tlv (2/2) - "
  1692. "encrypt_required: %x "
  1693. "directed: %x "
  1694. "buffer_fragment: %x "
  1695. "mpdu_length_err: %x "
  1696. "tkip_mic_err: %x "
  1697. "decrypt_err: %x "
  1698. "unencrypted_frame_err: %x "
  1699. "fcs_err: %x "
  1700. "flow_idx_timeout: %x "
  1701. "flow_idx_invalid: %x "
  1702. "wifi_parser_error: %x "
  1703. "amsdu_parser_error: %x "
  1704. "sa_idx_timeout: %x "
  1705. "da_idx_timeout: %x "
  1706. "msdu_limit_error: %x "
  1707. "da_is_valid: %x "
  1708. "da_is_mcbc: %x "
  1709. "sa_is_valid: %x "
  1710. "decrypt_status_code: %x "
  1711. "rx_bitmap_not_updated: %x "
  1712. "reserved_2: %x "
  1713. "msdu_done: %x ",
  1714. rx_attn->encrypt_required,
  1715. rx_attn->directed,
  1716. rx_attn->buffer_fragment,
  1717. rx_attn->mpdu_length_err,
  1718. rx_attn->tkip_mic_err,
  1719. rx_attn->decrypt_err,
  1720. rx_attn->unencrypted_frame_err,
  1721. rx_attn->fcs_err,
  1722. rx_attn->flow_idx_timeout,
  1723. rx_attn->flow_idx_invalid,
  1724. rx_attn->wifi_parser_error,
  1725. rx_attn->amsdu_parser_error,
  1726. rx_attn->sa_idx_timeout,
  1727. rx_attn->da_idx_timeout,
  1728. rx_attn->msdu_limit_error,
  1729. rx_attn->da_is_valid,
  1730. rx_attn->da_is_mcbc,
  1731. rx_attn->sa_is_valid,
  1732. rx_attn->decrypt_status_code,
  1733. rx_attn->rx_bitmap_not_updated,
  1734. rx_attn->reserved_2,
  1735. rx_attn->msdu_done);
  1736. }
  1737. /**
  1738. * hal_rx_dump_mpdu_end_tlv_generic_li() - dump RX mpdu_end TLV in structured
  1739. * human readable format.
  1740. * @pkttlvs: pointer the pkt tlv struct.
  1741. * @dbg_level: log level.
  1742. *
  1743. * Return: void
  1744. */
  1745. static inline
  1746. void hal_rx_dump_mpdu_end_tlv_generic_li(void *pkttlvs,
  1747. uint8_t dbg_level)
  1748. {
  1749. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)pkttlvs;
  1750. struct rx_mpdu_end *mpdu_end = &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1751. hal_verbose_debug("rx_mpdu_end tlv - "
  1752. "rxpcu_mpdu_filter_in_category: %x "
  1753. "sw_frame_group_id: %x "
  1754. "phy_ppdu_id: %x "
  1755. "unsup_ktype_short_frame: %x "
  1756. "rx_in_tx_decrypt_byp: %x "
  1757. "overflow_err: %x "
  1758. "mpdu_length_err: %x "
  1759. "tkip_mic_err: %x "
  1760. "decrypt_err: %x "
  1761. "unencrypted_frame_err: %x "
  1762. "pn_fields_contain_valid_info: %x "
  1763. "fcs_err: %x "
  1764. "msdu_length_err: %x "
  1765. "rxdma0_destination_ring: %x "
  1766. "rxdma1_destination_ring: %x "
  1767. "decrypt_status_code: %x "
  1768. "rx_bitmap_not_updated: %x ",
  1769. mpdu_end->rxpcu_mpdu_filter_in_category,
  1770. mpdu_end->sw_frame_group_id,
  1771. mpdu_end->phy_ppdu_id,
  1772. mpdu_end->unsup_ktype_short_frame,
  1773. mpdu_end->rx_in_tx_decrypt_byp,
  1774. mpdu_end->overflow_err,
  1775. mpdu_end->mpdu_length_err,
  1776. mpdu_end->tkip_mic_err,
  1777. mpdu_end->decrypt_err,
  1778. mpdu_end->unencrypted_frame_err,
  1779. mpdu_end->pn_fields_contain_valid_info,
  1780. mpdu_end->fcs_err,
  1781. mpdu_end->msdu_length_err,
  1782. mpdu_end->rxdma0_destination_ring,
  1783. mpdu_end->rxdma1_destination_ring,
  1784. mpdu_end->decrypt_status_code,
  1785. mpdu_end->rx_bitmap_not_updated);
  1786. }
  1787. #ifdef NO_RX_PKT_HDR_TLV
  1788. static inline
  1789. void hal_rx_dump_pkt_hdr_tlv_generic_li(void *pkttlvs,
  1790. uint8_t dbg_level)
  1791. {
  1792. }
  1793. #else
  1794. /**
  1795. * hal_rx_dump_pkt_hdr_tlv_generic_li() - dump RX pkt header TLV in hex format
  1796. * @pkttlvs: pointer the pkt tlv struct.
  1797. * @dbg_level: log level.
  1798. *
  1799. * Return: void
  1800. */
  1801. static inline
  1802. void hal_rx_dump_pkt_hdr_tlv_generic_li(void *pkttlvs,
  1803. uint8_t dbg_level)
  1804. {
  1805. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)pkttlvs;
  1806. struct rx_pkt_hdr_tlv *pkt_hdr_tlv = &pkt_tlvs->pkt_hdr_tlv;
  1807. hal_verbose_debug("\n---------------\nrx_pkt_hdr_tlv"
  1808. "\n---------------\nphy_ppdu_id %d ",
  1809. pkt_hdr_tlv->phy_ppdu_id);
  1810. hal_verbose_hex_dump(pkt_hdr_tlv->rx_pkt_hdr, 128);
  1811. }
  1812. #endif
  1813. /**
  1814. * hal_rx_tlv_decrypt_err_get_li() - API to get the Decrypt ERR
  1815. * from rx_mpdu_end TLV
  1816. *
  1817. * @buf: pointer to the start of RX PKT TLV headers
  1818. * Return: uint32_t(decrypt_err)
  1819. */
  1820. static inline uint32_t
  1821. hal_rx_tlv_decrypt_err_get_li(uint8_t *buf)
  1822. {
  1823. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1824. struct rx_mpdu_end *mpdu_end =
  1825. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1826. uint32_t decrypt_err;
  1827. decrypt_err = HAL_RX_MPDU_END_DECRYPT_ERR_GET(mpdu_end);
  1828. return decrypt_err;
  1829. }
  1830. /**
  1831. * hal_rx_tlv_mic_err_get_li() - API to get the MIC ERR
  1832. * from rx_mpdu_end TLV
  1833. *
  1834. * @buf: pointer to the start of RX PKT TLV headers
  1835. * Return: uint32_t(mic_err)
  1836. */
  1837. static inline uint32_t
  1838. hal_rx_tlv_mic_err_get_li(uint8_t *buf)
  1839. {
  1840. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1841. struct rx_mpdu_end *mpdu_end =
  1842. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1843. uint32_t mic_err;
  1844. mic_err = HAL_RX_MPDU_END_MIC_ERR_GET(mpdu_end);
  1845. return mic_err;
  1846. }
  1847. static
  1848. void hal_rx_tlv_get_pkt_capture_flags_li(uint8_t *rx_tlv_pkt_hdr,
  1849. struct hal_rx_pkt_capture_flags *flags)
  1850. {
  1851. struct rx_pkt_tlvs *rx_tlv_hdr = (struct rx_pkt_tlvs *)rx_tlv_pkt_hdr;
  1852. struct rx_attention *rx_attn = &rx_tlv_hdr->attn_tlv.rx_attn;
  1853. struct rx_mpdu_start *mpdu_start =
  1854. &rx_tlv_hdr->mpdu_start_tlv.rx_mpdu_start;
  1855. struct rx_mpdu_end *mpdu_end = &rx_tlv_hdr->mpdu_end_tlv.rx_mpdu_end;
  1856. struct rx_msdu_start *msdu_start =
  1857. &rx_tlv_hdr->msdu_start_tlv.rx_msdu_start;
  1858. flags->encrypt_type = mpdu_start->rx_mpdu_info_details.encrypt_type;
  1859. flags->fcs_err = mpdu_end->fcs_err;
  1860. flags->fragment_flag = rx_attn->fragment_flag;
  1861. flags->chan_freq = HAL_RX_MSDU_START_FREQ_GET(msdu_start);
  1862. flags->rssi_comb = HAL_RX_MSDU_START_RSSI_GET(msdu_start);
  1863. flags->tsft = msdu_start->ppdu_start_timestamp;
  1864. }
  1865. static inline bool
  1866. hal_rx_mpdu_info_ampdu_flag_get_li(uint8_t *buf)
  1867. {
  1868. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1869. struct rx_mpdu_start *mpdu_start =
  1870. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1871. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1872. bool ampdu_flag;
  1873. ampdu_flag = HAL_RX_MPDU_INFO_AMPDU_FLAG_GET(mpdu_info);
  1874. return ampdu_flag;
  1875. }
  1876. /**
  1877. * hal_rx_tlv_get_pn_num_li() - Get packet number from RX TLV
  1878. * @buf: rx tlv address
  1879. * @pn_num: buffer to store packet number
  1880. *
  1881. * Return: None
  1882. */
  1883. static inline void hal_rx_tlv_get_pn_num_li(uint8_t *buf, uint64_t *pn_num)
  1884. {
  1885. struct rx_pkt_tlvs *rx_pkt_tlv =
  1886. (struct rx_pkt_tlvs *)buf;
  1887. struct rx_mpdu_info *rx_mpdu_info_details =
  1888. &rx_pkt_tlv->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  1889. pn_num[0] = rx_mpdu_info_details->pn_31_0;
  1890. pn_num[0] |=
  1891. ((uint64_t)rx_mpdu_info_details->pn_63_32 << 32);
  1892. pn_num[1] = rx_mpdu_info_details->pn_95_64;
  1893. pn_num[1] |=
  1894. ((uint64_t)rx_mpdu_info_details->pn_127_96 << 32);
  1895. }
  1896. /**
  1897. * hal_rx_dump_mpdu_start_tlv_generic_li() - dump RX mpdu_start TLV in
  1898. * structured human readable
  1899. * format.
  1900. * @pkttlvs: pointer to the pkttlvs.
  1901. * @dbg_level: log level.
  1902. *
  1903. * Return: void
  1904. */
  1905. static inline
  1906. void hal_rx_dump_mpdu_start_tlv_generic_li(void *pkttlvs,
  1907. uint8_t dbg_level)
  1908. {
  1909. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)pkttlvs;
  1910. struct rx_mpdu_start *mpdu_start =
  1911. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1912. struct rx_mpdu_info *mpdu_info =
  1913. (struct rx_mpdu_info *)&mpdu_start->rx_mpdu_info_details;
  1914. hal_verbose_debug(
  1915. "rx_mpdu_start tlv (1/5) - "
  1916. "rxpcu_mpdu_filter_in_category: %x "
  1917. "sw_frame_group_id: %x "
  1918. "ndp_frame: %x "
  1919. "phy_err: %x "
  1920. "phy_err_during_mpdu_header: %x "
  1921. "protocol_version_err: %x "
  1922. "ast_based_lookup_valid: %x "
  1923. "phy_ppdu_id: %x "
  1924. "ast_index: %x "
  1925. "sw_peer_id: %x "
  1926. "mpdu_frame_control_valid: %x "
  1927. "mpdu_duration_valid: %x "
  1928. "mac_addr_ad1_valid: %x "
  1929. "mac_addr_ad2_valid: %x "
  1930. "mac_addr_ad3_valid: %x "
  1931. "mac_addr_ad4_valid: %x "
  1932. "mpdu_sequence_control_valid: %x "
  1933. "mpdu_qos_control_valid: %x "
  1934. "mpdu_ht_control_valid: %x "
  1935. "frame_encryption_info_valid: %x ",
  1936. mpdu_info->rxpcu_mpdu_filter_in_category,
  1937. mpdu_info->sw_frame_group_id,
  1938. mpdu_info->ndp_frame,
  1939. mpdu_info->phy_err,
  1940. mpdu_info->phy_err_during_mpdu_header,
  1941. mpdu_info->protocol_version_err,
  1942. mpdu_info->ast_based_lookup_valid,
  1943. mpdu_info->phy_ppdu_id,
  1944. mpdu_info->ast_index,
  1945. mpdu_info->sw_peer_id,
  1946. mpdu_info->mpdu_frame_control_valid,
  1947. mpdu_info->mpdu_duration_valid,
  1948. mpdu_info->mac_addr_ad1_valid,
  1949. mpdu_info->mac_addr_ad2_valid,
  1950. mpdu_info->mac_addr_ad3_valid,
  1951. mpdu_info->mac_addr_ad4_valid,
  1952. mpdu_info->mpdu_sequence_control_valid,
  1953. mpdu_info->mpdu_qos_control_valid,
  1954. mpdu_info->mpdu_ht_control_valid,
  1955. mpdu_info->frame_encryption_info_valid);
  1956. hal_verbose_debug(
  1957. "rx_mpdu_start tlv (2/5) - "
  1958. "fr_ds: %x "
  1959. "to_ds: %x "
  1960. "encrypted: %x "
  1961. "mpdu_retry: %x "
  1962. "mpdu_sequence_number: %x "
  1963. "epd_en: %x "
  1964. "all_frames_shall_be_encrypted: %x "
  1965. "encrypt_type: %x "
  1966. "mesh_sta: %x "
  1967. "bssid_hit: %x "
  1968. "bssid_number: %x "
  1969. "tid: %x "
  1970. "pn_31_0: %x "
  1971. "pn_63_32: %x "
  1972. "pn_95_64: %x "
  1973. "pn_127_96: %x "
  1974. "peer_meta_data: %x "
  1975. "rxpt_classify_info.reo_destination_indication: %x "
  1976. "rxpt_classify_info.use_flow_id_toeplitz_clfy: %x "
  1977. "rx_reo_queue_desc_addr_31_0: %x ",
  1978. mpdu_info->fr_ds,
  1979. mpdu_info->to_ds,
  1980. mpdu_info->encrypted,
  1981. mpdu_info->mpdu_retry,
  1982. mpdu_info->mpdu_sequence_number,
  1983. mpdu_info->epd_en,
  1984. mpdu_info->all_frames_shall_be_encrypted,
  1985. mpdu_info->encrypt_type,
  1986. mpdu_info->mesh_sta,
  1987. mpdu_info->bssid_hit,
  1988. mpdu_info->bssid_number,
  1989. mpdu_info->tid,
  1990. mpdu_info->pn_31_0,
  1991. mpdu_info->pn_63_32,
  1992. mpdu_info->pn_95_64,
  1993. mpdu_info->pn_127_96,
  1994. mpdu_info->peer_meta_data,
  1995. mpdu_info->rxpt_classify_info_details.reo_destination_indication,
  1996. mpdu_info->rxpt_classify_info_details.use_flow_id_toeplitz_clfy,
  1997. mpdu_info->rx_reo_queue_desc_addr_31_0);
  1998. hal_verbose_debug(
  1999. "rx_mpdu_start tlv (3/5) - "
  2000. "rx_reo_queue_desc_addr_39_32: %x "
  2001. "receive_queue_number: %x "
  2002. "pre_delim_err_warning: %x "
  2003. "first_delim_err: %x "
  2004. "key_id_octet: %x "
  2005. "new_peer_entry: %x "
  2006. "decrypt_needed: %x "
  2007. "decap_type: %x "
  2008. "rx_insert_vlan_c_tag_padding: %x "
  2009. "rx_insert_vlan_s_tag_padding: %x "
  2010. "strip_vlan_c_tag_decap: %x "
  2011. "strip_vlan_s_tag_decap: %x "
  2012. "pre_delim_count: %x "
  2013. "ampdu_flag: %x "
  2014. "bar_frame: %x "
  2015. "mpdu_length: %x "
  2016. "first_mpdu: %x "
  2017. "mcast_bcast: %x "
  2018. "ast_index_not_found: %x "
  2019. "ast_index_timeout: %x ",
  2020. mpdu_info->rx_reo_queue_desc_addr_39_32,
  2021. mpdu_info->receive_queue_number,
  2022. mpdu_info->pre_delim_err_warning,
  2023. mpdu_info->first_delim_err,
  2024. mpdu_info->key_id_octet,
  2025. mpdu_info->new_peer_entry,
  2026. mpdu_info->decrypt_needed,
  2027. mpdu_info->decap_type,
  2028. mpdu_info->rx_insert_vlan_c_tag_padding,
  2029. mpdu_info->rx_insert_vlan_s_tag_padding,
  2030. mpdu_info->strip_vlan_c_tag_decap,
  2031. mpdu_info->strip_vlan_s_tag_decap,
  2032. mpdu_info->pre_delim_count,
  2033. mpdu_info->ampdu_flag,
  2034. mpdu_info->bar_frame,
  2035. mpdu_info->mpdu_length,
  2036. mpdu_info->first_mpdu,
  2037. mpdu_info->mcast_bcast,
  2038. mpdu_info->ast_index_not_found,
  2039. mpdu_info->ast_index_timeout);
  2040. hal_verbose_debug(
  2041. "rx_mpdu_start tlv (4/5) - "
  2042. "power_mgmt: %x "
  2043. "non_qos: %x "
  2044. "null_data: %x "
  2045. "mgmt_type: %x "
  2046. "ctrl_type: %x "
  2047. "more_data: %x "
  2048. "eosp: %x "
  2049. "fragment_flag: %x "
  2050. "order: %x "
  2051. "u_apsd_trigger: %x "
  2052. "encrypt_required: %x "
  2053. "directed: %x "
  2054. "mpdu_frame_control_field: %x "
  2055. "mpdu_duration_field: %x "
  2056. "mac_addr_ad1_31_0: %x "
  2057. "mac_addr_ad1_47_32: %x "
  2058. "mac_addr_ad2_15_0: %x "
  2059. "mac_addr_ad2_47_16: %x "
  2060. "mac_addr_ad3_31_0: %x "
  2061. "mac_addr_ad3_47_32: %x ",
  2062. mpdu_info->power_mgmt,
  2063. mpdu_info->non_qos,
  2064. mpdu_info->null_data,
  2065. mpdu_info->mgmt_type,
  2066. mpdu_info->ctrl_type,
  2067. mpdu_info->more_data,
  2068. mpdu_info->eosp,
  2069. mpdu_info->fragment_flag,
  2070. mpdu_info->order,
  2071. mpdu_info->u_apsd_trigger,
  2072. mpdu_info->encrypt_required,
  2073. mpdu_info->directed,
  2074. mpdu_info->mpdu_frame_control_field,
  2075. mpdu_info->mpdu_duration_field,
  2076. mpdu_info->mac_addr_ad1_31_0,
  2077. mpdu_info->mac_addr_ad1_47_32,
  2078. mpdu_info->mac_addr_ad2_15_0,
  2079. mpdu_info->mac_addr_ad2_47_16,
  2080. mpdu_info->mac_addr_ad3_31_0,
  2081. mpdu_info->mac_addr_ad3_47_32);
  2082. hal_verbose_debug(
  2083. "rx_mpdu_start tlv (5/5) - "
  2084. "mpdu_sequence_control_field: %x "
  2085. "mac_addr_ad4_31_0: %x "
  2086. "mac_addr_ad4_47_32: %x "
  2087. "mpdu_qos_control_field: %x "
  2088. "mpdu_ht_control_field: %x ",
  2089. mpdu_info->mpdu_sequence_control_field,
  2090. mpdu_info->mac_addr_ad4_31_0,
  2091. mpdu_info->mac_addr_ad4_47_32,
  2092. mpdu_info->mpdu_qos_control_field,
  2093. mpdu_info->mpdu_ht_control_field);
  2094. }
  2095. /**
  2096. * hal_tx_set_pcp_tid_map_generic_li() - Configure default PCP to TID map table
  2097. * @soc: HAL SoC context
  2098. * @map: PCP-TID mapping table
  2099. *
  2100. * PCP are mapped to 8 TID values using TID values programmed
  2101. * in one set of mapping registers PCP_TID_MAP_<0 to 6>
  2102. * The mapping register has TID mapping for 8 PCP values
  2103. *
  2104. * Return: none
  2105. */
  2106. static void hal_tx_set_pcp_tid_map_generic_li(struct hal_soc *soc, uint8_t *map)
  2107. {
  2108. uint32_t addr, value;
  2109. addr = HWIO_TCL_R0_PCP_TID_MAP_ADDR(
  2110. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET);
  2111. value = (map[0] |
  2112. (map[1] << HWIO_TCL_R0_PCP_TID_MAP_PCP_1_SHFT) |
  2113. (map[2] << HWIO_TCL_R0_PCP_TID_MAP_PCP_2_SHFT) |
  2114. (map[3] << HWIO_TCL_R0_PCP_TID_MAP_PCP_3_SHFT) |
  2115. (map[4] << HWIO_TCL_R0_PCP_TID_MAP_PCP_4_SHFT) |
  2116. (map[5] << HWIO_TCL_R0_PCP_TID_MAP_PCP_5_SHFT) |
  2117. (map[6] << HWIO_TCL_R0_PCP_TID_MAP_PCP_6_SHFT) |
  2118. (map[7] << HWIO_TCL_R0_PCP_TID_MAP_PCP_7_SHFT));
  2119. HAL_REG_WRITE(soc, addr, (value & HWIO_TCL_R0_PCP_TID_MAP_RMSK));
  2120. }
  2121. /**
  2122. * hal_tx_update_pcp_tid_generic_li() - Update the pcp tid map table with
  2123. * value received from user-space
  2124. * @soc: HAL SoC context
  2125. * @pcp: pcp value
  2126. * @tid : tid value
  2127. *
  2128. * Return: void
  2129. */
  2130. static void
  2131. hal_tx_update_pcp_tid_generic_li(struct hal_soc *soc,
  2132. uint8_t pcp, uint8_t tid)
  2133. {
  2134. uint32_t addr, value, regval;
  2135. addr = HWIO_TCL_R0_PCP_TID_MAP_ADDR(
  2136. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET);
  2137. value = (uint32_t)tid << (HAL_TX_BITS_PER_TID * pcp);
  2138. /* Read back previous PCP TID config and update
  2139. * with new config.
  2140. */
  2141. regval = HAL_REG_READ(soc, addr);
  2142. regval &= ~(HAL_TX_TID_BITS_MASK << (HAL_TX_BITS_PER_TID * pcp));
  2143. regval |= value;
  2144. HAL_REG_WRITE(soc, addr,
  2145. (regval & HWIO_TCL_R0_PCP_TID_MAP_RMSK));
  2146. }
  2147. /**
  2148. * hal_tx_update_tidmap_prty_generic_li() - Update the tid map priority
  2149. * @soc: HAL SoC context
  2150. * @value: priority value
  2151. *
  2152. * Return: void
  2153. */
  2154. static
  2155. void hal_tx_update_tidmap_prty_generic_li(struct hal_soc *soc, uint8_t value)
  2156. {
  2157. uint32_t addr;
  2158. addr = HWIO_TCL_R0_TID_MAP_PRTY_ADDR(
  2159. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET);
  2160. HAL_REG_WRITE(soc, addr,
  2161. (value & HWIO_TCL_R0_TID_MAP_PRTY_RMSK));
  2162. }
  2163. /**
  2164. * hal_rx_msdu_packet_metadata_get_generic_li() - API to get the msdu
  2165. * information from
  2166. * rx_msdu_end TLV
  2167. * @buf: pointer to the start of RX PKT TLV headers
  2168. * @pkt_msdu_metadata: pointer to the msdu info structure
  2169. */
  2170. static void
  2171. hal_rx_msdu_packet_metadata_get_generic_li(uint8_t *buf,
  2172. void *pkt_msdu_metadata)
  2173. {
  2174. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2175. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  2176. struct hal_rx_msdu_metadata *msdu_metadata =
  2177. (struct hal_rx_msdu_metadata *)pkt_msdu_metadata;
  2178. msdu_metadata->l3_hdr_pad =
  2179. HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  2180. msdu_metadata->sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  2181. msdu_metadata->da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  2182. msdu_metadata->sa_sw_peer_id =
  2183. HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  2184. }
  2185. /**
  2186. * hal_rx_msdu_end_offset_get_generic() - API to get the
  2187. * msdu_end structure offset rx_pkt_tlv structure
  2188. *
  2189. * NOTE: API returns offset of msdu_end TLV from structure
  2190. * rx_pkt_tlvs
  2191. */
  2192. static uint32_t hal_rx_msdu_end_offset_get_generic(void)
  2193. {
  2194. return RX_PKT_TLV_OFFSET(msdu_end_tlv);
  2195. }
  2196. /**
  2197. * hal_rx_attn_offset_get_generic() - API to get the
  2198. * msdu_end structure offset rx_pkt_tlv structure
  2199. *
  2200. * NOTE: API returns offset of attn TLV from structure
  2201. * rx_pkt_tlvs
  2202. */
  2203. static uint32_t hal_rx_attn_offset_get_generic(void)
  2204. {
  2205. return RX_PKT_TLV_OFFSET(attn_tlv);
  2206. }
  2207. /**
  2208. * hal_rx_msdu_start_offset_get_generic() - API to get the
  2209. * msdu_start structure offset rx_pkt_tlv structure
  2210. *
  2211. * NOTE: API returns offset of attn TLV from structure
  2212. * rx_pkt_tlvs
  2213. */
  2214. static uint32_t hal_rx_msdu_start_offset_get_generic(void)
  2215. {
  2216. return RX_PKT_TLV_OFFSET(msdu_start_tlv);
  2217. }
  2218. /**
  2219. * hal_rx_mpdu_start_offset_get_generic() - API to get the
  2220. * mpdu_start structure offset rx_pkt_tlv structure
  2221. *
  2222. * NOTE: API returns offset of attn TLV from structure
  2223. * rx_pkt_tlvs
  2224. */
  2225. static uint32_t hal_rx_mpdu_start_offset_get_generic(void)
  2226. {
  2227. return RX_PKT_TLV_OFFSET(mpdu_start_tlv);
  2228. }
  2229. /**
  2230. * hal_rx_mpdu_end_offset_get_generic() - API to get the
  2231. * mpdu_end structure offset rx_pkt_tlv structure
  2232. *
  2233. * NOTE: API returns offset of attn TLV from structure
  2234. * rx_pkt_tlvs
  2235. */
  2236. static uint32_t hal_rx_mpdu_end_offset_get_generic(void)
  2237. {
  2238. return RX_PKT_TLV_OFFSET(mpdu_end_tlv);
  2239. }
  2240. #ifndef NO_RX_PKT_HDR_TLV
  2241. static uint32_t hal_rx_pkt_tlv_offset_get_generic(void)
  2242. {
  2243. return RX_PKT_TLV_OFFSET(pkt_hdr_tlv);
  2244. }
  2245. #endif
  2246. #if defined(QDF_BIG_ENDIAN_MACHINE)
  2247. /**
  2248. * hal_setup_reo_swap() - Set the swap flag for big endian machines
  2249. * @soc: HAL soc handle
  2250. *
  2251. * Return: None
  2252. */
  2253. static inline void hal_setup_reo_swap(struct hal_soc *soc)
  2254. {
  2255. uint32_t reg_val;
  2256. reg_val = HAL_REG_READ(soc, HWIO_REO_R0_CACHE_CTL_CONFIG_ADDR(
  2257. SEQ_WCSS_UMAC_REO_REG_OFFSET));
  2258. reg_val |= HAL_SM(HWIO_REO_R0_CACHE_CTL_CONFIG, WRITE_STRUCT_SWAP, 1);
  2259. reg_val |= HAL_SM(HWIO_REO_R0_CACHE_CTL_CONFIG, READ_STRUCT_SWAP, 1);
  2260. HAL_REG_WRITE(soc, HWIO_REO_R0_CACHE_CTL_CONFIG_ADDR(
  2261. SEQ_WCSS_UMAC_REO_REG_OFFSET), reg_val);
  2262. }
  2263. #else
  2264. static inline void hal_setup_reo_swap(struct hal_soc *soc)
  2265. {
  2266. }
  2267. #endif
  2268. /**
  2269. * hal_reo_setup_generic_li() - Initialize HW REO block
  2270. * @soc: Opaque HAL SOC handle
  2271. * @reoparams: parameters needed by HAL for REO config
  2272. * @qref_reset: reset qref
  2273. */
  2274. static
  2275. void hal_reo_setup_generic_li(struct hal_soc *soc, void *reoparams,
  2276. int qref_reset)
  2277. {
  2278. uint32_t reg_val;
  2279. struct hal_reo_params *reo_params = (struct hal_reo_params *)reoparams;
  2280. reg_val = HAL_REG_READ(soc, HWIO_REO_R0_GENERAL_ENABLE_ADDR(
  2281. SEQ_WCSS_UMAC_REO_REG_OFFSET));
  2282. hal_reo_config(soc, reg_val, reo_params);
  2283. /* Other ring enable bits and REO_ENABLE will be set by FW */
  2284. /* TODO: Setup destination ring mapping if enabled */
  2285. /* TODO: Error destination ring setting is left to default.
  2286. * Default setting is to send all errors to release ring.
  2287. */
  2288. /* Set the reo descriptor swap bits in case of BIG endian platform */
  2289. hal_setup_reo_swap(soc);
  2290. HAL_REG_WRITE(soc,
  2291. HWIO_REO_R0_AGING_THRESHOLD_IX_0_ADDR(
  2292. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  2293. HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000);
  2294. HAL_REG_WRITE(soc,
  2295. HWIO_REO_R0_AGING_THRESHOLD_IX_1_ADDR(
  2296. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  2297. (HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000));
  2298. HAL_REG_WRITE(soc,
  2299. HWIO_REO_R0_AGING_THRESHOLD_IX_2_ADDR(
  2300. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  2301. (HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000));
  2302. HAL_REG_WRITE(soc,
  2303. HWIO_REO_R0_AGING_THRESHOLD_IX_3_ADDR(
  2304. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  2305. (HAL_DEFAULT_VO_REO_TIMEOUT_MS * 1000));
  2306. /*
  2307. * When hash based routing is enabled, routing of the rx packet
  2308. * is done based on the following value: 1 _ _ _ _ The last 4
  2309. * bits are based on hash[3:0]. This means the possible values
  2310. * are 0x10 to 0x1f. This value is used to look-up the
  2311. * ring ID configured in Destination_Ring_Ctrl_IX_* register.
  2312. * The Destination_Ring_Ctrl_IX_2 and Destination_Ring_Ctrl_IX_3
  2313. * registers need to be configured to set-up the 16 entries to
  2314. * map the hash values to a ring number. There are 3 bits per
  2315. * hash entry – which are mapped as follows:
  2316. * 0: TCL, 1:SW1, 2:SW2, * 3:SW3, 4:SW4, 5:Release, 6:FW(WIFI),
  2317. * 7: NOT_USED.
  2318. */
  2319. if (reo_params->rx_hash_enabled) {
  2320. if (reo_params->remap0)
  2321. HAL_REG_WRITE(soc,
  2322. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_ADDR(
  2323. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  2324. reo_params->remap0);
  2325. hal_debug("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_ADDR 0x%x",
  2326. HAL_REG_READ(soc,
  2327. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_ADDR(
  2328. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  2329. HAL_REG_WRITE(soc,
  2330. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR(
  2331. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  2332. reo_params->remap1);
  2333. hal_debug("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR 0x%x",
  2334. HAL_REG_READ(soc,
  2335. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR(
  2336. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  2337. HAL_REG_WRITE(soc,
  2338. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR(
  2339. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  2340. reo_params->remap2);
  2341. hal_debug("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR 0x%x",
  2342. HAL_REG_READ(soc,
  2343. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR(
  2344. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  2345. }
  2346. /* TODO: Check if the following registers shoould be setup by host:
  2347. * AGING_CONTROL
  2348. * HIGH_MEMORY_THRESHOLD
  2349. * GLOBAL_LINK_DESC_COUNT_THRESH_IX_0[1,2]
  2350. * GLOBAL_LINK_DESC_COUNT_CTRL
  2351. */
  2352. }
  2353. /**
  2354. * hal_setup_link_idle_list_generic_li() - Setup scattered idle list
  2355. * using the buffer list provided
  2356. * @soc: Opaque HAL SOC handle
  2357. * @scatter_bufs_base_paddr: Array of physical base addresses
  2358. * @scatter_bufs_base_vaddr: Array of virtual base addresses
  2359. * @num_scatter_bufs: Number of scatter buffers in the above lists
  2360. * @scatter_buf_size: Size of each scatter buffer
  2361. * @last_buf_end_offset: Offset to the last entry
  2362. * @num_entries: Total entries of all scatter bufs
  2363. *
  2364. * Return: None
  2365. */
  2366. static void
  2367. hal_setup_link_idle_list_generic_li(struct hal_soc *soc,
  2368. qdf_dma_addr_t scatter_bufs_base_paddr[],
  2369. void *scatter_bufs_base_vaddr[],
  2370. uint32_t num_scatter_bufs,
  2371. uint32_t scatter_buf_size,
  2372. uint32_t last_buf_end_offset,
  2373. uint32_t num_entries)
  2374. {
  2375. int i;
  2376. uint32_t *prev_buf_link_ptr = NULL;
  2377. uint32_t reg_scatter_buf_size, reg_tot_scatter_buf_size;
  2378. uint32_t val;
  2379. /* Link the scatter buffers */
  2380. for (i = 0; i < num_scatter_bufs; i++) {
  2381. if (i > 0) {
  2382. prev_buf_link_ptr[0] =
  2383. scatter_bufs_base_paddr[i] & 0xffffffff;
  2384. prev_buf_link_ptr[1] = HAL_SM(
  2385. HWIO_WBM_R0_SCATTERED_LINK_DESC_LIST_BASE_MSB,
  2386. BASE_ADDRESS_39_32,
  2387. ((uint64_t)(scatter_bufs_base_paddr[i])
  2388. >> 32)) | HAL_SM(
  2389. HWIO_WBM_R0_SCATTERED_LINK_DESC_LIST_BASE_MSB,
  2390. ADDRESS_MATCH_TAG,
  2391. ADDRESS_MATCH_TAG_VAL);
  2392. }
  2393. prev_buf_link_ptr = (uint32_t *)(scatter_bufs_base_vaddr[i] +
  2394. scatter_buf_size - WBM_IDLE_SCATTER_BUF_NEXT_PTR_SIZE);
  2395. }
  2396. /* TBD: Register programming partly based on MLD & the rest based on
  2397. * inputs from HW team. Not complete yet.
  2398. */
  2399. reg_scatter_buf_size = (scatter_buf_size -
  2400. WBM_IDLE_SCATTER_BUF_NEXT_PTR_SIZE) / 64;
  2401. reg_tot_scatter_buf_size = ((scatter_buf_size -
  2402. WBM_IDLE_SCATTER_BUF_NEXT_PTR_SIZE) * num_scatter_bufs) / 64;
  2403. HAL_REG_WRITE(soc,
  2404. HWIO_WBM_R0_IDLE_LIST_CONTROL_ADDR
  2405. (SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2406. HAL_SM(HWIO_WBM_R0_IDLE_LIST_CONTROL,
  2407. SCATTER_BUFFER_SIZE,
  2408. reg_scatter_buf_size) |
  2409. HAL_SM(HWIO_WBM_R0_IDLE_LIST_CONTROL,
  2410. LINK_DESC_IDLE_LIST_MODE, 0x1));
  2411. HAL_REG_WRITE(soc,
  2412. HWIO_WBM_R0_IDLE_LIST_SIZE_ADDR
  2413. (SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2414. HAL_SM(HWIO_WBM_R0_IDLE_LIST_SIZE,
  2415. SCATTER_RING_SIZE_OF_IDLE_LINK_DESC_LIST,
  2416. reg_tot_scatter_buf_size));
  2417. HAL_REG_WRITE(soc,
  2418. HWIO_WBM_R0_SCATTERED_LINK_DESC_LIST_BASE_LSB_ADDR
  2419. (SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2420. scatter_bufs_base_paddr[0] & 0xffffffff);
  2421. HAL_REG_WRITE(soc,
  2422. HWIO_WBM_R0_SCATTERED_LINK_DESC_LIST_BASE_MSB_ADDR
  2423. (SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2424. ((uint64_t)(scatter_bufs_base_paddr[0]) >> 32) &
  2425. HWIO_WBM_R0_SCATTERED_LINK_DESC_LIST_BASE_MSB_BASE_ADDRESS_39_32_BMSK);
  2426. HAL_REG_WRITE(soc,
  2427. HWIO_WBM_R0_SCATTERED_LINK_DESC_LIST_BASE_MSB_ADDR
  2428. (SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2429. HAL_SM(HWIO_WBM_R0_SCATTERED_LINK_DESC_LIST_BASE_MSB,
  2430. BASE_ADDRESS_39_32,
  2431. ((uint64_t)(scatter_bufs_base_paddr[0]) >> 32)) |
  2432. HAL_SM(HWIO_WBM_R0_SCATTERED_LINK_DESC_LIST_BASE_MSB,
  2433. ADDRESS_MATCH_TAG, ADDRESS_MATCH_TAG_VAL));
  2434. /* ADDRESS_MATCH_TAG field in the above register is expected to match
  2435. * with the upper bits of link pointer. The above write sets this field
  2436. * to zero and we are also setting the upper bits of link pointers to
  2437. * zero while setting up the link list of scatter buffers above
  2438. */
  2439. /* Setup head and tail pointers for the idle list */
  2440. HAL_REG_WRITE(soc,
  2441. HWIO_WBM_R0_SCATTERED_LINK_DESC_PTR_HEAD_INFO_IX0_ADDR
  2442. (SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2443. scatter_bufs_base_paddr[num_scatter_bufs - 1] &
  2444. 0xffffffff);
  2445. HAL_REG_WRITE(soc,
  2446. HWIO_WBM_R0_SCATTERED_LINK_DESC_PTR_HEAD_INFO_IX1_ADDR
  2447. (SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2448. HAL_SM(HWIO_WBM_R0_SCATTERED_LINK_DESC_PTR_HEAD_INFO_IX1,
  2449. BUFFER_ADDRESS_39_32,
  2450. ((uint64_t)(scatter_bufs_base_paddr
  2451. [num_scatter_bufs - 1]) >> 32)) |
  2452. HAL_SM(HWIO_WBM_R0_SCATTERED_LINK_DESC_PTR_HEAD_INFO_IX1,
  2453. HEAD_POINTER_OFFSET, last_buf_end_offset >> 2));
  2454. HAL_REG_WRITE(soc,
  2455. HWIO_WBM_R0_SCATTERED_LINK_DESC_PTR_HEAD_INFO_IX0_ADDR
  2456. (SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2457. scatter_bufs_base_paddr[0] & 0xffffffff);
  2458. HAL_REG_WRITE(soc,
  2459. HWIO_WBM_R0_SCATTERED_LINK_DESC_PTR_TAIL_INFO_IX0_ADDR
  2460. (SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2461. scatter_bufs_base_paddr[0] & 0xffffffff);
  2462. HAL_REG_WRITE(soc,
  2463. HWIO_WBM_R0_SCATTERED_LINK_DESC_PTR_TAIL_INFO_IX1_ADDR
  2464. (SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2465. HAL_SM(HWIO_WBM_R0_SCATTERED_LINK_DESC_PTR_TAIL_INFO_IX1,
  2466. BUFFER_ADDRESS_39_32,
  2467. ((uint64_t)(scatter_bufs_base_paddr[0]) >> 32)) |
  2468. HAL_SM(HWIO_WBM_R0_SCATTERED_LINK_DESC_PTR_TAIL_INFO_IX1,
  2469. TAIL_POINTER_OFFSET, 0));
  2470. HAL_REG_WRITE(soc,
  2471. HWIO_WBM_R0_SCATTERED_LINK_DESC_PTR_HP_ADDR
  2472. (SEQ_WCSS_UMAC_WBM_REG_OFFSET), 2 * num_entries);
  2473. /* Set RING_ID_DISABLE */
  2474. val = HAL_SM(HWIO_WBM_R0_WBM_IDLE_LINK_RING_MISC, RING_ID_DISABLE, 1);
  2475. /*
  2476. * SRNG_ENABLE bit is not available in HWK v1 (QCA8074v1). Hence
  2477. * check the presence of the bit before toggling it.
  2478. */
  2479. #ifdef HWIO_WBM_R0_WBM_IDLE_LINK_RING_MISC_SRNG_ENABLE_BMSK
  2480. val |= HAL_SM(HWIO_WBM_R0_WBM_IDLE_LINK_RING_MISC, SRNG_ENABLE, 1);
  2481. #endif
  2482. HAL_REG_WRITE(soc,
  2483. HWIO_WBM_R0_WBM_IDLE_LINK_RING_MISC_ADDR
  2484. (SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2485. val);
  2486. }
  2487. #ifdef TCL_DATA_CMD_2_SEARCH_TYPE_OFFSET
  2488. /**
  2489. * hal_tx_desc_set_search_type_generic_li() - Set the search type value
  2490. * @desc: Handle to Tx Descriptor
  2491. * @search_type: search type
  2492. * 0 – Normal search
  2493. * 1 – Index based address search
  2494. * 2 – Index based flow search
  2495. *
  2496. * Return: void
  2497. */
  2498. static inline
  2499. void hal_tx_desc_set_search_type_generic_li(void *desc, uint8_t search_type)
  2500. {
  2501. HAL_SET_FLD(desc, TCL_DATA_CMD_2, SEARCH_TYPE) |=
  2502. HAL_TX_SM(TCL_DATA_CMD_2, SEARCH_TYPE, search_type);
  2503. }
  2504. #else
  2505. static inline
  2506. void hal_tx_desc_set_search_type_generic_li(void *desc, uint8_t search_type)
  2507. {
  2508. }
  2509. #endif
  2510. #ifdef TCL_DATA_CMD_5_SEARCH_INDEX_OFFSET
  2511. /**
  2512. * hal_tx_desc_set_search_index_generic_li() - Set the search index value
  2513. * @desc: Handle to Tx Descriptor
  2514. * @search_index: The index that will be used for index based address or
  2515. * flow search. The field is valid when 'search_type' is
  2516. * 1 0r 2
  2517. *
  2518. * Return: void
  2519. */
  2520. static inline
  2521. void hal_tx_desc_set_search_index_generic_li(void *desc, uint32_t search_index)
  2522. {
  2523. HAL_SET_FLD(desc, TCL_DATA_CMD_5, SEARCH_INDEX) |=
  2524. HAL_TX_SM(TCL_DATA_CMD_5, SEARCH_INDEX, search_index);
  2525. }
  2526. #else
  2527. static inline
  2528. void hal_tx_desc_set_search_index_generic_li(void *desc, uint32_t search_index)
  2529. {
  2530. }
  2531. #endif
  2532. #ifdef TCL_DATA_CMD_5_CACHE_SET_NUM_OFFSET
  2533. /**
  2534. * hal_tx_desc_set_cache_set_num_generic_li() - Set the cache-set-num value
  2535. * @desc: Handle to Tx Descriptor
  2536. * @cache_num: Cache set number that should be used to cache the index
  2537. * based search results, for address and flow search.
  2538. * This value should be equal to LSB four bits of the hash value
  2539. * of match data, in case of search index points to an entry
  2540. * which may be used in content based search also. The value can
  2541. * be anything when the entry pointed by search index will not be
  2542. * used for content based search.
  2543. *
  2544. * Return: void
  2545. */
  2546. static inline
  2547. void hal_tx_desc_set_cache_set_num_generic_li(void *desc, uint8_t cache_num)
  2548. {
  2549. HAL_SET_FLD(desc, TCL_DATA_CMD_5, CACHE_SET_NUM) |=
  2550. HAL_TX_SM(TCL_DATA_CMD_5, CACHE_SET_NUM, cache_num);
  2551. }
  2552. #else
  2553. static inline
  2554. void hal_tx_desc_set_cache_set_num_generic_li(void *desc, uint8_t cache_num)
  2555. {
  2556. }
  2557. #endif
  2558. #ifdef WLAN_SUPPORT_RX_FISA
  2559. /**
  2560. * hal_rx_flow_get_tuple_info_li() - Setup a flow search entry in HW FST
  2561. * @rx_fst: Pointer to the Rx Flow Search Table
  2562. * @hal_hash: HAL 5 tuple hash
  2563. * @flow_tuple_info: 5-tuple info of the flow returned to the caller
  2564. *
  2565. * Return: Success/Failure
  2566. */
  2567. static void *
  2568. hal_rx_flow_get_tuple_info_li(uint8_t *rx_fst, uint32_t hal_hash,
  2569. uint8_t *flow_tuple_info)
  2570. {
  2571. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  2572. void *hal_fse = NULL;
  2573. struct hal_flow_tuple_info *tuple_info
  2574. = (struct hal_flow_tuple_info *)flow_tuple_info;
  2575. hal_fse = (uint8_t *)fst->base_vaddr +
  2576. (hal_hash * HAL_RX_FST_ENTRY_SIZE);
  2577. if (!hal_fse || !tuple_info)
  2578. return NULL;
  2579. if (!HAL_GET_FLD(hal_fse, RX_FLOW_SEARCH_ENTRY_9, VALID))
  2580. return NULL;
  2581. tuple_info->src_ip_127_96 =
  2582. qdf_ntohl(HAL_GET_FLD(hal_fse,
  2583. RX_FLOW_SEARCH_ENTRY_0,
  2584. SRC_IP_127_96));
  2585. tuple_info->src_ip_95_64 =
  2586. qdf_ntohl(HAL_GET_FLD(hal_fse,
  2587. RX_FLOW_SEARCH_ENTRY_1,
  2588. SRC_IP_95_64));
  2589. tuple_info->src_ip_63_32 =
  2590. qdf_ntohl(HAL_GET_FLD(hal_fse,
  2591. RX_FLOW_SEARCH_ENTRY_2,
  2592. SRC_IP_63_32));
  2593. tuple_info->src_ip_31_0 =
  2594. qdf_ntohl(HAL_GET_FLD(hal_fse,
  2595. RX_FLOW_SEARCH_ENTRY_3,
  2596. SRC_IP_31_0));
  2597. tuple_info->dest_ip_127_96 =
  2598. qdf_ntohl(HAL_GET_FLD(hal_fse,
  2599. RX_FLOW_SEARCH_ENTRY_4,
  2600. DEST_IP_127_96));
  2601. tuple_info->dest_ip_95_64 =
  2602. qdf_ntohl(HAL_GET_FLD(hal_fse,
  2603. RX_FLOW_SEARCH_ENTRY_5,
  2604. DEST_IP_95_64));
  2605. tuple_info->dest_ip_63_32 =
  2606. qdf_ntohl(HAL_GET_FLD(hal_fse,
  2607. RX_FLOW_SEARCH_ENTRY_6,
  2608. DEST_IP_63_32));
  2609. tuple_info->dest_ip_31_0 =
  2610. qdf_ntohl(HAL_GET_FLD(hal_fse,
  2611. RX_FLOW_SEARCH_ENTRY_7,
  2612. DEST_IP_31_0));
  2613. tuple_info->dest_port = HAL_GET_FLD(hal_fse,
  2614. RX_FLOW_SEARCH_ENTRY_8,
  2615. DEST_PORT);
  2616. tuple_info->src_port = HAL_GET_FLD(hal_fse,
  2617. RX_FLOW_SEARCH_ENTRY_8,
  2618. SRC_PORT);
  2619. tuple_info->l4_protocol = HAL_GET_FLD(hal_fse,
  2620. RX_FLOW_SEARCH_ENTRY_9,
  2621. L4_PROTOCOL);
  2622. return hal_fse;
  2623. }
  2624. /**
  2625. * hal_rx_flow_delete_entry_li() - Setup a flow search entry in HW FST
  2626. * @rx_fst: Pointer to the Rx Flow Search Table
  2627. * @hal_rx_fse: Pointer to the Rx Flow that is to be deleted from the FST
  2628. *
  2629. * Return: Success/Failure
  2630. */
  2631. static QDF_STATUS
  2632. hal_rx_flow_delete_entry_li(uint8_t *rx_fst, void *hal_rx_fse)
  2633. {
  2634. uint8_t *fse = (uint8_t *)hal_rx_fse;
  2635. if (!HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID))
  2636. return QDF_STATUS_E_NOENT;
  2637. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  2638. return QDF_STATUS_SUCCESS;
  2639. }
  2640. /**
  2641. * hal_rx_fst_get_fse_size_li() - Retrieve the size of each entry
  2642. *
  2643. * Return: size of each entry/flow in Rx FST
  2644. */
  2645. static inline uint32_t
  2646. hal_rx_fst_get_fse_size_li(void)
  2647. {
  2648. return HAL_RX_FST_ENTRY_SIZE;
  2649. }
  2650. #else
  2651. static inline void *
  2652. hal_rx_flow_get_tuple_info_li(uint8_t *rx_fst, uint32_t hal_hash,
  2653. uint8_t *flow_tuple_info)
  2654. {
  2655. return NULL;
  2656. }
  2657. static inline QDF_STATUS
  2658. hal_rx_flow_delete_entry_li(uint8_t *rx_fst, void *hal_rx_fse)
  2659. {
  2660. return QDF_STATUS_SUCCESS;
  2661. }
  2662. static inline uint32_t
  2663. hal_rx_fst_get_fse_size_li(void)
  2664. {
  2665. return 0;
  2666. }
  2667. #endif /* WLAN_SUPPORT_RX_FISA */
  2668. /**
  2669. * hal_rx_get_frame_ctrl_field_li() - Function to retrieve frame control field
  2670. * @buf: Network buffer
  2671. *
  2672. * Return: rx more fragment bit
  2673. */
  2674. static uint16_t hal_rx_get_frame_ctrl_field_li(uint8_t *buf)
  2675. {
  2676. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2677. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2678. uint16_t frame_ctrl = 0;
  2679. frame_ctrl = HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(rx_mpdu_info);
  2680. return frame_ctrl;
  2681. }
  2682. #endif /* _HAL_LI_GENERIC_API_H_ */