hal_tx.h 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #if !defined(HAL_TX_H)
  20. #define HAL_TX_H
  21. /*---------------------------------------------------------------------------
  22. Include files
  23. ---------------------------------------------------------------------------*/
  24. #include "hal_api.h"
  25. #include "wcss_version.h"
  26. #include "hal_hw_headers.h"
  27. #include "hal_tx_hw_defines.h"
  28. #define HAL_WBM_RELEASE_RING_2_BUFFER_TYPE 0
  29. #define HAL_WBM_RELEASE_RING_2_DESC_TYPE 1
  30. #define HAL_TX_DESC_TLV_TAG_OFFSET 1
  31. #define HAL_TX_DESC_TLV_LEN_OFFSET 10
  32. /*---------------------------------------------------------------------------
  33. Preprocessor definitions and constants
  34. ---------------------------------------------------------------------------*/
  35. #define HAL_OFFSET(block, field) block ## _ ## field ## _OFFSET
  36. #define HAL_TX_LSB(block, field) block ## _ ## field ## _LSB
  37. #define HAL_TX_MASK(block, field) block ## _ ## field ## _MASK
  38. #define HAL_TX_DESC_OFFSET(desc, block, field) \
  39. (((uint8_t *)desc) + HAL_OFFSET(block, field))
  40. #define HAL_SET_FLD(desc, block , field) \
  41. (*(uint32_t *) ((uint8_t *) desc + HAL_OFFSET(block, field)))
  42. #define HAL_SET_FLD_OFFSET(desc, block , field, offset) \
  43. (*(uint32_t *) ((uint8_t *) desc + HAL_OFFSET(block, field) + (offset)))
  44. #define HAL_SET_FLD_64(desc, block, field) \
  45. (*(uint64_t *)((uint8_t *)desc + HAL_OFFSET(block, field)))
  46. #define HAL_SET_FLD_OFFSET_64(desc, block, field, offset) \
  47. (*(uint64_t *)((uint8_t *)desc + HAL_OFFSET(block, field) + (offset)))
  48. #define HAL_TX_DESC_SET_TLV_HDR(desc, tag, len) \
  49. do { \
  50. uint32_t temp = 0; \
  51. temp |= (tag << HAL_TX_DESC_TLV_TAG_OFFSET); \
  52. temp |= (len << HAL_TX_DESC_TLV_LEN_OFFSET); \
  53. (*(uint32_t *)desc) = temp; \
  54. } while (0)
  55. #define HAL_TX_TCL_DATA_TAG WIFITCL_DATA_CMD_E
  56. #define HAL_TX_TCL_CMD_TAG WIFITCL_GSE_CMD_E
  57. #define HAL_TX_SM(block, field, value) \
  58. ((value << (block ## _ ## field ## _LSB)) & \
  59. (block ## _ ## field ## _MASK))
  60. #define HAL_TX_MS(block, field, value) \
  61. (((value) & (block ## _ ## field ## _MASK)) >> \
  62. (block ## _ ## field ## _LSB))
  63. #define HAL_TX_DESC_GET(desc, block, field) \
  64. HAL_TX_MS(block, field, HAL_SET_FLD(desc, block, field))
  65. #define HAL_TX_DESC_OFFSET_GET(desc, block, field, offset) \
  66. HAL_TX_MS(block, field, HAL_SET_FLD_OFFSET(desc, block, field, offset))
  67. #define HAL_TX_DESC_SUBBLOCK_GET(desc, block, sub, field) \
  68. HAL_TX_MS(sub, field, HAL_SET_FLD(desc, block, sub))
  69. #define HAL_TX_DESC_GET_64(desc, block, field) \
  70. HAL_TX_MS(block, field, HAL_SET_FLD_64(desc, block, field))
  71. #define HAL_TX_DESC_OFFSET_GET_64(desc, block, field, offset) \
  72. HAL_TX_MS(block, field, HAL_SET_FLD_OFFSET_64(desc, block, field,\
  73. offset))
  74. #define HAL_TX_DESC_SUBBLOCK_GET_64(desc, block, sub, field) \
  75. HAL_TX_MS(sub, field, HAL_SET_FLD_64(desc, block, sub))
  76. #define HAL_TX_BUF_TYPE_BUFFER 0
  77. #define HAL_TX_BUF_TYPE_EXT_DESC 1
  78. #define NUM_OF_DWORDS_TX_MSDU_EXTENSION 18
  79. #define HAL_TX_DESC_LEN_DWORDS (NUM_OF_DWORDS_TCL_DATA_CMD)
  80. #define HAL_TX_DESC_LEN_BYTES (NUM_OF_DWORDS_TCL_DATA_CMD * 4)
  81. #define HAL_TX_EXTENSION_DESC_LEN_DWORDS (NUM_OF_DWORDS_TX_MSDU_EXTENSION)
  82. #define HAL_TX_EXTENSION_DESC_LEN_BYTES (NUM_OF_DWORDS_TX_MSDU_EXTENSION * 4)
  83. #define NUM_OF_DWORDS_WBM_RELEASE_RING 8
  84. #define HAL_TX_COMPLETION_DESC_LEN_DWORDS (NUM_OF_DWORDS_WBM_RELEASE_RING)
  85. #define HAL_TX_COMPLETION_DESC_LEN_BYTES (NUM_OF_DWORDS_WBM_RELEASE_RING*4)
  86. #define HAL_TX_BITS_PER_TID 3
  87. #define HAL_TX_TID_BITS_MASK ((1 << HAL_TX_BITS_PER_TID) - 1)
  88. #define HAL_TX_NUM_DSCP_PER_REGISTER 10
  89. #define HAL_MAX_HW_DSCP_TID_MAPS 2
  90. #define HAL_MAX_HW_DSCP_TID_MAPS_11AX 32
  91. #define HAL_MAX_HW_DSCP_TID_V2_MAPS 48
  92. #define HAL_MAX_HW_DSCP_TID_V2_MAPS_5332 24
  93. #define HAL_MAX_HW_DSCP_TID_V2_MAPS_6432 24
  94. #define HTT_META_HEADER_LEN_BYTES 64
  95. #define HAL_TX_EXT_DESC_WITH_META_DATA \
  96. (HTT_META_HEADER_LEN_BYTES + HAL_TX_EXTENSION_DESC_LEN_BYTES)
  97. #define HAL_TX_NUM_PCP_PER_REGISTER 8
  98. /* Length of WBM release ring without the status words */
  99. #define HAL_TX_COMPLETION_DESC_BASE_LEN 12
  100. #define HAL_TX_COMP_RELEASE_SOURCE_TQM 0
  101. #define HAL_TX_COMP_RELEASE_SOURCE_REO 2
  102. #define HAL_TX_COMP_RELEASE_SOURCE_FW 3
  103. /* Define a place-holder release reason for FW */
  104. #define HAL_TX_COMP_RELEASE_REASON_FW 99
  105. /*
  106. * Offset of HTT Tx Descriptor in WBM Completion
  107. * HTT Tx Desc structure is passed from firmware to host overlaid
  108. * on wbm_release_ring DWORDs 2,3 ,4 and 5for software based completions
  109. * (Exception frames and TQM bypass frames)
  110. */
  111. #if defined(CONFIG_BERYLLIUM) || defined(CONFIG_LITHIUM)
  112. #define HAL_TX_COMP_HTT_STATUS_OFFSET 8
  113. #else
  114. #define HAL_TX_COMP_HTT_STATUS_OFFSET 0 /* Rhine */
  115. #endif
  116. #ifdef CONFIG_BERYLLIUM
  117. #define HAL_TX_COMP_HTT_STATUS_LEN 20
  118. #elif defined(CONFIG_LITHIUM)
  119. #define HAL_TX_COMP_HTT_STATUS_LEN 16
  120. #else
  121. #define HAL_TX_COMP_HTT_STATUS_LEN 32 /* Rhine */
  122. #endif
  123. #define HAL_TX_BUF_TYPE_BUFFER 0
  124. #define HAL_TX_BUF_TYPE_EXT_DESC 1
  125. #define HAL_TX_EXT_DESC_BUF_OFFSET TX_MSDU_EXTENSION_6_BUF0_PTR_31_0_OFFSET
  126. #define HAL_TX_EXT_BUF_LOW_MASK TX_MSDU_EXTENSION_6_BUF0_PTR_31_0_MASK
  127. #define HAL_TX_EXT_BUF_HI_MASK TX_MSDU_EXTENSION_7_BUF0_PTR_39_32_MASK
  128. #define HAL_TX_EXT_BUF_LEN_MASK TX_MSDU_EXTENSION_7_BUF0_LEN_MASK
  129. #define HAL_TX_EXT_BUF_LEN_LSB TX_MSDU_EXTENSION_7_BUF0_LEN_LSB
  130. #define HAL_TX_EXT_BUF_WD_SIZE 2
  131. #define HAL_TX_DESC_ADDRX_EN 0x1
  132. #define HAL_TX_DESC_ADDRY_EN 0x2
  133. #define HAL_TX_DESC_DEFAULT_LMAC_ID 0x3
  134. #define HAL_TX_ADDR_SEARCH_DEFAULT 0x0
  135. #define HAL_TX_ADDR_INDEX_SEARCH 0x1
  136. #define HAL_TX_FLOW_INDEX_SEARCH 0x2
  137. #define HAL_WBM2SW_RELEASE_SRC_GET(wbm_desc)(((*(((uint32_t *)wbm_desc) + \
  138. (HAL_WBM2SW_RING_RELEASE_SOURCE_MODULE_OFFSET >> 2))) & \
  139. HAL_WBM2SW_RING_RELEASE_SOURCE_MODULE_MASK) >> \
  140. HAL_WBM2SW_RING_RELEASE_SOURCE_MODULE_LSB)
  141. #define HAL_WBM_SW0_BM_ID(sw0_bm_id) (sw0_bm_id)
  142. #define HAL_WBM_SW1_BM_ID(sw0_bm_id) ((sw0_bm_id) + 1)
  143. #define HAL_WBM_SW2_BM_ID(sw0_bm_id) ((sw0_bm_id) + 2)
  144. #define HAL_WBM_SW3_BM_ID(sw0_bm_id) ((sw0_bm_id) + 3)
  145. #define HAL_WBM_SW4_BM_ID(sw0_bm_id) ((sw0_bm_id) + 4)
  146. #define HAL_WBM_SW5_BM_ID(sw0_bm_id) ((sw0_bm_id) + 5)
  147. #define HAL_WBM_SW6_BM_ID(sw0_bm_id) ((sw0_bm_id) + 6)
  148. /*---------------------------------------------------------------------------
  149. Structures
  150. ---------------------------------------------------------------------------*/
  151. /**
  152. * struct hal_tx_completion_status - HAL Tx completion descriptor contents
  153. * @status: frame acked/failed
  154. * @release_src: release source = TQM/FW
  155. * @ack_frame_rssi: RSSI of the received ACK or BA frame
  156. * @first_msdu: Indicates this MSDU is the first MSDU in AMSDU
  157. * @last_msdu: Indicates this MSDU is the last MSDU in AMSDU
  158. * @msdu_part_of_amsdu : Indicates this MSDU was part of an A-MSDU in MPDU
  159. * @bw: Indicates the BW of the upcoming transmission -
  160. * <enum 0 transmit_bw_20_MHz>
  161. * <enum 1 transmit_bw_40_MHz>
  162. * <enum 2 transmit_bw_80_MHz>
  163. * <enum 3 transmit_bw_160_MHz>
  164. * <enum 4 transmit_bw_320_MHz>
  165. * <enum 5 transmit_bw_240_MHz>
  166. * @pkt_type: Transmit Packet Type
  167. * @stbc: When set, STBC transmission rate was used
  168. * @ldpc: When set, use LDPC transmission rates
  169. * @sgi: <enum 0 0_8_us_sgi > Legacy normal GI
  170. * <enum 1 0_4_us_sgi > Legacy short GI
  171. * <enum 2 1_6_us_sgi > HE related GI
  172. * <enum 3 3_2_us_sgi > HE
  173. * @mcs: Transmit MCS Rate
  174. * @ofdma: Set when the transmission was an OFDMA transmission
  175. * @tones_in_ru: The number of tones in the RU used.
  176. * @valid:
  177. * @tsf: Lower 32 bits of the TSF
  178. * @ppdu_id: TSF, snapshot of this value when transmission of the
  179. * PPDU containing the frame finished.
  180. * @transmit_cnt: Number of times this frame has been transmitted
  181. * @tid: TID of the flow or MPDU queue
  182. * @peer_id: Peer ID of the flow or MPDU queue
  183. * @buffer_timestamp: Frame system entrance timestamp in units of 1024
  184. * microseconds
  185. */
  186. struct hal_tx_completion_status {
  187. uint8_t status;
  188. uint8_t release_src;
  189. uint8_t ack_frame_rssi;
  190. uint8_t first_msdu:1,
  191. last_msdu:1,
  192. msdu_part_of_amsdu:1;
  193. uint32_t bw:3,
  194. pkt_type:4,
  195. stbc:1,
  196. ldpc:1,
  197. sgi:2,
  198. mcs:4,
  199. ofdma:1,
  200. tones_in_ru:12,
  201. valid:1;
  202. uint32_t tsf;
  203. uint32_t ppdu_id;
  204. uint8_t transmit_cnt;
  205. uint8_t tid;
  206. uint16_t peer_id;
  207. #if defined(WLAN_FEATURE_TSF_AUTO_REPORT) || defined(WLAN_CONFIG_TX_DELAY)
  208. uint32_t buffer_timestamp:19;
  209. #endif
  210. };
  211. /**
  212. * struct hal_tx_desc_comp_s - hal tx completion descriptor contents
  213. * @desc: Transmit status information from descriptor
  214. */
  215. struct hal_tx_desc_comp_s {
  216. uint32_t desc[HAL_TX_COMPLETION_DESC_LEN_DWORDS];
  217. };
  218. /*
  219. * enum hal_tx_encrypt_type - Type of decrypt cipher used (valid only for RAW)
  220. * @HAL_TX_ENCRYPT_TYPE_WEP_40: WEP 40-bit
  221. * @HAL_TX_ENCRYPT_TYPE_WEP_10: WEP 10-bit
  222. * @HAL_TX_ENCRYPT_TYPE_TKIP_NO_MIC: TKIP without MIC
  223. * @HAL_TX_ENCRYPT_TYPE_WEP_128: WEP_128
  224. * @HAL_TX_ENCRYPT_TYPE_TKIP_WITH_MIC: TKIP_WITH_MIC
  225. * @HAL_TX_ENCRYPT_TYPE_WAPI: WAPI
  226. * @HAL_TX_ENCRYPT_TYPE_AES_CCMP_128: AES_CCMP_128
  227. * @HAL_TX_ENCRYPT_TYPE_NO_CIPHER: NO CIPHER
  228. * @HAL_TX_ENCRYPT_TYPE_AES_CCMP_256: AES_CCMP_256
  229. * @HAL_TX_ENCRYPT_TYPE_AES_GCMP_128: AES_GCMP_128
  230. * @HAL_TX_ENCRYPT_TYPE_AES_GCMP_256: AES_GCMP_256
  231. * @HAL_TX_ENCRYPT_TYPE_WAPI_GCM_SM4: WAPI GCM SM4
  232. */
  233. enum hal_tx_encrypt_type {
  234. HAL_TX_ENCRYPT_TYPE_WEP_40 = 0,
  235. HAL_TX_ENCRYPT_TYPE_WEP_104 = 1 ,
  236. HAL_TX_ENCRYPT_TYPE_TKIP_NO_MIC = 2,
  237. HAL_TX_ENCRYPT_TYPE_WEP_128 = 3,
  238. HAL_TX_ENCRYPT_TYPE_TKIP_WITH_MIC = 4,
  239. HAL_TX_ENCRYPT_TYPE_WAPI = 5,
  240. HAL_TX_ENCRYPT_TYPE_AES_CCMP_128 = 6,
  241. HAL_TX_ENCRYPT_TYPE_NO_CIPHER = 7,
  242. HAL_TX_ENCRYPT_TYPE_AES_CCMP_256 = 8,
  243. HAL_TX_ENCRYPT_TYPE_AES_GCMP_128 = 9,
  244. HAL_TX_ENCRYPT_TYPE_AES_GCMP_256 = 10,
  245. HAL_TX_ENCRYPT_TYPE_WAPI_GCM_SM4 = 11,
  246. };
  247. /*
  248. * enum hal_tx_encap_type - Encapsulation type that HW will perform
  249. * @HAL_TX_ENCAP_TYPE_RAW: Raw Packet Type
  250. * @HAL_TX_ENCAP_TYPE_NWIFI: Native WiFi Type
  251. * @HAL_TX_ENCAP_TYPE_ETHERNET: Ethernet
  252. * @HAL_TX_ENCAP_TYPE_802_3: 802.3 Frame
  253. */
  254. enum hal_tx_encap_type {
  255. HAL_TX_ENCAP_TYPE_RAW = 0,
  256. HAL_TX_ENCAP_TYPE_NWIFI = 1,
  257. HAL_TX_ENCAP_TYPE_ETHERNET = 2,
  258. HAL_TX_ENCAP_TYPE_802_3 = 3,
  259. };
  260. /**
  261. * enum hal_tx_tqm_release_reason - TQM Release reason codes
  262. *
  263. * @HAL_TX_TQM_RR_FRAME_ACKED : ACK of BA for it was received
  264. * @HAL_TX_TQM_RR_REM_CMD_REM : Remove cmd of type “Remove_mpdus” initiated
  265. * by SW
  266. * @HAL_TX_TQM_RR_REM_CMD_TX : Remove command of type Remove_transmitted_mpdus
  267. * initiated by SW
  268. * @HAL_TX_TQM_RR_REM_CMD_NOTX : Remove cmd of type Remove_untransmitted_mpdus
  269. * initiated by SW
  270. * @HAL_TX_TQM_RR_REM_CMD_AGED : Remove command of type “Remove_aged_mpdus” or
  271. * “Remove_aged_msdus” initiated by SW
  272. * @HAL_TX_TQM_RR_FW_REASON1 : Remove command where fw indicated that
  273. * remove reason is fw_reason1
  274. * @HAL_TX_TQM_RR_FW_REASON2 : Remove command where fw indicated that
  275. * remove reason is fw_reason2
  276. * @HAL_TX_TQM_RR_FW_REASON3 : Remove command where fw indicated that
  277. * remove reason is fw_reason3
  278. * @HAL_TX_TQM_RR_REM_CMD_DISABLE_QUEUE : Remove command where fw indicated that
  279. * remove reason is remove disable queue
  280. * @HAL_TX_TQM_RR_REM_CMD_TILL_NONMATCHING: Remove command from fw to remove
  281. * all mpdu until 1st non-match
  282. * @HAL_TX_TQM_RR_DROP_THRESHOLD: Dropped due to drop threshold criteria
  283. * @HAL_TX_TQM_RR_LINK_DESC_UNAVAILABLE: Dropped due to link desc not available
  284. * @HAL_TX_TQM_RR_DROP_OR_INVALID_MSDU: Dropped due drop bit set or null flow
  285. * @HAL_TX_TQM_RR_MULTICAST_DROP: Dropped due mcast drop set for VDEV
  286. * @HAL_TX_TQM_RR_VDEV_MISMATCH_DROP: Dropped due to being set with
  287. * 'TCL_drop_reason'
  288. *
  289. */
  290. enum hal_tx_tqm_release_reason {
  291. HAL_TX_TQM_RR_FRAME_ACKED,
  292. HAL_TX_TQM_RR_REM_CMD_REM,
  293. HAL_TX_TQM_RR_REM_CMD_TX,
  294. HAL_TX_TQM_RR_REM_CMD_NOTX,
  295. HAL_TX_TQM_RR_REM_CMD_AGED,
  296. HAL_TX_TQM_RR_FW_REASON1,
  297. HAL_TX_TQM_RR_FW_REASON2,
  298. HAL_TX_TQM_RR_FW_REASON3,
  299. HAL_TX_TQM_RR_REM_CMD_DISABLE_QUEUE,
  300. HAL_TX_TQM_RR_REM_CMD_TILL_NONMATCHING,
  301. HAL_TX_TQM_RR_DROP_THRESHOLD,
  302. HAL_TX_TQM_RR_LINK_DESC_UNAVAILABLE,
  303. HAL_TX_TQM_RR_DROP_OR_INVALID_MSDU,
  304. HAL_TX_TQM_RR_MULTICAST_DROP,
  305. HAL_TX_TQM_RR_VDEV_MISMATCH_DROP,
  306. };
  307. /* enum - Table IDs for 2 DSCP-TID mapping Tables that TCL H/W supports
  308. * @HAL_TX_DSCP_TID_MAP_TABLE_DEFAULT: Default DSCP-TID mapping table
  309. * @HAL_TX_DSCP_TID_MAP_TABLE_OVERRIDE: DSCP-TID map override table
  310. */
  311. enum hal_tx_dscp_tid_table_id {
  312. HAL_TX_DSCP_TID_MAP_TABLE_DEFAULT,
  313. HAL_TX_DSCP_TID_MAP_TABLE_OVERRIDE,
  314. };
  315. /*---------------------------------------------------------------------------
  316. Function declarations and documentation
  317. ---------------------------------------------------------------------------*/
  318. /*---------------------------------------------------------------------------
  319. Tx MSDU Extension Descriptor accessor APIs
  320. ---------------------------------------------------------------------------*/
  321. /**
  322. * hal_tx_ext_desc_set_tso_enable() - Set TSO Enable Flag
  323. * @desc: Handle to Tx MSDU Extension Descriptor
  324. * @tso_en: bool value set to true if TSO is enabled
  325. *
  326. * Return: none
  327. */
  328. static inline void hal_tx_ext_desc_set_tso_enable(void *desc,
  329. uint8_t tso_en)
  330. {
  331. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, TSO_ENABLE) |=
  332. HAL_TX_SM(HAL_TX_MSDU_EXTENSION, TSO_ENABLE, tso_en);
  333. }
  334. /**
  335. * hal_tx_ext_desc_set_tso_flags() - Set TSO Flags
  336. * @desc: Handle to Tx MSDU Extension Descriptor
  337. * @tso_flags: 32-bit word with all TSO flags consolidated
  338. *
  339. * Return: none
  340. */
  341. static inline void hal_tx_ext_desc_set_tso_flags(void *desc,
  342. uint32_t tso_flags)
  343. {
  344. HAL_SET_FLD_OFFSET(desc, HAL_TX_MSDU_EXTENSION, TSO_ENABLE, 0) =
  345. tso_flags;
  346. }
  347. /**
  348. * hal_tx_ext_desc_set_tcp_flags() - Enable HW Checksum offload
  349. * @desc: Handle to Tx MSDU Extension Descriptor
  350. * @tcp_flags: TCP flags {NS,CWR,ECE,URG,ACK,PSH, RST ,SYN,FIN}
  351. * @mask: TCP flag mask. Tcp_flag is inserted into the header
  352. * based on the mask, if tso is enabled
  353. *
  354. * Return: none
  355. */
  356. static inline void hal_tx_ext_desc_set_tcp_flags(void *desc,
  357. uint16_t tcp_flags,
  358. uint16_t mask)
  359. {
  360. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, TCP_FLAG) |=
  361. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, TCP_FLAG, tcp_flags)) |
  362. (HAL_TX_SM(HAL_TX_MSDU_EXTENSION, TCP_FLAG_MASK, mask)));
  363. }
  364. /**
  365. * hal_tx_ext_desc_set_msdu_length() - Set L2 and IP Lengths
  366. * @desc: Handle to Tx MSDU Extension Descriptor
  367. * @l2_len: L2 length for the msdu, if tso is enabled
  368. * @ip_len: IP length for the msdu, if tso is enabled
  369. *
  370. * Return: none
  371. */
  372. static inline void hal_tx_ext_desc_set_msdu_length(void *desc,
  373. uint16_t l2_len,
  374. uint16_t ip_len)
  375. {
  376. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, L2_LENGTH) |=
  377. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, L2_LENGTH, l2_len)) |
  378. (HAL_TX_SM(HAL_TX_MSDU_EXTENSION, IP_LENGTH, ip_len)));
  379. }
  380. /**
  381. * hal_tx_ext_desc_set_tcp_seq() - Set TCP Sequence number
  382. * @desc: Handle to Tx MSDU Extension Descriptor
  383. * @seq_num: Tcp_seq_number for the msdu, if tso is enabled
  384. *
  385. * Return: none
  386. */
  387. static inline void hal_tx_ext_desc_set_tcp_seq(void *desc,
  388. uint32_t seq_num)
  389. {
  390. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, TCP_SEQ_NUMBER) |=
  391. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, TCP_SEQ_NUMBER, seq_num)));
  392. }
  393. /**
  394. * hal_tx_ext_desc_set_ip_id() - Set IP Identification field
  395. * @desc: Handle to Tx MSDU Extension Descriptor
  396. * @id: IP Id field for the msdu, if tso is enabled
  397. *
  398. * Return: none
  399. */
  400. static inline void hal_tx_ext_desc_set_ip_id(void *desc,
  401. uint16_t id)
  402. {
  403. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, IP_IDENTIFICATION) |=
  404. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, IP_IDENTIFICATION, id)));
  405. }
  406. /**
  407. * hal_tx_ext_desc_set_buffer() - Set Buffer Pointer and Length for a fragment
  408. * @desc: Handle to Tx MSDU Extension Descriptor
  409. * @frag_num: Fragment number (value can be 0 to 5)
  410. * @paddr_lo: Lower 32-bit of Buffer Physical address
  411. * @paddr_hi: Upper 32-bit of Buffer Physical address
  412. * @length: Buffer Length
  413. *
  414. * Return: none
  415. */
  416. static inline void hal_tx_ext_desc_set_buffer(void *desc,
  417. uint8_t frag_num,
  418. uint32_t paddr_lo,
  419. uint16_t paddr_hi,
  420. uint16_t length)
  421. {
  422. HAL_SET_FLD_OFFSET(desc, HAL_TX_MSDU_EXTENSION, BUF0_PTR_31_0,
  423. (frag_num << 3)) |=
  424. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, BUF0_PTR_31_0, paddr_lo)));
  425. HAL_SET_FLD_OFFSET(desc, HAL_TX_MSDU_EXTENSION, BUF0_PTR_39_32,
  426. (frag_num << 3)) |=
  427. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, BUF0_PTR_39_32,
  428. (paddr_hi))));
  429. HAL_SET_FLD_OFFSET(desc, HAL_TX_MSDU_EXTENSION, BUF0_LEN,
  430. (frag_num << 3)) |=
  431. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, BUF0_LEN, length)));
  432. }
  433. /**
  434. * hal_tx_ext_desc_get_frag_info() - Get the frag_num'th frag iova and len
  435. * @desc: Handle to Tx MSDU Extension Descriptor
  436. * @frag_num: fragment number (value can be 0 to 5)
  437. * @iova: fragment dma address
  438. * @len: fragment Length
  439. *
  440. * Return: None
  441. */
  442. static inline void hal_tx_ext_desc_get_frag_info(void *desc, uint8_t frag_num,
  443. qdf_dma_addr_t *iova,
  444. uint32_t *len)
  445. {
  446. uint64_t iova_hi;
  447. *iova = HAL_TX_DESC_OFFSET_GET(desc, HAL_TX_MSDU_EXTENSION,
  448. BUF0_PTR_31_0, (frag_num << 3));
  449. iova_hi = HAL_TX_DESC_OFFSET_GET(desc, HAL_TX_MSDU_EXTENSION,
  450. BUF0_PTR_39_32, (frag_num << 3));
  451. *iova |= (iova_hi << 32);
  452. *len = HAL_TX_DESC_OFFSET_GET(desc, HAL_TX_MSDU_EXTENSION, BUF0_LEN,
  453. (frag_num << 3));
  454. }
  455. /**
  456. * hal_tx_ext_desc_set_buffer0_param() - Set Buffer 0 Pointer and Length
  457. * @desc: Handle to Tx MSDU Extension Descriptor
  458. * @paddr_lo: Lower 32-bit of Buffer Physical address
  459. * @paddr_hi: Upper 32-bit of Buffer Physical address
  460. * @length: Buffer 0 Length
  461. *
  462. * Return: none
  463. */
  464. static inline void hal_tx_ext_desc_set_buffer0_param(void *desc,
  465. uint32_t paddr_lo,
  466. uint16_t paddr_hi,
  467. uint16_t length)
  468. {
  469. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, BUF0_PTR_31_0) |=
  470. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, BUF0_PTR_31_0, paddr_lo)));
  471. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, BUF0_PTR_39_32) |=
  472. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION,
  473. BUF0_PTR_39_32, paddr_hi)));
  474. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, BUF0_LEN) |=
  475. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, BUF0_LEN, length)));
  476. }
  477. /**
  478. * hal_tx_ext_desc_set_buffer1_param() - Set Buffer 1 Pointer and Length
  479. * @desc: Handle to Tx MSDU Extension Descriptor
  480. * @paddr_lo: Lower 32-bit of Buffer Physical address
  481. * @paddr_hi: Upper 32-bit of Buffer Physical address
  482. * @length: Buffer 1 Length
  483. *
  484. * Return: none
  485. */
  486. static inline void hal_tx_ext_desc_set_buffer1_param(void *desc,
  487. uint32_t paddr_lo,
  488. uint16_t paddr_hi,
  489. uint16_t length)
  490. {
  491. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, BUF1_PTR_31_0) |=
  492. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, BUF1_PTR_31_0, paddr_lo)));
  493. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, BUF1_PTR_39_32) |=
  494. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION,
  495. BUF1_PTR_39_32, paddr_hi)));
  496. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, BUF1_LEN) |=
  497. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, BUF1_LEN, length)));
  498. }
  499. /**
  500. * hal_tx_ext_desc_set_buffer2_param() - Set Buffer 2 Pointer and Length
  501. * @desc: Handle to Tx MSDU Extension Descriptor
  502. * @paddr_lo: Lower 32-bit of Buffer Physical address
  503. * @paddr_hi: Upper 32-bit of Buffer Physical address
  504. * @length: Buffer 2 Length
  505. *
  506. * Return: none
  507. */
  508. static inline void hal_tx_ext_desc_set_buffer2_param(void *desc,
  509. uint32_t paddr_lo,
  510. uint16_t paddr_hi,
  511. uint16_t length)
  512. {
  513. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, BUF2_PTR_31_0) |=
  514. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, BUF2_PTR_31_0,
  515. paddr_lo)));
  516. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, BUF2_PTR_39_32) |=
  517. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, BUF2_PTR_39_32,
  518. paddr_hi)));
  519. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, BUF2_LEN) |=
  520. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, BUF2_LEN, length)));
  521. }
  522. /**
  523. * hal_tx_ext_desc_sync - Commit the descriptor to Hardware
  524. * @desc_cached: Cached descriptor that software maintains
  525. * @hw_desc: Hardware descriptor to be updated
  526. *
  527. * Return: none
  528. */
  529. static inline void hal_tx_ext_desc_sync(uint8_t *desc_cached,
  530. uint8_t *hw_desc)
  531. {
  532. qdf_mem_copy(&hw_desc[0], &desc_cached[0],
  533. HAL_TX_EXT_DESC_WITH_META_DATA);
  534. }
  535. /**
  536. * hal_tx_ext_desc_get_tso_enable() - Set TSO Enable Flag
  537. * @hal_tx_ext_desc: Handle to Tx MSDU Extension Descriptor
  538. *
  539. * Return: tso_enable value in the descriptor
  540. */
  541. static inline uint32_t hal_tx_ext_desc_get_tso_enable(void *hal_tx_ext_desc)
  542. {
  543. uint32_t *desc = (uint32_t *) hal_tx_ext_desc;
  544. return (*desc & HAL_TX_MSDU_EXTENSION_TSO_ENABLE_MASK) >>
  545. HAL_TX_MSDU_EXTENSION_TSO_ENABLE_LSB;
  546. }
  547. /*---------------------------------------------------------------------------
  548. WBM Descriptor accessor APIs for Tx completions
  549. ---------------------------------------------------------------------------*/
  550. /**
  551. * hal_tx_comp_get_buffer_type() - Buffer or Descriptor type
  552. * @hal_desc: completion ring descriptor pointer
  553. *
  554. * This function will return the type of pointer - buffer or descriptor
  555. *
  556. * Return: buffer type
  557. */
  558. static inline uint32_t hal_tx_comp_get_buffer_type(void *hal_desc)
  559. {
  560. uint32_t comp_desc =
  561. *(uint32_t *) (((uint8_t *) hal_desc) +
  562. HAL_TX_COMP_BUFFER_OR_DESC_TYPE_OFFSET);
  563. return (comp_desc & HAL_TX_COMP_BUFFER_OR_DESC_TYPE_MASK) >>
  564. HAL_TX_COMP_BUFFER_OR_DESC_TYPE_LSB;
  565. }
  566. #ifdef QCA_WIFI_KIWI
  567. /**
  568. * hal_tx_comp_get_buffer_source() - Get buffer release source value
  569. * @hal_soc_hdl: HAL SoC context
  570. * @hal_desc: completion ring descriptor pointer
  571. *
  572. * This function will get buffer release source from Tx completion descriptor
  573. *
  574. * Return: buffer release source
  575. */
  576. static inline uint32_t
  577. hal_tx_comp_get_buffer_source(hal_soc_handle_t hal_soc_hdl,
  578. void *hal_desc)
  579. {
  580. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  581. return hal_soc->ops->hal_tx_comp_get_buffer_source(hal_desc);
  582. }
  583. #else
  584. static inline uint32_t
  585. hal_tx_comp_get_buffer_source(hal_soc_handle_t hal_soc_hdl,
  586. void *hal_desc)
  587. {
  588. return HAL_WBM2SW_RELEASE_SRC_GET(hal_desc);
  589. }
  590. #endif
  591. /**
  592. * hal_tx_comp_get_release_reason() - TQM Release reason
  593. * @hal_desc: completion ring descriptor pointer
  594. * @hal_soc_hdl: HAL SoC context
  595. *
  596. * This function will return the type of pointer - buffer or descriptor
  597. *
  598. * Return: buffer type
  599. */
  600. static inline
  601. uint8_t hal_tx_comp_get_release_reason(void *hal_desc,
  602. hal_soc_handle_t hal_soc_hdl)
  603. {
  604. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  605. return hal_soc->ops->hal_tx_comp_get_release_reason(hal_desc);
  606. }
  607. /**
  608. * hal_tx_comp_get_peer_id() - Get peer_id value
  609. * @hal_desc: completion ring descriptor pointer
  610. *
  611. * This function will get peer_id value from Tx completion descriptor
  612. *
  613. * Return: buffer release source
  614. */
  615. static inline uint16_t hal_tx_comp_get_peer_id(void *hal_desc)
  616. {
  617. uint32_t comp_desc =
  618. *(uint32_t *)(((uint8_t *)hal_desc) +
  619. HAL_TX_COMP_SW_PEER_ID_OFFSET);
  620. return (comp_desc & HAL_TX_COMP_SW_PEER_ID_MASK) >>
  621. HAL_TX_COMP_SW_PEER_ID_LSB;
  622. }
  623. /**
  624. * hal_tx_comp_get_tx_status() - Get tx transmission status()
  625. * @hal_desc: completion ring descriptor pointer
  626. *
  627. * This function will get transmit status value from Tx completion descriptor
  628. *
  629. * Return: buffer release source
  630. */
  631. static inline uint8_t hal_tx_comp_get_tx_status(void *hal_desc)
  632. {
  633. uint32_t comp_desc =
  634. *(uint32_t *)(((uint8_t *)hal_desc) +
  635. HAL_TX_COMP_TQM_RELEASE_REASON_OFFSET);
  636. return (comp_desc & HAL_TX_COMP_TQM_RELEASE_REASON_MASK) >>
  637. HAL_TX_COMP_TQM_RELEASE_REASON_LSB;
  638. }
  639. /**
  640. * hal_tx_comp_desc_sync() - collect hardware descriptor contents
  641. * @hw_desc: hardware descriptor pointer
  642. * @comp: software descriptor pointer
  643. * @read_status: 0 - Do not read status words from descriptors
  644. * 1 - Enable reading of status words from descriptor
  645. *
  646. * This function will collect hardware release ring element contents and
  647. * translate to software descriptor content
  648. *
  649. * Return: none
  650. */
  651. static inline void hal_tx_comp_desc_sync(void *hw_desc,
  652. struct hal_tx_desc_comp_s *comp,
  653. bool read_status)
  654. {
  655. if (!read_status)
  656. qdf_mem_copy(comp, hw_desc, HAL_TX_COMPLETION_DESC_BASE_LEN);
  657. else
  658. qdf_mem_copy(comp, hw_desc, HAL_TX_COMPLETION_DESC_LEN_BYTES);
  659. }
  660. /**
  661. * hal_dump_comp_desc() - dump tx completion descriptor
  662. * @hw_desc: hardware descriptor pointer
  663. *
  664. * This function will print tx completion descriptor
  665. *
  666. * Return: none
  667. */
  668. static inline void hal_dump_comp_desc(void *hw_desc)
  669. {
  670. struct hal_tx_desc_comp_s *comp =
  671. (struct hal_tx_desc_comp_s *)hw_desc;
  672. uint32_t i;
  673. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_FATAL,
  674. "Current tx completion descriptor is");
  675. for (i = 0; i < HAL_TX_COMPLETION_DESC_LEN_DWORDS; i++) {
  676. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_FATAL,
  677. "DWORD[i] = 0x%x", comp->desc[i]);
  678. }
  679. }
  680. /**
  681. * hal_tx_comp_get_htt_desc() - Read the HTT portion of WBM Descriptor
  682. * @hw_desc: Hardware (WBM) descriptor pointer
  683. * @htt_desc: Software HTT descriptor pointer
  684. *
  685. * This function will read the HTT structure overlaid on WBM descriptor
  686. * into a cached software descriptor
  687. *
  688. */
  689. static inline void hal_tx_comp_get_htt_desc(void *hw_desc, uint8_t *htt_desc)
  690. {
  691. uint8_t *desc = hw_desc + HAL_TX_COMP_HTT_STATUS_OFFSET;
  692. qdf_mem_copy(htt_desc, desc, HAL_TX_COMP_HTT_STATUS_LEN);
  693. }
  694. /**
  695. * hal_tx_init_data_ring() - Initialize all the TCL Descriptors in SRNG
  696. * @hal_soc_hdl: Handle to HAL SoC structure
  697. * @hal_ring_hdl: Handle to HAL SRNG structure
  698. *
  699. * Return: none
  700. */
  701. static inline void hal_tx_init_data_ring(hal_soc_handle_t hal_soc_hdl,
  702. hal_ring_handle_t hal_ring_hdl)
  703. {
  704. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  705. hal_soc->ops->hal_tx_init_data_ring(hal_soc_hdl, hal_ring_hdl);
  706. }
  707. /**
  708. * hal_tx_set_dscp_tid_map() - Configure default DSCP to TID map table
  709. * @hal_soc_hdl: HAL SoC context
  710. * @map: DSCP-TID mapping table
  711. * @id: mapping table ID - 0,1
  712. *
  713. * Return: void
  714. */
  715. static inline void hal_tx_set_dscp_tid_map(hal_soc_handle_t hal_soc_hdl,
  716. uint8_t *map, uint8_t id)
  717. {
  718. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  719. hal_soc->ops->hal_tx_set_dscp_tid_map(hal_soc, map, id);
  720. }
  721. /**
  722. * hal_tx_update_dscp_tid() - Update the dscp tid map table as updated by user
  723. * @hal_soc_hdl: HAL SoC context
  724. * @tid: TID
  725. * @id: MAP ID
  726. * @dscp: DSCP
  727. *
  728. * Return: void
  729. */
  730. static inline
  731. void hal_tx_update_dscp_tid(hal_soc_handle_t hal_soc_hdl, uint8_t tid,
  732. uint8_t id, uint8_t dscp)
  733. {
  734. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  735. hal_soc->ops->hal_tx_update_dscp_tid(hal_soc, tid, id, dscp);
  736. }
  737. /**
  738. * hal_tx_comp_get_status() - TQM Release reason
  739. * @desc: completion ring Tx status
  740. * @ts: returned tx completion status
  741. * @hal_soc_hdl: HAL SoC context
  742. *
  743. * This function will parse the WBM completion descriptor and populate in
  744. * HAL structure
  745. *
  746. * Return: none
  747. */
  748. static inline void hal_tx_comp_get_status(void *desc, void *ts,
  749. hal_soc_handle_t hal_soc_hdl)
  750. {
  751. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  752. hal_soc->ops->hal_tx_comp_get_status(desc, ts, hal_soc);
  753. }
  754. /**
  755. * hal_tx_set_pcp_tid_map_default() - Configure default PCP to TID map table
  756. * @hal_soc_hdl: HAL SoC context
  757. * @map: PCP-TID mapping table
  758. *
  759. * Return: void
  760. */
  761. static inline void hal_tx_set_pcp_tid_map_default(hal_soc_handle_t hal_soc_hdl,
  762. uint8_t *map)
  763. {
  764. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  765. hal_soc->ops->hal_tx_set_pcp_tid_map(hal_soc, map);
  766. }
  767. /**
  768. * hal_tx_update_pcp_tid_map() - Update PCP to TID map table
  769. * @hal_soc_hdl: HAL SoC context
  770. * @pcp: pcp value
  771. * @tid: tid no
  772. *
  773. * Return: void
  774. */
  775. static inline void hal_tx_update_pcp_tid_map(hal_soc_handle_t hal_soc_hdl,
  776. uint8_t pcp, uint8_t tid)
  777. {
  778. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  779. hal_soc->ops->hal_tx_update_pcp_tid_map(hal_soc, pcp, tid);
  780. }
  781. /**
  782. * hal_tx_set_tidmap_prty() - Configure TIDmap priority
  783. * @hal_soc_hdl: HAL SoC context
  784. * @val: priority value
  785. *
  786. * Return: void
  787. */
  788. static inline
  789. void hal_tx_set_tidmap_prty(hal_soc_handle_t hal_soc_hdl, uint8_t val)
  790. {
  791. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  792. hal_soc->ops->hal_tx_set_tidmap_prty(hal_soc, val);
  793. }
  794. /**
  795. * hal_get_wbm_internal_error() - wbm internal error
  796. * @hal_soc_hdl: HAL SoC context
  797. * @hal_desc: completion ring descriptor pointer
  798. *
  799. * This function will return the type of pointer - buffer or descriptor
  800. *
  801. * Return: buffer type
  802. */
  803. static inline
  804. uint8_t hal_get_wbm_internal_error(hal_soc_handle_t hal_soc_hdl, void *hal_desc)
  805. {
  806. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  807. return hal_soc->ops->hal_get_wbm_internal_error(hal_desc);
  808. }
  809. /**
  810. * hal_get_tsf2_offset() - get tsf2 offset
  811. * @hal_soc_hdl: HAL SoC context
  812. * @mac_id: mac id
  813. * @value: pointer to update tsf2 offset value
  814. *
  815. * Return: void
  816. */
  817. static inline void
  818. hal_get_tsf2_offset(hal_soc_handle_t hal_soc_hdl, uint8_t mac_id,
  819. uint64_t *value)
  820. {
  821. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  822. if (hal_soc->ops->hal_get_tsf2_scratch_reg)
  823. hal_soc->ops->hal_get_tsf2_scratch_reg(hal_soc_hdl, mac_id,
  824. value);
  825. }
  826. /**
  827. * hal_get_tqm_offset() - get tqm offset
  828. *
  829. * @hal_soc_hdl: HAL SoC context
  830. * @value: pointer to update tqm offset value
  831. *
  832. * Return: void
  833. */
  834. static inline void
  835. hal_get_tqm_offset(hal_soc_handle_t hal_soc_hdl, uint64_t *value)
  836. {
  837. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  838. if (hal_soc->ops->hal_get_tqm_scratch_reg)
  839. hal_soc->ops->hal_get_tqm_scratch_reg(hal_soc_hdl, value);
  840. }
  841. #endif /* HAL_TX_H */