12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778 |
- /*
- * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
- * Copyright (c) 2021-2024 Qualcomm Innovation Center, Inc. All rights reserved.
- *
- * Permission to use, copy, modify, and/or distribute this software for
- * any purpose with or without fee is hereby granted, provided that the
- * above copyright notice and this permission notice appear in all
- * copies.
- *
- * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
- * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
- * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
- * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
- * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
- * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
- * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
- * PERFORMANCE OF THIS SOFTWARE.
- */
- #ifndef _HAL_INTERNAL_H_
- #define _HAL_INTERNAL_H_
- #include "qdf_types.h"
- #include "qdf_atomic.h"
- #include "qdf_lock.h"
- #include "qdf_mem.h"
- #include "qdf_nbuf.h"
- #include "pld_common.h"
- #if defined(FEATURE_HAL_DELAYED_REG_WRITE)
- #include "qdf_defer.h"
- #include "qdf_timer.h"
- #endif
- #define hal_alert(params...) QDF_TRACE_FATAL(QDF_MODULE_ID_HAL, params)
- #define hal_err(params...) QDF_TRACE_ERROR(QDF_MODULE_ID_HAL, params)
- #define hal_warn(params...) QDF_TRACE_WARN(QDF_MODULE_ID_HAL, params)
- #define hal_info(params...) \
- __QDF_TRACE_FL(QDF_TRACE_LEVEL_INFO_HIGH, QDF_MODULE_ID_HAL, ## params)
- #define hal_debug(params...) QDF_TRACE_DEBUG(QDF_MODULE_ID_HAL, params)
- #define hal_alert_rl(params...) QDF_TRACE_FATAL_RL(QDF_MODULE_ID_HAL, params)
- #define hal_err_rl(params...) QDF_TRACE_ERROR_RL(QDF_MODULE_ID_HAL, params)
- #define hal_warn_rl(params...) QDF_TRACE_WARN_RL(QDF_MODULE_ID_HAL, params)
- #define hal_info_rl(params...) QDF_TRACE_INFO_RL(QDF_MODULE_ID_HAL, params)
- #define hal_debug_rl(params...) QDF_TRACE_DEBUG_RL(QDF_MODULE_ID_HAL, params)
- #ifdef ENABLE_VERBOSE_DEBUG
- extern bool is_hal_verbose_debug_enabled;
- #define hal_verbose_debug(params...) \
- if (unlikely(is_hal_verbose_debug_enabled)) \
- do {\
- QDF_TRACE_DEBUG(QDF_MODULE_ID_HAL, params); \
- } while (0)
- #define hal_verbose_hex_dump(params...) \
- if (unlikely(is_hal_verbose_debug_enabled)) \
- do {\
- QDF_TRACE_HEX_DUMP(QDF_MODULE_ID_HAL, \
- QDF_TRACE_LEVEL_DEBUG, \
- params); \
- } while (0)
- #else
- #define hal_verbose_debug(params...) QDF_TRACE_DEBUG(QDF_MODULE_ID_HAL, params)
- #define hal_verbose_hex_dump(params...) \
- QDF_TRACE_HEX_DUMP(QDF_MODULE_ID_HAL, QDF_TRACE_LEVEL_DEBUG, \
- params)
- #endif
- /*
- * Given the offset of a field in bytes, returns uint8_t *
- */
- #define _OFFSET_TO_BYTE_PTR(_ptr, _off_in_bytes) \
- (((uint8_t *)(_ptr)) + (_off_in_bytes))
- /*
- * Given the offset of a field in bytes, returns uint32_t *
- */
- #define _OFFSET_TO_WORD_PTR(_ptr, _off_in_bytes) \
- (((uint32_t *)(_ptr)) + ((_off_in_bytes) >> 2))
- /*
- * Given the offset of a field in bytes, returns uint64_t *
- */
- #define _OFFSET_TO_QWORD_PTR(_ptr, _off_in_bytes) \
- (((uint64_t *)(_ptr)) + ((_off_in_bytes) >> 3))
- #define _HAL_MS(_word, _mask, _shift) \
- (((_word) & (_mask)) >> (_shift))
- /*
- * Get number of QWORDS possible for num.
- * Its the caller's duty to make sure num is a multiple of QWORD (8)
- */
- #define HAL_GET_NUM_QWORDS(num) ((num) >> 3)
- /*
- * Get number of DWORDS possible for num.
- * Its the caller's duty to make sure num is a multiple of DWORD (8)
- */
- #define HAL_GET_NUM_DWORDS(num) ((num) >> 2)
- struct hal_hw_cc_config {
- uint32_t lut_base_addr_31_0;
- uint32_t cc_global_en:1,
- page_4k_align:1,
- cookie_offset_msb:5,
- cookie_page_msb:5,
- lut_base_addr_39_32:8,
- wbm2sw6_cc_en:1,
- wbm2sw5_cc_en:1,
- wbm2sw4_cc_en:1,
- wbm2sw3_cc_en:1,
- wbm2sw2_cc_en:1,
- wbm2sw1_cc_en:1,
- wbm2sw0_cc_en:1,
- wbm2fw_cc_en:1,
- error_path_cookie_conv_en:1,
- release_path_cookie_conv_en:1,
- reserved:2;
- };
- struct hal_soc_handle;
- /*
- * typedef hal_soc_handle_t - opaque handle for DP HAL soc
- */
- typedef struct hal_soc_handle *hal_soc_handle_t;
- struct hal_ring_desc;
- /*
- * typedef hal_ring_desc_t - opaque handle for DP ring descriptor
- */
- typedef struct hal_ring_desc *hal_ring_desc_t;
- struct hal_link_desc;
- /*
- * typedef hal_link_desc_t - opaque handle for DP link descriptor
- */
- typedef struct hal_link_desc *hal_link_desc_t;
- struct hal_rxdma_desc;
- /*
- * typedef hal_rxdma_desc_t - opaque handle for DP rxdma dst ring descriptor
- */
- typedef struct hal_rxdma_desc *hal_rxdma_desc_t;
- struct hal_buff_addrinfo;
- /*
- * typedef hal_buff_addrinfo_t - opaque handle for DP buffer address info
- */
- typedef struct hal_buff_addrinfo *hal_buff_addrinfo_t;
- struct hal_rx_mon_desc_info;
- /*
- * typedef hal_rx_mon_desc_info_t - opaque handle for sw monitor ring desc info
- */
- typedef struct hal_rx_mon_desc_info *hal_rx_mon_desc_info_t;
- struct hal_buf_info;
- /*
- * typedef hal_buf_info_t - opaque handle for HAL buffer info
- */
- typedef struct hal_buf_info *hal_buf_info_t;
- struct rx_msdu_desc_info;
- /*
- * typedef rx_msdu_desc_info_t - opaque handle for rx MSDU descriptor info
- */
- typedef struct rx_msdu_desc_info *rx_msdu_desc_info_t;
- /*
- * Opaque handler for PPE VP config.
- */
- union hal_tx_ppe_vp_config;
- union hal_tx_cmn_config_ppe;
- union hal_tx_bank_config;
- union hal_tx_ppe_idx_map_config;
- #ifndef WLAN_SOFTUMAC_SUPPORT
- /* TBD: This should be movded to shared HW header file */
- enum hal_srng_ring_id {
- /* UMAC rings */
- HAL_SRNG_REO2SW0 = 0,
- HAL_SRNG_REO2SW1 = 1,
- HAL_SRNG_REO2SW2 = 2,
- HAL_SRNG_REO2SW3 = 3,
- HAL_SRNG_REO2SW4 = 4,
- HAL_SRNG_REO2SW5 = 5,
- HAL_SRNG_REO2SW6 = 6,
- HAL_SRNG_REO2SW7 = 7,
- HAL_SRNG_REO2SW8 = 8,
- HAL_SRNG_REO2TCL = 9,
- HAL_SRNG_REO2PPE = 10,
- /* 11-15 unused */
- HAL_SRNG_SW2REO = 16,
- HAL_SRNG_SW2REO1 = 17,
- HAL_SRNG_SW2REO2 = 18,
- HAL_SRNG_SW2REO3 = 19,
- HAL_SRNG_REO_CMD = 20,
- HAL_SRNG_REO_STATUS = 21,
- /* 22-23 unused */
- HAL_SRNG_SW2TCL1 = 24,
- HAL_SRNG_SW2TCL2 = 25,
- HAL_SRNG_SW2TCL3 = 26,
- HAL_SRNG_SW2TCL4 = 27,
- HAL_SRNG_SW2TCL5 = 28,
- HAL_SRNG_SW2TCL6 = 29,
- HAL_SRNG_PPE2TCL1 = 30,
- /* 31-39 unused */
- HAL_SRNG_SW2TCL_CMD = 40,
- HAL_SRNG_TCL_STATUS = 41,
- HAL_SRNG_SW2TCL_CREDIT = 42,
- /* 43-63 unused */
- HAL_SRNG_CE_0_SRC = 64,
- HAL_SRNG_CE_1_SRC = 65,
- HAL_SRNG_CE_2_SRC = 66,
- HAL_SRNG_CE_3_SRC = 67,
- HAL_SRNG_CE_4_SRC = 68,
- HAL_SRNG_CE_5_SRC = 69,
- HAL_SRNG_CE_6_SRC = 70,
- HAL_SRNG_CE_7_SRC = 71,
- HAL_SRNG_CE_8_SRC = 72,
- HAL_SRNG_CE_9_SRC = 73,
- HAL_SRNG_CE_10_SRC = 74,
- HAL_SRNG_CE_11_SRC = 75,
- HAL_SRNG_CE_12_SRC = 76,
- HAL_SRNG_CE_13_SRC = 77,
- HAL_SRNG_CE_14_SRC = 78,
- HAL_SRNG_CE_15_SRC = 79,
- /* 80 */
- HAL_SRNG_CE_0_DST = 81,
- HAL_SRNG_CE_1_DST = 82,
- HAL_SRNG_CE_2_DST = 83,
- HAL_SRNG_CE_3_DST = 84,
- HAL_SRNG_CE_4_DST = 85,
- HAL_SRNG_CE_5_DST = 86,
- HAL_SRNG_CE_6_DST = 87,
- HAL_SRNG_CE_7_DST = 89,
- HAL_SRNG_CE_8_DST = 90,
- HAL_SRNG_CE_9_DST = 91,
- HAL_SRNG_CE_10_DST = 92,
- HAL_SRNG_CE_11_DST = 93,
- HAL_SRNG_CE_12_DST = 94,
- HAL_SRNG_CE_13_DST = 95,
- HAL_SRNG_CE_14_DST = 96,
- HAL_SRNG_CE_15_DST = 97,
- /* 98-99 unused */
- HAL_SRNG_CE_0_DST_STATUS = 100,
- HAL_SRNG_CE_1_DST_STATUS = 101,
- HAL_SRNG_CE_2_DST_STATUS = 102,
- HAL_SRNG_CE_3_DST_STATUS = 103,
- HAL_SRNG_CE_4_DST_STATUS = 104,
- HAL_SRNG_CE_5_DST_STATUS = 105,
- HAL_SRNG_CE_6_DST_STATUS = 106,
- HAL_SRNG_CE_7_DST_STATUS = 107,
- HAL_SRNG_CE_8_DST_STATUS = 108,
- HAL_SRNG_CE_9_DST_STATUS = 109,
- HAL_SRNG_CE_10_DST_STATUS = 110,
- HAL_SRNG_CE_11_DST_STATUS = 111,
- HAL_SRNG_CE_12_DST_STATUS = 112,
- HAL_SRNG_CE_13_DST_STATUS = 113,
- HAL_SRNG_CE_14_DST_STATUS = 114,
- HAL_SRNG_CE_15_DST_STATUS = 115,
- /* 116-119 unused */
- HAL_SRNG_WBM_IDLE_LINK = 120,
- HAL_SRNG_WBM_SW_RELEASE = 121,
- HAL_SRNG_WBM_SW1_RELEASE = 122,
- HAL_SRNG_WBM_PPE_RELEASE = 123,
- /* 124-127 unused */
- HAL_SRNG_WBM2SW0_RELEASE = 128,
- HAL_SRNG_WBM2SW1_RELEASE = 129,
- HAL_SRNG_WBM2SW2_RELEASE = 130,
- HAL_SRNG_WBM2SW3_RELEASE = 131,
- HAL_SRNG_WBM2SW4_RELEASE = 132,
- HAL_SRNG_WBM2SW5_RELEASE = 133,
- HAL_SRNG_WBM2SW6_RELEASE = 134,
- HAL_SRNG_WBM_ERROR_RELEASE = 135,
- /* 136-158 unused */
- HAL_SRNG_UMAC_ID_END = 159,
- /* Common DMAC rings shared by all LMACs */
- HAL_SRNG_SW2RXDMA_BUF0 = 160,
- HAL_SRNG_SW2RXDMA_BUF1 = 161,
- HAL_SRNG_SW2RXDMA_BUF2 = 162,
- /* 163-167 unused */
- HAL_SRNG_SW2RXMON_BUF0 = 168,
- /* 169-175 unused */
- /* 177-183 unused */
- HAL_SRNG_DMAC_CMN_ID_END = 183,
- /* LMAC rings - The following set will be replicated for each LMAC */
- HAL_SRNG_LMAC1_ID_START = 184,
- HAL_SRNG_WMAC1_SW2RXDMA0_BUF0 = HAL_SRNG_LMAC1_ID_START,
- HAL_SRNG_WMAC1_SW2RXDMA1_BUF,
- #ifdef IPA_OFFLOAD
- HAL_SRNG_WMAC1_SW2RXDMA0_BUF1,
- #ifdef IPA_WDI3_VLAN_SUPPORT
- HAL_SRNG_WMAC1_SW2RXDMA0_BUF2,
- #endif
- #endif
- #ifdef FEATURE_DIRECT_LINK
- HAL_SRNG_WMAC1_RX_DIRECT_LINK_SW_REFILL_RING,
- #endif
- HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
- HAL_SRNG_WMAC1_SW2RXDMA0_STATBUF,
- HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
- HAL_SRNG_WMAC1_RXDMA2SW0,
- HAL_SRNG_WMAC1_RXDMA2SW1,
- HAL_SRNG_WMAC1_RXMON2SW0 = HAL_SRNG_WMAC1_RXDMA2SW1,
- HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
- #ifdef WLAN_FEATURE_CIF_CFR
- HAL_SRNG_WIFI_POS_SRC_DMA_RING,
- HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
- HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING1,
- HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING2,
- #else
- HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
- HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING1,
- HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING2,
- #endif
- HAL_SRNG_WMAC1_TXMON2SW0,
- HAL_SRNG_SW2TXMON_BUF0,
- HAL_SRNG_LMAC1_ID_END = (HAL_SRNG_SW2TXMON_BUF0 + 2),
- };
- #else
- /* lmac rings are remains same for evros */
- enum hal_srng_ring_id {
- HAL_SRNG_LMAC1_ID_START,
- HAL_SRNG_WMAC1_SW2RXDMA0_BUF0 = HAL_SRNG_LMAC1_ID_START,
- HAL_SRNG_WMAC1_SW2RXDMA1_BUF,
- #ifdef IPA_OFFLOAD
- HAL_SRNG_WMAC1_SW2RXDMA0_BUF1,
- #ifdef IPA_WDI3_VLAN_SUPPORT
- HAL_SRNG_WMAC1_SW2RXDMA0_BUF2,
- #endif
- #endif
- #ifdef FEATURE_DIRECT_LINK
- HAL_SRNG_WMAC1_RX_DIRECT_LINK_SW_REFILL_RING,
- #endif
- HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
- HAL_SRNG_WMAC1_SW2RXDMA0_STATBUF,
- HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
- HAL_SRNG_WMAC1_RXDMA2SW0,
- HAL_SRNG_WMAC1_RXDMA2SW1,
- HAL_SRNG_WMAC1_RXMON2SW0 = HAL_SRNG_WMAC1_RXDMA2SW1,
- HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
- #ifdef WLAN_FEATURE_CIF_CFR
- HAL_SRNG_WIFI_POS_SRC_DMA_RING,
- HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
- HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING1,
- #else
- HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
- HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING1,
- #endif
- HAL_SRNG_WMAC1_TXMON2SW0,
- HAL_SRNG_SW2TXMON_BUF0,
- HAL_SRNG_WMAC1_SW2RXDMA_LINK_RING = HAL_SRNG_SW2TXMON_BUF0 + 2,
- HAL_SRNG_LMAC1_ID_END = HAL_SRNG_WMAC1_SW2RXDMA_LINK_RING,
- };
- #define HAL_SRNG_DMAC_CMN_ID_END 0
- #define HAL_SRNG_WBM_IDLE_LINK 120
- #endif
- #define HAL_RXDMA_MAX_RING_SIZE 0xFFFF
- #define HAL_MAX_LMACS 3
- #define HAL_MAX_RINGS_PER_LMAC (HAL_SRNG_LMAC1_ID_END - HAL_SRNG_LMAC1_ID_START)
- #define HAL_MAX_LMAC_RINGS (HAL_MAX_LMACS * HAL_MAX_RINGS_PER_LMAC)
- #define HAL_SRNG_ID_MAX (HAL_SRNG_DMAC_CMN_ID_END + HAL_MAX_LMAC_RINGS)
- /* SRNG type to be passed in APIs hal_srng_get_entrysize and hal_srng_setup */
- enum hal_ring_type {
- REO_DST = 0,
- REO_EXCEPTION = 1,
- REO_REINJECT = 2,
- REO_CMD = 3,
- REO_STATUS = 4,
- TCL_DATA = 5,
- TCL_CMD_CREDIT = 6,
- TCL_STATUS = 7,
- CE_SRC = 8,
- CE_DST = 9,
- CE_DST_STATUS = 10,
- WBM_IDLE_LINK = 11,
- SW2WBM_RELEASE = 12,
- WBM2SW_RELEASE = 13,
- RXDMA_BUF = 14,
- RXDMA_DST = 15,
- RXDMA_MONITOR_BUF = 16,
- RXDMA_MONITOR_STATUS = 17,
- RXDMA_MONITOR_DST = 18,
- RXDMA_MONITOR_DESC = 19,
- DIR_BUF_RX_DMA_SRC = 20,
- #ifdef WLAN_FEATURE_CIF_CFR
- WIFI_POS_SRC,
- #endif
- REO2PPE,
- PPE2TCL,
- PPE_RELEASE,
- TX_MONITOR_BUF,
- TX_MONITOR_DST,
- SW2RXDMA_NEW,
- SW2RXDMA_LINK_RELEASE,
- MAX_RING_TYPES
- };
- enum SRNG_REGISTERS {
- DST_HP = 0,
- DST_TP,
- DST_ID,
- DST_MISC,
- DST_HP_ADDR_LSB,
- DST_HP_ADDR_MSB,
- DST_MSI1_BASE_LSB,
- DST_MSI1_BASE_MSB,
- DST_MSI1_DATA,
- DST_MISC_1,
- #ifdef CONFIG_BERYLLIUM
- DST_MSI2_BASE_LSB,
- DST_MSI2_BASE_MSB,
- DST_MSI2_DATA,
- #endif
- DST_BASE_LSB,
- DST_BASE_MSB,
- DST_PRODUCER_INT_SETUP,
- #ifdef CONFIG_BERYLLIUM
- DST_PRODUCER_INT2_SETUP,
- #endif
- SRC_HP,
- SRC_TP,
- SRC_ID,
- SRC_MISC,
- SRC_TP_ADDR_LSB,
- SRC_TP_ADDR_MSB,
- SRC_MSI1_BASE_LSB,
- SRC_MSI1_BASE_MSB,
- SRC_MSI1_DATA,
- SRC_BASE_LSB,
- SRC_BASE_MSB,
- SRC_CONSUMER_INT_SETUP_IX0,
- SRC_CONSUMER_INT_SETUP_IX1,
- #ifdef DP_UMAC_HW_RESET_SUPPORT
- SRC_CONSUMER_PREFETCH_TIMER,
- #endif
- SRNG_REGISTER_MAX,
- };
- enum hal_srng_dir {
- HAL_SRNG_SRC_RING,
- HAL_SRNG_DST_RING
- };
- /**
- * enum hal_reo_remap_reg - REO remap registers
- * @HAL_REO_REMAP_REG_IX0: reo remap reg IX0
- * @HAL_REO_REMAP_REG_IX1: reo remap reg IX1
- * @HAL_REO_REMAP_REG_IX2: reo remap reg IX2
- * @HAL_REO_REMAP_REG_IX3: reo remap reg IX3
- */
- enum hal_reo_remap_reg {
- HAL_REO_REMAP_REG_IX0,
- HAL_REO_REMAP_REG_IX1,
- HAL_REO_REMAP_REG_IX2,
- HAL_REO_REMAP_REG_IX3
- };
- /* Lock wrappers for SRNG */
- #define hal_srng_lock_t qdf_spinlock_t
- #define SRNG_LOCK_INIT(_lock) qdf_spinlock_create(_lock)
- #define SRNG_LOCK(_lock) qdf_spin_lock_bh(_lock)
- #define SRNG_TRY_LOCK(_lock) qdf_spin_trylock_bh(_lock)
- #define SRNG_UNLOCK(_lock) qdf_spin_unlock_bh(_lock)
- #define SRNG_LOCK_DESTROY(_lock) qdf_spinlock_destroy(_lock)
- struct hal_soc;
- struct hal_ring_handle;
- /*
- * typedef hal_ring_handle_t - opaque handle for DP HAL SRNG
- */
- typedef struct hal_ring_handle *hal_ring_handle_t;
- #define MAX_SRNG_REG_GROUPS 2
- /* Hal Srng bit mask
- * HAL_SRNG_FLUSH_EVENT: SRNG HP TP flush in case of link down
- */
- #define HAL_SRNG_FLUSH_EVENT BIT(0)
- #if defined(FEATURE_HAL_DELAYED_REG_WRITE)
- /**
- * struct hal_reg_write_q_elem - delayed register write queue element
- * @srng: hal_srng queued for a delayed write
- * @addr: iomem address of the register
- * @enqueue_val: register value at the time of delayed write enqueue
- * @dequeue_val: register value at the time of delayed write dequeue
- * @valid: whether this entry is valid or not
- * @enqueue_time: enqueue time (qdf_log_timestamp)
- * @work_scheduled_time: work scheduled time (qdf_log_timestamp)
- * @dequeue_time: dequeue time (qdf_log_timestamp)
- * @cpu_id: record cpuid when schedule work
- * @ring_id: saved srng id
- */
- struct hal_reg_write_q_elem {
- struct hal_srng *srng;
- void __iomem *addr;
- uint32_t enqueue_val;
- uint32_t dequeue_val;
- uint8_t valid;
- qdf_time_t enqueue_time;
- qdf_time_t work_scheduled_time;
- qdf_time_t dequeue_time;
- int cpu_id;
- qdf_atomic_t ring_id;
- };
- /**
- * struct hal_reg_write_srng_stats - srng stats to keep track of register writes
- * @enqueues: writes enqueued to delayed work
- * @dequeues: writes dequeued from delayed work (not written yet)
- * @coalesces: writes not enqueued since srng is already queued up
- * @direct: writes not enqueued and written to register directly
- * @dequeue_delay: dequeue operation be delayed
- */
- struct hal_reg_write_srng_stats {
- uint32_t enqueues;
- uint32_t dequeues;
- uint32_t coalesces;
- uint32_t direct;
- uint32_t dequeue_delay;
- };
- /**
- * enum hal_reg_sched_delay - ENUM for write sched delay histogram
- * @REG_WRITE_SCHED_DELAY_SUB_100us: index for delay < 100us
- * @REG_WRITE_SCHED_DELAY_SUB_1000us: index for delay < 1000us
- * @REG_WRITE_SCHED_DELAY_SUB_5000us: index for delay < 5000us
- * @REG_WRITE_SCHED_DELAY_GT_5000us: index for delay >= 5000us
- * @REG_WRITE_SCHED_DELAY_HIST_MAX: Max value (nnsize of histogram array)
- */
- enum hal_reg_sched_delay {
- REG_WRITE_SCHED_DELAY_SUB_100us,
- REG_WRITE_SCHED_DELAY_SUB_1000us,
- REG_WRITE_SCHED_DELAY_SUB_5000us,
- REG_WRITE_SCHED_DELAY_GT_5000us,
- REG_WRITE_SCHED_DELAY_HIST_MAX,
- };
- /**
- * struct hal_reg_write_soc_stats - soc stats to keep track of register writes
- * @enqueues: writes enqueued to delayed work
- * @dequeues: writes dequeued from delayed work (not written yet)
- * @coalesces: writes not enqueued since srng is already queued up
- * @direct: writes not enqueud and writted to register directly
- * @prevent_l1_fails: prevent l1 API failed
- * @q_depth: current queue depth in delayed register write queue
- * @max_q_depth: maximum queue for delayed register write queue
- * @sched_delay: = kernel work sched delay + bus wakeup delay, histogram
- * @dequeue_delay: dequeue operation be delayed
- */
- struct hal_reg_write_soc_stats {
- qdf_atomic_t enqueues;
- uint32_t dequeues;
- qdf_atomic_t coalesces;
- qdf_atomic_t direct;
- uint32_t prevent_l1_fails;
- qdf_atomic_t q_depth;
- uint32_t max_q_depth;
- uint32_t sched_delay[REG_WRITE_SCHED_DELAY_HIST_MAX];
- uint32_t dequeue_delay;
- };
- #endif
- struct hal_offload_info {
- uint8_t lro_eligible;
- uint8_t tcp_proto;
- uint8_t tcp_pure_ack;
- uint8_t ipv6_proto;
- uint8_t tcp_offset;
- uint16_t tcp_csum;
- uint16_t tcp_win;
- uint32_t tcp_seq_num;
- uint32_t tcp_ack_num;
- uint32_t flow_id;
- };
- #ifdef WLAN_DP_SRNG_USAGE_WM_TRACKING
- /**
- * enum hal_srng_high_wm_bin - BIN for SRNG high watermark
- * @HAL_SRNG_HIGH_WM_BIN_BELOW_50_PERCENT: <50% SRNG entries used
- * @HAL_SRNG_HIGH_WM_BIN_50_to_60: 50-60% SRNG entries used
- * @HAL_SRNG_HIGH_WM_BIN_60_to_70: 60-70% SRNG entries used
- * @HAL_SRNG_HIGH_WM_BIN_70_to_80: 70-80% SRNG entries used
- * @HAL_SRNG_HIGH_WM_BIN_80_to_90: 80-90% SRNG entries used
- * @HAL_SRNG_HIGH_WM_BIN_90_to_100: 90-100% SRNG entries used
- * @HAL_SRNG_HIGH_WM_BIN_MAX: maximum enumeration
- */
- enum hal_srng_high_wm_bin {
- HAL_SRNG_HIGH_WM_BIN_BELOW_50_PERCENT,
- HAL_SRNG_HIGH_WM_BIN_50_to_60,
- HAL_SRNG_HIGH_WM_BIN_60_to_70,
- HAL_SRNG_HIGH_WM_BIN_70_to_80,
- HAL_SRNG_HIGH_WM_BIN_80_to_90,
- HAL_SRNG_HIGH_WM_BIN_90_to_100,
- HAL_SRNG_HIGH_WM_BIN_MAX,
- };
- /**
- * struct hal_srng_high_wm_info - SRNG usage high watermark info
- * @val: highest number of entries used in SRNG
- * @timestamp: Timestamp when the max num entries were in used for a SRNG
- * @bin_thresh: threshold for each bins
- * @bins: Bins for srng usage
- */
- struct hal_srng_high_wm_info {
- uint32_t val;
- uint64_t timestamp;
- uint32_t bin_thresh[HAL_SRNG_HIGH_WM_BIN_MAX];
- uint32_t bins[HAL_SRNG_HIGH_WM_BIN_MAX];
- };
- #endif
- #define DEFAULT_TSF_ID 1
- /**
- * enum hal_scratch_reg_enum - Enum to indicate scratch register values
- * @PMM_QTIMER_GLOBAL_OFFSET_LO_US: QTIMER GLOBAL OFFSET LOW
- * @PMM_QTIMER_GLOBAL_OFFSET_HI_US: QTIMER GLOBAL OFFSET HIGH
- * @PMM_MAC0_TSF1_OFFSET_LO_US: MAC0 TSF1 OFFSET LOW
- * @PMM_MAC0_TSF1_OFFSET_HI_US: MAC0 TSF1 OFFSET HIGH
- * @PMM_MAC0_TSF2_OFFSET_LO_US: MAC0 TSF2 OFFSET LOW
- * @PMM_MAC0_TSF2_OFFSET_HI_US: MAC0 TSF2 OFFSET HIGH
- * @PMM_MAC1_TSF1_OFFSET_LO_US: MAC1 TSF1 OFFSET LOW
- * @PMM_MAC1_TSF1_OFFSET_HI_US: MAC1 TSF1 OFFSET HIGH
- * @PMM_MAC1_TSF2_OFFSET_LO_US: MAC1 TSF2 OFFSET LOW
- * @PMM_MAC1_TSF2_OFFSET_HI_US: MAC1 TSF2 OFFSET HIGH
- * @PMM_MLO_OFFSET_LO_US: MLO OFFSET LOW
- * @PMM_MLO_OFFSET_HI_US: MLO OFFSET HIGH
- * @PMM_TQM_CLOCK_OFFSET_LO_US: TQM CLOCK OFFSET LOW
- * @PMM_TQM_CLOCK_OFFSET_HI_US: TQM CLOCK OFFSET HIGH
- * @PMM_Q6_CRASH_REASON: Q6 CRASH REASON
- * @PMM_SCRATCH_TWT_OFFSET: TWT OFFSET
- * @PMM_PMM_REG_MAX: Max PMM REG value
- */
- enum hal_scratch_reg_enum {
- PMM_QTIMER_GLOBAL_OFFSET_LO_US,
- PMM_QTIMER_GLOBAL_OFFSET_HI_US,
- PMM_MAC0_TSF1_OFFSET_LO_US,
- PMM_MAC0_TSF1_OFFSET_HI_US,
- PMM_MAC0_TSF2_OFFSET_LO_US,
- PMM_MAC0_TSF2_OFFSET_HI_US,
- PMM_MAC1_TSF1_OFFSET_LO_US,
- PMM_MAC1_TSF1_OFFSET_HI_US,
- PMM_MAC1_TSF2_OFFSET_LO_US,
- PMM_MAC1_TSF2_OFFSET_HI_US,
- PMM_MLO_OFFSET_LO_US,
- PMM_MLO_OFFSET_HI_US,
- PMM_TQM_CLOCK_OFFSET_LO_US,
- PMM_TQM_CLOCK_OFFSET_HI_US,
- PMM_Q6_CRASH_REASON,
- PMM_SCRATCH_TWT_OFFSET,
- PMM_PMM_REG_MAX
- };
- /**
- * hal_get_tsf_enum(): API to get the enum corresponding to the mac and tsf id
- *
- * @tsf_id: tsf id
- * @mac_id: mac id
- * @tsf_enum_low: Pointer to update low scratch register
- * @tsf_enum_hi: Pointer to update hi scratch register
- *
- * Return: void
- */
- static inline void
- hal_get_tsf_enum(uint32_t tsf_id, uint32_t mac_id,
- enum hal_scratch_reg_enum *tsf_enum_low,
- enum hal_scratch_reg_enum *tsf_enum_hi)
- {
- if (mac_id == 0) {
- if (tsf_id == 0) {
- *tsf_enum_low = PMM_MAC0_TSF1_OFFSET_LO_US;
- *tsf_enum_hi = PMM_MAC0_TSF1_OFFSET_HI_US;
- } else if (tsf_id == 1) {
- *tsf_enum_low = PMM_MAC0_TSF2_OFFSET_LO_US;
- *tsf_enum_hi = PMM_MAC0_TSF2_OFFSET_HI_US;
- }
- } else if (mac_id == 1) {
- if (tsf_id == 0) {
- *tsf_enum_low = PMM_MAC1_TSF1_OFFSET_LO_US;
- *tsf_enum_hi = PMM_MAC1_TSF1_OFFSET_HI_US;
- } else if (tsf_id == 1) {
- *tsf_enum_low = PMM_MAC1_TSF2_OFFSET_LO_US;
- *tsf_enum_hi = PMM_MAC1_TSF2_OFFSET_HI_US;
- }
- }
- }
- #ifdef HAL_SRNG_REG_HIS_DEBUG
- #define HAL_SRNG_REG_MAX_ENTRIES 64
- /**
- * struct hal_srng_reg_his_entry - history entry for single srng pointer
- * register update
- * @write_time: register write timestamp
- * @write_value: register write value
- */
- struct hal_srng_reg_his_entry {
- qdf_time_t write_time;
- uint32_t write_value;
- };
- /**
- * struct hal_srng_reg_his_ctx - context for srng pointer writing history
- * @current_idx: the index which has recorded srng pointer writing
- * @reg_his_arr: array to record the history
- */
- struct hal_srng_reg_his_ctx {
- qdf_atomic_t current_idx;
- struct hal_srng_reg_his_entry reg_his_arr[HAL_SRNG_REG_MAX_ENTRIES];
- };
- #endif
- /* Common SRNG ring structure for source and destination rings */
- struct hal_srng {
- /* Unique SRNG ring ID */
- uint8_t ring_id;
- /* Ring initialization done */
- uint8_t initialized;
- /* Interrupt/MSI value assigned to this ring */
- int irq;
- /* Physical base address of the ring */
- qdf_dma_addr_t ring_base_paddr;
- /* Virtual base address of the ring */
- uint32_t *ring_base_vaddr;
- /* virtual address end */
- uint32_t *ring_vaddr_end;
- /* Number of entries in ring */
- uint32_t num_entries;
- /* Ring size */
- uint32_t ring_size;
- /* Ring size mask */
- uint32_t ring_size_mask;
- /* Size of ring entry */
- uint32_t entry_size;
- /* Interrupt timer threshold – in micro seconds */
- uint32_t intr_timer_thres_us;
- /* Interrupt batch counter threshold – in number of ring entries */
- uint32_t intr_batch_cntr_thres_entries;
- /* Applicable only for CE dest ring */
- uint32_t prefetch_timer;
- /* MSI Address */
- qdf_dma_addr_t msi_addr;
- /* MSI data */
- uint32_t msi_data;
- #ifdef WLAN_FEATURE_NEAR_FULL_IRQ
- /* MSI2 Address */
- qdf_dma_addr_t msi2_addr;
- /* MSI2 data */
- uint32_t msi2_data;
- #endif
- /* Misc flags */
- uint32_t flags;
- /* Lock for serializing ring index updates */
- hal_srng_lock_t lock;
- /* Start offset of SRNG register groups for this ring
- * TBD: See if this is required - register address can be derived
- * from ring ID
- */
- void *hwreg_base[MAX_SRNG_REG_GROUPS];
- /* Ring type/name */
- enum hal_ring_type ring_type;
- /* Source or Destination ring */
- enum hal_srng_dir ring_dir;
- union {
- struct {
- /* SW tail pointer */
- uint32_t tp;
- /* Shadow head pointer location to be updated by HW */
- uint32_t *hp_addr;
- /* Cached head pointer */
- uint32_t cached_hp;
- /* Tail pointer location to be updated by SW – This
- * will be a register address and need not be
- * accessed through SW structure */
- uint32_t *tp_addr;
- /* Current SW loop cnt */
- uint32_t loop_cnt;
- /* max transfer size */
- uint16_t max_buffer_length;
- #ifdef WLAN_FEATURE_NEAR_FULL_IRQ
- /* near full IRQ supported */
- uint16_t nf_irq_support;
- /* High threshold for Near full IRQ */
- uint16_t high_thresh;
- #endif
- } dst_ring;
- struct {
- /* SW head pointer */
- uint32_t hp;
- /* SW reap head pointer */
- uint32_t reap_hp;
- /* Shadow tail pointer location to be updated by HW */
- uint32_t *tp_addr;
- /* Cached tail pointer */
- uint32_t cached_tp;
- /* Head pointer location to be updated by SW – This
- * will be a register address and need not be accessed
- * through SW structure */
- uint32_t *hp_addr;
- /* Low threshold – in number of ring entries */
- uint32_t low_threshold;
- } src_ring;
- } u;
- struct hal_soc *hal_soc;
- /* Number of times hp/tp updated in runtime resume */
- uint32_t flush_count;
- /* hal srng event flag*/
- unsigned long srng_event;
- /* last flushed time stamp */
- uint64_t last_flush_ts;
- #if defined(CLEAR_SW2TCL_CONSUMED_DESC)
- /* last ring desc entry cleared */
- uint32_t last_desc_cleared;
- #endif
- #if defined(FEATURE_HAL_DELAYED_REG_WRITE)
- /* flag to indicate whether srng is already queued for delayed write */
- uint8_t reg_write_in_progress;
- /* last dequeue elem time stamp */
- qdf_time_t last_dequeue_time;
- /* srng specific delayed write stats */
- struct hal_reg_write_srng_stats wstats;
- union {
- uint32_t updated_hp;
- uint32_t updated_tp;
- };
- uint32_t force_cnt;
- #endif
- #ifdef WLAN_DP_SRNG_USAGE_WM_TRACKING
- struct hal_srng_high_wm_info high_wm;
- #endif
- /* Timer threshold to issue ring pointer update - in micro seconds */
- uint16_t pointer_timer_threshold;
- /* Number threshold of ring entries to issue pointer update */
- uint8_t pointer_num_threshold;
- #ifdef HAL_SRNG_REG_HIS_DEBUG
- /* pointer register writing history for this srng */
- struct hal_srng_reg_his_ctx *reg_his_ctx;
- #endif
- };
- #ifdef HAL_SRNG_REG_HIS_DEBUG
- /**
- * hal_srng_reg_his_init() - SRNG register history context initialize
- *
- * @srng: SRNG handle pointer
- *
- * Return: None
- */
- static inline
- void hal_srng_reg_his_init(struct hal_srng *srng)
- {
- qdf_atomic_set(&srng->reg_his_ctx->current_idx, -1);
- }
- /**
- * hal_srng_reg_his_add() - add pointer writing history to SRNG
- *
- * @srng: SRNG handle pointer
- * @reg_val: pointer value to write
- *
- * Return: None
- */
- static inline
- void hal_srng_reg_his_add(struct hal_srng *srng, uint32_t reg_val)
- {
- uint32_t write_idx;
- struct hal_srng_reg_his_entry *reg_his_entry;
- write_idx = qdf_atomic_inc_return(&srng->reg_his_ctx->current_idx);
- write_idx = write_idx & (HAL_SRNG_REG_MAX_ENTRIES - 1);
- reg_his_entry = &srng->reg_his_ctx->reg_his_arr[write_idx];
- reg_his_entry->write_time = qdf_get_log_timestamp();
- reg_his_entry->write_value = reg_val;
- }
- #else
- static inline
- void hal_srng_reg_his_init(struct hal_srng *srng)
- {
- }
- static inline
- void hal_srng_reg_his_add(struct hal_srng *srng, uint32_t reg_val)
- {
- }
- #endif
- /* HW SRNG configuration table */
- struct hal_hw_srng_config {
- int start_ring_id;
- uint16_t max_rings;
- uint16_t entry_size;
- uint32_t reg_start[MAX_SRNG_REG_GROUPS];
- uint16_t reg_size[MAX_SRNG_REG_GROUPS];
- uint8_t lmac_ring;
- enum hal_srng_dir ring_dir;
- uint32_t max_size;
- bool nf_irq_support;
- bool dmac_cmn_ring;
- };
- #define MAX_SHADOW_REGISTERS 40
- #define MAX_GENERIC_SHADOW_REG 5
- /**
- * struct shadow_reg_config - Hal soc structure that contains
- * the list of generic shadow registers
- * @target_register: target reg offset
- * @shadow_config_index: shadow config index in shadow config
- * list sent to FW
- * @va: virtual addr of shadow reg
- *
- * This structure holds the generic registers that are mapped to
- * the shadow region and holds the mapping of the target
- * register offset to shadow config index provided to FW during
- * init
- */
- struct shadow_reg_config {
- uint32_t target_register;
- int shadow_config_index;
- uint64_t va;
- };
- /* REO parameters to be passed to hal_reo_setup */
- struct hal_reo_params {
- /** rx hash steering enabled or disabled */
- bool rx_hash_enabled;
- /** reo remap 0 register */
- uint32_t remap0;
- /** reo remap 1 register */
- uint32_t remap1;
- /** reo remap 2 register */
- uint32_t remap2;
- /** fragment destination ring */
- uint8_t frag_dst_ring;
- /* Destination for alternate */
- uint8_t alt_dst_ind_0;
- /* reo_qref struct for mlo and non mlo table */
- struct reo_queue_ref_table *reo_qref;
- };
- /**
- * enum hal_reo_cmd_type: Enum for REO command type
- * @CMD_GET_QUEUE_STATS: Get REO queue status/stats
- * @CMD_FLUSH_QUEUE: Flush all frames in REO queue
- * @CMD_FLUSH_CACHE: Flush descriptor entries in the cache
- * @CMD_UNBLOCK_CACHE: Unblock a descriptor’s address that was blocked
- * earlier with a ‘REO_FLUSH_CACHE’ command
- * @CMD_FLUSH_TIMEOUT_LIST: Flush buffers/descriptors from timeout list
- * @CMD_UPDATE_RX_REO_QUEUE: Update REO queue settings
- */
- enum hal_reo_cmd_type {
- CMD_GET_QUEUE_STATS = 0,
- CMD_FLUSH_QUEUE = 1,
- CMD_FLUSH_CACHE = 2,
- CMD_UNBLOCK_CACHE = 3,
- CMD_FLUSH_TIMEOUT_LIST = 4,
- CMD_UPDATE_RX_REO_QUEUE = 5
- };
- /**
- * enum hal_tx_mcast_mlo_reinject_notify
- * @HAL_TX_MCAST_MLO_REINJECT_FW_NOTIFY: MLO Mcast reinject routed to FW
- * @HAL_TX_MCAST_MLO_REINJECT_TQM_NOTIFY: MLO Mcast reinject routed to TQM
- */
- enum hal_tx_mcast_mlo_reinject_notify {
- HAL_TX_MCAST_MLO_REINJECT_FW_NOTIFY = 0,
- HAL_TX_MCAST_MLO_REINJECT_TQM_NOTIFY,
- };
- /**
- * enum hal_tx_vdev_mismatch_notify
- * @HAL_TX_VDEV_MISMATCH_TQM_NOTIFY: vdev mismatch exception routed to TQM
- * @HAL_TX_VDEV_MISMATCH_FW_NOTIFY: vdev mismatch exception routed to FW
- */
- enum hal_tx_vdev_mismatch_notify {
- HAL_TX_VDEV_MISMATCH_TQM_NOTIFY = 0,
- HAL_TX_VDEV_MISMATCH_FW_NOTIFY,
- };
- struct hal_rx_pkt_capture_flags {
- uint8_t encrypt_type;
- uint8_t fragment_flag;
- uint8_t fcs_err;
- uint32_t chan_freq;
- uint32_t rssi_comb;
- uint64_t tsft;
- };
- /**
- * struct reo_queue_ref_table - Reo qref LUT addr
- * @mlo_reo_qref_table_vaddr: MLO table vaddr
- * @non_mlo_reo_qref_table_vaddr: Non MLO table vaddr
- * @mlo_reo_qref_table_paddr: MLO table paddr
- * @non_mlo_reo_qref_table_paddr: Non MLO table paddr
- * @reo_qref_table_en: Enable flag
- */
- struct reo_queue_ref_table {
- uint64_t *mlo_reo_qref_table_vaddr;
- uint64_t *non_mlo_reo_qref_table_vaddr;
- qdf_dma_addr_t mlo_reo_qref_table_paddr;
- qdf_dma_addr_t non_mlo_reo_qref_table_paddr;
- uint8_t reo_qref_table_en;
- };
- struct hal_hw_txrx_ops {
- /* init and setup */
- void (*hal_srng_dst_hw_init)(struct hal_soc *hal,
- struct hal_srng *srng, bool idle_check,
- uint32_t idx);
- void (*hal_srng_src_hw_init)(struct hal_soc *hal,
- struct hal_srng *srng, bool idle_check,
- uint32_t idx);
- void (*hal_srng_hw_disable)(struct hal_soc *hal,
- struct hal_srng *srng);
- void (*hal_get_hw_hptp)(struct hal_soc *hal,
- hal_ring_handle_t hal_ring_hdl,
- uint32_t *headp, uint32_t *tailp,
- uint8_t ring_type);
- void (*hal_reo_setup)(struct hal_soc *hal_soc, void *reoparams,
- int qref_reset);
- void (*hal_setup_link_idle_list)(
- struct hal_soc *hal_soc,
- qdf_dma_addr_t scatter_bufs_base_paddr[],
- void *scatter_bufs_base_vaddr[],
- uint32_t num_scatter_bufs,
- uint32_t scatter_buf_size,
- uint32_t last_buf_end_offset,
- uint32_t num_entries);
- qdf_iomem_t (*hal_get_window_address)(struct hal_soc *hal_soc,
- qdf_iomem_t addr);
- void (*hal_reo_set_err_dst_remap)(void *hal_soc);
- uint8_t (*hal_reo_enable_pn_in_dest)(void *hal_soc);
- void (*hal_reo_qdesc_setup)(hal_soc_handle_t hal_soc_hdl, int tid,
- uint32_t ba_window_size,
- uint32_t start_seq, void *hw_qdesc_vaddr,
- qdf_dma_addr_t hw_qdesc_paddr,
- int pn_type, uint8_t vdev_stats_id);
- uint32_t (*hal_gen_reo_remap_val)(enum hal_reo_remap_reg,
- uint8_t *ix0_map);
- /* tx */
- void (*hal_tx_desc_set_dscp_tid_table_id)(void *desc, uint8_t id);
- void (*hal_tx_set_dscp_tid_map)(struct hal_soc *hal_soc, uint8_t *map,
- uint8_t id);
- void (*hal_tx_update_dscp_tid)(struct hal_soc *hal_soc, uint8_t tid,
- uint8_t id,
- uint8_t dscp);
- void (*hal_tx_desc_set_lmac_id)(void *desc, uint8_t lmac_id);
- void (*hal_tx_desc_set_buf_addr)(void *desc, dma_addr_t paddr,
- uint8_t pool_id, uint32_t desc_id,
- uint8_t type);
- void (*hal_tx_desc_set_search_type)(void *desc, uint8_t search_type);
- void (*hal_tx_desc_set_search_index)(void *desc, uint32_t search_index);
- void (*hal_tx_desc_set_cache_set_num)(void *desc, uint8_t search_index);
- void (*hal_tx_comp_get_status)(void *desc, void *ts,
- struct hal_soc *hal);
- uint8_t (*hal_tx_comp_get_release_reason)(void *hal_desc);
- uint8_t (*hal_get_wbm_internal_error)(void *hal_desc);
- void (*hal_tx_desc_set_mesh_en)(void *desc, uint8_t en);
- void (*hal_tx_init_cmd_credit_ring)(hal_soc_handle_t hal_soc_hdl,
- hal_ring_handle_t hal_ring_hdl);
- uint32_t (*hal_tx_comp_get_buffer_source)(void *hal_desc);
- uint32_t (*hal_tx_get_num_ppe_vp_tbl_entries)(
- hal_soc_handle_t hal_soc_hdl);
- void (*hal_reo_config_reo2ppe_dest_info)(hal_soc_handle_t hal_soc_hdl);
- void (*hal_tx_set_ppe_cmn_cfg)(hal_soc_handle_t hal_soc_hdl,
- union hal_tx_cmn_config_ppe *cmn_cfg);
- void (*hal_tx_set_ppe_vp_entry)(hal_soc_handle_t hal_soc_hdl,
- union hal_tx_ppe_vp_config *vp_cfg,
- int ppe_vp_idx);
- void (*hal_ppeds_cfg_ast_override_map_reg)(hal_soc_handle_t hal_soc_hdl,
- uint8_t idx, union hal_tx_ppe_idx_map_config *ppeds_idx_map);
- void (*hal_tx_set_ppe_pri2tid)(hal_soc_handle_t hal_soc_hdl,
- uint32_t val,
- uint8_t map_no);
- void (*hal_tx_update_ppe_pri2tid)(hal_soc_handle_t hal_soc_hdl,
- uint8_t pri,
- uint8_t tid);
- void (*hal_tx_dump_ppe_vp_entry)(hal_soc_handle_t hal_soc_hdl);
- void (*hal_tx_enable_pri2tid_map)(hal_soc_handle_t hal_soc_hdl,
- bool value, uint8_t ppe_vp_idx);
- void (*hal_tx_config_rbm_mapping_be)(hal_soc_handle_t hal_soc_hdl,
- hal_ring_handle_t hal_ring_hdl,
- uint8_t rbm_id);
- /* rx */
- uint32_t (*hal_rx_msdu_start_nss_get)(uint8_t *);
- void (*hal_rx_mon_hw_desc_get_mpdu_status)(void *hw_desc_addr,
- struct mon_rx_status *rs);
- uint8_t (*hal_rx_get_tlv)(void *rx_tlv);
- int8_t (*hal_rx_phy_legacy_get_rssi)(uint8_t *rx_tlv);
- void (*hal_rx_proc_phyrx_other_receive_info_tlv)(void *rx_tlv_hdr,
- void *ppdu_info_handle);
- void (*hal_rx_dump_msdu_end_tlv)(void *pkt_tlvs, uint8_t dbg_level);
- void (*hal_rx_dump_rx_attention_tlv)(void *pkt_tlvs, uint8_t dbg_level);
- void (*hal_rx_dump_msdu_start_tlv)(void *pkt_tlvs, uint8_t dbg_level);
- void (*hal_rx_dump_mpdu_start_tlv)(void *pkt_tlvs, uint8_t dbg_level);
- void (*hal_rx_dump_mpdu_end_tlv)(void *pkt_tlvs, uint8_t dbg_level);
- void (*hal_rx_dump_pkt_hdr_tlv)(void *pkt_tlvs, uint8_t dbg_level);
- uint32_t (*hal_get_link_desc_size)(void);
- uint32_t (*hal_rx_mpdu_start_tid_get)(uint8_t *buf);
- uint32_t (*hal_rx_msdu_start_reception_type_get)(uint8_t *buf);
- uint16_t (*hal_rx_msdu_end_da_idx_get)(uint8_t *buf);
- void* (*hal_rx_msdu_desc_info_get_ptr)(void *msdu_details_ptr);
- void* (*hal_rx_link_desc_msdu0_ptr)(void *msdu_link_ptr);
- void (*hal_reo_status_get_header)(hal_ring_desc_t ring_desc, int b,
- void *h);
- uint32_t (*hal_rx_status_get_tlv_info)(void *rx_tlv_hdr,
- void *ppdu_info,
- hal_soc_handle_t hal_soc_hdl,
- qdf_nbuf_t nbuf);
- void (*hal_rx_wbm_rel_buf_paddr_get)(hal_ring_desc_t rx_desc,
- struct hal_buf_info *buf_info);
- void (*hal_rx_wbm_err_info_get)(void *wbm_desc,
- void *wbm_er_info);
- void (*hal_tx_set_pcp_tid_map)(struct hal_soc *hal_soc, uint8_t *map);
- void (*hal_tx_update_pcp_tid_map)(struct hal_soc *hal_soc, uint8_t pcp,
- uint8_t id);
- void (*hal_tx_set_tidmap_prty)(struct hal_soc *hal_soc, uint8_t prio);
- /* rx */
- uint8_t (*hal_rx_get_rx_fragment_number)(uint8_t *buf);
- uint8_t (*hal_rx_msdu_end_da_is_mcbc_get)(uint8_t *buf);
- uint8_t (*hal_rx_msdu_end_is_tkip_mic_err)(uint8_t *buf);
- uint8_t (*hal_rx_msdu_end_sa_is_valid_get)(uint8_t *buf);
- uint16_t (*hal_rx_msdu_end_sa_idx_get)(uint8_t *buf);
- uint32_t (*hal_rx_desc_is_first_msdu)(void *hw_desc_addr);
- uint32_t (*hal_rx_msdu_end_l3_hdr_padding_get)(uint8_t *buf);
- uint32_t (*hal_rx_encryption_info_valid)(uint8_t *buf);
- void (*hal_rx_print_pn)(uint8_t *buf);
- uint8_t (*hal_rx_msdu_end_first_msdu_get)(uint8_t *buf);
- uint8_t (*hal_rx_msdu_end_da_is_valid_get)(uint8_t *buf);
- uint8_t (*hal_rx_msdu_end_last_msdu_get)(uint8_t *buf);
- bool (*hal_rx_get_mpdu_mac_ad4_valid)(uint8_t *buf);
- uint32_t (*hal_rx_mpdu_start_sw_peer_id_get)(uint8_t *buf);
- uint32_t (*hal_rx_tlv_peer_meta_data_get)(uint8_t *buf);
- uint32_t (*hal_rx_mpdu_get_to_ds)(uint8_t *buf);
- uint32_t (*hal_rx_mpdu_get_fr_ds)(uint8_t *buf);
- uint8_t (*hal_rx_get_mpdu_frame_control_valid)(uint8_t *buf);
- QDF_STATUS
- (*hal_rx_mpdu_get_addr1)(uint8_t *buf, uint8_t *mac_addr);
- QDF_STATUS
- (*hal_rx_mpdu_get_addr2)(uint8_t *buf, uint8_t *mac_addr);
- QDF_STATUS
- (*hal_rx_mpdu_get_addr3)(uint8_t *buf, uint8_t *mac_addr);
- QDF_STATUS
- (*hal_rx_mpdu_get_addr4)(uint8_t *buf, uint8_t *mac_addr);
- uint8_t (*hal_rx_get_mpdu_sequence_control_valid)(uint8_t *buf);
- bool (*hal_rx_is_unicast)(uint8_t *buf);
- uint32_t (*hal_rx_tid_get)(hal_soc_handle_t hal_soc_hdl, uint8_t *buf);
- uint32_t (*hal_rx_hw_desc_get_ppduid_get)(void *rx_tlv_hdr,
- void *rxdma_dst_ring_desc);
- uint32_t (*hal_rx_mpdu_start_mpdu_qos_control_valid_get)(uint8_t *buf);
- uint32_t (*hal_rx_msdu_end_sa_sw_peer_id_get)(uint8_t *buf);
- void * (*hal_rx_msdu0_buffer_addr_lsb)(void *link_desc_addr);
- void * (*hal_rx_msdu_desc_info_ptr_get)(void *msdu0);
- void * (*hal_ent_mpdu_desc_info)(void *hw_addr);
- void * (*hal_dst_mpdu_desc_info)(void *hw_addr);
- uint8_t (*hal_rx_get_fc_valid)(uint8_t *buf);
- uint8_t (*hal_rx_get_to_ds_flag)(uint8_t *buf);
- uint8_t (*hal_rx_get_mac_addr2_valid)(uint8_t *buf);
- uint8_t (*hal_rx_get_filter_category)(uint8_t *buf);
- uint32_t (*hal_rx_get_ppdu_id)(uint8_t *buf);
- void (*hal_reo_config)(struct hal_soc *soc,
- uint32_t reg_val,
- struct hal_reo_params *reo_params);
- uint32_t (*hal_rx_msdu_flow_idx_get)(uint8_t *buf);
- bool (*hal_rx_msdu_flow_idx_invalid)(uint8_t *buf);
- bool (*hal_rx_msdu_flow_idx_timeout)(uint8_t *buf);
- uint32_t (*hal_rx_msdu_fse_metadata_get)(uint8_t *buf);
- bool (*hal_rx_msdu_cce_match_get)(uint8_t *buf);
- uint16_t (*hal_rx_msdu_cce_metadata_get)(uint8_t *buf);
- void
- (*hal_rx_msdu_get_flow_params)(
- uint8_t *buf,
- bool *flow_invalid,
- bool *flow_timeout,
- uint32_t *flow_index);
- uint16_t (*hal_rx_tlv_get_tcp_chksum)(uint8_t *buf);
- uint16_t (*hal_rx_get_rx_sequence)(uint8_t *buf);
- void (*hal_rx_get_bb_info)(void *rx_tlv, void *ppdu_info_handle);
- void (*hal_rx_get_rtt_info)(void *rx_tlv, void *ppdu_info_handle);
- void (*hal_rx_msdu_packet_metadata_get)(uint8_t *buf,
- void *msdu_pkt_metadata);
- uint16_t (*hal_rx_get_fisa_cumulative_l4_checksum)(uint8_t *buf);
- uint16_t (*hal_rx_get_fisa_cumulative_ip_length)(uint8_t *buf);
- bool (*hal_rx_get_udp_proto)(uint8_t *buf);
- bool (*hal_rx_get_fisa_flow_agg_continuation)(uint8_t *buf);
- uint8_t (*hal_rx_get_fisa_flow_agg_count)(uint8_t *buf);
- bool (*hal_rx_get_fisa_timeout)(uint8_t *buf);
- uint8_t (*hal_rx_mpdu_start_tlv_tag_valid)(void *rx_tlv_hdr);
- void (*hal_rx_sw_mon_desc_info_get)(hal_ring_desc_t rxdma_dst_ring_desc,
- hal_rx_mon_desc_info_t mon_desc_info);
- uint8_t (*hal_rx_wbm_err_msdu_continuation_get)(void *ring_desc);
- uint32_t (*hal_rx_msdu_end_offset_get)(void);
- uint32_t (*hal_rx_attn_offset_get)(void);
- uint32_t (*hal_rx_msdu_start_offset_get)(void);
- uint32_t (*hal_rx_mpdu_start_offset_get)(void);
- uint32_t (*hal_rx_mpdu_end_offset_get)(void);
- uint32_t (*hal_rx_pkt_tlv_offset_get)(void);
- uint32_t (*hal_rx_msdu_end_wmask_get)(void);
- uint32_t (*hal_rx_mpdu_start_wmask_get)(void);
- void * (*hal_rx_flow_setup_fse)(uint8_t *rx_fst,
- uint32_t table_offset,
- uint8_t *rx_flow);
- void * (*hal_rx_flow_get_tuple_info)(uint8_t *rx_fst,
- uint32_t hal_hash,
- uint8_t *tuple_info);
- QDF_STATUS (*hal_rx_flow_delete_entry)(uint8_t *fst,
- void *fse);
- uint32_t (*hal_rx_fst_get_fse_size)(void);
- void (*hal_compute_reo_remap_ix2_ix3)(uint32_t *ring,
- uint32_t num_rings,
- uint32_t *remap1,
- uint32_t *remap2);
- void (*hal_compute_reo_remap_ix0)(uint32_t *remap0);
- uint32_t (*hal_rx_flow_setup_cmem_fse)(
- struct hal_soc *soc, uint32_t cmem_ba,
- uint32_t table_offset, uint8_t *rx_flow);
- uint32_t (*hal_rx_flow_get_cmem_fse_ts)(struct hal_soc *soc,
- uint32_t fse_offset);
- void (*hal_rx_flow_get_cmem_fse)(struct hal_soc *soc,
- uint32_t fse_offset,
- uint32_t *fse, qdf_size_t len);
- void (*hal_cmem_write)(hal_soc_handle_t hal_soc_hdl, uint32_t offset,
- uint32_t value);
- void (*hal_rx_msdu_get_reo_destination_indication)(uint8_t *buf,
- uint32_t *reo_destination_indication);
- uint8_t (*hal_tx_get_num_tcl_banks)(void);
- uint32_t (*hal_get_reo_qdesc_size)(uint32_t ba_window_size, int tid);
- uint16_t (*hal_get_rx_max_ba_window)(int tid);
- void (*hal_set_link_desc_addr)(void *desc, uint32_t cookie,
- qdf_dma_addr_t link_desc_paddr,
- uint8_t bm_id);
- void (*hal_tx_init_data_ring)(hal_soc_handle_t hal_soc_hdl,
- hal_ring_handle_t hal_ring_hdl);
- void* (*hal_rx_msdu_ext_desc_info_get_ptr)(void *msdu_details_ptr);
- void (*hal_get_ba_aging_timeout)(hal_soc_handle_t hal_soc_hdl,
- uint8_t ac, uint32_t *value);
- void (*hal_set_ba_aging_timeout)(hal_soc_handle_t hal_soc_hdl,
- uint8_t ac, uint32_t value);
- uint32_t (*hal_get_reo_reg_base_offset)(void);
- void (*hal_rx_get_tlv_size)(uint16_t *rx_pkt_tlv_size,
- uint16_t *rx_mon_pkt_tlv_size);
- uint32_t (*hal_rx_msdu_is_wlan_mcast)(qdf_nbuf_t nbuf);
- uint32_t (*hal_rx_tlv_decap_format_get)(void *hw_desc_addr);
- void (*hal_rx_dump_pkt_tlvs)(hal_soc_handle_t hal_soc_hdl,
- uint8_t *buf, uint8_t dbg_level);
- int (*hal_rx_tlv_get_offload_info)(uint8_t *rx_tlv,
- struct hal_offload_info *offload_info);
- uint16_t (*hal_rx_tlv_phy_ppdu_id_get)(uint8_t *buf);
- uint32_t (*hal_rx_tlv_msdu_done_get)(uint8_t *buf);
- uint32_t (*hal_rx_tlv_msdu_len_get)(uint8_t *buf);
- uint16_t (*hal_rx_get_frame_ctrl_field)(uint8_t *buf);
- int (*hal_rx_get_proto_params)(uint8_t *buf, void *fisa_params);
- int (*hal_rx_get_l3_l4_offsets)(uint8_t *buf, uint32_t *l3_hdr_offset,
- uint32_t *l4_hdr_offset);
- uint32_t (*hal_rx_tlv_mic_err_get)(uint8_t *buf);
- uint32_t (*hal_rx_tlv_get_pkt_type)(uint8_t *buf);
- void (*hal_rx_tlv_get_pn_num)(uint8_t *buf, uint64_t *pn_num);
- void (*hal_rx_reo_prev_pn_get)(void *ring_desc, uint64_t *prev_pn);
- uint8_t * (*hal_rx_pkt_hdr_get)(uint8_t *buf);
- uint32_t (*hal_rx_msdu_reo_dst_ind_get)(hal_soc_handle_t hal_soc_hdl,
- void *msdu_link_desc);
- void (*hal_msdu_desc_info_set)(hal_soc_handle_t hal_soc_hdl,
- void *msdu_desc_info, uint32_t dst_ind,
- uint32_t nbuf_len);
- void (*hal_mpdu_desc_info_set)(hal_soc_handle_t hal_soc_hdl,
- void *ent_desc,
- void *mpdu_desc_info,
- uint32_t seq_no);
- #ifdef DP_UMAC_HW_RESET_SUPPORT
- void (*hal_unregister_reo_send_cmd)(struct hal_soc *hal_soc);
- void (*hal_register_reo_send_cmd)(struct hal_soc *hal_soc);
- void (*hal_reset_rx_reo_tid_q)(struct hal_soc *hal_soc,
- void *hw_qdesc_vaddr, uint32_t size);
- #endif
- uint32_t (*hal_rx_tlv_sgi_get)(uint8_t *buf);
- uint32_t (*hal_rx_tlv_get_freq)(uint8_t *buf);
- uint8_t (*hal_rx_msdu_get_keyid)(uint8_t *buf);
- uint32_t (*hal_rx_tlv_rate_mcs_get)(uint8_t *buf);
- uint32_t (*hal_rx_tlv_decrypt_err_get)(uint8_t *buf);
- uint32_t (*hal_rx_tlv_first_mpdu_get)(uint8_t *buf);
- uint32_t (*hal_rx_tlv_bw_get)(uint8_t *buf);
- uint32_t (*hal_rx_tlv_get_is_decrypted)(uint8_t *buf);
- uint32_t (*hal_rx_wbm_err_src_get)(hal_ring_desc_t ring_desc);
- uint8_t (*hal_rx_ret_buf_manager_get)(hal_ring_desc_t ring_desc);
- void (*hal_rx_msdu_link_desc_set)(hal_soc_handle_t hal_soc_hdl,
- void *src_srng_desc,
- hal_buff_addrinfo_t buf_addr_info,
- uint8_t bm_action);
- void (*hal_rx_buf_cookie_rbm_get)(uint32_t *buf_addr_info_hdl,
- hal_buf_info_t buf_info_hdl);
- void (*hal_rx_reo_buf_paddr_get)(hal_ring_desc_t rx_desc,
- struct hal_buf_info *buf_info);
- void (*hal_rxdma_buff_addr_info_set)(void *rxdma_entry,
- qdf_dma_addr_t paddr,
- uint32_t cookie, uint8_t manager);
- uint32_t (*hal_rx_msdu_flags_get)(rx_msdu_desc_info_t msdu_desc_info_hdl);
- uint32_t (*hal_rx_get_reo_error_code)(hal_ring_desc_t rx_desc);
- void (*hal_rx_tlv_csum_err_get)(uint8_t *rx_tlv_hdr,
- uint32_t *ip_csum_err,
- uint32_t *tcp_udp_csum_err);
- void (*hal_rx_mpdu_desc_info_get)(void *desc_addr,
- void *mpdu_desc_info_hdl);
- uint8_t (*hal_rx_err_status_get)(hal_ring_desc_t rx_desc);
- uint8_t (*hal_rx_reo_buf_type_get)(hal_ring_desc_t rx_desc);
- bool (*hal_rx_mpdu_info_ampdu_flag_get)(uint8_t *buf);
- uint32_t (*hal_rx_tlv_mpdu_len_err_get)(void *hw_desc_addr);
- uint32_t (*hal_rx_tlv_mpdu_fcs_err_get)(void *hw_desc_addr);
- void (*hal_rx_tlv_get_pkt_capture_flags)(uint8_t *rx_tlv_hdr,
- struct hal_rx_pkt_capture_flags *flags);
- uint8_t *(*hal_rx_desc_get_80211_hdr)(void *hw_desc_addr);
- uint32_t (*hal_rx_hw_desc_mpdu_user_id)(void *hw_desc_addr);
- void (*hal_rx_priv_info_set_in_tlv)(uint8_t *buf,
- uint8_t *priv_data,
- uint32_t len);
- void (*hal_rx_priv_info_get_from_tlv)(uint8_t *buf,
- uint8_t *priv_data,
- uint32_t len);
- void (*hal_rx_tlv_msdu_len_set)(uint8_t *buf, uint32_t len);
- void (*hal_rx_tlv_populate_mpdu_desc_info)(uint8_t *buf,
- void *mpdu_desc_info_hdl);
- uint8_t *(*hal_get_reo_ent_desc_qdesc_addr)(uint8_t *desc);
- uint64_t (*hal_rx_get_qdesc_addr)(uint8_t *dst_ring_desc,
- uint8_t *buf);
- uint8_t (*hal_rx_get_phy_ppdu_id_size)(void);
- void (*hal_set_reo_ent_desc_reo_dest_ind)(uint8_t *desc,
- uint32_t dst_ind);
- QDF_STATUS
- (*hal_rx_reo_ent_get_src_link_id)(hal_rxdma_desc_t rx_desc,
- uint8_t *src_link_id);
- /* REO CMD and STATUS */
- int (*hal_reo_send_cmd)(hal_soc_handle_t hal_soc_hdl,
- hal_ring_handle_t hal_ring_hdl,
- enum hal_reo_cmd_type cmd,
- void *params);
- QDF_STATUS (*hal_reo_status_update)(hal_soc_handle_t hal_soc_hdl,
- hal_ring_desc_t reo_desc,
- void *st_handle,
- uint32_t tlv, int *num_ref);
- uint8_t (*hal_get_tlv_hdr_size)(void);
- uint8_t (*hal_get_idle_link_bm_id)(uint8_t chip_id);
- bool (*hal_txmon_is_mon_buf_addr_tlv)(void *tx_tlv_hdr);
- void (*hal_txmon_populate_packet_info)(void *tx_tlv_hdr,
- void *pkt_info);
- /* TX MONITOR */
- #ifdef WLAN_PKT_CAPTURE_TX_2_0
- uint32_t (*hal_txmon_status_parse_tlv)(void *data_ppdu_info,
- void *prot_ppdu_info,
- void *data_status_info,
- void *prot_status_info,
- void *tx_tlv_hdr,
- qdf_frag_t status_frag);
- uint32_t (*hal_txmon_status_get_num_users)(void *tx_tlv_hdr,
- uint8_t *num_users);
- void (*hal_txmon_get_word_mask)(void *wmask);
- #endif /* WLAN_PKT_CAPTURE_TX_2_0 */
- QDF_STATUS (*hal_reo_shared_qaddr_setup)(hal_soc_handle_t hal_soc_hdl,
- struct reo_queue_ref_table
- *reo_qref);
- void (*hal_reo_shared_qaddr_init)(hal_soc_handle_t hal_soc_hdl,
- int qref_reset);
- void (*hal_reo_shared_qaddr_detach)(hal_soc_handle_t hal_soc_hdl);
- void (*hal_reo_shared_qaddr_write)(hal_soc_handle_t hal_soc_hdl,
- uint16_t peer_id,
- int tid,
- qdf_dma_addr_t hw_qdesc_paddr);
- #ifdef WLAN_FEATURE_MARK_FIRST_WAKEUP_PACKET
- uint8_t (*hal_get_first_wow_wakeup_packet)(uint8_t *buf);
- #endif
- void (*hal_reo_shared_qaddr_cache_clear)(hal_soc_handle_t hal_soc_hdl);
- uint32_t (*hal_rx_tlv_l3_type_get)(uint8_t *buf);
- void (*hal_tx_vdev_mismatch_routing_set)(hal_soc_handle_t hal_soc_hdl,
- enum hal_tx_vdev_mismatch_notify config);
- void (*hal_tx_mcast_mlo_reinject_routing_set)(
- hal_soc_handle_t hal_soc_hdl,
- enum hal_tx_mcast_mlo_reinject_notify config);
- void (*hal_cookie_conversion_reg_cfg_be)(hal_soc_handle_t hal_soc_hdl,
- struct hal_hw_cc_config
- *cc_cfg);
- void (*hal_tx_populate_bank_register)(hal_soc_handle_t hal_soc_hdl,
- union hal_tx_bank_config *config,
- uint8_t bank_id);
- void (*hal_tx_vdev_mcast_ctrl_set)(hal_soc_handle_t hal_soc_hdl,
- uint8_t vdev_id,
- uint8_t mcast_ctrl_val);
- void (*hal_get_tsf_time)(hal_soc_handle_t hal_soc_hdl, uint32_t tsf_id,
- uint32_t mac_id, uint64_t *tsf,
- uint64_t *tsf_sync_soc_time);
- void (*hal_get_tsf2_scratch_reg)(hal_soc_handle_t hal_soc_hdl,
- uint8_t mac_id, uint64_t *value);
- void (*hal_get_tqm_scratch_reg)(hal_soc_handle_t hal_soc_hdl,
- uint64_t *value);
- #ifdef FEATURE_DIRECT_LINK
- QDF_STATUS (*hal_srng_set_msi_config)(hal_ring_handle_t ring_hdl,
- void *ring_params);
- #endif
- void (*hal_tx_ring_halt_set)(hal_soc_handle_t hal_soc_hdl);
- void (*hal_tx_ring_halt_reset)(hal_soc_handle_t hal_soc_hdl);
- bool (*hal_tx_ring_halt_poll)(hal_soc_handle_t hal_soc_hdl);
- uint32_t (*hal_tx_get_num_ppe_vp_search_idx_tbl_entries)(
- hal_soc_handle_t hal_soc_hdl);
- uint32_t (*hal_tx_ring_halt_get)(hal_soc_handle_t hal_soc_hdl);
- bool (*hal_rx_en_mcast_fp_data_filter)(void);
- void (*hal_rx_parse_eht_sig_hdr)(struct hal_soc *hal_soc,
- uint8_t *tlv,
- void *ppdu_info_handle);
- };
- /**
- * struct hal_soc_stats - Hal layer stats
- * @reg_write_fail: number of failed register writes
- * @wstats: delayed register write stats
- * @shadow_reg_write_fail: shadow reg write failure stats
- * @shadow_reg_write_succ: shadow reg write success stats
- *
- * This structure holds all the statistics at HAL layer.
- */
- struct hal_soc_stats {
- uint32_t reg_write_fail;
- #if defined(FEATURE_HAL_DELAYED_REG_WRITE)
- struct hal_reg_write_soc_stats wstats;
- #endif
- #ifdef GENERIC_SHADOW_REGISTER_ACCESS_ENABLE
- uint32_t shadow_reg_write_fail;
- uint32_t shadow_reg_write_succ;
- #endif
- };
- #ifdef ENABLE_HAL_REG_WR_HISTORY
- /* The history size should always be a power of 2 */
- #define HAL_REG_WRITE_HIST_SIZE 8
- /**
- * struct hal_reg_write_fail_entry - Record of
- * register write which failed.
- * @timestamp: timestamp of reg write failure
- * @reg_offset: offset of register where the write failed
- * @write_val: the value which was to be written
- * @read_val: the value read back from the register after write
- */
- struct hal_reg_write_fail_entry {
- uint64_t timestamp;
- uint32_t reg_offset;
- uint32_t write_val;
- uint32_t read_val;
- };
- /**
- * struct hal_reg_write_fail_history - Hal layer history
- * of all the register write failures.
- * @index: index to add the new record
- * @record: array of all the records in history
- *
- * This structure holds the history of register write
- * failures at HAL layer.
- */
- struct hal_reg_write_fail_history {
- qdf_atomic_t index;
- struct hal_reg_write_fail_entry record[HAL_REG_WRITE_HIST_SIZE];
- };
- #endif
- /**
- * union hal_shadow_reg_cfg - Shadow register config
- * @addr: Place holder where shadow address is saved
- * @v2: shadow config v2 format
- * @v3: shadow config v3 format
- */
- union hal_shadow_reg_cfg {
- uint32_t addr;
- struct pld_shadow_reg_v2_cfg v2;
- #ifdef CONFIG_SHADOW_V3
- struct pld_shadow_reg_v3_cfg v3;
- #endif
- };
- #ifdef HAL_RECORD_SUSPEND_WRITE
- #define HAL_SUSPEND_WRITE_HISTORY_MAX 256
- struct hal_suspend_write_record {
- uint64_t ts;
- uint8_t ring_id;
- uit32_t value;
- uint32_t direct_wcount;
- };
- struct hal_suspend_write_history {
- qdf_atomic_t index;
- struct hal_suspend_write_record record[HAL_SUSPEND_WRITE_HISTORY_MAX];
- };
- #endif
- /**
- * struct hal_soc - HAL context to be used to access SRNG APIs
- * (currently used by data path and
- * transport (CE) modules)
- * @hif_handle: HIF handle to access HW registers
- * @qdf_dev: QDF device handle
- * @dev_base_addr: Device base address
- * @dev_base_addr_ce: Device base address for ce - qca5018 target
- * @dev_base_addr_cmem: Device base address for CMEM
- * @dev_base_addr_pmm: Device base address for PMM
- * @srng_list: HAL internal state for all SRNG rings
- * @shadow_rdptr_mem_vaddr: Remote pointer memory for HW/FW updates (virtual)
- * @shadow_rdptr_mem_paddr: Remote pointer memory for HW/FW updates (physical)
- * @shadow_wrptr_mem_vaddr: Shared memory for ring pointer updates from host
- * to FW (virtual)
- * @shadow_wrptr_mem_paddr: Shared memory for ring pointer updates from host
- * to FW (physical)
- * @reo_res_bitmap: REO blocking resource index
- * @index:
- * @target_type:
- * @version:
- * @shadow_config: shadow register configuration
- * @num_shadow_registers_configured:
- * @use_register_windowing:
- * @register_window:
- * @register_access_lock:
- * @static_window_map: Static window map configuration for multiple window write
- * @hw_srng_table: srng table
- * @hal_hw_reg_offset:
- * @ops: TXRX operations
- * @init_phase: Indicate srngs initialization
- * @stats: Hal level stats
- * @reg_wr_fail_hist: write failure history
- * @reg_write_queue: queue(array) to hold register writes
- * @reg_write_work: delayed work to be queued into workqueue
- * @reg_write_wq: workqueue for delayed register writes
- * @write_idx: write index used by caller to enqueue delayed work
- * @read_idx: read index used by worker thread to dequeue/write registers
- * @active_work_cnt:
- * @list_shadow_reg_config: array of generic regs mapped to
- * shadow regs
- * @num_generic_shadow_regs_configured: number of generic regs
- * mapped to shadow regs
- * @dmac_cmn_src_rxbuf_ring: flag to indicate cmn dmac rings in beryllium
- * @reo_qref: Reo queue ref table items
- */
- struct hal_soc {
- struct hif_opaque_softc *hif_handle;
- qdf_device_t qdf_dev;
- void *dev_base_addr;
- void *dev_base_addr_ce;
- void *dev_base_addr_cmem;
- void *dev_base_addr_pmm;
- struct hal_srng srng_list[HAL_SRNG_ID_MAX];
- uint32_t *shadow_rdptr_mem_vaddr;
- qdf_dma_addr_t shadow_rdptr_mem_paddr;
- uint32_t *shadow_wrptr_mem_vaddr;
- qdf_dma_addr_t shadow_wrptr_mem_paddr;
- uint8_t reo_res_bitmap;
- uint8_t index;
- uint32_t target_type;
- uint32_t version;
- union hal_shadow_reg_cfg shadow_config[MAX_SHADOW_REGISTERS];
- int num_shadow_registers_configured;
- bool use_register_windowing;
- uint32_t register_window;
- qdf_spinlock_t register_access_lock;
- bool static_window_map;
- struct hal_hw_srng_config *hw_srng_table;
- int32_t hal_hw_reg_offset[SRNG_REGISTER_MAX];
- struct hal_hw_txrx_ops *ops;
- bool init_phase;
- struct hal_soc_stats stats;
- #ifdef ENABLE_HAL_REG_WR_HISTORY
- struct hal_reg_write_fail_history *reg_wr_fail_hist;
- #endif
- #ifdef FEATURE_HAL_DELAYED_REG_WRITE
- struct hal_reg_write_q_elem *reg_write_queue;
- qdf_work_t reg_write_work;
- qdf_workqueue_t *reg_write_wq;
- qdf_atomic_t write_idx;
- uint32_t read_idx;
- #endif /*FEATURE_HAL_DELAYED_REG_WRITE */
- qdf_atomic_t active_work_cnt;
- #ifdef GENERIC_SHADOW_REGISTER_ACCESS_ENABLE
- struct shadow_reg_config
- list_shadow_reg_config[MAX_GENERIC_SHADOW_REG];
- int num_generic_shadow_regs_configured;
- #endif
- bool dmac_cmn_src_rxbuf_ring;
- struct reo_queue_ref_table reo_qref;
- };
- #if defined(FEATURE_HAL_DELAYED_REG_WRITE)
- /**
- * hal_delayed_reg_write() - delayed register write
- * @hal_soc: HAL soc handle
- * @srng: hal srng
- * @addr: iomem address
- * @value: value to be written
- *
- * Return: none
- */
- void hal_delayed_reg_write(struct hal_soc *hal_soc,
- struct hal_srng *srng,
- void __iomem *addr,
- uint32_t value);
- #endif
- void hal_qca6750_attach(struct hal_soc *hal_soc);
- void hal_qca6490_attach(struct hal_soc *hal_soc);
- void hal_qca6390_attach(struct hal_soc *hal_soc);
- void hal_qca6290_attach(struct hal_soc *hal_soc);
- void hal_qca8074_attach(struct hal_soc *hal_soc);
- /**
- * hal_kiwi_attach() - Attach kiwi target specific hal_soc ops,
- * offset and srng table
- * @hal_soc: HAL soc
- */
- void hal_kiwi_attach(struct hal_soc *hal_soc);
- void hal_qcn9224v2_attach(struct hal_soc *hal_soc);
- void hal_wcn6450_attach(struct hal_soc *hal_soc);
- /**
- * hal_soc_to_hal_soc_handle() - API to convert hal_soc to opaque
- * hal_soc_handle_t type
- * @hal_soc: hal_soc type
- *
- * Return: hal_soc_handle_t type
- */
- static inline
- hal_soc_handle_t hal_soc_to_hal_soc_handle(struct hal_soc *hal_soc)
- {
- return (hal_soc_handle_t)hal_soc;
- }
- /**
- * hal_srng_to_hal_ring_handle() - API to convert hal_srng to opaque
- * hal_ring handle_t type
- * @hal_srng: hal_srng type
- *
- * Return: hal_ring_handle_t type
- */
- static inline
- hal_ring_handle_t hal_srng_to_hal_ring_handle(struct hal_srng *hal_srng)
- {
- return (hal_ring_handle_t)hal_srng;
- }
- /**
- * hal_ring_handle_to_hal_srng() - API to convert hal_ring_handle_t to hal_srng
- * @hal_ring: hal_ring_handle_t type
- *
- * Return: hal_srng pointer type
- */
- static inline
- struct hal_srng *hal_ring_handle_to_hal_srng(hal_ring_handle_t hal_ring)
- {
- return (struct hal_srng *)hal_ring;
- }
- /* Size of REO queue reference table in Host
- * 2k peers * 17 tids * 8bytes(rx_reo_queue_reference)
- * = 278528 bytes
- */
- #define REO_QUEUE_REF_NON_ML_TABLE_SIZE 278528
- /* Calculated based on 512 MLO peers */
- #define REO_QUEUE_REF_ML_TABLE_SIZE 69632
- #define HAL_ML_PEER_ID_START 0x2000
- #define HAL_PEER_ID_IS_MLO(peer_id) ((peer_id) & HAL_ML_PEER_ID_START)
- /*
- * REO2PPE destination indication
- */
- #define REO2PPE_DST_IND 6
- #define REO2PPE_DST_RING 11
- #define REO2PPE_RULE_FAIL_FB 0x2000
- /**
- * enum hal_pkt_type - Type of packet type reported by HW
- * @HAL_DOT11A: 802.11a PPDU type
- * @HAL_DOT11B: 802.11b PPDU type
- * @HAL_DOT11N_MM: 802.11n Mixed Mode PPDU type
- * @HAL_DOT11AC: 802.11ac PPDU type
- * @HAL_DOT11AX: 802.11ax PPDU type
- * @HAL_DOT11BA: 802.11ba (WUR) PPDU type
- * @HAL_DOT11BE: 802.11be PPDU type
- * @HAL_DOT11AZ: 802.11az (ranging) PPDU type
- * @HAL_DOT11N_GF: 802.11n Green Field PPDU type
- * @HAL_DOT11_MAX: Maximum enumeration
- *
- * Enum indicating the packet type reported by HW in rx_pkt_tlvs (RX data)
- * or WBM2SW ring entry's descriptor (TX data completion)
- */
- enum hal_pkt_type {
- HAL_DOT11A = 0,
- HAL_DOT11B = 1,
- HAL_DOT11N_MM = 2,
- HAL_DOT11AC = 3,
- HAL_DOT11AX = 4,
- HAL_DOT11BA = 5,
- HAL_DOT11BE = 6,
- HAL_DOT11AZ = 7,
- HAL_DOT11N_GF = 8,
- HAL_DOT11_MAX,
- };
- #endif /* _HAL_INTERNAL_H_ */
|