hal_internal.h 55 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2024 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #ifndef _HAL_INTERNAL_H_
  20. #define _HAL_INTERNAL_H_
  21. #include "qdf_types.h"
  22. #include "qdf_atomic.h"
  23. #include "qdf_lock.h"
  24. #include "qdf_mem.h"
  25. #include "qdf_nbuf.h"
  26. #include "pld_common.h"
  27. #if defined(FEATURE_HAL_DELAYED_REG_WRITE)
  28. #include "qdf_defer.h"
  29. #include "qdf_timer.h"
  30. #endif
  31. #define hal_alert(params...) QDF_TRACE_FATAL(QDF_MODULE_ID_HAL, params)
  32. #define hal_err(params...) QDF_TRACE_ERROR(QDF_MODULE_ID_HAL, params)
  33. #define hal_warn(params...) QDF_TRACE_WARN(QDF_MODULE_ID_HAL, params)
  34. #define hal_info(params...) \
  35. __QDF_TRACE_FL(QDF_TRACE_LEVEL_INFO_HIGH, QDF_MODULE_ID_HAL, ## params)
  36. #define hal_debug(params...) QDF_TRACE_DEBUG(QDF_MODULE_ID_HAL, params)
  37. #define hal_alert_rl(params...) QDF_TRACE_FATAL_RL(QDF_MODULE_ID_HAL, params)
  38. #define hal_err_rl(params...) QDF_TRACE_ERROR_RL(QDF_MODULE_ID_HAL, params)
  39. #define hal_warn_rl(params...) QDF_TRACE_WARN_RL(QDF_MODULE_ID_HAL, params)
  40. #define hal_info_rl(params...) QDF_TRACE_INFO_RL(QDF_MODULE_ID_HAL, params)
  41. #define hal_debug_rl(params...) QDF_TRACE_DEBUG_RL(QDF_MODULE_ID_HAL, params)
  42. #ifdef ENABLE_VERBOSE_DEBUG
  43. extern bool is_hal_verbose_debug_enabled;
  44. #define hal_verbose_debug(params...) \
  45. if (unlikely(is_hal_verbose_debug_enabled)) \
  46. do {\
  47. QDF_TRACE_DEBUG(QDF_MODULE_ID_HAL, params); \
  48. } while (0)
  49. #define hal_verbose_hex_dump(params...) \
  50. if (unlikely(is_hal_verbose_debug_enabled)) \
  51. do {\
  52. QDF_TRACE_HEX_DUMP(QDF_MODULE_ID_HAL, \
  53. QDF_TRACE_LEVEL_DEBUG, \
  54. params); \
  55. } while (0)
  56. #else
  57. #define hal_verbose_debug(params...) QDF_TRACE_DEBUG(QDF_MODULE_ID_HAL, params)
  58. #define hal_verbose_hex_dump(params...) \
  59. QDF_TRACE_HEX_DUMP(QDF_MODULE_ID_HAL, QDF_TRACE_LEVEL_DEBUG, \
  60. params)
  61. #endif
  62. /*
  63. * Given the offset of a field in bytes, returns uint8_t *
  64. */
  65. #define _OFFSET_TO_BYTE_PTR(_ptr, _off_in_bytes) \
  66. (((uint8_t *)(_ptr)) + (_off_in_bytes))
  67. /*
  68. * Given the offset of a field in bytes, returns uint32_t *
  69. */
  70. #define _OFFSET_TO_WORD_PTR(_ptr, _off_in_bytes) \
  71. (((uint32_t *)(_ptr)) + ((_off_in_bytes) >> 2))
  72. /*
  73. * Given the offset of a field in bytes, returns uint64_t *
  74. */
  75. #define _OFFSET_TO_QWORD_PTR(_ptr, _off_in_bytes) \
  76. (((uint64_t *)(_ptr)) + ((_off_in_bytes) >> 3))
  77. #define _HAL_MS(_word, _mask, _shift) \
  78. (((_word) & (_mask)) >> (_shift))
  79. /*
  80. * Get number of QWORDS possible for num.
  81. * Its the caller's duty to make sure num is a multiple of QWORD (8)
  82. */
  83. #define HAL_GET_NUM_QWORDS(num) ((num) >> 3)
  84. /*
  85. * Get number of DWORDS possible for num.
  86. * Its the caller's duty to make sure num is a multiple of DWORD (8)
  87. */
  88. #define HAL_GET_NUM_DWORDS(num) ((num) >> 2)
  89. struct hal_hw_cc_config {
  90. uint32_t lut_base_addr_31_0;
  91. uint32_t cc_global_en:1,
  92. page_4k_align:1,
  93. cookie_offset_msb:5,
  94. cookie_page_msb:5,
  95. lut_base_addr_39_32:8,
  96. wbm2sw6_cc_en:1,
  97. wbm2sw5_cc_en:1,
  98. wbm2sw4_cc_en:1,
  99. wbm2sw3_cc_en:1,
  100. wbm2sw2_cc_en:1,
  101. wbm2sw1_cc_en:1,
  102. wbm2sw0_cc_en:1,
  103. wbm2fw_cc_en:1,
  104. error_path_cookie_conv_en:1,
  105. release_path_cookie_conv_en:1,
  106. reserved:2;
  107. };
  108. struct hal_soc_handle;
  109. /*
  110. * typedef hal_soc_handle_t - opaque handle for DP HAL soc
  111. */
  112. typedef struct hal_soc_handle *hal_soc_handle_t;
  113. struct hal_ring_desc;
  114. /*
  115. * typedef hal_ring_desc_t - opaque handle for DP ring descriptor
  116. */
  117. typedef struct hal_ring_desc *hal_ring_desc_t;
  118. struct hal_link_desc;
  119. /*
  120. * typedef hal_link_desc_t - opaque handle for DP link descriptor
  121. */
  122. typedef struct hal_link_desc *hal_link_desc_t;
  123. struct hal_rxdma_desc;
  124. /*
  125. * typedef hal_rxdma_desc_t - opaque handle for DP rxdma dst ring descriptor
  126. */
  127. typedef struct hal_rxdma_desc *hal_rxdma_desc_t;
  128. struct hal_buff_addrinfo;
  129. /*
  130. * typedef hal_buff_addrinfo_t - opaque handle for DP buffer address info
  131. */
  132. typedef struct hal_buff_addrinfo *hal_buff_addrinfo_t;
  133. struct hal_rx_mon_desc_info;
  134. /*
  135. * typedef hal_rx_mon_desc_info_t - opaque handle for sw monitor ring desc info
  136. */
  137. typedef struct hal_rx_mon_desc_info *hal_rx_mon_desc_info_t;
  138. struct hal_buf_info;
  139. /*
  140. * typedef hal_buf_info_t - opaque handle for HAL buffer info
  141. */
  142. typedef struct hal_buf_info *hal_buf_info_t;
  143. struct rx_msdu_desc_info;
  144. /*
  145. * typedef rx_msdu_desc_info_t - opaque handle for rx MSDU descriptor info
  146. */
  147. typedef struct rx_msdu_desc_info *rx_msdu_desc_info_t;
  148. /*
  149. * Opaque handler for PPE VP config.
  150. */
  151. union hal_tx_ppe_vp_config;
  152. union hal_tx_cmn_config_ppe;
  153. union hal_tx_bank_config;
  154. union hal_tx_ppe_idx_map_config;
  155. #ifndef WLAN_SOFTUMAC_SUPPORT
  156. /* TBD: This should be movded to shared HW header file */
  157. enum hal_srng_ring_id {
  158. /* UMAC rings */
  159. HAL_SRNG_REO2SW0 = 0,
  160. HAL_SRNG_REO2SW1 = 1,
  161. HAL_SRNG_REO2SW2 = 2,
  162. HAL_SRNG_REO2SW3 = 3,
  163. HAL_SRNG_REO2SW4 = 4,
  164. HAL_SRNG_REO2SW5 = 5,
  165. HAL_SRNG_REO2SW6 = 6,
  166. HAL_SRNG_REO2SW7 = 7,
  167. HAL_SRNG_REO2SW8 = 8,
  168. HAL_SRNG_REO2TCL = 9,
  169. HAL_SRNG_REO2PPE = 10,
  170. /* 11-15 unused */
  171. HAL_SRNG_SW2REO = 16,
  172. HAL_SRNG_SW2REO1 = 17,
  173. HAL_SRNG_SW2REO2 = 18,
  174. HAL_SRNG_SW2REO3 = 19,
  175. HAL_SRNG_REO_CMD = 20,
  176. HAL_SRNG_REO_STATUS = 21,
  177. /* 22-23 unused */
  178. HAL_SRNG_SW2TCL1 = 24,
  179. HAL_SRNG_SW2TCL2 = 25,
  180. HAL_SRNG_SW2TCL3 = 26,
  181. HAL_SRNG_SW2TCL4 = 27,
  182. HAL_SRNG_SW2TCL5 = 28,
  183. HAL_SRNG_SW2TCL6 = 29,
  184. HAL_SRNG_PPE2TCL1 = 30,
  185. /* 31-39 unused */
  186. HAL_SRNG_SW2TCL_CMD = 40,
  187. HAL_SRNG_TCL_STATUS = 41,
  188. HAL_SRNG_SW2TCL_CREDIT = 42,
  189. /* 43-63 unused */
  190. HAL_SRNG_CE_0_SRC = 64,
  191. HAL_SRNG_CE_1_SRC = 65,
  192. HAL_SRNG_CE_2_SRC = 66,
  193. HAL_SRNG_CE_3_SRC = 67,
  194. HAL_SRNG_CE_4_SRC = 68,
  195. HAL_SRNG_CE_5_SRC = 69,
  196. HAL_SRNG_CE_6_SRC = 70,
  197. HAL_SRNG_CE_7_SRC = 71,
  198. HAL_SRNG_CE_8_SRC = 72,
  199. HAL_SRNG_CE_9_SRC = 73,
  200. HAL_SRNG_CE_10_SRC = 74,
  201. HAL_SRNG_CE_11_SRC = 75,
  202. HAL_SRNG_CE_12_SRC = 76,
  203. HAL_SRNG_CE_13_SRC = 77,
  204. HAL_SRNG_CE_14_SRC = 78,
  205. HAL_SRNG_CE_15_SRC = 79,
  206. /* 80 */
  207. HAL_SRNG_CE_0_DST = 81,
  208. HAL_SRNG_CE_1_DST = 82,
  209. HAL_SRNG_CE_2_DST = 83,
  210. HAL_SRNG_CE_3_DST = 84,
  211. HAL_SRNG_CE_4_DST = 85,
  212. HAL_SRNG_CE_5_DST = 86,
  213. HAL_SRNG_CE_6_DST = 87,
  214. HAL_SRNG_CE_7_DST = 89,
  215. HAL_SRNG_CE_8_DST = 90,
  216. HAL_SRNG_CE_9_DST = 91,
  217. HAL_SRNG_CE_10_DST = 92,
  218. HAL_SRNG_CE_11_DST = 93,
  219. HAL_SRNG_CE_12_DST = 94,
  220. HAL_SRNG_CE_13_DST = 95,
  221. HAL_SRNG_CE_14_DST = 96,
  222. HAL_SRNG_CE_15_DST = 97,
  223. /* 98-99 unused */
  224. HAL_SRNG_CE_0_DST_STATUS = 100,
  225. HAL_SRNG_CE_1_DST_STATUS = 101,
  226. HAL_SRNG_CE_2_DST_STATUS = 102,
  227. HAL_SRNG_CE_3_DST_STATUS = 103,
  228. HAL_SRNG_CE_4_DST_STATUS = 104,
  229. HAL_SRNG_CE_5_DST_STATUS = 105,
  230. HAL_SRNG_CE_6_DST_STATUS = 106,
  231. HAL_SRNG_CE_7_DST_STATUS = 107,
  232. HAL_SRNG_CE_8_DST_STATUS = 108,
  233. HAL_SRNG_CE_9_DST_STATUS = 109,
  234. HAL_SRNG_CE_10_DST_STATUS = 110,
  235. HAL_SRNG_CE_11_DST_STATUS = 111,
  236. HAL_SRNG_CE_12_DST_STATUS = 112,
  237. HAL_SRNG_CE_13_DST_STATUS = 113,
  238. HAL_SRNG_CE_14_DST_STATUS = 114,
  239. HAL_SRNG_CE_15_DST_STATUS = 115,
  240. /* 116-119 unused */
  241. HAL_SRNG_WBM_IDLE_LINK = 120,
  242. HAL_SRNG_WBM_SW_RELEASE = 121,
  243. HAL_SRNG_WBM_SW1_RELEASE = 122,
  244. HAL_SRNG_WBM_PPE_RELEASE = 123,
  245. /* 124-127 unused */
  246. HAL_SRNG_WBM2SW0_RELEASE = 128,
  247. HAL_SRNG_WBM2SW1_RELEASE = 129,
  248. HAL_SRNG_WBM2SW2_RELEASE = 130,
  249. HAL_SRNG_WBM2SW3_RELEASE = 131,
  250. HAL_SRNG_WBM2SW4_RELEASE = 132,
  251. HAL_SRNG_WBM2SW5_RELEASE = 133,
  252. HAL_SRNG_WBM2SW6_RELEASE = 134,
  253. HAL_SRNG_WBM_ERROR_RELEASE = 135,
  254. /* 136-158 unused */
  255. HAL_SRNG_UMAC_ID_END = 159,
  256. /* Common DMAC rings shared by all LMACs */
  257. HAL_SRNG_SW2RXDMA_BUF0 = 160,
  258. HAL_SRNG_SW2RXDMA_BUF1 = 161,
  259. HAL_SRNG_SW2RXDMA_BUF2 = 162,
  260. /* 163-167 unused */
  261. HAL_SRNG_SW2RXMON_BUF0 = 168,
  262. /* 169-175 unused */
  263. /* 177-183 unused */
  264. HAL_SRNG_DMAC_CMN_ID_END = 183,
  265. /* LMAC rings - The following set will be replicated for each LMAC */
  266. HAL_SRNG_LMAC1_ID_START = 184,
  267. HAL_SRNG_WMAC1_SW2RXDMA0_BUF0 = HAL_SRNG_LMAC1_ID_START,
  268. HAL_SRNG_WMAC1_SW2RXDMA1_BUF,
  269. #ifdef IPA_OFFLOAD
  270. HAL_SRNG_WMAC1_SW2RXDMA0_BUF1,
  271. #ifdef IPA_WDI3_VLAN_SUPPORT
  272. HAL_SRNG_WMAC1_SW2RXDMA0_BUF2,
  273. #endif
  274. #endif
  275. #ifdef FEATURE_DIRECT_LINK
  276. HAL_SRNG_WMAC1_RX_DIRECT_LINK_SW_REFILL_RING,
  277. #endif
  278. HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  279. HAL_SRNG_WMAC1_SW2RXDMA0_STATBUF,
  280. HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  281. HAL_SRNG_WMAC1_RXDMA2SW0,
  282. HAL_SRNG_WMAC1_RXDMA2SW1,
  283. HAL_SRNG_WMAC1_RXMON2SW0 = HAL_SRNG_WMAC1_RXDMA2SW1,
  284. HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  285. #ifdef WLAN_FEATURE_CIF_CFR
  286. HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  287. HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  288. HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING1,
  289. HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING2,
  290. #else
  291. HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  292. HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING1,
  293. HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING2,
  294. #endif
  295. HAL_SRNG_WMAC1_TXMON2SW0,
  296. HAL_SRNG_SW2TXMON_BUF0,
  297. HAL_SRNG_LMAC1_ID_END = (HAL_SRNG_SW2TXMON_BUF0 + 2),
  298. };
  299. #else
  300. /* lmac rings are remains same for evros */
  301. enum hal_srng_ring_id {
  302. HAL_SRNG_LMAC1_ID_START,
  303. HAL_SRNG_WMAC1_SW2RXDMA0_BUF0 = HAL_SRNG_LMAC1_ID_START,
  304. HAL_SRNG_WMAC1_SW2RXDMA1_BUF,
  305. #ifdef IPA_OFFLOAD
  306. HAL_SRNG_WMAC1_SW2RXDMA0_BUF1,
  307. #ifdef IPA_WDI3_VLAN_SUPPORT
  308. HAL_SRNG_WMAC1_SW2RXDMA0_BUF2,
  309. #endif
  310. #endif
  311. #ifdef FEATURE_DIRECT_LINK
  312. HAL_SRNG_WMAC1_RX_DIRECT_LINK_SW_REFILL_RING,
  313. #endif
  314. HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  315. HAL_SRNG_WMAC1_SW2RXDMA0_STATBUF,
  316. HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  317. HAL_SRNG_WMAC1_RXDMA2SW0,
  318. HAL_SRNG_WMAC1_RXDMA2SW1,
  319. HAL_SRNG_WMAC1_RXMON2SW0 = HAL_SRNG_WMAC1_RXDMA2SW1,
  320. HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  321. #ifdef WLAN_FEATURE_CIF_CFR
  322. HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  323. HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  324. HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING1,
  325. #else
  326. HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  327. HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING1,
  328. #endif
  329. HAL_SRNG_WMAC1_TXMON2SW0,
  330. HAL_SRNG_SW2TXMON_BUF0,
  331. HAL_SRNG_WMAC1_SW2RXDMA_LINK_RING = HAL_SRNG_SW2TXMON_BUF0 + 2,
  332. HAL_SRNG_LMAC1_ID_END = HAL_SRNG_WMAC1_SW2RXDMA_LINK_RING,
  333. };
  334. #define HAL_SRNG_DMAC_CMN_ID_END 0
  335. #define HAL_SRNG_WBM_IDLE_LINK 120
  336. #endif
  337. #define HAL_RXDMA_MAX_RING_SIZE 0xFFFF
  338. #define HAL_MAX_LMACS 3
  339. #define HAL_MAX_RINGS_PER_LMAC (HAL_SRNG_LMAC1_ID_END - HAL_SRNG_LMAC1_ID_START)
  340. #define HAL_MAX_LMAC_RINGS (HAL_MAX_LMACS * HAL_MAX_RINGS_PER_LMAC)
  341. #define HAL_SRNG_ID_MAX (HAL_SRNG_DMAC_CMN_ID_END + HAL_MAX_LMAC_RINGS)
  342. /* SRNG type to be passed in APIs hal_srng_get_entrysize and hal_srng_setup */
  343. enum hal_ring_type {
  344. REO_DST = 0,
  345. REO_EXCEPTION = 1,
  346. REO_REINJECT = 2,
  347. REO_CMD = 3,
  348. REO_STATUS = 4,
  349. TCL_DATA = 5,
  350. TCL_CMD_CREDIT = 6,
  351. TCL_STATUS = 7,
  352. CE_SRC = 8,
  353. CE_DST = 9,
  354. CE_DST_STATUS = 10,
  355. WBM_IDLE_LINK = 11,
  356. SW2WBM_RELEASE = 12,
  357. WBM2SW_RELEASE = 13,
  358. RXDMA_BUF = 14,
  359. RXDMA_DST = 15,
  360. RXDMA_MONITOR_BUF = 16,
  361. RXDMA_MONITOR_STATUS = 17,
  362. RXDMA_MONITOR_DST = 18,
  363. RXDMA_MONITOR_DESC = 19,
  364. DIR_BUF_RX_DMA_SRC = 20,
  365. #ifdef WLAN_FEATURE_CIF_CFR
  366. WIFI_POS_SRC,
  367. #endif
  368. REO2PPE,
  369. PPE2TCL,
  370. PPE_RELEASE,
  371. TX_MONITOR_BUF,
  372. TX_MONITOR_DST,
  373. SW2RXDMA_NEW,
  374. SW2RXDMA_LINK_RELEASE,
  375. MAX_RING_TYPES
  376. };
  377. enum SRNG_REGISTERS {
  378. DST_HP = 0,
  379. DST_TP,
  380. DST_ID,
  381. DST_MISC,
  382. DST_HP_ADDR_LSB,
  383. DST_HP_ADDR_MSB,
  384. DST_MSI1_BASE_LSB,
  385. DST_MSI1_BASE_MSB,
  386. DST_MSI1_DATA,
  387. DST_MISC_1,
  388. #ifdef CONFIG_BERYLLIUM
  389. DST_MSI2_BASE_LSB,
  390. DST_MSI2_BASE_MSB,
  391. DST_MSI2_DATA,
  392. #endif
  393. DST_BASE_LSB,
  394. DST_BASE_MSB,
  395. DST_PRODUCER_INT_SETUP,
  396. #ifdef CONFIG_BERYLLIUM
  397. DST_PRODUCER_INT2_SETUP,
  398. #endif
  399. SRC_HP,
  400. SRC_TP,
  401. SRC_ID,
  402. SRC_MISC,
  403. SRC_TP_ADDR_LSB,
  404. SRC_TP_ADDR_MSB,
  405. SRC_MSI1_BASE_LSB,
  406. SRC_MSI1_BASE_MSB,
  407. SRC_MSI1_DATA,
  408. SRC_BASE_LSB,
  409. SRC_BASE_MSB,
  410. SRC_CONSUMER_INT_SETUP_IX0,
  411. SRC_CONSUMER_INT_SETUP_IX1,
  412. #ifdef DP_UMAC_HW_RESET_SUPPORT
  413. SRC_CONSUMER_PREFETCH_TIMER,
  414. #endif
  415. SRNG_REGISTER_MAX,
  416. };
  417. enum hal_srng_dir {
  418. HAL_SRNG_SRC_RING,
  419. HAL_SRNG_DST_RING
  420. };
  421. /**
  422. * enum hal_reo_remap_reg - REO remap registers
  423. * @HAL_REO_REMAP_REG_IX0: reo remap reg IX0
  424. * @HAL_REO_REMAP_REG_IX1: reo remap reg IX1
  425. * @HAL_REO_REMAP_REG_IX2: reo remap reg IX2
  426. * @HAL_REO_REMAP_REG_IX3: reo remap reg IX3
  427. */
  428. enum hal_reo_remap_reg {
  429. HAL_REO_REMAP_REG_IX0,
  430. HAL_REO_REMAP_REG_IX1,
  431. HAL_REO_REMAP_REG_IX2,
  432. HAL_REO_REMAP_REG_IX3
  433. };
  434. /* Lock wrappers for SRNG */
  435. #define hal_srng_lock_t qdf_spinlock_t
  436. #define SRNG_LOCK_INIT(_lock) qdf_spinlock_create(_lock)
  437. #define SRNG_LOCK(_lock) qdf_spin_lock_bh(_lock)
  438. #define SRNG_TRY_LOCK(_lock) qdf_spin_trylock_bh(_lock)
  439. #define SRNG_UNLOCK(_lock) qdf_spin_unlock_bh(_lock)
  440. #define SRNG_LOCK_DESTROY(_lock) qdf_spinlock_destroy(_lock)
  441. struct hal_soc;
  442. struct hal_ring_handle;
  443. /*
  444. * typedef hal_ring_handle_t - opaque handle for DP HAL SRNG
  445. */
  446. typedef struct hal_ring_handle *hal_ring_handle_t;
  447. #define MAX_SRNG_REG_GROUPS 2
  448. /* Hal Srng bit mask
  449. * HAL_SRNG_FLUSH_EVENT: SRNG HP TP flush in case of link down
  450. */
  451. #define HAL_SRNG_FLUSH_EVENT BIT(0)
  452. #if defined(FEATURE_HAL_DELAYED_REG_WRITE)
  453. /**
  454. * struct hal_reg_write_q_elem - delayed register write queue element
  455. * @srng: hal_srng queued for a delayed write
  456. * @addr: iomem address of the register
  457. * @enqueue_val: register value at the time of delayed write enqueue
  458. * @dequeue_val: register value at the time of delayed write dequeue
  459. * @valid: whether this entry is valid or not
  460. * @enqueue_time: enqueue time (qdf_log_timestamp)
  461. * @work_scheduled_time: work scheduled time (qdf_log_timestamp)
  462. * @dequeue_time: dequeue time (qdf_log_timestamp)
  463. * @cpu_id: record cpuid when schedule work
  464. * @ring_id: saved srng id
  465. */
  466. struct hal_reg_write_q_elem {
  467. struct hal_srng *srng;
  468. void __iomem *addr;
  469. uint32_t enqueue_val;
  470. uint32_t dequeue_val;
  471. uint8_t valid;
  472. qdf_time_t enqueue_time;
  473. qdf_time_t work_scheduled_time;
  474. qdf_time_t dequeue_time;
  475. int cpu_id;
  476. qdf_atomic_t ring_id;
  477. };
  478. /**
  479. * struct hal_reg_write_srng_stats - srng stats to keep track of register writes
  480. * @enqueues: writes enqueued to delayed work
  481. * @dequeues: writes dequeued from delayed work (not written yet)
  482. * @coalesces: writes not enqueued since srng is already queued up
  483. * @direct: writes not enqueued and written to register directly
  484. * @dequeue_delay: dequeue operation be delayed
  485. */
  486. struct hal_reg_write_srng_stats {
  487. uint32_t enqueues;
  488. uint32_t dequeues;
  489. uint32_t coalesces;
  490. uint32_t direct;
  491. uint32_t dequeue_delay;
  492. };
  493. /**
  494. * enum hal_reg_sched_delay - ENUM for write sched delay histogram
  495. * @REG_WRITE_SCHED_DELAY_SUB_100us: index for delay < 100us
  496. * @REG_WRITE_SCHED_DELAY_SUB_1000us: index for delay < 1000us
  497. * @REG_WRITE_SCHED_DELAY_SUB_5000us: index for delay < 5000us
  498. * @REG_WRITE_SCHED_DELAY_GT_5000us: index for delay >= 5000us
  499. * @REG_WRITE_SCHED_DELAY_HIST_MAX: Max value (nnsize of histogram array)
  500. */
  501. enum hal_reg_sched_delay {
  502. REG_WRITE_SCHED_DELAY_SUB_100us,
  503. REG_WRITE_SCHED_DELAY_SUB_1000us,
  504. REG_WRITE_SCHED_DELAY_SUB_5000us,
  505. REG_WRITE_SCHED_DELAY_GT_5000us,
  506. REG_WRITE_SCHED_DELAY_HIST_MAX,
  507. };
  508. /**
  509. * struct hal_reg_write_soc_stats - soc stats to keep track of register writes
  510. * @enqueues: writes enqueued to delayed work
  511. * @dequeues: writes dequeued from delayed work (not written yet)
  512. * @coalesces: writes not enqueued since srng is already queued up
  513. * @direct: writes not enqueud and writted to register directly
  514. * @prevent_l1_fails: prevent l1 API failed
  515. * @q_depth: current queue depth in delayed register write queue
  516. * @max_q_depth: maximum queue for delayed register write queue
  517. * @sched_delay: = kernel work sched delay + bus wakeup delay, histogram
  518. * @dequeue_delay: dequeue operation be delayed
  519. */
  520. struct hal_reg_write_soc_stats {
  521. qdf_atomic_t enqueues;
  522. uint32_t dequeues;
  523. qdf_atomic_t coalesces;
  524. qdf_atomic_t direct;
  525. uint32_t prevent_l1_fails;
  526. qdf_atomic_t q_depth;
  527. uint32_t max_q_depth;
  528. uint32_t sched_delay[REG_WRITE_SCHED_DELAY_HIST_MAX];
  529. uint32_t dequeue_delay;
  530. };
  531. #endif
  532. struct hal_offload_info {
  533. uint8_t lro_eligible;
  534. uint8_t tcp_proto;
  535. uint8_t tcp_pure_ack;
  536. uint8_t ipv6_proto;
  537. uint8_t tcp_offset;
  538. uint16_t tcp_csum;
  539. uint16_t tcp_win;
  540. uint32_t tcp_seq_num;
  541. uint32_t tcp_ack_num;
  542. uint32_t flow_id;
  543. };
  544. #ifdef WLAN_DP_SRNG_USAGE_WM_TRACKING
  545. /**
  546. * enum hal_srng_high_wm_bin - BIN for SRNG high watermark
  547. * @HAL_SRNG_HIGH_WM_BIN_BELOW_50_PERCENT: <50% SRNG entries used
  548. * @HAL_SRNG_HIGH_WM_BIN_50_to_60: 50-60% SRNG entries used
  549. * @HAL_SRNG_HIGH_WM_BIN_60_to_70: 60-70% SRNG entries used
  550. * @HAL_SRNG_HIGH_WM_BIN_70_to_80: 70-80% SRNG entries used
  551. * @HAL_SRNG_HIGH_WM_BIN_80_to_90: 80-90% SRNG entries used
  552. * @HAL_SRNG_HIGH_WM_BIN_90_to_100: 90-100% SRNG entries used
  553. * @HAL_SRNG_HIGH_WM_BIN_MAX: maximum enumeration
  554. */
  555. enum hal_srng_high_wm_bin {
  556. HAL_SRNG_HIGH_WM_BIN_BELOW_50_PERCENT,
  557. HAL_SRNG_HIGH_WM_BIN_50_to_60,
  558. HAL_SRNG_HIGH_WM_BIN_60_to_70,
  559. HAL_SRNG_HIGH_WM_BIN_70_to_80,
  560. HAL_SRNG_HIGH_WM_BIN_80_to_90,
  561. HAL_SRNG_HIGH_WM_BIN_90_to_100,
  562. HAL_SRNG_HIGH_WM_BIN_MAX,
  563. };
  564. /**
  565. * struct hal_srng_high_wm_info - SRNG usage high watermark info
  566. * @val: highest number of entries used in SRNG
  567. * @timestamp: Timestamp when the max num entries were in used for a SRNG
  568. * @bin_thresh: threshold for each bins
  569. * @bins: Bins for srng usage
  570. */
  571. struct hal_srng_high_wm_info {
  572. uint32_t val;
  573. uint64_t timestamp;
  574. uint32_t bin_thresh[HAL_SRNG_HIGH_WM_BIN_MAX];
  575. uint32_t bins[HAL_SRNG_HIGH_WM_BIN_MAX];
  576. };
  577. #endif
  578. #define DEFAULT_TSF_ID 1
  579. /**
  580. * enum hal_scratch_reg_enum - Enum to indicate scratch register values
  581. * @PMM_QTIMER_GLOBAL_OFFSET_LO_US: QTIMER GLOBAL OFFSET LOW
  582. * @PMM_QTIMER_GLOBAL_OFFSET_HI_US: QTIMER GLOBAL OFFSET HIGH
  583. * @PMM_MAC0_TSF1_OFFSET_LO_US: MAC0 TSF1 OFFSET LOW
  584. * @PMM_MAC0_TSF1_OFFSET_HI_US: MAC0 TSF1 OFFSET HIGH
  585. * @PMM_MAC0_TSF2_OFFSET_LO_US: MAC0 TSF2 OFFSET LOW
  586. * @PMM_MAC0_TSF2_OFFSET_HI_US: MAC0 TSF2 OFFSET HIGH
  587. * @PMM_MAC1_TSF1_OFFSET_LO_US: MAC1 TSF1 OFFSET LOW
  588. * @PMM_MAC1_TSF1_OFFSET_HI_US: MAC1 TSF1 OFFSET HIGH
  589. * @PMM_MAC1_TSF2_OFFSET_LO_US: MAC1 TSF2 OFFSET LOW
  590. * @PMM_MAC1_TSF2_OFFSET_HI_US: MAC1 TSF2 OFFSET HIGH
  591. * @PMM_MLO_OFFSET_LO_US: MLO OFFSET LOW
  592. * @PMM_MLO_OFFSET_HI_US: MLO OFFSET HIGH
  593. * @PMM_TQM_CLOCK_OFFSET_LO_US: TQM CLOCK OFFSET LOW
  594. * @PMM_TQM_CLOCK_OFFSET_HI_US: TQM CLOCK OFFSET HIGH
  595. * @PMM_Q6_CRASH_REASON: Q6 CRASH REASON
  596. * @PMM_SCRATCH_TWT_OFFSET: TWT OFFSET
  597. * @PMM_PMM_REG_MAX: Max PMM REG value
  598. */
  599. enum hal_scratch_reg_enum {
  600. PMM_QTIMER_GLOBAL_OFFSET_LO_US,
  601. PMM_QTIMER_GLOBAL_OFFSET_HI_US,
  602. PMM_MAC0_TSF1_OFFSET_LO_US,
  603. PMM_MAC0_TSF1_OFFSET_HI_US,
  604. PMM_MAC0_TSF2_OFFSET_LO_US,
  605. PMM_MAC0_TSF2_OFFSET_HI_US,
  606. PMM_MAC1_TSF1_OFFSET_LO_US,
  607. PMM_MAC1_TSF1_OFFSET_HI_US,
  608. PMM_MAC1_TSF2_OFFSET_LO_US,
  609. PMM_MAC1_TSF2_OFFSET_HI_US,
  610. PMM_MLO_OFFSET_LO_US,
  611. PMM_MLO_OFFSET_HI_US,
  612. PMM_TQM_CLOCK_OFFSET_LO_US,
  613. PMM_TQM_CLOCK_OFFSET_HI_US,
  614. PMM_Q6_CRASH_REASON,
  615. PMM_SCRATCH_TWT_OFFSET,
  616. PMM_PMM_REG_MAX
  617. };
  618. /**
  619. * hal_get_tsf_enum(): API to get the enum corresponding to the mac and tsf id
  620. *
  621. * @tsf_id: tsf id
  622. * @mac_id: mac id
  623. * @tsf_enum_low: Pointer to update low scratch register
  624. * @tsf_enum_hi: Pointer to update hi scratch register
  625. *
  626. * Return: void
  627. */
  628. static inline void
  629. hal_get_tsf_enum(uint32_t tsf_id, uint32_t mac_id,
  630. enum hal_scratch_reg_enum *tsf_enum_low,
  631. enum hal_scratch_reg_enum *tsf_enum_hi)
  632. {
  633. if (mac_id == 0) {
  634. if (tsf_id == 0) {
  635. *tsf_enum_low = PMM_MAC0_TSF1_OFFSET_LO_US;
  636. *tsf_enum_hi = PMM_MAC0_TSF1_OFFSET_HI_US;
  637. } else if (tsf_id == 1) {
  638. *tsf_enum_low = PMM_MAC0_TSF2_OFFSET_LO_US;
  639. *tsf_enum_hi = PMM_MAC0_TSF2_OFFSET_HI_US;
  640. }
  641. } else if (mac_id == 1) {
  642. if (tsf_id == 0) {
  643. *tsf_enum_low = PMM_MAC1_TSF1_OFFSET_LO_US;
  644. *tsf_enum_hi = PMM_MAC1_TSF1_OFFSET_HI_US;
  645. } else if (tsf_id == 1) {
  646. *tsf_enum_low = PMM_MAC1_TSF2_OFFSET_LO_US;
  647. *tsf_enum_hi = PMM_MAC1_TSF2_OFFSET_HI_US;
  648. }
  649. }
  650. }
  651. #ifdef HAL_SRNG_REG_HIS_DEBUG
  652. #define HAL_SRNG_REG_MAX_ENTRIES 64
  653. /**
  654. * struct hal_srng_reg_his_entry - history entry for single srng pointer
  655. * register update
  656. * @write_time: register write timestamp
  657. * @write_value: register write value
  658. */
  659. struct hal_srng_reg_his_entry {
  660. qdf_time_t write_time;
  661. uint32_t write_value;
  662. };
  663. /**
  664. * struct hal_srng_reg_his_ctx - context for srng pointer writing history
  665. * @current_idx: the index which has recorded srng pointer writing
  666. * @reg_his_arr: array to record the history
  667. */
  668. struct hal_srng_reg_his_ctx {
  669. qdf_atomic_t current_idx;
  670. struct hal_srng_reg_his_entry reg_his_arr[HAL_SRNG_REG_MAX_ENTRIES];
  671. };
  672. #endif
  673. /* Common SRNG ring structure for source and destination rings */
  674. struct hal_srng {
  675. /* Unique SRNG ring ID */
  676. uint8_t ring_id;
  677. /* Ring initialization done */
  678. uint8_t initialized;
  679. /* Interrupt/MSI value assigned to this ring */
  680. int irq;
  681. /* Physical base address of the ring */
  682. qdf_dma_addr_t ring_base_paddr;
  683. /* Virtual base address of the ring */
  684. uint32_t *ring_base_vaddr;
  685. /* virtual address end */
  686. uint32_t *ring_vaddr_end;
  687. /* Number of entries in ring */
  688. uint32_t num_entries;
  689. /* Ring size */
  690. uint32_t ring_size;
  691. /* Ring size mask */
  692. uint32_t ring_size_mask;
  693. /* Size of ring entry */
  694. uint32_t entry_size;
  695. /* Interrupt timer threshold – in micro seconds */
  696. uint32_t intr_timer_thres_us;
  697. /* Interrupt batch counter threshold – in number of ring entries */
  698. uint32_t intr_batch_cntr_thres_entries;
  699. /* Applicable only for CE dest ring */
  700. uint32_t prefetch_timer;
  701. /* MSI Address */
  702. qdf_dma_addr_t msi_addr;
  703. /* MSI data */
  704. uint32_t msi_data;
  705. #ifdef WLAN_FEATURE_NEAR_FULL_IRQ
  706. /* MSI2 Address */
  707. qdf_dma_addr_t msi2_addr;
  708. /* MSI2 data */
  709. uint32_t msi2_data;
  710. #endif
  711. /* Misc flags */
  712. uint32_t flags;
  713. /* Lock for serializing ring index updates */
  714. hal_srng_lock_t lock;
  715. /* Start offset of SRNG register groups for this ring
  716. * TBD: See if this is required - register address can be derived
  717. * from ring ID
  718. */
  719. void *hwreg_base[MAX_SRNG_REG_GROUPS];
  720. /* Ring type/name */
  721. enum hal_ring_type ring_type;
  722. /* Source or Destination ring */
  723. enum hal_srng_dir ring_dir;
  724. union {
  725. struct {
  726. /* SW tail pointer */
  727. uint32_t tp;
  728. /* Shadow head pointer location to be updated by HW */
  729. uint32_t *hp_addr;
  730. /* Cached head pointer */
  731. uint32_t cached_hp;
  732. /* Tail pointer location to be updated by SW – This
  733. * will be a register address and need not be
  734. * accessed through SW structure */
  735. uint32_t *tp_addr;
  736. /* Current SW loop cnt */
  737. uint32_t loop_cnt;
  738. /* max transfer size */
  739. uint16_t max_buffer_length;
  740. #ifdef WLAN_FEATURE_NEAR_FULL_IRQ
  741. /* near full IRQ supported */
  742. uint16_t nf_irq_support;
  743. /* High threshold for Near full IRQ */
  744. uint16_t high_thresh;
  745. #endif
  746. } dst_ring;
  747. struct {
  748. /* SW head pointer */
  749. uint32_t hp;
  750. /* SW reap head pointer */
  751. uint32_t reap_hp;
  752. /* Shadow tail pointer location to be updated by HW */
  753. uint32_t *tp_addr;
  754. /* Cached tail pointer */
  755. uint32_t cached_tp;
  756. /* Head pointer location to be updated by SW – This
  757. * will be a register address and need not be accessed
  758. * through SW structure */
  759. uint32_t *hp_addr;
  760. /* Low threshold – in number of ring entries */
  761. uint32_t low_threshold;
  762. } src_ring;
  763. } u;
  764. struct hal_soc *hal_soc;
  765. /* Number of times hp/tp updated in runtime resume */
  766. uint32_t flush_count;
  767. /* hal srng event flag*/
  768. unsigned long srng_event;
  769. /* last flushed time stamp */
  770. uint64_t last_flush_ts;
  771. #if defined(CLEAR_SW2TCL_CONSUMED_DESC)
  772. /* last ring desc entry cleared */
  773. uint32_t last_desc_cleared;
  774. #endif
  775. #if defined(FEATURE_HAL_DELAYED_REG_WRITE)
  776. /* flag to indicate whether srng is already queued for delayed write */
  777. uint8_t reg_write_in_progress;
  778. /* last dequeue elem time stamp */
  779. qdf_time_t last_dequeue_time;
  780. /* srng specific delayed write stats */
  781. struct hal_reg_write_srng_stats wstats;
  782. union {
  783. uint32_t updated_hp;
  784. uint32_t updated_tp;
  785. };
  786. uint32_t force_cnt;
  787. #endif
  788. #ifdef WLAN_DP_SRNG_USAGE_WM_TRACKING
  789. struct hal_srng_high_wm_info high_wm;
  790. #endif
  791. /* Timer threshold to issue ring pointer update - in micro seconds */
  792. uint16_t pointer_timer_threshold;
  793. /* Number threshold of ring entries to issue pointer update */
  794. uint8_t pointer_num_threshold;
  795. #ifdef HAL_SRNG_REG_HIS_DEBUG
  796. /* pointer register writing history for this srng */
  797. struct hal_srng_reg_his_ctx *reg_his_ctx;
  798. #endif
  799. };
  800. #ifdef HAL_SRNG_REG_HIS_DEBUG
  801. /**
  802. * hal_srng_reg_his_init() - SRNG register history context initialize
  803. *
  804. * @srng: SRNG handle pointer
  805. *
  806. * Return: None
  807. */
  808. static inline
  809. void hal_srng_reg_his_init(struct hal_srng *srng)
  810. {
  811. qdf_atomic_set(&srng->reg_his_ctx->current_idx, -1);
  812. }
  813. /**
  814. * hal_srng_reg_his_add() - add pointer writing history to SRNG
  815. *
  816. * @srng: SRNG handle pointer
  817. * @reg_val: pointer value to write
  818. *
  819. * Return: None
  820. */
  821. static inline
  822. void hal_srng_reg_his_add(struct hal_srng *srng, uint32_t reg_val)
  823. {
  824. uint32_t write_idx;
  825. struct hal_srng_reg_his_entry *reg_his_entry;
  826. write_idx = qdf_atomic_inc_return(&srng->reg_his_ctx->current_idx);
  827. write_idx = write_idx & (HAL_SRNG_REG_MAX_ENTRIES - 1);
  828. reg_his_entry = &srng->reg_his_ctx->reg_his_arr[write_idx];
  829. reg_his_entry->write_time = qdf_get_log_timestamp();
  830. reg_his_entry->write_value = reg_val;
  831. }
  832. #else
  833. static inline
  834. void hal_srng_reg_his_init(struct hal_srng *srng)
  835. {
  836. }
  837. static inline
  838. void hal_srng_reg_his_add(struct hal_srng *srng, uint32_t reg_val)
  839. {
  840. }
  841. #endif
  842. /* HW SRNG configuration table */
  843. struct hal_hw_srng_config {
  844. int start_ring_id;
  845. uint16_t max_rings;
  846. uint16_t entry_size;
  847. uint32_t reg_start[MAX_SRNG_REG_GROUPS];
  848. uint16_t reg_size[MAX_SRNG_REG_GROUPS];
  849. uint8_t lmac_ring;
  850. enum hal_srng_dir ring_dir;
  851. uint32_t max_size;
  852. bool nf_irq_support;
  853. bool dmac_cmn_ring;
  854. };
  855. #define MAX_SHADOW_REGISTERS 40
  856. #define MAX_GENERIC_SHADOW_REG 5
  857. /**
  858. * struct shadow_reg_config - Hal soc structure that contains
  859. * the list of generic shadow registers
  860. * @target_register: target reg offset
  861. * @shadow_config_index: shadow config index in shadow config
  862. * list sent to FW
  863. * @va: virtual addr of shadow reg
  864. *
  865. * This structure holds the generic registers that are mapped to
  866. * the shadow region and holds the mapping of the target
  867. * register offset to shadow config index provided to FW during
  868. * init
  869. */
  870. struct shadow_reg_config {
  871. uint32_t target_register;
  872. int shadow_config_index;
  873. uint64_t va;
  874. };
  875. /* REO parameters to be passed to hal_reo_setup */
  876. struct hal_reo_params {
  877. /** rx hash steering enabled or disabled */
  878. bool rx_hash_enabled;
  879. /** reo remap 0 register */
  880. uint32_t remap0;
  881. /** reo remap 1 register */
  882. uint32_t remap1;
  883. /** reo remap 2 register */
  884. uint32_t remap2;
  885. /** fragment destination ring */
  886. uint8_t frag_dst_ring;
  887. /* Destination for alternate */
  888. uint8_t alt_dst_ind_0;
  889. /* reo_qref struct for mlo and non mlo table */
  890. struct reo_queue_ref_table *reo_qref;
  891. };
  892. /**
  893. * enum hal_reo_cmd_type: Enum for REO command type
  894. * @CMD_GET_QUEUE_STATS: Get REO queue status/stats
  895. * @CMD_FLUSH_QUEUE: Flush all frames in REO queue
  896. * @CMD_FLUSH_CACHE: Flush descriptor entries in the cache
  897. * @CMD_UNBLOCK_CACHE: Unblock a descriptor’s address that was blocked
  898. * earlier with a ‘REO_FLUSH_CACHE’ command
  899. * @CMD_FLUSH_TIMEOUT_LIST: Flush buffers/descriptors from timeout list
  900. * @CMD_UPDATE_RX_REO_QUEUE: Update REO queue settings
  901. */
  902. enum hal_reo_cmd_type {
  903. CMD_GET_QUEUE_STATS = 0,
  904. CMD_FLUSH_QUEUE = 1,
  905. CMD_FLUSH_CACHE = 2,
  906. CMD_UNBLOCK_CACHE = 3,
  907. CMD_FLUSH_TIMEOUT_LIST = 4,
  908. CMD_UPDATE_RX_REO_QUEUE = 5
  909. };
  910. /**
  911. * enum hal_tx_mcast_mlo_reinject_notify
  912. * @HAL_TX_MCAST_MLO_REINJECT_FW_NOTIFY: MLO Mcast reinject routed to FW
  913. * @HAL_TX_MCAST_MLO_REINJECT_TQM_NOTIFY: MLO Mcast reinject routed to TQM
  914. */
  915. enum hal_tx_mcast_mlo_reinject_notify {
  916. HAL_TX_MCAST_MLO_REINJECT_FW_NOTIFY = 0,
  917. HAL_TX_MCAST_MLO_REINJECT_TQM_NOTIFY,
  918. };
  919. /**
  920. * enum hal_tx_vdev_mismatch_notify
  921. * @HAL_TX_VDEV_MISMATCH_TQM_NOTIFY: vdev mismatch exception routed to TQM
  922. * @HAL_TX_VDEV_MISMATCH_FW_NOTIFY: vdev mismatch exception routed to FW
  923. */
  924. enum hal_tx_vdev_mismatch_notify {
  925. HAL_TX_VDEV_MISMATCH_TQM_NOTIFY = 0,
  926. HAL_TX_VDEV_MISMATCH_FW_NOTIFY,
  927. };
  928. struct hal_rx_pkt_capture_flags {
  929. uint8_t encrypt_type;
  930. uint8_t fragment_flag;
  931. uint8_t fcs_err;
  932. uint32_t chan_freq;
  933. uint32_t rssi_comb;
  934. uint64_t tsft;
  935. };
  936. /**
  937. * struct reo_queue_ref_table - Reo qref LUT addr
  938. * @mlo_reo_qref_table_vaddr: MLO table vaddr
  939. * @non_mlo_reo_qref_table_vaddr: Non MLO table vaddr
  940. * @mlo_reo_qref_table_paddr: MLO table paddr
  941. * @non_mlo_reo_qref_table_paddr: Non MLO table paddr
  942. * @reo_qref_table_en: Enable flag
  943. */
  944. struct reo_queue_ref_table {
  945. uint64_t *mlo_reo_qref_table_vaddr;
  946. uint64_t *non_mlo_reo_qref_table_vaddr;
  947. qdf_dma_addr_t mlo_reo_qref_table_paddr;
  948. qdf_dma_addr_t non_mlo_reo_qref_table_paddr;
  949. uint8_t reo_qref_table_en;
  950. };
  951. struct hal_hw_txrx_ops {
  952. /* init and setup */
  953. void (*hal_srng_dst_hw_init)(struct hal_soc *hal,
  954. struct hal_srng *srng, bool idle_check,
  955. uint32_t idx);
  956. void (*hal_srng_src_hw_init)(struct hal_soc *hal,
  957. struct hal_srng *srng, bool idle_check,
  958. uint32_t idx);
  959. void (*hal_srng_hw_disable)(struct hal_soc *hal,
  960. struct hal_srng *srng);
  961. void (*hal_get_hw_hptp)(struct hal_soc *hal,
  962. hal_ring_handle_t hal_ring_hdl,
  963. uint32_t *headp, uint32_t *tailp,
  964. uint8_t ring_type);
  965. void (*hal_reo_setup)(struct hal_soc *hal_soc, void *reoparams,
  966. int qref_reset);
  967. void (*hal_setup_link_idle_list)(
  968. struct hal_soc *hal_soc,
  969. qdf_dma_addr_t scatter_bufs_base_paddr[],
  970. void *scatter_bufs_base_vaddr[],
  971. uint32_t num_scatter_bufs,
  972. uint32_t scatter_buf_size,
  973. uint32_t last_buf_end_offset,
  974. uint32_t num_entries);
  975. qdf_iomem_t (*hal_get_window_address)(struct hal_soc *hal_soc,
  976. qdf_iomem_t addr);
  977. void (*hal_reo_set_err_dst_remap)(void *hal_soc);
  978. uint8_t (*hal_reo_enable_pn_in_dest)(void *hal_soc);
  979. void (*hal_reo_qdesc_setup)(hal_soc_handle_t hal_soc_hdl, int tid,
  980. uint32_t ba_window_size,
  981. uint32_t start_seq, void *hw_qdesc_vaddr,
  982. qdf_dma_addr_t hw_qdesc_paddr,
  983. int pn_type, uint8_t vdev_stats_id);
  984. uint32_t (*hal_gen_reo_remap_val)(enum hal_reo_remap_reg,
  985. uint8_t *ix0_map);
  986. /* tx */
  987. void (*hal_tx_desc_set_dscp_tid_table_id)(void *desc, uint8_t id);
  988. void (*hal_tx_set_dscp_tid_map)(struct hal_soc *hal_soc, uint8_t *map,
  989. uint8_t id);
  990. void (*hal_tx_update_dscp_tid)(struct hal_soc *hal_soc, uint8_t tid,
  991. uint8_t id,
  992. uint8_t dscp);
  993. void (*hal_tx_desc_set_lmac_id)(void *desc, uint8_t lmac_id);
  994. void (*hal_tx_desc_set_buf_addr)(void *desc, dma_addr_t paddr,
  995. uint8_t pool_id, uint32_t desc_id,
  996. uint8_t type);
  997. void (*hal_tx_desc_set_search_type)(void *desc, uint8_t search_type);
  998. void (*hal_tx_desc_set_search_index)(void *desc, uint32_t search_index);
  999. void (*hal_tx_desc_set_cache_set_num)(void *desc, uint8_t search_index);
  1000. void (*hal_tx_comp_get_status)(void *desc, void *ts,
  1001. struct hal_soc *hal);
  1002. uint8_t (*hal_tx_comp_get_release_reason)(void *hal_desc);
  1003. uint8_t (*hal_get_wbm_internal_error)(void *hal_desc);
  1004. void (*hal_tx_desc_set_mesh_en)(void *desc, uint8_t en);
  1005. void (*hal_tx_init_cmd_credit_ring)(hal_soc_handle_t hal_soc_hdl,
  1006. hal_ring_handle_t hal_ring_hdl);
  1007. uint32_t (*hal_tx_comp_get_buffer_source)(void *hal_desc);
  1008. uint32_t (*hal_tx_get_num_ppe_vp_tbl_entries)(
  1009. hal_soc_handle_t hal_soc_hdl);
  1010. void (*hal_reo_config_reo2ppe_dest_info)(hal_soc_handle_t hal_soc_hdl);
  1011. void (*hal_tx_set_ppe_cmn_cfg)(hal_soc_handle_t hal_soc_hdl,
  1012. union hal_tx_cmn_config_ppe *cmn_cfg);
  1013. void (*hal_tx_set_ppe_vp_entry)(hal_soc_handle_t hal_soc_hdl,
  1014. union hal_tx_ppe_vp_config *vp_cfg,
  1015. int ppe_vp_idx);
  1016. void (*hal_ppeds_cfg_ast_override_map_reg)(hal_soc_handle_t hal_soc_hdl,
  1017. uint8_t idx, union hal_tx_ppe_idx_map_config *ppeds_idx_map);
  1018. void (*hal_tx_set_ppe_pri2tid)(hal_soc_handle_t hal_soc_hdl,
  1019. uint32_t val,
  1020. uint8_t map_no);
  1021. void (*hal_tx_update_ppe_pri2tid)(hal_soc_handle_t hal_soc_hdl,
  1022. uint8_t pri,
  1023. uint8_t tid);
  1024. void (*hal_tx_dump_ppe_vp_entry)(hal_soc_handle_t hal_soc_hdl);
  1025. void (*hal_tx_enable_pri2tid_map)(hal_soc_handle_t hal_soc_hdl,
  1026. bool value, uint8_t ppe_vp_idx);
  1027. void (*hal_tx_config_rbm_mapping_be)(hal_soc_handle_t hal_soc_hdl,
  1028. hal_ring_handle_t hal_ring_hdl,
  1029. uint8_t rbm_id);
  1030. /* rx */
  1031. uint32_t (*hal_rx_msdu_start_nss_get)(uint8_t *);
  1032. void (*hal_rx_mon_hw_desc_get_mpdu_status)(void *hw_desc_addr,
  1033. struct mon_rx_status *rs);
  1034. uint8_t (*hal_rx_get_tlv)(void *rx_tlv);
  1035. int8_t (*hal_rx_phy_legacy_get_rssi)(uint8_t *rx_tlv);
  1036. void (*hal_rx_proc_phyrx_other_receive_info_tlv)(void *rx_tlv_hdr,
  1037. void *ppdu_info_handle);
  1038. void (*hal_rx_dump_msdu_end_tlv)(void *pkt_tlvs, uint8_t dbg_level);
  1039. void (*hal_rx_dump_rx_attention_tlv)(void *pkt_tlvs, uint8_t dbg_level);
  1040. void (*hal_rx_dump_msdu_start_tlv)(void *pkt_tlvs, uint8_t dbg_level);
  1041. void (*hal_rx_dump_mpdu_start_tlv)(void *pkt_tlvs, uint8_t dbg_level);
  1042. void (*hal_rx_dump_mpdu_end_tlv)(void *pkt_tlvs, uint8_t dbg_level);
  1043. void (*hal_rx_dump_pkt_hdr_tlv)(void *pkt_tlvs, uint8_t dbg_level);
  1044. uint32_t (*hal_get_link_desc_size)(void);
  1045. uint32_t (*hal_rx_mpdu_start_tid_get)(uint8_t *buf);
  1046. uint32_t (*hal_rx_msdu_start_reception_type_get)(uint8_t *buf);
  1047. uint16_t (*hal_rx_msdu_end_da_idx_get)(uint8_t *buf);
  1048. void* (*hal_rx_msdu_desc_info_get_ptr)(void *msdu_details_ptr);
  1049. void* (*hal_rx_link_desc_msdu0_ptr)(void *msdu_link_ptr);
  1050. void (*hal_reo_status_get_header)(hal_ring_desc_t ring_desc, int b,
  1051. void *h);
  1052. uint32_t (*hal_rx_status_get_tlv_info)(void *rx_tlv_hdr,
  1053. void *ppdu_info,
  1054. hal_soc_handle_t hal_soc_hdl,
  1055. qdf_nbuf_t nbuf);
  1056. void (*hal_rx_wbm_rel_buf_paddr_get)(hal_ring_desc_t rx_desc,
  1057. struct hal_buf_info *buf_info);
  1058. void (*hal_rx_wbm_err_info_get)(void *wbm_desc,
  1059. void *wbm_er_info);
  1060. void (*hal_tx_set_pcp_tid_map)(struct hal_soc *hal_soc, uint8_t *map);
  1061. void (*hal_tx_update_pcp_tid_map)(struct hal_soc *hal_soc, uint8_t pcp,
  1062. uint8_t id);
  1063. void (*hal_tx_set_tidmap_prty)(struct hal_soc *hal_soc, uint8_t prio);
  1064. /* rx */
  1065. uint8_t (*hal_rx_get_rx_fragment_number)(uint8_t *buf);
  1066. uint8_t (*hal_rx_msdu_end_da_is_mcbc_get)(uint8_t *buf);
  1067. uint8_t (*hal_rx_msdu_end_is_tkip_mic_err)(uint8_t *buf);
  1068. uint8_t (*hal_rx_msdu_end_sa_is_valid_get)(uint8_t *buf);
  1069. uint16_t (*hal_rx_msdu_end_sa_idx_get)(uint8_t *buf);
  1070. uint32_t (*hal_rx_desc_is_first_msdu)(void *hw_desc_addr);
  1071. uint32_t (*hal_rx_msdu_end_l3_hdr_padding_get)(uint8_t *buf);
  1072. uint32_t (*hal_rx_encryption_info_valid)(uint8_t *buf);
  1073. void (*hal_rx_print_pn)(uint8_t *buf);
  1074. uint8_t (*hal_rx_msdu_end_first_msdu_get)(uint8_t *buf);
  1075. uint8_t (*hal_rx_msdu_end_da_is_valid_get)(uint8_t *buf);
  1076. uint8_t (*hal_rx_msdu_end_last_msdu_get)(uint8_t *buf);
  1077. bool (*hal_rx_get_mpdu_mac_ad4_valid)(uint8_t *buf);
  1078. uint32_t (*hal_rx_mpdu_start_sw_peer_id_get)(uint8_t *buf);
  1079. uint32_t (*hal_rx_tlv_peer_meta_data_get)(uint8_t *buf);
  1080. uint32_t (*hal_rx_mpdu_get_to_ds)(uint8_t *buf);
  1081. uint32_t (*hal_rx_mpdu_get_fr_ds)(uint8_t *buf);
  1082. uint8_t (*hal_rx_get_mpdu_frame_control_valid)(uint8_t *buf);
  1083. QDF_STATUS
  1084. (*hal_rx_mpdu_get_addr1)(uint8_t *buf, uint8_t *mac_addr);
  1085. QDF_STATUS
  1086. (*hal_rx_mpdu_get_addr2)(uint8_t *buf, uint8_t *mac_addr);
  1087. QDF_STATUS
  1088. (*hal_rx_mpdu_get_addr3)(uint8_t *buf, uint8_t *mac_addr);
  1089. QDF_STATUS
  1090. (*hal_rx_mpdu_get_addr4)(uint8_t *buf, uint8_t *mac_addr);
  1091. uint8_t (*hal_rx_get_mpdu_sequence_control_valid)(uint8_t *buf);
  1092. bool (*hal_rx_is_unicast)(uint8_t *buf);
  1093. uint32_t (*hal_rx_tid_get)(hal_soc_handle_t hal_soc_hdl, uint8_t *buf);
  1094. uint32_t (*hal_rx_hw_desc_get_ppduid_get)(void *rx_tlv_hdr,
  1095. void *rxdma_dst_ring_desc);
  1096. uint32_t (*hal_rx_mpdu_start_mpdu_qos_control_valid_get)(uint8_t *buf);
  1097. uint32_t (*hal_rx_msdu_end_sa_sw_peer_id_get)(uint8_t *buf);
  1098. void * (*hal_rx_msdu0_buffer_addr_lsb)(void *link_desc_addr);
  1099. void * (*hal_rx_msdu_desc_info_ptr_get)(void *msdu0);
  1100. void * (*hal_ent_mpdu_desc_info)(void *hw_addr);
  1101. void * (*hal_dst_mpdu_desc_info)(void *hw_addr);
  1102. uint8_t (*hal_rx_get_fc_valid)(uint8_t *buf);
  1103. uint8_t (*hal_rx_get_to_ds_flag)(uint8_t *buf);
  1104. uint8_t (*hal_rx_get_mac_addr2_valid)(uint8_t *buf);
  1105. uint8_t (*hal_rx_get_filter_category)(uint8_t *buf);
  1106. uint32_t (*hal_rx_get_ppdu_id)(uint8_t *buf);
  1107. void (*hal_reo_config)(struct hal_soc *soc,
  1108. uint32_t reg_val,
  1109. struct hal_reo_params *reo_params);
  1110. uint32_t (*hal_rx_msdu_flow_idx_get)(uint8_t *buf);
  1111. bool (*hal_rx_msdu_flow_idx_invalid)(uint8_t *buf);
  1112. bool (*hal_rx_msdu_flow_idx_timeout)(uint8_t *buf);
  1113. uint32_t (*hal_rx_msdu_fse_metadata_get)(uint8_t *buf);
  1114. bool (*hal_rx_msdu_cce_match_get)(uint8_t *buf);
  1115. uint16_t (*hal_rx_msdu_cce_metadata_get)(uint8_t *buf);
  1116. void
  1117. (*hal_rx_msdu_get_flow_params)(
  1118. uint8_t *buf,
  1119. bool *flow_invalid,
  1120. bool *flow_timeout,
  1121. uint32_t *flow_index);
  1122. uint16_t (*hal_rx_tlv_get_tcp_chksum)(uint8_t *buf);
  1123. uint16_t (*hal_rx_get_rx_sequence)(uint8_t *buf);
  1124. void (*hal_rx_get_bb_info)(void *rx_tlv, void *ppdu_info_handle);
  1125. void (*hal_rx_get_rtt_info)(void *rx_tlv, void *ppdu_info_handle);
  1126. void (*hal_rx_msdu_packet_metadata_get)(uint8_t *buf,
  1127. void *msdu_pkt_metadata);
  1128. uint16_t (*hal_rx_get_fisa_cumulative_l4_checksum)(uint8_t *buf);
  1129. uint16_t (*hal_rx_get_fisa_cumulative_ip_length)(uint8_t *buf);
  1130. bool (*hal_rx_get_udp_proto)(uint8_t *buf);
  1131. bool (*hal_rx_get_fisa_flow_agg_continuation)(uint8_t *buf);
  1132. uint8_t (*hal_rx_get_fisa_flow_agg_count)(uint8_t *buf);
  1133. bool (*hal_rx_get_fisa_timeout)(uint8_t *buf);
  1134. uint8_t (*hal_rx_mpdu_start_tlv_tag_valid)(void *rx_tlv_hdr);
  1135. void (*hal_rx_sw_mon_desc_info_get)(hal_ring_desc_t rxdma_dst_ring_desc,
  1136. hal_rx_mon_desc_info_t mon_desc_info);
  1137. uint8_t (*hal_rx_wbm_err_msdu_continuation_get)(void *ring_desc);
  1138. uint32_t (*hal_rx_msdu_end_offset_get)(void);
  1139. uint32_t (*hal_rx_attn_offset_get)(void);
  1140. uint32_t (*hal_rx_msdu_start_offset_get)(void);
  1141. uint32_t (*hal_rx_mpdu_start_offset_get)(void);
  1142. uint32_t (*hal_rx_mpdu_end_offset_get)(void);
  1143. uint32_t (*hal_rx_pkt_tlv_offset_get)(void);
  1144. uint32_t (*hal_rx_msdu_end_wmask_get)(void);
  1145. uint32_t (*hal_rx_mpdu_start_wmask_get)(void);
  1146. void * (*hal_rx_flow_setup_fse)(uint8_t *rx_fst,
  1147. uint32_t table_offset,
  1148. uint8_t *rx_flow);
  1149. void * (*hal_rx_flow_get_tuple_info)(uint8_t *rx_fst,
  1150. uint32_t hal_hash,
  1151. uint8_t *tuple_info);
  1152. QDF_STATUS (*hal_rx_flow_delete_entry)(uint8_t *fst,
  1153. void *fse);
  1154. uint32_t (*hal_rx_fst_get_fse_size)(void);
  1155. void (*hal_compute_reo_remap_ix2_ix3)(uint32_t *ring,
  1156. uint32_t num_rings,
  1157. uint32_t *remap1,
  1158. uint32_t *remap2);
  1159. void (*hal_compute_reo_remap_ix0)(uint32_t *remap0);
  1160. uint32_t (*hal_rx_flow_setup_cmem_fse)(
  1161. struct hal_soc *soc, uint32_t cmem_ba,
  1162. uint32_t table_offset, uint8_t *rx_flow);
  1163. uint32_t (*hal_rx_flow_get_cmem_fse_ts)(struct hal_soc *soc,
  1164. uint32_t fse_offset);
  1165. void (*hal_rx_flow_get_cmem_fse)(struct hal_soc *soc,
  1166. uint32_t fse_offset,
  1167. uint32_t *fse, qdf_size_t len);
  1168. void (*hal_cmem_write)(hal_soc_handle_t hal_soc_hdl, uint32_t offset,
  1169. uint32_t value);
  1170. void (*hal_rx_msdu_get_reo_destination_indication)(uint8_t *buf,
  1171. uint32_t *reo_destination_indication);
  1172. uint8_t (*hal_tx_get_num_tcl_banks)(void);
  1173. uint32_t (*hal_get_reo_qdesc_size)(uint32_t ba_window_size, int tid);
  1174. uint16_t (*hal_get_rx_max_ba_window)(int tid);
  1175. void (*hal_set_link_desc_addr)(void *desc, uint32_t cookie,
  1176. qdf_dma_addr_t link_desc_paddr,
  1177. uint8_t bm_id);
  1178. void (*hal_tx_init_data_ring)(hal_soc_handle_t hal_soc_hdl,
  1179. hal_ring_handle_t hal_ring_hdl);
  1180. void* (*hal_rx_msdu_ext_desc_info_get_ptr)(void *msdu_details_ptr);
  1181. void (*hal_get_ba_aging_timeout)(hal_soc_handle_t hal_soc_hdl,
  1182. uint8_t ac, uint32_t *value);
  1183. void (*hal_set_ba_aging_timeout)(hal_soc_handle_t hal_soc_hdl,
  1184. uint8_t ac, uint32_t value);
  1185. uint32_t (*hal_get_reo_reg_base_offset)(void);
  1186. void (*hal_rx_get_tlv_size)(uint16_t *rx_pkt_tlv_size,
  1187. uint16_t *rx_mon_pkt_tlv_size);
  1188. uint32_t (*hal_rx_msdu_is_wlan_mcast)(qdf_nbuf_t nbuf);
  1189. uint32_t (*hal_rx_tlv_decap_format_get)(void *hw_desc_addr);
  1190. void (*hal_rx_dump_pkt_tlvs)(hal_soc_handle_t hal_soc_hdl,
  1191. uint8_t *buf, uint8_t dbg_level);
  1192. int (*hal_rx_tlv_get_offload_info)(uint8_t *rx_tlv,
  1193. struct hal_offload_info *offload_info);
  1194. uint16_t (*hal_rx_tlv_phy_ppdu_id_get)(uint8_t *buf);
  1195. uint32_t (*hal_rx_tlv_msdu_done_get)(uint8_t *buf);
  1196. uint32_t (*hal_rx_tlv_msdu_len_get)(uint8_t *buf);
  1197. uint16_t (*hal_rx_get_frame_ctrl_field)(uint8_t *buf);
  1198. int (*hal_rx_get_proto_params)(uint8_t *buf, void *fisa_params);
  1199. int (*hal_rx_get_l3_l4_offsets)(uint8_t *buf, uint32_t *l3_hdr_offset,
  1200. uint32_t *l4_hdr_offset);
  1201. uint32_t (*hal_rx_tlv_mic_err_get)(uint8_t *buf);
  1202. uint32_t (*hal_rx_tlv_get_pkt_type)(uint8_t *buf);
  1203. void (*hal_rx_tlv_get_pn_num)(uint8_t *buf, uint64_t *pn_num);
  1204. void (*hal_rx_reo_prev_pn_get)(void *ring_desc, uint64_t *prev_pn);
  1205. uint8_t * (*hal_rx_pkt_hdr_get)(uint8_t *buf);
  1206. uint32_t (*hal_rx_msdu_reo_dst_ind_get)(hal_soc_handle_t hal_soc_hdl,
  1207. void *msdu_link_desc);
  1208. void (*hal_msdu_desc_info_set)(hal_soc_handle_t hal_soc_hdl,
  1209. void *msdu_desc_info, uint32_t dst_ind,
  1210. uint32_t nbuf_len);
  1211. void (*hal_mpdu_desc_info_set)(hal_soc_handle_t hal_soc_hdl,
  1212. void *ent_desc,
  1213. void *mpdu_desc_info,
  1214. uint32_t seq_no);
  1215. #ifdef DP_UMAC_HW_RESET_SUPPORT
  1216. void (*hal_unregister_reo_send_cmd)(struct hal_soc *hal_soc);
  1217. void (*hal_register_reo_send_cmd)(struct hal_soc *hal_soc);
  1218. void (*hal_reset_rx_reo_tid_q)(struct hal_soc *hal_soc,
  1219. void *hw_qdesc_vaddr, uint32_t size);
  1220. #endif
  1221. uint32_t (*hal_rx_tlv_sgi_get)(uint8_t *buf);
  1222. uint32_t (*hal_rx_tlv_get_freq)(uint8_t *buf);
  1223. uint8_t (*hal_rx_msdu_get_keyid)(uint8_t *buf);
  1224. uint32_t (*hal_rx_tlv_rate_mcs_get)(uint8_t *buf);
  1225. uint32_t (*hal_rx_tlv_decrypt_err_get)(uint8_t *buf);
  1226. uint32_t (*hal_rx_tlv_first_mpdu_get)(uint8_t *buf);
  1227. uint32_t (*hal_rx_tlv_bw_get)(uint8_t *buf);
  1228. uint32_t (*hal_rx_tlv_get_is_decrypted)(uint8_t *buf);
  1229. uint32_t (*hal_rx_wbm_err_src_get)(hal_ring_desc_t ring_desc);
  1230. uint8_t (*hal_rx_ret_buf_manager_get)(hal_ring_desc_t ring_desc);
  1231. void (*hal_rx_msdu_link_desc_set)(hal_soc_handle_t hal_soc_hdl,
  1232. void *src_srng_desc,
  1233. hal_buff_addrinfo_t buf_addr_info,
  1234. uint8_t bm_action);
  1235. void (*hal_rx_buf_cookie_rbm_get)(uint32_t *buf_addr_info_hdl,
  1236. hal_buf_info_t buf_info_hdl);
  1237. void (*hal_rx_reo_buf_paddr_get)(hal_ring_desc_t rx_desc,
  1238. struct hal_buf_info *buf_info);
  1239. void (*hal_rxdma_buff_addr_info_set)(void *rxdma_entry,
  1240. qdf_dma_addr_t paddr,
  1241. uint32_t cookie, uint8_t manager);
  1242. uint32_t (*hal_rx_msdu_flags_get)(rx_msdu_desc_info_t msdu_desc_info_hdl);
  1243. uint32_t (*hal_rx_get_reo_error_code)(hal_ring_desc_t rx_desc);
  1244. void (*hal_rx_tlv_csum_err_get)(uint8_t *rx_tlv_hdr,
  1245. uint32_t *ip_csum_err,
  1246. uint32_t *tcp_udp_csum_err);
  1247. void (*hal_rx_mpdu_desc_info_get)(void *desc_addr,
  1248. void *mpdu_desc_info_hdl);
  1249. uint8_t (*hal_rx_err_status_get)(hal_ring_desc_t rx_desc);
  1250. uint8_t (*hal_rx_reo_buf_type_get)(hal_ring_desc_t rx_desc);
  1251. bool (*hal_rx_mpdu_info_ampdu_flag_get)(uint8_t *buf);
  1252. uint32_t (*hal_rx_tlv_mpdu_len_err_get)(void *hw_desc_addr);
  1253. uint32_t (*hal_rx_tlv_mpdu_fcs_err_get)(void *hw_desc_addr);
  1254. void (*hal_rx_tlv_get_pkt_capture_flags)(uint8_t *rx_tlv_hdr,
  1255. struct hal_rx_pkt_capture_flags *flags);
  1256. uint8_t *(*hal_rx_desc_get_80211_hdr)(void *hw_desc_addr);
  1257. uint32_t (*hal_rx_hw_desc_mpdu_user_id)(void *hw_desc_addr);
  1258. void (*hal_rx_priv_info_set_in_tlv)(uint8_t *buf,
  1259. uint8_t *priv_data,
  1260. uint32_t len);
  1261. void (*hal_rx_priv_info_get_from_tlv)(uint8_t *buf,
  1262. uint8_t *priv_data,
  1263. uint32_t len);
  1264. void (*hal_rx_tlv_msdu_len_set)(uint8_t *buf, uint32_t len);
  1265. void (*hal_rx_tlv_populate_mpdu_desc_info)(uint8_t *buf,
  1266. void *mpdu_desc_info_hdl);
  1267. uint8_t *(*hal_get_reo_ent_desc_qdesc_addr)(uint8_t *desc);
  1268. uint64_t (*hal_rx_get_qdesc_addr)(uint8_t *dst_ring_desc,
  1269. uint8_t *buf);
  1270. uint8_t (*hal_rx_get_phy_ppdu_id_size)(void);
  1271. void (*hal_set_reo_ent_desc_reo_dest_ind)(uint8_t *desc,
  1272. uint32_t dst_ind);
  1273. QDF_STATUS
  1274. (*hal_rx_reo_ent_get_src_link_id)(hal_rxdma_desc_t rx_desc,
  1275. uint8_t *src_link_id);
  1276. /* REO CMD and STATUS */
  1277. int (*hal_reo_send_cmd)(hal_soc_handle_t hal_soc_hdl,
  1278. hal_ring_handle_t hal_ring_hdl,
  1279. enum hal_reo_cmd_type cmd,
  1280. void *params);
  1281. QDF_STATUS (*hal_reo_status_update)(hal_soc_handle_t hal_soc_hdl,
  1282. hal_ring_desc_t reo_desc,
  1283. void *st_handle,
  1284. uint32_t tlv, int *num_ref);
  1285. uint8_t (*hal_get_tlv_hdr_size)(void);
  1286. uint8_t (*hal_get_idle_link_bm_id)(uint8_t chip_id);
  1287. bool (*hal_txmon_is_mon_buf_addr_tlv)(void *tx_tlv_hdr);
  1288. void (*hal_txmon_populate_packet_info)(void *tx_tlv_hdr,
  1289. void *pkt_info);
  1290. /* TX MONITOR */
  1291. #ifdef WLAN_PKT_CAPTURE_TX_2_0
  1292. uint32_t (*hal_txmon_status_parse_tlv)(void *data_ppdu_info,
  1293. void *prot_ppdu_info,
  1294. void *data_status_info,
  1295. void *prot_status_info,
  1296. void *tx_tlv_hdr,
  1297. qdf_frag_t status_frag);
  1298. uint32_t (*hal_txmon_status_get_num_users)(void *tx_tlv_hdr,
  1299. uint8_t *num_users);
  1300. void (*hal_txmon_get_word_mask)(void *wmask);
  1301. #endif /* WLAN_PKT_CAPTURE_TX_2_0 */
  1302. QDF_STATUS (*hal_reo_shared_qaddr_setup)(hal_soc_handle_t hal_soc_hdl,
  1303. struct reo_queue_ref_table
  1304. *reo_qref);
  1305. void (*hal_reo_shared_qaddr_init)(hal_soc_handle_t hal_soc_hdl,
  1306. int qref_reset);
  1307. void (*hal_reo_shared_qaddr_detach)(hal_soc_handle_t hal_soc_hdl);
  1308. void (*hal_reo_shared_qaddr_write)(hal_soc_handle_t hal_soc_hdl,
  1309. uint16_t peer_id,
  1310. int tid,
  1311. qdf_dma_addr_t hw_qdesc_paddr);
  1312. #ifdef WLAN_FEATURE_MARK_FIRST_WAKEUP_PACKET
  1313. uint8_t (*hal_get_first_wow_wakeup_packet)(uint8_t *buf);
  1314. #endif
  1315. void (*hal_reo_shared_qaddr_cache_clear)(hal_soc_handle_t hal_soc_hdl);
  1316. uint32_t (*hal_rx_tlv_l3_type_get)(uint8_t *buf);
  1317. void (*hal_tx_vdev_mismatch_routing_set)(hal_soc_handle_t hal_soc_hdl,
  1318. enum hal_tx_vdev_mismatch_notify config);
  1319. void (*hal_tx_mcast_mlo_reinject_routing_set)(
  1320. hal_soc_handle_t hal_soc_hdl,
  1321. enum hal_tx_mcast_mlo_reinject_notify config);
  1322. void (*hal_cookie_conversion_reg_cfg_be)(hal_soc_handle_t hal_soc_hdl,
  1323. struct hal_hw_cc_config
  1324. *cc_cfg);
  1325. void (*hal_tx_populate_bank_register)(hal_soc_handle_t hal_soc_hdl,
  1326. union hal_tx_bank_config *config,
  1327. uint8_t bank_id);
  1328. void (*hal_tx_vdev_mcast_ctrl_set)(hal_soc_handle_t hal_soc_hdl,
  1329. uint8_t vdev_id,
  1330. uint8_t mcast_ctrl_val);
  1331. void (*hal_get_tsf_time)(hal_soc_handle_t hal_soc_hdl, uint32_t tsf_id,
  1332. uint32_t mac_id, uint64_t *tsf,
  1333. uint64_t *tsf_sync_soc_time);
  1334. void (*hal_get_tsf2_scratch_reg)(hal_soc_handle_t hal_soc_hdl,
  1335. uint8_t mac_id, uint64_t *value);
  1336. void (*hal_get_tqm_scratch_reg)(hal_soc_handle_t hal_soc_hdl,
  1337. uint64_t *value);
  1338. #ifdef FEATURE_DIRECT_LINK
  1339. QDF_STATUS (*hal_srng_set_msi_config)(hal_ring_handle_t ring_hdl,
  1340. void *ring_params);
  1341. #endif
  1342. void (*hal_tx_ring_halt_set)(hal_soc_handle_t hal_soc_hdl);
  1343. void (*hal_tx_ring_halt_reset)(hal_soc_handle_t hal_soc_hdl);
  1344. bool (*hal_tx_ring_halt_poll)(hal_soc_handle_t hal_soc_hdl);
  1345. uint32_t (*hal_tx_get_num_ppe_vp_search_idx_tbl_entries)(
  1346. hal_soc_handle_t hal_soc_hdl);
  1347. uint32_t (*hal_tx_ring_halt_get)(hal_soc_handle_t hal_soc_hdl);
  1348. bool (*hal_rx_en_mcast_fp_data_filter)(void);
  1349. void (*hal_rx_parse_eht_sig_hdr)(struct hal_soc *hal_soc,
  1350. uint8_t *tlv,
  1351. void *ppdu_info_handle);
  1352. };
  1353. /**
  1354. * struct hal_soc_stats - Hal layer stats
  1355. * @reg_write_fail: number of failed register writes
  1356. * @wstats: delayed register write stats
  1357. * @shadow_reg_write_fail: shadow reg write failure stats
  1358. * @shadow_reg_write_succ: shadow reg write success stats
  1359. *
  1360. * This structure holds all the statistics at HAL layer.
  1361. */
  1362. struct hal_soc_stats {
  1363. uint32_t reg_write_fail;
  1364. #if defined(FEATURE_HAL_DELAYED_REG_WRITE)
  1365. struct hal_reg_write_soc_stats wstats;
  1366. #endif
  1367. #ifdef GENERIC_SHADOW_REGISTER_ACCESS_ENABLE
  1368. uint32_t shadow_reg_write_fail;
  1369. uint32_t shadow_reg_write_succ;
  1370. #endif
  1371. };
  1372. #ifdef ENABLE_HAL_REG_WR_HISTORY
  1373. /* The history size should always be a power of 2 */
  1374. #define HAL_REG_WRITE_HIST_SIZE 8
  1375. /**
  1376. * struct hal_reg_write_fail_entry - Record of
  1377. * register write which failed.
  1378. * @timestamp: timestamp of reg write failure
  1379. * @reg_offset: offset of register where the write failed
  1380. * @write_val: the value which was to be written
  1381. * @read_val: the value read back from the register after write
  1382. */
  1383. struct hal_reg_write_fail_entry {
  1384. uint64_t timestamp;
  1385. uint32_t reg_offset;
  1386. uint32_t write_val;
  1387. uint32_t read_val;
  1388. };
  1389. /**
  1390. * struct hal_reg_write_fail_history - Hal layer history
  1391. * of all the register write failures.
  1392. * @index: index to add the new record
  1393. * @record: array of all the records in history
  1394. *
  1395. * This structure holds the history of register write
  1396. * failures at HAL layer.
  1397. */
  1398. struct hal_reg_write_fail_history {
  1399. qdf_atomic_t index;
  1400. struct hal_reg_write_fail_entry record[HAL_REG_WRITE_HIST_SIZE];
  1401. };
  1402. #endif
  1403. /**
  1404. * union hal_shadow_reg_cfg - Shadow register config
  1405. * @addr: Place holder where shadow address is saved
  1406. * @v2: shadow config v2 format
  1407. * @v3: shadow config v3 format
  1408. */
  1409. union hal_shadow_reg_cfg {
  1410. uint32_t addr;
  1411. struct pld_shadow_reg_v2_cfg v2;
  1412. #ifdef CONFIG_SHADOW_V3
  1413. struct pld_shadow_reg_v3_cfg v3;
  1414. #endif
  1415. };
  1416. #ifdef HAL_RECORD_SUSPEND_WRITE
  1417. #define HAL_SUSPEND_WRITE_HISTORY_MAX 256
  1418. struct hal_suspend_write_record {
  1419. uint64_t ts;
  1420. uint8_t ring_id;
  1421. uit32_t value;
  1422. uint32_t direct_wcount;
  1423. };
  1424. struct hal_suspend_write_history {
  1425. qdf_atomic_t index;
  1426. struct hal_suspend_write_record record[HAL_SUSPEND_WRITE_HISTORY_MAX];
  1427. };
  1428. #endif
  1429. /**
  1430. * struct hal_soc - HAL context to be used to access SRNG APIs
  1431. * (currently used by data path and
  1432. * transport (CE) modules)
  1433. * @hif_handle: HIF handle to access HW registers
  1434. * @qdf_dev: QDF device handle
  1435. * @dev_base_addr: Device base address
  1436. * @dev_base_addr_ce: Device base address for ce - qca5018 target
  1437. * @dev_base_addr_cmem: Device base address for CMEM
  1438. * @dev_base_addr_pmm: Device base address for PMM
  1439. * @srng_list: HAL internal state for all SRNG rings
  1440. * @shadow_rdptr_mem_vaddr: Remote pointer memory for HW/FW updates (virtual)
  1441. * @shadow_rdptr_mem_paddr: Remote pointer memory for HW/FW updates (physical)
  1442. * @shadow_wrptr_mem_vaddr: Shared memory for ring pointer updates from host
  1443. * to FW (virtual)
  1444. * @shadow_wrptr_mem_paddr: Shared memory for ring pointer updates from host
  1445. * to FW (physical)
  1446. * @reo_res_bitmap: REO blocking resource index
  1447. * @index:
  1448. * @target_type:
  1449. * @version:
  1450. * @shadow_config: shadow register configuration
  1451. * @num_shadow_registers_configured:
  1452. * @use_register_windowing:
  1453. * @register_window:
  1454. * @register_access_lock:
  1455. * @static_window_map: Static window map configuration for multiple window write
  1456. * @hw_srng_table: srng table
  1457. * @hal_hw_reg_offset:
  1458. * @ops: TXRX operations
  1459. * @init_phase: Indicate srngs initialization
  1460. * @stats: Hal level stats
  1461. * @reg_wr_fail_hist: write failure history
  1462. * @reg_write_queue: queue(array) to hold register writes
  1463. * @reg_write_work: delayed work to be queued into workqueue
  1464. * @reg_write_wq: workqueue for delayed register writes
  1465. * @write_idx: write index used by caller to enqueue delayed work
  1466. * @read_idx: read index used by worker thread to dequeue/write registers
  1467. * @active_work_cnt:
  1468. * @list_shadow_reg_config: array of generic regs mapped to
  1469. * shadow regs
  1470. * @num_generic_shadow_regs_configured: number of generic regs
  1471. * mapped to shadow regs
  1472. * @dmac_cmn_src_rxbuf_ring: flag to indicate cmn dmac rings in beryllium
  1473. * @reo_qref: Reo queue ref table items
  1474. */
  1475. struct hal_soc {
  1476. struct hif_opaque_softc *hif_handle;
  1477. qdf_device_t qdf_dev;
  1478. void *dev_base_addr;
  1479. void *dev_base_addr_ce;
  1480. void *dev_base_addr_cmem;
  1481. void *dev_base_addr_pmm;
  1482. struct hal_srng srng_list[HAL_SRNG_ID_MAX];
  1483. uint32_t *shadow_rdptr_mem_vaddr;
  1484. qdf_dma_addr_t shadow_rdptr_mem_paddr;
  1485. uint32_t *shadow_wrptr_mem_vaddr;
  1486. qdf_dma_addr_t shadow_wrptr_mem_paddr;
  1487. uint8_t reo_res_bitmap;
  1488. uint8_t index;
  1489. uint32_t target_type;
  1490. uint32_t version;
  1491. union hal_shadow_reg_cfg shadow_config[MAX_SHADOW_REGISTERS];
  1492. int num_shadow_registers_configured;
  1493. bool use_register_windowing;
  1494. uint32_t register_window;
  1495. qdf_spinlock_t register_access_lock;
  1496. bool static_window_map;
  1497. struct hal_hw_srng_config *hw_srng_table;
  1498. int32_t hal_hw_reg_offset[SRNG_REGISTER_MAX];
  1499. struct hal_hw_txrx_ops *ops;
  1500. bool init_phase;
  1501. struct hal_soc_stats stats;
  1502. #ifdef ENABLE_HAL_REG_WR_HISTORY
  1503. struct hal_reg_write_fail_history *reg_wr_fail_hist;
  1504. #endif
  1505. #ifdef FEATURE_HAL_DELAYED_REG_WRITE
  1506. struct hal_reg_write_q_elem *reg_write_queue;
  1507. qdf_work_t reg_write_work;
  1508. qdf_workqueue_t *reg_write_wq;
  1509. qdf_atomic_t write_idx;
  1510. uint32_t read_idx;
  1511. #endif /*FEATURE_HAL_DELAYED_REG_WRITE */
  1512. qdf_atomic_t active_work_cnt;
  1513. #ifdef GENERIC_SHADOW_REGISTER_ACCESS_ENABLE
  1514. struct shadow_reg_config
  1515. list_shadow_reg_config[MAX_GENERIC_SHADOW_REG];
  1516. int num_generic_shadow_regs_configured;
  1517. #endif
  1518. bool dmac_cmn_src_rxbuf_ring;
  1519. struct reo_queue_ref_table reo_qref;
  1520. };
  1521. #if defined(FEATURE_HAL_DELAYED_REG_WRITE)
  1522. /**
  1523. * hal_delayed_reg_write() - delayed register write
  1524. * @hal_soc: HAL soc handle
  1525. * @srng: hal srng
  1526. * @addr: iomem address
  1527. * @value: value to be written
  1528. *
  1529. * Return: none
  1530. */
  1531. void hal_delayed_reg_write(struct hal_soc *hal_soc,
  1532. struct hal_srng *srng,
  1533. void __iomem *addr,
  1534. uint32_t value);
  1535. #endif
  1536. void hal_qca6750_attach(struct hal_soc *hal_soc);
  1537. void hal_qca6490_attach(struct hal_soc *hal_soc);
  1538. void hal_qca6390_attach(struct hal_soc *hal_soc);
  1539. void hal_qca6290_attach(struct hal_soc *hal_soc);
  1540. void hal_qca8074_attach(struct hal_soc *hal_soc);
  1541. /**
  1542. * hal_kiwi_attach() - Attach kiwi target specific hal_soc ops,
  1543. * offset and srng table
  1544. * @hal_soc: HAL soc
  1545. */
  1546. void hal_kiwi_attach(struct hal_soc *hal_soc);
  1547. void hal_qcn9224v2_attach(struct hal_soc *hal_soc);
  1548. void hal_wcn6450_attach(struct hal_soc *hal_soc);
  1549. /**
  1550. * hal_soc_to_hal_soc_handle() - API to convert hal_soc to opaque
  1551. * hal_soc_handle_t type
  1552. * @hal_soc: hal_soc type
  1553. *
  1554. * Return: hal_soc_handle_t type
  1555. */
  1556. static inline
  1557. hal_soc_handle_t hal_soc_to_hal_soc_handle(struct hal_soc *hal_soc)
  1558. {
  1559. return (hal_soc_handle_t)hal_soc;
  1560. }
  1561. /**
  1562. * hal_srng_to_hal_ring_handle() - API to convert hal_srng to opaque
  1563. * hal_ring handle_t type
  1564. * @hal_srng: hal_srng type
  1565. *
  1566. * Return: hal_ring_handle_t type
  1567. */
  1568. static inline
  1569. hal_ring_handle_t hal_srng_to_hal_ring_handle(struct hal_srng *hal_srng)
  1570. {
  1571. return (hal_ring_handle_t)hal_srng;
  1572. }
  1573. /**
  1574. * hal_ring_handle_to_hal_srng() - API to convert hal_ring_handle_t to hal_srng
  1575. * @hal_ring: hal_ring_handle_t type
  1576. *
  1577. * Return: hal_srng pointer type
  1578. */
  1579. static inline
  1580. struct hal_srng *hal_ring_handle_to_hal_srng(hal_ring_handle_t hal_ring)
  1581. {
  1582. return (struct hal_srng *)hal_ring;
  1583. }
  1584. /* Size of REO queue reference table in Host
  1585. * 2k peers * 17 tids * 8bytes(rx_reo_queue_reference)
  1586. * = 278528 bytes
  1587. */
  1588. #define REO_QUEUE_REF_NON_ML_TABLE_SIZE 278528
  1589. /* Calculated based on 512 MLO peers */
  1590. #define REO_QUEUE_REF_ML_TABLE_SIZE 69632
  1591. #define HAL_ML_PEER_ID_START 0x2000
  1592. #define HAL_PEER_ID_IS_MLO(peer_id) ((peer_id) & HAL_ML_PEER_ID_START)
  1593. /*
  1594. * REO2PPE destination indication
  1595. */
  1596. #define REO2PPE_DST_IND 6
  1597. #define REO2PPE_DST_RING 11
  1598. #define REO2PPE_RULE_FAIL_FB 0x2000
  1599. /**
  1600. * enum hal_pkt_type - Type of packet type reported by HW
  1601. * @HAL_DOT11A: 802.11a PPDU type
  1602. * @HAL_DOT11B: 802.11b PPDU type
  1603. * @HAL_DOT11N_MM: 802.11n Mixed Mode PPDU type
  1604. * @HAL_DOT11AC: 802.11ac PPDU type
  1605. * @HAL_DOT11AX: 802.11ax PPDU type
  1606. * @HAL_DOT11BA: 802.11ba (WUR) PPDU type
  1607. * @HAL_DOT11BE: 802.11be PPDU type
  1608. * @HAL_DOT11AZ: 802.11az (ranging) PPDU type
  1609. * @HAL_DOT11N_GF: 802.11n Green Field PPDU type
  1610. * @HAL_DOT11_MAX: Maximum enumeration
  1611. *
  1612. * Enum indicating the packet type reported by HW in rx_pkt_tlvs (RX data)
  1613. * or WBM2SW ring entry's descriptor (TX data completion)
  1614. */
  1615. enum hal_pkt_type {
  1616. HAL_DOT11A = 0,
  1617. HAL_DOT11B = 1,
  1618. HAL_DOT11N_MM = 2,
  1619. HAL_DOT11AC = 3,
  1620. HAL_DOT11AX = 4,
  1621. HAL_DOT11BA = 5,
  1622. HAL_DOT11BE = 6,
  1623. HAL_DOT11AZ = 7,
  1624. HAL_DOT11N_GF = 8,
  1625. HAL_DOT11_MAX,
  1626. };
  1627. #endif /* _HAL_INTERNAL_H_ */