htt.h 884 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749137501375113752137531375413755137561375713758137591376013761137621376313764137651376613767137681376913770137711377213773137741377513776137771377813779137801378113782137831378413785137861378713788137891379013791137921379313794137951379613797137981379913800138011380213803138041380513806138071380813809138101381113812138131381413815138161381713818138191382013821138221382313824138251382613827138281382913830138311383213833138341383513836138371383813839138401384113842138431384413845138461384713848138491385013851138521385313854138551385613857138581385913860138611386213863138641386513866138671386813869138701387113872138731387413875138761387713878138791388013881138821388313884138851388613887138881388913890138911389213893138941389513896138971389813899139001390113902139031390413905139061390713908139091391013911139121391313914139151391613917139181391913920139211392213923139241392513926139271392813929139301393113932139331393413935139361393713938139391394013941139421394313944139451394613947139481394913950139511395213953139541395513956139571395813959139601396113962139631396413965139661396713968139691397013971139721397313974139751397613977139781397913980139811398213983139841398513986139871398813989139901399113992139931399413995139961399713998139991400014001140021400314004140051400614007140081400914010140111401214013140141401514016140171401814019140201402114022140231402414025140261402714028140291403014031140321403314034140351403614037140381403914040140411404214043140441404514046140471404814049140501405114052140531405414055140561405714058140591406014061140621406314064140651406614067140681406914070140711407214073140741407514076140771407814079140801408114082140831408414085140861408714088140891409014091140921409314094140951409614097140981409914100141011410214103141041410514106141071410814109141101411114112141131411414115141161411714118141191412014121141221412314124141251412614127141281412914130141311413214133141341413514136141371413814139141401414114142141431414414145141461414714148141491415014151141521415314154141551415614157141581415914160141611416214163141641416514166141671416814169141701417114172141731417414175141761417714178141791418014181141821418314184141851418614187141881418914190141911419214193141941419514196141971419814199142001420114202142031420414205142061420714208142091421014211142121421314214142151421614217142181421914220142211422214223142241422514226142271422814229142301423114232142331423414235142361423714238142391424014241142421424314244142451424614247142481424914250142511425214253142541425514256142571425814259142601426114262142631426414265142661426714268142691427014271142721427314274142751427614277142781427914280142811428214283142841428514286142871428814289142901429114292142931429414295142961429714298142991430014301143021430314304143051430614307143081430914310143111431214313143141431514316143171431814319143201432114322143231432414325143261432714328143291433014331143321433314334143351433614337143381433914340143411434214343143441434514346143471434814349143501435114352143531435414355143561435714358143591436014361143621436314364143651436614367143681436914370143711437214373143741437514376143771437814379143801438114382143831438414385143861438714388143891439014391143921439314394143951439614397143981439914400144011440214403144041440514406144071440814409144101441114412144131441414415144161441714418144191442014421144221442314424144251442614427144281442914430144311443214433144341443514436144371443814439144401444114442144431444414445144461444714448144491445014451144521445314454144551445614457144581445914460144611446214463144641446514466144671446814469144701447114472144731447414475144761447714478144791448014481144821448314484144851448614487144881448914490144911449214493144941449514496144971449814499145001450114502145031450414505145061450714508145091451014511145121451314514145151451614517145181451914520145211452214523145241452514526145271452814529145301453114532145331453414535145361453714538145391454014541145421454314544145451454614547145481454914550145511455214553145541455514556145571455814559145601456114562145631456414565145661456714568145691457014571145721457314574145751457614577145781457914580145811458214583145841458514586145871458814589145901459114592145931459414595145961459714598145991460014601146021460314604146051460614607146081460914610146111461214613146141461514616146171461814619146201462114622146231462414625146261462714628146291463014631146321463314634146351463614637146381463914640146411464214643146441464514646146471464814649146501465114652146531465414655146561465714658146591466014661146621466314664146651466614667146681466914670146711467214673146741467514676146771467814679146801468114682146831468414685146861468714688146891469014691146921469314694146951469614697146981469914700147011470214703147041470514706147071470814709147101471114712147131471414715147161471714718147191472014721147221472314724147251472614727147281472914730147311473214733147341473514736147371473814739147401474114742147431474414745147461474714748147491475014751147521475314754147551475614757147581475914760147611476214763147641476514766147671476814769147701477114772147731477414775147761477714778147791478014781147821478314784147851478614787147881478914790147911479214793147941479514796147971479814799148001480114802148031480414805148061480714808148091481014811148121481314814148151481614817148181481914820148211482214823148241482514826148271482814829148301483114832148331483414835148361483714838148391484014841148421484314844148451484614847148481484914850148511485214853148541485514856148571485814859148601486114862148631486414865148661486714868148691487014871148721487314874148751487614877148781487914880148811488214883148841488514886148871488814889148901489114892148931489414895148961489714898148991490014901149021490314904149051490614907149081490914910149111491214913149141491514916149171491814919149201492114922149231492414925149261492714928149291493014931149321493314934149351493614937149381493914940149411494214943149441494514946149471494814949149501495114952149531495414955149561495714958149591496014961149621496314964149651496614967149681496914970149711497214973149741497514976149771497814979149801498114982149831498414985149861498714988149891499014991149921499314994149951499614997149981499915000150011500215003150041500515006150071500815009150101501115012150131501415015150161501715018150191502015021150221502315024150251502615027150281502915030150311503215033150341503515036150371503815039150401504115042150431504415045150461504715048150491505015051150521505315054150551505615057150581505915060150611506215063150641506515066150671506815069150701507115072150731507415075150761507715078150791508015081150821508315084150851508615087150881508915090150911509215093150941509515096150971509815099151001510115102151031510415105151061510715108151091511015111151121511315114151151511615117151181511915120151211512215123151241512515126151271512815129151301513115132151331513415135151361513715138151391514015141151421514315144151451514615147151481514915150151511515215153151541515515156151571515815159151601516115162151631516415165151661516715168151691517015171151721517315174151751517615177151781517915180151811518215183151841518515186151871518815189151901519115192151931519415195151961519715198151991520015201152021520315204152051520615207152081520915210152111521215213152141521515216152171521815219152201522115222152231522415225152261522715228152291523015231152321523315234152351523615237152381523915240152411524215243152441524515246152471524815249152501525115252152531525415255152561525715258152591526015261152621526315264152651526615267152681526915270152711527215273152741527515276152771527815279152801528115282152831528415285152861528715288152891529015291152921529315294152951529615297152981529915300153011530215303153041530515306153071530815309153101531115312153131531415315153161531715318153191532015321153221532315324153251532615327153281532915330153311533215333153341533515336153371533815339153401534115342153431534415345153461534715348153491535015351153521535315354153551535615357153581535915360153611536215363153641536515366153671536815369153701537115372153731537415375153761537715378153791538015381153821538315384153851538615387153881538915390153911539215393153941539515396153971539815399154001540115402154031540415405154061540715408154091541015411154121541315414154151541615417154181541915420154211542215423154241542515426154271542815429154301543115432154331543415435154361543715438154391544015441154421544315444154451544615447154481544915450154511545215453154541545515456154571545815459154601546115462154631546415465154661546715468154691547015471154721547315474154751547615477154781547915480154811548215483154841548515486154871548815489154901549115492154931549415495154961549715498154991550015501155021550315504155051550615507155081550915510155111551215513155141551515516155171551815519155201552115522155231552415525155261552715528155291553015531155321553315534155351553615537155381553915540155411554215543155441554515546155471554815549155501555115552155531555415555155561555715558155591556015561155621556315564155651556615567155681556915570155711557215573155741557515576155771557815579155801558115582155831558415585155861558715588155891559015591155921559315594155951559615597155981559915600156011560215603156041560515606156071560815609156101561115612156131561415615156161561715618156191562015621156221562315624156251562615627156281562915630156311563215633156341563515636156371563815639156401564115642156431564415645156461564715648156491565015651156521565315654156551565615657156581565915660156611566215663156641566515666156671566815669156701567115672156731567415675156761567715678156791568015681156821568315684156851568615687156881568915690156911569215693156941569515696156971569815699157001570115702157031570415705157061570715708157091571015711157121571315714157151571615717157181571915720157211572215723157241572515726157271572815729157301573115732157331573415735157361573715738157391574015741157421574315744157451574615747157481574915750157511575215753157541575515756157571575815759157601576115762157631576415765157661576715768157691577015771157721577315774157751577615777157781577915780157811578215783157841578515786157871578815789157901579115792157931579415795157961579715798157991580015801158021580315804158051580615807158081580915810158111581215813158141581515816158171581815819158201582115822158231582415825158261582715828158291583015831158321583315834158351583615837158381583915840158411584215843158441584515846158471584815849158501585115852158531585415855158561585715858158591586015861158621586315864158651586615867158681586915870158711587215873158741587515876158771587815879158801588115882158831588415885158861588715888158891589015891158921589315894158951589615897158981589915900159011590215903159041590515906159071590815909159101591115912159131591415915159161591715918159191592015921159221592315924159251592615927159281592915930159311593215933159341593515936159371593815939159401594115942159431594415945159461594715948159491595015951159521595315954159551595615957159581595915960159611596215963159641596515966159671596815969159701597115972159731597415975159761597715978159791598015981159821598315984159851598615987159881598915990159911599215993159941599515996159971599815999160001600116002160031600416005160061600716008160091601016011160121601316014160151601616017160181601916020160211602216023160241602516026160271602816029160301603116032160331603416035160361603716038160391604016041160421604316044160451604616047160481604916050160511605216053160541605516056160571605816059160601606116062160631606416065160661606716068160691607016071160721607316074160751607616077160781607916080160811608216083160841608516086160871608816089160901609116092160931609416095160961609716098160991610016101161021610316104161051610616107161081610916110161111611216113161141611516116161171611816119161201612116122161231612416125161261612716128161291613016131161321613316134161351613616137161381613916140161411614216143161441614516146161471614816149161501615116152161531615416155161561615716158161591616016161161621616316164161651616616167161681616916170161711617216173161741617516176161771617816179161801618116182161831618416185161861618716188161891619016191161921619316194161951619616197161981619916200162011620216203162041620516206162071620816209162101621116212162131621416215162161621716218162191622016221162221622316224162251622616227162281622916230162311623216233162341623516236162371623816239162401624116242162431624416245162461624716248162491625016251162521625316254162551625616257162581625916260162611626216263162641626516266162671626816269162701627116272162731627416275162761627716278162791628016281162821628316284162851628616287162881628916290162911629216293162941629516296162971629816299163001630116302163031630416305163061630716308163091631016311163121631316314163151631616317163181631916320163211632216323163241632516326163271632816329163301633116332163331633416335163361633716338163391634016341163421634316344163451634616347163481634916350163511635216353163541635516356163571635816359163601636116362163631636416365163661636716368163691637016371163721637316374163751637616377163781637916380163811638216383163841638516386163871638816389163901639116392163931639416395163961639716398163991640016401164021640316404164051640616407164081640916410164111641216413164141641516416164171641816419164201642116422164231642416425164261642716428164291643016431164321643316434164351643616437164381643916440164411644216443164441644516446164471644816449164501645116452164531645416455164561645716458164591646016461164621646316464164651646616467164681646916470164711647216473164741647516476164771647816479164801648116482164831648416485164861648716488164891649016491164921649316494164951649616497164981649916500165011650216503165041650516506165071650816509165101651116512165131651416515165161651716518165191652016521165221652316524165251652616527165281652916530165311653216533165341653516536165371653816539165401654116542165431654416545165461654716548165491655016551165521655316554165551655616557165581655916560165611656216563165641656516566165671656816569165701657116572165731657416575165761657716578165791658016581165821658316584165851658616587165881658916590165911659216593165941659516596165971659816599166001660116602166031660416605166061660716608166091661016611166121661316614166151661616617166181661916620166211662216623166241662516626166271662816629166301663116632166331663416635166361663716638166391664016641166421664316644166451664616647166481664916650166511665216653166541665516656166571665816659166601666116662166631666416665166661666716668166691667016671166721667316674166751667616677166781667916680166811668216683166841668516686166871668816689166901669116692166931669416695166961669716698166991670016701167021670316704167051670616707167081670916710167111671216713167141671516716167171671816719167201672116722167231672416725167261672716728167291673016731167321673316734167351673616737167381673916740167411674216743167441674516746167471674816749167501675116752167531675416755167561675716758167591676016761167621676316764167651676616767167681676916770167711677216773167741677516776167771677816779167801678116782167831678416785167861678716788167891679016791167921679316794167951679616797167981679916800168011680216803168041680516806168071680816809168101681116812168131681416815168161681716818168191682016821168221682316824168251682616827168281682916830168311683216833168341683516836168371683816839168401684116842168431684416845168461684716848168491685016851168521685316854168551685616857168581685916860168611686216863168641686516866168671686816869168701687116872168731687416875168761687716878168791688016881168821688316884168851688616887168881688916890168911689216893168941689516896168971689816899169001690116902169031690416905169061690716908169091691016911169121691316914169151691616917169181691916920169211692216923169241692516926169271692816929169301693116932169331693416935169361693716938169391694016941169421694316944169451694616947169481694916950169511695216953169541695516956169571695816959169601696116962169631696416965169661696716968169691697016971169721697316974169751697616977169781697916980169811698216983169841698516986169871698816989169901699116992169931699416995169961699716998169991700017001170021700317004170051700617007170081700917010170111701217013170141701517016170171701817019170201702117022170231702417025170261702717028170291703017031170321703317034170351703617037170381703917040170411704217043170441704517046170471704817049170501705117052170531705417055170561705717058170591706017061170621706317064170651706617067170681706917070170711707217073170741707517076170771707817079170801708117082170831708417085170861708717088170891709017091170921709317094170951709617097170981709917100171011710217103171041710517106171071710817109171101711117112171131711417115171161711717118171191712017121171221712317124171251712617127171281712917130171311713217133171341713517136171371713817139171401714117142171431714417145171461714717148171491715017151171521715317154171551715617157171581715917160171611716217163171641716517166171671716817169171701717117172171731717417175171761717717178171791718017181171821718317184171851718617187171881718917190171911719217193171941719517196171971719817199172001720117202172031720417205172061720717208172091721017211172121721317214172151721617217172181721917220172211722217223172241722517226172271722817229172301723117232172331723417235172361723717238172391724017241172421724317244172451724617247172481724917250172511725217253172541725517256172571725817259172601726117262172631726417265172661726717268172691727017271172721727317274172751727617277172781727917280172811728217283172841728517286172871728817289172901729117292172931729417295172961729717298172991730017301173021730317304173051730617307173081730917310173111731217313173141731517316173171731817319173201732117322173231732417325173261732717328173291733017331173321733317334173351733617337173381733917340173411734217343173441734517346173471734817349173501735117352173531735417355173561735717358173591736017361173621736317364173651736617367173681736917370173711737217373173741737517376173771737817379173801738117382173831738417385173861738717388173891739017391173921739317394173951739617397173981739917400174011740217403174041740517406174071740817409174101741117412174131741417415174161741717418174191742017421174221742317424174251742617427174281742917430174311743217433174341743517436174371743817439174401744117442174431744417445174461744717448174491745017451174521745317454174551745617457174581745917460174611746217463174641746517466174671746817469174701747117472174731747417475174761747717478174791748017481174821748317484174851748617487174881748917490174911749217493174941749517496174971749817499175001750117502175031750417505175061750717508175091751017511175121751317514175151751617517175181751917520175211752217523175241752517526175271752817529175301753117532175331753417535175361753717538175391754017541175421754317544175451754617547175481754917550175511755217553175541755517556175571755817559175601756117562175631756417565175661756717568175691757017571175721757317574175751757617577175781757917580175811758217583175841758517586175871758817589175901759117592175931759417595175961759717598175991760017601176021760317604176051760617607176081760917610176111761217613176141761517616176171761817619176201762117622176231762417625176261762717628176291763017631176321763317634176351763617637176381763917640176411764217643176441764517646176471764817649176501765117652176531765417655176561765717658176591766017661176621766317664176651766617667176681766917670176711767217673176741767517676176771767817679176801768117682176831768417685176861768717688176891769017691176921769317694176951769617697176981769917700177011770217703177041770517706177071770817709177101771117712177131771417715177161771717718177191772017721177221772317724177251772617727177281772917730177311773217733177341773517736177371773817739177401774117742177431774417745177461774717748177491775017751177521775317754177551775617757177581775917760177611776217763177641776517766177671776817769177701777117772177731777417775177761777717778177791778017781177821778317784177851778617787177881778917790177911779217793177941779517796177971779817799178001780117802178031780417805178061780717808178091781017811178121781317814178151781617817178181781917820178211782217823178241782517826178271782817829178301783117832178331783417835178361783717838178391784017841178421784317844178451784617847178481784917850178511785217853178541785517856178571785817859178601786117862178631786417865178661786717868178691787017871178721787317874178751787617877178781787917880178811788217883178841788517886178871788817889178901789117892178931789417895178961789717898178991790017901179021790317904179051790617907179081790917910179111791217913179141791517916179171791817919179201792117922179231792417925179261792717928179291793017931179321793317934179351793617937179381793917940179411794217943179441794517946179471794817949179501795117952179531795417955179561795717958179591796017961179621796317964179651796617967179681796917970179711797217973179741797517976179771797817979179801798117982179831798417985179861798717988179891799017991179921799317994179951799617997179981799918000180011800218003180041800518006180071800818009180101801118012180131801418015180161801718018180191802018021180221802318024180251802618027180281802918030180311803218033180341803518036180371803818039180401804118042180431804418045180461804718048180491805018051180521805318054180551805618057180581805918060180611806218063180641806518066180671806818069180701807118072180731807418075180761807718078180791808018081180821808318084180851808618087180881808918090180911809218093180941809518096180971809818099181001810118102181031810418105181061810718108181091811018111181121811318114181151811618117181181811918120181211812218123181241812518126181271812818129181301813118132181331813418135181361813718138181391814018141181421814318144181451814618147181481814918150181511815218153181541815518156181571815818159181601816118162181631816418165181661816718168181691817018171181721817318174181751817618177181781817918180181811818218183181841818518186181871818818189181901819118192181931819418195181961819718198181991820018201182021820318204182051820618207182081820918210182111821218213182141821518216182171821818219182201822118222182231822418225182261822718228182291823018231182321823318234182351823618237182381823918240182411824218243182441824518246182471824818249182501825118252182531825418255182561825718258182591826018261182621826318264182651826618267182681826918270182711827218273182741827518276182771827818279182801828118282182831828418285182861828718288182891829018291182921829318294182951829618297182981829918300183011830218303183041830518306183071830818309183101831118312183131831418315183161831718318183191832018321183221832318324183251832618327183281832918330183311833218333183341833518336183371833818339183401834118342183431834418345183461834718348183491835018351183521835318354183551835618357183581835918360183611836218363183641836518366183671836818369183701837118372183731837418375183761837718378183791838018381183821838318384183851838618387183881838918390183911839218393183941839518396183971839818399184001840118402184031840418405184061840718408184091841018411184121841318414184151841618417184181841918420184211842218423184241842518426184271842818429184301843118432184331843418435184361843718438184391844018441184421844318444184451844618447184481844918450184511845218453184541845518456184571845818459184601846118462184631846418465184661846718468184691847018471184721847318474184751847618477184781847918480184811848218483184841848518486184871848818489184901849118492184931849418495184961849718498184991850018501185021850318504185051850618507185081850918510185111851218513185141851518516185171851818519185201852118522185231852418525185261852718528185291853018531185321853318534185351853618537185381853918540185411854218543185441854518546185471854818549185501855118552185531855418555185561855718558185591856018561185621856318564185651856618567185681856918570185711857218573185741857518576185771857818579185801858118582185831858418585185861858718588185891859018591185921859318594185951859618597185981859918600186011860218603186041860518606186071860818609186101861118612186131861418615186161861718618186191862018621186221862318624186251862618627186281862918630186311863218633186341863518636186371863818639186401864118642186431864418645186461864718648186491865018651186521865318654186551865618657186581865918660186611866218663186641866518666186671866818669186701867118672186731867418675186761867718678186791868018681186821868318684186851868618687186881868918690186911869218693186941869518696186971869818699187001870118702187031870418705187061870718708187091871018711187121871318714187151871618717187181871918720187211872218723187241872518726187271872818729187301873118732187331873418735187361873718738187391874018741187421874318744187451874618747187481874918750187511875218753187541875518756187571875818759187601876118762187631876418765187661876718768187691877018771187721877318774187751877618777187781877918780187811878218783187841878518786187871878818789187901879118792187931879418795187961879718798187991880018801188021880318804188051880618807188081880918810188111881218813188141881518816188171881818819188201882118822188231882418825188261882718828188291883018831188321883318834188351883618837188381883918840188411884218843188441884518846188471884818849188501885118852188531885418855188561885718858188591886018861188621886318864188651886618867188681886918870188711887218873188741887518876188771887818879188801888118882188831888418885188861888718888188891889018891188921889318894188951889618897188981889918900189011890218903189041890518906189071890818909189101891118912189131891418915189161891718918189191892018921189221892318924189251892618927189281892918930189311893218933189341893518936189371893818939189401894118942189431894418945189461894718948189491895018951189521895318954189551895618957189581895918960189611896218963189641896518966189671896818969189701897118972189731897418975189761897718978189791898018981189821898318984189851898618987189881898918990189911899218993189941899518996189971899818999190001900119002190031900419005190061900719008190091901019011190121901319014190151901619017190181901919020190211902219023190241902519026190271902819029190301903119032190331903419035190361903719038190391904019041190421904319044190451904619047190481904919050190511905219053190541905519056190571905819059190601906119062190631906419065190661906719068190691907019071190721907319074190751907619077190781907919080190811908219083190841908519086190871908819089190901909119092190931909419095190961909719098190991910019101191021910319104191051910619107191081910919110191111911219113191141911519116191171911819119191201912119122191231912419125191261912719128191291913019131191321913319134191351913619137191381913919140191411914219143191441914519146191471914819149191501915119152191531915419155191561915719158191591916019161191621916319164191651916619167191681916919170191711917219173191741917519176191771917819179191801918119182191831918419185191861918719188191891919019191191921919319194191951919619197191981919919200192011920219203192041920519206192071920819209
  1. /*
  2. * Copyright (c) 2011-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Previously licensed under the ISC license by Qualcomm Atheros, Inc.
  6. *
  7. *
  8. * Permission to use, copy, modify, and/or distribute this software for
  9. * any purpose with or without fee is hereby granted, provided that the
  10. * above copyright notice and this permission notice appear in all
  11. * copies.
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  14. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  15. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  16. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  17. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  18. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  19. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  20. * PERFORMANCE OF THIS SOFTWARE.
  21. */
  22. /*
  23. * This file was originally distributed by Qualcomm Atheros, Inc.
  24. * under proprietary terms before Copyright ownership was assigned
  25. * to the Linux Foundation.
  26. */
  27. /**
  28. * @file htt.h
  29. *
  30. * @details the public header file of HTT layer
  31. */
  32. #ifndef _HTT_H_
  33. #define _HTT_H_
  34. #include <htt_deps.h>
  35. #include <htt_common.h>
  36. /*
  37. * Unless explicitly specified to use 64 bits to represent physical addresses
  38. * (or more precisely, bus addresses), default to 32 bits.
  39. */
  40. #ifndef HTT_PADDR64
  41. #define HTT_PADDR64 0
  42. #endif
  43. #ifndef offsetof
  44. #define offsetof(type, field) ((unsigned int)(&((type *)0)->field))
  45. #endif
  46. /*
  47. * HTT version history:
  48. * 1.0 initial numbered version
  49. * 1.1 modifications to STATS messages.
  50. * These modifications are not backwards compatible, but since the
  51. * STATS messages themselves are non-essential (they are for debugging),
  52. * the 1.1 version of the HTT message library as a whole is compatible
  53. * with the 1.0 version.
  54. * 1.2 reset mask IE added to STATS_REQ message
  55. * 1.3 stat config IE added to STATS_REQ message
  56. *----
  57. * 2.0 FW rx PPDU desc added to RX_IND message
  58. * 2.1 Enable msdu_ext/frag_desc banking change for WIFI2.0
  59. *----
  60. * 3.0 Remove HTT_H2T_MSG_TYPE_MGMT_TX message
  61. * 3.1 Added HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND message
  62. * 3.2 Added HTT_H2T_MSG_TYPE_WDI_IPA_CFG,
  63. * HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQUEST messages
  64. * 3.3 Added HTT_H2T_MSG_TYPE_AGGR_CFG_EX message
  65. * 3.4 Added tx_compl_req flag in HTT tx descriptor
  66. * 3.5 Added flush and fail stats in rx_reorder stats structure
  67. * 3.6 Added frag flag in HTT RX INORDER PADDR IND header
  68. * 3.7 Made changes to support EOS Mac_core 3.0
  69. * 3.8 Added txq_group information element definition;
  70. * added optional txq_group suffix to TX_CREDIT_UPDATE_IND message
  71. * 3.9 Added HTT_T2H CHAN_CHANGE message;
  72. * Allow buffer addresses in bus-address format to be stored as
  73. * either 32 bits or 64 bits.
  74. * 3.10 Add optional TLV extensions to the VERSION_REQ and VERSION_CONF
  75. * messages to specify which HTT options to use.
  76. * Initial TLV options cover:
  77. * - whether to use 32 or 64 bits to represent LL bus addresses
  78. * - whether to use TX_COMPL_IND or TX_CREDIT_UPDATE_IND in HL systems
  79. * - how many tx queue groups to use
  80. * 3.11 Expand rx debug stats:
  81. * - Expand the rx_reorder_stats struct with stats about successful and
  82. * failed rx buffer allcoations.
  83. * - Add a new rx_remote_buffer_mgmt_stats struct with stats about
  84. * the supply, allocation, use, and recycling of rx buffers for the
  85. * "remote ring" of rx buffers in host member in LL systems.
  86. * Add RX_REMOTE_RING_BUFFER_INFO stats type for uploading these stats.
  87. * 3.12 Add "rx offload packet error" message with initial "MIC error" subtype
  88. * 3.13 Add constants + macros to support 64-bit address format for the
  89. * tx fragments descriptor, the rx ring buffer, and the rx ring
  90. * index shadow register.
  91. * 3.14 Add a method for the host to provide detailed per-frame tx specs:
  92. * - Add htt_tx_msdu_desc_ext_t struct def.
  93. * - Add TLV to specify whether the target supports the HTT tx MSDU
  94. * extension descriptor.
  95. * - Change a reserved bit in the HTT tx MSDU descriptor to an
  96. * "extension" bit, to specify whether a HTT tx MSDU extension
  97. * descriptor is present.
  98. * 3.15 Add HW rx desc info to per-MSDU info elems in RX_IN_ORD_PADDR_IND msg.
  99. * (This allows the host to obtain key information about the MSDU
  100. * from a memory location already in the cache, rather than taking a
  101. * cache miss for each MSDU by reading the HW rx descs.)
  102. * 3.16 Add htt_pkt_type_eth2 and define pkt_subtype flags to indicate
  103. * whether a copy-engine classification result is appended to TX_FRM.
  104. * 3.17 Add a version of the WDI_IPA_CFG message; add RX_RING2 to WDI_IPA_CFG
  105. * 3.18 Add a PEER_DEL tx completion indication status, for HL cleanup of
  106. * tx frames in the target after the peer has already been deleted.
  107. * 3.19 Add HTT_DBG_STATS_RX_RATE_INFO_V2 and HTT_DBG_STATS_TX_RATE_INFO_V2
  108. * 3.20 Expand rx_reorder_stats.
  109. * 3.21 Add optional rx channel spec to HL RX_IND.
  110. * 3.22 Expand rx_reorder_stats
  111. * (distinguish duplicates within vs. outside block ack window)
  112. * 3.23 Add HTT_T2H_MSG_TYPE_RATE_REPORT to report peer justified rate.
  113. * The justified rate is calculated by two steps. The first is to multiply
  114. * user-rate by (1 - PER) and the other is to smooth the step 1's result
  115. * by a low pass filter.
  116. * This change allows HL download scheduling to consider the WLAN rate
  117. * that will be used for transmitting the downloaded frames.
  118. * 3.24 Expand rx_reorder_stats
  119. * (add counter for decrypt / MIC errors)
  120. * 3.25 Expand rx_reorder_stats
  121. * (add counter of frames received into both local + remote rings)
  122. * 3.26 Add stats struct for counting rx of tx BF, MU, SU, and NDPA frames
  123. * (HTT_DBG_STATS_TXBF_MUSU_NDPA_PKT, rx_txbf_musu_ndpa_pkts_stats)
  124. * 3.27 Add a new interface for flow-control. The following t2h messages have
  125. * been included: HTT_T2H_MSG_TYPE_FLOW_POOL_MAP and
  126. * HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP
  127. * 3.28 Add a new interface for ring interface change. The following two h2t
  128. * and one t2h messages have been included:
  129. * HTT_H2T_MSG_TYPE_SRING_SETUP, HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG,
  130. * and HTT_T2H_MSG_TYPE_SRING_SETUP_DONE
  131. * 3.29 Add definitions of htt_tx_msdu_desc_ext2_t descriptor and other
  132. * information elements passed from the host to a Lithium target,
  133. * Add definitions of the HTT_H2T ADD_WDS_ENTRY and DELETE_WDS_ENTRY
  134. * messages and the HTT_T2H MAP_FLOW_INFO message (for use with Lithium
  135. * targets).
  136. * 3.30 Add pktlog flag inside HTT_T2H RX_IN_ORD_PADDR_IND message
  137. * 3.31 Add HTT_H2T_MSG_TYPE_RFS_CONFIG
  138. * 3.32 Add HTT_WDI_IPA_OPCODE_SHARING_STATS, HTT_WDI_IPA_OPCODE_SET_QUOTA and
  139. * HTT_WDI_IPA_OPCODE_IND_QUOTA for getting quota and reporting WiFi
  140. * sharing stats
  141. * 3.33 Add HTT_TX_COMPL_IND_STAT_DROP and HTT_TX_COMPL_IND_STAT_HOST_INSPECT
  142. * 3.34 Add HW_PEER_ID field to PEER_MAP
  143. * 3.35 Revise bitfield defs of HTT_SRING_SETUP message
  144. * (changes are not backwards compatible, but HTT_SRING_SETUP message is
  145. * not yet in use)
  146. * 3.36 Add HTT_H2T_MSG_TYPE_EXT_STATS_REQ and HTT_T2H_MSG_TYPE_EXT_STATS_CONF
  147. * 3.37 Add HTT_PEER_TYPE and htt_mac_addr defs
  148. * 3.38 Add holes_no_filled field to rx_reorder_stats
  149. * 3.39 Add host_inspected flag to htt_tx_tcl_vdev_metadata
  150. * 3.40 Add optional timestamps in the HTT tx completion
  151. * 3.41 Add optional tx power spec in the HTT tx completion (for DSRC use)
  152. * 3.42 Add PPDU_STATS_CFG + PPDU_STATS_IND
  153. * 3.43 Add HTT_STATS_RX_PDEV_FW_STATS_PHY_ERR defs
  154. * 3.44 Add htt_tx_wbm_completion_v2
  155. * 3.45 Add host_tx_desc_pool flag in htt_tx_msdu_desc_ext2_t
  156. * 3.46 Add MAC ID and payload size fields to HTT_T2H_MSG_TYPE_PKTLOG header
  157. * 3.47 Add HTT_T2H PEER_MAP_V2 and PEER_UNMAP_V2
  158. * 3.48 Add pdev ID field to HTT_T2H_MSG_TYPE_PPDU_STATS_IND and
  159. * HTT_T2H_MSG_TYPE_PKTLOG
  160. * 3.49 Add HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND def
  161. * 3.50 Add learning_frame flag to htt_tx_msdu_desc_ext2_t
  162. * 3.51 Add SW peer ID and TID num to HTT TX WBM COMPLETION
  163. * 3.52 Add HTT_T2H FLOW_POOL_RESIZE msg def
  164. * 3.53 Update HTT_T2H FLOW_POOL_RESIZE msg def
  165. * 3.54 Define mcast and mcast_valid flags within htt_tx_wbm_transmit_status
  166. * 3.55 Add initiator / responder flags to RX_DELBA indication
  167. * 3.56 Fix HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE bit-mask defs
  168. * 3.57 Add support for in-band data within HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND
  169. * 3.58 Add optional MSDU ack RSSI array to end of HTT_T2H TX_COMPL_IND msg
  170. * 3.59 Add HTT_RXDMA_HOST_BUF_RING2 def
  171. * 3.60 Add HTT_T2H_MSG_TYPE_PEER_STATS_IND def
  172. * 3.61 Add rx offset fields to HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG msg
  173. * 3.62 Add antenna mask to reserved space in htt_rx_ppdu_desc_t
  174. * 3.63 Add HTT_HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND def
  175. * 3.64 Add struct htt_tx_compl_ind_append_tx_tsf64 and add tx_tsf64
  176. * array to the end of HTT_T2H TX_COMPL_IND msg
  177. * 3.65 Add fields in htt_tx_msdu_desc_ext2_t to allow the host to provide
  178. * a "cookie" to identify a MSDU, and to specify to not apply aggregation
  179. * for a MSDU.
  180. * 3.66 Add HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND msg.
  181. * Add PKT_CAPTURE_MODE flag within HTT_T2H TX_I_ORD_PADDR_IND msg.
  182. * 3.67 Add drop threshold field to HTT_H2T RX_RING_SELECTION_CFG msg.
  183. * 3.68 Add ipa_drop threshold fields to HTT_H2T_MSG_TYPE_SRING_SETUP
  184. * 3.69 Add htt_ul_ofdma_user_info_v0 defs
  185. * 3.70 Add AST1-AST3 fields to HTT_T2H PEER_MAP_V2 msg
  186. * 3.71 Add rx offload engine / flow search engine htt setup message defs for
  187. * HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG, HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG
  188. * 3.72 Add tx_retry_cnt fields to htt_tx_offload_deliver_ind_hdr_t and
  189. * htt_tx_data_hdr_information
  190. * 3.73 Add channel pre-calibration data upload and download messages defs for
  191. * HTT_T2H_MSG_TYPE_CHAN_CALDATA and HTT_H2T_MSG_TYPE_CHAN_CALDATA
  192. * 3.74 Add HTT_T2H_MSG_TYPE_RX_FISA_CFG msg.
  193. * 3.75 Add fp_ndp and mo_ndp flags in HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG.
  194. * 3.76 Add HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG msg.
  195. * 3.77 Add HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE msg.
  196. * 3.78 Add htt_ppdu_id def.
  197. * 3.79 Add HTT_NUM_AC_WMM def.
  198. * 3.80 Add add WDS_FREE_COUNT bitfield in T2H PEER_UNMAP_V2 msg.
  199. * 3.81 Add ppdu_start_tsf field in HTT_TX_WBM_COMPLETION_V2.
  200. * 3.82 Add WIN_SIZE field to HTT_T2H_MSG_TYPE_RX_DELBA msg.
  201. * 3.83 Shrink seq_idx field in HTT PPDU ID from 3 bits to 2.
  202. * 3.84 Add fisa_control_bits_v2 def.
  203. * 3.85 Add HTT_RX_PEER_META_DATA defs.
  204. * 3.86 Add HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND def.
  205. * 3.87 Add on-chip AST index field to PEER_MAP_V2 msg.
  206. * 3.88 Add HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE def.
  207. * 3.89 Add MSDU queue enumerations.
  208. * 3.90 Add HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND def.
  209. * 3.91 Add HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP, _UNMAP defs.
  210. * 3.92 Add HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG def.
  211. * 3.93 Add HTT_T2H_MSG_TYPE_PEER_MAP_V3 def.
  212. * 3.94 Add HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG,
  213. * HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND defs.
  214. * 3.95 Add HTT_H2T_MSG_TYPE_TX_MONITOR_CFG def.
  215. * 3.96 Modify HTT_H2T_MSG_TYPE_TX_MONITOR_CFG def.
  216. * 3.97 Add tx MSDU drop byte count fields in vdev_txrx_stats_hw_stats TLV.
  217. * 3.98 Add htt_tx_tcl_metadata_v2 def.
  218. * 3.99 Add HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ, _UNMAP_REQ, _MAP_REPORT_REQ and
  219. * HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF defs.
  220. * 3.100 Add htt_tx_wbm_completion_v3 def.
  221. * 3.101 Add HTT_UL_OFDMA_USER_INFO_V1_BITMAP defs.
  222. * 3.102 Add HTT_H2T_MSG_TYPE_MSI_SETUP def.
  223. * 3.103 Add HTT_T2H_SAWF_MSDUQ_INFO_IND defs.
  224. * 3.104 Add mgmt/ctrl/data specs in rx ring cfg.
  225. * 3.105 Add HTT_H2T STREAMING_STATS_REQ + HTT_T2H STREAMING_STATS_IND defs.
  226. * 3.106 Add HTT_T2H_PPDU_ID_FMT_IND def.
  227. * 3.107 Add traffic_end_indication bitfield in htt_tx_msdu_desc_ext2_t.
  228. * 3.108 Add HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP def.
  229. * 3.109 Add HTT_T2H RX_ADDBA_EXTN,RX_DELBA_EXTN defs.
  230. * 3.110 Add more word_mask fields in htt_tx_monitor_cfg_t.
  231. * 3.111 Add RXPCU filter enable flag in RX_RING_SELECTION_CFG msg.
  232. * 3.112 Add logical_link_id field in rx_peer_metadata_v1.
  233. */
  234. #define HTT_CURRENT_VERSION_MAJOR 3
  235. #define HTT_CURRENT_VERSION_MINOR 112
  236. #define HTT_NUM_TX_FRAG_DESC 1024
  237. #define HTT_WIFI_IP_VERSION(x,y) ((x) == (y))
  238. #define HTT_CHECK_SET_VAL(field, val) \
  239. A_ASSERT(!((val) & ~((field ## _M) >> (field ## _S))))
  240. /* macros to assist in sign-extending fields from HTT messages */
  241. #define HTT_SIGN_BIT_MASK(field) \
  242. ((field ## _M + (1 << field ## _S)) >> 1)
  243. #define HTT_SIGN_BIT(_val, field) \
  244. (_val & HTT_SIGN_BIT_MASK(field))
  245. #define HTT_SIGN_BIT_UNSHIFTED(_val, field) \
  246. (HTT_SIGN_BIT(_val, field) >> field ## _S)
  247. #define HTT_SIGN_BIT_UNSHIFTED_MINUS_ONE(_val, field) \
  248. (HTT_SIGN_BIT_UNSHIFTED(_val, field) - 1)
  249. #define HTT_SIGN_BIT_EXTENSION(_val, field) \
  250. (~(HTT_SIGN_BIT_UNSHIFTED(_val, field) | \
  251. HTT_SIGN_BIT_UNSHIFTED_MINUS_ONE(_val, field)))
  252. #define HTT_SIGN_BIT_EXTENSION_MASK(_val, field) \
  253. (HTT_SIGN_BIT_EXTENSION(_val, field) & ~(field ## _M >> field ## _S))
  254. /*
  255. * TEMPORARY:
  256. * Provide HTT_H2T_MSG_TYPE_MGMT_TX as an alias for
  257. * DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX until all code
  258. * that refers to HTT_H2T_MSG_TYPE_MGMT_TX has been
  259. * updated.
  260. */
  261. #define HTT_H2T_MSG_TYPE_MGMT_TX DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX
  262. /*
  263. * TEMPORARY:
  264. * Provide HTT_T2H_MSG_TYPE_RC_UPDATE_IND as an alias for
  265. * DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND until all code
  266. * that refers to HTT_T2H_MSG_TYPE_RC_UPDATE_IND has been
  267. * updated.
  268. */
  269. #define HTT_T2H_MSG_TYPE_RC_UPDATE_IND DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND
  270. /**
  271. * htt_dbg_stats_type -
  272. * bit positions for each stats type within a stats type bitmask
  273. * The bitmask contains 24 bits.
  274. */
  275. enum htt_dbg_stats_type {
  276. HTT_DBG_STATS_WAL_PDEV_TXRX = 0, /* bit 0 -> 0x1 */
  277. HTT_DBG_STATS_RX_REORDER = 1, /* bit 1 -> 0x2 */
  278. HTT_DBG_STATS_RX_RATE_INFO = 2, /* bit 2 -> 0x4 */
  279. HTT_DBG_STATS_TX_PPDU_LOG = 3, /* bit 3 -> 0x8 */
  280. HTT_DBG_STATS_TX_RATE_INFO = 4, /* bit 4 -> 0x10 */
  281. HTT_DBG_STATS_TIDQ = 5, /* bit 5 -> 0x20 */
  282. HTT_DBG_STATS_TXBF_INFO = 6, /* bit 6 -> 0x40 */
  283. HTT_DBG_STATS_SND_INFO = 7, /* bit 7 -> 0x80 */
  284. HTT_DBG_STATS_ERROR_INFO = 8, /* bit 8 -> 0x100 */
  285. HTT_DBG_STATS_TX_SELFGEN_INFO = 9, /* bit 9 -> 0x200 */
  286. HTT_DBG_STATS_TX_MU_INFO = 10, /* bit 10 -> 0x400 */
  287. HTT_DBG_STATS_SIFS_RESP_INFO = 11, /* bit 11 -> 0x800 */
  288. HTT_DBG_STATS_RX_REMOTE_RING_BUFFER_INFO = 12, /* bit 12 -> 0x1000 */
  289. HTT_DBG_STATS_RX_RATE_INFO_V2 = 13, /* bit 13 -> 0x2000 */
  290. HTT_DBG_STATS_TX_RATE_INFO_V2 = 14, /* bit 14 -> 0x4000 */
  291. HTT_DBG_STATS_TXBF_MUSU_NDPA_PKT = 15, /* bit 15 -> 0x8000 */
  292. /* bits 16-23 currently reserved */
  293. /* keep this last */
  294. HTT_DBG_NUM_STATS
  295. };
  296. /*=== HTT option selection TLVs ===
  297. * Certain HTT messages have alternatives or options.
  298. * For such cases, the host and target need to agree on which option to use.
  299. * Option specification TLVs can be appended to the VERSION_REQ and
  300. * VERSION_CONF messages to select options other than the default.
  301. * These TLVs are entirely optional - if they are not provided, there is a
  302. * well-defined default for each option. If they are provided, they can be
  303. * provided in any order. Each TLV can be present or absent independent of
  304. * the presence / absence of other TLVs.
  305. *
  306. * The HTT option selection TLVs use the following format:
  307. * |31 16|15 8|7 0|
  308. * |---------------------------------+----------------+----------------|
  309. * | value (payload) | length | tag |
  310. * |-------------------------------------------------------------------|
  311. * The value portion need not be only 2 bytes; it can be extended by any
  312. * integer number of 4-byte units. The total length of the TLV, including
  313. * the tag and length fields, must be a multiple of 4 bytes. The length
  314. * field specifies the total TLV size in 4-byte units. Thus, the typical
  315. * TLV, with a 1-byte tag field, a 1-byte length field, and a 2-byte value
  316. * field, would store 0x1 in its length field, to show that the TLV occupies
  317. * a single 4-byte unit.
  318. */
  319. /*--- TLV header format - applies to all HTT option TLVs ---*/
  320. enum HTT_OPTION_TLV_TAGS {
  321. HTT_OPTION_TLV_TAG_RESERVED0 = 0x0,
  322. HTT_OPTION_TLV_TAG_LL_BUS_ADDR_SIZE = 0x1,
  323. HTT_OPTION_TLV_TAG_HL_SUPPRESS_TX_COMPL_IND = 0x2,
  324. HTT_OPTION_TLV_TAG_MAX_TX_QUEUE_GROUPS = 0x3,
  325. HTT_OPTION_TLV_TAG_SUPPORT_TX_MSDU_DESC_EXT = 0x4,
  326. /* TCL_METADATA_VER: added to support V2 and higher of the TCL Data Cmd */
  327. HTT_OPTION_TLV_TAG_TCL_METADATA_VER = 0x5,
  328. };
  329. #define HTT_TCL_METADATA_VER_SZ 4
  330. PREPACK struct htt_option_tlv_header_t {
  331. A_UINT8 tag;
  332. A_UINT8 length;
  333. } POSTPACK;
  334. #define HTT_OPTION_TLV_TAG_M 0x000000ff
  335. #define HTT_OPTION_TLV_TAG_S 0
  336. #define HTT_OPTION_TLV_LENGTH_M 0x0000ff00
  337. #define HTT_OPTION_TLV_LENGTH_S 8
  338. /*
  339. * value0 - 16 bit value field stored in word0
  340. * The TLV's value field may be longer than 2 bytes, in which case
  341. * the remainder of the value is stored in word1, word2, etc.
  342. */
  343. #define HTT_OPTION_TLV_VALUE0_M 0xffff0000
  344. #define HTT_OPTION_TLV_VALUE0_S 16
  345. #define HTT_OPTION_TLV_TAG_SET(word, tag) \
  346. do { \
  347. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_TAG, tag); \
  348. (word) |= ((tag) << HTT_OPTION_TLV_TAG_S); \
  349. } while (0)
  350. #define HTT_OPTION_TLV_TAG_GET(word) \
  351. (((word) & HTT_OPTION_TLV_TAG_M) >> HTT_OPTION_TLV_TAG_S)
  352. #define HTT_OPTION_TLV_LENGTH_SET(word, tag) \
  353. do { \
  354. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_LENGTH, tag); \
  355. (word) |= ((tag) << HTT_OPTION_TLV_LENGTH_S); \
  356. } while (0)
  357. #define HTT_OPTION_TLV_LENGTH_GET(word) \
  358. (((word) & HTT_OPTION_TLV_LENGTH_M) >> HTT_OPTION_TLV_LENGTH_S)
  359. #define HTT_OPTION_TLV_VALUE0_SET(word, tag) \
  360. do { \
  361. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_VALUE0, tag); \
  362. (word) |= ((tag) << HTT_OPTION_TLV_VALUE0_S); \
  363. } while (0)
  364. #define HTT_OPTION_TLV_VALUE0_GET(word) \
  365. (((word) & HTT_OPTION_TLV_VALUE0_M) >> HTT_OPTION_TLV_VALUE0_S)
  366. /*--- format of specific HTT option TLVs ---*/
  367. /*
  368. * HTT option TLV for specifying LL bus address size
  369. * Some chips require bus addresses used by the target to access buffers
  370. * within the host's memory to be 32 bits; others require bus addresses
  371. * used by the target to access buffers within the host's memory to be
  372. * 64 bits.
  373. * The LL_BUS_ADDR_SIZE TLV can be sent from the target to the host as
  374. * a suffix to the VERSION_CONF message to specify which bus address format
  375. * the target requires.
  376. * If this LL_BUS_ADDR_SIZE TLV is not sent by the target, the host should
  377. * default to providing bus addresses to the target in 32-bit format.
  378. */
  379. enum HTT_OPTION_TLV_LL_BUS_ADDR_SIZE_VALUES {
  380. HTT_OPTION_TLV_LL_BUS_ADDR_SIZE32 = 0x0,
  381. HTT_OPTION_TLV_LL_BUS_ADDR_SIZE64 = 0x1,
  382. };
  383. PREPACK struct htt_option_tlv_ll_bus_addr_size_t {
  384. struct htt_option_tlv_header_t hdr;
  385. A_UINT16 ll_bus_addr_size; /* LL_BUS_ADDR_SIZE_VALUES enum */
  386. } POSTPACK;
  387. /*
  388. * HTT option TLV for specifying whether HL systems should indicate
  389. * over-the-air tx completion for individual frames, or should instead
  390. * send a bulk TX_CREDIT_UPDATE_IND except when the host explicitly
  391. * requests an OTA tx completion for a particular tx frame.
  392. * This option does not apply to LL systems, where the TX_COMPL_IND
  393. * is mandatory.
  394. * This option is primarily intended for HL systems in which the tx frame
  395. * downloads over the host --> target bus are as slow as or slower than
  396. * the transmissions over the WLAN PHY. For cases where the bus is faster
  397. * than the WLAN PHY, the target will transmit relatively large A-MPDUs,
  398. * and consequently will send one TX_COMPL_IND message that covers several
  399. * tx frames. For cases where the WLAN PHY is faster than the bus,
  400. * the target will end up transmitting very short A-MPDUs, and consequently
  401. * sending many TX_COMPL_IND messages, which each cover a very small number
  402. * of tx frames.
  403. * The HL_SUPPRESS_TX_COMPL_IND TLV can be sent by the host to the target as
  404. * a suffix to the VERSION_REQ message to request whether the host desires to
  405. * use TX_CREDIT_UPDATE_IND rather than TX_COMPL_IND. The target can then
  406. * send a HTT_SUPPRESS_TX_COMPL_IND TLV to the host as a suffix to the
  407. * VERSION_CONF message to confirm whether TX_CREDIT_UPDATE_IND will be used
  408. * rather than TX_COMPL_IND. TX_CREDIT_UPDATE_IND shall only be used if the
  409. * host sends a HL_SUPPRESS_TX_COMPL_IND TLV requesting use of
  410. * TX_CREDIT_UPDATE_IND, and the target sends a HL_SUPPRESS_TX_COMPLE_IND TLV
  411. * back to the host confirming use of TX_CREDIT_UPDATE_IND.
  412. * Lack of a HL_SUPPRESS_TX_COMPL_IND TLV from either host --> target or
  413. * target --> host is equivalent to a HL_SUPPRESS_TX_COMPL_IND that
  414. * explicitly specifies HL_ALLOW_TX_COMPL_IND in the value payload of the
  415. * TLV.
  416. */
  417. enum HTT_OPTION_TLV_HL_SUPPRESS_TX_COMPL_IND_VALUES {
  418. HTT_OPTION_TLV_HL_ALLOW_TX_COMPL_IND = 0x0,
  419. HTT_OPTION_TLV_HL_SUPPRESS_TX_COMPL_IND = 0x1,
  420. };
  421. PREPACK struct htt_option_tlv_hl_suppress_tx_compl_ind_t {
  422. struct htt_option_tlv_header_t hdr;
  423. A_UINT16 hl_suppress_tx_compl_ind; /* HL_SUPPRESS_TX_COMPL_IND enum */
  424. } POSTPACK;
  425. /*
  426. * HTT option TLV for specifying how many tx queue groups the target
  427. * may establish.
  428. * This TLV specifies the maximum value the target may send in the
  429. * txq_group_id field of any TXQ_GROUP information elements sent by
  430. * the target to the host. This allows the host to pre-allocate an
  431. * appropriate number of tx queue group structs.
  432. *
  433. * The MAX_TX_QUEUE_GROUPS_TLV can be sent from the host to the target as
  434. * a suffix to the VERSION_REQ message to specify whether the host supports
  435. * tx queue groups at all, and if so if there is any limit on the number of
  436. * tx queue groups that the host supports.
  437. * The MAX_TX_QUEUE_GROUPS TLV can be sent from the target to the host as
  438. * a suffix to the VERSION_CONF message. If the host has specified in the
  439. * VER_REQ message a limit on the number of tx queue groups the host can
  440. * support, the target shall limit its specification of the maximum tx groups
  441. * to be no larger than this host-specified limit.
  442. *
  443. * If the target does not provide a MAX_TX_QUEUE_GROUPS TLV, then the host
  444. * shall preallocate 4 tx queue group structs, and the target shall not
  445. * specify a txq_group_id larger than 3.
  446. */
  447. enum HTT_OPTION_TLV_MAX_TX_QUEUE_GROUPS_VALUES {
  448. HTT_OPTION_TLV_TX_QUEUE_GROUPS_UNSUPPORTED = 0,
  449. /*
  450. * values 1 through N specify the max number of tx queue groups
  451. * the sender supports
  452. */
  453. HTT_OPTION_TLV_TX_QUEUE_GROUPS_UNLIMITED = 0xffff,
  454. };
  455. /* TEMPORARY backwards-compatibility alias for a typo fix -
  456. * The htt_option_tlv_mac_tx_queue_groups_t typo has been corrected
  457. * to htt_option_tlv_max_tx_queue_groups_t, but an alias is provided
  458. * to support the old name (with the typo) until all references to the
  459. * old name are replaced with the new name.
  460. */
  461. #define htt_option_tlv_mac_tx_queue_groups_t htt_option_tlv_max_tx_queue_groups_t
  462. PREPACK struct htt_option_tlv_max_tx_queue_groups_t {
  463. struct htt_option_tlv_header_t hdr;
  464. A_UINT16 max_tx_queue_groups; /* max txq_group_id + 1 */
  465. } POSTPACK;
  466. /*
  467. * HTT option TLV for specifying whether the target supports an extended
  468. * version of the HTT tx descriptor. If the target provides this TLV
  469. * and specifies in the TLV that the target supports an extended version
  470. * of the HTT tx descriptor, the target must check the "extension" bit in
  471. * the HTT tx descriptor, and if the extension bit is set, to expect a
  472. * HTT tx MSDU extension descriptor immediately following the HTT tx MSDU
  473. * descriptor. Furthermore, the target must provide room for the HTT
  474. * tx MSDU extension descriptor in the target's TX_FRM buffer.
  475. * This option is intended for systems where the host needs to explicitly
  476. * control the transmission parameters such as tx power for individual
  477. * tx frames.
  478. * The SUPPORT_TX_MSDU_DESC_EXT TLB can be sent by the target to the host
  479. * as a suffix to the VERSION_CONF message to explicitly specify whether
  480. * the target supports the HTT tx MSDU extension descriptor.
  481. * Lack of a SUPPORT_TX_MSDU_DESC_EXT from the target shall be interpreted
  482. * by the host as lack of target support for the HTT tx MSDU extension
  483. * descriptor; the host shall provide HTT tx MSDU extension descriptors in
  484. * the HTT_H2T TX_FRM messages only if the target indicates it supports
  485. * the HTT tx MSDU extension descriptor.
  486. * The host is not required to provide the HTT tx MSDU extension descriptor
  487. * just because the target supports it; the target must check the
  488. * "extension" bit in the HTT tx MSDU descriptor to determine whether an
  489. * extension descriptor is present.
  490. */
  491. enum HTT_OPTION_TLV_SUPPORT_TX_MSDU_DESC_EXT_VALUES {
  492. HTT_OPTION_TLV_TX_MSDU_DESC_EXT_NO_SUPPORT = 0x0,
  493. HTT_OPTION_TLV_TX_MSDU_DESC_EXT_SUPPORT = 0x1,
  494. };
  495. PREPACK struct htt_option_tlv_support_tx_msdu_desc_ext_t {
  496. struct htt_option_tlv_header_t hdr;
  497. A_UINT16 tx_msdu_desc_ext_support; /* SUPPORT_TX_MSDU_DESC_EXT enum */
  498. } POSTPACK;
  499. /*
  500. * For the tcl data command V2 and higher support added a new
  501. * version tag HTT_OPTION_TLV_TAG_TCL_METADATA_VER.
  502. * This will be used as a TLV in HTT_H2T_MSG_TYPE_VERSION_REQ and
  503. * HTT_T2H_MSG_TYPE_VERSION_CONF.
  504. * HTT option TLV for specifying which version of the TCL metadata struct
  505. * should be used:
  506. * V1 -> use htt_tx_tcl_metadata struct
  507. * V2 -> use htt_tx_tcl_metadata_v2 struct
  508. * Old FW will only support V1.
  509. * New FW will support V2. New FW will still support V1, at least during
  510. * a transition period.
  511. * Similarly, old host will only support V1, and new host will support V1 + V2.
  512. *
  513. * The host can provide a HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the
  514. * HTT_H2T_MSG_TYPE_VERSION_REQ to indicate to the target which version(s)
  515. * of TCL metadata the host supports. If the host doesn't provide a
  516. * HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the VERSION_REQ message, it
  517. * is implicitly understood that the host only supports V1.
  518. * The target can provide a HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the
  519. * HTT_T2H_MSG_TYPE_VERSION_CONF to indicate which version of TCL metadata
  520. * the host shall use. The target shall only select one of the versions
  521. * supported by the host. If the target doesn't provide a
  522. * HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the VERSION_CONF message, it
  523. * is implicitly understood that the V1 TCL metadata shall be used.
  524. */
  525. enum HTT_OPTION_TLV_TCL_METADATA_VER_VALUES {
  526. HTT_OPTION_TLV_TCL_METADATA_V1 = 1,
  527. HTT_OPTION_TLV_TCL_METADATA_V2 = 2,
  528. };
  529. PREPACK struct htt_option_tlv_tcl_metadata_ver_t {
  530. struct htt_option_tlv_header_t hdr;
  531. A_UINT16 tcl_metadata_ver; /* TCL_METADATA_VER_VALUES enum */
  532. } POSTPACK;
  533. #define HTT_OPTION_TLV_TCL_METADATA_VER_SET(word, value) \
  534. HTT_OPTION_TLV_VALUE0_SET(word, value)
  535. #define HTT_OPTION_TLV_TCL_METADATA_VER_GET(word) \
  536. HTT_OPTION_TLV_VALUE0_GET(word)
  537. typedef struct {
  538. union {
  539. /* BIT [11 : 0] :- tag
  540. * BIT [23 : 12] :- length
  541. * BIT [31 : 24] :- reserved
  542. */
  543. A_UINT32 tag__length;
  544. /*
  545. * The following struct is not endian-portable.
  546. * It is suitable for use within the target, which is known to be
  547. * little-endian.
  548. * The host should use the above endian-portable macros to access
  549. * the tag and length bitfields in an endian-neutral manner.
  550. */
  551. struct {
  552. A_UINT32 tag : 12, /* BIT [11 : 0] */
  553. length : 12, /* BIT [23 : 12] */
  554. reserved : 8; /* BIT [31 : 24] */
  555. };
  556. };
  557. } htt_tlv_hdr_t;
  558. /** HTT stats TLV tag values */
  559. typedef enum {
  560. HTT_STATS_TX_PDEV_CMN_TAG = 0, /* htt_tx_pdev_stats_cmn_tlv */
  561. HTT_STATS_TX_PDEV_UNDERRUN_TAG = 1, /* htt_tx_pdev_stats_urrn_tlv_v */
  562. HTT_STATS_TX_PDEV_SIFS_TAG = 2, /* htt_tx_pdev_stats_sifs_tlv_v */
  563. HTT_STATS_TX_PDEV_FLUSH_TAG = 3, /* htt_tx_pdev_stats_flush_tlv_v */
  564. HTT_STATS_TX_PDEV_PHY_ERR_TAG = 4, /* htt_tx_pdev_stats_phy_err_tlv_v */
  565. HTT_STATS_STRING_TAG = 5, /* htt_stats_string_tlv */
  566. HTT_STATS_TX_HWQ_CMN_TAG = 6, /* htt_tx_hwq_stats_cmn_tlv */
  567. HTT_STATS_TX_HWQ_DIFS_LATENCY_TAG = 7, /* htt_tx_hwq_difs_latency_stats_tlv_v */
  568. HTT_STATS_TX_HWQ_CMD_RESULT_TAG = 8, /* htt_tx_hwq_cmd_result_stats_tlv_v */
  569. HTT_STATS_TX_HWQ_CMD_STALL_TAG = 9, /* htt_tx_hwq_cmd_stall_stats_tlv_v */
  570. HTT_STATS_TX_HWQ_FES_STATUS_TAG = 10, /* htt_tx_hwq_fes_result_stats_tlv_v */
  571. HTT_STATS_TX_TQM_GEN_MPDU_TAG = 11, /* htt_tx_tqm_gen_mpdu_stats_tlv_v */
  572. HTT_STATS_TX_TQM_LIST_MPDU_TAG = 12, /* htt_tx_tqm_list_mpdu_stats_tlv_v */
  573. HTT_STATS_TX_TQM_LIST_MPDU_CNT_TAG = 13, /* htt_tx_tqm_list_mpdu_cnt_tlv_v */
  574. HTT_STATS_TX_TQM_CMN_TAG = 14, /* htt_tx_tqm_cmn_stats_tlv */
  575. HTT_STATS_TX_TQM_PDEV_TAG = 15, /* htt_tx_tqm_pdev_stats_tlv_v */
  576. HTT_STATS_TX_TQM_CMDQ_STATUS_TAG = 16, /* htt_tx_tqm_cmdq_status_tlv */
  577. HTT_STATS_TX_DE_EAPOL_PACKETS_TAG = 17, /* htt_tx_de_eapol_packets_stats_tlv */
  578. HTT_STATS_TX_DE_CLASSIFY_FAILED_TAG = 18, /* htt_tx_de_classify_failed_stats_tlv */
  579. HTT_STATS_TX_DE_CLASSIFY_STATS_TAG = 19, /* htt_tx_de_classify_stats_tlv */
  580. HTT_STATS_TX_DE_CLASSIFY_STATUS_TAG = 20, /* htt_tx_de_classify_status_stats_tlv */
  581. HTT_STATS_TX_DE_ENQUEUE_PACKETS_TAG = 21, /* htt_tx_de_enqueue_packets_stats_tlv */
  582. HTT_STATS_TX_DE_ENQUEUE_DISCARD_TAG = 22, /* htt_tx_de_enqueue_discard_stats_tlv */
  583. HTT_STATS_TX_DE_CMN_TAG = 23, /* htt_tx_de_cmn_stats_tlv */
  584. HTT_STATS_RING_IF_TAG = 24, /* htt_ring_if_stats_tlv */
  585. HTT_STATS_TX_PDEV_MU_MIMO_STATS_TAG = 25, /* htt_tx_pdev_mu_mimo_sch_stats_tlv */
  586. HTT_STATS_SFM_CMN_TAG = 26, /* htt_sfm_cmn_tlv */
  587. HTT_STATS_SRING_STATS_TAG = 27, /* htt_sring_stats_tlv */
  588. HTT_STATS_RX_PDEV_FW_STATS_TAG = 28, /* htt_rx_pdev_fw_stats_tlv */
  589. HTT_STATS_RX_PDEV_FW_RING_MPDU_ERR_TAG = 29, /* htt_rx_pdev_fw_ring_mpdu_err_tlv_v */
  590. HTT_STATS_RX_PDEV_FW_MPDU_DROP_TAG = 30, /* htt_rx_pdev_fw_mpdu_drop_tlv_v */
  591. HTT_STATS_RX_SOC_FW_STATS_TAG = 31, /* htt_rx_soc_fw_stats_tlv */
  592. HTT_STATS_RX_SOC_FW_REFILL_RING_EMPTY_TAG = 32, /* htt_rx_soc_fw_refill_ring_empty_tlv_v */
  593. HTT_STATS_RX_SOC_FW_REFILL_RING_NUM_REFILL_TAG = 33, /* htt_rx_soc_fw_refill_ring_num_refill_tlv_v */
  594. HTT_STATS_TX_PDEV_RATE_STATS_TAG = 34, /* htt_tx_pdev_rate_stats_tlv */
  595. HTT_STATS_RX_PDEV_RATE_STATS_TAG = 35, /* htt_rx_pdev_rate_stats_tlv */
  596. HTT_STATS_TX_PDEV_SCHEDULER_TXQ_STATS_TAG = 36, /* htt_tx_pdev_stats_sched_per_txq_tlv */
  597. HTT_STATS_TX_SCHED_CMN_TAG = 37, /* htt_stats_tx_sched_cmn_tlv */
  598. HTT_STATS_TX_PDEV_MUMIMO_MPDU_STATS_TAG = 38, /* htt_tx_pdev_mu_mimo_mpdu_stats_tlv */
  599. HTT_STATS_SCHED_TXQ_CMD_POSTED_TAG = 39, /* htt_sched_txq_cmd_posted_tlv_v */
  600. HTT_STATS_RING_IF_CMN_TAG = 40, /* htt_ring_if_cmn_tlv */
  601. HTT_STATS_SFM_CLIENT_USER_TAG = 41, /* htt_sfm_client_user_tlv_v */
  602. HTT_STATS_SFM_CLIENT_TAG = 42, /* htt_sfm_client_tlv */
  603. HTT_STATS_TX_TQM_ERROR_STATS_TAG = 43, /* htt_tx_tqm_error_stats_tlv */
  604. HTT_STATS_SCHED_TXQ_CMD_REAPED_TAG = 44, /* htt_sched_txq_cmd_reaped_tlv_v */
  605. HTT_STATS_SRING_CMN_TAG = 45, /* htt_sring_cmn_tlv */
  606. HTT_STATS_TX_SELFGEN_AC_ERR_STATS_TAG = 46, /* htt_tx_selfgen_ac_err_stats_tlv */
  607. HTT_STATS_TX_SELFGEN_CMN_STATS_TAG = 47, /* htt_tx_selfgen_cmn_stats_tlv */
  608. HTT_STATS_TX_SELFGEN_AC_STATS_TAG = 48, /* htt_tx_selfgen_ac_stats_tlv */
  609. HTT_STATS_TX_SELFGEN_AX_STATS_TAG = 49, /* htt_tx_selfgen_ax_stats_tlv */
  610. HTT_STATS_TX_SELFGEN_AX_ERR_STATS_TAG = 50, /* htt_tx_selfgen_ax_err_stats_tlv */
  611. HTT_STATS_TX_HWQ_MUMIMO_SCH_STATS_TAG = 51, /* htt_tx_hwq_mu_mimo_sch_stats_tlv */
  612. HTT_STATS_TX_HWQ_MUMIMO_MPDU_STATS_TAG = 52, /* htt_tx_hwq_mu_mimo_mpdu_stats_tlv */
  613. HTT_STATS_TX_HWQ_MUMIMO_CMN_STATS_TAG = 53, /* htt_tx_hwq_mu_mimo_cmn_stats_tlv */
  614. HTT_STATS_HW_INTR_MISC_TAG = 54, /* htt_hw_stats_intr_misc_tlv */
  615. HTT_STATS_HW_WD_TIMEOUT_TAG = 55, /* htt_hw_stats_wd_timeout_tlv */
  616. HTT_STATS_HW_PDEV_ERRS_TAG = 56, /* htt_hw_stats_pdev_errs_tlv */
  617. HTT_STATS_COUNTER_NAME_TAG = 57, /* htt_counter_tlv */
  618. HTT_STATS_TX_TID_DETAILS_TAG = 58, /* htt_tx_tid_stats_tlv */
  619. HTT_STATS_RX_TID_DETAILS_TAG = 59, /* htt_rx_tid_stats_tlv */
  620. HTT_STATS_PEER_STATS_CMN_TAG = 60, /* htt_peer_stats_cmn_tlv */
  621. HTT_STATS_PEER_DETAILS_TAG = 61, /* htt_peer_details_tlv */
  622. HTT_STATS_PEER_TX_RATE_STATS_TAG = 62, /* htt_tx_peer_rate_stats_tlv */
  623. HTT_STATS_PEER_RX_RATE_STATS_TAG = 63, /* htt_rx_peer_rate_stats_tlv */
  624. HTT_STATS_PEER_MSDU_FLOWQ_TAG = 64, /* htt_msdu_flow_stats_tlv */
  625. HTT_STATS_TX_DE_COMPL_STATS_TAG = 65, /* htt_tx_de_compl_stats_tlv */
  626. HTT_STATS_WHAL_TX_TAG = 66, /* htt_hw_stats_whal_tx_tlv */
  627. HTT_STATS_TX_PDEV_SIFS_HIST_TAG = 67, /* htt_tx_pdev_stats_sifs_hist_tlv_v */
  628. HTT_STATS_RX_PDEV_FW_STATS_PHY_ERR_TAG = 68, /* htt_rx_pdev_fw_stats_phy_err_tlv */
  629. HTT_STATS_TX_TID_DETAILS_V1_TAG = 69, /* htt_tx_tid_stats_v1_tlv */
  630. HTT_STATS_PDEV_CCA_1SEC_HIST_TAG = 70, /* htt_pdev_cca_stats_hist_tlv (for 1 sec interval stats) */
  631. HTT_STATS_PDEV_CCA_100MSEC_HIST_TAG = 71, /* htt_pdev_cca_stats_hist_tlv (for 100 msec interval stats) */
  632. HTT_STATS_PDEV_CCA_STAT_CUMULATIVE_TAG = 72, /* htt_pdev_stats_cca_stats_tlv */
  633. HTT_STATS_PDEV_CCA_COUNTERS_TAG = 73, /* htt_pdev_stats_cca_counters_tlv */
  634. HTT_STATS_TX_PDEV_MPDU_STATS_TAG = 74, /* htt_tx_pdev_mpdu_stats_tlv */
  635. HTT_STATS_PDEV_TWT_SESSIONS_TAG = 75, /* htt_pdev_stats_twt_sessions_tlv */
  636. HTT_STATS_PDEV_TWT_SESSION_TAG = 76, /* htt_pdev_stats_twt_session_tlv */
  637. HTT_STATS_RX_REFILL_RXDMA_ERR_TAG = 77, /* htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v */
  638. HTT_STATS_RX_REFILL_REO_ERR_TAG = 78, /* htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v */
  639. HTT_STATS_RX_REO_RESOURCE_STATS_TAG = 79, /* htt_rx_reo_debug_stats_tlv_v */
  640. HTT_STATS_TX_SOUNDING_STATS_TAG = 80, /* htt_tx_sounding_stats_tlv */
  641. HTT_STATS_TX_PDEV_TX_PPDU_STATS_TAG = 81, /* htt_tx_pdev_stats_tx_ppdu_stats_tlv_v */
  642. HTT_STATS_TX_PDEV_TRIED_MPDU_CNT_HIST_TAG = 82, /* htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v */
  643. HTT_STATS_TX_HWQ_TRIED_MPDU_CNT_HIST_TAG = 83, /* htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v */
  644. HTT_STATS_TX_HWQ_TXOP_USED_CNT_HIST_TAG = 84, /* htt_tx_hwq_txop_used_cnt_hist_tlv_v */
  645. HTT_STATS_TX_DE_FW2WBM_RING_FULL_HIST_TAG = 85, /* htt_tx_de_fw2wbm_ring_full_hist_tlv */
  646. HTT_STATS_SCHED_TXQ_SCHED_ORDER_SU_TAG = 86, /* htt_sched_txq_sched_order_su_tlv */
  647. HTT_STATS_SCHED_TXQ_SCHED_INELIGIBILITY_TAG = 87, /* htt_sched_txq_sched_eligibility_tlv */
  648. HTT_STATS_PDEV_OBSS_PD_TAG = 88, /* htt_pdev_obss_pd_stats_tlv */
  649. HTT_STATS_HW_WAR_TAG = 89, /* htt_hw_war_stats_tlv */
  650. HTT_STATS_RING_BACKPRESSURE_STATS_TAG = 90, /* htt_ring_backpressure_stats_tlv */
  651. HTT_STATS_LATENCY_PROF_STATS_TAG = 91, /* htt_latency_prof_stats_tlv */
  652. HTT_STATS_LATENCY_CTX_TAG = 92, /* htt_latency_prof_ctx_tlv */
  653. HTT_STATS_LATENCY_CNT_TAG = 93, /* htt_latency_prof_cnt_tlv */
  654. HTT_STATS_RX_PDEV_UL_TRIG_STATS_TAG = 94, /* htt_rx_pdev_ul_trigger_stats_tlv */
  655. HTT_STATS_RX_PDEV_UL_OFDMA_USER_STATS_TAG = 95, /* htt_rx_pdev_ul_ofdma_user_stats_tlv */
  656. HTT_STATS_RX_PDEV_UL_MIMO_USER_STATS_TAG = 96, /* htt_rx_pdev_ul_mimo_user_stats_tlv */
  657. HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_STATS_TAG = 97, /* htt_rx_pdev_ul_mumimo_trig_stats_tlv */
  658. HTT_STATS_RX_FSE_STATS_TAG = 98, /* htt_rx_fse_stats_tlv */
  659. HTT_STATS_PEER_SCHED_STATS_TAG = 99, /* htt_peer_sched_stats_tlv */
  660. HTT_STATS_SCHED_TXQ_SUPERCYCLE_TRIGGER_TAG = 100, /* htt_sched_txq_supercycle_triggers_tlv_v */
  661. HTT_STATS_PEER_CTRL_PATH_TXRX_STATS_TAG = 101, /* htt_peer_ctrl_path_txrx_stats_tlv */
  662. HTT_STATS_PDEV_CTRL_PATH_TX_STATS_TAG = 102, /* htt_pdev_ctrl_path_tx_stats_tlv */
  663. HTT_STATS_RX_PDEV_RATE_EXT_STATS_TAG = 103, /* htt_rx_pdev_rate_ext_stats_tlv */
  664. HTT_STATS_TX_PDEV_DL_MU_MIMO_STATS_TAG = 104, /* htt_tx_pdev_dl_mu_mimo_sch_stats_tlv */
  665. HTT_STATS_TX_PDEV_UL_MU_MIMO_STATS_TAG = 105, /* htt_tx_pdev_ul_mu_mimo_sch_stats_tlv */
  666. HTT_STATS_TX_PDEV_DL_MU_OFDMA_STATS_TAG = 106, /* htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv */
  667. HTT_STATS_TX_PDEV_UL_MU_OFDMA_STATS_TAG = 107, /* htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv */
  668. HTT_STATS_PDEV_TX_RATE_TXBF_STATS_TAG = 108, /* htt_tx_peer_rate_txbf_stats_tlv */
  669. HTT_STATS_UNSUPPORTED_ERROR_STATS_TAG = 109, /* htt_stats_error_tlv_v */
  670. HTT_STATS_UNAVAILABLE_ERROR_STATS_TAG = 110, /* htt_stats_error_tlv_v */
  671. HTT_STATS_TX_SELFGEN_AC_SCHED_STATUS_STATS_TAG = 111, /* htt_tx_selfgen_ac_sched_status_stats_tlv */
  672. HTT_STATS_TX_SELFGEN_AX_SCHED_STATUS_STATS_TAG = 112, /* htt_tx_selfgen_ax_sched_status_stats_tlv */
  673. HTT_STATS_TXBF_OFDMA_NDPA_STATS_TAG = 113, /* htt_txbf_ofdma_ndpa_stats_tlv - DEPRECATED */
  674. HTT_STATS_TXBF_OFDMA_NDP_STATS_TAG = 114, /* htt_txbf_ofdma_ndp_stats_tlv - DEPRECATED */
  675. HTT_STATS_TXBF_OFDMA_BRP_STATS_TAG = 115, /* htt_txbf_ofdma_brp_stats_tlv - DEPRECATED */
  676. HTT_STATS_TXBF_OFDMA_STEER_STATS_TAG = 116, /* htt_txbf_ofdma_steer_stats_tlv - DEPRECATED */
  677. HTT_STATS_STA_UL_OFDMA_STATS_TAG = 117, /* htt_sta_ul_ofdma_stats_tlv */
  678. HTT_STATS_VDEV_RTT_RESP_STATS_TAG = 118, /* htt_vdev_rtt_resp_stats_tlv */
  679. HTT_STATS_PKTLOG_AND_HTT_RING_STATS_TAG = 119, /* htt_pktlog_and_htt_ring_stats_tlv */
  680. HTT_STATS_DLPAGER_STATS_TAG = 120, /* htt_dlpager_stats_tlv */
  681. HTT_STATS_PHY_COUNTERS_TAG = 121, /* htt_phy_counters_tlv */
  682. HTT_STATS_PHY_STATS_TAG = 122, /* htt_phy_stats_tlv */
  683. HTT_STATS_PHY_RESET_COUNTERS_TAG = 123, /* htt_phy_reset_counters_tlv */
  684. HTT_STATS_PHY_RESET_STATS_TAG = 124, /* htt_phy_reset_stats_tlv */
  685. HTT_STATS_SOC_TXRX_STATS_COMMON_TAG = 125, /* htt_t2h_soc_txrx_stats_common_tlv */
  686. HTT_STATS_VDEV_TXRX_STATS_HW_STATS_TAG = 126, /* htt_t2h_vdev_txrx_stats_hw_stats_tlv */
  687. HTT_STATS_VDEV_RTT_INIT_STATS_TAG = 127, /* htt_vdev_rtt_init_stats_tlv */
  688. HTT_STATS_PER_RATE_STATS_TAG = 128, /* htt_tx_rate_stats_per_tlv */
  689. HTT_STATS_MU_PPDU_DIST_TAG = 129, /* htt_pdev_mu_ppdu_dist_tlv */
  690. HTT_STATS_TX_PDEV_MUMIMO_GRP_STATS_TAG = 130, /* htt_tx_pdev_mumimo_grp_stats_tlv */
  691. HTT_STATS_TX_PDEV_BE_RATE_STATS_TAG = 131, /* htt_tx_pdev_rate_stats_be_tlv */
  692. HTT_STATS_AST_ENTRY_TAG = 132, /* htt_ast_entry_tlv */
  693. HTT_STATS_TX_PDEV_BE_DL_MU_OFDMA_STATS_TAG = 133, /* htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv */
  694. HTT_STATS_TX_PDEV_BE_UL_MU_OFDMA_STATS_TAG = 134, /* htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv */
  695. HTT_STATS_TX_PDEV_RATE_STATS_BE_OFDMA_TAG = 135, /* htt_tx_pdev_rate_stats_be_ofdma_tlv */
  696. HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_BE_STATS_TAG = 136, /* htt_rx_pdev_ul_mumimo_trig_be_stats_tlv */
  697. HTT_STATS_TX_SELFGEN_BE_ERR_STATS_TAG = 137, /* htt_tx_selfgen_be_err_stats_tlv */
  698. HTT_STATS_TX_SELFGEN_BE_STATS_TAG = 138, /* htt_tx_selfgen_be_stats_tlv */
  699. HTT_STATS_TX_SELFGEN_BE_SCHED_STATUS_STATS_TAG = 139, /* htt_tx_selfgen_be_sched_status_stats_tlv */
  700. HTT_STATS_TX_PDEV_BE_UL_MU_MIMO_STATS_TAG = 140, /* htt_tx_pdev_be_ul_mu_mimo_sch_stats_tlv */
  701. HTT_STATS_RX_PDEV_BE_UL_MIMO_USER_STATS_TAG = 141, /* htt_rx_pdev_be_ul_mimo_user_stats_tlv */
  702. HTT_STATS_RX_RING_STATS_TAG = 142, /* htt_rx_fw_ring_stats_tlv_v */
  703. HTT_STATS_RX_PDEV_BE_UL_TRIG_STATS_TAG = 143, /* htt_rx_pdev_be_ul_trigger_stats_tlv */
  704. HTT_STATS_TX_PDEV_SAWF_RATE_STATS_TAG = 144, /* htt_tx_pdev_rate_stats_sawf_tlv */
  705. HTT_STATS_STRM_GEN_MPDUS_TAG = 145, /* htt_stats_strm_gen_mpdus_tlv_t */
  706. HTT_STATS_STRM_GEN_MPDUS_DETAILS_TAG = 146, /* htt_stats_strm_gen_mpdus_details_tlv_t */
  707. HTT_STATS_TXBF_OFDMA_AX_NDPA_STATS_TAG = 147, /* htt_txbf_ofdma_ax_ndpa_stats_tlv */
  708. HTT_STATS_TXBF_OFDMA_AX_NDP_STATS_TAG = 148, /* htt_txbf_ofdma_ax_ndp_stats_tlv */
  709. HTT_STATS_TXBF_OFDMA_AX_BRP_STATS_TAG = 149, /* htt_txbf_ofdma_ax_brp_stats_tlv */
  710. HTT_STATS_TXBF_OFDMA_AX_STEER_STATS_TAG = 150, /* htt_txbf_ofdma_ax_steer_stats_tlv */
  711. HTT_STATS_TXBF_OFDMA_BE_NDPA_STATS_TAG = 151, /* htt_txbf_ofdma_be_ndpa_stats_tlv */
  712. HTT_STATS_TXBF_OFDMA_BE_NDP_STATS_TAG = 152, /* htt_txbf_ofdma_be_ndp_stats_tlv */
  713. HTT_STATS_TXBF_OFDMA_BE_BRP_STATS_TAG = 153, /* htt_txbf_ofdma_be_brp_stats_tlv */
  714. HTT_STATS_TXBF_OFDMA_BE_STEER_STATS_TAG = 154, /* htt_txbf_ofdma_be_steer_stats_tlv */
  715. HTT_STATS_DMAC_RESET_STATS_TAG = 155, /* htt_dmac_reset_stats_tlv */
  716. HTT_STATS_RX_PDEV_BE_UL_OFDMA_USER_STATS_TAG = 156, /* htt_rx_pdev_be_ul_ofdma_user_stats_tlv */
  717. HTT_STATS_PHY_TPC_STATS_TAG = 157, /* htt_phy_tpc_stats_tlv */
  718. HTT_STATS_PDEV_PUNCTURE_STATS_TAG = 158, /* htt_pdev_puncture_stats_tlv */
  719. HTT_STATS_ML_PEER_DETAILS_TAG = 159, /* htt_ml_peer_details_tlv */
  720. HTT_STATS_ML_PEER_EXT_DETAILS_TAG = 160, /* htt_ml_peer_ext_details_tlv */
  721. HTT_STATS_ML_LINK_INFO_DETAILS_TAG = 161, /* htt_ml_link_info_tlv */
  722. HTT_STATS_TX_PDEV_PPDU_DUR_TAG = 162, /* htt_tx_pdev_ppdu_dur_stats_tlv */
  723. HTT_STATS_RX_PDEV_PPDU_DUR_TAG = 163, /* htt_rx_pdev_ppdu_dur_stats_tlv */
  724. HTT_STATS_ODD_PDEV_MANDATORY_TAG = 164, /* htt_odd_mandatory_pdev_stats_tlv */
  725. HTT_STATS_PDEV_SCHED_ALGO_OFDMA_STATS_TAG = 165, /* htt_pdev_sched_algo_ofdma_stats_tlv */
  726. HTT_DBG_ODD_MANDATORY_MUMIMO_TAG = 166, /* htt_odd_mandatory_mumimo_pdev_stats_tlv */
  727. HTT_DBG_ODD_MANDATORY_MUOFDMA_TAG = 167, /* htt_odd_mandatory_muofdma_pdev_stats_tlv */
  728. HTT_STATS_LATENCY_PROF_CAL_STATS_TAG = 168, /* htt_latency_prof_cal_stats_tlv */
  729. HTT_STATS_TX_PDEV_MUEDCA_PARAMS_STATS_TAG = 169, /* htt_tx_pdev_muedca_params_stats_tlv_v */
  730. HTT_STATS_PDEV_BW_MGR_STATS_TAG = 170, /* htt_pdev_bw_mgr_stats_tlv */
  731. HTT_STATS_TX_PDEV_AP_EDCA_PARAMS_STATS_TAG = 171, /* htt_tx_pdev_ap_edca_params_stats_tlv_v */
  732. HTT_STATS_TXBF_OFDMA_AX_STEER_MPDU_STATS_TAG = 172, /* htt_txbf_ofdma_ax_steer_mpdu_stats_tlv */
  733. HTT_STATS_TXBF_OFDMA_BE_STEER_MPDU_STATS_TAG = 173, /* htt_txbf_ofdma_be_steer_mpdu_stats_tlv */
  734. HTT_STATS_PEER_AX_OFDMA_STATS_TAG = 174, /* htt_peer_ax_ofdma_stats_tlv */
  735. HTT_STATS_MAX_TAG,
  736. } htt_stats_tlv_tag_t;
  737. /* retain deprecated enum name as an alias for the current enum name */
  738. typedef htt_stats_tlv_tag_t htt_tlv_tag_t;
  739. #define HTT_STATS_TLV_TAG_M 0x00000fff
  740. #define HTT_STATS_TLV_TAG_S 0
  741. #define HTT_STATS_TLV_LENGTH_M 0x00fff000
  742. #define HTT_STATS_TLV_LENGTH_S 12
  743. #define HTT_STATS_TLV_TAG_GET(_var) \
  744. (((_var) & HTT_STATS_TLV_TAG_M) >> \
  745. HTT_STATS_TLV_TAG_S)
  746. #define HTT_STATS_TLV_TAG_SET(_var, _val) \
  747. do { \
  748. HTT_CHECK_SET_VAL(HTT_STATS_TLV_TAG, _val); \
  749. ((_var) |= ((_val) << HTT_STATS_TLV_TAG_S)); \
  750. } while (0)
  751. #define HTT_STATS_TLV_LENGTH_GET(_var) \
  752. (((_var) & HTT_STATS_TLV_LENGTH_M) >> \
  753. HTT_STATS_TLV_LENGTH_S)
  754. #define HTT_STATS_TLV_LENGTH_SET(_var, _val) \
  755. do { \
  756. HTT_CHECK_SET_VAL(HTT_STATS_TLV_LENGTH, _val); \
  757. ((_var) |= ((_val) << HTT_STATS_TLV_LENGTH_S)); \
  758. } while (0)
  759. /*=== host -> target messages ===============================================*/
  760. enum htt_h2t_msg_type {
  761. HTT_H2T_MSG_TYPE_VERSION_REQ = 0x0,
  762. HTT_H2T_MSG_TYPE_TX_FRM = 0x1,
  763. HTT_H2T_MSG_TYPE_RX_RING_CFG = 0x2,
  764. HTT_H2T_MSG_TYPE_STATS_REQ = 0x3,
  765. HTT_H2T_MSG_TYPE_SYNC = 0x4,
  766. HTT_H2T_MSG_TYPE_AGGR_CFG = 0x5,
  767. HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG = 0x6,
  768. DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX = 0x7, /* no longer used */
  769. HTT_H2T_MSG_TYPE_WDI_IPA_CFG = 0x8,
  770. HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ = 0x9,
  771. HTT_H2T_MSG_TYPE_AGGR_CFG_EX = 0xa, /* per vdev amsdu subfrm limit */
  772. HTT_H2T_MSG_TYPE_SRING_SETUP = 0xb,
  773. HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG = 0xc,
  774. HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY = 0xd,
  775. HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY = 0xe,
  776. HTT_H2T_MSG_TYPE_RFS_CONFIG = 0xf,
  777. HTT_H2T_MSG_TYPE_EXT_STATS_REQ = 0x10,
  778. HTT_H2T_MSG_TYPE_PPDU_STATS_CFG = 0x11,
  779. HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG = 0x12,
  780. HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG = 0x13,
  781. HTT_H2T_MSG_TYPE_CHAN_CALDATA = 0x14,
  782. HTT_H2T_MSG_TYPE_RX_FISA_CFG = 0x15,
  783. HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG = 0x16,
  784. HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE = 0x17,
  785. HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE = 0x18,
  786. HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG = 0x19,
  787. HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG = 0x1a,
  788. HTT_H2T_MSG_TYPE_TX_MONITOR_CFG = 0x1b,
  789. HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ = 0x1c,
  790. HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ = 0x1d,
  791. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ = 0x1e,
  792. HTT_H2T_MSG_TYPE_MSI_SETUP = 0x1f,
  793. HTT_H2T_MSG_TYPE_STREAMING_STATS_REQ = 0x20,
  794. HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP = 0x21,
  795. /* keep this last */
  796. HTT_H2T_NUM_MSGS
  797. };
  798. /*
  799. * HTT host to target message type -
  800. * stored in bits 7:0 of the first word of the message
  801. */
  802. #define HTT_H2T_MSG_TYPE_M 0xff
  803. #define HTT_H2T_MSG_TYPE_S 0
  804. #define HTT_H2T_MSG_TYPE_SET(word, msg_type) \
  805. do { \
  806. HTT_CHECK_SET_VAL(HTT_H2T_MSG_TYPE, msg_type); \
  807. (word) |= ((msg_type) << HTT_H2T_MSG_TYPE_S); \
  808. } while (0)
  809. #define HTT_H2T_MSG_TYPE_GET(word) \
  810. (((word) & HTT_H2T_MSG_TYPE_M) >> HTT_H2T_MSG_TYPE_S)
  811. /**
  812. * @brief host -> target version number request message definition
  813. *
  814. * MSG_TYPE => HTT_H2T_MSG_TYPE_VERSION_REQ
  815. *
  816. *
  817. * |31 24|23 16|15 8|7 0|
  818. * |----------------+----------------+----------------+----------------|
  819. * | reserved | msg type |
  820. * |-------------------------------------------------------------------|
  821. * : option request TLV (optional) |
  822. * :...................................................................:
  823. *
  824. * The VER_REQ message may consist of a single 4-byte word, or may be
  825. * extended with TLVs that specify which HTT options the host is requesting
  826. * from the target.
  827. * The following option TLVs may be appended to the VER_REQ message:
  828. * - HL_SUPPRESS_TX_COMPL_IND
  829. * - HL_MAX_TX_QUEUE_GROUPS
  830. * These TLVs may appear in an arbitrary order. Any number of these TLVs
  831. * may be appended to the VER_REQ message (but only one TLV of each type).
  832. *
  833. * Header fields:
  834. * - MSG_TYPE
  835. * Bits 7:0
  836. * Purpose: identifies this as a version number request message
  837. * Value: 0x0 (HTT_H2T_MSG_TYPE_VERSION_REQ)
  838. */
  839. #define HTT_VER_REQ_BYTES 4
  840. /* TBDXXX: figure out a reasonable number */
  841. #define HTT_HL_DATA_SVC_PIPE_DEPTH 24
  842. #define HTT_LL_DATA_SVC_PIPE_DEPTH 64
  843. /**
  844. * @brief HTT tx MSDU descriptor
  845. *
  846. * MSG_TYPE => HTT_H2T_MSG_TYPE_TX_FRM
  847. *
  848. * @details
  849. * The HTT tx MSDU descriptor is created by the host HTT SW for each
  850. * tx MSDU. The HTT tx MSDU descriptor contains the information that
  851. * the target firmware needs for the FW's tx processing, particularly
  852. * for creating the HW msdu descriptor.
  853. * The same HTT tx descriptor is used for HL and LL systems, though
  854. * a few fields within the tx descriptor are used only by LL or
  855. * only by HL.
  856. * The HTT tx descriptor is defined in two manners: by a struct with
  857. * bitfields, and by a series of [dword offset, bit mask, bit shift]
  858. * definitions.
  859. * The target should use the struct def, for simplicitly and clarity,
  860. * but the host shall use the bit-mast + bit-shift defs, to be endian-
  861. * neutral. Specifically, the host shall use the get/set macros built
  862. * around the mask + shift defs.
  863. */
  864. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_80211_HDR_S 0
  865. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_80211_HDR_M 0x1
  866. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_AGGR_S 1
  867. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_AGGR_M 0x2
  868. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_ENCRYPT_S 2
  869. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_ENCRYPT_M 0x4
  870. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_CLASSIFY_S 3
  871. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_CLASSIFY_M 0x8
  872. #define HTT_TX_VDEV_ID_WORD 0
  873. #define HTT_TX_VDEV_ID_MASK 0x3f
  874. #define HTT_TX_VDEV_ID_SHIFT 16
  875. #define HTT_TX_L3_CKSUM_OFFLOAD 1
  876. #define HTT_TX_L4_CKSUM_OFFLOAD 2
  877. #define HTT_TX_MSDU_LEN_DWORD 1
  878. #define HTT_TX_MSDU_LEN_MASK 0xffff;
  879. /*
  880. * HTT_VAR_PADDR macros
  881. * Allow physical / bus addresses to be either a single 32-bit value,
  882. * or a 64-bit value, stored as a little-endian lo,hi pair of 32-bit parts
  883. */
  884. #define HTT_VAR_PADDR32(var_name) \
  885. A_UINT32 var_name
  886. #define HTT_VAR_PADDR64_LE(var_name) \
  887. struct { \
  888. /* little-endian: lo precedes hi */ \
  889. A_UINT32 lo; \
  890. A_UINT32 hi; \
  891. } var_name
  892. /*
  893. * TEMPLATE_HTT_TX_MSDU_DESC_T:
  894. * This macro defines a htt_tx_msdu_descXXX_t in which any physical
  895. * addresses are stored in a XXX-bit field.
  896. * This macro is used to define both htt_tx_msdu_desc32_t and
  897. * htt_tx_msdu_desc64_t structs.
  898. */
  899. #define TEMPLATE_HTT_TX_MSDU_DESC_T(_paddr_bits_, _paddr__frags_desc_ptr_) \
  900. PREPACK struct htt_tx_msdu_desc ## _paddr_bits_ ## _t \
  901. { \
  902. /* DWORD 0: flags and meta-data */ \
  903. A_UINT32 \
  904. msg_type: 8, /* HTT_H2T_MSG_TYPE_TX_FRM */ \
  905. \
  906. /* pkt_subtype - \
  907. * Detailed specification of the tx frame contents, extending the \
  908. * general specification provided by pkt_type. \
  909. * FIX THIS: ADD COMPLETE SPECS FOR THIS FIELDS VALUE, e.g. \
  910. * pkt_type | pkt_subtype \
  911. * ============================================================== \
  912. * 802.3 | bit 0:3 - Reserved \
  913. * | bit 4: 0x0 - Copy-Engine Classification Results \
  914. * | not appended to the HTT message \
  915. * | 0x1 - Copy-Engine Classification Results \
  916. * | appended to the HTT message in the \
  917. * | format: \
  918. * | [HTT tx desc, frame header, \
  919. * | CE classification results] \
  920. * | The CE classification results begin \
  921. * | at the next 4-byte boundary after \
  922. * | the frame header. \
  923. * ------------+------------------------------------------------- \
  924. * Eth2 | bit 0:3 - Reserved \
  925. * | bit 4: 0x0 - Copy-Engine Classification Results \
  926. * | not appended to the HTT message \
  927. * | 0x1 - Copy-Engine Classification Results \
  928. * | appended to the HTT message. \
  929. * | See the above specification of the \
  930. * | CE classification results location. \
  931. * ------------+------------------------------------------------- \
  932. * native WiFi | bit 0:3 - Reserved \
  933. * | bit 4: 0x0 - Copy-Engine Classification Results \
  934. * | not appended to the HTT message \
  935. * | 0x1 - Copy-Engine Classification Results \
  936. * | appended to the HTT message. \
  937. * | See the above specification of the \
  938. * | CE classification results location. \
  939. * ------------+------------------------------------------------- \
  940. * mgmt | 0x0 - 802.11 MAC header absent \
  941. * | 0x1 - 802.11 MAC header present \
  942. * ------------+------------------------------------------------- \
  943. * raw | bit 0: 0x0 - 802.11 MAC header absent \
  944. * | 0x1 - 802.11 MAC header present \
  945. * | bit 1: 0x0 - allow aggregation \
  946. * | 0x1 - don't allow aggregation \
  947. * | bit 2: 0x0 - perform encryption \
  948. * | 0x1 - don't perform encryption \
  949. * | bit 3: 0x0 - perform tx classification / queuing \
  950. * | 0x1 - don't perform tx classification; \
  951. * | insert the frame into the "misc" \
  952. * | tx queue \
  953. * | bit 4: 0x0 - Copy-Engine Classification Results \
  954. * | not appended to the HTT message \
  955. * | 0x1 - Copy-Engine Classification Results \
  956. * | appended to the HTT message. \
  957. * | See the above specification of the \
  958. * | CE classification results location. \
  959. */ \
  960. pkt_subtype: 5, \
  961. \
  962. /* pkt_type - \
  963. * General specification of the tx frame contents. \
  964. * The htt_pkt_type enum should be used to specify and check the \
  965. * value of this field. \
  966. */ \
  967. pkt_type: 3, \
  968. \
  969. /* vdev_id - \
  970. * ID for the vdev that is sending this tx frame. \
  971. * For certain non-standard packet types, e.g. pkt_type == raw \
  972. * and (pkt_subtype >> 3) == 1, this field is not relevant/valid. \
  973. * This field is used primarily for determining where to queue \
  974. * broadcast and multicast frames. \
  975. */ \
  976. vdev_id: 6, \
  977. /* ext_tid - \
  978. * The extended traffic ID. \
  979. * If the TID is unknown, the extended TID is set to \
  980. * HTT_TX_EXT_TID_INVALID. \
  981. * If the tx frame is QoS data, then the extended TID has the 0-15 \
  982. * value of the QoS TID. \
  983. * If the tx frame is non-QoS data, then the extended TID is set to \
  984. * HTT_TX_EXT_TID_NON_QOS. \
  985. * If the tx frame is multicast or broadcast, then the extended TID \
  986. * is set to HTT_TX_EXT_TID_MCAST_BCAST. \
  987. */ \
  988. ext_tid: 5, \
  989. \
  990. /* postponed - \
  991. * This flag indicates whether the tx frame has been downloaded to \
  992. * the target before but discarded by the target, and now is being \
  993. * downloaded again; or if this is a new frame that is being \
  994. * downloaded for the first time. \
  995. * This flag allows the target to determine the correct order for \
  996. * transmitting new vs. old frames. \
  997. * value: 0 -> new frame, 1 -> re-send of a previously sent frame \
  998. * This flag only applies to HL systems, since in LL systems, \
  999. * the tx flow control is handled entirely within the target. \
  1000. */ \
  1001. postponed: 1, \
  1002. \
  1003. /* extension - \
  1004. * This flag indicates whether a HTT tx MSDU extension descriptor \
  1005. * (htt_tx_msdu_desc_ext_t) follows this HTT tx MSDU descriptor. \
  1006. * \
  1007. * 0x0 - no extension MSDU descriptor is present \
  1008. * 0x1 - an extension MSDU descriptor immediately follows the \
  1009. * regular MSDU descriptor \
  1010. */ \
  1011. extension: 1, \
  1012. \
  1013. /* cksum_offload - \
  1014. * This flag indicates whether checksum offload is enabled or not \
  1015. * for this frame. Target FW use this flag to turn on HW checksumming \
  1016. * 0x0 - No checksum offload \
  1017. * 0x1 - L3 header checksum only \
  1018. * 0x2 - L4 checksum only \
  1019. * 0x3 - L3 header checksum + L4 checksum \
  1020. */ \
  1021. cksum_offload: 2, \
  1022. \
  1023. /* tx_comp_req - \
  1024. * This flag indicates whether Tx Completion \
  1025. * from fw is required or not. \
  1026. * This flag is only relevant if tx completion is not \
  1027. * universally enabled. \
  1028. * For all LL systems, tx completion is mandatory, \
  1029. * so this flag will be irrelevant. \
  1030. * For HL systems tx completion is optional, but HL systems in which \
  1031. * the bus throughput exceeds the WLAN throughput will \
  1032. * probably want to always use tx completion, and thus \
  1033. * would not check this flag. \
  1034. * This flag is required when tx completions are not used universally, \
  1035. * but are still required for certain tx frames for which \
  1036. * an OTA delivery acknowledgment is needed by the host. \
  1037. * In practice, this would be for HL systems in which the \
  1038. * bus throughput is less than the WLAN throughput. \
  1039. * \
  1040. * 0x0 - Tx Completion Indication from Fw not required \
  1041. * 0x1 - Tx Completion Indication from Fw is required \
  1042. */ \
  1043. tx_compl_req: 1; \
  1044. \
  1045. \
  1046. /* DWORD 1: MSDU length and ID */ \
  1047. A_UINT32 \
  1048. len: 16, /* MSDU length, in bytes */ \
  1049. id: 16; /* MSDU ID used to identify the MSDU to the host, \
  1050. * and this id is used to calculate fragmentation \
  1051. * descriptor pointer inside the target based on \
  1052. * the base address, configured inside the target. \
  1053. */ \
  1054. \
  1055. /* DWORD 2 (or 2-3): fragmentation descriptor bus address */ \
  1056. /* frags_desc_ptr - \
  1057. * The fragmentation descriptor pointer tells the HW's MAC DMA \
  1058. * where the tx frame's fragments reside in memory. \
  1059. * This field only applies to LL systems, since in HL systems the \
  1060. * (degenerate single-fragment) fragmentation descriptor is created \
  1061. * within the target. \
  1062. */ \
  1063. _paddr__frags_desc_ptr_; \
  1064. \
  1065. /* DWORD 3 (or 4): peerid, chanfreq */ \
  1066. /* \
  1067. * Peer ID : Target can use this value to know which peer-id packet \
  1068. * destined to. \
  1069. * It's intended to be specified by host in case of NAWDS. \
  1070. */ \
  1071. A_UINT16 peerid; \
  1072. \
  1073. /* \
  1074. * Channel frequency: This identifies the desired channel \
  1075. * frequency (in mhz) for tx frames. This is used by FW to help \
  1076. * determine when it is safe to transmit or drop frames for \
  1077. * off-channel operation. \
  1078. * The default value of zero indicates to FW that the corresponding \
  1079. * VDEV's home channel (if there is one) is the desired channel \
  1080. * frequency. \
  1081. */ \
  1082. A_UINT16 chanfreq; \
  1083. \
  1084. /* Reason reserved is commented is increasing the htt structure size \
  1085. * leads to some weird issues. \
  1086. * A_UINT32 reserved_dword3_bits0_31; \
  1087. */ \
  1088. } POSTPACK
  1089. /* define a htt_tx_msdu_desc32_t type */
  1090. TEMPLATE_HTT_TX_MSDU_DESC_T(32, HTT_VAR_PADDR32(frags_desc_ptr));
  1091. /* define a htt_tx_msdu_desc64_t type */
  1092. TEMPLATE_HTT_TX_MSDU_DESC_T(64, HTT_VAR_PADDR64_LE(frags_desc_ptr));
  1093. /*
  1094. * Make htt_tx_msdu_desc_t be an alias for either
  1095. * htt_tx_msdu_desc32_t or htt_tx_msdu_desc64_t
  1096. */
  1097. #if HTT_PADDR64
  1098. #define htt_tx_msdu_desc_t htt_tx_msdu_desc64_t
  1099. #else
  1100. #define htt_tx_msdu_desc_t htt_tx_msdu_desc32_t
  1101. #endif
  1102. /* decriptor information for Management frame*/
  1103. /*
  1104. * THIS htt_mgmt_tx_desc_t STRUCT IS DEPRECATED - DON'T USE IT.
  1105. * BOTH MANAGEMENT AND DATA FRAMES SHOULD USE htt_tx_msdu_desc_t.
  1106. */
  1107. #define HTT_MGMT_FRM_HDR_DOWNLOAD_LEN 32
  1108. extern A_UINT32 mgmt_hdr_len;
  1109. PREPACK struct htt_mgmt_tx_desc_t {
  1110. A_UINT32 msg_type;
  1111. #if HTT_PADDR64
  1112. A_UINT64 frag_paddr; /* DMAble address of the data */
  1113. #else
  1114. A_UINT32 frag_paddr; /* DMAble address of the data */
  1115. #endif
  1116. A_UINT32 desc_id; /* returned to host during completion
  1117. * to free the meory*/
  1118. A_UINT32 len; /* Fragment length */
  1119. A_UINT32 vdev_id; /* virtual device ID*/
  1120. A_UINT8 hdr[HTT_MGMT_FRM_HDR_DOWNLOAD_LEN]; /* frm header */
  1121. } POSTPACK;
  1122. PREPACK struct htt_mgmt_tx_compl_ind {
  1123. A_UINT32 desc_id;
  1124. A_UINT32 status;
  1125. } POSTPACK;
  1126. /*
  1127. * This SDU header size comes from the summation of the following:
  1128. * 1. Max of:
  1129. * a. Native WiFi header, for native WiFi frames: 24 bytes
  1130. * (frame control, duration / ID, addr1, addr2, addr3, seq ctrl, addr4)
  1131. * b. 802.11 header, for raw frames: 36 bytes
  1132. * (frame control, duration / ID, addr1, addr2, addr3, seq ctrl, addr4,
  1133. * QoS header, HT header)
  1134. * c. 802.3 header, for ethernet frames: 14 bytes
  1135. * (destination address, source address, ethertype / length)
  1136. * 2. Max of:
  1137. * a. IPv4 header, up through the DiffServ Code Point: 2 bytes
  1138. * b. IPv6 header, up through the Traffic Class: 2 bytes
  1139. * 3. 802.1Q VLAN header: 4 bytes
  1140. * 4. LLC/SNAP header: 8 bytes
  1141. */
  1142. #define HTT_TX_HDR_SIZE_NATIVE_WIFI 30
  1143. #define HTT_TX_HDR_SIZE_802_11_RAW 36
  1144. #define HTT_TX_HDR_SIZE_ETHERNET 14
  1145. #define HTT_TX_HDR_SIZE_OUTER_HDR_MAX HTT_TX_HDR_SIZE_802_11_RAW
  1146. A_COMPILE_TIME_ASSERT(
  1147. htt_encap_hdr_size_max_check_nwifi,
  1148. HTT_TX_HDR_SIZE_OUTER_HDR_MAX >= HTT_TX_HDR_SIZE_NATIVE_WIFI);
  1149. A_COMPILE_TIME_ASSERT(
  1150. htt_encap_hdr_size_max_check_enet,
  1151. HTT_TX_HDR_SIZE_OUTER_HDR_MAX >= HTT_TX_HDR_SIZE_ETHERNET);
  1152. #define HTT_HL_TX_HDR_SIZE_IP 1600 /* also include payload */
  1153. #define HTT_LL_TX_HDR_SIZE_IP 16 /* up to the end of UDP header for IPv4 case */
  1154. #define HTT_TX_HDR_SIZE_802_1Q 4
  1155. #define HTT_TX_HDR_SIZE_LLC_SNAP 8
  1156. #define HTT_COMMON_TX_FRM_HDR_LEN \
  1157. (HTT_TX_HDR_SIZE_OUTER_HDR_MAX + \
  1158. HTT_TX_HDR_SIZE_802_1Q + \
  1159. HTT_TX_HDR_SIZE_LLC_SNAP)
  1160. #define HTT_HL_TX_FRM_HDR_LEN \
  1161. (HTT_COMMON_TX_FRM_HDR_LEN + HTT_HL_TX_HDR_SIZE_IP)
  1162. #define HTT_LL_TX_FRM_HDR_LEN \
  1163. (HTT_COMMON_TX_FRM_HDR_LEN + HTT_LL_TX_HDR_SIZE_IP)
  1164. #define HTT_TX_DESC_LEN sizeof(struct htt_tx_msdu_desc_t)
  1165. /* dword 0 */
  1166. #define HTT_TX_DESC_PKT_SUBTYPE_OFFSET_BYTES 0
  1167. #define HTT_TX_DESC_PKT_SUBTYPE_OFFSET_DWORD 0
  1168. #define HTT_TX_DESC_PKT_SUBTYPE_M 0x00001f00
  1169. #define HTT_TX_DESC_PKT_SUBTYPE_S 8
  1170. #define HTT_TX_DESC_NO_ENCRYPT_OFFSET_BYTES 0
  1171. #define HTT_TX_DESC_NO_ENCRYPT_OFFSET_DWORD 0
  1172. #define HTT_TX_DESC_NO_ENCRYPT_M 0x00000400
  1173. #define HTT_TX_DESC_NO_ENCRYPT_S 10
  1174. #define HTT_TX_DESC_PKT_TYPE_OFFSET_BYTES 0
  1175. #define HTT_TX_DESC_PKT_TYPE_OFFSET_DWORD 0
  1176. #define HTT_TX_DESC_PKT_TYPE_M 0x0000e000
  1177. #define HTT_TX_DESC_PKT_TYPE_S 13
  1178. #define HTT_TX_DESC_VDEV_ID_OFFSET_BYTES 0
  1179. #define HTT_TX_DESC_VDEV_ID_OFFSET_DWORD 0
  1180. #define HTT_TX_DESC_VDEV_ID_M 0x003f0000
  1181. #define HTT_TX_DESC_VDEV_ID_S 16
  1182. #define HTT_TX_DESC_EXT_TID_OFFSET_BYTES 0
  1183. #define HTT_TX_DESC_EXT_TID_OFFSET_DWORD 0
  1184. #define HTT_TX_DESC_EXT_TID_M 0x07c00000
  1185. #define HTT_TX_DESC_EXT_TID_S 22
  1186. #define HTT_TX_DESC_POSTPONED_OFFSET_BYTES 0
  1187. #define HTT_TX_DESC_POSTPONED_OFFSET_DWORD 0
  1188. #define HTT_TX_DESC_POSTPONED_M 0x08000000
  1189. #define HTT_TX_DESC_POSTPONED_S 27
  1190. #define HTT_TX_DESC_EXTENSION_OFFSET_BYTE 0
  1191. #define HTT_TX_DESC_EXTENSION_OFFSET_DWORD 0
  1192. #define HTT_TX_DESC_EXTENSION_M 0x10000000
  1193. #define HTT_TX_DESC_EXTENSION_S 28
  1194. #define HTT_TX_DESC_CKSUM_OFFLOAD_OFFSET_BYTES 0
  1195. #define HTT_TX_DESC_CKSUM_OFFLOAD_OFFSET_DWORD 0
  1196. #define HTT_TX_DESC_CKSUM_OFFLOAD_M 0x60000000
  1197. #define HTT_TX_DESC_CKSUM_OFFLOAD_S 29
  1198. #define HTT_TX_DESC_TX_COMP_OFFSET_BYTES 0
  1199. #define HTT_TX_DESC_TX_COMP_OFFSET_DWORD 0
  1200. #define HTT_TX_DESC_TX_COMP_M 0x80000000
  1201. #define HTT_TX_DESC_TX_COMP_S 31
  1202. /* dword 1 */
  1203. #define HTT_TX_DESC_FRM_LEN_OFFSET_BYTES 4
  1204. #define HTT_TX_DESC_FRM_LEN_OFFSET_DWORD 1
  1205. #define HTT_TX_DESC_FRM_LEN_M 0x0000ffff
  1206. #define HTT_TX_DESC_FRM_LEN_S 0
  1207. #define HTT_TX_DESC_FRM_ID_OFFSET_BYTES 4
  1208. #define HTT_TX_DESC_FRM_ID_OFFSET_DWORD 1
  1209. #define HTT_TX_DESC_FRM_ID_M 0xffff0000
  1210. #define HTT_TX_DESC_FRM_ID_S 16
  1211. /* dword 2 */
  1212. #define HTT_TX_DESC_FRAGS_DESC_PADDR_OFFSET_BYTES 8
  1213. #define HTT_TX_DESC_FRAGS_DESC_PADDR_OFFSET_DWORD 2
  1214. /* for systems using 64-bit format for bus addresses */
  1215. #define HTT_TX_DESC_FRAGS_DESC_PADDR_HI_M 0xffffffff
  1216. #define HTT_TX_DESC_FRAGS_DESC_PADDR_HI_S 0
  1217. #define HTT_TX_DESC_FRAGS_DESC_PADDR_LO_M 0xffffffff
  1218. #define HTT_TX_DESC_FRAGS_DESC_PADDR_LO_S 0
  1219. /* for systems using 32-bit format for bus addresses */
  1220. #define HTT_TX_DESC_FRAGS_DESC_PADDR_M 0xffffffff
  1221. #define HTT_TX_DESC_FRAGS_DESC_PADDR_S 0
  1222. /* dword 3 */
  1223. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64 16
  1224. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32 12
  1225. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD_64 \
  1226. (HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64 >> 2)
  1227. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD_32 \
  1228. (HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32 >> 2)
  1229. #if HTT_PADDR64
  1230. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64
  1231. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD HTT_TX_DESC_PEER_ID_OFFSET_DWORD_64
  1232. #else
  1233. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32
  1234. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD HTT_TX_DESC_PEER_ID_OFFSET_DWORD_32
  1235. #endif
  1236. #define HTT_TX_DESC_PEER_ID_M 0x0000ffff
  1237. #define HTT_TX_DESC_PEER_ID_S 0
  1238. /*
  1239. * TEMPORARY:
  1240. * The original definitions for the PEER_ID fields contained typos
  1241. * (with _DESC_PADDR appended to this PEER_ID field name).
  1242. * Retain deprecated original names for PEER_ID fields until all code that
  1243. * refers to them has been updated.
  1244. */
  1245. #define HTT_TX_DESC_PEERID_DESC_PADDR_OFFSET_BYTES \
  1246. HTT_TX_DESC_PEER_ID_OFFSET_BYTES
  1247. #define HTT_TX_DESC_PEERID_DESC_PADDR_OFFSET_DWORD \
  1248. HTT_TX_DESC_PEER_ID_OFFSET_DWORD
  1249. #define HTT_TX_DESC_PEERID_DESC_PADDR_M \
  1250. HTT_TX_DESC_PEER_ID_M
  1251. #define HTT_TX_DESC_PEERID_DESC_PADDR_S \
  1252. HTT_TX_DESC_PEER_ID_S
  1253. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64 16 /* to dword with chan freq */
  1254. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32 12 /* to dword with chan freq */
  1255. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_64 \
  1256. (HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64 >> 2)
  1257. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_32 \
  1258. (HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32 >> 2)
  1259. #if HTT_PADDR64
  1260. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64
  1261. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_64
  1262. #else
  1263. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32
  1264. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_32
  1265. #endif
  1266. #define HTT_TX_DESC_CHAN_FREQ_M 0xffff0000
  1267. #define HTT_TX_DESC_CHAN_FREQ_S 16
  1268. #define HTT_TX_DESC_PKT_SUBTYPE_GET(_var) \
  1269. (((_var) & HTT_TX_DESC_PKT_SUBTYPE_M) >> HTT_TX_DESC_PKT_SUBTYPE_S)
  1270. #define HTT_TX_DESC_PKT_SUBTYPE_SET(_var, _val) \
  1271. do { \
  1272. HTT_CHECK_SET_VAL(HTT_TX_DESC_PKT_SUBTYPE, _val); \
  1273. ((_var) |= ((_val) << HTT_TX_DESC_PKT_SUBTYPE_S)); \
  1274. } while (0)
  1275. #define HTT_TX_DESC_NO_ENCRYPT_GET(_var) \
  1276. (((_var) & HTT_TX_DESC_NO_ENCRYPT_M) >> HTT_TX_DESC_NO_ENCRYPT_S)
  1277. #define HTT_TX_DESC_NO_ENCRYPT_SET(_var, _val) \
  1278. do { \
  1279. HTT_CHECK_SET_VAL(HTT_TX_DESC_NO_ENCRYPT, _val); \
  1280. ((_var) |= ((_val) << HTT_TX_DESC_NO_ENCRYPT_S)); \
  1281. } while (0)
  1282. #define HTT_TX_DESC_PKT_TYPE_GET(_var) \
  1283. (((_var) & HTT_TX_DESC_PKT_TYPE_M) >> HTT_TX_DESC_PKT_TYPE_S)
  1284. #define HTT_TX_DESC_PKT_TYPE_SET(_var, _val) \
  1285. do { \
  1286. HTT_CHECK_SET_VAL(HTT_TX_DESC_PKT_TYPE, _val); \
  1287. ((_var) |= ((_val) << HTT_TX_DESC_PKT_TYPE_S)); \
  1288. } while (0)
  1289. #define HTT_TX_DESC_VDEV_ID_GET(_var) \
  1290. (((_var) & HTT_TX_DESC_VDEV_ID_M) >> HTT_TX_DESC_VDEV_ID_S)
  1291. #define HTT_TX_DESC_VDEV_ID_SET(_var, _val) \
  1292. do { \
  1293. HTT_CHECK_SET_VAL(HTT_TX_DESC_VDEV_ID, _val); \
  1294. ((_var) |= ((_val) << HTT_TX_DESC_VDEV_ID_S)); \
  1295. } while (0)
  1296. #define HTT_TX_DESC_EXT_TID_GET(_var) \
  1297. (((_var) & HTT_TX_DESC_EXT_TID_M) >> HTT_TX_DESC_EXT_TID_S)
  1298. #define HTT_TX_DESC_EXT_TID_SET(_var, _val) \
  1299. do { \
  1300. HTT_CHECK_SET_VAL(HTT_TX_DESC_EXT_TID, _val); \
  1301. ((_var) |= ((_val) << HTT_TX_DESC_EXT_TID_S)); \
  1302. } while (0)
  1303. #define HTT_TX_DESC_POSTPONED_GET(_var) \
  1304. (((_var) & HTT_TX_DESC_POSTPONED_M) >> HTT_TX_DESC_POSTPONED_S)
  1305. #define HTT_TX_DESC_POSTPONED_SET(_var, _val) \
  1306. do { \
  1307. HTT_CHECK_SET_VAL(HTT_TX_DESC_POSTPONED, _val); \
  1308. ((_var) |= ((_val) << HTT_TX_DESC_POSTPONED_S)); \
  1309. } while (0)
  1310. #define HTT_TX_DESC_EXTENSION_GET(_var) \
  1311. (((_var) & HTT_TX_DESC_EXTENSION_M) >> HTT_TX_DESC_EXTENSION_S)
  1312. #define HTT_TX_DESC_EXTENSION_SET(_var, _val) \
  1313. do { \
  1314. HTT_CHECK_SET_VAL(HTT_TX_DESC_EXTENSION, _val); \
  1315. ((_var) |= ((_val) << HTT_TX_DESC_EXTENSION_S)); \
  1316. } while (0)
  1317. #define HTT_TX_DESC_FRM_LEN_GET(_var) \
  1318. (((_var) & HTT_TX_DESC_FRM_LEN_M) >> HTT_TX_DESC_FRM_LEN_S)
  1319. #define HTT_TX_DESC_FRM_LEN_SET(_var, _val) \
  1320. do { \
  1321. HTT_CHECK_SET_VAL(HTT_TX_DESC_FRM_LEN, _val); \
  1322. ((_var) |= ((_val) << HTT_TX_DESC_FRM_LEN_S)); \
  1323. } while (0)
  1324. #define HTT_TX_DESC_FRM_ID_GET(_var) \
  1325. (((_var) & HTT_TX_DESC_FRM_ID_M) >> HTT_TX_DESC_FRM_ID_S)
  1326. #define HTT_TX_DESC_FRM_ID_SET(_var, _val) \
  1327. do { \
  1328. HTT_CHECK_SET_VAL(HTT_TX_DESC_FRM_ID, _val); \
  1329. ((_var) |= ((_val) << HTT_TX_DESC_FRM_ID_S)); \
  1330. } while (0)
  1331. #define HTT_TX_DESC_CKSUM_OFFLOAD_GET(_var) \
  1332. (((_var) & HTT_TX_DESC_CKSUM_OFFLOAD_M) >> HTT_TX_DESC_CKSUM_OFFLOAD_S)
  1333. #define HTT_TX_DESC_CKSUM_OFFLOAD_SET(_var, _val) \
  1334. do { \
  1335. HTT_CHECK_SET_VAL(HTT_TX_DESC_CKSUM_OFFLOAD, _val); \
  1336. ((_var) |= ((_val) << HTT_TX_DESC_CKSUM_OFFLOAD_S)); \
  1337. } while (0)
  1338. #define HTT_TX_DESC_TX_COMP_GET(_var) \
  1339. (((_var) & HTT_TX_DESC_TX_COMP_M) >> HTT_TX_DESC_TX_COMP_S)
  1340. #define HTT_TX_DESC_TX_COMP_SET(_var, _val) \
  1341. do { \
  1342. HTT_CHECK_SET_VAL(HTT_TX_DESC_TX_COMP, _val); \
  1343. ((_var) |= ((_val) << HTT_TX_DESC_TX_COMP_S)); \
  1344. } while (0)
  1345. #define HTT_TX_DESC_PEER_ID_GET(_var) \
  1346. (((_var) & HTT_TX_DESC_PEER_ID_M) >> HTT_TX_DESC_PEER_ID_S)
  1347. #define HTT_TX_DESC_PEER_ID_SET(_var, _val) \
  1348. do { \
  1349. HTT_CHECK_SET_VAL(HTT_TX_DESC_PEER_ID, _val); \
  1350. ((_var) |= ((_val) << HTT_TX_DESC_PEER_ID_S)); \
  1351. } while (0)
  1352. #define HTT_TX_DESC_CHAN_FREQ_GET(_var) \
  1353. (((_var) & HTT_TX_DESC_CHAN_FREQ_M) >> HTT_TX_DESC_CHAN_FREQ_S)
  1354. #define HTT_TX_DESC_CHAN_FREQ_SET(_var, _val) \
  1355. do { \
  1356. HTT_CHECK_SET_VAL(HTT_TX_DESC_CHAN_FREQ, _val); \
  1357. ((_var) |= ((_val) << HTT_TX_DESC_CHAN_FREQ_S)); \
  1358. } while (0)
  1359. /* enums used in the HTT tx MSDU extension descriptor */
  1360. enum {
  1361. htt_tx_guard_interval_regular = 0,
  1362. htt_tx_guard_interval_short = 1,
  1363. };
  1364. enum {
  1365. htt_tx_preamble_type_ofdm = 0,
  1366. htt_tx_preamble_type_cck = 1,
  1367. htt_tx_preamble_type_ht = 2,
  1368. htt_tx_preamble_type_vht = 3,
  1369. };
  1370. enum {
  1371. htt_tx_bandwidth_5MHz = 0,
  1372. htt_tx_bandwidth_10MHz = 1,
  1373. htt_tx_bandwidth_20MHz = 2,
  1374. htt_tx_bandwidth_40MHz = 3,
  1375. htt_tx_bandwidth_80MHz = 4,
  1376. htt_tx_bandwidth_160MHz = 5, /* includes 80+80 */
  1377. };
  1378. /**
  1379. * @brief HTT tx MSDU extension descriptor
  1380. * @details
  1381. * If the target supports HTT tx MSDU extension descriptors, the host has
  1382. * the option of appending the following struct following the regular
  1383. * HTT tx MSDU descriptor (and setting the "extension" flag in the regular
  1384. * HTT tx MSDU descriptor, to show that the extension descriptor is present).
  1385. * The HTT tx MSDU extension descriptors allows the host to provide detailed
  1386. * tx specs for each frame.
  1387. */
  1388. PREPACK struct htt_tx_msdu_desc_ext_t {
  1389. /* DWORD 0: flags */
  1390. A_UINT32
  1391. valid_pwr: 1, /* bit 0: if set, tx pwr spec is valid */
  1392. valid_mcs_mask: 1, /* bit 1: if set, tx MCS mask spec is valid */
  1393. valid_nss_mask: 1, /* bit 2: if set, tx Nss mask spec is valid */
  1394. valid_guard_interval: 1, /* bit 3: if set, tx guard intv spec is valid*/
  1395. valid_preamble_type_mask: 1, /* 4: if set, tx preamble mask is valid */
  1396. valid_chainmask: 1, /* bit 5: if set, tx chainmask spec is valid */
  1397. valid_retries: 1, /* bit 6: if set, tx retries spec is valid */
  1398. valid_bandwidth: 1, /* bit 7: if set, tx bandwidth spec is valid */
  1399. valid_expire_tsf: 1, /* bit 8: if set, tx expire TSF spec is valid*/
  1400. is_dsrc: 1, /* bit 9: if set, MSDU is a DSRC frame */
  1401. reserved0_31_7: 22; /* bits 31:10 - unused, set to 0x0 */
  1402. /* DWORD 1: tx power, tx rate, tx BW */
  1403. A_UINT32
  1404. /* pwr -
  1405. * Specify what power the tx frame needs to be transmitted at.
  1406. * The power a signed (two's complement) value is in units of 0.5 dBm.
  1407. * The value needs to be appropriately sign-extended when extracting
  1408. * the value from the message and storing it in a variable that is
  1409. * larger than A_INT8. (The HTT_TX_MSDU_EXT_DESC_FLAG_PWR_GET macro
  1410. * automatically handles this sign-extension.)
  1411. * If the transmission uses multiple tx chains, this power spec is
  1412. * the total transmit power, assuming incoherent combination of
  1413. * per-chain power to produce the total power.
  1414. */
  1415. pwr: 8,
  1416. /* mcs_mask -
  1417. * Specify the allowable values for MCS index (modulation and coding)
  1418. * to use for transmitting the frame.
  1419. *
  1420. * For HT / VHT preamble types, this mask directly corresponds to
  1421. * the HT or VHT MCS indices that are allowed. For each bit N set
  1422. * within the mask, MCS index N is allowed for transmitting the frame.
  1423. * For legacy CCK and OFDM rates, separate bits are provided for CCK
  1424. * rates versus OFDM rates, so the host has the option of specifying
  1425. * that the target must transmit the frame with CCK or OFDM rates
  1426. * (not HT or VHT), but leaving the decision to the target whether
  1427. * to use CCK or OFDM.
  1428. *
  1429. * For CCK and OFDM, the bits within this mask are interpreted as
  1430. * follows:
  1431. * bit 0 -> CCK 1 Mbps rate is allowed
  1432. * bit 1 -> CCK 2 Mbps rate is allowed
  1433. * bit 2 -> CCK 5.5 Mbps rate is allowed
  1434. * bit 3 -> CCK 11 Mbps rate is allowed
  1435. * bit 4 -> OFDM BPSK modulation, 1/2 coding rate is allowed
  1436. * bit 5 -> OFDM BPSK modulation, 3/4 coding rate is allowed
  1437. * bit 6 -> OFDM QPSK modulation, 1/2 coding rate is allowed
  1438. * bit 7 -> OFDM QPSK modulation, 3/4 coding rate is allowed
  1439. * bit 8 -> OFDM 16-QAM modulation, 1/2 coding rate is allowed
  1440. * bit 9 -> OFDM 16-QAM modulation, 3/4 coding rate is allowed
  1441. * bit 10 -> OFDM 64-QAM modulation, 2/3 coding rate is allowed
  1442. * bit 11 -> OFDM 64-QAM modulation, 3/4 coding rate is allowed
  1443. *
  1444. * The MCS index specification needs to be compatible with the
  1445. * bandwidth mask specification. For example, a MCS index == 9
  1446. * specification is inconsistent with a preamble type == VHT,
  1447. * Nss == 1, and channel bandwidth == 20 MHz.
  1448. *
  1449. * Furthermore, the host has only a limited ability to specify to
  1450. * the target to select from HT + legacy rates, or VHT + legacy rates,
  1451. * since this mcs_mask can specify either HT/VHT rates or legacy rates.
  1452. */
  1453. mcs_mask: 12,
  1454. /* nss_mask -
  1455. * Specify which numbers of spatial streams (MIMO factor) are permitted.
  1456. * Each bit in this mask corresponds to a Nss value:
  1457. * bit 0: if set, Nss = 1 (non-MIMO) is permitted
  1458. * bit 1: if set, Nss = 2 (2x2 MIMO) is permitted
  1459. * bit 2: if set, Nss = 3 (3x3 MIMO) is permitted
  1460. * bit 3: if set, Nss = 4 (4x4 MIMO) is permitted
  1461. * The values in the Nss mask must be suitable for the recipient, e.g.
  1462. * a value of 0x4 (Nss = 3) cannot be specified for a tx frame to a
  1463. * recipient which only supports 2x2 MIMO.
  1464. */
  1465. nss_mask: 4,
  1466. /* guard_interval -
  1467. * Specify a htt_tx_guard_interval enum value to indicate whether
  1468. * the transmission should use a regular guard interval or a
  1469. * short guard interval.
  1470. */
  1471. guard_interval: 1,
  1472. /* preamble_type_mask -
  1473. * Specify which preamble types (CCK, OFDM, HT, VHT) the target
  1474. * may choose from for transmitting this frame.
  1475. * The bits in this mask correspond to the values in the
  1476. * htt_tx_preamble_type enum. For example, to allow the target
  1477. * to transmit the frame as either CCK or OFDM, this field would
  1478. * be set to
  1479. * (1 << htt_tx_preamble_type_ofdm) |
  1480. * (1 << htt_tx_preamble_type_cck)
  1481. */
  1482. preamble_type_mask: 4,
  1483. reserved1_31_29: 3; /* unused, set to 0x0 */
  1484. /* DWORD 2: tx chain mask, tx retries */
  1485. A_UINT32
  1486. /* chain_mask - specify which chains to transmit from */
  1487. chain_mask: 4,
  1488. /* retry_limit -
  1489. * Specify the maximum number of transmissions, including the
  1490. * initial transmission, to attempt before giving up if no ack
  1491. * is received.
  1492. * If the tx rate is specified, then all retries shall use the
  1493. * same rate as the initial transmission.
  1494. * If no tx rate is specified, the target can choose whether to
  1495. * retain the original rate during the retransmissions, or to
  1496. * fall back to a more robust rate.
  1497. */
  1498. retry_limit: 4,
  1499. /* bandwidth_mask -
  1500. * Specify what channel widths may be used for the transmission.
  1501. * A value of zero indicates "don't care" - the target may choose
  1502. * the transmission bandwidth.
  1503. * The bits within this mask correspond to the htt_tx_bandwidth
  1504. * enum values - bit 0 is for 5 MHz, bit 1 is for 10 MHz, etc.
  1505. * The bandwidth_mask must be consistent with the preamble_type_mask
  1506. * and mcs_mask specs, if they are provided. For example, 80 MHz and
  1507. * 160 MHz can only be enabled in the mask if preamble_type == VHT.
  1508. */
  1509. bandwidth_mask: 6,
  1510. reserved2_31_14: 18; /* unused, set to 0x0 */
  1511. /* DWORD 3: tx expiry time (TSF) LSBs */
  1512. A_UINT32 expire_tsf_lo;
  1513. /* DWORD 4: tx expiry time (TSF) MSBs */
  1514. A_UINT32 expire_tsf_hi;
  1515. A_UINT32 reserved_for_future_expansion_set_to_zero[3];
  1516. } POSTPACK;
  1517. /* DWORD 0 */
  1518. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M 0x00000001
  1519. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S 0
  1520. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_M 0x00000002
  1521. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S 1
  1522. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_NSS_MASK_M 0x00000004
  1523. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_NSS_MASK_S 2
  1524. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_M 0x00000008
  1525. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S 3
  1526. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_M 0x00000010
  1527. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S 4
  1528. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_M 0x00000020
  1529. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S 5
  1530. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_M 0x00000040
  1531. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S 6
  1532. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_M 0x00000080
  1533. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S 7
  1534. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_M 0x00000100
  1535. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S 8
  1536. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_M 0x00000200
  1537. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S 9
  1538. /* DWORD 1 */
  1539. #define HTT_TX_MSDU_EXT_DESC_PWR_M 0x000000ff
  1540. #define HTT_TX_MSDU_EXT_DESC_PWR_S 0
  1541. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_M 0x000fff00
  1542. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_S 8
  1543. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_M 0x00f00000
  1544. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_S 20
  1545. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_M 0x01000000
  1546. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S 24
  1547. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_M 0x1c000000
  1548. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S 25
  1549. /* DWORD 2 */
  1550. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_M 0x0000000f
  1551. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S 0
  1552. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_M 0x000000f0
  1553. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S 4
  1554. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_M 0x00003f00
  1555. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S 8
  1556. /* DWORD 0 */
  1557. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_GET(_var) \
  1558. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M) >> \
  1559. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S)
  1560. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_SET(_var, _val) \
  1561. do { \
  1562. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR, _val); \
  1563. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S)); \
  1564. } while (0)
  1565. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_GET(_var) \
  1566. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_M) >> \
  1567. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S)
  1568. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_SET(_var, _val) \
  1569. do { \
  1570. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK, _val); \
  1571. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S)); \
  1572. } while (0)
  1573. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_GET(_var) \
  1574. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_M) >> \
  1575. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S)
  1576. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_SET(_var, _val) \
  1577. do { \
  1578. HTT_CHECK_SET_VAL( \
  1579. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL, _val); \
  1580. ((_var) |= ((_val) \
  1581. << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S)); \
  1582. } while (0)
  1583. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_GET(_var) \
  1584. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_M) >> \
  1585. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S)
  1586. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_SET(_var, _val) \
  1587. do { \
  1588. HTT_CHECK_SET_VAL( \
  1589. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK, _val); \
  1590. ((_var) |= ((_val) \
  1591. << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S)); \
  1592. } while (0)
  1593. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_GET(_var) \
  1594. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_M) >> \
  1595. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S)
  1596. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_SET(_var, _val) \
  1597. do { \
  1598. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK, _val); \
  1599. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S)); \
  1600. } while (0)
  1601. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_GET(_var) \
  1602. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_M) >> \
  1603. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S)
  1604. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_SET(_var, _val) \
  1605. do { \
  1606. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES, _val); \
  1607. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S)); \
  1608. } while (0)
  1609. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_GET(_var) \
  1610. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_M) >> \
  1611. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S)
  1612. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_SET(_var, _val) \
  1613. do { \
  1614. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH, _val); \
  1615. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S)); \
  1616. } while (0)
  1617. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_GET(_var) \
  1618. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_M) >> \
  1619. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S)
  1620. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_SET(_var, _val) \
  1621. do { \
  1622. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME, _val); \
  1623. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S));\
  1624. } while (0)
  1625. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_GET(_var) \
  1626. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_M) >> \
  1627. HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S)
  1628. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_SET(_var, _val) \
  1629. do { \
  1630. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC, _val); \
  1631. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S)); \
  1632. } while (0)
  1633. /* DWORD 1 */
  1634. #define HTT_TX_MSDU_EXT_DESC_PWR_GET_BASE(_var) \
  1635. (((_var) & HTT_TX_MSDU_EXT_DESC_PWR_M) >> \
  1636. HTT_TX_MSDU_EXT_DESC_PWR_S)
  1637. #define HTT_TX_MSDU_EXT_DESC_PWR_GET(_var) \
  1638. (HTT_TX_MSDU_EXT_DESC_PWR_GET_BASE(_var) | \
  1639. HTT_SIGN_BIT_EXTENSION_MASK(_var, HTT_TX_MSDU_EXT_DESC_PWR))
  1640. #define HTT_TX_MSDU_EXT_DESC_PWR_SET(_var, _val) \
  1641. ((_var) |= (((_val) << HTT_TX_MSDU_EXT_DESC_PWR_S)) & \
  1642. HTT_TX_MSDU_EXT_DESC_PWR_M)
  1643. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_GET(_var) \
  1644. (((_var) & HTT_TX_MSDU_EXT_DESC_MCS_MASK_M) >> \
  1645. HTT_TX_MSDU_EXT_DESC_MCS_MASK_S)
  1646. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_SET(_var, _val) \
  1647. do { \
  1648. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_MCS_MASK, _val); \
  1649. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_MCS_MASK_S)); \
  1650. } while (0)
  1651. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_GET(_var) \
  1652. (((_var) & HTT_TX_MSDU_EXT_DESC_NSS_MASK_M) >> \
  1653. HTT_TX_MSDU_EXT_DESC_NSS_MASK_S)
  1654. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_SET(_var, _val) \
  1655. do { \
  1656. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_NSS_MASK, _val); \
  1657. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_NSS_MASK_S)); \
  1658. } while (0)
  1659. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_GET(_var) \
  1660. (((_var) & HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_M) >> \
  1661. HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S)
  1662. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_SET(_var, _val) \
  1663. do { \
  1664. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL, _val); \
  1665. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S)); \
  1666. } while (0)
  1667. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_GET(_var) \
  1668. (((_var) & HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_M) >> \
  1669. HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S)
  1670. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_SET(_var, _val) \
  1671. do { \
  1672. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK, _val); \
  1673. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S)); \
  1674. } while (0)
  1675. /* DWORD 2 */
  1676. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_GET(_var) \
  1677. (((_var) & HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_M) >> \
  1678. HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S)
  1679. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_SET(_var, _val) \
  1680. do { \
  1681. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_CHAIN_MASK, _val); \
  1682. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S)); \
  1683. } while (0)
  1684. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_GET(_var) \
  1685. (((_var) & HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_M) >> \
  1686. HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S)
  1687. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_SET(_var, _val) \
  1688. do { \
  1689. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT, _val); \
  1690. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S)); \
  1691. } while (0)
  1692. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_GET(_var) \
  1693. (((_var) & HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_M) >> \
  1694. HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S)
  1695. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_SET(_var, _val) \
  1696. do { \
  1697. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK, _val); \
  1698. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S)); \
  1699. } while (0)
  1700. typedef enum {
  1701. HTT_11AX_HE_LTF_SUBTYPE_1X,
  1702. HTT_11AX_HE_LTF_SUBTYPE_2X,
  1703. HTT_11AX_HE_LTF_SUBTYPE_4X,
  1704. } htt_11ax_ltf_subtype_t;
  1705. typedef enum {
  1706. HTT_TX_MSDU_EXT2_DESC_PREAM_OFDM,
  1707. HTT_TX_MSDU_EXT2_DESC_PREAM_CCK,
  1708. HTT_TX_MSDU_EXT2_DESC_PREAM_HT ,
  1709. HTT_TX_MSDU_EXT2_DESC_PREAM_VHT,
  1710. HTT_TX_MSDU_EXT2_DESC_PREAM_HE_SU,
  1711. HTT_TX_MSDU_EXT2_DESC_PREAM_HE_EXT_SU,
  1712. } htt_tx_ext2_preamble_type_t;
  1713. #define HTT_TX_MSDU_EXT2_DESC_BW_5MHZ_M 0x00000001
  1714. #define HTT_TX_MSDU_EXT2_DESC_BW_5MHZ_S 0
  1715. #define HTT_TX_MSDU_EXT2_DESC_BW_10MHZ_M 0x00000002
  1716. #define HTT_TX_MSDU_EXT2_DESC_BW_10MHZ_S 1
  1717. #define HTT_TX_MSDU_EXT2_DESC_BW_20MHZ_M 0x00000004
  1718. #define HTT_TX_MSDU_EXT2_DESC_BW_20MHZ_S 2
  1719. #define HTT_TX_MSDU_EXT2_DESC_BW_40MHZ_M 0x00000008
  1720. #define HTT_TX_MSDU_EXT2_DESC_BW_40MHZ_S 3
  1721. #define HTT_TX_MSDU_EXT2_DESC_BW_80MHZ_M 0x00000010
  1722. #define HTT_TX_MSDU_EXT2_DESC_BW_80MHZ_S 4
  1723. #define HTT_TX_MSDU_EXT2_DESC_BW_160MHZ_M 0x00000020
  1724. #define HTT_TX_MSDU_EXT2_DESC_BW_160MHZ_S 5
  1725. /**
  1726. * @brief HTT tx MSDU extension descriptor v2
  1727. * @details
  1728. * In Lithium, if htt_tx_tcl_metadata->valid_htt_ext is set, this structure
  1729. * is received as tcl_exit_base->host_meta_info in firmware.
  1730. * Also there is no htt_tx_msdu_desc_t in Lithium since most of those fields
  1731. * are already part of tcl_exit_base.
  1732. */
  1733. PREPACK struct htt_tx_msdu_desc_ext2_t {
  1734. /* DWORD 0: flags */
  1735. A_UINT32
  1736. valid_pwr : 1, /* if set, tx pwr spec is valid */
  1737. valid_mcs_mask : 1, /* if set, tx MCS mask is valid */
  1738. valid_nss_mask : 1, /* if set, tx Nss mask is valid */
  1739. valid_preamble_type : 1, /* if set, tx preamble spec is valid */
  1740. valid_retries : 1, /* if set, tx retries spec is valid */
  1741. valid_bw_info : 1, /* if set, tx dyn_bw and bw_mask are valid */
  1742. valid_guard_interval : 1, /* if set, tx guard intv spec is valid */
  1743. valid_chainmask : 1, /* if set, tx chainmask is valid */
  1744. valid_encrypt_type : 1, /* if set, encrypt type is valid */
  1745. valid_key_flags : 1, /* if set, key flags is valid */
  1746. valid_expire_tsf : 1, /* if set, tx expire TSF spec is valid */
  1747. valid_chanfreq : 1, /* if set, chanfreq is valid */
  1748. is_dsrc : 1, /* if set, MSDU is a DSRC frame */
  1749. guard_interval : 2, /* 0.4us, 0.8us, 1.6us, 3.2us */
  1750. encrypt_type : 2, /* 0 = NO_ENCRYPT,
  1751. 1 = ENCRYPT,
  1752. 2 ~ 3 - Reserved */
  1753. /* retry_limit -
  1754. * Specify the maximum number of transmissions, including the
  1755. * initial transmission, to attempt before giving up if no ack
  1756. * is received.
  1757. * If the tx rate is specified, then all retries shall use the
  1758. * same rate as the initial transmission.
  1759. * If no tx rate is specified, the target can choose whether to
  1760. * retain the original rate during the retransmissions, or to
  1761. * fall back to a more robust rate.
  1762. */
  1763. retry_limit : 4,
  1764. use_dcm_11ax : 1, /* If set, Use Dual subcarrier modulation.
  1765. * Valid only for 11ax preamble types HE_SU
  1766. * and HE_EXT_SU
  1767. */
  1768. ltf_subtype_11ax : 2, /* Takes enum values of htt_11ax_ltf_subtype_t
  1769. * Valid only for 11ax preamble types HE_SU
  1770. * and HE_EXT_SU
  1771. */
  1772. dyn_bw : 1, /* 0 = static bw, 1 = dynamic bw */
  1773. bw_mask : 6, /* Valid only if dyn_bw == 0 (static bw).
  1774. * (Bit mask of 5, 10, 20, 40, 80, 160Mhz.
  1775. * Refer to HTT_TX_MSDU_EXT2_DESC_BW defs.)
  1776. */
  1777. host_tx_desc_pool : 1; /* If set, Firmware allocates tx_descriptors
  1778. * in WAL_BUFFERID_TX_HOST_DATA_EXP,instead
  1779. * of WAL_BUFFERID_TX_TCL_DATA_EXP.
  1780. * Use cases:
  1781. * Any time firmware uses TQM-BYPASS for Data
  1782. * TID, firmware expect host to set this bit.
  1783. */
  1784. /* DWORD 1: tx power, tx rate */
  1785. A_UINT32
  1786. power : 8, /* unit of the power field is 0.5 dbm
  1787. * similar to pwr field in htt_tx_msdu_desc_ext_t
  1788. * signed value ranging from -64dbm to 63.5 dbm
  1789. */
  1790. mcs_mask : 12, /* mcs bit mask of 0 ~ 11
  1791. * Setting more than one MCS isn't currently
  1792. * supported by the target (but is supported
  1793. * in the interface in case in the future
  1794. * the target supports specifications of
  1795. * a limited set of MCS values.
  1796. */
  1797. nss_mask : 8, /* Nss bit mask 0 ~ 7
  1798. * Setting more than one Nss isn't currently
  1799. * supported by the target (but is supported
  1800. * in the interface in case in the future
  1801. * the target supports specifications of
  1802. * a limited set of Nss values.
  1803. */
  1804. pream_type : 3, /* Takes enum values of htt_tx_ext2_preamble_type_t */
  1805. update_peer_cache : 1; /* When set these custom values will be
  1806. * used for all packets, until the next
  1807. * update via this ext header.
  1808. * This is to make sure not all packets
  1809. * need to include this header.
  1810. */
  1811. /* DWORD 2: tx chain mask, tx retries */
  1812. A_UINT32
  1813. /* chain_mask - specify which chains to transmit from */
  1814. chain_mask : 8,
  1815. key_flags : 8, /* Key Index and related flags - used in mesh mode
  1816. * TODO: Update Enum values for key_flags
  1817. */
  1818. /*
  1819. * Channel frequency: This identifies the desired channel
  1820. * frequency (in MHz) for tx frames. This is used by FW to help
  1821. * determine when it is safe to transmit or drop frames for
  1822. * off-channel operation.
  1823. * The default value of zero indicates to FW that the corresponding
  1824. * VDEV's home channel (if there is one) is the desired channel
  1825. * frequency.
  1826. */
  1827. chanfreq : 16;
  1828. /* DWORD 3: tx expiry time (TSF) LSBs */
  1829. A_UINT32 expire_tsf_lo;
  1830. /* DWORD 4: tx expiry time (TSF) MSBs */
  1831. A_UINT32 expire_tsf_hi;
  1832. /* DWORD 5: flags to control routing / processing of the MSDU */
  1833. A_UINT32
  1834. /* learning_frame
  1835. * When this flag is set, this frame will be dropped by FW
  1836. * rather than being enqueued to the Transmit Queue Manager (TQM) HW.
  1837. */
  1838. learning_frame : 1,
  1839. /* send_as_standalone
  1840. * This will indicate if the msdu needs to be sent as a singleton PPDU,
  1841. * i.e. with no A-MSDU or A-MPDU aggregation.
  1842. * The scope is extended to other use-cases.
  1843. */
  1844. send_as_standalone : 1,
  1845. /* is_host_opaque_valid
  1846. * Host should set this bit to 1 if the host_opaque_cookie is populated
  1847. * with valid information.
  1848. */
  1849. is_host_opaque_valid : 1,
  1850. traffic_end_indication: 1,
  1851. rsvd0 : 28;
  1852. /* DWORD 6 : Host opaque cookie for special frames */
  1853. A_UINT32 host_opaque_cookie : 16, /* see is_host_opaque_valid */
  1854. rsvd1 : 16;
  1855. /*
  1856. * This structure can be expanded further up to 40 bytes
  1857. * by adding further DWORDs as needed.
  1858. */
  1859. } POSTPACK;
  1860. /* DWORD 0 */
  1861. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_M 0x00000001
  1862. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S 0
  1863. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_M 0x00000002
  1864. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S 1
  1865. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_M 0x00000004
  1866. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S 2
  1867. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_M 0x00000008
  1868. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S 3
  1869. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_M 0x00000010
  1870. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S 4
  1871. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_M 0x00000020
  1872. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S 5
  1873. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_M 0x00000040
  1874. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S 6
  1875. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_M 0x00000080
  1876. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S 7
  1877. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_M 0x00000100
  1878. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S 8
  1879. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_M 0x00000200
  1880. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S 9
  1881. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_M 0x00000400
  1882. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S 10
  1883. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_M 0x00000800
  1884. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S 11
  1885. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_M 0x00001000
  1886. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S 12
  1887. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_M 0x00006000
  1888. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S 13
  1889. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_M 0x00018000
  1890. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S 15
  1891. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_M 0x001e0000
  1892. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S 17
  1893. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_M 0x00200000
  1894. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S 21
  1895. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_M 0x00c00000
  1896. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S 22
  1897. #define HTT_TX_MSDU_EXT2_DESC_DYN_BW_M 0x01000000
  1898. #define HTT_TX_MSDU_EXT2_DESC_DYN_BW_S 24
  1899. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_M 0x7e000000
  1900. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_S 25
  1901. /* DWORD 1 */
  1902. #define HTT_TX_MSDU_EXT2_DESC_PWR_M 0x000000ff
  1903. #define HTT_TX_MSDU_EXT2_DESC_PWR_S 0
  1904. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_M 0x000fff00
  1905. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S 8
  1906. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_M 0x0ff00000
  1907. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S 20
  1908. #define HTT_TX_MSDU_EXT2_DESC_PREAM_TYPE_M 0x70000000
  1909. #define HTT_TX_MSDU_EXT2_DESC_PREAM_TYPE_S 28
  1910. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_M 0x80000000
  1911. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_S 31
  1912. /* DWORD 2 */
  1913. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_M 0x000000ff
  1914. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S 0
  1915. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_M 0x0000ff00
  1916. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S 8
  1917. #define HTT_TX_MSDU_EXT_DESC_CHANFREQ_M 0xffff0000
  1918. #define HTT_TX_MSDU_EXT_DESC_CHANFREQ_S 16
  1919. /* DWORD 5 */
  1920. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_M 0x00000001
  1921. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S 0
  1922. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_M 0x00000002
  1923. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S 1
  1924. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_M 0x00000004
  1925. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S 2
  1926. /* DWORD 6 */
  1927. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_M 0x0000FFFF
  1928. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S 0
  1929. /* DWORD 0 */
  1930. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_GET(_var) \
  1931. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M) >> \
  1932. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S)
  1933. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_SET(_var, _val) \
  1934. do { \
  1935. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR, _val); \
  1936. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S)); \
  1937. } while (0)
  1938. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_GET(_var) \
  1939. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_M) >> \
  1940. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S)
  1941. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_SET(_var, _val) \
  1942. do { \
  1943. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK, _val); \
  1944. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S)); \
  1945. } while (0)
  1946. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_GET(_var) \
  1947. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_M) >> \
  1948. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S)
  1949. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_SET(_var, _val) \
  1950. do { \
  1951. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK, _val); \
  1952. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S)); \
  1953. } while (0)
  1954. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_GET(_var) \
  1955. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_M) >> \
  1956. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S)
  1957. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_SET(_var, _val) \
  1958. do { \
  1959. HTT_CHECK_SET_VAL( \
  1960. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE, _val); \
  1961. ((_var) |= ((_val) \
  1962. << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S)); \
  1963. } while (0)
  1964. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_GET(_var) \
  1965. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_M) >> \
  1966. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S)
  1967. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_SET(_var, _val) \
  1968. do { \
  1969. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES, _val); \
  1970. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S)); \
  1971. } while (0)
  1972. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_GET(_var) \
  1973. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_M) >> \
  1974. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S)
  1975. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_SET(_var, _val) \
  1976. do { \
  1977. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO, _val); \
  1978. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S)); \
  1979. } while (0)
  1980. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_GET(_var) \
  1981. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_M) >> \
  1982. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S)
  1983. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_SET(_var, _val) \
  1984. do { \
  1985. HTT_CHECK_SET_VAL( \
  1986. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL, _val); \
  1987. ((_var) |= ((_val) \
  1988. << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S)); \
  1989. } while (0)
  1990. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_GET(_var) \
  1991. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_M) >> \
  1992. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S)
  1993. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_SET(_var, _val) \
  1994. do { \
  1995. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK, _val); \
  1996. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S)); \
  1997. } while (0)
  1998. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_GET(_var) \
  1999. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_M) >> \
  2000. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S)
  2001. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_SET(_var, _val) \
  2002. do { \
  2003. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE, _val); \
  2004. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S));\
  2005. } while (0)
  2006. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_GET(_var) \
  2007. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_M) >> \
  2008. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S)
  2009. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_SET(_var, _val) \
  2010. do { \
  2011. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS, _val); \
  2012. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S));\
  2013. } while (0)
  2014. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_GET(_var) \
  2015. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_M) >> \
  2016. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S)
  2017. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_SET(_var, _val) \
  2018. do { \
  2019. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME, _val); \
  2020. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S));\
  2021. } while (0)
  2022. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_GET(_var) \
  2023. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_M) >> \
  2024. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S)
  2025. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_SET(_var, _val) \
  2026. do { \
  2027. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ, _val); \
  2028. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S)); \
  2029. } while (0)
  2030. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_GET(_var) \
  2031. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_M) >> \
  2032. HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S)
  2033. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_SET(_var, _val) \
  2034. do { \
  2035. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC, _val); \
  2036. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S)); \
  2037. } while (0)
  2038. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_GET(_var) \
  2039. (((_var) & HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_M) >> \
  2040. HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S)
  2041. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_SET(_var, _val) \
  2042. do { \
  2043. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL, _val); \
  2044. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S)); \
  2045. } while (0)
  2046. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_GET(_var) \
  2047. (((_var) & HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_M) >> \
  2048. HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S)
  2049. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_SET(_var, _val) \
  2050. do { \
  2051. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE, _val); \
  2052. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S)); \
  2053. } while (0)
  2054. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_GET(_var) \
  2055. (((_var) & HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_M) >> \
  2056. HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S)
  2057. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_SET(_var, _val) \
  2058. do { \
  2059. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT, _val); \
  2060. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S)); \
  2061. } while (0)
  2062. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_GET(_var) \
  2063. (((_var) & HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_M) >> \
  2064. HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S)
  2065. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_SET(_var, _val) \
  2066. do { \
  2067. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX, _val); \
  2068. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S)); \
  2069. } while (0)
  2070. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_GET(_var) \
  2071. (((_var) & HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_M) >> \
  2072. HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S)
  2073. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_SET(_var, _val) \
  2074. do { \
  2075. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX, _val); \
  2076. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S)); \
  2077. } while (0)
  2078. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_GET(_var) \
  2079. (((_var) & HTT_TX_MSDU_EXT2_DESC_BW_MASK_M) >> \
  2080. HTT_TX_MSDU_EXT2_DESC_BW_MASK_S)
  2081. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_SET(_var, _val) \
  2082. do { \
  2083. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_BW_MASK, _val); \
  2084. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_BW_MASK_S)); \
  2085. } while (0)
  2086. #define HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_GET(_var) \
  2087. (((_var) & HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_M) >> \
  2088. HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_S)
  2089. #define HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_SET(_var, _val) \
  2090. do { \
  2091. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK, _val); \
  2092. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_S)); \
  2093. } while (0)
  2094. /* DWORD 1 */
  2095. #define HTT_TX_MSDU_EXT2_DESC_PWR_GET_BASE(_var) \
  2096. (((_var) & HTT_TX_MSDU_EXT2_DESC_PWR_M) >> \
  2097. HTT_TX_MSDU_EXT2_DESC_PWR_S)
  2098. #define HTT_TX_MSDU_EXT2_DESC_PWR_GET(_var) \
  2099. (HTT_TX_MSDU_EXT2_DESC_PWR_GET_BASE(_var) | \
  2100. HTT_SIGN_BIT_EXTENSION_MASK(_var, HTT_TX_MSDU_EXT2_DESC_PWR))
  2101. #define HTT_TX_MSDU_EXT2_DESC_PWR_SET(_var, _val) \
  2102. ((_var) |= (((_val) << HTT_TX_MSDU_EXT2_DESC_PWR_S)) & \
  2103. HTT_TX_MSDU_EXT2_DESC_PWR_M)
  2104. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_GET(_var) \
  2105. (((_var) & HTT_TX_MSDU_EXT2_DESC_MCS_MASK_M) >> \
  2106. HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S)
  2107. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_SET(_var, _val) \
  2108. do { \
  2109. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_MCS_MASK, _val); \
  2110. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S)); \
  2111. } while (0)
  2112. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_GET(_var) \
  2113. (((_var) & HTT_TX_MSDU_EXT2_DESC_NSS_MASK_M) >> \
  2114. HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S)
  2115. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_SET(_var, _val) \
  2116. do { \
  2117. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_NSS_MASK, _val); \
  2118. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S)); \
  2119. } while (0)
  2120. #define HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_GET(_var) \
  2121. (((_var) & HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_M) >> \
  2122. HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_S)
  2123. #define HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_SET(_var, _val) \
  2124. do { \
  2125. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE, _val); \
  2126. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_S)); \
  2127. } while (0)
  2128. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_GET(_var) \
  2129. (((_var) & HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_M) >> \
  2130. HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_S)
  2131. #define HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_SET(_var, _val) \
  2132. do { \
  2133. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE, _val); \
  2134. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_S)); \
  2135. } while (0)
  2136. /* DWORD 2 */
  2137. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_GET(_var) \
  2138. (((_var) & HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_M) >> \
  2139. HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S)
  2140. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_SET(_var, _val) \
  2141. do { \
  2142. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK, _val); \
  2143. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S)); \
  2144. } while (0)
  2145. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_GET(_var) \
  2146. (((_var) & HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_MASK_M) >> \
  2147. HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S)
  2148. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_SET(_var, _val) \
  2149. do { \
  2150. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS, _val); \
  2151. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S)); \
  2152. } while (0)
  2153. #define HTT_TX_MSDU_EXT2_DESC_CHANFREQ_GET(_var) \
  2154. (((_var) & HTT_TX_MSDU_EXT2_DESC_CHANFREQ_MASK_M) >> \
  2155. HTT_TX_MSDU_EXT2_DESC_CHANFREQ_S)
  2156. #define HTT_TX_MSDU_EXT2_DESC_CHANFREQ_SET(_var, _val) \
  2157. do { \
  2158. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_CHANFREQ, _val); \
  2159. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_CHANFREQ_S)); \
  2160. } while (0)
  2161. /* DWORD 5 */
  2162. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_GET(_var) \
  2163. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_M) >> \
  2164. HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S)
  2165. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_SET(_var, _val) \
  2166. do { \
  2167. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME, _val); \
  2168. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S)); \
  2169. } while (0)
  2170. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_GET(_var) \
  2171. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_M) >> \
  2172. HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S)
  2173. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_SET(_var, _val) \
  2174. do { \
  2175. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE, _val); \
  2176. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S)); \
  2177. } while (0)
  2178. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_GET(_var) \
  2179. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_M) >> \
  2180. HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S)
  2181. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_SET(_var, _val) \
  2182. do { \
  2183. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID, _val); \
  2184. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S)); \
  2185. } while (0)
  2186. /* DWORD 6 */
  2187. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_GET(_var) \
  2188. (((_var) & HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_M) >> \
  2189. HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S)
  2190. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_SET(_var, _val) \
  2191. do { \
  2192. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE, _val); \
  2193. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S)); \
  2194. } while (0)
  2195. typedef enum {
  2196. HTT_TCL_METADATA_TYPE_PEER_BASED = 0,
  2197. HTT_TCL_METADATA_TYPE_VDEV_BASED = 1,
  2198. } htt_tcl_metadata_type;
  2199. /**
  2200. * @brief HTT TCL command number format
  2201. * @details
  2202. * This structure is passed from host as tcl_data_cmd->tcl_cmd_number and
  2203. * available to firmware as tcl_exit_base->tcl_status_number.
  2204. * For regular / multicast packets host will send vdev and mac id and for
  2205. * NAWDS packets, host will send peer id.
  2206. * A_UINT32 is used to avoid endianness conversion problems.
  2207. * tcl_status_number size is 16 bits, hence only 16 bits can be used.
  2208. */
  2209. typedef struct {
  2210. A_UINT32
  2211. type: 1, /* vdev_id based or peer_id based */
  2212. rsvd: 31;
  2213. } htt_tx_tcl_vdev_or_peer_t;
  2214. typedef struct {
  2215. A_UINT32
  2216. type: 1, /* vdev_id based or peer_id based */
  2217. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2218. vdev_id: 8,
  2219. pdev_id: 2,
  2220. host_inspected:1,
  2221. rsvd: 19;
  2222. } htt_tx_tcl_vdev_metadata;
  2223. typedef struct {
  2224. A_UINT32
  2225. type: 1, /* vdev_id based or peer_id based */
  2226. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2227. peer_id: 14,
  2228. rsvd: 16;
  2229. } htt_tx_tcl_peer_metadata;
  2230. PREPACK struct htt_tx_tcl_metadata {
  2231. union {
  2232. htt_tx_tcl_vdev_or_peer_t vdev_or_peer;
  2233. htt_tx_tcl_vdev_metadata vdev_meta;
  2234. htt_tx_tcl_peer_metadata peer_meta;
  2235. };
  2236. } POSTPACK;
  2237. /* DWORD 0 */
  2238. #define HTT_TX_TCL_METADATA_TYPE_M 0x00000001
  2239. #define HTT_TX_TCL_METADATA_TYPE_S 0
  2240. #define HTT_TX_TCL_METADATA_VALID_HTT_M 0x00000002
  2241. #define HTT_TX_TCL_METADATA_VALID_HTT_S 1
  2242. /* VDEV metadata */
  2243. #define HTT_TX_TCL_METADATA_VDEV_ID_M 0x000003fc
  2244. #define HTT_TX_TCL_METADATA_VDEV_ID_S 2
  2245. #define HTT_TX_TCL_METADATA_PDEV_ID_M 0x00000c00
  2246. #define HTT_TX_TCL_METADATA_PDEV_ID_S 10
  2247. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_M 0x00001000
  2248. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_S 12
  2249. /* PEER metadata */
  2250. #define HTT_TX_TCL_METADATA_PEER_ID_M 0x0000fffc
  2251. #define HTT_TX_TCL_METADATA_PEER_ID_S 2
  2252. #define HTT_TX_TCL_METADATA_TYPE_GET(_var) \
  2253. (((_var) & HTT_TX_TCL_METADATA_TYPE_M) >> \
  2254. HTT_TX_TCL_METADATA_TYPE_S)
  2255. #define HTT_TX_TCL_METADATA_TYPE_SET(_var, _val) \
  2256. do { \
  2257. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_TYPE, _val); \
  2258. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_TYPE_S)); \
  2259. } while (0)
  2260. #define HTT_TX_TCL_METADATA_VALID_HTT_GET(_var) \
  2261. (((_var) & HTT_TX_TCL_METADATA_VALID_HTT_M) >> \
  2262. HTT_TX_TCL_METADATA_VALID_HTT_S)
  2263. #define HTT_TX_TCL_METADATA_VALID_HTT_SET(_var, _val) \
  2264. do { \
  2265. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_VALID_HTT, _val); \
  2266. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_VALID_HTT_S)); \
  2267. } while (0)
  2268. #define HTT_TX_TCL_METADATA_VDEV_ID_GET(_var) \
  2269. (((_var) & HTT_TX_TCL_METADATA_VDEV_ID_M) >> \
  2270. HTT_TX_TCL_METADATA_VDEV_ID_S)
  2271. #define HTT_TX_TCL_METADATA_VDEV_ID_SET(_var, _val) \
  2272. do { \
  2273. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_VDEV_ID, _val); \
  2274. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_VDEV_ID_S)); \
  2275. } while (0)
  2276. #define HTT_TX_TCL_METADATA_PDEV_ID_GET(_var) \
  2277. (((_var) & HTT_TX_TCL_METADATA_PDEV_ID_M) >> \
  2278. HTT_TX_TCL_METADATA_PDEV_ID_S)
  2279. #define HTT_TX_TCL_METADATA_PDEV_ID_SET(_var, _val) \
  2280. do { \
  2281. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_PDEV_ID, _val); \
  2282. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_PDEV_ID_S)); \
  2283. } while (0)
  2284. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_GET(_var) \
  2285. (((_var) & HTT_TX_TCL_METADATA_HOST_INSPECTED_M) >> \
  2286. HTT_TX_TCL_METADATA_HOST_INSPECTED_S)
  2287. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_SET(_var, _val) \
  2288. do { \
  2289. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_HOST_INSPECTED, _val); \
  2290. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_HOST_INSPECTED_S)); \
  2291. } while (0)
  2292. #define HTT_TX_TCL_METADATA_PEER_ID_GET(_var) \
  2293. (((_var) & HTT_TX_TCL_METADATA_PEER_ID_M) >> \
  2294. HTT_TX_TCL_METADATA_PEER_ID_S)
  2295. #define HTT_TX_TCL_METADATA_PEER_ID_SET(_var, _val) \
  2296. do { \
  2297. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_PEER_ID, _val); \
  2298. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_PEER_ID_S)); \
  2299. } while (0)
  2300. /*------------------------------------------------------------------
  2301. * V2 Version of TCL Data Command
  2302. * V2 Version to support peer_id, vdev_id, svc_class_id and
  2303. * MLO global_seq all flavours of TCL Data Cmd.
  2304. *-----------------------------------------------------------------*/
  2305. typedef enum {
  2306. HTT_TCL_METADATA_V2_TYPE_PEER_BASED = 0,
  2307. HTT_TCL_METADATA_V2_TYPE_VDEV_BASED = 1,
  2308. HTT_TCL_METADATA_V2_TYPE_SVC_ID_BASED = 2,
  2309. HTT_TCL_METADATA_V2_TYPE_GLOBAL_SEQ_BASED = 3,
  2310. } htt_tcl_metadata_type_v2;
  2311. /**
  2312. * @brief HTT TCL command number format
  2313. * @details
  2314. * This structure is passed from host as tcl_data_cmd->tcl_cmd_number and
  2315. * available to firmware as tcl_exit_base->tcl_status_number.
  2316. * A_UINT32 is used to avoid endianness conversion problems.
  2317. * tcl_status_number size is 16 bits, hence only 16 bits can be used.
  2318. */
  2319. typedef struct {
  2320. A_UINT32
  2321. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2322. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2323. vdev_id: 8,
  2324. pdev_id: 2,
  2325. host_inspected:1,
  2326. rsvd: 2,
  2327. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2328. } htt_tx_tcl_vdev_metadata_v2;
  2329. typedef struct {
  2330. A_UINT32
  2331. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2332. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2333. peer_id: 13,
  2334. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2335. } htt_tx_tcl_peer_metadata_v2;
  2336. typedef struct {
  2337. A_UINT32
  2338. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2339. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2340. svc_class_id: 8,
  2341. rsvd: 5,
  2342. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2343. } htt_tx_tcl_svc_class_id_metadata;
  2344. typedef struct {
  2345. A_UINT32
  2346. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2347. host_inspected: 1,
  2348. global_seq_no: 12,
  2349. rsvd: 1,
  2350. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2351. } htt_tx_tcl_global_seq_metadata;
  2352. PREPACK struct htt_tx_tcl_metadata_v2 {
  2353. union {
  2354. htt_tx_tcl_vdev_metadata_v2 vdev_meta_v2;
  2355. htt_tx_tcl_peer_metadata_v2 peer_meta_v2;
  2356. htt_tx_tcl_svc_class_id_metadata svc_class_id_meta;
  2357. htt_tx_tcl_global_seq_metadata global_seq_meta;
  2358. };
  2359. } POSTPACK;
  2360. /* DWORD 0 */
  2361. #define HTT_TX_TCL_METADATA_TYPE_V2_M 0x00000003
  2362. #define HTT_TX_TCL_METADATA_TYPE_V2_S 0
  2363. /* Valid htt ext for V2 tcl data cmd used by VDEV, PEER and SVC_ID meta */
  2364. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_M 0x00000004
  2365. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_S 2
  2366. /* VDEV V2 metadata */
  2367. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_M 0x000007f8
  2368. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_S 3
  2369. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_M 0x00001800
  2370. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_S 11
  2371. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_M 0x00002000
  2372. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_S 13
  2373. /* PEER V2 metadata */
  2374. #define HTT_TX_TCL_METADATA_V2_PEER_ID_M 0x0000fff8
  2375. #define HTT_TX_TCL_METADATA_V2_PEER_ID_S 3
  2376. /* SVC_CLASS_ID metadata */
  2377. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_M 0x000007f8
  2378. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_S 3
  2379. /* Global Seq no metadata */
  2380. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_M 0x00000004
  2381. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_S 2
  2382. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_M 0x00007ff8
  2383. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_S 3
  2384. /*----- Get and Set V2 type field in Vdev, Peer, Svc_Class_Id, Global_seq_no */
  2385. #define HTT_TX_TCL_METADATA_TYPE_V2_GET(_var) \
  2386. (((_var) & HTT_TX_TCL_METADATA_TYPE_V2_M) >> \
  2387. HTT_TX_TCL_METADATA_TYPE_V2_S)
  2388. #define HTT_TX_TCL_METADATA_TYPE_V2_SET(_var, _val) \
  2389. do { \
  2390. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_TYPE_V2, _val); \
  2391. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_TYPE_V2_S)); \
  2392. } while (0)
  2393. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_GET(_var) \
  2394. (((_var) & HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_M) >> \
  2395. HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_S)
  2396. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_SET(_var, _val) \
  2397. do { \
  2398. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID, _val); \
  2399. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_S)); \
  2400. } while (0)
  2401. /*----- Get and Set V2 type field in Vdev meta fields ----*/
  2402. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_GET(_var) \
  2403. (((_var) & HTT_TX_TCL_METADATA_V2_VDEV_ID_M) >> \
  2404. HTT_TX_TCL_METADATA_V2_VDEV_ID_S)
  2405. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_SET(_var, _val) \
  2406. do { \
  2407. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_VDEV_ID, _val); \
  2408. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_VDEV_ID_S)); \
  2409. } while (0)
  2410. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_GET(_var) \
  2411. (((_var) & HTT_TX_TCL_METADATA_V2_PDEV_ID_M) >> \
  2412. HTT_TX_TCL_METADATA_V2_PDEV_ID_S)
  2413. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_SET(_var, _val) \
  2414. do { \
  2415. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_PDEV_ID, _val); \
  2416. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_PDEV_ID_S)); \
  2417. } while (0)
  2418. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_GET(_var) \
  2419. (((_var) & HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_M) >> \
  2420. HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_S)
  2421. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_SET(_var, _val) \
  2422. do { \
  2423. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_HOST_INSPECTED, _val); \
  2424. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_S)); \
  2425. } while (0)
  2426. /*----- Get and Set V2 type field in Peer meta fields ----*/
  2427. #define HTT_TX_TCL_METADATA_V2_PEER_ID_GET(_var) \
  2428. (((_var) & HTT_TX_TCL_METADATA_V2_PEER_ID_M) >> \
  2429. HTT_TX_TCL_METADATA_V2_PEER_ID_S)
  2430. #define HTT_TX_TCL_METADATA_V2_PEER_ID_SET(_var, _val) \
  2431. do { \
  2432. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_PEER_ID, _val); \
  2433. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_PEER_ID_S)); \
  2434. } while (0)
  2435. /*----- Get and Set V2 type field in Service Class fields ----*/
  2436. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_GET(_var) \
  2437. (((_var) & HTT_TX_TCL_METADATA_SVC_CLASS_ID_M) >> \
  2438. HTT_TX_TCL_METADATA_SVC_CLASS_ID_S)
  2439. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_SET(_var, _val) \
  2440. do { \
  2441. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_SVC_CLASS_ID, _val); \
  2442. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_SVC_CLASS_ID_S)); \
  2443. } while (0)
  2444. /*----- Get and Set V2 type field in Global sequence fields ----*/
  2445. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_GET(_var) \
  2446. (((_var) & HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_M) >> \
  2447. HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_S)
  2448. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_SET(_var, _val) \
  2449. do { \
  2450. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED, _val); \
  2451. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_S)); \
  2452. } while (0)
  2453. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_GET(_var) \
  2454. (((_var) & HTT_TX_TCL_METADATA_GLBL_SEQ_NO_M) >> \
  2455. HTT_TX_TCL_METADATA_GLBL_SEQ_NO_S)
  2456. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_SET(_var, _val) \
  2457. do { \
  2458. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_GLBL_SEQ_NO, _val); \
  2459. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_GLBL_SEQ_NO_S)); \
  2460. } while (0)
  2461. /*------------------------------------------------------------------
  2462. * End V2 Version of TCL Data Command
  2463. *-----------------------------------------------------------------*/
  2464. typedef enum {
  2465. HTT_TX_FW2WBM_TX_STATUS_OK,
  2466. HTT_TX_FW2WBM_TX_STATUS_DROP,
  2467. HTT_TX_FW2WBM_TX_STATUS_TTL,
  2468. HTT_TX_FW2WBM_TX_STATUS_REINJECT,
  2469. HTT_TX_FW2WBM_TX_STATUS_INSPECT,
  2470. HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY,
  2471. HTT_TX_FW2WBM_TX_STATUS_VDEVID_MISMATCH,
  2472. HTT_TX_FW2WBM_TX_STATUS_MAX
  2473. } htt_tx_fw2wbm_tx_status_t;
  2474. typedef enum {
  2475. HTT_TX_FW2WBM_REINJECT_REASON_EAPOL_ENCAP_EXP, /* deprecated */
  2476. HTT_TX_FW2WBM_REINJECT_REASON_RAW_ENCAP_EXP /* current */ =
  2477. HTT_TX_FW2WBM_REINJECT_REASON_EAPOL_ENCAP_EXP,
  2478. HTT_TX_FW2WBM_REINJECT_REASON_INJECT_VIA_EXP,
  2479. HTT_TX_FW2WBM_REINJECT_REASON_MCAST,
  2480. HTT_TX_FW2WBM_REINJECT_REASON_ARP,
  2481. HTT_TX_FW2WBM_REINJECT_REASON_DHCP,
  2482. HTT_TX_FW2WBM_REINJECT_REASON_FLOW_CONTROL,
  2483. HTT_TX_FW2WBM_REINJECT_REASON_MLO_MCAST,
  2484. HTT_TX_FW2WBM_REINJECT_REASON_MAX,
  2485. } htt_tx_fw2wbm_reinject_reason_t;
  2486. /**
  2487. * @brief HTT TX WBM Completion from firmware to host
  2488. * @details
  2489. * This structure is passed from firmware to host overlaid on wbm_release_ring
  2490. * DWORD 3 and 4 for software based completions (Exception frames and
  2491. * TQM bypass frames)
  2492. * For software based completions, wbm_release_ring->release_source_module will
  2493. * be set to release_source_fw
  2494. */
  2495. PREPACK struct htt_tx_wbm_completion {
  2496. A_UINT32
  2497. sch_cmd_id: 24,
  2498. exception_frame: 1, /* If set, this packet was queued via exception path */
  2499. rsvd0_31_25: 7;
  2500. A_UINT32
  2501. ack_frame_rssi: 8, /* If this frame is removed as the result of the
  2502. * reception of an ACK or BA, this field indicates
  2503. * the RSSI of the received ACK or BA frame.
  2504. * When the frame is removed as result of a direct
  2505. * remove command from the SW, this field is set
  2506. * to 0x0 (which is never a valid value when real
  2507. * RSSI is available).
  2508. * Units: dB w.r.t noise floor
  2509. */
  2510. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2511. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2512. rsvd1_31_16: 16;
  2513. } POSTPACK;
  2514. /* DWORD 0 */
  2515. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_M 0x00ffffff
  2516. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S 0
  2517. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_M 0x01000000
  2518. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_S 24
  2519. /* DWORD 1 */
  2520. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_M 0x000000ff
  2521. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_S 0
  2522. #define HTT_TX_WBM_COMPLETION_TX_STATUS_M 0x00000f00
  2523. #define HTT_TX_WBM_COMPLETION_TX_STATUS_S 8
  2524. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_M 0x0000f000
  2525. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_S 12
  2526. /* DWORD 0 */
  2527. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_GET(_var) \
  2528. (((_var) & HTT_TX_WBM_COMPLETION_SCH_CMD_ID_M) >> \
  2529. HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S)
  2530. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_SET(_var, _val) \
  2531. do { \
  2532. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_SCH_CMD_ID, _val); \
  2533. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S)); \
  2534. } while (0)
  2535. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_GET(_var) \
  2536. (((_var) & HTT_TX_WBM_COMPLETION_EXP_FRAME_M) >> \
  2537. HTT_TX_WBM_COMPLETION_EXP_FRAME_S)
  2538. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_SET(_var, _val) \
  2539. do { \
  2540. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_EXP_FRAME, _val); \
  2541. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_EXP_FRAME_S)); \
  2542. } while (0)
  2543. /* DWORD 1 */
  2544. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_GET(_var) \
  2545. (((_var) & HTT_TX_WBM_COMPLETION_ACK_RSSI_M) >> \
  2546. HTT_TX_WBM_COMPLETION_ACK_RSSI_S)
  2547. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_SET(_var, _val) \
  2548. do { \
  2549. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_ACK_RSSI, _val); \
  2550. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_ACK_RSSI_S)); \
  2551. } while (0)
  2552. #define HTT_TX_WBM_COMPLETION_TX_STATUS_GET(_var) \
  2553. (((_var) & HTT_TX_WBM_COMPLETION_TX_STATUS_M) >> \
  2554. HTT_TX_WBM_COMPLETION_TX_STATUS_S)
  2555. #define HTT_TX_WBM_COMPLETION_TX_STATUS_SET(_var, _val) \
  2556. do { \
  2557. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_TX_STATUS, _val); \
  2558. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_TX_STATUS_S)); \
  2559. } while (0)
  2560. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_GET(_var) \
  2561. (((_var) & HTT_TX_WBM_COMPLETION_REINJECT_REASON_M) >> \
  2562. HTT_TX_WBM_COMPLETION_REINJECT_REASON_S)
  2563. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_SET(_var, _val) \
  2564. do { \
  2565. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_REINJECT_REASON, _val); \
  2566. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_REINJECT_REASON_S)); \
  2567. } while (0)
  2568. /**
  2569. * @brief HTT TX WBM Completion from firmware to host
  2570. * @details
  2571. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2572. * (WBM) offload HW.
  2573. * This structure is passed from firmware to host overlaid on wbm_release_ring
  2574. * For software based completions, release_source_module will
  2575. * be set to WIFIRELEASE_SOURCE_FW_E. Host SW is expected to inspect using
  2576. * struct wbm_release_ring and then switch to this after looking at
  2577. * release_source_module.
  2578. */
  2579. PREPACK struct htt_tx_wbm_completion_v2 {
  2580. A_UINT32
  2581. used_by_hw0; /* Refer to struct wbm_release_ring */
  2582. A_UINT32
  2583. used_by_hw1; /* Refer to struct wbm_release_ring */
  2584. A_UINT32
  2585. used_by_hw2: 9, /* Refer to struct wbm_release_ring */
  2586. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2587. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2588. exception_frame: 1,
  2589. rsvd0: 12, /* For future use */
  2590. used_by_hw4: 1, /* wbm_internal_error bit being used by HW */
  2591. rsvd1: 1; /* For future use */
  2592. A_UINT32
  2593. data0: 32; /* data0,1 and 2 changes based on tx_status type
  2594. * if HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2595. * or HTT_TX_FW2WBM_TX_STATUS_TTL, struct htt_tx_wbm_transmit_status will be used.
  2596. * if HTT_TX_FW2WBM_TX_STATUS_REINJECT, struct htt_tx_wbm_reinject_status will be used.
  2597. * if HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY, struct htt_tx_wbm_mec_addr_notify will be used.
  2598. */
  2599. A_UINT32
  2600. data1: 32;
  2601. A_UINT32
  2602. data2: 32;
  2603. A_UINT32
  2604. used_by_hw3; /* Refer to struct wbm_release_ring */
  2605. } POSTPACK;
  2606. /* DWORD 1, 2 and part of 3 are accessed via HW header files */
  2607. /* DWORD 3 */
  2608. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_M 0x00001e00
  2609. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S 9
  2610. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_M 0x0001e000
  2611. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S 13
  2612. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_M 0x00020000
  2613. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S 17
  2614. /* DWORD 3 */
  2615. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_GET(_var) \
  2616. (((_var) & HTT_TX_WBM_COMPLETION_V2_TX_STATUS_M) >> \
  2617. HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S)
  2618. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_SET(_var, _val) \
  2619. do { \
  2620. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_TX_STATUS, _val); \
  2621. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S)); \
  2622. } while (0)
  2623. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_GET(_var) \
  2624. (((_var) & HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_M) >> \
  2625. HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S)
  2626. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_SET(_var, _val) \
  2627. do { \
  2628. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON, _val); \
  2629. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S)); \
  2630. } while (0)
  2631. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_GET(_var) \
  2632. (((_var) & HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_M) >> \
  2633. HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S)
  2634. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_SET(_var, _val) \
  2635. do { \
  2636. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_EXP_FRAME, _val); \
  2637. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S)); \
  2638. } while (0)
  2639. /**
  2640. * @brief HTT TX WBM Completion from firmware to host (V3)
  2641. * @details
  2642. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2643. * (WBM) offload HW.
  2644. * This structure is passed from firmware to host overlaid on wbm_release_ring
  2645. * For software based completions, release_source_module will
  2646. * be set to WIFIRELEASE_SOURCE_FW_E. Host SW is expected to inspect using
  2647. * struct wbm_release_ring and then switch to this after looking at
  2648. * release_source_module.
  2649. * Due to overlap with WBM block, htt_tx_wbm_completion_v3 will be used
  2650. * by new generations of targets.
  2651. */
  2652. PREPACK struct htt_tx_wbm_completion_v3 {
  2653. A_UINT32
  2654. used_by_hw0; /* Refer to struct wbm_release_ring */
  2655. A_UINT32
  2656. used_by_hw1; /* Refer to struct wbm_release_ring */
  2657. A_UINT32
  2658. used_by_hw2: 13, /* Refer to struct wbm_release_ring */
  2659. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2660. used_by_hw3: 15;
  2661. A_UINT32
  2662. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2663. exception_frame: 1,
  2664. rsvd0: 27; /* For future use */
  2665. A_UINT32
  2666. data0: 32; /* data0,1 and 2 changes based on tx_status type
  2667. * if HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2668. * or HTT_TX_FW2WBM_TX_STATUS_TTL, struct htt_tx_wbm_transmit_status will be used.
  2669. * if HTT_TX_FW2WBM_TX_STATUS_REINJECT, struct htt_tx_wbm_reinject_status will be used.
  2670. * if HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY, struct htt_tx_wbm_mec_addr_notify will be used.
  2671. */
  2672. A_UINT32
  2673. data1: 32;
  2674. A_UINT32
  2675. data2: 32;
  2676. A_UINT32
  2677. rsvd1: 20,
  2678. used_by_hw4: 12; /* Refer to struct wbm_release_ring */
  2679. } POSTPACK;
  2680. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_M 0x0001E000
  2681. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_S 13
  2682. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_M 0x0000000F
  2683. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_S 0
  2684. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_M 0x00000010
  2685. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_S 4
  2686. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_GET(_var) \
  2687. (((_var) & HTT_TX_WBM_COMPLETION_V3_TX_STATUS_M) >> \
  2688. HTT_TX_WBM_COMPLETION_V3_TX_STATUS_S)
  2689. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_SET(_var, _val) \
  2690. do { \
  2691. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_TX_STATUS, _val); \
  2692. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_TX_STATUS_S)); \
  2693. } while (0)
  2694. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_GET(_var) \
  2695. (((_var) & HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_M) >> \
  2696. HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_S)
  2697. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_SET(_var, _val) \
  2698. do { \
  2699. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON, _val); \
  2700. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_S)); \
  2701. } while (0)
  2702. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_GET(_var) \
  2703. (((_var) & HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_M) >> \
  2704. HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_S)
  2705. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_SET(_var, _val) \
  2706. do { \
  2707. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_EXP_FRAME, _val); \
  2708. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_S)); \
  2709. } while (0)
  2710. typedef enum {
  2711. TX_FRAME_TYPE_UNDEFINED = 0,
  2712. TX_FRAME_TYPE_EAPOL = 1,
  2713. } htt_tx_wbm_status_frame_type;
  2714. /**
  2715. * @brief HTT TX WBM transmit status from firmware to host
  2716. * @details
  2717. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2718. * (WBM) offload HW.
  2719. * This structure is passed from firmware to host overlaid on wbm_release_ring.
  2720. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2721. * or HTT_TX_FW2WBM_TX_STATUS_TTL
  2722. */
  2723. PREPACK struct htt_tx_wbm_transmit_status {
  2724. A_UINT32
  2725. sch_cmd_id: 24,
  2726. ack_frame_rssi: 8; /* If this frame is removed as the result of the
  2727. * reception of an ACK or BA, this field indicates
  2728. * the RSSI of the received ACK or BA frame.
  2729. * When the frame is removed as result of a direct
  2730. * remove command from the SW, this field is set
  2731. * to 0x0 (which is never a valid value when real
  2732. * RSSI is available).
  2733. * Units: dB w.r.t noise floor
  2734. */
  2735. A_UINT32
  2736. sw_peer_id: 16,
  2737. tid_num: 5,
  2738. valid: 1, /* If this "valid" flag is set, the sw_peer_id
  2739. * and tid_num fields contain valid data.
  2740. * If this "valid" flag is not set, the
  2741. * sw_peer_id and tid_num fields must be ignored.
  2742. */
  2743. mcast: 1,
  2744. mcast_valid: 1, /* If this "mcast_valid" is set, the mcast field
  2745. * contains valid data.
  2746. */
  2747. frame_type: 4, /* holds htt_tx_wbm_status_frame_type value */
  2748. reserved: 4;
  2749. A_UINT32
  2750. ppdu_start_tsf: 32; /* PPDU Start timestamp added for multicast
  2751. * packets in the wbm completion path
  2752. */
  2753. } POSTPACK;
  2754. /* DWORD 4 */
  2755. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_M 0x00ffffff
  2756. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S 0
  2757. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_M 0xff000000
  2758. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S 24
  2759. /* DWORD 5 */
  2760. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_M 0x0000ffff
  2761. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S 0
  2762. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_M 0x001f0000
  2763. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_S 16
  2764. #define HTT_TX_WBM_COMPLETION_V2_VALID_M 0x00200000
  2765. #define HTT_TX_WBM_COMPLETION_V2_VALID_S 21
  2766. #define HTT_TX_WBM_COMPLETION_V2_MCAST_M 0x00400000
  2767. #define HTT_TX_WBM_COMPLETION_V2_MCAST_S 22
  2768. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_M 0x00800000
  2769. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S 23
  2770. /* DWORD 4 */
  2771. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_GET(_var) \
  2772. (((_var) & HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_M) >> \
  2773. HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S)
  2774. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_SET(_var, _val) \
  2775. do { \
  2776. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID, _val); \
  2777. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S)); \
  2778. } while (0)
  2779. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_GET(_var) \
  2780. (((_var) & HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_M) >> \
  2781. HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S)
  2782. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_SET(_var, _val) \
  2783. do { \
  2784. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI, _val); \
  2785. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S)); \
  2786. } while (0)
  2787. /* DWORD 5 */
  2788. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_GET(_var) \
  2789. (((_var) & HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_M) >> \
  2790. HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S)
  2791. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_SET(_var, _val) \
  2792. do { \
  2793. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID, _val); \
  2794. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S)); \
  2795. } while (0)
  2796. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_GET(_var) \
  2797. (((_var) & HTT_TX_WBM_COMPLETION_V2_TID_NUM_M) >> \
  2798. HTT_TX_WBM_COMPLETION_V2_TID_NUM_S)
  2799. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_SET(_var, _val) \
  2800. do { \
  2801. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_TID_NUM, _val); \
  2802. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TID_NUM_S)); \
  2803. } while (0)
  2804. #define HTT_TX_WBM_COMPLETION_V2_VALID_GET(_var) \
  2805. (((_var) & HTT_TX_WBM_COMPLETION_V2_VALID_M) >> \
  2806. HTT_TX_WBM_COMPLETION_V2_VALID_S)
  2807. #define HTT_TX_WBM_COMPLETION_V2_VALID_SET(_var, _val) \
  2808. do { \
  2809. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_VALID, _val); \
  2810. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_VALID_S)); \
  2811. } while (0)
  2812. #define HTT_TX_WBM_COMPLETION_V2_MCAST_GET(_var) \
  2813. (((_var) & HTT_TX_WBM_COMPLETION_V2_MCAST_M) >> \
  2814. HTT_TX_WBM_COMPLETION_V2_MCAST_S)
  2815. #define HTT_TX_WBM_COMPLETION_V2_MCAST_SET(_var, _val) \
  2816. do { \
  2817. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MCAST, _val); \
  2818. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MCAST_S)); \
  2819. } while (0)
  2820. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_GET(_var) \
  2821. (((_var) & HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_M) >> \
  2822. HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S)
  2823. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_SET(_var, _val) \
  2824. do { \
  2825. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MCAST_VALID, _val); \
  2826. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S)); \
  2827. } while (0)
  2828. /**
  2829. * @brief HTT TX WBM reinject status from firmware to host
  2830. * @details
  2831. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2832. * (WBM) offload HW.
  2833. * This structure is passed from firmware to host overlaid on wbm_release_ring.
  2834. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_REINJECT.
  2835. */
  2836. PREPACK struct htt_tx_wbm_reinject_status {
  2837. A_UINT32
  2838. reserved0: 32;
  2839. A_UINT32
  2840. reserved1: 32;
  2841. A_UINT32
  2842. reserved2: 32;
  2843. } POSTPACK;
  2844. /**
  2845. * @brief HTT TX WBM multicast echo check notification from firmware to host
  2846. * @details
  2847. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2848. * (WBM) offload HW.
  2849. * This structure is passed from firmware to host overlaid on wbm_release_ring.
  2850. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY.
  2851. * FW sends SA addresses to host for all multicast/broadcast packets received on
  2852. * STA side.
  2853. */
  2854. PREPACK struct htt_tx_wbm_mec_addr_notify {
  2855. A_UINT32
  2856. mec_sa_addr_31_0;
  2857. A_UINT32
  2858. mec_sa_addr_47_32: 16,
  2859. sa_ast_index: 16;
  2860. A_UINT32
  2861. vdev_id: 8,
  2862. reserved0: 24;
  2863. } POSTPACK;
  2864. /* DWORD 4 - mec_sa_addr_31_0 */
  2865. /* DWORD 5 */
  2866. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_M 0x0000ffff
  2867. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S 0
  2868. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_M 0xffff0000
  2869. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S 16
  2870. /* DWORD 6 */
  2871. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_M 0x000000ff
  2872. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S 0
  2873. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_GET(_var) \
  2874. (((_var) & HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_M) >> \
  2875. HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S)
  2876. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_SET(_var, _val) \
  2877. do { \
  2878. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32, _val); \
  2879. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S)); \
  2880. } while (0)
  2881. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_GET(_var) \
  2882. (((_var) & HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_M) >> \
  2883. HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S)
  2884. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_SET(_var, _val) \
  2885. do { \
  2886. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX, _val); \
  2887. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S)); \
  2888. } while (0)
  2889. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_GET(_var) \
  2890. (((_var) & HTT_TX_WBM_COMPLETION_V2_VDEV_ID_M) >> \
  2891. HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S)
  2892. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_SET(_var, _val) \
  2893. do { \
  2894. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_VDEV_ID, _val); \
  2895. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S)); \
  2896. } while (0)
  2897. typedef enum {
  2898. TX_FLOW_PRIORITY_BE,
  2899. TX_FLOW_PRIORITY_HIGH,
  2900. TX_FLOW_PRIORITY_LOW,
  2901. } htt_tx_flow_priority_t;
  2902. typedef enum {
  2903. TX_FLOW_LATENCY_SENSITIVE,
  2904. TX_FLOW_LATENCY_INSENSITIVE,
  2905. } htt_tx_flow_latency_t;
  2906. typedef enum {
  2907. TX_FLOW_BEST_EFFORT_TRAFFIC,
  2908. TX_FLOW_INTERACTIVE_TRAFFIC,
  2909. TX_FLOW_PERIODIC_TRAFFIC,
  2910. TX_FLOW_BURSTY_TRAFFIC,
  2911. TX_FLOW_OVER_SUBSCRIBED_TRAFFIC,
  2912. } htt_tx_flow_traffic_pattern_t;
  2913. /**
  2914. * @brief HTT TX Flow search metadata format
  2915. * @details
  2916. * Host will set this metadata in flow table's flow search entry along with
  2917. * to_tqm_if_m0_fw. It indicates to forward the first MSDU to both the
  2918. * firmware and TQM ring if the flow search entry wins.
  2919. * This metadata is available to firmware in that first MSDU's
  2920. * tcl_exit_base->meta_data_fse. Firmware uses this metadata to map a new flow
  2921. * to one of the available flows for specific tid and returns the tqm flow
  2922. * pointer as part of htt_tx_map_flow_info message.
  2923. */
  2924. PREPACK struct htt_tx_flow_metadata {
  2925. A_UINT32
  2926. rsvd0_1_0: 2,
  2927. tid: 4,
  2928. priority: 3, /* Takes enum values of htt_tx_flow_priority_t */
  2929. traffic_pattern: 3, /* Takes enum values of htt_tx_flow_traffic_pattern_t */
  2930. tid_override: 1, /* If set, tid field in this struct is the final tid.
  2931. * Else choose final tid based on latency, priority.
  2932. */
  2933. dedicated_flowq: 1, /* Dedicated flowq per 5 tuple flow. */
  2934. latency_sensitive: 2, /* Takes enum values of htt_tx_flow_latency_t */
  2935. host_flow_identifier: 16; /* Used by host to map flow metadata with flow entry */
  2936. } POSTPACK;
  2937. /* DWORD 0 */
  2938. #define HTT_TX_FLOW_METADATA_TID_M 0x0000003c
  2939. #define HTT_TX_FLOW_METADATA_TID_S 2
  2940. #define HTT_TX_FLOW_METADATA_PRIORITY_M 0x000001c0
  2941. #define HTT_TX_FLOW_METADATA_PRIORITY_S 6
  2942. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_M 0x00000e00
  2943. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S 9
  2944. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_M 0x00001000
  2945. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_S 12
  2946. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_M 0x00002000
  2947. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S 13
  2948. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_M 0x0000c000
  2949. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_S 14
  2950. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_M 0xffff0000
  2951. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S 16
  2952. /* DWORD 0 */
  2953. #define HTT_TX_FLOW_METADATA_TID_GET(_var) \
  2954. (((_var) & HTT_TX_FLOW_METADATA_TID_M) >> \
  2955. HTT_TX_FLOW_METADATA_TID_S)
  2956. #define HTT_TX_FLOW_METADATA_TID_SET(_var, _val) \
  2957. do { \
  2958. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TID, _val); \
  2959. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TID_S)); \
  2960. } while (0)
  2961. #define HTT_TX_FLOW_METADATA_PRIORITY_GET(_var) \
  2962. (((_var) & HTT_TX_FLOW_PRIORITY_M) >> \
  2963. HTT_TX_FLOW_METADATA_PRIORITY_S)
  2964. #define HTT_TX_FLOW_METADATA_PRIORITY_SET(_var, _val) \
  2965. do { \
  2966. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_PRIORITY, _val); \
  2967. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_PRIORITY_S)); \
  2968. } while (0)
  2969. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_GET(_var) \
  2970. (((_var) & HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_M) >> \
  2971. HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S)
  2972. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_SET(_var, _val) \
  2973. do { \
  2974. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN, _val); \
  2975. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S)); \
  2976. } while (0)
  2977. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_GET(_var) \
  2978. (((_var) & HTT_TX_FLOW_METADATA_TID_OVERRIDE_M) >> \
  2979. HTT_TX_FLOW_METADATA_TID_OVERRIDE_S)
  2980. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_SET(_var, _val) \
  2981. do { \
  2982. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TID_OVERRIDE, _val); \
  2983. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TID_OVERRIDE_S)); \
  2984. } while (0)
  2985. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_GET(_var) \
  2986. (((_var) & HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_M) >> \
  2987. HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S)
  2988. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_SET(_var, _val) \
  2989. do { \
  2990. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ, _val); \
  2991. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S)); \
  2992. } while (0)
  2993. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_GET(_var) \
  2994. (((_var) & HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_M) >> \
  2995. HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_S)
  2996. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_SET(_var, _val) \
  2997. do { \
  2998. HTT_CHECK_SET_VAL(HTT_TX_FLOW_LATENCY_SENSITIVE, _val); \
  2999. ((_var) |= ((_val) << HTT_TX_FLOW_LATENCY_SENSITIVE_S)); \
  3000. } while (0)
  3001. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_GET(_var) \
  3002. (((_var) & HTT_TX_FLOW_METADATA_HOST_FLOW_ID_M) >> \
  3003. HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S)
  3004. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_SET(_var, _val) \
  3005. do { \
  3006. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_HOST_FLOW_ID, _val); \
  3007. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S)); \
  3008. } while (0)
  3009. /**
  3010. * @brief host -> target ADD WDS Entry
  3011. *
  3012. * MSG_TYPE => HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY
  3013. *
  3014. * @brief host -> target DELETE WDS Entry
  3015. *
  3016. * MSG_TYPE => HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY
  3017. *
  3018. * @details
  3019. * HTT wds entry from source port learning
  3020. * Host will learn wds entries from rx and send this message to firmware
  3021. * to enable firmware to configure/delete AST entries for wds clients.
  3022. * Firmware creates Source address's AST entry with Transmit MAC's peer_id
  3023. * and when SA's entry is deleted, firmware removes this AST entry
  3024. *
  3025. * The message would appear as follows:
  3026. *
  3027. * |31 30|29 |17 16|15 8|7 0|
  3028. * |----------------+----------------+----------------+----------------|
  3029. * | rsvd0 |PDVID| vdev_id | msg_type |
  3030. * |-------------------------------------------------------------------|
  3031. * | sa_addr_31_0 |
  3032. * |-------------------------------------------------------------------|
  3033. * | | ta_peer_id | sa_addr_47_32 |
  3034. * |-------------------------------------------------------------------|
  3035. * Where PDVID = pdev_id
  3036. *
  3037. * The message is interpreted as follows:
  3038. *
  3039. * dword0 - b'0:7 - msg_type: This will be set to
  3040. * 0xd (HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY) or
  3041. * 0xe (HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY)
  3042. *
  3043. * dword0 - b'8:15 - vdev_id
  3044. *
  3045. * dword0 - b'16:17 - pdev_id
  3046. *
  3047. * dword0 - b'18:31 - rsvd10: Reserved for future use
  3048. *
  3049. * dword1 - b'0:31 - sa_addr_31_0: Lower 32 bits of source mac address
  3050. *
  3051. * dword2 - b'0:15 - sa_addr_47_32: Upper 16 bits of source mac address
  3052. *
  3053. * dword2 - b'16:19 - ta_peer_id: peer id of Transmit MAC
  3054. */
  3055. PREPACK struct htt_wds_entry {
  3056. A_UINT32
  3057. msg_type: 8,
  3058. vdev_id: 8,
  3059. pdev_id: 2,
  3060. rsvd0: 14;
  3061. A_UINT32 sa_addr_31_0;
  3062. A_UINT32
  3063. sa_addr_47_32: 16,
  3064. ta_peer_id: 14,
  3065. rsvd2: 2;
  3066. } POSTPACK;
  3067. /* DWORD 0 */
  3068. #define HTT_WDS_ENTRY_VDEV_ID_M 0x0000ff00
  3069. #define HTT_WDS_ENTRY_VDEV_ID_S 8
  3070. #define HTT_WDS_ENTRY_PDEV_ID_M 0x00030000
  3071. #define HTT_WDS_ENTRY_PDEV_ID_S 16
  3072. /* DWORD 2 */
  3073. #define HTT_WDS_ENTRY_SA_ADDR_47_32_M 0x0000ffff
  3074. #define HTT_WDS_ENTRY_SA_ADDR_47_32_S 0
  3075. #define HTT_WDS_ENTRY_TA_PEER_ID_M 0x3fff0000
  3076. #define HTT_WDS_ENTRY_TA_PEER_ID_S 16
  3077. /* DWORD 0 */
  3078. #define HTT_WDS_ENTRY_VDEV_ID_GET(_var) \
  3079. (((_var) & HTT_WDS_ENTRY_VDEV_ID_M) >> \
  3080. HTT_WDS_ENTRY_VDEV_ID_S)
  3081. #define HTT_WDS_ENTRY_VDEV_ID_SET(_var, _val) \
  3082. do { \
  3083. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_VDEV_ID, _val); \
  3084. ((_var) |= ((_val) << HTT_WDS_ENTRY_VDEV_ID_S)); \
  3085. } while (0)
  3086. #define HTT_WDS_ENTRY_PDEV_ID_GET(_var) \
  3087. (((_var) & HTT_WDS_ENTRY_PDEV_ID_M) >> \
  3088. HTT_WDS_ENTRY_PDEV_ID_S)
  3089. #define HTT_WDS_ENTRY_PDEV_ID_SET(_var, _val) \
  3090. do { \
  3091. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_PDEV_ID, _val); \
  3092. ((_var) |= ((_val) << HTT_WDS_ENTRY_PDEV_ID_S)); \
  3093. } while (0)
  3094. /* DWORD 2 */
  3095. #define HTT_WDS_ENTRY_SA_ADDR_47_32_GET(_var) \
  3096. (((_var) & HTT_WDS_ENTRY_SA_ADDR_47_32_M) >> \
  3097. HTT_WDS_ENTRY_SA_ADDR_47_32_S)
  3098. #define HTT_WDS_ENTRY_SA_ADDR_47_32_SET(_var, _val) \
  3099. do { \
  3100. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_SA_ADDR_47_32, _val); \
  3101. ((_var) |= ((_val) << HTT_WDS_ENTRY_SA_ADDR_47_32_S)); \
  3102. } while (0)
  3103. #define HTT_WDS_ENTRY_TA_PEER_ID_GET(_var) \
  3104. (((_var) & HTT_WDS_ENTRY_TA_PEER_ID_M) >> \
  3105. HTT_WDS_ENTRY_TA_PEER_ID_S)
  3106. #define HTT_WDS_ENTRY_TA_PEER_ID_SET(_var, _val) \
  3107. do { \
  3108. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_TA_PEER_ID, _val); \
  3109. ((_var) |= ((_val) << HTT_WDS_ENTRY_TA_PEER_ID_S)); \
  3110. } while (0)
  3111. /**
  3112. * @brief MAC DMA rx ring setup specification
  3113. *
  3114. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_RING_CFG
  3115. *
  3116. * @details
  3117. * To allow for dynamic rx ring reconfiguration and to avoid race
  3118. * conditions, the host SW never directly programs the MAC DMA rx ring(s)
  3119. * it uses. Instead, it sends this message to the target, indicating how
  3120. * the rx ring used by the host should be set up and maintained.
  3121. * The message consists of a 4-octet header followed by 1 or 2 rx ring setup
  3122. * specifications.
  3123. *
  3124. * |31 16|15 8|7 0|
  3125. * |---------------------------------------------------------------|
  3126. * header: | reserved | num rings | msg type |
  3127. * |---------------------------------------------------------------|
  3128. * payload 1: | FW_IDX shadow register physical address (bits 31:0) |
  3129. #if HTT_PADDR64
  3130. * | FW_IDX shadow register physical address (bits 63:32) |
  3131. #endif
  3132. * |---------------------------------------------------------------|
  3133. * | rx ring base physical address (bits 31:0) |
  3134. #if HTT_PADDR64
  3135. * | rx ring base physical address (bits 63:32) |
  3136. #endif
  3137. * |---------------------------------------------------------------|
  3138. * | rx ring buffer size | rx ring length |
  3139. * |---------------------------------------------------------------|
  3140. * | FW_IDX initial value | enabled flags |
  3141. * |---------------------------------------------------------------|
  3142. * | MSDU payload offset | 802.11 header offset |
  3143. * |---------------------------------------------------------------|
  3144. * | PPDU end offset | PPDU start offset |
  3145. * |---------------------------------------------------------------|
  3146. * | MPDU end offset | MPDU start offset |
  3147. * |---------------------------------------------------------------|
  3148. * | MSDU end offset | MSDU start offset |
  3149. * |---------------------------------------------------------------|
  3150. * | frag info offset | rx attention offset |
  3151. * |---------------------------------------------------------------|
  3152. * payload 2, if present, has the same format as payload 1
  3153. * Header fields:
  3154. * - MSG_TYPE
  3155. * Bits 7:0
  3156. * Purpose: identifies this as an rx ring configuration message
  3157. * Value: 0x2 (HTT_H2T_MSG_TYPE_RX_RING_CFG)
  3158. * - NUM_RINGS
  3159. * Bits 15:8
  3160. * Purpose: indicates whether the host is setting up one rx ring or two
  3161. * Value: 1 or 2
  3162. * Payload:
  3163. * for systems using 64-bit format for bus addresses:
  3164. * - IDX_SHADOW_REG_PADDR_LO
  3165. * Bits 31:0
  3166. * Value: lower 4 bytes of physical address of the host's
  3167. * FW_IDX shadow register
  3168. * - IDX_SHADOW_REG_PADDR_HI
  3169. * Bits 31:0
  3170. * Value: upper 4 bytes of physical address of the host's
  3171. * FW_IDX shadow register
  3172. * - RING_BASE_PADDR_LO
  3173. * Bits 31:0
  3174. * Value: lower 4 bytes of physical address of the host's rx ring
  3175. * - RING_BASE_PADDR_HI
  3176. * Bits 31:0
  3177. * Value: uppper 4 bytes of physical address of the host's rx ring
  3178. * for systems using 32-bit format for bus addresses:
  3179. * - IDX_SHADOW_REG_PADDR
  3180. * Bits 31:0
  3181. * Value: physical address of the host's FW_IDX shadow register
  3182. * - RING_BASE_PADDR
  3183. * Bits 31:0
  3184. * Value: physical address of the host's rx ring
  3185. * - RING_LEN
  3186. * Bits 15:0
  3187. * Value: number of elements in the rx ring
  3188. * - RING_BUF_SZ
  3189. * Bits 31:16
  3190. * Value: size of the buffers referenced by the rx ring, in byte units
  3191. * - ENABLED_FLAGS
  3192. * Bits 15:0
  3193. * Value: 1-bit flags to show whether different rx fields are enabled
  3194. * bit 0: 802.11 header enabled (1) or disabled (0)
  3195. * bit 1: MSDU payload enabled (1) or disabled (0)
  3196. * bit 2: PPDU start enabled (1) or disabled (0)
  3197. * bit 3: PPDU end enabled (1) or disabled (0)
  3198. * bit 4: MPDU start enabled (1) or disabled (0)
  3199. * bit 5: MPDU end enabled (1) or disabled (0)
  3200. * bit 6: MSDU start enabled (1) or disabled (0)
  3201. * bit 7: MSDU end enabled (1) or disabled (0)
  3202. * bit 8: rx attention enabled (1) or disabled (0)
  3203. * bit 9: frag info enabled (1) or disabled (0)
  3204. * bit 10: unicast rx enabled (1) or disabled (0)
  3205. * bit 11: multicast rx enabled (1) or disabled (0)
  3206. * bit 12: ctrl rx enabled (1) or disabled (0)
  3207. * bit 13: mgmt rx enabled (1) or disabled (0)
  3208. * bit 14: null rx enabled (1) or disabled (0)
  3209. * bit 15: phy data rx enabled (1) or disabled (0)
  3210. * - IDX_INIT_VAL
  3211. * Bits 31:16
  3212. * Purpose: Specify the initial value for the FW_IDX.
  3213. * Value: the number of buffers initially present in the host's rx ring
  3214. * - OFFSET_802_11_HDR
  3215. * Bits 15:0
  3216. * Value: offset in QUAD-bytes of 802.11 header from the buffer start
  3217. * - OFFSET_MSDU_PAYLOAD
  3218. * Bits 31:16
  3219. * Value: offset in QUAD-bytes of MSDU payload from the buffer start
  3220. * - OFFSET_PPDU_START
  3221. * Bits 15:0
  3222. * Value: offset in QUAD-bytes of PPDU start rx desc from the buffer start
  3223. * - OFFSET_PPDU_END
  3224. * Bits 31:16
  3225. * Value: offset in QUAD-bytes of PPDU end rx desc from the buffer start
  3226. * - OFFSET_MPDU_START
  3227. * Bits 15:0
  3228. * Value: offset in QUAD-bytes of MPDU start rx desc from the buffer start
  3229. * - OFFSET_MPDU_END
  3230. * Bits 31:16
  3231. * Value: offset in QUAD-bytes of MPDU end rx desc from the buffer start
  3232. * - OFFSET_MSDU_START
  3233. * Bits 15:0
  3234. * Value: offset in QUAD-bytes of MSDU start rx desc from the buffer start
  3235. * - OFFSET_MSDU_END
  3236. * Bits 31:16
  3237. * Value: offset in QUAD-bytes of MSDU end rx desc from the buffer start
  3238. * - OFFSET_RX_ATTN
  3239. * Bits 15:0
  3240. * Value: offset in QUAD-bytes of rx attention word from the buffer start
  3241. * - OFFSET_FRAG_INFO
  3242. * Bits 31:16
  3243. * Value: offset in QUAD-bytes of frag info table
  3244. */
  3245. /* header fields */
  3246. #define HTT_RX_RING_CFG_NUM_RINGS_M 0xff00
  3247. #define HTT_RX_RING_CFG_NUM_RINGS_S 8
  3248. /* payload fields */
  3249. /* for systems using a 64-bit format for bus addresses */
  3250. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_M 0xffffffff
  3251. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_S 0
  3252. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_M 0xffffffff
  3253. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_S 0
  3254. #define HTT_RX_RING_CFG_BASE_PADDR_HI_M 0xffffffff
  3255. #define HTT_RX_RING_CFG_BASE_PADDR_HI_S 0
  3256. #define HTT_RX_RING_CFG_BASE_PADDR_LO_M 0xffffffff
  3257. #define HTT_RX_RING_CFG_BASE_PADDR_LO_S 0
  3258. /* for systems using a 32-bit format for bus addresses */
  3259. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_M 0xffffffff
  3260. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_S 0
  3261. #define HTT_RX_RING_CFG_BASE_PADDR_M 0xffffffff
  3262. #define HTT_RX_RING_CFG_BASE_PADDR_S 0
  3263. #define HTT_RX_RING_CFG_LEN_M 0xffff
  3264. #define HTT_RX_RING_CFG_LEN_S 0
  3265. #define HTT_RX_RING_CFG_BUF_SZ_M 0xffff0000
  3266. #define HTT_RX_RING_CFG_BUF_SZ_S 16
  3267. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_M 0x1
  3268. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_S 0
  3269. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_M 0x2
  3270. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S 1
  3271. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_M 0x4
  3272. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_S 2
  3273. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_M 0x8
  3274. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_S 3
  3275. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_M 0x10
  3276. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_S 4
  3277. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_M 0x20
  3278. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_S 5
  3279. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_M 0x40
  3280. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_S 6
  3281. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_M 0x80
  3282. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_S 7
  3283. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_M 0x100
  3284. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_S 8
  3285. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_M 0x200
  3286. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S 9
  3287. #define HTT_RX_RING_CFG_ENABLED_UCAST_M 0x400
  3288. #define HTT_RX_RING_CFG_ENABLED_UCAST_S 10
  3289. #define HTT_RX_RING_CFG_ENABLED_MCAST_M 0x800
  3290. #define HTT_RX_RING_CFG_ENABLED_MCAST_S 11
  3291. #define HTT_RX_RING_CFG_ENABLED_CTRL_M 0x1000
  3292. #define HTT_RX_RING_CFG_ENABLED_CTRL_S 12
  3293. #define HTT_RX_RING_CFG_ENABLED_MGMT_M 0x2000
  3294. #define HTT_RX_RING_CFG_ENABLED_MGMT_S 13
  3295. #define HTT_RX_RING_CFG_ENABLED_NULL_M 0x4000
  3296. #define HTT_RX_RING_CFG_ENABLED_NULL_S 14
  3297. #define HTT_RX_RING_CFG_ENABLED_PHY_M 0x8000
  3298. #define HTT_RX_RING_CFG_ENABLED_PHY_S 15
  3299. #define HTT_RX_RING_CFG_IDX_INIT_VAL_M 0xffff0000
  3300. #define HTT_RX_RING_CFG_IDX_INIT_VAL_S 16
  3301. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_M 0xffff
  3302. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_S 0
  3303. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_M 0xffff0000
  3304. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S 16
  3305. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_M 0xffff
  3306. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_S 0
  3307. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_M 0xffff0000
  3308. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_S 16
  3309. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_M 0xffff
  3310. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_S 0
  3311. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_M 0xffff0000
  3312. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_S 16
  3313. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_M 0xffff
  3314. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_S 0
  3315. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_M 0xffff0000
  3316. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_S 16
  3317. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_M 0xffff
  3318. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_S 0
  3319. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_M 0xffff0000
  3320. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S 16
  3321. #define HTT_RX_RING_CFG_HDR_BYTES 4
  3322. #define HTT_RX_RING_CFG_PAYLD_BYTES_64 44
  3323. #define HTT_RX_RING_CFG_PAYLD_BYTES_32 36
  3324. #if HTT_PADDR64
  3325. #define HTT_RX_RING_CFG_PAYLD_BYTES HTT_RX_RING_CFG_PAYLD_BYTES_64
  3326. #else
  3327. #define HTT_RX_RING_CFG_PAYLD_BYTES HTT_RX_RING_CFG_PAYLD_BYTES_32
  3328. #endif
  3329. #define HTT_RX_RING_CFG_BYTES(num_rings) \
  3330. (HTT_RX_RING_CFG_HDR_BYTES + (num_rings) * HTT_RX_RING_CFG_PAYLD_BYTES)
  3331. #define HTT_RX_RING_CFG_NUM_RINGS_GET(_var) \
  3332. (((_var) & HTT_RX_RING_CFG_NUM_RINGS_M) >> HTT_RX_RING_CFG_NUM_RINGS_S)
  3333. #define HTT_RX_RING_CFG_NUM_RINGS_SET(_var, _val) \
  3334. do { \
  3335. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_NUM_RINGS, _val); \
  3336. ((_var) |= ((_val) << HTT_RX_RING_CFG_NUM_RINGS_S)); \
  3337. } while (0)
  3338. /* degenerate case for 32-bit fields */
  3339. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_GET(_var) (_var)
  3340. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_SET(_var, _val) \
  3341. ((_var) = (_val))
  3342. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_GET(_var) (_var)
  3343. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_SET(_var, _val) \
  3344. ((_var) = (_val))
  3345. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_GET(_var) (_var)
  3346. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_SET(_var, _val) \
  3347. ((_var) = (_val))
  3348. /* degenerate case for 32-bit fields */
  3349. #define HTT_RX_RING_CFG_BASE_PADDR_HI_GET(_var) (_var)
  3350. #define HTT_RX_RING_CFG_BASE_PADDR_HI_SET(_var, _val) \
  3351. ((_var) = (_val))
  3352. #define HTT_RX_RING_CFG_BASE_PADDR_LO_GET(_var) (_var)
  3353. #define HTT_RX_RING_CFG_BASE_PADDR_LO_SET(_var, _val) \
  3354. ((_var) = (_val))
  3355. #define HTT_RX_RING_CFG_BASE_PADDR_GET(_var) (_var)
  3356. #define HTT_RX_RING_CFG_BASE_PADDR_SET(_var, _val) \
  3357. ((_var) = (_val))
  3358. #define HTT_RX_RING_CFG_LEN_GET(_var) \
  3359. (((_var) & HTT_RX_RING_CFG_LEN_M) >> HTT_RX_RING_CFG_LEN_S)
  3360. #define HTT_RX_RING_CFG_LEN_SET(_var, _val) \
  3361. do { \
  3362. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_LEN, _val); \
  3363. ((_var) |= ((_val) << HTT_RX_RING_CFG_LEN_S)); \
  3364. } while (0)
  3365. #define HTT_RX_RING_CFG_BUF_SZ_GET(_var) \
  3366. (((_var) & HTT_RX_RING_CFG_BUF_SZ_M) >> HTT_RX_RING_CFG_BUF_SZ_S)
  3367. #define HTT_RX_RING_CFG_BUF_SZ_SET(_var, _val) \
  3368. do { \
  3369. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_BUF_SZ, _val); \
  3370. ((_var) |= ((_val) << HTT_RX_RING_CFG_BUF_SZ_S)); \
  3371. } while (0)
  3372. #define HTT_RX_RING_CFG_IDX_INIT_VAL_GET(_var) \
  3373. (((_var) & HTT_RX_RING_CFG_IDX_INIT_VAL_M) >> \
  3374. HTT_RX_RING_CFG_IDX_INIT_VAL_S)
  3375. #define HTT_RX_RING_CFG_IDX_INIT_VAL_SET(_var, _val) \
  3376. do { \
  3377. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_IDX_INIT_VAL, _val); \
  3378. ((_var) |= ((_val) << HTT_RX_RING_CFG_IDX_INIT_VAL_S)); \
  3379. } while (0)
  3380. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_GET(_var) \
  3381. (((_var) & HTT_RX_RING_CFG_ENABLED_802_11_HDR_M) >> \
  3382. HTT_RX_RING_CFG_ENABLED_802_11_HDR_S)
  3383. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_SET(_var, _val) \
  3384. do { \
  3385. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_802_11_HDR, _val); \
  3386. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_802_11_HDR_S)); \
  3387. } while (0)
  3388. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_GET(_var) \
  3389. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_M) >> \
  3390. HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S)
  3391. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_SET(_var, _val) \
  3392. do { \
  3393. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD, _val); \
  3394. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S)); \
  3395. } while (0)
  3396. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_GET(_var) \
  3397. (((_var) & HTT_RX_RING_CFG_ENABLED_PPDU_START_M) >> \
  3398. HTT_RX_RING_CFG_ENABLED_PPDU_START_S)
  3399. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_SET(_var, _val) \
  3400. do { \
  3401. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PPDU_START, _val); \
  3402. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PPDU_START_S)); \
  3403. } while (0)
  3404. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_GET(_var) \
  3405. (((_var) & HTT_RX_RING_CFG_ENABLED_PPDU_END_M) >> \
  3406. HTT_RX_RING_CFG_ENABLED_PPDU_END_S)
  3407. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_SET(_var, _val) \
  3408. do { \
  3409. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PPDU_END, _val); \
  3410. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PPDU_END_S)); \
  3411. } while (0)
  3412. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_GET(_var) \
  3413. (((_var) & HTT_RX_RING_CFG_ENABLED_MPDU_START_M) >> \
  3414. HTT_RX_RING_CFG_ENABLED_MPDU_START_S)
  3415. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_SET(_var, _val) \
  3416. do { \
  3417. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MPDU_START, _val); \
  3418. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MPDU_START_S)); \
  3419. } while (0)
  3420. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_GET(_var) \
  3421. (((_var) & HTT_RX_RING_CFG_ENABLED_MPDU_END_M) >> \
  3422. HTT_RX_RING_CFG_ENABLED_MPDU_END_S)
  3423. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_SET(_var, _val) \
  3424. do { \
  3425. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MPDU_END, _val); \
  3426. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MPDU_END_S)); \
  3427. } while (0)
  3428. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_GET(_var) \
  3429. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_START_M) >> \
  3430. HTT_RX_RING_CFG_ENABLED_MSDU_START_S)
  3431. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_SET(_var, _val) \
  3432. do { \
  3433. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_START, _val); \
  3434. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_START_S)); \
  3435. } while (0)
  3436. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_GET(_var) \
  3437. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_END_M) >> \
  3438. HTT_RX_RING_CFG_ENABLED_MSDU_END_S)
  3439. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_SET(_var, _val) \
  3440. do { \
  3441. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_END, _val); \
  3442. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_END_S)); \
  3443. } while (0)
  3444. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_GET(_var) \
  3445. (((_var) & HTT_RX_RING_CFG_ENABLED_RX_ATTN_M) >> \
  3446. HTT_RX_RING_CFG_ENABLED_RX_ATTN_S)
  3447. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_SET(_var, _val) \
  3448. do { \
  3449. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_RX_ATTN, _val); \
  3450. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_RX_ATTN_S)); \
  3451. } while (0)
  3452. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_GET(_var) \
  3453. (((_var) & HTT_RX_RING_CFG_ENABLED_FRAG_INFO_M) >> \
  3454. HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S)
  3455. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_SET(_var, _val) \
  3456. do { \
  3457. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_FRAG_INFO, _val); \
  3458. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S)); \
  3459. } while (0)
  3460. #define HTT_RX_RING_CFG_ENABLED_UCAST_GET(_var) \
  3461. (((_var) & HTT_RX_RING_CFG_ENABLED_UCAST_M) >> \
  3462. HTT_RX_RING_CFG_ENABLED_UCAST_S)
  3463. #define HTT_RX_RING_CFG_ENABLED_UCAST_SET(_var, _val) \
  3464. do { \
  3465. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_UCAST, _val); \
  3466. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_UCAST_S)); \
  3467. } while (0)
  3468. #define HTT_RX_RING_CFG_ENABLED_MCAST_GET(_var) \
  3469. (((_var) & HTT_RX_RING_CFG_ENABLED_MCAST_M) >> \
  3470. HTT_RX_RING_CFG_ENABLED_MCAST_S)
  3471. #define HTT_RX_RING_CFG_ENABLED_MCAST_SET(_var, _val) \
  3472. do { \
  3473. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MCAST, _val); \
  3474. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MCAST_S)); \
  3475. } while (0)
  3476. #define HTT_RX_RING_CFG_ENABLED_CTRL_GET(_var) \
  3477. (((_var) & HTT_RX_RING_CFG_ENABLED_CTRL_M) >> \
  3478. HTT_RX_RING_CFG_ENABLED_CTRL_S)
  3479. #define HTT_RX_RING_CFG_ENABLED_CTRL_SET(_var, _val) \
  3480. do { \
  3481. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_CTRL, _val); \
  3482. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_CTRL_S)); \
  3483. } while (0)
  3484. #define HTT_RX_RING_CFG_ENABLED_MGMT_GET(_var) \
  3485. (((_var) & HTT_RX_RING_CFG_ENABLED_MGMT_M) >> \
  3486. HTT_RX_RING_CFG_ENABLED_MGMT_S)
  3487. #define HTT_RX_RING_CFG_ENABLED_MGMT_SET(_var, _val) \
  3488. do { \
  3489. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MGMT, _val); \
  3490. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MGMT_S)); \
  3491. } while (0)
  3492. #define HTT_RX_RING_CFG_ENABLED_NULL_GET(_var) \
  3493. (((_var) & HTT_RX_RING_CFG_ENABLED_NULL_M) >> \
  3494. HTT_RX_RING_CFG_ENABLED_NULL_S)
  3495. #define HTT_RX_RING_CFG_ENABLED_NULL_SET(_var, _val) \
  3496. do { \
  3497. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_NULL, _val); \
  3498. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_NULL_S)); \
  3499. } while (0)
  3500. #define HTT_RX_RING_CFG_ENABLED_PHY_GET(_var) \
  3501. (((_var) & HTT_RX_RING_CFG_ENABLED_PHY_M) >> \
  3502. HTT_RX_RING_CFG_ENABLED_PHY_S)
  3503. #define HTT_RX_RING_CFG_ENABLED_PHY_SET(_var, _val) \
  3504. do { \
  3505. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PHY, _val); \
  3506. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PHY_S)); \
  3507. } while (0)
  3508. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_GET(_var) \
  3509. (((_var) & HTT_RX_RING_CFG_OFFSET_802_11_HDR_M) >> \
  3510. HTT_RX_RING_CFG_OFFSET_802_11_HDR_S)
  3511. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_SET(_var, _val) \
  3512. do { \
  3513. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_802_11_HDR, _val); \
  3514. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_802_11_HDR_S)); \
  3515. } while (0)
  3516. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_GET(_var) \
  3517. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_M) >> \
  3518. HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S)
  3519. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_SET(_var, _val) \
  3520. do { \
  3521. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD, _val); \
  3522. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S)); \
  3523. } while (0)
  3524. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_GET(_var) \
  3525. (((_var) & HTT_RX_RING_CFG_OFFSET_PPDU_START_M) >> \
  3526. HTT_RX_RING_CFG_OFFSET_PPDU_START_S)
  3527. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_SET(_var, _val) \
  3528. do { \
  3529. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_PPDU_START, _val); \
  3530. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_PPDU_START_S)); \
  3531. } while (0)
  3532. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_GET(_var) \
  3533. (((_var) & HTT_RX_RING_CFG_OFFSET_PPDU_END_M) >> \
  3534. HTT_RX_RING_CFG_OFFSET_PPDU_END_S)
  3535. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_SET(_var, _val) \
  3536. do { \
  3537. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_PPDU_END, _val); \
  3538. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_PPDU_END_S)); \
  3539. } while (0)
  3540. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_GET(_var) \
  3541. (((_var) & HTT_RX_RING_CFG_OFFSET_MPDU_START_M) >> \
  3542. HTT_RX_RING_CFG_OFFSET_MPDU_START_S)
  3543. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_SET(_var, _val) \
  3544. do { \
  3545. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MPDU_START, _val); \
  3546. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MPDU_START_S)); \
  3547. } while (0)
  3548. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_GET(_var) \
  3549. (((_var) & HTT_RX_RING_CFG_OFFSET_MPDU_END_M) >> \
  3550. HTT_RX_RING_CFG_OFFSET_MPDU_END_S)
  3551. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_SET(_var, _val) \
  3552. do { \
  3553. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MPDU_END, _val); \
  3554. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MPDU_END_S)); \
  3555. } while (0)
  3556. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_GET(_var) \
  3557. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_START_M) >> \
  3558. HTT_RX_RING_CFG_OFFSET_MSDU_START_S)
  3559. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_SET(_var, _val) \
  3560. do { \
  3561. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_START, _val); \
  3562. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_START_S)); \
  3563. } while (0)
  3564. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_GET(_var) \
  3565. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_END_M) >> \
  3566. HTT_RX_RING_CFG_OFFSET_MSDU_END_S)
  3567. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_SET(_var, _val) \
  3568. do { \
  3569. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_END, _val); \
  3570. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_END_S)); \
  3571. } while (0)
  3572. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_GET(_var) \
  3573. (((_var) & HTT_RX_RING_CFG_OFFSET_RX_ATTN_M) >> \
  3574. HTT_RX_RING_CFG_OFFSET_RX_ATTN_S)
  3575. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_SET(_var, _val) \
  3576. do { \
  3577. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_RX_ATTN, _val); \
  3578. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_RX_ATTN_S)); \
  3579. } while (0)
  3580. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_GET(_var) \
  3581. (((_var) & HTT_RX_RING_CFG_OFFSET_FRAG_INFO_M) >> \
  3582. HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S)
  3583. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_SET(_var, _val) \
  3584. do { \
  3585. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_FRAG_INFO, _val); \
  3586. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S)); \
  3587. } while (0)
  3588. /**
  3589. * @brief host -> target FW statistics retrieve
  3590. *
  3591. * MSG_TYPE => HTT_H2T_MSG_TYPE_STATS_REQ
  3592. *
  3593. * @details
  3594. * The following field definitions describe the format of the HTT host
  3595. * to target FW stats retrieve message. The message specifies the type of
  3596. * stats host wants to retrieve.
  3597. *
  3598. * |31 24|23 16|15 8|7 0|
  3599. * |-----------------------------------------------------------|
  3600. * | stats types request bitmask | msg type |
  3601. * |-----------------------------------------------------------|
  3602. * | stats types reset bitmask | reserved |
  3603. * |-----------------------------------------------------------|
  3604. * | stats type | config value |
  3605. * |-----------------------------------------------------------|
  3606. * | cookie LSBs |
  3607. * |-----------------------------------------------------------|
  3608. * | cookie MSBs |
  3609. * |-----------------------------------------------------------|
  3610. * Header fields:
  3611. * - MSG_TYPE
  3612. * Bits 7:0
  3613. * Purpose: identifies this is a stats upload request message
  3614. * Value: 0x3 (HTT_H2T_MSG_TYPE_STATS_REQ)
  3615. * - UPLOAD_TYPES
  3616. * Bits 31:8
  3617. * Purpose: identifies which types of FW statistics to upload
  3618. * Value: mask with bits set in positions defined by htt_dbg_stats_type
  3619. * - RESET_TYPES
  3620. * Bits 31:8
  3621. * Purpose: identifies which types of FW statistics to reset
  3622. * Value: mask with bits set in positions defined by htt_dbg_stats_type
  3623. * - CFG_VAL
  3624. * Bits 23:0
  3625. * Purpose: give an opaque configuration value to the specified stats type
  3626. * Value: stats-type specific configuration value
  3627. * if stats type == tx PPDU log, then CONFIG_VAL has the format:
  3628. * bits 7:0 - how many per-MPDU byte counts to include in a record
  3629. * bits 15:8 - how many per-MPDU MSDU counts to include in a record
  3630. * bits 23:16 - how many per-MSDU byte counts to include in a record
  3631. * - CFG_STAT_TYPE
  3632. * Bits 31:24
  3633. * Purpose: specify which stats type (if any) the config value applies to
  3634. * Value: htt_dbg_stats_type value, or 0xff if the message doesn't have
  3635. * a valid configuration specification
  3636. * - COOKIE_LSBS
  3637. * Bits 31:0
  3638. * Purpose: Provide a mechanism to match a target->host stats confirmation
  3639. * message with its preceding host->target stats request message.
  3640. * Value: LSBs of the opaque cookie specified by the host-side requestor
  3641. * - COOKIE_MSBS
  3642. * Bits 31:0
  3643. * Purpose: Provide a mechanism to match a target->host stats confirmation
  3644. * message with its preceding host->target stats request message.
  3645. * Value: MSBs of the opaque cookie specified by the host-side requestor
  3646. */
  3647. #define HTT_H2T_STATS_REQ_MSG_SZ 20 /* bytes */
  3648. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_INVALID 0xff
  3649. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_M 0xffffff00
  3650. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_S 8
  3651. #define HTT_H2T_STATS_REQ_RESET_TYPES_M 0xffffff00
  3652. #define HTT_H2T_STATS_REQ_RESET_TYPES_S 8
  3653. #define HTT_H2T_STATS_REQ_CFG_VAL_M 0x00ffffff
  3654. #define HTT_H2T_STATS_REQ_CFG_VAL_S 0
  3655. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_M 0xff000000
  3656. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S 24
  3657. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_GET(_var) \
  3658. (((_var) & HTT_H2T_STATS_REQ_UPLOAD_TYPES_M) >> \
  3659. HTT_H2T_STATS_REQ_UPLOAD_TYPES_S)
  3660. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_SET(_var, _val) \
  3661. do { \
  3662. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_UPLOAD_TYPES, _val); \
  3663. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_UPLOAD_TYPES_S)); \
  3664. } while (0)
  3665. #define HTT_H2T_STATS_REQ_RESET_TYPES_GET(_var) \
  3666. (((_var) & HTT_H2T_STATS_REQ_RESET_TYPES_M) >> \
  3667. HTT_H2T_STATS_REQ_RESET_TYPES_S)
  3668. #define HTT_H2T_STATS_REQ_RESET_TYPES_SET(_var, _val) \
  3669. do { \
  3670. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_RESET_TYPES, _val); \
  3671. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_RESET_TYPES_S)); \
  3672. } while (0)
  3673. #define HTT_H2T_STATS_REQ_CFG_VAL_GET(_var) \
  3674. (((_var) & HTT_H2T_STATS_REQ_CFG_VAL_M) >> \
  3675. HTT_H2T_STATS_REQ_CFG_VAL_S)
  3676. #define HTT_H2T_STATS_REQ_CFG_VAL_SET(_var, _val) \
  3677. do { \
  3678. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_CFG_VAL, _val); \
  3679. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_CFG_VAL_S)); \
  3680. } while (0)
  3681. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_GET(_var) \
  3682. (((_var) & HTT_H2T_STATS_REQ_CFG_STAT_TYPE_M) >> \
  3683. HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S)
  3684. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_SET(_var, _val) \
  3685. do { \
  3686. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_CFG_STAT_TYPE, _val); \
  3687. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S)); \
  3688. } while (0)
  3689. /**
  3690. * @brief host -> target HTT out-of-band sync request
  3691. *
  3692. * MSG_TYPE => HTT_H2T_MSG_TYPE_SYNC
  3693. *
  3694. * @details
  3695. * The HTT SYNC tells the target to suspend processing of subsequent
  3696. * HTT host-to-target messages until some other target agent locally
  3697. * informs the target HTT FW that the current sync counter is equal to
  3698. * or greater than (in a modulo sense) the sync counter specified in
  3699. * the SYNC message.
  3700. * This allows other host-target components to synchronize their operation
  3701. * with HTT, e.g. to ensure that tx frames don't get transmitted until a
  3702. * security key has been downloaded to and activated by the target.
  3703. * In the absence of any explicit synchronization counter value
  3704. * specification, the target HTT FW will use zero as the default current
  3705. * sync value.
  3706. *
  3707. * |31 24|23 16|15 8|7 0|
  3708. * |-----------------------------------------------------------|
  3709. * | reserved | sync count | msg type |
  3710. * |-----------------------------------------------------------|
  3711. * Header fields:
  3712. * - MSG_TYPE
  3713. * Bits 7:0
  3714. * Purpose: identifies this as a sync message
  3715. * Value: 0x4 (HTT_H2T_MSG_TYPE_SYNC)
  3716. * - SYNC_COUNT
  3717. * Bits 15:8
  3718. * Purpose: specifies what sync value the HTT FW will wait for from
  3719. * an out-of-band specification to resume its operation
  3720. * Value: in-band sync counter value to compare against the out-of-band
  3721. * counter spec.
  3722. * The HTT target FW will suspend its host->target message processing
  3723. * as long as
  3724. * 0 < (in-band sync counter - out-of-band sync counter) & 0xff < 128
  3725. */
  3726. #define HTT_H2T_SYNC_MSG_SZ 4
  3727. #define HTT_H2T_SYNC_COUNT_M 0x0000ff00
  3728. #define HTT_H2T_SYNC_COUNT_S 8
  3729. #define HTT_H2T_SYNC_COUNT_GET(_var) \
  3730. (((_var) & HTT_H2T_SYNC_COUNT_M) >> \
  3731. HTT_H2T_SYNC_COUNT_S)
  3732. #define HTT_H2T_SYNC_COUNT_SET(_var, _val) \
  3733. do { \
  3734. HTT_CHECK_SET_VAL(HTT_H2T_SYNC_COUNT, _val); \
  3735. ((_var) |= ((_val) << HTT_H2T_SYNC_COUNT_S)); \
  3736. } while (0)
  3737. /**
  3738. * @brief host -> target HTT aggregation configuration
  3739. *
  3740. * MSG_TYPE => HTT_H2T_MSG_TYPE_AGGR_CFG
  3741. */
  3742. #define HTT_AGGR_CFG_MSG_SZ 4
  3743. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_M 0xff00
  3744. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S 8
  3745. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_M 0x1f0000
  3746. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S 16
  3747. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_GET(_var) \
  3748. (((_var) & HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_M) >> \
  3749. HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S)
  3750. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_SET(_var, _val) \
  3751. do { \
  3752. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM, _val); \
  3753. ((_var) |= ((_val) << HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S)); \
  3754. } while (0)
  3755. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_GET(_var) \
  3756. (((_var) & HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_M) >> \
  3757. HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S)
  3758. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_SET(_var, _val) \
  3759. do { \
  3760. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM, _val); \
  3761. ((_var) |= ((_val) << HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S)); \
  3762. } while (0)
  3763. /**
  3764. * @brief host -> target HTT configure max amsdu info per vdev
  3765. *
  3766. * MSG_TYPE => HTT_H2T_MSG_TYPE_AGGR_CFG_EX
  3767. *
  3768. * @details
  3769. * The HTT AGGR CFG EX tells the target to configure max_amsdu info per vdev
  3770. *
  3771. * |31 21|20 16|15 8|7 0|
  3772. * |-----------------------------------------------------------|
  3773. * | reserved | vdev id | max amsdu | msg type |
  3774. * |-----------------------------------------------------------|
  3775. * Header fields:
  3776. * - MSG_TYPE
  3777. * Bits 7:0
  3778. * Purpose: identifies this as a aggr cfg ex message
  3779. * Value: 0xa (HTT_H2T_MSG_TYPE_AGGR_CFG_EX)
  3780. * - MAX_NUM_AMSDU_SUBFRM
  3781. * Bits 15:8
  3782. * Purpose: max MSDUs per A-MSDU
  3783. * - VDEV_ID
  3784. * Bits 20:16
  3785. * Purpose: ID of the vdev to which this limit is applied
  3786. */
  3787. #define HTT_AGGR_CFG_EX_MSG_SZ 4
  3788. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_M 0xff00
  3789. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S 8
  3790. #define HTT_AGGR_CFG_EX_VDEV_ID_M 0x1f0000
  3791. #define HTT_AGGR_CFG_EX_VDEV_ID_S 16
  3792. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_GET(_var) \
  3793. (((_var) & HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_M) >> \
  3794. HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S)
  3795. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_SET(_var, _val) \
  3796. do { \
  3797. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM, _val); \
  3798. ((_var) |= ((_val) << HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S)); \
  3799. } while (0)
  3800. #define HTT_AGGR_CFG_EX_VDEV_ID_GET(_var) \
  3801. (((_var) & HTT_AGGR_CFG_EX_VDEV_ID_M) >> \
  3802. HTT_AGGR_CFG_EX_VDEV_ID_S)
  3803. #define HTT_AGGR_CFG_EX_VDEV_ID_SET(_var, _val) \
  3804. do { \
  3805. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_EX_VDEV_ID, _val); \
  3806. ((_var) |= ((_val) << HTT_AGGR_CFG_EX_VDEV_ID_S)); \
  3807. } while (0)
  3808. /**
  3809. * @brief HTT WDI_IPA Config Message
  3810. *
  3811. * MSG_TYPE => HTT_H2T_MSG_TYPE_WDI_IPA_CFG
  3812. *
  3813. * @details
  3814. * The HTT WDI_IPA config message is created/sent by host at driver
  3815. * init time. It contains information about data structures used on
  3816. * WDI_IPA TX and RX path.
  3817. * TX CE ring is used for pushing packet metadata from IPA uC
  3818. * to WLAN FW
  3819. * TX Completion ring is used for generating TX completions from
  3820. * WLAN FW to IPA uC
  3821. * RX Indication ring is used for indicating RX packets from FW
  3822. * to IPA uC
  3823. * RX Ring2 is used as either completion ring or as second
  3824. * indication ring. when Ring2 is used as completion ring, IPA uC
  3825. * puts completed RX packet meta data to Ring2. when Ring2 is used
  3826. * as second indication ring, RX packets for LTE-WLAN aggregation are
  3827. * indicated in Ring2, other RX packets (e.g. hotspot related) are
  3828. * indicated in RX Indication ring. Please see WDI_IPA specification
  3829. * for more details.
  3830. * |31 24|23 16|15 8|7 0|
  3831. * |----------------+----------------+----------------+----------------|
  3832. * | tx pkt pool size | Rsvd | msg_type |
  3833. * |-------------------------------------------------------------------|
  3834. * | tx comp ring base (bits 31:0) |
  3835. #if HTT_PADDR64
  3836. * | tx comp ring base (bits 63:32) |
  3837. #endif
  3838. * |-------------------------------------------------------------------|
  3839. * | tx comp ring size |
  3840. * |-------------------------------------------------------------------|
  3841. * | tx comp WR_IDX physical address (bits 31:0) |
  3842. #if HTT_PADDR64
  3843. * | tx comp WR_IDX physical address (bits 63:32) |
  3844. #endif
  3845. * |-------------------------------------------------------------------|
  3846. * | tx CE WR_IDX physical address (bits 31:0) |
  3847. #if HTT_PADDR64
  3848. * | tx CE WR_IDX physical address (bits 63:32) |
  3849. #endif
  3850. * |-------------------------------------------------------------------|
  3851. * | rx indication ring base (bits 31:0) |
  3852. #if HTT_PADDR64
  3853. * | rx indication ring base (bits 63:32) |
  3854. #endif
  3855. * |-------------------------------------------------------------------|
  3856. * | rx indication ring size |
  3857. * |-------------------------------------------------------------------|
  3858. * | rx ind RD_IDX physical address (bits 31:0) |
  3859. #if HTT_PADDR64
  3860. * | rx ind RD_IDX physical address (bits 63:32) |
  3861. #endif
  3862. * |-------------------------------------------------------------------|
  3863. * | rx ind WR_IDX physical address (bits 31:0) |
  3864. #if HTT_PADDR64
  3865. * | rx ind WR_IDX physical address (bits 63:32) |
  3866. #endif
  3867. * |-------------------------------------------------------------------|
  3868. * |-------------------------------------------------------------------|
  3869. * | rx ring2 base (bits 31:0) |
  3870. #if HTT_PADDR64
  3871. * | rx ring2 base (bits 63:32) |
  3872. #endif
  3873. * |-------------------------------------------------------------------|
  3874. * | rx ring2 size |
  3875. * |-------------------------------------------------------------------|
  3876. * | rx ring2 RD_IDX physical address (bits 31:0) |
  3877. #if HTT_PADDR64
  3878. * | rx ring2 RD_IDX physical address (bits 63:32) |
  3879. #endif
  3880. * |-------------------------------------------------------------------|
  3881. * | rx ring2 WR_IDX physical address (bits 31:0) |
  3882. #if HTT_PADDR64
  3883. * | rx ring2 WR_IDX physical address (bits 63:32) |
  3884. #endif
  3885. * |-------------------------------------------------------------------|
  3886. *
  3887. * Header fields:
  3888. * Header fields:
  3889. * - MSG_TYPE
  3890. * Bits 7:0
  3891. * Purpose: Identifies this as WDI_IPA config message
  3892. * value: = 0x8 (HTT_H2T_MSG_TYPE_WDI_IPA_CFG)
  3893. * - TX_PKT_POOL_SIZE
  3894. * Bits 15:0
  3895. * Purpose: Total number of TX packet buffer pool allocated by Host for
  3896. * WDI_IPA TX path
  3897. * For systems using 32-bit format for bus addresses:
  3898. * - TX_COMP_RING_BASE_ADDR
  3899. * Bits 31:0
  3900. * Purpose: TX Completion Ring base address in DDR
  3901. * - TX_COMP_RING_SIZE
  3902. * Bits 31:0
  3903. * Purpose: TX Completion Ring size (must be power of 2)
  3904. * - TX_COMP_WR_IDX_ADDR
  3905. * Bits 31:0
  3906. * Purpose: IPA doorbell register address OR DDR address where WIFI FW
  3907. * updates the Write Index for WDI_IPA TX completion ring
  3908. * - TX_CE_WR_IDX_ADDR
  3909. * Bits 31:0
  3910. * Purpose: DDR address where IPA uC
  3911. * updates the WR Index for TX CE ring
  3912. * (needed for fusion platforms)
  3913. * - RX_IND_RING_BASE_ADDR
  3914. * Bits 31:0
  3915. * Purpose: RX Indication Ring base address in DDR
  3916. * - RX_IND_RING_SIZE
  3917. * Bits 31:0
  3918. * Purpose: RX Indication Ring size
  3919. * - RX_IND_RD_IDX_ADDR
  3920. * Bits 31:0
  3921. * Purpose: DDR address where IPA uC updates the Read Index for WDI_IPA
  3922. * RX indication ring
  3923. * - RX_IND_WR_IDX_ADDR
  3924. * Bits 31:0
  3925. * Purpose: IPA doorbell register address OR DDR address where WIFI FW
  3926. * updates the Write Index for WDI_IPA RX indication ring
  3927. * - RX_RING2_BASE_ADDR
  3928. * Bits 31:0
  3929. * Purpose: Second RX Ring(Indication or completion)base address in DDR
  3930. * - RX_RING2_SIZE
  3931. * Bits 31:0
  3932. * Purpose: Second RX Ring size (must be >= RX_IND_RING_SIZE)
  3933. * - RX_RING2_RD_IDX_ADDR
  3934. * Bits 31:0
  3935. * Purpose: If Second RX ring is Indication ring, DDR address where
  3936. * IPA uC updates the Read Index for Ring2.
  3937. * If Second RX ring is completion ring, this is NOT used
  3938. * - RX_RING2_WR_IDX_ADDR
  3939. * Bits 31:0
  3940. * Purpose: If Second RX ring is Indication ring, DDR address where
  3941. * WIFI FW updates the Write Index for WDI_IPA RX ring2
  3942. * If second RX ring is completion ring, DDR address where
  3943. * IPA uC updates the Write Index for Ring 2.
  3944. * For systems using 64-bit format for bus addresses:
  3945. * - TX_COMP_RING_BASE_ADDR_LO
  3946. * Bits 31:0
  3947. * Purpose: Lower 4 bytes of TX Completion Ring base physical address in DDR
  3948. * - TX_COMP_RING_BASE_ADDR_HI
  3949. * Bits 31:0
  3950. * Purpose: Higher 4 bytes of TX Completion Ring base physical address in DDR
  3951. * - TX_COMP_RING_SIZE
  3952. * Bits 31:0
  3953. * Purpose: TX Completion Ring size (must be power of 2)
  3954. * - TX_COMP_WR_IDX_ADDR_LO
  3955. * Bits 31:0
  3956. * Purpose: Lower 4 bytes of IPA doorbell register address OR
  3957. * Lower 4 bytes of DDR address where WIFI FW
  3958. * updates the Write Index for WDI_IPA TX completion ring
  3959. * - TX_COMP_WR_IDX_ADDR_HI
  3960. * Bits 31:0
  3961. * Purpose: Higher 4 bytes of IPA doorbell register address OR
  3962. * Higher 4 bytes of DDR address where WIFI FW
  3963. * updates the Write Index for WDI_IPA TX completion ring
  3964. * - TX_CE_WR_IDX_ADDR_LO
  3965. * Bits 31:0
  3966. * Purpose: Lower 4 bytes of DDR address where IPA uC
  3967. * updates the WR Index for TX CE ring
  3968. * (needed for fusion platforms)
  3969. * - TX_CE_WR_IDX_ADDR_HI
  3970. * Bits 31:0
  3971. * Purpose: Higher 4 bytes of DDR address where IPA uC
  3972. * updates the WR Index for TX CE ring
  3973. * (needed for fusion platforms)
  3974. * - RX_IND_RING_BASE_ADDR_LO
  3975. * Bits 31:0
  3976. * Purpose: Lower 4 bytes of RX Indication Ring base address in DDR
  3977. * - RX_IND_RING_BASE_ADDR_HI
  3978. * Bits 31:0
  3979. * Purpose: Higher 4 bytes of RX Indication Ring base address in DDR
  3980. * - RX_IND_RING_SIZE
  3981. * Bits 31:0
  3982. * Purpose: RX Indication Ring size
  3983. * - RX_IND_RD_IDX_ADDR_LO
  3984. * Bits 31:0
  3985. * Purpose: Lower 4 bytes of DDR address where IPA uC updates the Read Index
  3986. * for WDI_IPA RX indication ring
  3987. * - RX_IND_RD_IDX_ADDR_HI
  3988. * Bits 31:0
  3989. * Purpose: Higher 4 bytes of DDR address where IPA uC updates the Read Index
  3990. * for WDI_IPA RX indication ring
  3991. * - RX_IND_WR_IDX_ADDR_LO
  3992. * Bits 31:0
  3993. * Purpose: Lower 4 bytes of IPA doorbell register address OR
  3994. * Lower 4 bytes of DDR address where WIFI FW
  3995. * updates the Write Index for WDI_IPA RX indication ring
  3996. * - RX_IND_WR_IDX_ADDR_HI
  3997. * Bits 31:0
  3998. * Purpose: Higher 4 bytes of IPA doorbell register address OR
  3999. * Higher 4 bytes of DDR address where WIFI FW
  4000. * updates the Write Index for WDI_IPA RX indication ring
  4001. * - RX_RING2_BASE_ADDR_LO
  4002. * Bits 31:0
  4003. * Purpose: Lower 4 bytes of Second RX Ring(Indication OR completion)base address in DDR
  4004. * - RX_RING2_BASE_ADDR_HI
  4005. * Bits 31:0
  4006. * Purpose: Higher 4 bytes of Second RX Ring(Indication OR completion)base address in DDR
  4007. * - RX_RING2_SIZE
  4008. * Bits 31:0
  4009. * Purpose: Second RX Ring size (must be >= RX_IND_RING_SIZE)
  4010. * - RX_RING2_RD_IDX_ADDR_LO
  4011. * Bits 31:0
  4012. * Purpose: If Second RX ring is Indication ring, lower 4 bytes of
  4013. * DDR address where IPA uC updates the Read Index for Ring2.
  4014. * If Second RX ring is completion ring, this is NOT used
  4015. * - RX_RING2_RD_IDX_ADDR_HI
  4016. * Bits 31:0
  4017. * Purpose: If Second RX ring is Indication ring, higher 4 bytes of
  4018. * DDR address where IPA uC updates the Read Index for Ring2.
  4019. * If Second RX ring is completion ring, this is NOT used
  4020. * - RX_RING2_WR_IDX_ADDR_LO
  4021. * Bits 31:0
  4022. * Purpose: If Second RX ring is Indication ring, lower 4 bytes of
  4023. * DDR address where WIFI FW updates the Write Index
  4024. * for WDI_IPA RX ring2
  4025. * If second RX ring is completion ring, lower 4 bytes of
  4026. * DDR address where IPA uC updates the Write Index for Ring 2.
  4027. * - RX_RING2_WR_IDX_ADDR_HI
  4028. * Bits 31:0
  4029. * Purpose: If Second RX ring is Indication ring, higher 4 bytes of
  4030. * DDR address where WIFI FW updates the Write Index
  4031. * for WDI_IPA RX ring2
  4032. * If second RX ring is completion ring, higher 4 bytes of
  4033. * DDR address where IPA uC updates the Write Index for Ring 2.
  4034. */
  4035. #if HTT_PADDR64
  4036. #define HTT_WDI_IPA_CFG_SZ 88 /* bytes */
  4037. #else
  4038. #define HTT_WDI_IPA_CFG_SZ 52 /* bytes */
  4039. #endif
  4040. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_M 0xffff0000
  4041. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S 16
  4042. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_M 0xffffffff
  4043. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S 0
  4044. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_M 0xffffffff
  4045. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S 0
  4046. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_M 0xffffffff
  4047. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S 0
  4048. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_M 0xffffffff
  4049. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S 0
  4050. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_M 0xffffffff
  4051. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S 0
  4052. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_M 0xffffffff
  4053. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S 0
  4054. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_M 0xffffffff
  4055. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S 0
  4056. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_M 0xffffffff
  4057. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S 0
  4058. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_M 0xffffffff
  4059. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S 0
  4060. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_M 0xffffffff
  4061. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S 0
  4062. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_M 0xffffffff
  4063. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S 0
  4064. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_M 0xffffffff
  4065. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S 0
  4066. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_M 0xffffffff
  4067. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S 0
  4068. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_M 0xffffffff
  4069. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S 0
  4070. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_M 0xffffffff
  4071. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S 0
  4072. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_M 0xffffffff
  4073. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S 0
  4074. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_M 0xffffffff
  4075. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S 0
  4076. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_M 0xffffffff
  4077. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S 0
  4078. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_M 0xffffffff
  4079. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S 0
  4080. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_M 0xffffffff
  4081. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S 0
  4082. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_M 0xffffffff
  4083. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S 0
  4084. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_M 0xffffffff
  4085. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S 0
  4086. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_M 0xffffffff
  4087. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S 0
  4088. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_M 0xffffffff
  4089. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_S 0
  4090. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_M 0xffffffff
  4091. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S 0
  4092. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_M 0xffffffff
  4093. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S 0
  4094. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_M 0xffffffff
  4095. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S 0
  4096. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_M 0xffffffff
  4097. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S 0
  4098. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_M 0xffffffff
  4099. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S 0
  4100. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_M 0xffffffff
  4101. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S 0
  4102. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_GET(_var) \
  4103. (((_var) & HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_M) >> HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S)
  4104. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_SET(_var, _val) \
  4105. do { \
  4106. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE, _val); \
  4107. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S)); \
  4108. } while (0)
  4109. /* for systems using 32-bit format for bus addr */
  4110. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_GET(_var) \
  4111. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S)
  4112. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_SET(_var, _val) \
  4113. do { \
  4114. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR, _val); \
  4115. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S)); \
  4116. } while (0)
  4117. /* for systems using 64-bit format for bus addr */
  4118. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_GET(_var) \
  4119. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S)
  4120. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_SET(_var, _val) \
  4121. do { \
  4122. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI, _val); \
  4123. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S)); \
  4124. } while (0)
  4125. /* for systems using 64-bit format for bus addr */
  4126. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_GET(_var) \
  4127. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S)
  4128. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_SET(_var, _val) \
  4129. do { \
  4130. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO, _val); \
  4131. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S)); \
  4132. } while (0)
  4133. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_GET(_var) \
  4134. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S)
  4135. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_SET(_var, _val) \
  4136. do { \
  4137. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE, _val); \
  4138. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S)); \
  4139. } while (0)
  4140. /* for systems using 32-bit format for bus addr */
  4141. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_GET(_var) \
  4142. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S)
  4143. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_SET(_var, _val) \
  4144. do { \
  4145. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR, _val); \
  4146. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S)); \
  4147. } while (0)
  4148. /* for systems using 64-bit format for bus addr */
  4149. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_GET(_var) \
  4150. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S)
  4151. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_SET(_var, _val) \
  4152. do { \
  4153. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI, _val); \
  4154. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S)); \
  4155. } while (0)
  4156. /* for systems using 64-bit format for bus addr */
  4157. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_GET(_var) \
  4158. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S)
  4159. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_SET(_var, _val) \
  4160. do { \
  4161. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO, _val); \
  4162. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S)); \
  4163. } while (0)
  4164. /* for systems using 32-bit format for bus addr */
  4165. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_GET(_var) \
  4166. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S)
  4167. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_SET(_var, _val) \
  4168. do { \
  4169. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR, _val); \
  4170. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S)); \
  4171. } while (0)
  4172. /* for systems using 64-bit format for bus addr */
  4173. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_GET(_var) \
  4174. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S)
  4175. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_SET(_var, _val) \
  4176. do { \
  4177. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI, _val); \
  4178. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S)); \
  4179. } while (0)
  4180. /* for systems using 64-bit format for bus addr */
  4181. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_GET(_var) \
  4182. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S)
  4183. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_SET(_var, _val) \
  4184. do { \
  4185. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO, _val); \
  4186. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S)); \
  4187. } while (0)
  4188. /* for systems using 32-bit format for bus addr */
  4189. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_GET(_var) \
  4190. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S)
  4191. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_SET(_var, _val) \
  4192. do { \
  4193. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR, _val); \
  4194. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S)); \
  4195. } while (0)
  4196. /* for systems using 64-bit format for bus addr */
  4197. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_GET(_var) \
  4198. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S)
  4199. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_SET(_var, _val) \
  4200. do { \
  4201. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI, _val); \
  4202. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S)); \
  4203. } while (0)
  4204. /* for systems using 64-bit format for bus addr */
  4205. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_GET(_var) \
  4206. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S)
  4207. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_SET(_var, _val) \
  4208. do { \
  4209. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO, _val); \
  4210. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S)); \
  4211. } while (0)
  4212. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_GET(_var) \
  4213. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S)
  4214. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_SET(_var, _val) \
  4215. do { \
  4216. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_SIZE, _val); \
  4217. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S)); \
  4218. } while (0)
  4219. /* for systems using 32-bit format for bus addr */
  4220. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_GET(_var) \
  4221. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S)
  4222. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_SET(_var, _val) \
  4223. do { \
  4224. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR, _val); \
  4225. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S)); \
  4226. } while (0)
  4227. /* for systems using 64-bit format for bus addr */
  4228. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_GET(_var) \
  4229. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S)
  4230. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_SET(_var, _val) \
  4231. do { \
  4232. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI, _val); \
  4233. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S)); \
  4234. } while (0)
  4235. /* for systems using 64-bit format for bus addr */
  4236. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_GET(_var) \
  4237. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S)
  4238. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_SET(_var, _val) \
  4239. do { \
  4240. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO, _val); \
  4241. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S)); \
  4242. } while (0)
  4243. /* for systems using 32-bit format for bus addr */
  4244. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_GET(_var) \
  4245. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S)
  4246. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_SET(_var, _val) \
  4247. do { \
  4248. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR, _val); \
  4249. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S)); \
  4250. } while (0)
  4251. /* for systems using 64-bit format for bus addr */
  4252. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_GET(_var) \
  4253. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S)
  4254. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_SET(_var, _val) \
  4255. do { \
  4256. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI, _val); \
  4257. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S)); \
  4258. } while (0)
  4259. /* for systems using 64-bit format for bus addr */
  4260. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_GET(_var) \
  4261. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S)
  4262. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_SET(_var, _val) \
  4263. do { \
  4264. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO, _val); \
  4265. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S)); \
  4266. } while (0)
  4267. /* for systems using 32-bit format for bus addr */
  4268. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_GET(_var) \
  4269. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S)
  4270. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_SET(_var, _val) \
  4271. do { \
  4272. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR, _val); \
  4273. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S)); \
  4274. } while (0)
  4275. /* for systems using 64-bit format for bus addr */
  4276. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_GET(_var) \
  4277. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S)
  4278. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_SET(_var, _val) \
  4279. do { \
  4280. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI, _val); \
  4281. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S)); \
  4282. } while (0)
  4283. /* for systems using 64-bit format for bus addr */
  4284. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_GET(_var) \
  4285. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S)
  4286. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_SET(_var, _val) \
  4287. do { \
  4288. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO, _val); \
  4289. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S)); \
  4290. } while (0)
  4291. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_GET(_var) \
  4292. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_SIZE_M) >> HTT_WDI_IPA_CFG_RX_RING2_SIZE_S)
  4293. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_SET(_var, _val) \
  4294. do { \
  4295. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_SIZE, _val); \
  4296. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_SIZE_S)); \
  4297. } while (0)
  4298. /* for systems using 32-bit format for bus addr */
  4299. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_GET(_var) \
  4300. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S)
  4301. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_SET(_var, _val) \
  4302. do { \
  4303. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR, _val); \
  4304. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S)); \
  4305. } while (0)
  4306. /* for systems using 64-bit format for bus addr */
  4307. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_GET(_var) \
  4308. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S)
  4309. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_SET(_var, _val) \
  4310. do { \
  4311. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI, _val); \
  4312. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S)); \
  4313. } while (0)
  4314. /* for systems using 64-bit format for bus addr */
  4315. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_GET(_var) \
  4316. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S)
  4317. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_SET(_var, _val) \
  4318. do { \
  4319. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO, _val); \
  4320. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S)); \
  4321. } while (0)
  4322. /* for systems using 32-bit format for bus addr */
  4323. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_GET(_var) \
  4324. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S)
  4325. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_SET(_var, _val) \
  4326. do { \
  4327. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR, _val); \
  4328. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S)); \
  4329. } while (0)
  4330. /* for systems using 64-bit format for bus addr */
  4331. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_GET(_var) \
  4332. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S)
  4333. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_SET(_var, _val) \
  4334. do { \
  4335. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI, _val); \
  4336. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S)); \
  4337. } while (0)
  4338. /* for systems using 64-bit format for bus addr */
  4339. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_GET(_var) \
  4340. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S)
  4341. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_SET(_var, _val) \
  4342. do { \
  4343. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO, _val); \
  4344. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S)); \
  4345. } while (0)
  4346. /*
  4347. * TEMPLATE_HTT_WDI_IPA_CONFIG_T:
  4348. * This macro defines a htt_wdi_ipa_configXXX_t in which any physical
  4349. * addresses are stored in a XXX-bit field.
  4350. * This macro is used to define both htt_wdi_ipa_config32_t and
  4351. * htt_wdi_ipa_config64_t structs.
  4352. */
  4353. #define TEMPLATE_HTT_WDI_IPA_CONFIG_T(_paddr_bits_, \
  4354. _paddr__tx_comp_ring_base_addr_, \
  4355. _paddr__tx_comp_wr_idx_addr_, \
  4356. _paddr__tx_ce_wr_idx_addr_, \
  4357. _paddr__rx_ind_ring_base_addr_, \
  4358. _paddr__rx_ind_rd_idx_addr_, \
  4359. _paddr__rx_ind_wr_idx_addr_, \
  4360. _paddr__rx_ring2_base_addr_,\
  4361. _paddr__rx_ring2_rd_idx_addr_,\
  4362. _paddr__rx_ring2_wr_idx_addr_) \
  4363. PREPACK struct htt_wdi_ipa_cfg ## _paddr_bits_ ## _t \
  4364. { \
  4365. /* DWORD 0: flags and meta-data */ \
  4366. A_UINT32 \
  4367. msg_type: 8, /* HTT_H2T_MSG_TYPE_WDI_IPA_CFG */ \
  4368. reserved: 8, \
  4369. tx_pkt_pool_size: 16;\
  4370. /* DWORD 1 */\
  4371. _paddr__tx_comp_ring_base_addr_;\
  4372. /* DWORD 2 (or 3)*/\
  4373. A_UINT32 tx_comp_ring_size;\
  4374. /* DWORD 3 (or 4)*/\
  4375. _paddr__tx_comp_wr_idx_addr_;\
  4376. /* DWORD 4 (or 6)*/\
  4377. _paddr__tx_ce_wr_idx_addr_;\
  4378. /* DWORD 5 (or 8)*/\
  4379. _paddr__rx_ind_ring_base_addr_;\
  4380. /* DWORD 6 (or 10)*/\
  4381. A_UINT32 rx_ind_ring_size;\
  4382. /* DWORD 7 (or 11)*/\
  4383. _paddr__rx_ind_rd_idx_addr_;\
  4384. /* DWORD 8 (or 13)*/\
  4385. _paddr__rx_ind_wr_idx_addr_;\
  4386. /* DWORD 9 (or 15)*/\
  4387. _paddr__rx_ring2_base_addr_;\
  4388. /* DWORD 10 (or 17) */\
  4389. A_UINT32 rx_ring2_size;\
  4390. /* DWORD 11 (or 18) */\
  4391. _paddr__rx_ring2_rd_idx_addr_;\
  4392. /* DWORD 12 (or 20) */\
  4393. _paddr__rx_ring2_wr_idx_addr_;\
  4394. } POSTPACK
  4395. /* define a htt_wdi_ipa_config32_t type */
  4396. TEMPLATE_HTT_WDI_IPA_CONFIG_T(32, HTT_VAR_PADDR32(tx_comp_ring_base_addr), HTT_VAR_PADDR32(tx_comp_wr_idx_addr), HTT_VAR_PADDR32(tx_ce_wr_idx_addr), HTT_VAR_PADDR32(rx_ind_ring_base_addr), HTT_VAR_PADDR32(rx_ind_rd_idx_addr),HTT_VAR_PADDR32(rx_ind_wr_idx_addr), HTT_VAR_PADDR32(rx_ring2_base_addr), HTT_VAR_PADDR32(rx_ring2_rd_idx_addr), HTT_VAR_PADDR32(rx_ring2_wr_idx_addr));
  4397. /* define a htt_wdi_ipa_config64_t type */
  4398. TEMPLATE_HTT_WDI_IPA_CONFIG_T(64, HTT_VAR_PADDR64_LE(tx_comp_ring_base_addr), HTT_VAR_PADDR64_LE(tx_comp_wr_idx_addr), HTT_VAR_PADDR64_LE(tx_ce_wr_idx_addr), HTT_VAR_PADDR64_LE(rx_ind_ring_base_addr), HTT_VAR_PADDR64_LE(rx_ind_rd_idx_addr), HTT_VAR_PADDR64_LE(rx_ind_wr_idx_addr), HTT_VAR_PADDR64_LE(rx_ring2_base_addr), HTT_VAR_PADDR64_LE(rx_ring2_rd_idx_addr), HTT_VAR_PADDR64_LE(rx_ring2_wr_idx_addr));
  4399. #if HTT_PADDR64
  4400. #define htt_wdi_ipa_cfg_t htt_wdi_ipa_cfg64_t
  4401. #else
  4402. #define htt_wdi_ipa_cfg_t htt_wdi_ipa_cfg32_t
  4403. #endif
  4404. enum htt_wdi_ipa_op_code {
  4405. HTT_WDI_IPA_OPCODE_TX_SUSPEND = 0,
  4406. HTT_WDI_IPA_OPCODE_TX_RESUME = 1,
  4407. HTT_WDI_IPA_OPCODE_RX_SUSPEND = 2,
  4408. HTT_WDI_IPA_OPCODE_RX_RESUME = 3,
  4409. HTT_WDI_IPA_OPCODE_DBG_STATS = 4,
  4410. HTT_WDI_IPA_OPCODE_GET_SHARING_STATS = 5,
  4411. HTT_WDI_IPA_OPCODE_SET_QUOTA = 6,
  4412. HTT_WDI_IPA_OPCODE_IND_QUOTA = 7,
  4413. /* keep this last */
  4414. HTT_WDI_IPA_OPCODE_MAX
  4415. };
  4416. /**
  4417. * @brief HTT WDI_IPA Operation Request Message
  4418. *
  4419. * MSG_TYPE => HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ
  4420. *
  4421. * @details
  4422. * HTT WDI_IPA Operation Request message is sent by host
  4423. * to either suspend or resume WDI_IPA TX or RX path.
  4424. * |31 24|23 16|15 8|7 0|
  4425. * |----------------+----------------+----------------+----------------|
  4426. * | op_code | Rsvd | msg_type |
  4427. * |-------------------------------------------------------------------|
  4428. *
  4429. * Header fields:
  4430. * - MSG_TYPE
  4431. * Bits 7:0
  4432. * Purpose: Identifies this as WDI_IPA Operation Request message
  4433. * value: = 0x9 (HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ)
  4434. * - OP_CODE
  4435. * Bits 31:16
  4436. * Purpose: Identifies operation host is requesting (e.g. TX suspend)
  4437. * value: = enum htt_wdi_ipa_op_code
  4438. */
  4439. PREPACK struct htt_wdi_ipa_op_request_t
  4440. {
  4441. /* DWORD 0: flags and meta-data */
  4442. A_UINT32
  4443. msg_type: 8, /* HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQUEST */
  4444. reserved: 8,
  4445. op_code: 16;
  4446. } POSTPACK;
  4447. #define HTT_WDI_IPA_OP_REQUEST_SZ 4 /* bytes */
  4448. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_M 0xffff0000
  4449. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_S 16
  4450. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_GET(_var) \
  4451. (((_var) & HTT_WDI_IPA_OP_REQUEST_OP_CODE_M) >> HTT_WDI_IPA_OP_REQUEST_OP_CODE_S)
  4452. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_SET(_var, _val) \
  4453. do { \
  4454. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_REQUEST_OP_CODE, _val); \
  4455. ((_var) |= ((_val) << HTT_WDI_IPA_OP_REQUEST_OP_CODE_S)); \
  4456. } while (0)
  4457. /*
  4458. * @brief host -> target HTT_MSI_SETUP message
  4459. *
  4460. * MSG_TYPE => HTT_H2T_MSG_TYPE_MSI_SETUP
  4461. *
  4462. * @details
  4463. * After target is booted up, host can send MSI setup message so that
  4464. * target sets up HW registers based on setup message.
  4465. *
  4466. * The message would appear as follows:
  4467. * |31 24|23 16|15|14 8|7 0|
  4468. * |---------------+-----------------+-----------------+-----------------|
  4469. * | reserved | msi_type | pdev_id | msg_type |
  4470. * |---------------------------------------------------------------------|
  4471. * | msi_addr_lo |
  4472. * |---------------------------------------------------------------------|
  4473. * | msi_addr_hi |
  4474. * |---------------------------------------------------------------------|
  4475. * | msi_data |
  4476. * |---------------------------------------------------------------------|
  4477. *
  4478. * The message is interpreted as follows:
  4479. * dword0 - b'0:7 - msg_type: This will be set to
  4480. * 0x1f (HTT_H2T_MSG_TYPE_MSI_SETUP)
  4481. * b'8:15 - pdev_id:
  4482. * 0 (for rings at SOC/UMAC level),
  4483. * 1/2/3 mac id (for rings at LMAC level)
  4484. * b'16:23 - msi_type: identify which msi registers need to be setup
  4485. * more details can be got from enum htt_msi_setup_type
  4486. * b'24:31 - reserved
  4487. * dword8 - b'0:31 - ring_msi_addr_lo: Lower 32bits of MSI cfg address
  4488. * dword9 - b'0:31 - ring_msi_addr_hi: Upper 32bits of MSI cfg address
  4489. * dword10 - b'0:31 - ring_msi_data: MSI data configured by host
  4490. */
  4491. PREPACK struct htt_msi_setup_t {
  4492. A_UINT32 msg_type: 8,
  4493. pdev_id: 8,
  4494. msi_type: 8,
  4495. reserved: 8;
  4496. A_UINT32 msi_addr_lo;
  4497. A_UINT32 msi_addr_hi;
  4498. A_UINT32 msi_data;
  4499. } POSTPACK;
  4500. enum htt_msi_setup_type {
  4501. HTT_PPDU_END_MSI_SETUP_TYPE,
  4502. /* Insert new types here*/
  4503. };
  4504. #define HTT_MSI_SETUP_SZ (sizeof(struct htt_msi_setup_t))
  4505. #define HTT_MSI_SETUP_PDEV_ID_M 0x0000ff00
  4506. #define HTT_MSI_SETUP_PDEV_ID_S 8
  4507. #define HTT_MSI_SETUP_PDEV_ID_GET(_var) \
  4508. (((_var) & HTT_MSI_SETUP_PDEV_ID_M) >> \
  4509. HTT_MSI_SETUP_PDEV_ID_S)
  4510. #define HTT_MSI_SETUP_PDEV_ID_SET(_var, _val) \
  4511. do { \
  4512. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_PDEV_ID, _val); \
  4513. ((_var) |= ((_val) << HTT_MSI_SETUP_PDEV_ID_S)); \
  4514. } while (0)
  4515. #define HTT_MSI_SETUP_MSI_TYPE_M 0x00ff0000
  4516. #define HTT_MSI_SETUP_MSI_TYPE_S 16
  4517. #define HTT_MSI_SETUP_MSI_TYPE_GET(_var) \
  4518. (((_var) & HTT_MSI_SETUP_MSI_TYPE_M) >> \
  4519. HTT_MSI_SETUP_MSI_TYPE_S)
  4520. #define HTT_MSI_SETUP_MSI_TYPE_SET(_var, _val) \
  4521. do { \
  4522. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_TYPE, _val); \
  4523. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_TYPE_S)); \
  4524. } while (0)
  4525. #define HTT_MSI_SETUP_MSI_ADDR_LO_M 0xffffffff
  4526. #define HTT_MSI_SETUP_MSI_ADDR_LO_S 0
  4527. #define HTT_MSI_SETUP_MSI_ADDR_LO_GET(_var) \
  4528. (((_var) & HTT_MSI_SETUP_MSI_ADDR_LO_M) >> \
  4529. HTT_MSI_SETUP_MSI_ADDR_LO_S)
  4530. #define HTT_MSI_SETUP_MSI_ADDR_LO_SET(_var, _val) \
  4531. do { \
  4532. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_ADDR_LO, _val); \
  4533. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_ADDR_LO_S)); \
  4534. } while (0)
  4535. #define HTT_MSI_SETUP_MSI_ADDR_HI_M 0xffffffff
  4536. #define HTT_MSI_SETUP_MSI_ADDR_HI_S 0
  4537. #define HTT_MSI_SETUP_MSI_ADDR_HI_GET(_var) \
  4538. (((_var) & HTT_MSI_SETUP_MSI_ADDR_HI_M) >> \
  4539. HTT_MSI_SETUP_MSI_ADDR_HI_S)
  4540. #define HTT_MSI_SETUP_MSI_ADDR_HI_SET(_var, _val) \
  4541. do { \
  4542. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_ADDR_HI, _val); \
  4543. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_ADDR_HI_S)); \
  4544. } while (0)
  4545. #define HTT_MSI_SETUP_MSI_DATA_M 0xffffffff
  4546. #define HTT_MSI_SETUP_MSI_DATA_S 0
  4547. #define HTT_MSI_SETUP_MSI_DATA_GET(_var) \
  4548. (((_var) & HTT_MSI_SETUP_MSI_DATA_M) >> \
  4549. HTT_MSI_SETUP_MSI_DATA_S)
  4550. #define HTT_MSI_SETUP_MSI_DATA_SET(_var, _val) \
  4551. do { \
  4552. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_DATA, _val); \
  4553. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_DATA_S)); \
  4554. } while (0)
  4555. /*
  4556. * @brief host -> target HTT_SRING_SETUP message
  4557. *
  4558. * MSG_TYPE => HTT_H2T_MSG_TYPE_SRING_SETUP
  4559. *
  4560. * @details
  4561. * After target is booted up, Host can send SRING setup message for
  4562. * each host facing LMAC SRING. Target setups up HW registers based
  4563. * on setup message and confirms back to Host if response_required is set.
  4564. * Host should wait for confirmation message before sending new SRING
  4565. * setup message
  4566. *
  4567. * The message would appear as follows:
  4568. * |31 24|23 21|20|19|18 16|15|14 8|7 0|
  4569. * |--------------- +-----------------+-----------------+-----------------|
  4570. * | ring_type | ring_id | pdev_id | msg_type |
  4571. * |----------------------------------------------------------------------|
  4572. * | ring_base_addr_lo |
  4573. * |----------------------------------------------------------------------|
  4574. * | ring_base_addr_hi |
  4575. * |----------------------------------------------------------------------|
  4576. * |ring_misc_cfg_flag|ring_entry_size| ring_size |
  4577. * |----------------------------------------------------------------------|
  4578. * | ring_head_offset32_remote_addr_lo |
  4579. * |----------------------------------------------------------------------|
  4580. * | ring_head_offset32_remote_addr_hi |
  4581. * |----------------------------------------------------------------------|
  4582. * | ring_tail_offset32_remote_addr_lo |
  4583. * |----------------------------------------------------------------------|
  4584. * | ring_tail_offset32_remote_addr_hi |
  4585. * |----------------------------------------------------------------------|
  4586. * | ring_msi_addr_lo |
  4587. * |----------------------------------------------------------------------|
  4588. * | ring_msi_addr_hi |
  4589. * |----------------------------------------------------------------------|
  4590. * | ring_msi_data |
  4591. * |----------------------------------------------------------------------|
  4592. * | intr_timer_th |IM| intr_batch_counter_th |
  4593. * |----------------------------------------------------------------------|
  4594. * | reserved |ID|RR| PTCF| intr_low_threshold |
  4595. * |----------------------------------------------------------------------|
  4596. * | reserved |IPA drop thres hi|IPA drop thres lo|
  4597. * |----------------------------------------------------------------------|
  4598. * Where
  4599. * IM = sw_intr_mode
  4600. * RR = response_required
  4601. * PTCF = prefetch_timer_cfg
  4602. * IP = IPA drop flag
  4603. *
  4604. * The message is interpreted as follows:
  4605. * dword0 - b'0:7 - msg_type: This will be set to
  4606. * 0xb (HTT_H2T_MSG_TYPE_SRING_SETUP)
  4607. * b'8:15 - pdev_id:
  4608. * 0 (for rings at SOC/UMAC level),
  4609. * 1/2/3 mac id (for rings at LMAC level)
  4610. * b'16:23 - ring_id: identify which ring is to setup,
  4611. * more details can be got from enum htt_srng_ring_id
  4612. * b'24:31 - ring_type: identify type of host rings,
  4613. * more details can be got from enum htt_srng_ring_type
  4614. * dword1 - b'0:31 - ring_base_addr_lo: Lower 32bits of ring base address
  4615. * dword2 - b'0:31 - ring_base_addr_hi: Upper 32bits of ring base address
  4616. * dword3 - b'0:15 - ring_size: size of the ring in unit of 4-bytes words
  4617. * b'16:23 - ring_entry_size: Size of each entry in 4-byte word units
  4618. * b'24:31 - ring_misc_cfg_flag: Valid only for HW_TO_SW_RING and
  4619. * SW_TO_HW_RING.
  4620. * Refer to HTT_SRING_SETUP_RING_MISC_CFG_RING defs.
  4621. * dword4 - b'0:31 - ring_head_offset32_remote_addr_lo:
  4622. * Lower 32 bits of memory address of the remote variable
  4623. * storing the 4-byte word offset that identifies the head
  4624. * element within the ring.
  4625. * (The head offset variable has type A_UINT32.)
  4626. * Valid for HW_TO_SW and SW_TO_SW rings.
  4627. * dword5 - b'0:31 - ring_head_offset32_remote_addr_hi:
  4628. * Upper 32 bits of memory address of the remote variable
  4629. * storing the 4-byte word offset that identifies the head
  4630. * element within the ring.
  4631. * (The head offset variable has type A_UINT32.)
  4632. * Valid for HW_TO_SW and SW_TO_SW rings.
  4633. * dword6 - b'0:31 - ring_tail_offset32_remote_addr_lo:
  4634. * Lower 32 bits of memory address of the remote variable
  4635. * storing the 4-byte word offset that identifies the tail
  4636. * element within the ring.
  4637. * (The tail offset variable has type A_UINT32.)
  4638. * Valid for HW_TO_SW and SW_TO_SW rings.
  4639. * dword7 - b'0:31 - ring_tail_offset32_remote_addr_hi:
  4640. * Upper 32 bits of memory address of the remote variable
  4641. * storing the 4-byte word offset that identifies the tail
  4642. * element within the ring.
  4643. * (The tail offset variable has type A_UINT32.)
  4644. * Valid for HW_TO_SW and SW_TO_SW rings.
  4645. * dword8 - b'0:31 - ring_msi_addr_lo: Lower 32bits of MSI cfg address
  4646. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4647. * dword9 - b'0:31 - ring_msi_addr_hi: Upper 32bits of MSI cfg address
  4648. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4649. * dword10 - b'0:31 - ring_msi_data: MSI data
  4650. * Refer to HTT_SRING_SETUP_RING_MSC_CFG_xxx defs
  4651. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4652. * dword11 - b'0:14 - intr_batch_counter_th:
  4653. * batch counter threshold is in units of 4-byte words.
  4654. * HW internally maintains and increments batch count.
  4655. * (see SRING spec for detail description).
  4656. * When batch count reaches threshold value, an interrupt
  4657. * is generated by HW.
  4658. * b'15 - sw_intr_mode:
  4659. * This configuration shall be static.
  4660. * Only programmed at power up.
  4661. * 0: generate pulse style sw interrupts
  4662. * 1: generate level style sw interrupts
  4663. * b'16:31 - intr_timer_th:
  4664. * The timer init value when timer is idle or is
  4665. * initialized to start downcounting.
  4666. * In 8us units (to cover a range of 0 to 524 ms)
  4667. * dword12 - b'0:15 - intr_low_threshold:
  4668. * Used only by Consumer ring to generate ring_sw_int_p.
  4669. * Ring entries low threshold water mark, that is used
  4670. * in combination with the interrupt timer as well as
  4671. * the the clearing of the level interrupt.
  4672. * b'16:18 - prefetch_timer_cfg:
  4673. * Used only by Consumer ring to set timer mode to
  4674. * support Application prefetch handling.
  4675. * The external tail offset/pointer will be updated
  4676. * at following intervals:
  4677. * 3'b000: (Prefetch feature disabled; used only for debug)
  4678. * 3'b001: 1 usec
  4679. * 3'b010: 4 usec
  4680. * 3'b011: 8 usec (default)
  4681. * 3'b100: 16 usec
  4682. * Others: Reserved
  4683. * b'19 - response_required:
  4684. * Host needs HTT_T2H_MSG_TYPE_SRING_SETUP_DONE as response
  4685. * b'20 - ipa_drop_flag:
  4686. Indicates that host will config ipa drop threshold percentage
  4687. * b'21:31 - reserved: reserved for future use
  4688. * dword13 - b'0:7 - ipa drop low threshold percentage:
  4689. * b'8:15 - ipa drop high threshold percentage:
  4690. * b'16:31 - Reserved
  4691. */
  4692. PREPACK struct htt_sring_setup_t {
  4693. A_UINT32 msg_type: 8,
  4694. pdev_id: 8,
  4695. ring_id: 8,
  4696. ring_type: 8;
  4697. A_UINT32 ring_base_addr_lo;
  4698. A_UINT32 ring_base_addr_hi;
  4699. A_UINT32 ring_size: 16,
  4700. ring_entry_size: 8,
  4701. ring_misc_cfg_flag: 8;
  4702. A_UINT32 ring_head_offset32_remote_addr_lo;
  4703. A_UINT32 ring_head_offset32_remote_addr_hi;
  4704. A_UINT32 ring_tail_offset32_remote_addr_lo;
  4705. A_UINT32 ring_tail_offset32_remote_addr_hi;
  4706. A_UINT32 ring_msi_addr_lo;
  4707. A_UINT32 ring_msi_addr_hi;
  4708. A_UINT32 ring_msi_data;
  4709. A_UINT32 intr_batch_counter_th: 15,
  4710. sw_intr_mode: 1,
  4711. intr_timer_th: 16;
  4712. A_UINT32 intr_low_threshold: 16,
  4713. prefetch_timer_cfg: 3,
  4714. response_required: 1,
  4715. ipa_drop_flag: 1,
  4716. reserved1: 11;
  4717. A_UINT32 ipa_drop_low_threshold: 8,
  4718. ipa_drop_high_threshold: 8,
  4719. reserved: 16;
  4720. } POSTPACK;
  4721. enum htt_srng_ring_type {
  4722. HTT_HW_TO_SW_RING = 0,
  4723. HTT_SW_TO_HW_RING,
  4724. HTT_SW_TO_SW_RING,
  4725. /* Insert new ring types above this line */
  4726. };
  4727. enum htt_srng_ring_id {
  4728. HTT_RXDMA_HOST_BUF_RING = 0, /* Used by FW to feed remote buffers and update remote packets */
  4729. HTT_RXDMA_MONITOR_STATUS_RING, /* For getting all PPDU/MPDU/MSDU status deescriptors on host for monitor VAP or packet log purposes */
  4730. HTT_RXDMA_MONITOR_BUF_RING, /* For feeding free host buffers to RxDMA for monitor traffic upload */
  4731. HTT_RXDMA_MONITOR_DESC_RING, /* For providing free LINK_DESC to RXDMA for monitor traffic upload */
  4732. HTT_RXDMA_MONITOR_DEST_RING, /* Per MPDU indication to host for monitor traffic upload */
  4733. HTT_HOST1_TO_FW_RXBUF_RING, /* (mobile only) used by host to provide remote RX buffers */
  4734. HTT_HOST2_TO_FW_RXBUF_RING, /* (mobile only) second ring used by host to provide remote RX buffers */
  4735. HTT_RXDMA_NON_MONITOR_DEST_RING, /* Per MDPU indication to host for non-monitor RxDMA traffic upload */
  4736. HTT_RXDMA_HOST_BUF_RING2, /* Second ring used by FW to feed removed buffers and update removed packets */
  4737. HTT_TX_MON_HOST2MON_BUF_RING, /* Status buffers and Packet buffers are provided by host */
  4738. HTT_TX_MON_MON2HOST_DEST_RING, /* Used by monitor to fill status buffers and provide to host */
  4739. HTT_RX_MON_HOST2MON_BUF_RING, /* Status buffers and Packet buffers are provided by host */
  4740. HTT_RX_MON_MON2HOST_DEST_RING, /* Used by monitor to fill status buffers and provide to host */
  4741. HTT_LPASS_TO_FW_RXBUF_RING, /* new LPASS to FW refill ring to recycle rx buffers */
  4742. HTT_HOST3_TO_FW_RXBUF_RING, /* used by host for EasyMesh feature */
  4743. /* Add Other SRING which can't be directly configured by host software above this line */
  4744. };
  4745. #define HTT_SRING_SETUP_SZ (sizeof(struct htt_sring_setup_t))
  4746. #define HTT_SRING_SETUP_PDEV_ID_M 0x0000ff00
  4747. #define HTT_SRING_SETUP_PDEV_ID_S 8
  4748. #define HTT_SRING_SETUP_PDEV_ID_GET(_var) \
  4749. (((_var) & HTT_SRING_SETUP_PDEV_ID_M) >> \
  4750. HTT_SRING_SETUP_PDEV_ID_S)
  4751. #define HTT_SRING_SETUP_PDEV_ID_SET(_var, _val) \
  4752. do { \
  4753. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_PDEV_ID, _val); \
  4754. ((_var) |= ((_val) << HTT_SRING_SETUP_PDEV_ID_S)); \
  4755. } while (0)
  4756. #define HTT_SRING_SETUP_RING_ID_M 0x00ff0000
  4757. #define HTT_SRING_SETUP_RING_ID_S 16
  4758. #define HTT_SRING_SETUP_RING_ID_GET(_var) \
  4759. (((_var) & HTT_SRING_SETUP_RING_ID_M) >> \
  4760. HTT_SRING_SETUP_RING_ID_S)
  4761. #define HTT_SRING_SETUP_RING_ID_SET(_var, _val) \
  4762. do { \
  4763. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_ID, _val); \
  4764. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_ID_S)); \
  4765. } while (0)
  4766. #define HTT_SRING_SETUP_RING_TYPE_M 0xff000000
  4767. #define HTT_SRING_SETUP_RING_TYPE_S 24
  4768. #define HTT_SRING_SETUP_RING_TYPE_GET(_var) \
  4769. (((_var) & HTT_SRING_SETUP_RING_TYPE_M) >> \
  4770. HTT_SRING_SETUP_RING_TYPE_S)
  4771. #define HTT_SRING_SETUP_RING_TYPE_SET(_var, _val) \
  4772. do { \
  4773. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_TYPE, _val); \
  4774. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_TYPE_S)); \
  4775. } while (0)
  4776. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_M 0xffffffff
  4777. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_S 0
  4778. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_GET(_var) \
  4779. (((_var) & HTT_SRING_SETUP_RING_BASE_ADDR_LO_M) >> \
  4780. HTT_SRING_SETUP_RING_BASE_ADDR_LO_S)
  4781. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_SET(_var, _val) \
  4782. do { \
  4783. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_BASE_ADDR_LO, _val); \
  4784. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_BASE_ADDR_LO_S)); \
  4785. } while (0)
  4786. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_M 0xffffffff
  4787. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_S 0
  4788. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_GET(_var) \
  4789. (((_var) & HTT_SRING_SETUP_RING_BASE_ADDR_HI_M) >> \
  4790. HTT_SRING_SETUP_RING_BASE_ADDR_HI_S)
  4791. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_SET(_var, _val) \
  4792. do { \
  4793. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_BASE_ADDR_HI, _val); \
  4794. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_BASE_ADDR_HI_S)); \
  4795. } while (0)
  4796. #define HTT_SRING_SETUP_RING_SIZE_M 0x0000ffff
  4797. #define HTT_SRING_SETUP_RING_SIZE_S 0
  4798. #define HTT_SRING_SETUP_RING_SIZE_GET(_var) \
  4799. (((_var) & HTT_SRING_SETUP_RING_SIZE_M) >> \
  4800. HTT_SRING_SETUP_RING_SIZE_S)
  4801. #define HTT_SRING_SETUP_RING_SIZE_SET(_var, _val) \
  4802. do { \
  4803. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_SIZE, _val); \
  4804. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_SIZE_S)); \
  4805. } while (0)
  4806. #define HTT_SRING_SETUP_ENTRY_SIZE_M 0x00ff0000
  4807. #define HTT_SRING_SETUP_ENTRY_SIZE_S 16
  4808. #define HTT_SRING_SETUP_ENTRY_SIZE_GET(_var) \
  4809. (((_var) & HTT_SRING_SETUP_ENTRY_SIZE_M) >> \
  4810. HTT_SRING_SETUP_ENTRY_SIZE_S)
  4811. #define HTT_SRING_SETUP_ENTRY_SIZE_SET(_var, _val) \
  4812. do { \
  4813. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_ENTRY_SIZE, _val); \
  4814. ((_var) |= ((_val) << HTT_SRING_SETUP_ENTRY_SIZE_S)); \
  4815. } while (0)
  4816. #define HTT_SRING_SETUP_MISC_CFG_FLAG_M 0xff000000
  4817. #define HTT_SRING_SETUP_MISC_CFG_FLAG_S 24
  4818. #define HTT_SRING_SETUP_MISC_CFG_FLAG_GET(_var) \
  4819. (((_var) & HTT_SRING_SETUP_MISC_CFG_FLAG_M) >> \
  4820. HTT_SRING_SETUP_MISC_CFG_FLAG_S)
  4821. #define HTT_SRING_SETUP_MISC_CFG_FLAG_SET(_var, _val) \
  4822. do { \
  4823. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_MISC_CFG_FLAG, _val); \
  4824. ((_var) |= ((_val) << HTT_SRING_SETUP_MISC_CFG_FLAG_S)); \
  4825. } while (0)
  4826. /* This control bit is applicable to only Producer, which updates Ring ID field
  4827. * of each descriptor before pushing into the ring.
  4828. * 0: updates ring_id(default)
  4829. * 1: ring_id updating disabled */
  4830. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_M 0x01000000
  4831. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S 24
  4832. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_GET(_var) \
  4833. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_M) >> \
  4834. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S)
  4835. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_SET(_var, _val) \
  4836. do { \
  4837. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE, _val); \
  4838. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S)); \
  4839. } while (0)
  4840. /* This control bit is applicable to only Producer, which updates Loopcnt field
  4841. * of each descriptor before pushing into the ring.
  4842. * 0: updates Loopcnt(default)
  4843. * 1: Loopcnt updating disabled */
  4844. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_M 0x02000000
  4845. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S 25
  4846. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_GET(_var) \
  4847. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_M) >> \
  4848. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S)
  4849. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_SET(_var, _val) \
  4850. do { \
  4851. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE, _val); \
  4852. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S)); \
  4853. } while (0)
  4854. /* Secured access enable/disable bit. SRNG drives value of this register bit
  4855. * into security_id port of GXI/AXI. */
  4856. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_M 0x04000000
  4857. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S 26
  4858. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_GET(_var) \
  4859. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_M) >> \
  4860. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S)
  4861. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_SET(_var, _val) \
  4862. do { \
  4863. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY, _val); \
  4864. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S)); \
  4865. } while (0)
  4866. /* During MSI write operation, SRNG drives value of this register bit into
  4867. * swap bit of GXI/AXI. */
  4868. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_M 0x08000000
  4869. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S 27
  4870. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_GET(_var) \
  4871. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_M) >> \
  4872. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S)
  4873. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_SET(_var, _val) \
  4874. do { \
  4875. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP, _val); \
  4876. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S)); \
  4877. } while (0)
  4878. /* During Pointer write operation, SRNG drives value of this register bit into
  4879. * swap bit of GXI/AXI. */
  4880. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_M 0x10000000
  4881. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S 28
  4882. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_GET(_var) \
  4883. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_M) >> \
  4884. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S)
  4885. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_SET(_var, _val) \
  4886. do { \
  4887. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP, _val); \
  4888. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S)); \
  4889. } while (0)
  4890. /* During any data or TLV write operation, SRNG drives value of this register
  4891. * bit into swap bit of GXI/AXI. */
  4892. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_M 0x20000000
  4893. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S 29
  4894. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_GET(_var) \
  4895. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_M) >> \
  4896. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S)
  4897. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_SET(_var, _val) \
  4898. do { \
  4899. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP, _val); \
  4900. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S)); \
  4901. } while (0)
  4902. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RESERVED1 0x40000000
  4903. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RESERVED2 0x80000000
  4904. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_M 0xffffffff
  4905. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S 0
  4906. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_GET(_var) \
  4907. (((_var) & HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_M) >> \
  4908. HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S)
  4909. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_SET(_var, _val) \
  4910. do { \
  4911. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO, _val); \
  4912. ((_var) |= ((_val) << HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S)); \
  4913. } while (0)
  4914. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_M 0xffffffff
  4915. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S 0
  4916. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_GET(_var) \
  4917. (((_var) & HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_M) >> \
  4918. HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S)
  4919. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_SET(_var, _val) \
  4920. do { \
  4921. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI, _val); \
  4922. ((_var) |= ((_val) << HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S)); \
  4923. } while (0)
  4924. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_M 0xffffffff
  4925. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S 0
  4926. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_GET(_var) \
  4927. (((_var) & HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_M) >> \
  4928. HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S)
  4929. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_SET(_var, _val) \
  4930. do { \
  4931. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO, _val); \
  4932. ((_var) |= ((_val) << HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S)); \
  4933. } while (0)
  4934. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_M 0xffffffff
  4935. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S 0
  4936. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_GET(_var) \
  4937. (((_var) & HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_M) >> \
  4938. HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S)
  4939. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_SET(_var, _val) \
  4940. do { \
  4941. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI, _val); \
  4942. ((_var) |= ((_val) << HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S)); \
  4943. } while (0)
  4944. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_M 0xffffffff
  4945. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_S 0
  4946. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_GET(_var) \
  4947. (((_var) & HTT_SRING_SETUP_RING_MSI_ADDR_LO_M) >> \
  4948. HTT_SRING_SETUP_RING_MSI_ADDR_LO_S)
  4949. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_SET(_var, _val) \
  4950. do { \
  4951. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_ADDR_LO, _val); \
  4952. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_ADDR_LO_S)); \
  4953. } while (0)
  4954. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_M 0xffffffff
  4955. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_S 0
  4956. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_GET(_var) \
  4957. (((_var) & HTT_SRING_SETUP_RING_MSI_ADDR_HI_M) >> \
  4958. HTT_SRING_SETUP_RING_MSI_ADDR_HI_S)
  4959. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_SET(_var, _val) \
  4960. do { \
  4961. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_ADDR_HI, _val); \
  4962. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_ADDR_HI_S)); \
  4963. } while (0)
  4964. #define HTT_SRING_SETUP_RING_MSI_DATA_M 0xffffffff
  4965. #define HTT_SRING_SETUP_RING_MSI_DATA_S 0
  4966. #define HTT_SRING_SETUP_RING_MSI_DATA_GET(_var) \
  4967. (((_var) & HTT_SRING_SETUP_RING_MSI_DATA_M) >> \
  4968. HTT_SRING_SETUP_RING_MSI_DATA_S)
  4969. #define HTT_SRING_SETUP_RING_MSI_DATA_SET(_var, _val) \
  4970. do { \
  4971. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_DATA, _val); \
  4972. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_DATA_S)); \
  4973. } while (0)
  4974. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_M 0x00007fff
  4975. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S 0
  4976. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_GET(_var) \
  4977. (((_var) & HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_M) >> \
  4978. HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S)
  4979. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_SET(_var, _val) \
  4980. do { \
  4981. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH, _val); \
  4982. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S)); \
  4983. } while (0)
  4984. #define HTT_SRING_SETUP_SW_INTR_MODE_M 0x00008000
  4985. #define HTT_SRING_SETUP_SW_INTR_MODE_S 15
  4986. #define HTT_SRING_SETUP_SW_INTR_MODE_GET(_var) \
  4987. (((_var) & HTT_SRING_SETUP_SW_INTR_MODE_M) >> \
  4988. HTT_SRING_SETUP_SW_INTR_MODE_S)
  4989. #define HTT_SRING_SETUP_SW_INTR_MODE_SET(_var, _val) \
  4990. do { \
  4991. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_SW_INTR_MODE, _val); \
  4992. ((_var) |= ((_val) << HTT_SRING_SETUP_SW_INTR_MODE_S)); \
  4993. } while (0)
  4994. #define HTT_SRING_SETUP_INTR_TIMER_TH_M 0xffff0000
  4995. #define HTT_SRING_SETUP_INTR_TIMER_TH_S 16
  4996. #define HTT_SRING_SETUP_INTR_TIMER_TH_GET(_var) \
  4997. (((_var) & HTT_SRING_SETUP_INTR_TIMER_TH_M) >> \
  4998. HTT_SRING_SETUP_INTR_TIMER_TH_S)
  4999. #define HTT_SRING_SETUP_INTR_TIMER_TH_SET(_var, _val) \
  5000. do { \
  5001. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_TIMER_TH, _val); \
  5002. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_TIMER_TH_S)); \
  5003. } while (0)
  5004. #define HTT_SRING_SETUP_INTR_LOW_TH_M 0x0000ffff
  5005. #define HTT_SRING_SETUP_INTR_LOW_TH_S 0
  5006. #define HTT_SRING_SETUP_INTR_LOW_TH_GET(_var) \
  5007. (((_var) & HTT_SRING_SETUP_INTR_LOW_TH_M) >> \
  5008. HTT_SRING_SETUP_INTR_LOW_TH_S)
  5009. #define HTT_SRING_SETUP_INTR_LOW_TH_SET(_var, _val) \
  5010. do { \
  5011. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_LOW_TH, _val); \
  5012. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_LOW_TH_S)); \
  5013. } while (0)
  5014. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_M 0x00070000
  5015. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S 16
  5016. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_GET(_var) \
  5017. (((_var) & HTT_SRING_SETUP_PREFETCH_TIMER_CFG_M) >> \
  5018. HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S)
  5019. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_SET(_var, _val) \
  5020. do { \
  5021. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_PREFETCH_TIMER_CFG, _val); \
  5022. ((_var) |= ((_val) << HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S)); \
  5023. } while (0)
  5024. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_M 0x00080000
  5025. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_S 19
  5026. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_GET(_var) \
  5027. (((_var) & HTT_SRING_SETUP_RESPONSE_REQUIRED_M) >> \
  5028. HTT_SRING_SETUP_RESPONSE_REQUIRED_S)
  5029. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_SET(_var, _val) \
  5030. do { \
  5031. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RESPONSE_REQUIRED, _val); \
  5032. ((_var) |= ((_val) << HTT_SRING_SETUP_RESPONSE_REQUIRED_S)); \
  5033. } while (0)
  5034. /**
  5035. * @brief host -> target RX ring selection config message
  5036. *
  5037. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG
  5038. *
  5039. * @details
  5040. * HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG message is sent by host to
  5041. * configure RXDMA rings.
  5042. * The configuration is per ring based and includes both packet subtypes
  5043. * and PPDU/MPDU TLVs.
  5044. *
  5045. * The message would appear as follows:
  5046. *
  5047. * |31 28|27|26|25|24|23|22|21 19|18 16|15 | 11| 10|9 8|7 0|
  5048. * |-----+--+--+--+--+-----------------+----+---+---+---+---------------|
  5049. * |rsvd1|DT|OV|PS|SS| ring_id | pdev_id | msg_type |
  5050. * |-----------------------+-----+-----+--------------------------------|
  5051. * |rsvd2|RX|RXHDL| CLD | CLC | CLM | ring_buffer_size |
  5052. * |--------------------------------------------------------------------|
  5053. * | packet_type_enable_flags_0 |
  5054. * |--------------------------------------------------------------------|
  5055. * | packet_type_enable_flags_1 |
  5056. * |--------------------------------------------------------------------|
  5057. * | packet_type_enable_flags_2 |
  5058. * |--------------------------------------------------------------------|
  5059. * | packet_type_enable_flags_3 |
  5060. * |--------------------------------------------------------------------|
  5061. * | tlv_filter_in_flags |
  5062. * |-----------------------------------+--------------------------------|
  5063. * | rx_header_offset | rx_packet_offset |
  5064. * |-----------------------------------+--------------------------------|
  5065. * | rx_mpdu_start_offset | rx_mpdu_end_offset |
  5066. * |-----------------------------------+--------------------------------|
  5067. * | rx_msdu_start_offset | rx_msdu_end_offset |
  5068. * |-----------------------------------+--------------------------------|
  5069. * | rsvd3 | rx_attention_offset |
  5070. * |--------------------------------------------------------------------|
  5071. * | rsvd4 | mo| fp| rx_drop_threshold |
  5072. * | |ndp|ndp| |
  5073. * |--------------------------------------------------------------------|
  5074. * Where:
  5075. * PS = pkt_swap
  5076. * SS = status_swap
  5077. * OV = rx_offsets_valid
  5078. * DT = drop_thresh_valid
  5079. * CLM = config_length_mgmt
  5080. * CLC = config_length_ctrl
  5081. * CLD = config_length_data
  5082. * RXHDL = rx_hdr_len
  5083. * RX = rxpcu_filter_enable_flag
  5084. * The message is interpreted as follows:
  5085. * dword0 - b'0:7 - msg_type: This will be set to
  5086. * 0xc (HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG)
  5087. * b'8:15 - pdev_id:
  5088. * 0 (for rings at SOC/UMAC level),
  5089. * 1/2/3 mac id (for rings at LMAC level)
  5090. * b'16:23 - ring_id : Identify the ring to configure.
  5091. * More details can be got from enum htt_srng_ring_id
  5092. * b'24 - status_swap (SS): 1 is to swap status TLV - refer to
  5093. * BUF_RING_CFG_0 defs within HW .h files,
  5094. * e.g. wmac_top_reg_seq_hwioreg.h
  5095. * b'25 - pkt_swap (PS): 1 is to swap packet TLV - refer to
  5096. * BUF_RING_CFG_0 defs within HW .h files,
  5097. * e.g. wmac_top_reg_seq_hwioreg.h
  5098. * b'26 - rx_offset_valid (OV): flag to indicate rx offsets
  5099. * configuration fields are valid
  5100. * b'27 - drop_thresh_valid (DT): flag to indicate if the
  5101. * rx_drop_threshold field is valid
  5102. * b'28 - rx_mon_global_en: Enable/Disable global register
  5103. 8 configuration in Rx monitor module.
  5104. * b'29:31 - rsvd1: reserved for future use
  5105. * dword1 - b'0:15 - ring_buffer_size: size of bufferes referenced by rx ring,
  5106. * in byte units.
  5107. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5108. * b'16:18 - config_length_mgmt (MGMT):
  5109. * Represents the length of mpdu bytes for mgmt pkt.
  5110. * valid values:
  5111. * 001 - 64bytes
  5112. * 010 - 128bytes
  5113. * 100 - 256bytes
  5114. * 111 - Full mpdu bytes
  5115. * b'19:21 - config_length_ctrl (CTRL):
  5116. * Represents the length of mpdu bytes for ctrl pkt.
  5117. * valid values:
  5118. * 001 - 64bytes
  5119. * 010 - 128bytes
  5120. * 100 - 256bytes
  5121. * 111 - Full mpdu bytes
  5122. * b'22:24 - config_length_data (DATA):
  5123. * Represents the length of mpdu bytes for data pkt.
  5124. * valid values:
  5125. * 001 - 64bytes
  5126. * 010 - 128bytes
  5127. * 100 - 256bytes
  5128. * 111 - Full mpdu bytes
  5129. * b'25:26 - rx_hdr_len:
  5130. * Specifies the number of bytes of recvd packet to copy
  5131. * into the rx_hdr tlv.
  5132. * supported values for now by host:
  5133. * 01 - 64bytes
  5134. * 10 - 128bytes
  5135. * 11 - 256bytes
  5136. * default - 128 bytes
  5137. * b'27 - rxpcu_filter_enable_flag
  5138. * For Scan Radio Host CPU utilization is very high.
  5139. * In order to reduce CPU utilization we need to filter out
  5140. * certain configured MAC frames.
  5141. * To filter out configured MAC address frames, RxPCU should
  5142. * be zero which means allow all frames for MD at RxOLE
  5143. * host wil fiter out frames.
  5144. * RxPCU (Filter IN) -> RxOLE (Filter In/Filter Out)
  5145. * b'28:31 - rsvd2: Reserved for future use
  5146. * dword2 - b'0:31 - packet_type_enable_flags_0:
  5147. * Enable MGMT packet from 0b0000 to 0b1001
  5148. * bits from low to high: FP, MD, MO - 3 bits
  5149. * FP: Filter_Pass
  5150. * MD: Monitor_Direct
  5151. * MO: Monitor_Other
  5152. * 10 mgmt subtypes * 3 bits -> 30 bits
  5153. * Refer to PKT_TYPE_ENABLE_FLAG0_xxx_MGMT_xxx defs
  5154. * dword3 - b'0:31 - packet_type_enable_flags_1:
  5155. * Enable MGMT packet from 0b1010 to 0b1111
  5156. * bits from low to high: FP, MD, MO - 3 bits
  5157. * Refer to PKT_TYPE_ENABLE_FLAG1_xxx_MGMT_xxx defs
  5158. * dword4 - b'0:31 - packet_type_enable_flags_2:
  5159. * Enable CTRL packet from 0b0000 to 0b1001
  5160. * bits from low to high: FP, MD, MO - 3 bits
  5161. * Refer to PKT_TYPE_ENABLE_FLAG2_xxx_CTRL_xxx defs
  5162. * dword5 - b'0:31 - packet_type_enable_flags_3:
  5163. * Enable CTRL packet from 0b1010 to 0b1111,
  5164. * MCAST_DATA, UCAST_DATA, NULL_DATA
  5165. * bits from low to high: FP, MD, MO - 3 bits
  5166. * Refer to PKT_TYPE_ENABLE_FLAG3_xxx_CTRL_xxx defs
  5167. * dword6 - b'0:31 - tlv_filter_in_flags:
  5168. * Filter in Attention/MPDU/PPDU/Header/User tlvs
  5169. * Refer to CFG_TLV_FILTER_IN_FLAG defs
  5170. * dword7 - b'0:15 - rx_packet_offset: rx_packet_offset in byte units
  5171. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5172. * A value of 0 will be considered as ignore this config.
  5173. * Refer to BUF_RING_CFG_1 defs within HW .h files,
  5174. * e.g. wmac_top_reg_seq_hwioreg.h
  5175. * - b'16:31 - rx_header_offset: rx_header_offset in byte units
  5176. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5177. * A value of 0 will be considered as ignore this config.
  5178. * Refer to BUF_RING_CFG_1 defs within HW .h files,
  5179. * e.g. wmac_top_reg_seq_hwioreg.h
  5180. * dword8 - b'0:15 - rx_mpdu_end_offset: rx_mpdu_end_offset in byte units
  5181. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5182. * A value of 0 will be considered as ignore this config.
  5183. * Refer to BUF_RING_CFG_2 defs within HW .h files,
  5184. * e.g. wmac_top_reg_seq_hwioreg.h
  5185. * - b'16:31 - rx_mpdu_start_offset: rx_mpdu_start_offset in byte units
  5186. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5187. * A value of 0 will be considered as ignore this config.
  5188. * Refer to BUF_RING_CFG_2 defs within HW .h files,
  5189. * e.g. wmac_top_reg_seq_hwioreg.h
  5190. * dword9 - b'0:15 - rx_msdu_end_offset: rx_msdu_end_offset in byte units
  5191. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5192. * A value of 0 will be considered as ignore this config.
  5193. * Refer to BUF_RING_CFG_3 defs within HW .h files,
  5194. * e.g. wmac_top_reg_seq_hwioreg.h
  5195. * - b'16:31 - rx_msdu_start_offset: rx_msdu_start_offset in byte units
  5196. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5197. * A value of 0 will be considered as ignore this config.
  5198. * Refer to BUF_RING_CFG_3 defs within HW .h files,
  5199. * e.g. wmac_top_reg_seq_hwioreg.h
  5200. * dword10- b'0:15 - rx_attention_offset: rx_attention_offset in byte units
  5201. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5202. * A value of 0 will be considered as ignore this config.
  5203. * Refer to BUF_RING_CFG_4 defs within HW .h files,
  5204. * e.g. wmac_top_reg_seq_hwioreg.h
  5205. * - b'16:31 - rsvd3 for future use
  5206. * dword11- b'9:0 - rx_drop_threshold: Threshold configured in monitor mode
  5207. * to source rings. Consumer drops packets if the available
  5208. * words in the ring falls below the configured threshold
  5209. * value.
  5210. * - b'10 - fp_ndp: Flag to indicate FP NDP status tlv is subscribed
  5211. * by host. 1 -> subscribed
  5212. * - b'11 - mo_ndp: Flag to indicate MO NDP status tlv is subscribed
  5213. * by host. 1 -> subscribed
  5214. * - b'12 - fp_phy_err: Flag to indicate FP PHY status tlv is
  5215. * subscribed by host. 1 -> subscribed
  5216. * - b'13:14 - fp_phy_err_buf_src: This indicates the source ring
  5217. * selection for the FP PHY ERR status tlv.
  5218. * 0 - wbm2rxdma_buf_source_ring
  5219. * 1 - fw2rxdma_buf_source_ring
  5220. * 2 - sw2rxdma_buf_source_ring
  5221. * 3 - no_buffer_ring
  5222. * - b'15:16 - fp_phy_err_buf_dest: This indicates the destination ring
  5223. * selection for the FP PHY ERR status tlv.
  5224. * 0 - rxdma_release_ring
  5225. * 1 - rxdma2fw_ring
  5226. * 2 - rxdma2sw_ring
  5227. * 3 - rxdma2reo_ring
  5228. * - b'17:19 - pkt_type_en_msdu_or_mpdu_logging
  5229. * b'17 - Enables MSDU/MPDU logging for frames of MGMT type
  5230. * b'18 - Enables MSDU/MPDU logging for frames of CTRL type
  5231. * b'19 - Enables MSDU/MPDU logging for frames of DATA type
  5232. * - b'20 - dma_mpdu_mgmt: 1: MPDU level logging
  5233. * 0: MSDU level logging
  5234. * - b'21 - dma_mpdu_ctrl: 1: MPDU level logging
  5235. * 0: MSDU level logging
  5236. * - b'22 - dma_mpdu_data: 1: MPDU level logging
  5237. * 0: MSDU level logging
  5238. * - b'23 - word_mask_compaction: enable/disable word mask for
  5239. * mpdu/msdu start/end tlvs
  5240. * - b'24 - rbm_override_enable: enabling/disabling return buffer
  5241. * manager override
  5242. * - b'25:28 - rbm_override_val: return buffer manager override value
  5243. * dword12- b'0:31 - phy_err_mask: This field is to select the fp phy errors
  5244. * which have to be posted to host from phy.
  5245. * Corresponding to errors defined in
  5246. * phyrx_abort_request_reason enums 0 to 31.
  5247. * Refer to RXPCU register definition header files for the
  5248. * phyrx_abort_request_reason enum definition.
  5249. * dword13- b'0:31 - phy_err_mask_cont: This field is to select the fp phy
  5250. * errors which have to be posted to host from phy.
  5251. * Corresponding to errors defined in
  5252. * phyrx_abort_request_reason enums 32 to 63.
  5253. * Refer to RXPCU register definition header files for the
  5254. * phyrx_abort_request_reason enum definition.
  5255. * dword14- b'0:15 - rx_mpdu_start_word_mask: word mask for rx mpdu start,
  5256. * applicable if word mask enabled
  5257. * - b'16:18 - rx_mpdu_end_word_mask: word mask value for rx mpdu end,
  5258. * applicable if word mask enabled
  5259. * - b'19:31 - rsvd7
  5260. * dword15- b'0:16 - rx_msdu_end_word_mask
  5261. * - b'17:31 - rsvd5
  5262. * dword17- b'0 - en_rx_tlv_pkt_offset:
  5263. * 0: RX_PKT TLV logging at offset 0 for the subsequent
  5264. * buffer
  5265. * 1: RX_PKT TLV logging at specified offset for the
  5266. * subsequent buffer
  5267. * b`15:1 - rx_pkt_tlv_offset: Qword offset for rx_packet TLVs.
  5268. */
  5269. PREPACK struct htt_rx_ring_selection_cfg_t {
  5270. A_UINT32 msg_type: 8,
  5271. pdev_id: 8,
  5272. ring_id: 8,
  5273. status_swap: 1,
  5274. pkt_swap: 1,
  5275. rx_offsets_valid: 1,
  5276. drop_thresh_valid: 1,
  5277. rx_mon_global_en: 1,
  5278. rsvd1: 3;
  5279. A_UINT32 ring_buffer_size: 16,
  5280. config_length_mgmt:3,
  5281. config_length_ctrl:3,
  5282. config_length_data:3,
  5283. rx_hdr_len: 2,
  5284. rxpcu_filter_enable_flag:1,
  5285. rsvd2: 4;
  5286. A_UINT32 packet_type_enable_flags_0;
  5287. A_UINT32 packet_type_enable_flags_1;
  5288. A_UINT32 packet_type_enable_flags_2;
  5289. A_UINT32 packet_type_enable_flags_3;
  5290. A_UINT32 tlv_filter_in_flags;
  5291. A_UINT32 rx_packet_offset: 16,
  5292. rx_header_offset: 16;
  5293. A_UINT32 rx_mpdu_end_offset: 16,
  5294. rx_mpdu_start_offset: 16;
  5295. A_UINT32 rx_msdu_end_offset: 16,
  5296. rx_msdu_start_offset: 16;
  5297. A_UINT32 rx_attn_offset: 16,
  5298. rsvd3: 16;
  5299. A_UINT32 rx_drop_threshold: 10,
  5300. fp_ndp: 1,
  5301. mo_ndp: 1,
  5302. fp_phy_err: 1,
  5303. fp_phy_err_buf_src: 2,
  5304. fp_phy_err_buf_dest: 2,
  5305. pkt_type_enable_msdu_or_mpdu_logging:3,
  5306. dma_mpdu_mgmt: 1,
  5307. dma_mpdu_ctrl: 1,
  5308. dma_mpdu_data: 1,
  5309. word_mask_compaction_enable:1,
  5310. rbm_override_enable: 1,
  5311. rbm_override_val: 4,
  5312. rsvd4: 3;
  5313. A_UINT32 phy_err_mask;
  5314. A_UINT32 phy_err_mask_cont;
  5315. A_UINT32 rx_mpdu_start_word_mask:16,
  5316. rx_mpdu_end_word_mask: 3,
  5317. rsvd7: 13;
  5318. A_UINT32 rx_msdu_end_word_mask: 17,
  5319. rsvd5: 15;
  5320. A_UINT32 en_rx_tlv_pkt_offset: 1,
  5321. rx_pkt_tlv_offset: 15,
  5322. rsvd6: 16;
  5323. } POSTPACK;
  5324. #define HTT_RX_RING_SELECTION_CFG_SZ (sizeof(struct htt_rx_ring_selection_cfg_t))
  5325. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_M 0x0000ff00
  5326. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_S 8
  5327. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_GET(_var) \
  5328. (((_var) & HTT_RX_RING_SELECTION_CFG_PDEV_ID_M) >> \
  5329. HTT_RX_RING_SELECTION_CFG_PDEV_ID_S)
  5330. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_SET(_var, _val) \
  5331. do { \
  5332. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PDEV_ID, _val); \
  5333. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PDEV_ID_S)); \
  5334. } while (0)
  5335. #define HTT_RX_RING_SELECTION_CFG_RING_ID_M 0x00ff0000
  5336. #define HTT_RX_RING_SELECTION_CFG_RING_ID_S 16
  5337. #define HTT_RX_RING_SELECTION_CFG_RING_ID_GET(_var) \
  5338. (((_var) & HTT_RX_RING_SELECTION_CFG_RING_ID_M) >> \
  5339. HTT_RX_RING_SELECTION_CFG_RING_ID_S)
  5340. #define HTT_RX_RING_SELECTION_CFG_RING_ID_SET(_var, _val) \
  5341. do { \
  5342. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RING_ID, _val); \
  5343. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RING_ID_S)); \
  5344. } while (0)
  5345. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_M 0x01000000
  5346. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S 24
  5347. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_GET(_var) \
  5348. (((_var) & HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_M) >> \
  5349. HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S)
  5350. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SET(_var, _val) \
  5351. do { \
  5352. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP, _val); \
  5353. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S)); \
  5354. } while (0)
  5355. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_M 0x02000000
  5356. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S 25
  5357. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_GET(_var) \
  5358. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_M) >> \
  5359. HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S)
  5360. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SET(_var, _val) \
  5361. do { \
  5362. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP, _val); \
  5363. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S)); \
  5364. } while (0)
  5365. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_M 0x04000000
  5366. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S 26
  5367. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_GET(_var) \
  5368. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_M) >> \
  5369. HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S)
  5370. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_SET(_var, _val) \
  5371. do { \
  5372. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID, _val); \
  5373. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S)); \
  5374. } while (0)
  5375. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_M 0x08000000
  5376. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S 27
  5377. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_GET(_var) \
  5378. (((_var) & HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_M) >> \
  5379. HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S)
  5380. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_SET(_var, _val) \
  5381. do { \
  5382. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID, _val); \
  5383. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S)); \
  5384. } while (0)
  5385. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_M 0x10000000
  5386. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_S 28
  5387. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_GET(_var) \
  5388. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_M) >> \
  5389. HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_S)
  5390. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_SET(_var, _val) \
  5391. do { \
  5392. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN, _val); \
  5393. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_S)); \
  5394. } while (0)
  5395. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_M 0x0000ffff
  5396. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S 0
  5397. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_GET(_var) \
  5398. (((_var) & HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_M) >> \
  5399. HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S)
  5400. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_SET(_var, _val) \
  5401. do { \
  5402. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE, _val); \
  5403. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S)); \
  5404. } while (0)
  5405. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_M 0x00070000
  5406. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_S 16
  5407. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_GET(_var) \
  5408. (((_var) & HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_M) >> \
  5409. HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_S)
  5410. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_SET(_var, _val) \
  5411. do { \
  5412. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT, _val); \
  5413. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_S)); \
  5414. } while (0)
  5415. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_M 0x00380000
  5416. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_S 19
  5417. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_GET(_var) \
  5418. (((_var) & HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_M) >> \
  5419. HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_S)
  5420. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_SET(_var, _val) \
  5421. do { \
  5422. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL, _val); \
  5423. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_S)); \
  5424. } while (0)
  5425. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_M 0x01C00000
  5426. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_S 22
  5427. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_GET(_var) \
  5428. (((_var) & HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_M) >> \
  5429. HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_S)
  5430. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_SET(_var, _val) \
  5431. do { \
  5432. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA, _val); \
  5433. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_S)); \
  5434. } while (0)
  5435. #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_M 0x06000000
  5436. #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_S 25
  5437. #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_GET(_var) \
  5438. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_M) >> \
  5439. HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_S)
  5440. #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_SET(_var, _val) \
  5441. do { \
  5442. HTT_CHECK_SET_VAL( HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN, _val); \
  5443. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_S));\
  5444. } while(0)
  5445. #define HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_M 0x08000000
  5446. #define HTT_RX_RING_SELECTION_CFG_RXPXU_FILTER_S 27
  5447. #define HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_GET(_var) \
  5448. (((_var) & HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_M) >> \
  5449. HTT_RX_RING_SELECTION_CFG_RXPXU_FILTER_S)
  5450. #define HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_SET(_var, _val) \
  5451. do { \
  5452. HTT_CHECK_SET_VAL( HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER, _val); \
  5453. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RXPXU_FILTER_S));\
  5454. } while(0)
  5455. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_M 0xffffffff
  5456. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S 0
  5457. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_GET(_var) \
  5458. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_M) >> \
  5459. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S)
  5460. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_SET(_var, _val) \
  5461. do { \
  5462. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0, _val); \
  5463. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S)); \
  5464. } while (0)
  5465. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_M 0xffffffff
  5466. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S 0
  5467. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_GET(_var) \
  5468. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_M) >> \
  5469. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S)
  5470. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_SET(_var, _val) \
  5471. do { \
  5472. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1, _val); \
  5473. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S)); \
  5474. } while (0)
  5475. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_M 0xffffffff
  5476. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S 0
  5477. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_GET(_var) \
  5478. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_M) >> \
  5479. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S)
  5480. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_SET(_var, _val) \
  5481. do { \
  5482. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2, _val); \
  5483. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S)); \
  5484. } while (0)
  5485. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_M 0xffffffff
  5486. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S 0
  5487. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_GET(_var) \
  5488. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_M) >> \
  5489. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S)
  5490. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_SET(_var, _val) \
  5491. do { \
  5492. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3, _val); \
  5493. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S)); \
  5494. } while (0)
  5495. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_M 0xffffffff
  5496. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S 0
  5497. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_GET(_var) \
  5498. (((_var) & HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_M) >> \
  5499. HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S)
  5500. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_SET(_var, _val) \
  5501. do { \
  5502. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG, _val); \
  5503. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S)); \
  5504. } while (0)
  5505. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_M 0x0000ffff
  5506. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S 0
  5507. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_GET(_var) \
  5508. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_M) >> \
  5509. HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S)
  5510. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_SET(_var, _val) \
  5511. do { \
  5512. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET, _val); \
  5513. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S)); \
  5514. } while (0)
  5515. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_M 0xffff0000
  5516. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S 16
  5517. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_GET(_var) \
  5518. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_M) >> \
  5519. HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S)
  5520. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_SET(_var, _val) \
  5521. do { \
  5522. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET, _val); \
  5523. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S)); \
  5524. } while (0)
  5525. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_M 0x0000ffff
  5526. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S 0
  5527. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_GET(_var) \
  5528. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_M) >> \
  5529. HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S)
  5530. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_SET(_var, _val) \
  5531. do { \
  5532. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET, _val); \
  5533. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S)); \
  5534. } while (0)
  5535. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_M 0xffff0000
  5536. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S 16
  5537. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_GET(_var) \
  5538. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_M) >> \
  5539. HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S)
  5540. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_SET(_var, _val) \
  5541. do { \
  5542. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET, _val); \
  5543. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S)); \
  5544. } while (0)
  5545. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_M 0x0000ffff
  5546. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S 0
  5547. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_GET(_var) \
  5548. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_M) >> \
  5549. HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S)
  5550. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_SET(_var, _val) \
  5551. do { \
  5552. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET, _val); \
  5553. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S)); \
  5554. } while (0)
  5555. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_M 0xffff0000
  5556. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S 16
  5557. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_GET(_var) \
  5558. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_M) >> \
  5559. HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S)
  5560. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_SET(_var, _val) \
  5561. do { \
  5562. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET, _val); \
  5563. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S)); \
  5564. } while (0)
  5565. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_M 0x0000ffff
  5566. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S 0
  5567. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_GET(_var) \
  5568. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_M) >> \
  5569. HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S)
  5570. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_SET(_var, _val) \
  5571. do { \
  5572. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET, _val); \
  5573. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S)); \
  5574. } while (0)
  5575. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_M 0x000003ff
  5576. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S 0
  5577. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_GET(_var) \
  5578. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_M) >> \
  5579. HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S)
  5580. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_SET(_var, _val) \
  5581. do { \
  5582. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD, _val); \
  5583. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S)); \
  5584. } while (0)
  5585. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_M 0x00000400
  5586. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_S 10
  5587. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_GET(_var) \
  5588. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_NDP_M) >> \
  5589. HTT_RX_RING_SELECTION_CFG_FP_NDP_S)
  5590. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_SET(_var, _val) \
  5591. do { \
  5592. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_NDP, _val); \
  5593. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_NDP_S)); \
  5594. } while (0)
  5595. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_M 0x00000800
  5596. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_S 11
  5597. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_GET(_var) \
  5598. (((_var) & HTT_RX_RING_SELECTION_CFG_MO_NDP_M) >> \
  5599. HTT_RX_RING_SELECTION_CFG_MO_NDP_S)
  5600. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_SET(_var, _val) \
  5601. do { \
  5602. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_MO_NDP, _val); \
  5603. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_MO_NDP_S)); \
  5604. } while (0)
  5605. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_M 0x00001000
  5606. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_S 12
  5607. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_GET(_var) \
  5608. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_M) >> \
  5609. HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_S)
  5610. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_SET(_var, _val) \
  5611. do { \
  5612. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR, _val); \
  5613. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_S)); \
  5614. } while (0)
  5615. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_M 0x00006000
  5616. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_S 13
  5617. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_GET(_var) \
  5618. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_M) >> \
  5619. HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_S)
  5620. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_SET(_var, _val) \
  5621. do { \
  5622. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC, _val); \
  5623. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_S)); \
  5624. } while (0)
  5625. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_M 0x00018000
  5626. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_S 15
  5627. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_GET(_var) \
  5628. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_M) >> \
  5629. HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_S)
  5630. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_SET(_var, _val) \
  5631. do { \
  5632. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST, _val); \
  5633. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_S)); \
  5634. } while (0)
  5635. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_M 0x000E0000
  5636. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_S 17
  5637. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_GET(_var) \
  5638. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_M) >> \
  5639. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_S)
  5640. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_SET(_var, _val) \
  5641. do { \
  5642. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING, _val); \
  5643. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_S)); \
  5644. } while (0)
  5645. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_M 0x00100000
  5646. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_S 20
  5647. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_GET(_var) \
  5648. (((_var) & HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_M) >> \
  5649. HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_S)
  5650. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_SET(_var, _val) \
  5651. do { \
  5652. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT, _val); \
  5653. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_S)); \
  5654. } while (0)
  5655. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_M 0x00200000
  5656. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_S 21
  5657. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_GET(_var) \
  5658. (((_var) & HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_M) >> \
  5659. HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_S)
  5660. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_SET(_var, _val) \
  5661. do { \
  5662. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL, _val); \
  5663. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_S)); \
  5664. } while (0)
  5665. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_M 0x00400000
  5666. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_S 22
  5667. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_GET(_var) \
  5668. (((_var) & HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_M) >> \
  5669. HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_S)
  5670. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_SET(_var, _val) \
  5671. do { \
  5672. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA, _val); \
  5673. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_S)); \
  5674. } while (0)
  5675. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_M 0x00800000
  5676. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_S 23
  5677. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_GET(_var) \
  5678. (((_var) & HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_M) >> \
  5679. HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_S)
  5680. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_SET(_var, _val) \
  5681. do { \
  5682. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE, _val); \
  5683. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_S)); \
  5684. } while (0)
  5685. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_M 0x01000000
  5686. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_S 24
  5687. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_GET(_var) \
  5688. (((_var) & HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_M) >> \
  5689. HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_S)
  5690. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_SET(_var, _val) \
  5691. do { \
  5692. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE, _val);\
  5693. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_S)); \
  5694. } while (0)
  5695. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_M 0x1E000000
  5696. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_S 25
  5697. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_GET(_var) \
  5698. (((_var) & HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_M) >> \
  5699. HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_S)
  5700. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_SET(_var, _val) \
  5701. do { \
  5702. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE, _val);\
  5703. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_S));\
  5704. } while (0)
  5705. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_M 0xffffffff
  5706. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_S 0
  5707. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_GET(_var) \
  5708. (((_var) & HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_M) >> \
  5709. HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_S)
  5710. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_SET(_var, _val) \
  5711. do { \
  5712. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK, _val); \
  5713. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_S)); \
  5714. } while (0)
  5715. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_M 0xffffffff
  5716. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_S 0
  5717. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_GET(_var) \
  5718. (((_var) & HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_M) >> \
  5719. HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_S)
  5720. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_SET(_var, _val) \
  5721. do { \
  5722. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT, _val); \
  5723. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_S)); \
  5724. } while (0)
  5725. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_M 0x0000FFFF
  5726. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_S 0
  5727. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_GET(_var) \
  5728. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_M)>> \
  5729. HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_S)
  5730. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_SET(_var, _val) \
  5731. do { \
  5732. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK, _val);\
  5733. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_S)); \
  5734. } while (0)
  5735. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_M 0x00070000
  5736. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_S 16
  5737. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_GET(_var) \
  5738. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_M)>> \
  5739. HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_S)
  5740. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_SET(_var, _val) \
  5741. do { \
  5742. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK, _val);\
  5743. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_S)); \
  5744. } while (0)
  5745. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_M 0x0001FFFF
  5746. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_S 0
  5747. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_GET(_var) \
  5748. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_M)>> \
  5749. HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_S)
  5750. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_SET(_var, _val) \
  5751. do { \
  5752. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK, _val);\
  5753. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_S)); \
  5754. } while (0)
  5755. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_M 0x00000001
  5756. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_S 0
  5757. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_GET(_var) \
  5758. (((_var) & HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_M)>> \
  5759. HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_S)
  5760. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_SET(_var, _val) \
  5761. do { \
  5762. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET, _val); \
  5763. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_S)); \
  5764. } while (0)
  5765. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_M 0x0000FFFE
  5766. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_S 1
  5767. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_GET(_var) \
  5768. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_M)>> \
  5769. HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_S)
  5770. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_SET(_var, _val) \
  5771. do { \
  5772. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET, _val); \
  5773. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_S)); \
  5774. } while (0)
  5775. /*
  5776. * Subtype based MGMT frames enable bits.
  5777. * FP: Filter_Pass, MD: Monitor_Direct MO: Monitor_Other
  5778. */
  5779. /* association request */
  5780. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0000_M 0x00000001
  5781. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0000_S 0
  5782. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0000_M 0x00000002
  5783. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0000_S 1
  5784. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0000_M 0x00000004
  5785. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0000_S 2
  5786. /* association response */
  5787. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0001_M 0x00000008
  5788. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0001_S 3
  5789. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0001_M 0x00000010
  5790. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0001_S 4
  5791. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0001_M 0x00000020
  5792. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0001_S 5
  5793. /* Reassociation request */
  5794. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0010_M 0x00000040
  5795. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0010_S 6
  5796. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0010_M 0x00000080
  5797. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0010_S 7
  5798. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0010_M 0x00000100
  5799. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0010_S 8
  5800. /* Reassociation response */
  5801. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0011_M 0x00000200
  5802. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0011_S 9
  5803. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0011_M 0x00000400
  5804. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0011_S 10
  5805. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0011_M 0x00000800
  5806. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0011_S 11
  5807. /* Probe request */
  5808. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0100_M 0x00001000
  5809. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0100_S 12
  5810. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0100_M 0x00002000
  5811. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0100_S 13
  5812. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0100_M 0x00004000
  5813. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0100_S 14
  5814. /* Probe response */
  5815. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0101_M 0x00008000
  5816. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0101_S 15
  5817. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0101_M 0x00010000
  5818. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0101_S 16
  5819. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0101_M 0x00020000
  5820. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0101_S 17
  5821. /* Timing Advertisement */
  5822. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0110_M 0x00040000
  5823. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0110_S 18
  5824. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0110_M 0x00080000
  5825. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0110_S 19
  5826. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0110_M 0x00100000
  5827. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0110_S 20
  5828. /* Reserved */
  5829. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0111_M 0x00200000
  5830. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0111_S 21
  5831. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0111_M 0x00400000
  5832. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0111_S 22
  5833. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0111_M 0x00800000
  5834. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0111_S 23
  5835. /* Beacon */
  5836. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1000_M 0x01000000
  5837. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1000_S 24
  5838. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1000_M 0x02000000
  5839. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1000_S 25
  5840. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1000_M 0x04000000
  5841. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1000_S 26
  5842. /* ATIM */
  5843. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1001_M 0x08000000
  5844. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1001_S 27
  5845. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1001_M 0x10000000
  5846. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1001_S 28
  5847. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1001_M 0x20000000
  5848. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1001_S 29
  5849. /* Disassociation */
  5850. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1010_M 0x00000001
  5851. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1010_S 0
  5852. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1010_M 0x00000002
  5853. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1010_S 1
  5854. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1010_M 0x00000004
  5855. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1010_S 2
  5856. /* Authentication */
  5857. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1011_M 0x00000008
  5858. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1011_S 3
  5859. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1011_M 0x00000010
  5860. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1011_S 4
  5861. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1011_M 0x00000020
  5862. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1011_S 5
  5863. /* Deauthentication */
  5864. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1100_M 0x00000040
  5865. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1100_S 6
  5866. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1100_M 0x00000080
  5867. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1100_S 7
  5868. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1100_M 0x00000100
  5869. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1100_S 8
  5870. /* Action */
  5871. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1101_M 0x00000200
  5872. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1101_S 9
  5873. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1101_M 0x00000400
  5874. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1101_S 10
  5875. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1101_M 0x00000800
  5876. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1101_S 11
  5877. /* Action No Ack */
  5878. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1110_M 0x00001000
  5879. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1110_S 12
  5880. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1110_M 0x00002000
  5881. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1110_S 13
  5882. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1110_M 0x00004000
  5883. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1110_S 14
  5884. /* Reserved */
  5885. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1111_M 0x00008000
  5886. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1111_S 15
  5887. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1111_M 0x00010000
  5888. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1111_S 16
  5889. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1111_M 0x00020000
  5890. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1111_S 17
  5891. /*
  5892. * Subtype based CTRL frames enable bits.
  5893. * FP: Filter_Pass, MD: Monitor_Direct, MO: Monitor_Other
  5894. */
  5895. /* Reserved */
  5896. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0000_M 0x00000001
  5897. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0000_S 0
  5898. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0000_M 0x00000002
  5899. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0000_S 1
  5900. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0000_M 0x00000004
  5901. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0000_S 2
  5902. /* Reserved */
  5903. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0001_M 0x00000008
  5904. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0001_S 3
  5905. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0001_M 0x00000010
  5906. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0001_S 4
  5907. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0001_M 0x00000020
  5908. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0001_S 5
  5909. /* Reserved */
  5910. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0010_M 0x00000040
  5911. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0010_S 6
  5912. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0010_M 0x00000080
  5913. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0010_S 7
  5914. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0010_M 0x00000100
  5915. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0010_S 8
  5916. /* Reserved */
  5917. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0011_M 0x00000200
  5918. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0011_S 9
  5919. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0011_M 0x00000400
  5920. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0011_S 10
  5921. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0011_M 0x00000800
  5922. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0011_S 11
  5923. /* Reserved */
  5924. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0100_M 0x00001000
  5925. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0100_S 12
  5926. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0100_M 0x00002000
  5927. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0100_S 13
  5928. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0100_M 0x00004000
  5929. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0100_S 14
  5930. /* Reserved */
  5931. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0101_M 0x00008000
  5932. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0101_S 15
  5933. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0101_M 0x00010000
  5934. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0101_S 16
  5935. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0101_M 0x00020000
  5936. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0101_S 17
  5937. /* Reserved */
  5938. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0110_M 0x00040000
  5939. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0110_S 18
  5940. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0110_M 0x00080000
  5941. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0110_S 19
  5942. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0110_M 0x00100000
  5943. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0110_S 20
  5944. /* Control Wrapper */
  5945. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0111_M 0x00200000
  5946. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0111_S 21
  5947. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0111_M 0x00400000
  5948. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0111_S 22
  5949. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0111_M 0x00800000
  5950. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0111_S 23
  5951. /* Block Ack Request */
  5952. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1000_M 0x01000000
  5953. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1000_S 24
  5954. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1000_M 0x02000000
  5955. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1000_S 25
  5956. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1000_M 0x04000000
  5957. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1000_S 26
  5958. /* Block Ack*/
  5959. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1001_M 0x08000000
  5960. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1001_S 27
  5961. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1001_M 0x10000000
  5962. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1001_S 28
  5963. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1001_M 0x20000000
  5964. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1001_S 29
  5965. /* PS-POLL */
  5966. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1010_M 0x00000001
  5967. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1010_S 0
  5968. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1010_M 0x00000002
  5969. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1010_S 1
  5970. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1010_M 0x00000004
  5971. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1010_S 2
  5972. /* RTS */
  5973. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1011_M 0x00000008
  5974. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1011_S 3
  5975. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1011_M 0x00000010
  5976. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1011_S 4
  5977. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1011_M 0x00000020
  5978. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1011_S 5
  5979. /* CTS */
  5980. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1100_M 0x00000040
  5981. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1100_S 6
  5982. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1100_M 0x00000080
  5983. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1100_S 7
  5984. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1100_M 0x00000100
  5985. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1100_S 8
  5986. /* ACK */
  5987. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1101_M 0x00000200
  5988. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1101_S 9
  5989. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1101_M 0x00000400
  5990. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1101_S 10
  5991. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1101_M 0x00000800
  5992. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1101_S 11
  5993. /* CF-END */
  5994. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1110_M 0x00001000
  5995. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1110_S 12
  5996. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1110_M 0x00002000
  5997. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1110_S 13
  5998. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1110_M 0x00004000
  5999. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1110_S 14
  6000. /* CF-END + CF-ACK */
  6001. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1111_M 0x00008000
  6002. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1111_S 15
  6003. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1111_M 0x00010000
  6004. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1111_S 16
  6005. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1111_M 0x00020000
  6006. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1111_S 17
  6007. /* Multicast data */
  6008. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_MCAST_M 0x00040000
  6009. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_MCAST_S 18
  6010. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_MCAST_M 0x00080000
  6011. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_MCAST_S 19
  6012. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_MCAST_M 0x00100000
  6013. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_MCAST_S 20
  6014. /* Unicast data */
  6015. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_UCAST_M 0x00200000
  6016. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_UCAST_S 21
  6017. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_UCAST_M 0x00400000
  6018. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_UCAST_S 22
  6019. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_UCAST_M 0x00800000
  6020. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_UCAST_S 23
  6021. /* NULL data */
  6022. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_NULL_M 0x01000000
  6023. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_NULL_S 24
  6024. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_NULL_M 0x02000000
  6025. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_NULL_S 25
  6026. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_NULL_M 0x04000000
  6027. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_NULL_S 26
  6028. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_SET(word, httsym, value) \
  6029. do { \
  6030. HTT_CHECK_SET_VAL(httsym, value); \
  6031. (word) |= (value) << httsym##_S; \
  6032. } while (0)
  6033. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_GET(word, httsym) \
  6034. (((word) & httsym##_M) >> httsym##_S)
  6035. #define htt_rx_ring_pkt_enable_subtype_set( \
  6036. word, flag, mode, type, subtype, val) \
  6037. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_SET( \
  6038. word, HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_##flag##_##mode##_##type##_##subtype, val)
  6039. #define htt_rx_ring_pkt_enable_subtype_get( \
  6040. word, flag, mode, type, subtype) \
  6041. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_GET( \
  6042. word, HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_##flag##_##mode##_##type##_##subtype)
  6043. /* Definition to filter in TLVs */
  6044. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_START_M 0x00000001
  6045. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_START_S 0
  6046. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_START_M 0x00000002
  6047. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_START_S 1
  6048. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_M 0x00000004
  6049. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_S 2
  6050. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_END_M 0x00000008
  6051. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_END_S 3
  6052. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_END_M 0x00000010
  6053. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_END_S 4
  6054. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_HEADER_M 0x00000020
  6055. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_HEADER_S 5
  6056. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_RESERVED_M 0x00000040
  6057. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_RESERVED_S 6
  6058. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_ATTENTION_M 0x00000080
  6059. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_ATTENTION_S 7
  6060. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_M 0x00000100
  6061. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_S 8
  6062. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_M 0x00000200
  6063. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_S 9
  6064. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_M 0x00000400
  6065. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_S 10
  6066. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_EXT_M 0x00000800
  6067. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_EXT_S 11
  6068. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_STATUS_DONE_M 0x00001000
  6069. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_STATUS_DONE_S 12
  6070. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_USER_INFO_M 0x00002000
  6071. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_USER_INFO_S 13
  6072. #define HTT_RX_RING_TLV_ENABLE_SET(word, httsym, enable) \
  6073. do { \
  6074. HTT_CHECK_SET_VAL(httsym, enable); \
  6075. (word) |= (enable) << httsym##_S; \
  6076. } while (0)
  6077. #define HTT_RX_RING_TLV_ENABLE_GET(word, httsym) \
  6078. (((word) & httsym##_M) >> httsym##_S)
  6079. #define htt_rx_ring_tlv_filter_in_enable_set(word, tlv, enable) \
  6080. HTT_RX_RING_TLV_ENABLE_SET( \
  6081. word, HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_##tlv, enable)
  6082. #define htt_rx_ring_tlv_filter_in_enable_get(word, tlv) \
  6083. HTT_RX_RING_TLV_ENABLE_GET( \
  6084. word, HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_##tlv)
  6085. /**
  6086. * @brief host -> target TX monitor config message
  6087. *
  6088. * MSG_TYPE => HTT_H2T_MSG_TYPE_TX_MONITOR_CFG
  6089. *
  6090. * @details
  6091. * HTT_H2T_MSG_TYPE_TX_MONITOR_CFG message is sent by host to
  6092. * configure RXDMA rings.
  6093. * The configuration is per ring based and includes both packet types
  6094. * and PPDU/MPDU TLVs.
  6095. *
  6096. * The message would appear as follows:
  6097. *
  6098. * |31 26|25|24|23 22|21|20|19|18 16|15|14|13|12|11|10|9|8|7|6|5|4|3|2 0|
  6099. * |--------+--+--+-----+--+--+--+-----+--+--+--+--+--+--+-+-+-+-+-+-+-+----|
  6100. * | rsvd1 |PS|SS| ring_id | pdev_id | msg_type |
  6101. * |-----------+--------+--------+-----+------------------------------------|
  6102. * | rsvd2 | DATA | CTRL | MGMT| ring_buffer_size |
  6103. * |--------------------------------------+--+--+--+--+--+-+-+-+-+-+-+-+----|
  6104. * | | M| M| M| M| M|M|M|M|M|M|M|M| |
  6105. * | | S| S| S| P| P|P|S|S|S|P|P|P| |
  6106. * | | E| E| E| E| E|E|S|S|S|S|S|S| |
  6107. * | rsvd3 | D| C| M| D| C|M|D|C|M|D|C|M| E |
  6108. * |------------------------------------------------------------------------|
  6109. * | tlv_filter_mask_in0 |
  6110. * |------------------------------------------------------------------------|
  6111. * | tlv_filter_mask_in1 |
  6112. * |------------------------------------------------------------------------|
  6113. * | tlv_filter_mask_in2 |
  6114. * |------------------------------------------------------------------------|
  6115. * | tlv_filter_mask_in3 |
  6116. * |-----------------+-----------------+---------------------+--------------|
  6117. * | tx_msdu_start_wm| tx_queue_ext_wm | tx_peer_entry_wm |tx_fes_stup_wm|
  6118. * |------------------------------------------------------------------------|
  6119. * | pcu_ppdu_setup_word_mask |
  6120. * |--------------------+--+--+--+-----+---------------------+--------------|
  6121. * | rsvd4 | D| C| M| PT | rxpcu_usrsetp_wm |tx_mpdu_srt_wm|
  6122. * |------------------------------------------------------------------------|
  6123. *
  6124. * Where:
  6125. * PS = pkt_swap
  6126. * SS = status_swap
  6127. * The message is interpreted as follows:
  6128. * dword0 - b'0:7 - msg_type: This will be set to
  6129. * 0x1b (HTT_H2T_MSG_TYPE_TX_MONITOR_CFG)
  6130. * b'8:15 - pdev_id:
  6131. * 0 (for rings at SOC level),
  6132. * 1/2/3 mac id (for rings at LMAC level)
  6133. * b'16:23 - ring_id : Identify the ring to configure.
  6134. * More details can be got from enum htt_srng_ring_id
  6135. * b'24 - status_swap (SS): 1 is to swap status TLV - refer to
  6136. * BUF_RING_CFG_0 defs within HW .h files,
  6137. * e.g. wmac_top_reg_seq_hwioreg.h
  6138. * b'25 - pkt_swap (PS): 1 is to swap packet TLV - refer to
  6139. * BUF_RING_CFG_0 defs within HW .h files,
  6140. * e.g. wmac_top_reg_seq_hwioreg.h
  6141. * b'26 - tx_mon_global_en: Enable/Disable global register
  6142. * configuration in Tx monitor module.
  6143. * b'27:31 - rsvd1: reserved for future use
  6144. * dword1 - b'0:15 - ring_buffer_size: size of bufferes referenced by rx ring,
  6145. * in byte units.
  6146. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  6147. * b'16:18 - config_length_mgmt(MGMT) for MGMT: Each bit set represent
  6148. * 64, 128, 256.
  6149. * If all 3 bits are set config length is > 256.
  6150. * if val is '0', then ignore this field.
  6151. * b'19:21 - config_length_ctrl(CTRL) for CTRL: Each bit set represent
  6152. * 64, 128, 256.
  6153. * If all 3 bits are set config length is > 256.
  6154. * if val is '0', then ignore this field.
  6155. * b'22:24 - config_length_data(DATA) for DATA: Each bit set represent
  6156. * 64, 128, 256.
  6157. * If all 3 bits are set config length is > 256.
  6158. * If val is '0', then ignore this field.
  6159. * - b'25:31 - rsvd2: Reserved for future use
  6160. * dword2 - b'0:2 - packet_type_enable_flags(E): MGMT, CTRL, DATA
  6161. * b'3 - filter_in_tx_mpdu_start_mgmt(MPSM):
  6162. * If packet_type_enable_flags is '1' for MGMT type,
  6163. * monitor will ignore this bit and allow this TLV.
  6164. * If packet_type_enable_flags is '0' for MGMT type,
  6165. * monitor will use this bit to enable/disable logging
  6166. * of this TLV.
  6167. * b'4 - filter_in_tx_mpdu_start_ctrl(MPSC)
  6168. * If packet_type_enable_flags is '1' for CTRL type,
  6169. * monitor will ignore this bit and allow this TLV.
  6170. * If packet_type_enable_flags is '0' for CTRL type,
  6171. * monitor will use this bit to enable/disable logging
  6172. * of this TLV.
  6173. * b'5 - filter_in_tx_mpdu_start_data(MPSD)
  6174. * If packet_type_enable_flags is '1' for DATA type,
  6175. * monitor will ignore this bit and allow this TLV.
  6176. * If packet_type_enable_flags is '0' for DATA type,
  6177. * monitor will use this bit to enable/disable logging
  6178. * of this TLV.
  6179. * b'6 - filter_in_tx_msdu_start_mgmt(MSSM)
  6180. * If packet_type_enable_flags is '1' for MGMT type,
  6181. * monitor will ignore this bit and allow this TLV.
  6182. * If packet_type_enable_flags is '0' for MGMT type,
  6183. * monitor will use this bit to enable/disable logging
  6184. * of this TLV.
  6185. * b'7 - filter_in_tx_msdu_start_ctrl(MSSC)
  6186. * If packet_type_enable_flags is '1' for CTRL type,
  6187. * monitor will ignore this bit and allow this TLV.
  6188. * If packet_type_enable_flags is '0' for CTRL type,
  6189. * monitor will use this bit to enable/disable logging
  6190. * of this TLV.
  6191. * b'8 - filter_in_tx_msdu_start_data(MSSD)
  6192. * If packet_type_enable_flags is '1' for DATA type,
  6193. * monitor will ignore this bit and allow this TLV.
  6194. * If packet_type_enable_flags is '0' for DATA type,
  6195. * monitor will use this bit to enable/disable logging
  6196. * of this TLV.
  6197. * b'9 - filter_in_tx_mpdu_end_mgmt(MPEM)
  6198. * If packet_type_enable_flags is '1' for MGMT type,
  6199. * monitor will ignore this bit and allow this TLV.
  6200. * If packet_type_enable_flags is '0' for MGMT type,
  6201. * monitor will use this bit to enable/disable logging
  6202. * of this TLV.
  6203. * If filter_in_TX_MPDU_START = 1 it is recommended
  6204. * to set this bit.
  6205. * b'10 - filter_in_tx_mpdu_end_ctrl(MPEC)
  6206. * If packet_type_enable_flags is '1' for CTRL type,
  6207. * monitor will ignore this bit and allow this TLV.
  6208. * If packet_type_enable_flags is '0' for CTRL type,
  6209. * monitor will use this bit to enable/disable logging
  6210. * of this TLV.
  6211. * If filter_in_TX_MPDU_START = 1 it is recommended
  6212. * to set this bit.
  6213. * b'11 - filter_in_tx_mpdu_end_data(MPED)
  6214. * If packet_type_enable_flags is '1' for DATA type,
  6215. * monitor will ignore this bit and allow this TLV.
  6216. * If packet_type_enable_flags is '0' for DATA type,
  6217. * monitor will use this bit to enable/disable logging
  6218. * of this TLV.
  6219. * If filter_in_TX_MPDU_START = 1 it is recommended
  6220. * to set this bit.
  6221. * b'12 - filter_in_tx_msdu_end_mgmt(MSEM)
  6222. * If packet_type_enable_flags is '1' for MGMT type,
  6223. * monitor will ignore this bit and allow this TLV.
  6224. * If packet_type_enable_flags is '0' for MGMT type,
  6225. * monitor will use this bit to enable/disable logging
  6226. * of this TLV.
  6227. * If filter_in_TX_MSDU_START = 1 it is recommended
  6228. * to set this bit.
  6229. * b'13 - filter_in_tx_msdu_end_ctrl(MSEC)
  6230. * If packet_type_enable_flags is '1' for CTRL type,
  6231. * monitor will ignore this bit and allow this TLV.
  6232. * If packet_type_enable_flags is '0' for CTRL type,
  6233. * monitor will use this bit to enable/disable logging
  6234. * of this TLV.
  6235. * If filter_in_TX_MSDU_START = 1 it is recommended
  6236. * to set this bit.
  6237. * b'14 - filter_in_tx_msdu_end_data(MSED)
  6238. * If packet_type_enable_flags is '1' for DATA type,
  6239. * monitor will ignore this bit and allow this TLV.
  6240. * If packet_type_enable_flags is '0' for DATA type,
  6241. * monitor will use this bit to enable/disable logging
  6242. * of this TLV.
  6243. * If filter_in_TX_MSDU_START = 1 it is recommended
  6244. * to set this bit.
  6245. * b'15:31 - rsvd3: Reserved for future use
  6246. * dword3 - b'0:31 - tlv_filter_mask_in0:
  6247. * dword4 - b'0:31 - tlv_filter_mask_in1:
  6248. * dword5 - b'0:31 - tlv_filter_mask_in2:
  6249. * dword6 - b'0:31 - tlv_filter_mask_in3:
  6250. * dword7 - b'0:7 - tx_fes_setup_word_mask:
  6251. * - b'8:15 - tx_peer_entry_word_mask:
  6252. * - b'16:23 - tx_queue_ext_word_mask:
  6253. * - b'24:31 - tx_msdu_start_word_mask:
  6254. * dword8 - b'0:31 - pcu_ppdu_setup_word_mask:
  6255. * dword9 - b'0:7 - tx_mpdu_start_word_mask:
  6256. * - b'8:15 - rxpcu_user_setup_word_mask:
  6257. * - b'16:18 - pkt_type_enable_msdu_or_mpdu_logging (PT):
  6258. * MGMT, CTRL, DATA
  6259. * - b'19 - dma_mpdu_mgmt(M): For MGMT
  6260. * 0 -> MSDU level logging is enabled
  6261. * (valid only if bit is set in
  6262. * pkt_type_enable_msdu_or_mpdu_logging)
  6263. * 1 -> MPDU level logging is enabled
  6264. * (valid only if bit is set in
  6265. * pkt_type_enable_msdu_or_mpdu_logging)
  6266. * - b'20 - dma_mpdu_ctrl(C) : For CTRL
  6267. * 0 -> MSDU level logging is enabled
  6268. * (valid only if bit is set in
  6269. * pkt_type_enable_msdu_or_mpdu_logging)
  6270. * 1 -> MPDU level logging is enabled
  6271. * (valid only if bit is set in
  6272. * pkt_type_enable_msdu_or_mpdu_logging)
  6273. * - b'21 - dma_mpdu_data(D) : For DATA
  6274. * 0 -> MSDU level logging is enabled
  6275. * (valid only if bit is set in
  6276. * pkt_type_enable_msdu_or_mpdu_logging)
  6277. * 1 -> MPDU level logging is enabled
  6278. * (valid only if bit is set in
  6279. * pkt_type_enable_msdu_or_mpdu_logging)
  6280. * - b'22:31 - rsvd4 for future use
  6281. */
  6282. PREPACK struct htt_tx_monitor_cfg_t {
  6283. A_UINT32 msg_type: 8,
  6284. pdev_id: 8,
  6285. ring_id: 8,
  6286. status_swap: 1,
  6287. pkt_swap: 1,
  6288. tx_mon_global_en: 1,
  6289. rsvd1: 5;
  6290. A_UINT32 ring_buffer_size: 16,
  6291. config_length_mgmt: 3,
  6292. config_length_ctrl: 3,
  6293. config_length_data: 3,
  6294. rsvd2: 7;
  6295. A_UINT32 pkt_type_enable_flags: 3,
  6296. filter_in_tx_mpdu_start_mgmt: 1,
  6297. filter_in_tx_mpdu_start_ctrl: 1,
  6298. filter_in_tx_mpdu_start_data: 1,
  6299. filter_in_tx_msdu_start_mgmt: 1,
  6300. filter_in_tx_msdu_start_ctrl: 1,
  6301. filter_in_tx_msdu_start_data: 1,
  6302. filter_in_tx_mpdu_end_mgmt: 1,
  6303. filter_in_tx_mpdu_end_ctrl: 1,
  6304. filter_in_tx_mpdu_end_data: 1,
  6305. filter_in_tx_msdu_end_mgmt: 1,
  6306. filter_in_tx_msdu_end_ctrl: 1,
  6307. filter_in_tx_msdu_end_data: 1,
  6308. rsvd3: 17;
  6309. A_UINT32 tlv_filter_mask_in0;
  6310. A_UINT32 tlv_filter_mask_in1;
  6311. A_UINT32 tlv_filter_mask_in2;
  6312. A_UINT32 tlv_filter_mask_in3;
  6313. A_UINT32 tx_fes_setup_word_mask: 8,
  6314. tx_peer_entry_word_mask: 8,
  6315. tx_queue_ext_word_mask: 8,
  6316. tx_msdu_start_word_mask: 8;
  6317. A_UINT32 pcu_ppdu_setup_word_mask;
  6318. A_UINT32 tx_mpdu_start_word_mask: 8,
  6319. rxpcu_user_setup_word_mask: 8,
  6320. pkt_type_enable_msdu_or_mpdu_logging: 3,
  6321. dma_mpdu_mgmt: 1,
  6322. dma_mpdu_ctrl: 1,
  6323. dma_mpdu_data: 1,
  6324. rsvd4: 10;
  6325. A_UINT32 tx_queue_ext_v2_word_mask: 12,
  6326. tx_peer_entry_v2_word_mask: 12,
  6327. rsvd5: 10;
  6328. A_UINT32 fes_status_end_word_mask: 16,
  6329. response_end_status_word_mask: 16;
  6330. A_UINT32 fes_status_prot_word_mask: 11,
  6331. rsvd6: 21;
  6332. } POSTPACK;
  6333. #define HTT_TX_MONITOR_CFG_SZ (sizeof(struct htt_tx_monitor_cfg_t))
  6334. #define HTT_TX_MONITOR_CFG_PDEV_ID_M 0x0000ff00
  6335. #define HTT_TX_MONITOR_CFG_PDEV_ID_S 8
  6336. #define HTT_TX_MONITOR_CFG_PDEV_ID_GET(_var) \
  6337. (((_var) & HTT_TX_MONITOR_CFG_PDEV_ID_M) >> \
  6338. HTT_TX_MONITOR_CFG_PDEV_ID_S)
  6339. #define HTT_TX_MONITOR_CFG_PDEV_ID_SET(_var, _val) \
  6340. do { \
  6341. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PDEV_ID, _val); \
  6342. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PDEV_ID_S)); \
  6343. } while (0)
  6344. #define HTT_TX_MONITOR_CFG_RING_ID_M 0x00ff0000
  6345. #define HTT_TX_MONITOR_CFG_RING_ID_S 16
  6346. #define HTT_TX_MONITOR_CFG_RING_ID_GET(_var) \
  6347. (((_var) & HTT_TX_MONITOR_CFG_RING_ID_M) >> \
  6348. HTT_TX_MONITOR_CFG_RING_ID_S)
  6349. #define HTT_TX_MONITOR_CFG_RING_ID_SET(_var, _val) \
  6350. do { \
  6351. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RING_ID, _val); \
  6352. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RING_ID_S)); \
  6353. } while (0)
  6354. #define HTT_TX_MONITOR_CFG_STATUS_SWAP_M 0x01000000
  6355. #define HTT_TX_MONITOR_CFG_STATUS_SWAP_S 24
  6356. #define HTT_TX_MONITOR_CFG_STATUS_TLV_GET(_var) \
  6357. (((_var) & HTT_TX_MONITOR_CFG_STATUS_SWAP_M) >> \
  6358. HTT_TX_MONITOR_CFG_STATUS_SWAP_S)
  6359. #define HTT_TX_MONITOR_CFG_STATUS_TLV_SET(_var, _val) \
  6360. do { \
  6361. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_STATUS_SWAP, _val); \
  6362. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_STATUS_SWAP_S)); \
  6363. } while (0)
  6364. #define HTT_TX_MONITOR_CFG_PKT_SWAP_M 0x02000000
  6365. #define HTT_TX_MONITOR_CFG_PKT_SWAP_S 25
  6366. #define HTT_TX_MONITOR_CFG_PKT_TLV_GET(_var) \
  6367. (((_var) & HTT_TX_MONITOR_CFG_PKT_SWAP_M) >> \
  6368. HTT_TX_MONITOR_CFG_PKT_SWAP_S)
  6369. #define HTT_TX_MONITOR_CFG_PKT_TLV_SET(_var, _val) \
  6370. do { \
  6371. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PKT_SWAP, _val); \
  6372. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PKT_SWAP_S)); \
  6373. } while (0)
  6374. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_M 0x04000000
  6375. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_S 26
  6376. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_GET(_var) \
  6377. (((_var) & HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_M) >> \
  6378. HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_S)
  6379. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_SET(_var, _val) \
  6380. do { \
  6381. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN, _val); \
  6382. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_S)); \
  6383. } while (0)
  6384. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_M 0x0000ffff
  6385. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_S 0
  6386. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_GET(_var) \
  6387. (((_var) & HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_M) >> \
  6388. HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_S)
  6389. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_SET(_var, _val) \
  6390. do { \
  6391. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE, _val); \
  6392. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_S)); \
  6393. } while (0)
  6394. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_M 0x00070000
  6395. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_S 16
  6396. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_GET(_var) \
  6397. (((_var) & HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_M) >> \
  6398. HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_S)
  6399. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_SET(_var, _val) \
  6400. do { \
  6401. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT, _val); \
  6402. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_S)); \
  6403. } while (0)
  6404. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_M 0x00380000
  6405. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_S 19
  6406. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_GET(_var) \
  6407. (((_var) & HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_M) >> \
  6408. HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_S)
  6409. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_SET(_var, _val) \
  6410. do { \
  6411. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL, _val); \
  6412. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_S)); \
  6413. } while (0)
  6414. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_M 0x01C00000
  6415. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_S 22
  6416. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_GET(_var) \
  6417. (((_var) & HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_M) >> \
  6418. HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_S)
  6419. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_SET(_var, _val) \
  6420. do { \
  6421. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA, _val); \
  6422. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_S)); \
  6423. } while (0)
  6424. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_M 0x00000007
  6425. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_S 0
  6426. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_GET(_var) \
  6427. (((_var) & HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_M) >> \
  6428. HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_S)
  6429. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_SET(_var, _val) \
  6430. do { \
  6431. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS, _val); \
  6432. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_S)); \
  6433. } while (0)
  6434. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_M 0x00000008
  6435. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_S 3
  6436. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_GET(_var) \
  6437. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_M) >> \
  6438. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_S)
  6439. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_SET(_var, _val) \
  6440. do { \
  6441. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT, _val); \
  6442. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_S)); \
  6443. } while (0)
  6444. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_M 0x00000010
  6445. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_S 4
  6446. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_GET(_var) \
  6447. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_M) >> \
  6448. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_S)
  6449. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_SET(_var, _val) \
  6450. do { \
  6451. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL, _val); \
  6452. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_S)); \
  6453. } while (0)
  6454. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_M 0x00000020
  6455. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_S 5
  6456. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_GET(_var) \
  6457. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_M) >> \
  6458. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_S)
  6459. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_SET(_var, _val) \
  6460. do { \
  6461. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA, _val); \
  6462. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_S)); \
  6463. } while (0)
  6464. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_M 0x00000040
  6465. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_S 6
  6466. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_GET(_var) \
  6467. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_M) >> \
  6468. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_S)
  6469. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_SET(_var, _val) \
  6470. do { \
  6471. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT, _val); \
  6472. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_S)); \
  6473. } while (0)
  6474. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_M 0x00000080
  6475. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_S 7
  6476. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_GET(_var) \
  6477. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_M) >> \
  6478. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_S)
  6479. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_SET(_var, _val) \
  6480. do { \
  6481. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL, _val); \
  6482. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_S)); \
  6483. } while (0)
  6484. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_M 0x00000100
  6485. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_S 8
  6486. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_GET(_var) \
  6487. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_M) >> \
  6488. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_S)
  6489. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_SET(_var, _val) \
  6490. do { \
  6491. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA, _val); \
  6492. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_S)); \
  6493. } while (0)
  6494. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_M 0x00000200
  6495. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_S 9
  6496. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_GET(_var) \
  6497. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_M) >> \
  6498. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_S)
  6499. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_SET(_var, _val) \
  6500. do { \
  6501. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT, _val); \
  6502. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_S)); \
  6503. } while (0)
  6504. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_M 0x00000400
  6505. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_S 10
  6506. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_GET(_var) \
  6507. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_M) >> \
  6508. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_S)
  6509. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_SET(_var, _val) \
  6510. do { \
  6511. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL, _val); \
  6512. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_S)); \
  6513. } while (0)
  6514. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_M 0x00000800
  6515. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_S 11
  6516. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_GET(_var) \
  6517. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_M) >> \
  6518. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_S)
  6519. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_SET(_var, _val) \
  6520. do { \
  6521. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA, _val); \
  6522. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_S)); \
  6523. } while (0)
  6524. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_M 0x00001000
  6525. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_S 12
  6526. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_GET(_var) \
  6527. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_M) >> \
  6528. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_S)
  6529. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_SET(_var, _val) \
  6530. do { \
  6531. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT, _val); \
  6532. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_S)); \
  6533. } while (0)
  6534. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_M 0x00002000
  6535. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_S 13
  6536. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_GET(_var) \
  6537. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_M) >> \
  6538. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_S)
  6539. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_SET(_var, _val) \
  6540. do { \
  6541. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL, _val); \
  6542. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_S)); \
  6543. } while (0)
  6544. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_M 0x00004000
  6545. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_S 14
  6546. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_GET(_var) \
  6547. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_M) >> \
  6548. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_S)
  6549. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_SET(_var, _val) \
  6550. do { \
  6551. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA, _val); \
  6552. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_S)); \
  6553. } while (0)
  6554. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_M 0xffffffff
  6555. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_S 0
  6556. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_GET(_var) \
  6557. (((_var) & HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_M) >> \
  6558. HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_S)
  6559. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_SET(_var, _val) \
  6560. do { \
  6561. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TLV_FILTER_MASK, _val); \
  6562. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_S)); \
  6563. } while (0)
  6564. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_M 0x000000ff
  6565. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_S 0
  6566. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_GET(_var) \
  6567. (((_var) & HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_M) >> \
  6568. HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_S)
  6569. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_SET(_var, _val) \
  6570. do { \
  6571. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK, _val); \
  6572. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_S)); \
  6573. } while (0)
  6574. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_M 0x0000ff00
  6575. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_S 8
  6576. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_GET(_var) \
  6577. (((_var) & HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_M) >> \
  6578. HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_S)
  6579. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_SET(_var, _val) \
  6580. do { \
  6581. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK, _val); \
  6582. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_S)); \
  6583. } while (0)
  6584. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_M 0x00ff0000
  6585. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_S 16
  6586. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_GET(_var) \
  6587. (((_var) & HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_M) >> \
  6588. HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_S)
  6589. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_SET(_var, _val) \
  6590. do { \
  6591. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK, _val); \
  6592. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_S)); \
  6593. } while (0)
  6594. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_M 0xff000000
  6595. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_S 24
  6596. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_GET(_var) \
  6597. (((_var) & HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_M) >> \
  6598. HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_S)
  6599. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_SET(_var, _val) \
  6600. do { \
  6601. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK, _val); \
  6602. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_S)); \
  6603. } while (0)
  6604. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_M 0xffffffff
  6605. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_S 0
  6606. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_GET(_var) \
  6607. (((_var) & HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_M) >> \
  6608. HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_S)
  6609. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_SET(_var, _val) \
  6610. do { \
  6611. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK, _val); \
  6612. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_S)); \
  6613. } while (0)
  6614. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_M 0x000000ff
  6615. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_S 0
  6616. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_GET(_var) \
  6617. (((_var) & HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_M) >> \
  6618. HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_S)
  6619. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_SET(_var, _val) \
  6620. do { \
  6621. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK, _val); \
  6622. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_S)); \
  6623. } while (0)
  6624. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_M 0x0000ff00
  6625. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_S 8
  6626. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_GET(_var) \
  6627. (((_var) & HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_M) >> \
  6628. HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_S)
  6629. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_SET(_var, _val) \
  6630. do { \
  6631. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK, _val); \
  6632. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_S)); \
  6633. } while (0)
  6634. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_M 0x00070000
  6635. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_S 16
  6636. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_GET(_var) \
  6637. (((_var) & HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_M) >> \
  6638. HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_S)
  6639. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_SET(_var, _val) \
  6640. do { \
  6641. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK, _val); \
  6642. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_S)); \
  6643. } while (0)
  6644. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_M 0x00080000
  6645. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_S 19
  6646. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_GET(_var) \
  6647. (((_var) & HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_M) >> \
  6648. HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_S)
  6649. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_SET(_var, _val) \
  6650. do { \
  6651. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT, _val); \
  6652. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_S)); \
  6653. } while (0)
  6654. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_M 0x00100000
  6655. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_S 20
  6656. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_GET(_var) \
  6657. (((_var) & HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_M) >> \
  6658. HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_S)
  6659. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_SET(_var, _val) \
  6660. do { \
  6661. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL, _val); \
  6662. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_S)); \
  6663. } while (0)
  6664. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_M 0x00200000
  6665. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_S 21
  6666. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_GET(_var) \
  6667. (((_var) & HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_M) >> \
  6668. HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_S)
  6669. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_SET(_var, _val) \
  6670. do { \
  6671. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_DMA_MPDU_DATA, _val); \
  6672. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_S)); \
  6673. } while (0)
  6674. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_M 0x00000fff
  6675. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_S 0
  6676. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_GET(_var) \
  6677. (((_var) & HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_M) >> \
  6678. HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_S)
  6679. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_SET(_var, _val) \
  6680. do { \
  6681. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK, _val); \
  6682. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_S)); \
  6683. } while (0)
  6684. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_M 0x00fff000
  6685. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_S 12
  6686. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_GET(_var) \
  6687. (((_var) & HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_M) >> \
  6688. HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_S)
  6689. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_SET(_var, _val) \
  6690. do { \
  6691. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK, _val); \
  6692. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_S)); \
  6693. } while (0)
  6694. #define HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_M 0x0000ffff
  6695. #define HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_S 0
  6696. #define HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_GET(_var) \
  6697. (((_var) & HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_M) >> \
  6698. HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_S)
  6699. #define HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_SET(_var, _val) \
  6700. do { \
  6701. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK, _val); \
  6702. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_S)); \
  6703. } while (0)
  6704. #define HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_M 0xffff0000
  6705. #define HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_S 16
  6706. #define HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_GET(_var) \
  6707. (((_var) & HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_M) >> \
  6708. HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_S)
  6709. #define HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_SET(_var, _val) \
  6710. do { \
  6711. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK, _val); \
  6712. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_S)); \
  6713. } while (0)
  6714. #define HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_M 0x000007ff
  6715. #define HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_S 0
  6716. #define HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_GET(_var) \
  6717. (((_var) & HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_M) >> \
  6718. HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_S)
  6719. #define HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_SET(_var, _val) \
  6720. do { \
  6721. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK, _val); \
  6722. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_S)); \
  6723. } while (0)
  6724. /*
  6725. * pkt_type_enable_flags
  6726. */
  6727. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_MGMT_M 0x00000001
  6728. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_MGMT_S 0
  6729. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_CTRL_M 0x00000002
  6730. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_CTRL_S 1
  6731. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_DATA_M 0x00000004
  6732. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_DATA_S 2
  6733. /*
  6734. * PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING
  6735. */
  6736. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MGMT_M 0x00010000
  6737. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MGMT_S 16
  6738. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_CTRL_M 0x00020000
  6739. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_CTRL_S 17
  6740. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_DATA_M 0x00040000
  6741. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_DATA_S 18
  6742. #define HTT_TX_MONITOR_CFG_PKT_TYPE_SET(word, httsym, value) \
  6743. do { \
  6744. HTT_CHECK_SET_VAL(httsym, value); \
  6745. (word) |= (value) << httsym##_S; \
  6746. } while (0)
  6747. #define HTT_TX_MONITOR_CFG_PKT_TYPE_GET(word, httsym) \
  6748. (((word) & httsym##_M) >> httsym##_S)
  6749. /* mode -> ENABLE_FLAGS, ENABLE_MSDU_OR_MPDU_LOGGING
  6750. * type -> MGMT, CTRL, DATA*/
  6751. #define htt_tx_ring_pkt_type_set( \
  6752. word, mode, type, val) \
  6753. HTT_TX_MONITOR_CFG_PKT_TYPE_SET( \
  6754. word, HTT_TX_MONITOR_CFG_PKT_TYPE_##mode##_##type, val)
  6755. #define htt_tx_ring_pkt_type_get( \
  6756. word, mode, type) \
  6757. HTT_TX_MONITOR_CFG_PKT_TYPE_GET( \
  6758. word, HTT_TX_MONITOR_CFG_PKT_TYPE_##mode##_##type)
  6759. /* Definition to filter in TLVs */
  6760. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_M 0x00000001
  6761. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_S 0
  6762. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_PEER_ENTRY_M 0x00000002
  6763. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_PEER_ENTRY_S 1
  6764. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_QUEUE_EXTENSION_M 0x00000004
  6765. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_QUEUE_EXTENSION_S 2
  6766. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_END_M 0x00000008
  6767. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_END_S 3
  6768. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_FETCHED_M 0x00000010
  6769. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_FETCHED_S 4
  6770. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_DATA_SYNC_M 0x00000020
  6771. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_DATA_SYNC_S 5
  6772. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_PCU_PPDU_SETUP_INIT_M 0x00000040
  6773. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_PCU_PPDU_SETUP_INIT_S 6
  6774. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_FW2SW_MON_M 0x00000080
  6775. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_FW2SW_MON_S 7
  6776. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LOOPBACK_SETUP_M 0x00000100
  6777. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LOOPBACK_SETUP_S 8
  6778. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_CRITICAL_TLV_REFERENCE_M 0x00000200
  6779. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_CRITICAL_TLV_REFERENCE_S 9
  6780. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_NDP_PREAMBLE_DONE_M 0x00000400
  6781. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_NDP_PREAMBLE_DONE_S 10
  6782. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_RAW_OR_NATIVE_FRAME_SETUP_M 0x00000800
  6783. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_RAW_OR_NATIVE_FRAME_SETUP_S 11
  6784. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TXPCU_USER_SETUP_M 0x00001000
  6785. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TXPCU_USER_SETUP_S 12
  6786. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_M 0x00002000
  6787. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_S 13
  6788. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_COMPLETE_M 0x00004000
  6789. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_COMPLETE_S 14
  6790. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_COEX_TX_REQ_M 0x00008000
  6791. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_COEX_TX_REQ_S 15
  6792. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_M 0x00010000
  6793. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_S 16
  6794. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_EXT_M 0x00020000
  6795. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_EXT_S 17
  6796. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_WUR_DATA_M 0x00040000
  6797. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_WUR_DATA_S 18
  6798. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TQM_MPDU_GLOBAL_START_M 0x00080000
  6799. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TQM_MPDU_GLOBAL_START_S 19
  6800. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_COMPLETE_M 0x00100000
  6801. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_COMPLETE_S 20
  6802. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCHEDULER_END_M 0x00200000
  6803. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCHEDULER_END_S 21
  6804. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_WAIT_INSTR_TX_PATH_M 0x00400000
  6805. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_WAIT_INSTR_TX_PATH_S 22
  6806. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_M 0x00800000
  6807. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_S 23
  6808. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PUNC_M 0x01000000
  6809. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PUNC_S 24
  6810. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PER_BW_M 0x02000000
  6811. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PER_BW_S 25
  6812. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_M 0x04000000
  6813. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_S 26
  6814. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PUNC_M 0x08000000
  6815. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PUNC_S 27
  6816. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PER_BW_M 0x10000000
  6817. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PER_BW_S 28
  6818. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MPDU_QUEUE_OVERVIEW_M 0x20000000
  6819. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MPDU_QUEUE_OVERVIEW_S 29
  6820. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_COMMON_M 0x40000000
  6821. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_COMMON_S 30
  6822. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_PER_USER_M 0x80000000
  6823. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_PER_USER_S 31
  6824. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_SET(word, httsym, enable) \
  6825. do { \
  6826. HTT_CHECK_SET_VAL(httsym, enable); \
  6827. (word) |= (enable) << httsym##_S; \
  6828. } while (0)
  6829. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_GET(word, httsym) \
  6830. (((word) & httsym##_M) >> httsym##_S)
  6831. #define htt_tx_monitor_tlv_filter_in0_enable_set(word, tlv, enable) \
  6832. HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_SET( \
  6833. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_##tlv, enable)
  6834. #define htt_tx_monitor_tlv_filter_in0_enable_get(word, tlv) \
  6835. HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_GET( \
  6836. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_##tlv)
  6837. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_RESPONSE_REQUIRED_INFO_M 0x00000001
  6838. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_RESPONSE_REQUIRED_INFO_S 0
  6839. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_START_STATUS_M 0x00000002
  6840. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_START_STATUS_S 1
  6841. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_END_STATUS_M 0x00000004
  6842. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_END_STATUS_S 2
  6843. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_M 0x00000008
  6844. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_S 3
  6845. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_END_M 0x00000010
  6846. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_END_S 4
  6847. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PPDU_M 0x00000020
  6848. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PPDU_S 5
  6849. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_PPDU_M 0x00000040
  6850. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_PPDU_S 6
  6851. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_ACK_OR_BA_M 0x00000080
  6852. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_ACK_OR_BA_S 7
  6853. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_1K_BA_M 0x00000100
  6854. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_1K_BA_S 8
  6855. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PROT_M 0x00000200
  6856. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PROT_S 9
  6857. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_PROT_M 0x00000400
  6858. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_PROT_S 10
  6859. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_RESPONSE_M 0x00000800
  6860. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_RESPONSE_S 11
  6861. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_BITMAP_ACK_M 0x00001000
  6862. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_BITMAP_ACK_S 12
  6863. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_1K_BITMAP_ACK_M 0x00002000
  6864. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_1K_BITMAP_ACK_S 13
  6865. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_COEX_TX_STATUS_M 0x00004000
  6866. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_COEX_TX_STATUS_S 14
  6867. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_M 0x00008000
  6868. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_S 15
  6869. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_PART2_M 0x00010000
  6870. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_PART2_S 16
  6871. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_OFDMA_TRIGGER_DETAILS_M 0x00020000
  6872. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_OFDMA_TRIGGER_DETAILS_S 17
  6873. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_TRIGGER_INFO_M 0x00040000
  6874. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_TRIGGER_INFO_S 18
  6875. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TX_REQUEST_M 0x00080000
  6876. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TX_REQUEST_S 19
  6877. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_RESPONSE_M 0x00100000
  6878. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_RESPONSE_S 20
  6879. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TRIG_RESPONSE_M 0x00200000
  6880. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TRIG_RESPONSE_S 21
  6881. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TRIGGER_RESPONSE_TX_DONE_M 0x00400000
  6882. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TRIGGER_RESPONSE_TX_DONE_S 22
  6883. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PROT_TX_END_M 0x00800000
  6884. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PROT_TX_END_S 23
  6885. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PPDU_TX_END_M 0x01000000
  6886. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PPDU_TX_END_S 24
  6887. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_R2R_STATUS_END_M 0x02000000
  6888. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_R2R_STATUS_END_S 25
  6889. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_FLUSH_REQ_M 0x04000000
  6890. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_FLUSH_REQ_S 26
  6891. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_PHY_DESC_M 0x08000000
  6892. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_PHY_DESC_S 27
  6893. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_COMMON_M 0x10000000
  6894. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_COMMON_S 28
  6895. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_PER_USER_M 0x20000000
  6896. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_PER_USER_S 29
  6897. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_A_M 0x40000000
  6898. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_A_S 30
  6899. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_B_M 0x80000000
  6900. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_B_S 31
  6901. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_SET(word, httsym, enable) \
  6902. do { \
  6903. HTT_CHECK_SET_VAL(httsym, enable); \
  6904. (word) |= (enable) << httsym##_S; \
  6905. } while (0)
  6906. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_GET(word, httsym) \
  6907. (((word) & httsym##_M) >> httsym##_S)
  6908. #define htt_tx_monitor_tlv_filter_in1_enable_set(word, tlv, enable) \
  6909. HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_SET( \
  6910. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_##tlv, enable)
  6911. #define htt_tx_monitor_tlv_filter_in1_enable_get(word, tlv) \
  6912. HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_GET( \
  6913. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_##tlv)
  6914. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HT_SIG_M 0x00000001
  6915. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HT_SIG_S 0
  6916. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_A_M 0x00000002
  6917. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_A_S 1
  6918. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU20_M 0x00000004
  6919. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU20_S 2
  6920. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU40_M 0x00000008
  6921. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU40_S 3
  6922. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU80_M 0x00000010
  6923. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU80_S 4
  6924. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU160_M 0x00000020
  6925. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU160_S 5
  6926. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU20_M 0x00000040
  6927. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU20_S 6
  6928. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU40_M 0x00000080
  6929. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU40_S 7
  6930. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU80_M 0x00000100
  6931. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU80_S 8
  6932. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU160_M 0x00000200
  6933. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU160_S 9
  6934. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_SERVICE_M 0x00000400
  6935. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_SERVICE_S 10
  6936. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_SU_M 0x00000800
  6937. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_SU_S 11
  6938. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_DL_M 0x00001000
  6939. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_DL_S 12
  6940. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_UL_M 0x00002000
  6941. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_UL_S 13
  6942. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B1_MU_M 0x00004000
  6943. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B1_MU_S 14
  6944. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_MU_M 0x00008000
  6945. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_MU_S 15
  6946. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_OFDMA_M 0x00010000
  6947. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_OFDMA_S 16
  6948. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_MU_M 0x00020000
  6949. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_MU_S 17
  6950. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_M 0x00040000
  6951. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_S 18
  6952. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_TB_M 0x00080000
  6953. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_TB_S 19
  6954. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_SU_M 0x00100000
  6955. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_SU_S 20
  6956. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_MU_MIMO_M 0x00200000
  6957. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_MU_MIMO_S 21
  6958. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_OFDMA_M 0x00400000
  6959. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_OFDMA_S 22
  6960. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_PHYTX_PPDU_HEADER_INFO_REQUEST_M 0x00800000
  6961. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_PHYTX_PPDU_HEADER_INFO_REQUEST_S 23
  6962. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_UPDATE_TX_MPDU_COUNT_M 0x01000000
  6963. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_UPDATE_TX_MPDU_COUNT_S 24
  6964. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_MPDU_M 0x02000000
  6965. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_MPDU_S 25
  6966. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_1K_MPDU_M 0x04000000
  6967. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_1K_MPDU_S 26
  6968. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_BUFFER_STATUS_M 0x08000000
  6969. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_BUFFER_STATUS_S 27
  6970. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_USER_BUFFER_STATUS_M 0x10000000
  6971. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_USER_BUFFER_STATUS_S 28
  6972. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXDMA_STOP_REQUEST_M 0x20000000
  6973. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXDMA_STOP_REQUEST_S 29
  6974. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EXPECTED_RESPONSE_M 0x40000000
  6975. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EXPECTED_RESPONSE_S 30
  6976. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_MPDU_COUNT_TRANSFER_END_M 0x80000000
  6977. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_MPDU_COUNT_TRANSFER_END_S 31
  6978. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_SET(word, httsym, enable) \
  6979. do { \
  6980. HTT_CHECK_SET_VAL(httsym, enable); \
  6981. (word) |= (enable) << httsym##_S; \
  6982. } while (0)
  6983. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_GET(word, httsym) \
  6984. (((word) & httsym##_M) >> httsym##_S)
  6985. #define htt_tx_monitor_tlv_filter_in2_enable_set(word, tlv, enable) \
  6986. HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_SET( \
  6987. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_##tlv, enable)
  6988. #define htt_tx_monitor_tlv_filter_in2_enable_get(word, tlv) \
  6989. HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_GET( \
  6990. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_##tlv)
  6991. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_TRIG_INFO_M 0x00000001
  6992. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_TRIG_INFO_S 0
  6993. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_TX_SETUP_CLEAR_M 0x00000002
  6994. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_TX_SETUP_CLEAR_S 1
  6995. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_FRAME_BITMAP_REQ_M 0x00000004
  6996. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_FRAME_BITMAP_REQ_S 2
  6997. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PHY_SLEEP_M 0x00000008
  6998. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PHY_SLEEP_S 3
  6999. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PREAMBLE_DONE_M 0x00000010
  7000. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PREAMBLE_DONE_S 4
  7001. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_DEBUG32_M 0x00000020
  7002. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_DEBUG32_S 5
  7003. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_OTHER_TRANSMIT_INFO32_M 0x00000040
  7004. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_OTHER_TRANSMIT_INFO32_S 6
  7005. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_NO_ACK_REPORT_M 0x00000080
  7006. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_NO_ACK_REPORT_S 7
  7007. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_ACK_REPORT_M 0x00000100
  7008. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_ACK_REPORT_S 8
  7009. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_COEX_RX_STATUS_M 0x00000200
  7010. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_COEX_RX_STATUS_S 9
  7011. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_START_PARAM_M 0x00000400
  7012. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_START_PARAM_S 10
  7013. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TX_CBF_INFO_M 0x00000800
  7014. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TX_CBF_INFO_S 11
  7015. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_EARLY_RX_INDICATION_M 0x00001000
  7016. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_EARLY_RX_INDICATION_S 12
  7017. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_7_0_M 0x00002000
  7018. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_7_0_S 13
  7019. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_15_8_M 0x00004000
  7020. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_15_8_S 14
  7021. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_23_16_M 0x00008000
  7022. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_23_16_S 15
  7023. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_31_24_M 0x00010000
  7024. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_31_24_S 16
  7025. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_36_32_M 0x00020000
  7026. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_36_32_S 17
  7027. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PM_INFO_M 0x00040000
  7028. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PM_INFO_S 18
  7029. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PREAMBLE_M 0x00080000
  7030. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PREAMBLE_S 19
  7031. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_OTHERS_M 0x00100000
  7032. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_OTHERS_S 20
  7033. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_MACTX_PRE_PHY_DESC_M 0x00200000
  7034. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_MACTX_PRE_PHY_DESC_S 21
  7035. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_SET(word, httsym, enable) \
  7036. do { \
  7037. HTT_CHECK_SET_VAL(httsym, enable); \
  7038. (word) |= (enable) << httsym##_S; \
  7039. } while (0)
  7040. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_GET(word, httsym) \
  7041. (((word) & httsym##_M) >> httsym##_S)
  7042. #define htt_tx_monitor_tlv_filter_in3_enable_set(word, tlv, enable) \
  7043. HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_SET( \
  7044. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_##tlv, enable)
  7045. #define htt_tx_monitor_tlv_filter_in3_enable_get(word, tlv) \
  7046. HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_GET( \
  7047. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_##tlv)
  7048. /**
  7049. * @brief host --> target Receive Flow Steering configuration message definition
  7050. *
  7051. * MSG_TYPE => HTT_H2T_MSG_TYPE_RFS_CONFIG
  7052. *
  7053. * host --> target Receive Flow Steering configuration message definition.
  7054. * Host must send this message before sending HTT_H2T_MSG_TYPE_RX_RING_CFG.
  7055. * The reason for this is we want RFS to be configured and ready before MAC
  7056. * remote ring is enabled via HTT_H2T_MSG_TYPE_RX_RING_CFG.
  7057. *
  7058. * |31 24|23 16|15 9|8|7 0|
  7059. * |----------------+----------------+----------------+----------------|
  7060. * | reserved |E| msg type |
  7061. * |-------------------------------------------------------------------|
  7062. * Where E = RFS enable flag
  7063. *
  7064. * The RFS_CONFIG message consists of a single 4-byte word.
  7065. *
  7066. * Header fields:
  7067. * - MSG_TYPE
  7068. * Bits 7:0
  7069. * Purpose: identifies this as a RFS config msg
  7070. * Value: 0xf (HTT_H2T_MSG_TYPE_RFS_CONFIG)
  7071. * - RFS_CONFIG
  7072. * Bit 8
  7073. * Purpose: Tells target whether to enable (1) or disable (0)
  7074. * flow steering feature when sending rx indication messages to host
  7075. */
  7076. #define HTT_H2T_RFS_CONFIG_M 0x100
  7077. #define HTT_H2T_RFS_CONFIG_S 8
  7078. #define HTT_RX_RFS_CONFIG_GET(_var) \
  7079. (((_var) & HTT_H2T_RFS_CONFIG_M) >> \
  7080. HTT_H2T_RFS_CONFIG_S)
  7081. #define HTT_RX_RFS_CONFIG_SET(_var, _val) \
  7082. do { \
  7083. HTT_CHECK_SET_VAL(HTT_H2T_RFS_CONFIG, _val); \
  7084. ((_var) |= ((_val) << HTT_H2T_RFS_CONFIG_S)); \
  7085. } while (0)
  7086. #define HTT_RFS_CFG_REQ_BYTES 4
  7087. /**
  7088. * @brief host -> target FW extended statistics request
  7089. *
  7090. * MSG_TYPE => HTT_H2T_MSG_TYPE_EXT_STATS_REQ
  7091. *
  7092. * @details
  7093. * The following field definitions describe the format of the HTT host
  7094. * to target FW extended stats retrieve message.
  7095. * The message specifies the type of stats the host wants to retrieve.
  7096. *
  7097. * |31 24|23 16|15 8|7 0|
  7098. * |-----------------------------------------------------------|
  7099. * | reserved | stats type | pdev_mask | msg type |
  7100. * |-----------------------------------------------------------|
  7101. * | config param [0] |
  7102. * |-----------------------------------------------------------|
  7103. * | config param [1] |
  7104. * |-----------------------------------------------------------|
  7105. * | config param [2] |
  7106. * |-----------------------------------------------------------|
  7107. * | config param [3] |
  7108. * |-----------------------------------------------------------|
  7109. * | reserved |
  7110. * |-----------------------------------------------------------|
  7111. * | cookie LSBs |
  7112. * |-----------------------------------------------------------|
  7113. * | cookie MSBs |
  7114. * |-----------------------------------------------------------|
  7115. * Header fields:
  7116. * - MSG_TYPE
  7117. * Bits 7:0
  7118. * Purpose: identifies this is a extended stats upload request message
  7119. * Value: 0x10 (HTT_H2T_MSG_TYPE_EXT_STATS_REQ)
  7120. * - PDEV_MASK
  7121. * Bits 8:15
  7122. * Purpose: identifies the mask of PDEVs to retrieve stats from
  7123. * Value: This is a overloaded field, refer to usage and interpretation of
  7124. * PDEV in interface document.
  7125. * Bit 8 : Reserved for SOC stats
  7126. * Bit 9 - 15 : Indicates PDEV_MASK in DBDC
  7127. * Indicates MACID_MASK in DBS
  7128. * - STATS_TYPE
  7129. * Bits 23:16
  7130. * Purpose: identifies which FW statistics to upload
  7131. * Value: Defined by htt_dbg_ext_stats_type (see htt_stats.h)
  7132. * - Reserved
  7133. * Bits 31:24
  7134. * - CONFIG_PARAM [0]
  7135. * Bits 31:0
  7136. * Purpose: give an opaque configuration value to the specified stats type
  7137. * Value: stats-type specific configuration value
  7138. * Refer to htt_stats.h for interpretation for each stats sub_type
  7139. * - CONFIG_PARAM [1]
  7140. * Bits 31:0
  7141. * Purpose: give an opaque configuration value to the specified stats type
  7142. * Value: stats-type specific configuration value
  7143. * Refer to htt_stats.h for interpretation for each stats sub_type
  7144. * - CONFIG_PARAM [2]
  7145. * Bits 31:0
  7146. * Purpose: give an opaque configuration value to the specified stats type
  7147. * Value: stats-type specific configuration value
  7148. * Refer to htt_stats.h for interpretation for each stats sub_type
  7149. * - CONFIG_PARAM [3]
  7150. * Bits 31:0
  7151. * Purpose: give an opaque configuration value to the specified stats type
  7152. * Value: stats-type specific configuration value
  7153. * Refer to htt_stats.h for interpretation for each stats sub_type
  7154. * - Reserved [31:0] for future use.
  7155. * - COOKIE_LSBS
  7156. * Bits 31:0
  7157. * Purpose: Provide a mechanism to match a target->host stats confirmation
  7158. * message with its preceding host->target stats request message.
  7159. * Value: LSBs of the opaque cookie specified by the host-side requestor
  7160. * - COOKIE_MSBS
  7161. * Bits 31:0
  7162. * Purpose: Provide a mechanism to match a target->host stats confirmation
  7163. * message with its preceding host->target stats request message.
  7164. * Value: MSBs of the opaque cookie specified by the host-side requestor
  7165. */
  7166. #define HTT_H2T_EXT_STATS_REQ_MSG_SZ 32 /* bytes */
  7167. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_M 0x0000ff00
  7168. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S 8
  7169. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_M 0x00ff0000
  7170. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S 16
  7171. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_M 0xffffffff
  7172. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S 0
  7173. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_GET(_var) \
  7174. (((_var) & HTT_H2T_EXT_STATS_REQ_PDEV_MASK_M) >> \
  7175. HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S)
  7176. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_SET(_var, _val) \
  7177. do { \
  7178. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_PDEV_MASK, _val); \
  7179. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S)); \
  7180. } while (0)
  7181. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_GET(_var) \
  7182. (((_var) & HTT_H2T_EXT_STATS_REQ_STATS_TYPE_M) >> \
  7183. HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S)
  7184. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_SET(_var, _val) \
  7185. do { \
  7186. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_STATS_TYPE, _val); \
  7187. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S)); \
  7188. } while (0)
  7189. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_GET(_var) \
  7190. (((_var) & HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_M) >> \
  7191. HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S)
  7192. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_SET(_var, _val) \
  7193. do { \
  7194. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM, _val); \
  7195. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S)); \
  7196. } while (0)
  7197. /**
  7198. * @brief host -> target FW streaming statistics request
  7199. *
  7200. * MSG_TYPE => HTT_H2T_MSG_TYPE_STREAMING_STATS_REQ
  7201. *
  7202. * @details
  7203. * The following field definitions describe the format of the HTT host
  7204. * to target message that requests the target to start or stop producing
  7205. * ongoing stats of the specified type.
  7206. *
  7207. * |31|30 |23 16|15 8|7 0|
  7208. * |-----------------------------------------------------------|
  7209. * |EN| reserved | stats type | reserved | msg type |
  7210. * |-----------------------------------------------------------|
  7211. * | config param [0] |
  7212. * |-----------------------------------------------------------|
  7213. * | config param [1] |
  7214. * |-----------------------------------------------------------|
  7215. * | config param [2] |
  7216. * |-----------------------------------------------------------|
  7217. * | config param [3] |
  7218. * |-----------------------------------------------------------|
  7219. * Where:
  7220. * - EN is an enable/disable flag
  7221. * Header fields:
  7222. * - MSG_TYPE
  7223. * Bits 7:0
  7224. * Purpose: identifies this is a streaming stats upload request message
  7225. * Value: 0x20 (HTT_H2T_MSG_TYPE_STREAMING_STATS_REQ)
  7226. * - STATS_TYPE
  7227. * Bits 23:16
  7228. * Purpose: identifies which FW statistics to upload
  7229. * Value: Defined by htt_dbg_ext_stats_type (see htt_stats.h)
  7230. * Only the htt_dbg_ext_stats_type values identified as streaming
  7231. * stats are valid to specify in this STEAMING_STATS_REQ message.
  7232. * - ENABLE
  7233. * Bit 31
  7234. * Purpose: enable/disable the target's ongoing stats of the specified type
  7235. * Value:
  7236. * 0 - disable ongoing production of the specified stats type
  7237. * 1 - enable ongoing production of the specified stats type
  7238. * - CONFIG_PARAM [0]
  7239. * Bits 31:0
  7240. * Purpose: give an opaque configuration value to the specified stats type
  7241. * Value: stats-type specific configuration value
  7242. * Refer to htt_stats.h for interpretation for each stats sub_type
  7243. * - CONFIG_PARAM [1]
  7244. * Bits 31:0
  7245. * Purpose: give an opaque configuration value to the specified stats type
  7246. * Value: stats-type specific configuration value
  7247. * Refer to htt_stats.h for interpretation for each stats sub_type
  7248. * - CONFIG_PARAM [2]
  7249. * Bits 31:0
  7250. * Purpose: give an opaque configuration value to the specified stats type
  7251. * Value: stats-type specific configuration value
  7252. * Refer to htt_stats.h for interpretation for each stats sub_type
  7253. * - CONFIG_PARAM [3]
  7254. * Bits 31:0
  7255. * Purpose: give an opaque configuration value to the specified stats type
  7256. * Value: stats-type specific configuration value
  7257. * Refer to htt_stats.h for interpretation for each stats sub_type
  7258. */
  7259. #define HTT_H2T_STREAMING_STATS_REQ_MSG_SZ 20 /* bytes */
  7260. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_M 0x00ff0000
  7261. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_S 16
  7262. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_M 0x80000000
  7263. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_S 31
  7264. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_GET(_var) \
  7265. (((_var) & HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_M) >> \
  7266. HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_S)
  7267. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_SET(_var, _val) \
  7268. do { \
  7269. HTT_CHECK_SET_VAL(HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE, _val); \
  7270. ((_var) |= ((_val) << HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_S)); \
  7271. } while (0)
  7272. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_GET(_var) \
  7273. (((_var) & HTT_H2T_STREAMING_STATS_REQ_ENABLE_M) >> \
  7274. HTT_H2T_STREAMING_STATS_REQ_ENABLE_S)
  7275. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_SET(_var, _val) \
  7276. do { \
  7277. HTT_CHECK_SET_VAL(HTT_H2T_STREAMING_STATS_REQ_ENABLE, _val); \
  7278. ((_var) |= ((_val) << HTT_H2T_STREAMING_STATS_REQ_ENABLE_S)); \
  7279. } while (0)
  7280. /**
  7281. * @brief host -> target FW PPDU_STATS request message
  7282. *
  7283. * MSG_TYPE => HTT_H2T_MSG_TYPE_PPDU_STATS_CFG
  7284. *
  7285. * @details
  7286. * The following field definitions describe the format of the HTT host
  7287. * to target FW for PPDU_STATS_CFG msg.
  7288. * The message allows the host to configure the PPDU_STATS_IND messages
  7289. * produced by the target.
  7290. *
  7291. * |31 24|23 16|15 8|7 0|
  7292. * |-----------------------------------------------------------|
  7293. * | REQ bit mask | pdev_mask | msg type |
  7294. * |-----------------------------------------------------------|
  7295. * Header fields:
  7296. * - MSG_TYPE
  7297. * Bits 7:0
  7298. * Purpose: identifies this is a req to configure ppdu_stats_ind from target
  7299. * Value: 0x11 (HTT_H2T_MSG_TYPE_PPDU_STATS_CFG)
  7300. * - PDEV_MASK
  7301. * Bits 8:15
  7302. * Purpose: identifies which pdevs this PPDU stats configuration applies to
  7303. * Value: This is a overloaded field, refer to usage and interpretation of
  7304. * PDEV in interface document.
  7305. * Bit 8 : Reserved for SOC stats
  7306. * Bit 9 - 15 : Indicates PDEV_MASK in DBDC
  7307. * Indicates MACID_MASK in DBS
  7308. * - REQ_TLV_BIT_MASK
  7309. * Bits 16:31
  7310. * Purpose: each set bit indicates the corresponding PPDU stats TLV type
  7311. * needs to be included in the target's PPDU_STATS_IND messages.
  7312. * Value: refer htt_ppdu_stats_tlv_tag_t
  7313. *
  7314. */
  7315. #define HTT_H2T_PPDU_STATS_CFG_MSG_SZ 4 /* bytes */
  7316. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_M 0x0000ff00
  7317. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S 8
  7318. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_M 0xffff0000
  7319. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S 16
  7320. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_GET(_var) \
  7321. (((_var) & HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_M) >> \
  7322. HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S)
  7323. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_SET(_var, _val) \
  7324. do { \
  7325. HTT_CHECK_SET_VAL(HTT_H2T_PPDU_STATS_CFG_PDEV_MASK, _val); \
  7326. ((_var) |= ((_val) << HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S)); \
  7327. } while (0)
  7328. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_GET(_var) \
  7329. (((_var) & HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_M) >> \
  7330. HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S)
  7331. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_SET(_var, _val) \
  7332. do { \
  7333. HTT_CHECK_SET_VAL(HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK, _val); \
  7334. ((_var) |= ((_val) << HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S)); \
  7335. } while (0)
  7336. /**
  7337. * @brief Host-->target HTT RX FSE setup message
  7338. *
  7339. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG
  7340. *
  7341. * @details
  7342. * Through this message, the host will provide details of the flow tables
  7343. * in host DDR along with hash keys.
  7344. * This message can be sent per SOC or per PDEV, which is differentiated
  7345. * by pdev id values.
  7346. * The host will allocate flow search table and sends table size,
  7347. * physical DMA address of flow table, and hash keys to firmware to
  7348. * program into the RXOLE FSE HW block.
  7349. *
  7350. * The following field definitions describe the format of the RX FSE setup
  7351. * message sent from the host to target
  7352. *
  7353. * Header fields:
  7354. * dword0 - b'7:0 - msg_type: This will be set to
  7355. * 0x12 (HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG)
  7356. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  7357. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for that
  7358. * pdev's LMAC ring.
  7359. * b'31:16 - reserved : Reserved for future use
  7360. * dword1 - b'19:0 - number of records: This field indicates the number of
  7361. * entries in the flow table. For example: 8k number of
  7362. * records is equivalent to
  7363. * 8 * 1024 * sizeof(RX_FLOW_SEARCH_ENTRY_STRUCT)
  7364. * b'27:20 - max search: This field specifies the skid length to FSE
  7365. * parser HW module whenever match is not found at the
  7366. * exact index pointed by hash.
  7367. * b'29:28 - ip_da_sa: This indicates which IPV4-IPV6 RFC to be used.
  7368. * Refer htt_ip_da_sa_prefix below for more details.
  7369. * b'31:30 - reserved: Reserved for future use
  7370. * dword2 - b'31:0 - base address lo: Lower 4 bytes base address of flow
  7371. * table allocated by host in DDR
  7372. * dword3 - b'31:0 - base address hi: Higher 4 bytes of base address of flow
  7373. * table allocated by host in DDR
  7374. * dword4:13 - b'31:0 - Toeplitz: 315 bits of Toeplitz keys for flow table
  7375. * entry hashing
  7376. *
  7377. *
  7378. * |31 30|29 28|27|26|25 20|19 16|15 8|7 0|
  7379. * |---------------------------------------------------------------|
  7380. * | reserved | pdev_id | MSG_TYPE |
  7381. * |---------------------------------------------------------------|
  7382. * |resvd|IPDSA| max_search | Number of records |
  7383. * |---------------------------------------------------------------|
  7384. * | base address lo |
  7385. * |---------------------------------------------------------------|
  7386. * | base address high |
  7387. * |---------------------------------------------------------------|
  7388. * | toeplitz key 31_0 |
  7389. * |---------------------------------------------------------------|
  7390. * | toeplitz key 63_32 |
  7391. * |---------------------------------------------------------------|
  7392. * | toeplitz key 95_64 |
  7393. * |---------------------------------------------------------------|
  7394. * | toeplitz key 127_96 |
  7395. * |---------------------------------------------------------------|
  7396. * | toeplitz key 159_128 |
  7397. * |---------------------------------------------------------------|
  7398. * | toeplitz key 191_160 |
  7399. * |---------------------------------------------------------------|
  7400. * | toeplitz key 223_192 |
  7401. * |---------------------------------------------------------------|
  7402. * | toeplitz key 255_224 |
  7403. * |---------------------------------------------------------------|
  7404. * | toeplitz key 287_256 |
  7405. * |---------------------------------------------------------------|
  7406. * | reserved | toeplitz key 314_288(26:0 bits) |
  7407. * |---------------------------------------------------------------|
  7408. * where:
  7409. * IPDSA = ip_da_sa
  7410. */
  7411. /**
  7412. * @brief: htt_ip_da_sa_prefix
  7413. * 0x0 -> Prefix is 0x20010db8_00000000_00000000
  7414. * IPv6 addresses beginning with 0x20010db8 are reserved for
  7415. * documentation per RFC3849
  7416. * 0x1 -> Prefix is 0x00000000_00000000_0000ffff RFC4291 IPv4-mapped IPv6
  7417. * 0x2 -> Prefix is 0x0 RFC4291 IPv4-compatible IPv6
  7418. * 0x3 -> Prefix is 0x0064ff9b_00000000_00000000 RFC6052 well-known prefix
  7419. */
  7420. enum htt_ip_da_sa_prefix {
  7421. HTT_RX_IPV6_20010db8,
  7422. HTT_RX_IPV4_MAPPED_IPV6,
  7423. HTT_RX_IPV4_COMPATIBLE_IPV6,
  7424. HTT_RX_IPV6_64FF9B,
  7425. };
  7426. /**
  7427. * @brief Host-->target HTT RX FISA configure and enable
  7428. *
  7429. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FISA_CFG
  7430. *
  7431. * @details
  7432. * The host will send this command down to configure and enable the FISA
  7433. * operational params.
  7434. * Configure RXOLE_RXOLE_R0_FISA_CTRL and RXOLE_RXOLE_R0_FISA_TIMEOUT_THRESH
  7435. * register.
  7436. * Should configure both the MACs.
  7437. *
  7438. * dword0 - b'7:0 - msg_type:
  7439. * This will be set to 0x15 (HTT_H2T_MSG_TYPE_RX_FISA_CFG)
  7440. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  7441. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for that
  7442. * pdev's LMAC ring.
  7443. * b'31:16 - reserved : Reserved for future use
  7444. *
  7445. * dword1 - b'0 - enable: Global FISA Enable, 0-FISA Disable, 1-Enable
  7446. * b'1 - IPSEC_SKIP_SEARCH: Flow search will be skipped for IP_SEC
  7447. * packets. 1 flow search will be skipped
  7448. * b'2 - NON_TCP_SKIP_SEARCH: Flow search will be skipped for Non
  7449. * tcp,udp packets
  7450. * b'3 - ADD_IPV4_FIXED_HDR_LEN: Add IPV4 Fixed HDR to length
  7451. * calculation
  7452. * b'4 - ADD_IPV6_FIXED_HDR_LEN: Add IPV6 Fixed HDR to length
  7453. * calculation
  7454. * b'5 - ADD_TCP_FIXED_HDR_LEN: Add TCP Fixed HDR to length
  7455. * calculation
  7456. * b'6 - ADD_UDP_HDR_LEN: Add UDP HDR to length calculation
  7457. * b'7 - CHKSUM_CUM_IP_LEN_EN: IPV4 hdr Checksum over cumulative IP
  7458. * length
  7459. * 0 L4 checksum will be provided in the RX_MSDU_END tlv
  7460. * 1 IPV4 hdr checksum after adjusting for cumulative IP
  7461. * length
  7462. * b'8 - DISABLE_TID_CHECK: 1- Disable TID check for MPDU Sequence
  7463. * num jump
  7464. * b'9 - DISABLE_TA_CHECK: 1- Disable TA check for MPDU Sequence
  7465. * num jump
  7466. * b'10 - DISABLE_QOS_CHECK: 1- Disable checking if qos/nonqos
  7467. * data type switch has happened for MPDU Sequence num jump
  7468. * b'11 - DISABLE_RAW_CHECK: 1- Disable checking for raw packet type
  7469. * for MPDU Sequence num jump
  7470. * b'12 - DISABLE_DECRYPT_ERR_CHECK: 1- Disable fisa cache commands
  7471. * for decrypt errors
  7472. * b'13 - DISABLE_MSDU_DROP_CHECK: 1- Ignore checking of msdu drop
  7473. * while aggregating a msdu
  7474. * b'17:14 - LIMIT, Aggregtion limit for number of MSDUs.
  7475. * The aggregation is done until (number of MSDUs aggregated
  7476. * < LIMIT + 1)
  7477. * b'31:18 - Reserved
  7478. *
  7479. * fisa_control_value - 32bit value FW can write to register
  7480. *
  7481. * dword2 - b'31:0 - FISA_TIMEOUT_THRESH, Timeout threshold for aggregation
  7482. * Threshold value for FISA timeout (units are microseconds).
  7483. * When the global timestamp exceeds this threshold, FISA
  7484. * aggregation will be restarted.
  7485. * A value of 0 means timeout is disabled.
  7486. * Compare the threshold register with timestamp field in
  7487. * flow entry to generate timeout for the flow.
  7488. *
  7489. * |31 18 |17 16|15 8|7 0|
  7490. * |-------------------------------------------------------------|
  7491. * | reserved | pdev_mask | msg type |
  7492. * |-------------------------------------------------------------|
  7493. * | reserved | FISA_CTRL |
  7494. * |-------------------------------------------------------------|
  7495. * | FISA_TIMEOUT_THRESH |
  7496. * |-------------------------------------------------------------|
  7497. */
  7498. PREPACK struct htt_h2t_msg_type_fisa_config_t {
  7499. A_UINT32 msg_type:8,
  7500. pdev_id:8,
  7501. reserved0:16;
  7502. /**
  7503. * @brief fisa_control - RXOLE_RXOLE_R0_FISA_CTRL FISA control register
  7504. * [17:0]
  7505. */
  7506. union {
  7507. /*
  7508. * fisa_control_bits structure is deprecated.
  7509. * Please use fisa_control_bits_v2 going forward.
  7510. */
  7511. struct {
  7512. A_UINT32 fisa_enable: 1,
  7513. ipsec_skip_search: 1,
  7514. nontcp_skip_search: 1,
  7515. add_ipv4_fixed_hdr_len: 1,
  7516. add_ipv6_fixed_hdr_len: 1,
  7517. add_tcp_fixed_hdr_len: 1,
  7518. add_udp_hdr_len: 1,
  7519. chksum_cum_ip_len_en: 1,
  7520. disable_tid_check: 1,
  7521. disable_ta_check: 1,
  7522. disable_qos_check: 1,
  7523. disable_raw_check: 1,
  7524. disable_decrypt_err_check: 1,
  7525. disable_msdu_drop_check: 1,
  7526. fisa_aggr_limit: 4,
  7527. reserved: 14;
  7528. } fisa_control_bits;
  7529. struct {
  7530. A_UINT32 fisa_enable: 1,
  7531. fisa_aggr_limit: 4,
  7532. reserved: 27;
  7533. } fisa_control_bits_v2;
  7534. A_UINT32 fisa_control_value;
  7535. } u_fisa_control;
  7536. /**
  7537. * @brief fisa_timeout_threshold - RXOLE_RXOLE_R0_FISA_TIMEOUT_THRESH FISA
  7538. * timeout threshold for aggregation. Unit in usec.
  7539. * [31:0]
  7540. */
  7541. A_UINT32 fisa_timeout_threshold;
  7542. } POSTPACK;
  7543. /* DWord 0: pdev-ID */
  7544. #define HTT_RX_FISA_CONFIG_PDEV_ID_M 0x0000ff00
  7545. #define HTT_RX_FISA_CONFIG_PDEV_ID_S 8
  7546. #define HTT_RX_FISA_CONFIG_PDEV_ID_GET(_var) \
  7547. (((_var) & HTT_RX_FISA_CONFIG_PDEV_ID_M) >> \
  7548. HTT_RX_FISA_CONFIG_PDEV_ID_S)
  7549. #define HTT_RX_FISA_CONFIG_PDEV_ID_SET(_var, _val) \
  7550. do { \
  7551. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_PDEV_ID, _val); \
  7552. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_PDEV_ID_S)); \
  7553. } while (0)
  7554. /* Dword 1: fisa_control_value fisa config */
  7555. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_M 0x00000001
  7556. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_S 0
  7557. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_GET(_var) \
  7558. (((_var) & HTT_RX_FISA_CONFIG_FISA_ENABLE_M) >> \
  7559. HTT_RX_FISA_CONFIG_FISA_ENABLE_S)
  7560. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_SET(_var, _val) \
  7561. do { \
  7562. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_ENABLE, _val); \
  7563. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_ENABLE_S)); \
  7564. } while (0)
  7565. /* Dword 1: fisa_control_value ipsec_skip_search */
  7566. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_M 0x00000002
  7567. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S 1
  7568. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_GET(_var) \
  7569. (((_var) & HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_M) >> \
  7570. HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S)
  7571. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_SET(_var, _val) \
  7572. do { \
  7573. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH, _val); \
  7574. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S)); \
  7575. } while (0)
  7576. /* Dword 1: fisa_control_value non_tcp_skip_search */
  7577. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_M 0x00000004
  7578. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S 2
  7579. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_GET(_var) \
  7580. (((_var) & HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_M) >> \
  7581. HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S)
  7582. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_SET(_var, _val) \
  7583. do { \
  7584. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH, _val); \
  7585. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S)); \
  7586. } while (0)
  7587. /* Dword 1: fisa_control_value add_ipv4_fixed_hdr */
  7588. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_M 0x00000008
  7589. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S 3
  7590. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_GET(_var) \
  7591. (((_var) & HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_M) >> \
  7592. HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S)
  7593. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_SET(_var, _val) \
  7594. do { \
  7595. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN, _val); \
  7596. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S)); \
  7597. } while (0)
  7598. /* Dword 1: fisa_control_value add_ipv6_fixed_hdr */
  7599. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_M 0x00000010
  7600. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S 4
  7601. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_GET(_var) \
  7602. (((_var) & HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_M) >> \
  7603. HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S)
  7604. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_SET(_var, _val) \
  7605. do { \
  7606. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN, _val); \
  7607. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S)); \
  7608. } while (0)
  7609. /* Dword 1: fisa_control_value tcp_fixed_hdr_len */
  7610. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_M 0x00000020
  7611. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S 5
  7612. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_GET(_var) \
  7613. (((_var) & HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_M) >> \
  7614. HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S)
  7615. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_SET(_var, _val) \
  7616. do { \
  7617. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN, _val); \
  7618. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S)); \
  7619. } while (0)
  7620. /* Dword 1: fisa_control_value add_udp_hdr_len */
  7621. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_M 0x00000040
  7622. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S 6
  7623. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_GET(_var) \
  7624. (((_var) & HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_M) >> \
  7625. HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S)
  7626. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_SET(_var, _val) \
  7627. do { \
  7628. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN, _val); \
  7629. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S)); \
  7630. } while (0)
  7631. /* Dword 1: fisa_control_value chksum_cum_ip_len_en */
  7632. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_M 0x00000080
  7633. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S 7
  7634. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_GET(_var) \
  7635. (((_var) & HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_M) >> \
  7636. HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S)
  7637. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_SET(_var, _val) \
  7638. do { \
  7639. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN, _val); \
  7640. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S)); \
  7641. } while (0)
  7642. /* Dword 1: fisa_control_value disable_tid_check */
  7643. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_M 0x00000100
  7644. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S 8
  7645. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_GET(_var) \
  7646. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_M) >> \
  7647. HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S)
  7648. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_SET(_var, _val) \
  7649. do { \
  7650. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK, _val); \
  7651. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S)); \
  7652. } while (0)
  7653. /* Dword 1: fisa_control_value disable_ta_check */
  7654. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_M 0x00000200
  7655. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S 9
  7656. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_GET(_var) \
  7657. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_M) >> \
  7658. HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S)
  7659. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_SET(_var, _val) \
  7660. do { \
  7661. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK, _val); \
  7662. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S)); \
  7663. } while (0)
  7664. /* Dword 1: fisa_control_value disable_qos_check */
  7665. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_M 0x00000400
  7666. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S 10
  7667. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_GET(_var) \
  7668. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_M) >> \
  7669. HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S)
  7670. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_SET(_var, _val) \
  7671. do { \
  7672. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK, _val); \
  7673. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S)); \
  7674. } while (0)
  7675. /* Dword 1: fisa_control_value disable_raw_check */
  7676. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_M 0x00000800
  7677. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S 11
  7678. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_GET(_var) \
  7679. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_M) >> \
  7680. HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S)
  7681. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_SET(_var, _val) \
  7682. do { \
  7683. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK, _val); \
  7684. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S)); \
  7685. } while (0)
  7686. /* Dword 1: fisa_control_value disable_decrypt_err_check */
  7687. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_M 0x00001000
  7688. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S 12
  7689. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_GET(_var) \
  7690. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_M) >> \
  7691. HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S)
  7692. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_SET(_var, _val) \
  7693. do { \
  7694. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK, _val); \
  7695. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S)); \
  7696. } while (0)
  7697. /* Dword 1: fisa_control_value disable_msdu_drop_check */
  7698. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_M 0x00002000
  7699. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S 13
  7700. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_GET(_var) \
  7701. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_M) >> \
  7702. HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S)
  7703. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_SET(_var, _val) \
  7704. do { \
  7705. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK, _val); \
  7706. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S)); \
  7707. } while (0)
  7708. /* Dword 1: fisa_control_value fisa_aggr_limit */
  7709. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_M 0x0003c000
  7710. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S 14
  7711. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_GET(_var) \
  7712. (((_var) & HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_M) >> \
  7713. HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S)
  7714. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_SET(_var, _val) \
  7715. do { \
  7716. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT, _val); \
  7717. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S)); \
  7718. } while (0)
  7719. /* Dword 1: fisa_control_value fisa config */
  7720. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_M 0x00000001
  7721. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S 0
  7722. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_GET(_var) \
  7723. (((_var) & HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_M) >> \
  7724. HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S)
  7725. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_SET(_var, _val) \
  7726. do { \
  7727. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_V2_ENABLE, _val); \
  7728. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S)); \
  7729. } while (0)
  7730. /* Dword 1: fisa_control_value fisa_aggr_limit */
  7731. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_M 0x0000001e
  7732. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S 1
  7733. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_GET(_var) \
  7734. (((_var) & HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_M) >> \
  7735. HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S)
  7736. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_SET(_var, _val) \
  7737. do { \
  7738. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT, _val); \
  7739. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S)); \
  7740. } while (0)
  7741. PREPACK struct htt_h2t_msg_rx_fse_setup_t {
  7742. A_UINT32 msg_type:8, /* HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG */
  7743. pdev_id:8,
  7744. reserved0:16;
  7745. A_UINT32 num_records:20,
  7746. max_search:8,
  7747. ip_da_sa:2, /* htt_ip_da_sa_prefix enumeration */
  7748. reserved1:2;
  7749. A_UINT32 base_addr_lo;
  7750. A_UINT32 base_addr_hi;
  7751. A_UINT32 toeplitz31_0;
  7752. A_UINT32 toeplitz63_32;
  7753. A_UINT32 toeplitz95_64;
  7754. A_UINT32 toeplitz127_96;
  7755. A_UINT32 toeplitz159_128;
  7756. A_UINT32 toeplitz191_160;
  7757. A_UINT32 toeplitz223_192;
  7758. A_UINT32 toeplitz255_224;
  7759. A_UINT32 toeplitz287_256;
  7760. A_UINT32 toeplitz314_288:27,
  7761. reserved2:5;
  7762. } POSTPACK;
  7763. #define HTT_RX_FSE_SETUP_SZ (sizeof(struct htt_h2t_msg_rx_fse_setup_t))
  7764. #define HTT_RX_FSE_OPERATION_SZ (sizeof(struct htt_h2t_msg_rx_fse_operation_t))
  7765. #define HTT_RX_FISA_CONFIG_SZ (sizeof(struct htt_h2t_msg_type_fisa_config_t))
  7766. #define HTT_RX_FSE_SETUP_HASH_314_288_M 0x07ffffff
  7767. #define HTT_RX_FSE_SETUP_HASH_314_288_S 0
  7768. /* DWORD 0: Pdev ID */
  7769. #define HTT_RX_FSE_SETUP_PDEV_ID_M 0x0000ff00
  7770. #define HTT_RX_FSE_SETUP_PDEV_ID_S 8
  7771. #define HTT_RX_FSE_SETUP_PDEV_ID_GET(_var) \
  7772. (((_var) & HTT_RX_FSE_SETUP_PDEV_ID_M) >> \
  7773. HTT_RX_FSE_SETUP_PDEV_ID_S)
  7774. #define HTT_RX_FSE_SETUP_PDEV_ID_SET(_var, _val) \
  7775. do { \
  7776. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_PDEV_ID, _val); \
  7777. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_PDEV_ID_S)); \
  7778. } while (0)
  7779. /* DWORD 1:num of records */
  7780. #define HTT_RX_FSE_SETUP_NUM_REC_M 0x000fffff
  7781. #define HTT_RX_FSE_SETUP_NUM_REC_S 0
  7782. #define HTT_RX_FSE_SETUP_NUM_REC_GET(_var) \
  7783. (((_var) & HTT_RX_FSE_SETUP_NUM_REC_M) >> \
  7784. HTT_RX_FSE_SETUP_NUM_REC_S)
  7785. #define HTT_RX_FSE_SETUP_NUM_REC_SET(_var, _val) \
  7786. do { \
  7787. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_NUM_REC, _val); \
  7788. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_NUM_REC_S)); \
  7789. } while (0)
  7790. /* DWORD 1:max_search */
  7791. #define HTT_RX_FSE_SETUP_MAX_SEARCH_M 0x0ff00000
  7792. #define HTT_RX_FSE_SETUP_MAX_SEARCH_S 20
  7793. #define HTT_RX_FSE_SETUP_MAX_SEARCH_GET(_var) \
  7794. (((_var) & HTT_RX_FSE_SETUP_MAX_SEARCH_M) >> \
  7795. HTT_RX_FSE_SETUP_MAX_SEARCH_S)
  7796. #define HTT_RX_FSE_SETUP_MAX_SEARCH_SET(_var, _val) \
  7797. do { \
  7798. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_MAX_SEARCH, _val); \
  7799. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_MAX_SEARCH_S)); \
  7800. } while (0)
  7801. /* DWORD 1:ip_da_sa prefix */
  7802. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_M 0x30000000
  7803. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S 28
  7804. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_GET(_var) \
  7805. (((_var) & HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_M) >> \
  7806. HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S)
  7807. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_SET(_var, _val) \
  7808. do { \
  7809. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX, _val); \
  7810. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S)); \
  7811. } while (0)
  7812. /* DWORD 2: Base Address LO */
  7813. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_M 0xffffffff
  7814. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_S 0
  7815. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_GET(_var) \
  7816. (((_var) & HTT_RX_FSE_SETUP_BASE_ADDR_LO_M) >> \
  7817. HTT_RX_FSE_SETUP_BASE_ADDR_LO_S)
  7818. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_SET(_var, _val) \
  7819. do { \
  7820. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_BASE_ADDR_LO, _val); \
  7821. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_BASE_ADDR_LO_S)); \
  7822. } while (0)
  7823. /* DWORD 3: Base Address High */
  7824. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_M 0xffffffff
  7825. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_S 0
  7826. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_GET(_var) \
  7827. (((_var) & HTT_RX_FSE_SETUP_BASE_ADDR_HI_M) >> \
  7828. HTT_RX_FSE_SETUP_BASE_ADDR_HI_S)
  7829. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_SET(_var, _val) \
  7830. do { \
  7831. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_BASE_ADDR_HI, _val); \
  7832. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_BASE_ADDR_HI_S)); \
  7833. } while (0)
  7834. /* DWORD 4-12: Hash Value */
  7835. #define HTT_RX_FSE_SETUP_HASH_VALUE_M 0xffffffff
  7836. #define HTT_RX_FSE_SETUP_HASH_VALUE_S 0
  7837. #define HTT_RX_FSE_SETUP_HASH_VALUE_GET(_var) \
  7838. (((_var) & HTT_RX_FSE_SETUP_HASH_VALUE_M) >> \
  7839. HTT_RX_FSE_SETUP_HASH_VALUE_S)
  7840. #define HTT_RX_FSE_SETUP_HASH_VALUE_SET(_var, _val) \
  7841. do { \
  7842. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_HASH_VALUE, _val); \
  7843. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_HASH_VALUE_S)); \
  7844. } while (0)
  7845. /* DWORD 13: Hash Value 314:288 bits */
  7846. #define HTT_RX_FSE_SETUP_HASH_314_288_GET(_var) \
  7847. (((_var) & HTT_RX_FSE_SETUP_HASH_314_288_M) >> \
  7848. HTT_RX_FSE_SETUP_HASH_314_288_S)
  7849. #define HTT_RX_FSE_SETUP_HASH_314_288_SET(_var, _val) \
  7850. do { \
  7851. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_HASH_314_288, _val); \
  7852. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_HASH_314_288_S)); \
  7853. } while (0)
  7854. /**
  7855. * @brief Host-->target HTT RX FSE operation message
  7856. *
  7857. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG
  7858. *
  7859. * @details
  7860. * The host will send this Flow Search Engine (FSE) operation message for
  7861. * every flow add/delete operation.
  7862. * The FSE operation includes FSE full cache invalidation or individual entry
  7863. * invalidation.
  7864. * This message can be sent per SOC or per PDEV which is differentiated
  7865. * by pdev id values.
  7866. *
  7867. * |31 16|15 8|7 1|0|
  7868. * |-------------------------------------------------------------|
  7869. * | reserved | pdev_id | MSG_TYPE |
  7870. * |-------------------------------------------------------------|
  7871. * | reserved | operation |I|
  7872. * |-------------------------------------------------------------|
  7873. * | ip_src_addr_31_0 |
  7874. * |-------------------------------------------------------------|
  7875. * | ip_src_addr_63_32 |
  7876. * |-------------------------------------------------------------|
  7877. * | ip_src_addr_95_64 |
  7878. * |-------------------------------------------------------------|
  7879. * | ip_src_addr_127_96 |
  7880. * |-------------------------------------------------------------|
  7881. * | ip_dst_addr_31_0 |
  7882. * |-------------------------------------------------------------|
  7883. * | ip_dst_addr_63_32 |
  7884. * |-------------------------------------------------------------|
  7885. * | ip_dst_addr_95_64 |
  7886. * |-------------------------------------------------------------|
  7887. * | ip_dst_addr_127_96 |
  7888. * |-------------------------------------------------------------|
  7889. * | l4_dst_port | l4_src_port |
  7890. * | (32-bit SPI incase of IPsec) |
  7891. * |-------------------------------------------------------------|
  7892. * | reserved | l4_proto |
  7893. * |-------------------------------------------------------------|
  7894. *
  7895. * where I is 1-bit ipsec_valid.
  7896. *
  7897. * The following field definitions describe the format of the RX FSE operation
  7898. * message sent from the host to target for every add/delete flow entry to flow
  7899. * table.
  7900. *
  7901. * Header fields:
  7902. * dword0 - b'7:0 - msg_type: This will be set to
  7903. * 0x13 (HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG)
  7904. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  7905. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  7906. * specified pdev's LMAC ring.
  7907. * b'31:16 - reserved : Reserved for future use
  7908. * dword1 - b'0 - ipsec_valid: This indicates protocol IP or IPsec
  7909. * (Internet Protocol Security).
  7910. * IPsec describes the framework for providing security at
  7911. * IP layer. IPsec is defined for both versions of IP:
  7912. * IPV4 and IPV6.
  7913. * Please refer to htt_rx_flow_proto enumeration below for
  7914. * more info.
  7915. * ipsec_valid = 1 for IPSEC packets
  7916. * ipsec_valid = 0 for IP Packets
  7917. * b'7:1 - operation: This indicates types of FSE operation.
  7918. * Refer to htt_rx_fse_operation enumeration:
  7919. * 0 - No Cache Invalidation required
  7920. * 1 - Cache invalidate only one entry given by IP
  7921. * src/dest address at DWORD[2:9]
  7922. * 2 - Complete FSE Cache Invalidation
  7923. * 3 - FSE Disable
  7924. * 4 - FSE Enable
  7925. * b'31:8 - reserved: Reserved for future use
  7926. * dword2:9-b'31:0 - IP src/dest: IPV4/IPV6 source and destination address
  7927. * for per flow addition/deletion
  7928. * For IPV4 src/dest addresses, the first A_UINT32 is used
  7929. * and the subsequent 3 A_UINT32 will be padding bytes.
  7930. * For IPV6 src/dest Addresses, all A_UINT32 are used.
  7931. * dword10 -b'31:0 - L4 src port (15:0): 16-bit Source Port numbers range
  7932. * from 0 to 65535 but only 0 to 1023 are designated as
  7933. * well-known ports. Refer to [RFC1700] for more details.
  7934. * This field is valid only if
  7935. * (valid_ip_proto(l4_proto) && (ipsec_valid == 0))
  7936. * - L4 dest port (31:16): 16-bit Destination Port numbers
  7937. * range from 0 to 65535 but only 0 to 1023 are designated
  7938. * as well-known ports. Refer to [RFC1700] for more details.
  7939. * This field is valid only if
  7940. * (valid_ip_proto(l4_proto) && (ipsec_valid == 0))
  7941. * - SPI (31:0): Security Parameters Index is an
  7942. * identification tag added to the header while using IPsec
  7943. * for tunneling the IP traffici.
  7944. * Valid only if IPSec_valid bit (in DWORD1) is set to 1.
  7945. * dword11 -b'7:0 - l4_proto: This carries L4 protocol numbers, which are
  7946. * Assigned Internet Protocol Numbers.
  7947. * l4_proto numbers for standard protocol like UDP/TCP
  7948. * protocol at l4 layer, e.g. l4_proto = 6 for TCP,
  7949. * l4_proto = 17 for UDP etc.
  7950. * b'31:8 - reserved: Reserved for future use.
  7951. *
  7952. */
  7953. PREPACK struct htt_h2t_msg_rx_fse_operation_t {
  7954. A_UINT32 msg_type:8,
  7955. pdev_id:8,
  7956. reserved0:16;
  7957. A_UINT32 ipsec_valid:1,
  7958. operation:7,
  7959. reserved1:24;
  7960. A_UINT32 ip_src_addr_31_0;
  7961. A_UINT32 ip_src_addr_63_32;
  7962. A_UINT32 ip_src_addr_95_64;
  7963. A_UINT32 ip_src_addr_127_96;
  7964. A_UINT32 ip_dest_addr_31_0;
  7965. A_UINT32 ip_dest_addr_63_32;
  7966. A_UINT32 ip_dest_addr_95_64;
  7967. A_UINT32 ip_dest_addr_127_96;
  7968. union {
  7969. A_UINT32 spi;
  7970. struct {
  7971. A_UINT32 l4_src_port:16,
  7972. l4_dest_port:16;
  7973. } ip;
  7974. } u;
  7975. A_UINT32 l4_proto:8,
  7976. reserved:24;
  7977. } POSTPACK;
  7978. /**
  7979. * @brief Host-->target HTT RX Full monitor mode register configuration message
  7980. *
  7981. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE
  7982. *
  7983. * @details
  7984. * The host will send this Full monitor mode register configuration message.
  7985. * This message can be sent per SOC or per PDEV which is differentiated
  7986. * by pdev id values.
  7987. *
  7988. * |31 16|15 11|10 8|7 3|2|1|0|
  7989. * |-------------------------------------------------------------|
  7990. * | reserved | pdev_id | MSG_TYPE |
  7991. * |-------------------------------------------------------------|
  7992. * | reserved |Release Ring |N|Z|E|
  7993. * |-------------------------------------------------------------|
  7994. *
  7995. * where E is 1-bit full monitor mode enable/disable.
  7996. * Z is 1-bit additional descriptor for zero mpdu enable/disable
  7997. * N is 1-bit additional descriptor for non zero mdpu enable/disable
  7998. *
  7999. * The following field definitions describe the format of the full monitor
  8000. * mode configuration message sent from the host to target for each pdev.
  8001. *
  8002. * Header fields:
  8003. * dword0 - b'7:0 - msg_type: This will be set to
  8004. * 0x17 (HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE)
  8005. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  8006. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  8007. * specified pdev's LMAC ring.
  8008. * b'31:16 - reserved : Reserved for future use.
  8009. * dword1 - b'0 - full_monitor_mode enable: This indicates that the full
  8010. * monitor mode rxdma register is to be enabled or disabled.
  8011. * b'1 - addnl_descs_zero_mpdus_end: This indicates that the
  8012. * additional descriptors at ppdu end for zero mpdus
  8013. * enabled or disabled.
  8014. * b'2 - addnl_descs_non_zero_mpdus_end: This indicates that the
  8015. * additional descriptors at ppdu end for non zero mpdus
  8016. * enabled or disabled.
  8017. * b'10:3 - release_ring: This indicates the destination ring
  8018. * selection for the descriptor at the end of PPDU
  8019. * 0 - REO ring select
  8020. * 1 - FW ring select
  8021. * 2 - SW ring select
  8022. * 3 - Release ring select
  8023. * Refer to htt_rx_full_mon_release_ring.
  8024. * b'31:11 - reserved for future use
  8025. */
  8026. PREPACK struct htt_h2t_msg_rx_full_monitor_mode_t {
  8027. A_UINT32 msg_type:8,
  8028. pdev_id:8,
  8029. reserved0:16;
  8030. A_UINT32 full_monitor_mode_enable:1,
  8031. addnl_descs_zero_mpdus_end:1,
  8032. addnl_descs_non_zero_mpdus_end:1,
  8033. release_ring:8,
  8034. reserved1:21;
  8035. } POSTPACK;
  8036. /**
  8037. * Enumeration for full monitor mode destination ring select
  8038. * 0 - REO destination ring select
  8039. * 1 - FW destination ring select
  8040. * 2 - SW destination ring select
  8041. * 3 - Release destination ring select
  8042. */
  8043. enum htt_rx_full_mon_release_ring {
  8044. HTT_RX_MON_RING_REO,
  8045. HTT_RX_MON_RING_FW,
  8046. HTT_RX_MON_RING_SW,
  8047. HTT_RX_MON_RING_RELEASE,
  8048. };
  8049. #define HTT_RX_FULL_MONITOR_MODE_SETUP_SZ (sizeof(struct htt_h2t_msg_rx_full_monitor_mode_t))
  8050. /* DWORD 0: Pdev ID */
  8051. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_M 0x0000ff00
  8052. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S 8
  8053. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_GET(_var) \
  8054. (((_var) & HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_M) >> \
  8055. HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S)
  8056. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_SET(_var, _val) \
  8057. do { \
  8058. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID, _val); \
  8059. ((_var) |= ((_val) << HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S)); \
  8060. } while (0)
  8061. /* DWORD 1:ENABLE */
  8062. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_M 0x00000001
  8063. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_S 0
  8064. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_SET(word, enable) \
  8065. do { \
  8066. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_ENABLE, enable); \
  8067. (word) |= ((enable) << HTT_RX_FULL_MONITOR_MODE_ENABLE_S); \
  8068. } while (0)
  8069. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_GET(word) \
  8070. (((word) & HTT_RX_FULL_MONITOR_MODE_ENABLE_M) >> HTT_RX_FULL_MONITOR_MODE_ENABLE_S)
  8071. /* DWORD 1:ZERO_MPDU */
  8072. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_M 0x00000002
  8073. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S 1
  8074. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_SET(word, zerompdu) \
  8075. do { \
  8076. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU, zerompdu); \
  8077. (word) |= ((zerompdu) << HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S); \
  8078. } while (0)
  8079. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_GET(word) \
  8080. (((word) & HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_M) >> HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S)
  8081. /* DWORD 1:NON_ZERO_MPDU */
  8082. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_M 0x00000004
  8083. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S 2
  8084. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_SET(word, nonzerompdu) \
  8085. do { \
  8086. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU, nonzerompdu); \
  8087. (word) |= ((nonzerompdu) << HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S); \
  8088. } while (0)
  8089. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_GET(word) \
  8090. (((word) & HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_M) >> HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S)
  8091. /* DWORD 1:RELEASE_RINGS */
  8092. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_M 0x000007f8
  8093. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S 3
  8094. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_SET(word, releaserings) \
  8095. do { \
  8096. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS, releaserings); \
  8097. (word) |= ((releaserings) << HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S); \
  8098. } while (0)
  8099. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_GET(word) \
  8100. (((word) & HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_M) >> HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S)
  8101. /**
  8102. * Enumeration for IP Protocol or IPSEC Protocol
  8103. * IPsec describes the framework for providing security at IP layer.
  8104. * IPsec is defined for both versions of IP: IPV4 and IPV6.
  8105. */
  8106. enum htt_rx_flow_proto {
  8107. HTT_RX_FLOW_IP_PROTO,
  8108. HTT_RX_FLOW_IPSEC_PROTO,
  8109. };
  8110. /**
  8111. * Enumeration for FSE Cache Invalidation
  8112. * 0 - No Cache Invalidation required
  8113. * 1 - Cache invalidate only one entry given by IP src/dest address at DWORD2:9
  8114. * 2 - Complete FSE Cache Invalidation
  8115. * 3 - FSE Disable
  8116. * 4 - FSE Enable
  8117. */
  8118. enum htt_rx_fse_operation {
  8119. HTT_RX_FSE_CACHE_INVALIDATE_NONE,
  8120. HTT_RX_FSE_CACHE_INVALIDATE_ENTRY,
  8121. HTT_RX_FSE_CACHE_INVALIDATE_FULL,
  8122. HTT_RX_FSE_DISABLE,
  8123. HTT_RX_FSE_ENABLE,
  8124. };
  8125. /* DWORD 0: Pdev ID */
  8126. #define HTT_RX_FSE_OPERATION_PDEV_ID_M 0x0000ff00
  8127. #define HTT_RX_FSE_OPERATION_PDEV_ID_S 8
  8128. #define HTT_RX_FSE_OPERATION_PDEV_ID_GET(_var) \
  8129. (((_var) & HTT_RX_FSE_OPERATION_PDEV_ID_M) >> \
  8130. HTT_RX_FSE_OPERATION_PDEV_ID_S)
  8131. #define HTT_RX_FSE_OPERATION_PDEV_ID_SET(_var, _val) \
  8132. do { \
  8133. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_PDEV_ID, _val); \
  8134. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_PDEV_ID_S)); \
  8135. } while (0)
  8136. /* DWORD 1:IP PROTO or IPSEC */
  8137. #define HTT_RX_FSE_IPSEC_VALID_M 0x00000001
  8138. #define HTT_RX_FSE_IPSEC_VALID_S 0
  8139. #define HTT_RX_FSE_IPSEC_VALID_SET(word, ipsec_valid) \
  8140. do { \
  8141. HTT_CHECK_SET_VAL(HTT_RX_FSE_IPSEC_VALID, ipsec_valid); \
  8142. (word) |= ((ipsec_valid) << HTT_RX_FSE_IPSEC_VALID_S); \
  8143. } while (0)
  8144. #define HTT_RX_FSE_IPSEC_VALID_GET(word) \
  8145. (((word) & HTT_RX_FSE_IPSEC_VALID_M) >> HTT_RX_FSE_IPSEC_VALID_S)
  8146. /* DWORD 1:FSE Operation */
  8147. #define HTT_RX_FSE_OPERATION_M 0x000000fe
  8148. #define HTT_RX_FSE_OPERATION_S 1
  8149. #define HTT_RX_FSE_OPERATION_SET(word, op_val) \
  8150. do { \
  8151. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION, op_val); \
  8152. (word) |= ((op_val) << HTT_RX_FSE_OPERATION_S); \
  8153. } while (0)
  8154. #define HTT_RX_FSE_OPERATION_GET(word) \
  8155. (((word) & HTT_RX_FSE_OPERATION_M) >> HTT_RX_FSE_OPERATION_S)
  8156. /* DWORD 2-9:IP Address */
  8157. #define HTT_RX_FSE_OPERATION_IP_ADDR_M 0xffffffff
  8158. #define HTT_RX_FSE_OPERATION_IP_ADDR_S 0
  8159. #define HTT_RX_FSE_OPERATION_IP_ADDR_GET(_var) \
  8160. (((_var) & HTT_RX_FSE_OPERATION_IP_ADDR_M) >> \
  8161. HTT_RX_FSE_OPERATION_IP_ADDR_S)
  8162. #define HTT_RX_FSE_OPERATION_IP_ADDR_SET(_var, _val) \
  8163. do { \
  8164. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_IP_ADDR, _val); \
  8165. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_IP_ADDR_S)); \
  8166. } while (0)
  8167. /* DWORD 10:Source Port Number */
  8168. #define HTT_RX_FSE_SOURCEPORT_M 0x0000ffff
  8169. #define HTT_RX_FSE_SOURCEPORT_S 0
  8170. #define HTT_RX_FSE_SOURCEPORT_SET(word, sport) \
  8171. do { \
  8172. HTT_CHECK_SET_VAL(HTT_RX_FSE_SOURCEPORT, sport); \
  8173. (word) |= ((sport) << HTT_RX_FSE_SOURCEPORT_S); \
  8174. } while (0)
  8175. #define HTT_RX_FSE_SOURCEPORT_GET(word) \
  8176. (((word) & HTT_RX_FSE_SOURCEPORT_M) >> HTT_RX_FSE_SOURCEPORT_S)
  8177. /* DWORD 11:Destination Port Number */
  8178. #define HTT_RX_FSE_DESTPORT_M 0xffff0000
  8179. #define HTT_RX_FSE_DESTPORT_S 16
  8180. #define HTT_RX_FSE_DESTPORT_SET(word, dport) \
  8181. do { \
  8182. HTT_CHECK_SET_VAL(HTT_RX_FSE_DESTPORT, dport); \
  8183. (word) |= ((dport) << HTT_RX_FSE_DESTPORT_S); \
  8184. } while (0)
  8185. #define HTT_RX_FSE_DESTPORT_GET(word) \
  8186. (((word) & HTT_RX_FSE_DESTPORT_M) >> HTT_RX_FSE_DESTPORT_S)
  8187. /* DWORD 10-11:SPI (In case of IPSEC) */
  8188. #define HTT_RX_FSE_OPERATION_SPI_M 0xffffffff
  8189. #define HTT_RX_FSE_OPERATION_SPI_S 0
  8190. #define HTT_RX_FSE_OPERATION_SPI_GET(_var) \
  8191. (((_var) & HTT_RX_FSE_OPERATION_SPI_ADDR_M) >> \
  8192. HTT_RX_FSE_OPERATION_SPI_ADDR_S)
  8193. #define HTT_RX_FSE_OPERATION_SPI_SET(_var, _val) \
  8194. do { \
  8195. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_SPI, _val); \
  8196. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_SPI_S)); \
  8197. } while (0)
  8198. /* DWORD 12:L4 PROTO */
  8199. #define HTT_RX_FSE_L4_PROTO_M 0x000000ff
  8200. #define HTT_RX_FSE_L4_PROTO_S 0
  8201. #define HTT_RX_FSE_L4_PROTO_SET(word, proto_val) \
  8202. do { \
  8203. HTT_CHECK_SET_VAL(HTT_RX_FSE_L4_PROTO, proto_val); \
  8204. (word) |= ((proto_val) << HTT_RX_FSE_L4_PROTO_S); \
  8205. } while (0)
  8206. #define HTT_RX_FSE_L4_PROTO_GET(word) \
  8207. (((word) & HTT_RX_FSE_L4_PROTO_M) >> HTT_RX_FSE_L4_PROTO_S)
  8208. /**
  8209. * @brief host --> target Receive to configure the RxOLE 3-tuple Hash
  8210. *
  8211. * MSG_TYPE => HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG
  8212. *
  8213. * |31 24|23 |15 8|7 2|1|0|
  8214. * |----------------+----------------+----------------+----------------|
  8215. * | reserved | pdev_id | msg_type |
  8216. * |---------------------------------+----------------+----------------|
  8217. * | reserved |E|F|
  8218. * |---------------------------------+----------------+----------------|
  8219. * Where E = Configure the target to provide the 3-tuple hash value in
  8220. * toeplitz_hash_2_or_4 field of rx_msdu_start tlv
  8221. * F = Configure the target to provide the 3-tuple hash value in
  8222. * flow_id_toeplitz field of rx_msdu_start tlv
  8223. *
  8224. * The following field definitions describe the format of the 3 tuple hash value
  8225. * message sent from the host to target as part of initialization sequence.
  8226. *
  8227. * Header fields:
  8228. * dword0 - b'7:0 - msg_type: This will be set to
  8229. * 0x16 (HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG)
  8230. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  8231. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  8232. * specified pdev's LMAC ring.
  8233. * b'31:16 - reserved : Reserved for future use
  8234. * dword1 - b'0 - flow_id_toeplitz_field_enable
  8235. * b'1 - toeplitz_hash_2_or_4_field_enable
  8236. * b'31:2 - reserved : Reserved for future use
  8237. * ---------+------+----------------------------------------------------------
  8238. * bit1 | bit0 | Functionality
  8239. * ---------+------+----------------------------------------------------------
  8240. * 0 | 1 | Configure the target to provide the 3 tuple hash value
  8241. * | | in flow_id_toeplitz field
  8242. * ---------+------+----------------------------------------------------------
  8243. * 1 | 0 | Configure the target to provide the 3 tuple hash value
  8244. * | | in toeplitz_hash_2_or_4 field
  8245. * ---------+------+----------------------------------------------------------
  8246. * 1 | 1 | Configure the target to provide the 3 tuple hash value
  8247. * | | in both flow_id_toeplitz & toeplitz_hash_2_or_4 field
  8248. * ---------+------+----------------------------------------------------------
  8249. * 0 | 0 | Configure the target to provide the 5 tuple hash value
  8250. * | | in flow_id_toeplitz field 2 or 4 tuple has value in
  8251. * | | toeplitz_hash_2_or_4 field
  8252. *----------------------------------------------------------------------------
  8253. */
  8254. PREPACK struct htt_h2t_msg_rx_3_tuple_hash_cfg_t {
  8255. A_UINT32 msg_type :8,
  8256. pdev_id :8,
  8257. reserved0 :16;
  8258. A_UINT32 flow_id_toeplitz_field_enable :1,
  8259. toeplitz_hash_2_or_4_field_enable :1,
  8260. reserved1 :30;
  8261. } POSTPACK;
  8262. /* DWORD0 : pdev_id configuration Macros */
  8263. #define HTT_H2T_3_TUPLE_HASH_PDEV_ID_M 0xff00
  8264. #define HTT_H2T_3_TUPLE_HASH_PDEV_ID_S 8
  8265. #define HTT_RX_3_TUPLE_HASH_PDEV_ID_GET(_var) \
  8266. (((_var) & HTT_H2T_3_TUPLE_HASH_PDEV_ID_M) >> \
  8267. HTT_H2T_3_TUPLE_HASH_PDEV_ID_S)
  8268. #define HTT_RX_3_TUPLE_HASH_PDEV_ID_SET(_var, _val) \
  8269. do { \
  8270. HTT_CHECK_SET_VAL(HTT_H2T_3_TUPLE_HASH_PDEV_ID, _val); \
  8271. ((_var) |= ((_val) << HTT_H2T_3_TUPLE_HASH_PDEV_ID_S)); \
  8272. } while (0)
  8273. /* DWORD1: rx 3 tuple hash value reception field configuration Macros */
  8274. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_M 0x1
  8275. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S 0
  8276. #define HTT_FLOW_ID_TOEPLITZ_FIELD_CONFIG_GET(_var) \
  8277. (((_var) & HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_M) >> \
  8278. HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S)
  8279. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_SET(_var, _val) \
  8280. do { \
  8281. HTT_CHECK_SET_VAL(HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG, _val); \
  8282. ((_var) |= ((_val) << HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S)); \
  8283. } while (0)
  8284. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_M 0x2
  8285. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S 1
  8286. #define HTT_TOEPLITZ_2_OR_4_FIELD_CONFIG_GET(_var) \
  8287. (((_var) & HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_M) >> \
  8288. HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S)
  8289. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_SET(_var, _val) \
  8290. do { \
  8291. HTT_CHECK_SET_VAL(HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG, _val); \
  8292. ((_var) |= ((_val) << HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S)); \
  8293. } while (0)
  8294. #define HTT_3_TUPLE_HASH_CFG_REQ_BYTES 8
  8295. /**
  8296. * @brief host --> target Host PA Address Size
  8297. *
  8298. * MSG_TYPE => HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE
  8299. *
  8300. * @details
  8301. * The HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE message is sent by the host to
  8302. * provide the physical start address and size of each of the memory
  8303. * areas within host DDR that the target FW may need to access.
  8304. *
  8305. * For example, the host can use this message to allow the target FW
  8306. * to set up access to the host's pools of TQM link descriptors.
  8307. * The message would appear as follows:
  8308. *
  8309. * |31 24|23 16|15 8|7 0|
  8310. * |----------------+----------------+----------------+----------------|
  8311. * | reserved | num_entries | msg_type |
  8312. * |-=-=-=-=-=-=-=-=+-=-=-=-=-=-=-=-=+=-=-=-=-=-=-=-=-+=-=-=-=-=-=-=-=-|
  8313. * | mem area 0 size |
  8314. * |----------------+----------------+----------------+----------------|
  8315. * | mem area 0 physical_address_lo |
  8316. * |----------------+----------------+----------------+----------------|
  8317. * | mem area 0 physical_address_hi |
  8318. * |-=-=-=-=-=-=-=-=+-=-=-=-=-=-=-=-=+=-=-=-=-=-=-=-=-+=-=-=-=-=-=-=-=-|
  8319. * | mem area 1 size |
  8320. * |----------------+----------------+----------------+----------------|
  8321. * | mem area 1 physical_address_lo |
  8322. * |----------------+----------------+----------------+----------------|
  8323. * | mem area 1 physical_address_hi |
  8324. * |----------------+----------------+----------------+----------------|
  8325. * ...
  8326. * |-=-=-=-=-=-=-=-=+-=-=-=-=-=-=-=-=+=-=-=-=-=-=-=-=-+=-=-=-=-=-=-=-=-|
  8327. * | mem area N size |
  8328. * |----------------+----------------+----------------+----------------|
  8329. * | mem area N physical_address_lo |
  8330. * |----------------+----------------+----------------+----------------|
  8331. * | mem area N physical_address_hi |
  8332. * |----------------+----------------+----------------+----------------|
  8333. *
  8334. * The message is interpreted as follows:
  8335. * dword0 - b'0:7 - msg_type: This will be set to
  8336. * 0x18 (HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE)
  8337. * b'8:15 - number_entries: Indicated the number of host memory
  8338. * areas specified within the remainder of the message
  8339. * b'16:31 - reserved.
  8340. * dword1 - b'0:31 - memory area 0 size in bytes
  8341. * dword2 - b'0:31 - memory area 0 physical address, lower 32 bits
  8342. * dword3 - b'0:31 - memory area 0 physical address, upper 32 bits
  8343. * and similar for memory area 1 through memory area N.
  8344. */
  8345. PREPACK struct htt_h2t_host_paddr_size {
  8346. A_UINT32 msg_type: 8,
  8347. num_entries: 8,
  8348. reserved: 16;
  8349. } POSTPACK;
  8350. PREPACK struct htt_h2t_host_paddr_size_entry_t {
  8351. A_UINT32 size;
  8352. A_UINT32 physical_address_lo;
  8353. A_UINT32 physical_address_hi;
  8354. } POSTPACK;
  8355. #define HTT_H2T_HOST_PADDR_SIZE_ENTRY_SIZE \
  8356. (sizeof(struct htt_h2t_host_paddr_size_entry_t))
  8357. #define HTT_H2T_HOST_PADDR_SIZE_ENTRY_DWORDS \
  8358. (HTT_H2T_HOST_PADDR_SIZE_ENTRY_SIZE >> 2)
  8359. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_M 0x0000FF00
  8360. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_S 8
  8361. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_GET(_var) \
  8362. (((_var) & HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_M) >> \
  8363. HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_S)
  8364. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_SET(_var, _val) \
  8365. do { \
  8366. HTT_CHECK_SET_VAL(HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES, _val); \
  8367. ((_var) |= ((_val) << HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_S)); \
  8368. } while (0)
  8369. /**
  8370. * @brief host --> target Host RXDMA RXOLE PPE register configuration
  8371. *
  8372. * MSG_TYPE => HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG
  8373. *
  8374. * @details
  8375. * The HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG message is sent by the host to
  8376. * provide the PPE DS register confiuration for RXOLE and RXDMA.
  8377. *
  8378. * The message would appear as follows:
  8379. *
  8380. * |31 19|18 |17 |16 |15 |14 |13 9|8|7 0|
  8381. * |---------------------------------+---+---+----------+-+-----------|
  8382. * | reserved |IFO|DNO|DRO|IBO|MIO| RDI |O| msg_type |
  8383. * |---------------------+---+---+---+---+---+----------+-+-----------|
  8384. *
  8385. *
  8386. * The message is interpreted as follows:
  8387. * dword0 - b'0:7 - msg_type: This will be set to
  8388. * 0x19 (HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG)
  8389. * b'8 - override bit to drive MSDUs to PPE ring
  8390. * b'9:13 - REO destination ring indication
  8391. * b'14 - Multi buffer msdu override enable bit
  8392. * b'15 - Intra BSS override
  8393. * b'16 - Decap raw override
  8394. * b'17 - Decap Native wifi override
  8395. * b'18 - IP frag override
  8396. * b'19:31 - reserved
  8397. */
  8398. PREPACK struct htt_h2t_msg_type_rxdma_rxole_ppe_cfg_t {
  8399. A_UINT32 msg_type: 8, /* HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG */
  8400. override: 1,
  8401. reo_destination_indication: 5,
  8402. multi_buffer_msdu_override_en: 1,
  8403. intra_bss_override: 1,
  8404. decap_raw_override: 1,
  8405. decap_nwifi_override: 1,
  8406. ip_frag_override: 1,
  8407. reserved: 13;
  8408. } POSTPACK;
  8409. /* DWORD 0: Override */
  8410. #define HTT_PPE_CFG_OVERRIDE_M 0x00000100
  8411. #define HTT_PPE_CFG_OVERRIDE_S 8
  8412. #define HTT_PPE_CFG_OVERRIDE_GET(_var) \
  8413. (((_var) & HTT_PPE_CFG_OVERRIDE_M) >> \
  8414. HTT_PPE_CFG_OVERRIDE_S)
  8415. #define HTT_PPE_CFG_OVERRIDE_SET(_var, _val) \
  8416. do { \
  8417. HTT_CHECK_SET_VAL(HTT_PPE_CFG_OVERRIDE, _val); \
  8418. ((_var) |= ((_val) << HTT_PPE_CFG_OVERRIDE_S)); \
  8419. } while (0)
  8420. /* DWORD 0: REO Destination Indication*/
  8421. #define HTT_PPE_CFG_REO_DEST_IND_M 0x00003E00
  8422. #define HTT_PPE_CFG_REO_DEST_IND_S 9
  8423. #define HTT_PPE_CFG_REO_DEST_IND_GET(_var) \
  8424. (((_var) & HTT_PPE_CFG_REO_DEST_IND_M) >> \
  8425. HTT_PPE_CFG_REO_DEST_IND_S)
  8426. #define HTT_PPE_CFG_REO_DEST_IND_SET(_var, _val) \
  8427. do { \
  8428. HTT_CHECK_SET_VAL(HTT_PPE_CFG_REO_DEST_IND, _val); \
  8429. ((_var) |= ((_val) << HTT_PPE_CFG_REO_DEST_IND_S)); \
  8430. } while (0)
  8431. /* DWORD 0: Multi buffer MSDU override */
  8432. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_M 0x00004000
  8433. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_S 14
  8434. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_GET(_var) \
  8435. (((_var) & HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_M) >> \
  8436. HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_S)
  8437. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_SET(_var, _val) \
  8438. do { \
  8439. HTT_CHECK_SET_VAL(HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN, _val); \
  8440. ((_var) |= ((_val) << HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_S)); \
  8441. } while (0)
  8442. /* DWORD 0: Intra BSS override */
  8443. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_M 0x00008000
  8444. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_S 15
  8445. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_GET(_var) \
  8446. (((_var) & HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_M) >> \
  8447. HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_S)
  8448. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_SET(_var, _val) \
  8449. do { \
  8450. HTT_CHECK_SET_VAL(HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN, _val); \
  8451. ((_var) |= ((_val) << HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_S)); \
  8452. } while (0)
  8453. /* DWORD 0: Decap RAW override */
  8454. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_M 0x00010000
  8455. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_S 16
  8456. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_GET(_var) \
  8457. (((_var) & HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_M) >> \
  8458. HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_S)
  8459. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_SET(_var, _val) \
  8460. do { \
  8461. HTT_CHECK_SET_VAL(HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN, _val); \
  8462. ((_var) |= ((_val) << HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_S)); \
  8463. } while (0)
  8464. /* DWORD 0: Decap NWIFI override */
  8465. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_M 0x00020000
  8466. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_S 17
  8467. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_GET(_var) \
  8468. (((_var) & HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_M) >> \
  8469. HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_S)
  8470. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_SET(_var, _val) \
  8471. do { \
  8472. HTT_CHECK_SET_VAL(HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN, _val); \
  8473. ((_var) |= ((_val) << HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_S)); \
  8474. } while (0)
  8475. /* DWORD 0: IP frag override */
  8476. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_M 0x00040000
  8477. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_S 18
  8478. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_GET(_var) \
  8479. (((_var) & HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_M) >> \
  8480. HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_S)
  8481. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_SET(_var, _val) \
  8482. do { \
  8483. HTT_CHECK_SET_VAL(HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN, _val); \
  8484. ((_var) |= ((_val) << HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_S)); \
  8485. } while (0)
  8486. /*
  8487. * MSG_TYPE => HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG
  8488. *
  8489. * @details
  8490. * The following field definitions describe the format of the HTT host
  8491. * to target FW VDEV TX RX stats retrieve message.
  8492. * The message specifies the type of stats the host wants to retrieve.
  8493. *
  8494. * |31 27|26 25|24 17|16|15 8|7 0|
  8495. * |-----------------------------------------------------------|
  8496. * | rsvd | R | Periodic Int| E| pdev_id | msg type |
  8497. * |-----------------------------------------------------------|
  8498. * | vdev_id lower bitmask |
  8499. * |-----------------------------------------------------------|
  8500. * | vdev_id upper bitmask |
  8501. * |-----------------------------------------------------------|
  8502. * Header fields:
  8503. * Where:
  8504. * dword0 - b'7:0 - msg_type: This will be set to
  8505. * 0x1a (HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG)
  8506. * b'15:8 - pdev id
  8507. * b'16(E) - Enable/Disable the vdev HW stats
  8508. * b'17:24(PI) - Periodic Interval, units = 8 ms, e.g. 125 -> 1000 ms
  8509. * b'25:26(R) - Reset stats bits
  8510. * 0: don't reset stats
  8511. * 1: reset stats once
  8512. * 2: reset stats at the start of each periodic interval
  8513. * b'27:31 - reserved for future use
  8514. * dword1 - b'0:31 - vdev_id lower bitmask
  8515. * dword2 - b'0:31 - vdev_id upper bitmask
  8516. */
  8517. PREPACK struct htt_h2t_vdevs_txrx_stats_cfg {
  8518. A_UINT32 msg_type :8,
  8519. pdev_id :8,
  8520. enable :1,
  8521. periodic_interval :8,
  8522. reset_stats_bits :2,
  8523. reserved0 :5;
  8524. A_UINT32 vdev_id_lower_bitmask;
  8525. A_UINT32 vdev_id_upper_bitmask;
  8526. } POSTPACK;
  8527. #define HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_M 0xFF00
  8528. #define HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_S 8
  8529. #define HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_GET(_var) \
  8530. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_M) >> \
  8531. HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_S)
  8532. #define HTT_RX_VDEVS_TXRX_STATS_PDEV_ID_SET(_var, _val) \
  8533. do { \
  8534. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID, _val); \
  8535. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_S)); \
  8536. } while (0)
  8537. #define HTT_H2T_VDEVS_TXRX_STATS_ENABLE_M 0x10000
  8538. #define HTT_H2T_VDEVS_TXRX_STATS_ENABLE_S 16
  8539. #define HTT_H2T_VDEVS_TXRX_STATS_ENABLE_GET(_var) \
  8540. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_ENABLE_M) >> \
  8541. HTT_H2T_VDEVS_TXRX_STATS_ENABLE_S)
  8542. #define HTT_RX_VDEVS_TXRX_STATS_ENABLE_SET(_var, _val) \
  8543. do { \
  8544. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_ENABLE, _val); \
  8545. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_ENABLE_S)); \
  8546. } while (0)
  8547. #define HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_M 0x1FE0000
  8548. #define HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_S 17
  8549. #define HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_GET(_var) \
  8550. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_M) >> \
  8551. HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_S)
  8552. #define HTT_RX_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_SET(_var, _val) \
  8553. do { \
  8554. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL, _val); \
  8555. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_S)); \
  8556. } while (0)
  8557. #define HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_M 0x6000000
  8558. #define HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_S 25
  8559. #define HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_GET(_var) \
  8560. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_M) >> \
  8561. HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_S)
  8562. #define HTT_RX_VDEVS_TXRX_STATS_RESET_STATS_BITS_SET(_var, _val) \
  8563. do { \
  8564. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS, _val); \
  8565. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_S)); \
  8566. } while (0)
  8567. /*
  8568. * MSG_TYPE => HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ
  8569. *
  8570. * @details
  8571. * The SAWF_DEF_QUEUES_MAP_REQ message is sent by the host to link
  8572. * the default MSDU queues for one of the TIDs within the specified peer
  8573. * to the specified service class.
  8574. * The TID is indirectly specified - each service class is associated
  8575. * with a TID. All default MSDU queues for this peer-TID will be
  8576. * linked to the service class in question.
  8577. *
  8578. * |31 16|15 8|7 0|
  8579. * |------------------------------+--------------+--------------|
  8580. * | peer ID | svc class ID | msg type |
  8581. * |------------------------------------------------------------|
  8582. * Header fields:
  8583. * dword0 - b'7:0 - msg_type: This will be set to
  8584. * 0x1c (HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ)
  8585. * b'15:8 - service class ID
  8586. * b'31:16 - peer ID
  8587. */
  8588. PREPACK struct htt_h2t_sawf_def_queues_map_req {
  8589. A_UINT32 msg_type :8,
  8590. svc_class_id :8,
  8591. peer_id :16;
  8592. } POSTPACK;
  8593. #define HTT_SAWF_DEF_QUEUES_MAP_REQ_BYTES 4
  8594. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_M 0x0000FF00
  8595. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_S 8
  8596. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_GET(_var) \
  8597. (((_var) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_M) >> \
  8598. HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_S)
  8599. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_SET(_var, _val) \
  8600. do { \
  8601. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID, _val); \
  8602. ((_var) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_S));\
  8603. } while (0)
  8604. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_M 0xFFFF0000
  8605. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_S 16
  8606. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_GET(_var) \
  8607. (((_var) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_M) >> \
  8608. HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_S)
  8609. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_SET(_var, _val) \
  8610. do { \
  8611. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID, _val); \
  8612. ((_var) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_S)); \
  8613. } while (0)
  8614. /*
  8615. * MSG_TYPE => HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ
  8616. *
  8617. * @details
  8618. * The SAWF_DEF_QUEUES_UNMAP_REQ message is sent by the host to
  8619. * remove the linkage of the specified peer-TID's MSDU queues to
  8620. * service classes.
  8621. *
  8622. * |31 16|15 8|7 0|
  8623. * |------------------------------+--------------+--------------|
  8624. * | peer ID | svc class ID | msg type |
  8625. * |------------------------------------------------------------|
  8626. * Header fields:
  8627. * dword0 - b'7:0 - msg_type: This will be set to
  8628. * 0x1d (HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ)
  8629. * b'15:8 - service class ID
  8630. * b'31:16 - peer ID
  8631. * A HTT_H2T_SAWF_DEF_QUEUES_UNMAP_PEER_ID_WILDCARD
  8632. * value for peer ID indicates that the target should
  8633. * apply the UNMAP_REQ to all peers.
  8634. */
  8635. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_PEER_ID_WILDCARD 0xff
  8636. PREPACK struct htt_h2t_sawf_def_queues_unmap_req {
  8637. A_UINT32 msg_type :8,
  8638. svc_class_id :8,
  8639. peer_id :16;
  8640. } POSTPACK;
  8641. #define HTT_SAWF_DEF_QUEUES_UNMAP_REQ_BYTES 4
  8642. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_M 0x0000FF00
  8643. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_S 8
  8644. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_GET(word0) \
  8645. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_M) >> \
  8646. HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_S)
  8647. #define HTT_RX_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_SET(word0, _val) \
  8648. do { \
  8649. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID, _val); \
  8650. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_S)); \
  8651. } while (0)
  8652. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_M 0xFFFF0000
  8653. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_S 16
  8654. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_GET(word0) \
  8655. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_M) >> \
  8656. HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_S)
  8657. #define HTT_RX_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_SET(word0, _val) \
  8658. do { \
  8659. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID, _val); \
  8660. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_S)); \
  8661. } while (0)
  8662. /*
  8663. * MSG_TYPE => HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ
  8664. *
  8665. * @details
  8666. * The SAWF_DEF_QUEUES_MAP_REPORT_REQ message is sent by the host to
  8667. * request the target to report what service class the default MSDU queues
  8668. * of the specified TIDs within the peer are linked to.
  8669. * The target will respond with a SAWF_DEF_QUEUES_MAP_REPORT_CONF message
  8670. * to report what service class (if any) the default MSDU queues for
  8671. * each of the specified TIDs are linked to.
  8672. *
  8673. * |31 16|15 8|7 1| 0|
  8674. * |------------------------------+--------------+--------------|
  8675. * | peer ID | TID mask | msg type |
  8676. * |------------------------------------------------------------|
  8677. * | reserved |ETO|
  8678. * |------------------------------------------------------------|
  8679. * Header fields:
  8680. * dword0 - b'7:0 - msg_type: This will be set to
  8681. * 0x1e (HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ)
  8682. * b'15:8 - TID mask
  8683. * b'31:16 - peer ID
  8684. * dword1 - b'0 - "Existing Tids Only" flag
  8685. * If this flag is set, the DEF_QUEUES_MAP_REPORT_CONF
  8686. * message generated by this REQ will only show the
  8687. * mapping for TIDs that actually exist in the target's
  8688. * peer object.
  8689. * Any TIDs that are covered by a MAP_REQ but which
  8690. * do not actually exist will be shown as being
  8691. * unmapped (i.e. svc class ID 0xff).
  8692. * If this flag is cleared, the MAP_REPORT_CONF message
  8693. * will consider not only the mapping of TIDs currently
  8694. * existing in the peer, but also the mapping that will
  8695. * be applied for any TID objects created within this
  8696. * peer in the future.
  8697. * b'31:1 - reserved for future use
  8698. */
  8699. PREPACK struct htt_h2t_sawf_def_queues_map_report_req {
  8700. A_UINT32 msg_type :8,
  8701. tid_mask :8,
  8702. peer_id :16;
  8703. A_UINT32 existing_tids_only:1,
  8704. reserved :31;
  8705. } POSTPACK;
  8706. #define HTT_SAWF_DEF_QUEUES_MAP_REPORT_REQ_BYTES 8
  8707. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_M 0x0000FF00
  8708. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_S 8
  8709. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_GET(word0) \
  8710. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_M) >> \
  8711. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_S)
  8712. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_SET(word0, _val) \
  8713. do { \
  8714. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK, _val); \
  8715. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_S));\
  8716. } while (0)
  8717. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_M 0xFFFF0000
  8718. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_S 16
  8719. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_GET(word0) \
  8720. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_M) >> \
  8721. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_S)
  8722. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_SET(word0, _val) \
  8723. do { \
  8724. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID, _val); \
  8725. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_S)); \
  8726. } while (0)
  8727. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_M 0x00000001
  8728. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_S 0
  8729. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_GET(word1) \
  8730. (((word1) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_M) >> \
  8731. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_S)
  8732. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_SET(word1, _val) \
  8733. do { \
  8734. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY, _val); \
  8735. ((word1) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_S)); \
  8736. } while (0)
  8737. /**
  8738. * @brief Format of shared memory between Host and Target
  8739. * for UMAC hang recovery feature messaging.
  8740. * @details
  8741. * This is shared memory between Host and Target allocated
  8742. * and used in chips where UMAC hang recovery feature is supported.
  8743. * If target sets a bit in t2h_msg (provided it's valid bit offset)
  8744. * then host interprets it as a new message from target.
  8745. * Host clears that particular read bit in t2h_msg after each read
  8746. * operation. It is vice versa for h2t_msg. At any given point
  8747. * of time there is expected to be only one bit set
  8748. * either in t2h_msg or h2t_msg (referring to valid bit offset).
  8749. *
  8750. * The message is interpreted as follows:
  8751. * dword0 - b'0:31 - magic_num: Magic number for the shared memory region
  8752. * added for debuggability purpose.
  8753. * dword1 - b'0 - do_pre_reset
  8754. * b'1 - do_post_reset_start
  8755. * b'2 - do_post_reset_complete
  8756. * b'3:31 - rsvd_t2h
  8757. * dword2 - b'0 - pre_reset_done
  8758. * b'1 - post_reset_start_done
  8759. * b'2 - post_reset_complete_done
  8760. * b'3:31 - rsvd_h2t
  8761. */
  8762. PREPACK typedef struct {
  8763. /** Magic number added for debuggability. */
  8764. A_UINT32 magic_num;
  8765. union {
  8766. /*
  8767. * BIT [0] :- T2H msg to do pre-reset
  8768. * BIT [1] :- T2H msg to do post-reset start
  8769. * BIT [2] :- T2H msg to do post-reset complete
  8770. * BIT [31 : 3] :- reserved
  8771. */
  8772. A_UINT32 t2h_msg;
  8773. struct {
  8774. A_UINT32 do_pre_reset : 1, /* BIT [0] */
  8775. do_post_reset_start : 1, /* BIT [1] */
  8776. do_post_reset_complete : 1, /* BIT [2] */
  8777. rsvd_t2h : 29; /* BIT [31 : 3] */
  8778. };
  8779. };
  8780. union {
  8781. /*
  8782. * BIT [0] :- H2T msg to send pre-reset done
  8783. * BIT [1] :- H2T msg to send post-reset start done
  8784. * BIT [2] :- H2T msg to send post-reset complete done
  8785. * BIT [31 : 3] :- reserved
  8786. */
  8787. A_UINT32 h2t_msg;
  8788. struct {
  8789. A_UINT32 pre_reset_done : 1, /* BIT [0] */
  8790. post_reset_start_done : 1, /* BIT [1] */
  8791. post_reset_complete_done : 1, /* BIT [2] */
  8792. rsvd_h2t : 29; /* BIT [31 : 3] */
  8793. };
  8794. };
  8795. } POSTPACK htt_umac_hang_recovery_msg_shmem_t;
  8796. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_BYTES \
  8797. (sizeof(htt_umac_hang_recovery_msg_shmem_t))
  8798. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DWORDS \
  8799. (HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_BYTES >> 2)
  8800. /* dword1 - b'0 - do_pre_reset */
  8801. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_M 0x00000001
  8802. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_S 0
  8803. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_GET(word1) \
  8804. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_M) >> \
  8805. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_S)
  8806. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_SET(word1, _val) \
  8807. do { \
  8808. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET, _val); \
  8809. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_S));\
  8810. } while (0)
  8811. /* dword1 - b'1 - do_post_reset_start */
  8812. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_M 0x00000002
  8813. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_S 1
  8814. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_GET(word1) \
  8815. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_M) >> \
  8816. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_S)
  8817. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_SET(word1, _val) \
  8818. do { \
  8819. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START, _val); \
  8820. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_S));\
  8821. } while (0)
  8822. /* dword1 - b'2 - do_post_reset_complete */
  8823. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_M 0x00000004
  8824. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_S 2
  8825. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_GET(word1) \
  8826. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_M) >> \
  8827. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_S)
  8828. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_SET(word1, _val) \
  8829. do { \
  8830. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE, _val); \
  8831. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_S));\
  8832. } while (0)
  8833. /* dword2 - b'0 - pre_reset_done */
  8834. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_M 0x00000001
  8835. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_S 0
  8836. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_GET(word2) \
  8837. (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_M) >> \
  8838. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_S)
  8839. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_SET(word2, _val) \
  8840. do { \
  8841. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE, _val); \
  8842. ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_S));\
  8843. } while (0)
  8844. /* dword2 - b'1 - post_reset_start_done */
  8845. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_M 0x00000002
  8846. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_S 1
  8847. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_GET(word2) \
  8848. (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_M) >> \
  8849. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_S)
  8850. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_SET(word2, _val) \
  8851. do { \
  8852. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE, _val); \
  8853. ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_S));\
  8854. } while (0)
  8855. /* dword2 - b'2 - post_reset_complete_done */
  8856. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_M 0x00000004
  8857. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_S 2
  8858. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_GET(word2) \
  8859. (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_M) >> \
  8860. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_S)
  8861. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_SET(word2, _val) \
  8862. do { \
  8863. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE, _val); \
  8864. ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_S));\
  8865. } while (0)
  8866. /**
  8867. * @brief HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP message
  8868. *
  8869. * @details
  8870. * The HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP message is sent
  8871. * by the host to provide prerequisite info to target for the UMAC hang
  8872. * recovery feature.
  8873. * The info sent in this H2T message are T2H message method, H2T message
  8874. * method, T2H MSI interrupt number and physical start address, size of
  8875. * the shared memory (refers to the shared memory dedicated for messaging
  8876. * between host and target when the DUT is in UMAC hang recovery mode).
  8877. * This H2T message is expected to be only sent if the WMI service bit
  8878. * WMI_SERVICE_UMAC_HANG_RECOVERY_SUPPORT was firstly indicated by the target.
  8879. *
  8880. * |31 16|15 12|11 8|7 0|
  8881. * |-------------------------------+--------------+--------------+------------|
  8882. * | reserved |h2t msg method|t2h msg method| msg_type |
  8883. * |--------------------------------------------------------------------------|
  8884. * | t2h msi interrupt number |
  8885. * |--------------------------------------------------------------------------|
  8886. * | shared memory area size |
  8887. * |--------------------------------------------------------------------------|
  8888. * | shared memory area physical address low |
  8889. * |--------------------------------------------------------------------------|
  8890. * | shared memory area physical address high |
  8891. * |--------------------------------------------------------------------------|
  8892. *
  8893. * The message is interpreted as follows:
  8894. * dword0 - b'0:7 - msg_type (= HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SETUP)
  8895. * b'8:11 - t2h_msg_method: indicates method to be used for
  8896. * T2H communication in UMAC hang recovery mode.
  8897. * Value zero indicates MSI interrupt (default method).
  8898. * Refer to htt_umac_hang_recovery_msg_method enum.
  8899. * b'12:15 - h2t_msg_method: indicates method to be used for
  8900. * H2T communication in UMAC hang recovery mode.
  8901. * Value zero indicates polling by target for this h2t msg
  8902. * during UMAC hang recovery mode.
  8903. * Refer to htt_umac_hang_recovery_msg_method enum.
  8904. * b'16:31 - reserved.
  8905. * dword1 - b'0:31 - t2h_msi_data: MSI data to be used for
  8906. * T2H communication in UMAC hang recovery mode.
  8907. * dword2 - b'0:31 - size: size of shared memory dedicated for messaging
  8908. * only when in UMAC hang recovery mode.
  8909. * This refers to size in bytes.
  8910. * dword3 - b'0:31 - physical_address_lo: lower 32 bit physical address
  8911. * of the shared memory dedicated for messaging only when
  8912. * in UMAC hang recovery mode.
  8913. * dword4 - b'0:31 - physical_address_hi: higher 32 bit physical address
  8914. * of the shared memory dedicated for messaging only when
  8915. * in UMAC hang recovery mode.
  8916. */
  8917. /* t2h_msg_method and h2t_msg_method */
  8918. enum htt_umac_hang_recovery_msg_method {
  8919. htt_umac_hang_recovery_msg_t2h_msi_and_h2t_polling = 0,
  8920. };
  8921. PREPACK typedef struct {
  8922. A_UINT32 msg_type : 8,
  8923. t2h_msg_method : 4,
  8924. h2t_msg_method : 4,
  8925. reserved : 16;
  8926. A_UINT32 t2h_msi_data;
  8927. /* size bytes and physical address of shared memory. */
  8928. struct htt_h2t_host_paddr_size_entry_t msg_shared_mem;
  8929. } POSTPACK htt_h2t_umac_hang_recovery_prerequisite_setup_t;
  8930. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_BYTES \
  8931. (sizeof(htt_h2t_umac_hang_recovery_prerequisite_setup_t))
  8932. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_DWORDS \
  8933. (HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_BYTES >> 2)
  8934. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_M 0x00000F00
  8935. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_S 8
  8936. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_GET(word0) \
  8937. (((word0) & HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_M) >> \
  8938. HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_S)
  8939. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_SET(word0, _val) \
  8940. do { \
  8941. HTT_CHECK_SET_VAL(HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD, _val); \
  8942. ((word0) |= ((_val) << HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_S));\
  8943. } while (0)
  8944. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_M 0x0000F000
  8945. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_S 12
  8946. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_GET(word0) \
  8947. (((word0) & HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_M) >> \
  8948. HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_S)
  8949. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_SET(word0, _val) \
  8950. do { \
  8951. HTT_CHECK_SET_VAL(HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD, _val); \
  8952. ((word0) |= ((_val) << HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_S));\
  8953. } while (0)
  8954. /*=== target -> host messages ===============================================*/
  8955. enum htt_t2h_msg_type {
  8956. HTT_T2H_MSG_TYPE_VERSION_CONF = 0x0,
  8957. HTT_T2H_MSG_TYPE_RX_IND = 0x1,
  8958. HTT_T2H_MSG_TYPE_RX_FLUSH = 0x2,
  8959. HTT_T2H_MSG_TYPE_PEER_MAP = 0x3,
  8960. HTT_T2H_MSG_TYPE_PEER_UNMAP = 0x4,
  8961. HTT_T2H_MSG_TYPE_RX_ADDBA = 0x5,
  8962. HTT_T2H_MSG_TYPE_RX_DELBA = 0x6,
  8963. HTT_T2H_MSG_TYPE_TX_COMPL_IND = 0x7,
  8964. HTT_T2H_MSG_TYPE_PKTLOG = 0x8,
  8965. HTT_T2H_MSG_TYPE_STATS_CONF = 0x9,
  8966. HTT_T2H_MSG_TYPE_RX_FRAG_IND = 0xa,
  8967. HTT_T2H_MSG_TYPE_SEC_IND = 0xb,
  8968. DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND = 0xc, /* no longer used */
  8969. HTT_T2H_MSG_TYPE_TX_INSPECT_IND = 0xd,
  8970. HTT_T2H_MSG_TYPE_MGMT_TX_COMPL_IND = 0xe,
  8971. /* only used for HL, add HTT MSG for HTT CREDIT update */
  8972. HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND = 0xf,
  8973. HTT_T2H_MSG_TYPE_RX_PN_IND = 0x10,
  8974. HTT_T2H_MSG_TYPE_RX_OFFLOAD_DELIVER_IND = 0x11,
  8975. HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND = 0x12,
  8976. /* 0x13 is reserved for RX_RING_LOW_IND (RX Full reordering related) */
  8977. HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE = 0x14,
  8978. HTT_T2H_MSG_TYPE_CHAN_CHANGE = 0x15,
  8979. HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR = 0x16,
  8980. HTT_T2H_MSG_TYPE_RATE_REPORT = 0x17,
  8981. HTT_T2H_MSG_TYPE_FLOW_POOL_MAP = 0x18,
  8982. HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP = 0x19,
  8983. HTT_T2H_MSG_TYPE_SRING_SETUP_DONE = 0x1a,
  8984. HTT_T2H_MSG_TYPE_MAP_FLOW_INFO = 0x1b,
  8985. HTT_T2H_MSG_TYPE_EXT_STATS_CONF = 0x1c,
  8986. HTT_T2H_MSG_TYPE_PPDU_STATS_IND = 0x1d,
  8987. HTT_T2H_MSG_TYPE_PEER_MAP_V2 = 0x1e,
  8988. HTT_T2H_MSG_TYPE_PEER_UNMAP_V2 = 0x1f,
  8989. HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND = 0x20,
  8990. HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE = 0x21,
  8991. HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND = 0x22,
  8992. HTT_T2H_MSG_TYPE_PEER_STATS_IND = 0x23,
  8993. HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND = 0x24,
  8994. /* TX_OFFLOAD_DELIVER_IND:
  8995. * Forward the target's locally-generated packets to the host,
  8996. * to provide to the monitor mode interface.
  8997. */
  8998. HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND = 0x25,
  8999. HTT_T2H_MSG_TYPE_CHAN_CALDATA = 0x26,
  9000. HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND = 0x27,
  9001. HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND = 0x28,
  9002. HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP = 0x29,
  9003. HTT_T2H_MSG_TYPE_MLO_RX_PEER_UNMAP = 0x2a,
  9004. HTT_T2H_MSG_TYPE_PEER_MAP_V3 = 0x2b,
  9005. HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND = 0x2c,
  9006. HTT_T2H_MSG_TYPE_SAWF_DEF_QUEUES_MAP_REPORT_CONF = 0x2d,
  9007. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF = 0x2d, /* alias */
  9008. HTT_T2H_MSG_TYPE_SAWF_MSDUQ_INFO_IND = 0x2e,
  9009. HTT_T2H_SAWF_MSDUQ_INFO_IND = 0x2e, /* alias */
  9010. HTT_T2H_MSG_TYPE_STREAMING_STATS_IND = 0x2f,
  9011. HTT_T2H_PPDU_ID_FMT_IND = 0x30,
  9012. HTT_T2H_MSG_TYPE_RX_ADDBA_EXTN = 0x31,
  9013. HTT_T2H_MSG_TYPE_RX_DELBA_EXTN = 0x32,
  9014. HTT_T2H_MSG_TYPE_TEST,
  9015. /* keep this last */
  9016. HTT_T2H_NUM_MSGS
  9017. };
  9018. /*
  9019. * HTT target to host message type -
  9020. * stored in bits 7:0 of the first word of the message
  9021. */
  9022. #define HTT_T2H_MSG_TYPE_M 0xff
  9023. #define HTT_T2H_MSG_TYPE_S 0
  9024. #define HTT_T2H_MSG_TYPE_SET(word, msg_type) \
  9025. do { \
  9026. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE, msg_type); \
  9027. (word) |= ((msg_type) << HTT_T2H_MSG_TYPE_S); \
  9028. } while (0)
  9029. #define HTT_T2H_MSG_TYPE_GET(word) \
  9030. (((word) & HTT_T2H_MSG_TYPE_M) >> HTT_T2H_MSG_TYPE_S)
  9031. /**
  9032. * @brief target -> host version number confirmation message definition
  9033. *
  9034. * MSG_TYPE => HTT_T2H_MSG_TYPE_VERSION_CONF
  9035. *
  9036. * |31 24|23 16|15 8|7 0|
  9037. * |----------------+----------------+----------------+----------------|
  9038. * | reserved | major number | minor number | msg type |
  9039. * |-------------------------------------------------------------------|
  9040. * : option request TLV (optional) |
  9041. * :...................................................................:
  9042. *
  9043. * The VER_CONF message may consist of a single 4-byte word, or may be
  9044. * extended with TLVs that specify HTT options selected by the target.
  9045. * The following option TLVs may be appended to the VER_CONF message:
  9046. * - LL_BUS_ADDR_SIZE
  9047. * - HL_SUPPRESS_TX_COMPL_IND
  9048. * - MAX_TX_QUEUE_GROUPS
  9049. * These TLVs may appear in an arbitrary order. Any number of these TLVs
  9050. * may be appended to the VER_CONF message (but only one TLV of each type).
  9051. *
  9052. * Header fields:
  9053. * - MSG_TYPE
  9054. * Bits 7:0
  9055. * Purpose: identifies this as a version number confirmation message
  9056. * Value: 0x0 (HTT_T2H_MSG_TYPE_VERSION_CONF)
  9057. * - VER_MINOR
  9058. * Bits 15:8
  9059. * Purpose: Specify the minor number of the HTT message library version
  9060. * in use by the target firmware.
  9061. * The minor number specifies the specific revision within a range
  9062. * of fundamentally compatible HTT message definition revisions.
  9063. * Compatible revisions involve adding new messages or perhaps
  9064. * adding new fields to existing messages, in a backwards-compatible
  9065. * manner.
  9066. * Incompatible revisions involve changing the message type values,
  9067. * or redefining existing messages.
  9068. * Value: minor number
  9069. * - VER_MAJOR
  9070. * Bits 15:8
  9071. * Purpose: Specify the major number of the HTT message library version
  9072. * in use by the target firmware.
  9073. * The major number specifies the family of minor revisions that are
  9074. * fundamentally compatible with each other, but not with prior or
  9075. * later families.
  9076. * Value: major number
  9077. */
  9078. #define HTT_VER_CONF_MINOR_M 0x0000ff00
  9079. #define HTT_VER_CONF_MINOR_S 8
  9080. #define HTT_VER_CONF_MAJOR_M 0x00ff0000
  9081. #define HTT_VER_CONF_MAJOR_S 16
  9082. #define HTT_VER_CONF_MINOR_SET(word, value) \
  9083. do { \
  9084. HTT_CHECK_SET_VAL(HTT_VER_CONF_MINOR, value); \
  9085. (word) |= (value) << HTT_VER_CONF_MINOR_S; \
  9086. } while (0)
  9087. #define HTT_VER_CONF_MINOR_GET(word) \
  9088. (((word) & HTT_VER_CONF_MINOR_M) >> HTT_VER_CONF_MINOR_S)
  9089. #define HTT_VER_CONF_MAJOR_SET(word, value) \
  9090. do { \
  9091. HTT_CHECK_SET_VAL(HTT_VER_CONF_MAJOR, value); \
  9092. (word) |= (value) << HTT_VER_CONF_MAJOR_S; \
  9093. } while (0)
  9094. #define HTT_VER_CONF_MAJOR_GET(word) \
  9095. (((word) & HTT_VER_CONF_MAJOR_M) >> HTT_VER_CONF_MAJOR_S)
  9096. #define HTT_VER_CONF_BYTES 4
  9097. /**
  9098. * @brief - target -> host HTT Rx In order indication message
  9099. *
  9100. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND
  9101. *
  9102. * @details
  9103. *
  9104. * |31 24|23 |15|14|13|12|11|10|9|8|7|6|5|4 0|
  9105. * |----------------+-------------------+---------------------+---------------|
  9106. * | peer ID | P| F| O| ext TID | msg type |
  9107. * |--------------------------------------------------------------------------|
  9108. * | MSDU count | Reserved | vdev id |
  9109. * |--------------------------------------------------------------------------|
  9110. * | MSDU 0 bus address (bits 31:0) |
  9111. #if HTT_PADDR64
  9112. * | MSDU 0 bus address (bits 63:32) |
  9113. #endif
  9114. * |--------------------------------------------------------------------------|
  9115. * | MSDU info | MSDU 0 FW Desc | MSDU 0 Length |
  9116. * |--------------------------------------------------------------------------|
  9117. * | MSDU 1 bus address (bits 31:0) |
  9118. #if HTT_PADDR64
  9119. * | MSDU 1 bus address (bits 63:32) |
  9120. #endif
  9121. * |--------------------------------------------------------------------------|
  9122. * | MSDU info | MSDU 1 FW Desc | MSDU 1 Length |
  9123. * |--------------------------------------------------------------------------|
  9124. */
  9125. /** @brief - MSDU info byte for TCP_CHECKSUM_OFFLOAD use
  9126. *
  9127. * @details
  9128. * bits
  9129. * | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
  9130. * |-----+----+-------+--------+--------+---------+---------+-----------|
  9131. * | reserved | is IP | is UDP | is TCP | is IPv6 |IP chksum| TCP/UDP |
  9132. * | | frag | | | | fail |chksum fail|
  9133. * |-----+----+-------+--------+--------+---------+---------+-----------|
  9134. * (see fw_rx_msdu_info def in wal_rx_desc.h)
  9135. */
  9136. struct htt_rx_in_ord_paddr_ind_hdr_t
  9137. {
  9138. A_UINT32 /* word 0 */
  9139. msg_type: 8,
  9140. ext_tid: 5,
  9141. offload: 1,
  9142. frag: 1,
  9143. pktlog: 1, /* tell host whether to store MSDUs referenced in this message in pktlog */
  9144. peer_id: 16;
  9145. A_UINT32 /* word 1 */
  9146. vap_id: 8,
  9147. /* NOTE:
  9148. * This reserved_1 field is not truly reserved - certain targets use
  9149. * this field internally to store debug information, and do not zero
  9150. * out the contents of the field before uploading the message to the
  9151. * host. Thus, any host-target communication supported by this field
  9152. * is limited to using values that are never used by the debug
  9153. * information stored by certain targets in the reserved_1 field.
  9154. * In particular, the targets in question don't use the value 0x3
  9155. * within bits 7:6 of this field (i.e. bits 15:14 of the A_UINT32),
  9156. * so this previously-unused value within these bits is available to
  9157. * use as the host / target PKT_CAPTURE_MODE flag.
  9158. */
  9159. reserved_1: 8, /* reserved_1a: 6, pkt_capture_mode: 2, */
  9160. /* if pkt_capture_mode == 0x3, host should
  9161. * send rx frames to monitor mode interface
  9162. */
  9163. msdu_cnt: 16;
  9164. };
  9165. struct htt_rx_in_ord_paddr_ind_msdu32_t
  9166. {
  9167. A_UINT32 dma_addr;
  9168. A_UINT32
  9169. length: 16,
  9170. fw_desc: 8,
  9171. msdu_info:8;
  9172. };
  9173. struct htt_rx_in_ord_paddr_ind_msdu64_t
  9174. {
  9175. A_UINT32 dma_addr_lo;
  9176. A_UINT32 dma_addr_hi;
  9177. A_UINT32
  9178. length: 16,
  9179. fw_desc: 8,
  9180. msdu_info:8;
  9181. };
  9182. #if HTT_PADDR64
  9183. #define htt_rx_in_ord_paddr_ind_msdu_t htt_rx_in_ord_paddr_ind_msdu64_t
  9184. #else
  9185. #define htt_rx_in_ord_paddr_ind_msdu_t htt_rx_in_ord_paddr_ind_msdu32_t
  9186. #endif
  9187. #define HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES (sizeof(struct htt_rx_in_ord_paddr_ind_hdr_t))
  9188. #define HTT_RX_IN_ORD_PADDR_IND_HDR_DWORDS (HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES >> 2)
  9189. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTE_OFFSET HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES
  9190. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORD_OFFSET HTT_RX_IN_ORD_PADDR_IND_HDR_DWORDS
  9191. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_64 (sizeof(struct htt_rx_in_ord_paddr_ind_msdu64_t))
  9192. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS_64 (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_64 >> 2)
  9193. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_32 (sizeof(struct htt_rx_in_ord_paddr_ind_msdu32_t))
  9194. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS_32 (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_32 >> 2)
  9195. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES (sizeof(struct htt_rx_in_ord_paddr_ind_msdu_t))
  9196. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES >> 2)
  9197. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_M 0x00001f00
  9198. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S 8
  9199. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_M 0x00002000
  9200. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_S 13
  9201. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_M 0x00004000
  9202. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_S 14
  9203. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_M 0x00008000
  9204. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S 15
  9205. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_M 0xffff0000
  9206. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S 16
  9207. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_M 0x000000ff
  9208. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S 0
  9209. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_M 0x0000c000
  9210. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S 14
  9211. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_M 0xffff0000
  9212. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S 16
  9213. /* for systems using 64-bit format for bus addresses */
  9214. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_M 0xffffffff
  9215. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S 0
  9216. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_M 0xffffffff
  9217. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S 0
  9218. /* for systems using 32-bit format for bus addresses */
  9219. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_M 0xffffffff
  9220. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_S 0
  9221. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_M 0x0000ffff
  9222. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S 0
  9223. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_M 0x00ff0000
  9224. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S 16
  9225. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_M 0xff000000
  9226. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S 24
  9227. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_SET(word, value) \
  9228. do { \
  9229. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_EXT_TID, value); \
  9230. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S; \
  9231. } while (0)
  9232. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_GET(word) \
  9233. (((word) & HTT_RX_IN_ORD_PADDR_IND_EXT_TID_M) >> HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S)
  9234. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_SET(word, value) \
  9235. do { \
  9236. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PEER_ID, value); \
  9237. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S; \
  9238. } while (0)
  9239. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_GET(word) \
  9240. (((word) & HTT_RX_IN_ORD_PADDR_IND_PEER_ID_M) >> HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S)
  9241. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_SET(word, value) \
  9242. do { \
  9243. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_VAP_ID, value); \
  9244. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S; \
  9245. } while (0)
  9246. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_GET(word) \
  9247. (((word) & HTT_RX_IN_ORD_PADDR_IND_VAP_ID_M) >> HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S)
  9248. /*
  9249. * If the PKT_CAPTURE_MODE flags value is MONITOR (0x3), the host should
  9250. * deliver the rx frames to the monitor mode interface.
  9251. * The HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR_SET macro
  9252. * sets the PKT_CAPTURE_MODE flags value to MONITOR, and the
  9253. * HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_IS_MONITOR_SET macro
  9254. * checks whether the PKT_CAPTURE_MODE flags value is MONITOR.
  9255. */
  9256. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR 0x3
  9257. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR_SET(word) \
  9258. do { \
  9259. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE, HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR); \
  9260. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S; \
  9261. } while (0)
  9262. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_IS_MONITOR_SET(word) \
  9263. ((((word) & HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_M) >> HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S) == \
  9264. HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR)
  9265. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_SET(word, value) \
  9266. do { \
  9267. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT, value); \
  9268. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S; \
  9269. } while (0)
  9270. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_GET(word) \
  9271. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S)
  9272. /* for systems using 64-bit format for bus addresses */
  9273. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_SET(word, value) \
  9274. do { \
  9275. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR_HI, value); \
  9276. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S; \
  9277. } while (0)
  9278. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_GET(word) \
  9279. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S)
  9280. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_SET(word, value) \
  9281. do { \
  9282. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR_LO, value); \
  9283. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S; \
  9284. } while (0)
  9285. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_GET(word) \
  9286. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S)
  9287. /* for systems using 32-bit format for bus addresses */
  9288. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_SET(word, value) \
  9289. do { \
  9290. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR, value); \
  9291. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_S; \
  9292. } while (0)
  9293. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_GET(word) \
  9294. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_S)
  9295. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_SET(word, value) \
  9296. do { \
  9297. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN, value); \
  9298. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S; \
  9299. } while (0)
  9300. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_GET(word) \
  9301. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S)
  9302. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_SET(word, value) \
  9303. do { \
  9304. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_FW_DESC, value); \
  9305. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S; \
  9306. } while (0)
  9307. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_GET(word) \
  9308. (((word) & HTT_RX_IN_ORD_PADDR_IND_FW_DESC_M) >> HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S)
  9309. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_SET(word, value) \
  9310. do { \
  9311. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO, value); \
  9312. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S; \
  9313. } while (0)
  9314. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_GET(word) \
  9315. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S)
  9316. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_SET(word, value) \
  9317. do { \
  9318. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_IND_OFFLOAD, value); \
  9319. (word) |= (value) << HTT_RX_IN_ORD_IND_OFFLOAD_S; \
  9320. } while (0)
  9321. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_GET(word) \
  9322. (((word) & HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_M) >> HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_S)
  9323. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_SET(word, value) \
  9324. do { \
  9325. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_IND_FRAG, value); \
  9326. (word) |= (value) << HTT_RX_IN_ORD_IND_FRAG_S; \
  9327. } while (0)
  9328. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_GET(word) \
  9329. (((word) & HTT_RX_IN_ORD_PADDR_IND_FRAG_M) >> HTT_RX_IN_ORD_PADDR_IND_FRAG_S)
  9330. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_SET(word, value) \
  9331. do { \
  9332. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PKTLOG, value); \
  9333. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S; \
  9334. } while (0)
  9335. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_GET(word) \
  9336. (((word) & HTT_RX_IN_ORD_PADDR_IND_PKTLOG_M) >> HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S)
  9337. /* definitions used within target -> host rx indication message */
  9338. PREPACK struct htt_rx_ind_hdr_prefix_t
  9339. {
  9340. A_UINT32 /* word 0 */
  9341. msg_type: 8,
  9342. ext_tid: 5,
  9343. release_valid: 1,
  9344. flush_valid: 1,
  9345. reserved0: 1,
  9346. peer_id: 16;
  9347. A_UINT32 /* word 1 */
  9348. flush_start_seq_num: 6,
  9349. flush_end_seq_num: 6,
  9350. release_start_seq_num: 6,
  9351. release_end_seq_num: 6,
  9352. num_mpdu_ranges: 8;
  9353. } POSTPACK;
  9354. #define HTT_RX_IND_HDR_PREFIX_BYTES (sizeof(struct htt_rx_ind_hdr_prefix_t))
  9355. #define HTT_RX_IND_HDR_PREFIX_SIZE32 (HTT_RX_IND_HDR_PREFIX_BYTES >> 2)
  9356. #define HTT_TGT_RSSI_INVALID 0x80
  9357. PREPACK struct htt_rx_ppdu_desc_t
  9358. {
  9359. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI_CMB 0
  9360. #define HTT_RX_IND_PPDU_OFFSET_WORD_TIMESTAMP_SUBMICROSEC 0
  9361. #define HTT_RX_IND_PPDU_OFFSET_WORD_PHY_ERR_CODE 0
  9362. #define HTT_RX_IND_PPDU_OFFSET_WORD_PHY_ERR 0
  9363. #define HTT_RX_IND_PPDU_OFFSET_WORD_LEGACY_RATE 0
  9364. #define HTT_RX_IND_PPDU_OFFSET_WORD_LEGACY_RATE_SEL 0
  9365. #define HTT_RX_IND_PPDU_OFFSET_WORD_END_VALID 0
  9366. #define HTT_RX_IND_PPDU_OFFSET_WORD_START_VALID 0
  9367. A_UINT32 /* word 0 */
  9368. rssi_cmb: 8,
  9369. timestamp_submicrosec: 8,
  9370. phy_err_code: 8,
  9371. phy_err: 1,
  9372. legacy_rate: 4,
  9373. legacy_rate_sel: 1,
  9374. end_valid: 1,
  9375. start_valid: 1;
  9376. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI0 1
  9377. union {
  9378. A_UINT32 /* word 1 */
  9379. rssi0_pri20: 8,
  9380. rssi0_ext20: 8,
  9381. rssi0_ext40: 8,
  9382. rssi0_ext80: 8;
  9383. A_UINT32 rssi0; /* access all 20/40/80 per-bandwidth RSSIs together */
  9384. } u0;
  9385. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI1 2
  9386. union {
  9387. A_UINT32 /* word 2 */
  9388. rssi1_pri20: 8,
  9389. rssi1_ext20: 8,
  9390. rssi1_ext40: 8,
  9391. rssi1_ext80: 8;
  9392. A_UINT32 rssi1; /* access all 20/40/80 per-bandwidth RSSIs together */
  9393. } u1;
  9394. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI2 3
  9395. union {
  9396. A_UINT32 /* word 3 */
  9397. rssi2_pri20: 8,
  9398. rssi2_ext20: 8,
  9399. rssi2_ext40: 8,
  9400. rssi2_ext80: 8;
  9401. A_UINT32 rssi2; /* access all 20/40/80 per-bandwidth RSSIs together */
  9402. } u2;
  9403. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI3 4
  9404. union {
  9405. A_UINT32 /* word 4 */
  9406. rssi3_pri20: 8,
  9407. rssi3_ext20: 8,
  9408. rssi3_ext40: 8,
  9409. rssi3_ext80: 8;
  9410. A_UINT32 rssi3; /* access all 20/40/80 per-bandwidth RSSIs together */
  9411. } u3;
  9412. #define HTT_RX_IND_PPDU_OFFSET_WORD_TSF32 5
  9413. A_UINT32 tsf32; /* word 5 */
  9414. #define HTT_RX_IND_PPDU_OFFSET_WORD_TIMESTAMP_MICROSEC 6
  9415. A_UINT32 timestamp_microsec; /* word 6 */
  9416. #define HTT_RX_IND_PPDU_OFFSET_WORD_PREAMBLE_TYPE 7
  9417. #define HTT_RX_IND_PPDU_OFFSET_WORD_VHT_SIG_A1 7
  9418. A_UINT32 /* word 7 */
  9419. vht_sig_a1: 24,
  9420. preamble_type: 8;
  9421. #define HTT_RX_IND_PPDU_OFFSET_WORD_VHT_SIG_A2 8
  9422. #define HTT_RX_IND_PPDU_OFFSET_WORD_SA_ANT_MATRIX 8
  9423. A_UINT32 /* word 8 */
  9424. vht_sig_a2: 24,
  9425. /* sa_ant_matrix
  9426. * For cases where a single rx chain has options to be connected to
  9427. * different rx antennas, show which rx antennas were in use during
  9428. * receipt of a given PPDU.
  9429. * This sa_ant_matrix provides a bitmask of the antennas used while
  9430. * receiving this frame.
  9431. */
  9432. sa_ant_matrix: 8;
  9433. } POSTPACK;
  9434. #define HTT_RX_PPDU_DESC_BYTES (sizeof(struct htt_rx_ppdu_desc_t))
  9435. #define HTT_RX_PPDU_DESC_SIZE32 (HTT_RX_PPDU_DESC_BYTES >> 2)
  9436. PREPACK struct htt_rx_ind_hdr_suffix_t
  9437. {
  9438. A_UINT32 /* word 0 */
  9439. fw_rx_desc_bytes: 16,
  9440. reserved0: 16;
  9441. } POSTPACK;
  9442. #define HTT_RX_IND_HDR_SUFFIX_BYTES (sizeof(struct htt_rx_ind_hdr_suffix_t))
  9443. #define HTT_RX_IND_HDR_SUFFIX_SIZE32 (HTT_RX_IND_HDR_SUFFIX_BYTES >> 2)
  9444. PREPACK struct htt_rx_ind_hdr_t
  9445. {
  9446. struct htt_rx_ind_hdr_prefix_t prefix;
  9447. struct htt_rx_ppdu_desc_t rx_ppdu_desc;
  9448. struct htt_rx_ind_hdr_suffix_t suffix;
  9449. } POSTPACK;
  9450. #define HTT_RX_IND_HDR_BYTES (sizeof(struct htt_rx_ind_hdr_t))
  9451. #define HTT_RX_IND_HDR_SIZE32 (HTT_RX_IND_HDR_BYTES >> 2)
  9452. /* confirm that HTT_RX_IND_HDR_BYTES is a multiple of 4 */
  9453. A_COMPILE_TIME_ASSERT(HTT_RX_IND_hdr_size_quantum,
  9454. (HTT_RX_IND_HDR_BYTES & 0x3) == 0);
  9455. /*
  9456. * HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET:
  9457. * the offset into the HTT rx indication message at which the
  9458. * FW rx PPDU descriptor resides
  9459. */
  9460. #define HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET HTT_RX_IND_HDR_PREFIX_BYTES
  9461. /*
  9462. * HTT_RX_IND_HDR_SUFFIX_BYTE_OFFSET:
  9463. * the offset into the HTT rx indication message at which the
  9464. * header suffix (FW rx MSDU byte count) resides
  9465. */
  9466. #define HTT_RX_IND_HDR_SUFFIX_BYTE_OFFSET \
  9467. (HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET + HTT_RX_PPDU_DESC_BYTES)
  9468. /*
  9469. * HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET:
  9470. * the offset into the HTT rx indication message at which the per-MSDU
  9471. * information starts
  9472. * Bytes 0-7 are the message header; bytes 8-11 contain the length of the
  9473. * per-MSDU information portion of the message. The per-MSDU info itself
  9474. * starts at byte 12.
  9475. */
  9476. #define HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET HTT_RX_IND_HDR_BYTES
  9477. /**
  9478. * @brief target -> host rx indication message definition
  9479. *
  9480. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_IND
  9481. *
  9482. * @details
  9483. * The following field definitions describe the format of the rx indication
  9484. * message sent from the target to the host.
  9485. * The message consists of three major sections:
  9486. * 1. a fixed-length header
  9487. * 2. a variable-length list of firmware rx MSDU descriptors
  9488. * 3. one or more 4-octet MPDU range information elements
  9489. * The fixed length header itself has two sub-sections
  9490. * 1. the message meta-information, including identification of the
  9491. * sender and type of the received data, and a 4-octet flush/release IE
  9492. * 2. the firmware rx PPDU descriptor
  9493. *
  9494. * The format of the message is depicted below.
  9495. * in this depiction, the following abbreviations are used for information
  9496. * elements within the message:
  9497. * - SV - start valid: this flag is set if the FW rx PPDU descriptor
  9498. * elements associated with the PPDU start are valid.
  9499. * Specifically, the following fields are valid only if SV is set:
  9500. * RSSI (all variants), L, legacy rate, preamble type, service,
  9501. * VHT-SIG-A
  9502. * - EV - end valid: this flag is set if the FW rx PPDU descriptor
  9503. * elements associated with the PPDU end are valid.
  9504. * Specifically, the following fields are valid only if EV is set:
  9505. * P, PHY err code, TSF, microsec / sub-microsec timestamp
  9506. * - L - Legacy rate selector - if legacy rates are used, this flag
  9507. * indicates whether the rate is from a CCK (L == 1) or OFDM
  9508. * (L == 0) PHY.
  9509. * - P - PHY error flag - boolean indication of whether the rx frame had
  9510. * a PHY error
  9511. *
  9512. * |31 24|23 18|17|16|15|14|13|12|11|10|9|8|7|6|5|4 0|
  9513. * |----------------+-------------------+---------------------+---------------|
  9514. * | peer ID | |RV|FV| ext TID | msg type |
  9515. * |--------------------------------------------------------------------------|
  9516. * | num | release | release | flush | flush |
  9517. * | MPDU | end | start | end | start |
  9518. * | ranges | seq num | seq num | seq num | seq num |
  9519. * |==========================================================================|
  9520. * |S|E|L| legacy |P| PHY err code | sub-microsec | combined |
  9521. * |V|V| | rate | | | timestamp | RSSI |
  9522. * |--------------------------------------------------------------------------|
  9523. * | RSSI rx0 ext80 | RSSI rx0 ext40 | RSSI rx0 ext20 | RSSI rx0 pri20|
  9524. * |--------------------------------------------------------------------------|
  9525. * | RSSI rx1 ext80 | RSSI rx1 ext40 | RSSI rx1 ext20 | RSSI rx1 pri20|
  9526. * |--------------------------------------------------------------------------|
  9527. * | RSSI rx2 ext80 | RSSI rx2 ext40 | RSSI rx2 ext20 | RSSI rx2 pri20|
  9528. * |--------------------------------------------------------------------------|
  9529. * | RSSI rx3 ext80 | RSSI rx3 ext40 | RSSI rx3 ext20 | RSSI rx3 pri20|
  9530. * |--------------------------------------------------------------------------|
  9531. * | TSF LSBs |
  9532. * |--------------------------------------------------------------------------|
  9533. * | microsec timestamp |
  9534. * |--------------------------------------------------------------------------|
  9535. * | preamble type | HT-SIG / VHT-SIG-A1 |
  9536. * |--------------------------------------------------------------------------|
  9537. * | service | HT-SIG / VHT-SIG-A2 |
  9538. * |==========================================================================|
  9539. * | reserved | FW rx desc bytes |
  9540. * |--------------------------------------------------------------------------|
  9541. * | MSDU Rx | MSDU Rx | MSDU Rx | MSDU Rx |
  9542. * | desc B3 | desc B2 | desc B1 | desc B0 |
  9543. * |--------------------------------------------------------------------------|
  9544. * : : :
  9545. * |--------------------------------------------------------------------------|
  9546. * | alignment | MSDU Rx |
  9547. * | padding | desc Bn |
  9548. * |--------------------------------------------------------------------------|
  9549. * | reserved | MPDU range status | MPDU count |
  9550. * |--------------------------------------------------------------------------|
  9551. * : reserved : MPDU range status : MPDU count :
  9552. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - :
  9553. *
  9554. * Header fields:
  9555. * - MSG_TYPE
  9556. * Bits 7:0
  9557. * Purpose: identifies this as an rx indication message
  9558. * Value: 0x1 (HTT_T2H_MSG_TYPE_RX_IND)
  9559. * - EXT_TID
  9560. * Bits 12:8
  9561. * Purpose: identify the traffic ID of the rx data, including
  9562. * special "extended" TID values for multicast, broadcast, and
  9563. * non-QoS data frames
  9564. * Value: 0-15 for regular TIDs, or >= 16 for bcast/mcast/non-QoS
  9565. * - FLUSH_VALID (FV)
  9566. * Bit 13
  9567. * Purpose: indicate whether the flush IE (start/end sequence numbers)
  9568. * is valid
  9569. * Value:
  9570. * 1 -> flush IE is valid and needs to be processed
  9571. * 0 -> flush IE is not valid and should be ignored
  9572. * - REL_VALID (RV)
  9573. * Bit 13
  9574. * Purpose: indicate whether the release IE (start/end sequence numbers)
  9575. * is valid
  9576. * Value:
  9577. * 1 -> release IE is valid and needs to be processed
  9578. * 0 -> release IE is not valid and should be ignored
  9579. * - PEER_ID
  9580. * Bits 31:16
  9581. * Purpose: Identify, by ID, which peer sent the rx data
  9582. * Value: ID of the peer who sent the rx data
  9583. * - FLUSH_SEQ_NUM_START
  9584. * Bits 5:0
  9585. * Purpose: Indicate the start of a series of MPDUs to flush
  9586. * Not all MPDUs within this series are necessarily valid - the host
  9587. * must check each sequence number within this range to see if the
  9588. * corresponding MPDU is actually present.
  9589. * This field is only valid if the FV bit is set.
  9590. * Value:
  9591. * The sequence number for the first MPDUs to check to flush.
  9592. * The sequence number is masked by 0x3f.
  9593. * - FLUSH_SEQ_NUM_END
  9594. * Bits 11:6
  9595. * Purpose: Indicate the end of a series of MPDUs to flush
  9596. * Value:
  9597. * The sequence number one larger than the sequence number of the
  9598. * last MPDU to check to flush.
  9599. * The sequence number is masked by 0x3f.
  9600. * Not all MPDUs within this series are necessarily valid - the host
  9601. * must check each sequence number within this range to see if the
  9602. * corresponding MPDU is actually present.
  9603. * This field is only valid if the FV bit is set.
  9604. * - REL_SEQ_NUM_START
  9605. * Bits 17:12
  9606. * Purpose: Indicate the start of a series of MPDUs to release.
  9607. * All MPDUs within this series are present and valid - the host
  9608. * need not check each sequence number within this range to see if
  9609. * the corresponding MPDU is actually present.
  9610. * This field is only valid if the RV bit is set.
  9611. * Value:
  9612. * The sequence number for the first MPDUs to check to release.
  9613. * The sequence number is masked by 0x3f.
  9614. * - REL_SEQ_NUM_END
  9615. * Bits 23:18
  9616. * Purpose: Indicate the end of a series of MPDUs to release.
  9617. * Value:
  9618. * The sequence number one larger than the sequence number of the
  9619. * last MPDU to check to release.
  9620. * The sequence number is masked by 0x3f.
  9621. * All MPDUs within this series are present and valid - the host
  9622. * need not check each sequence number within this range to see if
  9623. * the corresponding MPDU is actually present.
  9624. * This field is only valid if the RV bit is set.
  9625. * - NUM_MPDU_RANGES
  9626. * Bits 31:24
  9627. * Purpose: Indicate how many ranges of MPDUs are present.
  9628. * Each MPDU range consists of a series of contiguous MPDUs within the
  9629. * rx frame sequence which all have the same MPDU status.
  9630. * Value: 1-63 (typically a small number, like 1-3)
  9631. *
  9632. * Rx PPDU descriptor fields:
  9633. * - RSSI_CMB
  9634. * Bits 7:0
  9635. * Purpose: Combined RSSI from all active rx chains, across the active
  9636. * bandwidth.
  9637. * Value: RSSI dB units w.r.t. noise floor
  9638. * - TIMESTAMP_SUBMICROSEC
  9639. * Bits 15:8
  9640. * Purpose: high-resolution timestamp
  9641. * Value:
  9642. * Sub-microsecond time of PPDU reception.
  9643. * This timestamp ranges from [0,MAC clock MHz).
  9644. * This timestamp can be used in conjunction with TIMESTAMP_MICROSEC
  9645. * to form a high-resolution, large range rx timestamp.
  9646. * - PHY_ERR_CODE
  9647. * Bits 23:16
  9648. * Purpose:
  9649. * If the rx frame processing resulted in a PHY error, indicate what
  9650. * type of rx PHY error occurred.
  9651. * Value:
  9652. * This field is valid if the "P" (PHY_ERR) flag is set.
  9653. * TBD: document/specify the values for this field
  9654. * - PHY_ERR
  9655. * Bit 24
  9656. * Purpose: indicate whether the rx PPDU had a PHY error
  9657. * Value: 0 -> no rx PHY error, 1 -> rx PHY error encountered
  9658. * - LEGACY_RATE
  9659. * Bits 28:25
  9660. * Purpose:
  9661. * If the rx frame used a legacy rate rather than a HT or VHT rate,
  9662. * specify which rate was used.
  9663. * Value:
  9664. * The LEGACY_RATE field's value depends on the "L" (LEGACY_RATE_SEL)
  9665. * flag.
  9666. * If LEGACY_RATE_SEL is 0:
  9667. * 0x8: OFDM 48 Mbps
  9668. * 0x9: OFDM 24 Mbps
  9669. * 0xA: OFDM 12 Mbps
  9670. * 0xB: OFDM 6 Mbps
  9671. * 0xC: OFDM 54 Mbps
  9672. * 0xD: OFDM 36 Mbps
  9673. * 0xE: OFDM 18 Mbps
  9674. * 0xF: OFDM 9 Mbps
  9675. * If LEGACY_RATE_SEL is 1:
  9676. * 0x8: CCK 11 Mbps long preamble
  9677. * 0x9: CCK 5.5 Mbps long preamble
  9678. * 0xA: CCK 2 Mbps long preamble
  9679. * 0xB: CCK 1 Mbps long preamble
  9680. * 0xC: CCK 11 Mbps short preamble
  9681. * 0xD: CCK 5.5 Mbps short preamble
  9682. * 0xE: CCK 2 Mbps short preamble
  9683. * - LEGACY_RATE_SEL
  9684. * Bit 29
  9685. * Purpose: if rx used a legacy rate, specify whether it was OFDM or CCK
  9686. * Value:
  9687. * This field is valid if the PREAMBLE_TYPE field indicates the rx
  9688. * used a legacy rate.
  9689. * 0 -> OFDM, 1 -> CCK
  9690. * - END_VALID
  9691. * Bit 30
  9692. * Purpose: Indicate whether the FW rx PPDU desc fields associated with
  9693. * the start of the PPDU are valid. Specifically, the following
  9694. * fields are only valid if END_VALID is set:
  9695. * PHY_ERR, PHY_ERR_CODE, TSF32, TIMESTAMP_MICROSEC,
  9696. * TIMESTAMP_SUBMICROSEC
  9697. * Value:
  9698. * 0 -> rx PPDU desc end fields are not valid
  9699. * 1 -> rx PPDU desc end fields are valid
  9700. * - START_VALID
  9701. * Bit 31
  9702. * Purpose: Indicate whether the FW rx PPDU desc fields associated with
  9703. * the end of the PPDU are valid. Specifically, the following
  9704. * fields are only valid if START_VALID is set:
  9705. * RSSI, LEGACY_RATE_SEL, LEGACY_RATE, PREAMBLE_TYPE, SERVICE,
  9706. * VHT-SIG-A
  9707. * Value:
  9708. * 0 -> rx PPDU desc start fields are not valid
  9709. * 1 -> rx PPDU desc start fields are valid
  9710. * - RSSI0_PRI20
  9711. * Bits 7:0
  9712. * Purpose: RSSI from chain 0 on the primary 20 MHz channel
  9713. * Value: RSSI dB units w.r.t. noise floor
  9714. *
  9715. * - RSSI0_EXT20
  9716. * Bits 7:0
  9717. * Purpose: RSSI from chain 0 on the bonded extension 20 MHz channel
  9718. * (if the rx bandwidth was >= 40 MHz)
  9719. * Value: RSSI dB units w.r.t. noise floor
  9720. * - RSSI0_EXT40
  9721. * Bits 7:0
  9722. * Purpose: RSSI from chain 0 on the bonded extension 40 MHz channel
  9723. * (if the rx bandwidth was >= 80 MHz)
  9724. * Value: RSSI dB units w.r.t. noise floor
  9725. * - RSSI0_EXT80
  9726. * Bits 7:0
  9727. * Purpose: RSSI from chain 0 on the bonded extension 80 MHz channel
  9728. * (if the rx bandwidth was >= 160 MHz)
  9729. * Value: RSSI dB units w.r.t. noise floor
  9730. *
  9731. * - RSSI1_PRI20
  9732. * Bits 7:0
  9733. * Purpose: RSSI from chain 1 on the primary 20 MHz channel
  9734. * Value: RSSI dB units w.r.t. noise floor
  9735. * - RSSI1_EXT20
  9736. * Bits 7:0
  9737. * Purpose: RSSI from chain 1 on the bonded extension 20 MHz channel
  9738. * (if the rx bandwidth was >= 40 MHz)
  9739. * Value: RSSI dB units w.r.t. noise floor
  9740. * - RSSI1_EXT40
  9741. * Bits 7:0
  9742. * Purpose: RSSI from chain 1 on the bonded extension 40 MHz channel
  9743. * (if the rx bandwidth was >= 80 MHz)
  9744. * Value: RSSI dB units w.r.t. noise floor
  9745. * - RSSI1_EXT80
  9746. * Bits 7:0
  9747. * Purpose: RSSI from chain 1 on the bonded extension 80 MHz channel
  9748. * (if the rx bandwidth was >= 160 MHz)
  9749. * Value: RSSI dB units w.r.t. noise floor
  9750. *
  9751. * - RSSI2_PRI20
  9752. * Bits 7:0
  9753. * Purpose: RSSI from chain 2 on the primary 20 MHz channel
  9754. * Value: RSSI dB units w.r.t. noise floor
  9755. * - RSSI2_EXT20
  9756. * Bits 7:0
  9757. * Purpose: RSSI from chain 2 on the bonded extension 20 MHz channel
  9758. * (if the rx bandwidth was >= 40 MHz)
  9759. * Value: RSSI dB units w.r.t. noise floor
  9760. * - RSSI2_EXT40
  9761. * Bits 7:0
  9762. * Purpose: RSSI from chain 2 on the bonded extension 40 MHz channel
  9763. * (if the rx bandwidth was >= 80 MHz)
  9764. * Value: RSSI dB units w.r.t. noise floor
  9765. * - RSSI2_EXT80
  9766. * Bits 7:0
  9767. * Purpose: RSSI from chain 2 on the bonded extension 80 MHz channel
  9768. * (if the rx bandwidth was >= 160 MHz)
  9769. * Value: RSSI dB units w.r.t. noise floor
  9770. *
  9771. * - RSSI3_PRI20
  9772. * Bits 7:0
  9773. * Purpose: RSSI from chain 3 on the primary 20 MHz channel
  9774. * Value: RSSI dB units w.r.t. noise floor
  9775. * - RSSI3_EXT20
  9776. * Bits 7:0
  9777. * Purpose: RSSI from chain 3 on the bonded extension 20 MHz channel
  9778. * (if the rx bandwidth was >= 40 MHz)
  9779. * Value: RSSI dB units w.r.t. noise floor
  9780. * - RSSI3_EXT40
  9781. * Bits 7:0
  9782. * Purpose: RSSI from chain 3 on the bonded extension 40 MHz channel
  9783. * (if the rx bandwidth was >= 80 MHz)
  9784. * Value: RSSI dB units w.r.t. noise floor
  9785. * - RSSI3_EXT80
  9786. * Bits 7:0
  9787. * Purpose: RSSI from chain 3 on the bonded extension 80 MHz channel
  9788. * (if the rx bandwidth was >= 160 MHz)
  9789. * Value: RSSI dB units w.r.t. noise floor
  9790. *
  9791. * - TSF32
  9792. * Bits 31:0
  9793. * Purpose: specify the time the rx PPDU was received, in TSF units
  9794. * Value: 32 LSBs of the TSF
  9795. * - TIMESTAMP_MICROSEC
  9796. * Bits 31:0
  9797. * Purpose: specify the time the rx PPDU was received, in microsecond units
  9798. * Value: PPDU rx time, in microseconds
  9799. * - VHT_SIG_A1
  9800. * Bits 23:0
  9801. * Purpose: Provide the HT-SIG (initial 24 bits) or VHT-SIG-A1 field
  9802. * from the rx PPDU
  9803. * Value:
  9804. * If PREAMBLE_TYPE specifies VHT, then this field contains the
  9805. * VHT-SIG-A1 data.
  9806. * If PREAMBLE_TYPE specifies HT, then this field contains the
  9807. * first 24 bits of the HT-SIG data.
  9808. * Otherwise, this field is invalid.
  9809. * Refer to the the 802.11 protocol for the definition of the
  9810. * HT-SIG and VHT-SIG-A1 fields
  9811. * - VHT_SIG_A2
  9812. * Bits 23:0
  9813. * Purpose: Provide the HT-SIG (final 24 bits) or VHT-SIG-A2 field
  9814. * from the rx PPDU
  9815. * Value:
  9816. * If PREAMBLE_TYPE specifies VHT, then this field contains the
  9817. * VHT-SIG-A2 data.
  9818. * If PREAMBLE_TYPE specifies HT, then this field contains the
  9819. * last 24 bits of the HT-SIG data.
  9820. * Otherwise, this field is invalid.
  9821. * Refer to the the 802.11 protocol for the definition of the
  9822. * HT-SIG and VHT-SIG-A2 fields
  9823. * - PREAMBLE_TYPE
  9824. * Bits 31:24
  9825. * Purpose: indicate the PHY format of the received burst
  9826. * Value:
  9827. * 0x4: Legacy (OFDM/CCK)
  9828. * 0x8: HT
  9829. * 0x9: HT with TxBF
  9830. * 0xC: VHT
  9831. * 0xD: VHT with TxBF
  9832. * - SERVICE
  9833. * Bits 31:24
  9834. * Purpose: TBD
  9835. * Value: TBD
  9836. *
  9837. * Rx MSDU descriptor fields:
  9838. * - FW_RX_DESC_BYTES
  9839. * Bits 15:0
  9840. * Purpose: Indicate how many bytes in the Rx indication are used for
  9841. * FW Rx descriptors
  9842. *
  9843. * Payload fields:
  9844. * - MPDU_COUNT
  9845. * Bits 7:0
  9846. * Purpose: Indicate how many sequential MPDUs share the same status.
  9847. * All MPDUs within the indicated list are from the same RA-TA-TID.
  9848. * - MPDU_STATUS
  9849. * Bits 15:8
  9850. * Purpose: Indicate whether the (group of sequential) MPDU(s) were
  9851. * received successfully.
  9852. * Value:
  9853. * 0x1: success
  9854. * 0x2: FCS error
  9855. * 0x3: duplicate error
  9856. * 0x4: replay error
  9857. * 0x5: invalid peer
  9858. */
  9859. /* header fields */
  9860. #define HTT_RX_IND_EXT_TID_M 0x1f00
  9861. #define HTT_RX_IND_EXT_TID_S 8
  9862. #define HTT_RX_IND_FLUSH_VALID_M 0x2000
  9863. #define HTT_RX_IND_FLUSH_VALID_S 13
  9864. #define HTT_RX_IND_REL_VALID_M 0x4000
  9865. #define HTT_RX_IND_REL_VALID_S 14
  9866. #define HTT_RX_IND_PEER_ID_M 0xffff0000
  9867. #define HTT_RX_IND_PEER_ID_S 16
  9868. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_M 0x3f
  9869. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_S 0
  9870. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_M 0xfc0
  9871. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_S 6
  9872. #define HTT_RX_IND_REL_SEQ_NUM_START_M 0x3f000
  9873. #define HTT_RX_IND_REL_SEQ_NUM_START_S 12
  9874. #define HTT_RX_IND_REL_SEQ_NUM_END_M 0xfc0000
  9875. #define HTT_RX_IND_REL_SEQ_NUM_END_S 18
  9876. #define HTT_RX_IND_NUM_MPDU_RANGES_M 0xff000000
  9877. #define HTT_RX_IND_NUM_MPDU_RANGES_S 24
  9878. /* rx PPDU descriptor fields */
  9879. #define HTT_RX_IND_RSSI_CMB_M 0x000000ff
  9880. #define HTT_RX_IND_RSSI_CMB_S 0
  9881. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_M 0x0000ff00
  9882. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S 8
  9883. #define HTT_RX_IND_PHY_ERR_CODE_M 0x00ff0000
  9884. #define HTT_RX_IND_PHY_ERR_CODE_S 16
  9885. #define HTT_RX_IND_PHY_ERR_M 0x01000000
  9886. #define HTT_RX_IND_PHY_ERR_S 24
  9887. #define HTT_RX_IND_LEGACY_RATE_M 0x1e000000
  9888. #define HTT_RX_IND_LEGACY_RATE_S 25
  9889. #define HTT_RX_IND_LEGACY_RATE_SEL_M 0x20000000
  9890. #define HTT_RX_IND_LEGACY_RATE_SEL_S 29
  9891. #define HTT_RX_IND_END_VALID_M 0x40000000
  9892. #define HTT_RX_IND_END_VALID_S 30
  9893. #define HTT_RX_IND_START_VALID_M 0x80000000
  9894. #define HTT_RX_IND_START_VALID_S 31
  9895. #define HTT_RX_IND_RSSI_PRI20_M 0x000000ff
  9896. #define HTT_RX_IND_RSSI_PRI20_S 0
  9897. #define HTT_RX_IND_RSSI_EXT20_M 0x0000ff00
  9898. #define HTT_RX_IND_RSSI_EXT20_S 8
  9899. #define HTT_RX_IND_RSSI_EXT40_M 0x00ff0000
  9900. #define HTT_RX_IND_RSSI_EXT40_S 16
  9901. #define HTT_RX_IND_RSSI_EXT80_M 0xff000000
  9902. #define HTT_RX_IND_RSSI_EXT80_S 24
  9903. #define HTT_RX_IND_VHT_SIG_A1_M 0x00ffffff
  9904. #define HTT_RX_IND_VHT_SIG_A1_S 0
  9905. #define HTT_RX_IND_VHT_SIG_A2_M 0x00ffffff
  9906. #define HTT_RX_IND_VHT_SIG_A2_S 0
  9907. #define HTT_RX_IND_PREAMBLE_TYPE_M 0xff000000
  9908. #define HTT_RX_IND_PREAMBLE_TYPE_S 24
  9909. #define HTT_RX_IND_SERVICE_M 0xff000000
  9910. #define HTT_RX_IND_SERVICE_S 24
  9911. #define HTT_RX_IND_SA_ANT_MATRIX_M 0xff000000
  9912. #define HTT_RX_IND_SA_ANT_MATRIX_S 24
  9913. /* rx MSDU descriptor fields */
  9914. #define HTT_RX_IND_FW_RX_DESC_BYTES_M 0xffff
  9915. #define HTT_RX_IND_FW_RX_DESC_BYTES_S 0
  9916. /* payload fields */
  9917. #define HTT_RX_IND_MPDU_COUNT_M 0xff
  9918. #define HTT_RX_IND_MPDU_COUNT_S 0
  9919. #define HTT_RX_IND_MPDU_STATUS_M 0xff00
  9920. #define HTT_RX_IND_MPDU_STATUS_S 8
  9921. #define HTT_RX_IND_EXT_TID_SET(word, value) \
  9922. do { \
  9923. HTT_CHECK_SET_VAL(HTT_RX_IND_EXT_TID, value); \
  9924. (word) |= (value) << HTT_RX_IND_EXT_TID_S; \
  9925. } while (0)
  9926. #define HTT_RX_IND_EXT_TID_GET(word) \
  9927. (((word) & HTT_RX_IND_EXT_TID_M) >> HTT_RX_IND_EXT_TID_S)
  9928. #define HTT_RX_IND_FLUSH_VALID_SET(word, value) \
  9929. do { \
  9930. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_VALID, value); \
  9931. (word) |= (value) << HTT_RX_IND_FLUSH_VALID_S; \
  9932. } while (0)
  9933. #define HTT_RX_IND_FLUSH_VALID_GET(word) \
  9934. (((word) & HTT_RX_IND_FLUSH_VALID_M) >> HTT_RX_IND_FLUSH_VALID_S)
  9935. #define HTT_RX_IND_REL_VALID_SET(word, value) \
  9936. do { \
  9937. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_VALID, value); \
  9938. (word) |= (value) << HTT_RX_IND_REL_VALID_S; \
  9939. } while (0)
  9940. #define HTT_RX_IND_REL_VALID_GET(word) \
  9941. (((word) & HTT_RX_IND_REL_VALID_M) >> HTT_RX_IND_REL_VALID_S)
  9942. #define HTT_RX_IND_PEER_ID_SET(word, value) \
  9943. do { \
  9944. HTT_CHECK_SET_VAL(HTT_RX_IND_PEER_ID, value); \
  9945. (word) |= (value) << HTT_RX_IND_PEER_ID_S; \
  9946. } while (0)
  9947. #define HTT_RX_IND_PEER_ID_GET(word) \
  9948. (((word) & HTT_RX_IND_PEER_ID_M) >> HTT_RX_IND_PEER_ID_S)
  9949. #define HTT_RX_IND_FW_RX_DESC_BYTES_SET(word, value) \
  9950. do { \
  9951. HTT_CHECK_SET_VAL(HTT_RX_IND_FW_RX_DESC_BYTES, value); \
  9952. (word) |= (value) << HTT_RX_IND_FW_RX_DESC_BYTES_S; \
  9953. } while (0)
  9954. #define HTT_RX_IND_FW_RX_DESC_BYTES_GET(word) \
  9955. (((word) & HTT_RX_IND_FW_RX_DESC_BYTES_M) >> HTT_RX_IND_FW_RX_DESC_BYTES_S)
  9956. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_SET(word, value) \
  9957. do { \
  9958. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_SEQ_NUM_START, value); \
  9959. (word) |= (value) << HTT_RX_IND_FLUSH_SEQ_NUM_START_S; \
  9960. } while (0)
  9961. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_GET(word) \
  9962. (((word) & HTT_RX_IND_FLUSH_SEQ_NUM_START_M) >> \
  9963. HTT_RX_IND_FLUSH_SEQ_NUM_START_S)
  9964. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_SET(word, value) \
  9965. do { \
  9966. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_SEQ_NUM_END, value); \
  9967. (word) |= (value) << HTT_RX_IND_FLUSH_SEQ_NUM_END_S; \
  9968. } while (0)
  9969. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_GET(word) \
  9970. (((word) & HTT_RX_IND_FLUSH_SEQ_NUM_END_M) >> \
  9971. HTT_RX_IND_FLUSH_SEQ_NUM_END_S)
  9972. #define HTT_RX_IND_REL_SEQ_NUM_START_SET(word, value) \
  9973. do { \
  9974. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_SEQ_NUM_START, value); \
  9975. (word) |= (value) << HTT_RX_IND_REL_SEQ_NUM_START_S; \
  9976. } while (0)
  9977. #define HTT_RX_IND_REL_SEQ_NUM_START_GET(word) \
  9978. (((word) & HTT_RX_IND_REL_SEQ_NUM_START_M) >> \
  9979. HTT_RX_IND_REL_SEQ_NUM_START_S)
  9980. #define HTT_RX_IND_REL_SEQ_NUM_END_SET(word, value) \
  9981. do { \
  9982. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_SEQ_NUM_END, value); \
  9983. (word) |= (value) << HTT_RX_IND_REL_SEQ_NUM_END_S; \
  9984. } while (0)
  9985. #define HTT_RX_IND_REL_SEQ_NUM_END_GET(word) \
  9986. (((word) & HTT_RX_IND_REL_SEQ_NUM_END_M) >> \
  9987. HTT_RX_IND_REL_SEQ_NUM_END_S)
  9988. #define HTT_RX_IND_NUM_MPDU_RANGES_SET(word, value) \
  9989. do { \
  9990. HTT_CHECK_SET_VAL(HTT_RX_IND_NUM_MPDU_RANGES, value); \
  9991. (word) |= (value) << HTT_RX_IND_NUM_MPDU_RANGES_S; \
  9992. } while (0)
  9993. #define HTT_RX_IND_NUM_MPDU_RANGES_GET(word) \
  9994. (((word) & HTT_RX_IND_NUM_MPDU_RANGES_M) >> \
  9995. HTT_RX_IND_NUM_MPDU_RANGES_S)
  9996. /* FW rx PPDU descriptor fields */
  9997. #define HTT_RX_IND_RSSI_CMB_SET(word, value) \
  9998. do { \
  9999. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_CMB, value); \
  10000. (word) |= (value) << HTT_RX_IND_RSSI_CMB_S; \
  10001. } while (0)
  10002. #define HTT_RX_IND_RSSI_CMB_GET(word) \
  10003. (((word) & HTT_RX_IND_RSSI_CMB_M) >> \
  10004. HTT_RX_IND_RSSI_CMB_S)
  10005. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_SET(word, value) \
  10006. do { \
  10007. HTT_CHECK_SET_VAL(HTT_RX_IND_TIMESTAMP_SUBMICROSEC, value); \
  10008. (word) |= (value) << HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S; \
  10009. } while (0)
  10010. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_GET(word) \
  10011. (((word) & HTT_RX_IND_TIMESTAMP_SUBMICROSEC_M) >> \
  10012. HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S)
  10013. #define HTT_RX_IND_PHY_ERR_CODE_SET(word, value) \
  10014. do { \
  10015. HTT_CHECK_SET_VAL(HTT_RX_IND_PHY_ERR_CODE, value); \
  10016. (word) |= (value) << HTT_RX_IND_PHY_ERR_CODE_S; \
  10017. } while (0)
  10018. #define HTT_RX_IND_PHY_ERR_CODE_GET(word) \
  10019. (((word) & HTT_RX_IND_PHY_ERR_CODE_M) >> \
  10020. HTT_RX_IND_PHY_ERR_CODE_S)
  10021. #define HTT_RX_IND_PHY_ERR_SET(word, value) \
  10022. do { \
  10023. HTT_CHECK_SET_VAL(HTT_RX_IND_PHY_ERR, value); \
  10024. (word) |= (value) << HTT_RX_IND_PHY_ERR_S; \
  10025. } while (0)
  10026. #define HTT_RX_IND_PHY_ERR_GET(word) \
  10027. (((word) & HTT_RX_IND_PHY_ERR_M) >> \
  10028. HTT_RX_IND_PHY_ERR_S)
  10029. #define HTT_RX_IND_LEGACY_RATE_SET(word, value) \
  10030. do { \
  10031. HTT_CHECK_SET_VAL(HTT_RX_IND_LEGACY_RATE, value); \
  10032. (word) |= (value) << HTT_RX_IND_LEGACY_RATE_S; \
  10033. } while (0)
  10034. #define HTT_RX_IND_LEGACY_RATE_GET(word) \
  10035. (((word) & HTT_RX_IND_LEGACY_RATE_M) >> \
  10036. HTT_RX_IND_LEGACY_RATE_S)
  10037. #define HTT_RX_IND_LEGACY_RATE_SEL_SET(word, value) \
  10038. do { \
  10039. HTT_CHECK_SET_VAL(HTT_RX_IND_LEGACY_RATE_SEL, value); \
  10040. (word) |= (value) << HTT_RX_IND_LEGACY_RATE_SEL_S; \
  10041. } while (0)
  10042. #define HTT_RX_IND_LEGACY_RATE_SEL_GET(word) \
  10043. (((word) & HTT_RX_IND_LEGACY_RATE_SEL_M) >> \
  10044. HTT_RX_IND_LEGACY_RATE_SEL_S)
  10045. #define HTT_RX_IND_END_VALID_SET(word, value) \
  10046. do { \
  10047. HTT_CHECK_SET_VAL(HTT_RX_IND_END_VALID, value); \
  10048. (word) |= (value) << HTT_RX_IND_END_VALID_S; \
  10049. } while (0)
  10050. #define HTT_RX_IND_END_VALID_GET(word) \
  10051. (((word) & HTT_RX_IND_END_VALID_M) >> \
  10052. HTT_RX_IND_END_VALID_S)
  10053. #define HTT_RX_IND_START_VALID_SET(word, value) \
  10054. do { \
  10055. HTT_CHECK_SET_VAL(HTT_RX_IND_START_VALID, value); \
  10056. (word) |= (value) << HTT_RX_IND_START_VALID_S; \
  10057. } while (0)
  10058. #define HTT_RX_IND_START_VALID_GET(word) \
  10059. (((word) & HTT_RX_IND_START_VALID_M) >> \
  10060. HTT_RX_IND_START_VALID_S)
  10061. #define HTT_RX_IND_RSSI_PRI20_SET(word, value) \
  10062. do { \
  10063. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_PRI20, value); \
  10064. (word) |= (value) << HTT_RX_IND_RSSI_PRI20_S; \
  10065. } while (0)
  10066. #define HTT_RX_IND_RSSI_PRI20_GET(word) \
  10067. (((word) & HTT_RX_IND_RSSI_PRI20_M) >> \
  10068. HTT_RX_IND_RSSI_PRI20_S)
  10069. #define HTT_RX_IND_RSSI_EXT20_SET(word, value) \
  10070. do { \
  10071. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT20, value); \
  10072. (word) |= (value) << HTT_RX_IND_RSSI_EXT20_S; \
  10073. } while (0)
  10074. #define HTT_RX_IND_RSSI_EXT20_GET(word) \
  10075. (((word) & HTT_RX_IND_RSSI_EXT20_M) >> \
  10076. HTT_RX_IND_RSSI_EXT20_S)
  10077. #define HTT_RX_IND_RSSI_EXT40_SET(word, value) \
  10078. do { \
  10079. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT40, value); \
  10080. (word) |= (value) << HTT_RX_IND_RSSI_EXT40_S; \
  10081. } while (0)
  10082. #define HTT_RX_IND_RSSI_EXT40_GET(word) \
  10083. (((word) & HTT_RX_IND_RSSI_EXT40_M) >> \
  10084. HTT_RX_IND_RSSI_EXT40_S)
  10085. #define HTT_RX_IND_RSSI_EXT80_SET(word, value) \
  10086. do { \
  10087. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT80, value); \
  10088. (word) |= (value) << HTT_RX_IND_RSSI_EXT80_S; \
  10089. } while (0)
  10090. #define HTT_RX_IND_RSSI_EXT80_GET(word) \
  10091. (((word) & HTT_RX_IND_RSSI_EXT80_M) >> \
  10092. HTT_RX_IND_RSSI_EXT80_S)
  10093. #define HTT_RX_IND_VHT_SIG_A1_SET(word, value) \
  10094. do { \
  10095. HTT_CHECK_SET_VAL(HTT_RX_IND_VHT_SIG_A1, value); \
  10096. (word) |= (value) << HTT_RX_IND_VHT_SIG_A1_S; \
  10097. } while (0)
  10098. #define HTT_RX_IND_VHT_SIG_A1_GET(word) \
  10099. (((word) & HTT_RX_IND_VHT_SIG_A1_M) >> \
  10100. HTT_RX_IND_VHT_SIG_A1_S)
  10101. #define HTT_RX_IND_VHT_SIG_A2_SET(word, value) \
  10102. do { \
  10103. HTT_CHECK_SET_VAL(HTT_RX_IND_VHT_SIG_A2, value); \
  10104. (word) |= (value) << HTT_RX_IND_VHT_SIG_A2_S; \
  10105. } while (0)
  10106. #define HTT_RX_IND_VHT_SIG_A2_GET(word) \
  10107. (((word) & HTT_RX_IND_VHT_SIG_A2_M) >> \
  10108. HTT_RX_IND_VHT_SIG_A2_S)
  10109. #define HTT_RX_IND_PREAMBLE_TYPE_SET(word, value) \
  10110. do { \
  10111. HTT_CHECK_SET_VAL(HTT_RX_IND_PREAMBLE_TYPE, value); \
  10112. (word) |= (value) << HTT_RX_IND_PREAMBLE_TYPE_S; \
  10113. } while (0)
  10114. #define HTT_RX_IND_PREAMBLE_TYPE_GET(word) \
  10115. (((word) & HTT_RX_IND_PREAMBLE_TYPE_M) >> \
  10116. HTT_RX_IND_PREAMBLE_TYPE_S)
  10117. #define HTT_RX_IND_SERVICE_SET(word, value) \
  10118. do { \
  10119. HTT_CHECK_SET_VAL(HTT_RX_IND_SERVICE, value); \
  10120. (word) |= (value) << HTT_RX_IND_SERVICE_S; \
  10121. } while (0)
  10122. #define HTT_RX_IND_SERVICE_GET(word) \
  10123. (((word) & HTT_RX_IND_SERVICE_M) >> \
  10124. HTT_RX_IND_SERVICE_S)
  10125. #define HTT_RX_IND_SA_ANT_MATRIX_SET(word, value) \
  10126. do { \
  10127. HTT_CHECK_SET_VAL(HTT_RX_IND_SA_ANT_MATRIX, value); \
  10128. (word) |= (value) << HTT_RX_IND_SA_ANT_MATRIX_S; \
  10129. } while (0)
  10130. #define HTT_RX_IND_SA_ANT_MATRIX_GET(word) \
  10131. (((word) & HTT_RX_IND_SA_ANT_MATRIX_M) >> \
  10132. HTT_RX_IND_SA_ANT_MATRIX_S)
  10133. #define HTT_RX_IND_MPDU_COUNT_SET(word, value) \
  10134. do { \
  10135. HTT_CHECK_SET_VAL(HTT_RX_IND_MPDU_COUNT, value); \
  10136. (word) |= (value) << HTT_RX_IND_MPDU_COUNT_S; \
  10137. } while (0)
  10138. #define HTT_RX_IND_MPDU_COUNT_GET(word) \
  10139. (((word) & HTT_RX_IND_MPDU_COUNT_M) >> HTT_RX_IND_MPDU_COUNT_S)
  10140. #define HTT_RX_IND_MPDU_STATUS_SET(word, value) \
  10141. do { \
  10142. HTT_CHECK_SET_VAL(HTT_RX_IND_MPDU_STATUS, value); \
  10143. (word) |= (value) << HTT_RX_IND_MPDU_STATUS_S; \
  10144. } while (0)
  10145. #define HTT_RX_IND_MPDU_STATUS_GET(word) \
  10146. (((word) & HTT_RX_IND_MPDU_STATUS_M) >> HTT_RX_IND_MPDU_STATUS_S)
  10147. #define HTT_RX_IND_HL_BYTES \
  10148. (HTT_RX_IND_HDR_BYTES + \
  10149. 4 /* single FW rx MSDU descriptor */ + \
  10150. 4 /* single MPDU range information element */)
  10151. #define HTT_RX_IND_HL_SIZE32 (HTT_RX_IND_HL_BYTES >> 2)
  10152. /* Could we use one macro entry? */
  10153. #define HTT_WORD_SET(word, field, value) \
  10154. do { \
  10155. HTT_CHECK_SET_VAL(field, value); \
  10156. (word) |= ((value) << field ## _S); \
  10157. } while (0)
  10158. #define HTT_WORD_GET(word, field) \
  10159. (((word) & field ## _M) >> field ## _S)
  10160. PREPACK struct hl_htt_rx_ind_base {
  10161. A_UINT32 rx_ind_msg[HTT_RX_IND_HL_SIZE32]; /* align with LL case rx indication message, but reduced to 5 words */
  10162. } POSTPACK;
  10163. /*
  10164. * HTT_RX_IND_HL_RX_DESC_BASE_OFFSET
  10165. * Currently, we use a resv field in hl_htt_rx_ind_base to store some
  10166. * HL host needed info; refer to fw_rx_desc_base in wal_rx_desc.h.
  10167. * The field is just after the MSDU FW rx desc, and 1 byte ahead of
  10168. * htt_rx_ind_hl_rx_desc_t.
  10169. */
  10170. #define HTT_RX_IND_HL_RX_DESC_BASE_OFFSET (HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET + 1)
  10171. struct htt_rx_ind_hl_rx_desc_t {
  10172. A_UINT8 ver;
  10173. A_UINT8 len;
  10174. struct {
  10175. A_UINT8
  10176. first_msdu: 1,
  10177. last_msdu: 1,
  10178. c3_failed: 1,
  10179. c4_failed: 1,
  10180. ipv6: 1,
  10181. tcp: 1,
  10182. udp: 1,
  10183. reserved: 1;
  10184. } flags;
  10185. /* NOTE: no reserved space - don't append any new fields here */
  10186. };
  10187. #define HTT_RX_IND_HL_RX_DESC_VER_OFFSET \
  10188. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  10189. + offsetof(struct htt_rx_ind_hl_rx_desc_t, ver))
  10190. #define HTT_RX_IND_HL_RX_DESC_VER 0
  10191. #define HTT_RX_IND_HL_RX_DESC_LEN_OFFSET \
  10192. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  10193. + offsetof(struct htt_rx_ind_hl_rx_desc_t, len))
  10194. #define HTT_RX_IND_HL_FLAG_OFFSET \
  10195. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  10196. + offsetof(struct htt_rx_ind_hl_rx_desc_t, flags))
  10197. #define HTT_RX_IND_HL_FLAG_FIRST_MSDU (0x01 << 0)
  10198. #define HTT_RX_IND_HL_FLAG_LAST_MSDU (0x01 << 1)
  10199. #define HTT_RX_IND_HL_FLAG_C3_FAILED (0x01 << 2) /* L3 checksum failed */
  10200. #define HTT_RX_IND_HL_FLAG_C4_FAILED (0x01 << 3) /* L4 checksum failed */
  10201. #define HTT_RX_IND_HL_FLAG_IPV6 (0x01 << 4) /* is ipv6, or else ipv4 */
  10202. #define HTT_RX_IND_HL_FLAG_TCP (0x01 << 5) /* is tcp */
  10203. #define HTT_RX_IND_HL_FLAG_UDP (0x01 << 6) /* is udp */
  10204. /* This structure is used in HL, the basic descriptor information
  10205. * used by host. the structure is translated by FW from HW desc
  10206. * or generated by FW. But in HL monitor mode, the host would use
  10207. * the same structure with LL.
  10208. */
  10209. PREPACK struct hl_htt_rx_desc_base {
  10210. A_UINT32
  10211. seq_num:12,
  10212. encrypted:1,
  10213. chan_info_present:1,
  10214. resv0:2,
  10215. mcast_bcast:1,
  10216. fragment:1,
  10217. key_id_oct:8,
  10218. resv1:6;
  10219. A_UINT32
  10220. pn_31_0;
  10221. union {
  10222. struct {
  10223. A_UINT16 pn_47_32;
  10224. A_UINT16 pn_63_48;
  10225. } pn16;
  10226. A_UINT32 pn_63_32;
  10227. } u0;
  10228. A_UINT32
  10229. pn_95_64;
  10230. A_UINT32
  10231. pn_127_96;
  10232. } POSTPACK;
  10233. /*
  10234. * Channel information can optionally be appended after hl_htt_rx_desc_base.
  10235. * If so, the len field in htt_rx_ind_hl_rx_desc_t will be updated accordingly,
  10236. * and the chan_info_present flag in hl_htt_rx_desc_base will be set.
  10237. * Please see htt_chan_change_t for description of the fields.
  10238. */
  10239. PREPACK struct htt_chan_info_t
  10240. {
  10241. A_UINT32 primary_chan_center_freq_mhz: 16,
  10242. contig_chan1_center_freq_mhz: 16;
  10243. A_UINT32 contig_chan2_center_freq_mhz: 16,
  10244. phy_mode: 8,
  10245. reserved: 8;
  10246. } POSTPACK;
  10247. #define HTT_CHAN_INFO_SIZE sizeof(struct htt_chan_info_t)
  10248. #define HL_RX_DESC_SIZE (sizeof(struct hl_htt_rx_desc_base))
  10249. #define HL_RX_DESC_SIZE_DWORD (HL_RX_STD_DESC_SIZE >> 2)
  10250. #define HTT_HL_RX_DESC_MPDU_SEQ_NUM_M 0xfff
  10251. #define HTT_HL_RX_DESC_MPDU_SEQ_NUM_S 0
  10252. #define HTT_HL_RX_DESC_MPDU_ENC_M 0x1000
  10253. #define HTT_HL_RX_DESC_MPDU_ENC_S 12
  10254. #define HTT_HL_RX_DESC_CHAN_INFO_PRESENT_M 0x2000
  10255. #define HTT_HL_RX_DESC_CHAN_INFO_PRESENT_S 13
  10256. #define HTT_HL_RX_DESC_MCAST_BCAST_M 0x10000
  10257. #define HTT_HL_RX_DESC_MCAST_BCAST_S 16
  10258. #define HTT_HL_RX_DESC_FRAGMENT_M 0x20000
  10259. #define HTT_HL_RX_DESC_FRAGMENT_S 17
  10260. #define HTT_HL_RX_DESC_KEY_ID_OCT_M 0x3fc0000
  10261. #define HTT_HL_RX_DESC_KEY_ID_OCT_S 18
  10262. #define HTT_HL_RX_DESC_PN_OFFSET offsetof(struct hl_htt_rx_desc_base, pn_31_0)
  10263. #define HTT_HL_RX_DESC_PN_WORD_OFFSET (HTT_HL_RX_DESC_PN_OFFSET >> 2)
  10264. /* Channel information */
  10265. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_M 0x0000ffff
  10266. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S 0
  10267. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_M 0xffff0000
  10268. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S 16
  10269. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_M 0x0000ffff
  10270. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S 0
  10271. #define HTT_CHAN_INFO_PHY_MODE_M 0x00ff0000
  10272. #define HTT_CHAN_INFO_PHY_MODE_S 16
  10273. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_SET(word, value) \
  10274. do { \
  10275. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ, value); \
  10276. (word) |= (value) << HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S; \
  10277. } while (0)
  10278. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_GET(word) \
  10279. (((word) & HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_M) >> HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S)
  10280. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_SET(word, value) \
  10281. do { \
  10282. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ, value); \
  10283. (word) |= (value) << HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S; \
  10284. } while (0)
  10285. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_GET(word) \
  10286. (((word) & HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_M) >> HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S)
  10287. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_SET(word, value) \
  10288. do { \
  10289. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ, value); \
  10290. (word) |= (value) << HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S; \
  10291. } while (0)
  10292. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_GET(word) \
  10293. (((word) & HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_M) >> HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S)
  10294. #define HTT_CHAN_INFO_PHY_MODE_SET(word, value) \
  10295. do { \
  10296. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_PHY_MODE, value); \
  10297. (word) |= (value) << HTT_CHAN_INFO_PHY_MODE_S; \
  10298. } while (0)
  10299. #define HTT_CHAN_INFO_PHY_MODE_GET(word) \
  10300. (((word) & HTT_CHAN_INFO_PHY_MODE_M) >> HTT_CHAN_INFO_PHY_MODE_S)
  10301. /*
  10302. * @brief target -> host message definition for FW offloaded pkts
  10303. *
  10304. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND
  10305. *
  10306. * @details
  10307. * The following field definitions describe the format of the firmware
  10308. * offload deliver message sent from the target to the host.
  10309. *
  10310. * definition for struct htt_tx_offload_deliver_ind_hdr_t
  10311. *
  10312. * |31 20|19 16|15 13|12 8|7 5|4|3|2 0|
  10313. * |----------------------------+--------+-----+---------------+-----+-+-+----|
  10314. * | reserved_1 | msg type |
  10315. * |--------------------------------------------------------------------------|
  10316. * | phy_timestamp_l32 |
  10317. * |--------------------------------------------------------------------------|
  10318. * | WORD2 (see below) |
  10319. * |--------------------------------------------------------------------------|
  10320. * | seqno | framectrl |
  10321. * |--------------------------------------------------------------------------|
  10322. * | reserved_3 | vdev_id | tid_num|
  10323. * |--------------------------------------------------------------------------|
  10324. * | reserved_4 | tx_mpdu_bytes |F|STAT|
  10325. * |--------------------------------------------------------------------------|
  10326. *
  10327. * where:
  10328. * STAT = status
  10329. * F = format (802.3 vs. 802.11)
  10330. *
  10331. * definition for word 2
  10332. *
  10333. * |31 26|25| 24 |23 | 22 |21 19|18 17|16 9|8 6|5 2|1 0|
  10334. * |--------+--+----+---+----+-----+-----+---------------------+----+-----+---|
  10335. * |reserv_2|BF|LDPC|SGI|STBC| BW | NSS | RSSI |RATE| MCS |PR |
  10336. * |--------------------------------------------------------------------------|
  10337. *
  10338. * where:
  10339. * PR = preamble
  10340. * BF = beamformed
  10341. */
  10342. PREPACK struct htt_tx_offload_deliver_ind_hdr_t
  10343. {
  10344. A_UINT32 /* word 0 */
  10345. msg_type:8, /* [ 7: 0] */
  10346. reserved_1:24; /* [31: 8] */
  10347. A_UINT32 phy_timestamp_l32; /* word 1 [31:0] */
  10348. A_UINT32 /* word 2 */
  10349. /* preamble:
  10350. * 0-OFDM,
  10351. * 1-CCk,
  10352. * 2-HT,
  10353. * 3-VHT
  10354. */
  10355. preamble: 2, /* [1:0] */
  10356. /* mcs:
  10357. * In case of HT preamble interpret
  10358. * MCS along with NSS.
  10359. * Valid values for HT are 0 to 7.
  10360. * HT mcs 0 with NSS 2 is mcs 8.
  10361. * Valid values for VHT are 0 to 9.
  10362. */
  10363. mcs: 4, /* [5:2] */
  10364. /* rate:
  10365. * This is applicable only for
  10366. * CCK and OFDM preamble type
  10367. * rate 0: OFDM 48 Mbps,
  10368. * 1: OFDM 24 Mbps,
  10369. * 2: OFDM 12 Mbps
  10370. * 3: OFDM 6 Mbps
  10371. * 4: OFDM 54 Mbps
  10372. * 5: OFDM 36 Mbps
  10373. * 6: OFDM 18 Mbps
  10374. * 7: OFDM 9 Mbps
  10375. * rate 0: CCK 11 Mbps Long
  10376. * 1: CCK 5.5 Mbps Long
  10377. * 2: CCK 2 Mbps Long
  10378. * 3: CCK 1 Mbps Long
  10379. * 4: CCK 11 Mbps Short
  10380. * 5: CCK 5.5 Mbps Short
  10381. * 6: CCK 2 Mbps Short
  10382. */
  10383. rate : 3, /* [ 8: 6] */
  10384. rssi : 8, /* [16: 9] units=dBm */
  10385. nss : 2, /* [18:17] if nss 1 means 1ss and 2 means 2ss */
  10386. bw : 3, /* [21:19] (0=>20MHz, 1=>40MHz, 2=>80MHz, 3=>160MHz) */
  10387. stbc : 1, /* [22] */
  10388. sgi : 1, /* [23] */
  10389. ldpc : 1, /* [24] */
  10390. beamformed: 1, /* [25] */
  10391. reserved_2: 6; /* [31:26] */
  10392. A_UINT32 /* word 3 */
  10393. framectrl:16, /* [15: 0] */
  10394. seqno:16; /* [31:16] */
  10395. A_UINT32 /* word 4 */
  10396. tid_num:5, /* [ 4: 0] actual TID number */
  10397. vdev_id:8, /* [12: 5] */
  10398. reserved_3:19; /* [31:13] */
  10399. A_UINT32 /* word 5 */
  10400. /* status:
  10401. * 0: tx_ok
  10402. * 1: retry
  10403. * 2: drop
  10404. * 3: filtered
  10405. * 4: abort
  10406. * 5: tid delete
  10407. * 6: sw abort
  10408. * 7: dropped by peer migration
  10409. */
  10410. status:3, /* [2:0] */
  10411. format:1, /* [3] 0: 802.3 format, 1: 802.11 format */
  10412. tx_mpdu_bytes:16, /* [19:4] */
  10413. /* Indicates retry count of offloaded/local generated Data tx frames */
  10414. tx_retry_cnt:6, /* [25:20] */
  10415. reserved_4:6; /* [31:26] */
  10416. } POSTPACK;
  10417. /* FW offload deliver ind message header fields */
  10418. /* DWORD one */
  10419. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_M 0xffffffff
  10420. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S 0
  10421. /* DWORD two */
  10422. #define HTT_FW_OFFLOAD_IND_PREAMBLE_M 0x00000003
  10423. #define HTT_FW_OFFLOAD_IND_PREAMBLE_S 0
  10424. #define HTT_FW_OFFLOAD_IND_MCS_M 0x0000003c
  10425. #define HTT_FW_OFFLOAD_IND_MCS_S 2
  10426. #define HTT_FW_OFFLOAD_IND_RATE_M 0x000001c0
  10427. #define HTT_FW_OFFLOAD_IND_RATE_S 6
  10428. #define HTT_FW_OFFLOAD_IND_RSSI_M 0x0001fe00
  10429. #define HTT_FW_OFFLOAD_IND_RSSI_S 9
  10430. #define HTT_FW_OFFLOAD_IND_NSS_M 0x00060000
  10431. #define HTT_FW_OFFLOAD_IND_NSS_S 17
  10432. #define HTT_FW_OFFLOAD_IND_BW_M 0x00380000
  10433. #define HTT_FW_OFFLOAD_IND_BW_S 19
  10434. #define HTT_FW_OFFLOAD_IND_STBC_M 0x00400000
  10435. #define HTT_FW_OFFLOAD_IND_STBC_S 22
  10436. #define HTT_FW_OFFLOAD_IND_SGI_M 0x00800000
  10437. #define HTT_FW_OFFLOAD_IND_SGI_S 23
  10438. #define HTT_FW_OFFLOAD_IND_LDPC_M 0x01000000
  10439. #define HTT_FW_OFFLOAD_IND_LDPC_S 24
  10440. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_M 0x02000000
  10441. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_S 25
  10442. /* DWORD three*/
  10443. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_M 0x0000ffff
  10444. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_S 0
  10445. #define HTT_FW_OFFLOAD_IND_SEQNO_M 0xffff0000
  10446. #define HTT_FW_OFFLOAD_IND_SEQNO_S 16
  10447. /* DWORD four */
  10448. #define HTT_FW_OFFLOAD_IND_TID_NUM_M 0x0000001f
  10449. #define HTT_FW_OFFLOAD_IND_TID_NUM_S 0
  10450. #define HTT_FW_OFFLOAD_IND_VDEV_ID_M 0x00001fe0
  10451. #define HTT_FW_OFFLOAD_IND_VDEV_ID_S 5
  10452. /* DWORD five */
  10453. #define HTT_FW_OFFLOAD_IND_STATUS_M 0x00000007
  10454. #define HTT_FW_OFFLOAD_IND_STATUS_S 0
  10455. #define HTT_FW_OFFLOAD_IND_FORMAT_M 0x00000008
  10456. #define HTT_FW_OFFLOAD_IND_FORMAT_S 3
  10457. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_M 0x000ffff0
  10458. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S 4
  10459. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_M 0x03f00000
  10460. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S 20
  10461. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_SET(word, value) \
  10462. do { \
  10463. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32, value); \
  10464. (word) |= (value) << HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S; \
  10465. } while (0)
  10466. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_GET(word) \
  10467. (((word) & HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_M) >> HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S)
  10468. #define HTT_FW_OFFLOAD_IND_PREAMBLE_SET(word, value) \
  10469. do { \
  10470. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_PREAMBLE, value); \
  10471. (word) |= (value) << HTT_FW_OFFLOAD_IND_PREAMBLE_S; \
  10472. } while (0)
  10473. #define HTT_FW_OFFLOAD_IND_PREAMBLE_GET(word) \
  10474. (((word) & HTT_FW_OFFLOAD_IND_PREAMBLE_M) >> HTT_FW_OFFLOAD_IND_PREAMBLE_S)
  10475. #define HTT_FW_OFFLOAD_IND_MCS_SET(word, value) \
  10476. do { \
  10477. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_MCS, value); \
  10478. (word) |= (value) << HTT_FW_OFFLOAD_IND_MCS_S; \
  10479. } while (0)
  10480. #define HTT_FW_OFFLOAD_IND_MCS_GET(word) \
  10481. (((word) & HTT_FW_OFFLOAD_IND_MCS_M) >> HTT_FW_OFFLOAD_IND_MCS_S)
  10482. #define HTT_FW_OFFLOAD_IND_RATE_SET(word, value) \
  10483. do { \
  10484. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_RATE, value); \
  10485. (word) |= (value) << HTT_FW_OFFLOAD_IND_RATE_S; \
  10486. } while (0)
  10487. #define HTT_FW_OFFLOAD_IND_RATE_GET(word) \
  10488. (((word) & HTT_FW_OFFLOAD_IND_RATE_M) >> HTT_FW_OFFLOAD_IND_RATE_S)
  10489. #define HTT_FW_OFFLOAD_IND_RSSI_SET(word, value) \
  10490. do { \
  10491. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_RSSI, value); \
  10492. (word) |= (value) << HTT_FW_OFFLOAD_IND_RSSI_S; \
  10493. } while (0)
  10494. #define HTT_FW_OFFLOAD_IND_RSSI_GET(word) \
  10495. (((word) & HTT_FW_OFFLOAD_IND_RSSI_M) >> HTT_FW_OFFLOAD_IND_RSSI_S)
  10496. #define HTT_FW_OFFLOAD_IND_NSS_SET(word, value) \
  10497. do { \
  10498. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_NSS, value); \
  10499. (word) |= (value) << HTT_FW_OFFLOAD_IND_NSS_S; \
  10500. } while (0)
  10501. #define HTT_FW_OFFLOAD_IND_NSS_GET(word) \
  10502. (((word) & HTT_FW_OFFLOAD_IND_NSS_M) >> HTT_FW_OFFLOAD_IND_NSS_S)
  10503. #define HTT_FW_OFFLOAD_IND_BW_SET(word, value) \
  10504. do { \
  10505. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_BW, value); \
  10506. (word) |= (value) << HTT_FW_OFFLOAD_IND_BW_S; \
  10507. } while (0)
  10508. #define HTT_FW_OFFLOAD_IND_BW_GET(word) \
  10509. (((word) & HTT_FW_OFFLOAD_IND_BW_M) >> HTT_FW_OFFLOAD_IND_BW_S)
  10510. #define HTT_FW_OFFLOAD_IND_STBC_SET(word, value) \
  10511. do { \
  10512. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_STBC, value); \
  10513. (word) |= (value) << HTT_FW_OFFLOAD_IND_STBC_S; \
  10514. } while (0)
  10515. #define HTT_FW_OFFLOAD_IND_STBC_GET(word) \
  10516. (((word) & HTT_FW_OFFLOAD_IND_STBC_M) >> HTT_FW_OFFLOAD_IND_STBC_S)
  10517. #define HTT_FW_OFFLOAD_IND_SGI_SET(word, value) \
  10518. do { \
  10519. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_SGI, value); \
  10520. (word) |= (value) << HTT_FW_OFFLOAD_IND_SGI_S; \
  10521. } while (0)
  10522. #define HTT_FW_OFFLOAD_IND_SGI_GET(word) \
  10523. (((word) & HTT_FW_OFFLOAD_IND_SGI_M) >> HTT_FW_OFFLOAD_IND_SGI_S)
  10524. #define HTT_FW_OFFLOAD_IND_LDPC_SET(word, value) \
  10525. do { \
  10526. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_LDPC, value); \
  10527. (word) |= (value) << HTT_FW_OFFLOAD_IND_LDPC_S; \
  10528. } while (0)
  10529. #define HTT_FW_OFFLOAD_IND_LDPC_GET(word) \
  10530. (((word) & HTT_FW_OFFLOAD_IND_LDPC_M) >> HTT_FW_OFFLOAD_IND_LDPC_S)
  10531. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_SET(word, value) \
  10532. do { \
  10533. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_BEAMFORMED, value); \
  10534. (word) |= (value) << HTT_FW_OFFLOAD_IND_BEAMFORMED_S; \
  10535. } while (0)
  10536. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_GET(word) \
  10537. (((word) & HTT_FW_OFFLOAD_IND_BEAMFORMED_M) >> HTT_FW_OFFLOAD_IND_BEAMFORMED_S)
  10538. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_SET(word, value) \
  10539. do { \
  10540. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_FRAMECTRL, value); \
  10541. (word) |= (value) << HTT_FW_OFFLOAD_IND_FRAMECTRL_S; \
  10542. } while (0)
  10543. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_GET(word) \
  10544. (((word) & HTT_FW_OFFLOAD_IND_FRAMECTRL_M) >> HTT_FW_OFFLOAD_IND_FRAMECTRL_S)
  10545. #define HTT_FW_OFFLOAD_IND_SEQNO_SET(word, value) \
  10546. do { \
  10547. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_SEQNO, value); \
  10548. (word) |= (value) << HTT_FW_OFFLOAD_IND_SEQNO_S; \
  10549. } while (0)
  10550. #define HTT_FW_OFFLOAD_IND_SEQNO_GET(word) \
  10551. (((word) & HTT_FW_OFFLOAD_IND_SEQNO_M) >> HTT_FW_OFFLOAD_IND_SEQNO_S)
  10552. #define HTT_FW_OFFLOAD_IND_TID_NUM_SET(word, value) \
  10553. do { \
  10554. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TID_NUM, value); \
  10555. (word) |= (value) << HTT_FW_OFFLOAD_IND_TID_NUM_S; \
  10556. } while (0)
  10557. #define HTT_FW_OFFLOAD_IND_TID_NUM_GET(word) \
  10558. (((word) & HTT_FW_OFFLOAD_IND_TID_NUM_M) >> HTT_FW_OFFLOAD_IND_TID_NUM_S)
  10559. #define HTT_FW_OFFLOAD_IND_VDEV_ID_SET(word, value) \
  10560. do { \
  10561. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_VDEV_ID, value); \
  10562. (word) |= (value) << HTT_FW_OFFLOAD_IND_VDEV_ID_S; \
  10563. } while (0)
  10564. #define HTT_FW_OFFLOAD_IND_VDEV_ID_GET(word) \
  10565. (((word) & HTT_FW_OFFLOAD_IND_VDEV_ID_M) >> HTT_FW_OFFLOAD_IND_VDEV_ID_S)
  10566. #define HTT_FW_OFFLOAD_IND_STATUS_SET(word, value) \
  10567. do { \
  10568. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_STATUS, value); \
  10569. (word) |= (value) << HTT_FW_OFFLOAD_IND_STATUS_S; \
  10570. } while (0)
  10571. #define HTT_FW_OFFLOAD_IND_STATUS_GET(word) \
  10572. (((word) & HTT_FW_OFFLOAD_IND_STATUS_M) >> HTT_FW_OFFLOAD_IND_STATUS_M)
  10573. #define HTT_FW_OFFLOAD_IND_FORMAT_SET(word, value) \
  10574. do { \
  10575. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_FORMAT, value); \
  10576. (word) |= (value) << HTT_FW_OFFLOAD_IND_FORMAT_S; \
  10577. } while (0)
  10578. #define HTT_FW_OFFLOAD_IND_FORMAT_GET(word) \
  10579. (((word) & HTT_FW_OFFLOAD_IND_FORMAT_M) >> HTT_FW_OFFLOAD_IND_FORMAT_S)
  10580. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_SET(word, value) \
  10581. do { \
  10582. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES, value); \
  10583. (word) |= (value) << HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S; \
  10584. } while (0)
  10585. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_GET(word) \
  10586. (((word) & HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_M) >> HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S)
  10587. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_SET(word, value) \
  10588. do { \
  10589. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TX_RETRY_CNT, value); \
  10590. (word) |= (value) << HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S; \
  10591. } while (0)
  10592. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_GET(word) \
  10593. (((word) & HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_M) >> HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S)
  10594. /*
  10595. * @brief target -> host rx reorder flush message definition
  10596. *
  10597. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_FLUSH
  10598. *
  10599. * @details
  10600. * The following field definitions describe the format of the rx flush
  10601. * message sent from the target to the host.
  10602. * The message consists of a 4-octet header, followed by one or more
  10603. * 4-octet payload information elements.
  10604. *
  10605. * |31 24|23 8|7 0|
  10606. * |--------------------------------------------------------------|
  10607. * | TID | peer ID | msg type |
  10608. * |--------------------------------------------------------------|
  10609. * | seq num end | seq num start | MPDU status | reserved |
  10610. * |--------------------------------------------------------------|
  10611. * First DWORD:
  10612. * - MSG_TYPE
  10613. * Bits 7:0
  10614. * Purpose: identifies this as an rx flush message
  10615. * Value: 0x2 (HTT_T2H_MSG_TYPE_RX_FLUSH)
  10616. * - PEER_ID
  10617. * Bits 23:8 (only bits 18:8 actually used)
  10618. * Purpose: identify which peer's rx data is being flushed
  10619. * Value: (rx) peer ID
  10620. * - TID
  10621. * Bits 31:24 (only bits 27:24 actually used)
  10622. * Purpose: Specifies which traffic identifier's rx data is being flushed
  10623. * Value: traffic identifier
  10624. * Second DWORD:
  10625. * - MPDU_STATUS
  10626. * Bits 15:8
  10627. * Purpose:
  10628. * Indicate whether the flushed MPDUs should be discarded or processed.
  10629. * Value:
  10630. * 0x1: send the MPDUs from the rx reorder buffer to subsequent
  10631. * stages of rx processing
  10632. * other: discard the MPDUs
  10633. * It is anticipated that flush messages will always have
  10634. * MPDU status == 1, but the status flag is included for
  10635. * flexibility.
  10636. * - SEQ_NUM_START
  10637. * Bits 23:16
  10638. * Purpose:
  10639. * Indicate the start of a series of consecutive MPDUs being flushed.
  10640. * Not all MPDUs within this range are necessarily valid - the host
  10641. * must check each sequence number within this range to see if the
  10642. * corresponding MPDU is actually present.
  10643. * Value:
  10644. * The sequence number for the first MPDU in the sequence.
  10645. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  10646. * - SEQ_NUM_END
  10647. * Bits 30:24
  10648. * Purpose:
  10649. * Indicate the end of a series of consecutive MPDUs being flushed.
  10650. * Value:
  10651. * The sequence number one larger than the sequence number of the
  10652. * last MPDU being flushed.
  10653. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  10654. * The range of MPDUs from [SEQ_NUM_START,SEQ_NUM_END-1] inclusive
  10655. * are to be released for further rx processing.
  10656. * Not all MPDUs within this range are necessarily valid - the host
  10657. * must check each sequence number within this range to see if the
  10658. * corresponding MPDU is actually present.
  10659. */
  10660. /* first DWORD */
  10661. #define HTT_RX_FLUSH_PEER_ID_M 0xffff00
  10662. #define HTT_RX_FLUSH_PEER_ID_S 8
  10663. #define HTT_RX_FLUSH_TID_M 0xff000000
  10664. #define HTT_RX_FLUSH_TID_S 24
  10665. /* second DWORD */
  10666. #define HTT_RX_FLUSH_MPDU_STATUS_M 0x0000ff00
  10667. #define HTT_RX_FLUSH_MPDU_STATUS_S 8
  10668. #define HTT_RX_FLUSH_SEQ_NUM_START_M 0x00ff0000
  10669. #define HTT_RX_FLUSH_SEQ_NUM_START_S 16
  10670. #define HTT_RX_FLUSH_SEQ_NUM_END_M 0xff000000
  10671. #define HTT_RX_FLUSH_SEQ_NUM_END_S 24
  10672. #define HTT_RX_FLUSH_BYTES 8
  10673. #define HTT_RX_FLUSH_PEER_ID_SET(word, value) \
  10674. do { \
  10675. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_PEER_ID, value); \
  10676. (word) |= (value) << HTT_RX_FLUSH_PEER_ID_S; \
  10677. } while (0)
  10678. #define HTT_RX_FLUSH_PEER_ID_GET(word) \
  10679. (((word) & HTT_RX_FLUSH_PEER_ID_M) >> HTT_RX_FLUSH_PEER_ID_S)
  10680. #define HTT_RX_FLUSH_TID_SET(word, value) \
  10681. do { \
  10682. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_TID, value); \
  10683. (word) |= (value) << HTT_RX_FLUSH_TID_S; \
  10684. } while (0)
  10685. #define HTT_RX_FLUSH_TID_GET(word) \
  10686. (((word) & HTT_RX_FLUSH_TID_M) >> HTT_RX_FLUSH_TID_S)
  10687. #define HTT_RX_FLUSH_MPDU_STATUS_SET(word, value) \
  10688. do { \
  10689. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_MPDU_STATUS, value); \
  10690. (word) |= (value) << HTT_RX_FLUSH_MPDU_STATUS_S; \
  10691. } while (0)
  10692. #define HTT_RX_FLUSH_MPDU_STATUS_GET(word) \
  10693. (((word) & HTT_RX_FLUSH_MPDU_STATUS_M) >> HTT_RX_FLUSH_MPDU_STATUS_S)
  10694. #define HTT_RX_FLUSH_SEQ_NUM_START_SET(word, value) \
  10695. do { \
  10696. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_SEQ_NUM_START, value); \
  10697. (word) |= (value) << HTT_RX_FLUSH_SEQ_NUM_START_S; \
  10698. } while (0)
  10699. #define HTT_RX_FLUSH_SEQ_NUM_START_GET(word) \
  10700. (((word) & HTT_RX_FLUSH_SEQ_NUM_START_M) >> HTT_RX_FLUSH_SEQ_NUM_START_S)
  10701. #define HTT_RX_FLUSH_SEQ_NUM_END_SET(word, value) \
  10702. do { \
  10703. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_SEQ_NUM_END, value); \
  10704. (word) |= (value) << HTT_RX_FLUSH_SEQ_NUM_END_S; \
  10705. } while (0)
  10706. #define HTT_RX_FLUSH_SEQ_NUM_END_GET(word) \
  10707. (((word) & HTT_RX_FLUSH_SEQ_NUM_END_M) >> HTT_RX_FLUSH_SEQ_NUM_END_S)
  10708. /*
  10709. * @brief target -> host rx pn check indication message
  10710. *
  10711. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_PN_IND
  10712. *
  10713. * @details
  10714. * The following field definitions describe the format of the Rx PN check
  10715. * indication message sent from the target to the host.
  10716. * The message consists of a 4-octet header, followed by the start and
  10717. * end sequence numbers to be released, followed by the PN IEs. Each PN
  10718. * IE is one octet containing the sequence number that failed the PN
  10719. * check.
  10720. *
  10721. * |31 24|23 8|7 0|
  10722. * |--------------------------------------------------------------|
  10723. * | TID | peer ID | msg type |
  10724. * |--------------------------------------------------------------|
  10725. * | Reserved | PN IE count | seq num end | seq num start|
  10726. * |--------------------------------------------------------------|
  10727. * l : PN IE 2 | PN IE 1 | PN IE 0 |
  10728. * |--------------------------------------------------------------|
  10729. * First DWORD:
  10730. * - MSG_TYPE
  10731. * Bits 7:0
  10732. * Purpose: Identifies this as an rx pn check indication message
  10733. * Value: 0x10 (HTT_T2H_MSG_TYPE_RX_PN_IND)
  10734. * - PEER_ID
  10735. * Bits 23:8 (only bits 18:8 actually used)
  10736. * Purpose: identify which peer
  10737. * Value: (rx) peer ID
  10738. * - TID
  10739. * Bits 31:24 (only bits 27:24 actually used)
  10740. * Purpose: identify traffic identifier
  10741. * Value: traffic identifier
  10742. * Second DWORD:
  10743. * - SEQ_NUM_START
  10744. * Bits 7:0
  10745. * Purpose:
  10746. * Indicates the starting sequence number of the MPDU in this
  10747. * series of MPDUs that went though PN check.
  10748. * Value:
  10749. * The sequence number for the first MPDU in the sequence.
  10750. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  10751. * - SEQ_NUM_END
  10752. * Bits 15:8
  10753. * Purpose:
  10754. * Indicates the ending sequence number of the MPDU in this
  10755. * series of MPDUs that went though PN check.
  10756. * Value:
  10757. * The sequence number one larger then the sequence number of the last
  10758. * MPDU being flushed.
  10759. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  10760. * The range of MPDUs from [SEQ_NUM_START,SEQ_NUM_END-1] have been checked
  10761. * for invalid PN numbers and are ready to be released for further processing.
  10762. * Not all MPDUs within this range are necessarily valid - the host
  10763. * must check each sequence number within this range to see if the
  10764. * corresponding MPDU is actually present.
  10765. * - PN_IE_COUNT
  10766. * Bits 23:16
  10767. * Purpose:
  10768. * Used to determine the variable number of PN information elements in this
  10769. * message
  10770. *
  10771. * PN information elements:
  10772. * - PN_IE_x-
  10773. * Purpose:
  10774. * Each PN information element contains the sequence number of the MPDU that
  10775. * has failed the target PN check.
  10776. * Value:
  10777. * Contains the 6 LSBs of the 802.11 sequence number corresponding to the MPDU
  10778. * that failed the PN check.
  10779. */
  10780. /* first DWORD */
  10781. #define HTT_RX_PN_IND_PEER_ID_M 0xffff00
  10782. #define HTT_RX_PN_IND_PEER_ID_S 8
  10783. #define HTT_RX_PN_IND_TID_M 0xff000000
  10784. #define HTT_RX_PN_IND_TID_S 24
  10785. /* second DWORD */
  10786. #define HTT_RX_PN_IND_SEQ_NUM_START_M 0x000000ff
  10787. #define HTT_RX_PN_IND_SEQ_NUM_START_S 0
  10788. #define HTT_RX_PN_IND_SEQ_NUM_END_M 0x0000ff00
  10789. #define HTT_RX_PN_IND_SEQ_NUM_END_S 8
  10790. #define HTT_RX_PN_IND_PN_IE_CNT_M 0x00ff0000
  10791. #define HTT_RX_PN_IND_PN_IE_CNT_S 16
  10792. #define HTT_RX_PN_IND_BYTES 8
  10793. #define HTT_RX_PN_IND_PEER_ID_SET(word, value) \
  10794. do { \
  10795. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_PEER_ID, value); \
  10796. (word) |= (value) << HTT_RX_PN_IND_PEER_ID_S; \
  10797. } while (0)
  10798. #define HTT_RX_PN_IND_PEER_ID_GET(word) \
  10799. (((word) & HTT_RX_PN_IND_PEER_ID_M) >> HTT_RX_PN_IND_PEER_ID_S)
  10800. #define HTT_RX_PN_IND_EXT_TID_SET(word, value) \
  10801. do { \
  10802. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_TID, value); \
  10803. (word) |= (value) << HTT_RX_PN_IND_TID_S; \
  10804. } while (0)
  10805. #define HTT_RX_PN_IND_EXT_TID_GET(word) \
  10806. (((word) & HTT_RX_PN_IND_TID_M) >> HTT_RX_PN_IND_TID_S)
  10807. #define HTT_RX_PN_IND_SEQ_NUM_START_SET(word, value) \
  10808. do { \
  10809. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_SEQ_NUM_START, value); \
  10810. (word) |= (value) << HTT_RX_PN_IND_SEQ_NUM_START_S; \
  10811. } while (0)
  10812. #define HTT_RX_PN_IND_SEQ_NUM_START_GET(word) \
  10813. (((word) & HTT_RX_PN_IND_SEQ_NUM_START_M) >> HTT_RX_PN_IND_SEQ_NUM_START_S)
  10814. #define HTT_RX_PN_IND_SEQ_NUM_END_SET(word, value) \
  10815. do { \
  10816. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_SEQ_NUM_END, value); \
  10817. (word) |= (value) << HTT_RX_PN_IND_SEQ_NUM_END_S; \
  10818. } while (0)
  10819. #define HTT_RX_PN_IND_SEQ_NUM_END_GET(word) \
  10820. (((word) & HTT_RX_PN_IND_SEQ_NUM_END_M) >> HTT_RX_PN_IND_SEQ_NUM_END_S)
  10821. #define HTT_RX_PN_IND_PN_IE_CNT_SET(word, value) \
  10822. do { \
  10823. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_PN_IE_CNT, value); \
  10824. (word) |= (value) << HTT_RX_PN_IND_PN_IE_CNT_S; \
  10825. } while (0)
  10826. #define HTT_RX_PN_IND_PN_IE_CNT_GET(word) \
  10827. (((word) & HTT_RX_PN_IND_PN_IE_CNT_M) >> HTT_RX_PN_IND_PN_IE_CNT_S)
  10828. /*
  10829. * @brief target -> host rx offload deliver message for LL system
  10830. *
  10831. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_OFFLOAD_DELIVER_IND
  10832. *
  10833. * @details
  10834. * In a low latency system this message is sent whenever the offload
  10835. * manager flushes out the packets it has coalesced in its coalescing buffer.
  10836. * The DMA of the actual packets into host memory is done before sending out
  10837. * this message. This message indicates only how many MSDUs to reap. The
  10838. * peer ID, vdev ID, tid and MSDU length are copied inline into the header
  10839. * portion of the MSDU while DMA'ing into the host memory. Unlike the packets
  10840. * DMA'd by the MAC directly into host memory these packets do not contain
  10841. * the MAC descriptors in the header portion of the packet. Instead they contain
  10842. * the peer ID, vdev ID, tid and MSDU length. Also when the host receives this
  10843. * message, the packets are delivered directly to the NW stack without going
  10844. * through the regular reorder buffering and PN checking path since it has
  10845. * already been done in target.
  10846. *
  10847. * |31 24|23 16|15 8|7 0|
  10848. * |-----------------------------------------------------------------------|
  10849. * | Total MSDU count | reserved | msg type |
  10850. * |-----------------------------------------------------------------------|
  10851. *
  10852. * @brief target -> host rx offload deliver message for HL system
  10853. *
  10854. * @details
  10855. * In a high latency system this message is sent whenever the offload manager
  10856. * flushes out the packets it has coalesced in its coalescing buffer. The
  10857. * actual packets are also carried along with this message. When the host
  10858. * receives this message, it is expected to deliver these packets to the NW
  10859. * stack directly instead of routing them through the reorder buffering and
  10860. * PN checking path since it has already been done in target.
  10861. *
  10862. * |31 24|23 16|15 8|7 0|
  10863. * |-----------------------------------------------------------------------|
  10864. * | Total MSDU count | reserved | msg type |
  10865. * |-----------------------------------------------------------------------|
  10866. * | peer ID | MSDU length |
  10867. * |-----------------------------------------------------------------------|
  10868. * | MSDU payload | FW Desc | tid | vdev ID |
  10869. * |-----------------------------------------------------------------------|
  10870. * | MSDU payload contd. |
  10871. * |-----------------------------------------------------------------------|
  10872. * | peer ID | MSDU length |
  10873. * |-----------------------------------------------------------------------|
  10874. * | MSDU payload | FW Desc | tid | vdev ID |
  10875. * |-----------------------------------------------------------------------|
  10876. * | MSDU payload contd. |
  10877. * |-----------------------------------------------------------------------|
  10878. *
  10879. */
  10880. /* first DWORD */
  10881. #define HTT_RX_OFFLOAD_DELIVER_IND_HDR_BYTES 4
  10882. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_HDR_BYTES 7
  10883. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_M 0xffff0000
  10884. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S 16
  10885. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_M 0x0000ffff
  10886. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S 0
  10887. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_M 0xffff0000
  10888. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S 16
  10889. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_M 0x000000ff
  10890. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S 0
  10891. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_M 0x0000ff00
  10892. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S 8
  10893. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_M 0x00ff0000
  10894. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S 16
  10895. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_GET(word) \
  10896. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S)
  10897. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_SET(word, value) \
  10898. do { \
  10899. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT, value); \
  10900. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S; \
  10901. } while (0)
  10902. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_GET(word) \
  10903. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S)
  10904. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_SET(word, value) \
  10905. do { \
  10906. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN, value); \
  10907. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S; \
  10908. } while (0)
  10909. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_GET(word) \
  10910. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S)
  10911. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_SET(word, value) \
  10912. do { \
  10913. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID, value); \
  10914. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S; \
  10915. } while (0)
  10916. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_GET(word) \
  10917. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S)
  10918. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_SET(word, value) \
  10919. do { \
  10920. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID, value); \
  10921. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S; \
  10922. } while (0)
  10923. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_GET(word) \
  10924. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S)
  10925. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_SET(word, value) \
  10926. do { \
  10927. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID, value); \
  10928. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S; \
  10929. } while (0)
  10930. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_GET(word) \
  10931. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S)
  10932. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_SET(word, value) \
  10933. do { \
  10934. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC, value); \
  10935. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S; \
  10936. } while (0)
  10937. /**
  10938. * @brief target -> host rx peer map/unmap message definition
  10939. *
  10940. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_MAP
  10941. *
  10942. * @details
  10943. * The following diagram shows the format of the rx peer map message sent
  10944. * from the target to the host. This layout assumes the target operates
  10945. * as little-endian.
  10946. *
  10947. * This message always contains a SW peer ID. The main purpose of the
  10948. * SW peer ID is to tell the host what peer ID rx packets will be tagged
  10949. * with, so that the host can use that peer ID to determine which peer
  10950. * transmitted the rx frame. This SW peer ID is sometimes also used for
  10951. * other purposes, such as identifying during tx completions which peer
  10952. * the tx frames in question were transmitted to.
  10953. *
  10954. * In certain generations of chips, the peer map message also contains
  10955. * a HW peer ID. This HW peer ID is used during rx --> tx frame forwarding
  10956. * to identify which peer the frame needs to be forwarded to (i.e. the
  10957. * peer associated with the Destination MAC Address within the packet),
  10958. * and particularly which vdev needs to transmit the frame (for cases
  10959. * of inter-vdev rx --> tx forwarding). The HW peer id here is the same
  10960. * meaning as AST_INDEX_0.
  10961. * This DA-based peer ID that is provided for certain rx frames
  10962. * (the rx frames that need to be re-transmitted as tx frames)
  10963. * is the ID that the HW uses for referring to the peer in question,
  10964. * rather than the peer ID that the SW+FW use to refer to the peer.
  10965. *
  10966. *
  10967. * |31 24|23 16|15 8|7 0|
  10968. * |-----------------------------------------------------------------------|
  10969. * | SW peer ID | VDEV ID | msg type |
  10970. * |-----------------------------------------------------------------------|
  10971. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  10972. * |-----------------------------------------------------------------------|
  10973. * | HW peer ID / AST index 0 | MAC addr 5 | MAC addr 4 |
  10974. * |-----------------------------------------------------------------------|
  10975. *
  10976. *
  10977. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_UNMAP
  10978. *
  10979. * The following diagram shows the format of the rx peer unmap message sent
  10980. * from the target to the host.
  10981. *
  10982. * |31 24|23 16|15 8|7 0|
  10983. * |-----------------------------------------------------------------------|
  10984. * | SW peer ID | VDEV ID | msg type |
  10985. * |-----------------------------------------------------------------------|
  10986. *
  10987. * The following field definitions describe the format of the rx peer map
  10988. * and peer unmap messages sent from the target to the host.
  10989. * - MSG_TYPE
  10990. * Bits 7:0
  10991. * Purpose: identifies this as an rx peer map or peer unmap message
  10992. * Value: peer map -> 0x3 (HTT_T2H_MSG_TYPE_PEER_MAP),
  10993. * peer unmap -> 0x4 (HTT_T2H_MSG_TYPE_PEER_UNMAP)
  10994. * - VDEV_ID
  10995. * Bits 15:8
  10996. * Purpose: Indicates which virtual device the peer is associated
  10997. * with.
  10998. * Value: vdev ID (used in the host to look up the vdev object)
  10999. * - PEER_ID (a.k.a. SW_PEER_ID)
  11000. * Bits 31:16
  11001. * Purpose: The peer ID (index) that WAL is allocating (map) or
  11002. * freeing (unmap)
  11003. * Value: (rx) peer ID
  11004. * - MAC_ADDR_L32 (peer map only)
  11005. * Bits 31:0
  11006. * Purpose: Identifies which peer node the peer ID is for.
  11007. * Value: lower 4 bytes of peer node's MAC address
  11008. * - MAC_ADDR_U16 (peer map only)
  11009. * Bits 15:0
  11010. * Purpose: Identifies which peer node the peer ID is for.
  11011. * Value: upper 2 bytes of peer node's MAC address
  11012. * - HW_PEER_ID
  11013. * Bits 31:16
  11014. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  11015. * address, so for rx frames marked for rx --> tx forwarding, the
  11016. * host can determine from the HW peer ID provided as meta-data with
  11017. * the rx frame which peer the frame is supposed to be forwarded to.
  11018. * Value: ID used by the MAC HW to identify the peer
  11019. */
  11020. #define HTT_RX_PEER_MAP_VDEV_ID_M 0xff00
  11021. #define HTT_RX_PEER_MAP_VDEV_ID_S 8
  11022. #define HTT_RX_PEER_MAP_PEER_ID_M 0xffff0000
  11023. #define HTT_RX_PEER_MAP_PEER_ID_S 16
  11024. #define HTT_RX_PEER_MAP_SW_PEER_ID_M HTT_RX_PEER_MAP_PEER_ID_M /* alias */
  11025. #define HTT_RX_PEER_MAP_SW_PEER_ID_S HTT_RX_PEER_MAP_PEER_ID_S /* alias */
  11026. #define HTT_RX_PEER_MAP_MAC_ADDR_L32_M 0xffffffff
  11027. #define HTT_RX_PEER_MAP_MAC_ADDR_L32_S 0
  11028. #define HTT_RX_PEER_MAP_MAC_ADDR_U16_M 0xffff
  11029. #define HTT_RX_PEER_MAP_MAC_ADDR_U16_S 0
  11030. #define HTT_RX_PEER_MAP_HW_PEER_ID_M 0xffff0000
  11031. #define HTT_RX_PEER_MAP_HW_PEER_ID_S 16
  11032. #define HTT_RX_PEER_MAP_VAP_ID_SET HTT_RX_PEER_MAP_VDEV_ID_SET /* deprecated */
  11033. #define HTT_RX_PEER_MAP_VDEV_ID_SET(word, value) \
  11034. do { \
  11035. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_VDEV_ID, value); \
  11036. (word) |= (value) << HTT_RX_PEER_MAP_VDEV_ID_S; \
  11037. } while (0)
  11038. #define HTT_RX_PEER_MAP_VAP_ID_GET HTT_RX_PEER_MAP_VDEV_ID_GET /* deprecated */
  11039. #define HTT_RX_PEER_MAP_VDEV_ID_GET(word) \
  11040. (((word) & HTT_RX_PEER_MAP_VDEV_ID_M) >> HTT_RX_PEER_MAP_VDEV_ID_S)
  11041. #define HTT_RX_PEER_MAP_PEER_ID_SET(word, value) \
  11042. do { \
  11043. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_PEER_ID, value); \
  11044. (word) |= (value) << HTT_RX_PEER_MAP_PEER_ID_S; \
  11045. } while (0)
  11046. #define HTT_RX_PEER_MAP_PEER_ID_GET(word) \
  11047. (((word) & HTT_RX_PEER_MAP_PEER_ID_M) >> HTT_RX_PEER_MAP_PEER_ID_S)
  11048. #define HTT_RX_PEER_MAP_SW_PEER_ID_SET HTT_RX_PEER_MAP_PEER_ID_SET /* alias */
  11049. #define HTT_RX_PEER_MAP_SW_PEER_ID_GET HTT_RX_PEER_MAP_PEER_ID_GET /* alias */
  11050. #define HTT_RX_PEER_MAP_HW_PEER_ID_SET(word, value) \
  11051. do { \
  11052. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_HW_PEER_ID, value); \
  11053. (word) |= (value) << HTT_RX_PEER_MAP_HW_PEER_ID_S; \
  11054. } while (0)
  11055. #define HTT_RX_PEER_MAP_HW_PEER_ID_GET(word) \
  11056. (((word) & HTT_RX_PEER_MAP_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_HW_PEER_ID_S)
  11057. #define HTT_RX_PEER_MAP_MAC_ADDR_OFFSET 4 /* bytes */
  11058. #define HTT_RX_PEER_MAP_HW_PEER_ID_OFFSET 8 /* bytes */
  11059. #define HTT_RX_PEER_MAP_BYTES 12
  11060. #define HTT_RX_PEER_UNMAP_PEER_ID_M HTT_RX_PEER_MAP_PEER_ID_M
  11061. #define HTT_RX_PEER_UNMAP_PEER_ID_S HTT_RX_PEER_MAP_PEER_ID_S
  11062. #define HTT_RX_PEER_UNMAP_SW_PEER_ID_M HTT_RX_PEER_MAP_SW_PEER_ID_M
  11063. #define HTT_RX_PEER_UNMAP_SW_PEER_ID_S HTT_RX_PEER_MAP_SW_PEER_ID_S
  11064. #define HTT_RX_PEER_UNMAP_PEER_ID_SET HTT_RX_PEER_MAP_PEER_ID_SET
  11065. #define HTT_RX_PEER_UNMAP_PEER_ID_GET HTT_RX_PEER_MAP_PEER_ID_GET
  11066. #define HTT_RX_PEER_UNMAP_VDEV_ID_SET HTT_RX_PEER_MAP_VDEV_ID_SET
  11067. #define HTT_RX_PEER_UNMAP_VDEV_ID_GET HTT_RX_PEER_MAP_VDEV_ID_GET
  11068. #define HTT_RX_PEER_UNMAP_BYTES 4
  11069. /**
  11070. * @brief target -> host rx peer map V2 message definition
  11071. *
  11072. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_MAP_V2
  11073. *
  11074. * @details
  11075. * The following diagram shows the format of the rx peer map v2 message sent
  11076. * from the target to the host. This layout assumes the target operates
  11077. * as little-endian.
  11078. *
  11079. * This message always contains a SW peer ID. The main purpose of the
  11080. * SW peer ID is to tell the host what peer ID rx packets will be tagged
  11081. * with, so that the host can use that peer ID to determine which peer
  11082. * transmitted the rx frame. This SW peer ID is sometimes also used for
  11083. * other purposes, such as identifying during tx completions which peer
  11084. * the tx frames in question were transmitted to.
  11085. *
  11086. * The peer map v2 message also contains a HW peer ID. This HW peer ID
  11087. * is used during rx --> tx frame forwarding to identify which peer the
  11088. * frame needs to be forwarded to (i.e. the peer associated with the
  11089. * Destination MAC Address within the packet), and particularly which vdev
  11090. * needs to transmit the frame (for cases of inter-vdev rx --> tx forwarding).
  11091. * This DA-based peer ID that is provided for certain rx frames
  11092. * (the rx frames that need to be re-transmitted as tx frames)
  11093. * is the ID that the HW uses for referring to the peer in question,
  11094. * rather than the peer ID that the SW+FW use to refer to the peer.
  11095. *
  11096. * The HW peer id here is the same meaning as AST_INDEX_0.
  11097. * Some chips support up to 4 AST indices per peer: AST_INDEX_0, AST_INDEX_1,
  11098. * AST_INDEX_2, and AST_INDEX_3. AST 0 is always valid; for AST 1 through
  11099. * AST 3, check the AST_VALID_MASK(3) to see if the corresponding extension
  11100. * AST is valid.
  11101. *
  11102. * |31 28|27 24|23 21|20|19 17|16|15 8|7 0|
  11103. * |-------------------------------------------------------------------------|
  11104. * | SW peer ID | VDEV ID | msg type |
  11105. * |-------------------------------------------------------------------------|
  11106. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  11107. * |-------------------------------------------------------------------------|
  11108. * | HW peer ID / AST index 0 | MAC addr 5 | MAC addr 4 |
  11109. * |-------------------------------------------------------------------------|
  11110. * | Reserved_21_31 |OA|ASTVM|NH| AST Hash Value |
  11111. * |-------------------------------------------------------------------------|
  11112. * | ASTFM3 | ASTFM2 | ASTFM1 | ASTFM0 | AST index 1 |
  11113. * |-------------------------------------------------------------------------|
  11114. * |TID valid low pri| TID valid hi pri | AST index 2 |
  11115. * |-------------------------------------------------------------------------|
  11116. * | LMAC/PMAC_RXPCU AST index | AST index 3 |
  11117. * |-------------------------------------------------------------------------|
  11118. * | Reserved_2 |
  11119. * |-------------------------------------------------------------------------|
  11120. * Where:
  11121. * NH = Next Hop
  11122. * ASTVM = AST valid mask
  11123. * OA = on-chip AST valid bit
  11124. * ASTFM = AST flow mask
  11125. *
  11126. * The following field definitions describe the format of the rx peer map v2
  11127. * messages sent from the target to the host.
  11128. * - MSG_TYPE
  11129. * Bits 7:0
  11130. * Purpose: identifies this as an rx peer map v2 message
  11131. * Value: peer map v2 -> 0x1e (HTT_T2H_MSG_TYPE_PEER_MAP_V2)
  11132. * - VDEV_ID
  11133. * Bits 15:8
  11134. * Purpose: Indicates which virtual device the peer is associated with.
  11135. * Value: vdev ID (used in the host to look up the vdev object)
  11136. * - SW_PEER_ID
  11137. * Bits 31:16
  11138. * Purpose: The peer ID (index) that WAL is allocating
  11139. * Value: (rx) peer ID
  11140. * - MAC_ADDR_L32
  11141. * Bits 31:0
  11142. * Purpose: Identifies which peer node the peer ID is for.
  11143. * Value: lower 4 bytes of peer node's MAC address
  11144. * - MAC_ADDR_U16
  11145. * Bits 15:0
  11146. * Purpose: Identifies which peer node the peer ID is for.
  11147. * Value: upper 2 bytes of peer node's MAC address
  11148. * - HW_PEER_ID / AST_INDEX_0
  11149. * Bits 31:16
  11150. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  11151. * address, so for rx frames marked for rx --> tx forwarding, the
  11152. * host can determine from the HW peer ID provided as meta-data with
  11153. * the rx frame which peer the frame is supposed to be forwarded to.
  11154. * Value: ID used by the MAC HW to identify the peer
  11155. * - AST_HASH_VALUE
  11156. * Bits 15:0
  11157. * Purpose: Indicates AST Hash value is required for the TCL AST index
  11158. * override feature.
  11159. * - NEXT_HOP
  11160. * Bit 16
  11161. * Purpose: Bit indicates that a next_hop AST entry is used for WDS
  11162. * (Wireless Distribution System).
  11163. * - AST_VALID_MASK
  11164. * Bits 19:17
  11165. * Purpose: Indicate if the AST 1 through AST 3 are valid
  11166. * - ONCHIP_AST_VALID_FLAG
  11167. * Bit 20
  11168. * Purpose: Indicate if the on-chip AST index field (ONCHIP_AST_IDX)
  11169. * is valid.
  11170. * - AST_INDEX_1
  11171. * Bits 15:0
  11172. * Purpose: indicate the second AST index for this peer
  11173. * - AST_0_FLOW_MASK
  11174. * Bits 19:16
  11175. * Purpose: identify the which flow the AST 0 entry corresponds to.
  11176. * - AST_1_FLOW_MASK
  11177. * Bits 23:20
  11178. * Purpose: identify the which flow the AST 1 entry corresponds to.
  11179. * - AST_2_FLOW_MASK
  11180. * Bits 27:24
  11181. * Purpose: identify the which flow the AST 2 entry corresponds to.
  11182. * - AST_3_FLOW_MASK
  11183. * Bits 31:28
  11184. * Purpose: identify the which flow the AST 3 entry corresponds to.
  11185. * - AST_INDEX_2
  11186. * Bits 15:0
  11187. * Purpose: indicate the third AST index for this peer
  11188. * - TID_VALID_HI_PRI
  11189. * Bits 23:16
  11190. * Purpose: identify if this peer's TIDs 0-7 support HI priority flow
  11191. * - TID_VALID_LOW_PRI
  11192. * Bits 31:24
  11193. * Purpose: identify if this peer's TIDs 0-7 support Low priority flow
  11194. * - AST_INDEX_3
  11195. * Bits 15:0
  11196. * Purpose: indicate the fourth AST index for this peer
  11197. * - ONCHIP_AST_IDX / RESERVED
  11198. * Bits 31:16
  11199. * Purpose: This field is valid only when split AST feature is enabled.
  11200. * The ONCHIP_AST_VALID_FLAG identifies whether this field is valid.
  11201. * If valid, identifies the HW peer ID corresponding to the peer MAC
  11202. * address, this ast_idx is used for LMAC modules for RXPCU.
  11203. * Value: ID used by the LMAC HW to identify the peer
  11204. */
  11205. #define HTT_RX_PEER_MAP_V2_VDEV_ID_M 0xff00
  11206. #define HTT_RX_PEER_MAP_V2_VDEV_ID_S 8
  11207. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_M 0xffff0000
  11208. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_S 16
  11209. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_M 0xffffffff
  11210. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_S 0
  11211. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_M 0xffff
  11212. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_S 0
  11213. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_M 0xffff0000
  11214. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_S 16
  11215. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_M 0x0000ffff
  11216. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S 0
  11217. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_M 0x00010000
  11218. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_S 16
  11219. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_M 0x000e0000
  11220. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S 17
  11221. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_M 0x00100000
  11222. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_S 20
  11223. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_M 0xffff
  11224. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_S 0
  11225. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_M 0x000f0000
  11226. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S 16
  11227. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_M 0x00f00000
  11228. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S 20
  11229. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_M 0x0f000000
  11230. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S 24
  11231. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_M 0xf0000000
  11232. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S 28
  11233. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_M 0xffff
  11234. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_S 0
  11235. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_M 0x00ff0000
  11236. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S 16
  11237. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_M 0xff000000
  11238. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S 24
  11239. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_M 0xffff
  11240. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_S 0
  11241. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_M 0xffff0000
  11242. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_S 16
  11243. #define HTT_RX_PEER_MAP_V2_VDEV_ID_SET(word, value) \
  11244. do { \
  11245. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_VDEV_ID, value); \
  11246. (word) |= (value) << HTT_RX_PEER_MAP_V2_VDEV_ID_S; \
  11247. } while (0)
  11248. #define HTT_RX_PEER_MAP_V2_VDEV_ID_GET(word) \
  11249. (((word) & HTT_RX_PEER_MAP_V2_VDEV_ID_M) >> HTT_RX_PEER_MAP_V2_VDEV_ID_S)
  11250. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_SET(word, value) \
  11251. do { \
  11252. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_SW_PEER_ID, value); \
  11253. (word) |= (value) << HTT_RX_PEER_MAP_V2_SW_PEER_ID_S; \
  11254. } while (0)
  11255. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_GET(word) \
  11256. (((word) & HTT_RX_PEER_MAP_V2_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V2_SW_PEER_ID_S)
  11257. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_SET(word, value) \
  11258. do { \
  11259. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_HW_PEER_ID, value); \
  11260. (word) |= (value) << HTT_RX_PEER_MAP_V2_HW_PEER_ID_S; \
  11261. } while (0)
  11262. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_GET(word) \
  11263. (((word) & HTT_RX_PEER_MAP_V2_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_V2_HW_PEER_ID_S)
  11264. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_SET(word, value) \
  11265. do { \
  11266. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_HASH_VALUE, value); \
  11267. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S; \
  11268. } while (0)
  11269. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_GET(word) \
  11270. (((word) & HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_M) >> HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S)
  11271. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_SET(word, value) \
  11272. do { \
  11273. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_M, value); \
  11274. (word) |= (value) << HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_S; \
  11275. } while (0)
  11276. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_GET(word) \
  11277. (((word) & HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_M) >> HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_S)
  11278. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_SET(word, value) \
  11279. do { \
  11280. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_NEXT_HOP, value); \
  11281. (word) |= (value) << HTT_RX_PEER_MAP_V2_NEXT_HOP_S; \
  11282. } while (0)
  11283. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_GET(word) \
  11284. (((word) & HTT_RX_PEER_MAP_V2_NEXT_HOP_M) >> HTT_RX_PEER_MAP_V2_NEXT_HOP_S)
  11285. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_SET(word, value) \
  11286. do { \
  11287. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_VALID_MASK, value); \
  11288. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S; \
  11289. } while (0)
  11290. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_GET(word) \
  11291. (((word) & HTT_RX_PEER_MAP_V2_AST_VALID_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S)
  11292. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_SET(word, value) \
  11293. do { \
  11294. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_M, value); \
  11295. (word) |= (value) << HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_S; \
  11296. } while (0)
  11297. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_MASK_GET(word) \
  11298. (((word) & HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_M) >> HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_S)
  11299. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_SET(word, value) \
  11300. do { \
  11301. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_1, value); \
  11302. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_1_S; \
  11303. } while (0)
  11304. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_GET(word) \
  11305. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_1_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_1_S)
  11306. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_SET(word, value) \
  11307. do { \
  11308. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK, value); \
  11309. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S; \
  11310. } while (0)
  11311. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_GET(word) \
  11312. (((word) & HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S)
  11313. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_SET(word, value) \
  11314. do { \
  11315. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK, value); \
  11316. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S; \
  11317. } while (0)
  11318. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_GET(word) \
  11319. (((word) & HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S)
  11320. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_SET(word, value) \
  11321. do { \
  11322. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK, value); \
  11323. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S; \
  11324. } while (0)
  11325. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_GET(word) \
  11326. (((word) & HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S)
  11327. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_SET(word, value) \
  11328. do { \
  11329. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK, value); \
  11330. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S; \
  11331. } while (0)
  11332. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_GET(word) \
  11333. (((word) & HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S)
  11334. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_SET(word, value) \
  11335. do { \
  11336. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_2, value); \
  11337. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_2_S; \
  11338. } while (0)
  11339. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_GET(word) \
  11340. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_2_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_2_S)
  11341. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_SET(word, value) \
  11342. do { \
  11343. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI, value); \
  11344. (word) |= (value) << HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S; \
  11345. } while (0)
  11346. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_GET(word) \
  11347. (((word) & HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_M) >> HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S)
  11348. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_SET(word, value) \
  11349. do { \
  11350. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI, value); \
  11351. (word) |= (value) << HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S; \
  11352. } while (0)
  11353. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_GET(word) \
  11354. (((word) & HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_M) >> HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S)
  11355. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_SET(word, value) \
  11356. do { \
  11357. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_3, value); \
  11358. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_3_S; \
  11359. } while (0)
  11360. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_GET(word) \
  11361. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_3_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_3_S)
  11362. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_OFFSET 4 /* bytes */
  11363. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_OFFSET 8 /* bytes */
  11364. #define HTT_RX_PEER_MAP_V2_AST_HASH_INDEX_OFFSET 12 /* bytes */
  11365. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_OFFSET 12 /* bytes */
  11366. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_OFFSET 12 /* bytes */
  11367. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_OFFSET 16 /* bytes */
  11368. #define HTT_RX_PEER_MAP_V2_AST_X_FLOW_MASK_OFFSET 16 /* bytes */
  11369. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_OFFSET 20 /* bytes */
  11370. #define HTT_RX_PEER_MAP_V2_TID_VALID_LO_PRI_OFFSET 20 /* bytes */
  11371. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_OFFSET 20 /* bytes */
  11372. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_OFFSET 24 /* bytes */
  11373. #define HTT_RX_PEER_MAP_V2_BYTES 32
  11374. /**
  11375. * @brief target -> host rx peer map V3 message definition
  11376. *
  11377. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_MAP_V3
  11378. *
  11379. * @details
  11380. * The following diagram shows the format of the rx peer map v3 message sent
  11381. * from the target to the host.
  11382. * Format inherits HTT_T2H_MSG_TYPE_PEER_MAP_V2 published above
  11383. * This layout assumes the target operates as little-endian.
  11384. *
  11385. * |31 24|23 20|19|18|17|16|15 8|7 0|
  11386. * |-----------------+--------+--+--+--+--+-----------------+-----------------|
  11387. * | SW peer ID | VDEV ID | msg type |
  11388. * |-----------------+--------------------+-----------------+-----------------|
  11389. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  11390. * |-----------------+--------------------+-----------------+-----------------|
  11391. * | Multicast SW peer ID | MAC addr 5 | MAC addr 4 |
  11392. * |-----------------+--------+-----------+-----------------+-----------------|
  11393. * | HTT_MSDU_IDX_ |RESERVED| CACHE_ | |
  11394. * | VALID_MASK |(4bits) | SET_NUM | HW peer ID / AST index |
  11395. * | (8bits) | | (4bits) | |
  11396. * |-----------------+--------+--+--+--+--------------------------------------|
  11397. * | RESERVED |E |O | | |
  11398. * | (13bits) |A |A |NH| on-Chip PMAC_RXPCU AST index |
  11399. * | |V |V | | |
  11400. * |-----------------+--------------------+-----------------------------------|
  11401. * | HTT_MSDU_IDX_ | RESERVED | |
  11402. * | VALID_MASK_EXT | (8bits) | EXT AST index |
  11403. * | (8bits) | | |
  11404. * |-----------------+--------------------+-----------------------------------|
  11405. * | Reserved_2 |
  11406. * |--------------------------------------------------------------------------|
  11407. * | Reserved_3 |
  11408. * |--------------------------------------------------------------------------|
  11409. *
  11410. * Where:
  11411. * EAV = EXT_AST_VALID flag, for "EXT AST index"
  11412. * OAV = ONCHIP_AST_VALID flag, for "on-Chip PMAC_RXPCU AST index"
  11413. * NH = Next Hop
  11414. * The following field definitions describe the format of the rx peer map v3
  11415. * messages sent from the target to the host.
  11416. * - MSG_TYPE
  11417. * Bits 7:0
  11418. * Purpose: identifies this as a peer map v3 message
  11419. * Value: 0x2b (HTT_T2H_MSG_TYPE_PEER_MAP_V3)
  11420. * - VDEV_ID
  11421. * Bits 15:8
  11422. * Purpose: Indicates which virtual device the peer is associated with.
  11423. * - SW_PEER_ID
  11424. * Bits 31:16
  11425. * Purpose: The peer ID (index) that WAL has allocated for this peer.
  11426. * - MAC_ADDR_L32
  11427. * Bits 31:0
  11428. * Purpose: Identifies which peer node the peer ID is for.
  11429. * Value: lower 4 bytes of peer node's MAC address
  11430. * - MAC_ADDR_U16
  11431. * Bits 15:0
  11432. * Purpose: Identifies which peer node the peer ID is for.
  11433. * Value: upper 2 bytes of peer node's MAC address
  11434. * - MULTICAST_SW_PEER_ID
  11435. * Bits 31:16
  11436. * Purpose: The multicast peer ID (index)
  11437. * Value: set to HTT_INVALID_PEER if not valid
  11438. * - HW_PEER_ID / AST_INDEX
  11439. * Bits 15:0
  11440. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  11441. * address, so for rx frames marked for rx --> tx forwarding, the
  11442. * host can determine from the HW peer ID provided as meta-data with
  11443. * the rx frame which peer the frame is supposed to be forwarded to.
  11444. * - CACHE_SET_NUM
  11445. * Bits 19:16
  11446. * Purpose: Cache Set Number for AST_INDEX
  11447. * Cache set number that should be used to cache the index based
  11448. * search results, for address and flow search.
  11449. * This value should be equal to LSB 4 bits of the hash value
  11450. * of match data, in case of search index points to an entry which
  11451. * may be used in content based search also. The value can be
  11452. * anything when the entry pointed by search index will not be
  11453. * used for content based search.
  11454. * - HTT_MSDU_IDX_VALID_MASK
  11455. * Bits 31:24
  11456. * Purpose: Shows MSDU indexes valid mask for AST_INDEX
  11457. * - ONCHIP_AST_IDX / RESERVED
  11458. * Bits 15:0
  11459. * Purpose: This field is valid only when split AST feature is enabled.
  11460. * The ONCHIP_AST_VALID flag identifies whether this field is valid.
  11461. * If valid, identifies the HW peer ID corresponding to the peer MAC
  11462. * address, this ast_idx is used for LMAC modules for RXPCU.
  11463. * - NEXT_HOP
  11464. * Bits 16
  11465. * Purpose: Flag indicates next_hop AST entry used for WDS
  11466. * (Wireless Distribution System).
  11467. * - ONCHIP_AST_VALID
  11468. * Bits 17
  11469. * Purpose: Flag indicates valid data behind of the ONCHIP_AST_IDX field
  11470. * - EXT_AST_VALID
  11471. * Bits 18
  11472. * Purpose: Flag indicates valid data behind of the EXT_AST_INDEX field
  11473. * - EXT_AST_INDEX
  11474. * Bits 15:0
  11475. * Purpose: This field describes Extended AST index
  11476. * Valid if EXT_AST_VALID flag set
  11477. * - HTT_MSDU_IDX_VALID_MASK_EXT
  11478. * Bits 31:24
  11479. * Purpose: Shows MSDU indexes valid mask for EXT_AST_INDEX
  11480. */
  11481. /* dword 0 */
  11482. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_M 0xffff0000
  11483. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_S 16
  11484. #define HTT_RX_PEER_MAP_V3_VDEV_ID_M 0x0000ff00
  11485. #define HTT_RX_PEER_MAP_V3_VDEV_ID_S 8
  11486. /* dword 1 */
  11487. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_L32_M 0xffffffff
  11488. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_L32_S 0
  11489. /* dword 2 */
  11490. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_U16_M 0x0000ffff
  11491. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_U16_S 0
  11492. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_M 0xffff0000
  11493. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_S 16
  11494. /* dword 3 */
  11495. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_M 0xff000000
  11496. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_S 24
  11497. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_M 0x000f0000
  11498. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_S 16
  11499. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_M 0x0000ffff
  11500. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_S 0
  11501. /* dword 4 */
  11502. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_M 0x00040000
  11503. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_S 18
  11504. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_M 0x00020000
  11505. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_S 17
  11506. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_M 0x00010000
  11507. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_S 16
  11508. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_M 0x0000ffff
  11509. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_S 0
  11510. /* dword 5 */
  11511. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_M 0xff000000
  11512. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_S 24
  11513. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_M 0x0000ffff
  11514. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_S 0
  11515. #define HTT_RX_PEER_MAP_V3_VDEV_ID_SET(word, value) \
  11516. do { \
  11517. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_VDEV_ID, value); \
  11518. (word) |= (value) << HTT_RX_PEER_MAP_V3_VDEV_ID_S; \
  11519. } while (0)
  11520. #define HTT_RX_PEER_MAP_V3_VDEV_ID_GET(word) \
  11521. (((word) & HTT_RX_PEER_MAP_V3_VDEV_ID_M) >> HTT_RX_PEER_MAP_V3_VDEV_ID_S)
  11522. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_SET(word, value) \
  11523. do { \
  11524. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_SW_PEER_ID, value); \
  11525. (word) |= (value) << HTT_RX_PEER_MAP_V3_SW_PEER_ID_S; \
  11526. } while (0)
  11527. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_GET(word) \
  11528. (((word) & HTT_RX_PEER_MAP_V3_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V3_SW_PEER_ID_S)
  11529. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_SET(word, value) \
  11530. do { \
  11531. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID, value); \
  11532. (word) |= (value) << HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_S; \
  11533. } while (0)
  11534. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_GET(word) \
  11535. (((word) & HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_S)
  11536. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_SET(word, value) \
  11537. do { \
  11538. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_HW_PEER_ID, value); \
  11539. (word) |= (value) << HTT_RX_PEER_MAP_V3_HW_PEER_ID_S; \
  11540. } while (0)
  11541. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_GET(word) \
  11542. (((word) & HTT_RX_PEER_MAP_V3_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_V3_HW_PEER_ID_S)
  11543. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_SET(word, value) \
  11544. do { \
  11545. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_CACHE_SET_NUM, value); \
  11546. (word) |= (value) << HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_S; \
  11547. } while (0)
  11548. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_GET(word) \
  11549. (((word) & HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_M) >> HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_S)
  11550. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_SET(word, value) \
  11551. do { \
  11552. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST, value); \
  11553. (word) |= (value) << HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_S; \
  11554. } while (0)
  11555. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_GET(word) \
  11556. (((word) & HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_M) >> HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_S)
  11557. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_SET(word, value) \
  11558. do { \
  11559. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX, value); \
  11560. (word) |= (value) << HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_S; \
  11561. } while (0)
  11562. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_GET(word) \
  11563. (((word) & HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_M) >> HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_S)
  11564. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_SET(word, value) \
  11565. do { \
  11566. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_NEXT_HOP, value); \
  11567. (word) |= (value) << HTT_RX_PEER_MAP_V3_NEXT_HOP_S; \
  11568. } while (0)
  11569. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_GET(word) \
  11570. (((word) & HTT_RX_PEER_MAP_V3_NEXT_HOP_M) >> HTT_RX_PEER_MAP_V3_NEXT_HOP_S)
  11571. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_SET(word, value) \
  11572. do { \
  11573. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG, value); \
  11574. (word) |= (value) << HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_S; \
  11575. } while (0)
  11576. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_GET(word) \
  11577. (((word) & HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_M) >> HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_S)
  11578. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_SET(word, value) \
  11579. do { \
  11580. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG, value); \
  11581. (word) |= (value) << HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_S; \
  11582. } while (0)
  11583. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_GET(word) \
  11584. (((word) & HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_M) >> HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_S)
  11585. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_SET(word, value) \
  11586. do { \
  11587. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_EXT_AST_IDX, value); \
  11588. (word) |= (value) << HTT_RX_PEER_MAP_V3_EXT_AST_IDX_S; \
  11589. } while (0)
  11590. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_GET(word) \
  11591. (((word) & HTT_RX_PEER_MAP_V3_EXT_AST_IDX_M) >> HTT_RX_PEER_MAP_V3_EXT_AST_IDX_S)
  11592. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_SET(word, value) \
  11593. do { \
  11594. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST, value); \
  11595. (word) |= (value) << HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_S; \
  11596. } while (0)
  11597. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_GET(word) \
  11598. (((word) & HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_M) >> HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_S)
  11599. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_OFFSET 4 /* bytes */
  11600. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_OFFSET 8 /* bytes */
  11601. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_OFFSET 12 /* bytes */
  11602. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_OFFSET 12 /* bytes */
  11603. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_OFFSET 12 /* bytes */
  11604. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_OFFSET 16 /* bytes */
  11605. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_OFFSET 16 /* bytes */
  11606. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_OFFSET 16 /* bytes */
  11607. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_OFFSET 16 /* bytes */
  11608. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_OFFSET 20 /* bytes */
  11609. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_OFFSET 20 /* bytes */
  11610. #define HTT_RX_PEER_MAP_V3_BYTES 32
  11611. /**
  11612. * @brief target -> host rx peer unmap V2 message definition
  11613. *
  11614. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_UNMAP_V2
  11615. *
  11616. * The following diagram shows the format of the rx peer unmap message sent
  11617. * from the target to the host.
  11618. *
  11619. * |31 24|23 16|15 8|7 0|
  11620. * |-----------------------------------------------------------------------|
  11621. * | SW peer ID | VDEV ID | msg type |
  11622. * |-----------------------------------------------------------------------|
  11623. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  11624. * |-----------------------------------------------------------------------|
  11625. * | Reserved_17_31 | Next Hop | MAC addr 5 | MAC addr 4 |
  11626. * |-----------------------------------------------------------------------|
  11627. * | Peer Delete Duration |
  11628. * |-----------------------------------------------------------------------|
  11629. * | Reserved_0 | WDS Free Count |
  11630. * |-----------------------------------------------------------------------|
  11631. * | Reserved_1 |
  11632. * |-----------------------------------------------------------------------|
  11633. * | Reserved_2 |
  11634. * |-----------------------------------------------------------------------|
  11635. *
  11636. *
  11637. * The following field definitions describe the format of the rx peer unmap
  11638. * messages sent from the target to the host.
  11639. * - MSG_TYPE
  11640. * Bits 7:0
  11641. * Purpose: identifies this as an rx peer unmap v2 message
  11642. * Value: peer unmap v2 -> 0x1f (HTT_T2H_MSG_TYPE_PEER_UNMAP_V2)
  11643. * - VDEV_ID
  11644. * Bits 15:8
  11645. * Purpose: Indicates which virtual device the peer is associated
  11646. * with.
  11647. * Value: vdev ID (used in the host to look up the vdev object)
  11648. * - SW_PEER_ID
  11649. * Bits 31:16
  11650. * Purpose: The peer ID (index) that WAL is freeing
  11651. * Value: (rx) peer ID
  11652. * - MAC_ADDR_L32
  11653. * Bits 31:0
  11654. * Purpose: Identifies which peer node the peer ID is for.
  11655. * Value: lower 4 bytes of peer node's MAC address
  11656. * - MAC_ADDR_U16
  11657. * Bits 15:0
  11658. * Purpose: Identifies which peer node the peer ID is for.
  11659. * Value: upper 2 bytes of peer node's MAC address
  11660. * - NEXT_HOP
  11661. * Bits 16
  11662. * Purpose: Bit indicates next_hop AST entry used for WDS
  11663. * (Wireless Distribution System).
  11664. * - PEER_DELETE_DURATION
  11665. * Bits 31:0
  11666. * Purpose: Time taken to delete peer, in msec,
  11667. * Used for monitoring / debugging PEER delete response delay
  11668. * - PEER_WDS_FREE_COUNT
  11669. * Bits 15:0
  11670. * Purpose: Count of WDS entries deleted associated to peer deleted
  11671. */
  11672. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_M HTT_RX_PEER_MAP_V2_VDEV_ID_M
  11673. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_S HTT_RX_PEER_MAP_V2_VDEV_ID_S
  11674. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_M HTT_RX_PEER_MAP_V2_SW_PEER_ID_M
  11675. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_S HTT_RX_PEER_MAP_V2_SW_PEER_ID_S
  11676. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_L32_M HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_M
  11677. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_L32_S HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_S
  11678. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_U16_M HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_M
  11679. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_U16_S HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_S
  11680. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_M HTT_RX_PEER_MAP_V2_NEXT_HOP_M
  11681. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_S HTT_RX_PEER_MAP_V2_NEXT_HOP_S
  11682. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_M 0xffffffff
  11683. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S 0
  11684. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_M 0x0000ffff
  11685. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S 0
  11686. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_SET HTT_RX_PEER_MAP_V2_VDEV_ID_SET
  11687. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_GET HTT_RX_PEER_MAP_V2_VDEV_ID_GET
  11688. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_SET HTT_RX_PEER_MAP_V2_SW_PEER_ID_SET
  11689. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_GET HTT_RX_PEER_MAP_V2_SW_PEER_ID_GET
  11690. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_SET HTT_RX_PEER_MAP_V2_NEXT_HOP_SET
  11691. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_GET HTT_RX_PEER_MAP_V2_NEXT_HOP_GET
  11692. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_SET(word, value) \
  11693. do { \
  11694. HTT_CHECK_SET_VAL(HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION, value); \
  11695. (word) |= (value) << HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S; \
  11696. } while (0)
  11697. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_GET(word) \
  11698. (((word) & HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_M) >> HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S)
  11699. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_SET(word, value) \
  11700. do { \
  11701. HTT_CHECK_SET_VAL(HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT, value); \
  11702. (word) |= (value) << HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S; \
  11703. } while (0)
  11704. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_GET(word) \
  11705. (((word) & HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_M) >> HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S)
  11706. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_OFFSET 4 /* bytes */
  11707. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_OFFSET 8 /* bytes */
  11708. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_OFFSET 12 /* bytes */
  11709. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_OFFSET 16 /* bytes */
  11710. #define HTT_RX_PEER_UNMAP_V2_BYTES 28
  11711. /**
  11712. * @brief target -> host rx peer mlo map message definition
  11713. *
  11714. * MSG_TYPE => HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP
  11715. *
  11716. * @details
  11717. * The following diagram shows the format of the rx mlo peer map message sent
  11718. * from the target to the host. This layout assumes the target operates
  11719. * as little-endian.
  11720. *
  11721. * MCC:
  11722. * One HTT_MLO_PEER_MAP is sent after PEER_ASSOC received on first LINK for both STA and SAP.
  11723. *
  11724. * WIN:
  11725. * One HTT_MLO_PEER_MAP is sent after peers are created on all the links for both AP and STA.
  11726. * It will be sent on the Assoc Link.
  11727. *
  11728. * This message always contains a MLO peer ID. The main purpose of the
  11729. * MLO peer ID is to tell the host what peer ID rx packets will be tagged
  11730. * with, so that the host can use that MLO peer ID to determine which peer
  11731. * transmitted the rx frame.
  11732. *
  11733. * |31 |29 27|26 24|23 20|19 17|16|15 8|7 0|
  11734. * |-------------------------------------------------------------------------|
  11735. * |RSVD | PRC |NUMLINK| MLO peer ID | msg type |
  11736. * |-------------------------------------------------------------------------|
  11737. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  11738. * |-------------------------------------------------------------------------|
  11739. * | RSVD_16_31 | MAC addr 5 | MAC addr 4 |
  11740. * |-------------------------------------------------------------------------|
  11741. * |CACHE_SET_NUM| TIDMASK |CHIPID|V| Primary TCL AST IDX 0 |
  11742. * |-------------------------------------------------------------------------|
  11743. * |CACHE_SET_NUM| TIDMASK |CHIPID|V| Primary TCL AST IDX 1 |
  11744. * |-------------------------------------------------------------------------|
  11745. * |CACHE_SET_NUM| TIDMASK |CHIPID|V| Primary TCL AST IDX 2 |
  11746. * |-------------------------------------------------------------------------|
  11747. * |RSVD |
  11748. * |-------------------------------------------------------------------------|
  11749. * |RSVD |
  11750. * |-------------------------------------------------------------------------|
  11751. * | htt_tlv_hdr_t |
  11752. * |-------------------------------------------------------------------------|
  11753. * |RSVD_27_31 |CHIPID| VDEVID | SW peer ID |
  11754. * |-------------------------------------------------------------------------|
  11755. * | htt_tlv_hdr_t |
  11756. * |-------------------------------------------------------------------------|
  11757. * |RSVD_27_31 |CHIPID| VDEVID | SW peer ID |
  11758. * |-------------------------------------------------------------------------|
  11759. * | htt_tlv_hdr_t |
  11760. * |-------------------------------------------------------------------------|
  11761. * |RSVD_27_31 |CHIPID| VDEVID | SW peer ID |
  11762. * |-------------------------------------------------------------------------|
  11763. *
  11764. * Where:
  11765. * PRC - Primary REO CHIPID - 3 Bits Bit24,25,26
  11766. * NUMLINK - NUM_LOGICAL_LINKS - 3 Bits Bit27,28,29
  11767. * V (valid) - 1 Bit Bit17
  11768. * CHIPID - 3 Bits
  11769. * TIDMASK - 8 Bits
  11770. * CACHE_SET_NUM - 8 Bits
  11771. *
  11772. * The following field definitions describe the format of the rx MLO peer map
  11773. * messages sent from the target to the host.
  11774. * - MSG_TYPE
  11775. * Bits 7:0
  11776. * Purpose: identifies this as an rx mlo peer map message
  11777. * Value: 0x29 (HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP)
  11778. *
  11779. * - MLO_PEER_ID
  11780. * Bits 23:8
  11781. * Purpose: The MLO peer ID (index).
  11782. * For MCC, FW will allocate it. For WIN, Host will allocate it.
  11783. * Value: MLO peer ID
  11784. *
  11785. * - NUMLINK
  11786. * Bits: 26:24 (3Bits)
  11787. * Purpose: Indicate the max number of logical links supported per client.
  11788. * Value: number of logical links
  11789. *
  11790. * - PRC
  11791. * Bits: 29:27 (3Bits)
  11792. * Purpose: Indicate the Primary REO CHIPID. The ID can be used to indicate
  11793. * if there is migration of the primary chip.
  11794. * Value: Primary REO CHIPID
  11795. *
  11796. * - MAC_ADDR_L32
  11797. * Bits 31:0
  11798. * Purpose: Identifies which mlo peer node the mlo peer ID is for.
  11799. * Value: lower 4 bytes of peer node's MAC address
  11800. *
  11801. * - MAC_ADDR_U16
  11802. * Bits 15:0
  11803. * Purpose: Identifies which peer node the peer ID is for.
  11804. * Value: upper 2 bytes of peer node's MAC address
  11805. *
  11806. * - PRIMARY_TCL_AST_IDX
  11807. * Bits 15:0
  11808. * Purpose: Primary TCL AST index for this peer.
  11809. *
  11810. * - V
  11811. * 1 Bit Position 16
  11812. * Purpose: If the ast idx is valid.
  11813. *
  11814. * - CHIPID
  11815. * Bits 19:17
  11816. * Purpose: Identifies which chip id of PRIMARY_TCL_AST_IDX
  11817. *
  11818. * - TIDMASK
  11819. * Bits 27:20
  11820. * Purpose: LINK to TID mapping for PRIMARY_TCL_AST_IDX
  11821. *
  11822. * - CACHE_SET_NUM
  11823. * Bits 31:28
  11824. * Purpose: Cache Set Number for PRIMARY_TCL_AST_IDX
  11825. * Cache set number that should be used to cache the index based
  11826. * search results, for address and flow search.
  11827. * This value should be equal to LSB four bits of the hash value
  11828. * of match data, in case of search index points to an entry which
  11829. * may be used in content based search also. The value can be
  11830. * anything when the entry pointed by search index will not be
  11831. * used for content based search.
  11832. *
  11833. * - htt_tlv_hdr_t
  11834. * Purpose: Provide link specific chip,vdev and sw_peer IDs
  11835. *
  11836. * Bits 11:0
  11837. * Purpose: tag equal to MLO_PEER_MAP_TLV_STRUCT_SOC_VDEV_PEER_IDS.
  11838. *
  11839. * Bits 23:12
  11840. * Purpose: Length, Length of the value that follows the header
  11841. *
  11842. * Bits 31:28
  11843. * Purpose: Reserved.
  11844. *
  11845. *
  11846. * - SW_PEER_ID
  11847. * Bits 15:0
  11848. * Purpose: The peer ID (index) that WAL is allocating
  11849. * Value: (rx) peer ID
  11850. *
  11851. * - VDEV_ID
  11852. * Bits 23:16
  11853. * Purpose: Indicates which virtual device the peer is associated with.
  11854. * Value: vdev ID (used in the host to look up the vdev object)
  11855. *
  11856. * - CHIPID
  11857. * Bits 26:24
  11858. * Purpose: Indicates which Chip id the peer is associated with.
  11859. * Value: chip ID (Provided by Host as part of QMI exchange)
  11860. */
  11861. typedef enum {
  11862. MLO_PEER_MAP_TLV_STRUCT_SOC_VDEV_PEER_IDS,
  11863. } MLO_PEER_MAP_TLV_TAG_ID;
  11864. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_M 0x00ffff00
  11865. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S 8
  11866. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_M 0x07000000
  11867. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_S 24
  11868. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_M 0x38000000
  11869. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_S 27
  11870. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_L32_M 0xffffffff
  11871. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_L32_S 0
  11872. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_U16_M 0x0000ffff
  11873. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_U16_S 0
  11874. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_M 0x0000ffff
  11875. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_S 0
  11876. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_M 0x00010000
  11877. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_S 16
  11878. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_M 0x000E0000
  11879. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_S 17
  11880. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_M 0x00F00000
  11881. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_S 20
  11882. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_M 0xF0000000
  11883. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_S 28
  11884. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_M 0x00000fff
  11885. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_S 0
  11886. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_M 0x00fff000
  11887. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_S 12
  11888. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_M 0x0000ffff
  11889. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_S 0
  11890. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_M 0x00ff0000
  11891. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_S 16
  11892. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_M 0x07000000
  11893. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_S 24
  11894. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_SET(word, value) \
  11895. do { \
  11896. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_MLO_PEER_ID, value); \
  11897. (word) |= (value) << HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S; \
  11898. } while (0)
  11899. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_GET(word) \
  11900. (((word) & HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_M) >> HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S)
  11901. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_SET(word, value) \
  11902. do { \
  11903. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS, value); \
  11904. (word) |= (value) << HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_S; \
  11905. } while (0)
  11906. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_GET(word) \
  11907. (((word) & HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_M) >> HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_S)
  11908. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_SET(word, value) \
  11909. do { \
  11910. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID, value); \
  11911. (word) |= (value) << HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_S; \
  11912. } while (0)
  11913. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_GET(word) \
  11914. (((word) & HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_M) >> HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_S)
  11915. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_SET(word, value) \
  11916. do { \
  11917. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX, value); \
  11918. (word) |= (value) << HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_S; \
  11919. } while (0)
  11920. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_GET(word) \
  11921. (((word) & HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_S)
  11922. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_SET(word, value) \
  11923. do { \
  11924. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG, value); \
  11925. (word) |= (value) << HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_S; \
  11926. } while (0)
  11927. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_GET(word) \
  11928. (((word) & HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_M) >> HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_S)
  11929. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_SET(word, value) \
  11930. do { \
  11931. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX, value); \
  11932. (word) |= (value) << HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_S; \
  11933. } while (0)
  11934. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_GET(word) \
  11935. (((word) & HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_S)
  11936. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_SET(word, value) \
  11937. do { \
  11938. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX, value); \
  11939. (word) |= (value) << HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_S; \
  11940. } while (0)
  11941. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_GET(word) \
  11942. (((word) & HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_S)
  11943. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_SET(word, value) \
  11944. do { \
  11945. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX, value); \
  11946. (word) |= (value) << HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_S; \
  11947. } while (0)
  11948. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_GET(word) \
  11949. (((word) & HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_S)
  11950. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_SET(word, value) \
  11951. do { \
  11952. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_TLV_TAG, value); \
  11953. (word) |= (value) << HTT_RX_MLO_PEER_MAP_TLV_TAG_S; \
  11954. } while (0)
  11955. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_GET(word) \
  11956. (((word) & HTT_RX_MLO_PEER_MAP_TLV_TAG_M) >> HTT_RX_MLO_PEER_MAP_TLV_TAG_S)
  11957. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_SET(word, value) \
  11958. do { \
  11959. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_TLV_LENGTH, value); \
  11960. (word) |= (value) << HTT_RX_MLO_PEER_MAP_TLV_LENGTH_S; \
  11961. } while (0)
  11962. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_GET(word) \
  11963. (((word) & HTT_RX_MLO_PEER_MAP_TLV_LENGTH_M) >> HTT_RX_MLO_PEER_MAP_TLV_LENGTH_S)
  11964. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_SET(word, value) \
  11965. do { \
  11966. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_SW_PEER_ID, value); \
  11967. (word) |= (value) << HTT_RX_MLO_PEER_MAP_SW_PEER_ID_S; \
  11968. } while (0)
  11969. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_GET(word) \
  11970. (((word) & HTT_RX_MLO_PEER_MAP_SW_PEER_ID_M) >> HTT_RX_MLO_PEER_MAP_SW_PEER_ID_S)
  11971. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_SET(word, value) \
  11972. do { \
  11973. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_VDEV_ID, value); \
  11974. (word) |= (value) << HTT_RX_MLO_PEER_MAP_VDEV_ID_S; \
  11975. } while (0)
  11976. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_GET(word) \
  11977. (((word) & HTT_RX_MLO_PEER_MAP_VDEV_ID_M) >> HTT_RX_MLO_PEER_MAP_VDEV_ID_S)
  11978. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_SET(word, value) \
  11979. do { \
  11980. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_CHIP_ID, value); \
  11981. (word) |= (value) << HTT_RX_MLO_PEER_MAP_CHIP_ID_S; \
  11982. } while (0)
  11983. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_GET(word) \
  11984. (((word) & HTT_RX_MLO_PEER_MAP_CHIP_ID_M) >> HTT_RX_MLO_PEER_MAP_CHIP_ID_S)
  11985. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_OFFSET 4 /* bytes */
  11986. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_0_OFFSET 12 /* bytes */
  11987. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_1_OFFSET 16 /* bytes */
  11988. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_2_OFFSET 20 /* bytes */
  11989. #define HTT_RX_MLO_PEER_MAP_TLV_OFFSET 32 /* bytes */
  11990. #define HTT_RX_MLO_PEER_MAP_FIXED_BYTES 8*4 /* 8 Dwords. Does not include the TLV header and the TLV */
  11991. /* MSG_TYPE => HTT_T2H_MSG_TYPE_MLO_RX_PEER_UNMAP
  11992. *
  11993. * The following diagram shows the format of the rx mlo peer unmap message sent
  11994. * from the target to the host.
  11995. *
  11996. * |31 24|23 16|15 8|7 0|
  11997. * |-----------------------------------------------------------------------|
  11998. * | RSVD_24_31 | MLO peer ID | msg type |
  11999. * |-----------------------------------------------------------------------|
  12000. */
  12001. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_M HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_M
  12002. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_S HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S
  12003. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_SET HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_SET
  12004. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_GET HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_GET
  12005. /**
  12006. * @brief target -> host message specifying security parameters
  12007. *
  12008. * MSG_TYPE => HTT_T2H_MSG_TYPE_SEC_IND
  12009. *
  12010. * @details
  12011. * The following diagram shows the format of the security specification
  12012. * message sent from the target to the host.
  12013. * This security specification message tells the host whether a PN check is
  12014. * necessary on rx data frames, and if so, how large the PN counter is.
  12015. * This message also tells the host about the security processing to apply
  12016. * to defragmented rx frames - specifically, whether a Message Integrity
  12017. * Check is required, and the Michael key to use.
  12018. *
  12019. * |31 24|23 16|15|14 8|7 0|
  12020. * |-----------------------------------------------------------------------|
  12021. * | peer ID | U| security type | msg type |
  12022. * |-----------------------------------------------------------------------|
  12023. * | Michael Key K0 |
  12024. * |-----------------------------------------------------------------------|
  12025. * | Michael Key K1 |
  12026. * |-----------------------------------------------------------------------|
  12027. * | WAPI RSC Low0 |
  12028. * |-----------------------------------------------------------------------|
  12029. * | WAPI RSC Low1 |
  12030. * |-----------------------------------------------------------------------|
  12031. * | WAPI RSC Hi0 |
  12032. * |-----------------------------------------------------------------------|
  12033. * | WAPI RSC Hi1 |
  12034. * |-----------------------------------------------------------------------|
  12035. *
  12036. * The following field definitions describe the format of the security
  12037. * indication message sent from the target to the host.
  12038. * - MSG_TYPE
  12039. * Bits 7:0
  12040. * Purpose: identifies this as a security specification message
  12041. * Value: 0xb (HTT_T2H_MSG_TYPE_SEC_IND)
  12042. * - SEC_TYPE
  12043. * Bits 14:8
  12044. * Purpose: specifies which type of security applies to the peer
  12045. * Value: htt_sec_type enum value
  12046. * - UNICAST
  12047. * Bit 15
  12048. * Purpose: whether this security is applied to unicast or multicast data
  12049. * Value: 1 -> unicast, 0 -> multicast
  12050. * - PEER_ID
  12051. * Bits 31:16
  12052. * Purpose: The ID number for the peer the security specification is for
  12053. * Value: peer ID
  12054. * - MICHAEL_KEY_K0
  12055. * Bits 31:0
  12056. * Purpose: 4-byte word that forms the 1st half of the TKIP Michael key
  12057. * Value: Michael Key K0 (if security type is TKIP)
  12058. * - MICHAEL_KEY_K1
  12059. * Bits 31:0
  12060. * Purpose: 4-byte word that forms the 2nd half of the TKIP Michael key
  12061. * Value: Michael Key K1 (if security type is TKIP)
  12062. * - WAPI_RSC_LOW0
  12063. * Bits 31:0
  12064. * Purpose: 4-byte word that forms the 1st quarter of the 16 byte WAPI RSC
  12065. * Value: WAPI RSC Low0 (if security type is WAPI)
  12066. * - WAPI_RSC_LOW1
  12067. * Bits 31:0
  12068. * Purpose: 4-byte word that forms the 2nd quarter of the 16 byte WAPI RSC
  12069. * Value: WAPI RSC Low1 (if security type is WAPI)
  12070. * - WAPI_RSC_HI0
  12071. * Bits 31:0
  12072. * Purpose: 4-byte word that forms the 3rd quarter of the 16 byte WAPI RSC
  12073. * Value: WAPI RSC Hi0 (if security type is WAPI)
  12074. * - WAPI_RSC_HI1
  12075. * Bits 31:0
  12076. * Purpose: 4-byte word that forms the 4th quarter of the 16 byte WAPI RSC
  12077. * Value: WAPI RSC Hi1 (if security type is WAPI)
  12078. */
  12079. #define HTT_SEC_IND_SEC_TYPE_M 0x00007f00
  12080. #define HTT_SEC_IND_SEC_TYPE_S 8
  12081. #define HTT_SEC_IND_UNICAST_M 0x00008000
  12082. #define HTT_SEC_IND_UNICAST_S 15
  12083. #define HTT_SEC_IND_PEER_ID_M 0xffff0000
  12084. #define HTT_SEC_IND_PEER_ID_S 16
  12085. #define HTT_SEC_IND_SEC_TYPE_SET(word, value) \
  12086. do { \
  12087. HTT_CHECK_SET_VAL(HTT_SEC_IND_SEC_TYPE, value); \
  12088. (word) |= (value) << HTT_SEC_IND_SEC_TYPE_S; \
  12089. } while (0)
  12090. #define HTT_SEC_IND_SEC_TYPE_GET(word) \
  12091. (((word) & HTT_SEC_IND_SEC_TYPE_M) >> HTT_SEC_IND_SEC_TYPE_S)
  12092. #define HTT_SEC_IND_UNICAST_SET(word, value) \
  12093. do { \
  12094. HTT_CHECK_SET_VAL(HTT_SEC_IND_UNICAST, value); \
  12095. (word) |= (value) << HTT_SEC_IND_UNICAST_S; \
  12096. } while (0)
  12097. #define HTT_SEC_IND_UNICAST_GET(word) \
  12098. (((word) & HTT_SEC_IND_UNICAST_M) >> HTT_SEC_IND_UNICAST_S)
  12099. #define HTT_SEC_IND_PEER_ID_SET(word, value) \
  12100. do { \
  12101. HTT_CHECK_SET_VAL(HTT_SEC_IND_PEER_ID, value); \
  12102. (word) |= (value) << HTT_SEC_IND_PEER_ID_S; \
  12103. } while (0)
  12104. #define HTT_SEC_IND_PEER_ID_GET(word) \
  12105. (((word) & HTT_SEC_IND_PEER_ID_M) >> HTT_SEC_IND_PEER_ID_S)
  12106. #define HTT_SEC_IND_BYTES 28
  12107. /**
  12108. * @brief target -> host rx ADDBA / DELBA message definitions
  12109. *
  12110. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_ADDBA
  12111. *
  12112. * @details
  12113. * The following diagram shows the format of the rx ADDBA message sent
  12114. * from the target to the host:
  12115. *
  12116. * |31 20|19 16|15 8|7 0|
  12117. * |---------------------------------------------------------------------|
  12118. * | peer ID | TID | window size | msg type |
  12119. * |---------------------------------------------------------------------|
  12120. *
  12121. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_DELBA
  12122. *
  12123. * The following diagram shows the format of the rx DELBA message sent
  12124. * from the target to the host:
  12125. *
  12126. * |31 20|19 16|15 10|9 8|7 0|
  12127. * |---------------------------------------------------------------------|
  12128. * | peer ID | TID | window size | IR| msg type |
  12129. * |---------------------------------------------------------------------|
  12130. *
  12131. * The following field definitions describe the format of the rx ADDBA
  12132. * and DELBA messages sent from the target to the host.
  12133. * - MSG_TYPE
  12134. * Bits 7:0
  12135. * Purpose: identifies this as an rx ADDBA or DELBA message
  12136. * Value: ADDBA -> 0x5 (HTT_T2H_MSG_TYPE_RX_ADDBA),
  12137. * DELBA -> 0x6 (HTT_T2H_MSG_TYPE_RX_DELBA)
  12138. * - IR (initiator / recipient)
  12139. * Bits 9:8 (DELBA only)
  12140. * Purpose: specify whether the DELBA handshake was initiated by the
  12141. * local STA/AP, or by the peer STA/AP
  12142. * Value:
  12143. * 0 - unspecified
  12144. * 1 - initiator (a.k.a. originator)
  12145. * 2 - recipient (a.k.a. responder)
  12146. * 3 - unused / reserved
  12147. * - WIN_SIZE
  12148. * Bits 15:8 for ADDBA, bits 15:10 for DELBA
  12149. * Purpose: Specifies the length of the block ack window (max = 64).
  12150. * Value:
  12151. * block ack window length specified by the received ADDBA/DELBA
  12152. * management message.
  12153. * - TID
  12154. * Bits 19:16
  12155. * Purpose: Specifies which traffic identifier the ADDBA / DELBA is for.
  12156. * Value:
  12157. * TID specified by the received ADDBA or DELBA management message.
  12158. * - PEER_ID
  12159. * Bits 31:20
  12160. * Purpose: Identifies which peer sent the ADDBA / DELBA.
  12161. * Value:
  12162. * ID (hash value) used by the host for fast, direct lookup of
  12163. * host SW peer info, including rx reorder states.
  12164. */
  12165. #define HTT_RX_ADDBA_WIN_SIZE_M 0xff00
  12166. #define HTT_RX_ADDBA_WIN_SIZE_S 8
  12167. #define HTT_RX_ADDBA_TID_M 0xf0000
  12168. #define HTT_RX_ADDBA_TID_S 16
  12169. #define HTT_RX_ADDBA_PEER_ID_M 0xfff00000
  12170. #define HTT_RX_ADDBA_PEER_ID_S 20
  12171. #define HTT_RX_ADDBA_WIN_SIZE_SET(word, value) \
  12172. do { \
  12173. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_WIN_SIZE, value); \
  12174. (word) |= (value) << HTT_RX_ADDBA_WIN_SIZE_S; \
  12175. } while (0)
  12176. #define HTT_RX_ADDBA_WIN_SIZE_GET(word) \
  12177. (((word) & HTT_RX_ADDBA_WIN_SIZE_M) >> HTT_RX_ADDBA_WIN_SIZE_S)
  12178. #define HTT_RX_ADDBA_TID_SET(word, value) \
  12179. do { \
  12180. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_TID, value); \
  12181. (word) |= (value) << HTT_RX_ADDBA_TID_S; \
  12182. } while (0)
  12183. #define HTT_RX_ADDBA_TID_GET(word) \
  12184. (((word) & HTT_RX_ADDBA_TID_M) >> HTT_RX_ADDBA_TID_S)
  12185. #define HTT_RX_ADDBA_PEER_ID_SET(word, value) \
  12186. do { \
  12187. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_PEER_ID, value); \
  12188. (word) |= (value) << HTT_RX_ADDBA_PEER_ID_S; \
  12189. } while (0)
  12190. #define HTT_RX_ADDBA_PEER_ID_GET(word) \
  12191. (((word) & HTT_RX_ADDBA_PEER_ID_M) >> HTT_RX_ADDBA_PEER_ID_S)
  12192. #define HTT_RX_ADDBA_BYTES 4
  12193. #define HTT_RX_DELBA_INITIATOR_M 0x00000300
  12194. #define HTT_RX_DELBA_INITIATOR_S 8
  12195. #define HTT_RX_DELBA_WIN_SIZE_M 0x0000FC00
  12196. #define HTT_RX_DELBA_WIN_SIZE_S 10
  12197. #define HTT_RX_DELBA_TID_M HTT_RX_ADDBA_TID_M
  12198. #define HTT_RX_DELBA_TID_S HTT_RX_ADDBA_TID_S
  12199. #define HTT_RX_DELBA_PEER_ID_M HTT_RX_ADDBA_PEER_ID_M
  12200. #define HTT_RX_DELBA_PEER_ID_S HTT_RX_ADDBA_PEER_ID_S
  12201. #define HTT_RX_DELBA_TID_SET HTT_RX_ADDBA_TID_SET
  12202. #define HTT_RX_DELBA_TID_GET HTT_RX_ADDBA_TID_GET
  12203. #define HTT_RX_DELBA_PEER_ID_SET HTT_RX_ADDBA_PEER_ID_SET
  12204. #define HTT_RX_DELBA_PEER_ID_GET HTT_RX_ADDBA_PEER_ID_GET
  12205. #define HTT_RX_DELBA_INITIATOR_SET(word, value) \
  12206. do { \
  12207. HTT_CHECK_SET_VAL(HTT_RX_DELBA_INITIATOR, value); \
  12208. (word) |= (value) << HTT_RX_DELBA_INITIATOR_S; \
  12209. } while (0)
  12210. #define HTT_RX_DELBA_INITIATOR_GET(word) \
  12211. (((word) & HTT_RX_DELBA_INITIATOR_M) >> HTT_RX_DELBA_INITIATOR_S)
  12212. #define HTT_RX_DELBA_WIN_SIZE_SET(word, value) \
  12213. do { \
  12214. HTT_CHECK_SET_VAL(HTT_RX_DELBA_WIN_SIZE, value); \
  12215. (word) |= (value) << HTT_RX_DELBA_WIN_SIZE_S; \
  12216. } while (0)
  12217. #define HTT_RX_DELBA_WIN_SIZE_GET(word) \
  12218. (((word) & HTT_RX_DELBA_WIN_SIZE_M) >> HTT_RX_DELBA_WIN_SIZE_S)
  12219. #define HTT_RX_DELBA_BYTES 4
  12220. /**
  12221. * @brief target -> host rx ADDBA / DELBA message definitions
  12222. *
  12223. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_ADDBA_EXTN
  12224. *
  12225. * @details
  12226. * The following diagram shows the format of the rx ADDBA extn message sent
  12227. * from the target to the host:
  12228. *
  12229. * |31 20|19 16|15 13|12 8|7 0|
  12230. * |---------------------------------------------------------------------|
  12231. * | peer ID | TID | reserved | msg type |
  12232. * |---------------------------------------------------------------------|
  12233. * | reserved | window size |
  12234. * |---------------------------------------------------------------------|
  12235. *
  12236. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_DELBA_EXTN
  12237. *
  12238. * The following diagram shows the format of the rx DELBA message sent
  12239. * from the target to the host:
  12240. *
  12241. * |31 20|19 16|15 13|12 10|9 8|7 0|
  12242. * |---------------------------------------------------------------------|
  12243. * | peer ID | TID | reserved | IR| msg type |
  12244. * |---------------------------------------------------------------------|
  12245. * | reserved | window size |
  12246. * |---------------------------------------------------------------------|
  12247. *
  12248. * The following field definitions describe the format of the rx ADDBA
  12249. * and DELBA messages sent from the target to the host.
  12250. * - MSG_TYPE
  12251. * Bits 7:0
  12252. * Purpose: identifies this as an rx ADDBA or DELBA message
  12253. * Value: ADDBA -> 0x31 (HTT_T2H_MSG_TYPE_RX_ADDBA_EXTN),
  12254. * DELBA -> 0x32 (HTT_T2H_MSG_TYPE_RX_DELBA_EXTN)
  12255. * - IR (initiator / recipient)
  12256. * Bits 9:8 (DELBA only)
  12257. * Purpose: specify whether the DELBA handshake was initiated by the
  12258. * local STA/AP, or by the peer STA/AP
  12259. * Value:
  12260. * 0 - unspecified
  12261. * 1 - initiator (a.k.a. originator)
  12262. * 2 - recipient (a.k.a. responder)
  12263. * 3 - unused / reserved
  12264. * Value:
  12265. * block ack window length specified by the received ADDBA/DELBA
  12266. * management message.
  12267. * - TID
  12268. * Bits 19:16
  12269. * Purpose: Specifies which traffic identifier the ADDBA / DELBA is for.
  12270. * Value:
  12271. * TID specified by the received ADDBA or DELBA management message.
  12272. * - PEER_ID
  12273. * Bits 31:20
  12274. * Purpose: Identifies which peer sent the ADDBA / DELBA.
  12275. * Value:
  12276. * ID (hash value) used by the host for fast, direct lookup of
  12277. * host SW peer info, including rx reorder states.
  12278. * == DWORD 1
  12279. * - WIN_SIZE
  12280. * Bits 12:0 for ADDBA, bits 12:0 for DELBA
  12281. * Purpose: Specifies the length of the block ack window (max = 8191).
  12282. */
  12283. #define HTT_RX_ADDBA_EXTN_TID_M 0xf0000
  12284. #define HTT_RX_ADDBA_EXTN_TID_S 16
  12285. #define HTT_RX_ADDBA_EXTN_PEER_ID_M 0xfff00000
  12286. #define HTT_RX_ADDBA_EXTN_PEER_ID_S 20
  12287. /*--- Dword 0 ---*/
  12288. #define HTT_RX_ADDBA_EXTN_TID_SET(word, value) \
  12289. do { \
  12290. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_EXTN_TID, value); \
  12291. (word) |= (value) << HTT_RX_ADDBA_EXTN_TID_S; \
  12292. } while (0)
  12293. #define HTT_RX_ADDBA_EXTN_TID_GET(word) \
  12294. (((word) & HTT_RX_ADDBA_EXTN_TID_M) >> HTT_RX_ADDBA_EXTN_TID_S)
  12295. #define HTT_RX_ADDBA_EXTN_PEER_ID_SET(word, value) \
  12296. do { \
  12297. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_EXTN_PEER_ID, value); \
  12298. (word) |= (value) << HTT_RX_ADDBA_EXTN_PEER_ID_S; \
  12299. } while (0)
  12300. #define HTT_RX_ADDBA_EXTN_PEER_ID_GET(word) \
  12301. (((word) & HTT_RX_ADDBA_EXTN_PEER_ID_M) >> HTT_RX_ADDBA_EXTN_PEER_ID_S)
  12302. /*--- Dword 1 ---*/
  12303. #define HTT_RX_ADDBA_EXTN_WIN_SIZE_M 0x1fff
  12304. #define HTT_RX_ADDBA_EXTN_WIN_SIZE_S 0
  12305. #define HTT_RX_ADDBA_EXTN_WIN_SIZE_SET(word, value) \
  12306. do { \
  12307. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_EXTN_WIN_SIZE, value); \
  12308. (word) |= (value) << HTT_RX_ADDBA_EXTN_WIN_SIZE_S; \
  12309. } while (0)
  12310. #define HTT_RX_ADDBA_EXTN_WIN_SIZE_GET(word) \
  12311. (((word) & HTT_RX_ADDBA_WIN_SIZE_M) >> HTT_RX_ADDBA_WIN_SIZE_S)
  12312. #define HTT_RX_ADDBA_EXTN_BYTES 8
  12313. #define HTT_RX_DELBA_EXTN_INITIATOR_M 0x00000300
  12314. #define HTT_RX_DELBA_EXTN_INITIATOR_S 8
  12315. #define HTT_RX_DELBA_EXTN_TID_M 0xf0000
  12316. #define HTT_RX_DELBA_EXTN_TID_S 16
  12317. #define HTT_RX_DELBA_EXTN_PEER_ID_M 0xfff00000
  12318. #define HTT_RX_DELBA_EXTN_PEER_ID_S 20
  12319. /*--- Dword 0 ---*/
  12320. #define HTT_RX_DELBA_INITIATOR_SET(word, value) \
  12321. do { \
  12322. HTT_CHECK_SET_VAL(HTT_RX_DELBA_INITIATOR, value); \
  12323. (word) |= (value) << HTT_RX_DELBA_INITIATOR_S; \
  12324. } while (0)
  12325. #define HTT_RX_DELBA_INITIATOR_GET(word) \
  12326. (((word) & HTT_RX_DELBA_INITIATOR_M) >> HTT_RX_DELBA_INITIATOR_S)
  12327. #define HTT_RX_DELBA_EXTN_TID_SET(word, value) \
  12328. do { \
  12329. HTT_CHECK_SET_VAL(HTT_RX_DELBA_EXTN_TID, value); \
  12330. (word) |= (value) << HTT_RX_DELBA_EXTN_TID_S; \
  12331. } while (0)
  12332. #define HTT_RX_DELBA_EXTN_TID_GET(word) \
  12333. (((word) & HTT_RX_DELBA_EXTN_TID_M) >> HTT_RX_DELBA_EXTN_TID_S)
  12334. #define HTT_RX_DELBA_EXTN_PEER_ID_SET(word, value) \
  12335. do { \
  12336. HTT_CHECK_SET_VAL(HTT_RX_DELBA_EXTN_PEER_ID, value); \
  12337. (word) |= (value) << HTT_RX_DELBA_EXTN_PEER_ID_S; \
  12338. } while (0)
  12339. #define HTT_RX_DELBA_EXTN_PEER_ID_GET(word) \
  12340. (((word) & HTT_RX_DELBA_EXTN_PEER_ID_M) >> HTT_RX_DELBA_EXTN_PEER_ID_S)
  12341. /*--- Dword 1 ---*/
  12342. #define HTT_RX_DELBA_EXTN_WIN_SIZE_M 0x1fff
  12343. #define HTT_RX_DELBA_EXTN_WIN_SIZE_S 0
  12344. #define HTT_RX_DELBA_EXTN_WIN_SIZE_SET(word, value) \
  12345. do { \
  12346. HTT_CHECK_SET_VAL(HTT_RX_DELBA_EXTN_WIN_SIZE, value); \
  12347. (word) |= (value) << HTT_RX_DELBA_EXTN_WIN_SIZE_S; \
  12348. } while (0)
  12349. #define HTT_RX_DELBA_EXTN_WIN_SIZE_GET(word) \
  12350. (((word) & HTT_RX_DELBA_EXTN_WIN_SIZE_M) >> HTT_RX_DELBA_EXTN_WIN_SIZE_S)
  12351. #define HTT_RX_DELBA_EXTN_BYTES 8
  12352. /**
  12353. * @brief tx queue group information element definition
  12354. *
  12355. * @details
  12356. * The following diagram shows the format of the tx queue group
  12357. * information element, which can be included in target --> host
  12358. * messages to specify the number of tx "credits" (tx descriptors
  12359. * for LL, or tx buffers for HL) available to a particular group
  12360. * of host-side tx queues, and which host-side tx queues belong to
  12361. * the group.
  12362. *
  12363. * |31|30 24|23 16|15|14|13 0|
  12364. * |------------------------------------------------------------------------|
  12365. * | X| reserved | tx queue grp ID | A| S| credit count |
  12366. * |------------------------------------------------------------------------|
  12367. * | vdev ID mask | AC mask |
  12368. * |------------------------------------------------------------------------|
  12369. *
  12370. * The following definitions describe the fields within the tx queue group
  12371. * information element:
  12372. * - credit_count
  12373. * Bits 13:1
  12374. * Purpose: specify how many tx credits are available to the tx queue group
  12375. * Value: An absolute or relative, positive or negative credit value
  12376. * The 'A' bit specifies whether the value is absolute or relative.
  12377. * The 'S' bit specifies whether the value is positive or negative.
  12378. * A negative value can only be relative, not absolute.
  12379. * An absolute value replaces any prior credit value the host has for
  12380. * the tx queue group in question.
  12381. * A relative value is added to the prior credit value the host has for
  12382. * the tx queue group in question.
  12383. * - sign
  12384. * Bit 14
  12385. * Purpose: specify whether the credit count is positive or negative
  12386. * Value: 0 -> positive, 1 -> negative
  12387. * - absolute
  12388. * Bit 15
  12389. * Purpose: specify whether the credit count is absolute or relative
  12390. * Value: 0 -> relative, 1 -> absolute
  12391. * - txq_group_id
  12392. * Bits 23:16
  12393. * Purpose: indicate which tx queue group's credit and/or membership are
  12394. * being specified
  12395. * Value: 0 to max_tx_queue_groups-1
  12396. * - reserved
  12397. * Bits 30:16
  12398. * Value: 0x0
  12399. * - eXtension
  12400. * Bit 31
  12401. * Purpose: specify whether another tx queue group info element follows
  12402. * Value: 0 -> no more tx queue group information elements
  12403. * 1 -> another tx queue group information element immediately follows
  12404. * - ac_mask
  12405. * Bits 15:0
  12406. * Purpose: specify which Access Categories belong to the tx queue group
  12407. * Value: bit-OR of masks for the ACs (WMM and extension) that belong to
  12408. * the tx queue group.
  12409. * The AC bit-mask values are obtained by left-shifting by the
  12410. * corresponding HTT_AC_WMM enum values, e.g. (1 << HTT_AC_WMM_BE) == 0x1
  12411. * - vdev_id_mask
  12412. * Bits 31:16
  12413. * Purpose: specify which vdev's tx queues belong to the tx queue group
  12414. * Value: bit-OR of masks based on the IDs of the vdevs whose tx queues
  12415. * belong to the tx queue group.
  12416. * For example, if vdev IDs 1 and 4 belong to a tx queue group, the
  12417. * vdev_id_mask would be (1 << 1) | (1 << 4) = 0x12
  12418. */
  12419. PREPACK struct htt_txq_group {
  12420. A_UINT32
  12421. credit_count: 14,
  12422. sign: 1,
  12423. absolute: 1,
  12424. tx_queue_group_id: 8,
  12425. reserved0: 7,
  12426. extension: 1;
  12427. A_UINT32
  12428. ac_mask: 16,
  12429. vdev_id_mask: 16;
  12430. } POSTPACK;
  12431. /* first word */
  12432. #define HTT_TXQ_GROUP_CREDIT_COUNT_S 0
  12433. #define HTT_TXQ_GROUP_CREDIT_COUNT_M 0x00003fff
  12434. #define HTT_TXQ_GROUP_SIGN_S 14
  12435. #define HTT_TXQ_GROUP_SIGN_M 0x00004000
  12436. #define HTT_TXQ_GROUP_ABS_S 15
  12437. #define HTT_TXQ_GROUP_ABS_M 0x00008000
  12438. #define HTT_TXQ_GROUP_ID_S 16
  12439. #define HTT_TXQ_GROUP_ID_M 0x00ff0000
  12440. #define HTT_TXQ_GROUP_EXT_S 31
  12441. #define HTT_TXQ_GROUP_EXT_M 0x80000000
  12442. /* second word */
  12443. #define HTT_TXQ_GROUP_AC_MASK_S 0
  12444. #define HTT_TXQ_GROUP_AC_MASK_M 0x0000ffff
  12445. #define HTT_TXQ_GROUP_VDEV_ID_MASK_S 16
  12446. #define HTT_TXQ_GROUP_VDEV_ID_MASK_M 0xffff0000
  12447. #define HTT_TXQ_GROUP_CREDIT_COUNT_SET(_info, _val) \
  12448. do { \
  12449. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_CREDIT_COUNT, _val); \
  12450. ((_info) |= ((_val) << HTT_TXQ_GROUP_CREDIT_COUNT_S)); \
  12451. } while (0)
  12452. #define HTT_TXQ_GROUP_CREDIT_COUNT_GET(_info) \
  12453. (((_info) & HTT_TXQ_GROUP_CREDIT_COUNT_M) >> HTT_TXQ_GROUP_CREDIT_COUNT_S)
  12454. #define HTT_TXQ_GROUP_SIGN_SET(_info, _val) \
  12455. do { \
  12456. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_SIGN, _val); \
  12457. ((_info) |= ((_val) << HTT_TXQ_GROUP_SIGN_S)); \
  12458. } while (0)
  12459. #define HTT_TXQ_GROUP_SIGN_GET(_info) \
  12460. (((_info) & HTT_TXQ_GROUP_SIGN_M) >> HTT_TXQ_GROUP_SIGN_S)
  12461. #define HTT_TXQ_GROUP_ABS_SET(_info, _val) \
  12462. do { \
  12463. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_ABS, _val); \
  12464. ((_info) |= ((_val) << HTT_TXQ_GROUP_ABS_S)); \
  12465. } while (0)
  12466. #define HTT_TXQ_GROUP_ABS_GET(_info) \
  12467. (((_info) & HTT_TXQ_GROUP_ABS_M) >> HTT_TXQ_GROUP_ABS_S)
  12468. #define HTT_TXQ_GROUP_ID_SET(_info, _val) \
  12469. do { \
  12470. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_ID, _val); \
  12471. ((_info) |= ((_val) << HTT_TXQ_GROUP_ID_S)); \
  12472. } while (0)
  12473. #define HTT_TXQ_GROUP_ID_GET(_info) \
  12474. (((_info) & HTT_TXQ_GROUP_ID_M) >> HTT_TXQ_GROUP_ID_S)
  12475. #define HTT_TXQ_GROUP_EXT_SET(_info, _val) \
  12476. do { \
  12477. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_EXT, _val); \
  12478. ((_info) |= ((_val) << HTT_TXQ_GROUP_EXT_S)); \
  12479. } while (0)
  12480. #define HTT_TXQ_GROUP_EXT_GET(_info) \
  12481. (((_info) & HTT_TXQ_GROUP_EXT_M) >> HTT_TXQ_GROUP_EXT_S)
  12482. #define HTT_TXQ_GROUP_AC_MASK_SET(_info, _val) \
  12483. do { \
  12484. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_AC_MASK, _val); \
  12485. ((_info) |= ((_val) << HTT_TXQ_GROUP_AC_MASK_S)); \
  12486. } while (0)
  12487. #define HTT_TXQ_GROUP_AC_MASK_GET(_info) \
  12488. (((_info) & HTT_TXQ_GROUP_AC_MASK_M) >> HTT_TXQ_GROUP_AC_MASK_S)
  12489. #define HTT_TXQ_GROUP_VDEV_ID_MASK_SET(_info, _val) \
  12490. do { \
  12491. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_VDEV_ID_MASK, _val); \
  12492. ((_info) |= ((_val) << HTT_TXQ_GROUP_VDEV_ID_MASK_S)); \
  12493. } while (0)
  12494. #define HTT_TXQ_GROUP_VDEV_ID_MASK_GET(_info) \
  12495. (((_info) & HTT_TXQ_GROUP_VDEV_ID_MASK_M) >> HTT_TXQ_GROUP_VDEV_ID_MASK_S)
  12496. /**
  12497. * @brief target -> host TX completion indication message definition
  12498. *
  12499. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_COMPL_IND
  12500. *
  12501. * @details
  12502. * The following diagram shows the format of the TX completion indication sent
  12503. * from the target to the host
  12504. *
  12505. * |31 30|29|28|27|26|25|24|23 16| 15 |14 11|10 8|7 0|
  12506. * |-------------------------------------------------------------------|
  12507. * header: |rsvd |A4|A3|A2|TP|A1|A0| num | t_i| tid |status| msg_type |
  12508. * |-------------------------------------------------------------------|
  12509. * payload:| MSDU1 ID | MSDU0 ID |
  12510. * |-------------------------------------------------------------------|
  12511. * : MSDU3 ID | MSDU2 ID :
  12512. * |-------------------------------------------------------------------|
  12513. * | struct htt_tx_compl_ind_append_retries |
  12514. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  12515. * | struct htt_tx_compl_ind_append_tx_tstamp |
  12516. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  12517. * | MSDU1 ACK RSSI | MSDU0 ACK RSSI |
  12518. * |-------------------------------------------------------------------|
  12519. * : MSDU3 ACK RSSI | MSDU2 ACK RSSI :
  12520. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  12521. * | MSDU0 tx_tsf64_low |
  12522. * |-------------------------------------------------------------------|
  12523. * | MSDU0 tx_tsf64_high |
  12524. * |-------------------------------------------------------------------|
  12525. * | MSDU1 tx_tsf64_low |
  12526. * |-------------------------------------------------------------------|
  12527. * | MSDU1 tx_tsf64_high |
  12528. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  12529. * | phy_timestamp |
  12530. * |-------------------------------------------------------------------|
  12531. * | rate specs (see below) |
  12532. * |-------------------------------------------------------------------|
  12533. * | seqctrl | framectrl |
  12534. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  12535. * Where:
  12536. * A0 = append (a.k.a. append0)
  12537. * A1 = append1
  12538. * TP = MSDU tx power presence
  12539. * A2 = append2
  12540. * A3 = append3
  12541. * A4 = append4
  12542. *
  12543. * The following field definitions describe the format of the TX completion
  12544. * indication sent from the target to the host
  12545. * Header fields:
  12546. * - msg_type
  12547. * Bits 7:0
  12548. * Purpose: identifies this as HTT TX completion indication
  12549. * Value: 0x7 (HTT_T2H_MSG_TYPE_TX_COMPL_IND)
  12550. * - status
  12551. * Bits 10:8
  12552. * Purpose: the TX completion status of payload fragmentations descriptors
  12553. * Value: could be HTT_TX_COMPL_IND_STAT_OK or HTT_TX_COMPL_IND_STAT_DISCARD
  12554. * - tid
  12555. * Bits 14:11
  12556. * Purpose: the tid associated with those fragmentation descriptors. It is
  12557. * valid or not, depending on the tid_invalid bit.
  12558. * Value: 0 to 15
  12559. * - tid_invalid
  12560. * Bits 15:15
  12561. * Purpose: this bit indicates whether the tid field is valid or not
  12562. * Value: 0 indicates valid; 1 indicates invalid
  12563. * - num
  12564. * Bits 23:16
  12565. * Purpose: the number of payload in this indication
  12566. * Value: 1 to 255
  12567. * - append (a.k.a. append0)
  12568. * Bits 24:24
  12569. * Purpose: append the struct htt_tx_compl_ind_append_retries which contains
  12570. * the number of tx retries for one MSDU at the end of this message
  12571. * Value: 0 indicates no appending; 1 indicates appending
  12572. * - append1
  12573. * Bits 25:25
  12574. * Purpose: Append the struct htt_tx_compl_ind_append_tx_tstamp which
  12575. * contains the timestamp info for each TX msdu id in payload.
  12576. * The order of the timestamps matches the order of the MSDU IDs.
  12577. * Note that a big-endian host needs to account for the reordering
  12578. * of MSDU IDs within each 4-byte MSDU ID pair (during endianness
  12579. * conversion) when determining which tx timestamp corresponds to
  12580. * which MSDU ID.
  12581. * Value: 0 indicates no appending; 1 indicates appending
  12582. * - msdu_tx_power_presence
  12583. * Bits 26:26
  12584. * Purpose: Indicate whether the TX_COMPL_IND includes a tx power report
  12585. * for each MSDU referenced by the TX_COMPL_IND message.
  12586. * The tx power is reported in 0.5 dBm units.
  12587. * The order of the per-MSDU tx power reports matches the order
  12588. * of the MSDU IDs.
  12589. * Note that a big-endian host needs to account for the reordering
  12590. * of MSDU IDs within each 4-byte MSDU ID pair (during endianness
  12591. * conversion) when determining which Tx Power corresponds to
  12592. * which MSDU ID.
  12593. * Value: 0 indicates MSDU tx power reports are not appended,
  12594. * 1 indicates MSDU tx power reports are appended
  12595. * - append2
  12596. * Bits 27:27
  12597. * Purpose: Indicate whether data ACK RSSI is appended for each MSDU in
  12598. * TX_COMP_IND message. The order of the per-MSDU ACK RSSI report
  12599. * matches the order of the MSDU IDs. Although the ACK RSSI is the
  12600. * same for all MSDUs within a single PPDU, the RSSI is duplicated
  12601. * for each MSDU, for convenience.
  12602. * The ACK RSSI values are valid when status is COMPLETE_OK (and
  12603. * this append2 bit is set).
  12604. * The ACK RSSI values are SNR in dB, i.e. are the RSSI in units of
  12605. * dB above the noise floor.
  12606. * Value: 0 indicates MSDU ACK RSSI values are not appended,
  12607. * 1 indicates MSDU ACK RSSI values are appended.
  12608. * - append3
  12609. * Bits 28:28
  12610. * Purpose: Append the struct htt_tx_compl_ind_append_tx_tsf64 which
  12611. * contains the tx tsf info based on wlan global TSF for
  12612. * each TX msdu id in payload.
  12613. * The order of the tx tsf matches the order of the MSDU IDs.
  12614. * The struct htt_tx_compl_ind_append_tx_tsf64 contains two 32-bits
  12615. * values to indicate the the lower 32 bits and higher 32 bits of
  12616. * the tx tsf.
  12617. * The tx_tsf64 here represents the time MSDU was acked and the
  12618. * tx_tsf64 has microseconds units.
  12619. * Value: 0 indicates no appending; 1 indicates appending
  12620. * - append4
  12621. * Bits 29:29
  12622. * Purpose: Indicate whether data frame control fields and fields required
  12623. * for radio tap header are appended for each MSDU in TX_COMP_IND
  12624. * message. The order of the this message matches the order of
  12625. * the MSDU IDs.
  12626. * Value: 0 indicates frame control fields and fields required for
  12627. * radio tap header values are not appended,
  12628. * 1 indicates frame control fields and fields required for
  12629. * radio tap header values are appended.
  12630. * Payload fields:
  12631. * - hmsdu_id
  12632. * Bits 15:0
  12633. * Purpose: this ID is used to track the Tx buffer in host
  12634. * Value: 0 to "size of host MSDU descriptor pool - 1"
  12635. */
  12636. PREPACK struct htt_tx_data_hdr_information {
  12637. A_UINT32 phy_timestamp_l32; /* word 0 [31:0] */
  12638. A_UINT32 /* word 1 */
  12639. /* preamble:
  12640. * 0-OFDM,
  12641. * 1-CCk,
  12642. * 2-HT,
  12643. * 3-VHT
  12644. */
  12645. preamble: 2, /* [1:0] */
  12646. /* mcs:
  12647. * In case of HT preamble interpret
  12648. * MCS along with NSS.
  12649. * Valid values for HT are 0 to 7.
  12650. * HT mcs 0 with NSS 2 is mcs 8.
  12651. * Valid values for VHT are 0 to 9.
  12652. */
  12653. mcs: 4, /* [5:2] */
  12654. /* rate:
  12655. * This is applicable only for
  12656. * CCK and OFDM preamble type
  12657. * rate 0: OFDM 48 Mbps,
  12658. * 1: OFDM 24 Mbps,
  12659. * 2: OFDM 12 Mbps
  12660. * 3: OFDM 6 Mbps
  12661. * 4: OFDM 54 Mbps
  12662. * 5: OFDM 36 Mbps
  12663. * 6: OFDM 18 Mbps
  12664. * 7: OFDM 9 Mbps
  12665. * rate 0: CCK 11 Mbps Long
  12666. * 1: CCK 5.5 Mbps Long
  12667. * 2: CCK 2 Mbps Long
  12668. * 3: CCK 1 Mbps Long
  12669. * 4: CCK 11 Mbps Short
  12670. * 5: CCK 5.5 Mbps Short
  12671. * 6: CCK 2 Mbps Short
  12672. */
  12673. rate : 3, /* [ 8: 6] */
  12674. rssi : 8, /* [16: 9] units=dBm */
  12675. nss : 2, /* [18:17] if nss 1 means 1ss and 2 means 2ss */
  12676. bw : 3, /* [21:19] (0=>20MHz, 1=>40MHz, 2=>80MHz, 3=>160MHz) */
  12677. stbc : 1, /* [22] */
  12678. sgi : 1, /* [23] */
  12679. ldpc : 1, /* [24] */
  12680. beamformed: 1, /* [25] */
  12681. /* tx_retry_cnt:
  12682. * Indicates retry count of data tx frames provided by the host.
  12683. */
  12684. tx_retry_cnt: 6; /* [31:26] */
  12685. A_UINT32 /* word 2 */
  12686. framectrl:16, /* [15: 0] */
  12687. seqno:16; /* [31:16] */
  12688. } POSTPACK;
  12689. #define HTT_TX_COMPL_IND_STATUS_S 8
  12690. #define HTT_TX_COMPL_IND_STATUS_M 0x00000700
  12691. #define HTT_TX_COMPL_IND_TID_S 11
  12692. #define HTT_TX_COMPL_IND_TID_M 0x00007800
  12693. #define HTT_TX_COMPL_IND_TID_INV_S 15
  12694. #define HTT_TX_COMPL_IND_TID_INV_M 0x00008000
  12695. #define HTT_TX_COMPL_IND_NUM_S 16
  12696. #define HTT_TX_COMPL_IND_NUM_M 0x00ff0000
  12697. #define HTT_TX_COMPL_IND_APPEND_S 24
  12698. #define HTT_TX_COMPL_IND_APPEND_M 0x01000000
  12699. #define HTT_TX_COMPL_IND_APPEND1_S 25
  12700. #define HTT_TX_COMPL_IND_APPEND1_M 0x02000000
  12701. #define HTT_TX_COMPL_IND_TX_POWER_S 26
  12702. #define HTT_TX_COMPL_IND_TX_POWER_M 0x04000000
  12703. #define HTT_TX_COMPL_IND_APPEND2_S 27
  12704. #define HTT_TX_COMPL_IND_APPEND2_M 0x08000000
  12705. #define HTT_TX_COMPL_IND_APPEND3_S 28
  12706. #define HTT_TX_COMPL_IND_APPEND3_M 0x10000000
  12707. #define HTT_TX_COMPL_IND_APPEND4_S 29
  12708. #define HTT_TX_COMPL_IND_APPEND4_M 0x20000000
  12709. #define HTT_TX_COMPL_IND_STATUS_SET(_info, _val) \
  12710. do { \
  12711. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_STATUS, _val); \
  12712. ((_info) |= ((_val) << HTT_TX_COMPL_IND_STATUS_S)); \
  12713. } while (0)
  12714. #define HTT_TX_COMPL_IND_STATUS_GET(_info) \
  12715. (((_info) & HTT_TX_COMPL_IND_STATUS_M) >> HTT_TX_COMPL_IND_STATUS_S)
  12716. #define HTT_TX_COMPL_IND_NUM_SET(_info, _val) \
  12717. do { \
  12718. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_NUM, _val); \
  12719. ((_info) |= ((_val) << HTT_TX_COMPL_IND_NUM_S)); \
  12720. } while (0)
  12721. #define HTT_TX_COMPL_IND_NUM_GET(_info) \
  12722. (((_info) & HTT_TX_COMPL_IND_NUM_M) >> HTT_TX_COMPL_IND_NUM_S)
  12723. #define HTT_TX_COMPL_IND_TID_SET(_info, _val) \
  12724. do { \
  12725. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TID, _val); \
  12726. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TID_S)); \
  12727. } while (0)
  12728. #define HTT_TX_COMPL_IND_TID_GET(_info) \
  12729. (((_info) & HTT_TX_COMPL_IND_TID_M) >> HTT_TX_COMPL_IND_TID_S)
  12730. #define HTT_TX_COMPL_IND_TID_INV_SET(_info, _val) \
  12731. do { \
  12732. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TID_INV, _val); \
  12733. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TID_INV_S)); \
  12734. } while (0)
  12735. #define HTT_TX_COMPL_IND_TID_INV_GET(_info) \
  12736. (((_info) & HTT_TX_COMPL_IND_TID_INV_M) >> \
  12737. HTT_TX_COMPL_IND_TID_INV_S)
  12738. #define HTT_TX_COMPL_IND_APPEND_SET(_info, _val) \
  12739. do { \
  12740. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND, _val); \
  12741. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND_S)); \
  12742. } while (0)
  12743. #define HTT_TX_COMPL_IND_APPEND_GET(_info) \
  12744. (((_info) & HTT_TX_COMPL_IND_APPEND_M) >> HTT_TX_COMPL_IND_APPEND_S)
  12745. #define HTT_TX_COMPL_IND_APPEND1_SET(_info, _val) \
  12746. do { \
  12747. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND1, _val); \
  12748. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND1_S)); \
  12749. } while (0)
  12750. #define HTT_TX_COMPL_IND_APPEND1_GET(_info) \
  12751. (((_info) & HTT_TX_COMPL_IND_APPEND1_M) >> HTT_TX_COMPL_IND_APPEND1_S)
  12752. #define HTT_TX_COMPL_IND_TX_POWER_SET(_info, _val) \
  12753. do { \
  12754. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TX_POWER, _val); \
  12755. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TX_POWER_S)); \
  12756. } while (0)
  12757. #define HTT_TX_COMPL_IND_TX_POWER_GET(_info) \
  12758. (((_info) & HTT_TX_COMPL_IND_TX_POWER_M) >> HTT_TX_COMPL_IND_TX_POWER_S)
  12759. #define HTT_TX_COMPL_IND_APPEND2_SET(_info, _val) \
  12760. do { \
  12761. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND2, _val); \
  12762. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND2_S)); \
  12763. } while (0)
  12764. #define HTT_TX_COMPL_IND_APPEND2_GET(_info) \
  12765. (((_info) & HTT_TX_COMPL_IND_APPEND2_M) >> HTT_TX_COMPL_IND_APPEND2_S)
  12766. #define HTT_TX_COMPL_IND_APPEND3_SET(_info, _val) \
  12767. do { \
  12768. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND3, _val); \
  12769. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND3_S)); \
  12770. } while (0)
  12771. #define HTT_TX_COMPL_IND_APPEND3_GET(_info) \
  12772. (((_info) & HTT_TX_COMPL_IND_APPEND3_M) >> HTT_TX_COMPL_IND_APPEND3_S)
  12773. #define HTT_TX_COMPL_IND_APPEND4_SET(_info, _val) \
  12774. do { \
  12775. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND4, _val); \
  12776. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND4_S)); \
  12777. } while (0)
  12778. #define HTT_TX_COMPL_IND_APPEND4_GET(_info) \
  12779. (((_info) & HTT_TX_COMPL_IND_APPEND4_M) >> HTT_TX_COMPL_IND_APPEND4_S)
  12780. #define HTT_TX_COMPL_INV_TX_POWER 0xffff
  12781. #define HTT_TX_COMPL_CTXT_SZ sizeof(A_UINT16)
  12782. #define HTT_TX_COMPL_CTXT_NUM(_bytes) ((_bytes) >> 1)
  12783. #define HTT_TX_COMPL_INV_MSDU_ID 0xffff
  12784. #define HTT_TX_COMPL_IND_STAT_OK 0
  12785. /* DISCARD:
  12786. * current meaning:
  12787. * MSDUs were queued for transmission but filtered by HW or SW
  12788. * without any over the air attempts
  12789. * legacy meaning (HL Rome):
  12790. * MSDUs were discarded by the target FW without any over the air
  12791. * attempts due to lack of space
  12792. */
  12793. #define HTT_TX_COMPL_IND_STAT_DISCARD 1
  12794. /* NO_ACK:
  12795. * MSDUs were transmitted (repeatedly) but no ACK was received from the peer
  12796. */
  12797. #define HTT_TX_COMPL_IND_STAT_NO_ACK 2
  12798. /* POSTPONE:
  12799. * temporarily-undeliverable MSDUs were deleted to free up space, but should
  12800. * be downloaded again later (in the appropriate order), when they are
  12801. * deliverable.
  12802. */
  12803. #define HTT_TX_COMPL_IND_STAT_POSTPONE 3
  12804. /*
  12805. * The PEER_DEL tx completion status is used for HL cases
  12806. * where the peer the frame is for has been deleted.
  12807. * The host has already discarded its copy of the frame, but
  12808. * it still needs the tx completion to restore its credit.
  12809. */
  12810. #define HTT_TX_COMPL_IND_STAT_PEER_DEL 4
  12811. /* DROP: MSDUs dropped due to lack of space (congestion control) */
  12812. #define HTT_TX_COMPL_IND_STAT_DROP 5
  12813. #define HTT_TX_COMPL_IND_STAT_HOST_INSPECT 6
  12814. #define HTT_TX_COMPL_IND_APPEND_SET_MORE_RETRY(f) ((f) |= 0x1)
  12815. #define HTT_TX_COMPL_IND_APPEND_CLR_MORE_RETRY(f) ((f) &= (~0x1))
  12816. PREPACK struct htt_tx_compl_ind_base {
  12817. A_UINT32 hdr;
  12818. A_UINT16 payload[1/*or more*/];
  12819. } POSTPACK;
  12820. PREPACK struct htt_tx_compl_ind_append_retries {
  12821. A_UINT16 msdu_id;
  12822. A_UINT8 tx_retries;
  12823. A_UINT8 flag; /* Bit 0, 1: another append_retries struct is appended
  12824. 0: this is the last append_retries struct */
  12825. } POSTPACK;
  12826. PREPACK struct htt_tx_compl_ind_append_tx_tstamp {
  12827. A_UINT32 timestamp[1/*or more*/];
  12828. } POSTPACK;
  12829. PREPACK struct htt_tx_compl_ind_append_tx_tsf64 {
  12830. A_UINT32 tx_tsf64_low;
  12831. A_UINT32 tx_tsf64_high;
  12832. } POSTPACK;
  12833. /* htt_tx_data_hdr_information payload extension fields: */
  12834. /* DWORD zero */
  12835. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_M 0xffffffff
  12836. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S 0
  12837. /* DWORD one */
  12838. #define HTT_FW_TX_DATA_HDR_PREAMBLE_M 0x00000003
  12839. #define HTT_FW_TX_DATA_HDR_PREAMBLE_S 0
  12840. #define HTT_FW_TX_DATA_HDR_MCS_M 0x0000003c
  12841. #define HTT_FW_TX_DATA_HDR_MCS_S 2
  12842. #define HTT_FW_TX_DATA_HDR_RATE_M 0x000001c0
  12843. #define HTT_FW_TX_DATA_HDR_RATE_S 6
  12844. #define HTT_FW_TX_DATA_HDR_RSSI_M 0x0001fe00
  12845. #define HTT_FW_TX_DATA_HDR_RSSI_S 9
  12846. #define HTT_FW_TX_DATA_HDR_NSS_M 0x00060000
  12847. #define HTT_FW_TX_DATA_HDR_NSS_S 17
  12848. #define HTT_FW_TX_DATA_HDR_BW_M 0x00380000
  12849. #define HTT_FW_TX_DATA_HDR_BW_S 19
  12850. #define HTT_FW_TX_DATA_HDR_STBC_M 0x00400000
  12851. #define HTT_FW_TX_DATA_HDR_STBC_S 22
  12852. #define HTT_FW_TX_DATA_HDR_SGI_M 0x00800000
  12853. #define HTT_FW_TX_DATA_HDR_SGI_S 23
  12854. #define HTT_FW_TX_DATA_HDR_LDPC_M 0x01000000
  12855. #define HTT_FW_TX_DATA_HDR_LDPC_S 24
  12856. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_M 0x02000000
  12857. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_S 25
  12858. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_M 0xfc000000
  12859. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S 26
  12860. /* DWORD two */
  12861. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_M 0x0000ffff
  12862. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_S 0
  12863. #define HTT_FW_TX_DATA_HDR_SEQNO_M 0xffff0000
  12864. #define HTT_FW_TX_DATA_HDR_SEQNO_S 16
  12865. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_SET(word, value) \
  12866. do { \
  12867. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32, value); \
  12868. (word) |= (value) << HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S; \
  12869. } while (0)
  12870. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_GET(word) \
  12871. (((word) & HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_M) >> HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S)
  12872. #define HTT_FW_TX_DATA_HDR_PREAMBLE_SET(word, value) \
  12873. do { \
  12874. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_PREAMBLE, value); \
  12875. (word) |= (value) << HTT_FW_TX_DATA_HDR_PREAMBLE_S; \
  12876. } while (0)
  12877. #define HTT_FW_TX_DATA_HDR_PREAMBLE_GET(word) \
  12878. (((word) & HTT_FW_TX_DATA_HDR_PREAMBLE_M) >> HTT_FW_TX_DATA_HDR_PREAMBLE_S)
  12879. #define HTT_FW_TX_DATA_HDR_MCS_SET(word, value) \
  12880. do { \
  12881. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_MCS, value); \
  12882. (word) |= (value) << HTT_FW_TX_DATA_HDR_MCS_S; \
  12883. } while (0)
  12884. #define HTT_FW_TX_DATA_HDR_MCS_GET(word) \
  12885. (((word) & HTT_FW_TX_DATA_HDR_MCS_M) >> HTT_FW_TX_DATA_HDR_MCS_S)
  12886. #define HTT_FW_TX_DATA_HDR_RATE_SET(word, value) \
  12887. do { \
  12888. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_RATE, value); \
  12889. (word) |= (value) << HTT_FW_TX_DATA_HDR_RATE_S; \
  12890. } while (0)
  12891. #define HTT_FW_TX_DATA_HDR_RATE_GET(word) \
  12892. (((word) & HTT_FW_TX_DATA_HDR_RATE_M) >> HTT_FW_TX_DATA_HDR_RATE_S)
  12893. #define HTT_FW_TX_DATA_HDR_RSSI_SET(word, value) \
  12894. do { \
  12895. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_RSSI, value); \
  12896. (word) |= (value) << HTT_FW_TX_DATA_HDR_RSSI_S; \
  12897. } while (0)
  12898. #define HTT_FW_TX_DATA_HDR_RSSI_GET(word) \
  12899. (((word) & HTT_FW_TX_DATA_HDR_RSSI_M) >> HTT_FW_TX_DATA_HDR_RSSI_S)
  12900. #define HTT_FW_TX_DATA_HDR_NSS_SET(word, value) \
  12901. do { \
  12902. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_NSS, value); \
  12903. (word) |= (value) << HTT_FW_TX_DATA_HDR_NSS_S; \
  12904. } while (0)
  12905. #define HTT_FW_TX_DATA_HDR_NSS_GET(word) \
  12906. (((word) & HTT_FW_TX_DATA_HDR_NSS_M) >> HTT_FW_TX_DATA_HDR_NSS_S)
  12907. #define HTT_FW_TX_DATA_HDR_BW_SET(word, value) \
  12908. do { \
  12909. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_BW, value); \
  12910. (word) |= (value) << HTT_FW_TX_DATA_HDR_BW_S; \
  12911. } while (0)
  12912. #define HTT_FW_TX_DATA_HDR_BW_GET(word) \
  12913. (((word) & HTT_FW_TX_DATA_HDR_BW_M) >> HTT_FW_TX_DATA_HDR_BW_S)
  12914. #define HTT_FW_TX_DATA_HDR_STBC_SET(word, value) \
  12915. do { \
  12916. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_STBC, value); \
  12917. (word) |= (value) << HTT_FW_TX_DATA_HDR_STBC_S; \
  12918. } while (0)
  12919. #define HTT_FW_TX_DATA_HDR_STBC_GET(word) \
  12920. (((word) & HTT_FW_TX_DATA_HDR_STBC_M) >> HTT_FW_TX_DATA_HDR_STBC_S)
  12921. #define HTT_FW_TX_DATA_HDR_SGI_SET(word, value) \
  12922. do { \
  12923. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_SGI, value); \
  12924. (word) |= (value) << HTT_FW_TX_DATA_HDR_SGI_S; \
  12925. } while (0)
  12926. #define HTT_FW_TX_DATA_HDR_SGI_GET(word) \
  12927. (((word) & HTT_FW_TX_DATA_HDR_SGI_M) >> HTT_FW_TX_DATA_HDR_SGI_S)
  12928. #define HTT_FW_TX_DATA_HDR_LDPC_SET(word, value) \
  12929. do { \
  12930. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_LDPC, value); \
  12931. (word) |= (value) << HTT_FW_TX_DATA_HDR_LDPC_S; \
  12932. } while (0)
  12933. #define HTT_FW_TX_DATA_HDR_LDPC_GET(word) \
  12934. (((word) & HTT_FW_TX_DATA_HDR_LDPC_M) >> HTT_FW_TX_DATA_HDR_LDPC_S)
  12935. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_SET(word, value) \
  12936. do { \
  12937. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_BEAMFORMED, value); \
  12938. (word) |= (value) << HTT_FW_TX_DATA_HDR_BEAMFORMED_S; \
  12939. } while (0)
  12940. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_GET(word) \
  12941. (((word) & HTT_FW_TX_DATA_HDR_BEAMFORMED_M) >> HTT_FW_TX_DATA_HDR_BEAMFORMED_S)
  12942. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_SET(word, value) \
  12943. do { \
  12944. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_TX_RETRY_CNT, value); \
  12945. (word) |= (value) << HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S; \
  12946. } while (0)
  12947. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_GET(word) \
  12948. (((word) & HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_M) >> HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S)
  12949. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_SET(word, value) \
  12950. do { \
  12951. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_FRAMECTRL, value); \
  12952. (word) |= (value) << HTT_FW_TX_DATA_HDR_FRAMECTRL_S; \
  12953. } while (0)
  12954. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_GET(word) \
  12955. (((word) & HTT_FW_TX_DATA_HDR_FRAMECTRL_M) >> HTT_FW_TX_DATA_HDR_FRAMECTRL_S)
  12956. #define HTT_FW_TX_DATA_HDR_SEQNO_SET(word, value) \
  12957. do { \
  12958. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_SEQNO, value); \
  12959. (word) |= (value) << HTT_FW_TX_DATA_HDR_SEQNO_S; \
  12960. } while (0)
  12961. #define HTT_FW_TX_DATA_HDR_SEQNO_GET(word) \
  12962. (((word) & HTT_FW_TX_DATA_HDR_SEQNO_M) >> HTT_FW_TX_DATA_HDR_SEQNO_S)
  12963. /**
  12964. * @brief target -> host rate-control update indication message
  12965. *
  12966. * DEPRECATED (DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND)
  12967. *
  12968. * @details
  12969. * The following diagram shows the format of the RC Update message
  12970. * sent from the target to the host, while processing the tx-completion
  12971. * of a transmitted PPDU.
  12972. *
  12973. * |31 24|23 16|15 8|7 0|
  12974. * |-------------------------------------------------------------|
  12975. * | peer ID | vdev ID | msg_type |
  12976. * |-------------------------------------------------------------|
  12977. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  12978. * |-------------------------------------------------------------|
  12979. * | reserved | num elems | MAC addr 5 | MAC addr 4 |
  12980. * |-------------------------------------------------------------|
  12981. * | : |
  12982. * : HTT_RC_TX_DONE_PARAMS (DWORD-aligned) :
  12983. * | : |
  12984. * |-------------------------------------------------------------|
  12985. * | : |
  12986. * : HTT_RC_TX_DONE_PARAMS (DWORD-aligned) :
  12987. * | : |
  12988. * |-------------------------------------------------------------|
  12989. * : :
  12990. * - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
  12991. *
  12992. */
  12993. typedef struct {
  12994. A_UINT32 rate_code; /* rate code, bw, chain mask sgi */
  12995. A_UINT32 rate_code_flags;
  12996. A_UINT32 flags; /* Encodes information such as excessive
  12997. retransmission, aggregate, some info
  12998. from .11 frame control,
  12999. STBC, LDPC, (SGI and Tx Chain Mask
  13000. are encoded in ptx_rc->flags field),
  13001. AMPDU truncation (BT/time based etc.),
  13002. RTS/CTS attempt */
  13003. A_UINT32 num_enqued; /* # of MPDUs (for non-AMPDU 1) for this rate */
  13004. A_UINT32 num_retries; /* Total # of transmission attempt for this rate */
  13005. A_UINT32 num_failed; /* # of failed MPDUs in A-MPDU, 0 otherwise */
  13006. A_UINT32 ack_rssi; /* ACK RSSI: b'7..b'0 avg RSSI across all chain */
  13007. A_UINT32 time_stamp ; /* ACK timestamp (helps determine age) */
  13008. A_UINT32 is_probe; /* Valid if probing. Else, 0 */
  13009. } HTT_RC_TX_DONE_PARAMS;
  13010. #define HTT_RC_UPDATE_CTXT_SZ (sizeof(HTT_RC_TX_DONE_PARAMS)) /* bytes */
  13011. #define HTT_RC_UPDATE_HDR_SZ (12) /* bytes */
  13012. #define HTT_RC_UPDATE_MAC_ADDR_OFFSET (4) /* bytes */
  13013. #define HTT_RC_UPDATE_MAC_ADDR_LENGTH IEEE80211_ADDR_LEN /* bytes */
  13014. #define HTT_RC_UPDATE_VDEVID_S 8
  13015. #define HTT_RC_UPDATE_VDEVID_M 0xff00
  13016. #define HTT_RC_UPDATE_PEERID_S 16
  13017. #define HTT_RC_UPDATE_PEERID_M 0xffff0000
  13018. #define HTT_RC_UPDATE_NUM_ELEMS_S 16
  13019. #define HTT_RC_UPDATE_NUM_ELEMS_M 0x00ff0000
  13020. #define HTT_RC_UPDATE_VDEVID_SET(_info, _val) \
  13021. do { \
  13022. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_VDEVID, _val); \
  13023. ((_info) |= ((_val) << HTT_RC_UPDATE_VDEVID_S)); \
  13024. } while (0)
  13025. #define HTT_RC_UPDATE_VDEVID_GET(_info) \
  13026. (((_info) & HTT_RC_UPDATE_VDEVID_M) >> HTT_RC_UPDATE_VDEVID_S)
  13027. #define HTT_RC_UPDATE_PEERID_SET(_info, _val) \
  13028. do { \
  13029. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_PEERID, _val); \
  13030. ((_info) |= ((_val) << HTT_RC_UPDATE_PEERID_S)); \
  13031. } while (0)
  13032. #define HTT_RC_UPDATE_PEERID_GET(_info) \
  13033. (((_info) & HTT_RC_UPDATE_PEERID_M) >> HTT_RC_UPDATE_PEERID_S)
  13034. #define HTT_RC_UPDATE_NUM_ELEMS_SET(_info, _val) \
  13035. do { \
  13036. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_NUM_ELEMS, _val); \
  13037. ((_info) |= ((_val) << HTT_RC_UPDATE_NUM_ELEMS_S)); \
  13038. } while (0)
  13039. #define HTT_RC_UPDATE_NUM_ELEMS_GET(_info) \
  13040. (((_info) & HTT_RC_UPDATE_NUM_ELEMS_M) >> HTT_RC_UPDATE_NUM_ELEMS_S)
  13041. /**
  13042. * @brief target -> host rx fragment indication message definition
  13043. *
  13044. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_FRAG_IND
  13045. *
  13046. * @details
  13047. * The following field definitions describe the format of the rx fragment
  13048. * indication message sent from the target to the host.
  13049. * The rx fragment indication message shares the format of the
  13050. * rx indication message, but not all fields from the rx indication message
  13051. * are relevant to the rx fragment indication message.
  13052. *
  13053. *
  13054. * |31 24|23 18|17|16|15|14|13|12|11|10|9|8|7|6|5|4 0|
  13055. * |-----------+-------------------+---------------------+-------------|
  13056. * | peer ID | |FV| ext TID | msg type |
  13057. * |-------------------------------------------------------------------|
  13058. * | | flush | flush |
  13059. * | | end | start |
  13060. * | | seq num | seq num |
  13061. * |-------------------------------------------------------------------|
  13062. * | reserved | FW rx desc bytes |
  13063. * |-------------------------------------------------------------------|
  13064. * | | FW MSDU Rx |
  13065. * | | desc B0 |
  13066. * |-------------------------------------------------------------------|
  13067. * Header fields:
  13068. * - MSG_TYPE
  13069. * Bits 7:0
  13070. * Purpose: identifies this as an rx fragment indication message
  13071. * Value: 0xa (HTT_T2H_MSG_TYPE_RX_FRAG_IND)
  13072. * - EXT_TID
  13073. * Bits 12:8
  13074. * Purpose: identify the traffic ID of the rx data, including
  13075. * special "extended" TID values for multicast, broadcast, and
  13076. * non-QoS data frames
  13077. * Value: 0-15 for regular TIDs, or >= 16 for bcast/mcast/non-QoS
  13078. * - FLUSH_VALID (FV)
  13079. * Bit 13
  13080. * Purpose: indicate whether the flush IE (start/end sequence numbers)
  13081. * is valid
  13082. * Value:
  13083. * 1 -> flush IE is valid and needs to be processed
  13084. * 0 -> flush IE is not valid and should be ignored
  13085. * - PEER_ID
  13086. * Bits 31:16
  13087. * Purpose: Identify, by ID, which peer sent the rx data
  13088. * Value: ID of the peer who sent the rx data
  13089. * - FLUSH_SEQ_NUM_START
  13090. * Bits 5:0
  13091. * Purpose: Indicate the start of a series of MPDUs to flush
  13092. * Not all MPDUs within this series are necessarily valid - the host
  13093. * must check each sequence number within this range to see if the
  13094. * corresponding MPDU is actually present.
  13095. * This field is only valid if the FV bit is set.
  13096. * Value:
  13097. * The sequence number for the first MPDUs to check to flush.
  13098. * The sequence number is masked by 0x3f.
  13099. * - FLUSH_SEQ_NUM_END
  13100. * Bits 11:6
  13101. * Purpose: Indicate the end of a series of MPDUs to flush
  13102. * Value:
  13103. * The sequence number one larger than the sequence number of the
  13104. * last MPDU to check to flush.
  13105. * The sequence number is masked by 0x3f.
  13106. * Not all MPDUs within this series are necessarily valid - the host
  13107. * must check each sequence number within this range to see if the
  13108. * corresponding MPDU is actually present.
  13109. * This field is only valid if the FV bit is set.
  13110. * Rx descriptor fields:
  13111. * - FW_RX_DESC_BYTES
  13112. * Bits 15:0
  13113. * Purpose: Indicate how many bytes in the Rx indication are used for
  13114. * FW Rx descriptors
  13115. * Value: 1
  13116. */
  13117. #define HTT_RX_FRAG_IND_HDR_PREFIX_SIZE32 2
  13118. #define HTT_RX_FRAG_IND_FW_DESC_BYTE_OFFSET 12
  13119. #define HTT_RX_FRAG_IND_EXT_TID_SET HTT_RX_IND_EXT_TID_SET
  13120. #define HTT_RX_FRAG_IND_EXT_TID_GET HTT_RX_IND_EXT_TID_GET
  13121. #define HTT_RX_FRAG_IND_PEER_ID_SET HTT_RX_IND_PEER_ID_SET
  13122. #define HTT_RX_FRAG_IND_PEER_ID_GET HTT_RX_IND_PEER_ID_GET
  13123. #define HTT_RX_FRAG_IND_FLUSH_VALID_SET HTT_RX_IND_FLUSH_VALID_SET
  13124. #define HTT_RX_FRAG_IND_FLUSH_VALID_GET HTT_RX_IND_FLUSH_VALID_GET
  13125. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_START_SET \
  13126. HTT_RX_IND_FLUSH_SEQ_NUM_START_SET
  13127. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_START_GET \
  13128. HTT_RX_IND_FLUSH_SEQ_NUM_START_GET
  13129. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_END_SET \
  13130. HTT_RX_IND_FLUSH_SEQ_NUM_END_SET
  13131. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_END_GET \
  13132. HTT_RX_IND_FLUSH_SEQ_NUM_END_GET
  13133. #define HTT_RX_FRAG_IND_FW_RX_DESC_BYTES_GET HTT_RX_IND_FW_RX_DESC_BYTES_GET
  13134. #define HTT_RX_FRAG_IND_BYTES \
  13135. (4 /* msg hdr */ + \
  13136. 4 /* flush spec */ + \
  13137. 4 /* (unused) FW rx desc bytes spec */ + \
  13138. 4 /* FW rx desc */)
  13139. /**
  13140. * @brief target -> host test message definition
  13141. *
  13142. * MSG_TYPE => HTT_T2H_MSG_TYPE_TEST
  13143. *
  13144. * @details
  13145. * The following field definitions describe the format of the test
  13146. * message sent from the target to the host.
  13147. * The message consists of a 4-octet header, followed by a variable
  13148. * number of 32-bit integer values, followed by a variable number
  13149. * of 8-bit character values.
  13150. *
  13151. * |31 16|15 8|7 0|
  13152. * |-----------------------------------------------------------|
  13153. * | num chars | num ints | msg type |
  13154. * |-----------------------------------------------------------|
  13155. * | int 0 |
  13156. * |-----------------------------------------------------------|
  13157. * | int 1 |
  13158. * |-----------------------------------------------------------|
  13159. * | ... |
  13160. * |-----------------------------------------------------------|
  13161. * | char 3 | char 2 | char 1 | char 0 |
  13162. * |-----------------------------------------------------------|
  13163. * | | | ... | char 4 |
  13164. * |-----------------------------------------------------------|
  13165. * - MSG_TYPE
  13166. * Bits 7:0
  13167. * Purpose: identifies this as a test message
  13168. * Value: HTT_MSG_TYPE_TEST
  13169. * - NUM_INTS
  13170. * Bits 15:8
  13171. * Purpose: indicate how many 32-bit integers follow the message header
  13172. * - NUM_CHARS
  13173. * Bits 31:16
  13174. * Purpose: indicate how many 8-bit characters follow the series of integers
  13175. */
  13176. #define HTT_RX_TEST_NUM_INTS_M 0xff00
  13177. #define HTT_RX_TEST_NUM_INTS_S 8
  13178. #define HTT_RX_TEST_NUM_CHARS_M 0xffff0000
  13179. #define HTT_RX_TEST_NUM_CHARS_S 16
  13180. #define HTT_RX_TEST_NUM_INTS_SET(word, value) \
  13181. do { \
  13182. HTT_CHECK_SET_VAL(HTT_RX_TEST_NUM_INTS, value); \
  13183. (word) |= (value) << HTT_RX_TEST_NUM_INTS_S; \
  13184. } while (0)
  13185. #define HTT_RX_TEST_NUM_INTS_GET(word) \
  13186. (((word) & HTT_RX_TEST_NUM_INTS_M) >> HTT_RX_TEST_NUM_INTS_S)
  13187. #define HTT_RX_TEST_NUM_CHARS_SET(word, value) \
  13188. do { \
  13189. HTT_CHECK_SET_VAL(HTT_RX_TEST_NUM_CHARS, value); \
  13190. (word) |= (value) << HTT_RX_TEST_NUM_CHARS_S; \
  13191. } while (0)
  13192. #define HTT_RX_TEST_NUM_CHARS_GET(word) \
  13193. (((word) & HTT_RX_TEST_NUM_CHARS_M) >> HTT_RX_TEST_NUM_CHARS_S)
  13194. /**
  13195. * @brief target -> host packet log message
  13196. *
  13197. * MSG_TYPE => HTT_T2H_MSG_TYPE_PKTLOG
  13198. *
  13199. * @details
  13200. * The following field definitions describe the format of the packet log
  13201. * message sent from the target to the host.
  13202. * The message consists of a 4-octet header,followed by a variable number
  13203. * of 32-bit character values.
  13204. *
  13205. * |31 16|15 12|11 10|9 8|7 0|
  13206. * |------------------------------------------------------------------|
  13207. * | payload_size | rsvd |pdev_id|mac_id| msg type |
  13208. * |------------------------------------------------------------------|
  13209. * | payload |
  13210. * |------------------------------------------------------------------|
  13211. * - MSG_TYPE
  13212. * Bits 7:0
  13213. * Purpose: identifies this as a pktlog message
  13214. * Value: 0x8 (HTT_T2H_MSG_TYPE_PKTLOG)
  13215. * - mac_id
  13216. * Bits 9:8
  13217. * Purpose: identifies which MAC/PHY instance generated this pktlog info
  13218. * Value: 0-3
  13219. * - pdev_id
  13220. * Bits 11:10
  13221. * Purpose: pdev_id
  13222. * Value: 0-3
  13223. * 0 (for rings at SOC level),
  13224. * 1/2/3 PDEV -> 0/1/2
  13225. * - payload_size
  13226. * Bits 31:16
  13227. * Purpose: explicitly specify the payload size
  13228. * Value: payload size in bytes (payload size is a multiple of 4 bytes)
  13229. */
  13230. PREPACK struct htt_pktlog_msg {
  13231. A_UINT32 header;
  13232. A_UINT32 payload[1/* or more */];
  13233. } POSTPACK;
  13234. #define HTT_T2H_PKTLOG_MAC_ID_M 0x00000300
  13235. #define HTT_T2H_PKTLOG_MAC_ID_S 8
  13236. #define HTT_T2H_PKTLOG_PDEV_ID_M 0x00000C00
  13237. #define HTT_T2H_PKTLOG_PDEV_ID_S 10
  13238. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_M 0xFFFF0000
  13239. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_S 16
  13240. #define HTT_T2H_PKTLOG_MAC_ID_SET(word, value) \
  13241. do { \
  13242. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_MAC_ID, value); \
  13243. (word) |= (value) << HTT_T2H_PKTLOG_MAC_ID_S; \
  13244. } while (0)
  13245. #define HTT_T2H_PKTLOG_MAC_ID_GET(word) \
  13246. (((word) & HTT_T2H_PKTLOG_MAC_ID_M) >> \
  13247. HTT_T2H_PKTLOG_MAC_ID_S)
  13248. #define HTT_T2H_PKTLOG_PDEV_ID_SET(word, value) \
  13249. do { \
  13250. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_PDEV_ID, value); \
  13251. (word) |= (value) << HTT_T2H_PKTLOG_PDEV_ID_S; \
  13252. } while (0)
  13253. #define HTT_T2H_PKTLOG_PDEV_ID_GET(word) \
  13254. (((word) & HTT_T2H_PKTLOG_PDEV_ID_M) >> \
  13255. HTT_T2H_PKTLOG_PDEV_ID_S)
  13256. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_SET(word, value) \
  13257. do { \
  13258. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_PAYLOAD_SIZE, value); \
  13259. (word) |= (value) << HTT_T2H_PKTLOG_PAYLOAD_SIZE_S; \
  13260. } while (0)
  13261. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_GET(word) \
  13262. (((word) & HTT_T2H_PKTLOG_PAYLOAD_SIZE_M) >> \
  13263. HTT_T2H_PKTLOG_PAYLOAD_SIZE_S)
  13264. /*
  13265. * Rx reorder statistics
  13266. * NB: all the fields must be defined in 4 octets size.
  13267. */
  13268. struct rx_reorder_stats {
  13269. /* Non QoS MPDUs received */
  13270. A_UINT32 deliver_non_qos;
  13271. /* MPDUs received in-order */
  13272. A_UINT32 deliver_in_order;
  13273. /* Flush due to reorder timer expired */
  13274. A_UINT32 deliver_flush_timeout;
  13275. /* Flush due to move out of window */
  13276. A_UINT32 deliver_flush_oow;
  13277. /* Flush due to DELBA */
  13278. A_UINT32 deliver_flush_delba;
  13279. /* MPDUs dropped due to FCS error */
  13280. A_UINT32 fcs_error;
  13281. /* MPDUs dropped due to monitor mode non-data packet */
  13282. A_UINT32 mgmt_ctrl;
  13283. /* Unicast-data MPDUs dropped due to invalid peer */
  13284. A_UINT32 invalid_peer;
  13285. /* MPDUs dropped due to duplication (non aggregation) */
  13286. A_UINT32 dup_non_aggr;
  13287. /* MPDUs dropped due to processed before */
  13288. A_UINT32 dup_past;
  13289. /* MPDUs dropped due to duplicate in reorder queue */
  13290. A_UINT32 dup_in_reorder;
  13291. /* Reorder timeout happened */
  13292. A_UINT32 reorder_timeout;
  13293. /* invalid bar ssn */
  13294. A_UINT32 invalid_bar_ssn;
  13295. /* reorder reset due to bar ssn */
  13296. A_UINT32 ssn_reset;
  13297. /* Flush due to delete peer */
  13298. A_UINT32 deliver_flush_delpeer;
  13299. /* Flush due to offload*/
  13300. A_UINT32 deliver_flush_offload;
  13301. /* Flush due to out of buffer*/
  13302. A_UINT32 deliver_flush_oob;
  13303. /* MPDUs dropped due to PN check fail */
  13304. A_UINT32 pn_fail;
  13305. /* MPDUs dropped due to unable to allocate memory */
  13306. A_UINT32 store_fail;
  13307. /* Number of times the tid pool alloc succeeded */
  13308. A_UINT32 tid_pool_alloc_succ;
  13309. /* Number of times the MPDU pool alloc succeeded */
  13310. A_UINT32 mpdu_pool_alloc_succ;
  13311. /* Number of times the MSDU pool alloc succeeded */
  13312. A_UINT32 msdu_pool_alloc_succ;
  13313. /* Number of times the tid pool alloc failed */
  13314. A_UINT32 tid_pool_alloc_fail;
  13315. /* Number of times the MPDU pool alloc failed */
  13316. A_UINT32 mpdu_pool_alloc_fail;
  13317. /* Number of times the MSDU pool alloc failed */
  13318. A_UINT32 msdu_pool_alloc_fail;
  13319. /* Number of times the tid pool freed */
  13320. A_UINT32 tid_pool_free;
  13321. /* Number of times the MPDU pool freed */
  13322. A_UINT32 mpdu_pool_free;
  13323. /* Number of times the MSDU pool freed */
  13324. A_UINT32 msdu_pool_free;
  13325. /* number of MSDUs undelivered to HTT and queued to Data Rx MSDU free list*/
  13326. A_UINT32 msdu_queued;
  13327. /* Number of MSDUs released from Data Rx MSDU list to MAC ring */
  13328. A_UINT32 msdu_recycled;
  13329. /* Number of MPDUs with invalid peer but A2 found in AST */
  13330. A_UINT32 invalid_peer_a2_in_ast;
  13331. /* Number of MPDUs with invalid peer but A3 found in AST */
  13332. A_UINT32 invalid_peer_a3_in_ast;
  13333. /* Number of MPDUs with invalid peer, Broadcast or Multicast frame */
  13334. A_UINT32 invalid_peer_bmc_mpdus;
  13335. /* Number of MSDUs with err attention word */
  13336. A_UINT32 rxdesc_err_att;
  13337. /* Number of MSDUs with flag of peer_idx_invalid */
  13338. A_UINT32 rxdesc_err_peer_idx_inv;
  13339. /* Number of MSDUs with flag of peer_idx_timeout */
  13340. A_UINT32 rxdesc_err_peer_idx_to;
  13341. /* Number of MSDUs with flag of overflow */
  13342. A_UINT32 rxdesc_err_ov;
  13343. /* Number of MSDUs with flag of msdu_length_err */
  13344. A_UINT32 rxdesc_err_msdu_len;
  13345. /* Number of MSDUs with flag of mpdu_length_err */
  13346. A_UINT32 rxdesc_err_mpdu_len;
  13347. /* Number of MSDUs with flag of tkip_mic_err */
  13348. A_UINT32 rxdesc_err_tkip_mic;
  13349. /* Number of MSDUs with flag of decrypt_err */
  13350. A_UINT32 rxdesc_err_decrypt;
  13351. /* Number of MSDUs with flag of fcs_err */
  13352. A_UINT32 rxdesc_err_fcs;
  13353. /* Number of Unicast (bc_mc bit is not set in attention word)
  13354. * frames with invalid peer handler
  13355. */
  13356. A_UINT32 rxdesc_uc_msdus_inv_peer;
  13357. /* Number of unicast frame directly (direct bit is set in attention word)
  13358. * to DUT with invalid peer handler
  13359. */
  13360. A_UINT32 rxdesc_direct_msdus_inv_peer;
  13361. /* Number of Broadcast/Multicast (bc_mc bit set in attention word)
  13362. * frames with invalid peer handler
  13363. */
  13364. A_UINT32 rxdesc_bmc_msdus_inv_peer;
  13365. /* Number of MSDUs dropped due to no first MSDU flag */
  13366. A_UINT32 rxdesc_no_1st_msdu;
  13367. /* Number of MSDUs dropped due to ring overflow */
  13368. A_UINT32 msdu_drop_ring_ov;
  13369. /* Number of MSDUs dropped due to FC mismatch */
  13370. A_UINT32 msdu_drop_fc_mismatch;
  13371. /* Number of MSDUs dropped due to mgt frame in Remote ring */
  13372. A_UINT32 msdu_drop_mgmt_remote_ring;
  13373. /* Number of MSDUs dropped due to errors not reported in attention word */
  13374. A_UINT32 msdu_drop_misc;
  13375. /* Number of MSDUs go to offload before reorder */
  13376. A_UINT32 offload_msdu_wal;
  13377. /* Number of data frame dropped by offload after reorder */
  13378. A_UINT32 offload_msdu_reorder;
  13379. /* Number of MPDUs with sequence number in the past and within the BA window */
  13380. A_UINT32 dup_past_within_window;
  13381. /* Number of MPDUs with sequence number in the past and outside the BA window */
  13382. A_UINT32 dup_past_outside_window;
  13383. /* Number of MSDUs with decrypt/MIC error */
  13384. A_UINT32 rxdesc_err_decrypt_mic;
  13385. /* Number of data MSDUs received on both local and remote rings */
  13386. A_UINT32 data_msdus_on_both_rings;
  13387. /* MPDUs never filled */
  13388. A_UINT32 holes_not_filled;
  13389. };
  13390. /*
  13391. * Rx Remote buffer statistics
  13392. * NB: all the fields must be defined in 4 octets size.
  13393. */
  13394. struct rx_remote_buffer_mgmt_stats {
  13395. /* Total number of MSDUs reaped for Rx processing */
  13396. A_UINT32 remote_reaped;
  13397. /* MSDUs recycled within firmware */
  13398. A_UINT32 remote_recycled;
  13399. /* MSDUs stored by Data Rx */
  13400. A_UINT32 data_rx_msdus_stored;
  13401. /* Number of HTT indications from WAL Rx MSDU */
  13402. A_UINT32 wal_rx_ind;
  13403. /* Number of unconsumed HTT indications from WAL Rx MSDU */
  13404. A_UINT32 wal_rx_ind_unconsumed;
  13405. /* Number of HTT indications from Data Rx MSDU */
  13406. A_UINT32 data_rx_ind;
  13407. /* Number of unconsumed HTT indications from Data Rx MSDU */
  13408. A_UINT32 data_rx_ind_unconsumed;
  13409. /* Number of HTT indications from ATHBUF */
  13410. A_UINT32 athbuf_rx_ind;
  13411. /* Number of remote buffers requested for refill */
  13412. A_UINT32 refill_buf_req;
  13413. /* Number of remote buffers filled by the host */
  13414. A_UINT32 refill_buf_rsp;
  13415. /* Number of times MAC hw_index = f/w write_index */
  13416. A_INT32 mac_no_bufs;
  13417. /* Number of times f/w write_index = f/w read_index for MAC Rx ring */
  13418. A_INT32 fw_indices_equal;
  13419. /* Number of times f/w finds no buffers to post */
  13420. A_INT32 host_no_bufs;
  13421. };
  13422. /*
  13423. * TXBF MU/SU packets and NDPA statistics
  13424. * NB: all the fields must be defined in 4 octets size.
  13425. */
  13426. struct rx_txbf_musu_ndpa_pkts_stats {
  13427. A_UINT32 number_mu_pkts; /* number of TXBF MU packets received */
  13428. A_UINT32 number_su_pkts; /* number of TXBF SU packets received */
  13429. A_UINT32 txbf_directed_ndpa_count; /* number of TXBF directed NDPA */
  13430. A_UINT32 txbf_ndpa_retry_count; /* number of TXBF retried NDPA */
  13431. A_UINT32 txbf_total_ndpa_count; /* total number of TXBF NDPA */
  13432. A_UINT32 reserved[3]; /* must be set to 0x0 */
  13433. };
  13434. /*
  13435. * htt_dbg_stats_status -
  13436. * present - The requested stats have been delivered in full.
  13437. * This indicates that either the stats information was contained
  13438. * in its entirety within this message, or else this message
  13439. * completes the delivery of the requested stats info that was
  13440. * partially delivered through earlier STATS_CONF messages.
  13441. * partial - The requested stats have been delivered in part.
  13442. * One or more subsequent STATS_CONF messages with the same
  13443. * cookie value will be sent to deliver the remainder of the
  13444. * information.
  13445. * error - The requested stats could not be delivered, for example due
  13446. * to a shortage of memory to construct a message holding the
  13447. * requested stats.
  13448. * invalid - The requested stat type is either not recognized, or the
  13449. * target is configured to not gather the stats type in question.
  13450. * - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
  13451. * series_done - This special value indicates that no further stats info
  13452. * elements are present within a series of stats info elems
  13453. * (within a stats upload confirmation message).
  13454. */
  13455. enum htt_dbg_stats_status {
  13456. HTT_DBG_STATS_STATUS_PRESENT = 0,
  13457. HTT_DBG_STATS_STATUS_PARTIAL = 1,
  13458. HTT_DBG_STATS_STATUS_ERROR = 2,
  13459. HTT_DBG_STATS_STATUS_INVALID = 3,
  13460. HTT_DBG_STATS_STATUS_SERIES_DONE = 7
  13461. };
  13462. /**
  13463. * @brief target -> host statistics upload
  13464. *
  13465. * MSG_TYPE => HTT_T2H_MSG_TYPE_STATS_CONF
  13466. *
  13467. * @details
  13468. * The following field definitions describe the format of the HTT target
  13469. * to host stats upload confirmation message.
  13470. * The message contains a cookie echoed from the HTT host->target stats
  13471. * upload request, which identifies which request the confirmation is
  13472. * for, and a series of tag-length-value stats information elements.
  13473. * The tag-length header for each stats info element also includes a
  13474. * status field, to indicate whether the request for the stat type in
  13475. * question was fully met, partially met, unable to be met, or invalid
  13476. * (if the stat type in question is disabled in the target).
  13477. * A special value of all 1's in this status field is used to indicate
  13478. * the end of the series of stats info elements.
  13479. *
  13480. *
  13481. * |31 16|15 8|7 5|4 0|
  13482. * |------------------------------------------------------------|
  13483. * | reserved | msg type |
  13484. * |------------------------------------------------------------|
  13485. * | cookie LSBs |
  13486. * |------------------------------------------------------------|
  13487. * | cookie MSBs |
  13488. * |------------------------------------------------------------|
  13489. * | stats entry length | reserved | S |stat type|
  13490. * |------------------------------------------------------------|
  13491. * | |
  13492. * | type-specific stats info |
  13493. * | |
  13494. * |------------------------------------------------------------|
  13495. * | stats entry length | reserved | S |stat type|
  13496. * |------------------------------------------------------------|
  13497. * | |
  13498. * | type-specific stats info |
  13499. * | |
  13500. * |------------------------------------------------------------|
  13501. * | n/a | reserved | 111 | n/a |
  13502. * |------------------------------------------------------------|
  13503. * Header fields:
  13504. * - MSG_TYPE
  13505. * Bits 7:0
  13506. * Purpose: identifies this is a statistics upload confirmation message
  13507. * Value: 0x9 (HTT_T2H_MSG_TYPE_STATS_CONF)
  13508. * - COOKIE_LSBS
  13509. * Bits 31:0
  13510. * Purpose: Provide a mechanism to match a target->host stats confirmation
  13511. * message with its preceding host->target stats request message.
  13512. * Value: LSBs of the opaque cookie specified by the host-side requestor
  13513. * - COOKIE_MSBS
  13514. * Bits 31:0
  13515. * Purpose: Provide a mechanism to match a target->host stats confirmation
  13516. * message with its preceding host->target stats request message.
  13517. * Value: MSBs of the opaque cookie specified by the host-side requestor
  13518. *
  13519. * Stats Information Element tag-length header fields:
  13520. * - STAT_TYPE
  13521. * Bits 4:0
  13522. * Purpose: identifies the type of statistics info held in the
  13523. * following information element
  13524. * Value: htt_dbg_stats_type
  13525. * - STATUS
  13526. * Bits 7:5
  13527. * Purpose: indicate whether the requested stats are present
  13528. * Value: htt_dbg_stats_status, including a special value (0x7) to mark
  13529. * the completion of the stats entry series
  13530. * - LENGTH
  13531. * Bits 31:16
  13532. * Purpose: indicate the stats information size
  13533. * Value: This field specifies the number of bytes of stats information
  13534. * that follows the element tag-length header.
  13535. * It is expected but not required that this length is a multiple of
  13536. * 4 bytes. Even if the length is not an integer multiple of 4, the
  13537. * subsequent stats entry header will begin on a 4-byte aligned
  13538. * boundary.
  13539. */
  13540. #define HTT_T2H_STATS_COOKIE_SIZE 8
  13541. #define HTT_T2H_STATS_CONF_TAIL_SIZE 4
  13542. #define HTT_T2H_STATS_CONF_HDR_SIZE 4
  13543. #define HTT_T2H_STATS_CONF_TLV_HDR_SIZE 4
  13544. #define HTT_T2H_STATS_CONF_TLV_TYPE_M 0x0000001f
  13545. #define HTT_T2H_STATS_CONF_TLV_TYPE_S 0
  13546. #define HTT_T2H_STATS_CONF_TLV_STATUS_M 0x000000e0
  13547. #define HTT_T2H_STATS_CONF_TLV_STATUS_S 5
  13548. #define HTT_T2H_STATS_CONF_TLV_LENGTH_M 0xffff0000
  13549. #define HTT_T2H_STATS_CONF_TLV_LENGTH_S 16
  13550. #define HTT_T2H_STATS_CONF_TLV_TYPE_SET(word, value) \
  13551. do { \
  13552. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_TYPE, value); \
  13553. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_TYPE_S; \
  13554. } while (0)
  13555. #define HTT_T2H_STATS_CONF_TLV_TYPE_GET(word) \
  13556. (((word) & HTT_T2H_STATS_CONF_TLV_TYPE_M) >> \
  13557. HTT_T2H_STATS_CONF_TLV_TYPE_S)
  13558. #define HTT_T2H_STATS_CONF_TLV_STATUS_SET(word, value) \
  13559. do { \
  13560. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_STATUS, value); \
  13561. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_STATUS_S; \
  13562. } while (0)
  13563. #define HTT_T2H_STATS_CONF_TLV_STATUS_GET(word) \
  13564. (((word) & HTT_T2H_STATS_CONF_TLV_STATUS_M) >> \
  13565. HTT_T2H_STATS_CONF_TLV_STATUS_S)
  13566. #define HTT_T2H_STATS_CONF_TLV_LENGTH_SET(word, value) \
  13567. do { \
  13568. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_LENGTH, value); \
  13569. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_LENGTH_S; \
  13570. } while (0)
  13571. #define HTT_T2H_STATS_CONF_TLV_LENGTH_GET(word) \
  13572. (((word) & HTT_T2H_STATS_CONF_TLV_LENGTH_M) >> \
  13573. HTT_T2H_STATS_CONF_TLV_LENGTH_S)
  13574. #define HL_HTT_FW_RX_DESC_RSVD_SIZE 18
  13575. #define HTT_MAX_AGGR 64
  13576. #define HTT_HL_MAX_AGGR 18
  13577. /**
  13578. * @brief host -> target FRAG DESCRIPTOR/MSDU_EXT DESC bank
  13579. *
  13580. * MSG_TYPE => HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG
  13581. *
  13582. * @details
  13583. * The following field definitions describe the format of the HTT host
  13584. * to target frag_desc/msdu_ext bank configuration message.
  13585. * The message contains the based address and the min and max id of the
  13586. * MSDU_EXT/FRAG_DESC that will be used by the HTT to map MSDU DESC and
  13587. * MSDU_EXT/FRAG_DESC.
  13588. * HTT will use id in HTT descriptor instead sending the frag_desc_ptr.
  13589. * In peregrine the firmware will use fragment_desc_ptr but in WIFI2.0
  13590. * the hardware does the mapping/translation.
  13591. *
  13592. * Total banks that can be configured is configured to 16.
  13593. *
  13594. * This should be called before any TX has be initiated by the HTT
  13595. *
  13596. * |31 16|15 8|7 5|4 0|
  13597. * |------------------------------------------------------------|
  13598. * | DESC_SIZE | NUM_BANKS | RES |SWP|pdev| msg type |
  13599. * |------------------------------------------------------------|
  13600. * | BANK0_BASE_ADDRESS (bits 31:0) |
  13601. #if HTT_PADDR64
  13602. * | BANK0_BASE_ADDRESS (bits 63:32) |
  13603. #endif
  13604. * |------------------------------------------------------------|
  13605. * | ... |
  13606. * |------------------------------------------------------------|
  13607. * | BANK15_BASE_ADDRESS (bits 31:0) |
  13608. #if HTT_PADDR64
  13609. * | BANK15_BASE_ADDRESS (bits 63:32) |
  13610. #endif
  13611. * |------------------------------------------------------------|
  13612. * | BANK0_MAX_ID | BANK0_MIN_ID |
  13613. * |------------------------------------------------------------|
  13614. * | ... |
  13615. * |------------------------------------------------------------|
  13616. * | BANK15_MAX_ID | BANK15_MIN_ID |
  13617. * |------------------------------------------------------------|
  13618. * Header fields:
  13619. * - MSG_TYPE
  13620. * Bits 7:0
  13621. * Value: 0x6 (HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG)
  13622. * for systems with 64-bit format for bus addresses:
  13623. * - BANKx_BASE_ADDRESS_LO
  13624. * Bits 31:0
  13625. * Purpose: Provide a mechanism to specify the base address of the
  13626. * MSDU_EXT bank physical/bus address.
  13627. * Value: lower 4 bytes of MSDU_EXT bank physical / bus address
  13628. * - BANKx_BASE_ADDRESS_HI
  13629. * Bits 31:0
  13630. * Purpose: Provide a mechanism to specify the base address of the
  13631. * MSDU_EXT bank physical/bus address.
  13632. * Value: higher 4 bytes of MSDU_EXT bank physical / bus address
  13633. * for systems with 32-bit format for bus addresses:
  13634. * - BANKx_BASE_ADDRESS
  13635. * Bits 31:0
  13636. * Purpose: Provide a mechanism to specify the base address of the
  13637. * MSDU_EXT bank physical/bus address.
  13638. * Value: MSDU_EXT bank physical / bus address
  13639. * - BANKx_MIN_ID
  13640. * Bits 15:0
  13641. * Purpose: Provide a mechanism to specify the min index that needs to
  13642. * mapped.
  13643. * - BANKx_MAX_ID
  13644. * Bits 31:16
  13645. * Purpose: Provide a mechanism to specify the max index that needs to
  13646. * mapped.
  13647. *
  13648. */
  13649. /** @todo Compress the fields to fit MAX HTT Message size, until then configure to a
  13650. * safe value.
  13651. * @note MAX supported banks is 16.
  13652. */
  13653. #define HTT_TX_MSDU_EXT_BANK_MAX 4
  13654. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_M 0x300
  13655. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_S 8
  13656. #define HTT_H2T_FRAG_DESC_BANK_SWAP_M 0x400
  13657. #define HTT_H2T_FRAG_DESC_BANK_SWAP_S 10
  13658. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_M 0xff0000
  13659. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S 16
  13660. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_M 0xff000000
  13661. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S 24
  13662. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_M 0xffff
  13663. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S 0
  13664. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_M 0xffff0000
  13665. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S 16
  13666. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_SET(word, value) \
  13667. do { \
  13668. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_PDEVID, value); \
  13669. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_PDEVID_S); \
  13670. } while (0)
  13671. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_GET(word) \
  13672. (((word) & HTT_H2T_FRAG_DESC_BANK_PDEVID_M) >> HTT_H2T_FRAG_DESC_BANK_PDEVID_S)
  13673. #define HTT_H2T_FRAG_DESC_BANK_SWAP_SET(word, value) \
  13674. do { \
  13675. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_SWAP, value); \
  13676. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_SWAP_S); \
  13677. } while (0)
  13678. #define HTT_H2T_FRAG_DESC_BANK_SWAP_GET(word) \
  13679. (((word) & HTT_H2T_FRAG_DESC_BANK_SWAP_M) >> HTT_H2T_FRAG_DESC_BANK_SWAP_S)
  13680. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_SET(word, value) \
  13681. do { \
  13682. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_NUM_BANKS, value); \
  13683. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S); \
  13684. } while (0)
  13685. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_GET(word) \
  13686. (((word) & HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_M) >> HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S)
  13687. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_SET(word, value) \
  13688. do { \
  13689. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_DESC_SIZE, value); \
  13690. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S); \
  13691. } while (0)
  13692. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_GET(word) \
  13693. (((word) & HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_M) >> HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S)
  13694. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_SET(word, value) \
  13695. do { \
  13696. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_MIN_IDX, value); \
  13697. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S); \
  13698. } while (0)
  13699. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_GET(word) \
  13700. (((word) & HTT_H2T_FRAG_DESC_BANK_MIN_IDX_M) >> HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S)
  13701. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_SET(word, value) \
  13702. do { \
  13703. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_MAX_IDX, value); \
  13704. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S); \
  13705. } while (0)
  13706. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_GET(word) \
  13707. (((word) & HTT_H2T_FRAG_DESC_BANK_MAX_IDX_M) >> HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S)
  13708. /*
  13709. * TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T:
  13710. * This macro defines a htt_tx_frag_descXXX_bank_cfg_t in which any physical
  13711. * addresses are stored in a XXX-bit field.
  13712. * This macro is used to define both htt_tx_frag_desc32_bank_cfg_t and
  13713. * htt_tx_frag_desc64_bank_cfg_t structs.
  13714. */
  13715. #define TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T( \
  13716. _paddr_bits_, \
  13717. _paddr__bank_base_address_) \
  13718. PREPACK struct htt_tx_frag_desc ## _paddr_bits_ ## _bank_cfg_t { \
  13719. /** word 0 \
  13720. * msg_type: 8, \
  13721. * pdev_id: 2, \
  13722. * swap: 1, \
  13723. * reserved0: 5, \
  13724. * num_banks: 8, \
  13725. * desc_size: 8; \
  13726. */ \
  13727. A_UINT32 word0; \
  13728. /* \
  13729. * If bank_base_address is 64 bits, the upper / lower halves are stored \
  13730. * in little-endian order (bytes 0-3 in the first A_UINT32, bytes 4-7 in \
  13731. * the second A_UINT32). \
  13732. */ \
  13733. _paddr__bank_base_address_[HTT_TX_MSDU_EXT_BANK_MAX]; \
  13734. A_UINT32 bank_info[HTT_TX_MSDU_EXT_BANK_MAX]; \
  13735. } POSTPACK
  13736. /* define htt_tx_frag_desc32_bank_cfg_t */
  13737. TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T(32, HTT_VAR_PADDR32(bank_base_address));
  13738. /* define htt_tx_frag_desc64_bank_cfg_t */
  13739. TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T(64, HTT_VAR_PADDR64_LE(bank_base_address));
  13740. /*
  13741. * Make htt_tx_frag_desc_bank_cfg_t be an alias for either
  13742. * htt_tx_frag_desc32_bank_cfg_t or htt_tx_frag_desc64_bank_cfg_t
  13743. */
  13744. #if HTT_PADDR64
  13745. #define htt_tx_frag_desc_bank_cfg_t htt_tx_frag_desc64_bank_cfg_t
  13746. #else
  13747. #define htt_tx_frag_desc_bank_cfg_t htt_tx_frag_desc32_bank_cfg_t
  13748. #endif
  13749. /**
  13750. * @brief target -> host HTT TX Credit total count update message definition
  13751. *
  13752. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND
  13753. *
  13754. *|31 16|15|14 9| 8 |7 0 |
  13755. *|---------------------+--+----------+-------+----------|
  13756. *|cur htt credit delta | Q| reserved | sign | msg type |
  13757. *|------------------------------------------------------|
  13758. *
  13759. * Header fields:
  13760. * - MSG_TYPE
  13761. * Bits 7:0
  13762. * Purpose: identifies this as a htt tx credit delta update message
  13763. * Value: 0xf (HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND)
  13764. * - SIGN
  13765. * Bits 8
  13766. * identifies whether credit delta is positive or negative
  13767. * Value:
  13768. * - 0x0: credit delta is positive, rebalance in some buffers
  13769. * - 0x1: credit delta is negative, rebalance out some buffers
  13770. * - reserved
  13771. * Bits 14:9
  13772. * Value: 0x0
  13773. * - TXQ_GRP
  13774. * Bit 15
  13775. * Purpose: indicates whether any tx queue group information elements
  13776. * are appended to the tx credit update message
  13777. * Value: 0 -> no tx queue group information element is present
  13778. * 1 -> a tx queue group information element immediately follows
  13779. * - DELTA_COUNT
  13780. * Bits 31:16
  13781. * Purpose: Specify current htt credit delta absolute count
  13782. */
  13783. #define HTT_TX_CREDIT_SIGN_BIT_M 0x00000100
  13784. #define HTT_TX_CREDIT_SIGN_BIT_S 8
  13785. #define HTT_TX_CREDIT_TXQ_GRP_M 0x00008000
  13786. #define HTT_TX_CREDIT_TXQ_GRP_S 15
  13787. #define HTT_TX_CREDIT_DELTA_ABS_M 0xffff0000
  13788. #define HTT_TX_CREDIT_DELTA_ABS_S 16
  13789. #define HTT_TX_CREDIT_SIGN_BIT_SET(word, value) \
  13790. do { \
  13791. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_SIGN_BIT, value); \
  13792. (word) |= (value) << HTT_TX_CREDIT_SIGN_BIT_S; \
  13793. } while (0)
  13794. #define HTT_TX_CREDIT_SIGN_BIT_GET(word) \
  13795. (((word) & HTT_TX_CREDIT_SIGN_BIT_M) >> HTT_TX_CREDIT_SIGN_BIT_S)
  13796. #define HTT_TX_CREDIT_TXQ_GRP_SET(word, value) \
  13797. do { \
  13798. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_TXQ_GRP, value); \
  13799. (word) |= (value) << HTT_TX_CREDIT_TXQ_GRP_S; \
  13800. } while (0)
  13801. #define HTT_TX_CREDIT_TXQ_GRP_GET(word) \
  13802. (((word) & HTT_TX_CREDIT_TXQ_GRP_M) >> HTT_TX_CREDIT_TXQ_GRP_S)
  13803. #define HTT_TX_CREDIT_DELTA_ABS_SET(word, value) \
  13804. do { \
  13805. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_DELTA_ABS, value); \
  13806. (word) |= (value) << HTT_TX_CREDIT_DELTA_ABS_S; \
  13807. } while (0)
  13808. #define HTT_TX_CREDIT_DELTA_ABS_GET(word) \
  13809. (((word) & HTT_TX_CREDIT_DELTA_ABS_M) >> HTT_TX_CREDIT_DELTA_ABS_S)
  13810. #define HTT_TX_CREDIT_MSG_BYTES 4
  13811. #define HTT_TX_CREDIT_SIGN_BIT_POSITIVE 0x0
  13812. #define HTT_TX_CREDIT_SIGN_BIT_NEGATIVE 0x1
  13813. /**
  13814. * @brief HTT WDI_IPA Operation Response Message
  13815. *
  13816. * MSG_TYPE => HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE
  13817. *
  13818. * @details
  13819. * HTT WDI_IPA Operation Response message is sent by target
  13820. * to host confirming suspend or resume operation.
  13821. * |31 24|23 16|15 8|7 0|
  13822. * |----------------+----------------+----------------+----------------|
  13823. * | op_code | Rsvd | msg_type |
  13824. * |-------------------------------------------------------------------|
  13825. * | Rsvd | Response len |
  13826. * |-------------------------------------------------------------------|
  13827. * | |
  13828. * | Response-type specific info |
  13829. * | |
  13830. * | |
  13831. * |-------------------------------------------------------------------|
  13832. * Header fields:
  13833. * - MSG_TYPE
  13834. * Bits 7:0
  13835. * Purpose: Identifies this as WDI_IPA Operation Response message
  13836. * value: = 0x14 (HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE)
  13837. * - OP_CODE
  13838. * Bits 31:16
  13839. * Purpose: Identifies the operation target is responding to (e.g. TX suspend)
  13840. * value: = enum htt_wdi_ipa_op_code
  13841. * - RSP_LEN
  13842. * Bits 16:0
  13843. * Purpose: length for the response-type specific info
  13844. * value: = length in bytes for response-type specific info
  13845. * For example, if OP_CODE == HTT_WDI_IPA_OPCODE_DBG_STATS, the
  13846. * length value will be sizeof(struct wlan_wdi_ipa_dbg_stats_t).
  13847. */
  13848. PREPACK struct htt_wdi_ipa_op_response_t
  13849. {
  13850. /* DWORD 0: flags and meta-data */
  13851. A_UINT32
  13852. msg_type: 8, /* HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE */
  13853. reserved1: 8,
  13854. op_code: 16;
  13855. A_UINT32
  13856. rsp_len: 16,
  13857. reserved2: 16;
  13858. } POSTPACK;
  13859. #define HTT_WDI_IPA_OP_RESPONSE_SZ 8 /* bytes */
  13860. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_M 0xffff0000
  13861. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S 16
  13862. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_M 0x0000ffff
  13863. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S 0
  13864. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_GET(_var) \
  13865. (((_var) & HTT_WDI_IPA_OP_RESPONSE_OP_CODE_M) >> HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S)
  13866. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_SET(_var, _val) \
  13867. do { \
  13868. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_RESPONSE_OP_CODE, _val); \
  13869. ((_var) |= ((_val) << HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S)); \
  13870. } while (0)
  13871. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_GET(_var) \
  13872. (((_var) & HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_M) >> HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S)
  13873. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_SET(_var, _val) \
  13874. do { \
  13875. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_RESPONSE_RSP_LEN, _val); \
  13876. ((_var) |= ((_val) << HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S)); \
  13877. } while (0)
  13878. enum htt_phy_mode {
  13879. htt_phy_mode_11a = 0,
  13880. htt_phy_mode_11g = 1,
  13881. htt_phy_mode_11b = 2,
  13882. htt_phy_mode_11g_only = 3,
  13883. htt_phy_mode_11na_ht20 = 4,
  13884. htt_phy_mode_11ng_ht20 = 5,
  13885. htt_phy_mode_11na_ht40 = 6,
  13886. htt_phy_mode_11ng_ht40 = 7,
  13887. htt_phy_mode_11ac_vht20 = 8,
  13888. htt_phy_mode_11ac_vht40 = 9,
  13889. htt_phy_mode_11ac_vht80 = 10,
  13890. htt_phy_mode_11ac_vht20_2g = 11,
  13891. htt_phy_mode_11ac_vht40_2g = 12,
  13892. htt_phy_mode_11ac_vht80_2g = 13,
  13893. htt_phy_mode_11ac_vht80_80 = 14, /* 80+80 */
  13894. htt_phy_mode_11ac_vht160 = 15,
  13895. htt_phy_mode_max,
  13896. };
  13897. /**
  13898. * @brief target -> host HTT channel change indication
  13899. *
  13900. * MSG_TYPE => HTT_T2H_MSG_TYPE_CHAN_CHANGE
  13901. *
  13902. * @details
  13903. * Specify when a channel change occurs.
  13904. * This allows the host to precisely determine which rx frames arrived
  13905. * on the old channel and which rx frames arrived on the new channel.
  13906. *
  13907. *|31 |7 0 |
  13908. *|-------------------------------------------+----------|
  13909. *| reserved | msg type |
  13910. *|------------------------------------------------------|
  13911. *| primary_chan_center_freq_mhz |
  13912. *|------------------------------------------------------|
  13913. *| contiguous_chan1_center_freq_mhz |
  13914. *|------------------------------------------------------|
  13915. *| contiguous_chan2_center_freq_mhz |
  13916. *|------------------------------------------------------|
  13917. *| phy_mode |
  13918. *|------------------------------------------------------|
  13919. *
  13920. * Header fields:
  13921. * - MSG_TYPE
  13922. * Bits 7:0
  13923. * Purpose: identifies this as a htt channel change indication message
  13924. * Value: 0x15 (HTT_T2H_MSG_TYPE_CHAN_CHANGE)
  13925. * - PRIMARY_CHAN_CENTER_FREQ_MHZ
  13926. * Bits 31:0
  13927. * Purpose: identify the (center of the) new 20 MHz primary channel
  13928. * Value: center frequency of the 20 MHz primary channel, in MHz units
  13929. * - CONTIG_CHAN1_CENTER_FREQ_MHZ
  13930. * Bits 31:0
  13931. * Purpose: identify the (center of the) contiguous frequency range
  13932. * comprising the new channel.
  13933. * For example, if the new channel is a 80 MHz channel extending
  13934. * 60 MHz beyond the primary channel, this field would be 30 larger
  13935. * than the primary channel center frequency field.
  13936. * Value: center frequency of the contiguous frequency range comprising
  13937. * the full channel in MHz units
  13938. * (80+80 channels also use the CONTIG_CHAN2 field)
  13939. * - CONTIG_CHAN2_CENTER_FREQ_MHZ
  13940. * Bits 31:0
  13941. * Purpose: Identify the (center of the) 80 MHz extension frequency range
  13942. * within a VHT 80+80 channel.
  13943. * This field is only relevant for VHT 80+80 channels.
  13944. * Value: center frequency of the 80 MHz extension channel in a VHT 80+80
  13945. * channel (arbitrary value for cases besides VHT 80+80)
  13946. * - PHY_MODE
  13947. * Bits 31:0
  13948. * Purpose: specify the PHY channel's type (legacy vs. HT vs. VHT), width,
  13949. * and band
  13950. * Value: htt_phy_mode enum value
  13951. */
  13952. PREPACK struct htt_chan_change_t
  13953. {
  13954. /* DWORD 0: flags and meta-data */
  13955. A_UINT32
  13956. msg_type: 8, /* HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE */
  13957. reserved1: 24;
  13958. A_UINT32 primary_chan_center_freq_mhz;
  13959. A_UINT32 contig_chan1_center_freq_mhz;
  13960. A_UINT32 contig_chan2_center_freq_mhz;
  13961. A_UINT32 phy_mode;
  13962. } POSTPACK;
  13963. /*
  13964. * Due to historical / backwards-compatibility reasons, maintain the
  13965. * below htt_chan_change_msg struct definition, which needs to be
  13966. * consistent with the above htt_chan_change_t struct definition
  13967. * (aside from the htt_chan_change_t definition including the msg_type
  13968. * dword within the message, and the htt_chan_change_msg only containing
  13969. * the payload of the message that follows the msg_type dword).
  13970. */
  13971. PREPACK struct htt_chan_change_msg {
  13972. A_UINT32 chan_mhz; /* frequency in mhz */
  13973. A_UINT32 band_center_freq1; /* Center frequency 1 in MHz */
  13974. A_UINT32 band_center_freq2; /* Center frequency 2 in MHz - valid only for 11acvht 80plus80 mode*/
  13975. A_UINT32 chan_mode; /* WLAN_PHY_MODE of the channel defined in wlan_defs.h */
  13976. } POSTPACK;
  13977. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_M 0xffffffff
  13978. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S 0
  13979. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_M 0xffffffff
  13980. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S 0
  13981. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_M 0xffffffff
  13982. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S 0
  13983. #define HTT_CHAN_CHANGE_PHY_MODE_M 0xffffffff
  13984. #define HTT_CHAN_CHANGE_PHY_MODE_S 0
  13985. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_SET(word, value) \
  13986. do { \
  13987. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ, value);\
  13988. (word) |= (value) << HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S; \
  13989. } while (0)
  13990. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_GET(word) \
  13991. (((word) & HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_M) \
  13992. >> HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S)
  13993. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_SET(word, value) \
  13994. do { \
  13995. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ, value);\
  13996. (word) |= (value) << HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S; \
  13997. } while (0)
  13998. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_GET(word) \
  13999. (((word) & HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_M) \
  14000. >> HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S)
  14001. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_SET(word, value) \
  14002. do { \
  14003. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ, value);\
  14004. (word) |= (value) << HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S; \
  14005. } while (0)
  14006. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_GET(word) \
  14007. (((word) & HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_M) \
  14008. >> HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S)
  14009. #define HTT_CHAN_CHANGE_PHY_MODE_SET(word, value) \
  14010. do { \
  14011. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_PHY_MODE, value);\
  14012. (word) |= (value) << HTT_CHAN_CHANGE_PHY_MODE_S; \
  14013. } while (0)
  14014. #define HTT_CHAN_CHANGE_PHY_MODE_GET(word) \
  14015. (((word) & HTT_CHAN_CHANGE_PHY_MODE_M) \
  14016. >> HTT_CHAN_CHANGE_PHY_MODE_S)
  14017. #define HTT_CHAN_CHANGE_BYTES sizeof(struct htt_chan_change_t)
  14018. /**
  14019. * @brief rx offload packet error message
  14020. *
  14021. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR
  14022. *
  14023. * @details
  14024. * HTT_RX_OFLD_PKT_ERR message is sent by target to host to indicate err
  14025. * of target payload like mic err.
  14026. *
  14027. * |31 24|23 16|15 8|7 0|
  14028. * |----------------+----------------+----------------+----------------|
  14029. * | tid | vdev_id | msg_sub_type | msg_type |
  14030. * |-------------------------------------------------------------------|
  14031. * : (sub-type dependent content) :
  14032. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -:
  14033. * Header fields:
  14034. * - msg_type
  14035. * Bits 7:0
  14036. * Purpose: Identifies this as HTT_RX_OFLD_PKT_ERR message
  14037. * value: 0x16 (HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR)
  14038. * - msg_sub_type
  14039. * Bits 15:8
  14040. * Purpose: Identifies which type of rx error is reported by this message
  14041. * value: htt_rx_ofld_pkt_err_type
  14042. * - vdev_id
  14043. * Bits 23:16
  14044. * Purpose: Identifies which vdev received the erroneous rx frame
  14045. * value:
  14046. * - tid
  14047. * Bits 31:24
  14048. * Purpose: Identifies the traffic type of the rx frame
  14049. * value:
  14050. *
  14051. * - The payload fields used if the sub-type == MIC error are shown below.
  14052. * Note - MIC err is per MSDU, while PN is per MPDU.
  14053. * The FW will discard the whole MPDU if any MSDU within the MPDU is marked
  14054. * with MIC err in A-MSDU case, so FW will send only one HTT message
  14055. * with the PN of this MPDU attached to indicate MIC err for one MPDU
  14056. * instead of sending separate HTT messages for each wrong MSDU within
  14057. * the MPDU.
  14058. *
  14059. * |31 24|23 16|15 8|7 0|
  14060. * |----------------+----------------+----------------+----------------|
  14061. * | Rsvd | key_id | peer_id |
  14062. * |-------------------------------------------------------------------|
  14063. * | receiver MAC addr 31:0 |
  14064. * |-------------------------------------------------------------------|
  14065. * | Rsvd | receiver MAC addr 47:32 |
  14066. * |-------------------------------------------------------------------|
  14067. * | transmitter MAC addr 31:0 |
  14068. * |-------------------------------------------------------------------|
  14069. * | Rsvd | transmitter MAC addr 47:32 |
  14070. * |-------------------------------------------------------------------|
  14071. * | PN 31:0 |
  14072. * |-------------------------------------------------------------------|
  14073. * | Rsvd | PN 47:32 |
  14074. * |-------------------------------------------------------------------|
  14075. * - peer_id
  14076. * Bits 15:0
  14077. * Purpose: identifies which peer is frame is from
  14078. * value:
  14079. * - key_id
  14080. * Bits 23:16
  14081. * Purpose: identifies key_id of rx frame
  14082. * value:
  14083. * - RA_31_0 (receiver MAC addr 31:0)
  14084. * Bits 31:0
  14085. * Purpose: identifies by MAC address which vdev received the frame
  14086. * value: MAC address lower 4 bytes
  14087. * - RA_47_32 (receiver MAC addr 47:32)
  14088. * Bits 15:0
  14089. * Purpose: identifies by MAC address which vdev received the frame
  14090. * value: MAC address upper 2 bytes
  14091. * - TA_31_0 (transmitter MAC addr 31:0)
  14092. * Bits 31:0
  14093. * Purpose: identifies by MAC address which peer transmitted the frame
  14094. * value: MAC address lower 4 bytes
  14095. * - TA_47_32 (transmitter MAC addr 47:32)
  14096. * Bits 15:0
  14097. * Purpose: identifies by MAC address which peer transmitted the frame
  14098. * value: MAC address upper 2 bytes
  14099. * - PN_31_0
  14100. * Bits 31:0
  14101. * Purpose: Identifies pn of rx frame
  14102. * value: PN lower 4 bytes
  14103. * - PN_47_32
  14104. * Bits 15:0
  14105. * Purpose: Identifies pn of rx frame
  14106. * value:
  14107. * TKIP or CCMP: PN upper 2 bytes
  14108. * WAPI: PN bytes 6:5 (bytes 15:7 not included in this message)
  14109. */
  14110. enum htt_rx_ofld_pkt_err_type {
  14111. HTT_RX_OFLD_PKT_ERR_TYPE_NONE = 0,
  14112. HTT_RX_OFLD_PKT_ERR_TYPE_MIC_ERR,
  14113. };
  14114. /* definition for HTT_RX_OFLD_PKT_ERR msg hdr */
  14115. #define HTT_RX_OFLD_PKT_ERR_HDR_BYTES 4
  14116. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_M 0x0000ff00
  14117. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S 8
  14118. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_M 0x00ff0000
  14119. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_S 16
  14120. #define HTT_RX_OFLD_PKT_ERR_TID_M 0xff000000
  14121. #define HTT_RX_OFLD_PKT_ERR_TID_S 24
  14122. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_GET(_var) \
  14123. (((_var) & HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_M) \
  14124. >> HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S)
  14125. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_SET(_var, _val) \
  14126. do { \
  14127. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE, _val); \
  14128. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S)); \
  14129. } while (0)
  14130. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_GET(_var) \
  14131. (((_var) & HTT_RX_OFLD_PKT_ERR_VDEV_ID_M) >> HTT_RX_OFLD_PKT_ERR_VDEV_ID_S)
  14132. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_SET(_var, _val) \
  14133. do { \
  14134. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_VDEV_ID, _val); \
  14135. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_VDEV_ID_S)); \
  14136. } while (0)
  14137. #define HTT_RX_OFLD_PKT_ERR_TID_GET(_var) \
  14138. (((_var) & HTT_RX_OFLD_PKT_ERR_TID_M) >> HTT_RX_OFLD_PKT_ERR_TID_S)
  14139. #define HTT_RX_OFLD_PKT_ERR_TID_SET(_var, _val) \
  14140. do { \
  14141. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_TID, _val); \
  14142. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_TID_S)); \
  14143. } while (0)
  14144. /* definition for HTT_RX_OFLD_PKT_ERR_MIC_ERR msg sub-type payload */
  14145. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_BYTES 28
  14146. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_M 0x0000ffff
  14147. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S 0
  14148. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_M 0x00ff0000
  14149. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S 16
  14150. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_M 0xffffffff
  14151. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S 0
  14152. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_M 0x0000ffff
  14153. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S 0
  14154. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_M 0xffffffff
  14155. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S 0
  14156. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_M 0x0000ffff
  14157. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S 0
  14158. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_M 0xffffffff
  14159. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S 0
  14160. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_M 0x0000ffff
  14161. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S 0
  14162. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_GET(_var) \
  14163. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_M) >> \
  14164. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S)
  14165. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_SET(_var, _val) \
  14166. do { \
  14167. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID, _val); \
  14168. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S)); \
  14169. } while (0)
  14170. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_GET(_var) \
  14171. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_M) >> \
  14172. HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S)
  14173. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_SET(_var, _val) \
  14174. do { \
  14175. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID, _val); \
  14176. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S)); \
  14177. } while (0)
  14178. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_GET(_var) \
  14179. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_M) >> \
  14180. HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S)
  14181. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_SET(_var, _val) \
  14182. do { \
  14183. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0, _val); \
  14184. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S)); \
  14185. } while (0)
  14186. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_GET(_var) \
  14187. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_M) >> \
  14188. HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S)
  14189. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_SET(_var, _val) \
  14190. do { \
  14191. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32, _val); \
  14192. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S)); \
  14193. } while (0)
  14194. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_GET(_var) \
  14195. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_M) >> \
  14196. HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S)
  14197. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_SET(_var, _val) \
  14198. do { \
  14199. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0, _val); \
  14200. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S)); \
  14201. } while (0)
  14202. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_GET(_var) \
  14203. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_M) >> \
  14204. HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S)
  14205. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_SET(_var, _val) \
  14206. do { \
  14207. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32, _val); \
  14208. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S)); \
  14209. } while (0)
  14210. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_GET(_var) \
  14211. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_M) >> \
  14212. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S)
  14213. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_SET(_var, _val) \
  14214. do { \
  14215. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0, _val); \
  14216. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S)); \
  14217. } while (0)
  14218. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_GET(_var) \
  14219. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_M) >> \
  14220. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S)
  14221. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_SET(_var, _val) \
  14222. do { \
  14223. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32, _val); \
  14224. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S)); \
  14225. } while (0)
  14226. /**
  14227. * @brief target -> host peer rate report message
  14228. *
  14229. * MSG_TYPE => HTT_T2H_MSG_TYPE_RATE_REPORT
  14230. *
  14231. * @details
  14232. * HTT_T2H_MSG_TYPE_RATE_REPORT message is sent by target to host to indicate the
  14233. * justified rate of all the peers.
  14234. *
  14235. * |31 24|23 16|15 8|7 0|
  14236. * |----------------+----------------+----------------+----------------|
  14237. * | peer_count | | msg_type |
  14238. * |-------------------------------------------------------------------|
  14239. * : Payload (variant number of peer rate report) :
  14240. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -:
  14241. * Header fields:
  14242. * - msg_type
  14243. * Bits 7:0
  14244. * Purpose: Identifies this as HTT_T2H_MSG_TYPE_RATE_REPORT message.
  14245. * value: 0x17 (HTT_T2H_MSG_TYPE_RATE_REPORT)
  14246. * - reserved
  14247. * Bits 15:8
  14248. * Purpose:
  14249. * value:
  14250. * - peer_count
  14251. * Bits 31:16
  14252. * Purpose: Specify how many peer rate report elements are present in the payload.
  14253. * value:
  14254. *
  14255. * Payload:
  14256. * There are variant number of peer rate report follow the first 32 bits.
  14257. * The peer rate report is defined as follows.
  14258. *
  14259. * |31 20|19 16|15 0|
  14260. * |-----------------------+---------+---------------------------------|-
  14261. * | reserved | phy | peer_id | \
  14262. * |-------------------------------------------------------------------| -> report #0
  14263. * | rate | /
  14264. * |-----------------------+---------+---------------------------------|-
  14265. * | reserved | phy | peer_id | \
  14266. * |-------------------------------------------------------------------| -> report #1
  14267. * | rate | /
  14268. * |-----------------------+---------+---------------------------------|-
  14269. * | reserved | phy | peer_id | \
  14270. * |-------------------------------------------------------------------| -> report #2
  14271. * | rate | /
  14272. * |-------------------------------------------------------------------|-
  14273. * : :
  14274. * : :
  14275. * : :
  14276. * :-------------------------------------------------------------------:
  14277. *
  14278. * - peer_id
  14279. * Bits 15:0
  14280. * Purpose: identify the peer
  14281. * value:
  14282. * - phy
  14283. * Bits 19:16
  14284. * Purpose: identify which phy is in use
  14285. * value: 0=11b, 1=11a/g, 2=11n, 3=11ac.
  14286. * Please see enum htt_peer_report_phy_type for detail.
  14287. * - reserved
  14288. * Bits 31:20
  14289. * Purpose:
  14290. * value:
  14291. * - rate
  14292. * Bits 31:0
  14293. * Purpose: represent the justified rate of the peer specified by peer_id
  14294. * value:
  14295. */
  14296. enum htt_peer_rate_report_phy_type {
  14297. HTT_PEER_RATE_REPORT_11B = 0,
  14298. HTT_PEER_RATE_REPORT_11A_G,
  14299. HTT_PEER_RATE_REPORT_11N,
  14300. HTT_PEER_RATE_REPORT_11AC,
  14301. };
  14302. #define HTT_PEER_RATE_REPORT_SIZE 8
  14303. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_M 0xffff0000
  14304. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S 16
  14305. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_M 0x0000ffff
  14306. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_S 0
  14307. #define HTT_PEER_RATE_REPORT_MSG_PHY_M 0x000f0000
  14308. #define HTT_PEER_RATE_REPORT_MSG_PHY_S 16
  14309. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_GET(_var) \
  14310. (((_var) & HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_M) \
  14311. >> HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S)
  14312. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_SET(_var, _val) \
  14313. do { \
  14314. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PEER_COUNT, _val); \
  14315. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S)); \
  14316. } while (0)
  14317. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_GET(_var) \
  14318. (((_var) & HTT_PEER_RATE_REPORT_MSG_PEER_ID_M) \
  14319. >> HTT_PEER_RATE_REPORT_MSG_PEER_ID_S)
  14320. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_SET(_var, _val) \
  14321. do { \
  14322. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PEER_ID, _val); \
  14323. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PEER_ID_S)); \
  14324. } while (0)
  14325. #define HTT_PEER_RATE_REPORT_MSG_PHY_GET(_var) \
  14326. (((_var) & HTT_PEER_RATE_REPORT_MSG_PHY_M) \
  14327. >> HTT_PEER_RATE_REPORT_MSG_PHY_S)
  14328. #define HTT_PEER_RATE_REPORT_MSG_PHY_SET(_var, _val) \
  14329. do { \
  14330. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PHY, _val); \
  14331. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PHY_S)); \
  14332. } while (0)
  14333. /**
  14334. * @brief target -> host flow pool map message
  14335. *
  14336. * MSG_TYPE => HTT_T2H_MSG_TYPE_FLOW_POOL_MAP
  14337. *
  14338. * @details
  14339. * HTT_T2H_MSG_TYPE_FLOW_POOL_MAP message is sent by the target when setting up
  14340. * a flow of descriptors.
  14341. *
  14342. * This message is in TLV format and indicates the parameters to be setup a
  14343. * flow in the host. Each entry indicates that a particular flow ID is ready to
  14344. * receive descriptors from a specified pool.
  14345. *
  14346. * The message would appear as follows:
  14347. *
  14348. * |31 24|23 16|15 8|7 0|
  14349. * |----------------+----------------+----------------+----------------|
  14350. * header | reserved | num_flows | msg_type |
  14351. * |-------------------------------------------------------------------|
  14352. * | |
  14353. * : payload :
  14354. * | |
  14355. * |-------------------------------------------------------------------|
  14356. *
  14357. * The header field is one DWORD long and is interpreted as follows:
  14358. * b'0:7 - msg_type: Set to 0x18 (HTT_T2H_MSG_TYPE_FLOW_POOL_MAP)
  14359. * b'8-15 - num_flows: This will indicate the number of flows being setup in
  14360. * this message
  14361. * b'16-31 - reserved: These bits are reserved for future use
  14362. *
  14363. * Payload:
  14364. * The payload would contain multiple objects of the following structure. Each
  14365. * object represents a flow.
  14366. *
  14367. * |31 24|23 16|15 8|7 0|
  14368. * |----------------+----------------+----------------+----------------|
  14369. * header | reserved | num_flows | msg_type |
  14370. * |-------------------------------------------------------------------|
  14371. * payload0| flow_type |
  14372. * |-------------------------------------------------------------------|
  14373. * | flow_id |
  14374. * |-------------------------------------------------------------------|
  14375. * | reserved0 | flow_pool_id |
  14376. * |-------------------------------------------------------------------|
  14377. * | reserved1 | flow_pool_size |
  14378. * |-------------------------------------------------------------------|
  14379. * | reserved2 |
  14380. * |-------------------------------------------------------------------|
  14381. * payload1| flow_type |
  14382. * |-------------------------------------------------------------------|
  14383. * | flow_id |
  14384. * |-------------------------------------------------------------------|
  14385. * | reserved0 | flow_pool_id |
  14386. * |-------------------------------------------------------------------|
  14387. * | reserved1 | flow_pool_size |
  14388. * |-------------------------------------------------------------------|
  14389. * | reserved2 |
  14390. * |-------------------------------------------------------------------|
  14391. * | . |
  14392. * | . |
  14393. * | . |
  14394. * |-------------------------------------------------------------------|
  14395. *
  14396. * Each payload is 5 DWORDS long and is interpreted as follows:
  14397. * dword0 - b'0:31 - flow_type: This indicates the type of the entity to which
  14398. * this flow is associated. It can be VDEV, peer,
  14399. * or tid (AC). Based on enum htt_flow_type.
  14400. *
  14401. * dword1 - b'0:31 - flow_id: Identifier for the flow corresponding to this
  14402. * object. For flow_type vdev it is set to the
  14403. * vdevid, for peer it is peerid and for tid, it is
  14404. * tid_num.
  14405. *
  14406. * dword2 - b'0:15 - flow_pool_id: Identifier of the descriptor-pool being used
  14407. * in the host for this flow
  14408. * b'16:31 - reserved0: This field in reserved for the future. In case
  14409. * we have a hierarchical implementation (HCM) of
  14410. * pools, it can be used to indicate the ID of the
  14411. * parent-pool.
  14412. *
  14413. * dword3 - b'0:15 - flow_pool_size: Size of the pool in number of descriptors.
  14414. * Descriptors for this flow will be
  14415. * allocated from this pool in the host.
  14416. * b'16:31 - reserved1: This field in reserved for the future. In case
  14417. * we have a hierarchical implementation of pools,
  14418. * it can be used to indicate the max number of
  14419. * descriptors in the pool. The b'0:15 can be used
  14420. * to indicate min number of descriptors in the
  14421. * HCM scheme.
  14422. *
  14423. * dword4 - b'0:31 - reserved2: This field in reserved for the future. In case
  14424. * we have a hierarchical implementation of pools,
  14425. * b'0:15 can be used to indicate the
  14426. * priority-based borrowing (PBB) threshold of
  14427. * the flow's pool. The b'16:31 are still left
  14428. * reserved.
  14429. */
  14430. enum htt_flow_type {
  14431. FLOW_TYPE_VDEV = 0,
  14432. /* Insert new flow types above this line */
  14433. };
  14434. PREPACK struct htt_flow_pool_map_payload_t {
  14435. A_UINT32 flow_type;
  14436. A_UINT32 flow_id;
  14437. A_UINT32 flow_pool_id:16,
  14438. reserved0:16;
  14439. A_UINT32 flow_pool_size:16,
  14440. reserved1:16;
  14441. A_UINT32 reserved2;
  14442. } POSTPACK;
  14443. #define HTT_FLOW_POOL_MAP_HEADER_SZ (sizeof(A_UINT32))
  14444. #define HTT_FLOW_POOL_MAP_PAYLOAD_SZ \
  14445. (sizeof(struct htt_flow_pool_map_payload_t))
  14446. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_M 0x0000ff00
  14447. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_S 8
  14448. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_M 0xffffffff
  14449. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_S 0
  14450. #define HTT_FLOW_POOL_MAP_FLOW_ID_M 0xffffffff
  14451. #define HTT_FLOW_POOL_MAP_FLOW_ID_S 0
  14452. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_M 0x0000ffff
  14453. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S 0
  14454. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_M 0x0000ffff
  14455. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S 0
  14456. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_GET(_var) \
  14457. (((_var) & HTT_FLOW_POOL_MAP_NUM_FLOWS_M) >> HTT_FLOW_POOL_MAP_NUM_FLOWS_S)
  14458. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_GET(_var) \
  14459. (((_var) & HTT_FLOW_POOL_MAP_FLOW_TYPE_M) >> HTT_FLOW_POOL_MAP_FLOW_TYPE_S)
  14460. #define HTT_FLOW_POOL_MAP_FLOW_ID_GET(_var) \
  14461. (((_var) & HTT_FLOW_POOL_MAP_FLOW_ID_M) >> HTT_FLOW_POOL_MAP_FLOW_ID_S)
  14462. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_GET(_var) \
  14463. (((_var) & HTT_FLOW_POOL_MAP_FLOW_POOL_ID_M) >> \
  14464. HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S)
  14465. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_GET(_var) \
  14466. (((_var) & HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_M) >> \
  14467. HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S)
  14468. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_SET(_var, _val) \
  14469. do { \
  14470. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_NUM_FLOWS, _val); \
  14471. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_NUM_FLOWS_S)); \
  14472. } while (0)
  14473. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_SET(_var, _val) \
  14474. do { \
  14475. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_TYPE, _val); \
  14476. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_TYPE_S)); \
  14477. } while (0)
  14478. #define HTT_FLOW_POOL_MAP_FLOW_ID_SET(_var, _val) \
  14479. do { \
  14480. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_ID, _val); \
  14481. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_ID_S)); \
  14482. } while (0)
  14483. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_SET(_var, _val) \
  14484. do { \
  14485. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_POOL_ID, _val); \
  14486. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S)); \
  14487. } while (0)
  14488. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_SET(_var, _val) \
  14489. do { \
  14490. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE, _val); \
  14491. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S)); \
  14492. } while (0)
  14493. /**
  14494. * @brief target -> host flow pool unmap message
  14495. *
  14496. * MSG_TYPE => HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP
  14497. *
  14498. * @details
  14499. * HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP message is sent by the target when tearing
  14500. * down a flow of descriptors.
  14501. * This message indicates that for the flow (whose ID is provided) is wanting
  14502. * to stop receiving descriptors. This flow ID corresponds to the ID of the
  14503. * pool of descriptors from where descriptors are being allocated for this
  14504. * flow. When a flow (and its pool) are unmapped, all the child-pools will also
  14505. * be unmapped by the host.
  14506. *
  14507. * The message would appear as follows:
  14508. *
  14509. * |31 24|23 16|15 8|7 0|
  14510. * |----------------+----------------+----------------+----------------|
  14511. * | reserved0 | msg_type |
  14512. * |-------------------------------------------------------------------|
  14513. * | flow_type |
  14514. * |-------------------------------------------------------------------|
  14515. * | flow_id |
  14516. * |-------------------------------------------------------------------|
  14517. * | reserved1 | flow_pool_id |
  14518. * |-------------------------------------------------------------------|
  14519. *
  14520. * The message is interpreted as follows:
  14521. * dword0 - b'0:7 - msg_type: This will be set to 0x19
  14522. * (HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP)
  14523. * b'8:31 - reserved0: Reserved for future use
  14524. *
  14525. * dword1 - b'0:31 - flow_type: This indicates the type of the entity to which
  14526. * this flow is associated. It can be VDEV, peer,
  14527. * or tid (AC). Based on enum htt_flow_type.
  14528. *
  14529. * dword2 - b'0:31 - flow_id: Identifier for the flow corresponding to this
  14530. * object. For flow_type vdev it is set to the
  14531. * vdevid, for peer it is peerid and for tid, it is
  14532. * tid_num.
  14533. *
  14534. * dword3 - b'0:15 - flow_pool_id: Identifier of the descriptor-pool being
  14535. * used in the host for this flow
  14536. * b'16:31 - reserved0: This field in reserved for the future.
  14537. *
  14538. */
  14539. PREPACK struct htt_flow_pool_unmap_t {
  14540. A_UINT32 msg_type:8,
  14541. reserved0:24;
  14542. A_UINT32 flow_type;
  14543. A_UINT32 flow_id;
  14544. A_UINT32 flow_pool_id:16,
  14545. reserved1:16;
  14546. } POSTPACK;
  14547. #define HTT_FLOW_POOL_UNMAP_SZ (sizeof(struct htt_flow_pool_unmap_t))
  14548. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_M 0xffffffff
  14549. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S 0
  14550. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_M 0xffffffff
  14551. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_S 0
  14552. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_M 0x0000ffff
  14553. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S 0
  14554. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_GET(_var) \
  14555. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_TYPE_M) >> \
  14556. HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S)
  14557. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_GET(_var) \
  14558. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_ID_M) >> HTT_FLOW_POOL_UNMAP_FLOW_ID_S)
  14559. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_GET(_var) \
  14560. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_M) >> \
  14561. HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S)
  14562. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_SET(_var, _val) \
  14563. do { \
  14564. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_TYPE, _val); \
  14565. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S)); \
  14566. } while (0)
  14567. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_SET(_var, _val) \
  14568. do { \
  14569. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_ID, _val); \
  14570. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_ID_S)); \
  14571. } while (0)
  14572. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_SET(_var, _val) \
  14573. do { \
  14574. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID, _val); \
  14575. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S)); \
  14576. } while (0)
  14577. /**
  14578. * @brief target -> host SRING setup done message
  14579. *
  14580. * MSG_TYPE => HTT_T2H_MSG_TYPE_SRING_SETUP_DONE
  14581. *
  14582. * @details
  14583. * HTT_T2H_MSG_TYPE_SRING_SETUP_DONE message is sent by the target when
  14584. * SRNG ring setup is done
  14585. *
  14586. * This message indicates whether the last setup operation is successful.
  14587. * It will be sent to host when host set respose_required bit in
  14588. * HTT_H2T_MSG_TYPE_SRING_SETUP.
  14589. * The message would appear as follows:
  14590. *
  14591. * |31 24|23 16|15 8|7 0|
  14592. * |--------------- +----------------+----------------+----------------|
  14593. * | setup_status | ring_id | pdev_id | msg_type |
  14594. * |-------------------------------------------------------------------|
  14595. *
  14596. * The message is interpreted as follows:
  14597. * dword0 - b'0:7 - msg_type: This will be set to 0x1a
  14598. * (HTT_T2H_MSG_TYPE_SRING_SETUP_DONE)
  14599. * b'8:15 - pdev_id:
  14600. * 0 (for rings at SOC/UMAC level),
  14601. * 1/2/3 mac id (for rings at LMAC level)
  14602. * b'16:23 - ring_id: Identify the ring which is set up
  14603. * More details can be got from enum htt_srng_ring_id
  14604. * b'24:31 - setup_status: Indicate status of setup operation
  14605. * Refer to htt_ring_setup_status
  14606. */
  14607. PREPACK struct htt_sring_setup_done_t {
  14608. A_UINT32 msg_type: 8,
  14609. pdev_id: 8,
  14610. ring_id: 8,
  14611. setup_status: 8;
  14612. } POSTPACK;
  14613. enum htt_ring_setup_status {
  14614. htt_ring_setup_status_ok = 0,
  14615. htt_ring_setup_status_error,
  14616. };
  14617. #define HTT_SRING_SETUP_DONE_SZ (sizeof(struct htt_sring_setup_done_t))
  14618. #define HTT_SRING_SETUP_DONE_PDEV_ID_M 0x0000ff00
  14619. #define HTT_SRING_SETUP_DONE_PDEV_ID_S 8
  14620. #define HTT_SRING_SETUP_DONE_PDEV_ID_GET(_var) \
  14621. (((_var) & HTT_SRING_SETUP_DONE_PDEV_ID_M) >> \
  14622. HTT_SRING_SETUP_DONE_PDEV_ID_S)
  14623. #define HTT_SRING_SETUP_DONE_PDEV_ID_SET(_var, _val) \
  14624. do { \
  14625. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_PDEV_ID, _val); \
  14626. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_PDEV_ID_S)); \
  14627. } while (0)
  14628. #define HTT_SRING_SETUP_DONE_RING_ID_M 0x00ff0000
  14629. #define HTT_SRING_SETUP_DONE_RING_ID_S 16
  14630. #define HTT_SRING_SETUP_DONE_RING_ID_GET(_var) \
  14631. (((_var) & HTT_SRING_SETUP_DONE_RING_ID_M) >> \
  14632. HTT_SRING_SETUP_DONE_RING_ID_S)
  14633. #define HTT_SRING_SETUP_DONE_RING_ID_SET(_var, _val) \
  14634. do { \
  14635. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_RING_ID, _val); \
  14636. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_RING_ID_S)); \
  14637. } while (0)
  14638. #define HTT_SRING_SETUP_DONE_STATUS_M 0xff000000
  14639. #define HTT_SRING_SETUP_DONE_STATUS_S 24
  14640. #define HTT_SRING_SETUP_DONE_STATUS_GET(_var) \
  14641. (((_var) & HTT_SRING_SETUP_DONE_STATUS_M) >> \
  14642. HTT_SRING_SETUP_DONE_STATUS_S)
  14643. #define HTT_SRING_SETUP_DONE_STATUS_SET(_var, _val) \
  14644. do { \
  14645. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_STATUS, _val); \
  14646. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_STATUS_S)); \
  14647. } while (0)
  14648. /**
  14649. * @brief target -> flow map flow info
  14650. *
  14651. * MSG_TYPE => HTT_T2H_MSG_TYPE_MAP_FLOW_INFO
  14652. *
  14653. * @details
  14654. * HTT TX map flow entry with tqm flow pointer
  14655. * Sent from firmware to host to add tqm flow pointer in corresponding
  14656. * flow search entry. Flow metadata is replayed back to host as part of this
  14657. * struct to enable host to find the specific flow search entry
  14658. *
  14659. * The message would appear as follows:
  14660. *
  14661. * |31 28|27 18|17 14|13 8|7 0|
  14662. * |-------+------------------------------------------+----------------|
  14663. * | rsvd0 | fse_hsh_idx | msg_type |
  14664. * |-------------------------------------------------------------------|
  14665. * | rsvd1 | tid | peer_id |
  14666. * |-------------------------------------------------------------------|
  14667. * | tqm_flow_pntr_lo |
  14668. * |-------------------------------------------------------------------|
  14669. * | tqm_flow_pntr_hi |
  14670. * |-------------------------------------------------------------------|
  14671. * | fse_meta_data |
  14672. * |-------------------------------------------------------------------|
  14673. *
  14674. * The message is interpreted as follows:
  14675. *
  14676. * dword0 - b'0:7 - msg_type: This will be set to 0x1b
  14677. * (HTT_T2H_MSG_TYPE_MAP_FLOW_INFO)
  14678. *
  14679. * dword0 - b'8:27 - fse_hsh_idx: Flow search table index provided by host
  14680. * for this flow entry
  14681. *
  14682. * dword0 - b'28:31 - rsvd0: Reserved for future use
  14683. *
  14684. * dword1 - b'0:13 - peer_id: Software peer id given by host during association
  14685. *
  14686. * dword1 - b'14:17 - tid
  14687. *
  14688. * dword1 - b'18:31 - rsvd1: Reserved for future use
  14689. *
  14690. * dword2 - b'0:31 - tqm_flow_pntr_lo: Lower 32 bits of TQM flow pointer
  14691. *
  14692. * dword3 - b'0:31 - tqm_flow_pntr_hi: Higher 32 bits of TQM flow pointer
  14693. *
  14694. * dword4 - b'0:31 - fse_meta_data: Replay back TX flow search metadata
  14695. * given by host
  14696. */
  14697. PREPACK struct htt_tx_map_flow_info {
  14698. A_UINT32
  14699. msg_type: 8,
  14700. fse_hsh_idx: 20,
  14701. rsvd0: 4;
  14702. A_UINT32
  14703. peer_id: 14,
  14704. tid: 4,
  14705. rsvd1: 14;
  14706. A_UINT32 tqm_flow_pntr_lo;
  14707. A_UINT32 tqm_flow_pntr_hi;
  14708. struct htt_tx_flow_metadata fse_meta_data;
  14709. } POSTPACK;
  14710. /* DWORD 0 */
  14711. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_M 0x0fffff00
  14712. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S 8
  14713. /* DWORD 1 */
  14714. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_M 0x00003fff
  14715. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_S 0
  14716. #define HTT_TX_MAP_FLOW_INFO_TID_M 0x0003c000
  14717. #define HTT_TX_MAP_FLOW_INFO_TID_S 14
  14718. /* DWORD 0 */
  14719. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_GET(_var) \
  14720. (((_var) & HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_M) >> \
  14721. HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S)
  14722. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_SET(_var, _val) \
  14723. do { \
  14724. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX, _val); \
  14725. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S)); \
  14726. } while (0)
  14727. /* DWORD 1 */
  14728. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_GET(_var) \
  14729. (((_var) & HTT_TX_MAP_FLOW_INFO_PEER_ID_M) >> \
  14730. HTT_TX_MAP_FLOW_INFO_PEER_ID_S)
  14731. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_SET(_var, _val) \
  14732. do { \
  14733. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_PEER_ID_IDX, _val); \
  14734. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_PEER_ID_S)); \
  14735. } while (0)
  14736. #define HTT_TX_MAP_FLOW_INFO_TID_GET(_var) \
  14737. (((_var) & HTT_TX_MAP_FLOW_INFO_TID_M) >> \
  14738. HTT_TX_MAP_FLOW_INFO_TID_S)
  14739. #define HTT_TX_MAP_FLOW_INFO_TID_SET(_var, _val) \
  14740. do { \
  14741. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_TID_IDX, _val); \
  14742. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_TID_S)); \
  14743. } while (0)
  14744. /*
  14745. * htt_dbg_ext_stats_status -
  14746. * present - The requested stats have been delivered in full.
  14747. * This indicates that either the stats information was contained
  14748. * in its entirety within this message, or else this message
  14749. * completes the delivery of the requested stats info that was
  14750. * partially delivered through earlier STATS_CONF messages.
  14751. * partial - The requested stats have been delivered in part.
  14752. * One or more subsequent STATS_CONF messages with the same
  14753. * cookie value will be sent to deliver the remainder of the
  14754. * information.
  14755. * error - The requested stats could not be delivered, for example due
  14756. * to a shortage of memory to construct a message holding the
  14757. * requested stats.
  14758. * invalid - The requested stat type is either not recognized, or the
  14759. * target is configured to not gather the stats type in question.
  14760. */
  14761. enum htt_dbg_ext_stats_status {
  14762. HTT_DBG_EXT_STATS_STATUS_PRESENT = 0,
  14763. HTT_DBG_EXT_STATS_STATUS_PARTIAL = 1,
  14764. HTT_DBG_EXT_STATS_STATUS_ERROR = 2,
  14765. HTT_DBG_EXT_STATS_STATUS_INVALID = 3,
  14766. };
  14767. /**
  14768. * @brief target -> host ppdu stats upload
  14769. *
  14770. * MSG_TYPE => HTT_T2H_MSG_TYPE_PPDU_STATS_IND
  14771. *
  14772. * @details
  14773. * The following field definitions describe the format of the HTT target
  14774. * to host ppdu stats indication message.
  14775. *
  14776. *
  14777. * |31 16|15 12|11 10|9 8|7 0 |
  14778. * |----------------------------------------------------------------------|
  14779. * | payload_size | rsvd |pdev_id|mac_id | msg type |
  14780. * |----------------------------------------------------------------------|
  14781. * | ppdu_id |
  14782. * |----------------------------------------------------------------------|
  14783. * | Timestamp in us |
  14784. * |----------------------------------------------------------------------|
  14785. * | reserved |
  14786. * |----------------------------------------------------------------------|
  14787. * | type-specific stats info |
  14788. * | (see htt_ppdu_stats.h) |
  14789. * |----------------------------------------------------------------------|
  14790. * Header fields:
  14791. * - MSG_TYPE
  14792. * Bits 7:0
  14793. * Purpose: Identifies this is a PPDU STATS indication
  14794. * message.
  14795. * Value: 0x1d (HTT_T2H_MSG_TYPE_PPDU_STATS_IND)
  14796. * - mac_id
  14797. * Bits 9:8
  14798. * Purpose: mac_id of this ppdu_id
  14799. * Value: 0-3
  14800. * - pdev_id
  14801. * Bits 11:10
  14802. * Purpose: pdev_id of this ppdu_id
  14803. * Value: 0-3
  14804. * 0 (for rings at SOC level),
  14805. * 1/2/3 PDEV -> 0/1/2
  14806. * - payload_size
  14807. * Bits 31:16
  14808. * Purpose: total tlv size
  14809. * Value: payload_size in bytes
  14810. */
  14811. #define HTT_T2H_PPDU_STATS_IND_HDR_SIZE 16
  14812. #define HTT_T2H_PPDU_STATS_MAC_ID_M 0x00000300
  14813. #define HTT_T2H_PPDU_STATS_MAC_ID_S 8
  14814. #define HTT_T2H_PPDU_STATS_PDEV_ID_M 0x00000C00
  14815. #define HTT_T2H_PPDU_STATS_PDEV_ID_S 10
  14816. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_M 0xFFFF0000
  14817. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S 16
  14818. #define HTT_T2H_PPDU_STATS_PPDU_ID_M 0xFFFFFFFF
  14819. #define HTT_T2H_PPDU_STATS_PPDU_ID_S 0
  14820. #define HTT_T2H_PPDU_STATS_MAC_ID_SET(word, value) \
  14821. do { \
  14822. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_MAC_ID, value); \
  14823. (word) |= (value) << HTT_T2H_PPDU_STATS_MAC_ID_S; \
  14824. } while (0)
  14825. #define HTT_T2H_PPDU_STATS_MAC_ID_GET(word) \
  14826. (((word) & HTT_T2H_PPDU_STATS_MAC_ID_M) >> \
  14827. HTT_T2H_PPDU_STATS_MAC_ID_S)
  14828. #define HTT_T2H_PPDU_STATS_PDEV_ID_SET(word, value) \
  14829. do { \
  14830. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PDEV_ID, value); \
  14831. (word) |= (value) << HTT_T2H_PPDU_STATS_PDEV_ID_S; \
  14832. } while (0)
  14833. #define HTT_T2H_PPDU_STATS_PDEV_ID_GET(word) \
  14834. (((word) & HTT_T2H_PPDU_STATS_PDEV_ID_M) >> \
  14835. HTT_T2H_PPDU_STATS_PDEV_ID_S)
  14836. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_SET(word, value) \
  14837. do { \
  14838. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PAYLOAD_SIZE, value); \
  14839. (word) |= (value) << HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S; \
  14840. } while (0)
  14841. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_GET(word) \
  14842. (((word) & HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_M) >> \
  14843. HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S)
  14844. #define HTT_T2H_PPDU_STATS_PPDU_ID_SET(word, value) \
  14845. do { \
  14846. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PPDU_ID, value); \
  14847. (word) |= (value) << HTT_T2H_PPDU_STATS_PPDU_ID_S; \
  14848. } while (0)
  14849. #define HTT_T2H_PPDU_STATS_PPDU_ID_GET(word) \
  14850. (((word) & HTT_T2H_PPDU_STATS_PPDU_ID_M) >> \
  14851. HTT_T2H_PPDU_STATS_PPDU_ID_S)
  14852. /* htt_t2h_ppdu_stats_ind_hdr_t
  14853. * This struct contains the fields within the header of the
  14854. * HTT_T2H_PPDU_STATS_IND message, preceding the type-specific
  14855. * stats info.
  14856. * This struct assumes little-endian layout, and thus is only
  14857. * suitable for use within processors known to be little-endian
  14858. * (such as the target).
  14859. * In contrast, the above macros provide endian-portable methods
  14860. * to get and set the bitfields within this PPDU_STATS_IND header.
  14861. */
  14862. typedef struct {
  14863. A_UINT32 msg_type: 8, /* bits 7:0 */
  14864. mac_id: 2, /* bits 9:8 */
  14865. pdev_id: 2, /* bits 11:10 */
  14866. reserved1: 4, /* bits 15:12 */
  14867. payload_size: 16; /* bits 31:16 */
  14868. A_UINT32 ppdu_id;
  14869. A_UINT32 timestamp_us;
  14870. A_UINT32 reserved2;
  14871. } htt_t2h_ppdu_stats_ind_hdr_t;
  14872. /**
  14873. * @brief target -> host extended statistics upload
  14874. *
  14875. * MSG_TYPE => HTT_T2H_MSG_TYPE_EXT_STATS_CONF
  14876. *
  14877. * @details
  14878. * The following field definitions describe the format of the HTT target
  14879. * to host stats upload confirmation message.
  14880. * The message contains a cookie echoed from the HTT host->target stats
  14881. * upload request, which identifies which request the confirmation is
  14882. * for, and a single stats can span over multiple HTT stats indication
  14883. * due to the HTT message size limitation so every HTT ext stats indication
  14884. * will have tag-length-value stats information elements.
  14885. * The tag-length header for each HTT stats IND message also includes a
  14886. * status field, to indicate whether the request for the stat type in
  14887. * question was fully met, partially met, unable to be met, or invalid
  14888. * (if the stat type in question is disabled in the target).
  14889. * A Done bit 1's indicate the end of the of stats info elements.
  14890. *
  14891. *
  14892. * |31 16|15 12|11|10 8|7 5|4 0|
  14893. * |--------------------------------------------------------------|
  14894. * | reserved | msg type |
  14895. * |--------------------------------------------------------------|
  14896. * | cookie LSBs |
  14897. * |--------------------------------------------------------------|
  14898. * | cookie MSBs |
  14899. * |--------------------------------------------------------------|
  14900. * | stats entry length | rsvd | D| S | stat type |
  14901. * |--------------------------------------------------------------|
  14902. * | type-specific stats info |
  14903. * | (see htt_stats.h) |
  14904. * |--------------------------------------------------------------|
  14905. * Header fields:
  14906. * - MSG_TYPE
  14907. * Bits 7:0
  14908. * Purpose: Identifies this is a extended statistics upload confirmation
  14909. * message.
  14910. * Value: 0x1c (HTT_T2H_MSG_TYPE_EXT_STATS_CONF)
  14911. * - COOKIE_LSBS
  14912. * Bits 31:0
  14913. * Purpose: Provide a mechanism to match a target->host stats confirmation
  14914. * message with its preceding host->target stats request message.
  14915. * Value: LSBs of the opaque cookie specified by the host-side requestor
  14916. * - COOKIE_MSBS
  14917. * Bits 31:0
  14918. * Purpose: Provide a mechanism to match a target->host stats confirmation
  14919. * message with its preceding host->target stats request message.
  14920. * Value: MSBs of the opaque cookie specified by the host-side requestor
  14921. *
  14922. * Stats Information Element tag-length header fields:
  14923. * - STAT_TYPE
  14924. * Bits 7:0
  14925. * Purpose: identifies the type of statistics info held in the
  14926. * following information element
  14927. * Value: htt_dbg_ext_stats_type
  14928. * - STATUS
  14929. * Bits 10:8
  14930. * Purpose: indicate whether the requested stats are present
  14931. * Value: htt_dbg_ext_stats_status
  14932. * - DONE
  14933. * Bits 11
  14934. * Purpose:
  14935. * Indicates the completion of the stats entry, this will be the last
  14936. * stats conf HTT segment for the requested stats type.
  14937. * Value:
  14938. * 0 -> the stats retrieval is ongoing
  14939. * 1 -> the stats retrieval is complete
  14940. * - LENGTH
  14941. * Bits 31:16
  14942. * Purpose: indicate the stats information size
  14943. * Value: This field specifies the number of bytes of stats information
  14944. * that follows the element tag-length header.
  14945. * It is expected but not required that this length is a multiple of
  14946. * 4 bytes.
  14947. */
  14948. #define HTT_T2H_EXT_STATS_COOKIE_SIZE 8
  14949. #define HTT_T2H_EXT_STATS_CONF_HDR_SIZE 4
  14950. #define HTT_T2H_EXT_STATS_CONF_TLV_HDR_SIZE 4
  14951. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_M 0x000000ff
  14952. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S 0
  14953. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_M 0x00000700
  14954. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S 8
  14955. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_M 0x00000800
  14956. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_S 11
  14957. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_M 0xffff0000
  14958. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S 16
  14959. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_SET(word, value) \
  14960. do { \
  14961. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_TYPE, value); \
  14962. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S; \
  14963. } while (0)
  14964. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_GET(word) \
  14965. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_TYPE_M) >> \
  14966. HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S)
  14967. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_SET(word, value) \
  14968. do { \
  14969. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_STATUS, value); \
  14970. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S; \
  14971. } while (0)
  14972. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_GET(word) \
  14973. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_STATUS_M) >> \
  14974. HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S)
  14975. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_SET(word, value) \
  14976. do { \
  14977. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_DONE, value); \
  14978. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_DONE_S; \
  14979. } while (0)
  14980. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_GET(word) \
  14981. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_DONE_M) >> \
  14982. HTT_T2H_EXT_STATS_CONF_TLV_DONE_S)
  14983. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_SET(word, value) \
  14984. do { \
  14985. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_LENGTH, value); \
  14986. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S; \
  14987. } while (0)
  14988. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_GET(word) \
  14989. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_M) >> \
  14990. HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S)
  14991. /**
  14992. * @brief target -> host streaming statistics upload
  14993. *
  14994. * MSG_TYPE => HTT_T2H_MSG_TYPE_STREAMING_STATS_IND
  14995. *
  14996. * @details
  14997. * The following field definitions describe the format of the HTT target
  14998. * to host streaming stats upload indication message.
  14999. * The host can use a STREAMING_STATS_REQ message to enable the target to
  15000. * produce an ongoing series of STREAMING_STATS_IND messages, and can also
  15001. * use the STREAMING_STATS_REQ message to halt the target's production of
  15002. * STREAMING_STATS_IND messages.
  15003. * The STREAMING_STATS_IND message contains a payload of TLVs containing
  15004. * the stats enabled by the host's STREAMING_STATS_REQ message.
  15005. *
  15006. * |31 8|7 0|
  15007. * |--------------------------------------------------------------|
  15008. * | reserved | msg type |
  15009. * |--------------------------------------------------------------|
  15010. * | type-specific stats info |
  15011. * | (see htt_stats.h) |
  15012. * |--------------------------------------------------------------|
  15013. * Header fields:
  15014. * - MSG_TYPE
  15015. * Bits 7:0
  15016. * Purpose: Identifies this as a streaming statistics upload indication
  15017. * message.
  15018. * Value: 0x2f (HTT_T2H_MSG_TYPE_STREAMING_STATS_IND)
  15019. */
  15020. #define HTT_T2H_STREAMING_STATS_IND_HDR_SIZE 4
  15021. typedef enum {
  15022. HTT_PEER_TYPE_DEFAULT = 0, /* Generic/Non-BSS/Self Peer */
  15023. HTT_PEER_TYPE_BSS = 1, /* Peer is BSS Peer entry */
  15024. HTT_PEER_TYPE_TDLS = 2, /* Peer is a TDLS Peer */
  15025. HTT_PEER_TYPE_OCB = 3, /* Peer is a OCB Peer */
  15026. HTT_PEER_TYPE_NAN_DATA = 4, /* Peer is NAN DATA */
  15027. HTT_PEER_TYPE_HOST_MAX = 127, /* Host <-> Target Peer type is assigned up to 127 */
  15028. /* Reserved from 128 - 255 for target internal use.*/
  15029. HTT_PEER_TYPE_ROAMOFFLOAD_TEMP = 128, /* Temporarily created during offload roam */
  15030. } HTT_PEER_TYPE;
  15031. /** macro to convert MAC address from char array to HTT word format */
  15032. #define HTT_CHAR_ARRAY_TO_MAC_ADDR(c_macaddr, phtt_mac_addr) do { \
  15033. (phtt_mac_addr)->mac_addr31to0 = \
  15034. (((c_macaddr)[0] << 0) | \
  15035. ((c_macaddr)[1] << 8) | \
  15036. ((c_macaddr)[2] << 16) | \
  15037. ((c_macaddr)[3] << 24)); \
  15038. (phtt_mac_addr)->mac_addr47to32 = ((c_macaddr)[4] | ((c_macaddr)[5] << 8));\
  15039. } while (0)
  15040. /**
  15041. * @brief target -> host monitor mac header indication message
  15042. *
  15043. * MSG_TYPE => HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND
  15044. *
  15045. * @details
  15046. * The following diagram shows the format of the monitor mac header message
  15047. * sent from the target to the host.
  15048. * This message is primarily sent when promiscuous rx mode is enabled.
  15049. * One message is sent per rx PPDU.
  15050. *
  15051. * |31 24|23 16|15 8|7 0|
  15052. * |-------------------------------------------------------------|
  15053. * | peer_id | reserved0 | msg_type |
  15054. * |-------------------------------------------------------------|
  15055. * | reserved1 | num_mpdu |
  15056. * |-------------------------------------------------------------|
  15057. * | struct hw_rx_desc |
  15058. * | (see wal_rx_desc.h) |
  15059. * |-------------------------------------------------------------|
  15060. * | struct ieee80211_frame_addr4 |
  15061. * | (see ieee80211_defs.h) |
  15062. * |-------------------------------------------------------------|
  15063. * | struct ieee80211_frame_addr4 |
  15064. * | (see ieee80211_defs.h) |
  15065. * |-------------------------------------------------------------|
  15066. * | ...... |
  15067. * |-------------------------------------------------------------|
  15068. *
  15069. * Header fields:
  15070. * - msg_type
  15071. * Bits 7:0
  15072. * Purpose: Identifies this is a monitor mac header indication message.
  15073. * Value: 0x20 (HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND)
  15074. * - peer_id
  15075. * Bits 31:16
  15076. * Purpose: Software peer id given by host during association,
  15077. * During promiscuous mode, the peer ID will be invalid (0xFF)
  15078. * for rx PPDUs received from unassociated peers.
  15079. * Value: peer ID (for associated peers) or 0xFF (for unassociated peers)
  15080. * - num_mpdu
  15081. * Bits 15:0
  15082. * Purpose: The number of MPDU frame headers (struct ieee80211_frame_addr4)
  15083. * delivered within the message.
  15084. * Value: 1 to 32
  15085. * num_mpdu is limited to a maximum value of 32, due to buffer
  15086. * size limits. For PPDUs with more than 32 MPDUs, only the
  15087. * ieee80211_frame_addr4 headers from the first 32 MPDUs within
  15088. * the PPDU will be provided.
  15089. */
  15090. #define HTT_T2H_MONITOR_MAC_HEADER_IND_HDR_SIZE 8
  15091. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_M 0xFFFF0000
  15092. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S 16
  15093. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_M 0x0000FFFF
  15094. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S 0
  15095. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_SET(word, value) \
  15096. do { \
  15097. HTT_CHECK_SET_VAL(HTT_T2H_MONITOR_MAC_HEADER_PEER_ID, value); \
  15098. (word) |= (value) << HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S; \
  15099. } while (0)
  15100. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_GET(word) \
  15101. (((word) & HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_M) >> \
  15102. HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S)
  15103. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_SET(word, value) \
  15104. do { \
  15105. HTT_CHECK_SET_VAL(HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU, value); \
  15106. (word) |= (value) << HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S; \
  15107. } while (0)
  15108. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_GET(word) \
  15109. (((word) & HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_M) >> \
  15110. HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S)
  15111. /**
  15112. * @brief target -> host flow pool resize Message
  15113. *
  15114. * MSG_TYPE => HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE
  15115. *
  15116. * @details
  15117. * HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE message is sent by the target when
  15118. * the flow pool associated with the specified ID is resized
  15119. *
  15120. * The message would appear as follows:
  15121. *
  15122. * |31 16|15 8|7 0|
  15123. * |---------------------------------+----------------+----------------|
  15124. * | reserved0 | Msg type |
  15125. * |-------------------------------------------------------------------|
  15126. * | flow pool new size | flow pool ID |
  15127. * |-------------------------------------------------------------------|
  15128. *
  15129. * The message is interpreted as follows:
  15130. * b'0:7 - msg_type: This will be set to 0x21
  15131. * (HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE)
  15132. *
  15133. * b'0:15 - flow pool ID: Existing flow pool ID
  15134. *
  15135. * b'16:31 - flow pool new size: new pool size for existing flow pool ID
  15136. *
  15137. */
  15138. PREPACK struct htt_flow_pool_resize_t {
  15139. A_UINT32 msg_type:8,
  15140. reserved0:24;
  15141. A_UINT32 flow_pool_id:16,
  15142. flow_pool_new_size:16;
  15143. } POSTPACK;
  15144. #define HTT_FLOW_POOL_RESIZE_SZ (sizeof(struct htt_flow_pool_resize_t))
  15145. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_M 0x0000ffff
  15146. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S 0
  15147. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_M 0xffff0000
  15148. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S 16
  15149. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_GET(_var) \
  15150. (((_var) & HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_M) >> \
  15151. HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S)
  15152. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_SET(_var, _val) \
  15153. do { \
  15154. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID, _val); \
  15155. ((_var) |= ((_val) << HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S)); \
  15156. } while (0)
  15157. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_GET(_var) \
  15158. (((_var) & HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_M) >> \
  15159. HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S)
  15160. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_SET(_var, _val) \
  15161. do { \
  15162. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE, _val); \
  15163. ((_var) |= ((_val) << HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S)); \
  15164. } while (0)
  15165. #define HTT_CFR_CAPTURE_MAGIC_PATTERN 0xCCCCCCCC
  15166. #define HTT_CFR_CAPTURE_READ_INDEX_OFFSET 0 /* bytes */
  15167. #define HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES 4
  15168. #define HTT_CFR_CAPTURE_WRITE_INDEX_OFFSET /* bytes */ \
  15169. (HTT_CFR_CAPTURE_READ_INDEX_OFFSET + HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES)
  15170. #define HTT_CFR_CAPTURE_SIZEOF_WRITE_INDEX_BYTES 4
  15171. #define HTT_CFR_CAPTURE_SIZEOF_MAGIC_PATTERN_BYTES 4
  15172. /*
  15173. * The read and write indices point to the data within the host buffer.
  15174. * Because the first 4 bytes of the host buffer is used for the read index and
  15175. * the next 4 bytes for the write index, the data itself starts at offset 8.
  15176. * The read index and write index are the byte offsets from the base of the
  15177. * meta-data buffer, and thus have a minimum value of 8 rather than 0.
  15178. * Refer the ASCII text picture below.
  15179. */
  15180. #define HTT_CFR_CAPTURE_INITIAL_RW_START_INDEX \
  15181. (HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES + \
  15182. HTT_CFR_CAPTURE_SIZEOF_WRITE_INDEX_BYTES)
  15183. /*
  15184. ***************************************************************************
  15185. *
  15186. * Layout when CFR capture message type is 'HTT_PEER_CFR_CAPTURE_MSG_TYPE_1'
  15187. *
  15188. ***************************************************************************
  15189. *
  15190. * The memory allocated by WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID is used
  15191. * in the below format. The HTT message 'htt_cfr_dump_compl_ind' is sent by
  15192. * FW to Host whenever a CFR capture (CFR data1 or CFR data2 etc.,) is
  15193. * written into the Host memory region mentioned below.
  15194. *
  15195. * Read index is updated by the Host. At any point of time, the read index will
  15196. * indicate the index that will next be read by the Host. The read index is
  15197. * in units of bytes offset from the base of the meta-data buffer.
  15198. *
  15199. * Write index is updated by the FW. At any point of time, the write index will
  15200. * indicate from where the FW can start writing any new data. The write index is
  15201. * in units of bytes offset from the base of the meta-data buffer.
  15202. *
  15203. * If the Host is not fast enough in reading the CFR data, any new capture data
  15204. * would be dropped if there is no space left to write the new captures.
  15205. *
  15206. * The last 4 bytes of the memory region will have the magic pattern
  15207. * HTT_CFR_CAPTURE_MAGIC_PATTERN. This can be used to ensure that the FW does
  15208. * not overrun the host buffer.
  15209. *
  15210. * ,--------------------. read and write indices store the
  15211. * | | byte offset from the base of the
  15212. * | ,--------+--------. meta-data buffer to the next
  15213. * | | | | location within the data buffer
  15214. * | | v v that will be read / written
  15215. * ************************************************************************
  15216. * * Read * Write * * Magic *
  15217. * * index * index * CFR data1 ...... CFR data N * pattern *
  15218. * * (4 bytes) * (4 bytes) * * (4 bytes)*
  15219. * ************************************************************************
  15220. * |<---------- data buffer ---------->|
  15221. *
  15222. * |<----------------- meta-data buffer allocated in Host ----------------|
  15223. *
  15224. * Note:
  15225. * - Considering the 4 bytes needed to store the Read index (R) and the
  15226. * Write index (W), the initial value is as follows:
  15227. * R = W = HTT_CFR_CAPTURE_INITIAL_RW_START_INDEX
  15228. * - Buffer empty condition:
  15229. * R = W
  15230. *
  15231. * Regarding CFR data format:
  15232. * --------------------------
  15233. *
  15234. * Each CFR tone is stored in HW as 16-bits with the following format:
  15235. * {bits[15:12], bits[11:6], bits[5:0]} =
  15236. * {unsigned exponent (4 bits),
  15237. * signed mantissa_real (6 bits),
  15238. * signed mantissa_imag (6 bits)}
  15239. *
  15240. * CFR_real = mantissa_real * 2^(exponent-5)
  15241. * CFR_imag = mantissa_imag * 2^(exponent-5)
  15242. *
  15243. *
  15244. * The CFR data is written to the 16-bit unsigned output array (buff) in
  15245. * ascending tone order. For example, the Legacy20 CFR is output as follows:
  15246. *
  15247. * buff[0]: [CFR_exp[-26], CFR_mant_real[-26], CFR_mant_imag[-26]]
  15248. * buff[1]: [CFR_exp[-25], CFR_mant_real[-25], CFR_mant_imag[-25]]
  15249. * .
  15250. * .
  15251. * .
  15252. * buff[N-2]: [CFR_exp[25], CFR_mant_real[25], CFR_mant_imag[25]]
  15253. * buff[N-1]: [CFR_exp[26], CFR_mant_real[26], CFR_mant_imag[26]]
  15254. */
  15255. /* Bandwidth of peer CFR captures */
  15256. typedef enum {
  15257. HTT_PEER_CFR_CAPTURE_BW_20MHZ = 0,
  15258. HTT_PEER_CFR_CAPTURE_BW_40MHZ = 1,
  15259. HTT_PEER_CFR_CAPTURE_BW_80MHZ = 2,
  15260. HTT_PEER_CFR_CAPTURE_BW_160MHZ = 3,
  15261. HTT_PEER_CFR_CAPTURE_BW_80_80MHZ = 4,
  15262. HTT_PEER_CFR_CAPTURE_BW_MAX,
  15263. } HTT_PEER_CFR_CAPTURE_BW;
  15264. /* Mode of the peer CFR captures. The type of RX frame for which the CFR
  15265. * was captured
  15266. */
  15267. typedef enum {
  15268. HTT_PEER_CFR_CAPTURE_MODE_LEGACY = 0,
  15269. HTT_PEER_CFR_CAPTURE_MODE_DUP_LEGACY = 1,
  15270. HTT_PEER_CFR_CAPTURE_MODE_HT = 2,
  15271. HTT_PEER_CFR_CAPTURE_MODE_VHT = 3,
  15272. HTT_PEER_CFR_CAPTURE_MODE_MAX,
  15273. } HTT_PEER_CFR_CAPTURE_MODE;
  15274. typedef enum {
  15275. /* This message type is currently used for the below purpose:
  15276. *
  15277. * - capture_method = WMI_PEER_CFR_CAPTURE_METHOD_NULL_FRAME in the
  15278. * wmi_peer_cfr_capture_cmd.
  15279. * If payload_present bit is set to 0 then the associated memory region
  15280. * gets allocated through WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID.
  15281. * If payload_present bit is set to 1 then CFR dump is part of the HTT
  15282. * message; the CFR dump will be present at the end of the message,
  15283. * after the chan_phy_mode.
  15284. */
  15285. HTT_PEER_CFR_CAPTURE_MSG_TYPE_1 = 0x1,
  15286. /* Always keep this last */
  15287. HTT_PEER_CFR_CAPTURE_MSG_TYPE_MAX,
  15288. } HTT_PEER_CFR_CAPTURE_MSG_TYPE;
  15289. /**
  15290. * @brief target -> host CFR dump completion indication message definition
  15291. * htt_cfr_dump_compl_ind when the version is HTT_PEER_CFR_CAPTURE_MSG_TYPE_1.
  15292. *
  15293. * MSG_TYPE => HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND
  15294. *
  15295. * @details
  15296. * The following diagram shows the format of the Channel Frequency Response
  15297. * (CFR) dump completion indication. This inidcation is sent to the Host when
  15298. * the channel capture of a peer is copied by Firmware into the Host memory
  15299. *
  15300. * **************************************************************************
  15301. *
  15302. * Message format when the CFR capture message type is
  15303. * 'HTT_PEER_CFR_CAPTURE_MSG_TYPE_1'
  15304. *
  15305. * **************************************************************************
  15306. *
  15307. * |31 16|15 |8|7 0|
  15308. * |----------------------------------------------------------------|
  15309. * header: | reserved |P| msg_type |
  15310. * word 0 | | | |
  15311. * |----------------------------------------------------------------|
  15312. * payload: | cfr_capture_msg_type |
  15313. * word 1 | |
  15314. * |----------------------------------------------------------------|
  15315. * | vdev_id | captype | chbw | sts | mode | capbw |S| req_id |
  15316. * word 2 | | | | | | | | |
  15317. * |----------------------------------------------------------------|
  15318. * | mac_addr31to0 |
  15319. * word 3 | |
  15320. * |----------------------------------------------------------------|
  15321. * | unused / reserved | mac_addr47to32 |
  15322. * word 4 | | |
  15323. * |----------------------------------------------------------------|
  15324. * | index |
  15325. * word 5 | |
  15326. * |----------------------------------------------------------------|
  15327. * | length |
  15328. * word 6 | |
  15329. * |----------------------------------------------------------------|
  15330. * | timestamp |
  15331. * word 7 | |
  15332. * |----------------------------------------------------------------|
  15333. * | counter |
  15334. * word 8 | |
  15335. * |----------------------------------------------------------------|
  15336. * | chan_mhz |
  15337. * word 9 | |
  15338. * |----------------------------------------------------------------|
  15339. * | band_center_freq1 |
  15340. * word 10 | |
  15341. * |----------------------------------------------------------------|
  15342. * | band_center_freq2 |
  15343. * word 11 | |
  15344. * |----------------------------------------------------------------|
  15345. * | chan_phy_mode |
  15346. * word 12 | |
  15347. * |----------------------------------------------------------------|
  15348. * where,
  15349. * P - payload present bit (payload_present explained below)
  15350. * req_id - memory request id (mem_req_id explained below)
  15351. * S - status field (status explained below)
  15352. * capbw - capture bandwidth (capture_bw explained below)
  15353. * mode - mode of capture (mode explained below)
  15354. * sts - space time streams (sts_count explained below)
  15355. * chbw - channel bandwidth (channel_bw explained below)
  15356. * captype - capture type (cap_type explained below)
  15357. *
  15358. * The following field definitions describe the format of the CFR dump
  15359. * completion indication sent from the target to the host
  15360. *
  15361. * Header fields:
  15362. *
  15363. * Word 0
  15364. * - msg_type
  15365. * Bits 7:0
  15366. * Purpose: Identifies this as CFR TX completion indication
  15367. * Value: 0x22 (HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND)
  15368. * - payload_present
  15369. * Bit 8
  15370. * Purpose: Identifies how CFR data is sent to host
  15371. * Value: 0 - If CFR Payload is written to host memory
  15372. * 1 - If CFR Payload is sent as part of HTT message
  15373. * (This is the requirement for SDIO/USB where it is
  15374. * not possible to write CFR data to host memory)
  15375. * - reserved
  15376. * Bits 31:9
  15377. * Purpose: Reserved
  15378. * Value: 0
  15379. *
  15380. * Payload fields:
  15381. *
  15382. * Word 1
  15383. * - cfr_capture_msg_type
  15384. * Bits 31:0
  15385. * Purpose: Contains the type of the message HTT_PEER_CFR_CAPTURE_MSG_TYPE
  15386. * to specify the format used for the remainder of the message
  15387. * Value: HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  15388. * (currently only MSG_TYPE_1 is defined)
  15389. *
  15390. * Word 2
  15391. * - mem_req_id
  15392. * Bits 6:0
  15393. * Purpose: Contain the mem request id of the region where the CFR capture
  15394. * has been stored - of type WMI_HOST_MEM_REQ_ID
  15395. * Value: WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID (if payload_present is 1,
  15396. this value is invalid)
  15397. * - status
  15398. * Bit 7
  15399. * Purpose: Boolean value carrying the status of the CFR capture of the peer
  15400. * Value: 1 (True) - Successful; 0 (False) - Not successful
  15401. * - capture_bw
  15402. * Bits 10:8
  15403. * Purpose: Carry the bandwidth of the CFR capture
  15404. * Value: Bandwidth of the CFR capture of type HTT_PEER_CFR_CAPTURE_BW
  15405. * - mode
  15406. * Bits 13:11
  15407. * Purpose: Carry the mode of the rx frame for which the CFR was captured
  15408. * Value: Mode of the CFR capture of type HTT_PEER_CFR_CAPTURE_MODE
  15409. * - sts_count
  15410. * Bits 16:14
  15411. * Purpose: Carry the number of space time streams
  15412. * Value: Number of space time streams
  15413. * - channel_bw
  15414. * Bits 19:17
  15415. * Purpose: Carry the bandwidth of the channel of the vdev performing the
  15416. * measurement
  15417. * Value: Bandwidth of the channel (of type HTT_PEER_CFR_CAPTURE_BW)
  15418. * - cap_type
  15419. * Bits 23:20
  15420. * Purpose: Carry the type of the capture
  15421. * Value: Capture type (of type WMI_PEER_CFR_CAPTURE_METHOD)
  15422. * - vdev_id
  15423. * Bits 31:24
  15424. * Purpose: Carry the virtual device id
  15425. * Value: vdev ID
  15426. *
  15427. * Word 3
  15428. * - mac_addr31to0
  15429. * Bits 31:0
  15430. * Purpose: Contain the bits 31:0 of the peer MAC address
  15431. * Value: Bits 31:0 of the peer MAC address
  15432. *
  15433. * Word 4
  15434. * - mac_addr47to32
  15435. * Bits 15:0
  15436. * Purpose: Contain the bits 47:32 of the peer MAC address
  15437. * Value: Bits 47:32 of the peer MAC address
  15438. *
  15439. * Word 5
  15440. * - index
  15441. * Bits 31:0
  15442. * Purpose: Contain the index at which this CFR dump was written in the Host
  15443. * allocated memory. This index is the number of bytes from the base address.
  15444. * Value: Index position
  15445. *
  15446. * Word 6
  15447. * - length
  15448. * Bits 31:0
  15449. * Purpose: Carry the length of the CFR capture of the peer, in bytes
  15450. * Value: Length of the CFR capture of the peer
  15451. *
  15452. * Word 7
  15453. * - timestamp
  15454. * Bits 31:0
  15455. * Purpose: Carry the time at which the CFR was captured in the hardware. The
  15456. * clock used for this timestamp is private to the target and not visible to
  15457. * the host i.e., Host can interpret only the relative timestamp deltas from
  15458. * one message to the next, but can't interpret the absolute timestamp from a
  15459. * single message.
  15460. * Value: Timestamp in microseconds
  15461. *
  15462. * Word 8
  15463. * - counter
  15464. * Bits 31:0
  15465. * Purpose: Carry the count of the current CFR capture from FW. This is
  15466. * helpful to identify any drops in FW in any scenario (e.g., lack of space
  15467. * in host memory)
  15468. * Value: Count of the current CFR capture
  15469. *
  15470. * Word 9
  15471. * - chan_mhz
  15472. * Bits 31:0
  15473. * Purpose: Carry the primary 20 MHz channel frequency in MHz of the VDEV
  15474. * Value: Primary 20 channel frequency
  15475. *
  15476. * Word 10
  15477. * - band_center_freq1
  15478. * Bits 31:0
  15479. * Purpose: Carry the center frequency 1 in MHz of the VDEV
  15480. * Value: Center frequency 1 in MHz
  15481. *
  15482. * Word 11
  15483. * - band_center_freq2
  15484. * Bits 31:0
  15485. * Purpose: Carry the center frequency 2 in MHz. valid only for 11acvht of
  15486. * the VDEV
  15487. * 80plus80 mode
  15488. * Value: Center frequency 2 in MHz
  15489. *
  15490. * Word 12
  15491. * - chan_phy_mode
  15492. * Bits 31:0
  15493. * Purpose: Carry the phy mode of the channel, of the VDEV
  15494. * Value: WLAN_PHY_MODE of the channel defined in wlan_defs.h
  15495. */
  15496. PREPACK struct htt_cfr_dump_ind_type_1 {
  15497. A_UINT32 mem_req_id:7,
  15498. status:1,
  15499. capture_bw:3,
  15500. mode:3,
  15501. sts_count:3,
  15502. channel_bw:3,
  15503. cap_type:4,
  15504. vdev_id:8;
  15505. htt_mac_addr addr;
  15506. A_UINT32 index;
  15507. A_UINT32 length;
  15508. A_UINT32 timestamp;
  15509. A_UINT32 counter;
  15510. struct htt_chan_change_msg chan;
  15511. } POSTPACK;
  15512. PREPACK struct htt_cfr_dump_compl_ind {
  15513. A_UINT32 msg_type; /* HTT_PEER_CFR_CAPTURE_MSG_TYPE */
  15514. union {
  15515. /* Message format when msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1 */
  15516. struct htt_cfr_dump_ind_type_1 htt_cfr_dump_compl_ind_type_1;
  15517. /* If there is a need to change the memory layout and its associated
  15518. * HTT indication format, a new CFR capture message type can be
  15519. * introduced and added into this union.
  15520. */
  15521. };
  15522. } POSTPACK;
  15523. /*
  15524. * Get / set macros for the bit fields within WORD-1 of htt_cfr_dump_compl_ind,
  15525. * msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  15526. */
  15527. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_M 0x00000100
  15528. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S 8
  15529. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_SET(word, value) \
  15530. do { \
  15531. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID, value); \
  15532. (word) |= (value) << HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S; \
  15533. } while(0)
  15534. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_GET(word) \
  15535. (((word) & HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_M) >> \
  15536. HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S)
  15537. /*
  15538. * Get / set macros for the bit fields within WORD-2 of htt_cfr_dump_compl_ind,
  15539. * msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  15540. */
  15541. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_M 0X0000007F
  15542. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S 0
  15543. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_M 0X00000080
  15544. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_S 7
  15545. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_M 0X00000700
  15546. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S 8
  15547. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_M 0X00003800
  15548. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_S 11
  15549. #define HTT_T2H_CFR_DUMP_TYPE1_STS_M 0X0001C000
  15550. #define HTT_T2H_CFR_DUMP_TYPE1_STS_S 14
  15551. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_M 0X000E0000
  15552. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S 17
  15553. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_M 0X00F00000
  15554. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S 20
  15555. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_M 0XFF000000
  15556. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S 24
  15557. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_SET(word, value) \
  15558. do { \
  15559. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID, value); \
  15560. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S; \
  15561. } while (0)
  15562. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_GET(word) \
  15563. (((word) & HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_M) >> \
  15564. HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S)
  15565. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_SET(word, value) \
  15566. do { \
  15567. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_STATUS, value); \
  15568. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_STATUS_S; \
  15569. } while (0)
  15570. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_GET(word) \
  15571. (((word) & HTT_T2H_CFR_DUMP_TYPE1_STATUS_M) >> \
  15572. HTT_T2H_CFR_DUMP_TYPE1_STATUS_S)
  15573. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_SET(word, value) \
  15574. do { \
  15575. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CAP_BW, value); \
  15576. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S; \
  15577. } while (0)
  15578. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_GET(word) \
  15579. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_M) >> \
  15580. HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S)
  15581. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_SET(word, value) \
  15582. do { \
  15583. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_MODE, value); \
  15584. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_MODE_S; \
  15585. } while (0)
  15586. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_GET(word) \
  15587. (((word) & HTT_T2H_CFR_DUMP_TYPE1_MODE_M) >> \
  15588. HTT_T2H_CFR_DUMP_TYPE1_MODE_S)
  15589. #define HTT_T2H_CFR_DUMP_TYPE1_STS_SET(word, value) \
  15590. do { \
  15591. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_STS, value); \
  15592. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_STS_S; \
  15593. } while (0)
  15594. #define HTT_T2H_CFR_DUMP_TYPE1_STS_GET(word) \
  15595. (((word) & HTT_T2H_CFR_DUMP_TYPE1_STS_M) >> \
  15596. HTT_T2H_CFR_DUMP_TYPE1_STS_S)
  15597. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_SET(word, value) \
  15598. do { \
  15599. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW, value); \
  15600. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S; \
  15601. } while (0)
  15602. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_GET(word) \
  15603. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_M) >> \
  15604. HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S)
  15605. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_SET(word, value) \
  15606. do { \
  15607. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE, value); \
  15608. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S; \
  15609. } while (0)
  15610. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_GET(word) \
  15611. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_M) >> \
  15612. HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S)
  15613. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_SET(word, value) \
  15614. do { \
  15615. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID, value); \
  15616. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S; \
  15617. } while (0)
  15618. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_GET(word) \
  15619. (((word) & HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_M) >> \
  15620. HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S)
  15621. /**
  15622. * @brief target -> host peer (PPDU) stats message
  15623. *
  15624. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_STATS_IND
  15625. *
  15626. * @details
  15627. * This message is generated by FW when FW is sending stats to host
  15628. * about one or more PPDUs that the FW has transmitted to one or more peers.
  15629. * This message is sent autonomously by the target rather than upon request
  15630. * by the host.
  15631. * The following field definitions describe the format of the HTT target
  15632. * to host peer stats indication message.
  15633. *
  15634. * The HTT_T2H PPDU_STATS_IND message has a header followed by one
  15635. * or more PPDU stats records.
  15636. * Each PPDU stats record uses a htt_tx_ppdu_stats_info TLV.
  15637. * If the details of N PPDUS are sent in one PEER_STATS_IND message,
  15638. * then the message would start with the
  15639. * header, followed by N htt_tx_ppdu_stats_info structures, as depicted
  15640. * below.
  15641. *
  15642. * |31 16|15|14|13 11|10 9|8|7 0|
  15643. * |-------------------------------------------------------------|
  15644. * | reserved |MSG_TYPE |
  15645. * |-------------------------------------------------------------|
  15646. * rec 0 | TLV header |
  15647. * rec 0 |-------------------------------------------------------------|
  15648. * rec 0 | ppdu successful bytes |
  15649. * rec 0 |-------------------------------------------------------------|
  15650. * rec 0 | ppdu retry bytes |
  15651. * rec 0 |-------------------------------------------------------------|
  15652. * rec 0 | ppdu failed bytes |
  15653. * rec 0 |-------------------------------------------------------------|
  15654. * rec 0 | peer id | S|SG| BW | BA |A|rate code|
  15655. * rec 0 |-------------------------------------------------------------|
  15656. * rec 0 | retried MSDUs | successful MSDUs |
  15657. * rec 0 |-------------------------------------------------------------|
  15658. * rec 0 | TX duration | failed MSDUs |
  15659. * rec 0 |-------------------------------------------------------------|
  15660. * ...
  15661. * |-------------------------------------------------------------|
  15662. * rec N | TLV header |
  15663. * rec N |-------------------------------------------------------------|
  15664. * rec N | ppdu successful bytes |
  15665. * rec N |-------------------------------------------------------------|
  15666. * rec N | ppdu retry bytes |
  15667. * rec N |-------------------------------------------------------------|
  15668. * rec N | ppdu failed bytes |
  15669. * rec N |-------------------------------------------------------------|
  15670. * rec N | peer id | S|SG| BW | BA |A|rate code|
  15671. * rec N |-------------------------------------------------------------|
  15672. * rec N | retried MSDUs | successful MSDUs |
  15673. * rec N |-------------------------------------------------------------|
  15674. * rec N | TX duration | failed MSDUs |
  15675. * rec N |-------------------------------------------------------------|
  15676. *
  15677. * where:
  15678. * A = is A-MPDU flag
  15679. * BA = block-ack failure flags
  15680. * BW = bandwidth spec
  15681. * SG = SGI enabled spec
  15682. * S = skipped rate ctrl
  15683. * One htt_tx_ppdu_stats_info instance will have stats for one PPDU
  15684. *
  15685. * Header
  15686. * ------
  15687. * dword0 - b'0:7 - msg_type : 0x23 (HTT_T2H_MSG_TYPE_PEER_STATS_IND)
  15688. * dword0 - b'8:31 - reserved : Reserved for future use
  15689. *
  15690. * payload include below peer_stats information
  15691. * --------------------------------------------
  15692. * @TLV : HTT_PPDU_STATS_INFO_TLV
  15693. * @tx_success_bytes : total successful bytes in the PPDU.
  15694. * @tx_retry_bytes : total retried bytes in the PPDU.
  15695. * @tx_failed_bytes : total failed bytes in the PPDU.
  15696. * @tx_ratecode : rate code used for the PPDU.
  15697. * @is_ampdu : Indicates PPDU is AMPDU or not.
  15698. * @ba_ack_failed : BA/ACK failed for this PPDU
  15699. * b00 -> BA received
  15700. * b01 -> BA failed once
  15701. * b10 -> BA failed twice, when HW retry is enabled.
  15702. * @bw : BW
  15703. * b00 -> 20 MHz
  15704. * b01 -> 40 MHz
  15705. * b10 -> 80 MHz
  15706. * b11 -> 160 MHz (or 80+80)
  15707. * @sg : SGI enabled
  15708. * @s : skipped ratectrl
  15709. * @peer_id : peer id
  15710. * @tx_success_msdus : successful MSDUs
  15711. * @tx_retry_msdus : retried MSDUs
  15712. * @tx_failed_msdus : MSDUs dropped in FW after max retry
  15713. * @tx_duration : Tx duration for the PPDU (microsecond units)
  15714. */
  15715. /**
  15716. * @brief target -> host backpressure event
  15717. *
  15718. * MSG_TYPE => HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND
  15719. *
  15720. * @details
  15721. * HTT_T2H_MSG_TYPE_BKPRESSURE_EVENTID message is sent by the target when
  15722. * continuous backpressure is seen in the LMAC/ UMAC rings software rings.
  15723. * This message will only be sent if the backpressure condition has existed
  15724. * continuously for an initial period (100 ms).
  15725. * Repeat messages with updated information will be sent after each
  15726. * subsequent period (100 ms) as long as the backpressure remains unabated.
  15727. * This message indicates the ring id along with current head and tail index
  15728. * locations (i.e. write and read indices).
  15729. * The backpressure time indicates the time in ms for which continuous
  15730. * backpressure has been observed in the ring.
  15731. *
  15732. * The message format is as follows:
  15733. *
  15734. * |31 24|23 16|15 8|7 0|
  15735. * |----------------+----------------+----------------+----------------|
  15736. * | ring_id | ring_type | pdev_id | msg_type |
  15737. * |-------------------------------------------------------------------|
  15738. * | tail_idx | head_idx |
  15739. * |-------------------------------------------------------------------|
  15740. * | backpressure_time_ms |
  15741. * |-------------------------------------------------------------------|
  15742. *
  15743. * The message is interpreted as follows:
  15744. * dword0 - b'0:7 - msg_type: This will be set to 0x24
  15745. * (HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND)
  15746. * b'8:15 - pdev_id: 0 indicates msg is for UMAC ring.
  15747. * 1, 2, 3 indicates pdev_id 0,1,2 and
  15748. * the msg is for LMAC ring.
  15749. * b'16:23 - ring_type: Refer to enum htt_backpressure_ring_type.
  15750. * b'24:31 - ring_id: Refer enum htt_backpressure_umac_ring_id/
  15751. * htt_backpressure_lmac_ring_id. This represents
  15752. * the ring id for which continuous backpressure
  15753. * is seen
  15754. *
  15755. * dword1 - b'0:15 - head_idx: This indicates the current head index of
  15756. * the ring indicated by the ring_id
  15757. *
  15758. * dword1 - b'16:31 - tail_idx: This indicates the current tail index of
  15759. * the ring indicated by the ring id
  15760. *
  15761. * dword2 - b'0:31 - backpressure_time_ms: Indicates how long continuous
  15762. * backpressure has been seen in the ring
  15763. * indicated by the ring_id.
  15764. * Units = milliseconds
  15765. */
  15766. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_M 0x0000ff00
  15767. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_S 8
  15768. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_M 0x00ff0000
  15769. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_S 16
  15770. #define HTT_T2H_RX_BKPRESSURE_RINGID_M 0xff000000
  15771. #define HTT_T2H_RX_BKPRESSURE_RINGID_S 24
  15772. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_M 0x0000ffff
  15773. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S 0
  15774. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_M 0xffff0000
  15775. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S 16
  15776. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_M 0xffffffff
  15777. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_S 0
  15778. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_SET(word, value) \
  15779. do { \
  15780. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_PDEV_ID, value); \
  15781. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_PDEV_ID_S; \
  15782. } while (0)
  15783. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_GET(word) \
  15784. (((word) & HTT_T2H_RX_BKPRESSURE_PDEV_ID_M) >> \
  15785. HTT_T2H_RX_BKPRESSURE_PDEV_ID_S)
  15786. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_SET(word, value) \
  15787. do { \
  15788. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_RING_TYPE, value); \
  15789. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_RING_TYPE_S; \
  15790. } while (0)
  15791. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_GET(word) \
  15792. (((word) & HTT_T2H_RX_BKPRESSURE_RING_TYPE_M) >> \
  15793. HTT_T2H_RX_BKPRESSURE_RING_TYPE_S)
  15794. #define HTT_T2H_RX_BKPRESSURE_RINGID_SET(word, value) \
  15795. do { \
  15796. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_RINGID, value); \
  15797. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_RINGID_S; \
  15798. } while (0)
  15799. #define HTT_T2H_RX_BKPRESSURE_RINGID_GET(word) \
  15800. (((word) & HTT_T2H_RX_BKPRESSURE_RINGID_M) >> \
  15801. HTT_T2H_RX_BKPRESSURE_RINGID_S)
  15802. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_SET(word, value) \
  15803. do { \
  15804. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_HEAD_IDX, value); \
  15805. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S; \
  15806. } while (0)
  15807. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_GET(word) \
  15808. (((word) & HTT_T2H_RX_BKPRESSURE_HEAD_IDX_M) >> \
  15809. HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S)
  15810. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_SET(word, value) \
  15811. do { \
  15812. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_TAIL_IDX, value); \
  15813. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S; \
  15814. } while (0)
  15815. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_GET(word) \
  15816. (((word) & HTT_T2H_RX_BKPRESSURE_TAIL_IDX_M) >> \
  15817. HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S)
  15818. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_SET(word, value) \
  15819. do { \
  15820. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_TIME_MS, value); \
  15821. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_TIME_MS_S; \
  15822. } while (0)
  15823. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_GET(word) \
  15824. (((word) & HTT_T2H_RX_BKPRESSURE_TIME_MS_M) >> \
  15825. HTT_T2H_RX_BKPRESSURE_TIME_MS_S)
  15826. enum htt_backpressure_ring_type {
  15827. HTT_SW_RING_TYPE_UMAC,
  15828. HTT_SW_RING_TYPE_LMAC,
  15829. HTT_SW_RING_TYPE_MAX,
  15830. };
  15831. /* Ring id for which the message is sent to host */
  15832. enum htt_backpressure_umac_ringid {
  15833. HTT_SW_RING_IDX_REO_REO2SW1_RING,
  15834. HTT_SW_RING_IDX_REO_REO2SW2_RING,
  15835. HTT_SW_RING_IDX_REO_REO2SW3_RING,
  15836. HTT_SW_RING_IDX_REO_REO2SW4_RING,
  15837. HTT_SW_RING_IDX_REO_WBM2REO_LINK_RING,
  15838. HTT_SW_RING_IDX_REO_REO2TCL_RING,
  15839. HTT_SW_RING_IDX_REO_REO2FW_RING,
  15840. HTT_SW_RING_IDX_REO_REO_RELEASE_RING,
  15841. HTT_SW_RING_IDX_WBM_PPE_RELEASE_RING,
  15842. HTT_SW_RING_IDX_TCL_TCL2TQM_RING,
  15843. HTT_SW_RING_IDX_WBM_TQM_RELEASE_RING,
  15844. HTT_SW_RING_IDX_WBM_REO_RELEASE_RING,
  15845. HTT_SW_RING_IDX_WBM_WBM2SW0_RELEASE_RING,
  15846. HTT_SW_RING_IDX_WBM_WBM2SW1_RELEASE_RING,
  15847. HTT_SW_RING_IDX_WBM_WBM2SW2_RELEASE_RING,
  15848. HTT_SW_RING_IDX_WBM_WBM2SW3_RELEASE_RING,
  15849. HTT_SW_RING_IDX_REO_REO_CMD_RING,
  15850. HTT_SW_RING_IDX_REO_REO_STATUS_RING,
  15851. HTT_SW_UMAC_RING_IDX_MAX,
  15852. };
  15853. enum htt_backpressure_lmac_ringid {
  15854. HTT_SW_RING_IDX_FW2RXDMA_BUF_RING,
  15855. HTT_SW_RING_IDX_FW2RXDMA_STATUS_RING,
  15856. HTT_SW_RING_IDX_FW2RXDMA_LINK_RING,
  15857. HTT_SW_RING_IDX_SW2RXDMA_BUF_RING,
  15858. HTT_SW_RING_IDX_WBM2RXDMA_LINK_RING,
  15859. HTT_SW_RING_IDX_RXDMA2FW_RING,
  15860. HTT_SW_RING_IDX_RXDMA2SW_RING,
  15861. HTT_SW_RING_IDX_RXDMA2RELEASE_RING,
  15862. HTT_SW_RING_IDX_RXDMA2REO_RING,
  15863. HTT_SW_RING_IDX_MONITOR_STATUS_RING,
  15864. HTT_SW_RING_IDX_MONITOR_BUF_RING,
  15865. HTT_SW_RING_IDX_MONITOR_DESC_RING,
  15866. HTT_SW_RING_IDX_MONITOR_DEST_RING,
  15867. HTT_SW_LMAC_RING_IDX_MAX,
  15868. };
  15869. PREPACK struct htt_t2h_msg_bkpressure_event_ind_t {
  15870. A_UINT32 msg_type: 8, /* HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND */
  15871. pdev_id: 8,
  15872. ring_type: 8, /* htt_backpressure_ring_type */
  15873. /*
  15874. * ring_id holds an enum value from either
  15875. * htt_backpressure_umac_ringid or
  15876. * htt_backpressure_lmac_ringid, based on
  15877. * the ring_type setting.
  15878. */
  15879. ring_id: 8;
  15880. A_UINT16 head_idx;
  15881. A_UINT16 tail_idx;
  15882. A_UINT32 backpressure_time_ms; /* Time in milliseconds for which backpressure is seen continuously */
  15883. } POSTPACK;
  15884. /*
  15885. * Defines two 32 bit words that can be used by the target to indicate a per
  15886. * user RU allocation and rate information.
  15887. *
  15888. * This information is currently provided in the "sw_response_reference_ptr"
  15889. * (word 0) and "sw_response_reference_ptr_ext" (word 1) fields of the
  15890. * "rx_ppdu_end_user_stats" TLV.
  15891. *
  15892. * VALID:
  15893. * The consumer of these words must explicitly check the valid bit,
  15894. * and only attempt interpretation of any of the remaining fields if
  15895. * the valid bit is set to 1.
  15896. *
  15897. * VERSION:
  15898. * The consumer of these words must also explicitly check the version bit,
  15899. * and only use the V0 definition if the VERSION field is set to 0.
  15900. *
  15901. * Version 1 is currently undefined, with the exception of the VALID and
  15902. * VERSION fields.
  15903. *
  15904. * Version 0:
  15905. *
  15906. * The fields below are duplicated per BW.
  15907. *
  15908. * The consumer must determine which BW field to use, based on the UL OFDMA
  15909. * PPDU BW indicated by HW.
  15910. *
  15911. * RU_START: RU26 start index for the user.
  15912. * Note that this is always using the RU26 index, regardless
  15913. * of the actual RU assigned to the user
  15914. * (i.e. the second RU52 is RU_START 2, RU_SIZE
  15915. * HTT_UL_OFDMA_V0_RU_SIZE_RU_52)
  15916. *
  15917. * For example, 20MHz (the value in the top row is RU_START)
  15918. *
  15919. * RU Size 0 (26): |0|1|2|3|4|5|6|7|8|
  15920. * RU Size 1 (52): | | | | | |
  15921. * RU Size 2 (106): | | | |
  15922. * RU Size 3 (242): | |
  15923. *
  15924. * RU_SIZE: Indicates the RU size, as defined by enum
  15925. * htt_ul_ofdma_user_info_ru_size.
  15926. *
  15927. * LDPC: LDPC enabled (if 0, BCC is used)
  15928. *
  15929. * DCM: DCM enabled
  15930. *
  15931. * |31 | 30|29 23|22 19|18 16|15 9| 8 | 7 |6 3|2 0|
  15932. * |---------------------------------+--------------------------------|
  15933. * |Ver|Valid| FW internal |
  15934. * |---------------------------------+--------------------------------|
  15935. * | reserved |Trig Type|RU SIZE| RU START |DCM|LDPC|MCS |NSS|
  15936. * |---------------------------------+--------------------------------|
  15937. */
  15938. enum htt_ul_ofdma_user_info_ru_size {
  15939. HTT_UL_OFDMA_V0_RU_SIZE_RU_26,
  15940. HTT_UL_OFDMA_V0_RU_SIZE_RU_52,
  15941. HTT_UL_OFDMA_V0_RU_SIZE_RU_106,
  15942. HTT_UL_OFDMA_V0_RU_SIZE_RU_242,
  15943. HTT_UL_OFDMA_V0_RU_SIZE_RU_484,
  15944. HTT_UL_OFDMA_V0_RU_SIZE_RU_996,
  15945. HTT_UL_OFDMA_V0_RU_SIZE_RU_996x2
  15946. };
  15947. /* htt_up_ofdma_user_info_v0 provides an abstract view of the info */
  15948. struct htt_ul_ofdma_user_info_v0 {
  15949. A_UINT32 word0;
  15950. A_UINT32 word1;
  15951. };
  15952. #define HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0 \
  15953. A_UINT32 w0_fw_rsvd:30; \
  15954. A_UINT32 w0_valid:1; \
  15955. A_UINT32 w0_version:1;
  15956. struct htt_ul_ofdma_user_info_v0_bitmap_w0 {
  15957. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0
  15958. };
  15959. #define HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1 \
  15960. A_UINT32 w1_nss:3; \
  15961. A_UINT32 w1_mcs:4; \
  15962. A_UINT32 w1_ldpc:1; \
  15963. A_UINT32 w1_dcm:1; \
  15964. A_UINT32 w1_ru_start:7; \
  15965. A_UINT32 w1_ru_size:3; \
  15966. A_UINT32 w1_trig_type:4; \
  15967. A_UINT32 w1_unused:9;
  15968. struct htt_ul_ofdma_user_info_v0_bitmap_w1 {
  15969. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1
  15970. };
  15971. #define HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W0 \
  15972. A_UINT32 w0_fw_rsvd:27; \
  15973. A_UINT32 w0_sub_version:3; /* set to a value of “0” on WKK/Beryllium targets (future expansion) */ \
  15974. A_UINT32 w0_valid:1; /* field aligns with V0 definition */ \
  15975. A_UINT32 w0_version:1; /* set to a value of “1” to indicate picking htt_ul_ofdma_user_info_v1_bitmap (field aligns with V0 definition) */
  15976. struct htt_ul_ofdma_user_info_v1_bitmap_w0 {
  15977. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W0
  15978. };
  15979. #define HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W1 \
  15980. A_UINT32 w1_unused_0_to_18:19; /* Guaranteed to be set to 0, can be used for future expansion without bumping version again. */ \
  15981. A_UINT32 w1_trig_type:4; \
  15982. A_UINT32 w1_unused_23_to_31:9; /* Guaranteed to be set to 0, can be used for future expansion without bumping version again. */
  15983. struct htt_ul_ofdma_user_info_v1_bitmap_w1 {
  15984. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W1
  15985. };
  15986. /* htt_ul_ofdma_user_info_v0_bitmap shows what bitfields are within the info */
  15987. PREPACK struct htt_ul_ofdma_user_info_v0_bitmap {
  15988. union {
  15989. A_UINT32 word0;
  15990. struct {
  15991. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0
  15992. };
  15993. };
  15994. union {
  15995. A_UINT32 word1;
  15996. struct {
  15997. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1
  15998. };
  15999. };
  16000. } POSTPACK;
  16001. /*
  16002. * htt_ul_ofdma_user_info_v1_bitmap bits are aligned to
  16003. * htt_ul_ofdma_user_info_v0_bitmap, based on the w0_version
  16004. * this should be picked.
  16005. */
  16006. PREPACK struct htt_ul_ofdma_user_info_v1_bitmap {
  16007. union {
  16008. A_UINT32 word0;
  16009. struct {
  16010. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W0
  16011. };
  16012. };
  16013. union {
  16014. A_UINT32 word1;
  16015. struct {
  16016. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W1
  16017. };
  16018. };
  16019. } POSTPACK;
  16020. enum HTT_UL_OFDMA_TRIG_TYPE {
  16021. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BASIC = 0,
  16022. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BFRP,
  16023. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_MU_BAR,
  16024. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_MU_RTS_CTS,
  16025. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BSR,
  16026. };
  16027. #define HTT_UL_OFDMA_USER_INFO_V0_SZ (sizeof(struct htt_ul_ofdma_user_info_v0))
  16028. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_M 0x0000ffff
  16029. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S 0
  16030. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_M 0x40000000
  16031. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S 30
  16032. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_M 0x80000000
  16033. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S 31
  16034. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_M 0x00000007
  16035. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S 0
  16036. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_M 0x00000078
  16037. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S 3
  16038. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_M 0x00000080
  16039. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S 7
  16040. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_M 0x00000100
  16041. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S 8
  16042. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_M 0x0000fe00
  16043. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S 9
  16044. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_M 0x00070000
  16045. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S 16
  16046. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_M 0x00780000
  16047. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_S 19
  16048. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RESERVED1_M 0xff800000
  16049. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RESERVED1_S 23
  16050. /*--- word 0 ---*/
  16051. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_GET(word) \
  16052. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S)
  16053. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_SET(word, _val) \
  16054. do { \
  16055. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL, _val); \
  16056. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S)); \
  16057. } while (0)
  16058. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_GET(word) \
  16059. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S)
  16060. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_SET(word, _val) \
  16061. do { \
  16062. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_VALID, _val); \
  16063. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S)); \
  16064. } while (0)
  16065. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_GET(word) \
  16066. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_VER_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S)
  16067. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_SET(word, _val) \
  16068. do { \
  16069. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_VER, _val); \
  16070. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S)); \
  16071. } while (0)
  16072. /*--- word 1 ---*/
  16073. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_GET(word) \
  16074. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S)
  16075. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_SET(word, _val) \
  16076. do { \
  16077. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_NSS, _val); \
  16078. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S)); \
  16079. } while (0)
  16080. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_GET(word) \
  16081. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S)
  16082. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_SET(word, _val) \
  16083. do { \
  16084. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_MCS, _val); \
  16085. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S)); \
  16086. } while (0)
  16087. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_GET(word) \
  16088. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S)
  16089. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_SET(word, _val) \
  16090. do { \
  16091. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC, _val); \
  16092. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S)); \
  16093. } while (0)
  16094. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_GET(word) \
  16095. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S)
  16096. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_SET(word, _val) \
  16097. do { \
  16098. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_DCM, _val); \
  16099. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S)); \
  16100. } while (0)
  16101. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_GET(word) \
  16102. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S)
  16103. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_SET(word, _val) \
  16104. do { \
  16105. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START, _val); \
  16106. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S)); \
  16107. } while (0)
  16108. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_GET(word) \
  16109. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S)
  16110. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_SET(word, _val) \
  16111. do { \
  16112. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE, _val); \
  16113. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S)); \
  16114. } while (0)
  16115. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_GET(word) \
  16116. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_S)
  16117. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_SET(word, _val) \
  16118. do { \
  16119. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_TRIG_TYP, _val); \
  16120. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_TRIG_TYP_S)); \
  16121. } while (0)
  16122. /**
  16123. * @brief target -> host channel calibration data message
  16124. *
  16125. * MSG_TYPE => HTT_T2H_MSG_TYPE_CHAN_CALDATA
  16126. *
  16127. * @brief host -> target channel calibration data message
  16128. *
  16129. * MSG_TYPE => HTT_H2T_MSG_TYPE_CHAN_CALDATA
  16130. *
  16131. * @details
  16132. * The following field definitions describe the format of the channel
  16133. * calibration data message sent from the target to the host when
  16134. * MSG_TYPE is HTT_T2H_MSG_TYPE_CHAN_CALDATA, and sent from the host
  16135. * to the target when MSG_TYPE is HTT_H2T_MSG_TYPE_CHAN_CALDATA.
  16136. * The message is defined as htt_chan_caldata_msg followed by a variable
  16137. * number of 32-bit character values.
  16138. *
  16139. * |31 21|20|19 16|15 13| 12|11 8|7 0|
  16140. * |------------------------------------------------------------------|
  16141. * | rsv | A| frag | rsv |ck_v| sub_type| msg type |
  16142. * |------------------------------------------------------------------|
  16143. * | payload size | mhz |
  16144. * |------------------------------------------------------------------|
  16145. * | center frequency 2 | center frequency 1 |
  16146. * |------------------------------------------------------------------|
  16147. * | check sum |
  16148. * |------------------------------------------------------------------|
  16149. * | payload |
  16150. * |------------------------------------------------------------------|
  16151. * message info field:
  16152. * - MSG_TYPE
  16153. * Bits 7:0
  16154. * Purpose: identifies this as a channel calibration data message
  16155. * Value: 0x25 (HTT_T2H_MSG_TYPE_CHAN_CALDATA)
  16156. * 0x14 (HTT_H2T_MSG_TYPE_CHAN_CALDATA)
  16157. * - SUB_TYPE
  16158. * Bits 11:8
  16159. * Purpose: T2H: indicates whether target is providing chan cal data
  16160. * to the host to store, or requesting that the host
  16161. * download previously-stored data.
  16162. * H2T: indicates whether the host is providing the requested
  16163. * channel cal data, or if it is rejecting the data
  16164. * request because it does not have the requested data.
  16165. * Value: see HTT_T2H_MSG_CHAN_CALDATA_xxx defs
  16166. * - CHKSUM_VALID
  16167. * Bit 12
  16168. * Purpose: indicates if the checksum field is valid
  16169. * value:
  16170. * - FRAG
  16171. * Bit 19:16
  16172. * Purpose: indicates the fragment index for message
  16173. * value: 0 for first fragment, 1 for second fragment, ...
  16174. * - APPEND
  16175. * Bit 20
  16176. * Purpose: indicates if this is the last fragment
  16177. * value: 0 = final fragment, 1 = more fragments will be appended
  16178. *
  16179. * channel and payload size field
  16180. * - MHZ
  16181. * Bits 15:0
  16182. * Purpose: indicates the channel primary frequency
  16183. * Value:
  16184. * - PAYLOAD_SIZE
  16185. * Bits 31:16
  16186. * Purpose: indicates the bytes of calibration data in payload
  16187. * Value:
  16188. *
  16189. * center frequency field
  16190. * - CENTER FREQUENCY 1
  16191. * Bits 15:0
  16192. * Purpose: indicates the channel center frequency
  16193. * Value: channel center frequency, in MHz units
  16194. * - CENTER FREQUENCY 2
  16195. * Bits 31:16
  16196. * Purpose: indicates the secondary channel center frequency,
  16197. * only for 11acvht 80plus80 mode
  16198. * Value: secondary channel center frequency, in MHz units, if applicable
  16199. *
  16200. * checksum field
  16201. * - CHECK_SUM
  16202. * Bits 31:0
  16203. * Purpose: check the payload data, it is just for this fragment.
  16204. * This is intended for the target to check that the channel
  16205. * calibration data returned by the host is the unmodified data
  16206. * that was previously provided to the host by the target.
  16207. * value: checksum of fragment payload
  16208. */
  16209. PREPACK struct htt_chan_caldata_msg {
  16210. /* DWORD 0: message info */
  16211. A_UINT32
  16212. msg_type: 8,
  16213. sub_type: 4 ,
  16214. chksum_valid: 1, /** 1:valid, 0:invalid */
  16215. reserved1: 3,
  16216. frag_idx: 4, /** fragment index for calibration data */
  16217. appending: 1, /** 0: no fragment appending,
  16218. * 1: extra fragment appending */
  16219. reserved2: 11;
  16220. /* DWORD 1: channel and payload size */
  16221. A_UINT32
  16222. mhz: 16, /** primary 20 MHz channel frequency in mhz */
  16223. payload_size: 16; /** unit: bytes */
  16224. /* DWORD 2: center frequency */
  16225. A_UINT32
  16226. band_center_freq1: 16, /** Center frequency 1 in MHz */
  16227. band_center_freq2: 16; /** Center frequency 2 in MHz,
  16228. * valid only for 11acvht 80plus80 mode */
  16229. /* DWORD 3: check sum */
  16230. A_UINT32 chksum;
  16231. /* variable length for calibration data */
  16232. A_UINT32 payload[1/* or more */];
  16233. } POSTPACK;
  16234. /* T2H SUBTYPE */
  16235. #define HTT_T2H_MSG_CHAN_CALDATA_REQ 0
  16236. #define HTT_T2H_MSG_CHAN_CALDATA_UPLOAD 1
  16237. /* H2T SUBTYPE */
  16238. #define HTT_H2T_MSG_CHAN_CALDATA_REJ 0
  16239. #define HTT_H2T_MSG_CHAN_CALDATA_DOWNLOAD 1
  16240. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_S 8
  16241. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_M 0x00000f00
  16242. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_GET(_var) \
  16243. (((_var) & HTT_CHAN_CALDATA_MSG_SUB_TYPE_M) >> HTT_CHAN_CALDATA_MSG_SUB_TYPE_S)
  16244. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_SET(_var, _val) \
  16245. do { \
  16246. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_SUB_TYPE, _val); \
  16247. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_SUB_TYPE_S)); \
  16248. } while (0)
  16249. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_S 12
  16250. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_M 0x00001000
  16251. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_GET(_var) \
  16252. (((_var) & HTT_CHAN_CALDATA_MSG_CHKSUM_V_M) >> HTT_CHAN_CALDATA_MSG_CHKSUM_V_S)
  16253. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_SET(_var, _val) \
  16254. do { \
  16255. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_CHKSUM_V, _val); \
  16256. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_CHKSUM_V_S)); \
  16257. } while (0)
  16258. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_S 16
  16259. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_M 0x000f0000
  16260. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_GET(_var) \
  16261. (((_var) & HTT_CHAN_CALDATA_MSG_FRAG_IDX_M) >> HTT_CHAN_CALDATA_MSG_FRAG_IDX_S)
  16262. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_SET(_var, _val) \
  16263. do { \
  16264. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FRAG_IDX, _val); \
  16265. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FRAG_IDX_S)); \
  16266. } while (0)
  16267. #define HTT_CHAN_CALDATA_MSG_APPENDING_S 20
  16268. #define HTT_CHAN_CALDATA_MSG_APPENDING_M 0x00100000
  16269. #define HTT_CHAN_CALDATA_MSG_APPENDING_GET(_var) \
  16270. (((_var) & HTT_CHAN_CALDATA_MSG_APPENDING_M) >> HTT_CHAN_CALDATA_MSG_APPENDING_S)
  16271. #define HTT_CHAN_CALDATA_MSG_APPENDING_SET(_var, _val) \
  16272. do { \
  16273. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_APPENDING, _val); \
  16274. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_APPENDING_S)); \
  16275. } while (0)
  16276. #define HTT_CHAN_CALDATA_MSG_MHZ_S 0
  16277. #define HTT_CHAN_CALDATA_MSG_MHZ_M 0x0000ffff
  16278. #define HTT_CHAN_CALDATA_MSG_MHZ_GET(_var) \
  16279. (((_var) & HTT_CHAN_CALDATA_MSG_MHZ_M) >> HTT_CHAN_CALDATA_MSG_MHZ_S)
  16280. #define HTT_CHAN_CALDATA_MSG_MHZ_SET(_var, _val) \
  16281. do { \
  16282. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_MHZ, _val); \
  16283. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_MHZ_S)); \
  16284. } while (0)
  16285. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_S 16
  16286. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_M 0xffff0000
  16287. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_GET(_var) \
  16288. (((_var) & HTT_CHAN_CALDATA_MSG_PLD_SIZE_M) >> HTT_CHAN_CALDATA_MSG_PLD_SIZE_S)
  16289. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_SET(_var, _val) \
  16290. do { \
  16291. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_PLD_SIZE, _val); \
  16292. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_PLD_SIZE_S)); \
  16293. } while (0)
  16294. #define HTT_CHAN_CALDATA_MSG_FREQ1_S 0
  16295. #define HTT_CHAN_CALDATA_MSG_FREQ1_M 0x0000ffff
  16296. #define HTT_CHAN_CALDATA_MSG_FREQ1_GET(_var) \
  16297. (((_var) & HTT_CHAN_CALDATA_MSG_FREQ1_M) >> HTT_CHAN_CALDATA_MSG_FREQ1_S)
  16298. #define HTT_CHAN_CALDATA_MSG_FREQ1_SET(_var, _val) \
  16299. do { \
  16300. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FREQ1, _val); \
  16301. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FREQ1_S)); \
  16302. } while (0)
  16303. #define HTT_CHAN_CALDATA_MSG_FREQ2_S 16
  16304. #define HTT_CHAN_CALDATA_MSG_FREQ2_M 0xffff0000
  16305. #define HTT_CHAN_CALDATA_MSG_FREQ2_GET(_var) \
  16306. (((_var) & HTT_CHAN_CALDATA_MSG_FREQ2_M) >> HTT_CHAN_CALDATA_MSG_FREQ2_S)
  16307. #define HTT_CHAN_CALDATA_MSG_FREQ2_SET(_var, _val) \
  16308. do { \
  16309. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FREQ2, _val); \
  16310. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FREQ2_S)); \
  16311. } while (0)
  16312. /**
  16313. * @brief target -> host FSE CMEM based send
  16314. *
  16315. * MSG_TYPE => HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND
  16316. *
  16317. * @details
  16318. * HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND message is sent by the target when
  16319. * FSE placement in CMEM is enabled.
  16320. *
  16321. * This message sends the non-secure CMEM base address.
  16322. * It will be sent to host in response to message
  16323. * HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG.
  16324. * The message would appear as follows:
  16325. *
  16326. * |31 24|23 16|15 8|7 0|
  16327. * |----------------+----------------+----------------+----------------|
  16328. * | reserved | num_entries | msg_type |
  16329. * |----------------+----------------+----------------+----------------|
  16330. * | base_address_lo |
  16331. * |----------------+----------------+----------------+----------------|
  16332. * | base_address_hi |
  16333. * |-------------------------------------------------------------------|
  16334. *
  16335. * The message is interpreted as follows:
  16336. * dword0 - b'0:7 - msg_type: This will be set to 0x27
  16337. * (HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND)
  16338. * b'8:15 - number_entries: Indicated the number of entries
  16339. * programmed.
  16340. * b'16:31 - reserved.
  16341. * dword1 - b'0:31 - base_address_lo: Indicate lower 32 bits of
  16342. * CMEM base address
  16343. * dword2 - b'0:31 - base_address_hi: Indicate upper 32 bits of
  16344. * CMEM base address
  16345. */
  16346. PREPACK struct htt_cmem_base_send_t {
  16347. A_UINT32 msg_type: 8,
  16348. num_entries: 8,
  16349. reserved: 16;
  16350. A_UINT32 base_address_lo;
  16351. A_UINT32 base_address_hi;
  16352. } POSTPACK;
  16353. #define HTT_CMEM_BASE_SEND_SIZE (sizeof(struct htt_cmem_base_send_t))
  16354. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_M 0x0000FF00
  16355. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_S 8
  16356. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_GET(_var) \
  16357. (((_var) & HTT_CMEM_BASE_SEND_NUM_ENTRIES_M) >> \
  16358. HTT_CMEM_BASE_SEND_NUM_ENTRIES_S)
  16359. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_SET(_var, _val) \
  16360. do { \
  16361. HTT_CHECK_SET_VAL(HTT_CMEM_BASE_SEND_NUM_ENTRIES, _val); \
  16362. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_PDEV_ID_S)); \
  16363. } while (0)
  16364. /**
  16365. * @brief - HTT PPDU ID format
  16366. *
  16367. * @details
  16368. * The following field definitions describe the format of the PPDU ID.
  16369. * The PPDU ID is truncated to 24 bits for TLVs from TQM.
  16370. *
  16371. * |31 30|29 24| 23|22 21|20 19|18 17|16 12|11 0|
  16372. * +--------------------------------------------------------------------------
  16373. * |rsvd |seq_cmd_type|tqm_cmd|rsvd |seq_idx|mac_id| hwq_ id | sch id |
  16374. * +--------------------------------------------------------------------------
  16375. *
  16376. * sch id :Schedule command id
  16377. * Bits [11 : 0] : monotonically increasing counter to track the
  16378. * PPDU posted to a specific transmit queue.
  16379. *
  16380. * hwq_id: Hardware Queue ID.
  16381. * Bits [16 : 12] : Indicates the queue id in the hardware transmit queue.
  16382. *
  16383. * mac_id: MAC ID
  16384. * Bits [18 : 17] : LMAC ID obtained from the whal_mac_struct
  16385. *
  16386. * seq_idx: Sequence index.
  16387. * Bits [21 : 19] : Sequence index indicates all the PPDU belonging to
  16388. * a particular TXOP.
  16389. *
  16390. * tqm_cmd: HWSCH/TQM flag.
  16391. * Bit [23] : Always set to 0.
  16392. *
  16393. * seq_cmd_type: Sequence command type.
  16394. * Bit [29 : 24] : Indicates the frame type for the current sequence.
  16395. * Refer to enum HTT_STATS_FTYPE for values.
  16396. */
  16397. PREPACK struct htt_ppdu_id {
  16398. A_UINT32
  16399. sch_id: 12,
  16400. hwq_id: 5,
  16401. mac_id: 2,
  16402. seq_idx: 2,
  16403. reserved1: 2,
  16404. tqm_cmd: 1,
  16405. seq_cmd_type: 6,
  16406. reserved2: 2;
  16407. } POSTPACK;
  16408. #define HTT_PPDU_ID_SCH_ID_S 0
  16409. #define HTT_PPDU_ID_SCH_ID_M 0x00000fff
  16410. #define HTT_PPDU_ID_SCH_ID_GET(_var) \
  16411. (((_var) & HTT_PPDU_ID_SCH_ID_M) >> HTT_PPDU_ID_SCH_ID_S)
  16412. #define HTT_PPDU_ID_SCH_ID_SET(_var, _val) \
  16413. do { \
  16414. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SCH_ID, _val); \
  16415. ((_var) |= ((_val) << HTT_PPDU_ID_SCH_ID_S)); \
  16416. } while (0)
  16417. #define HTT_PPDU_ID_HWQ_ID_S 12
  16418. #define HTT_PPDU_ID_HWQ_ID_M 0x0001f000
  16419. #define HTT_PPDU_ID_HWQ_ID_GET(_var) \
  16420. (((_var) & HTT_PPDU_ID_HWQ_ID_M) >> HTT_PPDU_ID_HWQ_ID_S)
  16421. #define HTT_PPDU_ID_HWQ_ID_SET(_var, _val) \
  16422. do { \
  16423. HTT_CHECK_SET_VAL(HTT_PPDU_ID_HWQ_ID, _val); \
  16424. ((_var) |= ((_val) << HTT_PPDU_ID_HWQ_ID_S)); \
  16425. } while (0)
  16426. #define HTT_PPDU_ID_MAC_ID_S 17
  16427. #define HTT_PPDU_ID_MAC_ID_M 0x00060000
  16428. #define HTT_PPDU_ID_MAC_ID_GET(_var) \
  16429. (((_var) & HTT_PPDU_ID_MAC_ID_M) >> HTT_PPDU_ID_MAC_ID_S)
  16430. #define HTT_PPDU_ID_MAC_ID_SET(_var, _val) \
  16431. do { \
  16432. HTT_CHECK_SET_VAL(HTT_PPDU_ID_MAC_ID, _val); \
  16433. ((_var) |= ((_val) << HTT_PPDU_ID_MAC_ID_S)); \
  16434. } while (0)
  16435. #define HTT_PPDU_ID_SEQ_IDX_S 19
  16436. #define HTT_PPDU_ID_SEQ_IDX_M 0x00180000
  16437. #define HTT_PPDU_ID_SEQ_IDX_GET(_var) \
  16438. (((_var) & HTT_PPDU_ID_SEQ_IDX_M) >> HTT_PPDU_ID_SEQ_IDX_S)
  16439. #define HTT_PPDU_ID_SEQ_IDX_SET(_var, _val) \
  16440. do { \
  16441. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SEQ_IDX, _val); \
  16442. ((_var) |= ((_val) << HTT_PPDU_ID_SEQ_IDX_S)); \
  16443. } while (0)
  16444. #define HTT_PPDU_ID_TQM_CMD_S 23
  16445. #define HTT_PPDU_ID_TQM_CMD_M 0x00800000
  16446. #define HTT_PPDU_ID_TQM_CMD_GET(_var) \
  16447. (((_var) & HTT_PPDU_ID_TQM_CMD_M) >> HTT_PPDU_ID_TQM_CMD_S)
  16448. #define HTT_PPDU_ID_TQM_CMD_SET(_var, _val) \
  16449. do { \
  16450. HTT_CHECK_SET_VAL(HTT_PPDU_ID_TQM_CMD, _val); \
  16451. ((_var) |= ((_val) << HTT_PPDU_ID_TQM_CMD_S)); \
  16452. } while (0)
  16453. #define HTT_PPDU_ID_SEQ_CMD_TYPE_S 24
  16454. #define HTT_PPDU_ID_SEQ_CMD_TYPE_M 0x3f000000
  16455. #define HTT_PPDU_ID_SEQ_CMD_TYPE_GET(_var) \
  16456. (((_var) & HTT_PPDU_ID_SEQ_CMD_TYPE_M) >> HTT_PPDU_ID_SEQ_CMD_TYPE_S)
  16457. #define HTT_PPDU_ID_SEQ_CMD_TYPE_SET(_var, _val) \
  16458. do { \
  16459. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SEQ_CMD_TYPE, _val); \
  16460. ((_var) |= ((_val) << HTT_PPDU_ID_SEQ_CMD_TYPE_S)); \
  16461. } while (0)
  16462. /**
  16463. * @brief target -> RX PEER METADATA V0 format
  16464. * Host will know the peer metadata version from the wmi_service_ready_ext2
  16465. * message from target, and will confirm to the target which peer metadata
  16466. * version to use in the wmi_init message.
  16467. *
  16468. * The following diagram shows the format of the RX PEER METADATA.
  16469. *
  16470. * |31 24|23 16|15 8|7 0|
  16471. * |-----------------------------------------------------------------------|
  16472. * | Reserved | VDEV ID | PEER ID |
  16473. * |-----------------------------------------------------------------------|
  16474. */
  16475. PREPACK struct htt_rx_peer_metadata_v0 {
  16476. A_UINT32
  16477. peer_id: 16,
  16478. vdev_id: 8,
  16479. reserved1: 8;
  16480. } POSTPACK;
  16481. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_S 0
  16482. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_M 0x0000ffff
  16483. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_GET(_var) \
  16484. (((_var) & HTT_RX_PEER_META_DATA_V0_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V0_PEER_ID_S)
  16485. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_SET(_var, _val) \
  16486. do { \
  16487. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V0_PEER_ID, _val); \
  16488. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V0_PEER_ID_S)); \
  16489. } while (0)
  16490. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_S 16
  16491. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_M 0x00ff0000
  16492. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_GET(_var) \
  16493. (((_var) & HTT_RX_PEER_META_DATA_V0_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V0_VDEV_ID_S)
  16494. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_SET(_var, _val) \
  16495. do { \
  16496. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V0_VDEV_ID, _val); \
  16497. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V0_VDEV_ID_S)); \
  16498. } while (0)
  16499. /**
  16500. * @brief target -> RX PEER METADATA V1 format
  16501. * Host will know the peer metadata version from the wmi_service_ready_ext2
  16502. * message from target, and will confirm to the target which peer metadata
  16503. * version to use in the wmi_init message.
  16504. *
  16505. * The following diagram shows the format of the RX PEER METADATA V1 format.
  16506. *
  16507. * |31 29|28 26|25 24|23 16|15 14| 13 |12 0|
  16508. * |---------------------------------------------------------------------------|
  16509. * |Rsvd2|CHIP ID|LMAC ID|VDEV ID|logical_link_id|ML PEER|SW PEER ID/ML PEER ID|
  16510. * |---------------------------------------------------------------------------|
  16511. */
  16512. PREPACK struct htt_rx_peer_metadata_v1 {
  16513. A_UINT32
  16514. peer_id: 13,
  16515. ml_peer_valid: 1,
  16516. logical_link_id: 2,
  16517. vdev_id: 8,
  16518. lmac_id: 2,
  16519. chip_id: 3,
  16520. reserved2: 3;
  16521. } POSTPACK;
  16522. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_S 0
  16523. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_M 0x00001fff
  16524. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_GET(_var) \
  16525. (((_var) & HTT_RX_PEER_META_DATA_V1_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V1_PEER_ID_S)
  16526. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_SET(_var, _val) \
  16527. do { \
  16528. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_PEER_ID, _val); \
  16529. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_PEER_ID_S)); \
  16530. } while (0)
  16531. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S 13
  16532. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_M 0x00002000
  16533. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_GET(_var) \
  16534. (((_var) & HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_M) >> HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S)
  16535. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_SET(_var, _val) \
  16536. do { \
  16537. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID, _val); \
  16538. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S)); \
  16539. } while (0)
  16540. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_S 16
  16541. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_M 0x00ff0000
  16542. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_GET(_var) \
  16543. (((_var) & HTT_RX_PEER_META_DATA_V1_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V1_VDEV_ID_S)
  16544. #define HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_S 14
  16545. #define HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_M 0x0000c000
  16546. #define HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_GET(_var) \
  16547. (((_var) & HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_M) >> HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_S)
  16548. #define HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_SET(_var, _val) \
  16549. do { \
  16550. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID, _val); \
  16551. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_S)); \
  16552. } while (0)
  16553. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_SET(_var, _val) \
  16554. do { \
  16555. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_VDEV_ID, _val); \
  16556. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_VDEV_ID_S)); \
  16557. } while (0)
  16558. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_S 24
  16559. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_M 0x03000000
  16560. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_GET(_var) \
  16561. (((_var) & HTT_RX_PEER_META_DATA_V1_LMAC_ID_M) >> HTT_RX_PEER_META_DATA_V1_LMAC_ID_S)
  16562. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_SET(_var, _val) \
  16563. do { \
  16564. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_LMAC_ID, _val); \
  16565. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_LMAC_ID_S)); \
  16566. } while (0)
  16567. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_S 26
  16568. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_M 0x1c000000
  16569. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_GET(_var) \
  16570. (((_var) & HTT_RX_PEER_META_DATA_V1_CHIP_ID_M) >> HTT_RX_PEER_META_DATA_V1_CHIP_ID_S)
  16571. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_SET(_var, _val) \
  16572. do { \
  16573. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_CHIP_ID, _val); \
  16574. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_CHIP_ID_S)); \
  16575. } while (0)
  16576. /*
  16577. * In some systems, the host SW wants to specify priorities between
  16578. * different MSDU / flow queues within the same peer-TID.
  16579. * The below enums are used for the host to identify to the target
  16580. * which MSDU queue's priority it wants to adjust.
  16581. */
  16582. /*
  16583. * The MSDUQ index describe index of TCL HW, where each index is
  16584. * used for queuing particular types of MSDUs.
  16585. * The different MSDU queue types are defined in HTT_MSDU_QTYPE.
  16586. */
  16587. enum HTT_MSDUQ_INDEX {
  16588. HTT_MSDUQ_INDEX_NON_UDP, /* NON UDP MSDUQ index */
  16589. HTT_MSDUQ_INDEX_UDP, /* UDP MSDUQ index */
  16590. HTT_MSDUQ_INDEX_CUSTOM_PRIO_0, /* Latency priority 0 index */
  16591. HTT_MSDUQ_INDEX_CUSTOM_PRIO_1, /* Latency priority 1 index */
  16592. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_0, /* High num TID cases/ MLO dedicate link cases */
  16593. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_1, /* High num TID cases/ MLO dedicate link cases */
  16594. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_2, /* High num TID cases/ MLO dedicate link cases */
  16595. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_3, /* High num TID cases/ MLO dedicate link cases */
  16596. HTT_MSDUQ_MAX_INDEX,
  16597. };
  16598. /* MSDU qtype definition */
  16599. enum HTT_MSDU_QTYPE {
  16600. /*
  16601. * The LATENCY_CRIT_0 and LATENCY_CRIT_1 queue types don't have a fixed
  16602. * relative priority. Instead, the relative priority of CRIT_0 versus
  16603. * CRIT_1 is controlled by the FW, through the configuration parameters
  16604. * it applies to the queues.
  16605. */
  16606. HTT_MSDU_QTYPE_LATENCY_CRIT_0, /* Specified MSDUQ index used for latency critical 0 */
  16607. HTT_MSDU_QTYPE_LATENCY_CRIT_1, /* Specified MSDUQ index used for latency critical 1 */
  16608. HTT_MSDU_QTYPE_UDP, /* Specifies MSDUQ index used for UDP flow */
  16609. HTT_MSDU_QTYPE_NON_UDP, /* Specifies MSDUQ index used for non-udp flow */
  16610. HTT_MSDU_QTYPE_HOL, /* Specified MSDUQ index used for Head of Line */
  16611. HTT_MSDU_QTYPE_USER_SPECIFIED, /* Specifies MSDUQ index used for advertising changeable flow type */
  16612. HTT_MSDU_QTYPE_HI_PRIO, /* Specifies MSDUQ index used for high priority flow type */
  16613. HTT_MSDU_QTYPE_LO_PRIO, /* Specifies MSDUQ index used for low priority flow type */
  16614. /* New MSDU_QTYPE should be added above this line */
  16615. /*
  16616. * Below QTYPE_MAX will increase if additional QTYPEs are defined
  16617. * in the future. Hence HTT_MSDU_QTYPE_MAX can't be used in
  16618. * any host/target message definitions. The QTYPE_MAX value can
  16619. * only be used internally within the host or within the target.
  16620. * If host or target find a qtype value is >= HTT_MSDU_QTYPE_MAX
  16621. * it must regard the unexpected value as a default qtype value,
  16622. * or ignore it.
  16623. */
  16624. HTT_MSDU_QTYPE_MAX,
  16625. HTT_MSDU_QTYPE_NOT_IN_USE = 255, /* corresponding MSDU index is not in use */
  16626. };
  16627. enum HTT_MSDUQ_LEGACY_FLOW_INDEX {
  16628. HTT_MSDUQ_LEGACY_HI_PRI_FLOW_INDEX = 0,
  16629. HTT_MSDUQ_LEGACY_LO_PRI_FLOW_INDEX = 1,
  16630. HTT_MSDUQ_LEGACY_UDP_FLOW_INDEX = 2,
  16631. HTT_MSDUQ_LEGACY_NON_UDP_FLOW_INDEX = 3,
  16632. };
  16633. /**
  16634. * @brief target -> host mlo timestamp offset indication
  16635. *
  16636. * MSG_TYPE => HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND
  16637. *
  16638. * @details
  16639. * The following field definitions describe the format of the HTT target
  16640. * to host mlo timestamp offset indication message.
  16641. *
  16642. *
  16643. * |31 16|15 12|11 10|9 8|7 0 |
  16644. * |----------------------------------------------------------------------|
  16645. * | mac_clk_freq_mhz | rsvd |chip_id|pdev_id| msg type |
  16646. * |----------------------------------------------------------------------|
  16647. * | Sync time stamp lo in us |
  16648. * |----------------------------------------------------------------------|
  16649. * | Sync time stamp hi in us |
  16650. * |----------------------------------------------------------------------|
  16651. * | mlo time stamp offset lo in us |
  16652. * |----------------------------------------------------------------------|
  16653. * | mlo time stamp offset hi in us |
  16654. * |----------------------------------------------------------------------|
  16655. * | mlo time stamp offset clocks in clock ticks |
  16656. * |----------------------------------------------------------------------|
  16657. * |31 26|25 16|15 0 |
  16658. * |rsvd2 | mlo time stamp | mlo time stamp compensation in us |
  16659. * | | compensation in clks | |
  16660. * |----------------------------------------------------------------------|
  16661. * |31 22|21 0 |
  16662. * | rsvd 3 | mlo time stamp comp timer period |
  16663. * |----------------------------------------------------------------------|
  16664. * The message is interpreted as follows:
  16665. *
  16666. * dword0 - b'0:7 - msg_type: This will be set to
  16667. * HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND
  16668. * value: 0x28
  16669. *
  16670. * dword0 - b'9:8 - pdev_id
  16671. *
  16672. * dword0 - b'11:10 - chip_id
  16673. *
  16674. * dword0 - b'15:12 - rsvd1: Reserved for future use
  16675. *
  16676. * dword0 - b'31:16 - mac clock frequency of the mac HW block in MHz
  16677. *
  16678. * dword1 - b'31:0 - lower 32 bits of the WLAN global time stamp (in us) at
  16679. * which last sync interrupt was received
  16680. *
  16681. * dword2 - b'31:0 - upper 32 bits of the WLAN global time stamp (in us) at
  16682. * which last sync interrupt was received
  16683. *
  16684. * dword3 - b'31:0 - lower 32 bits of the MLO time stamp offset in us
  16685. *
  16686. * dword4 - b'31:0 - upper 32 bits of the MLO time stamp offset in us
  16687. *
  16688. * dword5 - b'31:0 - MLO time stamp offset in clock ticks for sub us
  16689. *
  16690. * dword6 - b'15:0 - MLO time stamp compensation applied in us
  16691. *
  16692. * dword6 - b'25:16 - MLO time stamp compensation applied in clock ticks
  16693. * for sub us resolution
  16694. *
  16695. * dword6 - b'31:26 - rsvd2: Reserved for future use
  16696. *
  16697. * dword7 - b'21:0 - period of MLO compensation timer at which compensation
  16698. * is applied, in us
  16699. *
  16700. * dword7 - b'31:22 - rsvd3: Reserved for future use
  16701. */
  16702. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_M 0x000000FF
  16703. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_S 0
  16704. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_M 0x00000300
  16705. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_S 8
  16706. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_M 0x00000C00
  16707. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_S 10
  16708. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_M 0xFFFF0000
  16709. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_S 16
  16710. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_M 0x0000FFFF
  16711. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_S 0
  16712. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_M 0x03FF0000
  16713. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_S 16
  16714. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_M 0x003FFFFF
  16715. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_S 0
  16716. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_GET(_var) \
  16717. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_M) >> HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_S)
  16718. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_SET(_var, _val) \
  16719. do { \
  16720. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE, _val); \
  16721. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_S)); \
  16722. } while (0)
  16723. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_GET(_var) \
  16724. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_M) >> HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_S)
  16725. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_SET(_var, _val) \
  16726. do { \
  16727. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID, _val); \
  16728. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_S)); \
  16729. } while (0)
  16730. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_GET(_var) \
  16731. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_M) >> HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_S)
  16732. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_SET(_var, _val) \
  16733. do { \
  16734. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID, _val); \
  16735. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_S)); \
  16736. } while (0)
  16737. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_GET(_var) \
  16738. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_M) >> \
  16739. HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_S)
  16740. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_SET(_var, _val) \
  16741. do { \
  16742. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ, _val); \
  16743. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_S)); \
  16744. } while (0)
  16745. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_GET(_var) \
  16746. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_M) >> \
  16747. HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_S)
  16748. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_SET(_var, _val) \
  16749. do { \
  16750. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US, _val); \
  16751. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_S)); \
  16752. } while (0)
  16753. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_GET(_var) \
  16754. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_M) >> \
  16755. HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_S)
  16756. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_SET(_var, _val) \
  16757. do { \
  16758. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS, _val); \
  16759. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_S)); \
  16760. } while (0)
  16761. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_GET(_var) \
  16762. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_M) >> \
  16763. HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_S)
  16764. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_SET(_var, _val) \
  16765. do { \
  16766. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US, _val); \
  16767. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_S)); \
  16768. } while (0)
  16769. typedef struct {
  16770. A_UINT32 msg_type: 8, /* bits 7:0 */
  16771. pdev_id: 2, /* bits 9:8 */
  16772. chip_id: 2, /* bits 11:10 */
  16773. reserved1: 4, /* bits 15:12 */
  16774. mac_clk_freq_mhz: 16; /* bits 31:16 */
  16775. A_UINT32 sync_timestamp_lo_us;
  16776. A_UINT32 sync_timestamp_hi_us;
  16777. A_UINT32 mlo_timestamp_offset_lo_us;
  16778. A_UINT32 mlo_timestamp_offset_hi_us;
  16779. A_UINT32 mlo_timestamp_offset_clks;
  16780. A_UINT32 mlo_timestamp_comp_us: 16, /* bits 15:0 */
  16781. mlo_timestamp_comp_clks: 10, /* bits 25:16 */
  16782. reserved2: 6; /* bits 31:26 */
  16783. A_UINT32 mlo_timestamp_comp_timer_period_us: 22, /* bits 21:0 */
  16784. reserved3: 10; /* bits 31:22 */
  16785. } htt_t2h_mlo_offset_ind_t;
  16786. /*
  16787. * @brief target -> host VDEV TX RX STATS
  16788. *
  16789. * MSG_TYPE => HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND
  16790. *
  16791. * @details
  16792. * HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND message is sent by the target
  16793. * every periodic interval programmed in HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG.
  16794. * After the host sends an initial HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG,
  16795. * this HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND message will be sent
  16796. * periodically by target even in the absence of any further HTT request
  16797. * messages from host.
  16798. *
  16799. * The message is formatted as follows:
  16800. *
  16801. * |31 16|15 8|7 0|
  16802. * |---------------------------------+----------------+----------------|
  16803. * | payload_size | pdev_id | msg_type |
  16804. * |---------------------------------+----------------+----------------|
  16805. * | reserved0 |
  16806. * |-------------------------------------------------------------------|
  16807. * | reserved1 |
  16808. * |-------------------------------------------------------------------|
  16809. * | reserved2 |
  16810. * |-------------------------------------------------------------------|
  16811. * | |
  16812. * | VDEV specific Tx Rx stats info |
  16813. * | |
  16814. * |-------------------------------------------------------------------|
  16815. *
  16816. * The message is interpreted as follows:
  16817. * dword0 - b'0:7 - msg_type: This will be set to 0x2c
  16818. * (HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND)
  16819. * b'8:15 - pdev_id
  16820. * b'16:31 - size in bytes of the payload that follows the 16-byte
  16821. * message header fields (msg_type through reserved2)
  16822. * dword1 - b'0:31 - reserved0.
  16823. * dword2 - b'0:31 - reserved1.
  16824. * dword3 - b'0:31 - reserved2.
  16825. */
  16826. typedef struct {
  16827. A_UINT32 msg_type: 8,
  16828. pdev_id: 8,
  16829. payload_size: 16;
  16830. A_UINT32 reserved0;
  16831. A_UINT32 reserved1;
  16832. A_UINT32 reserved2;
  16833. } htt_t2h_vdevs_txrx_stats_periodic_hdr_t;
  16834. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_HDR_SIZE 16
  16835. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_M 0x0000FF00
  16836. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_S 8
  16837. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_GET(_var) \
  16838. (((_var) & HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_M) >> HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_S)
  16839. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_SET(_var, _val) \
  16840. do { \
  16841. HTT_CHECK_SET_VAL(HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID, _val); \
  16842. ((_var) |= ((_val) << HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_S)); \
  16843. } while (0)
  16844. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_M 0xFFFF0000
  16845. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_S 16
  16846. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_GET(_var) \
  16847. (((_var) & HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_M) >> HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_S)
  16848. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_SET(_var, _val) \
  16849. do { \
  16850. HTT_CHECK_SET_VAL(HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE, _val); \
  16851. ((_var) |= ((_val) << HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_S)); \
  16852. } while (0)
  16853. /* SOC related stats */
  16854. typedef struct {
  16855. htt_tlv_hdr_t tlv_hdr;
  16856. /* When TQM is not able to find the peers during Tx, then it drops the packets
  16857. * This can be due to either the peer is deleted or deletion is ongoing
  16858. * */
  16859. A_UINT32 inv_peers_msdu_drop_count_lo;
  16860. A_UINT32 inv_peers_msdu_drop_count_hi;
  16861. } htt_t2h_soc_txrx_stats_common_tlv;
  16862. /* VDEV HW Tx/Rx stats */
  16863. typedef struct {
  16864. htt_tlv_hdr_t tlv_hdr;
  16865. A_UINT32 vdev_id;
  16866. /* Rx msdu byte cnt */
  16867. A_UINT32 rx_msdu_byte_cnt_lo;
  16868. A_UINT32 rx_msdu_byte_cnt_hi;
  16869. /* Rx msdu cnt */
  16870. A_UINT32 rx_msdu_cnt_lo;
  16871. A_UINT32 rx_msdu_cnt_hi;
  16872. /* tx msdu byte cnt */
  16873. A_UINT32 tx_msdu_byte_cnt_lo;
  16874. A_UINT32 tx_msdu_byte_cnt_hi;
  16875. /* tx msdu cnt */
  16876. A_UINT32 tx_msdu_cnt_lo;
  16877. A_UINT32 tx_msdu_cnt_hi;
  16878. /* tx excessive retry discarded msdu cnt */
  16879. A_UINT32 tx_msdu_excessive_retry_discard_cnt_lo;
  16880. A_UINT32 tx_msdu_excessive_retry_discard_cnt_hi;
  16881. /* TX congestion ctrl msdu drop cnt */
  16882. A_UINT32 tx_msdu_cong_ctrl_drop_cnt_lo;
  16883. A_UINT32 tx_msdu_cong_ctrl_drop_cnt_hi;
  16884. /* discarded tx msdus cnt coz of time to live expiry */
  16885. A_UINT32 tx_msdu_ttl_expire_drop_cnt_lo;
  16886. A_UINT32 tx_msdu_ttl_expire_drop_cnt_hi;
  16887. /* tx excessive retry discarded msdu byte cnt */
  16888. A_UINT32 tx_msdu_excessive_retry_discard_byte_cnt_lo;
  16889. A_UINT32 tx_msdu_excessive_retry_discard_byte_cnt_hi;
  16890. /* TX congestion ctrl msdu drop byte cnt */
  16891. A_UINT32 tx_msdu_cong_ctrl_drop_byte_cnt_lo;
  16892. A_UINT32 tx_msdu_cong_ctrl_drop_byte_cnt_hi;
  16893. /* discarded tx msdus byte cnt coz of time to live expiry */
  16894. A_UINT32 tx_msdu_ttl_expire_drop_byte_cnt_lo;
  16895. A_UINT32 tx_msdu_ttl_expire_drop_byte_cnt_hi;
  16896. /* TQM bypass frame cnt */
  16897. A_UINT32 tqm_bypass_frame_cnt_lo;
  16898. A_UINT32 tqm_bypass_frame_cnt_hi;
  16899. /* TQM bypass byte cnt */
  16900. A_UINT32 tqm_bypass_byte_cnt_lo;
  16901. A_UINT32 tqm_bypass_byte_cnt_hi;
  16902. } htt_t2h_vdev_txrx_stats_hw_stats_tlv;
  16903. /*
  16904. * MSG_TYPE => HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF
  16905. *
  16906. * @details
  16907. * The SAWF_DEF_QUEUES_MAP_REPORT_CONF message is sent by the target in
  16908. * response to a SAWF_DEF_QUEUES_MAP_REPORT_REQ from the host.
  16909. * The SAWF_DEF_QUEUES_MAP_REPORT_CONF will show which service class
  16910. * the default MSDU queues of each of the specified TIDs for the peer
  16911. * specified in the SAWF_DEF_QUEUES_MAP_REPORT_REQ message are linked to.
  16912. * If the default MSDU queues of a given TID within the peer are not linked
  16913. * to a service class, the svc_class_id field for that TID will have a
  16914. * 0xff HTT_SAWF_SVC_CLASS_INVALID_ID value to indicate the default MSDU
  16915. * queues for that TID are not mapped to any service class.
  16916. *
  16917. * |31 16|15 8|7 0|
  16918. * |------------------------------+--------------+--------------|
  16919. * | peer ID | reserved | msg type |
  16920. * |------------------------------+--------------+------+-------|
  16921. * | reserved | svc class ID | TID |
  16922. * |------------------------------------------------------------|
  16923. * ...
  16924. * |------------------------------------------------------------|
  16925. * | reserved | svc class ID | TID |
  16926. * |------------------------------------------------------------|
  16927. * Header fields:
  16928. * dword0 - b'7:0 - msg_type: This will be set to
  16929. * 0x2d (HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF)
  16930. * b'31:16 - peer ID
  16931. * dword1 - b'7:0 - TID
  16932. * b'15:8 - svc class ID
  16933. * (dword2, etc. same format as dword1)
  16934. */
  16935. #define HTT_SAWF_SVC_CLASS_INVALID_ID 0xff
  16936. PREPACK struct htt_t2h_sawf_def_queues_map_report_conf {
  16937. A_UINT32 msg_type :8,
  16938. reserved0 :8,
  16939. peer_id :16;
  16940. struct {
  16941. A_UINT32 tid :8,
  16942. svc_class_id :8,
  16943. reserved1 :16;
  16944. } tid_reports[1/*or more*/];
  16945. } POSTPACK;
  16946. #define HTT_SAWF_DEF_QUEUES_MAP_REPORT_CONF_HDR_BYTES 4 /* msg_type, peer_id */
  16947. #define HTT_SAWF_DEF_QUEUES_MAP_REPORT_CONF_ELEM_BYTES 4 /* TID, svc_class_id */
  16948. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_M 0xFFFF0000
  16949. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_S 16
  16950. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_GET(_var) \
  16951. (((_var) & HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_M) >> \
  16952. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_S)
  16953. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_SET(_var, _val) \
  16954. do { \
  16955. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID, _val); \
  16956. ((_var) |= ((_val) << HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_S)); \
  16957. } while (0)
  16958. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_M 0x000000FF
  16959. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_S 0
  16960. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_GET(_var) \
  16961. (((_var) & HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_M) >> \
  16962. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_S)
  16963. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_SET(_var, _val) \
  16964. do { \
  16965. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID, _val); \
  16966. ((_var) |= ((_val) << HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_S)); \
  16967. } while (0)
  16968. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_M 0x0000FF00
  16969. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_S 8
  16970. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_GET(_var) \
  16971. (((_var) & HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_M) >> \
  16972. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_S)
  16973. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_SET(_var, _val) \
  16974. do { \
  16975. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID, _val); \
  16976. ((_var) |= ((_val) << HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_S)); \
  16977. } while (0)
  16978. /*
  16979. * MSG_TYPE => HTT_T2H_SAWF_MSDUQ_INFO_IND
  16980. *
  16981. * @details
  16982. * When SAWF is enabled and a flow is mapped to a policy during the traffic
  16983. * flow if the flow is seen the associated service class is conveyed to the
  16984. * target via TCL Data Command. Target on the other hand internally creates the
  16985. * MSDUQ. Once the target creates the MSDUQ the target sends the information
  16986. * of the newly created MSDUQ and some other identifiers to uniquely identity
  16987. * the newly created MSDUQ
  16988. *
  16989. * |31 27| 24|23 16|15|14 11|10|9 8|7 4|3 0|
  16990. * |------------------------------+------------------------+--------------|
  16991. * | peer ID | HTT qtype | msg type |
  16992. * |---------------------------------+--------------+--+---+-------+------|
  16993. * | reserved |AST list index|FO|WC | HLOS | remap|
  16994. * | | | | | TID | TID |
  16995. * |---------------------+------------------------------------------------|
  16996. * | reserved1 | tgt_opaque_id |
  16997. * |---------------------+------------------------------------------------|
  16998. *
  16999. * Header fields:
  17000. *
  17001. * dword0 - b'7:0 - msg_type: This will be set to
  17002. * 0x2e (HTT_T2H_SAWF_MSDUQ_INFO_IND)
  17003. * b'15:8 - HTT qtype
  17004. * b'31:16 - peer ID
  17005. *
  17006. * dword1 - b'3:0 - remap TID, as assigned in firmware
  17007. * b'7:4 - HLOS TID, as sent by host in TCL Data Command
  17008. * hlos_tid : Common to Lithium and Beryllium
  17009. * b'9:8 - who_classify_info_sel (WC), as sent by host in
  17010. * TCL Data Command : Beryllium
  17011. * b10 - flow_override (FO), as sent by host in
  17012. * TCL Data Command: Beryllium
  17013. * b11:14 - ast_list_idx
  17014. * Array index into the list of extension AST entries
  17015. * (not the actual AST 16-bit index).
  17016. * The ast_list_idx is one-based, with the following
  17017. * range of values:
  17018. * - legacy targets supporting 16 user-defined
  17019. * MSDU queues: 1-2
  17020. * - legacy targets supporting 48 user-defined
  17021. * MSDU queues: 1-6
  17022. * - new targets: 0 (peer_id is used instead)
  17023. * Note that since ast_list_idx is one-based,
  17024. * the host will need to subtract 1 to use it as an
  17025. * index into a list of extension AST entries.
  17026. * b15:31 - reserved
  17027. *
  17028. * dword2 - b'23:0 - tgt_opaque_id Opaque Tx flow number which is a
  17029. * unique MSDUQ id in firmware
  17030. * b'24:31 - reserved1
  17031. */
  17032. PREPACK struct htt_t2h_sawf_msduq_event {
  17033. A_UINT32 msg_type : 8,
  17034. htt_qtype : 8,
  17035. peer_id :16;
  17036. A_UINT32 remap_tid : 4,
  17037. hlos_tid : 4,
  17038. who_classify_info_sel : 2,
  17039. flow_override : 1,
  17040. ast_list_idx : 4,
  17041. reserved :17;
  17042. A_UINT32 tgt_opaque_id :24,
  17043. reserved1 : 8;
  17044. } POSTPACK;
  17045. #define HTT_SAWF_MSDUQ_INFO_SIZE (sizeof(struct htt_t2h_sawf_msduq_event))
  17046. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_M 0x0000FF00
  17047. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_S 8
  17048. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_GET(_var) \
  17049. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_M) >> \
  17050. HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_S)
  17051. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_SET(_var, _val) \
  17052. do { \
  17053. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE, _val); \
  17054. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_S));\
  17055. } while (0)
  17056. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_M 0xFFFF0000
  17057. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_S 16
  17058. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_GET(_var) \
  17059. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_M) >> \
  17060. HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_S)
  17061. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_SET(_var, _val) \
  17062. do { \
  17063. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID, _val); \
  17064. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_S)); \
  17065. } while (0)
  17066. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_M 0x0000000F
  17067. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_S 0
  17068. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_GET(_var) \
  17069. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_M) >> \
  17070. HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_S)
  17071. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_SET(_var, _val) \
  17072. do { \
  17073. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID, _val); \
  17074. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_S)); \
  17075. } while (0)
  17076. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_M 0x000000F0
  17077. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_S 4
  17078. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_GET(_var) \
  17079. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_M) >> \
  17080. HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_S)
  17081. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_SET(_var, _val) \
  17082. do { \
  17083. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID, _val); \
  17084. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_S)); \
  17085. } while (0)
  17086. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_M 0x00000300
  17087. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_S 8
  17088. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_GET(_var) \
  17089. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_M) >> \
  17090. HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_S)
  17091. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_SET(_var, _val) \
  17092. do { \
  17093. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL, _val); \
  17094. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_S)); \
  17095. } while (0)
  17096. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_M 0x00000400
  17097. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_S 10
  17098. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_GET(_var) \
  17099. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_M) >> \
  17100. HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_S)
  17101. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_SET(_var, _val) \
  17102. do { \
  17103. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE, _val); \
  17104. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_S)); \
  17105. } while (0)
  17106. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_M 0x00007800
  17107. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_S 11
  17108. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_GET(_var) \
  17109. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_M) >> \
  17110. HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_S)
  17111. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_SET(_var, _val) \
  17112. do { \
  17113. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX, _val); \
  17114. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_S)); \
  17115. } while (0)
  17116. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_M 0x00FFFFFF
  17117. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_S 0
  17118. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_GET(_var) \
  17119. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID) >> \
  17120. HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_S)
  17121. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_SET(_var, _val) \
  17122. do { \
  17123. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID, _val); \
  17124. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_S)); \
  17125. } while (0)
  17126. /**
  17127. * @brief target -> PPDU id format indication
  17128. *
  17129. * MSG_TYPE => HTT_T2H_PPDU_ID_FMT_IND
  17130. *
  17131. * @details
  17132. * The following field definitions describe the format of the HTT target
  17133. * to host PPDU ID format indication message.
  17134. * hwsch_cmd_id :- A number per ring, increases by one with each HWSCH command.
  17135. * ring_id :- HWSCH ring id in which this PPDU was enqueued.
  17136. * seq_idx :- Sequence control index of this PPDU.
  17137. * link_id :- HW link ID of the link in which the PPDU was enqueued.
  17138. * seq_cmd_type:- WHAL_TXSEND_FTYPE (SU Data, MU Data, SGEN frames etc.)
  17139. * tqm_cmd:-
  17140. *
  17141. * |31 27|26 22|21 17| 16 |15 11|10 8|7 6|5 1| 0 |
  17142. * |--------------------------------------------------+------------------------|
  17143. * | rsvd0 | msg type |
  17144. * |-----+----------+----------+---------+-----+----------+----------+---------|
  17145. * |rsvd2|ring_id OF|ring_id NB|ring_id V|rsvd1|cmd_id OF |cmd_id NB |cmd_id V |
  17146. * |-----+----------+----------+---------+-----+----------+----------+---------|
  17147. * |rsvd4|link_id OF|link_id NB|link_id V|rsvd3|seq_idx OF|seq_idx NB|seq_idx V|
  17148. * |-----+----------+----------+---------+-----+----------+----------+---------|
  17149. * |rsvd6|tqm_cmd OF|tqm_cmd NB|tqm_cmd V|rsvd5|seq_cmd OF|seq_cmd NB|seq_cmd V|
  17150. * |-----+----------+----------+---------+-----+----------+----------+---------|
  17151. * |rsvd8| crc OF | crc NB | crc V |rsvd7|mac_id OF |mac_id NB |mac_id V |
  17152. * |-----+----------+----------+---------+-----+----------+----------+---------|
  17153. * Where: OF = bit offset, NB = number of bits, V = valid
  17154. * The message is interpreted as follows:
  17155. *
  17156. * dword0 - b'7:0 - msg_type: This will be set to
  17157. * HTT_T2H_PPDU_ID_FMT_IND
  17158. * value: 0x30
  17159. *
  17160. * dword0 - b'31:8 - reserved
  17161. *
  17162. * dword1 - b'0:0 - field to indicate whether hwsch_cmd_id is valid or not
  17163. *
  17164. * dword1 - b'5:1 - number of bits in hwsch_cmd_id
  17165. *
  17166. * dword1 - b'10:6 - offset of hwsch_cmd_id (in number of bits)
  17167. *
  17168. * dword1 - b'15:11 - reserved for future use
  17169. *
  17170. * dword1 - b'16:16 - field to indicate whether ring_id is valid or not
  17171. *
  17172. * dword1 - b'21:17 - number of bits in ring_id
  17173. *
  17174. * dword1 - b'26:22 - offset of ring_id (in number of bits)
  17175. *
  17176. * dword1 - b'31:27 - reserved for future use
  17177. *
  17178. * dword2 - b'0:0 - field to indicate whether sequence index is valid or not
  17179. *
  17180. * dword2 - b'5:1 - number of bits in sequence index
  17181. *
  17182. * dword2 - b'10:6 - offset of sequence index (in number of bits)
  17183. *
  17184. * dword2 - b'15:11 - reserved for future use
  17185. *
  17186. * dword2 - b'16:16 - field to indicate whether link_id is valid or not
  17187. *
  17188. * dword2 - b'21:17 - number of bits in link_id
  17189. *
  17190. * dword2 - b'26:22 - offset of link_id (in number of bits)
  17191. *
  17192. * dword2 - b'31:27 - reserved for future use
  17193. *
  17194. * dword3 - b'0:0 - field to indicate whether seq_cmd_type is valid or not
  17195. *
  17196. * dword3 - b'5:1 - number of bits in seq_cmd_type
  17197. *
  17198. * dword3 - b'10:6 - offset of seq_cmd_type (in number of bits)
  17199. *
  17200. * dword3 - b'15:11 - reserved for future use
  17201. *
  17202. * dword3 - b'16:16 - field to indicate whether tqm_cmd is valid or not
  17203. *
  17204. * dword3 - b'21:17 - number of bits in tqm_cmd
  17205. *
  17206. * dword3 - b'26:22 - offset of tqm_cmd (in number of bits)
  17207. *
  17208. * dword3 - b'31:27 - reserved for future use
  17209. *
  17210. * dword4 - b'0:0 - field to indicate whether mac_id is valid or not
  17211. *
  17212. * dword4 - b'5:1 - number of bits in mac_id
  17213. *
  17214. * dword4 - b'10:6 - offset of mac_id (in number of bits)
  17215. *
  17216. * dword4 - b'15:11 - reserved for future use
  17217. *
  17218. * dword4 - b'16:16 - field to indicate whether crc is valid or not
  17219. *
  17220. * dword4 - b'21:17 - number of bits in crc
  17221. *
  17222. * dword4 - b'26:22 - offset of crc (in number of bits)
  17223. *
  17224. * dword4 - b'31:27 - reserved for future use
  17225. *
  17226. */
  17227. #define HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_M 0x00000001
  17228. #define HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_S 0
  17229. #define HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_M 0x0000003E
  17230. #define HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_S 1
  17231. #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_M 0x000007C0
  17232. #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_S 6
  17233. #define HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_M 0x00010000
  17234. #define HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_S 16
  17235. #define HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_M 0x003E0000
  17236. #define HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_S 17
  17237. #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_M 0x07C00000
  17238. #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_S 22
  17239. /* macros for accessing lower 16 bits in dword */
  17240. #define HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0(word, value) \
  17241. do { \
  17242. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_VALID_BITS15_0, value); \
  17243. (word) |= (value) << HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_S; \
  17244. } while (0)
  17245. #define HTT_PPDU_ID_FMT_IND_VALID_GET_BITS15_0(word) \
  17246. (((word) & HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_M) >> HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_S)
  17247. #define HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0(word, value) \
  17248. do { \
  17249. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_BITS_BITS15_0, value); \
  17250. (word) |= (value) << HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_S; \
  17251. } while (0)
  17252. #define HTT_PPDU_ID_FMT_IND_BITS_GET_BITS15_0(word) \
  17253. (((word) & HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_M) >> HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_S)
  17254. #define HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0(word, value) \
  17255. do { \
  17256. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0, value); \
  17257. (word) |= (value) << HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_S; \
  17258. } while (0)
  17259. #define HTT_PPDU_ID_FMT_IND_OFFSET_GET_BITS15_0(word) \
  17260. (((word) & HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_M) >> HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_S)
  17261. /* macros for accessing upper 16 bits in dword */
  17262. #define HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16(word, value) \
  17263. do { \
  17264. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_VALID_BITS31_16, value); \
  17265. (word) |= (value) << HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_S; \
  17266. } while (0)
  17267. #define HTT_PPDU_ID_FMT_IND_VALID_GET_BITS31_16(word) \
  17268. (((word) & HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_M) >> HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_S)
  17269. #define HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16(word, value) \
  17270. do { \
  17271. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_BITS_BITS31_16, value); \
  17272. (word) |= (value) << HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_S; \
  17273. } while (0)
  17274. #define HTT_PPDU_ID_FMT_IND_BITS_GET_BITS31_16(word) \
  17275. (((word) & HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_M) >> HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_S)
  17276. #define HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16(word, value) \
  17277. do { \
  17278. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16, value); \
  17279. (word) |= (value) << HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_S; \
  17280. } while (0)
  17281. #define HTT_PPDU_ID_FMT_IND_OFFSET_GET_BITS31_16(word) \
  17282. (((word) & HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_M) >> HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_S)
  17283. #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_VALID_SET \
  17284. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
  17285. #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_BITS_SET \
  17286. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
  17287. #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_OFFSET_SET \
  17288. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
  17289. #define HTT_PPDU_ID_FMT_IND_RING_ID_VALID_SET \
  17290. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
  17291. #define HTT_PPDU_ID_FMT_IND_RING_ID_BITS_SET \
  17292. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
  17293. #define HTT_PPDU_ID_FMT_IND_RING_ID_OFFSET_SET \
  17294. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
  17295. #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_VALID_SET \
  17296. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
  17297. #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_BITS_SET \
  17298. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
  17299. #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_OFFSET_SET \
  17300. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
  17301. #define HTT_PPDU_ID_FMT_IND_LINK_ID_VALID_SET \
  17302. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
  17303. #define HTT_PPDU_ID_FMT_IND_LINK_ID_BITS_SET \
  17304. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
  17305. #define HTT_PPDU_ID_FMT_IND_LINK_ID_OFFSET_SET \
  17306. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
  17307. #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_VALID_SET \
  17308. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
  17309. #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_BITS_SET \
  17310. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
  17311. #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_OFFSET_SET \
  17312. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
  17313. #define HTT_PPDU_ID_FMT_IND_TQM_CMD_VALID_SET \
  17314. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
  17315. #define HTT_PPDU_ID_FMT_IND_TQM_CMD_BITS_SET \
  17316. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
  17317. #define HTT_PPDU_ID_FMT_IND_TQM_CMD_OFFSET_SET \
  17318. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
  17319. #define HTT_PPDU_ID_FMT_IND_MAC_ID_TYPE_VALID_SET \
  17320. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
  17321. #define HTT_PPDU_ID_FMT_IND_MAC_ID_TYPE_BITS_SET \
  17322. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
  17323. #define HTT_PPDU_ID_FMT_IND_MAC_ID_TYPE_OFFSET_SET \
  17324. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
  17325. #define HTT_PPDU_ID_FMT_IND_CRC_VALID_SET \
  17326. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
  17327. #define HTT_PPDU_ID_FMT_IND_CRC_BITS_SET \
  17328. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
  17329. #define HTT_PPDU_ID_FMT_IND_CRC_OFFSET_SET \
  17330. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
  17331. /* offsets in number dwords */
  17332. #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_OFFSET 1
  17333. #define HTT_PPDU_ID_FMT_IND_RING_ID_OFFSET 1
  17334. #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_OFFSET 2
  17335. #define HTT_PPDU_ID_FMT_IND_LINK_ID_OFFSET 2
  17336. #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_OFFSET 3
  17337. #define HTT_PPDU_ID_FMT_IND_TQM_CMD_OFFSET 3
  17338. #define HTT_PPDU_ID_FMT_IND_MAC_ID_OFFSET 4
  17339. #define HTT_PPDU_ID_FMT_IND_CRC_OFFSET 4
  17340. typedef struct {
  17341. A_UINT32 msg_type: 8, /* bits 7:0 */
  17342. rsvd0: 24;/* bits 31:8 */
  17343. A_UINT32 hwsch_cmd_id_valid: 1, /* bits 0:0 */
  17344. hwsch_cmd_id_bits: 5, /* bits 5:1 */
  17345. hwsch_cmd_id_offset: 5, /* bits 10:6 */
  17346. rsvd1: 5, /* bits 15:11 */
  17347. ring_id_valid: 1, /* bits 16:16 */
  17348. ring_id_bits: 5, /* bits 21:17 */
  17349. ring_id_offset: 5, /* bits 26:22 */
  17350. rsvd2: 5; /* bits 31:27 */
  17351. A_UINT32 seq_idx_valid: 1, /* bits 0:0 */
  17352. seq_idx_bits: 5, /* bits 5:1 */
  17353. seq_idx_offset: 5, /* bits 10:6 */
  17354. rsvd3: 5, /* bits 15:11 */
  17355. link_id_valid: 1, /* bits 16:16 */
  17356. link_id_bits: 5, /* bits 21:17 */
  17357. link_id_offset: 5, /* bits 26:22 */
  17358. rsvd4: 5; /* bits 31:27 */
  17359. A_UINT32 seq_cmd_type_valid: 1, /* bits 0:0 */
  17360. seq_cmd_type_bits: 5, /* bits 5:1 */
  17361. seq_cmd_type_offset: 5, /* bits 10:6 */
  17362. rsvd5: 5, /* bits 15:11 */
  17363. tqm_cmd_valid: 1, /* bits 16:16 */
  17364. tqm_cmd_bits: 5, /* bits 21:17 */
  17365. tqm_cmd_offset: 5, /* bits 26:12 */
  17366. rsvd6: 5; /* bits 31:27 */
  17367. A_UINT32 mac_id_valid: 1, /* bits 0:0 */
  17368. mac_id_bits: 5, /* bits 5:1 */
  17369. mac_id_offset: 5, /* bits 10:6 */
  17370. rsvd8: 5, /* bits 15:11 */
  17371. crc_valid: 1, /* bits 16:16 */
  17372. crc_bits: 5, /* bits 21:17 */
  17373. crc_offset: 5, /* bits 26:12 */
  17374. rsvd9: 5; /* bits 31:27 */
  17375. } htt_t2h_ppdu_id_fmt_ind_t;
  17376. #endif