htt_stats.h 263 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198
  1. /*
  2. * Copyright (c) 2017-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. /**
  20. * @file htt_stats.h
  21. *
  22. * @details the public header file of HTT STATS
  23. */
  24. #ifndef __HTT_STATS_H__
  25. #define __HTT_STATS_H__
  26. #include <htt_deps.h> /* A_UINT32 */
  27. #include <htt_common.h>
  28. #include <htt.h> /* HTT stats TLV struct def and tag defs */
  29. /**
  30. * htt_dbg_ext_stats_type -
  31. * The base structure for each of the stats_type is only for reference
  32. * Host should use this information to know the type of TLVs to expect
  33. * for a particular stats type.
  34. *
  35. * Max supported stats :- 256.
  36. */
  37. enum htt_dbg_ext_stats_type {
  38. /** HTT_DBG_EXT_STATS_RESET
  39. * PARAM:
  40. * - config_param0 : start_offset (stats type)
  41. * - config_param1 : stats bmask from start offset
  42. * - config_param2 : stats bmask from start offset + 32
  43. * - config_param3 : stats bmask from start offset + 64
  44. * RESP MSG:
  45. * - No response sent.
  46. */
  47. HTT_DBG_EXT_STATS_RESET = 0,
  48. /** HTT_DBG_EXT_STATS_PDEV_TX
  49. * PARAMS:
  50. * - No Params
  51. * RESP MSG:
  52. * - htt_tx_pdev_stats_t
  53. */
  54. HTT_DBG_EXT_STATS_PDEV_TX = 1,
  55. /** HTT_DBG_EXT_STATS_PDEV_RX
  56. * PARAMS:
  57. * - No Params
  58. * RESP MSG:
  59. * - htt_rx_pdev_stats_t
  60. */
  61. HTT_DBG_EXT_STATS_PDEV_RX = 2,
  62. /** HTT_DBG_EXT_STATS_PDEV_TX_HWQ
  63. * PARAMS:
  64. * - config_param0: [Bit31: Bit0] HWQ mask
  65. * RESP MSG:
  66. * - htt_tx_hwq_stats_t
  67. */
  68. HTT_DBG_EXT_STATS_PDEV_TX_HWQ = 3,
  69. /** HTT_DBG_EXT_STATS_PDEV_TX_SCHED
  70. * PARAMS:
  71. * - config_param0: [Bit31: Bit0] TXQ mask
  72. * RESP MSG:
  73. * - htt_stats_tx_sched_t
  74. */
  75. HTT_DBG_EXT_STATS_PDEV_TX_SCHED = 4,
  76. /** HTT_DBG_EXT_STATS_PDEV_ERROR
  77. * PARAMS:
  78. * - No Params
  79. * RESP MSG:
  80. * - htt_hw_err_stats_t
  81. */
  82. HTT_DBG_EXT_STATS_PDEV_ERROR = 5,
  83. /** HTT_DBG_EXT_STATS_PDEV_TQM
  84. * PARAMS:
  85. * - No Params
  86. * RESP MSG:
  87. * - htt_tx_tqm_pdev_stats_t
  88. */
  89. HTT_DBG_EXT_STATS_PDEV_TQM = 6,
  90. /** HTT_DBG_EXT_STATS_TQM_CMDQ
  91. * PARAMS:
  92. * - config_param0:
  93. * [Bit15: Bit0 ] cmdq id :if 0xFFFF print all cmdq's
  94. * [Bit31: Bit16] reserved
  95. * RESP MSG:
  96. * - htt_tx_tqm_cmdq_stats_t
  97. */
  98. HTT_DBG_EXT_STATS_TQM_CMDQ = 7,
  99. /** HTT_DBG_EXT_STATS_TX_DE_INFO
  100. * PARAMS:
  101. * - No Params
  102. * RESP MSG:
  103. * - htt_tx_de_stats_t
  104. */
  105. HTT_DBG_EXT_STATS_TX_DE_INFO = 8,
  106. /** HTT_DBG_EXT_STATS_PDEV_TX_RATE
  107. * PARAMS:
  108. * - No Params
  109. * RESP MSG:
  110. * - htt_tx_pdev_rate_stats_t
  111. */
  112. HTT_DBG_EXT_STATS_PDEV_TX_RATE = 9,
  113. /** HTT_DBG_EXT_STATS_PDEV_RX_RATE
  114. * PARAMS:
  115. * - No Params
  116. * RESP MSG:
  117. * - htt_rx_pdev_rate_stats_t
  118. */
  119. HTT_DBG_EXT_STATS_PDEV_RX_RATE = 10,
  120. /** HTT_DBG_EXT_STATS_PEER_INFO
  121. * PARAMS:
  122. * - config_param0:
  123. * [Bit0] - [0] for sw_peer_id, [1] for mac_addr based request
  124. * [Bit15 : Bit 1] htt_peer_stats_req_mode_t
  125. * [Bit31 : Bit16] sw_peer_id
  126. * config_param1:
  127. * peer_stats_req_type_mask:32 (enum htt_peer_stats_tlv_enum)
  128. * 0 bit htt_peer_stats_cmn_tlv
  129. * 1 bit htt_peer_details_tlv
  130. * 2 bit htt_tx_peer_rate_stats_tlv
  131. * 3 bit htt_rx_peer_rate_stats_tlv
  132. * 4 bit htt_tx_tid_stats_tlv/htt_tx_tid_stats_v1_tlv
  133. * 5 bit htt_rx_tid_stats_tlv
  134. * 6 bit htt_msdu_flow_stats_tlv
  135. * 7 bit htt_peer_sched_stats_tlv
  136. * - config_param2: [Bit31 : Bit0] mac_addr31to0
  137. * - config_param3: [Bit15 : Bit0] mac_addr47to32
  138. * [Bit 16] If this bit is set, reset per peer stats
  139. * of corresponding tlv indicated by config
  140. * param 1.
  141. * HTT_DBG_EXT_PEER_STATS_RESET_GET will be
  142. * used to get this bit position.
  143. * WMI_SERVICE_PER_PEER_HTT_STATS_RESET
  144. * indicates that FW supports per peer HTT
  145. * stats reset.
  146. * [Bit31 : Bit17] reserved
  147. * RESP MSG:
  148. * - htt_peer_stats_t
  149. */
  150. HTT_DBG_EXT_STATS_PEER_INFO = 11,
  151. /** HTT_DBG_EXT_STATS_TX_SELFGEN_INFO
  152. * PARAMS:
  153. * - No Params
  154. * RESP MSG:
  155. * - htt_tx_pdev_selfgen_stats_t
  156. */
  157. HTT_DBG_EXT_STATS_TX_SELFGEN_INFO = 12,
  158. /** HTT_DBG_EXT_STATS_TX_MU_HWQ
  159. * PARAMS:
  160. * - config_param0: [Bit31: Bit0] HWQ mask
  161. * RESP MSG:
  162. * - htt_tx_hwq_mu_mimo_stats_t
  163. */
  164. HTT_DBG_EXT_STATS_TX_MU_HWQ = 13,
  165. /** HTT_DBG_EXT_STATS_RING_IF_INFO
  166. * PARAMS:
  167. * - config_param0:
  168. * [Bit15: Bit0 ] ring id :if 0xFFFF print all rings
  169. * [Bit31: Bit16] reserved
  170. * RESP MSG:
  171. * - htt_ring_if_stats_t
  172. */
  173. HTT_DBG_EXT_STATS_RING_IF_INFO = 14,
  174. /** HTT_DBG_EXT_STATS_SRNG_INFO
  175. * PARAMS:
  176. * - config_param0:
  177. * [Bit15: Bit0 ] ring id :if 0xFFFF print all rings
  178. * [Bit31: Bit16] reserved
  179. * - No Params
  180. * RESP MSG:
  181. * - htt_sring_stats_t
  182. */
  183. HTT_DBG_EXT_STATS_SRNG_INFO = 15,
  184. /** HTT_DBG_EXT_STATS_SFM_INFO
  185. * PARAMS:
  186. * - No Params
  187. * RESP MSG:
  188. * - htt_sfm_stats_t
  189. */
  190. HTT_DBG_EXT_STATS_SFM_INFO = 16,
  191. /** HTT_DBG_EXT_STATS_PDEV_TX_MU
  192. * PARAMS:
  193. * - No Params
  194. * RESP MSG:
  195. * - htt_tx_pdev_mu_mimo_stats_t
  196. */
  197. HTT_DBG_EXT_STATS_PDEV_TX_MU = 17,
  198. /** HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST
  199. * PARAMS:
  200. * - config_param0:
  201. * [Bit7 : Bit0] vdev_id:8
  202. * note:0xFF to get all active peers based on pdev_mask.
  203. * [Bit31 : Bit8] rsvd:24
  204. * RESP MSG:
  205. * - htt_active_peer_details_list_t
  206. */
  207. HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST = 18,
  208. /** HTT_DBG_EXT_STATS_PDEV_CCA_STATS
  209. * PARAMS:
  210. * - config_param0:
  211. * [Bit0] - Clear bit0 to read 1sec,100ms & cumulative CCA stats.
  212. * Set bit0 to 1 to read 1sec interval histogram.
  213. * [Bit1] - 100ms interval histogram
  214. * [Bit3] - Cumulative CCA stats
  215. * RESP MSG:
  216. * - htt_pdev_cca_stats_t
  217. */
  218. HTT_DBG_EXT_STATS_PDEV_CCA_STATS = 19,
  219. /** HTT_DBG_EXT_STATS_TWT_SESSIONS
  220. * PARAMS:
  221. * - config_param0:
  222. * No params
  223. * RESP MSG:
  224. * - htt_pdev_twt_sessions_stats_t
  225. */
  226. HTT_DBG_EXT_STATS_TWT_SESSIONS = 20,
  227. /** HTT_DBG_EXT_STATS_REO_CNTS
  228. * PARAMS:
  229. * - config_param0:
  230. * No params
  231. * RESP MSG:
  232. * - htt_soc_reo_resource_stats_t
  233. */
  234. HTT_DBG_EXT_STATS_REO_RESOURCE_STATS = 21,
  235. /** HTT_DBG_EXT_STATS_TX_SOUNDING_INFO
  236. * PARAMS:
  237. * - config_param0:
  238. * [Bit0] vdev_id_set:1
  239. * set to 1 if vdev_id is set and vdev stats are requested.
  240. * set to 0 if pdev_stats sounding stats are requested.
  241. * [Bit8 : Bit1] vdev_id:8
  242. * note:0xFF to get all active vdevs based on pdev_mask.
  243. * [Bit31 : Bit9] rsvd:22
  244. *
  245. * RESP MSG:
  246. * - htt_tx_sounding_stats_t
  247. */
  248. HTT_DBG_EXT_STATS_TX_SOUNDING_INFO = 22,
  249. /** HTT_DBG_EXT_STATS_PDEV_OBSS_PD_STATS
  250. * PARAMS:
  251. * - config_param0:
  252. * No params
  253. * RESP MSG:
  254. * - htt_pdev_obss_pd_stats_t
  255. */
  256. HTT_DBG_EXT_STATS_PDEV_OBSS_PD_STATS = 23,
  257. /** HTT_DBG_EXT_STATS_RING_BACKPRESSURE_STATS
  258. * PARAMS:
  259. * - config_param0:
  260. * No params
  261. * RESP MSG:
  262. * - htt_stats_ring_backpressure_stats_t
  263. */
  264. HTT_DBG_EXT_STATS_RING_BACKPRESSURE_STATS = 24,
  265. /** HTT_DBG_EXT_STATS_LATENCY_PROF_STATS
  266. * PARAMS:
  267. *
  268. * RESP MSG:
  269. * - htt_soc_latency_prof_t
  270. */
  271. HTT_DBG_EXT_STATS_LATENCY_PROF_STATS = 25,
  272. /** HTT_DBG_EXT_STATS_PDEV_UL_TRIGGER
  273. * PARAMS:
  274. * - No Params
  275. * RESP MSG:
  276. * - htt_rx_pdev_ul_trig_stats_t
  277. */
  278. HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS = 26,
  279. /** HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS = 27
  280. * PARAMS:
  281. * - No Params
  282. * RESP MSG:
  283. * - htt_rx_pdev_ul_mumimo_trig_stats_t
  284. */
  285. HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS = 27,
  286. /** HTT_DBG_EXT_STATS_FSE_RX
  287. * PARAMS:
  288. * - No Params
  289. * RESP MSG:
  290. * - htt_rx_fse_stats_t
  291. */
  292. HTT_DBG_EXT_STATS_FSE_RX = 28,
  293. /** HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS
  294. * PARAMS:
  295. * - config_param0: [Bit0] : [1] for mac_addr based request
  296. * - config_param1: [Bit31 : Bit0] mac_addr31to0
  297. * - config_param2: [Bit15 : Bit0] mac_addr47to32
  298. * RESP MSG:
  299. * - htt_ctrl_path_txrx_stats_t
  300. */
  301. HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS = 29,
  302. /** HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT
  303. * PARAMS:
  304. * - No Params
  305. * RESP MSG:
  306. * - htt_rx_pdev_rate_ext_stats_t
  307. */
  308. HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT = 30,
  309. /** HTT_DBG_EXT_STATS_PDEV_TX_RATE_TXBF
  310. * PARAMS:
  311. * - No Params
  312. * RESP MSG:
  313. * - htt_tx_pdev_txbf_rate_stats_t
  314. */
  315. HTT_DBG_EXT_STATS_PDEV_TX_RATE_TXBF = 31,
  316. /* HTT_DBG_EXT_STATS_TXBF_OFDMA
  317. */
  318. HTT_DBG_EXT_STATS_TXBF_OFDMA = 32,
  319. /** HTT_DBG_EXT_STA_11AX_UL_STATS
  320. * PARAMS:
  321. * - No Params
  322. * RESP MSG:
  323. * - htt_sta_11ax_ul_stats
  324. */
  325. HTT_DBG_EXT_STA_11AX_UL_STATS = 33,
  326. /** HTT_DBG_EXT_VDEV_RTT_RESP_STATS
  327. * PARAMS:
  328. * - config_param0:
  329. * [Bit7 : Bit0] vdev_id:8
  330. * [Bit31 : Bit8] rsvd:24
  331. * RESP MSG:
  332. * -
  333. */
  334. HTT_DBG_EXT_VDEV_RTT_RESP_STATS = 34,
  335. /** HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS
  336. * PARAMS:
  337. * - No Params
  338. * RESP MSG:
  339. * - htt_pktlog_and_htt_ring_stats_t
  340. */
  341. HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS = 35,
  342. /** HTT_DBG_EXT_STATS_DLPAGER_STATS
  343. * PARAMS:
  344. *
  345. * RESP MSG:
  346. * - htt_dlpager_stats_t
  347. */
  348. HTT_DBG_EXT_STATS_DLPAGER_STATS = 36,
  349. /** HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS
  350. * PARAMS:
  351. * - No Params
  352. * RESP MSG:
  353. * - htt_phy_counters_and_phy_stats_t
  354. */
  355. HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS = 37,
  356. /** HTT_DBG_EXT_VDEVS_TXRX_STATS
  357. * PARAMS:
  358. * - No Params
  359. * RESP MSG:
  360. * - htt_vdevs_txrx_stats_t
  361. */
  362. HTT_DBG_EXT_VDEVS_TXRX_STATS = 38,
  363. HTT_DBG_EXT_VDEV_RTT_INITIATOR_STATS = 39,
  364. /** HTT_DBG_EXT_PDEV_PER_STATS
  365. * PARAMS:
  366. * - No Params
  367. * RESP MSG:
  368. * - htt_tx_pdev_per_stats_t
  369. */
  370. HTT_DBG_EXT_PDEV_PER_STATS = 40,
  371. HTT_DBG_EXT_AST_ENTRIES = 41,
  372. /** HTT_DBG_EXT_RX_RING_STATS
  373. * PARAMS:
  374. * - No Params
  375. * RESP MSG:
  376. * - htt_rx_fw_ring_stats_tlv_v
  377. */
  378. HTT_DBG_EXT_RX_RING_STATS = 42,
  379. /* HTT_STRM_GEN_MPDUS_STATS, HTT_STRM_GEN_MPDUS_DETAILS_STATS
  380. * PARAMS:
  381. * - No params
  382. * RESP MSG: HTT_T2H STREAMING_STATS_IND (not EXT_STATS_CONF)
  383. * - HTT_STRM_GEN_MPDUS_STATS:
  384. * htt_stats_strm_gen_mpdus_tlv_t
  385. * - HTT_STRM_GEN_MPDUS_DETAILS_STATS:
  386. * htt_stats_strm_gen_mpdus_details_tlv_t
  387. */
  388. HTT_STRM_GEN_MPDUS_STATS = 43,
  389. HTT_STRM_GEN_MPDUS_DETAILS_STATS = 44,
  390. /** HTT_DBG_SOC_ERROR_STATS
  391. * PARAMS:
  392. * - No Params
  393. * RESP MSG:
  394. * - htt_dmac_reset_stats_tlv
  395. */
  396. HTT_DBG_SOC_ERROR_STATS = 45,
  397. /* keep this last */
  398. HTT_DBG_NUM_EXT_STATS = 256,
  399. };
  400. /*
  401. * Macros to get/set the bit field in config param[3] that indicates to
  402. * clear corresponding per peer stats specified by config param 1
  403. */
  404. #define HTT_DBG_EXT_PEER_STATS_RESET_M 0x00010000
  405. #define HTT_DBG_EXT_PEER_STATS_RESET_S 16
  406. #define HTT_DBG_EXT_PEER_STATS_RESET_GET(_var) \
  407. (((_var) & HTT_DBG_EXT_PEER_STATS_RESET_M) >> \
  408. HTT_DBG_EXT_PEER_STATS_RESET_S)
  409. #define HTT_DBG_EXT_PEER_STATS_RESET_SET(_var, _val) \
  410. do { \
  411. HTT_CHECK_SET_VAL(HTT_DBG_EXT_PEER_STATS_RESET, _val); \
  412. ((_var) |= ((_val) << HTT_DBG_EXT_PEER_STATS_RESET_S)); \
  413. } while (0)
  414. #define HTT_STATS_SUBTYPE_MAX 16
  415. /* htt_mu_stats_upload_t
  416. * Enumerations for specifying whether to upload all MU stats in response to
  417. * HTT_DBG_EXT_STATS_PDEV_TX_MU, or if not all, then which subset.
  418. */
  419. typedef enum {
  420. /* HTT_UPLOAD_MU_STATS: upload all MU stats:
  421. * UL MU-MIMO + DL MU-MIMO + UL MU-OFDMA + DL MU-OFDMA
  422. * (note: included OFDMA stats are limited to 11ax)
  423. */
  424. HTT_UPLOAD_MU_STATS,
  425. /* HTT_UPLOAD_MU_MIMO_STATS: upload UL MU-MIMO + DL MU-MIMO stats */
  426. HTT_UPLOAD_MU_MIMO_STATS,
  427. /* HTT_UPLOAD_MU_OFDMA_STATS:
  428. * upload UL MU-OFDMA + DL MU-OFDMA stats (note: 11ax only stats)
  429. */
  430. HTT_UPLOAD_MU_OFDMA_STATS,
  431. HTT_UPLOAD_DL_MU_MIMO_STATS,
  432. HTT_UPLOAD_UL_MU_MIMO_STATS,
  433. /* HTT_UPLOAD_DL_MU_OFDMA_STATS:
  434. * upload DL MU-OFDMA stats (note: 11ax only stats)
  435. */
  436. HTT_UPLOAD_DL_MU_OFDMA_STATS,
  437. /* HTT_UPLOAD_UL_MU_OFDMA_STATS:
  438. * upload UL MU-OFDMA stats (note: 11ax only stats)
  439. */
  440. HTT_UPLOAD_UL_MU_OFDMA_STATS,
  441. /*
  442. * Upload BE UL MU-OFDMA + BE DL MU-OFDMA stats,
  443. * TLV: htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv and
  444. * htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv
  445. */
  446. HTT_UPLOAD_BE_MU_OFDMA_STATS,
  447. /*
  448. * Upload BE DL MU-OFDMA
  449. * TLV: htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv
  450. */
  451. HTT_UPLOAD_BE_DL_MU_OFDMA_STATS,
  452. /*
  453. * Upload BE UL MU-OFDMA
  454. * TLV: htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv
  455. */
  456. HTT_UPLOAD_BE_UL_MU_OFDMA_STATS,
  457. } htt_mu_stats_upload_t;
  458. /* htt_tx_rate_stats_upload_t
  459. * Enumerations for specifying which stats to upload in response to
  460. * HTT_DBG_EXT_STATS_PDEV_TX_RATE.
  461. */
  462. typedef enum {
  463. /* 11abgn, 11ac, and 11ax TX stats, and a few 11be SU stats
  464. *
  465. * TLV: htt_tx_pdev_rate_stats_tlv
  466. */
  467. HTT_TX_RATE_STATS_DEFAULT,
  468. /*
  469. * Upload 11be OFDMA TX stats
  470. *
  471. * TLV: htt_tx_pdev_rate_stats_be_ofdma_tlv
  472. */
  473. HTT_TX_RATE_STATS_UPLOAD_11BE_OFDMA,
  474. } htt_tx_rate_stats_upload_t;
  475. /* htt_rx_ul_trigger_stats_upload_t
  476. * Enumerations for specifying which stats to upload in response to
  477. * HTT_DBG_EXT_STATS_PDEV_TX_RATE.
  478. */
  479. typedef enum {
  480. /* Upload 11ax UL OFDMA RX Trigger stats
  481. *
  482. * TLV: htt_rx_pdev_ul_trigger_stats_tlv
  483. */
  484. HTT_RX_UL_TRIGGER_STATS_UPLOAD_11AX_OFDMA,
  485. /*
  486. * Upload 11be UL OFDMA RX Trigger stats
  487. *
  488. * TLV: htt_rx_pdev_be_ul_trigger_stats_tlv
  489. */
  490. HTT_RX_UL_TRIGGER_STATS_UPLOAD_11BE_OFDMA,
  491. } htt_rx_ul_trigger_stats_upload_t;
  492. /*
  493. * The htt_rx_ul_mumimo_trigger_stats_upload_t enum values are
  494. * provided by the host as one of the config param elements in
  495. * the HTT_H2T EXT_STATS_REQ message, for stats type ==
  496. * HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS.
  497. */
  498. typedef enum {
  499. /*
  500. * Upload 11ax UL MUMIMO RX Trigger stats
  501. * TLV: htt_rx_pdev_ul_mumimo_trig_stats_tlv
  502. */
  503. HTT_RX_UL_MUMIMO_TRIGGER_STATS_UPLOAD_11AX,
  504. /*
  505. * Upload 11be UL MUMIMO RX Trigger stats
  506. * TLV: htt_rx_pdev_ul_mumimo_trig_be_stats_tlv
  507. */
  508. HTT_RX_UL_MUMIMO_TRIGGER_STATS_UPLOAD_11BE,
  509. } htt_rx_ul_mumimo_trigger_stats_upload_t;
  510. /* htt_tx_pdev_txbf_ofdma_stats_upload_t
  511. * Enumerations for specifying which stats to upload in response to
  512. * HTT_DBG_EXT_STATS_TXBF_OFDMA.
  513. */
  514. typedef enum {
  515. /* upload 11ax TXBF OFDMA stats
  516. *
  517. * TLV: htt_tx_pdev_ax_txbf_ofdma_stats_t
  518. */
  519. HTT_UPLOAD_AX_TXBF_OFDMA_STATS,
  520. /*
  521. * Upload 11be TXBF OFDMA stats
  522. *
  523. * TLV: htt_tx_pdev_be_txbf_ofdma_stats_t
  524. */
  525. HTT_UPLOAD_BE_TXBF_OFDMA_STATS,
  526. } htt_tx_pdev_txbf_ofdma_stats_upload_t;
  527. #define HTT_STATS_MAX_STRING_SZ32 4
  528. #define HTT_STATS_MACID_INVALID 0xff
  529. #define HTT_TX_HWQ_MAX_DIFS_LATENCY_BINS 10
  530. #define HTT_TX_HWQ_MAX_CMD_RESULT_STATS 13
  531. #define HTT_TX_HWQ_MAX_CMD_STALL_STATS 5
  532. #define HTT_TX_HWQ_MAX_FES_RESULT_STATS 10
  533. typedef enum {
  534. HTT_STATS_TX_PDEV_NO_DATA_UNDERRUN = 0,
  535. HTT_STATS_TX_PDEV_DATA_UNDERRUN_BETWEEN_MPDU = 1,
  536. HTT_STATS_TX_PDEV_DATA_UNDERRUN_WITHIN_MPDU = 2,
  537. HTT_TX_PDEV_MAX_URRN_STATS = 3,
  538. } htt_tx_pdev_underrun_enum;
  539. #define HTT_TX_PDEV_MAX_FLUSH_REASON_STATS 150
  540. #define HTT_TX_PDEV_MAX_SIFS_BURST_STATS 9
  541. #define HTT_TX_PDEV_MAX_SIFS_BURST_HIST_STATS 10
  542. #define HTT_TX_PDEV_MAX_PHY_ERR_STATS 18
  543. /* HTT_TX_PDEV_SCHED_TX_MODE_MAX:
  544. * DEPRECATED - num sched tx mode max is 8
  545. */
  546. #define HTT_TX_PDEV_SCHED_TX_MODE_MAX 4
  547. #define HTT_TX_PDEV_NUM_SCHED_ORDER_LOG 20
  548. #define HTT_RX_STATS_REFILL_MAX_RING 4
  549. #define HTT_RX_STATS_RXDMA_MAX_ERR 16
  550. #define HTT_RX_STATS_FW_DROP_REASON_MAX 16
  551. /* Bytes stored in little endian order */
  552. /* Length should be multiple of DWORD */
  553. typedef struct {
  554. htt_tlv_hdr_t tlv_hdr;
  555. A_UINT32 data[1]; /* Can be variable length */
  556. } htt_stats_string_tlv;
  557. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_M 0x000000ff
  558. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_S 0
  559. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_GET(_var) \
  560. (((_var) & HTT_TX_PDEV_STATS_CMN_MAC_ID_M) >> \
  561. HTT_TX_PDEV_STATS_CMN_MAC_ID_S)
  562. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_SET(_var, _val) \
  563. do { \
  564. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_CMN_MAC_ID, _val); \
  565. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_CMN_MAC_ID_S)); \
  566. } while (0)
  567. /* == TX PDEV STATS == */
  568. typedef struct {
  569. htt_tlv_hdr_t tlv_hdr;
  570. /**
  571. * BIT [ 7 : 0] :- mac_id
  572. * BIT [31 : 8] :- reserved
  573. */
  574. A_UINT32 mac_id__word;
  575. /** Num PPDUs queued to HW */
  576. A_UINT32 hw_queued;
  577. /** Num PPDUs reaped from HW */
  578. A_UINT32 hw_reaped;
  579. /** Num underruns */
  580. A_UINT32 underrun;
  581. /** Num HW Paused counter */
  582. A_UINT32 hw_paused;
  583. /** Num HW flush counter */
  584. A_UINT32 hw_flush;
  585. /** Num HW filtered counter */
  586. A_UINT32 hw_filt;
  587. /** Num PPDUs cleaned up in TX abort */
  588. A_UINT32 tx_abort;
  589. /** Num MPDUs requeued by SW */
  590. A_UINT32 mpdu_requed;
  591. /** excessive retries */
  592. A_UINT32 tx_xretry;
  593. /** Last used data hw rate code */
  594. A_UINT32 data_rc;
  595. /** frames dropped due to excessive SW retries */
  596. A_UINT32 mpdu_dropped_xretry;
  597. /** illegal rate phy errors */
  598. A_UINT32 illgl_rate_phy_err;
  599. /** wal pdev continuous xretry */
  600. A_UINT32 cont_xretry;
  601. /** wal pdev tx timeout */
  602. A_UINT32 tx_timeout;
  603. /** wal pdev resets */
  604. A_UINT32 pdev_resets;
  605. /** PHY/BB underrun */
  606. A_UINT32 phy_underrun;
  607. /** MPDU is more than txop limit */
  608. A_UINT32 txop_ovf;
  609. /** Number of Sequences posted */
  610. A_UINT32 seq_posted;
  611. /** Number of Sequences failed queueing */
  612. A_UINT32 seq_failed_queueing;
  613. /** Number of Sequences completed */
  614. A_UINT32 seq_completed;
  615. /** Number of Sequences restarted */
  616. A_UINT32 seq_restarted;
  617. /** Number of MU Sequences posted */
  618. A_UINT32 mu_seq_posted;
  619. /** Number of time HW ring is paused between seq switch within ISR */
  620. A_UINT32 seq_switch_hw_paused;
  621. /** Number of times seq continuation in DSR */
  622. A_UINT32 next_seq_posted_dsr;
  623. /** Number of times seq continuation in ISR */
  624. A_UINT32 seq_posted_isr;
  625. /** Number of seq_ctrl cached. */
  626. A_UINT32 seq_ctrl_cached;
  627. /** Number of MPDUs successfully transmitted */
  628. A_UINT32 mpdu_count_tqm;
  629. /** Number of MSDUs successfully transmitted */
  630. A_UINT32 msdu_count_tqm;
  631. /** Number of MPDUs dropped */
  632. A_UINT32 mpdu_removed_tqm;
  633. /** Number of MSDUs dropped */
  634. A_UINT32 msdu_removed_tqm;
  635. /** Num MPDUs flushed by SW, HWPAUSED, SW TXABORT (Reset,channel change) */
  636. A_UINT32 mpdus_sw_flush;
  637. /** Num MPDUs filtered by HW, all filter condition (TTL expired) */
  638. A_UINT32 mpdus_hw_filter;
  639. /**
  640. * Num MPDUs truncated by PDG
  641. * (TXOP, TBTT, PPDU_duration based on rate, dyn_bw)
  642. */
  643. A_UINT32 mpdus_truncated;
  644. /** Num MPDUs that was tried but didn't receive ACK or BA */
  645. A_UINT32 mpdus_ack_failed;
  646. /** Num MPDUs that was dropped due to expiry (MSDU TTL) */
  647. A_UINT32 mpdus_expired;
  648. /** Num MPDUs that was retried within seq_ctrl (MGMT/LEGACY) */
  649. A_UINT32 mpdus_seq_hw_retry;
  650. /** Num of TQM acked cmds processed */
  651. A_UINT32 ack_tlv_proc;
  652. /** coex_abort_mpdu_cnt valid */
  653. A_UINT32 coex_abort_mpdu_cnt_valid;
  654. /** coex_abort_mpdu_cnt from TX FES stats */
  655. A_UINT32 coex_abort_mpdu_cnt;
  656. /**
  657. * Number of total PPDUs
  658. * (DATA, MGMT, excludes selfgen) tried over the air (OTA)
  659. */
  660. A_UINT32 num_total_ppdus_tried_ota;
  661. /** Number of data PPDUs tried over the air (OTA) */
  662. A_UINT32 num_data_ppdus_tried_ota;
  663. /** Num Local control/mgmt frames (MSDUs) queued */
  664. A_UINT32 local_ctrl_mgmt_enqued;
  665. /**
  666. * Num Local control/mgmt frames (MSDUs) done
  667. * It includes all local ctrl/mgmt completions
  668. * (acked, no ack, flush, TTL, etc)
  669. */
  670. A_UINT32 local_ctrl_mgmt_freed;
  671. /** Num Local data frames (MSDUs) queued */
  672. A_UINT32 local_data_enqued;
  673. /**
  674. * Num Local data frames (MSDUs) done
  675. * It includes all local data completions
  676. * (acked, no ack, flush, TTL, etc)
  677. */
  678. A_UINT32 local_data_freed;
  679. /** Num MPDUs tried by SW */
  680. A_UINT32 mpdu_tried;
  681. /** Num of waiting seq posted in ISR completion handler */
  682. A_UINT32 isr_wait_seq_posted;
  683. A_UINT32 tx_active_dur_us_low;
  684. A_UINT32 tx_active_dur_us_high;
  685. /** Number of MPDUs dropped after max retries */
  686. A_UINT32 remove_mpdus_max_retries;
  687. /** Num HTT cookies dispatched */
  688. A_UINT32 comp_delivered;
  689. /** successful ppdu transmissions */
  690. A_UINT32 ppdu_ok;
  691. /** Scheduler self triggers */
  692. A_UINT32 self_triggers;
  693. /** FES duration of last tx data PPDU in us (sch_eval_end - ppdu_start) */
  694. A_UINT32 tx_time_dur_data;
  695. /** Num of times sequence terminated due to ppdu duration < burst limit */
  696. A_UINT32 seq_qdepth_repost_stop;
  697. /** Num of times MU sequence terminated due to MSDUs reaching threshold */
  698. A_UINT32 mu_seq_min_msdu_repost_stop;
  699. /** Num of times SU sequence terminated due to MSDUs reaching threshold */
  700. A_UINT32 seq_min_msdu_repost_stop;
  701. /** Num of times sequence terminated due to no TXOP available */
  702. A_UINT32 seq_txop_repost_stop;
  703. /** Num of times the next sequence got cancelled */
  704. A_UINT32 next_seq_cancel;
  705. /** Num of times fes offset was misaligned */
  706. A_UINT32 fes_offsets_err_cnt;
  707. /** Num of times peer denylisted for MU-MIMO transmission */
  708. A_UINT32 num_mu_peer_blacklisted;
  709. /** Num of times mu_ofdma seq posted */
  710. A_UINT32 mu_ofdma_seq_posted;
  711. /** Num of times UL MU MIMO seq posted */
  712. A_UINT32 ul_mumimo_seq_posted;
  713. /** Num of times UL OFDMA seq posted */
  714. A_UINT32 ul_ofdma_seq_posted;
  715. /** Num of times Thermal module suspended scheduler */
  716. A_UINT32 thermal_suspend_cnt;
  717. /** Num of times DFS module suspended scheduler */
  718. A_UINT32 dfs_suspend_cnt;
  719. /** Num of times TX abort module suspended scheduler */
  720. A_UINT32 tx_abort_suspend_cnt;
  721. /**
  722. * This field is a target-specific bit mask of suspended PPDU tx queues.
  723. * Since the bit mask definition is different for different targets,
  724. * this field is not meant for general use, but rather for debugging use.
  725. */
  726. A_UINT32 tgt_specific_opaque_txq_suspend_info;
  727. /**
  728. * Last SCHEDULER suspend reason
  729. * 1 -> Thermal Module
  730. * 2 -> DFS Module
  731. * 3 -> Tx Abort Module
  732. */
  733. A_UINT32 last_suspend_reason;
  734. /** Num of dynamic mimo ps dlmumimo sequences posted */
  735. A_UINT32 num_dyn_mimo_ps_dlmumimo_sequences;
  736. /** Num of times su bf sequences are denylisted */
  737. A_UINT32 num_su_txbf_denylisted;
  738. } htt_tx_pdev_stats_cmn_tlv;
  739. #define HTT_TX_PDEV_STATS_URRN_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  740. /* NOTE: Variable length TLV, use length spec to infer array size */
  741. typedef struct {
  742. htt_tlv_hdr_t tlv_hdr;
  743. A_UINT32 urrn_stats[1]; /* HTT_TX_PDEV_MAX_URRN_STATS */
  744. } htt_tx_pdev_stats_urrn_tlv_v;
  745. #define HTT_TX_PDEV_STATS_FLUSH_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  746. /* NOTE: Variable length TLV, use length spec to infer array size */
  747. typedef struct {
  748. htt_tlv_hdr_t tlv_hdr;
  749. A_UINT32 flush_errs[1]; /* HTT_TX_PDEV_MAX_FLUSH_REASON_STATS */
  750. } htt_tx_pdev_stats_flush_tlv_v;
  751. #define HTT_TX_PDEV_STATS_SIFS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  752. /* NOTE: Variable length TLV, use length spec to infer array size */
  753. typedef struct {
  754. htt_tlv_hdr_t tlv_hdr;
  755. A_UINT32 sifs_status[1]; /* HTT_TX_PDEV_MAX_SIFS_BURST_STATS */
  756. } htt_tx_pdev_stats_sifs_tlv_v;
  757. #define HTT_TX_PDEV_STATS_PHY_ERR_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  758. /* NOTE: Variable length TLV, use length spec to infer array size */
  759. typedef struct {
  760. htt_tlv_hdr_t tlv_hdr;
  761. A_UINT32 phy_errs[1]; /* HTT_TX_PDEV_MAX_PHY_ERR_STATS */
  762. } htt_tx_pdev_stats_phy_err_tlv_v;
  763. #define HTT_TX_PDEV_STATS_SIFS_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  764. /* NOTE: Variable length TLV, use length spec to infer array size */
  765. typedef struct {
  766. htt_tlv_hdr_t tlv_hdr;
  767. A_UINT32 sifs_hist_status[1]; /* HTT_TX_PDEV_SIFS_BURST_HIST_STATS */
  768. } htt_tx_pdev_stats_sifs_hist_tlv_v;
  769. typedef struct {
  770. htt_tlv_hdr_t tlv_hdr;
  771. A_UINT32 num_data_ppdus_legacy_su;
  772. A_UINT32 num_data_ppdus_ac_su;
  773. A_UINT32 num_data_ppdus_ax_su;
  774. A_UINT32 num_data_ppdus_ac_su_txbf;
  775. A_UINT32 num_data_ppdus_ax_su_txbf;
  776. } htt_tx_pdev_stats_tx_ppdu_stats_tlv_v;
  777. typedef enum {
  778. HTT_TX_WAL_ISR_SCHED_SUCCESS,
  779. HTT_TX_WAL_ISR_SCHED_FILTER,
  780. HTT_TX_WAL_ISR_SCHED_RESP_TIMEOUT,
  781. HTT_TX_WAL_ISR_SCHED_RATES_EXHAUSTED,
  782. HTT_TX_WAL_ISR_SCHED_DATA_EXHAUSTED,
  783. HTT_TX_WAL_ISR_SCHED_SEQ_ABORT,
  784. HTT_TX_WAL_ISR_SCHED_NOTIFY_FRAME_ENCOUNTERED,
  785. HTT_TX_WAL_ISR_SCHED_COMPLETION,
  786. HTT_TX_WAL_ISR_SCHED_IN_PROGRESS,
  787. } htt_tx_wal_tx_isr_sched_status;
  788. /* [0]- nr4 , [1]- nr8 */
  789. #define HTT_STATS_NUM_NR_BINS 2
  790. /* Termination status stated in htt_tx_wal_tx_isr_sched_status */
  791. #define HTT_STATS_MAX_NUM_SCHED_STATUS 9
  792. #define HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST 10
  793. #define HTT_STATS_MAX_NUM_SCHED_STATUS_WORDS \
  794. (HTT_STATS_NUM_NR_BINS * HTT_STATS_MAX_NUM_SCHED_STATUS)
  795. #define HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS \
  796. (HTT_STATS_NUM_NR_BINS * HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST)
  797. typedef enum {
  798. HTT_STATS_HWMODE_AC = 0,
  799. HTT_STATS_HWMODE_AX = 1,
  800. HTT_STATS_HWMODE_BE = 2,
  801. } htt_stats_hw_mode;
  802. typedef struct {
  803. htt_tlv_hdr_t tlv_hdr;
  804. A_UINT32 hw_mode; /* HTT_STATS_HWMODE_xx */
  805. A_UINT32 mu_mimo_num_seq_term_status[HTT_STATS_MAX_NUM_SCHED_STATUS_WORDS];
  806. A_UINT32 mu_mimo_num_ppdu_completed_per_burst[HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS];
  807. A_UINT32 mu_mimo_num_seq_posted[HTT_STATS_NUM_NR_BINS];
  808. A_UINT32 mu_mimo_num_ppdu_posted_per_burst[HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS];
  809. } htt_pdev_mu_ppdu_dist_tlv_v;
  810. #define HTT_TX_PDEV_STATS_TRIED_MPDU_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  811. /* NOTE: Variable length TLV, use length spec to infer array size .
  812. *
  813. * Tried_mpdu_cnt_hist is the histogram of MPDUs tries per HWQ.
  814. * The tries here is the count of the MPDUS within a PPDU that the
  815. * HW had attempted to transmit on air, for the HWSCH Schedule
  816. * command submitted by FW.It is not the retry attempts.
  817. * The histogram bins are 0-29, 30-59, 60-89 and so on. The are
  818. * 10 bins in this histogram. They are defined in FW using the
  819. * following macros
  820. * #define WAL_MAX_TRIED_MPDU_CNT_HISTOGRAM 9
  821. * #define WAL_TRIED_MPDU_CNT_HISTOGRAM_INTERVAL 30
  822. *
  823. */
  824. typedef struct {
  825. htt_tlv_hdr_t tlv_hdr;
  826. A_UINT32 hist_bin_size;
  827. A_UINT32 tried_mpdu_cnt_hist[1]; /* HTT_TX_PDEV_TRIED_MPDU_CNT_HIST */
  828. } htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v;
  829. typedef struct {
  830. htt_tlv_hdr_t tlv_hdr;
  831. /* Num MGMT MPDU transmitted by the target */
  832. A_UINT32 fw_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  833. } htt_pdev_ctrl_path_tx_stats_tlv_v;
  834. /* STATS_TYPE: HTT_DBG_EXT_STATS_PDEV_TX
  835. * TLV_TAGS:
  836. * - HTT_STATS_TX_PDEV_CMN_TAG
  837. * - HTT_STATS_TX_PDEV_URRN_TAG
  838. * - HTT_STATS_TX_PDEV_SIFS_TAG
  839. * - HTT_STATS_TX_PDEV_FLUSH_TAG
  840. * - HTT_STATS_TX_PDEV_PHY_ERR_TAG
  841. * - HTT_STATS_TX_PDEV_SIFS_HIST_TAG
  842. * - HTT_STATS_TX_PDEV_TX_PPDU_STATS_TAG
  843. * - HTT_STATS_TX_PDEV_TRIED_MPDU_CNT_HIST_TAG
  844. * - HTT_STATS_PDEV_CTRL_PATH_TX_STATS_TAG
  845. * - HTT_STATS_MU_PPDU_DIST_TAG
  846. */
  847. /* NOTE:
  848. * This structure is for documentation, and cannot be safely used directly.
  849. * Instead, use the constituent TLV structures to fill/parse.
  850. */
  851. typedef struct _htt_tx_pdev_stats {
  852. htt_tx_pdev_stats_cmn_tlv cmn_tlv;
  853. htt_tx_pdev_stats_urrn_tlv_v underrun_tlv;
  854. htt_tx_pdev_stats_sifs_tlv_v sifs_tlv;
  855. htt_tx_pdev_stats_flush_tlv_v flush_tlv;
  856. htt_tx_pdev_stats_phy_err_tlv_v phy_err_tlv;
  857. htt_tx_pdev_stats_sifs_hist_tlv_v sifs_hist_tlv;
  858. htt_tx_pdev_stats_tx_ppdu_stats_tlv_v tx_su_tlv;
  859. htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v tried_mpdu_cnt_hist_tlv;
  860. htt_pdev_ctrl_path_tx_stats_tlv_v ctrl_path_tx_tlv;
  861. htt_pdev_mu_ppdu_dist_tlv_v mu_ppdu_dist_tlv;
  862. } htt_tx_pdev_stats_t;
  863. /* == SOC ERROR STATS == */
  864. /* =============== PDEV ERROR STATS ============== */
  865. #define HTT_STATS_MAX_HW_INTR_NAME_LEN 8
  866. typedef struct {
  867. htt_tlv_hdr_t tlv_hdr;
  868. /* Stored as little endian */
  869. A_UINT8 hw_intr_name[HTT_STATS_MAX_HW_INTR_NAME_LEN];
  870. A_UINT32 mask;
  871. A_UINT32 count;
  872. } htt_hw_stats_intr_misc_tlv;
  873. #define HTT_STATS_MAX_HW_MODULE_NAME_LEN 8
  874. typedef struct {
  875. htt_tlv_hdr_t tlv_hdr;
  876. /* Stored as little endian */
  877. A_UINT8 hw_module_name[HTT_STATS_MAX_HW_MODULE_NAME_LEN];
  878. A_UINT32 count;
  879. } htt_hw_stats_wd_timeout_tlv;
  880. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_M 0x000000ff
  881. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_S 0
  882. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_GET(_var) \
  883. (((_var) & HTT_HW_STATS_PDEV_ERRS_MAC_ID_M) >> \
  884. HTT_HW_STATS_PDEV_ERRS_MAC_ID_S)
  885. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_SET(_var, _val) \
  886. do { \
  887. HTT_CHECK_SET_VAL(HTT_HW_STATS_PDEV_ERRS_MAC_ID, _val); \
  888. ((_var) |= ((_val) << HTT_HW_STATS_PDEV_ERRS_MAC_ID_S)); \
  889. } while (0)
  890. typedef struct {
  891. htt_tlv_hdr_t tlv_hdr;
  892. /* BIT [ 7 : 0] :- mac_id
  893. * BIT [31 : 8] :- reserved
  894. */
  895. A_UINT32 mac_id__word;
  896. A_UINT32 tx_abort;
  897. A_UINT32 tx_abort_fail_count;
  898. A_UINT32 rx_abort;
  899. A_UINT32 rx_abort_fail_count;
  900. A_UINT32 warm_reset;
  901. A_UINT32 cold_reset;
  902. A_UINT32 tx_flush;
  903. A_UINT32 tx_glb_reset;
  904. A_UINT32 tx_txq_reset;
  905. A_UINT32 rx_timeout_reset;
  906. A_UINT32 mac_cold_reset_restore_cal;
  907. A_UINT32 mac_cold_reset;
  908. A_UINT32 mac_warm_reset;
  909. A_UINT32 mac_only_reset;
  910. A_UINT32 phy_warm_reset;
  911. A_UINT32 phy_warm_reset_ucode_trig;
  912. A_UINT32 mac_warm_reset_restore_cal;
  913. A_UINT32 mac_sfm_reset;
  914. A_UINT32 phy_warm_reset_m3_ssr;
  915. A_UINT32 phy_warm_reset_reason_phy_m3;
  916. A_UINT32 phy_warm_reset_reason_tx_hw_stuck;
  917. A_UINT32 phy_warm_reset_reason_num_cca_rx_frame_stuck;
  918. A_UINT32 phy_warm_reset_reason_wal_rx_recovery_rst_rx_busy;
  919. A_UINT32 phy_warm_reset_reason_wal_rx_recovery_rst_mac_hang;
  920. A_UINT32 phy_warm_reset_reason_mac_reset_converted_phy_reset;
  921. A_UINT32 wal_rx_recovery_rst_mac_hang_count;
  922. A_UINT32 wal_rx_recovery_rst_known_sig_count;
  923. A_UINT32 wal_rx_recovery_rst_no_rx_count;
  924. A_UINT32 wal_rx_recovery_rst_no_rx_consecutive_count;
  925. A_UINT32 wal_rx_recovery_rst_rx_busy_count;
  926. A_UINT32 wal_rx_recovery_rst_phy_mac_hang_count;
  927. A_UINT32 rx_flush_cnt; /* Num rx flush issued */
  928. A_UINT32 phy_warm_reset_reason_tx_lifetime_expiry_cca_stuck;
  929. A_UINT32 phy_warm_reset_reason_tx_consecutive_flush9_war;
  930. A_UINT32 phy_warm_reset_reason_tx_hwsch_reset_war;
  931. A_UINT32 phy_warm_reset_reason_hwsch_wdog_or_cca_wdog_war;
  932. A_UINT32 fw_rx_rings_reset;
  933. } htt_hw_stats_pdev_errs_tlv;
  934. typedef struct {
  935. htt_tlv_hdr_t tlv_hdr;
  936. /* BIT [ 7 : 0] :- mac_id
  937. * BIT [31 : 8] :- reserved
  938. */
  939. A_UINT32 mac_id__word;
  940. A_UINT32 last_unpause_ppdu_id;
  941. A_UINT32 hwsch_unpause_wait_tqm_write;
  942. A_UINT32 hwsch_dummy_tlv_skipped;
  943. A_UINT32 hwsch_misaligned_offset_received;
  944. A_UINT32 hwsch_reset_count;
  945. A_UINT32 hwsch_dev_reset_war;
  946. A_UINT32 hwsch_delayed_pause;
  947. A_UINT32 hwsch_long_delayed_pause;
  948. A_UINT32 sch_rx_ppdu_no_response;
  949. A_UINT32 sch_selfgen_response;
  950. A_UINT32 sch_rx_sifs_resp_trigger;
  951. } htt_hw_stats_whal_tx_tlv;
  952. typedef struct {
  953. htt_tlv_hdr_t tlv_hdr;
  954. /**
  955. * BIT [ 7 : 0] :- mac_id
  956. * BIT [31 : 8] :- reserved
  957. */
  958. union {
  959. struct {
  960. A_UINT32 mac_id: 8,
  961. reserved: 24;
  962. };
  963. A_UINT32 mac_id__word;
  964. };
  965. /**
  966. * hw_wars is a variable-length array, with each element counting
  967. * the number of occurrences of the corresponding type of HW WAR.
  968. * That is, hw_wars[0] indicates how many times HW WAR 0 occurred,
  969. * hw_wars[1] indicates how many times HW WAR 1 occurred, etc.
  970. * The target has an internal HW WAR mapping that it uses to keep
  971. * track of which HW WAR is WAR 0, which HW WAR is WAR 1, etc.
  972. */
  973. A_UINT32 hw_wars[1/*or more*/];
  974. } htt_hw_war_stats_tlv;
  975. /* STATS_TYPE: HTT_DBG_EXT_STATS_PDEV_ERROR
  976. * TLV_TAGS:
  977. * - HTT_STATS_HW_PDEV_ERRS_TAG
  978. * - HTT_STATS_HW_INTR_MISC_TAG (multiple)
  979. * - HTT_STATS_HW_WD_TIMEOUT_TAG (multiple)
  980. * - HTT_STATS_WHAL_TX_TAG
  981. * - HTT_STATS_HW_WAR_TAG
  982. */
  983. /* NOTE:
  984. * This structure is for documentation, and cannot be safely used directly.
  985. * Instead, use the constituent TLV structures to fill/parse.
  986. */
  987. typedef struct _htt_pdev_err_stats {
  988. htt_hw_stats_pdev_errs_tlv pdev_errs;
  989. htt_hw_stats_intr_misc_tlv misc_stats[1];
  990. htt_hw_stats_wd_timeout_tlv wd_timeout[1];
  991. htt_hw_stats_whal_tx_tlv whal_tx_stats;
  992. htt_hw_war_stats_tlv hw_war;
  993. } htt_hw_err_stats_t;
  994. /* ============ PEER STATS ============ */
  995. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_M 0x0000ffff
  996. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S 0
  997. #define HTT_MSDU_FLOW_STATS_TID_NUM_M 0x000f0000
  998. #define HTT_MSDU_FLOW_STATS_TID_NUM_S 16
  999. #define HTT_MSDU_FLOW_STATS_DROP_M 0x00100000
  1000. #define HTT_MSDU_FLOW_STATS_DROP_S 20
  1001. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_GET(_var) \
  1002. (((_var) & HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_M) >> \
  1003. HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S)
  1004. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_SET(_var, _val) \
  1005. do { \
  1006. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_TX_FLOW_NUM, _val); \
  1007. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S)); \
  1008. } while (0)
  1009. #define HTT_MSDU_FLOW_STATS_TID_NUM_GET(_var) \
  1010. (((_var) & HTT_MSDU_FLOW_STATS_TID_NUM_M) >> \
  1011. HTT_MSDU_FLOW_STATS_TID_NUM_S)
  1012. #define HTT_MSDU_FLOW_STATS_TID_NUM_SET(_var, _val) \
  1013. do { \
  1014. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_TID_NUM, _val); \
  1015. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_TID_NUM_S)); \
  1016. } while (0)
  1017. #define HTT_MSDU_FLOW_STATS_DROP_GET(_var) \
  1018. (((_var) & HTT_MSDU_FLOW_STATS_DROP_M) >> \
  1019. HTT_MSDU_FLOW_STATS_DROP_S)
  1020. #define HTT_MSDU_FLOW_STATS_DROP_SET(_var, _val) \
  1021. do { \
  1022. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_DROP, _val); \
  1023. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_DROP_S)); \
  1024. } while (0)
  1025. typedef struct _htt_msdu_flow_stats_tlv {
  1026. htt_tlv_hdr_t tlv_hdr;
  1027. A_UINT32 last_update_timestamp;
  1028. A_UINT32 last_add_timestamp;
  1029. A_UINT32 last_remove_timestamp;
  1030. A_UINT32 total_processed_msdu_count;
  1031. A_UINT32 cur_msdu_count_in_flowq;
  1032. /** This will help to find which peer_id is stuck state */
  1033. A_UINT32 sw_peer_id;
  1034. /**
  1035. * BIT [15 : 0] :- tx_flow_number
  1036. * BIT [19 : 16] :- tid_num
  1037. * BIT [20 : 20] :- drop_rule
  1038. * BIT [31 : 21] :- reserved
  1039. */
  1040. A_UINT32 tx_flow_no__tid_num__drop_rule;
  1041. A_UINT32 last_cycle_enqueue_count;
  1042. A_UINT32 last_cycle_dequeue_count;
  1043. A_UINT32 last_cycle_drop_count;
  1044. /**
  1045. * BIT [15 : 0] :- current_drop_th
  1046. * BIT [31 : 16] :- reserved
  1047. */
  1048. A_UINT32 current_drop_th;
  1049. } htt_msdu_flow_stats_tlv;
  1050. #define MAX_HTT_TID_NAME 8
  1051. /* DWORD sw_peer_id__tid_num */
  1052. #define HTT_TX_TID_STATS_SW_PEER_ID_M 0x0000ffff
  1053. #define HTT_TX_TID_STATS_SW_PEER_ID_S 0
  1054. #define HTT_TX_TID_STATS_TID_NUM_M 0xffff0000
  1055. #define HTT_TX_TID_STATS_TID_NUM_S 16
  1056. #define HTT_TX_TID_STATS_SW_PEER_ID_GET(_var) \
  1057. (((_var) & HTT_TX_TID_STATS_SW_PEER_ID_M) >> \
  1058. HTT_TX_TID_STATS_SW_PEER_ID_S)
  1059. #define HTT_TX_TID_STATS_SW_PEER_ID_SET(_var, _val) \
  1060. do { \
  1061. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_SW_PEER_ID, _val); \
  1062. ((_var) |= ((_val) << HTT_TX_TID_STATS_SW_PEER_ID_S)); \
  1063. } while (0)
  1064. #define HTT_TX_TID_STATS_TID_NUM_GET(_var) \
  1065. (((_var) & HTT_TX_TID_STATS_TID_NUM_M) >> \
  1066. HTT_TX_TID_STATS_TID_NUM_S)
  1067. #define HTT_TX_TID_STATS_TID_NUM_SET(_var, _val) \
  1068. do { \
  1069. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_TID_NUM, _val); \
  1070. ((_var) |= ((_val) << HTT_TX_TID_STATS_TID_NUM_S)); \
  1071. } while (0)
  1072. /* DWORD num_sched_pending__num_ppdu_in_hwq */
  1073. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_M 0x000000ff
  1074. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_S 0
  1075. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_M 0x0000ff00
  1076. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S 8
  1077. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_GET(_var) \
  1078. (((_var) & HTT_TX_TID_STATS_NUM_SCHED_PENDING_M) >> \
  1079. HTT_TX_TID_STATS_NUM_SCHED_PENDING_S)
  1080. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_SET(_var, _val) \
  1081. do { \
  1082. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_NUM_SCHED_PENDING, _val); \
  1083. ((_var) |= ((_val) << HTT_TX_TID_STATS_NUM_SCHED_PENDING_S)); \
  1084. } while (0)
  1085. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_GET(_var) \
  1086. (((_var) & HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_M) >> \
  1087. HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S)
  1088. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_SET(_var, _val) \
  1089. do { \
  1090. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ, _val); \
  1091. ((_var) |= ((_val) << HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S)); \
  1092. } while (0)
  1093. /* Tidq stats */
  1094. typedef struct _htt_tx_tid_stats_tlv {
  1095. htt_tlv_hdr_t tlv_hdr;
  1096. /** Stored as little endian */
  1097. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1098. /**
  1099. * BIT [15 : 0] :- sw_peer_id
  1100. * BIT [31 : 16] :- tid_num
  1101. */
  1102. A_UINT32 sw_peer_id__tid_num;
  1103. /**
  1104. * BIT [ 7 : 0] :- num_sched_pending
  1105. * BIT [15 : 8] :- num_ppdu_in_hwq
  1106. * BIT [31 : 16] :- reserved
  1107. */
  1108. A_UINT32 num_sched_pending__num_ppdu_in_hwq;
  1109. A_UINT32 tid_flags;
  1110. /** per tid # of hw_queued ppdu */
  1111. A_UINT32 hw_queued;
  1112. /** number of per tid successful PPDU */
  1113. A_UINT32 hw_reaped;
  1114. /** per tid Num MPDUs filtered by HW */
  1115. A_UINT32 mpdus_hw_filter;
  1116. A_UINT32 qdepth_bytes;
  1117. A_UINT32 qdepth_num_msdu;
  1118. A_UINT32 qdepth_num_mpdu;
  1119. A_UINT32 last_scheduled_tsmp;
  1120. A_UINT32 pause_module_id;
  1121. A_UINT32 block_module_id;
  1122. /** tid tx airtime in sec */
  1123. A_UINT32 tid_tx_airtime;
  1124. } htt_tx_tid_stats_tlv;
  1125. /* Tidq stats */
  1126. typedef struct _htt_tx_tid_stats_v1_tlv {
  1127. htt_tlv_hdr_t tlv_hdr;
  1128. /** Stored as little endian */
  1129. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1130. /**
  1131. * BIT [15 : 0] :- sw_peer_id
  1132. * BIT [31 : 16] :- tid_num
  1133. */
  1134. A_UINT32 sw_peer_id__tid_num;
  1135. /**
  1136. * BIT [ 7 : 0] :- num_sched_pending
  1137. * BIT [15 : 8] :- num_ppdu_in_hwq
  1138. * BIT [31 : 16] :- reserved
  1139. */
  1140. A_UINT32 num_sched_pending__num_ppdu_in_hwq;
  1141. A_UINT32 tid_flags;
  1142. /** Max qdepth in bytes reached by this tid */
  1143. A_UINT32 max_qdepth_bytes;
  1144. /** number of msdus qdepth reached max */
  1145. A_UINT32 max_qdepth_n_msdus;
  1146. A_UINT32 rsvd;
  1147. A_UINT32 qdepth_bytes;
  1148. A_UINT32 qdepth_num_msdu;
  1149. A_UINT32 qdepth_num_mpdu;
  1150. A_UINT32 last_scheduled_tsmp;
  1151. A_UINT32 pause_module_id;
  1152. A_UINT32 block_module_id;
  1153. /** tid tx airtime in sec */
  1154. A_UINT32 tid_tx_airtime;
  1155. A_UINT32 allow_n_flags;
  1156. /**
  1157. * BIT [15 : 0] :- sendn_frms_allowed
  1158. * BIT [31 : 16] :- reserved
  1159. */
  1160. A_UINT32 sendn_frms_allowed;
  1161. } htt_tx_tid_stats_v1_tlv;
  1162. #define HTT_RX_TID_STATS_SW_PEER_ID_M 0x0000ffff
  1163. #define HTT_RX_TID_STATS_SW_PEER_ID_S 0
  1164. #define HTT_RX_TID_STATS_TID_NUM_M 0xffff0000
  1165. #define HTT_RX_TID_STATS_TID_NUM_S 16
  1166. #define HTT_RX_TID_STATS_SW_PEER_ID_GET(_var) \
  1167. (((_var) & HTT_RX_TID_STATS_SW_PEER_ID_M) >> \
  1168. HTT_RX_TID_STATS_SW_PEER_ID_S)
  1169. #define HTT_RX_TID_STATS_SW_PEER_ID_SET(_var, _val) \
  1170. do { \
  1171. HTT_CHECK_SET_VAL(HTT_RX_TID_STATS_SW_PEER_ID, _val); \
  1172. ((_var) |= ((_val) << HTT_RX_TID_STATS_SW_PEER_ID_S)); \
  1173. } while (0)
  1174. #define HTT_RX_TID_STATS_TID_NUM_GET(_var) \
  1175. (((_var) & HTT_RX_TID_STATS_TID_NUM_M) >> \
  1176. HTT_RX_TID_STATS_TID_NUM_S)
  1177. #define HTT_RX_TID_STATS_TID_NUM_SET(_var, _val) \
  1178. do { \
  1179. HTT_CHECK_SET_VAL(HTT_RX_TID_STATS_TID_NUM, _val); \
  1180. ((_var) |= ((_val) << HTT_RX_TID_STATS_TID_NUM_S)); \
  1181. } while (0)
  1182. typedef struct _htt_rx_tid_stats_tlv {
  1183. htt_tlv_hdr_t tlv_hdr;
  1184. /**
  1185. * BIT [15 : 0] : sw_peer_id
  1186. * BIT [31 : 16] : tid_num
  1187. */
  1188. A_UINT32 sw_peer_id__tid_num;
  1189. /** Stored as little endian */
  1190. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1191. /**
  1192. * dup_in_reorder not collected per tid for now,
  1193. * as there is no wal_peer back ptr in data rx peer.
  1194. */
  1195. A_UINT32 dup_in_reorder;
  1196. A_UINT32 dup_past_outside_window;
  1197. A_UINT32 dup_past_within_window;
  1198. /** Number of per tid MSDUs with flag of decrypt_err */
  1199. A_UINT32 rxdesc_err_decrypt;
  1200. /** tid rx airtime in sec */
  1201. A_UINT32 tid_rx_airtime;
  1202. } htt_rx_tid_stats_tlv;
  1203. #define HTT_MAX_COUNTER_NAME 8
  1204. typedef struct {
  1205. htt_tlv_hdr_t tlv_hdr;
  1206. /** Stored as little endian */
  1207. A_UINT8 counter_name[HTT_MAX_COUNTER_NAME];
  1208. A_UINT32 count;
  1209. } htt_counter_tlv;
  1210. typedef struct {
  1211. htt_tlv_hdr_t tlv_hdr;
  1212. /** Number of rx PPDU */
  1213. A_UINT32 ppdu_cnt;
  1214. /** Number of rx MPDU */
  1215. A_UINT32 mpdu_cnt;
  1216. /** Number of rx MSDU */
  1217. A_UINT32 msdu_cnt;
  1218. /** pause bitmap */
  1219. A_UINT32 pause_bitmap;
  1220. /** block bitmap */
  1221. A_UINT32 block_bitmap;
  1222. /** current timestamp */
  1223. A_UINT32 current_timestamp;
  1224. /** Peer cumulative tx airtime in sec */
  1225. A_UINT32 peer_tx_airtime;
  1226. /** Peer cumulative rx airtime in sec */
  1227. A_UINT32 peer_rx_airtime;
  1228. /** Peer current rssi in dBm */
  1229. A_INT32 rssi;
  1230. /** Total enqueued, dequeued and dropped MSDU's for peer */
  1231. A_UINT32 peer_enqueued_count_low;
  1232. A_UINT32 peer_enqueued_count_high;
  1233. A_UINT32 peer_dequeued_count_low;
  1234. A_UINT32 peer_dequeued_count_high;
  1235. A_UINT32 peer_dropped_count_low;
  1236. A_UINT32 peer_dropped_count_high;
  1237. /** Total ppdu transmitted bytes for peer: includes MAC header overhead */
  1238. A_UINT32 ppdu_transmitted_bytes_low;
  1239. A_UINT32 ppdu_transmitted_bytes_high;
  1240. A_UINT32 peer_ttl_removed_count;
  1241. /**
  1242. * inactive_time
  1243. * Running duration of the time since last tx/rx activity by this peer,
  1244. * units = seconds.
  1245. * If the peer is currently active, this inactive_time will be 0x0.
  1246. */
  1247. A_UINT32 inactive_time;
  1248. /** Number of MPDUs dropped after max retries */
  1249. A_UINT32 remove_mpdus_max_retries;
  1250. } htt_peer_stats_cmn_tlv;
  1251. typedef struct {
  1252. htt_tlv_hdr_t tlv_hdr;
  1253. /** This enum type of HTT_PEER_TYPE */
  1254. A_UINT32 peer_type;
  1255. A_UINT32 sw_peer_id;
  1256. /**
  1257. * BIT [7 : 0] :- vdev_id
  1258. * BIT [15 : 8] :- pdev_id
  1259. * BIT [31 : 16] :- ast_indx
  1260. */
  1261. A_UINT32 vdev_pdev_ast_idx;
  1262. htt_mac_addr mac_addr;
  1263. A_UINT32 peer_flags;
  1264. A_UINT32 qpeer_flags;
  1265. } htt_peer_details_tlv;
  1266. typedef struct {
  1267. htt_tlv_hdr_t tlv_hdr;
  1268. A_UINT32 sw_peer_id;
  1269. A_UINT32 ast_index;
  1270. htt_mac_addr mac_addr;
  1271. A_UINT32
  1272. pdev_id : 2,
  1273. vdev_id : 8,
  1274. next_hop : 1,
  1275. mcast : 1,
  1276. monitor_direct : 1,
  1277. mesh_sta : 1,
  1278. mec : 1,
  1279. intra_bss : 1,
  1280. reserved : 16;
  1281. } htt_ast_entry_tlv;
  1282. typedef enum {
  1283. HTT_STATS_PREAM_OFDM,
  1284. HTT_STATS_PREAM_CCK,
  1285. HTT_STATS_PREAM_HT,
  1286. HTT_STATS_PREAM_VHT,
  1287. HTT_STATS_PREAM_HE,
  1288. HTT_STATS_PREAM_EHT,
  1289. HTT_STATS_PREAM_RSVD1,
  1290. HTT_STATS_PREAM_COUNT,
  1291. } HTT_STATS_PREAM_TYPE;
  1292. #define HTT_TX_PEER_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  1293. #define HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  1294. /* HTT_TX_PEER_STATS_NUM_GI_COUNTERS:
  1295. * GI Index 0: WHAL_GI_800
  1296. * GI Index 1: WHAL_GI_400
  1297. * GI Index 2: WHAL_GI_1600
  1298. * GI Index 3: WHAL_GI_3200
  1299. */
  1300. #define HTT_TX_PEER_STATS_NUM_GI_COUNTERS 4
  1301. #define HTT_TX_PEER_STATS_NUM_DCM_COUNTERS 5
  1302. /* HTT_TX_PEER_STATS_NUM_BW_COUNTERS:
  1303. * bw index 0: rssi_pri20_chain0
  1304. * bw index 1: rssi_ext20_chain0
  1305. * bw index 2: rssi_ext40_low20_chain0
  1306. * bw index 3: rssi_ext40_high20_chain0
  1307. */
  1308. #define HTT_TX_PEER_STATS_NUM_BW_COUNTERS 4
  1309. /* HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS:
  1310. * bw index 4 (bw ext index 0): rssi_ext80_low20_chain0
  1311. * bw index 5 (bw ext index 1): rssi_ext80_low_high20_chain0
  1312. * bw index 6 (bw ext index 2): rssi_ext80_high_low20_chain0
  1313. * bw index 7 (bw ext index 3): rssi_ext80_high20_chain0
  1314. */
  1315. #define HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS 4
  1316. #define HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS 4
  1317. #define HTT_TX_PEER_STATS_NUM_SPATIAL_STREAMS 8
  1318. #define HTT_TX_PEER_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  1319. #define HTT_TX_PEER_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  1320. typedef struct _htt_tx_peer_rate_stats_tlv {
  1321. htt_tlv_hdr_t tlv_hdr;
  1322. /** Number of tx LDPC packets */
  1323. A_UINT32 tx_ldpc;
  1324. /** Number of tx RTS packets */
  1325. A_UINT32 rts_cnt;
  1326. /** RSSI value of last ack packet (units = dB above noise floor) */
  1327. A_UINT32 ack_rssi;
  1328. A_UINT32 tx_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1329. A_UINT32 tx_su_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1330. A_UINT32 tx_mu_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1331. /**
  1332. * element 0,1, ...7 -> NSS 1,2, ...8
  1333. */
  1334. A_UINT32 tx_nss[HTT_TX_PEER_STATS_NUM_SPATIAL_STREAMS];
  1335. /**
  1336. * element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz
  1337. */
  1338. A_UINT32 tx_bw[HTT_TX_PEER_STATS_NUM_BW_COUNTERS];
  1339. A_UINT32 tx_stbc[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1340. A_UINT32 tx_pream[HTT_TX_PEER_STATS_NUM_PREAMBLE_TYPES];
  1341. /**
  1342. * Counters to track number of tx packets in each GI
  1343. * (400us, 800us, 1600us & 3200us) in each mcs (0-11)
  1344. */
  1345. A_UINT32 tx_gi[HTT_TX_PEER_STATS_NUM_GI_COUNTERS][HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1346. /** Counters to track packets in dcm mcs (MCS 0, 1, 3, 4) */
  1347. A_UINT32 tx_dcm[HTT_TX_PEER_STATS_NUM_DCM_COUNTERS];
  1348. /** Stats for MCS 12/13 */
  1349. A_UINT32 tx_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1350. A_UINT32 tx_su_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1351. A_UINT32 tx_mu_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1352. A_UINT32 tx_stbc_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1353. A_UINT32 tx_gi_ext[HTT_TX_PEER_STATS_NUM_GI_COUNTERS][HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1354. A_UINT32 reduced_tx_bw[HTT_TX_PEER_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PEER_STATS_NUM_BW_COUNTERS];
  1355. } htt_tx_peer_rate_stats_tlv;
  1356. #define HTT_RX_PEER_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  1357. #define HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  1358. #define HTT_RX_PEER_STATS_NUM_GI_COUNTERS 4
  1359. #define HTT_RX_PEER_STATS_NUM_DCM_COUNTERS 5
  1360. #define HTT_RX_PEER_STATS_NUM_BW_COUNTERS 4
  1361. #define HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS 8
  1362. #define HTT_RX_PEER_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  1363. #define HTT_RX_PEER_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  1364. typedef struct _htt_rx_peer_rate_stats_tlv {
  1365. htt_tlv_hdr_t tlv_hdr;
  1366. A_UINT32 nsts;
  1367. /** Number of rx LDPC packets */
  1368. A_UINT32 rx_ldpc;
  1369. /** Number of rx RTS packets */
  1370. A_UINT32 rts_cnt;
  1371. /** units = dB above noise floor */
  1372. A_UINT32 rssi_mgmt;
  1373. /** units = dB above noise floor */
  1374. A_UINT32 rssi_data;
  1375. /** units = dB above noise floor */
  1376. A_UINT32 rssi_comb;
  1377. A_UINT32 rx_mcs[HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1378. /**
  1379. * element 0,1, ...7 -> NSS 1,2, ...8
  1380. */
  1381. A_UINT32 rx_nss[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS];
  1382. A_UINT32 rx_dcm[HTT_RX_PEER_STATS_NUM_DCM_COUNTERS];
  1383. A_UINT32 rx_stbc[HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1384. /**
  1385. * element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz
  1386. */
  1387. A_UINT32 rx_bw[HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1388. A_UINT32 rx_pream[HTT_RX_PEER_STATS_NUM_PREAMBLE_TYPES];
  1389. /** units = dB above noise floor */
  1390. A_UINT8 rssi_chain[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1391. /** Counters to track number of rx packets in each GI in each mcs (0-11) */
  1392. A_UINT32 rx_gi[HTT_RX_PEER_STATS_NUM_GI_COUNTERS][HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1393. A_UINT32 rx_ulofdma_non_data_ppdu; /** PPDU level */
  1394. A_UINT32 rx_ulofdma_data_ppdu; /** PPDU level */
  1395. A_UINT32 rx_ulofdma_mpdu_ok; /** MPDU level */
  1396. A_UINT32 rx_ulofdma_mpdu_fail; /** MPDU level */
  1397. A_INT8 rx_ul_fd_rssi[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS]; /* dBm unit */
  1398. /* per_chain_rssi_pkt_type:
  1399. * This field shows what type of rx frame the per-chain RSSI was computed
  1400. * on, by recording the frame type and sub-type as bit-fields within this
  1401. * field:
  1402. * BIT [3 : 0] :- IEEE80211_FC0_TYPE
  1403. * BIT [7 : 4] :- IEEE80211_FC0_SUBTYPE
  1404. * BIT [31 : 8] :- Reserved
  1405. */
  1406. A_UINT32 per_chain_rssi_pkt_type;
  1407. A_INT8 rx_per_chain_rssi_in_dbm[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1408. /** PPDU level */
  1409. A_UINT32 rx_ulmumimo_non_data_ppdu;
  1410. /** PPDU level */
  1411. A_UINT32 rx_ulmumimo_data_ppdu;
  1412. /** MPDU level */
  1413. A_UINT32 rx_ulmumimo_mpdu_ok;
  1414. /** mpdu level */
  1415. A_UINT32 rx_ulmumimo_mpdu_fail;
  1416. /** units = dB above noise floor */
  1417. A_UINT8 rssi_chain_ext[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS];
  1418. /** Stats for MCS 12/13 */
  1419. A_UINT32 rx_mcs_ext[HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1420. A_UINT32 rx_stbc_ext[HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1421. A_UINT32 rx_gi_ext[HTT_RX_PEER_STATS_NUM_GI_COUNTERS][HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1422. A_UINT32 reduced_rx_bw[HTT_RX_PEER_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1423. A_INT8 rx_per_chain_rssi_in_dbm_ext[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS];
  1424. } htt_rx_peer_rate_stats_tlv;
  1425. typedef enum {
  1426. HTT_PEER_STATS_REQ_MODE_NO_QUERY,
  1427. HTT_PEER_STATS_REQ_MODE_QUERY_TQM,
  1428. HTT_PEER_STATS_REQ_MODE_FLUSH_TQM,
  1429. } htt_peer_stats_req_mode_t;
  1430. typedef enum {
  1431. HTT_PEER_STATS_CMN_TLV = 0,
  1432. HTT_PEER_DETAILS_TLV = 1,
  1433. HTT_TX_PEER_RATE_STATS_TLV = 2,
  1434. HTT_RX_PEER_RATE_STATS_TLV = 3,
  1435. HTT_TX_TID_STATS_TLV = 4,
  1436. HTT_RX_TID_STATS_TLV = 5,
  1437. HTT_MSDU_FLOW_STATS_TLV = 6,
  1438. HTT_PEER_SCHED_STATS_TLV = 7,
  1439. HTT_PEER_STATS_MAX_TLV = 31,
  1440. } htt_peer_stats_tlv_enum;
  1441. typedef struct {
  1442. htt_tlv_hdr_t tlv_hdr;
  1443. A_UINT32 peer_id;
  1444. /** Num of DL schedules for peer */
  1445. A_UINT32 num_sched_dl;
  1446. /** Num od UL schedules for peer */
  1447. A_UINT32 num_sched_ul;
  1448. /** Peer TX time */
  1449. A_UINT32 peer_tx_active_dur_us_low;
  1450. A_UINT32 peer_tx_active_dur_us_high;
  1451. /** Peer RX time */
  1452. A_UINT32 peer_rx_active_dur_us_low;
  1453. A_UINT32 peer_rx_active_dur_us_high;
  1454. A_UINT32 peer_curr_rate_kbps;
  1455. } htt_peer_sched_stats_tlv;
  1456. /* config_param0 */
  1457. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_M 0x00000001
  1458. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S 0
  1459. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_GET(_var) \
  1460. (((_var) & HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_M) >> \
  1461. HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S)
  1462. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_SET(_var, _val) \
  1463. do { \
  1464. HTT_CHECK_SET_VAL(HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR, _val); \
  1465. ((_var) |= ((_val) << HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S)); \
  1466. } while (0)
  1467. /* DEPRECATED
  1468. * The old IS_peer_MAC_ADDR_SET macro name is being retained for now,
  1469. * as an alias for the corrected macro name.
  1470. * If/when all references to the old name are removed, the definition of
  1471. * the old name will also be removed.
  1472. */
  1473. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_peer_MAC_ADDR_SET HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_SET
  1474. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_M 0x00000001
  1475. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S 0
  1476. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_M 0x0000FFFE
  1477. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_S 1
  1478. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_M 0xFFFF0000
  1479. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S 16
  1480. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_SET(_var, _val) \
  1481. do { \
  1482. HTT_CHECK_SET_VAL(HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR, _val); \
  1483. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S)); \
  1484. } while (0)
  1485. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_GET(_var) \
  1486. (((_var) & HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_M) >> \
  1487. HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S)
  1488. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_GET(_var) \
  1489. (((_var) & HTT_DBG_EXT_STATS_PEER_REQ_MODE_M) >> \
  1490. HTT_DBG_EXT_STATS_PEER_REQ_MODE_S)
  1491. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_SET(_var, _val) \
  1492. do { \
  1493. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_REQ_MODE_S)); \
  1494. } while (0)
  1495. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_GET(_var) \
  1496. (((_var) & HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_M) >> \
  1497. HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S)
  1498. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_SET(_var, _val) \
  1499. do { \
  1500. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S)); \
  1501. } while (0)
  1502. /* STATS_TYPE : HTT_DBG_EXT_STATS_PEER_INFO
  1503. * TLV_TAGS:
  1504. * - HTT_STATS_PEER_STATS_CMN_TAG
  1505. * - HTT_STATS_PEER_DETAILS_TAG
  1506. * - HTT_STATS_PEER_TX_RATE_STATS_TAG
  1507. * - HTT_STATS_PEER_RX_RATE_STATS_TAG
  1508. * - HTT_STATS_TX_TID_DETAILS_TAG (multiple) (deprecated, so 0 elements in updated systems)
  1509. * - HTT_STATS_RX_TID_DETAILS_TAG (multiple)
  1510. * - HTT_STATS_PEER_MSDU_FLOWQ_TAG (multiple)
  1511. * - HTT_STATS_TX_TID_DETAILS_V1_TAG (multiple)
  1512. * - HTT_STATS_PEER_SCHED_STATS_TAG
  1513. */
  1514. /* NOTE:
  1515. * This structure is for documentation, and cannot be safely used directly.
  1516. * Instead, use the constituent TLV structures to fill/parse.
  1517. */
  1518. typedef struct _htt_peer_stats {
  1519. htt_peer_stats_cmn_tlv cmn_tlv;
  1520. htt_peer_details_tlv peer_details;
  1521. /* from g_rate_info_stats */
  1522. htt_tx_peer_rate_stats_tlv tx_rate;
  1523. htt_rx_peer_rate_stats_tlv rx_rate;
  1524. htt_tx_tid_stats_tlv tx_tid_stats[1];
  1525. htt_rx_tid_stats_tlv rx_tid_stats[1];
  1526. htt_msdu_flow_stats_tlv msdu_flowq[1];
  1527. htt_tx_tid_stats_v1_tlv tx_tid_stats_v1[1];
  1528. htt_peer_sched_stats_tlv peer_sched_stats;
  1529. } htt_peer_stats_t;
  1530. /* =========== ACTIVE PEER LIST ========== */
  1531. /* STATS_TYPE: HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST
  1532. * TLV_TAGS:
  1533. * - HTT_STATS_PEER_DETAILS_TAG
  1534. */
  1535. /* NOTE:
  1536. * This structure is for documentation, and cannot be safely used directly.
  1537. * Instead, use the constituent TLV structures to fill/parse.
  1538. */
  1539. typedef struct {
  1540. htt_peer_details_tlv peer_details[1];
  1541. } htt_active_peer_details_list_t;
  1542. /* =========== MUMIMO HWQ stats =========== */
  1543. /* MU MIMO stats per hwQ */
  1544. typedef struct {
  1545. htt_tlv_hdr_t tlv_hdr;
  1546. /** number of MU MIMO schedules posted to HW */
  1547. A_UINT32 mu_mimo_sch_posted;
  1548. /** number of MU MIMO schedules failed to post */
  1549. A_UINT32 mu_mimo_sch_failed;
  1550. /** number of MU MIMO PPDUs posted to HW */
  1551. A_UINT32 mu_mimo_ppdu_posted;
  1552. } htt_tx_hwq_mu_mimo_sch_stats_tlv;
  1553. typedef struct {
  1554. htt_tlv_hdr_t tlv_hdr;
  1555. /** 11AC DL MU MIMO number of mpdus queued to HW, per user */
  1556. A_UINT32 mu_mimo_mpdus_queued_usr;
  1557. /** 11AC DL MU MIMO number of mpdus tried over the air, per user */
  1558. A_UINT32 mu_mimo_mpdus_tried_usr;
  1559. /** 11AC DL MU MIMO number of mpdus failed acknowledgement, per user */
  1560. A_UINT32 mu_mimo_mpdus_failed_usr;
  1561. /** 11AC DL MU MIMO number of mpdus re-queued to HW, per user */
  1562. A_UINT32 mu_mimo_mpdus_requeued_usr;
  1563. /** 11AC DL MU MIMO BA not receieved, per user */
  1564. A_UINT32 mu_mimo_err_no_ba_usr;
  1565. /** 11AC DL MU MIMO mpdu underrun encountered, per user */
  1566. A_UINT32 mu_mimo_mpdu_underrun_usr;
  1567. /** 11AC DL MU MIMO ampdu underrun encountered, per user */
  1568. A_UINT32 mu_mimo_ampdu_underrun_usr;
  1569. } htt_tx_hwq_mu_mimo_mpdu_stats_tlv;
  1570. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_M 0x000000ff
  1571. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S 0
  1572. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_M 0x0000ff00
  1573. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S 8
  1574. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_GET(_var) \
  1575. (((_var) & HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_M) >> \
  1576. HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S)
  1577. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_SET(_var, _val) \
  1578. do { \
  1579. HTT_CHECK_SET_VAL(HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID, _val); \
  1580. ((_var) |= ((_val) << HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S)); \
  1581. } while (0)
  1582. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_GET(_var) \
  1583. (((_var) & HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_M) >> \
  1584. HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S)
  1585. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_SET(_var, _val) \
  1586. do { \
  1587. HTT_CHECK_SET_VAL(HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID, _val); \
  1588. ((_var) |= ((_val) << HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S)); \
  1589. } while (0)
  1590. typedef struct {
  1591. htt_tlv_hdr_t tlv_hdr;
  1592. /**
  1593. * BIT [ 7 : 0] :- mac_id
  1594. * BIT [15 : 8] :- hwq_id
  1595. * BIT [31 : 16] :- reserved
  1596. */
  1597. A_UINT32 mac_id__hwq_id__word;
  1598. } htt_tx_hwq_mu_mimo_cmn_stats_tlv;
  1599. /* NOTE:
  1600. * This structure is for documentation, and cannot be safely used directly.
  1601. * Instead, use the constituent TLV structures to fill/parse.
  1602. */
  1603. typedef struct {
  1604. struct _hwq_mu_mimo_stats {
  1605. htt_tx_hwq_mu_mimo_cmn_stats_tlv cmn_tlv;
  1606. /** WAL_TX_STATS_MAX_GROUP_SIZE */
  1607. htt_tx_hwq_mu_mimo_sch_stats_tlv mu_mimo_sch_stats_tlv[1];
  1608. /** WAL_TX_STATS_TX_MAX_NUM_USERS */
  1609. htt_tx_hwq_mu_mimo_mpdu_stats_tlv mu_mimo_mpdu_stats_tlv[1];
  1610. } hwq[1];
  1611. } htt_tx_hwq_mu_mimo_stats_t;
  1612. /* == TX HWQ STATS == */
  1613. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_M 0x000000ff
  1614. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_S 0
  1615. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_M 0x0000ff00
  1616. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_S 8
  1617. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_GET(_var) \
  1618. (((_var) & HTT_TX_HWQ_STATS_CMN_MAC_ID_M) >> \
  1619. HTT_TX_HWQ_STATS_CMN_MAC_ID_S)
  1620. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_SET(_var, _val) \
  1621. do { \
  1622. HTT_CHECK_SET_VAL(HTT_TX_HWQ_STATS_CMN_MAC_ID, _val); \
  1623. ((_var) |= ((_val) << HTT_TX_HWQ_STATS_CMN_MAC_ID_S)); \
  1624. } while (0)
  1625. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_GET(_var) \
  1626. (((_var) & HTT_TX_HWQ_STATS_CMN_HWQ_ID_M) >> \
  1627. HTT_TX_HWQ_STATS_CMN_HWQ_ID_S)
  1628. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_SET(_var, _val) \
  1629. do { \
  1630. HTT_CHECK_SET_VAL(HTT_TX_HWQ_STATS_CMN_HWQ_ID, _val); \
  1631. ((_var) |= ((_val) << HTT_TX_HWQ_STATS_CMN_HWQ_ID_S)); \
  1632. } while (0)
  1633. typedef struct {
  1634. htt_tlv_hdr_t tlv_hdr;
  1635. /**
  1636. * BIT [ 7 : 0] :- mac_id
  1637. * BIT [15 : 8] :- hwq_id
  1638. * BIT [31 : 16] :- reserved
  1639. */
  1640. A_UINT32 mac_id__hwq_id__word;
  1641. /*--- PPDU level stats */
  1642. /** Number of times ack is failed for the PPDU scheduled on this txQ */
  1643. A_UINT32 xretry;
  1644. /** Number of times sched cmd status reported mpdu underrun */
  1645. A_UINT32 underrun_cnt;
  1646. /** Number of times sched cmd is flushed */
  1647. A_UINT32 flush_cnt;
  1648. /** Number of times sched cmd is filtered */
  1649. A_UINT32 filt_cnt;
  1650. /** Number of times HWSCH uploaded null mpdu bitmap */
  1651. A_UINT32 null_mpdu_bmap;
  1652. /**
  1653. * Number of times user ack or BA TLV is not seen on FES ring
  1654. * where it is expected to be
  1655. */
  1656. A_UINT32 user_ack_failure;
  1657. /** Number of times TQM processed ack TLV received from HWSCH */
  1658. A_UINT32 ack_tlv_proc;
  1659. /** Cache latest processed scheduler ID received from ack BA TLV */
  1660. A_UINT32 sched_id_proc;
  1661. /** Number of times TxPCU reported MPDUs transmitted for a user is zero */
  1662. A_UINT32 null_mpdu_tx_count;
  1663. /**
  1664. * Number of times SW did not see any MPDU info bitmap TLV
  1665. * on FES status ring
  1666. */
  1667. A_UINT32 mpdu_bmap_not_recvd;
  1668. /*--- Selfgen stats per hwQ */
  1669. /** Number of SU/MU BAR frames posted to hwQ */
  1670. A_UINT32 num_bar;
  1671. /** Number of RTS frames posted to hwQ */
  1672. A_UINT32 rts;
  1673. /** Number of cts2self frames posted to hwQ */
  1674. A_UINT32 cts2self;
  1675. /** Number of qos null frames posted to hwQ */
  1676. A_UINT32 qos_null;
  1677. /*--- MPDU level stats */
  1678. /** mpdus tried Tx by HWSCH/TQM */
  1679. A_UINT32 mpdu_tried_cnt;
  1680. /** mpdus queued to HWSCH */
  1681. A_UINT32 mpdu_queued_cnt;
  1682. /** mpdus tried but ack was not received */
  1683. A_UINT32 mpdu_ack_fail_cnt;
  1684. /** This will include sched cmd flush and time based discard */
  1685. A_UINT32 mpdu_filt_cnt;
  1686. /** Number of MPDUs for which ACK was sucessful but no Tx happened */
  1687. A_UINT32 false_mpdu_ack_count;
  1688. /** Number of times txq timeout happened */
  1689. A_UINT32 txq_timeout;
  1690. } htt_tx_hwq_stats_cmn_tlv;
  1691. #define HTT_TX_HWQ_DIFS_LATENCY_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) + /* hist_intvl */ \
  1692. (sizeof(A_UINT32) * (_num_elems)))
  1693. /* NOTE: Variable length TLV, use length spec to infer array size */
  1694. typedef struct {
  1695. htt_tlv_hdr_t tlv_hdr;
  1696. A_UINT32 hist_intvl;
  1697. /** histogram of ppdu post to hwsch - > cmd status received */
  1698. A_UINT32 difs_latency_hist[1]; /* HTT_TX_HWQ_MAX_DIFS_LATENCY_BINS */
  1699. } htt_tx_hwq_difs_latency_stats_tlv_v;
  1700. #define HTT_TX_HWQ_CMD_RESULT_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1701. /* NOTE: Variable length TLV, use length spec to infer array size */
  1702. typedef struct {
  1703. htt_tlv_hdr_t tlv_hdr;
  1704. /** Histogram of sched cmd result */
  1705. A_UINT32 cmd_result[1]; /* HTT_TX_HWQ_MAX_CMD_RESULT_STATS */
  1706. } htt_tx_hwq_cmd_result_stats_tlv_v;
  1707. #define HTT_TX_HWQ_CMD_STALL_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1708. /* NOTE: Variable length TLV, use length spec to infer array size */
  1709. typedef struct {
  1710. htt_tlv_hdr_t tlv_hdr;
  1711. /** Histogram of various pause conitions */
  1712. A_UINT32 cmd_stall_status[1]; /* HTT_TX_HWQ_MAX_CMD_STALL_STATS */
  1713. } htt_tx_hwq_cmd_stall_stats_tlv_v;
  1714. #define HTT_TX_HWQ_FES_RESULT_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1715. /* NOTE: Variable length TLV, use length spec to infer array size */
  1716. typedef struct {
  1717. htt_tlv_hdr_t tlv_hdr;
  1718. /** Histogram of number of user fes result */
  1719. A_UINT32 fes_result[1]; /* HTT_TX_HWQ_MAX_FES_RESULT_STATS */
  1720. } htt_tx_hwq_fes_result_stats_tlv_v;
  1721. #define HTT_TX_HWQ_TRIED_MPDU_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1722. /* NOTE: Variable length TLV, use length spec to infer array size
  1723. *
  1724. * The hwq_tried_mpdu_cnt_hist is a histogram of MPDUs tries per HWQ.
  1725. * The tries here is the count of the MPDUS within a PPDU that the HW
  1726. * had attempted to transmit on air, for the HWSCH Schedule command
  1727. * submitted by FW in this HWQ .It is not the retry attempts. The
  1728. * histogram bins are 0-29, 30-59, 60-89 and so on. The are 10 bins
  1729. * in this histogram.
  1730. * they are defined in FW using the following macros
  1731. * #define WAL_MAX_TRIED_MPDU_CNT_HISTOGRAM 9
  1732. * #define WAL_TRIED_MPDU_CNT_HISTOGRAM_INTERVAL 30
  1733. *
  1734. * */
  1735. typedef struct {
  1736. htt_tlv_hdr_t tlv_hdr;
  1737. A_UINT32 hist_bin_size;
  1738. /** Histogram of number of mpdus on tried mpdu */
  1739. A_UINT32 tried_mpdu_cnt_hist[1]; /* HTT_TX_HWQ_TRIED_MPDU_CNT_HIST */
  1740. } htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v;
  1741. #define HTT_TX_HWQ_TXOP_USED_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1742. /* NOTE: Variable length TLV, use length spec to infer array size
  1743. *
  1744. * The txop_used_cnt_hist is the histogram of txop per burst. After
  1745. * completing the burst, we identify the txop used in the burst and
  1746. * incr the corresponding bin.
  1747. * Each bin represents 1ms & we have 10 bins in this histogram.
  1748. * they are deined in FW using the following macros
  1749. * #define WAL_MAX_TXOP_USED_CNT_HISTOGRAM 10
  1750. * #define WAL_TXOP_USED_HISTOGRAM_INTERVAL 1000 ( 1 ms )
  1751. *
  1752. * */
  1753. typedef struct {
  1754. htt_tlv_hdr_t tlv_hdr;
  1755. /** Histogram of txop used cnt */
  1756. A_UINT32 txop_used_cnt_hist[1]; /* HTT_TX_HWQ_TXOP_USED_CNT_HIST */
  1757. } htt_tx_hwq_txop_used_cnt_hist_tlv_v;
  1758. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_HWQ
  1759. * TLV_TAGS:
  1760. * - HTT_STATS_STRING_TAG
  1761. * - HTT_STATS_TX_HWQ_CMN_TAG
  1762. * - HTT_STATS_TX_HWQ_DIFS_LATENCY_TAG
  1763. * - HTT_STATS_TX_HWQ_CMD_RESULT_TAG
  1764. * - HTT_STATS_TX_HWQ_CMD_STALL_TAG
  1765. * - HTT_STATS_TX_HWQ_FES_STATUS_TAG
  1766. * - HTT_STATS_TX_HWQ_TRIED_MPDU_CNT_HIST_TAG
  1767. * - HTT_STATS_TX_HWQ_TXOP_USED_CNT_HIST_TAG
  1768. */
  1769. /* NOTE:
  1770. * This structure is for documentation, and cannot be safely used directly.
  1771. * Instead, use the constituent TLV structures to fill/parse.
  1772. * General HWQ stats Mechanism:
  1773. * Once the host request for the stats, FW fill all the HWQ TAGS in a buffer
  1774. * for all the HWQ requested. & the FW send the buffer to host. In the
  1775. * buffer the HWQ ID is filled in mac_id__hwq_id, thus identifying each
  1776. * HWQ distinctly.
  1777. */
  1778. typedef struct _htt_tx_hwq_stats {
  1779. htt_stats_string_tlv hwq_str_tlv;
  1780. htt_tx_hwq_stats_cmn_tlv cmn_tlv;
  1781. htt_tx_hwq_difs_latency_stats_tlv_v difs_tlv;
  1782. htt_tx_hwq_cmd_result_stats_tlv_v cmd_result_tlv;
  1783. htt_tx_hwq_cmd_stall_stats_tlv_v cmd_stall_tlv;
  1784. htt_tx_hwq_fes_result_stats_tlv_v fes_stats_tlv;
  1785. htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v tried_mpdu_tlv;
  1786. htt_tx_hwq_txop_used_cnt_hist_tlv_v txop_used_tlv;
  1787. } htt_tx_hwq_stats_t;
  1788. /* == TX SELFGEN STATS == */
  1789. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_M 0x000000ff
  1790. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S 0
  1791. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_GET(_var) \
  1792. (((_var) & HTT_TX_SELFGEN_CMN_STATS_MAC_ID_M) >> \
  1793. HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S)
  1794. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_SET(_var, _val) \
  1795. do { \
  1796. HTT_CHECK_SET_VAL(HTT_TX_SELFGEN_CMN_STATS_MAC_ID, _val); \
  1797. ((_var) |= ((_val) << HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S)); \
  1798. } while (0)
  1799. typedef enum {
  1800. HTT_TXERR_NONE,
  1801. HTT_TXERR_RESP, /* response timeout, mismatch,
  1802. * BW mismatch, mimo ctrl mismatch,
  1803. * CRC error.. */
  1804. HTT_TXERR_FILT, /* blocked by tx filtering */
  1805. HTT_TXERR_FIFO, /* fifo, misc errors in HW */
  1806. HTT_TXERR_SWABORT, /* software initialted abort (TX_ABORT) */
  1807. HTT_TXERR_RESERVED1,
  1808. HTT_TXERR_RESERVED2,
  1809. HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS = 7,
  1810. HTT_TXERR_INVALID = 0xff,
  1811. } htt_tx_err_status_t;
  1812. /* Matching enum for htt_tx_selfgen_sch_tsflag_error_stats */
  1813. typedef enum {
  1814. HTT_TX_SELFGEN_SCH_TSFLAG_FLUSH_RCVD_ERR,
  1815. HTT_TX_SELFGEN_SCH_TSFLAG_FILT_SCHED_CMD_ERR,
  1816. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_MISMATCH_ERR,
  1817. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_MIMO_CTRL_MISMATCH_ERR,
  1818. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_BW_MISMATCH_ERR,
  1819. HTT_TX_SELFGEN_SCH_TSFLAG_RETRY_COUNT_FAIL_ERR,
  1820. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_TOO_LATE_RECEIVED_ERR,
  1821. HTT_TX_SELFGEN_SCH_TSFLAG_SIFS_STALL_NO_NEXT_CMD_ERR,
  1822. HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS = 8,
  1823. HTT_TX_SELFGEN_SCH_TSFLAG_ERROR_STATS_VALID = 8
  1824. } htt_tx_selfgen_sch_tsflag_error_stats;
  1825. typedef enum {
  1826. HTT_TX_MUMIMO_GRP_VALID,
  1827. HTT_TX_MUMIMO_GRP_INVALID_NUM_MU_USERS_EXCEEDED_MU_MAX_USERS,
  1828. HTT_TX_MUMIMO_GRP_INVALID_SCHED_ALGO_NOT_MU_COMPATIBLE_GID,
  1829. HTT_TX_MUMIMO_GRP_INVALID_NON_PRIMARY_GRP,
  1830. HTT_TX_MUMIMO_GRP_INVALID_ZERO_CANDIDATES,
  1831. HTT_TX_MUMIMO_GRP_INVALID_MORE_CANDIDATES,
  1832. HTT_TX_MUMIMO_GRP_INVALID_GROUP_SIZE_EXCEED_NSS,
  1833. HTT_TX_MUMIMO_GRP_INVALID_GROUP_INELIGIBLE,
  1834. HTT_TX_MUMIMO_GRP_INVALID,
  1835. HTT_TX_MUMIMO_GRP_INVALID_GROUP_EFF_MU_TPUT_OMBPS,
  1836. HTT_TX_MUMIMO_GRP_INVALID_MAX_REASON_CODE,
  1837. } htt_tx_mumimo_grp_invalid_reason_code_stats;
  1838. #define HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS 4
  1839. #define HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS 8
  1840. #define HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS 8
  1841. #define HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS 74
  1842. #define HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS 8
  1843. #define HTT_STATS_MAX_MUMIMO_GRP_SZ 8
  1844. /*
  1845. * Each bin represents a 300 mbps throughput
  1846. * [0] - 0-300mbps; [1] - 300-600mbps [2] - 600-900mbps; [3] - 900-1200mbps; [4] - 1200-1500mbps
  1847. * [5] - 1500-1800mbps; [6] - 1800-2100mbps; [7] - 2100-2400mbps; [8] - 2400-2700mbps; [9] - >=2700mbps
  1848. */
  1849. #define HTT_STATS_MUMIMO_TPUT_NUM_BINS 10
  1850. #define HTT_STATS_MAX_INVALID_REASON_CODE \
  1851. HTT_TX_MUMIMO_GRP_INVALID_MAX_REASON_CODE
  1852. /* Reasons stated in htt_tx_mumimo_grp_invalid_reason_code_stats */
  1853. #define HTT_TX_NUM_MUMIMO_GRP_INVALID_WORDS \
  1854. (HTT_STATS_MAX_MUMIMO_GRP_SZ * HTT_STATS_MAX_INVALID_REASON_CODE)
  1855. typedef struct {
  1856. htt_tlv_hdr_t tlv_hdr;
  1857. /*
  1858. * BIT [ 7 : 0] :- mac_id
  1859. * BIT [31 : 8] :- reserved
  1860. */
  1861. A_UINT32 mac_id__word;
  1862. /** BAR sent out for SU transmission */
  1863. A_UINT32 su_bar;
  1864. /** SW generated RTS frame sent */
  1865. A_UINT32 rts;
  1866. /** SW generated CTS-to-self frame sent */
  1867. A_UINT32 cts2self;
  1868. /** SW generated QOS NULL frame sent */
  1869. A_UINT32 qos_null;
  1870. /** BAR sent for MU user 1 */
  1871. A_UINT32 delayed_bar_1;
  1872. /** BAR sent for MU user 2 */
  1873. A_UINT32 delayed_bar_2;
  1874. /** BAR sent for MU user 3 */
  1875. A_UINT32 delayed_bar_3;
  1876. /** BAR sent for MU user 4 */
  1877. A_UINT32 delayed_bar_4;
  1878. /** BAR sent for MU user 5 */
  1879. A_UINT32 delayed_bar_5;
  1880. /** BAR sent for MU user 6 */
  1881. A_UINT32 delayed_bar_6;
  1882. /** BAR sent for MU user 7 */
  1883. A_UINT32 delayed_bar_7;
  1884. A_UINT32 bar_with_tqm_head_seq_num;
  1885. A_UINT32 bar_with_tid_seq_num;
  1886. /** SW generated RTS frame queued to the HW */
  1887. A_UINT32 su_sw_rts_queued;
  1888. /** SW generated RTS frame sent over the air */
  1889. A_UINT32 su_sw_rts_tried;
  1890. /** SW generated RTS frame completed with error */
  1891. A_UINT32 su_sw_rts_err;
  1892. /** SW generated RTS frame flushed */
  1893. A_UINT32 su_sw_rts_flushed;
  1894. /** CTS (RTS response) received in different BW */
  1895. A_UINT32 su_sw_rts_rcvd_cts_diff_bw;
  1896. } htt_tx_selfgen_cmn_stats_tlv;
  1897. typedef struct {
  1898. htt_tlv_hdr_t tlv_hdr;
  1899. /** 11AC VHT SU NDPA frame sent over the air */
  1900. A_UINT32 ac_su_ndpa;
  1901. /** 11AC VHT SU NDP frame sent over the air */
  1902. A_UINT32 ac_su_ndp;
  1903. /** 11AC VHT MU MIMO NDPA frame sent over the air */
  1904. A_UINT32 ac_mu_mimo_ndpa;
  1905. /** 11AC VHT MU MIMO NDP frame sent over the air */
  1906. A_UINT32 ac_mu_mimo_ndp;
  1907. /** 11AC VHT MU MIMO BR-POLL for user 1 sent over the air */
  1908. A_UINT32 ac_mu_mimo_brpoll_1;
  1909. /** 11AC VHT MU MIMO BR-POLL for user 2 sent over the air */
  1910. A_UINT32 ac_mu_mimo_brpoll_2;
  1911. /** 11AC VHT MU MIMO BR-POLL for user 3 sent over the air */
  1912. A_UINT32 ac_mu_mimo_brpoll_3;
  1913. /** 11AC VHT SU NDPA frame queued to the HW */
  1914. A_UINT32 ac_su_ndpa_queued;
  1915. /** 11AC VHT SU NDP frame queued to the HW */
  1916. A_UINT32 ac_su_ndp_queued;
  1917. /** 11AC VHT MU MIMO NDPA frame queued to the HW */
  1918. A_UINT32 ac_mu_mimo_ndpa_queued;
  1919. /** 11AC VHT MU MIMO NDP frame queued to the HW */
  1920. A_UINT32 ac_mu_mimo_ndp_queued;
  1921. /** 11AC VHT MU MIMO BR-POLL for user 1 frame queued to the HW */
  1922. A_UINT32 ac_mu_mimo_brpoll_1_queued;
  1923. /** 11AC VHT MU MIMO BR-POLL for user 2 frame queued to the HW */
  1924. A_UINT32 ac_mu_mimo_brpoll_2_queued;
  1925. /** 11AC VHT MU MIMO BR-POLL for user 3 frame queued to the HW */
  1926. A_UINT32 ac_mu_mimo_brpoll_3_queued;
  1927. } htt_tx_selfgen_ac_stats_tlv;
  1928. typedef struct {
  1929. htt_tlv_hdr_t tlv_hdr;
  1930. /** 11AX HE SU NDPA frame sent over the air */
  1931. A_UINT32 ax_su_ndpa;
  1932. /** 11AX HE NDP frame sent over the air */
  1933. A_UINT32 ax_su_ndp;
  1934. /** 11AX HE MU MIMO NDPA frame sent over the air */
  1935. A_UINT32 ax_mu_mimo_ndpa;
  1936. /** 11AX HE MU MIMO NDP frame sent over the air */
  1937. A_UINT32 ax_mu_mimo_ndp;
  1938. union {
  1939. struct {
  1940. /* deprecated old names */
  1941. A_UINT32 ax_mu_mimo_brpoll_1;
  1942. A_UINT32 ax_mu_mimo_brpoll_2;
  1943. A_UINT32 ax_mu_mimo_brpoll_3;
  1944. A_UINT32 ax_mu_mimo_brpoll_4;
  1945. A_UINT32 ax_mu_mimo_brpoll_5;
  1946. A_UINT32 ax_mu_mimo_brpoll_6;
  1947. A_UINT32 ax_mu_mimo_brpoll_7;
  1948. };
  1949. /** 11AX HE MU BR-POLL frame for users 1 - 7 sent over the air */
  1950. A_UINT32 ax_mu_mimo_brpoll[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  1951. };
  1952. /** 11AX HE MU Basic Trigger frame sent over the air */
  1953. A_UINT32 ax_basic_trigger;
  1954. /** 11AX HE MU BSRP Trigger frame sent over the air */
  1955. A_UINT32 ax_bsr_trigger;
  1956. /** 11AX HE MU BAR Trigger frame sent over the air */
  1957. A_UINT32 ax_mu_bar_trigger;
  1958. /** 11AX HE MU RTS Trigger frame sent over the air */
  1959. A_UINT32 ax_mu_rts_trigger;
  1960. /** 11AX HE MU UL-MUMIMO Trigger frame sent over the air */
  1961. A_UINT32 ax_ulmumimo_trigger;
  1962. /** 11AX HE SU NDPA frame queued to the HW */
  1963. A_UINT32 ax_su_ndpa_queued;
  1964. /** 11AX HE SU NDP frame queued to the HW */
  1965. A_UINT32 ax_su_ndp_queued;
  1966. /** 11AX HE MU MIMO NDPA frame queued to the HW */
  1967. A_UINT32 ax_mu_mimo_ndpa_queued;
  1968. /** 11AX HE MU MIMO NDP frame queued to the HW */
  1969. A_UINT32 ax_mu_mimo_ndp_queued;
  1970. /** 11AX HE MU BR-POLL frame for users 1 - 7 queued to the HW */
  1971. A_UINT32 ax_mu_mimo_brpoll_queued[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  1972. /**
  1973. * 11AX HE UL-MUMIMO Trigger frame for users 0 - 7
  1974. * successfully sent over the air
  1975. */
  1976. A_UINT32 ax_ul_mumimo_trigger[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  1977. } htt_tx_selfgen_ax_stats_tlv;
  1978. typedef struct {
  1979. htt_tlv_hdr_t tlv_hdr;
  1980. /** 11be EHT SU NDPA frame sent over the air */
  1981. A_UINT32 be_su_ndpa;
  1982. /** 11be EHT NDP frame sent over the air */
  1983. A_UINT32 be_su_ndp;
  1984. /** 11be EHT MU MIMO NDPA frame sent over the air */
  1985. A_UINT32 be_mu_mimo_ndpa;
  1986. /** 11be EHT MU MIMO NDP frame sent over theT air */
  1987. A_UINT32 be_mu_mimo_ndp;
  1988. /** 11be EHT MU BR-POLL frame for users 1 - 7 sent over the air */
  1989. A_UINT32 be_mu_mimo_brpoll[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  1990. /** 11be EHT MU Basic Trigger frame sent over the air */
  1991. A_UINT32 be_basic_trigger;
  1992. /** 11be EHT MU BSRP Trigger frame sent over the air */
  1993. A_UINT32 be_bsr_trigger;
  1994. /** 11be EHT MU BAR Trigger frame sent over the air */
  1995. A_UINT32 be_mu_bar_trigger;
  1996. /** 11be EHT MU RTS Trigger frame sent over the air */
  1997. A_UINT32 be_mu_rts_trigger;
  1998. /** 11be EHT MU UL-MUMIMO Trigger frame sent over the air */
  1999. A_UINT32 be_ulmumimo_trigger;
  2000. /** 11be EHT SU NDPA frame queued to the HW */
  2001. A_UINT32 be_su_ndpa_queued;
  2002. /** 11be EHT SU NDP frame queued to the HW */
  2003. A_UINT32 be_su_ndp_queued;
  2004. /** 11be EHT MU MIMO NDPA frame queued to the HW */
  2005. A_UINT32 be_mu_mimo_ndpa_queued;
  2006. /** 11be EHT MU MIMO NDP frame queued to the HW */
  2007. A_UINT32 be_mu_mimo_ndp_queued;
  2008. /** 11be EHT MU BR-POLL frame for users 1 - 7 queued to the HW */
  2009. A_UINT32 be_mu_mimo_brpoll_queued[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2010. /**
  2011. * 11be EHT UL-MUMIMO Trigger frame for users 0 - 7
  2012. * successfully sent over the air
  2013. */
  2014. A_UINT32 be_ul_mumimo_trigger[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2015. } htt_tx_selfgen_be_stats_tlv;
  2016. typedef struct { /* DEPRECATED */
  2017. htt_tlv_hdr_t tlv_hdr;
  2018. /** 11AX HE OFDMA NDPA frame queued to the HW */
  2019. A_UINT32 ax_ofdma_ndpa_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2020. /** 11AX HE OFDMA NDPA frame sent over the air */
  2021. A_UINT32 ax_ofdma_ndpa_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2022. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2023. A_UINT32 ax_ofdma_ndpa_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2024. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2025. A_UINT32 ax_ofdma_ndpa_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2026. } htt_txbf_ofdma_ndpa_stats_tlv;
  2027. typedef struct { /* DEPRECATED */
  2028. htt_tlv_hdr_t tlv_hdr;
  2029. /** 11AX HE OFDMA NDP frame queued to the HW */
  2030. A_UINT32 ax_ofdma_ndp_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2031. /** 11AX HE OFDMA NDPA frame sent over the air */
  2032. A_UINT32 ax_ofdma_ndp_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2033. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2034. A_UINT32 ax_ofdma_ndp_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2035. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2036. A_UINT32 ax_ofdma_ndp_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2037. } htt_txbf_ofdma_ndp_stats_tlv;
  2038. typedef struct { /* DEPRECATED */
  2039. htt_tlv_hdr_t tlv_hdr;
  2040. /** 11AX HE OFDMA MU BRPOLL frame queued to the HW */
  2041. A_UINT32 ax_ofdma_brpoll_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2042. /** 11AX HE OFDMA MU BRPOLL frame sent over the air */
  2043. A_UINT32 ax_ofdma_brpoll_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2044. /** 11AX HE OFDMA MU BRPOLL frame flushed by HW */
  2045. A_UINT32 ax_ofdma_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2046. /** 11AX HE OFDMA MU BRPOLL frame completed with error(s) */
  2047. A_UINT32 ax_ofdma_brp_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2048. /**
  2049. * Number of CBF(s) received when 11AX HE OFDMA MU BRPOLL frame
  2050. * completed with error(s)
  2051. */
  2052. A_UINT32 ax_ofdma_brp_err_num_cbf_rcvd[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS+1];
  2053. } htt_txbf_ofdma_brp_stats_tlv;
  2054. typedef struct { /* DEPRECATED */
  2055. htt_tlv_hdr_t tlv_hdr;
  2056. /**
  2057. * 11AX HE OFDMA PPDUs that were sent over the air with steering
  2058. * (TXBF + OFDMA)
  2059. */
  2060. A_UINT32 ax_ofdma_num_ppdu_steer[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2061. /** 11AX HE OFDMA PPDUs that were sent over the air in open loop */
  2062. A_UINT32 ax_ofdma_num_ppdu_ol[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2063. /**
  2064. * 11AX HE OFDMA number of users for which CBF prefetch was initiated
  2065. * to PHY HW during TX
  2066. */
  2067. A_UINT32 ax_ofdma_num_usrs_prefetch[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2068. /**
  2069. * 11AX HE OFDMA number of users for which sounding was initiated
  2070. * during TX
  2071. */
  2072. A_UINT32 ax_ofdma_num_usrs_sound[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2073. /** 11AX HE OFDMA number of users for which sounding was forced during TX */
  2074. A_UINT32 ax_ofdma_num_usrs_force_sound[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2075. } htt_txbf_ofdma_steer_stats_tlv;
  2076. /* Note:
  2077. * This struct htt_tx_pdev_txbf_ofdma_stats_t and all its constituent
  2078. * struct TLVs are deprecated, due to the need for restructuring these
  2079. * stats into a variable length array
  2080. */
  2081. typedef struct { /* DEPRECATED */
  2082. htt_txbf_ofdma_ndpa_stats_tlv ofdma_ndpa_tlv;
  2083. htt_txbf_ofdma_ndp_stats_tlv ofdma_ndp_tlv;
  2084. htt_txbf_ofdma_brp_stats_tlv ofdma_brp_tlv;
  2085. htt_txbf_ofdma_steer_stats_tlv ofdma_steer_tlv;
  2086. } htt_tx_pdev_txbf_ofdma_stats_t;
  2087. typedef struct {
  2088. /** 11AX HE OFDMA NDPA frame queued to the HW */
  2089. A_UINT32 ax_ofdma_ndpa_queued;
  2090. /** 11AX HE OFDMA NDPA frame sent over the air */
  2091. A_UINT32 ax_ofdma_ndpa_tried;
  2092. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2093. A_UINT32 ax_ofdma_ndpa_flushed;
  2094. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2095. A_UINT32 ax_ofdma_ndpa_err;
  2096. } htt_txbf_ofdma_ax_ndpa_stats_elem_t;
  2097. typedef struct {
  2098. htt_tlv_hdr_t tlv_hdr;
  2099. /**
  2100. * This field is populated with the num of elems in the ax_ndpa[]
  2101. * variable length array.
  2102. */
  2103. A_UINT32 num_elems_ax_ndpa_arr;
  2104. /**
  2105. * This field will be filled by target with value of
  2106. * sizeof(htt_txbf_ofdma_ax_ndpa_stats_elem_t).
  2107. * This is for allowing host to infer how much data target has provided,
  2108. * even if it using different version of the struct def than what target
  2109. * had used.
  2110. */
  2111. A_UINT32 arr_elem_size_ax_ndpa;
  2112. htt_txbf_ofdma_ax_ndpa_stats_elem_t ax_ndpa[1]; /* variable length */
  2113. } htt_txbf_ofdma_ax_ndpa_stats_tlv;
  2114. typedef struct {
  2115. /** 11AX HE OFDMA NDP frame queued to the HW */
  2116. A_UINT32 ax_ofdma_ndp_queued;
  2117. /** 11AX HE OFDMA NDPA frame sent over the air */
  2118. A_UINT32 ax_ofdma_ndp_tried;
  2119. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2120. A_UINT32 ax_ofdma_ndp_flushed;
  2121. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2122. A_UINT32 ax_ofdma_ndp_err;
  2123. } htt_txbf_ofdma_ax_ndp_stats_elem_t;
  2124. typedef struct {
  2125. htt_tlv_hdr_t tlv_hdr;
  2126. /**
  2127. * This field is populated with the num of elems in the the ax_ndp[]
  2128. * variable length array.
  2129. */
  2130. A_UINT32 num_elems_ax_ndp_arr;
  2131. /**
  2132. * This field will be filled by target with value of
  2133. * sizeof(htt_txbf_ofdma_ax_ndp_stats_elem_t).
  2134. * This is for allowing host to infer how much data target has provided,
  2135. * even if it using different version of the struct def than what target
  2136. * had used.
  2137. */
  2138. A_UINT32 arr_elem_size_ax_ndp;
  2139. htt_txbf_ofdma_ax_ndp_stats_elem_t ax_ndp[1]; /* variable length */
  2140. } htt_txbf_ofdma_ax_ndp_stats_tlv;
  2141. typedef struct {
  2142. /** 11AX HE OFDMA MU BRPOLL frame queued to the HW */
  2143. A_UINT32 ax_ofdma_brpoll_queued;
  2144. /** 11AX HE OFDMA MU BRPOLL frame sent over the air */
  2145. A_UINT32 ax_ofdma_brpoll_tried;
  2146. /** 11AX HE OFDMA MU BRPOLL frame flushed by HW */
  2147. A_UINT32 ax_ofdma_brpoll_flushed;
  2148. /** 11AX HE OFDMA MU BRPOLL frame completed with error(s) */
  2149. A_UINT32 ax_ofdma_brp_err;
  2150. /**
  2151. * Number of CBF(s) received when 11AX HE OFDMA MU BRPOLL frame
  2152. * completed with error(s)
  2153. */
  2154. A_UINT32 ax_ofdma_brp_err_num_cbf_rcvd;
  2155. } htt_txbf_ofdma_ax_brp_stats_elem_t;
  2156. typedef struct {
  2157. htt_tlv_hdr_t tlv_hdr;
  2158. /**
  2159. * This field is populated with the num of elems in the the ax_brp[]
  2160. * variable length array.
  2161. */
  2162. A_UINT32 num_elems_ax_brp_arr;
  2163. /**
  2164. * This field will be filled by target with value of
  2165. * sizeof(htt_txbf_ofdma_ax_brp_stats_elem_t).
  2166. * This is for allowing host to infer how much data target has provided,
  2167. * even if it using different version of the struct than what target
  2168. * had used.
  2169. */
  2170. A_UINT32 arr_elem_size_ax_brp;
  2171. htt_txbf_ofdma_ax_brp_stats_elem_t ax_brp[1]; /* variable length */
  2172. } htt_txbf_ofdma_ax_brp_stats_tlv;
  2173. typedef struct {
  2174. /**
  2175. * 11AX HE OFDMA PPDUs that were sent over the air with steering
  2176. * (TXBF + OFDMA)
  2177. */
  2178. A_UINT32 ax_ofdma_num_ppdu_steer;
  2179. /** 11AX HE OFDMA PPDUs that were sent over the air in open loop */
  2180. A_UINT32 ax_ofdma_num_ppdu_ol;
  2181. /**
  2182. * 11AX HE OFDMA number of users for which CBF prefetch was initiated
  2183. * to PHY HW during TX
  2184. */
  2185. A_UINT32 ax_ofdma_num_usrs_prefetch;
  2186. /**
  2187. * 11AX HE OFDMA number of users for which sounding was initiated
  2188. * during TX
  2189. */
  2190. A_UINT32 ax_ofdma_num_usrs_sound;
  2191. /** 11AX HE OFDMA number of users for which sounding was forced during TX */
  2192. A_UINT32 ax_ofdma_num_usrs_force_sound;
  2193. } htt_txbf_ofdma_ax_steer_stats_elem_t;
  2194. typedef struct {
  2195. htt_tlv_hdr_t tlv_hdr;
  2196. /**
  2197. * This field is populated with the num of elems in the ax_steer[]
  2198. * variable length array.
  2199. */
  2200. A_UINT32 num_elems_ax_steer_arr;
  2201. /**
  2202. * This field will be filled by target with value of
  2203. * sizeof(htt_txbf_ofdma_ax_steer_stats_elem_t).
  2204. * This is for allowing host to infer how much data target has provided,
  2205. * even if it using different version of the struct than what target
  2206. * had used.
  2207. */
  2208. A_UINT32 arr_elem_size_ax_steer;
  2209. htt_txbf_ofdma_ax_steer_stats_elem_t ax_steer[1]; /* variable length */
  2210. } htt_txbf_ofdma_ax_steer_stats_tlv;
  2211. typedef struct {
  2212. /** 11BE EHT OFDMA NDPA frame queued to the HW */
  2213. A_UINT32 be_ofdma_ndpa_queued;
  2214. /** 11BE EHT OFDMA NDPA frame sent over the air */
  2215. A_UINT32 be_ofdma_ndpa_tried;
  2216. /** 11BE EHT OFDMA NDPA frame flushed by HW */
  2217. A_UINT32 be_ofdma_ndpa_flushed;
  2218. /** 11BE EHT OFDMA NDPA frame completed with error(s) */
  2219. A_UINT32 be_ofdma_ndpa_err;
  2220. } htt_txbf_ofdma_be_ndpa_stats_elem_t;
  2221. typedef struct {
  2222. htt_tlv_hdr_t tlv_hdr;
  2223. /**
  2224. * This field is populated with the num of elems in the be_ndpa[]
  2225. * variable length array.
  2226. */
  2227. A_UINT32 num_elems_be_ndpa_arr;
  2228. /**
  2229. * This field will be filled by target with value of
  2230. * sizeof(htt_txbf_ofdma_be_ndpa_stats_elem_t).
  2231. * This is for allowing host to infer how much data target has provided,
  2232. * even if it using different version of the struct than what target
  2233. * had used.
  2234. */
  2235. A_UINT32 arr_elem_size_be_ndpa;
  2236. htt_txbf_ofdma_be_ndpa_stats_elem_t be_ndpa[1]; /* variable length */
  2237. } htt_txbf_ofdma_be_ndpa_stats_tlv;
  2238. typedef struct {
  2239. /** 11BE EHT OFDMA NDP frame queued to the HW */
  2240. A_UINT32 be_ofdma_ndp_queued;
  2241. /** 11BE EHT OFDMA NDPA frame sent over the air */
  2242. A_UINT32 be_ofdma_ndp_tried;
  2243. /** 11BE EHT OFDMA NDPA frame flushed by HW */
  2244. A_UINT32 be_ofdma_ndp_flushed;
  2245. /** 11BE EHT OFDMA NDPA frame completed with error(s) */
  2246. A_UINT32 be_ofdma_ndp_err;
  2247. } htt_txbf_ofdma_be_ndp_stats_elem_t;
  2248. typedef struct {
  2249. htt_tlv_hdr_t tlv_hdr;
  2250. /**
  2251. * This field is populated with the num of elems in the be_ndp[]
  2252. * variable length array.
  2253. */
  2254. A_UINT32 num_elems_be_ndp_arr;
  2255. /**
  2256. * This field will be filled by target with value of
  2257. * sizeof(htt_txbf_ofdma_be_ndp_stats_elem_t).
  2258. * This is for allowing host to infer how much data target has provided,
  2259. * even if it using different version of the struct than what target
  2260. * had used.
  2261. */
  2262. A_UINT32 arr_elem_size_be_ndp;
  2263. htt_txbf_ofdma_be_ndp_stats_elem_t be_ndp[1]; /* variable length */
  2264. } htt_txbf_ofdma_be_ndp_stats_tlv;
  2265. typedef struct {
  2266. /** 11BE EHT OFDMA MU BRPOLL frame queued to the HW */
  2267. A_UINT32 be_ofdma_brpoll_queued;
  2268. /** 11BE EHT OFDMA MU BRPOLL frame sent over the air */
  2269. A_UINT32 be_ofdma_brpoll_tried;
  2270. /** 11BE EHT OFDMA MU BRPOLL frame flushed by HW */
  2271. A_UINT32 be_ofdma_brpoll_flushed;
  2272. /** 11BE EHT OFDMA MU BRPOLL frame completed with error(s) */
  2273. A_UINT32 be_ofdma_brp_err;
  2274. /**
  2275. * Number of CBF(s) received when 11BE EHT OFDMA MU BRPOLL frame
  2276. * completed with error(s)
  2277. */
  2278. A_UINT32 be_ofdma_brp_err_num_cbf_rcvd;
  2279. } htt_txbf_ofdma_be_brp_stats_elem_t;
  2280. typedef struct {
  2281. htt_tlv_hdr_t tlv_hdr;
  2282. /**
  2283. * This field is populated with the num of elems in the be_brp[]
  2284. * variable length array.
  2285. */
  2286. A_UINT32 num_elems_be_brp_arr;
  2287. /**
  2288. * This field will be filled by target with value of
  2289. * sizeof(htt_txbf_ofdma_be_brp_stats_elem_t).
  2290. * This is for allowing host to infer how much data target has provided,
  2291. * even if it using different version of the struct than what target
  2292. * had used
  2293. */
  2294. A_UINT32 arr_elem_size_be_brp;
  2295. htt_txbf_ofdma_be_brp_stats_elem_t be_brp[1]; /* variable length */
  2296. } htt_txbf_ofdma_be_brp_stats_tlv;
  2297. typedef struct {
  2298. /**
  2299. * 11BE EHT OFDMA PPDUs that were sent over the air with steering
  2300. * (TXBF + OFDMA)
  2301. */
  2302. A_UINT32 be_ofdma_num_ppdu_steer;
  2303. /** 11BE EHT OFDMA PPDUs that were sent over the air in open loop */
  2304. A_UINT32 be_ofdma_num_ppdu_ol;
  2305. /**
  2306. * 11BE EHT OFDMA number of users for which CBF prefetch was initiated
  2307. * to PHY HW during TX
  2308. */
  2309. A_UINT32 be_ofdma_num_usrs_prefetch;
  2310. /**
  2311. * 11BE EHT OFDMA number of users for which sounding was initiated
  2312. * during TX
  2313. */
  2314. A_UINT32 be_ofdma_num_usrs_sound;
  2315. /**
  2316. * 11BE EHT OFDMA number of users for which sounding was forced during TX
  2317. */
  2318. A_UINT32 be_ofdma_num_usrs_force_sound;
  2319. } htt_txbf_ofdma_be_steer_stats_elem_t;
  2320. typedef struct {
  2321. htt_tlv_hdr_t tlv_hdr;
  2322. /**
  2323. * This field is populated with the num of elems in the be_steer[]
  2324. * variable length array.
  2325. */
  2326. A_UINT32 num_elems_be_steer_arr;
  2327. /**
  2328. * This field will be filled by target with value of
  2329. * sizeof(htt_txbf_ofdma_be_steer_stats_elem_t).
  2330. * This is for allowing host to infer how much data target has provided,
  2331. * even if it using different version of the struct than what target
  2332. * had used.
  2333. */
  2334. A_UINT32 arr_elem_size_be_steer;
  2335. htt_txbf_ofdma_be_steer_stats_elem_t be_steer[1]; /* variable length */
  2336. } htt_txbf_ofdma_be_steer_stats_tlv;
  2337. /* STATS_TYPE : HTT_DBG_EXT_STATS_TXBF_OFDMA
  2338. * TLV_TAGS:
  2339. * - HTT_STATS_TXBF_OFDMA_NDPA_STATS_TAG
  2340. * - HTT_STATS_TXBF_OFDMA_NDP_STATS_TAG
  2341. * - HTT_STATS_TXBF_OFDMA_BRP_STATS_TAG
  2342. * - HTT_STATS_TXBF_OFDMA_STEER_STATS_TAG
  2343. * - HTT_STATS_TXBF_OFDMA_BE_NDPA_STATS_TAG
  2344. * - HTT_STATS_TXBF_OFDMA_BE_NDP_STATS_TAG
  2345. * - HTT_STATS_TXBF_OFDMA_BE_BRP_STATS_TAG
  2346. * - HTT_STATS_TXBF_OFDMA_BE_STEER_STATS_TAG
  2347. */
  2348. typedef struct {
  2349. htt_tlv_hdr_t tlv_hdr;
  2350. /** 11AC VHT SU NDP frame completed with error(s) */
  2351. A_UINT32 ac_su_ndp_err;
  2352. /** 11AC VHT SU NDPA frame completed with error(s) */
  2353. A_UINT32 ac_su_ndpa_err;
  2354. /** 11AC VHT MU MIMO NDPA frame completed with error(s) */
  2355. A_UINT32 ac_mu_mimo_ndpa_err;
  2356. /** 11AC VHT MU MIMO NDP frame completed with error(s) */
  2357. A_UINT32 ac_mu_mimo_ndp_err;
  2358. /** 11AC VHT MU MIMO BRPOLL for user 1 frame completed with error(s) */
  2359. A_UINT32 ac_mu_mimo_brp1_err;
  2360. /** 11AC VHT MU MIMO BRPOLL for user 2 frame completed with error(s) */
  2361. A_UINT32 ac_mu_mimo_brp2_err;
  2362. /** 11AC VHT MU MIMO BRPOLL for user 3 frame completed with error(s) */
  2363. A_UINT32 ac_mu_mimo_brp3_err;
  2364. /** 11AC VHT SU NDPA frame flushed by HW */
  2365. A_UINT32 ac_su_ndpa_flushed;
  2366. /** 11AC VHT SU NDP frame flushed by HW */
  2367. A_UINT32 ac_su_ndp_flushed;
  2368. /** 11AC VHT MU MIMO NDPA frame flushed by HW */
  2369. A_UINT32 ac_mu_mimo_ndpa_flushed;
  2370. /** 11AC VHT MU MIMO NDP frame flushed by HW */
  2371. A_UINT32 ac_mu_mimo_ndp_flushed;
  2372. /** 11AC VHT MU MIMO BRPOLL for user 1 frame flushed by HW */
  2373. A_UINT32 ac_mu_mimo_brpoll1_flushed;
  2374. /** 11AC VHT MU MIMO BRPOLL for user 2 frame flushed by HW */
  2375. A_UINT32 ac_mu_mimo_brpoll2_flushed;
  2376. /** 11AC VHT MU MIMO BRPOLL for user 3 frame flushed by HW */
  2377. A_UINT32 ac_mu_mimo_brpoll3_flushed;
  2378. } htt_tx_selfgen_ac_err_stats_tlv;
  2379. typedef struct {
  2380. htt_tlv_hdr_t tlv_hdr;
  2381. /** 11AX HE SU NDP frame completed with error(s) */
  2382. A_UINT32 ax_su_ndp_err;
  2383. /** 11AX HE SU NDPA frame completed with error(s) */
  2384. A_UINT32 ax_su_ndpa_err;
  2385. /** 11AX HE MU MIMO NDPA frame completed with error(s) */
  2386. A_UINT32 ax_mu_mimo_ndpa_err;
  2387. /** 11AX HE MU MIMO NDP frame completed with error(s) */
  2388. A_UINT32 ax_mu_mimo_ndp_err;
  2389. union {
  2390. struct {
  2391. /* deprecated old names */
  2392. A_UINT32 ax_mu_mimo_brp1_err;
  2393. A_UINT32 ax_mu_mimo_brp2_err;
  2394. A_UINT32 ax_mu_mimo_brp3_err;
  2395. A_UINT32 ax_mu_mimo_brp4_err;
  2396. A_UINT32 ax_mu_mimo_brp5_err;
  2397. A_UINT32 ax_mu_mimo_brp6_err;
  2398. A_UINT32 ax_mu_mimo_brp7_err;
  2399. };
  2400. /** 11AX HE MU BR-POLL frame for 1 - 7 users completed with error(s) */
  2401. A_UINT32 ax_mu_mimo_brp_err[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2402. };
  2403. /** 11AX HE MU Basic Trigger frame completed with error(s) */
  2404. A_UINT32 ax_basic_trigger_err;
  2405. /** 11AX HE MU BSRP Trigger frame completed with error(s) */
  2406. A_UINT32 ax_bsr_trigger_err;
  2407. /** 11AX HE MU BAR Trigger frame completed with error(s) */
  2408. A_UINT32 ax_mu_bar_trigger_err;
  2409. /** 11AX HE MU RTS Trigger frame completed with error(s) */
  2410. A_UINT32 ax_mu_rts_trigger_err;
  2411. /** 11AX HE MU ULMUMIMO Trigger frame completed with error(s) */
  2412. A_UINT32 ax_ulmumimo_trigger_err;
  2413. /**
  2414. * Number of CBF(s) received when 11AX HE MU MIMO BRPOLL
  2415. * frame completed with error(s)
  2416. */
  2417. A_UINT32 ax_mu_mimo_brp_err_num_cbf_received[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2418. /** 11AX HE SU NDPA frame flushed by HW */
  2419. A_UINT32 ax_su_ndpa_flushed;
  2420. /** 11AX HE SU NDP frame flushed by HW */
  2421. A_UINT32 ax_su_ndp_flushed;
  2422. /** 11AX HE MU MIMO NDPA frame flushed by HW */
  2423. A_UINT32 ax_mu_mimo_ndpa_flushed;
  2424. /** 11AX HE MU MIMO NDP frame flushed by HW */
  2425. A_UINT32 ax_mu_mimo_ndp_flushed;
  2426. /** 11AX HE MU BR-POLL frame for users 1 - 7 flushed by HW */
  2427. A_UINT32 ax_mu_mimo_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2428. /**
  2429. * 11AX HE UL-MUMIMO Trigger frame for users 0 - 7 completed with error(s)
  2430. */
  2431. A_UINT32 ax_ul_mumimo_trigger_err[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2432. } htt_tx_selfgen_ax_err_stats_tlv;
  2433. typedef struct {
  2434. htt_tlv_hdr_t tlv_hdr;
  2435. /** 11BE EHT SU NDP frame completed with error(s) */
  2436. A_UINT32 be_su_ndp_err;
  2437. /** 11BE EHT SU NDPA frame completed with error(s) */
  2438. A_UINT32 be_su_ndpa_err;
  2439. /** 11BE EHT MU MIMO NDPA frame completed with error(s) */
  2440. A_UINT32 be_mu_mimo_ndpa_err;
  2441. /** 11BE EHT MU MIMO NDP frame completed with error(s) */
  2442. A_UINT32 be_mu_mimo_ndp_err;
  2443. /** 11BE EHT MU BR-POLL frame for 1 - 7 users completed with error(s) */
  2444. A_UINT32 be_mu_mimo_brp_err[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2445. /** 11BE EHT MU Basic Trigger frame completed with error(s) */
  2446. A_UINT32 be_basic_trigger_err;
  2447. /** 11BE EHT MU BSRP Trigger frame completed with error(s) */
  2448. A_UINT32 be_bsr_trigger_err;
  2449. /** 11BE EHT MU BAR Trigger frame completed with error(s) */
  2450. A_UINT32 be_mu_bar_trigger_err;
  2451. /** 11BE EHT MU RTS Trigger frame completed with error(s) */
  2452. A_UINT32 be_mu_rts_trigger_err;
  2453. /** 11BE EHT MU ULMUMIMO Trigger frame completed with error(s) */
  2454. A_UINT32 be_ulmumimo_trigger_err;
  2455. /**
  2456. * Number of CBF(s) received when 11BE EHT MU MIMO BRPOLL frame
  2457. * completed with error(s)
  2458. */
  2459. A_UINT32 be_mu_mimo_brp_err_num_cbf_received[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2460. /** 11BE EHT SU NDPA frame flushed by HW */
  2461. A_UINT32 be_su_ndpa_flushed;
  2462. /** 11BE EHT SU NDP frame flushed by HW */
  2463. A_UINT32 be_su_ndp_flushed;
  2464. /** 11BE EHT MU MIMO NDPA frame flushed by HW */
  2465. A_UINT32 be_mu_mimo_ndpa_flushed;
  2466. /** 11BE HT MU MIMO NDP frame flushed by HW */
  2467. A_UINT32 be_mu_mimo_ndp_flushed;
  2468. /** 11BE EHT MU BR-POLL frame for users 1 - 7 flushed by HW */
  2469. A_UINT32 be_mu_mimo_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2470. /**
  2471. * 11BE EHT UL-MUMIMO Trigger frame for users 0 - 7 completed with error(s)
  2472. */
  2473. A_UINT32 be_ul_mumimo_trigger_err[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2474. } htt_tx_selfgen_be_err_stats_tlv;
  2475. /*
  2476. * Scheduler completion status reason code.
  2477. * (0) HTT_TXERR_NONE - No error (Success).
  2478. * (1) HTT_TXERR_RESP - Response timeout, response mismatch, BW mismatch,
  2479. * MIMO control mismatch, CRC error etc.
  2480. * (2) HTT_TXERR_FILT - Blocked by HW tx filtering.
  2481. * (3) HTT_TXERR_FIFO - FIFO, misc. errors in HW.
  2482. * (4) HTT_TXERR_SWABORT - Software initialted abort (TX_ABORT).
  2483. * (5) HTT_TXERR_RESERVED1 - Currently reserved.
  2484. * (6) HTT_TXERR_RESERVED2 - Currently reserved.
  2485. */
  2486. /* Scheduler error code.
  2487. * (0) HTT_TX_SELFGEN_SCH_TSFLAG_FLUSH_RCVD_ERR - Flush received from HW.
  2488. * (1) HTT_TX_SELFGEN_SCH_TSFLAG_FILT_SCHED_CMD_ERR - Scheduler command was
  2489. * filtered by HW.
  2490. * (2) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_MISMATCH_ERR - Response frame mismatch
  2491. * error.
  2492. * (3) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_MIMO_CTRL_MISMATCH_ERR - CBF
  2493. * received with MIMO control mismatch.
  2494. * (4) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_BW_MISMATCH_ERR - CBF received with
  2495. * BW mismatch.
  2496. * (5) HTT_TX_SELFGEN_SCH_TSFLAG_RETRY_COUNT_FAIL_ERR - Error in transmitting
  2497. * frame even after maximum retries.
  2498. * (6) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_TOO_LATE_RECEIVED_ERR - Response frame
  2499. * received outside RX window.
  2500. * (7) HTT_TX_SELFGEN_SCH_TSFLAG_SIFS_STALL_NO_NEXT_CMD_ERR - No frame
  2501. * received by HW for queuing within SIFS interval.
  2502. */
  2503. typedef struct {
  2504. htt_tlv_hdr_t tlv_hdr;
  2505. /** 11AC VHT SU NDPA scheduler completion status reason code */
  2506. A_UINT32 ac_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2507. /** 11AC VHT SU NDP scheduler completion status reason code */
  2508. A_UINT32 ac_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2509. /** 11AC VHT SU NDP scheduler error code */
  2510. A_UINT32 ac_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2511. /** 11AC VHT MU MIMO NDPA scheduler completion status reason code */
  2512. A_UINT32 ac_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2513. /** 11AC VHT MU MIMO NDP scheduler completion status reason code */
  2514. A_UINT32 ac_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2515. /** 11AC VHT MU MIMO NDP scheduler error code */
  2516. A_UINT32 ac_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2517. /** 11AC VHT MU MIMO BRPOLL scheduler completion status reason code */
  2518. A_UINT32 ac_mu_mimo_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2519. /** 11AC VHT MU MIMO BRPOLL scheduler error code */
  2520. A_UINT32 ac_mu_mimo_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2521. } htt_tx_selfgen_ac_sched_status_stats_tlv;
  2522. typedef struct {
  2523. htt_tlv_hdr_t tlv_hdr;
  2524. /** 11AX HE SU NDPA scheduler completion status reason code */
  2525. A_UINT32 ax_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2526. /** 11AX SU NDP scheduler completion status reason code */
  2527. A_UINT32 ax_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2528. /** 11AX HE SU NDP scheduler error code */
  2529. A_UINT32 ax_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2530. /** 11AX HE MU MIMO NDPA scheduler completion status reason code */
  2531. A_UINT32 ax_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2532. /** 11AX HE MU MIMO NDP scheduler completion status reason code */
  2533. A_UINT32 ax_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2534. /** 11AX HE MU MIMO NDP scheduler error code */
  2535. A_UINT32 ax_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2536. /** 11AX HE MU MIMO MU BRPOLL scheduler completion status reason code */
  2537. A_UINT32 ax_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2538. /** 11AX HE MU MIMO MU BRPOLL scheduler error code */
  2539. A_UINT32 ax_mu_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2540. /** 11AX HE MU BAR scheduler completion status reason code */
  2541. A_UINT32 ax_mu_bar_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2542. /** 11AX HE MU BAR scheduler error code */
  2543. A_UINT32 ax_mu_bar_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2544. /**
  2545. * 11AX HE UL OFDMA Basic Trigger scheduler completion status reason code
  2546. */
  2547. A_UINT32 ax_basic_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2548. /** 11AX HE UL OFDMA Basic Trigger scheduler error code */
  2549. A_UINT32 ax_basic_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2550. /**
  2551. * 11AX HE UL MUMIMO Basic Trigger scheduler completion status reason code
  2552. */
  2553. A_UINT32 ax_ulmumimo_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2554. /** 11AX HE UL MUMIMO Basic Trigger scheduler error code */
  2555. A_UINT32 ax_ulmumimo_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2556. } htt_tx_selfgen_ax_sched_status_stats_tlv;
  2557. typedef struct {
  2558. htt_tlv_hdr_t tlv_hdr;
  2559. /** 11BE EHT SU NDPA scheduler completion status reason code */
  2560. A_UINT32 be_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2561. /** 11BE SU NDP scheduler completion status reason code */
  2562. A_UINT32 be_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2563. /** 11BE EHT SU NDP scheduler error code */
  2564. A_UINT32 be_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2565. /** 11BE EHT MU MIMO NDPA scheduler completion status reason code */
  2566. A_UINT32 be_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2567. /** 11BE EHT MU MIMO NDP scheduler completion status reason code */
  2568. A_UINT32 be_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2569. /** 11BE EHT MU MIMO NDP scheduler error code */
  2570. A_UINT32 be_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2571. /** 11BE EHT MU MIMO MU BRPOLL scheduler completion status reason code */
  2572. A_UINT32 be_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2573. /** 11BE EHT MU MIMO MU BRPOLL scheduler error code */
  2574. A_UINT32 be_mu_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2575. /** 11BE EHT MU BAR scheduler completion status reason code */
  2576. A_UINT32 be_mu_bar_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2577. /** 11BE EHT MU BAR scheduler error code */
  2578. A_UINT32 be_mu_bar_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2579. /**
  2580. * 11BE EHT UL OFDMA Basic Trigger scheduler completion status reason code
  2581. */
  2582. A_UINT32 be_basic_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2583. /** 11BE EHT UL OFDMA Basic Trigger scheduler error code */
  2584. A_UINT32 be_basic_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2585. /**
  2586. * 11BE EHT UL MUMIMO Basic Trigger scheduler completion status reason code
  2587. */
  2588. A_UINT32 be_ulmumimo_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2589. /** 11BE EHT UL MUMIMO Basic Trigger scheduler error code */
  2590. A_UINT32 be_ulmumimo_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2591. } htt_tx_selfgen_be_sched_status_stats_tlv;
  2592. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_SELFGEN_INFO
  2593. * TLV_TAGS:
  2594. * - HTT_STATS_TX_SELFGEN_CMN_STATS_TAG
  2595. * - HTT_STATS_TX_SELFGEN_AC_STATS_TAG
  2596. * - HTT_STATS_TX_SELFGEN_AX_STATS_TAG
  2597. * - HTT_STATS_TX_SELFGEN_AC_ERR_STATS_TAG
  2598. * - HTT_STATS_TX_SELFGEN_AX_ERR_STATS_TAG
  2599. * - HTT_STATS_TX_SELFGEN_AC_SCHED_STATUS_STATS_TAG
  2600. * - HTT_STATS_TX_SELFGEN_AX_SCHED_STATUS_STATS_TAG
  2601. * - HTT_STATS_TX_SELFGEN_BE_STATS_TAG
  2602. * - HTT_STATS_TX_SELFGEN_BE_ERR_STATS_TAG
  2603. * - HTT_STATS_TX_SELFGEN_BE_SCHED_STATUS_STATS_TAG
  2604. */
  2605. /* NOTE:
  2606. * This structure is for documentation, and cannot be safely used directly.
  2607. * Instead, use the constituent TLV structures to fill/parse.
  2608. */
  2609. typedef struct {
  2610. htt_tx_selfgen_cmn_stats_tlv cmn_tlv;
  2611. htt_tx_selfgen_ac_stats_tlv ac_tlv;
  2612. htt_tx_selfgen_ax_stats_tlv ax_tlv;
  2613. htt_tx_selfgen_ac_err_stats_tlv ac_err_tlv;
  2614. htt_tx_selfgen_ax_err_stats_tlv ax_err_tlv;
  2615. htt_tx_selfgen_ac_sched_status_stats_tlv ac_sched_status_tlv;
  2616. htt_tx_selfgen_ax_sched_status_stats_tlv ax_sched_status_tlv;
  2617. htt_tx_selfgen_be_stats_tlv be_tlv;
  2618. htt_tx_selfgen_be_err_stats_tlv be_err_tlv;
  2619. htt_tx_selfgen_be_sched_status_stats_tlv be_sched_status_tlv;
  2620. } htt_tx_pdev_selfgen_stats_t;
  2621. /* == TX MU STATS == */
  2622. typedef struct {
  2623. htt_tlv_hdr_t tlv_hdr;
  2624. /** Number of MU MIMO schedules posted to HW */
  2625. A_UINT32 mu_mimo_sch_posted;
  2626. /** Number of MU MIMO schedules failed to post */
  2627. A_UINT32 mu_mimo_sch_failed;
  2628. /** Number of MU MIMO PPDUs posted to HW */
  2629. A_UINT32 mu_mimo_ppdu_posted;
  2630. /*
  2631. * This is the common description for the below sch stats.
  2632. * Counts the number of transmissions of each number of MU users
  2633. * in each TX mode.
  2634. * The array index is the "number of users - 1".
  2635. * For example, ac_mu_mimo_sch_nusers[1] counts the number of 11AC MU2
  2636. * TX PPDUs, ac_mu_mimo_sch_nusers[2] counts the number of 11AC MU3
  2637. * TX PPDUs and so on.
  2638. * The same is applicable for the other TX mode stats.
  2639. */
  2640. /** Represents the count for 11AC DL MU MIMO sequences */
  2641. A_UINT32 ac_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2642. /** Represents the count for 11AX DL MU MIMO sequences */
  2643. A_UINT32 ax_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2644. /** Represents the count for 11AX DL MU OFDMA sequences */
  2645. A_UINT32 ax_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2646. /**
  2647. * Represents the count for 11AX UL MU OFDMA sequences with Basic Triggers
  2648. */
  2649. A_UINT32 ax_ul_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2650. /** Represents the count for 11AX UL MU OFDMA sequences with BSRP Triggers */
  2651. A_UINT32 ax_ul_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2652. /** Represents the count for 11AX UL MU OFDMA sequences with BAR Triggers */
  2653. A_UINT32 ax_ul_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2654. /** Represents the count for 11AX UL MU OFDMA sequences with BRP Triggers */
  2655. A_UINT32 ax_ul_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2656. /**
  2657. * Represents the count for 11AX UL MU MIMO sequences with Basic Triggers
  2658. */
  2659. A_UINT32 ax_ul_mumimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2660. /** Represents the count for 11AX UL MU MIMO sequences with BRP Triggers */
  2661. A_UINT32 ax_ul_mumimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2662. /** Number of 11AC DL MU MIMO schedules posted per group size (0-3) */
  2663. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2664. /** Number of 11AX DL MU MIMO schedules posted per group size */
  2665. A_UINT32 ax_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2666. /** Represents the count for 11BE DL MU MIMO sequences */
  2667. A_UINT32 be_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2668. /** Number of 11BE DL MU MIMO schedules posted per group size */
  2669. A_UINT32 be_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2670. /** Number of 11AC DL MU MIMO schedules posted per group size (4-7) */
  2671. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz_ext[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2672. } htt_tx_pdev_mu_mimo_sch_stats_tlv;
  2673. typedef struct {
  2674. htt_tlv_hdr_t tlv_hdr;
  2675. A_UINT32 dl_mumimo_grp_best_grp_size[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2676. A_UINT32 dl_mumimo_grp_best_num_usrs[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2677. A_UINT32 dl_mumimo_grp_eligible[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2678. A_UINT32 dl_mumimo_grp_ineligible[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2679. A_UINT32 dl_mumimo_grp_invalid[HTT_TX_NUM_MUMIMO_GRP_INVALID_WORDS];
  2680. A_UINT32 dl_mumimo_grp_tputs[HTT_STATS_MUMIMO_TPUT_NUM_BINS];
  2681. A_UINT32 ul_mumimo_grp_best_grp_size[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2682. A_UINT32 ul_mumimo_grp_best_num_usrs[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2683. A_UINT32 ul_mumimo_grp_tputs[HTT_STATS_MUMIMO_TPUT_NUM_BINS];
  2684. } htt_tx_pdev_mumimo_grp_stats_tlv;
  2685. typedef struct {
  2686. htt_tlv_hdr_t tlv_hdr;
  2687. /** Number of MU MIMO schedules posted to HW */
  2688. A_UINT32 mu_mimo_sch_posted;
  2689. /** Number of MU MIMO schedules failed to post */
  2690. A_UINT32 mu_mimo_sch_failed;
  2691. /** Number of MU MIMO PPDUs posted to HW */
  2692. A_UINT32 mu_mimo_ppdu_posted;
  2693. /*
  2694. * This is the common description for the below sch stats.
  2695. * Counts the number of transmissions of each number of MU users
  2696. * in each TX mode.
  2697. * The array index is the "number of users - 1".
  2698. * For example, ac_mu_mimo_sch_nusers[1] counts the number of 11AC MU2
  2699. * TX PPDUs, ac_mu_mimo_sch_nusers[2] counts the number of 11AC MU3
  2700. * TX PPDUs and so on.
  2701. * The same is applicable for the other TX mode stats.
  2702. */
  2703. /** Represents the count for 11AC DL MU MIMO sequences */
  2704. A_UINT32 ac_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2705. /** Represents the count for 11AX DL MU MIMO sequences */
  2706. A_UINT32 ax_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2707. /** Number of 11AC DL MU MIMO schedules posted per group size (0-3) */
  2708. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2709. /** Number of 11AX DL MU MIMO schedules posted per group size */
  2710. A_UINT32 ax_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2711. /** Represents the count for 11BE DL MU MIMO sequences */
  2712. A_UINT32 be_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2713. /** Number of 11BE DL MU MIMO schedules posted per group size */
  2714. A_UINT32 be_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2715. /** Number of 11AC DL MU MIMO schedules posted per group size (4 - 7)*/
  2716. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz_ext[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2717. } htt_tx_pdev_dl_mu_mimo_sch_stats_tlv;
  2718. typedef struct {
  2719. htt_tlv_hdr_t tlv_hdr;
  2720. /** Represents the count for 11AX DL MU OFDMA sequences */
  2721. A_UINT32 ax_mu_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2722. } htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv;
  2723. typedef struct {
  2724. htt_tlv_hdr_t tlv_hdr;
  2725. /** Represents the count for 11BE DL MU OFDMA sequences */
  2726. A_UINT32 be_mu_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2727. } htt_tx_pdev_be_dl_mu_ofdma_sch_stats_tlv;
  2728. typedef struct {
  2729. htt_tlv_hdr_t tlv_hdr;
  2730. /**
  2731. * Represents the count for 11AX UL MU OFDMA sequences with Basic Triggers
  2732. */
  2733. A_UINT32 ax_ul_mu_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2734. /**
  2735. * Represents the count for 11AX UL MU OFDMA sequences with BSRP Triggers
  2736. */
  2737. A_UINT32 ax_ul_mu_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2738. /**
  2739. * Represents the count for 11AX UL MU OFDMA sequences with BAR Triggers
  2740. */
  2741. A_UINT32 ax_ul_mu_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2742. /**
  2743. * Represents the count for 11AX UL MU OFDMA sequences with BRP Triggers
  2744. */
  2745. A_UINT32 ax_ul_mu_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2746. } htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv;
  2747. typedef struct {
  2748. htt_tlv_hdr_t tlv_hdr;
  2749. /**
  2750. * Represents the count for 11BE UL MU OFDMA sequences with Basic Triggers
  2751. */
  2752. A_UINT32 be_ul_mu_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2753. /**
  2754. * Represents the count for 11BE UL MU OFDMA sequences with BSRP Triggers
  2755. */
  2756. A_UINT32 be_ul_mu_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2757. /**
  2758. * Represents the count for 11BE UL MU OFDMA sequences with BAR Triggers
  2759. */
  2760. A_UINT32 be_ul_mu_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2761. /**
  2762. * Represents the count for 11BE UL MU OFDMA sequences with BRP Triggers
  2763. */
  2764. A_UINT32 be_ul_mu_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2765. } htt_tx_pdev_be_ul_mu_ofdma_sch_stats_tlv;
  2766. typedef struct {
  2767. htt_tlv_hdr_t tlv_hdr;
  2768. /**
  2769. * Represents the count for 11AX UL MU MIMO sequences with Basic Triggers
  2770. */
  2771. A_UINT32 ax_ul_mu_mimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2772. /**
  2773. * Represents the count for 11AX UL MU MIMO sequences with BRP Triggers
  2774. */
  2775. A_UINT32 ax_ul_mu_mimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2776. } htt_tx_pdev_ul_mu_mimo_sch_stats_tlv;
  2777. typedef struct {
  2778. htt_tlv_hdr_t tlv_hdr;
  2779. /**
  2780. * Represents the count for 11BE UL MU MIMO sequences with Basic Triggers
  2781. */
  2782. A_UINT32 be_ul_mu_mimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2783. /**
  2784. * Represents the count for 11BE UL MU MIMO sequences with BRP Triggers
  2785. */
  2786. A_UINT32 be_ul_mu_mimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2787. } htt_tx_pdev_be_ul_mu_mimo_sch_stats_tlv;
  2788. typedef struct {
  2789. htt_tlv_hdr_t tlv_hdr;
  2790. /** 11AC DL MU MIMO number of mpdus queued to HW, per user */
  2791. A_UINT32 mu_mimo_mpdus_queued_usr;
  2792. /** 11AC DL MU MIMO number of mpdus tried over the air, per user */
  2793. A_UINT32 mu_mimo_mpdus_tried_usr;
  2794. /** 11AC DL MU MIMO number of mpdus failed acknowledgement, per user */
  2795. A_UINT32 mu_mimo_mpdus_failed_usr;
  2796. /** 11AC DL MU MIMO number of mpdus re-queued to HW, per user */
  2797. A_UINT32 mu_mimo_mpdus_requeued_usr;
  2798. /** 11AC DL MU MIMO BA not receieved, per user */
  2799. A_UINT32 mu_mimo_err_no_ba_usr;
  2800. /** 11AC DL MU MIMO mpdu underrun encountered, per user */
  2801. A_UINT32 mu_mimo_mpdu_underrun_usr;
  2802. /** 11AC DL MU MIMO ampdu underrun encountered, per user */
  2803. A_UINT32 mu_mimo_ampdu_underrun_usr;
  2804. /** 11AX MU MIMO number of mpdus queued to HW, per user */
  2805. A_UINT32 ax_mu_mimo_mpdus_queued_usr;
  2806. /** 11AX MU MIMO number of mpdus tried over the air, per user */
  2807. A_UINT32 ax_mu_mimo_mpdus_tried_usr;
  2808. /** 11AX DL MU MIMO number of mpdus failed acknowledgement, per user */
  2809. A_UINT32 ax_mu_mimo_mpdus_failed_usr;
  2810. /** 11AX DL MU MIMO number of mpdus re-queued to HW, per user */
  2811. A_UINT32 ax_mu_mimo_mpdus_requeued_usr;
  2812. /** 11AX DL MU MIMO BA not receieved, per user */
  2813. A_UINT32 ax_mu_mimo_err_no_ba_usr;
  2814. /** 11AX DL MU MIMO mpdu underrun encountered, per user */
  2815. A_UINT32 ax_mu_mimo_mpdu_underrun_usr;
  2816. /** 11AX DL MU MIMO ampdu underrun encountered, per user */
  2817. A_UINT32 ax_mu_mimo_ampdu_underrun_usr;
  2818. /** 11AX MU OFDMA number of mpdus queued to HW, per user */
  2819. A_UINT32 ax_ofdma_mpdus_queued_usr;
  2820. /** 11AX MU OFDMA number of mpdus tried over the air, per user */
  2821. A_UINT32 ax_ofdma_mpdus_tried_usr;
  2822. /** 11AX MU OFDMA number of mpdus failed acknowledgement, per user */
  2823. A_UINT32 ax_ofdma_mpdus_failed_usr;
  2824. /** 11AX MU OFDMA number of mpdus re-queued to HW, per user */
  2825. A_UINT32 ax_ofdma_mpdus_requeued_usr;
  2826. /** 11AX MU OFDMA BA not receieved, per user */
  2827. A_UINT32 ax_ofdma_err_no_ba_usr;
  2828. /** 11AX MU OFDMA mpdu underrun encountered, per user */
  2829. A_UINT32 ax_ofdma_mpdu_underrun_usr;
  2830. /** 11AX MU OFDMA ampdu underrun encountered, per user */
  2831. A_UINT32 ax_ofdma_ampdu_underrun_usr;
  2832. } htt_tx_pdev_mu_mimo_mpdu_stats_tlv;
  2833. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_AC 1 /* SCHED_TX_MODE_MU_MIMO_AC */
  2834. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_AX 2 /* SCHED_TX_MODE_MU_MIMO_AX */
  2835. #define HTT_STATS_TX_SCHED_MODE_MU_OFDMA_AX 3 /* SCHED_TX_MODE_MU_OFDMA_AX */
  2836. #define HTT_STATS_TX_SCHED_MODE_MU_OFDMA_BE 4 /* SCHED_TX_MODE_MU_OFDMA_BE */
  2837. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_BE 5 /* SCHED_TX_MODE_MU_MIMO_BE */
  2838. typedef struct {
  2839. htt_tlv_hdr_t tlv_hdr;
  2840. /* mpdu level stats */
  2841. A_UINT32 mpdus_queued_usr;
  2842. A_UINT32 mpdus_tried_usr;
  2843. A_UINT32 mpdus_failed_usr;
  2844. A_UINT32 mpdus_requeued_usr;
  2845. A_UINT32 err_no_ba_usr;
  2846. A_UINT32 mpdu_underrun_usr;
  2847. A_UINT32 ampdu_underrun_usr;
  2848. A_UINT32 user_index;
  2849. /** HTT_STATS_TX_SCHED_MODE_xxx */
  2850. A_UINT32 tx_sched_mode;
  2851. } htt_tx_pdev_mpdu_stats_tlv;
  2852. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_MU
  2853. * TLV_TAGS:
  2854. * - HTT_STATS_TX_PDEV_MU_MIMO_STATS_TAG (multiple)
  2855. * - HTT_STATS_TX_PDEV_MPDU_STATS_TAG (multiple)
  2856. */
  2857. /* NOTE:
  2858. * This structure is for documentation, and cannot be safely used directly.
  2859. * Instead, use the constituent TLV structures to fill/parse.
  2860. */
  2861. typedef struct {
  2862. htt_tx_pdev_mu_mimo_sch_stats_tlv mu_mimo_sch_stats_tlv[1]; /* WAL_TX_STATS_MAX_GROUP_SIZE */
  2863. htt_tx_pdev_dl_mu_mimo_sch_stats_tlv dl_mu_mimo_sch_stats_tlv[1];
  2864. htt_tx_pdev_ul_mu_mimo_sch_stats_tlv ul_mu_mimo_sch_stats_tlv[1];
  2865. htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv dl_mu_ofdma_sch_stats_tlv[1];
  2866. htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv ul_mu_ofdma_sch_stats_tlv[1];
  2867. /*
  2868. * Note that though mu_mimo_mpdu_stats_tlv is named MU-MIMO,
  2869. * it can also hold MU-OFDMA stats.
  2870. */
  2871. htt_tx_pdev_mpdu_stats_tlv mu_mimo_mpdu_stats_tlv[1]; /* WAL_TX_STATS_MAX_NUM_USERS */
  2872. htt_tx_pdev_mumimo_grp_stats_tlv mumimo_grp_stats_tlv;
  2873. } htt_tx_pdev_mu_mimo_stats_t;
  2874. /* == TX SCHED STATS == */
  2875. #define HTT_SCHED_TXQ_CMD_POSTED_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2876. /* NOTE: Variable length TLV, use length spec to infer array size */
  2877. typedef struct {
  2878. htt_tlv_hdr_t tlv_hdr;
  2879. /** Scheduler command posted per tx_mode */
  2880. A_UINT32 sched_cmd_posted[1/* length = num tx modes */];
  2881. } htt_sched_txq_cmd_posted_tlv_v;
  2882. #define HTT_SCHED_TXQ_CMD_REAPED_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2883. /* NOTE: Variable length TLV, use length spec to infer array size */
  2884. typedef struct {
  2885. htt_tlv_hdr_t tlv_hdr;
  2886. /** Scheduler command reaped per tx_mode */
  2887. A_UINT32 sched_cmd_reaped[1/* length = num tx modes */];
  2888. } htt_sched_txq_cmd_reaped_tlv_v;
  2889. #define HTT_SCHED_TXQ_SCHED_ORDER_SU_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2890. /* NOTE: Variable length TLV, use length spec to infer array size */
  2891. typedef struct {
  2892. htt_tlv_hdr_t tlv_hdr;
  2893. /**
  2894. * sched_order_su contains the peer IDs of peers chosen in the last
  2895. * NUM_SCHED_ORDER_LOG scheduler instances.
  2896. * The array is circular; it's unspecified which array element corresponds
  2897. * to the most recent scheduler invocation, and which corresponds to
  2898. * the (NUM_SCHED_ORDER_LOG-1) most recent scheduler invocation.
  2899. */
  2900. A_UINT32 sched_order_su[1]; /* HTT_TX_PDEV_NUM_SCHED_ORDER_LOG */
  2901. } htt_sched_txq_sched_order_su_tlv_v;
  2902. typedef struct {
  2903. htt_tlv_hdr_t tlv_hdr;
  2904. A_UINT32 htt_stats_type;
  2905. } htt_stats_error_tlv_v;
  2906. typedef enum {
  2907. HTT_SCHED_TID_SKIP_SCHED_MASK_DISABLED = 0, /* Skip the tid when WAL_TID_DISABLE_TX_SCHED_MASK is true */
  2908. HTT_SCHED_TID_SKIP_NOTIFY_MPDU, /* Skip the tid's 2nd sched_cmd when 1st cmd is ongoing */
  2909. HTT_SCHED_TID_SKIP_MPDU_STATE_INVALID, /* Skip the tid when MPDU state is invalid */
  2910. HTT_SCHED_TID_SKIP_SCHED_DISABLED, /* Skip the tid when scheduling is disabled for that tid */
  2911. HTT_SCHED_TID_SKIP_TQM_BYPASS_CMD_PENDING, /* Skip the TQM bypass tid when it has pending sched_cmd */
  2912. HTT_SCHED_TID_SKIP_SECOND_SU_SCHEDULE, /* Skip tid from 2nd SU schedule when any of the following flag is set
  2913. WAL_TX_TID(SEND_BAR | TQM_MPDU_STATE_VALID | SEND_QOS_NULL | TQM_NOTIFY_MPDU | SENDN_PENDING) */
  2914. HTT_SCHED_TID_SKIP_CMD_SLOT_NOT_AVAIL, /* Skip the tid when command slot is not available */
  2915. HTT_SCHED_TID_SKIP_NO_DATA, /* Skip tid without data */
  2916. HTT_SCHED_TID_SKIP_NO_ENQ = HTT_SCHED_TID_SKIP_NO_DATA, /* deprecated old name */
  2917. HTT_SCHED_TID_SKIP_LOW_ENQ, /* Skip the tid when enqueue is low */
  2918. HTT_SCHED_TID_SKIP_PAUSED, /* Skipping the paused tid(sendn-frames) */
  2919. HTT_SCHED_TID_SKIP_UL_RESP, /* skip UL response tid */
  2920. HTT_SCHED_TID_SKIP_UL = HTT_SCHED_TID_SKIP_UL_RESP, /* deprecated old name */
  2921. HTT_SCHED_TID_REMOVE_PAUSED, /* Removing the paused tid when number of sendn frames is zero */
  2922. HTT_SCHED_TID_REMOVE_NO_ENQ, /* Remove tid with zero queue depth */
  2923. HTT_SCHED_TID_REMOVE_UL_RESP, /* Remove tid UL response */
  2924. HTT_SCHED_TID_REMOVE_UL = HTT_SCHED_TID_REMOVE_UL_RESP, /* deprecated old name */
  2925. HTT_SCHED_TID_QUERY, /* Moving to next user and adding tid in prepend list when qstats update is pending */
  2926. HTT_SCHED_TID_SU_ONLY, /* Tid is eligible and TX_SCHED_SU_ONLY is true */
  2927. HTT_SCHED_TID_ELIGIBLE, /* Tid is eligible for scheduling */
  2928. HTT_SCHED_TID_SKIP_EXCEPT_EAPOL, /* skip tid except eapol */
  2929. HTT_SCHED_TID_SU_LOW_PRI_ONLY, /* su low priority tid only */
  2930. HTT_SCHED_TID_SKIP_SOUND_IN_PROGRESS, /* skip tid sound in progress */
  2931. HTT_SCHED_TID_SKIP_NO_UL_DATA, /* skip ul tid when no ul data */
  2932. HTT_SCHED_TID_REMOVE_UL_NOT_CAPABLE, /* Remove tid that are not UL capable */
  2933. HTT_SCHED_TID_UL_ELIGIBLE, /* Tid is eligible for UL scheduling */
  2934. HTT_SCHED_TID_FALLBACK_TO_PREV_DECISION, /* Fall back to previous decision */
  2935. HTT_SCHED_TID_SKIP_PEER_ALREADY_IN_TXQ, /* skip tid, peer is already available in the txq */
  2936. HTT_SCHED_TID_SKIP_DELAY_UL_SCHED, /* skip tid delay UL schedule */
  2937. HTT_SCHED_INELIGIBILITY_MAX,
  2938. } htt_sched_txq_sched_ineligibility_tlv_enum;
  2939. #define HTT_SCHED_TXQ_SCHED_INELIGIBILITY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2940. /* NOTE: Variable length TLV, use length spec to infer array size */
  2941. typedef struct {
  2942. htt_tlv_hdr_t tlv_hdr;
  2943. /**
  2944. * sched_ineligibility counts the number of occurrences of different
  2945. * reasons for tid ineligibility during eligibility checks per txq
  2946. * in scheduling
  2947. *
  2948. * Indexed by htt_sched_txq_sched_ineligibility_tlv_enum.
  2949. */
  2950. A_UINT32 sched_ineligibility[1];
  2951. } htt_sched_txq_sched_ineligibility_tlv_v;
  2952. typedef enum {
  2953. HTT_SCHED_SUPERCYCLE_TRIGGER_NONE = 0, /* Supercycle not triggerd */
  2954. HTT_SCHED_SUPERCYCLE_TRIGGER_FORCED, /* forced supercycle trigger */
  2955. HTT_SCHED_SUPERCYCLE_TRIGGER_LESS_NUM_TIDQ_ENTRIES, /* Num tidq entries is less than max_client threshold */
  2956. HTT_SCHED_SUPERCYCLE_TRIGGER_LESS_NUM_ACTIVE_TIDS, /* Num active tids is less than max_client threshold */
  2957. HTT_SCHED_SUPERCYCLE_TRIGGER_MAX_ITR_REACHED, /* max sched iteration reached */
  2958. HTT_SCHED_SUPERCYCLE_TRIGGER_DUR_THRESHOLD_REACHED, /* duration threshold reached */
  2959. HTT_SCHED_SUPERCYCLE_TRIGGER_TWT_TRIGGER, /* TWT supercycle trigger */
  2960. HTT_SCHED_SUPERCYCLE_TRIGGER_MAX,
  2961. } htt_sched_txq_supercycle_triggers_tlv_enum;
  2962. #define HTT_SCHED_TXQ_SUPERCYCLE_TRIGGERS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2963. /* NOTE: Variable length TLV, use length spec to infer array size */
  2964. typedef struct {
  2965. htt_tlv_hdr_t tlv_hdr;
  2966. /**
  2967. * supercycle_triggers[] is a histogram that counts the number of
  2968. * occurrences of each different reason for a transmit scheduler
  2969. * supercycle to be triggered.
  2970. * The htt_sched_txq_supercycle_triggers_tlv_enum is used to index
  2971. * supercycle_triggers[], e.g. supercycle_triggers[1] holds the number
  2972. * of times a supercycle has been forced.
  2973. * These supercycle trigger counts are not automatically reset, but
  2974. * are reset upon request.
  2975. */
  2976. A_UINT32 supercycle_triggers[1/*HTT_SCHED_SUPERCYCLE_TRIGGER_MAX*/];
  2977. } htt_sched_txq_supercycle_triggers_tlv_v;
  2978. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_M 0x000000ff
  2979. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S 0
  2980. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_M 0x0000ff00
  2981. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S 8
  2982. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_GET(_var) \
  2983. (((_var) & HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_M) >> \
  2984. HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S)
  2985. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_SET(_var, _val) \
  2986. do { \
  2987. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID, _val); \
  2988. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S)); \
  2989. } while (0)
  2990. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_GET(_var) \
  2991. (((_var) & HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_M) >> \
  2992. HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S)
  2993. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_SET(_var, _val) \
  2994. do { \
  2995. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID, _val); \
  2996. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S)); \
  2997. } while (0)
  2998. typedef struct {
  2999. htt_tlv_hdr_t tlv_hdr;
  3000. /**
  3001. * BIT [ 7 : 0] :- mac_id
  3002. * BIT [15 : 8] :- txq_id
  3003. * BIT [31 : 16] :- reserved
  3004. */
  3005. A_UINT32 mac_id__txq_id__word;
  3006. /** Scheduler policy ised for this TxQ */
  3007. A_UINT32 sched_policy;
  3008. /** Timestamp of last scheduler command posted */
  3009. A_UINT32 last_sched_cmd_posted_timestamp;
  3010. /** Timestamp of last scheduler command completed */
  3011. A_UINT32 last_sched_cmd_compl_timestamp;
  3012. /** Num of Sched2TAC ring hit Low Water Mark condition */
  3013. A_UINT32 sched_2_tac_lwm_count;
  3014. /** Num of Sched2TAC ring full condition */
  3015. A_UINT32 sched_2_tac_ring_full;
  3016. /**
  3017. * Num of scheduler command post failures that includes SU/MU-MIMO/MU-OFDMA
  3018. * sequence type
  3019. */
  3020. A_UINT32 sched_cmd_post_failure;
  3021. /** Num of active tids for this TxQ at current instance */
  3022. A_UINT32 num_active_tids;
  3023. /** Num of powersave schedules */
  3024. A_UINT32 num_ps_schedules;
  3025. /** Num of scheduler commands pending for this TxQ */
  3026. A_UINT32 sched_cmds_pending;
  3027. /** Num of tidq registration for this TxQ */
  3028. A_UINT32 num_tid_register;
  3029. /** Num of tidq de-registration for this TxQ */
  3030. A_UINT32 num_tid_unregister;
  3031. /** Num of iterations msduq stats was updated */
  3032. A_UINT32 num_qstats_queried;
  3033. /** qstats query update status */
  3034. A_UINT32 qstats_update_pending;
  3035. /** Timestamp of Last query stats made */
  3036. A_UINT32 last_qstats_query_timestamp;
  3037. /** Num of sched2tqm command queue full condition */
  3038. A_UINT32 num_tqm_cmdq_full;
  3039. /** Num of scheduler trigger from DE Module */
  3040. A_UINT32 num_de_sched_algo_trigger;
  3041. /** Num of scheduler trigger from RT Module */
  3042. A_UINT32 num_rt_sched_algo_trigger;
  3043. /** Num of scheduler trigger from TQM Module */
  3044. A_UINT32 num_tqm_sched_algo_trigger;
  3045. /** Num of schedules for notify frame */
  3046. A_UINT32 notify_sched;
  3047. /** Duration based sendn termination */
  3048. A_UINT32 dur_based_sendn_term;
  3049. /** scheduled via NOTIFY2 */
  3050. A_UINT32 su_notify2_sched;
  3051. /** schedule if queued packets are greater than avg MSDUs in PPDU */
  3052. A_UINT32 su_optimal_queued_msdus_sched;
  3053. /** schedule due to timeout */
  3054. A_UINT32 su_delay_timeout_sched;
  3055. /** delay if txtime is less than 500us */
  3056. A_UINT32 su_min_txtime_sched_delay;
  3057. /** scheduled via no delay */
  3058. A_UINT32 su_no_delay;
  3059. /** Num of supercycles for this TxQ */
  3060. A_UINT32 num_supercycles;
  3061. /** Num of subcycles with sort for this TxQ */
  3062. A_UINT32 num_subcycles_with_sort;
  3063. /** Num of subcycles without sort for this Txq */
  3064. A_UINT32 num_subcycles_no_sort;
  3065. } htt_tx_pdev_stats_sched_per_txq_tlv;
  3066. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_M 0x000000ff
  3067. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_S 0
  3068. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_GET(_var) \
  3069. (((_var) & HTT_STATS_TX_SCHED_CMN_MAC_ID_M) >> \
  3070. HTT_STATS_TX_SCHED_CMN_MAC_ID_S)
  3071. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_SET(_var, _val) \
  3072. do { \
  3073. HTT_CHECK_SET_VAL(HTT_STATS_TX_SCHED_CMN_MAC_ID, _val); \
  3074. ((_var) |= ((_val) << HTT_STATS_TX_SCHED_CMN_MAC_ID_S)); \
  3075. } while (0)
  3076. typedef struct {
  3077. htt_tlv_hdr_t tlv_hdr;
  3078. /**
  3079. * BIT [ 7 : 0] :- mac_id
  3080. * BIT [31 : 8] :- reserved
  3081. */
  3082. A_UINT32 mac_id__word;
  3083. /** Current timestamp */
  3084. A_UINT32 current_timestamp;
  3085. } htt_stats_tx_sched_cmn_tlv;
  3086. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_SCHED
  3087. * TLV_TAGS:
  3088. * - HTT_STATS_TX_SCHED_CMN_TAG
  3089. * - HTT_STATS_TX_PDEV_SCHEDULER_TXQ_STATS_TAG
  3090. * - HTT_STATS_SCHED_TXQ_CMD_POSTED_TAG
  3091. * - HTT_STATS_SCHED_TXQ_CMD_REAPED_TAG
  3092. * - HTT_STATS_SCHED_TXQ_SCHED_ORDER_SU_TAG
  3093. * - HTT_STATS_SCHED_TXQ_SCHED_INELIGIBILITY_TAG
  3094. * - HTT_STATS_SCHED_TXQ_SUPERCYCLE_TRIGGER_TAG
  3095. */
  3096. /* NOTE:
  3097. * This structure is for documentation, and cannot be safely used directly.
  3098. * Instead, use the constituent TLV structures to fill/parse.
  3099. */
  3100. typedef struct {
  3101. htt_stats_tx_sched_cmn_tlv cmn_tlv;
  3102. struct _txq_tx_sched_stats {
  3103. htt_tx_pdev_stats_sched_per_txq_tlv txq_tlv;
  3104. htt_sched_txq_cmd_posted_tlv_v cmd_posted_tlv;
  3105. htt_sched_txq_cmd_reaped_tlv_v cmd_reaped_tlv;
  3106. htt_sched_txq_sched_order_su_tlv_v sched_order_su_tlv;
  3107. htt_sched_txq_sched_ineligibility_tlv_v sched_ineligibility_tlv;
  3108. htt_sched_txq_supercycle_triggers_tlv_v sched_supercycle_trigger_tlv;
  3109. } txq[1];
  3110. } htt_stats_tx_sched_t;
  3111. /* == TQM STATS == */
  3112. #define HTT_TX_TQM_MAX_GEN_MPDU_END_REASON 16
  3113. #define HTT_TX_TQM_MAX_LIST_MPDU_END_REASON 16
  3114. #define HTT_TX_TQM_MAX_LIST_MPDU_CNT_HISTOGRAM_BINS 16
  3115. #define HTT_TX_TQM_GEN_MPDU_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3116. /* NOTE: Variable length TLV, use length spec to infer array size */
  3117. typedef struct {
  3118. htt_tlv_hdr_t tlv_hdr;
  3119. A_UINT32 gen_mpdu_end_reason[1]; /* HTT_TX_TQM_MAX_GEN_MPDU_END_REASON */
  3120. } htt_tx_tqm_gen_mpdu_stats_tlv_v;
  3121. #define HTT_TX_TQM_LIST_MPDU_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3122. /* NOTE: Variable length TLV, use length spec to infer array size */
  3123. typedef struct {
  3124. htt_tlv_hdr_t tlv_hdr;
  3125. A_UINT32 list_mpdu_end_reason[1]; /* HTT_TX_TQM_MAX_LIST_MPDU_END_REASON */
  3126. } htt_tx_tqm_list_mpdu_stats_tlv_v;
  3127. #define HTT_TX_TQM_LIST_MPDU_CNT_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3128. /* NOTE: Variable length TLV, use length spec to infer array size */
  3129. typedef struct {
  3130. htt_tlv_hdr_t tlv_hdr;
  3131. A_UINT32 list_mpdu_cnt_hist[1]; /* HTT_TX_TQM_MAX_LIST_MPDU_CNT_HISTOGRAM_BINS */
  3132. } htt_tx_tqm_list_mpdu_cnt_tlv_v;
  3133. typedef struct {
  3134. htt_tlv_hdr_t tlv_hdr;
  3135. A_UINT32 msdu_count;
  3136. A_UINT32 mpdu_count;
  3137. A_UINT32 remove_msdu;
  3138. A_UINT32 remove_mpdu;
  3139. A_UINT32 remove_msdu_ttl;
  3140. A_UINT32 send_bar;
  3141. A_UINT32 bar_sync;
  3142. A_UINT32 notify_mpdu;
  3143. A_UINT32 sync_cmd;
  3144. A_UINT32 write_cmd;
  3145. A_UINT32 hwsch_trigger;
  3146. A_UINT32 ack_tlv_proc;
  3147. A_UINT32 gen_mpdu_cmd;
  3148. A_UINT32 gen_list_cmd;
  3149. A_UINT32 remove_mpdu_cmd;
  3150. A_UINT32 remove_mpdu_tried_cmd;
  3151. A_UINT32 mpdu_queue_stats_cmd;
  3152. A_UINT32 mpdu_head_info_cmd;
  3153. A_UINT32 msdu_flow_stats_cmd;
  3154. A_UINT32 remove_msdu_cmd;
  3155. A_UINT32 remove_msdu_ttl_cmd;
  3156. A_UINT32 flush_cache_cmd;
  3157. A_UINT32 update_mpduq_cmd;
  3158. A_UINT32 enqueue;
  3159. A_UINT32 enqueue_notify;
  3160. A_UINT32 notify_mpdu_at_head;
  3161. A_UINT32 notify_mpdu_state_valid;
  3162. /*
  3163. * On receiving TQM_FLOW_NOT_EMPTY_STATUS from TQM, (on MSDUs being enqueued
  3164. * the flow is non empty), if the number of MSDUs is greater than the threshold,
  3165. * notify is incremented. UDP_THRESH counters are for UDP MSDUs, and NONUDP are
  3166. * for non-UDP MSDUs.
  3167. * MSDUQ_SWNOTIFY_UDP_THRESH1 threshold - sched_udp_notify1 is incremented
  3168. * MSDUQ_SWNOTIFY_UDP_THRESH2 threshold - sched_udp_notify2 is incremented
  3169. * MSDUQ_SWNOTIFY_NONUDP_THRESH1 threshold - sched_nonudp_notify1 is incremented
  3170. * MSDUQ_SWNOTIFY_NONUDP_THRESH2 threshold - sched_nonudp_notify2 is incremented
  3171. *
  3172. * Notify signifies that we trigger the scheduler.
  3173. */
  3174. A_UINT32 sched_udp_notify1;
  3175. A_UINT32 sched_udp_notify2;
  3176. A_UINT32 sched_nonudp_notify1;
  3177. A_UINT32 sched_nonudp_notify2;
  3178. } htt_tx_tqm_pdev_stats_tlv_v;
  3179. #define HTT_TX_TQM_CMN_STATS_MAC_ID_M 0x000000ff
  3180. #define HTT_TX_TQM_CMN_STATS_MAC_ID_S 0
  3181. #define HTT_TX_TQM_CMN_STATS_MAC_ID_GET(_var) \
  3182. (((_var) & HTT_TX_TQM_CMN_STATS_MAC_ID_M) >> \
  3183. HTT_TX_TQM_CMN_STATS_MAC_ID_S)
  3184. #define HTT_TX_TQM_CMN_STATS_MAC_ID_SET(_var, _val) \
  3185. do { \
  3186. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMN_STATS_MAC_ID, _val); \
  3187. ((_var) |= ((_val) << HTT_TX_TQM_CMN_STATS_MAC_ID_S)); \
  3188. } while (0)
  3189. typedef struct {
  3190. htt_tlv_hdr_t tlv_hdr;
  3191. /**
  3192. * BIT [ 7 : 0] :- mac_id
  3193. * BIT [31 : 8] :- reserved
  3194. */
  3195. A_UINT32 mac_id__word;
  3196. A_UINT32 max_cmdq_id;
  3197. A_UINT32 list_mpdu_cnt_hist_intvl;
  3198. /* Global stats */
  3199. A_UINT32 add_msdu;
  3200. A_UINT32 q_empty;
  3201. A_UINT32 q_not_empty;
  3202. A_UINT32 drop_notification;
  3203. A_UINT32 desc_threshold;
  3204. A_UINT32 hwsch_tqm_invalid_status;
  3205. A_UINT32 missed_tqm_gen_mpdus;
  3206. A_UINT32 tqm_active_tids;
  3207. A_UINT32 tqm_inactive_tids;
  3208. A_UINT32 tqm_active_msduq_flows;
  3209. } htt_tx_tqm_cmn_stats_tlv;
  3210. typedef struct {
  3211. htt_tlv_hdr_t tlv_hdr;
  3212. /* Error stats */
  3213. A_UINT32 q_empty_failure;
  3214. A_UINT32 q_not_empty_failure;
  3215. A_UINT32 add_msdu_failure;
  3216. /* TQM reset debug stats */
  3217. A_UINT32 tqm_cache_ctl_err;
  3218. A_UINT32 tqm_soft_reset;
  3219. A_UINT32 tqm_reset_total_num_in_use_link_descs;
  3220. A_UINT32 tqm_reset_worst_case_num_lost_link_descs;
  3221. A_UINT32 tqm_reset_worst_case_num_lost_host_tx_bufs_count;
  3222. A_UINT32 tqm_reset_num_in_use_link_descs_internal_tqm;
  3223. A_UINT32 tqm_reset_num_in_use_link_descs_wbm_idle_link_ring;
  3224. A_UINT32 tqm_reset_time_to_tqm_hang_delta_ms;
  3225. A_UINT32 tqm_reset_recovery_time_ms;
  3226. A_UINT32 tqm_reset_num_peers_hdl;
  3227. A_UINT32 tqm_reset_cumm_dirty_hw_mpduq_proc_cnt;
  3228. A_UINT32 tqm_reset_cumm_dirty_hw_msduq_proc;
  3229. A_UINT32 tqm_reset_flush_cache_cmd_su_cnt;
  3230. A_UINT32 tqm_reset_flush_cache_cmd_other_cnt;
  3231. A_UINT32 tqm_reset_flush_cache_cmd_trig_type;
  3232. A_UINT32 tqm_reset_flush_cache_cmd_trig_cfg;
  3233. A_UINT32 tqm_reset_flush_cache_cmd_skip_cmd_status_null;
  3234. } htt_tx_tqm_error_stats_tlv;
  3235. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TQM
  3236. * TLV_TAGS:
  3237. * - HTT_STATS_TX_TQM_CMN_TAG
  3238. * - HTT_STATS_TX_TQM_ERROR_STATS_TAG
  3239. * - HTT_STATS_TX_TQM_GEN_MPDU_TAG
  3240. * - HTT_STATS_TX_TQM_LIST_MPDU_TAG
  3241. * - HTT_STATS_TX_TQM_LIST_MPDU_CNT_TAG
  3242. * - HTT_STATS_TX_TQM_PDEV_TAG
  3243. */
  3244. /* NOTE:
  3245. * This structure is for documentation, and cannot be safely used directly.
  3246. * Instead, use the constituent TLV structures to fill/parse.
  3247. */
  3248. typedef struct {
  3249. htt_tx_tqm_cmn_stats_tlv cmn_tlv;
  3250. htt_tx_tqm_error_stats_tlv err_tlv;
  3251. htt_tx_tqm_gen_mpdu_stats_tlv_v gen_mpdu_stats_tlv;
  3252. htt_tx_tqm_list_mpdu_stats_tlv_v list_mpdu_stats_tlv;
  3253. htt_tx_tqm_list_mpdu_cnt_tlv_v list_mpdu_cnt_tlv;
  3254. htt_tx_tqm_pdev_stats_tlv_v tqm_pdev_stats_tlv;
  3255. } htt_tx_tqm_pdev_stats_t;
  3256. /* == TQM CMDQ stats == */
  3257. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_M 0x000000ff
  3258. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S 0
  3259. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_M 0x0000ff00
  3260. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S 8
  3261. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_GET(_var) \
  3262. (((_var) & HTT_TX_TQM_CMDQ_STATUS_MAC_ID_M) >> \
  3263. HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S)
  3264. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_SET(_var, _val) \
  3265. do { \
  3266. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMDQ_STATUS_MAC_ID, _val); \
  3267. ((_var) |= ((_val) << HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S)); \
  3268. } while (0)
  3269. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_GET(_var) \
  3270. (((_var) & HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_M) >> \
  3271. HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S)
  3272. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_SET(_var, _val) \
  3273. do { \
  3274. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID, _val); \
  3275. ((_var) |= ((_val) << HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S)); \
  3276. } while (0)
  3277. typedef struct {
  3278. htt_tlv_hdr_t tlv_hdr;
  3279. /*
  3280. * BIT [ 7 : 0] :- mac_id
  3281. * BIT [15 : 8] :- cmdq_id
  3282. * BIT [31 : 16] :- reserved
  3283. */
  3284. A_UINT32 mac_id__cmdq_id__word;
  3285. A_UINT32 sync_cmd;
  3286. A_UINT32 write_cmd;
  3287. A_UINT32 gen_mpdu_cmd;
  3288. A_UINT32 mpdu_queue_stats_cmd;
  3289. A_UINT32 mpdu_head_info_cmd;
  3290. A_UINT32 msdu_flow_stats_cmd;
  3291. A_UINT32 remove_mpdu_cmd;
  3292. A_UINT32 remove_msdu_cmd;
  3293. A_UINT32 flush_cache_cmd;
  3294. A_UINT32 update_mpduq_cmd;
  3295. A_UINT32 update_msduq_cmd;
  3296. } htt_tx_tqm_cmdq_status_tlv;
  3297. /* STATS_TYPE : HTT_DBG_EXT_STATS_TQM_CMDQ
  3298. * TLV_TAGS:
  3299. * - HTT_STATS_STRING_TAG
  3300. * - HTT_STATS_TX_TQM_CMDQ_STATUS_TAG
  3301. */
  3302. /* NOTE:
  3303. * This structure is for documentation, and cannot be safely used directly.
  3304. * Instead, use the constituent TLV structures to fill/parse.
  3305. */
  3306. typedef struct {
  3307. struct _cmdq_stats {
  3308. htt_stats_string_tlv cmdq_str_tlv;
  3309. htt_tx_tqm_cmdq_status_tlv status_tlv;
  3310. } q[1];
  3311. } htt_tx_tqm_cmdq_stats_t;
  3312. /* == TX-DE STATS == */
  3313. /* Structures for tx de stats */
  3314. typedef struct {
  3315. htt_tlv_hdr_t tlv_hdr;
  3316. A_UINT32 m1_packets;
  3317. A_UINT32 m2_packets;
  3318. A_UINT32 m3_packets;
  3319. A_UINT32 m4_packets;
  3320. A_UINT32 g1_packets;
  3321. A_UINT32 g2_packets;
  3322. A_UINT32 rc4_packets;
  3323. A_UINT32 eap_packets;
  3324. A_UINT32 eapol_start_packets;
  3325. A_UINT32 eapol_logoff_packets;
  3326. A_UINT32 eapol_encap_asf_packets;
  3327. } htt_tx_de_eapol_packets_stats_tlv;
  3328. typedef struct {
  3329. htt_tlv_hdr_t tlv_hdr;
  3330. A_UINT32 ap_bss_peer_not_found;
  3331. A_UINT32 ap_bcast_mcast_no_peer;
  3332. A_UINT32 sta_delete_in_progress;
  3333. A_UINT32 ibss_no_bss_peer;
  3334. A_UINT32 invaild_vdev_type;
  3335. A_UINT32 invalid_ast_peer_entry;
  3336. A_UINT32 peer_entry_invalid;
  3337. A_UINT32 ethertype_not_ip;
  3338. A_UINT32 eapol_lookup_failed;
  3339. A_UINT32 qpeer_not_allow_data;
  3340. A_UINT32 fse_tid_override;
  3341. A_UINT32 ipv6_jumbogram_zero_length;
  3342. A_UINT32 qos_to_non_qos_in_prog;
  3343. A_UINT32 ap_bcast_mcast_eapol;
  3344. A_UINT32 unicast_on_ap_bss_peer;
  3345. A_UINT32 ap_vdev_invalid;
  3346. A_UINT32 incomplete_llc;
  3347. A_UINT32 eapol_duplicate_m3;
  3348. A_UINT32 eapol_duplicate_m4;
  3349. } htt_tx_de_classify_failed_stats_tlv;
  3350. typedef struct {
  3351. htt_tlv_hdr_t tlv_hdr;
  3352. A_UINT32 arp_packets;
  3353. A_UINT32 igmp_packets;
  3354. A_UINT32 dhcp_packets;
  3355. A_UINT32 host_inspected;
  3356. A_UINT32 htt_included;
  3357. A_UINT32 htt_valid_mcs;
  3358. A_UINT32 htt_valid_nss;
  3359. A_UINT32 htt_valid_preamble_type;
  3360. A_UINT32 htt_valid_chainmask;
  3361. A_UINT32 htt_valid_guard_interval;
  3362. A_UINT32 htt_valid_retries;
  3363. A_UINT32 htt_valid_bw_info;
  3364. A_UINT32 htt_valid_power;
  3365. A_UINT32 htt_valid_key_flags;
  3366. A_UINT32 htt_valid_no_encryption;
  3367. A_UINT32 fse_entry_count;
  3368. A_UINT32 fse_priority_be;
  3369. A_UINT32 fse_priority_high;
  3370. A_UINT32 fse_priority_low;
  3371. A_UINT32 fse_traffic_ptrn_be;
  3372. A_UINT32 fse_traffic_ptrn_over_sub;
  3373. A_UINT32 fse_traffic_ptrn_bursty;
  3374. A_UINT32 fse_traffic_ptrn_interactive;
  3375. A_UINT32 fse_traffic_ptrn_periodic;
  3376. A_UINT32 fse_hwqueue_alloc;
  3377. A_UINT32 fse_hwqueue_created;
  3378. A_UINT32 fse_hwqueue_send_to_host;
  3379. A_UINT32 mcast_entry;
  3380. A_UINT32 bcast_entry;
  3381. A_UINT32 htt_update_peer_cache;
  3382. A_UINT32 htt_learning_frame;
  3383. A_UINT32 fse_invalid_peer;
  3384. /**
  3385. * mec_notify is HTT TX WBM multicast echo check notification
  3386. * from firmware to host. FW sends SA addresses to host for all
  3387. * multicast/broadcast packets received on STA side.
  3388. */
  3389. A_UINT32 mec_notify;
  3390. } htt_tx_de_classify_stats_tlv;
  3391. typedef struct {
  3392. htt_tlv_hdr_t tlv_hdr;
  3393. A_UINT32 eok;
  3394. A_UINT32 classify_done;
  3395. A_UINT32 lookup_failed;
  3396. A_UINT32 send_host_dhcp;
  3397. A_UINT32 send_host_mcast;
  3398. A_UINT32 send_host_unknown_dest;
  3399. A_UINT32 send_host;
  3400. A_UINT32 status_invalid;
  3401. } htt_tx_de_classify_status_stats_tlv;
  3402. typedef struct {
  3403. htt_tlv_hdr_t tlv_hdr;
  3404. A_UINT32 enqueued_pkts;
  3405. A_UINT32 to_tqm;
  3406. A_UINT32 to_tqm_bypass;
  3407. } htt_tx_de_enqueue_packets_stats_tlv;
  3408. typedef struct {
  3409. htt_tlv_hdr_t tlv_hdr;
  3410. A_UINT32 discarded_pkts;
  3411. A_UINT32 local_frames;
  3412. A_UINT32 is_ext_msdu;
  3413. } htt_tx_de_enqueue_discard_stats_tlv;
  3414. typedef struct {
  3415. htt_tlv_hdr_t tlv_hdr;
  3416. A_UINT32 tcl_dummy_frame;
  3417. A_UINT32 tqm_dummy_frame;
  3418. A_UINT32 tqm_notify_frame;
  3419. A_UINT32 fw2wbm_enq;
  3420. A_UINT32 tqm_bypass_frame;
  3421. } htt_tx_de_compl_stats_tlv;
  3422. #define HTT_TX_DE_CMN_STATS_MAC_ID_M 0x000000ff
  3423. #define HTT_TX_DE_CMN_STATS_MAC_ID_S 0
  3424. #define HTT_TX_DE_CMN_STATS_MAC_ID_GET(_var) \
  3425. (((_var) & HTT_TX_DE_CMN_STATS_MAC_ID_M) >> \
  3426. HTT_TX_DE_CMN_STATS_MAC_ID_S)
  3427. #define HTT_TX_DE_CMN_STATS_MAC_ID_SET(_var, _val) \
  3428. do { \
  3429. HTT_CHECK_SET_VAL(HTT_TX_DE_CMN_STATS_MAC_ID, _val); \
  3430. ((_var) |= ((_val) << HTT_TX_DE_CMN_STATS_MAC_ID_S)); \
  3431. } while (0)
  3432. /*
  3433. * The htt_tx_de_fw2wbm_ring_full_hist_tlv is a histogram of time we waited
  3434. * for the fw2wbm ring buffer. we are requesting a buffer in FW2WBM release
  3435. * ring,which may fail, due to non availability of buffer. Hence we sleep for
  3436. * 200us & again request for it. This is a histogram of time we wait, with
  3437. * bin of 200ms & there are 10 bin (2 seconds max)
  3438. * They are defined by the following macros in FW
  3439. * #define ENTRIES_PER_BIN_COUNT 1000 // per bin 1000 * 200us = 200ms
  3440. * #define RING_FULL_BIN_ENTRIES (WAL_TX_DE_FW2WBM_ALLOC_TIMEOUT_COUNT /
  3441. * ENTRIES_PER_BIN_COUNT)
  3442. */
  3443. typedef struct {
  3444. htt_tlv_hdr_t tlv_hdr;
  3445. A_UINT32 fw2wbm_ring_full_hist[1];
  3446. } htt_tx_de_fw2wbm_ring_full_hist_tlv;
  3447. typedef struct {
  3448. htt_tlv_hdr_t tlv_hdr;
  3449. /**
  3450. * BIT [ 7 : 0] :- mac_id
  3451. * BIT [31 : 8] :- reserved
  3452. */
  3453. A_UINT32 mac_id__word;
  3454. /* Global Stats */
  3455. A_UINT32 tcl2fw_entry_count;
  3456. A_UINT32 not_to_fw;
  3457. A_UINT32 invalid_pdev_vdev_peer;
  3458. A_UINT32 tcl_res_invalid_addrx;
  3459. A_UINT32 wbm2fw_entry_count;
  3460. A_UINT32 invalid_pdev;
  3461. A_UINT32 tcl_res_addrx_timeout;
  3462. A_UINT32 invalid_vdev;
  3463. A_UINT32 invalid_tcl_exp_frame_desc;
  3464. A_UINT32 vdev_id_mismatch_cnt;
  3465. } htt_tx_de_cmn_stats_tlv;
  3466. #define HTT_STATS_RX_FW_RING_SIZE_NUM_ENTRIES(dword) ((dword >> 0) & 0xffff)
  3467. #define HTT_STATS_RX_FW_RING_CURR_NUM_ENTRIES(dword) ((dword >> 16) & 0xffff)
  3468. /* Rx debug info for status rings */
  3469. typedef struct {
  3470. htt_tlv_hdr_t tlv_hdr;
  3471. /**
  3472. * BIT [15 : 0] :- max possible number of entries in respective ring
  3473. * (size of the ring in terms of entries)
  3474. * BIT [16 : 31] :- current number of entries occupied in respective ring
  3475. */
  3476. A_UINT32 entry_status_sw2rxdma;
  3477. A_UINT32 entry_status_rxdma2reo;
  3478. A_UINT32 entry_status_reo2sw1;
  3479. A_UINT32 entry_status_reo2sw4;
  3480. A_UINT32 entry_status_refillringipa;
  3481. A_UINT32 entry_status_refillringhost;
  3482. /** datarate - Moving Average of Number of Entries */
  3483. A_UINT32 datarate_refillringipa;
  3484. A_UINT32 datarate_refillringhost;
  3485. /**
  3486. * refillringhost_backpress_hist and refillringipa_backpress_hist are
  3487. * deprecated, and will be filled with 0x0 by the target.
  3488. */
  3489. A_UINT32 refillringhost_backpress_hist[3];
  3490. A_UINT32 refillringipa_backpress_hist[3];
  3491. /**
  3492. * Number of times reo2sw4(IPA_DEST_RING) ring is back-pressured
  3493. * in recent time periods
  3494. * element 0: in last 0 to 250ms
  3495. * element 1: 250ms to 500ms
  3496. * element 2: above 500ms
  3497. */
  3498. A_UINT32 reo2sw4ringipa_backpress_hist[3];
  3499. } htt_rx_fw_ring_stats_tlv_v;
  3500. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_DE_INFO
  3501. * TLV_TAGS:
  3502. * - HTT_STATS_TX_DE_CMN_TAG
  3503. * - HTT_STATS_TX_DE_FW2WBM_RING_FULL_HIST_TAG
  3504. * - HTT_STATS_TX_DE_EAPOL_PACKETS_TAG
  3505. * - HTT_STATS_TX_DE_CLASSIFY_STATS_TAG
  3506. * - HTT_STATS_TX_DE_CLASSIFY_FAILED_TAG
  3507. * - HTT_STATS_TX_DE_CLASSIFY_STATUS_TAG
  3508. * - HTT_STATS_TX_DE_ENQUEUE_PACKETS_TAG
  3509. * - HTT_STATS_TX_DE_ENQUEUE_DISCARD_TAG
  3510. * - HTT_STATS_TX_DE_COMPL_STATS_TAG
  3511. */
  3512. /* NOTE:
  3513. * This structure is for documentation, and cannot be safely used directly.
  3514. * Instead, use the constituent TLV structures to fill/parse.
  3515. */
  3516. typedef struct {
  3517. htt_tx_de_cmn_stats_tlv cmn_tlv;
  3518. htt_tx_de_fw2wbm_ring_full_hist_tlv fw2wbm_hist_tlv;
  3519. htt_tx_de_eapol_packets_stats_tlv eapol_stats_tlv;
  3520. htt_tx_de_classify_stats_tlv classify_stats_tlv;
  3521. htt_tx_de_classify_failed_stats_tlv classify_failed_tlv;
  3522. htt_tx_de_classify_status_stats_tlv classify_status_rlv;
  3523. htt_tx_de_enqueue_packets_stats_tlv enqueue_packets_tlv;
  3524. htt_tx_de_enqueue_discard_stats_tlv enqueue_discard_tlv;
  3525. htt_tx_de_compl_stats_tlv comp_status_tlv;
  3526. } htt_tx_de_stats_t;
  3527. /* == RING-IF STATS == */
  3528. /* DWORD num_elems__prefetch_tail_idx */
  3529. #define HTT_RING_IF_STATS_NUM_ELEMS_M 0x0000ffff
  3530. #define HTT_RING_IF_STATS_NUM_ELEMS_S 0
  3531. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_M 0xffff0000
  3532. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S 16
  3533. #define HTT_RING_IF_STATS_NUM_ELEMS_GET(_var) \
  3534. (((_var) & HTT_RING_IF_STATS_NUM_ELEMS_M) >> \
  3535. HTT_RING_IF_STATS_NUM_ELEMS_S)
  3536. #define HTT_RING_IF_STATS_NUM_ELEMS_SET(_var, _val) \
  3537. do { \
  3538. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_NUM_ELEMS, _val); \
  3539. ((_var) |= ((_val) << HTT_RING_IF_STATS_NUM_ELEMS_S)); \
  3540. } while (0)
  3541. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_GET(_var) \
  3542. (((_var) & HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_M) >> \
  3543. HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S)
  3544. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_SET(_var, _val) \
  3545. do { \
  3546. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_PREFETCH_TAIL_IDX, _val); \
  3547. ((_var) |= ((_val) << HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S)); \
  3548. } while (0)
  3549. /* DWORD head_idx__tail_idx */
  3550. #define HTT_RING_IF_STATS_HEAD_IDX_M 0x0000ffff
  3551. #define HTT_RING_IF_STATS_HEAD_IDX_S 0
  3552. #define HTT_RING_IF_STATS_TAIL_IDX_M 0xffff0000
  3553. #define HTT_RING_IF_STATS_TAIL_IDX_S 16
  3554. #define HTT_RING_IF_STATS_HEAD_IDX_GET(_var) \
  3555. (((_var) & HTT_RING_IF_STATS_HEAD_IDX_M) >> \
  3556. HTT_RING_IF_STATS_HEAD_IDX_S)
  3557. #define HTT_RING_IF_STATS_HEAD_IDX_SET(_var, _val) \
  3558. do { \
  3559. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_HEAD_IDX, _val); \
  3560. ((_var) |= ((_val) << HTT_RING_IF_STATS_HEAD_IDX_S)); \
  3561. } while (0)
  3562. #define HTT_RING_IF_STATS_TAIL_IDX_GET(_var) \
  3563. (((_var) & HTT_RING_IF_STATS_TAIL_IDX_M) >> \
  3564. HTT_RING_IF_STATS_TAIL_IDX_S)
  3565. #define HTT_RING_IF_STATS_TAIL_IDX_SET(_var, _val) \
  3566. do { \
  3567. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_TAIL_IDX, _val); \
  3568. ((_var) |= ((_val) << HTT_RING_IF_STATS_TAIL_IDX_S)); \
  3569. } while (0)
  3570. /* DWORD shadow_head_idx__shadow_tail_idx */
  3571. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_M 0x0000ffff
  3572. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S 0
  3573. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_M 0xffff0000
  3574. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S 16
  3575. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_GET(_var) \
  3576. (((_var) & HTT_RING_IF_STATS_SHADOW_HEAD_IDX_M) >> \
  3577. HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S)
  3578. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_SET(_var, _val) \
  3579. do { \
  3580. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_SHADOW_HEAD_IDX, _val); \
  3581. ((_var) |= ((_val) << HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S)); \
  3582. } while (0)
  3583. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_GET(_var) \
  3584. (((_var) & HTT_RING_IF_STATS_SHADOW_TAIL_IDX_M) >> \
  3585. HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S)
  3586. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_SET(_var, _val) \
  3587. do { \
  3588. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_SHADOW_TAIL_IDX, _val); \
  3589. ((_var) |= ((_val) << HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S)); \
  3590. } while (0)
  3591. /* DWORD lwm_thresh__hwm_thresh */
  3592. #define HTT_RING_IF_STATS_LWM_THRESHOLD_M 0x0000ffff
  3593. #define HTT_RING_IF_STATS_LWM_THRESHOLD_S 0
  3594. #define HTT_RING_IF_STATS_HWM_THRESHOLD_M 0xffff0000
  3595. #define HTT_RING_IF_STATS_HWM_THRESHOLD_S 16
  3596. #define HTT_RING_IF_STATS_LWM_THRESHOLD_GET(_var) \
  3597. (((_var) & HTT_RING_IF_STATS_LWM_THRESHOLD_M) >> \
  3598. HTT_RING_IF_STATS_LWM_THRESHOLD_S)
  3599. #define HTT_RING_IF_STATS_LWM_THRESHOLD_SET(_var, _val) \
  3600. do { \
  3601. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_LWM_THRESHOLD, _val); \
  3602. ((_var) |= ((_val) << HTT_RING_IF_STATS_LWM_THRESHOLD_S)); \
  3603. } while (0)
  3604. #define HTT_RING_IF_STATS_HWM_THRESHOLD_GET(_var) \
  3605. (((_var) & HTT_RING_IF_STATS_HWM_THRESHOLD_M) >> \
  3606. HTT_RING_IF_STATS_HWM_THRESHOLD_S)
  3607. #define HTT_RING_IF_STATS_HWM_THRESHOLD_SET(_var, _val) \
  3608. do { \
  3609. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_HWM_THRESHOLD, _val); \
  3610. ((_var) |= ((_val) << HTT_RING_IF_STATS_HWM_THRESHOLD_S)); \
  3611. } while (0)
  3612. #define HTT_STATS_LOW_WM_BINS 5
  3613. #define HTT_STATS_HIGH_WM_BINS 5
  3614. typedef struct {
  3615. /** DWORD aligned base memory address of the ring */
  3616. A_UINT32 base_addr;
  3617. /** size of each ring element */
  3618. A_UINT32 elem_size;
  3619. /**
  3620. * BIT [15 : 0] :- num_elems
  3621. * BIT [31 : 16] :- prefetch_tail_idx
  3622. */
  3623. A_UINT32 num_elems__prefetch_tail_idx;
  3624. /**
  3625. * BIT [15 : 0] :- head_idx
  3626. * BIT [31 : 16] :- tail_idx
  3627. */
  3628. A_UINT32 head_idx__tail_idx;
  3629. /**
  3630. * BIT [15 : 0] :- shadow_head_idx
  3631. * BIT [31 : 16] :- shadow_tail_idx
  3632. */
  3633. A_UINT32 shadow_head_idx__shadow_tail_idx;
  3634. A_UINT32 num_tail_incr;
  3635. /**
  3636. * BIT [15 : 0] :- lwm_thresh
  3637. * BIT [31 : 16] :- hwm_thresh
  3638. */
  3639. A_UINT32 lwm_thresh__hwm_thresh;
  3640. A_UINT32 overrun_hit_count;
  3641. A_UINT32 underrun_hit_count;
  3642. A_UINT32 prod_blockwait_count;
  3643. A_UINT32 cons_blockwait_count;
  3644. A_UINT32 low_wm_hit_count[HTT_STATS_LOW_WM_BINS];
  3645. A_UINT32 high_wm_hit_count[HTT_STATS_HIGH_WM_BINS];
  3646. } htt_ring_if_stats_tlv;
  3647. #define HTT_RING_IF_CMN_MAC_ID_M 0x000000ff
  3648. #define HTT_RING_IF_CMN_MAC_ID_S 0
  3649. #define HTT_RING_IF_CMN_MAC_ID_GET(_var) \
  3650. (((_var) & HTT_RING_IF_CMN_MAC_ID_M) >> \
  3651. HTT_RING_IF_CMN_MAC_ID_S)
  3652. #define HTT_RING_IF_CMN_MAC_ID_SET(_var, _val) \
  3653. do { \
  3654. HTT_CHECK_SET_VAL(HTT_RING_IF_CMN_MAC_ID, _val); \
  3655. ((_var) |= ((_val) << HTT_RING_IF_CMN_MAC_ID_S)); \
  3656. } while (0)
  3657. typedef struct {
  3658. htt_tlv_hdr_t tlv_hdr;
  3659. /**
  3660. * BIT [ 7 : 0] :- mac_id
  3661. * BIT [31 : 8] :- reserved
  3662. */
  3663. A_UINT32 mac_id__word;
  3664. A_UINT32 num_records;
  3665. } htt_ring_if_cmn_tlv;
  3666. /* STATS_TYPE : HTT_DBG_EXT_STATS_RING_IF_INFO
  3667. * TLV_TAGS:
  3668. * - HTT_STATS_RING_IF_CMN_TAG
  3669. * - HTT_STATS_STRING_TAG
  3670. * - HTT_STATS_RING_IF_TAG
  3671. */
  3672. /* NOTE:
  3673. * This structure is for documentation, and cannot be safely used directly.
  3674. * Instead, use the constituent TLV structures to fill/parse.
  3675. */
  3676. typedef struct {
  3677. htt_ring_if_cmn_tlv cmn_tlv;
  3678. /** Variable based on the Number of records. */
  3679. struct _ring_if {
  3680. htt_stats_string_tlv ring_str_tlv;
  3681. htt_ring_if_stats_tlv ring_tlv;
  3682. } r[1];
  3683. } htt_ring_if_stats_t;
  3684. /* == SFM STATS == */
  3685. #define HTT_SFM_CLIENT_USER_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3686. /* NOTE: Variable length TLV, use length spec to infer array size */
  3687. typedef struct {
  3688. htt_tlv_hdr_t tlv_hdr;
  3689. /** Number of DWORDS used per user and per client */
  3690. A_UINT32 dwords_used_by_user_n[1];
  3691. } htt_sfm_client_user_tlv_v;
  3692. typedef struct {
  3693. htt_tlv_hdr_t tlv_hdr;
  3694. /** Client ID */
  3695. A_UINT32 client_id;
  3696. /** Minimum number of buffers */
  3697. A_UINT32 buf_min;
  3698. /** Maximum number of buffers */
  3699. A_UINT32 buf_max;
  3700. /** Number of Busy buffers */
  3701. A_UINT32 buf_busy;
  3702. /** Number of Allocated buffers */
  3703. A_UINT32 buf_alloc;
  3704. /** Number of Available/Usable buffers */
  3705. A_UINT32 buf_avail;
  3706. /** Number of users */
  3707. A_UINT32 num_users;
  3708. } htt_sfm_client_tlv;
  3709. #define HTT_SFM_CMN_MAC_ID_M 0x000000ff
  3710. #define HTT_SFM_CMN_MAC_ID_S 0
  3711. #define HTT_SFM_CMN_MAC_ID_GET(_var) \
  3712. (((_var) & HTT_SFM_CMN_MAC_ID_M) >> \
  3713. HTT_SFM_CMN_MAC_ID_S)
  3714. #define HTT_SFM_CMN_MAC_ID_SET(_var, _val) \
  3715. do { \
  3716. HTT_CHECK_SET_VAL(HTT_SFM_CMN_MAC_ID, _val); \
  3717. ((_var) |= ((_val) << HTT_SFM_CMN_MAC_ID_S)); \
  3718. } while (0)
  3719. typedef struct {
  3720. htt_tlv_hdr_t tlv_hdr;
  3721. /**
  3722. * BIT [ 7 : 0] :- mac_id
  3723. * BIT [31 : 8] :- reserved
  3724. */
  3725. A_UINT32 mac_id__word;
  3726. /**
  3727. * Indicates the total number of 128 byte buffers in the CMEM
  3728. * that are available for buffer sharing
  3729. */
  3730. A_UINT32 buf_total;
  3731. /**
  3732. * Indicates for certain client or all the clients there is no
  3733. * dword saved in SFM, refer to SFM_R1_MEM_EMPTY
  3734. */
  3735. A_UINT32 mem_empty;
  3736. /** DEALLOCATE_BUFFERS, refer to register SFM_R0_DEALLOCATE_BUFFERS */
  3737. A_UINT32 deallocate_bufs;
  3738. /** Number of Records */
  3739. A_UINT32 num_records;
  3740. } htt_sfm_cmn_tlv;
  3741. /* STATS_TYPE : HTT_DBG_EXT_STATS_RING_IF_INFO
  3742. * TLV_TAGS:
  3743. * - HTT_STATS_SFM_CMN_TAG
  3744. * - HTT_STATS_STRING_TAG
  3745. * - HTT_STATS_SFM_CLIENT_TAG
  3746. * - HTT_STATS_SFM_CLIENT_USER_TAG
  3747. */
  3748. /* NOTE:
  3749. * This structure is for documentation, and cannot be safely used directly.
  3750. * Instead, use the constituent TLV structures to fill/parse.
  3751. */
  3752. typedef struct {
  3753. htt_sfm_cmn_tlv cmn_tlv;
  3754. /** Variable based on the Number of records. */
  3755. struct _sfm_client {
  3756. htt_stats_string_tlv client_str_tlv;
  3757. htt_sfm_client_tlv client_tlv;
  3758. htt_sfm_client_user_tlv_v user_tlv;
  3759. } r[1];
  3760. } htt_sfm_stats_t;
  3761. /* == SRNG STATS == */
  3762. /* DWORD mac_id__ring_id__arena__ep */
  3763. #define HTT_SRING_STATS_MAC_ID_M 0x000000ff
  3764. #define HTT_SRING_STATS_MAC_ID_S 0
  3765. #define HTT_SRING_STATS_RING_ID_M 0x0000ff00
  3766. #define HTT_SRING_STATS_RING_ID_S 8
  3767. #define HTT_SRING_STATS_ARENA_M 0x00ff0000
  3768. #define HTT_SRING_STATS_ARENA_S 16
  3769. #define HTT_SRING_STATS_EP_TYPE_M 0x01000000
  3770. #define HTT_SRING_STATS_EP_TYPE_S 24
  3771. #define HTT_SRING_STATS_MAC_ID_GET(_var) \
  3772. (((_var) & HTT_SRING_STATS_MAC_ID_M) >> \
  3773. HTT_SRING_STATS_MAC_ID_S)
  3774. #define HTT_SRING_STATS_MAC_ID_SET(_var, _val) \
  3775. do { \
  3776. HTT_CHECK_SET_VAL(HTT_SRING_STATS_MAC_ID, _val); \
  3777. ((_var) |= ((_val) << HTT_SRING_STATS_MAC_ID_S)); \
  3778. } while (0)
  3779. #define HTT_SRING_STATS_RING_ID_GET(_var) \
  3780. (((_var) & HTT_SRING_STATS_RING_ID_M) >> \
  3781. HTT_SRING_STATS_RING_ID_S)
  3782. #define HTT_SRING_STATS_RING_ID_SET(_var, _val) \
  3783. do { \
  3784. HTT_CHECK_SET_VAL(HTT_SRING_STATS_RING_ID, _val); \
  3785. ((_var) |= ((_val) << HTT_SRING_STATS_RING_ID_S)); \
  3786. } while (0)
  3787. #define HTT_SRING_STATS_ARENA_GET(_var) \
  3788. (((_var) & HTT_SRING_STATS_ARENA_M) >> \
  3789. HTT_SRING_STATS_ARENA_S)
  3790. #define HTT_SRING_STATS_ARENA_SET(_var, _val) \
  3791. do { \
  3792. HTT_CHECK_SET_VAL(HTT_SRING_STATS_ARENA, _val); \
  3793. ((_var) |= ((_val) << HTT_SRING_STATS_ARENA_S)); \
  3794. } while (0)
  3795. #define HTT_SRING_STATS_EP_TYPE_GET(_var) \
  3796. (((_var) & HTT_SRING_STATS_EP_TYPE_M) >> \
  3797. HTT_SRING_STATS_EP_TYPE_S)
  3798. #define HTT_SRING_STATS_EP_TYPE_SET(_var, _val) \
  3799. do { \
  3800. HTT_CHECK_SET_VAL(HTT_SRING_STATS_EP_TYPE, _val); \
  3801. ((_var) |= ((_val) << HTT_SRING_STATS_EP_TYPE_S)); \
  3802. } while (0)
  3803. /* DWORD num_avail_words__num_valid_words */
  3804. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_M 0x0000ffff
  3805. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_S 0
  3806. #define HTT_SRING_STATS_NUM_VALID_WORDS_M 0xffff0000
  3807. #define HTT_SRING_STATS_NUM_VALID_WORDS_S 16
  3808. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_GET(_var) \
  3809. (((_var) & HTT_SRING_STATS_NUM_AVAIL_WORDS_M) >> \
  3810. HTT_SRING_STATS_NUM_AVAIL_WORDS_S)
  3811. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_SET(_var, _val) \
  3812. do { \
  3813. HTT_CHECK_SET_VAL(HTT_SRING_STATS_NUM_AVAIL_WORDS, _val); \
  3814. ((_var) |= ((_val) << HTT_SRING_STATS_NUM_AVAIL_WORDS_S)); \
  3815. } while (0)
  3816. #define HTT_SRING_STATS_NUM_VALID_WORDS_GET(_var) \
  3817. (((_var) & HTT_SRING_STATS_NUM_VALID_WORDS_M) >> \
  3818. HTT_SRING_STATS_NUM_VALID_WORDS_S)
  3819. #define HTT_SRING_STATS_NUM_VALID_WORDS_SET(_var, _val) \
  3820. do { \
  3821. HTT_CHECK_SET_VAL(HTT_SRING_STATS_NUM_VALID_WORDS, _val); \
  3822. ((_var) |= ((_val) << HTT_SRING_STATS_NUM_VALID_WORDS_S)); \
  3823. } while (0)
  3824. /* DWORD head_ptr__tail_ptr */
  3825. #define HTT_SRING_STATS_HEAD_PTR_M 0x0000ffff
  3826. #define HTT_SRING_STATS_HEAD_PTR_S 0
  3827. #define HTT_SRING_STATS_TAIL_PTR_M 0xffff0000
  3828. #define HTT_SRING_STATS_TAIL_PTR_S 16
  3829. #define HTT_SRING_STATS_HEAD_PTR_GET(_var) \
  3830. (((_var) & HTT_SRING_STATS_HEAD_PTR_M) >> \
  3831. HTT_SRING_STATS_HEAD_PTR_S)
  3832. #define HTT_SRING_STATS_HEAD_PTR_SET(_var, _val) \
  3833. do { \
  3834. HTT_CHECK_SET_VAL(HTT_SRING_STATS_HEAD_PTR, _val); \
  3835. ((_var) |= ((_val) << HTT_SRING_STATS_HEAD_PTR_S)); \
  3836. } while (0)
  3837. #define HTT_SRING_STATS_TAIL_PTR_GET(_var) \
  3838. (((_var) & HTT_SRING_STATS_TAIL_PTR_M) >> \
  3839. HTT_SRING_STATS_TAIL_PTR_S)
  3840. #define HTT_SRING_STATS_TAIL_PTR_SET(_var, _val) \
  3841. do { \
  3842. HTT_CHECK_SET_VAL(HTT_SRING_STATS_TAIL_PTR, _val); \
  3843. ((_var) |= ((_val) << HTT_SRING_STATS_TAIL_PTR_S)); \
  3844. } while (0)
  3845. /* DWORD consumer_empty__producer_full */
  3846. #define HTT_SRING_STATS_CONSUMER_EMPTY_M 0x0000ffff
  3847. #define HTT_SRING_STATS_CONSUMER_EMPTY_S 0
  3848. #define HTT_SRING_STATS_PRODUCER_FULL_M 0xffff0000
  3849. #define HTT_SRING_STATS_PRODUCER_FULL_S 16
  3850. #define HTT_SRING_STATS_CONSUMER_EMPTY_GET(_var) \
  3851. (((_var) & HTT_SRING_STATS_CONSUMER_EMPTY_M) >> \
  3852. HTT_SRING_STATS_CONSUMER_EMPTY_S)
  3853. #define HTT_SRING_STATS_CONSUMER_EMPTY_SET(_var, _val) \
  3854. do { \
  3855. HTT_CHECK_SET_VAL(HTT_SRING_STATS_CONSUMER_EMPTY, _val); \
  3856. ((_var) |= ((_val) << HTT_SRING_STATS_CONSUMER_EMPTY_S)); \
  3857. } while (0)
  3858. #define HTT_SRING_STATS_PRODUCER_FULL_GET(_var) \
  3859. (((_var) & HTT_SRING_STATS_PRODUCER_FULL_M) >> \
  3860. HTT_SRING_STATS_PRODUCER_FULL_S)
  3861. #define HTT_SRING_STATS_PRODUCER_FULL_SET(_var, _val) \
  3862. do { \
  3863. HTT_CHECK_SET_VAL(HTT_SRING_STATS_PRODUCER_FULL, _val); \
  3864. ((_var) |= ((_val) << HTT_SRING_STATS_PRODUCER_FULL_S)); \
  3865. } while (0)
  3866. /* DWORD prefetch_count__internal_tail_ptr */
  3867. #define HTT_SRING_STATS_PREFETCH_COUNT_M 0x0000ffff
  3868. #define HTT_SRING_STATS_PREFETCH_COUNT_S 0
  3869. #define HTT_SRING_STATS_INTERNAL_TP_M 0xffff0000
  3870. #define HTT_SRING_STATS_INTERNAL_TP_S 16
  3871. #define HTT_SRING_STATS_PREFETCH_COUNT_GET(_var) \
  3872. (((_var) & HTT_SRING_STATS_PREFETCH_COUNT_M) >> \
  3873. HTT_SRING_STATS_PREFETCH_COUNT_S)
  3874. #define HTT_SRING_STATS_PREFETCH_COUNT_SET(_var, _val) \
  3875. do { \
  3876. HTT_CHECK_SET_VAL(HTT_SRING_STATS_PREFETCH_COUNT, _val); \
  3877. ((_var) |= ((_val) << HTT_SRING_STATS_PREFETCH_COUNT_S)); \
  3878. } while (0)
  3879. #define HTT_SRING_STATS_INTERNAL_TP_GET(_var) \
  3880. (((_var) & HTT_SRING_STATS_INTERNAL_TP_M) >> \
  3881. HTT_SRING_STATS_INTERNAL_TP_S)
  3882. #define HTT_SRING_STATS_INTERNAL_TP_SET(_var, _val) \
  3883. do { \
  3884. HTT_CHECK_SET_VAL(HTT_SRING_STATS_INTERNAL_TP, _val); \
  3885. ((_var) |= ((_val) << HTT_SRING_STATS_INTERNAL_TP_S)); \
  3886. } while (0)
  3887. typedef struct {
  3888. htt_tlv_hdr_t tlv_hdr;
  3889. /**
  3890. * BIT [ 7 : 0] :- mac_id
  3891. * BIT [15 : 8] :- ring_id
  3892. * BIT [23 : 16] :- arena 0 -SRING_HRAM, 1 - SRING_HCRAM, 2 - SRING_HW2HW.
  3893. * BIT [24 : 24] :- EP 0 -consumer, 1 - producer
  3894. * BIT [31 : 25] :- reserved
  3895. */
  3896. A_UINT32 mac_id__ring_id__arena__ep;
  3897. /** DWORD aligned base memory address of the ring */
  3898. A_UINT32 base_addr_lsb;
  3899. A_UINT32 base_addr_msb;
  3900. /** size of ring */
  3901. A_UINT32 ring_size;
  3902. /** size of each ring element */
  3903. A_UINT32 elem_size;
  3904. /** Ring status
  3905. *
  3906. * BIT [15 : 0] :- num_avail_words
  3907. * BIT [31 : 16] :- num_valid_words
  3908. */
  3909. A_UINT32 num_avail_words__num_valid_words;
  3910. /** Index of head and tail
  3911. * BIT [15 : 0] :- head_ptr
  3912. * BIT [31 : 16] :- tail_ptr
  3913. */
  3914. A_UINT32 head_ptr__tail_ptr;
  3915. /** Empty or full counter of rings
  3916. * BIT [15 : 0] :- consumer_empty
  3917. * BIT [31 : 16] :- producer_full
  3918. */
  3919. A_UINT32 consumer_empty__producer_full;
  3920. /** Prefetch status of consumer ring
  3921. * BIT [15 : 0] :- prefetch_count
  3922. * BIT [31 : 16] :- internal_tail_ptr
  3923. */
  3924. A_UINT32 prefetch_count__internal_tail_ptr;
  3925. } htt_sring_stats_tlv;
  3926. typedef struct {
  3927. htt_tlv_hdr_t tlv_hdr;
  3928. A_UINT32 num_records;
  3929. } htt_sring_cmn_tlv;
  3930. /* STATS_TYPE : HTT_DBG_EXT_STATS_SRNG_INFO
  3931. * TLV_TAGS:
  3932. * - HTT_STATS_SRING_CMN_TAG
  3933. * - HTT_STATS_STRING_TAG
  3934. * - HTT_STATS_SRING_STATS_TAG
  3935. */
  3936. /* NOTE:
  3937. * This structure is for documentation, and cannot be safely used directly.
  3938. * Instead, use the constituent TLV structures to fill/parse.
  3939. */
  3940. typedef struct {
  3941. htt_sring_cmn_tlv cmn_tlv;
  3942. /** Variable based on the Number of records */
  3943. struct _sring_stats {
  3944. htt_stats_string_tlv sring_str_tlv;
  3945. htt_sring_stats_tlv sring_stats_tlv;
  3946. } r[1];
  3947. } htt_sring_stats_t;
  3948. /* == PDEV TX RATE CTRL STATS == */
  3949. #define HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  3950. #define HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  3951. #define HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS 2 /* 14, 15 */
  3952. #define HTT_TX_PDEV_STATS_NUM_GI_COUNTERS 4
  3953. #define HTT_TX_PDEV_STATS_NUM_DCM_COUNTERS 5
  3954. #define HTT_TX_PDEV_STATS_NUM_BW_COUNTERS 4
  3955. #define HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS 8
  3956. #define HTT_TX_PDEV_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  3957. #define HTT_TX_PDEV_STATS_NUM_LEGACY_CCK_STATS 4
  3958. #define HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS 8
  3959. #define HTT_TX_PDEV_STATS_NUM_LTF 4
  3960. #define HTT_TX_PDEV_STATS_NUM_11AX_TRIGGER_TYPES 6
  3961. #define HTT_TX_PDEV_STATS_NUM_11BE_TRIGGER_TYPES 6
  3962. #define HTT_TX_NUM_OF_SOUNDING_STATS_WORDS \
  3963. (HTT_TX_PDEV_STATS_NUM_BW_COUNTERS * \
  3964. HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS)
  3965. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_M 0x000000ff
  3966. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_S 0
  3967. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_GET(_var) \
  3968. (((_var) & HTT_TX_PDEV_RATE_STATS_MAC_ID_M) >> \
  3969. HTT_TX_PDEV_RATE_STATS_MAC_ID_S)
  3970. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_SET(_var, _val) \
  3971. do { \
  3972. HTT_CHECK_SET_VAL(HTT_TX_PDEV_RATE_STATS_MAC_ID, _val); \
  3973. ((_var) |= ((_val) << HTT_TX_PDEV_RATE_STATS_MAC_ID_S)); \
  3974. } while (0)
  3975. #define HTT_TX_PDEV_STATS_NUM_MCS_DROP_COUNTERS \
  3976. (HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS + \
  3977. HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + \
  3978. HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS)
  3979. #define HTT_TX_PDEV_STATS_NUM_PER_COUNTERS 101
  3980. /*
  3981. * Introduce new TX counters to support 320MHz support and punctured modes
  3982. */
  3983. typedef enum {
  3984. HTT_TX_PDEV_STATS_PUNCTURED_NONE = 0,
  3985. HTT_TX_PDEV_STATS_PUNCTURED_20 = 1,
  3986. HTT_TX_PDEV_STATS_PUNCTURED_40 = 2,
  3987. HTT_TX_PDEV_STATS_PUNCTURED_80 = 3,
  3988. HTT_TX_PDEV_STATS_PUNCTURED_120 = 4,
  3989. HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS = 5
  3990. } HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_TYPE;
  3991. #define HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  3992. /* 11be related updates */
  3993. #define HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS 16 /* 0...13,-2,-1 */
  3994. #define HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS 5 /* 20,40,80,160,320 MHz */
  3995. #define HTT_TX_PDEV_STATS_NUM_HE_SIG_B_MCS_COUNTERS 6
  3996. #define HTT_TX_PDEV_STATS_NUM_EHT_SIG_MCS_COUNTERS 4
  3997. typedef enum {
  3998. HTT_TX_PDEV_STATS_AX_RU_SIZE_26,
  3999. HTT_TX_PDEV_STATS_AX_RU_SIZE_52,
  4000. HTT_TX_PDEV_STATS_AX_RU_SIZE_106,
  4001. HTT_TX_PDEV_STATS_AX_RU_SIZE_242,
  4002. HTT_TX_PDEV_STATS_AX_RU_SIZE_484,
  4003. HTT_TX_PDEV_STATS_AX_RU_SIZE_996,
  4004. HTT_TX_PDEV_STATS_AX_RU_SIZE_996x2,
  4005. HTT_TX_PDEV_STATS_NUM_AX_RU_SIZE_COUNTERS,
  4006. } HTT_TX_PDEV_STATS_AX_RU_SIZE;
  4007. typedef enum {
  4008. HTT_TX_PDEV_STATS_BE_RU_SIZE_26,
  4009. HTT_TX_PDEV_STATS_BE_RU_SIZE_52,
  4010. HTT_TX_PDEV_STATS_BE_RU_SIZE_52_26,
  4011. HTT_TX_PDEV_STATS_BE_RU_SIZE_106,
  4012. HTT_TX_PDEV_STATS_BE_RU_SIZE_106_26,
  4013. HTT_TX_PDEV_STATS_BE_RU_SIZE_242,
  4014. HTT_TX_PDEV_STATS_BE_RU_SIZE_484,
  4015. HTT_TX_PDEV_STATS_BE_RU_SIZE_484_242,
  4016. HTT_TX_PDEV_STATS_BE_RU_SIZE_996,
  4017. HTT_TX_PDEV_STATS_BE_RU_SIZE_996_484,
  4018. HTT_TX_PDEV_STATS_BE_RU_SIZE_996_484_242,
  4019. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x2,
  4020. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x2_484,
  4021. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x3,
  4022. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x3_484,
  4023. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x4,
  4024. HTT_TX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS,
  4025. } HTT_TX_PDEV_STATS_BE_RU_SIZE;
  4026. typedef struct {
  4027. htt_tlv_hdr_t tlv_hdr;
  4028. /**
  4029. * BIT [ 7 : 0] :- mac_id
  4030. * BIT [31 : 8] :- reserved
  4031. */
  4032. A_UINT32 mac_id__word;
  4033. /** Number of tx ldpc packets */
  4034. A_UINT32 tx_ldpc;
  4035. /** Number of tx rts packets */
  4036. A_UINT32 rts_cnt;
  4037. /** RSSI value of last ack packet (units = dB above noise floor) */
  4038. A_UINT32 ack_rssi;
  4039. A_UINT32 tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4040. /** tx_xx_mcs: currently unused */
  4041. A_UINT32 tx_su_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4042. A_UINT32 tx_mu_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4043. /* element 0,1, ...7 -> NSS 1,2, ...8 */
  4044. A_UINT32 tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4045. /* element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  4046. A_UINT32 tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4047. A_UINT32 tx_stbc[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4048. A_UINT32 tx_pream[HTT_TX_PDEV_STATS_NUM_PREAMBLE_TYPES];
  4049. /**
  4050. * Counters to track number of tx packets in each GI
  4051. * (400us, 800us, 1600us & 3200us) in each mcs (0-11)
  4052. */
  4053. A_UINT32 tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4054. /** Counters to track packets in dcm mcs (MCS 0, 1, 3, 4) */
  4055. A_UINT32 tx_dcm[HTT_TX_PDEV_STATS_NUM_DCM_COUNTERS];
  4056. /** Number of CTS-acknowledged RTS packets */
  4057. A_UINT32 rts_success;
  4058. /**
  4059. * Counters for legacy 11a and 11b transmissions.
  4060. *
  4061. * The index corresponds to:
  4062. *
  4063. * CCK: 0: 1 Mbps, 1: 2 Mbps, 2: 5.5 Mbps, 3: 11 Mbps
  4064. *
  4065. * OFDM: 0: 6 Mbps, 1: 9 Mbps, 2: 12 Mbps, 3: 18 Mbps,
  4066. * 4: 24 Mbps, 5: 36 Mbps, 6: 48 Mbps, 7: 54 Mbps
  4067. */
  4068. A_UINT32 tx_legacy_cck_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_CCK_STATS];
  4069. A_UINT32 tx_legacy_ofdm_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  4070. /** 11AC VHT DL MU MIMO LDPC count */
  4071. A_UINT32 ac_mu_mimo_tx_ldpc;
  4072. /** 11AX HE DL MU MIMO LDPC count */
  4073. A_UINT32 ax_mu_mimo_tx_ldpc;
  4074. /** 11AX HE DL MU OFDMA LDPC count */
  4075. A_UINT32 ofdma_tx_ldpc;
  4076. /**
  4077. * Counters for 11ax HE LTF selection during TX.
  4078. *
  4079. * The index corresponds to:
  4080. *
  4081. * 0: unused, 1: 1x LTF, 2: 2x LTF, 3: 4x LTF
  4082. */
  4083. A_UINT32 tx_he_ltf[HTT_TX_PDEV_STATS_NUM_LTF];
  4084. /** 11AC VHT DL MU MIMO TX MCS stats */
  4085. A_UINT32 ac_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4086. /** 11AX HE DL MU MIMO TX MCS stats */
  4087. A_UINT32 ax_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4088. /** 11AX HE DL MU OFDMA TX MCS stats */
  4089. A_UINT32 ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4090. /** 11AC VHT DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  4091. A_UINT32 ac_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4092. /** 11AX HE DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  4093. A_UINT32 ax_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4094. /** 11AX HE DL MU OFDMA TX NSS stats (Indicates NSS for individual users) */
  4095. A_UINT32 ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4096. /** 11AC VHT DL MU MIMO TX BW stats */
  4097. A_UINT32 ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4098. /** 11AX HE DL MU MIMO TX BW stats */
  4099. A_UINT32 ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4100. /** 11AX HE DL MU OFDMA TX BW stats */
  4101. A_UINT32 ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4102. /** 11AC VHT DL MU MIMO TX guard interval stats */
  4103. A_UINT32 ac_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4104. /** 11AX HE DL MU MIMO TX guard interval stats */
  4105. A_UINT32 ax_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4106. /** 11AX HE DL MU OFDMA TX guard interval stats */
  4107. A_UINT32 ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4108. A_UINT32 trigger_type_11ax[HTT_TX_PDEV_STATS_NUM_11AX_TRIGGER_TYPES];
  4109. A_UINT32 tx_11ax_su_ext;
  4110. /* Stats for MCS 12/13 */
  4111. A_UINT32 tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4112. A_UINT32 tx_stbc_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4113. A_UINT32 tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4114. /** 11AX VHT DL MU MIMO extended TX MCS stats for MCS 12/13 */
  4115. A_UINT32 ax_mu_mimo_tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4116. /** 11AX VHT DL MU OFDMA extended TX MCS stats for MCS 12/13 */
  4117. A_UINT32 ofdma_tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4118. /** 11AX VHT DL MU MIMO extended TX guard interval stats for MCS 12/13 */
  4119. A_UINT32 ax_mu_mimo_tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4120. /** 11AX VHT DL MU OFDMA extended TX guard interval stats for MCS 12/13 */
  4121. A_UINT32 ofdma_tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4122. /* Stats for MCS 14/15 */
  4123. A_UINT32 tx_mcs_ext_2[HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4124. A_UINT32 tx_bw_320mhz;
  4125. A_UINT32 tx_gi_ext_2[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4126. A_UINT32 tx_su_punctured_mode[HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  4127. A_UINT32 reduced_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4128. /** 11AC VHT DL MU MIMO TX BW stats at reduced channel config */
  4129. A_UINT32 reduced_ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4130. /** 11AX HE DL MU MIMO TX BW stats at reduced channel config */
  4131. A_UINT32 reduced_ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4132. /** 11AX HE DL MU OFDMA TX BW stats at reduced channel config */
  4133. A_UINT32 reduced_ax_mu_ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4134. /** 11AX HE DL MU OFDMA TX RU Size stats */
  4135. A_UINT32 ofdma_tx_ru_size[HTT_TX_PDEV_STATS_NUM_AX_RU_SIZE_COUNTERS];
  4136. /** 11AX HE DL MU OFDMA HE-SIG-B MCS stats */
  4137. A_UINT32 ofdma_he_sig_b_mcs[HTT_TX_PDEV_STATS_NUM_HE_SIG_B_MCS_COUNTERS];
  4138. /** 11AX HE SU data + embedded trigger PPDU success stats (stats for HETP ack success PPDU cnt) */
  4139. A_UINT32 ax_su_embedded_trigger_data_ppdu;
  4140. /** 11AX HE SU data + embedded trigger PPDU failure stats (stats for HETP ack failure PPDU cnt) */
  4141. A_UINT32 ax_su_embedded_trigger_data_ppdu_err;
  4142. } htt_tx_pdev_rate_stats_tlv;
  4143. typedef struct {
  4144. /* 11be mode pdev rate stats; placed in a separate TLV to adhere to size restrictions */
  4145. htt_tlv_hdr_t tlv_hdr;
  4146. /** 11BE EHT DL MU MIMO TX MCS stats */
  4147. A_UINT32 be_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4148. /** 11BE EHT DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  4149. A_UINT32 be_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4150. /** 11BE EHT DL MU MIMO TX BW stats */
  4151. A_UINT32 be_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4152. /** 11BE EHT DL MU MIMO TX guard interval stats */
  4153. A_UINT32 be_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4154. /** 11BE DL MU MIMO LDPC count */
  4155. A_UINT32 be_mu_mimo_tx_ldpc;
  4156. } htt_tx_pdev_rate_stats_be_tlv;
  4157. typedef struct {
  4158. /*
  4159. * SAWF pdev rate stats;
  4160. * placed in a separate TLV to adhere to size restrictions
  4161. */
  4162. htt_tlv_hdr_t tlv_hdr;
  4163. /**
  4164. * Counter incremented when MCS is dropped due to the successive retries
  4165. * to a peer reaching the configured limit.
  4166. */
  4167. A_UINT32 rate_retry_mcs_drop_cnt;
  4168. /**
  4169. * histogram of MCS rate drop down, indexed by pre-drop MCS
  4170. */
  4171. A_UINT32 mcs_drop_rate[HTT_TX_PDEV_STATS_NUM_MCS_DROP_COUNTERS];
  4172. /**
  4173. * PPDU PER histogram - each PPDU has its PER computed,
  4174. * and the bin corresponding to that PER percentage is incremented.
  4175. */
  4176. A_UINT32 per_histogram_cnt[HTT_TX_PDEV_STATS_NUM_PER_COUNTERS];
  4177. /**
  4178. * When the service class contains delay bound rate parameters which
  4179. * indicate low latency and we enable latency-based RA params then
  4180. * the low_latency_rate_count will be incremented.
  4181. * This counts the number of peer-TIDs that have been categorized as
  4182. * low-latency.
  4183. */
  4184. A_UINT32 low_latency_rate_cnt;
  4185. /** Indicate how many times rate drop happened within SIFS burst */
  4186. A_UINT32 su_burst_rate_drop_cnt;
  4187. /** Indicates how many within SIFS burst failed to deliver any pkt */
  4188. A_UINT32 su_burst_rate_drop_fail_cnt;
  4189. } htt_tx_pdev_rate_stats_sawf_tlv;
  4190. typedef struct {
  4191. htt_tlv_hdr_t tlv_hdr;
  4192. /**
  4193. * BIT [ 7 : 0] :- mac_id
  4194. * BIT [31 : 8] :- reserved
  4195. */
  4196. A_UINT32 mac_id__word;
  4197. /** 11BE EHT DL MU OFDMA LDPC count */
  4198. A_UINT32 be_ofdma_tx_ldpc;
  4199. /** 11BE EHT DL MU OFDMA TX MCS stats */
  4200. A_UINT32 be_ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4201. /**
  4202. * 11BE EHT DL MU OFDMA TX NSS stats (Indicates NSS for individual users)
  4203. */
  4204. A_UINT32 be_ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4205. /** 11BE EHT DL MU OFDMA TX BW stats */
  4206. A_UINT32 be_ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4207. /** 11BE EHT DL MU OFDMA TX guard interval stats */
  4208. A_UINT32 be_ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4209. /** 11BE EHT DL MU OFDMA TX RU Size stats */
  4210. A_UINT32 be_ofdma_tx_ru_size[HTT_TX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  4211. /** 11BE EHT DL MU OFDMA EHT-SIG MCS stats */
  4212. A_UINT32 be_ofdma_eht_sig_mcs[HTT_TX_PDEV_STATS_NUM_EHT_SIG_MCS_COUNTERS];
  4213. } htt_tx_pdev_rate_stats_be_ofdma_tlv;
  4214. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_RATE
  4215. * TLV_TAGS:
  4216. * - HTT_STATS_TX_PDEV_RATE_STATS_TAG
  4217. */
  4218. /* NOTE:
  4219. * This structure is for documentation, and cannot be safely used directly.
  4220. * Instead, use the constituent TLV structures to fill/parse.
  4221. */
  4222. typedef struct {
  4223. htt_tx_pdev_rate_stats_tlv rate_tlv;
  4224. htt_tx_pdev_rate_stats_be_tlv rate_be_tlv;
  4225. htt_tx_pdev_rate_stats_sawf_tlv rate_sawf_tlv;
  4226. } htt_tx_pdev_rate_stats_t;
  4227. /* == PDEV RX RATE CTRL STATS == */
  4228. #define HTT_RX_PDEV_STATS_NUM_LEGACY_CCK_STATS 4
  4229. #define HTT_RX_PDEV_STATS_NUM_LEGACY_OFDM_STATS 8
  4230. #define HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  4231. #define HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  4232. #define HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS 2 /* 14, 15 */
  4233. #define HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT 14 /* 0-13 */
  4234. #define HTT_RX_PDEV_STATS_NUM_GI_COUNTERS 4
  4235. #define HTT_RX_PDEV_STATS_NUM_DCM_COUNTERS 5
  4236. #define HTT_RX_PDEV_STATS_NUM_BW_COUNTERS 4
  4237. #define HTT_RX_PDEV_STATS_TOTAL_BW_COUNTERS \
  4238. (HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS + HTT_RX_PDEV_STATS_NUM_BW_COUNTERS)
  4239. #define HTT_RX_PDEV_STATS_NUM_BW_EXT2_COUNTERS 5 /* 20, 40, 80, 160, 320Mhz */
  4240. #define HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS 8
  4241. #define HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS 8
  4242. #define HTT_RX_PDEV_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  4243. #define HTT_RX_PDEV_MAX_OFDMA_NUM_USER 8
  4244. #define HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER 8
  4245. #define HTT_RX_PDEV_STATS_RXEVM_MAX_PILOTS_PER_NSS 16
  4246. #define HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS 16 /* 0-13, -2, -1 */
  4247. #define HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS 5 /* 20,40,80,160,320 MHz */
  4248. /* HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS:
  4249. * RU size index 0: HTT_UL_OFDMA_V0_RU_SIZE_RU_26
  4250. * RU size index 1: HTT_UL_OFDMA_V0_RU_SIZE_RU_52
  4251. * RU size index 2: HTT_UL_OFDMA_V0_RU_SIZE_RU_106
  4252. * RU size index 3: HTT_UL_OFDMA_V0_RU_SIZE_RU_242
  4253. * RU size index 4: HTT_UL_OFDMA_V0_RU_SIZE_RU_484
  4254. * RU size index 5: HTT_UL_OFDMA_V0_RU_SIZE_RU_996
  4255. */
  4256. #define HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS 6
  4257. /* HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS:
  4258. * RU size index 0: HTT_UL_OFDMA_V0_RU_SIZE_RU_26
  4259. * RU size index 1: HTT_UL_OFDMA_V0_RU_SIZE_RU_52
  4260. * RU size index 2: HTT_UL_OFDMA_V0_RU_SIZE_RU_106
  4261. * RU size index 3: HTT_UL_OFDMA_V0_RU_SIZE_RU_242
  4262. * RU size index 4: HTT_UL_OFDMA_V0_RU_SIZE_RU_484
  4263. * RU size index 5: HTT_UL_OFDMA_V0_RU_SIZE_RU_996
  4264. * RU size index 6: HTT_UL_OFDMA_V0_RU_SIZE_RU_996x2
  4265. */
  4266. #define HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS 7 /* includes 996x2 */
  4267. typedef enum {
  4268. HTT_RX_PDEV_STATS_BE_RU_SIZE_26,
  4269. HTT_RX_PDEV_STATS_BE_RU_SIZE_52,
  4270. HTT_RX_PDEV_STATS_BE_RU_SIZE_52_26,
  4271. HTT_RX_PDEV_STATS_BE_RU_SIZE_106,
  4272. HTT_RX_PDEV_STATS_BE_RU_SIZE_106_26,
  4273. HTT_RX_PDEV_STATS_BE_RU_SIZE_242,
  4274. HTT_RX_PDEV_STATS_BE_RU_SIZE_484,
  4275. HTT_RX_PDEV_STATS_BE_RU_SIZE_484_242,
  4276. HTT_RX_PDEV_STATS_BE_RU_SIZE_996,
  4277. HTT_RX_PDEV_STATS_BE_RU_SIZE_996_484,
  4278. HTT_RX_PDEV_STATS_BE_RU_SIZE_996_484_242,
  4279. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x2,
  4280. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x2_484,
  4281. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x3,
  4282. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x3_484,
  4283. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x4,
  4284. HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS,
  4285. } HTT_RX_PDEV_STATS_BE_RU_SIZE;
  4286. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_M 0x000000ff
  4287. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_S 0
  4288. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_GET(_var) \
  4289. (((_var) & HTT_RX_PDEV_RATE_STATS_MAC_ID_M) >> \
  4290. HTT_RX_PDEV_RATE_STATS_MAC_ID_S)
  4291. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_SET(_var, _val) \
  4292. do { \
  4293. HTT_CHECK_SET_VAL(HTT_RX_PDEV_RATE_STATS_MAC_ID, _val); \
  4294. ((_var) |= ((_val) << HTT_RX_PDEV_RATE_STATS_MAC_ID_S)); \
  4295. } while (0)
  4296. /* Introduce new RX counters to support 320MHZ support and punctured modes */
  4297. typedef enum {
  4298. HTT_RX_PDEV_STATS_PUNCTURED_NONE = 0,
  4299. HTT_RX_PDEV_STATS_PUNCTURED_20 = 1,
  4300. HTT_RX_PDEV_STATS_PUNCTURED_40 = 2,
  4301. HTT_RX_PDEV_STATS_PUNCTURED_80 = 3,
  4302. HTT_RX_PDEV_STATS_PUNCTURED_120 = 4,
  4303. HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS = 5
  4304. } HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_TYPE;
  4305. #define HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  4306. typedef struct {
  4307. htt_tlv_hdr_t tlv_hdr;
  4308. /**
  4309. * BIT [ 7 : 0] :- mac_id
  4310. * BIT [31 : 8] :- reserved
  4311. */
  4312. A_UINT32 mac_id__word;
  4313. A_UINT32 nsts;
  4314. /** Number of rx ldpc packets */
  4315. A_UINT32 rx_ldpc;
  4316. /** Number of rx rts packets */
  4317. A_UINT32 rts_cnt;
  4318. /** units = dB above noise floor */
  4319. A_UINT32 rssi_mgmt;
  4320. /** units = dB above noise floor */
  4321. A_UINT32 rssi_data;
  4322. /** units = dB above noise floor */
  4323. A_UINT32 rssi_comb;
  4324. A_UINT32 rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4325. /** element 0,1, ...7 -> NSS 1,2, ...8 */
  4326. A_UINT32 rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4327. A_UINT32 rx_dcm[HTT_RX_PDEV_STATS_NUM_DCM_COUNTERS];
  4328. A_UINT32 rx_stbc[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4329. /** element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  4330. A_UINT32 rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4331. A_UINT32 rx_pream[HTT_RX_PDEV_STATS_NUM_PREAMBLE_TYPES];
  4332. /** units = dB above noise floor */
  4333. A_UINT8 rssi_chain[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4334. /** Counters to track number of rx packets in each GI in each mcs (0-11) */
  4335. A_UINT32 rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4336. /** rx Signal Strength value in dBm unit */
  4337. A_INT32 rssi_in_dbm;
  4338. A_UINT32 rx_11ax_su_ext;
  4339. A_UINT32 rx_11ac_mumimo;
  4340. A_UINT32 rx_11ax_mumimo;
  4341. A_UINT32 rx_11ax_ofdma;
  4342. A_UINT32 txbf;
  4343. A_UINT32 rx_legacy_cck_rate[HTT_RX_PDEV_STATS_NUM_LEGACY_CCK_STATS];
  4344. A_UINT32 rx_legacy_ofdm_rate[HTT_RX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  4345. A_UINT32 rx_active_dur_us_low;
  4346. A_UINT32 rx_active_dur_us_high;
  4347. /** number of times UL MU MIMO RX packets received */
  4348. A_UINT32 rx_11ax_ul_ofdma;
  4349. /** 11AX HE UL OFDMA RX TB PPDU MCS stats */
  4350. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4351. /** 11AX HE UL OFDMA RX TB PPDU GI stats */
  4352. A_UINT32 ul_ofdma_rx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4353. /**
  4354. * 11AX HE UL OFDMA RX TB PPDU NSS stats
  4355. * (Increments the individual user NSS in the OFDMA PPDU received)
  4356. */
  4357. A_UINT32 ul_ofdma_rx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4358. /** 11AX HE UL OFDMA RX TB PPDU BW stats */
  4359. A_UINT32 ul_ofdma_rx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4360. /** Number of times UL OFDMA TB PPDUs received with stbc */
  4361. A_UINT32 ul_ofdma_rx_stbc;
  4362. /** Number of times UL OFDMA TB PPDUs received with ldpc */
  4363. A_UINT32 ul_ofdma_rx_ldpc;
  4364. /**
  4365. * Number of non data PPDUs received for each degree (number of users)
  4366. * in UL OFDMA
  4367. */
  4368. A_UINT32 rx_ulofdma_non_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4369. /**
  4370. * Number of data ppdus received for each degree (number of users)
  4371. * in UL OFDMA
  4372. */
  4373. A_UINT32 rx_ulofdma_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4374. /**
  4375. * Number of mpdus passed for each degree (number of users)
  4376. * in UL OFDMA TB PPDU
  4377. */
  4378. A_UINT32 rx_ulofdma_mpdu_ok[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4379. /**
  4380. * Number of mpdus failed for each degree (number of users)
  4381. * in UL OFDMA TB PPDU
  4382. */
  4383. A_UINT32 rx_ulofdma_mpdu_fail[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4384. A_UINT32 nss_count;
  4385. A_UINT32 pilot_count;
  4386. /** RxEVM stats in dB */
  4387. A_INT32 rx_pilot_evm_dB[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_RXEVM_MAX_PILOTS_PER_NSS];
  4388. /**
  4389. * EVM mean across pilots, computed as
  4390. * mean(10*log10(rx_pilot_evm_linear)) = mean(rx_pilot_evm_dB)
  4391. */
  4392. A_INT32 rx_pilot_evm_dB_mean[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4393. /** dBm units */
  4394. A_INT8 rx_ul_fd_rssi[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4395. /** per_chain_rssi_pkt_type:
  4396. * This field shows what type of rx frame the per-chain RSSI was computed
  4397. * on, by recording the frame type and sub-type as bit-fields within this
  4398. * field:
  4399. * BIT [3 : 0] :- IEEE80211_FC0_TYPE
  4400. * BIT [7 : 4] :- IEEE80211_FC0_SUBTYPE
  4401. * BIT [31 : 8] :- Reserved
  4402. */
  4403. A_UINT32 per_chain_rssi_pkt_type;
  4404. A_INT8 rx_per_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4405. A_UINT32 rx_su_ndpa;
  4406. A_UINT32 rx_11ax_su_txbf_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4407. A_UINT32 rx_mu_ndpa;
  4408. A_UINT32 rx_11ax_mu_txbf_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4409. A_UINT32 rx_br_poll;
  4410. A_UINT32 rx_11ax_dl_ofdma_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4411. A_UINT32 rx_11ax_dl_ofdma_ru[HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS];
  4412. /**
  4413. * Number of non data ppdus received for each degree (number of users)
  4414. * with UL MUMIMO
  4415. */
  4416. A_UINT32 rx_ulmumimo_non_data_ppdu[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4417. /**
  4418. * Number of data ppdus received for each degree (number of users)
  4419. * with UL MUMIMO
  4420. */
  4421. A_UINT32 rx_ulmumimo_data_ppdu[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4422. /**
  4423. * Number of mpdus passed for each degree (number of users)
  4424. * with UL MUMIMO TB PPDU
  4425. */
  4426. A_UINT32 rx_ulmumimo_mpdu_ok[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4427. /**
  4428. * Number of mpdus failed for each degree (number of users)
  4429. * with UL MUMIMO TB PPDU
  4430. */
  4431. A_UINT32 rx_ulmumimo_mpdu_fail[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4432. /**
  4433. * Number of non data ppdus received for each degree (number of users)
  4434. * in UL OFDMA
  4435. */
  4436. A_UINT32 rx_ulofdma_non_data_nusers[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4437. /**
  4438. * Number of data ppdus received for each degree (number of users)
  4439. *in UL OFDMA
  4440. */
  4441. A_UINT32 rx_ulofdma_data_nusers[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4442. /*
  4443. * NOTE - this TLV is already large enough that it causes the HTT message
  4444. * carrying it to be nearly at the message size limit that applies to
  4445. * many targets/hosts.
  4446. * No further fields should be added to this TLV without very careful
  4447. * review to ensure the size increase is acceptable.
  4448. */
  4449. } htt_rx_pdev_rate_stats_tlv;
  4450. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX_RATE
  4451. * TLV_TAGS:
  4452. * - HTT_STATS_RX_PDEV_RATE_STATS_TAG
  4453. */
  4454. /* NOTE:
  4455. * This structure is for documentation, and cannot be safely used directly.
  4456. * Instead, use the constituent TLV structures to fill/parse.
  4457. */
  4458. typedef struct {
  4459. htt_rx_pdev_rate_stats_tlv rate_tlv;
  4460. } htt_rx_pdev_rate_stats_t;
  4461. typedef struct {
  4462. htt_tlv_hdr_t tlv_hdr;
  4463. /** units = dB above noise floor */
  4464. A_UINT8 rssi_chain_ext[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS];
  4465. A_INT8 rx_per_chain_rssi_ext_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS];
  4466. /** rx mcast signal strength value in dBm unit */
  4467. A_INT32 rssi_mcast_in_dbm;
  4468. /** rx mgmt packet signal Strength value in dBm unit */
  4469. A_INT32 rssi_mgmt_in_dbm;
  4470. /*
  4471. * Stats for MCS 0-13 since rx_pdev_rate_stats_tlv cannot be updated,
  4472. * due to message size limitations.
  4473. */
  4474. A_UINT32 rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4475. A_UINT32 rx_stbc_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4476. A_UINT32 rx_gi_ext[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4477. A_UINT32 ul_ofdma_rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4478. A_UINT32 ul_ofdma_rx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4479. A_UINT32 rx_11ax_su_txbf_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4480. A_UINT32 rx_11ax_mu_txbf_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4481. A_UINT32 rx_11ax_dl_ofdma_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4482. /* MCS 14,15 */
  4483. A_UINT32 rx_mcs_ext_2[HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4484. A_UINT32 rx_bw_ext[HTT_RX_PDEV_STATS_NUM_BW_EXT2_COUNTERS];
  4485. A_UINT32 rx_gi_ext_2[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4486. A_UINT32 rx_su_punctured_mode[HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  4487. A_UINT32 reduced_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4488. } htt_rx_pdev_rate_ext_stats_tlv;
  4489. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT
  4490. * TLV_TAGS:
  4491. * - HTT_STATS_RX_PDEV_RATE_EXT_STATS_TAG
  4492. */
  4493. /* NOTE:
  4494. * This structure is for documentation, and cannot be safely used directly.
  4495. * Instead, use the constituent TLV structures to fill/parse.
  4496. */
  4497. typedef struct {
  4498. htt_rx_pdev_rate_ext_stats_tlv rate_tlv;
  4499. } htt_rx_pdev_rate_ext_stats_t;
  4500. #define HTT_STATS_CMN_MAC_ID_M 0x000000ff
  4501. #define HTT_STATS_CMN_MAC_ID_S 0
  4502. #define HTT_STATS_CMN_MAC_ID_GET(_var) \
  4503. (((_var) & HTT_STATS_CMN_MAC_ID_M) >> \
  4504. HTT_STATS_CMN_MAC_ID_S)
  4505. #define HTT_STATS_CMN_MAC_ID_SET(_var, _val) \
  4506. do { \
  4507. HTT_CHECK_SET_VAL(HTT_STATS_CMN_MAC_ID, _val); \
  4508. ((_var) |= ((_val) << HTT_STATS_CMN_MAC_ID_S)); \
  4509. } while (0)
  4510. #define HTT_RX_UL_MAX_UPLINK_RSSI_TRACK 5
  4511. typedef struct {
  4512. htt_tlv_hdr_t tlv_hdr;
  4513. /**
  4514. * BIT [ 7 : 0] :- mac_id
  4515. * BIT [31 : 8] :- reserved
  4516. */
  4517. A_UINT32 mac_id__word;
  4518. A_UINT32 rx_11ax_ul_ofdma;
  4519. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4520. A_UINT32 ul_ofdma_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4521. A_UINT32 ul_ofdma_rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4522. A_UINT32 ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4523. A_UINT32 ul_ofdma_rx_stbc;
  4524. A_UINT32 ul_ofdma_rx_ldpc;
  4525. /*
  4526. * These are arrays to hold the number of PPDUs that we received per RU.
  4527. * E.g. PPDUs (data or non data) received in RU26 will be incremented in
  4528. * array offset 0 and similarly RU52 will be incremented in array offset 1
  4529. */
  4530. A_UINT32 rx_ulofdma_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS]; /* ppdu level */
  4531. A_UINT32 rx_ulofdma_non_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS]; /* ppdu level */
  4532. /*
  4533. * These arrays hold Target RSSI (rx power the AP wants),
  4534. * FD RSSI (rx power the AP sees) & Power headroom values of STAs
  4535. * which can be identified by AIDs, during trigger based RX.
  4536. * Array acts a circular buffer and holds values for last 5 STAs
  4537. * in the same order as RX.
  4538. */
  4539. /**
  4540. * STA AID array for identifying which STA the
  4541. * Target-RSSI / FD-RSSI / pwr headroom stats are for
  4542. */
  4543. A_UINT32 uplink_sta_aid[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4544. /**
  4545. * Trig Target RSSI for STA AID in same index - UNIT(dBm)
  4546. */
  4547. A_INT32 uplink_sta_target_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4548. /**
  4549. * Trig FD RSSI from STA AID in same index - UNIT(dBm)
  4550. */
  4551. A_INT32 uplink_sta_fd_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4552. /**
  4553. * Trig power headroom for STA AID in same idx - UNIT(dB)
  4554. */
  4555. A_UINT32 uplink_sta_power_headroom[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4556. A_UINT32 reduced_ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4557. } htt_rx_pdev_ul_trigger_stats_tlv;
  4558. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS
  4559. * TLV_TAGS:
  4560. * - HTT_STATS_RX_PDEV_UL_TRIG_STATS_TAG
  4561. * NOTE:
  4562. * This structure is for documentation, and cannot be safely used directly.
  4563. * Instead, use the constituent TLV structures to fill/parse.
  4564. */
  4565. typedef struct {
  4566. htt_rx_pdev_ul_trigger_stats_tlv ul_trigger_tlv;
  4567. } htt_rx_pdev_ul_trigger_stats_t;
  4568. typedef struct {
  4569. htt_tlv_hdr_t tlv_hdr;
  4570. /**
  4571. * BIT [ 7 : 0] :- mac_id
  4572. * BIT [31 : 8] :- reserved
  4573. */
  4574. A_UINT32 mac_id__word;
  4575. A_UINT32 rx_11be_ul_ofdma;
  4576. A_UINT32 be_ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4577. A_UINT32 be_ul_ofdma_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4578. A_UINT32 be_ul_ofdma_rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4579. A_UINT32 be_ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4580. A_UINT32 be_ul_ofdma_rx_stbc;
  4581. A_UINT32 be_ul_ofdma_rx_ldpc;
  4582. /*
  4583. * These are arrays to hold the number of PPDUs that we received per RU.
  4584. * E.g. PPDUs (data or non data) received in RU26 will be incremented in
  4585. * array offset 0 and similarly RU52 will be incremented in array offset 1
  4586. */
  4587. /** PPDU level */
  4588. A_UINT32 be_rx_ulofdma_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  4589. /** PPDU level */
  4590. A_UINT32 be_rx_ulofdma_non_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  4591. /*
  4592. * These arrays hold Target RSSI (rx power the AP wants),
  4593. * FD RSSI (rx power the AP sees) & Power headroom values of STAs
  4594. * which can be identified by AIDs, during trigger based RX.
  4595. * Array acts a circular buffer and holds values for last 5 STAs
  4596. * in the same order as RX.
  4597. */
  4598. /**
  4599. * STA AID array for identifying which STA the
  4600. * Target-RSSI / FD-RSSI / pwr headroom stats are for
  4601. */
  4602. A_UINT32 be_uplink_sta_aid[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4603. /**
  4604. * Trig Target RSSI for STA AID in same index - UNIT(dBm)
  4605. */
  4606. A_INT32 be_uplink_sta_target_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4607. /**
  4608. * Trig FD RSSI from STA AID in same index - UNIT(dBm)
  4609. */
  4610. A_INT32 be_uplink_sta_fd_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4611. /**
  4612. * Trig power headroom for STA AID in same idx - UNIT(dB)
  4613. */
  4614. A_UINT32 be_uplink_sta_power_headroom[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4615. } htt_rx_pdev_be_ul_trigger_stats_tlv;
  4616. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS
  4617. * TLV_TAGS:
  4618. * - HTT_STATS_RX_PDEV_BE_UL_TRIG_STATS_TAG
  4619. * NOTE:
  4620. * This structure is for documentation, and cannot be safely used directly.
  4621. * Instead, use the constituent TLV structures to fill/parse.
  4622. */
  4623. typedef struct {
  4624. htt_rx_pdev_be_ul_trigger_stats_tlv ul_trigger_tlv;
  4625. } htt_rx_pdev_be_ul_trigger_stats_t;
  4626. typedef struct {
  4627. htt_tlv_hdr_t tlv_hdr;
  4628. A_UINT32 user_index;
  4629. /** PPDU level */
  4630. A_UINT32 rx_ulofdma_non_data_ppdu;
  4631. /** PPDU level */
  4632. A_UINT32 rx_ulofdma_data_ppdu;
  4633. /** MPDU level */
  4634. A_UINT32 rx_ulofdma_mpdu_ok;
  4635. /** MPDU level */
  4636. A_UINT32 rx_ulofdma_mpdu_fail;
  4637. A_UINT32 rx_ulofdma_non_data_nusers;
  4638. A_UINT32 rx_ulofdma_data_nusers;
  4639. } htt_rx_pdev_ul_ofdma_user_stats_tlv;
  4640. typedef struct {
  4641. htt_tlv_hdr_t tlv_hdr;
  4642. A_UINT32 user_index;
  4643. /** PPDU level */
  4644. A_UINT32 rx_ulmumimo_non_data_ppdu;
  4645. /** PPDU level */
  4646. A_UINT32 rx_ulmumimo_data_ppdu;
  4647. /** MPDU level */
  4648. A_UINT32 rx_ulmumimo_mpdu_ok;
  4649. /** MPDU level */
  4650. A_UINT32 rx_ulmumimo_mpdu_fail;
  4651. } htt_rx_pdev_ul_mimo_user_stats_tlv;
  4652. typedef struct {
  4653. htt_tlv_hdr_t tlv_hdr;
  4654. A_UINT32 user_index;
  4655. /** PPDU level */
  4656. A_UINT32 be_rx_ulmumimo_non_data_ppdu;
  4657. /** PPDU level */
  4658. A_UINT32 be_rx_ulmumimo_data_ppdu;
  4659. /** MPDU level */
  4660. A_UINT32 be_rx_ulmumimo_mpdu_ok;
  4661. /** MPDU level */
  4662. A_UINT32 be_rx_ulmumimo_mpdu_fail;
  4663. } htt_rx_pdev_be_ul_mimo_user_stats_tlv;
  4664. /* == RX PDEV/SOC STATS == */
  4665. typedef struct {
  4666. htt_tlv_hdr_t tlv_hdr;
  4667. /**
  4668. * BIT [7:0] :- mac_id
  4669. * BIT [31:8] :- reserved
  4670. *
  4671. * Refer to HTT_STATS_CMN_MAC_ID_GET/SET macros.
  4672. */
  4673. A_UINT32 mac_id__word;
  4674. /** Number of times UL MUMIMO RX packets received */
  4675. A_UINT32 rx_11ax_ul_mumimo;
  4676. /** 11AX HE UL MU-MIMO RX TB PPDU MCS stats */
  4677. A_UINT32 ul_mumimo_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4678. /**
  4679. * 11AX HE UL MU-MIMO RX GI & LTF stats.
  4680. * Index 0 indicates 1xLTF + 1.6 msec GI
  4681. * Index 1 indicates 2xLTF + 1.6 msec GI
  4682. * Index 2 indicates 4xLTF + 3.2 msec GI
  4683. */
  4684. A_UINT32 ul_mumimo_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4685. /**
  4686. * 11AX HE UL MU-MIMO RX TB PPDU NSS stats
  4687. * (Increments the individual user NSS in the UL MU MIMO PPDU received)
  4688. */
  4689. A_UINT32 ul_mumimo_rx_nss[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4690. /** 11AX HE UL MU-MIMO RX TB PPDU BW stats */
  4691. A_UINT32 ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4692. /** Number of times UL MUMIMO TB PPDUs received with STBC */
  4693. A_UINT32 ul_mumimo_rx_stbc;
  4694. /** Number of times UL MUMIMO TB PPDUs received with LDPC */
  4695. A_UINT32 ul_mumimo_rx_ldpc;
  4696. /* Stats for MCS 12/13 */
  4697. A_UINT32 ul_mumimo_rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4698. A_UINT32 ul_mumimo_rx_gi_ext[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4699. /** RSSI in dBm for Rx TB PPDUs */
  4700. A_INT8 rx_ul_mumimo_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_TOTAL_BW_COUNTERS];
  4701. /** Target RSSI programmed in UL MUMIMO triggers (units dBm) */
  4702. A_INT8 rx_ul_mumimo_target_rssi[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4703. /** FD RSSI measured for Rx UL TB PPDUs (units dBm) */
  4704. A_INT8 rx_ul_mumimo_fd_rssi[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4705. /** Average pilot EVM measued for RX UL TB PPDU */
  4706. A_INT8 rx_ulmumimo_pilot_evm_dB_mean[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4707. A_UINT32 reduced_ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4708. } htt_rx_pdev_ul_mumimo_trig_stats_tlv;
  4709. typedef struct {
  4710. htt_tlv_hdr_t tlv_hdr;
  4711. /**
  4712. * BIT [7:0] :- mac_id
  4713. * BIT [31:8] :- reserved
  4714. *
  4715. * Refer to HTT_STATS_CMN_MAC_ID_GET/SET macros.
  4716. */
  4717. A_UINT32 mac_id__word;
  4718. /** Number of times UL MUMIMO RX packets received */
  4719. A_UINT32 rx_11be_ul_mumimo;
  4720. /** 11BE EHT UL MU-MIMO RX TB PPDU MCS stats */
  4721. A_UINT32 be_ul_mumimo_rx_mcs[HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4722. /**
  4723. * 11BE EHT UL MU-MIMO RX GI & LTF stats.
  4724. * Index 0 indicates 1xLTF + 1.6 msec GI
  4725. * Index 1 indicates 2xLTF + 1.6 msec GI
  4726. * Index 2 indicates 4xLTF + 3.2 msec GI
  4727. */
  4728. A_UINT32 be_ul_mumimo_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4729. /**
  4730. * 11BE EHT UL MU-MIMO RX TB PPDU NSS stats
  4731. * (Increments the individual user NSS in the UL MU MIMO PPDU received)
  4732. */
  4733. A_UINT32 be_ul_mumimo_rx_nss[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4734. /** 11BE EHT UL MU-MIMO RX TB PPDU BW stats */
  4735. A_UINT32 be_ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4736. /** Number of times UL MUMIMO TB PPDUs received with STBC */
  4737. A_UINT32 be_ul_mumimo_rx_stbc;
  4738. /** Number of times UL MUMIMO TB PPDUs received with LDPC */
  4739. A_UINT32 be_ul_mumimo_rx_ldpc;
  4740. /** RSSI in dBm for Rx TB PPDUs */
  4741. A_INT8 be_rx_ul_mumimo_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4742. /** Target RSSI programmed in UL MUMIMO triggers (units dBm) */
  4743. A_INT8 be_rx_ul_mumimo_target_rssi[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4744. /** FD RSSI measured for Rx UL TB PPDUs (units dBm) */
  4745. A_INT8 be_rx_ul_mumimo_fd_rssi[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4746. /** Average pilot EVM measued for RX UL TB PPDU */
  4747. A_INT8 be_rx_ulmumimo_pilot_evm_dB_mean[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4748. } htt_rx_pdev_ul_mumimo_trig_be_stats_tlv;
  4749. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS
  4750. * TLV_TAGS:
  4751. * - HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_STATS_TAG
  4752. * - HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_BE_STATS_TAG
  4753. */
  4754. typedef struct {
  4755. htt_rx_pdev_ul_mumimo_trig_stats_tlv ul_mumimo_trig_tlv;
  4756. htt_rx_pdev_ul_mumimo_trig_be_stats_tlv ul_mumimo_trig_be_tlv;
  4757. } htt_rx_pdev_ul_mumimo_trig_stats_t;
  4758. typedef struct {
  4759. htt_tlv_hdr_t tlv_hdr;
  4760. /** Num Packets received on REO FW ring */
  4761. A_UINT32 fw_reo_ring_data_msdu;
  4762. /** Num bc/mc packets indicated from fw to host */
  4763. A_UINT32 fw_to_host_data_msdu_bcmc;
  4764. /** Num unicast packets indicated from fw to host */
  4765. A_UINT32 fw_to_host_data_msdu_uc;
  4766. /** Num remote buf recycle from offload */
  4767. A_UINT32 ofld_remote_data_buf_recycle_cnt;
  4768. /** Num remote free buf given to offload */
  4769. A_UINT32 ofld_remote_free_buf_indication_cnt;
  4770. /** Num unicast packets from local path indicated to host */
  4771. A_UINT32 ofld_buf_to_host_data_msdu_uc;
  4772. /** Num unicast packets from REO indicated to host */
  4773. A_UINT32 reo_fw_ring_to_host_data_msdu_uc;
  4774. /** Num Packets received from WBM SW1 ring */
  4775. A_UINT32 wbm_sw_ring_reap;
  4776. /** Num packets from WBM forwarded from fw to host via WBM */
  4777. A_UINT32 wbm_forward_to_host_cnt;
  4778. /** Num packets from WBM recycled to target refill ring */
  4779. A_UINT32 wbm_target_recycle_cnt;
  4780. /**
  4781. * Total Num of recycled to refill ring,
  4782. * including packets from WBM and REO
  4783. */
  4784. A_UINT32 target_refill_ring_recycle_cnt;
  4785. } htt_rx_soc_fw_stats_tlv;
  4786. #define HTT_RX_SOC_FW_REFILL_RING_EMPTY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  4787. /* NOTE: Variable length TLV, use length spec to infer array size */
  4788. typedef struct {
  4789. htt_tlv_hdr_t tlv_hdr;
  4790. /** Num ring empty encountered */
  4791. A_UINT32 refill_ring_empty_cnt[1]; /* HTT_RX_STATS_REFILL_MAX_RING */
  4792. } htt_rx_soc_fw_refill_ring_empty_tlv_v;
  4793. #define HTT_RX_SOC_FW_REFILL_RING_EMPTY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  4794. /* NOTE: Variable length TLV, use length spec to infer array size */
  4795. typedef struct {
  4796. htt_tlv_hdr_t tlv_hdr;
  4797. /** Num total buf refilled from refill ring */
  4798. A_UINT32 refill_ring_num_refill[1]; /* HTT_RX_STATS_REFILL_MAX_RING */
  4799. } htt_rx_soc_fw_refill_ring_num_refill_tlv_v;
  4800. /* RXDMA error code from WBM released packets */
  4801. typedef enum {
  4802. HTT_RX_RXDMA_OVERFLOW_ERR = 0,
  4803. HTT_RX_RXDMA_MPDU_LENGTH_ERR = 1,
  4804. HTT_RX_RXDMA_FCS_ERR = 2,
  4805. HTT_RX_RXDMA_DECRYPT_ERR = 3,
  4806. HTT_RX_RXDMA_TKIP_MIC_ERR = 4,
  4807. HTT_RX_RXDMA_UNECRYPTED_ERR = 5,
  4808. HTT_RX_RXDMA_MSDU_LEN_ERR = 6,
  4809. HTT_RX_RXDMA_MSDU_LIMIT_ERR = 7,
  4810. HTT_RX_RXDMA_WIFI_PARSE_ERR = 8,
  4811. HTT_RX_RXDMA_AMSDU_PARSE_ERR = 9,
  4812. HTT_RX_RXDMA_SA_TIMEOUT_ERR = 10,
  4813. HTT_RX_RXDMA_DA_TIMEOUT_ERR = 11,
  4814. HTT_RX_RXDMA_FLOW_TIMEOUT_ERR = 12,
  4815. HTT_RX_RXDMA_FLUSH_REQUEST = 13,
  4816. HTT_RX_RXDMA_ERR_CODE_RVSD0 = 14,
  4817. HTT_RX_RXDMA_ERR_CODE_RVSD1 = 15,
  4818. /*
  4819. * This MAX_ERR_CODE should not be used in any host/target messages,
  4820. * so that even though it is defined within a host/target interface
  4821. * definition header file, it isn't actually part of the host/target
  4822. * interface, and thus can be modified.
  4823. */
  4824. HTT_RX_RXDMA_MAX_ERR_CODE
  4825. } htt_rx_rxdma_error_code_enum;
  4826. /* NOTE: Variable length TLV, use length spec to infer array size */
  4827. typedef struct {
  4828. htt_tlv_hdr_t tlv_hdr;
  4829. /** NOTE:
  4830. * The mapping of RXDMA error types to rxdma_err array elements is HW dependent.
  4831. * It is expected but not required that the target will provide a rxdma_err element
  4832. * for each of the htt_rx_rxdma_error_code_enum values, up to but not including
  4833. * MAX_ERR_CODE. The host should ignore any array elements whose
  4834. * indices are >= the MAX_ERR_CODE value the host was compiled with.
  4835. */
  4836. A_UINT32 rxdma_err[1]; /* HTT_RX_RXDMA_MAX_ERR_CODE */
  4837. } htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v;
  4838. /* REO error code from WBM released packets */
  4839. typedef enum {
  4840. HTT_RX_REO_QUEUE_DESC_ADDR_ZERO = 0,
  4841. HTT_RX_REO_QUEUE_DESC_NOT_VALID = 1,
  4842. HTT_RX_AMPDU_IN_NON_BA = 2,
  4843. HTT_RX_NON_BA_DUPLICATE = 3,
  4844. HTT_RX_BA_DUPLICATE = 4,
  4845. HTT_RX_REGULAR_FRAME_2K_JUMP = 5,
  4846. HTT_RX_BAR_FRAME_2K_JUMP = 6,
  4847. HTT_RX_REGULAR_FRAME_OOR = 7,
  4848. HTT_RX_BAR_FRAME_OOR = 8,
  4849. HTT_RX_BAR_FRAME_NO_BA_SESSION = 9,
  4850. HTT_RX_BAR_FRAME_SN_EQUALS_SSN = 10,
  4851. HTT_RX_PN_CHECK_FAILED = 11,
  4852. HTT_RX_2K_ERROR_HANDLING_FLAG_SET = 12,
  4853. HTT_RX_PN_ERROR_HANDLING_FLAG_SET = 13,
  4854. HTT_RX_QUEUE_DESCRIPTOR_BLOCKED_SET = 14,
  4855. HTT_RX_REO_ERR_CODE_RVSD = 15,
  4856. /*
  4857. * This MAX_ERR_CODE should not be used in any host/target messages,
  4858. * so that even though it is defined within a host/target interface
  4859. * definition header file, it isn't actually part of the host/target
  4860. * interface, and thus can be modified.
  4861. */
  4862. HTT_RX_REO_MAX_ERR_CODE
  4863. } htt_rx_reo_error_code_enum;
  4864. /* NOTE: Variable length TLV, use length spec to infer array size */
  4865. typedef struct {
  4866. htt_tlv_hdr_t tlv_hdr;
  4867. /** NOTE:
  4868. * The mapping of REO error types to reo_err array elements is HW dependent.
  4869. * It is expected but not required that the target will provide a rxdma_err element
  4870. * for each of the htt_rx_reo_error_code_enum values, up to but not including
  4871. * MAX_ERR_CODE. The host should ignore any array elements whose
  4872. * indices are >= the MAX_ERR_CODE value the host was compiled with.
  4873. */
  4874. A_UINT32 reo_err[1]; /* HTT_RX_REO_MAX_ERR_CODE */
  4875. } htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v;
  4876. /* NOTE:
  4877. * This structure is for documentation, and cannot be safely used directly.
  4878. * Instead, use the constituent TLV structures to fill/parse.
  4879. */
  4880. typedef struct {
  4881. htt_rx_soc_fw_stats_tlv fw_tlv;
  4882. htt_rx_soc_fw_refill_ring_empty_tlv_v fw_refill_ring_empty_tlv;
  4883. htt_rx_soc_fw_refill_ring_num_refill_tlv_v fw_refill_ring_num_refill_tlv;
  4884. htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v fw_refill_ring_num_rxdma_err_tlv;
  4885. htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v fw_refill_ring_num_reo_err_tlv;
  4886. } htt_rx_soc_stats_t;
  4887. /* == RX PDEV STATS == */
  4888. #define HTT_RX_PDEV_FW_STATS_MAC_ID_M 0x000000ff
  4889. #define HTT_RX_PDEV_FW_STATS_MAC_ID_S 0
  4890. #define HTT_RX_PDEV_FW_STATS_MAC_ID_GET(_var) \
  4891. (((_var) & HTT_RX_PDEV_FW_STATS_MAC_ID_M) >> \
  4892. HTT_RX_PDEV_FW_STATS_MAC_ID_S)
  4893. #define HTT_RX_PDEV_FW_STATS_MAC_ID_SET(_var, _val) \
  4894. do { \
  4895. HTT_CHECK_SET_VAL(HTT_RX_PDEV_FW_STATS_MAC_ID, _val); \
  4896. ((_var) |= ((_val) << HTT_RX_PDEV_FW_STATS_MAC_ID_S)); \
  4897. } while (0)
  4898. typedef struct {
  4899. htt_tlv_hdr_t tlv_hdr;
  4900. /**
  4901. * BIT [ 7 : 0] :- mac_id
  4902. * BIT [31 : 8] :- reserved
  4903. */
  4904. A_UINT32 mac_id__word;
  4905. /** Num PPDU status processed from HW */
  4906. A_UINT32 ppdu_recvd;
  4907. /** Num MPDU across PPDUs with FCS ok */
  4908. A_UINT32 mpdu_cnt_fcs_ok;
  4909. /** Num MPDU across PPDUs with FCS err */
  4910. A_UINT32 mpdu_cnt_fcs_err;
  4911. /** Num MSDU across PPDUs */
  4912. A_UINT32 tcp_msdu_cnt;
  4913. /** Num MSDU across PPDUs */
  4914. A_UINT32 tcp_ack_msdu_cnt;
  4915. /** Num MSDU across PPDUs */
  4916. A_UINT32 udp_msdu_cnt;
  4917. /** Num MSDU across PPDUs */
  4918. A_UINT32 other_msdu_cnt;
  4919. /** Num MPDU on FW ring indicated */
  4920. A_UINT32 fw_ring_mpdu_ind;
  4921. /** Num MGMT MPDU given to protocol */
  4922. A_UINT32 fw_ring_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  4923. /** Num ctrl MPDU given to protocol */
  4924. A_UINT32 fw_ring_ctrl_subtype[HTT_STATS_SUBTYPE_MAX];
  4925. /** Num mcast data packet received */
  4926. A_UINT32 fw_ring_mcast_data_msdu;
  4927. /** Num broadcast data packet received */
  4928. A_UINT32 fw_ring_bcast_data_msdu;
  4929. /** Num unicast data packet received */
  4930. A_UINT32 fw_ring_ucast_data_msdu;
  4931. /** Num null data packet received */
  4932. A_UINT32 fw_ring_null_data_msdu;
  4933. /** Num MPDU on FW ring dropped */
  4934. A_UINT32 fw_ring_mpdu_drop;
  4935. /** Num buf indication to offload */
  4936. A_UINT32 ofld_local_data_ind_cnt;
  4937. /** Num buf recycle from offload */
  4938. A_UINT32 ofld_local_data_buf_recycle_cnt;
  4939. /** Num buf indication to data_rx */
  4940. A_UINT32 drx_local_data_ind_cnt;
  4941. /** Num buf recycle from data_rx */
  4942. A_UINT32 drx_local_data_buf_recycle_cnt;
  4943. /** Num buf indication to protocol */
  4944. A_UINT32 local_nondata_ind_cnt;
  4945. /** Num buf recycle from protocol */
  4946. A_UINT32 local_nondata_buf_recycle_cnt;
  4947. /** Num buf fed */
  4948. A_UINT32 fw_status_buf_ring_refill_cnt;
  4949. /** Num ring empty encountered */
  4950. A_UINT32 fw_status_buf_ring_empty_cnt;
  4951. /** Num buf fed */
  4952. A_UINT32 fw_pkt_buf_ring_refill_cnt;
  4953. /** Num ring empty encountered */
  4954. A_UINT32 fw_pkt_buf_ring_empty_cnt;
  4955. /** Num buf fed */
  4956. A_UINT32 fw_link_buf_ring_refill_cnt;
  4957. /** Num ring empty encountered */
  4958. A_UINT32 fw_link_buf_ring_empty_cnt;
  4959. /** Num buf fed */
  4960. A_UINT32 host_pkt_buf_ring_refill_cnt;
  4961. /** Num ring empty encountered */
  4962. A_UINT32 host_pkt_buf_ring_empty_cnt;
  4963. /** Num buf fed */
  4964. A_UINT32 mon_pkt_buf_ring_refill_cnt;
  4965. /** Num ring empty encountered */
  4966. A_UINT32 mon_pkt_buf_ring_empty_cnt;
  4967. /** Num buf fed */
  4968. A_UINT32 mon_status_buf_ring_refill_cnt;
  4969. /** Num ring empty encountered */
  4970. A_UINT32 mon_status_buf_ring_empty_cnt;
  4971. /** Num buf fed */
  4972. A_UINT32 mon_desc_buf_ring_refill_cnt;
  4973. /** Num ring empty encountered */
  4974. A_UINT32 mon_desc_buf_ring_empty_cnt;
  4975. /** Num buf fed */
  4976. A_UINT32 mon_dest_ring_update_cnt;
  4977. /** Num ring full encountered */
  4978. A_UINT32 mon_dest_ring_full_cnt;
  4979. /** Num rx suspend is attempted */
  4980. A_UINT32 rx_suspend_cnt;
  4981. /** Num rx suspend failed */
  4982. A_UINT32 rx_suspend_fail_cnt;
  4983. /** Num rx resume attempted */
  4984. A_UINT32 rx_resume_cnt;
  4985. /** Num rx resume failed */
  4986. A_UINT32 rx_resume_fail_cnt;
  4987. /** Num rx ring switch */
  4988. A_UINT32 rx_ring_switch_cnt;
  4989. /** Num rx ring restore */
  4990. A_UINT32 rx_ring_restore_cnt;
  4991. /** Num rx flush issued */
  4992. A_UINT32 rx_flush_cnt;
  4993. /** Num rx recovery */
  4994. A_UINT32 rx_recovery_reset_cnt;
  4995. } htt_rx_pdev_fw_stats_tlv;
  4996. typedef struct {
  4997. htt_tlv_hdr_t tlv_hdr;
  4998. /** peer mac address */
  4999. htt_mac_addr peer_mac_addr;
  5000. /** Num of tx mgmt frames with subtype on peer level */
  5001. A_UINT32 peer_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  5002. /** Num of rx mgmt frames with subtype on peer level */
  5003. A_UINT32 peer_rx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  5004. } htt_peer_ctrl_path_txrx_stats_tlv;
  5005. #define HTT_STATS_PHY_ERR_MAX 43
  5006. typedef struct {
  5007. htt_tlv_hdr_t tlv_hdr;
  5008. /**
  5009. * BIT [ 7 : 0] :- mac_id
  5010. * BIT [31 : 8] :- reserved
  5011. */
  5012. A_UINT32 mac_id__word;
  5013. /** Num of phy err */
  5014. A_UINT32 total_phy_err_cnt;
  5015. /** Counts of different types of phy errs
  5016. * The mapping of PHY error types to phy_err array elements is HW dependent.
  5017. * The only currently-supported mapping is shown below:
  5018. *
  5019. * 0 phyrx_err_phy_off Reception aborted due to receiving a PHY_OFF TLV
  5020. * 1 phyrx_err_synth_off
  5021. * 2 phyrx_err_ofdma_timing
  5022. * 3 phyrx_err_ofdma_signal_parity
  5023. * 4 phyrx_err_ofdma_rate_illegal
  5024. * 5 phyrx_err_ofdma_length_illegal
  5025. * 6 phyrx_err_ofdma_restart
  5026. * 7 phyrx_err_ofdma_service
  5027. * 8 phyrx_err_ppdu_ofdma_power_drop
  5028. * 9 phyrx_err_cck_blokker
  5029. * 10 phyrx_err_cck_timing
  5030. * 11 phyrx_err_cck_header_crc
  5031. * 12 phyrx_err_cck_rate_illegal
  5032. * 13 phyrx_err_cck_length_illegal
  5033. * 14 phyrx_err_cck_restart
  5034. * 15 phyrx_err_cck_service
  5035. * 16 phyrx_err_cck_power_drop
  5036. * 17 phyrx_err_ht_crc_err
  5037. * 18 phyrx_err_ht_length_illegal
  5038. * 19 phyrx_err_ht_rate_illegal
  5039. * 20 phyrx_err_ht_zlf
  5040. * 21 phyrx_err_false_radar_ext
  5041. * 22 phyrx_err_green_field
  5042. * 23 phyrx_err_bw_gt_dyn_bw
  5043. * 24 phyrx_err_leg_ht_mismatch
  5044. * 25 phyrx_err_vht_crc_error
  5045. * 26 phyrx_err_vht_siga_unsupported
  5046. * 27 phyrx_err_vht_lsig_len_invalid
  5047. * 28 phyrx_err_vht_ndp_or_zlf
  5048. * 29 phyrx_err_vht_nsym_lt_zero
  5049. * 30 phyrx_err_vht_rx_extra_symbol_mismatch
  5050. * 31 phyrx_err_vht_rx_skip_group_id0
  5051. * 32 phyrx_err_vht_rx_skip_group_id1to62
  5052. * 33 phyrx_err_vht_rx_skip_group_id63
  5053. * 34 phyrx_err_ofdm_ldpc_decoder_disabled
  5054. * 35 phyrx_err_defer_nap
  5055. * 36 phyrx_err_fdomain_timeout
  5056. * 37 phyrx_err_lsig_rel_check
  5057. * 38 phyrx_err_bt_collision
  5058. * 39 phyrx_err_unsupported_mu_feedback
  5059. * 40 phyrx_err_ppdu_tx_interrupt_rx
  5060. * 41 phyrx_err_unsupported_cbf
  5061. * 42 phyrx_err_other
  5062. */
  5063. A_UINT32 phy_err[HTT_STATS_PHY_ERR_MAX];
  5064. } htt_rx_pdev_fw_stats_phy_err_tlv;
  5065. #define HTT_RX_PDEV_FW_RING_MPDU_ERR_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  5066. /* NOTE: Variable length TLV, use length spec to infer array size */
  5067. typedef struct {
  5068. htt_tlv_hdr_t tlv_hdr;
  5069. /** Num error MPDU for each RxDMA error type */
  5070. A_UINT32 fw_ring_mpdu_err[1]; /* HTT_RX_STATS_RXDMA_MAX_ERR */
  5071. } htt_rx_pdev_fw_ring_mpdu_err_tlv_v;
  5072. #define HTT_RX_PDEV_FW_MPDU_DROP_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  5073. /* NOTE: Variable length TLV, use length spec to infer array size */
  5074. typedef struct {
  5075. htt_tlv_hdr_t tlv_hdr;
  5076. /** Num MPDU dropped */
  5077. A_UINT32 fw_mpdu_drop[1]; /* HTT_RX_STATS_FW_DROP_REASON_MAX */
  5078. } htt_rx_pdev_fw_mpdu_drop_tlv_v;
  5079. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX
  5080. * TLV_TAGS:
  5081. * - HTT_STATS_RX_SOC_FW_STATS_TAG (head TLV in soc_stats)
  5082. * - HTT_STATS_RX_SOC_FW_REFILL_RING_EMPTY_TAG (inside soc_stats)
  5083. * - HTT_STATS_RX_SOC_FW_REFILL_RING_NUM_REFILL_TAG (inside soc_stats)
  5084. * - HTT_STATS_RX_PDEV_FW_STATS_TAG
  5085. * - HTT_STATS_RX_PDEV_FW_RING_MPDU_ERR_TAG
  5086. * - HTT_STATS_RX_PDEV_FW_MPDU_DROP_TAG
  5087. */
  5088. /* NOTE:
  5089. * This structure is for documentation, and cannot be safely used directly.
  5090. * Instead, use the constituent TLV structures to fill/parse.
  5091. */
  5092. typedef struct {
  5093. htt_rx_soc_stats_t soc_stats;
  5094. htt_rx_pdev_fw_stats_tlv fw_stats_tlv;
  5095. htt_rx_pdev_fw_ring_mpdu_err_tlv_v fw_ring_mpdu_err_tlv;
  5096. htt_rx_pdev_fw_mpdu_drop_tlv_v fw_ring_mpdu_drop;
  5097. htt_rx_pdev_fw_stats_phy_err_tlv fw_stats_phy_err_tlv;
  5098. } htt_rx_pdev_stats_t;
  5099. /* STATS_TYPE : HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS
  5100. * TLV_TAGS:
  5101. * - HTT_STATS_PEER_CTRL_PATH_TXRX_STATS_TAG
  5102. *
  5103. */
  5104. typedef struct {
  5105. htt_peer_ctrl_path_txrx_stats_tlv peer_ctrl_path_txrx_stats_tlv;
  5106. } htt_ctrl_path_txrx_stats_t;
  5107. #define HTT_PDEV_CCA_STATS_TX_FRAME_INFO_PRESENT (0x1)
  5108. #define HTT_PDEV_CCA_STATS_RX_FRAME_INFO_PRESENT (0x2)
  5109. #define HTT_PDEV_CCA_STATS_RX_CLEAR_INFO_PRESENT (0x4)
  5110. #define HTT_PDEV_CCA_STATS_MY_RX_FRAME_INFO_PRESENT (0x8)
  5111. #define HTT_PDEV_CCA_STATS_USEC_CNT_INFO_PRESENT (0x10)
  5112. #define HTT_PDEV_CCA_STATS_MED_RX_IDLE_INFO_PRESENT (0x20)
  5113. #define HTT_PDEV_CCA_STATS_MED_TX_IDLE_GLOBAL_INFO_PRESENT (0x40)
  5114. #define HTT_PDEV_CCA_STATS_CCA_OBBS_USEC_INFO_PRESENT (0x80)
  5115. typedef struct {
  5116. htt_tlv_hdr_t tlv_hdr;
  5117. /* Below values are obtained from the HW Cycles counter registers */
  5118. A_UINT32 tx_frame_usec;
  5119. A_UINT32 rx_frame_usec;
  5120. A_UINT32 rx_clear_usec;
  5121. A_UINT32 my_rx_frame_usec;
  5122. A_UINT32 usec_cnt;
  5123. A_UINT32 med_rx_idle_usec;
  5124. A_UINT32 med_tx_idle_global_usec;
  5125. A_UINT32 cca_obss_usec;
  5126. } htt_pdev_stats_cca_counters_tlv;
  5127. /* NOTE: THIS htt_pdev_cca_stats_hist_tlv STRUCTURE IS DEPRECATED,
  5128. * due to lack of support in some host stats infrastructures for
  5129. * TLVs nested within TLVs.
  5130. */
  5131. typedef struct {
  5132. htt_tlv_hdr_t tlv_hdr;
  5133. /** The channel number on which these stats were collected */
  5134. A_UINT32 chan_num;
  5135. /** num of CCA records (Num of htt_pdev_stats_cca_counters_tlv)*/
  5136. A_UINT32 num_records;
  5137. /**
  5138. * Bit map of valid CCA counters
  5139. * Bit0 - tx_frame_usec
  5140. * Bit1 - rx_frame_usec
  5141. * Bit2 - rx_clear_usec
  5142. * Bit3 - my_rx_frame_usec
  5143. * bit4 - usec_cnt
  5144. * Bit5 - med_rx_idle_usec
  5145. * Bit6 - med_tx_idle_global_usec
  5146. * Bit7 - cca_obss_usec
  5147. *
  5148. * See HTT_PDEV_CCA_STATS_xxx_INFO_PRESENT defs
  5149. */
  5150. A_UINT32 valid_cca_counters_bitmap;
  5151. /** Indicates the stats collection interval
  5152. * Valid Values:
  5153. * 100 - For the 100ms interval CCA stats histogram
  5154. * 1000 - For 1sec interval CCA histogram
  5155. * 0xFFFFFFFF - For Cumulative CCA Stats
  5156. */
  5157. A_UINT32 collection_interval;
  5158. /**
  5159. * This will be followed by an array which contains the CCA stats
  5160. * collected in the last N intervals,
  5161. * if the indication is for last N intervals CCA stats.
  5162. * Then the pdev_cca_stats[0] element contains the oldest CCA stats
  5163. * and pdev_cca_stats[N-1] will have the most recent CCA stats.
  5164. */
  5165. htt_pdev_stats_cca_counters_tlv cca_hist_tlv[1];
  5166. } htt_pdev_cca_stats_hist_tlv;
  5167. typedef struct {
  5168. htt_tlv_hdr_t tlv_hdr;
  5169. /** The channel number on which these stats were collected */
  5170. A_UINT32 chan_num;
  5171. /** num of CCA records (Num of htt_pdev_stats_cca_counters_tlv)*/
  5172. A_UINT32 num_records;
  5173. /**
  5174. * Bit map of valid CCA counters
  5175. * Bit0 - tx_frame_usec
  5176. * Bit1 - rx_frame_usec
  5177. * Bit2 - rx_clear_usec
  5178. * Bit3 - my_rx_frame_usec
  5179. * bit4 - usec_cnt
  5180. * Bit5 - med_rx_idle_usec
  5181. * Bit6 - med_tx_idle_global_usec
  5182. * Bit7 - cca_obss_usec
  5183. *
  5184. * See HTT_PDEV_CCA_STATS_xxx_INFO_PRESENT defs
  5185. */
  5186. A_UINT32 valid_cca_counters_bitmap;
  5187. /** Indicates the stats collection interval
  5188. * Valid Values:
  5189. * 100 - For the 100ms interval CCA stats histogram
  5190. * 1000 - For 1sec interval CCA histogram
  5191. * 0xFFFFFFFF - For Cumulative CCA Stats
  5192. */
  5193. A_UINT32 collection_interval;
  5194. /**
  5195. * This will be followed by an array which contains the CCA stats
  5196. * collected in the last N intervals,
  5197. * if the indication is for last N intervals CCA stats.
  5198. * Then the pdev_cca_stats[0] element contains the oldest CCA stats
  5199. * and pdev_cca_stats[N-1] will have the most recent CCA stats.
  5200. * htt_pdev_stats_cca_counters_tlv cca_hist_tlv[1];
  5201. */
  5202. } htt_pdev_cca_stats_hist_v1_tlv;
  5203. #define HTT_TWT_SESSION_FLAG_FLOW_ID_M 0x0000ffff
  5204. #define HTT_TWT_SESSION_FLAG_FLOW_ID_S 0
  5205. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_M 0x00010000
  5206. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_S 16
  5207. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_M 0x00020000
  5208. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S 17
  5209. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_M 0x00040000
  5210. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S 18
  5211. #define HTT_TWT_SESSION_FLAG_FLOW_ID_GET(_var) \
  5212. (((_var) & HTT_TWT_SESSION_FLAG_FLOW_ID_M) >> \
  5213. HTT_TWT_SESSION_FLAG_FLOW_ID_S)
  5214. #define HTT_TWT_SESSION_FLAG_FLOW_ID_SET(_var, _val) \
  5215. do { \
  5216. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_FLOW_ID, _val); \
  5217. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_FLOW_ID_S)); \
  5218. } while (0)
  5219. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_GET(_var) \
  5220. (((_var) & HTT_TWT_SESSION_FLAG_BCAST_TWT_M) >> \
  5221. HTT_TWT_SESSION_FLAG_BCAST_TWT_S)
  5222. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_SET(_var, _val) \
  5223. do { \
  5224. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_BCAST_TWT, _val); \
  5225. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_BCAST_TWT_S)); \
  5226. } while (0)
  5227. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_GET(_var) \
  5228. (((_var) & HTT_TWT_SESSION_FLAG_TRIGGER_TWT_M) >> \
  5229. HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S)
  5230. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_SET(_var, _val) \
  5231. do { \
  5232. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_TRIGGER_TWT, _val); \
  5233. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S)); \
  5234. } while (0)
  5235. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_GET(_var) \
  5236. (((_var) & HTT_TWT_SESSION_FLAG_ANNOUN_TWT_M) >> \
  5237. HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S)
  5238. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_SET(_var, _val) \
  5239. do { \
  5240. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_ANNOUN_TWT, _val); \
  5241. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S)); \
  5242. } while (0)
  5243. #define TWT_DIALOG_ID_UNAVAILABLE 0xFFFFFFFF
  5244. typedef struct {
  5245. htt_tlv_hdr_t tlv_hdr;
  5246. A_UINT32 vdev_id;
  5247. htt_mac_addr peer_mac;
  5248. A_UINT32 flow_id_flags;
  5249. /**
  5250. * TWT_DIALOG_ID_UNAVAILABLE is used when TWT session is
  5251. * not initiated by host
  5252. */
  5253. A_UINT32 dialog_id;
  5254. A_UINT32 wake_dura_us;
  5255. A_UINT32 wake_intvl_us;
  5256. A_UINT32 sp_offset_us;
  5257. } htt_pdev_stats_twt_session_tlv;
  5258. typedef struct {
  5259. htt_tlv_hdr_t tlv_hdr;
  5260. A_UINT32 pdev_id;
  5261. A_UINT32 num_sessions;
  5262. htt_pdev_stats_twt_session_tlv twt_session[1];
  5263. } htt_pdev_stats_twt_sessions_tlv;
  5264. /* STATS_TYPE: HTT_DBG_EXT_STATS_TWT_SESSIONS
  5265. * TLV_TAGS:
  5266. * - HTT_STATS_PDEV_TWT_SESSIONS_TAG
  5267. * - HTT_STATS_PDEV_TWT_SESSION_TAG
  5268. */
  5269. /* NOTE:
  5270. * This structure is for documentation, and cannot be safely used directly.
  5271. * Instead, use the constituent TLV structures to fill/parse.
  5272. */
  5273. typedef struct {
  5274. htt_pdev_stats_twt_sessions_tlv twt_sessions[1];
  5275. } htt_pdev_twt_sessions_stats_t;
  5276. typedef enum {
  5277. /* Global link descriptor queued in REO */
  5278. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_0 = 0,
  5279. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_1 = 1,
  5280. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_2 = 2,
  5281. /*Number of queue descriptors of this aging group */
  5282. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC0 = 3,
  5283. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC1 = 4,
  5284. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC2 = 5,
  5285. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC3 = 6,
  5286. /* Total number of MSDUs buffered in AC */
  5287. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC0 = 7,
  5288. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC1 = 8,
  5289. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC2 = 9,
  5290. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC3 = 10,
  5291. HTT_RX_REO_RESOURCE_STATS_MAX = 16
  5292. } htt_rx_reo_resource_sample_id_enum;
  5293. typedef struct {
  5294. htt_tlv_hdr_t tlv_hdr;
  5295. /* Variable based on the Number of records. HTT_RX_REO_RESOURCE_STATS_MAX */
  5296. /** htt_rx_reo_debug_sample_id_enum */
  5297. A_UINT32 sample_id;
  5298. /** Max value of all samples */
  5299. A_UINT32 total_max;
  5300. /** Average value of total samples */
  5301. A_UINT32 total_avg;
  5302. /** Num of samples including both zeros and non zeros ones*/
  5303. A_UINT32 total_sample;
  5304. /** Average value of all non zeros samples */
  5305. A_UINT32 non_zeros_avg;
  5306. /** Num of non zeros samples */
  5307. A_UINT32 non_zeros_sample;
  5308. /** Max value of last N non zero samples (N = last_non_zeros_sample) */
  5309. A_UINT32 last_non_zeros_max;
  5310. /** Min value of last N non zero samples (N = last_non_zeros_sample) */
  5311. A_UINT32 last_non_zeros_min;
  5312. /** Average value of last N non zero samples (N = last_non_zeros_sample) */
  5313. A_UINT32 last_non_zeros_avg;
  5314. /** Num of last non zero samples */
  5315. A_UINT32 last_non_zeros_sample;
  5316. } htt_rx_reo_resource_stats_tlv_v;
  5317. /* STATS_TYPE: HTT_DBG_EXT_STATS_REO_RESOURCE_STATS
  5318. * TLV_TAGS:
  5319. * - HTT_STATS_RX_REO_RESOURCE_STATS_TAG
  5320. */
  5321. /* NOTE:
  5322. * This structure is for documentation, and cannot be safely used directly.
  5323. * Instead, use the constituent TLV structures to fill/parse.
  5324. */
  5325. typedef struct {
  5326. htt_rx_reo_resource_stats_tlv_v reo_resource_stats;
  5327. } htt_soc_reo_resource_stats_t;
  5328. /* == TX SOUNDING STATS == */
  5329. /* config_param0 */
  5330. #define HTT_DBG_EXT_STATS_SET_VDEV_MASK(_var) ((_var << 1) | 0x1)
  5331. #define HTT_DBG_EXT_STATS_GET_VDEV_ID_FROM_VDEV_MASK(_var) ((_var >> 1) & 0xFF)
  5332. #define HTT_DBG_EXT_STATS_IS_VDEV_ID_SET(_var) ((_var) & 0x1)
  5333. typedef enum {
  5334. /* Implicit beamforming stats */
  5335. HTT_IMPLICIT_TXBF_STEER_STATS = 0,
  5336. /* Single user short inter frame sequence steer stats */
  5337. HTT_EXPLICIT_TXBF_SU_SIFS_STEER_STATS = 1,
  5338. /* Single user random back off steer stats */
  5339. HTT_EXPLICIT_TXBF_SU_RBO_STEER_STATS = 2,
  5340. /* Multi user short inter frame sequence steer stats */
  5341. HTT_EXPLICIT_TXBF_MU_SIFS_STEER_STATS = 3,
  5342. /* Multi user random back off steer stats */
  5343. HTT_EXPLICIT_TXBF_MU_RBO_STEER_STATS = 4,
  5344. /* For backward compatability new modes cannot be added */
  5345. HTT_TXBF_MAX_NUM_OF_MODES = 5
  5346. } htt_txbf_sound_steer_modes;
  5347. typedef enum {
  5348. HTT_TX_AC_SOUNDING_MODE = 0,
  5349. HTT_TX_AX_SOUNDING_MODE = 1,
  5350. HTT_TX_BE_SOUNDING_MODE = 2,
  5351. } htt_stats_sounding_tx_mode;
  5352. typedef struct {
  5353. htt_tlv_hdr_t tlv_hdr;
  5354. A_UINT32 tx_sounding_mode; /* HTT_TX_XX_SOUNDING_MODE */
  5355. /* Counts number of soundings for all steering modes in each bw */
  5356. A_UINT32 cbf_20[HTT_TXBF_MAX_NUM_OF_MODES];
  5357. A_UINT32 cbf_40[HTT_TXBF_MAX_NUM_OF_MODES];
  5358. A_UINT32 cbf_80[HTT_TXBF_MAX_NUM_OF_MODES];
  5359. A_UINT32 cbf_160[HTT_TXBF_MAX_NUM_OF_MODES];
  5360. /**
  5361. * The sounding array is a 2-D array stored as an 1-D array of
  5362. * A_UINT32. The stats for a particular user/bw combination is
  5363. * referenced with the following:
  5364. *
  5365. * sounding[(user* max_bw) + bw]
  5366. *
  5367. * ... where max_bw == 4 for 160mhz
  5368. */
  5369. A_UINT32 sounding[HTT_TX_NUM_OF_SOUNDING_STATS_WORDS];
  5370. /* cv upload handler stats */
  5371. A_UINT32 cv_nc_mismatch_err;
  5372. A_UINT32 cv_fcs_err;
  5373. A_UINT32 cv_frag_idx_mismatch;
  5374. A_UINT32 cv_invalid_peer_id;
  5375. A_UINT32 cv_no_txbf_setup;
  5376. A_UINT32 cv_expiry_in_update;
  5377. A_UINT32 cv_pkt_bw_exceed;
  5378. A_UINT32 cv_dma_not_done_err;
  5379. A_UINT32 cv_update_failed;
  5380. /* cv query stats */
  5381. /** total times CV query happened */
  5382. A_UINT32 cv_total_query;
  5383. /** total pattern based CV query */
  5384. A_UINT32 cv_total_pattern_query;
  5385. /** total BW based CV query */
  5386. A_UINT32 cv_total_bw_query;
  5387. /** incorrect encoding in CV flags */
  5388. A_UINT32 cv_invalid_bw_coding;
  5389. /** forced sounding enabled for the peer */
  5390. A_UINT32 cv_forced_sounding;
  5391. /** standalone sounding sequence on-going */
  5392. A_UINT32 cv_standalone_sounding;
  5393. /** NC of available CV lower than expected */
  5394. A_UINT32 cv_nc_mismatch;
  5395. /** feedback type different from expected */
  5396. A_UINT32 cv_fb_type_mismatch;
  5397. /** CV BW not equal to expected BW for OFDMA */
  5398. A_UINT32 cv_ofdma_bw_mismatch;
  5399. /** CV BW not greater than or equal to expected BW */
  5400. A_UINT32 cv_bw_mismatch;
  5401. /** CV pattern not matching with the expected pattern */
  5402. A_UINT32 cv_pattern_mismatch;
  5403. /** CV available is of different preamble type than expected. */
  5404. A_UINT32 cv_preamble_mismatch;
  5405. /** NR of available CV is lower than expected. */
  5406. A_UINT32 cv_nr_mismatch;
  5407. /** CV in use count has exceeded threshold and cannot be used further. */
  5408. A_UINT32 cv_in_use_cnt_exceeded;
  5409. /** A valid CV has been found. */
  5410. A_UINT32 cv_found;
  5411. /** No valid CV was found. */
  5412. A_UINT32 cv_not_found;
  5413. /** Sounding per user in 320MHz bandwidth */
  5414. A_UINT32 sounding_320[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  5415. /** Counts number of soundings for all steering modes in 320MHz bandwidth */
  5416. A_UINT32 cbf_320[HTT_TXBF_MAX_NUM_OF_MODES];
  5417. /* This part can be used for new counters added for CV query/upload. */
  5418. /** non-trigger based ranging sequence on-going */
  5419. A_UINT32 cv_ntbr_sounding;
  5420. /** CV found, but upload is in progress. */
  5421. A_UINT32 cv_found_upload_in_progress;
  5422. /** Expired CV found during query. */
  5423. A_UINT32 cv_expired_during_query;
  5424. } htt_tx_sounding_stats_tlv;
  5425. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_SOUNDING_INFO
  5426. * TLV_TAGS:
  5427. * - HTT_STATS_TX_SOUNDING_STATS_TAG
  5428. */
  5429. /* NOTE:
  5430. * This structure is for documentation, and cannot be safely used directly.
  5431. * Instead, use the constituent TLV structures to fill/parse.
  5432. */
  5433. typedef struct {
  5434. htt_tx_sounding_stats_tlv sounding_tlv;
  5435. } htt_tx_sounding_stats_t;
  5436. typedef struct {
  5437. htt_tlv_hdr_t tlv_hdr;
  5438. A_UINT32 num_obss_tx_ppdu_success;
  5439. A_UINT32 num_obss_tx_ppdu_failure;
  5440. /** num_sr_tx_transmissions:
  5441. * Counter of TX done by aborting other BSS RX with spatial reuse
  5442. * (for cases where rx RSSI from other BSS is below the packet-detection
  5443. * threshold for doing spatial reuse)
  5444. */
  5445. union {
  5446. A_UINT32 num_sr_tx_transmissions; /* CORRECTED - use this one */
  5447. A_UINT32 num_sr_tx_tranmissions; /* DEPRECATED - has typo in name */
  5448. };
  5449. union {
  5450. /**
  5451. * Count the number of times the RSSI from an other-BSS signal
  5452. * is below the spatial reuse power threshold, thus providing an
  5453. * opportunity for spatial reuse since OBSS interference will be
  5454. * inconsequential.
  5455. */
  5456. A_UINT32 num_spatial_reuse_opportunities;
  5457. /* DEPRECATED: num_sr_rx_ge_pd_rssi_thr
  5458. * This old name has been deprecated because it does not
  5459. * clearly and accurately reflect the information stored within
  5460. * this field.
  5461. * Use the new name (num_spatial_reuse_opportunities) instead of
  5462. * the deprecated old name (num_sr_rx_ge_pd_rssi_thr).
  5463. */
  5464. A_UINT32 num_sr_rx_ge_pd_rssi_thr;
  5465. };
  5466. /**
  5467. * Count of number of times OBSS frames were aborted and non-SRG
  5468. * opportunities were created. Non-SRG opportunities are created when
  5469. * incoming OBSS RSSI is lesser than the global configured non-SRG RSSI
  5470. * threshold and non-SRG OBSS color / non-SRG OBSS BSSID registers
  5471. * allow non-SRG TX.
  5472. */
  5473. A_UINT32 num_non_srg_opportunities;
  5474. /**
  5475. * Count of number of times TX PPDU were transmitted using non-SRG
  5476. * opportunities created. Incoming OBSS frame RSSI is compared with per
  5477. * PPDU non-SRG RSSI threshold configured in each PPDU. If incoming OBSS
  5478. * RSSI < non-SRG RSSI threshold configured in each PPDU, then non-SRG
  5479. * tranmission happens.
  5480. */
  5481. A_UINT32 num_non_srg_ppdu_tried;
  5482. /**
  5483. * Count of number of times non-SRG based TX transmissions were successful
  5484. */
  5485. A_UINT32 num_non_srg_ppdu_success;
  5486. /**
  5487. * Count of number of times OBSS frames were aborted and SRG opportunities
  5488. * were created. Srg opportunities are created when incoming OBSS RSSI
  5489. * is less than the global configured SRG RSSI threshold and SRC OBSS
  5490. * color / SRG OBSS BSSID / SRG partial bssid / SRG BSS color bitmap
  5491. * registers allow SRG TX.
  5492. */
  5493. A_UINT32 num_srg_opportunities;
  5494. /**
  5495. * Count of number of times TX PPDU were transmitted using SRG
  5496. * opportunities created.
  5497. * Incoming OBSS frame RSSI is compared with per PPDU SRG RSSI
  5498. * threshold configured in each PPDU.
  5499. * If incoming OBSS RSSI < SRG RSSI threshold configured in each PPDU,
  5500. * then SRG tranmission happens.
  5501. */
  5502. A_UINT32 num_srg_ppdu_tried;
  5503. /**
  5504. * Count of number of times SRG based TX transmissions were successful
  5505. */
  5506. A_UINT32 num_srg_ppdu_success;
  5507. /**
  5508. * Count of number of times PSR opportunities were created by aborting
  5509. * OBSS UL OFDMA HE-TB PPDU frame. HE-TB ppdu frames are aborted if the
  5510. * spatial reuse info in the OBSS trigger common field is set to allow PSR
  5511. * based spatial reuse.
  5512. */
  5513. A_UINT32 num_psr_opportunities;
  5514. /**
  5515. * Count of number of times TX PPDU were transmitted using PSR
  5516. * opportunities created.
  5517. */
  5518. A_UINT32 num_psr_ppdu_tried;
  5519. /**
  5520. * Count of number of times PSR based TX transmissions were successful.
  5521. */
  5522. A_UINT32 num_psr_ppdu_success;
  5523. } htt_pdev_obss_pd_stats_tlv;
  5524. /* NOTE:
  5525. * This structure is for documentation, and cannot be safely used directly.
  5526. * Instead, use the constituent TLV structures to fill/parse.
  5527. */
  5528. typedef struct {
  5529. htt_pdev_obss_pd_stats_tlv obss_pd_stat;
  5530. } htt_pdev_obss_pd_stats_t;
  5531. typedef struct {
  5532. htt_tlv_hdr_t tlv_hdr;
  5533. A_UINT32 pdev_id;
  5534. A_UINT32 current_head_idx;
  5535. A_UINT32 current_tail_idx;
  5536. A_UINT32 num_htt_msgs_sent;
  5537. /**
  5538. * Time in milliseconds for which the ring has been in
  5539. * its current backpressure condition
  5540. */
  5541. A_UINT32 backpressure_time_ms;
  5542. /** backpressure_hist -
  5543. * histogram showing how many times different degrees of backpressure
  5544. * duration occurred:
  5545. * Index 0 indicates the number of times ring was
  5546. * continously in backpressure state for 100 - 200ms.
  5547. * Index 1 indicates the number of times ring was
  5548. * continously in backpressure state for 200 - 300ms.
  5549. * Index 2 indicates the number of times ring was
  5550. * continously in backpressure state for 300 - 400ms.
  5551. * Index 3 indicates the number of times ring was
  5552. * continously in backpressure state for 400 - 500ms.
  5553. * Index 4 indicates the number of times ring was
  5554. * continously in backpressure state beyond 500ms.
  5555. */
  5556. A_UINT32 backpressure_hist[5];
  5557. } htt_ring_backpressure_stats_tlv;
  5558. /* STATS_TYPE : HTT_STATS_RING_BACKPRESSURE_STATS_INFO
  5559. * TLV_TAGS:
  5560. * - HTT_STATS_RING_BACKPRESSURE_STATS_TAG
  5561. */
  5562. /* NOTE:
  5563. * This structure is for documentation, and cannot be safely used directly.
  5564. * Instead, use the constituent TLV structures to fill/parse.
  5565. */
  5566. typedef struct {
  5567. htt_sring_cmn_tlv cmn_tlv;
  5568. struct {
  5569. htt_stats_string_tlv sring_str_tlv;
  5570. htt_ring_backpressure_stats_tlv backpressure_stats_tlv;
  5571. } r[1]; /* variable-length array */
  5572. } htt_ring_backpressure_stats_t;
  5573. #define HTT_LATENCY_PROFILE_MAX_HIST 3
  5574. #define HTT_STATS_MAX_PROF_STATS_NAME_LEN 32
  5575. #define HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST 3
  5576. typedef struct {
  5577. htt_tlv_hdr_t tlv_hdr;
  5578. /** print_header:
  5579. * This field suggests whether the host should print a header when
  5580. * displaying the TLV (because this is the first latency_prof_stats
  5581. * TLV within a series), or if only the TLV contents should be displayed
  5582. * without a header (because this is not the first TLV within the series).
  5583. */
  5584. A_UINT32 print_header;
  5585. A_UINT8 latency_prof_name[HTT_STATS_MAX_PROF_STATS_NAME_LEN];
  5586. /** number of data values included in the tot sum */
  5587. A_UINT32 cnt;
  5588. /** time in us */
  5589. A_UINT32 min;
  5590. /** time in us */
  5591. A_UINT32 max;
  5592. A_UINT32 last;
  5593. /** time in us */
  5594. A_UINT32 tot;
  5595. /** time in us */
  5596. A_UINT32 avg;
  5597. /** hist_intvl:
  5598. * Histogram interval, i.e. the latency range covered by each
  5599. * bin of the histogram, in microsecond units.
  5600. * hist[0] counts how many latencies were between 0 to hist_intvl
  5601. * hist[1] counts how many latencies were between hist_intvl to 2*hist_intvl
  5602. * hist[2] counts how many latencies were more than 2*hist_intvl
  5603. */
  5604. A_UINT32 hist_intvl;
  5605. A_UINT32 hist[HTT_LATENCY_PROFILE_MAX_HIST];
  5606. /** max page faults in any 1 sampling window */
  5607. A_UINT32 page_fault_max;
  5608. /** summed over all sampling windows */
  5609. A_UINT32 page_fault_total;
  5610. /** ignored_latency_count:
  5611. * ignore some of profile latency to avoid avg skewing
  5612. */
  5613. A_UINT32 ignored_latency_count;
  5614. /** interrupts_max: max interrupts within any single sampling window */
  5615. A_UINT32 interrupts_max;
  5616. /** interrupts_hist: histogram of interrupt rate
  5617. * bin0 contains the number of sampling windows that had 0 interrupts,
  5618. * bin1 contains the number of sampling windows that had 1-4 interrupts,
  5619. * bin2 contains the number of sampling windows that had > 4 interrupts
  5620. */
  5621. A_UINT32 interrupts_hist[HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST];
  5622. } htt_latency_prof_stats_tlv;
  5623. typedef struct {
  5624. htt_tlv_hdr_t tlv_hdr;
  5625. /** duration:
  5626. * Time period over which counts were gathered, units = microseconds.
  5627. */
  5628. A_UINT32 duration;
  5629. A_UINT32 tx_msdu_cnt;
  5630. A_UINT32 tx_mpdu_cnt;
  5631. A_UINT32 tx_ppdu_cnt;
  5632. A_UINT32 rx_msdu_cnt;
  5633. A_UINT32 rx_mpdu_cnt;
  5634. } htt_latency_prof_ctx_tlv;
  5635. typedef struct {
  5636. htt_tlv_hdr_t tlv_hdr;
  5637. /** count of enabled profiles */
  5638. A_UINT32 prof_enable_cnt;
  5639. } htt_latency_prof_cnt_tlv;
  5640. /* STATS_TYPE : HTT_DBG_EXT_STATS_LATENCY_PROF_STATS
  5641. * TLV_TAGS:
  5642. * HTT_STATS_LATENCY_PROF_STATS_TAG / htt_latency_prof_stats_tlv
  5643. * HTT_STATS_LATENCY_CTX_TAG / htt_latency_prof_ctx_tlv
  5644. * HTT_STATS_LATENCY_CNT_TAG / htt_latency_prof_cnt_tlv
  5645. */
  5646. /* NOTE:
  5647. * This structure is for documentation, and cannot be safely used directly.
  5648. * Instead, use the constituent TLV structures to fill/parse.
  5649. */
  5650. typedef struct {
  5651. htt_latency_prof_stats_tlv latency_prof_stat;
  5652. htt_latency_prof_ctx_tlv latency_ctx_stat;
  5653. htt_latency_prof_cnt_tlv latency_cnt_stat;
  5654. } htt_soc_latency_stats_t;
  5655. #define HTT_RX_MAX_PEAK_OCCUPANCY_INDEX 10
  5656. #define HTT_RX_MAX_CURRENT_OCCUPANCY_INDEX 10
  5657. #define HTT_RX_SQUARE_INDEX 6
  5658. #define HTT_RX_MAX_PEAK_SEARCH_INDEX 4
  5659. #define HTT_RX_MAX_PENDING_SEARCH_INDEX 4
  5660. /* STATS_TYPE : HTT_DBG_EXT_RX_FSE_STATS
  5661. * TLV_TAGS:
  5662. * - HTT_STATS_RX_FSE_STATS_TAG
  5663. */
  5664. typedef struct {
  5665. htt_tlv_hdr_t tlv_hdr;
  5666. /**
  5667. * Number of times host requested for fse enable/disable
  5668. */
  5669. A_UINT32 fse_enable_cnt;
  5670. A_UINT32 fse_disable_cnt;
  5671. /**
  5672. * Number of times host requested for fse cache invalidation
  5673. * individual entries or full cache
  5674. */
  5675. A_UINT32 fse_cache_invalidate_entry_cnt;
  5676. A_UINT32 fse_full_cache_invalidate_cnt;
  5677. /**
  5678. * Cache hits count will increase if there is a matching flow in the cache
  5679. * There is no register for cache miss but the number of cache misses can
  5680. * be calculated as
  5681. * cache miss = (num_searches - cache_hits)
  5682. * Thus, there is no need to have a separate variable for cache misses.
  5683. * Num searches is flow search times done in the cache.
  5684. */
  5685. A_UINT32 fse_num_cache_hits_cnt;
  5686. A_UINT32 fse_num_searches_cnt;
  5687. /**
  5688. * Cache Occupancy holds 2 types of values: Peak and Current.
  5689. * 10 bins are used to keep track of peak occupancy.
  5690. * 8 of these bins represent ranges of values, while the first and last
  5691. * bins represent the extreme cases of the cache being completely empty
  5692. * or completely full.
  5693. * For the non-extreme bins, the number of cache occupancy values per
  5694. * bin is the maximum cache occupancy (128), divided by the number of
  5695. * non-extreme bins (8), so 128/8 = 16 values per bin.
  5696. * The range of values for each histogram bins is specified below:
  5697. * Bin0 = Counter increments when cache occupancy is empty
  5698. * Bin1 = Counter increments when cache occupancy is within [1 to 16]
  5699. * Bin2 = Counter increments when cache occupancy is within [17 to 32]
  5700. * Bin3 = Counter increments when cache occupancy is within [33 to 48]
  5701. * Bin4 = Counter increments when cache occupancy is within [49 to 64]
  5702. * Bin5 = Counter increments when cache occupancy is within [65 to 80]
  5703. * Bin6 = Counter increments when cache occupancy is within [81 to 96]
  5704. * Bin7 = Counter increments when cache occupancy is within [97 to 112]
  5705. * Bin8 = Counter increments when cache occupancy is within [113 to 127]
  5706. * Bin9 = Counter increments when cache occupancy is equal to 128
  5707. * The above histogram bin definitions apply to both the peak-occupancy
  5708. * histogram and the current-occupancy histogram.
  5709. *
  5710. * @fse_cache_occupancy_peak_cnt:
  5711. * Array records periodically PEAK cache occupancy values.
  5712. * Peak Occupancy will increment only if it is greater than current
  5713. * occupancy value.
  5714. *
  5715. * @fse_cache_occupancy_curr_cnt:
  5716. * Array records periodically current cache occupancy value.
  5717. * Current Cache occupancy always holds instant snapshot of
  5718. * current number of cache entries.
  5719. **/
  5720. A_UINT32 fse_cache_occupancy_peak_cnt[HTT_RX_MAX_PEAK_OCCUPANCY_INDEX];
  5721. A_UINT32 fse_cache_occupancy_curr_cnt[HTT_RX_MAX_CURRENT_OCCUPANCY_INDEX];
  5722. /**
  5723. * Square stat is sum of squares of cache occupancy to better understand
  5724. * any variation/deviation within each cache set, over a given time-window.
  5725. *
  5726. * Square stat is calculated this way:
  5727. * Square = SUM(Squares of all Occupancy in a Set) / 8
  5728. * The cache has 16-way set associativity, so the occupancy of a
  5729. * set can vary from 0 to 16. There are 8 sets within the cache.
  5730. * Therefore, the minimum possible square value is 0, and the maximum
  5731. * possible square value is (8*16^2) / 8 = 256.
  5732. *
  5733. * 6 bins are used to keep track of square stats:
  5734. * Bin0 = increments when square of current cache occupancy is zero
  5735. * Bin1 = increments when square of current cache occupancy is within
  5736. * [1 to 50]
  5737. * Bin2 = increments when square of current cache occupancy is within
  5738. * [51 to 100]
  5739. * Bin3 = increments when square of current cache occupancy is within
  5740. * [101 to 200]
  5741. * Bin4 = increments when square of current cache occupancy is within
  5742. * [201 to 255]
  5743. * Bin5 = increments when square of current cache occupancy is 256
  5744. */
  5745. A_UINT32 fse_search_stat_square_cnt[HTT_RX_SQUARE_INDEX];
  5746. /**
  5747. * Search stats has 2 types of values: Peak Pending and Number of
  5748. * Search Pending.
  5749. * GSE command ring for FSE can hold maximum of 5 Pending searches
  5750. * at any given time.
  5751. *
  5752. * 4 bins are used to keep track of search stats:
  5753. * Bin0 = Counter increments when there are NO pending searches
  5754. * (For peak, it will be number of pending searches greater
  5755. * than GSE command ring FIFO outstanding requests.
  5756. * For Search Pending, it will be number of pending search
  5757. * inside GSE command ring FIFO.)
  5758. * Bin1 = Counter increments when number of pending searches are within
  5759. * [1 to 2]
  5760. * Bin2 = Counter increments when number of pending searches are within
  5761. * [3 to 4]
  5762. * Bin3 = Counter increments when number of pending searches are
  5763. * greater/equal to [ >= 5]
  5764. */
  5765. A_UINT32 fse_search_stat_peak_cnt[HTT_RX_MAX_PEAK_SEARCH_INDEX];
  5766. A_UINT32 fse_search_stat_search_pending_cnt[HTT_RX_MAX_PENDING_SEARCH_INDEX];
  5767. } htt_rx_fse_stats_tlv;
  5768. /* NOTE:
  5769. * This structure is for documentation, and cannot be safely used directly.
  5770. * Instead, use the constituent TLV structures to fill/parse.
  5771. */
  5772. typedef struct {
  5773. htt_rx_fse_stats_tlv rx_fse_stats;
  5774. } htt_rx_fse_stats_t;
  5775. #define HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS 14
  5776. #define HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS 5 /* 20, 40, 80, 160, 320 */
  5777. #define HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES 2/* 0: Half, 1: Quarter */
  5778. typedef struct {
  5779. htt_tlv_hdr_t tlv_hdr;
  5780. /** SU TxBF TX MCS stats */
  5781. A_UINT32 tx_su_txbf_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  5782. /** Implicit BF TX MCS stats */
  5783. A_UINT32 tx_su_ibf_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  5784. /** Open loop TX MCS stats */
  5785. A_UINT32 tx_su_ol_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  5786. /** SU TxBF TX NSS stats */
  5787. A_UINT32 tx_su_txbf_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  5788. /** Implicit BF TX NSS stats */
  5789. A_UINT32 tx_su_ibf_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  5790. /** Open loop TX NSS stats */
  5791. A_UINT32 tx_su_ol_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  5792. /** SU TxBF TX BW stats */
  5793. A_UINT32 tx_su_txbf_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  5794. /** Implicit BF TX BW stats */
  5795. A_UINT32 tx_su_ibf_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  5796. /** Open loop TX BW stats */
  5797. A_UINT32 tx_su_ol_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  5798. /** Legacy and OFDM TX rate stats */
  5799. A_UINT32 tx_legacy_ofdm_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  5800. /** SU TxBF TX BW stats */
  5801. A_UINT32 reduced_tx_su_txbf_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  5802. /** Implicit BF TX BW stats */
  5803. A_UINT32 reduced_tx_su_ibf_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  5804. /** Open loop TX BW stats */
  5805. A_UINT32 reduced_tx_su_ol_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  5806. } htt_tx_pdev_txbf_rate_stats_tlv;
  5807. typedef enum {
  5808. HTT_STATS_RC_MODE_DLSU = 0,
  5809. HTT_STATS_RC_MODE_DLMUMIMO = 1,
  5810. } htt_stats_rc_mode;
  5811. typedef struct {
  5812. A_UINT32 ppdus_tried;
  5813. A_UINT32 ppdus_ack_failed;
  5814. A_UINT32 mpdus_tried;
  5815. A_UINT32 mpdus_failed;
  5816. } htt_tx_rate_stats_t;
  5817. typedef struct {
  5818. htt_tlv_hdr_t tlv_hdr;
  5819. /** HTT_STATS_RC_MODE_XX */
  5820. A_UINT32 rc_mode;
  5821. A_UINT32 last_probed_mcs;
  5822. A_UINT32 last_probed_nss;
  5823. A_UINT32 last_probed_bw;
  5824. htt_tx_rate_stats_t per_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  5825. htt_tx_rate_stats_t per_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  5826. htt_tx_rate_stats_t per_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  5827. /** 320MHz extension for PER */
  5828. htt_tx_rate_stats_t per_bw320;
  5829. } htt_tx_rate_stats_per_tlv;
  5830. /* NOTE:
  5831. * This structure is for documentation, and cannot be safely used directly.
  5832. * Instead, use the constituent TLV structures to fill/parse.
  5833. */
  5834. typedef struct {
  5835. htt_tx_pdev_txbf_rate_stats_tlv txbf_rate_stats;
  5836. } htt_pdev_txbf_rate_stats_t;
  5837. typedef struct {
  5838. htt_tx_rate_stats_per_tlv per_stats;
  5839. } htt_tx_pdev_per_stats_t;
  5840. typedef enum {
  5841. HTT_ULTRIG_QBOOST_TRIGGER = 0,
  5842. HTT_ULTRIG_PSPOLL_TRIGGER,
  5843. HTT_ULTRIG_UAPSD_TRIGGER,
  5844. HTT_ULTRIG_11AX_TRIGGER,
  5845. HTT_ULTRIG_11AX_WILDCARD_TRIGGER,
  5846. HTT_ULTRIG_11AX_UNASSOC_WILDCARD_TRIGGER,
  5847. HTT_STA_UL_OFDMA_NUM_TRIG_TYPE,
  5848. } HTT_STA_UL_OFDMA_RX_TRIG_TYPE;
  5849. typedef enum {
  5850. HTT_11AX_TRIGGER_BASIC_E = 0,
  5851. HTT_11AX_TRIGGER_BRPOLL_E = 1,
  5852. HTT_11AX_TRIGGER_MU_BAR_E = 2,
  5853. HTT_11AX_TRIGGER_MU_RTS_E = 3,
  5854. HTT_11AX_TRIGGER_BUFFER_SIZE_E = 4,
  5855. HTT_11AX_TRIGGER_GCR_MU_BAR_E = 5,
  5856. HTT_11AX_TRIGGER_BQRP_E = 6,
  5857. HTT_11AX_TRIGGER_NDP_FB_REPORT_POLL_E = 7,
  5858. HTT_11AX_TRIGGER_RESERVED_8_E = 8,
  5859. HTT_11AX_TRIGGER_RESERVED_9_E = 9,
  5860. HTT_11AX_TRIGGER_RESERVED_10_E = 10,
  5861. HTT_11AX_TRIGGER_RESERVED_11_E = 11,
  5862. HTT_11AX_TRIGGER_RESERVED_12_E = 12,
  5863. HTT_11AX_TRIGGER_RESERVED_13_E = 13,
  5864. HTT_11AX_TRIGGER_RESERVED_14_E = 14,
  5865. HTT_11AX_TRIGGER_RESERVED_15_E = 15,
  5866. HTT_STA_UL_OFDMA_NUM_11AX_TRIG_TYPE,
  5867. } HTT_STA_UL_OFDMA_11AX_TRIG_TYPE;
  5868. /* UL RESP Queues 0 - HIPRI, 1 - LOPRI & 2 - BSR */
  5869. #define HTT_STA_UL_OFDMA_NUM_UL_QUEUES 3
  5870. /* Actual resp type sent by STA for trigger
  5871. * 0 - HE TB PPDU, 1 - NULL Delimiter */
  5872. #define HTT_STA_UL_OFDMA_NUM_RESP_END_TYPE 2
  5873. /* Counter for MCS 0-13 */
  5874. #define HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS 14
  5875. /* Counters BW 20,40,80,160,320 */
  5876. #define HTT_STA_UL_OFDMA_NUM_BW_COUNTERS 5
  5877. #define HTT_STA_UL_OFDMA_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  5878. /* STATS_TYPE : HTT_DBG_EXT_STA_11AX_UL_STATS
  5879. * TLV_TAGS:
  5880. * - HTT_STATS_STA_UL_OFDMA_STATS_TAG
  5881. */
  5882. typedef struct {
  5883. htt_tlv_hdr_t tlv_hdr;
  5884. A_UINT32 pdev_id;
  5885. /**
  5886. * Trigger Type reported by HWSCH on RX reception
  5887. * Each index populate enum HTT_STA_UL_OFDMA_RX_TRIG_TYPE
  5888. */
  5889. A_UINT32 rx_trigger_type[HTT_STA_UL_OFDMA_NUM_TRIG_TYPE];
  5890. /**
  5891. * 11AX Trigger Type on RX reception
  5892. * Each index populate enum HTT_STA_UL_OFDMA_11AX_TRIG_TYPE
  5893. */
  5894. A_UINT32 ax_trigger_type[HTT_STA_UL_OFDMA_NUM_11AX_TRIG_TYPE];
  5895. /** Num data PPDUs/Delims responded to trigs. per HWQ for UL RESP */
  5896. A_UINT32 num_data_ppdu_responded_per_hwq[HTT_STA_UL_OFDMA_NUM_UL_QUEUES];
  5897. A_UINT32 num_null_delimiters_responded_per_hwq[HTT_STA_UL_OFDMA_NUM_UL_QUEUES];
  5898. /**
  5899. * Overall UL STA RESP Status 0 - HE TB PPDU, 1 - NULL Delimiter
  5900. * Super set of num_data_ppdu_responded_per_hwq,
  5901. * num_null_delimiters_responded_per_hwq
  5902. */
  5903. A_UINT32 num_total_trig_responses[HTT_STA_UL_OFDMA_NUM_RESP_END_TYPE];
  5904. /**
  5905. * Time interval between current time ms and last successful trigger RX
  5906. * 0xFFFFFFFF denotes no trig received / timestamp roll back
  5907. */
  5908. A_UINT32 last_trig_rx_time_delta_ms;
  5909. /**
  5910. * Rate Statistics for UL OFDMA
  5911. * UL TB PPDU TX MCS, NSS, GI, BW from STA HWQ
  5912. */
  5913. A_UINT32 ul_ofdma_tx_mcs[HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS];
  5914. A_UINT32 ul_ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  5915. A_UINT32 ul_ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS];
  5916. A_UINT32 ul_ofdma_tx_ldpc;
  5917. A_UINT32 ul_ofdma_tx_bw[HTT_STA_UL_OFDMA_NUM_BW_COUNTERS];
  5918. /** Trig based PPDU TX/ RBO based PPDU TX Count */
  5919. A_UINT32 trig_based_ppdu_tx;
  5920. A_UINT32 rbo_based_ppdu_tx;
  5921. /** Switch MU EDCA to SU EDCA Count */
  5922. A_UINT32 mu_edca_to_su_edca_switch_count;
  5923. /** Num MU EDCA applied Count */
  5924. A_UINT32 num_mu_edca_param_apply_count;
  5925. /**
  5926. * Current MU EDCA Parameters for WMM ACs
  5927. * Mode - 0 - SU EDCA, 1- MU EDCA
  5928. */
  5929. A_UINT32 current_edca_hwq_mode[HTT_NUM_AC_WMM];
  5930. /** Contention Window minimum. Range: 1 - 10 */
  5931. A_UINT32 current_cw_min[HTT_NUM_AC_WMM];
  5932. /** Contention Window maximum. Range: 1 - 10 */
  5933. A_UINT32 current_cw_max[HTT_NUM_AC_WMM];
  5934. /** AIFS value - 0 -255 */
  5935. A_UINT32 current_aifs[HTT_NUM_AC_WMM];
  5936. A_UINT32 reduced_ul_ofdma_tx_bw[HTT_STA_UL_OFDMA_NUM_REDUCED_CHAN_TYPES][HTT_STA_UL_OFDMA_NUM_BW_COUNTERS];
  5937. } htt_sta_ul_ofdma_stats_tlv;
  5938. /* NOTE:
  5939. * This structure is for documentation, and cannot be safely used directly.
  5940. * Instead, use the constituent TLV structures to fill/parse.
  5941. */
  5942. typedef struct {
  5943. htt_sta_ul_ofdma_stats_tlv ul_ofdma_sta_stats;
  5944. } htt_sta_11ax_ul_stats_t;
  5945. typedef struct {
  5946. htt_tlv_hdr_t tlv_hdr;
  5947. /** No of Fine Timing Measurement frames transmitted successfully */
  5948. A_UINT32 tx_ftm_suc;
  5949. /**
  5950. * No of Fine Timing Measurement frames transmitted successfully
  5951. * after retry
  5952. */
  5953. A_UINT32 tx_ftm_suc_retry;
  5954. /** No of Fine Timing Measurement frames not transmitted successfully */
  5955. A_UINT32 tx_ftm_fail;
  5956. /**
  5957. * No of Fine Timing Measurement Request frames received,
  5958. * including initial, non-initial, and duplicates
  5959. */
  5960. A_UINT32 rx_ftmr_cnt;
  5961. /**
  5962. * No of duplicate Fine Timing Measurement Request frames received,
  5963. * including both initial and non-initial
  5964. */
  5965. A_UINT32 rx_ftmr_dup_cnt;
  5966. /** No of initial Fine Timing Measurement Request frames received */
  5967. A_UINT32 rx_iftmr_cnt;
  5968. /**
  5969. * No of duplicate initial Fine Timing Measurement Request frames received
  5970. */
  5971. A_UINT32 rx_iftmr_dup_cnt;
  5972. /** No of responder sessions rejected when initiator was active */
  5973. A_UINT32 initiator_active_responder_rejected_cnt;
  5974. /** Responder terminate count */
  5975. A_UINT32 responder_terminate_cnt;
  5976. A_UINT32 vdev_id;
  5977. } htt_vdev_rtt_resp_stats_tlv;
  5978. typedef struct {
  5979. htt_vdev_rtt_resp_stats_tlv vdev_rtt_resp_stats;
  5980. } htt_vdev_rtt_resp_stats_t;
  5981. typedef struct {
  5982. htt_tlv_hdr_t tlv_hdr;
  5983. A_UINT32 vdev_id;
  5984. /**
  5985. * No of Fine Timing Measurement request frames transmitted successfully
  5986. */
  5987. A_UINT32 tx_ftmr_cnt;
  5988. /**
  5989. * No of Fine Timing Measurement request frames not transmitted successfully
  5990. */
  5991. A_UINT32 tx_ftmr_fail;
  5992. /**
  5993. * No of Fine Timing Measurement request frames transmitted successfully
  5994. * after retry
  5995. */
  5996. A_UINT32 tx_ftmr_suc_retry;
  5997. /**
  5998. * No of Fine Timing Measurement frames received, including initial,
  5999. * non-initial, and duplicates
  6000. */
  6001. A_UINT32 rx_ftm_cnt;
  6002. /** Initiator Terminate count */
  6003. A_UINT32 initiator_terminate_cnt;
  6004. /** Debug count to check the Measurement request from host */
  6005. A_UINT32 tx_meas_req_count;
  6006. } htt_vdev_rtt_init_stats_tlv;
  6007. typedef struct {
  6008. htt_vdev_rtt_init_stats_tlv vdev_rtt_init_stats;
  6009. } htt_vdev_rtt_init_stats_t;
  6010. /* STATS_TYPE : HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS
  6011. * TLV_TAGS:
  6012. * - HTT_STATS_PKTLOG_AND_HTT_RING_STATS_TAG
  6013. */
  6014. /* NOTE:
  6015. * This structure is for documentation, and cannot be safely used directly.
  6016. * Instead, use the constituent TLV structures to fill/parse.
  6017. */
  6018. typedef struct {
  6019. htt_tlv_hdr_t tlv_hdr;
  6020. /** No of pktlog payloads that were dropped in htt_ppdu_stats path */
  6021. A_UINT32 pktlog_lite_drop_cnt;
  6022. /** No of pktlog payloads that were dropped in TQM path */
  6023. A_UINT32 pktlog_tqm_drop_cnt;
  6024. /** No of pktlog ppdu stats payloads that were dropped */
  6025. A_UINT32 pktlog_ppdu_stats_drop_cnt;
  6026. /** No of pktlog ppdu ctrl payloads that were dropped */
  6027. A_UINT32 pktlog_ppdu_ctrl_drop_cnt;
  6028. /** No of pktlog sw events payloads that were dropped */
  6029. A_UINT32 pktlog_sw_events_drop_cnt;
  6030. } htt_pktlog_and_htt_ring_stats_tlv;
  6031. #define HTT_DLPAGER_STATS_MAX_HIST 10
  6032. #define HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M 0x000000FF
  6033. #define HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S 0
  6034. #define HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M 0x0000FF00
  6035. #define HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S 8
  6036. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_M 0x0000FFFF
  6037. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_S 0
  6038. #define HTT_DLPAGER_TOTAL_FREE_PAGES_M 0xFFFF0000
  6039. #define HTT_DLPAGER_TOTAL_FREE_PAGES_S 16
  6040. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M 0x0000FFFF
  6041. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S 0
  6042. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M 0xFFFF0000
  6043. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S 16
  6044. #define HTT_DLPAGER_ASYNC_LOCK_PAGE_COUNT_GET(_var) \
  6045. (((_var) & HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M) >> \
  6046. HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S)
  6047. #define HTT_DLPAGER_ASYNC_LOCK_PAGE_COUNT_SET(_var, _val) \
  6048. do { \
  6049. HTT_CHECK_SET_VAL(HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT, _val); \
  6050. ((_var) &= ~(HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M));\
  6051. ((_var) |= ((_val) << HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S)); \
  6052. } while (0)
  6053. #define HTT_DLPAGER_SYNC_LOCK_PAGE_COUNT_GET(_var) \
  6054. (((_var) & HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M) >> \
  6055. HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S)
  6056. #define HTT_DLPAGER_SYNC_LOCK_PAGE_COUNT_SET(_var, _val) \
  6057. do { \
  6058. HTT_CHECK_SET_VAL(HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT, _val); \
  6059. ((_var) &= ~(HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M));\
  6060. ((_var) |= ((_val) << HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S)); \
  6061. } while (0)
  6062. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_GET(_var) \
  6063. (((_var) & HTT_DLPAGER_TOTAL_LOCKED_PAGES_M) >> \
  6064. HTT_DLPAGER_TOTAL_LOCKED_PAGES_S)
  6065. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_SET(_var, _val) \
  6066. do { \
  6067. HTT_CHECK_SET_VAL(HTT_DLPAGER_TOTAL_LOCKED_PAGES, _val); \
  6068. ((_var) &= ~(HTT_DLPAGER_TOTAL_LOCKED_PAGES_M)); \
  6069. ((_var) |= ((_val) << HTT_DLPAGER_TOTAL_LOCKED_PAGES_S)); \
  6070. } while (0)
  6071. #define HTT_DLPAGER_TOTAL_FREE_PAGES_GET(_var) \
  6072. (((_var) & HTT_DLPAGER_TOTAL_FREE_PAGES_M) >> \
  6073. HTT_DLPAGER_TOTAL_FREE_PAGES_S)
  6074. #define HTT_DLPAGER_TOTAL_FREE_PAGES_SET(_var, _val) \
  6075. do { \
  6076. HTT_CHECK_SET_VAL(HTT_DLPAGER_TOTAL_FREE_PAGES, _val); \
  6077. ((_var) &= ~(HTT_DLPAGER_TOTAL_FREE_PAGES_M)); \
  6078. ((_var) |= ((_val) << HTT_DLPAGER_TOTAL_FREE_PAGES_S)); \
  6079. } while (0)
  6080. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_GET(_var) \
  6081. (((_var) & HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M) >> \
  6082. HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S)
  6083. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_SET(_var, _val) \
  6084. do { \
  6085. HTT_CHECK_SET_VAL(HTT_DLPAGER_LAST_LOCKED_PAGE_IDX, _val); \
  6086. ((_var) &= ~(HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M)); \
  6087. ((_var) |= ((_val) << HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S)); \
  6088. } while (0)
  6089. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_GET(_var) \
  6090. (((_var) & HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M) >> \
  6091. HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S)
  6092. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_SET(_var, _val) \
  6093. do { \
  6094. HTT_CHECK_SET_VAL(HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX, _val); \
  6095. ((_var) &= ~(HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M)); \
  6096. ((_var) |= ((_val) << HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S)); \
  6097. } while (0)
  6098. enum {
  6099. HTT_STATS_PAGE_LOCKED = 0,
  6100. HTT_STATS_PAGE_UNLOCKED = 1,
  6101. HTT_STATS_NUM_PAGE_LOCK_STATES
  6102. };
  6103. /* dlPagerStats structure
  6104. * Number of lock/unlock pages with last 10 lock/unlock occurrences are recorded */
  6105. typedef struct{
  6106. /** msg_dword_1 bitfields:
  6107. * async_lock : 8,
  6108. * sync_lock : 8,
  6109. * reserved : 16;
  6110. */
  6111. A_UINT32 msg_dword_1;
  6112. /** mst_dword_2 bitfields:
  6113. * total_locked_pages : 16,
  6114. * total_free_pages : 16;
  6115. */
  6116. A_UINT32 msg_dword_2;
  6117. /** msg_dword_3 bitfields:
  6118. * last_locked_page_idx : 16,
  6119. * last_unlocked_page_idx : 16;
  6120. */
  6121. A_UINT32 msg_dword_3;
  6122. struct {
  6123. A_UINT32 page_num;
  6124. A_UINT32 num_of_pages;
  6125. /** timestamp is in microsecond units, from SoC timer clock */
  6126. A_UINT32 timestamp_lsbs;
  6127. A_UINT32 timestamp_msbs;
  6128. } last_pages_info[HTT_STATS_NUM_PAGE_LOCK_STATES][HTT_DLPAGER_STATS_MAX_HIST];
  6129. } htt_dl_pager_stats_tlv;
  6130. /* NOTE:
  6131. * This structure is for documentation, and cannot be safely used directly.
  6132. * Instead, use the constituent TLV structures to fill/parse.
  6133. * STATS_TYPE : HTT_DBG_EXT_STATS_DLPAGER_STATS
  6134. * TLV_TAGS:
  6135. * - HTT_STATS_DLPAGER_STATS_TAG
  6136. */
  6137. typedef struct {
  6138. htt_tlv_hdr_t tlv_hdr;
  6139. htt_dl_pager_stats_tlv dl_pager_stats;
  6140. } htt_dlpager_stats_t;
  6141. /*======= PHY STATS ====================*/
  6142. /*
  6143. * STATS TYPE : HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS
  6144. * TLV_TAGS:
  6145. * - HTT_STATS_PHY_COUNTERS_TAG
  6146. * - HTT_STATS_PHY_STATS_TAG
  6147. */
  6148. #define HTT_MAX_RX_PKT_CNT 8
  6149. #define HTT_MAX_RX_PKT_CRC_PASS_CNT 8
  6150. #define HTT_MAX_PER_BLK_ERR_CNT 20
  6151. #define HTT_MAX_RX_OTA_ERR_CNT 14
  6152. typedef enum {
  6153. HTT_STATS_CHANNEL_HALF_RATE = 0x0001, /* Half rate */
  6154. HTT_STATS_CHANNEL_QUARTER_RATE = 0x0002, /* Quarter rate */
  6155. HTT_STATS_CHANNEL_DFS = 0x0004, /* Enable radar event reporting */
  6156. HTT_STATS_CHANNEL_HOME = 0x0008, /* Home channel */
  6157. HTT_STATS_CHANNEL_PASSIVE_SCAN = 0x0010, /*Passive Scan */
  6158. HTT_STATS_CHANNEL_DFS_SAP_NOT_UP = 0x0020, /* set when VDEV_START_REQUEST, clear when VDEV_UP */
  6159. HTT_STATS_CHANNEL_PASSIVE_SCAN_CAL = 0x0040, /* need to do passive scan calibration to avoid "spikes" */
  6160. HTT_STATS_CHANNEL_DFS_SAP_UP = 0x0080, /* DFS master */
  6161. HTT_STATS_CHANNEL_DFS_CFREQ2 = 0x0100, /* Enable radar event reporting for sec80 in VHT80p80 */
  6162. HTT_STATS_CHANNEL_DTIM_SYNTH = 0x0200, /* Enable DTIM */
  6163. HTT_STATS_CHANNEL_FORCE_GAIN = 0x0400, /* Force gain mmode (only used for FTM) */
  6164. HTT_STATS_CHANNEL_PERFORM_NF_CAL = 0x0800, /* Perform NF cal in channel change (only used for FTM) */
  6165. HTT_STATS_CHANNEL_165_MODE_0 = 0x1000, /* 165 MHz mode 0 */
  6166. HTT_STATS_CHANNEL_165_MODE_1 = 0x2000, /* 165 MHz mode 1 */
  6167. HTT_STATS_CHANNEL_165_MODE_2 = 0x3000, /* 165 MHz mode 2 */
  6168. HTT_STATS_CHANNEL_165_MODE_MASK = 0x3000, /* 165 MHz 2-bit mode mask */
  6169. } HTT_STATS_CHANNEL_FLAGS;
  6170. typedef enum {
  6171. HTT_STATS_RF_MODE_MIN = 0,
  6172. HTT_STATS_RF_MODE_PHYA_ONLY = 0, // only PHYA is active
  6173. HTT_STATS_RF_MODE_DBS = 1, // PHYA/5G and PHYB/2G
  6174. HTT_STATS_RF_MODE_SBS = 2, // PHYA/5G and PHYB/5G in HL/NPR; PHYA0/5G and PHYA1/5G in HK
  6175. HTT_STATS_RF_MODE_PHYB_ONLY = 3, // only PHYB is active
  6176. HTT_STATS_RF_MODE_DBS_SBS = 4, // PHYA0/5G, PHYA1/5G and PHYB/2G in HK (the 2 5G are in different channel)
  6177. HTT_STATS_RF_MODE_DBS_OR_SBS = 5, // PHYA0/5G, PHYA1/5G and PHYB/5G or 2G in HK
  6178. HTT_STATS_RF_MODE_INVALID = 0xff,
  6179. } HTT_STATS_RF_MODE;
  6180. typedef enum {
  6181. HTT_STATS_RESET_CAUSE_FIRST_RESET = 0x00000001, /* First reset by application */
  6182. HTT_STATS_RESET_CAUSE_ERROR = 0x00000002, /* Trigered due to error */
  6183. HTT_STATS_RESET_CAUSE_DEEP_SLEEP = 0x00000004, /* Reset after deep sleep */
  6184. HTT_STATS_RESET_CAUSE_FULL_RESET = 0x00000008, /* Full reset without any optimizations */
  6185. HTT_STATS_RESET_CAUSE_CHANNEL_CHANGE = 0x00000010, /* For normal channel change */
  6186. HTT_STATS_RESET_CAUSE_BAND_CHANGE = 0x00000020, /* Trigered due to band change */
  6187. HTT_STATS_RESET_CAUSE_DO_CAL = 0x00000040, /* Trigered due to calibrations */
  6188. HTT_STATS_RESET_CAUSE_MCI_ERROR = 0x00000080, /* Triggered due to MCI ERROR */
  6189. HTT_STATS_RESET_CAUSE_CHWIDTH_CHANGE = 0x00000100, /* Trigered due to channel width change */
  6190. HTT_STATS_RESET_CAUSE_WARM_RESTORE_CAL = 0x00000200, /* Trigered due to warm reset we want to just restore calibrations */
  6191. HTT_STATS_RESET_CAUSE_COLD_RESTORE_CAL = 0x00000400, /* Trigered due to cold reset we want to just restore calibrations */
  6192. HTT_STATS_RESET_CAUSE_PHY_WARM_RESET = 0x00000800, /* Trigered due to phy warm reset we want to just restore calibrations */
  6193. HTT_STATS_RESET_CAUSE_M3_SSR = 0x00001000, /* Trigered due to SSR Restart */
  6194. HTT_STATS_RESET_CAUSE_FORCE_CAL = 0x00002000, /* Reset to force the calibration */
  6195. /* 0x00004000, 0x00008000 reserved */
  6196. HTT_STATS_NO_RESET_CHANNEL_CHANGE = 0x00010000, /* No reset, normal channel change */
  6197. HTT_STATS_NO_RESET_BAND_CHANGE = 0x00020000, /* No reset, channel change across band */
  6198. HTT_STATS_NO_RESET_CHWIDTH_CHANGE = 0x00040000, /* No reset, channel change across channel width */
  6199. HTT_STATS_NO_RESET_CHAINMASK_CHANGE = 0x00080000, /* No reset, chainmask change */
  6200. HTT_STATS_RESET_CAUSE_PHY_WARM_RESET_UCODE_TRIG = 0x00100000, /* Trigered due to phy warm reset we want to just restore calibrations */
  6201. HTT_STATS_RESET_CAUSE_PHY_OFF_TIMEOUT_RESET = 0x00200000, /* Reset ucode because phy off ack timeout*/
  6202. HTT_STATS_RESET_CAUSE_LMAC_RESET_UMAC_NOC_ERR = 0x00400000, /* LMAC reset trigered due to NOC Address/Slave error originating at LMAC */
  6203. HTT_STATS_NO_RESET_SCAN_BACK_TO_SAME_HOME_CHANNEL_CHANGE = 0x00800000, /* No reset, scan to home channel change */
  6204. } HTT_STATS_RESET_CAUSE;
  6205. typedef struct {
  6206. htt_tlv_hdr_t tlv_hdr;
  6207. /** number of RXTD OFDMA OTA error counts except power surge and drop */
  6208. A_UINT32 rx_ofdma_timing_err_cnt;
  6209. /** rx_cck_fail_cnt:
  6210. * number of cck error counts due to rx reception failure because of
  6211. * timing error in cck
  6212. */
  6213. A_UINT32 rx_cck_fail_cnt;
  6214. /** number of times tx abort initiated by mac */
  6215. A_UINT32 mactx_abort_cnt;
  6216. /** number of times rx abort initiated by mac */
  6217. A_UINT32 macrx_abort_cnt;
  6218. /** number of times tx abort initiated by phy */
  6219. A_UINT32 phytx_abort_cnt;
  6220. /** number of times rx abort initiated by phy */
  6221. A_UINT32 phyrx_abort_cnt;
  6222. /** number of rx defered count initiated by phy */
  6223. A_UINT32 phyrx_defer_abort_cnt;
  6224. /** number of sizing events generated at LSTF */
  6225. A_UINT32 rx_gain_adj_lstf_event_cnt; /* a.k.a sizing1 */
  6226. /** number of sizing events generated at non-legacy LTF */
  6227. A_UINT32 rx_gain_adj_non_legacy_cnt; /* a.k.a sizing2 */
  6228. /** rx_pkt_cnt -
  6229. * Received EOP (end-of-packet) count per packet type;
  6230. * [0] = 11a; [1] = 11b; [2] = 11n; [3] = 11ac; [4] = 11ax; [5] = GF
  6231. * [6-7]=RSVD
  6232. */
  6233. A_UINT32 rx_pkt_cnt[HTT_MAX_RX_PKT_CNT];
  6234. /** rx_pkt_crc_pass_cnt -
  6235. * Received EOP (end-of-packet) count per packet type;
  6236. * [0] = 11a; [1] = 11b; [2] = 11n; [3] = 11ac; [4] = 11ax; [5] = GF
  6237. * [6-7]=RSVD
  6238. */
  6239. A_UINT32 rx_pkt_crc_pass_cnt[HTT_MAX_RX_PKT_CRC_PASS_CNT];
  6240. /** per_blk_err_cnt -
  6241. * Error count per error source;
  6242. * [0] = unknown; [1] = LSIG; [2] = HTSIG; [3] = VHTSIG; [4] = HESIG;
  6243. * [5] = RXTD_OTA; [6] = RXTD_FATAL; [7] = DEMF; [8] = ROBE;
  6244. * [9] = PMI; [10] = TXFD; [11] = TXTD; [12] = PHYRF
  6245. * [13-19]=RSVD
  6246. */
  6247. A_UINT32 per_blk_err_cnt[HTT_MAX_PER_BLK_ERR_CNT];
  6248. /** rx_ota_err_cnt -
  6249. * RXTD OTA (over-the-air) error count per error reason;
  6250. * [0] = voting fail; [1] = weak det fail; [2] = strong sig fail;
  6251. * [3] = cck fail; [4] = power surge; [5] = power drop;
  6252. * [6] = btcf timing timeout error; [7] = btcf packet detect error;
  6253. * [8] = coarse timing timeout error
  6254. * [9-13]=RSVD
  6255. */
  6256. A_UINT32 rx_ota_err_cnt[HTT_MAX_RX_OTA_ERR_CNT];
  6257. } htt_phy_counters_tlv;
  6258. typedef struct {
  6259. htt_tlv_hdr_t tlv_hdr;
  6260. /** per chain hw noise floor values in dBm */
  6261. A_INT32 nf_chain[HTT_STATS_MAX_CHAINS];
  6262. /** number of false radars detected */
  6263. A_UINT32 false_radar_cnt;
  6264. /** number of channel switches happened due to radar detection */
  6265. A_UINT32 radar_cs_cnt;
  6266. /** ani_level -
  6267. * ANI level (noise interference) corresponds to the channel
  6268. * the desense levels range from -5 to 15 in dB units,
  6269. * higher values indicating more noise interference.
  6270. */
  6271. A_INT32 ani_level;
  6272. /** running time in minutes since FW boot */
  6273. A_UINT32 fw_run_time;
  6274. /** per chain runtime noise floor values in dBm */
  6275. A_INT32 runTime_nf_chain[HTT_STATS_MAX_CHAINS];
  6276. } htt_phy_stats_tlv;
  6277. typedef struct {
  6278. htt_tlv_hdr_t tlv_hdr;
  6279. /** current pdev_id */
  6280. A_UINT32 pdev_id;
  6281. /** current channel information */
  6282. A_UINT32 chan_mhz;
  6283. /** center_freq1, center_freq2 in mhz */
  6284. A_UINT32 chan_band_center_freq1;
  6285. A_UINT32 chan_band_center_freq2;
  6286. /** chan_phy_mode - WLAN_PHY_MODE enum type */
  6287. A_UINT32 chan_phy_mode;
  6288. /** chan_flags follows HTT_STATS_CHANNEL_FLAGS enum */
  6289. A_UINT32 chan_flags;
  6290. /** channel Num updated to virtual phybase */
  6291. A_UINT32 chan_num;
  6292. /** Cause for the phy reset - HTT_STATS_RESET_CAUSE */
  6293. A_UINT32 reset_cause;
  6294. /** Cause for the previous phy reset */
  6295. A_UINT32 prev_reset_cause;
  6296. /** source for the phywarm reset - HTT_STATS_RESET_CAUSE */
  6297. A_UINT32 phy_warm_reset_src;
  6298. /** rxGain Table selection mode - register settings
  6299. * 0 - Auto, 1/2 - Forced with and without BT override respectively
  6300. */
  6301. A_UINT32 rx_gain_tbl_mode;
  6302. /** current xbar value - perchain analog to digital idx mapping */
  6303. A_UINT32 xbar_val;
  6304. /** Flag to indicate forced calibration */
  6305. A_UINT32 force_calibration;
  6306. /** current RF mode (e.g. SBS/DBS) - follows HTT_STATS_RF_MODE enum */
  6307. A_UINT32 phyrf_mode;
  6308. /* PDL phyInput stats */
  6309. /** homechannel flag
  6310. * 1- Homechan, 0 - scan channel
  6311. */
  6312. A_UINT32 phy_homechan;
  6313. /** Tx and Rx chainmask */
  6314. A_UINT32 phy_tx_ch_mask;
  6315. A_UINT32 phy_rx_ch_mask;
  6316. /** INI masks - to decide the INI registers to be loaded on a reset */
  6317. A_UINT32 phybb_ini_mask;
  6318. A_UINT32 phyrf_ini_mask;
  6319. /** DFS,ADFS/Spectral scan enable masks */
  6320. A_UINT32 phy_dfs_en_mask;
  6321. A_UINT32 phy_sscan_en_mask;
  6322. A_UINT32 phy_synth_sel_mask;
  6323. A_UINT32 phy_adfs_freq;
  6324. /** CCK FIR settings
  6325. * register settings - filter coefficients for Iqs conversion
  6326. * [31:24] = FIR_COEFF_3_0
  6327. * [23:16] = FIR_COEFF_2_0
  6328. * [15:8] = FIR_COEFF_1_0
  6329. * [7:0] = FIR_COEFF_0_0
  6330. */
  6331. A_UINT32 cck_fir_settings;
  6332. /** dynamic primary channel index
  6333. * primary 20MHz channel index on the current channel BW
  6334. */
  6335. A_UINT32 phy_dyn_pri_chan;
  6336. /**
  6337. * Current CCA detection threshold
  6338. * dB above noisefloor req for CCA
  6339. * Register settings for all subbands
  6340. */
  6341. A_UINT32 cca_thresh;
  6342. /**
  6343. * status for dynamic CCA adjustment
  6344. * 0-disabled, 1-enabled
  6345. */
  6346. A_UINT32 dyn_cca_status;
  6347. /** RXDEAF Register value
  6348. * rxdesense_thresh_sw - VREG Register
  6349. * rxdesense_thresh_hw - PHY Register
  6350. */
  6351. A_UINT32 rxdesense_thresh_sw;
  6352. A_UINT32 rxdesense_thresh_hw;
  6353. } htt_phy_reset_stats_tlv;
  6354. typedef struct {
  6355. htt_tlv_hdr_t tlv_hdr;
  6356. /** current pdev_id */
  6357. A_UINT32 pdev_id;
  6358. /** ucode PHYOFF pass/failure count */
  6359. A_UINT32 cf_active_low_fail_cnt;
  6360. A_UINT32 cf_active_low_pass_cnt;
  6361. /** PHYOFF count attempted through ucode VREG */
  6362. A_UINT32 phy_off_through_vreg_cnt;
  6363. /** Force calibration count */
  6364. A_UINT32 force_calibration_cnt;
  6365. /** phyoff count during rfmode switch */
  6366. A_UINT32 rf_mode_switch_phy_off_cnt;
  6367. } htt_phy_reset_counters_tlv;
  6368. /* NOTE:
  6369. * This structure is for documentation, and cannot be safely used directly.
  6370. * Instead, use the constituent TLV structures to fill/parse.
  6371. */
  6372. typedef struct {
  6373. htt_phy_counters_tlv phy_counters;
  6374. htt_phy_stats_tlv phy_stats;
  6375. htt_phy_reset_counters_tlv phy_reset_counters;
  6376. htt_phy_reset_stats_tlv phy_reset_stats;
  6377. } htt_phy_counters_and_phy_stats_t;
  6378. /* NOTE:
  6379. * This structure is for documentation, and cannot be safely used directly.
  6380. * Instead, use the constituent TLV structures to fill/parse.
  6381. */
  6382. typedef struct {
  6383. htt_t2h_soc_txrx_stats_common_tlv soc_common_stats;
  6384. htt_t2h_vdev_txrx_stats_hw_stats_tlv vdev_hw_stats[1/*or more*/];
  6385. } htt_vdevs_txrx_stats_t;
  6386. typedef struct {
  6387. A_UINT32
  6388. success: 16,
  6389. fail: 16;
  6390. } htt_stats_strm_gen_mpdus_cntr_t;
  6391. typedef struct {
  6392. /* MSDU queue identification */
  6393. A_UINT32
  6394. peer_id: 16,
  6395. tid: 4, /* only TIDs 0-7 actually expected to be used */
  6396. htt_qtype: 4, /* refer to HTT_MSDUQ_INDEX */
  6397. reserved: 8;
  6398. } htt_stats_strm_msdu_queue_id;
  6399. typedef struct {
  6400. htt_tlv_hdr_t tlv_hdr;
  6401. htt_stats_strm_msdu_queue_id queue_id;
  6402. htt_stats_strm_gen_mpdus_cntr_t svc_interval;
  6403. htt_stats_strm_gen_mpdus_cntr_t burst_size;
  6404. } htt_stats_strm_gen_mpdus_tlv_t;
  6405. typedef struct {
  6406. htt_tlv_hdr_t tlv_hdr;
  6407. htt_stats_strm_msdu_queue_id queue_id;
  6408. struct {
  6409. A_UINT32
  6410. timestamp_prior_ms: 16,
  6411. timestamp_now_ms: 16;
  6412. A_UINT32
  6413. interval_spec_ms: 16,
  6414. margin_ms: 16;
  6415. } svc_interval;
  6416. struct {
  6417. A_UINT32
  6418. /* consumed_bytes_orig:
  6419. * Raw count (actually estimate) of how many bytes were removed
  6420. * from the MSDU queue by the GEN_MPDUS operation.
  6421. */
  6422. consumed_bytes_orig: 16,
  6423. /* consumed_bytes_final:
  6424. * Adjusted count of removed bytes that incorporates normalizing
  6425. * by the actual service interval compared to the expected
  6426. * service interval.
  6427. * This allows the burst size computation to be independent of
  6428. * whether the target is doing GEN_MPDUS at only the service
  6429. * interval, or substantially more often than the service
  6430. * interval.
  6431. * consumed_bytes_final = consumed_bytes_orig /
  6432. * (svc_interval / ref_svc_interval)
  6433. */
  6434. consumed_bytes_final: 16;
  6435. A_UINT32
  6436. remaining_bytes: 16,
  6437. reserved: 16;
  6438. A_UINT32
  6439. burst_size_spec: 16,
  6440. margin_bytes: 16;
  6441. } burst_size;
  6442. } htt_stats_strm_gen_mpdus_details_tlv_t;
  6443. typedef struct {
  6444. htt_tlv_hdr_t tlv_hdr;
  6445. A_UINT32 reset_count;
  6446. /** lower portion (bits 31:0) of reset time, in milliseconds */
  6447. A_UINT32 reset_time_lo_ms;
  6448. /** upper portion (bits 63:32) of reset time, in milliseconds */
  6449. A_UINT32 reset_time_hi_ms;
  6450. /** lower portion (bits 31:0) of disengage time, in milliseconds */
  6451. A_UINT32 disengage_time_lo_ms;
  6452. /** upper portion (bits 63:32) of disengage time, in milliseconds */
  6453. A_UINT32 disengage_time_hi_ms;
  6454. /** lower portion (bits 31:0) of engage time, in milliseconds */
  6455. A_UINT32 engage_time_lo_ms;
  6456. /** upper portion (bits 63:32) of engage time, in milliseconds */
  6457. A_UINT32 engage_time_hi_ms;
  6458. A_UINT32 disengage_count;
  6459. A_UINT32 engage_count;
  6460. A_UINT32 drain_dest_ring_mask;
  6461. } htt_dmac_reset_stats_tlv;
  6462. #endif /* __HTT_STATS_H__ */