msm-digital-cdc.c 64 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168
  1. /* Copyright (c) 2015-2017, The Linux Foundation. All rights reserved.
  2. *
  3. * This program is free software; you can redistribute it and/or modify
  4. * it under the terms of the GNU General Public License version 2 and
  5. * only version 2 as published by the Free Software Foundation.
  6. *
  7. * This program is distributed in the hope that it will be useful,
  8. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  9. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  10. * GNU General Public License for more details.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/init.h>
  14. #include <linux/io.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/printk.h>
  17. #include <linux/debugfs.h>
  18. #include <linux/delay.h>
  19. #include <linux/workqueue.h>
  20. #include <linux/regmap.h>
  21. #include <sound/pcm.h>
  22. #include <sound/pcm_params.h>
  23. #include <sound/soc.h>
  24. #include <sound/soc-dapm.h>
  25. #include <sound/tlv.h>
  26. #include <dsp/q6afe-v2.h>
  27. #include <ipc/apr.h>
  28. #include <soc/internal.h>
  29. #include "sdm660-cdc-registers.h"
  30. #include "msm-digital-cdc.h"
  31. #include "msm-cdc-common.h"
  32. #include "../../sdm660-common.h"
  33. #define DRV_NAME "msm_digital_codec"
  34. #define MCLK_RATE_9P6MHZ 9600000
  35. #define MCLK_RATE_12P288MHZ 12288000
  36. #define TX_MUX_CTL_CUT_OFF_FREQ_MASK 0x30
  37. #define CF_MIN_3DB_4HZ 0x0
  38. #define CF_MIN_3DB_75HZ 0x1
  39. #define CF_MIN_3DB_150HZ 0x2
  40. #define MSM_DIG_CDC_VERSION_ENTRY_SIZE 32
  41. static unsigned long rx_digital_gain_reg[] = {
  42. MSM89XX_CDC_CORE_RX1_VOL_CTL_B2_CTL,
  43. MSM89XX_CDC_CORE_RX2_VOL_CTL_B2_CTL,
  44. MSM89XX_CDC_CORE_RX3_VOL_CTL_B2_CTL,
  45. };
  46. static unsigned long tx_digital_gain_reg[] = {
  47. MSM89XX_CDC_CORE_TX1_VOL_CTL_GAIN,
  48. MSM89XX_CDC_CORE_TX2_VOL_CTL_GAIN,
  49. MSM89XX_CDC_CORE_TX3_VOL_CTL_GAIN,
  50. MSM89XX_CDC_CORE_TX4_VOL_CTL_GAIN,
  51. MSM89XX_CDC_CORE_TX5_VOL_CTL_GAIN,
  52. };
  53. #define SDM660_TX_UNMUTE_DELAY_MS 40
  54. static int tx_unmute_delay = SDM660_TX_UNMUTE_DELAY_MS;
  55. module_param(tx_unmute_delay, int, 0664);
  56. MODULE_PARM_DESC(tx_unmute_delay, "delay to unmute the tx path");
  57. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  58. struct snd_soc_codec *registered_digcodec;
  59. struct hpf_work tx_hpf_work[NUM_DECIMATORS];
  60. /* Codec supports 2 IIR filters */
  61. enum {
  62. IIR1 = 0,
  63. IIR2,
  64. IIR_MAX,
  65. };
  66. static int msm_digcdc_clock_control(bool flag)
  67. {
  68. int ret = -EINVAL;
  69. struct msm_asoc_mach_data *pdata = NULL;
  70. struct msm_dig_priv *msm_dig_cdc =
  71. snd_soc_codec_get_drvdata(registered_digcodec);
  72. pdata = snd_soc_card_get_drvdata(registered_digcodec->component.card);
  73. if (flag) {
  74. mutex_lock(&pdata->cdc_int_mclk0_mutex);
  75. if (atomic_read(&pdata->int_mclk0_enabled) == false) {
  76. pdata->digital_cdc_core_clk.enable = 1;
  77. ret = afe_set_lpass_clock_v2(
  78. AFE_PORT_ID_INT0_MI2S_RX,
  79. &pdata->digital_cdc_core_clk);
  80. if (ret < 0) {
  81. pr_err("%s:failed to enable the MCLK\n",
  82. __func__);
  83. /*
  84. * Avoid access to lpass register
  85. * as clock enable failed during SSR.
  86. */
  87. if (ret == -ENODEV)
  88. msm_dig_cdc->regmap->cache_only = true;
  89. return ret;
  90. }
  91. pr_debug("enabled digital codec core clk\n");
  92. atomic_set(&pdata->int_mclk0_enabled, true);
  93. schedule_delayed_work(&pdata->disable_int_mclk0_work,
  94. 50);
  95. }
  96. } else {
  97. mutex_unlock(&pdata->cdc_int_mclk0_mutex);
  98. dev_dbg(registered_digcodec->dev,
  99. "disable MCLK, workq to disable set already\n");
  100. }
  101. return 0;
  102. }
  103. static void enable_digital_callback(void *flag)
  104. {
  105. msm_digcdc_clock_control(true);
  106. }
  107. static void disable_digital_callback(void *flag)
  108. {
  109. msm_digcdc_clock_control(false);
  110. pr_debug("disable mclk happens in workq\n");
  111. }
  112. static int msm_dig_cdc_put_dec_enum(struct snd_kcontrol *kcontrol,
  113. struct snd_ctl_elem_value *ucontrol)
  114. {
  115. struct snd_soc_dapm_widget *w = snd_soc_dapm_kcontrol_widget(kcontrol);
  116. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  117. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  118. unsigned int dec_mux, decimator;
  119. char *dec_name = NULL;
  120. char *widget_name = NULL;
  121. char *temp;
  122. u16 tx_mux_ctl_reg;
  123. u8 adc_dmic_sel = 0x0;
  124. int ret = 0;
  125. char *dec_num;
  126. if (ucontrol->value.enumerated.item[0] > e->items) {
  127. dev_err(codec->dev, "%s: Invalid enum value: %d\n",
  128. __func__, ucontrol->value.enumerated.item[0]);
  129. return -EINVAL;
  130. }
  131. dec_mux = ucontrol->value.enumerated.item[0];
  132. widget_name = kstrndup(w->name, 15, GFP_KERNEL);
  133. if (!widget_name) {
  134. dev_err(codec->dev, "%s: failed to copy string\n",
  135. __func__);
  136. return -ENOMEM;
  137. }
  138. temp = widget_name;
  139. dec_name = strsep(&widget_name, " ");
  140. widget_name = temp;
  141. if (!dec_name) {
  142. dev_err(codec->dev, "%s: Invalid decimator = %s\n",
  143. __func__, w->name);
  144. ret = -EINVAL;
  145. goto out;
  146. }
  147. dec_num = strpbrk(dec_name, "12345");
  148. if (dec_num == NULL) {
  149. dev_err(codec->dev, "%s: Invalid DEC selected\n", __func__);
  150. ret = -EINVAL;
  151. goto out;
  152. }
  153. ret = kstrtouint(dec_num, 10, &decimator);
  154. if (ret < 0) {
  155. dev_err(codec->dev, "%s: Invalid decimator = %s\n",
  156. __func__, dec_name);
  157. ret = -EINVAL;
  158. goto out;
  159. }
  160. dev_dbg(w->dapm->dev, "%s(): widget = %s decimator = %u dec_mux = %u\n"
  161. , __func__, w->name, decimator, dec_mux);
  162. switch (decimator) {
  163. case 1:
  164. case 2:
  165. case 3:
  166. case 4:
  167. case 5:
  168. if ((dec_mux == 4) || (dec_mux == 5) ||
  169. (dec_mux == 6) || (dec_mux == 7))
  170. adc_dmic_sel = 0x1;
  171. else
  172. adc_dmic_sel = 0x0;
  173. break;
  174. default:
  175. dev_err(codec->dev, "%s: Invalid Decimator = %u\n",
  176. __func__, decimator);
  177. ret = -EINVAL;
  178. goto out;
  179. }
  180. tx_mux_ctl_reg =
  181. MSM89XX_CDC_CORE_TX1_MUX_CTL + 32 * (decimator - 1);
  182. snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x1, adc_dmic_sel);
  183. ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  184. out:
  185. kfree(widget_name);
  186. return ret;
  187. }
  188. static int msm_dig_cdc_codec_config_compander(struct snd_soc_codec *codec,
  189. int interp_n, int event)
  190. {
  191. struct msm_dig_priv *dig_cdc = snd_soc_codec_get_drvdata(codec);
  192. dev_dbg(codec->dev, "%s: event %d shift %d, enabled %d\n",
  193. __func__, event, interp_n,
  194. dig_cdc->comp_enabled[interp_n]);
  195. /* compander is not enabled */
  196. if (!dig_cdc->comp_enabled[interp_n])
  197. return 0;
  198. switch (dig_cdc->comp_enabled[interp_n]) {
  199. case COMPANDER_1:
  200. if (SND_SOC_DAPM_EVENT_ON(event)) {
  201. /* Enable Compander Clock */
  202. snd_soc_update_bits(codec,
  203. MSM89XX_CDC_CORE_COMP0_B2_CTL, 0x0F, 0x09);
  204. snd_soc_update_bits(codec,
  205. MSM89XX_CDC_CORE_CLK_RX_B2_CTL, 0x01, 0x01);
  206. snd_soc_update_bits(codec,
  207. MSM89XX_CDC_CORE_COMP0_B1_CTL,
  208. 1 << interp_n, 1 << interp_n);
  209. snd_soc_update_bits(codec,
  210. MSM89XX_CDC_CORE_COMP0_B3_CTL, 0xFF, 0x01);
  211. snd_soc_update_bits(codec,
  212. MSM89XX_CDC_CORE_COMP0_B2_CTL, 0xF0, 0x50);
  213. /* add sleep for compander to settle */
  214. usleep_range(1000, 1100);
  215. snd_soc_update_bits(codec,
  216. MSM89XX_CDC_CORE_COMP0_B3_CTL, 0xFF, 0x28);
  217. snd_soc_update_bits(codec,
  218. MSM89XX_CDC_CORE_COMP0_B2_CTL, 0xF0, 0xB0);
  219. /* Enable Compander GPIO */
  220. if (dig_cdc->codec_hph_comp_gpio)
  221. dig_cdc->codec_hph_comp_gpio(1, codec);
  222. } else if (SND_SOC_DAPM_EVENT_OFF(event)) {
  223. /* Disable Compander GPIO */
  224. if (dig_cdc->codec_hph_comp_gpio)
  225. dig_cdc->codec_hph_comp_gpio(0, codec);
  226. snd_soc_update_bits(codec,
  227. MSM89XX_CDC_CORE_COMP0_B2_CTL, 0x0F, 0x05);
  228. snd_soc_update_bits(codec,
  229. MSM89XX_CDC_CORE_COMP0_B1_CTL,
  230. 1 << interp_n, 0);
  231. snd_soc_update_bits(codec,
  232. MSM89XX_CDC_CORE_CLK_RX_B2_CTL, 0x01, 0x00);
  233. }
  234. break;
  235. default:
  236. dev_dbg(codec->dev, "%s: Invalid compander %d\n", __func__,
  237. dig_cdc->comp_enabled[interp_n]);
  238. break;
  239. };
  240. return 0;
  241. }
  242. /**
  243. * msm_dig_cdc_hph_comp_cb - registers callback to codec by machine driver.
  244. *
  245. * @codec_hph_comp_gpio: function pointer to set comp gpio at machine driver
  246. * @codec: codec pointer
  247. *
  248. */
  249. void msm_dig_cdc_hph_comp_cb(
  250. int (*codec_hph_comp_gpio)(bool enable, struct snd_soc_codec *codec),
  251. struct snd_soc_codec *codec)
  252. {
  253. struct msm_dig_priv *dig_cdc = snd_soc_codec_get_drvdata(codec);
  254. pr_debug("%s: Enter\n", __func__);
  255. dig_cdc->codec_hph_comp_gpio = codec_hph_comp_gpio;
  256. }
  257. EXPORT_SYMBOL(msm_dig_cdc_hph_comp_cb);
  258. static int msm_dig_cdc_codec_enable_interpolator(struct snd_soc_dapm_widget *w,
  259. struct snd_kcontrol *kcontrol,
  260. int event)
  261. {
  262. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  263. struct msm_dig_priv *msm_dig_cdc = snd_soc_codec_get_drvdata(codec);
  264. dev_dbg(codec->dev, "%s %d %s\n", __func__, event, w->name);
  265. if (w->shift >= MSM89XX_RX_MAX || w->shift < 0) {
  266. dev_err(codec->dev, "%s: wrong RX index: %d\n",
  267. __func__, w->shift);
  268. return -EINVAL;
  269. }
  270. switch (event) {
  271. case SND_SOC_DAPM_POST_PMU:
  272. msm_dig_cdc_codec_config_compander(codec, w->shift, event);
  273. /* apply the digital gain after the interpolator is enabled*/
  274. if ((w->shift) < ARRAY_SIZE(rx_digital_gain_reg))
  275. snd_soc_write(codec,
  276. rx_digital_gain_reg[w->shift],
  277. snd_soc_read(codec,
  278. rx_digital_gain_reg[w->shift])
  279. );
  280. break;
  281. case SND_SOC_DAPM_POST_PMD:
  282. msm_dig_cdc_codec_config_compander(codec, w->shift, event);
  283. snd_soc_update_bits(codec,
  284. MSM89XX_CDC_CORE_CLK_RX_RESET_CTL,
  285. 1 << w->shift, 1 << w->shift);
  286. snd_soc_update_bits(codec,
  287. MSM89XX_CDC_CORE_CLK_RX_RESET_CTL,
  288. 1 << w->shift, 0x0);
  289. /*
  290. * disable the mute enabled during the PMD of this device
  291. */
  292. if ((w->shift == 0) &&
  293. (msm_dig_cdc->mute_mask & HPHL_PA_DISABLE)) {
  294. pr_debug("disabling HPHL mute\n");
  295. snd_soc_update_bits(codec,
  296. MSM89XX_CDC_CORE_RX1_B6_CTL, 0x01, 0x00);
  297. msm_dig_cdc->mute_mask &= ~(HPHL_PA_DISABLE);
  298. } else if ((w->shift == 1) &&
  299. (msm_dig_cdc->mute_mask & HPHR_PA_DISABLE)) {
  300. pr_debug("disabling HPHR mute\n");
  301. snd_soc_update_bits(codec,
  302. MSM89XX_CDC_CORE_RX2_B6_CTL, 0x01, 0x00);
  303. msm_dig_cdc->mute_mask &= ~(HPHR_PA_DISABLE);
  304. } else if ((w->shift == 2) &&
  305. (msm_dig_cdc->mute_mask & SPKR_PA_DISABLE)) {
  306. pr_debug("disabling SPKR mute\n");
  307. snd_soc_update_bits(codec,
  308. MSM89XX_CDC_CORE_RX3_B6_CTL, 0x01, 0x00);
  309. msm_dig_cdc->mute_mask &= ~(SPKR_PA_DISABLE);
  310. }
  311. }
  312. return 0;
  313. }
  314. static int msm_dig_cdc_get_iir_enable_audio_mixer(
  315. struct snd_kcontrol *kcontrol,
  316. struct snd_ctl_elem_value *ucontrol)
  317. {
  318. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  319. int iir_idx = ((struct soc_multi_mixer_control *)
  320. kcontrol->private_value)->reg;
  321. int band_idx = ((struct soc_multi_mixer_control *)
  322. kcontrol->private_value)->shift;
  323. ucontrol->value.integer.value[0] =
  324. (snd_soc_read(codec,
  325. (MSM89XX_CDC_CORE_IIR1_CTL + 64 * iir_idx)) &
  326. (1 << band_idx)) != 0;
  327. dev_dbg(codec->dev, "%s: IIR #%d band #%d enable %d\n", __func__,
  328. iir_idx, band_idx,
  329. (uint32_t)ucontrol->value.integer.value[0]);
  330. return 0;
  331. }
  332. static int msm_dig_cdc_put_iir_enable_audio_mixer(
  333. struct snd_kcontrol *kcontrol,
  334. struct snd_ctl_elem_value *ucontrol)
  335. {
  336. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  337. int iir_idx = ((struct soc_multi_mixer_control *)
  338. kcontrol->private_value)->reg;
  339. int band_idx = ((struct soc_multi_mixer_control *)
  340. kcontrol->private_value)->shift;
  341. int value = ucontrol->value.integer.value[0];
  342. /* Mask first 5 bits, 6-8 are reserved */
  343. snd_soc_update_bits(codec,
  344. (MSM89XX_CDC_CORE_IIR1_CTL + 64 * iir_idx),
  345. (1 << band_idx), (value << band_idx));
  346. dev_dbg(codec->dev, "%s: IIR #%d band #%d enable %d\n", __func__,
  347. iir_idx, band_idx,
  348. ((snd_soc_read(codec,
  349. (MSM89XX_CDC_CORE_IIR1_CTL + 64 * iir_idx)) &
  350. (1 << band_idx)) != 0));
  351. return 0;
  352. }
  353. static uint32_t get_iir_band_coeff(struct snd_soc_codec *codec,
  354. int iir_idx, int band_idx,
  355. int coeff_idx)
  356. {
  357. uint32_t value = 0;
  358. /* Address does not automatically update if reading */
  359. snd_soc_write(codec,
  360. (MSM89XX_CDC_CORE_IIR1_COEF_B1_CTL + 64 * iir_idx),
  361. ((band_idx * BAND_MAX + coeff_idx)
  362. * sizeof(uint32_t)) & 0x7F);
  363. value |= snd_soc_read(codec,
  364. (MSM89XX_CDC_CORE_IIR1_COEF_B2_CTL + 64 * iir_idx));
  365. snd_soc_write(codec,
  366. (MSM89XX_CDC_CORE_IIR1_COEF_B1_CTL + 64 * iir_idx),
  367. ((band_idx * BAND_MAX + coeff_idx)
  368. * sizeof(uint32_t) + 1) & 0x7F);
  369. value |= (snd_soc_read(codec,
  370. (MSM89XX_CDC_CORE_IIR1_COEF_B2_CTL + 64 * iir_idx)) << 8);
  371. snd_soc_write(codec,
  372. (MSM89XX_CDC_CORE_IIR1_COEF_B1_CTL + 64 * iir_idx),
  373. ((band_idx * BAND_MAX + coeff_idx)
  374. * sizeof(uint32_t) + 2) & 0x7F);
  375. value |= (snd_soc_read(codec,
  376. (MSM89XX_CDC_CORE_IIR1_COEF_B2_CTL + 64 * iir_idx)) << 16);
  377. snd_soc_write(codec,
  378. (MSM89XX_CDC_CORE_IIR1_COEF_B1_CTL + 64 * iir_idx),
  379. ((band_idx * BAND_MAX + coeff_idx)
  380. * sizeof(uint32_t) + 3) & 0x7F);
  381. /* Mask bits top 2 bits since they are reserved */
  382. value |= ((snd_soc_read(codec, (MSM89XX_CDC_CORE_IIR1_COEF_B2_CTL
  383. + 64 * iir_idx)) & 0x3f) << 24);
  384. return value;
  385. }
  386. static void set_iir_band_coeff(struct snd_soc_codec *codec,
  387. int iir_idx, int band_idx,
  388. uint32_t value)
  389. {
  390. snd_soc_write(codec,
  391. (MSM89XX_CDC_CORE_IIR1_COEF_B2_CTL + 64 * iir_idx),
  392. (value & 0xFF));
  393. snd_soc_write(codec,
  394. (MSM89XX_CDC_CORE_IIR1_COEF_B2_CTL + 64 * iir_idx),
  395. (value >> 8) & 0xFF);
  396. snd_soc_write(codec,
  397. (MSM89XX_CDC_CORE_IIR1_COEF_B2_CTL + 64 * iir_idx),
  398. (value >> 16) & 0xFF);
  399. /* Mask top 2 bits, 7-8 are reserved */
  400. snd_soc_write(codec,
  401. (MSM89XX_CDC_CORE_IIR1_COEF_B2_CTL + 64 * iir_idx),
  402. (value >> 24) & 0x3F);
  403. }
  404. static int msm_dig_cdc_get_iir_band_audio_mixer(
  405. struct snd_kcontrol *kcontrol,
  406. struct snd_ctl_elem_value *ucontrol)
  407. {
  408. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  409. int iir_idx = ((struct soc_multi_mixer_control *)
  410. kcontrol->private_value)->reg;
  411. int band_idx = ((struct soc_multi_mixer_control *)
  412. kcontrol->private_value)->shift;
  413. ucontrol->value.integer.value[0] =
  414. get_iir_band_coeff(codec, iir_idx, band_idx, 0);
  415. ucontrol->value.integer.value[1] =
  416. get_iir_band_coeff(codec, iir_idx, band_idx, 1);
  417. ucontrol->value.integer.value[2] =
  418. get_iir_band_coeff(codec, iir_idx, band_idx, 2);
  419. ucontrol->value.integer.value[3] =
  420. get_iir_band_coeff(codec, iir_idx, band_idx, 3);
  421. ucontrol->value.integer.value[4] =
  422. get_iir_band_coeff(codec, iir_idx, band_idx, 4);
  423. dev_dbg(codec->dev, "%s: IIR #%d band #%d b0 = 0x%x\n"
  424. "%s: IIR #%d band #%d b1 = 0x%x\n"
  425. "%s: IIR #%d band #%d b2 = 0x%x\n"
  426. "%s: IIR #%d band #%d a1 = 0x%x\n"
  427. "%s: IIR #%d band #%d a2 = 0x%x\n",
  428. __func__, iir_idx, band_idx,
  429. (uint32_t)ucontrol->value.integer.value[0],
  430. __func__, iir_idx, band_idx,
  431. (uint32_t)ucontrol->value.integer.value[1],
  432. __func__, iir_idx, band_idx,
  433. (uint32_t)ucontrol->value.integer.value[2],
  434. __func__, iir_idx, band_idx,
  435. (uint32_t)ucontrol->value.integer.value[3],
  436. __func__, iir_idx, band_idx,
  437. (uint32_t)ucontrol->value.integer.value[4]);
  438. return 0;
  439. }
  440. static int msm_dig_cdc_put_iir_band_audio_mixer(
  441. struct snd_kcontrol *kcontrol,
  442. struct snd_ctl_elem_value *ucontrol)
  443. {
  444. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  445. int iir_idx = ((struct soc_multi_mixer_control *)
  446. kcontrol->private_value)->reg;
  447. int band_idx = ((struct soc_multi_mixer_control *)
  448. kcontrol->private_value)->shift;
  449. /* Mask top bit it is reserved */
  450. /* Updates addr automatically for each B2 write */
  451. snd_soc_write(codec,
  452. (MSM89XX_CDC_CORE_IIR1_COEF_B1_CTL + 64 * iir_idx),
  453. (band_idx * BAND_MAX * sizeof(uint32_t)) & 0x7F);
  454. set_iir_band_coeff(codec, iir_idx, band_idx,
  455. ucontrol->value.integer.value[0]);
  456. set_iir_band_coeff(codec, iir_idx, band_idx,
  457. ucontrol->value.integer.value[1]);
  458. set_iir_band_coeff(codec, iir_idx, band_idx,
  459. ucontrol->value.integer.value[2]);
  460. set_iir_band_coeff(codec, iir_idx, band_idx,
  461. ucontrol->value.integer.value[3]);
  462. set_iir_band_coeff(codec, iir_idx, band_idx,
  463. ucontrol->value.integer.value[4]);
  464. dev_dbg(codec->dev, "%s: IIR #%d band #%d b0 = 0x%x\n"
  465. "%s: IIR #%d band #%d b1 = 0x%x\n"
  466. "%s: IIR #%d band #%d b2 = 0x%x\n"
  467. "%s: IIR #%d band #%d a1 = 0x%x\n"
  468. "%s: IIR #%d band #%d a2 = 0x%x\n",
  469. __func__, iir_idx, band_idx,
  470. get_iir_band_coeff(codec, iir_idx, band_idx, 0),
  471. __func__, iir_idx, band_idx,
  472. get_iir_band_coeff(codec, iir_idx, band_idx, 1),
  473. __func__, iir_idx, band_idx,
  474. get_iir_band_coeff(codec, iir_idx, band_idx, 2),
  475. __func__, iir_idx, band_idx,
  476. get_iir_band_coeff(codec, iir_idx, band_idx, 3),
  477. __func__, iir_idx, band_idx,
  478. get_iir_band_coeff(codec, iir_idx, band_idx, 4));
  479. return 0;
  480. }
  481. static void tx_hpf_corner_freq_callback(struct work_struct *work)
  482. {
  483. struct delayed_work *hpf_delayed_work;
  484. struct hpf_work *hpf_work;
  485. struct snd_soc_codec *codec;
  486. struct msm_dig_priv *msm_dig_cdc;
  487. u16 tx_mux_ctl_reg;
  488. u8 hpf_cut_of_freq;
  489. hpf_delayed_work = to_delayed_work(work);
  490. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  491. codec = hpf_work->dig_cdc->codec;
  492. msm_dig_cdc = hpf_work->dig_cdc;
  493. hpf_cut_of_freq = hpf_work->tx_hpf_cut_of_freq;
  494. tx_mux_ctl_reg = MSM89XX_CDC_CORE_TX1_MUX_CTL +
  495. (hpf_work->decimator - 1) * 32;
  496. dev_dbg(codec->dev, "%s(): decimator %u hpf_cut_of_freq 0x%x\n",
  497. __func__, hpf_work->decimator, (unsigned int)hpf_cut_of_freq);
  498. msm_dig_cdc->update_clkdiv(msm_dig_cdc->handle, 0x51);
  499. snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x30, hpf_cut_of_freq << 4);
  500. }
  501. static int msm_dig_cdc_codec_set_iir_gain(struct snd_soc_dapm_widget *w,
  502. struct snd_kcontrol *kcontrol, int event)
  503. {
  504. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  505. int value = 0, reg;
  506. switch (event) {
  507. case SND_SOC_DAPM_POST_PMU:
  508. if (w->shift == 0)
  509. reg = MSM89XX_CDC_CORE_IIR1_GAIN_B1_CTL;
  510. else if (w->shift == 1)
  511. reg = MSM89XX_CDC_CORE_IIR2_GAIN_B1_CTL;
  512. else
  513. goto ret;
  514. value = snd_soc_read(codec, reg);
  515. snd_soc_write(codec, reg, value);
  516. break;
  517. default:
  518. pr_err("%s: event = %d not expected\n", __func__, event);
  519. }
  520. ret:
  521. return 0;
  522. }
  523. static int msm_dig_cdc_compander_get(struct snd_kcontrol *kcontrol,
  524. struct snd_ctl_elem_value *ucontrol)
  525. {
  526. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  527. struct msm_dig_priv *dig_cdc = snd_soc_codec_get_drvdata(codec);
  528. int comp_idx = ((struct soc_multi_mixer_control *)
  529. kcontrol->private_value)->reg;
  530. int rx_idx = ((struct soc_multi_mixer_control *)
  531. kcontrol->private_value)->shift;
  532. dev_dbg(codec->dev, "%s: msm_dig_cdc->comp[%d]_enabled[%d] = %d\n",
  533. __func__, comp_idx, rx_idx,
  534. dig_cdc->comp_enabled[rx_idx]);
  535. ucontrol->value.integer.value[0] = dig_cdc->comp_enabled[rx_idx];
  536. dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  537. __func__, ucontrol->value.integer.value[0]);
  538. return 0;
  539. }
  540. static int msm_dig_cdc_compander_set(struct snd_kcontrol *kcontrol,
  541. struct snd_ctl_elem_value *ucontrol)
  542. {
  543. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  544. struct msm_dig_priv *dig_cdc = snd_soc_codec_get_drvdata(codec);
  545. int comp_idx = ((struct soc_multi_mixer_control *)
  546. kcontrol->private_value)->reg;
  547. int rx_idx = ((struct soc_multi_mixer_control *)
  548. kcontrol->private_value)->shift;
  549. int value = ucontrol->value.integer.value[0];
  550. dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  551. __func__, ucontrol->value.integer.value[0]);
  552. if (dig_cdc->version >= DIANGU) {
  553. if (!value)
  554. dig_cdc->comp_enabled[rx_idx] = 0;
  555. else
  556. dig_cdc->comp_enabled[rx_idx] = comp_idx;
  557. }
  558. dev_dbg(codec->dev, "%s: msm_dig_cdc->comp[%d]_enabled[%d] = %d\n",
  559. __func__, comp_idx, rx_idx,
  560. dig_cdc->comp_enabled[rx_idx]);
  561. return 0;
  562. }
  563. static const struct snd_kcontrol_new compander_kcontrols[] = {
  564. SOC_SINGLE_EXT("COMP0 RX1", COMPANDER_1, MSM89XX_RX1, 1, 0,
  565. msm_dig_cdc_compander_get, msm_dig_cdc_compander_set),
  566. SOC_SINGLE_EXT("COMP0 RX2", COMPANDER_1, MSM89XX_RX2, 1, 0,
  567. msm_dig_cdc_compander_get, msm_dig_cdc_compander_set),
  568. };
  569. static int msm_dig_cdc_set_interpolator_rate(struct snd_soc_dai *dai,
  570. u8 rx_fs_rate_reg_val,
  571. u32 sample_rate)
  572. {
  573. snd_soc_update_bits(dai->codec,
  574. MSM89XX_CDC_CORE_RX1_B5_CTL, 0xF0, rx_fs_rate_reg_val);
  575. snd_soc_update_bits(dai->codec,
  576. MSM89XX_CDC_CORE_RX2_B5_CTL, 0xF0, rx_fs_rate_reg_val);
  577. return 0;
  578. }
  579. static int msm_dig_cdc_hw_params(struct snd_pcm_substream *substream,
  580. struct snd_pcm_hw_params *params,
  581. struct snd_soc_dai *dai)
  582. {
  583. u8 tx_fs_rate, rx_fs_rate, rx_clk_fs_rate;
  584. int ret;
  585. dev_dbg(dai->codec->dev,
  586. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d format %d\n",
  587. __func__, dai->name, dai->id, params_rate(params),
  588. params_channels(params), params_format(params));
  589. switch (params_rate(params)) {
  590. case 8000:
  591. tx_fs_rate = 0x00;
  592. rx_fs_rate = 0x00;
  593. rx_clk_fs_rate = 0x00;
  594. break;
  595. case 16000:
  596. tx_fs_rate = 0x20;
  597. rx_fs_rate = 0x20;
  598. rx_clk_fs_rate = 0x01;
  599. break;
  600. case 32000:
  601. tx_fs_rate = 0x40;
  602. rx_fs_rate = 0x40;
  603. rx_clk_fs_rate = 0x02;
  604. break;
  605. case 44100:
  606. case 48000:
  607. tx_fs_rate = 0x60;
  608. rx_fs_rate = 0x60;
  609. rx_clk_fs_rate = 0x03;
  610. break;
  611. case 96000:
  612. tx_fs_rate = 0x80;
  613. rx_fs_rate = 0x80;
  614. rx_clk_fs_rate = 0x04;
  615. break;
  616. case 192000:
  617. tx_fs_rate = 0xA0;
  618. rx_fs_rate = 0xA0;
  619. rx_clk_fs_rate = 0x05;
  620. break;
  621. default:
  622. dev_err(dai->codec->dev,
  623. "%s: Invalid sampling rate %d\n", __func__,
  624. params_rate(params));
  625. return -EINVAL;
  626. }
  627. snd_soc_update_bits(dai->codec,
  628. MSM89XX_CDC_CORE_CLK_RX_I2S_CTL, 0x0F, rx_clk_fs_rate);
  629. switch (substream->stream) {
  630. case SNDRV_PCM_STREAM_CAPTURE:
  631. break;
  632. case SNDRV_PCM_STREAM_PLAYBACK:
  633. ret = msm_dig_cdc_set_interpolator_rate(dai, rx_fs_rate,
  634. params_rate(params));
  635. if (ret < 0) {
  636. dev_err(dai->codec->dev,
  637. "%s: set decimator rate failed %d\n", __func__,
  638. ret);
  639. return ret;
  640. }
  641. break;
  642. default:
  643. dev_err(dai->codec->dev,
  644. "%s: Invalid stream type %d\n", __func__,
  645. substream->stream);
  646. return -EINVAL;
  647. }
  648. switch (params_format(params)) {
  649. case SNDRV_PCM_FORMAT_S16_LE:
  650. snd_soc_update_bits(dai->codec,
  651. MSM89XX_CDC_CORE_CLK_RX_I2S_CTL, 0x20, 0x20);
  652. break;
  653. case SNDRV_PCM_FORMAT_S24_LE:
  654. case SNDRV_PCM_FORMAT_S24_3LE:
  655. snd_soc_update_bits(dai->codec,
  656. MSM89XX_CDC_CORE_CLK_RX_I2S_CTL, 0x20, 0x00);
  657. break;
  658. default:
  659. dev_err(dai->codec->dev, "%s: wrong format selected\n",
  660. __func__);
  661. return -EINVAL;
  662. }
  663. return 0;
  664. }
  665. static int msm_dig_cdc_codec_enable_dmic(struct snd_soc_dapm_widget *w,
  666. struct snd_kcontrol *kcontrol,
  667. int event)
  668. {
  669. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  670. struct msm_dig_priv *dig_cdc = snd_soc_codec_get_drvdata(codec);
  671. u8 dmic_clk_en;
  672. u16 dmic_clk_reg;
  673. s32 *dmic_clk_cnt;
  674. unsigned int dmic;
  675. int ret;
  676. char *dmic_num = strpbrk(w->name, "1234");
  677. if (dmic_num == NULL) {
  678. dev_err(codec->dev, "%s: Invalid DMIC\n", __func__);
  679. return -EINVAL;
  680. }
  681. ret = kstrtouint(dmic_num, 10, &dmic);
  682. if (ret < 0) {
  683. dev_err(codec->dev,
  684. "%s: Invalid DMIC line on the codec\n", __func__);
  685. return -EINVAL;
  686. }
  687. switch (dmic) {
  688. case 1:
  689. case 2:
  690. dmic_clk_en = 0x01;
  691. dmic_clk_cnt = &(dig_cdc->dmic_1_2_clk_cnt);
  692. dmic_clk_reg = MSM89XX_CDC_CORE_CLK_DMIC_B1_CTL;
  693. dev_dbg(codec->dev,
  694. "%s() event %d DMIC%d dmic_1_2_clk_cnt %d\n",
  695. __func__, event, dmic, *dmic_clk_cnt);
  696. break;
  697. case 3:
  698. case 4:
  699. dmic_clk_en = 0x01;
  700. dmic_clk_cnt = &(dig_cdc->dmic_3_4_clk_cnt);
  701. dmic_clk_reg = MSM89XX_CDC_CORE_CLK_DMIC_B2_CTL;
  702. dev_dbg(codec->dev,
  703. "%s() event %d DMIC%d dmic_3_4_clk_cnt %d\n",
  704. __func__, event, dmic, *dmic_clk_cnt);
  705. break;
  706. default:
  707. dev_err(codec->dev, "%s: Invalid DMIC Selection\n", __func__);
  708. return -EINVAL;
  709. }
  710. switch (event) {
  711. case SND_SOC_DAPM_PRE_PMU:
  712. (*dmic_clk_cnt)++;
  713. if (*dmic_clk_cnt == 1) {
  714. snd_soc_update_bits(codec, dmic_clk_reg,
  715. 0x0E, 0x04);
  716. snd_soc_update_bits(codec, dmic_clk_reg,
  717. dmic_clk_en, dmic_clk_en);
  718. }
  719. snd_soc_update_bits(codec,
  720. MSM89XX_CDC_CORE_TX1_DMIC_CTL + (dmic - 1) * 0x20,
  721. 0x07, 0x02);
  722. break;
  723. case SND_SOC_DAPM_POST_PMD:
  724. (*dmic_clk_cnt)--;
  725. if (*dmic_clk_cnt == 0)
  726. snd_soc_update_bits(codec, dmic_clk_reg,
  727. dmic_clk_en, 0);
  728. break;
  729. }
  730. return 0;
  731. }
  732. static int msm_dig_cdc_codec_enable_dec(struct snd_soc_dapm_widget *w,
  733. struct snd_kcontrol *kcontrol,
  734. int event)
  735. {
  736. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  737. struct msm_asoc_mach_data *pdata = NULL;
  738. unsigned int decimator;
  739. struct msm_dig_priv *msm_dig_cdc = snd_soc_codec_get_drvdata(codec);
  740. char *dec_name = NULL;
  741. char *widget_name = NULL;
  742. char *temp;
  743. int ret = 0, i;
  744. u16 dec_reset_reg, tx_vol_ctl_reg, tx_mux_ctl_reg;
  745. u8 dec_hpf_cut_of_freq;
  746. int offset;
  747. char *dec_num;
  748. pdata = snd_soc_card_get_drvdata(codec->component.card);
  749. dev_dbg(codec->dev, "%s %d\n", __func__, event);
  750. widget_name = kstrndup(w->name, 15, GFP_KERNEL);
  751. if (!widget_name)
  752. return -ENOMEM;
  753. temp = widget_name;
  754. dec_name = strsep(&widget_name, " ");
  755. widget_name = temp;
  756. if (!dec_name) {
  757. dev_err(codec->dev,
  758. "%s: Invalid decimator = %s\n", __func__, w->name);
  759. ret = -EINVAL;
  760. goto out;
  761. }
  762. dec_num = strpbrk(dec_name, "12345");
  763. if (dec_num == NULL) {
  764. dev_err(codec->dev, "%s: Invalid Decimator\n", __func__);
  765. ret = -EINVAL;
  766. goto out;
  767. }
  768. ret = kstrtouint(dec_num, 10, &decimator);
  769. if (ret < 0) {
  770. dev_err(codec->dev,
  771. "%s: Invalid decimator = %s\n", __func__, dec_name);
  772. ret = -EINVAL;
  773. goto out;
  774. }
  775. dev_dbg(codec->dev,
  776. "%s(): widget = %s dec_name = %s decimator = %u\n", __func__,
  777. w->name, dec_name, decimator);
  778. if (w->reg == MSM89XX_CDC_CORE_CLK_TX_CLK_EN_B1_CTL) {
  779. dec_reset_reg = MSM89XX_CDC_CORE_CLK_TX_RESET_B1_CTL;
  780. offset = 0;
  781. } else {
  782. dev_err(codec->dev, "%s: Error, incorrect dec\n", __func__);
  783. ret = -EINVAL;
  784. goto out;
  785. }
  786. tx_vol_ctl_reg = MSM89XX_CDC_CORE_TX1_VOL_CTL_CFG +
  787. 32 * (decimator - 1);
  788. tx_mux_ctl_reg = MSM89XX_CDC_CORE_TX1_MUX_CTL +
  789. 32 * (decimator - 1);
  790. if (decimator == 5) {
  791. tx_vol_ctl_reg = MSM89XX_CDC_CORE_TX5_VOL_CTL_CFG;
  792. tx_mux_ctl_reg = MSM89XX_CDC_CORE_TX5_MUX_CTL;
  793. }
  794. switch (event) {
  795. case SND_SOC_DAPM_PRE_PMU:
  796. /* Enableable TX digital mute */
  797. snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x01, 0x01);
  798. for (i = 0; i < NUM_DECIMATORS; i++) {
  799. if (decimator == i + 1)
  800. msm_dig_cdc->dec_active[i] = true;
  801. }
  802. dec_hpf_cut_of_freq = snd_soc_read(codec, tx_mux_ctl_reg);
  803. dec_hpf_cut_of_freq = (dec_hpf_cut_of_freq & 0x30) >> 4;
  804. tx_hpf_work[decimator - 1].tx_hpf_cut_of_freq =
  805. dec_hpf_cut_of_freq;
  806. if (dec_hpf_cut_of_freq != CF_MIN_3DB_150HZ) {
  807. /* set cut of freq to CF_MIN_3DB_150HZ (0x1); */
  808. snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x30,
  809. CF_MIN_3DB_150HZ << 4);
  810. }
  811. msm_dig_cdc->update_clkdiv(msm_dig_cdc->handle, 0x42);
  812. break;
  813. case SND_SOC_DAPM_POST_PMU:
  814. /* enable HPF */
  815. snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x08, 0x00);
  816. schedule_delayed_work(
  817. &msm_dig_cdc->tx_mute_dwork[decimator - 1].dwork,
  818. msecs_to_jiffies(tx_unmute_delay));
  819. if (tx_hpf_work[decimator - 1].tx_hpf_cut_of_freq !=
  820. CF_MIN_3DB_150HZ) {
  821. schedule_delayed_work(&tx_hpf_work[decimator - 1].dwork,
  822. msecs_to_jiffies(300));
  823. }
  824. /* apply the digital gain after the decimator is enabled*/
  825. if ((w->shift) < ARRAY_SIZE(tx_digital_gain_reg))
  826. snd_soc_write(codec,
  827. tx_digital_gain_reg[w->shift + offset],
  828. snd_soc_read(codec,
  829. tx_digital_gain_reg[w->shift + offset])
  830. );
  831. break;
  832. case SND_SOC_DAPM_PRE_PMD:
  833. snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x01, 0x01);
  834. msleep(20);
  835. snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x08, 0x08);
  836. cancel_delayed_work_sync(&tx_hpf_work[decimator - 1].dwork);
  837. cancel_delayed_work_sync(
  838. &msm_dig_cdc->tx_mute_dwork[decimator - 1].dwork);
  839. break;
  840. case SND_SOC_DAPM_POST_PMD:
  841. snd_soc_update_bits(codec, dec_reset_reg, 1 << w->shift,
  842. 1 << w->shift);
  843. snd_soc_update_bits(codec, dec_reset_reg, 1 << w->shift, 0x0);
  844. snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x08, 0x08);
  845. snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x30,
  846. (tx_hpf_work[decimator - 1].tx_hpf_cut_of_freq) << 4);
  847. snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x01, 0x00);
  848. for (i = 0; i < NUM_DECIMATORS; i++) {
  849. if (decimator == i + 1)
  850. msm_dig_cdc->dec_active[i] = false;
  851. }
  852. break;
  853. }
  854. out:
  855. kfree(widget_name);
  856. return ret;
  857. }
  858. static int msm_dig_cdc_event_notify(struct notifier_block *block,
  859. unsigned long val,
  860. void *data)
  861. {
  862. enum dig_cdc_notify_event event = (enum dig_cdc_notify_event)val;
  863. struct snd_soc_codec *codec = registered_digcodec;
  864. struct msm_dig_priv *msm_dig_cdc = snd_soc_codec_get_drvdata(codec);
  865. struct msm_asoc_mach_data *pdata = NULL;
  866. int ret = -EINVAL;
  867. pdata = snd_soc_card_get_drvdata(codec->component.card);
  868. switch (event) {
  869. case DIG_CDC_EVENT_CLK_ON:
  870. snd_soc_update_bits(codec,
  871. MSM89XX_CDC_CORE_CLK_PDM_CTL, 0x03, 0x03);
  872. if (pdata->mclk_freq == MCLK_RATE_12P288MHZ ||
  873. pdata->native_clk_set)
  874. snd_soc_update_bits(codec,
  875. MSM89XX_CDC_CORE_TOP_CTL, 0x01, 0x00);
  876. else if (pdata->mclk_freq == MCLK_RATE_9P6MHZ)
  877. snd_soc_update_bits(codec,
  878. MSM89XX_CDC_CORE_TOP_CTL, 0x01, 0x01);
  879. snd_soc_update_bits(codec,
  880. MSM89XX_CDC_CORE_CLK_MCLK_CTL, 0x01, 0x01);
  881. break;
  882. case DIG_CDC_EVENT_CLK_OFF:
  883. snd_soc_update_bits(codec,
  884. MSM89XX_CDC_CORE_CLK_PDM_CTL, 0x03, 0x00);
  885. snd_soc_update_bits(codec,
  886. MSM89XX_CDC_CORE_CLK_MCLK_CTL, 0x01, 0x00);
  887. break;
  888. case DIG_CDC_EVENT_RX1_MUTE_ON:
  889. snd_soc_update_bits(codec,
  890. MSM89XX_CDC_CORE_RX1_B6_CTL, 0x01, 0x01);
  891. msm_dig_cdc->mute_mask |= HPHL_PA_DISABLE;
  892. break;
  893. case DIG_CDC_EVENT_RX1_MUTE_OFF:
  894. snd_soc_update_bits(codec,
  895. MSM89XX_CDC_CORE_RX1_B6_CTL, 0x01, 0x00);
  896. msm_dig_cdc->mute_mask &= (~HPHL_PA_DISABLE);
  897. break;
  898. case DIG_CDC_EVENT_RX2_MUTE_ON:
  899. snd_soc_update_bits(codec,
  900. MSM89XX_CDC_CORE_RX2_B6_CTL, 0x01, 0x01);
  901. msm_dig_cdc->mute_mask |= HPHR_PA_DISABLE;
  902. break;
  903. case DIG_CDC_EVENT_RX2_MUTE_OFF:
  904. snd_soc_update_bits(codec,
  905. MSM89XX_CDC_CORE_RX2_B6_CTL, 0x01, 0x00);
  906. msm_dig_cdc->mute_mask &= (~HPHR_PA_DISABLE);
  907. break;
  908. case DIG_CDC_EVENT_RX3_MUTE_ON:
  909. snd_soc_update_bits(codec,
  910. MSM89XX_CDC_CORE_RX3_B6_CTL, 0x01, 0x01);
  911. msm_dig_cdc->mute_mask |= SPKR_PA_DISABLE;
  912. break;
  913. case DIG_CDC_EVENT_RX3_MUTE_OFF:
  914. snd_soc_update_bits(codec,
  915. MSM89XX_CDC_CORE_RX3_B6_CTL, 0x01, 0x00);
  916. msm_dig_cdc->mute_mask &= (~SPKR_PA_DISABLE);
  917. break;
  918. case DIG_CDC_EVENT_PRE_RX1_INT_ON:
  919. snd_soc_update_bits(codec,
  920. MSM89XX_CDC_CORE_RX1_B3_CTL, 0x3C, 0x28);
  921. snd_soc_update_bits(codec,
  922. MSM89XX_CDC_CORE_RX1_B4_CTL, 0x18, 0x10);
  923. snd_soc_update_bits(codec,
  924. MSM89XX_CDC_CORE_RX1_B3_CTL, 0x80, 0x80);
  925. break;
  926. case DIG_CDC_EVENT_PRE_RX2_INT_ON:
  927. snd_soc_update_bits(codec,
  928. MSM89XX_CDC_CORE_RX2_B3_CTL, 0x3C, 0x28);
  929. snd_soc_update_bits(codec,
  930. MSM89XX_CDC_CORE_RX2_B4_CTL, 0x18, 0x10);
  931. snd_soc_update_bits(codec,
  932. MSM89XX_CDC_CORE_RX2_B3_CTL, 0x80, 0x80);
  933. break;
  934. case DIG_CDC_EVENT_POST_RX1_INT_OFF:
  935. snd_soc_update_bits(codec,
  936. MSM89XX_CDC_CORE_RX1_B3_CTL, 0x3C, 0x00);
  937. snd_soc_update_bits(codec,
  938. MSM89XX_CDC_CORE_RX1_B4_CTL, 0x18, 0xFF);
  939. snd_soc_update_bits(codec,
  940. MSM89XX_CDC_CORE_RX1_B3_CTL, 0x80, 0x00);
  941. break;
  942. case DIG_CDC_EVENT_POST_RX2_INT_OFF:
  943. snd_soc_update_bits(codec,
  944. MSM89XX_CDC_CORE_RX2_B3_CTL, 0x3C, 0x00);
  945. snd_soc_update_bits(codec,
  946. MSM89XX_CDC_CORE_RX2_B4_CTL, 0x18, 0xFF);
  947. snd_soc_update_bits(codec,
  948. MSM89XX_CDC_CORE_RX2_B3_CTL, 0x80, 0x00);
  949. break;
  950. case DIG_CDC_EVENT_SSR_DOWN:
  951. regcache_cache_only(msm_dig_cdc->regmap, true);
  952. break;
  953. case DIG_CDC_EVENT_SSR_UP:
  954. regcache_cache_only(msm_dig_cdc->regmap, false);
  955. regcache_mark_dirty(msm_dig_cdc->regmap);
  956. mutex_lock(&pdata->cdc_int_mclk0_mutex);
  957. pdata->digital_cdc_core_clk.enable = 1;
  958. ret = afe_set_lpass_clock_v2(
  959. AFE_PORT_ID_INT0_MI2S_RX,
  960. &pdata->digital_cdc_core_clk);
  961. if (ret < 0) {
  962. pr_err("%s:failed to enable the MCLK\n",
  963. __func__);
  964. mutex_unlock(&pdata->cdc_int_mclk0_mutex);
  965. break;
  966. }
  967. mutex_unlock(&pdata->cdc_int_mclk0_mutex);
  968. regcache_sync(msm_dig_cdc->regmap);
  969. mutex_lock(&pdata->cdc_int_mclk0_mutex);
  970. pdata->digital_cdc_core_clk.enable = 0;
  971. afe_set_lpass_clock_v2(
  972. AFE_PORT_ID_INT0_MI2S_RX,
  973. &pdata->digital_cdc_core_clk);
  974. mutex_unlock(&pdata->cdc_int_mclk0_mutex);
  975. break;
  976. case DIG_CDC_EVENT_INVALID:
  977. default:
  978. break;
  979. }
  980. return 0;
  981. }
  982. static ssize_t msm_dig_codec_version_read(struct snd_info_entry *entry,
  983. void *file_private_data,
  984. struct file *file,
  985. char __user *buf, size_t count,
  986. loff_t pos)
  987. {
  988. struct msm_dig_priv *msm_dig;
  989. char buffer[MSM_DIG_CDC_VERSION_ENTRY_SIZE];
  990. int len = 0;
  991. msm_dig = (struct msm_dig_priv *) entry->private_data;
  992. if (!msm_dig) {
  993. pr_err("%s: msm_dig priv is null\n", __func__);
  994. return -EINVAL;
  995. }
  996. switch (msm_dig->version) {
  997. case DRAX_CDC:
  998. len = snprintf(buffer, sizeof(buffer), "SDM660-CDC_1_0\n");
  999. break;
  1000. default:
  1001. len = snprintf(buffer, sizeof(buffer), "VER_UNDEFINED\n");
  1002. }
  1003. return simple_read_from_buffer(buf, count, &pos, buffer, len);
  1004. }
  1005. static struct snd_info_entry_ops msm_dig_codec_info_ops = {
  1006. .read = msm_dig_codec_version_read,
  1007. };
  1008. /*
  1009. * msm_dig_codec_info_create_codec_entry - creates msm_dig module
  1010. * @codec_root: The parent directory
  1011. * @codec: Codec instance
  1012. *
  1013. * Creates msm_dig module and version entry under the given
  1014. * parent directory.
  1015. *
  1016. * Return: 0 on success or negative error code on failure.
  1017. */
  1018. int msm_dig_codec_info_create_codec_entry(struct snd_info_entry *codec_root,
  1019. struct snd_soc_codec *codec)
  1020. {
  1021. struct snd_info_entry *version_entry;
  1022. struct msm_dig_priv *msm_dig;
  1023. struct snd_soc_card *card;
  1024. if (!codec_root || !codec)
  1025. return -EINVAL;
  1026. msm_dig = snd_soc_codec_get_drvdata(codec);
  1027. card = codec->component.card;
  1028. msm_dig->entry = snd_info_create_subdir(codec_root->module,
  1029. "msm_digital_codec",
  1030. codec_root);
  1031. if (!msm_dig->entry) {
  1032. dev_dbg(codec->dev, "%s: failed to create msm_digital entry\n",
  1033. __func__);
  1034. return -ENOMEM;
  1035. }
  1036. version_entry = snd_info_create_card_entry(card->snd_card,
  1037. "version",
  1038. msm_dig->entry);
  1039. if (!version_entry) {
  1040. dev_dbg(codec->dev, "%s: failed to create msm_digital version entry\n",
  1041. __func__);
  1042. return -ENOMEM;
  1043. }
  1044. version_entry->private_data = msm_dig;
  1045. version_entry->size = MSM_DIG_CDC_VERSION_ENTRY_SIZE;
  1046. version_entry->content = SNDRV_INFO_CONTENT_DATA;
  1047. version_entry->c.ops = &msm_dig_codec_info_ops;
  1048. if (snd_info_register(version_entry) < 0) {
  1049. snd_info_free_entry(version_entry);
  1050. return -ENOMEM;
  1051. }
  1052. msm_dig->version_entry = version_entry;
  1053. if (msm_dig->get_cdc_version)
  1054. msm_dig->version = msm_dig->get_cdc_version(msm_dig->handle);
  1055. else
  1056. msm_dig->version = DRAX_CDC;
  1057. return 0;
  1058. }
  1059. EXPORT_SYMBOL(msm_dig_codec_info_create_codec_entry);
  1060. static void sdm660_tx_mute_update_callback(struct work_struct *work)
  1061. {
  1062. struct tx_mute_work *tx_mute_dwork;
  1063. struct snd_soc_codec *codec = NULL;
  1064. struct msm_dig_priv *dig_cdc;
  1065. struct delayed_work *delayed_work;
  1066. u16 tx_vol_ctl_reg = 0;
  1067. u8 decimator = 0, i;
  1068. delayed_work = to_delayed_work(work);
  1069. tx_mute_dwork = container_of(delayed_work, struct tx_mute_work, dwork);
  1070. dig_cdc = tx_mute_dwork->dig_cdc;
  1071. codec = dig_cdc->codec;
  1072. for (i = 0; i < (NUM_DECIMATORS - 1); i++) {
  1073. if (dig_cdc->dec_active[i])
  1074. decimator = i + 1;
  1075. if (decimator && decimator < NUM_DECIMATORS) {
  1076. /* unmute decimators corresponding to Tx DAI's*/
  1077. tx_vol_ctl_reg =
  1078. MSM89XX_CDC_CORE_TX1_VOL_CTL_CFG +
  1079. 32 * (decimator - 1);
  1080. snd_soc_update_bits(codec, tx_vol_ctl_reg,
  1081. 0x01, 0x00);
  1082. }
  1083. decimator = 0;
  1084. }
  1085. }
  1086. static int msm_dig_cdc_soc_probe(struct snd_soc_codec *codec)
  1087. {
  1088. struct msm_dig_priv *msm_dig_cdc = dev_get_drvdata(codec->dev);
  1089. struct snd_soc_dapm_context *dapm = snd_soc_codec_get_dapm(codec);
  1090. int i, ret;
  1091. msm_dig_cdc->codec = codec;
  1092. snd_soc_add_codec_controls(codec, compander_kcontrols,
  1093. ARRAY_SIZE(compander_kcontrols));
  1094. for (i = 0; i < NUM_DECIMATORS; i++) {
  1095. tx_hpf_work[i].dig_cdc = msm_dig_cdc;
  1096. tx_hpf_work[i].decimator = i + 1;
  1097. INIT_DELAYED_WORK(&tx_hpf_work[i].dwork,
  1098. tx_hpf_corner_freq_callback);
  1099. msm_dig_cdc->tx_mute_dwork[i].dig_cdc = msm_dig_cdc;
  1100. msm_dig_cdc->tx_mute_dwork[i].decimator = i + 1;
  1101. INIT_DELAYED_WORK(&msm_dig_cdc->tx_mute_dwork[i].dwork,
  1102. sdm660_tx_mute_update_callback);
  1103. }
  1104. for (i = 0; i < MSM89XX_RX_MAX; i++)
  1105. msm_dig_cdc->comp_enabled[i] = COMPANDER_NONE;
  1106. /* Register event notifier */
  1107. msm_dig_cdc->nblock.notifier_call = msm_dig_cdc_event_notify;
  1108. if (msm_dig_cdc->register_notifier) {
  1109. ret = msm_dig_cdc->register_notifier(msm_dig_cdc->handle,
  1110. &msm_dig_cdc->nblock,
  1111. true);
  1112. if (ret) {
  1113. pr_err("%s: Failed to register notifier %d\n",
  1114. __func__, ret);
  1115. return ret;
  1116. }
  1117. }
  1118. registered_digcodec = codec;
  1119. snd_soc_dapm_ignore_suspend(dapm, "AIF1 Playback");
  1120. snd_soc_dapm_ignore_suspend(dapm, "AIF1 Capture");
  1121. snd_soc_dapm_ignore_suspend(dapm, "ADC1_IN");
  1122. snd_soc_dapm_ignore_suspend(dapm, "ADC2_IN");
  1123. snd_soc_dapm_ignore_suspend(dapm, "ADC3_IN");
  1124. snd_soc_dapm_ignore_suspend(dapm, "PDM_OUT_RX1");
  1125. snd_soc_dapm_ignore_suspend(dapm, "PDM_OUT_RX2");
  1126. snd_soc_dapm_ignore_suspend(dapm, "PDM_OUT_RX3");
  1127. snd_soc_dapm_sync(dapm);
  1128. return 0;
  1129. }
  1130. static int msm_dig_cdc_soc_remove(struct snd_soc_codec *codec)
  1131. {
  1132. struct msm_dig_priv *msm_dig_cdc = dev_get_drvdata(codec->dev);
  1133. if (msm_dig_cdc->register_notifier)
  1134. msm_dig_cdc->register_notifier(msm_dig_cdc->handle,
  1135. &msm_dig_cdc->nblock,
  1136. false);
  1137. iounmap(msm_dig_cdc->dig_base);
  1138. return 0;
  1139. }
  1140. static const struct snd_soc_dapm_route audio_dig_map[] = {
  1141. {"RX_I2S_CLK", NULL, "CDC_CONN"},
  1142. {"I2S RX1", NULL, "RX_I2S_CLK"},
  1143. {"I2S RX2", NULL, "RX_I2S_CLK"},
  1144. {"I2S RX3", NULL, "RX_I2S_CLK"},
  1145. {"I2S TX1", NULL, "TX_I2S_CLK"},
  1146. {"I2S TX2", NULL, "TX_I2S_CLK"},
  1147. {"I2S TX3", NULL, "TX_I2S_CLK"},
  1148. {"I2S TX4", NULL, "TX_I2S_CLK"},
  1149. {"I2S TX5", NULL, "TX_I2S_CLK"},
  1150. {"I2S TX6", NULL, "TX_I2S_CLK"},
  1151. {"I2S TX1", NULL, "DEC1 MUX"},
  1152. {"I2S TX2", NULL, "DEC2 MUX"},
  1153. {"I2S TX3", NULL, "I2S TX2 INP1"},
  1154. {"I2S TX4", NULL, "I2S TX2 INP2"},
  1155. {"I2S TX5", NULL, "DEC3 MUX"},
  1156. {"I2S TX6", NULL, "I2S TX3 INP2"},
  1157. {"I2S TX2 INP1", "RX_MIX1", "RX1 MIX2"},
  1158. {"I2S TX2 INP1", "DEC3", "DEC3 MUX"},
  1159. {"I2S TX2 INP2", "RX_MIX2", "RX2 MIX2"},
  1160. {"I2S TX2 INP2", "RX_MIX3", "RX3 MIX1"},
  1161. {"I2S TX2 INP2", "DEC4", "DEC4 MUX"},
  1162. {"I2S TX3 INP2", "DEC4", "DEC4 MUX"},
  1163. {"I2S TX3 INP2", "DEC5", "DEC5 MUX"},
  1164. {"PDM_OUT_RX1", NULL, "RX1 CHAIN"},
  1165. {"PDM_OUT_RX2", NULL, "RX2 CHAIN"},
  1166. {"PDM_OUT_RX3", NULL, "RX3 CHAIN"},
  1167. {"RX1 CHAIN", NULL, "RX1 MIX2"},
  1168. {"RX2 CHAIN", NULL, "RX2 MIX2"},
  1169. {"RX3 CHAIN", NULL, "RX3 MIX1"},
  1170. {"RX1 MIX1", NULL, "RX1 MIX1 INP1"},
  1171. {"RX1 MIX1", NULL, "RX1 MIX1 INP2"},
  1172. {"RX1 MIX1", NULL, "RX1 MIX1 INP3"},
  1173. {"RX2 MIX1", NULL, "RX2 MIX1 INP1"},
  1174. {"RX2 MIX1", NULL, "RX2 MIX1 INP2"},
  1175. {"RX3 MIX1", NULL, "RX3 MIX1 INP1"},
  1176. {"RX3 MIX1", NULL, "RX3 MIX1 INP2"},
  1177. {"RX1 MIX2", NULL, "RX1 MIX1"},
  1178. {"RX1 MIX2", NULL, "RX1 MIX2 INP1"},
  1179. {"RX2 MIX2", NULL, "RX2 MIX1"},
  1180. {"RX2 MIX2", NULL, "RX2 MIX2 INP1"},
  1181. {"RX1 MIX1 INP1", "RX1", "I2S RX1"},
  1182. {"RX1 MIX1 INP1", "RX2", "I2S RX2"},
  1183. {"RX1 MIX1 INP1", "RX3", "I2S RX3"},
  1184. {"RX1 MIX1 INP1", "IIR1", "IIR1"},
  1185. {"RX1 MIX1 INP1", "IIR2", "IIR2"},
  1186. {"RX1 MIX1 INP2", "RX1", "I2S RX1"},
  1187. {"RX1 MIX1 INP2", "RX2", "I2S RX2"},
  1188. {"RX1 MIX1 INP2", "RX3", "I2S RX3"},
  1189. {"RX1 MIX1 INP2", "IIR1", "IIR1"},
  1190. {"RX1 MIX1 INP2", "IIR2", "IIR2"},
  1191. {"RX1 MIX1 INP3", "RX1", "I2S RX1"},
  1192. {"RX1 MIX1 INP3", "RX2", "I2S RX2"},
  1193. {"RX1 MIX1 INP3", "RX3", "I2S RX3"},
  1194. {"RX2 MIX1 INP1", "RX1", "I2S RX1"},
  1195. {"RX2 MIX1 INP1", "RX2", "I2S RX2"},
  1196. {"RX2 MIX1 INP1", "RX3", "I2S RX3"},
  1197. {"RX2 MIX1 INP1", "IIR1", "IIR1"},
  1198. {"RX2 MIX1 INP1", "IIR2", "IIR2"},
  1199. {"RX2 MIX1 INP2", "RX1", "I2S RX1"},
  1200. {"RX2 MIX1 INP2", "RX2", "I2S RX2"},
  1201. {"RX2 MIX1 INP2", "RX3", "I2S RX3"},
  1202. {"RX2 MIX1 INP2", "IIR1", "IIR1"},
  1203. {"RX2 MIX1 INP2", "IIR2", "IIR2"},
  1204. {"RX3 MIX1 INP1", "RX1", "I2S RX1"},
  1205. {"RX3 MIX1 INP1", "RX2", "I2S RX2"},
  1206. {"RX3 MIX1 INP1", "RX3", "I2S RX3"},
  1207. {"RX3 MIX1 INP1", "IIR1", "IIR1"},
  1208. {"RX3 MIX1 INP1", "IIR2", "IIR2"},
  1209. {"RX3 MIX1 INP2", "RX1", "I2S RX1"},
  1210. {"RX3 MIX1 INP2", "RX2", "I2S RX2"},
  1211. {"RX3 MIX1 INP2", "RX3", "I2S RX3"},
  1212. {"RX3 MIX1 INP2", "IIR1", "IIR1"},
  1213. {"RX3 MIX1 INP2", "IIR2", "IIR2"},
  1214. {"RX1 MIX2 INP1", "IIR1", "IIR1"},
  1215. {"RX2 MIX2 INP1", "IIR1", "IIR1"},
  1216. {"RX1 MIX2 INP1", "IIR2", "IIR2"},
  1217. {"RX2 MIX2 INP1", "IIR2", "IIR2"},
  1218. /* Decimator Inputs */
  1219. {"DEC1 MUX", "DMIC1", "DMIC1"},
  1220. {"DEC1 MUX", "DMIC2", "DMIC2"},
  1221. {"DEC1 MUX", "DMIC3", "DMIC3"},
  1222. {"DEC1 MUX", "DMIC4", "DMIC4"},
  1223. {"DEC1 MUX", "ADC1", "ADC1_IN"},
  1224. {"DEC1 MUX", "ADC2", "ADC2_IN"},
  1225. {"DEC1 MUX", "ADC3", "ADC3_IN"},
  1226. {"DEC1 MUX", NULL, "CDC_CONN"},
  1227. {"DEC2 MUX", "DMIC1", "DMIC1"},
  1228. {"DEC2 MUX", "DMIC2", "DMIC2"},
  1229. {"DEC2 MUX", "DMIC3", "DMIC3"},
  1230. {"DEC2 MUX", "DMIC4", "DMIC4"},
  1231. {"DEC2 MUX", "ADC1", "ADC1_IN"},
  1232. {"DEC2 MUX", "ADC2", "ADC2_IN"},
  1233. {"DEC2 MUX", "ADC3", "ADC3_IN"},
  1234. {"DEC2 MUX", NULL, "CDC_CONN"},
  1235. {"DEC3 MUX", "DMIC1", "DMIC1"},
  1236. {"DEC3 MUX", "DMIC2", "DMIC2"},
  1237. {"DEC3 MUX", "DMIC3", "DMIC3"},
  1238. {"DEC3 MUX", "DMIC4", "DMIC4"},
  1239. {"DEC3 MUX", "ADC1", "ADC1_IN"},
  1240. {"DEC3 MUX", "ADC2", "ADC2_IN"},
  1241. {"DEC3 MUX", "ADC3", "ADC3_IN"},
  1242. {"DEC3 MUX", NULL, "CDC_CONN"},
  1243. {"DEC4 MUX", "DMIC1", "DMIC1"},
  1244. {"DEC4 MUX", "DMIC2", "DMIC2"},
  1245. {"DEC4 MUX", "DMIC3", "DMIC3"},
  1246. {"DEC4 MUX", "DMIC4", "DMIC4"},
  1247. {"DEC4 MUX", "ADC1", "ADC1_IN"},
  1248. {"DEC4 MUX", "ADC2", "ADC2_IN"},
  1249. {"DEC4 MUX", "ADC3", "ADC3_IN"},
  1250. {"DEC4 MUX", NULL, "CDC_CONN"},
  1251. {"DEC5 MUX", "DMIC1", "DMIC1"},
  1252. {"DEC5 MUX", "DMIC2", "DMIC2"},
  1253. {"DEC5 MUX", "DMIC3", "DMIC3"},
  1254. {"DEC5 MUX", "DMIC4", "DMIC4"},
  1255. {"DEC5 MUX", "ADC1", "ADC1_IN"},
  1256. {"DEC5 MUX", "ADC2", "ADC2_IN"},
  1257. {"DEC5 MUX", "ADC3", "ADC3_IN"},
  1258. {"DEC5 MUX", NULL, "CDC_CONN"},
  1259. {"IIR1", NULL, "IIR1 INP1 MUX"},
  1260. {"IIR1 INP1 MUX", "DEC1", "DEC1 MUX"},
  1261. {"IIR1 INP1 MUX", "DEC2", "DEC2 MUX"},
  1262. {"IIR1 INP1 MUX", "DEC3", "DEC3 MUX"},
  1263. {"IIR1 INP1 MUX", "DEC4", "DEC4 MUX"},
  1264. {"IIR2", NULL, "IIR2 INP1 MUX"},
  1265. {"IIR2 INP1 MUX", "DEC1", "DEC1 MUX"},
  1266. {"IIR2 INP1 MUX", "DEC2", "DEC2 MUX"},
  1267. {"IIR1 INP1 MUX", "DEC3", "DEC3 MUX"},
  1268. {"IIR1 INP1 MUX", "DEC4", "DEC4 MUX"},
  1269. };
  1270. static const char * const i2s_tx2_inp1_text[] = {
  1271. "ZERO", "RX_MIX1", "DEC3"
  1272. };
  1273. static const char * const i2s_tx2_inp2_text[] = {
  1274. "ZERO", "RX_MIX2", "RX_MIX3", "DEC4"
  1275. };
  1276. static const char * const i2s_tx3_inp2_text[] = {
  1277. "DEC4", "DEC5"
  1278. };
  1279. static const char * const rx_mix1_text[] = {
  1280. "ZERO", "IIR1", "IIR2", "RX1", "RX2", "RX3"
  1281. };
  1282. static const char * const rx_mix2_text[] = {
  1283. "ZERO", "IIR1", "IIR2"
  1284. };
  1285. static const char * const dec_mux_text[] = {
  1286. "ZERO", "ADC1", "ADC2", "ADC3", "DMIC1", "DMIC2", "DMIC3", "DMIC4"
  1287. };
  1288. static const char * const iir_inp1_text[] = {
  1289. "ZERO", "DEC1", "DEC2", "RX1", "RX2", "RX3", "DEC3", "DEC4"
  1290. };
  1291. /* I2S TX MUXes */
  1292. static const struct soc_enum i2s_tx2_inp1_chain_enum =
  1293. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_TX_I2S_SD1_CTL,
  1294. 2, 3, i2s_tx2_inp1_text);
  1295. static const struct soc_enum i2s_tx2_inp2_chain_enum =
  1296. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_TX_I2S_SD1_CTL,
  1297. 0, 4, i2s_tx2_inp2_text);
  1298. static const struct soc_enum i2s_tx3_inp2_chain_enum =
  1299. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_TX_I2S_SD1_CTL,
  1300. 4, 2, i2s_tx3_inp2_text);
  1301. /* RX1 MIX1 */
  1302. static const struct soc_enum rx_mix1_inp1_chain_enum =
  1303. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_RX1_B1_CTL,
  1304. 0, 6, rx_mix1_text);
  1305. static const struct soc_enum rx_mix1_inp2_chain_enum =
  1306. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_RX1_B1_CTL,
  1307. 3, 6, rx_mix1_text);
  1308. static const struct soc_enum rx_mix1_inp3_chain_enum =
  1309. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_RX1_B2_CTL,
  1310. 0, 6, rx_mix1_text);
  1311. /* RX1 MIX2 */
  1312. static const struct soc_enum rx_mix2_inp1_chain_enum =
  1313. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_RX1_B3_CTL,
  1314. 0, 3, rx_mix2_text);
  1315. /* RX2 MIX1 */
  1316. static const struct soc_enum rx2_mix1_inp1_chain_enum =
  1317. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_RX2_B1_CTL,
  1318. 0, 6, rx_mix1_text);
  1319. static const struct soc_enum rx2_mix1_inp2_chain_enum =
  1320. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_RX2_B1_CTL,
  1321. 3, 6, rx_mix1_text);
  1322. static const struct soc_enum rx2_mix1_inp3_chain_enum =
  1323. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_RX2_B1_CTL,
  1324. 0, 6, rx_mix1_text);
  1325. /* RX2 MIX2 */
  1326. static const struct soc_enum rx2_mix2_inp1_chain_enum =
  1327. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_RX2_B3_CTL,
  1328. 0, 3, rx_mix2_text);
  1329. /* RX3 MIX1 */
  1330. static const struct soc_enum rx3_mix1_inp1_chain_enum =
  1331. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_RX3_B1_CTL,
  1332. 0, 6, rx_mix1_text);
  1333. static const struct soc_enum rx3_mix1_inp2_chain_enum =
  1334. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_RX3_B1_CTL,
  1335. 3, 6, rx_mix1_text);
  1336. static const struct soc_enum rx3_mix1_inp3_chain_enum =
  1337. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_RX3_B1_CTL,
  1338. 0, 6, rx_mix1_text);
  1339. /* DEC */
  1340. static const struct soc_enum dec1_mux_enum =
  1341. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_TX_B1_CTL,
  1342. 0, 8, dec_mux_text);
  1343. static const struct soc_enum dec2_mux_enum =
  1344. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_TX_B1_CTL,
  1345. 3, 8, dec_mux_text);
  1346. static const struct soc_enum dec3_mux_enum =
  1347. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_TX_B2_CTL,
  1348. 0, 8, dec_mux_text);
  1349. static const struct soc_enum dec4_mux_enum =
  1350. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_TX_B2_CTL,
  1351. 3, 8, dec_mux_text);
  1352. static const struct soc_enum decsva_mux_enum =
  1353. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_TX_B3_CTL,
  1354. 0, 8, dec_mux_text);
  1355. static const struct soc_enum iir1_inp1_mux_enum =
  1356. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_EQ1_B1_CTL,
  1357. 0, 8, iir_inp1_text);
  1358. static const struct soc_enum iir2_inp1_mux_enum =
  1359. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_EQ2_B1_CTL,
  1360. 0, 8, iir_inp1_text);
  1361. /*cut of frequency for high pass filter*/
  1362. static const char * const cf_text[] = {
  1363. "MIN_3DB_4Hz", "MIN_3DB_75Hz", "MIN_3DB_150Hz"
  1364. };
  1365. static const struct soc_enum cf_rxmix1_enum =
  1366. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_RX1_B4_CTL, 0, 3, cf_text);
  1367. static const struct soc_enum cf_rxmix2_enum =
  1368. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_RX2_B4_CTL, 0, 3, cf_text);
  1369. static const struct soc_enum cf_rxmix3_enum =
  1370. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_RX3_B4_CTL, 0, 3, cf_text);
  1371. static const struct snd_kcontrol_new rx3_mix1_inp1_mux =
  1372. SOC_DAPM_ENUM("RX3 MIX1 INP1 Mux", rx3_mix1_inp1_chain_enum);
  1373. #define MSM89XX_DEC_ENUM(xname, xenum) \
  1374. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  1375. .info = snd_soc_info_enum_double, \
  1376. .get = snd_soc_dapm_get_enum_double, \
  1377. .put = msm_dig_cdc_put_dec_enum, \
  1378. .private_value = (unsigned long)&xenum }
  1379. static const struct snd_kcontrol_new dec1_mux =
  1380. MSM89XX_DEC_ENUM("DEC1 MUX Mux", dec1_mux_enum);
  1381. static const struct snd_kcontrol_new dec2_mux =
  1382. MSM89XX_DEC_ENUM("DEC2 MUX Mux", dec2_mux_enum);
  1383. static const struct snd_kcontrol_new dec3_mux =
  1384. MSM89XX_DEC_ENUM("DEC3 MUX Mux", dec3_mux_enum);
  1385. static const struct snd_kcontrol_new dec4_mux =
  1386. MSM89XX_DEC_ENUM("DEC4 MUX Mux", dec4_mux_enum);
  1387. static const struct snd_kcontrol_new decsva_mux =
  1388. MSM89XX_DEC_ENUM("DEC5 MUX Mux", decsva_mux_enum);
  1389. static const struct snd_kcontrol_new i2s_tx2_inp1_mux =
  1390. SOC_DAPM_ENUM("I2S TX2 INP1 Mux", i2s_tx2_inp1_chain_enum);
  1391. static const struct snd_kcontrol_new i2s_tx2_inp2_mux =
  1392. SOC_DAPM_ENUM("I2S TX2 INP2 Mux", i2s_tx2_inp2_chain_enum);
  1393. static const struct snd_kcontrol_new i2s_tx3_inp2_mux =
  1394. SOC_DAPM_ENUM("I2S TX3 INP2 Mux", i2s_tx3_inp2_chain_enum);
  1395. static const struct snd_kcontrol_new iir1_inp1_mux =
  1396. SOC_DAPM_ENUM("IIR1 INP1 Mux", iir1_inp1_mux_enum);
  1397. static const struct snd_kcontrol_new iir2_inp1_mux =
  1398. SOC_DAPM_ENUM("IIR2 INP1 Mux", iir2_inp1_mux_enum);
  1399. static const struct snd_kcontrol_new rx_mix1_inp1_mux =
  1400. SOC_DAPM_ENUM("RX1 MIX1 INP1 Mux", rx_mix1_inp1_chain_enum);
  1401. static const struct snd_kcontrol_new rx_mix1_inp2_mux =
  1402. SOC_DAPM_ENUM("RX1 MIX1 INP2 Mux", rx_mix1_inp2_chain_enum);
  1403. static const struct snd_kcontrol_new rx_mix1_inp3_mux =
  1404. SOC_DAPM_ENUM("RX1 MIX1 INP3 Mux", rx_mix1_inp3_chain_enum);
  1405. static const struct snd_kcontrol_new rx2_mix1_inp1_mux =
  1406. SOC_DAPM_ENUM("RX2 MIX1 INP1 Mux", rx2_mix1_inp1_chain_enum);
  1407. static const struct snd_kcontrol_new rx2_mix1_inp2_mux =
  1408. SOC_DAPM_ENUM("RX2 MIX1 INP2 Mux", rx2_mix1_inp2_chain_enum);
  1409. static const struct snd_kcontrol_new rx2_mix1_inp3_mux =
  1410. SOC_DAPM_ENUM("RX2 MIX1 INP3 Mux", rx2_mix1_inp3_chain_enum);
  1411. static const struct snd_kcontrol_new rx3_mix1_inp2_mux =
  1412. SOC_DAPM_ENUM("RX3 MIX1 INP2 Mux", rx3_mix1_inp2_chain_enum);
  1413. static const struct snd_kcontrol_new rx3_mix1_inp3_mux =
  1414. SOC_DAPM_ENUM("RX3 MIX1 INP3 Mux", rx3_mix1_inp3_chain_enum);
  1415. static const struct snd_kcontrol_new rx1_mix2_inp1_mux =
  1416. SOC_DAPM_ENUM("RX1 MIX2 INP1 Mux", rx_mix2_inp1_chain_enum);
  1417. static const struct snd_kcontrol_new rx2_mix2_inp1_mux =
  1418. SOC_DAPM_ENUM("RX2 MIX2 INP1 Mux", rx2_mix2_inp1_chain_enum);
  1419. static const struct snd_soc_dapm_widget msm_dig_dapm_widgets[] = {
  1420. SND_SOC_DAPM_AIF_IN("I2S RX1", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
  1421. SND_SOC_DAPM_AIF_IN("I2S RX2", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
  1422. SND_SOC_DAPM_AIF_IN("I2S RX3", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
  1423. SND_SOC_DAPM_AIF_OUT("I2S TX1", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
  1424. SND_SOC_DAPM_AIF_OUT("I2S TX2", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
  1425. SND_SOC_DAPM_AIF_OUT("I2S TX3", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
  1426. SND_SOC_DAPM_AIF_OUT("I2S TX4", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
  1427. SND_SOC_DAPM_AIF_OUT("I2S TX5", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
  1428. SND_SOC_DAPM_AIF_OUT("I2S TX6", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0),
  1429. SND_SOC_DAPM_MIXER_E("RX1 MIX2", MSM89XX_CDC_CORE_CLK_RX_B1_CTL,
  1430. MSM89XX_RX1, 0, NULL, 0,
  1431. msm_dig_cdc_codec_enable_interpolator,
  1432. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1433. SND_SOC_DAPM_MIXER_E("RX2 MIX2", MSM89XX_CDC_CORE_CLK_RX_B1_CTL,
  1434. MSM89XX_RX2, 0, NULL, 0,
  1435. msm_dig_cdc_codec_enable_interpolator,
  1436. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1437. SND_SOC_DAPM_MIXER_E("RX3 MIX1", MSM89XX_CDC_CORE_CLK_RX_B1_CTL,
  1438. MSM89XX_RX3, 0, NULL, 0,
  1439. msm_dig_cdc_codec_enable_interpolator,
  1440. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1441. SND_SOC_DAPM_MIXER("RX1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  1442. SND_SOC_DAPM_MIXER("RX2 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  1443. SND_SOC_DAPM_MIXER("RX1 CHAIN", SND_SOC_NOPM, 0, 0, NULL, 0),
  1444. SND_SOC_DAPM_MIXER("RX2 CHAIN", SND_SOC_NOPM, 0, 0, NULL, 0),
  1445. SND_SOC_DAPM_MIXER("RX3 CHAIN", SND_SOC_NOPM, 0, 0, NULL, 0),
  1446. SND_SOC_DAPM_MUX("RX1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
  1447. &rx_mix1_inp1_mux),
  1448. SND_SOC_DAPM_MUX("RX1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
  1449. &rx_mix1_inp2_mux),
  1450. SND_SOC_DAPM_MUX("RX1 MIX1 INP3", SND_SOC_NOPM, 0, 0,
  1451. &rx_mix1_inp3_mux),
  1452. SND_SOC_DAPM_MUX("RX2 MIX1 INP1", SND_SOC_NOPM, 0, 0,
  1453. &rx2_mix1_inp1_mux),
  1454. SND_SOC_DAPM_MUX("RX2 MIX1 INP2", SND_SOC_NOPM, 0, 0,
  1455. &rx2_mix1_inp2_mux),
  1456. SND_SOC_DAPM_MUX("RX2 MIX1 INP3", SND_SOC_NOPM, 0, 0,
  1457. &rx2_mix1_inp3_mux),
  1458. SND_SOC_DAPM_MUX("RX3 MIX1 INP1", SND_SOC_NOPM, 0, 0,
  1459. &rx3_mix1_inp1_mux),
  1460. SND_SOC_DAPM_MUX("RX3 MIX1 INP2", SND_SOC_NOPM, 0, 0,
  1461. &rx3_mix1_inp2_mux),
  1462. SND_SOC_DAPM_MUX("RX3 MIX1 INP3", SND_SOC_NOPM, 0, 0,
  1463. &rx3_mix1_inp3_mux),
  1464. SND_SOC_DAPM_MUX("RX1 MIX2 INP1", SND_SOC_NOPM, 0, 0,
  1465. &rx1_mix2_inp1_mux),
  1466. SND_SOC_DAPM_MUX("RX2 MIX2 INP1", SND_SOC_NOPM, 0, 0,
  1467. &rx2_mix2_inp1_mux),
  1468. SND_SOC_DAPM_SUPPLY_S("CDC_CONN", -2, MSM89XX_CDC_CORE_CLK_OTHR_CTL,
  1469. 2, 0, NULL, 0),
  1470. SND_SOC_DAPM_MUX_E("DEC1 MUX",
  1471. MSM89XX_CDC_CORE_CLK_TX_CLK_EN_B1_CTL, 0, 0,
  1472. &dec1_mux, msm_dig_cdc_codec_enable_dec,
  1473. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1474. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1475. SND_SOC_DAPM_MUX_E("DEC2 MUX",
  1476. MSM89XX_CDC_CORE_CLK_TX_CLK_EN_B1_CTL, 1, 0,
  1477. &dec2_mux, msm_dig_cdc_codec_enable_dec,
  1478. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1479. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1480. SND_SOC_DAPM_MUX_E("DEC3 MUX",
  1481. MSM89XX_CDC_CORE_CLK_TX_CLK_EN_B1_CTL, 2, 0,
  1482. &dec3_mux, msm_dig_cdc_codec_enable_dec,
  1483. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1484. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1485. SND_SOC_DAPM_MUX_E("DEC4 MUX",
  1486. MSM89XX_CDC_CORE_CLK_TX_CLK_EN_B1_CTL, 3, 0,
  1487. &dec4_mux, msm_dig_cdc_codec_enable_dec,
  1488. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1489. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1490. SND_SOC_DAPM_MUX_E("DEC5 MUX",
  1491. MSM89XX_CDC_CORE_CLK_TX_CLK_EN_B1_CTL, 4, 0,
  1492. &decsva_mux, msm_dig_cdc_codec_enable_dec,
  1493. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1494. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1495. /* Sidetone */
  1496. SND_SOC_DAPM_MUX("IIR1 INP1 MUX", SND_SOC_NOPM, 0, 0, &iir1_inp1_mux),
  1497. SND_SOC_DAPM_PGA_E("IIR1", MSM89XX_CDC_CORE_CLK_SD_CTL, 0, 0, NULL, 0,
  1498. msm_dig_cdc_codec_set_iir_gain, SND_SOC_DAPM_POST_PMU),
  1499. SND_SOC_DAPM_MUX("IIR2 INP1 MUX", SND_SOC_NOPM, 0, 0, &iir2_inp1_mux),
  1500. SND_SOC_DAPM_PGA_E("IIR2", MSM89XX_CDC_CORE_CLK_SD_CTL, 1, 0, NULL, 0,
  1501. msm_dig_cdc_codec_set_iir_gain, SND_SOC_DAPM_POST_PMU),
  1502. SND_SOC_DAPM_SUPPLY("RX_I2S_CLK",
  1503. MSM89XX_CDC_CORE_CLK_RX_I2S_CTL, 4, 0, NULL, 0),
  1504. SND_SOC_DAPM_SUPPLY("TX_I2S_CLK",
  1505. MSM89XX_CDC_CORE_CLK_TX_I2S_CTL, 4, 0, NULL, 0),
  1506. SND_SOC_DAPM_MUX("I2S TX2 INP1", SND_SOC_NOPM, 0, 0,
  1507. &i2s_tx2_inp1_mux),
  1508. SND_SOC_DAPM_MUX("I2S TX2 INP2", SND_SOC_NOPM, 0, 0,
  1509. &i2s_tx2_inp2_mux),
  1510. SND_SOC_DAPM_MUX("I2S TX3 INP2", SND_SOC_NOPM, 0, 0,
  1511. &i2s_tx3_inp2_mux),
  1512. /* Digital Mic Inputs */
  1513. SND_SOC_DAPM_ADC_E("DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1514. msm_dig_cdc_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1515. SND_SOC_DAPM_POST_PMD),
  1516. SND_SOC_DAPM_ADC_E("DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1517. msm_dig_cdc_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1518. SND_SOC_DAPM_POST_PMD),
  1519. SND_SOC_DAPM_ADC_E("DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1520. msm_dig_cdc_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1521. SND_SOC_DAPM_POST_PMD),
  1522. SND_SOC_DAPM_ADC_E("DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1523. msm_dig_cdc_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1524. SND_SOC_DAPM_POST_PMD),
  1525. SND_SOC_DAPM_INPUT("ADC1_IN"),
  1526. SND_SOC_DAPM_INPUT("ADC2_IN"),
  1527. SND_SOC_DAPM_INPUT("ADC3_IN"),
  1528. SND_SOC_DAPM_OUTPUT("PDM_OUT_RX1"),
  1529. SND_SOC_DAPM_OUTPUT("PDM_OUT_RX2"),
  1530. SND_SOC_DAPM_OUTPUT("PDM_OUT_RX3"),
  1531. };
  1532. static const struct soc_enum cf_dec1_enum =
  1533. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_TX1_MUX_CTL, 4, 3, cf_text);
  1534. static const struct soc_enum cf_dec2_enum =
  1535. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_TX2_MUX_CTL, 4, 3, cf_text);
  1536. static const struct soc_enum cf_dec3_enum =
  1537. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_TX3_MUX_CTL, 4, 3, cf_text);
  1538. static const struct soc_enum cf_dec4_enum =
  1539. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_TX4_MUX_CTL, 4, 3, cf_text);
  1540. static const struct soc_enum cf_decsva_enum =
  1541. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_TX5_MUX_CTL, 4, 3, cf_text);
  1542. static const struct snd_kcontrol_new msm_dig_snd_controls[] = {
  1543. SOC_SINGLE_SX_TLV("DEC1 Volume",
  1544. MSM89XX_CDC_CORE_TX1_VOL_CTL_GAIN,
  1545. 0, -84, 40, digital_gain),
  1546. SOC_SINGLE_SX_TLV("DEC2 Volume",
  1547. MSM89XX_CDC_CORE_TX2_VOL_CTL_GAIN,
  1548. 0, -84, 40, digital_gain),
  1549. SOC_SINGLE_SX_TLV("DEC3 Volume",
  1550. MSM89XX_CDC_CORE_TX3_VOL_CTL_GAIN,
  1551. 0, -84, 40, digital_gain),
  1552. SOC_SINGLE_SX_TLV("DEC4 Volume",
  1553. MSM89XX_CDC_CORE_TX4_VOL_CTL_GAIN,
  1554. 0, -84, 40, digital_gain),
  1555. SOC_SINGLE_SX_TLV("DEC5 Volume",
  1556. MSM89XX_CDC_CORE_TX5_VOL_CTL_GAIN,
  1557. 0, -84, 40, digital_gain),
  1558. SOC_SINGLE_SX_TLV("IIR1 INP1 Volume",
  1559. MSM89XX_CDC_CORE_IIR1_GAIN_B1_CTL,
  1560. 0, -84, 40, digital_gain),
  1561. SOC_SINGLE_SX_TLV("IIR1 INP2 Volume",
  1562. MSM89XX_CDC_CORE_IIR1_GAIN_B2_CTL,
  1563. 0, -84, 40, digital_gain),
  1564. SOC_SINGLE_SX_TLV("IIR1 INP3 Volume",
  1565. MSM89XX_CDC_CORE_IIR1_GAIN_B3_CTL,
  1566. 0, -84, 40, digital_gain),
  1567. SOC_SINGLE_SX_TLV("IIR1 INP4 Volume",
  1568. MSM89XX_CDC_CORE_IIR1_GAIN_B4_CTL,
  1569. 0, -84, 40, digital_gain),
  1570. SOC_SINGLE_SX_TLV("IIR2 INP1 Volume",
  1571. MSM89XX_CDC_CORE_IIR2_GAIN_B1_CTL,
  1572. 0, -84, 40, digital_gain),
  1573. SOC_SINGLE_SX_TLV("RX1 Digital Volume",
  1574. MSM89XX_CDC_CORE_RX1_VOL_CTL_B2_CTL,
  1575. 0, -84, 40, digital_gain),
  1576. SOC_SINGLE_SX_TLV("RX2 Digital Volume",
  1577. MSM89XX_CDC_CORE_RX2_VOL_CTL_B2_CTL,
  1578. 0, -84, 40, digital_gain),
  1579. SOC_SINGLE_SX_TLV("RX3 Digital Volume",
  1580. MSM89XX_CDC_CORE_RX3_VOL_CTL_B2_CTL,
  1581. 0, -84, 40, digital_gain),
  1582. SOC_SINGLE_EXT("IIR1 Enable Band1", IIR1, BAND1, 1, 0,
  1583. msm_dig_cdc_get_iir_enable_audio_mixer,
  1584. msm_dig_cdc_put_iir_enable_audio_mixer),
  1585. SOC_SINGLE_EXT("IIR1 Enable Band2", IIR1, BAND2, 1, 0,
  1586. msm_dig_cdc_get_iir_enable_audio_mixer,
  1587. msm_dig_cdc_put_iir_enable_audio_mixer),
  1588. SOC_SINGLE_EXT("IIR1 Enable Band3", IIR1, BAND3, 1, 0,
  1589. msm_dig_cdc_get_iir_enable_audio_mixer,
  1590. msm_dig_cdc_put_iir_enable_audio_mixer),
  1591. SOC_SINGLE_EXT("IIR1 Enable Band4", IIR1, BAND4, 1, 0,
  1592. msm_dig_cdc_get_iir_enable_audio_mixer,
  1593. msm_dig_cdc_put_iir_enable_audio_mixer),
  1594. SOC_SINGLE_EXT("IIR1 Enable Band5", IIR1, BAND5, 1, 0,
  1595. msm_dig_cdc_get_iir_enable_audio_mixer,
  1596. msm_dig_cdc_put_iir_enable_audio_mixer),
  1597. SOC_SINGLE_EXT("IIR2 Enable Band1", IIR2, BAND1, 1, 0,
  1598. msm_dig_cdc_get_iir_enable_audio_mixer,
  1599. msm_dig_cdc_put_iir_enable_audio_mixer),
  1600. SOC_SINGLE_EXT("IIR2 Enable Band2", IIR2, BAND2, 1, 0,
  1601. msm_dig_cdc_get_iir_enable_audio_mixer,
  1602. msm_dig_cdc_put_iir_enable_audio_mixer),
  1603. SOC_SINGLE_EXT("IIR2 Enable Band3", IIR2, BAND3, 1, 0,
  1604. msm_dig_cdc_get_iir_enable_audio_mixer,
  1605. msm_dig_cdc_put_iir_enable_audio_mixer),
  1606. SOC_SINGLE_EXT("IIR2 Enable Band4", IIR2, BAND4, 1, 0,
  1607. msm_dig_cdc_get_iir_enable_audio_mixer,
  1608. msm_dig_cdc_put_iir_enable_audio_mixer),
  1609. SOC_SINGLE_EXT("IIR2 Enable Band5", IIR2, BAND5, 1, 0,
  1610. msm_dig_cdc_get_iir_enable_audio_mixer,
  1611. msm_dig_cdc_put_iir_enable_audio_mixer),
  1612. SOC_SINGLE_MULTI_EXT("IIR1 Band1", IIR1, BAND1, 255, 0, 5,
  1613. msm_dig_cdc_get_iir_band_audio_mixer,
  1614. msm_dig_cdc_put_iir_band_audio_mixer),
  1615. SOC_SINGLE_MULTI_EXT("IIR1 Band2", IIR1, BAND2, 255, 0, 5,
  1616. msm_dig_cdc_get_iir_band_audio_mixer,
  1617. msm_dig_cdc_put_iir_band_audio_mixer),
  1618. SOC_SINGLE_MULTI_EXT("IIR1 Band3", IIR1, BAND3, 255, 0, 5,
  1619. msm_dig_cdc_get_iir_band_audio_mixer,
  1620. msm_dig_cdc_put_iir_band_audio_mixer),
  1621. SOC_SINGLE_MULTI_EXT("IIR1 Band4", IIR1, BAND4, 255, 0, 5,
  1622. msm_dig_cdc_get_iir_band_audio_mixer,
  1623. msm_dig_cdc_put_iir_band_audio_mixer),
  1624. SOC_SINGLE_MULTI_EXT("IIR1 Band5", IIR1, BAND5, 255, 0, 5,
  1625. msm_dig_cdc_get_iir_band_audio_mixer,
  1626. msm_dig_cdc_put_iir_band_audio_mixer),
  1627. SOC_SINGLE_MULTI_EXT("IIR2 Band1", IIR2, BAND1, 255, 0, 5,
  1628. msm_dig_cdc_get_iir_band_audio_mixer,
  1629. msm_dig_cdc_put_iir_band_audio_mixer),
  1630. SOC_SINGLE_MULTI_EXT("IIR2 Band2", IIR2, BAND2, 255, 0, 5,
  1631. msm_dig_cdc_get_iir_band_audio_mixer,
  1632. msm_dig_cdc_put_iir_band_audio_mixer),
  1633. SOC_SINGLE_MULTI_EXT("IIR2 Band3", IIR2, BAND3, 255, 0, 5,
  1634. msm_dig_cdc_get_iir_band_audio_mixer,
  1635. msm_dig_cdc_put_iir_band_audio_mixer),
  1636. SOC_SINGLE_MULTI_EXT("IIR2 Band4", IIR2, BAND4, 255, 0, 5,
  1637. msm_dig_cdc_get_iir_band_audio_mixer,
  1638. msm_dig_cdc_put_iir_band_audio_mixer),
  1639. SOC_SINGLE_MULTI_EXT("IIR2 Band5", IIR2, BAND5, 255, 0, 5,
  1640. msm_dig_cdc_get_iir_band_audio_mixer,
  1641. msm_dig_cdc_put_iir_band_audio_mixer),
  1642. SOC_SINGLE("RX1 HPF Switch",
  1643. MSM89XX_CDC_CORE_RX1_B5_CTL, 2, 1, 0),
  1644. SOC_SINGLE("RX2 HPF Switch",
  1645. MSM89XX_CDC_CORE_RX2_B5_CTL, 2, 1, 0),
  1646. SOC_SINGLE("RX3 HPF Switch",
  1647. MSM89XX_CDC_CORE_RX3_B5_CTL, 2, 1, 0),
  1648. SOC_ENUM("RX1 HPF cut off", cf_rxmix1_enum),
  1649. SOC_ENUM("RX2 HPF cut off", cf_rxmix2_enum),
  1650. SOC_ENUM("RX3 HPF cut off", cf_rxmix3_enum),
  1651. SOC_ENUM("TX1 HPF cut off", cf_dec1_enum),
  1652. SOC_ENUM("TX2 HPF cut off", cf_dec2_enum),
  1653. SOC_ENUM("TX3 HPF cut off", cf_dec3_enum),
  1654. SOC_ENUM("TX4 HPF cut off", cf_dec4_enum),
  1655. SOC_ENUM("TX5 HPF cut off", cf_decsva_enum),
  1656. SOC_SINGLE("TX1 HPF Switch",
  1657. MSM89XX_CDC_CORE_TX1_MUX_CTL, 3, 1, 0),
  1658. SOC_SINGLE("TX2 HPF Switch",
  1659. MSM89XX_CDC_CORE_TX2_MUX_CTL, 3, 1, 0),
  1660. SOC_SINGLE("TX3 HPF Switch",
  1661. MSM89XX_CDC_CORE_TX3_MUX_CTL, 3, 1, 0),
  1662. SOC_SINGLE("TX4 HPF Switch",
  1663. MSM89XX_CDC_CORE_TX4_MUX_CTL, 3, 1, 0),
  1664. SOC_SINGLE("TX5 HPF Switch",
  1665. MSM89XX_CDC_CORE_TX5_MUX_CTL, 3, 1, 0),
  1666. };
  1667. static struct snd_soc_dai_ops msm_dig_dai_ops = {
  1668. .hw_params = msm_dig_cdc_hw_params,
  1669. };
  1670. static struct snd_soc_dai_driver msm_codec_dais[] = {
  1671. {
  1672. .name = "msm_dig_cdc_dai_rx1",
  1673. .id = AIF1_PB,
  1674. .playback = { /* Support maximum range */
  1675. .stream_name = "AIF1 Playback",
  1676. .channels_min = 1,
  1677. .channels_max = 2,
  1678. .rates = SNDRV_PCM_RATE_8000_192000,
  1679. .rate_max = 192000,
  1680. .rate_min = 8000,
  1681. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  1682. SNDRV_PCM_FMTBIT_S24_LE |
  1683. SNDRV_PCM_FMTBIT_S24_3LE,
  1684. },
  1685. .ops = &msm_dig_dai_ops,
  1686. },
  1687. {
  1688. .name = "msm_dig_cdc_dai_tx1",
  1689. .id = AIF1_CAP,
  1690. .capture = { /* Support maximum range */
  1691. .stream_name = "AIF1 Capture",
  1692. .channels_min = 1,
  1693. .channels_max = 4,
  1694. .rates = SNDRV_PCM_RATE_8000_48000,
  1695. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1696. },
  1697. .ops = &msm_dig_dai_ops,
  1698. },
  1699. {
  1700. .name = "msm_dig_cdc_dai_tx2",
  1701. .id = AIF3_SVA,
  1702. .capture = { /* Support maximum range */
  1703. .stream_name = "AIF2 Capture",
  1704. .channels_min = 1,
  1705. .channels_max = 2,
  1706. .rates = SNDRV_PCM_RATE_8000_48000,
  1707. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1708. },
  1709. .ops = &msm_dig_dai_ops,
  1710. },
  1711. {
  1712. .name = "msm_dig_cdc_dai_vifeed",
  1713. .id = AIF2_VIFEED,
  1714. .capture = { /* Support maximum range */
  1715. .stream_name = "AIF2 Capture",
  1716. .channels_min = 1,
  1717. .channels_max = 2,
  1718. .rates = SNDRV_PCM_RATE_8000_48000,
  1719. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1720. },
  1721. .ops = &msm_dig_dai_ops,
  1722. },
  1723. };
  1724. static struct regmap *msm_digital_get_regmap(struct device *dev)
  1725. {
  1726. struct msm_dig_priv *msm_dig_cdc = dev_get_drvdata(dev);
  1727. return msm_dig_cdc->regmap;
  1728. }
  1729. static int msm_dig_cdc_suspend(struct snd_soc_codec *codec)
  1730. {
  1731. struct msm_dig_priv *msm_dig_cdc = dev_get_drvdata(codec->dev);
  1732. msm_dig_cdc->dapm_bias_off = 1;
  1733. return 0;
  1734. }
  1735. static int msm_dig_cdc_resume(struct snd_soc_codec *codec)
  1736. {
  1737. struct msm_dig_priv *msm_dig_cdc = dev_get_drvdata(codec->dev);
  1738. msm_dig_cdc->dapm_bias_off = 0;
  1739. return 0;
  1740. }
  1741. static struct snd_soc_codec_driver soc_msm_dig_codec = {
  1742. .probe = msm_dig_cdc_soc_probe,
  1743. .remove = msm_dig_cdc_soc_remove,
  1744. .suspend = msm_dig_cdc_suspend,
  1745. .resume = msm_dig_cdc_resume,
  1746. .get_regmap = msm_digital_get_regmap,
  1747. .component_driver = {
  1748. .controls = msm_dig_snd_controls,
  1749. .num_controls = ARRAY_SIZE(msm_dig_snd_controls),
  1750. .dapm_widgets = msm_dig_dapm_widgets,
  1751. .num_dapm_widgets = ARRAY_SIZE(msm_dig_dapm_widgets),
  1752. .dapm_routes = audio_dig_map,
  1753. .num_dapm_routes = ARRAY_SIZE(audio_dig_map),
  1754. },
  1755. };
  1756. const struct regmap_config msm_digital_regmap_config = {
  1757. .reg_bits = 32,
  1758. .reg_stride = 4,
  1759. .val_bits = 8,
  1760. .lock = enable_digital_callback,
  1761. .unlock = disable_digital_callback,
  1762. .cache_type = REGCACHE_FLAT,
  1763. .reg_defaults = msm89xx_cdc_core_defaults,
  1764. .num_reg_defaults = MSM89XX_CDC_CORE_MAX_REGISTER,
  1765. .writeable_reg = msm89xx_cdc_core_writeable_reg,
  1766. .readable_reg = msm89xx_cdc_core_readable_reg,
  1767. .volatile_reg = msm89xx_cdc_core_volatile_reg,
  1768. .reg_format_endian = REGMAP_ENDIAN_NATIVE,
  1769. .val_format_endian = REGMAP_ENDIAN_NATIVE,
  1770. .max_register = MSM89XX_CDC_CORE_MAX_REGISTER,
  1771. };
  1772. static int msm_dig_cdc_probe(struct platform_device *pdev)
  1773. {
  1774. int ret;
  1775. u32 dig_cdc_addr;
  1776. struct msm_dig_priv *msm_dig_cdc;
  1777. struct dig_ctrl_platform_data *pdata;
  1778. msm_dig_cdc = devm_kzalloc(&pdev->dev, sizeof(struct msm_dig_priv),
  1779. GFP_KERNEL);
  1780. if (!msm_dig_cdc)
  1781. return -ENOMEM;
  1782. pdata = dev_get_platdata(&pdev->dev);
  1783. if (!pdata) {
  1784. dev_err(&pdev->dev, "%s: pdata from parent is NULL\n",
  1785. __func__);
  1786. ret = -EINVAL;
  1787. goto rtn;
  1788. }
  1789. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  1790. &dig_cdc_addr);
  1791. if (ret) {
  1792. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  1793. __func__, "reg");
  1794. return ret;
  1795. }
  1796. msm_dig_cdc->dig_base = ioremap(dig_cdc_addr,
  1797. MSM89XX_CDC_CORE_MAX_REGISTER);
  1798. if (msm_dig_cdc->dig_base == NULL) {
  1799. dev_err(&pdev->dev, "%s ioremap failed\n", __func__);
  1800. return -ENOMEM;
  1801. }
  1802. msm_dig_cdc->regmap =
  1803. devm_regmap_init_mmio_clk(&pdev->dev, NULL,
  1804. msm_dig_cdc->dig_base, &msm_digital_regmap_config);
  1805. msm_dig_cdc->update_clkdiv = pdata->update_clkdiv;
  1806. msm_dig_cdc->get_cdc_version = pdata->get_cdc_version;
  1807. msm_dig_cdc->handle = pdata->handle;
  1808. msm_dig_cdc->register_notifier = pdata->register_notifier;
  1809. dev_set_drvdata(&pdev->dev, msm_dig_cdc);
  1810. snd_soc_register_codec(&pdev->dev, &soc_msm_dig_codec,
  1811. msm_codec_dais, ARRAY_SIZE(msm_codec_dais));
  1812. dev_dbg(&pdev->dev, "%s: registered DIG CODEC 0x%x\n",
  1813. __func__, dig_cdc_addr);
  1814. rtn:
  1815. return ret;
  1816. }
  1817. static int msm_dig_cdc_remove(struct platform_device *pdev)
  1818. {
  1819. snd_soc_unregister_codec(&pdev->dev);
  1820. return 0;
  1821. }
  1822. #ifdef CONFIG_PM
  1823. static int msm_dig_suspend(struct device *dev)
  1824. {
  1825. struct msm_asoc_mach_data *pdata;
  1826. struct msm_dig_priv *msm_dig_cdc = dev_get_drvdata(dev);
  1827. if (!registered_digcodec || !msm_dig_cdc) {
  1828. pr_debug("%s:digcodec not initialized, return\n", __func__);
  1829. return 0;
  1830. }
  1831. pdata = snd_soc_card_get_drvdata(registered_digcodec->component.card);
  1832. if (!pdata) {
  1833. pr_debug("%s:card not initialized, return\n", __func__);
  1834. return 0;
  1835. }
  1836. if (msm_dig_cdc->dapm_bias_off) {
  1837. pr_debug("%s: mclk cnt = %d, mclk_enabled = %d\n",
  1838. __func__, atomic_read(&pdata->int_mclk0_rsc_ref),
  1839. atomic_read(&pdata->int_mclk0_enabled));
  1840. if (atomic_read(&pdata->int_mclk0_enabled) == true) {
  1841. cancel_delayed_work_sync(
  1842. &pdata->disable_int_mclk0_work);
  1843. mutex_lock(&pdata->cdc_int_mclk0_mutex);
  1844. pdata->digital_cdc_core_clk.enable = 0;
  1845. afe_set_lpass_clock_v2(AFE_PORT_ID_INT0_MI2S_RX,
  1846. &pdata->digital_cdc_core_clk);
  1847. atomic_set(&pdata->int_mclk0_enabled, false);
  1848. mutex_unlock(&pdata->cdc_int_mclk0_mutex);
  1849. }
  1850. }
  1851. return 0;
  1852. }
  1853. static int msm_dig_resume(struct device *dev)
  1854. {
  1855. return 0;
  1856. }
  1857. static const struct dev_pm_ops msm_dig_pm_ops = {
  1858. .suspend_late = msm_dig_suspend,
  1859. .resume_early = msm_dig_resume,
  1860. };
  1861. #endif
  1862. static const struct of_device_id msm_dig_cdc_of_match[] = {
  1863. {.compatible = "qcom,msm-digital-codec"},
  1864. {},
  1865. };
  1866. static struct platform_driver msm_digcodec_driver = {
  1867. .driver = {
  1868. .owner = THIS_MODULE,
  1869. .name = DRV_NAME,
  1870. .of_match_table = msm_dig_cdc_of_match,
  1871. #ifdef CONFIG_PM
  1872. .pm = &msm_dig_pm_ops,
  1873. #endif
  1874. },
  1875. .probe = msm_dig_cdc_probe,
  1876. .remove = msm_dig_cdc_remove,
  1877. };
  1878. module_platform_driver(msm_digcodec_driver);
  1879. MODULE_DESCRIPTION("MSM Audio Digital codec driver");
  1880. MODULE_LICENSE("GPL v2");