swr-mstr-ctrl.c 82 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2015-2019, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/irq.h>
  6. #include <linux/kernel.h>
  7. #include <linux/init.h>
  8. #include <linux/slab.h>
  9. #include <linux/io.h>
  10. #include <linux/interrupt.h>
  11. #include <linux/platform_device.h>
  12. #include <linux/delay.h>
  13. #include <linux/kthread.h>
  14. #include <linux/bitops.h>
  15. #include <linux/clk.h>
  16. #include <linux/gpio.h>
  17. #include <linux/of_gpio.h>
  18. #include <linux/pm_runtime.h>
  19. #include <linux/of.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/uaccess.h>
  22. #include <soc/soundwire.h>
  23. #include <soc/swr-common.h>
  24. #include <linux/regmap.h>
  25. #include <dsp/msm-audio-event-notify.h>
  26. #include "swrm_registers.h"
  27. #include "swr-mstr-ctrl.h"
  28. #define SWRM_SYSTEM_RESUME_TIMEOUT_MS 700
  29. #define SWRM_SYS_SUSPEND_WAIT 1
  30. #define SWRM_DSD_PARAMS_PORT 4
  31. #define SWR_BROADCAST_CMD_ID 0x0F
  32. #define SWR_AUTO_SUSPEND_DELAY 1 /* delay in sec */
  33. #define SWR_DEV_ID_MASK 0xFFFFFFFFFFFF
  34. #define SWR_REG_VAL_PACK(data, dev, id, reg) \
  35. ((reg) | ((id) << 16) | ((dev) << 20) | ((data) << 24))
  36. #define SWR_INVALID_PARAM 0xFF
  37. #define SWR_HSTOP_MAX_VAL 0xF
  38. #define SWR_HSTART_MIN_VAL 0x0
  39. #define SWRM_INTERRUPT_STATUS_MASK 0x1FDFD
  40. /* pm runtime auto suspend timer in msecs */
  41. static int auto_suspend_timer = SWR_AUTO_SUSPEND_DELAY * 1000;
  42. module_param(auto_suspend_timer, int, 0664);
  43. MODULE_PARM_DESC(auto_suspend_timer, "timer for auto suspend");
  44. enum {
  45. SWR_NOT_PRESENT, /* Device is detached/not present on the bus */
  46. SWR_ATTACHED_OK, /* Device is attached */
  47. SWR_ALERT, /* Device alters master for any interrupts */
  48. SWR_RESERVED, /* Reserved */
  49. };
  50. enum {
  51. MASTER_ID_WSA = 1,
  52. MASTER_ID_RX,
  53. MASTER_ID_TX
  54. };
  55. enum {
  56. ENABLE_PENDING,
  57. DISABLE_PENDING
  58. };
  59. enum {
  60. LPASS_HW_CORE,
  61. LPASS_AUDIO_CORE,
  62. };
  63. #define TRUE 1
  64. #define FALSE 0
  65. #define SWRM_MAX_PORT_REG 120
  66. #define SWRM_MAX_INIT_REG 11
  67. #define SWR_MSTR_MAX_REG_ADDR 0x1740
  68. #define SWR_MSTR_START_REG_ADDR 0x00
  69. #define SWR_MSTR_MAX_BUF_LEN 32
  70. #define BYTES_PER_LINE 12
  71. #define SWR_MSTR_RD_BUF_LEN 8
  72. #define SWR_MSTR_WR_BUF_LEN 32
  73. #define MAX_FIFO_RD_FAIL_RETRY 3
  74. static struct swr_mstr_ctrl *dbgswrm;
  75. static struct dentry *debugfs_swrm_dent;
  76. static struct dentry *debugfs_peek;
  77. static struct dentry *debugfs_poke;
  78. static struct dentry *debugfs_reg_dump;
  79. static unsigned int read_data;
  80. static bool swrm_lock_sleep(struct swr_mstr_ctrl *swrm);
  81. static void swrm_unlock_sleep(struct swr_mstr_ctrl *swrm);
  82. static bool swrm_is_msm_variant(int val)
  83. {
  84. return (val == SWRM_VERSION_1_3);
  85. }
  86. static int swrm_debug_open(struct inode *inode, struct file *file)
  87. {
  88. file->private_data = inode->i_private;
  89. return 0;
  90. }
  91. static int get_parameters(char *buf, u32 *param1, int num_of_par)
  92. {
  93. char *token;
  94. int base, cnt;
  95. token = strsep(&buf, " ");
  96. for (cnt = 0; cnt < num_of_par; cnt++) {
  97. if (token) {
  98. if ((token[1] == 'x') || (token[1] == 'X'))
  99. base = 16;
  100. else
  101. base = 10;
  102. if (kstrtou32(token, base, &param1[cnt]) != 0)
  103. return -EINVAL;
  104. token = strsep(&buf, " ");
  105. } else
  106. return -EINVAL;
  107. }
  108. return 0;
  109. }
  110. static ssize_t swrm_reg_show(char __user *ubuf, size_t count,
  111. loff_t *ppos)
  112. {
  113. int i, reg_val, len;
  114. ssize_t total = 0;
  115. char tmp_buf[SWR_MSTR_MAX_BUF_LEN];
  116. if (!ubuf || !ppos)
  117. return 0;
  118. for (i = (((int) *ppos / BYTES_PER_LINE) + SWR_MSTR_START_REG_ADDR);
  119. i <= SWR_MSTR_MAX_REG_ADDR; i += 4) {
  120. reg_val = dbgswrm->read(dbgswrm->handle, i);
  121. len = snprintf(tmp_buf, 25, "0x%.3x: 0x%.2x\n", i, reg_val);
  122. if ((total + len) >= count - 1)
  123. break;
  124. if (copy_to_user((ubuf + total), tmp_buf, len)) {
  125. pr_err("%s: fail to copy reg dump\n", __func__);
  126. total = -EFAULT;
  127. goto copy_err;
  128. }
  129. *ppos += len;
  130. total += len;
  131. }
  132. copy_err:
  133. return total;
  134. }
  135. static ssize_t swrm_debug_read(struct file *file, char __user *ubuf,
  136. size_t count, loff_t *ppos)
  137. {
  138. char lbuf[SWR_MSTR_RD_BUF_LEN];
  139. char *access_str;
  140. ssize_t ret_cnt;
  141. if (!count || !file || !ppos || !ubuf)
  142. return -EINVAL;
  143. access_str = file->private_data;
  144. if (*ppos < 0)
  145. return -EINVAL;
  146. if (!strcmp(access_str, "swrm_peek")) {
  147. snprintf(lbuf, sizeof(lbuf), "0x%x\n", read_data);
  148. ret_cnt = simple_read_from_buffer(ubuf, count, ppos, lbuf,
  149. strnlen(lbuf, 7));
  150. } else if (!strcmp(access_str, "swrm_reg_dump")) {
  151. ret_cnt = swrm_reg_show(ubuf, count, ppos);
  152. } else {
  153. pr_err("%s: %s not permitted to read\n", __func__, access_str);
  154. ret_cnt = -EPERM;
  155. }
  156. return ret_cnt;
  157. }
  158. static ssize_t swrm_debug_write(struct file *filp,
  159. const char __user *ubuf, size_t cnt, loff_t *ppos)
  160. {
  161. char lbuf[SWR_MSTR_WR_BUF_LEN];
  162. int rc;
  163. u32 param[5];
  164. char *access_str;
  165. if (!filp || !ppos || !ubuf)
  166. return -EINVAL;
  167. access_str = filp->private_data;
  168. if (cnt > sizeof(lbuf) - 1)
  169. return -EINVAL;
  170. rc = copy_from_user(lbuf, ubuf, cnt);
  171. if (rc)
  172. return -EFAULT;
  173. lbuf[cnt] = '\0';
  174. if (!strcmp(access_str, "swrm_poke")) {
  175. /* write */
  176. rc = get_parameters(lbuf, param, 2);
  177. if ((param[0] <= SWR_MSTR_MAX_REG_ADDR) &&
  178. (param[1] <= 0xFFFFFFFF) &&
  179. (rc == 0))
  180. rc = dbgswrm->write(dbgswrm->handle, param[0],
  181. param[1]);
  182. else
  183. rc = -EINVAL;
  184. } else if (!strcmp(access_str, "swrm_peek")) {
  185. /* read */
  186. rc = get_parameters(lbuf, param, 1);
  187. if ((param[0] <= SWR_MSTR_MAX_REG_ADDR) && (rc == 0))
  188. read_data = dbgswrm->read(dbgswrm->handle, param[0]);
  189. else
  190. rc = -EINVAL;
  191. }
  192. if (rc == 0)
  193. rc = cnt;
  194. else
  195. pr_err("%s: rc = %d\n", __func__, rc);
  196. return rc;
  197. }
  198. static const struct file_operations swrm_debug_ops = {
  199. .open = swrm_debug_open,
  200. .write = swrm_debug_write,
  201. .read = swrm_debug_read,
  202. };
  203. static void swrm_reg_dump(struct swr_mstr_ctrl *swrm,
  204. u32 *reg, u32 *val, int len, const char* func)
  205. {
  206. int i = 0;
  207. for (i = 0; i < len; i++)
  208. dev_dbg(swrm->dev, "%s: reg = 0x%x val = 0x%x\n",
  209. func, reg[i], val[i]);
  210. }
  211. static int swrm_request_hw_vote(struct swr_mstr_ctrl *swrm,
  212. int core_type, bool enable)
  213. {
  214. int ret = 0;
  215. if (core_type == LPASS_HW_CORE) {
  216. if (swrm->lpass_core_hw_vote) {
  217. if (enable) {
  218. ret =
  219. clk_prepare_enable(swrm->lpass_core_hw_vote);
  220. if (ret < 0)
  221. dev_err(swrm->dev,
  222. "%s:lpass core hw enable failed\n",
  223. __func__);
  224. } else
  225. clk_disable_unprepare(swrm->lpass_core_hw_vote);
  226. }
  227. }
  228. if (core_type == LPASS_AUDIO_CORE) {
  229. if (swrm->lpass_core_audio) {
  230. if (enable) {
  231. ret =
  232. clk_prepare_enable(swrm->lpass_core_audio);
  233. if (ret < 0)
  234. dev_err(swrm->dev,
  235. "%s:lpass audio hw enable failed\n",
  236. __func__);
  237. } else
  238. clk_disable_unprepare(swrm->lpass_core_audio);
  239. }
  240. }
  241. return ret;
  242. }
  243. static int swrm_clk_request(struct swr_mstr_ctrl *swrm, bool enable)
  244. {
  245. int ret = 0;
  246. if (!swrm->clk || !swrm->handle)
  247. return -EINVAL;
  248. mutex_lock(&swrm->clklock);
  249. if (enable) {
  250. if (!swrm->dev_up) {
  251. ret = -ENODEV;
  252. goto exit;
  253. }
  254. swrm->clk_ref_count++;
  255. if (swrm->clk_ref_count == 1) {
  256. ret = swrm->clk(swrm->handle, true);
  257. if (ret) {
  258. dev_err_ratelimited(swrm->dev,
  259. "%s: clock enable req failed",
  260. __func__);
  261. --swrm->clk_ref_count;
  262. }
  263. }
  264. } else if (--swrm->clk_ref_count == 0) {
  265. swrm->clk(swrm->handle, false);
  266. complete(&swrm->clk_off_complete);
  267. }
  268. if (swrm->clk_ref_count < 0) {
  269. dev_err(swrm->dev, "%s: swrm clk count mismatch\n", __func__);
  270. swrm->clk_ref_count = 0;
  271. }
  272. exit:
  273. mutex_unlock(&swrm->clklock);
  274. return ret;
  275. }
  276. static int swrm_ahb_write(struct swr_mstr_ctrl *swrm,
  277. u16 reg, u32 *value)
  278. {
  279. u32 temp = (u32)(*value);
  280. int ret = 0;
  281. mutex_lock(&swrm->devlock);
  282. if (!swrm->dev_up)
  283. goto err;
  284. ret = swrm_clk_request(swrm, TRUE);
  285. if (ret) {
  286. dev_err_ratelimited(swrm->dev, "%s: clock request failed\n",
  287. __func__);
  288. goto err;
  289. }
  290. iowrite32(temp, swrm->swrm_dig_base + reg);
  291. swrm_clk_request(swrm, FALSE);
  292. err:
  293. mutex_unlock(&swrm->devlock);
  294. return ret;
  295. }
  296. static int swrm_ahb_read(struct swr_mstr_ctrl *swrm,
  297. u16 reg, u32 *value)
  298. {
  299. u32 temp = 0;
  300. int ret = 0;
  301. mutex_lock(&swrm->devlock);
  302. if (!swrm->dev_up)
  303. goto err;
  304. ret = swrm_clk_request(swrm, TRUE);
  305. if (ret) {
  306. dev_err_ratelimited(swrm->dev, "%s: clock request failed\n",
  307. __func__);
  308. goto err;
  309. }
  310. temp = ioread32(swrm->swrm_dig_base + reg);
  311. *value = temp;
  312. swrm_clk_request(swrm, FALSE);
  313. err:
  314. mutex_unlock(&swrm->devlock);
  315. return ret;
  316. }
  317. static u32 swr_master_read(struct swr_mstr_ctrl *swrm, unsigned int reg_addr)
  318. {
  319. u32 val = 0;
  320. if (swrm->read)
  321. val = swrm->read(swrm->handle, reg_addr);
  322. else
  323. swrm_ahb_read(swrm, reg_addr, &val);
  324. return val;
  325. }
  326. static void swr_master_write(struct swr_mstr_ctrl *swrm, u16 reg_addr, u32 val)
  327. {
  328. if (swrm->write)
  329. swrm->write(swrm->handle, reg_addr, val);
  330. else
  331. swrm_ahb_write(swrm, reg_addr, &val);
  332. }
  333. static int swr_master_bulk_write(struct swr_mstr_ctrl *swrm, u32 *reg_addr,
  334. u32 *val, unsigned int length)
  335. {
  336. int i = 0;
  337. if (swrm->bulk_write)
  338. swrm->bulk_write(swrm->handle, reg_addr, val, length);
  339. else {
  340. mutex_lock(&swrm->iolock);
  341. for (i = 0; i < length; i++) {
  342. /* wait for FIFO WR command to complete to avoid overflow */
  343. usleep_range(100, 105);
  344. swr_master_write(swrm, reg_addr[i], val[i]);
  345. }
  346. mutex_unlock(&swrm->iolock);
  347. }
  348. return 0;
  349. }
  350. static bool swrm_is_port_en(struct swr_master *mstr)
  351. {
  352. return !!(mstr->num_port);
  353. }
  354. static void copy_port_tables(struct swr_mstr_ctrl *swrm,
  355. struct port_params *params)
  356. {
  357. u8 i;
  358. struct port_params *config = params;
  359. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  360. /* wsa uses single frame structure for all configurations */
  361. if (!swrm->mport_cfg[i].port_en)
  362. continue;
  363. swrm->mport_cfg[i].sinterval = config[i].si;
  364. swrm->mport_cfg[i].offset1 = config[i].off1;
  365. swrm->mport_cfg[i].offset2 = config[i].off2;
  366. swrm->mport_cfg[i].hstart = config[i].hstart;
  367. swrm->mport_cfg[i].hstop = config[i].hstop;
  368. swrm->mport_cfg[i].blk_pack_mode = config[i].bp_mode;
  369. swrm->mport_cfg[i].blk_grp_count = config[i].bgp_ctrl;
  370. swrm->mport_cfg[i].word_length = config[i].wd_len;
  371. swrm->mport_cfg[i].lane_ctrl = config[i].lane_ctrl;
  372. }
  373. }
  374. static int swrm_get_port_config(struct swr_mstr_ctrl *swrm)
  375. {
  376. struct port_params *params;
  377. u32 usecase = 0;
  378. /* TODO - Send usecase information to avoid checking for master_id */
  379. if (swrm->mport_cfg[SWRM_DSD_PARAMS_PORT].port_en &&
  380. (swrm->master_id == MASTER_ID_RX))
  381. usecase = 1;
  382. params = swrm->port_param[usecase];
  383. copy_port_tables(swrm, params);
  384. return 0;
  385. }
  386. static int swrm_get_master_port(struct swr_mstr_ctrl *swrm, u8 *mstr_port_id,
  387. u8 *mstr_ch_mask, u8 mstr_prt_type,
  388. u8 slv_port_id)
  389. {
  390. int i, j;
  391. *mstr_port_id = 0;
  392. for (i = 1; i <= swrm->num_ports; i++) {
  393. for (j = 0; j < SWR_MAX_CH_PER_PORT; j++) {
  394. if (swrm->port_mapping[i][j].port_type == mstr_prt_type)
  395. goto found;
  396. }
  397. }
  398. found:
  399. if (i > swrm->num_ports || j == SWR_MAX_CH_PER_PORT) {
  400. dev_err(swrm->dev, "%s: port type not supported by master\n",
  401. __func__);
  402. return -EINVAL;
  403. }
  404. /* id 0 corresponds to master port 1 */
  405. *mstr_port_id = i - 1;
  406. *mstr_ch_mask = swrm->port_mapping[i][j].ch_mask;
  407. return 0;
  408. }
  409. static u32 swrm_get_packed_reg_val(u8 *cmd_id, u8 cmd_data,
  410. u8 dev_addr, u16 reg_addr)
  411. {
  412. u32 val;
  413. u8 id = *cmd_id;
  414. if (id != SWR_BROADCAST_CMD_ID) {
  415. if (id < 14)
  416. id += 1;
  417. else
  418. id = 0;
  419. *cmd_id = id;
  420. }
  421. val = SWR_REG_VAL_PACK(cmd_data, dev_addr, id, reg_addr);
  422. return val;
  423. }
  424. static int swrm_cmd_fifo_rd_cmd(struct swr_mstr_ctrl *swrm, int *cmd_data,
  425. u8 dev_addr, u8 cmd_id, u16 reg_addr,
  426. u32 len)
  427. {
  428. u32 val;
  429. u32 retry_attempt = 0;
  430. mutex_lock(&swrm->iolock);
  431. val = swrm_get_packed_reg_val(&swrm->rcmd_id, len, dev_addr, reg_addr);
  432. if (swrm->read) {
  433. /* skip delay if read is handled in platform driver */
  434. swr_master_write(swrm, SWRM_CMD_FIFO_RD_CMD, val);
  435. } else {
  436. /* wait for FIFO RD to complete to avoid overflow */
  437. usleep_range(100, 105);
  438. swr_master_write(swrm, SWRM_CMD_FIFO_RD_CMD, val);
  439. /* wait for FIFO RD CMD complete to avoid overflow */
  440. usleep_range(250, 255);
  441. }
  442. retry_read:
  443. *cmd_data = swr_master_read(swrm, SWRM_CMD_FIFO_RD_FIFO_ADDR);
  444. dev_dbg(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x, rcmd_id: 0x%x, \
  445. dev_num: 0x%x, cmd_data: 0x%x\n", __func__, reg_addr,
  446. cmd_id, swrm->rcmd_id, dev_addr, *cmd_data);
  447. if ((((*cmd_data) & 0xF00) >> 8) != swrm->rcmd_id) {
  448. if (retry_attempt < MAX_FIFO_RD_FAIL_RETRY) {
  449. /* wait 500 us before retry on fifo read failure */
  450. usleep_range(500, 505);
  451. retry_attempt++;
  452. goto retry_read;
  453. } else {
  454. dev_err_ratelimited(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x, \
  455. rcmd_id: 0x%x, dev_num: 0x%x, cmd_data: 0x%x\n",
  456. __func__, reg_addr, cmd_id, swrm->rcmd_id,
  457. dev_addr, *cmd_data);
  458. dev_err_ratelimited(swrm->dev,
  459. "%s: failed to read fifo\n", __func__);
  460. }
  461. }
  462. mutex_unlock(&swrm->iolock);
  463. return 0;
  464. }
  465. static int swrm_cmd_fifo_wr_cmd(struct swr_mstr_ctrl *swrm, u8 cmd_data,
  466. u8 dev_addr, u8 cmd_id, u16 reg_addr)
  467. {
  468. u32 val;
  469. int ret = 0;
  470. mutex_lock(&swrm->iolock);
  471. if (!cmd_id)
  472. val = swrm_get_packed_reg_val(&swrm->wcmd_id, cmd_data,
  473. dev_addr, reg_addr);
  474. else
  475. val = swrm_get_packed_reg_val(&cmd_id, cmd_data,
  476. dev_addr, reg_addr);
  477. dev_dbg(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x,wcmd_id: 0x%x, \
  478. dev_num: 0x%x, cmd_data: 0x%x\n", __func__,
  479. reg_addr, cmd_id, swrm->wcmd_id,dev_addr, cmd_data);
  480. swr_master_write(swrm, SWRM_CMD_FIFO_WR_CMD, val);
  481. /*
  482. * wait for FIFO WR command to complete to avoid overflow
  483. * skip delay if write is handled in platform driver.
  484. */
  485. if(!swrm->write)
  486. usleep_range(250, 255);
  487. if (cmd_id == 0xF) {
  488. /*
  489. * sleep for 10ms for MSM soundwire variant to allow broadcast
  490. * command to complete.
  491. */
  492. if (swrm_is_msm_variant(swrm->version))
  493. usleep_range(10000, 10100);
  494. else
  495. wait_for_completion_timeout(&swrm->broadcast,
  496. (2 * HZ/10));
  497. }
  498. mutex_unlock(&swrm->iolock);
  499. return ret;
  500. }
  501. static int swrm_read(struct swr_master *master, u8 dev_num, u16 reg_addr,
  502. void *buf, u32 len)
  503. {
  504. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  505. int ret = 0;
  506. int val;
  507. u8 *reg_val = (u8 *)buf;
  508. if (!swrm) {
  509. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  510. return -EINVAL;
  511. }
  512. if (!dev_num) {
  513. dev_err(&master->dev, "%s: invalid slave dev num\n", __func__);
  514. return -EINVAL;
  515. }
  516. mutex_lock(&swrm->devlock);
  517. if (!swrm->dev_up) {
  518. mutex_unlock(&swrm->devlock);
  519. return 0;
  520. }
  521. mutex_unlock(&swrm->devlock);
  522. pm_runtime_get_sync(swrm->dev);
  523. ret = swrm_cmd_fifo_rd_cmd(swrm, &val, dev_num, 0, reg_addr, len);
  524. if (!ret)
  525. *reg_val = (u8)val;
  526. pm_runtime_put_autosuspend(swrm->dev);
  527. pm_runtime_mark_last_busy(swrm->dev);
  528. return ret;
  529. }
  530. static int swrm_write(struct swr_master *master, u8 dev_num, u16 reg_addr,
  531. const void *buf)
  532. {
  533. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  534. int ret = 0;
  535. u8 reg_val = *(u8 *)buf;
  536. if (!swrm) {
  537. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  538. return -EINVAL;
  539. }
  540. if (!dev_num) {
  541. dev_err(&master->dev, "%s: invalid slave dev num\n", __func__);
  542. return -EINVAL;
  543. }
  544. mutex_lock(&swrm->devlock);
  545. if (!swrm->dev_up) {
  546. mutex_unlock(&swrm->devlock);
  547. return 0;
  548. }
  549. mutex_unlock(&swrm->devlock);
  550. pm_runtime_get_sync(swrm->dev);
  551. ret = swrm_cmd_fifo_wr_cmd(swrm, reg_val, dev_num, 0, reg_addr);
  552. pm_runtime_put_autosuspend(swrm->dev);
  553. pm_runtime_mark_last_busy(swrm->dev);
  554. return ret;
  555. }
  556. static int swrm_bulk_write(struct swr_master *master, u8 dev_num, void *reg,
  557. const void *buf, size_t len)
  558. {
  559. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  560. int ret = 0;
  561. int i;
  562. u32 *val;
  563. u32 *swr_fifo_reg;
  564. if (!swrm || !swrm->handle) {
  565. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  566. return -EINVAL;
  567. }
  568. if (len <= 0)
  569. return -EINVAL;
  570. mutex_lock(&swrm->devlock);
  571. if (!swrm->dev_up) {
  572. mutex_unlock(&swrm->devlock);
  573. return 0;
  574. }
  575. mutex_unlock(&swrm->devlock);
  576. pm_runtime_get_sync(swrm->dev);
  577. if (dev_num) {
  578. swr_fifo_reg = kcalloc(len, sizeof(u32), GFP_KERNEL);
  579. if (!swr_fifo_reg) {
  580. ret = -ENOMEM;
  581. goto err;
  582. }
  583. val = kcalloc(len, sizeof(u32), GFP_KERNEL);
  584. if (!val) {
  585. ret = -ENOMEM;
  586. goto mem_fail;
  587. }
  588. for (i = 0; i < len; i++) {
  589. val[i] = swrm_get_packed_reg_val(&swrm->wcmd_id,
  590. ((u8 *)buf)[i],
  591. dev_num,
  592. ((u16 *)reg)[i]);
  593. swr_fifo_reg[i] = SWRM_CMD_FIFO_WR_CMD;
  594. }
  595. ret = swr_master_bulk_write(swrm, swr_fifo_reg, val, len);
  596. if (ret) {
  597. dev_err(&master->dev, "%s: bulk write failed\n",
  598. __func__);
  599. ret = -EINVAL;
  600. }
  601. } else {
  602. dev_err(&master->dev,
  603. "%s: No support of Bulk write for master regs\n",
  604. __func__);
  605. ret = -EINVAL;
  606. goto err;
  607. }
  608. kfree(val);
  609. mem_fail:
  610. kfree(swr_fifo_reg);
  611. err:
  612. pm_runtime_put_autosuspend(swrm->dev);
  613. pm_runtime_mark_last_busy(swrm->dev);
  614. return ret;
  615. }
  616. static u8 get_inactive_bank_num(struct swr_mstr_ctrl *swrm)
  617. {
  618. return (swr_master_read(swrm, SWRM_MCP_STATUS) &
  619. SWRM_MCP_STATUS_BANK_NUM_MASK) ? 0 : 1;
  620. }
  621. static void enable_bank_switch(struct swr_mstr_ctrl *swrm, u8 bank,
  622. u8 row, u8 col)
  623. {
  624. swrm_cmd_fifo_wr_cmd(swrm, ((row << 3) | col), 0xF, 0xF,
  625. SWRS_SCP_FRAME_CTRL_BANK(bank));
  626. }
  627. static struct swr_port_info *swrm_get_port_req(struct swrm_mports *mport,
  628. u8 slv_port, u8 dev_num)
  629. {
  630. struct swr_port_info *port_req = NULL;
  631. list_for_each_entry(port_req, &mport->port_req_list, list) {
  632. /* Store dev_id instead of dev_num if enumeration is changed run_time */
  633. if ((port_req->slave_port_id == slv_port)
  634. && (port_req->dev_num == dev_num))
  635. return port_req;
  636. }
  637. return NULL;
  638. }
  639. static bool swrm_remove_from_group(struct swr_master *master)
  640. {
  641. struct swr_device *swr_dev;
  642. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  643. bool is_removed = false;
  644. if (!swrm)
  645. goto end;
  646. mutex_lock(&swrm->mlock);
  647. if ((swrm->num_rx_chs > 1) &&
  648. (swrm->num_rx_chs == swrm->num_cfg_devs)) {
  649. list_for_each_entry(swr_dev, &master->devices,
  650. dev_list) {
  651. swr_dev->group_id = SWR_GROUP_NONE;
  652. master->gr_sid = 0;
  653. }
  654. is_removed = true;
  655. }
  656. mutex_unlock(&swrm->mlock);
  657. end:
  658. return is_removed;
  659. }
  660. static void swrm_disable_ports(struct swr_master *master,
  661. u8 bank)
  662. {
  663. u32 value;
  664. struct swr_port_info *port_req;
  665. int i;
  666. struct swrm_mports *mport;
  667. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  668. if (!swrm) {
  669. pr_err("%s: swrm is null\n", __func__);
  670. return;
  671. }
  672. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  673. master->num_port);
  674. for (i = 0; i < SWR_MSTR_PORT_LEN ; i++) {
  675. mport = &(swrm->mport_cfg[i]);
  676. if (!mport->port_en)
  677. continue;
  678. list_for_each_entry(port_req, &mport->port_req_list, list) {
  679. /* skip ports with no change req's*/
  680. if (port_req->req_ch == port_req->ch_en)
  681. continue;
  682. swrm_cmd_fifo_wr_cmd(swrm, port_req->req_ch,
  683. port_req->dev_num, 0x00,
  684. SWRS_DP_CHANNEL_ENABLE_BANK(port_req->slave_port_id,
  685. bank));
  686. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x\n",
  687. __func__, i,
  688. (SWRM_DP_PORT_CTRL_BANK(i + 1, bank)));
  689. }
  690. value = ((mport->req_ch)
  691. << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
  692. value |= ((mport->offset2)
  693. << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
  694. value |= ((mport->offset1)
  695. << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
  696. value |= mport->sinterval;
  697. swr_master_write(swrm,
  698. SWRM_DP_PORT_CTRL_BANK(i+1, bank),
  699. value);
  700. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x, val: 0x%x\n",
  701. __func__, i,
  702. (SWRM_DP_PORT_CTRL_BANK(i+1, bank)), value);
  703. }
  704. }
  705. static void swrm_cleanup_disabled_port_reqs(struct swr_master *master)
  706. {
  707. struct swr_port_info *port_req, *next;
  708. int i;
  709. struct swrm_mports *mport;
  710. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  711. if (!swrm) {
  712. pr_err("%s: swrm is null\n", __func__);
  713. return;
  714. }
  715. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  716. master->num_port);
  717. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  718. mport = &(swrm->mport_cfg[i]);
  719. list_for_each_entry_safe(port_req, next,
  720. &mport->port_req_list, list) {
  721. /* skip ports without new ch req */
  722. if (port_req->ch_en == port_req->req_ch)
  723. continue;
  724. /* remove new ch req's*/
  725. port_req->ch_en = port_req->req_ch;
  726. /* If no streams enabled on port, remove the port req */
  727. if (port_req->ch_en == 0) {
  728. list_del(&port_req->list);
  729. kfree(port_req);
  730. }
  731. }
  732. /* remove new ch req's on mport*/
  733. mport->ch_en = mport->req_ch;
  734. if (!(mport->ch_en)) {
  735. mport->port_en = false;
  736. master->port_en_mask &= ~i;
  737. }
  738. }
  739. }
  740. static void swrm_copy_data_port_config(struct swr_master *master, u8 bank)
  741. {
  742. u32 value, slv_id;
  743. struct swr_port_info *port_req;
  744. int i;
  745. struct swrm_mports *mport;
  746. u32 reg[SWRM_MAX_PORT_REG];
  747. u32 val[SWRM_MAX_PORT_REG];
  748. int len = 0;
  749. u8 hparams;
  750. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  751. if (!swrm) {
  752. pr_err("%s: swrm is null\n", __func__);
  753. return;
  754. }
  755. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  756. master->num_port);
  757. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  758. mport = &(swrm->mport_cfg[i]);
  759. if (!mport->port_en)
  760. continue;
  761. list_for_each_entry(port_req, &mport->port_req_list, list) {
  762. slv_id = port_req->slave_port_id;
  763. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  764. val[len++] = SWR_REG_VAL_PACK(port_req->req_ch,
  765. port_req->dev_num, 0x00,
  766. SWRS_DP_CHANNEL_ENABLE_BANK(slv_id,
  767. bank));
  768. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  769. val[len++] = SWR_REG_VAL_PACK(mport->sinterval,
  770. port_req->dev_num, 0x00,
  771. SWRS_DP_SAMPLE_CONTROL_1_BANK(slv_id,
  772. bank));
  773. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  774. val[len++] = SWR_REG_VAL_PACK(mport->offset1,
  775. port_req->dev_num, 0x00,
  776. SWRS_DP_OFFSET_CONTROL_1_BANK(slv_id,
  777. bank));
  778. if (mport->offset2 != SWR_INVALID_PARAM) {
  779. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  780. val[len++] = SWR_REG_VAL_PACK(mport->offset2,
  781. port_req->dev_num, 0x00,
  782. SWRS_DP_OFFSET_CONTROL_2_BANK(
  783. slv_id, bank));
  784. }
  785. if (mport->hstart != SWR_INVALID_PARAM
  786. && mport->hstop != SWR_INVALID_PARAM) {
  787. hparams = (mport->hstart << 4) | mport->hstop;
  788. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  789. val[len++] = SWR_REG_VAL_PACK(hparams,
  790. port_req->dev_num, 0x00,
  791. SWRS_DP_HCONTROL_BANK(slv_id,
  792. bank));
  793. }
  794. if (mport->word_length != SWR_INVALID_PARAM) {
  795. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  796. val[len++] =
  797. SWR_REG_VAL_PACK(mport->word_length,
  798. port_req->dev_num, 0x00,
  799. SWRS_DP_BLOCK_CONTROL_1(slv_id));
  800. }
  801. if (mport->blk_pack_mode != SWR_INVALID_PARAM
  802. && swrm->master_id != MASTER_ID_WSA) {
  803. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  804. val[len++] =
  805. SWR_REG_VAL_PACK(mport->blk_pack_mode,
  806. port_req->dev_num, 0x00,
  807. SWRS_DP_BLOCK_CONTROL_3_BANK(slv_id,
  808. bank));
  809. }
  810. if (mport->blk_grp_count != SWR_INVALID_PARAM) {
  811. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  812. val[len++] =
  813. SWR_REG_VAL_PACK(mport->blk_grp_count,
  814. port_req->dev_num, 0x00,
  815. SWRS_DP_BLOCK_CONTROL_2_BANK(slv_id,
  816. bank));
  817. }
  818. if (mport->lane_ctrl != SWR_INVALID_PARAM) {
  819. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  820. val[len++] =
  821. SWR_REG_VAL_PACK(mport->lane_ctrl,
  822. port_req->dev_num, 0x00,
  823. SWRS_DP_LANE_CONTROL_BANK(slv_id,
  824. bank));
  825. }
  826. port_req->ch_en = port_req->req_ch;
  827. }
  828. value = ((mport->req_ch)
  829. << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
  830. if (mport->offset2 != SWR_INVALID_PARAM)
  831. value |= ((mport->offset2)
  832. << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
  833. value |= ((mport->offset1)
  834. << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
  835. value |= mport->sinterval;
  836. reg[len] = SWRM_DP_PORT_CTRL_BANK(i + 1, bank);
  837. val[len++] = value;
  838. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x, val: 0x%x\n",
  839. __func__, i,
  840. (SWRM_DP_PORT_CTRL_BANK(i + 1, bank)), value);
  841. if (mport->lane_ctrl != SWR_INVALID_PARAM) {
  842. reg[len] = SWRM_DP_PORT_CTRL_2_BANK(i + 1, bank);
  843. val[len++] = mport->lane_ctrl;
  844. }
  845. if (mport->word_length != SWR_INVALID_PARAM) {
  846. reg[len] = SWRM_DP_BLOCK_CTRL_1(i + 1);
  847. val[len++] = mport->word_length;
  848. }
  849. if (mport->blk_grp_count != SWR_INVALID_PARAM) {
  850. reg[len] = SWRM_DP_BLOCK_CTRL2_BANK(i + 1, bank);
  851. val[len++] = mport->blk_grp_count;
  852. }
  853. if (mport->hstart != SWR_INVALID_PARAM
  854. && mport->hstop != SWR_INVALID_PARAM) {
  855. reg[len] = SWRM_DP_PORT_HCTRL_BANK(i + 1, bank);
  856. hparams = (mport->hstop << 4) | mport->hstart;
  857. val[len++] = hparams;
  858. } else {
  859. reg[len] = SWRM_DP_PORT_HCTRL_BANK(i + 1, bank);
  860. hparams = (SWR_HSTOP_MAX_VAL << 4) | SWR_HSTART_MIN_VAL;
  861. val[len++] = hparams;
  862. }
  863. if (mport->blk_pack_mode != SWR_INVALID_PARAM) {
  864. reg[len] = SWRM_DP_BLOCK_CTRL3_BANK(i + 1, bank);
  865. val[len++] = mport->blk_pack_mode;
  866. }
  867. mport->ch_en = mport->req_ch;
  868. }
  869. swrm_reg_dump(swrm, reg, val, len, __func__);
  870. swr_master_bulk_write(swrm, reg, val, len);
  871. }
  872. static void swrm_apply_port_config(struct swr_master *master)
  873. {
  874. u8 bank;
  875. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  876. if (!swrm) {
  877. pr_err("%s: Invalid handle to swr controller\n",
  878. __func__);
  879. return;
  880. }
  881. bank = get_inactive_bank_num(swrm);
  882. dev_dbg(swrm->dev, "%s: enter bank: %d master_ports: %d\n",
  883. __func__, bank, master->num_port);
  884. swrm_cmd_fifo_wr_cmd(swrm, 0x01, 0xF, 0x00,
  885. SWRS_SCP_HOST_CLK_DIV2_CTL_BANK(bank));
  886. swrm_copy_data_port_config(master, bank);
  887. }
  888. static int swrm_slvdev_datapath_control(struct swr_master *master, bool enable)
  889. {
  890. u8 bank;
  891. u32 value, n_row, n_col;
  892. int ret;
  893. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  894. int mask = (SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_BMSK |
  895. SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_BMSK |
  896. SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_BMSK);
  897. u8 inactive_bank;
  898. if (!swrm) {
  899. pr_err("%s: swrm is null\n", __func__);
  900. return -EFAULT;
  901. }
  902. mutex_lock(&swrm->mlock);
  903. /*
  904. * During disable if master is already down, which implies an ssr/pdr
  905. * scenario, just mark ports as disabled and exit
  906. */
  907. if (swrm->state == SWR_MSTR_SSR && !enable) {
  908. if (!test_bit(DISABLE_PENDING, &swrm->port_req_pending)) {
  909. dev_dbg(swrm->dev, "%s:No pending disconn port req\n",
  910. __func__);
  911. goto exit;
  912. }
  913. clear_bit(DISABLE_PENDING, &swrm->port_req_pending);
  914. swrm_cleanup_disabled_port_reqs(master);
  915. if (!swrm_is_port_en(master)) {
  916. dev_dbg(&master->dev, "%s: pm_runtime auto suspend triggered\n",
  917. __func__);
  918. pm_runtime_mark_last_busy(swrm->dev);
  919. pm_runtime_put_autosuspend(swrm->dev);
  920. }
  921. goto exit;
  922. }
  923. bank = get_inactive_bank_num(swrm);
  924. if (enable) {
  925. if (!test_bit(ENABLE_PENDING, &swrm->port_req_pending)) {
  926. dev_dbg(swrm->dev, "%s:No pending connect port req\n",
  927. __func__);
  928. goto exit;
  929. }
  930. clear_bit(ENABLE_PENDING, &swrm->port_req_pending);
  931. ret = swrm_get_port_config(swrm);
  932. if (ret) {
  933. /* cannot accommodate ports */
  934. swrm_cleanup_disabled_port_reqs(master);
  935. mutex_unlock(&swrm->mlock);
  936. return -EINVAL;
  937. }
  938. swr_master_write(swrm, SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN,
  939. SWRM_INTERRUPT_STATUS_MASK);
  940. /* apply the new port config*/
  941. swrm_apply_port_config(master);
  942. } else {
  943. if (!test_bit(DISABLE_PENDING, &swrm->port_req_pending)) {
  944. dev_dbg(swrm->dev, "%s:No pending disconn port req\n",
  945. __func__);
  946. goto exit;
  947. }
  948. clear_bit(DISABLE_PENDING, &swrm->port_req_pending);
  949. swrm_disable_ports(master, bank);
  950. }
  951. dev_dbg(swrm->dev, "%s: enable: %d, cfg_devs: %d\n",
  952. __func__, enable, swrm->num_cfg_devs);
  953. if (enable) {
  954. /* set col = 16 */
  955. n_col = SWR_MAX_COL;
  956. } else {
  957. /*
  958. * Do not change to col = 2 if there are still active ports
  959. */
  960. if (!master->num_port)
  961. n_col = SWR_MIN_COL;
  962. else
  963. n_col = SWR_MAX_COL;
  964. }
  965. /* Use default 50 * x, frame shape. Change based on mclk */
  966. if (swrm->mclk_freq == MCLK_FREQ_NATIVE) {
  967. dev_dbg(swrm->dev, "setting 64 x %d frameshape\n",
  968. n_col ? 16 : 2);
  969. n_row = SWR_ROW_64;
  970. } else {
  971. dev_dbg(swrm->dev, "setting 50 x %d frameshape\n",
  972. n_col ? 16 : 2);
  973. n_row = SWR_ROW_50;
  974. }
  975. value = swr_master_read(swrm, SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank));
  976. value &= (~mask);
  977. value |= ((n_row << SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT) |
  978. (n_col << SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT) |
  979. (0 << SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT));
  980. swr_master_write(swrm, SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank), value);
  981. dev_dbg(swrm->dev, "%s: regaddr: 0x%x, value: 0x%x\n", __func__,
  982. SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank), value);
  983. enable_bank_switch(swrm, bank, n_row, n_col);
  984. inactive_bank = bank ? 0 : 1;
  985. if (enable)
  986. swrm_copy_data_port_config(master, inactive_bank);
  987. else {
  988. swrm_disable_ports(master, inactive_bank);
  989. swrm_cleanup_disabled_port_reqs(master);
  990. }
  991. if (!swrm_is_port_en(master)) {
  992. dev_dbg(&master->dev, "%s: pm_runtime auto suspend triggered\n",
  993. __func__);
  994. pm_runtime_mark_last_busy(swrm->dev);
  995. pm_runtime_put_autosuspend(swrm->dev);
  996. }
  997. exit:
  998. mutex_unlock(&swrm->mlock);
  999. return 0;
  1000. }
  1001. static int swrm_connect_port(struct swr_master *master,
  1002. struct swr_params *portinfo)
  1003. {
  1004. int i;
  1005. struct swr_port_info *port_req;
  1006. int ret = 0;
  1007. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  1008. struct swrm_mports *mport;
  1009. u8 mstr_port_id, mstr_ch_msk;
  1010. dev_dbg(&master->dev, "%s: enter\n", __func__);
  1011. if (!portinfo)
  1012. return -EINVAL;
  1013. if (!swrm) {
  1014. dev_err(&master->dev,
  1015. "%s: Invalid handle to swr controller\n",
  1016. __func__);
  1017. return -EINVAL;
  1018. }
  1019. mutex_lock(&swrm->mlock);
  1020. mutex_lock(&swrm->devlock);
  1021. if (!swrm->dev_up) {
  1022. mutex_unlock(&swrm->devlock);
  1023. mutex_unlock(&swrm->mlock);
  1024. return -EINVAL;
  1025. }
  1026. mutex_unlock(&swrm->devlock);
  1027. if (!swrm_is_port_en(master))
  1028. pm_runtime_get_sync(swrm->dev);
  1029. for (i = 0; i < portinfo->num_port; i++) {
  1030. ret = swrm_get_master_port(swrm, &mstr_port_id, &mstr_ch_msk,
  1031. portinfo->port_type[i],
  1032. portinfo->port_id[i]);
  1033. if (ret) {
  1034. dev_err(&master->dev,
  1035. "%s: mstr portid for slv port %d not found\n",
  1036. __func__, portinfo->port_id[i]);
  1037. goto port_fail;
  1038. }
  1039. mport = &(swrm->mport_cfg[mstr_port_id]);
  1040. /* get port req */
  1041. port_req = swrm_get_port_req(mport, portinfo->port_id[i],
  1042. portinfo->dev_num);
  1043. if (!port_req) {
  1044. dev_dbg(&master->dev, "%s: new req:port id %d dev %d\n",
  1045. __func__, portinfo->port_id[i],
  1046. portinfo->dev_num);
  1047. port_req = kzalloc(sizeof(struct swr_port_info),
  1048. GFP_KERNEL);
  1049. if (!port_req) {
  1050. ret = -ENOMEM;
  1051. goto mem_fail;
  1052. }
  1053. port_req->dev_num = portinfo->dev_num;
  1054. port_req->slave_port_id = portinfo->port_id[i];
  1055. port_req->num_ch = portinfo->num_ch[i];
  1056. port_req->ch_rate = portinfo->ch_rate[i];
  1057. port_req->ch_en = 0;
  1058. port_req->master_port_id = mstr_port_id;
  1059. list_add(&port_req->list, &mport->port_req_list);
  1060. }
  1061. port_req->req_ch |= portinfo->ch_en[i];
  1062. dev_dbg(&master->dev,
  1063. "%s: mstr port %d, slv port %d ch_rate %d num_ch %d\n",
  1064. __func__, port_req->master_port_id,
  1065. port_req->slave_port_id, port_req->ch_rate,
  1066. port_req->num_ch);
  1067. /* Put the port req on master port */
  1068. mport = &(swrm->mport_cfg[mstr_port_id]);
  1069. mport->port_en = true;
  1070. mport->req_ch |= mstr_ch_msk;
  1071. master->port_en_mask |= (1 << mstr_port_id);
  1072. }
  1073. master->num_port += portinfo->num_port;
  1074. set_bit(ENABLE_PENDING, &swrm->port_req_pending);
  1075. swr_port_response(master, portinfo->tid);
  1076. mutex_unlock(&swrm->mlock);
  1077. return 0;
  1078. port_fail:
  1079. mem_fail:
  1080. /* cleanup port reqs in error condition */
  1081. swrm_cleanup_disabled_port_reqs(master);
  1082. mutex_unlock(&swrm->mlock);
  1083. return ret;
  1084. }
  1085. static int swrm_disconnect_port(struct swr_master *master,
  1086. struct swr_params *portinfo)
  1087. {
  1088. int i, ret = 0;
  1089. struct swr_port_info *port_req;
  1090. struct swrm_mports *mport;
  1091. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  1092. u8 mstr_port_id, mstr_ch_mask;
  1093. if (!swrm) {
  1094. dev_err(&master->dev,
  1095. "%s: Invalid handle to swr controller\n",
  1096. __func__);
  1097. return -EINVAL;
  1098. }
  1099. if (!portinfo) {
  1100. dev_err(&master->dev, "%s: portinfo is NULL\n", __func__);
  1101. return -EINVAL;
  1102. }
  1103. mutex_lock(&swrm->mlock);
  1104. for (i = 0; i < portinfo->num_port; i++) {
  1105. ret = swrm_get_master_port(swrm, &mstr_port_id, &mstr_ch_mask,
  1106. portinfo->port_type[i], portinfo->port_id[i]);
  1107. if (ret) {
  1108. dev_err(&master->dev,
  1109. "%s: mstr portid for slv port %d not found\n",
  1110. __func__, portinfo->port_id[i]);
  1111. mutex_unlock(&swrm->mlock);
  1112. return -EINVAL;
  1113. }
  1114. mport = &(swrm->mport_cfg[mstr_port_id]);
  1115. /* get port req */
  1116. port_req = swrm_get_port_req(mport, portinfo->port_id[i],
  1117. portinfo->dev_num);
  1118. if (!port_req) {
  1119. dev_err(&master->dev, "%s:port not enabled : port %d\n",
  1120. __func__, portinfo->port_id[i]);
  1121. mutex_unlock(&swrm->mlock);
  1122. return -EINVAL;
  1123. }
  1124. port_req->req_ch &= ~portinfo->ch_en[i];
  1125. mport->req_ch &= ~mstr_ch_mask;
  1126. }
  1127. master->num_port -= portinfo->num_port;
  1128. set_bit(DISABLE_PENDING, &swrm->port_req_pending);
  1129. swr_port_response(master, portinfo->tid);
  1130. mutex_unlock(&swrm->mlock);
  1131. return 0;
  1132. }
  1133. static int swrm_find_alert_slave(struct swr_mstr_ctrl *swrm,
  1134. int status, u8 *devnum)
  1135. {
  1136. int i;
  1137. bool found = false;
  1138. for (i = 0; i < (swrm->master.num_dev + 1); i++) {
  1139. if ((status & SWRM_MCP_SLV_STATUS_MASK) == SWR_ALERT) {
  1140. *devnum = i;
  1141. found = true;
  1142. break;
  1143. }
  1144. status >>= 2;
  1145. }
  1146. if (found)
  1147. return 0;
  1148. else
  1149. return -EINVAL;
  1150. }
  1151. static void swrm_enable_slave_irq(struct swr_mstr_ctrl *swrm)
  1152. {
  1153. int i;
  1154. int status = 0;
  1155. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1156. if (!status) {
  1157. dev_dbg_ratelimited(swrm->dev, "%s: slaves status is 0x%x\n",
  1158. __func__, status);
  1159. return;
  1160. }
  1161. dev_dbg(swrm->dev, "%s: slave status: 0x%x\n", __func__, status);
  1162. for (i = 0; i < (swrm->master.num_dev + 1); i++) {
  1163. if (status & SWRM_MCP_SLV_STATUS_MASK)
  1164. swrm_cmd_fifo_wr_cmd(swrm, 0x4, i, 0x0,
  1165. SWRS_SCP_INT_STATUS_MASK_1);
  1166. status >>= 2;
  1167. }
  1168. }
  1169. static int swrm_check_slave_change_status(struct swr_mstr_ctrl *swrm,
  1170. int status, u8 *devnum)
  1171. {
  1172. int i;
  1173. int new_sts = status;
  1174. int ret = SWR_NOT_PRESENT;
  1175. if (status != swrm->slave_status) {
  1176. for (i = 0; i < (swrm->master.num_dev + 1); i++) {
  1177. if ((status & SWRM_MCP_SLV_STATUS_MASK) !=
  1178. (swrm->slave_status & SWRM_MCP_SLV_STATUS_MASK)) {
  1179. ret = (status & SWRM_MCP_SLV_STATUS_MASK);
  1180. *devnum = i;
  1181. break;
  1182. }
  1183. status >>= 2;
  1184. swrm->slave_status >>= 2;
  1185. }
  1186. swrm->slave_status = new_sts;
  1187. }
  1188. return ret;
  1189. }
  1190. static irqreturn_t swr_mstr_interrupt(int irq, void *dev)
  1191. {
  1192. struct swr_mstr_ctrl *swrm = dev;
  1193. u32 value, intr_sts, intr_sts_masked;
  1194. u32 temp = 0;
  1195. u32 status, chg_sts, i;
  1196. u8 devnum = 0;
  1197. int ret = IRQ_HANDLED;
  1198. struct swr_device *swr_dev;
  1199. struct swr_master *mstr = &swrm->master;
  1200. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  1201. dev_err(swrm->dev, "%s Failed to hold suspend\n", __func__);
  1202. return IRQ_NONE;
  1203. }
  1204. mutex_lock(&swrm->reslock);
  1205. if (swrm_clk_request(swrm, true)) {
  1206. dev_err_ratelimited(swrm->dev, "%s:clk request failed\n",
  1207. __func__);
  1208. mutex_unlock(&swrm->reslock);
  1209. goto exit;
  1210. }
  1211. mutex_unlock(&swrm->reslock);
  1212. intr_sts = swr_master_read(swrm, SWRM_INTERRUPT_STATUS);
  1213. intr_sts_masked = intr_sts & swrm->intr_mask;
  1214. handle_irq:
  1215. for (i = 0; i < SWRM_INTERRUPT_MAX; i++) {
  1216. value = intr_sts_masked & (1 << i);
  1217. if (!value)
  1218. continue;
  1219. switch (value) {
  1220. case SWRM_INTERRUPT_STATUS_SLAVE_PEND_IRQ:
  1221. dev_dbg(swrm->dev, "Trigger irq to slave device\n");
  1222. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1223. ret = swrm_find_alert_slave(swrm, status, &devnum);
  1224. if (ret) {
  1225. dev_err_ratelimited(swrm->dev,
  1226. "no slave alert found.spurious interrupt\n");
  1227. break;
  1228. }
  1229. swrm_cmd_fifo_rd_cmd(swrm, &temp, devnum, 0x0,
  1230. SWRS_SCP_INT_STATUS_CLEAR_1, 1);
  1231. swrm_cmd_fifo_wr_cmd(swrm, 0x4, devnum, 0x0,
  1232. SWRS_SCP_INT_STATUS_CLEAR_1);
  1233. swrm_cmd_fifo_wr_cmd(swrm, 0x0, devnum, 0x0,
  1234. SWRS_SCP_INT_STATUS_CLEAR_1);
  1235. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1236. if (swr_dev->dev_num != devnum)
  1237. continue;
  1238. if (swr_dev->slave_irq) {
  1239. do {
  1240. handle_nested_irq(
  1241. irq_find_mapping(
  1242. swr_dev->slave_irq, 0));
  1243. } while (swr_dev->slave_irq_pending);
  1244. }
  1245. }
  1246. break;
  1247. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_ATTACHED:
  1248. dev_dbg(swrm->dev, "SWR new slave attached\n");
  1249. break;
  1250. case SWRM_INTERRUPT_STATUS_CHANGE_ENUM_SLAVE_STATUS:
  1251. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1252. if (status == swrm->slave_status) {
  1253. dev_dbg(swrm->dev,
  1254. "%s: No change in slave status: %d\n",
  1255. __func__, status);
  1256. break;
  1257. }
  1258. chg_sts = swrm_check_slave_change_status(swrm, status,
  1259. &devnum);
  1260. switch (chg_sts) {
  1261. case SWR_NOT_PRESENT:
  1262. dev_dbg(swrm->dev, "device %d got detached\n",
  1263. devnum);
  1264. break;
  1265. case SWR_ATTACHED_OK:
  1266. dev_dbg(swrm->dev, "device %d got attached\n",
  1267. devnum);
  1268. /* enable host irq from slave device*/
  1269. swrm_cmd_fifo_wr_cmd(swrm, 0xFF, devnum, 0x0,
  1270. SWRS_SCP_INT_STATUS_CLEAR_1);
  1271. swrm_cmd_fifo_wr_cmd(swrm, 0x4, devnum, 0x0,
  1272. SWRS_SCP_INT_STATUS_MASK_1);
  1273. break;
  1274. case SWR_ALERT:
  1275. dev_dbg(swrm->dev,
  1276. "device %d has pending interrupt\n",
  1277. devnum);
  1278. break;
  1279. }
  1280. break;
  1281. case SWRM_INTERRUPT_STATUS_MASTER_CLASH_DET:
  1282. dev_err_ratelimited(swrm->dev,
  1283. "SWR bus clsh detected\n");
  1284. break;
  1285. case SWRM_INTERRUPT_STATUS_RD_FIFO_OVERFLOW:
  1286. dev_dbg(swrm->dev, "SWR read FIFO overflow\n");
  1287. break;
  1288. case SWRM_INTERRUPT_STATUS_RD_FIFO_UNDERFLOW:
  1289. dev_dbg(swrm->dev, "SWR read FIFO underflow\n");
  1290. break;
  1291. case SWRM_INTERRUPT_STATUS_WR_CMD_FIFO_OVERFLOW:
  1292. dev_dbg(swrm->dev, "SWR write FIFO overflow\n");
  1293. break;
  1294. case SWRM_INTERRUPT_STATUS_CMD_ERROR:
  1295. value = swr_master_read(swrm, SWRM_CMD_FIFO_STATUS);
  1296. dev_err_ratelimited(swrm->dev,
  1297. "SWR CMD error, fifo status 0x%x, flushing fifo\n",
  1298. value);
  1299. swr_master_write(swrm, SWRM_CMD_FIFO_CMD, 0x1);
  1300. break;
  1301. case SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION:
  1302. dev_err_ratelimited(swrm->dev, "SWR Port collision detected\n");
  1303. swrm->intr_mask &= ~SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION;
  1304. swr_master_write(swrm,
  1305. SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN, swrm->intr_mask);
  1306. break;
  1307. case SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH:
  1308. dev_dbg(swrm->dev, "SWR read enable valid mismatch\n");
  1309. swrm->intr_mask &=
  1310. ~SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH;
  1311. swr_master_write(swrm,
  1312. SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN, swrm->intr_mask);
  1313. break;
  1314. case SWRM_INTERRUPT_STATUS_SPECIAL_CMD_ID_FINISHED:
  1315. complete(&swrm->broadcast);
  1316. dev_dbg(swrm->dev, "SWR cmd id finished\n");
  1317. break;
  1318. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_AUTO_ENUM_FINISHED:
  1319. break;
  1320. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_FAILED:
  1321. break;
  1322. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_TABLE_IS_FULL:
  1323. break;
  1324. case SWRM_INTERRUPT_STATUS_BUS_RESET_FINISHED:
  1325. complete(&swrm->reset);
  1326. break;
  1327. case SWRM_INTERRUPT_STATUS_CLK_STOP_FINISHED:
  1328. break;
  1329. default:
  1330. dev_err_ratelimited(swrm->dev,
  1331. "SWR unknown interrupt\n");
  1332. ret = IRQ_NONE;
  1333. break;
  1334. }
  1335. }
  1336. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR, intr_sts);
  1337. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR, 0x0);
  1338. intr_sts = swr_master_read(swrm, SWRM_INTERRUPT_STATUS);
  1339. intr_sts_masked = intr_sts & swrm->intr_mask;
  1340. if (intr_sts_masked) {
  1341. dev_dbg(swrm->dev, "%s: new interrupt received\n", __func__);
  1342. goto handle_irq;
  1343. }
  1344. mutex_lock(&swrm->reslock);
  1345. swrm_clk_request(swrm, false);
  1346. mutex_unlock(&swrm->reslock);
  1347. exit:
  1348. swrm_unlock_sleep(swrm);
  1349. return ret;
  1350. }
  1351. static irqreturn_t swr_mstr_interrupt_v2(int irq, void *dev)
  1352. {
  1353. struct swr_mstr_ctrl *swrm = dev;
  1354. u32 value, intr_sts, intr_sts_masked;
  1355. u32 temp = 0;
  1356. u32 status, chg_sts, i;
  1357. u8 devnum = 0;
  1358. int ret = IRQ_HANDLED;
  1359. struct swr_device *swr_dev;
  1360. struct swr_master *mstr = &swrm->master;
  1361. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  1362. dev_err(swrm->dev, "%s Failed to hold suspend\n", __func__);
  1363. return IRQ_NONE;
  1364. }
  1365. mutex_lock(&swrm->reslock);
  1366. if (swrm_request_hw_vote(swrm, LPASS_HW_CORE, true)) {
  1367. ret = IRQ_NONE;
  1368. goto exit;
  1369. }
  1370. if (swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, true)) {
  1371. ret = IRQ_NONE;
  1372. goto err_audio_hw_vote;
  1373. }
  1374. swrm_clk_request(swrm, true);
  1375. mutex_unlock(&swrm->reslock);
  1376. intr_sts = swr_master_read(swrm, SWRM_INTERRUPT_STATUS);
  1377. intr_sts_masked = intr_sts & swrm->intr_mask;
  1378. dev_dbg(swrm->dev, "%s: status: 0x%x \n", __func__, intr_sts_masked);
  1379. handle_irq:
  1380. for (i = 0; i < SWRM_INTERRUPT_MAX; i++) {
  1381. value = intr_sts_masked & (1 << i);
  1382. if (!value)
  1383. continue;
  1384. switch (value) {
  1385. case SWRM_INTERRUPT_STATUS_SLAVE_PEND_IRQ:
  1386. dev_dbg(swrm->dev, "%s: Trigger irq to slave device\n",
  1387. __func__);
  1388. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1389. ret = swrm_find_alert_slave(swrm, status, &devnum);
  1390. if (ret) {
  1391. dev_err_ratelimited(swrm->dev,
  1392. "%s: no slave alert found.spurious interrupt\n",
  1393. __func__);
  1394. break;
  1395. }
  1396. swrm_cmd_fifo_rd_cmd(swrm, &temp, devnum, 0x0,
  1397. SWRS_SCP_INT_STATUS_CLEAR_1, 1);
  1398. swrm_cmd_fifo_wr_cmd(swrm, 0x4, devnum, 0x0,
  1399. SWRS_SCP_INT_STATUS_CLEAR_1);
  1400. swrm_cmd_fifo_wr_cmd(swrm, 0x0, devnum, 0x0,
  1401. SWRS_SCP_INT_STATUS_CLEAR_1);
  1402. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1403. if (swr_dev->dev_num != devnum)
  1404. continue;
  1405. if (swr_dev->slave_irq) {
  1406. do {
  1407. handle_nested_irq(
  1408. irq_find_mapping(
  1409. swr_dev->slave_irq, 0));
  1410. } while (swr_dev->slave_irq_pending);
  1411. }
  1412. }
  1413. break;
  1414. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_ATTACHED:
  1415. dev_dbg(swrm->dev, "%s: SWR new slave attached\n",
  1416. __func__);
  1417. break;
  1418. case SWRM_INTERRUPT_STATUS_CHANGE_ENUM_SLAVE_STATUS:
  1419. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1420. if (status == swrm->slave_status) {
  1421. dev_dbg(swrm->dev,
  1422. "%s: No change in slave status: %d\n",
  1423. __func__, status);
  1424. break;
  1425. }
  1426. chg_sts = swrm_check_slave_change_status(swrm, status,
  1427. &devnum);
  1428. switch (chg_sts) {
  1429. case SWR_NOT_PRESENT:
  1430. dev_dbg(swrm->dev,
  1431. "%s: device %d got detached\n",
  1432. __func__, devnum);
  1433. break;
  1434. case SWR_ATTACHED_OK:
  1435. dev_dbg(swrm->dev,
  1436. "%s: device %d got attached\n",
  1437. __func__, devnum);
  1438. /* enable host irq from slave device*/
  1439. swrm_cmd_fifo_wr_cmd(swrm, 0xFF, devnum, 0x0,
  1440. SWRS_SCP_INT_STATUS_CLEAR_1);
  1441. swrm_cmd_fifo_wr_cmd(swrm, 0x4, devnum, 0x0,
  1442. SWRS_SCP_INT_STATUS_MASK_1);
  1443. break;
  1444. case SWR_ALERT:
  1445. dev_dbg(swrm->dev,
  1446. "%s: device %d has pending interrupt\n",
  1447. __func__, devnum);
  1448. break;
  1449. }
  1450. break;
  1451. case SWRM_INTERRUPT_STATUS_MASTER_CLASH_DET:
  1452. dev_err_ratelimited(swrm->dev,
  1453. "%s: SWR bus clsh detected\n",
  1454. __func__);
  1455. break;
  1456. case SWRM_INTERRUPT_STATUS_RD_FIFO_OVERFLOW:
  1457. dev_dbg(swrm->dev, "%s: SWR read FIFO overflow\n",
  1458. __func__);
  1459. break;
  1460. case SWRM_INTERRUPT_STATUS_RD_FIFO_UNDERFLOW:
  1461. dev_dbg(swrm->dev, "%s: SWR read FIFO underflow\n",
  1462. __func__);
  1463. break;
  1464. case SWRM_INTERRUPT_STATUS_WR_CMD_FIFO_OVERFLOW:
  1465. dev_dbg(swrm->dev, "%s: SWR write FIFO overflow\n",
  1466. __func__);
  1467. break;
  1468. case SWRM_INTERRUPT_STATUS_CMD_ERROR:
  1469. value = swr_master_read(swrm, SWRM_CMD_FIFO_STATUS);
  1470. dev_err_ratelimited(swrm->dev,
  1471. "%s: SWR CMD error, fifo status 0x%x, flushing fifo\n",
  1472. __func__, value);
  1473. swr_master_write(swrm, SWRM_CMD_FIFO_CMD, 0x1);
  1474. break;
  1475. case SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION:
  1476. dev_err_ratelimited(swrm->dev,
  1477. "%s: SWR Port collision detected\n",
  1478. __func__);
  1479. swrm->intr_mask &= ~SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION;
  1480. swr_master_write(swrm,
  1481. SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN, swrm->intr_mask);
  1482. break;
  1483. case SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH:
  1484. dev_dbg(swrm->dev,
  1485. "%s: SWR read enable valid mismatch\n",
  1486. __func__);
  1487. swrm->intr_mask &=
  1488. ~SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH;
  1489. swr_master_write(swrm,
  1490. SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN, swrm->intr_mask);
  1491. break;
  1492. case SWRM_INTERRUPT_STATUS_SPECIAL_CMD_ID_FINISHED:
  1493. complete(&swrm->broadcast);
  1494. dev_dbg(swrm->dev, "%s: SWR cmd id finished\n",
  1495. __func__);
  1496. break;
  1497. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_FAILED_V2:
  1498. break;
  1499. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_TABLE_IS_FULL_V2:
  1500. break;
  1501. case SWRM_INTERRUPT_STATUS_BUS_RESET_FINISHED_V2:
  1502. break;
  1503. case SWRM_INTERRUPT_STATUS_CLK_STOP_FINISHED_V2:
  1504. break;
  1505. case SWRM_INTERRUPT_STATUS_EXT_CLK_STOP_WAKEUP:
  1506. if (swrm->state == SWR_MSTR_UP)
  1507. dev_dbg(swrm->dev,
  1508. "%s:SWR Master is already up\n",
  1509. __func__);
  1510. else
  1511. dev_err_ratelimited(swrm->dev,
  1512. "%s: SWR wokeup during clock stop\n",
  1513. __func__);
  1514. /* It might be possible the slave device gets reset
  1515. * and slave interrupt gets missed. So re-enable
  1516. * Host IRQ and process slave pending
  1517. * interrupts, if any.
  1518. */
  1519. swrm_enable_slave_irq(swrm);
  1520. break;
  1521. default:
  1522. dev_err_ratelimited(swrm->dev,
  1523. "%s: SWR unknown interrupt value: %d\n",
  1524. __func__, value);
  1525. ret = IRQ_NONE;
  1526. break;
  1527. }
  1528. }
  1529. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR, intr_sts);
  1530. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR, 0x0);
  1531. intr_sts = swr_master_read(swrm, SWRM_INTERRUPT_STATUS);
  1532. intr_sts_masked = intr_sts & swrm->intr_mask;
  1533. if (intr_sts_masked) {
  1534. dev_dbg(swrm->dev, "%s: new interrupt received 0x%x\n",
  1535. __func__, intr_sts_masked);
  1536. goto handle_irq;
  1537. }
  1538. mutex_lock(&swrm->reslock);
  1539. swrm_clk_request(swrm, false);
  1540. swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, false);
  1541. err_audio_hw_vote:
  1542. swrm_request_hw_vote(swrm, LPASS_HW_CORE, false);
  1543. exit:
  1544. mutex_unlock(&swrm->reslock);
  1545. swrm_unlock_sleep(swrm);
  1546. return ret;
  1547. }
  1548. static irqreturn_t swrm_wakeup_interrupt(int irq, void *dev)
  1549. {
  1550. struct swr_mstr_ctrl *swrm = dev;
  1551. int ret = IRQ_HANDLED;
  1552. if (!swrm || !(swrm->dev)) {
  1553. pr_err("%s: swrm or dev is null\n", __func__);
  1554. return IRQ_NONE;
  1555. }
  1556. mutex_lock(&swrm->devlock);
  1557. if (!swrm->dev_up) {
  1558. if (swrm->wake_irq > 0)
  1559. disable_irq_nosync(swrm->wake_irq);
  1560. mutex_unlock(&swrm->devlock);
  1561. return ret;
  1562. }
  1563. mutex_unlock(&swrm->devlock);
  1564. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  1565. dev_err(swrm->dev, "%s Failed to hold suspend\n", __func__);
  1566. goto exit;
  1567. }
  1568. if (swrm->wake_irq > 0)
  1569. disable_irq_nosync(swrm->wake_irq);
  1570. pm_runtime_get_sync(swrm->dev);
  1571. pm_runtime_mark_last_busy(swrm->dev);
  1572. pm_runtime_put_autosuspend(swrm->dev);
  1573. swrm_unlock_sleep(swrm);
  1574. exit:
  1575. return ret;
  1576. }
  1577. static void swrm_wakeup_work(struct work_struct *work)
  1578. {
  1579. struct swr_mstr_ctrl *swrm;
  1580. swrm = container_of(work, struct swr_mstr_ctrl,
  1581. wakeup_work);
  1582. if (!swrm || !(swrm->dev)) {
  1583. pr_err("%s: swrm or dev is null\n", __func__);
  1584. return;
  1585. }
  1586. mutex_lock(&swrm->devlock);
  1587. if (!swrm->dev_up) {
  1588. mutex_unlock(&swrm->devlock);
  1589. goto exit;
  1590. }
  1591. mutex_unlock(&swrm->devlock);
  1592. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  1593. dev_err(swrm->dev, "%s Failed to hold suspend\n", __func__);
  1594. goto exit;
  1595. }
  1596. pm_runtime_get_sync(swrm->dev);
  1597. pm_runtime_mark_last_busy(swrm->dev);
  1598. pm_runtime_put_autosuspend(swrm->dev);
  1599. swrm_unlock_sleep(swrm);
  1600. exit:
  1601. pm_relax(swrm->dev);
  1602. }
  1603. static int swrm_get_device_status(struct swr_mstr_ctrl *swrm, u8 devnum)
  1604. {
  1605. u32 val;
  1606. swrm->slave_status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1607. val = (swrm->slave_status >> (devnum * 2));
  1608. val &= SWRM_MCP_SLV_STATUS_MASK;
  1609. return val;
  1610. }
  1611. static int swrm_get_logical_dev_num(struct swr_master *mstr, u64 dev_id,
  1612. u8 *dev_num)
  1613. {
  1614. int i;
  1615. u64 id = 0;
  1616. int ret = -EINVAL;
  1617. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
  1618. struct swr_device *swr_dev;
  1619. u32 num_dev = 0;
  1620. if (!swrm) {
  1621. pr_err("%s: Invalid handle to swr controller\n",
  1622. __func__);
  1623. return ret;
  1624. }
  1625. if (swrm->num_dev)
  1626. num_dev = swrm->num_dev;
  1627. else
  1628. num_dev = mstr->num_dev;
  1629. mutex_lock(&swrm->devlock);
  1630. if (!swrm->dev_up) {
  1631. mutex_unlock(&swrm->devlock);
  1632. return ret;
  1633. }
  1634. mutex_unlock(&swrm->devlock);
  1635. pm_runtime_get_sync(swrm->dev);
  1636. for (i = 1; i < (num_dev + 1); i++) {
  1637. id = ((u64)(swr_master_read(swrm,
  1638. SWRM_ENUMERATOR_SLAVE_DEV_ID_2(i))) << 32);
  1639. id |= swr_master_read(swrm,
  1640. SWRM_ENUMERATOR_SLAVE_DEV_ID_1(i));
  1641. /*
  1642. * As pm_runtime_get_sync() brings all slaves out of reset
  1643. * update logical device number for all slaves.
  1644. */
  1645. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1646. if (swr_dev->addr == (id & SWR_DEV_ID_MASK)) {
  1647. u32 status = swrm_get_device_status(swrm, i);
  1648. if ((status == 0x01) || (status == 0x02)) {
  1649. swr_dev->dev_num = i;
  1650. if ((id & SWR_DEV_ID_MASK) == dev_id) {
  1651. *dev_num = i;
  1652. ret = 0;
  1653. }
  1654. dev_dbg(swrm->dev,
  1655. "%s: devnum %d is assigned for dev addr %lx\n",
  1656. __func__, i, swr_dev->addr);
  1657. }
  1658. }
  1659. }
  1660. }
  1661. if (ret)
  1662. dev_err(swrm->dev, "%s: device 0x%llx is not ready\n",
  1663. __func__, dev_id);
  1664. pm_runtime_mark_last_busy(swrm->dev);
  1665. pm_runtime_put_autosuspend(swrm->dev);
  1666. return ret;
  1667. }
  1668. static void swrm_device_wakeup_vote(struct swr_master *mstr)
  1669. {
  1670. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
  1671. if (!swrm) {
  1672. pr_err("%s: Invalid handle to swr controller\n",
  1673. __func__);
  1674. return;
  1675. }
  1676. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  1677. dev_err(swrm->dev, "%s Failed to hold suspend\n", __func__);
  1678. return;
  1679. }
  1680. if (++swrm->hw_core_clk_en == 1)
  1681. if (swrm_request_hw_vote(swrm, LPASS_HW_CORE, true)) {
  1682. dev_err(swrm->dev, "%s:lpass core hw enable failed\n",
  1683. __func__);
  1684. --swrm->hw_core_clk_en;
  1685. }
  1686. if ( ++swrm->aud_core_clk_en == 1)
  1687. if (swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, true)) {
  1688. dev_err(swrm->dev, "%s:lpass audio hw enable failed\n",
  1689. __func__);
  1690. --swrm->aud_core_clk_en;
  1691. }
  1692. dev_dbg(swrm->dev, "%s: hw_clk_en: %d audio_core_clk_en: %d\n",
  1693. __func__, swrm->hw_core_clk_en, swrm->aud_core_clk_en);
  1694. pm_runtime_get_sync(swrm->dev);
  1695. }
  1696. static void swrm_device_wakeup_unvote(struct swr_master *mstr)
  1697. {
  1698. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
  1699. if (!swrm) {
  1700. pr_err("%s: Invalid handle to swr controller\n",
  1701. __func__);
  1702. return;
  1703. }
  1704. pm_runtime_mark_last_busy(swrm->dev);
  1705. pm_runtime_put_autosuspend(swrm->dev);
  1706. dev_dbg(swrm->dev, "%s: hw_clk_en: %d audio_core_clk_en: %d\n",
  1707. __func__, swrm->hw_core_clk_en, swrm->aud_core_clk_en);
  1708. --swrm->aud_core_clk_en;
  1709. if (swrm->aud_core_clk_en < 0)
  1710. swrm->aud_core_clk_en = 0;
  1711. else if (swrm->aud_core_clk_en == 0)
  1712. swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, false);
  1713. --swrm->hw_core_clk_en;
  1714. if (swrm->hw_core_clk_en < 0)
  1715. swrm->hw_core_clk_en = 0;
  1716. else if (swrm->hw_core_clk_en == 0)
  1717. swrm_request_hw_vote(swrm, LPASS_HW_CORE, false);
  1718. swrm_unlock_sleep(swrm);
  1719. }
  1720. static int swrm_master_init(struct swr_mstr_ctrl *swrm)
  1721. {
  1722. int ret = 0;
  1723. u32 val;
  1724. u8 row_ctrl = SWR_ROW_50;
  1725. u8 col_ctrl = SWR_MIN_COL;
  1726. u8 ssp_period = 1;
  1727. u8 retry_cmd_num = 3;
  1728. u32 reg[SWRM_MAX_INIT_REG];
  1729. u32 value[SWRM_MAX_INIT_REG];
  1730. int len = 0;
  1731. /* Clear Rows and Cols */
  1732. val = ((row_ctrl << SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT) |
  1733. (col_ctrl << SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT) |
  1734. (ssp_period << SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT));
  1735. reg[len] = SWRM_MCP_FRAME_CTRL_BANK_ADDR(0);
  1736. value[len++] = val;
  1737. /* Set Auto enumeration flag */
  1738. reg[len] = SWRM_ENUMERATOR_CFG_ADDR;
  1739. value[len++] = 1;
  1740. /* Configure No pings */
  1741. val = swr_master_read(swrm, SWRM_MCP_CFG_ADDR);
  1742. val &= ~SWRM_MCP_CFG_MAX_NUM_OF_CMD_NO_PINGS_BMSK;
  1743. val |= (0x1f << SWRM_MCP_CFG_MAX_NUM_OF_CMD_NO_PINGS_SHFT);
  1744. reg[len] = SWRM_MCP_CFG_ADDR;
  1745. value[len++] = val;
  1746. /* Configure number of retries of a read/write cmd */
  1747. val = (retry_cmd_num << SWRM_CMD_FIFO_CFG_NUM_OF_CMD_RETRY_SHFT);
  1748. reg[len] = SWRM_CMD_FIFO_CFG_ADDR;
  1749. value[len++] = val;
  1750. reg[len] = SWRM_MCP_BUS_CTRL_ADDR;
  1751. value[len++] = 0x2;
  1752. /* Set IRQ to PULSE */
  1753. reg[len] = SWRM_COMP_CFG_ADDR;
  1754. value[len++] = 0x02;
  1755. reg[len] = SWRM_COMP_CFG_ADDR;
  1756. value[len++] = 0x03;
  1757. reg[len] = SWRM_INTERRUPT_CLEAR;
  1758. value[len++] = 0xFFFFFFFF;
  1759. swrm->intr_mask = SWRM_INTERRUPT_STATUS_MASK;
  1760. /* Mask soundwire interrupts */
  1761. reg[len] = SWRM_INTERRUPT_MASK_ADDR;
  1762. value[len++] = swrm->intr_mask;
  1763. reg[len] = SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN;
  1764. value[len++] = swrm->intr_mask;
  1765. swr_master_bulk_write(swrm, reg, value, len);
  1766. /*
  1767. * For SWR master version 1.5.1, continue
  1768. * execute on command ignore.
  1769. */
  1770. if (swrm->version == SWRM_VERSION_1_5_1)
  1771. swr_master_write(swrm, SWRM_CMD_FIFO_CFG_ADDR,
  1772. (swr_master_read(swrm,
  1773. SWRM_CMD_FIFO_CFG_ADDR) | 0x80000000));
  1774. return ret;
  1775. }
  1776. static int swrm_event_notify(struct notifier_block *self,
  1777. unsigned long action, void *data)
  1778. {
  1779. struct swr_mstr_ctrl *swrm = container_of(self, struct swr_mstr_ctrl,
  1780. event_notifier);
  1781. if (!swrm || !(swrm->dev)) {
  1782. pr_err("%s: swrm or dev is NULL\n", __func__);
  1783. return -EINVAL;
  1784. }
  1785. switch (action) {
  1786. case MSM_AUD_DC_EVENT:
  1787. schedule_work(&(swrm->dc_presence_work));
  1788. break;
  1789. case SWR_WAKE_IRQ_EVENT:
  1790. if (swrm->ipc_wakeup && !swrm->ipc_wakeup_triggered) {
  1791. swrm->ipc_wakeup_triggered = true;
  1792. pm_stay_awake(swrm->dev);
  1793. schedule_work(&swrm->wakeup_work);
  1794. }
  1795. break;
  1796. default:
  1797. dev_err(swrm->dev, "%s: invalid event type: %lu\n",
  1798. __func__, action);
  1799. return -EINVAL;
  1800. }
  1801. return 0;
  1802. }
  1803. static void swrm_notify_work_fn(struct work_struct *work)
  1804. {
  1805. struct swr_mstr_ctrl *swrm = container_of(work, struct swr_mstr_ctrl,
  1806. dc_presence_work);
  1807. if (!swrm || !swrm->pdev) {
  1808. pr_err("%s: swrm or pdev is NULL\n", __func__);
  1809. return;
  1810. }
  1811. swrm_wcd_notify(swrm->pdev, SWR_DEVICE_DOWN, NULL);
  1812. }
  1813. static int swrm_probe(struct platform_device *pdev)
  1814. {
  1815. struct swr_mstr_ctrl *swrm;
  1816. struct swr_ctrl_platform_data *pdata;
  1817. u32 i, num_ports, port_num, port_type, ch_mask;
  1818. u32 *temp, map_size, map_length, ch_iter = 0, old_port_num = 0;
  1819. int ret = 0;
  1820. struct clk *lpass_core_hw_vote = NULL;
  1821. struct clk *lpass_core_audio = NULL;
  1822. /* Allocate soundwire master driver structure */
  1823. swrm = devm_kzalloc(&pdev->dev, sizeof(struct swr_mstr_ctrl),
  1824. GFP_KERNEL);
  1825. if (!swrm) {
  1826. ret = -ENOMEM;
  1827. goto err_memory_fail;
  1828. }
  1829. swrm->pdev = pdev;
  1830. swrm->dev = &pdev->dev;
  1831. platform_set_drvdata(pdev, swrm);
  1832. swr_set_ctrl_data(&swrm->master, swrm);
  1833. pdata = dev_get_platdata(&pdev->dev);
  1834. if (!pdata) {
  1835. dev_err(&pdev->dev, "%s: pdata from parent is NULL\n",
  1836. __func__);
  1837. ret = -EINVAL;
  1838. goto err_pdata_fail;
  1839. }
  1840. swrm->handle = (void *)pdata->handle;
  1841. if (!swrm->handle) {
  1842. dev_err(&pdev->dev, "%s: swrm->handle is NULL\n",
  1843. __func__);
  1844. ret = -EINVAL;
  1845. goto err_pdata_fail;
  1846. }
  1847. ret = of_property_read_u32(pdev->dev.of_node, "qcom,swr_master_id",
  1848. &swrm->master_id);
  1849. if (ret) {
  1850. dev_err(&pdev->dev, "%s: failed to get master id\n", __func__);
  1851. goto err_pdata_fail;
  1852. }
  1853. if (!(of_property_read_u32(pdev->dev.of_node,
  1854. "swrm-io-base", &swrm->swrm_base_reg)))
  1855. ret = of_property_read_u32(pdev->dev.of_node,
  1856. "swrm-io-base", &swrm->swrm_base_reg);
  1857. if (!swrm->swrm_base_reg) {
  1858. swrm->read = pdata->read;
  1859. if (!swrm->read) {
  1860. dev_err(&pdev->dev, "%s: swrm->read is NULL\n",
  1861. __func__);
  1862. ret = -EINVAL;
  1863. goto err_pdata_fail;
  1864. }
  1865. swrm->write = pdata->write;
  1866. if (!swrm->write) {
  1867. dev_err(&pdev->dev, "%s: swrm->write is NULL\n",
  1868. __func__);
  1869. ret = -EINVAL;
  1870. goto err_pdata_fail;
  1871. }
  1872. swrm->bulk_write = pdata->bulk_write;
  1873. if (!swrm->bulk_write) {
  1874. dev_err(&pdev->dev, "%s: swrm->bulk_write is NULL\n",
  1875. __func__);
  1876. ret = -EINVAL;
  1877. goto err_pdata_fail;
  1878. }
  1879. } else {
  1880. swrm->swrm_dig_base = devm_ioremap(&pdev->dev,
  1881. swrm->swrm_base_reg, SWRM_MAX_REGISTER);
  1882. }
  1883. swrm->clk = pdata->clk;
  1884. if (!swrm->clk) {
  1885. dev_err(&pdev->dev, "%s: swrm->clk is NULL\n",
  1886. __func__);
  1887. ret = -EINVAL;
  1888. goto err_pdata_fail;
  1889. }
  1890. if (of_property_read_u32(pdev->dev.of_node,
  1891. "qcom,swr-clock-stop-mode0",
  1892. &swrm->clk_stop_mode0_supp)) {
  1893. swrm->clk_stop_mode0_supp = FALSE;
  1894. }
  1895. ret = of_property_read_u32(swrm->dev->of_node, "qcom,swr-num-dev",
  1896. &swrm->num_dev);
  1897. if (ret) {
  1898. dev_dbg(&pdev->dev, "%s: Looking up %s property failed\n",
  1899. __func__, "qcom,swr-num-dev");
  1900. } else {
  1901. if (swrm->num_dev > SWR_MAX_SLAVE_DEVICES) {
  1902. dev_err(&pdev->dev, "%s: num_dev %d > max limit %d\n",
  1903. __func__, swrm->num_dev, SWR_MAX_SLAVE_DEVICES);
  1904. ret = -EINVAL;
  1905. goto err_pdata_fail;
  1906. }
  1907. }
  1908. /* Parse soundwire port mapping */
  1909. ret = of_property_read_u32(pdev->dev.of_node, "qcom,swr-num-ports",
  1910. &num_ports);
  1911. if (ret) {
  1912. dev_err(swrm->dev, "%s: Failed to get num_ports\n", __func__);
  1913. goto err_pdata_fail;
  1914. }
  1915. swrm->num_ports = num_ports;
  1916. if (!of_find_property(pdev->dev.of_node, "qcom,swr-port-mapping",
  1917. &map_size)) {
  1918. dev_err(swrm->dev, "missing port mapping\n");
  1919. goto err_pdata_fail;
  1920. }
  1921. map_length = map_size / (3 * sizeof(u32));
  1922. if (num_ports > SWR_MSTR_PORT_LEN) {
  1923. dev_err(&pdev->dev, "%s:invalid number of swr ports\n",
  1924. __func__);
  1925. ret = -EINVAL;
  1926. goto err_pdata_fail;
  1927. }
  1928. temp = devm_kzalloc(&pdev->dev, map_size, GFP_KERNEL);
  1929. if (!temp) {
  1930. ret = -ENOMEM;
  1931. goto err_pdata_fail;
  1932. }
  1933. ret = of_property_read_u32_array(pdev->dev.of_node,
  1934. "qcom,swr-port-mapping", temp, 3 * map_length);
  1935. if (ret) {
  1936. dev_err(swrm->dev, "%s: Failed to read port mapping\n",
  1937. __func__);
  1938. goto err_pdata_fail;
  1939. }
  1940. for (i = 0; i < map_length; i++) {
  1941. port_num = temp[3 * i];
  1942. port_type = temp[3 * i + 1];
  1943. ch_mask = temp[3 * i + 2];
  1944. if (port_num != old_port_num)
  1945. ch_iter = 0;
  1946. swrm->port_mapping[port_num][ch_iter].port_type = port_type;
  1947. swrm->port_mapping[port_num][ch_iter++].ch_mask = ch_mask;
  1948. old_port_num = port_num;
  1949. }
  1950. devm_kfree(&pdev->dev, temp);
  1951. swrm->reg_irq = pdata->reg_irq;
  1952. swrm->master.read = swrm_read;
  1953. swrm->master.write = swrm_write;
  1954. swrm->master.bulk_write = swrm_bulk_write;
  1955. swrm->master.get_logical_dev_num = swrm_get_logical_dev_num;
  1956. swrm->master.connect_port = swrm_connect_port;
  1957. swrm->master.disconnect_port = swrm_disconnect_port;
  1958. swrm->master.slvdev_datapath_control = swrm_slvdev_datapath_control;
  1959. swrm->master.remove_from_group = swrm_remove_from_group;
  1960. swrm->master.device_wakeup_vote = swrm_device_wakeup_vote;
  1961. swrm->master.device_wakeup_unvote = swrm_device_wakeup_unvote;
  1962. swrm->master.dev.parent = &pdev->dev;
  1963. swrm->master.dev.of_node = pdev->dev.of_node;
  1964. swrm->master.num_port = 0;
  1965. swrm->rcmd_id = 0;
  1966. swrm->wcmd_id = 0;
  1967. swrm->slave_status = 0;
  1968. swrm->num_rx_chs = 0;
  1969. swrm->clk_ref_count = 0;
  1970. swrm->swr_irq_wakeup_capable = 0;
  1971. swrm->mclk_freq = MCLK_FREQ;
  1972. swrm->dev_up = true;
  1973. swrm->state = SWR_MSTR_UP;
  1974. swrm->ipc_wakeup = false;
  1975. swrm->ipc_wakeup_triggered = false;
  1976. init_completion(&swrm->reset);
  1977. init_completion(&swrm->broadcast);
  1978. init_completion(&swrm->clk_off_complete);
  1979. mutex_init(&swrm->mlock);
  1980. mutex_init(&swrm->reslock);
  1981. mutex_init(&swrm->force_down_lock);
  1982. mutex_init(&swrm->iolock);
  1983. mutex_init(&swrm->clklock);
  1984. mutex_init(&swrm->devlock);
  1985. mutex_init(&swrm->pm_lock);
  1986. swrm->wlock_holders = 0;
  1987. swrm->pm_state = SWRM_PM_SLEEPABLE;
  1988. init_waitqueue_head(&swrm->pm_wq);
  1989. pm_qos_add_request(&swrm->pm_qos_req,
  1990. PM_QOS_CPU_DMA_LATENCY,
  1991. PM_QOS_DEFAULT_VALUE);
  1992. for (i = 0 ; i < SWR_MSTR_PORT_LEN; i++)
  1993. INIT_LIST_HEAD(&swrm->mport_cfg[i].port_req_list);
  1994. /* Register LPASS core hw vote */
  1995. lpass_core_hw_vote = devm_clk_get(&pdev->dev, "lpass_core_hw_vote");
  1996. if (IS_ERR(lpass_core_hw_vote)) {
  1997. ret = PTR_ERR(lpass_core_hw_vote);
  1998. dev_dbg(&pdev->dev, "%s: clk get %s failed %d\n",
  1999. __func__, "lpass_core_hw_vote", ret);
  2000. lpass_core_hw_vote = NULL;
  2001. ret = 0;
  2002. }
  2003. swrm->lpass_core_hw_vote = lpass_core_hw_vote;
  2004. /* Register LPASS audio core vote */
  2005. lpass_core_audio = devm_clk_get(&pdev->dev, "lpass_audio_hw_vote");
  2006. if (IS_ERR(lpass_core_audio)) {
  2007. ret = PTR_ERR(lpass_core_audio);
  2008. dev_dbg(&pdev->dev, "%s: clk get %s failed %d\n",
  2009. __func__, "lpass_core_audio", ret);
  2010. lpass_core_audio = NULL;
  2011. ret = 0;
  2012. }
  2013. swrm->lpass_core_audio = lpass_core_audio;
  2014. if (swrm->reg_irq) {
  2015. ret = swrm->reg_irq(swrm->handle, swr_mstr_interrupt, swrm,
  2016. SWR_IRQ_REGISTER);
  2017. if (ret) {
  2018. dev_err(&pdev->dev, "%s: IRQ register failed ret %d\n",
  2019. __func__, ret);
  2020. goto err_irq_fail;
  2021. }
  2022. } else {
  2023. swrm->irq = platform_get_irq_byname(pdev, "swr_master_irq");
  2024. if (swrm->irq < 0) {
  2025. dev_err(swrm->dev, "%s() error getting irq hdle: %d\n",
  2026. __func__, swrm->irq);
  2027. goto err_irq_fail;
  2028. }
  2029. ret = request_threaded_irq(swrm->irq, NULL,
  2030. swr_mstr_interrupt_v2,
  2031. IRQF_TRIGGER_RISING | IRQF_ONESHOT,
  2032. "swr_master_irq", swrm);
  2033. if (ret) {
  2034. dev_err(swrm->dev, "%s: Failed to request irq %d\n",
  2035. __func__, ret);
  2036. goto err_irq_fail;
  2037. }
  2038. }
  2039. /* Make inband tx interrupts as wakeup capable for slave irq */
  2040. ret = of_property_read_u32(pdev->dev.of_node,
  2041. "qcom,swr-mstr-irq-wakeup-capable",
  2042. &swrm->swr_irq_wakeup_capable);
  2043. if (ret)
  2044. dev_dbg(swrm->dev, "%s: swrm irq wakeup capable not defined\n",
  2045. __func__);
  2046. if (swrm->swr_irq_wakeup_capable)
  2047. irq_set_irq_wake(swrm->irq, 1);
  2048. ret = swr_register_master(&swrm->master);
  2049. if (ret) {
  2050. dev_err(&pdev->dev, "%s: error adding swr master\n", __func__);
  2051. goto err_mstr_fail;
  2052. }
  2053. /* Add devices registered with board-info as the
  2054. * controller will be up now
  2055. */
  2056. swr_master_add_boarddevices(&swrm->master);
  2057. mutex_lock(&swrm->mlock);
  2058. swrm_clk_request(swrm, true);
  2059. ret = swrm_master_init(swrm);
  2060. if (ret < 0) {
  2061. dev_err(&pdev->dev,
  2062. "%s: Error in master Initialization , err %d\n",
  2063. __func__, ret);
  2064. mutex_unlock(&swrm->mlock);
  2065. goto err_mstr_fail;
  2066. }
  2067. swrm->version = swr_master_read(swrm, SWRM_COMP_HW_VERSION);
  2068. mutex_unlock(&swrm->mlock);
  2069. INIT_WORK(&swrm->wakeup_work, swrm_wakeup_work);
  2070. if (pdev->dev.of_node)
  2071. of_register_swr_devices(&swrm->master);
  2072. dbgswrm = swrm;
  2073. debugfs_swrm_dent = debugfs_create_dir(dev_name(&pdev->dev), 0);
  2074. if (!IS_ERR(debugfs_swrm_dent)) {
  2075. debugfs_peek = debugfs_create_file("swrm_peek",
  2076. S_IFREG | 0444, debugfs_swrm_dent,
  2077. (void *) "swrm_peek", &swrm_debug_ops);
  2078. debugfs_poke = debugfs_create_file("swrm_poke",
  2079. S_IFREG | 0444, debugfs_swrm_dent,
  2080. (void *) "swrm_poke", &swrm_debug_ops);
  2081. debugfs_reg_dump = debugfs_create_file("swrm_reg_dump",
  2082. S_IFREG | 0444, debugfs_swrm_dent,
  2083. (void *) "swrm_reg_dump",
  2084. &swrm_debug_ops);
  2085. }
  2086. ret = device_init_wakeup(swrm->dev, true);
  2087. if (ret) {
  2088. dev_err(swrm->dev, "Device wakeup init failed: %d\n", ret);
  2089. goto err_irq_wakeup_fail;
  2090. }
  2091. pm_runtime_set_autosuspend_delay(&pdev->dev, auto_suspend_timer);
  2092. pm_runtime_use_autosuspend(&pdev->dev);
  2093. pm_runtime_set_active(&pdev->dev);
  2094. pm_runtime_enable(&pdev->dev);
  2095. pm_runtime_mark_last_busy(&pdev->dev);
  2096. INIT_WORK(&swrm->dc_presence_work, swrm_notify_work_fn);
  2097. swrm->event_notifier.notifier_call = swrm_event_notify;
  2098. msm_aud_evt_register_client(&swrm->event_notifier);
  2099. return 0;
  2100. err_irq_wakeup_fail:
  2101. device_init_wakeup(swrm->dev, false);
  2102. err_mstr_fail:
  2103. if (swrm->reg_irq)
  2104. swrm->reg_irq(swrm->handle, swr_mstr_interrupt,
  2105. swrm, SWR_IRQ_FREE);
  2106. else if (swrm->irq)
  2107. free_irq(swrm->irq, swrm);
  2108. err_irq_fail:
  2109. mutex_destroy(&swrm->mlock);
  2110. mutex_destroy(&swrm->reslock);
  2111. mutex_destroy(&swrm->force_down_lock);
  2112. mutex_destroy(&swrm->iolock);
  2113. mutex_destroy(&swrm->clklock);
  2114. mutex_destroy(&swrm->pm_lock);
  2115. pm_qos_remove_request(&swrm->pm_qos_req);
  2116. err_pdata_fail:
  2117. err_memory_fail:
  2118. return ret;
  2119. }
  2120. static int swrm_remove(struct platform_device *pdev)
  2121. {
  2122. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2123. if (swrm->reg_irq)
  2124. swrm->reg_irq(swrm->handle, swr_mstr_interrupt,
  2125. swrm, SWR_IRQ_FREE);
  2126. else if (swrm->irq)
  2127. free_irq(swrm->irq, swrm);
  2128. else if (swrm->wake_irq > 0)
  2129. free_irq(swrm->wake_irq, swrm);
  2130. if (swrm->swr_irq_wakeup_capable)
  2131. irq_set_irq_wake(swrm->irq, 0);
  2132. cancel_work_sync(&swrm->wakeup_work);
  2133. pm_runtime_disable(&pdev->dev);
  2134. pm_runtime_set_suspended(&pdev->dev);
  2135. swr_unregister_master(&swrm->master);
  2136. msm_aud_evt_unregister_client(&swrm->event_notifier);
  2137. device_init_wakeup(swrm->dev, false);
  2138. mutex_destroy(&swrm->mlock);
  2139. mutex_destroy(&swrm->reslock);
  2140. mutex_destroy(&swrm->iolock);
  2141. mutex_destroy(&swrm->clklock);
  2142. mutex_destroy(&swrm->force_down_lock);
  2143. mutex_destroy(&swrm->pm_lock);
  2144. pm_qos_remove_request(&swrm->pm_qos_req);
  2145. devm_kfree(&pdev->dev, swrm);
  2146. return 0;
  2147. }
  2148. static int swrm_clk_pause(struct swr_mstr_ctrl *swrm)
  2149. {
  2150. u32 val;
  2151. dev_dbg(swrm->dev, "%s: state: %d\n", __func__, swrm->state);
  2152. swr_master_write(swrm, SWRM_INTERRUPT_MASK_ADDR, 0x1FDFD);
  2153. val = swr_master_read(swrm, SWRM_MCP_CFG_ADDR);
  2154. val |= SWRM_MCP_CFG_BUS_CLK_PAUSE_BMSK;
  2155. swr_master_write(swrm, SWRM_MCP_CFG_ADDR, val);
  2156. return 0;
  2157. }
  2158. #ifdef CONFIG_PM
  2159. static int swrm_runtime_resume(struct device *dev)
  2160. {
  2161. struct platform_device *pdev = to_platform_device(dev);
  2162. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2163. int ret = 0;
  2164. bool hw_core_err = false;
  2165. bool aud_core_err = false;
  2166. struct swr_master *mstr = &swrm->master;
  2167. struct swr_device *swr_dev;
  2168. dev_dbg(dev, "%s: pm_runtime: resume, state:%d\n",
  2169. __func__, swrm->state);
  2170. mutex_lock(&swrm->reslock);
  2171. if (swrm_request_hw_vote(swrm, LPASS_HW_CORE, true)) {
  2172. dev_err(dev, "%s:lpass core hw enable failed\n",
  2173. __func__);
  2174. hw_core_err = true;
  2175. }
  2176. if (swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, true)) {
  2177. dev_err(dev, "%s:lpass audio hw enable failed\n",
  2178. __func__);
  2179. aud_core_err = true;
  2180. }
  2181. if ((swrm->state == SWR_MSTR_DOWN) ||
  2182. (swrm->state == SWR_MSTR_SSR && swrm->dev_up)) {
  2183. if (swrm->clk_stop_mode0_supp) {
  2184. if (swrm->ipc_wakeup)
  2185. msm_aud_evt_blocking_notifier_call_chain(
  2186. SWR_WAKE_IRQ_DEREGISTER, (void *)swrm);
  2187. }
  2188. if (swrm_clk_request(swrm, true))
  2189. goto exit;
  2190. if (!swrm->clk_stop_mode0_supp || swrm->state == SWR_MSTR_SSR) {
  2191. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  2192. ret = swr_device_up(swr_dev);
  2193. if (ret == -ENODEV) {
  2194. dev_dbg(dev,
  2195. "%s slave device up not implemented\n",
  2196. __func__);
  2197. ret = 0;
  2198. } else if (ret) {
  2199. dev_err(dev,
  2200. "%s: failed to wakeup swr dev %d\n",
  2201. __func__, swr_dev->dev_num);
  2202. swrm_clk_request(swrm, false);
  2203. goto exit;
  2204. }
  2205. }
  2206. swr_master_write(swrm, SWRM_COMP_SW_RESET, 0x01);
  2207. swr_master_write(swrm, SWRM_COMP_SW_RESET, 0x01);
  2208. swrm_master_init(swrm);
  2209. swrm_cmd_fifo_wr_cmd(swrm, 0x4, 0xF, 0x0,
  2210. SWRS_SCP_INT_STATUS_MASK_1);
  2211. if (swrm->state == SWR_MSTR_SSR) {
  2212. mutex_unlock(&swrm->reslock);
  2213. enable_bank_switch(swrm, 0, SWR_ROW_50, SWR_MIN_COL);
  2214. mutex_lock(&swrm->reslock);
  2215. }
  2216. } else {
  2217. /*wake up from clock stop*/
  2218. swr_master_write(swrm, SWRM_MCP_BUS_CTRL_ADDR, 0x2);
  2219. usleep_range(100, 105);
  2220. }
  2221. swrm->state = SWR_MSTR_UP;
  2222. }
  2223. exit:
  2224. if (!aud_core_err)
  2225. swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, false);
  2226. if (!hw_core_err)
  2227. swrm_request_hw_vote(swrm, LPASS_HW_CORE, false);
  2228. pm_runtime_set_autosuspend_delay(&pdev->dev, auto_suspend_timer);
  2229. mutex_unlock(&swrm->reslock);
  2230. return ret;
  2231. }
  2232. static int swrm_runtime_suspend(struct device *dev)
  2233. {
  2234. struct platform_device *pdev = to_platform_device(dev);
  2235. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2236. int ret = 0;
  2237. bool hw_core_err = false;
  2238. bool aud_core_err = false;
  2239. struct swr_master *mstr = &swrm->master;
  2240. struct swr_device *swr_dev;
  2241. int current_state = 0;
  2242. dev_dbg(dev, "%s: pm_runtime: suspend state: %d\n",
  2243. __func__, swrm->state);
  2244. mutex_lock(&swrm->reslock);
  2245. mutex_lock(&swrm->force_down_lock);
  2246. current_state = swrm->state;
  2247. mutex_unlock(&swrm->force_down_lock);
  2248. if (swrm_request_hw_vote(swrm, LPASS_HW_CORE, true)) {
  2249. dev_err(dev, "%s:lpass core hw enable failed\n",
  2250. __func__);
  2251. hw_core_err = true;
  2252. }
  2253. if (swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, true)) {
  2254. dev_err(dev, "%s:lpass audio hw enable failed\n",
  2255. __func__);
  2256. aud_core_err = true;
  2257. }
  2258. if ((current_state == SWR_MSTR_UP) ||
  2259. (current_state == SWR_MSTR_SSR)) {
  2260. if ((current_state != SWR_MSTR_SSR) &&
  2261. swrm_is_port_en(&swrm->master)) {
  2262. dev_dbg(dev, "%s ports are enabled\n", __func__);
  2263. ret = -EBUSY;
  2264. goto exit;
  2265. }
  2266. if (!swrm->clk_stop_mode0_supp || swrm->state == SWR_MSTR_SSR) {
  2267. mutex_unlock(&swrm->reslock);
  2268. enable_bank_switch(swrm, 0, SWR_ROW_50, SWR_MIN_COL);
  2269. mutex_lock(&swrm->reslock);
  2270. swrm_clk_pause(swrm);
  2271. swr_master_write(swrm, SWRM_COMP_CFG_ADDR, 0x00);
  2272. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  2273. ret = swr_device_down(swr_dev);
  2274. if (ret == -ENODEV) {
  2275. dev_dbg_ratelimited(dev,
  2276. "%s slave device down not implemented\n",
  2277. __func__);
  2278. ret = 0;
  2279. } else if (ret) {
  2280. dev_err(dev,
  2281. "%s: failed to shutdown swr dev %d\n",
  2282. __func__, swr_dev->dev_num);
  2283. goto exit;
  2284. }
  2285. }
  2286. } else {
  2287. mutex_unlock(&swrm->reslock);
  2288. /* clock stop sequence */
  2289. swrm_cmd_fifo_wr_cmd(swrm, 0x2, 0xF, 0xF,
  2290. SWRS_SCP_CONTROL);
  2291. mutex_lock(&swrm->reslock);
  2292. usleep_range(100, 105);
  2293. }
  2294. swrm_clk_request(swrm, false);
  2295. if (swrm->clk_stop_mode0_supp) {
  2296. if (swrm->wake_irq > 0) {
  2297. enable_irq(swrm->wake_irq);
  2298. } else if (swrm->ipc_wakeup) {
  2299. msm_aud_evt_blocking_notifier_call_chain(
  2300. SWR_WAKE_IRQ_REGISTER, (void *)swrm);
  2301. swrm->ipc_wakeup_triggered = false;
  2302. }
  2303. }
  2304. }
  2305. /* Retain SSR state until resume */
  2306. if (current_state != SWR_MSTR_SSR)
  2307. swrm->state = SWR_MSTR_DOWN;
  2308. exit:
  2309. if (!aud_core_err)
  2310. swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, false);
  2311. if (!hw_core_err)
  2312. swrm_request_hw_vote(swrm, LPASS_HW_CORE, false);
  2313. mutex_unlock(&swrm->reslock);
  2314. return ret;
  2315. }
  2316. #endif /* CONFIG_PM */
  2317. static int swrm_device_suspend(struct device *dev)
  2318. {
  2319. struct platform_device *pdev = to_platform_device(dev);
  2320. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2321. int ret = 0;
  2322. dev_dbg(dev, "%s: swrm state: %d\n", __func__, swrm->state);
  2323. if (!pm_runtime_enabled(dev) || !pm_runtime_suspended(dev)) {
  2324. ret = swrm_runtime_suspend(dev);
  2325. if (!ret) {
  2326. pm_runtime_disable(dev);
  2327. pm_runtime_set_suspended(dev);
  2328. pm_runtime_enable(dev);
  2329. }
  2330. }
  2331. return 0;
  2332. }
  2333. static int swrm_device_down(struct device *dev)
  2334. {
  2335. struct platform_device *pdev = to_platform_device(dev);
  2336. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2337. int ret = 0;
  2338. dev_dbg(dev, "%s: swrm state: %d\n", __func__, swrm->state);
  2339. mutex_lock(&swrm->force_down_lock);
  2340. swrm->state = SWR_MSTR_SSR;
  2341. mutex_unlock(&swrm->force_down_lock);
  2342. if (!pm_runtime_enabled(dev) || !pm_runtime_suspended(dev)) {
  2343. ret = swrm_runtime_suspend(dev);
  2344. if (!ret) {
  2345. pm_runtime_disable(dev);
  2346. pm_runtime_set_suspended(dev);
  2347. pm_runtime_enable(dev);
  2348. }
  2349. }
  2350. return 0;
  2351. }
  2352. int swrm_register_wake_irq(struct swr_mstr_ctrl *swrm)
  2353. {
  2354. int ret = 0;
  2355. int irq, dir_apps_irq;
  2356. if (!swrm->ipc_wakeup) {
  2357. irq = of_get_named_gpio(swrm->dev->of_node,
  2358. "qcom,swr-wakeup-irq", 0);
  2359. if (gpio_is_valid(irq)) {
  2360. swrm->wake_irq = gpio_to_irq(irq);
  2361. if (swrm->wake_irq < 0) {
  2362. dev_err(swrm->dev,
  2363. "Unable to configure irq\n");
  2364. return swrm->wake_irq;
  2365. }
  2366. } else {
  2367. dir_apps_irq = platform_get_irq_byname(swrm->pdev,
  2368. "swr_wake_irq");
  2369. if (dir_apps_irq < 0) {
  2370. dev_err(swrm->dev,
  2371. "TLMM connect gpio not found\n");
  2372. return -EINVAL;
  2373. }
  2374. swrm->wake_irq = dir_apps_irq;
  2375. }
  2376. ret = request_threaded_irq(swrm->wake_irq, NULL,
  2377. swrm_wakeup_interrupt,
  2378. IRQF_TRIGGER_HIGH | IRQF_ONESHOT,
  2379. "swr_wake_irq", swrm);
  2380. if (ret) {
  2381. dev_err(swrm->dev, "%s: Failed to request irq %d\n",
  2382. __func__, ret);
  2383. return -EINVAL;
  2384. }
  2385. irq_set_irq_wake(swrm->wake_irq, 1);
  2386. }
  2387. return ret;
  2388. }
  2389. static int swrm_alloc_port_mem(struct device *dev, struct swr_mstr_ctrl *swrm,
  2390. u32 uc, u32 size)
  2391. {
  2392. if (!swrm->port_param) {
  2393. swrm->port_param = devm_kzalloc(dev,
  2394. sizeof(swrm->port_param) * SWR_UC_MAX,
  2395. GFP_KERNEL);
  2396. if (!swrm->port_param)
  2397. return -ENOMEM;
  2398. }
  2399. if (!swrm->port_param[uc]) {
  2400. swrm->port_param[uc] = devm_kcalloc(dev, size,
  2401. sizeof(struct port_params),
  2402. GFP_KERNEL);
  2403. if (!swrm->port_param[uc])
  2404. return -ENOMEM;
  2405. } else {
  2406. dev_err_ratelimited(swrm->dev, "%s: called more than once\n",
  2407. __func__);
  2408. }
  2409. return 0;
  2410. }
  2411. static int swrm_copy_port_config(struct swr_mstr_ctrl *swrm,
  2412. struct swrm_port_config *port_cfg,
  2413. u32 size)
  2414. {
  2415. int idx;
  2416. struct port_params *params;
  2417. int uc = port_cfg->uc;
  2418. int ret = 0;
  2419. for (idx = 0; idx < size; idx++) {
  2420. params = &((struct port_params *)port_cfg->params)[idx];
  2421. if (!params) {
  2422. dev_err(swrm->dev, "%s: Invalid params\n", __func__);
  2423. ret = -EINVAL;
  2424. break;
  2425. }
  2426. memcpy(&swrm->port_param[uc][idx], params,
  2427. sizeof(struct port_params));
  2428. }
  2429. return ret;
  2430. }
  2431. /**
  2432. * swrm_wcd_notify - parent device can notify to soundwire master through
  2433. * this function
  2434. * @pdev: pointer to platform device structure
  2435. * @id: command id from parent to the soundwire master
  2436. * @data: data from parent device to soundwire master
  2437. */
  2438. int swrm_wcd_notify(struct platform_device *pdev, u32 id, void *data)
  2439. {
  2440. struct swr_mstr_ctrl *swrm;
  2441. int ret = 0;
  2442. struct swr_master *mstr;
  2443. struct swr_device *swr_dev;
  2444. struct swrm_port_config *port_cfg;
  2445. if (!pdev) {
  2446. pr_err("%s: pdev is NULL\n", __func__);
  2447. return -EINVAL;
  2448. }
  2449. swrm = platform_get_drvdata(pdev);
  2450. if (!swrm) {
  2451. dev_err(&pdev->dev, "%s: swrm is NULL\n", __func__);
  2452. return -EINVAL;
  2453. }
  2454. mstr = &swrm->master;
  2455. switch (id) {
  2456. case SWR_REQ_CLK_SWITCH:
  2457. /* This will put soundwire in clock stop mode and disable the
  2458. * clocks, if there is no active usecase running, so that the
  2459. * next activity on soundwire will request clock from new clock
  2460. * source.
  2461. */
  2462. mutex_lock(&swrm->mlock);
  2463. if (swrm->state == SWR_MSTR_UP)
  2464. swrm_device_suspend(&pdev->dev);
  2465. mutex_unlock(&swrm->mlock);
  2466. break;
  2467. case SWR_CLK_FREQ:
  2468. if (!data) {
  2469. dev_err(swrm->dev, "%s: data is NULL\n", __func__);
  2470. ret = -EINVAL;
  2471. } else {
  2472. mutex_lock(&swrm->mlock);
  2473. swrm->mclk_freq = *(int *)data;
  2474. mutex_unlock(&swrm->mlock);
  2475. }
  2476. break;
  2477. case SWR_DEVICE_SSR_DOWN:
  2478. mutex_lock(&swrm->devlock);
  2479. swrm->dev_up = false;
  2480. mutex_unlock(&swrm->devlock);
  2481. mutex_lock(&swrm->reslock);
  2482. swrm->state = SWR_MSTR_SSR;
  2483. mutex_unlock(&swrm->reslock);
  2484. break;
  2485. case SWR_DEVICE_SSR_UP:
  2486. /* wait for clk voting to be zero */
  2487. reinit_completion(&swrm->clk_off_complete);
  2488. if (swrm->clk_ref_count &&
  2489. !wait_for_completion_timeout(&swrm->clk_off_complete,
  2490. msecs_to_jiffies(500)))
  2491. dev_err(swrm->dev, "%s: clock voting not zero\n",
  2492. __func__);
  2493. mutex_lock(&swrm->devlock);
  2494. swrm->dev_up = true;
  2495. mutex_unlock(&swrm->devlock);
  2496. break;
  2497. case SWR_DEVICE_DOWN:
  2498. dev_dbg(swrm->dev, "%s: swr master down called\n", __func__);
  2499. mutex_lock(&swrm->mlock);
  2500. if (swrm->state == SWR_MSTR_DOWN)
  2501. dev_dbg(swrm->dev, "%s:SWR master is already Down:%d\n",
  2502. __func__, swrm->state);
  2503. else
  2504. swrm_device_down(&pdev->dev);
  2505. mutex_unlock(&swrm->mlock);
  2506. break;
  2507. case SWR_DEVICE_UP:
  2508. dev_dbg(swrm->dev, "%s: swr master up called\n", __func__);
  2509. mutex_lock(&swrm->devlock);
  2510. if (!swrm->dev_up) {
  2511. dev_dbg(swrm->dev, "SSR not complete yet\n");
  2512. mutex_unlock(&swrm->devlock);
  2513. return -EBUSY;
  2514. }
  2515. mutex_unlock(&swrm->devlock);
  2516. mutex_lock(&swrm->mlock);
  2517. pm_runtime_mark_last_busy(&pdev->dev);
  2518. pm_runtime_get_sync(&pdev->dev);
  2519. mutex_lock(&swrm->reslock);
  2520. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  2521. ret = swr_reset_device(swr_dev);
  2522. if (ret) {
  2523. dev_err(swrm->dev,
  2524. "%s: failed to reset swr device %d\n",
  2525. __func__, swr_dev->dev_num);
  2526. swrm_clk_request(swrm, false);
  2527. }
  2528. }
  2529. pm_runtime_mark_last_busy(&pdev->dev);
  2530. pm_runtime_put_autosuspend(&pdev->dev);
  2531. mutex_unlock(&swrm->reslock);
  2532. mutex_unlock(&swrm->mlock);
  2533. break;
  2534. case SWR_SET_NUM_RX_CH:
  2535. if (!data) {
  2536. dev_err(swrm->dev, "%s: data is NULL\n", __func__);
  2537. ret = -EINVAL;
  2538. } else {
  2539. mutex_lock(&swrm->mlock);
  2540. swrm->num_rx_chs = *(int *)data;
  2541. if ((swrm->num_rx_chs > 1) && !swrm->num_cfg_devs) {
  2542. list_for_each_entry(swr_dev, &mstr->devices,
  2543. dev_list) {
  2544. ret = swr_set_device_group(swr_dev,
  2545. SWR_BROADCAST);
  2546. if (ret)
  2547. dev_err(swrm->dev,
  2548. "%s: set num ch failed\n",
  2549. __func__);
  2550. }
  2551. } else {
  2552. list_for_each_entry(swr_dev, &mstr->devices,
  2553. dev_list) {
  2554. ret = swr_set_device_group(swr_dev,
  2555. SWR_GROUP_NONE);
  2556. if (ret)
  2557. dev_err(swrm->dev,
  2558. "%s: set num ch failed\n",
  2559. __func__);
  2560. }
  2561. }
  2562. mutex_unlock(&swrm->mlock);
  2563. }
  2564. break;
  2565. case SWR_REGISTER_WAKE_IRQ:
  2566. if (!data) {
  2567. dev_err(swrm->dev, "%s: reg wake irq data is NULL\n",
  2568. __func__);
  2569. ret = -EINVAL;
  2570. } else {
  2571. mutex_lock(&swrm->mlock);
  2572. swrm->ipc_wakeup = *(u32 *)data;
  2573. ret = swrm_register_wake_irq(swrm);
  2574. if (ret)
  2575. dev_err(swrm->dev, "%s: register wake_irq failed\n",
  2576. __func__);
  2577. mutex_unlock(&swrm->mlock);
  2578. }
  2579. break;
  2580. case SWR_REGISTER_WAKEUP:
  2581. msm_aud_evt_blocking_notifier_call_chain(
  2582. SWR_WAKE_IRQ_REGISTER, (void *)swrm);
  2583. break;
  2584. case SWR_DEREGISTER_WAKEUP:
  2585. msm_aud_evt_blocking_notifier_call_chain(
  2586. SWR_WAKE_IRQ_DEREGISTER, (void *)swrm);
  2587. break;
  2588. case SWR_SET_PORT_MAP:
  2589. if (!data) {
  2590. dev_err(swrm->dev, "%s: data is NULL for id=%d\n",
  2591. __func__, id);
  2592. ret = -EINVAL;
  2593. } else {
  2594. mutex_lock(&swrm->mlock);
  2595. port_cfg = (struct swrm_port_config *)data;
  2596. if (!port_cfg->size) {
  2597. ret = -EINVAL;
  2598. goto done;
  2599. }
  2600. ret = swrm_alloc_port_mem(&pdev->dev, swrm,
  2601. port_cfg->uc, port_cfg->size);
  2602. if (!ret)
  2603. swrm_copy_port_config(swrm, port_cfg,
  2604. port_cfg->size);
  2605. done:
  2606. mutex_unlock(&swrm->mlock);
  2607. }
  2608. break;
  2609. default:
  2610. dev_err(swrm->dev, "%s: swr master unknown id %d\n",
  2611. __func__, id);
  2612. break;
  2613. }
  2614. return ret;
  2615. }
  2616. EXPORT_SYMBOL(swrm_wcd_notify);
  2617. /*
  2618. * swrm_pm_cmpxchg:
  2619. * Check old state and exchange with pm new state
  2620. * if old state matches with current state
  2621. *
  2622. * @swrm: pointer to wcd core resource
  2623. * @o: pm old state
  2624. * @n: pm new state
  2625. *
  2626. * Returns old state
  2627. */
  2628. static enum swrm_pm_state swrm_pm_cmpxchg(
  2629. struct swr_mstr_ctrl *swrm,
  2630. enum swrm_pm_state o,
  2631. enum swrm_pm_state n)
  2632. {
  2633. enum swrm_pm_state old;
  2634. if (!swrm)
  2635. return o;
  2636. mutex_lock(&swrm->pm_lock);
  2637. old = swrm->pm_state;
  2638. if (old == o)
  2639. swrm->pm_state = n;
  2640. mutex_unlock(&swrm->pm_lock);
  2641. return old;
  2642. }
  2643. static bool swrm_lock_sleep(struct swr_mstr_ctrl *swrm)
  2644. {
  2645. enum swrm_pm_state os;
  2646. /*
  2647. * swrm_{lock/unlock}_sleep will be called by swr irq handler
  2648. * and slave wake up requests..
  2649. *
  2650. * If system didn't resume, we can simply return false so
  2651. * IRQ handler can return without handling IRQ.
  2652. */
  2653. mutex_lock(&swrm->pm_lock);
  2654. if (swrm->wlock_holders++ == 0) {
  2655. dev_dbg(swrm->dev, "%s: holding wake lock\n", __func__);
  2656. pm_qos_update_request(&swrm->pm_qos_req,
  2657. msm_cpuidle_get_deep_idle_latency());
  2658. pm_stay_awake(swrm->dev);
  2659. }
  2660. mutex_unlock(&swrm->pm_lock);
  2661. if (!wait_event_timeout(swrm->pm_wq,
  2662. ((os = swrm_pm_cmpxchg(swrm,
  2663. SWRM_PM_SLEEPABLE,
  2664. SWRM_PM_AWAKE)) ==
  2665. SWRM_PM_SLEEPABLE ||
  2666. (os == SWRM_PM_AWAKE)),
  2667. msecs_to_jiffies(
  2668. SWRM_SYSTEM_RESUME_TIMEOUT_MS))) {
  2669. dev_err(swrm->dev, "%s: system didn't resume within %dms, s %d, w %d\n",
  2670. __func__, SWRM_SYSTEM_RESUME_TIMEOUT_MS, swrm->pm_state,
  2671. swrm->wlock_holders);
  2672. swrm_unlock_sleep(swrm);
  2673. return false;
  2674. }
  2675. wake_up_all(&swrm->pm_wq);
  2676. return true;
  2677. }
  2678. static void swrm_unlock_sleep(struct swr_mstr_ctrl *swrm)
  2679. {
  2680. mutex_lock(&swrm->pm_lock);
  2681. if (--swrm->wlock_holders == 0) {
  2682. dev_dbg(swrm->dev, "%s: releasing wake lock pm_state %d -> %d\n",
  2683. __func__, swrm->pm_state, SWRM_PM_SLEEPABLE);
  2684. /*
  2685. * if swrm_lock_sleep failed, pm_state would be still
  2686. * swrm_PM_ASLEEP, don't overwrite
  2687. */
  2688. if (likely(swrm->pm_state == SWRM_PM_AWAKE))
  2689. swrm->pm_state = SWRM_PM_SLEEPABLE;
  2690. pm_qos_update_request(&swrm->pm_qos_req,
  2691. PM_QOS_DEFAULT_VALUE);
  2692. pm_relax(swrm->dev);
  2693. }
  2694. mutex_unlock(&swrm->pm_lock);
  2695. wake_up_all(&swrm->pm_wq);
  2696. }
  2697. #ifdef CONFIG_PM_SLEEP
  2698. static int swrm_suspend(struct device *dev)
  2699. {
  2700. int ret = -EBUSY;
  2701. struct platform_device *pdev = to_platform_device(dev);
  2702. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2703. dev_dbg(dev, "%s: system suspend, state: %d\n", __func__, swrm->state);
  2704. mutex_lock(&swrm->pm_lock);
  2705. if (swrm->pm_state == SWRM_PM_SLEEPABLE) {
  2706. dev_dbg(swrm->dev, "%s: suspending system, state %d, wlock %d\n",
  2707. __func__, swrm->pm_state,
  2708. swrm->wlock_holders);
  2709. swrm->pm_state = SWRM_PM_ASLEEP;
  2710. } else if (swrm->pm_state == SWRM_PM_AWAKE) {
  2711. /*
  2712. * unlock to wait for pm_state == SWRM_PM_SLEEPABLE
  2713. * then set to SWRM_PM_ASLEEP
  2714. */
  2715. dev_dbg(swrm->dev, "%s: waiting to suspend system, state %d, wlock %d\n",
  2716. __func__, swrm->pm_state,
  2717. swrm->wlock_holders);
  2718. mutex_unlock(&swrm->pm_lock);
  2719. if (!(wait_event_timeout(swrm->pm_wq, swrm_pm_cmpxchg(
  2720. swrm, SWRM_PM_SLEEPABLE,
  2721. SWRM_PM_ASLEEP) ==
  2722. SWRM_PM_SLEEPABLE,
  2723. msecs_to_jiffies(
  2724. SWRM_SYS_SUSPEND_WAIT)))) {
  2725. dev_dbg(swrm->dev, "%s: suspend failed state %d, wlock %d\n",
  2726. __func__, swrm->pm_state,
  2727. swrm->wlock_holders);
  2728. return -EBUSY;
  2729. } else {
  2730. dev_dbg(swrm->dev,
  2731. "%s: done, state %d, wlock %d\n",
  2732. __func__, swrm->pm_state,
  2733. swrm->wlock_holders);
  2734. }
  2735. mutex_lock(&swrm->pm_lock);
  2736. } else if (swrm->pm_state == SWRM_PM_ASLEEP) {
  2737. dev_dbg(swrm->dev, "%s: system is already suspended, state %d, wlock %d\n",
  2738. __func__, swrm->pm_state,
  2739. swrm->wlock_holders);
  2740. }
  2741. mutex_unlock(&swrm->pm_lock);
  2742. if ((!pm_runtime_enabled(dev) || !pm_runtime_suspended(dev))) {
  2743. ret = swrm_runtime_suspend(dev);
  2744. if (!ret) {
  2745. /*
  2746. * Synchronize runtime-pm and system-pm states:
  2747. * At this point, we are already suspended. If
  2748. * runtime-pm still thinks its active, then
  2749. * make sure its status is in sync with HW
  2750. * status. The three below calls let the
  2751. * runtime-pm know that we are suspended
  2752. * already without re-invoking the suspend
  2753. * callback
  2754. */
  2755. pm_runtime_disable(dev);
  2756. pm_runtime_set_suspended(dev);
  2757. pm_runtime_enable(dev);
  2758. }
  2759. }
  2760. if (ret == -EBUSY) {
  2761. /*
  2762. * There is a possibility that some audio stream is active
  2763. * during suspend. We dont want to return suspend failure in
  2764. * that case so that display and relevant components can still
  2765. * go to suspend.
  2766. * If there is some other error, then it should be passed-on
  2767. * to system level suspend
  2768. */
  2769. ret = 0;
  2770. }
  2771. return ret;
  2772. }
  2773. static int swrm_resume(struct device *dev)
  2774. {
  2775. int ret = 0;
  2776. struct platform_device *pdev = to_platform_device(dev);
  2777. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2778. dev_dbg(dev, "%s: system resume, state: %d\n", __func__, swrm->state);
  2779. if (!pm_runtime_enabled(dev) || !pm_runtime_suspend(dev)) {
  2780. ret = swrm_runtime_resume(dev);
  2781. if (!ret) {
  2782. pm_runtime_mark_last_busy(dev);
  2783. pm_request_autosuspend(dev);
  2784. }
  2785. }
  2786. mutex_lock(&swrm->pm_lock);
  2787. if (swrm->pm_state == SWRM_PM_ASLEEP) {
  2788. dev_dbg(swrm->dev,
  2789. "%s: resuming system, state %d, wlock %d\n",
  2790. __func__, swrm->pm_state,
  2791. swrm->wlock_holders);
  2792. swrm->pm_state = SWRM_PM_SLEEPABLE;
  2793. } else {
  2794. dev_dbg(swrm->dev, "%s: system is already awake, state %d wlock %d\n",
  2795. __func__, swrm->pm_state,
  2796. swrm->wlock_holders);
  2797. }
  2798. mutex_unlock(&swrm->pm_lock);
  2799. wake_up_all(&swrm->pm_wq);
  2800. return ret;
  2801. }
  2802. #endif /* CONFIG_PM_SLEEP */
  2803. static const struct dev_pm_ops swrm_dev_pm_ops = {
  2804. SET_SYSTEM_SLEEP_PM_OPS(
  2805. swrm_suspend,
  2806. swrm_resume
  2807. )
  2808. SET_RUNTIME_PM_OPS(
  2809. swrm_runtime_suspend,
  2810. swrm_runtime_resume,
  2811. NULL
  2812. )
  2813. };
  2814. static const struct of_device_id swrm_dt_match[] = {
  2815. {
  2816. .compatible = "qcom,swr-mstr",
  2817. },
  2818. {}
  2819. };
  2820. static struct platform_driver swr_mstr_driver = {
  2821. .probe = swrm_probe,
  2822. .remove = swrm_remove,
  2823. .driver = {
  2824. .name = SWR_WCD_NAME,
  2825. .owner = THIS_MODULE,
  2826. .pm = &swrm_dev_pm_ops,
  2827. .of_match_table = swrm_dt_match,
  2828. .suppress_bind_attrs = true,
  2829. },
  2830. };
  2831. static int __init swrm_init(void)
  2832. {
  2833. return platform_driver_register(&swr_mstr_driver);
  2834. }
  2835. module_init(swrm_init);
  2836. static void __exit swrm_exit(void)
  2837. {
  2838. platform_driver_unregister(&swr_mstr_driver);
  2839. }
  2840. module_exit(swrm_exit);
  2841. MODULE_LICENSE("GPL v2");
  2842. MODULE_DESCRIPTION("SoundWire Master Controller");
  2843. MODULE_ALIAS("platform:swr-mstr");