sde_encoder.c 181 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549
  1. /*
  2. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <linux/kthread.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/input.h>
  23. #include <linux/seq_file.h>
  24. #include <linux/sde_rsc.h>
  25. #include "msm_drv.h"
  26. #include "sde_kms.h"
  27. #include <drm/drm_crtc.h>
  28. #include <drm/drm_probe_helper.h>
  29. #include <drm/drm_edid.h>
  30. #include "sde_hwio.h"
  31. #include "sde_hw_catalog.h"
  32. #include "sde_hw_intf.h"
  33. #include "sde_hw_ctl.h"
  34. #include "sde_formats.h"
  35. #include "sde_encoder.h"
  36. #include "sde_encoder_phys.h"
  37. #include "sde_hw_dsc.h"
  38. #include "sde_hw_vdc.h"
  39. #include "sde_crtc.h"
  40. #include "sde_trace.h"
  41. #include "sde_core_irq.h"
  42. #include "sde_hw_top.h"
  43. #include "sde_hw_qdss.h"
  44. #include "sde_encoder_dce.h"
  45. #include "sde_vm.h"
  46. #include "sde_fence.h"
  47. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  48. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  49. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  50. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  51. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  52. (p) ? (p)->parent->base.id : -1, \
  53. (p) ? (p)->intf_idx - INTF_0 : -1, \
  54. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  55. ##__VA_ARGS__)
  56. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  57. (p) ? (p)->parent->base.id : -1, \
  58. (p) ? (p)->intf_idx - INTF_0 : -1, \
  59. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  60. ##__VA_ARGS__)
  61. #define SEC_TO_MILLI_SEC 1000
  62. #define MISR_BUFF_SIZE 256
  63. #define IDLE_SHORT_TIMEOUT 1
  64. #define EVT_TIME_OUT_SPLIT 2
  65. /* worst case poll time for delay_kickoff to be cleared */
  66. #define DELAY_KICKOFF_POLL_TIMEOUT_US 100000
  67. /* Maximum number of VSYNC wait attempts for RSC state transition */
  68. #define MAX_RSC_WAIT 5
  69. #define IS_ROI_UPDATED(a, b) (a.x1 != b.x1 || a.x2 != b.x2 || \
  70. a.y1 != b.y1 || a.y2 != b.y2)
  71. /**
  72. * enum sde_enc_rc_events - events for resource control state machine
  73. * @SDE_ENC_RC_EVENT_KICKOFF:
  74. * This event happens at NORMAL priority.
  75. * Event that signals the start of the transfer. When this event is
  76. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  77. * Regardless of the previous state, the resource should be in ON state
  78. * at the end of this event. At the end of this event, a delayed work is
  79. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  80. * ktime.
  81. * @SDE_ENC_RC_EVENT_PRE_STOP:
  82. * This event happens at NORMAL priority.
  83. * This event, when received during the ON state, set RSC to IDLE, and
  84. * and leave the RC STATE in the PRE_OFF state.
  85. * It should be followed by the STOP event as part of encoder disable.
  86. * If received during IDLE or OFF states, it will do nothing.
  87. * @SDE_ENC_RC_EVENT_STOP:
  88. * This event happens at NORMAL priority.
  89. * When this event is received, disable all the MDP/DSI core clocks, and
  90. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  91. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  92. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  93. * Resource state should be in OFF at the end of the event.
  94. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  95. * This event happens at NORMAL priority from a work item.
  96. * Event signals that there is a seamless mode switch is in prgoress. A
  97. * client needs to leave clocks ON to reduce the mode switch latency.
  98. * @SDE_ENC_RC_EVENT_POST_MODESET:
  99. * This event happens at NORMAL priority from a work item.
  100. * Event signals that seamless mode switch is complete and resources are
  101. * acquired. Clients wants to update the rsc with new vtotal and update
  102. * pm_qos vote.
  103. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  104. * This event happens at NORMAL priority from a work item.
  105. * Event signals that there were no frame updates for
  106. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  107. * and request RSC with IDLE state and change the resource state to IDLE.
  108. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  109. * This event is triggered from the input event thread when touch event is
  110. * received from the input device. On receiving this event,
  111. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  112. clocks and enable RSC.
  113. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  114. * off work since a new commit is imminent.
  115. */
  116. enum sde_enc_rc_events {
  117. SDE_ENC_RC_EVENT_KICKOFF = 1,
  118. SDE_ENC_RC_EVENT_PRE_STOP,
  119. SDE_ENC_RC_EVENT_STOP,
  120. SDE_ENC_RC_EVENT_PRE_MODESET,
  121. SDE_ENC_RC_EVENT_POST_MODESET,
  122. SDE_ENC_RC_EVENT_ENTER_IDLE,
  123. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  124. };
  125. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  126. {
  127. struct sde_encoder_virt *sde_enc;
  128. int i;
  129. sde_enc = to_sde_encoder_virt(drm_enc);
  130. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  131. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  132. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable &&
  133. phys->split_role != ENC_ROLE_SLAVE) {
  134. if (enable)
  135. SDE_EVT32(DRMID(drm_enc), enable);
  136. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  137. }
  138. }
  139. }
  140. u32 sde_encoder_get_programmed_fetch_time(struct drm_encoder *drm_enc)
  141. {
  142. struct sde_encoder_virt *sde_enc;
  143. struct sde_encoder_phys *phys;
  144. bool is_vid;
  145. sde_enc = to_sde_encoder_virt(drm_enc);
  146. if (!sde_enc || !sde_enc->phys_encs[0]) {
  147. SDE_ERROR("invalid params\n");
  148. return U32_MAX;
  149. }
  150. phys = sde_enc->phys_encs[0];
  151. is_vid = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE);
  152. return is_vid ? phys->pf_time_in_us : 0;
  153. }
  154. ktime_t sde_encoder_calc_last_vsync_timestamp(struct drm_encoder *drm_enc)
  155. {
  156. struct sde_encoder_virt *sde_enc;
  157. struct sde_encoder_phys *cur_master;
  158. u64 vsync_counter, qtmr_counter, hw_diff, hw_diff_ns, frametime_ns;
  159. ktime_t tvblank, cur_time;
  160. struct intf_status intf_status = {0};
  161. unsigned long features;
  162. u32 fps;
  163. bool is_cmd, is_vid;
  164. sde_enc = to_sde_encoder_virt(drm_enc);
  165. cur_master = sde_enc->cur_master;
  166. fps = sde_encoder_get_fps(drm_enc);
  167. is_cmd = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  168. is_vid = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE);
  169. if (!cur_master || !cur_master->hw_intf || !fps
  170. || !cur_master->hw_intf->ops.get_vsync_timestamp || (!is_cmd && !is_vid))
  171. return 0;
  172. features = cur_master->hw_intf->cap->features;
  173. /*
  174. * if MDP VSYNC HW timestamp is not supported and if programmable fetch is enabled,
  175. * avoid calculation and rely on ktime_get, as the HW vsync timestamp will be updated
  176. * at panel vsync and not at MDP VSYNC
  177. */
  178. if (!test_bit(SDE_INTF_MDP_VSYNC_TS, &features) && cur_master->hw_intf->ops.get_status) {
  179. cur_master->hw_intf->ops.get_status(cur_master->hw_intf, &intf_status);
  180. if (intf_status.is_prog_fetch_en)
  181. return 0;
  182. }
  183. vsync_counter = cur_master->hw_intf->ops.get_vsync_timestamp(cur_master->hw_intf, is_vid);
  184. qtmr_counter = arch_timer_read_counter();
  185. cur_time = ktime_get_ns();
  186. /* check for counter rollover between the two timestamps [56 bits] */
  187. if (qtmr_counter < vsync_counter) {
  188. hw_diff = (0xffffffffffffff - vsync_counter) + qtmr_counter;
  189. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  190. qtmr_counter >> 32, qtmr_counter, hw_diff,
  191. fps, SDE_EVTLOG_FUNC_CASE1);
  192. } else {
  193. hw_diff = qtmr_counter - vsync_counter;
  194. }
  195. hw_diff_ns = DIV_ROUND_UP(hw_diff * 1000 * 10, 192); /* 19.2 MHz clock */
  196. frametime_ns = DIV_ROUND_UP(1000000000, fps);
  197. /* avoid setting timestamp, if diff is more than one vsync */
  198. if (ktime_compare(hw_diff_ns, frametime_ns) > 0) {
  199. tvblank = 0;
  200. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  201. qtmr_counter >> 32, qtmr_counter, ktime_to_us(hw_diff_ns),
  202. fps, SDE_EVTLOG_ERROR);
  203. } else {
  204. tvblank = ktime_sub_ns(cur_time, hw_diff_ns);
  205. }
  206. SDE_DEBUG_ENC(sde_enc,
  207. "vsync:%llu, qtmr:%llu, diff_ns:%llu, ts:%llu, cur_ts:%llu, fps:%d\n",
  208. vsync_counter, qtmr_counter, ktime_to_us(hw_diff_ns),
  209. ktime_to_us(tvblank), ktime_to_us(cur_time), fps);
  210. SDE_EVT32_VERBOSE(DRMID(drm_enc), hw_diff >> 32, hw_diff, ktime_to_us(hw_diff_ns),
  211. ktime_to_us(tvblank), ktime_to_us(cur_time), fps, SDE_EVTLOG_FUNC_CASE2);
  212. return tvblank;
  213. }
  214. static void _sde_encoder_control_fal10_veto(struct drm_encoder *drm_enc, bool veto)
  215. {
  216. bool clone_mode;
  217. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  218. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  219. if (!sde_kms || !sde_kms->hw_uidle || !sde_kms->hw_uidle->ops.uidle_fal10_override)
  220. return;
  221. if (test_bit(SDE_UIDLE_WB_FAL_STATUS, &sde_kms->catalog->uidle_cfg.features))
  222. return;
  223. /*
  224. * clone mode is the only scenario where we want to enable software override
  225. * of fal10 veto.
  226. */
  227. clone_mode = sde_encoder_in_clone_mode(drm_enc);
  228. SDE_EVT32(DRMID(drm_enc), clone_mode, veto);
  229. if (clone_mode && veto) {
  230. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  231. sde_enc->fal10_veto_override = true;
  232. } else if (sde_enc->fal10_veto_override && !veto) {
  233. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  234. sde_enc->fal10_veto_override = false;
  235. }
  236. }
  237. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  238. {
  239. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  240. struct msm_drm_private *priv;
  241. struct sde_kms *sde_kms;
  242. struct device *cpu_dev;
  243. struct cpumask *cpu_mask = NULL;
  244. int cpu = 0;
  245. u32 cpu_dma_latency;
  246. priv = drm_enc->dev->dev_private;
  247. sde_kms = to_sde_kms(priv->kms);
  248. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  249. return;
  250. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  251. cpumask_clear(&sde_enc->valid_cpu_mask);
  252. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  253. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  254. if (!cpu_mask &&
  255. sde_encoder_check_curr_mode(drm_enc,
  256. MSM_DISPLAY_CMD_MODE))
  257. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  258. if (!cpu_mask)
  259. return;
  260. for_each_cpu(cpu, cpu_mask) {
  261. cpu_dev = get_cpu_device(cpu);
  262. if (!cpu_dev) {
  263. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  264. cpu);
  265. return;
  266. }
  267. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  268. dev_pm_qos_add_request(cpu_dev,
  269. &sde_enc->pm_qos_cpu_req[cpu],
  270. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  271. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  272. }
  273. }
  274. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  275. {
  276. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  277. struct device *cpu_dev;
  278. int cpu = 0;
  279. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  280. cpu_dev = get_cpu_device(cpu);
  281. if (!cpu_dev) {
  282. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  283. cpu);
  284. continue;
  285. }
  286. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  287. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  288. }
  289. cpumask_clear(&sde_enc->valid_cpu_mask);
  290. }
  291. static bool _sde_encoder_is_autorefresh_enabled(
  292. struct sde_encoder_virt *sde_enc)
  293. {
  294. struct drm_connector *drm_conn;
  295. if (!sde_enc->cur_master ||
  296. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  297. return false;
  298. drm_conn = sde_enc->cur_master->connector;
  299. if (!drm_conn || !drm_conn->state)
  300. return false;
  301. return sde_connector_get_property(drm_conn->state,
  302. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  303. }
  304. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  305. struct sde_hw_qdss *hw_qdss,
  306. struct sde_encoder_phys *phys, bool enable)
  307. {
  308. if (sde_enc->qdss_status == enable)
  309. return;
  310. sde_enc->qdss_status = enable;
  311. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  312. sde_enc->qdss_status);
  313. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  314. }
  315. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  316. s64 timeout_ms, struct sde_encoder_wait_info *info)
  317. {
  318. int rc = 0;
  319. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  320. ktime_t cur_ktime;
  321. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  322. u32 curr_atomic_cnt = atomic_read(info->atomic_cnt);
  323. do {
  324. rc = wait_event_timeout(*(info->wq),
  325. atomic_read(info->atomic_cnt) == info->count_check,
  326. wait_time_jiffies);
  327. cur_ktime = ktime_get();
  328. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  329. timeout_ms, atomic_read(info->atomic_cnt),
  330. info->count_check);
  331. /* Make an early exit if the condition is already satisfied */
  332. if ((atomic_read(info->atomic_cnt) < info->count_check) &&
  333. (info->count_check < curr_atomic_cnt)) {
  334. rc = true;
  335. break;
  336. }
  337. /* If we timed out, counter is valid and time is less, wait again */
  338. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  339. (rc == 0) &&
  340. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  341. return rc;
  342. }
  343. int sde_encoder_helper_hw_fence_extended_wait(struct sde_encoder_phys *phys_enc,
  344. struct sde_hw_ctl *ctl, struct sde_encoder_wait_info *wait_info, int wait_type)
  345. {
  346. int ret = -ETIMEDOUT;
  347. s64 standard_kickoff_timeout_ms = wait_info->timeout_ms;
  348. int timeout_iters = EXTENDED_KICKOFF_TIMEOUT_ITERS;
  349. wait_info->timeout_ms = EXTENDED_KICKOFF_TIMEOUT_MS;
  350. while (ret == -ETIMEDOUT && timeout_iters--) {
  351. ret = sde_encoder_helper_wait_for_irq(phys_enc, wait_type, wait_info);
  352. if (ret == -ETIMEDOUT) {
  353. /* if dma_fence is not signaled, keep waiting */
  354. if (!sde_crtc_is_fence_signaled(phys_enc->parent->crtc))
  355. continue;
  356. /* timed-out waiting and no sw-override support for hw-fences */
  357. if (!ctl || !ctl->ops.hw_fence_trigger_sw_override) {
  358. SDE_ERROR("invalid argument(s)\n");
  359. break;
  360. }
  361. /*
  362. * In case the sw and hw fences were triggered at the same time,
  363. * wait the standard kickoff time one more time. Only override if
  364. * we timeout again.
  365. */
  366. wait_info->timeout_ms = standard_kickoff_timeout_ms;
  367. ret = sde_encoder_helper_wait_for_irq(phys_enc, wait_type, wait_info);
  368. if (ret == -ETIMEDOUT) {
  369. sde_encoder_helper_hw_fence_sw_override(phys_enc, ctl);
  370. /*
  371. * wait the original timeout time again if we
  372. * did sw override due to fence being signaled
  373. */
  374. ret = sde_encoder_helper_wait_for_irq(phys_enc, wait_type,
  375. wait_info);
  376. }
  377. break;
  378. }
  379. }
  380. /* reset the timeout value */
  381. wait_info->timeout_ms = standard_kickoff_timeout_ms;
  382. return ret;
  383. }
  384. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  385. {
  386. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  387. return sde_enc &&
  388. (sde_enc->disp_info.display_type ==
  389. SDE_CONNECTOR_PRIMARY);
  390. }
  391. bool sde_encoder_is_built_in_display(struct drm_encoder *drm_enc)
  392. {
  393. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  394. return sde_enc &&
  395. (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY ||
  396. sde_enc->disp_info.display_type == SDE_CONNECTOR_SECONDARY);
  397. }
  398. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  399. {
  400. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  401. return sde_enc &&
  402. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  403. }
  404. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  405. {
  406. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  407. return sde_enc && sde_enc->cur_master &&
  408. sde_enc->cur_master->cont_splash_enabled;
  409. }
  410. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  411. enum sde_intr_idx intr_idx)
  412. {
  413. SDE_EVT32(DRMID(phys_enc->parent),
  414. phys_enc->intf_idx - INTF_0,
  415. phys_enc->hw_pp->idx - PINGPONG_0,
  416. intr_idx);
  417. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  418. if (phys_enc->parent_ops.handle_frame_done)
  419. phys_enc->parent_ops.handle_frame_done(
  420. phys_enc->parent, phys_enc,
  421. SDE_ENCODER_FRAME_EVENT_ERROR);
  422. }
  423. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  424. enum sde_intr_idx intr_idx,
  425. struct sde_encoder_wait_info *wait_info)
  426. {
  427. struct sde_encoder_irq *irq;
  428. u32 irq_status;
  429. int ret, i;
  430. if (!phys_enc || !phys_enc->hw_pp || !wait_info || intr_idx >= INTR_IDX_MAX) {
  431. SDE_ERROR("invalid params\n");
  432. return -EINVAL;
  433. }
  434. irq = &phys_enc->irq[intr_idx];
  435. /* note: do master / slave checking outside */
  436. /* return EWOULDBLOCK since we know the wait isn't necessary */
  437. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  438. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  439. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  440. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  441. return -EWOULDBLOCK;
  442. }
  443. if (irq->irq_idx < 0) {
  444. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  445. irq->name, irq->hw_idx);
  446. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  447. irq->irq_idx);
  448. return 0;
  449. }
  450. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  451. atomic_read(wait_info->atomic_cnt));
  452. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  453. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  454. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  455. /*
  456. * Some module X may disable interrupt for longer duration
  457. * and it may trigger all interrupts including timer interrupt
  458. * when module X again enable the interrupt.
  459. * That may cause interrupt wait timeout API in this API.
  460. * It is handled by split the wait timer in two halves.
  461. */
  462. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  463. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  464. irq->hw_idx,
  465. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  466. wait_info);
  467. if (ret)
  468. break;
  469. }
  470. if (ret <= 0) {
  471. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  472. irq->irq_idx, true);
  473. if (irq_status) {
  474. unsigned long flags;
  475. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  476. irq->hw_idx, irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  477. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_CASE1);
  478. SDE_DEBUG_PHYS(phys_enc, "done but irq %d not triggered\n", irq->irq_idx);
  479. local_irq_save(flags);
  480. irq->cb.func(phys_enc, irq->irq_idx);
  481. local_irq_restore(flags);
  482. ret = 0;
  483. } else {
  484. ret = -ETIMEDOUT;
  485. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  486. irq->hw_idx, irq->irq_idx,
  487. phys_enc->hw_pp->idx - PINGPONG_0,
  488. atomic_read(wait_info->atomic_cnt), irq_status,
  489. SDE_EVTLOG_ERROR);
  490. }
  491. } else {
  492. ret = 0;
  493. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  494. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  495. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_CASE2);
  496. }
  497. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  498. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  499. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  500. return ret;
  501. }
  502. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  503. enum sde_intr_idx intr_idx)
  504. {
  505. struct sde_encoder_irq *irq;
  506. int ret = 0;
  507. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  508. SDE_ERROR("invalid params\n");
  509. return -EINVAL;
  510. }
  511. irq = &phys_enc->irq[intr_idx];
  512. if (irq->irq_idx >= 0) {
  513. SDE_DEBUG_PHYS(phys_enc,
  514. "skipping already registered irq %s type %d\n",
  515. irq->name, irq->intr_type);
  516. return 0;
  517. }
  518. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  519. irq->intr_type, irq->hw_idx);
  520. if (irq->irq_idx < 0) {
  521. SDE_ERROR_PHYS(phys_enc,
  522. "failed to lookup IRQ index for %s type:%d\n",
  523. irq->name, irq->intr_type);
  524. return -EINVAL;
  525. }
  526. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  527. &irq->cb);
  528. if (ret) {
  529. SDE_ERROR_PHYS(phys_enc,
  530. "failed to register IRQ callback for %s\n",
  531. irq->name);
  532. irq->irq_idx = -EINVAL;
  533. return ret;
  534. }
  535. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  536. if (ret) {
  537. SDE_ERROR_PHYS(phys_enc,
  538. "enable IRQ for intr:%s failed, irq_idx %d\n",
  539. irq->name, irq->irq_idx);
  540. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  541. irq->irq_idx, &irq->cb);
  542. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  543. irq->irq_idx, SDE_EVTLOG_ERROR);
  544. irq->irq_idx = -EINVAL;
  545. return ret;
  546. }
  547. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  548. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  549. irq->name, irq->irq_idx);
  550. return ret;
  551. }
  552. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  553. enum sde_intr_idx intr_idx)
  554. {
  555. struct sde_encoder_irq *irq;
  556. int ret;
  557. if (!phys_enc) {
  558. SDE_ERROR("invalid encoder\n");
  559. return -EINVAL;
  560. }
  561. irq = &phys_enc->irq[intr_idx];
  562. /* silently skip irqs that weren't registered */
  563. if (irq->irq_idx < 0) {
  564. SDE_ERROR(
  565. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  566. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  567. irq->irq_idx);
  568. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  569. irq->irq_idx, SDE_EVTLOG_ERROR);
  570. return 0;
  571. }
  572. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  573. if (ret)
  574. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  575. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  576. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  577. &irq->cb);
  578. if (ret)
  579. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  580. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  581. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  582. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  583. irq->irq_idx = -EINVAL;
  584. return 0;
  585. }
  586. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  587. struct sde_encoder_hw_resources *hw_res,
  588. struct drm_connector_state *conn_state)
  589. {
  590. struct sde_encoder_virt *sde_enc = NULL;
  591. int ret, i = 0;
  592. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  593. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  594. -EINVAL, !drm_enc, !hw_res, !conn_state,
  595. hw_res ? !hw_res->comp_info : 0);
  596. return;
  597. }
  598. sde_enc = to_sde_encoder_virt(drm_enc);
  599. SDE_DEBUG_ENC(sde_enc, "\n");
  600. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  601. hw_res->display_type = sde_enc->disp_info.display_type;
  602. /* Query resources used by phys encs, expected to be without overlap */
  603. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  604. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  605. if (phys && phys->ops.get_hw_resources)
  606. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  607. }
  608. /*
  609. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  610. * called from atomic_check phase. Use the below API to get mode
  611. * information of the temporary conn_state passed
  612. */
  613. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  614. if (ret)
  615. SDE_ERROR("failed to get topology ret %d\n", ret);
  616. ret = sde_connector_state_get_compression_info(conn_state,
  617. hw_res->comp_info);
  618. if (ret)
  619. SDE_ERROR("failed to get compression info ret %d\n", ret);
  620. }
  621. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  622. {
  623. struct sde_encoder_virt *sde_enc = NULL;
  624. int i = 0;
  625. unsigned int num_encs;
  626. if (!drm_enc) {
  627. SDE_ERROR("invalid encoder\n");
  628. return;
  629. }
  630. sde_enc = to_sde_encoder_virt(drm_enc);
  631. SDE_DEBUG_ENC(sde_enc, "\n");
  632. num_encs = sde_enc->num_phys_encs;
  633. mutex_lock(&sde_enc->enc_lock);
  634. sde_rsc_client_destroy(sde_enc->rsc_client);
  635. for (i = 0; i < num_encs; i++) {
  636. struct sde_encoder_phys *phys;
  637. phys = sde_enc->phys_vid_encs[i];
  638. if (phys && phys->ops.destroy) {
  639. phys->ops.destroy(phys);
  640. --sde_enc->num_phys_encs;
  641. sde_enc->phys_vid_encs[i] = NULL;
  642. }
  643. phys = sde_enc->phys_cmd_encs[i];
  644. if (phys && phys->ops.destroy) {
  645. phys->ops.destroy(phys);
  646. --sde_enc->num_phys_encs;
  647. sde_enc->phys_cmd_encs[i] = NULL;
  648. }
  649. phys = sde_enc->phys_encs[i];
  650. if (phys && phys->ops.destroy) {
  651. phys->ops.destroy(phys);
  652. --sde_enc->num_phys_encs;
  653. sde_enc->phys_encs[i] = NULL;
  654. }
  655. }
  656. if (sde_enc->num_phys_encs)
  657. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  658. sde_enc->num_phys_encs);
  659. sde_enc->num_phys_encs = 0;
  660. mutex_unlock(&sde_enc->enc_lock);
  661. drm_encoder_cleanup(drm_enc);
  662. mutex_destroy(&sde_enc->enc_lock);
  663. kfree(sde_enc->input_handler);
  664. sde_enc->input_handler = NULL;
  665. kfree(sde_enc);
  666. }
  667. void sde_encoder_helper_update_intf_cfg(
  668. struct sde_encoder_phys *phys_enc)
  669. {
  670. struct sde_encoder_virt *sde_enc;
  671. struct sde_hw_intf_cfg_v1 *intf_cfg;
  672. enum sde_3d_blend_mode mode_3d;
  673. if (!phys_enc || !phys_enc->hw_pp) {
  674. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  675. return;
  676. }
  677. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  678. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  679. SDE_DEBUG_ENC(sde_enc,
  680. "intf_cfg updated for %d at idx %d\n",
  681. phys_enc->intf_idx,
  682. intf_cfg->intf_count);
  683. /* setup interface configuration */
  684. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  685. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  686. return;
  687. }
  688. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  689. if (phys_enc == sde_enc->cur_master) {
  690. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  691. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  692. else
  693. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  694. }
  695. /* configure this interface as master for split display */
  696. if (phys_enc->split_role == ENC_ROLE_MASTER)
  697. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  698. /* setup which pp blk will connect to this intf */
  699. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  700. phys_enc->hw_intf->ops.bind_pingpong_blk(
  701. phys_enc->hw_intf,
  702. true,
  703. phys_enc->hw_pp->idx);
  704. /*setup merge_3d configuration */
  705. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  706. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  707. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  708. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  709. phys_enc->hw_pp->merge_3d->idx;
  710. if (phys_enc->hw_pp->ops.setup_3d_mode)
  711. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  712. mode_3d);
  713. }
  714. void sde_encoder_helper_split_config(
  715. struct sde_encoder_phys *phys_enc,
  716. enum sde_intf interface)
  717. {
  718. struct sde_encoder_virt *sde_enc;
  719. struct split_pipe_cfg *cfg;
  720. struct sde_hw_mdp *hw_mdptop;
  721. enum sde_rm_topology_name topology;
  722. struct msm_display_info *disp_info;
  723. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  724. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  725. return;
  726. }
  727. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  728. hw_mdptop = phys_enc->hw_mdptop;
  729. disp_info = &sde_enc->disp_info;
  730. cfg = &phys_enc->hw_intf->cfg;
  731. memset(cfg, 0, sizeof(*cfg));
  732. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  733. return;
  734. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  735. cfg->split_link_en = true;
  736. /**
  737. * disable split modes since encoder will be operating in as the only
  738. * encoder, either for the entire use case in the case of, for example,
  739. * single DSI, or for this frame in the case of left/right only partial
  740. * update.
  741. */
  742. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  743. if (hw_mdptop->ops.setup_split_pipe)
  744. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  745. if (hw_mdptop->ops.setup_pp_split)
  746. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  747. return;
  748. }
  749. cfg->en = true;
  750. cfg->mode = phys_enc->intf_mode;
  751. cfg->intf = interface;
  752. if (cfg->en && phys_enc->ops.needs_single_flush &&
  753. phys_enc->ops.needs_single_flush(phys_enc))
  754. cfg->split_flush_en = true;
  755. topology = sde_connector_get_topology_name(phys_enc->connector);
  756. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  757. cfg->pp_split_slave = cfg->intf;
  758. else
  759. cfg->pp_split_slave = INTF_MAX;
  760. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  761. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  762. if (hw_mdptop->ops.setup_split_pipe)
  763. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  764. } else if (sde_enc->hw_pp[0]) {
  765. /*
  766. * slave encoder
  767. * - determine split index from master index,
  768. * assume master is first pp
  769. */
  770. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  771. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  772. cfg->pp_split_index);
  773. if (hw_mdptop->ops.setup_pp_split)
  774. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  775. }
  776. }
  777. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  778. {
  779. struct sde_encoder_virt *sde_enc;
  780. int i = 0;
  781. if (!drm_enc)
  782. return false;
  783. sde_enc = to_sde_encoder_virt(drm_enc);
  784. if (!sde_enc)
  785. return false;
  786. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  787. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  788. if (phys && phys->in_clone_mode)
  789. return true;
  790. }
  791. return false;
  792. }
  793. bool sde_encoder_is_cwb_disabling(struct drm_encoder *drm_enc,
  794. struct drm_crtc *crtc)
  795. {
  796. struct sde_encoder_virt *sde_enc;
  797. int i;
  798. if (!drm_enc)
  799. return false;
  800. sde_enc = to_sde_encoder_virt(drm_enc);
  801. if (sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL)
  802. return false;
  803. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  804. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  805. if (sde_encoder_phys_is_cwb_disabling(phys, crtc))
  806. return true;
  807. }
  808. return false;
  809. }
  810. void sde_encoder_set_clone_mode(struct drm_encoder *drm_enc,
  811. struct drm_crtc_state *crtc_state)
  812. {
  813. struct sde_encoder_virt *sde_enc;
  814. struct sde_crtc_state *sde_crtc_state;
  815. int i = 0;
  816. if (!drm_enc || !crtc_state) {
  817. SDE_DEBUG("invalid params\n");
  818. return;
  819. }
  820. sde_enc = to_sde_encoder_virt(drm_enc);
  821. sde_crtc_state = to_sde_crtc_state(crtc_state);
  822. if ((sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL) ||
  823. (!(sde_crtc_state->cwb_enc_mask & drm_encoder_mask(drm_enc))))
  824. return;
  825. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  826. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  827. if (phys) {
  828. phys->in_clone_mode = true;
  829. SDE_DEBUG("enc:%d phys state:%d\n", DRMID(drm_enc), phys->enable_state);
  830. }
  831. }
  832. sde_crtc_state->cached_cwb_enc_mask = sde_crtc_state->cwb_enc_mask;
  833. sde_crtc_state->cwb_enc_mask = 0;
  834. }
  835. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  836. struct drm_crtc_state *crtc_state,
  837. struct drm_connector_state *conn_state)
  838. {
  839. const struct drm_display_mode *mode;
  840. struct drm_display_mode *adj_mode;
  841. int i = 0;
  842. int ret = 0;
  843. mode = &crtc_state->mode;
  844. adj_mode = &crtc_state->adjusted_mode;
  845. /* perform atomic check on the first physical encoder (master) */
  846. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  847. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  848. if (phys && phys->ops.atomic_check)
  849. ret = phys->ops.atomic_check(phys, crtc_state,
  850. conn_state);
  851. else if (phys && phys->ops.mode_fixup)
  852. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  853. ret = -EINVAL;
  854. if (ret) {
  855. SDE_ERROR_ENC(sde_enc,
  856. "mode unsupported, phys idx %d\n", i);
  857. break;
  858. }
  859. }
  860. return ret;
  861. }
  862. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  863. struct drm_crtc_state *crtc_state, struct drm_connector_state *conn_state,
  864. struct sde_connector_state *sde_conn_state, struct sde_crtc_state *sde_crtc_state)
  865. {
  866. struct drm_display_mode *mode = &crtc_state->adjusted_mode;
  867. int ret = 0;
  868. if (crtc_state->mode_changed || crtc_state->active_changed) {
  869. struct sde_rect mode_roi, roi;
  870. u32 width, height;
  871. sde_crtc_get_resolution(crtc_state->crtc, crtc_state, mode, &width, &height);
  872. mode_roi.x = 0;
  873. mode_roi.y = 0;
  874. mode_roi.w = width;
  875. mode_roi.h = height;
  876. if (sde_conn_state->rois.num_rects) {
  877. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &roi);
  878. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  879. SDE_ERROR_ENC(sde_enc,
  880. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  881. roi.x, roi.y, roi.w, roi.h);
  882. ret = -EINVAL;
  883. }
  884. }
  885. if (sde_crtc_state->user_roi_list.num_rects) {
  886. sde_kms_rect_merge_rectangles(&sde_crtc_state->user_roi_list, &roi);
  887. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  888. SDE_ERROR_ENC(sde_enc,
  889. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  890. roi.x, roi.y, roi.w, roi.h);
  891. ret = -EINVAL;
  892. }
  893. }
  894. }
  895. return ret;
  896. }
  897. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  898. struct drm_crtc_state *crtc_state,
  899. struct drm_connector_state *conn_state,
  900. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  901. struct sde_connector *sde_conn,
  902. struct sde_connector_state *sde_conn_state)
  903. {
  904. int ret = 0;
  905. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  906. struct msm_sub_mode sub_mode;
  907. if (sde_conn && msm_atomic_needs_modeset(crtc_state, conn_state)) {
  908. struct msm_display_topology *topology = NULL;
  909. sub_mode.dsc_mode = sde_connector_get_property(conn_state,
  910. CONNECTOR_PROP_DSC_MODE);
  911. ret = sde_connector_get_mode_info(&sde_conn->base,
  912. adj_mode, &sub_mode, &sde_conn_state->mode_info);
  913. if (ret) {
  914. SDE_ERROR_ENC(sde_enc,
  915. "failed to get mode info, rc = %d\n", ret);
  916. return ret;
  917. }
  918. if (sde_conn_state->mode_info.comp_info.comp_type &&
  919. sde_conn_state->mode_info.comp_info.comp_ratio >=
  920. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  921. SDE_ERROR_ENC(sde_enc,
  922. "invalid compression ratio: %d\n",
  923. sde_conn_state->mode_info.comp_info.comp_ratio);
  924. ret = -EINVAL;
  925. return ret;
  926. }
  927. /* Reserve dynamic resources, indicating atomic_check phase */
  928. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  929. conn_state, true);
  930. if (ret) {
  931. if (ret != -EAGAIN)
  932. SDE_ERROR_ENC(sde_enc,
  933. "RM failed to reserve resources, rc = %d\n", ret);
  934. return ret;
  935. }
  936. /**
  937. * Update connector state with the topology selected for the
  938. * resource set validated. Reset the topology if we are
  939. * de-activating crtc.
  940. */
  941. if (crtc_state->active) {
  942. topology = &sde_conn_state->mode_info.topology;
  943. ret = sde_rm_update_topology(&sde_kms->rm,
  944. conn_state, topology);
  945. if (ret) {
  946. SDE_ERROR_ENC(sde_enc,
  947. "RM failed to update topology, rc: %d\n", ret);
  948. return ret;
  949. }
  950. }
  951. ret = sde_connector_set_blob_data(conn_state->connector,
  952. conn_state,
  953. CONNECTOR_PROP_SDE_INFO);
  954. if (ret) {
  955. SDE_ERROR_ENC(sde_enc,
  956. "connector failed to update info, rc: %d\n",
  957. ret);
  958. return ret;
  959. }
  960. }
  961. return ret;
  962. }
  963. bool sde_encoder_is_line_insertion_supported(struct drm_encoder *drm_enc)
  964. {
  965. struct sde_connector *sde_conn = NULL;
  966. struct sde_kms *sde_kms = NULL;
  967. struct drm_connector *conn = NULL;
  968. if (!drm_enc) {
  969. SDE_ERROR("invalid drm encoder\n");
  970. return false;
  971. }
  972. sde_kms = sde_encoder_get_kms(drm_enc);
  973. if (!sde_kms)
  974. return false;
  975. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  976. if (!conn || !conn->state)
  977. return false;
  978. sde_conn = to_sde_connector(conn);
  979. if (!sde_conn)
  980. return false;
  981. return sde_connector_is_line_insertion_supported(sde_conn);
  982. }
  983. static void _sde_encoder_get_qsync_fps_callback(struct drm_encoder *drm_enc,
  984. u32 *qsync_fps, struct drm_connector_state *conn_state)
  985. {
  986. struct sde_encoder_virt *sde_enc;
  987. int rc = 0;
  988. struct sde_connector *sde_conn;
  989. if (!qsync_fps)
  990. return;
  991. *qsync_fps = 0;
  992. if (!drm_enc) {
  993. SDE_ERROR("invalid drm encoder\n");
  994. return;
  995. }
  996. sde_enc = to_sde_encoder_virt(drm_enc);
  997. if (!sde_enc->cur_master) {
  998. SDE_ERROR("invalid qsync settings %d\n", !sde_enc->cur_master);
  999. return;
  1000. }
  1001. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1002. if (sde_conn->ops.get_qsync_min_fps)
  1003. rc = sde_conn->ops.get_qsync_min_fps(conn_state);
  1004. if (rc < 0) {
  1005. SDE_ERROR("invalid qsync min fps %d\n", rc);
  1006. return;
  1007. }
  1008. *qsync_fps = rc;
  1009. }
  1010. static int _sde_encoder_avr_step_check(struct sde_connector *sde_conn,
  1011. struct sde_connector_state *sde_conn_state)
  1012. {
  1013. u32 nom_fps = drm_mode_vrefresh(sde_conn_state->msm_mode.base);
  1014. u32 min_fps, step_fps = 0;
  1015. u32 vtotal = sde_conn_state->msm_mode.base->vtotal;
  1016. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  1017. CONNECTOR_PROP_QSYNC_MODE);
  1018. u32 avr_step_state = sde_connector_get_property(&sde_conn_state->base,
  1019. CONNECTOR_PROP_AVR_STEP_STATE);
  1020. if ((avr_step_state == AVR_STEP_NONE) || !sde_conn->ops.get_avr_step_fps)
  1021. return 0;
  1022. if (!qsync_mode && avr_step_state) {
  1023. SDE_ERROR("invalid config: avr-step enabled without qsync\n");
  1024. return -EINVAL;
  1025. }
  1026. step_fps = sde_conn->ops.get_avr_step_fps(&sde_conn_state->base);
  1027. _sde_encoder_get_qsync_fps_callback(sde_conn_state->base.best_encoder, &min_fps,
  1028. &sde_conn_state->base);
  1029. if (!min_fps || !nom_fps || step_fps % nom_fps || step_fps % min_fps
  1030. || step_fps < nom_fps || (vtotal * nom_fps) % step_fps) {
  1031. SDE_ERROR("invalid avr_step rate! nom:%u min:%u step:%u vtotal:%u\n", nom_fps,
  1032. min_fps, step_fps, vtotal);
  1033. return -EINVAL;
  1034. }
  1035. return 0;
  1036. }
  1037. static int _sde_encoder_atomic_check_qsync(struct sde_connector *sde_conn,
  1038. struct sde_connector_state *sde_conn_state)
  1039. {
  1040. int rc = 0;
  1041. bool qsync_dirty, has_modeset, ept;
  1042. struct drm_connector_state *conn_state = &sde_conn_state->base;
  1043. u32 qsync_mode;
  1044. has_modeset = sde_crtc_atomic_check_has_modeset(conn_state->state, conn_state->crtc);
  1045. qsync_dirty = msm_property_is_dirty(&sde_conn->property_info,
  1046. &sde_conn_state->property_state, CONNECTOR_PROP_QSYNC_MODE);
  1047. ept = msm_property_is_dirty(&sde_conn->property_info,
  1048. &sde_conn_state->property_state, CONNECTOR_PROP_EPT);
  1049. if (has_modeset && (qsync_dirty || ept) &&
  1050. (msm_is_mode_seamless_poms(&sde_conn_state->msm_mode) ||
  1051. msm_is_mode_seamless_dyn_clk(&sde_conn_state->msm_mode))) {
  1052. SDE_ERROR("invalid qsync update during modeset priv flag:%x\n",
  1053. sde_conn_state->msm_mode.private_flags);
  1054. return -EINVAL;
  1055. }
  1056. qsync_mode = sde_connector_get_property(conn_state, CONNECTOR_PROP_QSYNC_MODE);
  1057. if (qsync_dirty || (qsync_mode && has_modeset))
  1058. rc = _sde_encoder_avr_step_check(sde_conn, sde_conn_state);
  1059. return rc;
  1060. }
  1061. static int sde_encoder_virt_atomic_check(
  1062. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  1063. struct drm_connector_state *conn_state)
  1064. {
  1065. struct sde_encoder_virt *sde_enc;
  1066. struct sde_kms *sde_kms;
  1067. const struct drm_display_mode *mode;
  1068. struct drm_display_mode *adj_mode;
  1069. struct sde_connector *sde_conn = NULL;
  1070. struct sde_connector_state *sde_conn_state = NULL;
  1071. struct sde_crtc_state *sde_crtc_state = NULL;
  1072. enum sde_rm_topology_name old_top;
  1073. enum sde_rm_topology_name top_name;
  1074. struct msm_display_info *disp_info;
  1075. int ret = 0;
  1076. if (!drm_enc || !crtc_state || !conn_state) {
  1077. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  1078. !drm_enc, !crtc_state, !conn_state);
  1079. return -EINVAL;
  1080. }
  1081. sde_enc = to_sde_encoder_virt(drm_enc);
  1082. disp_info = &sde_enc->disp_info;
  1083. SDE_DEBUG_ENC(sde_enc, "\n");
  1084. sde_kms = sde_encoder_get_kms(drm_enc);
  1085. if (!sde_kms)
  1086. return -EINVAL;
  1087. mode = &crtc_state->mode;
  1088. adj_mode = &crtc_state->adjusted_mode;
  1089. sde_conn = to_sde_connector(conn_state->connector);
  1090. sde_conn_state = to_sde_connector_state(conn_state);
  1091. sde_crtc_state = to_sde_crtc_state(crtc_state);
  1092. ret = sde_connector_set_msm_mode(conn_state, adj_mode);
  1093. if (ret)
  1094. return ret;
  1095. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  1096. crtc_state->active_changed, crtc_state->connectors_changed);
  1097. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  1098. conn_state);
  1099. if (ret)
  1100. return ret;
  1101. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  1102. conn_state, sde_conn_state, sde_crtc_state);
  1103. if (ret)
  1104. return ret;
  1105. /**
  1106. * record topology in previous atomic state to be able to handle
  1107. * topology transitions correctly.
  1108. */
  1109. old_top = sde_connector_get_property(conn_state,
  1110. CONNECTOR_PROP_TOPOLOGY_NAME);
  1111. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  1112. if (ret)
  1113. return ret;
  1114. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  1115. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  1116. if (ret)
  1117. return ret;
  1118. top_name = sde_connector_get_property(conn_state,
  1119. CONNECTOR_PROP_TOPOLOGY_NAME);
  1120. if ((disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK) && crtc_state->active) {
  1121. if ((top_name != SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) &&
  1122. (top_name != SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)) {
  1123. SDE_ERROR_ENC(sde_enc, "Splitlink check failed, top_name:%d",
  1124. top_name);
  1125. return -EINVAL;
  1126. }
  1127. }
  1128. ret = sde_connector_roi_v1_check_roi(conn_state);
  1129. if (ret) {
  1130. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  1131. ret);
  1132. return ret;
  1133. }
  1134. drm_mode_set_crtcinfo(adj_mode, 0);
  1135. ret = _sde_encoder_atomic_check_qsync(sde_conn, sde_conn_state);
  1136. SDE_EVT32(DRMID(drm_enc), adj_mode->flags,
  1137. sde_conn_state->msm_mode.private_flags,
  1138. old_top, drm_mode_vrefresh(adj_mode), adj_mode->hdisplay,
  1139. adj_mode->vdisplay, adj_mode->htotal, adj_mode->vtotal, ret);
  1140. return ret;
  1141. }
  1142. static void _sde_encoder_get_connector_roi(
  1143. struct sde_encoder_virt *sde_enc,
  1144. struct sde_rect *merged_conn_roi)
  1145. {
  1146. struct drm_connector *drm_conn;
  1147. struct sde_connector_state *c_state;
  1148. if (!sde_enc || !merged_conn_roi)
  1149. return;
  1150. drm_conn = sde_enc->phys_encs[0]->connector;
  1151. if (!drm_conn || !drm_conn->state)
  1152. return;
  1153. c_state = to_sde_connector_state(drm_conn->state);
  1154. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1155. }
  1156. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1157. {
  1158. struct sde_encoder_virt *sde_enc;
  1159. struct drm_connector *drm_conn;
  1160. struct drm_display_mode *adj_mode;
  1161. struct sde_rect roi;
  1162. if (!drm_enc) {
  1163. SDE_ERROR("invalid encoder parameter\n");
  1164. return -EINVAL;
  1165. }
  1166. sde_enc = to_sde_encoder_virt(drm_enc);
  1167. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1168. SDE_ERROR("invalid crtc parameter\n");
  1169. return -EINVAL;
  1170. }
  1171. if (!sde_enc->cur_master) {
  1172. SDE_ERROR("invalid cur_master parameter\n");
  1173. return -EINVAL;
  1174. }
  1175. adj_mode = &sde_enc->cur_master->cached_mode;
  1176. drm_conn = sde_enc->cur_master->connector;
  1177. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1178. if (sde_kms_rect_is_null(&roi)) {
  1179. roi.w = adj_mode->hdisplay;
  1180. roi.h = adj_mode->vdisplay;
  1181. }
  1182. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1183. sizeof(sde_enc->prv_conn_roi));
  1184. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1185. return 0;
  1186. }
  1187. static void _sde_encoder_update_ppb_size(struct drm_encoder *drm_enc)
  1188. {
  1189. struct sde_kms *sde_kms;
  1190. struct sde_hw_mdp *hw_mdp;
  1191. struct drm_display_mode *mode;
  1192. struct sde_encoder_virt *sde_enc;
  1193. u32 pixels_per_pp, num_lm_or_pp, latency_lines;
  1194. int i;
  1195. if (!drm_enc) {
  1196. SDE_ERROR("invalid encoder parameter\n");
  1197. return;
  1198. }
  1199. sde_enc = to_sde_encoder_virt(drm_enc);
  1200. if (!sde_enc->cur_master || !sde_enc->cur_master->connector) {
  1201. SDE_ERROR_ENC(sde_enc, "invalid master or conn\n");
  1202. return;
  1203. }
  1204. /* program only for realtime displays */
  1205. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_VIRTUAL)
  1206. return;
  1207. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1208. if (!sde_kms) {
  1209. SDE_ERROR_ENC(sde_enc, "invalid sde_kms\n");
  1210. return;
  1211. }
  1212. /* check if hw support is available, early return if not available */
  1213. if (sde_kms->catalog->ppb_sz_program == SDE_PPB_SIZE_THRU_NONE)
  1214. return;
  1215. hw_mdp = sde_kms->hw_mdp;
  1216. if (!hw_mdp) {
  1217. SDE_ERROR_ENC(sde_enc, "invalid mdp top\n");
  1218. return;
  1219. }
  1220. mode = &drm_enc->crtc->state->adjusted_mode;
  1221. num_lm_or_pp = sde_enc->cur_channel_cnt;
  1222. latency_lines = sde_kms->catalog->ppb_buf_max_lines;
  1223. for (i = 0; i < num_lm_or_pp; i++) {
  1224. struct sde_hw_pingpong *hw_pp = sde_enc->hw_pp[i];
  1225. if (!hw_pp) {
  1226. SDE_ERROR_ENC(sde_enc, "invalid hw_pp i:%d pp_cnt:%d\n", i, num_lm_or_pp);
  1227. return;
  1228. }
  1229. if (hw_pp->ops.set_ppb_fifo_size) {
  1230. pixels_per_pp = mult_frac(mode->hdisplay, latency_lines, num_lm_or_pp);
  1231. hw_pp->ops.set_ppb_fifo_size(hw_pp, pixels_per_pp);
  1232. SDE_EVT32(DRMID(drm_enc), i, hw_pp->idx, mode->hdisplay, pixels_per_pp,
  1233. sde_kms->catalog->ppb_sz_program, SDE_EVTLOG_FUNC_CASE1);
  1234. SDE_DEBUG_ENC(sde_enc, "hw-pp i:%d pp_cnt:%d pixels_per_pp:%d\n",
  1235. i, num_lm_or_pp, pixels_per_pp);
  1236. } else if (hw_mdp->ops.set_ppb_fifo_size) {
  1237. struct sde_connector *sde_conn =
  1238. to_sde_connector(sde_enc->cur_master->connector);
  1239. if (!sde_conn || !sde_conn->max_mode_width) {
  1240. SDE_DEBUG_ENC(sde_enc, "failed to get max horizantal resolution\n");
  1241. return;
  1242. }
  1243. pixels_per_pp = mult_frac(sde_conn->max_mode_width,
  1244. latency_lines, num_lm_or_pp);
  1245. hw_mdp->ops.set_ppb_fifo_size(hw_mdp, hw_pp->idx, pixels_per_pp);
  1246. SDE_EVT32(DRMID(drm_enc), i, hw_pp->idx, sde_conn->max_mode_width,
  1247. pixels_per_pp, sde_kms->catalog->ppb_sz_program,
  1248. SDE_EVTLOG_FUNC_CASE2);
  1249. SDE_DEBUG_ENC(sde_enc, "hw-pp i:%d pp_cnt:%d pixels_per_pp:%d\n",
  1250. i, num_lm_or_pp, pixels_per_pp);
  1251. } else {
  1252. SDE_ERROR_ENC(sde_enc, "invalid - ppb fifo size support is partial\n");
  1253. }
  1254. }
  1255. }
  1256. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc, u32 vsync_source)
  1257. {
  1258. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1259. struct sde_kms *sde_kms;
  1260. struct sde_hw_mdp *hw_mdptop;
  1261. struct sde_encoder_virt *sde_enc;
  1262. int i;
  1263. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1264. if (!sde_enc) {
  1265. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1266. return;
  1267. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1268. SDE_ERROR("invalid num phys enc %d/%d\n",
  1269. sde_enc->num_phys_encs,
  1270. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1271. return;
  1272. }
  1273. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1274. if (!sde_kms) {
  1275. SDE_ERROR("invalid sde_kms\n");
  1276. return;
  1277. }
  1278. hw_mdptop = sde_kms->hw_mdp;
  1279. if (!hw_mdptop) {
  1280. SDE_ERROR("invalid mdptop\n");
  1281. return;
  1282. }
  1283. if (hw_mdptop->ops.setup_vsync_source) {
  1284. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1285. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1286. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1287. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1288. vsync_cfg.vsync_source = vsync_source;
  1289. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1290. }
  1291. }
  1292. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1293. struct msm_display_info *disp_info)
  1294. {
  1295. struct sde_encoder_phys *phys;
  1296. struct sde_connector *sde_conn;
  1297. int i;
  1298. u32 vsync_source;
  1299. if (!sde_enc || !disp_info) {
  1300. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1301. sde_enc != NULL, disp_info != NULL);
  1302. return;
  1303. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1304. SDE_ERROR("invalid num phys enc %d/%d\n",
  1305. sde_enc->num_phys_encs,
  1306. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1307. return;
  1308. }
  1309. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1310. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1311. if (disp_info->is_te_using_watchdog_timer || sde_conn->panel_dead)
  1312. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 + sde_enc->te_source;
  1313. else
  1314. vsync_source = sde_enc->te_source;
  1315. SDE_EVT32(DRMID(&sde_enc->base), vsync_source,
  1316. disp_info->is_te_using_watchdog_timer);
  1317. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1318. phys = sde_enc->phys_encs[i];
  1319. if (phys && phys->ops.setup_vsync_source)
  1320. phys->ops.setup_vsync_source(phys, vsync_source, disp_info);
  1321. }
  1322. }
  1323. }
  1324. static void sde_encoder_control_te(struct sde_encoder_virt *sde_enc, bool enable)
  1325. {
  1326. struct sde_encoder_phys *phys;
  1327. int i;
  1328. if (!sde_enc) {
  1329. SDE_ERROR("invalid sde encoder\n");
  1330. return;
  1331. }
  1332. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1333. phys = sde_enc->phys_encs[i];
  1334. if (phys && phys->ops.control_te)
  1335. phys->ops.control_te(phys, enable);
  1336. }
  1337. }
  1338. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  1339. bool watchdog_te)
  1340. {
  1341. struct sde_encoder_virt *sde_enc;
  1342. struct msm_display_info disp_info;
  1343. if (!drm_enc) {
  1344. pr_err("invalid drm encoder\n");
  1345. return -EINVAL;
  1346. }
  1347. sde_enc = to_sde_encoder_virt(drm_enc);
  1348. sde_encoder_control_te(sde_enc, false);
  1349. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1350. disp_info.is_te_using_watchdog_timer = watchdog_te;
  1351. _sde_encoder_update_vsync_source(sde_enc, &disp_info);
  1352. sde_encoder_control_te(sde_enc, true);
  1353. return 0;
  1354. }
  1355. static int _sde_encoder_rsc_client_update_vsync_wait(
  1356. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1357. int wait_vblank_crtc_id)
  1358. {
  1359. int wait_refcount = 0, ret = 0;
  1360. int pipe = -1;
  1361. int wait_count = 0;
  1362. struct drm_crtc *primary_crtc;
  1363. struct drm_crtc *crtc;
  1364. crtc = sde_enc->crtc;
  1365. if (wait_vblank_crtc_id)
  1366. wait_refcount =
  1367. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1368. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1369. SDE_EVTLOG_FUNC_ENTRY);
  1370. if (crtc->base.id != wait_vblank_crtc_id) {
  1371. primary_crtc = drm_crtc_find(drm_enc->dev,
  1372. NULL, wait_vblank_crtc_id);
  1373. if (!primary_crtc) {
  1374. SDE_ERROR_ENC(sde_enc,
  1375. "failed to find primary crtc id %d\n",
  1376. wait_vblank_crtc_id);
  1377. return -EINVAL;
  1378. }
  1379. pipe = drm_crtc_index(primary_crtc);
  1380. }
  1381. /**
  1382. * note: VBLANK is expected to be enabled at this point in
  1383. * resource control state machine if on primary CRTC
  1384. */
  1385. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1386. if (sde_rsc_client_is_state_update_complete(
  1387. sde_enc->rsc_client))
  1388. break;
  1389. if (crtc->base.id == wait_vblank_crtc_id)
  1390. ret = sde_encoder_wait_for_event(drm_enc,
  1391. MSM_ENC_VBLANK);
  1392. else
  1393. drm_wait_one_vblank(drm_enc->dev, pipe);
  1394. if (ret) {
  1395. SDE_ERROR_ENC(sde_enc,
  1396. "wait for vblank failed ret:%d\n", ret);
  1397. /**
  1398. * rsc hardware may hang without vsync. avoid rsc hang
  1399. * by generating the vsync from watchdog timer.
  1400. */
  1401. if (crtc->base.id == wait_vblank_crtc_id)
  1402. sde_encoder_helper_switch_vsync(drm_enc, true);
  1403. }
  1404. }
  1405. if (wait_count >= MAX_RSC_WAIT)
  1406. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1407. SDE_EVTLOG_ERROR);
  1408. if (wait_refcount)
  1409. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1410. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1411. SDE_EVTLOG_FUNC_EXIT);
  1412. return ret;
  1413. }
  1414. static int _sde_encoder_rsc_state_trigger(struct drm_encoder *drm_enc, enum sde_rsc_state rsc_state)
  1415. {
  1416. struct sde_encoder_virt *sde_enc;
  1417. struct msm_display_info *disp_info;
  1418. struct sde_rsc_cmd_config *rsc_config;
  1419. struct drm_crtc *crtc;
  1420. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1421. int ret;
  1422. /**
  1423. * Already checked drm_enc, sde_enc is valid in function
  1424. * _sde_encoder_update_rsc_client() which pass the parameters
  1425. * to this function.
  1426. */
  1427. sde_enc = to_sde_encoder_virt(drm_enc);
  1428. crtc = sde_enc->crtc;
  1429. disp_info = &sde_enc->disp_info;
  1430. rsc_config = &sde_enc->rsc_config;
  1431. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1432. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1433. /* update it only once */
  1434. sde_enc->rsc_state_init = true;
  1435. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1436. rsc_state, rsc_config, crtc->base.id,
  1437. &wait_vblank_crtc_id);
  1438. } else {
  1439. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1440. rsc_state, NULL, crtc->base.id,
  1441. &wait_vblank_crtc_id);
  1442. }
  1443. /**
  1444. * if RSC performed a state change that requires a VBLANK wait, it will
  1445. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1446. *
  1447. * if we are the primary display, we will need to enable and wait
  1448. * locally since we hold the commit thread
  1449. *
  1450. * if we are an external display, we must send a signal to the primary
  1451. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1452. * by the primary panel's VBLANK signals
  1453. */
  1454. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1455. if (ret) {
  1456. SDE_ERROR_ENC(sde_enc, "sde rsc client update failed ret:%d\n", ret);
  1457. } else if (wait_vblank_crtc_id != SDE_RSC_INVALID_CRTC_ID) {
  1458. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1459. sde_enc, wait_vblank_crtc_id);
  1460. }
  1461. return ret;
  1462. }
  1463. static int _sde_encoder_update_rsc_client(
  1464. struct drm_encoder *drm_enc, bool enable)
  1465. {
  1466. struct sde_encoder_virt *sde_enc;
  1467. struct drm_crtc *crtc;
  1468. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1469. struct sde_rsc_cmd_config *rsc_config;
  1470. int ret;
  1471. struct msm_display_info *disp_info;
  1472. struct msm_mode_info *mode_info;
  1473. u32 qsync_mode = 0, v_front_porch;
  1474. struct drm_display_mode *mode;
  1475. bool is_vid_mode;
  1476. struct drm_encoder *enc;
  1477. if (!drm_enc || !drm_enc->dev) {
  1478. SDE_ERROR("invalid encoder arguments\n");
  1479. return -EINVAL;
  1480. }
  1481. sde_enc = to_sde_encoder_virt(drm_enc);
  1482. mode_info = &sde_enc->mode_info;
  1483. crtc = sde_enc->crtc;
  1484. if (!sde_enc->crtc) {
  1485. SDE_ERROR("invalid crtc parameter\n");
  1486. return -EINVAL;
  1487. }
  1488. disp_info = &sde_enc->disp_info;
  1489. rsc_config = &sde_enc->rsc_config;
  1490. if (!sde_enc->rsc_client) {
  1491. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1492. return 0;
  1493. }
  1494. /**
  1495. * only primary command mode panel without Qsync can request CMD state.
  1496. * all other panels/displays can request for VID state including
  1497. * secondary command mode panel.
  1498. * Clone mode encoder can request CLK STATE only.
  1499. */
  1500. if (sde_enc->cur_master) {
  1501. qsync_mode = sde_connector_get_qsync_mode(
  1502. sde_enc->cur_master->connector);
  1503. sde_enc->autorefresh_solver_disable =
  1504. _sde_encoder_is_autorefresh_enabled(sde_enc) ? true : false;
  1505. }
  1506. /* left primary encoder keep vote */
  1507. if (sde_encoder_in_clone_mode(drm_enc)) {
  1508. SDE_EVT32(rsc_state, SDE_EVTLOG_FUNC_CASE1);
  1509. return 0;
  1510. }
  1511. if ((disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1512. (disp_info->display_type && qsync_mode) ||
  1513. sde_enc->autorefresh_solver_disable || mode_info->disable_rsc_solver)
  1514. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1515. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1516. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1517. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1518. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1519. drm_for_each_encoder(enc, drm_enc->dev) {
  1520. if (enc->base.id != drm_enc->base.id &&
  1521. sde_encoder_in_cont_splash(enc))
  1522. rsc_state = SDE_RSC_CLK_STATE;
  1523. }
  1524. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1525. MSM_DISPLAY_VIDEO_MODE);
  1526. mode = &sde_enc->crtc->state->mode;
  1527. v_front_porch = mode->vsync_start - mode->vdisplay;
  1528. /* compare specific items and reconfigure the rsc */
  1529. if ((rsc_config->fps != mode_info->frame_rate) ||
  1530. (rsc_config->vtotal != mode_info->vtotal) ||
  1531. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1532. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1533. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1534. rsc_config->fps = mode_info->frame_rate;
  1535. rsc_config->vtotal = mode_info->vtotal;
  1536. rsc_config->prefill_lines = mode_info->prefill_lines;
  1537. rsc_config->jitter_numer = mode_info->jitter_numer;
  1538. rsc_config->jitter_denom = mode_info->jitter_denom;
  1539. sde_enc->rsc_state_init = false;
  1540. }
  1541. SDE_EVT32(DRMID(drm_enc), rsc_state, qsync_mode,
  1542. rsc_config->fps, sde_enc->rsc_state_init);
  1543. ret = _sde_encoder_rsc_state_trigger(drm_enc, rsc_state);
  1544. return ret;
  1545. }
  1546. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1547. {
  1548. struct sde_encoder_virt *sde_enc;
  1549. int i;
  1550. if (!drm_enc) {
  1551. SDE_ERROR("invalid encoder\n");
  1552. return;
  1553. }
  1554. sde_enc = to_sde_encoder_virt(drm_enc);
  1555. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1556. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1557. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1558. if (phys && phys->ops.irq_control)
  1559. phys->ops.irq_control(phys, enable);
  1560. if (phys && phys->ops.dynamic_irq_control)
  1561. phys->ops.dynamic_irq_control(phys, enable);
  1562. }
  1563. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1564. }
  1565. /* keep track of the userspace vblank during modeset */
  1566. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1567. u32 sw_event)
  1568. {
  1569. struct sde_encoder_virt *sde_enc;
  1570. bool enable;
  1571. int i;
  1572. if (!drm_enc) {
  1573. SDE_ERROR("invalid encoder\n");
  1574. return;
  1575. }
  1576. sde_enc = to_sde_encoder_virt(drm_enc);
  1577. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1578. sw_event, sde_enc->vblank_enabled);
  1579. /* nothing to do if vblank not enabled by userspace */
  1580. if (!sde_enc->vblank_enabled)
  1581. return;
  1582. /* disable vblank on pre_modeset */
  1583. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1584. enable = false;
  1585. /* enable vblank on post_modeset */
  1586. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1587. enable = true;
  1588. else
  1589. return;
  1590. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1591. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1592. if (phys && phys->ops.control_vblank_irq)
  1593. phys->ops.control_vblank_irq(phys, enable);
  1594. }
  1595. }
  1596. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1597. {
  1598. struct sde_encoder_virt *sde_enc;
  1599. if (!drm_enc)
  1600. return NULL;
  1601. sde_enc = to_sde_encoder_virt(drm_enc);
  1602. return sde_enc->rsc_client;
  1603. }
  1604. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1605. bool enable)
  1606. {
  1607. struct sde_kms *sde_kms;
  1608. struct sde_encoder_virt *sde_enc;
  1609. int rc;
  1610. sde_enc = to_sde_encoder_virt(drm_enc);
  1611. sde_kms = sde_encoder_get_kms(drm_enc);
  1612. if (!sde_kms)
  1613. return -EINVAL;
  1614. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1615. SDE_EVT32(DRMID(drm_enc), enable);
  1616. if (!sde_enc->cur_master) {
  1617. SDE_ERROR("encoder master not set\n");
  1618. return -EINVAL;
  1619. }
  1620. if (enable) {
  1621. /* enable SDE core clks */
  1622. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  1623. if (rc < 0) {
  1624. SDE_ERROR("failed to enable power resource %d\n", rc);
  1625. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1626. return rc;
  1627. }
  1628. sde_enc->elevated_ahb_vote = true;
  1629. /* enable DSI clks */
  1630. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1631. true);
  1632. if (rc) {
  1633. SDE_ERROR("failed to enable clk control %d\n", rc);
  1634. pm_runtime_put_sync(drm_enc->dev->dev);
  1635. return rc;
  1636. }
  1637. /* enable all the irq */
  1638. sde_encoder_irq_control(drm_enc, true);
  1639. _sde_encoder_pm_qos_add_request(drm_enc);
  1640. } else {
  1641. _sde_encoder_pm_qos_remove_request(drm_enc);
  1642. /* disable all the irq */
  1643. sde_encoder_irq_control(drm_enc, false);
  1644. /* disable DSI clks */
  1645. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1646. /* disable SDE core clks */
  1647. pm_runtime_put_sync(drm_enc->dev->dev);
  1648. }
  1649. return 0;
  1650. }
  1651. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1652. bool enable, u32 frame_count)
  1653. {
  1654. struct sde_encoder_virt *sde_enc;
  1655. int i;
  1656. if (!drm_enc) {
  1657. SDE_ERROR("invalid encoder\n");
  1658. return;
  1659. }
  1660. sde_enc = to_sde_encoder_virt(drm_enc);
  1661. if (!sde_enc->misr_reconfigure)
  1662. return;
  1663. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1664. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1665. if (!phys || !phys->ops.setup_misr)
  1666. continue;
  1667. phys->ops.setup_misr(phys, enable, frame_count);
  1668. }
  1669. sde_enc->misr_reconfigure = false;
  1670. }
  1671. static int sde_encoder_hw_fence_signal(struct sde_encoder_phys *phys_enc)
  1672. {
  1673. struct sde_hw_ctl *hw_ctl;
  1674. struct sde_hw_fence_data *hwfence_data;
  1675. int pending_kickoff_cnt = -1;
  1676. int rc = 0;
  1677. if (!phys_enc || !phys_enc->parent || !phys_enc->hw_ctl) {
  1678. SDE_DEBUG("invalid parameters\n");
  1679. SDE_EVT32(SDE_EVTLOG_ERROR);
  1680. return -EINVAL;
  1681. }
  1682. hw_ctl = phys_enc->hw_ctl;
  1683. hwfence_data = &hw_ctl->hwfence_data;
  1684. pending_kickoff_cnt = atomic_read(&phys_enc->pending_kickoff_cnt);
  1685. /* out of order hw fence error signal is needed for video panel. */
  1686. if (sde_encoder_check_curr_mode(phys_enc->parent, MSM_DISPLAY_VIDEO_MODE)) {
  1687. /* out of order hw fence error signal */
  1688. msm_hw_fence_update_txq_error(hwfence_data->hw_fence_handle,
  1689. phys_enc->sde_hw_fence_handle, 1, MSM_HW_FENCE_UPDATE_ERROR_WITH_MOVE);
  1690. /* wait for frame done to avoid out of order signalling for cmd mode. */
  1691. } else if (pending_kickoff_cnt) {
  1692. SDE_EVT32(DRMID(phys_enc->parent), SDE_EVTLOG_FUNC_CASE1);
  1693. rc = sde_encoder_wait_for_event(phys_enc->parent, MSM_ENC_TX_COMPLETE);
  1694. if (rc && rc != -EWOULDBLOCK) {
  1695. SDE_DEBUG("wait for frame done failed %d\n", rc);
  1696. SDE_EVT32(DRMID(phys_enc->parent), rc, pending_kickoff_cnt,
  1697. SDE_EVTLOG_ERROR);
  1698. }
  1699. }
  1700. /* HW o/p fence override register */
  1701. if (hw_ctl->ops.trigger_output_fence_override) {
  1702. hw_ctl->ops.trigger_output_fence_override(hw_ctl);
  1703. SDE_DEBUG("trigger_output_fence_override executed.\n");
  1704. SDE_EVT32(DRMID(phys_enc->parent), SDE_EVTLOG_FUNC_CASE2);
  1705. }
  1706. return rc;
  1707. }
  1708. int sde_encoder_hw_fence_error_handle(struct drm_encoder *drm_enc)
  1709. {
  1710. struct sde_encoder_virt *sde_enc;
  1711. struct sde_encoder_phys *phys_enc;
  1712. int rc = 0;
  1713. sde_enc = to_sde_encoder_virt(drm_enc);
  1714. if (!sde_enc || !sde_enc->phys_encs[0] ||
  1715. !sde_enc->phys_encs[0]->sde_hw_fence_error_status)
  1716. return 0;
  1717. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_FUNC_ENTRY);
  1718. phys_enc = sde_enc->phys_encs[0];
  1719. rc = sde_encoder_hw_fence_signal(phys_enc);
  1720. if (rc) {
  1721. SDE_DEBUG("sde_encoder_hw_fence_signal error, rc = %d.\n", rc);
  1722. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  1723. }
  1724. phys_enc->sde_hw_fence_error_status = false;
  1725. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_FUNC_EXIT);
  1726. return rc;
  1727. }
  1728. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1729. unsigned int type, unsigned int code, int value)
  1730. {
  1731. struct drm_encoder *drm_enc = NULL;
  1732. struct sde_encoder_virt *sde_enc = NULL;
  1733. struct msm_drm_thread *disp_thread = NULL;
  1734. struct msm_drm_private *priv = NULL;
  1735. if (!handle || !handle->handler || !handle->handler->private) {
  1736. SDE_ERROR("invalid encoder for the input event\n");
  1737. return;
  1738. }
  1739. drm_enc = (struct drm_encoder *)handle->handler->private;
  1740. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1741. SDE_ERROR("invalid parameters\n");
  1742. return;
  1743. }
  1744. priv = drm_enc->dev->dev_private;
  1745. sde_enc = to_sde_encoder_virt(drm_enc);
  1746. if (!sde_enc->crtc || (sde_enc->crtc->index
  1747. >= ARRAY_SIZE(priv->disp_thread))) {
  1748. SDE_DEBUG_ENC(sde_enc,
  1749. "invalid cached CRTC: %d or crtc index: %d\n",
  1750. sde_enc->crtc == NULL,
  1751. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1752. return;
  1753. }
  1754. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1755. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1756. kthread_queue_work(&disp_thread->worker,
  1757. &sde_enc->input_event_work);
  1758. }
  1759. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1760. {
  1761. struct sde_encoder_virt *sde_enc;
  1762. if (!drm_enc) {
  1763. SDE_ERROR("invalid encoder\n");
  1764. return;
  1765. }
  1766. sde_enc = to_sde_encoder_virt(drm_enc);
  1767. /* return early if there is no state change */
  1768. if (sde_enc->idle_pc_enabled == enable)
  1769. return;
  1770. sde_enc->idle_pc_enabled = enable;
  1771. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1772. SDE_EVT32(sde_enc->idle_pc_enabled);
  1773. }
  1774. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1775. u32 sw_event)
  1776. {
  1777. struct drm_encoder *drm_enc = &sde_enc->base;
  1778. struct msm_drm_private *priv;
  1779. unsigned int lp, idle_pc_duration;
  1780. struct msm_drm_thread *disp_thread;
  1781. /* return early if called from esd thread */
  1782. if (sde_enc->delay_kickoff)
  1783. return;
  1784. /* set idle timeout based on master connector's lp value */
  1785. if (sde_enc->cur_master)
  1786. lp = sde_connector_get_lp(
  1787. sde_enc->cur_master->connector);
  1788. else
  1789. lp = SDE_MODE_DPMS_ON;
  1790. if ((lp == SDE_MODE_DPMS_LP1) || (lp == SDE_MODE_DPMS_LP2))
  1791. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1792. else
  1793. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1794. priv = drm_enc->dev->dev_private;
  1795. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1796. kthread_mod_delayed_work(
  1797. &disp_thread->worker,
  1798. &sde_enc->delayed_off_work,
  1799. msecs_to_jiffies(idle_pc_duration));
  1800. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1801. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1802. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1803. sw_event);
  1804. }
  1805. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1806. u32 sw_event)
  1807. {
  1808. if (kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work))
  1809. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1810. sw_event);
  1811. }
  1812. void sde_encoder_cancel_delayed_work(struct drm_encoder *encoder)
  1813. {
  1814. struct sde_encoder_virt *sde_enc;
  1815. if (!encoder)
  1816. return;
  1817. sde_enc = to_sde_encoder_virt(encoder);
  1818. _sde_encoder_rc_cancel_delayed(sde_enc, 0);
  1819. }
  1820. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1821. u32 sw_event)
  1822. {
  1823. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1824. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1825. else
  1826. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1827. }
  1828. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1829. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1830. {
  1831. int ret = 0;
  1832. mutex_lock(&sde_enc->rc_lock);
  1833. /* return if the resource control is already in ON state */
  1834. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1835. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1836. sw_event);
  1837. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1838. SDE_EVTLOG_FUNC_CASE1);
  1839. goto end;
  1840. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1841. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1842. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1843. sw_event, sde_enc->rc_state);
  1844. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1845. SDE_EVTLOG_ERROR);
  1846. goto end;
  1847. }
  1848. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1849. sde_encoder_irq_control(drm_enc, true);
  1850. _sde_encoder_pm_qos_add_request(drm_enc);
  1851. } else {
  1852. /* enable all the clks and resources */
  1853. ret = _sde_encoder_resource_control_helper(drm_enc,
  1854. true);
  1855. if (ret) {
  1856. SDE_ERROR_ENC(sde_enc,
  1857. "sw_event:%d, rc in state %d\n",
  1858. sw_event, sde_enc->rc_state);
  1859. SDE_EVT32(DRMID(drm_enc), sw_event,
  1860. sde_enc->rc_state,
  1861. SDE_EVTLOG_ERROR);
  1862. goto end;
  1863. }
  1864. _sde_encoder_update_rsc_client(drm_enc, true);
  1865. }
  1866. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1867. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1868. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1869. end:
  1870. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1871. mutex_unlock(&sde_enc->rc_lock);
  1872. return ret;
  1873. }
  1874. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1875. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1876. {
  1877. /* cancel delayed off work, if any */
  1878. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1879. mutex_lock(&sde_enc->rc_lock);
  1880. if (is_vid_mode &&
  1881. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1882. sde_encoder_irq_control(drm_enc, true);
  1883. }
  1884. /* skip if is already OFF or IDLE, resources are off already */
  1885. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1886. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1887. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1888. sw_event, sde_enc->rc_state);
  1889. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1890. SDE_EVTLOG_FUNC_CASE3);
  1891. goto end;
  1892. }
  1893. /**
  1894. * IRQs are still enabled currently, which allows wait for
  1895. * VBLANK which RSC may require to correctly transition to OFF
  1896. */
  1897. _sde_encoder_update_rsc_client(drm_enc, false);
  1898. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1899. SDE_ENC_RC_STATE_PRE_OFF,
  1900. SDE_EVTLOG_FUNC_CASE3);
  1901. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1902. end:
  1903. mutex_unlock(&sde_enc->rc_lock);
  1904. return 0;
  1905. }
  1906. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1907. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1908. {
  1909. int ret = 0;
  1910. mutex_lock(&sde_enc->rc_lock);
  1911. /* return if the resource control is already in OFF state */
  1912. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1913. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1914. sw_event);
  1915. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1916. SDE_EVTLOG_FUNC_CASE4);
  1917. goto end;
  1918. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1919. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1920. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1921. sw_event, sde_enc->rc_state);
  1922. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1923. SDE_EVTLOG_ERROR);
  1924. ret = -EINVAL;
  1925. goto end;
  1926. }
  1927. /**
  1928. * expect to arrive here only if in either idle state or pre-off
  1929. * and in IDLE state the resources are already disabled
  1930. */
  1931. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1932. _sde_encoder_resource_control_helper(drm_enc, false);
  1933. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1934. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1935. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1936. end:
  1937. mutex_unlock(&sde_enc->rc_lock);
  1938. return ret;
  1939. }
  1940. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1941. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1942. {
  1943. int ret = 0;
  1944. mutex_lock(&sde_enc->rc_lock);
  1945. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1946. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1947. sw_event);
  1948. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1949. SDE_EVTLOG_FUNC_CASE5);
  1950. goto end;
  1951. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1952. /* enable all the clks and resources */
  1953. ret = _sde_encoder_resource_control_helper(drm_enc,
  1954. true);
  1955. if (ret) {
  1956. SDE_ERROR_ENC(sde_enc,
  1957. "sw_event:%d, rc in state %d\n",
  1958. sw_event, sde_enc->rc_state);
  1959. SDE_EVT32(DRMID(drm_enc), sw_event,
  1960. sde_enc->rc_state,
  1961. SDE_EVTLOG_ERROR);
  1962. goto end;
  1963. }
  1964. _sde_encoder_update_rsc_client(drm_enc, true);
  1965. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1966. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1967. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1968. }
  1969. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1970. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1971. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1972. _sde_encoder_pm_qos_remove_request(drm_enc);
  1973. end:
  1974. mutex_unlock(&sde_enc->rc_lock);
  1975. return ret;
  1976. }
  1977. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1978. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1979. {
  1980. int ret = 0;
  1981. mutex_lock(&sde_enc->rc_lock);
  1982. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1983. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1984. sw_event);
  1985. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1986. SDE_EVTLOG_FUNC_CASE5);
  1987. goto end;
  1988. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1989. SDE_ERROR_ENC(sde_enc,
  1990. "sw_event:%d, rc:%d !MODESET state\n",
  1991. sw_event, sde_enc->rc_state);
  1992. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1993. SDE_EVTLOG_ERROR);
  1994. ret = -EINVAL;
  1995. goto end;
  1996. }
  1997. /* toggle te bit to update vsync source for sim cmd mode panels */
  1998. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)
  1999. && sde_enc->disp_info.is_te_using_watchdog_timer) {
  2000. sde_encoder_control_te(sde_enc, false);
  2001. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2002. sde_encoder_control_te(sde_enc, true);
  2003. }
  2004. _sde_encoder_update_rsc_client(drm_enc, true);
  2005. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2006. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  2007. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2008. _sde_encoder_pm_qos_add_request(drm_enc);
  2009. end:
  2010. mutex_unlock(&sde_enc->rc_lock);
  2011. return ret;
  2012. }
  2013. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  2014. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  2015. {
  2016. struct msm_drm_private *priv;
  2017. struct sde_kms *sde_kms;
  2018. struct drm_crtc *crtc = drm_enc->crtc;
  2019. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2020. struct sde_connector *sde_conn;
  2021. int crtc_id = 0;
  2022. priv = drm_enc->dev->dev_private;
  2023. sde_kms = to_sde_kms(priv->kms);
  2024. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  2025. mutex_lock(&sde_enc->rc_lock);
  2026. if (sde_conn->panel_dead) {
  2027. SDE_DEBUG_ENC(sde_enc, "skip idle. Panel in dead state\n");
  2028. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  2029. goto end;
  2030. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  2031. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  2032. sw_event, sde_enc->rc_state);
  2033. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  2034. goto end;
  2035. } else if (sde_crtc_frame_pending(sde_enc->crtc) ||
  2036. sde_crtc->kickoff_in_progress) {
  2037. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  2038. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2039. sde_crtc_frame_pending(sde_enc->crtc), SDE_EVTLOG_ERROR);
  2040. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  2041. goto end;
  2042. }
  2043. crtc_id = drm_crtc_index(crtc);
  2044. if (is_vid_mode) {
  2045. sde_encoder_irq_control(drm_enc, false);
  2046. _sde_encoder_pm_qos_remove_request(drm_enc);
  2047. } else {
  2048. if (priv->event_thread[crtc_id].thread)
  2049. kthread_flush_worker(&priv->event_thread[crtc_id].worker);
  2050. /* disable all the clks and resources */
  2051. _sde_encoder_update_rsc_client(drm_enc, false);
  2052. _sde_encoder_resource_control_helper(drm_enc, false);
  2053. if (!sde_kms->perf.bw_vote_mode)
  2054. memset(&sde_crtc->cur_perf, 0,
  2055. sizeof(struct sde_core_perf_params));
  2056. }
  2057. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2058. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  2059. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  2060. end:
  2061. mutex_unlock(&sde_enc->rc_lock);
  2062. return 0;
  2063. }
  2064. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  2065. u32 sw_event, struct sde_encoder_virt *sde_enc,
  2066. struct msm_drm_private *priv, bool is_vid_mode)
  2067. {
  2068. bool autorefresh_enabled = false;
  2069. struct msm_drm_thread *disp_thread;
  2070. int ret = 0;
  2071. if (!sde_enc->crtc ||
  2072. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  2073. SDE_DEBUG_ENC(sde_enc,
  2074. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  2075. sde_enc->crtc == NULL,
  2076. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  2077. sw_event);
  2078. return -EINVAL;
  2079. }
  2080. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  2081. mutex_lock(&sde_enc->rc_lock);
  2082. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  2083. if (sde_enc->cur_master &&
  2084. sde_enc->cur_master->ops.is_autorefresh_enabled)
  2085. autorefresh_enabled =
  2086. sde_enc->cur_master->ops.is_autorefresh_enabled(
  2087. sde_enc->cur_master);
  2088. if (autorefresh_enabled) {
  2089. SDE_DEBUG_ENC(sde_enc,
  2090. "not handling early wakeup since auto refresh is enabled\n");
  2091. goto end;
  2092. }
  2093. if (!sde_crtc_frame_pending(sde_enc->crtc))
  2094. kthread_mod_delayed_work(&disp_thread->worker,
  2095. &sde_enc->delayed_off_work,
  2096. msecs_to_jiffies(
  2097. IDLE_POWERCOLLAPSE_DURATION));
  2098. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  2099. /* enable all the clks and resources */
  2100. ret = _sde_encoder_resource_control_helper(drm_enc,
  2101. true);
  2102. if (ret) {
  2103. SDE_ERROR_ENC(sde_enc,
  2104. "sw_event:%d, rc in state %d\n",
  2105. sw_event, sde_enc->rc_state);
  2106. SDE_EVT32(DRMID(drm_enc), sw_event,
  2107. sde_enc->rc_state,
  2108. SDE_EVTLOG_ERROR);
  2109. goto end;
  2110. }
  2111. _sde_encoder_update_rsc_client(drm_enc, true);
  2112. /*
  2113. * In some cases, commit comes with slight delay
  2114. * (> 80 ms)after early wake up, prevent clock switch
  2115. * off to avoid jank in next update. So, increase the
  2116. * command mode idle timeout sufficiently to prevent
  2117. * such case.
  2118. */
  2119. kthread_mod_delayed_work(&disp_thread->worker,
  2120. &sde_enc->delayed_off_work,
  2121. msecs_to_jiffies(
  2122. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  2123. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2124. }
  2125. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2126. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  2127. end:
  2128. mutex_unlock(&sde_enc->rc_lock);
  2129. return ret;
  2130. }
  2131. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  2132. u32 sw_event)
  2133. {
  2134. struct sde_encoder_virt *sde_enc;
  2135. struct msm_drm_private *priv;
  2136. int ret = 0;
  2137. bool is_vid_mode = false;
  2138. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2139. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  2140. sw_event);
  2141. return -EINVAL;
  2142. }
  2143. sde_enc = to_sde_encoder_virt(drm_enc);
  2144. priv = drm_enc->dev->dev_private;
  2145. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  2146. is_vid_mode = true;
  2147. /*
  2148. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  2149. * events and return early for other events (ie wb display).
  2150. */
  2151. if (!sde_enc->idle_pc_enabled &&
  2152. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  2153. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  2154. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  2155. sw_event != SDE_ENC_RC_EVENT_STOP &&
  2156. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  2157. return 0;
  2158. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  2159. sw_event, sde_enc->idle_pc_enabled);
  2160. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2161. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  2162. switch (sw_event) {
  2163. case SDE_ENC_RC_EVENT_KICKOFF:
  2164. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  2165. is_vid_mode);
  2166. break;
  2167. case SDE_ENC_RC_EVENT_PRE_STOP:
  2168. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  2169. is_vid_mode);
  2170. break;
  2171. case SDE_ENC_RC_EVENT_STOP:
  2172. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  2173. break;
  2174. case SDE_ENC_RC_EVENT_PRE_MODESET:
  2175. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  2176. break;
  2177. case SDE_ENC_RC_EVENT_POST_MODESET:
  2178. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  2179. break;
  2180. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  2181. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  2182. is_vid_mode);
  2183. break;
  2184. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  2185. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  2186. priv, is_vid_mode);
  2187. break;
  2188. default:
  2189. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  2190. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  2191. break;
  2192. }
  2193. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2194. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  2195. return ret;
  2196. }
  2197. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  2198. enum sde_intf_mode intf_mode, struct msm_display_mode *adj_mode)
  2199. {
  2200. int i = 0;
  2201. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2202. bool poms_to_vid = msm_is_mode_seamless_poms_to_vid(adj_mode);
  2203. bool poms_to_cmd = msm_is_mode_seamless_poms_to_cmd(adj_mode);
  2204. if (poms_to_vid)
  2205. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  2206. else if (poms_to_cmd)
  2207. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  2208. _sde_encoder_update_rsc_client(drm_enc, true);
  2209. if (intf_mode == INTF_MODE_CMD && poms_to_vid) {
  2210. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2211. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  2212. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  2213. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  2214. SDE_EVTLOG_FUNC_CASE1);
  2215. } else if (intf_mode == INTF_MODE_VIDEO && poms_to_cmd) {
  2216. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2217. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  2218. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  2219. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  2220. SDE_EVTLOG_FUNC_CASE2);
  2221. }
  2222. }
  2223. struct drm_connector *sde_encoder_get_connector(
  2224. struct drm_device *dev, struct drm_encoder *drm_enc)
  2225. {
  2226. struct drm_connector_list_iter conn_iter;
  2227. struct drm_connector *conn = NULL, *conn_search;
  2228. drm_connector_list_iter_begin(dev, &conn_iter);
  2229. drm_for_each_connector_iter(conn_search, &conn_iter) {
  2230. if (conn_search->encoder == drm_enc) {
  2231. conn = conn_search;
  2232. break;
  2233. }
  2234. }
  2235. drm_connector_list_iter_end(&conn_iter);
  2236. return conn;
  2237. }
  2238. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  2239. {
  2240. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2241. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2242. struct sde_rm_hw_iter pp_iter, qdss_iter;
  2243. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  2244. struct sde_rm_hw_request request_hw;
  2245. int i, j;
  2246. sde_enc->cur_channel_cnt = 0;
  2247. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  2248. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2249. sde_enc->hw_pp[i] = NULL;
  2250. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  2251. break;
  2252. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  2253. sde_enc->cur_channel_cnt++;
  2254. }
  2255. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2256. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2257. if (phys) {
  2258. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  2259. SDE_HW_BLK_QDSS);
  2260. for (j = 0; j < QDSS_MAX; j++) {
  2261. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  2262. phys->hw_qdss = to_sde_hw_qdss(qdss_iter.hw);
  2263. break;
  2264. }
  2265. }
  2266. }
  2267. }
  2268. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  2269. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2270. sde_enc->hw_dsc[i] = NULL;
  2271. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  2272. continue;
  2273. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  2274. }
  2275. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  2276. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2277. sde_enc->hw_vdc[i] = NULL;
  2278. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  2279. continue;
  2280. sde_enc->hw_vdc[i] = to_sde_hw_vdc(vdc_iter.hw);
  2281. }
  2282. /* Get PP for DSC configuration */
  2283. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2284. struct sde_hw_pingpong *pp = NULL;
  2285. unsigned long features = 0;
  2286. if (!sde_enc->hw_dsc[i])
  2287. continue;
  2288. request_hw.id = sde_enc->hw_dsc[i]->idx;
  2289. request_hw.type = SDE_HW_BLK_PINGPONG;
  2290. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2291. break;
  2292. pp = to_sde_hw_pingpong(request_hw.hw);
  2293. features = pp->ops.get_hw_caps(pp);
  2294. if (test_bit(SDE_PINGPONG_DSC, &features))
  2295. sde_enc->hw_dsc_pp[i] = pp;
  2296. else
  2297. sde_enc->hw_dsc_pp[i] = NULL;
  2298. }
  2299. }
  2300. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  2301. struct drm_display_mode *adj_mode, struct msm_display_mode *msm_mode, bool pre_modeset)
  2302. {
  2303. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2304. enum sde_intf_mode intf_mode;
  2305. struct drm_display_mode *old_adj_mode = NULL;
  2306. int ret;
  2307. bool is_cmd_mode = false, res_switch = false;
  2308. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2309. is_cmd_mode = true;
  2310. if (pre_modeset) {
  2311. if (sde_enc->cur_master)
  2312. old_adj_mode = &sde_enc->cur_master->cached_mode;
  2313. if (old_adj_mode && is_cmd_mode)
  2314. res_switch = !drm_mode_match(old_adj_mode, adj_mode,
  2315. DRM_MODE_MATCH_TIMINGS);
  2316. if ((res_switch && sde_enc->disp_info.is_te_using_watchdog_timer) ||
  2317. sde_encoder_is_cwb_disabling(drm_enc, drm_enc->crtc)) {
  2318. /*
  2319. * add tx wait for sim panel to avoid wd timer getting
  2320. * updated in middle of frame to avoid early vsync
  2321. */
  2322. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2323. if (ret && ret != -EWOULDBLOCK) {
  2324. SDE_ERROR_ENC(sde_enc, "wait for idle failed %d\n", ret);
  2325. SDE_EVT32(DRMID(drm_enc), ret, SDE_EVTLOG_ERROR);
  2326. return ret;
  2327. }
  2328. }
  2329. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2330. if (msm_is_mode_seamless_dms(msm_mode) ||
  2331. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2332. is_cmd_mode)) {
  2333. /* restore resource state before releasing them */
  2334. ret = sde_encoder_resource_control(drm_enc,
  2335. SDE_ENC_RC_EVENT_PRE_MODESET);
  2336. if (ret) {
  2337. SDE_ERROR_ENC(sde_enc,
  2338. "sde resource control failed: %d\n",
  2339. ret);
  2340. return ret;
  2341. }
  2342. /*
  2343. * Disable dce before switching the mode and after pre-
  2344. * modeset to guarantee previous kickoff has finished.
  2345. */
  2346. sde_encoder_dce_disable(sde_enc);
  2347. } else if (msm_is_mode_seamless_poms(msm_mode)) {
  2348. _sde_encoder_modeset_helper_locked(drm_enc,
  2349. SDE_ENC_RC_EVENT_PRE_MODESET);
  2350. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  2351. msm_mode);
  2352. }
  2353. } else {
  2354. if (msm_is_mode_seamless_dms(msm_mode) ||
  2355. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2356. is_cmd_mode))
  2357. sde_encoder_resource_control(&sde_enc->base,
  2358. SDE_ENC_RC_EVENT_POST_MODESET);
  2359. else if (msm_is_mode_seamless_poms(msm_mode))
  2360. _sde_encoder_modeset_helper_locked(drm_enc,
  2361. SDE_ENC_RC_EVENT_POST_MODESET);
  2362. }
  2363. return 0;
  2364. }
  2365. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2366. struct drm_display_mode *mode,
  2367. struct drm_display_mode *adj_mode)
  2368. {
  2369. struct sde_encoder_virt *sde_enc;
  2370. struct sde_kms *sde_kms;
  2371. struct drm_connector *conn;
  2372. struct drm_crtc_state *crtc_state;
  2373. struct sde_crtc_state *sde_crtc_state;
  2374. struct sde_connector_state *c_state;
  2375. struct msm_display_mode *msm_mode;
  2376. struct sde_crtc *sde_crtc;
  2377. int i = 0, ret;
  2378. int num_lm, num_intf, num_pp_per_intf;
  2379. if (!drm_enc) {
  2380. SDE_ERROR("invalid encoder\n");
  2381. return;
  2382. }
  2383. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2384. SDE_ERROR("power resource is not enabled\n");
  2385. return;
  2386. }
  2387. sde_kms = sde_encoder_get_kms(drm_enc);
  2388. if (!sde_kms)
  2389. return;
  2390. sde_enc = to_sde_encoder_virt(drm_enc);
  2391. SDE_DEBUG_ENC(sde_enc, "\n");
  2392. SDE_EVT32(DRMID(drm_enc));
  2393. /*
  2394. * cache the crtc in sde_enc on enable for duration of use case
  2395. * for correctly servicing asynchronous irq events and timers
  2396. */
  2397. if (!drm_enc->crtc) {
  2398. SDE_ERROR("invalid crtc\n");
  2399. return;
  2400. }
  2401. sde_enc->crtc = drm_enc->crtc;
  2402. sde_crtc = to_sde_crtc(drm_enc->crtc);
  2403. crtc_state = sde_crtc->base.state;
  2404. sde_crtc_state = to_sde_crtc_state(crtc_state);
  2405. if (!((sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_VIRTUAL) &&
  2406. ((sde_crtc_state->cached_cwb_enc_mask & drm_encoder_mask(drm_enc)))))
  2407. sde_crtc_set_qos_dirty(drm_enc->crtc);
  2408. /* get and store the mode_info */
  2409. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  2410. if (!conn) {
  2411. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2412. return;
  2413. } else if (!conn->state) {
  2414. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2415. return;
  2416. }
  2417. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  2418. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  2419. c_state = to_sde_connector_state(conn->state);
  2420. if (!c_state) {
  2421. SDE_ERROR_ENC(sde_enc, "could not get connector state");
  2422. return;
  2423. }
  2424. /* cancel delayed off work, if any */
  2425. kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work);
  2426. /* release resources before seamless mode change */
  2427. msm_mode = &c_state->msm_mode;
  2428. ret = sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, true);
  2429. if (ret)
  2430. return;
  2431. if ((sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_VIRTUAL) &&
  2432. ((sde_crtc_state->cached_cwb_enc_mask & drm_encoder_mask(drm_enc)))) {
  2433. SDE_EVT32(DRMID(drm_enc), sde_crtc_state->cwb_enc_mask,
  2434. sde_crtc_state->cached_cwb_enc_mask);
  2435. sde_crtc_state->cwb_enc_mask = sde_crtc_state->cached_cwb_enc_mask;
  2436. sde_encoder_set_clone_mode(drm_enc, crtc_state);
  2437. }
  2438. /* reserve dynamic resources now, indicating non test-only */
  2439. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state, conn->state, false);
  2440. if (ret) {
  2441. SDE_ERROR_ENC(sde_enc, "failed to reserve hw resources, %d\n", ret);
  2442. return;
  2443. }
  2444. /* assign the reserved HW blocks to this encoder */
  2445. _sde_encoder_virt_populate_hw_res(drm_enc);
  2446. /* determine left HW PP block to map to INTF */
  2447. num_lm = sde_enc->mode_info.topology.num_lm;
  2448. num_intf = sde_enc->mode_info.topology.num_intf;
  2449. num_pp_per_intf = num_lm / num_intf;
  2450. if (!num_pp_per_intf)
  2451. num_pp_per_intf = 1;
  2452. /* perform mode_set on phys_encs */
  2453. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2454. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2455. if (phys) {
  2456. if (!sde_enc->hw_pp[i * num_pp_per_intf]) {
  2457. SDE_ERROR_ENC(sde_enc, "invalid phys %d pp_per_intf %d",
  2458. i, num_pp_per_intf);
  2459. return;
  2460. }
  2461. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  2462. phys->connector = conn;
  2463. if (phys->ops.mode_set)
  2464. phys->ops.mode_set(phys, mode, adj_mode,
  2465. &sde_crtc->reinit_crtc_mixers);
  2466. }
  2467. }
  2468. /* update resources after seamless mode change */
  2469. sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, false);
  2470. }
  2471. void sde_encoder_idle_pc_enter(struct drm_encoder *drm_enc)
  2472. {
  2473. struct sde_encoder_virt *sde_enc = NULL;
  2474. if (!drm_enc) {
  2475. SDE_ERROR("invalid encoder\n");
  2476. return;
  2477. }
  2478. sde_enc = to_sde_encoder_virt(drm_enc);
  2479. /*
  2480. * disable the vsync source after updating the
  2481. * rsc state. rsc state update might have vsync wait
  2482. * and vsync source must be disabled after it.
  2483. * It will avoid generating any vsync from this point
  2484. * till mode-2 entry. It is SW workaround for HW
  2485. * limitation and should not be removed without
  2486. * checking the updated design.
  2487. */
  2488. sde_encoder_control_te(sde_enc, false);
  2489. if (sde_enc->cur_master && sde_enc->cur_master->ops.idle_pc_cache_display_status)
  2490. sde_enc->cur_master->ops.idle_pc_cache_display_status(sde_enc->cur_master);
  2491. }
  2492. static int _sde_encoder_input_connect(struct input_handler *handler,
  2493. struct input_dev *dev, const struct input_device_id *id)
  2494. {
  2495. struct input_handle *handle;
  2496. int rc = 0;
  2497. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2498. if (!handle)
  2499. return -ENOMEM;
  2500. handle->dev = dev;
  2501. handle->handler = handler;
  2502. handle->name = handler->name;
  2503. rc = input_register_handle(handle);
  2504. if (rc) {
  2505. pr_err("failed to register input handle\n");
  2506. goto error;
  2507. }
  2508. rc = input_open_device(handle);
  2509. if (rc) {
  2510. pr_err("failed to open input device\n");
  2511. goto error_unregister;
  2512. }
  2513. return 0;
  2514. error_unregister:
  2515. input_unregister_handle(handle);
  2516. error:
  2517. kfree(handle);
  2518. return rc;
  2519. }
  2520. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2521. {
  2522. input_close_device(handle);
  2523. input_unregister_handle(handle);
  2524. kfree(handle);
  2525. }
  2526. /**
  2527. * Structure for specifying event parameters on which to receive callbacks.
  2528. * This structure will trigger a callback in case of a touch event (specified by
  2529. * EV_ABS) where there is a change in X and Y coordinates,
  2530. */
  2531. static const struct input_device_id sde_input_ids[] = {
  2532. {
  2533. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2534. .evbit = { BIT_MASK(EV_ABS) },
  2535. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2536. BIT_MASK(ABS_MT_POSITION_X) |
  2537. BIT_MASK(ABS_MT_POSITION_Y) },
  2538. },
  2539. { },
  2540. };
  2541. static void _sde_encoder_input_handler_register(
  2542. struct drm_encoder *drm_enc)
  2543. {
  2544. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2545. int rc;
  2546. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2547. !sde_enc->input_event_enabled)
  2548. return;
  2549. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2550. sde_enc->input_handler->private = sde_enc;
  2551. /* register input handler if not already registered */
  2552. rc = input_register_handler(sde_enc->input_handler);
  2553. if (rc) {
  2554. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2555. rc);
  2556. kfree(sde_enc->input_handler);
  2557. }
  2558. }
  2559. }
  2560. static void _sde_encoder_input_handler_unregister(
  2561. struct drm_encoder *drm_enc)
  2562. {
  2563. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2564. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2565. !sde_enc->input_event_enabled)
  2566. return;
  2567. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2568. input_unregister_handler(sde_enc->input_handler);
  2569. sde_enc->input_handler->private = NULL;
  2570. }
  2571. }
  2572. static int _sde_encoder_input_handler(
  2573. struct sde_encoder_virt *sde_enc)
  2574. {
  2575. struct input_handler *input_handler = NULL;
  2576. int rc = 0;
  2577. if (sde_enc->input_handler) {
  2578. SDE_ERROR_ENC(sde_enc,
  2579. "input_handle is active. unexpected\n");
  2580. return -EINVAL;
  2581. }
  2582. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2583. if (!input_handler)
  2584. return -ENOMEM;
  2585. input_handler->event = sde_encoder_input_event_handler;
  2586. input_handler->connect = _sde_encoder_input_connect;
  2587. input_handler->disconnect = _sde_encoder_input_disconnect;
  2588. input_handler->name = "sde";
  2589. input_handler->id_table = sde_input_ids;
  2590. sde_enc->input_handler = input_handler;
  2591. return rc;
  2592. }
  2593. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2594. {
  2595. struct sde_encoder_virt *sde_enc = NULL;
  2596. struct sde_kms *sde_kms;
  2597. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2598. SDE_ERROR("invalid parameters\n");
  2599. return;
  2600. }
  2601. sde_kms = sde_encoder_get_kms(drm_enc);
  2602. if (!sde_kms)
  2603. return;
  2604. sde_enc = to_sde_encoder_virt(drm_enc);
  2605. if (!sde_enc || !sde_enc->cur_master) {
  2606. SDE_DEBUG("invalid sde encoder/master\n");
  2607. return;
  2608. }
  2609. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2610. sde_enc->cur_master->hw_mdptop &&
  2611. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2612. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2613. sde_enc->cur_master->hw_mdptop);
  2614. if (sde_enc->cur_master->hw_mdptop &&
  2615. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc &&
  2616. !sde_in_trusted_vm(sde_kms))
  2617. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2618. sde_enc->cur_master->hw_mdptop,
  2619. sde_kms->catalog);
  2620. if (sde_enc->cur_master->hw_ctl &&
  2621. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2622. !sde_enc->cur_master->cont_splash_enabled)
  2623. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2624. sde_enc->cur_master->hw_ctl,
  2625. &sde_enc->cur_master->intf_cfg_v1);
  2626. if (sde_enc->cur_master->hw_ctl)
  2627. sde_fence_output_hw_fence_dir_write_init(sde_enc->cur_master->hw_ctl);
  2628. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2629. if (!sde_encoder_in_cont_splash(drm_enc))
  2630. _sde_encoder_update_ppb_size(drm_enc);
  2631. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2632. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2633. _sde_encoder_control_fal10_veto(drm_enc, true);
  2634. }
  2635. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2636. {
  2637. struct sde_kms *sde_kms;
  2638. void *dither_cfg = NULL;
  2639. int ret = 0, i = 0;
  2640. size_t len = 0;
  2641. enum sde_rm_topology_name topology;
  2642. struct drm_encoder *drm_enc;
  2643. struct msm_display_dsc_info *dsc = NULL;
  2644. struct sde_encoder_virt *sde_enc;
  2645. struct sde_hw_pingpong *hw_pp;
  2646. u32 bpp, bpc;
  2647. int num_lm;
  2648. if (!phys || !phys->connector || !phys->hw_pp ||
  2649. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2650. return;
  2651. sde_kms = sde_encoder_get_kms(phys->parent);
  2652. if (!sde_kms)
  2653. return;
  2654. topology = sde_connector_get_topology_name(phys->connector);
  2655. if ((topology == SDE_RM_TOPOLOGY_NONE) ||
  2656. ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2657. (phys->split_role == ENC_ROLE_SLAVE)))
  2658. return;
  2659. drm_enc = phys->parent;
  2660. sde_enc = to_sde_encoder_virt(drm_enc);
  2661. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2662. bpc = dsc->config.bits_per_component;
  2663. bpp = dsc->config.bits_per_pixel;
  2664. /* disable dither for 10 bpp or 10bpc dsc config */
  2665. if (bpp == 10 || bpc == 10) {
  2666. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2667. return;
  2668. }
  2669. ret = sde_connector_get_dither_cfg(phys->connector,
  2670. phys->connector->state, &dither_cfg,
  2671. &len, sde_enc->idle_pc_restore);
  2672. /* skip reg writes when return values are invalid or no data */
  2673. if (ret && ret == -ENODATA)
  2674. return;
  2675. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2676. for (i = 0; i < num_lm; i++) {
  2677. hw_pp = sde_enc->hw_pp[i];
  2678. phys->hw_pp->ops.setup_dither(hw_pp,
  2679. dither_cfg, len);
  2680. }
  2681. }
  2682. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2683. {
  2684. struct sde_encoder_virt *sde_enc = NULL;
  2685. int i;
  2686. if (!drm_enc) {
  2687. SDE_ERROR("invalid encoder\n");
  2688. return;
  2689. }
  2690. sde_enc = to_sde_encoder_virt(drm_enc);
  2691. if (!sde_enc->cur_master) {
  2692. SDE_DEBUG("virt encoder has no master\n");
  2693. return;
  2694. }
  2695. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2696. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2697. sde_enc->idle_pc_restore = true;
  2698. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2699. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2700. if (!phys)
  2701. continue;
  2702. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2703. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2704. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2705. phys->ops.restore(phys);
  2706. _sde_encoder_setup_dither(phys);
  2707. }
  2708. if (sde_enc->cur_master->ops.restore)
  2709. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2710. _sde_encoder_virt_enable_helper(drm_enc);
  2711. sde_encoder_control_te(sde_enc, true);
  2712. /*
  2713. * During IPC misr ctl register is reset.
  2714. * Need to reconfigure misr after every IPC.
  2715. */
  2716. if (atomic_read(&sde_enc->misr_enable))
  2717. sde_enc->misr_reconfigure = true;
  2718. }
  2719. static void sde_encoder_populate_encoder_phys(struct drm_encoder *drm_enc,
  2720. struct sde_encoder_virt *sde_enc, struct msm_display_mode *msm_mode)
  2721. {
  2722. struct msm_compression_info *comp_info = &sde_enc->mode_info.comp_info;
  2723. struct msm_display_info *disp_info = &sde_enc->disp_info;
  2724. int i;
  2725. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2726. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2727. if (!phys)
  2728. continue;
  2729. phys->comp_type = comp_info->comp_type;
  2730. phys->comp_ratio = comp_info->comp_ratio;
  2731. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2732. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2733. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2734. phys->dsc_extra_pclk_cycle_cnt =
  2735. comp_info->dsc_info.pclk_per_line;
  2736. phys->dsc_extra_disp_width =
  2737. comp_info->dsc_info.extra_width;
  2738. phys->dce_bytes_per_line =
  2739. comp_info->dsc_info.bytes_per_pkt *
  2740. comp_info->dsc_info.pkt_per_line;
  2741. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2742. phys->dce_bytes_per_line =
  2743. comp_info->vdc_info.bytes_per_pkt *
  2744. comp_info->vdc_info.pkt_per_line;
  2745. }
  2746. if (phys != sde_enc->cur_master) {
  2747. /**
  2748. * on DMS request, the encoder will be enabled
  2749. * already. Invoke restore to reconfigure the
  2750. * new mode.
  2751. */
  2752. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2753. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2754. phys->ops.restore)
  2755. phys->ops.restore(phys);
  2756. else if (phys->ops.enable)
  2757. phys->ops.enable(phys);
  2758. }
  2759. if (atomic_read(&sde_enc->misr_enable) && phys->ops.setup_misr &&
  2760. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2761. phys->ops.setup_misr(phys, true,
  2762. sde_enc->misr_frame_count);
  2763. }
  2764. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2765. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2766. sde_enc->cur_master->ops.restore)
  2767. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2768. else if (sde_enc->cur_master->ops.enable)
  2769. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2770. }
  2771. static void sde_encoder_off_work(struct kthread_work *work)
  2772. {
  2773. struct sde_encoder_virt *sde_enc = container_of(work,
  2774. struct sde_encoder_virt, delayed_off_work.work);
  2775. struct drm_encoder *drm_enc;
  2776. if (!sde_enc) {
  2777. SDE_ERROR("invalid sde encoder\n");
  2778. return;
  2779. }
  2780. drm_enc = &sde_enc->base;
  2781. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2782. sde_encoder_idle_request(drm_enc);
  2783. SDE_ATRACE_END("sde_encoder_off_work");
  2784. }
  2785. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2786. {
  2787. struct sde_encoder_virt *sde_enc = NULL;
  2788. bool has_master_enc = false;
  2789. int i, ret = 0;
  2790. struct sde_connector_state *c_state;
  2791. struct drm_display_mode *cur_mode = NULL;
  2792. struct msm_display_mode *msm_mode;
  2793. if (!drm_enc || !drm_enc->crtc) {
  2794. SDE_ERROR("invalid encoder\n");
  2795. return;
  2796. }
  2797. sde_enc = to_sde_encoder_virt(drm_enc);
  2798. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2799. SDE_ERROR("power resource is not enabled\n");
  2800. return;
  2801. }
  2802. if (!sde_enc->crtc)
  2803. sde_enc->crtc = drm_enc->crtc;
  2804. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2805. SDE_DEBUG_ENC(sde_enc, "\n");
  2806. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2807. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2808. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2809. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2810. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2811. sde_enc->cur_master = phys;
  2812. has_master_enc = true;
  2813. break;
  2814. }
  2815. }
  2816. if (!has_master_enc) {
  2817. sde_enc->cur_master = NULL;
  2818. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2819. return;
  2820. }
  2821. _sde_encoder_input_handler_register(drm_enc);
  2822. c_state = to_sde_connector_state(sde_enc->cur_master->connector->state);
  2823. if (!c_state) {
  2824. SDE_ERROR("invalid connector state\n");
  2825. return;
  2826. }
  2827. msm_mode = &c_state->msm_mode;
  2828. if ((drm_enc->crtc->state->connectors_changed &&
  2829. sde_encoder_in_clone_mode(drm_enc)) ||
  2830. !(msm_is_mode_seamless_vrr(msm_mode)
  2831. || msm_is_mode_seamless_dms(msm_mode)
  2832. || msm_is_mode_seamless_dyn_clk(msm_mode)))
  2833. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2834. sde_encoder_off_work);
  2835. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2836. if (ret) {
  2837. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2838. ret);
  2839. return;
  2840. }
  2841. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2842. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2843. /* turn off vsync_in to update tear check configuration */
  2844. sde_encoder_control_te(sde_enc, false);
  2845. sde_encoder_populate_encoder_phys(drm_enc, sde_enc, msm_mode);
  2846. _sde_encoder_virt_enable_helper(drm_enc);
  2847. sde_encoder_control_te(sde_enc, true);
  2848. }
  2849. void sde_encoder_virt_reset(struct drm_encoder *drm_enc)
  2850. {
  2851. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2852. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2853. int i = 0;
  2854. _sde_encoder_control_fal10_veto(drm_enc, false);
  2855. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2856. if (sde_enc->phys_encs[i]) {
  2857. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2858. sde_enc->phys_encs[i]->connector = NULL;
  2859. sde_enc->phys_encs[i]->hw_ctl = NULL;
  2860. }
  2861. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2862. }
  2863. sde_enc->cur_master = NULL;
  2864. /*
  2865. * clear the cached crtc in sde_enc on use case finish, after all the
  2866. * outstanding events and timers have been completed
  2867. */
  2868. sde_enc->crtc = NULL;
  2869. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2870. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2871. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2872. }
  2873. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2874. {
  2875. struct sde_encoder_virt *sde_enc = NULL;
  2876. struct sde_connector *sde_conn;
  2877. struct sde_kms *sde_kms;
  2878. enum sde_intf_mode intf_mode;
  2879. int ret, i = 0;
  2880. if (!drm_enc) {
  2881. SDE_ERROR("invalid encoder\n");
  2882. return;
  2883. } else if (!drm_enc->dev) {
  2884. SDE_ERROR("invalid dev\n");
  2885. return;
  2886. } else if (!drm_enc->dev->dev_private) {
  2887. SDE_ERROR("invalid dev_private\n");
  2888. return;
  2889. }
  2890. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2891. SDE_ERROR("power resource is not enabled\n");
  2892. return;
  2893. }
  2894. sde_enc = to_sde_encoder_virt(drm_enc);
  2895. if (!sde_enc->cur_master) {
  2896. SDE_ERROR("Invalid cur_master\n");
  2897. return;
  2898. }
  2899. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  2900. SDE_DEBUG_ENC(sde_enc, "\n");
  2901. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2902. if (!sde_kms)
  2903. return;
  2904. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2905. SDE_EVT32(DRMID(drm_enc));
  2906. if (!sde_encoder_in_clone_mode(drm_enc)) {
  2907. /* disable autorefresh */
  2908. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2909. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2910. if (phys && phys->ops.disable_autorefresh)
  2911. phys->ops.disable_autorefresh(phys);
  2912. }
  2913. /* wait for idle */
  2914. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2915. }
  2916. _sde_encoder_input_handler_unregister(drm_enc);
  2917. flush_delayed_work(&sde_conn->status_work);
  2918. /*
  2919. * For primary command mode and video mode encoders, execute the
  2920. * resource control pre-stop operations before the physical encoders
  2921. * are disabled, to allow the rsc to transition its states properly.
  2922. *
  2923. * For other encoder types, rsc should not be enabled until after
  2924. * they have been fully disabled, so delay the pre-stop operations
  2925. * until after the physical disable calls have returned.
  2926. */
  2927. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2928. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2929. sde_encoder_resource_control(drm_enc,
  2930. SDE_ENC_RC_EVENT_PRE_STOP);
  2931. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2932. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2933. if (phys && phys->ops.disable)
  2934. phys->ops.disable(phys);
  2935. }
  2936. } else {
  2937. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2938. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2939. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2940. if (phys && phys->ops.disable)
  2941. phys->ops.disable(phys);
  2942. }
  2943. sde_encoder_resource_control(drm_enc,
  2944. SDE_ENC_RC_EVENT_PRE_STOP);
  2945. }
  2946. /*
  2947. * disable dce after the transfer is complete (for command mode)
  2948. * and after physical encoder is disabled, to make sure timing
  2949. * engine is already disabled (for video mode).
  2950. */
  2951. if (!sde_in_trusted_vm(sde_kms))
  2952. sde_encoder_dce_disable(sde_enc);
  2953. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2954. /* reset connector topology name property */
  2955. if (sde_enc->cur_master && sde_enc->cur_master->connector &&
  2956. sde_enc->crtc && sde_enc->crtc->state->active_changed) {
  2957. ret = sde_rm_update_topology(&sde_kms->rm,
  2958. sde_enc->cur_master->connector->state, NULL);
  2959. if (ret) {
  2960. SDE_ERROR_ENC(sde_enc, "RM failed to update topology, rc: %d\n", ret);
  2961. return;
  2962. }
  2963. }
  2964. if (!sde_encoder_in_clone_mode(drm_enc))
  2965. sde_encoder_virt_reset(drm_enc);
  2966. }
  2967. static void _trigger_encoder_hw_fences_override(struct sde_kms *sde_kms, struct sde_hw_ctl *ctl)
  2968. {
  2969. /* trigger hw-fences override signal */
  2970. if (sde_kms && sde_kms->catalog->hw_fence_rev && ctl->ops.hw_fence_trigger_sw_override)
  2971. ctl->ops.hw_fence_trigger_sw_override(ctl);
  2972. }
  2973. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2974. struct sde_encoder_phys_wb *wb_enc)
  2975. {
  2976. struct sde_encoder_virt *sde_enc;
  2977. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2978. struct sde_ctl_flush_cfg cfg;
  2979. struct sde_hw_dsc *hw_dsc = NULL;
  2980. int i;
  2981. ctl->ops.reset(ctl);
  2982. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2983. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2984. if (wb_enc) {
  2985. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2986. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2987. false, phys_enc->hw_pp->idx);
  2988. if (ctl->ops.update_bitmask)
  2989. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_WB,
  2990. wb_enc->hw_wb->idx, true);
  2991. }
  2992. } else {
  2993. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2994. if (sde_enc->phys_encs[i] && phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2995. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2996. sde_enc->phys_encs[i]->hw_intf, false,
  2997. sde_enc->phys_encs[i]->hw_pp->idx);
  2998. if (ctl->ops.update_bitmask)
  2999. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_INTF,
  3000. sde_enc->phys_encs[i]->hw_intf->idx, true);
  3001. }
  3002. }
  3003. }
  3004. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  3005. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  3006. if (ctl->ops.update_bitmask && phys_enc->hw_pp->merge_3d)
  3007. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_MERGE_3D,
  3008. phys_enc->hw_pp->merge_3d->idx, true);
  3009. }
  3010. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  3011. phys_enc->hw_pp) {
  3012. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  3013. false, phys_enc->hw_pp->idx);
  3014. if (ctl->ops.update_bitmask)
  3015. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_CDM,
  3016. phys_enc->hw_cdm->idx, true);
  3017. }
  3018. if (phys_enc->hw_dnsc_blur && phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk &&
  3019. phys_enc->hw_pp) {
  3020. phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk(phys_enc->hw_dnsc_blur,
  3021. false, phys_enc->hw_pp->idx, phys_enc->in_clone_mode);
  3022. if (ctl->ops.update_dnsc_blur_bitmask)
  3023. ctl->ops.update_dnsc_blur_bitmask(ctl, phys_enc->hw_dnsc_blur->idx, true);
  3024. }
  3025. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  3026. ctl->ops.reset_post_disable)
  3027. ctl->ops.reset_post_disable(ctl, &phys_enc->intf_cfg_v1,
  3028. phys_enc->hw_pp->merge_3d ?
  3029. phys_enc->hw_pp->merge_3d->idx : 0);
  3030. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3031. hw_dsc = sde_enc->hw_dsc[i];
  3032. if (hw_dsc && hw_dsc->ops.bind_pingpong_blk) {
  3033. hw_dsc->ops.bind_pingpong_blk(hw_dsc, false, PINGPONG_MAX);
  3034. if (ctl->ops.update_bitmask)
  3035. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_DSC, hw_dsc->idx, true);
  3036. }
  3037. }
  3038. _trigger_encoder_hw_fences_override(phys_enc->sde_kms, ctl);
  3039. sde_crtc_disable_cp_features(sde_enc->base.crtc);
  3040. ctl->ops.get_pending_flush(ctl, &cfg);
  3041. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  3042. ctl->ops.trigger_flush(ctl);
  3043. ctl->ops.trigger_start(ctl);
  3044. ctl->ops.clear_pending_flush(ctl);
  3045. }
  3046. void sde_encoder_helper_phys_reset(struct sde_encoder_phys *phys_enc)
  3047. {
  3048. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  3049. struct sde_ctl_flush_cfg cfg;
  3050. ctl->ops.reset(ctl);
  3051. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  3052. ctl->ops.get_pending_flush(ctl, &cfg);
  3053. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  3054. ctl->ops.trigger_flush(ctl);
  3055. ctl->ops.trigger_start(ctl);
  3056. }
  3057. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  3058. enum sde_intf_type type, u32 controller_id)
  3059. {
  3060. int i = 0;
  3061. for (i = 0; i < catalog->intf_count; i++) {
  3062. if (catalog->intf[i].type == type
  3063. && catalog->intf[i].controller_id == controller_id) {
  3064. return catalog->intf[i].id;
  3065. }
  3066. }
  3067. return INTF_MAX;
  3068. }
  3069. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  3070. enum sde_intf_type type, u32 controller_id)
  3071. {
  3072. if (controller_id < catalog->wb_count)
  3073. return catalog->wb[controller_id].id;
  3074. return WB_MAX;
  3075. }
  3076. void sde_encoder_hw_fence_status(struct sde_kms *sde_kms,
  3077. struct drm_crtc *crtc, struct sde_hw_ctl *hw_ctl)
  3078. {
  3079. u64 start_timestamp, end_timestamp;
  3080. if (!sde_kms || !hw_ctl || !sde_kms->hw_mdp) {
  3081. SDE_ERROR("invalid inputs\n");
  3082. return;
  3083. }
  3084. if ((sde_kms->debugfs_hw_fence & SDE_INPUT_HW_FENCE_TIMESTAMP)
  3085. && sde_kms->hw_mdp->ops.hw_fence_input_status) {
  3086. sde_kms->hw_mdp->ops.hw_fence_input_status(sde_kms->hw_mdp,
  3087. &start_timestamp, &end_timestamp);
  3088. trace_sde_hw_fence_status(crtc->base.id, "input",
  3089. start_timestamp, end_timestamp);
  3090. }
  3091. if ((sde_kms->debugfs_hw_fence & SDE_OUTPUT_HW_FENCE_TIMESTAMP)
  3092. && hw_ctl->ops.hw_fence_output_status) {
  3093. hw_ctl->ops.hw_fence_output_status(hw_ctl,
  3094. &start_timestamp, &end_timestamp);
  3095. trace_sde_hw_fence_status(crtc->base.id, "output",
  3096. start_timestamp, end_timestamp);
  3097. }
  3098. }
  3099. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  3100. struct drm_crtc *crtc)
  3101. {
  3102. struct sde_hw_uidle *uidle;
  3103. struct sde_uidle_cntr cntr;
  3104. struct sde_uidle_status status;
  3105. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  3106. pr_err("invalid params %d %d\n",
  3107. !sde_kms, !crtc);
  3108. return;
  3109. }
  3110. /* check if perf counters are enabled and setup */
  3111. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  3112. return;
  3113. uidle = sde_kms->hw_uidle;
  3114. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  3115. && uidle->ops.uidle_get_status) {
  3116. uidle->ops.uidle_get_status(uidle, &status);
  3117. trace_sde_perf_uidle_status(
  3118. crtc->base.id,
  3119. status.uidle_danger_status_0,
  3120. status.uidle_danger_status_1,
  3121. status.uidle_safe_status_0,
  3122. status.uidle_safe_status_1,
  3123. status.uidle_idle_status_0,
  3124. status.uidle_idle_status_1,
  3125. status.uidle_fal_status_0,
  3126. status.uidle_fal_status_1,
  3127. status.uidle_status,
  3128. status.uidle_en_fal10);
  3129. }
  3130. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  3131. && uidle->ops.uidle_get_cntr) {
  3132. uidle->ops.uidle_get_cntr(uidle, &cntr);
  3133. trace_sde_perf_uidle_cntr(
  3134. crtc->base.id,
  3135. cntr.fal1_gate_cntr,
  3136. cntr.fal10_gate_cntr,
  3137. cntr.fal_wait_gate_cntr,
  3138. cntr.fal1_num_transitions_cntr,
  3139. cntr.fal10_num_transitions_cntr,
  3140. cntr.min_gate_cntr,
  3141. cntr.max_gate_cntr);
  3142. }
  3143. }
  3144. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  3145. struct sde_encoder_phys *phy_enc)
  3146. {
  3147. struct sde_encoder_virt *sde_enc = NULL;
  3148. unsigned long lock_flags;
  3149. ktime_t ts = 0;
  3150. if (!drm_enc || !phy_enc || !phy_enc->sde_kms)
  3151. return;
  3152. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  3153. sde_enc = to_sde_encoder_virt(drm_enc);
  3154. /*
  3155. * calculate accurate vsync timestamp when available
  3156. * set current time otherwise
  3157. */
  3158. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, phy_enc->sde_kms->catalog->features))
  3159. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  3160. if (!ts)
  3161. ts = ktime_get();
  3162. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3163. phy_enc->last_vsync_timestamp = ts;
  3164. atomic_inc(&phy_enc->vsync_cnt);
  3165. if (sde_enc->crtc_vblank_cb)
  3166. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data, ts);
  3167. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3168. if (phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  3169. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  3170. if (phy_enc->sde_kms->debugfs_hw_fence)
  3171. sde_encoder_hw_fence_status(phy_enc->sde_kms, sde_enc->crtc, phy_enc->hw_ctl);
  3172. SDE_EVT32(DRMID(drm_enc), ktime_to_us(ts), atomic_read(&phy_enc->vsync_cnt));
  3173. SDE_ATRACE_END("encoder_vblank_callback");
  3174. }
  3175. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  3176. struct sde_encoder_phys *phy_enc)
  3177. {
  3178. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3179. if (!phy_enc)
  3180. return;
  3181. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  3182. atomic_inc(&phy_enc->underrun_cnt);
  3183. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  3184. if (sde_enc->cur_master &&
  3185. sde_enc->cur_master->ops.get_underrun_line_count)
  3186. sde_enc->cur_master->ops.get_underrun_line_count(
  3187. sde_enc->cur_master);
  3188. trace_sde_encoder_underrun(DRMID(drm_enc),
  3189. atomic_read(&phy_enc->underrun_cnt));
  3190. if (phy_enc->sde_kms &&
  3191. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  3192. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  3193. SDE_DBG_CTRL("stop_ftrace");
  3194. SDE_DBG_CTRL("panic_underrun");
  3195. SDE_ATRACE_END("encoder_underrun_callback");
  3196. }
  3197. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  3198. void (*vbl_cb)(void *, ktime_t), void *vbl_data)
  3199. {
  3200. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3201. unsigned long lock_flags;
  3202. bool enable;
  3203. int i;
  3204. enable = vbl_cb ? true : false;
  3205. if (!drm_enc) {
  3206. SDE_ERROR("invalid encoder\n");
  3207. return;
  3208. }
  3209. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  3210. SDE_EVT32(DRMID(drm_enc), enable);
  3211. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3212. sde_enc->crtc_vblank_cb = vbl_cb;
  3213. sde_enc->crtc_vblank_cb_data = vbl_data;
  3214. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3215. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3216. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3217. if (phys && phys->ops.control_vblank_irq)
  3218. phys->ops.control_vblank_irq(phys, enable);
  3219. }
  3220. sde_enc->vblank_enabled = enable;
  3221. }
  3222. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  3223. void (*frame_event_cb)(void *, u32 event, ktime_t ts),
  3224. struct drm_crtc *crtc)
  3225. {
  3226. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3227. unsigned long lock_flags;
  3228. bool enable;
  3229. enable = frame_event_cb ? true : false;
  3230. if (!drm_enc) {
  3231. SDE_ERROR("invalid encoder\n");
  3232. return;
  3233. }
  3234. SDE_DEBUG_ENC(sde_enc, "\n");
  3235. SDE_EVT32(DRMID(drm_enc), enable, 0);
  3236. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3237. sde_enc->crtc_frame_event_cb = frame_event_cb;
  3238. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  3239. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3240. }
  3241. static void sde_encoder_frame_done_callback(
  3242. struct drm_encoder *drm_enc,
  3243. struct sde_encoder_phys *ready_phys, u32 event)
  3244. {
  3245. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3246. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3247. unsigned int i;
  3248. bool trigger = true;
  3249. bool is_cmd_mode = false;
  3250. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3251. ktime_t ts = 0;
  3252. if (!sde_kms || !sde_enc->cur_master) {
  3253. SDE_ERROR("invalid param: sde_kms %pK, cur_master %pK\n",
  3254. sde_kms, sde_enc->cur_master);
  3255. return;
  3256. }
  3257. sde_enc->crtc_frame_event_cb_data.connector =
  3258. sde_enc->cur_master->connector;
  3259. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  3260. is_cmd_mode = true;
  3261. /* get precise vsync timestamp for retire fence, if precise vsync timestamp is enabled */
  3262. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, sde_kms->catalog->features) &&
  3263. (event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  3264. (!(event & (SDE_ENCODER_FRAME_EVENT_ERROR | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD))))
  3265. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  3266. /*
  3267. * get current ktime for other events and when precise timestamp is not
  3268. * available for retire-fence
  3269. */
  3270. if (!ts)
  3271. ts = ktime_get();
  3272. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  3273. | SDE_ENCODER_FRAME_EVENT_ERROR
  3274. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode
  3275. && !sde_encoder_check_ctl_done_support(drm_enc)) {
  3276. if (ready_phys->connector)
  3277. topology = sde_connector_get_topology_name(
  3278. ready_phys->connector);
  3279. /* One of the physical encoders has become idle */
  3280. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3281. if (sde_enc->phys_encs[i] == ready_phys) {
  3282. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  3283. atomic_read(&sde_enc->frame_done_cnt[i]));
  3284. if (!atomic_add_unless(
  3285. &sde_enc->frame_done_cnt[i], 1, 2)) {
  3286. SDE_EVT32(DRMID(drm_enc), event,
  3287. ready_phys->intf_idx,
  3288. SDE_EVTLOG_ERROR);
  3289. SDE_ERROR_ENC(sde_enc,
  3290. "intf idx:%d, event:%d\n",
  3291. ready_phys->intf_idx, event);
  3292. return;
  3293. }
  3294. }
  3295. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  3296. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  3297. trigger = false;
  3298. }
  3299. if (trigger) {
  3300. if (sde_enc->crtc_frame_event_cb)
  3301. sde_enc->crtc_frame_event_cb(
  3302. &sde_enc->crtc_frame_event_cb_data, event, ts);
  3303. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3304. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  3305. -1, 0);
  3306. }
  3307. } else if (sde_enc->crtc_frame_event_cb) {
  3308. sde_enc->crtc_frame_event_cb(&sde_enc->crtc_frame_event_cb_data, event, ts);
  3309. }
  3310. }
  3311. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  3312. {
  3313. struct sde_encoder_virt *sde_enc;
  3314. if (!drm_enc) {
  3315. SDE_ERROR("invalid drm encoder\n");
  3316. return -EINVAL;
  3317. }
  3318. sde_enc = to_sde_encoder_virt(drm_enc);
  3319. sde_encoder_resource_control(&sde_enc->base,
  3320. SDE_ENC_RC_EVENT_ENTER_IDLE);
  3321. return 0;
  3322. }
  3323. /**
  3324. * _sde_encoder_update_retire_txq - update tx queue for a retire hw fence
  3325. * phys: Pointer to physical encoder structure
  3326. *
  3327. */
  3328. static inline void _sde_encoder_update_retire_txq(struct sde_encoder_phys *phys,
  3329. struct sde_kms *sde_kms)
  3330. {
  3331. struct sde_connector *c_conn;
  3332. int line_count;
  3333. c_conn = to_sde_connector(phys->connector);
  3334. if (!c_conn) {
  3335. SDE_ERROR("invalid connector");
  3336. return;
  3337. }
  3338. line_count = sde_connector_get_property(phys->connector->state,
  3339. CONNECTOR_PROP_EARLY_FENCE_LINE);
  3340. if (c_conn->hwfence_wb_retire_fences_enable)
  3341. sde_fence_update_hw_fences_txq(c_conn->retire_fence, false, line_count,
  3342. sde_kms->debugfs_hw_fence);
  3343. }
  3344. /**
  3345. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  3346. * drm_enc: Pointer to drm encoder structure
  3347. * phys: Pointer to physical encoder structure
  3348. * extra_flush: Additional bit mask to include in flush trigger
  3349. * config_changed: if true new config is applied, avoid increment of retire
  3350. * count if false
  3351. */
  3352. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  3353. struct sde_encoder_phys *phys,
  3354. struct sde_ctl_flush_cfg *extra_flush,
  3355. bool config_changed)
  3356. {
  3357. struct sde_hw_ctl *ctl;
  3358. unsigned long lock_flags;
  3359. struct sde_encoder_virt *sde_enc;
  3360. int pend_ret_fence_cnt;
  3361. struct sde_connector *c_conn;
  3362. if (!drm_enc || !phys) {
  3363. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  3364. !drm_enc, !phys);
  3365. return;
  3366. }
  3367. sde_enc = to_sde_encoder_virt(drm_enc);
  3368. c_conn = to_sde_connector(phys->connector);
  3369. if (!phys->hw_pp) {
  3370. SDE_ERROR("invalid pingpong hw\n");
  3371. return;
  3372. }
  3373. ctl = phys->hw_ctl;
  3374. if (!ctl || !phys->ops.trigger_flush) {
  3375. SDE_ERROR("missing ctl/trigger cb\n");
  3376. return;
  3377. }
  3378. if (phys->split_role == ENC_ROLE_SKIP) {
  3379. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  3380. "skip flush pp%d ctl%d\n",
  3381. phys->hw_pp->idx - PINGPONG_0,
  3382. ctl->idx - CTL_0);
  3383. return;
  3384. }
  3385. /* update pending counts and trigger kickoff ctl flush atomically */
  3386. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3387. if (phys->ops.is_master && phys->ops.is_master(phys) && config_changed) {
  3388. atomic_inc(&phys->pending_retire_fence_cnt);
  3389. atomic_inc(&phys->pending_ctl_start_cnt);
  3390. }
  3391. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  3392. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  3393. ctl->ops.update_bitmask) {
  3394. /* perform peripheral flush on every frame update for dp dsc */
  3395. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  3396. phys->comp_ratio && c_conn->ops.update_pps)
  3397. c_conn->ops.update_pps(phys->connector, NULL, c_conn->display);
  3398. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH, phys->hw_intf->idx, 1);
  3399. }
  3400. if ((extra_flush && extra_flush->pending_flush_mask)
  3401. && ctl->ops.update_pending_flush)
  3402. ctl->ops.update_pending_flush(ctl, extra_flush);
  3403. phys->ops.trigger_flush(phys);
  3404. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3405. if (ctl->ops.get_pending_flush) {
  3406. struct sde_ctl_flush_cfg pending_flush = {0,};
  3407. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3408. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3409. ctl->idx - CTL_0,
  3410. pending_flush.pending_flush_mask,
  3411. pend_ret_fence_cnt);
  3412. } else {
  3413. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3414. ctl->idx - CTL_0,
  3415. pend_ret_fence_cnt);
  3416. }
  3417. }
  3418. /**
  3419. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3420. * phys: Pointer to physical encoder structure
  3421. */
  3422. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3423. {
  3424. struct sde_hw_ctl *ctl;
  3425. struct sde_encoder_virt *sde_enc;
  3426. if (!phys) {
  3427. SDE_ERROR("invalid argument(s)\n");
  3428. return;
  3429. }
  3430. if (!phys->hw_pp) {
  3431. SDE_ERROR("invalid pingpong hw\n");
  3432. return;
  3433. }
  3434. if (!phys->parent) {
  3435. SDE_ERROR("invalid parent\n");
  3436. return;
  3437. }
  3438. /* avoid ctrl start for encoder in clone mode */
  3439. if (phys->in_clone_mode)
  3440. return;
  3441. ctl = phys->hw_ctl;
  3442. sde_enc = to_sde_encoder_virt(phys->parent);
  3443. if (phys->split_role == ENC_ROLE_SKIP) {
  3444. SDE_DEBUG_ENC(sde_enc,
  3445. "skip start pp%d ctl%d\n",
  3446. phys->hw_pp->idx - PINGPONG_0,
  3447. ctl->idx - CTL_0);
  3448. return;
  3449. }
  3450. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3451. phys->ops.trigger_start(phys);
  3452. }
  3453. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3454. {
  3455. struct sde_hw_ctl *ctl;
  3456. if (!phys_enc) {
  3457. SDE_ERROR("invalid encoder\n");
  3458. return;
  3459. }
  3460. ctl = phys_enc->hw_ctl;
  3461. if (ctl && ctl->ops.trigger_flush)
  3462. ctl->ops.trigger_flush(ctl);
  3463. }
  3464. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3465. {
  3466. struct sde_hw_ctl *ctl;
  3467. if (!phys_enc) {
  3468. SDE_ERROR("invalid encoder\n");
  3469. return;
  3470. }
  3471. ctl = phys_enc->hw_ctl;
  3472. if (ctl && ctl->ops.trigger_start) {
  3473. ctl->ops.trigger_start(ctl);
  3474. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3475. }
  3476. }
  3477. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3478. {
  3479. struct sde_encoder_virt *sde_enc;
  3480. struct sde_connector *sde_con;
  3481. void *sde_con_disp;
  3482. struct sde_hw_ctl *ctl;
  3483. int rc;
  3484. if (!phys_enc) {
  3485. SDE_ERROR("invalid encoder\n");
  3486. return;
  3487. }
  3488. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3489. ctl = phys_enc->hw_ctl;
  3490. if (!ctl || !ctl->ops.reset)
  3491. return;
  3492. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3493. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3494. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3495. phys_enc->connector) {
  3496. sde_con = to_sde_connector(phys_enc->connector);
  3497. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3498. if (sde_con->ops.soft_reset) {
  3499. rc = sde_con->ops.soft_reset(sde_con_disp);
  3500. if (rc) {
  3501. SDE_ERROR_ENC(sde_enc,
  3502. "connector soft reset failure\n");
  3503. SDE_DBG_DUMP(SDE_DBG_BUILT_IN_ALL, "panic");
  3504. }
  3505. }
  3506. }
  3507. phys_enc->enable_state = SDE_ENC_ENABLED;
  3508. }
  3509. void sde_encoder_helper_update_out_fence_txq(struct sde_encoder_virt *sde_enc, bool is_vid)
  3510. {
  3511. struct sde_crtc *sde_crtc;
  3512. struct sde_kms *sde_kms = NULL;
  3513. if (!sde_enc || !sde_enc->crtc) {
  3514. SDE_ERROR("invalid encoder %d\n", !sde_enc);
  3515. return;
  3516. }
  3517. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3518. if (!sde_kms) {
  3519. SDE_ERROR("invalid kms\n");
  3520. return;
  3521. }
  3522. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3523. SDE_EVT32(DRMID(sde_enc->crtc), is_vid);
  3524. sde_fence_update_hw_fences_txq(sde_crtc->output_fence, is_vid, 0, sde_kms ?
  3525. sde_kms->debugfs_hw_fence : 0);
  3526. }
  3527. /**
  3528. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3529. * Iterate through the physical encoders and perform consolidated flush
  3530. * and/or control start triggering as needed. This is done in the virtual
  3531. * encoder rather than the individual physical ones in order to handle
  3532. * use cases that require visibility into multiple physical encoders at
  3533. * a time.
  3534. * sde_enc: Pointer to virtual encoder structure
  3535. * config_changed: if true new config is applied. Avoid regdma_flush and
  3536. * incrementing the retire count if false.
  3537. */
  3538. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc,
  3539. bool config_changed)
  3540. {
  3541. struct sde_hw_ctl *ctl;
  3542. uint32_t i;
  3543. struct sde_ctl_flush_cfg pending_flush = {0,};
  3544. u32 pending_kickoff_cnt;
  3545. struct msm_drm_private *priv = NULL;
  3546. struct sde_kms *sde_kms = NULL;
  3547. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3548. bool is_regdma_blocking = false, is_vid_mode = false;
  3549. struct sde_crtc *sde_crtc;
  3550. if (!sde_enc) {
  3551. SDE_ERROR("invalid encoder\n");
  3552. return;
  3553. }
  3554. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3555. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3556. is_vid_mode = true;
  3557. is_regdma_blocking = (is_vid_mode ||
  3558. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3559. /* don't perform flush/start operations for slave encoders */
  3560. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3561. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3562. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3563. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3564. continue;
  3565. ctl = phys->hw_ctl;
  3566. if (!ctl)
  3567. continue;
  3568. if (phys->connector)
  3569. topology = sde_connector_get_topology_name(
  3570. phys->connector);
  3571. if (!phys->ops.needs_single_flush ||
  3572. !phys->ops.needs_single_flush(phys)) {
  3573. if (config_changed && ctl->ops.reg_dma_flush)
  3574. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3575. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0,
  3576. config_changed);
  3577. } else if (ctl->ops.get_pending_flush) {
  3578. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3579. }
  3580. }
  3581. /* for split flush, combine pending flush masks and send to master */
  3582. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3583. ctl = sde_enc->cur_master->hw_ctl;
  3584. if (config_changed && ctl->ops.reg_dma_flush)
  3585. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3586. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3587. &pending_flush,
  3588. config_changed);
  3589. }
  3590. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3591. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3592. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3593. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3594. continue;
  3595. if (!phys->ops.needs_single_flush ||
  3596. !phys->ops.needs_single_flush(phys)) {
  3597. pending_kickoff_cnt =
  3598. sde_encoder_phys_inc_pending(phys);
  3599. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3600. } else {
  3601. pending_kickoff_cnt =
  3602. sde_encoder_phys_inc_pending(phys);
  3603. SDE_EVT32(pending_kickoff_cnt,
  3604. pending_flush.pending_flush_mask, SDE_EVTLOG_FUNC_CASE2);
  3605. }
  3606. }
  3607. if (atomic_read(&sde_enc->misr_enable))
  3608. sde_encoder_misr_configure(&sde_enc->base, true,
  3609. sde_enc->misr_frame_count);
  3610. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3611. if (crtc_misr_info.misr_enable && sde_crtc &&
  3612. sde_crtc->misr_reconfigure) {
  3613. sde_crtc_misr_setup(sde_enc->crtc, true,
  3614. crtc_misr_info.misr_frame_count);
  3615. sde_crtc->misr_reconfigure = false;
  3616. }
  3617. _sde_encoder_trigger_start(sde_enc->cur_master);
  3618. if (sde_enc->elevated_ahb_vote) {
  3619. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3620. priv = sde_enc->base.dev->dev_private;
  3621. if (sde_kms != NULL) {
  3622. sde_power_scale_reg_bus(&priv->phandle,
  3623. VOTE_INDEX_LOW,
  3624. false);
  3625. }
  3626. sde_enc->elevated_ahb_vote = false;
  3627. }
  3628. }
  3629. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3630. struct drm_encoder *drm_enc,
  3631. unsigned long *affected_displays,
  3632. int num_active_phys)
  3633. {
  3634. struct sde_encoder_virt *sde_enc;
  3635. struct sde_encoder_phys *master;
  3636. enum sde_rm_topology_name topology;
  3637. bool is_right_only;
  3638. if (!drm_enc || !affected_displays)
  3639. return;
  3640. sde_enc = to_sde_encoder_virt(drm_enc);
  3641. master = sde_enc->cur_master;
  3642. if (!master || !master->connector)
  3643. return;
  3644. topology = sde_connector_get_topology_name(master->connector);
  3645. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3646. return;
  3647. /*
  3648. * For pingpong split, the slave pingpong won't generate IRQs. For
  3649. * right-only updates, we can't swap pingpongs, or simply swap the
  3650. * master/slave assignment, we actually have to swap the interfaces
  3651. * so that the master physical encoder will use a pingpong/interface
  3652. * that generates irqs on which to wait.
  3653. */
  3654. is_right_only = !test_bit(0, affected_displays) &&
  3655. test_bit(1, affected_displays);
  3656. if (is_right_only && !sde_enc->intfs_swapped) {
  3657. /* right-only update swap interfaces */
  3658. swap(sde_enc->phys_encs[0]->intf_idx,
  3659. sde_enc->phys_encs[1]->intf_idx);
  3660. sde_enc->intfs_swapped = true;
  3661. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3662. /* left-only or full update, swap back */
  3663. swap(sde_enc->phys_encs[0]->intf_idx,
  3664. sde_enc->phys_encs[1]->intf_idx);
  3665. sde_enc->intfs_swapped = false;
  3666. }
  3667. SDE_DEBUG_ENC(sde_enc,
  3668. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3669. is_right_only, sde_enc->intfs_swapped,
  3670. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3671. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3672. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3673. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3674. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3675. *affected_displays);
  3676. /* ppsplit always uses master since ppslave invalid for irqs*/
  3677. if (num_active_phys == 1)
  3678. *affected_displays = BIT(0);
  3679. }
  3680. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3681. struct sde_encoder_kickoff_params *params)
  3682. {
  3683. struct sde_encoder_virt *sde_enc;
  3684. struct sde_encoder_phys *phys;
  3685. int i, num_active_phys;
  3686. bool master_assigned = false;
  3687. if (!drm_enc || !params)
  3688. return;
  3689. sde_enc = to_sde_encoder_virt(drm_enc);
  3690. if (sde_enc->num_phys_encs <= 1)
  3691. return;
  3692. /* count bits set */
  3693. num_active_phys = hweight_long(params->affected_displays);
  3694. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3695. params->affected_displays, num_active_phys);
  3696. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3697. num_active_phys);
  3698. /* for left/right only update, ppsplit master switches interface */
  3699. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3700. &params->affected_displays, num_active_phys);
  3701. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3702. enum sde_enc_split_role prv_role, new_role;
  3703. bool active = false;
  3704. phys = sde_enc->phys_encs[i];
  3705. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3706. continue;
  3707. active = test_bit(i, &params->affected_displays);
  3708. prv_role = phys->split_role;
  3709. if (active && num_active_phys == 1)
  3710. new_role = ENC_ROLE_SOLO;
  3711. else if (active && !master_assigned)
  3712. new_role = ENC_ROLE_MASTER;
  3713. else if (active)
  3714. new_role = ENC_ROLE_SLAVE;
  3715. else
  3716. new_role = ENC_ROLE_SKIP;
  3717. phys->ops.update_split_role(phys, new_role);
  3718. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3719. sde_enc->cur_master = phys;
  3720. master_assigned = true;
  3721. }
  3722. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3723. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3724. phys->split_role, active);
  3725. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3726. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3727. phys->split_role, active, num_active_phys);
  3728. }
  3729. }
  3730. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3731. {
  3732. struct sde_encoder_virt *sde_enc;
  3733. struct msm_display_info *disp_info;
  3734. if (!drm_enc) {
  3735. SDE_ERROR("invalid encoder\n");
  3736. return false;
  3737. }
  3738. sde_enc = to_sde_encoder_virt(drm_enc);
  3739. disp_info = &sde_enc->disp_info;
  3740. return (disp_info->curr_panel_mode == mode);
  3741. }
  3742. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3743. {
  3744. struct sde_encoder_virt *sde_enc;
  3745. struct sde_encoder_phys *phys;
  3746. unsigned int i;
  3747. struct sde_hw_ctl *ctl;
  3748. if (!drm_enc) {
  3749. SDE_ERROR("invalid encoder\n");
  3750. return;
  3751. }
  3752. sde_enc = to_sde_encoder_virt(drm_enc);
  3753. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3754. phys = sde_enc->phys_encs[i];
  3755. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3756. sde_encoder_check_curr_mode(drm_enc,
  3757. MSM_DISPLAY_CMD_MODE)) {
  3758. ctl = phys->hw_ctl;
  3759. if (ctl->ops.trigger_pending)
  3760. /* update only for command mode primary ctl */
  3761. ctl->ops.trigger_pending(ctl);
  3762. }
  3763. }
  3764. sde_enc->idle_pc_restore = false;
  3765. }
  3766. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3767. {
  3768. struct sde_encoder_virt *sde_enc = container_of(work,
  3769. struct sde_encoder_virt, esd_trigger_work);
  3770. if (!sde_enc) {
  3771. SDE_ERROR("invalid sde encoder\n");
  3772. return;
  3773. }
  3774. sde_encoder_resource_control(&sde_enc->base,
  3775. SDE_ENC_RC_EVENT_KICKOFF);
  3776. }
  3777. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3778. {
  3779. struct sde_encoder_virt *sde_enc = container_of(work,
  3780. struct sde_encoder_virt, input_event_work);
  3781. if (!sde_enc) {
  3782. SDE_ERROR("invalid sde encoder\n");
  3783. return;
  3784. }
  3785. sde_encoder_resource_control(&sde_enc->base,
  3786. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3787. }
  3788. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  3789. {
  3790. struct sde_encoder_virt *sde_enc = container_of(work,
  3791. struct sde_encoder_virt, early_wakeup_work);
  3792. struct sde_kms *sde_kms = to_sde_kms(ddev_to_msm_kms(sde_enc->base.dev));
  3793. if (!sde_kms)
  3794. return;
  3795. sde_vm_lock(sde_kms);
  3796. if (!sde_vm_owns_hw(sde_kms)) {
  3797. sde_vm_unlock(sde_kms);
  3798. SDE_DEBUG("skip early wakeup for ENC-%d, HW is owned by other VM\n",
  3799. DRMID(&sde_enc->base));
  3800. return;
  3801. }
  3802. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  3803. sde_encoder_resource_control(&sde_enc->base,
  3804. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3805. SDE_ATRACE_END("encoder_early_wakeup");
  3806. sde_vm_unlock(sde_kms);
  3807. }
  3808. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  3809. {
  3810. struct sde_encoder_virt *sde_enc = NULL;
  3811. struct msm_drm_thread *disp_thread = NULL;
  3812. struct msm_drm_private *priv = NULL;
  3813. priv = drm_enc->dev->dev_private;
  3814. sde_enc = to_sde_encoder_virt(drm_enc);
  3815. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  3816. SDE_DEBUG_ENC(sde_enc,
  3817. "should only early wake up command mode display\n");
  3818. return;
  3819. }
  3820. if (!sde_enc->crtc || (sde_enc->crtc->index
  3821. >= ARRAY_SIZE(priv->event_thread))) {
  3822. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  3823. sde_enc->crtc == NULL,
  3824. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  3825. return;
  3826. }
  3827. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  3828. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  3829. kthread_queue_work(&disp_thread->worker,
  3830. &sde_enc->early_wakeup_work);
  3831. SDE_ATRACE_END("queue_early_wakeup_work");
  3832. }
  3833. void sde_encoder_handle_hw_fence_error(int ctl_idx, struct sde_kms *sde_kms, u32 handle, int error)
  3834. {
  3835. struct drm_encoder *drm_enc;
  3836. struct sde_encoder_virt *sde_enc;
  3837. struct sde_encoder_phys *cur_master;
  3838. struct sde_crtc *sde_crtc;
  3839. struct sde_crtc_state *sde_crtc_state;
  3840. bool encoder_detected = false;
  3841. bool handle_fence_error;
  3842. SDE_EVT32(ctl_idx, handle, error, SDE_EVTLOG_FUNC_ENTRY);
  3843. if (!sde_kms || !sde_kms->dev) {
  3844. SDE_ERROR("Invalid sde_kms or sde_kms->dev\n");
  3845. return;
  3846. }
  3847. drm_for_each_encoder(drm_enc, sde_kms->dev) {
  3848. sde_enc = to_sde_encoder_virt(drm_enc);
  3849. if (sde_enc && sde_enc->phys_encs[0] && sde_enc->phys_encs[0]->hw_ctl &&
  3850. sde_enc->phys_encs[0]->hw_ctl->idx == ctl_idx) {
  3851. encoder_detected = true;
  3852. cur_master = sde_enc->phys_encs[0];
  3853. SDE_EVT32(ctl_idx, SDE_EVTLOG_FUNC_CASE1);
  3854. break;
  3855. }
  3856. }
  3857. if (!encoder_detected) {
  3858. SDE_DEBUG("failed to get the sde_encoder_phys.\n");
  3859. SDE_EVT32(ctl_idx, SDE_EVTLOG_FUNC_CASE2, SDE_EVTLOG_ERROR);
  3860. return;
  3861. }
  3862. if (!cur_master->parent || !cur_master->parent->crtc || !cur_master->parent->crtc->state) {
  3863. SDE_DEBUG("unexpected null pointer in cur_master.\n");
  3864. SDE_EVT32(ctl_idx, SDE_EVTLOG_FUNC_CASE3, SDE_EVTLOG_ERROR);
  3865. return;
  3866. }
  3867. sde_crtc = to_sde_crtc(cur_master->parent->crtc);
  3868. sde_crtc_state = to_sde_crtc_state(cur_master->parent->crtc->state);
  3869. handle_fence_error = sde_crtc_get_property(sde_crtc_state, CRTC_PROP_HANDLE_FENCE_ERROR);
  3870. if (!handle_fence_error) {
  3871. SDE_DEBUG("userspace not enabled handle fence error in kernel.\n");
  3872. SDE_EVT32(ctl_idx, SDE_EVTLOG_FUNC_CASE4);
  3873. return;
  3874. }
  3875. cur_master->sde_hw_fence_handle = handle;
  3876. if (error) {
  3877. sde_crtc->handle_fence_error_bw_update = true;
  3878. cur_master->sde_hw_fence_error_status = true;
  3879. cur_master->sde_hw_fence_error_value = error;
  3880. }
  3881. atomic_add_unless(&cur_master->pending_retire_fence_cnt, -1, 0);
  3882. wake_up_all(&cur_master->pending_kickoff_wq);
  3883. SDE_EVT32(ctl_idx, error, SDE_EVTLOG_FUNC_EXIT);
  3884. }
  3885. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3886. {
  3887. static const uint64_t timeout_us = 50000;
  3888. static const uint64_t sleep_us = 20;
  3889. struct sde_encoder_virt *sde_enc;
  3890. ktime_t cur_ktime, exp_ktime;
  3891. uint32_t line_count, tmp, i;
  3892. if (!drm_enc) {
  3893. SDE_ERROR("invalid encoder\n");
  3894. return -EINVAL;
  3895. }
  3896. sde_enc = to_sde_encoder_virt(drm_enc);
  3897. if (!sde_enc->cur_master ||
  3898. !sde_enc->cur_master->ops.get_line_count) {
  3899. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3900. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3901. return -EINVAL;
  3902. }
  3903. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3904. line_count = sde_enc->cur_master->ops.get_line_count(
  3905. sde_enc->cur_master);
  3906. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3907. tmp = line_count;
  3908. line_count = sde_enc->cur_master->ops.get_line_count(
  3909. sde_enc->cur_master);
  3910. if (line_count < tmp) {
  3911. SDE_EVT32(DRMID(drm_enc), line_count);
  3912. return 0;
  3913. }
  3914. cur_ktime = ktime_get();
  3915. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3916. break;
  3917. usleep_range(sleep_us / 2, sleep_us);
  3918. }
  3919. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3920. return -ETIMEDOUT;
  3921. }
  3922. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3923. {
  3924. struct drm_encoder *drm_enc;
  3925. struct sde_rm_hw_iter rm_iter;
  3926. bool lm_valid = false;
  3927. bool intf_valid = false;
  3928. if (!phys_enc || !phys_enc->parent) {
  3929. SDE_ERROR("invalid encoder\n");
  3930. return -EINVAL;
  3931. }
  3932. drm_enc = phys_enc->parent;
  3933. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3934. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3935. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3936. phys_enc->has_intf_te)) {
  3937. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3938. SDE_HW_BLK_INTF);
  3939. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3940. struct sde_hw_intf *hw_intf = to_sde_hw_intf(rm_iter.hw);
  3941. if (!hw_intf)
  3942. continue;
  3943. if (phys_enc->hw_ctl->ops.update_bitmask)
  3944. phys_enc->hw_ctl->ops.update_bitmask(
  3945. phys_enc->hw_ctl,
  3946. SDE_HW_FLUSH_INTF,
  3947. hw_intf->idx, 1);
  3948. intf_valid = true;
  3949. }
  3950. if (!intf_valid) {
  3951. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3952. "intf not found to flush\n");
  3953. return -EFAULT;
  3954. }
  3955. } else {
  3956. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3957. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3958. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(rm_iter.hw);
  3959. if (!hw_lm)
  3960. continue;
  3961. /* update LM flush for HW without INTF TE */
  3962. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3963. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3964. phys_enc->hw_ctl,
  3965. hw_lm->idx, 1);
  3966. lm_valid = true;
  3967. }
  3968. if (!lm_valid) {
  3969. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3970. "lm not found to flush\n");
  3971. return -EFAULT;
  3972. }
  3973. }
  3974. return 0;
  3975. }
  3976. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3977. struct sde_encoder_virt *sde_enc)
  3978. {
  3979. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3980. struct sde_hw_mdp *mdptop = NULL;
  3981. sde_enc->dynamic_hdr_updated = false;
  3982. if (sde_enc->cur_master) {
  3983. mdptop = sde_enc->cur_master->hw_mdptop;
  3984. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3985. sde_enc->cur_master->connector);
  3986. }
  3987. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3988. return;
  3989. if (mdptop->ops.set_hdr_plus_metadata) {
  3990. sde_enc->dynamic_hdr_updated = true;
  3991. mdptop->ops.set_hdr_plus_metadata(
  3992. mdptop, dhdr_meta->dynamic_hdr_payload,
  3993. dhdr_meta->dynamic_hdr_payload_size,
  3994. sde_enc->cur_master->intf_idx == INTF_0 ?
  3995. 0 : 1);
  3996. }
  3997. }
  3998. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3999. {
  4000. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  4001. struct sde_encoder_phys *phys;
  4002. int i;
  4003. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4004. phys = sde_enc->phys_encs[i];
  4005. if (phys && phys->ops.hw_reset)
  4006. phys->ops.hw_reset(phys);
  4007. }
  4008. }
  4009. static int _sde_encoder_prepare_for_kickoff_processing(struct drm_encoder *drm_enc,
  4010. struct sde_encoder_kickoff_params *params,
  4011. struct sde_encoder_virt *sde_enc,
  4012. struct sde_kms *sde_kms,
  4013. bool needs_hw_reset, bool is_cmd_mode)
  4014. {
  4015. int rc, ret = 0;
  4016. /* if any phys needs reset, reset all phys, in-order */
  4017. if (needs_hw_reset)
  4018. sde_encoder_needs_hw_reset(drm_enc);
  4019. _sde_encoder_update_master(drm_enc, params);
  4020. _sde_encoder_update_roi(drm_enc);
  4021. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  4022. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  4023. if (rc) {
  4024. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  4025. sde_enc->cur_master->connector->base.id, rc);
  4026. ret = rc;
  4027. }
  4028. }
  4029. if (sde_enc->cur_master &&
  4030. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  4031. !sde_enc->cur_master->cont_splash_enabled)) {
  4032. rc = sde_encoder_dce_setup(sde_enc, params);
  4033. if (rc) {
  4034. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  4035. ret = rc;
  4036. }
  4037. }
  4038. sde_encoder_dce_flush(sde_enc);
  4039. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  4040. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  4041. sde_enc->cur_master, sde_kms->qdss_enabled);
  4042. return ret;
  4043. }
  4044. void _sde_encoder_delay_kickoff_processing(struct sde_encoder_virt *sde_enc)
  4045. {
  4046. ktime_t current_ts, ept_ts;
  4047. u32 avr_step_fps, min_fps = 0, qsync_mode, fps;
  4048. u64 timeout_us = 0, ept;
  4049. bool is_cmd_mode;
  4050. char atrace_buf[64];
  4051. struct drm_connector *drm_conn;
  4052. struct msm_mode_info *info = &sde_enc->mode_info;
  4053. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4054. if (!sde_enc->cur_master || !sde_enc->cur_master->connector || !sde_kms)
  4055. return;
  4056. drm_conn = sde_enc->cur_master->connector;
  4057. ept = sde_connector_get_property(drm_conn->state, CONNECTOR_PROP_EPT);
  4058. if (!ept)
  4059. return;
  4060. qsync_mode = sde_connector_get_property(drm_conn->state, CONNECTOR_PROP_QSYNC_MODE);
  4061. if (qsync_mode)
  4062. _sde_encoder_get_qsync_fps_callback(&sde_enc->base, &min_fps, drm_conn->state);
  4063. /* use min qsync fps, if feature is enabled; otherwise min default fps */
  4064. min_fps = min_fps ? min_fps : DEFAULT_MIN_FPS;
  4065. fps = sde_encoder_get_fps(&sde_enc->base);
  4066. min_fps = min(min_fps, fps);
  4067. is_cmd_mode = sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE);
  4068. /* for cmd mode with qsync - EPT_FPS will be used to delay the processing */
  4069. if (test_bit(SDE_FEATURE_EPT_FPS, sde_kms->catalog->features)
  4070. && is_cmd_mode && qsync_mode) {
  4071. SDE_DEBUG("enc:%d, ept:%llu not applicable for cmd mode with qsync enabled",
  4072. DRMID(&sde_enc->base), ept);
  4073. return;
  4074. }
  4075. avr_step_fps = info->avr_step_fps;
  4076. current_ts = ktime_get_ns();
  4077. /* ept is in ns and avr_step is mulitple of refresh rate */
  4078. ept_ts = avr_step_fps ? ept - DIV_ROUND_UP(NSEC_PER_SEC, avr_step_fps) + NSEC_PER_MSEC
  4079. : ept - (2 * NSEC_PER_MSEC);
  4080. /* ept time already elapsed */
  4081. if (ept_ts <= current_ts) {
  4082. SDE_DEBUG("enc:%d, ept elapsed; ept:%llu, ept_ts:%llu, current_ts:%llu\n",
  4083. DRMID(&sde_enc->base), ept, ept_ts, current_ts);
  4084. return;
  4085. }
  4086. timeout_us = DIV_ROUND_UP((ept_ts - current_ts), 1000);
  4087. /* validate timeout is not beyond the min fps */
  4088. if (timeout_us > DIV_ROUND_UP(USEC_PER_SEC, min_fps)) {
  4089. SDE_ERROR("enc:%d, invalid timeout_us:%llu; ept:%llu, ept_ts:%llu, cur_ts:%llu\n",
  4090. DRMID(&sde_enc->base), timeout_us, ept, ept_ts, current_ts);
  4091. return;
  4092. }
  4093. snprintf(atrace_buf, sizeof(atrace_buf), "schedule_timeout_%llu", ept);
  4094. SDE_ATRACE_BEGIN(atrace_buf);
  4095. usleep_range(timeout_us, timeout_us + 10);
  4096. SDE_ATRACE_END(atrace_buf);
  4097. SDE_EVT32(DRMID(&sde_enc->base), qsync_mode, avr_step_fps, min_fps, ktime_to_us(current_ts),
  4098. ktime_to_us(ept_ts), timeout_us);
  4099. }
  4100. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  4101. struct sde_encoder_kickoff_params *params)
  4102. {
  4103. struct sde_encoder_virt *sde_enc;
  4104. struct sde_encoder_phys *phys, *cur_master;
  4105. struct sde_kms *sde_kms = NULL;
  4106. struct sde_crtc *sde_crtc;
  4107. bool needs_hw_reset = false, is_cmd_mode;
  4108. int i, rc, ret = 0;
  4109. struct msm_display_info *disp_info;
  4110. if (!drm_enc || !params || !drm_enc->dev ||
  4111. !drm_enc->dev->dev_private) {
  4112. SDE_ERROR("invalid args\n");
  4113. return -EINVAL;
  4114. }
  4115. sde_enc = to_sde_encoder_virt(drm_enc);
  4116. sde_kms = sde_encoder_get_kms(drm_enc);
  4117. if (!sde_kms)
  4118. return -EINVAL;
  4119. disp_info = &sde_enc->disp_info;
  4120. sde_crtc = to_sde_crtc(sde_enc->crtc);
  4121. SDE_DEBUG_ENC(sde_enc, "\n");
  4122. SDE_EVT32(DRMID(drm_enc));
  4123. cur_master = sde_enc->cur_master;
  4124. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  4125. if (cur_master && cur_master->connector)
  4126. sde_enc->frame_trigger_mode =
  4127. sde_connector_get_property(cur_master->connector->state,
  4128. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  4129. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  4130. /* prepare for next kickoff, may include waiting on previous kickoff */
  4131. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  4132. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4133. phys = sde_enc->phys_encs[i];
  4134. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  4135. params->recovery_events_enabled =
  4136. sde_enc->recovery_events_enabled;
  4137. if (phys) {
  4138. if (phys->ops.prepare_for_kickoff) {
  4139. rc = phys->ops.prepare_for_kickoff(
  4140. phys, params);
  4141. if (rc)
  4142. ret = rc;
  4143. }
  4144. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  4145. needs_hw_reset = true;
  4146. _sde_encoder_setup_dither(phys);
  4147. if (sde_enc->cur_master &&
  4148. sde_connector_is_qsync_updated(
  4149. sde_enc->cur_master->connector))
  4150. _helper_flush_qsync(phys);
  4151. }
  4152. }
  4153. if (is_cmd_mode && sde_enc->cur_master &&
  4154. (sde_connector_is_qsync_updated(sde_enc->cur_master->connector) ||
  4155. _sde_encoder_is_autorefresh_enabled(sde_enc)))
  4156. _sde_encoder_update_rsc_client(drm_enc, true);
  4157. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  4158. if (rc) {
  4159. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  4160. ret = rc;
  4161. goto end;
  4162. }
  4163. _sde_encoder_delay_kickoff_processing(sde_enc);
  4164. ret = _sde_encoder_prepare_for_kickoff_processing(drm_enc, params, sde_enc, sde_kms,
  4165. needs_hw_reset, is_cmd_mode);
  4166. end:
  4167. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  4168. return ret;
  4169. }
  4170. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool config_changed)
  4171. {
  4172. struct sde_encoder_virt *sde_enc;
  4173. struct sde_encoder_phys *phys;
  4174. struct sde_kms *sde_kms;
  4175. unsigned int i;
  4176. if (!drm_enc) {
  4177. SDE_ERROR("invalid encoder\n");
  4178. return;
  4179. }
  4180. SDE_ATRACE_BEGIN("encoder_kickoff");
  4181. sde_enc = to_sde_encoder_virt(drm_enc);
  4182. SDE_DEBUG_ENC(sde_enc, "\n");
  4183. if (sde_enc->delay_kickoff) {
  4184. u32 loop_count = 20;
  4185. u32 sleep = DELAY_KICKOFF_POLL_TIMEOUT_US / loop_count;
  4186. for (i = 0; i < loop_count; i++) {
  4187. usleep_range(sleep, sleep * 2);
  4188. if (!sde_enc->delay_kickoff)
  4189. break;
  4190. }
  4191. SDE_EVT32(DRMID(drm_enc), i, SDE_EVTLOG_FUNC_CASE1);
  4192. }
  4193. /* update txq for any output retire hw-fence (wb-path) */
  4194. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4195. if (!sde_kms) {
  4196. SDE_ERROR("invalid sde_kms\n");
  4197. return;
  4198. }
  4199. if (sde_enc->cur_master)
  4200. _sde_encoder_update_retire_txq(sde_enc->cur_master, sde_kms);
  4201. /* All phys encs are ready to go, trigger the kickoff */
  4202. _sde_encoder_kickoff_phys(sde_enc, config_changed);
  4203. /* allow phys encs to handle any post-kickoff business */
  4204. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4205. phys = sde_enc->phys_encs[i];
  4206. if (phys && phys->ops.handle_post_kickoff)
  4207. phys->ops.handle_post_kickoff(phys);
  4208. }
  4209. if (sde_enc->autorefresh_solver_disable &&
  4210. !_sde_encoder_is_autorefresh_enabled(sde_enc))
  4211. _sde_encoder_update_rsc_client(drm_enc, true);
  4212. SDE_ATRACE_END("encoder_kickoff");
  4213. }
  4214. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  4215. struct sde_hw_pp_vsync_info *info)
  4216. {
  4217. struct sde_encoder_virt *sde_enc;
  4218. struct sde_encoder_phys *phys;
  4219. int i, ret;
  4220. if (!drm_enc || !info)
  4221. return;
  4222. sde_enc = to_sde_encoder_virt(drm_enc);
  4223. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4224. phys = sde_enc->phys_encs[i];
  4225. if (phys && phys->hw_intf && phys->hw_pp
  4226. && phys->hw_intf->ops.get_vsync_info) {
  4227. ret = phys->hw_intf->ops.get_vsync_info(
  4228. phys->hw_intf, &info[i]);
  4229. if (!ret) {
  4230. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  4231. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  4232. }
  4233. }
  4234. }
  4235. }
  4236. void sde_encoder_get_transfer_time(struct drm_encoder *drm_enc,
  4237. u32 *transfer_time_us)
  4238. {
  4239. struct sde_encoder_virt *sde_enc;
  4240. struct msm_mode_info *info;
  4241. if (!drm_enc || !transfer_time_us) {
  4242. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  4243. !transfer_time_us);
  4244. return;
  4245. }
  4246. sde_enc = to_sde_encoder_virt(drm_enc);
  4247. info = &sde_enc->mode_info;
  4248. *transfer_time_us = info->mdp_transfer_time_us;
  4249. }
  4250. u32 sde_encoder_helper_get_kickoff_timeout_ms(struct drm_encoder *drm_enc)
  4251. {
  4252. struct drm_encoder *src_enc = drm_enc;
  4253. struct sde_encoder_virt *sde_enc;
  4254. struct sde_kms *sde_kms;
  4255. u32 fps;
  4256. if (!drm_enc) {
  4257. SDE_ERROR("invalid encoder\n");
  4258. return DEFAULT_KICKOFF_TIMEOUT_MS;
  4259. }
  4260. sde_kms = sde_encoder_get_kms(drm_enc);
  4261. if (!sde_kms)
  4262. return DEFAULT_KICKOFF_TIMEOUT_MS;
  4263. if (sde_encoder_in_clone_mode(drm_enc))
  4264. src_enc = sde_crtc_get_src_encoder_of_clone(drm_enc->crtc);
  4265. if (!src_enc)
  4266. return DEFAULT_KICKOFF_TIMEOUT_MS;
  4267. if (test_bit(SDE_FEATURE_EMULATED_ENV, sde_kms->catalog->features))
  4268. return MAX_KICKOFF_TIMEOUT_MS;
  4269. sde_enc = to_sde_encoder_virt(src_enc);
  4270. fps = sde_enc->mode_info.frame_rate;
  4271. if (!fps || fps >= DEFAULT_TIMEOUT_FPS_THRESHOLD)
  4272. return DEFAULT_KICKOFF_TIMEOUT_MS;
  4273. else
  4274. return (SEC_TO_MILLI_SEC / fps) * 2;
  4275. }
  4276. int sde_encoder_get_avr_status(struct drm_encoder *drm_enc)
  4277. {
  4278. struct sde_encoder_virt *sde_enc;
  4279. struct sde_encoder_phys *master;
  4280. bool is_vid_mode;
  4281. if (!drm_enc)
  4282. return -EINVAL;
  4283. sde_enc = to_sde_encoder_virt(drm_enc);
  4284. master = sde_enc->cur_master;
  4285. is_vid_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CAP_VID_MODE);
  4286. if (!master || !is_vid_mode || !sde_connector_get_qsync_mode(master->connector))
  4287. return -ENODATA;
  4288. if (!master->hw_intf->ops.get_avr_status)
  4289. return -EOPNOTSUPP;
  4290. return master->hw_intf->ops.get_avr_status(master->hw_intf);
  4291. }
  4292. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  4293. struct drm_framebuffer *fb)
  4294. {
  4295. struct drm_encoder *drm_enc;
  4296. struct sde_hw_mixer_cfg mixer;
  4297. struct sde_rm_hw_iter lm_iter;
  4298. bool lm_valid = false;
  4299. if (!phys_enc || !phys_enc->parent) {
  4300. SDE_ERROR("invalid encoder\n");
  4301. return -EINVAL;
  4302. }
  4303. drm_enc = phys_enc->parent;
  4304. memset(&mixer, 0, sizeof(mixer));
  4305. /* reset associated CTL/LMs */
  4306. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  4307. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  4308. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  4309. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  4310. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(lm_iter.hw);
  4311. if (!hw_lm)
  4312. continue;
  4313. /* need to flush LM to remove it */
  4314. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  4315. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  4316. phys_enc->hw_ctl,
  4317. hw_lm->idx, 1);
  4318. if (fb) {
  4319. /* assume a single LM if targeting a frame buffer */
  4320. if (lm_valid)
  4321. continue;
  4322. mixer.out_height = fb->height;
  4323. mixer.out_width = fb->width;
  4324. if (hw_lm->ops.setup_mixer_out)
  4325. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  4326. }
  4327. lm_valid = true;
  4328. /* only enable border color on LM */
  4329. if (phys_enc->hw_ctl->ops.setup_blendstage)
  4330. phys_enc->hw_ctl->ops.setup_blendstage(
  4331. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  4332. }
  4333. if (!lm_valid) {
  4334. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  4335. return -EFAULT;
  4336. }
  4337. return 0;
  4338. }
  4339. void sde_encoder_helper_hw_fence_sw_override(struct sde_encoder_phys *phys_enc,
  4340. struct sde_hw_ctl *ctl)
  4341. {
  4342. if (!ctl || !ctl->ops.hw_fence_trigger_sw_override)
  4343. return;
  4344. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx, ctl->ops.get_hw_fence_status ?
  4345. ctl->ops.get_hw_fence_status(ctl) : SDE_EVTLOG_ERROR);
  4346. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  4347. ctl->ops.hw_fence_trigger_sw_override(ctl);
  4348. }
  4349. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  4350. {
  4351. struct sde_encoder_virt *sde_enc;
  4352. struct sde_encoder_phys *phys;
  4353. int i, rc = 0, ret = 0;
  4354. struct sde_hw_ctl *ctl;
  4355. if (!drm_enc) {
  4356. SDE_ERROR("invalid encoder\n");
  4357. return -EINVAL;
  4358. }
  4359. sde_enc = to_sde_encoder_virt(drm_enc);
  4360. /* update the qsync parameters for the current frame */
  4361. if (sde_enc->cur_master)
  4362. sde_connector_set_qsync_params(
  4363. sde_enc->cur_master->connector);
  4364. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4365. phys = sde_enc->phys_encs[i];
  4366. if (phys && phys->ops.prepare_commit)
  4367. phys->ops.prepare_commit(phys);
  4368. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  4369. ret = -ETIMEDOUT;
  4370. if (phys && phys->hw_ctl) {
  4371. ctl = phys->hw_ctl;
  4372. /*
  4373. * avoid clearing the pending flush during the first
  4374. * frame update after idle power collpase as the
  4375. * restore path would have updated the pending flush
  4376. */
  4377. if (!sde_enc->idle_pc_restore &&
  4378. ctl->ops.clear_pending_flush)
  4379. ctl->ops.clear_pending_flush(ctl);
  4380. }
  4381. }
  4382. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  4383. rc = sde_connector_prepare_commit(
  4384. sde_enc->cur_master->connector);
  4385. if (rc)
  4386. SDE_ERROR_ENC(sde_enc,
  4387. "prepare commit failed conn %d rc %d\n",
  4388. sde_enc->cur_master->connector->base.id,
  4389. rc);
  4390. }
  4391. return ret;
  4392. }
  4393. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  4394. bool enable, u32 frame_count)
  4395. {
  4396. if (!phys_enc)
  4397. return;
  4398. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  4399. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  4400. enable, frame_count);
  4401. }
  4402. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  4403. bool nonblock, u32 *misr_value)
  4404. {
  4405. if (!phys_enc)
  4406. return -EINVAL;
  4407. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  4408. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  4409. nonblock, misr_value) : -ENOTSUPP;
  4410. }
  4411. #if IS_ENABLED(CONFIG_DEBUG_FS)
  4412. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  4413. {
  4414. struct sde_encoder_virt *sde_enc;
  4415. int i;
  4416. if (!s || !s->private)
  4417. return -EINVAL;
  4418. sde_enc = s->private;
  4419. mutex_lock(&sde_enc->enc_lock);
  4420. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4421. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4422. if (!phys)
  4423. continue;
  4424. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  4425. phys->intf_idx - INTF_0,
  4426. atomic_read(&phys->vsync_cnt),
  4427. atomic_read(&phys->underrun_cnt));
  4428. switch (phys->intf_mode) {
  4429. case INTF_MODE_VIDEO:
  4430. seq_puts(s, "mode: video\n");
  4431. break;
  4432. case INTF_MODE_CMD:
  4433. seq_puts(s, "mode: command\n");
  4434. break;
  4435. case INTF_MODE_WB_BLOCK:
  4436. seq_puts(s, "mode: wb block\n");
  4437. break;
  4438. case INTF_MODE_WB_LINE:
  4439. seq_puts(s, "mode: wb line\n");
  4440. break;
  4441. default:
  4442. seq_puts(s, "mode: ???\n");
  4443. break;
  4444. }
  4445. }
  4446. mutex_unlock(&sde_enc->enc_lock);
  4447. return 0;
  4448. }
  4449. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  4450. struct file *file)
  4451. {
  4452. return single_open(file, _sde_encoder_status_show, inode->i_private);
  4453. }
  4454. static ssize_t _sde_encoder_misr_setup(struct file *file,
  4455. const char __user *user_buf, size_t count, loff_t *ppos)
  4456. {
  4457. struct sde_encoder_virt *sde_enc;
  4458. char buf[MISR_BUFF_SIZE + 1];
  4459. size_t buff_copy;
  4460. u32 frame_count, enable;
  4461. struct sde_kms *sde_kms = NULL;
  4462. struct drm_encoder *drm_enc;
  4463. if (!file || !file->private_data)
  4464. return -EINVAL;
  4465. sde_enc = file->private_data;
  4466. if (!sde_enc)
  4467. return -EINVAL;
  4468. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4469. if (!sde_kms)
  4470. return -EINVAL;
  4471. drm_enc = &sde_enc->base;
  4472. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4473. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  4474. return -ENOTSUPP;
  4475. }
  4476. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4477. if (copy_from_user(buf, user_buf, buff_copy))
  4478. return -EINVAL;
  4479. buf[buff_copy] = 0; /* end of string */
  4480. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4481. return -EINVAL;
  4482. atomic_set(&sde_enc->misr_enable, enable);
  4483. sde_enc->misr_reconfigure = true;
  4484. sde_enc->misr_frame_count = frame_count;
  4485. return count;
  4486. }
  4487. static ssize_t _sde_encoder_misr_read(struct file *file,
  4488. char __user *user_buff, size_t count, loff_t *ppos)
  4489. {
  4490. struct sde_encoder_virt *sde_enc;
  4491. struct sde_kms *sde_kms = NULL;
  4492. struct drm_encoder *drm_enc;
  4493. int i = 0, len = 0;
  4494. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4495. int rc;
  4496. if (*ppos)
  4497. return 0;
  4498. if (!file || !file->private_data)
  4499. return -EINVAL;
  4500. sde_enc = file->private_data;
  4501. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4502. if (!sde_kms)
  4503. return -EINVAL;
  4504. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4505. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  4506. return -ENOTSUPP;
  4507. }
  4508. drm_enc = &sde_enc->base;
  4509. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  4510. if (rc < 0) {
  4511. SDE_ERROR("failed to enable power resource %d\n", rc);
  4512. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  4513. return rc;
  4514. }
  4515. sde_vm_lock(sde_kms);
  4516. if (!sde_vm_owns_hw(sde_kms)) {
  4517. SDE_DEBUG("op not supported due to HW unavailablity\n");
  4518. rc = -EOPNOTSUPP;
  4519. goto end;
  4520. }
  4521. if (!atomic_read(&sde_enc->misr_enable)) {
  4522. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4523. "disabled\n");
  4524. goto buff_check;
  4525. }
  4526. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4527. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4528. u32 misr_value = 0;
  4529. if (!phys || !phys->ops.collect_misr) {
  4530. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4531. "invalid\n");
  4532. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  4533. continue;
  4534. }
  4535. rc = phys->ops.collect_misr(phys, false, &misr_value);
  4536. if (rc) {
  4537. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4538. "invalid\n");
  4539. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  4540. rc);
  4541. continue;
  4542. } else {
  4543. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4544. "Intf idx:%d\n",
  4545. phys->intf_idx - INTF_0);
  4546. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4547. "0x%x\n", misr_value);
  4548. }
  4549. }
  4550. buff_check:
  4551. if (count <= len) {
  4552. len = 0;
  4553. goto end;
  4554. }
  4555. if (copy_to_user(user_buff, buf, len)) {
  4556. len = -EFAULT;
  4557. goto end;
  4558. }
  4559. *ppos += len; /* increase offset */
  4560. end:
  4561. sde_vm_unlock(sde_kms);
  4562. pm_runtime_put_sync(drm_enc->dev->dev);
  4563. return len;
  4564. }
  4565. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4566. {
  4567. struct sde_encoder_virt *sde_enc;
  4568. struct sde_kms *sde_kms;
  4569. int i;
  4570. static const struct file_operations debugfs_status_fops = {
  4571. .open = _sde_encoder_debugfs_status_open,
  4572. .read = seq_read,
  4573. .llseek = seq_lseek,
  4574. .release = single_release,
  4575. };
  4576. static const struct file_operations debugfs_misr_fops = {
  4577. .open = simple_open,
  4578. .read = _sde_encoder_misr_read,
  4579. .write = _sde_encoder_misr_setup,
  4580. };
  4581. char name[SDE_NAME_SIZE];
  4582. if (!drm_enc) {
  4583. SDE_ERROR("invalid encoder\n");
  4584. return -EINVAL;
  4585. }
  4586. sde_enc = to_sde_encoder_virt(drm_enc);
  4587. sde_kms = sde_encoder_get_kms(drm_enc);
  4588. if (!sde_kms) {
  4589. SDE_ERROR("invalid sde_kms\n");
  4590. return -EINVAL;
  4591. }
  4592. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4593. /* create overall sub-directory for the encoder */
  4594. sde_enc->debugfs_root = debugfs_create_dir(name,
  4595. drm_enc->dev->primary->debugfs_root);
  4596. if (!sde_enc->debugfs_root)
  4597. return -ENOMEM;
  4598. /* don't error check these */
  4599. debugfs_create_file("status", 0400,
  4600. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4601. debugfs_create_file("misr_data", 0600,
  4602. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4603. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4604. &sde_enc->idle_pc_enabled);
  4605. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4606. &sde_enc->frame_trigger_mode);
  4607. debugfs_create_x32("dynamic_irqs_config", 0600, sde_enc->debugfs_root,
  4608. (u32 *)&sde_enc->dynamic_irqs_config);
  4609. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4610. if (sde_enc->phys_encs[i] &&
  4611. sde_enc->phys_encs[i]->ops.late_register)
  4612. sde_enc->phys_encs[i]->ops.late_register(
  4613. sde_enc->phys_encs[i],
  4614. sde_enc->debugfs_root);
  4615. return 0;
  4616. }
  4617. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4618. {
  4619. struct sde_encoder_virt *sde_enc;
  4620. if (!drm_enc)
  4621. return;
  4622. sde_enc = to_sde_encoder_virt(drm_enc);
  4623. debugfs_remove_recursive(sde_enc->debugfs_root);
  4624. }
  4625. #else
  4626. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4627. {
  4628. return 0;
  4629. }
  4630. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4631. {
  4632. }
  4633. #endif /* CONFIG_DEBUG_FS */
  4634. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4635. {
  4636. return _sde_encoder_init_debugfs(encoder);
  4637. }
  4638. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4639. {
  4640. _sde_encoder_destroy_debugfs(encoder);
  4641. }
  4642. static int sde_encoder_virt_add_phys_encs(
  4643. struct msm_display_info *disp_info,
  4644. struct sde_encoder_virt *sde_enc,
  4645. struct sde_enc_phys_init_params *params)
  4646. {
  4647. struct sde_encoder_phys *enc = NULL;
  4648. u32 display_caps = disp_info->capabilities;
  4649. SDE_DEBUG_ENC(sde_enc, "\n");
  4650. /*
  4651. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4652. * in this function, check up-front.
  4653. */
  4654. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4655. ARRAY_SIZE(sde_enc->phys_encs)) {
  4656. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4657. sde_enc->num_phys_encs);
  4658. return -EINVAL;
  4659. }
  4660. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4661. enc = sde_encoder_phys_vid_init(params);
  4662. if (IS_ERR_OR_NULL(enc)) {
  4663. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4664. PTR_ERR(enc));
  4665. return !enc ? -EINVAL : PTR_ERR(enc);
  4666. }
  4667. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4668. }
  4669. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4670. enc = sde_encoder_phys_cmd_init(params);
  4671. if (IS_ERR_OR_NULL(enc)) {
  4672. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4673. PTR_ERR(enc));
  4674. return !enc ? -EINVAL : PTR_ERR(enc);
  4675. }
  4676. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4677. }
  4678. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4679. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4680. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4681. else
  4682. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4683. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4684. ++sde_enc->num_phys_encs;
  4685. return 0;
  4686. }
  4687. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4688. struct sde_enc_phys_init_params *params)
  4689. {
  4690. struct sde_encoder_phys *enc = NULL;
  4691. if (!sde_enc) {
  4692. SDE_ERROR("invalid encoder\n");
  4693. return -EINVAL;
  4694. }
  4695. SDE_DEBUG_ENC(sde_enc, "\n");
  4696. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4697. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4698. sde_enc->num_phys_encs);
  4699. return -EINVAL;
  4700. }
  4701. enc = sde_encoder_phys_wb_init(params);
  4702. if (IS_ERR_OR_NULL(enc)) {
  4703. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4704. PTR_ERR(enc));
  4705. return !enc ? -EINVAL : PTR_ERR(enc);
  4706. }
  4707. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4708. ++sde_enc->num_phys_encs;
  4709. return 0;
  4710. }
  4711. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4712. struct sde_kms *sde_kms,
  4713. struct msm_display_info *disp_info,
  4714. int *drm_enc_mode)
  4715. {
  4716. int ret = 0;
  4717. int i = 0;
  4718. enum sde_intf_type intf_type;
  4719. struct sde_encoder_virt_ops parent_ops = {
  4720. sde_encoder_vblank_callback,
  4721. sde_encoder_underrun_callback,
  4722. sde_encoder_frame_done_callback,
  4723. _sde_encoder_get_qsync_fps_callback,
  4724. };
  4725. struct sde_enc_phys_init_params phys_params;
  4726. if (!sde_enc || !sde_kms) {
  4727. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4728. !sde_enc, !sde_kms);
  4729. return -EINVAL;
  4730. }
  4731. memset(&phys_params, 0, sizeof(phys_params));
  4732. phys_params.sde_kms = sde_kms;
  4733. phys_params.parent = &sde_enc->base;
  4734. phys_params.parent_ops = parent_ops;
  4735. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4736. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4737. SDE_DEBUG("\n");
  4738. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4739. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4740. intf_type = INTF_DSI;
  4741. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4742. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4743. intf_type = INTF_HDMI;
  4744. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4745. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4746. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4747. else
  4748. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4749. intf_type = INTF_DP;
  4750. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4751. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4752. intf_type = INTF_WB;
  4753. } else {
  4754. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4755. return -EINVAL;
  4756. }
  4757. WARN_ON(disp_info->num_of_h_tiles < 1);
  4758. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4759. sde_enc->te_source = disp_info->te_source;
  4760. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4761. sde_enc->idle_pc_enabled = test_bit(SDE_FEATURE_IDLE_PC, sde_kms->catalog->features);
  4762. sde_enc->input_event_enabled = test_bit(SDE_FEATURE_TOUCH_WAKEUP,
  4763. sde_kms->catalog->features);
  4764. sde_enc->ctl_done_supported = test_bit(SDE_FEATURE_CTL_DONE,
  4765. sde_kms->catalog->features);
  4766. mutex_lock(&sde_enc->enc_lock);
  4767. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4768. /*
  4769. * Left-most tile is at index 0, content is controller id
  4770. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4771. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4772. */
  4773. u32 controller_id = disp_info->h_tile_instance[i];
  4774. if (disp_info->num_of_h_tiles > 1) {
  4775. if (i == 0)
  4776. phys_params.split_role = ENC_ROLE_MASTER;
  4777. else
  4778. phys_params.split_role = ENC_ROLE_SLAVE;
  4779. } else {
  4780. phys_params.split_role = ENC_ROLE_SOLO;
  4781. }
  4782. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4783. i, controller_id, phys_params.split_role);
  4784. if (intf_type == INTF_WB) {
  4785. phys_params.intf_idx = INTF_MAX;
  4786. phys_params.wb_idx = sde_encoder_get_wb(
  4787. sde_kms->catalog,
  4788. intf_type, controller_id);
  4789. if (phys_params.wb_idx == WB_MAX) {
  4790. SDE_ERROR_ENC(sde_enc,
  4791. "could not get wb: type %d, id %d\n",
  4792. intf_type, controller_id);
  4793. ret = -EINVAL;
  4794. }
  4795. } else {
  4796. phys_params.wb_idx = WB_MAX;
  4797. phys_params.intf_idx = sde_encoder_get_intf(
  4798. sde_kms->catalog, intf_type,
  4799. controller_id);
  4800. if (phys_params.intf_idx == INTF_MAX) {
  4801. SDE_ERROR_ENC(sde_enc,
  4802. "could not get wb: type %d, id %d\n",
  4803. intf_type, controller_id);
  4804. ret = -EINVAL;
  4805. }
  4806. }
  4807. if (!ret) {
  4808. if (intf_type == INTF_WB)
  4809. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4810. &phys_params);
  4811. else
  4812. ret = sde_encoder_virt_add_phys_encs(
  4813. disp_info,
  4814. sde_enc,
  4815. &phys_params);
  4816. if (ret)
  4817. SDE_ERROR_ENC(sde_enc,
  4818. "failed to add phys encs\n");
  4819. }
  4820. }
  4821. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4822. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4823. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4824. if (vid_phys) {
  4825. atomic_set(&vid_phys->vsync_cnt, 0);
  4826. atomic_set(&vid_phys->underrun_cnt, 0);
  4827. }
  4828. if (cmd_phys) {
  4829. atomic_set(&cmd_phys->vsync_cnt, 0);
  4830. atomic_set(&cmd_phys->underrun_cnt, 0);
  4831. }
  4832. }
  4833. mutex_unlock(&sde_enc->enc_lock);
  4834. return ret;
  4835. }
  4836. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4837. .mode_set = sde_encoder_virt_mode_set,
  4838. .disable = sde_encoder_virt_disable,
  4839. .enable = sde_encoder_virt_enable,
  4840. .atomic_check = sde_encoder_virt_atomic_check,
  4841. };
  4842. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4843. .destroy = sde_encoder_destroy,
  4844. .late_register = sde_encoder_late_register,
  4845. .early_unregister = sde_encoder_early_unregister,
  4846. };
  4847. struct drm_encoder *sde_encoder_init(struct drm_device *dev, struct msm_display_info *disp_info)
  4848. {
  4849. struct msm_drm_private *priv = dev->dev_private;
  4850. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4851. struct drm_encoder *drm_enc = NULL;
  4852. struct sde_encoder_virt *sde_enc = NULL;
  4853. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4854. char name[SDE_NAME_SIZE];
  4855. int ret = 0, i, intf_index = INTF_MAX;
  4856. struct sde_encoder_phys *phys = NULL;
  4857. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4858. if (!sde_enc) {
  4859. ret = -ENOMEM;
  4860. goto fail;
  4861. }
  4862. mutex_init(&sde_enc->enc_lock);
  4863. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4864. &drm_enc_mode);
  4865. if (ret)
  4866. goto fail;
  4867. sde_enc->cur_master = NULL;
  4868. spin_lock_init(&sde_enc->enc_spinlock);
  4869. mutex_init(&sde_enc->vblank_ctl_lock);
  4870. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4871. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4872. drm_enc = &sde_enc->base;
  4873. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4874. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4875. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4876. phys = sde_enc->phys_encs[i];
  4877. if (!phys)
  4878. continue;
  4879. if (phys->ops.is_master && phys->ops.is_master(phys))
  4880. intf_index = phys->intf_idx - INTF_0;
  4881. }
  4882. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4883. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4884. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4885. SDE_RSC_PRIMARY_DISP_CLIENT :
  4886. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4887. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4888. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4889. PTR_ERR(sde_enc->rsc_client));
  4890. sde_enc->rsc_client = NULL;
  4891. }
  4892. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  4893. sde_enc->input_event_enabled) {
  4894. ret = _sde_encoder_input_handler(sde_enc);
  4895. if (ret)
  4896. SDE_ERROR(
  4897. "input handler registration failed, rc = %d\n", ret);
  4898. }
  4899. /* Keep posted start as default configuration in driver
  4900. if SBLUT is supported on target. Do not allow HAL to
  4901. override driver's default frame trigger mode.
  4902. */
  4903. if(sde_kms->catalog->dma_cfg.reg_dma_blks[REG_DMA_TYPE_SB].valid)
  4904. sde_enc->frame_trigger_mode = FRAME_DONE_WAIT_POSTED_START;
  4905. mutex_init(&sde_enc->rc_lock);
  4906. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4907. sde_encoder_off_work);
  4908. sde_enc->vblank_enabled = false;
  4909. sde_enc->qdss_status = false;
  4910. kthread_init_work(&sde_enc->input_event_work,
  4911. sde_encoder_input_event_work_handler);
  4912. kthread_init_work(&sde_enc->early_wakeup_work,
  4913. sde_encoder_early_wakeup_work_handler);
  4914. kthread_init_work(&sde_enc->esd_trigger_work,
  4915. sde_encoder_esd_trigger_work_handler);
  4916. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4917. SDE_DEBUG_ENC(sde_enc, "created\n");
  4918. return drm_enc;
  4919. fail:
  4920. SDE_ERROR("failed to create encoder\n");
  4921. if (drm_enc)
  4922. sde_encoder_destroy(drm_enc);
  4923. return ERR_PTR(ret);
  4924. }
  4925. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4926. enum msm_event_wait event)
  4927. {
  4928. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4929. struct sde_encoder_virt *sde_enc = NULL;
  4930. int i, ret = 0;
  4931. char atrace_buf[32];
  4932. if (!drm_enc) {
  4933. SDE_ERROR("invalid encoder\n");
  4934. return -EINVAL;
  4935. }
  4936. sde_enc = to_sde_encoder_virt(drm_enc);
  4937. SDE_DEBUG_ENC(sde_enc, "\n");
  4938. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4939. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4940. switch (event) {
  4941. case MSM_ENC_COMMIT_DONE:
  4942. fn_wait = phys->ops.wait_for_commit_done;
  4943. break;
  4944. case MSM_ENC_TX_COMPLETE:
  4945. fn_wait = phys->ops.wait_for_tx_complete;
  4946. break;
  4947. case MSM_ENC_VBLANK:
  4948. fn_wait = phys->ops.wait_for_vblank;
  4949. break;
  4950. case MSM_ENC_ACTIVE_REGION:
  4951. fn_wait = phys->ops.wait_for_active;
  4952. break;
  4953. default:
  4954. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4955. event);
  4956. return -EINVAL;
  4957. }
  4958. if (phys && fn_wait) {
  4959. snprintf(atrace_buf, sizeof(atrace_buf),
  4960. "wait_completion_event_%d", event);
  4961. SDE_ATRACE_BEGIN(atrace_buf);
  4962. ret = fn_wait(phys);
  4963. SDE_ATRACE_END(atrace_buf);
  4964. if (ret) {
  4965. SDE_ERROR_ENC(sde_enc, "intf_type:%d, event:%d i:%d, failed:%d\n",
  4966. sde_enc->disp_info.intf_type, event, i, ret);
  4967. SDE_EVT32(DRMID(drm_enc), sde_enc->disp_info.intf_type, event,
  4968. i, ret, SDE_EVTLOG_ERROR);
  4969. return ret;
  4970. }
  4971. }
  4972. }
  4973. return ret;
  4974. }
  4975. void sde_encoder_helper_get_jitter_bounds_ns(u32 frame_rate,
  4976. u32 jitter_num, u32 jitter_denom,
  4977. ktime_t *l_bound, ktime_t *u_bound)
  4978. {
  4979. ktime_t jitter_ns, frametime_ns;
  4980. frametime_ns = (1 * 1000000000) / frame_rate;
  4981. jitter_ns = jitter_num * frametime_ns;
  4982. do_div(jitter_ns, jitter_denom * 100);
  4983. *l_bound = frametime_ns - jitter_ns;
  4984. *u_bound = frametime_ns + jitter_ns;
  4985. }
  4986. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4987. {
  4988. struct sde_encoder_virt *sde_enc;
  4989. if (!drm_enc) {
  4990. SDE_ERROR("invalid encoder\n");
  4991. return 0;
  4992. }
  4993. sde_enc = to_sde_encoder_virt(drm_enc);
  4994. return sde_enc->mode_info.frame_rate;
  4995. }
  4996. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4997. {
  4998. struct sde_encoder_virt *sde_enc = NULL;
  4999. int i;
  5000. if (!encoder) {
  5001. SDE_ERROR("invalid encoder\n");
  5002. return INTF_MODE_NONE;
  5003. }
  5004. sde_enc = to_sde_encoder_virt(encoder);
  5005. if (sde_enc->cur_master)
  5006. return sde_enc->cur_master->intf_mode;
  5007. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5008. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  5009. if (phys)
  5010. return phys->intf_mode;
  5011. }
  5012. return INTF_MODE_NONE;
  5013. }
  5014. u32 sde_encoder_get_frame_count(struct drm_encoder *encoder)
  5015. {
  5016. struct sde_encoder_virt *sde_enc = NULL;
  5017. struct sde_encoder_phys *phys;
  5018. if (!encoder) {
  5019. SDE_ERROR("invalid encoder\n");
  5020. return 0;
  5021. }
  5022. sde_enc = to_sde_encoder_virt(encoder);
  5023. phys = sde_enc->cur_master;
  5024. return phys ? atomic_read(&phys->vsync_cnt) : 0;
  5025. }
  5026. bool sde_encoder_get_vblank_timestamp(struct drm_encoder *encoder,
  5027. ktime_t *tvblank)
  5028. {
  5029. struct sde_encoder_virt *sde_enc = NULL;
  5030. struct sde_encoder_phys *phys;
  5031. if (!encoder) {
  5032. SDE_ERROR("invalid encoder\n");
  5033. return false;
  5034. }
  5035. sde_enc = to_sde_encoder_virt(encoder);
  5036. phys = sde_enc->cur_master;
  5037. if (!phys)
  5038. return false;
  5039. *tvblank = phys->last_vsync_timestamp;
  5040. return *tvblank ? true : false;
  5041. }
  5042. static void _sde_encoder_cache_hw_res_cont_splash(
  5043. struct drm_encoder *encoder,
  5044. struct sde_kms *sde_kms)
  5045. {
  5046. int i, idx;
  5047. struct sde_encoder_virt *sde_enc;
  5048. struct sde_encoder_phys *phys_enc;
  5049. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  5050. sde_enc = to_sde_encoder_virt(encoder);
  5051. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  5052. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  5053. sde_enc->hw_pp[i] = NULL;
  5054. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  5055. break;
  5056. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  5057. }
  5058. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  5059. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  5060. sde_enc->hw_dsc[i] = NULL;
  5061. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  5062. break;
  5063. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  5064. }
  5065. /*
  5066. * If we have multiple phys encoders with one controller, make
  5067. * sure to populate the controller pointer in both phys encoders.
  5068. */
  5069. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  5070. phys_enc = sde_enc->phys_encs[idx];
  5071. phys_enc->hw_ctl = NULL;
  5072. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  5073. SDE_HW_BLK_CTL);
  5074. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5075. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  5076. phys_enc->hw_ctl = to_sde_hw_ctl(ctl_iter.hw);
  5077. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  5078. phys_enc->intf_idx, phys_enc->hw_ctl);
  5079. }
  5080. }
  5081. }
  5082. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  5083. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5084. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  5085. phys->hw_intf = NULL;
  5086. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  5087. break;
  5088. phys->hw_intf = to_sde_hw_intf(intf_iter.hw);
  5089. }
  5090. }
  5091. /**
  5092. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  5093. * device bootup when cont_splash is enabled
  5094. * @drm_enc: Pointer to drm encoder structure
  5095. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  5096. * @enable: boolean indicates enable or displae state of splash
  5097. * @Return: true if successful in updating the encoder structure
  5098. */
  5099. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  5100. struct sde_splash_display *splash_display, bool enable)
  5101. {
  5102. struct sde_encoder_virt *sde_enc;
  5103. struct msm_drm_private *priv;
  5104. struct sde_kms *sde_kms;
  5105. struct drm_connector *conn = NULL;
  5106. struct sde_connector *sde_conn = NULL;
  5107. struct sde_connector_state *sde_conn_state = NULL;
  5108. struct drm_display_mode *drm_mode = NULL;
  5109. struct sde_encoder_phys *phys_enc;
  5110. struct drm_bridge *bridge;
  5111. int ret = 0, i;
  5112. struct msm_sub_mode sub_mode;
  5113. if (!encoder) {
  5114. SDE_ERROR("invalid drm enc\n");
  5115. return -EINVAL;
  5116. }
  5117. sde_enc = to_sde_encoder_virt(encoder);
  5118. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  5119. if (!sde_kms) {
  5120. SDE_ERROR("invalid sde_kms\n");
  5121. return -EINVAL;
  5122. }
  5123. priv = encoder->dev->dev_private;
  5124. if (!priv->num_connectors) {
  5125. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  5126. return -EINVAL;
  5127. }
  5128. SDE_DEBUG_ENC(sde_enc,
  5129. "num of connectors: %d\n", priv->num_connectors);
  5130. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  5131. if (!enable) {
  5132. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5133. phys_enc = sde_enc->phys_encs[i];
  5134. if (phys_enc)
  5135. phys_enc->cont_splash_enabled = false;
  5136. }
  5137. return ret;
  5138. }
  5139. if (!splash_display) {
  5140. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  5141. return -EINVAL;
  5142. }
  5143. for (i = 0; i < priv->num_connectors; i++) {
  5144. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  5145. priv->connectors[i]->base.id);
  5146. sde_conn = to_sde_connector(priv->connectors[i]);
  5147. if (!sde_conn->encoder) {
  5148. SDE_DEBUG_ENC(sde_enc,
  5149. "encoder not attached to connector\n");
  5150. continue;
  5151. }
  5152. if (sde_conn->encoder->base.id
  5153. == encoder->base.id) {
  5154. conn = (priv->connectors[i]);
  5155. break;
  5156. }
  5157. }
  5158. if (!conn || !conn->state) {
  5159. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  5160. return -EINVAL;
  5161. }
  5162. sde_conn_state = to_sde_connector_state(conn->state);
  5163. if (!sde_conn->ops.get_mode_info) {
  5164. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  5165. return -EINVAL;
  5166. }
  5167. sub_mode.dsc_mode = splash_display->dsc_cnt ? MSM_DISPLAY_DSC_MODE_ENABLED :
  5168. MSM_DISPLAY_DSC_MODE_DISABLED;
  5169. drm_mode = &encoder->crtc->state->adjusted_mode;
  5170. ret = sde_connector_get_mode_info(&sde_conn->base,
  5171. drm_mode, &sub_mode, &sde_conn_state->mode_info);
  5172. if (ret) {
  5173. SDE_ERROR_ENC(sde_enc,
  5174. "conn: ->get_mode_info failed. ret=%d\n", ret);
  5175. return ret;
  5176. }
  5177. if (sde_conn->encoder) {
  5178. conn->state->best_encoder = sde_conn->encoder;
  5179. SDE_DEBUG_ENC(sde_enc,
  5180. "configured cstate->best_encoder to ID = %d\n",
  5181. conn->state->best_encoder->base.id);
  5182. } else {
  5183. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  5184. conn->base.id);
  5185. }
  5186. sde_enc->crtc = encoder->crtc;
  5187. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  5188. conn->state, false);
  5189. if (ret) {
  5190. SDE_ERROR_ENC(sde_enc,
  5191. "failed to reserve hw resources, %d\n", ret);
  5192. return ret;
  5193. }
  5194. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  5195. sde_connector_get_topology_name(conn));
  5196. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  5197. drm_mode->hdisplay, drm_mode->vdisplay);
  5198. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  5199. bridge = drm_bridge_chain_get_first_bridge(encoder);
  5200. if (bridge) {
  5201. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  5202. /*
  5203. * For cont-splash use case, we update the mode
  5204. * configurations manually. This will skip the
  5205. * usually mode set call when actual frame is
  5206. * pushed from framework. The bridge needs to
  5207. * be updated with the current drm mode by
  5208. * calling the bridge mode set ops.
  5209. */
  5210. drm_bridge_chain_mode_set(bridge, drm_mode, drm_mode);
  5211. } else {
  5212. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  5213. }
  5214. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  5215. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5216. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  5217. if (!phys) {
  5218. SDE_ERROR_ENC(sde_enc,
  5219. "phys encoders not initialized\n");
  5220. return -EINVAL;
  5221. }
  5222. /* update connector for master and slave phys encoders */
  5223. phys->connector = conn;
  5224. phys->cont_splash_enabled = true;
  5225. phys->hw_pp = sde_enc->hw_pp[i];
  5226. if (phys->ops.cont_splash_mode_set)
  5227. phys->ops.cont_splash_mode_set(phys, drm_mode);
  5228. if (phys->ops.is_master && phys->ops.is_master(phys))
  5229. sde_enc->cur_master = phys;
  5230. }
  5231. return ret;
  5232. }
  5233. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  5234. bool skip_pre_kickoff)
  5235. {
  5236. struct msm_drm_thread *event_thread = NULL;
  5237. struct msm_drm_private *priv = NULL;
  5238. struct sde_encoder_virt *sde_enc = NULL;
  5239. if (!enc || !enc->dev || !enc->dev->dev_private) {
  5240. SDE_ERROR("invalid parameters\n");
  5241. return -EINVAL;
  5242. }
  5243. priv = enc->dev->dev_private;
  5244. sde_enc = to_sde_encoder_virt(enc);
  5245. if (!sde_enc->crtc || (sde_enc->crtc->index
  5246. >= ARRAY_SIZE(priv->event_thread))) {
  5247. SDE_DEBUG_ENC(sde_enc,
  5248. "invalid cached CRTC: %d or crtc index: %d\n",
  5249. sde_enc->crtc == NULL,
  5250. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  5251. return -EINVAL;
  5252. }
  5253. SDE_EVT32_VERBOSE(DRMID(enc));
  5254. event_thread = &priv->event_thread[sde_enc->crtc->index];
  5255. if (!skip_pre_kickoff) {
  5256. sde_enc->delay_kickoff = true;
  5257. kthread_queue_work(&event_thread->worker,
  5258. &sde_enc->esd_trigger_work);
  5259. kthread_flush_work(&sde_enc->esd_trigger_work);
  5260. }
  5261. /*
  5262. * panel may stop generating te signal (vsync) during esd failure. rsc
  5263. * hardware may hang without vsync. Avoid rsc hang by generating the
  5264. * vsync from watchdog timer instead of panel.
  5265. */
  5266. sde_encoder_helper_switch_vsync(enc, true);
  5267. if (!skip_pre_kickoff) {
  5268. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  5269. sde_enc->delay_kickoff = false;
  5270. }
  5271. return 0;
  5272. }
  5273. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  5274. {
  5275. struct sde_encoder_virt *sde_enc;
  5276. if (!encoder) {
  5277. SDE_ERROR("invalid drm enc\n");
  5278. return false;
  5279. }
  5280. sde_enc = to_sde_encoder_virt(encoder);
  5281. return sde_enc->recovery_events_enabled;
  5282. }
  5283. void sde_encoder_enable_recovery_event(struct drm_encoder *encoder)
  5284. {
  5285. struct sde_encoder_virt *sde_enc;
  5286. if (!encoder) {
  5287. SDE_ERROR("invalid drm enc\n");
  5288. return;
  5289. }
  5290. sde_enc = to_sde_encoder_virt(encoder);
  5291. sde_enc->recovery_events_enabled = true;
  5292. }
  5293. bool sde_encoder_needs_dsc_disable(struct drm_encoder *drm_enc)
  5294. {
  5295. struct sde_kms *sde_kms;
  5296. struct drm_connector *conn;
  5297. struct sde_connector_state *conn_state;
  5298. if (!drm_enc)
  5299. return false;
  5300. sde_kms = sde_encoder_get_kms(drm_enc);
  5301. if (!sde_kms)
  5302. return false;
  5303. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  5304. if (!conn || !conn->state)
  5305. return false;
  5306. conn_state = to_sde_connector_state(conn->state);
  5307. return TOPOLOGY_DSC_MODE(conn_state->old_topology_name);
  5308. }
  5309. struct sde_hw_ctl *sde_encoder_get_hw_ctl(struct sde_connector *c_conn)
  5310. {
  5311. struct drm_encoder *drm_enc;
  5312. struct sde_encoder_virt *sde_enc;
  5313. struct sde_encoder_phys *cur_master;
  5314. struct sde_hw_ctl *hw_ctl = NULL;
  5315. if (!c_conn || !c_conn->hwfence_wb_retire_fences_enable)
  5316. goto exit;
  5317. /* get encoder to find the hw_ctl for this connector */
  5318. drm_enc = c_conn->encoder;
  5319. if (!drm_enc)
  5320. goto exit;
  5321. sde_enc = to_sde_encoder_virt(drm_enc);
  5322. cur_master = sde_enc->phys_encs[0];
  5323. if (!cur_master || !cur_master->hw_ctl)
  5324. goto exit;
  5325. hw_ctl = cur_master->hw_ctl;
  5326. SDE_DEBUG("conn hw_ctl idx:%d intf_mode:%d\n", hw_ctl->idx, cur_master->intf_mode);
  5327. exit:
  5328. return hw_ctl;
  5329. }
  5330. void sde_encoder_add_data_to_minidump_va(struct drm_encoder *drm_enc)
  5331. {
  5332. struct sde_encoder_virt *sde_enc;
  5333. struct sde_encoder_phys *phys_enc;
  5334. u32 i;
  5335. sde_enc = to_sde_encoder_virt(drm_enc);
  5336. for( i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  5337. {
  5338. phys_enc = sde_enc->phys_encs[i];
  5339. if(phys_enc && phys_enc->ops.add_to_minidump)
  5340. phys_enc->ops.add_to_minidump(phys_enc);
  5341. phys_enc = sde_enc->phys_cmd_encs[i];
  5342. if(phys_enc && phys_enc->ops.add_to_minidump)
  5343. phys_enc->ops.add_to_minidump(phys_enc);
  5344. phys_enc = sde_enc->phys_vid_encs[i];
  5345. if(phys_enc && phys_enc->ops.add_to_minidump)
  5346. phys_enc->ops.add_to_minidump(phys_enc);
  5347. }
  5348. }
  5349. void sde_encoder_misr_sign_event_notify(struct drm_encoder *drm_enc)
  5350. {
  5351. struct drm_event event;
  5352. struct drm_connector *connector;
  5353. struct sde_connector *c_conn = NULL;
  5354. struct sde_connector_state *c_state = NULL;
  5355. struct sde_encoder_virt *sde_enc = NULL;
  5356. struct sde_encoder_phys *phys = NULL;
  5357. u32 current_misr_value[MAX_DSI_DISPLAYS] = {0};
  5358. int rc = 0, i = 0;
  5359. bool misr_updated = false, roi_updated = false;
  5360. struct msm_roi_list *prev_roi, *c_state_roi;
  5361. if (!drm_enc)
  5362. return;
  5363. sde_enc = to_sde_encoder_virt(drm_enc);
  5364. if (!atomic_read(&sde_enc->misr_enable)) {
  5365. SDE_DEBUG("MISR is disabled\n");
  5366. return;
  5367. }
  5368. connector = sde_enc->cur_master->connector;
  5369. if (!connector)
  5370. return;
  5371. c_conn = to_sde_connector(connector);
  5372. c_state = to_sde_connector_state(connector->state);
  5373. atomic64_set(&c_conn->previous_misr_sign.num_valid_misr, 0);
  5374. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5375. phys = sde_enc->phys_encs[i];
  5376. if (!phys || !phys->ops.collect_misr) {
  5377. SDE_DEBUG("invalid misr ops idx:%d\n", i);
  5378. continue;
  5379. }
  5380. rc = phys->ops.collect_misr(phys, true, &current_misr_value[i]);
  5381. if (rc) {
  5382. SDE_ERROR("failed to collect misr %d\n", rc);
  5383. return;
  5384. }
  5385. atomic64_inc(&c_conn->previous_misr_sign.num_valid_misr);
  5386. }
  5387. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5388. if (current_misr_value[i] != c_conn->previous_misr_sign.misr_sign_value[i]) {
  5389. c_conn->previous_misr_sign.misr_sign_value[i] = current_misr_value[i];
  5390. misr_updated = true;
  5391. }
  5392. }
  5393. prev_roi = &c_conn->previous_misr_sign.roi_list;
  5394. c_state_roi = &c_state->rois;
  5395. if (prev_roi->num_rects != c_state_roi->num_rects) {
  5396. roi_updated = true;
  5397. } else {
  5398. for (i = 0; i < prev_roi->num_rects; i++) {
  5399. if (IS_ROI_UPDATED(prev_roi->roi[i], c_state_roi->roi[i]))
  5400. roi_updated = true;
  5401. }
  5402. }
  5403. if (roi_updated)
  5404. memcpy(&c_conn->previous_misr_sign.roi_list, &c_state->rois, sizeof(c_state->rois));
  5405. if (misr_updated || roi_updated) {
  5406. event.type = DRM_EVENT_MISR_SIGN;
  5407. event.length = sizeof(c_conn->previous_misr_sign);
  5408. msm_mode_object_event_notify(&connector->base, connector->dev, &event,
  5409. (u8 *)&c_conn->previous_misr_sign);
  5410. }
  5411. }