sde_crtc.c 237 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671
  1. /*
  2. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021 The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <linux/sort.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/ktime.h>
  23. #include <drm/sde_drm.h>
  24. #include <drm/drm_mode.h>
  25. #include <drm/drm_crtc.h>
  26. #include <drm/drm_probe_helper.h>
  27. #include <drm/drm_flip_work.h>
  28. #include <soc/qcom/of_common.h>
  29. #include <linux/version.h>
  30. #include <linux/soc/qcom/qcom_sync_file.h>
  31. #include <linux/file.h>
  32. #include "sde_kms.h"
  33. #include "sde_hw_lm.h"
  34. #include "sde_hw_ctl.h"
  35. #include "sde_hw_dspp.h"
  36. #include "sde_crtc.h"
  37. #include "sde_plane.h"
  38. #include "sde_hw_util.h"
  39. #include "sde_hw_catalog.h"
  40. #include "sde_color_processing.h"
  41. #include "sde_encoder.h"
  42. #include "sde_connector.h"
  43. #include "sde_vbif.h"
  44. #include "sde_power_handle.h"
  45. #include "sde_core_perf.h"
  46. #include "sde_trace.h"
  47. #include "msm_drv.h"
  48. #include "sde_vm.h"
  49. #define SDE_PSTATES_MAX (SDE_STAGE_MAX * 4)
  50. #define SDE_MULTIRECT_PLANE_MAX (SDE_STAGE_MAX * 2)
  51. /* Max number of planes with hw fences within one commit */
  52. #define MAX_HW_FENCES SDE_MULTIRECT_PLANE_MAX
  53. /* Wait for at most 2 vsync for spec fence bind */
  54. #define SPEC_FENCE_TIMEOUT_MS 84
  55. struct sde_crtc_custom_events {
  56. u32 event;
  57. int (*func)(struct drm_crtc *crtc, bool en,
  58. struct sde_irq_callback *irq);
  59. };
  60. struct vblank_work {
  61. struct kthread_work work;
  62. int crtc_id;
  63. bool enable;
  64. struct msm_drm_private *priv;
  65. };
  66. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  67. bool en, struct sde_irq_callback *ad_irq);
  68. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  69. bool en, struct sde_irq_callback *idle_irq);
  70. static int sde_crtc_mmrm_interrupt_handler(struct drm_crtc *crtc_drm,
  71. bool en, struct sde_irq_callback *idle_irq);
  72. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  73. struct sde_irq_callback *noirq);
  74. static int sde_crtc_frame_data_interrupt_handler(struct drm_crtc *crtc_drm,
  75. bool en, struct sde_irq_callback *idle_irq);
  76. static int _sde_crtc_set_noise_layer(struct sde_crtc *sde_crtc,
  77. struct sde_crtc_state *cstate,
  78. void __user *usr_ptr);
  79. static int sde_crtc_vm_release_handler(struct drm_crtc *crtc_drm,
  80. bool en, struct sde_irq_callback *irq);
  81. static int sde_crtc_opr_event_handler(struct drm_crtc *crtc_drm,
  82. bool en, struct sde_irq_callback *irq);
  83. static struct sde_crtc_custom_events custom_events[] = {
  84. {DRM_EVENT_AD_BACKLIGHT, sde_cp_ad_interrupt},
  85. {DRM_EVENT_CRTC_POWER, sde_crtc_power_interrupt_handler},
  86. {DRM_EVENT_IDLE_NOTIFY, sde_crtc_idle_interrupt_handler},
  87. {DRM_EVENT_HISTOGRAM, sde_cp_hist_interrupt},
  88. {DRM_EVENT_SDE_POWER, sde_crtc_pm_event_handler},
  89. {DRM_EVENT_LTM_HIST, sde_cp_ltm_hist_interrupt},
  90. {DRM_EVENT_LTM_WB_PB, sde_cp_ltm_wb_pb_interrupt},
  91. {DRM_EVENT_LTM_OFF, sde_cp_ltm_off_event_handler},
  92. {DRM_EVENT_MMRM_CB, sde_crtc_mmrm_interrupt_handler},
  93. {DRM_EVENT_VM_RELEASE, sde_crtc_vm_release_handler},
  94. {DRM_EVENT_FRAME_DATA, sde_crtc_frame_data_interrupt_handler},
  95. {DRM_EVENT_OPR_VALUE, sde_crtc_opr_event_handler},
  96. };
  97. /* default input fence timeout, in ms */
  98. #define SDE_CRTC_INPUT_FENCE_TIMEOUT 10000
  99. /*
  100. * The default input fence timeout is 2 seconds while max allowed
  101. * range is 10 seconds. Any value above 10 seconds adds glitches beyond
  102. * tolerance limit.
  103. */
  104. #define SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT 10000
  105. /* layer mixer index on sde_crtc */
  106. #define LEFT_MIXER 0
  107. #define RIGHT_MIXER 1
  108. #define MISR_BUFF_SIZE 256
  109. /*
  110. * Time period for fps calculation in micro seconds.
  111. * Default value is set to 1 sec.
  112. */
  113. #define DEFAULT_FPS_PERIOD_1_SEC 1000000
  114. #define MAX_FPS_PERIOD_5_SECONDS 5000000
  115. #define MAX_FRAME_COUNT 1000
  116. #define MILI_TO_MICRO 1000
  117. #define SKIP_STAGING_PIPE_ZPOS 255
  118. static void sde_crtc_install_noise_layer_properties(struct sde_crtc *sde_crtc,
  119. struct sde_mdss_cfg *catalog, struct sde_kms_info *info);
  120. static void sde_cp_crtc_apply_noise(struct drm_crtc *crtc,
  121. struct drm_crtc_state *state);
  122. static inline struct sde_kms *_sde_crtc_get_kms(struct drm_crtc *crtc)
  123. {
  124. struct msm_drm_private *priv;
  125. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  126. SDE_ERROR("invalid crtc\n");
  127. return NULL;
  128. }
  129. priv = crtc->dev->dev_private;
  130. if (!priv || !priv->kms) {
  131. SDE_ERROR("invalid kms\n");
  132. return NULL;
  133. }
  134. return to_sde_kms(priv->kms);
  135. }
  136. enum sde_wb_usage_type sde_crtc_get_wb_usage_type(struct drm_crtc *crtc)
  137. {
  138. struct drm_connector *conn;
  139. struct drm_connector_list_iter conn_iter;
  140. enum sde_wb_usage_type usage_type = 0;
  141. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  142. drm_for_each_connector_iter(conn, &conn_iter) {
  143. if (conn->state && (conn->state->crtc == crtc)
  144. && (conn->connector_type == DRM_MODE_CONNECTOR_VIRTUAL)) {
  145. usage_type = sde_connector_get_property(conn->state,
  146. CONNECTOR_PROP_WB_USAGE_TYPE);
  147. break;
  148. }
  149. }
  150. drm_connector_list_iter_end(&conn_iter);
  151. return usage_type;
  152. }
  153. static inline struct drm_connector_state *_sde_crtc_get_virt_conn_state(
  154. struct drm_crtc *crtc, struct drm_crtc_state *crtc_state)
  155. {
  156. struct drm_connector *conn;
  157. struct drm_connector_state *conn_state, *virt_conn_state = NULL;
  158. struct drm_connector_list_iter conn_iter;
  159. int i;
  160. if (crtc_state->state) {
  161. for_each_new_connector_in_state(crtc_state->state, conn, conn_state, i) {
  162. if (conn_state && (conn_state->crtc == crtc)
  163. && (conn->connector_type == DRM_MODE_CONNECTOR_VIRTUAL)) {
  164. virt_conn_state = conn_state;
  165. break;
  166. }
  167. }
  168. } else {
  169. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  170. drm_for_each_connector_iter(conn, &conn_iter) {
  171. if (conn->state && (conn->state->crtc == crtc)
  172. && (conn->connector_type == DRM_MODE_CONNECTOR_VIRTUAL)) {
  173. virt_conn_state = conn->state;
  174. break;
  175. }
  176. }
  177. drm_connector_list_iter_end(&conn_iter);
  178. }
  179. return virt_conn_state;
  180. }
  181. void sde_crtc_get_mixer_resolution(struct drm_crtc *crtc, struct drm_crtc_state *crtc_state,
  182. struct drm_display_mode *mode, u32 *width, u32 *height)
  183. {
  184. struct sde_crtc *sde_crtc;
  185. struct sde_crtc_state *cstate;
  186. struct drm_connector_state *virt_conn_state;
  187. struct sde_connector_state *virt_cstate;
  188. *width = 0;
  189. *height = 0;
  190. if (!crtc || !crtc_state || !mode)
  191. return;
  192. sde_crtc = to_sde_crtc(crtc);
  193. cstate = to_sde_crtc_state(crtc_state);
  194. virt_conn_state = _sde_crtc_get_virt_conn_state(crtc, crtc_state);
  195. virt_cstate = virt_conn_state ? to_sde_connector_state(virt_conn_state) : NULL;
  196. if (cstate->num_ds_enabled) {
  197. *width = cstate->ds_cfg[0].lm_width;
  198. *height = cstate->ds_cfg[0].lm_height;
  199. } else if (virt_cstate && virt_cstate->dnsc_blur_count) {
  200. *width = (virt_cstate->dnsc_blur_cfg[0].src_width
  201. * virt_cstate->dnsc_blur_count) / sde_crtc->num_mixers;
  202. *height = virt_cstate->dnsc_blur_cfg[0].src_height;
  203. } else {
  204. *width = mode->hdisplay / sde_crtc->num_mixers;
  205. *height = mode->vdisplay;
  206. }
  207. }
  208. void sde_crtc_get_resolution(struct drm_crtc *crtc, struct drm_crtc_state *crtc_state,
  209. struct drm_display_mode *mode, u32 *width, u32 *height)
  210. {
  211. struct sde_crtc *sde_crtc;
  212. struct sde_crtc_state *cstate;
  213. struct drm_connector_state *virt_conn_state;
  214. struct sde_connector_state *virt_cstate;
  215. *width = 0;
  216. *height = 0;
  217. if (!crtc || !crtc_state || !mode)
  218. return;
  219. sde_crtc = to_sde_crtc(crtc);
  220. cstate = to_sde_crtc_state(crtc_state);
  221. virt_conn_state = _sde_crtc_get_virt_conn_state(crtc, crtc_state);
  222. virt_cstate = virt_conn_state ? to_sde_connector_state(virt_conn_state) : NULL;
  223. if (cstate->num_ds_enabled) {
  224. *width = cstate->ds_cfg[0].lm_width * cstate->num_ds_enabled;
  225. *height = cstate->ds_cfg[0].lm_height;
  226. } else if (virt_cstate && virt_cstate->dnsc_blur_count) {
  227. *width = virt_cstate->dnsc_blur_cfg[0].src_width * virt_cstate->dnsc_blur_count;
  228. *height = virt_cstate->dnsc_blur_cfg[0].src_height;
  229. } else {
  230. *width = mode->hdisplay;
  231. *height = mode->vdisplay;
  232. }
  233. }
  234. /**
  235. * sde_crtc_calc_fps() - Calculates fps value.
  236. * @sde_crtc : CRTC structure
  237. *
  238. * This function is called at frame done. It counts the number
  239. * of frames done for every 1 sec. Stores the value in measured_fps.
  240. * measured_fps value is 10 times the calculated fps value.
  241. * For example, measured_fps= 594 for calculated fps of 59.4
  242. */
  243. static void sde_crtc_calc_fps(struct sde_crtc *sde_crtc)
  244. {
  245. ktime_t current_time_us;
  246. u64 fps, diff_us;
  247. current_time_us = ktime_get();
  248. diff_us = (u64)ktime_us_delta(current_time_us,
  249. sde_crtc->fps_info.last_sampled_time_us);
  250. sde_crtc->fps_info.frame_count++;
  251. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  252. /* Multiplying with 10 to get fps in floating point */
  253. fps = ((u64)sde_crtc->fps_info.frame_count)
  254. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  255. do_div(fps, diff_us);
  256. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  257. SDE_DEBUG(" FPS for crtc%d is %d.%d\n",
  258. sde_crtc->base.base.id, (unsigned int)fps/10,
  259. (unsigned int)fps%10);
  260. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  261. sde_crtc->fps_info.frame_count = 0;
  262. }
  263. if (!sde_crtc->fps_info.time_buf)
  264. return;
  265. /**
  266. * Array indexing is based on sliding window algorithm.
  267. * sde_crtc->time_buf has a maximum capacity of MAX_FRAME_COUNT
  268. * time slots. As the count increases to MAX_FRAME_COUNT + 1, the
  269. * counter loops around and comes back to the first index to store
  270. * the next ktime.
  271. */
  272. sde_crtc->fps_info.time_buf[sde_crtc->fps_info.next_time_index++] =
  273. ktime_get();
  274. sde_crtc->fps_info.next_time_index %= MAX_FRAME_COUNT;
  275. }
  276. static void _sde_crtc_deinit_events(struct sde_crtc *sde_crtc)
  277. {
  278. if (!sde_crtc)
  279. return;
  280. }
  281. #if IS_ENABLED(CONFIG_DEBUG_FS)
  282. static int _sde_debugfs_fps_status_show(struct seq_file *s, void *data)
  283. {
  284. struct sde_crtc *sde_crtc;
  285. u64 fps_int, fps_float;
  286. ktime_t current_time_us;
  287. u64 fps, diff_us;
  288. if (!s || !s->private) {
  289. SDE_ERROR("invalid input param(s)\n");
  290. return -EAGAIN;
  291. }
  292. sde_crtc = s->private;
  293. current_time_us = ktime_get();
  294. diff_us = (u64)ktime_us_delta(current_time_us,
  295. sde_crtc->fps_info.last_sampled_time_us);
  296. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  297. /* Multiplying with 10 to get fps in floating point */
  298. fps = ((u64)sde_crtc->fps_info.frame_count)
  299. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  300. do_div(fps, diff_us);
  301. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  302. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  303. sde_crtc->fps_info.frame_count = 0;
  304. SDE_DEBUG("Measured FPS for crtc%d is %d.%d\n",
  305. sde_crtc->base.base.id, (unsigned int)fps/10,
  306. (unsigned int)fps%10);
  307. }
  308. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  309. fps_float = do_div(fps_int, 10);
  310. seq_printf(s, "fps: %llu.%llu\n", fps_int, fps_float);
  311. return 0;
  312. }
  313. static int _sde_debugfs_fps_status(struct inode *inode, struct file *file)
  314. {
  315. return single_open(file, _sde_debugfs_fps_status_show,
  316. inode->i_private);
  317. }
  318. #endif /* CONFIG_DEBUG_FS */
  319. static ssize_t fps_periodicity_ms_store(struct device *device,
  320. struct device_attribute *attr, const char *buf, size_t count)
  321. {
  322. struct drm_crtc *crtc;
  323. struct sde_crtc *sde_crtc;
  324. int res;
  325. /* Base of the input */
  326. int cnt = 10;
  327. if (!device || !buf) {
  328. SDE_ERROR("invalid input param(s)\n");
  329. return -EAGAIN;
  330. }
  331. crtc = dev_get_drvdata(device);
  332. if (!crtc)
  333. return -EINVAL;
  334. sde_crtc = to_sde_crtc(crtc);
  335. res = kstrtou32(buf, cnt, &sde_crtc->fps_info.fps_periodic_duration);
  336. if (res < 0)
  337. return res;
  338. if (sde_crtc->fps_info.fps_periodic_duration <= 0)
  339. sde_crtc->fps_info.fps_periodic_duration =
  340. DEFAULT_FPS_PERIOD_1_SEC;
  341. else if ((sde_crtc->fps_info.fps_periodic_duration) * MILI_TO_MICRO >
  342. MAX_FPS_PERIOD_5_SECONDS)
  343. sde_crtc->fps_info.fps_periodic_duration =
  344. MAX_FPS_PERIOD_5_SECONDS;
  345. else
  346. sde_crtc->fps_info.fps_periodic_duration *= MILI_TO_MICRO;
  347. return count;
  348. }
  349. static ssize_t fps_periodicity_ms_show(struct device *device,
  350. struct device_attribute *attr, char *buf)
  351. {
  352. struct drm_crtc *crtc;
  353. struct sde_crtc *sde_crtc;
  354. if (!device || !buf) {
  355. SDE_ERROR("invalid input param(s)\n");
  356. return -EAGAIN;
  357. }
  358. crtc = dev_get_drvdata(device);
  359. if (!crtc)
  360. return -EINVAL;
  361. sde_crtc = to_sde_crtc(crtc);
  362. return scnprintf(buf, PAGE_SIZE, "%d\n",
  363. (sde_crtc->fps_info.fps_periodic_duration)/MILI_TO_MICRO);
  364. }
  365. static ssize_t measured_fps_show(struct device *device,
  366. struct device_attribute *attr, char *buf)
  367. {
  368. struct drm_crtc *crtc;
  369. struct sde_crtc *sde_crtc;
  370. uint64_t fps_int, fps_decimal;
  371. u64 fps = 0, frame_count = 0;
  372. ktime_t current_time;
  373. int i = 0, current_time_index;
  374. u64 diff_us;
  375. if (!device || !buf) {
  376. SDE_ERROR("invalid input param(s)\n");
  377. return -EAGAIN;
  378. }
  379. crtc = dev_get_drvdata(device);
  380. if (!crtc) {
  381. scnprintf(buf, PAGE_SIZE, "fps information not available");
  382. return -EINVAL;
  383. }
  384. sde_crtc = to_sde_crtc(crtc);
  385. if (!sde_crtc->fps_info.time_buf) {
  386. scnprintf(buf, PAGE_SIZE,
  387. "timebuf null - fps information not available");
  388. return -EINVAL;
  389. }
  390. /**
  391. * Whenever the time_index counter comes to zero upon decrementing,
  392. * it is set to the last index since it is the next index that we
  393. * should check for calculating the buftime.
  394. */
  395. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  396. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  397. current_time = ktime_get();
  398. for (i = 0; i < MAX_FRAME_COUNT; i++) {
  399. u64 ptime = (u64)ktime_to_us(current_time);
  400. u64 buftime = (u64)ktime_to_us(
  401. sde_crtc->fps_info.time_buf[current_time_index]);
  402. diff_us = (u64)ktime_us_delta(current_time,
  403. sde_crtc->fps_info.time_buf[current_time_index]);
  404. if (ptime > buftime && diff_us >= (u64)
  405. sde_crtc->fps_info.fps_periodic_duration) {
  406. /* Multiplying with 10 to get fps in floating point */
  407. fps = frame_count * DEFAULT_FPS_PERIOD_1_SEC * 10;
  408. do_div(fps, diff_us);
  409. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  410. SDE_DEBUG("measured fps: %d\n",
  411. sde_crtc->fps_info.measured_fps);
  412. break;
  413. }
  414. current_time_index = (current_time_index == 0) ?
  415. (MAX_FRAME_COUNT - 1) : (current_time_index - 1);
  416. SDE_DEBUG("current time index: %d\n", current_time_index);
  417. frame_count++;
  418. }
  419. if (i == MAX_FRAME_COUNT) {
  420. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  421. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  422. diff_us = (u64)ktime_us_delta(current_time,
  423. sde_crtc->fps_info.time_buf[current_time_index]);
  424. if (diff_us >= sde_crtc->fps_info.fps_periodic_duration) {
  425. /* Multiplying with 10 to get fps in floating point */
  426. fps = (frame_count) * DEFAULT_FPS_PERIOD_1_SEC * 10;
  427. do_div(fps, diff_us);
  428. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  429. }
  430. }
  431. fps_int = (uint64_t) sde_crtc->fps_info.measured_fps;
  432. fps_decimal = do_div(fps_int, 10);
  433. return scnprintf(buf, PAGE_SIZE,
  434. "fps: %lld.%lld duration:%d frame_count:%lld\n", fps_int, fps_decimal,
  435. sde_crtc->fps_info.fps_periodic_duration, frame_count);
  436. }
  437. static ssize_t vsync_event_show(struct device *device,
  438. struct device_attribute *attr, char *buf)
  439. {
  440. struct drm_crtc *crtc;
  441. struct sde_crtc *sde_crtc;
  442. struct drm_encoder *encoder;
  443. int avr_status = -EPIPE;
  444. if (!device || !buf) {
  445. SDE_ERROR("invalid input param(s)\n");
  446. return -EAGAIN;
  447. }
  448. crtc = dev_get_drvdata(device);
  449. sde_crtc = to_sde_crtc(crtc);
  450. mutex_lock(&sde_crtc->crtc_lock);
  451. if (sde_crtc->enabled) {
  452. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  453. if (sde_encoder_in_clone_mode(encoder))
  454. continue;
  455. avr_status = sde_encoder_get_avr_status(encoder);
  456. break;
  457. }
  458. }
  459. mutex_unlock(&sde_crtc->crtc_lock);
  460. return scnprintf(buf, PAGE_SIZE, "VSYNC=%llu\nAVR_STATUS=%d\n",
  461. ktime_to_ns(sde_crtc->vblank_last_cb_time), avr_status);
  462. }
  463. static ssize_t retire_frame_event_show(struct device *device,
  464. struct device_attribute *attr, char *buf)
  465. {
  466. struct drm_crtc *crtc;
  467. struct sde_crtc *sde_crtc;
  468. if (!device || !buf) {
  469. SDE_ERROR("invalid input param(s)\n");
  470. return -EAGAIN;
  471. }
  472. crtc = dev_get_drvdata(device);
  473. sde_crtc = to_sde_crtc(crtc);
  474. return scnprintf(buf, PAGE_SIZE, "RETIRE_FRAME_TIME=%llu\n",
  475. ktime_to_ns(sde_crtc->retire_frame_event_time));
  476. }
  477. static DEVICE_ATTR_RO(vsync_event);
  478. static DEVICE_ATTR_RO(measured_fps);
  479. static DEVICE_ATTR_RW(fps_periodicity_ms);
  480. static DEVICE_ATTR_RO(retire_frame_event);
  481. static struct attribute *sde_crtc_dev_attrs[] = {
  482. &dev_attr_vsync_event.attr,
  483. &dev_attr_measured_fps.attr,
  484. &dev_attr_fps_periodicity_ms.attr,
  485. &dev_attr_retire_frame_event.attr,
  486. NULL
  487. };
  488. static const struct attribute_group sde_crtc_attr_group = {
  489. .attrs = sde_crtc_dev_attrs,
  490. };
  491. static const struct attribute_group *sde_crtc_attr_groups[] = {
  492. &sde_crtc_attr_group,
  493. NULL,
  494. };
  495. static void sde_crtc_event_notify(struct drm_crtc *crtc, uint32_t type, void *payload, uint32_t len)
  496. {
  497. struct drm_event event;
  498. uint32_t *data = (uint32_t *)payload;
  499. if (!crtc) {
  500. SDE_ERROR("invalid crtc\n");
  501. return;
  502. }
  503. event.type = type;
  504. event.length = len;
  505. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event, (u8 *)payload);
  506. SDE_EVT32(DRMID(crtc), type, len, *data,
  507. ((uint64_t)payload) >> 32, ((uint64_t)payload) & 0xFFFFFFFF);
  508. SDE_DEBUG("crtc:%d event(%lu) ptr(%pK) value(%lu) notified\n",
  509. DRMID(crtc), type, payload, *data);
  510. }
  511. static void sde_crtc_destroy(struct drm_crtc *crtc)
  512. {
  513. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  514. SDE_DEBUG("\n");
  515. if (!crtc)
  516. return;
  517. if (sde_crtc->vsync_event_sf)
  518. sysfs_put(sde_crtc->vsync_event_sf);
  519. if (sde_crtc->retire_frame_event_sf)
  520. sysfs_put(sde_crtc->retire_frame_event_sf);
  521. if (sde_crtc->sysfs_dev)
  522. device_unregister(sde_crtc->sysfs_dev);
  523. if (sde_crtc->blob_info)
  524. drm_property_blob_put(sde_crtc->blob_info);
  525. msm_property_destroy(&sde_crtc->property_info);
  526. sde_cp_crtc_destroy_properties(crtc);
  527. sde_fence_deinit(sde_crtc->output_fence);
  528. _sde_crtc_deinit_events(sde_crtc);
  529. drm_crtc_cleanup(crtc);
  530. mutex_destroy(&sde_crtc->crtc_lock);
  531. kfree(sde_crtc);
  532. }
  533. struct sde_connector_state *_sde_crtc_get_sde_connector_state(struct drm_crtc *crtc,
  534. struct drm_atomic_state *state)
  535. {
  536. struct drm_connector *conn;
  537. struct drm_connector_state *conn_state;
  538. int i;
  539. for_each_new_connector_in_state(state, conn, conn_state, i) {
  540. if (!conn_state || conn_state->crtc != crtc)
  541. continue;
  542. return to_sde_connector_state(conn_state);
  543. }
  544. return NULL;
  545. }
  546. struct msm_display_mode *sde_crtc_get_msm_mode(struct drm_crtc_state *c_state)
  547. {
  548. struct drm_connector *connector;
  549. struct drm_encoder *encoder;
  550. struct sde_connector_state *conn_state;
  551. bool encoder_valid = false;
  552. drm_for_each_encoder_mask(encoder, c_state->crtc->dev,
  553. c_state->encoder_mask) {
  554. if (!sde_encoder_in_clone_mode(encoder)) {
  555. encoder_valid = true;
  556. break;
  557. }
  558. }
  559. if (!encoder_valid)
  560. return NULL;
  561. connector = sde_encoder_get_connector(c_state->crtc->dev, encoder);
  562. if (!connector)
  563. return NULL;
  564. conn_state = to_sde_connector_state(connector->state);
  565. if (!conn_state)
  566. return NULL;
  567. return &conn_state->msm_mode;
  568. }
  569. static bool sde_crtc_mode_fixup(struct drm_crtc *crtc,
  570. const struct drm_display_mode *mode,
  571. struct drm_display_mode *adjusted_mode)
  572. {
  573. struct msm_display_mode *msm_mode;
  574. struct drm_crtc_state *c_state;
  575. struct drm_connector *connector;
  576. struct drm_encoder *encoder;
  577. struct drm_connector_state *new_conn_state;
  578. struct sde_connector_state *c_conn_state = NULL;
  579. bool encoder_valid = false;
  580. int i;
  581. SDE_DEBUG("\n");
  582. c_state = container_of(adjusted_mode, struct drm_crtc_state,
  583. adjusted_mode);
  584. drm_for_each_encoder_mask(encoder, c_state->crtc->dev,
  585. c_state->encoder_mask) {
  586. if (!sde_crtc_state_in_clone_mode(encoder, c_state)) {
  587. encoder_valid = true;
  588. break;
  589. }
  590. }
  591. if (!encoder_valid) {
  592. SDE_ERROR("encoder not found\n");
  593. return true;
  594. }
  595. for_each_new_connector_in_state(c_state->state, connector,
  596. new_conn_state, i) {
  597. if (new_conn_state->best_encoder == encoder) {
  598. c_conn_state = to_sde_connector_state(new_conn_state);
  599. break;
  600. }
  601. }
  602. if (!c_conn_state) {
  603. SDE_ERROR("could not get connector state\n");
  604. return true;
  605. }
  606. msm_mode = &c_conn_state->msm_mode;
  607. if ((msm_is_mode_seamless(msm_mode) ||
  608. (msm_is_mode_seamless_vrr(msm_mode) ||
  609. msm_is_mode_seamless_dyn_clk(msm_mode))) &&
  610. (!crtc->enabled)) {
  611. SDE_ERROR("crtc state prevents seamless transition\n");
  612. return false;
  613. }
  614. return true;
  615. }
  616. static void _sde_crtc_setup_blend_cfg(struct sde_crtc_mixer *mixer,
  617. struct sde_plane_state *pstate, struct sde_format *format)
  618. {
  619. uint32_t blend_op, fg_alpha, bg_alpha;
  620. uint32_t blend_type;
  621. struct sde_hw_mixer *lm = mixer->hw_lm;
  622. /* default to opaque blending */
  623. fg_alpha = sde_plane_get_property(pstate, PLANE_PROP_ALPHA);
  624. bg_alpha = 0xFF - fg_alpha;
  625. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST | SDE_BLEND_BG_ALPHA_BG_CONST;
  626. blend_type = sde_plane_get_property(pstate, PLANE_PROP_BLEND_OP);
  627. SDE_DEBUG("blend type:0x%x blend alpha:0x%x\n", blend_type, fg_alpha);
  628. switch (blend_type) {
  629. case SDE_DRM_BLEND_OP_OPAQUE:
  630. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  631. SDE_BLEND_BG_ALPHA_BG_CONST;
  632. break;
  633. case SDE_DRM_BLEND_OP_PREMULTIPLIED:
  634. if (format->alpha_enable) {
  635. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  636. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  637. if (fg_alpha != 0xff) {
  638. bg_alpha = fg_alpha;
  639. blend_op |= SDE_BLEND_BG_MOD_ALPHA |
  640. SDE_BLEND_BG_INV_MOD_ALPHA;
  641. } else {
  642. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  643. }
  644. }
  645. break;
  646. case SDE_DRM_BLEND_OP_COVERAGE:
  647. if (format->alpha_enable) {
  648. blend_op = SDE_BLEND_FG_ALPHA_FG_PIXEL |
  649. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  650. if (fg_alpha != 0xff) {
  651. bg_alpha = fg_alpha;
  652. blend_op |= SDE_BLEND_FG_MOD_ALPHA |
  653. SDE_BLEND_BG_MOD_ALPHA |
  654. SDE_BLEND_BG_INV_MOD_ALPHA;
  655. } else {
  656. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  657. }
  658. }
  659. break;
  660. default:
  661. /* do nothing */
  662. break;
  663. }
  664. if (lm->ops.setup_blend_config)
  665. lm->ops.setup_blend_config(lm, pstate->stage, fg_alpha, bg_alpha, blend_op);
  666. SDE_DEBUG(
  667. "format: %4.4s, alpha_enable %u fg alpha:0x%x bg alpha:0x%x blend_op:0x%x\n",
  668. (char *) &format->base.pixel_format,
  669. format->alpha_enable, fg_alpha, bg_alpha, blend_op);
  670. }
  671. static void _sde_crtc_calc_split_dim_layer_yh_param(struct drm_crtc *crtc, u16 *y, u16 *h)
  672. {
  673. u32 padding_y = 0, padding_start = 0, padding_height = 0;
  674. struct sde_crtc_state *cstate;
  675. cstate = to_sde_crtc_state(crtc->state);
  676. if (!cstate->line_insertion.panel_line_insertion_enable)
  677. return;
  678. sde_crtc_calc_vpadding_param(crtc->state, *y, *h, &padding_y,
  679. &padding_start, &padding_height);
  680. *y = padding_y;
  681. *h = padding_height;
  682. }
  683. static void _sde_crtc_setup_dim_layer_cfg(struct drm_crtc *crtc,
  684. struct sde_crtc *sde_crtc, struct sde_crtc_mixer *mixer,
  685. struct sde_hw_dim_layer *dim_layer)
  686. {
  687. struct sde_crtc_state *cstate;
  688. struct sde_hw_mixer *lm;
  689. struct sde_hw_dim_layer split_dim_layer;
  690. int i;
  691. if (!dim_layer->rect.w || !dim_layer->rect.h) {
  692. SDE_DEBUG("empty dim_layer\n");
  693. return;
  694. }
  695. cstate = to_sde_crtc_state(crtc->state);
  696. SDE_DEBUG("dim_layer - flags:%d, stage:%d\n",
  697. dim_layer->flags, dim_layer->stage);
  698. split_dim_layer.stage = dim_layer->stage;
  699. split_dim_layer.color_fill = dim_layer->color_fill;
  700. /*
  701. * traverse through the layer mixers attached to crtc and find the
  702. * intersecting dim layer rect in each LM and program accordingly.
  703. */
  704. for (i = 0; i < sde_crtc->num_mixers; i++) {
  705. split_dim_layer.flags = dim_layer->flags;
  706. sde_kms_rect_intersect(&cstate->lm_roi[i], &dim_layer->rect,
  707. &split_dim_layer.rect);
  708. if (sde_kms_rect_is_null(&split_dim_layer.rect)) {
  709. /*
  710. * no extra programming required for non-intersecting
  711. * layer mixers with INCLUSIVE dim layer
  712. */
  713. if (split_dim_layer.flags & SDE_DRM_DIM_LAYER_INCLUSIVE)
  714. continue;
  715. /*
  716. * program the other non-intersecting layer mixers with
  717. * INCLUSIVE dim layer of full size for uniformity
  718. * with EXCLUSIVE dim layer config.
  719. */
  720. split_dim_layer.flags &= ~SDE_DRM_DIM_LAYER_EXCLUSIVE;
  721. split_dim_layer.flags |= SDE_DRM_DIM_LAYER_INCLUSIVE;
  722. memcpy(&split_dim_layer.rect, &cstate->lm_bounds[i],
  723. sizeof(split_dim_layer.rect));
  724. } else {
  725. split_dim_layer.rect.x =
  726. split_dim_layer.rect.x -
  727. cstate->lm_roi[i].x;
  728. split_dim_layer.rect.y =
  729. split_dim_layer.rect.y -
  730. cstate->lm_roi[i].y;
  731. }
  732. /* update dim layer rect for panel stacking crtc */
  733. if (cstate->line_insertion.padding_height)
  734. _sde_crtc_calc_split_dim_layer_yh_param(crtc, &split_dim_layer.rect.y,
  735. &split_dim_layer.rect.h);
  736. SDE_EVT32(DRMID(crtc), dim_layer->stage,
  737. cstate->lm_roi[i].x,
  738. cstate->lm_roi[i].y,
  739. cstate->lm_roi[i].w,
  740. cstate->lm_roi[i].h,
  741. dim_layer->rect.x,
  742. dim_layer->rect.y,
  743. dim_layer->rect.w,
  744. dim_layer->rect.h,
  745. split_dim_layer.rect.x,
  746. split_dim_layer.rect.y,
  747. split_dim_layer.rect.w,
  748. split_dim_layer.rect.h);
  749. SDE_DEBUG("split_dim_layer - LM:%d, rect:{%d,%d,%d,%d}}\n",
  750. i, split_dim_layer.rect.x, split_dim_layer.rect.y,
  751. split_dim_layer.rect.w, split_dim_layer.rect.h);
  752. lm = mixer[i].hw_lm;
  753. mixer[i].mixer_op_mode |= 1 << split_dim_layer.stage;
  754. lm->ops.setup_dim_layer(lm, &split_dim_layer);
  755. }
  756. }
  757. void sde_crtc_get_crtc_roi(struct drm_crtc_state *state,
  758. const struct sde_rect **crtc_roi)
  759. {
  760. struct sde_crtc_state *crtc_state;
  761. if (!state || !crtc_roi)
  762. return;
  763. crtc_state = to_sde_crtc_state(state);
  764. *crtc_roi = &crtc_state->crtc_roi;
  765. }
  766. bool sde_crtc_is_crtc_roi_dirty(struct drm_crtc_state *state)
  767. {
  768. struct sde_crtc_state *cstate;
  769. struct sde_crtc *sde_crtc;
  770. if (!state || !state->crtc)
  771. return false;
  772. sde_crtc = to_sde_crtc(state->crtc);
  773. cstate = to_sde_crtc_state(state);
  774. return msm_property_is_dirty(&sde_crtc->property_info,
  775. &cstate->property_state, CRTC_PROP_ROI_V1);
  776. }
  777. static int _sde_crtc_set_roi_v1(struct drm_crtc_state *state,
  778. void __user *usr_ptr)
  779. {
  780. struct drm_crtc *crtc;
  781. struct sde_crtc_state *cstate;
  782. struct sde_drm_roi_v1 roi_v1;
  783. int i;
  784. if (!state) {
  785. SDE_ERROR("invalid args\n");
  786. return -EINVAL;
  787. }
  788. cstate = to_sde_crtc_state(state);
  789. crtc = cstate->base.crtc;
  790. memset(&cstate->user_roi_list, 0, sizeof(cstate->user_roi_list));
  791. memset(&cstate->cached_user_roi_list, 0, sizeof(cstate->cached_user_roi_list));
  792. if (!usr_ptr) {
  793. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  794. return 0;
  795. }
  796. if (copy_from_user(&roi_v1, usr_ptr, sizeof(roi_v1))) {
  797. SDE_ERROR("crtc%d: failed to copy roi_v1 data\n", DRMID(crtc));
  798. return -EINVAL;
  799. }
  800. SDE_DEBUG("crtc%d: num_rects %d\n", DRMID(crtc), roi_v1.num_rects);
  801. if (roi_v1.num_rects == 0) {
  802. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  803. return 0;
  804. }
  805. if (roi_v1.num_rects > SDE_MAX_ROI_V1) {
  806. SDE_ERROR("crtc%d: too many rects specified: %d\n", DRMID(crtc),
  807. roi_v1.num_rects);
  808. return -EINVAL;
  809. }
  810. cstate->user_roi_list.num_rects = roi_v1.num_rects;
  811. for (i = 0; i < roi_v1.num_rects; ++i) {
  812. cstate->user_roi_list.roi[i] = roi_v1.roi[i];
  813. SDE_DEBUG("crtc%d: roi%d: roi (%d,%d) (%d,%d)\n",
  814. DRMID(crtc), i,
  815. cstate->user_roi_list.roi[i].x1,
  816. cstate->user_roi_list.roi[i].y1,
  817. cstate->user_roi_list.roi[i].x2,
  818. cstate->user_roi_list.roi[i].y2);
  819. SDE_EVT32_VERBOSE(DRMID(crtc),
  820. cstate->user_roi_list.roi[i].x1,
  821. cstate->user_roi_list.roi[i].y1,
  822. cstate->user_roi_list.roi[i].x2,
  823. cstate->user_roi_list.roi[i].y2);
  824. }
  825. return 0;
  826. }
  827. static int _sde_crtc_set_crtc_roi(struct drm_crtc *crtc,
  828. struct drm_crtc_state *state)
  829. {
  830. struct drm_connector *conn;
  831. struct drm_connector_state *conn_state;
  832. struct sde_crtc *sde_crtc;
  833. struct sde_crtc_state *crtc_state;
  834. struct sde_rect *crtc_roi;
  835. struct msm_mode_info mode_info;
  836. int i = 0, rc;
  837. bool is_crtc_roi_dirty, is_conn_roi_dirty;
  838. u32 crtc_width, crtc_height;
  839. struct drm_display_mode *adj_mode;
  840. if (!crtc || !state)
  841. return -EINVAL;
  842. sde_crtc = to_sde_crtc(crtc);
  843. crtc_state = to_sde_crtc_state(state);
  844. crtc_roi = &crtc_state->crtc_roi;
  845. is_crtc_roi_dirty = sde_crtc_is_crtc_roi_dirty(state);
  846. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  847. struct sde_connector *sde_conn;
  848. struct sde_connector_state *sde_conn_state;
  849. struct sde_rect conn_roi;
  850. if (!conn_state || conn_state->crtc != crtc)
  851. continue;
  852. rc = sde_connector_state_get_mode_info(conn_state, &mode_info);
  853. if (rc) {
  854. SDE_ERROR("failed to get mode info\n");
  855. return -EINVAL;
  856. }
  857. sde_conn = to_sde_connector(conn_state->connector);
  858. sde_conn_state = to_sde_connector_state(conn_state);
  859. is_conn_roi_dirty = msm_property_is_dirty(&sde_conn->property_info,
  860. &sde_conn_state->property_state,
  861. CONNECTOR_PROP_ROI_V1);
  862. /*
  863. * Check against CRTC ROI and Connector ROI not being updated together.
  864. * This restriction should be relaxed when Connector ROI scaling is
  865. * supported and while in clone mode.
  866. */
  867. if (!sde_crtc_state_in_clone_mode(sde_conn->encoder, state) &&
  868. is_conn_roi_dirty != is_crtc_roi_dirty) {
  869. SDE_ERROR("connector/crtc rois not updated together\n");
  870. return -EINVAL;
  871. }
  872. if (!mode_info.roi_caps.enabled)
  873. continue;
  874. /*
  875. * current driver only supports same connector and crtc size,
  876. * but if support for different sizes is added, driver needs
  877. * to check the connector roi here to make sure is full screen
  878. * for dsc 3d-mux topology that doesn't support partial update.
  879. */
  880. if (memcmp(&sde_conn_state->rois, &crtc_state->user_roi_list,
  881. sizeof(crtc_state->user_roi_list))) {
  882. SDE_ERROR("%s: crtc -> conn roi scaling unsupported\n",
  883. sde_crtc->name);
  884. return -EINVAL;
  885. }
  886. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &conn_roi);
  887. SDE_DEBUG("conn_roi x:%u, y:%u, w:%u, h:%u\n",
  888. conn_roi.x, conn_roi.y,
  889. conn_roi.w, conn_roi.h);
  890. SDE_EVT32_VERBOSE(DRMID(crtc), DRMID(conn),
  891. conn_roi.x, conn_roi.y,
  892. conn_roi.w, conn_roi.h);
  893. }
  894. sde_kms_rect_merge_rectangles(&crtc_state->user_roi_list, crtc_roi);
  895. /* clear the ROI to null if it matches full screen anyways */
  896. adj_mode = &state->adjusted_mode;
  897. sde_crtc_get_resolution(crtc, state, adj_mode, &crtc_width, &crtc_height);
  898. if (crtc_roi->x == 0 && crtc_roi->y == 0 &&
  899. crtc_roi->w == crtc_width && crtc_roi->h == crtc_height)
  900. memset(crtc_roi, 0, sizeof(*crtc_roi));
  901. SDE_DEBUG("%s: crtc roi (%d,%d,%d,%d)\n", sde_crtc->name,
  902. crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  903. SDE_EVT32_VERBOSE(DRMID(crtc), crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  904. return 0;
  905. }
  906. static int _sde_crtc_check_autorefresh(struct drm_crtc *crtc,
  907. struct drm_crtc_state *state)
  908. {
  909. struct sde_crtc *sde_crtc;
  910. struct sde_crtc_state *crtc_state;
  911. struct drm_connector *conn;
  912. struct drm_connector_state *conn_state;
  913. int i;
  914. if (!crtc || !state)
  915. return -EINVAL;
  916. sde_crtc = to_sde_crtc(crtc);
  917. crtc_state = to_sde_crtc_state(state);
  918. if (sde_kms_rect_is_null(&crtc_state->crtc_roi))
  919. return 0;
  920. /* partial update active, check if autorefresh is also requested */
  921. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  922. uint64_t autorefresh;
  923. if (!conn_state || conn_state->crtc != crtc)
  924. continue;
  925. autorefresh = sde_connector_get_property(conn_state,
  926. CONNECTOR_PROP_AUTOREFRESH);
  927. if (autorefresh) {
  928. SDE_ERROR(
  929. "%s: autorefresh & partial crtc roi incompatible %llu\n",
  930. sde_crtc->name, autorefresh);
  931. return -EINVAL;
  932. }
  933. }
  934. return 0;
  935. }
  936. static int _sde_crtc_set_lm_roi(struct drm_crtc *crtc,
  937. struct drm_crtc_state *state, int lm_idx)
  938. {
  939. struct sde_kms *sde_kms;
  940. struct sde_crtc *sde_crtc;
  941. struct sde_crtc_state *crtc_state;
  942. const struct sde_rect *crtc_roi;
  943. const struct sde_rect *lm_bounds;
  944. struct sde_rect *lm_roi;
  945. if (!crtc || !state || lm_idx >= ARRAY_SIZE(crtc_state->lm_bounds))
  946. return -EINVAL;
  947. sde_kms = _sde_crtc_get_kms(crtc);
  948. if (!sde_kms || !sde_kms->catalog) {
  949. SDE_ERROR("invalid parameters\n");
  950. return -EINVAL;
  951. }
  952. sde_crtc = to_sde_crtc(crtc);
  953. crtc_state = to_sde_crtc_state(state);
  954. crtc_roi = &crtc_state->crtc_roi;
  955. lm_bounds = &crtc_state->lm_bounds[lm_idx];
  956. lm_roi = &crtc_state->lm_roi[lm_idx];
  957. if (sde_kms_rect_is_null(crtc_roi))
  958. memcpy(lm_roi, lm_bounds, sizeof(*lm_roi));
  959. else
  960. sde_kms_rect_intersect(crtc_roi, lm_bounds, lm_roi);
  961. SDE_DEBUG("%s: lm%d roi (%d,%d,%d,%d)\n", sde_crtc->name, lm_idx,
  962. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  963. /*
  964. * partial update is not supported with 3dmux dsc or dest scaler.
  965. * hence, crtc roi must match the mixer dimensions.
  966. */
  967. if (crtc_state->num_ds_enabled ||
  968. sde_rm_topology_is_group(&sde_kms->rm, state,
  969. SDE_RM_TOPOLOGY_GROUP_3DMERGE_DSC)) {
  970. if (memcmp(lm_roi, lm_bounds, sizeof(struct sde_rect))) {
  971. SDE_ERROR("Unsupported: Dest scaler/3d mux DSC + PU\n");
  972. return -EINVAL;
  973. }
  974. }
  975. /* if any dimension is zero, clear all dimensions for clarity */
  976. if (sde_kms_rect_is_null(lm_roi))
  977. memset(lm_roi, 0, sizeof(*lm_roi));
  978. return 0;
  979. }
  980. static u32 _sde_crtc_get_displays_affected(struct drm_crtc *crtc,
  981. struct drm_crtc_state *state)
  982. {
  983. struct sde_crtc *sde_crtc;
  984. struct sde_crtc_state *crtc_state;
  985. u32 disp_bitmask = 0;
  986. int i;
  987. if (!crtc || !state) {
  988. pr_err("Invalid crtc or state\n");
  989. return 0;
  990. }
  991. sde_crtc = to_sde_crtc(crtc);
  992. crtc_state = to_sde_crtc_state(state);
  993. /* pingpong split: one ROI, one LM, two physical displays */
  994. if (crtc_state->is_ppsplit) {
  995. u32 lm_split_width = crtc_state->lm_bounds[0].w / 2;
  996. struct sde_rect *roi = &crtc_state->lm_roi[0];
  997. if (sde_kms_rect_is_null(roi))
  998. disp_bitmask = 0;
  999. else if ((u32)roi->x + (u32)roi->w <= lm_split_width)
  1000. disp_bitmask = BIT(0); /* left only */
  1001. else if (roi->x >= lm_split_width)
  1002. disp_bitmask = BIT(1); /* right only */
  1003. else
  1004. disp_bitmask = BIT(0) | BIT(1); /* left and right */
  1005. } else if (sde_crtc->mixers_swapped) {
  1006. disp_bitmask = BIT(0);
  1007. } else {
  1008. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1009. if (!sde_kms_rect_is_null(
  1010. &crtc_state->lm_roi[i]))
  1011. disp_bitmask |= BIT(i);
  1012. }
  1013. }
  1014. SDE_DEBUG("affected displays 0x%x\n", disp_bitmask);
  1015. return disp_bitmask;
  1016. }
  1017. static int _sde_crtc_check_rois_centered_and_symmetric(struct drm_crtc *crtc,
  1018. struct drm_crtc_state *state)
  1019. {
  1020. struct sde_crtc *sde_crtc;
  1021. struct sde_crtc_state *crtc_state;
  1022. const struct sde_rect *roi[MAX_MIXERS_PER_CRTC];
  1023. if (!crtc || !state)
  1024. return -EINVAL;
  1025. sde_crtc = to_sde_crtc(crtc);
  1026. crtc_state = to_sde_crtc_state(state);
  1027. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1028. SDE_ERROR("%s: unsupported number of mixers: %d\n",
  1029. sde_crtc->name, sde_crtc->num_mixers);
  1030. return -EINVAL;
  1031. }
  1032. /*
  1033. * If using pingpong split: one ROI, one LM, two physical displays
  1034. * then the ROI must be centered on the panel split boundary and
  1035. * be of equal width across the split.
  1036. */
  1037. if (crtc_state->is_ppsplit) {
  1038. u16 panel_split_width;
  1039. u32 display_mask;
  1040. roi[0] = &crtc_state->lm_roi[0];
  1041. if (sde_kms_rect_is_null(roi[0]))
  1042. return 0;
  1043. display_mask = _sde_crtc_get_displays_affected(crtc, state);
  1044. if (display_mask != (BIT(0) | BIT(1)))
  1045. return 0;
  1046. panel_split_width = crtc_state->lm_bounds[0].w / 2;
  1047. if (roi[0]->x + roi[0]->w / 2 != panel_split_width) {
  1048. SDE_ERROR("%s: roi x %d w %d split %d\n",
  1049. sde_crtc->name, roi[0]->x, roi[0]->w,
  1050. panel_split_width);
  1051. return -EINVAL;
  1052. }
  1053. return 0;
  1054. }
  1055. /*
  1056. * On certain HW, if using 2 LM, ROIs must be split evenly between the
  1057. * LMs and be of equal width.
  1058. */
  1059. if (sde_crtc->num_mixers < CRTC_DUAL_MIXERS_ONLY)
  1060. return 0;
  1061. roi[0] = &crtc_state->lm_roi[0];
  1062. roi[1] = &crtc_state->lm_roi[1];
  1063. /* if one of the roi is null it's a left/right-only update */
  1064. if (sde_kms_rect_is_null(roi[0]) || sde_kms_rect_is_null(roi[1]))
  1065. return 0;
  1066. /* check lm rois are equal width & first roi ends at 2nd roi */
  1067. if (roi[0]->x + roi[0]->w != roi[1]->x || roi[0]->w != roi[1]->w) {
  1068. SDE_ERROR(
  1069. "%s: rois not centered and symmetric: roi0 x %d w %d roi1 x %d w %d\n",
  1070. sde_crtc->name, roi[0]->x, roi[0]->w,
  1071. roi[1]->x, roi[1]->w);
  1072. return -EINVAL;
  1073. }
  1074. return 0;
  1075. }
  1076. static int _sde_crtc_check_planes_within_crtc_roi(struct drm_crtc *crtc,
  1077. struct drm_crtc_state *state)
  1078. {
  1079. struct sde_crtc *sde_crtc;
  1080. struct sde_crtc_state *crtc_state;
  1081. const struct sde_rect *crtc_roi;
  1082. const struct drm_plane_state *pstate;
  1083. struct drm_plane *plane;
  1084. if (!crtc || !state)
  1085. return -EINVAL;
  1086. /*
  1087. * Reject commit if a Plane CRTC destination coordinates fall outside
  1088. * the partial CRTC ROI. LM output is determined via connector ROIs,
  1089. * if they are specified, not Plane CRTC ROIs.
  1090. */
  1091. sde_crtc = to_sde_crtc(crtc);
  1092. crtc_state = to_sde_crtc_state(state);
  1093. crtc_roi = &crtc_state->crtc_roi;
  1094. if (sde_kms_rect_is_null(crtc_roi))
  1095. return 0;
  1096. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1097. struct sde_rect plane_roi, intersection;
  1098. if (IS_ERR_OR_NULL(pstate)) {
  1099. int rc = PTR_ERR(pstate);
  1100. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  1101. sde_crtc->name, plane->base.id, rc);
  1102. return rc;
  1103. }
  1104. plane_roi.x = pstate->crtc_x;
  1105. plane_roi.y = pstate->crtc_y;
  1106. plane_roi.w = pstate->crtc_w;
  1107. plane_roi.h = pstate->crtc_h;
  1108. sde_kms_rect_intersect(crtc_roi, &plane_roi, &intersection);
  1109. if (!sde_kms_rect_is_equal(&plane_roi, &intersection)) {
  1110. SDE_ERROR(
  1111. "%s: plane%d crtc roi (%d,%d,%d,%d) outside crtc roi (%d,%d,%d,%d)\n",
  1112. sde_crtc->name, plane->base.id,
  1113. plane_roi.x, plane_roi.y,
  1114. plane_roi.w, plane_roi.h,
  1115. crtc_roi->x, crtc_roi->y,
  1116. crtc_roi->w, crtc_roi->h);
  1117. return -E2BIG;
  1118. }
  1119. }
  1120. return 0;
  1121. }
  1122. static int _sde_crtc_check_rois(struct drm_crtc *crtc,
  1123. struct drm_crtc_state *state)
  1124. {
  1125. struct sde_crtc *sde_crtc;
  1126. struct sde_crtc_state *sde_crtc_state;
  1127. struct msm_mode_info *mode_info;
  1128. u32 crtc_width, crtc_height, mixer_width, mixer_height;
  1129. struct drm_display_mode *adj_mode;
  1130. int rc = 0, lm_idx, i;
  1131. struct drm_connector *conn;
  1132. struct drm_connector_state *conn_state;
  1133. if (!crtc || !state)
  1134. return -EINVAL;
  1135. mode_info = kzalloc(sizeof(struct msm_mode_info), GFP_KERNEL);
  1136. if (!mode_info)
  1137. return -ENOMEM;
  1138. sde_crtc = to_sde_crtc(crtc);
  1139. sde_crtc_state = to_sde_crtc_state(state);
  1140. adj_mode = &state->adjusted_mode;
  1141. sde_crtc_get_resolution(crtc, state, adj_mode, &crtc_width, &crtc_height);
  1142. sde_crtc_get_mixer_resolution(crtc, state, adj_mode, &mixer_width, &mixer_height);
  1143. /* check cumulative mixer w/h is equal full crtc w/h */
  1144. if (sde_crtc->num_mixers && (((mixer_width * sde_crtc->num_mixers) != crtc_width)
  1145. || (mixer_height != crtc_height))) {
  1146. SDE_ERROR("%s: invalid w/h crtc:%d,%d, mixer:%d,%d, num_mixers:%d\n",
  1147. sde_crtc->name, crtc_width, crtc_height, mixer_width, mixer_height,
  1148. sde_crtc->num_mixers);
  1149. rc = -EINVAL;
  1150. goto end;
  1151. } else if (state->state) {
  1152. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  1153. if (conn_state && (conn_state->crtc == crtc)
  1154. && ((sde_connector_is_dualpipe_3d_merge_enabled(conn_state)
  1155. && (crtc_width % 4))
  1156. || (sde_connector_is_quadpipe_3d_merge_enabled(conn_state)
  1157. && (crtc_width % 8)))) {
  1158. SDE_ERROR(
  1159. "%s: invalid 3d-merge_w - mixer_w:%d, crtc_w:%d, num_mixers:%d\n",
  1160. sde_crtc->name, mixer_width,
  1161. crtc_width, sde_crtc->num_mixers);
  1162. return -EINVAL;
  1163. }
  1164. }
  1165. }
  1166. /*
  1167. * check connector array cached at modeset time since incoming atomic
  1168. * state may not include any connectors if they aren't modified
  1169. */
  1170. for (i = 0; i < sde_crtc_state->num_connectors; i++) {
  1171. struct drm_connector *conn = sde_crtc_state->connectors[i];
  1172. if (!conn || !conn->state)
  1173. continue;
  1174. rc = sde_connector_state_get_mode_info(conn->state, mode_info);
  1175. if (rc) {
  1176. SDE_ERROR("failed to get mode info\n");
  1177. rc = -EINVAL;
  1178. goto end;
  1179. }
  1180. if (sde_connector_is_3d_merge_enabled(conn->state) && (mixer_width % 2)) {
  1181. SDE_ERROR(
  1182. "%s: invalid width w/ 3d-merge - mixer_w:%d, crtc_w:%d, num_mixers:%d\n",
  1183. sde_crtc->name, crtc_width, mixer_width, sde_crtc->num_mixers);
  1184. rc = -EINVAL;
  1185. goto end;
  1186. }
  1187. if (!mode_info->roi_caps.enabled)
  1188. continue;
  1189. if (sde_crtc_state->user_roi_list.num_rects >
  1190. mode_info->roi_caps.num_roi) {
  1191. SDE_ERROR("roi count is exceeding limit, %d > %d\n",
  1192. sde_crtc_state->user_roi_list.num_rects,
  1193. mode_info->roi_caps.num_roi);
  1194. rc = -E2BIG;
  1195. goto end;
  1196. }
  1197. rc = _sde_crtc_set_crtc_roi(crtc, state);
  1198. if (rc)
  1199. goto end;
  1200. rc = _sde_crtc_check_autorefresh(crtc, state);
  1201. if (rc)
  1202. goto end;
  1203. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1204. rc = _sde_crtc_set_lm_roi(crtc, state, lm_idx);
  1205. if (rc)
  1206. goto end;
  1207. }
  1208. rc = _sde_crtc_check_rois_centered_and_symmetric(crtc, state);
  1209. if (rc)
  1210. goto end;
  1211. rc = _sde_crtc_check_planes_within_crtc_roi(crtc, state);
  1212. if (rc)
  1213. goto end;
  1214. }
  1215. end:
  1216. kfree(mode_info);
  1217. return rc;
  1218. }
  1219. static u32 _sde_crtc_calc_gcd(u32 a, u32 b)
  1220. {
  1221. if (b == 0)
  1222. return a;
  1223. return _sde_crtc_calc_gcd(b, a % b);
  1224. }
  1225. static int _sde_crtc_check_panel_stacking(struct drm_crtc *crtc, struct drm_crtc_state *state)
  1226. {
  1227. struct sde_kms *kms;
  1228. struct sde_crtc *sde_crtc;
  1229. struct sde_crtc_state *sde_crtc_state;
  1230. struct drm_connector *conn;
  1231. struct msm_mode_info mode_info;
  1232. struct drm_display_mode *adj_mode = &state->adjusted_mode;
  1233. struct msm_sub_mode sub_mode;
  1234. u32 gcd = 0, num_of_active_lines = 0, num_of_dummy_lines = 0;
  1235. int rc;
  1236. struct drm_encoder *encoder;
  1237. const u32 max_encoder_cnt = 1;
  1238. u32 encoder_cnt = 0;
  1239. kms = _sde_crtc_get_kms(crtc);
  1240. if (!kms || !kms->catalog) {
  1241. SDE_ERROR("invalid kms\n");
  1242. return -EINVAL;
  1243. }
  1244. sde_crtc = to_sde_crtc(crtc);
  1245. sde_crtc_state = to_sde_crtc_state(state);
  1246. /* panel stacking only support single connector */
  1247. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask)
  1248. encoder_cnt++;
  1249. if (!kms->catalog->has_line_insertion || !state->mode_changed ||
  1250. encoder_cnt > max_encoder_cnt) {
  1251. SDE_DEBUG("no line insertion support mode change %d enc cnt %d\n",
  1252. state->mode_changed, encoder_cnt);
  1253. sde_crtc_state->line_insertion.padding_height = 0;
  1254. return 0;
  1255. }
  1256. conn = sde_crtc_state->connectors[0];
  1257. rc = sde_connector_get_mode_info(conn, adj_mode, &sub_mode, &mode_info);
  1258. if (rc) {
  1259. SDE_ERROR("failed to get mode info %d\n", rc);
  1260. return -EINVAL;
  1261. }
  1262. if (!mode_info.vpadding) {
  1263. sde_crtc_state->line_insertion.padding_height = 0;
  1264. return 0;
  1265. }
  1266. if (mode_info.vpadding < state->mode.vdisplay) {
  1267. SDE_ERROR("padding height %d is less than vdisplay %d\n",
  1268. mode_info.vpadding, state->mode.vdisplay);
  1269. return -EINVAL;
  1270. } else if (mode_info.vpadding == state->mode.vdisplay) {
  1271. SDE_DEBUG("padding height %d is equal to the vdisplay %d\n",
  1272. mode_info.vpadding, state->mode.vdisplay);
  1273. sde_crtc_state->line_insertion.padding_height = 0;
  1274. return 0;
  1275. } else if (mode_info.vpadding == sde_crtc_state->line_insertion.padding_height) {
  1276. return 0; /* skip calculation if already cached */
  1277. }
  1278. gcd = _sde_crtc_calc_gcd(mode_info.vpadding, state->mode.vdisplay);
  1279. if (!gcd) {
  1280. SDE_ERROR("zero gcd found for padding height %d %d\n",
  1281. mode_info.vpadding, state->mode.vdisplay);
  1282. return -EINVAL;
  1283. }
  1284. num_of_active_lines = state->mode.vdisplay;
  1285. do_div(num_of_active_lines, gcd);
  1286. num_of_dummy_lines = mode_info.vpadding;
  1287. do_div(num_of_dummy_lines, gcd);
  1288. num_of_dummy_lines = num_of_dummy_lines - num_of_active_lines;
  1289. if (num_of_active_lines > MAX_VPADDING_RATIO_M ||
  1290. num_of_dummy_lines > MAX_VPADDING_RATIO_N) {
  1291. SDE_ERROR("unsupported panel stacking pattern %d:%d", num_of_active_lines,
  1292. num_of_dummy_lines);
  1293. return -EINVAL;
  1294. }
  1295. sde_crtc_state->line_insertion.padding_active = num_of_active_lines;
  1296. sde_crtc_state->line_insertion.padding_dummy = num_of_dummy_lines;
  1297. sde_crtc_state->line_insertion.padding_height = mode_info.vpadding;
  1298. return 0;
  1299. }
  1300. static void _sde_crtc_program_lm_output_roi(struct drm_crtc *crtc)
  1301. {
  1302. struct sde_crtc *sde_crtc;
  1303. struct sde_crtc_state *cstate;
  1304. const struct sde_rect *lm_roi;
  1305. struct sde_hw_mixer *hw_lm;
  1306. bool right_mixer = false;
  1307. bool lm_updated = false;
  1308. int lm_idx;
  1309. if (!crtc)
  1310. return;
  1311. sde_crtc = to_sde_crtc(crtc);
  1312. cstate = to_sde_crtc_state(crtc->state);
  1313. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1314. struct sde_hw_mixer_cfg cfg;
  1315. lm_roi = &cstate->lm_roi[lm_idx];
  1316. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1317. if (!sde_crtc->mixers_swapped)
  1318. right_mixer = lm_idx % MAX_MIXERS_PER_LAYOUT;
  1319. if (lm_roi->w != hw_lm->cfg.out_width ||
  1320. lm_roi->h != hw_lm->cfg.out_height ||
  1321. right_mixer != hw_lm->cfg.right_mixer) {
  1322. hw_lm->cfg.out_width = lm_roi->w;
  1323. hw_lm->cfg.out_height = lm_roi->h;
  1324. hw_lm->cfg.right_mixer = right_mixer;
  1325. cfg.out_width = lm_roi->w;
  1326. cfg.out_height = lm_roi->h;
  1327. cfg.right_mixer = right_mixer;
  1328. cfg.flags = 0;
  1329. if (hw_lm->ops.setup_mixer_out)
  1330. hw_lm->ops.setup_mixer_out(hw_lm, &cfg);
  1331. lm_updated = true;
  1332. }
  1333. SDE_EVT32(DRMID(crtc), lm_idx, lm_roi->x, lm_roi->y, lm_roi->w,
  1334. lm_roi->h, right_mixer, lm_updated);
  1335. }
  1336. if (lm_updated)
  1337. sde_cp_crtc_res_change(crtc);
  1338. }
  1339. struct plane_state {
  1340. struct sde_plane_state *sde_pstate;
  1341. const struct drm_plane_state *drm_pstate;
  1342. int stage;
  1343. u32 pipe_id;
  1344. };
  1345. static int pstate_cmp(const void *a, const void *b)
  1346. {
  1347. struct plane_state *pa = (struct plane_state *)a;
  1348. struct plane_state *pb = (struct plane_state *)b;
  1349. int rc = 0;
  1350. int pa_zpos, pb_zpos;
  1351. enum sde_layout pa_layout, pb_layout;
  1352. if ((!pa || !pa->sde_pstate) || (!pb || !pb->sde_pstate))
  1353. return rc;
  1354. pa_zpos = sde_plane_get_property(pa->sde_pstate, PLANE_PROP_ZPOS);
  1355. pb_zpos = sde_plane_get_property(pb->sde_pstate, PLANE_PROP_ZPOS);
  1356. pa_layout = pa->sde_pstate->layout;
  1357. pb_layout = pb->sde_pstate->layout;
  1358. if (pa_zpos != pb_zpos)
  1359. rc = pa_zpos - pb_zpos;
  1360. else if (pa_layout != pb_layout)
  1361. rc = pa_layout - pb_layout;
  1362. else
  1363. rc = pa->drm_pstate->crtc_x - pb->drm_pstate->crtc_x;
  1364. return rc;
  1365. }
  1366. /*
  1367. * validate and set source split:
  1368. * use pstates sorted by stage to check planes on same stage
  1369. * we assume that all pipes are in source split so its valid to compare
  1370. * without taking into account left/right mixer placement
  1371. */
  1372. static int _sde_crtc_validate_src_split_order(struct drm_crtc *crtc,
  1373. struct plane_state *pstates, int cnt)
  1374. {
  1375. struct plane_state *prv_pstate, *cur_pstate;
  1376. enum sde_layout prev_layout, cur_layout;
  1377. struct sde_rect left_rect, right_rect;
  1378. struct sde_kms *sde_kms;
  1379. int32_t left_pid, right_pid;
  1380. int32_t stage;
  1381. int i, rc = 0;
  1382. sde_kms = _sde_crtc_get_kms(crtc);
  1383. if (!sde_kms || !sde_kms->catalog) {
  1384. SDE_ERROR("invalid parameters\n");
  1385. return -EINVAL;
  1386. }
  1387. for (i = 1; i < cnt; i++) {
  1388. prv_pstate = &pstates[i - 1];
  1389. cur_pstate = &pstates[i];
  1390. prev_layout = prv_pstate->sde_pstate->layout;
  1391. cur_layout = cur_pstate->sde_pstate->layout;
  1392. if (prv_pstate->stage != cur_pstate->stage ||
  1393. prev_layout != cur_layout)
  1394. continue;
  1395. stage = cur_pstate->stage;
  1396. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1397. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1398. prv_pstate->drm_pstate->crtc_y,
  1399. prv_pstate->drm_pstate->crtc_w,
  1400. prv_pstate->drm_pstate->crtc_h, false);
  1401. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1402. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1403. cur_pstate->drm_pstate->crtc_y,
  1404. cur_pstate->drm_pstate->crtc_w,
  1405. cur_pstate->drm_pstate->crtc_h, false);
  1406. if (right_rect.x < left_rect.x) {
  1407. swap(left_pid, right_pid);
  1408. swap(left_rect, right_rect);
  1409. swap(prv_pstate, cur_pstate);
  1410. }
  1411. /*
  1412. * - planes are enumerated in pipe-priority order such that
  1413. * planes with lower drm_id must be left-most in a shared
  1414. * blend-stage when using source split.
  1415. * - planes in source split must be contiguous in width
  1416. * - planes in source split must have same dest yoff and height
  1417. */
  1418. if ((right_pid < left_pid) &&
  1419. !sde_kms->catalog->pipe_order_type) {
  1420. SDE_ERROR(
  1421. "invalid src split cfg, stage:%d left:%d right:%d\n",
  1422. stage, left_pid, right_pid);
  1423. return -EINVAL;
  1424. } else if (right_rect.x != (left_rect.x + left_rect.w)) {
  1425. SDE_ERROR(
  1426. "invalid coordinates, stage:%d l:%d-%d r:%d-%d\n",
  1427. stage, left_rect.x, left_rect.w,
  1428. right_rect.x, right_rect.w);
  1429. return -EINVAL;
  1430. } else if ((left_rect.y != right_rect.y) ||
  1431. (left_rect.h != right_rect.h)) {
  1432. SDE_ERROR(
  1433. "stage:%d invalid yoff/ht: l_yxh:%dx%d r_yxh:%dx%d\n",
  1434. stage, left_rect.y, left_rect.h,
  1435. right_rect.y, right_rect.h);
  1436. return -EINVAL;
  1437. }
  1438. }
  1439. return rc;
  1440. }
  1441. static void _sde_crtc_set_src_split_order(struct drm_crtc *crtc,
  1442. struct plane_state *pstates, int cnt)
  1443. {
  1444. struct plane_state *prv_pstate, *cur_pstate, *nxt_pstate;
  1445. enum sde_layout prev_layout, cur_layout;
  1446. struct sde_kms *sde_kms;
  1447. struct sde_rect left_rect, right_rect;
  1448. int32_t left_pid, right_pid;
  1449. int32_t stage;
  1450. int i;
  1451. sde_kms = _sde_crtc_get_kms(crtc);
  1452. if (!sde_kms || !sde_kms->catalog) {
  1453. SDE_ERROR("invalid parameters\n");
  1454. return;
  1455. }
  1456. if (!sde_kms->catalog->pipe_order_type)
  1457. return;
  1458. for (i = 0; i < cnt; i++) {
  1459. prv_pstate = (i > 0) ? &pstates[i - 1] : NULL;
  1460. cur_pstate = &pstates[i];
  1461. nxt_pstate = ((i + 1) < cnt) ? &pstates[i + 1] : NULL;
  1462. prev_layout = prv_pstate ? prv_pstate->sde_pstate->layout :
  1463. SDE_LAYOUT_NONE;
  1464. cur_layout = cur_pstate->sde_pstate->layout;
  1465. if ((!prv_pstate) || (prv_pstate->stage != cur_pstate->stage)
  1466. || (prev_layout != cur_layout)) {
  1467. /*
  1468. * reset if prv or nxt pipes are not in the same stage
  1469. * as the cur pipe
  1470. */
  1471. if ((!nxt_pstate)
  1472. || (nxt_pstate->stage != cur_pstate->stage)
  1473. || (nxt_pstate->sde_pstate->layout !=
  1474. cur_pstate->sde_pstate->layout))
  1475. cur_pstate->sde_pstate->pipe_order_flags = 0;
  1476. continue;
  1477. }
  1478. stage = cur_pstate->stage;
  1479. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1480. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1481. prv_pstate->drm_pstate->crtc_y,
  1482. prv_pstate->drm_pstate->crtc_w,
  1483. prv_pstate->drm_pstate->crtc_h, false);
  1484. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1485. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1486. cur_pstate->drm_pstate->crtc_y,
  1487. cur_pstate->drm_pstate->crtc_w,
  1488. cur_pstate->drm_pstate->crtc_h, false);
  1489. if (right_rect.x < left_rect.x) {
  1490. swap(left_pid, right_pid);
  1491. swap(left_rect, right_rect);
  1492. swap(prv_pstate, cur_pstate);
  1493. }
  1494. cur_pstate->sde_pstate->pipe_order_flags = SDE_SSPP_RIGHT;
  1495. prv_pstate->sde_pstate->pipe_order_flags = 0;
  1496. }
  1497. for (i = 0; i < cnt; i++) {
  1498. cur_pstate = &pstates[i];
  1499. sde_plane_setup_src_split_order(
  1500. cur_pstate->drm_pstate->plane,
  1501. cur_pstate->sde_pstate->multirect_index,
  1502. cur_pstate->sde_pstate->pipe_order_flags);
  1503. }
  1504. }
  1505. static void _sde_crtc_setup_blend_cfg_by_stage(struct sde_crtc_mixer *mixer,
  1506. int num_mixers, struct plane_state *pstates, int cnt)
  1507. {
  1508. int i, lm_idx;
  1509. struct sde_format *format;
  1510. bool blend_stage[SDE_STAGE_MAX] = { false };
  1511. u32 blend_type;
  1512. for (i = cnt - 1; i >= 0; i--) {
  1513. blend_type = sde_plane_get_property(pstates[i].sde_pstate,
  1514. PLANE_PROP_BLEND_OP);
  1515. /* stage has already been programmed or BLEND_OP_SKIP type */
  1516. if (blend_stage[pstates[i].sde_pstate->stage] ||
  1517. blend_type == SDE_DRM_BLEND_OP_SKIP)
  1518. continue;
  1519. for (lm_idx = 0; lm_idx < num_mixers; lm_idx++) {
  1520. format = to_sde_format(msm_framebuffer_format(
  1521. pstates[i].sde_pstate->base.fb));
  1522. if (!format) {
  1523. SDE_ERROR("invalid format\n");
  1524. return;
  1525. }
  1526. _sde_crtc_setup_blend_cfg(mixer + lm_idx,
  1527. pstates[i].sde_pstate, format);
  1528. blend_stage[pstates[i].sde_pstate->stage] = true;
  1529. }
  1530. }
  1531. }
  1532. static void _sde_crtc_blend_setup_mixer(struct drm_crtc *crtc,
  1533. struct drm_crtc_state *old_state, struct sde_crtc *sde_crtc,
  1534. struct sde_crtc_mixer *mixer)
  1535. {
  1536. struct drm_plane *plane;
  1537. struct drm_framebuffer *fb;
  1538. struct drm_plane_state *state;
  1539. struct sde_crtc_state *cstate;
  1540. struct sde_plane_state *pstate = NULL;
  1541. struct plane_state *pstates = NULL;
  1542. struct sde_format *format;
  1543. struct sde_hw_ctl *ctl;
  1544. struct sde_hw_mixer *lm;
  1545. struct sde_hw_stage_cfg *stage_cfg;
  1546. struct sde_rect plane_crtc_roi;
  1547. uint32_t stage_idx, lm_idx, layout_idx;
  1548. int zpos_cnt[MAX_LAYOUTS_PER_CRTC][SDE_STAGE_MAX + 1];
  1549. int i, mode, cnt = 0;
  1550. bool bg_alpha_enable = false;
  1551. u32 blend_type;
  1552. struct sde_cp_crtc_skip_blend_plane skip_blend_plane;
  1553. DECLARE_BITMAP(fetch_active, SSPP_MAX);
  1554. if (!sde_crtc || !crtc->state || !mixer) {
  1555. SDE_ERROR("invalid sde_crtc or mixer\n");
  1556. return;
  1557. }
  1558. ctl = mixer->hw_ctl;
  1559. lm = mixer->hw_lm;
  1560. cstate = to_sde_crtc_state(crtc->state);
  1561. pstates = kcalloc(SDE_PSTATES_MAX,
  1562. sizeof(struct plane_state), GFP_KERNEL);
  1563. if (!pstates)
  1564. return;
  1565. memset(fetch_active, 0, sizeof(fetch_active));
  1566. memset(zpos_cnt, 0, sizeof(zpos_cnt));
  1567. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1568. state = plane->state;
  1569. if (!state)
  1570. continue;
  1571. plane_crtc_roi.x = state->crtc_x;
  1572. plane_crtc_roi.y = state->crtc_y;
  1573. plane_crtc_roi.w = state->crtc_w;
  1574. plane_crtc_roi.h = state->crtc_h;
  1575. pstate = to_sde_plane_state(state);
  1576. fb = state->fb;
  1577. mode = sde_plane_get_property(pstate,
  1578. PLANE_PROP_FB_TRANSLATION_MODE);
  1579. set_bit(sde_plane_pipe(plane), fetch_active);
  1580. sde_plane_ctl_flush(plane, ctl, true);
  1581. SDE_DEBUG("crtc %d stage:%d - plane %d sspp %d fb %d\n",
  1582. crtc->base.id,
  1583. pstate->stage,
  1584. plane->base.id,
  1585. sde_plane_pipe(plane) - SSPP_VIG0,
  1586. state->fb ? state->fb->base.id : -1);
  1587. format = to_sde_format(msm_framebuffer_format(pstate->base.fb));
  1588. if (!format) {
  1589. SDE_ERROR("invalid format\n");
  1590. goto end;
  1591. }
  1592. blend_type = sde_plane_get_property(pstate,
  1593. PLANE_PROP_BLEND_OP);
  1594. if (blend_type == SDE_DRM_BLEND_OP_SKIP) {
  1595. skip_blend_plane.valid_plane = true;
  1596. skip_blend_plane.plane = sde_plane_pipe(plane);
  1597. skip_blend_plane.height = plane_crtc_roi.h;
  1598. skip_blend_plane.width = plane_crtc_roi.w;
  1599. sde_cp_set_skip_blend_plane_info(crtc, &skip_blend_plane);
  1600. }
  1601. if (blend_type != SDE_DRM_BLEND_OP_SKIP) {
  1602. if (pstate->stage == SDE_STAGE_BASE &&
  1603. format->alpha_enable)
  1604. bg_alpha_enable = true;
  1605. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1606. state->fb ? state->fb->base.id : -1,
  1607. state->src_x >> 16, state->src_y >> 16,
  1608. state->src_w >> 16, state->src_h >> 16,
  1609. state->crtc_x, state->crtc_y,
  1610. state->crtc_w, state->crtc_h,
  1611. pstate->rotation, mode);
  1612. /*
  1613. * none or left layout will program to layer mixer
  1614. * group 0, right layout will program to layer mixer
  1615. * group 1.
  1616. */
  1617. if (pstate->layout <= SDE_LAYOUT_LEFT)
  1618. layout_idx = 0;
  1619. else
  1620. layout_idx = 1;
  1621. stage_cfg = &sde_crtc->stage_cfg[layout_idx];
  1622. stage_idx = zpos_cnt[layout_idx][pstate->stage]++;
  1623. stage_cfg->stage[pstate->stage][stage_idx] =
  1624. sde_plane_pipe(plane);
  1625. stage_cfg->multirect_index[pstate->stage][stage_idx] =
  1626. pstate->multirect_index;
  1627. SDE_EVT32(DRMID(crtc), DRMID(plane), stage_idx,
  1628. sde_plane_pipe(plane) - SSPP_VIG0,
  1629. pstate->stage,
  1630. pstate->multirect_index,
  1631. pstate->multirect_mode,
  1632. format->base.pixel_format,
  1633. fb ? fb->modifier : 0,
  1634. layout_idx);
  1635. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers;
  1636. lm_idx++) {
  1637. if (bg_alpha_enable && !format->alpha_enable)
  1638. mixer[lm_idx].mixer_op_mode = 0;
  1639. else
  1640. mixer[lm_idx].mixer_op_mode |=
  1641. 1 << pstate->stage;
  1642. }
  1643. }
  1644. if (cnt >= SDE_PSTATES_MAX)
  1645. continue;
  1646. pstates[cnt].sde_pstate = pstate;
  1647. pstates[cnt].drm_pstate = state;
  1648. if (blend_type == SDE_DRM_BLEND_OP_SKIP)
  1649. pstates[cnt].stage = SKIP_STAGING_PIPE_ZPOS;
  1650. else
  1651. pstates[cnt].stage = sde_plane_get_property(
  1652. pstates[cnt].sde_pstate, PLANE_PROP_ZPOS);
  1653. pstates[cnt].pipe_id = sde_plane_pipe(plane);
  1654. cnt++;
  1655. }
  1656. /* blend config update */
  1657. _sde_crtc_setup_blend_cfg_by_stage(mixer, sde_crtc->num_mixers,
  1658. pstates, cnt);
  1659. if (ctl->ops.set_active_pipes)
  1660. ctl->ops.set_active_pipes(ctl, fetch_active);
  1661. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  1662. _sde_crtc_set_src_split_order(crtc, pstates, cnt);
  1663. if (lm && lm->ops.setup_dim_layer) {
  1664. cstate = to_sde_crtc_state(crtc->state);
  1665. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty)) {
  1666. for (i = 0; i < cstate->num_dim_layers; i++)
  1667. _sde_crtc_setup_dim_layer_cfg(crtc, sde_crtc,
  1668. mixer, &cstate->dim_layer[i]);
  1669. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  1670. }
  1671. }
  1672. end:
  1673. kfree(pstates);
  1674. }
  1675. static void _sde_crtc_swap_mixers_for_right_partial_update(
  1676. struct drm_crtc *crtc)
  1677. {
  1678. struct sde_crtc *sde_crtc;
  1679. struct sde_crtc_state *cstate;
  1680. struct drm_encoder *drm_enc;
  1681. bool is_right_only;
  1682. bool encoder_in_dsc_merge = false;
  1683. if (!crtc || !crtc->state)
  1684. return;
  1685. sde_crtc = to_sde_crtc(crtc);
  1686. cstate = to_sde_crtc_state(crtc->state);
  1687. if (sde_crtc->num_mixers != CRTC_DUAL_MIXERS_ONLY)
  1688. return;
  1689. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  1690. crtc->state->encoder_mask) {
  1691. if (sde_encoder_is_dsc_merge(drm_enc)) {
  1692. encoder_in_dsc_merge = true;
  1693. break;
  1694. }
  1695. }
  1696. /**
  1697. * For right-only partial update with DSC merge, we swap LM0 & LM1.
  1698. * This is due to two reasons:
  1699. * - On 8996, there is a DSC HW requirement that in DSC Merge Mode,
  1700. * the left DSC must be used, right DSC cannot be used alone.
  1701. * For right-only partial update, this means swap layer mixers to map
  1702. * Left LM to Right INTF. On later HW this was relaxed.
  1703. * - In DSC Merge mode, the physical encoder has already registered
  1704. * PP0 as the master, to switch to right-only we would have to
  1705. * reprogram to be driven by PP1 instead.
  1706. * To support both cases, we prefer to support the mixer swap solution.
  1707. */
  1708. if (!encoder_in_dsc_merge) {
  1709. if (sde_crtc->mixers_swapped) {
  1710. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1711. sde_crtc->mixers_swapped = false;
  1712. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1);
  1713. }
  1714. return;
  1715. }
  1716. is_right_only = sde_kms_rect_is_null(&cstate->lm_roi[0]) &&
  1717. !sde_kms_rect_is_null(&cstate->lm_roi[1]);
  1718. if (is_right_only && !sde_crtc->mixers_swapped) {
  1719. /* right-only update swap mixers */
  1720. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1721. sde_crtc->mixers_swapped = true;
  1722. } else if (!is_right_only && sde_crtc->mixers_swapped) {
  1723. /* left-only or full update, swap back */
  1724. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1725. sde_crtc->mixers_swapped = false;
  1726. }
  1727. SDE_DEBUG("%s: right_only %d swapped %d, mix0->lm%d, mix1->lm%d\n",
  1728. sde_crtc->name, is_right_only, sde_crtc->mixers_swapped,
  1729. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1730. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1731. SDE_EVT32(DRMID(crtc), is_right_only, sde_crtc->mixers_swapped,
  1732. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1733. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1734. }
  1735. /**
  1736. * _sde_crtc_blend_setup - configure crtc mixers
  1737. * @crtc: Pointer to drm crtc structure
  1738. * @old_state: Pointer to old crtc state
  1739. * @add_planes: Whether or not to add planes to mixers
  1740. */
  1741. static void _sde_crtc_blend_setup(struct drm_crtc *crtc,
  1742. struct drm_crtc_state *old_state, bool add_planes)
  1743. {
  1744. struct sde_crtc *sde_crtc;
  1745. struct sde_crtc_state *sde_crtc_state;
  1746. struct sde_crtc_mixer *mixer;
  1747. struct sde_hw_ctl *ctl;
  1748. struct sde_hw_mixer *lm;
  1749. struct sde_ctl_flush_cfg cfg = {0,};
  1750. int i;
  1751. if (!crtc)
  1752. return;
  1753. sde_crtc = to_sde_crtc(crtc);
  1754. sde_crtc_state = to_sde_crtc_state(crtc->state);
  1755. mixer = sde_crtc->mixers;
  1756. SDE_DEBUG("%s\n", sde_crtc->name);
  1757. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1758. SDE_ERROR("invalid number mixers: %d\n", sde_crtc->num_mixers);
  1759. return;
  1760. }
  1761. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask)) {
  1762. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, sde_crtc_state->dirty);
  1763. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask);
  1764. }
  1765. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1766. if (!mixer[i].hw_lm) {
  1767. SDE_ERROR("invalid lm or ctl assigned to mixer\n");
  1768. return;
  1769. }
  1770. mixer[i].mixer_op_mode = 0;
  1771. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS,
  1772. sde_crtc_state->dirty)) {
  1773. /* clear dim_layer settings */
  1774. lm = mixer[i].hw_lm;
  1775. if (lm->ops.clear_dim_layer)
  1776. lm->ops.clear_dim_layer(lm);
  1777. }
  1778. }
  1779. _sde_crtc_swap_mixers_for_right_partial_update(crtc);
  1780. /* initialize stage cfg */
  1781. memset(&sde_crtc->stage_cfg, 0, sizeof(sde_crtc->stage_cfg));
  1782. if (add_planes)
  1783. _sde_crtc_blend_setup_mixer(crtc, old_state, sde_crtc, mixer);
  1784. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1785. const struct sde_rect *lm_roi = &sde_crtc_state->lm_roi[i];
  1786. int lm_layout = i / MAX_MIXERS_PER_LAYOUT;
  1787. ctl = mixer[i].hw_ctl;
  1788. lm = mixer[i].hw_lm;
  1789. if (sde_kms_rect_is_null(lm_roi))
  1790. sde_crtc->mixers[i].mixer_op_mode = 0;
  1791. if (lm->ops.setup_alpha_out)
  1792. lm->ops.setup_alpha_out(lm, mixer[i].mixer_op_mode);
  1793. /* stage config flush mask */
  1794. ctl->ops.update_bitmask_mixer(ctl, mixer[i].hw_lm->idx, 1);
  1795. ctl->ops.get_pending_flush(ctl, &cfg);
  1796. SDE_DEBUG("lm %d, op_mode 0x%X, ctl %d, flush mask 0x%x\n",
  1797. mixer[i].hw_lm->idx - LM_0,
  1798. mixer[i].mixer_op_mode,
  1799. ctl->idx - CTL_0,
  1800. cfg.pending_flush_mask);
  1801. if (sde_kms_rect_is_null(lm_roi)) {
  1802. SDE_DEBUG(
  1803. "%s: lm%d leave ctl%d mask 0 since null roi\n",
  1804. sde_crtc->name, lm->idx - LM_0,
  1805. ctl->idx - CTL_0);
  1806. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1807. NULL, true);
  1808. } else {
  1809. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1810. &sde_crtc->stage_cfg[lm_layout],
  1811. false);
  1812. }
  1813. }
  1814. _sde_crtc_program_lm_output_roi(crtc);
  1815. }
  1816. int sde_crtc_find_plane_fb_modes(struct drm_crtc *crtc,
  1817. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1818. {
  1819. struct drm_plane *plane;
  1820. struct sde_plane_state *sde_pstate;
  1821. uint32_t mode = 0;
  1822. int rc;
  1823. if (!crtc) {
  1824. SDE_ERROR("invalid state\n");
  1825. return -EINVAL;
  1826. }
  1827. *fb_ns = 0;
  1828. *fb_sec = 0;
  1829. *fb_sec_dir = 0;
  1830. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1831. if (IS_ERR_OR_NULL(plane) || IS_ERR_OR_NULL(plane->state)) {
  1832. rc = PTR_ERR(plane);
  1833. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1834. DRMID(crtc), DRMID(plane), rc);
  1835. return rc;
  1836. }
  1837. sde_pstate = to_sde_plane_state(plane->state);
  1838. mode = sde_plane_get_property(sde_pstate,
  1839. PLANE_PROP_FB_TRANSLATION_MODE);
  1840. switch (mode) {
  1841. case SDE_DRM_FB_NON_SEC:
  1842. (*fb_ns)++;
  1843. break;
  1844. case SDE_DRM_FB_SEC:
  1845. (*fb_sec)++;
  1846. break;
  1847. case SDE_DRM_FB_SEC_DIR_TRANS:
  1848. (*fb_sec_dir)++;
  1849. break;
  1850. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1851. break;
  1852. default:
  1853. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1854. DRMID(plane), mode);
  1855. return -EINVAL;
  1856. }
  1857. }
  1858. return 0;
  1859. }
  1860. int sde_crtc_state_find_plane_fb_modes(struct drm_crtc_state *state,
  1861. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1862. {
  1863. struct drm_plane *plane;
  1864. const struct drm_plane_state *pstate;
  1865. struct sde_plane_state *sde_pstate;
  1866. uint32_t mode = 0;
  1867. int rc;
  1868. if (!state) {
  1869. SDE_ERROR("invalid state\n");
  1870. return -EINVAL;
  1871. }
  1872. *fb_ns = 0;
  1873. *fb_sec = 0;
  1874. *fb_sec_dir = 0;
  1875. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1876. if (IS_ERR_OR_NULL(pstate)) {
  1877. rc = PTR_ERR(pstate);
  1878. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1879. DRMID(state->crtc), DRMID(plane), rc);
  1880. return rc;
  1881. }
  1882. sde_pstate = to_sde_plane_state(pstate);
  1883. mode = sde_plane_get_property(sde_pstate,
  1884. PLANE_PROP_FB_TRANSLATION_MODE);
  1885. switch (mode) {
  1886. case SDE_DRM_FB_NON_SEC:
  1887. (*fb_ns)++;
  1888. break;
  1889. case SDE_DRM_FB_SEC:
  1890. (*fb_sec)++;
  1891. break;
  1892. case SDE_DRM_FB_SEC_DIR_TRANS:
  1893. (*fb_sec_dir)++;
  1894. break;
  1895. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1896. break;
  1897. default:
  1898. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1899. DRMID(plane), mode);
  1900. return -EINVAL;
  1901. }
  1902. }
  1903. return 0;
  1904. }
  1905. static void _sde_drm_fb_sec_dir_trans(
  1906. struct sde_kms_smmu_state_data *smmu_state, uint32_t secure_level,
  1907. struct sde_mdss_cfg *catalog, bool old_valid_fb, int *ops)
  1908. {
  1909. /* secure display usecase */
  1910. if ((smmu_state->state == ATTACHED) && (secure_level == SDE_DRM_SEC_ONLY)) {
  1911. smmu_state->state = (test_bit(SDE_FEATURE_SUI_NS_ALLOWED, catalog->features)) ?
  1912. DETACH_SEC_REQ : DETACH_ALL_REQ;
  1913. smmu_state->secure_level = secure_level;
  1914. smmu_state->transition_type = PRE_COMMIT;
  1915. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1916. if (old_valid_fb)
  1917. *ops |= (SDE_KMS_OPS_WAIT_FOR_TX_DONE | SDE_KMS_OPS_CLEANUP_PLANE_FB);
  1918. if (test_bit(SDE_FEATURE_SUI_MISR, catalog->features))
  1919. smmu_state->sui_misr_state = SUI_MISR_ENABLE_REQ;
  1920. /* secure camera usecase */
  1921. } else if (smmu_state->state == ATTACHED) {
  1922. smmu_state->state = DETACH_SEC_REQ;
  1923. smmu_state->secure_level = secure_level;
  1924. smmu_state->transition_type = PRE_COMMIT;
  1925. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1926. }
  1927. }
  1928. static void _sde_drm_fb_transactions(
  1929. struct sde_kms_smmu_state_data *smmu_state,
  1930. struct sde_mdss_cfg *catalog, bool old_valid_fb, bool post_commit,
  1931. int *ops)
  1932. {
  1933. if (((smmu_state->state == DETACHED)
  1934. || (smmu_state->state == DETACH_ALL_REQ))
  1935. || ((smmu_state->secure_level == SDE_DRM_SEC_ONLY)
  1936. && ((smmu_state->state == DETACHED_SEC)
  1937. || (smmu_state->state == DETACH_SEC_REQ)))) {
  1938. smmu_state->state = (test_bit(SDE_FEATURE_SUI_NS_ALLOWED, catalog->features)) ?
  1939. ATTACH_SEC_REQ : ATTACH_ALL_REQ;
  1940. smmu_state->transition_type = post_commit ?
  1941. POST_COMMIT : PRE_COMMIT;
  1942. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1943. if (old_valid_fb)
  1944. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1945. if (test_bit(SDE_FEATURE_SUI_MISR, catalog->features))
  1946. smmu_state->sui_misr_state = SUI_MISR_DISABLE_REQ;
  1947. } else if ((smmu_state->state == DETACHED_SEC)
  1948. || (smmu_state->state == DETACH_SEC_REQ)) {
  1949. smmu_state->state = ATTACH_SEC_REQ;
  1950. smmu_state->transition_type = post_commit ?
  1951. POST_COMMIT : PRE_COMMIT;
  1952. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1953. if (old_valid_fb)
  1954. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1955. }
  1956. }
  1957. /**
  1958. * sde_crtc_get_secure_transition_ops - determines the operations that
  1959. * need to be performed before transitioning to secure state
  1960. * This function should be called after swapping the new state
  1961. * @crtc: Pointer to drm crtc structure
  1962. * Returns the bitmask of operations need to be performed, -Error in
  1963. * case of error cases
  1964. */
  1965. int sde_crtc_get_secure_transition_ops(struct drm_crtc *crtc,
  1966. struct drm_crtc_state *old_crtc_state,
  1967. bool old_valid_fb)
  1968. {
  1969. struct drm_plane *plane;
  1970. struct drm_encoder *encoder;
  1971. struct sde_crtc *sde_crtc;
  1972. struct sde_kms *sde_kms;
  1973. struct sde_mdss_cfg *catalog;
  1974. struct sde_kms_smmu_state_data *smmu_state;
  1975. uint32_t translation_mode = 0, secure_level;
  1976. int ops = 0;
  1977. bool post_commit = false;
  1978. if (!crtc || !crtc->state) {
  1979. SDE_ERROR("invalid crtc\n");
  1980. return -EINVAL;
  1981. }
  1982. sde_kms = _sde_crtc_get_kms(crtc);
  1983. if (!sde_kms)
  1984. return -EINVAL;
  1985. smmu_state = &sde_kms->smmu_state;
  1986. smmu_state->prev_state = smmu_state->state;
  1987. smmu_state->prev_secure_level = smmu_state->secure_level;
  1988. sde_crtc = to_sde_crtc(crtc);
  1989. secure_level = sde_crtc_get_secure_level(crtc, crtc->state);
  1990. catalog = sde_kms->catalog;
  1991. /*
  1992. * SMMU operations need to be delayed in case of video mode panels
  1993. * when switching back to non_secure mode
  1994. */
  1995. drm_for_each_encoder_mask(encoder, crtc->dev,
  1996. crtc->state->encoder_mask) {
  1997. if (sde_encoder_is_dsi_display(encoder))
  1998. post_commit |= sde_encoder_check_curr_mode(encoder,
  1999. MSM_DISPLAY_VIDEO_MODE);
  2000. }
  2001. SDE_DEBUG("crtc%d: secure_level %d old_valid_fb %d post_commit %d\n",
  2002. DRMID(crtc), secure_level, old_valid_fb, post_commit);
  2003. SDE_EVT32_VERBOSE(DRMID(crtc), secure_level, smmu_state->state,
  2004. old_valid_fb, post_commit, SDE_EVTLOG_FUNC_ENTRY);
  2005. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2006. if (!plane->state)
  2007. continue;
  2008. translation_mode = sde_plane_get_property(
  2009. to_sde_plane_state(plane->state),
  2010. PLANE_PROP_FB_TRANSLATION_MODE);
  2011. if (translation_mode > SDE_DRM_FB_SEC_DIR_TRANS) {
  2012. SDE_ERROR("crtc%d: invalid translation_mode %d\n",
  2013. DRMID(crtc), translation_mode);
  2014. return -EINVAL;
  2015. }
  2016. /* we can break if we find sec_dir plane */
  2017. if (translation_mode == SDE_DRM_FB_SEC_DIR_TRANS)
  2018. break;
  2019. }
  2020. mutex_lock(&sde_kms->secure_transition_lock);
  2021. switch (translation_mode) {
  2022. case SDE_DRM_FB_SEC_DIR_TRANS:
  2023. _sde_drm_fb_sec_dir_trans(smmu_state, secure_level,
  2024. catalog, old_valid_fb, &ops);
  2025. break;
  2026. case SDE_DRM_FB_SEC:
  2027. case SDE_DRM_FB_NON_SEC:
  2028. _sde_drm_fb_transactions(smmu_state, catalog,
  2029. old_valid_fb, post_commit, &ops);
  2030. break;
  2031. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  2032. ops = 0;
  2033. break;
  2034. default:
  2035. SDE_ERROR("crtc%d: invalid plane fb_mode %d\n",
  2036. DRMID(crtc), translation_mode);
  2037. ops = -EINVAL;
  2038. }
  2039. /* log only during actual transition times */
  2040. if (ops) {
  2041. SDE_DEBUG("crtc%d: state%d sec%d sec_lvl%d type%d ops%x\n",
  2042. DRMID(crtc), smmu_state->state,
  2043. secure_level, smmu_state->secure_level,
  2044. smmu_state->transition_type, ops);
  2045. SDE_EVT32(DRMID(crtc), secure_level, translation_mode,
  2046. smmu_state->state, smmu_state->transition_type,
  2047. smmu_state->secure_level, old_valid_fb,
  2048. post_commit, ops, SDE_EVTLOG_FUNC_EXIT);
  2049. }
  2050. mutex_unlock(&sde_kms->secure_transition_lock);
  2051. return ops;
  2052. }
  2053. /**
  2054. * _sde_crtc_setup_scaler3_lut - Set up scaler lut
  2055. * LUTs are configured only once during boot
  2056. * @sde_crtc: Pointer to sde crtc
  2057. * @cstate: Pointer to sde crtc state
  2058. */
  2059. static int _sde_crtc_set_dest_scaler_lut(struct sde_crtc *sde_crtc,
  2060. struct sde_crtc_state *cstate, uint32_t lut_idx)
  2061. {
  2062. struct sde_hw_scaler3_lut_cfg *cfg;
  2063. struct sde_kms *sde_kms;
  2064. u32 *lut_data = NULL;
  2065. size_t len = 0;
  2066. int ret = 0;
  2067. if (!sde_crtc || !cstate) {
  2068. SDE_ERROR("invalid args\n");
  2069. return -EINVAL;
  2070. }
  2071. sde_kms = _sde_crtc_get_kms(&sde_crtc->base);
  2072. if (!sde_kms)
  2073. return -EINVAL;
  2074. if (is_qseed3_rev_qseed3lite(sde_kms->catalog))
  2075. return 0;
  2076. lut_data = msm_property_get_blob(&sde_crtc->property_info,
  2077. &cstate->property_state, &len, lut_idx);
  2078. if (!lut_data || !len) {
  2079. SDE_DEBUG("%s: lut(%d): cleared: %pK, %zu\n", sde_crtc->name,
  2080. lut_idx, lut_data, len);
  2081. lut_data = NULL;
  2082. len = 0;
  2083. }
  2084. cfg = &cstate->scl3_lut_cfg;
  2085. switch (lut_idx) {
  2086. case CRTC_PROP_DEST_SCALER_LUT_ED:
  2087. cfg->dir_lut = lut_data;
  2088. cfg->dir_len = len;
  2089. break;
  2090. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  2091. cfg->cir_lut = lut_data;
  2092. cfg->cir_len = len;
  2093. break;
  2094. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  2095. cfg->sep_lut = lut_data;
  2096. cfg->sep_len = len;
  2097. break;
  2098. default:
  2099. ret = -EINVAL;
  2100. SDE_ERROR("%s:invalid LUT idx(%d)\n", sde_crtc->name, lut_idx);
  2101. SDE_EVT32(DRMID(&sde_crtc->base), lut_idx, SDE_EVTLOG_ERROR);
  2102. break;
  2103. }
  2104. cfg->is_configured = cfg->dir_lut && cfg->cir_lut && cfg->sep_lut;
  2105. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), ret, lut_idx, len,
  2106. cfg->is_configured);
  2107. return ret;
  2108. }
  2109. void sde_crtc_timeline_status(struct drm_crtc *crtc)
  2110. {
  2111. struct sde_crtc *sde_crtc;
  2112. if (!crtc) {
  2113. SDE_ERROR("invalid crtc\n");
  2114. return;
  2115. }
  2116. sde_crtc = to_sde_crtc(crtc);
  2117. sde_fence_timeline_status(sde_crtc->output_fence, &crtc->base);
  2118. }
  2119. static int _sde_validate_hw_resources(struct sde_crtc *sde_crtc)
  2120. {
  2121. int i;
  2122. /**
  2123. * Check if sufficient hw resources are
  2124. * available as per target caps & topology
  2125. */
  2126. if (!sde_crtc) {
  2127. SDE_ERROR("invalid argument\n");
  2128. return -EINVAL;
  2129. }
  2130. if (!sde_crtc->num_mixers ||
  2131. sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  2132. SDE_ERROR("%s: invalid number mixers: %d\n",
  2133. sde_crtc->name, sde_crtc->num_mixers);
  2134. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  2135. SDE_EVTLOG_ERROR);
  2136. return -EINVAL;
  2137. }
  2138. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2139. if (!sde_crtc->mixers[i].hw_lm || !sde_crtc->mixers[i].hw_ctl
  2140. || !sde_crtc->mixers[i].hw_ds) {
  2141. SDE_ERROR("%s:insufficient resources for mixer(%d)\n",
  2142. sde_crtc->name, i);
  2143. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  2144. i, sde_crtc->mixers[i].hw_lm,
  2145. sde_crtc->mixers[i].hw_ctl,
  2146. sde_crtc->mixers[i].hw_ds, SDE_EVTLOG_ERROR);
  2147. return -EINVAL;
  2148. }
  2149. }
  2150. return 0;
  2151. }
  2152. /**
  2153. * _sde_crtc_dest_scaler_setup - Set up dest scaler block
  2154. * @crtc: Pointer to drm crtc
  2155. */
  2156. static void _sde_crtc_dest_scaler_setup(struct drm_crtc *crtc)
  2157. {
  2158. struct sde_crtc *sde_crtc;
  2159. struct sde_crtc_state *cstate;
  2160. struct sde_hw_mixer *hw_lm;
  2161. struct sde_hw_ctl *hw_ctl;
  2162. struct sde_hw_ds *hw_ds;
  2163. struct sde_hw_ds_cfg *cfg;
  2164. struct sde_kms *kms;
  2165. u32 op_mode = 0;
  2166. u32 lm_idx = 0, num_mixers = 0;
  2167. int i, count = 0;
  2168. if (!crtc)
  2169. return;
  2170. sde_crtc = to_sde_crtc(crtc);
  2171. cstate = to_sde_crtc_state(crtc->state);
  2172. kms = _sde_crtc_get_kms(crtc);
  2173. num_mixers = sde_crtc->num_mixers;
  2174. count = cstate->num_ds;
  2175. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2176. SDE_EVT32(DRMID(crtc), num_mixers, count, cstate->dirty[0],
  2177. cstate->num_ds_enabled);
  2178. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  2179. SDE_DEBUG("no change in settings, skip commit\n");
  2180. } else if (!kms || !kms->catalog) {
  2181. SDE_ERROR("crtc%d:invalid parameters\n", crtc->base.id);
  2182. } else if (!kms->catalog->mdp[0].has_dest_scaler) {
  2183. SDE_DEBUG("dest scaler feature not supported\n");
  2184. } else if (_sde_validate_hw_resources(sde_crtc)) {
  2185. //do nothing
  2186. } else if ((!cstate->scl3_lut_cfg.is_configured) &&
  2187. (!is_qseed3_rev_qseed3lite(kms->catalog))) {
  2188. SDE_ERROR("crtc%d:no LUT data available\n", crtc->base.id);
  2189. } else {
  2190. for (i = 0; i < count; i++) {
  2191. cfg = &cstate->ds_cfg[i];
  2192. if (!cfg->flags)
  2193. continue;
  2194. lm_idx = cfg->idx;
  2195. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  2196. hw_ctl = sde_crtc->mixers[lm_idx].hw_ctl;
  2197. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2198. /* Setup op mode - Dual/single */
  2199. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2200. op_mode |= BIT(hw_ds->idx - DS_0);
  2201. if (hw_ds->ops.setup_opmode) {
  2202. op_mode |= (cstate->num_ds_enabled ==
  2203. CRTC_DUAL_MIXERS_ONLY) ?
  2204. SDE_DS_OP_MODE_DUAL : 0;
  2205. hw_ds->ops.setup_opmode(hw_ds, op_mode);
  2206. SDE_EVT32_VERBOSE(DRMID(crtc), op_mode);
  2207. }
  2208. /* Setup scaler */
  2209. if ((cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE) ||
  2210. (cfg->flags &
  2211. SDE_DRM_DESTSCALER_ENHANCER_UPDATE)) {
  2212. if (hw_ds->ops.setup_scaler)
  2213. hw_ds->ops.setup_scaler(hw_ds,
  2214. &cfg->scl3_cfg,
  2215. &cstate->scl3_lut_cfg);
  2216. }
  2217. /*
  2218. * Dest scaler shares the flush bit of the LM in control
  2219. */
  2220. if (hw_ctl && hw_ctl->ops.update_bitmask_mixer)
  2221. hw_ctl->ops.update_bitmask_mixer(
  2222. hw_ctl, hw_lm->idx, 1);
  2223. }
  2224. }
  2225. }
  2226. static void _sde_crtc_put_frame_data_buffer(struct sde_frame_data_buffer *buf)
  2227. {
  2228. if (!buf)
  2229. return;
  2230. msm_gem_put_buffer(buf->gem);
  2231. kfree(buf);
  2232. buf = NULL;
  2233. }
  2234. static int _sde_crtc_get_frame_data_buffer(struct drm_crtc *crtc, uint32_t fd)
  2235. {
  2236. struct sde_crtc *sde_crtc;
  2237. struct sde_frame_data_buffer *buf;
  2238. uint32_t cur_buf;
  2239. sde_crtc = to_sde_crtc(crtc);
  2240. cur_buf = sde_crtc->frame_data.cnt;
  2241. buf = kzalloc(sizeof(struct sde_frame_data_buffer), GFP_KERNEL);
  2242. if (!buf)
  2243. return -ENOMEM;
  2244. sde_crtc->frame_data.buf[cur_buf] = buf;
  2245. buf->fd = fd;
  2246. buf->fb = drm_framebuffer_lookup(crtc->dev, NULL, fd);
  2247. if (!buf->fb) {
  2248. SDE_ERROR("unable to get fb");
  2249. return -EINVAL;
  2250. }
  2251. buf->gem = msm_framebuffer_bo(buf->fb, 0);
  2252. if (!buf->gem) {
  2253. SDE_ERROR("unable to get drm gem");
  2254. return -EINVAL;
  2255. }
  2256. return msm_gem_get_buffer(buf->gem, crtc->dev, buf->fb,
  2257. sizeof(struct sde_drm_frame_data_packet));
  2258. }
  2259. static void _sde_crtc_set_frame_data_buffers(struct drm_crtc *crtc,
  2260. struct sde_crtc_state *cstate, void __user *usr)
  2261. {
  2262. struct sde_crtc *sde_crtc;
  2263. struct sde_drm_frame_data_buffers_ctrl ctrl;
  2264. int i, ret;
  2265. if (!crtc || !cstate || !usr)
  2266. return;
  2267. sde_crtc = to_sde_crtc(crtc);
  2268. ret = copy_from_user(&ctrl, usr, sizeof(ctrl));
  2269. if (ret) {
  2270. SDE_ERROR("failed to copy frame data ctrl, ret %d\n", ret);
  2271. return;
  2272. }
  2273. if (!ctrl.num_buffers) {
  2274. SDE_DEBUG("clearing frame data buffers");
  2275. goto exit;
  2276. } else if (ctrl.num_buffers > SDE_FRAME_DATA_BUFFER_MAX) {
  2277. SDE_ERROR("invalid number of buffers %d", ctrl.num_buffers);
  2278. return;
  2279. }
  2280. for (i = 0; i < ctrl.num_buffers; i++) {
  2281. if (_sde_crtc_get_frame_data_buffer(crtc, ctrl.fds[i])) {
  2282. SDE_ERROR("unable to set buffer for fd %d", ctrl.fds[i]);
  2283. goto exit;
  2284. }
  2285. sde_crtc->frame_data.cnt++;
  2286. }
  2287. return;
  2288. exit:
  2289. while (sde_crtc->frame_data.cnt--)
  2290. _sde_crtc_put_frame_data_buffer(
  2291. sde_crtc->frame_data.buf[sde_crtc->frame_data.cnt]);
  2292. sde_crtc->frame_data.cnt = 0;
  2293. }
  2294. static void _sde_crtc_frame_data_notify(struct drm_crtc *crtc,
  2295. struct sde_drm_frame_data_packet *frame_data_packet)
  2296. {
  2297. struct sde_crtc *sde_crtc;
  2298. struct sde_drm_frame_data_buf buf;
  2299. struct msm_gem_object *msm_gem;
  2300. u32 cur_buf;
  2301. sde_crtc = to_sde_crtc(crtc);
  2302. cur_buf = sde_crtc->frame_data.idx;
  2303. msm_gem = to_msm_bo(sde_crtc->frame_data.buf[cur_buf]->gem);
  2304. buf.fd = sde_crtc->frame_data.buf[cur_buf]->fd;
  2305. buf.offset = msm_gem->offset;
  2306. sde_crtc_event_notify(crtc, DRM_EVENT_FRAME_DATA, &buf,
  2307. sizeof(struct sde_drm_frame_data_buf));
  2308. sde_crtc->frame_data.idx = ++sde_crtc->frame_data.idx % sde_crtc->frame_data.cnt;
  2309. }
  2310. void sde_crtc_get_frame_data(struct drm_crtc *crtc)
  2311. {
  2312. struct sde_crtc *sde_crtc;
  2313. struct drm_plane *plane;
  2314. struct sde_drm_frame_data_packet frame_data_packet = {0, 0};
  2315. struct sde_drm_frame_data_packet *data;
  2316. struct sde_frame_data *frame_data;
  2317. int i = 0;
  2318. if (!crtc || !crtc->state)
  2319. return;
  2320. sde_crtc = to_sde_crtc(crtc);
  2321. frame_data = &sde_crtc->frame_data;
  2322. if (frame_data->cnt) {
  2323. struct msm_gem_object *msm_gem;
  2324. msm_gem = to_msm_bo(frame_data->buf[frame_data->idx]->gem);
  2325. data = (struct sde_drm_frame_data_packet *)
  2326. (((u8 *)msm_gem->vaddr) + msm_gem->offset);
  2327. } else {
  2328. data = &frame_data_packet;
  2329. }
  2330. data->commit_count = sde_crtc->play_count;
  2331. data->frame_count = sde_crtc->fps_info.frame_count;
  2332. /* Collect plane specific data */
  2333. drm_for_each_plane_mask(plane, crtc->dev, sde_crtc->plane_mask_old) {
  2334. if (i < SDE_FRAME_DATA_MAX_PLANES)
  2335. sde_plane_get_frame_data(plane, &data->plane_frame_data[i++]);
  2336. }
  2337. if (frame_data->cnt)
  2338. _sde_crtc_frame_data_notify(crtc, data);
  2339. }
  2340. static void sde_crtc_frame_event_cb(void *data, u32 event, ktime_t ts)
  2341. {
  2342. struct drm_crtc *crtc = (struct drm_crtc *)data;
  2343. struct sde_crtc *sde_crtc;
  2344. struct msm_drm_private *priv;
  2345. struct sde_crtc_frame_event *fevent;
  2346. struct sde_kms_frame_event_cb_data *cb_data;
  2347. unsigned long flags;
  2348. u32 crtc_id;
  2349. cb_data = (struct sde_kms_frame_event_cb_data *)data;
  2350. if (!data) {
  2351. SDE_ERROR("invalid parameters\n");
  2352. return;
  2353. }
  2354. crtc = cb_data->crtc;
  2355. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  2356. SDE_ERROR("invalid parameters\n");
  2357. return;
  2358. }
  2359. sde_crtc = to_sde_crtc(crtc);
  2360. priv = crtc->dev->dev_private;
  2361. crtc_id = drm_crtc_index(crtc);
  2362. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2363. SDE_EVT32_VERBOSE(DRMID(crtc), event);
  2364. spin_lock_irqsave(&sde_crtc->event_spin_lock, flags);
  2365. fevent = list_first_entry_or_null(&sde_crtc->frame_event_list,
  2366. struct sde_crtc_frame_event, list);
  2367. if (fevent)
  2368. list_del_init(&fevent->list);
  2369. spin_unlock_irqrestore(&sde_crtc->event_spin_lock, flags);
  2370. if (!fevent) {
  2371. pr_err_ratelimited("crtc%d event %d overflow\n", DRMID(crtc), event);
  2372. SDE_EVT32(DRMID(crtc), event);
  2373. return;
  2374. }
  2375. fevent->event = event;
  2376. fevent->ts = ts;
  2377. fevent->crtc = crtc;
  2378. fevent->connector = cb_data->connector;
  2379. kthread_queue_work(&priv->event_thread[crtc_id].worker, &fevent->work);
  2380. }
  2381. void sde_crtc_prepare_commit(struct drm_crtc *crtc,
  2382. struct drm_crtc_state *old_state)
  2383. {
  2384. struct drm_device *dev;
  2385. struct sde_crtc *sde_crtc;
  2386. struct sde_crtc_state *cstate;
  2387. struct drm_connector *conn;
  2388. struct drm_encoder *encoder;
  2389. struct drm_connector_list_iter conn_iter;
  2390. if (!crtc || !crtc->state) {
  2391. SDE_ERROR("invalid crtc\n");
  2392. return;
  2393. }
  2394. dev = crtc->dev;
  2395. sde_crtc = to_sde_crtc(crtc);
  2396. cstate = to_sde_crtc_state(crtc->state);
  2397. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->cwb_enc_mask);
  2398. SDE_ATRACE_BEGIN("sde_crtc_prepare_commit");
  2399. /* identify connectors attached to this crtc */
  2400. cstate->num_connectors = 0;
  2401. drm_connector_list_iter_begin(dev, &conn_iter);
  2402. drm_for_each_connector_iter(conn, &conn_iter)
  2403. if (conn->state && conn->state->crtc == crtc &&
  2404. cstate->num_connectors < MAX_CONNECTORS) {
  2405. encoder = conn->state->best_encoder;
  2406. if (encoder)
  2407. sde_encoder_register_frame_event_callback(
  2408. encoder,
  2409. sde_crtc_frame_event_cb,
  2410. crtc);
  2411. cstate->connectors[cstate->num_connectors++] = conn;
  2412. sde_connector_prepare_fence(conn);
  2413. sde_encoder_set_clone_mode(encoder, crtc->state);
  2414. }
  2415. drm_connector_list_iter_end(&conn_iter);
  2416. /* prepare main output fence */
  2417. sde_fence_prepare(sde_crtc->output_fence);
  2418. SDE_ATRACE_END("sde_crtc_prepare_commit");
  2419. }
  2420. /**
  2421. * sde_crtc_complete_flip - signal pending page_flip events
  2422. * Any pending vblank events are added to the vblank_event_list
  2423. * so that the next vblank interrupt shall signal them.
  2424. * However PAGE_FLIP events are not handled through the vblank_event_list.
  2425. * This API signals any pending PAGE_FLIP events requested through
  2426. * DRM_IOCTL_MODE_PAGE_FLIP and are cached in the sde_crtc->event.
  2427. * if file!=NULL, this is preclose potential cancel-flip path
  2428. * @crtc: Pointer to drm crtc structure
  2429. * @file: Pointer to drm file
  2430. */
  2431. void sde_crtc_complete_flip(struct drm_crtc *crtc,
  2432. struct drm_file *file)
  2433. {
  2434. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2435. struct drm_device *dev = crtc->dev;
  2436. struct drm_pending_vblank_event *event;
  2437. unsigned long flags;
  2438. spin_lock_irqsave(&dev->event_lock, flags);
  2439. event = sde_crtc->event;
  2440. if (!event)
  2441. goto end;
  2442. /*
  2443. * if regular vblank case (!file) or if cancel-flip from
  2444. * preclose on file that requested flip, then send the
  2445. * event:
  2446. */
  2447. if (!file || (event->base.file_priv == file)) {
  2448. sde_crtc->event = NULL;
  2449. DRM_DEBUG_VBL("%s: send event: %pK\n",
  2450. sde_crtc->name, event);
  2451. SDE_EVT32_VERBOSE(DRMID(crtc));
  2452. drm_crtc_send_vblank_event(crtc, event);
  2453. }
  2454. end:
  2455. spin_unlock_irqrestore(&dev->event_lock, flags);
  2456. }
  2457. enum sde_intf_mode sde_crtc_get_intf_mode(struct drm_crtc *crtc,
  2458. struct drm_crtc_state *cstate)
  2459. {
  2460. struct drm_encoder *encoder;
  2461. if (!crtc || !crtc->dev || !cstate) {
  2462. SDE_ERROR("invalid crtc\n");
  2463. return INTF_MODE_NONE;
  2464. }
  2465. drm_for_each_encoder_mask(encoder, crtc->dev,
  2466. cstate->encoder_mask) {
  2467. /* continue if copy encoder is encountered */
  2468. if (sde_crtc_state_in_clone_mode(encoder, cstate))
  2469. continue;
  2470. return sde_encoder_get_intf_mode(encoder);
  2471. }
  2472. return INTF_MODE_NONE;
  2473. }
  2474. u32 sde_crtc_get_fps_mode(struct drm_crtc *crtc)
  2475. {
  2476. struct drm_encoder *encoder;
  2477. if (!crtc || !crtc->dev) {
  2478. SDE_ERROR("invalid crtc\n");
  2479. return INTF_MODE_NONE;
  2480. }
  2481. drm_for_each_encoder(encoder, crtc->dev)
  2482. if ((encoder->crtc == crtc)
  2483. && !sde_encoder_in_cont_splash(encoder))
  2484. return sde_encoder_get_fps(encoder);
  2485. return 0;
  2486. }
  2487. u32 sde_crtc_get_dfps_maxfps(struct drm_crtc *crtc)
  2488. {
  2489. struct drm_encoder *encoder;
  2490. if (!crtc || !crtc->dev) {
  2491. SDE_ERROR("invalid crtc\n");
  2492. return 0;
  2493. }
  2494. drm_for_each_encoder_mask(encoder, crtc->dev,
  2495. crtc->state->encoder_mask) {
  2496. if (!sde_encoder_in_cont_splash(encoder))
  2497. return sde_encoder_get_dfps_maxfps(encoder);
  2498. }
  2499. return 0;
  2500. }
  2501. struct drm_encoder *sde_crtc_get_src_encoder_of_clone(struct drm_crtc *crtc)
  2502. {
  2503. struct drm_encoder *enc;
  2504. struct sde_crtc *sde_crtc;
  2505. if (!crtc || !crtc->dev)
  2506. return NULL;
  2507. sde_crtc = to_sde_crtc(crtc);
  2508. drm_for_each_encoder_mask(enc, crtc->dev, sde_crtc->cached_encoder_mask) {
  2509. if (sde_encoder_in_clone_mode(enc))
  2510. continue;
  2511. return enc;
  2512. }
  2513. return NULL;
  2514. }
  2515. static void sde_crtc_vblank_notify(struct drm_crtc *crtc, ktime_t ts)
  2516. {
  2517. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2518. /* keep statistics on vblank callback - with auto reset via debugfs */
  2519. if (ktime_compare(sde_crtc->vblank_cb_time, ktime_set(0, 0)) == 0)
  2520. sde_crtc->vblank_cb_time = ts;
  2521. else
  2522. sde_crtc->vblank_cb_count++;
  2523. sde_crtc->vblank_last_cb_time = ts;
  2524. sysfs_notify_dirent(sde_crtc->vsync_event_sf);
  2525. drm_crtc_handle_vblank(crtc);
  2526. DRM_DEBUG_VBL("crtc%d, ts:%llu\n", crtc->base.id, ktime_to_us(ts));
  2527. SDE_EVT32(DRMID(crtc), ktime_to_us(ts));
  2528. }
  2529. static void sde_crtc_vblank_notify_work(struct kthread_work *work)
  2530. {
  2531. struct drm_crtc *crtc;
  2532. struct sde_crtc *sde_crtc;
  2533. struct sde_crtc_vblank_event *vevent = container_of(work,
  2534. struct sde_crtc_vblank_event, work);
  2535. unsigned long flags;
  2536. if (!vevent->crtc) {
  2537. SDE_ERROR("invalid crtc\n");
  2538. return;
  2539. }
  2540. crtc = vevent->crtc;
  2541. sde_crtc = to_sde_crtc(crtc);
  2542. sde_crtc_vblank_notify(vevent->crtc, vevent->ts);
  2543. spin_lock_irqsave(&sde_crtc->event_spin_lock, flags);
  2544. list_add_tail(&vevent->list, &sde_crtc->vblank_event_list);
  2545. spin_unlock_irqrestore(&sde_crtc->event_spin_lock, flags);
  2546. }
  2547. static void sde_crtc_vblank_cb(void *data, ktime_t ts)
  2548. {
  2549. struct drm_crtc *crtc = (struct drm_crtc *)data;
  2550. struct sde_kms *sde_kms;
  2551. struct msm_drm_private *priv;
  2552. int crtc_id = drm_crtc_index(crtc);
  2553. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2554. struct sde_crtc_vblank_event *vevent;
  2555. unsigned long flags;
  2556. sde_kms = _sde_crtc_get_kms(crtc);
  2557. if (!sde_kms) {
  2558. SDE_ERROR("invalid kms handle\n");
  2559. return;
  2560. }
  2561. if (!test_bit(SDE_FEATURE_HW_VSYNC_TS, sde_kms->catalog->features)) {
  2562. sde_crtc_vblank_notify(crtc, ts);
  2563. return;
  2564. }
  2565. spin_lock_irqsave(&sde_crtc->event_spin_lock, flags);
  2566. vevent = list_first_entry_or_null(&sde_crtc->vblank_event_list,
  2567. struct sde_crtc_vblank_event, list);
  2568. if (vevent)
  2569. list_del_init(&vevent->list);
  2570. spin_unlock_irqrestore(&sde_crtc->event_spin_lock, flags);
  2571. /*
  2572. * schedule vblank notification to event thread when precise vsync
  2573. * timestamp feature is supported. This would ensure the vblank hook
  2574. * gets the precise hw timestamp even if the event thread is scheduled
  2575. * with slight delays
  2576. */
  2577. priv = sde_kms->dev->dev_private;
  2578. if (!vevent) {
  2579. pr_err_ratelimited("crtc%d vblank event overflow\n", DRMID(crtc));
  2580. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_ERROR);
  2581. return;
  2582. }
  2583. vevent->ts = ts;
  2584. vevent->crtc = crtc;
  2585. kthread_queue_work(&priv->event_thread[crtc_id].worker, &vevent->work);
  2586. }
  2587. static void _sde_crtc_retire_event(struct drm_connector *connector,
  2588. ktime_t ts, enum sde_fence_event fence_event)
  2589. {
  2590. if (!connector) {
  2591. SDE_ERROR("invalid param\n");
  2592. return;
  2593. }
  2594. SDE_ATRACE_BEGIN("signal_retire_fence");
  2595. sde_connector_complete_commit(connector, ts, fence_event);
  2596. SDE_ATRACE_END("signal_retire_fence");
  2597. }
  2598. void sde_crtc_opr_event_notify(struct drm_crtc *crtc)
  2599. {
  2600. struct sde_crtc *sde_crtc;
  2601. uint32_t current_opr_value[MAX_DSI_DISPLAYS] = {0};
  2602. int i, rc;
  2603. bool updated = false;
  2604. struct drm_event event;
  2605. sde_crtc = to_sde_crtc(crtc);
  2606. atomic_set(&sde_crtc->previous_opr_value.num_valid_opr, 0);
  2607. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2608. rc = sde_dspp_spr_read_opr_value(sde_crtc->mixers[i].hw_dspp,
  2609. &current_opr_value[i]);
  2610. if (rc) {
  2611. SDE_ERROR("failed to collect OPR idx: %d rc: %d\n", i, rc);
  2612. continue;
  2613. }
  2614. atomic_inc(&sde_crtc->previous_opr_value.num_valid_opr);
  2615. if (current_opr_value[i] == sde_crtc->previous_opr_value.opr_value[i])
  2616. continue;
  2617. sde_crtc->previous_opr_value.opr_value[i] = current_opr_value[i];
  2618. updated = true;
  2619. }
  2620. if (updated) {
  2621. event.type = DRM_EVENT_OPR_VALUE;
  2622. event.length = sizeof(sde_crtc->previous_opr_value);
  2623. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  2624. (u8 *)&sde_crtc->previous_opr_value);
  2625. }
  2626. }
  2627. static void _sde_crtc_frame_done_notify(struct drm_crtc *crtc,
  2628. struct sde_crtc_frame_event *fevent)
  2629. {
  2630. struct sde_crtc *sde_crtc;
  2631. struct sde_connector *sde_conn;
  2632. sde_crtc = to_sde_crtc(crtc);
  2633. if (sde_crtc->opr_event_notify_enabled)
  2634. sde_crtc_opr_event_notify(crtc);
  2635. sde_conn = to_sde_connector(fevent->connector);
  2636. if (sde_conn && sde_conn->misr_event_notify_enabled)
  2637. sde_encoder_misr_sign_event_notify(fevent->connector->encoder);
  2638. }
  2639. static void sde_crtc_frame_event_work(struct kthread_work *work)
  2640. {
  2641. struct msm_drm_private *priv;
  2642. struct sde_crtc_frame_event *fevent;
  2643. struct drm_crtc *crtc;
  2644. struct sde_crtc *sde_crtc;
  2645. struct sde_kms *sde_kms;
  2646. unsigned long flags;
  2647. bool in_clone_mode = false;
  2648. int ret;
  2649. if (!work) {
  2650. SDE_ERROR("invalid work handle\n");
  2651. return;
  2652. }
  2653. fevent = container_of(work, struct sde_crtc_frame_event, work);
  2654. if (!fevent->crtc || !fevent->crtc->state) {
  2655. SDE_ERROR("invalid crtc\n");
  2656. return;
  2657. }
  2658. crtc = fevent->crtc;
  2659. sde_crtc = to_sde_crtc(crtc);
  2660. sde_kms = _sde_crtc_get_kms(crtc);
  2661. if (!sde_kms) {
  2662. SDE_ERROR("invalid kms handle\n");
  2663. return;
  2664. }
  2665. priv = sde_kms->dev->dev_private;
  2666. SDE_ATRACE_BEGIN("crtc_frame_event");
  2667. SDE_DEBUG("crtc%d event:%u ts:%lld\n", crtc->base.id, fevent->event,
  2668. ktime_to_ns(fevent->ts));
  2669. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event, SDE_EVTLOG_FUNC_ENTRY);
  2670. in_clone_mode = (fevent->event & SDE_ENCODER_FRAME_EVENT_CWB_DONE) ?
  2671. true : false;
  2672. if (!in_clone_mode && (fevent->event & (SDE_ENCODER_FRAME_EVENT_ERROR
  2673. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  2674. | SDE_ENCODER_FRAME_EVENT_DONE))) {
  2675. ret = pm_runtime_resume_and_get(crtc->dev->dev);
  2676. if (ret < 0) {
  2677. SDE_ERROR("failed to enable power resource %d\n", ret);
  2678. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  2679. } else {
  2680. /* log and clear plane ubwc errors if any */
  2681. sde_crtc_get_frame_data(crtc);
  2682. pm_runtime_put_sync(crtc->dev->dev);
  2683. }
  2684. if (atomic_read(&sde_crtc->frame_pending) < 1) {
  2685. /* this should not happen */
  2686. SDE_ERROR("crtc%d ts:%lld invalid frame_pending:%d\n",
  2687. crtc->base.id,
  2688. ktime_to_ns(fevent->ts),
  2689. atomic_read(&sde_crtc->frame_pending));
  2690. SDE_EVT32(DRMID(crtc), fevent->event,
  2691. SDE_EVTLOG_FUNC_CASE1);
  2692. } else if (atomic_dec_return(&sde_crtc->frame_pending) == 0) {
  2693. /* release bandwidth and other resources */
  2694. SDE_DEBUG("crtc%d ts:%lld last pending\n",
  2695. crtc->base.id,
  2696. ktime_to_ns(fevent->ts));
  2697. SDE_EVT32(DRMID(crtc), fevent->event,
  2698. SDE_EVTLOG_FUNC_CASE2);
  2699. sde_core_perf_crtc_release_bw(crtc);
  2700. } else {
  2701. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event,
  2702. SDE_EVTLOG_FUNC_CASE3);
  2703. }
  2704. }
  2705. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE) {
  2706. SDE_ATRACE_BEGIN("signal_release_fence");
  2707. sde_fence_signal(sde_crtc->output_fence, fevent->ts,
  2708. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2709. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL, NULL);
  2710. _sde_crtc_frame_done_notify(crtc, fevent);
  2711. SDE_ATRACE_END("signal_release_fence");
  2712. }
  2713. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) {
  2714. if (sde_crtc->retire_frame_event_sf) {
  2715. sde_crtc->retire_frame_event_time = fevent->ts;
  2716. sysfs_notify_dirent(sde_crtc->retire_frame_event_sf);
  2717. }
  2718. /* this api should be called without spin_lock */
  2719. _sde_crtc_retire_event(fevent->connector, fevent->ts,
  2720. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2721. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2722. }
  2723. if (fevent->event & SDE_ENCODER_FRAME_EVENT_PANEL_DEAD)
  2724. SDE_ERROR("crtc%d ts:%lld received panel dead event\n",
  2725. crtc->base.id, ktime_to_ns(fevent->ts));
  2726. spin_lock_irqsave(&sde_crtc->event_spin_lock, flags);
  2727. list_add_tail(&fevent->list, &sde_crtc->frame_event_list);
  2728. spin_unlock_irqrestore(&sde_crtc->event_spin_lock, flags);
  2729. SDE_ATRACE_END("crtc_frame_event");
  2730. }
  2731. void sde_crtc_complete_commit(struct drm_crtc *crtc,
  2732. struct drm_crtc_state *old_state)
  2733. {
  2734. struct sde_crtc *sde_crtc;
  2735. struct sde_splash_display *splash_display = NULL;
  2736. struct sde_kms *sde_kms;
  2737. bool cont_splash_enabled = false;
  2738. int i;
  2739. u32 power_on = 1;
  2740. if (!crtc || !crtc->state) {
  2741. SDE_ERROR("invalid crtc\n");
  2742. return;
  2743. }
  2744. sde_crtc = to_sde_crtc(crtc);
  2745. SDE_EVT32_VERBOSE(DRMID(crtc));
  2746. sde_kms = _sde_crtc_get_kms(crtc);
  2747. if (!sde_kms)
  2748. return;
  2749. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  2750. splash_display = &sde_kms->splash_data.splash_display[i];
  2751. if (splash_display->cont_splash_enabled && splash_display->encoder &&
  2752. crtc == splash_display->encoder->crtc)
  2753. cont_splash_enabled = true;
  2754. }
  2755. if ((crtc->state->active_changed || cont_splash_enabled) && crtc->state->active)
  2756. sde_crtc_event_notify(crtc, DRM_EVENT_CRTC_POWER, &power_on, sizeof(u32));
  2757. sde_core_perf_crtc_update(crtc, 0, false);
  2758. }
  2759. /**
  2760. * _sde_crtc_set_input_fence_timeout - update ns version of in fence timeout
  2761. * @cstate: Pointer to sde crtc state
  2762. */
  2763. static void _sde_crtc_set_input_fence_timeout(struct sde_crtc_state *cstate)
  2764. {
  2765. if (!cstate) {
  2766. SDE_ERROR("invalid cstate\n");
  2767. return;
  2768. }
  2769. cstate->input_fence_timeout_ns =
  2770. sde_crtc_get_property(cstate, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  2771. cstate->input_fence_timeout_ns *= NSEC_PER_MSEC;
  2772. }
  2773. void _sde_crtc_clear_dim_layers_v1(struct drm_crtc_state *state)
  2774. {
  2775. u32 i;
  2776. struct sde_crtc_state *cstate;
  2777. if (!state)
  2778. return;
  2779. cstate = to_sde_crtc_state(state);
  2780. for (i = 0; i < cstate->num_dim_layers; i++)
  2781. memset(&cstate->dim_layer[i], 0, sizeof(cstate->dim_layer[i]));
  2782. cstate->num_dim_layers = 0;
  2783. }
  2784. /**
  2785. * _sde_crtc_set_dim_layer_v1 - copy dim layer settings from userspace
  2786. * @cstate: Pointer to sde crtc state
  2787. * @user_ptr: User ptr for sde_drm_dim_layer_v1 struct
  2788. */
  2789. static void _sde_crtc_set_dim_layer_v1(struct drm_crtc *crtc,
  2790. struct sde_crtc_state *cstate, void __user *usr_ptr)
  2791. {
  2792. struct sde_drm_dim_layer_v1 dim_layer_v1;
  2793. struct sde_drm_dim_layer_cfg *user_cfg;
  2794. struct sde_hw_dim_layer *dim_layer;
  2795. u32 count, i;
  2796. struct sde_kms *kms;
  2797. if (!crtc || !cstate) {
  2798. SDE_ERROR("invalid crtc or cstate\n");
  2799. return;
  2800. }
  2801. dim_layer = cstate->dim_layer;
  2802. if (!usr_ptr) {
  2803. /* usr_ptr is null when setting the default property value */
  2804. _sde_crtc_clear_dim_layers_v1(&cstate->base);
  2805. SDE_DEBUG("dim_layer data removed\n");
  2806. goto clear;
  2807. }
  2808. kms = _sde_crtc_get_kms(crtc);
  2809. if (!kms || !kms->catalog) {
  2810. SDE_ERROR("invalid kms\n");
  2811. return;
  2812. }
  2813. if (copy_from_user(&dim_layer_v1, usr_ptr, sizeof(dim_layer_v1))) {
  2814. SDE_ERROR("failed to copy dim_layer data\n");
  2815. return;
  2816. }
  2817. count = dim_layer_v1.num_layers;
  2818. if (count > SDE_MAX_DIM_LAYERS) {
  2819. SDE_ERROR("invalid number of dim_layers:%d", count);
  2820. return;
  2821. }
  2822. /* populate from user space */
  2823. cstate->num_dim_layers = count;
  2824. for (i = 0; i < count; i++) {
  2825. user_cfg = &dim_layer_v1.layer_cfg[i];
  2826. dim_layer[i].flags = user_cfg->flags;
  2827. dim_layer[i].stage = test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features) ?
  2828. user_cfg->stage : user_cfg->stage + SDE_STAGE_0;
  2829. dim_layer[i].rect.x = user_cfg->rect.x1;
  2830. dim_layer[i].rect.y = user_cfg->rect.y1;
  2831. dim_layer[i].rect.w = user_cfg->rect.x2 - user_cfg->rect.x1;
  2832. dim_layer[i].rect.h = user_cfg->rect.y2 - user_cfg->rect.y1;
  2833. dim_layer[i].color_fill = (struct sde_mdss_color) {
  2834. user_cfg->color_fill.color_0,
  2835. user_cfg->color_fill.color_1,
  2836. user_cfg->color_fill.color_2,
  2837. user_cfg->color_fill.color_3,
  2838. };
  2839. SDE_DEBUG("dim_layer[%d] - flags:%d, stage:%d\n",
  2840. i, dim_layer[i].flags, dim_layer[i].stage);
  2841. SDE_DEBUG(" rect:{%d,%d,%d,%d}, color:{%d,%d,%d,%d}\n",
  2842. dim_layer[i].rect.x, dim_layer[i].rect.y,
  2843. dim_layer[i].rect.w, dim_layer[i].rect.h,
  2844. dim_layer[i].color_fill.color_0,
  2845. dim_layer[i].color_fill.color_1,
  2846. dim_layer[i].color_fill.color_2,
  2847. dim_layer[i].color_fill.color_3);
  2848. }
  2849. clear:
  2850. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  2851. }
  2852. /**
  2853. * _sde_crtc_set_dest_scaler - copy dest scaler settings from userspace
  2854. * @sde_crtc : Pointer to sde crtc
  2855. * @cstate : Pointer to sde crtc state
  2856. * @usr_ptr: User ptr for sde_drm_dest_scaler_data struct
  2857. */
  2858. static int _sde_crtc_set_dest_scaler(struct sde_crtc *sde_crtc,
  2859. struct sde_crtc_state *cstate,
  2860. void __user *usr_ptr)
  2861. {
  2862. struct sde_drm_dest_scaler_data ds_data;
  2863. struct sde_drm_dest_scaler_cfg *ds_cfg_usr;
  2864. struct sde_drm_scaler_v2 scaler_v2;
  2865. void __user *scaler_v2_usr;
  2866. int i, count;
  2867. if (!sde_crtc || !cstate) {
  2868. SDE_ERROR("invalid sde_crtc/state\n");
  2869. return -EINVAL;
  2870. }
  2871. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  2872. if (!usr_ptr) {
  2873. SDE_DEBUG("ds data removed\n");
  2874. return 0;
  2875. }
  2876. if (copy_from_user(&ds_data, usr_ptr, sizeof(ds_data))) {
  2877. SDE_ERROR("%s:failed to copy dest scaler data from user\n",
  2878. sde_crtc->name);
  2879. return -EINVAL;
  2880. }
  2881. count = ds_data.num_dest_scaler;
  2882. if (!count) {
  2883. SDE_DEBUG("no ds data available\n");
  2884. return 0;
  2885. }
  2886. if (count > SDE_MAX_DS_COUNT) {
  2887. SDE_ERROR("%s: invalid config: num_ds(%d) max(%d)\n",
  2888. sde_crtc->name, count, SDE_MAX_DS_COUNT);
  2889. SDE_EVT32(DRMID(&sde_crtc->base), count, SDE_EVTLOG_ERROR);
  2890. return -EINVAL;
  2891. }
  2892. /* Populate from user space */
  2893. for (i = 0; i < count; i++) {
  2894. ds_cfg_usr = &ds_data.ds_cfg[i];
  2895. cstate->ds_cfg[i].idx = ds_cfg_usr->index;
  2896. cstate->ds_cfg[i].flags = ds_cfg_usr->flags;
  2897. cstate->ds_cfg[i].lm_width = ds_cfg_usr->lm_width;
  2898. cstate->ds_cfg[i].lm_height = ds_cfg_usr->lm_height;
  2899. memset(&scaler_v2, 0, sizeof(scaler_v2));
  2900. if (ds_cfg_usr->scaler_cfg) {
  2901. scaler_v2_usr =
  2902. (void __user *)((uintptr_t)ds_cfg_usr->scaler_cfg);
  2903. if (copy_from_user(&scaler_v2, scaler_v2_usr,
  2904. sizeof(scaler_v2))) {
  2905. SDE_ERROR("%s:scaler: copy from user failed\n",
  2906. sde_crtc->name);
  2907. return -EINVAL;
  2908. }
  2909. }
  2910. sde_set_scaler_v2(&cstate->ds_cfg[i].scl3_cfg, &scaler_v2);
  2911. SDE_DEBUG("en(%d)dir(%d)de(%d) src(%dx%d) dst(%dx%d)\n",
  2912. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2913. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2914. scaler_v2.dst_width, scaler_v2.dst_height);
  2915. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base),
  2916. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2917. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2918. scaler_v2.dst_width, scaler_v2.dst_height);
  2919. SDE_DEBUG("ds cfg[%d]-ndx(%d) flags(%d) lm(%dx%d)\n",
  2920. i, ds_cfg_usr->index, ds_cfg_usr->flags,
  2921. ds_cfg_usr->lm_width, ds_cfg_usr->lm_height);
  2922. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), i, ds_cfg_usr->index,
  2923. ds_cfg_usr->flags, ds_cfg_usr->lm_width,
  2924. ds_cfg_usr->lm_height);
  2925. }
  2926. cstate->num_ds = count;
  2927. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2928. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), count);
  2929. return 0;
  2930. }
  2931. static int _sde_crtc_check_dest_scaler_lm(struct drm_crtc *crtc,
  2932. struct drm_display_mode *mode, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2933. struct sde_hw_ds_cfg *prev_cfg)
  2934. {
  2935. if (cfg->lm_width > hdisplay || cfg->lm_height > mode->vdisplay
  2936. || !cfg->lm_width || !cfg->lm_height) {
  2937. SDE_ERROR("crtc%d: lm size[%d,%d] display [%d,%d]\n",
  2938. crtc->base.id, cfg->lm_width, cfg->lm_height,
  2939. hdisplay, mode->vdisplay);
  2940. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2941. hdisplay, mode->vdisplay, SDE_EVTLOG_ERROR);
  2942. return -E2BIG;
  2943. }
  2944. if (prev_cfg && (cfg->lm_width != prev_cfg->lm_width ||
  2945. cfg->lm_height != prev_cfg->lm_height)) {
  2946. SDE_ERROR("crtc%d: uneven lm split [%d,%d], [%d %d]\n",
  2947. crtc->base.id, cfg->lm_width,
  2948. cfg->lm_height, prev_cfg->lm_width,
  2949. prev_cfg->lm_height);
  2950. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2951. prev_cfg->lm_width, prev_cfg->lm_height,
  2952. SDE_EVTLOG_ERROR);
  2953. return -EINVAL;
  2954. }
  2955. return 0;
  2956. }
  2957. static int _sde_crtc_check_dest_scaler_cfg(struct drm_crtc *crtc,
  2958. struct sde_crtc *sde_crtc, struct drm_display_mode *mode,
  2959. struct sde_hw_ds *hw_ds, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2960. u32 max_in_width, u32 max_out_width)
  2961. {
  2962. if (cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE ||
  2963. cfg->flags & SDE_DRM_DESTSCALER_ENHANCER_UPDATE) {
  2964. /**
  2965. * Scaler src and dst width shouldn't exceed the maximum
  2966. * width limitation. Also, if there is no partial update
  2967. * dst width and height must match display resolution.
  2968. */
  2969. if (cfg->scl3_cfg.src_width[0] > max_in_width ||
  2970. cfg->scl3_cfg.dst_width > max_out_width ||
  2971. !cfg->scl3_cfg.src_width[0] ||
  2972. !cfg->scl3_cfg.dst_width ||
  2973. (!(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE)
  2974. && (cfg->scl3_cfg.dst_width != hdisplay ||
  2975. cfg->scl3_cfg.dst_height != mode->vdisplay))) {
  2976. SDE_ERROR("crtc%d: ", crtc->base.id);
  2977. SDE_ERROR("src_w(%d) dst(%dx%d) display(%dx%d)",
  2978. cfg->scl3_cfg.src_width[0],
  2979. cfg->scl3_cfg.dst_width,
  2980. cfg->scl3_cfg.dst_height,
  2981. hdisplay, mode->vdisplay);
  2982. SDE_ERROR("num_mixers(%d) flags(%d) ds-%d:\n",
  2983. sde_crtc->num_mixers, cfg->flags,
  2984. hw_ds->idx - DS_0);
  2985. SDE_ERROR("scale_en = %d, DE_en =%d\n",
  2986. cfg->scl3_cfg.enable,
  2987. cfg->scl3_cfg.de.enable);
  2988. SDE_EVT32(DRMID(crtc), cfg->scl3_cfg.enable,
  2989. cfg->scl3_cfg.de.enable, cfg->flags,
  2990. max_in_width, max_out_width,
  2991. cfg->scl3_cfg.src_width[0],
  2992. cfg->scl3_cfg.dst_width,
  2993. cfg->scl3_cfg.dst_height, hdisplay,
  2994. mode->vdisplay, sde_crtc->num_mixers,
  2995. SDE_EVTLOG_ERROR);
  2996. cfg->flags &=
  2997. ~SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2998. cfg->flags &=
  2999. ~SDE_DRM_DESTSCALER_ENHANCER_UPDATE;
  3000. return -EINVAL;
  3001. }
  3002. }
  3003. return 0;
  3004. }
  3005. static int _sde_crtc_check_dest_scaler_validate_ds(struct drm_crtc *crtc,
  3006. struct sde_crtc *sde_crtc, struct sde_crtc_state *cstate,
  3007. struct drm_display_mode *mode, struct sde_hw_ds *hw_ds,
  3008. u32 hdisplay, u32 *num_ds_enable, u32 max_in_width, u32 max_out_width)
  3009. {
  3010. int i, ret;
  3011. u32 lm_idx;
  3012. struct sde_hw_ds_cfg *cfg, *prev_cfg;
  3013. for (i = 0; i < cstate->num_ds; i++) {
  3014. cfg = &cstate->ds_cfg[i];
  3015. prev_cfg = (i > 0) ? &cstate->ds_cfg[i - 1] : NULL;
  3016. lm_idx = cfg->idx;
  3017. /**
  3018. * Validate against topology
  3019. * No of dest scalers should match the num of mixers
  3020. * unless it is partial update left only/right only use case
  3021. */
  3022. if (lm_idx >= sde_crtc->num_mixers || (i != lm_idx &&
  3023. !(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  3024. SDE_ERROR("crtc%d: ds_cfg id(%d):idx(%d), flags(%d)\n",
  3025. crtc->base.id, i, lm_idx, cfg->flags);
  3026. SDE_EVT32(DRMID(crtc), i, lm_idx, cfg->flags,
  3027. SDE_EVTLOG_ERROR);
  3028. return -EINVAL;
  3029. }
  3030. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  3031. if (!max_in_width && !max_out_width) {
  3032. max_in_width = hw_ds->scl->top->maxinputwidth;
  3033. max_out_width = hw_ds->scl->top->maxoutputwidth;
  3034. if (cstate->num_ds == CRTC_DUAL_MIXERS_ONLY)
  3035. max_in_width -= SDE_DS_OVERFETCH_SIZE;
  3036. SDE_DEBUG("max DS width [%d,%d] for num_ds = %d\n",
  3037. max_in_width, max_out_width, cstate->num_ds);
  3038. }
  3039. /* Check LM width and height */
  3040. ret = _sde_crtc_check_dest_scaler_lm(crtc, mode, cfg, hdisplay,
  3041. prev_cfg);
  3042. if (ret)
  3043. return ret;
  3044. /* Check scaler data */
  3045. ret = _sde_crtc_check_dest_scaler_cfg(crtc, sde_crtc, mode,
  3046. hw_ds, cfg, hdisplay,
  3047. max_in_width, max_out_width);
  3048. if (ret)
  3049. return ret;
  3050. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  3051. (*num_ds_enable)++;
  3052. SDE_DEBUG("ds[%d]: flags[0x%X]\n",
  3053. hw_ds->idx - DS_0, cfg->flags);
  3054. SDE_EVT32_VERBOSE(DRMID(crtc), hw_ds->idx - DS_0, cfg->flags);
  3055. }
  3056. return 0;
  3057. }
  3058. static void _sde_crtc_check_dest_scaler_data_disable(struct drm_crtc *crtc,
  3059. struct sde_crtc_state *cstate, u32 num_ds_enable)
  3060. {
  3061. struct sde_hw_ds_cfg *cfg;
  3062. int i;
  3063. SDE_DEBUG("dest scaler status : %d -> %d\n",
  3064. cstate->num_ds_enabled, num_ds_enable);
  3065. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->num_ds_enabled, num_ds_enable,
  3066. cstate->num_ds, cstate->dirty[0]);
  3067. if (cstate->num_ds_enabled != num_ds_enable) {
  3068. /* Disabling destination scaler */
  3069. if (!num_ds_enable) {
  3070. for (i = 0; i < cstate->num_ds; i++) {
  3071. cfg = &cstate->ds_cfg[i];
  3072. cfg->idx = i;
  3073. /* Update scaler settings in disable case */
  3074. cfg->flags = SDE_DRM_DESTSCALER_SCALE_UPDATE;
  3075. cfg->scl3_cfg.enable = 0;
  3076. cfg->scl3_cfg.de.enable = 0;
  3077. }
  3078. }
  3079. cstate->num_ds_enabled = num_ds_enable;
  3080. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  3081. } else {
  3082. if (!cstate->num_ds_enabled)
  3083. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  3084. }
  3085. }
  3086. /**
  3087. * _sde_crtc_check_dest_scaler_data - validate the dest scaler data
  3088. * @crtc : Pointer to drm crtc
  3089. * @state : Pointer to drm crtc state
  3090. */
  3091. static int _sde_crtc_check_dest_scaler_data(struct drm_crtc *crtc,
  3092. struct drm_crtc_state *state)
  3093. {
  3094. struct sde_crtc *sde_crtc;
  3095. struct sde_crtc_state *cstate;
  3096. struct drm_display_mode *mode;
  3097. struct sde_kms *kms;
  3098. struct sde_hw_ds *hw_ds = NULL;
  3099. u32 ret = 0;
  3100. u32 num_ds_enable = 0, hdisplay = 0;
  3101. u32 max_in_width = 0, max_out_width = 0;
  3102. if (!crtc || !state)
  3103. return -EINVAL;
  3104. sde_crtc = to_sde_crtc(crtc);
  3105. cstate = to_sde_crtc_state(state);
  3106. kms = _sde_crtc_get_kms(crtc);
  3107. mode = &state->adjusted_mode;
  3108. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3109. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  3110. SDE_DEBUG("dest scaler property not set, skip validation\n");
  3111. return 0;
  3112. }
  3113. if (!kms || !kms->catalog) {
  3114. SDE_ERROR("crtc%d: invalid parameters\n", crtc->base.id);
  3115. return -EINVAL;
  3116. }
  3117. if (!kms->catalog->mdp[0].has_dest_scaler) {
  3118. SDE_DEBUG("dest scaler feature not supported\n");
  3119. return 0;
  3120. }
  3121. if (!sde_crtc->num_mixers) {
  3122. SDE_DEBUG("mixers not allocated\n");
  3123. return 0;
  3124. }
  3125. ret = _sde_validate_hw_resources(sde_crtc);
  3126. if (ret)
  3127. goto err;
  3128. /**
  3129. * No of dest scalers shouldn't exceed hw ds block count and
  3130. * also, match the num of mixers unless it is partial update
  3131. * left only/right only use case - currently PU + DS is not supported
  3132. */
  3133. if (cstate->num_ds > kms->catalog->ds_count ||
  3134. ((cstate->num_ds != sde_crtc->num_mixers) &&
  3135. !(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  3136. SDE_ERROR("crtc%d: num_ds(%d), hw_ds_cnt(%d) flags(%d)\n",
  3137. crtc->base.id, cstate->num_ds, kms->catalog->ds_count,
  3138. cstate->ds_cfg[0].flags);
  3139. ret = -EINVAL;
  3140. goto err;
  3141. }
  3142. /**
  3143. * Check if DS needs to be enabled or disabled
  3144. * In case of enable, validate the data
  3145. */
  3146. if (!(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_ENABLE)) {
  3147. SDE_DEBUG("disable dest scaler, num(%d) flags(%d)\n",
  3148. cstate->num_ds, cstate->ds_cfg[0].flags);
  3149. goto disable;
  3150. }
  3151. /* Display resolution */
  3152. hdisplay = mode->hdisplay / sde_crtc->num_mixers;
  3153. /* Validate the DS data */
  3154. ret = _sde_crtc_check_dest_scaler_validate_ds(crtc, sde_crtc, cstate,
  3155. mode, hw_ds, hdisplay, &num_ds_enable,
  3156. max_in_width, max_out_width);
  3157. if (ret)
  3158. goto err;
  3159. disable:
  3160. _sde_crtc_check_dest_scaler_data_disable(crtc, cstate, num_ds_enable);
  3161. return 0;
  3162. err:
  3163. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  3164. return ret;
  3165. }
  3166. static struct sde_hw_ctl *_sde_crtc_get_hw_ctl(struct drm_crtc *drm_crtc)
  3167. {
  3168. struct sde_crtc *sde_crtc = to_sde_crtc(drm_crtc);
  3169. if (!sde_crtc || !sde_crtc->mixers[0].hw_ctl) {
  3170. SDE_DEBUG("invalid crtc params %d\n", !sde_crtc);
  3171. return NULL;
  3172. }
  3173. /* it will always return the first mixer and single CTL */
  3174. return sde_crtc->mixers[0].hw_ctl;
  3175. }
  3176. static struct dma_fence *_sde_plane_get_input_hw_fence(struct drm_plane *plane)
  3177. {
  3178. struct dma_fence *fence;
  3179. struct sde_plane *psde;
  3180. struct sde_plane_state *pstate;
  3181. void *input_fence;
  3182. struct dma_fence *input_hw_fence = NULL;
  3183. struct dma_fence_array *array = NULL;
  3184. struct dma_fence *spec_fence = NULL;
  3185. int i;
  3186. if (!plane || !plane->state) {
  3187. SDE_ERROR("invalid input %d\n", !plane);
  3188. return NULL;
  3189. }
  3190. psde = to_sde_plane(plane);
  3191. pstate = to_sde_plane_state(plane->state);
  3192. input_fence = pstate->input_fence;
  3193. if (input_fence) {
  3194. fence = (struct dma_fence *)pstate->input_fence;
  3195. if (test_bit(SPEC_FENCE_FLAG_FENCE_ARRAY, &fence->flags)) {
  3196. bool spec_hw_fence = false;
  3197. array = container_of(fence, struct dma_fence_array, base);
  3198. if (IS_ERR_OR_NULL(array))
  3199. goto exit;
  3200. if (!test_bit(SPEC_FENCE_FLAG_FENCE_ARRAY_BOUND, &fence->flags))
  3201. if (spec_sync_wait_bind_array(array, SPEC_FENCE_TIMEOUT_MS) < 0)
  3202. goto exit;
  3203. for (i = 0; i < array->num_fences; i++) {
  3204. spec_fence = array->fences[i];
  3205. if (!IS_ERR_OR_NULL(spec_fence) &&
  3206. test_bit(MSM_HW_FENCE_FLAG_ENABLED_BIT,
  3207. &spec_fence->flags)) {
  3208. spec_hw_fence = true;
  3209. } else {
  3210. /*
  3211. * all child-fences of the spec fence must be hw-fences for
  3212. * this fence to be considered hw-fence. Otherwise just
  3213. * fail here to set the hw-fences and driver will use
  3214. * sw-fences instead.
  3215. */
  3216. spec_hw_fence = false;
  3217. break;
  3218. }
  3219. }
  3220. if (spec_hw_fence)
  3221. input_hw_fence = fence;
  3222. } else if (test_bit(MSM_HW_FENCE_FLAG_ENABLED_BIT, &fence->flags)) {
  3223. input_hw_fence = fence;
  3224. SDE_DEBUG("input hwfence ctx:%llu seqno:%llu f:0x%lx timeline:%s\n",
  3225. fence->context, fence->seqno, fence->flags,
  3226. fence->ops->get_timeline_name(fence));
  3227. }
  3228. SDE_EVT32_VERBOSE(DRMID(plane), fence->flags);
  3229. }
  3230. exit:
  3231. return input_hw_fence;
  3232. }
  3233. /**
  3234. * _sde_crtc_fences_wait_list - wait for input sw-fences and return any hw-fences
  3235. * @crtc: Pointer to CRTC object.
  3236. * @use_hw_fences: Boolean to indicate if function should use hw-fences and skip hw-fences sw-wait.
  3237. * @dma_hw_fences: List of available hw-fences, this is populated by this function.
  3238. * @max_hw_fences: Max number of hw-fences that can be added to the dma_hw_fences list
  3239. *
  3240. * This function iterates through all crtc planes, if 'use_hw_fences' is set, for each fence:
  3241. * - If the fence is a hw-fence, it will get its dma-fence object and add it to the 'dma_hw_fences'
  3242. * list, skipping any sw-wait, since wait will happen in hw.
  3243. * - If the fence is not a hw-fence, it will wait for the sw-fence to be signaled before proceed.
  3244. * If 'use_hw_fences' is not set, function will wait on the sw-fences for all fences
  3245. * regardless if they support or not hw-fence.
  3246. * Return value is the number of hw-fences added to the 'dma_hw_fences' list.
  3247. */
  3248. static int _sde_crtc_fences_wait_list(struct drm_crtc *crtc, bool use_hw_fences,
  3249. struct dma_fence **dma_hw_fences, int max_hw_fences)
  3250. {
  3251. struct drm_plane *plane = NULL;
  3252. u32 num_hw_fences = 0;
  3253. ktime_t kt_end, kt_wait;
  3254. uint32_t wait_ms = 1;
  3255. struct msm_display_mode *msm_mode;
  3256. bool mode_switch;
  3257. int i, rc = 0;
  3258. msm_mode = sde_crtc_get_msm_mode(crtc->state);
  3259. mode_switch = msm_is_mode_seamless_poms(msm_mode);
  3260. /* use monotonic timer to limit total fence wait time */
  3261. kt_end = ktime_add_ns(ktime_get(),
  3262. to_sde_crtc_state(crtc->state)->input_fence_timeout_ns);
  3263. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3264. /* check if input-fences are hw fences and if they are, add them to the list */
  3265. if (use_hw_fences && !mode_switch) {
  3266. dma_hw_fences[num_hw_fences] = _sde_plane_get_input_hw_fence(plane);
  3267. if (dma_hw_fences[num_hw_fences] && (num_hw_fences < max_hw_fences)) {
  3268. bool repeated_fence = false;
  3269. /* check if this fence already in the hw-fences list */
  3270. for (i = num_hw_fences - 1; i >= 0; i--) {
  3271. if (dma_hw_fences[i] == dma_hw_fences[num_hw_fences]) {
  3272. repeated_fence = true;
  3273. break;
  3274. }
  3275. }
  3276. if (repeated_fence)
  3277. dma_hw_fences[num_hw_fences] = NULL; /* cleanup from list */
  3278. else
  3279. num_hw_fences++; /* keep fence in the list */
  3280. /* go to next, to skip sw-wait */
  3281. continue;
  3282. }
  3283. }
  3284. /*
  3285. * This was not a hw-fence, therefore, wait for this sw-fence to be signaled
  3286. * before proceed.
  3287. *
  3288. * Limit total wait time to INPUT_FENCE_TIMEOUT, but still call
  3289. * sde_plane_wait_input_fence with wait_ms == 0 after the timeout so
  3290. * that each plane can check its fence status and react appropriately
  3291. * if its fence has timed out. Call input fence wait multiple times if
  3292. * fence wait is interrupted due to interrupt call.
  3293. */
  3294. do {
  3295. kt_wait = ktime_sub(kt_end, ktime_get());
  3296. if (ktime_compare(kt_wait, ktime_set(0, 0)) >= 0)
  3297. wait_ms = ktime_to_ms(kt_wait);
  3298. else
  3299. wait_ms = 0;
  3300. rc = sde_plane_wait_input_fence(plane, wait_ms);
  3301. } while (wait_ms && rc == -ERESTARTSYS);
  3302. }
  3303. return num_hw_fences;
  3304. }
  3305. static inline bool _is_vid_power_on_frame(struct drm_crtc *crtc)
  3306. {
  3307. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3308. bool is_vid_mode = sde_encoder_check_curr_mode(sde_crtc->mixers[0].encoder,
  3309. MSM_DISPLAY_VIDEO_MODE);
  3310. return is_vid_mode && crtc->state->active_changed && crtc->state->active;
  3311. }
  3312. /**
  3313. * _sde_crtc_wait_for_fences - wait for incoming framebuffer sync fences or register hw-fences
  3314. * @crtc: Pointer to CRTC object
  3315. *
  3316. * Returns true if hw fences are used, otherwise returns false
  3317. */
  3318. static bool _sde_crtc_wait_for_fences(struct drm_crtc *crtc)
  3319. {
  3320. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3321. bool ipcc_input_signal_wait = false;
  3322. struct dma_fence *dma_hw_fences[MAX_HW_FENCES] = {0};
  3323. int num_hw_fences = 0;
  3324. struct sde_hw_ctl *hw_ctl;
  3325. bool input_hw_fences_enable;
  3326. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  3327. int ret;
  3328. enum sde_crtc_vm_req vm_req;
  3329. bool disable_hw_fences = false;
  3330. SDE_DEBUG("\n");
  3331. if (!crtc || !crtc->state || !sde_kms) {
  3332. SDE_ERROR("invalid crtc/state %pK\n", crtc);
  3333. return false;
  3334. }
  3335. hw_ctl = _sde_crtc_get_hw_ctl(crtc);
  3336. SDE_ATRACE_BEGIN("plane_wait_input_fence");
  3337. /* if this is the last frame on vm transition, disable hw fences */
  3338. vm_req = sde_crtc_get_property(to_sde_crtc_state(crtc->state), CRTC_PROP_VM_REQ_STATE);
  3339. if (vm_req == VM_REQ_RELEASE)
  3340. disable_hw_fences = true;
  3341. /* update ctl hw to wait for ipcc input signal before fetch */
  3342. if (test_bit(HW_FENCE_IN_FENCES_ENABLE, sde_crtc->hwfence_features_mask) &&
  3343. !sde_fence_update_input_hw_fence_signal(hw_ctl, sde_kms->debugfs_hw_fence,
  3344. sde_kms->hw_mdp, disable_hw_fences))
  3345. ipcc_input_signal_wait = true;
  3346. /* avoid hw-fences in first frame after timing engine enable */
  3347. input_hw_fences_enable = (ipcc_input_signal_wait && !_is_vid_power_on_frame(crtc));
  3348. /* wait for sw fences and get hw fences list (if any) */
  3349. num_hw_fences = _sde_crtc_fences_wait_list(crtc, input_hw_fences_enable, &dma_hw_fences[0],
  3350. MAX_HW_FENCES);
  3351. /* register the hw-fences for hw-wait */
  3352. if (num_hw_fences) {
  3353. ret = sde_fence_register_hw_fences_wait(hw_ctl, dma_hw_fences, num_hw_fences);
  3354. if (ret) {
  3355. SDE_ERROR("failed to register for hw-fence wait, will wait in sw\n");
  3356. SDE_EVT32(SDE_EVTLOG_ERROR, num_hw_fences,
  3357. hw_ctl ? hw_ctl->idx - CTL_0 : -1);
  3358. /* we failed to register hw-fences, wait for all fences as 'sw-fences' */
  3359. num_hw_fences = _sde_crtc_fences_wait_list(crtc, false, &dma_hw_fences[0],
  3360. MAX_HW_FENCES);
  3361. }
  3362. }
  3363. SDE_DEBUG("hfence_enable:%d no_override:%d ctl:%d wait_ipcc:%d num_hfences:%d\n",
  3364. input_hw_fences_enable,
  3365. test_bit(HW_FENCE_IN_FENCES_NO_OVERRIDE, sde_crtc->hwfence_features_mask),
  3366. hw_ctl ? hw_ctl->idx - CTL_0 : -1, ipcc_input_signal_wait, num_hw_fences);
  3367. SDE_EVT32(input_hw_fences_enable,
  3368. test_bit(HW_FENCE_IN_FENCES_NO_OVERRIDE, sde_crtc->hwfence_features_mask),
  3369. ipcc_input_signal_wait, num_hw_fences, hw_ctl ? hw_ctl->idx - CTL_0 : -1);
  3370. /* if hw is waiting for ipcc signal and no hw-fences, override signal */
  3371. if (ipcc_input_signal_wait && !num_hw_fences && hw_ctl->ops.hw_fence_trigger_sw_override &&
  3372. !test_bit(HW_FENCE_IN_FENCES_NO_OVERRIDE, sde_crtc->hwfence_features_mask))
  3373. hw_ctl->ops.hw_fence_trigger_sw_override(hw_ctl);
  3374. SDE_ATRACE_END("plane_wait_input_fence");
  3375. return num_hw_fences ? true : false;
  3376. }
  3377. static void _sde_crtc_setup_mixer_for_encoder(
  3378. struct drm_crtc *crtc,
  3379. struct drm_encoder *enc)
  3380. {
  3381. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3382. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  3383. struct sde_rm *rm = &sde_kms->rm;
  3384. struct sde_crtc_mixer *mixer;
  3385. struct sde_hw_ctl *last_valid_ctl = NULL;
  3386. int i;
  3387. struct sde_rm_hw_iter lm_iter, ctl_iter, dspp_iter, ds_iter;
  3388. sde_rm_init_hw_iter(&lm_iter, enc->base.id, SDE_HW_BLK_LM);
  3389. sde_rm_init_hw_iter(&ctl_iter, enc->base.id, SDE_HW_BLK_CTL);
  3390. sde_rm_init_hw_iter(&dspp_iter, enc->base.id, SDE_HW_BLK_DSPP);
  3391. sde_rm_init_hw_iter(&ds_iter, enc->base.id, SDE_HW_BLK_DS);
  3392. /* Set up all the mixers and ctls reserved by this encoder */
  3393. for (i = sde_crtc->num_mixers; i < ARRAY_SIZE(sde_crtc->mixers); i++) {
  3394. mixer = &sde_crtc->mixers[i];
  3395. if (!sde_rm_get_hw(rm, &lm_iter))
  3396. break;
  3397. mixer->hw_lm = to_sde_hw_mixer(lm_iter.hw);
  3398. /* CTL may be <= LMs, if <, multiple LMs controlled by 1 CTL */
  3399. if (!sde_rm_get_hw(rm, &ctl_iter)) {
  3400. SDE_DEBUG("no ctl assigned to lm %d, using previous\n",
  3401. mixer->hw_lm->idx - LM_0);
  3402. mixer->hw_ctl = last_valid_ctl;
  3403. } else {
  3404. mixer->hw_ctl = to_sde_hw_ctl(ctl_iter.hw);
  3405. last_valid_ctl = mixer->hw_ctl;
  3406. sde_crtc->num_ctls++;
  3407. }
  3408. /* Shouldn't happen, mixers are always >= ctls */
  3409. if (!mixer->hw_ctl) {
  3410. SDE_ERROR("no valid ctls found for lm %d\n",
  3411. mixer->hw_lm->idx - LM_0);
  3412. return;
  3413. }
  3414. /* Dspp may be null */
  3415. (void) sde_rm_get_hw(rm, &dspp_iter);
  3416. mixer->hw_dspp = to_sde_hw_dspp(dspp_iter.hw);
  3417. /* DS may be null */
  3418. (void) sde_rm_get_hw(rm, &ds_iter);
  3419. mixer->hw_ds = to_sde_hw_ds(ds_iter.hw);
  3420. mixer->encoder = enc;
  3421. sde_crtc->num_mixers++;
  3422. SDE_DEBUG("setup mixer %d: lm %d\n",
  3423. i, mixer->hw_lm->idx - LM_0);
  3424. SDE_DEBUG("setup mixer %d: ctl %d\n",
  3425. i, mixer->hw_ctl->idx - CTL_0);
  3426. if (mixer->hw_ds)
  3427. SDE_DEBUG("setup mixer %d: ds %d\n",
  3428. i, mixer->hw_ds->idx - DS_0);
  3429. }
  3430. }
  3431. bool sde_crtc_is_line_insertion_supported(struct drm_crtc *crtc)
  3432. {
  3433. struct drm_encoder *enc = NULL;
  3434. struct sde_kms *kms;
  3435. if (!crtc)
  3436. return false;
  3437. kms = _sde_crtc_get_kms(crtc);
  3438. if (!kms || !kms->catalog || !kms->catalog->has_line_insertion)
  3439. return false;
  3440. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  3441. if (enc->crtc == crtc)
  3442. return sde_encoder_is_line_insertion_supported(enc);
  3443. }
  3444. return false;
  3445. }
  3446. static void _sde_crtc_setup_mixers(struct drm_crtc *crtc)
  3447. {
  3448. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3449. struct drm_encoder *enc;
  3450. sde_crtc->num_ctls = 0;
  3451. sde_crtc->num_mixers = 0;
  3452. sde_crtc->mixers_swapped = false;
  3453. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  3454. mutex_lock(&sde_crtc->crtc_lock);
  3455. /* Check for mixers on all encoders attached to this crtc */
  3456. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  3457. if (enc->crtc != crtc)
  3458. continue;
  3459. /* avoid overwriting mixers info from a copy encoder */
  3460. if (sde_encoder_in_clone_mode(enc))
  3461. continue;
  3462. _sde_crtc_setup_mixer_for_encoder(crtc, enc);
  3463. }
  3464. mutex_unlock(&sde_crtc->crtc_lock);
  3465. _sde_crtc_check_dest_scaler_data(crtc, crtc->state);
  3466. }
  3467. static void _sde_crtc_setup_is_ppsplit(struct drm_crtc_state *state)
  3468. {
  3469. int i;
  3470. struct sde_crtc_state *cstate;
  3471. cstate = to_sde_crtc_state(state);
  3472. cstate->is_ppsplit = false;
  3473. for (i = 0; i < cstate->num_connectors; i++) {
  3474. struct drm_connector *conn = cstate->connectors[i];
  3475. if (sde_connector_get_topology_name(conn) ==
  3476. SDE_RM_TOPOLOGY_PPSPLIT)
  3477. cstate->is_ppsplit = true;
  3478. }
  3479. }
  3480. static void _sde_crtc_setup_lm_bounds(struct drm_crtc *crtc, struct drm_crtc_state *state)
  3481. {
  3482. struct sde_crtc *sde_crtc;
  3483. struct sde_crtc_state *cstate;
  3484. struct drm_display_mode *adj_mode;
  3485. u32 mixer_width, mixer_height;
  3486. int i;
  3487. if (!crtc || !state) {
  3488. SDE_ERROR("invalid args\n");
  3489. return;
  3490. }
  3491. sde_crtc = to_sde_crtc(crtc);
  3492. cstate = to_sde_crtc_state(state);
  3493. adj_mode = &state->adjusted_mode;
  3494. sde_crtc_get_mixer_resolution(crtc, state, adj_mode, &mixer_width, &mixer_height);
  3495. for (i = 0; i < sde_crtc->num_mixers; i++) {
  3496. cstate->lm_bounds[i].x = mixer_width * i;
  3497. cstate->lm_bounds[i].y = 0;
  3498. cstate->lm_bounds[i].w = mixer_width;
  3499. cstate->lm_bounds[i].h = mixer_height;
  3500. memcpy(&cstate->lm_roi[i], &cstate->lm_bounds[i], sizeof(cstate->lm_roi[i]));
  3501. SDE_EVT32_VERBOSE(DRMID(crtc), i,
  3502. cstate->lm_bounds[i].x, cstate->lm_bounds[i].y,
  3503. cstate->lm_bounds[i].w, cstate->lm_bounds[i].h);
  3504. SDE_DEBUG("%s: lm%d bnd&roi (%d,%d,%d,%d)\n", sde_crtc->name, i,
  3505. cstate->lm_roi[i].x, cstate->lm_roi[i].y,
  3506. cstate->lm_roi[i].w, cstate->lm_roi[i].h);
  3507. }
  3508. drm_mode_debug_printmodeline(adj_mode);
  3509. }
  3510. static void _sde_crtc_clear_all_blend_stages(struct sde_crtc *sde_crtc)
  3511. {
  3512. struct sde_crtc_mixer mixer;
  3513. /*
  3514. * Use mixer[0] to get hw_ctl which will use ops to clear
  3515. * all blendstages. Clear all blendstages will iterate through
  3516. * all mixers.
  3517. */
  3518. if (sde_crtc->num_mixers) {
  3519. mixer = sde_crtc->mixers[0];
  3520. if (mixer.hw_ctl && mixer.hw_ctl->ops.clear_all_blendstages)
  3521. mixer.hw_ctl->ops.clear_all_blendstages(mixer.hw_ctl);
  3522. if (mixer.hw_ctl && mixer.hw_ctl->ops.set_active_pipes)
  3523. mixer.hw_ctl->ops.set_active_pipes(mixer.hw_ctl, NULL);
  3524. }
  3525. }
  3526. static void _sde_crtc_atomic_begin(struct drm_crtc *crtc,
  3527. struct drm_crtc_state *old_state)
  3528. {
  3529. struct sde_crtc *sde_crtc;
  3530. struct drm_encoder *encoder;
  3531. struct drm_device *dev;
  3532. struct sde_kms *sde_kms;
  3533. struct sde_splash_display *splash_display;
  3534. bool cont_splash_enabled = false;
  3535. size_t i;
  3536. if (!crtc->state->enable) {
  3537. SDE_DEBUG("crtc%d -> enable %d, skip atomic_begin\n",
  3538. crtc->base.id, crtc->state->enable);
  3539. return;
  3540. }
  3541. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3542. SDE_ERROR("power resource is not enabled\n");
  3543. return;
  3544. }
  3545. sde_kms = _sde_crtc_get_kms(crtc);
  3546. if (!sde_kms)
  3547. return;
  3548. SDE_ATRACE_BEGIN("crtc_atomic_begin");
  3549. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3550. sde_crtc = to_sde_crtc(crtc);
  3551. dev = crtc->dev;
  3552. if (!sde_crtc->num_mixers) {
  3553. _sde_crtc_setup_mixers(crtc);
  3554. _sde_crtc_setup_is_ppsplit(crtc->state);
  3555. _sde_crtc_setup_lm_bounds(crtc, crtc->state);
  3556. _sde_crtc_clear_all_blend_stages(sde_crtc);
  3557. } else if (sde_crtc->num_mixers && sde_crtc->reinit_crtc_mixers) {
  3558. _sde_crtc_setup_mixers(crtc);
  3559. sde_crtc->reinit_crtc_mixers = false;
  3560. }
  3561. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3562. if (encoder->crtc != crtc)
  3563. continue;
  3564. /* encoder will trigger pending mask now */
  3565. sde_encoder_trigger_kickoff_pending(encoder);
  3566. }
  3567. /* update performance setting */
  3568. sde_core_perf_crtc_update(crtc, 1, false);
  3569. /*
  3570. * If no mixers have been allocated in sde_crtc_atomic_check(),
  3571. * it means we are trying to flush a CRTC whose state is disabled:
  3572. * nothing else needs to be done.
  3573. */
  3574. if (unlikely(!sde_crtc->num_mixers))
  3575. goto end;
  3576. _sde_crtc_blend_setup(crtc, old_state, true);
  3577. _sde_crtc_dest_scaler_setup(crtc);
  3578. sde_cp_crtc_apply_noise(crtc, old_state);
  3579. if (crtc->state->mode_changed || sde_kms->perf.catalog->uidle_cfg.dirty)
  3580. sde_core_perf_crtc_update_uidle(crtc, true);
  3581. /* update cached_encoder_mask if new conn is added or removed */
  3582. if (crtc->state->connectors_changed)
  3583. sde_crtc->cached_encoder_mask = crtc->state->encoder_mask;
  3584. /*
  3585. * Since CP properties use AXI buffer to program the
  3586. * HW, check if context bank is in attached state,
  3587. * apply color processing properties only if
  3588. * smmu state is attached,
  3589. */
  3590. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  3591. splash_display = &sde_kms->splash_data.splash_display[i];
  3592. if (splash_display->cont_splash_enabled &&
  3593. splash_display->encoder &&
  3594. crtc == splash_display->encoder->crtc)
  3595. cont_splash_enabled = true;
  3596. }
  3597. if (sde_kms_is_cp_operation_allowed(sde_kms))
  3598. sde_cp_crtc_apply_properties(crtc);
  3599. /*
  3600. * PP_DONE irq is only used by command mode for now.
  3601. * It is better to request pending before FLUSH and START trigger
  3602. * to make sure no pp_done irq missed.
  3603. * This is safe because no pp_done will happen before SW trigger
  3604. * in command mode.
  3605. */
  3606. end:
  3607. SDE_ATRACE_END("crtc_atomic_begin");
  3608. }
  3609. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  3610. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  3611. struct drm_atomic_state *state)
  3612. {
  3613. struct drm_crtc_state *old_state = NULL;
  3614. if (!crtc) {
  3615. SDE_ERROR("invalid crtc\n");
  3616. return;
  3617. }
  3618. old_state = drm_atomic_get_old_crtc_state(state, crtc);
  3619. _sde_crtc_atomic_begin(crtc, old_state);
  3620. }
  3621. #else
  3622. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  3623. struct drm_crtc_state *old_state)
  3624. {
  3625. if (!crtc) {
  3626. SDE_ERROR("invalid crtc\n");
  3627. return;
  3628. }
  3629. _sde_crtc_atomic_begin(crtc, old_state);
  3630. }
  3631. #endif
  3632. static void sde_crtc_atomic_flush_common(struct drm_crtc *crtc,
  3633. struct drm_atomic_state *state)
  3634. {
  3635. struct drm_encoder *encoder;
  3636. struct sde_crtc *sde_crtc;
  3637. struct drm_device *dev;
  3638. struct drm_plane *plane;
  3639. struct msm_drm_private *priv;
  3640. struct sde_crtc_state *cstate;
  3641. struct sde_kms *sde_kms;
  3642. struct drm_connector *conn;
  3643. struct drm_connector_state *conn_state;
  3644. struct sde_connector *sde_conn = NULL;
  3645. int i;
  3646. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3647. SDE_ERROR("invalid crtc\n");
  3648. return;
  3649. }
  3650. if (!crtc->state->enable) {
  3651. SDE_DEBUG("crtc%d -> enable %d, skip atomic_flush\n",
  3652. crtc->base.id, crtc->state->enable);
  3653. return;
  3654. }
  3655. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3656. SDE_ERROR("power resource is not enabled\n");
  3657. return;
  3658. }
  3659. sde_kms = _sde_crtc_get_kms(crtc);
  3660. if (!sde_kms) {
  3661. SDE_ERROR("invalid kms\n");
  3662. return;
  3663. }
  3664. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3665. sde_crtc = to_sde_crtc(crtc);
  3666. cstate = to_sde_crtc_state(crtc->state);
  3667. dev = crtc->dev;
  3668. priv = dev->dev_private;
  3669. for_each_new_connector_in_state(state, conn, conn_state, i) {
  3670. if (!conn_state || conn_state->crtc != crtc)
  3671. continue;
  3672. sde_conn = to_sde_connector(conn_state->connector);
  3673. }
  3674. /* When doze is requested, switch first to normal mode */
  3675. if (sde_conn && sde_conn->lp_mode && sde_crtc_get_property(cstate, CRTC_PROP_CACHE_STATE))
  3676. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL, false);
  3677. if ((sde_crtc->cache_state == CACHE_STATE_NORMAL) &&
  3678. sde_crtc_get_property(cstate, CRTC_PROP_CACHE_STATE))
  3679. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_WRITE,
  3680. false);
  3681. else
  3682. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL, false);
  3683. /*
  3684. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3685. * it means we are trying to flush a CRTC whose state is disabled:
  3686. * nothing else needs to be done.
  3687. */
  3688. if (unlikely(!sde_crtc->num_mixers))
  3689. return;
  3690. SDE_ATRACE_BEGIN("sde_crtc_atomic_flush");
  3691. /*
  3692. * For planes without commit update, drm framework will not add
  3693. * those planes to current state since hardware update is not
  3694. * required. However, if those planes were power collapsed since
  3695. * last commit cycle, driver has to restore the hardware state
  3696. * of those planes explicitly here prior to plane flush.
  3697. * Also use this iteration to see if any plane requires cache,
  3698. * so during the perf update driver can activate/deactivate
  3699. * the cache accordingly.
  3700. */
  3701. for (i = 0; i < SDE_SYS_CACHE_MAX; i++)
  3702. sde_crtc->new_perf.llcc_active[i] = false;
  3703. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3704. sde_plane_restore(plane);
  3705. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  3706. if (sde_plane_is_cache_required(plane, i))
  3707. sde_crtc->new_perf.llcc_active[i] = true;
  3708. }
  3709. }
  3710. sde_core_perf_crtc_update_llcc(crtc);
  3711. /* wait for acquire fences before anything else is done */
  3712. cstate->hwfence_in_fences_set = _sde_crtc_wait_for_fences(crtc);
  3713. if (!cstate->rsc_update) {
  3714. drm_for_each_encoder_mask(encoder, dev,
  3715. crtc->state->encoder_mask) {
  3716. cstate->rsc_client =
  3717. sde_encoder_get_rsc_client(encoder);
  3718. }
  3719. cstate->rsc_update = true;
  3720. }
  3721. /*
  3722. * Final plane updates: Give each plane a chance to complete all
  3723. * required writes/flushing before crtc's "flush
  3724. * everything" call below.
  3725. */
  3726. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3727. if (sde_kms->smmu_state.transition_error)
  3728. sde_plane_set_error(plane, true);
  3729. sde_plane_flush(plane);
  3730. }
  3731. /* Kickoff will be scheduled by outer layer */
  3732. SDE_ATRACE_END("sde_crtc_atomic_flush");
  3733. }
  3734. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  3735. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  3736. struct drm_atomic_state *state)
  3737. {
  3738. return sde_crtc_atomic_flush_common(crtc, state);
  3739. }
  3740. #else
  3741. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  3742. struct drm_crtc_state *old_crtc_state)
  3743. {
  3744. return sde_crtc_atomic_flush_common(crtc, old_crtc_state->state);
  3745. }
  3746. #endif
  3747. /**
  3748. * sde_crtc_destroy_state - state destroy hook
  3749. * @crtc: drm CRTC
  3750. * @state: CRTC state object to release
  3751. */
  3752. static void sde_crtc_destroy_state(struct drm_crtc *crtc,
  3753. struct drm_crtc_state *state)
  3754. {
  3755. struct sde_crtc *sde_crtc;
  3756. struct sde_crtc_state *cstate;
  3757. struct drm_encoder *enc;
  3758. struct sde_kms *sde_kms;
  3759. if (!crtc || !state) {
  3760. SDE_ERROR("invalid argument(s)\n");
  3761. return;
  3762. }
  3763. sde_crtc = to_sde_crtc(crtc);
  3764. cstate = to_sde_crtc_state(state);
  3765. sde_kms = _sde_crtc_get_kms(crtc);
  3766. if (!sde_kms) {
  3767. SDE_ERROR("invalid sde_kms\n");
  3768. return;
  3769. }
  3770. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3771. drm_for_each_encoder_mask(enc, crtc->dev, state->encoder_mask)
  3772. sde_rm_release(&sde_kms->rm, enc, true);
  3773. sde_cp_clear_state_info(state);
  3774. __drm_atomic_helper_crtc_destroy_state(state);
  3775. /* destroy value helper */
  3776. msm_property_destroy_state(&sde_crtc->property_info, cstate,
  3777. &cstate->property_state);
  3778. }
  3779. static int _sde_crtc_flush_frame_events(struct drm_crtc *crtc)
  3780. {
  3781. struct sde_crtc *sde_crtc;
  3782. int i;
  3783. if (!crtc) {
  3784. SDE_ERROR("invalid argument\n");
  3785. return -EINVAL;
  3786. }
  3787. sde_crtc = to_sde_crtc(crtc);
  3788. if (!atomic_read(&sde_crtc->frame_pending)) {
  3789. SDE_DEBUG("no frames pending\n");
  3790. return 0;
  3791. }
  3792. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  3793. /*
  3794. * flush all the event thread work to make sure all the
  3795. * FRAME_EVENTS from encoder are propagated to crtc
  3796. */
  3797. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  3798. if (list_empty(&sde_crtc->frame_events[i].list))
  3799. kthread_flush_work(&sde_crtc->frame_events[i].work);
  3800. }
  3801. SDE_EVT32_VERBOSE(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  3802. return 0;
  3803. }
  3804. static void _sde_crtc_flush_vblank_events(struct drm_crtc *crtc)
  3805. {
  3806. struct sde_crtc *sde_crtc;
  3807. int i;
  3808. if (!crtc) {
  3809. SDE_ERROR("invalid argument\n");
  3810. return;
  3811. }
  3812. sde_crtc = to_sde_crtc(crtc);
  3813. for (i = 0; i < ARRAY_SIZE(sde_crtc->vblank_events); i++) {
  3814. if (list_empty(&sde_crtc->vblank_events[i].list))
  3815. kthread_flush_work(&sde_crtc->vblank_events[i].work);
  3816. }
  3817. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  3818. }
  3819. /**
  3820. * _sde_crtc_remove_pipe_flush - remove staged pipes from flush mask
  3821. * @crtc: Pointer to crtc structure
  3822. */
  3823. static void _sde_crtc_remove_pipe_flush(struct drm_crtc *crtc)
  3824. {
  3825. struct drm_plane *plane;
  3826. struct drm_plane_state *state;
  3827. struct sde_crtc *sde_crtc;
  3828. struct sde_crtc_mixer *mixer;
  3829. struct sde_hw_ctl *ctl;
  3830. if (!crtc)
  3831. return;
  3832. sde_crtc = to_sde_crtc(crtc);
  3833. mixer = sde_crtc->mixers;
  3834. if (!mixer)
  3835. return;
  3836. ctl = mixer->hw_ctl;
  3837. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3838. state = plane->state;
  3839. if (!state)
  3840. continue;
  3841. /* clear plane flush bitmask */
  3842. sde_plane_ctl_flush(plane, ctl, false);
  3843. }
  3844. }
  3845. void sde_crtc_dump_fences(struct drm_crtc *crtc)
  3846. {
  3847. struct drm_plane *plane = NULL;
  3848. drm_atomic_crtc_for_each_plane(plane, crtc)
  3849. sde_plane_dump_input_fence(plane);
  3850. }
  3851. bool sde_crtc_is_fence_signaled(struct drm_crtc *crtc)
  3852. {
  3853. struct drm_plane *plane = NULL;
  3854. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3855. if (!sde_plane_is_sw_fence_signaled(plane))
  3856. return false;
  3857. }
  3858. return true;
  3859. }
  3860. /**
  3861. * sde_crtc_reset_hw - attempt hardware reset on errors
  3862. * @crtc: Pointer to DRM crtc instance
  3863. * @old_state: Pointer to crtc state for previous commit
  3864. * @recovery_events: Whether or not recovery events are enabled
  3865. * Returns: Zero if current commit should still be attempted
  3866. */
  3867. int sde_crtc_reset_hw(struct drm_crtc *crtc, struct drm_crtc_state *old_state,
  3868. bool recovery_events)
  3869. {
  3870. struct drm_plane *plane_halt[MAX_PLANES];
  3871. struct drm_plane *plane;
  3872. struct drm_encoder *encoder;
  3873. struct sde_crtc *sde_crtc;
  3874. struct sde_crtc_state *cstate;
  3875. struct sde_hw_ctl *ctl;
  3876. signed int i, plane_count;
  3877. int rc;
  3878. if (!crtc || !crtc->dev || !old_state || !crtc->state)
  3879. return -EINVAL;
  3880. sde_crtc = to_sde_crtc(crtc);
  3881. cstate = to_sde_crtc_state(crtc->state);
  3882. SDE_EVT32(DRMID(crtc), recovery_events, SDE_EVTLOG_FUNC_ENTRY);
  3883. /* optionally generate a panic instead of performing a h/w reset */
  3884. SDE_DBG_CTRL("stop_ftrace", "reset_hw_panic");
  3885. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3886. ctl = sde_crtc->mixers[i].hw_ctl;
  3887. if (!ctl || !ctl->ops.reset)
  3888. continue;
  3889. rc = ctl->ops.reset(ctl);
  3890. if (rc) {
  3891. SDE_DEBUG("crtc%d: ctl%d reset failure\n",
  3892. crtc->base.id, ctl->idx - CTL_0);
  3893. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0,
  3894. SDE_EVTLOG_ERROR);
  3895. break;
  3896. }
  3897. }
  3898. /*
  3899. * Early out if simple ctl reset succeeded or reset is
  3900. * being performed after timeout
  3901. */
  3902. if (i == sde_crtc->num_ctls || crtc->state == old_state)
  3903. return 0;
  3904. SDE_DEBUG("crtc%d: issuing hard reset\n", DRMID(crtc));
  3905. /* force all components in the system into reset at the same time */
  3906. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3907. ctl = sde_crtc->mixers[i].hw_ctl;
  3908. if (!ctl || !ctl->ops.hard_reset)
  3909. continue;
  3910. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0);
  3911. ctl->ops.hard_reset(ctl, true);
  3912. }
  3913. plane_count = 0;
  3914. drm_atomic_crtc_state_for_each_plane(plane, old_state) {
  3915. if (plane_count >= ARRAY_SIZE(plane_halt))
  3916. break;
  3917. plane_halt[plane_count++] = plane;
  3918. sde_plane_halt_requests(plane, true);
  3919. sde_plane_set_revalidate(plane, true);
  3920. }
  3921. /* provide safe "border color only" commit configuration for later */
  3922. _sde_crtc_remove_pipe_flush(crtc);
  3923. _sde_crtc_blend_setup(crtc, old_state, false);
  3924. /* take h/w components out of reset */
  3925. for (i = plane_count - 1; i >= 0; --i)
  3926. sde_plane_halt_requests(plane_halt[i], false);
  3927. /* attempt to poll for start of frame cycle before reset release */
  3928. list_for_each_entry(encoder,
  3929. &crtc->dev->mode_config.encoder_list, head) {
  3930. if (encoder->crtc != crtc)
  3931. continue;
  3932. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3933. sde_encoder_poll_line_counts(encoder);
  3934. }
  3935. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3936. ctl = sde_crtc->mixers[i].hw_ctl;
  3937. if (!ctl || !ctl->ops.hard_reset)
  3938. continue;
  3939. ctl->ops.hard_reset(ctl, false);
  3940. }
  3941. list_for_each_entry(encoder,
  3942. &crtc->dev->mode_config.encoder_list, head) {
  3943. if (encoder->crtc != crtc)
  3944. continue;
  3945. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3946. sde_encoder_kickoff(encoder, true);
  3947. }
  3948. /* panic the device if VBIF is not in good state */
  3949. return !recovery_events ? 0 : -EAGAIN;
  3950. }
  3951. void sde_crtc_commit_kickoff(struct drm_crtc *crtc,
  3952. struct drm_crtc_state *old_state)
  3953. {
  3954. struct drm_encoder *encoder;
  3955. struct drm_device *dev;
  3956. struct sde_crtc *sde_crtc;
  3957. struct sde_kms *sde_kms;
  3958. struct sde_crtc_state *cstate;
  3959. bool is_error = false;
  3960. unsigned long flags;
  3961. enum sde_crtc_idle_pc_state idle_pc_state;
  3962. struct sde_encoder_kickoff_params params = { 0 };
  3963. bool is_vid = false;
  3964. if (!crtc) {
  3965. SDE_ERROR("invalid argument\n");
  3966. return;
  3967. }
  3968. dev = crtc->dev;
  3969. sde_crtc = to_sde_crtc(crtc);
  3970. sde_kms = _sde_crtc_get_kms(crtc);
  3971. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  3972. SDE_ERROR("invalid argument\n");
  3973. return;
  3974. }
  3975. cstate = to_sde_crtc_state(crtc->state);
  3976. /*
  3977. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3978. * it means we are trying to start a CRTC whose state is disabled:
  3979. * nothing else needs to be done.
  3980. */
  3981. if (unlikely(!sde_crtc->num_mixers))
  3982. return;
  3983. SDE_ATRACE_BEGIN("crtc_commit");
  3984. idle_pc_state = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_PC_STATE);
  3985. sde_crtc->kickoff_in_progress = true;
  3986. sde_crtc->handle_fence_error_bw_update = false;
  3987. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3988. if (encoder->crtc != crtc)
  3989. continue;
  3990. /*
  3991. * Encoder will flush/start now, unless it has a tx pending.
  3992. * If so, it may delay and flush at an irq event (e.g. ppdone)
  3993. */
  3994. params.affected_displays = _sde_crtc_get_displays_affected(crtc,
  3995. crtc->state);
  3996. if (sde_encoder_prepare_for_kickoff(encoder, &params))
  3997. sde_crtc->needs_hw_reset = true;
  3998. if (idle_pc_state != IDLE_PC_NONE)
  3999. sde_encoder_control_idle_pc(encoder,
  4000. (idle_pc_state == IDLE_PC_ENABLE) ? true : false);
  4001. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  4002. is_vid = true;
  4003. }
  4004. /*
  4005. * Optionally attempt h/w recovery if any errors were detected while
  4006. * preparing for the kickoff
  4007. */
  4008. if (sde_crtc->needs_hw_reset) {
  4009. sde_crtc->frame_trigger_mode = params.frame_trigger_mode;
  4010. if (sde_crtc->frame_trigger_mode
  4011. != FRAME_DONE_WAIT_POSTED_START &&
  4012. sde_crtc_reset_hw(crtc, old_state,
  4013. params.recovery_events_enabled))
  4014. is_error = true;
  4015. sde_crtc->needs_hw_reset = false;
  4016. }
  4017. sde_crtc_calc_fps(sde_crtc);
  4018. SDE_ATRACE_BEGIN("flush_event_thread");
  4019. _sde_crtc_flush_frame_events(crtc);
  4020. SDE_ATRACE_END("flush_event_thread");
  4021. sde_crtc->plane_mask_old = crtc->state->plane_mask;
  4022. if (atomic_inc_return(&sde_crtc->frame_pending) == 1) {
  4023. /* acquire bandwidth and other resources */
  4024. SDE_DEBUG("crtc%d first commit\n", crtc->base.id);
  4025. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE1);
  4026. } else {
  4027. SDE_DEBUG("crtc%d commit\n", crtc->base.id);
  4028. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE2);
  4029. }
  4030. sde_crtc->play_count++;
  4031. sde_vbif_clear_errors(sde_kms);
  4032. if (is_error) {
  4033. _sde_crtc_remove_pipe_flush(crtc);
  4034. _sde_crtc_blend_setup(crtc, old_state, false);
  4035. }
  4036. /*
  4037. * for cmd and wb modes, update the txq for incoming fences before flush to avoid race
  4038. * condition between txq update and the hw signal during ctl-done for partial updates
  4039. */
  4040. if (test_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask) && !is_vid)
  4041. sde_fence_update_hw_fences_txq(sde_crtc->output_fence, false, 0,
  4042. sde_kms->debugfs_hw_fence);
  4043. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  4044. if (encoder->crtc != crtc)
  4045. continue;
  4046. sde_encoder_kickoff(encoder, true);
  4047. }
  4048. sde_crtc->kickoff_in_progress = false;
  4049. /* store the event after frame trigger */
  4050. if (sde_crtc->event) {
  4051. WARN_ON(sde_crtc->event);
  4052. } else {
  4053. spin_lock_irqsave(&dev->event_lock, flags);
  4054. sde_crtc->event = crtc->state->event;
  4055. spin_unlock_irqrestore(&dev->event_lock, flags);
  4056. }
  4057. SDE_ATRACE_END("crtc_commit");
  4058. }
  4059. /**
  4060. * _sde_crtc_vblank_enable - update power resource and vblank request
  4061. * @sde_crtc: Pointer to sde crtc structure
  4062. * @enable: Whether to enable/disable vblanks
  4063. *
  4064. * @Return: error code
  4065. */
  4066. static int _sde_crtc_vblank_enable(
  4067. struct sde_crtc *sde_crtc, bool enable)
  4068. {
  4069. struct drm_crtc *crtc;
  4070. struct drm_encoder *enc;
  4071. if (!sde_crtc) {
  4072. SDE_ERROR("invalid crtc\n");
  4073. return -EINVAL;
  4074. }
  4075. crtc = &sde_crtc->base;
  4076. SDE_EVT32(DRMID(crtc), enable, sde_crtc->enabled,
  4077. crtc->state->encoder_mask,
  4078. sde_crtc->cached_encoder_mask);
  4079. if (enable) {
  4080. int ret;
  4081. ret = pm_runtime_resume_and_get(crtc->dev->dev);
  4082. if (ret < 0) {
  4083. SDE_ERROR("failed to enable power resource %d\n", ret);
  4084. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  4085. return ret;
  4086. }
  4087. mutex_lock(&sde_crtc->crtc_lock);
  4088. drm_for_each_encoder_mask(enc, crtc->dev, sde_crtc->cached_encoder_mask) {
  4089. if (sde_encoder_in_clone_mode(enc))
  4090. continue;
  4091. sde_encoder_register_vblank_callback(enc, sde_crtc_vblank_cb, (void *)crtc);
  4092. }
  4093. mutex_unlock(&sde_crtc->crtc_lock);
  4094. } else {
  4095. mutex_lock(&sde_crtc->crtc_lock);
  4096. drm_for_each_encoder_mask(enc, crtc->dev, sde_crtc->cached_encoder_mask) {
  4097. if (sde_encoder_in_clone_mode(enc))
  4098. continue;
  4099. sde_encoder_register_vblank_callback(enc, NULL, NULL);
  4100. }
  4101. mutex_unlock(&sde_crtc->crtc_lock);
  4102. pm_runtime_put_sync(crtc->dev->dev);
  4103. }
  4104. return 0;
  4105. }
  4106. static void _sde_crtc_reserve_resource(struct drm_crtc *crtc, struct drm_connector *conn)
  4107. {
  4108. u32 min_transfer_time = 0, lm_count = 1;
  4109. u64 mode_clock_hz = 0, updated_fps = 0, topology_id;
  4110. struct drm_encoder *encoder;
  4111. if (!crtc || !conn)
  4112. return;
  4113. encoder = conn->state->best_encoder;
  4114. if (!sde_encoder_is_built_in_display(encoder))
  4115. return;
  4116. if (sde_encoder_check_curr_mode(encoder, MSM_DISPLAY_CMD_MODE))
  4117. sde_encoder_get_transfer_time(encoder, &min_transfer_time);
  4118. if (min_transfer_time)
  4119. updated_fps = DIV_ROUND_UP(1000000, min_transfer_time);
  4120. else
  4121. updated_fps = drm_mode_vrefresh(&crtc->mode);
  4122. topology_id = sde_connector_get_topology_name(conn);
  4123. if (TOPOLOGY_DUALPIPE_MODE(topology_id))
  4124. lm_count = 2;
  4125. else if (TOPOLOGY_QUADPIPE_MODE(topology_id))
  4126. lm_count = 4;
  4127. /* mode clock = [(h * v * fps * 1.05) / (num_lm)] */
  4128. mode_clock_hz = mult_frac(crtc->mode.htotal * crtc->mode.vtotal * updated_fps, 105, 100);
  4129. mode_clock_hz = div_u64(mode_clock_hz, lm_count);
  4130. SDE_DEBUG("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%u\n",
  4131. crtc->mode.name, crtc->mode.htotal, crtc->mode.vtotal,
  4132. updated_fps, lm_count, mode_clock_hz);
  4133. sde_core_perf_crtc_reserve_res(crtc, mode_clock_hz);
  4134. }
  4135. /**
  4136. * sde_crtc_duplicate_state - state duplicate hook
  4137. * @crtc: Pointer to drm crtc structure
  4138. * @Returns: Pointer to new drm_crtc_state structure
  4139. */
  4140. static struct drm_crtc_state *sde_crtc_duplicate_state(struct drm_crtc *crtc)
  4141. {
  4142. struct sde_crtc *sde_crtc;
  4143. struct sde_crtc_state *cstate, *old_cstate;
  4144. if (!crtc || !crtc->state) {
  4145. SDE_ERROR("invalid argument(s)\n");
  4146. return NULL;
  4147. }
  4148. sde_crtc = to_sde_crtc(crtc);
  4149. old_cstate = to_sde_crtc_state(crtc->state);
  4150. if (old_cstate->cont_splash_populated) {
  4151. crtc->state->plane_mask = 0;
  4152. crtc->state->connector_mask = 0;
  4153. crtc->state->encoder_mask = 0;
  4154. crtc->state->enable = false;
  4155. old_cstate->cont_splash_populated = false;
  4156. }
  4157. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  4158. if (!cstate) {
  4159. SDE_ERROR("failed to allocate state\n");
  4160. return NULL;
  4161. }
  4162. /* duplicate value helper */
  4163. msm_property_duplicate_state(&sde_crtc->property_info,
  4164. old_cstate, cstate,
  4165. &cstate->property_state, cstate->property_values);
  4166. sde_cp_duplicate_state_info(&old_cstate->base, &cstate->base);
  4167. /* duplicate base helper */
  4168. __drm_atomic_helper_crtc_duplicate_state(crtc, &cstate->base);
  4169. return &cstate->base;
  4170. }
  4171. /**
  4172. * sde_crtc_reset - reset hook for CRTCs
  4173. * Resets the atomic state for @crtc by freeing the state pointer (which might
  4174. * be NULL, e.g. at driver load time) and allocating a new empty state object.
  4175. * @crtc: Pointer to drm crtc structure
  4176. */
  4177. static void sde_crtc_reset(struct drm_crtc *crtc)
  4178. {
  4179. struct sde_crtc *sde_crtc;
  4180. struct sde_crtc_state *cstate;
  4181. if (!crtc) {
  4182. SDE_ERROR("invalid crtc\n");
  4183. return;
  4184. }
  4185. /* revert suspend actions, if necessary */
  4186. if (!sde_crtc_is_reset_required(crtc)) {
  4187. SDE_DEBUG("avoiding reset for crtc:%d\n", crtc->base.id);
  4188. return;
  4189. }
  4190. /* remove previous state, if present */
  4191. if (crtc->state) {
  4192. sde_crtc_destroy_state(crtc, crtc->state);
  4193. crtc->state = 0;
  4194. }
  4195. sde_crtc = to_sde_crtc(crtc);
  4196. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  4197. if (!cstate) {
  4198. SDE_ERROR("failed to allocate state\n");
  4199. return;
  4200. }
  4201. /* reset value helper */
  4202. msm_property_reset_state(&sde_crtc->property_info, cstate,
  4203. &cstate->property_state,
  4204. cstate->property_values);
  4205. _sde_crtc_set_input_fence_timeout(cstate);
  4206. cstate->base.crtc = crtc;
  4207. crtc->state = &cstate->base;
  4208. }
  4209. static void sde_crtc_clear_cached_mixer_cfg(struct drm_crtc *crtc)
  4210. {
  4211. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4212. struct sde_hw_mixer *hw_lm;
  4213. int lm_idx;
  4214. /* clearing lm cfg marks it dirty to force reprogramming next update */
  4215. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  4216. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  4217. hw_lm->cfg.out_width = 0;
  4218. hw_lm->cfg.out_height = 0;
  4219. }
  4220. SDE_EVT32(DRMID(crtc));
  4221. }
  4222. void sde_crtc_reset_sw_state(struct drm_crtc *crtc)
  4223. {
  4224. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  4225. struct drm_plane *plane;
  4226. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4227. /* mark planes, mixers, and other blocks dirty for next update */
  4228. drm_atomic_crtc_for_each_plane(plane, crtc)
  4229. sde_plane_set_revalidate(plane, true);
  4230. /* mark mixers dirty for next update */
  4231. sde_crtc_clear_cached_mixer_cfg(crtc);
  4232. /* mark other properties which need to be dirty for next update */
  4233. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask);
  4234. if (cstate->num_ds_enabled)
  4235. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  4236. }
  4237. static void sde_crtc_post_ipc(struct drm_crtc *crtc)
  4238. {
  4239. struct sde_crtc *sde_crtc;
  4240. struct sde_crtc_state *cstate;
  4241. struct drm_encoder *encoder;
  4242. sde_crtc = to_sde_crtc(crtc);
  4243. cstate = to_sde_crtc_state(crtc->state);
  4244. /* restore encoder; crtc will be programmed during commit */
  4245. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask)
  4246. sde_encoder_virt_restore(encoder);
  4247. /* restore UIDLE */
  4248. sde_core_perf_crtc_update_uidle(crtc, true);
  4249. sde_cp_crtc_post_ipc(crtc);
  4250. }
  4251. static void sde_crtc_mmrm_cb_notification(struct drm_crtc *crtc)
  4252. {
  4253. struct msm_drm_private *priv;
  4254. unsigned long requested_clk;
  4255. struct sde_kms *kms = NULL;
  4256. if (!crtc->dev->dev_private) {
  4257. pr_err("invalid crtc priv\n");
  4258. return;
  4259. }
  4260. priv = crtc->dev->dev_private;
  4261. kms = to_sde_kms(priv->kms);
  4262. if (!kms) {
  4263. SDE_ERROR("invalid parameters\n");
  4264. return;
  4265. }
  4266. requested_clk = sde_power_mmrm_get_requested_clk(&priv->phandle,
  4267. kms->perf.clk_name);
  4268. /* notify user space the reduced clk rate */
  4269. sde_crtc_event_notify(crtc, DRM_EVENT_MMRM_CB, &requested_clk, sizeof(unsigned long));
  4270. SDE_DEBUG("crtc[%d]: MMRM cb notified clk:%d\n",
  4271. crtc->base.id, requested_clk);
  4272. }
  4273. static void sde_crtc_handle_power_event(u32 event_type, void *arg)
  4274. {
  4275. struct drm_crtc *crtc = arg;
  4276. struct sde_crtc *sde_crtc;
  4277. struct drm_encoder *encoder;
  4278. u32 power_on;
  4279. unsigned long flags;
  4280. struct sde_crtc_irq_info *node = NULL;
  4281. int ret = 0;
  4282. if (!crtc) {
  4283. SDE_ERROR("invalid crtc\n");
  4284. return;
  4285. }
  4286. sde_crtc = to_sde_crtc(crtc);
  4287. mutex_lock(&sde_crtc->crtc_lock);
  4288. SDE_EVT32(DRMID(crtc), event_type);
  4289. switch (event_type) {
  4290. case SDE_POWER_EVENT_POST_ENABLE:
  4291. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  4292. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  4293. ret = 0;
  4294. if (node->func)
  4295. ret = node->func(crtc, true, &node->irq);
  4296. if (ret)
  4297. SDE_ERROR("%s failed to enable event %x\n",
  4298. sde_crtc->name, node->event);
  4299. }
  4300. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  4301. sde_crtc_post_ipc(crtc);
  4302. break;
  4303. case SDE_POWER_EVENT_PRE_DISABLE:
  4304. drm_for_each_encoder_mask(encoder, crtc->dev,
  4305. crtc->state->encoder_mask)
  4306. sde_encoder_idle_pc_enter(encoder);
  4307. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  4308. node = NULL;
  4309. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  4310. ret = 0;
  4311. if (node->func)
  4312. ret = node->func(crtc, false, &node->irq);
  4313. if (ret)
  4314. SDE_ERROR("%s failed to disable event %x\n",
  4315. sde_crtc->name, node->event);
  4316. }
  4317. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  4318. sde_cp_crtc_pre_ipc(crtc);
  4319. break;
  4320. case SDE_POWER_EVENT_POST_DISABLE:
  4321. sde_crtc_reset_sw_state(crtc);
  4322. sde_cp_crtc_suspend(crtc);
  4323. power_on = 0;
  4324. sde_crtc_event_notify(crtc, DRM_EVENT_SDE_POWER, &power_on, sizeof(u32));
  4325. break;
  4326. case SDE_POWER_EVENT_MMRM_CALLBACK:
  4327. sde_crtc_mmrm_cb_notification(crtc);
  4328. break;
  4329. default:
  4330. SDE_DEBUG("event:%d not handled\n", event_type);
  4331. break;
  4332. }
  4333. mutex_unlock(&sde_crtc->crtc_lock);
  4334. }
  4335. static void _sde_crtc_reset(struct drm_crtc *crtc)
  4336. {
  4337. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4338. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  4339. /* mark mixer cfgs dirty before wiping them */
  4340. sde_crtc_clear_cached_mixer_cfg(crtc);
  4341. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  4342. sde_crtc->num_mixers = 0;
  4343. sde_crtc->mixers_swapped = false;
  4344. /* disable clk & bw control until clk & bw properties are set */
  4345. cstate->bw_control = false;
  4346. cstate->bw_split_vote = false;
  4347. cstate->hwfence_in_fences_set = false;
  4348. sde_crtc_static_img_control(crtc, CACHE_STATE_DISABLED, false);
  4349. }
  4350. static void sde_crtc_disable(struct drm_crtc *crtc)
  4351. {
  4352. struct sde_kms *sde_kms;
  4353. struct sde_crtc *sde_crtc;
  4354. struct sde_crtc_state *cstate;
  4355. struct drm_encoder *encoder;
  4356. struct msm_drm_private *priv;
  4357. unsigned long flags;
  4358. struct sde_crtc_irq_info *node = NULL;
  4359. u32 power_on;
  4360. bool in_cont_splash = false;
  4361. int ret, i;
  4362. enum sde_intf_mode intf_mode;
  4363. struct sde_hw_ctl *hw_ctl = NULL;
  4364. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !crtc->state) {
  4365. SDE_ERROR("invalid crtc\n");
  4366. return;
  4367. }
  4368. sde_kms = _sde_crtc_get_kms(crtc);
  4369. if (!sde_kms) {
  4370. SDE_ERROR("invalid kms\n");
  4371. return;
  4372. }
  4373. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  4374. SDE_ERROR("power resource is not enabled\n");
  4375. return;
  4376. }
  4377. sde_crtc = to_sde_crtc(crtc);
  4378. cstate = to_sde_crtc_state(crtc->state);
  4379. priv = crtc->dev->dev_private;
  4380. SDE_DEBUG("crtc%d\n", crtc->base.id);
  4381. /* avoid vblank on/off for virtual display */
  4382. intf_mode = sde_crtc_get_intf_mode(crtc, crtc->state);
  4383. if ((intf_mode != INTF_MODE_WB_BLOCK) && (intf_mode != INTF_MODE_WB_LINE)) {
  4384. _sde_crtc_flush_vblank_events(crtc);
  4385. drm_crtc_vblank_off(crtc);
  4386. }
  4387. mutex_lock(&sde_crtc->crtc_lock);
  4388. SDE_EVT32_VERBOSE(DRMID(crtc));
  4389. /* update color processing on suspend */
  4390. sde_cp_crtc_suspend(crtc);
  4391. mutex_unlock(&sde_crtc->crtc_lock);
  4392. kthread_flush_worker(&priv->event_thread[crtc->index].worker);
  4393. mutex_lock(&sde_crtc->crtc_lock);
  4394. kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  4395. SDE_EVT32(DRMID(crtc), sde_crtc->enabled, crtc->state->active,
  4396. crtc->state->enable, sde_crtc->cached_encoder_mask);
  4397. sde_crtc->enabled = false;
  4398. sde_crtc->cached_encoder_mask = 0;
  4399. /* Try to disable uidle */
  4400. sde_core_perf_crtc_update_uidle(crtc, false);
  4401. if (atomic_read(&sde_crtc->frame_pending)) {
  4402. SDE_ERROR("crtc%d frame_pending%d\n", crtc->base.id,
  4403. atomic_read(&sde_crtc->frame_pending));
  4404. SDE_EVT32(DRMID(crtc), atomic_read(&sde_crtc->frame_pending),
  4405. SDE_EVTLOG_FUNC_CASE2);
  4406. sde_core_perf_crtc_release_bw(crtc);
  4407. atomic_set(&sde_crtc->frame_pending, 0);
  4408. }
  4409. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  4410. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  4411. ret = 0;
  4412. if (node->func)
  4413. ret = node->func(crtc, false, &node->irq);
  4414. if (ret)
  4415. SDE_ERROR("%s failed to disable event %x\n",
  4416. sde_crtc->name, node->event);
  4417. }
  4418. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  4419. drm_for_each_encoder_mask(encoder, crtc->dev,
  4420. crtc->state->encoder_mask) {
  4421. if (sde_encoder_in_cont_splash(encoder)) {
  4422. in_cont_splash = true;
  4423. break;
  4424. }
  4425. }
  4426. /* avoid clk/bw downvote if cont-splash is enabled */
  4427. if (!in_cont_splash)
  4428. sde_core_perf_crtc_update(crtc, 0, true);
  4429. drm_for_each_encoder_mask(encoder, crtc->dev,
  4430. crtc->state->encoder_mask) {
  4431. sde_encoder_register_frame_event_callback(encoder, NULL, NULL);
  4432. cstate->rsc_client = NULL;
  4433. cstate->rsc_update = false;
  4434. /*
  4435. * reset idle power-collapse to original state during suspend;
  4436. * user-mode will change the state on resume, if required
  4437. */
  4438. if (test_bit(SDE_FEATURE_IDLE_PC, sde_kms->catalog->features))
  4439. sde_encoder_control_idle_pc(encoder, true);
  4440. }
  4441. if (sde_crtc->power_event) {
  4442. sde_power_handle_unregister_event(&priv->phandle,
  4443. sde_crtc->power_event);
  4444. sde_crtc->power_event = NULL;
  4445. }
  4446. /**
  4447. * All callbacks are unregistered and frame done waits are complete
  4448. * at this point. No buffers are accessed by hardware.
  4449. * reset the fence timeline if crtc will not be enabled for this commit
  4450. */
  4451. if (!crtc->state->active || !crtc->state->enable) {
  4452. if (test_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask))
  4453. hw_ctl = _sde_crtc_get_hw_ctl(crtc);
  4454. sde_fence_signal(sde_crtc->output_fence,
  4455. ktime_get(), SDE_FENCE_RESET_TIMELINE, hw_ctl);
  4456. for (i = 0; i < cstate->num_connectors; ++i)
  4457. sde_connector_commit_reset(cstate->connectors[i],
  4458. ktime_get());
  4459. }
  4460. _sde_crtc_reset(crtc);
  4461. sde_cp_crtc_disable(crtc);
  4462. power_on = 0;
  4463. sde_crtc_event_notify(crtc, DRM_EVENT_CRTC_POWER, &power_on, sizeof(u32));
  4464. /* suspend case: clear stale OPR value */
  4465. if (sde_crtc->opr_event_notify_enabled)
  4466. memset(&sde_crtc->previous_opr_value, 0, sizeof(struct sde_opr_value));
  4467. mutex_unlock(&sde_crtc->crtc_lock);
  4468. }
  4469. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  4470. static void sde_crtc_enable(struct drm_crtc *crtc,
  4471. struct drm_atomic_state *old_state)
  4472. #else
  4473. static void sde_crtc_enable(struct drm_crtc *crtc,
  4474. struct drm_crtc_state *old_crtc_state)
  4475. #endif
  4476. {
  4477. struct sde_crtc *sde_crtc;
  4478. struct drm_encoder *encoder;
  4479. struct msm_drm_private *priv;
  4480. unsigned long flags;
  4481. struct sde_crtc_irq_info *node = NULL;
  4482. int ret, i;
  4483. struct sde_crtc_state *cstate;
  4484. struct msm_display_mode *msm_mode;
  4485. enum sde_intf_mode intf_mode;
  4486. struct sde_kms *kms;
  4487. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  4488. SDE_ERROR("invalid crtc\n");
  4489. return;
  4490. }
  4491. kms = _sde_crtc_get_kms(crtc);
  4492. if (!kms || !kms->catalog) {
  4493. SDE_ERROR("invalid kms handle\n");
  4494. return;
  4495. }
  4496. priv = crtc->dev->dev_private;
  4497. cstate = to_sde_crtc_state(crtc->state);
  4498. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  4499. SDE_ERROR("power resource is not enabled\n");
  4500. return;
  4501. }
  4502. SDE_DEBUG("crtc%d\n", crtc->base.id);
  4503. SDE_EVT32_VERBOSE(DRMID(crtc));
  4504. sde_crtc = to_sde_crtc(crtc);
  4505. cstate->line_insertion.panel_line_insertion_enable =
  4506. sde_crtc_is_line_insertion_supported(crtc);
  4507. /*
  4508. * Avoid drm_crtc_vblank_on during seamless DMS case
  4509. * when CRTC is already in enabled state
  4510. */
  4511. if (!sde_crtc->enabled) {
  4512. /* cache the encoder mask now for vblank work */
  4513. sde_crtc->cached_encoder_mask = crtc->state->encoder_mask;
  4514. /* avoid vblank on/off for virtual display */
  4515. intf_mode = sde_crtc_get_intf_mode(crtc, crtc->state);
  4516. if ((intf_mode != INTF_MODE_WB_BLOCK) && (intf_mode != INTF_MODE_WB_LINE)) {
  4517. /* max possible vsync_cnt(atomic_t) soft counter */
  4518. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, kms->catalog->features))
  4519. drm_crtc_set_max_vblank_count(crtc, INT_MAX);
  4520. drm_crtc_vblank_on(crtc);
  4521. }
  4522. }
  4523. mutex_lock(&sde_crtc->crtc_lock);
  4524. SDE_EVT32(DRMID(crtc), sde_crtc->enabled);
  4525. /*
  4526. * Try to enable uidle (if possible), we do this before the call
  4527. * to return early during seamless dms mode, so any fps
  4528. * change is also consider to enable/disable UIDLE
  4529. */
  4530. sde_core_perf_crtc_update_uidle(crtc, true);
  4531. msm_mode = sde_crtc_get_msm_mode(crtc->state);
  4532. if (!msm_mode){
  4533. SDE_ERROR("invalid msm mode, %s\n",
  4534. crtc->state->adjusted_mode.name);
  4535. return;
  4536. }
  4537. /* return early if crtc is already enabled, do this after UIDLE check */
  4538. if (sde_crtc->enabled) {
  4539. if (msm_is_mode_seamless_dms(msm_mode) ||
  4540. msm_is_mode_seamless_dyn_clk(msm_mode))
  4541. SDE_DEBUG("%s extra crtc enable expected during DMS\n",
  4542. sde_crtc->name);
  4543. else
  4544. WARN(1, "%s unexpected crtc enable\n", sde_crtc->name);
  4545. mutex_unlock(&sde_crtc->crtc_lock);
  4546. return;
  4547. }
  4548. drm_for_each_encoder_mask(encoder, crtc->dev,
  4549. crtc->state->encoder_mask) {
  4550. sde_encoder_register_frame_event_callback(encoder,
  4551. sde_crtc_frame_event_cb, crtc);
  4552. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL,
  4553. sde_encoder_check_curr_mode(encoder,
  4554. MSM_DISPLAY_VIDEO_MODE));
  4555. }
  4556. sde_crtc->enabled = true;
  4557. sde_cp_crtc_enable(crtc);
  4558. /* update color processing on resume */
  4559. sde_cp_crtc_resume(crtc);
  4560. mutex_unlock(&sde_crtc->crtc_lock);
  4561. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  4562. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  4563. ret = 0;
  4564. if (node->func)
  4565. ret = node->func(crtc, true, &node->irq);
  4566. if (ret)
  4567. SDE_ERROR("%s failed to enable event %x\n",
  4568. sde_crtc->name, node->event);
  4569. }
  4570. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  4571. sde_crtc->power_event = sde_power_handle_register_event(
  4572. &priv->phandle,
  4573. SDE_POWER_EVENT_POST_ENABLE | SDE_POWER_EVENT_POST_DISABLE |
  4574. SDE_POWER_EVENT_PRE_DISABLE | SDE_POWER_EVENT_MMRM_CALLBACK,
  4575. sde_crtc_handle_power_event, crtc, sde_crtc->name);
  4576. /* Enable ESD thread */
  4577. for (i = 0; i < cstate->num_connectors; i++) {
  4578. sde_connector_schedule_status_work(cstate->connectors[i], true);
  4579. _sde_crtc_reserve_resource(crtc, cstate->connectors[i]);
  4580. }
  4581. }
  4582. /* no input validation - caller API has all the checks */
  4583. static int _sde_crtc_excl_dim_layer_check(struct drm_crtc *crtc, struct drm_crtc_state *state,
  4584. struct plane_state pstates[], int cnt)
  4585. {
  4586. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  4587. struct drm_display_mode *mode = &state->adjusted_mode;
  4588. const struct drm_plane_state *pstate;
  4589. struct sde_plane_state *sde_pstate;
  4590. int rc = 0, i;
  4591. struct sde_rect *rect;
  4592. u32 crtc_width, crtc_height;
  4593. sde_crtc_get_resolution(crtc, state, mode, &crtc_width, &crtc_height);
  4594. /* Check dim layer rect bounds and stage */
  4595. for (i = 0; i < cstate->num_dim_layers; i++) {
  4596. rect = &cstate->dim_layer[i].rect;
  4597. if ((CHECK_LAYER_BOUNDS(rect->y, rect->h, crtc_height)) ||
  4598. (CHECK_LAYER_BOUNDS(rect->x, rect->w, crtc_width)) ||
  4599. (cstate->dim_layer[i].stage >= SDE_STAGE_MAX) || (!rect->w) || (!rect->h)) {
  4600. SDE_ERROR("crtc:%d wxh:%dx%d, invalid dim_layer:{%d,%d,%d,%d}, stage:%d\n",
  4601. DRMID(state->crtc), crtc_width, crtc_height,
  4602. rect->x, rect->y, rect->w, rect->h,
  4603. cstate->dim_layer[i].stage);
  4604. rc = -E2BIG;
  4605. goto end;
  4606. }
  4607. }
  4608. /* log all src and excl_rect, useful for debugging */
  4609. for (i = 0; i < cnt; i++) {
  4610. pstate = pstates[i].drm_pstate;
  4611. sde_pstate = to_sde_plane_state(pstate);
  4612. SDE_DEBUG("p %d z %d src{%d,%d,%d,%d} excl_rect{%d,%d,%d,%d}\n",
  4613. DRMID(pstate->plane), pstates[i].stage,
  4614. pstate->crtc_x, pstate->crtc_y, pstate->crtc_w, pstate->crtc_h,
  4615. sde_pstate->excl_rect.x, sde_pstate->excl_rect.y,
  4616. sde_pstate->excl_rect.w, sde_pstate->excl_rect.h);
  4617. }
  4618. end:
  4619. return rc;
  4620. }
  4621. static int _sde_crtc_check_secure_blend_config(struct drm_crtc *crtc,
  4622. struct drm_crtc_state *state, struct plane_state pstates[],
  4623. struct sde_crtc_state *cstate, struct sde_kms *sde_kms,
  4624. int cnt, int secure, int fb_ns, int fb_sec, int fb_sec_dir)
  4625. {
  4626. struct drm_plane *plane;
  4627. int i;
  4628. if (secure == SDE_DRM_SEC_ONLY) {
  4629. /*
  4630. * validate planes - only fb_sec_dir is allowed during sec_crtc
  4631. * - fb_sec_dir is for secure camera preview and
  4632. * secure display use case
  4633. * - fb_sec is for secure video playback
  4634. * - fb_ns is for normal non secure use cases
  4635. */
  4636. if (fb_ns || fb_sec) {
  4637. SDE_ERROR(
  4638. "crtc%d: invalid fb_modes Sec:%d, NS:%d, Sec_Dir:%d\n",
  4639. DRMID(crtc), fb_sec, fb_ns, fb_sec_dir);
  4640. return -EINVAL;
  4641. }
  4642. /*
  4643. * - only one blending stage is allowed in sec_crtc
  4644. * - validate if pipe is allowed for sec-ui updates
  4645. */
  4646. for (i = 1; i < cnt; i++) {
  4647. if (!pstates[i].drm_pstate
  4648. || !pstates[i].drm_pstate->plane) {
  4649. SDE_ERROR("crtc%d: invalid pstate at i:%d\n",
  4650. DRMID(crtc), i);
  4651. return -EINVAL;
  4652. }
  4653. plane = pstates[i].drm_pstate->plane;
  4654. if (!sde_plane_is_sec_ui_allowed(plane)) {
  4655. SDE_ERROR("crtc%d: sec-ui not allowed in p%d\n",
  4656. DRMID(crtc), plane->base.id);
  4657. return -EINVAL;
  4658. } else if (pstates[i].stage != pstates[i-1].stage) {
  4659. SDE_ERROR(
  4660. "crtc%d: invalid blend stages %d:%d, %d:%d\n",
  4661. DRMID(crtc), i, pstates[i].stage,
  4662. i-1, pstates[i-1].stage);
  4663. return -EINVAL;
  4664. }
  4665. }
  4666. /* check if all the dim_layers are in the same stage */
  4667. for (i = 1; i < cstate->num_dim_layers; i++) {
  4668. if (cstate->dim_layer[i].stage !=
  4669. cstate->dim_layer[i-1].stage) {
  4670. SDE_ERROR(
  4671. "crtc%d: invalid dimlayer stage %d:%d, %d:%d\n",
  4672. DRMID(crtc),
  4673. i, cstate->dim_layer[i].stage,
  4674. i-1, cstate->dim_layer[i-1].stage);
  4675. return -EINVAL;
  4676. }
  4677. }
  4678. /*
  4679. * if secure-ui supported blendstage is specified,
  4680. * - fail empty commit
  4681. * - validate dim_layer or plane is staged in the supported
  4682. * blendstage
  4683. */
  4684. if (sde_kms->catalog->sui_supported_blendstage) {
  4685. int sec_stage = cnt ? pstates[0].sde_pstate->stage :
  4686. cstate->dim_layer[0].stage;
  4687. if (!test_bit(SDE_FEATURE_BASE_LAYER, sde_kms->catalog->features))
  4688. sec_stage -= SDE_STAGE_0;
  4689. if ((!cnt && !cstate->num_dim_layers) ||
  4690. (sde_kms->catalog->sui_supported_blendstage
  4691. != sec_stage)) {
  4692. SDE_ERROR(
  4693. "crtc%d: empty cnt%d/dim%d or bad stage%d\n",
  4694. DRMID(crtc), cnt,
  4695. cstate->num_dim_layers, sec_stage);
  4696. return -EINVAL;
  4697. }
  4698. }
  4699. }
  4700. return 0;
  4701. }
  4702. static int _sde_crtc_check_secure_single_encoder(struct drm_crtc *crtc,
  4703. struct drm_crtc_state *state, int fb_sec_dir)
  4704. {
  4705. struct drm_encoder *encoder;
  4706. int encoder_cnt = 0;
  4707. if (fb_sec_dir) {
  4708. drm_for_each_encoder_mask(encoder, crtc->dev,
  4709. state->encoder_mask)
  4710. encoder_cnt++;
  4711. if (encoder_cnt > MAX_ALLOWED_ENCODER_CNT_PER_SECURE_CRTC) {
  4712. SDE_ERROR("crtc:%d invalid number of encoders:%d\n",
  4713. DRMID(crtc), encoder_cnt);
  4714. return -EINVAL;
  4715. }
  4716. }
  4717. return 0;
  4718. }
  4719. static int _sde_crtc_check_secure_state_smmu_translation(struct drm_crtc *crtc,
  4720. struct drm_crtc_state *state, struct sde_kms *sde_kms, int secure,
  4721. int fb_ns, int fb_sec, int fb_sec_dir)
  4722. {
  4723. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  4724. struct drm_encoder *encoder;
  4725. int is_video_mode = false;
  4726. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  4727. if (sde_encoder_is_dsi_display(encoder))
  4728. is_video_mode |= sde_encoder_check_curr_mode(encoder,
  4729. MSM_DISPLAY_VIDEO_MODE);
  4730. }
  4731. /*
  4732. * Secure display to secure camera needs without direct
  4733. * transition is currently not allowed
  4734. */
  4735. if (fb_sec_dir && secure == SDE_DRM_SEC_NON_SEC &&
  4736. smmu_state->state != ATTACHED &&
  4737. smmu_state->secure_level == SDE_DRM_SEC_ONLY) {
  4738. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  4739. smmu_state->state, smmu_state->secure_level,
  4740. secure);
  4741. goto sec_err;
  4742. }
  4743. /*
  4744. * In video mode check for null commit before transition
  4745. * from secure to non secure and vice versa
  4746. */
  4747. if (is_video_mode && smmu_state &&
  4748. state->plane_mask && crtc->state->plane_mask &&
  4749. ((fb_sec_dir && ((smmu_state->state == ATTACHED) &&
  4750. (secure == SDE_DRM_SEC_ONLY))) ||
  4751. (fb_ns && ((smmu_state->state == DETACHED) ||
  4752. (smmu_state->state == DETACH_ALL_REQ))) ||
  4753. (fb_ns && ((smmu_state->state == DETACHED_SEC) ||
  4754. (smmu_state->state == DETACH_SEC_REQ)) &&
  4755. (smmu_state->secure_level == SDE_DRM_SEC_ONLY)))) {
  4756. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  4757. smmu_state->state, smmu_state->secure_level,
  4758. secure, crtc->state->plane_mask, state->plane_mask);
  4759. goto sec_err;
  4760. }
  4761. return 0;
  4762. sec_err:
  4763. SDE_ERROR(
  4764. "crtc%d Invalid transition;sec%d state%d slvl%d ns%d sdir%d\n",
  4765. DRMID(crtc), secure, smmu_state->state,
  4766. smmu_state->secure_level, fb_ns, fb_sec_dir);
  4767. return -EINVAL;
  4768. }
  4769. static int _sde_crtc_check_secure_conn(struct drm_crtc *crtc,
  4770. struct drm_crtc_state *state, uint32_t fb_sec)
  4771. {
  4772. bool conn_secure = false, is_wb = false;
  4773. struct drm_connector *conn;
  4774. struct drm_connector_state *conn_state;
  4775. int i;
  4776. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  4777. if (conn_state && conn_state->crtc == crtc) {
  4778. if (conn->connector_type ==
  4779. DRM_MODE_CONNECTOR_VIRTUAL)
  4780. is_wb = true;
  4781. if (sde_connector_get_property(conn_state,
  4782. CONNECTOR_PROP_FB_TRANSLATION_MODE) ==
  4783. SDE_DRM_FB_SEC)
  4784. conn_secure = true;
  4785. }
  4786. }
  4787. /*
  4788. * If any input buffers are secure for wb,
  4789. * the output buffer must also be secure.
  4790. */
  4791. if (is_wb && fb_sec && !conn_secure) {
  4792. SDE_ERROR("crtc%d: input fb sec %d, output fb secure %d\n",
  4793. DRMID(crtc), fb_sec, conn_secure);
  4794. return -EINVAL;
  4795. }
  4796. return 0;
  4797. }
  4798. static int _sde_crtc_check_secure_state(struct drm_crtc *crtc,
  4799. struct drm_crtc_state *state, struct plane_state pstates[],
  4800. int cnt)
  4801. {
  4802. struct sde_crtc_state *cstate;
  4803. struct sde_kms *sde_kms;
  4804. uint32_t secure;
  4805. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  4806. int rc;
  4807. if (!crtc || !state) {
  4808. SDE_ERROR("invalid arguments\n");
  4809. return -EINVAL;
  4810. }
  4811. sde_kms = _sde_crtc_get_kms(crtc);
  4812. if (!sde_kms || !sde_kms->catalog) {
  4813. SDE_ERROR("invalid kms\n");
  4814. return -EINVAL;
  4815. }
  4816. cstate = to_sde_crtc_state(state);
  4817. secure = sde_crtc_get_property(cstate, CRTC_PROP_SECURITY_LEVEL);
  4818. rc = sde_crtc_state_find_plane_fb_modes(state, &fb_ns,
  4819. &fb_sec, &fb_sec_dir);
  4820. if (rc)
  4821. return rc;
  4822. rc = _sde_crtc_check_secure_blend_config(crtc, state, pstates, cstate,
  4823. sde_kms, cnt, secure, fb_ns, fb_sec, fb_sec_dir);
  4824. if (rc)
  4825. return rc;
  4826. rc = _sde_crtc_check_secure_conn(crtc, state, fb_sec);
  4827. if (rc)
  4828. return rc;
  4829. /*
  4830. * secure_crtc is not allowed in a shared toppolgy
  4831. * across different encoders.
  4832. */
  4833. rc = _sde_crtc_check_secure_single_encoder(crtc, state, fb_sec_dir);
  4834. if (rc)
  4835. return rc;
  4836. rc = _sde_crtc_check_secure_state_smmu_translation(crtc, state, sde_kms,
  4837. secure, fb_ns, fb_sec, fb_sec_dir);
  4838. if (rc)
  4839. return rc;
  4840. SDE_DEBUG("crtc:%d Secure validation successful\n", DRMID(crtc));
  4841. return 0;
  4842. }
  4843. static int _sde_crtc_check_get_pstates(struct drm_crtc *crtc,
  4844. struct drm_crtc_state *state,
  4845. struct drm_display_mode *mode,
  4846. struct plane_state *pstates,
  4847. struct drm_plane *plane,
  4848. struct sde_multirect_plane_states *multirect_plane,
  4849. int *cnt)
  4850. {
  4851. struct sde_crtc *sde_crtc;
  4852. struct sde_crtc_state *cstate;
  4853. const struct drm_plane_state *pstate;
  4854. const struct drm_plane_state *pipe_staged[SSPP_MAX];
  4855. int rc = 0, multirect_count = 0, i, crtc_width, crtc_height;
  4856. int inc_sde_stage = 0;
  4857. struct sde_kms *kms;
  4858. u32 blend_type;
  4859. sde_crtc = to_sde_crtc(crtc);
  4860. cstate = to_sde_crtc_state(state);
  4861. kms = _sde_crtc_get_kms(crtc);
  4862. if (!kms || !kms->catalog) {
  4863. SDE_ERROR("invalid kms\n");
  4864. return -EINVAL;
  4865. }
  4866. memset(pipe_staged, 0, sizeof(pipe_staged));
  4867. sde_crtc_get_resolution(crtc, state, mode, &crtc_width, &crtc_height);
  4868. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  4869. if (IS_ERR_OR_NULL(pstate)) {
  4870. rc = PTR_ERR(pstate);
  4871. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  4872. sde_crtc->name, plane->base.id, rc);
  4873. return rc;
  4874. }
  4875. if (*cnt >= SDE_PSTATES_MAX)
  4876. continue;
  4877. pstates[*cnt].sde_pstate = to_sde_plane_state(pstate);
  4878. pstates[*cnt].drm_pstate = pstate;
  4879. pstates[*cnt].stage = sde_plane_get_property(
  4880. pstates[*cnt].sde_pstate, PLANE_PROP_ZPOS);
  4881. pstates[*cnt].pipe_id = sde_plane_pipe(plane);
  4882. blend_type = sde_plane_get_property(pstates[*cnt].sde_pstate,
  4883. PLANE_PROP_BLEND_OP);
  4884. if (!test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features))
  4885. inc_sde_stage = SDE_STAGE_0;
  4886. /* check dim layer stage with every plane */
  4887. for (i = 0; i < cstate->num_dim_layers; i++) {
  4888. if (cstate->dim_layer[i].stage ==
  4889. (pstates[*cnt].stage + inc_sde_stage)) {
  4890. SDE_ERROR(
  4891. "plane:%d/dim_layer:%i-same stage:%d\n",
  4892. plane->base.id, i,
  4893. cstate->dim_layer[i].stage);
  4894. return -EINVAL;
  4895. }
  4896. }
  4897. if (pipe_staged[pstates[*cnt].pipe_id]) {
  4898. multirect_plane[multirect_count].r0 =
  4899. pipe_staged[pstates[*cnt].pipe_id];
  4900. multirect_plane[multirect_count].r1 = pstate;
  4901. multirect_count++;
  4902. pipe_staged[pstates[*cnt].pipe_id] = NULL;
  4903. } else {
  4904. pipe_staged[pstates[*cnt].pipe_id] = pstate;
  4905. }
  4906. (*cnt)++;
  4907. /* for demura layers, validate against mode resolution */
  4908. if (blend_type == SDE_DRM_BLEND_OP_SKIP) {
  4909. if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h, mode->vdisplay) ||
  4910. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w, mode->hdisplay)) {
  4911. SDE_ERROR("invalid dest - y:%d h:%d vdisp:%d x:%d w:%d hdisp:%d\n",
  4912. pstate->crtc_y, pstate->crtc_h, mode->vdisplay,
  4913. pstate->crtc_x, pstate->crtc_w, mode->hdisplay);
  4914. return -E2BIG;
  4915. }
  4916. } else if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h, crtc_height) ||
  4917. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w, crtc_width)) {
  4918. SDE_ERROR("invalid dest - y:%d h:%d crtc_h:%d x:%d w:%d crtc_w:%d\n",
  4919. pstate->crtc_y, pstate->crtc_h, crtc_height,
  4920. pstate->crtc_x, pstate->crtc_w, crtc_width);
  4921. return -E2BIG;
  4922. }
  4923. }
  4924. for (i = 1; i < SSPP_MAX; i++) {
  4925. if (pipe_staged[i]) {
  4926. sde_plane_clear_multirect(pipe_staged[i]);
  4927. if (is_sde_plane_virtual(pipe_staged[i]->plane)) {
  4928. struct sde_plane_state *psde_state;
  4929. SDE_DEBUG("r1 only virt plane:%d staged\n",
  4930. pipe_staged[i]->plane->base.id);
  4931. psde_state = to_sde_plane_state(
  4932. pipe_staged[i]);
  4933. psde_state->multirect_index = SDE_SSPP_RECT_1;
  4934. }
  4935. }
  4936. }
  4937. for (i = 0; i < multirect_count; i++) {
  4938. if (sde_plane_validate_multirect_v2(&multirect_plane[i])) {
  4939. SDE_ERROR(
  4940. "multirect validation failed for planes (%d - %d)\n",
  4941. multirect_plane[i].r0->plane->base.id,
  4942. multirect_plane[i].r1->plane->base.id);
  4943. return -EINVAL;
  4944. }
  4945. }
  4946. return rc;
  4947. }
  4948. static int _sde_crtc_noise_layer_check_zpos(struct sde_crtc_state *cstate,
  4949. u32 zpos) {
  4950. if (!test_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty) ||
  4951. !cstate->noise_layer_en) {
  4952. SDE_DEBUG("noise layer not enabled %d\n", cstate->noise_layer_en);
  4953. return 0;
  4954. }
  4955. if (cstate->layer_cfg.zposn == zpos ||
  4956. cstate->layer_cfg.zposattn == zpos) {
  4957. SDE_ERROR("invalid zpos %d zposn %d zposattn %d\n", zpos,
  4958. cstate->layer_cfg.zposn, cstate->layer_cfg.zposattn);
  4959. return -EINVAL;
  4960. }
  4961. return 0;
  4962. }
  4963. static int _sde_crtc_check_zpos(struct drm_crtc_state *state,
  4964. struct sde_crtc *sde_crtc,
  4965. struct plane_state *pstates,
  4966. struct sde_crtc_state *cstate,
  4967. struct drm_display_mode *mode,
  4968. int cnt)
  4969. {
  4970. int rc = 0, i, z_pos;
  4971. u32 zpos_cnt = 0;
  4972. struct drm_crtc *crtc;
  4973. struct sde_kms *kms;
  4974. enum sde_layout layout;
  4975. crtc = &sde_crtc->base;
  4976. kms = _sde_crtc_get_kms(crtc);
  4977. if (!kms || !kms->catalog) {
  4978. SDE_ERROR("Invalid kms\n");
  4979. return -EINVAL;
  4980. }
  4981. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  4982. rc = _sde_crtc_excl_dim_layer_check(crtc, state, pstates, cnt);
  4983. if (rc)
  4984. return rc;
  4985. if (!sde_is_custom_client()) {
  4986. int stage_old = pstates[0].stage;
  4987. z_pos = 0;
  4988. for (i = 0; i < cnt; i++) {
  4989. if (stage_old != pstates[i].stage)
  4990. ++z_pos;
  4991. stage_old = pstates[i].stage;
  4992. pstates[i].stage = z_pos;
  4993. }
  4994. }
  4995. z_pos = -1;
  4996. layout = SDE_LAYOUT_NONE;
  4997. for (i = 0; i < cnt; i++) {
  4998. /* reset counts at every new blend stage */
  4999. if (pstates[i].stage != z_pos ||
  5000. pstates[i].sde_pstate->layout != layout) {
  5001. zpos_cnt = 0;
  5002. z_pos = pstates[i].stage;
  5003. layout = pstates[i].sde_pstate->layout;
  5004. }
  5005. /* verify z_pos setting before using it */
  5006. if (z_pos >= SDE_STAGE_MAX - SDE_STAGE_0) {
  5007. SDE_ERROR("> %d plane stages assigned\n",
  5008. SDE_STAGE_MAX - SDE_STAGE_0);
  5009. return -EINVAL;
  5010. } else if (zpos_cnt == 2) {
  5011. SDE_ERROR("> 2 planes @ stage %d\n", z_pos);
  5012. return -EINVAL;
  5013. } else {
  5014. zpos_cnt++;
  5015. }
  5016. rc = _sde_crtc_noise_layer_check_zpos(cstate, z_pos);
  5017. if (rc)
  5018. break;
  5019. if (!test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features))
  5020. pstates[i].sde_pstate->stage = z_pos + SDE_STAGE_0;
  5021. else
  5022. pstates[i].sde_pstate->stage = z_pos;
  5023. SDE_DEBUG("%s: layout %d, zpos %d", sde_crtc->name, layout,
  5024. z_pos);
  5025. }
  5026. return rc;
  5027. }
  5028. static int _sde_crtc_atomic_check_pstates(struct drm_crtc *crtc,
  5029. struct drm_crtc_state *state,
  5030. struct plane_state *pstates,
  5031. struct sde_multirect_plane_states *multirect_plane)
  5032. {
  5033. struct sde_crtc *sde_crtc;
  5034. struct sde_crtc_state *cstate;
  5035. struct sde_kms *kms;
  5036. struct drm_plane *plane = NULL;
  5037. struct drm_display_mode *mode;
  5038. int rc = 0, cnt = 0;
  5039. kms = _sde_crtc_get_kms(crtc);
  5040. if (!kms || !kms->catalog) {
  5041. SDE_ERROR("invalid parameters\n");
  5042. return -EINVAL;
  5043. }
  5044. sde_crtc = to_sde_crtc(crtc);
  5045. cstate = to_sde_crtc_state(state);
  5046. mode = &state->adjusted_mode;
  5047. /* get plane state for all drm planes associated with crtc state */
  5048. rc = _sde_crtc_check_get_pstates(crtc, state, mode, pstates,
  5049. plane, multirect_plane, &cnt);
  5050. if (rc)
  5051. return rc;
  5052. /* assign mixer stages based on sorted zpos property */
  5053. rc = _sde_crtc_check_zpos(state, sde_crtc, pstates, cstate, mode, cnt);
  5054. if (rc)
  5055. return rc;
  5056. rc = _sde_crtc_check_secure_state(crtc, state, pstates, cnt);
  5057. if (rc)
  5058. return rc;
  5059. /*
  5060. * validate and set source split:
  5061. * use pstates sorted by stage to check planes on same stage
  5062. * we assume that all pipes are in source split so its valid to compare
  5063. * without taking into account left/right mixer placement
  5064. */
  5065. rc = _sde_crtc_validate_src_split_order(crtc, pstates, cnt);
  5066. if (rc)
  5067. return rc;
  5068. return 0;
  5069. }
  5070. static int _sde_crtc_check_plane_layout(struct drm_crtc *crtc,
  5071. struct drm_crtc_state *crtc_state)
  5072. {
  5073. struct sde_kms *kms;
  5074. struct drm_plane *plane;
  5075. struct drm_plane_state *plane_state;
  5076. struct sde_plane_state *pstate;
  5077. struct drm_display_mode *mode;
  5078. int layout_split;
  5079. u32 crtc_width, crtc_height;
  5080. kms = _sde_crtc_get_kms(crtc);
  5081. if (!kms || !kms->catalog) {
  5082. SDE_ERROR("invalid parameters\n");
  5083. return -EINVAL;
  5084. }
  5085. if (!sde_rm_topology_is_group(&kms->rm, crtc_state,
  5086. SDE_RM_TOPOLOGY_GROUP_QUADPIPE))
  5087. return 0;
  5088. mode = &crtc->state->adjusted_mode;
  5089. sde_crtc_get_resolution(crtc, crtc_state, mode, &crtc_width, &crtc_height);
  5090. drm_atomic_crtc_state_for_each_plane(plane, crtc_state) {
  5091. plane_state = drm_atomic_get_existing_plane_state(
  5092. crtc_state->state, plane);
  5093. if (!plane_state)
  5094. continue;
  5095. pstate = to_sde_plane_state(plane_state);
  5096. layout_split = crtc_width >> 1;
  5097. if (plane_state->crtc_x >= layout_split) {
  5098. plane_state->crtc_x -= layout_split;
  5099. pstate->layout_offset = layout_split;
  5100. pstate->layout = SDE_LAYOUT_RIGHT;
  5101. } else {
  5102. pstate->layout_offset = -1;
  5103. pstate->layout = SDE_LAYOUT_LEFT;
  5104. }
  5105. SDE_DEBUG("plane%d updated: crtc_x=%d layout=%d\n",
  5106. DRMID(plane), plane_state->crtc_x,
  5107. pstate->layout);
  5108. /* check layout boundary */
  5109. if (CHECK_LAYER_BOUNDS(plane_state->crtc_x,
  5110. plane_state->crtc_w, layout_split)) {
  5111. SDE_ERROR("invalid horizontal destination\n");
  5112. SDE_ERROR("x:%d w:%d hdisp:%d layout:%d\n",
  5113. plane_state->crtc_x,
  5114. plane_state->crtc_w,
  5115. layout_split, pstate->layout);
  5116. return -E2BIG;
  5117. }
  5118. }
  5119. return 0;
  5120. }
  5121. static int _sde_crtc_atomic_check(struct drm_crtc *crtc,
  5122. struct drm_crtc_state *state)
  5123. {
  5124. struct drm_device *dev;
  5125. struct sde_crtc *sde_crtc;
  5126. struct plane_state *pstates = NULL;
  5127. struct sde_crtc_state *cstate;
  5128. struct drm_display_mode *mode;
  5129. int rc = 0;
  5130. struct sde_multirect_plane_states *multirect_plane = NULL;
  5131. struct drm_connector *conn;
  5132. struct drm_connector_list_iter conn_iter;
  5133. if (!crtc) {
  5134. SDE_ERROR("invalid crtc\n");
  5135. return -EINVAL;
  5136. }
  5137. dev = crtc->dev;
  5138. sde_crtc = to_sde_crtc(crtc);
  5139. cstate = to_sde_crtc_state(state);
  5140. if (!state->enable || !state->active) {
  5141. SDE_DEBUG("crtc%d -> enable %d, active %d, skip atomic_check\n",
  5142. crtc->base.id, state->enable, state->active);
  5143. goto end;
  5144. }
  5145. pstates = kcalloc(SDE_PSTATES_MAX,
  5146. sizeof(struct plane_state), GFP_KERNEL);
  5147. multirect_plane = kcalloc(SDE_MULTIRECT_PLANE_MAX,
  5148. sizeof(struct sde_multirect_plane_states),
  5149. GFP_KERNEL);
  5150. if (!pstates || !multirect_plane) {
  5151. rc = -ENOMEM;
  5152. goto end;
  5153. }
  5154. mode = &state->adjusted_mode;
  5155. SDE_DEBUG("%s: check", sde_crtc->name);
  5156. /* force a full mode set if active state changed */
  5157. if (state->active_changed)
  5158. state->mode_changed = true;
  5159. /* identify connectors attached to this crtc */
  5160. cstate->num_connectors = 0;
  5161. drm_connector_list_iter_begin(dev, &conn_iter);
  5162. drm_for_each_connector_iter(conn, &conn_iter)
  5163. if ((state->connector_mask & (1 << drm_connector_index(conn)))
  5164. && cstate->num_connectors < MAX_CONNECTORS) {
  5165. cstate->connectors[cstate->num_connectors++] = conn;
  5166. }
  5167. drm_connector_list_iter_end(&conn_iter);
  5168. rc = _sde_crtc_check_dest_scaler_data(crtc, state);
  5169. if (rc) {
  5170. SDE_ERROR("crtc%d failed dest scaler check %d\n",
  5171. crtc->base.id, rc);
  5172. goto end;
  5173. }
  5174. rc = _sde_crtc_check_plane_layout(crtc, state);
  5175. if (rc) {
  5176. SDE_ERROR("crtc%d failed plane layout check %d\n",
  5177. crtc->base.id, rc);
  5178. goto end;
  5179. }
  5180. _sde_crtc_setup_is_ppsplit(state);
  5181. _sde_crtc_setup_lm_bounds(crtc, state);
  5182. rc = _sde_crtc_atomic_check_pstates(crtc, state, pstates,
  5183. multirect_plane);
  5184. if (rc) {
  5185. SDE_ERROR("crtc%d failed pstate check %d\n", crtc->base.id, rc);
  5186. goto end;
  5187. }
  5188. rc = sde_core_perf_crtc_check(crtc, state);
  5189. if (rc) {
  5190. SDE_ERROR("crtc%d failed performance check %d\n",
  5191. crtc->base.id, rc);
  5192. goto end;
  5193. }
  5194. rc = _sde_crtc_check_rois(crtc, state);
  5195. if (rc) {
  5196. SDE_ERROR("crtc%d failed roi check %d\n", crtc->base.id, rc);
  5197. goto end;
  5198. }
  5199. rc = sde_cp_crtc_check_properties(crtc, state);
  5200. if (rc) {
  5201. SDE_ERROR("crtc%d failed cp properties check %d\n",
  5202. crtc->base.id, rc);
  5203. goto end;
  5204. }
  5205. rc = _sde_crtc_check_panel_stacking(crtc, state);
  5206. if (rc) {
  5207. SDE_ERROR("crtc%d failed panel stacking check %d\n",
  5208. crtc->base.id, rc);
  5209. goto end;
  5210. }
  5211. end:
  5212. kfree(pstates);
  5213. kfree(multirect_plane);
  5214. return rc;
  5215. }
  5216. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  5217. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  5218. struct drm_atomic_state *atomic_state)
  5219. {
  5220. struct drm_crtc_state *state = NULL;
  5221. if (!crtc) {
  5222. SDE_ERROR("invalid crtc\n");
  5223. return -EINVAL;
  5224. }
  5225. state = drm_atomic_get_new_crtc_state(atomic_state, crtc);
  5226. return _sde_crtc_atomic_check(crtc, state);
  5227. }
  5228. #else
  5229. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  5230. struct drm_crtc_state *state)
  5231. {
  5232. if (!crtc) {
  5233. SDE_ERROR("invalid crtc\n");
  5234. return -EINVAL;
  5235. }
  5236. return _sde_crtc_atomic_check(crtc, state);
  5237. }
  5238. #endif
  5239. /**
  5240. * sde_crtc_get_num_datapath - get the number of layermixers active
  5241. * on primary connector
  5242. * @crtc: Pointer to DRM crtc object
  5243. * @virtual_conn: Pointer to DRM connector object of WB in CWB case
  5244. * @crtc_state: Pointer to DRM crtc state
  5245. */
  5246. int sde_crtc_get_num_datapath(struct drm_crtc *crtc,
  5247. struct drm_connector *virtual_conn, struct drm_crtc_state *crtc_state)
  5248. {
  5249. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5250. struct drm_connector *conn, *primary_conn = NULL;
  5251. struct sde_connector_state *sde_conn_state = NULL;
  5252. struct drm_connector_list_iter conn_iter;
  5253. int num_lm = 0;
  5254. if (!sde_crtc || !virtual_conn || !crtc_state) {
  5255. SDE_DEBUG("Invalid argument\n");
  5256. return 0;
  5257. }
  5258. /* return num_mixers used for primary when available in sde_crtc */
  5259. if (sde_crtc->num_mixers)
  5260. return sde_crtc->num_mixers;
  5261. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  5262. drm_for_each_connector_iter(conn, &conn_iter) {
  5263. if ((drm_connector_mask(conn) & crtc_state->connector_mask)
  5264. && conn != virtual_conn) {
  5265. sde_conn_state = to_sde_connector_state(conn->state);
  5266. primary_conn = conn;
  5267. break;
  5268. }
  5269. }
  5270. drm_connector_list_iter_end(&conn_iter);
  5271. /* if primary sde_conn_state has mode info available, return num_lm from here */
  5272. if (sde_conn_state)
  5273. num_lm = sde_conn_state->mode_info.topology.num_lm;
  5274. /* if PM resume occurs with CWB enabled, retrieve num_lm from primary dsi panel mode */
  5275. if (primary_conn && !num_lm) {
  5276. num_lm = sde_connector_get_lm_cnt_from_topology(primary_conn,
  5277. &crtc_state->adjusted_mode);
  5278. if (num_lm < 0) {
  5279. SDE_DEBUG("lm cnt fail for conn:%d num_lm:%d\n",
  5280. primary_conn->base.id, num_lm);
  5281. num_lm = 0;
  5282. }
  5283. }
  5284. return num_lm;
  5285. }
  5286. int sde_crtc_vblank(struct drm_crtc *crtc, bool en)
  5287. {
  5288. struct sde_crtc *sde_crtc;
  5289. int ret;
  5290. if (!crtc) {
  5291. SDE_ERROR("invalid crtc\n");
  5292. return -EINVAL;
  5293. }
  5294. sde_crtc = to_sde_crtc(crtc);
  5295. ret = _sde_crtc_vblank_enable(sde_crtc, en);
  5296. if (ret)
  5297. SDE_ERROR("%s vblank enable failed: %d\n",
  5298. sde_crtc->name, ret);
  5299. return 0;
  5300. }
  5301. static u32 sde_crtc_get_vblank_counter(struct drm_crtc *crtc)
  5302. {
  5303. struct drm_encoder *encoder;
  5304. struct sde_crtc *sde_crtc;
  5305. bool is_built_in;
  5306. u32 vblank_cnt;
  5307. if (!crtc)
  5308. return 0;
  5309. sde_crtc = to_sde_crtc(crtc);
  5310. drm_for_each_encoder_mask(encoder, crtc->dev, sde_crtc->cached_encoder_mask) {
  5311. if (sde_encoder_in_clone_mode(encoder))
  5312. continue;
  5313. is_built_in = sde_encoder_is_built_in_display(encoder);
  5314. vblank_cnt = sde_encoder_get_frame_count(encoder);
  5315. SDE_DEBUG("crtc:%d enc:%d is_built_in:%d vblank_cnt:%d\n",
  5316. DRMID(crtc), DRMID(encoder), is_built_in, vblank_cnt);
  5317. return vblank_cnt;
  5318. }
  5319. return 0;
  5320. }
  5321. static bool sde_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error,
  5322. ktime_t *tvblank, bool in_vblank_irq)
  5323. {
  5324. struct drm_encoder *encoder;
  5325. struct sde_crtc *sde_crtc;
  5326. if (!crtc)
  5327. return false;
  5328. sde_crtc = to_sde_crtc(crtc);
  5329. drm_for_each_encoder_mask(encoder, crtc->dev, sde_crtc->cached_encoder_mask) {
  5330. if (sde_encoder_in_clone_mode(encoder))
  5331. continue;
  5332. return sde_encoder_get_vblank_timestamp(encoder, tvblank);
  5333. }
  5334. return false;
  5335. }
  5336. static void sde_crtc_install_dest_scale_properties(struct sde_crtc *sde_crtc,
  5337. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  5338. {
  5339. sde_kms_info_add_keyint(info, "has_dest_scaler",
  5340. catalog->mdp[0].has_dest_scaler);
  5341. sde_kms_info_add_keyint(info, "dest_scaler_count",
  5342. catalog->ds_count);
  5343. if (catalog->ds[0].top) {
  5344. sde_kms_info_add_keyint(info,
  5345. "max_dest_scaler_input_width",
  5346. catalog->ds[0].top->maxinputwidth);
  5347. sde_kms_info_add_keyint(info,
  5348. "max_dest_scaler_output_width",
  5349. catalog->ds[0].top->maxoutputwidth);
  5350. sde_kms_info_add_keyint(info, "max_dest_scale_up",
  5351. catalog->ds[0].top->maxupscale);
  5352. }
  5353. if (catalog->ds[0].features & BIT(SDE_SSPP_SCALER_QSEED3)) {
  5354. msm_property_install_volatile_range(
  5355. &sde_crtc->property_info, "dest_scaler",
  5356. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  5357. msm_property_install_blob(&sde_crtc->property_info,
  5358. "ds_lut_ed", 0,
  5359. CRTC_PROP_DEST_SCALER_LUT_ED);
  5360. msm_property_install_blob(&sde_crtc->property_info,
  5361. "ds_lut_cir", 0,
  5362. CRTC_PROP_DEST_SCALER_LUT_CIR);
  5363. msm_property_install_blob(&sde_crtc->property_info,
  5364. "ds_lut_sep", 0,
  5365. CRTC_PROP_DEST_SCALER_LUT_SEP);
  5366. } else if (catalog->ds[0].features
  5367. & BIT(SDE_SSPP_SCALER_QSEED3LITE)) {
  5368. msm_property_install_volatile_range(
  5369. &sde_crtc->property_info, "dest_scaler",
  5370. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  5371. }
  5372. }
  5373. static void sde_crtc_install_perf_properties(struct sde_crtc *sde_crtc,
  5374. struct sde_kms *sde_kms, struct sde_mdss_cfg *catalog,
  5375. struct sde_kms_info *info)
  5376. {
  5377. msm_property_install_range(&sde_crtc->property_info,
  5378. "core_clk", 0x0, 0, U64_MAX,
  5379. sde_kms->perf.max_core_clk_rate,
  5380. CRTC_PROP_CORE_CLK);
  5381. msm_property_install_range(&sde_crtc->property_info,
  5382. "core_ab", 0x0, 0, U64_MAX,
  5383. catalog->perf.max_bw_high * 1000ULL,
  5384. CRTC_PROP_CORE_AB);
  5385. msm_property_install_range(&sde_crtc->property_info,
  5386. "core_ib", 0x0, 0, U64_MAX,
  5387. catalog->perf.max_bw_high * 1000ULL,
  5388. CRTC_PROP_CORE_IB);
  5389. msm_property_install_range(&sde_crtc->property_info,
  5390. "llcc_ab", 0x0, 0, U64_MAX,
  5391. catalog->perf.max_bw_high * 1000ULL,
  5392. CRTC_PROP_LLCC_AB);
  5393. msm_property_install_range(&sde_crtc->property_info,
  5394. "llcc_ib", 0x0, 0, U64_MAX,
  5395. catalog->perf.max_bw_high * 1000ULL,
  5396. CRTC_PROP_LLCC_IB);
  5397. msm_property_install_range(&sde_crtc->property_info,
  5398. "dram_ab", 0x0, 0, U64_MAX,
  5399. catalog->perf.max_bw_high * 1000ULL,
  5400. CRTC_PROP_DRAM_AB);
  5401. msm_property_install_range(&sde_crtc->property_info,
  5402. "dram_ib", 0x0, 0, U64_MAX,
  5403. catalog->perf.max_bw_high * 1000ULL,
  5404. CRTC_PROP_DRAM_IB);
  5405. msm_property_install_range(&sde_crtc->property_info,
  5406. "rot_prefill_bw", 0, 0, U64_MAX,
  5407. catalog->perf.max_bw_high * 1000ULL,
  5408. CRTC_PROP_ROT_PREFILL_BW);
  5409. msm_property_install_range(&sde_crtc->property_info,
  5410. "rot_clk", 0, 0, U64_MAX,
  5411. sde_kms->perf.max_core_clk_rate,
  5412. CRTC_PROP_ROT_CLK);
  5413. if (catalog->perf.max_bw_low)
  5414. sde_kms_info_add_keyint(info, "max_bandwidth_low",
  5415. catalog->perf.max_bw_low * 1000LL);
  5416. if (catalog->perf.max_bw_high)
  5417. sde_kms_info_add_keyint(info, "max_bandwidth_high",
  5418. catalog->perf.max_bw_high * 1000LL);
  5419. if (catalog->perf.min_core_ib)
  5420. sde_kms_info_add_keyint(info, "min_core_ib",
  5421. catalog->perf.min_core_ib * 1000LL);
  5422. if (catalog->perf.min_llcc_ib)
  5423. sde_kms_info_add_keyint(info, "min_llcc_ib",
  5424. catalog->perf.min_llcc_ib * 1000LL);
  5425. if (catalog->perf.min_dram_ib)
  5426. sde_kms_info_add_keyint(info, "min_dram_ib",
  5427. catalog->perf.min_dram_ib * 1000LL);
  5428. if (sde_kms->perf.max_core_clk_rate)
  5429. sde_kms_info_add_keyint(info, "max_mdp_clk",
  5430. sde_kms->perf.max_core_clk_rate);
  5431. }
  5432. static void sde_crtc_setup_capabilities_blob(struct sde_kms_info *info,
  5433. struct sde_mdss_cfg *catalog)
  5434. {
  5435. sde_kms_info_reset(info);
  5436. sde_kms_info_add_keyint(info, "hw_version", catalog->hw_rev);
  5437. sde_kms_info_add_keyint(info, "max_linewidth",
  5438. catalog->max_mixer_width);
  5439. sde_kms_info_add_keyint(info, "max_blendstages",
  5440. catalog->max_mixer_blendstages);
  5441. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED2)
  5442. sde_kms_info_add_keystr(info, "qseed_type", "qseed2");
  5443. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3)
  5444. sde_kms_info_add_keystr(info, "qseed_type", "qseed3");
  5445. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3LITE)
  5446. sde_kms_info_add_keystr(info, "qseed_type", "qseed3lite");
  5447. if (catalog->ubwc_rev) {
  5448. sde_kms_info_add_keyint(info, "UBWC version", catalog->ubwc_rev);
  5449. sde_kms_info_add_keyint(info, "UBWC macrotile_mode",
  5450. catalog->macrotile_mode);
  5451. sde_kms_info_add_keyint(info, "UBWC highest banking bit",
  5452. catalog->mdp[0].highest_bank_bit);
  5453. sde_kms_info_add_keyint(info, "UBWC swizzle",
  5454. catalog->mdp[0].ubwc_swizzle);
  5455. }
  5456. if (of_fdt_get_ddrtype() == LP_DDR4_TYPE)
  5457. sde_kms_info_add_keystr(info, "DDR version", "DDR4");
  5458. else
  5459. sde_kms_info_add_keystr(info, "DDR version", "DDR5");
  5460. if (sde_is_custom_client()) {
  5461. /* No support for SMART_DMA_V1 yet */
  5462. if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2)
  5463. sde_kms_info_add_keystr(info,
  5464. "smart_dma_rev", "smart_dma_v2");
  5465. else if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2p5)
  5466. sde_kms_info_add_keystr(info,
  5467. "smart_dma_rev", "smart_dma_v2p5");
  5468. }
  5469. sde_kms_info_add_keyint(info, "has_src_split", test_bit(SDE_FEATURE_SRC_SPLIT,
  5470. catalog->features));
  5471. sde_kms_info_add_keyint(info, "has_hdr", test_bit(SDE_FEATURE_HDR, catalog->features));
  5472. sde_kms_info_add_keyint(info, "has_hdr_plus", test_bit(SDE_FEATURE_HDR_PLUS,
  5473. catalog->features));
  5474. sde_kms_info_add_keyint(info, "skip_inline_rot_threshold",
  5475. test_bit(SDE_FEATURE_INLINE_SKIP_THRESHOLD, catalog->features));
  5476. if (catalog->allowed_dsc_reservation_switch)
  5477. sde_kms_info_add_keyint(info, "allowed_dsc_reservation_switch",
  5478. catalog->allowed_dsc_reservation_switch);
  5479. if (catalog->uidle_cfg.uidle_rev)
  5480. sde_kms_info_add_keyint(info, "has_uidle",
  5481. true);
  5482. sde_kms_info_add_keystr(info, "core_ib_ff",
  5483. catalog->perf.core_ib_ff);
  5484. sde_kms_info_add_keystr(info, "core_clk_ff",
  5485. catalog->perf.core_clk_ff);
  5486. sde_kms_info_add_keystr(info, "comp_ratio_rt",
  5487. catalog->perf.comp_ratio_rt);
  5488. sde_kms_info_add_keystr(info, "comp_ratio_nrt",
  5489. catalog->perf.comp_ratio_nrt);
  5490. sde_kms_info_add_keyint(info, "dest_scale_prefill_lines",
  5491. catalog->perf.dest_scale_prefill_lines);
  5492. sde_kms_info_add_keyint(info, "undersized_prefill_lines",
  5493. catalog->perf.undersized_prefill_lines);
  5494. sde_kms_info_add_keyint(info, "macrotile_prefill_lines",
  5495. catalog->perf.macrotile_prefill_lines);
  5496. sde_kms_info_add_keyint(info, "yuv_nv12_prefill_lines",
  5497. catalog->perf.yuv_nv12_prefill_lines);
  5498. sde_kms_info_add_keyint(info, "linear_prefill_lines",
  5499. catalog->perf.linear_prefill_lines);
  5500. sde_kms_info_add_keyint(info, "downscaling_prefill_lines",
  5501. catalog->perf.downscaling_prefill_lines);
  5502. sde_kms_info_add_keyint(info, "xtra_prefill_lines",
  5503. catalog->perf.xtra_prefill_lines);
  5504. sde_kms_info_add_keyint(info, "amortizable_threshold",
  5505. catalog->perf.amortizable_threshold);
  5506. sde_kms_info_add_keyint(info, "min_prefill_lines",
  5507. catalog->perf.min_prefill_lines);
  5508. sde_kms_info_add_keyint(info, "num_mnoc_ports",
  5509. catalog->perf.num_mnoc_ports);
  5510. sde_kms_info_add_keyint(info, "axi_bus_width",
  5511. catalog->perf.axi_bus_width);
  5512. sde_kms_info_add_keyint(info, "sec_ui_blendstage",
  5513. catalog->sui_supported_blendstage);
  5514. if (catalog->ubwc_bw_calc_rev)
  5515. sde_kms_info_add_keyint(info, "ubwc_bw_calc_ver", catalog->ubwc_bw_calc_rev);
  5516. }
  5517. /**
  5518. * sde_crtc_install_properties - install all drm properties for crtc
  5519. * @crtc: Pointer to drm crtc structure
  5520. */
  5521. static void sde_crtc_install_properties(struct drm_crtc *crtc,
  5522. struct sde_mdss_cfg *catalog)
  5523. {
  5524. struct sde_crtc *sde_crtc;
  5525. struct sde_kms_info *info;
  5526. struct sde_kms *sde_kms;
  5527. static const struct drm_prop_enum_list e_secure_level[] = {
  5528. {SDE_DRM_SEC_NON_SEC, "sec_and_non_sec"},
  5529. {SDE_DRM_SEC_ONLY, "sec_only"},
  5530. };
  5531. static const struct drm_prop_enum_list e_fence_error_handle_flag[] = {
  5532. {FENCE_ERROR_HANDLE_DISABLE, "fence_error_handle_disable"},
  5533. {FENCE_ERROR_HANDLE_ENABLE, "fence_error_handle_enable"},
  5534. };
  5535. static const struct drm_prop_enum_list e_cwb_data_points[] = {
  5536. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  5537. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  5538. };
  5539. static const struct drm_prop_enum_list e_dcwb_data_points[] = {
  5540. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  5541. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  5542. {CAPTURE_DEMURA_OUT, "capture_demura_out"},
  5543. };
  5544. static const struct drm_prop_enum_list e_idle_pc_state[] = {
  5545. {IDLE_PC_NONE, "idle_pc_none"},
  5546. {IDLE_PC_ENABLE, "idle_pc_enable"},
  5547. {IDLE_PC_DISABLE, "idle_pc_disable"},
  5548. };
  5549. static const struct drm_prop_enum_list e_cache_state[] = {
  5550. {CACHE_STATE_DISABLED, "cache_state_disabled"},
  5551. {CACHE_STATE_ENABLED, "cache_state_enabled"},
  5552. };
  5553. static const struct drm_prop_enum_list e_vm_req_state[] = {
  5554. {VM_REQ_NONE, "vm_req_none"},
  5555. {VM_REQ_RELEASE, "vm_req_release"},
  5556. {VM_REQ_ACQUIRE, "vm_req_acquire"},
  5557. };
  5558. SDE_DEBUG("\n");
  5559. if (!crtc || !catalog) {
  5560. SDE_ERROR("invalid crtc or catalog\n");
  5561. return;
  5562. }
  5563. sde_crtc = to_sde_crtc(crtc);
  5564. sde_kms = _sde_crtc_get_kms(crtc);
  5565. if (!sde_kms) {
  5566. SDE_ERROR("invalid argument\n");
  5567. return;
  5568. }
  5569. info = vzalloc(sizeof(struct sde_kms_info));
  5570. if (!info) {
  5571. SDE_ERROR("failed to allocate info memory\n");
  5572. return;
  5573. }
  5574. sde_crtc_setup_capabilities_blob(info, catalog);
  5575. msm_property_install_range(&sde_crtc->property_info,
  5576. "input_fence_timeout", 0x0, 0,
  5577. SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT, SDE_CRTC_INPUT_FENCE_TIMEOUT,
  5578. CRTC_PROP_INPUT_FENCE_TIMEOUT);
  5579. msm_property_install_volatile_range(&sde_crtc->property_info,
  5580. "output_fence", 0x0, 0, ~0, 0, CRTC_PROP_OUTPUT_FENCE);
  5581. msm_property_install_range(&sde_crtc->property_info,
  5582. "output_fence_offset", 0x0, 0, 1, 0,
  5583. CRTC_PROP_OUTPUT_FENCE_OFFSET);
  5584. sde_crtc_install_perf_properties(sde_crtc, sde_kms, catalog, info);
  5585. if (test_bit(SDE_FEATURE_TRUSTED_VM, catalog->features)) {
  5586. int init_idx = sde_in_trusted_vm(sde_kms) ? 1 : 0;
  5587. msm_property_install_enum(&sde_crtc->property_info,
  5588. "vm_request_state", 0x0, 0, e_vm_req_state,
  5589. ARRAY_SIZE(e_vm_req_state), init_idx,
  5590. CRTC_PROP_VM_REQ_STATE);
  5591. }
  5592. if (test_bit(SDE_FEATURE_IDLE_PC, catalog->features))
  5593. msm_property_install_enum(&sde_crtc->property_info,
  5594. "idle_pc_state", 0x0, 0, e_idle_pc_state,
  5595. ARRAY_SIZE(e_idle_pc_state), 0,
  5596. CRTC_PROP_IDLE_PC_STATE);
  5597. if (test_bit(SDE_FEATURE_DEDICATED_CWB, catalog->features))
  5598. msm_property_install_enum(&sde_crtc->property_info,
  5599. "capture_mode", 0, 0, e_dcwb_data_points,
  5600. ARRAY_SIZE(e_dcwb_data_points), 0,
  5601. CRTC_PROP_CAPTURE_OUTPUT);
  5602. else if (test_bit(SDE_FEATURE_CWB, catalog->features))
  5603. msm_property_install_enum(&sde_crtc->property_info,
  5604. "capture_mode", 0, 0, e_cwb_data_points,
  5605. ARRAY_SIZE(e_cwb_data_points), 0,
  5606. CRTC_PROP_CAPTURE_OUTPUT);
  5607. msm_property_install_enum(&sde_crtc->property_info,
  5608. "fence_error_handle_flag", 0, 0, e_fence_error_handle_flag,
  5609. ARRAY_SIZE(e_fence_error_handle_flag), 0,
  5610. CRTC_PROP_HANDLE_FENCE_ERROR);
  5611. msm_property_install_volatile_range(&sde_crtc->property_info,
  5612. "sde_drm_roi_v1", 0x0, 0, ~0, 0, CRTC_PROP_ROI_V1);
  5613. msm_property_install_enum(&sde_crtc->property_info, "security_level",
  5614. 0x0, 0, e_secure_level,
  5615. ARRAY_SIZE(e_secure_level), 0,
  5616. CRTC_PROP_SECURITY_LEVEL);
  5617. if (test_bit(SDE_SYS_CACHE_DISP, catalog->sde_sys_cache_type_map))
  5618. msm_property_install_enum(&sde_crtc->property_info, "cache_state",
  5619. 0x0, 0, e_cache_state,
  5620. ARRAY_SIZE(e_cache_state), 0,
  5621. CRTC_PROP_CACHE_STATE);
  5622. if (test_bit(SDE_FEATURE_DIM_LAYER, catalog->features)) {
  5623. msm_property_install_volatile_range(&sde_crtc->property_info,
  5624. "dim_layer_v1", 0x0, 0, ~0, 0, CRTC_PROP_DIM_LAYER_V1);
  5625. sde_kms_info_add_keyint(info, "dim_layer_v1_max_layers",
  5626. SDE_MAX_DIM_LAYERS);
  5627. }
  5628. if (catalog->mdp[0].has_dest_scaler)
  5629. sde_crtc_install_dest_scale_properties(sde_crtc, catalog,
  5630. info);
  5631. if (catalog->dspp_count) {
  5632. sde_kms_info_add_keyint(info, "dspp_count",
  5633. catalog->dspp_count);
  5634. if (catalog->rc_count) {
  5635. sde_kms_info_add_keyint(info, "rc_count", catalog->rc_count);
  5636. sde_kms_info_add_keyint(info, "rc_mem_size",
  5637. catalog->dspp[0].sblk->rc.mem_total_size);
  5638. }
  5639. if (catalog->demura_count)
  5640. sde_kms_info_add_keyint(info, "demura_count",
  5641. catalog->demura_count);
  5642. }
  5643. sde_kms_info_add_keyint(info, "dsc_block_count", catalog->dsc_count);
  5644. msm_property_install_blob(&sde_crtc->property_info, "capabilities",
  5645. DRM_MODE_PROP_IMMUTABLE, CRTC_PROP_INFO);
  5646. sde_kms_info_add_keyint(info, "use_baselayer_for_stage",
  5647. test_bit(SDE_FEATURE_BASE_LAYER, catalog->features));
  5648. msm_property_set_blob(&sde_crtc->property_info, &sde_crtc->blob_info,
  5649. info->data, SDE_KMS_INFO_DATALEN(info),
  5650. CRTC_PROP_INFO);
  5651. sde_crtc_install_noise_layer_properties(sde_crtc, catalog, info);
  5652. if (test_bit(SDE_FEATURE_UBWC_STATS, catalog->features))
  5653. msm_property_install_range(&sde_crtc->property_info, "frame_data",
  5654. 0x0, 0, ~0, 0, CRTC_PROP_FRAME_DATA_BUF);
  5655. vfree(info);
  5656. }
  5657. static bool _is_crtc_intf_mode_wb(struct drm_crtc *crtc)
  5658. {
  5659. enum sde_intf_mode intf_mode = sde_crtc_get_intf_mode(crtc, crtc->state);
  5660. if ((intf_mode != INTF_MODE_WB_BLOCK) && (intf_mode != INTF_MODE_WB_LINE))
  5661. return false;
  5662. return true;
  5663. }
  5664. static int _sde_crtc_get_output_fence(struct drm_crtc *crtc,
  5665. const struct drm_crtc_state *state, uint64_t *val)
  5666. {
  5667. struct sde_crtc *sde_crtc;
  5668. struct sde_crtc_state *cstate;
  5669. uint32_t offset;
  5670. bool is_vid = false;
  5671. bool is_wb = false;
  5672. struct drm_encoder *encoder;
  5673. struct sde_hw_ctl *hw_ctl = NULL;
  5674. static u32 count;
  5675. sde_crtc = to_sde_crtc(crtc);
  5676. cstate = to_sde_crtc_state(state);
  5677. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  5678. if (sde_encoder_check_curr_mode(encoder, MSM_DISPLAY_VIDEO_MODE))
  5679. is_vid = true;
  5680. else if (_is_crtc_intf_mode_wb(crtc))
  5681. is_wb = true;
  5682. if (is_vid || is_wb)
  5683. break;
  5684. }
  5685. /*
  5686. * If hw-fence is enabled, find hw_ctl and pass it to sde_fence_create, this will attempt
  5687. * to create a hw-fence for this ctl, whereas if hw_ctl is not passed to sde_fence, this
  5688. * won't use hw-fences for this output-fence.
  5689. */
  5690. if (!is_wb && test_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask) &&
  5691. (count++ % sde_crtc->hwfence_out_fences_skip))
  5692. hw_ctl = _sde_crtc_get_hw_ctl(crtc);
  5693. offset = sde_crtc_get_property(cstate, CRTC_PROP_OUTPUT_FENCE_OFFSET);
  5694. /*
  5695. * Increment trigger offset for vidoe mode alone as its release fence
  5696. * can be triggered only after the next frame-update. For cmd mode &
  5697. * virtual displays the release fence for the current frame can be
  5698. * triggered right after PP_DONE/WB_DONE interrupt
  5699. */
  5700. if (is_vid)
  5701. offset++;
  5702. /*
  5703. * Hwcomposer now queries the fences using the commit list in atomic
  5704. * commit ioctl. The offset should be set to next timeline
  5705. * which will be incremented during the prepare commit phase
  5706. */
  5707. offset++;
  5708. return sde_fence_create(sde_crtc->output_fence, val, offset, hw_ctl);
  5709. }
  5710. /**
  5711. * sde_crtc_atomic_set_property - atomically set a crtc drm property
  5712. * @crtc: Pointer to drm crtc structure
  5713. * @state: Pointer to drm crtc state structure
  5714. * @property: Pointer to targeted drm property
  5715. * @val: Updated property value
  5716. * @Returns: Zero on success
  5717. */
  5718. static int sde_crtc_atomic_set_property(struct drm_crtc *crtc,
  5719. struct drm_crtc_state *state,
  5720. struct drm_property *property,
  5721. uint64_t val)
  5722. {
  5723. struct sde_crtc *sde_crtc;
  5724. struct sde_crtc_state *cstate;
  5725. int idx, ret;
  5726. uint64_t fence_user_fd;
  5727. uint64_t __user prev_user_fd;
  5728. if (!crtc || !state || !property) {
  5729. SDE_ERROR("invalid argument(s)\n");
  5730. return -EINVAL;
  5731. }
  5732. sde_crtc = to_sde_crtc(crtc);
  5733. cstate = to_sde_crtc_state(state);
  5734. SDE_ATRACE_BEGIN("sde_crtc_atomic_set_property");
  5735. /* check with cp property system first */
  5736. ret = sde_cp_crtc_set_property(crtc, state, property, val);
  5737. if (ret != -ENOENT)
  5738. goto exit;
  5739. /* if not handled by cp, check msm_property system */
  5740. ret = msm_property_atomic_set(&sde_crtc->property_info,
  5741. &cstate->property_state, property, val);
  5742. if (ret)
  5743. goto exit;
  5744. idx = msm_property_index(&sde_crtc->property_info, property);
  5745. switch (idx) {
  5746. case CRTC_PROP_INPUT_FENCE_TIMEOUT:
  5747. _sde_crtc_set_input_fence_timeout(cstate);
  5748. break;
  5749. case CRTC_PROP_DIM_LAYER_V1:
  5750. _sde_crtc_set_dim_layer_v1(crtc, cstate,
  5751. (void __user *)(uintptr_t)val);
  5752. break;
  5753. case CRTC_PROP_ROI_V1:
  5754. ret = _sde_crtc_set_roi_v1(state,
  5755. (void __user *)(uintptr_t)val);
  5756. break;
  5757. case CRTC_PROP_DEST_SCALER:
  5758. ret = _sde_crtc_set_dest_scaler(sde_crtc, cstate,
  5759. (void __user *)(uintptr_t)val);
  5760. break;
  5761. case CRTC_PROP_DEST_SCALER_LUT_ED:
  5762. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  5763. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  5764. ret = _sde_crtc_set_dest_scaler_lut(sde_crtc, cstate, idx);
  5765. break;
  5766. case CRTC_PROP_CORE_CLK:
  5767. case CRTC_PROP_CORE_AB:
  5768. case CRTC_PROP_CORE_IB:
  5769. cstate->bw_control = true;
  5770. break;
  5771. case CRTC_PROP_LLCC_AB:
  5772. case CRTC_PROP_LLCC_IB:
  5773. case CRTC_PROP_DRAM_AB:
  5774. case CRTC_PROP_DRAM_IB:
  5775. cstate->bw_control = true;
  5776. cstate->bw_split_vote = true;
  5777. break;
  5778. case CRTC_PROP_OUTPUT_FENCE:
  5779. if (!val)
  5780. goto exit;
  5781. ret = copy_from_user(&prev_user_fd, (void __user *)val,
  5782. sizeof(uint64_t));
  5783. if (ret) {
  5784. SDE_ERROR("copy from user failed rc:%d\n", ret);
  5785. ret = -EFAULT;
  5786. goto exit;
  5787. }
  5788. /*
  5789. * client is expected to reset the property to -1 before
  5790. * requesting for the release fence
  5791. */
  5792. if (prev_user_fd == -1) {
  5793. ret = _sde_crtc_get_output_fence(crtc, state,
  5794. &fence_user_fd);
  5795. if (ret) {
  5796. SDE_ERROR("fence create failed rc:%d\n", ret);
  5797. goto exit;
  5798. }
  5799. ret = copy_to_user((uint64_t __user *)(uintptr_t)val,
  5800. &fence_user_fd, sizeof(uint64_t));
  5801. if (ret) {
  5802. SDE_ERROR("copy to user failed rc:%d\n", ret);
  5803. put_unused_fd(fence_user_fd);
  5804. ret = -EFAULT;
  5805. goto exit;
  5806. }
  5807. }
  5808. break;
  5809. case CRTC_PROP_NOISE_LAYER_V1:
  5810. _sde_crtc_set_noise_layer(sde_crtc, cstate,
  5811. (void __user *)(uintptr_t)val);
  5812. break;
  5813. case CRTC_PROP_FRAME_DATA_BUF:
  5814. _sde_crtc_set_frame_data_buffers(crtc, cstate, (void __user *)(uintptr_t)val);
  5815. break;
  5816. default:
  5817. /* nothing to do */
  5818. break;
  5819. }
  5820. exit:
  5821. if (ret) {
  5822. if (ret != -EPERM)
  5823. SDE_ERROR("%s: failed to set property%d %s: %d\n",
  5824. crtc->name, DRMID(property),
  5825. property->name, ret);
  5826. else
  5827. SDE_DEBUG("%s: failed to set property%d %s: %d\n",
  5828. crtc->name, DRMID(property),
  5829. property->name, ret);
  5830. } else {
  5831. SDE_DEBUG("%s: %s[%d] <= 0x%llx\n", crtc->name, property->name,
  5832. property->base.id, val);
  5833. }
  5834. SDE_ATRACE_END("sde_crtc_atomic_set_property");
  5835. return ret;
  5836. }
  5837. static void sde_crtc_update_line_time(struct drm_crtc *crtc)
  5838. {
  5839. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5840. struct drm_encoder *encoder;
  5841. u32 min_transfer_time = 0, updated_fps = 0;
  5842. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  5843. if (sde_encoder_check_curr_mode(encoder, MSM_DISPLAY_CMD_MODE))
  5844. sde_encoder_get_transfer_time(encoder, &min_transfer_time);
  5845. }
  5846. if (min_transfer_time) {
  5847. /* get fps by doing 1000 ms / transfer_time */
  5848. updated_fps = DIV_ROUND_UP(1000000, min_transfer_time);
  5849. /* get line time by doing 1000ns / (fps * vactive) */
  5850. sde_crtc->line_time_in_ns = DIV_ROUND_UP(1000000000,
  5851. updated_fps * crtc->mode.vdisplay);
  5852. } else {
  5853. /* get line time by doing 1000ns / (fps * vtotal) */
  5854. sde_crtc->line_time_in_ns = DIV_ROUND_UP(1000000000,
  5855. drm_mode_vrefresh(&crtc->mode) * crtc->mode.vtotal);
  5856. }
  5857. SDE_EVT32(min_transfer_time, updated_fps, crtc->mode.vdisplay, crtc->mode.vtotal,
  5858. drm_mode_vrefresh(&crtc->mode), sde_crtc->line_time_in_ns);
  5859. }
  5860. void sde_crtc_set_qos_dirty(struct drm_crtc *crtc)
  5861. {
  5862. struct drm_plane *plane;
  5863. struct drm_plane_state *state;
  5864. struct sde_plane_state *pstate;
  5865. u32 plane_mask = 0;
  5866. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5867. state = plane->state;
  5868. if (!state)
  5869. continue;
  5870. pstate = to_sde_plane_state(state);
  5871. pstate->dirty |= SDE_PLANE_DIRTY_QOS;
  5872. plane_mask |= drm_plane_mask(plane);
  5873. }
  5874. SDE_EVT32(DRMID(crtc), plane_mask);
  5875. sde_crtc_update_line_time(crtc);
  5876. }
  5877. /**
  5878. * sde_crtc_atomic_get_property - retrieve a crtc drm property
  5879. * @crtc: Pointer to drm crtc structure
  5880. * @state: Pointer to drm crtc state structure
  5881. * @property: Pointer to targeted drm property
  5882. * @val: Pointer to variable for receiving property value
  5883. * @Returns: Zero on success
  5884. */
  5885. static int sde_crtc_atomic_get_property(struct drm_crtc *crtc,
  5886. const struct drm_crtc_state *state,
  5887. struct drm_property *property,
  5888. uint64_t *val)
  5889. {
  5890. struct sde_crtc *sde_crtc;
  5891. struct sde_crtc_state *cstate;
  5892. int ret = -EINVAL, i;
  5893. if (!crtc || !state) {
  5894. SDE_ERROR("invalid argument(s)\n");
  5895. goto end;
  5896. }
  5897. sde_crtc = to_sde_crtc(crtc);
  5898. cstate = to_sde_crtc_state(state);
  5899. i = msm_property_index(&sde_crtc->property_info, property);
  5900. if (i == CRTC_PROP_OUTPUT_FENCE) {
  5901. *val = ~0;
  5902. ret = 0;
  5903. } else {
  5904. ret = msm_property_atomic_get(&sde_crtc->property_info,
  5905. &cstate->property_state, property, val);
  5906. if (ret)
  5907. ret = sde_cp_crtc_get_property(crtc, property, val);
  5908. }
  5909. if (ret)
  5910. DRM_ERROR("get property failed\n");
  5911. end:
  5912. return ret;
  5913. }
  5914. int sde_crtc_helper_reset_custom_properties(struct drm_crtc *crtc,
  5915. struct drm_crtc_state *crtc_state)
  5916. {
  5917. struct sde_crtc *sde_crtc;
  5918. struct sde_crtc_state *cstate;
  5919. struct drm_property *drm_prop;
  5920. enum msm_mdp_crtc_property prop_idx;
  5921. if (!crtc || !crtc_state) {
  5922. SDE_ERROR("invalid params\n");
  5923. return -EINVAL;
  5924. }
  5925. sde_crtc = to_sde_crtc(crtc);
  5926. cstate = to_sde_crtc_state(crtc_state);
  5927. sde_cp_crtc_clear(crtc);
  5928. for (prop_idx = 0; prop_idx < CRTC_PROP_COUNT; prop_idx++) {
  5929. uint64_t val = cstate->property_values[prop_idx].value;
  5930. uint64_t def;
  5931. int ret;
  5932. drm_prop = msm_property_index_to_drm_property(
  5933. &sde_crtc->property_info, prop_idx);
  5934. if (!drm_prop) {
  5935. /* not all props will be installed, based on caps */
  5936. SDE_DEBUG("%s: invalid property index %d\n",
  5937. sde_crtc->name, prop_idx);
  5938. continue;
  5939. }
  5940. def = msm_property_get_default(&sde_crtc->property_info,
  5941. prop_idx);
  5942. if (val == def)
  5943. continue;
  5944. SDE_DEBUG("%s: set prop %s idx %d from %llu to %llu\n",
  5945. sde_crtc->name, drm_prop->name, prop_idx, val,
  5946. def);
  5947. ret = sde_crtc_atomic_set_property(crtc, crtc_state, drm_prop,
  5948. def);
  5949. if (ret) {
  5950. SDE_ERROR("%s: set property failed, idx %d ret %d\n",
  5951. sde_crtc->name, prop_idx, ret);
  5952. continue;
  5953. }
  5954. }
  5955. /* disable clk and bw control until clk & bw properties are set */
  5956. cstate->bw_control = false;
  5957. cstate->bw_split_vote = false;
  5958. return 0;
  5959. }
  5960. void sde_crtc_misr_setup(struct drm_crtc *crtc, bool enable, u32 frame_count)
  5961. {
  5962. struct sde_crtc *sde_crtc;
  5963. struct sde_crtc_mixer *m;
  5964. int i;
  5965. if (!crtc) {
  5966. SDE_ERROR("invalid argument\n");
  5967. return;
  5968. }
  5969. sde_crtc = to_sde_crtc(crtc);
  5970. sde_crtc->misr_enable_sui = enable;
  5971. sde_crtc->misr_frame_count = frame_count;
  5972. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5973. m = &sde_crtc->mixers[i];
  5974. if (!m->hw_lm || !m->hw_lm->ops.setup_misr)
  5975. continue;
  5976. m->hw_lm->ops.setup_misr(m->hw_lm, enable, frame_count);
  5977. }
  5978. }
  5979. void sde_crtc_get_misr_info(struct drm_crtc *crtc,
  5980. struct sde_crtc_misr_info *crtc_misr_info)
  5981. {
  5982. struct sde_crtc *sde_crtc;
  5983. struct sde_kms *sde_kms;
  5984. if (!crtc_misr_info) {
  5985. SDE_ERROR("invalid misr info\n");
  5986. return;
  5987. }
  5988. crtc_misr_info->misr_enable = false;
  5989. crtc_misr_info->misr_frame_count = 0;
  5990. if (!crtc) {
  5991. SDE_ERROR("invalid crtc\n");
  5992. return;
  5993. }
  5994. sde_kms = _sde_crtc_get_kms(crtc);
  5995. if (!sde_kms) {
  5996. SDE_ERROR("invalid sde_kms\n");
  5997. return;
  5998. }
  5999. if (sde_kms_is_secure_session_inprogress(sde_kms))
  6000. return;
  6001. sde_crtc = to_sde_crtc(crtc);
  6002. crtc_misr_info->misr_enable =
  6003. sde_crtc->misr_enable_debugfs ? true : false;
  6004. crtc_misr_info->misr_frame_count = sde_crtc->misr_frame_count;
  6005. }
  6006. #if IS_ENABLED(CONFIG_DEBUG_FS)
  6007. static int _sde_debugfs_status_show(struct seq_file *s, void *data)
  6008. {
  6009. struct sde_crtc *sde_crtc;
  6010. struct sde_plane_state *pstate = NULL;
  6011. struct sde_crtc_mixer *m;
  6012. struct drm_crtc *crtc;
  6013. struct drm_plane *plane;
  6014. struct drm_display_mode *mode;
  6015. struct drm_framebuffer *fb;
  6016. struct drm_plane_state *state;
  6017. struct sde_crtc_state *cstate;
  6018. int i, mixer_width, mixer_height;
  6019. if (!s || !s->private)
  6020. return -EINVAL;
  6021. sde_crtc = s->private;
  6022. crtc = &sde_crtc->base;
  6023. cstate = to_sde_crtc_state(crtc->state);
  6024. mutex_lock(&sde_crtc->crtc_lock);
  6025. mode = &crtc->state->adjusted_mode;
  6026. sde_crtc_get_mixer_resolution(crtc, crtc->state, mode, &mixer_width, &mixer_height);
  6027. seq_printf(s, "crtc:%d width:%d height:%d\n", DRMID(crtc),
  6028. mixer_width * sde_crtc->num_mixers, mixer_height);
  6029. seq_puts(s, "\n");
  6030. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  6031. m = &sde_crtc->mixers[i];
  6032. if (!m->hw_lm)
  6033. seq_printf(s, "\tmixer[%d] has no lm\n", i);
  6034. else if (!m->hw_ctl)
  6035. seq_printf(s, "\tmixer[%d] has no ctl\n", i);
  6036. else
  6037. seq_printf(s, "\tmixer:%d ctl:%d width:%d height:%d\n",
  6038. m->hw_lm->idx - LM_0, m->hw_ctl->idx - CTL_0,
  6039. mixer_width, mixer_height);
  6040. }
  6041. seq_puts(s, "\n");
  6042. for (i = 0; i < cstate->num_dim_layers; i++) {
  6043. struct sde_hw_dim_layer *dim_layer = &cstate->dim_layer[i];
  6044. seq_printf(s, "\tdim_layer:%d] stage:%d flags:%d\n",
  6045. i, dim_layer->stage, dim_layer->flags);
  6046. seq_printf(s, "\tdst_x:%d dst_y:%d dst_w:%d dst_h:%d\n",
  6047. dim_layer->rect.x, dim_layer->rect.y,
  6048. dim_layer->rect.w, dim_layer->rect.h);
  6049. seq_printf(s,
  6050. "\tcolor_0:%d color_1:%d color_2:%d color_3:%d\n",
  6051. dim_layer->color_fill.color_0,
  6052. dim_layer->color_fill.color_1,
  6053. dim_layer->color_fill.color_2,
  6054. dim_layer->color_fill.color_3);
  6055. seq_puts(s, "\n");
  6056. }
  6057. drm_atomic_crtc_for_each_plane(plane, crtc) {
  6058. pstate = to_sde_plane_state(plane->state);
  6059. state = plane->state;
  6060. if (!pstate || !state)
  6061. continue;
  6062. seq_printf(s, "\tplane:%u stage:%d rotation:%d\n",
  6063. plane->base.id, pstate->stage, pstate->rotation);
  6064. if (plane->state->fb) {
  6065. fb = plane->state->fb;
  6066. seq_printf(s, "\tfb:%d image format:%4.4s wxh:%ux%u ",
  6067. fb->base.id, (char *) &fb->format->format,
  6068. fb->width, fb->height);
  6069. for (i = 0; i < ARRAY_SIZE(fb->format->cpp); ++i)
  6070. seq_printf(s, "cpp[%d]:%u ",
  6071. i, fb->format->cpp[i]);
  6072. seq_puts(s, "\n\t");
  6073. seq_printf(s, "modifier:%8llu ", fb->modifier);
  6074. seq_puts(s, "\n");
  6075. seq_puts(s, "\t");
  6076. for (i = 0; i < ARRAY_SIZE(fb->pitches); i++)
  6077. seq_printf(s, "pitches[%d]:%8u ", i,
  6078. fb->pitches[i]);
  6079. seq_puts(s, "\n");
  6080. seq_puts(s, "\t");
  6081. for (i = 0; i < ARRAY_SIZE(fb->offsets); i++)
  6082. seq_printf(s, "offsets[%d]:%8u ", i,
  6083. fb->offsets[i]);
  6084. seq_puts(s, "\n");
  6085. }
  6086. seq_printf(s, "\tsrc_x:%4d src_y:%4d src_w:%4d src_h:%4d\n",
  6087. state->src_x >> 16, state->src_y >> 16,
  6088. state->src_w >> 16, state->src_h >> 16);
  6089. seq_printf(s, "\tdst x:%4d dst_y:%4d dst_w:%4d dst_h:%4d\n",
  6090. state->crtc_x, state->crtc_y, state->crtc_w,
  6091. state->crtc_h);
  6092. seq_printf(s, "\tmultirect: mode: %d index: %d\n",
  6093. pstate->multirect_mode, pstate->multirect_index);
  6094. seq_printf(s, "\texcl_rect: x:%4d y:%4d w:%4d h:%4d\n",
  6095. pstate->excl_rect.x, pstate->excl_rect.y,
  6096. pstate->excl_rect.w, pstate->excl_rect.h);
  6097. seq_puts(s, "\n");
  6098. }
  6099. if (sde_crtc->vblank_cb_count) {
  6100. ktime_t diff = ktime_sub(ktime_get(), sde_crtc->vblank_cb_time);
  6101. u32 diff_ms = ktime_to_ms(diff);
  6102. u64 fps = diff_ms ? DIV_ROUND_CLOSEST(
  6103. sde_crtc->vblank_cb_count * 1000, diff_ms) : 0;
  6104. seq_printf(s,
  6105. "vblank fps:%lld count:%u total:%llums total_framecount:%llu\n",
  6106. fps, sde_crtc->vblank_cb_count,
  6107. ktime_to_ms(diff), sde_crtc->play_count);
  6108. /* reset time & count for next measurement */
  6109. sde_crtc->vblank_cb_count = 0;
  6110. sde_crtc->vblank_cb_time = ktime_set(0, 0);
  6111. }
  6112. mutex_unlock(&sde_crtc->crtc_lock);
  6113. return 0;
  6114. }
  6115. static int _sde_debugfs_status_open(struct inode *inode, struct file *file)
  6116. {
  6117. return single_open(file, _sde_debugfs_status_show, inode->i_private);
  6118. }
  6119. static ssize_t _sde_debugfs_hw_fence_features_mask_wr(struct file *file,
  6120. const char __user *user_buf, size_t count, loff_t *ppos)
  6121. {
  6122. struct sde_crtc *sde_crtc;
  6123. u32 bit, enable;
  6124. char buf[10];
  6125. if (!file || !file->private_data)
  6126. return -EINVAL;
  6127. if (count >= sizeof(buf))
  6128. return -EINVAL;
  6129. if (copy_from_user(buf, user_buf, count)) {
  6130. SDE_ERROR("buffer copy failed\n");
  6131. return -EINVAL;
  6132. }
  6133. buf[count] = 0; /* end of string */
  6134. sde_crtc = file->private_data;
  6135. if (sscanf(buf, "%u %u", &bit, &enable) != 2) {
  6136. SDE_ERROR("incorrect usage: expected 2 parameters, bit and enable\n");
  6137. return -EINVAL;
  6138. }
  6139. if (enable)
  6140. set_bit(bit, sde_crtc->hwfence_features_mask);
  6141. else
  6142. clear_bit(bit, sde_crtc->hwfence_features_mask);
  6143. return count;
  6144. }
  6145. static ssize_t _sde_debugfs_hw_fence_features_mask_rd(struct file *file,
  6146. char __user *user_buff, size_t count, loff_t *ppos)
  6147. {
  6148. struct sde_crtc *sde_crtc;
  6149. ssize_t len = 0;
  6150. char buf[256] = {'\0'};
  6151. int i;
  6152. if (*ppos)
  6153. return 0;
  6154. if (!file || !file->private_data)
  6155. return -EINVAL;
  6156. sde_crtc = file->private_data;
  6157. for (i = HW_FENCE_OUT_FENCES_ENABLE; i < HW_FENCE_FEATURES_MAX; i++) {
  6158. len += scnprintf(buf + len, 256 - len,
  6159. "bit %d: %d\n", i, test_bit(i, sde_crtc->hwfence_features_mask));
  6160. }
  6161. if (count <= len)
  6162. return 0;
  6163. if (copy_to_user(user_buff, buf, len))
  6164. return -EFAULT;
  6165. *ppos += len; /* increase offset */
  6166. return len;
  6167. }
  6168. static ssize_t _sde_crtc_misr_setup(struct file *file,
  6169. const char __user *user_buf, size_t count, loff_t *ppos)
  6170. {
  6171. struct drm_crtc *crtc;
  6172. struct sde_crtc *sde_crtc;
  6173. char buf[MISR_BUFF_SIZE + 1];
  6174. u32 frame_count, enable;
  6175. size_t buff_copy;
  6176. struct sde_kms *sde_kms;
  6177. if (!file || !file->private_data)
  6178. return -EINVAL;
  6179. sde_crtc = file->private_data;
  6180. crtc = &sde_crtc->base;
  6181. sde_kms = _sde_crtc_get_kms(crtc);
  6182. if (!sde_kms) {
  6183. SDE_ERROR("invalid sde_kms\n");
  6184. return -EINVAL;
  6185. }
  6186. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  6187. if (copy_from_user(buf, user_buf, buff_copy)) {
  6188. SDE_ERROR("buffer copy failed\n");
  6189. return -EINVAL;
  6190. }
  6191. buf[buff_copy] = 0; /* end of string */
  6192. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  6193. return -EINVAL;
  6194. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  6195. SDE_DEBUG("crtc:%d misr enable/disable not allowed\n",
  6196. DRMID(crtc));
  6197. return -EINVAL;
  6198. }
  6199. sde_crtc->misr_enable_debugfs = enable;
  6200. sde_crtc->misr_frame_count = frame_count;
  6201. sde_crtc->misr_reconfigure = true;
  6202. return count;
  6203. }
  6204. static ssize_t _sde_crtc_misr_read(struct file *file,
  6205. char __user *user_buff, size_t count, loff_t *ppos)
  6206. {
  6207. struct drm_crtc *crtc;
  6208. struct sde_crtc *sde_crtc;
  6209. struct sde_kms *sde_kms;
  6210. struct sde_crtc_mixer *m;
  6211. int i = 0, rc;
  6212. ssize_t len = 0;
  6213. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  6214. if (*ppos)
  6215. return 0;
  6216. if (!file || !file->private_data)
  6217. return -EINVAL;
  6218. sde_crtc = file->private_data;
  6219. crtc = &sde_crtc->base;
  6220. sde_kms = _sde_crtc_get_kms(crtc);
  6221. if (!sde_kms)
  6222. return -EINVAL;
  6223. rc = pm_runtime_resume_and_get(crtc->dev->dev);
  6224. if (rc < 0) {
  6225. SDE_ERROR("failed to enable power resource %d\n", rc);
  6226. return rc;
  6227. }
  6228. sde_vm_lock(sde_kms);
  6229. if (!sde_vm_owns_hw(sde_kms)) {
  6230. SDE_DEBUG("op not supported due to HW unavailability\n");
  6231. rc = -EOPNOTSUPP;
  6232. goto end;
  6233. }
  6234. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  6235. SDE_DEBUG("crtc:%d misr read not allowed\n", DRMID(crtc));
  6236. rc = -EOPNOTSUPP;
  6237. goto end;
  6238. }
  6239. if (!sde_crtc->misr_enable_debugfs) {
  6240. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  6241. "disabled\n");
  6242. goto buff_check;
  6243. }
  6244. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  6245. u32 misr_value = 0;
  6246. m = &sde_crtc->mixers[i];
  6247. if (!m->hw_lm || !m->hw_lm->ops.collect_misr) {
  6248. if (!m->hw_lm || !m->hw_lm->cap->dummy_mixer) {
  6249. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "invalid\n");
  6250. SDE_ERROR("crtc:%d invalid misr ops\n", DRMID(crtc));
  6251. }
  6252. continue;
  6253. }
  6254. rc = m->hw_lm->ops.collect_misr(m->hw_lm, false, &misr_value);
  6255. if (rc) {
  6256. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "invalid\n");
  6257. SDE_ERROR("crtc:%d failed to collect misr %d\n", DRMID(crtc), rc);
  6258. continue;
  6259. } else {
  6260. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  6261. "lm idx:%d\n", m->hw_lm->idx - LM_0);
  6262. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "0x%x\n", misr_value);
  6263. }
  6264. }
  6265. buff_check:
  6266. if (count <= len) {
  6267. len = 0;
  6268. goto end;
  6269. }
  6270. if (copy_to_user(user_buff, buf, len)) {
  6271. len = -EFAULT;
  6272. goto end;
  6273. }
  6274. *ppos += len; /* increase offset */
  6275. end:
  6276. sde_vm_unlock(sde_kms);
  6277. pm_runtime_put_sync(crtc->dev->dev);
  6278. return len;
  6279. }
  6280. #define DEFINE_SDE_DEBUGFS_SEQ_FOPS(__prefix) \
  6281. static int __prefix ## _open(struct inode *inode, struct file *file) \
  6282. { \
  6283. return single_open(file, __prefix ## _show, inode->i_private); \
  6284. } \
  6285. static const struct file_operations __prefix ## _fops = { \
  6286. .owner = THIS_MODULE, \
  6287. .open = __prefix ## _open, \
  6288. .release = single_release, \
  6289. .read = seq_read, \
  6290. .llseek = seq_lseek, \
  6291. }
  6292. static int sde_crtc_debugfs_state_show(struct seq_file *s, void *v)
  6293. {
  6294. struct drm_crtc *crtc = (struct drm_crtc *) s->private;
  6295. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  6296. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  6297. int i;
  6298. seq_printf(s, "num_connectors: %d\n", cstate->num_connectors);
  6299. seq_printf(s, "client type: %d\n", sde_crtc_get_client_type(crtc));
  6300. seq_printf(s, "intf_mode: %d\n", sde_crtc_get_intf_mode(crtc,
  6301. crtc->state));
  6302. seq_printf(s, "core_clk_rate: %llu\n",
  6303. sde_crtc->cur_perf.core_clk_rate);
  6304. for (i = SDE_POWER_HANDLE_DBUS_ID_MNOC;
  6305. i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++) {
  6306. seq_printf(s, "bw_ctl[%s]: %llu\n",
  6307. sde_power_handle_get_dbus_name(i),
  6308. sde_crtc->cur_perf.bw_ctl[i]);
  6309. seq_printf(s, "max_per_pipe_ib[%s]: %llu\n",
  6310. sde_power_handle_get_dbus_name(i),
  6311. sde_crtc->cur_perf.max_per_pipe_ib[i]);
  6312. }
  6313. return 0;
  6314. }
  6315. DEFINE_SDE_DEBUGFS_SEQ_FOPS(sde_crtc_debugfs_state);
  6316. static int _sde_debugfs_fence_status_show(struct seq_file *s, void *data)
  6317. {
  6318. struct drm_crtc *crtc;
  6319. struct drm_plane *plane;
  6320. struct drm_connector *conn;
  6321. struct drm_mode_object *drm_obj;
  6322. struct sde_crtc *sde_crtc;
  6323. struct sde_crtc_state *cstate;
  6324. struct sde_fence_context *ctx;
  6325. struct drm_connector_list_iter conn_iter;
  6326. struct drm_device *dev;
  6327. if (!s || !s->private)
  6328. return -EINVAL;
  6329. sde_crtc = s->private;
  6330. crtc = &sde_crtc->base;
  6331. dev = crtc->dev;
  6332. cstate = to_sde_crtc_state(crtc->state);
  6333. if (!sde_crtc->kickoff_in_progress)
  6334. goto skip_input_fence;
  6335. /* Dump input fence info */
  6336. seq_puts(s, "===Input fence===\n");
  6337. drm_atomic_crtc_for_each_plane(plane, crtc) {
  6338. struct sde_plane_state *pstate;
  6339. struct dma_fence *fence;
  6340. pstate = to_sde_plane_state(plane->state);
  6341. if (!pstate)
  6342. continue;
  6343. seq_printf(s, "plane:%u stage:%d\n", plane->base.id,
  6344. pstate->stage);
  6345. SDE_EVT32(DRMID(crtc), plane->base.id, pstate->input_fence);
  6346. if (pstate->input_fence) {
  6347. rcu_read_lock();
  6348. fence = dma_fence_get_rcu(pstate->input_fence);
  6349. rcu_read_unlock();
  6350. if (fence) {
  6351. sde_fence_list_dump(fence, &s);
  6352. dma_fence_put(fence);
  6353. }
  6354. }
  6355. }
  6356. skip_input_fence:
  6357. /* Dump release fence info */
  6358. seq_puts(s, "\n");
  6359. seq_puts(s, "===Release fence===\n");
  6360. ctx = sde_crtc->output_fence;
  6361. drm_obj = &crtc->base;
  6362. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  6363. seq_puts(s, "\n");
  6364. /* Dump retire fence info */
  6365. seq_puts(s, "===Retire fence===\n");
  6366. drm_connector_list_iter_begin(dev, &conn_iter);
  6367. drm_for_each_connector_iter(conn, &conn_iter)
  6368. if (conn->state && conn->state->crtc == crtc &&
  6369. cstate->num_connectors < MAX_CONNECTORS) {
  6370. struct sde_connector *c_conn;
  6371. c_conn = to_sde_connector(conn);
  6372. ctx = c_conn->retire_fence;
  6373. drm_obj = &conn->base;
  6374. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  6375. }
  6376. drm_connector_list_iter_end(&conn_iter);
  6377. seq_puts(s, "\n");
  6378. return 0;
  6379. }
  6380. static int _sde_debugfs_fence_status(struct inode *inode, struct file *file)
  6381. {
  6382. return single_open(file, _sde_debugfs_fence_status_show,
  6383. inode->i_private);
  6384. }
  6385. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  6386. {
  6387. struct sde_crtc *sde_crtc;
  6388. struct sde_kms *sde_kms;
  6389. static const struct file_operations debugfs_status_fops = {
  6390. .open = _sde_debugfs_status_open,
  6391. .read = seq_read,
  6392. .llseek = seq_lseek,
  6393. .release = single_release,
  6394. };
  6395. static const struct file_operations debugfs_misr_fops = {
  6396. .open = simple_open,
  6397. .read = _sde_crtc_misr_read,
  6398. .write = _sde_crtc_misr_setup,
  6399. };
  6400. static const struct file_operations debugfs_fps_fops = {
  6401. .open = _sde_debugfs_fps_status,
  6402. .read = seq_read,
  6403. };
  6404. static const struct file_operations debugfs_fence_fops = {
  6405. .open = _sde_debugfs_fence_status,
  6406. .read = seq_read,
  6407. };
  6408. static const struct file_operations debugfs_hw_fence_features_fops = {
  6409. .open = simple_open,
  6410. .read = _sde_debugfs_hw_fence_features_mask_rd,
  6411. .write = _sde_debugfs_hw_fence_features_mask_wr,
  6412. };
  6413. if (!crtc)
  6414. return -EINVAL;
  6415. sde_crtc = to_sde_crtc(crtc);
  6416. sde_kms = _sde_crtc_get_kms(crtc);
  6417. if (!sde_kms)
  6418. return -EINVAL;
  6419. sde_crtc->debugfs_root = debugfs_create_dir(sde_crtc->name,
  6420. crtc->dev->primary->debugfs_root);
  6421. if (!sde_crtc->debugfs_root)
  6422. return -ENOMEM;
  6423. /* don't error check these */
  6424. debugfs_create_file("status", 0400,
  6425. sde_crtc->debugfs_root,
  6426. sde_crtc, &debugfs_status_fops);
  6427. debugfs_create_file("state", 0400,
  6428. sde_crtc->debugfs_root,
  6429. &sde_crtc->base,
  6430. &sde_crtc_debugfs_state_fops);
  6431. debugfs_create_file("misr_data", 0600, sde_crtc->debugfs_root,
  6432. sde_crtc, &debugfs_misr_fops);
  6433. debugfs_create_file("fps", 0400, sde_crtc->debugfs_root,
  6434. sde_crtc, &debugfs_fps_fops);
  6435. debugfs_create_file("fence_status", 0400, sde_crtc->debugfs_root,
  6436. sde_crtc, &debugfs_fence_fops);
  6437. if (sde_kms->catalog->hw_fence_rev) {
  6438. debugfs_create_file("hwfence_features_mask", 0600, sde_crtc->debugfs_root,
  6439. &sde_crtc->base, &debugfs_hw_fence_features_fops);
  6440. debugfs_create_u32("hwfence_out_fences_skip", 0600, sde_crtc->debugfs_root,
  6441. &sde_crtc->hwfence_out_fences_skip);
  6442. }
  6443. return 0;
  6444. }
  6445. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  6446. {
  6447. struct sde_crtc *sde_crtc;
  6448. if (!crtc)
  6449. return;
  6450. sde_crtc = to_sde_crtc(crtc);
  6451. debugfs_remove_recursive(sde_crtc->debugfs_root);
  6452. }
  6453. #else
  6454. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  6455. {
  6456. return 0;
  6457. }
  6458. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  6459. {
  6460. }
  6461. #endif /* CONFIG_DEBUG_FS */
  6462. static void vblank_ctrl_worker(struct kthread_work *work)
  6463. {
  6464. struct vblank_work *cur_work = container_of(work,
  6465. struct vblank_work, work);
  6466. struct msm_drm_private *priv = cur_work->priv;
  6467. sde_crtc_vblank(priv->crtcs[cur_work->crtc_id], cur_work->enable);
  6468. kfree(cur_work);
  6469. }
  6470. static int vblank_ctrl_queue_work(struct msm_drm_private *priv,
  6471. int crtc_id, bool enable)
  6472. {
  6473. struct vblank_work *cur_work;
  6474. struct drm_crtc *crtc;
  6475. struct kthread_worker *worker;
  6476. if (!priv || crtc_id >= priv->num_crtcs)
  6477. return -EINVAL;
  6478. cur_work = kzalloc(sizeof(*cur_work), GFP_ATOMIC);
  6479. if (!cur_work)
  6480. return -ENOMEM;
  6481. crtc = priv->crtcs[crtc_id];
  6482. kthread_init_work(&cur_work->work, vblank_ctrl_worker);
  6483. cur_work->crtc_id = crtc_id;
  6484. cur_work->enable = enable;
  6485. cur_work->priv = priv;
  6486. worker = &priv->event_thread[crtc_id].worker;
  6487. kthread_queue_work(worker, &cur_work->work);
  6488. return 0;
  6489. }
  6490. static int sde_crtc_enable_vblank(struct drm_crtc *crtc)
  6491. {
  6492. struct drm_device *dev = crtc->dev;
  6493. unsigned int pipe = crtc->index;
  6494. struct msm_drm_private *priv = dev->dev_private;
  6495. struct msm_kms *kms = priv->kms;
  6496. if (!kms)
  6497. return -ENXIO;
  6498. DBG("dev=%pK, crtc=%u", dev, pipe);
  6499. return vblank_ctrl_queue_work(priv, pipe, true);
  6500. }
  6501. static void sde_crtc_disable_vblank(struct drm_crtc *crtc)
  6502. {
  6503. struct drm_device *dev = crtc->dev;
  6504. unsigned int pipe = crtc->index;
  6505. struct msm_drm_private *priv = dev->dev_private;
  6506. struct msm_kms *kms = priv->kms;
  6507. if (!kms)
  6508. return;
  6509. DBG("dev=%pK, crtc=%u", dev, pipe);
  6510. vblank_ctrl_queue_work(priv, pipe, false);
  6511. }
  6512. static int sde_crtc_late_register(struct drm_crtc *crtc)
  6513. {
  6514. return _sde_crtc_init_debugfs(crtc);
  6515. }
  6516. static void sde_crtc_early_unregister(struct drm_crtc *crtc)
  6517. {
  6518. _sde_crtc_destroy_debugfs(crtc);
  6519. }
  6520. static const struct drm_crtc_funcs sde_crtc_funcs = {
  6521. .set_config = drm_atomic_helper_set_config,
  6522. .destroy = sde_crtc_destroy,
  6523. .enable_vblank = sde_crtc_enable_vblank,
  6524. .disable_vblank = sde_crtc_disable_vblank,
  6525. .page_flip = drm_atomic_helper_page_flip,
  6526. .atomic_set_property = sde_crtc_atomic_set_property,
  6527. .atomic_get_property = sde_crtc_atomic_get_property,
  6528. .reset = sde_crtc_reset,
  6529. .atomic_duplicate_state = sde_crtc_duplicate_state,
  6530. .atomic_destroy_state = sde_crtc_destroy_state,
  6531. .late_register = sde_crtc_late_register,
  6532. .early_unregister = sde_crtc_early_unregister,
  6533. };
  6534. static const struct drm_crtc_funcs sde_crtc_funcs_v1 = {
  6535. .set_config = drm_atomic_helper_set_config,
  6536. .destroy = sde_crtc_destroy,
  6537. .enable_vblank = sde_crtc_enable_vblank,
  6538. .disable_vblank = sde_crtc_disable_vblank,
  6539. .page_flip = drm_atomic_helper_page_flip,
  6540. .atomic_set_property = sde_crtc_atomic_set_property,
  6541. .atomic_get_property = sde_crtc_atomic_get_property,
  6542. .reset = sde_crtc_reset,
  6543. .atomic_duplicate_state = sde_crtc_duplicate_state,
  6544. .atomic_destroy_state = sde_crtc_destroy_state,
  6545. .late_register = sde_crtc_late_register,
  6546. .early_unregister = sde_crtc_early_unregister,
  6547. .get_vblank_timestamp = sde_crtc_get_vblank_timestamp,
  6548. .get_vblank_counter = sde_crtc_get_vblank_counter,
  6549. };
  6550. static const struct drm_crtc_helper_funcs sde_crtc_helper_funcs = {
  6551. .mode_fixup = sde_crtc_mode_fixup,
  6552. .disable = sde_crtc_disable,
  6553. .atomic_enable = sde_crtc_enable,
  6554. .atomic_check = sde_crtc_atomic_check,
  6555. .atomic_begin = sde_crtc_atomic_begin,
  6556. .atomic_flush = sde_crtc_atomic_flush,
  6557. };
  6558. static void _sde_crtc_event_cb(struct kthread_work *work)
  6559. {
  6560. struct sde_crtc_event *event;
  6561. struct sde_crtc *sde_crtc;
  6562. unsigned long irq_flags;
  6563. if (!work) {
  6564. SDE_ERROR("invalid work item\n");
  6565. return;
  6566. }
  6567. event = container_of(work, struct sde_crtc_event, kt_work);
  6568. /* set sde_crtc to NULL for static work structures */
  6569. sde_crtc = event->sde_crtc;
  6570. if (!sde_crtc)
  6571. return;
  6572. if (event->cb_func)
  6573. event->cb_func(&sde_crtc->base, event->usr);
  6574. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  6575. list_add_tail(&event->list, &sde_crtc->event_free_list);
  6576. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  6577. }
  6578. int sde_crtc_event_queue(struct drm_crtc *crtc,
  6579. void (*func)(struct drm_crtc *crtc, void *usr),
  6580. void *usr, bool color_processing_event)
  6581. {
  6582. unsigned long irq_flags;
  6583. struct sde_crtc *sde_crtc;
  6584. struct msm_drm_private *priv;
  6585. struct sde_crtc_event *event = NULL;
  6586. u32 crtc_id;
  6587. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !func) {
  6588. SDE_ERROR("invalid parameters\n");
  6589. return -EINVAL;
  6590. }
  6591. sde_crtc = to_sde_crtc(crtc);
  6592. priv = crtc->dev->dev_private;
  6593. crtc_id = drm_crtc_index(crtc);
  6594. /*
  6595. * Obtain an event struct from the private cache. This event
  6596. * queue may be called from ISR contexts, so use a private
  6597. * cache to avoid calling any memory allocation functions.
  6598. */
  6599. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  6600. if (!list_empty(&sde_crtc->event_free_list)) {
  6601. event = list_first_entry(&sde_crtc->event_free_list,
  6602. struct sde_crtc_event, list);
  6603. list_del_init(&event->list);
  6604. }
  6605. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  6606. if (!event)
  6607. return -ENOMEM;
  6608. /* populate event node */
  6609. event->sde_crtc = sde_crtc;
  6610. event->cb_func = func;
  6611. event->usr = usr;
  6612. /* queue new event request */
  6613. kthread_init_work(&event->kt_work, _sde_crtc_event_cb);
  6614. if (color_processing_event)
  6615. kthread_queue_work(&priv->pp_event_worker,
  6616. &event->kt_work);
  6617. else
  6618. kthread_queue_work(&priv->event_thread[crtc_id].worker,
  6619. &event->kt_work);
  6620. return 0;
  6621. }
  6622. static int _sde_crtc_init_events(struct sde_crtc *sde_crtc)
  6623. {
  6624. int i, rc = 0;
  6625. if (!sde_crtc) {
  6626. SDE_ERROR("invalid crtc\n");
  6627. return -EINVAL;
  6628. }
  6629. spin_lock_init(&sde_crtc->event_lock);
  6630. INIT_LIST_HEAD(&sde_crtc->event_free_list);
  6631. for (i = 0; i < SDE_CRTC_MAX_EVENT_COUNT; ++i)
  6632. list_add_tail(&sde_crtc->event_cache[i].list,
  6633. &sde_crtc->event_free_list);
  6634. return rc;
  6635. }
  6636. void sde_crtc_static_img_control(struct drm_crtc *crtc,
  6637. enum sde_sys_cache_state state,
  6638. bool is_vidmode)
  6639. {
  6640. struct drm_plane *plane;
  6641. struct sde_crtc *sde_crtc;
  6642. struct sde_kms *sde_kms;
  6643. if (!crtc || !crtc->dev)
  6644. return;
  6645. sde_kms = _sde_crtc_get_kms(crtc);
  6646. if (!sde_kms || !sde_kms->catalog) {
  6647. SDE_ERROR("invalid params\n");
  6648. return;
  6649. }
  6650. if (!test_bit(SDE_SYS_CACHE_DISP, sde_kms->catalog->sde_sys_cache_type_map)) {
  6651. SDE_DEBUG("DISP syscache not supported\n");
  6652. return;
  6653. }
  6654. sde_crtc = to_sde_crtc(crtc);
  6655. if (sde_crtc->cache_state == state)
  6656. return;
  6657. switch (state) {
  6658. case CACHE_STATE_NORMAL:
  6659. if (sde_crtc->cache_state == CACHE_STATE_DISABLED
  6660. && !is_vidmode)
  6661. return;
  6662. kthread_cancel_delayed_work_sync(
  6663. &sde_crtc->static_cache_read_work);
  6664. sde_core_perf_llcc_stale_frame(crtc, SDE_SYS_CACHE_DISP);
  6665. break;
  6666. case CACHE_STATE_FRAME_WRITE:
  6667. if (sde_crtc->cache_state != CACHE_STATE_NORMAL)
  6668. return;
  6669. break;
  6670. case CACHE_STATE_FRAME_READ:
  6671. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  6672. return;
  6673. break;
  6674. case CACHE_STATE_DISABLED:
  6675. break;
  6676. default:
  6677. return;
  6678. }
  6679. if (test_bit(SDE_SYS_CACHE_DISP_1, sde_kms->catalog->sde_sys_cache_type_map) &&
  6680. !test_bit(SDE_FEATURE_SYS_CACHE_STALING, sde_kms->catalog->features)) {
  6681. if (state == CACHE_STATE_FRAME_WRITE)
  6682. sde_crtc->cache_type = (sde_crtc->cache_type == SDE_SYS_CACHE_DISP) ?
  6683. SDE_SYS_CACHE_DISP_1 : SDE_SYS_CACHE_DISP;
  6684. } else {
  6685. sde_crtc->cache_type = SDE_SYS_CACHE_DISP;
  6686. }
  6687. SDE_EVT32(DRMID(crtc), state, sde_crtc->cache_state, sde_crtc->cache_type);
  6688. sde_crtc->cache_state = state;
  6689. drm_atomic_crtc_for_each_plane(plane, crtc)
  6690. sde_plane_static_img_control(plane, sde_crtc->cache_state, sde_crtc->cache_type);
  6691. }
  6692. /*
  6693. * __sde_crtc_static_cache_read_work - transition to cache read
  6694. */
  6695. void __sde_crtc_static_cache_read_work(struct kthread_work *work)
  6696. {
  6697. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  6698. static_cache_read_work.work);
  6699. struct drm_crtc *crtc = &sde_crtc->base;
  6700. struct sde_hw_ctl *ctl = sde_crtc->mixers[0].hw_ctl;
  6701. struct drm_encoder *enc, *drm_enc = NULL;
  6702. struct drm_plane *plane;
  6703. struct sde_encoder_kickoff_params params = { 0 };
  6704. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  6705. return;
  6706. drm_for_each_encoder_mask(enc, crtc->dev, crtc->state->encoder_mask) {
  6707. drm_enc = enc;
  6708. if (sde_encoder_in_clone_mode(drm_enc))
  6709. return;
  6710. }
  6711. if (!drm_enc || !ctl || !sde_crtc->num_mixers) {
  6712. SDE_ERROR("invalid object, drm_enc:%d, ctl:%d\n", !drm_enc,
  6713. !ctl);
  6714. return;
  6715. }
  6716. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  6717. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_READ, false);
  6718. /* flush only the sys-cache enabled SSPPs */
  6719. if (ctl->ops.clear_pending_flush)
  6720. ctl->ops.clear_pending_flush(ctl);
  6721. drm_atomic_crtc_for_each_plane(plane, crtc)
  6722. sde_plane_ctl_flush(plane, ctl, true);
  6723. /* Enable clocks and IRQ and wait for VBLANK */
  6724. params.affected_displays = _sde_crtc_get_displays_affected(crtc, crtc->state);
  6725. sde_encoder_prepare_for_kickoff(drm_enc, &params);
  6726. sde_encoder_kickoff(drm_enc, false);
  6727. sde_encoder_wait_for_event(drm_enc, MSM_ENC_VBLANK);
  6728. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  6729. }
  6730. void sde_crtc_static_cache_read_kickoff(struct drm_crtc *crtc)
  6731. {
  6732. struct drm_device *dev;
  6733. struct msm_drm_private *priv;
  6734. struct msm_drm_thread *disp_thread;
  6735. struct sde_crtc *sde_crtc;
  6736. struct sde_crtc_state *cstate;
  6737. u32 msecs_fps = 0;
  6738. if (!crtc)
  6739. return;
  6740. dev = crtc->dev;
  6741. sde_crtc = to_sde_crtc(crtc);
  6742. cstate = to_sde_crtc_state(crtc->state);
  6743. if (!dev || !dev->dev_private || !sde_crtc)
  6744. return;
  6745. priv = dev->dev_private;
  6746. disp_thread = &priv->disp_thread[crtc->index];
  6747. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  6748. return;
  6749. msecs_fps = DIV_ROUND_UP((1 * 1000), sde_crtc_get_fps_mode(crtc));
  6750. /* Kickoff transition to read state after next vblank */
  6751. kthread_queue_delayed_work(&disp_thread->worker,
  6752. &sde_crtc->static_cache_read_work,
  6753. msecs_to_jiffies(msecs_fps));
  6754. SDE_EVT32(DRMID(crtc), sde_crtc->cache_state, msecs_fps);
  6755. }
  6756. void sde_crtc_cancel_delayed_work(struct drm_crtc *crtc)
  6757. {
  6758. struct sde_crtc *sde_crtc;
  6759. struct sde_crtc_state *cstate;
  6760. bool cache_status;
  6761. if (!crtc || !crtc->state)
  6762. return;
  6763. sde_crtc = to_sde_crtc(crtc);
  6764. cstate = to_sde_crtc_state(crtc->state);
  6765. cache_status = kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  6766. SDE_EVT32(DRMID(crtc), cache_status);
  6767. }
  6768. /* initialize crtc */
  6769. struct drm_crtc *sde_crtc_init(struct drm_device *dev, struct drm_plane *plane)
  6770. {
  6771. struct drm_crtc *crtc = NULL;
  6772. struct sde_crtc *sde_crtc = NULL;
  6773. struct msm_drm_private *priv = NULL;
  6774. struct sde_kms *kms = NULL;
  6775. const struct drm_crtc_funcs *crtc_funcs;
  6776. int i, rc;
  6777. priv = dev->dev_private;
  6778. kms = to_sde_kms(priv->kms);
  6779. sde_crtc = kzalloc(sizeof(*sde_crtc), GFP_KERNEL);
  6780. if (!sde_crtc)
  6781. return ERR_PTR(-ENOMEM);
  6782. crtc = &sde_crtc->base;
  6783. crtc->dev = dev;
  6784. mutex_init(&sde_crtc->crtc_lock);
  6785. spin_lock_init(&sde_crtc->spin_lock);
  6786. spin_lock_init(&sde_crtc->event_spin_lock);
  6787. atomic_set(&sde_crtc->frame_pending, 0);
  6788. sde_crtc->enabled = false;
  6789. sde_crtc->kickoff_in_progress = false;
  6790. /* Below parameters are for fps calculation for sysfs node */
  6791. sde_crtc->fps_info.fps_periodic_duration = DEFAULT_FPS_PERIOD_1_SEC;
  6792. sde_crtc->fps_info.time_buf = kmalloc_array(MAX_FRAME_COUNT,
  6793. sizeof(ktime_t), GFP_KERNEL);
  6794. if (!sde_crtc->fps_info.time_buf)
  6795. SDE_ERROR("invalid buffer\n");
  6796. else
  6797. memset(sde_crtc->fps_info.time_buf, 0,
  6798. sizeof(*(sde_crtc->fps_info.time_buf)));
  6799. INIT_LIST_HEAD(&sde_crtc->frame_event_list);
  6800. INIT_LIST_HEAD(&sde_crtc->user_event_list);
  6801. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  6802. INIT_LIST_HEAD(&sde_crtc->frame_events[i].list);
  6803. list_add(&sde_crtc->frame_events[i].list,
  6804. &sde_crtc->frame_event_list);
  6805. kthread_init_work(&sde_crtc->frame_events[i].work,
  6806. sde_crtc_frame_event_work);
  6807. }
  6808. INIT_LIST_HEAD(&sde_crtc->vblank_event_list);
  6809. for (i = 0; i < ARRAY_SIZE(sde_crtc->vblank_events); i++) {
  6810. INIT_LIST_HEAD(&sde_crtc->vblank_events[i].list);
  6811. list_add(&sde_crtc->vblank_events[i].list,
  6812. &sde_crtc->vblank_event_list);
  6813. kthread_init_work(&sde_crtc->vblank_events[i].work,
  6814. sde_crtc_vblank_notify_work);
  6815. }
  6816. crtc_funcs = test_bit(SDE_FEATURE_HW_VSYNC_TS, kms->catalog->features) ?
  6817. &sde_crtc_funcs_v1 : &sde_crtc_funcs;
  6818. drm_crtc_init_with_planes(dev, crtc, plane, NULL, crtc_funcs, NULL);
  6819. drm_crtc_helper_add(crtc, &sde_crtc_helper_funcs);
  6820. if (kms->catalog->hw_fence_rev) {
  6821. set_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask);
  6822. set_bit(HW_FENCE_IN_FENCES_ENABLE, sde_crtc->hwfence_features_mask);
  6823. }
  6824. /* save user friendly CRTC name for later */
  6825. snprintf(sde_crtc->name, SDE_CRTC_NAME_SIZE, "crtc%u", crtc->base.id);
  6826. /* initialize event handling */
  6827. rc = _sde_crtc_init_events(sde_crtc);
  6828. if (rc) {
  6829. drm_crtc_cleanup(crtc);
  6830. kfree(sde_crtc);
  6831. return ERR_PTR(rc);
  6832. }
  6833. /* initialize output fence support */
  6834. sde_crtc->output_fence = sde_fence_init(sde_crtc->name, crtc->base.id);
  6835. if (IS_ERR(sde_crtc->output_fence)) {
  6836. rc = PTR_ERR(sde_crtc->output_fence);
  6837. SDE_ERROR("failed to init fence, %d\n", rc);
  6838. drm_crtc_cleanup(crtc);
  6839. kfree(sde_crtc);
  6840. return ERR_PTR(rc);
  6841. }
  6842. /* create CRTC properties */
  6843. msm_property_init(&sde_crtc->property_info, &crtc->base, dev,
  6844. priv->crtc_property, sde_crtc->property_data,
  6845. CRTC_PROP_COUNT, CRTC_PROP_BLOBCOUNT,
  6846. sizeof(struct sde_crtc_state));
  6847. sde_crtc_install_properties(crtc, kms->catalog);
  6848. /* Install color processing properties */
  6849. sde_cp_crtc_init(crtc);
  6850. sde_cp_crtc_install_properties(crtc);
  6851. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  6852. sde_crtc->cur_perf.llcc_active[i] = false;
  6853. sde_crtc->new_perf.llcc_active[i] = false;
  6854. }
  6855. kthread_init_delayed_work(&sde_crtc->static_cache_read_work,
  6856. __sde_crtc_static_cache_read_work);
  6857. SDE_DEBUG("%s: successfully initialized crtc, hwfence_out:%d, hwfence_in:%d\n",
  6858. sde_crtc->name,
  6859. test_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask),
  6860. test_bit(HW_FENCE_IN_FENCES_ENABLE, sde_crtc->hwfence_features_mask));
  6861. return crtc;
  6862. }
  6863. int sde_crtc_post_init(struct drm_device *dev, struct drm_crtc *crtc)
  6864. {
  6865. struct sde_crtc *sde_crtc;
  6866. int rc = 0;
  6867. if (!dev || !dev->primary || !dev->primary->kdev || !crtc) {
  6868. SDE_ERROR("invalid input param(s)\n");
  6869. rc = -EINVAL;
  6870. goto end;
  6871. }
  6872. sde_crtc = to_sde_crtc(crtc);
  6873. sde_crtc->sysfs_dev = device_create_with_groups(
  6874. dev->primary->kdev->class, dev->primary->kdev, 0, crtc,
  6875. sde_crtc_attr_groups, "sde-crtc-%d", crtc->index);
  6876. if (IS_ERR_OR_NULL(sde_crtc->sysfs_dev)) {
  6877. SDE_ERROR("crtc:%d sysfs create failed rc:%ld\n", crtc->index,
  6878. PTR_ERR(sde_crtc->sysfs_dev));
  6879. if (!sde_crtc->sysfs_dev)
  6880. rc = -EINVAL;
  6881. else
  6882. rc = PTR_ERR(sde_crtc->sysfs_dev);
  6883. goto end;
  6884. }
  6885. sde_crtc->vsync_event_sf = sysfs_get_dirent(
  6886. sde_crtc->sysfs_dev->kobj.sd, "vsync_event");
  6887. if (!sde_crtc->vsync_event_sf)
  6888. SDE_ERROR("crtc:%d vsync_event sysfs create failed\n",
  6889. crtc->base.id);
  6890. sde_crtc->retire_frame_event_sf = sysfs_get_dirent(
  6891. sde_crtc->sysfs_dev->kobj.sd, "retire_frame_event");
  6892. if (!sde_crtc->retire_frame_event_sf)
  6893. SDE_ERROR("crtc:%d retire frame event sysfs create failed\n",
  6894. crtc->base.id);
  6895. end:
  6896. return rc;
  6897. }
  6898. static int _sde_crtc_event_enable(struct sde_kms *kms,
  6899. struct drm_crtc *crtc_drm, u32 event)
  6900. {
  6901. struct sde_crtc *crtc = NULL;
  6902. struct sde_crtc_irq_info *node;
  6903. unsigned long flags;
  6904. bool found = false;
  6905. int ret, i = 0;
  6906. bool add_event = false;
  6907. crtc = to_sde_crtc(crtc_drm);
  6908. spin_lock_irqsave(&crtc->spin_lock, flags);
  6909. list_for_each_entry(node, &crtc->user_event_list, list) {
  6910. if (node->event == event) {
  6911. found = true;
  6912. break;
  6913. }
  6914. }
  6915. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6916. /* event already enabled */
  6917. if (found)
  6918. return 0;
  6919. node = NULL;
  6920. for (i = 0; i < ARRAY_SIZE(custom_events); i++) {
  6921. if (custom_events[i].event == event &&
  6922. custom_events[i].func) {
  6923. node = kzalloc(sizeof(*node), GFP_KERNEL);
  6924. if (!node)
  6925. return -ENOMEM;
  6926. INIT_LIST_HEAD(&node->list);
  6927. INIT_LIST_HEAD(&node->irq.list);
  6928. node->func = custom_events[i].func;
  6929. node->event = event;
  6930. node->state = IRQ_NOINIT;
  6931. spin_lock_init(&node->state_lock);
  6932. break;
  6933. }
  6934. }
  6935. if (!node) {
  6936. SDE_ERROR("unsupported event %x\n", event);
  6937. return -EINVAL;
  6938. }
  6939. ret = 0;
  6940. if (crtc_drm->enabled) {
  6941. ret = pm_runtime_resume_and_get(crtc_drm->dev->dev);
  6942. if (ret < 0) {
  6943. SDE_ERROR("failed to enable power resource %d\n", ret);
  6944. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  6945. kfree(node);
  6946. return ret;
  6947. }
  6948. INIT_LIST_HEAD(&node->irq.list);
  6949. mutex_lock(&crtc->crtc_lock);
  6950. ret = node->func(crtc_drm, true, &node->irq);
  6951. if (!ret) {
  6952. spin_lock_irqsave(&crtc->spin_lock, flags);
  6953. list_add_tail(&node->list, &crtc->user_event_list);
  6954. add_event = true;
  6955. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6956. }
  6957. mutex_unlock(&crtc->crtc_lock);
  6958. pm_runtime_put_sync(crtc_drm->dev->dev);
  6959. }
  6960. if (add_event)
  6961. return 0;
  6962. if (!ret) {
  6963. spin_lock_irqsave(&crtc->spin_lock, flags);
  6964. list_add_tail(&node->list, &crtc->user_event_list);
  6965. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6966. } else {
  6967. kfree(node);
  6968. }
  6969. return ret;
  6970. }
  6971. static int _sde_crtc_event_disable(struct sde_kms *kms,
  6972. struct drm_crtc *crtc_drm, u32 event)
  6973. {
  6974. struct sde_crtc *crtc = NULL;
  6975. struct sde_crtc_irq_info *node = NULL;
  6976. unsigned long flags;
  6977. bool found = false;
  6978. int ret;
  6979. crtc = to_sde_crtc(crtc_drm);
  6980. spin_lock_irqsave(&crtc->spin_lock, flags);
  6981. list_for_each_entry(node, &crtc->user_event_list, list) {
  6982. if (node->event == event) {
  6983. list_del_init(&node->list);
  6984. found = true;
  6985. break;
  6986. }
  6987. }
  6988. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6989. /* event already disabled */
  6990. if (!found)
  6991. return 0;
  6992. /**
  6993. * crtc is disabled interrupts are cleared remove from the list,
  6994. * no need to disable/de-register.
  6995. */
  6996. if (!crtc_drm->enabled) {
  6997. kfree(node);
  6998. return 0;
  6999. }
  7000. ret = pm_runtime_resume_and_get(crtc_drm->dev->dev);
  7001. if (ret < 0) {
  7002. SDE_ERROR("failed to enable power resource %d\n", ret);
  7003. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  7004. kfree(node);
  7005. return ret;
  7006. }
  7007. ret = node->func(crtc_drm, false, &node->irq);
  7008. if (ret) {
  7009. spin_lock_irqsave(&crtc->spin_lock, flags);
  7010. list_add_tail(&node->list, &crtc->user_event_list);
  7011. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  7012. } else {
  7013. kfree(node);
  7014. }
  7015. pm_runtime_put_sync(crtc_drm->dev->dev);
  7016. return ret;
  7017. }
  7018. int sde_crtc_register_custom_event(struct sde_kms *kms,
  7019. struct drm_crtc *crtc_drm, u32 event, bool en)
  7020. {
  7021. struct sde_crtc *crtc = NULL;
  7022. int ret;
  7023. crtc = to_sde_crtc(crtc_drm);
  7024. if (!crtc || !kms || !kms->dev) {
  7025. DRM_ERROR("invalid sde_crtc %pK kms %pK dev %pK\n", crtc,
  7026. kms, ((kms) ? (kms->dev) : NULL));
  7027. return -EINVAL;
  7028. }
  7029. if (en)
  7030. ret = _sde_crtc_event_enable(kms, crtc_drm, event);
  7031. else
  7032. ret = _sde_crtc_event_disable(kms, crtc_drm, event);
  7033. return ret;
  7034. }
  7035. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  7036. bool en, struct sde_irq_callback *irq)
  7037. {
  7038. return 0;
  7039. }
  7040. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  7041. struct sde_irq_callback *noirq)
  7042. {
  7043. /*
  7044. * IRQ object noirq is not being used here since there is
  7045. * no crtc irq from pm event.
  7046. */
  7047. return 0;
  7048. }
  7049. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  7050. bool en, struct sde_irq_callback *irq)
  7051. {
  7052. return 0;
  7053. }
  7054. static int sde_crtc_mmrm_interrupt_handler(struct drm_crtc *crtc_drm,
  7055. bool en, struct sde_irq_callback *irq)
  7056. {
  7057. return 0;
  7058. }
  7059. static int sde_crtc_opr_event_handler(struct drm_crtc *crtc_drm,
  7060. bool en, struct sde_irq_callback *irq)
  7061. {
  7062. struct sde_crtc *sde_crtc;
  7063. sde_crtc = to_sde_crtc(crtc_drm);
  7064. if (!sde_crtc)
  7065. return -EINVAL;
  7066. sde_crtc->opr_event_notify_enabled = en;
  7067. return 0;
  7068. }
  7069. static int sde_crtc_vm_release_handler(struct drm_crtc *crtc_drm,
  7070. bool en, struct sde_irq_callback *irq)
  7071. {
  7072. return 0;
  7073. }
  7074. static int sde_crtc_frame_data_interrupt_handler(struct drm_crtc *crtc_drm,
  7075. bool en, struct sde_irq_callback *irq)
  7076. {
  7077. return 0;
  7078. }
  7079. /**
  7080. * sde_crtc_update_cont_splash_settings - update mixer settings
  7081. * and initial clk during device bootup for cont_splash use case
  7082. * @crtc: Pointer to drm crtc structure
  7083. */
  7084. void sde_crtc_update_cont_splash_settings(struct drm_crtc *crtc)
  7085. {
  7086. struct sde_kms *kms = NULL;
  7087. struct msm_drm_private *priv;
  7088. struct sde_crtc *sde_crtc;
  7089. u64 rate;
  7090. if (!crtc || !crtc->state || !crtc->dev || !crtc->dev->dev_private) {
  7091. SDE_ERROR("invalid crtc\n");
  7092. return;
  7093. }
  7094. priv = crtc->dev->dev_private;
  7095. kms = to_sde_kms(priv->kms);
  7096. if (!kms || !kms->catalog) {
  7097. SDE_ERROR("invalid parameters\n");
  7098. return;
  7099. }
  7100. _sde_crtc_setup_mixers(crtc);
  7101. sde_cp_crtc_refresh_status_properties(crtc);
  7102. crtc->enabled = true;
  7103. /* update core clk value for initial state with cont-splash */
  7104. sde_crtc = to_sde_crtc(crtc);
  7105. rate = sde_power_clk_get_rate(&priv->phandle, kms->perf.clk_name);
  7106. sde_crtc->cur_perf.core_clk_rate = (rate > 0) ?
  7107. rate : kms->perf.max_core_clk_rate;
  7108. sde_crtc->cur_perf.core_clk_rate = kms->perf.max_core_clk_rate;
  7109. }
  7110. static void sde_crtc_install_noise_layer_properties(struct sde_crtc *sde_crtc,
  7111. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  7112. {
  7113. struct sde_lm_cfg *lm;
  7114. char feature_name[256];
  7115. u32 version;
  7116. if (!catalog->mixer_count)
  7117. return;
  7118. lm = &catalog->mixer[0];
  7119. if (!(lm->features & BIT(SDE_MIXER_NOISE_LAYER)))
  7120. return;
  7121. version = lm->sblk->nlayer.version >> 16;
  7122. snprintf(feature_name, ARRAY_SIZE(feature_name), "%s%d", "noise_layer_v", version);
  7123. switch (version) {
  7124. case 1:
  7125. sde_kms_info_add_keyint(info, "has_noise_layer", 1);
  7126. msm_property_install_volatile_range(&sde_crtc->property_info,
  7127. feature_name, 0x0, 0, ~0, 0, CRTC_PROP_NOISE_LAYER_V1);
  7128. break;
  7129. default:
  7130. SDE_ERROR("unsupported noise layer version %d\n", version);
  7131. break;
  7132. }
  7133. }
  7134. static int _sde_crtc_set_noise_layer(struct sde_crtc *sde_crtc,
  7135. struct sde_crtc_state *cstate,
  7136. void __user *usr_ptr)
  7137. {
  7138. int ret;
  7139. if (!sde_crtc || !cstate) {
  7140. SDE_ERROR("invalid sde_crtc/state\n");
  7141. return -EINVAL;
  7142. }
  7143. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  7144. if (!usr_ptr) {
  7145. SDE_DEBUG("noise layer removed\n");
  7146. cstate->noise_layer_en = false;
  7147. set_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  7148. return 0;
  7149. }
  7150. ret = copy_from_user(&cstate->layer_cfg, usr_ptr,
  7151. sizeof(cstate->layer_cfg));
  7152. if (ret) {
  7153. SDE_ERROR("failed to copy noise layer %d\n", ret);
  7154. return -EFAULT;
  7155. }
  7156. if (cstate->layer_cfg.zposn != cstate->layer_cfg.zposattn - 1 ||
  7157. cstate->layer_cfg.zposattn >= SDE_STAGE_MAX ||
  7158. !cstate->layer_cfg.attn_factor ||
  7159. cstate->layer_cfg.attn_factor > DRM_NOISE_ATTN_MAX ||
  7160. cstate->layer_cfg.strength > DRM_NOISE_STREN_MAX ||
  7161. !cstate->layer_cfg.alpha_noise ||
  7162. cstate->layer_cfg.alpha_noise > DRM_NOISE_ATTN_MAX) {
  7163. SDE_ERROR("invalid param zposn %d zposattn %d attn_factor %d \
  7164. strength %d alpha noise %d\n", cstate->layer_cfg.zposn,
  7165. cstate->layer_cfg.zposattn, cstate->layer_cfg.attn_factor,
  7166. cstate->layer_cfg.strength, cstate->layer_cfg.alpha_noise);
  7167. return -EINVAL;
  7168. }
  7169. cstate->noise_layer_en = true;
  7170. set_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  7171. return 0;
  7172. }
  7173. static void sde_cp_crtc_apply_noise(struct drm_crtc *crtc,
  7174. struct drm_crtc_state *state)
  7175. {
  7176. struct sde_crtc *scrtc = to_sde_crtc(crtc);
  7177. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  7178. struct sde_hw_mixer *lm;
  7179. int i;
  7180. struct sde_hw_noise_layer_cfg cfg;
  7181. struct sde_kms *kms;
  7182. if (!test_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty))
  7183. return;
  7184. kms = _sde_crtc_get_kms(crtc);
  7185. if (!kms || !kms->catalog) {
  7186. SDE_ERROR("Invalid kms\n");
  7187. return;
  7188. }
  7189. cfg.flags = cstate->layer_cfg.flags;
  7190. cfg.alpha_noise = cstate->layer_cfg.alpha_noise;
  7191. cfg.attn_factor = cstate->layer_cfg.attn_factor;
  7192. cfg.strength = cstate->layer_cfg.strength;
  7193. if (!test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features)) {
  7194. cfg.noise_blend_stage = cstate->layer_cfg.zposn + SDE_STAGE_0;
  7195. cfg.attn_blend_stage = cstate->layer_cfg.zposattn + SDE_STAGE_0;
  7196. } else {
  7197. cfg.noise_blend_stage = cstate->layer_cfg.zposn;
  7198. cfg.attn_blend_stage = cstate->layer_cfg.zposattn;
  7199. }
  7200. for (i = 0; i < scrtc->num_mixers; i++) {
  7201. lm = scrtc->mixers[i].hw_lm;
  7202. if (!lm->ops.setup_noise_layer)
  7203. break;
  7204. if (!cstate->noise_layer_en)
  7205. lm->ops.setup_noise_layer(lm, NULL);
  7206. else
  7207. lm->ops.setup_noise_layer(lm, &cfg);
  7208. }
  7209. if (!cstate->noise_layer_en)
  7210. clear_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  7211. }
  7212. void sde_crtc_disable_cp_features(struct drm_crtc *crtc)
  7213. {
  7214. sde_cp_disable_features(crtc);
  7215. }
  7216. void _sde_crtc_vm_release_notify(struct drm_crtc *crtc)
  7217. {
  7218. uint32_t val = 1;
  7219. sde_crtc_event_notify(crtc, DRM_EVENT_VM_RELEASE, &val, sizeof(uint32_t));
  7220. }
  7221. void sde_crtc_calc_vpadding_param(struct drm_crtc_state *state, u32 crtc_y, uint32_t crtc_h,
  7222. u32 *padding_y, u32 *padding_start, u32 *padding_height)
  7223. {
  7224. struct sde_kms *kms;
  7225. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  7226. u32 y_remain, y_start, y_end;
  7227. u32 m, n;
  7228. kms = _sde_crtc_get_kms(state->crtc);
  7229. if (!kms || !kms->catalog) {
  7230. SDE_ERROR("invalid kms or catalog\n");
  7231. return;
  7232. }
  7233. if (!kms->catalog->has_line_insertion)
  7234. return;
  7235. if (!cstate->line_insertion.padding_active) {
  7236. SDE_ERROR("zero padding active value\n");
  7237. return;
  7238. }
  7239. /*
  7240. * Computation logic to add number of dummy and active line at
  7241. * precise position on display
  7242. */
  7243. m = cstate->line_insertion.padding_active;
  7244. n = m + cstate->line_insertion.padding_dummy;
  7245. if (m == 0)
  7246. return;
  7247. y_remain = crtc_y % m;
  7248. y_start = y_remain + crtc_y / m * n;
  7249. y_end = (((crtc_y + crtc_h - 1) / m) * n) + ((crtc_y + crtc_h - 1) % m);
  7250. *padding_y = y_start;
  7251. *padding_start = m - y_remain;
  7252. *padding_height = y_end - y_start + 1;
  7253. SDE_EVT32(DRMID(cstate->base.crtc), y_remain, y_start, y_end, *padding_y, *padding_start,
  7254. *padding_height);
  7255. SDE_DEBUG("crtc:%d padding_y:%d padding_start:%d padding_height:%d\n",
  7256. DRMID(cstate->base.crtc), *padding_y, *padding_start, *padding_height);
  7257. }