dp_rx_err.c 88 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "hal_hw_headers.h"
  20. #include "dp_types.h"
  21. #include "dp_rx.h"
  22. #include "dp_tx.h"
  23. #include "dp_peer.h"
  24. #include "dp_internal.h"
  25. #include "hal_api.h"
  26. #include "qdf_trace.h"
  27. #include "qdf_nbuf.h"
  28. #include "dp_rx_defrag.h"
  29. #include "dp_ipa.h"
  30. #ifdef WIFI_MONITOR_SUPPORT
  31. #include "dp_htt.h"
  32. #include <dp_mon.h>
  33. #endif
  34. #ifdef FEATURE_WDS
  35. #include "dp_txrx_wds.h"
  36. #endif
  37. #include <enet.h> /* LLC_SNAP_HDR_LEN */
  38. #include "qdf_net_types.h"
  39. #include "dp_rx_buffer_pool.h"
  40. #define dp_rx_err_alert(params...) QDF_TRACE_FATAL(QDF_MODULE_ID_DP_RX_ERROR, params)
  41. #define dp_rx_err_warn(params...) QDF_TRACE_WARN(QDF_MODULE_ID_DP_RX_ERROR, params)
  42. #define dp_rx_err_info(params...) \
  43. __QDF_TRACE_FL(QDF_TRACE_LEVEL_INFO_HIGH, QDF_MODULE_ID_DP_RX_ERROR, ## params)
  44. #define dp_rx_err_info_rl(params...) \
  45. __QDF_TRACE_RL(QDF_TRACE_LEVEL_INFO_HIGH, QDF_MODULE_ID_DP_RX_ERROR, ## params)
  46. #define dp_rx_err_debug(params...) QDF_TRACE_DEBUG(QDF_MODULE_ID_DP_RX_ERROR, params)
  47. #ifndef QCA_HOST_MODE_WIFI_DISABLED
  48. /* Max regular Rx packet routing error */
  49. #define DP_MAX_REG_RX_ROUTING_ERRS_THRESHOLD 20
  50. #define DP_MAX_REG_RX_ROUTING_ERRS_IN_TIMEOUT 10
  51. #define DP_RX_ERR_ROUTE_TIMEOUT_US (5 * 1000 * 1000) /* micro seconds */
  52. #ifdef FEATURE_MEC
  53. bool dp_rx_mcast_echo_check(struct dp_soc *soc,
  54. struct dp_txrx_peer *txrx_peer,
  55. uint8_t *rx_tlv_hdr,
  56. qdf_nbuf_t nbuf)
  57. {
  58. struct dp_vdev *vdev = txrx_peer->vdev;
  59. struct dp_pdev *pdev = vdev->pdev;
  60. struct dp_mec_entry *mecentry = NULL;
  61. struct dp_ast_entry *ase = NULL;
  62. uint16_t sa_idx = 0;
  63. uint8_t *data;
  64. /*
  65. * Multicast Echo Check is required only if vdev is STA and
  66. * received pkt is a multicast/broadcast pkt. otherwise
  67. * skip the MEC check.
  68. */
  69. if (vdev->opmode != wlan_op_mode_sta)
  70. return false;
  71. if (!hal_rx_msdu_end_da_is_mcbc_get(soc->hal_soc, rx_tlv_hdr))
  72. return false;
  73. data = qdf_nbuf_data(nbuf);
  74. /*
  75. * if the received pkts src mac addr matches with vdev
  76. * mac address then drop the pkt as it is looped back
  77. */
  78. if (!(qdf_mem_cmp(&data[QDF_MAC_ADDR_SIZE],
  79. vdev->mac_addr.raw,
  80. QDF_MAC_ADDR_SIZE)))
  81. return true;
  82. /*
  83. * In case of qwrap isolation mode, donot drop loopback packets.
  84. * In isolation mode, all packets from the wired stations need to go
  85. * to rootap and loop back to reach the wireless stations and
  86. * vice-versa.
  87. */
  88. if (qdf_unlikely(vdev->isolation_vdev))
  89. return false;
  90. /*
  91. * if the received pkts src mac addr matches with the
  92. * wired PCs MAC addr which is behind the STA or with
  93. * wireless STAs MAC addr which are behind the Repeater,
  94. * then drop the pkt as it is looped back
  95. */
  96. if (hal_rx_msdu_end_sa_is_valid_get(soc->hal_soc, rx_tlv_hdr)) {
  97. sa_idx = hal_rx_msdu_end_sa_idx_get(soc->hal_soc, rx_tlv_hdr);
  98. if ((sa_idx < 0) ||
  99. (sa_idx >= wlan_cfg_get_max_ast_idx(soc->wlan_cfg_ctx))) {
  100. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  101. "invalid sa_idx: %d", sa_idx);
  102. qdf_assert_always(0);
  103. }
  104. qdf_spin_lock_bh(&soc->ast_lock);
  105. ase = soc->ast_table[sa_idx];
  106. /*
  107. * this check was not needed since MEC is not dependent on AST,
  108. * but if we dont have this check SON has some issues in
  109. * dual backhaul scenario. in APS SON mode, client connected
  110. * to RE 2G and sends multicast packets. the RE sends it to CAP
  111. * over 5G backhaul. the CAP loopback it on 2G to RE.
  112. * On receiving in 2G STA vap, we assume that client has roamed
  113. * and kickout the client.
  114. */
  115. if (ase && (ase->peer_id != txrx_peer->peer_id)) {
  116. qdf_spin_unlock_bh(&soc->ast_lock);
  117. goto drop;
  118. }
  119. qdf_spin_unlock_bh(&soc->ast_lock);
  120. }
  121. qdf_spin_lock_bh(&soc->mec_lock);
  122. mecentry = dp_peer_mec_hash_find_by_pdevid(soc, pdev->pdev_id,
  123. &data[QDF_MAC_ADDR_SIZE]);
  124. if (!mecentry) {
  125. qdf_spin_unlock_bh(&soc->mec_lock);
  126. return false;
  127. }
  128. qdf_spin_unlock_bh(&soc->mec_lock);
  129. drop:
  130. dp_rx_err_info("%pK: received pkt with same src mac " QDF_MAC_ADDR_FMT,
  131. soc, QDF_MAC_ADDR_REF(&data[QDF_MAC_ADDR_SIZE]));
  132. return true;
  133. }
  134. #endif
  135. #endif /* QCA_HOST_MODE_WIFI_DISABLED */
  136. void dp_rx_link_desc_refill_duplicate_check(
  137. struct dp_soc *soc,
  138. struct hal_buf_info *buf_info,
  139. hal_buff_addrinfo_t ring_buf_info)
  140. {
  141. struct hal_buf_info current_link_desc_buf_info = { 0 };
  142. /* do duplicate link desc address check */
  143. hal_rx_buffer_addr_info_get_paddr(ring_buf_info,
  144. &current_link_desc_buf_info);
  145. /*
  146. * TODO - Check if the hal soc api call can be removed
  147. * since the cookie is just used for print.
  148. * buffer_addr_info is the first element of ring_desc
  149. */
  150. hal_rx_buf_cookie_rbm_get(soc->hal_soc,
  151. (uint32_t *)ring_buf_info,
  152. &current_link_desc_buf_info);
  153. if (qdf_unlikely(current_link_desc_buf_info.paddr ==
  154. buf_info->paddr)) {
  155. dp_info_rl("duplicate link desc addr: %llu, cookie: 0x%x",
  156. current_link_desc_buf_info.paddr,
  157. current_link_desc_buf_info.sw_cookie);
  158. DP_STATS_INC(soc, rx.err.dup_refill_link_desc, 1);
  159. }
  160. *buf_info = current_link_desc_buf_info;
  161. }
  162. QDF_STATUS
  163. dp_rx_link_desc_return_by_addr(struct dp_soc *soc,
  164. hal_buff_addrinfo_t link_desc_addr,
  165. uint8_t bm_action)
  166. {
  167. struct dp_srng *wbm_desc_rel_ring = &soc->wbm_desc_rel_ring;
  168. hal_ring_handle_t wbm_rel_srng = wbm_desc_rel_ring->hal_srng;
  169. hal_soc_handle_t hal_soc = soc->hal_soc;
  170. QDF_STATUS status = QDF_STATUS_E_FAILURE;
  171. void *src_srng_desc;
  172. if (!wbm_rel_srng) {
  173. dp_rx_err_err("%pK: WBM RELEASE RING not initialized", soc);
  174. return status;
  175. }
  176. /* do duplicate link desc address check */
  177. dp_rx_link_desc_refill_duplicate_check(
  178. soc,
  179. &soc->last_op_info.wbm_rel_link_desc,
  180. link_desc_addr);
  181. if (qdf_unlikely(hal_srng_access_start(hal_soc, wbm_rel_srng))) {
  182. /* TODO */
  183. /*
  184. * Need API to convert from hal_ring pointer to
  185. * Ring Type / Ring Id combo
  186. */
  187. dp_rx_err_err("%pK: HAL RING Access For WBM Release SRNG Failed - %pK",
  188. soc, wbm_rel_srng);
  189. DP_STATS_INC(soc, rx.err.hal_ring_access_fail, 1);
  190. goto done;
  191. }
  192. src_srng_desc = hal_srng_src_get_next(hal_soc, wbm_rel_srng);
  193. if (qdf_likely(src_srng_desc)) {
  194. /* Return link descriptor through WBM ring (SW2WBM)*/
  195. hal_rx_msdu_link_desc_set(hal_soc,
  196. src_srng_desc, link_desc_addr, bm_action);
  197. status = QDF_STATUS_SUCCESS;
  198. } else {
  199. struct hal_srng *srng = (struct hal_srng *)wbm_rel_srng;
  200. DP_STATS_INC(soc, rx.err.hal_ring_access_full_fail, 1);
  201. dp_info_rl("WBM Release Ring (Id %d) Full(Fail CNT %u)",
  202. srng->ring_id,
  203. soc->stats.rx.err.hal_ring_access_full_fail);
  204. dp_info_rl("HP 0x%x Reap HP 0x%x TP 0x%x Cached TP 0x%x",
  205. *srng->u.src_ring.hp_addr,
  206. srng->u.src_ring.reap_hp,
  207. *srng->u.src_ring.tp_addr,
  208. srng->u.src_ring.cached_tp);
  209. QDF_BUG(0);
  210. }
  211. done:
  212. hal_srng_access_end(hal_soc, wbm_rel_srng);
  213. return status;
  214. }
  215. qdf_export_symbol(dp_rx_link_desc_return_by_addr);
  216. QDF_STATUS
  217. dp_rx_link_desc_return(struct dp_soc *soc, hal_ring_desc_t ring_desc,
  218. uint8_t bm_action)
  219. {
  220. void *buf_addr_info = HAL_RX_REO_BUF_ADDR_INFO_GET(ring_desc);
  221. return dp_rx_link_desc_return_by_addr(soc, buf_addr_info, bm_action);
  222. }
  223. #ifndef QCA_HOST_MODE_WIFI_DISABLED
  224. /**
  225. * dp_rx_msdus_drop() - Drops all MSDU's per MPDU
  226. *
  227. * @soc: core txrx main context
  228. * @ring_desc: opaque pointer to the REO error ring descriptor
  229. * @mpdu_desc_info: MPDU descriptor information from ring descriptor
  230. * @mac_id: mac ID
  231. * @quota: No. of units (packets) that can be serviced in one shot.
  232. *
  233. * This function is used to drop all MSDU in an MPDU
  234. *
  235. * Return: uint32_t: No. of elements processed
  236. */
  237. static uint32_t
  238. dp_rx_msdus_drop(struct dp_soc *soc, hal_ring_desc_t ring_desc,
  239. struct hal_rx_mpdu_desc_info *mpdu_desc_info,
  240. uint8_t *mac_id,
  241. uint32_t quota)
  242. {
  243. uint32_t rx_bufs_used = 0;
  244. void *link_desc_va;
  245. struct hal_buf_info buf_info;
  246. struct dp_pdev *pdev;
  247. struct hal_rx_msdu_list msdu_list; /* MSDU's per MPDU */
  248. int i;
  249. uint8_t *rx_tlv_hdr;
  250. uint32_t tid;
  251. struct rx_desc_pool *rx_desc_pool;
  252. struct dp_rx_desc *rx_desc;
  253. /* First field in REO Dst ring Desc is buffer_addr_info */
  254. void *buf_addr_info = ring_desc;
  255. struct buffer_addr_info cur_link_desc_addr_info = { 0 };
  256. struct buffer_addr_info next_link_desc_addr_info = { 0 };
  257. hal_rx_reo_buf_paddr_get(soc->hal_soc, ring_desc, &buf_info);
  258. /* buffer_addr_info is the first element of ring_desc */
  259. hal_rx_buf_cookie_rbm_get(soc->hal_soc,
  260. (uint32_t *)ring_desc,
  261. &buf_info);
  262. link_desc_va = dp_rx_cookie_2_link_desc_va(soc, &buf_info);
  263. if (!link_desc_va) {
  264. dp_rx_err_debug("link desc va is null, soc %pk", soc);
  265. return rx_bufs_used;
  266. }
  267. more_msdu_link_desc:
  268. /* No UNMAP required -- this is "malloc_consistent" memory */
  269. hal_rx_msdu_list_get(soc->hal_soc, link_desc_va, &msdu_list,
  270. &mpdu_desc_info->msdu_count);
  271. for (i = 0; (i < mpdu_desc_info->msdu_count); i++) {
  272. rx_desc = soc->arch_ops.dp_rx_desc_cookie_2_va(
  273. soc, msdu_list.sw_cookie[i]);
  274. qdf_assert_always(rx_desc);
  275. /* all buffers from a MSDU link link belong to same pdev */
  276. *mac_id = rx_desc->pool_id;
  277. pdev = dp_get_pdev_for_lmac_id(soc, rx_desc->pool_id);
  278. if (!pdev) {
  279. dp_rx_err_debug("%pK: pdev is null for pool_id = %d",
  280. soc, rx_desc->pool_id);
  281. return rx_bufs_used;
  282. }
  283. if (!dp_rx_desc_check_magic(rx_desc)) {
  284. dp_rx_err_err("%pK: Invalid rx_desc cookie=%d",
  285. soc, msdu_list.sw_cookie[i]);
  286. return rx_bufs_used;
  287. }
  288. rx_desc_pool = &soc->rx_desc_buf[rx_desc->pool_id];
  289. dp_ipa_rx_buf_smmu_mapping_lock(soc);
  290. dp_rx_nbuf_unmap_pool(soc, rx_desc_pool, rx_desc->nbuf);
  291. rx_desc->unmapped = 1;
  292. dp_ipa_rx_buf_smmu_mapping_unlock(soc);
  293. rx_desc->rx_buf_start = qdf_nbuf_data(rx_desc->nbuf);
  294. rx_bufs_used++;
  295. tid = hal_rx_mpdu_start_tid_get(soc->hal_soc,
  296. rx_desc->rx_buf_start);
  297. dp_rx_err_err("%pK: Packet received with PN error for tid :%d",
  298. soc, tid);
  299. rx_tlv_hdr = qdf_nbuf_data(rx_desc->nbuf);
  300. if (hal_rx_encryption_info_valid(soc->hal_soc, rx_tlv_hdr))
  301. hal_rx_print_pn(soc->hal_soc, rx_tlv_hdr);
  302. dp_rx_err_send_pktlog(soc, pdev, mpdu_desc_info,
  303. rx_desc->nbuf,
  304. QDF_TX_RX_STATUS_DROP, true);
  305. /* Just free the buffers */
  306. dp_rx_buffer_pool_nbuf_free(soc, rx_desc->nbuf, *mac_id);
  307. dp_rx_add_to_free_desc_list(&pdev->free_list_head,
  308. &pdev->free_list_tail, rx_desc);
  309. }
  310. /*
  311. * If the msdu's are spread across multiple link-descriptors,
  312. * we cannot depend solely on the msdu_count(e.g., if msdu is
  313. * spread across multiple buffers).Hence, it is
  314. * necessary to check the next link_descriptor and release
  315. * all the msdu's that are part of it.
  316. */
  317. hal_rx_get_next_msdu_link_desc_buf_addr_info(
  318. link_desc_va,
  319. &next_link_desc_addr_info);
  320. if (hal_rx_is_buf_addr_info_valid(
  321. &next_link_desc_addr_info)) {
  322. /* Clear the next link desc info for the current link_desc */
  323. hal_rx_clear_next_msdu_link_desc_buf_addr_info(link_desc_va);
  324. dp_rx_link_desc_return_by_addr(soc, buf_addr_info,
  325. HAL_BM_ACTION_PUT_IN_IDLE_LIST);
  326. hal_rx_buffer_addr_info_get_paddr(
  327. &next_link_desc_addr_info,
  328. &buf_info);
  329. /* buffer_addr_info is the first element of ring_desc */
  330. hal_rx_buf_cookie_rbm_get(soc->hal_soc,
  331. (uint32_t *)&next_link_desc_addr_info,
  332. &buf_info);
  333. cur_link_desc_addr_info = next_link_desc_addr_info;
  334. buf_addr_info = &cur_link_desc_addr_info;
  335. link_desc_va =
  336. dp_rx_cookie_2_link_desc_va(soc, &buf_info);
  337. goto more_msdu_link_desc;
  338. }
  339. quota--;
  340. dp_rx_link_desc_return_by_addr(soc, buf_addr_info,
  341. HAL_BM_ACTION_PUT_IN_IDLE_LIST);
  342. return rx_bufs_used;
  343. }
  344. /**
  345. * dp_rx_pn_error_handle() - Handles PN check errors
  346. *
  347. * @soc: core txrx main context
  348. * @ring_desc: opaque pointer to the REO error ring descriptor
  349. * @mpdu_desc_info: MPDU descriptor information from ring descriptor
  350. * @mac_id: mac ID
  351. * @quota: No. of units (packets) that can be serviced in one shot.
  352. *
  353. * This function implements PN error handling
  354. * If the peer is configured to ignore the PN check errors
  355. * or if DP feels, that this frame is still OK, the frame can be
  356. * re-injected back to REO to use some of the other features
  357. * of REO e.g. duplicate detection/routing to other cores
  358. *
  359. * Return: uint32_t: No. of elements processed
  360. */
  361. static uint32_t
  362. dp_rx_pn_error_handle(struct dp_soc *soc, hal_ring_desc_t ring_desc,
  363. struct hal_rx_mpdu_desc_info *mpdu_desc_info,
  364. uint8_t *mac_id,
  365. uint32_t quota)
  366. {
  367. uint16_t peer_id;
  368. uint32_t rx_bufs_used = 0;
  369. struct dp_txrx_peer *txrx_peer;
  370. bool peer_pn_policy = false;
  371. dp_txrx_ref_handle txrx_ref_handle = NULL;
  372. peer_id = dp_rx_peer_metadata_peer_id_get(soc,
  373. mpdu_desc_info->peer_meta_data);
  374. txrx_peer = dp_tgt_txrx_peer_get_ref_by_id(soc, peer_id,
  375. &txrx_ref_handle,
  376. DP_MOD_ID_RX_ERR);
  377. if (qdf_likely(txrx_peer)) {
  378. /*
  379. * TODO: Check for peer specific policies & set peer_pn_policy
  380. */
  381. dp_err_rl("discard rx due to PN error for peer %pK",
  382. txrx_peer);
  383. dp_txrx_peer_unref_delete(txrx_ref_handle, DP_MOD_ID_RX_ERR);
  384. }
  385. dp_rx_err_err("%pK: Packet received with PN error", soc);
  386. /* No peer PN policy -- definitely drop */
  387. if (!peer_pn_policy)
  388. rx_bufs_used = dp_rx_msdus_drop(soc, ring_desc,
  389. mpdu_desc_info,
  390. mac_id, quota);
  391. return rx_bufs_used;
  392. }
  393. #ifdef DP_RX_DELIVER_ALL_OOR_FRAMES
  394. /**
  395. * dp_rx_deliver_oor_frame() - deliver OOR frames to stack
  396. * @soc: Datapath soc handler
  397. * @txrx_peer: pointer to DP peer
  398. * @nbuf: pointer to the skb of RX frame
  399. * @frame_mask: the mask for special frame needed
  400. * @rx_tlv_hdr: start of rx tlv header
  401. *
  402. * note: Msdu_len must have been stored in QDF_NBUF_CB_RX_PKT_LEN(nbuf) and
  403. * single nbuf is expected.
  404. *
  405. * return: true - nbuf has been delivered to stack, false - not.
  406. */
  407. static bool
  408. dp_rx_deliver_oor_frame(struct dp_soc *soc,
  409. struct dp_txrx_peer *txrx_peer,
  410. qdf_nbuf_t nbuf, uint32_t frame_mask,
  411. uint8_t *rx_tlv_hdr)
  412. {
  413. uint32_t l2_hdr_offset = 0;
  414. uint16_t msdu_len = 0;
  415. uint32_t skip_len;
  416. l2_hdr_offset =
  417. hal_rx_msdu_end_l3_hdr_padding_get(soc->hal_soc, rx_tlv_hdr);
  418. if (qdf_unlikely(qdf_nbuf_is_frag(nbuf))) {
  419. skip_len = l2_hdr_offset;
  420. } else {
  421. msdu_len = QDF_NBUF_CB_RX_PKT_LEN(nbuf);
  422. skip_len = l2_hdr_offset + soc->rx_pkt_tlv_size;
  423. qdf_nbuf_set_pktlen(nbuf, msdu_len + skip_len);
  424. }
  425. QDF_NBUF_CB_RX_NUM_ELEMENTS_IN_LIST(nbuf) = 1;
  426. dp_rx_set_hdr_pad(nbuf, l2_hdr_offset);
  427. qdf_nbuf_pull_head(nbuf, skip_len);
  428. qdf_nbuf_set_exc_frame(nbuf, 1);
  429. dp_info_rl("OOR frame, mpdu sn 0x%x",
  430. hal_rx_get_rx_sequence(soc->hal_soc, rx_tlv_hdr));
  431. dp_rx_deliver_to_stack(soc, txrx_peer->vdev, txrx_peer, nbuf, NULL);
  432. return true;
  433. }
  434. #else
  435. static bool
  436. dp_rx_deliver_oor_frame(struct dp_soc *soc,
  437. struct dp_txrx_peer *txrx_peer,
  438. qdf_nbuf_t nbuf, uint32_t frame_mask,
  439. uint8_t *rx_tlv_hdr)
  440. {
  441. return dp_rx_deliver_special_frame(soc, txrx_peer, nbuf, frame_mask,
  442. rx_tlv_hdr);
  443. }
  444. #endif
  445. /**
  446. * dp_rx_oor_handle() - Handles the msdu which is OOR error
  447. *
  448. * @soc: core txrx main context
  449. * @nbuf: pointer to msdu skb
  450. * @peer_id: dp peer ID
  451. * @rx_tlv_hdr: start of rx tlv header
  452. *
  453. * This function process the msdu delivered from REO2TCL
  454. * ring with error type OOR
  455. *
  456. * Return: None
  457. */
  458. static void
  459. dp_rx_oor_handle(struct dp_soc *soc,
  460. qdf_nbuf_t nbuf,
  461. uint16_t peer_id,
  462. uint8_t *rx_tlv_hdr)
  463. {
  464. uint32_t frame_mask = wlan_cfg_get_special_frame_cfg(soc->wlan_cfg_ctx);
  465. struct dp_txrx_peer *txrx_peer = NULL;
  466. dp_txrx_ref_handle txrx_ref_handle = NULL;
  467. txrx_peer = dp_tgt_txrx_peer_get_ref_by_id(soc, peer_id,
  468. &txrx_ref_handle,
  469. DP_MOD_ID_RX_ERR);
  470. if (!txrx_peer) {
  471. dp_info_rl("peer not found");
  472. goto free_nbuf;
  473. }
  474. if (dp_rx_deliver_oor_frame(soc, txrx_peer, nbuf, frame_mask,
  475. rx_tlv_hdr)) {
  476. DP_STATS_INC(soc, rx.err.reo_err_oor_to_stack, 1);
  477. dp_txrx_peer_unref_delete(txrx_ref_handle, DP_MOD_ID_RX_ERR);
  478. return;
  479. }
  480. free_nbuf:
  481. if (txrx_peer)
  482. dp_txrx_peer_unref_delete(txrx_ref_handle, DP_MOD_ID_RX_ERR);
  483. DP_STATS_INC(soc, rx.err.reo_err_oor_drop, 1);
  484. dp_rx_nbuf_free(nbuf);
  485. }
  486. /**
  487. * dp_rx_err_nbuf_pn_check() - Check if the PN number of this current packet
  488. * is a monotonous increment of packet number
  489. * from the previous successfully re-ordered
  490. * frame.
  491. * @soc: Datapath SOC handle
  492. * @ring_desc: REO ring descriptor
  493. * @nbuf: Current packet
  494. *
  495. * Return: QDF_STATUS_SUCCESS, if the pn check passes, else QDF_STATUS_E_FAILURE
  496. */
  497. static inline QDF_STATUS
  498. dp_rx_err_nbuf_pn_check(struct dp_soc *soc, hal_ring_desc_t ring_desc,
  499. qdf_nbuf_t nbuf)
  500. {
  501. uint64_t prev_pn, curr_pn[2];
  502. if (!hal_rx_encryption_info_valid(soc->hal_soc, qdf_nbuf_data(nbuf)))
  503. return QDF_STATUS_SUCCESS;
  504. hal_rx_reo_prev_pn_get(soc->hal_soc, ring_desc, &prev_pn);
  505. hal_rx_tlv_get_pn_num(soc->hal_soc, qdf_nbuf_data(nbuf), curr_pn);
  506. if (curr_pn[0] > prev_pn)
  507. return QDF_STATUS_SUCCESS;
  508. return QDF_STATUS_E_FAILURE;
  509. }
  510. #ifdef WLAN_SKIP_BAR_UPDATE
  511. static
  512. void dp_rx_err_handle_bar(struct dp_soc *soc,
  513. struct dp_peer *peer,
  514. qdf_nbuf_t nbuf)
  515. {
  516. dp_info_rl("BAR update to H.W is skipped");
  517. DP_STATS_INC(soc, rx.err.bar_handle_fail_count, 1);
  518. }
  519. #else
  520. static
  521. void dp_rx_err_handle_bar(struct dp_soc *soc,
  522. struct dp_peer *peer,
  523. qdf_nbuf_t nbuf)
  524. {
  525. uint8_t *rx_tlv_hdr;
  526. unsigned char type, subtype;
  527. uint16_t start_seq_num;
  528. uint32_t tid;
  529. QDF_STATUS status;
  530. struct ieee80211_frame_bar *bar;
  531. /*
  532. * 1. Is this a BAR frame. If not Discard it.
  533. * 2. If it is, get the peer id, tid, ssn
  534. * 2a Do a tid update
  535. */
  536. rx_tlv_hdr = qdf_nbuf_data(nbuf);
  537. bar = (struct ieee80211_frame_bar *)(rx_tlv_hdr + soc->rx_pkt_tlv_size);
  538. type = bar->i_fc[0] & IEEE80211_FC0_TYPE_MASK;
  539. subtype = bar->i_fc[0] & IEEE80211_FC0_SUBTYPE_MASK;
  540. if (!(type == IEEE80211_FC0_TYPE_CTL &&
  541. subtype == QDF_IEEE80211_FC0_SUBTYPE_BAR)) {
  542. dp_err_rl("Not a BAR frame!");
  543. return;
  544. }
  545. tid = hal_rx_mpdu_start_tid_get(soc->hal_soc, rx_tlv_hdr);
  546. qdf_assert_always(tid < DP_MAX_TIDS);
  547. start_seq_num = le16toh(bar->i_seq) >> IEEE80211_SEQ_SEQ_SHIFT;
  548. dp_info_rl("tid %u window_size %u start_seq_num %u",
  549. tid, peer->rx_tid[tid].ba_win_size, start_seq_num);
  550. status = dp_rx_tid_update_wifi3(peer, tid,
  551. peer->rx_tid[tid].ba_win_size,
  552. start_seq_num,
  553. true);
  554. if (status != QDF_STATUS_SUCCESS) {
  555. dp_err_rl("failed to handle bar frame update rx tid");
  556. DP_STATS_INC(soc, rx.err.bar_handle_fail_count, 1);
  557. } else {
  558. DP_STATS_INC(soc, rx.err.ssn_update_count, 1);
  559. }
  560. }
  561. #endif
  562. /**
  563. * _dp_rx_bar_frame_handle(): Core of the BAR frame handling
  564. * @soc: Datapath SoC handle
  565. * @nbuf: packet being processed
  566. * @mpdu_desc_info: mpdu desc info for the current packet
  567. * @tid: tid on which the packet arrived
  568. * @err_status: Flag to indicate if REO encountered an error while routing this
  569. * frame
  570. * @error_code: REO error code
  571. *
  572. * Return: None
  573. */
  574. static void
  575. _dp_rx_bar_frame_handle(struct dp_soc *soc, qdf_nbuf_t nbuf,
  576. struct hal_rx_mpdu_desc_info *mpdu_desc_info,
  577. uint32_t tid, uint8_t err_status, uint32_t error_code)
  578. {
  579. uint16_t peer_id;
  580. struct dp_peer *peer;
  581. peer_id = dp_rx_peer_metadata_peer_id_get(soc,
  582. mpdu_desc_info->peer_meta_data);
  583. peer = dp_peer_get_tgt_peer_by_id(soc, peer_id, DP_MOD_ID_RX_ERR);
  584. if (!peer)
  585. return;
  586. dp_info_rl("BAR frame: "
  587. " peer_id = %d"
  588. " tid = %u"
  589. " SSN = %d"
  590. " error status = %d",
  591. peer->peer_id,
  592. tid,
  593. mpdu_desc_info->mpdu_seq,
  594. err_status);
  595. if (err_status == HAL_REO_ERROR_DETECTED) {
  596. switch (error_code) {
  597. case HAL_REO_ERR_BAR_FRAME_2K_JUMP:
  598. case HAL_REO_ERR_BAR_FRAME_OOR:
  599. dp_rx_err_handle_bar(soc, peer, nbuf);
  600. DP_STATS_INC(soc, rx.err.reo_error[error_code], 1);
  601. break;
  602. default:
  603. DP_STATS_INC(soc, rx.bar_frame, 1);
  604. }
  605. }
  606. dp_peer_unref_delete(peer, DP_MOD_ID_RX_ERR);
  607. }
  608. /**
  609. * dp_rx_bar_frame_handle() - Function to handle err BAR frames
  610. * @soc: core DP main context
  611. * @ring_desc: Hal ring desc
  612. * @rx_desc: dp rx desc
  613. * @mpdu_desc_info: mpdu desc info
  614. * @err_status: error status
  615. * @err_code: error code
  616. *
  617. * Handle the error BAR frames received. Ensure the SOC level
  618. * stats are updated based on the REO error code. The BAR frames
  619. * are further processed by updating the Rx tids with the start
  620. * sequence number (SSN) and BA window size. Desc is returned
  621. * to the free desc list
  622. *
  623. * Return: none
  624. */
  625. static void
  626. dp_rx_bar_frame_handle(struct dp_soc *soc,
  627. hal_ring_desc_t ring_desc,
  628. struct dp_rx_desc *rx_desc,
  629. struct hal_rx_mpdu_desc_info *mpdu_desc_info,
  630. uint8_t err_status,
  631. uint32_t err_code)
  632. {
  633. qdf_nbuf_t nbuf;
  634. struct dp_pdev *pdev;
  635. struct rx_desc_pool *rx_desc_pool;
  636. uint8_t *rx_tlv_hdr;
  637. uint32_t tid;
  638. nbuf = rx_desc->nbuf;
  639. rx_desc_pool = &soc->rx_desc_buf[rx_desc->pool_id];
  640. dp_ipa_rx_buf_smmu_mapping_lock(soc);
  641. dp_rx_nbuf_unmap_pool(soc, rx_desc_pool, nbuf);
  642. rx_desc->unmapped = 1;
  643. dp_ipa_rx_buf_smmu_mapping_unlock(soc);
  644. rx_tlv_hdr = qdf_nbuf_data(nbuf);
  645. tid = hal_rx_mpdu_start_tid_get(soc->hal_soc,
  646. rx_tlv_hdr);
  647. pdev = dp_get_pdev_for_lmac_id(soc, rx_desc->pool_id);
  648. if (!pdev) {
  649. dp_rx_err_debug("%pK: pdev is null for pool_id = %d",
  650. soc, rx_desc->pool_id);
  651. return;
  652. }
  653. _dp_rx_bar_frame_handle(soc, nbuf, mpdu_desc_info, tid, err_status,
  654. err_code);
  655. dp_rx_err_send_pktlog(soc, pdev, mpdu_desc_info, nbuf,
  656. QDF_TX_RX_STATUS_DROP, true);
  657. dp_rx_link_desc_return(soc, ring_desc,
  658. HAL_BM_ACTION_PUT_IN_IDLE_LIST);
  659. dp_rx_buffer_pool_nbuf_free(soc, rx_desc->nbuf,
  660. rx_desc->pool_id);
  661. dp_rx_add_to_free_desc_list(&pdev->free_list_head,
  662. &pdev->free_list_tail,
  663. rx_desc);
  664. }
  665. #endif /* QCA_HOST_MODE_WIFI_DISABLED */
  666. void dp_2k_jump_handle(struct dp_soc *soc, qdf_nbuf_t nbuf, uint8_t *rx_tlv_hdr,
  667. uint16_t peer_id, uint8_t tid)
  668. {
  669. struct dp_peer *peer = NULL;
  670. struct dp_rx_tid *rx_tid = NULL;
  671. struct dp_txrx_peer *txrx_peer;
  672. uint32_t frame_mask = FRAME_MASK_IPV4_ARP;
  673. peer = dp_peer_get_ref_by_id(soc, peer_id, DP_MOD_ID_RX_ERR);
  674. if (!peer) {
  675. dp_rx_err_info_rl("%pK: peer not found", soc);
  676. goto free_nbuf;
  677. }
  678. txrx_peer = dp_get_txrx_peer(peer);
  679. if (!txrx_peer) {
  680. dp_rx_err_info_rl("%pK: txrx_peer not found", soc);
  681. goto free_nbuf;
  682. }
  683. if (tid >= DP_MAX_TIDS) {
  684. dp_info_rl("invalid tid");
  685. goto nbuf_deliver;
  686. }
  687. rx_tid = &peer->rx_tid[tid];
  688. qdf_spin_lock_bh(&rx_tid->tid_lock);
  689. /* only if BA session is active, allow send Delba */
  690. if (rx_tid->ba_status != DP_RX_BA_ACTIVE) {
  691. qdf_spin_unlock_bh(&rx_tid->tid_lock);
  692. goto nbuf_deliver;
  693. }
  694. if (!rx_tid->delba_tx_status) {
  695. rx_tid->delba_tx_retry++;
  696. rx_tid->delba_tx_status = 1;
  697. rx_tid->delba_rcode =
  698. IEEE80211_REASON_QOS_SETUP_REQUIRED;
  699. qdf_spin_unlock_bh(&rx_tid->tid_lock);
  700. if (soc->cdp_soc.ol_ops->send_delba) {
  701. DP_STATS_INC(soc, rx.err.rx_2k_jump_delba_sent,
  702. 1);
  703. soc->cdp_soc.ol_ops->send_delba(
  704. peer->vdev->pdev->soc->ctrl_psoc,
  705. peer->vdev->vdev_id,
  706. peer->mac_addr.raw,
  707. tid,
  708. rx_tid->delba_rcode,
  709. CDP_DELBA_2K_JUMP);
  710. }
  711. } else {
  712. qdf_spin_unlock_bh(&rx_tid->tid_lock);
  713. }
  714. nbuf_deliver:
  715. if (dp_rx_deliver_special_frame(soc, txrx_peer, nbuf, frame_mask,
  716. rx_tlv_hdr)) {
  717. DP_STATS_INC(soc, rx.err.rx_2k_jump_to_stack, 1);
  718. dp_peer_unref_delete(peer, DP_MOD_ID_RX_ERR);
  719. return;
  720. }
  721. free_nbuf:
  722. if (peer)
  723. dp_peer_unref_delete(peer, DP_MOD_ID_RX_ERR);
  724. DP_STATS_INC(soc, rx.err.rx_2k_jump_drop, 1);
  725. dp_rx_nbuf_free(nbuf);
  726. }
  727. #if defined(QCA_WIFI_QCA6390) || defined(QCA_WIFI_QCA6490) || \
  728. defined(QCA_WIFI_QCA6750) || defined(QCA_WIFI_KIWI)
  729. bool
  730. dp_rx_null_q_handle_invalid_peer_id_exception(struct dp_soc *soc,
  731. uint8_t pool_id,
  732. uint8_t *rx_tlv_hdr,
  733. qdf_nbuf_t nbuf)
  734. {
  735. struct dp_peer *peer = NULL;
  736. uint8_t *rx_pkt_hdr = hal_rx_pkt_hdr_get(soc->hal_soc, rx_tlv_hdr);
  737. struct dp_pdev *pdev = dp_get_pdev_for_lmac_id(soc, pool_id);
  738. struct ieee80211_frame *wh = (struct ieee80211_frame *)rx_pkt_hdr;
  739. if (!pdev) {
  740. dp_rx_err_debug("%pK: pdev is null for pool_id = %d",
  741. soc, pool_id);
  742. return false;
  743. }
  744. /*
  745. * WAR- In certain types of packets if peer_id is not correct then
  746. * driver may not be able find. Try finding peer by addr_2 of
  747. * received MPDU
  748. */
  749. if (wh)
  750. peer = dp_peer_find_hash_find(soc, wh->i_addr2, 0,
  751. DP_VDEV_ALL, DP_MOD_ID_RX_ERR);
  752. if (peer) {
  753. dp_verbose_debug("MPDU sw_peer_id & ast_idx is corrupted");
  754. hal_rx_dump_pkt_tlvs(soc->hal_soc, rx_tlv_hdr,
  755. QDF_TRACE_LEVEL_DEBUG);
  756. DP_STATS_INC_PKT(soc, rx.err.rx_invalid_peer_id,
  757. 1, qdf_nbuf_len(nbuf));
  758. dp_rx_nbuf_free(nbuf);
  759. dp_peer_unref_delete(peer, DP_MOD_ID_RX_ERR);
  760. return true;
  761. }
  762. return false;
  763. }
  764. #else
  765. bool
  766. dp_rx_null_q_handle_invalid_peer_id_exception(struct dp_soc *soc,
  767. uint8_t pool_id,
  768. uint8_t *rx_tlv_hdr,
  769. qdf_nbuf_t nbuf)
  770. {
  771. return false;
  772. }
  773. #endif
  774. bool dp_rx_check_pkt_len(struct dp_soc *soc, uint32_t pkt_len)
  775. {
  776. if (qdf_unlikely(pkt_len > RX_DATA_BUFFER_SIZE)) {
  777. DP_STATS_INC_PKT(soc, rx.err.rx_invalid_pkt_len,
  778. 1, pkt_len);
  779. return true;
  780. } else {
  781. return false;
  782. }
  783. }
  784. #ifdef QCA_SUPPORT_EAPOL_OVER_CONTROL_PORT
  785. void
  786. dp_rx_deliver_to_osif_stack(struct dp_soc *soc,
  787. struct dp_vdev *vdev,
  788. struct dp_txrx_peer *txrx_peer,
  789. qdf_nbuf_t nbuf,
  790. qdf_nbuf_t tail,
  791. bool is_eapol)
  792. {
  793. if (is_eapol && soc->eapol_over_control_port)
  794. dp_rx_eapol_deliver_to_stack(soc, vdev, txrx_peer, nbuf, NULL);
  795. else
  796. dp_rx_deliver_to_stack(soc, vdev, txrx_peer, nbuf, NULL);
  797. }
  798. #else
  799. void
  800. dp_rx_deliver_to_osif_stack(struct dp_soc *soc,
  801. struct dp_vdev *vdev,
  802. struct dp_txrx_peer *txrx_peer,
  803. qdf_nbuf_t nbuf,
  804. qdf_nbuf_t tail,
  805. bool is_eapol)
  806. {
  807. dp_rx_deliver_to_stack(soc, vdev, txrx_peer, nbuf, NULL);
  808. }
  809. #endif
  810. #ifdef WLAN_FEATURE_11BE_MLO
  811. int dp_rx_err_match_dhost(qdf_ether_header_t *eh, struct dp_vdev *vdev)
  812. {
  813. return ((qdf_mem_cmp(eh->ether_dhost, &vdev->mac_addr.raw[0],
  814. QDF_MAC_ADDR_SIZE) == 0) ||
  815. (qdf_mem_cmp(eh->ether_dhost, &vdev->mld_mac_addr.raw[0],
  816. QDF_MAC_ADDR_SIZE) == 0));
  817. }
  818. #else
  819. int dp_rx_err_match_dhost(qdf_ether_header_t *eh, struct dp_vdev *vdev)
  820. {
  821. return (qdf_mem_cmp(eh->ether_dhost, &vdev->mac_addr.raw[0],
  822. QDF_MAC_ADDR_SIZE) == 0);
  823. }
  824. #endif
  825. #ifndef QCA_HOST_MODE_WIFI_DISABLED
  826. bool
  827. dp_rx_err_drop_3addr_mcast(struct dp_vdev *vdev, uint8_t *rx_tlv_hdr)
  828. {
  829. struct dp_soc *soc = vdev->pdev->soc;
  830. if (!vdev->drop_3addr_mcast)
  831. return false;
  832. if (vdev->opmode != wlan_op_mode_sta)
  833. return false;
  834. if (hal_rx_msdu_end_da_is_mcbc_get(soc->hal_soc, rx_tlv_hdr))
  835. return true;
  836. return false;
  837. }
  838. /**
  839. * dp_rx_err_is_pn_check_needed() - Check if the packet number check is needed
  840. * for this frame received in REO error ring.
  841. * @soc: Datapath SOC handle
  842. * @error: REO error detected or not
  843. * @error_code: Error code in case of REO error
  844. *
  845. * Return: true if pn check if needed in software,
  846. * false, if pn check if not needed.
  847. */
  848. static inline bool
  849. dp_rx_err_is_pn_check_needed(struct dp_soc *soc, uint8_t error,
  850. uint32_t error_code)
  851. {
  852. return (soc->features.pn_in_reo_dest &&
  853. (error == HAL_REO_ERROR_DETECTED &&
  854. (hal_rx_reo_is_2k_jump(error_code) ||
  855. hal_rx_reo_is_oor_error(error_code) ||
  856. hal_rx_reo_is_bar_oor_2k_jump(error_code))));
  857. }
  858. #ifdef DP_WAR_INVALID_FIRST_MSDU_FLAG
  859. static inline void
  860. dp_rx_err_populate_mpdu_desc_info(struct dp_soc *soc, qdf_nbuf_t nbuf,
  861. struct hal_rx_mpdu_desc_info *mpdu_desc_info,
  862. bool first_msdu_in_mpdu_processed)
  863. {
  864. if (first_msdu_in_mpdu_processed) {
  865. /*
  866. * This is the 2nd indication of first_msdu in the same mpdu.
  867. * Skip re-parsing the mdpu_desc_info and use the cached one,
  868. * since this msdu is most probably from the current mpdu
  869. * which is being processed
  870. */
  871. } else {
  872. hal_rx_tlv_populate_mpdu_desc_info(soc->hal_soc,
  873. qdf_nbuf_data(nbuf),
  874. mpdu_desc_info);
  875. }
  876. }
  877. #else
  878. static inline void
  879. dp_rx_err_populate_mpdu_desc_info(struct dp_soc *soc, qdf_nbuf_t nbuf,
  880. struct hal_rx_mpdu_desc_info *mpdu_desc_info,
  881. bool first_msdu_in_mpdu_processed)
  882. {
  883. hal_rx_tlv_populate_mpdu_desc_info(soc->hal_soc, qdf_nbuf_data(nbuf),
  884. mpdu_desc_info);
  885. }
  886. #endif
  887. /**
  888. * dp_rx_reo_err_entry_process() - Handles for REO error entry processing
  889. *
  890. * @soc: core txrx main context
  891. * @ring_desc: opaque pointer to the REO error ring descriptor
  892. * @mpdu_desc_info: pointer to mpdu level description info
  893. * @link_desc_va: pointer to msdu_link_desc virtual address
  894. * @err_code: reo error code fetched from ring entry
  895. *
  896. * Function to handle msdus fetched from msdu link desc, currently
  897. * support REO error NULL queue, 2K jump, OOR.
  898. *
  899. * Return: msdu count processed
  900. */
  901. static uint32_t
  902. dp_rx_reo_err_entry_process(struct dp_soc *soc,
  903. void *ring_desc,
  904. struct hal_rx_mpdu_desc_info *mpdu_desc_info,
  905. void *link_desc_va,
  906. enum hal_reo_error_code err_code)
  907. {
  908. uint32_t rx_bufs_used = 0;
  909. struct dp_pdev *pdev;
  910. int i;
  911. uint8_t *rx_tlv_hdr_first;
  912. uint8_t *rx_tlv_hdr_last;
  913. uint32_t tid = DP_MAX_TIDS;
  914. uint16_t peer_id;
  915. struct dp_rx_desc *rx_desc;
  916. struct rx_desc_pool *rx_desc_pool;
  917. qdf_nbuf_t nbuf;
  918. qdf_nbuf_t next_nbuf;
  919. struct hal_buf_info buf_info;
  920. struct hal_rx_msdu_list msdu_list;
  921. uint16_t num_msdus;
  922. struct buffer_addr_info cur_link_desc_addr_info = { 0 };
  923. struct buffer_addr_info next_link_desc_addr_info = { 0 };
  924. /* First field in REO Dst ring Desc is buffer_addr_info */
  925. void *buf_addr_info = ring_desc;
  926. qdf_nbuf_t head_nbuf = NULL;
  927. qdf_nbuf_t tail_nbuf = NULL;
  928. uint16_t msdu_processed = 0;
  929. QDF_STATUS status;
  930. bool ret, is_pn_check_needed;
  931. uint8_t rx_desc_pool_id;
  932. struct dp_txrx_peer *txrx_peer = NULL;
  933. dp_txrx_ref_handle txrx_ref_handle = NULL;
  934. hal_ring_handle_t hal_ring_hdl = soc->reo_exception_ring.hal_srng;
  935. bool first_msdu_in_mpdu_processed = false;
  936. bool msdu_dropped = false;
  937. uint8_t link_id = 0;
  938. peer_id = dp_rx_peer_metadata_peer_id_get(soc,
  939. mpdu_desc_info->peer_meta_data);
  940. is_pn_check_needed = dp_rx_err_is_pn_check_needed(soc,
  941. HAL_REO_ERROR_DETECTED,
  942. err_code);
  943. more_msdu_link_desc:
  944. hal_rx_msdu_list_get(soc->hal_soc, link_desc_va, &msdu_list,
  945. &num_msdus);
  946. for (i = 0; i < num_msdus; i++) {
  947. rx_desc = soc->arch_ops.dp_rx_desc_cookie_2_va(
  948. soc,
  949. msdu_list.sw_cookie[i]);
  950. qdf_assert_always(rx_desc);
  951. nbuf = rx_desc->nbuf;
  952. /*
  953. * this is a unlikely scenario where the host is reaping
  954. * a descriptor which it already reaped just a while ago
  955. * but is yet to replenish it back to HW.
  956. * In this case host will dump the last 128 descriptors
  957. * including the software descriptor rx_desc and assert.
  958. */
  959. if (qdf_unlikely(!rx_desc->in_use) ||
  960. qdf_unlikely(!nbuf)) {
  961. DP_STATS_INC(soc, rx.err.hal_reo_dest_dup, 1);
  962. dp_info_rl("Reaping rx_desc not in use!");
  963. dp_rx_dump_info_and_assert(soc, hal_ring_hdl,
  964. ring_desc, rx_desc);
  965. /* ignore duplicate RX desc and continue to process */
  966. /* Pop out the descriptor */
  967. msdu_dropped = true;
  968. continue;
  969. }
  970. ret = dp_rx_desc_paddr_sanity_check(rx_desc,
  971. msdu_list.paddr[i]);
  972. if (!ret) {
  973. DP_STATS_INC(soc, rx.err.nbuf_sanity_fail, 1);
  974. rx_desc->in_err_state = 1;
  975. msdu_dropped = true;
  976. continue;
  977. }
  978. rx_desc_pool_id = rx_desc->pool_id;
  979. /* all buffers from a MSDU link belong to same pdev */
  980. pdev = dp_get_pdev_for_lmac_id(soc, rx_desc_pool_id);
  981. rx_desc_pool = &soc->rx_desc_buf[rx_desc_pool_id];
  982. dp_ipa_rx_buf_smmu_mapping_lock(soc);
  983. dp_rx_nbuf_unmap_pool(soc, rx_desc_pool, nbuf);
  984. rx_desc->unmapped = 1;
  985. dp_ipa_rx_buf_smmu_mapping_unlock(soc);
  986. QDF_NBUF_CB_RX_PKT_LEN(nbuf) = msdu_list.msdu_info[i].msdu_len;
  987. rx_bufs_used++;
  988. dp_rx_add_to_free_desc_list(&pdev->free_list_head,
  989. &pdev->free_list_tail, rx_desc);
  990. DP_RX_LIST_APPEND(head_nbuf, tail_nbuf, nbuf);
  991. if (qdf_unlikely(msdu_list.msdu_info[i].msdu_flags &
  992. HAL_MSDU_F_MSDU_CONTINUATION)) {
  993. qdf_nbuf_set_rx_chfrag_cont(nbuf, 1);
  994. continue;
  995. }
  996. if (dp_rx_buffer_pool_refill(soc, head_nbuf,
  997. rx_desc_pool_id)) {
  998. /* MSDU queued back to the pool */
  999. msdu_dropped = true;
  1000. head_nbuf = NULL;
  1001. goto process_next_msdu;
  1002. }
  1003. if (is_pn_check_needed) {
  1004. if (msdu_list.msdu_info[i].msdu_flags &
  1005. HAL_MSDU_F_FIRST_MSDU_IN_MPDU) {
  1006. dp_rx_err_populate_mpdu_desc_info(soc, nbuf,
  1007. mpdu_desc_info,
  1008. first_msdu_in_mpdu_processed);
  1009. first_msdu_in_mpdu_processed = true;
  1010. } else {
  1011. if (!first_msdu_in_mpdu_processed) {
  1012. /*
  1013. * If no msdu in this mpdu was dropped
  1014. * due to failed sanity checks, then
  1015. * its not expected to hit this
  1016. * condition. Hence we assert here.
  1017. */
  1018. if (!msdu_dropped)
  1019. qdf_assert_always(0);
  1020. /*
  1021. * We do not have valid mpdu_desc_info
  1022. * to process this nbuf, hence drop it.
  1023. * TODO - Increment stats
  1024. */
  1025. goto process_next_msdu;
  1026. }
  1027. /*
  1028. * DO NOTHING -
  1029. * Continue using the same mpdu_desc_info
  1030. * details populated from the first msdu in
  1031. * the mpdu.
  1032. */
  1033. }
  1034. status = dp_rx_err_nbuf_pn_check(soc, ring_desc, nbuf);
  1035. if (QDF_IS_STATUS_ERROR(status)) {
  1036. DP_STATS_INC(soc, rx.err.pn_in_dest_check_fail,
  1037. 1);
  1038. goto process_next_msdu;
  1039. }
  1040. peer_id = dp_rx_peer_metadata_peer_id_get(soc,
  1041. mpdu_desc_info->peer_meta_data);
  1042. if (mpdu_desc_info->bar_frame)
  1043. _dp_rx_bar_frame_handle(soc, nbuf,
  1044. mpdu_desc_info, tid,
  1045. HAL_REO_ERROR_DETECTED,
  1046. err_code);
  1047. }
  1048. rx_tlv_hdr_first = qdf_nbuf_data(head_nbuf);
  1049. rx_tlv_hdr_last = qdf_nbuf_data(tail_nbuf);
  1050. if (qdf_unlikely(head_nbuf != tail_nbuf)) {
  1051. /*
  1052. * For SG case, only the length of last skb is valid
  1053. * as HW only populate the msdu_len for last msdu
  1054. * in rx link descriptor, use the length from
  1055. * last skb to overwrite the head skb for further
  1056. * SG processing.
  1057. */
  1058. QDF_NBUF_CB_RX_PKT_LEN(head_nbuf) =
  1059. QDF_NBUF_CB_RX_PKT_LEN(tail_nbuf);
  1060. nbuf = dp_rx_sg_create(soc, head_nbuf);
  1061. qdf_nbuf_set_is_frag(nbuf, 1);
  1062. DP_STATS_INC(soc, rx.err.reo_err_oor_sg_count, 1);
  1063. }
  1064. head_nbuf = NULL;
  1065. switch (err_code) {
  1066. case HAL_REO_ERR_REGULAR_FRAME_2K_JUMP:
  1067. case HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET:
  1068. case HAL_REO_ERR_BAR_FRAME_2K_JUMP:
  1069. /*
  1070. * only first msdu, mpdu start description tlv valid?
  1071. * and use it for following msdu.
  1072. */
  1073. if (hal_rx_msdu_end_first_msdu_get(soc->hal_soc,
  1074. rx_tlv_hdr_last))
  1075. tid = hal_rx_mpdu_start_tid_get(
  1076. soc->hal_soc,
  1077. rx_tlv_hdr_first);
  1078. dp_2k_jump_handle(soc, nbuf, rx_tlv_hdr_last,
  1079. peer_id, tid);
  1080. break;
  1081. case HAL_REO_ERR_REGULAR_FRAME_OOR:
  1082. case HAL_REO_ERR_BAR_FRAME_OOR:
  1083. dp_rx_oor_handle(soc, nbuf, peer_id, rx_tlv_hdr_last);
  1084. break;
  1085. case HAL_REO_ERR_QUEUE_DESC_ADDR_0:
  1086. txrx_peer = dp_tgt_txrx_peer_get_ref_by_id(
  1087. soc, peer_id,
  1088. &txrx_ref_handle,
  1089. DP_MOD_ID_RX_ERR);
  1090. if (!txrx_peer)
  1091. dp_info_rl("txrx_peer is null peer_id %u",
  1092. peer_id);
  1093. soc->arch_ops.dp_rx_null_q_desc_handle(soc, nbuf,
  1094. rx_tlv_hdr_last,
  1095. rx_desc_pool_id,
  1096. txrx_peer,
  1097. TRUE,
  1098. link_id);
  1099. if (txrx_peer)
  1100. dp_txrx_peer_unref_delete(txrx_ref_handle,
  1101. DP_MOD_ID_RX_ERR);
  1102. break;
  1103. default:
  1104. dp_err_rl("Non-support error code %d", err_code);
  1105. dp_rx_nbuf_free(nbuf);
  1106. }
  1107. process_next_msdu:
  1108. nbuf = head_nbuf;
  1109. while (nbuf) {
  1110. next_nbuf = qdf_nbuf_next(nbuf);
  1111. dp_rx_nbuf_free(nbuf);
  1112. nbuf = next_nbuf;
  1113. }
  1114. msdu_processed++;
  1115. head_nbuf = NULL;
  1116. tail_nbuf = NULL;
  1117. }
  1118. /*
  1119. * If the msdu's are spread across multiple link-descriptors,
  1120. * we cannot depend solely on the msdu_count(e.g., if msdu is
  1121. * spread across multiple buffers).Hence, it is
  1122. * necessary to check the next link_descriptor and release
  1123. * all the msdu's that are part of it.
  1124. */
  1125. hal_rx_get_next_msdu_link_desc_buf_addr_info(
  1126. link_desc_va,
  1127. &next_link_desc_addr_info);
  1128. if (hal_rx_is_buf_addr_info_valid(
  1129. &next_link_desc_addr_info)) {
  1130. /* Clear the next link desc info for the current link_desc */
  1131. hal_rx_clear_next_msdu_link_desc_buf_addr_info(link_desc_va);
  1132. dp_rx_link_desc_return_by_addr(
  1133. soc,
  1134. buf_addr_info,
  1135. HAL_BM_ACTION_PUT_IN_IDLE_LIST);
  1136. hal_rx_buffer_addr_info_get_paddr(
  1137. &next_link_desc_addr_info,
  1138. &buf_info);
  1139. /* buffer_addr_info is the first element of ring_desc */
  1140. hal_rx_buf_cookie_rbm_get(soc->hal_soc,
  1141. (uint32_t *)&next_link_desc_addr_info,
  1142. &buf_info);
  1143. link_desc_va =
  1144. dp_rx_cookie_2_link_desc_va(soc, &buf_info);
  1145. cur_link_desc_addr_info = next_link_desc_addr_info;
  1146. buf_addr_info = &cur_link_desc_addr_info;
  1147. goto more_msdu_link_desc;
  1148. }
  1149. dp_rx_link_desc_return_by_addr(soc, buf_addr_info,
  1150. HAL_BM_ACTION_PUT_IN_IDLE_LIST);
  1151. if (qdf_unlikely(msdu_processed != mpdu_desc_info->msdu_count))
  1152. DP_STATS_INC(soc, rx.err.msdu_count_mismatch, 1);
  1153. return rx_bufs_used;
  1154. }
  1155. #endif /* QCA_HOST_MODE_WIFI_DISABLED */
  1156. void
  1157. dp_rx_process_rxdma_err(struct dp_soc *soc, qdf_nbuf_t nbuf,
  1158. uint8_t *rx_tlv_hdr, struct dp_txrx_peer *txrx_peer,
  1159. uint8_t err_code, uint8_t mac_id, uint8_t link_id)
  1160. {
  1161. uint32_t pkt_len, l2_hdr_offset;
  1162. uint16_t msdu_len;
  1163. struct dp_vdev *vdev;
  1164. qdf_ether_header_t *eh;
  1165. bool is_broadcast;
  1166. /*
  1167. * Check if DMA completed -- msdu_done is the last bit
  1168. * to be written
  1169. */
  1170. if (!hal_rx_attn_msdu_done_get(soc->hal_soc, rx_tlv_hdr)) {
  1171. dp_err_rl("MSDU DONE failure");
  1172. hal_rx_dump_pkt_tlvs(soc->hal_soc, rx_tlv_hdr,
  1173. QDF_TRACE_LEVEL_INFO);
  1174. qdf_assert(0);
  1175. }
  1176. l2_hdr_offset = hal_rx_msdu_end_l3_hdr_padding_get(soc->hal_soc,
  1177. rx_tlv_hdr);
  1178. msdu_len = hal_rx_msdu_start_msdu_len_get(soc->hal_soc, rx_tlv_hdr);
  1179. pkt_len = msdu_len + l2_hdr_offset + soc->rx_pkt_tlv_size;
  1180. if (dp_rx_check_pkt_len(soc, pkt_len)) {
  1181. /* Drop & free packet */
  1182. dp_rx_nbuf_free(nbuf);
  1183. return;
  1184. }
  1185. /* Set length in nbuf */
  1186. qdf_nbuf_set_pktlen(nbuf, pkt_len);
  1187. qdf_nbuf_set_next(nbuf, NULL);
  1188. qdf_nbuf_set_rx_chfrag_start(nbuf, 1);
  1189. qdf_nbuf_set_rx_chfrag_end(nbuf, 1);
  1190. if (!txrx_peer) {
  1191. QDF_TRACE_ERROR_RL(QDF_MODULE_ID_DP, "txrx_peer is NULL");
  1192. DP_STATS_INC_PKT(soc, rx.err.rx_invalid_peer, 1,
  1193. qdf_nbuf_len(nbuf));
  1194. /* Trigger invalid peer handler wrapper */
  1195. dp_rx_process_invalid_peer_wrapper(soc, nbuf, true, mac_id);
  1196. return;
  1197. }
  1198. vdev = txrx_peer->vdev;
  1199. if (!vdev) {
  1200. dp_rx_err_info_rl("%pK: INVALID vdev %pK OR osif_rx", soc,
  1201. vdev);
  1202. /* Drop & free packet */
  1203. dp_rx_nbuf_free(nbuf);
  1204. DP_STATS_INC(soc, rx.err.invalid_vdev, 1);
  1205. return;
  1206. }
  1207. /*
  1208. * Advance the packet start pointer by total size of
  1209. * pre-header TLV's
  1210. */
  1211. dp_rx_skip_tlvs(soc, nbuf, l2_hdr_offset);
  1212. if (err_code == HAL_RXDMA_ERR_WIFI_PARSE) {
  1213. uint8_t *pkt_type;
  1214. pkt_type = qdf_nbuf_data(nbuf) + (2 * QDF_MAC_ADDR_SIZE);
  1215. if (*(uint16_t *)pkt_type == htons(QDF_ETH_TYPE_8021Q)) {
  1216. if (*(uint16_t *)(pkt_type + DP_SKIP_VLAN) ==
  1217. htons(QDF_LLC_STP)) {
  1218. DP_STATS_INC(vdev->pdev, vlan_tag_stp_cnt, 1);
  1219. goto process_mesh;
  1220. } else {
  1221. goto process_rx;
  1222. }
  1223. }
  1224. }
  1225. if (vdev->rx_decap_type == htt_cmn_pkt_type_raw)
  1226. goto process_mesh;
  1227. /*
  1228. * WAPI cert AP sends rekey frames as unencrypted.
  1229. * Thus RXDMA will report unencrypted frame error.
  1230. * To pass WAPI cert case, SW needs to pass unencrypted
  1231. * rekey frame to stack.
  1232. */
  1233. if (qdf_nbuf_is_ipv4_wapi_pkt(nbuf)) {
  1234. goto process_rx;
  1235. }
  1236. /*
  1237. * In dynamic WEP case rekey frames are not encrypted
  1238. * similar to WAPI. Allow EAPOL when 8021+wep is enabled and
  1239. * key install is already done
  1240. */
  1241. if ((vdev->sec_type == cdp_sec_type_wep104) &&
  1242. (qdf_nbuf_is_ipv4_eapol_pkt(nbuf)))
  1243. goto process_rx;
  1244. process_mesh:
  1245. if (!vdev->mesh_vdev && err_code == HAL_RXDMA_ERR_UNENCRYPTED) {
  1246. dp_rx_nbuf_free(nbuf);
  1247. DP_STATS_INC(soc, rx.err.invalid_vdev, 1);
  1248. return;
  1249. }
  1250. if (vdev->mesh_vdev) {
  1251. if (dp_rx_filter_mesh_packets(vdev, nbuf, rx_tlv_hdr)
  1252. == QDF_STATUS_SUCCESS) {
  1253. dp_rx_err_info("%pK: mesh pkt filtered", soc);
  1254. DP_STATS_INC(vdev->pdev, dropped.mesh_filter, 1);
  1255. dp_rx_nbuf_free(nbuf);
  1256. return;
  1257. }
  1258. dp_rx_fill_mesh_stats(vdev, nbuf, rx_tlv_hdr, txrx_peer);
  1259. }
  1260. process_rx:
  1261. if (qdf_unlikely(hal_rx_msdu_end_da_is_mcbc_get(soc->hal_soc,
  1262. rx_tlv_hdr) &&
  1263. (vdev->rx_decap_type ==
  1264. htt_cmn_pkt_type_ethernet))) {
  1265. eh = (qdf_ether_header_t *)qdf_nbuf_data(nbuf);
  1266. is_broadcast = (QDF_IS_ADDR_BROADCAST
  1267. (eh->ether_dhost)) ? 1 : 0 ;
  1268. DP_PEER_PER_PKT_STATS_INC_PKT(txrx_peer, rx.multicast, 1,
  1269. qdf_nbuf_len(nbuf), link_id);
  1270. if (is_broadcast) {
  1271. DP_PEER_PER_PKT_STATS_INC_PKT(txrx_peer, rx.bcast, 1,
  1272. qdf_nbuf_len(nbuf),
  1273. link_id);
  1274. }
  1275. } else {
  1276. DP_PEER_PER_PKT_STATS_INC_PKT(txrx_peer, rx.unicast, 1,
  1277. qdf_nbuf_len(nbuf),
  1278. link_id);
  1279. }
  1280. if (qdf_unlikely(vdev->rx_decap_type == htt_cmn_pkt_type_raw)) {
  1281. dp_rx_deliver_raw(vdev, nbuf, txrx_peer, link_id);
  1282. } else {
  1283. /* Update the protocol tag in SKB based on CCE metadata */
  1284. dp_rx_update_protocol_tag(soc, vdev, nbuf, rx_tlv_hdr,
  1285. EXCEPTION_DEST_RING_ID, true, true);
  1286. /* Update the flow tag in SKB based on FSE metadata */
  1287. dp_rx_update_flow_tag(soc, vdev, nbuf, rx_tlv_hdr, true);
  1288. DP_PEER_STATS_FLAT_INC(txrx_peer, to_stack.num, 1);
  1289. qdf_nbuf_set_exc_frame(nbuf, 1);
  1290. dp_rx_deliver_to_osif_stack(soc, vdev, txrx_peer, nbuf, NULL,
  1291. qdf_nbuf_is_ipv4_eapol_pkt(nbuf));
  1292. }
  1293. return;
  1294. }
  1295. void dp_rx_process_mic_error(struct dp_soc *soc, qdf_nbuf_t nbuf,
  1296. uint8_t *rx_tlv_hdr,
  1297. struct dp_txrx_peer *txrx_peer)
  1298. {
  1299. struct dp_vdev *vdev = NULL;
  1300. struct dp_pdev *pdev = NULL;
  1301. struct ol_if_ops *tops = NULL;
  1302. uint16_t rx_seq, fragno;
  1303. uint8_t is_raw;
  1304. unsigned int tid;
  1305. QDF_STATUS status;
  1306. struct cdp_rx_mic_err_info mic_failure_info;
  1307. if (!hal_rx_msdu_end_first_msdu_get(soc->hal_soc,
  1308. rx_tlv_hdr))
  1309. return;
  1310. if (!txrx_peer) {
  1311. dp_info_rl("txrx_peer not found");
  1312. goto fail;
  1313. }
  1314. vdev = txrx_peer->vdev;
  1315. if (!vdev) {
  1316. dp_info_rl("VDEV not found");
  1317. goto fail;
  1318. }
  1319. pdev = vdev->pdev;
  1320. if (!pdev) {
  1321. dp_info_rl("PDEV not found");
  1322. goto fail;
  1323. }
  1324. is_raw = HAL_IS_DECAP_FORMAT_RAW(soc->hal_soc, qdf_nbuf_data(nbuf));
  1325. if (is_raw) {
  1326. fragno = dp_rx_frag_get_mpdu_frag_number(soc,
  1327. qdf_nbuf_data(nbuf));
  1328. /* Can get only last fragment */
  1329. if (fragno) {
  1330. tid = hal_rx_mpdu_start_tid_get(soc->hal_soc,
  1331. qdf_nbuf_data(nbuf));
  1332. rx_seq = hal_rx_get_rx_sequence(soc->hal_soc,
  1333. qdf_nbuf_data(nbuf));
  1334. status = dp_rx_defrag_add_last_frag(soc, txrx_peer,
  1335. tid, rx_seq, nbuf);
  1336. dp_info_rl("Frag pkt seq# %d frag# %d consumed "
  1337. "status %d !", rx_seq, fragno, status);
  1338. return;
  1339. }
  1340. }
  1341. if (hal_rx_mpdu_get_addr1(soc->hal_soc, qdf_nbuf_data(nbuf),
  1342. &mic_failure_info.da_mac_addr.bytes[0])) {
  1343. dp_err_rl("Failed to get da_mac_addr");
  1344. goto fail;
  1345. }
  1346. if (hal_rx_mpdu_get_addr2(soc->hal_soc, qdf_nbuf_data(nbuf),
  1347. &mic_failure_info.ta_mac_addr.bytes[0])) {
  1348. dp_err_rl("Failed to get ta_mac_addr");
  1349. goto fail;
  1350. }
  1351. mic_failure_info.key_id = 0;
  1352. mic_failure_info.multicast =
  1353. IEEE80211_IS_MULTICAST(mic_failure_info.da_mac_addr.bytes);
  1354. qdf_mem_zero(mic_failure_info.tsc, MIC_SEQ_CTR_SIZE);
  1355. mic_failure_info.frame_type = cdp_rx_frame_type_802_11;
  1356. mic_failure_info.data = NULL;
  1357. mic_failure_info.vdev_id = vdev->vdev_id;
  1358. tops = pdev->soc->cdp_soc.ol_ops;
  1359. if (tops->rx_mic_error)
  1360. tops->rx_mic_error(soc->ctrl_psoc, pdev->pdev_id,
  1361. &mic_failure_info);
  1362. fail:
  1363. dp_rx_nbuf_free(nbuf);
  1364. return;
  1365. }
  1366. #if defined(WLAN_FEATURE_11BE_MLO) && defined(WLAN_MLO_MULTI_CHIP) && \
  1367. defined(WLAN_MCAST_MLO)
  1368. static bool dp_rx_igmp_handler(struct dp_soc *soc,
  1369. struct dp_vdev *vdev,
  1370. struct dp_txrx_peer *peer,
  1371. qdf_nbuf_t nbuf,
  1372. uint8_t link_id)
  1373. {
  1374. if (soc->arch_ops.dp_rx_mcast_handler) {
  1375. if (soc->arch_ops.dp_rx_mcast_handler(soc, vdev, peer,
  1376. nbuf, link_id))
  1377. return true;
  1378. }
  1379. return false;
  1380. }
  1381. #else
  1382. static bool dp_rx_igmp_handler(struct dp_soc *soc,
  1383. struct dp_vdev *vdev,
  1384. struct dp_txrx_peer *peer,
  1385. qdf_nbuf_t nbuf,
  1386. uint8_t link_id)
  1387. {
  1388. return false;
  1389. }
  1390. #endif
  1391. /**
  1392. * dp_rx_err_route_hdl() - Function to send EAPOL frames to stack
  1393. * Free any other packet which comes in
  1394. * this path.
  1395. *
  1396. * @soc: core DP main context
  1397. * @nbuf: buffer pointer
  1398. * @txrx_peer: txrx peer handle
  1399. * @rx_tlv_hdr: start of rx tlv header
  1400. * @err_src: rxdma/reo
  1401. * @link_id: link id on which the packet is received
  1402. *
  1403. * This function indicates EAPOL frame received in wbm error ring to stack.
  1404. * Any other frame should be dropped.
  1405. *
  1406. * Return: SUCCESS if delivered to stack
  1407. */
  1408. static void
  1409. dp_rx_err_route_hdl(struct dp_soc *soc, qdf_nbuf_t nbuf,
  1410. struct dp_txrx_peer *txrx_peer, uint8_t *rx_tlv_hdr,
  1411. enum hal_rx_wbm_error_source err_src,
  1412. uint8_t link_id)
  1413. {
  1414. uint32_t pkt_len;
  1415. uint16_t msdu_len;
  1416. struct dp_vdev *vdev;
  1417. struct hal_rx_msdu_metadata msdu_metadata;
  1418. bool is_eapol;
  1419. qdf_nbuf_set_rx_chfrag_start(
  1420. nbuf,
  1421. hal_rx_msdu_end_first_msdu_get(soc->hal_soc,
  1422. rx_tlv_hdr));
  1423. qdf_nbuf_set_rx_chfrag_end(nbuf,
  1424. hal_rx_msdu_end_last_msdu_get(soc->hal_soc,
  1425. rx_tlv_hdr));
  1426. qdf_nbuf_set_da_mcbc(nbuf, hal_rx_msdu_end_da_is_mcbc_get(soc->hal_soc,
  1427. rx_tlv_hdr));
  1428. qdf_nbuf_set_da_valid(nbuf,
  1429. hal_rx_msdu_end_da_is_valid_get(soc->hal_soc,
  1430. rx_tlv_hdr));
  1431. qdf_nbuf_set_sa_valid(nbuf,
  1432. hal_rx_msdu_end_sa_is_valid_get(soc->hal_soc,
  1433. rx_tlv_hdr));
  1434. hal_rx_msdu_metadata_get(soc->hal_soc, rx_tlv_hdr, &msdu_metadata);
  1435. msdu_len = hal_rx_msdu_start_msdu_len_get(soc->hal_soc, rx_tlv_hdr);
  1436. pkt_len = msdu_len + msdu_metadata.l3_hdr_pad + soc->rx_pkt_tlv_size;
  1437. if (qdf_likely(!qdf_nbuf_is_frag(nbuf))) {
  1438. if (dp_rx_check_pkt_len(soc, pkt_len))
  1439. goto drop_nbuf;
  1440. /* Set length in nbuf */
  1441. qdf_nbuf_set_pktlen(
  1442. nbuf, qdf_min(pkt_len, (uint32_t)RX_DATA_BUFFER_SIZE));
  1443. qdf_assert_always(nbuf->data == rx_tlv_hdr);
  1444. }
  1445. /*
  1446. * Check if DMA completed -- msdu_done is the last bit
  1447. * to be written
  1448. */
  1449. if (!hal_rx_attn_msdu_done_get(soc->hal_soc, rx_tlv_hdr)) {
  1450. dp_err_rl("MSDU DONE failure");
  1451. hal_rx_dump_pkt_tlvs(soc->hal_soc, rx_tlv_hdr,
  1452. QDF_TRACE_LEVEL_INFO);
  1453. qdf_assert(0);
  1454. }
  1455. if (!txrx_peer)
  1456. goto drop_nbuf;
  1457. vdev = txrx_peer->vdev;
  1458. if (!vdev) {
  1459. dp_err_rl("Null vdev!");
  1460. DP_STATS_INC(soc, rx.err.invalid_vdev, 1);
  1461. goto drop_nbuf;
  1462. }
  1463. /*
  1464. * Advance the packet start pointer by total size of
  1465. * pre-header TLV's
  1466. */
  1467. if (qdf_nbuf_is_frag(nbuf))
  1468. qdf_nbuf_pull_head(nbuf, soc->rx_pkt_tlv_size);
  1469. else
  1470. qdf_nbuf_pull_head(nbuf, (msdu_metadata.l3_hdr_pad +
  1471. soc->rx_pkt_tlv_size));
  1472. QDF_NBUF_CB_RX_PEER_ID(nbuf) = txrx_peer->peer_id;
  1473. if (dp_rx_igmp_handler(soc, vdev, txrx_peer, nbuf, link_id))
  1474. return;
  1475. dp_vdev_peer_stats_update_protocol_cnt(vdev, nbuf, NULL, 0, 1);
  1476. /*
  1477. * Indicate EAPOL frame to stack only when vap mac address
  1478. * matches the destination address.
  1479. */
  1480. is_eapol = qdf_nbuf_is_ipv4_eapol_pkt(nbuf);
  1481. if (is_eapol || qdf_nbuf_is_ipv4_wapi_pkt(nbuf)) {
  1482. qdf_ether_header_t *eh =
  1483. (qdf_ether_header_t *)qdf_nbuf_data(nbuf);
  1484. if (dp_rx_err_match_dhost(eh, vdev)) {
  1485. DP_STATS_INC_PKT(vdev, rx_i.routed_eapol_pkt, 1,
  1486. qdf_nbuf_len(nbuf));
  1487. /*
  1488. * Update the protocol tag in SKB based on
  1489. * CCE metadata.
  1490. */
  1491. dp_rx_update_protocol_tag(soc, vdev, nbuf, rx_tlv_hdr,
  1492. EXCEPTION_DEST_RING_ID,
  1493. true, true);
  1494. /* Update the flow tag in SKB based on FSE metadata */
  1495. dp_rx_update_flow_tag(soc, vdev, nbuf, rx_tlv_hdr,
  1496. true);
  1497. DP_PEER_TO_STACK_INCC_PKT(txrx_peer, 1,
  1498. qdf_nbuf_len(nbuf),
  1499. vdev->pdev->enhanced_stats_en);
  1500. qdf_nbuf_set_exc_frame(nbuf, 1);
  1501. qdf_nbuf_set_next(nbuf, NULL);
  1502. dp_rx_deliver_to_osif_stack(soc, vdev, txrx_peer, nbuf,
  1503. NULL, is_eapol);
  1504. return;
  1505. }
  1506. }
  1507. drop_nbuf:
  1508. DP_STATS_INCC(soc, rx.reo2rel_route_drop, 1,
  1509. err_src == HAL_RX_WBM_ERR_SRC_REO);
  1510. DP_STATS_INCC(soc, rx.rxdma2rel_route_drop, 1,
  1511. err_src == HAL_RX_WBM_ERR_SRC_RXDMA);
  1512. dp_rx_nbuf_free(nbuf);
  1513. }
  1514. #ifndef QCA_HOST_MODE_WIFI_DISABLED
  1515. #ifdef DP_RX_DESC_COOKIE_INVALIDATE
  1516. /**
  1517. * dp_rx_link_cookie_check() - Validate link desc cookie
  1518. * @ring_desc: ring descriptor
  1519. *
  1520. * Return: qdf status
  1521. */
  1522. static inline QDF_STATUS
  1523. dp_rx_link_cookie_check(hal_ring_desc_t ring_desc)
  1524. {
  1525. if (qdf_unlikely(HAL_RX_REO_BUF_LINK_COOKIE_INVALID_GET(ring_desc)))
  1526. return QDF_STATUS_E_FAILURE;
  1527. return QDF_STATUS_SUCCESS;
  1528. }
  1529. /**
  1530. * dp_rx_link_cookie_invalidate() - Invalidate link desc cookie
  1531. * @ring_desc: ring descriptor
  1532. *
  1533. * Return: None
  1534. */
  1535. static inline void
  1536. dp_rx_link_cookie_invalidate(hal_ring_desc_t ring_desc)
  1537. {
  1538. HAL_RX_REO_BUF_LINK_COOKIE_INVALID_SET(ring_desc);
  1539. }
  1540. #else
  1541. static inline QDF_STATUS
  1542. dp_rx_link_cookie_check(hal_ring_desc_t ring_desc)
  1543. {
  1544. return QDF_STATUS_SUCCESS;
  1545. }
  1546. static inline void
  1547. dp_rx_link_cookie_invalidate(hal_ring_desc_t ring_desc)
  1548. {
  1549. }
  1550. #endif
  1551. #ifdef WLAN_FEATURE_DP_RX_RING_HISTORY
  1552. /**
  1553. * dp_rx_err_ring_record_entry() - Record rx err ring history
  1554. * @soc: Datapath soc structure
  1555. * @paddr: paddr of the buffer in RX err ring
  1556. * @sw_cookie: SW cookie of the buffer in RX err ring
  1557. * @rbm: Return buffer manager of the buffer in RX err ring
  1558. *
  1559. * Return: None
  1560. */
  1561. static inline void
  1562. dp_rx_err_ring_record_entry(struct dp_soc *soc, uint64_t paddr,
  1563. uint32_t sw_cookie, uint8_t rbm)
  1564. {
  1565. struct dp_buf_info_record *record;
  1566. uint32_t idx;
  1567. if (qdf_unlikely(!soc->rx_err_ring_history))
  1568. return;
  1569. idx = dp_history_get_next_index(&soc->rx_err_ring_history->index,
  1570. DP_RX_ERR_HIST_MAX);
  1571. /* No NULL check needed for record since its an array */
  1572. record = &soc->rx_err_ring_history->entry[idx];
  1573. record->timestamp = qdf_get_log_timestamp();
  1574. record->hbi.paddr = paddr;
  1575. record->hbi.sw_cookie = sw_cookie;
  1576. record->hbi.rbm = rbm;
  1577. }
  1578. #else
  1579. static inline void
  1580. dp_rx_err_ring_record_entry(struct dp_soc *soc, uint64_t paddr,
  1581. uint32_t sw_cookie, uint8_t rbm)
  1582. {
  1583. }
  1584. #endif
  1585. #ifdef HANDLE_RX_REROUTE_ERR
  1586. static int dp_rx_err_handle_msdu_buf(struct dp_soc *soc,
  1587. hal_ring_desc_t ring_desc)
  1588. {
  1589. int lmac_id = DP_INVALID_LMAC_ID;
  1590. struct dp_rx_desc *rx_desc;
  1591. struct hal_buf_info hbi;
  1592. struct dp_pdev *pdev;
  1593. struct rx_desc_pool *rx_desc_pool;
  1594. hal_rx_reo_buf_paddr_get(soc->hal_soc, ring_desc, &hbi);
  1595. rx_desc = dp_rx_cookie_2_va_rxdma_buf(soc, hbi.sw_cookie);
  1596. /* sanity */
  1597. if (!rx_desc) {
  1598. DP_STATS_INC(soc, rx.err.reo_err_msdu_buf_invalid_cookie, 1);
  1599. goto assert_return;
  1600. }
  1601. if (!rx_desc->nbuf)
  1602. goto assert_return;
  1603. dp_rx_err_ring_record_entry(soc, hbi.paddr,
  1604. hbi.sw_cookie,
  1605. hal_rx_ret_buf_manager_get(soc->hal_soc,
  1606. ring_desc));
  1607. if (hbi.paddr != qdf_nbuf_get_frag_paddr(rx_desc->nbuf, 0)) {
  1608. DP_STATS_INC(soc, rx.err.nbuf_sanity_fail, 1);
  1609. rx_desc->in_err_state = 1;
  1610. goto assert_return;
  1611. }
  1612. rx_desc_pool = &soc->rx_desc_buf[rx_desc->pool_id];
  1613. /* After this point the rx_desc and nbuf are valid */
  1614. dp_ipa_rx_buf_smmu_mapping_lock(soc);
  1615. qdf_assert_always(!rx_desc->unmapped);
  1616. dp_rx_nbuf_unmap_pool(soc, rx_desc_pool, rx_desc->nbuf);
  1617. rx_desc->unmapped = 1;
  1618. dp_ipa_rx_buf_smmu_mapping_unlock(soc);
  1619. dp_rx_buffer_pool_nbuf_free(soc, rx_desc->nbuf,
  1620. rx_desc->pool_id);
  1621. pdev = dp_get_pdev_for_lmac_id(soc, rx_desc->pool_id);
  1622. lmac_id = rx_desc->pool_id;
  1623. dp_rx_add_to_free_desc_list(&pdev->free_list_head,
  1624. &pdev->free_list_tail,
  1625. rx_desc);
  1626. return lmac_id;
  1627. assert_return:
  1628. qdf_assert(0);
  1629. return lmac_id;
  1630. }
  1631. static int dp_rx_err_exception(struct dp_soc *soc, hal_ring_desc_t ring_desc)
  1632. {
  1633. int ret;
  1634. uint64_t cur_time_stamp;
  1635. DP_STATS_INC(soc, rx.err.reo_err_msdu_buf_rcved, 1);
  1636. /* Recover if overall error count exceeds threshold */
  1637. if (soc->stats.rx.err.reo_err_msdu_buf_rcved >
  1638. DP_MAX_REG_RX_ROUTING_ERRS_THRESHOLD) {
  1639. dp_err("pkt threshold breached! reo_err_msdu_buf_rcved %u first err pkt time_stamp %llu",
  1640. soc->stats.rx.err.reo_err_msdu_buf_rcved,
  1641. soc->rx_route_err_start_pkt_ts);
  1642. qdf_trigger_self_recovery(NULL, QDF_RX_REG_PKT_ROUTE_ERR);
  1643. }
  1644. cur_time_stamp = qdf_get_log_timestamp_usecs();
  1645. if (!soc->rx_route_err_start_pkt_ts)
  1646. soc->rx_route_err_start_pkt_ts = cur_time_stamp;
  1647. /* Recover if threshold number of packets received in threshold time */
  1648. if ((cur_time_stamp - soc->rx_route_err_start_pkt_ts) >
  1649. DP_RX_ERR_ROUTE_TIMEOUT_US) {
  1650. soc->rx_route_err_start_pkt_ts = cur_time_stamp;
  1651. if (soc->rx_route_err_in_window >
  1652. DP_MAX_REG_RX_ROUTING_ERRS_IN_TIMEOUT) {
  1653. qdf_trigger_self_recovery(NULL,
  1654. QDF_RX_REG_PKT_ROUTE_ERR);
  1655. dp_err("rate threshold breached! reo_err_msdu_buf_rcved %u first err pkt time_stamp %llu",
  1656. soc->stats.rx.err.reo_err_msdu_buf_rcved,
  1657. soc->rx_route_err_start_pkt_ts);
  1658. } else {
  1659. soc->rx_route_err_in_window = 1;
  1660. }
  1661. } else {
  1662. soc->rx_route_err_in_window++;
  1663. }
  1664. ret = dp_rx_err_handle_msdu_buf(soc, ring_desc);
  1665. return ret;
  1666. }
  1667. #else /* HANDLE_RX_REROUTE_ERR */
  1668. static int dp_rx_err_exception(struct dp_soc *soc, hal_ring_desc_t ring_desc)
  1669. {
  1670. qdf_assert_always(0);
  1671. return DP_INVALID_LMAC_ID;
  1672. }
  1673. #endif /* HANDLE_RX_REROUTE_ERR */
  1674. #ifdef WLAN_MLO_MULTI_CHIP
  1675. /**
  1676. * dp_idle_link_bm_id_check() - war for HW issue
  1677. *
  1678. * @soc: DP SOC handle
  1679. * @rbm: idle link RBM value
  1680. * @ring_desc: reo error link descriptor
  1681. *
  1682. * This is a war for HW issue where link descriptor
  1683. * of partner soc received due to packets wrongly
  1684. * interpreted as fragments
  1685. *
  1686. * Return: true in case link desc is consumed
  1687. * false in other cases
  1688. */
  1689. static bool dp_idle_link_bm_id_check(struct dp_soc *soc, uint8_t rbm,
  1690. void *ring_desc)
  1691. {
  1692. struct dp_soc *replenish_soc = NULL;
  1693. /* return ok incase of link desc of same soc */
  1694. if (rbm == soc->idle_link_bm_id)
  1695. return false;
  1696. if (soc->arch_ops.dp_soc_get_by_idle_bm_id)
  1697. replenish_soc =
  1698. soc->arch_ops.dp_soc_get_by_idle_bm_id(soc, rbm);
  1699. qdf_assert_always(replenish_soc);
  1700. /*
  1701. * For WIN usecase we should only get fragment packets in
  1702. * this ring as for MLO case fragmentation is not supported
  1703. * we should not see links from other soc.
  1704. *
  1705. * Drop all packets from partner soc and replenish the descriptors
  1706. */
  1707. dp_handle_wbm_internal_error(replenish_soc, ring_desc,
  1708. HAL_WBM_RELEASE_RING_2_DESC_TYPE);
  1709. return true;
  1710. }
  1711. #else
  1712. static bool dp_idle_link_bm_id_check(struct dp_soc *soc, uint8_t rbm,
  1713. void *ring_desc)
  1714. {
  1715. return false;
  1716. }
  1717. #endif
  1718. static inline void
  1719. dp_rx_err_dup_frame(struct dp_soc *soc,
  1720. struct hal_rx_mpdu_desc_info *mpdu_desc_info)
  1721. {
  1722. struct dp_txrx_peer *txrx_peer = NULL;
  1723. dp_txrx_ref_handle txrx_ref_handle = NULL;
  1724. uint16_t peer_id;
  1725. peer_id =
  1726. dp_rx_peer_metadata_peer_id_get(soc,
  1727. mpdu_desc_info->peer_meta_data);
  1728. txrx_peer = dp_tgt_txrx_peer_get_ref_by_id(soc, peer_id,
  1729. &txrx_ref_handle,
  1730. DP_MOD_ID_RX_ERR);
  1731. if (txrx_peer) {
  1732. DP_STATS_INC(txrx_peer->vdev, rx.duplicate_count, 1);
  1733. dp_txrx_peer_unref_delete(txrx_ref_handle, DP_MOD_ID_RX_ERR);
  1734. }
  1735. }
  1736. uint32_t
  1737. dp_rx_err_process(struct dp_intr *int_ctx, struct dp_soc *soc,
  1738. hal_ring_handle_t hal_ring_hdl, uint32_t quota)
  1739. {
  1740. hal_ring_desc_t ring_desc;
  1741. hal_soc_handle_t hal_soc;
  1742. uint32_t count = 0;
  1743. uint32_t rx_bufs_used = 0;
  1744. uint32_t rx_bufs_reaped[MAX_PDEV_CNT] = { 0 };
  1745. uint8_t mac_id = 0;
  1746. uint8_t buf_type;
  1747. uint8_t err_status;
  1748. struct hal_rx_mpdu_desc_info mpdu_desc_info;
  1749. struct hal_buf_info hbi;
  1750. struct dp_pdev *dp_pdev;
  1751. struct dp_srng *dp_rxdma_srng;
  1752. struct rx_desc_pool *rx_desc_pool;
  1753. void *link_desc_va;
  1754. struct hal_rx_msdu_list msdu_list; /* MSDU's per MPDU */
  1755. uint16_t num_msdus;
  1756. struct dp_rx_desc *rx_desc = NULL;
  1757. QDF_STATUS status;
  1758. bool ret;
  1759. uint32_t error_code = 0;
  1760. bool sw_pn_check_needed;
  1761. int max_reap_limit = dp_rx_get_loop_pkt_limit(soc);
  1762. int i, rx_bufs_reaped_total;
  1763. uint16_t peer_id;
  1764. struct dp_txrx_peer *txrx_peer = NULL;
  1765. dp_txrx_ref_handle txrx_ref_handle = NULL;
  1766. /* Debug -- Remove later */
  1767. qdf_assert(soc && hal_ring_hdl);
  1768. hal_soc = soc->hal_soc;
  1769. /* Debug -- Remove later */
  1770. qdf_assert(hal_soc);
  1771. if (qdf_unlikely(dp_srng_access_start(int_ctx, soc, hal_ring_hdl))) {
  1772. /* TODO */
  1773. /*
  1774. * Need API to convert from hal_ring pointer to
  1775. * Ring Type / Ring Id combo
  1776. */
  1777. DP_STATS_INC(soc, rx.err.hal_ring_access_fail, 1);
  1778. dp_rx_err_err("%pK: HAL RING Access Failed -- %pK", soc,
  1779. hal_ring_hdl);
  1780. goto done;
  1781. }
  1782. while (qdf_likely(quota-- && (ring_desc =
  1783. hal_srng_dst_peek(hal_soc,
  1784. hal_ring_hdl)))) {
  1785. DP_STATS_INC(soc, rx.err_ring_pkts, 1);
  1786. err_status = hal_rx_err_status_get(hal_soc, ring_desc);
  1787. buf_type = hal_rx_reo_buf_type_get(hal_soc, ring_desc);
  1788. if (err_status == HAL_REO_ERROR_DETECTED)
  1789. error_code = hal_rx_get_reo_error_code(hal_soc,
  1790. ring_desc);
  1791. qdf_mem_set(&mpdu_desc_info, sizeof(mpdu_desc_info), 0);
  1792. sw_pn_check_needed = dp_rx_err_is_pn_check_needed(soc,
  1793. err_status,
  1794. error_code);
  1795. if (!sw_pn_check_needed) {
  1796. /*
  1797. * MPDU desc info will be present in the REO desc
  1798. * only in the below scenarios
  1799. * 1) pn_in_dest_disabled: always
  1800. * 2) pn_in_dest enabled: All cases except 2k-jup
  1801. * and OOR errors
  1802. */
  1803. hal_rx_mpdu_desc_info_get(hal_soc, ring_desc,
  1804. &mpdu_desc_info);
  1805. }
  1806. if (HAL_RX_REO_DESC_MSDU_COUNT_GET(ring_desc) == 0)
  1807. goto next_entry;
  1808. /*
  1809. * For REO error ring, only MSDU LINK DESC is expected.
  1810. * Handle HAL_RX_REO_MSDU_BUF_ADDR_TYPE exception case.
  1811. */
  1812. if (qdf_unlikely(buf_type != HAL_RX_REO_MSDU_LINK_DESC_TYPE)) {
  1813. int lmac_id;
  1814. lmac_id = dp_rx_err_exception(soc, ring_desc);
  1815. if (lmac_id >= 0)
  1816. rx_bufs_reaped[lmac_id] += 1;
  1817. goto next_entry;
  1818. }
  1819. hal_rx_buf_cookie_rbm_get(hal_soc, (uint32_t *)ring_desc,
  1820. &hbi);
  1821. /*
  1822. * check for the magic number in the sw cookie
  1823. */
  1824. qdf_assert_always((hbi.sw_cookie >> LINK_DESC_ID_SHIFT) &
  1825. soc->link_desc_id_start);
  1826. if (dp_idle_link_bm_id_check(soc, hbi.rbm, ring_desc)) {
  1827. DP_STATS_INC(soc, rx.err.invalid_link_cookie, 1);
  1828. goto next_entry;
  1829. }
  1830. status = dp_rx_link_cookie_check(ring_desc);
  1831. if (qdf_unlikely(QDF_IS_STATUS_ERROR(status))) {
  1832. DP_STATS_INC(soc, rx.err.invalid_link_cookie, 1);
  1833. break;
  1834. }
  1835. hal_rx_reo_buf_paddr_get(soc->hal_soc, ring_desc, &hbi);
  1836. link_desc_va = dp_rx_cookie_2_link_desc_va(soc, &hbi);
  1837. hal_rx_msdu_list_get(soc->hal_soc, link_desc_va, &msdu_list,
  1838. &num_msdus);
  1839. if (!num_msdus ||
  1840. !dp_rx_is_sw_cookie_valid(soc, msdu_list.sw_cookie[0])) {
  1841. dp_rx_err_info_rl("Invalid MSDU info num_msdus %u cookie: 0x%x",
  1842. num_msdus, msdu_list.sw_cookie[0]);
  1843. dp_rx_link_desc_return(soc, ring_desc,
  1844. HAL_BM_ACTION_PUT_IN_IDLE_LIST);
  1845. goto next_entry;
  1846. }
  1847. dp_rx_err_ring_record_entry(soc, msdu_list.paddr[0],
  1848. msdu_list.sw_cookie[0],
  1849. msdu_list.rbm[0]);
  1850. // TODO - BE- Check if the RBM is to be checked for all chips
  1851. if (qdf_unlikely((msdu_list.rbm[0] !=
  1852. dp_rx_get_rx_bm_id(soc)) &&
  1853. (msdu_list.rbm[0] !=
  1854. soc->idle_link_bm_id) &&
  1855. (msdu_list.rbm[0] !=
  1856. dp_rx_get_defrag_bm_id(soc)))) {
  1857. /* TODO */
  1858. /* Call appropriate handler */
  1859. if (!wlan_cfg_get_dp_soc_nss_cfg(soc->wlan_cfg_ctx)) {
  1860. DP_STATS_INC(soc, rx.err.invalid_rbm, 1);
  1861. dp_rx_err_err("%pK: Invalid RBM %d",
  1862. soc, msdu_list.rbm[0]);
  1863. }
  1864. /* Return link descriptor through WBM ring (SW2WBM)*/
  1865. dp_rx_link_desc_return(soc, ring_desc,
  1866. HAL_BM_ACTION_RELEASE_MSDU_LIST);
  1867. goto next_entry;
  1868. }
  1869. rx_desc = soc->arch_ops.dp_rx_desc_cookie_2_va(
  1870. soc,
  1871. msdu_list.sw_cookie[0]);
  1872. qdf_assert_always(rx_desc);
  1873. mac_id = rx_desc->pool_id;
  1874. if (sw_pn_check_needed) {
  1875. goto process_reo_error_code;
  1876. }
  1877. if (mpdu_desc_info.bar_frame) {
  1878. qdf_assert_always(mpdu_desc_info.msdu_count == 1);
  1879. dp_rx_bar_frame_handle(soc, ring_desc, rx_desc,
  1880. &mpdu_desc_info, err_status,
  1881. error_code);
  1882. rx_bufs_reaped[mac_id] += 1;
  1883. goto next_entry;
  1884. }
  1885. if (mpdu_desc_info.mpdu_flags & HAL_MPDU_F_FRAGMENT) {
  1886. /*
  1887. * We only handle one msdu per link desc for fragmented
  1888. * case. We drop the msdus and release the link desc
  1889. * back if there are more than one msdu in link desc.
  1890. */
  1891. if (qdf_unlikely(num_msdus > 1)) {
  1892. count = dp_rx_msdus_drop(soc, ring_desc,
  1893. &mpdu_desc_info,
  1894. &mac_id, quota);
  1895. rx_bufs_reaped[mac_id] += count;
  1896. goto next_entry;
  1897. }
  1898. /*
  1899. * this is a unlikely scenario where the host is reaping
  1900. * a descriptor which it already reaped just a while ago
  1901. * but is yet to replenish it back to HW.
  1902. * In this case host will dump the last 128 descriptors
  1903. * including the software descriptor rx_desc and assert.
  1904. */
  1905. if (qdf_unlikely(!rx_desc->in_use)) {
  1906. DP_STATS_INC(soc, rx.err.hal_reo_dest_dup, 1);
  1907. dp_info_rl("Reaping rx_desc not in use!");
  1908. dp_rx_dump_info_and_assert(soc, hal_ring_hdl,
  1909. ring_desc, rx_desc);
  1910. /* ignore duplicate RX desc and continue */
  1911. /* Pop out the descriptor */
  1912. goto next_entry;
  1913. }
  1914. ret = dp_rx_desc_paddr_sanity_check(rx_desc,
  1915. msdu_list.paddr[0]);
  1916. if (!ret) {
  1917. DP_STATS_INC(soc, rx.err.nbuf_sanity_fail, 1);
  1918. rx_desc->in_err_state = 1;
  1919. goto next_entry;
  1920. }
  1921. count = dp_rx_frag_handle(soc,
  1922. ring_desc, &mpdu_desc_info,
  1923. rx_desc, &mac_id, quota);
  1924. rx_bufs_reaped[mac_id] += count;
  1925. DP_STATS_INC(soc, rx.rx_frags, 1);
  1926. peer_id = dp_rx_peer_metadata_peer_id_get(soc,
  1927. mpdu_desc_info.peer_meta_data);
  1928. txrx_peer =
  1929. dp_tgt_txrx_peer_get_ref_by_id(soc, peer_id,
  1930. &txrx_ref_handle,
  1931. DP_MOD_ID_RX_ERR);
  1932. if (txrx_peer) {
  1933. DP_STATS_INC(txrx_peer->vdev,
  1934. rx.fragment_count, 1);
  1935. dp_txrx_peer_unref_delete(txrx_ref_handle,
  1936. DP_MOD_ID_RX_ERR);
  1937. }
  1938. goto next_entry;
  1939. }
  1940. process_reo_error_code:
  1941. /*
  1942. * Expect REO errors to be handled after this point
  1943. */
  1944. qdf_assert_always(err_status == HAL_REO_ERROR_DETECTED);
  1945. dp_info_rl("Got pkt with REO ERROR: %d", error_code);
  1946. switch (error_code) {
  1947. case HAL_REO_ERR_PN_CHECK_FAILED:
  1948. case HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET:
  1949. DP_STATS_INC(soc, rx.err.reo_error[error_code], 1);
  1950. dp_pdev = dp_get_pdev_for_lmac_id(soc, mac_id);
  1951. if (dp_pdev)
  1952. DP_STATS_INC(dp_pdev, err.reo_error, 1);
  1953. count = dp_rx_pn_error_handle(soc,
  1954. ring_desc,
  1955. &mpdu_desc_info, &mac_id,
  1956. quota);
  1957. rx_bufs_reaped[mac_id] += count;
  1958. break;
  1959. case HAL_REO_ERR_REGULAR_FRAME_2K_JUMP:
  1960. case HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET:
  1961. case HAL_REO_ERR_BAR_FRAME_2K_JUMP:
  1962. case HAL_REO_ERR_REGULAR_FRAME_OOR:
  1963. case HAL_REO_ERR_BAR_FRAME_OOR:
  1964. case HAL_REO_ERR_QUEUE_DESC_ADDR_0:
  1965. DP_STATS_INC(soc, rx.err.reo_error[error_code], 1);
  1966. dp_pdev = dp_get_pdev_for_lmac_id(soc, mac_id);
  1967. if (dp_pdev)
  1968. DP_STATS_INC(dp_pdev, err.reo_error, 1);
  1969. count = dp_rx_reo_err_entry_process(
  1970. soc,
  1971. ring_desc,
  1972. &mpdu_desc_info,
  1973. link_desc_va,
  1974. error_code);
  1975. rx_bufs_reaped[mac_id] += count;
  1976. break;
  1977. case HAL_REO_ERR_NON_BA_DUPLICATE:
  1978. dp_rx_err_dup_frame(soc, &mpdu_desc_info);
  1979. fallthrough;
  1980. case HAL_REO_ERR_QUEUE_DESC_INVALID:
  1981. case HAL_REO_ERR_AMPDU_IN_NON_BA:
  1982. case HAL_REO_ERR_BA_DUPLICATE:
  1983. case HAL_REO_ERR_BAR_FRAME_NO_BA_SESSION:
  1984. case HAL_REO_ERR_BAR_FRAME_SN_EQUALS_SSN:
  1985. case HAL_REO_ERR_QUEUE_DESC_BLOCKED_SET:
  1986. DP_STATS_INC(soc, rx.err.reo_error[error_code], 1);
  1987. count = dp_rx_msdus_drop(soc, ring_desc,
  1988. &mpdu_desc_info,
  1989. &mac_id, quota);
  1990. rx_bufs_reaped[mac_id] += count;
  1991. break;
  1992. default:
  1993. /* Assert if unexpected error type */
  1994. qdf_assert_always(0);
  1995. }
  1996. next_entry:
  1997. dp_rx_link_cookie_invalidate(ring_desc);
  1998. hal_srng_dst_get_next(hal_soc, hal_ring_hdl);
  1999. rx_bufs_reaped_total = 0;
  2000. for (i = 0; i < MAX_PDEV_CNT; i++)
  2001. rx_bufs_reaped_total += rx_bufs_reaped[i];
  2002. if (dp_rx_reap_loop_pkt_limit_hit(soc, rx_bufs_reaped_total,
  2003. max_reap_limit))
  2004. break;
  2005. }
  2006. done:
  2007. dp_srng_access_end(int_ctx, soc, hal_ring_hdl);
  2008. if (soc->rx.flags.defrag_timeout_check) {
  2009. uint32_t now_ms =
  2010. qdf_system_ticks_to_msecs(qdf_system_ticks());
  2011. if (now_ms >= soc->rx.defrag.next_flush_ms)
  2012. dp_rx_defrag_waitlist_flush(soc);
  2013. }
  2014. for (mac_id = 0; mac_id < MAX_PDEV_CNT; mac_id++) {
  2015. if (rx_bufs_reaped[mac_id]) {
  2016. dp_pdev = dp_get_pdev_for_lmac_id(soc, mac_id);
  2017. dp_rxdma_srng = &soc->rx_refill_buf_ring[mac_id];
  2018. rx_desc_pool = &soc->rx_desc_buf[mac_id];
  2019. dp_rx_buffers_replenish(soc, mac_id, dp_rxdma_srng,
  2020. rx_desc_pool,
  2021. rx_bufs_reaped[mac_id],
  2022. &dp_pdev->free_list_head,
  2023. &dp_pdev->free_list_tail,
  2024. false);
  2025. rx_bufs_used += rx_bufs_reaped[mac_id];
  2026. }
  2027. }
  2028. return rx_bufs_used; /* Assume no scale factor for now */
  2029. }
  2030. #ifdef DROP_RXDMA_DECRYPT_ERR
  2031. /**
  2032. * dp_handle_rxdma_decrypt_err() - Check if decrypt err frames can be handled
  2033. *
  2034. * Return: true if rxdma decrypt err frames are handled and false otherwise
  2035. */
  2036. static inline bool dp_handle_rxdma_decrypt_err(void)
  2037. {
  2038. return false;
  2039. }
  2040. #else
  2041. static inline bool dp_handle_rxdma_decrypt_err(void)
  2042. {
  2043. return true;
  2044. }
  2045. #endif
  2046. void dp_rx_wbm_sg_list_last_msdu_war(struct dp_soc *soc)
  2047. {
  2048. if (soc->wbm_sg_last_msdu_war) {
  2049. uint32_t len;
  2050. qdf_nbuf_t temp = soc->wbm_sg_param.wbm_sg_nbuf_tail;
  2051. len = hal_rx_msdu_start_msdu_len_get(soc->hal_soc,
  2052. qdf_nbuf_data(temp));
  2053. temp = soc->wbm_sg_param.wbm_sg_nbuf_head;
  2054. while (temp) {
  2055. QDF_NBUF_CB_RX_PKT_LEN(temp) = len;
  2056. temp = temp->next;
  2057. }
  2058. }
  2059. }
  2060. #ifdef RX_DESC_DEBUG_CHECK
  2061. QDF_STATUS dp_rx_wbm_desc_nbuf_sanity_check(struct dp_soc *soc,
  2062. hal_ring_handle_t hal_ring_hdl,
  2063. hal_ring_desc_t ring_desc,
  2064. struct dp_rx_desc *rx_desc)
  2065. {
  2066. struct hal_buf_info hbi;
  2067. hal_rx_wbm_rel_buf_paddr_get(soc->hal_soc, ring_desc, &hbi);
  2068. /* Sanity check for possible buffer paddr corruption */
  2069. if (dp_rx_desc_paddr_sanity_check(rx_desc, (&hbi)->paddr))
  2070. return QDF_STATUS_SUCCESS;
  2071. hal_srng_dump_ring_desc(soc->hal_soc, hal_ring_hdl, ring_desc);
  2072. return QDF_STATUS_E_FAILURE;
  2073. }
  2074. #else
  2075. QDF_STATUS dp_rx_wbm_desc_nbuf_sanity_check(struct dp_soc *soc,
  2076. hal_ring_handle_t hal_ring_hdl,
  2077. hal_ring_desc_t ring_desc,
  2078. struct dp_rx_desc *rx_desc)
  2079. {
  2080. return QDF_STATUS_SUCCESS;
  2081. }
  2082. #endif
  2083. bool
  2084. dp_rx_is_sg_formation_required(struct hal_wbm_err_desc_info *info)
  2085. {
  2086. /*
  2087. * Currently Null Queue and Unencrypted error handlers has support for
  2088. * SG. Other error handler do not deal with SG buffer.
  2089. */
  2090. if (((info->wbm_err_src == HAL_RX_WBM_ERR_SRC_REO) &&
  2091. (info->reo_err_code == HAL_REO_ERR_QUEUE_DESC_ADDR_0)) ||
  2092. ((info->wbm_err_src == HAL_RX_WBM_ERR_SRC_RXDMA) &&
  2093. (info->rxdma_err_code == HAL_RXDMA_ERR_UNENCRYPTED)))
  2094. return true;
  2095. return false;
  2096. }
  2097. #ifdef QCA_DP_NBUF_FAST_RECYCLE_CHECK
  2098. void dp_rx_err_tlv_invalidate(struct dp_soc *soc,
  2099. qdf_nbuf_t nbuf)
  2100. {
  2101. /*
  2102. * In case of fast recycle TX driver can avoid invalidate
  2103. * of buffer in case of SFE forward. We need to invalidate
  2104. * the TLV headers after writing to this location
  2105. */
  2106. qdf_nbuf_dma_inv_range_no_dsb((void *)nbuf->data,
  2107. (void *)(nbuf->data +
  2108. soc->rx_pkt_tlv_size +
  2109. L3_HEADER_PAD));
  2110. }
  2111. #else
  2112. void dp_rx_err_tlv_invalidate(struct dp_soc *soc,
  2113. qdf_nbuf_t nbuf)
  2114. {
  2115. }
  2116. #endif
  2117. #ifndef CONFIG_NBUF_AP_PLATFORM
  2118. static inline uint16_t
  2119. dp_rx_get_peer_id(struct dp_soc *soc,
  2120. uint8_t *rx_tlv_hdr,
  2121. qdf_nbuf_t nbuf)
  2122. {
  2123. uint32_t peer_mdata = 0;
  2124. peer_mdata = hal_rx_tlv_peer_meta_data_get(soc->hal_soc,
  2125. rx_tlv_hdr);
  2126. return dp_rx_peer_metadata_peer_id_get(soc, peer_mdata);
  2127. }
  2128. static inline void
  2129. dp_rx_get_wbm_err_info_from_nbuf(struct dp_soc *soc,
  2130. qdf_nbuf_t nbuf,
  2131. uint8_t *rx_tlv_hdr,
  2132. union hal_wbm_err_info_u *wbm_err)
  2133. {
  2134. hal_rx_priv_info_get_from_tlv(soc->hal_soc, rx_tlv_hdr,
  2135. (uint8_t *)&wbm_err->info,
  2136. sizeof(union hal_wbm_err_info_u));
  2137. }
  2138. void
  2139. dp_rx_set_wbm_err_info_in_nbuf(struct dp_soc *soc,
  2140. qdf_nbuf_t nbuf,
  2141. union hal_wbm_err_info_u wbm_err)
  2142. {
  2143. hal_rx_priv_info_set_in_tlv(soc->hal_soc,
  2144. qdf_nbuf_data(nbuf),
  2145. (uint8_t *)&wbm_err.info,
  2146. sizeof(union hal_wbm_err_info_u));
  2147. }
  2148. #else
  2149. static inline uint16_t
  2150. dp_rx_get_peer_id(struct dp_soc *soc,
  2151. uint8_t *rx_tlv_hdr,
  2152. qdf_nbuf_t nbuf)
  2153. {
  2154. uint32_t peer_mdata = QDF_NBUF_CB_RX_MPDU_DESC_INFO_2(nbuf);
  2155. return dp_rx_peer_metadata_peer_id_get(soc, peer_mdata);
  2156. }
  2157. static inline void
  2158. dp_rx_get_wbm_err_info_from_nbuf(struct dp_soc *soc,
  2159. qdf_nbuf_t nbuf,
  2160. uint8_t *rx_tlv_hdr,
  2161. union hal_wbm_err_info_u *wbm_err)
  2162. {
  2163. wbm_err->info = QDF_NBUF_CB_RX_ERROR_CODE_INFO(nbuf);
  2164. }
  2165. void
  2166. dp_rx_set_wbm_err_info_in_nbuf(struct dp_soc *soc,
  2167. qdf_nbuf_t nbuf,
  2168. union hal_wbm_err_info_u wbm_err)
  2169. {
  2170. QDF_NBUF_CB_RX_ERROR_CODE_INFO(nbuf) = wbm_err.info;
  2171. }
  2172. #endif /* CONFIG_NBUF_AP_PLATFORM */
  2173. uint32_t
  2174. dp_rx_wbm_err_process(struct dp_intr *int_ctx, struct dp_soc *soc,
  2175. hal_ring_handle_t hal_ring_hdl, uint32_t quota)
  2176. {
  2177. hal_soc_handle_t hal_soc;
  2178. uint32_t rx_bufs_used = 0;
  2179. struct dp_pdev *dp_pdev;
  2180. uint8_t *rx_tlv_hdr;
  2181. bool is_tkip_mic_err;
  2182. qdf_nbuf_t nbuf_head = NULL;
  2183. qdf_nbuf_t nbuf, next;
  2184. union hal_wbm_err_info_u wbm_err = { 0 };
  2185. uint8_t pool_id;
  2186. uint8_t tid = 0;
  2187. uint8_t link_id = 0;
  2188. /* Debug -- Remove later */
  2189. qdf_assert(soc && hal_ring_hdl);
  2190. hal_soc = soc->hal_soc;
  2191. /* Debug -- Remove later */
  2192. qdf_assert(hal_soc);
  2193. nbuf_head = soc->arch_ops.dp_rx_wbm_err_reap_desc(int_ctx, soc,
  2194. hal_ring_hdl,
  2195. quota,
  2196. &rx_bufs_used);
  2197. nbuf = nbuf_head;
  2198. while (nbuf) {
  2199. struct dp_txrx_peer *txrx_peer;
  2200. struct dp_peer *peer;
  2201. uint16_t peer_id;
  2202. uint8_t err_code;
  2203. uint8_t *tlv_hdr;
  2204. dp_txrx_ref_handle txrx_ref_handle = NULL;
  2205. rx_tlv_hdr = qdf_nbuf_data(nbuf);
  2206. /*
  2207. * retrieve the wbm desc info from nbuf CB/TLV, so we can
  2208. * handle error cases appropriately
  2209. */
  2210. dp_rx_get_wbm_err_info_from_nbuf(soc, nbuf,
  2211. rx_tlv_hdr,
  2212. &wbm_err);
  2213. peer_id = dp_rx_get_peer_id(soc,
  2214. rx_tlv_hdr,
  2215. nbuf);
  2216. txrx_peer = dp_tgt_txrx_peer_get_ref_by_id(soc, peer_id,
  2217. &txrx_ref_handle,
  2218. DP_MOD_ID_RX_ERR);
  2219. if (!txrx_peer)
  2220. dp_info_rl("peer is null peer_id %u err_src %u, "
  2221. "REO: push_rsn %u err_code %u, "
  2222. "RXDMA: push_rsn %u err_code %u",
  2223. peer_id, wbm_err.info_bit.wbm_err_src,
  2224. wbm_err.info_bit.reo_psh_rsn,
  2225. wbm_err.info_bit.reo_err_code,
  2226. wbm_err.info_bit.rxdma_psh_rsn,
  2227. wbm_err.info_bit.rxdma_err_code);
  2228. /* Set queue_mapping in nbuf to 0 */
  2229. dp_set_rx_queue(nbuf, 0);
  2230. next = nbuf->next;
  2231. /*
  2232. * Form the SG for msdu continued buffers
  2233. * QCN9000 has this support
  2234. */
  2235. if (qdf_nbuf_is_rx_chfrag_cont(nbuf)) {
  2236. nbuf = dp_rx_sg_create(soc, nbuf);
  2237. next = nbuf->next;
  2238. /*
  2239. * SG error handling is not done correctly,
  2240. * drop SG frames for now.
  2241. */
  2242. dp_rx_nbuf_free(nbuf);
  2243. dp_info_rl("scattered msdu dropped");
  2244. nbuf = next;
  2245. if (txrx_peer)
  2246. dp_txrx_peer_unref_delete(txrx_ref_handle,
  2247. DP_MOD_ID_RX_ERR);
  2248. continue;
  2249. }
  2250. dp_rx_nbuf_set_link_id_from_tlv(soc, rx_tlv_hdr, nbuf);
  2251. pool_id = wbm_err.info_bit.pool_id;
  2252. dp_pdev = dp_get_pdev_for_lmac_id(soc, pool_id);
  2253. if (dp_pdev && dp_pdev->link_peer_stats &&
  2254. txrx_peer && txrx_peer->is_mld_peer) {
  2255. link_id = dp_rx_get_stats_arr_idx_from_link_id(
  2256. nbuf,
  2257. txrx_peer);
  2258. } else {
  2259. link_id = 0;
  2260. }
  2261. if (wbm_err.info_bit.wbm_err_src == HAL_RX_WBM_ERR_SRC_REO) {
  2262. if (wbm_err.info_bit.reo_psh_rsn
  2263. == HAL_RX_WBM_REO_PSH_RSN_ERROR) {
  2264. DP_STATS_INC(soc,
  2265. rx.err.reo_error
  2266. [wbm_err.info_bit.reo_err_code], 1);
  2267. /* increment @pdev level */
  2268. if (dp_pdev)
  2269. DP_STATS_INC(dp_pdev, err.reo_error,
  2270. 1);
  2271. switch (wbm_err.info_bit.reo_err_code) {
  2272. /*
  2273. * Handling for packets which have NULL REO
  2274. * queue descriptor
  2275. */
  2276. case HAL_REO_ERR_QUEUE_DESC_ADDR_0:
  2277. pool_id = wbm_err.info_bit.pool_id;
  2278. soc->arch_ops.dp_rx_null_q_desc_handle(
  2279. soc, nbuf,
  2280. rx_tlv_hdr,
  2281. pool_id,
  2282. txrx_peer,
  2283. FALSE,
  2284. link_id);
  2285. break;
  2286. /* TODO */
  2287. /* Add per error code accounting */
  2288. case HAL_REO_ERR_REGULAR_FRAME_2K_JUMP:
  2289. if (txrx_peer)
  2290. DP_PEER_PER_PKT_STATS_INC(txrx_peer,
  2291. rx.err.jump_2k_err,
  2292. 1,
  2293. link_id);
  2294. pool_id = wbm_err.info_bit.pool_id;
  2295. if (hal_rx_msdu_end_first_msdu_get(soc->hal_soc,
  2296. rx_tlv_hdr)) {
  2297. tid =
  2298. hal_rx_mpdu_start_tid_get(hal_soc, rx_tlv_hdr);
  2299. }
  2300. QDF_NBUF_CB_RX_PKT_LEN(nbuf) =
  2301. hal_rx_msdu_start_msdu_len_get(
  2302. soc->hal_soc, rx_tlv_hdr);
  2303. nbuf->next = NULL;
  2304. dp_2k_jump_handle(soc, nbuf,
  2305. rx_tlv_hdr,
  2306. peer_id, tid);
  2307. break;
  2308. case HAL_REO_ERR_REGULAR_FRAME_OOR:
  2309. if (txrx_peer)
  2310. DP_PEER_PER_PKT_STATS_INC(txrx_peer,
  2311. rx.err.oor_err,
  2312. 1,
  2313. link_id);
  2314. if (hal_rx_msdu_end_first_msdu_get(soc->hal_soc,
  2315. rx_tlv_hdr)) {
  2316. tid =
  2317. hal_rx_mpdu_start_tid_get(hal_soc, rx_tlv_hdr);
  2318. }
  2319. QDF_NBUF_CB_RX_PKT_LEN(nbuf) =
  2320. hal_rx_msdu_start_msdu_len_get(
  2321. soc->hal_soc, rx_tlv_hdr);
  2322. nbuf->next = NULL;
  2323. dp_rx_oor_handle(soc, nbuf,
  2324. peer_id,
  2325. rx_tlv_hdr);
  2326. break;
  2327. case HAL_REO_ERR_BAR_FRAME_2K_JUMP:
  2328. case HAL_REO_ERR_BAR_FRAME_OOR:
  2329. peer = dp_peer_get_tgt_peer_by_id(soc, peer_id, DP_MOD_ID_RX_ERR);
  2330. if (peer) {
  2331. dp_rx_err_handle_bar(soc, peer,
  2332. nbuf);
  2333. dp_peer_unref_delete(peer, DP_MOD_ID_RX_ERR);
  2334. }
  2335. dp_rx_nbuf_free(nbuf);
  2336. break;
  2337. case HAL_REO_ERR_PN_CHECK_FAILED:
  2338. case HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET:
  2339. if (txrx_peer)
  2340. DP_PEER_PER_PKT_STATS_INC(txrx_peer,
  2341. rx.err.pn_err,
  2342. 1,
  2343. link_id);
  2344. dp_rx_nbuf_free(nbuf);
  2345. break;
  2346. default:
  2347. dp_info_rl("Got pkt with REO ERROR: %d",
  2348. wbm_err.info_bit.
  2349. reo_err_code);
  2350. dp_rx_nbuf_free(nbuf);
  2351. }
  2352. } else if (wbm_err.info_bit.reo_psh_rsn
  2353. == HAL_RX_WBM_REO_PSH_RSN_ROUTE) {
  2354. dp_rx_err_route_hdl(soc, nbuf, txrx_peer,
  2355. rx_tlv_hdr,
  2356. HAL_RX_WBM_ERR_SRC_REO,
  2357. link_id);
  2358. } else {
  2359. /* should not enter here */
  2360. dp_rx_err_alert("invalid reo push reason %u",
  2361. wbm_err.info_bit.reo_psh_rsn);
  2362. dp_rx_nbuf_free(nbuf);
  2363. qdf_assert_always(0);
  2364. }
  2365. } else if (wbm_err.info_bit.wbm_err_src ==
  2366. HAL_RX_WBM_ERR_SRC_RXDMA) {
  2367. if (wbm_err.info_bit.rxdma_psh_rsn
  2368. == HAL_RX_WBM_RXDMA_PSH_RSN_ERROR) {
  2369. DP_STATS_INC(soc,
  2370. rx.err.rxdma_error
  2371. [wbm_err.info_bit.rxdma_err_code], 1);
  2372. /* increment @pdev level */
  2373. if (dp_pdev)
  2374. DP_STATS_INC(dp_pdev,
  2375. err.rxdma_error, 1);
  2376. switch (wbm_err.info_bit.rxdma_err_code) {
  2377. case HAL_RXDMA_ERR_UNENCRYPTED:
  2378. case HAL_RXDMA_ERR_WIFI_PARSE:
  2379. if (txrx_peer)
  2380. DP_PEER_PER_PKT_STATS_INC(txrx_peer,
  2381. rx.err.rxdma_wifi_parse_err,
  2382. 1,
  2383. link_id);
  2384. pool_id = wbm_err.info_bit.pool_id;
  2385. dp_rx_process_rxdma_err(soc, nbuf,
  2386. rx_tlv_hdr,
  2387. txrx_peer,
  2388. wbm_err.
  2389. info_bit.
  2390. rxdma_err_code,
  2391. pool_id,
  2392. link_id);
  2393. break;
  2394. case HAL_RXDMA_ERR_TKIP_MIC:
  2395. dp_rx_process_mic_error(soc, nbuf,
  2396. rx_tlv_hdr,
  2397. txrx_peer);
  2398. if (txrx_peer)
  2399. DP_PEER_PER_PKT_STATS_INC(txrx_peer,
  2400. rx.err.mic_err,
  2401. 1,
  2402. link_id);
  2403. break;
  2404. case HAL_RXDMA_ERR_DECRYPT:
  2405. /* All the TKIP-MIC failures are treated as Decrypt Errors
  2406. * for QCN9224 Targets
  2407. */
  2408. is_tkip_mic_err = hal_rx_msdu_end_is_tkip_mic_err(hal_soc, rx_tlv_hdr);
  2409. if (is_tkip_mic_err && txrx_peer) {
  2410. dp_rx_process_mic_error(soc, nbuf,
  2411. rx_tlv_hdr,
  2412. txrx_peer);
  2413. DP_PEER_PER_PKT_STATS_INC(txrx_peer,
  2414. rx.err.mic_err,
  2415. 1,
  2416. link_id);
  2417. break;
  2418. }
  2419. if (txrx_peer) {
  2420. DP_PEER_PER_PKT_STATS_INC(txrx_peer,
  2421. rx.err.decrypt_err,
  2422. 1,
  2423. link_id);
  2424. dp_rx_nbuf_free(nbuf);
  2425. break;
  2426. }
  2427. if (!dp_handle_rxdma_decrypt_err()) {
  2428. dp_rx_nbuf_free(nbuf);
  2429. break;
  2430. }
  2431. pool_id = wbm_err.info_bit.pool_id;
  2432. err_code = wbm_err.info_bit.rxdma_err_code;
  2433. tlv_hdr = rx_tlv_hdr;
  2434. dp_rx_process_rxdma_err(soc, nbuf,
  2435. tlv_hdr, NULL,
  2436. err_code,
  2437. pool_id,
  2438. link_id);
  2439. break;
  2440. case HAL_RXDMA_MULTICAST_ECHO:
  2441. if (txrx_peer)
  2442. DP_PEER_PER_PKT_STATS_INC_PKT(txrx_peer,
  2443. rx.mec_drop, 1,
  2444. qdf_nbuf_len(nbuf),
  2445. link_id);
  2446. dp_rx_nbuf_free(nbuf);
  2447. break;
  2448. case HAL_RXDMA_UNAUTHORIZED_WDS:
  2449. pool_id = wbm_err.info_bit.pool_id;
  2450. err_code = wbm_err.info_bit.rxdma_err_code;
  2451. tlv_hdr = rx_tlv_hdr;
  2452. dp_rx_process_rxdma_err(soc, nbuf,
  2453. tlv_hdr,
  2454. txrx_peer,
  2455. err_code,
  2456. pool_id,
  2457. link_id);
  2458. break;
  2459. default:
  2460. dp_rx_nbuf_free(nbuf);
  2461. dp_err_rl("RXDMA error %d",
  2462. wbm_err.info_bit.rxdma_err_code);
  2463. }
  2464. } else if (wbm_err.info_bit.rxdma_psh_rsn
  2465. == HAL_RX_WBM_RXDMA_PSH_RSN_ROUTE) {
  2466. dp_rx_err_route_hdl(soc, nbuf, txrx_peer,
  2467. rx_tlv_hdr,
  2468. HAL_RX_WBM_ERR_SRC_RXDMA,
  2469. link_id);
  2470. } else if (wbm_err.info_bit.rxdma_psh_rsn
  2471. == HAL_RX_WBM_RXDMA_PSH_RSN_FLUSH) {
  2472. dp_rx_err_err("rxdma push reason %u",
  2473. wbm_err.info_bit.rxdma_psh_rsn);
  2474. DP_STATS_INC(soc, rx.err.rx_flush_count, 1);
  2475. dp_rx_nbuf_free(nbuf);
  2476. } else {
  2477. /* should not enter here */
  2478. dp_rx_err_alert("invalid rxdma push reason %u",
  2479. wbm_err.info_bit.rxdma_psh_rsn);
  2480. dp_rx_nbuf_free(nbuf);
  2481. qdf_assert_always(0);
  2482. }
  2483. } else {
  2484. /* Should not come here */
  2485. qdf_assert(0);
  2486. }
  2487. if (txrx_peer)
  2488. dp_txrx_peer_unref_delete(txrx_ref_handle,
  2489. DP_MOD_ID_RX_ERR);
  2490. nbuf = next;
  2491. }
  2492. return rx_bufs_used; /* Assume no scale factor for now */
  2493. }
  2494. #endif /* QCA_HOST_MODE_WIFI_DISABLED */
  2495. /**
  2496. * dup_desc_dbg() - dump and assert if duplicate rx desc found
  2497. *
  2498. * @soc: core DP main context
  2499. * @rxdma_dst_ring_desc: void pointer to monitor link descriptor buf addr info
  2500. * @rx_desc: void pointer to rx descriptor
  2501. *
  2502. * Return: void
  2503. */
  2504. static void dup_desc_dbg(struct dp_soc *soc,
  2505. hal_rxdma_desc_t rxdma_dst_ring_desc,
  2506. void *rx_desc)
  2507. {
  2508. DP_STATS_INC(soc, rx.err.hal_rxdma_err_dup, 1);
  2509. dp_rx_dump_info_and_assert(
  2510. soc,
  2511. soc->rx_rel_ring.hal_srng,
  2512. hal_rxdma_desc_to_hal_ring_desc(rxdma_dst_ring_desc),
  2513. rx_desc);
  2514. }
  2515. /**
  2516. * dp_rx_err_mpdu_pop() - extract the MSDU's from link descs
  2517. *
  2518. * @soc: core DP main context
  2519. * @mac_id: mac id which is one of 3 mac_ids
  2520. * @rxdma_dst_ring_desc: void pointer to monitor link descriptor buf addr info
  2521. * @head: head of descs list to be freed
  2522. * @tail: tail of decs list to be freed
  2523. *
  2524. * Return: number of msdu in MPDU to be popped
  2525. */
  2526. static inline uint32_t
  2527. dp_rx_err_mpdu_pop(struct dp_soc *soc, uint32_t mac_id,
  2528. hal_rxdma_desc_t rxdma_dst_ring_desc,
  2529. union dp_rx_desc_list_elem_t **head,
  2530. union dp_rx_desc_list_elem_t **tail)
  2531. {
  2532. void *rx_msdu_link_desc;
  2533. qdf_nbuf_t msdu;
  2534. qdf_nbuf_t last;
  2535. struct hal_rx_msdu_list msdu_list;
  2536. uint16_t num_msdus;
  2537. struct hal_buf_info buf_info;
  2538. uint32_t rx_bufs_used = 0;
  2539. uint32_t msdu_cnt;
  2540. uint32_t i;
  2541. uint8_t push_reason;
  2542. uint8_t rxdma_error_code = 0;
  2543. uint8_t bm_action = HAL_BM_ACTION_PUT_IN_IDLE_LIST;
  2544. struct dp_pdev *pdev = dp_get_pdev_for_lmac_id(soc, mac_id);
  2545. uint32_t rx_link_buf_info[HAL_RX_BUFFINFO_NUM_DWORDS];
  2546. hal_rxdma_desc_t ring_desc;
  2547. struct rx_desc_pool *rx_desc_pool;
  2548. if (!pdev) {
  2549. dp_rx_err_debug("%pK: pdev is null for mac_id = %d",
  2550. soc, mac_id);
  2551. return rx_bufs_used;
  2552. }
  2553. msdu = 0;
  2554. last = NULL;
  2555. hal_rx_reo_ent_buf_paddr_get(soc->hal_soc, rxdma_dst_ring_desc,
  2556. &buf_info, &msdu_cnt);
  2557. push_reason =
  2558. hal_rx_reo_ent_rxdma_push_reason_get(rxdma_dst_ring_desc);
  2559. if (push_reason == HAL_RX_WBM_RXDMA_PSH_RSN_ERROR) {
  2560. rxdma_error_code =
  2561. hal_rx_reo_ent_rxdma_error_code_get(rxdma_dst_ring_desc);
  2562. }
  2563. do {
  2564. rx_msdu_link_desc =
  2565. dp_rx_cookie_2_link_desc_va(soc, &buf_info);
  2566. qdf_assert_always(rx_msdu_link_desc);
  2567. hal_rx_msdu_list_get(soc->hal_soc, rx_msdu_link_desc,
  2568. &msdu_list, &num_msdus);
  2569. if (msdu_list.sw_cookie[0] != HAL_RX_COOKIE_SPECIAL) {
  2570. /* if the msdus belongs to NSS offloaded radio &&
  2571. * the rbm is not SW1_BM then return the msdu_link
  2572. * descriptor without freeing the msdus (nbufs). let
  2573. * these buffers be given to NSS completion ring for
  2574. * NSS to free them.
  2575. * else iterate through the msdu link desc list and
  2576. * free each msdu in the list.
  2577. */
  2578. if (msdu_list.rbm[0] !=
  2579. HAL_RX_BUF_RBM_SW3_BM(soc->wbm_sw0_bm_id) &&
  2580. wlan_cfg_get_dp_pdev_nss_enabled(
  2581. pdev->wlan_cfg_ctx))
  2582. bm_action = HAL_BM_ACTION_RELEASE_MSDU_LIST;
  2583. else {
  2584. for (i = 0; i < num_msdus; i++) {
  2585. struct dp_rx_desc *rx_desc =
  2586. soc->arch_ops.
  2587. dp_rx_desc_cookie_2_va(
  2588. soc,
  2589. msdu_list.sw_cookie[i]);
  2590. qdf_assert_always(rx_desc);
  2591. msdu = rx_desc->nbuf;
  2592. /*
  2593. * this is a unlikely scenario
  2594. * where the host is reaping
  2595. * a descriptor which
  2596. * it already reaped just a while ago
  2597. * but is yet to replenish
  2598. * it back to HW.
  2599. * In this case host will dump
  2600. * the last 128 descriptors
  2601. * including the software descriptor
  2602. * rx_desc and assert.
  2603. */
  2604. ring_desc = rxdma_dst_ring_desc;
  2605. if (qdf_unlikely(!rx_desc->in_use)) {
  2606. dup_desc_dbg(soc,
  2607. ring_desc,
  2608. rx_desc);
  2609. continue;
  2610. }
  2611. if (rx_desc->unmapped == 0) {
  2612. rx_desc_pool =
  2613. &soc->rx_desc_buf[rx_desc->pool_id];
  2614. dp_ipa_rx_buf_smmu_mapping_lock(soc);
  2615. dp_rx_nbuf_unmap_pool(soc,
  2616. rx_desc_pool,
  2617. msdu);
  2618. rx_desc->unmapped = 1;
  2619. dp_ipa_rx_buf_smmu_mapping_unlock(soc);
  2620. }
  2621. dp_rx_err_debug("%pK: msdu_nbuf=%pK ",
  2622. soc, msdu);
  2623. dp_rx_buffer_pool_nbuf_free(soc, msdu,
  2624. rx_desc->pool_id);
  2625. rx_bufs_used++;
  2626. dp_rx_add_to_free_desc_list(head,
  2627. tail, rx_desc);
  2628. }
  2629. }
  2630. } else {
  2631. rxdma_error_code = HAL_RXDMA_ERR_WAR;
  2632. }
  2633. /*
  2634. * Store the current link buffer into to the local structure
  2635. * to be used for release purpose.
  2636. */
  2637. hal_rxdma_buff_addr_info_set(soc->hal_soc, rx_link_buf_info,
  2638. buf_info.paddr, buf_info.sw_cookie,
  2639. buf_info.rbm);
  2640. hal_rx_mon_next_link_desc_get(soc->hal_soc, rx_msdu_link_desc,
  2641. &buf_info);
  2642. dp_rx_link_desc_return_by_addr(soc,
  2643. (hal_buff_addrinfo_t)
  2644. rx_link_buf_info,
  2645. bm_action);
  2646. } while (buf_info.paddr);
  2647. DP_STATS_INC(soc, rx.err.rxdma_error[rxdma_error_code], 1);
  2648. if (pdev)
  2649. DP_STATS_INC(pdev, err.rxdma_error, 1);
  2650. if (rxdma_error_code == HAL_RXDMA_ERR_DECRYPT) {
  2651. dp_rx_err_err("%pK: Packet received with Decrypt error", soc);
  2652. }
  2653. return rx_bufs_used;
  2654. }
  2655. uint32_t
  2656. dp_rxdma_err_process(struct dp_intr *int_ctx, struct dp_soc *soc,
  2657. uint32_t mac_id, uint32_t quota)
  2658. {
  2659. struct dp_pdev *pdev = dp_get_pdev_for_lmac_id(soc, mac_id);
  2660. hal_rxdma_desc_t rxdma_dst_ring_desc;
  2661. hal_soc_handle_t hal_soc;
  2662. void *err_dst_srng;
  2663. union dp_rx_desc_list_elem_t *head = NULL;
  2664. union dp_rx_desc_list_elem_t *tail = NULL;
  2665. struct dp_srng *dp_rxdma_srng;
  2666. struct rx_desc_pool *rx_desc_pool;
  2667. uint32_t work_done = 0;
  2668. uint32_t rx_bufs_used = 0;
  2669. if (!pdev)
  2670. return 0;
  2671. err_dst_srng = soc->rxdma_err_dst_ring[mac_id].hal_srng;
  2672. if (!err_dst_srng) {
  2673. dp_rx_err_err("%pK: HAL Monitor Destination Ring Init Failed -- %pK",
  2674. soc, err_dst_srng);
  2675. return 0;
  2676. }
  2677. hal_soc = soc->hal_soc;
  2678. qdf_assert(hal_soc);
  2679. if (qdf_unlikely(dp_srng_access_start(int_ctx, soc, err_dst_srng))) {
  2680. dp_rx_err_err("%pK: HAL Monitor Destination Ring Init Failed -- %pK",
  2681. soc, err_dst_srng);
  2682. return 0;
  2683. }
  2684. while (qdf_likely(quota-- && (rxdma_dst_ring_desc =
  2685. hal_srng_dst_get_next(hal_soc, err_dst_srng)))) {
  2686. rx_bufs_used += dp_rx_err_mpdu_pop(soc, mac_id,
  2687. rxdma_dst_ring_desc,
  2688. &head, &tail);
  2689. }
  2690. dp_srng_access_end(int_ctx, soc, err_dst_srng);
  2691. if (rx_bufs_used) {
  2692. if (wlan_cfg_per_pdev_lmac_ring(soc->wlan_cfg_ctx)) {
  2693. dp_rxdma_srng = &soc->rx_refill_buf_ring[mac_id];
  2694. rx_desc_pool = &soc->rx_desc_buf[mac_id];
  2695. } else {
  2696. dp_rxdma_srng = &soc->rx_refill_buf_ring[pdev->lmac_id];
  2697. rx_desc_pool = &soc->rx_desc_buf[pdev->lmac_id];
  2698. }
  2699. dp_rx_buffers_replenish(soc, mac_id, dp_rxdma_srng,
  2700. rx_desc_pool, rx_bufs_used, &head, &tail, false);
  2701. work_done += rx_bufs_used;
  2702. }
  2703. return work_done;
  2704. }
  2705. #ifndef QCA_HOST_MODE_WIFI_DISABLED
  2706. static inline void
  2707. dp_wbm_int_err_mpdu_pop(struct dp_soc *soc, uint32_t mac_id,
  2708. hal_rxdma_desc_t rxdma_dst_ring_desc,
  2709. union dp_rx_desc_list_elem_t **head,
  2710. union dp_rx_desc_list_elem_t **tail,
  2711. uint32_t *rx_bufs_used)
  2712. {
  2713. void *rx_msdu_link_desc;
  2714. qdf_nbuf_t msdu;
  2715. qdf_nbuf_t last;
  2716. struct hal_rx_msdu_list msdu_list;
  2717. uint16_t num_msdus;
  2718. struct hal_buf_info buf_info;
  2719. uint32_t msdu_cnt, i;
  2720. uint32_t rx_link_buf_info[HAL_RX_BUFFINFO_NUM_DWORDS];
  2721. struct rx_desc_pool *rx_desc_pool;
  2722. struct dp_rx_desc *rx_desc;
  2723. msdu = 0;
  2724. last = NULL;
  2725. hal_rx_reo_ent_buf_paddr_get(soc->hal_soc, rxdma_dst_ring_desc,
  2726. &buf_info, &msdu_cnt);
  2727. do {
  2728. rx_msdu_link_desc =
  2729. dp_rx_cookie_2_link_desc_va(soc, &buf_info);
  2730. if (!rx_msdu_link_desc) {
  2731. DP_STATS_INC(soc, tx.wbm_internal_error[WBM_INT_ERROR_REO_NULL_LINK_DESC], 1);
  2732. break;
  2733. }
  2734. hal_rx_msdu_list_get(soc->hal_soc, rx_msdu_link_desc,
  2735. &msdu_list, &num_msdus);
  2736. if (msdu_list.sw_cookie[0] != HAL_RX_COOKIE_SPECIAL) {
  2737. for (i = 0; i < num_msdus; i++) {
  2738. if (!dp_rx_is_sw_cookie_valid(soc, msdu_list.sw_cookie[i])) {
  2739. dp_rx_err_info_rl("Invalid MSDU info cookie: 0x%x",
  2740. msdu_list.sw_cookie[i]);
  2741. continue;
  2742. }
  2743. rx_desc = soc->arch_ops.dp_rx_desc_cookie_2_va(
  2744. soc,
  2745. msdu_list.sw_cookie[i]);
  2746. qdf_assert_always(rx_desc);
  2747. rx_desc_pool =
  2748. &soc->rx_desc_buf[rx_desc->pool_id];
  2749. msdu = rx_desc->nbuf;
  2750. /*
  2751. * this is a unlikely scenario where the host is reaping
  2752. * a descriptor which it already reaped just a while ago
  2753. * but is yet to replenish it back to HW.
  2754. */
  2755. if (qdf_unlikely(!rx_desc->in_use) ||
  2756. qdf_unlikely(!msdu)) {
  2757. dp_rx_err_info_rl("Reaping rx_desc not in use!");
  2758. continue;
  2759. }
  2760. dp_ipa_rx_buf_smmu_mapping_lock(soc);
  2761. dp_rx_nbuf_unmap_pool(soc, rx_desc_pool, msdu);
  2762. rx_desc->unmapped = 1;
  2763. dp_ipa_rx_buf_smmu_mapping_unlock(soc);
  2764. dp_rx_buffer_pool_nbuf_free(soc, msdu,
  2765. rx_desc->pool_id);
  2766. rx_bufs_used[rx_desc->pool_id]++;
  2767. dp_rx_add_to_free_desc_list(head,
  2768. tail, rx_desc);
  2769. }
  2770. }
  2771. /*
  2772. * Store the current link buffer into to the local structure
  2773. * to be used for release purpose.
  2774. */
  2775. hal_rxdma_buff_addr_info_set(soc->hal_soc, rx_link_buf_info,
  2776. buf_info.paddr, buf_info.sw_cookie,
  2777. buf_info.rbm);
  2778. hal_rx_mon_next_link_desc_get(soc->hal_soc, rx_msdu_link_desc,
  2779. &buf_info);
  2780. dp_rx_link_desc_return_by_addr(soc, (hal_buff_addrinfo_t)
  2781. rx_link_buf_info,
  2782. HAL_BM_ACTION_PUT_IN_IDLE_LIST);
  2783. } while (buf_info.paddr);
  2784. }
  2785. void
  2786. dp_handle_wbm_internal_error(struct dp_soc *soc, void *hal_desc,
  2787. uint32_t buf_type)
  2788. {
  2789. struct hal_buf_info buf_info = {0};
  2790. struct dp_rx_desc *rx_desc = NULL;
  2791. struct rx_desc_pool *rx_desc_pool;
  2792. uint32_t rx_bufs_reaped[MAX_PDEV_CNT] = {0};
  2793. union dp_rx_desc_list_elem_t *head = NULL;
  2794. union dp_rx_desc_list_elem_t *tail = NULL;
  2795. uint8_t pool_id;
  2796. uint8_t mac_id;
  2797. hal_rx_reo_buf_paddr_get(soc->hal_soc, hal_desc, &buf_info);
  2798. if (!buf_info.paddr) {
  2799. DP_STATS_INC(soc, tx.wbm_internal_error[WBM_INT_ERROR_REO_NULL_BUFFER], 1);
  2800. return;
  2801. }
  2802. /* buffer_addr_info is the first element of ring_desc */
  2803. hal_rx_buf_cookie_rbm_get(soc->hal_soc, (uint32_t *)hal_desc,
  2804. &buf_info);
  2805. if (buf_type == HAL_WBM_RELEASE_RING_2_BUFFER_TYPE) {
  2806. DP_STATS_INC(soc, tx.wbm_internal_error[WBM_INT_ERROR_REO_NULL_MSDU_BUFF], 1);
  2807. rx_desc = soc->arch_ops.dp_rx_desc_cookie_2_va(
  2808. soc,
  2809. buf_info.sw_cookie);
  2810. if (rx_desc && rx_desc->nbuf) {
  2811. rx_desc_pool = &soc->rx_desc_buf[rx_desc->pool_id];
  2812. dp_ipa_rx_buf_smmu_mapping_lock(soc);
  2813. dp_rx_nbuf_unmap_pool(soc, rx_desc_pool,
  2814. rx_desc->nbuf);
  2815. rx_desc->unmapped = 1;
  2816. dp_ipa_rx_buf_smmu_mapping_unlock(soc);
  2817. dp_rx_buffer_pool_nbuf_free(soc, rx_desc->nbuf,
  2818. rx_desc->pool_id);
  2819. dp_rx_add_to_free_desc_list(&head,
  2820. &tail,
  2821. rx_desc);
  2822. rx_bufs_reaped[rx_desc->pool_id]++;
  2823. }
  2824. } else if (buf_type == HAL_WBM_RELEASE_RING_2_DESC_TYPE) {
  2825. pool_id = DP_RX_DESC_COOKIE_POOL_ID_GET(buf_info.sw_cookie);
  2826. dp_wbm_int_err_mpdu_pop(soc, pool_id, hal_desc,
  2827. &head, &tail, rx_bufs_reaped);
  2828. }
  2829. for (mac_id = 0; mac_id < MAX_PDEV_CNT; mac_id++) {
  2830. struct rx_desc_pool *rx_desc_pool;
  2831. struct dp_srng *dp_rxdma_srng;
  2832. if (!rx_bufs_reaped[mac_id])
  2833. continue;
  2834. DP_STATS_INC(soc, tx.wbm_internal_error[WBM_INT_ERROR_REO_BUFF_REAPED], 1);
  2835. dp_rxdma_srng = &soc->rx_refill_buf_ring[mac_id];
  2836. rx_desc_pool = &soc->rx_desc_buf[mac_id];
  2837. dp_rx_buffers_replenish(soc, mac_id, dp_rxdma_srng,
  2838. rx_desc_pool,
  2839. rx_bufs_reaped[mac_id],
  2840. &head, &tail, false);
  2841. }
  2842. }
  2843. #endif /* QCA_HOST_MODE_WIFI_DISABLED */