wcd938x.c 137 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2018-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2022,2024 Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #include <linux/module.h>
  7. #include <linux/slab.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/device.h>
  10. #include <linux/delay.h>
  11. #include <linux/kernel.h>
  12. #include <linux/component.h>
  13. #include <sound/soc.h>
  14. #include <sound/tlv.h>
  15. #include <soc/soundwire.h>
  16. #include <linux/regmap.h>
  17. #include <sound/soc.h>
  18. #include <sound/soc-dapm.h>
  19. #include <asoc/wcdcal-hwdep.h>
  20. #include <asoc/msm-cdc-pinctrl.h>
  21. #include <asoc/msm-cdc-supply.h>
  22. #include <bindings/audio-codec-port-types.h>
  23. #include <linux/qti-regmap-debugfs.h>
  24. #include "wcd938x-registers.h"
  25. #include "wcd938x.h"
  26. #include "internal.h"
  27. #include "asoc/bolero-slave-internal.h"
  28. #define NUM_SWRS_DT_PARAMS 5
  29. #define WCD938X_VARIANT_ENTRY_SIZE 32
  30. #define WCD938X_VERSION_1_0 1
  31. #define WCD938X_VERSION_ENTRY_SIZE 32
  32. #define EAR_RX_PATH_AUX 1
  33. #define ADC_MODE_VAL_HIFI 0x01
  34. #define ADC_MODE_VAL_LO_HIF 0x02
  35. #define ADC_MODE_VAL_NORMAL 0x03
  36. #define ADC_MODE_VAL_LP 0x05
  37. #define ADC_MODE_VAL_ULP1 0x09
  38. #define ADC_MODE_VAL_ULP2 0x0B
  39. #define NUM_ATTEMPTS 20
  40. #define DAPM_MICBIAS1_STANDALONE "MIC BIAS1 Standalone"
  41. #define DAPM_MICBIAS2_STANDALONE "MIC BIAS2 Standalone"
  42. #define DAPM_MICBIAS3_STANDALONE "MIC BIAS3 Standalone"
  43. #define DAPM_MICBIAS4_STANDALONE "MIC BIAS4 Standalone"
  44. #define WCD938X_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  45. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  46. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000 |\
  47. SNDRV_PCM_RATE_384000)
  48. /* Fractional Rates */
  49. #define WCD938X_FRAC_RATES (SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_88200 |\
  50. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800)
  51. #define WCD938X_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  52. SNDRV_PCM_FMTBIT_S24_LE |\
  53. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
  54. enum {
  55. CODEC_TX = 0,
  56. CODEC_RX,
  57. };
  58. enum {
  59. WCD_ADC1 = 0,
  60. WCD_ADC2,
  61. WCD_ADC3,
  62. WCD_ADC4,
  63. ALLOW_BUCK_DISABLE,
  64. HPH_COMP_DELAY,
  65. HPH_PA_DELAY,
  66. AMIC2_BCS_ENABLE,
  67. WCD_SUPPLIES_LPM_MODE,
  68. WCD_ADC1_MODE,
  69. WCD_ADC2_MODE,
  70. WCD_ADC3_MODE,
  71. WCD_ADC4_MODE,
  72. WCD_HPHL_EN,
  73. WCD_EAR_EN,
  74. };
  75. enum {
  76. ADC_MODE_INVALID = 0,
  77. ADC_MODE_HIFI,
  78. ADC_MODE_LO_HIF,
  79. ADC_MODE_NORMAL,
  80. ADC_MODE_LP,
  81. ADC_MODE_ULP1,
  82. ADC_MODE_ULP2,
  83. };
  84. static u8 tx_mode_bit[] = {
  85. [ADC_MODE_INVALID] = 0x00,
  86. [ADC_MODE_HIFI] = 0x01,
  87. [ADC_MODE_LO_HIF] = 0x02,
  88. [ADC_MODE_NORMAL] = 0x04,
  89. [ADC_MODE_LP] = 0x08,
  90. [ADC_MODE_ULP1] = 0x10,
  91. [ADC_MODE_ULP2] = 0x20,
  92. };
  93. static const DECLARE_TLV_DB_SCALE(line_gain, 0, 7, 1);
  94. static const DECLARE_TLV_DB_SCALE(analog_gain, 0, 27, 1);
  95. static int wcd938x_handle_post_irq(void *data);
  96. static int wcd938x_reset(struct device *dev);
  97. static int wcd938x_reset_low(struct device *dev);
  98. static int wcd938x_get_adc_mode(int val);
  99. static const struct regmap_irq wcd938x_irqs[WCD938X_NUM_IRQS] = {
  100. REGMAP_IRQ_REG(WCD938X_IRQ_MBHC_BUTTON_PRESS_DET, 0, 0x01),
  101. REGMAP_IRQ_REG(WCD938X_IRQ_MBHC_BUTTON_RELEASE_DET, 0, 0x02),
  102. REGMAP_IRQ_REG(WCD938X_IRQ_MBHC_ELECT_INS_REM_DET, 0, 0x04),
  103. REGMAP_IRQ_REG(WCD938X_IRQ_MBHC_ELECT_INS_REM_LEG_DET, 0, 0x08),
  104. REGMAP_IRQ_REG(WCD938X_IRQ_MBHC_SW_DET, 0, 0x10),
  105. REGMAP_IRQ_REG(WCD938X_IRQ_HPHR_OCP_INT, 0, 0x20),
  106. REGMAP_IRQ_REG(WCD938X_IRQ_HPHR_CNP_INT, 0, 0x40),
  107. REGMAP_IRQ_REG(WCD938X_IRQ_HPHL_OCP_INT, 0, 0x80),
  108. REGMAP_IRQ_REG(WCD938X_IRQ_HPHL_CNP_INT, 1, 0x01),
  109. REGMAP_IRQ_REG(WCD938X_IRQ_EAR_CNP_INT, 1, 0x02),
  110. REGMAP_IRQ_REG(WCD938X_IRQ_EAR_SCD_INT, 1, 0x04),
  111. REGMAP_IRQ_REG(WCD938X_IRQ_AUX_CNP_INT, 1, 0x08),
  112. REGMAP_IRQ_REG(WCD938X_IRQ_AUX_SCD_INT, 1, 0x10),
  113. REGMAP_IRQ_REG(WCD938X_IRQ_HPHL_PDM_WD_INT, 1, 0x20),
  114. REGMAP_IRQ_REG(WCD938X_IRQ_HPHR_PDM_WD_INT, 1, 0x40),
  115. REGMAP_IRQ_REG(WCD938X_IRQ_AUX_PDM_WD_INT, 1, 0x80),
  116. REGMAP_IRQ_REG(WCD938X_IRQ_LDORT_SCD_INT, 2, 0x01),
  117. REGMAP_IRQ_REG(WCD938X_IRQ_MBHC_MOISTURE_INT, 2, 0x02),
  118. REGMAP_IRQ_REG(WCD938X_IRQ_HPHL_SURGE_DET_INT, 2, 0x04),
  119. REGMAP_IRQ_REG(WCD938X_IRQ_HPHR_SURGE_DET_INT, 2, 0x08),
  120. };
  121. static struct regmap_irq_chip wcd938x_regmap_irq_chip = {
  122. .name = "wcd938x",
  123. .irqs = wcd938x_irqs,
  124. .num_irqs = ARRAY_SIZE(wcd938x_irqs),
  125. .num_regs = 3,
  126. .status_base = WCD938X_DIGITAL_INTR_STATUS_0,
  127. .mask_base = WCD938X_DIGITAL_INTR_MASK_0,
  128. .type_base = WCD938X_DIGITAL_INTR_LEVEL_0,
  129. .ack_base = WCD938X_DIGITAL_INTR_CLEAR_0,
  130. .use_ack = 1,
  131. .runtime_pm = false,
  132. .handle_post_irq = wcd938x_handle_post_irq,
  133. .irq_drv_data = NULL,
  134. };
  135. static int wcd938x_handle_post_irq(void *data)
  136. {
  137. struct wcd938x_priv *wcd938x = data;
  138. u32 sts1 = 0, sts2 = 0, sts3 = 0;
  139. regmap_read(wcd938x->regmap, WCD938X_DIGITAL_INTR_STATUS_0, &sts1);
  140. regmap_read(wcd938x->regmap, WCD938X_DIGITAL_INTR_STATUS_1, &sts2);
  141. regmap_read(wcd938x->regmap, WCD938X_DIGITAL_INTR_STATUS_2, &sts3);
  142. wcd938x->tx_swr_dev->slave_irq_pending =
  143. ((sts1 || sts2 || sts3) ? true : false);
  144. return IRQ_HANDLED;
  145. }
  146. static int wcd938x_swr_slv_get_current_bank(struct swr_device *dev, u8 devnum)
  147. {
  148. int ret = 0;
  149. int bank = 0;
  150. ret = swr_read(dev, devnum, SWR_SCP_CONTROL, &bank, 1);
  151. if (ret)
  152. return -EINVAL;
  153. return ((bank & 0x40) ? 1: 0);
  154. }
  155. static int wcd938x_get_clk_rate(int mode)
  156. {
  157. int rate;
  158. switch (mode) {
  159. case ADC_MODE_ULP2:
  160. rate = SWR_CLK_RATE_0P6MHZ;
  161. break;
  162. case ADC_MODE_ULP1:
  163. rate = SWR_CLK_RATE_1P2MHZ;
  164. break;
  165. case ADC_MODE_LP:
  166. rate = SWR_CLK_RATE_4P8MHZ;
  167. break;
  168. case ADC_MODE_NORMAL:
  169. case ADC_MODE_LO_HIF:
  170. case ADC_MODE_HIFI:
  171. case ADC_MODE_INVALID:
  172. default:
  173. rate = SWR_CLK_RATE_9P6MHZ;
  174. break;
  175. }
  176. return rate;
  177. }
  178. static int wcd938x_set_swr_clk_rate(struct snd_soc_component *component,
  179. int rate, int bank)
  180. {
  181. u8 mask = (bank ? 0xF0 : 0x0F);
  182. u8 val = 0;
  183. switch (rate) {
  184. case SWR_CLK_RATE_0P6MHZ:
  185. val = (bank ? 0x60 : 0x06);
  186. break;
  187. case SWR_CLK_RATE_1P2MHZ:
  188. val = (bank ? 0x50 : 0x05);
  189. break;
  190. case SWR_CLK_RATE_2P4MHZ:
  191. val = (bank ? 0x30 : 0x03);
  192. break;
  193. case SWR_CLK_RATE_4P8MHZ:
  194. val = (bank ? 0x10 : 0x01);
  195. break;
  196. case SWR_CLK_RATE_9P6MHZ:
  197. default:
  198. val = 0x00;
  199. break;
  200. }
  201. snd_soc_component_update_bits(component,
  202. WCD938X_DIGITAL_SWR_TX_CLK_RATE,
  203. mask, val);
  204. return 0;
  205. }
  206. static int wcd938x_init_reg(struct snd_soc_component *component)
  207. {
  208. snd_soc_component_update_bits(component, WCD938X_SLEEP_CTL, 0x0E, 0x0E);
  209. snd_soc_component_update_bits(component, WCD938X_SLEEP_CTL, 0x80, 0x80);
  210. /* 1 msec delay as per HW requirement */
  211. usleep_range(1000, 1010);
  212. snd_soc_component_update_bits(component, WCD938X_SLEEP_CTL, 0x40, 0x40);
  213. /* 1 msec delay as per HW requirement */
  214. usleep_range(1000, 1010);
  215. snd_soc_component_update_bits(component, WCD938X_LDORXTX_CONFIG,
  216. 0x10, 0x00);
  217. snd_soc_component_update_bits(component, WCD938X_BIAS_VBG_FINE_ADJ,
  218. 0xF0, 0x80);
  219. snd_soc_component_update_bits(component, WCD938X_ANA_BIAS, 0x80, 0x80);
  220. snd_soc_component_update_bits(component, WCD938X_ANA_BIAS, 0x40, 0x40);
  221. /* 10 msec delay as per HW requirement */
  222. usleep_range(10000, 10010);
  223. snd_soc_component_update_bits(component, WCD938X_ANA_BIAS, 0x40, 0x00);
  224. snd_soc_component_update_bits(component,
  225. WCD938X_HPH_NEW_INT_RDAC_GAIN_CTL,
  226. 0xF0, 0x00);
  227. snd_soc_component_update_bits(component,
  228. WCD938X_HPH_NEW_INT_RDAC_HD2_CTL_L_NEW,
  229. 0x1F, 0x15);
  230. snd_soc_component_update_bits(component,
  231. WCD938X_HPH_NEW_INT_RDAC_HD2_CTL_R_NEW,
  232. 0x1F, 0x15);
  233. snd_soc_component_update_bits(component, WCD938X_HPH_REFBUFF_UHQA_CTL,
  234. 0xC0, 0x80);
  235. snd_soc_component_update_bits(component, WCD938X_DIGITAL_CDC_DMIC_CTL,
  236. 0x02, 0x02);
  237. snd_soc_component_update_bits(component,
  238. WCD938X_TX_COM_NEW_INT_TXFE_ICTRL_STG2CASC_ULP,
  239. 0xFF, 0x14);
  240. snd_soc_component_update_bits(component,
  241. WCD938X_TX_COM_NEW_INT_TXFE_ICTRL_STG2MAIN_ULP,
  242. 0x1F, 0x08);
  243. snd_soc_component_update_bits(component,
  244. WCD938X_DIGITAL_TX_REQ_FB_CTL_0, 0xFF, 0x55);
  245. snd_soc_component_update_bits(component,
  246. WCD938X_DIGITAL_TX_REQ_FB_CTL_1, 0xFF, 0x44);
  247. snd_soc_component_update_bits(component,
  248. WCD938X_DIGITAL_TX_REQ_FB_CTL_2, 0xFF, 0x11);
  249. snd_soc_component_update_bits(component,
  250. WCD938X_DIGITAL_TX_REQ_FB_CTL_3, 0xFF, 0x00);
  251. snd_soc_component_update_bits(component,
  252. WCD938X_DIGITAL_TX_REQ_FB_CTL_4, 0xFF, 0x00);
  253. snd_soc_component_update_bits(component,
  254. WCD938X_MICB1_TEST_CTL_1, 0xE0, 0xE0);
  255. snd_soc_component_update_bits(component,
  256. WCD938X_MICB2_TEST_CTL_1, 0xE0, 0xE0);
  257. snd_soc_component_update_bits(component,
  258. WCD938X_MICB3_TEST_CTL_1, 0xE0, 0xE0);
  259. snd_soc_component_update_bits(component,
  260. WCD938X_MICB4_TEST_CTL_1, 0xE0, 0xE0);
  261. snd_soc_component_update_bits(component,
  262. WCD938X_TX_3_4_TEST_BLK_EN2, 0x01, 0x00);
  263. snd_soc_component_update_bits(component, WCD938X_SLEEP_CTL, 0x0E,
  264. ((snd_soc_component_read(component,
  265. WCD938X_DIGITAL_EFUSE_REG_30) & 0x07) << 1));
  266. snd_soc_component_update_bits(component,
  267. WCD938X_HPH_SURGE_HPHLR_SURGE_EN, 0xC0, 0xC0);
  268. return 0;
  269. }
  270. static int wcd938x_set_port_params(struct snd_soc_component *component,
  271. u8 slv_prt_type, u8 *port_id, u8 *num_ch,
  272. u8 *ch_mask, u32 *ch_rate,
  273. u8 *port_type, u8 path)
  274. {
  275. int i, j;
  276. u8 num_ports = 0;
  277. struct codec_port_info (*map)[MAX_PORT][MAX_CH_PER_PORT];
  278. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  279. switch (path) {
  280. case CODEC_RX:
  281. map = &wcd938x->rx_port_mapping;
  282. num_ports = wcd938x->num_rx_ports;
  283. break;
  284. case CODEC_TX:
  285. map = &wcd938x->tx_port_mapping;
  286. num_ports = wcd938x->num_tx_ports;
  287. break;
  288. default:
  289. dev_err_ratelimited(component->dev, "%s Invalid path selected %u\n",
  290. __func__, path);
  291. return -EINVAL;
  292. }
  293. for (i = 0; i <= num_ports; i++) {
  294. for (j = 0; j < MAX_CH_PER_PORT; j++) {
  295. if ((*map)[i][j].slave_port_type == slv_prt_type)
  296. goto found;
  297. }
  298. }
  299. found:
  300. if (i > num_ports || j == MAX_CH_PER_PORT) {
  301. dev_err_ratelimited(component->dev, "%s Failed to find slave port for type %u\n",
  302. __func__, slv_prt_type);
  303. return -EINVAL;
  304. }
  305. *port_id = i;
  306. *num_ch = (*map)[i][j].num_ch;
  307. *ch_mask = (*map)[i][j].ch_mask;
  308. *ch_rate = (*map)[i][j].ch_rate;
  309. *port_type = (*map)[i][j].master_port_type;
  310. return 0;
  311. }
  312. /* qcom,swr-tx-port-params = <OFFSET1_VAL0 LANE1>, <OFFSET1_VAL5 LANE0>, <OFFSET1_VAL1 LANE0>, <OFFSET1_VAL1 LANE0>,*UC0*
  313. <OFFSET1_VAL0 LANE1>, <OFFSET1_VAL2 LANE0>, <OFFSET1_VAL1 LANE0>, <OFFSET1_VAL1 LANE0>, *UC1*
  314. <OFFSET1_VAL1 LANE0>, <OFFSET1_VAL1 LANE0>, <OFFSET1_VAL1 LANE0>, <OFFSET1_VAL1 LANE0>; *UC2*
  315. <OFFSET1_VAL1 LANE0>, <OFFSET1_VAL1 LANE0>, <OFFSET1_VAL1 LANE0>, <OFFSET1_VAL1 LANE0>; *UC3 */
  316. static int wcd938x_parse_port_params(struct device *dev,
  317. char *prop, u8 path)
  318. {
  319. u32 *dt_array, map_size, max_uc;
  320. int ret = 0;
  321. u32 cnt = 0;
  322. u32 i, j;
  323. struct swr_port_params (*map)[SWR_UC_MAX][SWR_NUM_PORTS];
  324. struct swr_dev_frame_config (*map_uc)[SWR_UC_MAX];
  325. struct wcd938x_priv *wcd938x = dev_get_drvdata(dev);
  326. switch (path) {
  327. case CODEC_TX:
  328. map = &wcd938x->tx_port_params;
  329. map_uc = &wcd938x->swr_tx_port_params;
  330. break;
  331. default:
  332. ret = -EINVAL;
  333. goto err_port_map;
  334. }
  335. if (!of_find_property(dev->of_node, prop,
  336. &map_size)) {
  337. dev_err(dev, "missing port mapping prop %s\n", prop);
  338. ret = -EINVAL;
  339. goto err_port_map;
  340. }
  341. max_uc = map_size / (SWR_NUM_PORTS * SWR_PORT_PARAMS * sizeof(u32));
  342. if (max_uc != SWR_UC_MAX) {
  343. dev_err(dev, "%s: port params not provided for all usecases\n",
  344. __func__);
  345. ret = -EINVAL;
  346. goto err_port_map;
  347. }
  348. dt_array = kzalloc(map_size, GFP_KERNEL);
  349. if (!dt_array) {
  350. ret = -ENOMEM;
  351. goto err_alloc;
  352. }
  353. ret = of_property_read_u32_array(dev->of_node, prop, dt_array,
  354. SWR_NUM_PORTS * SWR_PORT_PARAMS * max_uc);
  355. if (ret) {
  356. dev_err(dev, "%s: Failed to read port mapping from prop %s\n",
  357. __func__, prop);
  358. goto err_pdata_fail;
  359. }
  360. for (i = 0; i < max_uc; i++) {
  361. for (j = 0; j < SWR_NUM_PORTS; j++) {
  362. cnt = (i * SWR_NUM_PORTS + j) * SWR_PORT_PARAMS;
  363. (*map)[i][j].offset1 = dt_array[cnt];
  364. (*map)[i][j].lane_ctrl = dt_array[cnt + 1];
  365. }
  366. (*map_uc)[i].pp = &(*map)[i][0];
  367. }
  368. kfree(dt_array);
  369. return 0;
  370. err_pdata_fail:
  371. kfree(dt_array);
  372. err_alloc:
  373. err_port_map:
  374. return ret;
  375. }
  376. static int wcd938x_parse_port_mapping(struct device *dev,
  377. char *prop, u8 path)
  378. {
  379. u32 *dt_array, map_size, map_length;
  380. u32 port_num = 0, ch_mask, ch_rate, old_port_num = 0;
  381. u32 slave_port_type, master_port_type;
  382. u32 i, ch_iter = 0;
  383. int ret = 0;
  384. u8 *num_ports = NULL;
  385. struct codec_port_info (*map)[MAX_PORT][MAX_CH_PER_PORT];
  386. struct wcd938x_priv *wcd938x = dev_get_drvdata(dev);
  387. switch (path) {
  388. case CODEC_RX:
  389. map = &wcd938x->rx_port_mapping;
  390. num_ports = &wcd938x->num_rx_ports;
  391. break;
  392. case CODEC_TX:
  393. map = &wcd938x->tx_port_mapping;
  394. num_ports = &wcd938x->num_tx_ports;
  395. break;
  396. default:
  397. dev_err(dev, "%s Invalid path selected %u\n",
  398. __func__, path);
  399. return -EINVAL;
  400. }
  401. if (!of_find_property(dev->of_node, prop,
  402. &map_size)) {
  403. dev_err(dev, "missing port mapping prop %s\n", prop);
  404. ret = -EINVAL;
  405. goto err_port_map;
  406. }
  407. map_length = map_size / (NUM_SWRS_DT_PARAMS * sizeof(u32));
  408. dt_array = kzalloc(map_size, GFP_KERNEL);
  409. if (!dt_array) {
  410. ret = -ENOMEM;
  411. goto err_alloc;
  412. }
  413. ret = of_property_read_u32_array(dev->of_node, prop, dt_array,
  414. NUM_SWRS_DT_PARAMS * map_length);
  415. if (ret) {
  416. dev_err(dev, "%s: Failed to read port mapping from prop %s\n",
  417. __func__, prop);
  418. goto err_pdata_fail;
  419. }
  420. for (i = 0; i < map_length; i++) {
  421. port_num = dt_array[NUM_SWRS_DT_PARAMS * i];
  422. slave_port_type = dt_array[NUM_SWRS_DT_PARAMS * i + 1];
  423. ch_mask = dt_array[NUM_SWRS_DT_PARAMS * i + 2];
  424. ch_rate = dt_array[NUM_SWRS_DT_PARAMS * i + 3];
  425. master_port_type = dt_array[NUM_SWRS_DT_PARAMS * i + 4];
  426. if (port_num != old_port_num)
  427. ch_iter = 0;
  428. (*map)[port_num][ch_iter].slave_port_type = slave_port_type;
  429. (*map)[port_num][ch_iter].ch_mask = ch_mask;
  430. (*map)[port_num][ch_iter].master_port_type = master_port_type;
  431. (*map)[port_num][ch_iter].num_ch = __sw_hweight8(ch_mask);
  432. (*map)[port_num][ch_iter++].ch_rate = ch_rate;
  433. old_port_num = port_num;
  434. }
  435. *num_ports = port_num;
  436. kfree(dt_array);
  437. return 0;
  438. err_pdata_fail:
  439. kfree(dt_array);
  440. err_alloc:
  441. err_port_map:
  442. return ret;
  443. }
  444. static int wcd938x_tx_connect_port(struct snd_soc_component *component,
  445. u8 slv_port_type, int clk_rate,
  446. u8 enable)
  447. {
  448. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  449. u8 port_id, num_ch, ch_mask;
  450. u8 ch_type = 0;
  451. u32 ch_rate;
  452. int slave_ch_idx;
  453. u8 num_port = 1;
  454. int ret = 0;
  455. ret = wcd938x_set_port_params(component, slv_port_type, &port_id,
  456. &num_ch, &ch_mask, &ch_rate,
  457. &ch_type, CODEC_TX);
  458. if (ret)
  459. return ret;
  460. if (clk_rate)
  461. ch_rate = clk_rate;
  462. slave_ch_idx = wcd938x_slave_get_slave_ch_val(slv_port_type);
  463. if (slave_ch_idx != -EINVAL)
  464. ch_type = wcd938x->tx_master_ch_map[slave_ch_idx];
  465. dev_dbg(component->dev, "%s slv_ch_idx: %d, mstr_ch_type: %d\n",
  466. __func__, slave_ch_idx, ch_type);
  467. if (enable)
  468. ret = swr_connect_port(wcd938x->tx_swr_dev, &port_id,
  469. num_port, &ch_mask, &ch_rate,
  470. &num_ch, &ch_type);
  471. else
  472. ret = swr_disconnect_port(wcd938x->tx_swr_dev, &port_id,
  473. num_port, &ch_mask, &ch_type);
  474. return ret;
  475. }
  476. static int wcd938x_rx_connect_port(struct snd_soc_component *component,
  477. u8 slv_port_type, u8 enable)
  478. {
  479. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  480. u8 port_id, num_ch, ch_mask, port_type;
  481. u32 ch_rate;
  482. u8 num_port = 1;
  483. int ret = 0;
  484. ret = wcd938x_set_port_params(component, slv_port_type, &port_id,
  485. &num_ch, &ch_mask, &ch_rate,
  486. &port_type, CODEC_RX);
  487. if (ret)
  488. return ret;
  489. if (enable)
  490. ret = swr_connect_port(wcd938x->rx_swr_dev, &port_id,
  491. num_port, &ch_mask, &ch_rate,
  492. &num_ch, &port_type);
  493. else
  494. ret = swr_disconnect_port(wcd938x->rx_swr_dev, &port_id,
  495. num_port, &ch_mask, &port_type);
  496. return ret;
  497. }
  498. static int wcd938x_rx_clk_enable(struct snd_soc_component *component)
  499. {
  500. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  501. if (wcd938x->rx_clk_cnt == 0) {
  502. snd_soc_component_update_bits(component,
  503. WCD938X_DIGITAL_CDC_ANA_CLK_CTL, 0x01, 0x01);
  504. snd_soc_component_update_bits(component,
  505. WCD938X_ANA_RX_SUPPLIES, 0x01, 0x01);
  506. snd_soc_component_update_bits(component,
  507. WCD938X_DIGITAL_CDC_RX0_CTL, 0x40, 0x00);
  508. snd_soc_component_update_bits(component,
  509. WCD938X_DIGITAL_CDC_RX1_CTL, 0x40, 0x00);
  510. snd_soc_component_update_bits(component,
  511. WCD938X_DIGITAL_CDC_RX2_CTL, 0x40, 0x00);
  512. snd_soc_component_update_bits(component,
  513. WCD938X_DIGITAL_CDC_ANA_CLK_CTL, 0x02, 0x02);
  514. snd_soc_component_update_bits(component,
  515. WCD938X_AUX_AUXPA, 0x10, 0x10);
  516. }
  517. wcd938x->rx_clk_cnt++;
  518. return 0;
  519. }
  520. static int wcd938x_rx_clk_disable(struct snd_soc_component *component)
  521. {
  522. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  523. wcd938x->rx_clk_cnt--;
  524. if (wcd938x->rx_clk_cnt == 0) {
  525. snd_soc_component_update_bits(component,
  526. WCD938X_ANA_RX_SUPPLIES, 0x40, 0x00);
  527. snd_soc_component_update_bits(component,
  528. WCD938X_ANA_RX_SUPPLIES, 0x80, 0x00);
  529. snd_soc_component_update_bits(component,
  530. WCD938X_ANA_RX_SUPPLIES, 0x01, 0x00);
  531. snd_soc_component_update_bits(component,
  532. WCD938X_DIGITAL_CDC_ANA_CLK_CTL, 0x02, 0x00);
  533. snd_soc_component_update_bits(component,
  534. WCD938X_DIGITAL_CDC_ANA_CLK_CTL, 0x01, 0x00);
  535. }
  536. return 0;
  537. }
  538. /*
  539. * wcd938x_soc_get_mbhc: get wcd938x_mbhc handle of corresponding component
  540. * @component: handle to snd_soc_component *
  541. *
  542. * return wcd938x_mbhc handle or error code in case of failure
  543. */
  544. struct wcd938x_mbhc *wcd938x_soc_get_mbhc(struct snd_soc_component *component)
  545. {
  546. struct wcd938x_priv *wcd938x;
  547. if (!component) {
  548. pr_err_ratelimited("%s: Invalid params, NULL component\n", __func__);
  549. return NULL;
  550. }
  551. wcd938x = snd_soc_component_get_drvdata(component);
  552. if (!wcd938x) {
  553. pr_err_ratelimited("%s: wcd938x is NULL\n", __func__);
  554. return NULL;
  555. }
  556. return wcd938x->mbhc;
  557. }
  558. EXPORT_SYMBOL(wcd938x_soc_get_mbhc);
  559. static int wcd938x_codec_hphl_dac_event(struct snd_soc_dapm_widget *w,
  560. struct snd_kcontrol *kcontrol,
  561. int event)
  562. {
  563. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  564. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  565. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  566. w->name, event);
  567. switch (event) {
  568. case SND_SOC_DAPM_PRE_PMU:
  569. wcd938x_rx_clk_enable(component);
  570. snd_soc_component_update_bits(component,
  571. WCD938X_DIGITAL_CDC_DIG_CLK_CTL, 0x01, 0x01);
  572. snd_soc_component_update_bits(component,
  573. WCD938X_DIGITAL_CDC_HPH_GAIN_CTL, 0x04, 0x04);
  574. snd_soc_component_update_bits(component,
  575. WCD938X_HPH_RDAC_CLK_CTL1, 0x80, 0x00);
  576. break;
  577. case SND_SOC_DAPM_POST_PMU:
  578. snd_soc_component_update_bits(component,
  579. WCD938X_HPH_NEW_INT_RDAC_HD2_CTL_L, 0x0F, 0x02);
  580. if (wcd938x->comp1_enable) {
  581. snd_soc_component_update_bits(component,
  582. WCD938X_DIGITAL_CDC_COMP_CTL_0, 0x02, 0x02);
  583. /* 5msec compander delay as per HW requirement */
  584. if (!wcd938x->comp2_enable ||
  585. (snd_soc_component_read(component,
  586. WCD938X_DIGITAL_CDC_COMP_CTL_0) & 0x01))
  587. usleep_range(5000, 5010);
  588. snd_soc_component_update_bits(component,
  589. WCD938X_HPH_NEW_INT_HPH_TIMER1, 0x02, 0x00);
  590. } else {
  591. snd_soc_component_update_bits(component,
  592. WCD938X_DIGITAL_CDC_COMP_CTL_0,
  593. 0x02, 0x00);
  594. snd_soc_component_update_bits(component,
  595. WCD938X_HPH_L_EN, 0x20, 0x20);
  596. }
  597. break;
  598. case SND_SOC_DAPM_POST_PMD:
  599. snd_soc_component_update_bits(component,
  600. WCD938X_HPH_NEW_INT_RDAC_HD2_CTL_R,
  601. 0x0F, 0x01);
  602. break;
  603. }
  604. return 0;
  605. }
  606. static int wcd938x_codec_hphr_dac_event(struct snd_soc_dapm_widget *w,
  607. struct snd_kcontrol *kcontrol,
  608. int event)
  609. {
  610. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  611. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  612. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  613. w->name, event);
  614. switch (event) {
  615. case SND_SOC_DAPM_PRE_PMU:
  616. wcd938x_rx_clk_enable(component);
  617. snd_soc_component_update_bits(component,
  618. WCD938X_DIGITAL_CDC_DIG_CLK_CTL, 0x02, 0x02);
  619. snd_soc_component_update_bits(component,
  620. WCD938X_DIGITAL_CDC_HPH_GAIN_CTL, 0x08, 0x08);
  621. snd_soc_component_update_bits(component,
  622. WCD938X_HPH_RDAC_CLK_CTL1, 0x80, 0x00);
  623. break;
  624. case SND_SOC_DAPM_POST_PMU:
  625. snd_soc_component_update_bits(component,
  626. WCD938X_HPH_NEW_INT_RDAC_HD2_CTL_R, 0x0F, 0x02);
  627. if (wcd938x->comp2_enable) {
  628. snd_soc_component_update_bits(component,
  629. WCD938X_DIGITAL_CDC_COMP_CTL_0, 0x01, 0x01);
  630. /* 5msec compander delay as per HW requirement */
  631. if (!wcd938x->comp1_enable ||
  632. (snd_soc_component_read(component,
  633. WCD938X_DIGITAL_CDC_COMP_CTL_0) & 0x02))
  634. usleep_range(5000, 5010);
  635. snd_soc_component_update_bits(component,
  636. WCD938X_HPH_NEW_INT_HPH_TIMER1, 0x02, 0x00);
  637. } else {
  638. snd_soc_component_update_bits(component,
  639. WCD938X_DIGITAL_CDC_COMP_CTL_0,
  640. 0x01, 0x00);
  641. snd_soc_component_update_bits(component,
  642. WCD938X_HPH_R_EN, 0x20, 0x20);
  643. }
  644. break;
  645. case SND_SOC_DAPM_POST_PMD:
  646. snd_soc_component_update_bits(component,
  647. WCD938X_HPH_NEW_INT_RDAC_HD2_CTL_R,
  648. 0x0F, 0x01);
  649. break;
  650. }
  651. return 0;
  652. }
  653. static int wcd938x_codec_ear_dac_event(struct snd_soc_dapm_widget *w,
  654. struct snd_kcontrol *kcontrol,
  655. int event)
  656. {
  657. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  658. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  659. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  660. w->name, event);
  661. switch (event) {
  662. case SND_SOC_DAPM_PRE_PMU:
  663. wcd938x_rx_clk_enable(component);
  664. wcd938x->ear_rx_path =
  665. snd_soc_component_read(
  666. component, WCD938X_DIGITAL_CDC_EAR_PATH_CTL);
  667. if (wcd938x->ear_rx_path & EAR_RX_PATH_AUX) {
  668. snd_soc_component_update_bits(component,
  669. WCD938X_EAR_EAR_DAC_CON, 0x80, 0x00);
  670. snd_soc_component_update_bits(component,
  671. WCD938X_DIGITAL_CDC_AUX_GAIN_CTL, 0x01, 0x01);
  672. snd_soc_component_update_bits(component,
  673. WCD938X_DIGITAL_CDC_DIG_CLK_CTL, 0x04, 0x04);
  674. snd_soc_component_update_bits(component,
  675. WCD938X_ANA_EAR_COMPANDER_CTL, 0x80, 0x80);
  676. } else {
  677. snd_soc_component_update_bits(component,
  678. WCD938X_DIGITAL_CDC_HPH_GAIN_CTL, 0x04, 0x04);
  679. snd_soc_component_update_bits(component,
  680. WCD938X_DIGITAL_CDC_DIG_CLK_CTL, 0x01, 0x01);
  681. if (wcd938x->comp1_enable)
  682. snd_soc_component_update_bits(component,
  683. WCD938X_DIGITAL_CDC_COMP_CTL_0,
  684. 0x02, 0x02);
  685. }
  686. /* 5 msec delay as per HW requirement */
  687. usleep_range(5000, 5010);
  688. if (wcd938x->flyback_cur_det_disable == 0)
  689. snd_soc_component_update_bits(component,
  690. WCD938X_FLYBACK_EN,
  691. 0x04, 0x00);
  692. wcd938x->flyback_cur_det_disable++;
  693. wcd_cls_h_fsm(component, &wcd938x->clsh_info,
  694. WCD_CLSH_EVENT_PRE_DAC,
  695. WCD_CLSH_STATE_EAR,
  696. wcd938x->hph_mode);
  697. break;
  698. case SND_SOC_DAPM_POST_PMD:
  699. if (wcd938x->ear_rx_path & EAR_RX_PATH_AUX) {
  700. snd_soc_component_update_bits(component,
  701. WCD938X_DIGITAL_CDC_AUX_GAIN_CTL, 0x01, 0x00);
  702. snd_soc_component_update_bits(component,
  703. WCD938X_DIGITAL_CDC_DIG_CLK_CTL, 0x04, 0x00);
  704. } else {
  705. if (!(test_bit(WCD_HPHL_EN, &wcd938x->status_mask))) {
  706. snd_soc_component_update_bits(component,
  707. WCD938X_DIGITAL_CDC_HPH_GAIN_CTL, 0x04, 0x00);
  708. snd_soc_component_update_bits(component,
  709. WCD938X_DIGITAL_CDC_DIG_CLK_CTL,
  710. 0x01, 0x00);
  711. }
  712. if (wcd938x->comp1_enable)
  713. snd_soc_component_update_bits(component,
  714. WCD938X_DIGITAL_CDC_COMP_CTL_0,
  715. 0x02, 0x00);
  716. }
  717. snd_soc_component_update_bits(component,
  718. WCD938X_ANA_EAR_COMPANDER_CTL, 0x80, 0x00);
  719. snd_soc_component_update_bits(component,
  720. WCD938X_EAR_EAR_DAC_CON, 0x80, 0x80);
  721. break;
  722. };
  723. return 0;
  724. }
  725. static int wcd938x_codec_aux_dac_event(struct snd_soc_dapm_widget *w,
  726. struct snd_kcontrol *kcontrol,
  727. int event)
  728. {
  729. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  730. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  731. int ret = 0;
  732. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  733. w->name, event);
  734. switch (event) {
  735. case SND_SOC_DAPM_PRE_PMU:
  736. wcd938x_rx_clk_enable(component);
  737. snd_soc_component_update_bits(component,
  738. WCD938X_DIGITAL_CDC_ANA_CLK_CTL, 0x04, 0x04);
  739. snd_soc_component_update_bits(component,
  740. WCD938X_DIGITAL_CDC_DIG_CLK_CTL, 0x04, 0x04);
  741. snd_soc_component_update_bits(component,
  742. WCD938X_DIGITAL_CDC_AUX_GAIN_CTL, 0x01, 0x01);
  743. if (wcd938x->flyback_cur_det_disable == 0)
  744. snd_soc_component_update_bits(component,
  745. WCD938X_FLYBACK_EN,
  746. 0x04, 0x00);
  747. wcd938x->flyback_cur_det_disable++;
  748. wcd_cls_h_fsm(component, &wcd938x->clsh_info,
  749. WCD_CLSH_EVENT_PRE_DAC,
  750. WCD_CLSH_STATE_AUX,
  751. wcd938x->hph_mode);
  752. break;
  753. case SND_SOC_DAPM_POST_PMD:
  754. snd_soc_component_update_bits(component,
  755. WCD938X_DIGITAL_CDC_ANA_CLK_CTL, 0x04, 0x00);
  756. break;
  757. };
  758. return ret;
  759. }
  760. static int wcd938x_codec_enable_hphr_pa(struct snd_soc_dapm_widget *w,
  761. struct snd_kcontrol *kcontrol,
  762. int event)
  763. {
  764. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  765. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  766. int ret = 0;
  767. int hph_mode = wcd938x->hph_mode;
  768. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  769. w->name, event);
  770. switch (event) {
  771. case SND_SOC_DAPM_PRE_PMU:
  772. if (wcd938x->ldoh)
  773. snd_soc_component_update_bits(component,
  774. WCD938X_LDOH_MODE,
  775. 0x80, 0x80);
  776. if (wcd938x->update_wcd_event)
  777. wcd938x->update_wcd_event(wcd938x->handle,
  778. SLV_BOLERO_EVT_RX_MUTE,
  779. (WCD_RX2 << 0x10 | 0x1));
  780. ret = swr_slvdev_datapath_control(wcd938x->rx_swr_dev,
  781. wcd938x->rx_swr_dev->dev_num,
  782. true);
  783. wcd_cls_h_fsm(component, &wcd938x->clsh_info,
  784. WCD_CLSH_EVENT_PRE_DAC,
  785. WCD_CLSH_STATE_HPHR,
  786. hph_mode);
  787. wcd_clsh_set_hph_mode(component, CLS_H_HIFI);
  788. if (hph_mode == CLS_H_LP || hph_mode == CLS_H_LOHIFI ||
  789. hph_mode == CLS_H_ULP) {
  790. snd_soc_component_update_bits(component,
  791. WCD938X_HPH_REFBUFF_LP_CTL, 0x01, 0x01);
  792. }
  793. snd_soc_component_update_bits(component, WCD938X_ANA_HPH,
  794. 0x10, 0x10);
  795. wcd_clsh_set_hph_mode(component, hph_mode);
  796. /* 100 usec delay as per HW requirement */
  797. usleep_range(100, 110);
  798. set_bit(HPH_PA_DELAY, &wcd938x->status_mask);
  799. snd_soc_component_update_bits(component,
  800. WCD938X_DIGITAL_PDM_WD_CTL1, 0x07, 0x03);
  801. break;
  802. case SND_SOC_DAPM_POST_PMU:
  803. /*
  804. * 7ms sleep is required if compander is enabled as per
  805. * HW requirement. If compander is disabled, then
  806. * 20ms delay is required.
  807. */
  808. if (test_bit(HPH_PA_DELAY, &wcd938x->status_mask)) {
  809. if (!wcd938x->comp2_enable)
  810. usleep_range(20000, 20100);
  811. else
  812. usleep_range(7000, 7100);
  813. if (hph_mode == CLS_H_LP ||
  814. hph_mode == CLS_H_LOHIFI ||
  815. hph_mode == CLS_H_ULP)
  816. snd_soc_component_update_bits(component,
  817. WCD938X_HPH_REFBUFF_LP_CTL, 0x01,
  818. 0x00);
  819. clear_bit(HPH_PA_DELAY, &wcd938x->status_mask);
  820. }
  821. snd_soc_component_update_bits(component,
  822. WCD938X_HPH_NEW_INT_HPH_TIMER1, 0x02, 0x02);
  823. if (hph_mode == CLS_AB || hph_mode == CLS_AB_HIFI ||
  824. hph_mode == CLS_AB_LP || hph_mode == CLS_AB_LOHIFI)
  825. snd_soc_component_update_bits(component,
  826. WCD938X_ANA_RX_SUPPLIES, 0x02, 0x02);
  827. if (wcd938x->update_wcd_event)
  828. wcd938x->update_wcd_event(wcd938x->handle,
  829. SLV_BOLERO_EVT_RX_MUTE,
  830. (WCD_RX2 << 0x10));
  831. wcd_enable_irq(&wcd938x->irq_info,
  832. WCD938X_IRQ_HPHR_PDM_WD_INT);
  833. break;
  834. case SND_SOC_DAPM_PRE_PMD:
  835. if (wcd938x->update_wcd_event)
  836. wcd938x->update_wcd_event(wcd938x->handle,
  837. SLV_BOLERO_EVT_RX_MUTE,
  838. (WCD_RX2 << 0x10 | 0x1));
  839. wcd_disable_irq(&wcd938x->irq_info,
  840. WCD938X_IRQ_HPHR_PDM_WD_INT);
  841. if (wcd938x->update_wcd_event && wcd938x->comp2_enable)
  842. wcd938x->update_wcd_event(wcd938x->handle,
  843. SLV_BOLERO_EVT_RX_COMPANDER_SOFT_RST,
  844. (WCD_RX2 << 0x10));
  845. /*
  846. * 7ms sleep is required if compander is enabled as per
  847. * HW requirement. If compander is disabled, then
  848. * 20ms delay is required.
  849. */
  850. if (!wcd938x->comp2_enable)
  851. usleep_range(20000, 20100);
  852. else
  853. usleep_range(7000, 7100);
  854. snd_soc_component_update_bits(component, WCD938X_ANA_HPH,
  855. 0x40, 0x00);
  856. blocking_notifier_call_chain(&wcd938x->mbhc->notifier,
  857. WCD_EVENT_PRE_HPHR_PA_OFF,
  858. &wcd938x->mbhc->wcd_mbhc);
  859. set_bit(HPH_PA_DELAY, &wcd938x->status_mask);
  860. break;
  861. case SND_SOC_DAPM_POST_PMD:
  862. /*
  863. * 7ms sleep is required if compander is enabled as per
  864. * HW requirement. If compander is disabled, then
  865. * 20ms delay is required.
  866. */
  867. if (test_bit(HPH_PA_DELAY, &wcd938x->status_mask)) {
  868. if (!wcd938x->comp2_enable)
  869. usleep_range(20000, 20100);
  870. else
  871. usleep_range(7000, 7100);
  872. clear_bit(HPH_PA_DELAY, &wcd938x->status_mask);
  873. }
  874. blocking_notifier_call_chain(&wcd938x->mbhc->notifier,
  875. WCD_EVENT_POST_HPHR_PA_OFF,
  876. &wcd938x->mbhc->wcd_mbhc);
  877. snd_soc_component_update_bits(component, WCD938X_ANA_HPH,
  878. 0x10, 0x00);
  879. snd_soc_component_update_bits(component,
  880. WCD938X_DIGITAL_PDM_WD_CTL1, 0x07, 0x00);
  881. wcd_cls_h_fsm(component, &wcd938x->clsh_info,
  882. WCD_CLSH_EVENT_POST_PA,
  883. WCD_CLSH_STATE_HPHR,
  884. hph_mode);
  885. if (wcd938x->ldoh)
  886. snd_soc_component_update_bits(component,
  887. WCD938X_LDOH_MODE,
  888. 0x80, 0x00);
  889. break;
  890. };
  891. return ret;
  892. }
  893. static int wcd938x_codec_enable_hphl_pa(struct snd_soc_dapm_widget *w,
  894. struct snd_kcontrol *kcontrol,
  895. int event)
  896. {
  897. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  898. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  899. int ret = 0;
  900. int hph_mode = wcd938x->hph_mode;
  901. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  902. w->name, event);
  903. switch (event) {
  904. case SND_SOC_DAPM_PRE_PMU:
  905. if (wcd938x->ldoh)
  906. snd_soc_component_update_bits(component,
  907. WCD938X_LDOH_MODE,
  908. 0x80, 0x80);
  909. if (wcd938x->update_wcd_event)
  910. wcd938x->update_wcd_event(wcd938x->handle,
  911. SLV_BOLERO_EVT_RX_MUTE,
  912. (WCD_RX1 << 0x10 | 0x01));
  913. ret = swr_slvdev_datapath_control(wcd938x->rx_swr_dev,
  914. wcd938x->rx_swr_dev->dev_num,
  915. true);
  916. wcd_cls_h_fsm(component, &wcd938x->clsh_info,
  917. WCD_CLSH_EVENT_PRE_DAC,
  918. WCD_CLSH_STATE_HPHL,
  919. hph_mode);
  920. wcd_clsh_set_hph_mode(component, CLS_H_HIFI);
  921. if (hph_mode == CLS_H_LP || hph_mode == CLS_H_LOHIFI ||
  922. hph_mode == CLS_H_ULP) {
  923. snd_soc_component_update_bits(component,
  924. WCD938X_HPH_REFBUFF_LP_CTL, 0x01, 0x01);
  925. }
  926. snd_soc_component_update_bits(component, WCD938X_ANA_HPH,
  927. 0x20, 0x20);
  928. wcd_clsh_set_hph_mode(component, hph_mode);
  929. /* 100 usec delay as per HW requirement */
  930. usleep_range(100, 110);
  931. set_bit(HPH_PA_DELAY, &wcd938x->status_mask);
  932. snd_soc_component_update_bits(component,
  933. WCD938X_DIGITAL_PDM_WD_CTL0, 0x07, 0x03);
  934. set_bit(WCD_HPHL_EN, &wcd938x->status_mask);
  935. break;
  936. case SND_SOC_DAPM_POST_PMU:
  937. /*
  938. * 7ms sleep is required if compander is enabled as per
  939. * HW requirement. If compander is disabled, then
  940. * 20ms delay is required.
  941. */
  942. if (test_bit(HPH_PA_DELAY, &wcd938x->status_mask)) {
  943. if (!wcd938x->comp1_enable)
  944. usleep_range(20000, 20100);
  945. else
  946. usleep_range(7000, 7100);
  947. if (hph_mode == CLS_H_LP ||
  948. hph_mode == CLS_H_LOHIFI ||
  949. hph_mode == CLS_H_ULP)
  950. snd_soc_component_update_bits(component,
  951. WCD938X_HPH_REFBUFF_LP_CTL,
  952. 0x01, 0x00);
  953. clear_bit(HPH_PA_DELAY, &wcd938x->status_mask);
  954. }
  955. snd_soc_component_update_bits(component,
  956. WCD938X_HPH_NEW_INT_HPH_TIMER1, 0x02, 0x02);
  957. if (hph_mode == CLS_AB || hph_mode == CLS_AB_HIFI ||
  958. hph_mode == CLS_AB_LP || hph_mode == CLS_AB_LOHIFI)
  959. snd_soc_component_update_bits(component,
  960. WCD938X_ANA_RX_SUPPLIES, 0x02, 0x02);
  961. if (wcd938x->update_wcd_event)
  962. wcd938x->update_wcd_event(wcd938x->handle,
  963. SLV_BOLERO_EVT_RX_MUTE,
  964. (WCD_RX1 << 0x10));
  965. wcd_enable_irq(&wcd938x->irq_info,
  966. WCD938X_IRQ_HPHL_PDM_WD_INT);
  967. break;
  968. case SND_SOC_DAPM_PRE_PMD:
  969. if (!test_bit(WCD_EAR_EN, &wcd938x->status_mask)) {
  970. if (wcd938x->update_wcd_event)
  971. wcd938x->update_wcd_event(wcd938x->handle,
  972. SLV_BOLERO_EVT_RX_MUTE,
  973. (WCD_RX1 << 0x10 | 0x1));
  974. wcd_disable_irq(&wcd938x->irq_info,
  975. WCD938X_IRQ_HPHL_PDM_WD_INT);
  976. }
  977. if (wcd938x->update_wcd_event && wcd938x->comp1_enable)
  978. wcd938x->update_wcd_event(wcd938x->handle,
  979. SLV_BOLERO_EVT_RX_COMPANDER_SOFT_RST,
  980. (WCD_RX1 << 0x10));
  981. /*
  982. * 7ms sleep is required if compander is enabled as per
  983. * HW requirement. If compander is disabled, then
  984. * 20ms delay is required.
  985. */
  986. if (!wcd938x->comp1_enable)
  987. usleep_range(20000, 20100);
  988. else
  989. usleep_range(7000, 7100);
  990. snd_soc_component_update_bits(component, WCD938X_ANA_HPH,
  991. 0x80, 0x00);
  992. blocking_notifier_call_chain(&wcd938x->mbhc->notifier,
  993. WCD_EVENT_PRE_HPHL_PA_OFF,
  994. &wcd938x->mbhc->wcd_mbhc);
  995. set_bit(HPH_PA_DELAY, &wcd938x->status_mask);
  996. break;
  997. case SND_SOC_DAPM_POST_PMD:
  998. /*
  999. * 7ms sleep is required if compander is enabled as per
  1000. * HW requirement. If compander is disabled, then
  1001. * 20ms delay is required.
  1002. */
  1003. if (test_bit(HPH_PA_DELAY, &wcd938x->status_mask)) {
  1004. if (!wcd938x->comp1_enable)
  1005. usleep_range(21000, 21100);
  1006. else
  1007. usleep_range(7000, 7100);
  1008. clear_bit(HPH_PA_DELAY, &wcd938x->status_mask);
  1009. }
  1010. blocking_notifier_call_chain(&wcd938x->mbhc->notifier,
  1011. WCD_EVENT_POST_HPHL_PA_OFF,
  1012. &wcd938x->mbhc->wcd_mbhc);
  1013. snd_soc_component_update_bits(component, WCD938X_ANA_HPH,
  1014. 0x20, 0x00);
  1015. snd_soc_component_update_bits(component,
  1016. WCD938X_DIGITAL_PDM_WD_CTL0, 0x07, 0x00);
  1017. wcd_cls_h_fsm(component, &wcd938x->clsh_info,
  1018. WCD_CLSH_EVENT_POST_PA,
  1019. WCD_CLSH_STATE_HPHL,
  1020. hph_mode);
  1021. if (wcd938x->ldoh)
  1022. snd_soc_component_update_bits(component,
  1023. WCD938X_LDOH_MODE,
  1024. 0x80, 0x00);
  1025. clear_bit(WCD_HPHL_EN, &wcd938x->status_mask);
  1026. break;
  1027. };
  1028. return ret;
  1029. }
  1030. static int wcd938x_codec_enable_aux_pa(struct snd_soc_dapm_widget *w,
  1031. struct snd_kcontrol *kcontrol,
  1032. int event)
  1033. {
  1034. struct snd_soc_component *component =
  1035. snd_soc_dapm_to_component(w->dapm);
  1036. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  1037. int hph_mode = wcd938x->hph_mode;
  1038. int ret = 0;
  1039. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1040. w->name, event);
  1041. switch (event) {
  1042. case SND_SOC_DAPM_PRE_PMU:
  1043. ret = swr_slvdev_datapath_control(wcd938x->rx_swr_dev,
  1044. wcd938x->rx_swr_dev->dev_num,
  1045. true);
  1046. snd_soc_component_update_bits(component,
  1047. WCD938X_DIGITAL_PDM_WD_CTL2, 0x01, 0x01);
  1048. break;
  1049. case SND_SOC_DAPM_POST_PMU:
  1050. /* 1 msec delay as per HW requirement */
  1051. usleep_range(1000, 1010);
  1052. if (hph_mode == CLS_AB || hph_mode == CLS_AB_HIFI ||
  1053. hph_mode == CLS_AB_LP || hph_mode == CLS_AB_LOHIFI)
  1054. snd_soc_component_update_bits(component,
  1055. WCD938X_ANA_RX_SUPPLIES,
  1056. 0x02, 0x02);
  1057. if (wcd938x->update_wcd_event)
  1058. wcd938x->update_wcd_event(wcd938x->handle,
  1059. SLV_BOLERO_EVT_RX_MUTE,
  1060. (WCD_RX3 << 0x10));
  1061. wcd_enable_irq(&wcd938x->irq_info, WCD938X_IRQ_AUX_PDM_WD_INT);
  1062. break;
  1063. case SND_SOC_DAPM_PRE_PMD:
  1064. wcd_disable_irq(&wcd938x->irq_info,
  1065. WCD938X_IRQ_AUX_PDM_WD_INT);
  1066. if (wcd938x->update_wcd_event)
  1067. wcd938x->update_wcd_event(wcd938x->handle,
  1068. SLV_BOLERO_EVT_RX_MUTE,
  1069. (WCD_RX3 << 0x10 | 0x1));
  1070. break;
  1071. case SND_SOC_DAPM_POST_PMD:
  1072. /* 1 msec delay as per HW requirement */
  1073. usleep_range(1000, 1010);
  1074. snd_soc_component_update_bits(component,
  1075. WCD938X_DIGITAL_PDM_WD_CTL2, 0x01, 0x00);
  1076. wcd_cls_h_fsm(component, &wcd938x->clsh_info,
  1077. WCD_CLSH_EVENT_POST_PA,
  1078. WCD_CLSH_STATE_AUX,
  1079. hph_mode);
  1080. wcd938x->flyback_cur_det_disable--;
  1081. if (wcd938x->flyback_cur_det_disable == 0)
  1082. snd_soc_component_update_bits(component,
  1083. WCD938X_FLYBACK_EN,
  1084. 0x04, 0x04);
  1085. break;
  1086. };
  1087. return ret;
  1088. }
  1089. static int wcd938x_codec_enable_ear_pa(struct snd_soc_dapm_widget *w,
  1090. struct snd_kcontrol *kcontrol,
  1091. int event)
  1092. {
  1093. struct snd_soc_component *component =
  1094. snd_soc_dapm_to_component(w->dapm);
  1095. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  1096. int hph_mode = wcd938x->hph_mode;
  1097. int ret = 0;
  1098. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1099. w->name, event);
  1100. switch (event) {
  1101. case SND_SOC_DAPM_PRE_PMU:
  1102. ret = swr_slvdev_datapath_control(wcd938x->rx_swr_dev,
  1103. wcd938x->rx_swr_dev->dev_num,
  1104. true);
  1105. /*
  1106. * Enable watchdog interrupt for HPHL or AUX
  1107. * depending on mux value
  1108. */
  1109. wcd938x->ear_rx_path =
  1110. snd_soc_component_read(
  1111. component, WCD938X_DIGITAL_CDC_EAR_PATH_CTL);
  1112. if (wcd938x->ear_rx_path & EAR_RX_PATH_AUX)
  1113. snd_soc_component_update_bits(component,
  1114. WCD938X_DIGITAL_PDM_WD_CTL2,
  1115. 0x01, 0x01);
  1116. else {
  1117. snd_soc_component_update_bits(component,
  1118. WCD938X_DIGITAL_PDM_WD_CTL0,
  1119. 0x07, 0x03);
  1120. set_bit(WCD_EAR_EN, &wcd938x->status_mask);
  1121. }
  1122. if (!wcd938x->comp1_enable)
  1123. snd_soc_component_update_bits(component,
  1124. WCD938X_ANA_EAR_COMPANDER_CTL, 0x80, 0x80);
  1125. break;
  1126. case SND_SOC_DAPM_POST_PMU:
  1127. /* 6 msec delay as per HW requirement */
  1128. usleep_range(6000, 6010);
  1129. if (hph_mode == CLS_AB || hph_mode == CLS_AB_HIFI ||
  1130. hph_mode == CLS_AB_LP || hph_mode == CLS_AB_LOHIFI)
  1131. snd_soc_component_update_bits(component,
  1132. WCD938X_ANA_RX_SUPPLIES,
  1133. 0x02, 0x02);
  1134. if (wcd938x->ear_rx_path & EAR_RX_PATH_AUX) {
  1135. if (wcd938x->update_wcd_event)
  1136. wcd938x->update_wcd_event(wcd938x->handle,
  1137. SLV_BOLERO_EVT_RX_MUTE,
  1138. (WCD_RX3 << 0x10));
  1139. wcd_enable_irq(&wcd938x->irq_info,
  1140. WCD938X_IRQ_AUX_PDM_WD_INT);
  1141. } else {
  1142. if (wcd938x->update_wcd_event)
  1143. wcd938x->update_wcd_event(wcd938x->handle,
  1144. SLV_BOLERO_EVT_RX_MUTE,
  1145. (WCD_RX1 << 0x10));
  1146. wcd_enable_irq(&wcd938x->irq_info,
  1147. WCD938X_IRQ_HPHL_PDM_WD_INT);
  1148. }
  1149. break;
  1150. case SND_SOC_DAPM_PRE_PMD:
  1151. if (wcd938x->ear_rx_path & EAR_RX_PATH_AUX) {
  1152. wcd_disable_irq(&wcd938x->irq_info,
  1153. WCD938X_IRQ_AUX_PDM_WD_INT);
  1154. if (wcd938x->update_wcd_event)
  1155. wcd938x->update_wcd_event(wcd938x->handle,
  1156. SLV_BOLERO_EVT_RX_MUTE,
  1157. (WCD_RX3 << 0x10 | 0x1));
  1158. } else {
  1159. if(!test_bit(WCD_HPHL_EN, &wcd938x->status_mask)) {
  1160. wcd_disable_irq(&wcd938x->irq_info,
  1161. WCD938X_IRQ_HPHL_PDM_WD_INT);
  1162. if (wcd938x->update_wcd_event)
  1163. wcd938x->update_wcd_event(wcd938x->handle,
  1164. SLV_BOLERO_EVT_RX_MUTE,
  1165. (WCD_RX1 << 0x10 | 0x1));
  1166. }
  1167. }
  1168. break;
  1169. case SND_SOC_DAPM_POST_PMD:
  1170. if (!wcd938x->comp1_enable)
  1171. snd_soc_component_update_bits(component,
  1172. WCD938X_ANA_EAR_COMPANDER_CTL, 0x80, 0x00);
  1173. /* 7 msec delay as per HW requirement */
  1174. usleep_range(7000, 7010);
  1175. if (wcd938x->ear_rx_path & EAR_RX_PATH_AUX)
  1176. snd_soc_component_update_bits(component,
  1177. WCD938X_DIGITAL_PDM_WD_CTL2,
  1178. 0x01, 0x00);
  1179. else {
  1180. snd_soc_component_update_bits(component,
  1181. WCD938X_DIGITAL_PDM_WD_CTL0,
  1182. 0x07, 0x00);
  1183. clear_bit(WCD_EAR_EN, &wcd938x->status_mask);
  1184. }
  1185. wcd_cls_h_fsm(component, &wcd938x->clsh_info,
  1186. WCD_CLSH_EVENT_POST_PA,
  1187. WCD_CLSH_STATE_EAR,
  1188. hph_mode);
  1189. wcd938x->flyback_cur_det_disable--;
  1190. if (wcd938x->flyback_cur_det_disable == 0)
  1191. snd_soc_component_update_bits(component,
  1192. WCD938X_FLYBACK_EN,
  1193. 0x04, 0x04);
  1194. break;
  1195. };
  1196. return ret;
  1197. }
  1198. static int wcd938x_enable_clsh(struct snd_soc_dapm_widget *w,
  1199. struct snd_kcontrol *kcontrol,
  1200. int event)
  1201. {
  1202. struct snd_soc_component *component =
  1203. snd_soc_dapm_to_component(w->dapm);
  1204. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  1205. int mode = wcd938x->hph_mode;
  1206. int ret = 0;
  1207. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1208. w->name, event);
  1209. if (mode == CLS_H_LOHIFI || mode == CLS_H_ULP ||
  1210. mode == CLS_H_HIFI || mode == CLS_H_LP) {
  1211. wcd938x_rx_connect_port(component, CLSH,
  1212. SND_SOC_DAPM_EVENT_ON(event));
  1213. }
  1214. if (SND_SOC_DAPM_EVENT_OFF(event))
  1215. ret = swr_slvdev_datapath_control(
  1216. wcd938x->rx_swr_dev,
  1217. wcd938x->rx_swr_dev->dev_num,
  1218. false);
  1219. return ret;
  1220. }
  1221. static int wcd938x_enable_rx1(struct snd_soc_dapm_widget *w,
  1222. struct snd_kcontrol *kcontrol,
  1223. int event)
  1224. {
  1225. struct snd_soc_component *component =
  1226. snd_soc_dapm_to_component(w->dapm);
  1227. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  1228. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1229. w->name, event);
  1230. switch (event) {
  1231. case SND_SOC_DAPM_PRE_PMU:
  1232. wcd938x_rx_connect_port(component, HPH_L, true);
  1233. if (wcd938x->comp1_enable)
  1234. wcd938x_rx_connect_port(component, COMP_L, true);
  1235. break;
  1236. case SND_SOC_DAPM_POST_PMD:
  1237. if (!test_bit(WCD_HPHL_EN, &wcd938x->status_mask) &&
  1238. !test_bit(WCD_EAR_EN, &wcd938x->status_mask)) {
  1239. wcd938x_rx_connect_port(component, HPH_L, false);
  1240. if (wcd938x->comp1_enable)
  1241. wcd938x_rx_connect_port(component, COMP_L, false);
  1242. wcd938x_rx_clk_disable(component);
  1243. snd_soc_component_update_bits(component,
  1244. WCD938X_DIGITAL_CDC_DIG_CLK_CTL,
  1245. 0x01, 0x00);
  1246. }
  1247. break;
  1248. };
  1249. return 0;
  1250. }
  1251. static int wcd938x_enable_rx2(struct snd_soc_dapm_widget *w,
  1252. struct snd_kcontrol *kcontrol, int event)
  1253. {
  1254. struct snd_soc_component *component =
  1255. snd_soc_dapm_to_component(w->dapm);
  1256. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  1257. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1258. w->name, event);
  1259. switch (event) {
  1260. case SND_SOC_DAPM_PRE_PMU:
  1261. wcd938x_rx_connect_port(component, HPH_R, true);
  1262. if (wcd938x->comp2_enable)
  1263. wcd938x_rx_connect_port(component, COMP_R, true);
  1264. break;
  1265. case SND_SOC_DAPM_POST_PMD:
  1266. wcd938x_rx_connect_port(component, HPH_R, false);
  1267. if (wcd938x->comp2_enable)
  1268. wcd938x_rx_connect_port(component, COMP_R, false);
  1269. wcd938x_rx_clk_disable(component);
  1270. snd_soc_component_update_bits(component,
  1271. WCD938X_DIGITAL_CDC_DIG_CLK_CTL,
  1272. 0x02, 0x00);
  1273. break;
  1274. };
  1275. return 0;
  1276. }
  1277. static int wcd938x_enable_rx3(struct snd_soc_dapm_widget *w,
  1278. struct snd_kcontrol *kcontrol,
  1279. int event)
  1280. {
  1281. struct snd_soc_component *component =
  1282. snd_soc_dapm_to_component(w->dapm);
  1283. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1284. w->name, event);
  1285. switch (event) {
  1286. case SND_SOC_DAPM_PRE_PMU:
  1287. wcd938x_rx_connect_port(component, LO, true);
  1288. break;
  1289. case SND_SOC_DAPM_POST_PMD:
  1290. wcd938x_rx_connect_port(component, LO, false);
  1291. /* 6 msec delay as per HW requirement */
  1292. usleep_range(6000, 6010);
  1293. wcd938x_rx_clk_disable(component);
  1294. snd_soc_component_update_bits(component,
  1295. WCD938X_DIGITAL_CDC_DIG_CLK_CTL, 0x04, 0x00);
  1296. break;
  1297. }
  1298. return 0;
  1299. }
  1300. static int wcd938x_codec_enable_dmic(struct snd_soc_dapm_widget *w,
  1301. struct snd_kcontrol *kcontrol,
  1302. int event)
  1303. {
  1304. struct snd_soc_component *component =
  1305. snd_soc_dapm_to_component(w->dapm);
  1306. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  1307. u16 dmic_clk_reg, dmic_clk_en_reg;
  1308. s32 *dmic_clk_cnt;
  1309. u8 dmic_ctl_shift = 0;
  1310. u8 dmic_clk_shift = 0;
  1311. u8 dmic_clk_mask = 0;
  1312. u16 dmic2_left_en = 0;
  1313. int ret = 0;
  1314. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1315. w->name, event);
  1316. switch (w->shift) {
  1317. case 0:
  1318. case 1:
  1319. dmic_clk_cnt = &(wcd938x->dmic_0_1_clk_cnt);
  1320. dmic_clk_reg = WCD938X_DIGITAL_CDC_DMIC_RATE_1_2;
  1321. dmic_clk_en_reg = WCD938X_DIGITAL_CDC_DMIC1_CTL;
  1322. dmic_clk_mask = 0x0F;
  1323. dmic_clk_shift = 0x00;
  1324. dmic_ctl_shift = 0x00;
  1325. break;
  1326. case 2:
  1327. dmic2_left_en = WCD938X_DIGITAL_CDC_DMIC2_CTL;
  1328. fallthrough;
  1329. case 3:
  1330. dmic_clk_cnt = &(wcd938x->dmic_2_3_clk_cnt);
  1331. dmic_clk_reg = WCD938X_DIGITAL_CDC_DMIC_RATE_1_2;
  1332. dmic_clk_en_reg = WCD938X_DIGITAL_CDC_DMIC2_CTL;
  1333. dmic_clk_mask = 0xF0;
  1334. dmic_clk_shift = 0x04;
  1335. dmic_ctl_shift = 0x01;
  1336. break;
  1337. case 4:
  1338. case 5:
  1339. dmic_clk_cnt = &(wcd938x->dmic_4_5_clk_cnt);
  1340. dmic_clk_reg = WCD938X_DIGITAL_CDC_DMIC_RATE_3_4;
  1341. dmic_clk_en_reg = WCD938X_DIGITAL_CDC_DMIC3_CTL;
  1342. dmic_clk_mask = 0x0F;
  1343. dmic_clk_shift = 0x00;
  1344. dmic_ctl_shift = 0x02;
  1345. break;
  1346. case 6:
  1347. case 7:
  1348. dmic_clk_cnt = &(wcd938x->dmic_6_7_clk_cnt);
  1349. dmic_clk_reg = WCD938X_DIGITAL_CDC_DMIC_RATE_3_4;
  1350. dmic_clk_en_reg = WCD938X_DIGITAL_CDC_DMIC4_CTL;
  1351. dmic_clk_mask = 0xF0;
  1352. dmic_clk_shift = 0x04;
  1353. dmic_ctl_shift = 0x03;
  1354. break;
  1355. default:
  1356. dev_err_ratelimited(component->dev, "%s: Invalid DMIC Selection\n",
  1357. __func__);
  1358. return -EINVAL;
  1359. };
  1360. dev_dbg(component->dev, "%s: event %d DMIC%d dmic_clk_cnt %d\n",
  1361. __func__, event, (w->shift +1), *dmic_clk_cnt);
  1362. switch (event) {
  1363. case SND_SOC_DAPM_PRE_PMU:
  1364. snd_soc_component_update_bits(component,
  1365. WCD938X_DIGITAL_CDC_AMIC_CTL,
  1366. (0x01 << dmic_ctl_shift), 0x00);
  1367. /* 250us sleep as per HW requirement */
  1368. usleep_range(250, 260);
  1369. if (dmic2_left_en)
  1370. snd_soc_component_update_bits(component,
  1371. dmic2_left_en, 0x80, 0x80);
  1372. /* Setting DMIC clock rate to 2.4MHz */
  1373. snd_soc_component_update_bits(component,
  1374. dmic_clk_reg, dmic_clk_mask,
  1375. (0x03 << dmic_clk_shift));
  1376. snd_soc_component_update_bits(component,
  1377. dmic_clk_en_reg, 0x08, 0x08);
  1378. /* enable clock scaling */
  1379. snd_soc_component_update_bits(component,
  1380. WCD938X_DIGITAL_CDC_DMIC_CTL, 0x06, 0x06);
  1381. ret = swr_slvdev_datapath_control(wcd938x->tx_swr_dev,
  1382. wcd938x->tx_swr_dev->dev_num,
  1383. true);
  1384. break;
  1385. case SND_SOC_DAPM_POST_PMD:
  1386. wcd938x_tx_connect_port(component, DMIC0 + (w->shift), 0,
  1387. false);
  1388. snd_soc_component_update_bits(component,
  1389. WCD938X_DIGITAL_CDC_AMIC_CTL,
  1390. (0x01 << dmic_ctl_shift),
  1391. (0x01 << dmic_ctl_shift));
  1392. if (dmic2_left_en)
  1393. snd_soc_component_update_bits(component,
  1394. dmic2_left_en, 0x80, 0x00);
  1395. snd_soc_component_update_bits(component,
  1396. dmic_clk_en_reg, 0x08, 0x00);
  1397. break;
  1398. };
  1399. return ret;
  1400. }
  1401. /*
  1402. * wcd938x_get_micb_vout_ctl_val: converts micbias from volts to register value
  1403. * @micb_mv: micbias in mv
  1404. *
  1405. * return register value converted
  1406. */
  1407. int wcd938x_get_micb_vout_ctl_val(u32 micb_mv)
  1408. {
  1409. /* min micbias voltage is 1V and maximum is 2.85V */
  1410. if (micb_mv < 1000 || micb_mv > 2850) {
  1411. pr_err_ratelimited("%s: unsupported micbias voltage\n", __func__);
  1412. return -EINVAL;
  1413. }
  1414. return (micb_mv - 1000) / 50;
  1415. }
  1416. EXPORT_SYMBOL(wcd938x_get_micb_vout_ctl_val);
  1417. /*
  1418. * wcd938x_mbhc_micb_adjust_voltage: adjust specific micbias voltage
  1419. * @component: handle to snd_soc_component *
  1420. * @req_volt: micbias voltage to be set
  1421. * @micb_num: micbias to be set, e.g. micbias1 or micbias2
  1422. *
  1423. * return 0 if adjustment is success or error code in case of failure
  1424. */
  1425. int wcd938x_mbhc_micb_adjust_voltage(struct snd_soc_component *component,
  1426. int req_volt, int micb_num)
  1427. {
  1428. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  1429. int cur_vout_ctl, req_vout_ctl;
  1430. int micb_reg, micb_val, micb_en;
  1431. int ret = 0;
  1432. switch (micb_num) {
  1433. case MIC_BIAS_1:
  1434. micb_reg = WCD938X_ANA_MICB1;
  1435. break;
  1436. case MIC_BIAS_2:
  1437. micb_reg = WCD938X_ANA_MICB2;
  1438. break;
  1439. case MIC_BIAS_3:
  1440. micb_reg = WCD938X_ANA_MICB3;
  1441. break;
  1442. case MIC_BIAS_4:
  1443. micb_reg = WCD938X_ANA_MICB4;
  1444. break;
  1445. default:
  1446. return -EINVAL;
  1447. }
  1448. mutex_lock(&wcd938x->micb_lock);
  1449. /*
  1450. * If requested micbias voltage is same as current micbias
  1451. * voltage, then just return. Otherwise, adjust voltage as
  1452. * per requested value. If micbias is already enabled, then
  1453. * to avoid slow micbias ramp-up or down enable pull-up
  1454. * momentarily, change the micbias value and then re-enable
  1455. * micbias.
  1456. */
  1457. micb_val = snd_soc_component_read(component, micb_reg);
  1458. micb_en = (micb_val & 0xC0) >> 6;
  1459. cur_vout_ctl = micb_val & 0x3F;
  1460. req_vout_ctl = wcd938x_get_micb_vout_ctl_val(req_volt);
  1461. if (req_vout_ctl < 0) {
  1462. ret = -EINVAL;
  1463. goto exit;
  1464. }
  1465. if (cur_vout_ctl == req_vout_ctl) {
  1466. ret = 0;
  1467. goto exit;
  1468. }
  1469. dev_dbg(component->dev, "%s: micb_num: %d, cur_mv: %d, req_mv: %d, micb_en: %d\n",
  1470. __func__, micb_num, WCD_VOUT_CTL_TO_MICB(cur_vout_ctl),
  1471. req_volt, micb_en);
  1472. if (micb_en == 0x1)
  1473. snd_soc_component_update_bits(component, micb_reg, 0xC0, 0x80);
  1474. snd_soc_component_update_bits(component, micb_reg, 0x3F, req_vout_ctl);
  1475. if (micb_en == 0x1) {
  1476. snd_soc_component_update_bits(component, micb_reg, 0xC0, 0x40);
  1477. /*
  1478. * Add 2ms delay as per HW requirement after enabling
  1479. * micbias
  1480. */
  1481. usleep_range(2000, 2100);
  1482. }
  1483. exit:
  1484. mutex_unlock(&wcd938x->micb_lock);
  1485. return ret;
  1486. }
  1487. EXPORT_SYMBOL(wcd938x_mbhc_micb_adjust_voltage);
  1488. static int wcd938x_tx_swr_ctrl(struct snd_soc_dapm_widget *w,
  1489. struct snd_kcontrol *kcontrol,
  1490. int event)
  1491. {
  1492. struct snd_soc_component *component =
  1493. snd_soc_dapm_to_component(w->dapm);
  1494. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  1495. int ret = 0;
  1496. int bank = 0;
  1497. u8 mode = 0;
  1498. int i = 0;
  1499. int rate = 0;
  1500. bank = (wcd938x_swr_slv_get_current_bank(wcd938x->tx_swr_dev,
  1501. wcd938x->tx_swr_dev->dev_num) ? 0 : 1);
  1502. /* power mode is applicable only to analog mics */
  1503. if (strnstr(w->name, "ADC", sizeof("ADC"))) {
  1504. /* Get channel rate */
  1505. rate = wcd938x_get_clk_rate(wcd938x->tx_mode[w->shift - ADC1]);
  1506. }
  1507. switch (event) {
  1508. case SND_SOC_DAPM_PRE_PMU:
  1509. /* Check AMIC2 is connected to ADC2 to take an action on BCS */
  1510. if (w->shift == ADC2 && !(snd_soc_component_read(component,
  1511. WCD938X_TX_NEW_AMIC_MUX_CFG) & 0x80)) {
  1512. if (!wcd938x->bcs_dis) {
  1513. wcd938x_tx_connect_port(component, MBHC,
  1514. SWR_CLK_RATE_4P8MHZ, true);
  1515. set_bit(AMIC2_BCS_ENABLE, &wcd938x->status_mask);
  1516. }
  1517. }
  1518. if (strnstr(w->name, "ADC", sizeof("ADC"))) {
  1519. set_bit(w->shift - ADC1, &wcd938x->status_mask);
  1520. wcd938x_tx_connect_port(component, w->shift, rate,
  1521. true);
  1522. } else {
  1523. wcd938x_tx_connect_port(component, w->shift,
  1524. SWR_CLK_RATE_2P4MHZ, true);
  1525. }
  1526. break;
  1527. case SND_SOC_DAPM_POST_PMD:
  1528. if (strnstr(w->name, "ADC", sizeof("ADC"))) {
  1529. if (strnstr(w->name, "ADC1", sizeof("ADC1"))) {
  1530. clear_bit(WCD_ADC1, &wcd938x->status_mask);
  1531. clear_bit(WCD_ADC1_MODE, &wcd938x->status_mask);
  1532. } else if (strnstr(w->name, "ADC2", sizeof("ADC2"))) {
  1533. clear_bit(WCD_ADC2, &wcd938x->status_mask);
  1534. clear_bit(WCD_ADC2_MODE, &wcd938x->status_mask);
  1535. } else if (strnstr(w->name, "ADC3", sizeof("ADC3"))) {
  1536. clear_bit(WCD_ADC3, &wcd938x->status_mask);
  1537. clear_bit(WCD_ADC3_MODE, &wcd938x->status_mask);
  1538. } else if (strnstr(w->name, "ADC4", sizeof("ADC4"))) {
  1539. clear_bit(WCD_ADC4, &wcd938x->status_mask);
  1540. clear_bit(WCD_ADC4_MODE, &wcd938x->status_mask);
  1541. }
  1542. }
  1543. if (strnstr(w->name, "ADC", sizeof("ADC"))) {
  1544. if (test_bit(WCD_ADC1, &wcd938x->status_mask) ||
  1545. test_bit(WCD_ADC1_MODE, &wcd938x->status_mask))
  1546. mode |= tx_mode_bit[wcd938x->tx_mode[WCD_ADC1]];
  1547. if (test_bit(WCD_ADC2, &wcd938x->status_mask) ||
  1548. test_bit(WCD_ADC2_MODE, &wcd938x->status_mask))
  1549. mode |= tx_mode_bit[wcd938x->tx_mode[WCD_ADC2]];
  1550. if (test_bit(WCD_ADC3, &wcd938x->status_mask) ||
  1551. test_bit(WCD_ADC3_MODE, &wcd938x->status_mask))
  1552. mode |= tx_mode_bit[wcd938x->tx_mode[WCD_ADC3]];
  1553. if (test_bit(WCD_ADC4, &wcd938x->status_mask) ||
  1554. test_bit(WCD_ADC4_MODE, &wcd938x->status_mask))
  1555. mode |= tx_mode_bit[wcd938x->tx_mode[WCD_ADC4]];
  1556. if (mode != 0) {
  1557. for (i = 0; i < ADC_MODE_ULP2; i++) {
  1558. if (mode & (1 << i)) {
  1559. i++;
  1560. break;
  1561. }
  1562. }
  1563. }
  1564. rate = wcd938x_get_clk_rate(i);
  1565. if (wcd938x->adc_count) {
  1566. rate = (wcd938x->adc_count * rate);
  1567. if (rate > SWR_CLK_RATE_9P6MHZ)
  1568. rate = SWR_CLK_RATE_9P6MHZ;
  1569. }
  1570. wcd938x_set_swr_clk_rate(component, rate, bank);
  1571. }
  1572. ret = swr_slvdev_datapath_control(wcd938x->tx_swr_dev,
  1573. wcd938x->tx_swr_dev->dev_num,
  1574. false);
  1575. if (strnstr(w->name, "ADC", sizeof("ADC")))
  1576. wcd938x_set_swr_clk_rate(component, rate, !bank);
  1577. break;
  1578. };
  1579. return ret;
  1580. }
  1581. static int wcd938x_get_adc_mode(int val)
  1582. {
  1583. int ret = 0;
  1584. switch (val) {
  1585. case ADC_MODE_INVALID:
  1586. ret = ADC_MODE_VAL_NORMAL;
  1587. break;
  1588. case ADC_MODE_HIFI:
  1589. ret = ADC_MODE_VAL_HIFI;
  1590. break;
  1591. case ADC_MODE_LO_HIF:
  1592. ret = ADC_MODE_VAL_LO_HIF;
  1593. break;
  1594. case ADC_MODE_NORMAL:
  1595. ret = ADC_MODE_VAL_NORMAL;
  1596. break;
  1597. case ADC_MODE_LP:
  1598. ret = ADC_MODE_VAL_LP;
  1599. break;
  1600. case ADC_MODE_ULP1:
  1601. ret = ADC_MODE_VAL_ULP1;
  1602. break;
  1603. case ADC_MODE_ULP2:
  1604. ret = ADC_MODE_VAL_ULP2;
  1605. break;
  1606. default:
  1607. ret = -EINVAL;
  1608. pr_err_ratelimited("%s: invalid ADC mode value %d\n", __func__, val);
  1609. break;
  1610. }
  1611. return ret;
  1612. }
  1613. int wcd938x_tx_channel_config(struct snd_soc_component *component,
  1614. int channel, int mode)
  1615. {
  1616. int reg = WCD938X_ANA_TX_CH2, mask = 0, val = 0;
  1617. int ret = 0;
  1618. switch (channel) {
  1619. case 0:
  1620. reg = WCD938X_ANA_TX_CH2;
  1621. mask = 0x40;
  1622. break;
  1623. case 1:
  1624. reg = WCD938X_ANA_TX_CH2;
  1625. mask = 0x20;
  1626. break;
  1627. case 2:
  1628. reg = WCD938X_ANA_TX_CH4;
  1629. mask = 0x40;
  1630. break;
  1631. case 3:
  1632. reg = WCD938X_ANA_TX_CH4;
  1633. mask = 0x20;
  1634. break;
  1635. default:
  1636. pr_err_ratelimited("%s: Invalid channel num %d\n", __func__, channel);
  1637. ret = -EINVAL;
  1638. break;
  1639. }
  1640. if (!mode)
  1641. val = 0x00;
  1642. else
  1643. val = mask;
  1644. if (!ret)
  1645. snd_soc_component_update_bits(component, reg, mask, val);
  1646. return ret;
  1647. }
  1648. static int wcd938x_codec_enable_adc(struct snd_soc_dapm_widget *w,
  1649. struct snd_kcontrol *kcontrol,
  1650. int event){
  1651. struct snd_soc_component *component =
  1652. snd_soc_dapm_to_component(w->dapm);
  1653. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  1654. int clk_rate = 0, ret = 0;
  1655. int mode = 0, i = 0, bank = 0;
  1656. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1657. w->name, event);
  1658. bank = (wcd938x_swr_slv_get_current_bank(wcd938x->tx_swr_dev,
  1659. wcd938x->tx_swr_dev->dev_num) ? 0 : 1);
  1660. switch (event) {
  1661. case SND_SOC_DAPM_PRE_PMU:
  1662. wcd938x->adc_count++;
  1663. if (test_bit(WCD_ADC1, &wcd938x->status_mask) ||
  1664. test_bit(WCD_ADC1_MODE, &wcd938x->status_mask))
  1665. mode |= tx_mode_bit[wcd938x->tx_mode[WCD_ADC1]];
  1666. if (test_bit(WCD_ADC2, &wcd938x->status_mask) ||
  1667. test_bit(WCD_ADC2_MODE, &wcd938x->status_mask))
  1668. mode |= tx_mode_bit[wcd938x->tx_mode[WCD_ADC2]];
  1669. if (test_bit(WCD_ADC3, &wcd938x->status_mask) ||
  1670. test_bit(WCD_ADC3_MODE, &wcd938x->status_mask))
  1671. mode |= tx_mode_bit[wcd938x->tx_mode[WCD_ADC3]];
  1672. if (test_bit(WCD_ADC4, &wcd938x->status_mask) ||
  1673. test_bit(WCD_ADC4_MODE, &wcd938x->status_mask))
  1674. mode |= tx_mode_bit[wcd938x->tx_mode[WCD_ADC4]];
  1675. if (mode != 0) {
  1676. for (i = 0; i < ADC_MODE_ULP2; i++) {
  1677. if (mode & (1 << i)) {
  1678. i++;
  1679. break;
  1680. }
  1681. }
  1682. }
  1683. clk_rate = wcd938x_get_clk_rate(i);
  1684. /* clk_rate depends on number of paths getting enabled */
  1685. clk_rate = (wcd938x->adc_count * clk_rate);
  1686. if (clk_rate > SWR_CLK_RATE_9P6MHZ)
  1687. clk_rate = SWR_CLK_RATE_9P6MHZ;
  1688. wcd938x_set_swr_clk_rate(component, clk_rate, bank);
  1689. ret = swr_slvdev_datapath_control(wcd938x->tx_swr_dev,
  1690. wcd938x->tx_swr_dev->dev_num,
  1691. true);
  1692. wcd938x_set_swr_clk_rate(component, clk_rate, !bank);
  1693. break;
  1694. case SND_SOC_DAPM_POST_PMD:
  1695. wcd938x->adc_count--;
  1696. if (wcd938x->adc_count < 0)
  1697. wcd938x->adc_count = 0;
  1698. wcd938x_tx_connect_port(component, ADC1 + w->shift, 0, false);
  1699. if (w->shift + ADC1 == ADC2 &&
  1700. test_bit(AMIC2_BCS_ENABLE, &wcd938x->status_mask)) {
  1701. wcd938x_tx_connect_port(component, MBHC, 0,
  1702. false);
  1703. clear_bit(AMIC2_BCS_ENABLE, &wcd938x->status_mask);
  1704. }
  1705. break;
  1706. };
  1707. return ret;
  1708. }
  1709. void wcd938x_disable_bcs_before_slow_insert(struct snd_soc_component *component,
  1710. bool bcs_disable)
  1711. {
  1712. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  1713. if (wcd938x->update_wcd_event) {
  1714. if (bcs_disable)
  1715. wcd938x->update_wcd_event(wcd938x->handle,
  1716. SLV_BOLERO_EVT_BCS_CLK_OFF, 0);
  1717. else
  1718. wcd938x->update_wcd_event(wcd938x->handle,
  1719. SLV_BOLERO_EVT_BCS_CLK_OFF, 1);
  1720. }
  1721. }
  1722. static int wcd938x_enable_req(struct snd_soc_dapm_widget *w,
  1723. struct snd_kcontrol *kcontrol, int event)
  1724. {
  1725. struct snd_soc_component *component =
  1726. snd_soc_dapm_to_component(w->dapm);
  1727. struct wcd938x_priv *wcd938x =
  1728. snd_soc_component_get_drvdata(component);
  1729. int ret = 0;
  1730. u8 mode = 0;
  1731. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1732. w->name, event);
  1733. switch (event) {
  1734. case SND_SOC_DAPM_PRE_PMU:
  1735. snd_soc_component_update_bits(component,
  1736. WCD938X_DIGITAL_CDC_ANA_CLK_CTL, 0x08, 0x08);
  1737. snd_soc_component_update_bits(component,
  1738. WCD938X_DIGITAL_CDC_ANA_CLK_CTL, 0x10, 0x10);
  1739. snd_soc_component_update_bits(component,
  1740. WCD938X_DIGITAL_CDC_REQ_CTL, 0x02, 0x02);
  1741. snd_soc_component_update_bits(component,
  1742. WCD938X_DIGITAL_CDC_REQ_CTL, 0x01, 0x00);
  1743. ret = wcd938x_tx_channel_config(component, w->shift, 1);
  1744. mode = wcd938x_get_adc_mode(wcd938x->tx_mode[w->shift]);
  1745. if (mode < 0) {
  1746. dev_info_ratelimited(component->dev,
  1747. "%s: invalid mode, setting to normal mode\n",
  1748. __func__);
  1749. mode = ADC_MODE_VAL_NORMAL;
  1750. }
  1751. switch (w->shift) {
  1752. case 0:
  1753. snd_soc_component_update_bits(component,
  1754. WCD938X_DIGITAL_CDC_TX_ANA_MODE_0_1, 0x0F,
  1755. mode);
  1756. snd_soc_component_update_bits(component,
  1757. WCD938X_DIGITAL_CDC_DIG_CLK_CTL, 0x10, 0x10);
  1758. break;
  1759. case 1:
  1760. snd_soc_component_update_bits(component,
  1761. WCD938X_DIGITAL_CDC_TX_ANA_MODE_0_1, 0xF0,
  1762. mode << 4);
  1763. snd_soc_component_update_bits(component,
  1764. WCD938X_DIGITAL_CDC_DIG_CLK_CTL, 0x20, 0x20);
  1765. break;
  1766. case 2:
  1767. snd_soc_component_update_bits(component,
  1768. WCD938X_DIGITAL_CDC_TX_ANA_MODE_2_3, 0x0F,
  1769. mode);
  1770. snd_soc_component_update_bits(component,
  1771. WCD938X_DIGITAL_CDC_DIG_CLK_CTL, 0x40, 0x40);
  1772. break;
  1773. case 3:
  1774. snd_soc_component_update_bits(component,
  1775. WCD938X_DIGITAL_CDC_TX_ANA_MODE_2_3, 0xF0,
  1776. mode << 4);
  1777. snd_soc_component_update_bits(component,
  1778. WCD938X_DIGITAL_CDC_DIG_CLK_CTL, 0x80, 0x80);
  1779. break;
  1780. default:
  1781. break;
  1782. }
  1783. ret |= wcd938x_tx_channel_config(component, w->shift, 0);
  1784. break;
  1785. case SND_SOC_DAPM_POST_PMD:
  1786. switch (w->shift) {
  1787. case 0:
  1788. snd_soc_component_update_bits(component,
  1789. WCD938X_DIGITAL_CDC_TX_ANA_MODE_0_1, 0x0F,
  1790. 0x00);
  1791. snd_soc_component_update_bits(component,
  1792. WCD938X_DIGITAL_CDC_DIG_CLK_CTL, 0x10, 0x00);
  1793. break;
  1794. case 1:
  1795. snd_soc_component_update_bits(component,
  1796. WCD938X_DIGITAL_CDC_TX_ANA_MODE_0_1, 0xF0,
  1797. 0x00);
  1798. snd_soc_component_update_bits(component,
  1799. WCD938X_DIGITAL_CDC_DIG_CLK_CTL, 0x20, 0x00);
  1800. break;
  1801. case 2:
  1802. snd_soc_component_update_bits(component,
  1803. WCD938X_DIGITAL_CDC_TX_ANA_MODE_2_3, 0x0F,
  1804. 0x00);
  1805. snd_soc_component_update_bits(component,
  1806. WCD938X_DIGITAL_CDC_DIG_CLK_CTL, 0x40, 0x00);
  1807. break;
  1808. case 3:
  1809. snd_soc_component_update_bits(component,
  1810. WCD938X_DIGITAL_CDC_TX_ANA_MODE_2_3, 0xF0,
  1811. 0x00);
  1812. snd_soc_component_update_bits(component,
  1813. WCD938X_DIGITAL_CDC_DIG_CLK_CTL, 0x80, 0x00);
  1814. break;
  1815. default:
  1816. break;
  1817. }
  1818. if (wcd938x->adc_count == 0) {
  1819. snd_soc_component_update_bits(component,
  1820. WCD938X_DIGITAL_CDC_ANA_CLK_CTL, 0x10, 0x00);
  1821. snd_soc_component_update_bits(component,
  1822. WCD938X_DIGITAL_CDC_ANA_CLK_CTL, 0x08, 0x00);
  1823. }
  1824. break;
  1825. };
  1826. return ret;
  1827. }
  1828. int wcd938x_micbias_control(struct snd_soc_component *component,
  1829. int micb_num, int req, bool is_dapm)
  1830. {
  1831. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  1832. int micb_index = micb_num - 1;
  1833. u16 micb_reg;
  1834. int pre_off_event = 0, post_off_event = 0;
  1835. int post_on_event = 0, post_dapm_off = 0;
  1836. int post_dapm_on = 0;
  1837. int ret = 0;
  1838. if ((micb_index < 0) || (micb_index > WCD938X_MAX_MICBIAS - 1)) {
  1839. dev_err_ratelimited(component->dev,
  1840. "%s: Invalid micbias index, micb_ind:%d\n",
  1841. __func__, micb_index);
  1842. return -EINVAL;
  1843. }
  1844. if (NULL == wcd938x) {
  1845. dev_err_ratelimited(component->dev,
  1846. "%s: wcd938x private data is NULL\n", __func__);
  1847. return -EINVAL;
  1848. }
  1849. switch (micb_num) {
  1850. case MIC_BIAS_1:
  1851. micb_reg = WCD938X_ANA_MICB1;
  1852. break;
  1853. case MIC_BIAS_2:
  1854. micb_reg = WCD938X_ANA_MICB2;
  1855. pre_off_event = WCD_EVENT_PRE_MICBIAS_2_OFF;
  1856. post_off_event = WCD_EVENT_POST_MICBIAS_2_OFF;
  1857. post_on_event = WCD_EVENT_POST_MICBIAS_2_ON;
  1858. post_dapm_on = WCD_EVENT_POST_DAPM_MICBIAS_2_ON;
  1859. post_dapm_off = WCD_EVENT_POST_DAPM_MICBIAS_2_OFF;
  1860. break;
  1861. case MIC_BIAS_3:
  1862. micb_reg = WCD938X_ANA_MICB3;
  1863. break;
  1864. case MIC_BIAS_4:
  1865. micb_reg = WCD938X_ANA_MICB4;
  1866. break;
  1867. default:
  1868. dev_err_ratelimited(component->dev, "%s: Invalid micbias number: %d\n",
  1869. __func__, micb_num);
  1870. return -EINVAL;
  1871. };
  1872. mutex_lock(&wcd938x->micb_lock);
  1873. switch (req) {
  1874. case MICB_PULLUP_ENABLE:
  1875. if (!wcd938x->dev_up) {
  1876. dev_dbg(component->dev, "%s: enable req %d wcd device down\n",
  1877. __func__, req);
  1878. ret = -ENODEV;
  1879. goto done;
  1880. }
  1881. wcd938x->pullup_ref[micb_index]++;
  1882. if ((wcd938x->pullup_ref[micb_index] == 1) &&
  1883. (wcd938x->micb_ref[micb_index] == 0))
  1884. snd_soc_component_update_bits(component, micb_reg,
  1885. 0xC0, 0x80);
  1886. break;
  1887. case MICB_PULLUP_DISABLE:
  1888. if (wcd938x->pullup_ref[micb_index] > 0)
  1889. wcd938x->pullup_ref[micb_index]--;
  1890. if (!wcd938x->dev_up) {
  1891. dev_dbg(component->dev, "%s: enable req %d wcd device down\n",
  1892. __func__, req);
  1893. ret = -ENODEV;
  1894. goto done;
  1895. }
  1896. if ((wcd938x->pullup_ref[micb_index] == 0) &&
  1897. (wcd938x->micb_ref[micb_index] == 0))
  1898. snd_soc_component_update_bits(component, micb_reg,
  1899. 0xC0, 0x00);
  1900. break;
  1901. case MICB_ENABLE:
  1902. if (!wcd938x->dev_up) {
  1903. dev_dbg(component->dev, "%s: enable req %d wcd device down\n",
  1904. __func__, req);
  1905. ret = -ENODEV;
  1906. goto done;
  1907. }
  1908. wcd938x->micb_ref[micb_index]++;
  1909. if (wcd938x->micb_ref[micb_index] == 1) {
  1910. snd_soc_component_update_bits(component,
  1911. WCD938X_DIGITAL_CDC_DIG_CLK_CTL, 0xF0, 0xF0);
  1912. snd_soc_component_update_bits(component,
  1913. WCD938X_DIGITAL_CDC_ANA_CLK_CTL, 0x10, 0x10);
  1914. snd_soc_component_update_bits(component,
  1915. WCD938X_DIGITAL_CDC_ANA_TX_CLK_CTL, 0x01, 0x01);
  1916. snd_soc_component_update_bits(component,
  1917. WCD938X_MICB1_TEST_CTL_2, 0x01, 0x01);
  1918. snd_soc_component_update_bits(component,
  1919. WCD938X_MICB2_TEST_CTL_2, 0x01, 0x01);
  1920. snd_soc_component_update_bits(component,
  1921. WCD938X_MICB3_TEST_CTL_2, 0x01, 0x01);
  1922. snd_soc_component_update_bits(component,
  1923. WCD938X_MICB4_TEST_CTL_2, 0x01, 0x01);
  1924. snd_soc_component_update_bits(component,
  1925. micb_reg, 0xC0, 0x40);
  1926. if (post_on_event)
  1927. blocking_notifier_call_chain(
  1928. &wcd938x->mbhc->notifier,
  1929. post_on_event,
  1930. &wcd938x->mbhc->wcd_mbhc);
  1931. }
  1932. if (is_dapm && post_dapm_on && wcd938x->mbhc)
  1933. blocking_notifier_call_chain(&wcd938x->mbhc->notifier,
  1934. post_dapm_on,
  1935. &wcd938x->mbhc->wcd_mbhc);
  1936. break;
  1937. case MICB_DISABLE:
  1938. if (wcd938x->micb_ref[micb_index] > 0)
  1939. wcd938x->micb_ref[micb_index]--;
  1940. if (!wcd938x->dev_up) {
  1941. dev_dbg(component->dev, "%s: enable req %d wcd device down\n",
  1942. __func__, req);
  1943. ret = -ENODEV;
  1944. goto done;
  1945. }
  1946. if ((wcd938x->micb_ref[micb_index] == 0) &&
  1947. (wcd938x->pullup_ref[micb_index] > 0))
  1948. snd_soc_component_update_bits(component, micb_reg,
  1949. 0xC0, 0x80);
  1950. else if ((wcd938x->micb_ref[micb_index] == 0) &&
  1951. (wcd938x->pullup_ref[micb_index] == 0)) {
  1952. if (pre_off_event && wcd938x->mbhc)
  1953. blocking_notifier_call_chain(
  1954. &wcd938x->mbhc->notifier,
  1955. pre_off_event,
  1956. &wcd938x->mbhc->wcd_mbhc);
  1957. snd_soc_component_update_bits(component, micb_reg,
  1958. 0xC0, 0x00);
  1959. if (post_off_event && wcd938x->mbhc)
  1960. blocking_notifier_call_chain(
  1961. &wcd938x->mbhc->notifier,
  1962. post_off_event,
  1963. &wcd938x->mbhc->wcd_mbhc);
  1964. }
  1965. if (is_dapm && post_dapm_off && wcd938x->mbhc)
  1966. blocking_notifier_call_chain(&wcd938x->mbhc->notifier,
  1967. post_dapm_off,
  1968. &wcd938x->mbhc->wcd_mbhc);
  1969. break;
  1970. };
  1971. dev_dbg(component->dev,
  1972. "%s: micb_num:%d, micb_ref: %d, pullup_ref: %d\n",
  1973. __func__, micb_num, wcd938x->micb_ref[micb_index],
  1974. wcd938x->pullup_ref[micb_index]);
  1975. done:
  1976. mutex_unlock(&wcd938x->micb_lock);
  1977. return ret;
  1978. }
  1979. EXPORT_SYMBOL(wcd938x_micbias_control);
  1980. static int wcd938x_get_logical_addr(struct swr_device *swr_dev)
  1981. {
  1982. int ret = 0;
  1983. uint8_t devnum = 0;
  1984. int num_retry = NUM_ATTEMPTS;
  1985. do {
  1986. /* retry after 4ms */
  1987. usleep_range(4000, 4010);
  1988. ret = swr_get_logical_dev_num(swr_dev, swr_dev->addr, &devnum);
  1989. } while (ret && --num_retry);
  1990. if (ret)
  1991. dev_err_ratelimited(&swr_dev->dev,
  1992. "%s get devnum %d for dev addr %llx failed\n",
  1993. __func__, devnum, swr_dev->addr);
  1994. swr_dev->dev_num = devnum;
  1995. return 0;
  1996. }
  1997. static bool get_usbc_hs_status(struct snd_soc_component *component,
  1998. struct wcd_mbhc_config *mbhc_cfg)
  1999. {
  2000. if (mbhc_cfg->enable_usbc_analog) {
  2001. if (!(snd_soc_component_read(component, WCD938X_ANA_MBHC_MECH)
  2002. & 0x20))
  2003. return true;
  2004. }
  2005. return false;
  2006. }
  2007. int wcd938x_swr_dmic_register_notifier(struct snd_soc_component *component,
  2008. struct notifier_block *nblock,
  2009. bool enable)
  2010. {
  2011. struct wcd938x_priv *wcd938x_priv;
  2012. if(NULL == component) {
  2013. pr_err_ratelimited("%s: wcd938x component is NULL\n", __func__);
  2014. return -EINVAL;
  2015. }
  2016. wcd938x_priv = snd_soc_component_get_drvdata(component);
  2017. wcd938x_priv->notify_swr_dmic = enable;
  2018. if (enable)
  2019. return blocking_notifier_chain_register(&wcd938x_priv->notifier,
  2020. nblock);
  2021. else
  2022. return blocking_notifier_chain_unregister(
  2023. &wcd938x_priv->notifier, nblock);
  2024. }
  2025. EXPORT_SYMBOL(wcd938x_swr_dmic_register_notifier);
  2026. static int wcd938x_event_notify(struct notifier_block *block,
  2027. unsigned long val,
  2028. void *data)
  2029. {
  2030. u16 event = (val & 0xffff);
  2031. int ret = 0;
  2032. struct wcd938x_priv *wcd938x = dev_get_drvdata((struct device *)data);
  2033. struct snd_soc_component *component = wcd938x->component;
  2034. struct wcd_mbhc *mbhc;
  2035. switch (event) {
  2036. case BOLERO_SLV_EVT_TX_CH_HOLD_CLEAR:
  2037. if (test_bit(WCD_ADC1, &wcd938x->status_mask)) {
  2038. snd_soc_component_update_bits(component,
  2039. WCD938X_ANA_TX_CH2, 0x40, 0x00);
  2040. set_bit(WCD_ADC1_MODE, &wcd938x->status_mask);
  2041. clear_bit(WCD_ADC1, &wcd938x->status_mask);
  2042. }
  2043. if (test_bit(WCD_ADC2, &wcd938x->status_mask)) {
  2044. snd_soc_component_update_bits(component,
  2045. WCD938X_ANA_TX_CH2, 0x20, 0x00);
  2046. set_bit(WCD_ADC2_MODE, &wcd938x->status_mask);
  2047. clear_bit(WCD_ADC2, &wcd938x->status_mask);
  2048. }
  2049. if (test_bit(WCD_ADC3, &wcd938x->status_mask)) {
  2050. snd_soc_component_update_bits(component,
  2051. WCD938X_ANA_TX_CH4, 0x40, 0x00);
  2052. set_bit(WCD_ADC3_MODE, &wcd938x->status_mask);
  2053. clear_bit(WCD_ADC3, &wcd938x->status_mask);
  2054. }
  2055. if (test_bit(WCD_ADC4, &wcd938x->status_mask)) {
  2056. snd_soc_component_update_bits(component,
  2057. WCD938X_ANA_TX_CH4, 0x20, 0x00);
  2058. set_bit(WCD_ADC4_MODE, &wcd938x->status_mask);
  2059. clear_bit(WCD_ADC4, &wcd938x->status_mask);
  2060. }
  2061. break;
  2062. case BOLERO_SLV_EVT_PA_OFF_PRE_SSR:
  2063. snd_soc_component_update_bits(component, WCD938X_ANA_HPH,
  2064. 0xC0, 0x00);
  2065. snd_soc_component_update_bits(component, WCD938X_ANA_EAR,
  2066. 0x80, 0x00);
  2067. snd_soc_component_update_bits(component, WCD938X_AUX_AUXPA,
  2068. 0x80, 0x00);
  2069. break;
  2070. case BOLERO_SLV_EVT_SSR_DOWN:
  2071. wcd938x->dev_up = false;
  2072. if(wcd938x->notify_swr_dmic)
  2073. blocking_notifier_call_chain(&wcd938x->notifier,
  2074. WCD938X_EVT_SSR_DOWN,
  2075. NULL);
  2076. wcd938x->mbhc->wcd_mbhc.deinit_in_progress = true;
  2077. mbhc = &wcd938x->mbhc->wcd_mbhc;
  2078. wcd938x->usbc_hs_status = get_usbc_hs_status(component,
  2079. mbhc->mbhc_cfg);
  2080. wcd938x_mbhc_ssr_down(wcd938x->mbhc, component);
  2081. wcd938x_reset_low(wcd938x->dev);
  2082. break;
  2083. case BOLERO_SLV_EVT_SSR_UP:
  2084. wcd938x_reset(wcd938x->dev);
  2085. /* allow reset to take effect */
  2086. usleep_range(10000, 10010);
  2087. wcd938x_get_logical_addr(wcd938x->tx_swr_dev);
  2088. wcd938x_get_logical_addr(wcd938x->rx_swr_dev);
  2089. wcd938x_init_reg(component);
  2090. regcache_mark_dirty(wcd938x->regmap);
  2091. regcache_sync(wcd938x->regmap);
  2092. /* Initialize MBHC module */
  2093. mbhc = &wcd938x->mbhc->wcd_mbhc;
  2094. ret = wcd938x_mbhc_post_ssr_init(wcd938x->mbhc, component);
  2095. if (ret) {
  2096. dev_err_ratelimited(component->dev, "%s: mbhc initialization failed\n",
  2097. __func__);
  2098. } else {
  2099. wcd938x_mbhc_hs_detect(component, mbhc->mbhc_cfg);
  2100. }
  2101. wcd938x->mbhc->wcd_mbhc.deinit_in_progress = false;
  2102. wcd938x->dev_up = true;
  2103. if(wcd938x->notify_swr_dmic)
  2104. blocking_notifier_call_chain(&wcd938x->notifier,
  2105. WCD938X_EVT_SSR_UP,
  2106. NULL);
  2107. if (wcd938x->usbc_hs_status)
  2108. mdelay(500);
  2109. break;
  2110. case BOLERO_SLV_EVT_CLK_NOTIFY:
  2111. snd_soc_component_update_bits(component,
  2112. WCD938X_DIGITAL_TOP_CLK_CFG, 0x06,
  2113. ((val >> 0x10) << 0x01));
  2114. break;
  2115. default:
  2116. dev_dbg(component->dev, "%s: invalid event %d\n", __func__, event);
  2117. break;
  2118. }
  2119. return 0;
  2120. }
  2121. static int __wcd938x_codec_enable_micbias(struct snd_soc_dapm_widget *w,
  2122. int event)
  2123. {
  2124. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  2125. int micb_num;
  2126. dev_dbg(component->dev, "%s: wname: %s, event: %d\n",
  2127. __func__, w->name, event);
  2128. if (strnstr(w->name, "MIC BIAS1", sizeof("MIC BIAS1")))
  2129. micb_num = MIC_BIAS_1;
  2130. else if (strnstr(w->name, "MIC BIAS2", sizeof("MIC BIAS2")))
  2131. micb_num = MIC_BIAS_2;
  2132. else if (strnstr(w->name, "MIC BIAS3", sizeof("MIC BIAS3")))
  2133. micb_num = MIC_BIAS_3;
  2134. else if (strnstr(w->name, "MIC BIAS4", sizeof("MIC BIAS4")))
  2135. micb_num = MIC_BIAS_4;
  2136. else
  2137. return -EINVAL;
  2138. switch (event) {
  2139. case SND_SOC_DAPM_PRE_PMU:
  2140. wcd938x_micbias_control(component, micb_num,
  2141. MICB_ENABLE, true);
  2142. break;
  2143. case SND_SOC_DAPM_POST_PMU:
  2144. /* 1 msec delay as per HW requirement */
  2145. usleep_range(1000, 1100);
  2146. break;
  2147. case SND_SOC_DAPM_POST_PMD:
  2148. wcd938x_micbias_control(component, micb_num,
  2149. MICB_DISABLE, true);
  2150. break;
  2151. };
  2152. return 0;
  2153. }
  2154. static int wcd938x_codec_enable_micbias(struct snd_soc_dapm_widget *w,
  2155. struct snd_kcontrol *kcontrol,
  2156. int event)
  2157. {
  2158. return __wcd938x_codec_enable_micbias(w, event);
  2159. }
  2160. static int __wcd938x_codec_enable_micbias_pullup(struct snd_soc_dapm_widget *w,
  2161. int event)
  2162. {
  2163. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  2164. int micb_num;
  2165. dev_dbg(component->dev, "%s: wname: %s, event: %d\n",
  2166. __func__, w->name, event);
  2167. if (strnstr(w->name, "VA MIC BIAS1", sizeof("VA MIC BIAS1")))
  2168. micb_num = MIC_BIAS_1;
  2169. else if (strnstr(w->name, "VA MIC BIAS2", sizeof("VA MIC BIAS2")))
  2170. micb_num = MIC_BIAS_2;
  2171. else if (strnstr(w->name, "VA MIC BIAS3", sizeof("VA MIC BIAS3")))
  2172. micb_num = MIC_BIAS_3;
  2173. else if (strnstr(w->name, "VA MIC BIAS4", sizeof("VA MIC BIAS4")))
  2174. micb_num = MIC_BIAS_4;
  2175. else
  2176. return -EINVAL;
  2177. switch (event) {
  2178. case SND_SOC_DAPM_PRE_PMU:
  2179. wcd938x_micbias_control(component, micb_num,
  2180. MICB_PULLUP_ENABLE, true);
  2181. break;
  2182. case SND_SOC_DAPM_POST_PMU:
  2183. /* 1 msec delay as per HW requirement */
  2184. usleep_range(1000, 1100);
  2185. break;
  2186. case SND_SOC_DAPM_POST_PMD:
  2187. wcd938x_micbias_control(component, micb_num,
  2188. MICB_PULLUP_DISABLE, true);
  2189. break;
  2190. };
  2191. return 0;
  2192. }
  2193. static int wcd938x_codec_enable_micbias_pullup(struct snd_soc_dapm_widget *w,
  2194. struct snd_kcontrol *kcontrol,
  2195. int event)
  2196. {
  2197. return __wcd938x_codec_enable_micbias_pullup(w, event);
  2198. }
  2199. static int wcd938x_wakeup(void *handle, bool enable)
  2200. {
  2201. struct wcd938x_priv *priv;
  2202. int ret = 0;
  2203. if (!handle) {
  2204. pr_err_ratelimited("%s: NULL handle\n", __func__);
  2205. return -EINVAL;
  2206. }
  2207. priv = (struct wcd938x_priv *)handle;
  2208. if (!priv->tx_swr_dev) {
  2209. pr_err_ratelimited("%s: tx swr dev is NULL\n", __func__);
  2210. return -EINVAL;
  2211. }
  2212. mutex_lock(&priv->wakeup_lock);
  2213. if (enable)
  2214. ret = swr_device_wakeup_vote(priv->tx_swr_dev);
  2215. else
  2216. ret = swr_device_wakeup_unvote(priv->tx_swr_dev);
  2217. mutex_unlock(&priv->wakeup_lock);
  2218. return ret;
  2219. }
  2220. static int wcd938x_codec_force_enable_micbias(struct snd_soc_dapm_widget *w,
  2221. struct snd_kcontrol *kcontrol,
  2222. int event)
  2223. {
  2224. int ret = 0;
  2225. struct snd_soc_component *component =
  2226. snd_soc_dapm_to_component(w->dapm);
  2227. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  2228. switch (event) {
  2229. case SND_SOC_DAPM_PRE_PMU:
  2230. wcd938x_wakeup(wcd938x, true);
  2231. ret = __wcd938x_codec_enable_micbias(w, SND_SOC_DAPM_PRE_PMU);
  2232. wcd938x_wakeup(wcd938x, false);
  2233. break;
  2234. case SND_SOC_DAPM_POST_PMD:
  2235. wcd938x_wakeup(wcd938x, true);
  2236. ret = __wcd938x_codec_enable_micbias(w, SND_SOC_DAPM_POST_PMD);
  2237. wcd938x_wakeup(wcd938x, false);
  2238. break;
  2239. }
  2240. return ret;
  2241. }
  2242. static int wcd938x_enable_micbias(struct wcd938x_priv *wcd938x,
  2243. int micb_num, int req)
  2244. {
  2245. int micb_index = micb_num - 1;
  2246. u16 micb_reg;
  2247. if (NULL == wcd938x) {
  2248. pr_err_ratelimited("%s: wcd938x private data is NULL\n", __func__);
  2249. return -EINVAL;
  2250. }
  2251. switch (micb_num) {
  2252. case MIC_BIAS_1:
  2253. micb_reg = WCD938X_ANA_MICB1;
  2254. break;
  2255. case MIC_BIAS_2:
  2256. micb_reg = WCD938X_ANA_MICB2;
  2257. break;
  2258. case MIC_BIAS_3:
  2259. micb_reg = WCD938X_ANA_MICB3;
  2260. break;
  2261. case MIC_BIAS_4:
  2262. micb_reg = WCD938X_ANA_MICB4;
  2263. break;
  2264. default:
  2265. pr_err_ratelimited("%s: Invalid micbias number: %d\n", __func__, micb_num);
  2266. return -EINVAL;
  2267. };
  2268. pr_debug("%s: req: %d micb_num: %d micb_ref: %d pullup_ref: %d\n",
  2269. __func__, req, micb_num, wcd938x->micb_ref[micb_index],
  2270. wcd938x->pullup_ref[micb_index]);
  2271. mutex_lock(&wcd938x->micb_lock);
  2272. switch (req) {
  2273. case MICB_ENABLE:
  2274. wcd938x->micb_ref[micb_index]++;
  2275. if (wcd938x->micb_ref[micb_index] == 1) {
  2276. regmap_update_bits(wcd938x->regmap,
  2277. WCD938X_DIGITAL_CDC_DIG_CLK_CTL, 0xE0, 0xE0);
  2278. regmap_update_bits(wcd938x->regmap,
  2279. WCD938X_DIGITAL_CDC_ANA_CLK_CTL, 0x10, 0x10);
  2280. regmap_update_bits(wcd938x->regmap,
  2281. WCD938X_DIGITAL_CDC_ANA_TX_CLK_CTL, 0x01, 0x01);
  2282. regmap_update_bits(wcd938x->regmap,
  2283. WCD938X_MICB1_TEST_CTL_2, 0x01, 0x01);
  2284. regmap_update_bits(wcd938x->regmap,
  2285. WCD938X_MICB2_TEST_CTL_2, 0x01, 0x01);
  2286. regmap_update_bits(wcd938x->regmap,
  2287. WCD938X_MICB3_TEST_CTL_2, 0x01, 0x01);
  2288. regmap_update_bits(wcd938x->regmap,
  2289. WCD938X_MICB4_TEST_CTL_2, 0x01, 0x01);
  2290. regmap_update_bits(wcd938x->regmap,
  2291. micb_reg, 0xC0, 0x40);
  2292. regmap_update_bits(wcd938x->regmap, micb_reg, 0x3F, 0x10);
  2293. }
  2294. break;
  2295. case MICB_PULLUP_ENABLE:
  2296. wcd938x->pullup_ref[micb_index]++;
  2297. if ((wcd938x->pullup_ref[micb_index] == 1) &&
  2298. (wcd938x->micb_ref[micb_index] == 0))
  2299. regmap_update_bits(wcd938x->regmap, micb_reg,
  2300. 0xC0, 0x80);
  2301. break;
  2302. case MICB_PULLUP_DISABLE:
  2303. if (wcd938x->pullup_ref[micb_index] > 0)
  2304. wcd938x->pullup_ref[micb_index]--;
  2305. if ((wcd938x->pullup_ref[micb_index] == 0) &&
  2306. (wcd938x->micb_ref[micb_index] == 0))
  2307. regmap_update_bits(wcd938x->regmap, micb_reg,
  2308. 0xC0, 0x00);
  2309. break;
  2310. case MICB_DISABLE:
  2311. if (wcd938x->micb_ref[micb_index] > 0)
  2312. wcd938x->micb_ref[micb_index]--;
  2313. if ((wcd938x->micb_ref[micb_index] == 0) &&
  2314. (wcd938x->pullup_ref[micb_index] > 0))
  2315. regmap_update_bits(wcd938x->regmap, micb_reg,
  2316. 0xC0, 0x80);
  2317. else if ((wcd938x->micb_ref[micb_index] == 0) &&
  2318. (wcd938x->pullup_ref[micb_index] == 0))
  2319. regmap_update_bits(wcd938x->regmap, micb_reg,
  2320. 0xC0, 0x00);
  2321. break;
  2322. };
  2323. mutex_unlock(&wcd938x->micb_lock);
  2324. return 0;
  2325. }
  2326. int wcd938x_codec_force_enable_micbias_v2(struct snd_soc_component *component,
  2327. int event, int micb_num)
  2328. {
  2329. struct wcd938x_priv *wcd938x_priv = NULL;
  2330. int ret = 0;
  2331. int micb_index = micb_num - 1;
  2332. if(NULL == component) {
  2333. pr_err_ratelimited("%s: wcd938x component is NULL\n", __func__);
  2334. return -EINVAL;
  2335. }
  2336. if(event != SND_SOC_DAPM_PRE_PMU && event != SND_SOC_DAPM_POST_PMD) {
  2337. pr_err_ratelimited("%s: invalid event: %d\n", __func__, event);
  2338. return -EINVAL;
  2339. }
  2340. if(micb_num < MIC_BIAS_1 || micb_num > MIC_BIAS_4) {
  2341. pr_err_ratelimited("%s: invalid mic bias num: %d\n", __func__, micb_num);
  2342. return -EINVAL;
  2343. }
  2344. wcd938x_priv = snd_soc_component_get_drvdata(component);
  2345. if (!wcd938x_priv->dev_up) {
  2346. if ((wcd938x_priv->pullup_ref[micb_index] > 0) &&
  2347. (event == SND_SOC_DAPM_POST_PMD)) {
  2348. wcd938x_priv->pullup_ref[micb_index]--;
  2349. ret = -ENODEV;
  2350. goto done;
  2351. }
  2352. }
  2353. switch (event) {
  2354. case SND_SOC_DAPM_PRE_PMU:
  2355. wcd938x_wakeup(wcd938x_priv, true);
  2356. wcd938x_enable_micbias(wcd938x_priv, micb_num, MICB_PULLUP_ENABLE);
  2357. wcd938x_wakeup(wcd938x_priv, false);
  2358. break;
  2359. case SND_SOC_DAPM_POST_PMD:
  2360. wcd938x_wakeup(wcd938x_priv, true);
  2361. wcd938x_enable_micbias(wcd938x_priv, micb_num, MICB_PULLUP_DISABLE);
  2362. wcd938x_wakeup(wcd938x_priv, false);
  2363. break;
  2364. }
  2365. done:
  2366. return ret;
  2367. }
  2368. EXPORT_SYMBOL(wcd938x_codec_force_enable_micbias_v2);
  2369. static inline int wcd938x_tx_path_get(const char *wname,
  2370. unsigned int *path_num)
  2371. {
  2372. int ret = 0;
  2373. char *widget_name = NULL;
  2374. char *w_name = NULL;
  2375. char *path_num_char = NULL;
  2376. char *path_name = NULL;
  2377. widget_name = kstrndup(wname, 9, GFP_KERNEL);
  2378. if (!widget_name)
  2379. return -EINVAL;
  2380. w_name = widget_name;
  2381. path_name = strsep(&widget_name, " ");
  2382. if (!path_name) {
  2383. pr_err_ratelimited("%s: Invalid widget name = %s\n",
  2384. __func__, widget_name);
  2385. ret = -EINVAL;
  2386. goto err;
  2387. }
  2388. path_num_char = strpbrk(path_name, "0123");
  2389. if (!path_num_char) {
  2390. pr_err_ratelimited("%s: tx path index not found\n",
  2391. __func__);
  2392. ret = -EINVAL;
  2393. goto err;
  2394. }
  2395. ret = kstrtouint(path_num_char, 10, path_num);
  2396. if (ret < 0)
  2397. pr_err_ratelimited("%s: Invalid tx path = %s\n",
  2398. __func__, w_name);
  2399. err:
  2400. kfree(w_name);
  2401. return ret;
  2402. }
  2403. static int wcd938x_tx_mode_get(struct snd_kcontrol *kcontrol,
  2404. struct snd_ctl_elem_value *ucontrol)
  2405. {
  2406. struct snd_soc_component *component =
  2407. snd_soc_kcontrol_component(kcontrol);
  2408. struct wcd938x_priv *wcd938x = NULL;
  2409. int ret = 0;
  2410. unsigned int path = 0;
  2411. if (!component)
  2412. return -EINVAL;
  2413. wcd938x = snd_soc_component_get_drvdata(component);
  2414. if (!wcd938x)
  2415. return -EINVAL;
  2416. ret = wcd938x_tx_path_get(kcontrol->id.name, &path);
  2417. if (ret < 0)
  2418. return ret;
  2419. ucontrol->value.integer.value[0] = wcd938x->tx_mode[path];
  2420. return 0;
  2421. }
  2422. static int wcd938x_tx_mode_put(struct snd_kcontrol *kcontrol,
  2423. struct snd_ctl_elem_value *ucontrol)
  2424. {
  2425. struct snd_soc_component *component =
  2426. snd_soc_kcontrol_component(kcontrol);
  2427. struct wcd938x_priv *wcd938x = NULL;
  2428. u32 mode_val;
  2429. unsigned int path = 0;
  2430. int ret = 0;
  2431. if (!component)
  2432. return -EINVAL;
  2433. wcd938x = snd_soc_component_get_drvdata(component);
  2434. if (!wcd938x)
  2435. return -EINVAL;
  2436. ret = wcd938x_tx_path_get(kcontrol->id.name, &path);
  2437. if (ret)
  2438. return ret;
  2439. mode_val = ucontrol->value.enumerated.item[0];
  2440. dev_dbg(component->dev, "%s: mode: %d\n", __func__, mode_val);
  2441. wcd938x->tx_mode[path] = mode_val;
  2442. return 0;
  2443. }
  2444. static int wcd938x_rx_hph_mode_get(struct snd_kcontrol *kcontrol,
  2445. struct snd_ctl_elem_value *ucontrol)
  2446. {
  2447. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  2448. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  2449. ucontrol->value.integer.value[0] = wcd938x->hph_mode;
  2450. return 0;
  2451. }
  2452. static int wcd938x_rx_hph_mode_put(struct snd_kcontrol *kcontrol,
  2453. struct snd_ctl_elem_value *ucontrol)
  2454. {
  2455. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  2456. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  2457. u32 mode_val;
  2458. mode_val = ucontrol->value.enumerated.item[0];
  2459. dev_dbg(component->dev, "%s: mode: %d\n", __func__, mode_val);
  2460. if (wcd938x->variant == WCD9380) {
  2461. if (mode_val == CLS_H_HIFI || mode_val == CLS_AB_HIFI) {
  2462. dev_info_ratelimited(component->dev,
  2463. "%s:Invalid HPH Mode, default to CLS_H_ULP\n",
  2464. __func__);
  2465. mode_val = CLS_H_ULP;
  2466. }
  2467. }
  2468. if (mode_val == CLS_H_NORMAL) {
  2469. dev_info_ratelimited(component->dev,
  2470. "%s:Invalid HPH Mode, default to class_AB\n",
  2471. __func__);
  2472. mode_val = CLS_H_ULP;
  2473. }
  2474. wcd938x->hph_mode = mode_val;
  2475. return 0;
  2476. }
  2477. static int wcd938x_ear_pa_gain_get(struct snd_kcontrol *kcontrol,
  2478. struct snd_ctl_elem_value *ucontrol)
  2479. {
  2480. u8 ear_pa_gain = 0;
  2481. struct snd_soc_component *component =
  2482. snd_soc_kcontrol_component(kcontrol);
  2483. ear_pa_gain = snd_soc_component_read(component,
  2484. WCD938X_ANA_EAR_COMPANDER_CTL);
  2485. ear_pa_gain = (ear_pa_gain & 0x7C) >> 2;
  2486. ucontrol->value.integer.value[0] = ear_pa_gain;
  2487. dev_dbg(component->dev, "%s: ear_pa_gain = 0x%x\n", __func__,
  2488. ear_pa_gain);
  2489. return 0;
  2490. }
  2491. static int wcd938x_ear_pa_gain_put(struct snd_kcontrol *kcontrol,
  2492. struct snd_ctl_elem_value *ucontrol)
  2493. {
  2494. u8 ear_pa_gain = 0;
  2495. struct snd_soc_component *component =
  2496. snd_soc_kcontrol_component(kcontrol);
  2497. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  2498. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  2499. __func__, ucontrol->value.integer.value[0]);
  2500. ear_pa_gain = ucontrol->value.integer.value[0] << 2;
  2501. if (!wcd938x->comp1_enable) {
  2502. snd_soc_component_update_bits(component,
  2503. WCD938X_ANA_EAR_COMPANDER_CTL,
  2504. 0x7C, ear_pa_gain);
  2505. }
  2506. return 0;
  2507. }
  2508. /* wcd938x_codec_get_dev_num - returns swr device number
  2509. * @component: Codec instance
  2510. *
  2511. * Return: swr device number on success or negative error
  2512. * code on failure.
  2513. */
  2514. int wcd938x_codec_get_dev_num(struct snd_soc_component *component)
  2515. {
  2516. struct wcd938x_priv *wcd938x;
  2517. if (!component)
  2518. return -EINVAL;
  2519. wcd938x = snd_soc_component_get_drvdata(component);
  2520. if (!wcd938x || !wcd938x->rx_swr_dev) {
  2521. pr_err_ratelimited("%s: wcd938x component is NULL\n", __func__);
  2522. return -EINVAL;
  2523. }
  2524. return wcd938x->rx_swr_dev->dev_num;
  2525. }
  2526. EXPORT_SYMBOL(wcd938x_codec_get_dev_num);
  2527. static int wcd938x_get_compander(struct snd_kcontrol *kcontrol,
  2528. struct snd_ctl_elem_value *ucontrol)
  2529. {
  2530. struct snd_soc_component *component =
  2531. snd_soc_kcontrol_component(kcontrol);
  2532. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  2533. bool hphr;
  2534. struct soc_multi_mixer_control *mc;
  2535. mc = (struct soc_multi_mixer_control *)(kcontrol->private_value);
  2536. hphr = mc->shift;
  2537. ucontrol->value.integer.value[0] = hphr ? wcd938x->comp2_enable :
  2538. wcd938x->comp1_enable;
  2539. return 0;
  2540. }
  2541. static int wcd938x_set_compander(struct snd_kcontrol *kcontrol,
  2542. struct snd_ctl_elem_value *ucontrol)
  2543. {
  2544. struct snd_soc_component *component =
  2545. snd_soc_kcontrol_component(kcontrol);
  2546. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  2547. int value = ucontrol->value.integer.value[0];
  2548. bool hphr;
  2549. struct soc_multi_mixer_control *mc;
  2550. mc = (struct soc_multi_mixer_control *)(kcontrol->private_value);
  2551. hphr = mc->shift;
  2552. if (hphr)
  2553. wcd938x->comp2_enable = value;
  2554. else
  2555. wcd938x->comp1_enable = value;
  2556. return 0;
  2557. }
  2558. static int wcd938x_codec_enable_vdd_buck(struct snd_soc_dapm_widget *w,
  2559. struct snd_kcontrol *kcontrol,
  2560. int event)
  2561. {
  2562. struct snd_soc_component *component =
  2563. snd_soc_dapm_to_component(w->dapm);
  2564. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  2565. struct wcd938x_pdata *pdata = NULL;
  2566. int ret = 0;
  2567. pdata = dev_get_platdata(wcd938x->dev);
  2568. if (!pdata) {
  2569. dev_err_ratelimited(component->dev, "%s: pdata is NULL\n", __func__);
  2570. return -EINVAL;
  2571. }
  2572. if (!msm_cdc_is_ondemand_supply(wcd938x->dev,
  2573. wcd938x->supplies,
  2574. pdata->regulator,
  2575. pdata->num_supplies,
  2576. "cdc-vdd-buck"))
  2577. return 0;
  2578. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  2579. w->name, event);
  2580. switch (event) {
  2581. case SND_SOC_DAPM_PRE_PMU:
  2582. if (test_bit(ALLOW_BUCK_DISABLE, &wcd938x->status_mask)) {
  2583. dev_dbg(component->dev,
  2584. "%s: buck already in enabled state\n",
  2585. __func__);
  2586. clear_bit(ALLOW_BUCK_DISABLE, &wcd938x->status_mask);
  2587. return 0;
  2588. }
  2589. ret = msm_cdc_enable_ondemand_supply(wcd938x->dev,
  2590. wcd938x->supplies,
  2591. pdata->regulator,
  2592. pdata->num_supplies,
  2593. "cdc-vdd-buck");
  2594. if (ret == -EINVAL) {
  2595. dev_err_ratelimited(component->dev, "%s: vdd buck is not enabled\n",
  2596. __func__);
  2597. return ret;
  2598. }
  2599. clear_bit(ALLOW_BUCK_DISABLE, &wcd938x->status_mask);
  2600. /*
  2601. * 200us sleep is required after LDO is enabled as per
  2602. * HW requirement
  2603. */
  2604. usleep_range(200, 250);
  2605. break;
  2606. case SND_SOC_DAPM_POST_PMD:
  2607. set_bit(ALLOW_BUCK_DISABLE, &wcd938x->status_mask);
  2608. break;
  2609. }
  2610. return 0;
  2611. }
  2612. static int wcd938x_ldoh_get(struct snd_kcontrol *kcontrol,
  2613. struct snd_ctl_elem_value *ucontrol)
  2614. {
  2615. struct snd_soc_component *component =
  2616. snd_soc_kcontrol_component(kcontrol);
  2617. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  2618. ucontrol->value.integer.value[0] = wcd938x->ldoh;
  2619. return 0;
  2620. }
  2621. static int wcd938x_ldoh_put(struct snd_kcontrol *kcontrol,
  2622. struct snd_ctl_elem_value *ucontrol)
  2623. {
  2624. struct snd_soc_component *component =
  2625. snd_soc_kcontrol_component(kcontrol);
  2626. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  2627. wcd938x->ldoh = ucontrol->value.integer.value[0];
  2628. return 0;
  2629. }
  2630. const char * const tx_master_ch_text[] = {
  2631. "ZERO", "SWRM_PCM_OUT", "SWRM_TX1_CH1", "SWRM_TX1_CH2", "SWRM_TX1_CH3",
  2632. "SWRM_TX1_CH4", "SWRM_TX2_CH1", "SWRM_TX2_CH2", "SWRM_TX2_CH3",
  2633. "SWRM_TX2_CH4", "SWRM_TX3_CH1", "SWRM_TX3_CH2", "SWRM_TX3_CH3",
  2634. "SWRM_TX3_CH4", "SWRM_PCM_IN",
  2635. };
  2636. const struct soc_enum tx_master_ch_enum =
  2637. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tx_master_ch_text),
  2638. tx_master_ch_text);
  2639. static void wcd938x_tx_get_slave_ch_type_idx(const char *wname, int *ch_idx)
  2640. {
  2641. u8 ch_type = 0;
  2642. if (strnstr(wname, "ADC1", sizeof("ADC1")))
  2643. ch_type = ADC1;
  2644. else if (strnstr(wname, "ADC2", sizeof("ADC2")))
  2645. ch_type = ADC2;
  2646. else if (strnstr(wname, "ADC3", sizeof("ADC3")))
  2647. ch_type = ADC3;
  2648. else if (strnstr(wname, "ADC4", sizeof("ADC4")))
  2649. ch_type = ADC4;
  2650. else if (strnstr(wname, "DMIC0", sizeof("DMIC0")))
  2651. ch_type = DMIC0;
  2652. else if (strnstr(wname, "DMIC1", sizeof("DMIC1")))
  2653. ch_type = DMIC1;
  2654. else if (strnstr(wname, "MBHC", sizeof("MBHC")))
  2655. ch_type = MBHC;
  2656. else if (strnstr(wname, "DMIC2", sizeof("DMIC2")))
  2657. ch_type = DMIC2;
  2658. else if (strnstr(wname, "DMIC3", sizeof("DMIC3")))
  2659. ch_type = DMIC3;
  2660. else if (strnstr(wname, "DMIC4", sizeof("DMIC4")))
  2661. ch_type = DMIC4;
  2662. else if (strnstr(wname, "DMIC5", sizeof("DMIC5")))
  2663. ch_type = DMIC5;
  2664. else if (strnstr(wname, "DMIC6", sizeof("DMIC6")))
  2665. ch_type = DMIC6;
  2666. else if (strnstr(wname, "DMIC7", sizeof("DMIC7")))
  2667. ch_type = DMIC7;
  2668. else
  2669. pr_err_ratelimited("%s: port name: %s is not listed\n", __func__, wname);
  2670. if (ch_type)
  2671. *ch_idx = wcd938x_slave_get_slave_ch_val(ch_type);
  2672. else
  2673. *ch_idx = -EINVAL;
  2674. }
  2675. static int wcd938x_tx_master_ch_get(struct snd_kcontrol *kcontrol,
  2676. struct snd_ctl_elem_value *ucontrol)
  2677. {
  2678. struct snd_soc_component *component =
  2679. snd_soc_kcontrol_component(kcontrol);
  2680. struct wcd938x_priv *wcd938x = NULL;
  2681. int slave_ch_idx = -EINVAL;
  2682. if (component == NULL)
  2683. return -EINVAL;
  2684. wcd938x = snd_soc_component_get_drvdata(component);
  2685. if (wcd938x == NULL)
  2686. return -EINVAL;
  2687. wcd938x_tx_get_slave_ch_type_idx(kcontrol->id.name, &slave_ch_idx);
  2688. if (slave_ch_idx < 0 || slave_ch_idx >= WCD938X_MAX_SLAVE_CH_TYPES)
  2689. return -EINVAL;
  2690. ucontrol->value.integer.value[0] = wcd938x_slave_get_master_ch_val(
  2691. wcd938x->tx_master_ch_map[slave_ch_idx]);
  2692. return 0;
  2693. }
  2694. static int wcd938x_tx_master_ch_put(struct snd_kcontrol *kcontrol,
  2695. struct snd_ctl_elem_value *ucontrol)
  2696. {
  2697. struct snd_soc_component *component =
  2698. snd_soc_kcontrol_component(kcontrol);
  2699. struct wcd938x_priv *wcd938x = NULL;
  2700. int slave_ch_idx = -EINVAL, idx = 0;
  2701. if (component == NULL)
  2702. return -EINVAL;
  2703. wcd938x = snd_soc_component_get_drvdata(component);
  2704. if (wcd938x == NULL)
  2705. return -EINVAL;
  2706. wcd938x_tx_get_slave_ch_type_idx(kcontrol->id.name, &slave_ch_idx);
  2707. if (slave_ch_idx < 0 || slave_ch_idx >= WCD938X_MAX_SLAVE_CH_TYPES)
  2708. return -EINVAL;
  2709. dev_dbg(component->dev, "%s: slave_ch_idx: %d", __func__, slave_ch_idx);
  2710. dev_dbg(component->dev, "%s: ucontrol->value.enumerated.item[0] = %ld\n",
  2711. __func__, ucontrol->value.enumerated.item[0]);
  2712. idx = ucontrol->value.enumerated.item[0];
  2713. if (idx < 0 || idx >= ARRAY_SIZE(swr_master_ch_map))
  2714. return -EINVAL;
  2715. wcd938x->tx_master_ch_map[slave_ch_idx] = wcd938x_slave_get_master_ch(idx);
  2716. return 0;
  2717. }
  2718. static int wcd938x_bcs_get(struct snd_kcontrol *kcontrol,
  2719. struct snd_ctl_elem_value *ucontrol)
  2720. {
  2721. struct snd_soc_component *component =
  2722. snd_soc_kcontrol_component(kcontrol);
  2723. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  2724. ucontrol->value.integer.value[0] = wcd938x->bcs_dis;
  2725. return 0;
  2726. }
  2727. static int wcd938x_bcs_put(struct snd_kcontrol *kcontrol,
  2728. struct snd_ctl_elem_value *ucontrol)
  2729. {
  2730. struct snd_soc_component *component =
  2731. snd_soc_kcontrol_component(kcontrol);
  2732. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  2733. wcd938x->bcs_dis = ucontrol->value.integer.value[0];
  2734. return 0;
  2735. }
  2736. static const char * const tx_mode_mux_text_wcd9380[] = {
  2737. "ADC_INVALID", "ADC_HIFI", "ADC_LO_HIF", "ADC_NORMAL", "ADC_LP",
  2738. };
  2739. static const struct soc_enum tx_mode_mux_enum_wcd9380 =
  2740. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tx_mode_mux_text_wcd9380),
  2741. tx_mode_mux_text_wcd9380);
  2742. static const char * const tx_mode_mux_text[] = {
  2743. "ADC_INVALID", "ADC_HIFI", "ADC_LO_HIF", "ADC_NORMAL", "ADC_LP",
  2744. "ADC_ULP1", "ADC_ULP2",
  2745. };
  2746. static const struct soc_enum tx_mode_mux_enum =
  2747. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tx_mode_mux_text),
  2748. tx_mode_mux_text);
  2749. static const char * const rx_hph_mode_mux_text_wcd9380[] = {
  2750. "CLS_H_INVALID", "CLS_H_INVALID_1", "CLS_H_LP", "CLS_AB",
  2751. "CLS_H_LOHIFI", "CLS_H_ULP", "CLS_H_INVALID_2", "CLS_AB_LP",
  2752. "CLS_AB_LOHIFI",
  2753. };
  2754. static const char * const wcd938x_ear_pa_gain_text[] = {
  2755. "G_6_DB", "G_4P5_DB", "G_3_DB", "G_1P5_DB", "G_0_DB",
  2756. "G_M1P5_DB", "G_M3_DB", "G_M4P5_DB",
  2757. "G_M6_DB", "G_7P5_DB", "G_M9_DB",
  2758. "G_M10P5_DB", "G_M12_DB", "G_M13P5_DB",
  2759. "G_M15_DB", "G_M16P5_DB", "G_M18_DB",
  2760. };
  2761. static const struct soc_enum rx_hph_mode_mux_enum_wcd9380 =
  2762. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(rx_hph_mode_mux_text_wcd9380),
  2763. rx_hph_mode_mux_text_wcd9380);
  2764. static SOC_ENUM_SINGLE_EXT_DECL(wcd938x_ear_pa_gain_enum,
  2765. wcd938x_ear_pa_gain_text);
  2766. static const char * const rx_hph_mode_mux_text[] = {
  2767. "CLS_H_INVALID", "CLS_H_HIFI", "CLS_H_LP", "CLS_AB", "CLS_H_LOHIFI",
  2768. "CLS_H_ULP", "CLS_AB_HIFI", "CLS_AB_LP", "CLS_AB_LOHIFI",
  2769. };
  2770. static const struct soc_enum rx_hph_mode_mux_enum =
  2771. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(rx_hph_mode_mux_text),
  2772. rx_hph_mode_mux_text);
  2773. static const struct snd_kcontrol_new wcd9380_snd_controls[] = {
  2774. SOC_ENUM_EXT("EAR PA GAIN", wcd938x_ear_pa_gain_enum,
  2775. wcd938x_ear_pa_gain_get, wcd938x_ear_pa_gain_put),
  2776. SOC_ENUM_EXT("RX HPH Mode", rx_hph_mode_mux_enum_wcd9380,
  2777. wcd938x_rx_hph_mode_get, wcd938x_rx_hph_mode_put),
  2778. SOC_ENUM_EXT("TX0 MODE", tx_mode_mux_enum_wcd9380,
  2779. wcd938x_tx_mode_get, wcd938x_tx_mode_put),
  2780. SOC_ENUM_EXT("TX1 MODE", tx_mode_mux_enum_wcd9380,
  2781. wcd938x_tx_mode_get, wcd938x_tx_mode_put),
  2782. SOC_ENUM_EXT("TX2 MODE", tx_mode_mux_enum_wcd9380,
  2783. wcd938x_tx_mode_get, wcd938x_tx_mode_put),
  2784. SOC_ENUM_EXT("TX3 MODE", tx_mode_mux_enum_wcd9380,
  2785. wcd938x_tx_mode_get, wcd938x_tx_mode_put),
  2786. };
  2787. static const struct snd_kcontrol_new wcd9385_snd_controls[] = {
  2788. SOC_ENUM_EXT("EAR PA GAIN", wcd938x_ear_pa_gain_enum,
  2789. wcd938x_ear_pa_gain_get, wcd938x_ear_pa_gain_put),
  2790. SOC_ENUM_EXT("RX HPH Mode", rx_hph_mode_mux_enum,
  2791. wcd938x_rx_hph_mode_get, wcd938x_rx_hph_mode_put),
  2792. SOC_ENUM_EXT("TX0 MODE", tx_mode_mux_enum,
  2793. wcd938x_tx_mode_get, wcd938x_tx_mode_put),
  2794. SOC_ENUM_EXT("TX1 MODE", tx_mode_mux_enum,
  2795. wcd938x_tx_mode_get, wcd938x_tx_mode_put),
  2796. SOC_ENUM_EXT("TX2 MODE", tx_mode_mux_enum,
  2797. wcd938x_tx_mode_get, wcd938x_tx_mode_put),
  2798. SOC_ENUM_EXT("TX3 MODE", tx_mode_mux_enum,
  2799. wcd938x_tx_mode_get, wcd938x_tx_mode_put),
  2800. };
  2801. static const struct snd_kcontrol_new wcd938x_snd_controls[] = {
  2802. SOC_SINGLE_EXT("HPHL_COMP Switch", SND_SOC_NOPM, 0, 1, 0,
  2803. wcd938x_get_compander, wcd938x_set_compander),
  2804. SOC_SINGLE_EXT("HPHR_COMP Switch", SND_SOC_NOPM, 1, 1, 0,
  2805. wcd938x_get_compander, wcd938x_set_compander),
  2806. SOC_SINGLE_EXT("LDOH Enable", SND_SOC_NOPM, 0, 1, 0,
  2807. wcd938x_ldoh_get, wcd938x_ldoh_put),
  2808. SOC_SINGLE_EXT("ADC2_BCS Disable", SND_SOC_NOPM, 0, 1, 0,
  2809. wcd938x_bcs_get, wcd938x_bcs_put),
  2810. SOC_SINGLE_TLV("HPHL Volume", WCD938X_HPH_L_EN, 0, 20, 1, line_gain),
  2811. SOC_SINGLE_TLV("HPHR Volume", WCD938X_HPH_R_EN, 0, 20, 1, line_gain),
  2812. SOC_SINGLE_TLV("ADC1 Volume", WCD938X_ANA_TX_CH1, 0, 26, 0,
  2813. analog_gain),
  2814. SOC_SINGLE_TLV("ADC2 Volume", WCD938X_ANA_TX_CH2, 0, 26, 0,
  2815. analog_gain),
  2816. SOC_SINGLE_TLV("ADC3 Volume", WCD938X_ANA_TX_CH3, 0, 26, 0,
  2817. analog_gain),
  2818. SOC_SINGLE_TLV("ADC4 Volume", WCD938X_ANA_TX_CH4, 0, 26, 0,
  2819. analog_gain),
  2820. SOC_ENUM_EXT("ADC1 ChMap", tx_master_ch_enum,
  2821. wcd938x_tx_master_ch_get, wcd938x_tx_master_ch_put),
  2822. SOC_ENUM_EXT("ADC2 ChMap", tx_master_ch_enum,
  2823. wcd938x_tx_master_ch_get, wcd938x_tx_master_ch_put),
  2824. SOC_ENUM_EXT("ADC3 ChMap", tx_master_ch_enum,
  2825. wcd938x_tx_master_ch_get, wcd938x_tx_master_ch_put),
  2826. SOC_ENUM_EXT("ADC4 ChMap", tx_master_ch_enum,
  2827. wcd938x_tx_master_ch_get, wcd938x_tx_master_ch_put),
  2828. SOC_ENUM_EXT("DMIC0 ChMap", tx_master_ch_enum,
  2829. wcd938x_tx_master_ch_get, wcd938x_tx_master_ch_put),
  2830. SOC_ENUM_EXT("DMIC1 ChMap", tx_master_ch_enum,
  2831. wcd938x_tx_master_ch_get, wcd938x_tx_master_ch_put),
  2832. SOC_ENUM_EXT("MBHC ChMap", tx_master_ch_enum,
  2833. wcd938x_tx_master_ch_get, wcd938x_tx_master_ch_put),
  2834. SOC_ENUM_EXT("DMIC2 ChMap", tx_master_ch_enum,
  2835. wcd938x_tx_master_ch_get, wcd938x_tx_master_ch_put),
  2836. SOC_ENUM_EXT("DMIC3 ChMap", tx_master_ch_enum,
  2837. wcd938x_tx_master_ch_get, wcd938x_tx_master_ch_put),
  2838. SOC_ENUM_EXT("DMIC4 ChMap", tx_master_ch_enum,
  2839. wcd938x_tx_master_ch_get, wcd938x_tx_master_ch_put),
  2840. SOC_ENUM_EXT("DMIC5 ChMap", tx_master_ch_enum,
  2841. wcd938x_tx_master_ch_get, wcd938x_tx_master_ch_put),
  2842. SOC_ENUM_EXT("DMIC6 ChMap", tx_master_ch_enum,
  2843. wcd938x_tx_master_ch_get, wcd938x_tx_master_ch_put),
  2844. SOC_ENUM_EXT("DMIC7 ChMap", tx_master_ch_enum,
  2845. wcd938x_tx_master_ch_get, wcd938x_tx_master_ch_put),
  2846. };
  2847. static const struct snd_kcontrol_new adc1_switch[] = {
  2848. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2849. };
  2850. static const struct snd_kcontrol_new adc2_switch[] = {
  2851. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2852. };
  2853. static const struct snd_kcontrol_new adc3_switch[] = {
  2854. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2855. };
  2856. static const struct snd_kcontrol_new adc4_switch[] = {
  2857. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2858. };
  2859. static const struct snd_kcontrol_new amic1_switch[] = {
  2860. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2861. };
  2862. static const struct snd_kcontrol_new amic2_switch[] = {
  2863. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2864. };
  2865. static const struct snd_kcontrol_new amic3_switch[] = {
  2866. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2867. };
  2868. static const struct snd_kcontrol_new amic4_switch[] = {
  2869. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2870. };
  2871. static const struct snd_kcontrol_new amic5_switch[] = {
  2872. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2873. };
  2874. static const struct snd_kcontrol_new amic6_switch[] = {
  2875. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2876. };
  2877. static const struct snd_kcontrol_new amic7_switch[] = {
  2878. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2879. };
  2880. static const struct snd_kcontrol_new va_amic1_switch[] = {
  2881. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2882. };
  2883. static const struct snd_kcontrol_new va_amic2_switch[] = {
  2884. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2885. };
  2886. static const struct snd_kcontrol_new va_amic3_switch[] = {
  2887. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2888. };
  2889. static const struct snd_kcontrol_new va_amic4_switch[] = {
  2890. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2891. };
  2892. static const struct snd_kcontrol_new va_amic5_switch[] = {
  2893. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2894. };
  2895. static const struct snd_kcontrol_new va_amic6_switch[] = {
  2896. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2897. };
  2898. static const struct snd_kcontrol_new va_amic7_switch[] = {
  2899. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2900. };
  2901. static const struct snd_kcontrol_new dmic1_switch[] = {
  2902. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2903. };
  2904. static const struct snd_kcontrol_new dmic2_switch[] = {
  2905. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2906. };
  2907. static const struct snd_kcontrol_new dmic3_switch[] = {
  2908. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2909. };
  2910. static const struct snd_kcontrol_new dmic4_switch[] = {
  2911. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2912. };
  2913. static const struct snd_kcontrol_new dmic5_switch[] = {
  2914. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2915. };
  2916. static const struct snd_kcontrol_new dmic6_switch[] = {
  2917. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2918. };
  2919. static const struct snd_kcontrol_new dmic7_switch[] = {
  2920. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2921. };
  2922. static const struct snd_kcontrol_new dmic8_switch[] = {
  2923. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2924. };
  2925. static const struct snd_kcontrol_new ear_rdac_switch[] = {
  2926. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2927. };
  2928. static const struct snd_kcontrol_new aux_rdac_switch[] = {
  2929. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2930. };
  2931. static const struct snd_kcontrol_new hphl_rdac_switch[] = {
  2932. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2933. };
  2934. static const struct snd_kcontrol_new hphr_rdac_switch[] = {
  2935. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2936. };
  2937. static const char * const adc2_mux_text[] = {
  2938. "INP2", "INP3"
  2939. };
  2940. static const struct soc_enum adc2_enum =
  2941. SOC_ENUM_SINGLE(WCD938X_TX_NEW_AMIC_MUX_CFG, 7,
  2942. ARRAY_SIZE(adc2_mux_text), adc2_mux_text);
  2943. static const struct snd_kcontrol_new tx_adc2_mux =
  2944. SOC_DAPM_ENUM("ADC2 MUX Mux", adc2_enum);
  2945. static const char * const adc3_mux_text[] = {
  2946. "INP4", "INP6"
  2947. };
  2948. static const struct soc_enum adc3_enum =
  2949. SOC_ENUM_SINGLE(WCD938X_TX_NEW_AMIC_MUX_CFG, 6,
  2950. ARRAY_SIZE(adc3_mux_text), adc3_mux_text);
  2951. static const struct snd_kcontrol_new tx_adc3_mux =
  2952. SOC_DAPM_ENUM("ADC3 MUX Mux", adc3_enum);
  2953. static const char * const adc4_mux_text[] = {
  2954. "INP5", "INP7"
  2955. };
  2956. static const struct soc_enum adc4_enum =
  2957. SOC_ENUM_SINGLE(WCD938X_TX_NEW_AMIC_MUX_CFG, 5,
  2958. ARRAY_SIZE(adc4_mux_text), adc4_mux_text);
  2959. static const struct snd_kcontrol_new tx_adc4_mux =
  2960. SOC_DAPM_ENUM("ADC4 MUX Mux", adc4_enum);
  2961. static const char * const rdac3_mux_text[] = {
  2962. "RX1", "RX3"
  2963. };
  2964. static const char * const hdr12_mux_text[] = {
  2965. "NO_HDR12", "HDR12"
  2966. };
  2967. static const struct soc_enum hdr12_enum =
  2968. SOC_ENUM_SINGLE(WCD938X_TX_NEW_AMIC_MUX_CFG, 4,
  2969. ARRAY_SIZE(hdr12_mux_text), hdr12_mux_text);
  2970. static const struct snd_kcontrol_new tx_hdr12_mux =
  2971. SOC_DAPM_ENUM("HDR12 MUX Mux", hdr12_enum);
  2972. static const char * const hdr34_mux_text[] = {
  2973. "NO_HDR34", "HDR34"
  2974. };
  2975. static const struct soc_enum hdr34_enum =
  2976. SOC_ENUM_SINGLE(WCD938X_TX_NEW_AMIC_MUX_CFG, 3,
  2977. ARRAY_SIZE(hdr34_mux_text), hdr34_mux_text);
  2978. static const struct snd_kcontrol_new tx_hdr34_mux =
  2979. SOC_DAPM_ENUM("HDR34 MUX Mux", hdr34_enum);
  2980. static const struct soc_enum rdac3_enum =
  2981. SOC_ENUM_SINGLE(WCD938X_DIGITAL_CDC_EAR_PATH_CTL, 0,
  2982. ARRAY_SIZE(rdac3_mux_text), rdac3_mux_text);
  2983. static const struct snd_kcontrol_new rx_rdac3_mux =
  2984. SOC_DAPM_ENUM("RDAC3_MUX Mux", rdac3_enum);
  2985. static const struct snd_soc_dapm_widget wcd938x_dapm_widgets[] = {
  2986. /*input widgets*/
  2987. SND_SOC_DAPM_INPUT("AMIC1"),
  2988. SND_SOC_DAPM_INPUT("AMIC2"),
  2989. SND_SOC_DAPM_INPUT("AMIC3"),
  2990. SND_SOC_DAPM_INPUT("AMIC4"),
  2991. SND_SOC_DAPM_INPUT("AMIC5"),
  2992. SND_SOC_DAPM_INPUT("AMIC6"),
  2993. SND_SOC_DAPM_INPUT("AMIC7"),
  2994. SND_SOC_DAPM_INPUT("VA AMIC1"),
  2995. SND_SOC_DAPM_INPUT("VA AMIC2"),
  2996. SND_SOC_DAPM_INPUT("VA AMIC3"),
  2997. SND_SOC_DAPM_INPUT("VA AMIC4"),
  2998. SND_SOC_DAPM_INPUT("VA AMIC5"),
  2999. SND_SOC_DAPM_INPUT("VA AMIC6"),
  3000. SND_SOC_DAPM_INPUT("VA AMIC7"),
  3001. SND_SOC_DAPM_INPUT("IN1_HPHL"),
  3002. SND_SOC_DAPM_INPUT("IN2_HPHR"),
  3003. SND_SOC_DAPM_INPUT("IN3_AUX"),
  3004. /*
  3005. * These dummy widgets are null connected to WCD938x dapm input and
  3006. * output widgets which are not actual path endpoints. This ensures
  3007. * dapm doesnt set these dapm input and output widgets as endpoints.
  3008. */
  3009. SND_SOC_DAPM_INPUT("WCD_TX_DUMMY"),
  3010. SND_SOC_DAPM_OUTPUT("WCD_RX_DUMMY"),
  3011. /*tx widgets*/
  3012. SND_SOC_DAPM_ADC_E("ADC1", NULL, SND_SOC_NOPM, 0, 0,
  3013. wcd938x_codec_enable_adc,
  3014. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3015. SND_SOC_DAPM_ADC_E("ADC2", NULL, SND_SOC_NOPM, 1, 0,
  3016. wcd938x_codec_enable_adc,
  3017. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3018. SND_SOC_DAPM_ADC_E("ADC3", NULL, SND_SOC_NOPM, 2, 0,
  3019. wcd938x_codec_enable_adc,
  3020. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3021. SND_SOC_DAPM_ADC_E("ADC4", NULL, SND_SOC_NOPM, 3, 0,
  3022. wcd938x_codec_enable_adc,
  3023. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3024. SND_SOC_DAPM_ADC_E("DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  3025. wcd938x_codec_enable_dmic,
  3026. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3027. SND_SOC_DAPM_ADC_E("DMIC2", NULL, SND_SOC_NOPM, 1, 0,
  3028. wcd938x_codec_enable_dmic,
  3029. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3030. SND_SOC_DAPM_ADC_E("DMIC3", NULL, SND_SOC_NOPM, 2, 0,
  3031. wcd938x_codec_enable_dmic,
  3032. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3033. SND_SOC_DAPM_ADC_E("DMIC4", NULL, SND_SOC_NOPM, 3, 0,
  3034. wcd938x_codec_enable_dmic,
  3035. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3036. SND_SOC_DAPM_ADC_E("DMIC5", NULL, SND_SOC_NOPM, 4, 0,
  3037. wcd938x_codec_enable_dmic,
  3038. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3039. SND_SOC_DAPM_ADC_E("DMIC6", NULL, SND_SOC_NOPM, 5, 0,
  3040. wcd938x_codec_enable_dmic,
  3041. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3042. SND_SOC_DAPM_ADC_E("DMIC7", NULL, SND_SOC_NOPM, 6, 0,
  3043. wcd938x_codec_enable_dmic,
  3044. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3045. SND_SOC_DAPM_ADC_E("DMIC8", NULL, SND_SOC_NOPM, 7, 0,
  3046. wcd938x_codec_enable_dmic,
  3047. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3048. SND_SOC_DAPM_MIXER_E("ADC1 REQ", SND_SOC_NOPM, 0, 0,
  3049. NULL, 0, wcd938x_enable_req,
  3050. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3051. SND_SOC_DAPM_MIXER_E("ADC2 REQ", SND_SOC_NOPM, 1, 0,
  3052. NULL, 0, wcd938x_enable_req,
  3053. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3054. SND_SOC_DAPM_MIXER_E("ADC3 REQ", SND_SOC_NOPM, 2, 0,
  3055. NULL, 0, wcd938x_enable_req,
  3056. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3057. SND_SOC_DAPM_MIXER_E("ADC4 REQ", SND_SOC_NOPM, 3, 0,
  3058. NULL, 0, wcd938x_enable_req,
  3059. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3060. SND_SOC_DAPM_MIXER_E("AMIC1_MIXER", SND_SOC_NOPM, 0, 0,
  3061. amic1_switch, ARRAY_SIZE(amic1_switch), NULL,
  3062. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3063. SND_SOC_DAPM_MIXER_E("AMIC2_MIXER", SND_SOC_NOPM, 0, 0,
  3064. amic2_switch, ARRAY_SIZE(amic2_switch), NULL,
  3065. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3066. SND_SOC_DAPM_MIXER_E("AMIC3_MIXER", SND_SOC_NOPM, 0, 0,
  3067. amic3_switch, ARRAY_SIZE(amic3_switch), NULL,
  3068. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3069. SND_SOC_DAPM_MIXER_E("AMIC4_MIXER", SND_SOC_NOPM, 0, 0,
  3070. amic4_switch, ARRAY_SIZE(amic4_switch), NULL,
  3071. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3072. SND_SOC_DAPM_MIXER_E("AMIC5_MIXER", SND_SOC_NOPM, 0, 0,
  3073. amic5_switch, ARRAY_SIZE(amic5_switch), NULL,
  3074. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3075. SND_SOC_DAPM_MIXER_E("AMIC6_MIXER", SND_SOC_NOPM, 0, 0,
  3076. amic6_switch, ARRAY_SIZE(amic6_switch), NULL,
  3077. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3078. SND_SOC_DAPM_MIXER_E("AMIC7_MIXER", SND_SOC_NOPM, 0, 0,
  3079. amic7_switch, ARRAY_SIZE(amic7_switch), NULL,
  3080. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3081. SND_SOC_DAPM_MIXER_E("VA_AMIC1_MIXER", SND_SOC_NOPM, 0, 0,
  3082. va_amic1_switch, ARRAY_SIZE(va_amic1_switch), NULL,
  3083. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3084. SND_SOC_DAPM_MIXER_E("VA_AMIC2_MIXER", SND_SOC_NOPM, 0, 0,
  3085. va_amic2_switch, ARRAY_SIZE(va_amic2_switch), NULL,
  3086. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3087. SND_SOC_DAPM_MIXER_E("VA_AMIC3_MIXER", SND_SOC_NOPM, 0, 0,
  3088. va_amic3_switch, ARRAY_SIZE(va_amic3_switch), NULL,
  3089. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3090. SND_SOC_DAPM_MIXER_E("VA_AMIC4_MIXER", SND_SOC_NOPM, 0, 0,
  3091. va_amic4_switch, ARRAY_SIZE(va_amic4_switch), NULL,
  3092. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3093. SND_SOC_DAPM_MIXER_E("VA_AMIC5_MIXER", SND_SOC_NOPM, 0, 0,
  3094. va_amic5_switch, ARRAY_SIZE(va_amic5_switch), NULL,
  3095. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3096. SND_SOC_DAPM_MIXER_E("VA_AMIC6_MIXER", SND_SOC_NOPM, 0, 0,
  3097. va_amic6_switch, ARRAY_SIZE(va_amic6_switch), NULL,
  3098. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3099. SND_SOC_DAPM_MIXER_E("VA_AMIC7_MIXER", SND_SOC_NOPM, 0, 0,
  3100. va_amic7_switch, ARRAY_SIZE(va_amic7_switch), NULL,
  3101. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3102. SND_SOC_DAPM_MUX("ADC2 MUX", SND_SOC_NOPM, 0, 0,
  3103. &tx_adc2_mux),
  3104. SND_SOC_DAPM_MUX("ADC3 MUX", SND_SOC_NOPM, 0, 0,
  3105. &tx_adc3_mux),
  3106. SND_SOC_DAPM_MUX("ADC4 MUX", SND_SOC_NOPM, 0, 0,
  3107. &tx_adc4_mux),
  3108. SND_SOC_DAPM_MUX("HDR12 MUX", SND_SOC_NOPM, 0, 0,
  3109. &tx_hdr12_mux),
  3110. SND_SOC_DAPM_MUX("HDR34 MUX", SND_SOC_NOPM, 0, 0,
  3111. &tx_hdr34_mux),
  3112. /*tx mixers*/
  3113. SND_SOC_DAPM_MIXER_E("ADC1_MIXER", SND_SOC_NOPM, ADC1, 0,
  3114. adc1_switch, ARRAY_SIZE(adc1_switch),
  3115. wcd938x_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3116. SND_SOC_DAPM_POST_PMD),
  3117. SND_SOC_DAPM_MIXER_E("ADC2_MIXER", SND_SOC_NOPM, ADC2, 0,
  3118. adc2_switch, ARRAY_SIZE(adc2_switch),
  3119. wcd938x_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3120. SND_SOC_DAPM_POST_PMD),
  3121. SND_SOC_DAPM_MIXER_E("ADC3_MIXER", SND_SOC_NOPM, ADC3, 0, adc3_switch,
  3122. ARRAY_SIZE(adc3_switch), wcd938x_tx_swr_ctrl,
  3123. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3124. SND_SOC_DAPM_MIXER_E("ADC4_MIXER", SND_SOC_NOPM, ADC4, 0, adc4_switch,
  3125. ARRAY_SIZE(adc4_switch), wcd938x_tx_swr_ctrl,
  3126. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3127. SND_SOC_DAPM_MIXER_E("DMIC1_MIXER", SND_SOC_NOPM, DMIC1,
  3128. 0, dmic1_switch, ARRAY_SIZE(dmic1_switch),
  3129. wcd938x_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3130. SND_SOC_DAPM_POST_PMD),
  3131. SND_SOC_DAPM_MIXER_E("DMIC2_MIXER", SND_SOC_NOPM, DMIC2,
  3132. 0, dmic2_switch, ARRAY_SIZE(dmic2_switch),
  3133. wcd938x_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3134. SND_SOC_DAPM_POST_PMD),
  3135. SND_SOC_DAPM_MIXER_E("DMIC3_MIXER", SND_SOC_NOPM, DMIC3,
  3136. 0, dmic3_switch, ARRAY_SIZE(dmic3_switch),
  3137. wcd938x_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3138. SND_SOC_DAPM_POST_PMD),
  3139. SND_SOC_DAPM_MIXER_E("DMIC4_MIXER", SND_SOC_NOPM, DMIC4,
  3140. 0, dmic4_switch, ARRAY_SIZE(dmic4_switch),
  3141. wcd938x_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3142. SND_SOC_DAPM_POST_PMD),
  3143. SND_SOC_DAPM_MIXER_E("DMIC5_MIXER", SND_SOC_NOPM, DMIC5,
  3144. 0, dmic5_switch, ARRAY_SIZE(dmic5_switch),
  3145. wcd938x_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3146. SND_SOC_DAPM_POST_PMD),
  3147. SND_SOC_DAPM_MIXER_E("DMIC6_MIXER", SND_SOC_NOPM, DMIC6,
  3148. 0, dmic6_switch, ARRAY_SIZE(dmic6_switch),
  3149. wcd938x_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3150. SND_SOC_DAPM_POST_PMD),
  3151. SND_SOC_DAPM_MIXER_E("DMIC7_MIXER", SND_SOC_NOPM, DMIC7,
  3152. 0, dmic7_switch, ARRAY_SIZE(dmic7_switch),
  3153. wcd938x_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3154. SND_SOC_DAPM_POST_PMD),
  3155. SND_SOC_DAPM_MIXER_E("DMIC8_MIXER", SND_SOC_NOPM, DMIC8,
  3156. 0, dmic8_switch, ARRAY_SIZE(dmic8_switch),
  3157. wcd938x_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3158. SND_SOC_DAPM_POST_PMD),
  3159. /* micbias widgets*/
  3160. SND_SOC_DAPM_SUPPLY("MIC BIAS1", SND_SOC_NOPM, 0, 0,
  3161. wcd938x_codec_enable_micbias,
  3162. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3163. SND_SOC_DAPM_POST_PMD),
  3164. SND_SOC_DAPM_SUPPLY("MIC BIAS2", SND_SOC_NOPM, 0, 0,
  3165. wcd938x_codec_enable_micbias,
  3166. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3167. SND_SOC_DAPM_POST_PMD),
  3168. SND_SOC_DAPM_SUPPLY("MIC BIAS3", SND_SOC_NOPM, 0, 0,
  3169. wcd938x_codec_enable_micbias,
  3170. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3171. SND_SOC_DAPM_POST_PMD),
  3172. SND_SOC_DAPM_SUPPLY("MIC BIAS4", SND_SOC_NOPM, 0, 0,
  3173. wcd938x_codec_enable_micbias,
  3174. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3175. SND_SOC_DAPM_POST_PMD),
  3176. SND_SOC_DAPM_SUPPLY(DAPM_MICBIAS1_STANDALONE, SND_SOC_NOPM, 0, 0,
  3177. wcd938x_codec_force_enable_micbias,
  3178. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3179. SND_SOC_DAPM_SUPPLY(DAPM_MICBIAS2_STANDALONE, SND_SOC_NOPM, 0, 0,
  3180. wcd938x_codec_force_enable_micbias,
  3181. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3182. SND_SOC_DAPM_SUPPLY(DAPM_MICBIAS3_STANDALONE, SND_SOC_NOPM, 0, 0,
  3183. wcd938x_codec_force_enable_micbias,
  3184. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3185. SND_SOC_DAPM_SUPPLY(DAPM_MICBIAS4_STANDALONE, SND_SOC_NOPM, 0, 0,
  3186. wcd938x_codec_force_enable_micbias,
  3187. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3188. SND_SOC_DAPM_SUPPLY("VDD_BUCK", SND_SOC_NOPM, 0, 0,
  3189. wcd938x_codec_enable_vdd_buck,
  3190. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3191. SND_SOC_DAPM_SUPPLY_S("CLS_H_PORT", 1, SND_SOC_NOPM, 0, 0,
  3192. wcd938x_enable_clsh,
  3193. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3194. /*rx widgets*/
  3195. SND_SOC_DAPM_PGA_E("EAR PGA", WCD938X_ANA_EAR, 7, 0, NULL, 0,
  3196. wcd938x_codec_enable_ear_pa,
  3197. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3198. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  3199. SND_SOC_DAPM_PGA_E("AUX PGA", WCD938X_AUX_AUXPA, 7, 0, NULL, 0,
  3200. wcd938x_codec_enable_aux_pa,
  3201. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3202. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  3203. SND_SOC_DAPM_PGA_E("HPHL PGA", WCD938X_ANA_HPH, 7, 0, NULL, 0,
  3204. wcd938x_codec_enable_hphl_pa,
  3205. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3206. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  3207. SND_SOC_DAPM_PGA_E("HPHR PGA", WCD938X_ANA_HPH, 6, 0, NULL, 0,
  3208. wcd938x_codec_enable_hphr_pa,
  3209. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3210. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  3211. SND_SOC_DAPM_DAC_E("RDAC1", NULL, SND_SOC_NOPM, 0, 0,
  3212. wcd938x_codec_hphl_dac_event,
  3213. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3214. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  3215. SND_SOC_DAPM_DAC_E("RDAC2", NULL, SND_SOC_NOPM, 0, 0,
  3216. wcd938x_codec_hphr_dac_event,
  3217. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3218. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  3219. SND_SOC_DAPM_DAC_E("RDAC3", NULL, SND_SOC_NOPM, 0, 0,
  3220. wcd938x_codec_ear_dac_event,
  3221. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3222. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  3223. SND_SOC_DAPM_DAC_E("RDAC4", NULL, SND_SOC_NOPM, 0, 0,
  3224. wcd938x_codec_aux_dac_event,
  3225. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3226. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  3227. SND_SOC_DAPM_MUX("RDAC3_MUX", SND_SOC_NOPM, 0, 0, &rx_rdac3_mux),
  3228. SND_SOC_DAPM_MIXER_E("RX1", SND_SOC_NOPM, 0, 0, NULL, 0,
  3229. wcd938x_enable_rx1, SND_SOC_DAPM_PRE_PMU |
  3230. SND_SOC_DAPM_POST_PMD),
  3231. SND_SOC_DAPM_MIXER_E("RX2", SND_SOC_NOPM, 0, 0, NULL, 0,
  3232. wcd938x_enable_rx2, SND_SOC_DAPM_PRE_PMU |
  3233. SND_SOC_DAPM_POST_PMD),
  3234. SND_SOC_DAPM_MIXER_E("RX3", SND_SOC_NOPM, 0, 0, NULL, 0,
  3235. wcd938x_enable_rx3, SND_SOC_DAPM_PRE_PMU |
  3236. SND_SOC_DAPM_POST_PMD),
  3237. /* rx mixer widgets*/
  3238. SND_SOC_DAPM_MIXER("EAR_RDAC", SND_SOC_NOPM, 0, 0,
  3239. ear_rdac_switch, ARRAY_SIZE(ear_rdac_switch)),
  3240. SND_SOC_DAPM_MIXER("AUX_RDAC", SND_SOC_NOPM, 0, 0,
  3241. aux_rdac_switch, ARRAY_SIZE(aux_rdac_switch)),
  3242. SND_SOC_DAPM_MIXER("HPHL_RDAC", SND_SOC_NOPM, 0, 0,
  3243. hphl_rdac_switch, ARRAY_SIZE(hphl_rdac_switch)),
  3244. SND_SOC_DAPM_MIXER("HPHR_RDAC", SND_SOC_NOPM, 0, 0,
  3245. hphr_rdac_switch, ARRAY_SIZE(hphr_rdac_switch)),
  3246. /*output widgets tx*/
  3247. SND_SOC_DAPM_OUTPUT("WCD_TX_OUTPUT"),
  3248. /*output widgets rx*/
  3249. SND_SOC_DAPM_OUTPUT("EAR"),
  3250. SND_SOC_DAPM_OUTPUT("AUX"),
  3251. SND_SOC_DAPM_OUTPUT("HPHL"),
  3252. SND_SOC_DAPM_OUTPUT("HPHR"),
  3253. /* micbias pull up widgets*/
  3254. SND_SOC_DAPM_SUPPLY("VA MIC BIAS1", SND_SOC_NOPM, 0, 0,
  3255. wcd938x_codec_enable_micbias_pullup,
  3256. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3257. SND_SOC_DAPM_POST_PMD),
  3258. SND_SOC_DAPM_SUPPLY("VA MIC BIAS2", SND_SOC_NOPM, 0, 0,
  3259. wcd938x_codec_enable_micbias_pullup,
  3260. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3261. SND_SOC_DAPM_POST_PMD),
  3262. SND_SOC_DAPM_SUPPLY("VA MIC BIAS3", SND_SOC_NOPM, 0, 0,
  3263. wcd938x_codec_enable_micbias_pullup,
  3264. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3265. SND_SOC_DAPM_POST_PMD),
  3266. SND_SOC_DAPM_SUPPLY("VA MIC BIAS4", SND_SOC_NOPM, 0, 0,
  3267. wcd938x_codec_enable_micbias_pullup,
  3268. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3269. SND_SOC_DAPM_POST_PMD),
  3270. };
  3271. static const struct snd_soc_dapm_route wcd938x_audio_map[] = {
  3272. {"WCD_TX_DUMMY", NULL, "WCD_TX_OUTPUT"},
  3273. {"WCD_TX_OUTPUT", NULL, "ADC1_MIXER"},
  3274. {"ADC1_MIXER", "Switch", "ADC1 REQ"},
  3275. {"ADC1 REQ", NULL, "ADC1"},
  3276. {"ADC1", NULL, "AMIC1_MIXER"},
  3277. {"AMIC1_MIXER", "Switch", "AMIC1"},
  3278. {"AMIC1_MIXER", NULL, "VA_AMIC1_MIXER"},
  3279. {"VA_AMIC1_MIXER", "Switch", "VA AMIC1"},
  3280. {"WCD_TX_OUTPUT", NULL, "ADC2_MIXER"},
  3281. {"ADC2_MIXER", "Switch", "ADC2 REQ"},
  3282. {"ADC2 REQ", NULL, "ADC2"},
  3283. {"ADC2", NULL, "HDR12 MUX"},
  3284. {"HDR12 MUX", "NO_HDR12", "ADC2 MUX"},
  3285. {"HDR12 MUX", "HDR12", "AMIC1_MIXER"},
  3286. {"ADC2 MUX", "INP3", "AMIC3_MIXER"},
  3287. {"AMIC3_MIXER", "Switch", "AMIC3"},
  3288. {"AMIC3_MIXER", NULL, "VA_AMIC3_MIXER"},
  3289. {"VA_AMIC3_MIXER", "Switch", "VA AMIC3"},
  3290. {"ADC2 MUX", "INP2", "AMIC2_MIXER"},
  3291. {"AMIC2_MIXER", "Switch", "AMIC2"},
  3292. {"AMIC2_MIXER", NULL, "VA_AMIC2_MIXER"},
  3293. {"VA_AMIC2_MIXER", "Switch", "VA AMIC2"},
  3294. {"WCD_TX_OUTPUT", NULL, "ADC3_MIXER"},
  3295. {"ADC3_MIXER", "Switch", "ADC3 REQ"},
  3296. {"ADC3 REQ", NULL, "ADC3"},
  3297. {"ADC3", NULL, "HDR34 MUX"},
  3298. {"HDR34 MUX", "NO_HDR34", "ADC3 MUX"},
  3299. {"HDR34 MUX", "HDR34", "AMIC5_MIXER"},
  3300. {"ADC3 MUX", "INP4", "AMIC4_MIXER"},
  3301. {"AMIC4_MIXER", "Switch", "AMIC4"},
  3302. {"AMIC4_MIXER", NULL, "VA_AMIC4_MIXER"},
  3303. {"VA_AMIC4_MIXER", "Switch", "VA AMIC4"},
  3304. {"ADC3 MUX", "INP6", "AMIC6_MIXER"},
  3305. {"AMIC6_MIXER", "Switch", "AMIC6"},
  3306. {"AMIC6_MIXER", NULL, "VA_AMIC6_MIXER"},
  3307. {"VA_AMIC6_MIXER", "Switch", "VA AMIC6"},
  3308. {"WCD_TX_OUTPUT", NULL, "ADC4_MIXER"},
  3309. {"ADC4_MIXER", "Switch", "ADC4 REQ"},
  3310. {"ADC4 REQ", NULL, "ADC4"},
  3311. {"ADC4", NULL, "ADC4 MUX"},
  3312. {"ADC4 MUX", "INP5", "AMIC5_MIXER"},
  3313. {"AMIC5_MIXER", "Switch", "AMIC5"},
  3314. {"AMIC5_MIXER", NULL, "VA_AMIC5_MIXER"},
  3315. {"VA_AMIC5_MIXER", "Switch", "VA AMIC5"},
  3316. {"ADC4 MUX", "INP7", "AMIC7_MIXER"},
  3317. {"AMIC7_MIXER", "Switch", "AMIC7"},
  3318. {"AMIC7_MIXER", NULL, "VA_AMIC7_MIXER"},
  3319. {"VA_AMIC7_MIXER", "Switch", "VA AMIC7"},
  3320. {"WCD_TX_OUTPUT", NULL, "DMIC1_MIXER"},
  3321. {"DMIC1_MIXER", "Switch", "DMIC1"},
  3322. {"WCD_TX_OUTPUT", NULL, "DMIC2_MIXER"},
  3323. {"DMIC2_MIXER", "Switch", "DMIC2"},
  3324. {"WCD_TX_OUTPUT", NULL, "DMIC3_MIXER"},
  3325. {"DMIC3_MIXER", "Switch", "DMIC3"},
  3326. {"WCD_TX_OUTPUT", NULL, "DMIC4_MIXER"},
  3327. {"DMIC4_MIXER", "Switch", "DMIC4"},
  3328. {"WCD_TX_OUTPUT", NULL, "DMIC5_MIXER"},
  3329. {"DMIC5_MIXER", "Switch", "DMIC5"},
  3330. {"WCD_TX_OUTPUT", NULL, "DMIC6_MIXER"},
  3331. {"DMIC6_MIXER", "Switch", "DMIC6"},
  3332. {"WCD_TX_OUTPUT", NULL, "DMIC7_MIXER"},
  3333. {"DMIC7_MIXER", "Switch", "DMIC7"},
  3334. {"WCD_TX_OUTPUT", NULL, "DMIC8_MIXER"},
  3335. {"DMIC8_MIXER", "Switch", "DMIC8"},
  3336. {"IN1_HPHL", NULL, "WCD_RX_DUMMY"},
  3337. {"IN1_HPHL", NULL, "VDD_BUCK"},
  3338. {"IN1_HPHL", NULL, "CLS_H_PORT"},
  3339. {"RX1", NULL, "IN1_HPHL"},
  3340. {"RDAC1", NULL, "RX1"},
  3341. {"HPHL_RDAC", "Switch", "RDAC1"},
  3342. {"HPHL PGA", NULL, "HPHL_RDAC"},
  3343. {"HPHL", NULL, "HPHL PGA"},
  3344. {"IN2_HPHR", NULL, "WCD_RX_DUMMY"},
  3345. {"IN2_HPHR", NULL, "VDD_BUCK"},
  3346. {"IN2_HPHR", NULL, "CLS_H_PORT"},
  3347. {"RX2", NULL, "IN2_HPHR"},
  3348. {"RDAC2", NULL, "RX2"},
  3349. {"HPHR_RDAC", "Switch", "RDAC2"},
  3350. {"HPHR PGA", NULL, "HPHR_RDAC"},
  3351. {"HPHR", NULL, "HPHR PGA"},
  3352. {"IN3_AUX", NULL, "WCD_RX_DUMMY"},
  3353. {"IN3_AUX", NULL, "VDD_BUCK"},
  3354. {"IN3_AUX", NULL, "CLS_H_PORT"},
  3355. {"RX3", NULL, "IN3_AUX"},
  3356. {"RDAC4", NULL, "RX3"},
  3357. {"AUX_RDAC", "Switch", "RDAC4"},
  3358. {"AUX PGA", NULL, "AUX_RDAC"},
  3359. {"AUX", NULL, "AUX PGA"},
  3360. {"RDAC3_MUX", "RX3", "RX3"},
  3361. {"RDAC3_MUX", "RX1", "RX1"},
  3362. {"RDAC3", NULL, "RDAC3_MUX"},
  3363. {"EAR_RDAC", "Switch", "RDAC3"},
  3364. {"EAR PGA", NULL, "EAR_RDAC"},
  3365. {"EAR", NULL, "EAR PGA"},
  3366. };
  3367. static ssize_t wcd938x_version_read(struct snd_info_entry *entry,
  3368. void *file_private_data,
  3369. struct file *file,
  3370. char __user *buf, size_t count,
  3371. loff_t pos)
  3372. {
  3373. struct wcd938x_priv *priv;
  3374. char buffer[WCD938X_VERSION_ENTRY_SIZE];
  3375. int len = 0;
  3376. priv = (struct wcd938x_priv *) entry->private_data;
  3377. if (!priv) {
  3378. pr_err_ratelimited("%s: wcd938x priv is null\n", __func__);
  3379. return -EINVAL;
  3380. }
  3381. switch (priv->version) {
  3382. case WCD938X_VERSION_1_0:
  3383. len = snprintf(buffer, sizeof(buffer), "WCD938X_1_0\n");
  3384. break;
  3385. default:
  3386. len = snprintf(buffer, sizeof(buffer), "VER_UNDEFINED\n");
  3387. }
  3388. return simple_read_from_buffer(buf, count, &pos, buffer, len);
  3389. }
  3390. static struct snd_info_entry_ops wcd938x_info_ops = {
  3391. .read = wcd938x_version_read,
  3392. };
  3393. static ssize_t wcd938x_variant_read(struct snd_info_entry *entry,
  3394. void *file_private_data,
  3395. struct file *file,
  3396. char __user *buf, size_t count,
  3397. loff_t pos)
  3398. {
  3399. struct wcd938x_priv *priv;
  3400. char buffer[WCD938X_VARIANT_ENTRY_SIZE];
  3401. int len = 0;
  3402. priv = (struct wcd938x_priv *) entry->private_data;
  3403. if (!priv) {
  3404. pr_err_ratelimited("%s: wcd938x priv is null\n", __func__);
  3405. return -EINVAL;
  3406. }
  3407. switch (priv->variant) {
  3408. case WCD9380:
  3409. len = snprintf(buffer, sizeof(buffer), "WCD9380\n");
  3410. break;
  3411. case WCD9385:
  3412. len = snprintf(buffer, sizeof(buffer), "WCD9385\n");
  3413. break;
  3414. default:
  3415. len = snprintf(buffer, sizeof(buffer), "VER_UNDEFINED\n");
  3416. }
  3417. return simple_read_from_buffer(buf, count, &pos, buffer, len);
  3418. }
  3419. static struct snd_info_entry_ops wcd938x_variant_ops = {
  3420. .read = wcd938x_variant_read,
  3421. };
  3422. /*
  3423. * wcd938x_get_codec_variant
  3424. * @component: component instance
  3425. *
  3426. * Return: codec variant or -EINVAL in error.
  3427. */
  3428. int wcd938x_get_codec_variant(struct snd_soc_component *component)
  3429. {
  3430. struct wcd938x_priv *priv = NULL;
  3431. if (!component)
  3432. return -EINVAL;
  3433. priv = snd_soc_component_get_drvdata(component);
  3434. if (!priv) {
  3435. dev_err(component->dev,
  3436. "%s:wcd938x not probed\n", __func__);
  3437. return 0;
  3438. }
  3439. return priv->variant;
  3440. }
  3441. EXPORT_SYMBOL(wcd938x_get_codec_variant);
  3442. /*
  3443. * wcd938x_info_create_codec_entry - creates wcd938x module
  3444. * @codec_root: The parent directory
  3445. * @component: component instance
  3446. *
  3447. * Creates wcd938x module, variant and version entry under the given
  3448. * parent directory.
  3449. *
  3450. * Return: 0 on success or negative error code on failure.
  3451. */
  3452. int wcd938x_info_create_codec_entry(struct snd_info_entry *codec_root,
  3453. struct snd_soc_component *component)
  3454. {
  3455. struct snd_info_entry *version_entry;
  3456. struct snd_info_entry *variant_entry;
  3457. struct wcd938x_priv *priv;
  3458. struct snd_soc_card *card;
  3459. if (!codec_root || !component)
  3460. return -EINVAL;
  3461. priv = snd_soc_component_get_drvdata(component);
  3462. if (priv->entry) {
  3463. dev_dbg(priv->dev,
  3464. "%s:wcd938x module already created\n", __func__);
  3465. return 0;
  3466. }
  3467. card = component->card;
  3468. priv->entry = snd_info_create_module_entry(codec_root->module,
  3469. "wcd938x", codec_root);
  3470. if (!priv->entry) {
  3471. dev_dbg(component->dev, "%s: failed to create wcd938x entry\n",
  3472. __func__);
  3473. return -ENOMEM;
  3474. }
  3475. priv->entry->mode = S_IFDIR | 0555;
  3476. if (snd_info_register(priv->entry) < 0) {
  3477. snd_info_free_entry(priv->entry);
  3478. return -ENOMEM;
  3479. }
  3480. version_entry = snd_info_create_card_entry(card->snd_card,
  3481. "version",
  3482. priv->entry);
  3483. if (!version_entry) {
  3484. dev_dbg(component->dev, "%s: failed to create wcd938x version entry\n",
  3485. __func__);
  3486. snd_info_free_entry(priv->entry);
  3487. return -ENOMEM;
  3488. }
  3489. version_entry->private_data = priv;
  3490. version_entry->size = WCD938X_VERSION_ENTRY_SIZE;
  3491. version_entry->content = SNDRV_INFO_CONTENT_DATA;
  3492. version_entry->c.ops = &wcd938x_info_ops;
  3493. if (snd_info_register(version_entry) < 0) {
  3494. snd_info_free_entry(version_entry);
  3495. snd_info_free_entry(priv->entry);
  3496. return -ENOMEM;
  3497. }
  3498. priv->version_entry = version_entry;
  3499. variant_entry = snd_info_create_card_entry(card->snd_card,
  3500. "variant",
  3501. priv->entry);
  3502. if (!variant_entry) {
  3503. dev_dbg(component->dev, "%s: failed to create wcd938x variant entry\n",
  3504. __func__);
  3505. snd_info_free_entry(version_entry);
  3506. snd_info_free_entry(priv->entry);
  3507. return -ENOMEM;
  3508. }
  3509. variant_entry->private_data = priv;
  3510. variant_entry->size = WCD938X_VARIANT_ENTRY_SIZE;
  3511. variant_entry->content = SNDRV_INFO_CONTENT_DATA;
  3512. variant_entry->c.ops = &wcd938x_variant_ops;
  3513. if (snd_info_register(variant_entry) < 0) {
  3514. snd_info_free_entry(variant_entry);
  3515. snd_info_free_entry(version_entry);
  3516. snd_info_free_entry(priv->entry);
  3517. return -ENOMEM;
  3518. }
  3519. priv->variant_entry = variant_entry;
  3520. return 0;
  3521. }
  3522. EXPORT_SYMBOL(wcd938x_info_create_codec_entry);
  3523. static int wcd938x_set_micbias_data(struct wcd938x_priv *wcd938x,
  3524. struct wcd938x_pdata *pdata)
  3525. {
  3526. int vout_ctl_1 = 0, vout_ctl_2 = 0, vout_ctl_3 = 0, vout_ctl_4 = 0;
  3527. int rc = 0;
  3528. if (!pdata) {
  3529. dev_err(wcd938x->dev, "%s: NULL pdata\n", __func__);
  3530. return -ENODEV;
  3531. }
  3532. /* set micbias voltage */
  3533. vout_ctl_1 = wcd938x_get_micb_vout_ctl_val(pdata->micbias.micb1_mv);
  3534. vout_ctl_2 = wcd938x_get_micb_vout_ctl_val(pdata->micbias.micb2_mv);
  3535. vout_ctl_3 = wcd938x_get_micb_vout_ctl_val(pdata->micbias.micb3_mv);
  3536. vout_ctl_4 = wcd938x_get_micb_vout_ctl_val(pdata->micbias.micb4_mv);
  3537. if (vout_ctl_1 < 0 || vout_ctl_2 < 0 || vout_ctl_3 < 0 ||
  3538. vout_ctl_4 < 0) {
  3539. rc = -EINVAL;
  3540. goto done;
  3541. }
  3542. regmap_update_bits(wcd938x->regmap, WCD938X_ANA_MICB1, 0x3F,
  3543. vout_ctl_1);
  3544. regmap_update_bits(wcd938x->regmap, WCD938X_ANA_MICB2, 0x3F,
  3545. vout_ctl_2);
  3546. regmap_update_bits(wcd938x->regmap, WCD938X_ANA_MICB3, 0x3F,
  3547. vout_ctl_3);
  3548. regmap_update_bits(wcd938x->regmap, WCD938X_ANA_MICB4, 0x3F,
  3549. vout_ctl_4);
  3550. done:
  3551. return rc;
  3552. }
  3553. static int wcd938x_soc_codec_probe(struct snd_soc_component *component)
  3554. {
  3555. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  3556. struct snd_soc_dapm_context *dapm =
  3557. snd_soc_component_get_dapm(component);
  3558. int variant;
  3559. int ret = -EINVAL;
  3560. dev_info(component->dev, "%s()\n", __func__);
  3561. wcd938x = snd_soc_component_get_drvdata(component);
  3562. if (!wcd938x)
  3563. return -EINVAL;
  3564. wcd938x->component = component;
  3565. snd_soc_component_init_regmap(component, wcd938x->regmap);
  3566. devm_regmap_qti_debugfs_register(&wcd938x->tx_swr_dev->dev, wcd938x->regmap);
  3567. variant = (snd_soc_component_read(component,
  3568. WCD938X_DIGITAL_EFUSE_REG_0) & 0x1E) >> 1;
  3569. wcd938x->variant = variant;
  3570. wcd938x->fw_data = devm_kzalloc(component->dev,
  3571. sizeof(*(wcd938x->fw_data)),
  3572. GFP_KERNEL);
  3573. if (!wcd938x->fw_data) {
  3574. dev_err(component->dev, "Failed to allocate fw_data\n");
  3575. ret = -ENOMEM;
  3576. goto err;
  3577. }
  3578. set_bit(WCD9XXX_MBHC_CAL, wcd938x->fw_data->cal_bit);
  3579. ret = wcd_cal_create_hwdep(wcd938x->fw_data,
  3580. WCD9XXX_CODEC_HWDEP_NODE, component);
  3581. if (ret < 0) {
  3582. dev_err(component->dev, "%s hwdep failed %d\n", __func__, ret);
  3583. goto err_hwdep;
  3584. }
  3585. ret = wcd938x_mbhc_init(&wcd938x->mbhc, component, wcd938x->fw_data);
  3586. if (ret) {
  3587. pr_err("%s: mbhc initialization failed\n", __func__);
  3588. goto err_hwdep;
  3589. }
  3590. snd_soc_dapm_ignore_suspend(dapm, "WCD938X_AIF Playback");
  3591. snd_soc_dapm_ignore_suspend(dapm, "WCD938X_AIF Capture");
  3592. snd_soc_dapm_ignore_suspend(dapm, "AMIC1");
  3593. snd_soc_dapm_ignore_suspend(dapm, "AMIC2");
  3594. snd_soc_dapm_ignore_suspend(dapm, "AMIC3");
  3595. snd_soc_dapm_ignore_suspend(dapm, "AMIC4");
  3596. snd_soc_dapm_ignore_suspend(dapm, "AMIC5");
  3597. snd_soc_dapm_ignore_suspend(dapm, "AMIC6");
  3598. snd_soc_dapm_ignore_suspend(dapm, "AMIC7");
  3599. snd_soc_dapm_ignore_suspend(dapm, "VA AMIC1");
  3600. snd_soc_dapm_ignore_suspend(dapm, "VA AMIC2");
  3601. snd_soc_dapm_ignore_suspend(dapm, "VA AMIC3");
  3602. snd_soc_dapm_ignore_suspend(dapm, "VA AMIC4");
  3603. snd_soc_dapm_ignore_suspend(dapm, "VA AMIC5");
  3604. snd_soc_dapm_ignore_suspend(dapm, "VA AMIC6");
  3605. snd_soc_dapm_ignore_suspend(dapm, "VA AMIC7");
  3606. snd_soc_dapm_ignore_suspend(dapm, "WCD_TX_OUTPUT");
  3607. snd_soc_dapm_ignore_suspend(dapm, "IN1_HPHL");
  3608. snd_soc_dapm_ignore_suspend(dapm, "IN2_HPHR");
  3609. snd_soc_dapm_ignore_suspend(dapm, "IN3_AUX");
  3610. snd_soc_dapm_ignore_suspend(dapm, "EAR");
  3611. snd_soc_dapm_ignore_suspend(dapm, "AUX");
  3612. snd_soc_dapm_ignore_suspend(dapm, "HPHL");
  3613. snd_soc_dapm_ignore_suspend(dapm, "HPHR");
  3614. snd_soc_dapm_ignore_suspend(dapm, "WCD_TX_DUMMY");
  3615. snd_soc_dapm_ignore_suspend(dapm, "WCD_RX_DUMMY");
  3616. snd_soc_dapm_sync(dapm);
  3617. wcd_cls_h_init(&wcd938x->clsh_info);
  3618. wcd938x_init_reg(component);
  3619. if (wcd938x->variant == WCD9380) {
  3620. ret = snd_soc_add_component_controls(component, wcd9380_snd_controls,
  3621. ARRAY_SIZE(wcd9380_snd_controls));
  3622. if (ret < 0) {
  3623. dev_err(component->dev,
  3624. "%s: Failed to add snd ctrls for variant: %d\n",
  3625. __func__, wcd938x->variant);
  3626. goto err_hwdep;
  3627. }
  3628. }
  3629. if (wcd938x->variant == WCD9385) {
  3630. ret = snd_soc_add_component_controls(component, wcd9385_snd_controls,
  3631. ARRAY_SIZE(wcd9385_snd_controls));
  3632. if (ret < 0) {
  3633. dev_err(component->dev,
  3634. "%s: Failed to add snd ctrls for variant: %d\n",
  3635. __func__, wcd938x->variant);
  3636. goto err_hwdep;
  3637. }
  3638. }
  3639. wcd938x->version = WCD938X_VERSION_1_0;
  3640. /* Register event notifier */
  3641. wcd938x->nblock.notifier_call = wcd938x_event_notify;
  3642. if (wcd938x->register_notifier) {
  3643. ret = wcd938x->register_notifier(wcd938x->handle,
  3644. &wcd938x->nblock,
  3645. true);
  3646. if (ret) {
  3647. dev_err(component->dev,
  3648. "%s: Failed to register notifier %d\n",
  3649. __func__, ret);
  3650. return ret;
  3651. }
  3652. }
  3653. return ret;
  3654. err_hwdep:
  3655. wcd938x->fw_data = NULL;
  3656. err:
  3657. return ret;
  3658. }
  3659. static void wcd938x_soc_codec_remove(struct snd_soc_component *component)
  3660. {
  3661. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  3662. if (!wcd938x) {
  3663. dev_err(component->dev, "%s: wcd938x is already NULL\n",
  3664. __func__);
  3665. return;
  3666. }
  3667. if (wcd938x->register_notifier)
  3668. wcd938x->register_notifier(wcd938x->handle,
  3669. &wcd938x->nblock,
  3670. false);
  3671. }
  3672. static int wcd938x_soc_codec_suspend(struct snd_soc_component *component)
  3673. {
  3674. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  3675. if (!wcd938x)
  3676. return 0;
  3677. wcd938x->dapm_bias_off = true;
  3678. return 0;
  3679. }
  3680. static int wcd938x_soc_codec_resume(struct snd_soc_component *component)
  3681. {
  3682. struct wcd938x_priv *wcd938x = snd_soc_component_get_drvdata(component);
  3683. if (!wcd938x)
  3684. return 0;
  3685. wcd938x->dapm_bias_off = false;
  3686. return 0;
  3687. }
  3688. static struct snd_soc_component_driver soc_codec_dev_wcd938x = {
  3689. .name = WCD938X_DRV_NAME,
  3690. .probe = wcd938x_soc_codec_probe,
  3691. .remove = wcd938x_soc_codec_remove,
  3692. .controls = wcd938x_snd_controls,
  3693. .num_controls = ARRAY_SIZE(wcd938x_snd_controls),
  3694. .dapm_widgets = wcd938x_dapm_widgets,
  3695. .num_dapm_widgets = ARRAY_SIZE(wcd938x_dapm_widgets),
  3696. .dapm_routes = wcd938x_audio_map,
  3697. .num_dapm_routes = ARRAY_SIZE(wcd938x_audio_map),
  3698. .suspend = wcd938x_soc_codec_suspend,
  3699. .resume = wcd938x_soc_codec_resume,
  3700. };
  3701. static int wcd938x_reset(struct device *dev)
  3702. {
  3703. struct wcd938x_priv *wcd938x = NULL;
  3704. int rc = 0;
  3705. int value = 0;
  3706. if (!dev)
  3707. return -ENODEV;
  3708. wcd938x = dev_get_drvdata(dev);
  3709. if (!wcd938x)
  3710. return -EINVAL;
  3711. if (!wcd938x->rst_np) {
  3712. dev_err_ratelimited(dev, "%s: reset gpio device node not specified\n",
  3713. __func__);
  3714. return -EINVAL;
  3715. }
  3716. value = msm_cdc_pinctrl_get_state(wcd938x->rst_np);
  3717. if (value > 0)
  3718. return 0;
  3719. rc = msm_cdc_pinctrl_select_sleep_state(wcd938x->rst_np);
  3720. if (rc) {
  3721. dev_err_ratelimited(dev, "%s: wcd sleep state request fail!\n",
  3722. __func__);
  3723. return -EPROBE_DEFER;
  3724. }
  3725. /* 20us sleep required after pulling the reset gpio to LOW */
  3726. usleep_range(20, 30);
  3727. rc = msm_cdc_pinctrl_select_active_state(wcd938x->rst_np);
  3728. if (rc) {
  3729. dev_err_ratelimited(dev, "%s: wcd active state request fail!\n",
  3730. __func__);
  3731. return -EPROBE_DEFER;
  3732. }
  3733. /* 20us sleep required after pulling the reset gpio to HIGH */
  3734. usleep_range(20, 30);
  3735. return rc;
  3736. }
  3737. static int wcd938x_read_of_property_u32(struct device *dev, const char *name,
  3738. u32 *val)
  3739. {
  3740. int rc = 0;
  3741. rc = of_property_read_u32(dev->of_node, name, val);
  3742. if (rc)
  3743. dev_err(dev, "%s: Looking up %s property in node %s failed\n",
  3744. __func__, name, dev->of_node->full_name);
  3745. return rc;
  3746. }
  3747. static void wcd938x_dt_parse_micbias_info(struct device *dev,
  3748. struct wcd938x_micbias_setting *mb)
  3749. {
  3750. u32 prop_val = 0;
  3751. int rc = 0;
  3752. /* MB1 */
  3753. if (of_find_property(dev->of_node, "qcom,cdc-micbias1-mv",
  3754. NULL)) {
  3755. rc = wcd938x_read_of_property_u32(dev,
  3756. "qcom,cdc-micbias1-mv",
  3757. &prop_val);
  3758. if (!rc)
  3759. mb->micb1_mv = prop_val;
  3760. } else {
  3761. dev_info(dev, "%s: Micbias1 DT property not found\n",
  3762. __func__);
  3763. }
  3764. /* MB2 */
  3765. if (of_find_property(dev->of_node, "qcom,cdc-micbias2-mv",
  3766. NULL)) {
  3767. rc = wcd938x_read_of_property_u32(dev,
  3768. "qcom,cdc-micbias2-mv",
  3769. &prop_val);
  3770. if (!rc)
  3771. mb->micb2_mv = prop_val;
  3772. } else {
  3773. dev_info(dev, "%s: Micbias2 DT property not found\n",
  3774. __func__);
  3775. }
  3776. /* MB3 */
  3777. if (of_find_property(dev->of_node, "qcom,cdc-micbias3-mv",
  3778. NULL)) {
  3779. rc = wcd938x_read_of_property_u32(dev,
  3780. "qcom,cdc-micbias3-mv",
  3781. &prop_val);
  3782. if (!rc)
  3783. mb->micb3_mv = prop_val;
  3784. } else {
  3785. dev_info(dev, "%s: Micbias3 DT property not found\n",
  3786. __func__);
  3787. }
  3788. /* MB4 */
  3789. if (of_find_property(dev->of_node, "qcom,cdc-micbias4-mv",
  3790. NULL)) {
  3791. rc = wcd938x_read_of_property_u32(dev,
  3792. "qcom,cdc-micbias4-mv",
  3793. &prop_val);
  3794. if (!rc)
  3795. mb->micb4_mv = prop_val;
  3796. } else {
  3797. dev_info(dev, "%s: Micbias4 DT property not found\n",
  3798. __func__);
  3799. }
  3800. }
  3801. static int wcd938x_reset_low(struct device *dev)
  3802. {
  3803. struct wcd938x_priv *wcd938x = NULL;
  3804. int rc = 0;
  3805. if (!dev)
  3806. return -ENODEV;
  3807. wcd938x = dev_get_drvdata(dev);
  3808. if (!wcd938x)
  3809. return -EINVAL;
  3810. if (!wcd938x->rst_np) {
  3811. dev_err_ratelimited(dev, "%s: reset gpio device node not specified\n",
  3812. __func__);
  3813. return -EINVAL;
  3814. }
  3815. rc = msm_cdc_pinctrl_select_sleep_state(wcd938x->rst_np);
  3816. if (rc) {
  3817. dev_err_ratelimited(dev, "%s: wcd sleep state request fail!\n",
  3818. __func__);
  3819. return rc;
  3820. }
  3821. /* 20us sleep required after pulling the reset gpio to LOW */
  3822. usleep_range(20, 30);
  3823. return rc;
  3824. }
  3825. struct wcd938x_pdata *wcd938x_populate_dt_data(struct device *dev)
  3826. {
  3827. struct wcd938x_pdata *pdata = NULL;
  3828. pdata = devm_kzalloc(dev, sizeof(struct wcd938x_pdata),
  3829. GFP_KERNEL);
  3830. if (!pdata)
  3831. return NULL;
  3832. pdata->rst_np = of_parse_phandle(dev->of_node,
  3833. "qcom,wcd-rst-gpio-node", 0);
  3834. if (!pdata->rst_np) {
  3835. dev_err_ratelimited(dev, "%s: Looking up %s property in node %s failed\n",
  3836. __func__, "qcom,wcd-rst-gpio-node",
  3837. dev->of_node->full_name);
  3838. return NULL;
  3839. }
  3840. /* Parse power supplies */
  3841. msm_cdc_get_power_supplies(dev, &pdata->regulator,
  3842. &pdata->num_supplies);
  3843. if (!pdata->regulator || (pdata->num_supplies <= 0)) {
  3844. dev_err_ratelimited(dev, "%s: no power supplies defined for codec\n",
  3845. __func__);
  3846. return NULL;
  3847. }
  3848. pdata->rx_slave = of_parse_phandle(dev->of_node, "qcom,rx-slave", 0);
  3849. pdata->tx_slave = of_parse_phandle(dev->of_node, "qcom,tx-slave", 0);
  3850. wcd938x_dt_parse_micbias_info(dev, &pdata->micbias);
  3851. return pdata;
  3852. }
  3853. static irqreturn_t wcd938x_wd_handle_irq(int irq, void *data)
  3854. {
  3855. pr_err_ratelimited("%s: Watchdog interrupt for irq =%d triggered\n",
  3856. __func__, irq);
  3857. return IRQ_HANDLED;
  3858. }
  3859. static struct snd_soc_dai_driver wcd938x_dai[] = {
  3860. {
  3861. .name = "wcd938x_cdc",
  3862. .playback = {
  3863. .stream_name = "WCD938X_AIF Playback",
  3864. .rates = WCD938X_RATES | WCD938X_FRAC_RATES,
  3865. .formats = WCD938X_FORMATS,
  3866. .rate_max = 384000,
  3867. .rate_min = 8000,
  3868. .channels_min = 1,
  3869. .channels_max = 4,
  3870. },
  3871. .capture = {
  3872. .stream_name = "WCD938X_AIF Capture",
  3873. .rates = WCD938X_RATES | WCD938X_FRAC_RATES,
  3874. .formats = WCD938X_FORMATS,
  3875. .rate_max = 384000,
  3876. .rate_min = 8000,
  3877. .channels_min = 1,
  3878. .channels_max = 4,
  3879. },
  3880. },
  3881. };
  3882. static int wcd938x_bind(struct device *dev)
  3883. {
  3884. int ret = 0, i = 0;
  3885. struct wcd938x_pdata *pdata = dev_get_platdata(dev);
  3886. struct wcd938x_priv *wcd938x = dev_get_drvdata(dev);
  3887. /*
  3888. * Add 5msec delay to provide sufficient time for
  3889. * soundwire auto enumeration of slave devices as
  3890. * as per HW requirement.
  3891. */
  3892. usleep_range(5000, 5010);
  3893. ret = component_bind_all(dev, wcd938x);
  3894. if (ret) {
  3895. dev_err_ratelimited(dev, "%s: Slave bind failed, ret = %d\n",
  3896. __func__, ret);
  3897. return ret;
  3898. }
  3899. wcd938x->rx_swr_dev = get_matching_swr_slave_device(pdata->rx_slave);
  3900. if (!wcd938x->rx_swr_dev) {
  3901. dev_err_ratelimited(dev, "%s: Could not find RX swr slave device\n",
  3902. __func__);
  3903. ret = -ENODEV;
  3904. goto err;
  3905. }
  3906. wcd938x->tx_swr_dev = get_matching_swr_slave_device(pdata->tx_slave);
  3907. if (!wcd938x->tx_swr_dev) {
  3908. dev_err_ratelimited(dev, "%s: Could not find TX swr slave device\n",
  3909. __func__);
  3910. ret = -ENODEV;
  3911. goto err;
  3912. }
  3913. swr_init_port_params(wcd938x->tx_swr_dev, SWR_NUM_PORTS,
  3914. wcd938x->swr_tx_port_params);
  3915. wcd938x->regmap = devm_regmap_init_swr(wcd938x->tx_swr_dev,
  3916. &wcd938x_regmap_config);
  3917. if (!wcd938x->regmap) {
  3918. dev_err_ratelimited(dev, "%s: Regmap init failed\n",
  3919. __func__);
  3920. goto err;
  3921. }
  3922. /* Set all interupts as edge triggered */
  3923. for (i = 0; i < wcd938x_regmap_irq_chip.num_regs; i++)
  3924. regmap_write(wcd938x->regmap,
  3925. (WCD938X_DIGITAL_INTR_LEVEL_0 + i), 0);
  3926. wcd938x_regmap_irq_chip.irq_drv_data = wcd938x;
  3927. wcd938x->irq_info.wcd_regmap_irq_chip = &wcd938x_regmap_irq_chip;
  3928. wcd938x->irq_info.codec_name = "WCD938X";
  3929. wcd938x->irq_info.regmap = wcd938x->regmap;
  3930. wcd938x->irq_info.dev = dev;
  3931. ret = wcd_irq_init(&wcd938x->irq_info, &wcd938x->virq);
  3932. if (ret) {
  3933. dev_err_ratelimited(wcd938x->dev, "%s: IRQ init failed: %d\n",
  3934. __func__, ret);
  3935. goto err;
  3936. }
  3937. wcd938x->tx_swr_dev->slave_irq = wcd938x->virq;
  3938. ret = wcd938x_set_micbias_data(wcd938x, pdata);
  3939. if (ret < 0) {
  3940. dev_err_ratelimited(dev, "%s: bad micbias pdata\n", __func__);
  3941. goto err_irq;
  3942. }
  3943. /* Request for watchdog interrupt */
  3944. wcd_request_irq(&wcd938x->irq_info, WCD938X_IRQ_HPHR_PDM_WD_INT,
  3945. "HPHR PDM WD INT", wcd938x_wd_handle_irq, NULL);
  3946. wcd_request_irq(&wcd938x->irq_info, WCD938X_IRQ_HPHL_PDM_WD_INT,
  3947. "HPHL PDM WD INT", wcd938x_wd_handle_irq, NULL);
  3948. wcd_request_irq(&wcd938x->irq_info, WCD938X_IRQ_AUX_PDM_WD_INT,
  3949. "AUX PDM WD INT", wcd938x_wd_handle_irq, NULL);
  3950. /* Disable watchdog interrupt for HPH and AUX */
  3951. wcd_disable_irq(&wcd938x->irq_info, WCD938X_IRQ_HPHR_PDM_WD_INT);
  3952. wcd_disable_irq(&wcd938x->irq_info, WCD938X_IRQ_HPHL_PDM_WD_INT);
  3953. wcd_disable_irq(&wcd938x->irq_info, WCD938X_IRQ_AUX_PDM_WD_INT);
  3954. ret = snd_soc_register_component(dev, &soc_codec_dev_wcd938x,
  3955. wcd938x_dai, ARRAY_SIZE(wcd938x_dai));
  3956. if (ret) {
  3957. dev_err_ratelimited(dev, "%s: Codec registration failed\n",
  3958. __func__);
  3959. goto err_irq;
  3960. }
  3961. wcd938x->dev_up = true;
  3962. return ret;
  3963. err_irq:
  3964. wcd_irq_exit(&wcd938x->irq_info, wcd938x->virq);
  3965. err:
  3966. component_unbind_all(dev, wcd938x);
  3967. return ret;
  3968. }
  3969. static void wcd938x_unbind(struct device *dev)
  3970. {
  3971. struct wcd938x_priv *wcd938x = dev_get_drvdata(dev);
  3972. wcd_free_irq(&wcd938x->irq_info, WCD938X_IRQ_HPHR_PDM_WD_INT, NULL);
  3973. wcd_free_irq(&wcd938x->irq_info, WCD938X_IRQ_HPHL_PDM_WD_INT, NULL);
  3974. wcd_free_irq(&wcd938x->irq_info, WCD938X_IRQ_AUX_PDM_WD_INT, NULL);
  3975. wcd_irq_exit(&wcd938x->irq_info, wcd938x->virq);
  3976. snd_soc_unregister_component(dev);
  3977. component_unbind_all(dev, wcd938x);
  3978. }
  3979. static const struct of_device_id wcd938x_dt_match[] = {
  3980. { .compatible = "qcom,wcd938x-codec", .data = "wcd938x"},
  3981. {}
  3982. };
  3983. static const struct component_master_ops wcd938x_comp_ops = {
  3984. .bind = wcd938x_bind,
  3985. .unbind = wcd938x_unbind,
  3986. };
  3987. static int wcd938x_compare_of(struct device *dev, void *data)
  3988. {
  3989. return dev->of_node == data;
  3990. }
  3991. static void wcd938x_release_of(struct device *dev, void *data)
  3992. {
  3993. of_node_put(data);
  3994. }
  3995. static int wcd938x_add_slave_components(struct device *dev,
  3996. struct component_match **matchptr)
  3997. {
  3998. struct device_node *np, *rx_node, *tx_node;
  3999. np = dev->of_node;
  4000. rx_node = of_parse_phandle(np, "qcom,rx-slave", 0);
  4001. if (!rx_node) {
  4002. dev_err_ratelimited(dev, "%s: Rx-slave node not defined\n", __func__);
  4003. return -ENODEV;
  4004. }
  4005. of_node_get(rx_node);
  4006. component_match_add_release(dev, matchptr,
  4007. wcd938x_release_of,
  4008. wcd938x_compare_of,
  4009. rx_node);
  4010. tx_node = of_parse_phandle(np, "qcom,tx-slave", 0);
  4011. if (!tx_node) {
  4012. dev_err_ratelimited(dev, "%s: Tx-slave node not defined\n", __func__);
  4013. return -ENODEV;
  4014. }
  4015. of_node_get(tx_node);
  4016. component_match_add_release(dev, matchptr,
  4017. wcd938x_release_of,
  4018. wcd938x_compare_of,
  4019. tx_node);
  4020. return 0;
  4021. }
  4022. static int wcd938x_probe(struct platform_device *pdev)
  4023. {
  4024. struct component_match *match = NULL;
  4025. struct wcd938x_priv *wcd938x = NULL;
  4026. struct wcd938x_pdata *pdata = NULL;
  4027. struct wcd_ctrl_platform_data *plat_data = NULL;
  4028. struct device *dev = &pdev->dev;
  4029. int ret;
  4030. wcd938x = devm_kzalloc(dev, sizeof(struct wcd938x_priv),
  4031. GFP_KERNEL);
  4032. if (!wcd938x)
  4033. return -ENOMEM;
  4034. dev_set_drvdata(dev, wcd938x);
  4035. wcd938x->dev = dev;
  4036. pdata = wcd938x_populate_dt_data(dev);
  4037. if (!pdata) {
  4038. dev_err(dev, "%s: Fail to obtain platform data\n", __func__);
  4039. return -EINVAL;
  4040. }
  4041. dev->platform_data = pdata;
  4042. wcd938x->rst_np = pdata->rst_np;
  4043. ret = msm_cdc_init_supplies(dev, &wcd938x->supplies,
  4044. pdata->regulator, pdata->num_supplies);
  4045. if (!wcd938x->supplies) {
  4046. dev_err(dev, "%s: Cannot init wcd supplies\n",
  4047. __func__);
  4048. return ret;
  4049. }
  4050. plat_data = dev_get_platdata(dev->parent);
  4051. if (!plat_data) {
  4052. dev_err(dev, "%s: platform data from parent is NULL\n",
  4053. __func__);
  4054. return -EINVAL;
  4055. }
  4056. wcd938x->handle = (void *)plat_data->handle;
  4057. if (!wcd938x->handle) {
  4058. dev_err(dev, "%s: handle is NULL\n", __func__);
  4059. return -EINVAL;
  4060. }
  4061. wcd938x->update_wcd_event = plat_data->update_wcd_event;
  4062. if (!wcd938x->update_wcd_event) {
  4063. dev_err(dev, "%s: update_wcd_event api is null!\n",
  4064. __func__);
  4065. return -EINVAL;
  4066. }
  4067. wcd938x->register_notifier = plat_data->register_notifier;
  4068. if (!wcd938x->register_notifier) {
  4069. dev_err(dev, "%s: register_notifier api is null!\n",
  4070. __func__);
  4071. return -EINVAL;
  4072. }
  4073. ret = msm_cdc_enable_static_supplies(&pdev->dev, wcd938x->supplies,
  4074. pdata->regulator,
  4075. pdata->num_supplies);
  4076. if (ret) {
  4077. dev_err(dev, "%s: wcd static supply enable failed!\n",
  4078. __func__);
  4079. return ret;
  4080. }
  4081. ret = wcd938x_parse_port_mapping(dev, "qcom,rx_swr_ch_map",
  4082. CODEC_RX);
  4083. ret |= wcd938x_parse_port_mapping(dev, "qcom,tx_swr_ch_map",
  4084. CODEC_TX);
  4085. if (ret) {
  4086. dev_err(dev, "Failed to read port mapping\n");
  4087. goto err;
  4088. }
  4089. ret = wcd938x_parse_port_params(dev, "qcom,swr-tx-port-params",
  4090. CODEC_TX);
  4091. if (ret) {
  4092. dev_err(dev, "Failed to read port params\n");
  4093. goto err;
  4094. }
  4095. mutex_init(&wcd938x->wakeup_lock);
  4096. mutex_init(&wcd938x->micb_lock);
  4097. ret = wcd938x_add_slave_components(dev, &match);
  4098. if (ret)
  4099. goto err_lock_init;
  4100. ret = wcd938x_reset(dev);
  4101. if (ret == -EPROBE_DEFER) {
  4102. dev_err(dev, "%s: wcd reset failed!\n", __func__);
  4103. goto err_lock_init;
  4104. }
  4105. wcd938x->wakeup = wcd938x_wakeup;
  4106. return component_master_add_with_match(dev,
  4107. &wcd938x_comp_ops, match);
  4108. err_lock_init:
  4109. mutex_destroy(&wcd938x->micb_lock);
  4110. mutex_destroy(&wcd938x->wakeup_lock);
  4111. err:
  4112. return ret;
  4113. }
  4114. static int wcd938x_remove(struct platform_device *pdev)
  4115. {
  4116. struct wcd938x_priv *wcd938x = NULL;
  4117. wcd938x = platform_get_drvdata(pdev);
  4118. component_master_del(&pdev->dev, &wcd938x_comp_ops);
  4119. mutex_destroy(&wcd938x->micb_lock);
  4120. mutex_destroy(&wcd938x->wakeup_lock);
  4121. dev_set_drvdata(&pdev->dev, NULL);
  4122. return 0;
  4123. }
  4124. #ifdef CONFIG_PM_SLEEP
  4125. static int wcd938x_suspend(struct device *dev)
  4126. {
  4127. struct wcd938x_priv *wcd938x = NULL;
  4128. int ret = 0;
  4129. struct wcd938x_pdata *pdata = NULL;
  4130. if (!dev)
  4131. return -ENODEV;
  4132. wcd938x = dev_get_drvdata(dev);
  4133. if (!wcd938x)
  4134. return -EINVAL;
  4135. pdata = dev_get_platdata(wcd938x->dev);
  4136. if (!pdata) {
  4137. dev_err_ratelimited(dev, "%s: pdata is NULL\n", __func__);
  4138. return -EINVAL;
  4139. }
  4140. if (test_bit(ALLOW_BUCK_DISABLE, &wcd938x->status_mask)) {
  4141. ret = msm_cdc_disable_ondemand_supply(wcd938x->dev,
  4142. wcd938x->supplies,
  4143. pdata->regulator,
  4144. pdata->num_supplies,
  4145. "cdc-vdd-buck");
  4146. if (ret == -EINVAL) {
  4147. dev_err_ratelimited(dev, "%s: vdd buck is not disabled\n",
  4148. __func__);
  4149. return 0;
  4150. }
  4151. clear_bit(ALLOW_BUCK_DISABLE, &wcd938x->status_mask);
  4152. }
  4153. if (wcd938x->dapm_bias_off ||
  4154. (wcd938x->component &&
  4155. (snd_soc_component_get_bias_level(wcd938x->component) ==
  4156. SND_SOC_BIAS_OFF))) {
  4157. msm_cdc_set_supplies_lpm_mode(wcd938x->dev,
  4158. wcd938x->supplies,
  4159. pdata->regulator,
  4160. pdata->num_supplies,
  4161. true);
  4162. set_bit(WCD_SUPPLIES_LPM_MODE, &wcd938x->status_mask);
  4163. }
  4164. return 0;
  4165. }
  4166. static int wcd938x_resume(struct device *dev)
  4167. {
  4168. struct wcd938x_priv *wcd938x = NULL;
  4169. struct wcd938x_pdata *pdata = NULL;
  4170. if (!dev)
  4171. return -ENODEV;
  4172. wcd938x = dev_get_drvdata(dev);
  4173. if (!wcd938x)
  4174. return -EINVAL;
  4175. pdata = dev_get_platdata(wcd938x->dev);
  4176. if (!pdata) {
  4177. dev_err_ratelimited(dev, "%s: pdata is NULL\n", __func__);
  4178. return -EINVAL;
  4179. }
  4180. if (test_bit(WCD_SUPPLIES_LPM_MODE, &wcd938x->status_mask)) {
  4181. msm_cdc_set_supplies_lpm_mode(wcd938x->dev,
  4182. wcd938x->supplies,
  4183. pdata->regulator,
  4184. pdata->num_supplies,
  4185. false);
  4186. clear_bit(WCD_SUPPLIES_LPM_MODE, &wcd938x->status_mask);
  4187. }
  4188. return 0;
  4189. }
  4190. static const struct dev_pm_ops wcd938x_dev_pm_ops = {
  4191. .suspend_late = wcd938x_suspend,
  4192. .resume_early = wcd938x_resume,
  4193. };
  4194. #endif
  4195. static struct platform_driver wcd938x_codec_driver = {
  4196. .probe = wcd938x_probe,
  4197. .remove = wcd938x_remove,
  4198. .driver = {
  4199. .name = "wcd938x_codec",
  4200. .owner = THIS_MODULE,
  4201. .of_match_table = of_match_ptr(wcd938x_dt_match),
  4202. #ifdef CONFIG_PM_SLEEP
  4203. .pm = &wcd938x_dev_pm_ops,
  4204. #endif
  4205. .suppress_bind_attrs = true,
  4206. },
  4207. };
  4208. module_platform_driver(wcd938x_codec_driver);
  4209. MODULE_DESCRIPTION("WCD938X Codec driver");
  4210. MODULE_LICENSE("GPL v2");