hal_8074v1.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592
  1. /*
  2. * Copyright (c) 2016-2018 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "hal_hw_headers.h"
  19. #include "hal_internal.h"
  20. #include "hal_api.h"
  21. #include "target_type.h"
  22. #include "wcss_version.h"
  23. #include "qdf_module.h"
  24. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  25. RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET
  26. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  27. RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK
  28. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  29. RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB
  30. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  31. PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET
  32. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  33. PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET
  34. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  35. PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET
  36. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  37. PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET
  38. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  39. PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET
  40. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  41. PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET
  42. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  43. PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET
  44. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  45. PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET
  46. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  47. PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET
  48. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  49. PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET
  50. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  51. RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET
  52. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  53. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  54. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  55. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  56. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  57. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  58. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  59. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  60. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  61. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER
  62. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSE \
  63. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  64. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  65. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  66. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  67. TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET
  68. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  69. TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET
  70. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  71. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  72. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  73. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  74. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  75. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  76. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  77. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  78. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  79. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  80. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  81. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  82. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  83. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  84. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  85. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  86. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  87. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  88. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  89. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  90. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  91. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  92. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  93. WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK
  94. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  95. WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET
  96. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  97. WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB
  98. #include "hal_8074v1_tx.h"
  99. #include "hal_8074v1_rx.h"
  100. #include <hal_generic_api.h>
  101. #include <hal_wbm.h>
  102. struct hal_hw_txrx_ops qca8074_hal_hw_txrx_ops = {
  103. /* init and setup */
  104. hal_srng_dst_hw_init_generic,
  105. hal_srng_src_hw_init_generic,
  106. hal_reo_setup_generic,
  107. hal_setup_link_idle_list_generic,
  108. /* tx */
  109. hal_tx_desc_set_dscp_tid_table_id_8074,
  110. hal_tx_set_dscp_tid_map_8074,
  111. hal_tx_update_dscp_tid_8074,
  112. hal_tx_desc_set_lmac_id_8074,
  113. hal_tx_desc_set_buf_addr_generic,
  114. hal_tx_comp_get_status_generic,
  115. /* rx */
  116. hal_rx_msdu_start_nss_get_8074,
  117. hal_rx_mon_hw_desc_get_mpdu_status_8074,
  118. hal_rx_get_tlv_8074,
  119. hal_rx_proc_phyrx_other_receive_info_tlv_8074,
  120. hal_rx_dump_msdu_start_tlv_8074,
  121. hal_rx_dump_msdu_end_tlv_8074,
  122. hal_get_link_desc_size_8074,
  123. hal_rx_mpdu_start_tid_get_8074,
  124. hal_rx_msdu_start_reception_type_get_8074,
  125. hal_rx_msdu_end_da_idx_get_8074,
  126. hal_rx_msdu_desc_info_get_ptr_generic,
  127. hal_rx_link_desc_msdu0_ptr_generic,
  128. hal_reo_status_get_header_generic,
  129. hal_rx_status_get_tlv_info_generic,
  130. hal_tx_desc_set_search_type_generic,
  131. hal_tx_desc_set_search_index_generic,
  132. };
  133. struct hal_hw_srng_config hw_srng_table_8074[] = {
  134. /* TODO: max_rings can populated by querying HW capabilities */
  135. { /* REO_DST */
  136. .start_ring_id = HAL_SRNG_REO2SW1,
  137. .max_rings = 4,
  138. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  139. .lmac_ring = FALSE,
  140. .ring_dir = HAL_SRNG_DST_RING,
  141. .reg_start = {
  142. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  143. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  144. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  145. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  146. },
  147. .reg_size = {
  148. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  149. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  150. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  151. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  152. },
  153. .max_size =
  154. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  155. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  156. },
  157. { /* REO_EXCEPTION */
  158. /* Designating REO2TCL ring as exception ring. This ring is
  159. * similar to other REO2SW rings though it is named as REO2TCL.
  160. * Any of theREO2SW rings can be used as exception ring.
  161. */
  162. .start_ring_id = HAL_SRNG_REO2TCL,
  163. .max_rings = 1,
  164. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  165. .lmac_ring = FALSE,
  166. .ring_dir = HAL_SRNG_DST_RING,
  167. .reg_start = {
  168. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  169. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  170. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  171. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  172. },
  173. /* Single ring - provide ring size if multiple rings of this
  174. * type are supported
  175. */
  176. .reg_size = {},
  177. .max_size =
  178. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  179. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  180. },
  181. { /* REO_REINJECT */
  182. .start_ring_id = HAL_SRNG_SW2REO,
  183. .max_rings = 1,
  184. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  185. .lmac_ring = FALSE,
  186. .ring_dir = HAL_SRNG_SRC_RING,
  187. .reg_start = {
  188. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  189. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  190. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  191. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  192. },
  193. /* Single ring - provide ring size if multiple rings of this
  194. * type are supported
  195. */
  196. .reg_size = {},
  197. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  198. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  199. },
  200. { /* REO_CMD */
  201. .start_ring_id = HAL_SRNG_REO_CMD,
  202. .max_rings = 1,
  203. .entry_size = (sizeof(struct tlv_32_hdr) +
  204. sizeof(struct reo_get_queue_stats)) >> 2,
  205. .lmac_ring = FALSE,
  206. .ring_dir = HAL_SRNG_SRC_RING,
  207. .reg_start = {
  208. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  209. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  210. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  211. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  212. },
  213. /* Single ring - provide ring size if multiple rings of this
  214. * type are supported
  215. */
  216. .reg_size = {},
  217. .max_size = HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  218. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  219. },
  220. { /* REO_STATUS */
  221. .start_ring_id = HAL_SRNG_REO_STATUS,
  222. .max_rings = 1,
  223. .entry_size = (sizeof(struct tlv_32_hdr) +
  224. sizeof(struct reo_get_queue_stats_status)) >> 2,
  225. .lmac_ring = FALSE,
  226. .ring_dir = HAL_SRNG_DST_RING,
  227. .reg_start = {
  228. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  229. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  230. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  231. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  232. },
  233. /* Single ring - provide ring size if multiple rings of this
  234. * type are supported
  235. */
  236. .reg_size = {},
  237. .max_size =
  238. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  239. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  240. },
  241. { /* TCL_DATA */
  242. .start_ring_id = HAL_SRNG_SW2TCL1,
  243. .max_rings = 3,
  244. .entry_size = (sizeof(struct tlv_32_hdr) +
  245. sizeof(struct tcl_data_cmd)) >> 2,
  246. .lmac_ring = FALSE,
  247. .ring_dir = HAL_SRNG_SRC_RING,
  248. .reg_start = {
  249. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  250. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  251. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  252. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  253. },
  254. .reg_size = {
  255. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  256. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  257. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  258. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  259. },
  260. .max_size =
  261. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  262. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  263. },
  264. { /* TCL_CMD */
  265. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  266. .max_rings = 1,
  267. .entry_size = (sizeof(struct tlv_32_hdr) +
  268. sizeof(struct tcl_gse_cmd)) >> 2,
  269. .lmac_ring = FALSE,
  270. .ring_dir = HAL_SRNG_SRC_RING,
  271. .reg_start = {
  272. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_LSB_ADDR(
  273. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  274. HWIO_TCL_R2_SW2TCL_CMD_RING_HP_ADDR(
  275. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  276. },
  277. /* Single ring - provide ring size if multiple rings of this
  278. * type are supported
  279. */
  280. .reg_size = {},
  281. .max_size =
  282. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  283. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  284. },
  285. { /* TCL_STATUS */
  286. .start_ring_id = HAL_SRNG_TCL_STATUS,
  287. .max_rings = 1,
  288. .entry_size = (sizeof(struct tlv_32_hdr) +
  289. sizeof(struct tcl_status_ring)) >> 2,
  290. .lmac_ring = FALSE,
  291. .ring_dir = HAL_SRNG_DST_RING,
  292. .reg_start = {
  293. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  294. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  295. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  296. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  297. },
  298. /* Single ring - provide ring size if multiple rings of this
  299. * type are supported
  300. */
  301. .reg_size = {},
  302. .max_size =
  303. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  304. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  305. },
  306. { /* CE_SRC */
  307. .start_ring_id = HAL_SRNG_CE_0_SRC,
  308. .max_rings = 12,
  309. .entry_size = sizeof(struct ce_src_desc) >> 2,
  310. .lmac_ring = FALSE,
  311. .ring_dir = HAL_SRNG_SRC_RING,
  312. .reg_start = {
  313. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  314. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  315. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  316. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  317. },
  318. .reg_size = {
  319. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  320. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  321. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  322. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  323. },
  324. .max_size =
  325. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  326. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  327. },
  328. { /* CE_DST */
  329. .start_ring_id = HAL_SRNG_CE_0_DST,
  330. .max_rings = 12,
  331. .entry_size = 8 >> 2,
  332. /*TODO: entry_size above should actually be
  333. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  334. * of struct ce_dst_desc in HW header files
  335. */
  336. .lmac_ring = FALSE,
  337. .ring_dir = HAL_SRNG_SRC_RING,
  338. .reg_start = {
  339. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  340. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  341. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  342. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  343. },
  344. .reg_size = {
  345. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  346. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  347. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  348. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  349. },
  350. .max_size =
  351. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  352. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  353. },
  354. { /* CE_DST_STATUS */
  355. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  356. .max_rings = 12,
  357. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  358. .lmac_ring = FALSE,
  359. .ring_dir = HAL_SRNG_DST_RING,
  360. .reg_start = {
  361. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  362. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  363. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  364. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  365. },
  366. /* TODO: check destination status ring registers */
  367. .reg_size = {
  368. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  369. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  370. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  371. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  372. },
  373. .max_size =
  374. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  375. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  376. },
  377. { /* WBM_IDLE_LINK */
  378. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  379. .max_rings = 1,
  380. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  381. .lmac_ring = FALSE,
  382. .ring_dir = HAL_SRNG_SRC_RING,
  383. .reg_start = {
  384. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  385. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  386. },
  387. /* Single ring - provide ring size if multiple rings of this
  388. * type are supported
  389. */
  390. .reg_size = {},
  391. .max_size =
  392. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  393. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  394. },
  395. { /* SW2WBM_RELEASE */
  396. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  397. .max_rings = 1,
  398. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  399. .lmac_ring = FALSE,
  400. .ring_dir = HAL_SRNG_SRC_RING,
  401. .reg_start = {
  402. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  403. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  404. },
  405. /* Single ring - provide ring size if multiple rings of this
  406. * type are supported
  407. */
  408. .reg_size = {},
  409. .max_size =
  410. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  411. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  412. },
  413. { /* WBM2SW_RELEASE */
  414. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  415. .max_rings = 4,
  416. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  417. .lmac_ring = FALSE,
  418. .ring_dir = HAL_SRNG_DST_RING,
  419. .reg_start = {
  420. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  421. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  422. },
  423. .reg_size = {
  424. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  425. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  426. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  427. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  428. },
  429. .max_size =
  430. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  431. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  432. },
  433. { /* RXDMA_BUF */
  434. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  435. #ifdef IPA_OFFLOAD
  436. .max_rings = 3,
  437. #else
  438. .max_rings = 2,
  439. #endif
  440. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  441. .lmac_ring = TRUE,
  442. .ring_dir = HAL_SRNG_SRC_RING,
  443. /* reg_start is not set because LMAC rings are not accessed
  444. * from host
  445. */
  446. .reg_start = {},
  447. .reg_size = {},
  448. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  449. },
  450. { /* RXDMA_DST */
  451. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  452. .max_rings = 1,
  453. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  454. .lmac_ring = TRUE,
  455. .ring_dir = HAL_SRNG_DST_RING,
  456. /* reg_start is not set because LMAC rings are not accessed
  457. * from host
  458. */
  459. .reg_start = {},
  460. .reg_size = {},
  461. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  462. },
  463. { /* RXDMA_MONITOR_BUF */
  464. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  465. .max_rings = 1,
  466. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  467. .lmac_ring = TRUE,
  468. .ring_dir = HAL_SRNG_SRC_RING,
  469. /* reg_start is not set because LMAC rings are not accessed
  470. * from host
  471. */
  472. .reg_start = {},
  473. .reg_size = {},
  474. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  475. },
  476. { /* RXDMA_MONITOR_STATUS */
  477. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  478. .max_rings = 1,
  479. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  480. .lmac_ring = TRUE,
  481. .ring_dir = HAL_SRNG_SRC_RING,
  482. /* reg_start is not set because LMAC rings are not accessed
  483. * from host
  484. */
  485. .reg_start = {},
  486. .reg_size = {},
  487. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  488. },
  489. { /* RXDMA_MONITOR_DST */
  490. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  491. .max_rings = 1,
  492. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  493. .lmac_ring = TRUE,
  494. .ring_dir = HAL_SRNG_DST_RING,
  495. /* reg_start is not set because LMAC rings are not accessed
  496. * from host
  497. */
  498. .reg_start = {},
  499. .reg_size = {},
  500. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  501. },
  502. { /* RXDMA_MONITOR_DESC */
  503. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  504. .max_rings = 1,
  505. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  506. .lmac_ring = TRUE,
  507. .ring_dir = HAL_SRNG_SRC_RING,
  508. /* reg_start is not set because LMAC rings are not accessed
  509. * from host
  510. */
  511. .reg_start = {},
  512. .reg_size = {},
  513. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  514. },
  515. { /* DIR_BUF_RX_DMA_SRC */
  516. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  517. .max_rings = 1,
  518. .entry_size = 2,
  519. .lmac_ring = TRUE,
  520. .ring_dir = HAL_SRNG_SRC_RING,
  521. /* reg_start is not set because LMAC rings are not accessed
  522. * from host
  523. */
  524. .reg_start = {},
  525. .reg_size = {},
  526. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  527. },
  528. #ifdef WLAN_FEATURE_CIF_CFR
  529. { /* WIFI_POS_SRC */
  530. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  531. .max_rings = 1,
  532. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  533. .lmac_ring = TRUE,
  534. .ring_dir = HAL_SRNG_SRC_RING,
  535. /* reg_start is not set because LMAC rings are not accessed
  536. * from host
  537. */
  538. .reg_start = {},
  539. .reg_size = {},
  540. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  541. },
  542. #endif
  543. };
  544. int32_t hal_hw_reg_offset_qca8074[] = {
  545. /* dst */
  546. REG_OFFSET(DST, HP),
  547. REG_OFFSET(DST, TP),
  548. REG_OFFSET(DST, ID),
  549. REG_OFFSET(DST, MISC),
  550. REG_OFFSET(DST, HP_ADDR_LSB),
  551. REG_OFFSET(DST, HP_ADDR_MSB),
  552. REG_OFFSET(DST, MSI1_BASE_LSB),
  553. REG_OFFSET(DST, MSI1_BASE_MSB),
  554. REG_OFFSET(DST, MSI1_DATA),
  555. REG_OFFSET(DST, BASE_LSB),
  556. REG_OFFSET(DST, BASE_MSB),
  557. REG_OFFSET(DST, PRODUCER_INT_SETUP),
  558. /* src */
  559. REG_OFFSET(SRC, HP),
  560. REG_OFFSET(SRC, TP),
  561. REG_OFFSET(SRC, ID),
  562. REG_OFFSET(SRC, MISC),
  563. REG_OFFSET(SRC, TP_ADDR_LSB),
  564. REG_OFFSET(SRC, TP_ADDR_MSB),
  565. REG_OFFSET(SRC, MSI1_BASE_LSB),
  566. REG_OFFSET(SRC, MSI1_BASE_MSB),
  567. REG_OFFSET(SRC, MSI1_DATA),
  568. REG_OFFSET(SRC, BASE_LSB),
  569. REG_OFFSET(SRC, BASE_MSB),
  570. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX0),
  571. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX1),
  572. };
  573. /**
  574. * hal_qca8074_attach() - Attach 8074 target specific hal_soc ops,
  575. * offset and srng table
  576. */
  577. void hal_qca8074_attach(struct hal_soc *hal_soc)
  578. {
  579. hal_soc->hw_srng_table = hw_srng_table_8074;
  580. hal_soc->hal_hw_reg_offset = hal_hw_reg_offset_qca8074;
  581. hal_soc->ops = &qca8074_hal_hw_txrx_ops;
  582. }