dp_main.c 249 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016
  1. /*
  2. * Copyright (c) 2016-2018 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include <qdf_types.h>
  19. #include <qdf_lock.h>
  20. #include <qdf_net_types.h>
  21. #include <qdf_lro.h>
  22. #include <qdf_module.h>
  23. #include <hal_hw_headers.h>
  24. #include <hal_api.h>
  25. #include <hif.h>
  26. #include <htt.h>
  27. #include <wdi_event.h>
  28. #include <queue.h>
  29. #include "dp_htt.h"
  30. #include "dp_types.h"
  31. #include "dp_internal.h"
  32. #include "dp_tx.h"
  33. #include "dp_tx_desc.h"
  34. #include "dp_rx.h"
  35. #include <cdp_txrx_handle.h>
  36. #include <wlan_cfg.h>
  37. #include "cdp_txrx_cmn_struct.h"
  38. #include "cdp_txrx_stats_struct.h"
  39. #include "cdp_txrx_cmn_reg.h"
  40. #include <qdf_util.h>
  41. #include "dp_peer.h"
  42. #include "dp_rx_mon.h"
  43. #include "htt_stats.h"
  44. #include "qdf_mem.h" /* qdf_mem_malloc,free */
  45. #include "cfg_ucfg_api.h"
  46. #ifdef QCA_LL_TX_FLOW_CONTROL_V2
  47. #include "cdp_txrx_flow_ctrl_v2.h"
  48. #else
  49. static inline void
  50. cdp_dump_flow_pool_info(struct cdp_soc_t *soc)
  51. {
  52. return;
  53. }
  54. #endif
  55. #include "dp_ipa.h"
  56. #include "dp_cal_client_api.h"
  57. #ifdef CONFIG_MCL
  58. extern int con_mode_monitor;
  59. #ifndef REMOVE_PKT_LOG
  60. #include <pktlog_ac_api.h>
  61. #include <pktlog_ac.h>
  62. #endif
  63. #endif
  64. static void dp_pktlogmod_exit(struct dp_pdev *handle);
  65. static void *dp_peer_create_wifi3(struct cdp_vdev *vdev_handle,
  66. uint8_t *peer_mac_addr,
  67. struct cdp_ctrl_objmgr_peer *ctrl_peer);
  68. static void dp_peer_delete_wifi3(void *peer_handle, uint32_t bitmap);
  69. static void dp_ppdu_ring_reset(struct dp_pdev *pdev);
  70. static void dp_ppdu_ring_cfg(struct dp_pdev *pdev);
  71. #define DP_INTR_POLL_TIMER_MS 10
  72. #define DP_WDS_AGING_TIMER_DEFAULT_MS 120000
  73. #define DP_MCS_LENGTH (6*MAX_MCS)
  74. #define DP_NSS_LENGTH (6*SS_COUNT)
  75. #define DP_RXDMA_ERR_LENGTH (6*HAL_RXDMA_ERR_MAX)
  76. #define DP_MAX_INT_CONTEXTS_STRING_LENGTH (6 * WLAN_CFG_INT_NUM_CONTEXTS)
  77. #define DP_REO_ERR_LENGTH (6*HAL_REO_ERR_MAX)
  78. #define DP_MAX_MCS_STRING_LEN 30
  79. #define DP_CURR_FW_STATS_AVAIL 19
  80. #define DP_HTT_DBG_EXT_STATS_MAX 256
  81. #define DP_MAX_SLEEP_TIME 100
  82. #ifdef IPA_OFFLOAD
  83. /* Exclude IPA rings from the interrupt context */
  84. #define TX_RING_MASK_VAL 0xb
  85. #define RX_RING_MASK_VAL 0x7
  86. #else
  87. #define TX_RING_MASK_VAL 0xF
  88. #define RX_RING_MASK_VAL 0xF
  89. #endif
  90. #define STR_MAXLEN 64
  91. #define DP_PPDU_STATS_CFG_ALL 0xFFFF
  92. /* PPDU stats mask sent to FW to enable enhanced stats */
  93. #define DP_PPDU_STATS_CFG_ENH_STATS 0xE67
  94. /* PPDU stats mask sent to FW to support debug sniffer feature */
  95. #define DP_PPDU_STATS_CFG_SNIFFER 0x2FFF
  96. /* PPDU stats mask sent to FW to support BPR feature*/
  97. #define DP_PPDU_STATS_CFG_BPR 0x2000
  98. /* PPDU stats mask sent to FW to support BPR and enhanced stats feature */
  99. #define DP_PPDU_STATS_CFG_BPR_ENH (DP_PPDU_STATS_CFG_BPR | \
  100. DP_PPDU_STATS_CFG_ENH_STATS)
  101. /* PPDU stats mask sent to FW to support BPR and pcktlog stats feature */
  102. #define DP_PPDU_STATS_CFG_BPR_PKTLOG (DP_PPDU_STATS_CFG_BPR | \
  103. DP_PPDU_TXLITE_STATS_BITMASK_CFG)
  104. #define RNG_ERR "SRNG setup failed for"
  105. /**
  106. * default_dscp_tid_map - Default DSCP-TID mapping
  107. *
  108. * DSCP TID
  109. * 000000 0
  110. * 001000 1
  111. * 010000 2
  112. * 011000 3
  113. * 100000 4
  114. * 101000 5
  115. * 110000 6
  116. * 111000 7
  117. */
  118. static uint8_t default_dscp_tid_map[DSCP_TID_MAP_MAX] = {
  119. 0, 0, 0, 0, 0, 0, 0, 0,
  120. 1, 1, 1, 1, 1, 1, 1, 1,
  121. 2, 2, 2, 2, 2, 2, 2, 2,
  122. 3, 3, 3, 3, 3, 3, 3, 3,
  123. 4, 4, 4, 4, 4, 4, 4, 4,
  124. 5, 5, 5, 5, 5, 5, 5, 5,
  125. 6, 6, 6, 6, 6, 6, 6, 6,
  126. 7, 7, 7, 7, 7, 7, 7, 7,
  127. };
  128. /*
  129. * struct dp_rate_debug
  130. *
  131. * @mcs_type: print string for a given mcs
  132. * @valid: valid mcs rate?
  133. */
  134. struct dp_rate_debug {
  135. char mcs_type[DP_MAX_MCS_STRING_LEN];
  136. uint8_t valid;
  137. };
  138. #define MCS_VALID 1
  139. #define MCS_INVALID 0
  140. static const struct dp_rate_debug dp_rate_string[DOT11_MAX][MAX_MCS] = {
  141. {
  142. {"OFDM 48 Mbps", MCS_VALID},
  143. {"OFDM 24 Mbps", MCS_VALID},
  144. {"OFDM 12 Mbps", MCS_VALID},
  145. {"OFDM 6 Mbps ", MCS_VALID},
  146. {"OFDM 54 Mbps", MCS_VALID},
  147. {"OFDM 36 Mbps", MCS_VALID},
  148. {"OFDM 18 Mbps", MCS_VALID},
  149. {"OFDM 9 Mbps ", MCS_VALID},
  150. {"INVALID ", MCS_INVALID},
  151. {"INVALID ", MCS_INVALID},
  152. {"INVALID ", MCS_INVALID},
  153. {"INVALID ", MCS_INVALID},
  154. {"INVALID ", MCS_VALID},
  155. },
  156. {
  157. {"CCK 11 Mbps Long ", MCS_VALID},
  158. {"CCK 5.5 Mbps Long ", MCS_VALID},
  159. {"CCK 2 Mbps Long ", MCS_VALID},
  160. {"CCK 1 Mbps Long ", MCS_VALID},
  161. {"CCK 11 Mbps Short ", MCS_VALID},
  162. {"CCK 5.5 Mbps Short", MCS_VALID},
  163. {"CCK 2 Mbps Short ", MCS_VALID},
  164. {"INVALID ", MCS_INVALID},
  165. {"INVALID ", MCS_INVALID},
  166. {"INVALID ", MCS_INVALID},
  167. {"INVALID ", MCS_INVALID},
  168. {"INVALID ", MCS_INVALID},
  169. {"INVALID ", MCS_VALID},
  170. },
  171. {
  172. {"HT MCS 0 (BPSK 1/2) ", MCS_VALID},
  173. {"HT MCS 1 (QPSK 1/2) ", MCS_VALID},
  174. {"HT MCS 2 (QPSK 3/4) ", MCS_VALID},
  175. {"HT MCS 3 (16-QAM 1/2)", MCS_VALID},
  176. {"HT MCS 4 (16-QAM 3/4)", MCS_VALID},
  177. {"HT MCS 5 (64-QAM 2/3)", MCS_VALID},
  178. {"HT MCS 6 (64-QAM 3/4)", MCS_VALID},
  179. {"HT MCS 7 (64-QAM 5/6)", MCS_VALID},
  180. {"INVALID ", MCS_INVALID},
  181. {"INVALID ", MCS_INVALID},
  182. {"INVALID ", MCS_INVALID},
  183. {"INVALID ", MCS_INVALID},
  184. {"INVALID ", MCS_VALID},
  185. },
  186. {
  187. {"VHT MCS 0 (BPSK 1/2) ", MCS_VALID},
  188. {"VHT MCS 1 (QPSK 1/2) ", MCS_VALID},
  189. {"VHT MCS 2 (QPSK 3/4) ", MCS_VALID},
  190. {"VHT MCS 3 (16-QAM 1/2) ", MCS_VALID},
  191. {"VHT MCS 4 (16-QAM 3/4) ", MCS_VALID},
  192. {"VHT MCS 5 (64-QAM 2/3) ", MCS_VALID},
  193. {"VHT MCS 6 (64-QAM 3/4) ", MCS_VALID},
  194. {"VHT MCS 7 (64-QAM 5/6) ", MCS_VALID},
  195. {"VHT MCS 8 (256-QAM 3/4) ", MCS_VALID},
  196. {"VHT MCS 9 (256-QAM 5/6) ", MCS_VALID},
  197. {"VHT MCS 10 (1024-QAM 3/4)", MCS_VALID},
  198. {"VHT MCS 11 (1024-QAM 5/6)", MCS_VALID},
  199. {"INVALID ", MCS_VALID},
  200. },
  201. {
  202. {"HE MCS 0 (BPSK 1/2) ", MCS_VALID},
  203. {"HE MCS 1 (QPSK 1/2) ", MCS_VALID},
  204. {"HE MCS 2 (QPSK 3/4) ", MCS_VALID},
  205. {"HE MCS 3 (16-QAM 1/2) ", MCS_VALID},
  206. {"HE MCS 4 (16-QAM 3/4) ", MCS_VALID},
  207. {"HE MCS 5 (64-QAM 2/3) ", MCS_VALID},
  208. {"HE MCS 6 (64-QAM 3/4) ", MCS_VALID},
  209. {"HE MCS 7 (64-QAM 5/6) ", MCS_VALID},
  210. {"HE MCS 8 (256-QAM 3/4) ", MCS_VALID},
  211. {"HE MCS 9 (256-QAM 5/6) ", MCS_VALID},
  212. {"HE MCS 10 (1024-QAM 3/4)", MCS_VALID},
  213. {"HE MCS 11 (1024-QAM 5/6)", MCS_VALID},
  214. {"INVALID ", MCS_VALID},
  215. }
  216. };
  217. /**
  218. * @brief Cpu ring map types
  219. */
  220. enum dp_cpu_ring_map_types {
  221. DP_DEFAULT_MAP,
  222. DP_NSS_FIRST_RADIO_OFFLOADED_MAP,
  223. DP_NSS_SECOND_RADIO_OFFLOADED_MAP,
  224. DP_NSS_ALL_RADIO_OFFLOADED_MAP,
  225. DP_CPU_RING_MAP_MAX
  226. };
  227. /**
  228. * @brief Cpu to tx ring map
  229. */
  230. static uint8_t dp_cpu_ring_map[DP_CPU_RING_MAP_MAX][WLAN_CFG_INT_NUM_CONTEXTS] = {
  231. {0x0, 0x1, 0x2, 0x0},
  232. {0x1, 0x2, 0x1, 0x2},
  233. {0x0, 0x2, 0x0, 0x2},
  234. {0x2, 0x2, 0x2, 0x2}
  235. };
  236. /**
  237. * @brief Select the type of statistics
  238. */
  239. enum dp_stats_type {
  240. STATS_FW = 0,
  241. STATS_HOST = 1,
  242. STATS_TYPE_MAX = 2,
  243. };
  244. /**
  245. * @brief General Firmware statistics options
  246. *
  247. */
  248. enum dp_fw_stats {
  249. TXRX_FW_STATS_INVALID = -1,
  250. };
  251. /**
  252. * dp_stats_mapping_table - Firmware and Host statistics
  253. * currently supported
  254. */
  255. const int dp_stats_mapping_table[][STATS_TYPE_MAX] = {
  256. {HTT_DBG_EXT_STATS_RESET, TXRX_HOST_STATS_INVALID},
  257. {HTT_DBG_EXT_STATS_PDEV_TX, TXRX_HOST_STATS_INVALID},
  258. {HTT_DBG_EXT_STATS_PDEV_RX, TXRX_HOST_STATS_INVALID},
  259. {HTT_DBG_EXT_STATS_PDEV_TX_HWQ, TXRX_HOST_STATS_INVALID},
  260. {HTT_DBG_EXT_STATS_PDEV_TX_SCHED, TXRX_HOST_STATS_INVALID},
  261. {HTT_DBG_EXT_STATS_PDEV_ERROR, TXRX_HOST_STATS_INVALID},
  262. {HTT_DBG_EXT_STATS_PDEV_TQM, TXRX_HOST_STATS_INVALID},
  263. {HTT_DBG_EXT_STATS_TQM_CMDQ, TXRX_HOST_STATS_INVALID},
  264. {HTT_DBG_EXT_STATS_TX_DE_INFO, TXRX_HOST_STATS_INVALID},
  265. {HTT_DBG_EXT_STATS_PDEV_TX_RATE, TXRX_HOST_STATS_INVALID},
  266. {HTT_DBG_EXT_STATS_PDEV_RX_RATE, TXRX_HOST_STATS_INVALID},
  267. {TXRX_FW_STATS_INVALID, TXRX_HOST_STATS_INVALID},
  268. {HTT_DBG_EXT_STATS_TX_SELFGEN_INFO, TXRX_HOST_STATS_INVALID},
  269. {HTT_DBG_EXT_STATS_TX_MU_HWQ, TXRX_HOST_STATS_INVALID},
  270. {HTT_DBG_EXT_STATS_RING_IF_INFO, TXRX_HOST_STATS_INVALID},
  271. {HTT_DBG_EXT_STATS_SRNG_INFO, TXRX_HOST_STATS_INVALID},
  272. {HTT_DBG_EXT_STATS_SFM_INFO, TXRX_HOST_STATS_INVALID},
  273. {HTT_DBG_EXT_STATS_PDEV_TX_MU, TXRX_HOST_STATS_INVALID},
  274. {HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST, TXRX_HOST_STATS_INVALID},
  275. /* Last ENUM for HTT FW STATS */
  276. {DP_HTT_DBG_EXT_STATS_MAX, TXRX_HOST_STATS_INVALID},
  277. {TXRX_FW_STATS_INVALID, TXRX_CLEAR_STATS},
  278. {TXRX_FW_STATS_INVALID, TXRX_RX_RATE_STATS},
  279. {TXRX_FW_STATS_INVALID, TXRX_TX_RATE_STATS},
  280. {TXRX_FW_STATS_INVALID, TXRX_TX_HOST_STATS},
  281. {TXRX_FW_STATS_INVALID, TXRX_RX_HOST_STATS},
  282. {TXRX_FW_STATS_INVALID, TXRX_AST_STATS},
  283. {TXRX_FW_STATS_INVALID, TXRX_SRNG_PTR_STATS},
  284. {TXRX_FW_STATS_INVALID, TXRX_RX_MON_STATS},
  285. {TXRX_FW_STATS_INVALID, TXRX_REO_QUEUE_STATS},
  286. {TXRX_FW_STATS_INVALID, TXRX_SOC_CFG_PARAMS},
  287. {TXRX_FW_STATS_INVALID, TXRX_PDEV_CFG_PARAMS},
  288. };
  289. /* MCL specific functions */
  290. #ifdef CONFIG_MCL
  291. /**
  292. * dp_soc_get_mon_mask_for_interrupt_mode() - get mon mode mask for intr mode
  293. * @soc: pointer to dp_soc handle
  294. * @intr_ctx_num: interrupt context number for which mon mask is needed
  295. *
  296. * For MCL, monitor mode rings are being processed in timer contexts (polled).
  297. * This function is returning 0, since in interrupt mode(softirq based RX),
  298. * we donot want to process monitor mode rings in a softirq.
  299. *
  300. * So, in case packet log is enabled for SAP/STA/P2P modes,
  301. * regular interrupt processing will not process monitor mode rings. It would be
  302. * done in a separate timer context.
  303. *
  304. * Return: 0
  305. */
  306. static inline
  307. uint32_t dp_soc_get_mon_mask_for_interrupt_mode(struct dp_soc *soc, int intr_ctx_num)
  308. {
  309. return 0;
  310. }
  311. /*
  312. * dp_service_mon_rings()- timer to reap monitor rings
  313. * reqd as we are not getting ppdu end interrupts
  314. * @arg: SoC Handle
  315. *
  316. * Return:
  317. *
  318. */
  319. static void dp_service_mon_rings(void *arg)
  320. {
  321. struct dp_soc *soc = (struct dp_soc *)arg;
  322. int ring = 0, work_done, mac_id;
  323. struct dp_pdev *pdev = NULL;
  324. for (ring = 0 ; ring < MAX_PDEV_CNT; ring++) {
  325. pdev = soc->pdev_list[ring];
  326. if (!pdev)
  327. continue;
  328. for (mac_id = 0; mac_id < NUM_RXDMA_RINGS_PER_PDEV; mac_id++) {
  329. int mac_for_pdev = dp_get_mac_id_for_pdev(mac_id,
  330. pdev->pdev_id);
  331. work_done = dp_mon_process(soc, mac_for_pdev,
  332. QCA_NAPI_BUDGET);
  333. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  334. FL("Reaped %d descs from Monitor rings"),
  335. work_done);
  336. }
  337. }
  338. qdf_timer_mod(&soc->mon_reap_timer, DP_INTR_POLL_TIMER_MS);
  339. }
  340. #ifndef REMOVE_PKT_LOG
  341. /**
  342. * dp_pkt_log_init() - API to initialize packet log
  343. * @ppdev: physical device handle
  344. * @scn: HIF context
  345. *
  346. * Return: none
  347. */
  348. void dp_pkt_log_init(struct cdp_pdev *ppdev, void *scn)
  349. {
  350. struct dp_pdev *handle = (struct dp_pdev *)ppdev;
  351. if (handle->pkt_log_init) {
  352. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  353. "%s: Packet log not initialized", __func__);
  354. return;
  355. }
  356. pktlog_sethandle(&handle->pl_dev, scn);
  357. pktlog_set_callback_regtype(PKTLOG_LITE_CALLBACK_REGISTRATION);
  358. if (pktlogmod_init(scn)) {
  359. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  360. "%s: pktlogmod_init failed", __func__);
  361. handle->pkt_log_init = false;
  362. } else {
  363. handle->pkt_log_init = true;
  364. }
  365. }
  366. /**
  367. * dp_pkt_log_con_service() - connect packet log service
  368. * @ppdev: physical device handle
  369. * @scn: device context
  370. *
  371. * Return: none
  372. */
  373. static void dp_pkt_log_con_service(struct cdp_pdev *ppdev, void *scn)
  374. {
  375. struct dp_pdev *pdev = (struct dp_pdev *)ppdev;
  376. dp_pkt_log_init((struct cdp_pdev *)pdev, scn);
  377. pktlog_htc_attach();
  378. }
  379. /**
  380. * dp_pktlogmod_exit() - API to cleanup pktlog info
  381. * @handle: Pdev handle
  382. *
  383. * Return: none
  384. */
  385. static void dp_pktlogmod_exit(struct dp_pdev *handle)
  386. {
  387. void *scn = (void *)handle->soc->hif_handle;
  388. if (!scn) {
  389. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  390. "%s: Invalid hif(scn) handle", __func__);
  391. return;
  392. }
  393. pktlogmod_exit(scn);
  394. handle->pkt_log_init = false;
  395. }
  396. #endif
  397. #else
  398. static void dp_pktlogmod_exit(struct dp_pdev *handle) { }
  399. /**
  400. * dp_soc_get_mon_mask_for_interrupt_mode() - get mon mode mask for intr mode
  401. * @soc: pointer to dp_soc handle
  402. * @intr_ctx_num: interrupt context number for which mon mask is needed
  403. *
  404. * Return: mon mask value
  405. */
  406. static inline
  407. uint32_t dp_soc_get_mon_mask_for_interrupt_mode(struct dp_soc *soc, int intr_ctx_num)
  408. {
  409. return wlan_cfg_get_rx_mon_ring_mask(soc->wlan_cfg_ctx, intr_ctx_num);
  410. }
  411. #endif
  412. /**
  413. * dp_get_dp_vdev_from_cdp_vdev() - get dp_vdev from cdp_vdev by type-casting
  414. * @cdp_opaque_vdev: pointer to cdp_vdev
  415. *
  416. * Return: pointer to dp_vdev
  417. */
  418. static
  419. struct dp_vdev * dp_get_dp_vdev_from_cdp_vdev(struct cdp_vdev *cdp_opaque_vdev)
  420. {
  421. return (struct dp_vdev *)cdp_opaque_vdev;
  422. }
  423. static int dp_peer_add_ast_wifi3(struct cdp_soc_t *soc_hdl,
  424. struct cdp_peer *peer_hdl,
  425. uint8_t *mac_addr,
  426. enum cdp_txrx_ast_entry_type type,
  427. uint32_t flags)
  428. {
  429. return dp_peer_add_ast((struct dp_soc *)soc_hdl,
  430. (struct dp_peer *)peer_hdl,
  431. mac_addr,
  432. type,
  433. flags);
  434. }
  435. static void dp_peer_del_ast_wifi3(struct cdp_soc_t *soc_hdl,
  436. void *ast_entry_hdl)
  437. {
  438. struct dp_soc *soc = (struct dp_soc *)soc_hdl;
  439. qdf_spin_lock_bh(&soc->ast_lock);
  440. dp_peer_del_ast((struct dp_soc *)soc_hdl,
  441. (struct dp_ast_entry *)ast_entry_hdl);
  442. qdf_spin_unlock_bh(&soc->ast_lock);
  443. }
  444. static int dp_peer_update_ast_wifi3(struct cdp_soc_t *soc_hdl,
  445. struct cdp_peer *peer_hdl,
  446. uint8_t *wds_macaddr,
  447. uint32_t flags)
  448. {
  449. int status = -1;
  450. struct dp_soc *soc = (struct dp_soc *)soc_hdl;
  451. struct dp_ast_entry *ast_entry = NULL;
  452. struct dp_peer *peer = (struct dp_peer *)peer_hdl;
  453. qdf_spin_lock_bh(&soc->ast_lock);
  454. ast_entry = dp_peer_ast_hash_find_by_pdevid(soc, wds_macaddr,
  455. peer->vdev->pdev->pdev_id);
  456. if (ast_entry) {
  457. status = dp_peer_update_ast(soc,
  458. peer,
  459. ast_entry, flags);
  460. }
  461. qdf_spin_unlock_bh(&soc->ast_lock);
  462. return status;
  463. }
  464. /*
  465. * dp_wds_reset_ast_wifi3() - Reset the is_active param for ast entry
  466. * @soc_handle: Datapath SOC handle
  467. * @wds_macaddr: WDS entry MAC Address
  468. * Return: None
  469. */
  470. static void dp_wds_reset_ast_wifi3(struct cdp_soc_t *soc_hdl,
  471. uint8_t *wds_macaddr, void *vdev_handle)
  472. {
  473. struct dp_soc *soc = (struct dp_soc *)soc_hdl;
  474. struct dp_ast_entry *ast_entry = NULL;
  475. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  476. qdf_spin_lock_bh(&soc->ast_lock);
  477. ast_entry = dp_peer_ast_hash_find_by_pdevid(soc, wds_macaddr,
  478. vdev->pdev->pdev_id);
  479. if (ast_entry) {
  480. if ((ast_entry->type != CDP_TXRX_AST_TYPE_STATIC) &&
  481. (ast_entry->type != CDP_TXRX_AST_TYPE_SELF) &&
  482. (ast_entry->type != CDP_TXRX_AST_TYPE_STA_BSS)) {
  483. ast_entry->is_active = TRUE;
  484. }
  485. }
  486. qdf_spin_unlock_bh(&soc->ast_lock);
  487. }
  488. /*
  489. * dp_wds_reset_ast_table_wifi3() - Reset the is_active param for all ast entry
  490. * @soc: Datapath SOC handle
  491. *
  492. * Return: None
  493. */
  494. static void dp_wds_reset_ast_table_wifi3(struct cdp_soc_t *soc_hdl,
  495. void *vdev_hdl)
  496. {
  497. struct dp_soc *soc = (struct dp_soc *) soc_hdl;
  498. struct dp_pdev *pdev;
  499. struct dp_vdev *vdev;
  500. struct dp_peer *peer;
  501. struct dp_ast_entry *ase, *temp_ase;
  502. int i;
  503. qdf_spin_lock_bh(&soc->ast_lock);
  504. for (i = 0; i < MAX_PDEV_CNT && soc->pdev_list[i]; i++) {
  505. pdev = soc->pdev_list[i];
  506. qdf_spin_lock_bh(&pdev->vdev_list_lock);
  507. DP_PDEV_ITERATE_VDEV_LIST(pdev, vdev) {
  508. DP_VDEV_ITERATE_PEER_LIST(vdev, peer) {
  509. DP_PEER_ITERATE_ASE_LIST(peer, ase, temp_ase) {
  510. if ((ase->type ==
  511. CDP_TXRX_AST_TYPE_STATIC) ||
  512. (ase->type ==
  513. CDP_TXRX_AST_TYPE_SELF) ||
  514. (ase->type ==
  515. CDP_TXRX_AST_TYPE_STA_BSS))
  516. continue;
  517. ase->is_active = TRUE;
  518. }
  519. }
  520. }
  521. qdf_spin_unlock_bh(&pdev->vdev_list_lock);
  522. }
  523. qdf_spin_unlock_bh(&soc->ast_lock);
  524. }
  525. /*
  526. * dp_wds_flush_ast_table_wifi3() - Delete all wds and hmwds ast entry
  527. * @soc: Datapath SOC handle
  528. *
  529. * Return: None
  530. */
  531. static void dp_wds_flush_ast_table_wifi3(struct cdp_soc_t *soc_hdl)
  532. {
  533. struct dp_soc *soc = (struct dp_soc *) soc_hdl;
  534. struct dp_pdev *pdev;
  535. struct dp_vdev *vdev;
  536. struct dp_peer *peer;
  537. struct dp_ast_entry *ase, *temp_ase;
  538. int i;
  539. qdf_spin_lock_bh(&soc->ast_lock);
  540. for (i = 0; i < MAX_PDEV_CNT && soc->pdev_list[i]; i++) {
  541. pdev = soc->pdev_list[i];
  542. qdf_spin_lock_bh(&pdev->vdev_list_lock);
  543. DP_PDEV_ITERATE_VDEV_LIST(pdev, vdev) {
  544. DP_VDEV_ITERATE_PEER_LIST(vdev, peer) {
  545. DP_PEER_ITERATE_ASE_LIST(peer, ase, temp_ase) {
  546. if ((ase->type ==
  547. CDP_TXRX_AST_TYPE_STATIC) ||
  548. (ase->type ==
  549. CDP_TXRX_AST_TYPE_SELF) ||
  550. (ase->type ==
  551. CDP_TXRX_AST_TYPE_STA_BSS))
  552. continue;
  553. dp_peer_del_ast(soc, ase);
  554. }
  555. }
  556. }
  557. qdf_spin_unlock_bh(&pdev->vdev_list_lock);
  558. }
  559. qdf_spin_unlock_bh(&soc->ast_lock);
  560. }
  561. static void *dp_peer_ast_hash_find_soc_wifi3(struct cdp_soc_t *soc_hdl,
  562. uint8_t *ast_mac_addr)
  563. {
  564. struct dp_ast_entry *ast_entry;
  565. struct dp_soc *soc = (struct dp_soc *)soc_hdl;
  566. qdf_spin_lock_bh(&soc->ast_lock);
  567. ast_entry = dp_peer_ast_hash_find_soc(soc, ast_mac_addr);
  568. qdf_spin_unlock_bh(&soc->ast_lock);
  569. return (void *)ast_entry;
  570. }
  571. static void *dp_peer_ast_hash_find_by_pdevid_wifi3(struct cdp_soc_t *soc_hdl,
  572. uint8_t *ast_mac_addr,
  573. uint8_t pdev_id)
  574. {
  575. struct dp_ast_entry *ast_entry;
  576. struct dp_soc *soc = (struct dp_soc *)soc_hdl;
  577. qdf_spin_lock_bh(&soc->ast_lock);
  578. ast_entry = dp_peer_ast_hash_find_by_pdevid(soc, ast_mac_addr, pdev_id);
  579. qdf_spin_unlock_bh(&soc->ast_lock);
  580. return (void *)ast_entry;
  581. }
  582. static uint8_t dp_peer_ast_get_pdev_id_wifi3(struct cdp_soc_t *soc_hdl,
  583. void *ast_entry_hdl)
  584. {
  585. return dp_peer_ast_get_pdev_id((struct dp_soc *)soc_hdl,
  586. (struct dp_ast_entry *)ast_entry_hdl);
  587. }
  588. static uint8_t dp_peer_ast_get_next_hop_wifi3(struct cdp_soc_t *soc_hdl,
  589. void *ast_entry_hdl)
  590. {
  591. return dp_peer_ast_get_next_hop((struct dp_soc *)soc_hdl,
  592. (struct dp_ast_entry *)ast_entry_hdl);
  593. }
  594. static void dp_peer_ast_set_type_wifi3(
  595. struct cdp_soc_t *soc_hdl,
  596. void *ast_entry_hdl,
  597. enum cdp_txrx_ast_entry_type type)
  598. {
  599. dp_peer_ast_set_type((struct dp_soc *)soc_hdl,
  600. (struct dp_ast_entry *)ast_entry_hdl,
  601. type);
  602. }
  603. static enum cdp_txrx_ast_entry_type dp_peer_ast_get_type_wifi3(
  604. struct cdp_soc_t *soc_hdl,
  605. void *ast_entry_hdl)
  606. {
  607. return ((struct dp_ast_entry *)ast_entry_hdl)->type;
  608. }
  609. #if defined(FEATURE_AST) && defined(AST_HKV1_WORKAROUND)
  610. void dp_peer_ast_set_cp_ctx_wifi3(struct cdp_soc_t *soc_handle,
  611. void *ast_entry,
  612. void *cp_ctx)
  613. {
  614. struct dp_soc *soc = (struct dp_soc *)soc_handle;
  615. qdf_spin_lock_bh(&soc->ast_lock);
  616. dp_peer_ast_set_cp_ctx(soc,
  617. (struct dp_ast_entry *)ast_entry, cp_ctx);
  618. qdf_spin_unlock_bh(&soc->ast_lock);
  619. }
  620. void *dp_peer_ast_get_cp_ctx_wifi3(struct cdp_soc_t *soc_handle,
  621. void *ast_entry)
  622. {
  623. struct dp_soc *soc = (struct dp_soc *)soc_handle;
  624. void *cp_ctx = NULL;
  625. qdf_spin_lock_bh(&soc->ast_lock);
  626. cp_ctx = dp_peer_ast_get_cp_ctx(soc,
  627. (struct dp_ast_entry *)ast_entry);
  628. qdf_spin_unlock_bh(&soc->ast_lock);
  629. return cp_ctx;
  630. }
  631. bool dp_peer_ast_get_wmi_sent_wifi3(struct cdp_soc_t *soc_handle,
  632. void *ast_entry)
  633. {
  634. struct dp_soc *soc = (struct dp_soc *)soc_handle;
  635. bool wmi_sent = false;
  636. qdf_spin_lock_bh(&soc->ast_lock);
  637. wmi_sent = dp_peer_ast_get_wmi_sent(soc,
  638. (struct dp_ast_entry *)ast_entry);
  639. qdf_spin_unlock_bh(&soc->ast_lock);
  640. return wmi_sent;
  641. }
  642. void dp_peer_ast_free_entry_wifi3(struct cdp_soc_t *soc_handle,
  643. void *ast_entry)
  644. {
  645. struct dp_soc *soc = (struct dp_soc *)soc_handle;
  646. qdf_spin_lock_bh(&soc->ast_lock);
  647. dp_peer_ast_free_entry(soc, (struct dp_ast_entry *)ast_entry);
  648. qdf_spin_unlock_bh(&soc->ast_lock);
  649. }
  650. #endif
  651. static struct cdp_peer *dp_peer_ast_get_peer_wifi3(
  652. struct cdp_soc_t *soc_hdl,
  653. void *ast_entry_hdl)
  654. {
  655. return (struct cdp_peer *)((struct dp_ast_entry *)ast_entry_hdl)->peer;
  656. }
  657. static uint32_t dp_peer_ast_get_nexhop_peer_id_wifi3(
  658. struct cdp_soc_t *soc_hdl,
  659. void *ast_entry_hdl)
  660. {
  661. return ((struct dp_ast_entry *)ast_entry_hdl)->peer->peer_ids[0];
  662. }
  663. /**
  664. * dp_srng_find_ring_in_mask() - find which ext_group a ring belongs
  665. * @ring_num: ring num of the ring being queried
  666. * @grp_mask: the grp_mask array for the ring type in question.
  667. *
  668. * The grp_mask array is indexed by group number and the bit fields correspond
  669. * to ring numbers. We are finding which interrupt group a ring belongs to.
  670. *
  671. * Return: the index in the grp_mask array with the ring number.
  672. * -QDF_STATUS_E_NOENT if no entry is found
  673. */
  674. static int dp_srng_find_ring_in_mask(int ring_num, int *grp_mask)
  675. {
  676. int ext_group_num;
  677. int mask = 1 << ring_num;
  678. for (ext_group_num = 0; ext_group_num < WLAN_CFG_INT_NUM_CONTEXTS;
  679. ext_group_num++) {
  680. if (mask & grp_mask[ext_group_num])
  681. return ext_group_num;
  682. }
  683. return -QDF_STATUS_E_NOENT;
  684. }
  685. static int dp_srng_calculate_msi_group(struct dp_soc *soc,
  686. enum hal_ring_type ring_type,
  687. int ring_num)
  688. {
  689. int *grp_mask;
  690. switch (ring_type) {
  691. case WBM2SW_RELEASE:
  692. /* dp_tx_comp_handler - soc->tx_comp_ring */
  693. if (ring_num < 3)
  694. grp_mask = &soc->wlan_cfg_ctx->int_tx_ring_mask[0];
  695. /* dp_rx_wbm_err_process - soc->rx_rel_ring */
  696. else if (ring_num == 3) {
  697. /* sw treats this as a separate ring type */
  698. grp_mask = &soc->wlan_cfg_ctx->
  699. int_rx_wbm_rel_ring_mask[0];
  700. ring_num = 0;
  701. } else {
  702. qdf_assert(0);
  703. return -QDF_STATUS_E_NOENT;
  704. }
  705. break;
  706. case REO_EXCEPTION:
  707. /* dp_rx_err_process - &soc->reo_exception_ring */
  708. grp_mask = &soc->wlan_cfg_ctx->int_rx_err_ring_mask[0];
  709. break;
  710. case REO_DST:
  711. /* dp_rx_process - soc->reo_dest_ring */
  712. grp_mask = &soc->wlan_cfg_ctx->int_rx_ring_mask[0];
  713. break;
  714. case REO_STATUS:
  715. /* dp_reo_status_ring_handler - soc->reo_status_ring */
  716. grp_mask = &soc->wlan_cfg_ctx->int_reo_status_ring_mask[0];
  717. break;
  718. /* dp_rx_mon_status_srng_process - pdev->rxdma_mon_status_ring*/
  719. case RXDMA_MONITOR_STATUS:
  720. /* dp_rx_mon_dest_process - pdev->rxdma_mon_dst_ring */
  721. case RXDMA_MONITOR_DST:
  722. /* dp_mon_process */
  723. grp_mask = &soc->wlan_cfg_ctx->int_rx_mon_ring_mask[0];
  724. break;
  725. case RXDMA_DST:
  726. /* dp_rxdma_err_process */
  727. grp_mask = &soc->wlan_cfg_ctx->int_rxdma2host_ring_mask[0];
  728. break;
  729. case RXDMA_BUF:
  730. grp_mask = &soc->wlan_cfg_ctx->int_host2rxdma_ring_mask[0];
  731. break;
  732. case RXDMA_MONITOR_BUF:
  733. /* TODO: support low_thresh interrupt */
  734. return -QDF_STATUS_E_NOENT;
  735. break;
  736. case TCL_DATA:
  737. case TCL_CMD:
  738. case REO_CMD:
  739. case SW2WBM_RELEASE:
  740. case WBM_IDLE_LINK:
  741. /* normally empty SW_TO_HW rings */
  742. return -QDF_STATUS_E_NOENT;
  743. break;
  744. case TCL_STATUS:
  745. case REO_REINJECT:
  746. /* misc unused rings */
  747. return -QDF_STATUS_E_NOENT;
  748. break;
  749. case CE_SRC:
  750. case CE_DST:
  751. case CE_DST_STATUS:
  752. /* CE_rings - currently handled by hif */
  753. default:
  754. return -QDF_STATUS_E_NOENT;
  755. break;
  756. }
  757. return dp_srng_find_ring_in_mask(ring_num, grp_mask);
  758. }
  759. static void dp_srng_msi_setup(struct dp_soc *soc, struct hal_srng_params
  760. *ring_params, int ring_type, int ring_num)
  761. {
  762. int msi_group_number;
  763. int msi_data_count;
  764. int ret;
  765. uint32_t msi_data_start, msi_irq_start, addr_low, addr_high;
  766. ret = pld_get_user_msi_assignment(soc->osdev->dev, "DP",
  767. &msi_data_count, &msi_data_start,
  768. &msi_irq_start);
  769. if (ret)
  770. return;
  771. msi_group_number = dp_srng_calculate_msi_group(soc, ring_type,
  772. ring_num);
  773. if (msi_group_number < 0) {
  774. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO_LOW,
  775. FL("ring not part of an ext_group; ring_type: %d,ring_num %d"),
  776. ring_type, ring_num);
  777. ring_params->msi_addr = 0;
  778. ring_params->msi_data = 0;
  779. return;
  780. }
  781. if (msi_group_number > msi_data_count) {
  782. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_WARN,
  783. FL("2 msi_groups will share an msi; msi_group_num %d"),
  784. msi_group_number);
  785. QDF_ASSERT(0);
  786. }
  787. pld_get_msi_address(soc->osdev->dev, &addr_low, &addr_high);
  788. ring_params->msi_addr = addr_low;
  789. ring_params->msi_addr |= (qdf_dma_addr_t)(((uint64_t)addr_high) << 32);
  790. ring_params->msi_data = (msi_group_number % msi_data_count)
  791. + msi_data_start;
  792. ring_params->flags |= HAL_SRNG_MSI_INTR;
  793. }
  794. /**
  795. * dp_print_ast_stats() - Dump AST table contents
  796. * @soc: Datapath soc handle
  797. *
  798. * return void
  799. */
  800. #ifdef FEATURE_AST
  801. static void dp_print_ast_stats(struct dp_soc *soc)
  802. {
  803. uint8_t i;
  804. uint8_t num_entries = 0;
  805. struct dp_vdev *vdev;
  806. struct dp_pdev *pdev;
  807. struct dp_peer *peer;
  808. struct dp_ast_entry *ase, *tmp_ase;
  809. char type[CDP_TXRX_AST_TYPE_MAX][10] = {
  810. "NONE", "STATIC", "SELF", "WDS", "MEC", "HMWDS", "BSS",
  811. "DA", "HMWDS_SEC"};
  812. DP_PRINT_STATS("AST Stats:");
  813. DP_PRINT_STATS(" Entries Added = %d", soc->stats.ast.added);
  814. DP_PRINT_STATS(" Entries Deleted = %d", soc->stats.ast.deleted);
  815. DP_PRINT_STATS(" Entries Agedout = %d", soc->stats.ast.aged_out);
  816. DP_PRINT_STATS("AST Table:");
  817. qdf_spin_lock_bh(&soc->ast_lock);
  818. for (i = 0; i < MAX_PDEV_CNT && soc->pdev_list[i]; i++) {
  819. pdev = soc->pdev_list[i];
  820. qdf_spin_lock_bh(&pdev->vdev_list_lock);
  821. DP_PDEV_ITERATE_VDEV_LIST(pdev, vdev) {
  822. DP_VDEV_ITERATE_PEER_LIST(vdev, peer) {
  823. DP_PEER_ITERATE_ASE_LIST(peer, ase, tmp_ase) {
  824. DP_PRINT_STATS("%6d mac_addr = %pM"
  825. " peer_mac_addr = %pM"
  826. " type = %s"
  827. " next_hop = %d"
  828. " is_active = %d"
  829. " is_bss = %d"
  830. " ast_idx = %d"
  831. " ast_hash = %d"
  832. " pdev_id = %d"
  833. " vdev_id = %d"
  834. " wmi_sent = %d",
  835. ++num_entries,
  836. ase->mac_addr.raw,
  837. ase->peer->mac_addr.raw,
  838. type[ase->type],
  839. ase->next_hop,
  840. ase->is_active,
  841. ase->is_bss,
  842. ase->ast_idx,
  843. ase->ast_hash_value,
  844. ase->pdev_id,
  845. ase->vdev_id,
  846. ase->wmi_sent);
  847. }
  848. }
  849. }
  850. qdf_spin_unlock_bh(&pdev->vdev_list_lock);
  851. }
  852. qdf_spin_unlock_bh(&soc->ast_lock);
  853. }
  854. #else
  855. static void dp_print_ast_stats(struct dp_soc *soc)
  856. {
  857. DP_PRINT_STATS("AST Stats not available.Enable FEATURE_AST");
  858. return;
  859. }
  860. #endif
  861. static void dp_print_peer_table(struct dp_vdev *vdev)
  862. {
  863. struct dp_peer *peer = NULL;
  864. DP_PRINT_STATS("Dumping Peer Table Stats:");
  865. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  866. if (!peer) {
  867. DP_PRINT_STATS("Invalid Peer");
  868. return;
  869. }
  870. DP_PRINT_STATS(" peer_mac_addr = %pM"
  871. " nawds_enabled = %d"
  872. " bss_peer = %d"
  873. " wapi = %d"
  874. " wds_enabled = %d"
  875. " delete in progress = %d",
  876. peer->mac_addr.raw,
  877. peer->nawds_enabled,
  878. peer->bss_peer,
  879. peer->wapi,
  880. peer->wds_enabled,
  881. peer->delete_in_progress);
  882. }
  883. }
  884. /*
  885. * dp_setup_srng - Internal function to setup SRNG rings used by data path
  886. */
  887. static int dp_srng_setup(struct dp_soc *soc, struct dp_srng *srng,
  888. int ring_type, int ring_num, int mac_id, uint32_t num_entries)
  889. {
  890. void *hal_soc = soc->hal_soc;
  891. uint32_t entry_size = hal_srng_get_entrysize(hal_soc, ring_type);
  892. /* TODO: See if we should get align size from hal */
  893. uint32_t ring_base_align = 8;
  894. struct hal_srng_params ring_params;
  895. uint32_t max_entries = hal_srng_max_entries(hal_soc, ring_type);
  896. /* TODO: Currently hal layer takes care of endianness related settings.
  897. * See if these settings need to passed from DP layer
  898. */
  899. ring_params.flags = 0;
  900. num_entries = (num_entries > max_entries) ? max_entries : num_entries;
  901. srng->hal_srng = NULL;
  902. srng->alloc_size = (num_entries * entry_size) + ring_base_align - 1;
  903. srng->num_entries = num_entries;
  904. srng->base_vaddr_unaligned = qdf_mem_alloc_consistent(
  905. soc->osdev, soc->osdev->dev, srng->alloc_size,
  906. &(srng->base_paddr_unaligned));
  907. if (!srng->base_vaddr_unaligned) {
  908. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  909. FL("alloc failed - ring_type: %d, ring_num %d"),
  910. ring_type, ring_num);
  911. return QDF_STATUS_E_NOMEM;
  912. }
  913. ring_params.ring_base_vaddr = srng->base_vaddr_unaligned +
  914. ((unsigned long)srng->base_vaddr_unaligned % ring_base_align);
  915. ring_params.ring_base_paddr = srng->base_paddr_unaligned +
  916. ((unsigned long)(ring_params.ring_base_vaddr) -
  917. (unsigned long)srng->base_vaddr_unaligned);
  918. ring_params.num_entries = num_entries;
  919. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO_LOW,
  920. FL("Ring type: %d, num:%d vaddr %pK paddr %pK entries %u"),
  921. ring_type, ring_num, (void *)ring_params.ring_base_vaddr,
  922. (void *)ring_params.ring_base_paddr, ring_params.num_entries);
  923. if (soc->intr_mode == DP_INTR_MSI) {
  924. dp_srng_msi_setup(soc, &ring_params, ring_type, ring_num);
  925. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  926. FL("Using MSI for ring_type: %d, ring_num %d"),
  927. ring_type, ring_num);
  928. } else {
  929. ring_params.msi_data = 0;
  930. ring_params.msi_addr = 0;
  931. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  932. FL("Skipping MSI for ring_type: %d, ring_num %d"),
  933. ring_type, ring_num);
  934. }
  935. /*
  936. * Setup interrupt timer and batch counter thresholds for
  937. * interrupt mitigation based on ring type
  938. */
  939. if (ring_type == REO_DST) {
  940. ring_params.intr_timer_thres_us =
  941. wlan_cfg_get_int_timer_threshold_rx(soc->wlan_cfg_ctx);
  942. ring_params.intr_batch_cntr_thres_entries =
  943. wlan_cfg_get_int_batch_threshold_rx(soc->wlan_cfg_ctx);
  944. } else if (ring_type == WBM2SW_RELEASE && (ring_num < 3)) {
  945. ring_params.intr_timer_thres_us =
  946. wlan_cfg_get_int_timer_threshold_tx(soc->wlan_cfg_ctx);
  947. ring_params.intr_batch_cntr_thres_entries =
  948. wlan_cfg_get_int_batch_threshold_tx(soc->wlan_cfg_ctx);
  949. } else {
  950. ring_params.intr_timer_thres_us =
  951. wlan_cfg_get_int_timer_threshold_other(soc->wlan_cfg_ctx);
  952. ring_params.intr_batch_cntr_thres_entries =
  953. wlan_cfg_get_int_batch_threshold_other(soc->wlan_cfg_ctx);
  954. }
  955. /* Enable low threshold interrupts for rx buffer rings (regular and
  956. * monitor buffer rings.
  957. * TODO: See if this is required for any other ring
  958. */
  959. if ((ring_type == RXDMA_BUF) || (ring_type == RXDMA_MONITOR_BUF) ||
  960. (ring_type == RXDMA_MONITOR_STATUS)) {
  961. /* TODO: Setting low threshold to 1/8th of ring size
  962. * see if this needs to be configurable
  963. */
  964. ring_params.low_threshold = num_entries >> 3;
  965. ring_params.flags |= HAL_SRNG_LOW_THRES_INTR_ENABLE;
  966. ring_params.intr_timer_thres_us =
  967. wlan_cfg_get_int_timer_threshold_rx(soc->wlan_cfg_ctx);
  968. ring_params.intr_batch_cntr_thres_entries = 0;
  969. }
  970. srng->hal_srng = hal_srng_setup(hal_soc, ring_type, ring_num,
  971. mac_id, &ring_params);
  972. if (!srng->hal_srng) {
  973. qdf_mem_free_consistent(soc->osdev, soc->osdev->dev,
  974. srng->alloc_size,
  975. srng->base_vaddr_unaligned,
  976. srng->base_paddr_unaligned, 0);
  977. }
  978. return 0;
  979. }
  980. /**
  981. * dp_srng_cleanup - Internal function to cleanup SRNG rings used by data path
  982. * Any buffers allocated and attached to ring entries are expected to be freed
  983. * before calling this function.
  984. */
  985. static void dp_srng_cleanup(struct dp_soc *soc, struct dp_srng *srng,
  986. int ring_type, int ring_num)
  987. {
  988. if (!srng->hal_srng) {
  989. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  990. FL("Ring type: %d, num:%d not setup"),
  991. ring_type, ring_num);
  992. return;
  993. }
  994. hal_srng_cleanup(soc->hal_soc, srng->hal_srng);
  995. qdf_mem_free_consistent(soc->osdev, soc->osdev->dev,
  996. srng->alloc_size,
  997. srng->base_vaddr_unaligned,
  998. srng->base_paddr_unaligned, 0);
  999. srng->hal_srng = NULL;
  1000. }
  1001. /* TODO: Need this interface from HIF */
  1002. void *hif_get_hal_handle(void *hif_handle);
  1003. /*
  1004. * dp_service_srngs() - Top level interrupt handler for DP Ring interrupts
  1005. * @dp_ctx: DP SOC handle
  1006. * @budget: Number of frames/descriptors that can be processed in one shot
  1007. *
  1008. * Return: remaining budget/quota for the soc device
  1009. */
  1010. static uint32_t dp_service_srngs(void *dp_ctx, uint32_t dp_budget)
  1011. {
  1012. struct dp_intr *int_ctx = (struct dp_intr *)dp_ctx;
  1013. struct dp_soc *soc = int_ctx->soc;
  1014. int ring = 0;
  1015. uint32_t work_done = 0;
  1016. int budget = dp_budget;
  1017. uint8_t tx_mask = int_ctx->tx_ring_mask;
  1018. uint8_t rx_mask = int_ctx->rx_ring_mask;
  1019. uint8_t rx_err_mask = int_ctx->rx_err_ring_mask;
  1020. uint8_t rx_wbm_rel_mask = int_ctx->rx_wbm_rel_ring_mask;
  1021. uint8_t reo_status_mask = int_ctx->reo_status_ring_mask;
  1022. uint32_t remaining_quota = dp_budget;
  1023. struct dp_pdev *pdev = NULL;
  1024. int mac_id;
  1025. /* Process Tx completion interrupts first to return back buffers */
  1026. while (tx_mask) {
  1027. if (tx_mask & 0x1) {
  1028. work_done = dp_tx_comp_handler(soc,
  1029. soc->tx_comp_ring[ring].hal_srng,
  1030. remaining_quota);
  1031. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1032. "tx mask 0x%x ring %d, budget %d, work_done %d",
  1033. tx_mask, ring, budget, work_done);
  1034. budget -= work_done;
  1035. if (budget <= 0)
  1036. goto budget_done;
  1037. remaining_quota = budget;
  1038. }
  1039. tx_mask = tx_mask >> 1;
  1040. ring++;
  1041. }
  1042. /* Process REO Exception ring interrupt */
  1043. if (rx_err_mask) {
  1044. work_done = dp_rx_err_process(soc,
  1045. soc->reo_exception_ring.hal_srng,
  1046. remaining_quota);
  1047. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1048. "REO Exception Ring: work_done %d budget %d",
  1049. work_done, budget);
  1050. budget -= work_done;
  1051. if (budget <= 0) {
  1052. goto budget_done;
  1053. }
  1054. remaining_quota = budget;
  1055. }
  1056. /* Process Rx WBM release ring interrupt */
  1057. if (rx_wbm_rel_mask) {
  1058. work_done = dp_rx_wbm_err_process(soc,
  1059. soc->rx_rel_ring.hal_srng, remaining_quota);
  1060. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1061. "WBM Release Ring: work_done %d budget %d",
  1062. work_done, budget);
  1063. budget -= work_done;
  1064. if (budget <= 0) {
  1065. goto budget_done;
  1066. }
  1067. remaining_quota = budget;
  1068. }
  1069. /* Process Rx interrupts */
  1070. if (rx_mask) {
  1071. for (ring = 0; ring < soc->num_reo_dest_rings; ring++) {
  1072. if (rx_mask & (1 << ring)) {
  1073. work_done = dp_rx_process(int_ctx,
  1074. soc->reo_dest_ring[ring].hal_srng,
  1075. ring,
  1076. remaining_quota);
  1077. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1078. "rx mask 0x%x ring %d, work_done %d budget %d",
  1079. rx_mask, ring, work_done, budget);
  1080. budget -= work_done;
  1081. if (budget <= 0)
  1082. goto budget_done;
  1083. remaining_quota = budget;
  1084. }
  1085. }
  1086. for (ring = 0; ring < MAX_RX_MAC_RINGS; ring++) {
  1087. work_done = dp_rxdma_err_process(soc, ring,
  1088. remaining_quota);
  1089. budget -= work_done;
  1090. }
  1091. }
  1092. if (reo_status_mask)
  1093. dp_reo_status_ring_handler(soc);
  1094. /* Process LMAC interrupts */
  1095. for (ring = 0 ; ring < MAX_PDEV_CNT; ring++) {
  1096. pdev = soc->pdev_list[ring];
  1097. if (pdev == NULL)
  1098. continue;
  1099. for (mac_id = 0; mac_id < NUM_RXDMA_RINGS_PER_PDEV; mac_id++) {
  1100. int mac_for_pdev = dp_get_mac_id_for_pdev(mac_id,
  1101. pdev->pdev_id);
  1102. if (int_ctx->rx_mon_ring_mask & (1 << mac_for_pdev)) {
  1103. work_done = dp_mon_process(soc, mac_for_pdev,
  1104. remaining_quota);
  1105. budget -= work_done;
  1106. if (budget <= 0)
  1107. goto budget_done;
  1108. remaining_quota = budget;
  1109. }
  1110. if (int_ctx->rxdma2host_ring_mask &
  1111. (1 << mac_for_pdev)) {
  1112. work_done = dp_rxdma_err_process(soc,
  1113. mac_for_pdev,
  1114. remaining_quota);
  1115. budget -= work_done;
  1116. if (budget <= 0)
  1117. goto budget_done;
  1118. remaining_quota = budget;
  1119. }
  1120. if (int_ctx->host2rxdma_ring_mask &
  1121. (1 << mac_for_pdev)) {
  1122. union dp_rx_desc_list_elem_t *desc_list = NULL;
  1123. union dp_rx_desc_list_elem_t *tail = NULL;
  1124. struct dp_srng *rx_refill_buf_ring =
  1125. &pdev->rx_refill_buf_ring;
  1126. DP_STATS_INC(pdev, replenish.low_thresh_intrs,
  1127. 1);
  1128. dp_rx_buffers_replenish(soc, mac_for_pdev,
  1129. rx_refill_buf_ring,
  1130. &soc->rx_desc_buf[mac_for_pdev], 0,
  1131. &desc_list, &tail);
  1132. }
  1133. }
  1134. }
  1135. qdf_lro_flush(int_ctx->lro_ctx);
  1136. budget_done:
  1137. return dp_budget - budget;
  1138. }
  1139. /* dp_interrupt_timer()- timer poll for interrupts
  1140. *
  1141. * @arg: SoC Handle
  1142. *
  1143. * Return:
  1144. *
  1145. */
  1146. static void dp_interrupt_timer(void *arg)
  1147. {
  1148. struct dp_soc *soc = (struct dp_soc *) arg;
  1149. int i;
  1150. if (qdf_atomic_read(&soc->cmn_init_done)) {
  1151. for (i = 0;
  1152. i < wlan_cfg_get_num_contexts(soc->wlan_cfg_ctx); i++)
  1153. dp_service_srngs(&soc->intr_ctx[i], 0xffff);
  1154. qdf_timer_mod(&soc->int_timer, DP_INTR_POLL_TIMER_MS);
  1155. }
  1156. }
  1157. /*
  1158. * dp_soc_attach_poll() - Register handlers for DP interrupts
  1159. * @txrx_soc: DP SOC handle
  1160. *
  1161. * Host driver will register for “DP_NUM_INTERRUPT_CONTEXTS” number of NAPI
  1162. * contexts. Each NAPI context will have a tx_ring_mask , rx_ring_mask ,and
  1163. * rx_monitor_ring mask to indicate the rings that are processed by the handler.
  1164. *
  1165. * Return: 0 for success, nonzero for failure.
  1166. */
  1167. static QDF_STATUS dp_soc_attach_poll(void *txrx_soc)
  1168. {
  1169. struct dp_soc *soc = (struct dp_soc *)txrx_soc;
  1170. int i;
  1171. soc->intr_mode = DP_INTR_POLL;
  1172. for (i = 0; i < wlan_cfg_get_num_contexts(soc->wlan_cfg_ctx); i++) {
  1173. soc->intr_ctx[i].dp_intr_id = i;
  1174. soc->intr_ctx[i].tx_ring_mask =
  1175. wlan_cfg_get_tx_ring_mask(soc->wlan_cfg_ctx, i);
  1176. soc->intr_ctx[i].rx_ring_mask =
  1177. wlan_cfg_get_rx_ring_mask(soc->wlan_cfg_ctx, i);
  1178. soc->intr_ctx[i].rx_mon_ring_mask =
  1179. wlan_cfg_get_rx_mon_ring_mask(soc->wlan_cfg_ctx, i);
  1180. soc->intr_ctx[i].rx_err_ring_mask =
  1181. wlan_cfg_get_rx_err_ring_mask(soc->wlan_cfg_ctx, i);
  1182. soc->intr_ctx[i].rx_wbm_rel_ring_mask =
  1183. wlan_cfg_get_rx_wbm_rel_ring_mask(soc->wlan_cfg_ctx, i);
  1184. soc->intr_ctx[i].reo_status_ring_mask =
  1185. wlan_cfg_get_reo_status_ring_mask(soc->wlan_cfg_ctx, i);
  1186. soc->intr_ctx[i].rxdma2host_ring_mask =
  1187. wlan_cfg_get_rxdma2host_ring_mask(soc->wlan_cfg_ctx, i);
  1188. soc->intr_ctx[i].soc = soc;
  1189. soc->intr_ctx[i].lro_ctx = qdf_lro_init();
  1190. }
  1191. qdf_timer_init(soc->osdev, &soc->int_timer,
  1192. dp_interrupt_timer, (void *)soc,
  1193. QDF_TIMER_TYPE_WAKE_APPS);
  1194. return QDF_STATUS_SUCCESS;
  1195. }
  1196. static QDF_STATUS dp_soc_interrupt_attach(void *txrx_soc);
  1197. #if defined(CONFIG_MCL)
  1198. /*
  1199. * dp_soc_interrupt_attach_wrapper() - Register handlers for DP interrupts
  1200. * @txrx_soc: DP SOC handle
  1201. *
  1202. * Call the appropriate attach function based on the mode of operation.
  1203. * This is a WAR for enabling monitor mode.
  1204. *
  1205. * Return: 0 for success. nonzero for failure.
  1206. */
  1207. static QDF_STATUS dp_soc_interrupt_attach_wrapper(void *txrx_soc)
  1208. {
  1209. struct dp_soc *soc = (struct dp_soc *)txrx_soc;
  1210. if (!(soc->wlan_cfg_ctx->napi_enabled) ||
  1211. con_mode_monitor == QDF_GLOBAL_MONITOR_MODE) {
  1212. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1213. "%s: Poll mode", __func__);
  1214. return dp_soc_attach_poll(txrx_soc);
  1215. } else {
  1216. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1217. "%s: Interrupt mode", __func__);
  1218. return dp_soc_interrupt_attach(txrx_soc);
  1219. }
  1220. }
  1221. #else
  1222. #if defined(DP_INTR_POLL_BASED) && DP_INTR_POLL_BASED
  1223. static QDF_STATUS dp_soc_interrupt_attach_wrapper(void *txrx_soc)
  1224. {
  1225. return dp_soc_attach_poll(txrx_soc);
  1226. }
  1227. #else
  1228. static QDF_STATUS dp_soc_interrupt_attach_wrapper(void *txrx_soc)
  1229. {
  1230. struct dp_soc *soc = (struct dp_soc *)txrx_soc;
  1231. if (hif_is_polled_mode_enabled(soc->hif_handle))
  1232. return dp_soc_attach_poll(txrx_soc);
  1233. else
  1234. return dp_soc_interrupt_attach(txrx_soc);
  1235. }
  1236. #endif
  1237. #endif
  1238. static void dp_soc_interrupt_map_calculate_integrated(struct dp_soc *soc,
  1239. int intr_ctx_num, int *irq_id_map, int *num_irq_r)
  1240. {
  1241. int j;
  1242. int num_irq = 0;
  1243. int tx_mask =
  1244. wlan_cfg_get_tx_ring_mask(soc->wlan_cfg_ctx, intr_ctx_num);
  1245. int rx_mask =
  1246. wlan_cfg_get_rx_ring_mask(soc->wlan_cfg_ctx, intr_ctx_num);
  1247. int rx_mon_mask =
  1248. wlan_cfg_get_rx_mon_ring_mask(soc->wlan_cfg_ctx, intr_ctx_num);
  1249. int rx_err_ring_mask = wlan_cfg_get_rx_err_ring_mask(
  1250. soc->wlan_cfg_ctx, intr_ctx_num);
  1251. int rx_wbm_rel_ring_mask = wlan_cfg_get_rx_wbm_rel_ring_mask(
  1252. soc->wlan_cfg_ctx, intr_ctx_num);
  1253. int reo_status_ring_mask = wlan_cfg_get_reo_status_ring_mask(
  1254. soc->wlan_cfg_ctx, intr_ctx_num);
  1255. int rxdma2host_ring_mask = wlan_cfg_get_rxdma2host_ring_mask(
  1256. soc->wlan_cfg_ctx, intr_ctx_num);
  1257. int host2rxdma_ring_mask = wlan_cfg_get_host2rxdma_ring_mask(
  1258. soc->wlan_cfg_ctx, intr_ctx_num);
  1259. for (j = 0; j < HIF_MAX_GRP_IRQ; j++) {
  1260. if (tx_mask & (1 << j)) {
  1261. irq_id_map[num_irq++] =
  1262. (wbm2host_tx_completions_ring1 - j);
  1263. }
  1264. if (rx_mask & (1 << j)) {
  1265. irq_id_map[num_irq++] =
  1266. (reo2host_destination_ring1 - j);
  1267. }
  1268. if (rxdma2host_ring_mask & (1 << j)) {
  1269. irq_id_map[num_irq++] =
  1270. rxdma2host_destination_ring_mac1 -
  1271. wlan_cfg_get_hw_mac_idx(soc->wlan_cfg_ctx, j);
  1272. }
  1273. if (host2rxdma_ring_mask & (1 << j)) {
  1274. irq_id_map[num_irq++] =
  1275. host2rxdma_host_buf_ring_mac1 -
  1276. wlan_cfg_get_hw_mac_idx(soc->wlan_cfg_ctx, j);
  1277. }
  1278. if (rx_mon_mask & (1 << j)) {
  1279. irq_id_map[num_irq++] =
  1280. ppdu_end_interrupts_mac1 -
  1281. wlan_cfg_get_hw_mac_idx(soc->wlan_cfg_ctx, j);
  1282. irq_id_map[num_irq++] =
  1283. rxdma2host_monitor_status_ring_mac1 -
  1284. wlan_cfg_get_hw_mac_idx(soc->wlan_cfg_ctx, j);
  1285. }
  1286. if (rx_wbm_rel_ring_mask & (1 << j))
  1287. irq_id_map[num_irq++] = wbm2host_rx_release;
  1288. if (rx_err_ring_mask & (1 << j))
  1289. irq_id_map[num_irq++] = reo2host_exception;
  1290. if (reo_status_ring_mask & (1 << j))
  1291. irq_id_map[num_irq++] = reo2host_status;
  1292. }
  1293. *num_irq_r = num_irq;
  1294. }
  1295. static void dp_soc_interrupt_map_calculate_msi(struct dp_soc *soc,
  1296. int intr_ctx_num, int *irq_id_map, int *num_irq_r,
  1297. int msi_vector_count, int msi_vector_start)
  1298. {
  1299. int tx_mask = wlan_cfg_get_tx_ring_mask(
  1300. soc->wlan_cfg_ctx, intr_ctx_num);
  1301. int rx_mask = wlan_cfg_get_rx_ring_mask(
  1302. soc->wlan_cfg_ctx, intr_ctx_num);
  1303. int rx_mon_mask = wlan_cfg_get_rx_mon_ring_mask(
  1304. soc->wlan_cfg_ctx, intr_ctx_num);
  1305. int rx_err_ring_mask = wlan_cfg_get_rx_err_ring_mask(
  1306. soc->wlan_cfg_ctx, intr_ctx_num);
  1307. int rx_wbm_rel_ring_mask = wlan_cfg_get_rx_wbm_rel_ring_mask(
  1308. soc->wlan_cfg_ctx, intr_ctx_num);
  1309. int reo_status_ring_mask = wlan_cfg_get_reo_status_ring_mask(
  1310. soc->wlan_cfg_ctx, intr_ctx_num);
  1311. int rxdma2host_ring_mask = wlan_cfg_get_rxdma2host_ring_mask(
  1312. soc->wlan_cfg_ctx, intr_ctx_num);
  1313. unsigned int vector =
  1314. (intr_ctx_num % msi_vector_count) + msi_vector_start;
  1315. int num_irq = 0;
  1316. soc->intr_mode = DP_INTR_MSI;
  1317. if (tx_mask | rx_mask | rx_mon_mask | rx_err_ring_mask |
  1318. rx_wbm_rel_ring_mask | reo_status_ring_mask | rxdma2host_ring_mask)
  1319. irq_id_map[num_irq++] =
  1320. pld_get_msi_irq(soc->osdev->dev, vector);
  1321. *num_irq_r = num_irq;
  1322. }
  1323. static void dp_soc_interrupt_map_calculate(struct dp_soc *soc, int intr_ctx_num,
  1324. int *irq_id_map, int *num_irq)
  1325. {
  1326. int msi_vector_count, ret;
  1327. uint32_t msi_base_data, msi_vector_start;
  1328. ret = pld_get_user_msi_assignment(soc->osdev->dev, "DP",
  1329. &msi_vector_count,
  1330. &msi_base_data,
  1331. &msi_vector_start);
  1332. if (ret)
  1333. return dp_soc_interrupt_map_calculate_integrated(soc,
  1334. intr_ctx_num, irq_id_map, num_irq);
  1335. else
  1336. dp_soc_interrupt_map_calculate_msi(soc,
  1337. intr_ctx_num, irq_id_map, num_irq,
  1338. msi_vector_count, msi_vector_start);
  1339. }
  1340. /*
  1341. * dp_soc_interrupt_attach() - Register handlers for DP interrupts
  1342. * @txrx_soc: DP SOC handle
  1343. *
  1344. * Host driver will register for “DP_NUM_INTERRUPT_CONTEXTS” number of NAPI
  1345. * contexts. Each NAPI context will have a tx_ring_mask , rx_ring_mask ,and
  1346. * rx_monitor_ring mask to indicate the rings that are processed by the handler.
  1347. *
  1348. * Return: 0 for success. nonzero for failure.
  1349. */
  1350. static QDF_STATUS dp_soc_interrupt_attach(void *txrx_soc)
  1351. {
  1352. struct dp_soc *soc = (struct dp_soc *)txrx_soc;
  1353. int i = 0;
  1354. int num_irq = 0;
  1355. for (i = 0; i < wlan_cfg_get_num_contexts(soc->wlan_cfg_ctx); i++) {
  1356. int ret = 0;
  1357. /* Map of IRQ ids registered with one interrupt context */
  1358. int irq_id_map[HIF_MAX_GRP_IRQ];
  1359. int tx_mask =
  1360. wlan_cfg_get_tx_ring_mask(soc->wlan_cfg_ctx, i);
  1361. int rx_mask =
  1362. wlan_cfg_get_rx_ring_mask(soc->wlan_cfg_ctx, i);
  1363. int rx_mon_mask =
  1364. dp_soc_get_mon_mask_for_interrupt_mode(soc, i);
  1365. int rx_err_ring_mask =
  1366. wlan_cfg_get_rx_err_ring_mask(soc->wlan_cfg_ctx, i);
  1367. int rx_wbm_rel_ring_mask =
  1368. wlan_cfg_get_rx_wbm_rel_ring_mask(soc->wlan_cfg_ctx, i);
  1369. int reo_status_ring_mask =
  1370. wlan_cfg_get_reo_status_ring_mask(soc->wlan_cfg_ctx, i);
  1371. int rxdma2host_ring_mask =
  1372. wlan_cfg_get_rxdma2host_ring_mask(soc->wlan_cfg_ctx, i);
  1373. int host2rxdma_ring_mask =
  1374. wlan_cfg_get_host2rxdma_ring_mask(soc->wlan_cfg_ctx, i);
  1375. soc->intr_ctx[i].dp_intr_id = i;
  1376. soc->intr_ctx[i].tx_ring_mask = tx_mask;
  1377. soc->intr_ctx[i].rx_ring_mask = rx_mask;
  1378. soc->intr_ctx[i].rx_mon_ring_mask = rx_mon_mask;
  1379. soc->intr_ctx[i].rx_err_ring_mask = rx_err_ring_mask;
  1380. soc->intr_ctx[i].rxdma2host_ring_mask = rxdma2host_ring_mask;
  1381. soc->intr_ctx[i].host2rxdma_ring_mask = host2rxdma_ring_mask;
  1382. soc->intr_ctx[i].rx_wbm_rel_ring_mask = rx_wbm_rel_ring_mask;
  1383. soc->intr_ctx[i].reo_status_ring_mask = reo_status_ring_mask;
  1384. soc->intr_ctx[i].soc = soc;
  1385. num_irq = 0;
  1386. dp_soc_interrupt_map_calculate(soc, i, &irq_id_map[0],
  1387. &num_irq);
  1388. ret = hif_register_ext_group(soc->hif_handle,
  1389. num_irq, irq_id_map, dp_service_srngs,
  1390. &soc->intr_ctx[i], "dp_intr",
  1391. HIF_EXEC_NAPI_TYPE, QCA_NAPI_DEF_SCALE_BIN_SHIFT);
  1392. if (ret) {
  1393. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1394. FL("failed, ret = %d"), ret);
  1395. return QDF_STATUS_E_FAILURE;
  1396. }
  1397. soc->intr_ctx[i].lro_ctx = qdf_lro_init();
  1398. }
  1399. hif_configure_ext_group_interrupts(soc->hif_handle);
  1400. return QDF_STATUS_SUCCESS;
  1401. }
  1402. /*
  1403. * dp_soc_interrupt_detach() - Deregister any allocations done for interrupts
  1404. * @txrx_soc: DP SOC handle
  1405. *
  1406. * Return: void
  1407. */
  1408. static void dp_soc_interrupt_detach(void *txrx_soc)
  1409. {
  1410. struct dp_soc *soc = (struct dp_soc *)txrx_soc;
  1411. int i;
  1412. if (soc->intr_mode == DP_INTR_POLL) {
  1413. qdf_timer_stop(&soc->int_timer);
  1414. qdf_timer_free(&soc->int_timer);
  1415. } else {
  1416. hif_deregister_exec_group(soc->hif_handle, "dp_intr");
  1417. }
  1418. for (i = 0; i < wlan_cfg_get_num_contexts(soc->wlan_cfg_ctx); i++) {
  1419. soc->intr_ctx[i].tx_ring_mask = 0;
  1420. soc->intr_ctx[i].rx_ring_mask = 0;
  1421. soc->intr_ctx[i].rx_mon_ring_mask = 0;
  1422. soc->intr_ctx[i].rx_err_ring_mask = 0;
  1423. soc->intr_ctx[i].rx_wbm_rel_ring_mask = 0;
  1424. soc->intr_ctx[i].reo_status_ring_mask = 0;
  1425. soc->intr_ctx[i].rxdma2host_ring_mask = 0;
  1426. soc->intr_ctx[i].host2rxdma_ring_mask = 0;
  1427. qdf_lro_deinit(soc->intr_ctx[i].lro_ctx);
  1428. }
  1429. }
  1430. #define AVG_MAX_MPDUS_PER_TID 128
  1431. #define AVG_TIDS_PER_CLIENT 2
  1432. #define AVG_FLOWS_PER_TID 2
  1433. #define AVG_MSDUS_PER_FLOW 128
  1434. #define AVG_MSDUS_PER_MPDU 4
  1435. /*
  1436. * Allocate and setup link descriptor pool that will be used by HW for
  1437. * various link and queue descriptors and managed by WBM
  1438. */
  1439. static int dp_hw_link_desc_pool_setup(struct dp_soc *soc)
  1440. {
  1441. int link_desc_size = hal_get_link_desc_size(soc->hal_soc);
  1442. int link_desc_align = hal_get_link_desc_align(soc->hal_soc);
  1443. uint32_t max_clients = wlan_cfg_get_max_clients(soc->wlan_cfg_ctx);
  1444. uint32_t num_mpdus_per_link_desc =
  1445. hal_num_mpdus_per_link_desc(soc->hal_soc);
  1446. uint32_t num_msdus_per_link_desc =
  1447. hal_num_msdus_per_link_desc(soc->hal_soc);
  1448. uint32_t num_mpdu_links_per_queue_desc =
  1449. hal_num_mpdu_links_per_queue_desc(soc->hal_soc);
  1450. uint32_t max_alloc_size = wlan_cfg_max_alloc_size(soc->wlan_cfg_ctx);
  1451. uint32_t total_link_descs, total_mem_size;
  1452. uint32_t num_mpdu_link_descs, num_mpdu_queue_descs;
  1453. uint32_t num_tx_msdu_link_descs, num_rx_msdu_link_descs;
  1454. uint32_t num_link_desc_banks;
  1455. uint32_t last_bank_size = 0;
  1456. uint32_t entry_size, num_entries;
  1457. int i;
  1458. uint32_t desc_id = 0;
  1459. /* Only Tx queue descriptors are allocated from common link descriptor
  1460. * pool Rx queue descriptors are not included in this because (REO queue
  1461. * extension descriptors) they are expected to be allocated contiguously
  1462. * with REO queue descriptors
  1463. */
  1464. num_mpdu_link_descs = (max_clients * AVG_TIDS_PER_CLIENT *
  1465. AVG_MAX_MPDUS_PER_TID) / num_mpdus_per_link_desc;
  1466. num_mpdu_queue_descs = num_mpdu_link_descs /
  1467. num_mpdu_links_per_queue_desc;
  1468. num_tx_msdu_link_descs = (max_clients * AVG_TIDS_PER_CLIENT *
  1469. AVG_FLOWS_PER_TID * AVG_MSDUS_PER_FLOW) /
  1470. num_msdus_per_link_desc;
  1471. num_rx_msdu_link_descs = (max_clients * AVG_TIDS_PER_CLIENT *
  1472. AVG_MAX_MPDUS_PER_TID * AVG_MSDUS_PER_MPDU) / 6;
  1473. num_entries = num_mpdu_link_descs + num_mpdu_queue_descs +
  1474. num_tx_msdu_link_descs + num_rx_msdu_link_descs;
  1475. /* Round up to power of 2 */
  1476. total_link_descs = 1;
  1477. while (total_link_descs < num_entries)
  1478. total_link_descs <<= 1;
  1479. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO_HIGH,
  1480. FL("total_link_descs: %u, link_desc_size: %d"),
  1481. total_link_descs, link_desc_size);
  1482. total_mem_size = total_link_descs * link_desc_size;
  1483. total_mem_size += link_desc_align;
  1484. if (total_mem_size <= max_alloc_size) {
  1485. num_link_desc_banks = 0;
  1486. last_bank_size = total_mem_size;
  1487. } else {
  1488. num_link_desc_banks = (total_mem_size) /
  1489. (max_alloc_size - link_desc_align);
  1490. last_bank_size = total_mem_size %
  1491. (max_alloc_size - link_desc_align);
  1492. }
  1493. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO_HIGH,
  1494. FL("total_mem_size: %d, num_link_desc_banks: %u"),
  1495. total_mem_size, num_link_desc_banks);
  1496. for (i = 0; i < num_link_desc_banks; i++) {
  1497. soc->link_desc_banks[i].base_vaddr_unaligned =
  1498. qdf_mem_alloc_consistent(soc->osdev, soc->osdev->dev,
  1499. max_alloc_size,
  1500. &(soc->link_desc_banks[i].base_paddr_unaligned));
  1501. soc->link_desc_banks[i].size = max_alloc_size;
  1502. soc->link_desc_banks[i].base_vaddr = (void *)((unsigned long)(
  1503. soc->link_desc_banks[i].base_vaddr_unaligned) +
  1504. ((unsigned long)(
  1505. soc->link_desc_banks[i].base_vaddr_unaligned) %
  1506. link_desc_align));
  1507. soc->link_desc_banks[i].base_paddr = (unsigned long)(
  1508. soc->link_desc_banks[i].base_paddr_unaligned) +
  1509. ((unsigned long)(soc->link_desc_banks[i].base_vaddr) -
  1510. (unsigned long)(
  1511. soc->link_desc_banks[i].base_vaddr_unaligned));
  1512. if (!soc->link_desc_banks[i].base_vaddr_unaligned) {
  1513. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1514. FL("Link descriptor memory alloc failed"));
  1515. goto fail;
  1516. }
  1517. }
  1518. if (last_bank_size) {
  1519. /* Allocate last bank in case total memory required is not exact
  1520. * multiple of max_alloc_size
  1521. */
  1522. soc->link_desc_banks[i].base_vaddr_unaligned =
  1523. qdf_mem_alloc_consistent(soc->osdev, soc->osdev->dev,
  1524. last_bank_size,
  1525. &(soc->link_desc_banks[i].base_paddr_unaligned));
  1526. soc->link_desc_banks[i].size = last_bank_size;
  1527. soc->link_desc_banks[i].base_vaddr = (void *)((unsigned long)
  1528. (soc->link_desc_banks[i].base_vaddr_unaligned) +
  1529. ((unsigned long)(
  1530. soc->link_desc_banks[i].base_vaddr_unaligned) %
  1531. link_desc_align));
  1532. soc->link_desc_banks[i].base_paddr =
  1533. (unsigned long)(
  1534. soc->link_desc_banks[i].base_paddr_unaligned) +
  1535. ((unsigned long)(soc->link_desc_banks[i].base_vaddr) -
  1536. (unsigned long)(
  1537. soc->link_desc_banks[i].base_vaddr_unaligned));
  1538. }
  1539. /* Allocate and setup link descriptor idle list for HW internal use */
  1540. entry_size = hal_srng_get_entrysize(soc->hal_soc, WBM_IDLE_LINK);
  1541. total_mem_size = entry_size * total_link_descs;
  1542. if (total_mem_size <= max_alloc_size) {
  1543. void *desc;
  1544. if (dp_srng_setup(soc, &soc->wbm_idle_link_ring,
  1545. WBM_IDLE_LINK, 0, 0, total_link_descs)) {
  1546. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1547. FL("Link desc idle ring setup failed"));
  1548. goto fail;
  1549. }
  1550. hal_srng_access_start_unlocked(soc->hal_soc,
  1551. soc->wbm_idle_link_ring.hal_srng);
  1552. for (i = 0; i < MAX_LINK_DESC_BANKS &&
  1553. soc->link_desc_banks[i].base_paddr; i++) {
  1554. uint32_t num_entries = (soc->link_desc_banks[i].size -
  1555. ((unsigned long)(
  1556. soc->link_desc_banks[i].base_vaddr) -
  1557. (unsigned long)(
  1558. soc->link_desc_banks[i].base_vaddr_unaligned)))
  1559. / link_desc_size;
  1560. unsigned long paddr = (unsigned long)(
  1561. soc->link_desc_banks[i].base_paddr);
  1562. while (num_entries && (desc = hal_srng_src_get_next(
  1563. soc->hal_soc,
  1564. soc->wbm_idle_link_ring.hal_srng))) {
  1565. hal_set_link_desc_addr(desc,
  1566. LINK_DESC_COOKIE(desc_id, i), paddr);
  1567. num_entries--;
  1568. desc_id++;
  1569. paddr += link_desc_size;
  1570. }
  1571. }
  1572. hal_srng_access_end_unlocked(soc->hal_soc,
  1573. soc->wbm_idle_link_ring.hal_srng);
  1574. } else {
  1575. uint32_t num_scatter_bufs;
  1576. uint32_t num_entries_per_buf;
  1577. uint32_t rem_entries;
  1578. uint8_t *scatter_buf_ptr;
  1579. uint16_t scatter_buf_num;
  1580. soc->wbm_idle_scatter_buf_size =
  1581. hal_idle_list_scatter_buf_size(soc->hal_soc);
  1582. num_entries_per_buf = hal_idle_scatter_buf_num_entries(
  1583. soc->hal_soc, soc->wbm_idle_scatter_buf_size);
  1584. num_scatter_bufs = hal_idle_list_num_scatter_bufs(
  1585. soc->hal_soc, total_mem_size,
  1586. soc->wbm_idle_scatter_buf_size);
  1587. if (num_scatter_bufs > MAX_IDLE_SCATTER_BUFS) {
  1588. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1589. FL("scatter bufs size out of bounds"));
  1590. goto fail;
  1591. }
  1592. for (i = 0; i < num_scatter_bufs; i++) {
  1593. soc->wbm_idle_scatter_buf_base_vaddr[i] =
  1594. qdf_mem_alloc_consistent(soc->osdev,
  1595. soc->osdev->dev,
  1596. soc->wbm_idle_scatter_buf_size,
  1597. &(soc->wbm_idle_scatter_buf_base_paddr[i]));
  1598. if (soc->wbm_idle_scatter_buf_base_vaddr[i] == NULL) {
  1599. QDF_TRACE(QDF_MODULE_ID_DP,
  1600. QDF_TRACE_LEVEL_ERROR,
  1601. FL("Scatter list memory alloc failed"));
  1602. goto fail;
  1603. }
  1604. }
  1605. /* Populate idle list scatter buffers with link descriptor
  1606. * pointers
  1607. */
  1608. scatter_buf_num = 0;
  1609. scatter_buf_ptr = (uint8_t *)(
  1610. soc->wbm_idle_scatter_buf_base_vaddr[scatter_buf_num]);
  1611. rem_entries = num_entries_per_buf;
  1612. for (i = 0; i < MAX_LINK_DESC_BANKS &&
  1613. soc->link_desc_banks[i].base_paddr; i++) {
  1614. uint32_t num_link_descs =
  1615. (soc->link_desc_banks[i].size -
  1616. ((unsigned long)(
  1617. soc->link_desc_banks[i].base_vaddr) -
  1618. (unsigned long)(
  1619. soc->link_desc_banks[i].base_vaddr_unaligned)))
  1620. / link_desc_size;
  1621. unsigned long paddr = (unsigned long)(
  1622. soc->link_desc_banks[i].base_paddr);
  1623. while (num_link_descs) {
  1624. hal_set_link_desc_addr((void *)scatter_buf_ptr,
  1625. LINK_DESC_COOKIE(desc_id, i), paddr);
  1626. num_link_descs--;
  1627. desc_id++;
  1628. paddr += link_desc_size;
  1629. rem_entries--;
  1630. if (rem_entries) {
  1631. scatter_buf_ptr += entry_size;
  1632. } else {
  1633. rem_entries = num_entries_per_buf;
  1634. scatter_buf_num++;
  1635. if (scatter_buf_num >= num_scatter_bufs)
  1636. break;
  1637. scatter_buf_ptr = (uint8_t *)(
  1638. soc->wbm_idle_scatter_buf_base_vaddr[
  1639. scatter_buf_num]);
  1640. }
  1641. }
  1642. }
  1643. /* Setup link descriptor idle list in HW */
  1644. hal_setup_link_idle_list(soc->hal_soc,
  1645. soc->wbm_idle_scatter_buf_base_paddr,
  1646. soc->wbm_idle_scatter_buf_base_vaddr,
  1647. num_scatter_bufs, soc->wbm_idle_scatter_buf_size,
  1648. (uint32_t)(scatter_buf_ptr -
  1649. (uint8_t *)(soc->wbm_idle_scatter_buf_base_vaddr[
  1650. scatter_buf_num-1])), total_link_descs);
  1651. }
  1652. return 0;
  1653. fail:
  1654. if (soc->wbm_idle_link_ring.hal_srng) {
  1655. dp_srng_cleanup(soc, &soc->wbm_idle_link_ring,
  1656. WBM_IDLE_LINK, 0);
  1657. }
  1658. for (i = 0; i < MAX_IDLE_SCATTER_BUFS; i++) {
  1659. if (soc->wbm_idle_scatter_buf_base_vaddr[i]) {
  1660. qdf_mem_free_consistent(soc->osdev, soc->osdev->dev,
  1661. soc->wbm_idle_scatter_buf_size,
  1662. soc->wbm_idle_scatter_buf_base_vaddr[i],
  1663. soc->wbm_idle_scatter_buf_base_paddr[i], 0);
  1664. soc->wbm_idle_scatter_buf_base_vaddr[i] = NULL;
  1665. }
  1666. }
  1667. for (i = 0; i < MAX_LINK_DESC_BANKS; i++) {
  1668. if (soc->link_desc_banks[i].base_vaddr_unaligned) {
  1669. qdf_mem_free_consistent(soc->osdev, soc->osdev->dev,
  1670. soc->link_desc_banks[i].size,
  1671. soc->link_desc_banks[i].base_vaddr_unaligned,
  1672. soc->link_desc_banks[i].base_paddr_unaligned,
  1673. 0);
  1674. soc->link_desc_banks[i].base_vaddr_unaligned = NULL;
  1675. }
  1676. }
  1677. return QDF_STATUS_E_FAILURE;
  1678. }
  1679. /*
  1680. * Free link descriptor pool that was setup HW
  1681. */
  1682. static void dp_hw_link_desc_pool_cleanup(struct dp_soc *soc)
  1683. {
  1684. int i;
  1685. if (soc->wbm_idle_link_ring.hal_srng) {
  1686. dp_srng_cleanup(soc, &soc->wbm_idle_link_ring,
  1687. WBM_IDLE_LINK, 0);
  1688. }
  1689. for (i = 0; i < MAX_IDLE_SCATTER_BUFS; i++) {
  1690. if (soc->wbm_idle_scatter_buf_base_vaddr[i]) {
  1691. qdf_mem_free_consistent(soc->osdev, soc->osdev->dev,
  1692. soc->wbm_idle_scatter_buf_size,
  1693. soc->wbm_idle_scatter_buf_base_vaddr[i],
  1694. soc->wbm_idle_scatter_buf_base_paddr[i], 0);
  1695. soc->wbm_idle_scatter_buf_base_vaddr[i] = NULL;
  1696. }
  1697. }
  1698. for (i = 0; i < MAX_LINK_DESC_BANKS; i++) {
  1699. if (soc->link_desc_banks[i].base_vaddr_unaligned) {
  1700. qdf_mem_free_consistent(soc->osdev, soc->osdev->dev,
  1701. soc->link_desc_banks[i].size,
  1702. soc->link_desc_banks[i].base_vaddr_unaligned,
  1703. soc->link_desc_banks[i].base_paddr_unaligned,
  1704. 0);
  1705. soc->link_desc_banks[i].base_vaddr_unaligned = NULL;
  1706. }
  1707. }
  1708. }
  1709. #ifdef IPA_OFFLOAD
  1710. #define REO_DST_RING_SIZE_QCA6290 1023
  1711. #ifndef QCA_WIFI_QCA8074_VP
  1712. #define REO_DST_RING_SIZE_QCA8074 1023
  1713. #else
  1714. #define REO_DST_RING_SIZE_QCA8074 8
  1715. #endif /* QCA_WIFI_QCA8074_VP */
  1716. #else
  1717. #define REO_DST_RING_SIZE_QCA6290 1024
  1718. #ifndef QCA_WIFI_QCA8074_VP
  1719. #define REO_DST_RING_SIZE_QCA8074 2048
  1720. #else
  1721. #define REO_DST_RING_SIZE_QCA8074 8
  1722. #endif /* QCA_WIFI_QCA8074_VP */
  1723. #endif /* IPA_OFFLOAD */
  1724. /*
  1725. * dp_wds_aging_timer_fn() - Timer callback function for WDS aging
  1726. * @soc: Datapath SOC handle
  1727. *
  1728. * This is a timer function used to age out stale AST nodes from
  1729. * AST table
  1730. */
  1731. #ifdef FEATURE_WDS
  1732. static void dp_wds_aging_timer_fn(void *soc_hdl)
  1733. {
  1734. struct dp_soc *soc = (struct dp_soc *) soc_hdl;
  1735. struct dp_pdev *pdev;
  1736. struct dp_vdev *vdev;
  1737. struct dp_peer *peer;
  1738. struct dp_ast_entry *ase, *temp_ase;
  1739. int i;
  1740. qdf_spin_lock_bh(&soc->ast_lock);
  1741. for (i = 0; i < MAX_PDEV_CNT && soc->pdev_list[i]; i++) {
  1742. pdev = soc->pdev_list[i];
  1743. qdf_spin_lock_bh(&pdev->vdev_list_lock);
  1744. DP_PDEV_ITERATE_VDEV_LIST(pdev, vdev) {
  1745. DP_VDEV_ITERATE_PEER_LIST(vdev, peer) {
  1746. DP_PEER_ITERATE_ASE_LIST(peer, ase, temp_ase) {
  1747. /*
  1748. * Do not expire static ast entries
  1749. * and HM WDS entries
  1750. */
  1751. if (ase->type !=
  1752. CDP_TXRX_AST_TYPE_WDS &&
  1753. ase->type != CDP_TXRX_AST_TYPE_MEC)
  1754. continue;
  1755. if (ase->is_active) {
  1756. ase->is_active = FALSE;
  1757. continue;
  1758. }
  1759. DP_STATS_INC(soc, ast.aged_out, 1);
  1760. dp_peer_del_ast(soc, ase);
  1761. }
  1762. }
  1763. }
  1764. qdf_spin_unlock_bh(&pdev->vdev_list_lock);
  1765. }
  1766. qdf_spin_unlock_bh(&soc->ast_lock);
  1767. if (qdf_atomic_read(&soc->cmn_init_done))
  1768. qdf_timer_mod(&soc->wds_aging_timer, DP_WDS_AGING_TIMER_DEFAULT_MS);
  1769. }
  1770. /*
  1771. * dp_soc_wds_attach() - Setup WDS timer and AST table
  1772. * @soc: Datapath SOC handle
  1773. *
  1774. * Return: None
  1775. */
  1776. static void dp_soc_wds_attach(struct dp_soc *soc)
  1777. {
  1778. qdf_timer_init(soc->osdev, &soc->wds_aging_timer,
  1779. dp_wds_aging_timer_fn, (void *)soc,
  1780. QDF_TIMER_TYPE_WAKE_APPS);
  1781. qdf_timer_mod(&soc->wds_aging_timer, DP_WDS_AGING_TIMER_DEFAULT_MS);
  1782. }
  1783. /*
  1784. * dp_soc_wds_detach() - Detach WDS data structures and timers
  1785. * @txrx_soc: DP SOC handle
  1786. *
  1787. * Return: None
  1788. */
  1789. static void dp_soc_wds_detach(struct dp_soc *soc)
  1790. {
  1791. qdf_timer_stop(&soc->wds_aging_timer);
  1792. qdf_timer_free(&soc->wds_aging_timer);
  1793. }
  1794. #else
  1795. static void dp_soc_wds_attach(struct dp_soc *soc)
  1796. {
  1797. }
  1798. static void dp_soc_wds_detach(struct dp_soc *soc)
  1799. {
  1800. }
  1801. #endif
  1802. /*
  1803. * dp_soc_reset_ring_map() - Reset cpu ring map
  1804. * @soc: Datapath soc handler
  1805. *
  1806. * This api resets the default cpu ring map
  1807. */
  1808. static void dp_soc_reset_cpu_ring_map(struct dp_soc *soc)
  1809. {
  1810. uint8_t i;
  1811. int nss_config = wlan_cfg_get_dp_soc_nss_cfg(soc->wlan_cfg_ctx);
  1812. for (i = 0; i < WLAN_CFG_INT_NUM_CONTEXTS; i++) {
  1813. if (nss_config == 1) {
  1814. /*
  1815. * Setting Tx ring map for one nss offloaded radio
  1816. */
  1817. soc->tx_ring_map[i] = dp_cpu_ring_map[DP_NSS_FIRST_RADIO_OFFLOADED_MAP][i];
  1818. } else if (nss_config == 2) {
  1819. /*
  1820. * Setting Tx ring for two nss offloaded radios
  1821. */
  1822. soc->tx_ring_map[i] = dp_cpu_ring_map[DP_NSS_SECOND_RADIO_OFFLOADED_MAP][i];
  1823. } else {
  1824. /*
  1825. * Setting Tx ring map for all nss offloaded radios
  1826. */
  1827. soc->tx_ring_map[i] = dp_cpu_ring_map[DP_NSS_ALL_RADIO_OFFLOADED_MAP][i];
  1828. }
  1829. }
  1830. }
  1831. /*
  1832. * dp_soc_ring_if_nss_offloaded() - find if ring is offloaded to NSS
  1833. * @dp_soc - DP soc handle
  1834. * @ring_type - ring type
  1835. * @ring_num - ring_num
  1836. *
  1837. * return 0 or 1
  1838. */
  1839. static uint8_t dp_soc_ring_if_nss_offloaded(struct dp_soc *soc, enum hal_ring_type ring_type, int ring_num)
  1840. {
  1841. uint8_t nss_config = wlan_cfg_get_dp_soc_nss_cfg(soc->wlan_cfg_ctx);
  1842. uint8_t status = 0;
  1843. switch (ring_type) {
  1844. case WBM2SW_RELEASE:
  1845. case REO_DST:
  1846. case RXDMA_BUF:
  1847. status = ((nss_config) & (1 << ring_num));
  1848. break;
  1849. default:
  1850. break;
  1851. }
  1852. return status;
  1853. }
  1854. /*
  1855. * dp_soc_reset_intr_mask() - reset interrupt mask
  1856. * @dp_soc - DP Soc handle
  1857. *
  1858. * Return: Return void
  1859. */
  1860. static void dp_soc_reset_intr_mask(struct dp_soc *soc)
  1861. {
  1862. uint8_t j;
  1863. int *grp_mask = NULL;
  1864. int group_number, mask, num_ring;
  1865. /* number of tx ring */
  1866. num_ring = wlan_cfg_num_tcl_data_rings(soc->wlan_cfg_ctx);
  1867. /*
  1868. * group mask for tx completion ring.
  1869. */
  1870. grp_mask = &soc->wlan_cfg_ctx->int_tx_ring_mask[0];
  1871. /* loop and reset the mask for only offloaded ring */
  1872. for (j = 0; j < num_ring; j++) {
  1873. if (!dp_soc_ring_if_nss_offloaded(soc, WBM2SW_RELEASE, j)) {
  1874. continue;
  1875. }
  1876. /*
  1877. * Group number corresponding to tx offloaded ring.
  1878. */
  1879. group_number = dp_srng_find_ring_in_mask(j, grp_mask);
  1880. if (group_number < 0) {
  1881. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1882. FL("ring not part of any group; ring_type: %d,ring_num %d"),
  1883. WBM2SW_RELEASE, j);
  1884. return;
  1885. }
  1886. /* reset the tx mask for offloaded ring */
  1887. mask = wlan_cfg_get_tx_ring_mask(soc->wlan_cfg_ctx, group_number);
  1888. mask &= (~(1 << j));
  1889. /*
  1890. * reset the interrupt mask for offloaded ring.
  1891. */
  1892. wlan_cfg_set_tx_ring_mask(soc->wlan_cfg_ctx, group_number, mask);
  1893. }
  1894. /* number of rx rings */
  1895. num_ring = wlan_cfg_num_reo_dest_rings(soc->wlan_cfg_ctx);
  1896. /*
  1897. * group mask for reo destination ring.
  1898. */
  1899. grp_mask = &soc->wlan_cfg_ctx->int_rx_ring_mask[0];
  1900. /* loop and reset the mask for only offloaded ring */
  1901. for (j = 0; j < num_ring; j++) {
  1902. if (!dp_soc_ring_if_nss_offloaded(soc, REO_DST, j)) {
  1903. continue;
  1904. }
  1905. /*
  1906. * Group number corresponding to rx offloaded ring.
  1907. */
  1908. group_number = dp_srng_find_ring_in_mask(j, grp_mask);
  1909. if (group_number < 0) {
  1910. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1911. FL("ring not part of any group; ring_type: %d,ring_num %d"),
  1912. REO_DST, j);
  1913. return;
  1914. }
  1915. /* set the interrupt mask for offloaded ring */
  1916. mask = wlan_cfg_get_rx_ring_mask(soc->wlan_cfg_ctx, group_number);
  1917. mask &= (~(1 << j));
  1918. /*
  1919. * set the interrupt mask to zero for rx offloaded radio.
  1920. */
  1921. wlan_cfg_set_rx_ring_mask(soc->wlan_cfg_ctx, group_number, mask);
  1922. }
  1923. /*
  1924. * group mask for Rx buffer refill ring
  1925. */
  1926. grp_mask = &soc->wlan_cfg_ctx->int_host2rxdma_ring_mask[0];
  1927. /* loop and reset the mask for only offloaded ring */
  1928. for (j = 0; j < MAX_PDEV_CNT; j++) {
  1929. if (!dp_soc_ring_if_nss_offloaded(soc, RXDMA_BUF, j)) {
  1930. continue;
  1931. }
  1932. /*
  1933. * Group number corresponding to rx offloaded ring.
  1934. */
  1935. group_number = dp_srng_find_ring_in_mask(j, grp_mask);
  1936. if (group_number < 0) {
  1937. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1938. FL("ring not part of any group; ring_type: %d,ring_num %d"),
  1939. REO_DST, j);
  1940. return;
  1941. }
  1942. /* set the interrupt mask for offloaded ring */
  1943. mask = wlan_cfg_get_host2rxdma_ring_mask(soc->wlan_cfg_ctx,
  1944. group_number);
  1945. mask &= (~(1 << j));
  1946. /*
  1947. * set the interrupt mask to zero for rx offloaded radio.
  1948. */
  1949. wlan_cfg_set_host2rxdma_ring_mask(soc->wlan_cfg_ctx,
  1950. group_number, mask);
  1951. }
  1952. }
  1953. #ifdef IPA_OFFLOAD
  1954. /**
  1955. * dp_reo_remap_config() - configure reo remap register value based
  1956. * nss configuration.
  1957. * based on offload_radio value below remap configuration
  1958. * get applied.
  1959. * 0 - both Radios handled by host (remap rings 1, 2, 3 & 4)
  1960. * 1 - 1st Radio handled by NSS (remap rings 2, 3 & 4)
  1961. * 2 - 2nd Radio handled by NSS (remap rings 1, 2 & 4)
  1962. * 3 - both Radios handled by NSS (remap not required)
  1963. * 4 - IPA OFFLOAD enabled (remap rings 1,2 & 3)
  1964. *
  1965. * @remap1: output parameter indicates reo remap 1 register value
  1966. * @remap2: output parameter indicates reo remap 2 register value
  1967. * Return: bool type, true if remap is configured else false.
  1968. */
  1969. static bool dp_reo_remap_config(struct dp_soc *soc,
  1970. uint32_t *remap1,
  1971. uint32_t *remap2)
  1972. {
  1973. *remap1 = ((0x1 << 0) | (0x2 << 3) | (0x3 << 6) | (0x1 << 9) |
  1974. (0x2 << 12) | (0x3 << 15) | (0x1 << 18) | (0x2 << 21)) << 8;
  1975. *remap2 = ((0x3 << 0) | (0x1 << 3) | (0x2 << 6) | (0x3 << 9) |
  1976. (0x1 << 12) | (0x2 << 15) | (0x3 << 18) | (0x1 << 21)) << 8;
  1977. dp_debug("remap1 %x remap2 %x", *remap1, *remap2);
  1978. return true;
  1979. }
  1980. #else
  1981. static bool dp_reo_remap_config(struct dp_soc *soc,
  1982. uint32_t *remap1,
  1983. uint32_t *remap2)
  1984. {
  1985. uint8_t offload_radio = wlan_cfg_get_dp_soc_nss_cfg(soc->wlan_cfg_ctx);
  1986. switch (offload_radio) {
  1987. case 0:
  1988. *remap1 = ((0x1 << 0) | (0x2 << 3) | (0x3 << 6) |
  1989. (0x4 << 9) | (0x1 << 12) | (0x2 << 15) |
  1990. (0x3 << 18) | (0x4 << 21)) << 8;
  1991. *remap2 = ((0x1 << 0) | (0x2 << 3) | (0x3 << 6) |
  1992. (0x4 << 9) | (0x1 << 12) | (0x2 << 15) |
  1993. (0x3 << 18) | (0x4 << 21)) << 8;
  1994. break;
  1995. case 1:
  1996. *remap1 = ((0x2 << 0) | (0x3 << 3) | (0x4 << 6) |
  1997. (0x2 << 9) | (0x3 << 12) | (0x4 << 15) |
  1998. (0x2 << 18) | (0x3 << 21)) << 8;
  1999. *remap2 = ((0x4 << 0) | (0x2 << 3) | (0x3 << 6) |
  2000. (0x4 << 9) | (0x2 << 12) | (0x3 << 15) |
  2001. (0x4 << 18) | (0x2 << 21)) << 8;
  2002. break;
  2003. case 2:
  2004. *remap1 = ((0x1 << 0) | (0x3 << 3) | (0x4 << 6) |
  2005. (0x1 << 9) | (0x3 << 12) | (0x4 << 15) |
  2006. (0x1 << 18) | (0x3 << 21)) << 8;
  2007. *remap2 = ((0x4 << 0) | (0x1 << 3) | (0x3 << 6) |
  2008. (0x4 << 9) | (0x1 << 12) | (0x3 << 15) |
  2009. (0x4 << 18) | (0x1 << 21)) << 8;
  2010. break;
  2011. case 3:
  2012. /* return false if both radios are offloaded to NSS */
  2013. return false;
  2014. }
  2015. dp_debug("remap1 %x remap2 %x offload_radio %u",
  2016. *remap1, *remap2, offload_radio);
  2017. return true;
  2018. }
  2019. #endif
  2020. /*
  2021. * dp_reo_frag_dst_set() - configure reo register to set the
  2022. * fragment destination ring
  2023. * @soc : Datapath soc
  2024. * @frag_dst_ring : output parameter to set fragment destination ring
  2025. *
  2026. * Based on offload_radio below fragment destination rings is selected
  2027. * 0 - TCL
  2028. * 1 - SW1
  2029. * 2 - SW2
  2030. * 3 - SW3
  2031. * 4 - SW4
  2032. * 5 - Release
  2033. * 6 - FW
  2034. * 7 - alternate select
  2035. *
  2036. * return: void
  2037. */
  2038. static void dp_reo_frag_dst_set(struct dp_soc *soc, uint8_t *frag_dst_ring)
  2039. {
  2040. uint8_t offload_radio = wlan_cfg_get_dp_soc_nss_cfg(soc->wlan_cfg_ctx);
  2041. switch (offload_radio) {
  2042. case 0:
  2043. *frag_dst_ring = HAL_SRNG_REO_EXCEPTION;
  2044. break;
  2045. case 3:
  2046. *frag_dst_ring = HAL_SRNG_REO_ALTERNATE_SELECT;
  2047. break;
  2048. default:
  2049. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2050. FL("dp_reo_frag_dst_set invalid offload radio config"));
  2051. break;
  2052. }
  2053. }
  2054. /*
  2055. * dp_soc_cmn_setup() - Common SoC level initializion
  2056. * @soc: Datapath SOC handle
  2057. *
  2058. * This is an internal function used to setup common SOC data structures,
  2059. * to be called from PDEV attach after receiving HW mode capabilities from FW
  2060. */
  2061. static int dp_soc_cmn_setup(struct dp_soc *soc)
  2062. {
  2063. int i;
  2064. struct hal_reo_params reo_params;
  2065. int tx_ring_size;
  2066. int tx_comp_ring_size;
  2067. int reo_dst_ring_size;
  2068. uint32_t entries;
  2069. struct wlan_cfg_dp_soc_ctxt *soc_cfg_ctx;
  2070. if (qdf_atomic_read(&soc->cmn_init_done))
  2071. return 0;
  2072. if (dp_hw_link_desc_pool_setup(soc))
  2073. goto fail1;
  2074. soc_cfg_ctx = soc->wlan_cfg_ctx;
  2075. /* Setup SRNG rings */
  2076. /* Common rings */
  2077. if (dp_srng_setup(soc, &soc->wbm_desc_rel_ring, SW2WBM_RELEASE, 0, 0,
  2078. wlan_cfg_get_dp_soc_wbm_release_ring_size(soc_cfg_ctx))) {
  2079. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2080. FL("dp_srng_setup failed for wbm_desc_rel_ring"));
  2081. goto fail1;
  2082. }
  2083. soc->num_tcl_data_rings = 0;
  2084. /* Tx data rings */
  2085. if (!wlan_cfg_per_pdev_tx_ring(soc_cfg_ctx)) {
  2086. soc->num_tcl_data_rings =
  2087. wlan_cfg_num_tcl_data_rings(soc_cfg_ctx);
  2088. tx_comp_ring_size =
  2089. wlan_cfg_tx_comp_ring_size(soc_cfg_ctx);
  2090. tx_ring_size =
  2091. wlan_cfg_tx_ring_size(soc_cfg_ctx);
  2092. for (i = 0; i < soc->num_tcl_data_rings; i++) {
  2093. if (dp_srng_setup(soc, &soc->tcl_data_ring[i],
  2094. TCL_DATA, i, 0, tx_ring_size)) {
  2095. QDF_TRACE(QDF_MODULE_ID_DP,
  2096. QDF_TRACE_LEVEL_ERROR,
  2097. FL("dp_srng_setup failed for tcl_data_ring[%d]"), i);
  2098. goto fail1;
  2099. }
  2100. /*
  2101. * TBD: Set IPA WBM ring size with ini IPA UC tx buffer
  2102. * count
  2103. */
  2104. if (dp_srng_setup(soc, &soc->tx_comp_ring[i],
  2105. WBM2SW_RELEASE, i, 0, tx_comp_ring_size)) {
  2106. QDF_TRACE(QDF_MODULE_ID_DP,
  2107. QDF_TRACE_LEVEL_ERROR,
  2108. FL("dp_srng_setup failed for tx_comp_ring[%d]"), i);
  2109. goto fail1;
  2110. }
  2111. }
  2112. } else {
  2113. /* This will be incremented during per pdev ring setup */
  2114. soc->num_tcl_data_rings = 0;
  2115. }
  2116. if (dp_tx_soc_attach(soc)) {
  2117. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2118. FL("dp_tx_soc_attach failed"));
  2119. goto fail1;
  2120. }
  2121. entries = wlan_cfg_get_dp_soc_tcl_cmd_ring_size(soc_cfg_ctx);
  2122. /* TCL command and status rings */
  2123. if (dp_srng_setup(soc, &soc->tcl_cmd_ring, TCL_CMD, 0, 0,
  2124. entries)) {
  2125. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2126. FL("dp_srng_setup failed for tcl_cmd_ring"));
  2127. goto fail1;
  2128. }
  2129. entries = wlan_cfg_get_dp_soc_tcl_status_ring_size(soc_cfg_ctx);
  2130. if (dp_srng_setup(soc, &soc->tcl_status_ring, TCL_STATUS, 0, 0,
  2131. entries)) {
  2132. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2133. FL("dp_srng_setup failed for tcl_status_ring"));
  2134. goto fail1;
  2135. }
  2136. reo_dst_ring_size = wlan_cfg_get_reo_dst_ring_size(soc->wlan_cfg_ctx);
  2137. /* TBD: call dp_tx_init to setup Tx SW descriptors and MSDU extension
  2138. * descriptors
  2139. */
  2140. /* Rx data rings */
  2141. if (!wlan_cfg_per_pdev_rx_ring(soc_cfg_ctx)) {
  2142. soc->num_reo_dest_rings =
  2143. wlan_cfg_num_reo_dest_rings(soc_cfg_ctx);
  2144. QDF_TRACE(QDF_MODULE_ID_DP,
  2145. QDF_TRACE_LEVEL_INFO,
  2146. FL("num_reo_dest_rings %d"), soc->num_reo_dest_rings);
  2147. for (i = 0; i < soc->num_reo_dest_rings; i++) {
  2148. if (dp_srng_setup(soc, &soc->reo_dest_ring[i], REO_DST,
  2149. i, 0, reo_dst_ring_size)) {
  2150. QDF_TRACE(QDF_MODULE_ID_DP,
  2151. QDF_TRACE_LEVEL_ERROR,
  2152. FL(RNG_ERR "reo_dest_ring [%d]"), i);
  2153. goto fail1;
  2154. }
  2155. }
  2156. } else {
  2157. /* This will be incremented during per pdev ring setup */
  2158. soc->num_reo_dest_rings = 0;
  2159. }
  2160. entries = wlan_cfg_get_dp_soc_rxdma_err_dst_ring_size(soc_cfg_ctx);
  2161. /* LMAC RxDMA to SW Rings configuration */
  2162. if (!wlan_cfg_per_pdev_lmac_ring(soc_cfg_ctx)) {
  2163. /* Only valid for MCL */
  2164. struct dp_pdev *pdev = soc->pdev_list[0];
  2165. for (i = 0; i < MAX_RX_MAC_RINGS; i++) {
  2166. if (dp_srng_setup(soc, &pdev->rxdma_err_dst_ring[i],
  2167. RXDMA_DST, 0, i,
  2168. entries)) {
  2169. QDF_TRACE(QDF_MODULE_ID_DP,
  2170. QDF_TRACE_LEVEL_ERROR,
  2171. FL(RNG_ERR "rxdma_err_dst_ring"));
  2172. goto fail1;
  2173. }
  2174. }
  2175. }
  2176. /* TBD: call dp_rx_init to setup Rx SW descriptors */
  2177. /* REO reinjection ring */
  2178. entries = wlan_cfg_get_dp_soc_reo_reinject_ring_size(soc_cfg_ctx);
  2179. if (dp_srng_setup(soc, &soc->reo_reinject_ring, REO_REINJECT, 0, 0,
  2180. entries)) {
  2181. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2182. FL("dp_srng_setup failed for reo_reinject_ring"));
  2183. goto fail1;
  2184. }
  2185. /* Rx release ring */
  2186. if (dp_srng_setup(soc, &soc->rx_rel_ring, WBM2SW_RELEASE, 3, 0,
  2187. wlan_cfg_get_dp_soc_rx_release_ring_size(soc_cfg_ctx))) {
  2188. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2189. FL("dp_srng_setup failed for rx_rel_ring"));
  2190. goto fail1;
  2191. }
  2192. /* Rx exception ring */
  2193. entries = wlan_cfg_get_dp_soc_reo_exception_ring_size(soc_cfg_ctx);
  2194. if (dp_srng_setup(soc, &soc->reo_exception_ring,
  2195. REO_EXCEPTION, 0, MAX_REO_DEST_RINGS, entries)) {
  2196. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2197. FL("dp_srng_setup failed for reo_exception_ring"));
  2198. goto fail1;
  2199. }
  2200. /* REO command and status rings */
  2201. if (dp_srng_setup(soc, &soc->reo_cmd_ring, REO_CMD, 0, 0,
  2202. wlan_cfg_get_dp_soc_reo_cmd_ring_size(soc_cfg_ctx))) {
  2203. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2204. FL("dp_srng_setup failed for reo_cmd_ring"));
  2205. goto fail1;
  2206. }
  2207. hal_reo_init_cmd_ring(soc->hal_soc, soc->reo_cmd_ring.hal_srng);
  2208. TAILQ_INIT(&soc->rx.reo_cmd_list);
  2209. qdf_spinlock_create(&soc->rx.reo_cmd_lock);
  2210. if (dp_srng_setup(soc, &soc->reo_status_ring, REO_STATUS, 0, 0,
  2211. wlan_cfg_get_dp_soc_reo_status_ring_size(soc_cfg_ctx))) {
  2212. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2213. FL("dp_srng_setup failed for reo_status_ring"));
  2214. goto fail1;
  2215. }
  2216. qdf_spinlock_create(&soc->ast_lock);
  2217. dp_soc_wds_attach(soc);
  2218. /* Reset the cpu ring map if radio is NSS offloaded */
  2219. if (wlan_cfg_get_dp_soc_nss_cfg(soc_cfg_ctx)) {
  2220. dp_soc_reset_cpu_ring_map(soc);
  2221. dp_soc_reset_intr_mask(soc);
  2222. }
  2223. /* Setup HW REO */
  2224. qdf_mem_zero(&reo_params, sizeof(reo_params));
  2225. if (wlan_cfg_is_rx_hash_enabled(soc_cfg_ctx)) {
  2226. /*
  2227. * Reo ring remap is not required if both radios
  2228. * are offloaded to NSS
  2229. */
  2230. if (!dp_reo_remap_config(soc,
  2231. &reo_params.remap1,
  2232. &reo_params.remap2))
  2233. goto out;
  2234. reo_params.rx_hash_enabled = true;
  2235. }
  2236. /* setup the global rx defrag waitlist */
  2237. TAILQ_INIT(&soc->rx.defrag.waitlist);
  2238. soc->rx.defrag.timeout_ms =
  2239. wlan_cfg_get_rx_defrag_min_timeout(soc_cfg_ctx);
  2240. soc->rx.flags.defrag_timeout_check =
  2241. wlan_cfg_get_defrag_timeout_check(soc_cfg_ctx);
  2242. qdf_spinlock_create(&soc->rx.defrag.defrag_lock);
  2243. out:
  2244. /*
  2245. * set the fragment destination ring
  2246. */
  2247. dp_reo_frag_dst_set(soc, &reo_params.frag_dst_ring);
  2248. hal_reo_setup(soc->hal_soc, &reo_params);
  2249. qdf_atomic_set(&soc->cmn_init_done, 1);
  2250. qdf_nbuf_queue_init(&soc->htt_stats.msg);
  2251. return 0;
  2252. fail1:
  2253. /*
  2254. * Cleanup will be done as part of soc_detach, which will
  2255. * be called on pdev attach failure
  2256. */
  2257. return QDF_STATUS_E_FAILURE;
  2258. }
  2259. static void dp_pdev_detach_wifi3(struct cdp_pdev *txrx_pdev, int force);
  2260. static void dp_lro_hash_setup(struct dp_soc *soc, struct dp_pdev *pdev)
  2261. {
  2262. struct cdp_lro_hash_config lro_hash;
  2263. if (!wlan_cfg_is_lro_enabled(soc->wlan_cfg_ctx) &&
  2264. !wlan_cfg_is_rx_hash_enabled(soc->wlan_cfg_ctx)) {
  2265. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2266. FL("LRO disabled RX hash disabled"));
  2267. return;
  2268. }
  2269. qdf_mem_zero(&lro_hash, sizeof(lro_hash));
  2270. if (wlan_cfg_is_lro_enabled(soc->wlan_cfg_ctx)) {
  2271. lro_hash.lro_enable = 1;
  2272. lro_hash.tcp_flag = QDF_TCPHDR_ACK;
  2273. lro_hash.tcp_flag_mask = QDF_TCPHDR_FIN | QDF_TCPHDR_SYN |
  2274. QDF_TCPHDR_RST | QDF_TCPHDR_ACK | QDF_TCPHDR_URG |
  2275. QDF_TCPHDR_ECE | QDF_TCPHDR_CWR;
  2276. }
  2277. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO_LOW, FL("enabled"));
  2278. qdf_get_random_bytes(lro_hash.toeplitz_hash_ipv4,
  2279. (sizeof(lro_hash.toeplitz_hash_ipv4[0]) *
  2280. LRO_IPV4_SEED_ARR_SZ));
  2281. qdf_get_random_bytes(lro_hash.toeplitz_hash_ipv6,
  2282. (sizeof(lro_hash.toeplitz_hash_ipv6[0]) *
  2283. LRO_IPV6_SEED_ARR_SZ));
  2284. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO_LOW,
  2285. "lro_hash: lro_enable: 0x%x tcp_flag 0x%x tcp_flag_mask 0x%x",
  2286. lro_hash.lro_enable, lro_hash.tcp_flag,
  2287. lro_hash.tcp_flag_mask);
  2288. qdf_trace_hex_dump(QDF_MODULE_ID_DP,
  2289. QDF_TRACE_LEVEL_ERROR,
  2290. (void *)lro_hash.toeplitz_hash_ipv4,
  2291. (sizeof(lro_hash.toeplitz_hash_ipv4[0]) *
  2292. LRO_IPV4_SEED_ARR_SZ));
  2293. qdf_trace_hex_dump(QDF_MODULE_ID_DP,
  2294. QDF_TRACE_LEVEL_ERROR,
  2295. (void *)lro_hash.toeplitz_hash_ipv6,
  2296. (sizeof(lro_hash.toeplitz_hash_ipv6[0]) *
  2297. LRO_IPV6_SEED_ARR_SZ));
  2298. qdf_assert(soc->cdp_soc.ol_ops->lro_hash_config);
  2299. if (soc->cdp_soc.ol_ops->lro_hash_config)
  2300. (void)soc->cdp_soc.ol_ops->lro_hash_config
  2301. (pdev->ctrl_pdev, &lro_hash);
  2302. }
  2303. /*
  2304. * dp_rxdma_ring_setup() - configure the RX DMA rings
  2305. * @soc: data path SoC handle
  2306. * @pdev: Physical device handle
  2307. *
  2308. * Return: 0 - success, > 0 - failure
  2309. */
  2310. #ifdef QCA_HOST2FW_RXBUF_RING
  2311. static int dp_rxdma_ring_setup(struct dp_soc *soc,
  2312. struct dp_pdev *pdev)
  2313. {
  2314. struct wlan_cfg_dp_pdev_ctxt *pdev_cfg_ctx;
  2315. int max_mac_rings;
  2316. int i;
  2317. pdev_cfg_ctx = pdev->wlan_cfg_ctx;
  2318. max_mac_rings = wlan_cfg_get_num_mac_rings(pdev_cfg_ctx);
  2319. for (i = 0; i < max_mac_rings; i++) {
  2320. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2321. "%s: pdev_id %d mac_id %d",
  2322. __func__, pdev->pdev_id, i);
  2323. if (dp_srng_setup(soc, &pdev->rx_mac_buf_ring[i],
  2324. RXDMA_BUF, 1, i,
  2325. wlan_cfg_get_rx_dma_buf_ring_size(pdev_cfg_ctx))) {
  2326. QDF_TRACE(QDF_MODULE_ID_DP,
  2327. QDF_TRACE_LEVEL_ERROR,
  2328. FL("failed rx mac ring setup"));
  2329. return QDF_STATUS_E_FAILURE;
  2330. }
  2331. }
  2332. return QDF_STATUS_SUCCESS;
  2333. }
  2334. #else
  2335. static int dp_rxdma_ring_setup(struct dp_soc *soc,
  2336. struct dp_pdev *pdev)
  2337. {
  2338. return QDF_STATUS_SUCCESS;
  2339. }
  2340. #endif
  2341. /**
  2342. * dp_dscp_tid_map_setup(): Initialize the dscp-tid maps
  2343. * @pdev - DP_PDEV handle
  2344. *
  2345. * Return: void
  2346. */
  2347. static inline void
  2348. dp_dscp_tid_map_setup(struct dp_pdev *pdev)
  2349. {
  2350. uint8_t map_id;
  2351. struct dp_soc *soc = pdev->soc;
  2352. if (!soc)
  2353. return;
  2354. for (map_id = 0; map_id < DP_MAX_TID_MAPS; map_id++) {
  2355. qdf_mem_copy(pdev->dscp_tid_map[map_id],
  2356. default_dscp_tid_map,
  2357. sizeof(default_dscp_tid_map));
  2358. }
  2359. for (map_id = 0; map_id < soc->num_hw_dscp_tid_map; map_id++) {
  2360. hal_tx_set_dscp_tid_map(soc->hal_soc,
  2361. default_dscp_tid_map,
  2362. map_id);
  2363. }
  2364. }
  2365. #ifdef IPA_OFFLOAD
  2366. /**
  2367. * dp_setup_ipa_rx_refill_buf_ring - Setup second Rx refill buffer ring
  2368. * @soc: data path instance
  2369. * @pdev: core txrx pdev context
  2370. *
  2371. * Return: QDF_STATUS_SUCCESS: success
  2372. * QDF_STATUS_E_RESOURCES: Error return
  2373. */
  2374. static int dp_setup_ipa_rx_refill_buf_ring(struct dp_soc *soc,
  2375. struct dp_pdev *pdev)
  2376. {
  2377. struct wlan_cfg_dp_soc_ctxt *soc_cfg_ctx;
  2378. int entries;
  2379. soc_cfg_ctx = soc->wlan_cfg_ctx;
  2380. entries = wlan_cfg_get_dp_soc_rxdma_refill_ring_size(soc_cfg_ctx);
  2381. /* Setup second Rx refill buffer ring */
  2382. if (dp_srng_setup(soc, &pdev->rx_refill_buf_ring2, RXDMA_BUF,
  2383. IPA_RX_REFILL_BUF_RING_IDX,
  2384. pdev->pdev_id,
  2385. entries)) {
  2386. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2387. FL("dp_srng_setup failed second rx refill ring"));
  2388. return QDF_STATUS_E_FAILURE;
  2389. }
  2390. return QDF_STATUS_SUCCESS;
  2391. }
  2392. /**
  2393. * dp_cleanup_ipa_rx_refill_buf_ring - Cleanup second Rx refill buffer ring
  2394. * @soc: data path instance
  2395. * @pdev: core txrx pdev context
  2396. *
  2397. * Return: void
  2398. */
  2399. static void dp_cleanup_ipa_rx_refill_buf_ring(struct dp_soc *soc,
  2400. struct dp_pdev *pdev)
  2401. {
  2402. dp_srng_cleanup(soc, &pdev->rx_refill_buf_ring2, RXDMA_BUF,
  2403. IPA_RX_REFILL_BUF_RING_IDX);
  2404. }
  2405. #else
  2406. static int dp_setup_ipa_rx_refill_buf_ring(struct dp_soc *soc,
  2407. struct dp_pdev *pdev)
  2408. {
  2409. return QDF_STATUS_SUCCESS;
  2410. }
  2411. static void dp_cleanup_ipa_rx_refill_buf_ring(struct dp_soc *soc,
  2412. struct dp_pdev *pdev)
  2413. {
  2414. }
  2415. #endif
  2416. #if !defined(DISABLE_MON_CONFIG)
  2417. /**
  2418. * dp_mon_rings_setup() - Initialize Monitor rings based on target
  2419. * @soc: soc handle
  2420. * @pdev: physical device handle
  2421. *
  2422. * Return: nonzero on failure and zero on success
  2423. */
  2424. static
  2425. QDF_STATUS dp_mon_rings_setup(struct dp_soc *soc, struct dp_pdev *pdev)
  2426. {
  2427. int mac_id = 0;
  2428. int pdev_id = pdev->pdev_id;
  2429. int entries;
  2430. struct wlan_cfg_dp_pdev_ctxt *pdev_cfg_ctx;
  2431. pdev_cfg_ctx = pdev->wlan_cfg_ctx;
  2432. for (mac_id = 0; mac_id < NUM_RXDMA_RINGS_PER_PDEV; mac_id++) {
  2433. int mac_for_pdev = dp_get_mac_id_for_pdev(mac_id, pdev_id);
  2434. if (soc->wlan_cfg_ctx->rxdma1_enable) {
  2435. entries =
  2436. wlan_cfg_get_dma_mon_buf_ring_size(pdev_cfg_ctx);
  2437. if (dp_srng_setup(soc,
  2438. &pdev->rxdma_mon_buf_ring[mac_id],
  2439. RXDMA_MONITOR_BUF, 0, mac_for_pdev,
  2440. entries)) {
  2441. QDF_TRACE(QDF_MODULE_ID_DP,
  2442. QDF_TRACE_LEVEL_ERROR,
  2443. FL(RNG_ERR "rxdma_mon_buf_ring "));
  2444. return QDF_STATUS_E_NOMEM;
  2445. }
  2446. entries =
  2447. wlan_cfg_get_dma_mon_dest_ring_size(pdev_cfg_ctx);
  2448. if (dp_srng_setup(soc,
  2449. &pdev->rxdma_mon_dst_ring[mac_id],
  2450. RXDMA_MONITOR_DST, 0, mac_for_pdev,
  2451. entries)) {
  2452. QDF_TRACE(QDF_MODULE_ID_DP,
  2453. QDF_TRACE_LEVEL_ERROR,
  2454. FL(RNG_ERR "rxdma_mon_dst_ring"));
  2455. return QDF_STATUS_E_NOMEM;
  2456. }
  2457. entries =
  2458. wlan_cfg_get_dma_mon_stat_ring_size(pdev_cfg_ctx);
  2459. if (dp_srng_setup(soc,
  2460. &pdev->rxdma_mon_status_ring[mac_id],
  2461. RXDMA_MONITOR_STATUS, 0, mac_for_pdev,
  2462. entries)) {
  2463. QDF_TRACE(QDF_MODULE_ID_DP,
  2464. QDF_TRACE_LEVEL_ERROR,
  2465. FL(RNG_ERR "rxdma_mon_status_ring"));
  2466. return QDF_STATUS_E_NOMEM;
  2467. }
  2468. entries =
  2469. wlan_cfg_get_dma_mon_desc_ring_size(pdev_cfg_ctx);
  2470. if (dp_srng_setup(soc,
  2471. &pdev->rxdma_mon_desc_ring[mac_id],
  2472. RXDMA_MONITOR_DESC, 0, mac_for_pdev,
  2473. entries)) {
  2474. QDF_TRACE(QDF_MODULE_ID_DP,
  2475. QDF_TRACE_LEVEL_ERROR,
  2476. FL(RNG_ERR "rxdma_mon_desc_ring"));
  2477. return QDF_STATUS_E_NOMEM;
  2478. }
  2479. } else {
  2480. entries =
  2481. wlan_cfg_get_dma_mon_stat_ring_size(pdev_cfg_ctx);
  2482. if (dp_srng_setup(soc,
  2483. &pdev->rxdma_mon_status_ring[mac_id],
  2484. RXDMA_MONITOR_STATUS, 0, mac_for_pdev,
  2485. entries)) {
  2486. QDF_TRACE(QDF_MODULE_ID_DP,
  2487. QDF_TRACE_LEVEL_ERROR,
  2488. FL(RNG_ERR "rxdma_mon_status_ring"));
  2489. return QDF_STATUS_E_NOMEM;
  2490. }
  2491. }
  2492. }
  2493. return QDF_STATUS_SUCCESS;
  2494. }
  2495. #else
  2496. static
  2497. QDF_STATUS dp_mon_rings_setup(struct dp_soc *soc, struct dp_pdev *pdev)
  2498. {
  2499. return QDF_STATUS_SUCCESS;
  2500. }
  2501. #endif
  2502. /*dp_iterate_update_peer_list - update peer stats on cal client timer
  2503. * @pdev_hdl: pdev handle
  2504. */
  2505. #ifdef ATH_SUPPORT_EXT_STAT
  2506. void dp_iterate_update_peer_list(void *pdev_hdl)
  2507. {
  2508. struct dp_pdev *pdev = (struct dp_pdev *)pdev_hdl;
  2509. struct dp_vdev *vdev = NULL;
  2510. struct dp_peer *peer = NULL;
  2511. DP_PDEV_ITERATE_VDEV_LIST(pdev, vdev) {
  2512. DP_VDEV_ITERATE_PEER_LIST(vdev, peer) {
  2513. dp_cal_client_update_peer_stats(&peer->stats);
  2514. }
  2515. }
  2516. }
  2517. #else
  2518. void dp_iterate_update_peer_list(void *pdev_hdl)
  2519. {
  2520. }
  2521. #endif
  2522. /*
  2523. * dp_pdev_attach_wifi3() - attach txrx pdev
  2524. * @ctrl_pdev: Opaque PDEV object
  2525. * @txrx_soc: Datapath SOC handle
  2526. * @htc_handle: HTC handle for host-target interface
  2527. * @qdf_osdev: QDF OS device
  2528. * @pdev_id: PDEV ID
  2529. *
  2530. * Return: DP PDEV handle on success, NULL on failure
  2531. */
  2532. static struct cdp_pdev *dp_pdev_attach_wifi3(struct cdp_soc_t *txrx_soc,
  2533. struct cdp_ctrl_objmgr_pdev *ctrl_pdev,
  2534. HTC_HANDLE htc_handle, qdf_device_t qdf_osdev, uint8_t pdev_id)
  2535. {
  2536. int tx_ring_size;
  2537. int tx_comp_ring_size;
  2538. int reo_dst_ring_size;
  2539. int entries;
  2540. struct wlan_cfg_dp_soc_ctxt *soc_cfg_ctx;
  2541. int nss_cfg;
  2542. struct dp_soc *soc = (struct dp_soc *)txrx_soc;
  2543. struct dp_pdev *pdev = qdf_mem_malloc(sizeof(*pdev));
  2544. if (!pdev) {
  2545. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2546. FL("DP PDEV memory allocation failed"));
  2547. goto fail0;
  2548. }
  2549. pdev->invalid_peer = qdf_mem_malloc(sizeof(struct dp_peer));
  2550. if (!pdev->invalid_peer) {
  2551. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2552. FL("Invalid peer memory allocation failed"));
  2553. qdf_mem_free(pdev);
  2554. goto fail0;
  2555. }
  2556. soc_cfg_ctx = soc->wlan_cfg_ctx;
  2557. pdev->wlan_cfg_ctx = wlan_cfg_pdev_attach(soc->ctrl_psoc);
  2558. if (!pdev->wlan_cfg_ctx) {
  2559. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2560. FL("pdev cfg_attach failed"));
  2561. qdf_mem_free(pdev->invalid_peer);
  2562. qdf_mem_free(pdev);
  2563. goto fail0;
  2564. }
  2565. /*
  2566. * set nss pdev config based on soc config
  2567. */
  2568. nss_cfg = wlan_cfg_get_dp_soc_nss_cfg(soc_cfg_ctx);
  2569. wlan_cfg_set_dp_pdev_nss_enabled(pdev->wlan_cfg_ctx,
  2570. (nss_cfg & (1 << pdev_id)));
  2571. pdev->soc = soc;
  2572. pdev->ctrl_pdev = ctrl_pdev;
  2573. pdev->pdev_id = pdev_id;
  2574. pdev->lmac_id = wlan_cfg_get_hw_mac_idx(soc->wlan_cfg_ctx, pdev_id);
  2575. soc->pdev_list[pdev_id] = pdev;
  2576. soc->pdev_count++;
  2577. TAILQ_INIT(&pdev->vdev_list);
  2578. qdf_spinlock_create(&pdev->vdev_list_lock);
  2579. pdev->vdev_count = 0;
  2580. qdf_spinlock_create(&pdev->tx_mutex);
  2581. qdf_spinlock_create(&pdev->neighbour_peer_mutex);
  2582. TAILQ_INIT(&pdev->neighbour_peers_list);
  2583. pdev->neighbour_peers_added = false;
  2584. if (dp_soc_cmn_setup(soc)) {
  2585. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2586. FL("dp_soc_cmn_setup failed"));
  2587. goto fail1;
  2588. }
  2589. /* Setup per PDEV TCL rings if configured */
  2590. if (wlan_cfg_per_pdev_tx_ring(soc->wlan_cfg_ctx)) {
  2591. tx_ring_size =
  2592. wlan_cfg_tx_ring_size(soc_cfg_ctx);
  2593. tx_comp_ring_size =
  2594. wlan_cfg_tx_comp_ring_size(soc_cfg_ctx);
  2595. if (dp_srng_setup(soc, &soc->tcl_data_ring[pdev_id], TCL_DATA,
  2596. pdev_id, pdev_id, tx_ring_size)) {
  2597. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2598. FL("dp_srng_setup failed for tcl_data_ring"));
  2599. goto fail1;
  2600. }
  2601. if (dp_srng_setup(soc, &soc->tx_comp_ring[pdev_id],
  2602. WBM2SW_RELEASE, pdev_id, pdev_id, tx_comp_ring_size)) {
  2603. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2604. FL("dp_srng_setup failed for tx_comp_ring"));
  2605. goto fail1;
  2606. }
  2607. soc->num_tcl_data_rings++;
  2608. }
  2609. /* Tx specific init */
  2610. if (dp_tx_pdev_attach(pdev)) {
  2611. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2612. FL("dp_tx_pdev_attach failed"));
  2613. goto fail1;
  2614. }
  2615. reo_dst_ring_size = wlan_cfg_get_reo_dst_ring_size(soc->wlan_cfg_ctx);
  2616. /* Setup per PDEV REO rings if configured */
  2617. if (wlan_cfg_per_pdev_rx_ring(soc_cfg_ctx)) {
  2618. if (dp_srng_setup(soc, &soc->reo_dest_ring[pdev_id], REO_DST,
  2619. pdev_id, pdev_id, reo_dst_ring_size)) {
  2620. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2621. FL("dp_srng_setup failed for reo_dest_ringn"));
  2622. goto fail1;
  2623. }
  2624. soc->num_reo_dest_rings++;
  2625. }
  2626. if (dp_srng_setup(soc, &pdev->rx_refill_buf_ring, RXDMA_BUF, 0, pdev_id,
  2627. wlan_cfg_get_dp_soc_rxdma_refill_ring_size(soc_cfg_ctx))) {
  2628. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2629. FL("dp_srng_setup failed rx refill ring"));
  2630. goto fail1;
  2631. }
  2632. if (dp_rxdma_ring_setup(soc, pdev)) {
  2633. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2634. FL("RXDMA ring config failed"));
  2635. goto fail1;
  2636. }
  2637. if (dp_mon_rings_setup(soc, pdev)) {
  2638. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2639. FL("MONITOR rings setup failed"));
  2640. goto fail1;
  2641. }
  2642. entries = wlan_cfg_get_dp_soc_rxdma_err_dst_ring_size(soc_cfg_ctx);
  2643. if (wlan_cfg_per_pdev_lmac_ring(soc->wlan_cfg_ctx)) {
  2644. if (dp_srng_setup(soc, &pdev->rxdma_err_dst_ring[0], RXDMA_DST,
  2645. 0, pdev_id,
  2646. entries)) {
  2647. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2648. FL(RNG_ERR "rxdma_err_dst_ring"));
  2649. goto fail1;
  2650. }
  2651. }
  2652. if (dp_setup_ipa_rx_refill_buf_ring(soc, pdev))
  2653. goto fail1;
  2654. if (dp_ipa_ring_resource_setup(soc, pdev))
  2655. goto fail1;
  2656. if (dp_ipa_uc_attach(soc, pdev) != QDF_STATUS_SUCCESS) {
  2657. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2658. FL("dp_ipa_uc_attach failed"));
  2659. goto fail1;
  2660. }
  2661. /* Rx specific init */
  2662. if (dp_rx_pdev_attach(pdev)) {
  2663. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2664. FL("dp_rx_pdev_attach failed"));
  2665. goto fail1;
  2666. }
  2667. DP_STATS_INIT(pdev);
  2668. /* Monitor filter init */
  2669. pdev->mon_filter_mode = MON_FILTER_ALL;
  2670. pdev->fp_mgmt_filter = FILTER_MGMT_ALL;
  2671. pdev->fp_ctrl_filter = FILTER_CTRL_ALL;
  2672. pdev->fp_data_filter = FILTER_DATA_ALL;
  2673. pdev->mo_mgmt_filter = FILTER_MGMT_ALL;
  2674. pdev->mo_ctrl_filter = FILTER_CTRL_ALL;
  2675. pdev->mo_data_filter = FILTER_DATA_ALL;
  2676. dp_local_peer_id_pool_init(pdev);
  2677. dp_dscp_tid_map_setup(pdev);
  2678. /* Rx monitor mode specific init */
  2679. if (dp_rx_pdev_mon_attach(pdev)) {
  2680. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2681. "dp_rx_pdev_mon_attach failed");
  2682. goto fail1;
  2683. }
  2684. if (dp_wdi_event_attach(pdev)) {
  2685. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2686. "dp_wdi_evet_attach failed");
  2687. goto fail1;
  2688. }
  2689. /* set the reo destination during initialization */
  2690. pdev->reo_dest = pdev->pdev_id + 1;
  2691. /*
  2692. * initialize ppdu tlv list
  2693. */
  2694. TAILQ_INIT(&pdev->ppdu_info_list);
  2695. pdev->tlv_count = 0;
  2696. pdev->list_depth = 0;
  2697. qdf_mem_zero(&pdev->sojourn_stats, sizeof(struct cdp_tx_sojourn_stats));
  2698. pdev->sojourn_buf = qdf_nbuf_alloc(pdev->soc->osdev,
  2699. sizeof(struct cdp_tx_sojourn_stats), 0, 4,
  2700. TRUE);
  2701. /* initlialize cal client timer */
  2702. dp_cal_client_attach(&pdev->cal_client_ctx, pdev, pdev->soc->osdev,
  2703. &dp_iterate_update_peer_list);
  2704. return (struct cdp_pdev *)pdev;
  2705. fail1:
  2706. dp_pdev_detach_wifi3((struct cdp_pdev *)pdev, 0);
  2707. fail0:
  2708. return NULL;
  2709. }
  2710. /*
  2711. * dp_rxdma_ring_cleanup() - configure the RX DMA rings
  2712. * @soc: data path SoC handle
  2713. * @pdev: Physical device handle
  2714. *
  2715. * Return: void
  2716. */
  2717. #ifdef QCA_HOST2FW_RXBUF_RING
  2718. static void dp_rxdma_ring_cleanup(struct dp_soc *soc,
  2719. struct dp_pdev *pdev)
  2720. {
  2721. int max_mac_rings =
  2722. wlan_cfg_get_num_mac_rings(pdev->wlan_cfg_ctx);
  2723. int i;
  2724. max_mac_rings = max_mac_rings < MAX_RX_MAC_RINGS ?
  2725. max_mac_rings : MAX_RX_MAC_RINGS;
  2726. for (i = 0; i < MAX_RX_MAC_RINGS; i++)
  2727. dp_srng_cleanup(soc, &pdev->rx_mac_buf_ring[i],
  2728. RXDMA_BUF, 1);
  2729. qdf_timer_free(&soc->mon_reap_timer);
  2730. }
  2731. #else
  2732. static void dp_rxdma_ring_cleanup(struct dp_soc *soc,
  2733. struct dp_pdev *pdev)
  2734. {
  2735. }
  2736. #endif
  2737. /*
  2738. * dp_neighbour_peers_detach() - Detach neighbour peers(nac clients)
  2739. * @pdev: device object
  2740. *
  2741. * Return: void
  2742. */
  2743. static void dp_neighbour_peers_detach(struct dp_pdev *pdev)
  2744. {
  2745. struct dp_neighbour_peer *peer = NULL;
  2746. struct dp_neighbour_peer *temp_peer = NULL;
  2747. TAILQ_FOREACH_SAFE(peer, &pdev->neighbour_peers_list,
  2748. neighbour_peer_list_elem, temp_peer) {
  2749. /* delete this peer from the list */
  2750. TAILQ_REMOVE(&pdev->neighbour_peers_list,
  2751. peer, neighbour_peer_list_elem);
  2752. qdf_mem_free(peer);
  2753. }
  2754. qdf_spinlock_destroy(&pdev->neighbour_peer_mutex);
  2755. }
  2756. /**
  2757. * dp_htt_ppdu_stats_detach() - detach stats resources
  2758. * @pdev: Datapath PDEV handle
  2759. *
  2760. * Return: void
  2761. */
  2762. static void dp_htt_ppdu_stats_detach(struct dp_pdev *pdev)
  2763. {
  2764. struct ppdu_info *ppdu_info, *ppdu_info_next;
  2765. TAILQ_FOREACH_SAFE(ppdu_info, &pdev->ppdu_info_list,
  2766. ppdu_info_list_elem, ppdu_info_next) {
  2767. if (!ppdu_info)
  2768. break;
  2769. qdf_assert_always(ppdu_info->nbuf);
  2770. qdf_nbuf_free(ppdu_info->nbuf);
  2771. qdf_mem_free(ppdu_info);
  2772. }
  2773. }
  2774. #if !defined(DISABLE_MON_CONFIG)
  2775. /**
  2776. * dp_mon_ring_deinit() - Cleanup Monitor rings
  2777. *
  2778. * @soc: soc handle
  2779. * @pdev: datapath physical dev handle
  2780. * @mac_id: mac number
  2781. *
  2782. * Return: None
  2783. */
  2784. static
  2785. void dp_mon_ring_deinit(struct dp_soc *soc, struct dp_pdev *pdev,
  2786. int mac_id)
  2787. {
  2788. if (soc->wlan_cfg_ctx->rxdma1_enable) {
  2789. dp_srng_cleanup(soc,
  2790. &pdev->rxdma_mon_buf_ring[mac_id],
  2791. RXDMA_MONITOR_BUF, 0);
  2792. dp_srng_cleanup(soc,
  2793. &pdev->rxdma_mon_dst_ring[mac_id],
  2794. RXDMA_MONITOR_DST, 0);
  2795. dp_srng_cleanup(soc,
  2796. &pdev->rxdma_mon_status_ring[mac_id],
  2797. RXDMA_MONITOR_STATUS, 0);
  2798. dp_srng_cleanup(soc,
  2799. &pdev->rxdma_mon_desc_ring[mac_id],
  2800. RXDMA_MONITOR_DESC, 0);
  2801. dp_srng_cleanup(soc,
  2802. &pdev->rxdma_err_dst_ring[mac_id],
  2803. RXDMA_DST, 0);
  2804. } else {
  2805. dp_srng_cleanup(soc,
  2806. &pdev->rxdma_mon_status_ring[mac_id],
  2807. RXDMA_MONITOR_STATUS, 0);
  2808. dp_srng_cleanup(soc,
  2809. &pdev->rxdma_err_dst_ring[mac_id],
  2810. RXDMA_DST, 0);
  2811. }
  2812. }
  2813. #else
  2814. static void dp_mon_ring_deinit(struct dp_soc *soc, struct dp_pdev *pdev,
  2815. int mac_id)
  2816. {
  2817. }
  2818. #endif
  2819. /*
  2820. * dp_pdev_detach_wifi3() - detach txrx pdev
  2821. * @txrx_pdev: Datapath PDEV handle
  2822. * @force: Force detach
  2823. *
  2824. */
  2825. static void dp_pdev_detach_wifi3(struct cdp_pdev *txrx_pdev, int force)
  2826. {
  2827. struct dp_pdev *pdev = (struct dp_pdev *)txrx_pdev;
  2828. struct dp_soc *soc = pdev->soc;
  2829. qdf_nbuf_t curr_nbuf, next_nbuf;
  2830. int mac_id;
  2831. dp_wdi_event_detach(pdev);
  2832. dp_tx_pdev_detach(pdev);
  2833. if (wlan_cfg_per_pdev_tx_ring(soc->wlan_cfg_ctx)) {
  2834. dp_srng_cleanup(soc, &soc->tcl_data_ring[pdev->pdev_id],
  2835. TCL_DATA, pdev->pdev_id);
  2836. dp_srng_cleanup(soc, &soc->tx_comp_ring[pdev->pdev_id],
  2837. WBM2SW_RELEASE, pdev->pdev_id);
  2838. }
  2839. dp_pktlogmod_exit(pdev);
  2840. dp_rx_pdev_detach(pdev);
  2841. dp_rx_pdev_mon_detach(pdev);
  2842. dp_neighbour_peers_detach(pdev);
  2843. qdf_spinlock_destroy(&pdev->tx_mutex);
  2844. qdf_spinlock_destroy(&pdev->vdev_list_lock);
  2845. dp_ipa_uc_detach(soc, pdev);
  2846. dp_cleanup_ipa_rx_refill_buf_ring(soc, pdev);
  2847. /* Cleanup per PDEV REO rings if configured */
  2848. if (wlan_cfg_per_pdev_rx_ring(soc->wlan_cfg_ctx)) {
  2849. dp_srng_cleanup(soc, &soc->reo_dest_ring[pdev->pdev_id],
  2850. REO_DST, pdev->pdev_id);
  2851. }
  2852. dp_srng_cleanup(soc, &pdev->rx_refill_buf_ring, RXDMA_BUF, 0);
  2853. dp_rxdma_ring_cleanup(soc, pdev);
  2854. for (mac_id = 0; mac_id < NUM_RXDMA_RINGS_PER_PDEV; mac_id++) {
  2855. dp_mon_ring_deinit(soc, pdev, mac_id);
  2856. dp_srng_cleanup(soc, &pdev->rxdma_err_dst_ring[mac_id],
  2857. RXDMA_DST, 0);
  2858. }
  2859. curr_nbuf = pdev->invalid_peer_head_msdu;
  2860. while (curr_nbuf) {
  2861. next_nbuf = qdf_nbuf_next(curr_nbuf);
  2862. qdf_nbuf_free(curr_nbuf);
  2863. curr_nbuf = next_nbuf;
  2864. }
  2865. dp_htt_ppdu_stats_detach(pdev);
  2866. qdf_nbuf_free(pdev->sojourn_buf);
  2867. dp_cal_client_detach(&pdev->cal_client_ctx);
  2868. soc->pdev_list[pdev->pdev_id] = NULL;
  2869. soc->pdev_count--;
  2870. wlan_cfg_pdev_detach(pdev->wlan_cfg_ctx);
  2871. qdf_mem_free(pdev->invalid_peer);
  2872. qdf_mem_free(pdev->dp_txrx_handle);
  2873. qdf_mem_free(pdev);
  2874. }
  2875. /*
  2876. * dp_reo_desc_freelist_destroy() - Flush REO descriptors from deferred freelist
  2877. * @soc: DP SOC handle
  2878. */
  2879. static inline void dp_reo_desc_freelist_destroy(struct dp_soc *soc)
  2880. {
  2881. struct reo_desc_list_node *desc;
  2882. struct dp_rx_tid *rx_tid;
  2883. qdf_spin_lock_bh(&soc->reo_desc_freelist_lock);
  2884. while (qdf_list_remove_front(&soc->reo_desc_freelist,
  2885. (qdf_list_node_t **)&desc) == QDF_STATUS_SUCCESS) {
  2886. rx_tid = &desc->rx_tid;
  2887. qdf_mem_unmap_nbytes_single(soc->osdev,
  2888. rx_tid->hw_qdesc_paddr,
  2889. QDF_DMA_BIDIRECTIONAL,
  2890. rx_tid->hw_qdesc_alloc_size);
  2891. qdf_mem_free(rx_tid->hw_qdesc_vaddr_unaligned);
  2892. qdf_mem_free(desc);
  2893. }
  2894. qdf_spin_unlock_bh(&soc->reo_desc_freelist_lock);
  2895. qdf_list_destroy(&soc->reo_desc_freelist);
  2896. qdf_spinlock_destroy(&soc->reo_desc_freelist_lock);
  2897. }
  2898. /*
  2899. * dp_soc_detach_wifi3() - Detach txrx SOC
  2900. * @txrx_soc: DP SOC handle, struct cdp_soc_t is first element of struct dp_soc.
  2901. */
  2902. static void dp_soc_detach_wifi3(void *txrx_soc)
  2903. {
  2904. struct dp_soc *soc = (struct dp_soc *)txrx_soc;
  2905. int i;
  2906. qdf_atomic_set(&soc->cmn_init_done, 0);
  2907. qdf_flush_work(&soc->htt_stats.work);
  2908. qdf_disable_work(&soc->htt_stats.work);
  2909. /* Free pending htt stats messages */
  2910. qdf_nbuf_queue_free(&soc->htt_stats.msg);
  2911. dp_reo_cmdlist_destroy(soc);
  2912. for (i = 0; i < MAX_PDEV_CNT; i++) {
  2913. if (soc->pdev_list[i])
  2914. dp_pdev_detach_wifi3(
  2915. (struct cdp_pdev *)soc->pdev_list[i], 1);
  2916. }
  2917. dp_peer_find_detach(soc);
  2918. /* TBD: Call Tx and Rx cleanup functions to free buffers and
  2919. * SW descriptors
  2920. */
  2921. /* Free the ring memories */
  2922. /* Common rings */
  2923. dp_srng_cleanup(soc, &soc->wbm_desc_rel_ring, SW2WBM_RELEASE, 0);
  2924. dp_tx_soc_detach(soc);
  2925. /* Tx data rings */
  2926. if (!wlan_cfg_per_pdev_tx_ring(soc->wlan_cfg_ctx)) {
  2927. for (i = 0; i < soc->num_tcl_data_rings; i++) {
  2928. dp_srng_cleanup(soc, &soc->tcl_data_ring[i],
  2929. TCL_DATA, i);
  2930. dp_srng_cleanup(soc, &soc->tx_comp_ring[i],
  2931. WBM2SW_RELEASE, i);
  2932. }
  2933. }
  2934. /* TCL command and status rings */
  2935. dp_srng_cleanup(soc, &soc->tcl_cmd_ring, TCL_CMD, 0);
  2936. dp_srng_cleanup(soc, &soc->tcl_status_ring, TCL_STATUS, 0);
  2937. /* Rx data rings */
  2938. if (!wlan_cfg_per_pdev_rx_ring(soc->wlan_cfg_ctx)) {
  2939. soc->num_reo_dest_rings =
  2940. wlan_cfg_num_reo_dest_rings(soc->wlan_cfg_ctx);
  2941. for (i = 0; i < soc->num_reo_dest_rings; i++) {
  2942. /* TODO: Get number of rings and ring sizes
  2943. * from wlan_cfg
  2944. */
  2945. dp_srng_cleanup(soc, &soc->reo_dest_ring[i],
  2946. REO_DST, i);
  2947. }
  2948. }
  2949. /* REO reinjection ring */
  2950. dp_srng_cleanup(soc, &soc->reo_reinject_ring, REO_REINJECT, 0);
  2951. /* Rx release ring */
  2952. dp_srng_cleanup(soc, &soc->rx_rel_ring, WBM2SW_RELEASE, 0);
  2953. /* Rx exception ring */
  2954. /* TODO: Better to store ring_type and ring_num in
  2955. * dp_srng during setup
  2956. */
  2957. dp_srng_cleanup(soc, &soc->reo_exception_ring, REO_EXCEPTION, 0);
  2958. /* REO command and status rings */
  2959. dp_srng_cleanup(soc, &soc->reo_cmd_ring, REO_CMD, 0);
  2960. dp_srng_cleanup(soc, &soc->reo_status_ring, REO_STATUS, 0);
  2961. dp_hw_link_desc_pool_cleanup(soc);
  2962. qdf_spinlock_destroy(&soc->peer_ref_mutex);
  2963. qdf_spinlock_destroy(&soc->htt_stats.lock);
  2964. htt_soc_detach(soc->htt_handle);
  2965. qdf_spinlock_destroy(&soc->rx.defrag.defrag_lock);
  2966. qdf_spinlock_destroy(&soc->rx.reo_cmd_lock);
  2967. dp_reo_desc_freelist_destroy(soc);
  2968. wlan_cfg_soc_detach(soc->wlan_cfg_ctx);
  2969. dp_soc_wds_detach(soc);
  2970. qdf_spinlock_destroy(&soc->ast_lock);
  2971. qdf_mem_free(soc);
  2972. }
  2973. #if !defined(DISABLE_MON_CONFIG)
  2974. /**
  2975. * dp_mon_htt_srng_setup() - Prepare HTT messages for Monitor rings
  2976. * @soc: soc handle
  2977. * @pdev: physical device handle
  2978. * @mac_id: ring number
  2979. * @mac_for_pdev: mac_id
  2980. *
  2981. * Return: non-zero for failure, zero for success
  2982. */
  2983. static QDF_STATUS dp_mon_htt_srng_setup(struct dp_soc *soc,
  2984. struct dp_pdev *pdev,
  2985. int mac_id,
  2986. int mac_for_pdev)
  2987. {
  2988. QDF_STATUS status = QDF_STATUS_SUCCESS;
  2989. if (soc->wlan_cfg_ctx->rxdma1_enable) {
  2990. status = htt_srng_setup(soc->htt_handle, mac_for_pdev,
  2991. pdev->rxdma_mon_buf_ring[mac_id]
  2992. .hal_srng,
  2993. RXDMA_MONITOR_BUF);
  2994. if (status != QDF_STATUS_SUCCESS) {
  2995. dp_err("Failed to send htt srng setup message for Rxdma mon buf ring");
  2996. return status;
  2997. }
  2998. status = htt_srng_setup(soc->htt_handle, mac_for_pdev,
  2999. pdev->rxdma_mon_dst_ring[mac_id]
  3000. .hal_srng,
  3001. RXDMA_MONITOR_DST);
  3002. if (status != QDF_STATUS_SUCCESS) {
  3003. dp_err("Failed to send htt srng setup message for Rxdma mon dst ring");
  3004. return status;
  3005. }
  3006. status = htt_srng_setup(soc->htt_handle, mac_for_pdev,
  3007. pdev->rxdma_mon_status_ring[mac_id]
  3008. .hal_srng,
  3009. RXDMA_MONITOR_STATUS);
  3010. if (status != QDF_STATUS_SUCCESS) {
  3011. dp_err("Failed to send htt srng setup message for Rxdma mon status ring");
  3012. return status;
  3013. }
  3014. status = htt_srng_setup(soc->htt_handle, mac_for_pdev,
  3015. pdev->rxdma_mon_desc_ring[mac_id]
  3016. .hal_srng,
  3017. RXDMA_MONITOR_DESC);
  3018. if (status != QDF_STATUS_SUCCESS) {
  3019. dp_err("Failed to send htt srng message for Rxdma mon desc ring");
  3020. return status;
  3021. }
  3022. } else {
  3023. status = htt_srng_setup(soc->htt_handle, mac_for_pdev,
  3024. pdev->rxdma_mon_status_ring[mac_id]
  3025. .hal_srng,
  3026. RXDMA_MONITOR_STATUS);
  3027. if (status != QDF_STATUS_SUCCESS) {
  3028. dp_err("Failed to send htt srng setup message for Rxdma mon status ring");
  3029. return status;
  3030. }
  3031. }
  3032. return status;
  3033. }
  3034. #else
  3035. static QDF_STATUS dp_mon_htt_srng_setup(struct dp_soc *soc,
  3036. struct dp_pdev *pdev,
  3037. int mac_id,
  3038. int mac_for_pdev)
  3039. {
  3040. return QDF_STATUS_SUCCESS;
  3041. }
  3042. #endif
  3043. /*
  3044. * dp_rxdma_ring_config() - configure the RX DMA rings
  3045. *
  3046. * This function is used to configure the MAC rings.
  3047. * On MCL host provides buffers in Host2FW ring
  3048. * FW refills (copies) buffers to the ring and updates
  3049. * ring_idx in register
  3050. *
  3051. * @soc: data path SoC handle
  3052. *
  3053. * Return: zero on success, non-zero on failure
  3054. */
  3055. #ifdef QCA_HOST2FW_RXBUF_RING
  3056. static QDF_STATUS dp_rxdma_ring_config(struct dp_soc *soc)
  3057. {
  3058. int i;
  3059. QDF_STATUS status = QDF_STATUS_SUCCESS;
  3060. for (i = 0; i < MAX_PDEV_CNT; i++) {
  3061. struct dp_pdev *pdev = soc->pdev_list[i];
  3062. if (pdev) {
  3063. int mac_id;
  3064. bool dbs_enable = 0;
  3065. int max_mac_rings =
  3066. wlan_cfg_get_num_mac_rings
  3067. (pdev->wlan_cfg_ctx);
  3068. htt_srng_setup(soc->htt_handle, 0,
  3069. pdev->rx_refill_buf_ring.hal_srng,
  3070. RXDMA_BUF);
  3071. if (pdev->rx_refill_buf_ring2.hal_srng)
  3072. htt_srng_setup(soc->htt_handle, 0,
  3073. pdev->rx_refill_buf_ring2.hal_srng,
  3074. RXDMA_BUF);
  3075. if (soc->cdp_soc.ol_ops->
  3076. is_hw_dbs_2x2_capable) {
  3077. dbs_enable = soc->cdp_soc.ol_ops->
  3078. is_hw_dbs_2x2_capable(soc->ctrl_psoc);
  3079. }
  3080. if (dbs_enable) {
  3081. QDF_TRACE(QDF_MODULE_ID_TXRX,
  3082. QDF_TRACE_LEVEL_ERROR,
  3083. FL("DBS enabled max_mac_rings %d"),
  3084. max_mac_rings);
  3085. } else {
  3086. max_mac_rings = 1;
  3087. QDF_TRACE(QDF_MODULE_ID_TXRX,
  3088. QDF_TRACE_LEVEL_ERROR,
  3089. FL("DBS disabled, max_mac_rings %d"),
  3090. max_mac_rings);
  3091. }
  3092. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  3093. FL("pdev_id %d max_mac_rings %d"),
  3094. pdev->pdev_id, max_mac_rings);
  3095. for (mac_id = 0; mac_id < max_mac_rings; mac_id++) {
  3096. int mac_for_pdev = dp_get_mac_id_for_pdev(
  3097. mac_id, pdev->pdev_id);
  3098. QDF_TRACE(QDF_MODULE_ID_TXRX,
  3099. QDF_TRACE_LEVEL_ERROR,
  3100. FL("mac_id %d"), mac_for_pdev);
  3101. htt_srng_setup(soc->htt_handle, mac_for_pdev,
  3102. pdev->rx_mac_buf_ring[mac_id]
  3103. .hal_srng,
  3104. RXDMA_BUF);
  3105. htt_srng_setup(soc->htt_handle, mac_for_pdev,
  3106. pdev->rxdma_err_dst_ring[mac_id]
  3107. .hal_srng,
  3108. RXDMA_DST);
  3109. /* Configure monitor mode rings */
  3110. status = dp_mon_htt_srng_setup(soc, pdev,
  3111. mac_id,
  3112. mac_for_pdev);
  3113. if (status != QDF_STATUS_SUCCESS) {
  3114. dp_err("Failed to send htt monitor messages to target");
  3115. return status;
  3116. }
  3117. }
  3118. }
  3119. }
  3120. /*
  3121. * Timer to reap rxdma status rings.
  3122. * Needed until we enable ppdu end interrupts
  3123. */
  3124. qdf_timer_init(soc->osdev, &soc->mon_reap_timer,
  3125. dp_service_mon_rings, (void *)soc,
  3126. QDF_TIMER_TYPE_WAKE_APPS);
  3127. soc->reap_timer_init = 1;
  3128. return status;
  3129. }
  3130. #else
  3131. /* This is only for WIN */
  3132. static QDF_STATUS dp_rxdma_ring_config(struct dp_soc *soc)
  3133. {
  3134. int i;
  3135. int mac_id;
  3136. QDF_STATUS status = QDF_STATUS_SUCCESS;
  3137. for (i = 0; i < MAX_PDEV_CNT; i++) {
  3138. struct dp_pdev *pdev = soc->pdev_list[i];
  3139. if (pdev == NULL)
  3140. continue;
  3141. for (mac_id = 0; mac_id < NUM_RXDMA_RINGS_PER_PDEV; mac_id++) {
  3142. int mac_for_pdev = dp_get_mac_id_for_pdev(mac_id, i);
  3143. htt_srng_setup(soc->htt_handle, mac_for_pdev,
  3144. pdev->rx_refill_buf_ring.hal_srng, RXDMA_BUF);
  3145. #ifndef DISABLE_MON_CONFIG
  3146. htt_srng_setup(soc->htt_handle, mac_for_pdev,
  3147. pdev->rxdma_mon_buf_ring[mac_id].hal_srng,
  3148. RXDMA_MONITOR_BUF);
  3149. htt_srng_setup(soc->htt_handle, mac_for_pdev,
  3150. pdev->rxdma_mon_dst_ring[mac_id].hal_srng,
  3151. RXDMA_MONITOR_DST);
  3152. htt_srng_setup(soc->htt_handle, mac_for_pdev,
  3153. pdev->rxdma_mon_status_ring[mac_id].hal_srng,
  3154. RXDMA_MONITOR_STATUS);
  3155. htt_srng_setup(soc->htt_handle, mac_for_pdev,
  3156. pdev->rxdma_mon_desc_ring[mac_id].hal_srng,
  3157. RXDMA_MONITOR_DESC);
  3158. #endif
  3159. htt_srng_setup(soc->htt_handle, mac_for_pdev,
  3160. pdev->rxdma_err_dst_ring[mac_id].hal_srng,
  3161. RXDMA_DST);
  3162. }
  3163. }
  3164. return status;
  3165. }
  3166. #endif
  3167. /*
  3168. * dp_soc_attach_target_wifi3() - SOC initialization in the target
  3169. * @cdp_soc: Opaque Datapath SOC handle
  3170. *
  3171. * Return: zero on success, non-zero on failure
  3172. */
  3173. static QDF_STATUS
  3174. dp_soc_attach_target_wifi3(struct cdp_soc_t *cdp_soc)
  3175. {
  3176. struct dp_soc *soc = (struct dp_soc *)cdp_soc;
  3177. QDF_STATUS status = QDF_STATUS_SUCCESS;
  3178. htt_soc_attach_target(soc->htt_handle);
  3179. status = dp_rxdma_ring_config(soc);
  3180. if (status != QDF_STATUS_SUCCESS) {
  3181. dp_err("Failed to send htt srng setup messages to target");
  3182. return status;
  3183. }
  3184. DP_STATS_INIT(soc);
  3185. /* initialize work queue for stats processing */
  3186. qdf_create_work(0, &soc->htt_stats.work, htt_t2h_stats_handler, soc);
  3187. return QDF_STATUS_SUCCESS;
  3188. }
  3189. /*
  3190. * dp_soc_get_nss_cfg_wifi3() - SOC get nss config
  3191. * @txrx_soc: Datapath SOC handle
  3192. */
  3193. static int dp_soc_get_nss_cfg_wifi3(struct cdp_soc_t *cdp_soc)
  3194. {
  3195. struct dp_soc *dsoc = (struct dp_soc *)cdp_soc;
  3196. return wlan_cfg_get_dp_soc_nss_cfg(dsoc->wlan_cfg_ctx);
  3197. }
  3198. /*
  3199. * dp_soc_set_nss_cfg_wifi3() - SOC set nss config
  3200. * @txrx_soc: Datapath SOC handle
  3201. * @nss_cfg: nss config
  3202. */
  3203. static void dp_soc_set_nss_cfg_wifi3(struct cdp_soc_t *cdp_soc, int config)
  3204. {
  3205. struct dp_soc *dsoc = (struct dp_soc *)cdp_soc;
  3206. struct wlan_cfg_dp_soc_ctxt *wlan_cfg_ctx = dsoc->wlan_cfg_ctx;
  3207. wlan_cfg_set_dp_soc_nss_cfg(wlan_cfg_ctx, config);
  3208. /*
  3209. * TODO: masked out based on the per offloaded radio
  3210. */
  3211. if (config == dp_nss_cfg_dbdc) {
  3212. wlan_cfg_set_num_tx_desc_pool(wlan_cfg_ctx, 0);
  3213. wlan_cfg_set_num_tx_ext_desc_pool(wlan_cfg_ctx, 0);
  3214. wlan_cfg_set_num_tx_desc(wlan_cfg_ctx, 0);
  3215. wlan_cfg_set_num_tx_ext_desc(wlan_cfg_ctx, 0);
  3216. }
  3217. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  3218. FL("nss-wifi<0> nss config is enabled"));
  3219. }
  3220. /*
  3221. * dp_vdev_attach_wifi3() - attach txrx vdev
  3222. * @txrx_pdev: Datapath PDEV handle
  3223. * @vdev_mac_addr: MAC address of the virtual interface
  3224. * @vdev_id: VDEV Id
  3225. * @wlan_op_mode: VDEV operating mode
  3226. *
  3227. * Return: DP VDEV handle on success, NULL on failure
  3228. */
  3229. static struct cdp_vdev *dp_vdev_attach_wifi3(struct cdp_pdev *txrx_pdev,
  3230. uint8_t *vdev_mac_addr, uint8_t vdev_id, enum wlan_op_mode op_mode)
  3231. {
  3232. struct dp_pdev *pdev = (struct dp_pdev *)txrx_pdev;
  3233. struct dp_soc *soc = pdev->soc;
  3234. struct dp_vdev *vdev = qdf_mem_malloc(sizeof(*vdev));
  3235. if (!vdev) {
  3236. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  3237. FL("DP VDEV memory allocation failed"));
  3238. goto fail0;
  3239. }
  3240. vdev->pdev = pdev;
  3241. vdev->vdev_id = vdev_id;
  3242. vdev->opmode = op_mode;
  3243. vdev->osdev = soc->osdev;
  3244. vdev->osif_rx = NULL;
  3245. vdev->osif_rsim_rx_decap = NULL;
  3246. vdev->osif_get_key = NULL;
  3247. vdev->osif_rx_mon = NULL;
  3248. vdev->osif_tx_free_ext = NULL;
  3249. vdev->osif_vdev = NULL;
  3250. vdev->delete.pending = 0;
  3251. vdev->safemode = 0;
  3252. vdev->drop_unenc = 1;
  3253. vdev->sec_type = cdp_sec_type_none;
  3254. #ifdef notyet
  3255. vdev->filters_num = 0;
  3256. #endif
  3257. qdf_mem_copy(
  3258. &vdev->mac_addr.raw[0], vdev_mac_addr, OL_TXRX_MAC_ADDR_LEN);
  3259. /* TODO: Initialize default HTT meta data that will be used in
  3260. * TCL descriptors for packets transmitted from this VDEV
  3261. */
  3262. TAILQ_INIT(&vdev->peer_list);
  3263. if (wlan_op_mode_monitor == vdev->opmode)
  3264. return (struct cdp_vdev *)vdev;
  3265. vdev->tx_encap_type = wlan_cfg_pkt_type(soc->wlan_cfg_ctx);
  3266. vdev->rx_decap_type = wlan_cfg_pkt_type(soc->wlan_cfg_ctx);
  3267. vdev->dscp_tid_map_id = 0;
  3268. vdev->mcast_enhancement_en = 0;
  3269. vdev->raw_mode_war = wlan_cfg_get_raw_mode_war(soc->wlan_cfg_ctx);
  3270. qdf_spin_lock_bh(&pdev->vdev_list_lock);
  3271. /* add this vdev into the pdev's list */
  3272. TAILQ_INSERT_TAIL(&pdev->vdev_list, vdev, vdev_list_elem);
  3273. qdf_spin_unlock_bh(&pdev->vdev_list_lock);
  3274. pdev->vdev_count++;
  3275. dp_tx_vdev_attach(vdev);
  3276. if ((soc->intr_mode == DP_INTR_POLL) &&
  3277. wlan_cfg_get_num_contexts(soc->wlan_cfg_ctx) != 0) {
  3278. if (pdev->vdev_count == 1)
  3279. qdf_timer_mod(&soc->int_timer, DP_INTR_POLL_TIMER_MS);
  3280. }
  3281. if (pdev->vdev_count == 1)
  3282. dp_lro_hash_setup(soc, pdev);
  3283. /* LRO */
  3284. if (wlan_cfg_is_lro_enabled(soc->wlan_cfg_ctx) &&
  3285. wlan_op_mode_sta == vdev->opmode)
  3286. vdev->lro_enable = true;
  3287. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  3288. "LRO: vdev_id %d lro_enable %d", vdev_id, vdev->lro_enable);
  3289. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  3290. "Created vdev %pK (%pM)", vdev, vdev->mac_addr.raw);
  3291. DP_STATS_INIT(vdev);
  3292. if (wlan_op_mode_sta == vdev->opmode)
  3293. dp_peer_create_wifi3((struct cdp_vdev *)vdev,
  3294. vdev->mac_addr.raw,
  3295. NULL);
  3296. return (struct cdp_vdev *)vdev;
  3297. fail0:
  3298. return NULL;
  3299. }
  3300. /**
  3301. * dp_vdev_register_wifi3() - Register VDEV operations from osif layer
  3302. * @vdev: Datapath VDEV handle
  3303. * @osif_vdev: OSIF vdev handle
  3304. * @ctrl_vdev: UMAC vdev handle
  3305. * @txrx_ops: Tx and Rx operations
  3306. *
  3307. * Return: DP VDEV handle on success, NULL on failure
  3308. */
  3309. static void dp_vdev_register_wifi3(struct cdp_vdev *vdev_handle,
  3310. void *osif_vdev, struct cdp_ctrl_objmgr_vdev *ctrl_vdev,
  3311. struct ol_txrx_ops *txrx_ops)
  3312. {
  3313. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  3314. vdev->osif_vdev = osif_vdev;
  3315. vdev->ctrl_vdev = ctrl_vdev;
  3316. vdev->osif_rx = txrx_ops->rx.rx;
  3317. vdev->osif_rx_stack = txrx_ops->rx.rx_stack;
  3318. vdev->osif_rsim_rx_decap = txrx_ops->rx.rsim_rx_decap;
  3319. vdev->osif_get_key = txrx_ops->get_key;
  3320. vdev->osif_rx_mon = txrx_ops->rx.mon;
  3321. vdev->osif_tx_free_ext = txrx_ops->tx.tx_free_ext;
  3322. #ifdef notyet
  3323. #if ATH_SUPPORT_WAPI
  3324. vdev->osif_check_wai = txrx_ops->rx.wai_check;
  3325. #endif
  3326. #endif
  3327. #ifdef UMAC_SUPPORT_PROXY_ARP
  3328. vdev->osif_proxy_arp = txrx_ops->proxy_arp;
  3329. #endif
  3330. vdev->me_convert = txrx_ops->me_convert;
  3331. /* TODO: Enable the following once Tx code is integrated */
  3332. if (vdev->mesh_vdev)
  3333. txrx_ops->tx.tx = dp_tx_send_mesh;
  3334. else
  3335. txrx_ops->tx.tx = dp_tx_send;
  3336. txrx_ops->tx.tx_exception = dp_tx_send_exception;
  3337. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO_LOW,
  3338. "DP Vdev Register success");
  3339. }
  3340. /**
  3341. * dp_vdev_flush_peers() - Forcibily Flush peers of vdev
  3342. * @vdev: Datapath VDEV handle
  3343. *
  3344. * Return: void
  3345. */
  3346. static void dp_vdev_flush_peers(struct dp_vdev *vdev)
  3347. {
  3348. struct dp_pdev *pdev = vdev->pdev;
  3349. struct dp_soc *soc = pdev->soc;
  3350. struct dp_peer *peer;
  3351. uint16_t *peer_ids;
  3352. uint8_t i = 0, j = 0;
  3353. peer_ids = qdf_mem_malloc(soc->max_peers * sizeof(peer_ids[0]));
  3354. if (!peer_ids) {
  3355. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  3356. "DP alloc failure - unable to flush peers");
  3357. return;
  3358. }
  3359. qdf_spin_lock_bh(&soc->peer_ref_mutex);
  3360. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  3361. for (i = 0; i < MAX_NUM_PEER_ID_PER_PEER; i++)
  3362. if (peer->peer_ids[i] != HTT_INVALID_PEER)
  3363. if (j < soc->max_peers)
  3364. peer_ids[j++] = peer->peer_ids[i];
  3365. }
  3366. qdf_spin_unlock_bh(&soc->peer_ref_mutex);
  3367. for (i = 0; i < j ; i++)
  3368. dp_rx_peer_unmap_handler(soc, peer_ids[i], vdev->vdev_id,
  3369. NULL, 0);
  3370. qdf_mem_free(peer_ids);
  3371. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO_HIGH,
  3372. FL("Flushed peers for vdev object %pK "), vdev);
  3373. }
  3374. /*
  3375. * dp_vdev_detach_wifi3() - Detach txrx vdev
  3376. * @txrx_vdev: Datapath VDEV handle
  3377. * @callback: Callback OL_IF on completion of detach
  3378. * @cb_context: Callback context
  3379. *
  3380. */
  3381. static void dp_vdev_detach_wifi3(struct cdp_vdev *vdev_handle,
  3382. ol_txrx_vdev_delete_cb callback, void *cb_context)
  3383. {
  3384. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  3385. struct dp_pdev *pdev = vdev->pdev;
  3386. struct dp_soc *soc = pdev->soc;
  3387. struct dp_neighbour_peer *peer = NULL;
  3388. /* preconditions */
  3389. qdf_assert(vdev);
  3390. if (wlan_op_mode_monitor == vdev->opmode)
  3391. goto free_vdev;
  3392. if (wlan_op_mode_sta == vdev->opmode)
  3393. dp_peer_delete_wifi3(vdev->vap_bss_peer, 0);
  3394. /*
  3395. * If Target is hung, flush all peers before detaching vdev
  3396. * this will free all references held due to missing
  3397. * unmap commands from Target
  3398. */
  3399. if (hif_get_target_status(soc->hif_handle) == TARGET_STATUS_RESET)
  3400. dp_vdev_flush_peers(vdev);
  3401. /*
  3402. * Use peer_ref_mutex while accessing peer_list, in case
  3403. * a peer is in the process of being removed from the list.
  3404. */
  3405. qdf_spin_lock_bh(&soc->peer_ref_mutex);
  3406. /* check that the vdev has no peers allocated */
  3407. if (!TAILQ_EMPTY(&vdev->peer_list)) {
  3408. /* debug print - will be removed later */
  3409. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_WARN,
  3410. FL("not deleting vdev object %pK (%pM)"
  3411. "until deletion finishes for all its peers"),
  3412. vdev, vdev->mac_addr.raw);
  3413. /* indicate that the vdev needs to be deleted */
  3414. vdev->delete.pending = 1;
  3415. vdev->delete.callback = callback;
  3416. vdev->delete.context = cb_context;
  3417. qdf_spin_unlock_bh(&soc->peer_ref_mutex);
  3418. return;
  3419. }
  3420. qdf_spin_unlock_bh(&soc->peer_ref_mutex);
  3421. qdf_spin_lock_bh(&pdev->neighbour_peer_mutex);
  3422. TAILQ_FOREACH(peer, &pdev->neighbour_peers_list,
  3423. neighbour_peer_list_elem) {
  3424. QDF_ASSERT(peer->vdev != vdev);
  3425. }
  3426. qdf_spin_unlock_bh(&pdev->neighbour_peer_mutex);
  3427. qdf_spin_lock_bh(&pdev->vdev_list_lock);
  3428. dp_tx_vdev_detach(vdev);
  3429. /* remove the vdev from its parent pdev's list */
  3430. TAILQ_REMOVE(&pdev->vdev_list, vdev, vdev_list_elem);
  3431. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO_HIGH,
  3432. FL("deleting vdev object %pK (%pM)"), vdev, vdev->mac_addr.raw);
  3433. qdf_spin_unlock_bh(&pdev->vdev_list_lock);
  3434. free_vdev:
  3435. qdf_mem_free(vdev);
  3436. if (callback)
  3437. callback(cb_context);
  3438. }
  3439. /*
  3440. * dp_peer_delete_ast_entries(): Delete all AST entries for a peer
  3441. * @soc - datapath soc handle
  3442. * @peer - datapath peer handle
  3443. *
  3444. * Delete the AST entries belonging to a peer
  3445. */
  3446. #ifdef FEATURE_AST
  3447. static inline void dp_peer_delete_ast_entries(struct dp_soc *soc,
  3448. struct dp_peer *peer)
  3449. {
  3450. struct dp_ast_entry *ast_entry, *temp_ast_entry;
  3451. qdf_spin_lock_bh(&soc->ast_lock);
  3452. DP_PEER_ITERATE_ASE_LIST(peer, ast_entry, temp_ast_entry)
  3453. dp_peer_del_ast(soc, ast_entry);
  3454. peer->self_ast_entry = NULL;
  3455. TAILQ_INIT(&peer->ast_entry_list);
  3456. qdf_spin_unlock_bh(&soc->ast_lock);
  3457. }
  3458. #else
  3459. static inline void dp_peer_delete_ast_entries(struct dp_soc *soc,
  3460. struct dp_peer *peer)
  3461. {
  3462. }
  3463. #endif
  3464. #if ATH_SUPPORT_WRAP
  3465. static inline struct dp_peer *dp_peer_can_reuse(struct dp_vdev *vdev,
  3466. uint8_t *peer_mac_addr)
  3467. {
  3468. struct dp_peer *peer;
  3469. peer = dp_peer_find_hash_find(vdev->pdev->soc, peer_mac_addr,
  3470. 0, vdev->vdev_id);
  3471. if (!peer)
  3472. return NULL;
  3473. if (peer->bss_peer)
  3474. return peer;
  3475. dp_peer_unref_delete(peer);
  3476. return NULL;
  3477. }
  3478. #else
  3479. static inline struct dp_peer *dp_peer_can_reuse(struct dp_vdev *vdev,
  3480. uint8_t *peer_mac_addr)
  3481. {
  3482. struct dp_peer *peer;
  3483. peer = dp_peer_find_hash_find(vdev->pdev->soc, peer_mac_addr,
  3484. 0, vdev->vdev_id);
  3485. if (!peer)
  3486. return NULL;
  3487. if (peer->bss_peer && (peer->vdev->vdev_id == vdev->vdev_id))
  3488. return peer;
  3489. dp_peer_unref_delete(peer);
  3490. return NULL;
  3491. }
  3492. #endif
  3493. #if defined(FEATURE_AST) && !defined(AST_HKV1_WORKAROUND)
  3494. static inline void dp_peer_ast_handle_roam_del(struct dp_soc *soc,
  3495. uint8_t *peer_mac_addr)
  3496. {
  3497. struct dp_ast_entry *ast_entry;
  3498. qdf_spin_lock_bh(&soc->ast_lock);
  3499. ast_entry = dp_peer_ast_hash_find_soc(soc, peer_mac_addr);
  3500. if (ast_entry && ast_entry->next_hop)
  3501. dp_peer_del_ast(soc, ast_entry);
  3502. qdf_spin_unlock_bh(&soc->ast_lock);
  3503. }
  3504. #else
  3505. static inline void dp_peer_ast_handle_roam_del(struct dp_soc *soc,
  3506. uint8_t *peer_mac_addr)
  3507. {
  3508. }
  3509. #endif
  3510. /*
  3511. * dp_peer_create_wifi3() - attach txrx peer
  3512. * @txrx_vdev: Datapath VDEV handle
  3513. * @peer_mac_addr: Peer MAC address
  3514. *
  3515. * Return: DP peeer handle on success, NULL on failure
  3516. */
  3517. static void *dp_peer_create_wifi3(struct cdp_vdev *vdev_handle,
  3518. uint8_t *peer_mac_addr, struct cdp_ctrl_objmgr_peer *ctrl_peer)
  3519. {
  3520. struct dp_peer *peer;
  3521. int i;
  3522. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  3523. struct dp_pdev *pdev;
  3524. struct dp_soc *soc;
  3525. enum cdp_txrx_ast_entry_type ast_type = CDP_TXRX_AST_TYPE_STATIC;
  3526. /* preconditions */
  3527. qdf_assert(vdev);
  3528. qdf_assert(peer_mac_addr);
  3529. pdev = vdev->pdev;
  3530. soc = pdev->soc;
  3531. /*
  3532. * If a peer entry with given MAC address already exists,
  3533. * reuse the peer and reset the state of peer.
  3534. */
  3535. peer = dp_peer_can_reuse(vdev, peer_mac_addr);
  3536. if (peer) {
  3537. qdf_atomic_init(&peer->is_default_route_set);
  3538. dp_peer_cleanup(vdev, peer);
  3539. peer->delete_in_progress = false;
  3540. dp_peer_delete_ast_entries(soc, peer);
  3541. if ((vdev->opmode == wlan_op_mode_sta) &&
  3542. !qdf_mem_cmp(peer_mac_addr, &vdev->mac_addr.raw[0],
  3543. DP_MAC_ADDR_LEN)) {
  3544. ast_type = CDP_TXRX_AST_TYPE_SELF;
  3545. }
  3546. dp_peer_add_ast(soc, peer, peer_mac_addr, ast_type, 0);
  3547. /*
  3548. * Control path maintains a node count which is incremented
  3549. * for every new peer create command. Since new peer is not being
  3550. * created and earlier reference is reused here,
  3551. * peer_unref_delete event is sent to control path to
  3552. * increment the count back.
  3553. */
  3554. if (soc->cdp_soc.ol_ops->peer_unref_delete) {
  3555. soc->cdp_soc.ol_ops->peer_unref_delete(pdev->ctrl_pdev,
  3556. vdev->vdev_id, peer->mac_addr.raw);
  3557. }
  3558. peer->ctrl_peer = ctrl_peer;
  3559. dp_local_peer_id_alloc(pdev, peer);
  3560. DP_STATS_INIT(peer);
  3561. return (void *)peer;
  3562. } else {
  3563. /*
  3564. * When a STA roams from RPTR AP to ROOT AP and vice versa, we
  3565. * need to remove the AST entry which was earlier added as a WDS
  3566. * entry.
  3567. * If an AST entry exists, but no peer entry exists with a given
  3568. * MAC addresses, we could deduce it as a WDS entry
  3569. */
  3570. dp_peer_ast_handle_roam_del(soc, peer_mac_addr);
  3571. }
  3572. #ifdef notyet
  3573. peer = (struct dp_peer *)qdf_mempool_alloc(soc->osdev,
  3574. soc->mempool_ol_ath_peer);
  3575. #else
  3576. peer = (struct dp_peer *)qdf_mem_malloc(sizeof(*peer));
  3577. #endif
  3578. if (!peer)
  3579. return NULL; /* failure */
  3580. qdf_mem_zero(peer, sizeof(struct dp_peer));
  3581. TAILQ_INIT(&peer->ast_entry_list);
  3582. /* store provided params */
  3583. peer->vdev = vdev;
  3584. peer->ctrl_peer = ctrl_peer;
  3585. if ((vdev->opmode == wlan_op_mode_sta) &&
  3586. !qdf_mem_cmp(peer_mac_addr, &vdev->mac_addr.raw[0],
  3587. DP_MAC_ADDR_LEN)) {
  3588. ast_type = CDP_TXRX_AST_TYPE_SELF;
  3589. }
  3590. dp_peer_add_ast(soc, peer, peer_mac_addr, ast_type, 0);
  3591. qdf_spinlock_create(&peer->peer_info_lock);
  3592. qdf_mem_copy(
  3593. &peer->mac_addr.raw[0], peer_mac_addr, OL_TXRX_MAC_ADDR_LEN);
  3594. /* TODO: See of rx_opt_proc is really required */
  3595. peer->rx_opt_proc = soc->rx_opt_proc;
  3596. /* initialize the peer_id */
  3597. for (i = 0; i < MAX_NUM_PEER_ID_PER_PEER; i++)
  3598. peer->peer_ids[i] = HTT_INVALID_PEER;
  3599. qdf_spin_lock_bh(&soc->peer_ref_mutex);
  3600. qdf_atomic_init(&peer->ref_cnt);
  3601. /* keep one reference for attach */
  3602. qdf_atomic_inc(&peer->ref_cnt);
  3603. /* add this peer into the vdev's list */
  3604. if (wlan_op_mode_sta == vdev->opmode)
  3605. TAILQ_INSERT_HEAD(&vdev->peer_list, peer, peer_list_elem);
  3606. else
  3607. TAILQ_INSERT_TAIL(&vdev->peer_list, peer, peer_list_elem);
  3608. qdf_spin_unlock_bh(&soc->peer_ref_mutex);
  3609. /* TODO: See if hash based search is required */
  3610. dp_peer_find_hash_add(soc, peer);
  3611. /* Initialize the peer state */
  3612. peer->state = OL_TXRX_PEER_STATE_DISC;
  3613. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO_HIGH,
  3614. "vdev %pK created peer %pK (%pM) ref_cnt: %d",
  3615. vdev, peer, peer->mac_addr.raw,
  3616. qdf_atomic_read(&peer->ref_cnt));
  3617. /*
  3618. * For every peer MAp message search and set if bss_peer
  3619. */
  3620. if (memcmp(peer->mac_addr.raw, vdev->mac_addr.raw, 6) == 0) {
  3621. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO_HIGH,
  3622. "vdev bss_peer!!!!");
  3623. peer->bss_peer = 1;
  3624. vdev->vap_bss_peer = peer;
  3625. }
  3626. for (i = 0; i < DP_MAX_TIDS; i++)
  3627. qdf_spinlock_create(&peer->rx_tid[i].tid_lock);
  3628. dp_local_peer_id_alloc(pdev, peer);
  3629. DP_STATS_INIT(peer);
  3630. return (void *)peer;
  3631. }
  3632. /*
  3633. * dp_vdev_get_default_reo_hash() - get reo dest ring and hash values for a vdev
  3634. * @vdev: Datapath VDEV handle
  3635. * @reo_dest: pointer to default reo_dest ring for vdev to be populated
  3636. * @hash_based: pointer to hash value (enabled/disabled) to be populated
  3637. *
  3638. * Return: None
  3639. */
  3640. static
  3641. void dp_vdev_get_default_reo_hash(struct dp_vdev *vdev,
  3642. enum cdp_host_reo_dest_ring *reo_dest,
  3643. bool *hash_based)
  3644. {
  3645. struct dp_soc *soc;
  3646. struct dp_pdev *pdev;
  3647. pdev = vdev->pdev;
  3648. soc = pdev->soc;
  3649. /*
  3650. * hash based steering is disabled for Radios which are offloaded
  3651. * to NSS
  3652. */
  3653. if (!wlan_cfg_get_dp_pdev_nss_enabled(pdev->wlan_cfg_ctx))
  3654. *hash_based = wlan_cfg_is_rx_hash_enabled(soc->wlan_cfg_ctx);
  3655. /*
  3656. * Below line of code will ensure the proper reo_dest ring is chosen
  3657. * for cases where toeplitz hash cannot be generated (ex: non TCP/UDP)
  3658. */
  3659. *reo_dest = pdev->reo_dest;
  3660. }
  3661. #ifdef IPA_OFFLOAD
  3662. /*
  3663. * dp_peer_setup_get_reo_hash() - get reo dest ring and hash values for a peer
  3664. * @vdev: Datapath VDEV handle
  3665. * @reo_dest: pointer to default reo_dest ring for vdev to be populated
  3666. * @hash_based: pointer to hash value (enabled/disabled) to be populated
  3667. *
  3668. * If IPA is enabled in ini, for SAP mode, disable hash based
  3669. * steering, use default reo_dst ring for RX. Use config values for other modes.
  3670. * Return: None
  3671. */
  3672. static void dp_peer_setup_get_reo_hash(struct dp_vdev *vdev,
  3673. enum cdp_host_reo_dest_ring *reo_dest,
  3674. bool *hash_based)
  3675. {
  3676. struct dp_soc *soc;
  3677. struct dp_pdev *pdev;
  3678. pdev = vdev->pdev;
  3679. soc = pdev->soc;
  3680. dp_vdev_get_default_reo_hash(vdev, reo_dest, hash_based);
  3681. /*
  3682. * If IPA is enabled, disable hash-based flow steering and set
  3683. * reo_dest_ring_4 as the REO ring to receive packets on.
  3684. * IPA is configured to reap reo_dest_ring_4.
  3685. *
  3686. * Note - REO DST indexes are from 0 - 3, while cdp_host_reo_dest_ring
  3687. * value enum value is from 1 - 4.
  3688. * Hence, *reo_dest = IPA_REO_DEST_RING_IDX + 1
  3689. */
  3690. if (wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx)) {
  3691. if (vdev->opmode == wlan_op_mode_ap) {
  3692. *reo_dest = IPA_REO_DEST_RING_IDX + 1;
  3693. *hash_based = 0;
  3694. }
  3695. }
  3696. }
  3697. #else
  3698. /*
  3699. * dp_peer_setup_get_reo_hash() - get reo dest ring and hash values for a peer
  3700. * @vdev: Datapath VDEV handle
  3701. * @reo_dest: pointer to default reo_dest ring for vdev to be populated
  3702. * @hash_based: pointer to hash value (enabled/disabled) to be populated
  3703. *
  3704. * Use system config values for hash based steering.
  3705. * Return: None
  3706. */
  3707. static void dp_peer_setup_get_reo_hash(struct dp_vdev *vdev,
  3708. enum cdp_host_reo_dest_ring *reo_dest,
  3709. bool *hash_based)
  3710. {
  3711. dp_vdev_get_default_reo_hash(vdev, reo_dest, hash_based);
  3712. }
  3713. #endif /* IPA_OFFLOAD */
  3714. /*
  3715. * dp_peer_setup_wifi3() - initialize the peer
  3716. * @vdev_hdl: virtual device object
  3717. * @peer: Peer object
  3718. *
  3719. * Return: void
  3720. */
  3721. static void dp_peer_setup_wifi3(struct cdp_vdev *vdev_hdl, void *peer_hdl)
  3722. {
  3723. struct dp_peer *peer = (struct dp_peer *)peer_hdl;
  3724. struct dp_vdev *vdev = (struct dp_vdev *)vdev_hdl;
  3725. struct dp_pdev *pdev;
  3726. struct dp_soc *soc;
  3727. bool hash_based = 0;
  3728. enum cdp_host_reo_dest_ring reo_dest;
  3729. /* preconditions */
  3730. qdf_assert(vdev);
  3731. qdf_assert(peer);
  3732. pdev = vdev->pdev;
  3733. soc = pdev->soc;
  3734. peer->last_assoc_rcvd = 0;
  3735. peer->last_disassoc_rcvd = 0;
  3736. peer->last_deauth_rcvd = 0;
  3737. dp_peer_setup_get_reo_hash(vdev, &reo_dest, &hash_based);
  3738. dp_info("pdev: %d vdev :%d opmode:%u hash-based-steering:%d default-reo_dest:%u",
  3739. pdev->pdev_id, vdev->vdev_id,
  3740. vdev->opmode, hash_based, reo_dest);
  3741. /*
  3742. * There are corner cases where the AD1 = AD2 = "VAPs address"
  3743. * i.e both the devices have same MAC address. In these
  3744. * cases we want such pkts to be processed in NULL Q handler
  3745. * which is REO2TCL ring. for this reason we should
  3746. * not setup reo_queues and default route for bss_peer.
  3747. */
  3748. if (peer->bss_peer && vdev->opmode == wlan_op_mode_ap)
  3749. return;
  3750. if (soc->cdp_soc.ol_ops->peer_set_default_routing) {
  3751. /* TODO: Check the destination ring number to be passed to FW */
  3752. soc->cdp_soc.ol_ops->peer_set_default_routing(
  3753. pdev->ctrl_pdev, peer->mac_addr.raw,
  3754. peer->vdev->vdev_id, hash_based, reo_dest);
  3755. }
  3756. qdf_atomic_set(&peer->is_default_route_set, 1);
  3757. dp_peer_rx_init(pdev, peer);
  3758. return;
  3759. }
  3760. /*
  3761. * dp_set_vdev_tx_encap_type() - set the encap type of the vdev
  3762. * @vdev_handle: virtual device object
  3763. * @htt_pkt_type: type of pkt
  3764. *
  3765. * Return: void
  3766. */
  3767. static void dp_set_vdev_tx_encap_type(struct cdp_vdev *vdev_handle,
  3768. enum htt_cmn_pkt_type val)
  3769. {
  3770. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  3771. vdev->tx_encap_type = val;
  3772. }
  3773. /*
  3774. * dp_set_vdev_rx_decap_type() - set the decap type of the vdev
  3775. * @vdev_handle: virtual device object
  3776. * @htt_pkt_type: type of pkt
  3777. *
  3778. * Return: void
  3779. */
  3780. static void dp_set_vdev_rx_decap_type(struct cdp_vdev *vdev_handle,
  3781. enum htt_cmn_pkt_type val)
  3782. {
  3783. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  3784. vdev->rx_decap_type = val;
  3785. }
  3786. /*
  3787. * dp_set_ba_aging_timeout() - set ba aging timeout per AC
  3788. * @txrx_soc: cdp soc handle
  3789. * @ac: Access category
  3790. * @value: timeout value in millisec
  3791. *
  3792. * Return: void
  3793. */
  3794. static void dp_set_ba_aging_timeout(struct cdp_soc_t *txrx_soc,
  3795. uint8_t ac, uint32_t value)
  3796. {
  3797. struct dp_soc *soc = (struct dp_soc *)txrx_soc;
  3798. hal_set_ba_aging_timeout(soc->hal_soc, ac, value);
  3799. }
  3800. /*
  3801. * dp_get_ba_aging_timeout() - get ba aging timeout per AC
  3802. * @txrx_soc: cdp soc handle
  3803. * @ac: access category
  3804. * @value: timeout value in millisec
  3805. *
  3806. * Return: void
  3807. */
  3808. static void dp_get_ba_aging_timeout(struct cdp_soc_t *txrx_soc,
  3809. uint8_t ac, uint32_t *value)
  3810. {
  3811. struct dp_soc *soc = (struct dp_soc *)txrx_soc;
  3812. hal_get_ba_aging_timeout(soc->hal_soc, ac, value);
  3813. }
  3814. /*
  3815. * dp_set_pdev_reo_dest() - set the reo destination ring for this pdev
  3816. * @pdev_handle: physical device object
  3817. * @val: reo destination ring index (1 - 4)
  3818. *
  3819. * Return: void
  3820. */
  3821. static void dp_set_pdev_reo_dest(struct cdp_pdev *pdev_handle,
  3822. enum cdp_host_reo_dest_ring val)
  3823. {
  3824. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  3825. if (pdev)
  3826. pdev->reo_dest = val;
  3827. }
  3828. /*
  3829. * dp_get_pdev_reo_dest() - get the reo destination for this pdev
  3830. * @pdev_handle: physical device object
  3831. *
  3832. * Return: reo destination ring index
  3833. */
  3834. static enum cdp_host_reo_dest_ring
  3835. dp_get_pdev_reo_dest(struct cdp_pdev *pdev_handle)
  3836. {
  3837. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  3838. if (pdev)
  3839. return pdev->reo_dest;
  3840. else
  3841. return cdp_host_reo_dest_ring_unknown;
  3842. }
  3843. /*
  3844. * dp_set_filter_neighbour_peers() - set filter neighbour peers for smart mesh
  3845. * @pdev_handle: device object
  3846. * @val: value to be set
  3847. *
  3848. * Return: void
  3849. */
  3850. static int dp_set_filter_neighbour_peers(struct cdp_pdev *pdev_handle,
  3851. uint32_t val)
  3852. {
  3853. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  3854. /* Enable/Disable smart mesh filtering. This flag will be checked
  3855. * during rx processing to check if packets are from NAC clients.
  3856. */
  3857. pdev->filter_neighbour_peers = val;
  3858. return 0;
  3859. }
  3860. /*
  3861. * dp_update_filter_neighbour_peers() - set neighbour peers(nac clients)
  3862. * address for smart mesh filtering
  3863. * @vdev_handle: virtual device object
  3864. * @cmd: Add/Del command
  3865. * @macaddr: nac client mac address
  3866. *
  3867. * Return: void
  3868. */
  3869. static int dp_update_filter_neighbour_peers(struct cdp_vdev *vdev_handle,
  3870. uint32_t cmd, uint8_t *macaddr)
  3871. {
  3872. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  3873. struct dp_pdev *pdev = vdev->pdev;
  3874. struct dp_neighbour_peer *peer = NULL;
  3875. if (!macaddr)
  3876. goto fail0;
  3877. /* Store address of NAC (neighbour peer) which will be checked
  3878. * against TA of received packets.
  3879. */
  3880. if (cmd == DP_NAC_PARAM_ADD) {
  3881. peer = (struct dp_neighbour_peer *) qdf_mem_malloc(
  3882. sizeof(*peer));
  3883. if (!peer) {
  3884. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  3885. FL("DP neighbour peer node memory allocation failed"));
  3886. goto fail0;
  3887. }
  3888. qdf_mem_copy(&peer->neighbour_peers_macaddr.raw[0],
  3889. macaddr, DP_MAC_ADDR_LEN);
  3890. peer->vdev = vdev;
  3891. qdf_spin_lock_bh(&pdev->neighbour_peer_mutex);
  3892. /* add this neighbour peer into the list */
  3893. TAILQ_INSERT_TAIL(&pdev->neighbour_peers_list, peer,
  3894. neighbour_peer_list_elem);
  3895. qdf_spin_unlock_bh(&pdev->neighbour_peer_mutex);
  3896. /* first neighbour */
  3897. if (!pdev->neighbour_peers_added) {
  3898. pdev->neighbour_peers_added = true;
  3899. dp_ppdu_ring_cfg(pdev);
  3900. }
  3901. return 1;
  3902. } else if (cmd == DP_NAC_PARAM_DEL) {
  3903. qdf_spin_lock_bh(&pdev->neighbour_peer_mutex);
  3904. TAILQ_FOREACH(peer, &pdev->neighbour_peers_list,
  3905. neighbour_peer_list_elem) {
  3906. if (!qdf_mem_cmp(&peer->neighbour_peers_macaddr.raw[0],
  3907. macaddr, DP_MAC_ADDR_LEN)) {
  3908. /* delete this peer from the list */
  3909. TAILQ_REMOVE(&pdev->neighbour_peers_list,
  3910. peer, neighbour_peer_list_elem);
  3911. qdf_mem_free(peer);
  3912. break;
  3913. }
  3914. }
  3915. /* last neighbour deleted */
  3916. if (TAILQ_EMPTY(&pdev->neighbour_peers_list))
  3917. pdev->neighbour_peers_added = false;
  3918. qdf_spin_unlock_bh(&pdev->neighbour_peer_mutex);
  3919. if (!pdev->mcopy_mode && !pdev->neighbour_peers_added &&
  3920. !pdev->enhanced_stats_en)
  3921. dp_ppdu_ring_reset(pdev);
  3922. return 1;
  3923. }
  3924. fail0:
  3925. return 0;
  3926. }
  3927. /*
  3928. * dp_get_sec_type() - Get the security type
  3929. * @peer: Datapath peer handle
  3930. * @sec_idx: Security id (mcast, ucast)
  3931. *
  3932. * return sec_type: Security type
  3933. */
  3934. static int dp_get_sec_type(struct cdp_peer *peer, uint8_t sec_idx)
  3935. {
  3936. struct dp_peer *dpeer = (struct dp_peer *)peer;
  3937. return dpeer->security[sec_idx].sec_type;
  3938. }
  3939. /*
  3940. * dp_peer_authorize() - authorize txrx peer
  3941. * @peer_handle: Datapath peer handle
  3942. * @authorize
  3943. *
  3944. */
  3945. static void dp_peer_authorize(struct cdp_peer *peer_handle, uint32_t authorize)
  3946. {
  3947. struct dp_peer *peer = (struct dp_peer *)peer_handle;
  3948. struct dp_soc *soc;
  3949. if (peer != NULL) {
  3950. soc = peer->vdev->pdev->soc;
  3951. qdf_spin_lock_bh(&soc->peer_ref_mutex);
  3952. peer->authorize = authorize ? 1 : 0;
  3953. qdf_spin_unlock_bh(&soc->peer_ref_mutex);
  3954. }
  3955. }
  3956. static void dp_reset_and_release_peer_mem(struct dp_soc *soc,
  3957. struct dp_pdev *pdev,
  3958. struct dp_peer *peer,
  3959. uint32_t vdev_id)
  3960. {
  3961. struct dp_vdev *vdev = NULL;
  3962. struct dp_peer *bss_peer = NULL;
  3963. uint8_t *m_addr = NULL;
  3964. qdf_spin_lock_bh(&pdev->vdev_list_lock);
  3965. TAILQ_FOREACH(vdev, &pdev->vdev_list, vdev_list_elem) {
  3966. if (vdev->vdev_id == vdev_id)
  3967. break;
  3968. }
  3969. if (!vdev) {
  3970. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  3971. "vdev is NULL");
  3972. } else {
  3973. if (vdev->vap_bss_peer == peer)
  3974. vdev->vap_bss_peer = NULL;
  3975. m_addr = peer->mac_addr.raw;
  3976. if (soc->cdp_soc.ol_ops->peer_unref_delete)
  3977. soc->cdp_soc.ol_ops->peer_unref_delete(pdev->ctrl_pdev,
  3978. vdev_id, m_addr);
  3979. if (vdev && vdev->vap_bss_peer) {
  3980. bss_peer = vdev->vap_bss_peer;
  3981. DP_UPDATE_STATS(vdev, peer);
  3982. }
  3983. }
  3984. qdf_spin_unlock_bh(&pdev->vdev_list_lock);
  3985. qdf_mem_free(peer);
  3986. }
  3987. /**
  3988. * dp_delete_pending_vdev() - check and process vdev delete
  3989. * @pdev: DP specific pdev pointer
  3990. * @vdev: DP specific vdev pointer
  3991. * @vdev_id: vdev id corresponding to vdev
  3992. *
  3993. * This API does following:
  3994. * 1) It releases tx flow pools buffers as vdev is
  3995. * going down and no peers are associated.
  3996. * 2) It also detaches vdev before cleaning vdev (struct dp_vdev) memory
  3997. */
  3998. static void dp_delete_pending_vdev(struct dp_pdev *pdev, struct dp_vdev *vdev,
  3999. uint8_t vdev_id)
  4000. {
  4001. ol_txrx_vdev_delete_cb vdev_delete_cb = NULL;
  4002. void *vdev_delete_context = NULL;
  4003. vdev_delete_cb = vdev->delete.callback;
  4004. vdev_delete_context = vdev->delete.context;
  4005. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO_HIGH,
  4006. FL("deleting vdev object %pK (%pM)- its last peer is done"),
  4007. vdev, vdev->mac_addr.raw);
  4008. /* all peers are gone, go ahead and delete it */
  4009. dp_tx_flow_pool_unmap_handler(pdev, vdev_id,
  4010. FLOW_TYPE_VDEV, vdev_id);
  4011. dp_tx_vdev_detach(vdev);
  4012. qdf_spin_lock_bh(&pdev->vdev_list_lock);
  4013. TAILQ_REMOVE(&pdev->vdev_list, vdev, vdev_list_elem);
  4014. qdf_spin_unlock_bh(&pdev->vdev_list_lock);
  4015. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO_HIGH,
  4016. FL("deleting vdev object %pK (%pM)"),
  4017. vdev, vdev->mac_addr.raw);
  4018. qdf_mem_free(vdev);
  4019. vdev = NULL;
  4020. if (vdev_delete_cb)
  4021. vdev_delete_cb(vdev_delete_context);
  4022. }
  4023. /*
  4024. * dp_peer_unref_delete() - unref and delete peer
  4025. * @peer_handle: Datapath peer handle
  4026. *
  4027. */
  4028. void dp_peer_unref_delete(void *peer_handle)
  4029. {
  4030. struct dp_peer *peer = (struct dp_peer *)peer_handle;
  4031. struct dp_vdev *vdev = peer->vdev;
  4032. struct dp_pdev *pdev = vdev->pdev;
  4033. struct dp_soc *soc = pdev->soc;
  4034. struct dp_peer *tmppeer;
  4035. int found = 0;
  4036. uint16_t peer_id;
  4037. uint16_t vdev_id;
  4038. bool delete_vdev;
  4039. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_INFO_HIGH,
  4040. "%s: peer %pK ref_cnt(before decrement): %d\n", __func__,
  4041. peer, qdf_atomic_read(&peer->ref_cnt));
  4042. /*
  4043. * Hold the lock all the way from checking if the peer ref count
  4044. * is zero until the peer references are removed from the hash
  4045. * table and vdev list (if the peer ref count is zero).
  4046. * This protects against a new HL tx operation starting to use the
  4047. * peer object just after this function concludes it's done being used.
  4048. * Furthermore, the lock needs to be held while checking whether the
  4049. * vdev's list of peers is empty, to make sure that list is not modified
  4050. * concurrently with the empty check.
  4051. */
  4052. qdf_spin_lock_bh(&soc->peer_ref_mutex);
  4053. if (qdf_atomic_dec_and_test(&peer->ref_cnt)) {
  4054. peer_id = peer->peer_ids[0];
  4055. vdev_id = vdev->vdev_id;
  4056. /*
  4057. * Make sure that the reference to the peer in
  4058. * peer object map is removed
  4059. */
  4060. if (peer_id != HTT_INVALID_PEER)
  4061. soc->peer_id_to_obj_map[peer_id] = NULL;
  4062. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO_HIGH,
  4063. "Deleting peer %pK (%pM)", peer, peer->mac_addr.raw);
  4064. /* remove the reference to the peer from the hash table */
  4065. dp_peer_find_hash_remove(soc, peer);
  4066. qdf_spin_lock_bh(&soc->ast_lock);
  4067. if (peer->self_ast_entry) {
  4068. dp_peer_del_ast(soc, peer->self_ast_entry);
  4069. peer->self_ast_entry = NULL;
  4070. }
  4071. qdf_spin_unlock_bh(&soc->ast_lock);
  4072. TAILQ_FOREACH(tmppeer, &peer->vdev->peer_list, peer_list_elem) {
  4073. if (tmppeer == peer) {
  4074. found = 1;
  4075. break;
  4076. }
  4077. }
  4078. if (found) {
  4079. TAILQ_REMOVE(&peer->vdev->peer_list, peer,
  4080. peer_list_elem);
  4081. } else {
  4082. /*Ignoring the remove operation as peer not found*/
  4083. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  4084. "peer:%pK not found in vdev:%pK peerlist:%pK",
  4085. peer, vdev, &peer->vdev->peer_list);
  4086. }
  4087. /* cleanup the peer data */
  4088. dp_peer_cleanup(vdev, peer);
  4089. /* check whether the parent vdev has no peers left */
  4090. if (TAILQ_EMPTY(&vdev->peer_list)) {
  4091. /*
  4092. * capture vdev delete pending flag's status
  4093. * while holding peer_ref_mutex lock
  4094. */
  4095. delete_vdev = vdev->delete.pending;
  4096. /*
  4097. * Now that there are no references to the peer, we can
  4098. * release the peer reference lock.
  4099. */
  4100. qdf_spin_unlock_bh(&soc->peer_ref_mutex);
  4101. /*
  4102. * Check if the parent vdev was waiting for its peers
  4103. * to be deleted, in order for it to be deleted too.
  4104. */
  4105. if (delete_vdev)
  4106. dp_delete_pending_vdev(pdev, vdev, vdev_id);
  4107. } else {
  4108. qdf_spin_unlock_bh(&soc->peer_ref_mutex);
  4109. }
  4110. dp_reset_and_release_peer_mem(soc, pdev, peer, vdev_id);
  4111. } else {
  4112. qdf_spin_unlock_bh(&soc->peer_ref_mutex);
  4113. }
  4114. }
  4115. /*
  4116. * dp_peer_detach_wifi3() – Detach txrx peer
  4117. * @peer_handle: Datapath peer handle
  4118. * @bitmap: bitmap indicating special handling of request.
  4119. *
  4120. */
  4121. static void dp_peer_delete_wifi3(void *peer_handle, uint32_t bitmap)
  4122. {
  4123. struct dp_peer *peer = (struct dp_peer *)peer_handle;
  4124. /* redirect the peer's rx delivery function to point to a
  4125. * discard func
  4126. */
  4127. peer->rx_opt_proc = dp_rx_discard;
  4128. peer->ctrl_peer = NULL;
  4129. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO_HIGH,
  4130. FL("peer %pK (%pM)"), peer, peer->mac_addr.raw);
  4131. dp_local_peer_id_free(peer->vdev->pdev, peer);
  4132. qdf_spinlock_destroy(&peer->peer_info_lock);
  4133. /*
  4134. * Remove the reference added during peer_attach.
  4135. * The peer will still be left allocated until the
  4136. * PEER_UNMAP message arrives to remove the other
  4137. * reference, added by the PEER_MAP message.
  4138. */
  4139. dp_peer_unref_delete(peer_handle);
  4140. }
  4141. /*
  4142. * dp_get_vdev_mac_addr_wifi3() – Detach txrx peer
  4143. * @peer_handle: Datapath peer handle
  4144. *
  4145. */
  4146. static uint8 *dp_get_vdev_mac_addr_wifi3(struct cdp_vdev *pvdev)
  4147. {
  4148. struct dp_vdev *vdev = (struct dp_vdev *)pvdev;
  4149. return vdev->mac_addr.raw;
  4150. }
  4151. /*
  4152. * dp_vdev_set_wds() - Enable per packet stats
  4153. * @vdev_handle: DP VDEV handle
  4154. * @val: value
  4155. *
  4156. * Return: none
  4157. */
  4158. static int dp_vdev_set_wds(void *vdev_handle, uint32_t val)
  4159. {
  4160. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  4161. vdev->wds_enabled = val;
  4162. return 0;
  4163. }
  4164. /*
  4165. * dp_get_vdev_from_vdev_id_wifi3() – Detach txrx peer
  4166. * @peer_handle: Datapath peer handle
  4167. *
  4168. */
  4169. static struct cdp_vdev *dp_get_vdev_from_vdev_id_wifi3(struct cdp_pdev *dev,
  4170. uint8_t vdev_id)
  4171. {
  4172. struct dp_pdev *pdev = (struct dp_pdev *)dev;
  4173. struct dp_vdev *vdev = NULL;
  4174. if (qdf_unlikely(!pdev))
  4175. return NULL;
  4176. qdf_spin_lock_bh(&pdev->vdev_list_lock);
  4177. TAILQ_FOREACH(vdev, &pdev->vdev_list, vdev_list_elem) {
  4178. if (vdev->vdev_id == vdev_id)
  4179. break;
  4180. }
  4181. qdf_spin_unlock_bh(&pdev->vdev_list_lock);
  4182. return (struct cdp_vdev *)vdev;
  4183. }
  4184. static int dp_get_opmode(struct cdp_vdev *vdev_handle)
  4185. {
  4186. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  4187. return vdev->opmode;
  4188. }
  4189. static
  4190. void dp_get_os_rx_handles_from_vdev_wifi3(struct cdp_vdev *pvdev,
  4191. ol_txrx_rx_fp *stack_fn_p,
  4192. ol_osif_vdev_handle *osif_vdev_p)
  4193. {
  4194. struct dp_vdev *vdev = dp_get_dp_vdev_from_cdp_vdev(pvdev);
  4195. qdf_assert(vdev);
  4196. *stack_fn_p = vdev->osif_rx_stack;
  4197. *osif_vdev_p = vdev->osif_vdev;
  4198. }
  4199. static struct cdp_cfg *dp_get_ctrl_pdev_from_vdev_wifi3(struct cdp_vdev *pvdev)
  4200. {
  4201. struct dp_vdev *vdev = (struct dp_vdev *)pvdev;
  4202. struct dp_pdev *pdev = vdev->pdev;
  4203. return (struct cdp_cfg *)pdev->wlan_cfg_ctx;
  4204. }
  4205. /**
  4206. * dp_monitor_mode_ring_config() - Send the tlv config to fw for monitor buffer
  4207. * ring based on target
  4208. * @soc: soc handle
  4209. * @mac_for_pdev: pdev_id
  4210. * @pdev: physical device handle
  4211. * @ring_num: mac id
  4212. * @htt_tlv_filter: tlv filter
  4213. *
  4214. * Return: zero on success, non-zero on failure
  4215. */
  4216. static inline
  4217. QDF_STATUS dp_monitor_mode_ring_config(struct dp_soc *soc, uint8_t mac_for_pdev,
  4218. struct dp_pdev *pdev, uint8_t ring_num,
  4219. struct htt_rx_ring_tlv_filter htt_tlv_filter)
  4220. {
  4221. QDF_STATUS status;
  4222. if (soc->wlan_cfg_ctx->rxdma1_enable)
  4223. status = htt_h2t_rx_ring_cfg(soc->htt_handle, mac_for_pdev,
  4224. pdev->rxdma_mon_buf_ring[ring_num]
  4225. .hal_srng,
  4226. RXDMA_MONITOR_BUF, RX_BUFFER_SIZE,
  4227. &htt_tlv_filter);
  4228. else
  4229. status = htt_h2t_rx_ring_cfg(soc->htt_handle, mac_for_pdev,
  4230. pdev->rx_mac_buf_ring[ring_num]
  4231. .hal_srng,
  4232. RXDMA_BUF, RX_BUFFER_SIZE,
  4233. &htt_tlv_filter);
  4234. return status;
  4235. }
  4236. /**
  4237. * dp_reset_monitor_mode() - Disable monitor mode
  4238. * @pdev_handle: Datapath PDEV handle
  4239. *
  4240. * Return: 0 on success, not 0 on failure
  4241. */
  4242. static QDF_STATUS dp_reset_monitor_mode(struct cdp_pdev *pdev_handle)
  4243. {
  4244. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  4245. struct htt_rx_ring_tlv_filter htt_tlv_filter;
  4246. struct dp_soc *soc = pdev->soc;
  4247. uint8_t pdev_id;
  4248. int mac_id;
  4249. QDF_STATUS status = QDF_STATUS_SUCCESS;
  4250. pdev_id = pdev->pdev_id;
  4251. soc = pdev->soc;
  4252. qdf_spin_lock_bh(&pdev->mon_lock);
  4253. qdf_mem_set(&(htt_tlv_filter), sizeof(htt_tlv_filter), 0x0);
  4254. for (mac_id = 0; mac_id < NUM_RXDMA_RINGS_PER_PDEV; mac_id++) {
  4255. int mac_for_pdev = dp_get_mac_id_for_pdev(mac_id, pdev_id);
  4256. status = dp_monitor_mode_ring_config(soc, mac_for_pdev,
  4257. pdev, mac_id,
  4258. htt_tlv_filter);
  4259. if (status != QDF_STATUS_SUCCESS) {
  4260. dp_err("Failed to send tlv filter for monitor mode rings");
  4261. return status;
  4262. }
  4263. htt_h2t_rx_ring_cfg(soc->htt_handle, mac_for_pdev,
  4264. pdev->rxdma_mon_status_ring[mac_id].hal_srng,
  4265. RXDMA_MONITOR_STATUS, RX_BUFFER_SIZE,
  4266. &htt_tlv_filter);
  4267. }
  4268. pdev->monitor_vdev = NULL;
  4269. qdf_spin_unlock_bh(&pdev->mon_lock);
  4270. return QDF_STATUS_SUCCESS;
  4271. }
  4272. /**
  4273. * dp_set_nac() - set peer_nac
  4274. * @peer_handle: Datapath PEER handle
  4275. *
  4276. * Return: void
  4277. */
  4278. static void dp_set_nac(struct cdp_peer *peer_handle)
  4279. {
  4280. struct dp_peer *peer = (struct dp_peer *)peer_handle;
  4281. peer->nac = 1;
  4282. }
  4283. /**
  4284. * dp_get_tx_pending() - read pending tx
  4285. * @pdev_handle: Datapath PDEV handle
  4286. *
  4287. * Return: outstanding tx
  4288. */
  4289. static int dp_get_tx_pending(struct cdp_pdev *pdev_handle)
  4290. {
  4291. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  4292. return qdf_atomic_read(&pdev->num_tx_outstanding);
  4293. }
  4294. /**
  4295. * dp_get_peer_mac_from_peer_id() - get peer mac
  4296. * @pdev_handle: Datapath PDEV handle
  4297. * @peer_id: Peer ID
  4298. * @peer_mac: MAC addr of PEER
  4299. *
  4300. * Return: void
  4301. */
  4302. static void dp_get_peer_mac_from_peer_id(struct cdp_pdev *pdev_handle,
  4303. uint32_t peer_id, uint8_t *peer_mac)
  4304. {
  4305. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  4306. struct dp_peer *peer;
  4307. if (pdev && peer_mac) {
  4308. peer = dp_peer_find_by_id(pdev->soc, (uint16_t)peer_id);
  4309. if (peer) {
  4310. qdf_mem_copy(peer_mac, peer->mac_addr.raw,
  4311. DP_MAC_ADDR_LEN);
  4312. dp_peer_unref_del_find_by_id(peer);
  4313. }
  4314. }
  4315. }
  4316. /**
  4317. * dp_vdev_set_monitor_mode() - Set DP VDEV to monitor mode
  4318. * @vdev_handle: Datapath VDEV handle
  4319. * @smart_monitor: Flag to denote if its smart monitor mode
  4320. *
  4321. * Return: 0 on success, not 0 on failure
  4322. */
  4323. static QDF_STATUS dp_vdev_set_monitor_mode(struct cdp_vdev *vdev_handle,
  4324. uint8_t smart_monitor)
  4325. {
  4326. /* Many monitor VAPs can exists in a system but only one can be up at
  4327. * anytime
  4328. */
  4329. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  4330. struct dp_pdev *pdev;
  4331. struct htt_rx_ring_tlv_filter htt_tlv_filter;
  4332. struct dp_soc *soc;
  4333. uint8_t pdev_id;
  4334. int mac_id;
  4335. QDF_STATUS status = QDF_STATUS_SUCCESS;
  4336. qdf_assert(vdev);
  4337. pdev = vdev->pdev;
  4338. pdev_id = pdev->pdev_id;
  4339. soc = pdev->soc;
  4340. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_WARN,
  4341. "pdev=%pK, pdev_id=%d, soc=%pK vdev=%pK",
  4342. pdev, pdev_id, soc, vdev);
  4343. /*Check if current pdev's monitor_vdev exists */
  4344. if (pdev->monitor_vdev) {
  4345. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  4346. "vdev=%pK", vdev);
  4347. qdf_assert(vdev);
  4348. }
  4349. pdev->monitor_vdev = vdev;
  4350. /* If smart monitor mode, do not configure monitor ring */
  4351. if (smart_monitor)
  4352. return QDF_STATUS_SUCCESS;
  4353. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_INFO_HIGH,
  4354. "MODE[%x] FP[%02x|%02x|%02x] MO[%02x|%02x|%02x]",
  4355. pdev->mon_filter_mode, pdev->fp_mgmt_filter,
  4356. pdev->fp_ctrl_filter, pdev->fp_data_filter,
  4357. pdev->mo_mgmt_filter, pdev->mo_ctrl_filter,
  4358. pdev->mo_data_filter);
  4359. qdf_mem_set(&(htt_tlv_filter), sizeof(htt_tlv_filter), 0x0);
  4360. htt_tlv_filter.mpdu_start = 1;
  4361. htt_tlv_filter.msdu_start = 1;
  4362. htt_tlv_filter.packet = 1;
  4363. htt_tlv_filter.msdu_end = 1;
  4364. htt_tlv_filter.mpdu_end = 1;
  4365. htt_tlv_filter.packet_header = 1;
  4366. htt_tlv_filter.attention = 1;
  4367. htt_tlv_filter.ppdu_start = 0;
  4368. htt_tlv_filter.ppdu_end = 0;
  4369. htt_tlv_filter.ppdu_end_user_stats = 0;
  4370. htt_tlv_filter.ppdu_end_user_stats_ext = 0;
  4371. htt_tlv_filter.ppdu_end_status_done = 0;
  4372. htt_tlv_filter.header_per_msdu = 1;
  4373. htt_tlv_filter.enable_fp =
  4374. (pdev->mon_filter_mode & MON_FILTER_PASS) ? 1 : 0;
  4375. htt_tlv_filter.enable_md = 0;
  4376. htt_tlv_filter.enable_mo =
  4377. (pdev->mon_filter_mode & MON_FILTER_OTHER) ? 1 : 0;
  4378. htt_tlv_filter.fp_mgmt_filter = pdev->fp_mgmt_filter;
  4379. htt_tlv_filter.fp_ctrl_filter = pdev->fp_ctrl_filter;
  4380. htt_tlv_filter.fp_data_filter = pdev->fp_data_filter;
  4381. htt_tlv_filter.mo_mgmt_filter = pdev->mo_mgmt_filter;
  4382. htt_tlv_filter.mo_ctrl_filter = pdev->mo_ctrl_filter;
  4383. htt_tlv_filter.mo_data_filter = pdev->mo_data_filter;
  4384. for (mac_id = 0; mac_id < NUM_RXDMA_RINGS_PER_PDEV; mac_id++) {
  4385. int mac_for_pdev = dp_get_mac_id_for_pdev(mac_id, pdev_id);
  4386. status = dp_monitor_mode_ring_config(soc, mac_for_pdev,
  4387. pdev, mac_id,
  4388. htt_tlv_filter);
  4389. if (status != QDF_STATUS_SUCCESS) {
  4390. dp_err("Failed to send tlv filter for monitor mode rings");
  4391. return status;
  4392. }
  4393. }
  4394. qdf_mem_set(&(htt_tlv_filter), sizeof(htt_tlv_filter), 0x0);
  4395. htt_tlv_filter.mpdu_start = 1;
  4396. htt_tlv_filter.msdu_start = 0;
  4397. htt_tlv_filter.packet = 0;
  4398. htt_tlv_filter.msdu_end = 0;
  4399. htt_tlv_filter.mpdu_end = 0;
  4400. htt_tlv_filter.attention = 0;
  4401. htt_tlv_filter.ppdu_start = 1;
  4402. htt_tlv_filter.ppdu_end = 1;
  4403. htt_tlv_filter.ppdu_end_user_stats = 1;
  4404. htt_tlv_filter.ppdu_end_user_stats_ext = 1;
  4405. htt_tlv_filter.ppdu_end_status_done = 1;
  4406. htt_tlv_filter.enable_fp = 1;
  4407. htt_tlv_filter.enable_md = 0;
  4408. htt_tlv_filter.enable_mo = 1;
  4409. if (pdev->mcopy_mode) {
  4410. htt_tlv_filter.packet_header = 1;
  4411. }
  4412. htt_tlv_filter.fp_mgmt_filter = FILTER_MGMT_ALL;
  4413. htt_tlv_filter.fp_ctrl_filter = FILTER_CTRL_ALL;
  4414. htt_tlv_filter.fp_data_filter = FILTER_DATA_ALL;
  4415. htt_tlv_filter.mo_mgmt_filter = FILTER_MGMT_ALL;
  4416. htt_tlv_filter.mo_ctrl_filter = FILTER_CTRL_ALL;
  4417. htt_tlv_filter.mo_data_filter = FILTER_DATA_ALL;
  4418. for (mac_id = 0; mac_id < NUM_RXDMA_RINGS_PER_PDEV; mac_id++) {
  4419. int mac_for_pdev = dp_get_mac_id_for_pdev(mac_id,
  4420. pdev->pdev_id);
  4421. htt_h2t_rx_ring_cfg(soc->htt_handle, mac_for_pdev,
  4422. pdev->rxdma_mon_status_ring[mac_id].hal_srng,
  4423. RXDMA_MONITOR_STATUS, RX_BUFFER_SIZE, &htt_tlv_filter);
  4424. }
  4425. return QDF_STATUS_SUCCESS;
  4426. }
  4427. /**
  4428. * dp_pdev_set_advance_monitor_filter() - Set DP PDEV monitor filter
  4429. * @pdev_handle: Datapath PDEV handle
  4430. * @filter_val: Flag to select Filter for monitor mode
  4431. * Return: 0 on success, not 0 on failure
  4432. */
  4433. static QDF_STATUS
  4434. dp_pdev_set_advance_monitor_filter(struct cdp_pdev *pdev_handle,
  4435. struct cdp_monitor_filter *filter_val)
  4436. {
  4437. /* Many monitor VAPs can exists in a system but only one can be up at
  4438. * anytime
  4439. */
  4440. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  4441. struct dp_vdev *vdev = pdev->monitor_vdev;
  4442. struct htt_rx_ring_tlv_filter htt_tlv_filter;
  4443. struct dp_soc *soc;
  4444. uint8_t pdev_id;
  4445. int mac_id;
  4446. QDF_STATUS status = QDF_STATUS_SUCCESS;
  4447. pdev_id = pdev->pdev_id;
  4448. soc = pdev->soc;
  4449. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_WARN,
  4450. "pdev=%pK, pdev_id=%d, soc=%pK vdev=%pK",
  4451. pdev, pdev_id, soc, vdev);
  4452. /*Check if current pdev's monitor_vdev exists */
  4453. if (!pdev->monitor_vdev) {
  4454. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  4455. "vdev=%pK", vdev);
  4456. qdf_assert(vdev);
  4457. }
  4458. /* update filter mode, type in pdev structure */
  4459. pdev->mon_filter_mode = filter_val->mode;
  4460. pdev->fp_mgmt_filter = filter_val->fp_mgmt;
  4461. pdev->fp_ctrl_filter = filter_val->fp_ctrl;
  4462. pdev->fp_data_filter = filter_val->fp_data;
  4463. pdev->mo_mgmt_filter = filter_val->mo_mgmt;
  4464. pdev->mo_ctrl_filter = filter_val->mo_ctrl;
  4465. pdev->mo_data_filter = filter_val->mo_data;
  4466. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_INFO_HIGH,
  4467. "MODE[%x] FP[%02x|%02x|%02x] MO[%02x|%02x|%02x]",
  4468. pdev->mon_filter_mode, pdev->fp_mgmt_filter,
  4469. pdev->fp_ctrl_filter, pdev->fp_data_filter,
  4470. pdev->mo_mgmt_filter, pdev->mo_ctrl_filter,
  4471. pdev->mo_data_filter);
  4472. qdf_mem_set(&(htt_tlv_filter), sizeof(htt_tlv_filter), 0x0);
  4473. for (mac_id = 0; mac_id < NUM_RXDMA_RINGS_PER_PDEV; mac_id++) {
  4474. int mac_for_pdev = dp_get_mac_id_for_pdev(mac_id, pdev_id);
  4475. status = dp_monitor_mode_ring_config(soc, mac_for_pdev,
  4476. pdev, mac_id,
  4477. htt_tlv_filter);
  4478. if (status != QDF_STATUS_SUCCESS) {
  4479. dp_err("Failed to send tlv filter for monitor mode rings");
  4480. return status;
  4481. }
  4482. htt_h2t_rx_ring_cfg(soc->htt_handle, mac_for_pdev,
  4483. pdev->rxdma_mon_status_ring[mac_id].hal_srng,
  4484. RXDMA_MONITOR_STATUS, RX_BUFFER_SIZE, &htt_tlv_filter);
  4485. }
  4486. htt_tlv_filter.mpdu_start = 1;
  4487. htt_tlv_filter.msdu_start = 1;
  4488. htt_tlv_filter.packet = 1;
  4489. htt_tlv_filter.msdu_end = 1;
  4490. htt_tlv_filter.mpdu_end = 1;
  4491. htt_tlv_filter.packet_header = 1;
  4492. htt_tlv_filter.attention = 1;
  4493. htt_tlv_filter.ppdu_start = 0;
  4494. htt_tlv_filter.ppdu_end = 0;
  4495. htt_tlv_filter.ppdu_end_user_stats = 0;
  4496. htt_tlv_filter.ppdu_end_user_stats_ext = 0;
  4497. htt_tlv_filter.ppdu_end_status_done = 0;
  4498. htt_tlv_filter.header_per_msdu = 1;
  4499. htt_tlv_filter.enable_fp =
  4500. (pdev->mon_filter_mode & MON_FILTER_PASS) ? 1 : 0;
  4501. htt_tlv_filter.enable_md = 0;
  4502. htt_tlv_filter.enable_mo =
  4503. (pdev->mon_filter_mode & MON_FILTER_OTHER) ? 1 : 0;
  4504. htt_tlv_filter.fp_mgmt_filter = pdev->fp_mgmt_filter;
  4505. htt_tlv_filter.fp_ctrl_filter = pdev->fp_ctrl_filter;
  4506. htt_tlv_filter.fp_data_filter = pdev->fp_data_filter;
  4507. htt_tlv_filter.mo_mgmt_filter = pdev->mo_mgmt_filter;
  4508. htt_tlv_filter.mo_ctrl_filter = pdev->mo_ctrl_filter;
  4509. htt_tlv_filter.mo_data_filter = pdev->mo_data_filter;
  4510. for (mac_id = 0; mac_id < NUM_RXDMA_RINGS_PER_PDEV; mac_id++) {
  4511. int mac_for_pdev = dp_get_mac_id_for_pdev(mac_id, pdev_id);
  4512. status = dp_monitor_mode_ring_config(soc, mac_for_pdev,
  4513. pdev, mac_id,
  4514. htt_tlv_filter);
  4515. if (status != QDF_STATUS_SUCCESS) {
  4516. dp_err("Failed to send tlv filter for monitor mode rings");
  4517. return status;
  4518. }
  4519. }
  4520. qdf_mem_set(&(htt_tlv_filter), sizeof(htt_tlv_filter), 0x0);
  4521. htt_tlv_filter.mpdu_start = 1;
  4522. htt_tlv_filter.msdu_start = 0;
  4523. htt_tlv_filter.packet = 0;
  4524. htt_tlv_filter.msdu_end = 0;
  4525. htt_tlv_filter.mpdu_end = 0;
  4526. htt_tlv_filter.attention = 0;
  4527. htt_tlv_filter.ppdu_start = 1;
  4528. htt_tlv_filter.ppdu_end = 1;
  4529. htt_tlv_filter.ppdu_end_user_stats = 1;
  4530. htt_tlv_filter.ppdu_end_user_stats_ext = 1;
  4531. htt_tlv_filter.ppdu_end_status_done = 1;
  4532. htt_tlv_filter.enable_fp = 1;
  4533. htt_tlv_filter.enable_md = 0;
  4534. htt_tlv_filter.enable_mo = 1;
  4535. if (pdev->mcopy_mode) {
  4536. htt_tlv_filter.packet_header = 1;
  4537. }
  4538. htt_tlv_filter.fp_mgmt_filter = FILTER_MGMT_ALL;
  4539. htt_tlv_filter.fp_ctrl_filter = FILTER_CTRL_ALL;
  4540. htt_tlv_filter.fp_data_filter = FILTER_DATA_ALL;
  4541. htt_tlv_filter.mo_mgmt_filter = FILTER_MGMT_ALL;
  4542. htt_tlv_filter.mo_ctrl_filter = FILTER_CTRL_ALL;
  4543. htt_tlv_filter.mo_data_filter = FILTER_DATA_ALL;
  4544. for (mac_id = 0; mac_id < NUM_RXDMA_RINGS_PER_PDEV; mac_id++) {
  4545. int mac_for_pdev = dp_get_mac_id_for_pdev(mac_id,
  4546. pdev->pdev_id);
  4547. htt_h2t_rx_ring_cfg(soc->htt_handle, mac_for_pdev,
  4548. pdev->rxdma_mon_status_ring[mac_id].hal_srng,
  4549. RXDMA_MONITOR_STATUS, RX_BUFFER_SIZE, &htt_tlv_filter);
  4550. }
  4551. return QDF_STATUS_SUCCESS;
  4552. }
  4553. /**
  4554. * dp_get_pdev_id_frm_pdev() - get pdev_id
  4555. * @pdev_handle: Datapath PDEV handle
  4556. *
  4557. * Return: pdev_id
  4558. */
  4559. static
  4560. uint8_t dp_get_pdev_id_frm_pdev(struct cdp_pdev *pdev_handle)
  4561. {
  4562. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  4563. return pdev->pdev_id;
  4564. }
  4565. /**
  4566. * dp_pdev_set_chan_noise_floor() - set channel noise floor
  4567. * @pdev_handle: Datapath PDEV handle
  4568. * @chan_noise_floor: Channel Noise Floor
  4569. *
  4570. * Return: void
  4571. */
  4572. static
  4573. void dp_pdev_set_chan_noise_floor(struct cdp_pdev *pdev_handle,
  4574. int16_t chan_noise_floor)
  4575. {
  4576. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  4577. pdev->chan_noise_floor = chan_noise_floor;
  4578. }
  4579. /**
  4580. * dp_vdev_get_filter_ucast_data() - get DP VDEV monitor ucast filter
  4581. * @vdev_handle: Datapath VDEV handle
  4582. * Return: true on ucast filter flag set
  4583. */
  4584. static bool dp_vdev_get_filter_ucast_data(struct cdp_vdev *vdev_handle)
  4585. {
  4586. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  4587. struct dp_pdev *pdev;
  4588. pdev = vdev->pdev;
  4589. if ((pdev->fp_data_filter & FILTER_DATA_UCAST) ||
  4590. (pdev->mo_data_filter & FILTER_DATA_UCAST))
  4591. return true;
  4592. return false;
  4593. }
  4594. /**
  4595. * dp_vdev_get_filter_mcast_data() - get DP VDEV monitor mcast filter
  4596. * @vdev_handle: Datapath VDEV handle
  4597. * Return: true on mcast filter flag set
  4598. */
  4599. static bool dp_vdev_get_filter_mcast_data(struct cdp_vdev *vdev_handle)
  4600. {
  4601. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  4602. struct dp_pdev *pdev;
  4603. pdev = vdev->pdev;
  4604. if ((pdev->fp_data_filter & FILTER_DATA_MCAST) ||
  4605. (pdev->mo_data_filter & FILTER_DATA_MCAST))
  4606. return true;
  4607. return false;
  4608. }
  4609. /**
  4610. * dp_vdev_get_filter_non_data() - get DP VDEV monitor non_data filter
  4611. * @vdev_handle: Datapath VDEV handle
  4612. * Return: true on non data filter flag set
  4613. */
  4614. static bool dp_vdev_get_filter_non_data(struct cdp_vdev *vdev_handle)
  4615. {
  4616. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  4617. struct dp_pdev *pdev;
  4618. pdev = vdev->pdev;
  4619. if ((pdev->fp_mgmt_filter & FILTER_MGMT_ALL) ||
  4620. (pdev->mo_mgmt_filter & FILTER_MGMT_ALL)) {
  4621. if ((pdev->fp_ctrl_filter & FILTER_CTRL_ALL) ||
  4622. (pdev->mo_ctrl_filter & FILTER_CTRL_ALL)) {
  4623. return true;
  4624. }
  4625. }
  4626. return false;
  4627. }
  4628. #ifdef MESH_MODE_SUPPORT
  4629. void dp_peer_set_mesh_mode(struct cdp_vdev *vdev_hdl, uint32_t val)
  4630. {
  4631. struct dp_vdev *vdev = (struct dp_vdev *)vdev_hdl;
  4632. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  4633. FL("val %d"), val);
  4634. vdev->mesh_vdev = val;
  4635. }
  4636. /*
  4637. * dp_peer_set_mesh_rx_filter() - to set the mesh rx filter
  4638. * @vdev_hdl: virtual device object
  4639. * @val: value to be set
  4640. *
  4641. * Return: void
  4642. */
  4643. void dp_peer_set_mesh_rx_filter(struct cdp_vdev *vdev_hdl, uint32_t val)
  4644. {
  4645. struct dp_vdev *vdev = (struct dp_vdev *)vdev_hdl;
  4646. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  4647. FL("val %d"), val);
  4648. vdev->mesh_rx_filter = val;
  4649. }
  4650. #endif
  4651. /*
  4652. * dp_aggregate_pdev_ctrl_frames_stats()- function to agreegate peer stats
  4653. * Current scope is bar received count
  4654. *
  4655. * @pdev_handle: DP_PDEV handle
  4656. *
  4657. * Return: void
  4658. */
  4659. #define STATS_PROC_TIMEOUT (HZ/1000)
  4660. static void
  4661. dp_aggregate_pdev_ctrl_frames_stats(struct dp_pdev *pdev)
  4662. {
  4663. struct dp_vdev *vdev;
  4664. struct dp_peer *peer;
  4665. uint32_t waitcnt;
  4666. TAILQ_FOREACH(vdev, &pdev->vdev_list, vdev_list_elem) {
  4667. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  4668. if (!peer) {
  4669. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  4670. FL("DP Invalid Peer refernce"));
  4671. return;
  4672. }
  4673. if (peer->delete_in_progress) {
  4674. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  4675. FL("DP Peer deletion in progress"));
  4676. continue;
  4677. }
  4678. qdf_atomic_inc(&peer->ref_cnt);
  4679. waitcnt = 0;
  4680. dp_peer_rxtid_stats(peer, dp_rx_bar_stats_cb, pdev);
  4681. while (!(qdf_atomic_read(&(pdev->stats_cmd_complete)))
  4682. && waitcnt < 10) {
  4683. schedule_timeout_interruptible(
  4684. STATS_PROC_TIMEOUT);
  4685. waitcnt++;
  4686. }
  4687. qdf_atomic_set(&(pdev->stats_cmd_complete), 0);
  4688. dp_peer_unref_delete(peer);
  4689. }
  4690. }
  4691. }
  4692. /**
  4693. * dp_rx_bar_stats_cb(): BAR received stats callback
  4694. * @soc: SOC handle
  4695. * @cb_ctxt: Call back context
  4696. * @reo_status: Reo status
  4697. *
  4698. * return: void
  4699. */
  4700. void dp_rx_bar_stats_cb(struct dp_soc *soc, void *cb_ctxt,
  4701. union hal_reo_status *reo_status)
  4702. {
  4703. struct dp_pdev *pdev = (struct dp_pdev *)cb_ctxt;
  4704. struct hal_reo_queue_status *queue_status = &(reo_status->queue_status);
  4705. if (!qdf_atomic_read(&soc->cmn_init_done))
  4706. return;
  4707. if (queue_status->header.status != HAL_REO_CMD_SUCCESS) {
  4708. DP_TRACE_STATS(FATAL, "REO stats failure %d \n",
  4709. queue_status->header.status);
  4710. qdf_atomic_set(&(pdev->stats_cmd_complete), 1);
  4711. return;
  4712. }
  4713. pdev->stats.rx.bar_recv_cnt += queue_status->bar_rcvd_cnt;
  4714. qdf_atomic_set(&(pdev->stats_cmd_complete), 1);
  4715. }
  4716. /**
  4717. * dp_aggregate_vdev_stats(): Consolidate stats at VDEV level
  4718. * @vdev: DP VDEV handle
  4719. *
  4720. * return: void
  4721. */
  4722. void dp_aggregate_vdev_stats(struct dp_vdev *vdev,
  4723. struct cdp_vdev_stats *vdev_stats)
  4724. {
  4725. struct dp_peer *peer = NULL;
  4726. qdf_mem_copy(vdev_stats, &vdev->stats, sizeof(vdev->stats));
  4727. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem)
  4728. dp_update_vdev_stats(vdev_stats, peer);
  4729. #if defined(FEATURE_PERPKT_INFO) && WDI_EVENT_ENABLE
  4730. dp_wdi_event_handler(WDI_EVENT_UPDATE_DP_STATS, vdev->pdev->soc,
  4731. vdev_stats, vdev->vdev_id,
  4732. UPDATE_VDEV_STATS, vdev->pdev->pdev_id);
  4733. #endif
  4734. }
  4735. /**
  4736. * dp_aggregate_pdev_stats(): Consolidate stats at PDEV level
  4737. * @pdev: DP PDEV handle
  4738. *
  4739. * return: void
  4740. */
  4741. static inline void dp_aggregate_pdev_stats(struct dp_pdev *pdev)
  4742. {
  4743. struct dp_vdev *vdev = NULL;
  4744. struct cdp_vdev_stats *vdev_stats =
  4745. qdf_mem_malloc(sizeof(struct cdp_vdev_stats));
  4746. if (!vdev_stats) {
  4747. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  4748. "DP alloc failure - unable to get alloc vdev stats");
  4749. return;
  4750. }
  4751. qdf_mem_set(&(pdev->stats.tx), sizeof(pdev->stats.tx), 0x0);
  4752. qdf_mem_set(&(pdev->stats.rx), sizeof(pdev->stats.rx), 0x0);
  4753. qdf_mem_set(&(pdev->stats.tx_i), sizeof(pdev->stats.tx_i), 0x0);
  4754. if (pdev->mcopy_mode)
  4755. DP_UPDATE_STATS(pdev, pdev->invalid_peer);
  4756. qdf_spin_lock_bh(&pdev->vdev_list_lock);
  4757. TAILQ_FOREACH(vdev, &pdev->vdev_list, vdev_list_elem) {
  4758. dp_aggregate_vdev_stats(vdev, vdev_stats);
  4759. dp_update_pdev_stats(pdev, vdev_stats);
  4760. DP_STATS_AGGR_PKT(pdev, vdev, tx_i.nawds_mcast);
  4761. DP_STATS_AGGR_PKT(pdev, vdev, tx_i.rcvd);
  4762. DP_STATS_AGGR_PKT(pdev, vdev, tx_i.processed);
  4763. DP_STATS_AGGR_PKT(pdev, vdev, tx_i.reinject_pkts);
  4764. DP_STATS_AGGR_PKT(pdev, vdev, tx_i.inspect_pkts);
  4765. DP_STATS_AGGR_PKT(pdev, vdev, tx_i.raw.raw_pkt);
  4766. DP_STATS_AGGR(pdev, vdev, tx_i.raw.dma_map_error);
  4767. DP_STATS_AGGR_PKT(pdev, vdev, tx_i.tso.tso_pkt);
  4768. DP_STATS_AGGR(pdev, vdev, tx_i.tso.dropped_host.num);
  4769. DP_STATS_AGGR(pdev, vdev, tx_i.tso.dropped_target);
  4770. DP_STATS_AGGR(pdev, vdev, tx_i.sg.dropped_host.num);
  4771. DP_STATS_AGGR(pdev, vdev, tx_i.sg.dropped_target);
  4772. DP_STATS_AGGR_PKT(pdev, vdev, tx_i.sg.sg_pkt);
  4773. DP_STATS_AGGR_PKT(pdev, vdev, tx_i.mcast_en.mcast_pkt);
  4774. DP_STATS_AGGR(pdev, vdev,
  4775. tx_i.mcast_en.dropped_map_error);
  4776. DP_STATS_AGGR(pdev, vdev,
  4777. tx_i.mcast_en.dropped_self_mac);
  4778. DP_STATS_AGGR(pdev, vdev,
  4779. tx_i.mcast_en.dropped_send_fail);
  4780. DP_STATS_AGGR(pdev, vdev, tx_i.mcast_en.ucast);
  4781. DP_STATS_AGGR(pdev, vdev, tx_i.dropped.dma_error);
  4782. DP_STATS_AGGR(pdev, vdev, tx_i.dropped.ring_full);
  4783. DP_STATS_AGGR(pdev, vdev, tx_i.dropped.enqueue_fail);
  4784. DP_STATS_AGGR(pdev, vdev, tx_i.dropped.desc_na.num);
  4785. DP_STATS_AGGR(pdev, vdev, tx_i.dropped.res_full);
  4786. DP_STATS_AGGR(pdev, vdev, tx_i.dropped.headroom_insufficient);
  4787. DP_STATS_AGGR(pdev, vdev, tx_i.cce_classified);
  4788. DP_STATS_AGGR(pdev, vdev, tx_i.cce_classified_raw);
  4789. DP_STATS_AGGR(pdev, vdev, tx_i.mesh.exception_fw);
  4790. DP_STATS_AGGR(pdev, vdev, tx_i.mesh.completion_fw);
  4791. pdev->stats.tx_i.dropped.dropped_pkt.num =
  4792. pdev->stats.tx_i.dropped.dma_error +
  4793. pdev->stats.tx_i.dropped.ring_full +
  4794. pdev->stats.tx_i.dropped.enqueue_fail +
  4795. pdev->stats.tx_i.dropped.desc_na.num +
  4796. pdev->stats.tx_i.dropped.res_full;
  4797. pdev->stats.tx.last_ack_rssi =
  4798. vdev->stats.tx.last_ack_rssi;
  4799. pdev->stats.tx_i.tso.num_seg =
  4800. vdev->stats.tx_i.tso.num_seg;
  4801. }
  4802. qdf_spin_unlock_bh(&pdev->vdev_list_lock);
  4803. qdf_mem_free(vdev_stats);
  4804. #if defined(FEATURE_PERPKT_INFO) && WDI_EVENT_ENABLE
  4805. dp_wdi_event_handler(WDI_EVENT_UPDATE_DP_STATS, pdev->soc, &pdev->stats,
  4806. pdev->pdev_id, UPDATE_PDEV_STATS, pdev->pdev_id);
  4807. #endif
  4808. }
  4809. /**
  4810. * dp_vdev_getstats() - get vdev packet level stats
  4811. * @vdev_handle: Datapath VDEV handle
  4812. * @stats: cdp network device stats structure
  4813. *
  4814. * Return: void
  4815. */
  4816. static void dp_vdev_getstats(void *vdev_handle,
  4817. struct cdp_dev_stats *stats)
  4818. {
  4819. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  4820. struct cdp_vdev_stats *vdev_stats =
  4821. qdf_mem_malloc(sizeof(struct cdp_vdev_stats));
  4822. if (!vdev_stats) {
  4823. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  4824. "DP alloc failure - unable to get alloc vdev stats");
  4825. return;
  4826. }
  4827. dp_aggregate_vdev_stats(vdev, vdev_stats);
  4828. stats->tx_packets = vdev_stats->tx_i.rcvd.num;
  4829. stats->tx_bytes = vdev_stats->tx_i.rcvd.bytes;
  4830. stats->tx_errors = vdev_stats->tx.tx_failed +
  4831. vdev_stats->tx_i.dropped.dropped_pkt.num;
  4832. stats->tx_dropped = stats->tx_errors;
  4833. stats->rx_packets = vdev_stats->rx.unicast.num +
  4834. vdev_stats->rx.multicast.num +
  4835. vdev_stats->rx.bcast.num;
  4836. stats->rx_bytes = vdev_stats->rx.unicast.bytes +
  4837. vdev_stats->rx.multicast.bytes +
  4838. vdev_stats->rx.bcast.bytes;
  4839. }
  4840. /**
  4841. * dp_pdev_getstats() - get pdev packet level stats
  4842. * @pdev_handle: Datapath PDEV handle
  4843. * @stats: cdp network device stats structure
  4844. *
  4845. * Return: void
  4846. */
  4847. static void dp_pdev_getstats(void *pdev_handle,
  4848. struct cdp_dev_stats *stats)
  4849. {
  4850. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  4851. dp_aggregate_pdev_stats(pdev);
  4852. stats->tx_packets = pdev->stats.tx_i.rcvd.num;
  4853. stats->tx_bytes = pdev->stats.tx_i.rcvd.bytes;
  4854. stats->tx_errors = pdev->stats.tx.tx_failed +
  4855. pdev->stats.tx_i.dropped.dropped_pkt.num;
  4856. stats->tx_dropped = stats->tx_errors;
  4857. stats->rx_packets = pdev->stats.rx.unicast.num +
  4858. pdev->stats.rx.multicast.num +
  4859. pdev->stats.rx.bcast.num;
  4860. stats->rx_bytes = pdev->stats.rx.unicast.bytes +
  4861. pdev->stats.rx.multicast.bytes +
  4862. pdev->stats.rx.bcast.bytes;
  4863. }
  4864. /**
  4865. * dp_get_device_stats() - get interface level packet stats
  4866. * @handle: device handle
  4867. * @stats: cdp network device stats structure
  4868. * @type: device type pdev/vdev
  4869. *
  4870. * Return: void
  4871. */
  4872. static void dp_get_device_stats(void *handle,
  4873. struct cdp_dev_stats *stats, uint8_t type)
  4874. {
  4875. switch (type) {
  4876. case UPDATE_VDEV_STATS:
  4877. dp_vdev_getstats(handle, stats);
  4878. break;
  4879. case UPDATE_PDEV_STATS:
  4880. dp_pdev_getstats(handle, stats);
  4881. break;
  4882. default:
  4883. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  4884. "apstats cannot be updated for this input "
  4885. "type %d", type);
  4886. break;
  4887. }
  4888. }
  4889. /**
  4890. * dp_print_pdev_tx_stats(): Print Pdev level TX stats
  4891. * @pdev: DP_PDEV Handle
  4892. *
  4893. * Return:void
  4894. */
  4895. static inline void
  4896. dp_print_pdev_tx_stats(struct dp_pdev *pdev)
  4897. {
  4898. uint8_t index = 0;
  4899. DP_PRINT_STATS("PDEV Tx Stats:\n");
  4900. DP_PRINT_STATS("Received From Stack:");
  4901. DP_PRINT_STATS(" Packets = %d",
  4902. pdev->stats.tx_i.rcvd.num);
  4903. DP_PRINT_STATS(" Bytes = %llu",
  4904. pdev->stats.tx_i.rcvd.bytes);
  4905. DP_PRINT_STATS("Processed:");
  4906. DP_PRINT_STATS(" Packets = %d",
  4907. pdev->stats.tx_i.processed.num);
  4908. DP_PRINT_STATS(" Bytes = %llu",
  4909. pdev->stats.tx_i.processed.bytes);
  4910. DP_PRINT_STATS("Total Completions:");
  4911. DP_PRINT_STATS(" Packets = %u",
  4912. pdev->stats.tx.comp_pkt.num);
  4913. DP_PRINT_STATS(" Bytes = %llu",
  4914. pdev->stats.tx.comp_pkt.bytes);
  4915. DP_PRINT_STATS("Successful Completions:");
  4916. DP_PRINT_STATS(" Packets = %u",
  4917. pdev->stats.tx.tx_success.num);
  4918. DP_PRINT_STATS(" Bytes = %llu",
  4919. pdev->stats.tx.tx_success.bytes);
  4920. DP_PRINT_STATS("Dropped:");
  4921. DP_PRINT_STATS(" Total = %d",
  4922. pdev->stats.tx_i.dropped.dropped_pkt.num);
  4923. DP_PRINT_STATS(" Dma_map_error = %d",
  4924. pdev->stats.tx_i.dropped.dma_error);
  4925. DP_PRINT_STATS(" Ring Full = %d",
  4926. pdev->stats.tx_i.dropped.ring_full);
  4927. DP_PRINT_STATS(" Descriptor Not available = %d",
  4928. pdev->stats.tx_i.dropped.desc_na.num);
  4929. DP_PRINT_STATS(" HW enqueue failed= %d",
  4930. pdev->stats.tx_i.dropped.enqueue_fail);
  4931. DP_PRINT_STATS(" Resources Full = %d",
  4932. pdev->stats.tx_i.dropped.res_full);
  4933. DP_PRINT_STATS(" FW removed Pkts = %u",
  4934. pdev->stats.tx.dropped.fw_rem.num);
  4935. DP_PRINT_STATS(" FW removed bytes= %llu",
  4936. pdev->stats.tx.dropped.fw_rem.bytes);
  4937. DP_PRINT_STATS(" FW removed transmitted = %d",
  4938. pdev->stats.tx.dropped.fw_rem_tx);
  4939. DP_PRINT_STATS(" FW removed untransmitted = %d",
  4940. pdev->stats.tx.dropped.fw_rem_notx);
  4941. DP_PRINT_STATS(" FW removed untransmitted fw_reason1 = %d",
  4942. pdev->stats.tx.dropped.fw_reason1);
  4943. DP_PRINT_STATS(" FW removed untransmitted fw_reason2 = %d",
  4944. pdev->stats.tx.dropped.fw_reason2);
  4945. DP_PRINT_STATS(" FW removed untransmitted fw_reason3 = %d",
  4946. pdev->stats.tx.dropped.fw_reason3);
  4947. DP_PRINT_STATS(" Aged Out from msdu/mpdu queues = %d",
  4948. pdev->stats.tx.dropped.age_out);
  4949. DP_PRINT_STATS(" headroom insufficient = %d",
  4950. pdev->stats.tx_i.dropped.headroom_insufficient);
  4951. DP_PRINT_STATS(" Multicast:");
  4952. DP_PRINT_STATS(" Packets: %u",
  4953. pdev->stats.tx.mcast.num);
  4954. DP_PRINT_STATS(" Bytes: %llu",
  4955. pdev->stats.tx.mcast.bytes);
  4956. DP_PRINT_STATS("Scatter Gather:");
  4957. DP_PRINT_STATS(" Packets = %d",
  4958. pdev->stats.tx_i.sg.sg_pkt.num);
  4959. DP_PRINT_STATS(" Bytes = %llu",
  4960. pdev->stats.tx_i.sg.sg_pkt.bytes);
  4961. DP_PRINT_STATS(" Dropped By Host = %d",
  4962. pdev->stats.tx_i.sg.dropped_host.num);
  4963. DP_PRINT_STATS(" Dropped By Target = %d",
  4964. pdev->stats.tx_i.sg.dropped_target);
  4965. DP_PRINT_STATS("TSO:");
  4966. DP_PRINT_STATS(" Number of Segments = %d",
  4967. pdev->stats.tx_i.tso.num_seg);
  4968. DP_PRINT_STATS(" Packets = %d",
  4969. pdev->stats.tx_i.tso.tso_pkt.num);
  4970. DP_PRINT_STATS(" Bytes = %llu",
  4971. pdev->stats.tx_i.tso.tso_pkt.bytes);
  4972. DP_PRINT_STATS(" Dropped By Host = %d",
  4973. pdev->stats.tx_i.tso.dropped_host.num);
  4974. DP_PRINT_STATS("Mcast Enhancement:");
  4975. DP_PRINT_STATS(" Packets = %d",
  4976. pdev->stats.tx_i.mcast_en.mcast_pkt.num);
  4977. DP_PRINT_STATS(" Bytes = %llu",
  4978. pdev->stats.tx_i.mcast_en.mcast_pkt.bytes);
  4979. DP_PRINT_STATS(" Dropped: Map Errors = %d",
  4980. pdev->stats.tx_i.mcast_en.dropped_map_error);
  4981. DP_PRINT_STATS(" Dropped: Self Mac = %d",
  4982. pdev->stats.tx_i.mcast_en.dropped_self_mac);
  4983. DP_PRINT_STATS(" Dropped: Send Fail = %d",
  4984. pdev->stats.tx_i.mcast_en.dropped_send_fail);
  4985. DP_PRINT_STATS(" Unicast sent = %d",
  4986. pdev->stats.tx_i.mcast_en.ucast);
  4987. DP_PRINT_STATS("Raw:");
  4988. DP_PRINT_STATS(" Packets = %d",
  4989. pdev->stats.tx_i.raw.raw_pkt.num);
  4990. DP_PRINT_STATS(" Bytes = %llu",
  4991. pdev->stats.tx_i.raw.raw_pkt.bytes);
  4992. DP_PRINT_STATS(" DMA map error = %d",
  4993. pdev->stats.tx_i.raw.dma_map_error);
  4994. DP_PRINT_STATS("Reinjected:");
  4995. DP_PRINT_STATS(" Packets = %d",
  4996. pdev->stats.tx_i.reinject_pkts.num);
  4997. DP_PRINT_STATS(" Bytes = %llu\n",
  4998. pdev->stats.tx_i.reinject_pkts.bytes);
  4999. DP_PRINT_STATS("Inspected:");
  5000. DP_PRINT_STATS(" Packets = %d",
  5001. pdev->stats.tx_i.inspect_pkts.num);
  5002. DP_PRINT_STATS(" Bytes = %llu",
  5003. pdev->stats.tx_i.inspect_pkts.bytes);
  5004. DP_PRINT_STATS("Nawds Multicast:");
  5005. DP_PRINT_STATS(" Packets = %d",
  5006. pdev->stats.tx_i.nawds_mcast.num);
  5007. DP_PRINT_STATS(" Bytes = %llu",
  5008. pdev->stats.tx_i.nawds_mcast.bytes);
  5009. DP_PRINT_STATS("CCE Classified:");
  5010. DP_PRINT_STATS(" CCE Classified Packets: %u",
  5011. pdev->stats.tx_i.cce_classified);
  5012. DP_PRINT_STATS(" RAW CCE Classified Packets: %u",
  5013. pdev->stats.tx_i.cce_classified_raw);
  5014. DP_PRINT_STATS("Mesh stats:");
  5015. DP_PRINT_STATS(" frames to firmware: %u",
  5016. pdev->stats.tx_i.mesh.exception_fw);
  5017. DP_PRINT_STATS(" completions from fw: %u",
  5018. pdev->stats.tx_i.mesh.completion_fw);
  5019. DP_PRINT_STATS("PPDU stats counter");
  5020. for (index = 0; index < CDP_PPDU_STATS_MAX_TAG; index++) {
  5021. DP_PRINT_STATS(" Tag[%d] = %llu", index,
  5022. pdev->stats.ppdu_stats_counter[index]);
  5023. }
  5024. }
  5025. /**
  5026. * dp_print_pdev_rx_stats(): Print Pdev level RX stats
  5027. * @pdev: DP_PDEV Handle
  5028. *
  5029. * Return: void
  5030. */
  5031. static inline void
  5032. dp_print_pdev_rx_stats(struct dp_pdev *pdev)
  5033. {
  5034. DP_PRINT_STATS("PDEV Rx Stats:\n");
  5035. DP_PRINT_STATS("Received From HW (Per Rx Ring):");
  5036. DP_PRINT_STATS(" Packets = %d %d %d %d",
  5037. pdev->stats.rx.rcvd_reo[0].num,
  5038. pdev->stats.rx.rcvd_reo[1].num,
  5039. pdev->stats.rx.rcvd_reo[2].num,
  5040. pdev->stats.rx.rcvd_reo[3].num);
  5041. DP_PRINT_STATS(" Bytes = %llu %llu %llu %llu",
  5042. pdev->stats.rx.rcvd_reo[0].bytes,
  5043. pdev->stats.rx.rcvd_reo[1].bytes,
  5044. pdev->stats.rx.rcvd_reo[2].bytes,
  5045. pdev->stats.rx.rcvd_reo[3].bytes);
  5046. DP_PRINT_STATS("Replenished:");
  5047. DP_PRINT_STATS(" Packets = %d",
  5048. pdev->stats.replenish.pkts.num);
  5049. DP_PRINT_STATS(" Bytes = %llu",
  5050. pdev->stats.replenish.pkts.bytes);
  5051. DP_PRINT_STATS(" Buffers Added To Freelist = %d",
  5052. pdev->stats.buf_freelist);
  5053. DP_PRINT_STATS(" Low threshold intr = %d",
  5054. pdev->stats.replenish.low_thresh_intrs);
  5055. DP_PRINT_STATS("Dropped:");
  5056. DP_PRINT_STATS(" msdu_not_done = %d",
  5057. pdev->stats.dropped.msdu_not_done);
  5058. DP_PRINT_STATS(" mon_rx_drop = %d",
  5059. pdev->stats.dropped.mon_rx_drop);
  5060. DP_PRINT_STATS(" mec_drop = %d",
  5061. pdev->stats.rx.mec_drop.num);
  5062. DP_PRINT_STATS(" Bytes = %llu",
  5063. pdev->stats.rx.mec_drop.bytes);
  5064. DP_PRINT_STATS("Sent To Stack:");
  5065. DP_PRINT_STATS(" Packets = %d",
  5066. pdev->stats.rx.to_stack.num);
  5067. DP_PRINT_STATS(" Bytes = %llu",
  5068. pdev->stats.rx.to_stack.bytes);
  5069. DP_PRINT_STATS("Multicast/Broadcast:");
  5070. DP_PRINT_STATS(" Packets = %d",
  5071. pdev->stats.rx.multicast.num);
  5072. DP_PRINT_STATS(" Bytes = %llu",
  5073. pdev->stats.rx.multicast.bytes);
  5074. DP_PRINT_STATS("Errors:");
  5075. DP_PRINT_STATS(" Rxdma Ring Un-inititalized = %d",
  5076. pdev->stats.replenish.rxdma_err);
  5077. DP_PRINT_STATS(" Desc Alloc Failed: = %d",
  5078. pdev->stats.err.desc_alloc_fail);
  5079. DP_PRINT_STATS(" IP checksum error = %d",
  5080. pdev->stats.err.ip_csum_err);
  5081. DP_PRINT_STATS(" TCP/UDP checksum error = %d",
  5082. pdev->stats.err.tcp_udp_csum_err);
  5083. /* Get bar_recv_cnt */
  5084. dp_aggregate_pdev_ctrl_frames_stats(pdev);
  5085. DP_PRINT_STATS("BAR Received Count: = %d",
  5086. pdev->stats.rx.bar_recv_cnt);
  5087. }
  5088. /**
  5089. * dp_print_pdev_rx_mon_stats(): Print Pdev level RX monitor stats
  5090. * @pdev: DP_PDEV Handle
  5091. *
  5092. * Return: void
  5093. */
  5094. static inline void
  5095. dp_print_pdev_rx_mon_stats(struct dp_pdev *pdev)
  5096. {
  5097. struct cdp_pdev_mon_stats *rx_mon_stats;
  5098. rx_mon_stats = &pdev->rx_mon_stats;
  5099. DP_PRINT_STATS("PDEV Rx Monitor Stats:\n");
  5100. dp_rx_mon_print_dbg_ppdu_stats(rx_mon_stats);
  5101. DP_PRINT_STATS("status_ppdu_done_cnt = %d",
  5102. rx_mon_stats->status_ppdu_done);
  5103. DP_PRINT_STATS("dest_ppdu_done_cnt = %d",
  5104. rx_mon_stats->dest_ppdu_done);
  5105. DP_PRINT_STATS("dest_mpdu_done_cnt = %d",
  5106. rx_mon_stats->dest_mpdu_done);
  5107. DP_PRINT_STATS("dest_mpdu_drop_cnt = %d",
  5108. rx_mon_stats->dest_mpdu_drop);
  5109. }
  5110. /**
  5111. * dp_print_soc_tx_stats(): Print SOC level stats
  5112. * @soc DP_SOC Handle
  5113. *
  5114. * Return: void
  5115. */
  5116. static inline void
  5117. dp_print_soc_tx_stats(struct dp_soc *soc)
  5118. {
  5119. uint8_t desc_pool_id;
  5120. soc->stats.tx.desc_in_use = 0;
  5121. DP_PRINT_STATS("SOC Tx Stats:\n");
  5122. for (desc_pool_id = 0;
  5123. desc_pool_id < wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  5124. desc_pool_id++)
  5125. soc->stats.tx.desc_in_use +=
  5126. soc->tx_desc[desc_pool_id].num_allocated;
  5127. DP_PRINT_STATS("Tx Descriptors In Use = %d",
  5128. soc->stats.tx.desc_in_use);
  5129. DP_PRINT_STATS("Invalid peer:");
  5130. DP_PRINT_STATS(" Packets = %d",
  5131. soc->stats.tx.tx_invalid_peer.num);
  5132. DP_PRINT_STATS(" Bytes = %llu",
  5133. soc->stats.tx.tx_invalid_peer.bytes);
  5134. DP_PRINT_STATS("Packets dropped due to TCL ring full = %d %d %d",
  5135. soc->stats.tx.tcl_ring_full[0],
  5136. soc->stats.tx.tcl_ring_full[1],
  5137. soc->stats.tx.tcl_ring_full[2]);
  5138. }
  5139. /**
  5140. * dp_print_soc_rx_stats: Print SOC level Rx stats
  5141. * @soc: DP_SOC Handle
  5142. *
  5143. * Return:void
  5144. */
  5145. static inline void
  5146. dp_print_soc_rx_stats(struct dp_soc *soc)
  5147. {
  5148. uint32_t i;
  5149. char reo_error[DP_REO_ERR_LENGTH];
  5150. char rxdma_error[DP_RXDMA_ERR_LENGTH];
  5151. uint8_t index = 0;
  5152. DP_PRINT_STATS("SOC Rx Stats:\n");
  5153. DP_PRINT_STATS("Fragmented packets: %u",
  5154. soc->stats.rx.rx_frags);
  5155. DP_PRINT_STATS("Reo reinjected packets: %u",
  5156. soc->stats.rx.reo_reinject);
  5157. DP_PRINT_STATS("Errors:\n");
  5158. DP_PRINT_STATS("Rx Decrypt Errors = %d",
  5159. (soc->stats.rx.err.rxdma_error[HAL_RXDMA_ERR_DECRYPT] +
  5160. soc->stats.rx.err.rxdma_error[HAL_RXDMA_ERR_TKIP_MIC]));
  5161. DP_PRINT_STATS("Invalid RBM = %d",
  5162. soc->stats.rx.err.invalid_rbm);
  5163. DP_PRINT_STATS("Invalid Vdev = %d",
  5164. soc->stats.rx.err.invalid_vdev);
  5165. DP_PRINT_STATS("Invalid Pdev = %d",
  5166. soc->stats.rx.err.invalid_pdev);
  5167. DP_PRINT_STATS("Invalid Peer = %d",
  5168. soc->stats.rx.err.rx_invalid_peer.num);
  5169. DP_PRINT_STATS("HAL Ring Access Fail = %d",
  5170. soc->stats.rx.err.hal_ring_access_fail);
  5171. DP_PRINT_STATS("RX frags: %d", soc->stats.rx.rx_frags);
  5172. DP_PRINT_STATS("RX HP out_of_sync: %d", soc->stats.rx.hp_oos);
  5173. for (i = 0; i < HAL_RXDMA_ERR_MAX; i++) {
  5174. index += qdf_snprint(&rxdma_error[index],
  5175. DP_RXDMA_ERR_LENGTH - index,
  5176. " %d", soc->stats.rx.err.rxdma_error[i]);
  5177. }
  5178. DP_PRINT_STATS("RXDMA Error (0-31):%s",
  5179. rxdma_error);
  5180. index = 0;
  5181. for (i = 0; i < HAL_REO_ERR_MAX; i++) {
  5182. index += qdf_snprint(&reo_error[index],
  5183. DP_REO_ERR_LENGTH - index,
  5184. " %d", soc->stats.rx.err.reo_error[i]);
  5185. }
  5186. DP_PRINT_STATS("REO Error(0-14):%s",
  5187. reo_error);
  5188. }
  5189. /**
  5190. * dp_print_ring_stat_from_hal(): Print hal level ring stats
  5191. * @soc: DP_SOC handle
  5192. * @srng: DP_SRNG handle
  5193. * @ring_name: SRNG name
  5194. *
  5195. * Return: void
  5196. */
  5197. static void
  5198. dp_print_ring_stat_from_hal(struct dp_soc *soc, struct dp_srng *srng,
  5199. char *ring_name)
  5200. {
  5201. uint32_t tailp;
  5202. uint32_t headp;
  5203. if (soc && srng && srng->hal_srng) {
  5204. hal_api_get_tphp(soc->hal_soc, srng->hal_srng, &tailp, &headp);
  5205. DP_PRINT_STATS("%s : Head pointer = %d Tail Pointer = %d",
  5206. ring_name, headp, tailp);
  5207. }
  5208. }
  5209. /**
  5210. * dp_print_mon_ring_stats_from_hal() - Print stat for monitor rings based
  5211. * on target
  5212. * @pdev: physical device handle
  5213. * @mac_id: mac id
  5214. *
  5215. * Return: void
  5216. */
  5217. static inline
  5218. void dp_print_mon_ring_stat_from_hal(struct dp_pdev *pdev, uint8_t mac_id)
  5219. {
  5220. if (pdev->soc->wlan_cfg_ctx->rxdma1_enable) {
  5221. dp_print_ring_stat_from_hal(pdev->soc,
  5222. &pdev->rxdma_mon_buf_ring[mac_id],
  5223. "Rxdma Mon Buf Ring");
  5224. dp_print_ring_stat_from_hal(pdev->soc,
  5225. &pdev->rxdma_mon_dst_ring[mac_id],
  5226. "Rxdma Mon Dst Ring");
  5227. dp_print_ring_stat_from_hal(pdev->soc,
  5228. &pdev->rxdma_mon_desc_ring[mac_id],
  5229. "Rxdma mon desc Ring");
  5230. }
  5231. dp_print_ring_stat_from_hal(pdev->soc,
  5232. &pdev->rxdma_mon_status_ring[mac_id],
  5233. "Rxdma Mon Status Ring");
  5234. }
  5235. /**
  5236. * dp_print_ring_stats(): Print tail and head pointer
  5237. * @pdev: DP_PDEV handle
  5238. *
  5239. * Return:void
  5240. */
  5241. static inline void
  5242. dp_print_ring_stats(struct dp_pdev *pdev)
  5243. {
  5244. uint32_t i;
  5245. char ring_name[STR_MAXLEN + 1];
  5246. int mac_id;
  5247. dp_print_ring_stat_from_hal(pdev->soc,
  5248. &pdev->soc->reo_exception_ring,
  5249. "Reo Exception Ring");
  5250. dp_print_ring_stat_from_hal(pdev->soc,
  5251. &pdev->soc->reo_reinject_ring,
  5252. "Reo Inject Ring");
  5253. dp_print_ring_stat_from_hal(pdev->soc,
  5254. &pdev->soc->reo_cmd_ring,
  5255. "Reo Command Ring");
  5256. dp_print_ring_stat_from_hal(pdev->soc,
  5257. &pdev->soc->reo_status_ring,
  5258. "Reo Status Ring");
  5259. dp_print_ring_stat_from_hal(pdev->soc,
  5260. &pdev->soc->rx_rel_ring,
  5261. "Rx Release ring");
  5262. dp_print_ring_stat_from_hal(pdev->soc,
  5263. &pdev->soc->tcl_cmd_ring,
  5264. "Tcl command Ring");
  5265. dp_print_ring_stat_from_hal(pdev->soc,
  5266. &pdev->soc->tcl_status_ring,
  5267. "Tcl Status Ring");
  5268. dp_print_ring_stat_from_hal(pdev->soc,
  5269. &pdev->soc->wbm_desc_rel_ring,
  5270. "Wbm Desc Rel Ring");
  5271. for (i = 0; i < MAX_REO_DEST_RINGS; i++) {
  5272. snprintf(ring_name, STR_MAXLEN, "Reo Dest Ring %d", i);
  5273. dp_print_ring_stat_from_hal(pdev->soc,
  5274. &pdev->soc->reo_dest_ring[i],
  5275. ring_name);
  5276. }
  5277. for (i = 0; i < pdev->soc->num_tcl_data_rings; i++) {
  5278. snprintf(ring_name, STR_MAXLEN, "Tcl Data Ring %d", i);
  5279. dp_print_ring_stat_from_hal(pdev->soc,
  5280. &pdev->soc->tcl_data_ring[i],
  5281. ring_name);
  5282. }
  5283. for (i = 0; i < MAX_TCL_DATA_RINGS; i++) {
  5284. snprintf(ring_name, STR_MAXLEN, "Tx Comp Ring %d", i);
  5285. dp_print_ring_stat_from_hal(pdev->soc,
  5286. &pdev->soc->tx_comp_ring[i],
  5287. ring_name);
  5288. }
  5289. dp_print_ring_stat_from_hal(pdev->soc,
  5290. &pdev->rx_refill_buf_ring,
  5291. "Rx Refill Buf Ring");
  5292. dp_print_ring_stat_from_hal(pdev->soc,
  5293. &pdev->rx_refill_buf_ring2,
  5294. "Second Rx Refill Buf Ring");
  5295. for (mac_id = 0; mac_id < NUM_RXDMA_RINGS_PER_PDEV; mac_id++) {
  5296. dp_print_mon_ring_stat_from_hal(pdev, mac_id);
  5297. }
  5298. for (i = 0; i < NUM_RXDMA_RINGS_PER_PDEV; i++) {
  5299. snprintf(ring_name, STR_MAXLEN, "Rxdma err dst ring %d", i);
  5300. dp_print_ring_stat_from_hal(pdev->soc,
  5301. &pdev->rxdma_err_dst_ring[i],
  5302. ring_name);
  5303. }
  5304. for (i = 0; i < MAX_RX_MAC_RINGS; i++) {
  5305. snprintf(ring_name, STR_MAXLEN, "Rx mac buf ring %d", i);
  5306. dp_print_ring_stat_from_hal(pdev->soc,
  5307. &pdev->rx_mac_buf_ring[i],
  5308. ring_name);
  5309. }
  5310. }
  5311. /**
  5312. * dp_txrx_host_stats_clr(): Reinitialize the txrx stats
  5313. * @vdev: DP_VDEV handle
  5314. *
  5315. * Return:void
  5316. */
  5317. static inline void
  5318. dp_txrx_host_stats_clr(struct dp_vdev *vdev)
  5319. {
  5320. struct dp_peer *peer = NULL;
  5321. DP_STATS_CLR(vdev->pdev);
  5322. DP_STATS_CLR(vdev->pdev->soc);
  5323. DP_STATS_CLR(vdev);
  5324. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  5325. if (!peer)
  5326. return;
  5327. DP_STATS_CLR(peer);
  5328. #if defined(FEATURE_PERPKT_INFO) && WDI_EVENT_ENABLE
  5329. dp_wdi_event_handler(WDI_EVENT_UPDATE_DP_STATS, vdev->pdev->soc,
  5330. &peer->stats, peer->peer_ids[0],
  5331. UPDATE_PEER_STATS, vdev->pdev->pdev_id);
  5332. #endif
  5333. }
  5334. #if defined(FEATURE_PERPKT_INFO) && WDI_EVENT_ENABLE
  5335. dp_wdi_event_handler(WDI_EVENT_UPDATE_DP_STATS, vdev->pdev->soc,
  5336. &vdev->stats, vdev->vdev_id,
  5337. UPDATE_VDEV_STATS, vdev->pdev->pdev_id);
  5338. #endif
  5339. }
  5340. /**
  5341. * dp_print_common_rates_info(): Print common rate for tx or rx
  5342. * @pkt_type_array: rate type array contains rate info
  5343. *
  5344. * Return:void
  5345. */
  5346. static inline void
  5347. dp_print_common_rates_info(struct cdp_pkt_type *pkt_type_array)
  5348. {
  5349. uint8_t mcs, pkt_type;
  5350. for (pkt_type = 0; pkt_type < DOT11_MAX; pkt_type++) {
  5351. for (mcs = 0; mcs < MAX_MCS; mcs++) {
  5352. if (!dp_rate_string[pkt_type][mcs].valid)
  5353. continue;
  5354. DP_PRINT_STATS(" %s = %d",
  5355. dp_rate_string[pkt_type][mcs].mcs_type,
  5356. pkt_type_array[pkt_type].mcs_count[mcs]);
  5357. }
  5358. DP_PRINT_STATS("\n");
  5359. }
  5360. }
  5361. /**
  5362. * dp_print_rx_rates(): Print Rx rate stats
  5363. * @vdev: DP_VDEV handle
  5364. *
  5365. * Return:void
  5366. */
  5367. static inline void
  5368. dp_print_rx_rates(struct dp_vdev *vdev)
  5369. {
  5370. struct dp_pdev *pdev = (struct dp_pdev *)vdev->pdev;
  5371. uint8_t i;
  5372. uint8_t index = 0;
  5373. char nss[DP_NSS_LENGTH];
  5374. DP_PRINT_STATS("Rx Rate Info:\n");
  5375. dp_print_common_rates_info(pdev->stats.rx.pkt_type);
  5376. index = 0;
  5377. for (i = 0; i < SS_COUNT; i++) {
  5378. index += qdf_snprint(&nss[index], DP_NSS_LENGTH - index,
  5379. " %d", pdev->stats.rx.nss[i]);
  5380. }
  5381. DP_PRINT_STATS("NSS(1-8) = %s",
  5382. nss);
  5383. DP_PRINT_STATS("SGI ="
  5384. " 0.8us %d,"
  5385. " 0.4us %d,"
  5386. " 1.6us %d,"
  5387. " 3.2us %d,",
  5388. pdev->stats.rx.sgi_count[0],
  5389. pdev->stats.rx.sgi_count[1],
  5390. pdev->stats.rx.sgi_count[2],
  5391. pdev->stats.rx.sgi_count[3]);
  5392. DP_PRINT_STATS("BW Counts = 20MHZ %d, 40MHZ %d, 80MHZ %d, 160MHZ %d",
  5393. pdev->stats.rx.bw[0], pdev->stats.rx.bw[1],
  5394. pdev->stats.rx.bw[2], pdev->stats.rx.bw[3]);
  5395. DP_PRINT_STATS("Reception Type ="
  5396. " SU: %d,"
  5397. " MU_MIMO:%d,"
  5398. " MU_OFDMA:%d,"
  5399. " MU_OFDMA_MIMO:%d\n",
  5400. pdev->stats.rx.reception_type[0],
  5401. pdev->stats.rx.reception_type[1],
  5402. pdev->stats.rx.reception_type[2],
  5403. pdev->stats.rx.reception_type[3]);
  5404. DP_PRINT_STATS("Aggregation:\n");
  5405. DP_PRINT_STATS("Number of Msdu's Part of Ampdus = %d",
  5406. pdev->stats.rx.ampdu_cnt);
  5407. DP_PRINT_STATS("Number of Msdu's With No Mpdu Level Aggregation : %d",
  5408. pdev->stats.rx.non_ampdu_cnt);
  5409. DP_PRINT_STATS("Number of Msdu's Part of Amsdu: %d",
  5410. pdev->stats.rx.amsdu_cnt);
  5411. DP_PRINT_STATS("Number of Msdu's With No Msdu Level Aggregation: %d",
  5412. pdev->stats.rx.non_amsdu_cnt);
  5413. }
  5414. /**
  5415. * dp_print_tx_rates(): Print tx rates
  5416. * @vdev: DP_VDEV handle
  5417. *
  5418. * Return:void
  5419. */
  5420. static inline void
  5421. dp_print_tx_rates(struct dp_vdev *vdev)
  5422. {
  5423. struct dp_pdev *pdev = (struct dp_pdev *)vdev->pdev;
  5424. uint8_t index;
  5425. char nss[DP_NSS_LENGTH];
  5426. int nss_index;
  5427. DP_PRINT_STATS("Tx Rate Info:\n");
  5428. dp_print_common_rates_info(pdev->stats.tx.pkt_type);
  5429. DP_PRINT_STATS("SGI ="
  5430. " 0.8us %d"
  5431. " 0.4us %d"
  5432. " 1.6us %d"
  5433. " 3.2us %d",
  5434. pdev->stats.tx.sgi_count[0],
  5435. pdev->stats.tx.sgi_count[1],
  5436. pdev->stats.tx.sgi_count[2],
  5437. pdev->stats.tx.sgi_count[3]);
  5438. DP_PRINT_STATS("BW Counts = 20MHZ %d, 40MHZ %d, 80MHZ %d, 160MHZ %d",
  5439. pdev->stats.tx.bw[0], pdev->stats.tx.bw[1],
  5440. pdev->stats.tx.bw[2], pdev->stats.tx.bw[3]);
  5441. index = 0;
  5442. for (nss_index = 0; nss_index < SS_COUNT; nss_index++) {
  5443. index += qdf_snprint(&nss[index], DP_NSS_LENGTH - index,
  5444. " %d", pdev->stats.tx.nss[nss_index]);
  5445. }
  5446. DP_PRINT_STATS("NSS(1-8) = %s", nss);
  5447. DP_PRINT_STATS("OFDMA = %d", pdev->stats.tx.ofdma);
  5448. DP_PRINT_STATS("STBC = %d", pdev->stats.tx.stbc);
  5449. DP_PRINT_STATS("LDPC = %d", pdev->stats.tx.ldpc);
  5450. DP_PRINT_STATS("Retries = %d", pdev->stats.tx.retries);
  5451. DP_PRINT_STATS("Last ack rssi = %d\n", pdev->stats.tx.last_ack_rssi);
  5452. DP_PRINT_STATS("Aggregation:\n");
  5453. DP_PRINT_STATS("Number of Msdu's Part of Amsdu = %d",
  5454. pdev->stats.tx.amsdu_cnt);
  5455. DP_PRINT_STATS("Number of Msdu's With No Msdu Level Aggregation = %d",
  5456. pdev->stats.tx.non_amsdu_cnt);
  5457. }
  5458. /**
  5459. * dp_print_peer_stats():print peer stats
  5460. * @peer: DP_PEER handle
  5461. *
  5462. * return void
  5463. */
  5464. static inline void dp_print_peer_stats(struct dp_peer *peer)
  5465. {
  5466. uint8_t i;
  5467. uint32_t index;
  5468. char nss[DP_NSS_LENGTH];
  5469. DP_PRINT_STATS("Node Tx Stats:\n");
  5470. DP_PRINT_STATS("Total Packet Completions = %d",
  5471. peer->stats.tx.comp_pkt.num);
  5472. DP_PRINT_STATS("Total Bytes Completions = %llu",
  5473. peer->stats.tx.comp_pkt.bytes);
  5474. DP_PRINT_STATS("Success Packets = %d",
  5475. peer->stats.tx.tx_success.num);
  5476. DP_PRINT_STATS("Success Bytes = %llu",
  5477. peer->stats.tx.tx_success.bytes);
  5478. DP_PRINT_STATS("Unicast Success Packets = %d",
  5479. peer->stats.tx.ucast.num);
  5480. DP_PRINT_STATS("Unicast Success Bytes = %llu",
  5481. peer->stats.tx.ucast.bytes);
  5482. DP_PRINT_STATS("Multicast Success Packets = %d",
  5483. peer->stats.tx.mcast.num);
  5484. DP_PRINT_STATS("Multicast Success Bytes = %llu",
  5485. peer->stats.tx.mcast.bytes);
  5486. DP_PRINT_STATS("Broadcast Success Packets = %d",
  5487. peer->stats.tx.bcast.num);
  5488. DP_PRINT_STATS("Broadcast Success Bytes = %llu",
  5489. peer->stats.tx.bcast.bytes);
  5490. DP_PRINT_STATS("Packets Failed = %d",
  5491. peer->stats.tx.tx_failed);
  5492. DP_PRINT_STATS("Packets In OFDMA = %d",
  5493. peer->stats.tx.ofdma);
  5494. DP_PRINT_STATS("Packets In STBC = %d",
  5495. peer->stats.tx.stbc);
  5496. DP_PRINT_STATS("Packets In LDPC = %d",
  5497. peer->stats.tx.ldpc);
  5498. DP_PRINT_STATS("Packet Retries = %d",
  5499. peer->stats.tx.retries);
  5500. DP_PRINT_STATS("MSDU's Part of AMSDU = %d",
  5501. peer->stats.tx.amsdu_cnt);
  5502. DP_PRINT_STATS("Last Packet RSSI = %d",
  5503. peer->stats.tx.last_ack_rssi);
  5504. DP_PRINT_STATS("Dropped At FW: Removed Pkts = %u",
  5505. peer->stats.tx.dropped.fw_rem.num);
  5506. DP_PRINT_STATS("Dropped At FW: Removed bytes = %llu",
  5507. peer->stats.tx.dropped.fw_rem.bytes);
  5508. DP_PRINT_STATS("Dropped At FW: Removed transmitted = %d",
  5509. peer->stats.tx.dropped.fw_rem_tx);
  5510. DP_PRINT_STATS("Dropped At FW: Removed Untransmitted = %d",
  5511. peer->stats.tx.dropped.fw_rem_notx);
  5512. DP_PRINT_STATS("Dropped : Age Out = %d",
  5513. peer->stats.tx.dropped.age_out);
  5514. DP_PRINT_STATS("NAWDS : ");
  5515. DP_PRINT_STATS(" Nawds multicast Drop Tx Packet = %d",
  5516. peer->stats.tx.nawds_mcast_drop);
  5517. DP_PRINT_STATS(" Nawds multicast Tx Packet Count = %d",
  5518. peer->stats.tx.nawds_mcast.num);
  5519. DP_PRINT_STATS(" Nawds multicast Tx Packet Bytes = %llu",
  5520. peer->stats.tx.nawds_mcast.bytes);
  5521. DP_PRINT_STATS("Rate Info:");
  5522. dp_print_common_rates_info(peer->stats.tx.pkt_type);
  5523. DP_PRINT_STATS("SGI = "
  5524. " 0.8us %d"
  5525. " 0.4us %d"
  5526. " 1.6us %d"
  5527. " 3.2us %d",
  5528. peer->stats.tx.sgi_count[0],
  5529. peer->stats.tx.sgi_count[1],
  5530. peer->stats.tx.sgi_count[2],
  5531. peer->stats.tx.sgi_count[3]);
  5532. DP_PRINT_STATS("Excess Retries per AC ");
  5533. DP_PRINT_STATS(" Best effort = %d",
  5534. peer->stats.tx.excess_retries_per_ac[0]);
  5535. DP_PRINT_STATS(" Background= %d",
  5536. peer->stats.tx.excess_retries_per_ac[1]);
  5537. DP_PRINT_STATS(" Video = %d",
  5538. peer->stats.tx.excess_retries_per_ac[2]);
  5539. DP_PRINT_STATS(" Voice = %d",
  5540. peer->stats.tx.excess_retries_per_ac[3]);
  5541. DP_PRINT_STATS("BW Counts = 20MHZ %d 40MHZ %d 80MHZ %d 160MHZ %d\n",
  5542. peer->stats.tx.bw[2], peer->stats.tx.bw[3],
  5543. peer->stats.tx.bw[4], peer->stats.tx.bw[5]);
  5544. index = 0;
  5545. for (i = 0; i < SS_COUNT; i++) {
  5546. index += qdf_snprint(&nss[index], DP_NSS_LENGTH - index,
  5547. " %d", peer->stats.tx.nss[i]);
  5548. }
  5549. DP_PRINT_STATS("NSS(1-8) = %s",
  5550. nss);
  5551. DP_PRINT_STATS("Aggregation:");
  5552. DP_PRINT_STATS(" Number of Msdu's Part of Amsdu = %d",
  5553. peer->stats.tx.amsdu_cnt);
  5554. DP_PRINT_STATS(" Number of Msdu's With No Msdu Level Aggregation = %d\n",
  5555. peer->stats.tx.non_amsdu_cnt);
  5556. DP_PRINT_STATS("Bytes and Packets transmitted in last one sec:");
  5557. DP_PRINT_STATS(" Bytes transmitted in last sec: %d",
  5558. peer->stats.tx.tx_byte_rate);
  5559. DP_PRINT_STATS(" Data transmitted in last sec: %d",
  5560. peer->stats.tx.tx_data_rate);
  5561. DP_PRINT_STATS("Node Rx Stats:");
  5562. DP_PRINT_STATS("Packets Sent To Stack = %d",
  5563. peer->stats.rx.to_stack.num);
  5564. DP_PRINT_STATS("Bytes Sent To Stack = %llu",
  5565. peer->stats.rx.to_stack.bytes);
  5566. for (i = 0; i < CDP_MAX_RX_RINGS; i++) {
  5567. DP_PRINT_STATS("Ring Id = %d", i);
  5568. DP_PRINT_STATS(" Packets Received = %d",
  5569. peer->stats.rx.rcvd_reo[i].num);
  5570. DP_PRINT_STATS(" Bytes Received = %llu",
  5571. peer->stats.rx.rcvd_reo[i].bytes);
  5572. }
  5573. DP_PRINT_STATS("Multicast Packets Received = %d",
  5574. peer->stats.rx.multicast.num);
  5575. DP_PRINT_STATS("Multicast Bytes Received = %llu",
  5576. peer->stats.rx.multicast.bytes);
  5577. DP_PRINT_STATS("Broadcast Packets Received = %d",
  5578. peer->stats.rx.bcast.num);
  5579. DP_PRINT_STATS("Broadcast Bytes Received = %llu",
  5580. peer->stats.rx.bcast.bytes);
  5581. DP_PRINT_STATS("Intra BSS Packets Received = %d",
  5582. peer->stats.rx.intra_bss.pkts.num);
  5583. DP_PRINT_STATS("Intra BSS Bytes Received = %llu",
  5584. peer->stats.rx.intra_bss.pkts.bytes);
  5585. DP_PRINT_STATS("Raw Packets Received = %d",
  5586. peer->stats.rx.raw.num);
  5587. DP_PRINT_STATS("Raw Bytes Received = %llu",
  5588. peer->stats.rx.raw.bytes);
  5589. DP_PRINT_STATS("Errors: MIC Errors = %d",
  5590. peer->stats.rx.err.mic_err);
  5591. DP_PRINT_STATS("Erros: Decryption Errors = %d",
  5592. peer->stats.rx.err.decrypt_err);
  5593. DP_PRINT_STATS("Msdu's Received As Part of Ampdu = %d",
  5594. peer->stats.rx.non_ampdu_cnt);
  5595. DP_PRINT_STATS("Msdu's Recived As Ampdu = %d",
  5596. peer->stats.rx.ampdu_cnt);
  5597. DP_PRINT_STATS("Msdu's Received Not Part of Amsdu's = %d",
  5598. peer->stats.rx.non_amsdu_cnt);
  5599. DP_PRINT_STATS("MSDUs Received As Part of Amsdu = %d",
  5600. peer->stats.rx.amsdu_cnt);
  5601. DP_PRINT_STATS("NAWDS : ");
  5602. DP_PRINT_STATS(" Nawds multicast Drop Rx Packet = %d",
  5603. peer->stats.rx.nawds_mcast_drop);
  5604. DP_PRINT_STATS("SGI ="
  5605. " 0.8us %d"
  5606. " 0.4us %d"
  5607. " 1.6us %d"
  5608. " 3.2us %d",
  5609. peer->stats.rx.sgi_count[0],
  5610. peer->stats.rx.sgi_count[1],
  5611. peer->stats.rx.sgi_count[2],
  5612. peer->stats.rx.sgi_count[3]);
  5613. DP_PRINT_STATS("BW Counts = 20MHZ %d 40MHZ %d 80MHZ %d 160MHZ %d",
  5614. peer->stats.rx.bw[0], peer->stats.rx.bw[1],
  5615. peer->stats.rx.bw[2], peer->stats.rx.bw[3]);
  5616. DP_PRINT_STATS("Reception Type ="
  5617. " SU %d,"
  5618. " MU_MIMO %d,"
  5619. " MU_OFDMA %d,"
  5620. " MU_OFDMA_MIMO %d",
  5621. peer->stats.rx.reception_type[0],
  5622. peer->stats.rx.reception_type[1],
  5623. peer->stats.rx.reception_type[2],
  5624. peer->stats.rx.reception_type[3]);
  5625. dp_print_common_rates_info(peer->stats.rx.pkt_type);
  5626. index = 0;
  5627. for (i = 0; i < SS_COUNT; i++) {
  5628. index += qdf_snprint(&nss[index], DP_NSS_LENGTH - index,
  5629. " %d", peer->stats.rx.nss[i]);
  5630. }
  5631. DP_PRINT_STATS("NSS(1-8) = %s",
  5632. nss);
  5633. DP_PRINT_STATS("Aggregation:");
  5634. DP_PRINT_STATS(" Msdu's Part of Ampdu = %d",
  5635. peer->stats.rx.ampdu_cnt);
  5636. DP_PRINT_STATS(" Msdu's With No Mpdu Level Aggregation = %d",
  5637. peer->stats.rx.non_ampdu_cnt);
  5638. DP_PRINT_STATS(" Msdu's Part of Amsdu = %d",
  5639. peer->stats.rx.amsdu_cnt);
  5640. DP_PRINT_STATS(" Msdu's With No Msdu Level Aggregation = %d",
  5641. peer->stats.rx.non_amsdu_cnt);
  5642. DP_PRINT_STATS("Bytes and Packets received in last one sec:");
  5643. DP_PRINT_STATS(" Bytes received in last sec: %d",
  5644. peer->stats.rx.rx_byte_rate);
  5645. DP_PRINT_STATS(" Data received in last sec: %d",
  5646. peer->stats.rx.rx_data_rate);
  5647. }
  5648. /*
  5649. * dp_get_host_peer_stats()- function to print peer stats
  5650. * @pdev_handle: DP_PDEV handle
  5651. * @mac_addr: mac address of the peer
  5652. *
  5653. * Return: void
  5654. */
  5655. static void
  5656. dp_get_host_peer_stats(struct cdp_pdev *pdev_handle, char *mac_addr)
  5657. {
  5658. struct dp_peer *peer;
  5659. uint8_t local_id;
  5660. peer = (struct dp_peer *)dp_find_peer_by_addr(pdev_handle, mac_addr,
  5661. &local_id);
  5662. if (!peer) {
  5663. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  5664. "%s: Invalid peer\n", __func__);
  5665. return;
  5666. }
  5667. dp_print_peer_stats(peer);
  5668. dp_peer_rxtid_stats(peer, dp_rx_tid_stats_cb, NULL);
  5669. }
  5670. /**
  5671. * dp_print_soc_cfg_params()- Dump soc wlan config parameters
  5672. * @soc_handle: Soc handle
  5673. *
  5674. * Return: void
  5675. */
  5676. static void
  5677. dp_print_soc_cfg_params(struct dp_soc *soc)
  5678. {
  5679. struct wlan_cfg_dp_soc_ctxt *soc_cfg_ctx;
  5680. uint8_t index = 0, i = 0;
  5681. char ring_mask[DP_MAX_INT_CONTEXTS_STRING_LENGTH];
  5682. int num_of_int_contexts;
  5683. if (!soc) {
  5684. dp_err("Context is null");
  5685. return;
  5686. }
  5687. soc_cfg_ctx = soc->wlan_cfg_ctx;
  5688. if (!soc_cfg_ctx) {
  5689. dp_err("Context is null");
  5690. return;
  5691. }
  5692. num_of_int_contexts =
  5693. wlan_cfg_get_num_contexts(soc_cfg_ctx);
  5694. DP_TRACE_STATS(DEBUG, "No. of interrupt contexts: %u",
  5695. soc_cfg_ctx->num_int_ctxts);
  5696. DP_TRACE_STATS(DEBUG, "Max clients: %u",
  5697. soc_cfg_ctx->max_clients);
  5698. DP_TRACE_STATS(DEBUG, "Max alloc size: %u ",
  5699. soc_cfg_ctx->max_alloc_size);
  5700. DP_TRACE_STATS(DEBUG, "Per pdev tx ring: %u ",
  5701. soc_cfg_ctx->per_pdev_tx_ring);
  5702. DP_TRACE_STATS(DEBUG, "Num tcl data rings: %u ",
  5703. soc_cfg_ctx->num_tcl_data_rings);
  5704. DP_TRACE_STATS(DEBUG, "Per pdev rx ring: %u ",
  5705. soc_cfg_ctx->per_pdev_rx_ring);
  5706. DP_TRACE_STATS(DEBUG, "Per pdev lmac ring: %u ",
  5707. soc_cfg_ctx->per_pdev_lmac_ring);
  5708. DP_TRACE_STATS(DEBUG, "Num of reo dest rings: %u ",
  5709. soc_cfg_ctx->num_reo_dest_rings);
  5710. DP_TRACE_STATS(DEBUG, "Num tx desc pool: %u ",
  5711. soc_cfg_ctx->num_tx_desc_pool);
  5712. DP_TRACE_STATS(DEBUG, "Num tx ext desc pool: %u ",
  5713. soc_cfg_ctx->num_tx_ext_desc_pool);
  5714. DP_TRACE_STATS(DEBUG, "Num tx desc: %u ",
  5715. soc_cfg_ctx->num_tx_desc);
  5716. DP_TRACE_STATS(DEBUG, "Num tx ext desc: %u ",
  5717. soc_cfg_ctx->num_tx_ext_desc);
  5718. DP_TRACE_STATS(DEBUG, "Htt packet type: %u ",
  5719. soc_cfg_ctx->htt_packet_type);
  5720. DP_TRACE_STATS(DEBUG, "Max peer_ids: %u ",
  5721. soc_cfg_ctx->max_peer_id);
  5722. DP_TRACE_STATS(DEBUG, "Tx ring size: %u ",
  5723. soc_cfg_ctx->tx_ring_size);
  5724. DP_TRACE_STATS(DEBUG, "Tx comp ring size: %u ",
  5725. soc_cfg_ctx->tx_comp_ring_size);
  5726. DP_TRACE_STATS(DEBUG, "Tx comp ring size nss: %u ",
  5727. soc_cfg_ctx->tx_comp_ring_size_nss);
  5728. DP_TRACE_STATS(DEBUG, "Int batch threshold tx: %u ",
  5729. soc_cfg_ctx->int_batch_threshold_tx);
  5730. DP_TRACE_STATS(DEBUG, "Int timer threshold tx: %u ",
  5731. soc_cfg_ctx->int_timer_threshold_tx);
  5732. DP_TRACE_STATS(DEBUG, "Int batch threshold rx: %u ",
  5733. soc_cfg_ctx->int_batch_threshold_rx);
  5734. DP_TRACE_STATS(DEBUG, "Int timer threshold rx: %u ",
  5735. soc_cfg_ctx->int_timer_threshold_rx);
  5736. DP_TRACE_STATS(DEBUG, "Int batch threshold other: %u ",
  5737. soc_cfg_ctx->int_batch_threshold_other);
  5738. DP_TRACE_STATS(DEBUG, "Int timer threshold other: %u ",
  5739. soc_cfg_ctx->int_timer_threshold_other);
  5740. for (i = 0; i < num_of_int_contexts; i++) {
  5741. index += qdf_snprint(&ring_mask[index],
  5742. DP_MAX_INT_CONTEXTS_STRING_LENGTH - index,
  5743. " %d",
  5744. soc_cfg_ctx->int_tx_ring_mask[i]);
  5745. }
  5746. DP_TRACE_STATS(DEBUG, "Tx ring mask (0-%d):%s",
  5747. num_of_int_contexts, ring_mask);
  5748. index = 0;
  5749. for (i = 0; i < num_of_int_contexts; i++) {
  5750. index += qdf_snprint(&ring_mask[index],
  5751. DP_MAX_INT_CONTEXTS_STRING_LENGTH - index,
  5752. " %d",
  5753. soc_cfg_ctx->int_rx_ring_mask[i]);
  5754. }
  5755. DP_TRACE_STATS(DEBUG, "Rx ring mask (0-%d):%s",
  5756. num_of_int_contexts, ring_mask);
  5757. index = 0;
  5758. for (i = 0; i < num_of_int_contexts; i++) {
  5759. index += qdf_snprint(&ring_mask[index],
  5760. DP_MAX_INT_CONTEXTS_STRING_LENGTH - index,
  5761. " %d",
  5762. soc_cfg_ctx->int_rx_mon_ring_mask[i]);
  5763. }
  5764. DP_TRACE_STATS(DEBUG, "Rx mon ring mask (0-%d):%s",
  5765. num_of_int_contexts, ring_mask);
  5766. index = 0;
  5767. for (i = 0; i < num_of_int_contexts; i++) {
  5768. index += qdf_snprint(&ring_mask[index],
  5769. DP_MAX_INT_CONTEXTS_STRING_LENGTH - index,
  5770. " %d",
  5771. soc_cfg_ctx->int_rx_err_ring_mask[i]);
  5772. }
  5773. DP_TRACE_STATS(DEBUG, "Rx err ring mask (0-%d):%s",
  5774. num_of_int_contexts, ring_mask);
  5775. index = 0;
  5776. for (i = 0; i < num_of_int_contexts; i++) {
  5777. index += qdf_snprint(&ring_mask[index],
  5778. DP_MAX_INT_CONTEXTS_STRING_LENGTH - index,
  5779. " %d",
  5780. soc_cfg_ctx->int_rx_wbm_rel_ring_mask[i]);
  5781. }
  5782. DP_TRACE_STATS(DEBUG, "Rx wbm rel ring mask (0-%d):%s",
  5783. num_of_int_contexts, ring_mask);
  5784. index = 0;
  5785. for (i = 0; i < num_of_int_contexts; i++) {
  5786. index += qdf_snprint(&ring_mask[index],
  5787. DP_MAX_INT_CONTEXTS_STRING_LENGTH - index,
  5788. " %d",
  5789. soc_cfg_ctx->int_reo_status_ring_mask[i]);
  5790. }
  5791. DP_TRACE_STATS(DEBUG, "Reo ring mask (0-%d):%s",
  5792. num_of_int_contexts, ring_mask);
  5793. index = 0;
  5794. for (i = 0; i < num_of_int_contexts; i++) {
  5795. index += qdf_snprint(&ring_mask[index],
  5796. DP_MAX_INT_CONTEXTS_STRING_LENGTH - index,
  5797. " %d",
  5798. soc_cfg_ctx->int_rxdma2host_ring_mask[i]);
  5799. }
  5800. DP_TRACE_STATS(DEBUG, "Rxdma2host ring mask (0-%d):%s",
  5801. num_of_int_contexts, ring_mask);
  5802. index = 0;
  5803. for (i = 0; i < num_of_int_contexts; i++) {
  5804. index += qdf_snprint(&ring_mask[index],
  5805. DP_MAX_INT_CONTEXTS_STRING_LENGTH - index,
  5806. " %d",
  5807. soc_cfg_ctx->int_host2rxdma_ring_mask[i]);
  5808. }
  5809. DP_TRACE_STATS(DEBUG, "Host2rxdma ring mask (0-%d):%s",
  5810. num_of_int_contexts, ring_mask);
  5811. DP_TRACE_STATS(DEBUG, "Rx hash: %u ",
  5812. soc_cfg_ctx->rx_hash);
  5813. DP_TRACE_STATS(DEBUG, "Tso enabled: %u ",
  5814. soc_cfg_ctx->tso_enabled);
  5815. DP_TRACE_STATS(DEBUG, "Lro enabled: %u ",
  5816. soc_cfg_ctx->lro_enabled);
  5817. DP_TRACE_STATS(DEBUG, "Sg enabled: %u ",
  5818. soc_cfg_ctx->sg_enabled);
  5819. DP_TRACE_STATS(DEBUG, "Gro enabled: %u ",
  5820. soc_cfg_ctx->gro_enabled);
  5821. DP_TRACE_STATS(DEBUG, "rawmode enabled: %u ",
  5822. soc_cfg_ctx->rawmode_enabled);
  5823. DP_TRACE_STATS(DEBUG, "peer flow ctrl enabled: %u ",
  5824. soc_cfg_ctx->peer_flow_ctrl_enabled);
  5825. DP_TRACE_STATS(DEBUG, "napi enabled: %u ",
  5826. soc_cfg_ctx->napi_enabled);
  5827. DP_TRACE_STATS(DEBUG, "Tcp Udp checksum offload: %u ",
  5828. soc_cfg_ctx->tcp_udp_checksumoffload);
  5829. DP_TRACE_STATS(DEBUG, "Defrag timeout check: %u ",
  5830. soc_cfg_ctx->defrag_timeout_check);
  5831. DP_TRACE_STATS(DEBUG, "Rx defrag min timeout: %u ",
  5832. soc_cfg_ctx->rx_defrag_min_timeout);
  5833. DP_TRACE_STATS(DEBUG, "WBM release ring: %u ",
  5834. soc_cfg_ctx->wbm_release_ring);
  5835. DP_TRACE_STATS(DEBUG, "TCL CMD ring: %u ",
  5836. soc_cfg_ctx->tcl_cmd_ring);
  5837. DP_TRACE_STATS(DEBUG, "TCL Status ring: %u ",
  5838. soc_cfg_ctx->tcl_status_ring);
  5839. DP_TRACE_STATS(DEBUG, "REO Reinject ring: %u ",
  5840. soc_cfg_ctx->reo_reinject_ring);
  5841. DP_TRACE_STATS(DEBUG, "RX release ring: %u ",
  5842. soc_cfg_ctx->rx_release_ring);
  5843. DP_TRACE_STATS(DEBUG, "REO Exception ring: %u ",
  5844. soc_cfg_ctx->reo_exception_ring);
  5845. DP_TRACE_STATS(DEBUG, "REO CMD ring: %u ",
  5846. soc_cfg_ctx->reo_cmd_ring);
  5847. DP_TRACE_STATS(DEBUG, "REO STATUS ring: %u ",
  5848. soc_cfg_ctx->reo_status_ring);
  5849. DP_TRACE_STATS(DEBUG, "RXDMA refill ring: %u ",
  5850. soc_cfg_ctx->rxdma_refill_ring);
  5851. DP_TRACE_STATS(DEBUG, "RXDMA err dst ring: %u ",
  5852. soc_cfg_ctx->rxdma_err_dst_ring);
  5853. }
  5854. /**
  5855. * dp_print_vdev_cfg_params() - Print the pdev cfg parameters
  5856. * @pdev_handle: DP pdev handle
  5857. *
  5858. * Return - void
  5859. */
  5860. static void
  5861. dp_print_pdev_cfg_params(struct dp_pdev *pdev)
  5862. {
  5863. struct wlan_cfg_dp_pdev_ctxt *pdev_cfg_ctx;
  5864. if (!pdev) {
  5865. dp_err("Context is null");
  5866. return;
  5867. }
  5868. pdev_cfg_ctx = pdev->wlan_cfg_ctx;
  5869. if (!pdev_cfg_ctx) {
  5870. dp_err("Context is null");
  5871. return;
  5872. }
  5873. DP_TRACE_STATS(DEBUG, "Rx dma buf ring size: %d ",
  5874. pdev_cfg_ctx->rx_dma_buf_ring_size);
  5875. DP_TRACE_STATS(DEBUG, "DMA Mon buf ring size: %d ",
  5876. pdev_cfg_ctx->dma_mon_buf_ring_size);
  5877. DP_TRACE_STATS(DEBUG, "DMA Mon dest ring size: %d ",
  5878. pdev_cfg_ctx->dma_mon_dest_ring_size);
  5879. DP_TRACE_STATS(DEBUG, "DMA Mon status ring size: %d ",
  5880. pdev_cfg_ctx->dma_mon_status_ring_size);
  5881. DP_TRACE_STATS(DEBUG, "Rxdma monitor desc ring: %d",
  5882. pdev_cfg_ctx->rxdma_monitor_desc_ring);
  5883. DP_TRACE_STATS(DEBUG, "Num mac rings: %d ",
  5884. pdev_cfg_ctx->num_mac_rings);
  5885. }
  5886. /**
  5887. * dp_txrx_stats_help() - Helper function for Txrx_Stats
  5888. *
  5889. * Return: None
  5890. */
  5891. static void dp_txrx_stats_help(void)
  5892. {
  5893. dp_info("Command: iwpriv wlan0 txrx_stats <stats_option> <mac_id>");
  5894. dp_info("stats_option:");
  5895. dp_info(" 1 -- HTT Tx Statistics");
  5896. dp_info(" 2 -- HTT Rx Statistics");
  5897. dp_info(" 3 -- HTT Tx HW Queue Statistics");
  5898. dp_info(" 4 -- HTT Tx HW Sched Statistics");
  5899. dp_info(" 5 -- HTT Error Statistics");
  5900. dp_info(" 6 -- HTT TQM Statistics");
  5901. dp_info(" 7 -- HTT TQM CMDQ Statistics");
  5902. dp_info(" 8 -- HTT TX_DE_CMN Statistics");
  5903. dp_info(" 9 -- HTT Tx Rate Statistics");
  5904. dp_info(" 10 -- HTT Rx Rate Statistics");
  5905. dp_info(" 11 -- HTT Peer Statistics");
  5906. dp_info(" 12 -- HTT Tx SelfGen Statistics");
  5907. dp_info(" 13 -- HTT Tx MU HWQ Statistics");
  5908. dp_info(" 14 -- HTT RING_IF_INFO Statistics");
  5909. dp_info(" 15 -- HTT SRNG Statistics");
  5910. dp_info(" 16 -- HTT SFM Info Statistics");
  5911. dp_info(" 17 -- HTT PDEV_TX_MU_MIMO_SCHED INFO Statistics");
  5912. dp_info(" 18 -- HTT Peer List Details");
  5913. dp_info(" 20 -- Clear Host Statistics");
  5914. dp_info(" 21 -- Host Rx Rate Statistics");
  5915. dp_info(" 22 -- Host Tx Rate Statistics");
  5916. dp_info(" 23 -- Host Tx Statistics");
  5917. dp_info(" 24 -- Host Rx Statistics");
  5918. dp_info(" 25 -- Host AST Statistics");
  5919. dp_info(" 26 -- Host SRNG PTR Statistics");
  5920. dp_info(" 27 -- Host Mon Statistics");
  5921. dp_info(" 28 -- Host REO Queue Statistics");
  5922. dp_info(" 29 -- Host Soc cfg param Statistics");
  5923. dp_info(" 30 -- Host pdev cfg param Statistics");
  5924. }
  5925. /**
  5926. * dp_print_host_stats()- Function to print the stats aggregated at host
  5927. * @vdev_handle: DP_VDEV handle
  5928. * @type: host stats type
  5929. *
  5930. * Return: 0 on success, print error message in case of failure
  5931. */
  5932. static int
  5933. dp_print_host_stats(struct cdp_vdev *vdev_handle,
  5934. struct cdp_txrx_stats_req *req)
  5935. {
  5936. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  5937. struct dp_pdev *pdev = (struct dp_pdev *)vdev->pdev;
  5938. enum cdp_host_txrx_stats type =
  5939. dp_stats_mapping_table[req->stats][STATS_HOST];
  5940. dp_aggregate_pdev_stats(pdev);
  5941. switch (type) {
  5942. case TXRX_CLEAR_STATS:
  5943. dp_txrx_host_stats_clr(vdev);
  5944. break;
  5945. case TXRX_RX_RATE_STATS:
  5946. dp_print_rx_rates(vdev);
  5947. break;
  5948. case TXRX_TX_RATE_STATS:
  5949. dp_print_tx_rates(vdev);
  5950. break;
  5951. case TXRX_TX_HOST_STATS:
  5952. dp_print_pdev_tx_stats(pdev);
  5953. dp_print_soc_tx_stats(pdev->soc);
  5954. break;
  5955. case TXRX_RX_HOST_STATS:
  5956. dp_print_pdev_rx_stats(pdev);
  5957. dp_print_soc_rx_stats(pdev->soc);
  5958. break;
  5959. case TXRX_AST_STATS:
  5960. dp_print_ast_stats(pdev->soc);
  5961. dp_print_peer_table(vdev);
  5962. break;
  5963. case TXRX_SRNG_PTR_STATS:
  5964. dp_print_ring_stats(pdev);
  5965. break;
  5966. case TXRX_RX_MON_STATS:
  5967. dp_print_pdev_rx_mon_stats(pdev);
  5968. break;
  5969. case TXRX_REO_QUEUE_STATS:
  5970. dp_get_host_peer_stats((struct cdp_pdev *)pdev, req->peer_addr);
  5971. break;
  5972. case TXRX_SOC_CFG_PARAMS:
  5973. dp_print_soc_cfg_params(pdev->soc);
  5974. break;
  5975. case TXRX_PDEV_CFG_PARAMS:
  5976. dp_print_pdev_cfg_params(pdev);
  5977. break;
  5978. default:
  5979. dp_info("Wrong Input For TxRx Host Stats");
  5980. dp_txrx_stats_help();
  5981. break;
  5982. }
  5983. return 0;
  5984. }
  5985. /*
  5986. * dp_ppdu_ring_reset()- Reset PPDU Stats ring
  5987. * @pdev: DP_PDEV handle
  5988. *
  5989. * Return: void
  5990. */
  5991. static void
  5992. dp_ppdu_ring_reset(struct dp_pdev *pdev)
  5993. {
  5994. struct htt_rx_ring_tlv_filter htt_tlv_filter;
  5995. int mac_id;
  5996. qdf_mem_set(&(htt_tlv_filter), sizeof(htt_tlv_filter), 0x0);
  5997. for (mac_id = 0; mac_id < NUM_RXDMA_RINGS_PER_PDEV; mac_id++) {
  5998. int mac_for_pdev = dp_get_mac_id_for_pdev(mac_id,
  5999. pdev->pdev_id);
  6000. htt_h2t_rx_ring_cfg(pdev->soc->htt_handle, mac_for_pdev,
  6001. pdev->rxdma_mon_status_ring[mac_id].hal_srng,
  6002. RXDMA_MONITOR_STATUS, RX_BUFFER_SIZE, &htt_tlv_filter);
  6003. }
  6004. }
  6005. /*
  6006. * dp_ppdu_ring_cfg()- Configure PPDU Stats ring
  6007. * @pdev: DP_PDEV handle
  6008. *
  6009. * Return: void
  6010. */
  6011. static void
  6012. dp_ppdu_ring_cfg(struct dp_pdev *pdev)
  6013. {
  6014. struct htt_rx_ring_tlv_filter htt_tlv_filter = {0};
  6015. int mac_id;
  6016. htt_tlv_filter.mpdu_start = 1;
  6017. htt_tlv_filter.msdu_start = 0;
  6018. htt_tlv_filter.packet = 0;
  6019. htt_tlv_filter.msdu_end = 0;
  6020. htt_tlv_filter.mpdu_end = 0;
  6021. htt_tlv_filter.attention = 0;
  6022. htt_tlv_filter.ppdu_start = 1;
  6023. htt_tlv_filter.ppdu_end = 1;
  6024. htt_tlv_filter.ppdu_end_user_stats = 1;
  6025. htt_tlv_filter.ppdu_end_user_stats_ext = 1;
  6026. htt_tlv_filter.ppdu_end_status_done = 1;
  6027. htt_tlv_filter.enable_fp = 1;
  6028. htt_tlv_filter.enable_md = 0;
  6029. if (pdev->neighbour_peers_added &&
  6030. pdev->soc->hw_nac_monitor_support) {
  6031. htt_tlv_filter.enable_md = 1;
  6032. htt_tlv_filter.packet_header = 1;
  6033. }
  6034. if (pdev->mcopy_mode) {
  6035. htt_tlv_filter.packet_header = 1;
  6036. htt_tlv_filter.enable_mo = 1;
  6037. }
  6038. htt_tlv_filter.fp_mgmt_filter = FILTER_MGMT_ALL;
  6039. htt_tlv_filter.fp_ctrl_filter = FILTER_CTRL_ALL;
  6040. htt_tlv_filter.fp_data_filter = FILTER_DATA_ALL;
  6041. htt_tlv_filter.mo_mgmt_filter = FILTER_MGMT_ALL;
  6042. htt_tlv_filter.mo_ctrl_filter = FILTER_CTRL_ALL;
  6043. htt_tlv_filter.mo_data_filter = FILTER_DATA_ALL;
  6044. if (pdev->neighbour_peers_added &&
  6045. pdev->soc->hw_nac_monitor_support)
  6046. htt_tlv_filter.md_data_filter = FILTER_DATA_ALL;
  6047. for (mac_id = 0; mac_id < NUM_RXDMA_RINGS_PER_PDEV; mac_id++) {
  6048. int mac_for_pdev = dp_get_mac_id_for_pdev(mac_id,
  6049. pdev->pdev_id);
  6050. htt_h2t_rx_ring_cfg(pdev->soc->htt_handle, mac_for_pdev,
  6051. pdev->rxdma_mon_status_ring[mac_id].hal_srng,
  6052. RXDMA_MONITOR_STATUS, RX_BUFFER_SIZE, &htt_tlv_filter);
  6053. }
  6054. }
  6055. /*
  6056. * is_ppdu_txrx_capture_enabled() - API to check both pktlog and debug_sniffer
  6057. * modes are enabled or not.
  6058. * @dp_pdev: dp pdev handle.
  6059. *
  6060. * Return: bool
  6061. */
  6062. static inline bool is_ppdu_txrx_capture_enabled(struct dp_pdev *pdev)
  6063. {
  6064. if (!pdev->pktlog_ppdu_stats && !pdev->tx_sniffer_enable &&
  6065. !pdev->mcopy_mode)
  6066. return true;
  6067. else
  6068. return false;
  6069. }
  6070. /*
  6071. *dp_set_bpr_enable() - API to enable/disable bpr feature
  6072. *@pdev_handle: DP_PDEV handle.
  6073. *@val: Provided value.
  6074. *
  6075. *Return: void
  6076. */
  6077. static void
  6078. dp_set_bpr_enable(struct cdp_pdev *pdev_handle, int val)
  6079. {
  6080. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  6081. switch (val) {
  6082. case CDP_BPR_DISABLE:
  6083. pdev->bpr_enable = CDP_BPR_DISABLE;
  6084. if (!pdev->pktlog_ppdu_stats && !pdev->enhanced_stats_en &&
  6085. !pdev->tx_sniffer_enable && !pdev->mcopy_mode) {
  6086. dp_h2t_cfg_stats_msg_send(pdev, 0, pdev->pdev_id);
  6087. } else if (pdev->enhanced_stats_en &&
  6088. !pdev->tx_sniffer_enable && !pdev->mcopy_mode &&
  6089. !pdev->pktlog_ppdu_stats) {
  6090. dp_h2t_cfg_stats_msg_send(pdev,
  6091. DP_PPDU_STATS_CFG_ENH_STATS,
  6092. pdev->pdev_id);
  6093. }
  6094. break;
  6095. case CDP_BPR_ENABLE:
  6096. pdev->bpr_enable = CDP_BPR_ENABLE;
  6097. if (!pdev->enhanced_stats_en && !pdev->tx_sniffer_enable &&
  6098. !pdev->mcopy_mode && !pdev->pktlog_ppdu_stats) {
  6099. dp_h2t_cfg_stats_msg_send(pdev,
  6100. DP_PPDU_STATS_CFG_BPR,
  6101. pdev->pdev_id);
  6102. } else if (pdev->enhanced_stats_en &&
  6103. !pdev->tx_sniffer_enable && !pdev->mcopy_mode &&
  6104. !pdev->pktlog_ppdu_stats) {
  6105. dp_h2t_cfg_stats_msg_send(pdev,
  6106. DP_PPDU_STATS_CFG_BPR_ENH,
  6107. pdev->pdev_id);
  6108. } else if (pdev->pktlog_ppdu_stats) {
  6109. dp_h2t_cfg_stats_msg_send(pdev,
  6110. DP_PPDU_STATS_CFG_BPR_PKTLOG,
  6111. pdev->pdev_id);
  6112. }
  6113. break;
  6114. default:
  6115. break;
  6116. }
  6117. }
  6118. /*
  6119. * dp_config_debug_sniffer()- API to enable/disable debug sniffer
  6120. * @pdev_handle: DP_PDEV handle
  6121. * @val: user provided value
  6122. *
  6123. * Return: void
  6124. */
  6125. static void
  6126. dp_config_debug_sniffer(struct cdp_pdev *pdev_handle, int val)
  6127. {
  6128. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  6129. switch (val) {
  6130. case 0:
  6131. pdev->tx_sniffer_enable = 0;
  6132. pdev->mcopy_mode = 0;
  6133. if (!pdev->pktlog_ppdu_stats && !pdev->enhanced_stats_en &&
  6134. !pdev->bpr_enable) {
  6135. dp_h2t_cfg_stats_msg_send(pdev, 0, pdev->pdev_id);
  6136. dp_ppdu_ring_reset(pdev);
  6137. } else if (pdev->enhanced_stats_en && !pdev->bpr_enable) {
  6138. dp_h2t_cfg_stats_msg_send(pdev,
  6139. DP_PPDU_STATS_CFG_ENH_STATS, pdev->pdev_id);
  6140. } else if (!pdev->enhanced_stats_en && pdev->bpr_enable) {
  6141. dp_h2t_cfg_stats_msg_send(pdev,
  6142. DP_PPDU_STATS_CFG_BPR_ENH,
  6143. pdev->pdev_id);
  6144. } else {
  6145. dp_h2t_cfg_stats_msg_send(pdev,
  6146. DP_PPDU_STATS_CFG_BPR,
  6147. pdev->pdev_id);
  6148. }
  6149. break;
  6150. case 1:
  6151. pdev->tx_sniffer_enable = 1;
  6152. pdev->mcopy_mode = 0;
  6153. if (!pdev->pktlog_ppdu_stats)
  6154. dp_h2t_cfg_stats_msg_send(pdev,
  6155. DP_PPDU_STATS_CFG_SNIFFER, pdev->pdev_id);
  6156. break;
  6157. case 2:
  6158. pdev->mcopy_mode = 1;
  6159. pdev->tx_sniffer_enable = 0;
  6160. dp_ppdu_ring_cfg(pdev);
  6161. if (!pdev->pktlog_ppdu_stats)
  6162. dp_h2t_cfg_stats_msg_send(pdev,
  6163. DP_PPDU_STATS_CFG_SNIFFER, pdev->pdev_id);
  6164. break;
  6165. default:
  6166. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  6167. "Invalid value");
  6168. break;
  6169. }
  6170. }
  6171. /*
  6172. * dp_enable_enhanced_stats()- API to enable enhanced statistcs
  6173. * @pdev_handle: DP_PDEV handle
  6174. *
  6175. * Return: void
  6176. */
  6177. static void
  6178. dp_enable_enhanced_stats(struct cdp_pdev *pdev_handle)
  6179. {
  6180. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  6181. if (pdev->enhanced_stats_en == 0)
  6182. dp_cal_client_timer_start(pdev->cal_client_ctx);
  6183. pdev->enhanced_stats_en = 1;
  6184. if (!pdev->mcopy_mode && !pdev->neighbour_peers_added &&
  6185. !pdev->monitor_vdev)
  6186. dp_ppdu_ring_cfg(pdev);
  6187. if (is_ppdu_txrx_capture_enabled(pdev) && !pdev->bpr_enable) {
  6188. dp_h2t_cfg_stats_msg_send(pdev, DP_PPDU_STATS_CFG_ENH_STATS, pdev->pdev_id);
  6189. } else if (is_ppdu_txrx_capture_enabled(pdev) && pdev->bpr_enable) {
  6190. dp_h2t_cfg_stats_msg_send(pdev,
  6191. DP_PPDU_STATS_CFG_BPR_ENH,
  6192. pdev->pdev_id);
  6193. }
  6194. }
  6195. /*
  6196. * dp_disable_enhanced_stats()- API to disable enhanced statistcs
  6197. * @pdev_handle: DP_PDEV handle
  6198. *
  6199. * Return: void
  6200. */
  6201. static void
  6202. dp_disable_enhanced_stats(struct cdp_pdev *pdev_handle)
  6203. {
  6204. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  6205. if (pdev->enhanced_stats_en == 1)
  6206. dp_cal_client_timer_stop(pdev->cal_client_ctx);
  6207. pdev->enhanced_stats_en = 0;
  6208. if (is_ppdu_txrx_capture_enabled(pdev) && !pdev->bpr_enable) {
  6209. dp_h2t_cfg_stats_msg_send(pdev, 0, pdev->pdev_id);
  6210. } else if (is_ppdu_txrx_capture_enabled(pdev) && pdev->bpr_enable) {
  6211. dp_h2t_cfg_stats_msg_send(pdev,
  6212. DP_PPDU_STATS_CFG_BPR,
  6213. pdev->pdev_id);
  6214. }
  6215. if (!pdev->mcopy_mode && !pdev->neighbour_peers_added &&
  6216. !pdev->monitor_vdev)
  6217. dp_ppdu_ring_reset(pdev);
  6218. }
  6219. /*
  6220. * dp_get_fw_peer_stats()- function to print peer stats
  6221. * @pdev_handle: DP_PDEV handle
  6222. * @mac_addr: mac address of the peer
  6223. * @cap: Type of htt stats requested
  6224. *
  6225. * Currently Supporting only MAC ID based requests Only
  6226. * 1: HTT_PEER_STATS_REQ_MODE_NO_QUERY
  6227. * 2: HTT_PEER_STATS_REQ_MODE_QUERY_TQM
  6228. * 3: HTT_PEER_STATS_REQ_MODE_FLUSH_TQM
  6229. *
  6230. * Return: void
  6231. */
  6232. static void
  6233. dp_get_fw_peer_stats(struct cdp_pdev *pdev_handle, uint8_t *mac_addr,
  6234. uint32_t cap)
  6235. {
  6236. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  6237. int i;
  6238. uint32_t config_param0 = 0;
  6239. uint32_t config_param1 = 0;
  6240. uint32_t config_param2 = 0;
  6241. uint32_t config_param3 = 0;
  6242. HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_SET(config_param0, 1);
  6243. config_param0 |= (1 << (cap + 1));
  6244. for (i = 0; i < HTT_PEER_STATS_MAX_TLV; i++) {
  6245. config_param1 |= (1 << i);
  6246. }
  6247. config_param2 |= (mac_addr[0] & 0x000000ff);
  6248. config_param2 |= ((mac_addr[1] << 8) & 0x0000ff00);
  6249. config_param2 |= ((mac_addr[2] << 16) & 0x00ff0000);
  6250. config_param2 |= ((mac_addr[3] << 24) & 0xff000000);
  6251. config_param3 |= (mac_addr[4] & 0x000000ff);
  6252. config_param3 |= ((mac_addr[5] << 8) & 0x0000ff00);
  6253. dp_h2t_ext_stats_msg_send(pdev, HTT_DBG_EXT_STATS_PEER_INFO,
  6254. config_param0, config_param1, config_param2,
  6255. config_param3, 0, 0, 0);
  6256. }
  6257. /* This struct definition will be removed from here
  6258. * once it get added in FW headers*/
  6259. struct httstats_cmd_req {
  6260. uint32_t config_param0;
  6261. uint32_t config_param1;
  6262. uint32_t config_param2;
  6263. uint32_t config_param3;
  6264. int cookie;
  6265. u_int8_t stats_id;
  6266. };
  6267. /*
  6268. * dp_get_htt_stats: function to process the httstas request
  6269. * @pdev_handle: DP pdev handle
  6270. * @data: pointer to request data
  6271. * @data_len: length for request data
  6272. *
  6273. * return: void
  6274. */
  6275. static void
  6276. dp_get_htt_stats(struct cdp_pdev *pdev_handle, void *data, uint32_t data_len)
  6277. {
  6278. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  6279. struct httstats_cmd_req *req = (struct httstats_cmd_req *)data;
  6280. QDF_ASSERT(data_len == sizeof(struct httstats_cmd_req));
  6281. dp_h2t_ext_stats_msg_send(pdev, req->stats_id,
  6282. req->config_param0, req->config_param1,
  6283. req->config_param2, req->config_param3,
  6284. req->cookie, 0, 0);
  6285. }
  6286. /*
  6287. * dp_set_pdev_param: function to set parameters in pdev
  6288. * @pdev_handle: DP pdev handle
  6289. * @param: parameter type to be set
  6290. * @val: value of parameter to be set
  6291. *
  6292. * return: void
  6293. */
  6294. static void dp_set_pdev_param(struct cdp_pdev *pdev_handle,
  6295. enum cdp_pdev_param_type param, uint8_t val)
  6296. {
  6297. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  6298. switch (param) {
  6299. case CDP_CONFIG_DEBUG_SNIFFER:
  6300. dp_config_debug_sniffer(pdev_handle, val);
  6301. break;
  6302. case CDP_CONFIG_BPR_ENABLE:
  6303. dp_set_bpr_enable(pdev_handle, val);
  6304. break;
  6305. case CDP_CONFIG_PRIMARY_RADIO:
  6306. pdev->is_primary = val;
  6307. break;
  6308. default:
  6309. break;
  6310. }
  6311. }
  6312. /*
  6313. * dp_set_vdev_param: function to set parameters in vdev
  6314. * @param: parameter type to be set
  6315. * @val: value of parameter to be set
  6316. *
  6317. * return: void
  6318. */
  6319. static void dp_set_vdev_param(struct cdp_vdev *vdev_handle,
  6320. enum cdp_vdev_param_type param, uint32_t val)
  6321. {
  6322. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  6323. switch (param) {
  6324. case CDP_ENABLE_WDS:
  6325. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  6326. "wds_enable %d for vdev(%p) id(%d)\n",
  6327. val, vdev, vdev->vdev_id);
  6328. vdev->wds_enabled = val;
  6329. break;
  6330. case CDP_ENABLE_NAWDS:
  6331. vdev->nawds_enabled = val;
  6332. break;
  6333. case CDP_ENABLE_MCAST_EN:
  6334. vdev->mcast_enhancement_en = val;
  6335. break;
  6336. case CDP_ENABLE_PROXYSTA:
  6337. vdev->proxysta_vdev = val;
  6338. break;
  6339. case CDP_UPDATE_TDLS_FLAGS:
  6340. vdev->tdls_link_connected = val;
  6341. break;
  6342. case CDP_CFG_WDS_AGING_TIMER:
  6343. if (val == 0)
  6344. qdf_timer_stop(&vdev->pdev->soc->wds_aging_timer);
  6345. else if (val != vdev->wds_aging_timer_val)
  6346. qdf_timer_mod(&vdev->pdev->soc->wds_aging_timer, val);
  6347. vdev->wds_aging_timer_val = val;
  6348. break;
  6349. case CDP_ENABLE_AP_BRIDGE:
  6350. if (wlan_op_mode_sta != vdev->opmode)
  6351. vdev->ap_bridge_enabled = val;
  6352. else
  6353. vdev->ap_bridge_enabled = false;
  6354. break;
  6355. case CDP_ENABLE_CIPHER:
  6356. vdev->sec_type = val;
  6357. break;
  6358. case CDP_ENABLE_QWRAP_ISOLATION:
  6359. vdev->isolation_vdev = val;
  6360. break;
  6361. default:
  6362. break;
  6363. }
  6364. dp_tx_vdev_update_search_flags(vdev);
  6365. }
  6366. /**
  6367. * dp_peer_set_nawds: set nawds bit in peer
  6368. * @peer_handle: pointer to peer
  6369. * @value: enable/disable nawds
  6370. *
  6371. * return: void
  6372. */
  6373. static void dp_peer_set_nawds(struct cdp_peer *peer_handle, uint8_t value)
  6374. {
  6375. struct dp_peer *peer = (struct dp_peer *)peer_handle;
  6376. peer->nawds_enabled = value;
  6377. }
  6378. /*
  6379. * dp_set_vdev_dscp_tid_map_wifi3(): Update Map ID selected for particular vdev
  6380. * @vdev_handle: DP_VDEV handle
  6381. * @map_id:ID of map that needs to be updated
  6382. *
  6383. * Return: void
  6384. */
  6385. static void dp_set_vdev_dscp_tid_map_wifi3(struct cdp_vdev *vdev_handle,
  6386. uint8_t map_id)
  6387. {
  6388. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  6389. vdev->dscp_tid_map_id = map_id;
  6390. return;
  6391. }
  6392. /* dp_txrx_get_pdev_stats - Returns cdp_pdev_stats
  6393. * @peer_handle: DP pdev handle
  6394. *
  6395. * return : cdp_pdev_stats pointer
  6396. */
  6397. static struct cdp_pdev_stats*
  6398. dp_txrx_get_pdev_stats(struct cdp_pdev *pdev_handle)
  6399. {
  6400. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  6401. dp_aggregate_pdev_stats(pdev);
  6402. return &pdev->stats;
  6403. }
  6404. /* dp_txrx_get_peer_stats - will return cdp_peer_stats
  6405. * @peer_handle: DP_PEER handle
  6406. *
  6407. * return : cdp_peer_stats pointer
  6408. */
  6409. static struct cdp_peer_stats*
  6410. dp_txrx_get_peer_stats(struct cdp_peer *peer_handle)
  6411. {
  6412. struct dp_peer *peer = (struct dp_peer *)peer_handle;
  6413. qdf_assert(peer);
  6414. return &peer->stats;
  6415. }
  6416. /* dp_txrx_reset_peer_stats - reset cdp_peer_stats for particular peer
  6417. * @peer_handle: DP_PEER handle
  6418. *
  6419. * return : void
  6420. */
  6421. static void dp_txrx_reset_peer_stats(struct cdp_peer *peer_handle)
  6422. {
  6423. struct dp_peer *peer = (struct dp_peer *)peer_handle;
  6424. qdf_assert(peer);
  6425. qdf_mem_set(&peer->stats, sizeof(peer->stats), 0);
  6426. }
  6427. /* dp_txrx_get_vdev_stats - Update buffer with cdp_vdev_stats
  6428. * @vdev_handle: DP_VDEV handle
  6429. * @buf: buffer for vdev stats
  6430. *
  6431. * return : int
  6432. */
  6433. static int dp_txrx_get_vdev_stats(struct cdp_vdev *vdev_handle, void *buf,
  6434. bool is_aggregate)
  6435. {
  6436. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  6437. struct cdp_vdev_stats *vdev_stats = (struct cdp_vdev_stats *)buf;
  6438. if (is_aggregate)
  6439. dp_aggregate_vdev_stats(vdev, buf);
  6440. else
  6441. qdf_mem_copy(vdev_stats, &vdev->stats, sizeof(vdev->stats));
  6442. return 0;
  6443. }
  6444. /*
  6445. * dp_get_total_per(): get total per
  6446. * @pdev_handle: DP_PDEV handle
  6447. *
  6448. * Return: % error rate using retries per packet and success packets
  6449. */
  6450. static int dp_get_total_per(struct cdp_pdev *pdev_handle)
  6451. {
  6452. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  6453. dp_aggregate_pdev_stats(pdev);
  6454. if ((pdev->stats.tx.tx_success.num + pdev->stats.tx.retries) == 0)
  6455. return 0;
  6456. return ((pdev->stats.tx.retries * 100) /
  6457. ((pdev->stats.tx.tx_success.num) + (pdev->stats.tx.retries)));
  6458. }
  6459. /*
  6460. * dp_txrx_stats_publish(): publish pdev stats into a buffer
  6461. * @pdev_handle: DP_PDEV handle
  6462. * @buf: to hold pdev_stats
  6463. *
  6464. * Return: int
  6465. */
  6466. static int
  6467. dp_txrx_stats_publish(struct cdp_pdev *pdev_handle, void *buf)
  6468. {
  6469. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  6470. struct cdp_pdev_stats *buffer = (struct cdp_pdev_stats *) buf;
  6471. struct cdp_txrx_stats_req req = {0,};
  6472. dp_aggregate_pdev_stats(pdev);
  6473. req.stats = (enum cdp_stats)HTT_DBG_EXT_STATS_PDEV_TX;
  6474. req.cookie_val = 1;
  6475. dp_h2t_ext_stats_msg_send(pdev, req.stats, req.param0,
  6476. req.param1, req.param2, req.param3, 0,
  6477. req.cookie_val, 0);
  6478. msleep(DP_MAX_SLEEP_TIME);
  6479. req.stats = (enum cdp_stats)HTT_DBG_EXT_STATS_PDEV_RX;
  6480. req.cookie_val = 1;
  6481. dp_h2t_ext_stats_msg_send(pdev, req.stats, req.param0,
  6482. req.param1, req.param2, req.param3, 0,
  6483. req.cookie_val, 0);
  6484. msleep(DP_MAX_SLEEP_TIME);
  6485. qdf_mem_copy(buffer, &pdev->stats, sizeof(pdev->stats));
  6486. return TXRX_STATS_LEVEL;
  6487. }
  6488. /**
  6489. * dp_set_pdev_dscp_tid_map_wifi3(): update dscp tid map in pdev
  6490. * @pdev: DP_PDEV handle
  6491. * @map_id: ID of map that needs to be updated
  6492. * @tos: index value in map
  6493. * @tid: tid value passed by the user
  6494. *
  6495. * Return: void
  6496. */
  6497. static void dp_set_pdev_dscp_tid_map_wifi3(struct cdp_pdev *pdev_handle,
  6498. uint8_t map_id, uint8_t tos, uint8_t tid)
  6499. {
  6500. uint8_t dscp;
  6501. struct dp_pdev *pdev = (struct dp_pdev *) pdev_handle;
  6502. struct dp_soc *soc = pdev->soc;
  6503. if (!soc)
  6504. return;
  6505. dscp = (tos >> DP_IP_DSCP_SHIFT) & DP_IP_DSCP_MASK;
  6506. pdev->dscp_tid_map[map_id][dscp] = tid;
  6507. if (map_id < soc->num_hw_dscp_tid_map)
  6508. hal_tx_update_dscp_tid(soc->hal_soc, tid,
  6509. map_id, dscp);
  6510. return;
  6511. }
  6512. /**
  6513. * dp_fw_stats_process(): Process TxRX FW stats request
  6514. * @vdev_handle: DP VDEV handle
  6515. * @req: stats request
  6516. *
  6517. * return: int
  6518. */
  6519. static int dp_fw_stats_process(struct cdp_vdev *vdev_handle,
  6520. struct cdp_txrx_stats_req *req)
  6521. {
  6522. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  6523. struct dp_pdev *pdev = NULL;
  6524. uint32_t stats = req->stats;
  6525. uint8_t mac_id = req->mac_id;
  6526. if (!vdev) {
  6527. DP_TRACE(NONE, "VDEV not found");
  6528. return 1;
  6529. }
  6530. pdev = vdev->pdev;
  6531. /*
  6532. * For HTT_DBG_EXT_STATS_RESET command, FW need to config
  6533. * from param0 to param3 according to below rule:
  6534. *
  6535. * PARAM:
  6536. * - config_param0 : start_offset (stats type)
  6537. * - config_param1 : stats bmask from start offset
  6538. * - config_param2 : stats bmask from start offset + 32
  6539. * - config_param3 : stats bmask from start offset + 64
  6540. */
  6541. if (req->stats == CDP_TXRX_STATS_0) {
  6542. req->param0 = HTT_DBG_EXT_STATS_PDEV_TX;
  6543. req->param1 = 0xFFFFFFFF;
  6544. req->param2 = 0xFFFFFFFF;
  6545. req->param3 = 0xFFFFFFFF;
  6546. } else if (req->stats == (uint8_t)HTT_DBG_EXT_STATS_PDEV_TX_MU) {
  6547. req->param0 = HTT_DBG_EXT_STATS_SET_VDEV_MASK(vdev->vdev_id);
  6548. }
  6549. return dp_h2t_ext_stats_msg_send(pdev, stats, req->param0,
  6550. req->param1, req->param2, req->param3,
  6551. 0, 0, mac_id);
  6552. }
  6553. /**
  6554. * dp_txrx_stats_request - function to map to firmware and host stats
  6555. * @vdev: virtual handle
  6556. * @req: stats request
  6557. *
  6558. * Return: QDF_STATUS
  6559. */
  6560. static
  6561. QDF_STATUS dp_txrx_stats_request(struct cdp_vdev *vdev,
  6562. struct cdp_txrx_stats_req *req)
  6563. {
  6564. int host_stats;
  6565. int fw_stats;
  6566. enum cdp_stats stats;
  6567. int num_stats;
  6568. if (!vdev || !req) {
  6569. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  6570. "Invalid vdev/req instance");
  6571. return QDF_STATUS_E_INVAL;
  6572. }
  6573. stats = req->stats;
  6574. if (stats >= CDP_TXRX_MAX_STATS)
  6575. return QDF_STATUS_E_INVAL;
  6576. /*
  6577. * DP_CURR_FW_STATS_AVAIL: no of FW stats currently available
  6578. * has to be updated if new FW HTT stats added
  6579. */
  6580. if (stats > CDP_TXRX_STATS_HTT_MAX)
  6581. stats = stats + DP_CURR_FW_STATS_AVAIL - DP_HTT_DBG_EXT_STATS_MAX;
  6582. num_stats = QDF_ARRAY_SIZE(dp_stats_mapping_table);
  6583. if (stats >= num_stats) {
  6584. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  6585. "%s: Invalid stats option: %d", __func__, stats);
  6586. return QDF_STATUS_E_INVAL;
  6587. }
  6588. req->stats = stats;
  6589. fw_stats = dp_stats_mapping_table[stats][STATS_FW];
  6590. host_stats = dp_stats_mapping_table[stats][STATS_HOST];
  6591. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  6592. "stats: %u fw_stats_type: %d host_stats: %d",
  6593. stats, fw_stats, host_stats);
  6594. if (fw_stats != TXRX_FW_STATS_INVALID) {
  6595. /* update request with FW stats type */
  6596. req->stats = fw_stats;
  6597. return dp_fw_stats_process(vdev, req);
  6598. }
  6599. if ((host_stats != TXRX_HOST_STATS_INVALID) &&
  6600. (host_stats <= TXRX_HOST_STATS_MAX))
  6601. return dp_print_host_stats(vdev, req);
  6602. else
  6603. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  6604. "Wrong Input for TxRx Stats");
  6605. return QDF_STATUS_SUCCESS;
  6606. }
  6607. /*
  6608. * dp_print_napi_stats(): NAPI stats
  6609. * @soc - soc handle
  6610. */
  6611. static void dp_print_napi_stats(struct dp_soc *soc)
  6612. {
  6613. hif_print_napi_stats(soc->hif_handle);
  6614. }
  6615. /*
  6616. * dp_print_per_ring_stats(): Packet count per ring
  6617. * @soc - soc handle
  6618. */
  6619. static void dp_print_per_ring_stats(struct dp_soc *soc)
  6620. {
  6621. uint8_t ring;
  6622. uint16_t core;
  6623. uint64_t total_packets;
  6624. DP_TRACE_STATS(INFO_HIGH, "Reo packets per ring:");
  6625. for (ring = 0; ring < MAX_REO_DEST_RINGS; ring++) {
  6626. total_packets = 0;
  6627. DP_TRACE_STATS(INFO_HIGH,
  6628. "Packets on ring %u:", ring);
  6629. for (core = 0; core < NR_CPUS; core++) {
  6630. DP_TRACE_STATS(INFO_HIGH,
  6631. "Packets arriving on core %u: %llu",
  6632. core,
  6633. soc->stats.rx.ring_packets[core][ring]);
  6634. total_packets += soc->stats.rx.ring_packets[core][ring];
  6635. }
  6636. DP_TRACE_STATS(INFO_HIGH,
  6637. "Total packets on ring %u: %llu",
  6638. ring, total_packets);
  6639. }
  6640. }
  6641. /*
  6642. * dp_txrx_path_stats() - Function to display dump stats
  6643. * @soc - soc handle
  6644. *
  6645. * return: none
  6646. */
  6647. static void dp_txrx_path_stats(struct dp_soc *soc)
  6648. {
  6649. uint8_t error_code;
  6650. uint8_t loop_pdev;
  6651. struct dp_pdev *pdev;
  6652. uint8_t i;
  6653. if (!soc) {
  6654. DP_TRACE(ERROR, "%s: Invalid access",
  6655. __func__);
  6656. return;
  6657. }
  6658. for (loop_pdev = 0; loop_pdev < soc->pdev_count; loop_pdev++) {
  6659. pdev = soc->pdev_list[loop_pdev];
  6660. dp_aggregate_pdev_stats(pdev);
  6661. DP_TRACE_STATS(INFO_HIGH, "Tx path Statistics:");
  6662. DP_TRACE_STATS(INFO_HIGH, "from stack: %u msdus (%llu bytes)",
  6663. pdev->stats.tx_i.rcvd.num,
  6664. pdev->stats.tx_i.rcvd.bytes);
  6665. DP_TRACE_STATS(INFO_HIGH,
  6666. "processed from host: %u msdus (%llu bytes)",
  6667. pdev->stats.tx_i.processed.num,
  6668. pdev->stats.tx_i.processed.bytes);
  6669. DP_TRACE_STATS(INFO_HIGH,
  6670. "successfully transmitted: %u msdus (%llu bytes)",
  6671. pdev->stats.tx.tx_success.num,
  6672. pdev->stats.tx.tx_success.bytes);
  6673. DP_TRACE_STATS(INFO_HIGH, "Dropped in host:");
  6674. DP_TRACE_STATS(INFO_HIGH, "Total packets dropped: %u,",
  6675. pdev->stats.tx_i.dropped.dropped_pkt.num);
  6676. DP_TRACE_STATS(INFO_HIGH, "Descriptor not available: %u",
  6677. pdev->stats.tx_i.dropped.desc_na.num);
  6678. DP_TRACE_STATS(INFO_HIGH, "Ring full: %u",
  6679. pdev->stats.tx_i.dropped.ring_full);
  6680. DP_TRACE_STATS(INFO_HIGH, "Enqueue fail: %u",
  6681. pdev->stats.tx_i.dropped.enqueue_fail);
  6682. DP_TRACE_STATS(INFO_HIGH, "DMA Error: %u",
  6683. pdev->stats.tx_i.dropped.dma_error);
  6684. DP_TRACE_STATS(INFO_HIGH, "Dropped in hardware:");
  6685. DP_TRACE_STATS(INFO_HIGH, "total packets dropped: %u",
  6686. pdev->stats.tx.tx_failed);
  6687. DP_TRACE_STATS(INFO_HIGH, "mpdu age out: %u",
  6688. pdev->stats.tx.dropped.age_out);
  6689. DP_TRACE_STATS(INFO_HIGH, "firmware removed packets: %u",
  6690. pdev->stats.tx.dropped.fw_rem.num);
  6691. DP_TRACE_STATS(INFO_HIGH, "firmware removed bytes: %llu",
  6692. pdev->stats.tx.dropped.fw_rem.bytes);
  6693. DP_TRACE_STATS(INFO_HIGH, "firmware removed tx: %u",
  6694. pdev->stats.tx.dropped.fw_rem_tx);
  6695. DP_TRACE_STATS(INFO_HIGH, "firmware removed notx %u",
  6696. pdev->stats.tx.dropped.fw_rem_notx);
  6697. DP_TRACE_STATS(INFO_HIGH, "peer_invalid: %u",
  6698. pdev->soc->stats.tx.tx_invalid_peer.num);
  6699. DP_TRACE_STATS(INFO_HIGH, "Tx packets sent per interrupt:");
  6700. DP_TRACE_STATS(INFO_HIGH, "Single Packet: %u",
  6701. pdev->stats.tx_comp_histogram.pkts_1);
  6702. DP_TRACE_STATS(INFO_HIGH, "2-20 Packets: %u",
  6703. pdev->stats.tx_comp_histogram.pkts_2_20);
  6704. DP_TRACE_STATS(INFO_HIGH, "21-40 Packets: %u",
  6705. pdev->stats.tx_comp_histogram.pkts_21_40);
  6706. DP_TRACE_STATS(INFO_HIGH, "41-60 Packets: %u",
  6707. pdev->stats.tx_comp_histogram.pkts_41_60);
  6708. DP_TRACE_STATS(INFO_HIGH, "61-80 Packets: %u",
  6709. pdev->stats.tx_comp_histogram.pkts_61_80);
  6710. DP_TRACE_STATS(INFO_HIGH, "81-100 Packets: %u",
  6711. pdev->stats.tx_comp_histogram.pkts_81_100);
  6712. DP_TRACE_STATS(INFO_HIGH, "101-200 Packets: %u",
  6713. pdev->stats.tx_comp_histogram.pkts_101_200);
  6714. DP_TRACE_STATS(INFO_HIGH, " 201+ Packets: %u",
  6715. pdev->stats.tx_comp_histogram.pkts_201_plus);
  6716. DP_TRACE_STATS(INFO_HIGH, "Rx path statistics");
  6717. DP_TRACE_STATS(INFO_HIGH,
  6718. "delivered %u msdus ( %llu bytes),",
  6719. pdev->stats.rx.to_stack.num,
  6720. pdev->stats.rx.to_stack.bytes);
  6721. for (i = 0; i < CDP_MAX_RX_RINGS; i++)
  6722. DP_TRACE_STATS(INFO_HIGH,
  6723. "received on reo[%d] %u msdus( %llu bytes),",
  6724. i, pdev->stats.rx.rcvd_reo[i].num,
  6725. pdev->stats.rx.rcvd_reo[i].bytes);
  6726. DP_TRACE_STATS(INFO_HIGH,
  6727. "intra-bss packets %u msdus ( %llu bytes),",
  6728. pdev->stats.rx.intra_bss.pkts.num,
  6729. pdev->stats.rx.intra_bss.pkts.bytes);
  6730. DP_TRACE_STATS(INFO_HIGH,
  6731. "intra-bss fails %u msdus ( %llu bytes),",
  6732. pdev->stats.rx.intra_bss.fail.num,
  6733. pdev->stats.rx.intra_bss.fail.bytes);
  6734. DP_TRACE_STATS(INFO_HIGH,
  6735. "raw packets %u msdus ( %llu bytes),",
  6736. pdev->stats.rx.raw.num,
  6737. pdev->stats.rx.raw.bytes);
  6738. DP_TRACE_STATS(INFO_HIGH, "dropped: error %u msdus",
  6739. pdev->stats.rx.err.mic_err);
  6740. DP_TRACE_STATS(INFO_HIGH, "peer invalid %u",
  6741. pdev->soc->stats.rx.err.rx_invalid_peer.num);
  6742. DP_TRACE_STATS(INFO_HIGH, "Reo Statistics");
  6743. DP_TRACE_STATS(INFO_HIGH, "rbm error: %u msdus",
  6744. pdev->soc->stats.rx.err.invalid_rbm);
  6745. DP_TRACE_STATS(INFO_HIGH, "hal ring access fail: %u msdus",
  6746. pdev->soc->stats.rx.err.hal_ring_access_fail);
  6747. for (error_code = 0; error_code < HAL_REO_ERR_MAX;
  6748. error_code++) {
  6749. if (!pdev->soc->stats.rx.err.reo_error[error_code])
  6750. continue;
  6751. DP_TRACE_STATS(INFO_HIGH,
  6752. "Reo error number (%u): %u msdus",
  6753. error_code,
  6754. pdev->soc->stats.rx.err
  6755. .reo_error[error_code]);
  6756. }
  6757. for (error_code = 0; error_code < HAL_RXDMA_ERR_MAX;
  6758. error_code++) {
  6759. if (!pdev->soc->stats.rx.err.rxdma_error[error_code])
  6760. continue;
  6761. DP_TRACE_STATS(INFO_HIGH,
  6762. "Rxdma error number (%u): %u msdus",
  6763. error_code,
  6764. pdev->soc->stats.rx.err
  6765. .rxdma_error[error_code]);
  6766. }
  6767. DP_TRACE_STATS(INFO_HIGH, "Rx packets reaped per interrupt:");
  6768. DP_TRACE_STATS(INFO_HIGH, "Single Packet: %u",
  6769. pdev->stats.rx_ind_histogram.pkts_1);
  6770. DP_TRACE_STATS(INFO_HIGH, "2-20 Packets: %u",
  6771. pdev->stats.rx_ind_histogram.pkts_2_20);
  6772. DP_TRACE_STATS(INFO_HIGH, "21-40 Packets: %u",
  6773. pdev->stats.rx_ind_histogram.pkts_21_40);
  6774. DP_TRACE_STATS(INFO_HIGH, "41-60 Packets: %u",
  6775. pdev->stats.rx_ind_histogram.pkts_41_60);
  6776. DP_TRACE_STATS(INFO_HIGH, "61-80 Packets: %u",
  6777. pdev->stats.rx_ind_histogram.pkts_61_80);
  6778. DP_TRACE_STATS(INFO_HIGH, "81-100 Packets: %u",
  6779. pdev->stats.rx_ind_histogram.pkts_81_100);
  6780. DP_TRACE_STATS(INFO_HIGH, "101-200 Packets: %u",
  6781. pdev->stats.rx_ind_histogram.pkts_101_200);
  6782. DP_TRACE_STATS(INFO_HIGH, " 201+ Packets: %u",
  6783. pdev->stats.rx_ind_histogram.pkts_201_plus);
  6784. DP_TRACE_STATS(INFO_HIGH, "%s: tso_enable: %u lro_enable: %u rx_hash: %u napi_enable: %u",
  6785. __func__,
  6786. pdev->soc->wlan_cfg_ctx
  6787. ->tso_enabled,
  6788. pdev->soc->wlan_cfg_ctx
  6789. ->lro_enabled,
  6790. pdev->soc->wlan_cfg_ctx
  6791. ->rx_hash,
  6792. pdev->soc->wlan_cfg_ctx
  6793. ->napi_enabled);
  6794. #ifdef QCA_LL_TX_FLOW_CONTROL_V2
  6795. DP_TRACE_STATS(INFO_HIGH, "%s: Tx flow stop queue: %u tx flow start queue offset: %u",
  6796. __func__,
  6797. pdev->soc->wlan_cfg_ctx
  6798. ->tx_flow_stop_queue_threshold,
  6799. pdev->soc->wlan_cfg_ctx
  6800. ->tx_flow_start_queue_offset);
  6801. #endif
  6802. }
  6803. }
  6804. /*
  6805. * dp_txrx_dump_stats() - Dump statistics
  6806. * @value - Statistics option
  6807. */
  6808. static QDF_STATUS dp_txrx_dump_stats(void *psoc, uint16_t value,
  6809. enum qdf_stats_verbosity_level level)
  6810. {
  6811. struct dp_soc *soc =
  6812. (struct dp_soc *)psoc;
  6813. QDF_STATUS status = QDF_STATUS_SUCCESS;
  6814. if (!soc) {
  6815. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  6816. "%s: soc is NULL", __func__);
  6817. return QDF_STATUS_E_INVAL;
  6818. }
  6819. switch (value) {
  6820. case CDP_TXRX_PATH_STATS:
  6821. dp_txrx_path_stats(soc);
  6822. break;
  6823. case CDP_RX_RING_STATS:
  6824. dp_print_per_ring_stats(soc);
  6825. break;
  6826. case CDP_TXRX_TSO_STATS:
  6827. /* TODO: NOT IMPLEMENTED */
  6828. break;
  6829. case CDP_DUMP_TX_FLOW_POOL_INFO:
  6830. cdp_dump_flow_pool_info((struct cdp_soc_t *)soc);
  6831. break;
  6832. case CDP_DP_NAPI_STATS:
  6833. dp_print_napi_stats(soc);
  6834. break;
  6835. case CDP_TXRX_DESC_STATS:
  6836. /* TODO: NOT IMPLEMENTED */
  6837. break;
  6838. default:
  6839. status = QDF_STATUS_E_INVAL;
  6840. break;
  6841. }
  6842. return status;
  6843. }
  6844. #ifdef QCA_LL_TX_FLOW_CONTROL_V2
  6845. /**
  6846. * dp_update_flow_control_parameters() - API to store datapath
  6847. * config parameters
  6848. * @soc: soc handle
  6849. * @cfg: ini parameter handle
  6850. *
  6851. * Return: void
  6852. */
  6853. static inline
  6854. void dp_update_flow_control_parameters(struct dp_soc *soc,
  6855. struct cdp_config_params *params)
  6856. {
  6857. soc->wlan_cfg_ctx->tx_flow_stop_queue_threshold =
  6858. params->tx_flow_stop_queue_threshold;
  6859. soc->wlan_cfg_ctx->tx_flow_start_queue_offset =
  6860. params->tx_flow_start_queue_offset;
  6861. }
  6862. #else
  6863. static inline
  6864. void dp_update_flow_control_parameters(struct dp_soc *soc,
  6865. struct cdp_config_params *params)
  6866. {
  6867. }
  6868. #endif
  6869. /**
  6870. * dp_update_config_parameters() - API to store datapath
  6871. * config parameters
  6872. * @soc: soc handle
  6873. * @cfg: ini parameter handle
  6874. *
  6875. * Return: status
  6876. */
  6877. static
  6878. QDF_STATUS dp_update_config_parameters(struct cdp_soc *psoc,
  6879. struct cdp_config_params *params)
  6880. {
  6881. struct dp_soc *soc = (struct dp_soc *)psoc;
  6882. if (!(soc)) {
  6883. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  6884. "%s: Invalid handle", __func__);
  6885. return QDF_STATUS_E_INVAL;
  6886. }
  6887. soc->wlan_cfg_ctx->tso_enabled = params->tso_enable;
  6888. soc->wlan_cfg_ctx->lro_enabled = params->lro_enable;
  6889. soc->wlan_cfg_ctx->rx_hash = params->flow_steering_enable;
  6890. soc->wlan_cfg_ctx->tcp_udp_checksumoffload =
  6891. params->tcp_udp_checksumoffload;
  6892. soc->wlan_cfg_ctx->napi_enabled = params->napi_enable;
  6893. soc->wlan_cfg_ctx->ipa_enabled = params->ipa_enable;
  6894. dp_update_flow_control_parameters(soc, params);
  6895. return QDF_STATUS_SUCCESS;
  6896. }
  6897. /**
  6898. * dp_txrx_set_wds_rx_policy() - API to store datapath
  6899. * config parameters
  6900. * @vdev_handle - datapath vdev handle
  6901. * @cfg: ini parameter handle
  6902. *
  6903. * Return: status
  6904. */
  6905. #ifdef WDS_VENDOR_EXTENSION
  6906. void
  6907. dp_txrx_set_wds_rx_policy(
  6908. struct cdp_vdev *vdev_handle,
  6909. u_int32_t val)
  6910. {
  6911. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  6912. struct dp_peer *peer;
  6913. if (vdev->opmode == wlan_op_mode_ap) {
  6914. /* for ap, set it on bss_peer */
  6915. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  6916. if (peer->bss_peer) {
  6917. peer->wds_ecm.wds_rx_filter = 1;
  6918. peer->wds_ecm.wds_rx_ucast_4addr = (val & WDS_POLICY_RX_UCAST_4ADDR) ? 1:0;
  6919. peer->wds_ecm.wds_rx_mcast_4addr = (val & WDS_POLICY_RX_MCAST_4ADDR) ? 1:0;
  6920. break;
  6921. }
  6922. }
  6923. } else if (vdev->opmode == wlan_op_mode_sta) {
  6924. peer = TAILQ_FIRST(&vdev->peer_list);
  6925. peer->wds_ecm.wds_rx_filter = 1;
  6926. peer->wds_ecm.wds_rx_ucast_4addr = (val & WDS_POLICY_RX_UCAST_4ADDR) ? 1:0;
  6927. peer->wds_ecm.wds_rx_mcast_4addr = (val & WDS_POLICY_RX_MCAST_4ADDR) ? 1:0;
  6928. }
  6929. }
  6930. /**
  6931. * dp_txrx_peer_wds_tx_policy_update() - API to set tx wds policy
  6932. *
  6933. * @peer_handle - datapath peer handle
  6934. * @wds_tx_ucast: policy for unicast transmission
  6935. * @wds_tx_mcast: policy for multicast transmission
  6936. *
  6937. * Return: void
  6938. */
  6939. void
  6940. dp_txrx_peer_wds_tx_policy_update(struct cdp_peer *peer_handle,
  6941. int wds_tx_ucast, int wds_tx_mcast)
  6942. {
  6943. struct dp_peer *peer = (struct dp_peer *)peer_handle;
  6944. if (wds_tx_ucast || wds_tx_mcast) {
  6945. peer->wds_enabled = 1;
  6946. peer->wds_ecm.wds_tx_ucast_4addr = wds_tx_ucast;
  6947. peer->wds_ecm.wds_tx_mcast_4addr = wds_tx_mcast;
  6948. } else {
  6949. peer->wds_enabled = 0;
  6950. peer->wds_ecm.wds_tx_ucast_4addr = 0;
  6951. peer->wds_ecm.wds_tx_mcast_4addr = 0;
  6952. }
  6953. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  6954. FL("Policy Update set to :\
  6955. peer->wds_enabled %d\
  6956. peer->wds_ecm.wds_tx_ucast_4addr %d\
  6957. peer->wds_ecm.wds_tx_mcast_4addr %d"),
  6958. peer->wds_enabled, peer->wds_ecm.wds_tx_ucast_4addr,
  6959. peer->wds_ecm.wds_tx_mcast_4addr);
  6960. return;
  6961. }
  6962. #endif
  6963. static struct cdp_wds_ops dp_ops_wds = {
  6964. .vdev_set_wds = dp_vdev_set_wds,
  6965. #ifdef WDS_VENDOR_EXTENSION
  6966. .txrx_set_wds_rx_policy = dp_txrx_set_wds_rx_policy,
  6967. .txrx_wds_peer_tx_policy_update = dp_txrx_peer_wds_tx_policy_update,
  6968. #endif
  6969. };
  6970. /*
  6971. * dp_txrx_data_tx_cb_set(): set the callback for non standard tx
  6972. * @vdev_handle - datapath vdev handle
  6973. * @callback - callback function
  6974. * @ctxt: callback context
  6975. *
  6976. */
  6977. static void
  6978. dp_txrx_data_tx_cb_set(struct cdp_vdev *vdev_handle,
  6979. ol_txrx_data_tx_cb callback, void *ctxt)
  6980. {
  6981. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  6982. vdev->tx_non_std_data_callback.func = callback;
  6983. vdev->tx_non_std_data_callback.ctxt = ctxt;
  6984. }
  6985. /**
  6986. * dp_pdev_get_dp_txrx_handle() - get dp handle from pdev
  6987. * @pdev_hdl: datapath pdev handle
  6988. *
  6989. * Return: opaque pointer to dp txrx handle
  6990. */
  6991. static void *dp_pdev_get_dp_txrx_handle(struct cdp_pdev *pdev_hdl)
  6992. {
  6993. struct dp_pdev *pdev = (struct dp_pdev *)pdev_hdl;
  6994. return pdev->dp_txrx_handle;
  6995. }
  6996. /**
  6997. * dp_pdev_set_dp_txrx_handle() - set dp handle in pdev
  6998. * @pdev_hdl: datapath pdev handle
  6999. * @dp_txrx_hdl: opaque pointer for dp_txrx_handle
  7000. *
  7001. * Return: void
  7002. */
  7003. static void
  7004. dp_pdev_set_dp_txrx_handle(struct cdp_pdev *pdev_hdl, void *dp_txrx_hdl)
  7005. {
  7006. struct dp_pdev *pdev = (struct dp_pdev *)pdev_hdl;
  7007. pdev->dp_txrx_handle = dp_txrx_hdl;
  7008. }
  7009. /**
  7010. * dp_soc_get_dp_txrx_handle() - get context for external-dp from dp soc
  7011. * @soc_handle: datapath soc handle
  7012. *
  7013. * Return: opaque pointer to external dp (non-core DP)
  7014. */
  7015. static void *dp_soc_get_dp_txrx_handle(struct cdp_soc *soc_handle)
  7016. {
  7017. struct dp_soc *soc = (struct dp_soc *)soc_handle;
  7018. return soc->external_txrx_handle;
  7019. }
  7020. /**
  7021. * dp_soc_set_dp_txrx_handle() - set external dp handle in soc
  7022. * @soc_handle: datapath soc handle
  7023. * @txrx_handle: opaque pointer to external dp (non-core DP)
  7024. *
  7025. * Return: void
  7026. */
  7027. static void
  7028. dp_soc_set_dp_txrx_handle(struct cdp_soc *soc_handle, void *txrx_handle)
  7029. {
  7030. struct dp_soc *soc = (struct dp_soc *)soc_handle;
  7031. soc->external_txrx_handle = txrx_handle;
  7032. }
  7033. /**
  7034. * dp_get_cfg_capabilities() - get dp capabilities
  7035. * @soc_handle: datapath soc handle
  7036. * @dp_caps: enum for dp capabilities
  7037. *
  7038. * Return: bool to determine if dp caps is enabled
  7039. */
  7040. static bool
  7041. dp_get_cfg_capabilities(struct cdp_soc_t *soc_handle,
  7042. enum cdp_capabilities dp_caps)
  7043. {
  7044. struct dp_soc *soc = (struct dp_soc *)soc_handle;
  7045. return wlan_cfg_get_dp_caps(soc->wlan_cfg_ctx, dp_caps);
  7046. }
  7047. #ifdef FEATURE_AST
  7048. static void dp_peer_teardown_wifi3(struct cdp_vdev *vdev_hdl, void *peer_hdl)
  7049. {
  7050. struct dp_vdev *vdev = (struct dp_vdev *) vdev_hdl;
  7051. struct dp_peer *peer = (struct dp_peer *) peer_hdl;
  7052. struct dp_soc *soc = (struct dp_soc *) vdev->pdev->soc;
  7053. /*
  7054. * For BSS peer, new peer is not created on alloc_node if the
  7055. * peer with same address already exists , instead refcnt is
  7056. * increased for existing peer. Correspondingly in delete path,
  7057. * only refcnt is decreased; and peer is only deleted , when all
  7058. * references are deleted. So delete_in_progress should not be set
  7059. * for bss_peer, unless only 2 reference remains (peer map reference
  7060. * and peer hash table reference).
  7061. */
  7062. if (peer->bss_peer && (qdf_atomic_read(&peer->ref_cnt) > 2)) {
  7063. return;
  7064. }
  7065. peer->delete_in_progress = true;
  7066. dp_peer_delete_ast_entries(soc, peer);
  7067. }
  7068. #endif
  7069. #ifdef ATH_SUPPORT_NAC_RSSI
  7070. /**
  7071. * dp_vdev_get_neighbour_rssi(): Store RSSI for configured NAC
  7072. * @vdev_hdl: DP vdev handle
  7073. * @rssi: rssi value
  7074. *
  7075. * Return: 0 for success. nonzero for failure.
  7076. */
  7077. QDF_STATUS dp_vdev_get_neighbour_rssi(struct cdp_vdev *vdev_hdl,
  7078. char *mac_addr,
  7079. uint8_t *rssi)
  7080. {
  7081. struct dp_vdev *vdev = (struct dp_vdev *)vdev_hdl;
  7082. struct dp_pdev *pdev = vdev->pdev;
  7083. struct dp_neighbour_peer *peer = NULL;
  7084. QDF_STATUS status = QDF_STATUS_E_FAILURE;
  7085. *rssi = 0;
  7086. qdf_spin_lock_bh(&pdev->neighbour_peer_mutex);
  7087. TAILQ_FOREACH(peer, &pdev->neighbour_peers_list,
  7088. neighbour_peer_list_elem) {
  7089. if (qdf_mem_cmp(&peer->neighbour_peers_macaddr.raw[0],
  7090. mac_addr, DP_MAC_ADDR_LEN) == 0) {
  7091. *rssi = peer->rssi;
  7092. status = QDF_STATUS_SUCCESS;
  7093. break;
  7094. }
  7095. }
  7096. qdf_spin_unlock_bh(&pdev->neighbour_peer_mutex);
  7097. return status;
  7098. }
  7099. static QDF_STATUS dp_config_for_nac_rssi(struct cdp_vdev *vdev_handle,
  7100. enum cdp_nac_param_cmd cmd, char *bssid, char *client_macaddr,
  7101. uint8_t chan_num)
  7102. {
  7103. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  7104. struct dp_pdev *pdev = (struct dp_pdev *)vdev->pdev;
  7105. struct dp_soc *soc = (struct dp_soc *) vdev->pdev->soc;
  7106. pdev->nac_rssi_filtering = 1;
  7107. /* Store address of NAC (neighbour peer) which will be checked
  7108. * against TA of received packets.
  7109. */
  7110. if (cmd == CDP_NAC_PARAM_ADD) {
  7111. dp_update_filter_neighbour_peers(vdev_handle, DP_NAC_PARAM_ADD,
  7112. client_macaddr);
  7113. } else if (cmd == CDP_NAC_PARAM_DEL) {
  7114. dp_update_filter_neighbour_peers(vdev_handle,
  7115. DP_NAC_PARAM_DEL,
  7116. client_macaddr);
  7117. }
  7118. if (soc->cdp_soc.ol_ops->config_bssid_in_fw_for_nac_rssi)
  7119. soc->cdp_soc.ol_ops->config_bssid_in_fw_for_nac_rssi
  7120. ((void *)vdev->pdev->ctrl_pdev,
  7121. vdev->vdev_id, cmd, bssid);
  7122. return QDF_STATUS_SUCCESS;
  7123. }
  7124. #endif
  7125. static QDF_STATUS dp_peer_map_attach_wifi3(struct cdp_soc_t *soc_hdl,
  7126. uint32_t max_peers,
  7127. bool peer_map_unmap_v2)
  7128. {
  7129. struct dp_soc *soc = (struct dp_soc *)soc_hdl;
  7130. soc->max_peers = max_peers;
  7131. qdf_print ("%s max_peers %u\n", __func__, max_peers);
  7132. if (dp_peer_find_attach(soc))
  7133. return QDF_STATUS_E_FAILURE;
  7134. soc->is_peer_map_unmap_v2 = peer_map_unmap_v2;
  7135. return QDF_STATUS_SUCCESS;
  7136. }
  7137. /**
  7138. * dp_pdev_set_ctrl_pdev() - set ctrl pdev handle in dp pdev
  7139. * @dp_pdev: dp pdev handle
  7140. * @ctrl_pdev: UMAC ctrl pdev handle
  7141. *
  7142. * Return: void
  7143. */
  7144. static void dp_pdev_set_ctrl_pdev(struct cdp_pdev *dp_pdev,
  7145. struct cdp_ctrl_objmgr_pdev *ctrl_pdev)
  7146. {
  7147. struct dp_pdev *pdev = (struct dp_pdev *)dp_pdev;
  7148. pdev->ctrl_pdev = ctrl_pdev;
  7149. }
  7150. /*
  7151. * dp_get_cfg() - get dp cfg
  7152. * @soc: cdp soc handle
  7153. * @cfg: cfg enum
  7154. *
  7155. * Return: cfg value
  7156. */
  7157. static uint32_t dp_get_cfg(void *soc, enum cdp_dp_cfg cfg)
  7158. {
  7159. struct dp_soc *dpsoc = (struct dp_soc *)soc;
  7160. uint32_t value = 0;
  7161. switch (cfg) {
  7162. case cfg_dp_enable_data_stall:
  7163. value = dpsoc->wlan_cfg_ctx->enable_data_stall_detection;
  7164. break;
  7165. case cfg_dp_enable_ip_tcp_udp_checksum_offload:
  7166. value = dpsoc->wlan_cfg_ctx->tcp_udp_checksumoffload;
  7167. break;
  7168. case cfg_dp_tso_enable:
  7169. value = dpsoc->wlan_cfg_ctx->tso_enabled;
  7170. break;
  7171. case cfg_dp_lro_enable:
  7172. value = dpsoc->wlan_cfg_ctx->lro_enabled;
  7173. break;
  7174. case cfg_dp_gro_enable:
  7175. value = dpsoc->wlan_cfg_ctx->gro_enabled;
  7176. break;
  7177. case cfg_dp_tx_flow_start_queue_offset:
  7178. value = dpsoc->wlan_cfg_ctx->tx_flow_start_queue_offset;
  7179. break;
  7180. case cfg_dp_tx_flow_stop_queue_threshold:
  7181. value = dpsoc->wlan_cfg_ctx->tx_flow_stop_queue_threshold;
  7182. break;
  7183. case cfg_dp_disable_intra_bss_fwd:
  7184. value = dpsoc->wlan_cfg_ctx->disable_intra_bss_fwd;
  7185. break;
  7186. default:
  7187. value = 0;
  7188. }
  7189. return value;
  7190. }
  7191. static struct cdp_cmn_ops dp_ops_cmn = {
  7192. .txrx_soc_attach_target = dp_soc_attach_target_wifi3,
  7193. .txrx_vdev_attach = dp_vdev_attach_wifi3,
  7194. .txrx_vdev_detach = dp_vdev_detach_wifi3,
  7195. .txrx_pdev_attach = dp_pdev_attach_wifi3,
  7196. .txrx_pdev_detach = dp_pdev_detach_wifi3,
  7197. .txrx_peer_create = dp_peer_create_wifi3,
  7198. .txrx_peer_setup = dp_peer_setup_wifi3,
  7199. #ifdef FEATURE_AST
  7200. .txrx_peer_teardown = dp_peer_teardown_wifi3,
  7201. #else
  7202. .txrx_peer_teardown = NULL,
  7203. #endif
  7204. .txrx_peer_add_ast = dp_peer_add_ast_wifi3,
  7205. .txrx_peer_del_ast = dp_peer_del_ast_wifi3,
  7206. .txrx_peer_update_ast = dp_peer_update_ast_wifi3,
  7207. .txrx_peer_ast_hash_find_soc = dp_peer_ast_hash_find_soc_wifi3,
  7208. .txrx_peer_ast_hash_find_by_pdevid =
  7209. dp_peer_ast_hash_find_by_pdevid_wifi3,
  7210. .txrx_peer_ast_get_pdev_id = dp_peer_ast_get_pdev_id_wifi3,
  7211. .txrx_peer_ast_get_next_hop = dp_peer_ast_get_next_hop_wifi3,
  7212. .txrx_peer_ast_set_type = dp_peer_ast_set_type_wifi3,
  7213. .txrx_peer_ast_get_type = dp_peer_ast_get_type_wifi3,
  7214. .txrx_peer_ast_get_peer = dp_peer_ast_get_peer_wifi3,
  7215. .txrx_peer_ast_get_nexthop_peer_id =
  7216. dp_peer_ast_get_nexhop_peer_id_wifi3,
  7217. #if defined(FEATURE_AST) && defined(AST_HKV1_WORKAROUND)
  7218. .txrx_peer_ast_set_cp_ctx = dp_peer_ast_set_cp_ctx_wifi3,
  7219. .txrx_peer_ast_get_cp_ctx = dp_peer_ast_get_cp_ctx_wifi3,
  7220. .txrx_peer_ast_get_wmi_sent = dp_peer_ast_get_wmi_sent_wifi3,
  7221. .txrx_peer_ast_free_entry = dp_peer_ast_free_entry_wifi3,
  7222. #endif
  7223. .txrx_peer_delete = dp_peer_delete_wifi3,
  7224. .txrx_vdev_register = dp_vdev_register_wifi3,
  7225. .txrx_soc_detach = dp_soc_detach_wifi3,
  7226. .txrx_get_vdev_mac_addr = dp_get_vdev_mac_addr_wifi3,
  7227. .txrx_get_vdev_from_vdev_id = dp_get_vdev_from_vdev_id_wifi3,
  7228. .txrx_get_ctrl_pdev_from_vdev = dp_get_ctrl_pdev_from_vdev_wifi3,
  7229. .txrx_ath_getstats = dp_get_device_stats,
  7230. .addba_requestprocess = dp_addba_requestprocess_wifi3,
  7231. .addba_responsesetup = dp_addba_responsesetup_wifi3,
  7232. .addba_resp_tx_completion = dp_addba_resp_tx_completion_wifi3,
  7233. .delba_process = dp_delba_process_wifi3,
  7234. .set_addba_response = dp_set_addba_response,
  7235. .get_peer_mac_addr_frm_id = dp_get_peer_mac_addr_frm_id,
  7236. .flush_cache_rx_queue = NULL,
  7237. /* TODO: get API's for dscp-tid need to be added*/
  7238. .set_vdev_dscp_tid_map = dp_set_vdev_dscp_tid_map_wifi3,
  7239. .set_pdev_dscp_tid_map = dp_set_pdev_dscp_tid_map_wifi3,
  7240. .txrx_get_total_per = dp_get_total_per,
  7241. .txrx_stats_request = dp_txrx_stats_request,
  7242. .txrx_set_monitor_mode = dp_vdev_set_monitor_mode,
  7243. .txrx_get_pdev_id_frm_pdev = dp_get_pdev_id_frm_pdev,
  7244. .txrx_pdev_set_chan_noise_floor = dp_pdev_set_chan_noise_floor,
  7245. .txrx_set_nac = dp_set_nac,
  7246. .txrx_get_tx_pending = dp_get_tx_pending,
  7247. .txrx_set_pdev_tx_capture = dp_config_debug_sniffer,
  7248. .txrx_get_peer_mac_from_peer_id = dp_get_peer_mac_from_peer_id,
  7249. .display_stats = dp_txrx_dump_stats,
  7250. .txrx_soc_set_nss_cfg = dp_soc_set_nss_cfg_wifi3,
  7251. .txrx_soc_get_nss_cfg = dp_soc_get_nss_cfg_wifi3,
  7252. .txrx_intr_attach = dp_soc_interrupt_attach_wrapper,
  7253. .txrx_intr_detach = dp_soc_interrupt_detach,
  7254. .set_pn_check = dp_set_pn_check_wifi3,
  7255. .update_config_parameters = dp_update_config_parameters,
  7256. /* TODO: Add other functions */
  7257. .txrx_data_tx_cb_set = dp_txrx_data_tx_cb_set,
  7258. .get_dp_txrx_handle = dp_pdev_get_dp_txrx_handle,
  7259. .set_dp_txrx_handle = dp_pdev_set_dp_txrx_handle,
  7260. .get_soc_dp_txrx_handle = dp_soc_get_dp_txrx_handle,
  7261. .set_soc_dp_txrx_handle = dp_soc_set_dp_txrx_handle,
  7262. .txrx_set_ba_aging_timeout = dp_set_ba_aging_timeout,
  7263. .txrx_get_ba_aging_timeout = dp_get_ba_aging_timeout,
  7264. .tx_send = dp_tx_send,
  7265. .txrx_peer_reset_ast = dp_wds_reset_ast_wifi3,
  7266. .txrx_peer_reset_ast_table = dp_wds_reset_ast_table_wifi3,
  7267. .txrx_peer_flush_ast_table = dp_wds_flush_ast_table_wifi3,
  7268. .txrx_peer_map_attach = dp_peer_map_attach_wifi3,
  7269. .txrx_pdev_set_ctrl_pdev = dp_pdev_set_ctrl_pdev,
  7270. .txrx_get_os_rx_handles_from_vdev =
  7271. dp_get_os_rx_handles_from_vdev_wifi3,
  7272. .delba_tx_completion = dp_delba_tx_completion_wifi3,
  7273. .get_dp_capabilities = dp_get_cfg_capabilities,
  7274. .txrx_get_cfg = dp_get_cfg,
  7275. };
  7276. static struct cdp_ctrl_ops dp_ops_ctrl = {
  7277. .txrx_peer_authorize = dp_peer_authorize,
  7278. .txrx_set_vdev_rx_decap_type = dp_set_vdev_rx_decap_type,
  7279. .txrx_set_tx_encap_type = dp_set_vdev_tx_encap_type,
  7280. #ifdef MESH_MODE_SUPPORT
  7281. .txrx_set_mesh_mode = dp_peer_set_mesh_mode,
  7282. .txrx_set_mesh_rx_filter = dp_peer_set_mesh_rx_filter,
  7283. #endif
  7284. .txrx_set_vdev_param = dp_set_vdev_param,
  7285. .txrx_peer_set_nawds = dp_peer_set_nawds,
  7286. .txrx_set_pdev_reo_dest = dp_set_pdev_reo_dest,
  7287. .txrx_get_pdev_reo_dest = dp_get_pdev_reo_dest,
  7288. .txrx_set_filter_neighbour_peers = dp_set_filter_neighbour_peers,
  7289. .txrx_update_filter_neighbour_peers =
  7290. dp_update_filter_neighbour_peers,
  7291. .txrx_get_sec_type = dp_get_sec_type,
  7292. /* TODO: Add other functions */
  7293. .txrx_wdi_event_sub = dp_wdi_event_sub,
  7294. .txrx_wdi_event_unsub = dp_wdi_event_unsub,
  7295. #ifdef WDI_EVENT_ENABLE
  7296. .txrx_get_pldev = dp_get_pldev,
  7297. #endif
  7298. .txrx_set_pdev_param = dp_set_pdev_param,
  7299. #ifdef ATH_SUPPORT_NAC_RSSI
  7300. .txrx_vdev_config_for_nac_rssi = dp_config_for_nac_rssi,
  7301. .txrx_vdev_get_neighbour_rssi = dp_vdev_get_neighbour_rssi,
  7302. #endif
  7303. .set_key = dp_set_michael_key,
  7304. };
  7305. static struct cdp_me_ops dp_ops_me = {
  7306. #ifdef ATH_SUPPORT_IQUE
  7307. .tx_me_alloc_descriptor = dp_tx_me_alloc_descriptor,
  7308. .tx_me_free_descriptor = dp_tx_me_free_descriptor,
  7309. .tx_me_convert_ucast = dp_tx_me_send_convert_ucast,
  7310. #endif
  7311. };
  7312. static struct cdp_mon_ops dp_ops_mon = {
  7313. .txrx_monitor_set_filter_ucast_data = NULL,
  7314. .txrx_monitor_set_filter_mcast_data = NULL,
  7315. .txrx_monitor_set_filter_non_data = NULL,
  7316. .txrx_monitor_get_filter_ucast_data = dp_vdev_get_filter_ucast_data,
  7317. .txrx_monitor_get_filter_mcast_data = dp_vdev_get_filter_mcast_data,
  7318. .txrx_monitor_get_filter_non_data = dp_vdev_get_filter_non_data,
  7319. .txrx_reset_monitor_mode = dp_reset_monitor_mode,
  7320. /* Added support for HK advance filter */
  7321. .txrx_set_advance_monitor_filter = dp_pdev_set_advance_monitor_filter,
  7322. };
  7323. static struct cdp_host_stats_ops dp_ops_host_stats = {
  7324. .txrx_per_peer_stats = dp_get_host_peer_stats,
  7325. .get_fw_peer_stats = dp_get_fw_peer_stats,
  7326. .get_htt_stats = dp_get_htt_stats,
  7327. .txrx_enable_enhanced_stats = dp_enable_enhanced_stats,
  7328. .txrx_disable_enhanced_stats = dp_disable_enhanced_stats,
  7329. .txrx_stats_publish = dp_txrx_stats_publish,
  7330. .txrx_get_vdev_stats = dp_txrx_get_vdev_stats,
  7331. .txrx_get_peer_stats = dp_txrx_get_peer_stats,
  7332. .txrx_reset_peer_stats = dp_txrx_reset_peer_stats,
  7333. .txrx_get_pdev_stats = dp_txrx_get_pdev_stats,
  7334. /* TODO */
  7335. };
  7336. static struct cdp_raw_ops dp_ops_raw = {
  7337. /* TODO */
  7338. };
  7339. #ifdef CONFIG_WIN
  7340. static struct cdp_pflow_ops dp_ops_pflow = {
  7341. /* TODO */
  7342. };
  7343. #endif /* CONFIG_WIN */
  7344. #ifdef FEATURE_RUNTIME_PM
  7345. /**
  7346. * dp_runtime_suspend() - ensure DP is ready to runtime suspend
  7347. * @opaque_pdev: DP pdev context
  7348. *
  7349. * DP is ready to runtime suspend if there are no pending TX packets.
  7350. *
  7351. * Return: QDF_STATUS
  7352. */
  7353. static QDF_STATUS dp_runtime_suspend(struct cdp_pdev *opaque_pdev)
  7354. {
  7355. struct dp_pdev *pdev = (struct dp_pdev *)opaque_pdev;
  7356. struct dp_soc *soc = pdev->soc;
  7357. /* Abort if there are any pending TX packets */
  7358. if (dp_get_tx_pending(opaque_pdev) > 0) {
  7359. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  7360. FL("Abort suspend due to pending TX packets"));
  7361. return QDF_STATUS_E_AGAIN;
  7362. }
  7363. if (soc->intr_mode == DP_INTR_POLL)
  7364. qdf_timer_stop(&soc->int_timer);
  7365. return QDF_STATUS_SUCCESS;
  7366. }
  7367. /**
  7368. * dp_runtime_resume() - ensure DP is ready to runtime resume
  7369. * @opaque_pdev: DP pdev context
  7370. *
  7371. * Resume DP for runtime PM.
  7372. *
  7373. * Return: QDF_STATUS
  7374. */
  7375. static QDF_STATUS dp_runtime_resume(struct cdp_pdev *opaque_pdev)
  7376. {
  7377. struct dp_pdev *pdev = (struct dp_pdev *)opaque_pdev;
  7378. struct dp_soc *soc = pdev->soc;
  7379. void *hal_srng;
  7380. int i;
  7381. if (soc->intr_mode == DP_INTR_POLL)
  7382. qdf_timer_mod(&soc->int_timer, DP_INTR_POLL_TIMER_MS);
  7383. for (i = 0; i < MAX_TCL_DATA_RINGS; i++) {
  7384. hal_srng = soc->tcl_data_ring[i].hal_srng;
  7385. if (hal_srng) {
  7386. /* We actually only need to acquire the lock */
  7387. hal_srng_access_start(soc->hal_soc, hal_srng);
  7388. /* Update SRC ring head pointer for HW to send
  7389. all pending packets */
  7390. hal_srng_access_end(soc->hal_soc, hal_srng);
  7391. }
  7392. }
  7393. return QDF_STATUS_SUCCESS;
  7394. }
  7395. #endif /* FEATURE_RUNTIME_PM */
  7396. static QDF_STATUS dp_bus_suspend(struct cdp_pdev *opaque_pdev)
  7397. {
  7398. struct dp_pdev *pdev = (struct dp_pdev *)opaque_pdev;
  7399. struct dp_soc *soc = pdev->soc;
  7400. if (soc->intr_mode == DP_INTR_POLL)
  7401. qdf_timer_stop(&soc->int_timer);
  7402. return QDF_STATUS_SUCCESS;
  7403. }
  7404. static QDF_STATUS dp_bus_resume(struct cdp_pdev *opaque_pdev)
  7405. {
  7406. struct dp_pdev *pdev = (struct dp_pdev *)opaque_pdev;
  7407. struct dp_soc *soc = pdev->soc;
  7408. if (soc->intr_mode == DP_INTR_POLL)
  7409. qdf_timer_mod(&soc->int_timer, DP_INTR_POLL_TIMER_MS);
  7410. return QDF_STATUS_SUCCESS;
  7411. }
  7412. #ifndef CONFIG_WIN
  7413. static struct cdp_misc_ops dp_ops_misc = {
  7414. .tx_non_std = dp_tx_non_std,
  7415. .get_opmode = dp_get_opmode,
  7416. #ifdef FEATURE_RUNTIME_PM
  7417. .runtime_suspend = dp_runtime_suspend,
  7418. .runtime_resume = dp_runtime_resume,
  7419. #endif /* FEATURE_RUNTIME_PM */
  7420. .pkt_log_init = dp_pkt_log_init,
  7421. .pkt_log_con_service = dp_pkt_log_con_service,
  7422. };
  7423. static struct cdp_flowctl_ops dp_ops_flowctl = {
  7424. /* WIFI 3.0 DP implement as required. */
  7425. #ifdef QCA_LL_TX_FLOW_CONTROL_V2
  7426. .flow_pool_map_handler = dp_tx_flow_pool_map,
  7427. .flow_pool_unmap_handler = dp_tx_flow_pool_unmap,
  7428. .register_pause_cb = dp_txrx_register_pause_cb,
  7429. .dump_flow_pool_info = dp_tx_dump_flow_pool_info,
  7430. #endif /* QCA_LL_TX_FLOW_CONTROL_V2 */
  7431. };
  7432. static struct cdp_lflowctl_ops dp_ops_l_flowctl = {
  7433. /* WIFI 3.0 DP NOT IMPLEMENTED YET */
  7434. };
  7435. #ifdef IPA_OFFLOAD
  7436. static struct cdp_ipa_ops dp_ops_ipa = {
  7437. .ipa_get_resource = dp_ipa_get_resource,
  7438. .ipa_set_doorbell_paddr = dp_ipa_set_doorbell_paddr,
  7439. .ipa_op_response = dp_ipa_op_response,
  7440. .ipa_register_op_cb = dp_ipa_register_op_cb,
  7441. .ipa_get_stat = dp_ipa_get_stat,
  7442. .ipa_tx_data_frame = dp_tx_send_ipa_data_frame,
  7443. .ipa_enable_autonomy = dp_ipa_enable_autonomy,
  7444. .ipa_disable_autonomy = dp_ipa_disable_autonomy,
  7445. .ipa_setup = dp_ipa_setup,
  7446. .ipa_cleanup = dp_ipa_cleanup,
  7447. .ipa_setup_iface = dp_ipa_setup_iface,
  7448. .ipa_cleanup_iface = dp_ipa_cleanup_iface,
  7449. .ipa_enable_pipes = dp_ipa_enable_pipes,
  7450. .ipa_disable_pipes = dp_ipa_disable_pipes,
  7451. .ipa_set_perf_level = dp_ipa_set_perf_level
  7452. };
  7453. #endif
  7454. static struct cdp_bus_ops dp_ops_bus = {
  7455. .bus_suspend = dp_bus_suspend,
  7456. .bus_resume = dp_bus_resume
  7457. };
  7458. static struct cdp_ocb_ops dp_ops_ocb = {
  7459. /* WIFI 3.0 DP NOT IMPLEMENTED YET */
  7460. };
  7461. static struct cdp_throttle_ops dp_ops_throttle = {
  7462. /* WIFI 3.0 DP NOT IMPLEMENTED YET */
  7463. };
  7464. static struct cdp_mob_stats_ops dp_ops_mob_stats = {
  7465. /* WIFI 3.0 DP NOT IMPLEMENTED YET */
  7466. };
  7467. static struct cdp_cfg_ops dp_ops_cfg = {
  7468. /* WIFI 3.0 DP NOT IMPLEMENTED YET */
  7469. };
  7470. /*
  7471. * dp_peer_get_ref_find_by_addr - get peer with addr by ref count inc
  7472. * @dev: physical device instance
  7473. * @peer_mac_addr: peer mac address
  7474. * @local_id: local id for the peer
  7475. * @debug_id: to track enum peer access
  7476. *
  7477. * Return: peer instance pointer
  7478. */
  7479. static inline void *
  7480. dp_peer_get_ref_find_by_addr(struct cdp_pdev *dev, uint8_t *peer_mac_addr,
  7481. uint8_t *local_id,
  7482. enum peer_debug_id_type debug_id)
  7483. {
  7484. struct dp_pdev *pdev = (struct dp_pdev *)dev;
  7485. struct dp_peer *peer;
  7486. peer = dp_peer_find_hash_find(pdev->soc, peer_mac_addr, 0, DP_VDEV_ALL);
  7487. if (!peer)
  7488. return NULL;
  7489. *local_id = peer->local_id;
  7490. DP_TRACE(INFO, "%s: peer %pK id %d", __func__, peer, *local_id);
  7491. return peer;
  7492. }
  7493. /*
  7494. * dp_peer_release_ref - release peer ref count
  7495. * @peer: peer handle
  7496. * @debug_id: to track enum peer access
  7497. *
  7498. * Return: None
  7499. */
  7500. static inline
  7501. void dp_peer_release_ref(void *peer, enum peer_debug_id_type debug_id)
  7502. {
  7503. dp_peer_unref_delete(peer);
  7504. }
  7505. static struct cdp_peer_ops dp_ops_peer = {
  7506. .register_peer = dp_register_peer,
  7507. .clear_peer = dp_clear_peer,
  7508. .find_peer_by_addr = dp_find_peer_by_addr,
  7509. .find_peer_by_addr_and_vdev = dp_find_peer_by_addr_and_vdev,
  7510. .peer_get_ref_by_addr = dp_peer_get_ref_find_by_addr,
  7511. .peer_release_ref = dp_peer_release_ref,
  7512. .local_peer_id = dp_local_peer_id,
  7513. .peer_find_by_local_id = dp_peer_find_by_local_id,
  7514. .peer_state_update = dp_peer_state_update,
  7515. .get_vdevid = dp_get_vdevid,
  7516. .get_vdev_by_sta_id = dp_get_vdev_by_sta_id,
  7517. .peer_get_peer_mac_addr = dp_peer_get_peer_mac_addr,
  7518. .get_vdev_for_peer = dp_get_vdev_for_peer,
  7519. .get_peer_state = dp_get_peer_state,
  7520. };
  7521. #endif
  7522. static struct cdp_ops dp_txrx_ops = {
  7523. .cmn_drv_ops = &dp_ops_cmn,
  7524. .ctrl_ops = &dp_ops_ctrl,
  7525. .me_ops = &dp_ops_me,
  7526. .mon_ops = &dp_ops_mon,
  7527. .host_stats_ops = &dp_ops_host_stats,
  7528. .wds_ops = &dp_ops_wds,
  7529. .raw_ops = &dp_ops_raw,
  7530. #ifdef CONFIG_WIN
  7531. .pflow_ops = &dp_ops_pflow,
  7532. #endif /* CONFIG_WIN */
  7533. #ifndef CONFIG_WIN
  7534. .misc_ops = &dp_ops_misc,
  7535. .cfg_ops = &dp_ops_cfg,
  7536. .flowctl_ops = &dp_ops_flowctl,
  7537. .l_flowctl_ops = &dp_ops_l_flowctl,
  7538. #ifdef IPA_OFFLOAD
  7539. .ipa_ops = &dp_ops_ipa,
  7540. #endif
  7541. .bus_ops = &dp_ops_bus,
  7542. .ocb_ops = &dp_ops_ocb,
  7543. .peer_ops = &dp_ops_peer,
  7544. .throttle_ops = &dp_ops_throttle,
  7545. .mob_stats_ops = &dp_ops_mob_stats,
  7546. #endif
  7547. };
  7548. /*
  7549. * dp_soc_set_txrx_ring_map()
  7550. * @dp_soc: DP handler for soc
  7551. *
  7552. * Return: Void
  7553. */
  7554. static void dp_soc_set_txrx_ring_map(struct dp_soc *soc)
  7555. {
  7556. uint32_t i;
  7557. for (i = 0; i < WLAN_CFG_INT_NUM_CONTEXTS; i++) {
  7558. soc->tx_ring_map[i] = dp_cpu_ring_map[DP_DEFAULT_MAP][i];
  7559. }
  7560. }
  7561. #ifdef QCA_WIFI_QCA8074
  7562. /**
  7563. * dp_soc_attach_wifi3() - Attach txrx SOC
  7564. * @ctrl_psoc: Opaque SOC handle from control plane
  7565. * @htc_handle: Opaque HTC handle
  7566. * @hif_handle: Opaque HIF handle
  7567. * @qdf_osdev: QDF device
  7568. * @ol_ops: Offload Operations
  7569. * @device_id: Device ID
  7570. *
  7571. * Return: DP SOC handle on success, NULL on failure
  7572. */
  7573. void *dp_soc_attach_wifi3(void *ctrl_psoc, void *hif_handle,
  7574. HTC_HANDLE htc_handle, qdf_device_t qdf_osdev,
  7575. struct ol_if_ops *ol_ops, uint16_t device_id)
  7576. {
  7577. struct dp_soc *soc = qdf_mem_malloc(sizeof(*soc));
  7578. int target_type;
  7579. int int_ctx;
  7580. if (!soc) {
  7581. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  7582. FL("DP SOC memory allocation failed"));
  7583. goto fail0;
  7584. }
  7585. int_ctx = 0;
  7586. soc->device_id = device_id;
  7587. soc->cdp_soc.ops = &dp_txrx_ops;
  7588. soc->cdp_soc.ol_ops = ol_ops;
  7589. soc->ctrl_psoc = ctrl_psoc;
  7590. soc->osdev = qdf_osdev;
  7591. soc->hif_handle = hif_handle;
  7592. soc->hal_soc = hif_get_hal_handle(hif_handle);
  7593. soc->htt_handle = htt_soc_attach(soc, ctrl_psoc, htc_handle,
  7594. soc->hal_soc, qdf_osdev);
  7595. soc->num_hw_dscp_tid_map = HAL_MAX_HW_DSCP_TID_MAPS;
  7596. if (!soc->htt_handle) {
  7597. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  7598. FL("HTT attach failed"));
  7599. goto fail1;
  7600. }
  7601. soc->wlan_cfg_ctx = wlan_cfg_soc_attach(soc->ctrl_psoc);
  7602. if (!soc->wlan_cfg_ctx) {
  7603. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  7604. FL("wlan_cfg_soc_attach failed"));
  7605. goto fail2;
  7606. }
  7607. target_type = hal_get_target_type(soc->hal_soc);
  7608. switch (target_type) {
  7609. case TARGET_TYPE_QCA6290:
  7610. wlan_cfg_set_reo_dst_ring_size(soc->wlan_cfg_ctx,
  7611. REO_DST_RING_SIZE_QCA6290);
  7612. soc->ast_override_support = 1;
  7613. break;
  7614. #ifdef QCA_WIFI_QCA6390
  7615. case TARGET_TYPE_QCA6390:
  7616. wlan_cfg_set_reo_dst_ring_size(soc->wlan_cfg_ctx,
  7617. REO_DST_RING_SIZE_QCA6290);
  7618. wlan_cfg_set_raw_mode_war(soc->wlan_cfg_ctx, true);
  7619. soc->ast_override_support = 1;
  7620. if (con_mode_monitor == QDF_GLOBAL_MONITOR_MODE) {
  7621. for (int_ctx = 0; int_ctx < WLAN_CFG_INT_NUM_CONTEXTS; int_ctx++) {
  7622. soc->wlan_cfg_ctx->int_rx_ring_mask[int_ctx] = 0;
  7623. soc->wlan_cfg_ctx->int_rxdma2host_ring_mask[int_ctx] = 0;
  7624. }
  7625. }
  7626. soc->wlan_cfg_ctx->rxdma1_enable = 0;
  7627. break;
  7628. #endif
  7629. case TARGET_TYPE_QCA8074:
  7630. wlan_cfg_set_reo_dst_ring_size(soc->wlan_cfg_ctx,
  7631. REO_DST_RING_SIZE_QCA8074);
  7632. wlan_cfg_set_raw_mode_war(soc->wlan_cfg_ctx, true);
  7633. soc->hw_nac_monitor_support = 1;
  7634. break;
  7635. case TARGET_TYPE_QCA8074V2:
  7636. wlan_cfg_set_reo_dst_ring_size(soc->wlan_cfg_ctx,
  7637. REO_DST_RING_SIZE_QCA8074);
  7638. wlan_cfg_set_raw_mode_war(soc->wlan_cfg_ctx, false);
  7639. soc->hw_nac_monitor_support = 1;
  7640. soc->ast_override_support = 1;
  7641. soc->num_hw_dscp_tid_map = HAL_MAX_HW_DSCP_TID_V2_MAPS;
  7642. break;
  7643. default:
  7644. qdf_print("%s: Unknown tgt type %d\n", __func__, target_type);
  7645. qdf_assert_always(0);
  7646. break;
  7647. }
  7648. wlan_cfg_set_rx_hash(soc->wlan_cfg_ctx,
  7649. cfg_get(ctrl_psoc, CFG_DP_RX_HASH));
  7650. soc->cce_disable = false;
  7651. if (soc->cdp_soc.ol_ops->get_dp_cfg_param) {
  7652. int ret = soc->cdp_soc.ol_ops->get_dp_cfg_param(soc->ctrl_psoc,
  7653. CDP_CFG_MAX_PEER_ID);
  7654. if (ret != -EINVAL) {
  7655. wlan_cfg_set_max_peer_id(soc->wlan_cfg_ctx, ret);
  7656. }
  7657. ret = soc->cdp_soc.ol_ops->get_dp_cfg_param(soc->ctrl_psoc,
  7658. CDP_CFG_CCE_DISABLE);
  7659. if (ret == 1)
  7660. soc->cce_disable = true;
  7661. }
  7662. qdf_spinlock_create(&soc->peer_ref_mutex);
  7663. qdf_spinlock_create(&soc->reo_desc_freelist_lock);
  7664. qdf_list_create(&soc->reo_desc_freelist, REO_DESC_FREELIST_SIZE);
  7665. /* fill the tx/rx cpu ring map*/
  7666. dp_soc_set_txrx_ring_map(soc);
  7667. qdf_spinlock_create(&soc->htt_stats.lock);
  7668. /* initialize work queue for stats processing */
  7669. qdf_create_work(0, &soc->htt_stats.work, htt_t2h_stats_handler, soc);
  7670. return (void *)soc;
  7671. fail2:
  7672. htt_soc_detach(soc->htt_handle);
  7673. fail1:
  7674. qdf_mem_free(soc);
  7675. fail0:
  7676. return NULL;
  7677. }
  7678. #endif
  7679. /*
  7680. * dp_get_pdev_for_mac_id() - Return pdev for mac_id
  7681. *
  7682. * @soc: handle to DP soc
  7683. * @mac_id: MAC id
  7684. *
  7685. * Return: Return pdev corresponding to MAC
  7686. */
  7687. void *dp_get_pdev_for_mac_id(struct dp_soc *soc, uint32_t mac_id)
  7688. {
  7689. if (wlan_cfg_per_pdev_lmac_ring(soc->wlan_cfg_ctx))
  7690. return soc->pdev_list[mac_id];
  7691. /* Typically for MCL as there only 1 PDEV*/
  7692. return soc->pdev_list[0];
  7693. }
  7694. /*
  7695. * dp_is_hw_dbs_enable() - Procedure to check if DBS is supported
  7696. * @soc: DP SoC context
  7697. * @max_mac_rings: No of MAC rings
  7698. *
  7699. * Return: None
  7700. */
  7701. static
  7702. void dp_is_hw_dbs_enable(struct dp_soc *soc,
  7703. int *max_mac_rings)
  7704. {
  7705. bool dbs_enable = false;
  7706. if (soc->cdp_soc.ol_ops->is_hw_dbs_2x2_capable)
  7707. dbs_enable = soc->cdp_soc.ol_ops->
  7708. is_hw_dbs_2x2_capable(soc->ctrl_psoc);
  7709. *max_mac_rings = (dbs_enable)?(*max_mac_rings):1;
  7710. }
  7711. /*
  7712. * dp_set_pktlog_wifi3() - attach txrx vdev
  7713. * @pdev: Datapath PDEV handle
  7714. * @event: which event's notifications are being subscribed to
  7715. * @enable: WDI event subscribe or not. (True or False)
  7716. *
  7717. * Return: Success, NULL on failure
  7718. */
  7719. #ifdef WDI_EVENT_ENABLE
  7720. int dp_set_pktlog_wifi3(struct dp_pdev *pdev, uint32_t event,
  7721. bool enable)
  7722. {
  7723. struct dp_soc *soc = pdev->soc;
  7724. struct htt_rx_ring_tlv_filter htt_tlv_filter = {0};
  7725. int max_mac_rings = wlan_cfg_get_num_mac_rings
  7726. (pdev->wlan_cfg_ctx);
  7727. uint8_t mac_id = 0;
  7728. dp_is_hw_dbs_enable(soc, &max_mac_rings);
  7729. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  7730. FL("Max_mac_rings %d "),
  7731. max_mac_rings);
  7732. if (enable) {
  7733. switch (event) {
  7734. case WDI_EVENT_RX_DESC:
  7735. if (pdev->monitor_vdev) {
  7736. /* Nothing needs to be done if monitor mode is
  7737. * enabled
  7738. */
  7739. return 0;
  7740. }
  7741. if (pdev->rx_pktlog_mode != DP_RX_PKTLOG_FULL) {
  7742. pdev->rx_pktlog_mode = DP_RX_PKTLOG_FULL;
  7743. htt_tlv_filter.mpdu_start = 1;
  7744. htt_tlv_filter.msdu_start = 1;
  7745. htt_tlv_filter.msdu_end = 1;
  7746. htt_tlv_filter.mpdu_end = 1;
  7747. htt_tlv_filter.packet_header = 1;
  7748. htt_tlv_filter.attention = 1;
  7749. htt_tlv_filter.ppdu_start = 1;
  7750. htt_tlv_filter.ppdu_end = 1;
  7751. htt_tlv_filter.ppdu_end_user_stats = 1;
  7752. htt_tlv_filter.ppdu_end_user_stats_ext = 1;
  7753. htt_tlv_filter.ppdu_end_status_done = 1;
  7754. htt_tlv_filter.enable_fp = 1;
  7755. htt_tlv_filter.fp_mgmt_filter = FILTER_MGMT_ALL;
  7756. htt_tlv_filter.fp_ctrl_filter = FILTER_CTRL_ALL;
  7757. htt_tlv_filter.fp_data_filter = FILTER_DATA_ALL;
  7758. htt_tlv_filter.mo_mgmt_filter = FILTER_MGMT_ALL;
  7759. htt_tlv_filter.mo_ctrl_filter = FILTER_CTRL_ALL;
  7760. htt_tlv_filter.mo_data_filter = FILTER_DATA_ALL;
  7761. for (mac_id = 0; mac_id < max_mac_rings;
  7762. mac_id++) {
  7763. int mac_for_pdev =
  7764. dp_get_mac_id_for_pdev(mac_id,
  7765. pdev->pdev_id);
  7766. htt_h2t_rx_ring_cfg(soc->htt_handle,
  7767. mac_for_pdev,
  7768. pdev->rxdma_mon_status_ring[mac_id]
  7769. .hal_srng,
  7770. RXDMA_MONITOR_STATUS,
  7771. RX_BUFFER_SIZE,
  7772. &htt_tlv_filter);
  7773. }
  7774. if (soc->reap_timer_init)
  7775. qdf_timer_mod(&soc->mon_reap_timer,
  7776. DP_INTR_POLL_TIMER_MS);
  7777. }
  7778. break;
  7779. case WDI_EVENT_LITE_RX:
  7780. if (pdev->monitor_vdev) {
  7781. /* Nothing needs to be done if monitor mode is
  7782. * enabled
  7783. */
  7784. return 0;
  7785. }
  7786. if (pdev->rx_pktlog_mode != DP_RX_PKTLOG_LITE) {
  7787. pdev->rx_pktlog_mode = DP_RX_PKTLOG_LITE;
  7788. htt_tlv_filter.ppdu_start = 1;
  7789. htt_tlv_filter.ppdu_end = 1;
  7790. htt_tlv_filter.ppdu_end_user_stats = 1;
  7791. htt_tlv_filter.ppdu_end_user_stats_ext = 1;
  7792. htt_tlv_filter.ppdu_end_status_done = 1;
  7793. htt_tlv_filter.mpdu_start = 1;
  7794. htt_tlv_filter.enable_fp = 1;
  7795. htt_tlv_filter.fp_mgmt_filter = FILTER_MGMT_ALL;
  7796. htt_tlv_filter.fp_ctrl_filter = FILTER_CTRL_ALL;
  7797. htt_tlv_filter.fp_data_filter = FILTER_DATA_ALL;
  7798. htt_tlv_filter.mo_mgmt_filter = FILTER_MGMT_ALL;
  7799. htt_tlv_filter.mo_ctrl_filter = FILTER_CTRL_ALL;
  7800. htt_tlv_filter.mo_data_filter = FILTER_DATA_ALL;
  7801. for (mac_id = 0; mac_id < max_mac_rings;
  7802. mac_id++) {
  7803. int mac_for_pdev =
  7804. dp_get_mac_id_for_pdev(mac_id,
  7805. pdev->pdev_id);
  7806. htt_h2t_rx_ring_cfg(soc->htt_handle,
  7807. mac_for_pdev,
  7808. pdev->rxdma_mon_status_ring[mac_id]
  7809. .hal_srng,
  7810. RXDMA_MONITOR_STATUS,
  7811. RX_BUFFER_SIZE_PKTLOG_LITE,
  7812. &htt_tlv_filter);
  7813. }
  7814. if (soc->reap_timer_init)
  7815. qdf_timer_mod(&soc->mon_reap_timer,
  7816. DP_INTR_POLL_TIMER_MS);
  7817. }
  7818. break;
  7819. case WDI_EVENT_LITE_T2H:
  7820. if (pdev->monitor_vdev) {
  7821. /* Nothing needs to be done if monitor mode is
  7822. * enabled
  7823. */
  7824. return 0;
  7825. }
  7826. for (mac_id = 0; mac_id < max_mac_rings; mac_id++) {
  7827. int mac_for_pdev = dp_get_mac_id_for_pdev(
  7828. mac_id, pdev->pdev_id);
  7829. pdev->pktlog_ppdu_stats = true;
  7830. dp_h2t_cfg_stats_msg_send(pdev,
  7831. DP_PPDU_TXLITE_STATS_BITMASK_CFG,
  7832. mac_for_pdev);
  7833. }
  7834. break;
  7835. default:
  7836. /* Nothing needs to be done for other pktlog types */
  7837. break;
  7838. }
  7839. } else {
  7840. switch (event) {
  7841. case WDI_EVENT_RX_DESC:
  7842. case WDI_EVENT_LITE_RX:
  7843. if (pdev->monitor_vdev) {
  7844. /* Nothing needs to be done if monitor mode is
  7845. * enabled
  7846. */
  7847. return 0;
  7848. }
  7849. if (pdev->rx_pktlog_mode != DP_RX_PKTLOG_DISABLED) {
  7850. pdev->rx_pktlog_mode = DP_RX_PKTLOG_DISABLED;
  7851. for (mac_id = 0; mac_id < max_mac_rings;
  7852. mac_id++) {
  7853. int mac_for_pdev =
  7854. dp_get_mac_id_for_pdev(mac_id,
  7855. pdev->pdev_id);
  7856. htt_h2t_rx_ring_cfg(soc->htt_handle,
  7857. mac_for_pdev,
  7858. pdev->rxdma_mon_status_ring[mac_id]
  7859. .hal_srng,
  7860. RXDMA_MONITOR_STATUS,
  7861. RX_BUFFER_SIZE,
  7862. &htt_tlv_filter);
  7863. }
  7864. if (soc->reap_timer_init)
  7865. qdf_timer_stop(&soc->mon_reap_timer);
  7866. }
  7867. break;
  7868. case WDI_EVENT_LITE_T2H:
  7869. if (pdev->monitor_vdev) {
  7870. /* Nothing needs to be done if monitor mode is
  7871. * enabled
  7872. */
  7873. return 0;
  7874. }
  7875. /* To disable HTT_H2T_MSG_TYPE_PPDU_STATS_CFG in FW
  7876. * passing value 0. Once these macros will define in htt
  7877. * header file will use proper macros
  7878. */
  7879. for (mac_id = 0; mac_id < max_mac_rings; mac_id++) {
  7880. int mac_for_pdev =
  7881. dp_get_mac_id_for_pdev(mac_id,
  7882. pdev->pdev_id);
  7883. pdev->pktlog_ppdu_stats = false;
  7884. if (!pdev->enhanced_stats_en && !pdev->tx_sniffer_enable && !pdev->mcopy_mode) {
  7885. dp_h2t_cfg_stats_msg_send(pdev, 0,
  7886. mac_for_pdev);
  7887. } else if (pdev->tx_sniffer_enable || pdev->mcopy_mode) {
  7888. dp_h2t_cfg_stats_msg_send(pdev, DP_PPDU_STATS_CFG_SNIFFER,
  7889. mac_for_pdev);
  7890. } else if (pdev->enhanced_stats_en) {
  7891. dp_h2t_cfg_stats_msg_send(pdev, DP_PPDU_STATS_CFG_ENH_STATS,
  7892. mac_for_pdev);
  7893. }
  7894. }
  7895. break;
  7896. default:
  7897. /* Nothing needs to be done for other pktlog types */
  7898. break;
  7899. }
  7900. }
  7901. return 0;
  7902. }
  7903. #endif