dp_ipa.c 42 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302
  1. /*
  2. * Copyright (c) 2017-2018, The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifdef IPA_OFFLOAD
  17. #include <qdf_ipa_wdi3.h>
  18. #include <qdf_types.h>
  19. #include <qdf_lock.h>
  20. #include <hal_hw_headers.h>
  21. #include <hal_api.h>
  22. #include <hif.h>
  23. #include <htt.h>
  24. #include <wdi_event.h>
  25. #include <queue.h>
  26. #include "dp_types.h"
  27. #include "dp_htt.h"
  28. #include "dp_tx.h"
  29. #include "dp_ipa.h"
  30. /* Hard coded config parameters until dp_ops_cfg.cfg_attach implemented */
  31. #define CFG_IPA_UC_TX_BUF_SIZE_DEFAULT (2048)
  32. /**
  33. * dp_tx_ipa_uc_detach - Free autonomy TX resources
  34. * @soc: data path instance
  35. * @pdev: core txrx pdev context
  36. *
  37. * Free allocated TX buffers with WBM SRNG
  38. *
  39. * Return: none
  40. */
  41. static void dp_tx_ipa_uc_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  42. {
  43. int idx;
  44. qdf_nbuf_t nbuf;
  45. for (idx = 0; idx < soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt; idx++) {
  46. nbuf = (qdf_nbuf_t)
  47. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[idx];
  48. if (!nbuf)
  49. continue;
  50. qdf_nbuf_unmap_single(soc->osdev, nbuf, QDF_DMA_BIDIRECTIONAL);
  51. qdf_nbuf_free(nbuf);
  52. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[idx] =
  53. (void *)NULL;
  54. }
  55. qdf_mem_free(soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned);
  56. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned = NULL;
  57. }
  58. /**
  59. * dp_rx_ipa_uc_detach - free autonomy RX resources
  60. * @soc: data path instance
  61. * @pdev: core txrx pdev context
  62. *
  63. * This function will detach DP RX into main device context
  64. * will free DP Rx resources.
  65. *
  66. * Return: none
  67. */
  68. static void dp_rx_ipa_uc_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  69. {
  70. }
  71. int dp_ipa_uc_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  72. {
  73. /* TX resource detach */
  74. dp_tx_ipa_uc_detach(soc, pdev);
  75. /* RX resource detach */
  76. dp_rx_ipa_uc_detach(soc, pdev);
  77. return QDF_STATUS_SUCCESS; /* success */
  78. }
  79. /**
  80. * dp_tx_ipa_uc_attach - Allocate autonomy TX resources
  81. * @soc: data path instance
  82. * @pdev: Physical device handle
  83. *
  84. * Allocate TX buffer from non-cacheable memory
  85. * Attache allocated TX buffers with WBM SRNG
  86. *
  87. * Return: int
  88. */
  89. static int dp_tx_ipa_uc_attach(struct dp_soc *soc, struct dp_pdev *pdev)
  90. {
  91. uint32_t tx_buffer_count;
  92. uint32_t ring_base_align = 8;
  93. qdf_dma_addr_t buffer_paddr;
  94. struct hal_srng *wbm_srng =
  95. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  96. struct hal_srng_params srng_params;
  97. uint32_t paddr_lo;
  98. uint32_t paddr_hi;
  99. void *ring_entry;
  100. int num_entries;
  101. qdf_nbuf_t nbuf;
  102. int retval = QDF_STATUS_SUCCESS;
  103. /*
  104. * Uncomment when dp_ops_cfg.cfg_attach is implemented
  105. * unsigned int uc_tx_buf_sz =
  106. * dp_cfg_ipa_uc_tx_buf_size(pdev->osif_pdev);
  107. */
  108. unsigned int uc_tx_buf_sz = CFG_IPA_UC_TX_BUF_SIZE_DEFAULT;
  109. unsigned int alloc_size = uc_tx_buf_sz + ring_base_align - 1;
  110. hal_get_srng_params(soc->hal_soc, (void *)wbm_srng, &srng_params);
  111. num_entries = srng_params.num_entries;
  112. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  113. "%s: requested %d buffers to be posted to wbm ring",
  114. __func__, num_entries);
  115. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned =
  116. qdf_mem_malloc(num_entries *
  117. sizeof(*soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned));
  118. if (!soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned) {
  119. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  120. "%s: IPA WBM Ring Tx buf pool vaddr alloc fail",
  121. __func__);
  122. return -ENOMEM;
  123. }
  124. hal_srng_access_start(soc->hal_soc, (void *)wbm_srng);
  125. /*
  126. * Allocate Tx buffers as many as possible
  127. * Populate Tx buffers into WBM2IPA ring
  128. * This initial buffer population will simulate H/W as source ring,
  129. * and update HP
  130. */
  131. for (tx_buffer_count = 0;
  132. tx_buffer_count < num_entries - 1; tx_buffer_count++) {
  133. nbuf = qdf_nbuf_alloc(soc->osdev, alloc_size, 0, 256, FALSE);
  134. if (!nbuf)
  135. break;
  136. ring_entry = hal_srng_dst_get_next_hp(soc->hal_soc,
  137. (void *)wbm_srng);
  138. if (!ring_entry) {
  139. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  140. "%s: Failed to get WBM ring entry",
  141. __func__);
  142. qdf_nbuf_free(nbuf);
  143. break;
  144. }
  145. qdf_nbuf_map_single(soc->osdev, nbuf,
  146. QDF_DMA_BIDIRECTIONAL);
  147. buffer_paddr = qdf_nbuf_get_frag_paddr(nbuf, 0);
  148. paddr_lo = ((uint64_t)buffer_paddr & 0x00000000ffffffff);
  149. paddr_hi = ((uint64_t)buffer_paddr & 0x0000001f00000000) >> 32;
  150. HAL_RXDMA_PADDR_LO_SET(ring_entry, paddr_lo);
  151. HAL_RXDMA_PADDR_HI_SET(ring_entry, paddr_hi);
  152. HAL_RXDMA_MANAGER_SET(ring_entry, (IPA_TCL_DATA_RING_IDX +
  153. HAL_WBM_SW0_BM_ID));
  154. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[tx_buffer_count]
  155. = (void *)nbuf;
  156. }
  157. hal_srng_access_end(soc->hal_soc, wbm_srng);
  158. soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt = tx_buffer_count;
  159. if (tx_buffer_count) {
  160. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  161. "%s: IPA WDI TX buffer: %d allocated",
  162. __func__, tx_buffer_count);
  163. } else {
  164. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  165. "%s: No IPA WDI TX buffer allocated",
  166. __func__);
  167. qdf_mem_free(soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned);
  168. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned = NULL;
  169. retval = -ENOMEM;
  170. }
  171. return retval;
  172. }
  173. /**
  174. * dp_rx_ipa_uc_attach - Allocate autonomy RX resources
  175. * @soc: data path instance
  176. * @pdev: core txrx pdev context
  177. *
  178. * This function will attach a DP RX instance into the main
  179. * device (SOC) context.
  180. *
  181. * Return: QDF_STATUS_SUCCESS: success
  182. * QDF_STATUS_E_RESOURCES: Error return
  183. */
  184. static int dp_rx_ipa_uc_attach(struct dp_soc *soc, struct dp_pdev *pdev)
  185. {
  186. return QDF_STATUS_SUCCESS;
  187. }
  188. int dp_ipa_uc_attach(struct dp_soc *soc, struct dp_pdev *pdev)
  189. {
  190. int error;
  191. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  192. return QDF_STATUS_SUCCESS;
  193. /* TX resource attach */
  194. error = dp_tx_ipa_uc_attach(soc, pdev);
  195. if (error) {
  196. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  197. "%s: DP IPA UC TX attach fail code %d",
  198. __func__, error);
  199. return error;
  200. }
  201. /* RX resource attach */
  202. error = dp_rx_ipa_uc_attach(soc, pdev);
  203. if (error) {
  204. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  205. "%s: DP IPA UC RX attach fail code %d",
  206. __func__, error);
  207. dp_tx_ipa_uc_detach(soc, pdev);
  208. return error;
  209. }
  210. return QDF_STATUS_SUCCESS; /* success */
  211. }
  212. /*
  213. * dp_ipa_ring_resource_setup() - setup IPA ring resources
  214. * @soc: data path SoC handle
  215. *
  216. * Return: none
  217. */
  218. int dp_ipa_ring_resource_setup(struct dp_soc *soc,
  219. struct dp_pdev *pdev)
  220. {
  221. struct hal_soc *hal_soc = (struct hal_soc *)soc->hal_soc;
  222. struct hal_srng *hal_srng;
  223. struct hal_srng_params srng_params;
  224. qdf_dma_addr_t hp_addr;
  225. unsigned long addr_offset, dev_base_paddr;
  226. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  227. return QDF_STATUS_SUCCESS;
  228. /* IPA TCL_DATA Ring - HAL_SRNG_SW2TCL3 */
  229. hal_srng = soc->tcl_data_ring[IPA_TCL_DATA_RING_IDX].hal_srng;
  230. hal_get_srng_params(hal_soc, (void *)hal_srng, &srng_params);
  231. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_paddr =
  232. srng_params.ring_base_paddr;
  233. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_vaddr =
  234. srng_params.ring_base_vaddr;
  235. soc->ipa_uc_tx_rsc.ipa_tcl_ring_size =
  236. (srng_params.num_entries * srng_params.entry_size) << 2;
  237. /*
  238. * For the register backed memory addresses, use the scn->mem_pa to
  239. * calculate the physical address of the shadow registers
  240. */
  241. dev_base_paddr =
  242. (unsigned long)
  243. ((struct hif_softc *)(hal_soc->hif_handle))->mem_pa;
  244. addr_offset = (unsigned long)(hal_srng->u.src_ring.hp_addr) -
  245. (unsigned long)(hal_soc->dev_base_addr);
  246. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr =
  247. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  248. dp_info("IPA TCL_DATA Ring addr_offset=%x, dev_base_paddr=%x, hp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  249. (unsigned int)addr_offset,
  250. (unsigned int)dev_base_paddr,
  251. (unsigned int)(soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr),
  252. (void *)soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_paddr,
  253. (void *)soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_vaddr,
  254. srng_params.num_entries,
  255. soc->ipa_uc_tx_rsc.ipa_tcl_ring_size);
  256. /* IPA TX COMP Ring - HAL_SRNG_WBM2SW2_RELEASE */
  257. hal_srng = soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  258. hal_get_srng_params(hal_soc, (void *)hal_srng, &srng_params);
  259. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_paddr =
  260. srng_params.ring_base_paddr;
  261. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_vaddr =
  262. srng_params.ring_base_vaddr;
  263. soc->ipa_uc_tx_rsc.ipa_wbm_ring_size =
  264. (srng_params.num_entries * srng_params.entry_size) << 2;
  265. addr_offset = (unsigned long)(hal_srng->u.dst_ring.tp_addr) -
  266. (unsigned long)(hal_soc->dev_base_addr);
  267. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr =
  268. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  269. dp_info("IPA TX COMP Ring addr_offset=%x, dev_base_paddr=%x, ipa_wbm_tp_paddr=%x paddr=%pK vaddr=0%pK size= %u(%u bytes)",
  270. (unsigned int)addr_offset,
  271. (unsigned int)dev_base_paddr,
  272. (unsigned int)(soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr),
  273. (void *)soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_paddr,
  274. (void *)soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_vaddr,
  275. srng_params.num_entries,
  276. soc->ipa_uc_tx_rsc.ipa_wbm_ring_size);
  277. /* IPA REO_DEST Ring - HAL_SRNG_REO2SW4 */
  278. hal_srng = soc->reo_dest_ring[IPA_REO_DEST_RING_IDX].hal_srng;
  279. hal_get_srng_params(hal_soc, (void *)hal_srng, &srng_params);
  280. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_paddr =
  281. srng_params.ring_base_paddr;
  282. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_vaddr =
  283. srng_params.ring_base_vaddr;
  284. soc->ipa_uc_rx_rsc.ipa_reo_ring_size =
  285. (srng_params.num_entries * srng_params.entry_size) << 2;
  286. addr_offset = (unsigned long)(hal_srng->u.dst_ring.tp_addr) -
  287. (unsigned long)(hal_soc->dev_base_addr);
  288. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr =
  289. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  290. dp_info("IPA REO_DEST Ring addr_offset=%x, dev_base_paddr=%x, tp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  291. (unsigned int)addr_offset,
  292. (unsigned int)dev_base_paddr,
  293. (unsigned int)(soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr),
  294. (void *)soc->ipa_uc_rx_rsc.ipa_reo_ring_base_paddr,
  295. (void *)soc->ipa_uc_rx_rsc.ipa_reo_ring_base_vaddr,
  296. srng_params.num_entries,
  297. soc->ipa_uc_rx_rsc.ipa_reo_ring_size);
  298. hal_srng = pdev->rx_refill_buf_ring2.hal_srng;
  299. hal_get_srng_params(hal_soc, (void *)hal_srng, &srng_params);
  300. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_paddr =
  301. srng_params.ring_base_paddr;
  302. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_vaddr =
  303. srng_params.ring_base_vaddr;
  304. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_size =
  305. (srng_params.num_entries * srng_params.entry_size) << 2;
  306. hp_addr = hal_srng_get_hp_addr(hal_soc, (void *)hal_srng);
  307. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr = hp_addr;
  308. dp_info("IPA REFILL_BUF Ring hp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  309. (unsigned int)(soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr),
  310. (void *)soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_paddr,
  311. (void *)soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_vaddr,
  312. srng_params.num_entries,
  313. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_size);
  314. return 0;
  315. }
  316. /**
  317. * dp_ipa_uc_get_resource() - Client request resource information
  318. * @ppdev - handle to the device instance
  319. *
  320. * IPA client will request IPA UC related resource information
  321. * Resource information will be distributed to IPA module
  322. * All of the required resources should be pre-allocated
  323. *
  324. * Return: QDF_STATUS
  325. */
  326. QDF_STATUS dp_ipa_get_resource(struct cdp_pdev *ppdev)
  327. {
  328. struct dp_pdev *pdev = (struct dp_pdev *)ppdev;
  329. struct dp_soc *soc = pdev->soc;
  330. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  331. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  332. return QDF_STATUS_SUCCESS;
  333. ipa_res->tx_ring_base_paddr =
  334. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_paddr;
  335. ipa_res->tx_ring_size =
  336. soc->ipa_uc_tx_rsc.ipa_tcl_ring_size;
  337. ipa_res->tx_num_alloc_buffer =
  338. (uint32_t)soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt;
  339. ipa_res->tx_comp_ring_base_paddr =
  340. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_paddr;
  341. ipa_res->tx_comp_ring_size =
  342. soc->ipa_uc_tx_rsc.ipa_wbm_ring_size;
  343. ipa_res->rx_rdy_ring_base_paddr =
  344. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_paddr;
  345. ipa_res->rx_rdy_ring_size =
  346. soc->ipa_uc_rx_rsc.ipa_reo_ring_size;
  347. ipa_res->rx_refill_ring_base_paddr =
  348. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_paddr;
  349. ipa_res->rx_refill_ring_size =
  350. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_size;
  351. dp_debug("ipa_res->tx_ring_base_paddr:%pK ipa_res->tx_ring_size:%u ipa_res->tx_comp_ring_base_paddr:%pK ipa_res->tx_comp_ring_size:%u ipa_res->rx_refill_ring_base_paddr:%pK ipa_res->rx_refill_ring_size:%u",
  352. (void *)ipa_res->tx_ring_base_paddr,
  353. ipa_res->tx_ring_size,
  354. (void *)ipa_res->tx_comp_ring_base_paddr,
  355. ipa_res->tx_comp_ring_size,
  356. (void *)ipa_res->rx_refill_ring_base_paddr,
  357. ipa_res->rx_refill_ring_size);
  358. if ((0 == ipa_res->tx_comp_ring_base_paddr) ||
  359. (0 == ipa_res->rx_rdy_ring_base_paddr))
  360. return QDF_STATUS_E_FAILURE;
  361. return QDF_STATUS_SUCCESS;
  362. }
  363. /**
  364. * dp_ipa_set_doorbell_paddr () - Set doorbell register physical address to SRNG
  365. * @ppdev - handle to the device instance
  366. *
  367. * Set TX_COMP_DOORBELL register physical address to WBM Head_Ptr_MemAddr_LSB
  368. * Set RX_READ_DOORBELL register physical address to REO Head_Ptr_MemAddr_LSB
  369. *
  370. * Return: none
  371. */
  372. QDF_STATUS dp_ipa_set_doorbell_paddr(struct cdp_pdev *ppdev)
  373. {
  374. struct dp_pdev *pdev = (struct dp_pdev *)ppdev;
  375. struct dp_soc *soc = pdev->soc;
  376. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  377. struct hal_srng *wbm_srng =
  378. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  379. struct hal_srng *reo_srng =
  380. soc->reo_dest_ring[IPA_REO_DEST_RING_IDX].hal_srng;
  381. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  382. return QDF_STATUS_SUCCESS;
  383. hal_srng_dst_set_hp_paddr(wbm_srng, ipa_res->tx_comp_doorbell_paddr);
  384. ipa_res->tx_comp_doorbell_vaddr =
  385. ioremap(ipa_res->tx_comp_doorbell_paddr, 4);
  386. dp_info("paddr %pK vaddr %pK",
  387. (void *)ipa_res->tx_comp_doorbell_paddr,
  388. (void *)ipa_res->tx_comp_doorbell_vaddr);
  389. hal_srng_dst_init_hp(wbm_srng, ipa_res->tx_comp_doorbell_vaddr);
  390. /*
  391. * For RX, REO module on Napier/Hastings does reordering on incoming
  392. * Ethernet packets and writes one or more descriptors to REO2IPA Rx
  393. * ring.It then updates the ring’s Write/Head ptr and rings a doorbell
  394. * to IPA.
  395. * Set the doorbell addr for the REO ring.
  396. */
  397. hal_srng_dst_set_hp_paddr(reo_srng, ipa_res->rx_ready_doorbell_paddr);
  398. return QDF_STATUS_SUCCESS;
  399. }
  400. /**
  401. * dp_ipa_op_response() - Handle OP command response from firmware
  402. * @ppdev - handle to the device instance
  403. * @op_msg: op response message from firmware
  404. *
  405. * Return: none
  406. */
  407. QDF_STATUS dp_ipa_op_response(struct cdp_pdev *ppdev, uint8_t *op_msg)
  408. {
  409. struct dp_pdev *pdev = (struct dp_pdev *)ppdev;
  410. if (!wlan_cfg_is_ipa_enabled(pdev->soc->wlan_cfg_ctx))
  411. return QDF_STATUS_SUCCESS;
  412. if (pdev->ipa_uc_op_cb) {
  413. pdev->ipa_uc_op_cb(op_msg, pdev->usr_ctxt);
  414. } else {
  415. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  416. "%s: IPA callback function is not registered", __func__);
  417. qdf_mem_free(op_msg);
  418. return QDF_STATUS_E_FAILURE;
  419. }
  420. return QDF_STATUS_SUCCESS;
  421. }
  422. /**
  423. * dp_ipa_register_op_cb() - Register OP handler function
  424. * @ppdev - handle to the device instance
  425. * @op_cb: handler function pointer
  426. *
  427. * Return: none
  428. */
  429. QDF_STATUS dp_ipa_register_op_cb(struct cdp_pdev *ppdev,
  430. ipa_uc_op_cb_type op_cb,
  431. void *usr_ctxt)
  432. {
  433. struct dp_pdev *pdev = (struct dp_pdev *)ppdev;
  434. if (!wlan_cfg_is_ipa_enabled(pdev->soc->wlan_cfg_ctx))
  435. return QDF_STATUS_SUCCESS;
  436. pdev->ipa_uc_op_cb = op_cb;
  437. pdev->usr_ctxt = usr_ctxt;
  438. return QDF_STATUS_SUCCESS;
  439. }
  440. /**
  441. * dp_ipa_get_stat() - Get firmware wdi status
  442. * @ppdev - handle to the device instance
  443. *
  444. * Return: none
  445. */
  446. QDF_STATUS dp_ipa_get_stat(struct cdp_pdev *ppdev)
  447. {
  448. /* TBD */
  449. return QDF_STATUS_SUCCESS;
  450. }
  451. /**
  452. * dp_tx_send_ipa_data_frame() - send IPA data frame
  453. * @vdev: vdev
  454. * @skb: skb
  455. *
  456. * Return: skb/ NULL is for success
  457. */
  458. qdf_nbuf_t dp_tx_send_ipa_data_frame(struct cdp_vdev *vdev, qdf_nbuf_t skb)
  459. {
  460. qdf_nbuf_t ret;
  461. /* Terminate the (single-element) list of tx frames */
  462. qdf_nbuf_set_next(skb, NULL);
  463. ret = dp_tx_send((struct dp_vdev_t *)vdev, skb);
  464. if (ret) {
  465. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  466. "%s: Failed to tx", __func__);
  467. return ret;
  468. }
  469. return NULL;
  470. }
  471. /**
  472. * dp_ipa_enable_autonomy() – Enable autonomy RX path
  473. * @pdev - handle to the device instance
  474. *
  475. * Set all RX packet route to IPA REO ring
  476. * Program Destination_Ring_Ctrl_IX_0 REO register to point IPA REO ring
  477. * Return: none
  478. */
  479. QDF_STATUS dp_ipa_enable_autonomy(struct cdp_pdev *ppdev)
  480. {
  481. struct dp_pdev *pdev = (struct dp_pdev *)ppdev;
  482. struct dp_soc *soc = pdev->soc;
  483. uint32_t remap_val;
  484. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  485. return QDF_STATUS_SUCCESS;
  486. /* Call HAL API to remap REO rings to REO2IPA ring */
  487. remap_val = HAL_REO_REMAP_VAL(REO_REMAP_TCL, REO_REMAP_TCL) |
  488. HAL_REO_REMAP_VAL(REO_REMAP_SW1, REO_REMAP_SW4) |
  489. HAL_REO_REMAP_VAL(REO_REMAP_SW2, REO_REMAP_SW4) |
  490. HAL_REO_REMAP_VAL(REO_REMAP_SW3, REO_REMAP_SW4) |
  491. HAL_REO_REMAP_VAL(REO_REMAP_SW4, REO_REMAP_SW4) |
  492. HAL_REO_REMAP_VAL(REO_REMAP_RELEASE, REO_REMAP_RELEASE) |
  493. HAL_REO_REMAP_VAL(REO_REMAP_FW, REO_REMAP_FW) |
  494. HAL_REO_REMAP_VAL(REO_REMAP_UNUSED, REO_REMAP_FW);
  495. hal_reo_remap_IX0(soc->hal_soc, remap_val);
  496. return QDF_STATUS_SUCCESS;
  497. }
  498. /**
  499. * dp_ipa_disable_autonomy() – Disable autonomy RX path
  500. * @ppdev - handle to the device instance
  501. *
  502. * Disable RX packet routing to IPA REO
  503. * Program Destination_Ring_Ctrl_IX_0 REO register to disable
  504. * Return: none
  505. */
  506. QDF_STATUS dp_ipa_disable_autonomy(struct cdp_pdev *ppdev)
  507. {
  508. struct dp_pdev *pdev = (struct dp_pdev *)ppdev;
  509. struct dp_soc *soc = pdev->soc;
  510. uint32_t remap_val;
  511. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  512. return QDF_STATUS_SUCCESS;
  513. /* Call HAL API to remap REO rings to REO2IPA ring */
  514. remap_val = HAL_REO_REMAP_VAL(REO_REMAP_TCL, REO_REMAP_TCL) |
  515. HAL_REO_REMAP_VAL(REO_REMAP_SW1, REO_REMAP_SW1) |
  516. HAL_REO_REMAP_VAL(REO_REMAP_SW2, REO_REMAP_SW2) |
  517. HAL_REO_REMAP_VAL(REO_REMAP_SW3, REO_REMAP_SW3) |
  518. HAL_REO_REMAP_VAL(REO_REMAP_SW4, REO_REMAP_SW2) |
  519. HAL_REO_REMAP_VAL(REO_REMAP_RELEASE, REO_REMAP_RELEASE) |
  520. HAL_REO_REMAP_VAL(REO_REMAP_FW, REO_REMAP_FW) |
  521. HAL_REO_REMAP_VAL(REO_REMAP_UNUSED, REO_REMAP_FW);
  522. hal_reo_remap_IX0(soc->hal_soc, remap_val);
  523. return QDF_STATUS_SUCCESS;
  524. }
  525. /* This should be configurable per H/W configuration enable status */
  526. #define L3_HEADER_PADDING 2
  527. #ifdef CONFIG_IPA_WDI_UNIFIED_API
  528. #ifndef QCA_LL_TX_FLOW_CONTROL_V2
  529. static inline void dp_setup_mcc_sys_pipes(
  530. qdf_ipa_sys_connect_params_t *sys_in,
  531. qdf_ipa_wdi_conn_in_params_t *pipe_in)
  532. {
  533. /* Setup MCC sys pipe */
  534. QDF_IPA_WDI_CONN_IN_PARAMS_NUM_SYS_PIPE_NEEDED(pipe_in) =
  535. DP_IPA_MAX_IFACE;
  536. for (int i = 0; i < DP_IPA_MAX_IFACE; i++)
  537. memcpy(&QDF_IPA_WDI_CONN_IN_PARAMS_SYS_IN(pipe_in)[i],
  538. &sys_in[i], sizeof(qdf_ipa_sys_connect_params_t));
  539. }
  540. #else
  541. static inline void dp_setup_mcc_sys_pipes(
  542. qdf_ipa_sys_connect_params_t *sys_in,
  543. qdf_ipa_wdi_conn_in_params_t *pipe_in)
  544. {
  545. QDF_IPA_WDI_CONN_IN_PARAMS_NUM_SYS_PIPE_NEEDED(pipe_in) = 0;
  546. }
  547. #endif
  548. /**
  549. * dp_ipa_setup() - Setup and connect IPA pipes
  550. * @ppdev - handle to the device instance
  551. * @ipa_i2w_cb: IPA to WLAN callback
  552. * @ipa_w2i_cb: WLAN to IPA callback
  553. * @ipa_wdi_meter_notifier_cb: IPA WDI metering callback
  554. * @ipa_desc_size: IPA descriptor size
  555. * @ipa_priv: handle to the HTT instance
  556. * @is_rm_enabled: Is IPA RM enabled or not
  557. * @tx_pipe_handle: pointer to Tx pipe handle
  558. * @rx_pipe_handle: pointer to Rx pipe handle
  559. * @is_smmu_enabled: Is SMMU enabled or not
  560. * @sys_in: parameters to setup sys pipe in mcc mode
  561. *
  562. * Return: QDF_STATUS
  563. */
  564. QDF_STATUS dp_ipa_setup(struct cdp_pdev *ppdev, void *ipa_i2w_cb,
  565. void *ipa_w2i_cb, void *ipa_wdi_meter_notifier_cb,
  566. uint32_t ipa_desc_size, void *ipa_priv,
  567. bool is_rm_enabled, uint32_t *tx_pipe_handle,
  568. uint32_t *rx_pipe_handle, bool is_smmu_enabled,
  569. qdf_ipa_sys_connect_params_t *sys_in)
  570. {
  571. struct dp_pdev *pdev = (struct dp_pdev *)ppdev;
  572. struct dp_soc *soc = pdev->soc;
  573. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  574. qdf_ipa_ep_cfg_t *tx_cfg;
  575. qdf_ipa_ep_cfg_t *rx_cfg;
  576. qdf_ipa_wdi_pipe_setup_info_t *tx;
  577. qdf_ipa_wdi_pipe_setup_info_t *rx;
  578. qdf_ipa_wdi_pipe_setup_info_smmu_t *tx_smmu;
  579. qdf_ipa_wdi_pipe_setup_info_smmu_t *rx_smmu;
  580. qdf_ipa_wdi_conn_in_params_t pipe_in;
  581. qdf_ipa_wdi_conn_out_params_t pipe_out;
  582. struct tcl_data_cmd *tcl_desc_ptr;
  583. uint8_t *desc_addr;
  584. uint32_t desc_size;
  585. int ret;
  586. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  587. return QDF_STATUS_SUCCESS;
  588. qdf_mem_zero(&tx, sizeof(qdf_ipa_wdi_pipe_setup_info_t));
  589. qdf_mem_zero(&rx, sizeof(qdf_ipa_wdi_pipe_setup_info_t));
  590. qdf_mem_zero(&pipe_in, sizeof(pipe_in));
  591. qdf_mem_zero(&pipe_out, sizeof(pipe_out));
  592. if (is_smmu_enabled)
  593. QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(&pipe_in) = true;
  594. else
  595. QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(&pipe_in) = false;
  596. dp_setup_mcc_sys_pipes(sys_in, &pipe_in);
  597. /* TX PIPE */
  598. if (QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(&pipe_in)) {
  599. tx_smmu = &QDF_IPA_WDI_CONN_IN_PARAMS_TX_SMMU(&pipe_in);
  600. tx_cfg = &QDF_IPA_WDI_SETUP_INFO_SMMU_EP_CFG(tx_smmu);
  601. } else {
  602. tx = &QDF_IPA_WDI_CONN_IN_PARAMS_TX(&pipe_in);
  603. tx_cfg = &QDF_IPA_WDI_SETUP_INFO_EP_CFG(tx);
  604. }
  605. QDF_IPA_EP_CFG_NAT_EN(tx_cfg) = IPA_BYPASS_NAT;
  606. QDF_IPA_EP_CFG_HDR_LEN(tx_cfg) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  607. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE_VALID(tx_cfg) = 0;
  608. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE(tx_cfg) = 0;
  609. QDF_IPA_EP_CFG_HDR_ADDITIONAL_CONST_LEN(tx_cfg) = 0;
  610. QDF_IPA_EP_CFG_MODE(tx_cfg) = IPA_BASIC;
  611. QDF_IPA_EP_CFG_HDR_LITTLE_ENDIAN(tx_cfg) = true;
  612. /**
  613. * Transfer Ring: WBM Ring
  614. * Transfer Ring Doorbell PA: WBM Tail Pointer Address
  615. * Event Ring: TCL ring
  616. * Event Ring Doorbell PA: TCL Head Pointer Address
  617. */
  618. if (QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(&pipe_in)) {
  619. /* TODO: SMMU implementation on WDI3 */
  620. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  621. "%s: SMMU is not implementation on host", __func__);
  622. return QDF_STATUS_E_FAILURE;
  623. }
  624. QDF_IPA_WDI_SETUP_INFO_CLIENT(tx) = IPA_CLIENT_WLAN1_CONS;
  625. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(tx) =
  626. ipa_res->tx_comp_ring_base_paddr;
  627. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(tx) =
  628. ipa_res->tx_comp_ring_size;
  629. /* WBM Tail Pointer Address */
  630. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx) =
  631. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr;
  632. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(tx) =
  633. ipa_res->tx_ring_base_paddr;
  634. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(tx) =
  635. ipa_res->tx_ring_size;
  636. /* TCL Head Pointer Address */
  637. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx) =
  638. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr;
  639. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(tx) =
  640. ipa_res->tx_num_alloc_buffer;
  641. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(tx) = 0;
  642. /* Preprogram TCL descriptor */
  643. desc_addr =
  644. (uint8_t *)QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx);
  645. desc_size = sizeof(struct tcl_data_cmd);
  646. HAL_TX_DESC_SET_TLV_HDR(desc_addr, HAL_TX_TCL_DATA_TAG, desc_size);
  647. tcl_desc_ptr = (struct tcl_data_cmd *)
  648. (QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx) + 1);
  649. tcl_desc_ptr->buf_addr_info.return_buffer_manager =
  650. HAL_RX_BUF_RBM_SW2_BM;
  651. tcl_desc_ptr->addrx_en = 1; /* Address X search enable in ASE */
  652. tcl_desc_ptr->encap_type = HAL_TX_ENCAP_TYPE_ETHERNET;
  653. tcl_desc_ptr->packet_offset = 2; /* padding for alignment */
  654. /* RX PIPE */
  655. if (QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(&pipe_in)) {
  656. rx_smmu = &QDF_IPA_WDI_CONN_IN_PARAMS_RX_SMMU(&pipe_in);
  657. rx_cfg = &QDF_IPA_WDI_SETUP_INFO_SMMU_EP_CFG(rx_smmu);
  658. } else {
  659. rx = &QDF_IPA_WDI_CONN_IN_PARAMS_RX(&pipe_in);
  660. rx_cfg = &QDF_IPA_WDI_SETUP_INFO_EP_CFG(rx);
  661. }
  662. QDF_IPA_EP_CFG_NAT_EN(rx_cfg) = IPA_BYPASS_NAT;
  663. QDF_IPA_EP_CFG_HDR_LEN(rx_cfg) = DP_IPA_UC_WLAN_RX_HDR_LEN;
  664. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE_VALID(rx_cfg) = 1;
  665. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE(rx_cfg) = 0;
  666. QDF_IPA_EP_CFG_HDR_ADDITIONAL_CONST_LEN(rx_cfg) = 0;
  667. QDF_IPA_EP_CFG_HDR_OFST_METADATA_VALID(rx_cfg) = 0;
  668. QDF_IPA_EP_CFG_HDR_METADATA_REG_VALID(rx_cfg) = 1;
  669. QDF_IPA_EP_CFG_MODE(rx_cfg) = IPA_BASIC;
  670. QDF_IPA_EP_CFG_HDR_LITTLE_ENDIAN(rx_cfg) = true;
  671. /**
  672. * Transfer Ring: REO Ring
  673. * Transfer Ring Doorbell PA: REO Tail Pointer Address
  674. * Event Ring: FW ring
  675. * Event Ring Doorbell PA: FW Head Pointer Address
  676. */
  677. if (QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(&pipe_in)) {
  678. /* TODO: SMMU implementation on WDI3 */
  679. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  680. "%s: SMMU is not implementation on host", __func__);
  681. return QDF_STATUS_E_FAILURE;
  682. } else {
  683. QDF_IPA_WDI_SETUP_INFO_CLIENT(rx) = IPA_CLIENT_WLAN1_PROD;
  684. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(rx) =
  685. ipa_res->rx_rdy_ring_base_paddr;
  686. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(rx) =
  687. ipa_res->rx_rdy_ring_size;
  688. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(rx) =
  689. /* REO Tail Pointer Address */
  690. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr;
  691. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(rx) =
  692. ipa_res->rx_refill_ring_base_paddr;
  693. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(rx) =
  694. ipa_res->rx_refill_ring_size;
  695. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(rx) =
  696. /* FW Head Pointer Address */
  697. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr;
  698. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(rx) =
  699. RX_PKT_TLVS_LEN + L3_HEADER_PADDING;
  700. }
  701. QDF_IPA_WDI_CONN_IN_PARAMS_NOTIFY(&pipe_in) = ipa_w2i_cb;
  702. QDF_IPA_WDI_CONN_IN_PARAMS_PRIV(&pipe_in) = ipa_priv;
  703. /* Connect WDI IPA PIPEs */
  704. ret = qdf_ipa_wdi_conn_pipes(&pipe_in, &pipe_out);
  705. if (ret) {
  706. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  707. "%s: ipa_wdi_conn_pipes: IPA pipe setup failed: ret=%d",
  708. __func__, ret);
  709. return QDF_STATUS_E_FAILURE;
  710. }
  711. /* IPA uC Doorbell registers */
  712. dp_info("Tx DB PA=0x%x, Rx DB PA=0x%x",
  713. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out),
  714. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out));
  715. ipa_res->tx_comp_doorbell_paddr =
  716. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out);
  717. ipa_res->rx_ready_doorbell_paddr =
  718. QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out);
  719. dp_info("Tx: %s=%pK, %s=%d, %s=%pK, %s=%pK, %s=%d, %s=%pK, %s=%d, %s=%pK %s=%pK",
  720. "transfer_ring_base_pa",
  721. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(tx),
  722. "transfer_ring_size",
  723. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(tx),
  724. "transfer_ring_doorbell_pa",
  725. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx),
  726. "event_ring_base_pa",
  727. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(tx),
  728. "event_ring_size",
  729. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(tx),
  730. "event_ring_doorbell_pa",
  731. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx),
  732. "num_pkt_buffers",
  733. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(tx),
  734. "tx_comp_doorbell_paddr",
  735. (void *)ipa_res->tx_comp_doorbell_paddr,
  736. "tx_comp_doorbell_vaddr",
  737. (void *)ipa_res->tx_comp_doorbell_vaddr);
  738. dp_info("Rx: %s=%pK, %s=%d, %s=%pK, %s=%pK, %s=%d, %s=%pK, %s=%d, %s=%u, %s=%pK",
  739. "transfer_ring_base_pa",
  740. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(rx),
  741. "transfer_ring_size",
  742. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(rx),
  743. "transfer_ring_doorbell_pa",
  744. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(rx),
  745. "event_ring_base_pa",
  746. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(rx),
  747. "event_ring_size",
  748. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(rx),
  749. "event_ring_doorbell_pa",
  750. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(rx),
  751. "num_pkt_buffers",
  752. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(rx),
  753. "pkt_offset(rx)",
  754. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(rx),
  755. "tx_comp_doorbell_paddr",
  756. (void *)ipa_res->rx_ready_doorbell_paddr);
  757. return QDF_STATUS_SUCCESS;
  758. }
  759. /**
  760. * dp_ipa_setup_iface() - Setup IPA header and register interface
  761. * @ifname: Interface name
  762. * @mac_addr: Interface MAC address
  763. * @prod_client: IPA prod client type
  764. * @cons_client: IPA cons client type
  765. * @session_id: Session ID
  766. * @is_ipv6_enabled: Is IPV6 enabled or not
  767. *
  768. * Return: QDF_STATUS
  769. */
  770. QDF_STATUS dp_ipa_setup_iface(char *ifname, uint8_t *mac_addr,
  771. qdf_ipa_client_type_t prod_client,
  772. qdf_ipa_client_type_t cons_client,
  773. uint8_t session_id, bool is_ipv6_enabled)
  774. {
  775. qdf_ipa_wdi_reg_intf_in_params_t in;
  776. qdf_ipa_wdi_hdr_info_t hdr_info;
  777. struct dp_ipa_uc_tx_hdr uc_tx_hdr;
  778. struct dp_ipa_uc_tx_hdr uc_tx_hdr_v6;
  779. int ret = -EINVAL;
  780. dp_debug("Add Partial hdr: %s, %pM", ifname, mac_addr);
  781. qdf_mem_zero(&hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  782. qdf_ether_addr_copy(uc_tx_hdr.eth.h_source, mac_addr);
  783. /* IPV4 header */
  784. uc_tx_hdr.eth.h_proto = qdf_htons(ETH_P_IP);
  785. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr;
  786. QDF_IPA_WDI_HDR_INFO_HDR_LEN(&hdr_info) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  787. QDF_IPA_WDI_HDR_INFO_HDR_TYPE(&hdr_info) = IPA_HDR_L2_ETHERNET_II;
  788. QDF_IPA_WDI_HDR_INFO_DST_MAC_ADDR_OFFSET(&hdr_info) =
  789. DP_IPA_UC_WLAN_HDR_DES_MAC_OFFSET;
  790. QDF_IPA_WDI_REG_INTF_IN_PARAMS_NETDEV_NAME(&in) = ifname;
  791. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v4]),
  792. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  793. QDF_IPA_WDI_REG_INTF_IN_PARAMS_ALT_DST_PIPE(&in) = cons_client;
  794. QDF_IPA_WDI_REG_INTF_IN_PARAMS_IS_META_DATA_VALID(&in) = 1;
  795. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA(&in) =
  796. htonl(session_id << 16);
  797. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA_MASK(&in) = htonl(0x00FF0000);
  798. /* IPV6 header */
  799. if (is_ipv6_enabled) {
  800. qdf_mem_copy(&uc_tx_hdr_v6, &uc_tx_hdr,
  801. DP_IPA_UC_WLAN_TX_HDR_LEN);
  802. uc_tx_hdr_v6.eth.h_proto = qdf_htons(ETH_P_IPV6);
  803. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr_v6;
  804. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v6]),
  805. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  806. }
  807. dp_debug("registering for session_id: %u", session_id);
  808. ret = qdf_ipa_wdi_reg_intf(&in);
  809. if (ret) {
  810. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  811. "%s: ipa_wdi_reg_intf: register IPA interface falied: ret=%d",
  812. __func__, ret);
  813. return QDF_STATUS_E_FAILURE;
  814. }
  815. return QDF_STATUS_SUCCESS;
  816. }
  817. #else /* CONFIG_IPA_WDI_UNIFIED_API */
  818. /**
  819. * dp_ipa_setup() - Setup and connect IPA pipes
  820. * @ppdev - handle to the device instance
  821. * @ipa_i2w_cb: IPA to WLAN callback
  822. * @ipa_w2i_cb: WLAN to IPA callback
  823. * @ipa_wdi_meter_notifier_cb: IPA WDI metering callback
  824. * @ipa_desc_size: IPA descriptor size
  825. * @ipa_priv: handle to the HTT instance
  826. * @is_rm_enabled: Is IPA RM enabled or not
  827. * @tx_pipe_handle: pointer to Tx pipe handle
  828. * @rx_pipe_handle: pointer to Rx pipe handle
  829. *
  830. * Return: QDF_STATUS
  831. */
  832. QDF_STATUS dp_ipa_setup(struct cdp_pdev *ppdev, void *ipa_i2w_cb,
  833. void *ipa_w2i_cb, void *ipa_wdi_meter_notifier_cb,
  834. uint32_t ipa_desc_size, void *ipa_priv,
  835. bool is_rm_enabled, uint32_t *tx_pipe_handle,
  836. uint32_t *rx_pipe_handle)
  837. {
  838. struct dp_pdev *pdev = (struct dp_pdev *)ppdev;
  839. struct dp_soc *soc = pdev->soc;
  840. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  841. qdf_ipa_wdi_pipe_setup_info_t *tx;
  842. qdf_ipa_wdi_pipe_setup_info_t *rx;
  843. qdf_ipa_wdi_conn_in_params_t pipe_in;
  844. qdf_ipa_wdi_conn_out_params_t pipe_out;
  845. struct tcl_data_cmd *tcl_desc_ptr;
  846. uint8_t *desc_addr;
  847. uint32_t desc_size;
  848. int ret;
  849. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  850. return QDF_STATUS_SUCCESS;
  851. qdf_mem_zero(&tx, sizeof(qdf_ipa_wdi_pipe_setup_info_t));
  852. qdf_mem_zero(&rx, sizeof(qdf_ipa_wdi_pipe_setup_info_t));
  853. qdf_mem_zero(&pipe_in, sizeof(pipe_in));
  854. qdf_mem_zero(&pipe_out, sizeof(pipe_out));
  855. /* TX PIPE */
  856. /**
  857. * Transfer Ring: WBM Ring
  858. * Transfer Ring Doorbell PA: WBM Tail Pointer Address
  859. * Event Ring: TCL ring
  860. * Event Ring Doorbell PA: TCL Head Pointer Address
  861. */
  862. tx = &QDF_IPA_WDI_CONN_IN_PARAMS_TX(&pipe_in);
  863. QDF_IPA_WDI_SETUP_INFO_NAT_EN(tx) = IPA_BYPASS_NAT;
  864. QDF_IPA_WDI_SETUP_INFO_HDR_LEN(tx) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  865. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE_VALID(tx) = 0;
  866. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE(tx) = 0;
  867. QDF_IPA_WDI_SETUP_INFO_HDR_ADDITIONAL_CONST_LEN(tx) = 0;
  868. QDF_IPA_WDI_SETUP_INFO_MODE(tx) = IPA_BASIC;
  869. QDF_IPA_WDI_SETUP_INFO_HDR_LITTLE_ENDIAN(tx) = true;
  870. QDF_IPA_WDI_SETUP_INFO_CLIENT(tx) = IPA_CLIENT_WLAN1_CONS;
  871. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(tx) =
  872. ipa_res->tx_comp_ring_base_paddr;
  873. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(tx) =
  874. ipa_res->tx_comp_ring_size;
  875. /* WBM Tail Pointer Address */
  876. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx) =
  877. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr;
  878. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(tx) =
  879. ipa_res->tx_ring_base_paddr;
  880. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(tx) = ipa_res->tx_ring_size;
  881. /* TCL Head Pointer Address */
  882. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx) =
  883. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr;
  884. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(tx) =
  885. ipa_res->tx_num_alloc_buffer;
  886. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(tx) = 0;
  887. /* Preprogram TCL descriptor */
  888. desc_addr =
  889. (uint8_t *)QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx);
  890. desc_size = sizeof(struct tcl_data_cmd);
  891. HAL_TX_DESC_SET_TLV_HDR(desc_addr, HAL_TX_TCL_DATA_TAG, desc_size);
  892. tcl_desc_ptr = (struct tcl_data_cmd *)
  893. (QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx) + 1);
  894. tcl_desc_ptr->buf_addr_info.return_buffer_manager =
  895. HAL_RX_BUF_RBM_SW2_BM;
  896. tcl_desc_ptr->addrx_en = 1; /* Address X search enable in ASE */
  897. tcl_desc_ptr->encap_type = HAL_TX_ENCAP_TYPE_ETHERNET;
  898. tcl_desc_ptr->packet_offset = 2; /* padding for alignment */
  899. /* RX PIPE */
  900. /**
  901. * Transfer Ring: REO Ring
  902. * Transfer Ring Doorbell PA: REO Tail Pointer Address
  903. * Event Ring: FW ring
  904. * Event Ring Doorbell PA: FW Head Pointer Address
  905. */
  906. rx = &QDF_IPA_WDI_CONN_IN_PARAMS_RX(&pipe_in);
  907. QDF_IPA_WDI_SETUP_INFO_NAT_EN(rx) = IPA_BYPASS_NAT;
  908. QDF_IPA_WDI_SETUP_INFO_HDR_LEN(rx) = DP_IPA_UC_WLAN_RX_HDR_LEN;
  909. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE_VALID(rx) = 0;
  910. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE(rx) = 0;
  911. QDF_IPA_WDI_SETUP_INFO_HDR_ADDITIONAL_CONST_LEN(rx) = 0;
  912. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_METADATA_VALID(rx) = 0;
  913. QDF_IPA_WDI_SETUP_INFO_HDR_METADATA_REG_VALID(rx) = 1;
  914. QDF_IPA_WDI_SETUP_INFO_MODE(rx) = IPA_BASIC;
  915. QDF_IPA_WDI_SETUP_INFO_HDR_LITTLE_ENDIAN(rx) = true;
  916. QDF_IPA_WDI_SETUP_INFO_CLIENT(rx) = IPA_CLIENT_WLAN1_PROD;
  917. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(rx) =
  918. ipa_res->rx_rdy_ring_base_paddr;
  919. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(rx) =
  920. ipa_res->rx_rdy_ring_size;
  921. /* REO Tail Pointer Address */
  922. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(rx) =
  923. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr;
  924. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(rx) =
  925. ipa_res->rx_refill_ring_base_paddr;
  926. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(rx) =
  927. ipa_res->rx_refill_ring_size;
  928. /* FW Head Pointer Address */
  929. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(rx) =
  930. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr;
  931. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(rx) = RX_PKT_TLVS_LEN +
  932. L3_HEADER_PADDING;
  933. QDF_IPA_WDI_CONN_IN_PARAMS_NOTIFY(&pipe_in) = ipa_w2i_cb;
  934. QDF_IPA_WDI_CONN_IN_PARAMS_PRIV(&pipe_in) = ipa_priv;
  935. /* Connect WDI IPA PIPE */
  936. ret = qdf_ipa_wdi_conn_pipes(&pipe_in, &pipe_out);
  937. if (ret) {
  938. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  939. "%s: ipa_wdi_conn_pipes: IPA pipe setup failed: ret=%d",
  940. __func__, ret);
  941. return QDF_STATUS_E_FAILURE;
  942. }
  943. /* IPA uC Doorbell registers */
  944. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  945. "%s: Tx DB PA=0x%x, Rx DB PA=0x%x",
  946. __func__,
  947. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out),
  948. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out));
  949. ipa_res->tx_comp_doorbell_paddr =
  950. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out);
  951. ipa_res->tx_comp_doorbell_vaddr =
  952. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_VA(&pipe_out);
  953. ipa_res->rx_ready_doorbell_paddr =
  954. QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out);
  955. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  956. "%s: Tx: %s=%pK, %s=%d, %s=%pK, %s=%pK, %s=%d, %s=%pK, %s=%d, %s=%pK",
  957. __func__,
  958. "transfer_ring_base_pa",
  959. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(tx),
  960. "transfer_ring_size",
  961. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(tx),
  962. "transfer_ring_doorbell_pa",
  963. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx),
  964. "event_ring_base_pa",
  965. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(tx),
  966. "event_ring_size",
  967. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(tx),
  968. "event_ring_doorbell_pa",
  969. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx),
  970. "num_pkt_buffers",
  971. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(tx),
  972. "tx_comp_doorbell_paddr",
  973. (void *)ipa_res->tx_comp_doorbell_paddr);
  974. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  975. "%s: Rx: %s=%pK, %s=%d, %s=%pK, %s=%pK, %s=%d, %s=%pK, %s=%d, %s=%pK",
  976. __func__,
  977. "transfer_ring_base_pa",
  978. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(rx),
  979. "transfer_ring_size",
  980. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(rx),
  981. "transfer_ring_doorbell_pa",
  982. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(rx),
  983. "event_ring_base_pa",
  984. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(rx),
  985. "event_ring_size",
  986. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(rx),
  987. "event_ring_doorbell_pa",
  988. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(rx),
  989. "num_pkt_buffers",
  990. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(rx),
  991. "tx_comp_doorbell_paddr",
  992. (void *)ipa_res->rx_ready_doorbell_paddr);
  993. return QDF_STATUS_SUCCESS;
  994. }
  995. /**
  996. * dp_ipa_setup_iface() - Setup IPA header and register interface
  997. * @ifname: Interface name
  998. * @mac_addr: Interface MAC address
  999. * @prod_client: IPA prod client type
  1000. * @cons_client: IPA cons client type
  1001. * @session_id: Session ID
  1002. * @is_ipv6_enabled: Is IPV6 enabled or not
  1003. *
  1004. * Return: QDF_STATUS
  1005. */
  1006. QDF_STATUS dp_ipa_setup_iface(char *ifname, uint8_t *mac_addr,
  1007. qdf_ipa_client_type_t prod_client,
  1008. qdf_ipa_client_type_t cons_client,
  1009. uint8_t session_id, bool is_ipv6_enabled)
  1010. {
  1011. qdf_ipa_wdi_reg_intf_in_params_t in;
  1012. qdf_ipa_wdi_hdr_info_t hdr_info;
  1013. struct dp_ipa_uc_tx_hdr uc_tx_hdr;
  1014. struct dp_ipa_uc_tx_hdr uc_tx_hdr_v6;
  1015. int ret = -EINVAL;
  1016. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1017. "%s: Add Partial hdr: %s, %pM",
  1018. __func__, ifname, mac_addr);
  1019. qdf_mem_zero(&hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1020. qdf_ether_addr_copy(uc_tx_hdr.eth.h_source, mac_addr);
  1021. /* IPV4 header */
  1022. uc_tx_hdr.eth.h_proto = qdf_htons(ETH_P_IP);
  1023. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr;
  1024. QDF_IPA_WDI_HDR_INFO_HDR_LEN(&hdr_info) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  1025. QDF_IPA_WDI_HDR_INFO_HDR_TYPE(&hdr_info) = IPA_HDR_L2_ETHERNET_II;
  1026. QDF_IPA_WDI_HDR_INFO_DST_MAC_ADDR_OFFSET(&hdr_info) =
  1027. DP_IPA_UC_WLAN_HDR_DES_MAC_OFFSET;
  1028. QDF_IPA_WDI_REG_INTF_IN_PARAMS_NETDEV_NAME(&in) = ifname;
  1029. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v4]),
  1030. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1031. QDF_IPA_WDI_REG_INTF_IN_PARAMS_IS_META_DATA_VALID(&in) = 1;
  1032. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA(&in) =
  1033. htonl(session_id << 16);
  1034. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA_MASK(&in) = htonl(0x00FF0000);
  1035. /* IPV6 header */
  1036. if (is_ipv6_enabled) {
  1037. qdf_mem_copy(&uc_tx_hdr_v6, &uc_tx_hdr,
  1038. DP_IPA_UC_WLAN_TX_HDR_LEN);
  1039. uc_tx_hdr_v6.eth.h_proto = qdf_htons(ETH_P_IPV6);
  1040. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr_v6;
  1041. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v6]),
  1042. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1043. }
  1044. ret = qdf_ipa_wdi_reg_intf(&in);
  1045. if (ret) {
  1046. dp_err("ipa_wdi_reg_intf: register IPA interface falied: ret=%d",
  1047. ret);
  1048. return QDF_STATUS_E_FAILURE;
  1049. }
  1050. return QDF_STATUS_SUCCESS;
  1051. }
  1052. #endif /* CONFIG_IPA_WDI_UNIFIED_API */
  1053. /**
  1054. * dp_ipa_cleanup() - Disconnect IPA pipes
  1055. * @tx_pipe_handle: Tx pipe handle
  1056. * @rx_pipe_handle: Rx pipe handle
  1057. *
  1058. * Return: QDF_STATUS
  1059. */
  1060. QDF_STATUS dp_ipa_cleanup(uint32_t tx_pipe_handle, uint32_t rx_pipe_handle)
  1061. {
  1062. int ret;
  1063. ret = qdf_ipa_wdi_disconn_pipes();
  1064. if (ret) {
  1065. dp_err("ipa_wdi_disconn_pipes: IPA pipe cleanup failed: ret=%d",
  1066. ret);
  1067. return QDF_STATUS_E_FAILURE;
  1068. }
  1069. return QDF_STATUS_SUCCESS;
  1070. }
  1071. /**
  1072. * dp_ipa_cleanup_iface() - Cleanup IPA header and deregister interface
  1073. * @ifname: Interface name
  1074. * @is_ipv6_enabled: Is IPV6 enabled or not
  1075. *
  1076. * Return: QDF_STATUS
  1077. */
  1078. QDF_STATUS dp_ipa_cleanup_iface(char *ifname, bool is_ipv6_enabled)
  1079. {
  1080. int ret;
  1081. ret = qdf_ipa_wdi_dereg_intf(ifname);
  1082. if (ret) {
  1083. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1084. "%s: ipa_wdi_dereg_intf: IPA pipe deregistration failed: ret=%d",
  1085. __func__, ret);
  1086. return QDF_STATUS_E_FAILURE;
  1087. }
  1088. return QDF_STATUS_SUCCESS;
  1089. }
  1090. /**
  1091. * dp_ipa_uc_enable_pipes() - Enable and resume traffic on Tx/Rx pipes
  1092. * @ppdev - handle to the device instance
  1093. *
  1094. * Return: QDF_STATUS
  1095. */
  1096. QDF_STATUS dp_ipa_enable_pipes(struct cdp_pdev *ppdev)
  1097. {
  1098. QDF_STATUS result;
  1099. result = qdf_ipa_wdi_enable_pipes();
  1100. if (result) {
  1101. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1102. "%s: Enable WDI PIPE fail, code %d",
  1103. __func__, result);
  1104. return QDF_STATUS_E_FAILURE;
  1105. }
  1106. return QDF_STATUS_SUCCESS;
  1107. }
  1108. /**
  1109. * dp_ipa_uc_disable_pipes() – Suspend traffic and disable Tx/Rx pipes
  1110. * @ppdev - handle to the device instance
  1111. *
  1112. * Return: QDF_STATUS
  1113. */
  1114. QDF_STATUS dp_ipa_disable_pipes(struct cdp_pdev *ppdev)
  1115. {
  1116. QDF_STATUS result;
  1117. result = qdf_ipa_wdi_disable_pipes();
  1118. if (result) {
  1119. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1120. "%s: Disable WDI PIPE fail, code %d",
  1121. __func__, result);
  1122. return QDF_STATUS_E_FAILURE;
  1123. }
  1124. return QDF_STATUS_SUCCESS;
  1125. }
  1126. /**
  1127. * dp_ipa_set_perf_level() - Set IPA clock bandwidth based on data rates
  1128. * @client: Client type
  1129. * @max_supported_bw_mbps: Maximum bandwidth needed (in Mbps)
  1130. *
  1131. * Return: QDF_STATUS
  1132. */
  1133. QDF_STATUS dp_ipa_set_perf_level(int client, uint32_t max_supported_bw_mbps)
  1134. {
  1135. qdf_ipa_wdi_perf_profile_t profile;
  1136. QDF_STATUS result;
  1137. profile.client = client;
  1138. profile.max_supported_bw_mbps = max_supported_bw_mbps;
  1139. result = qdf_ipa_wdi_set_perf_profile(&profile);
  1140. if (result) {
  1141. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1142. "%s: ipa_wdi_set_perf_profile fail, code %d",
  1143. __func__, result);
  1144. return QDF_STATUS_E_FAILURE;
  1145. }
  1146. return QDF_STATUS_SUCCESS;
  1147. }
  1148. #endif