msm_vidc_internal.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2020, The Linux Foundation. All rights reserved.
  4. */
  5. #ifndef _MSM_VIDC_INTERNAL_H_
  6. #define _MSM_VIDC_INTERNAL_H_
  7. #include <linux/bits.h>
  8. #include <linux/workqueue.h>
  9. #include <media/v4l2-dev.h>
  10. #include <media/v4l2-device.h>
  11. #include <media/v4l2-ioctl.h>
  12. #include <media/v4l2-event.h>
  13. #include <media/v4l2-ctrls.h>
  14. #include <media/videobuf2-core.h>
  15. #include <media/videobuf2-v4l2.h>
  16. #define MAX_NAME_LENGTH 128
  17. #define MAX_MATRIX_COEFFS 9
  18. #define MAX_BIAS_COEFFS 3
  19. #define MAX_LIMIT_COEFFS 6
  20. #define MAX_DEBUGFS_NAME 50
  21. #define DEFAULT_TIMEOUT 3
  22. #define DEFAULT_HEIGHT 240
  23. #define DEFAULT_WIDTH 320
  24. #define MIN_SUPPORTED_WIDTH 32
  25. #define MIN_SUPPORTED_HEIGHT 32
  26. #define DEFAULT_FPS 30
  27. #define MINIMUM_FPS 1
  28. #define MAXIMUM_FPS 960
  29. #define SINGLE_INPUT_BUFFER 1
  30. #define SINGLE_OUTPUT_BUFFER 1
  31. #define MAX_NUM_INPUT_BUFFERS VIDEO_MAX_FRAME // same as VB2_MAX_FRAME
  32. #define MAX_NUM_OUTPUT_BUFFERS VIDEO_MAX_FRAME // same as VB2_MAX_FRAME
  33. #define MAX_SUPPORTED_INSTANCES 16
  34. #define MAX_BSE_VPP_DELAY 6
  35. #define DEFAULT_BSE_VPP_DELAY 2
  36. /* Maintains the number of FTB's between each FBD over a window */
  37. #define DCVS_FTB_WINDOW 16
  38. /* Superframe can have maximum of 32 frames */
  39. #define VIDC_SUPERFRAME_MAX 32
  40. #define COLOR_RANGE_UNSPECIFIED (-1)
  41. #define V4L2_EVENT_VIDC_BASE 10
  42. #define INPUT_PLANE V4L2_BUF_TYPE_VIDEO_OUTPUT
  43. #define OUTPUT_PLANE V4L2_BUF_TYPE_VIDEO_CAPTURE
  44. #define INPUT_META_PLANE V4L2_BUF_TYPE_META_OUTPUT
  45. #define OUTPUT_META_PLANE V4L2_BUF_TYPE_META_CAPTURE
  46. #define VIDC_IFACEQ_MAX_PKT_SIZE 1024
  47. #define VIDC_IFACEQ_MED_PKT_SIZE 768
  48. #define VIDC_IFACEQ_MIN_PKT_SIZE 8
  49. #define VIDC_IFACEQ_VAR_SMALL_PKT_SIZE 100
  50. #define VIDC_IFACEQ_VAR_LARGE_PKT_SIZE 512
  51. #define VIDC_IFACEQ_VAR_HUGE_PKT_SIZE (1024*12)
  52. #define NUM_MBS_PER_SEC(__height, __width, __fps) \
  53. (NUM_MBS_PER_FRAME(__height, __width) * __fps)
  54. #define NUM_MBS_PER_FRAME(__height, __width) \
  55. ((ALIGN(__height, 16) / 16) * (ALIGN(__width, 16) / 16))
  56. /*
  57. * Convert Q16 number into Integer and Fractional part upto 2 places.
  58. * Ex : 105752 / 65536 = 1.61; 1.61 in Q16 = 105752;
  59. * Integer part = 105752 / 65536 = 1;
  60. * Reminder = 105752 * 0xFFFF = 40216; Last 16 bits.
  61. * Fractional part = 40216 * 100 / 65536 = 61;
  62. * Now convert to FP(1, 61, 100).
  63. */
  64. #define Q16_INT(q) ((q) >> 16)
  65. #define Q16_FRAC(q) ((((q) & 0xFFFF) * 100) >> 16)
  66. enum msm_vidc_domain_type {
  67. MSM_VIDC_ENCODER = BIT(0),
  68. MSM_VIDC_DECODER = BIT(1),
  69. };
  70. enum msm_vidc_codec_type {
  71. MSM_VIDC_H264 = BIT(0),
  72. MSM_VIDC_HEVC = BIT(1),
  73. MSM_VIDC_VP9 = BIT(2),
  74. MSM_VIDC_MPEG2 = BIT(3),
  75. };
  76. enum msm_vidc_colorformat_type {
  77. MSM_VIDC_FMT_NV12 = BIT(0),
  78. MSM_VIDC_FMT_NV21 = BIT(1),
  79. MSM_VIDC_FMT_NV12_UBWC = BIT(2),
  80. MSM_VIDC_FMT_NV12_P010_UBWC = BIT(3),
  81. MSM_VIDC_FMT_NV12_TP10_UBWC = BIT(4),
  82. MSM_VIDC_FMT_RGBA8888_UBWC = BIT(5),
  83. MSM_VIDC_FMT_SDE_Y_CBCR_H2V2_P010_VENUS = BIT(6),
  84. };
  85. enum msm_vidc_buffer_type {
  86. MSM_VIDC_BUF_QUEUE = BIT(0),
  87. MSM_VIDC_BUF_INPUT = BIT(1),
  88. MSM_VIDC_BUF_OUTPUT = BIT(2),
  89. MSM_VIDC_BUF_INPUT_META = BIT(3),
  90. MSM_VIDC_BUF_OUTPUT_META = BIT(4),
  91. MSM_VIDC_BUF_SCRATCH = BIT(5),
  92. MSM_VIDC_BUF_SCRATCH_1 = BIT(6),
  93. MSM_VIDC_BUF_SCRATCH_2 = BIT(7),
  94. MSM_VIDC_BUF_PERSIST = BIT(8),
  95. MSM_VIDC_BUF_PERSIST_1 = BIT(9),
  96. };
  97. enum msm_vidc_buffer_attributes {
  98. MSM_VIDC_ATTR_DEFERRED_SUBMISSION = BIT(0),
  99. MSM_VIDC_ATTR_READ_ONLY = BIT(1),
  100. MSM_VIDC_ATTR_PENDING_RELEASE = BIT(2),
  101. MSM_VIDC_ATTR_QUEUED = BIT(3),
  102. };
  103. enum msm_vidc_buffer_region {
  104. MSM_VIDC_NON_SECURE = BIT(0),
  105. MSM_VIDC_SECURE_PIXEL = BIT(1),
  106. MSM_VIDC_SECURE_NONPIXEL = BIT(2),
  107. MSM_VIDC_SECURE_BITSTREAM = BIT(3),
  108. };
  109. enum msm_vidc_port_type {
  110. INPUT_PORT,
  111. OUTPUT_PORT,
  112. INPUT_META_PORT,
  113. OUTPUT_META_PORT,
  114. MAX_PORT,
  115. };
  116. enum msm_vidc_core_data_type {
  117. ENC_CODECS = 0,
  118. DEC_CODECS,
  119. MAX_SESSION_COUNT,
  120. MAX_SECURE_SESSION_COUNT,
  121. MAX_LOAD,
  122. MAX_MBPF,
  123. MAX_MBPS,
  124. MAX_MBPF_HQ,
  125. MAX_MBPS_HQ,
  126. MAX_MBPF_B_FRAME,
  127. MAX_MBPS_B_FRAME,
  128. SW_PC,
  129. SW_PC_DELAY,
  130. FW_UNLOAD,
  131. FW_UNLOAD_DELAY,
  132. HW_RESPONSE_TIMEOUT,
  133. DEBUG_TIMEOUT,
  134. PREFIX_BUF_COUNT_PIX,
  135. PREFIX_BUF_SIZE_PIX,
  136. PREFIX_BUF_COUNT_NON_PIX,
  137. PREFIX_BUF_SIZE_NON_PIX,
  138. PAGEFAULT_NON_FATAL,
  139. PAGETABLE_CACHING,
  140. DCVS,
  141. DECODE_BATCH,
  142. DECODE_BATCH_TIMEOUT,
  143. AV_SYNC_WINDOW_SIZE,
  144. CLK_FREQ_THRESHOLD,
  145. };
  146. enum msm_vidc_instance_data_type {
  147. FRAME_WIDTH,
  148. FRAME_HEIGHT,
  149. MBPF,
  150. MBPS,
  151. FRAME_RATE,
  152. BIT_RATE,
  153. CABAC_BIT_RATE,
  154. LTR_COUNT,
  155. LCU_SIZE,
  156. POWER_SAVE_MBPS,
  157. SCALE_X,
  158. SCALE_Y,
  159. PROFILE,
  160. LEVEL,
  161. I_FRAME_QP,
  162. P_FRAME_QP,
  163. B_FRAME_QP,
  164. B_FRAME,
  165. HIER_P_LAYERS,
  166. BLUR_WIDTH,
  167. BLUR_HEIGHT,
  168. SLICE_BYTE,
  169. SLICE_MB,
  170. SECURE,
  171. SECURE_FRAME_WIDTH,
  172. SECURE_FRAME_HEIGHT,
  173. SECURE_MBPF,
  174. SECURE_BIT_RATE,
  175. BATCH_MBPF,
  176. BATCH_FRAME_RATE,
  177. LOSSLESS_FRAME_WIDTH,
  178. LOSSLESS_FRAME_HEIGHT,
  179. LOSSLESS_MBPF,
  180. ALL_INTRA_FRAME_RATE,
  181. HEVC_IMAGE_FRAME_WIDTH,
  182. HEVC_IMAGE_FRAME_HEIGHT,
  183. HEIC_IMAGE_FRAME_WIDTH,
  184. HEIC_IMAGE_FRAME_HEIGHT,
  185. MB_CYCLES_VSP,
  186. MB_CYCLES_VPP,
  187. MB_CYCLES_LP,
  188. MB_CYCLES_FW,
  189. MB_CYCLES_FW_VPP,
  190. };
  191. enum efuse_purpose {
  192. SKU_VERSION = 0,
  193. };
  194. enum sku_version {
  195. SKU_VERSION_0 = 0,
  196. SKU_VERSION_1,
  197. SKU_VERSION_2,
  198. };
  199. enum msm_vidc_ssr_trigger_type {
  200. SSR_ERR_FATAL = 1,
  201. SSR_SW_DIV_BY_ZERO,
  202. SSR_HW_WDOG_IRQ,
  203. };
  204. enum msm_vidc_cache_op {
  205. MSM_VIDC_CACHE_CLEAN,
  206. MSM_VIDC_CACHE_INVALIDATE,
  207. MSM_VIDC_CACHE_CLEAN_INVALIDATE,
  208. };
  209. enum msm_vidc_dcvs_flags {
  210. MSM_VIDC_DCVS_INCR = BIT(0),
  211. MSM_VIDC_DCVS_DECR = BIT(1),
  212. };
  213. enum msm_vidc_clock_properties {
  214. CLOCK_PROP_HAS_SCALING = BIT(0),
  215. CLOCK_PROP_HAS_MEM_RETENTION = BIT(1),
  216. };
  217. enum profiling_points {
  218. FRAME_PROCESSING = 0,
  219. MAX_PROFILING_POINTS,
  220. };
  221. #define HFI_MASK_QHDR_TX_TYPE 0xFF000000
  222. #define HFI_MASK_QHDR_RX_TYPE 0x00FF0000
  223. #define HFI_MASK_QHDR_PRI_TYPE 0x0000FF00
  224. #define HFI_MASK_QHDR_Q_ID_TYPE 0x000000FF
  225. #define HFI_Q_ID_HOST_TO_CTRL_CMD_Q 0x00
  226. #define HFI_Q_ID_CTRL_TO_HOST_MSG_Q 0x01
  227. #define HFI_Q_ID_CTRL_TO_HOST_DEBUG_Q 0x02
  228. #define HFI_MASK_QHDR_STATUS 0x000000FF
  229. #define VIDC_IFACEQ_NUMQ 3
  230. #define VIDC_IFACEQ_CMDQ_IDX 0
  231. #define VIDC_IFACEQ_MSGQ_IDX 1
  232. #define VIDC_IFACEQ_DBGQ_IDX 2
  233. #define VIDC_IFACEQ_MAX_BUF_COUNT 50
  234. #define VIDC_IFACE_MAX_PARALLEL_CLNTS 16
  235. #define VIDC_IFACEQ_DFLT_QHDR 0x01010000
  236. struct hfi_queue_table_header {
  237. u32 qtbl_version;
  238. u32 qtbl_size;
  239. u32 qtbl_qhdr0_offset;
  240. u32 qtbl_qhdr_size;
  241. u32 qtbl_num_q;
  242. u32 qtbl_num_active_q;
  243. void *device_addr;
  244. char name[256];
  245. };
  246. struct hfi_queue_header {
  247. u32 qhdr_status;
  248. u32 qhdr_start_addr;
  249. u32 qhdr_type;
  250. u32 qhdr_q_size;
  251. u32 qhdr_pkt_size;
  252. u32 qhdr_pkt_drop_cnt;
  253. u32 qhdr_rx_wm;
  254. u32 qhdr_tx_wm;
  255. u32 qhdr_rx_req;
  256. u32 qhdr_tx_req;
  257. u32 qhdr_rx_irq_status;
  258. u32 qhdr_tx_irq_status;
  259. u32 qhdr_read_idx;
  260. u32 qhdr_write_idx;
  261. };
  262. #define VIDC_IFACEQ_TABLE_SIZE (sizeof(struct hfi_queue_table_header) \
  263. + sizeof(struct hfi_queue_header) * VIDC_IFACEQ_NUMQ)
  264. #define VIDC_IFACEQ_QUEUE_SIZE (VIDC_IFACEQ_MAX_PKT_SIZE * \
  265. VIDC_IFACEQ_MAX_BUF_COUNT * VIDC_IFACE_MAX_PARALLEL_CLNTS)
  266. #define VIDC_IFACEQ_GET_QHDR_START_ADDR(ptr, i) \
  267. (void *)((ptr + sizeof(struct hfi_queue_table_header)) + \
  268. (i * sizeof(struct hfi_queue_header)))
  269. #define QDSS_SIZE 4096
  270. #define SFR_SIZE 4096
  271. #define QUEUE_SIZE (VIDC_IFACEQ_TABLE_SIZE + \
  272. (VIDC_IFACEQ_QUEUE_SIZE * VIDC_IFACEQ_NUMQ))
  273. #define ALIGNED_QDSS_SIZE ALIGN(QDSS_SIZE, SZ_4K)
  274. #define ALIGNED_SFR_SIZE ALIGN(SFR_SIZE, SZ_4K)
  275. #define ALIGNED_QUEUE_SIZE ALIGN(QUEUE_SIZE, SZ_4K)
  276. #define SHARED_QSIZE ALIGN(ALIGNED_SFR_SIZE + ALIGNED_QUEUE_SIZE + \
  277. ALIGNED_QDSS_SIZE, SZ_1M)
  278. struct buf_count {
  279. u32 etb;
  280. u32 ftb;
  281. u32 fbd;
  282. u32 ebd;
  283. };
  284. struct profile_data {
  285. u32 start;
  286. u32 stop;
  287. u32 cumulative;
  288. char name[64];
  289. u32 sampling;
  290. u32 average;
  291. };
  292. struct msm_vidc_debug {
  293. struct profile_data pdata[MAX_PROFILING_POINTS];
  294. u32 profile;
  295. u32 samples;
  296. struct buf_count count;
  297. };
  298. struct msm_vidc_input_cr_data {
  299. struct list_head list;
  300. u32 index;
  301. u32 input_cr;
  302. };
  303. struct msm_vidc_timestamps {
  304. struct list_head list;
  305. u64 timestamp_us;
  306. u32 framerate;
  307. bool is_valid;
  308. };
  309. struct msm_vidc_session_idle {
  310. bool idle;
  311. u64 last_activity_time_ns;
  312. };
  313. struct msm_vidc_port_settings {
  314. u32 aligned_width;
  315. u32 aligned_height;
  316. u32 crop_width;
  317. u32 crop_height;
  318. u32 min_count;
  319. u32 poc;
  320. };
  321. struct msm_vidc_decode_vpp_delay {
  322. bool enable;
  323. u32 size;
  324. };
  325. struct msm_vidc_decode_batch {
  326. bool enable;
  327. u32 size;
  328. struct delayed_work work;
  329. };
  330. struct msm_vidc_power {
  331. u32 buffer_counter;
  332. u32 min_threshold;
  333. u32 nom_threshold;
  334. u32 max_threshold;
  335. bool dcvs_mode;
  336. u32 dcvs_window;
  337. u64 min_freq;
  338. u64 curr_freq;
  339. u32 ddr_bw;
  340. u32 sys_cache_bw;
  341. u32 dcvs_flags;
  342. };
  343. struct msm_vidc_alloc {
  344. struct list_head list;
  345. enum msm_vidc_buffer_type buffer_type;
  346. enum msm_vidc_buffer_region region;
  347. u32 size;
  348. u8 cached:1;
  349. u8 secure:1;
  350. u8 map_kernel:1;
  351. struct dma_buf *dmabuf;
  352. void *kvaddr;
  353. };
  354. struct msm_vidc_alloc_info {
  355. struct list_head list; // list of "struct msm_vidc_alloc"
  356. };
  357. struct msm_vidc_map {
  358. struct list_head list;
  359. bool valid;
  360. enum msm_vidc_buffer_type buffer_type;
  361. enum msm_vidc_buffer_region region;
  362. struct dma_buf *dmabuf;
  363. u32 refcount;
  364. u64 device_addr;
  365. struct sg_table *table;
  366. struct dma_buf_attachment *attach;
  367. };
  368. struct msm_vidc_map_info {
  369. struct list_head list; // list of "struct msm_vidc_map"
  370. };
  371. struct msm_vidc_buffer {
  372. struct list_head list;
  373. bool valid;
  374. enum msm_vidc_buffer_type type;
  375. u32 index;
  376. int fd;
  377. u32 buffer_size;
  378. u32 data_offset;
  379. u32 data_size;
  380. u64 device_addr;
  381. void *dmabuf;
  382. u32 flags;
  383. u64 timestamp;
  384. enum msm_vidc_buffer_attributes attr;
  385. };
  386. struct msm_vidc_buffer_info {
  387. struct list_head list; // list of "struct msm_vidc_buffer"
  388. u32 min_count;
  389. u32 extra_count;
  390. u32 actual_count;
  391. u32 size;
  392. };
  393. struct msm_vidc_crop {
  394. u32 x;
  395. u32 y;
  396. u32 width;
  397. u32 height;
  398. };
  399. struct msm_vidc_properties {
  400. u32 frame_rate;
  401. u32 operating_rate;
  402. u32 bit_rate;
  403. u32 profile;
  404. u32 level;
  405. u32 entropy_mode;
  406. u32 rc_type;
  407. };
  408. struct msm_vidc_ssr {
  409. bool trigger;
  410. enum msm_vidc_ssr_trigger_type ssr_type;
  411. };
  412. #define call_mem_op(c, op, ...) \
  413. (((c) && (c)->mem_ops && (c)->mem_ops->op) ? \
  414. ((c)->mem_ops->op(__VA_ARGS__)) : 0)
  415. struct msm_vidc_memory_ops {
  416. int (*allocate)(void *inst, struct msm_vidc_buffer *mbuf);
  417. int (*dma_map)(void *inst, struct msm_vidc_buffer *mbuf);
  418. int (*dma_unmap)(void *inst, struct msm_vidc_buffer *mbuf);
  419. int (*free)(void *inst, struct msm_vidc_buffer *mbuf);
  420. int (*cache_op)(void *inst, struct msm_vidc_buffer *mbuf,
  421. enum msm_vidc_cache_op cache_op);
  422. };
  423. #endif // _MSM_VIDC_INTERNAL_H_