sde_encoder.c 167 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138
  1. /*
  2. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <linux/kthread.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/input.h>
  23. #include <linux/seq_file.h>
  24. #include <linux/sde_rsc.h>
  25. #include "msm_drv.h"
  26. #include "sde_kms.h"
  27. #include <drm/drm_crtc.h>
  28. #include <drm/drm_probe_helper.h>
  29. #include "sde_hwio.h"
  30. #include "sde_hw_catalog.h"
  31. #include "sde_hw_intf.h"
  32. #include "sde_hw_ctl.h"
  33. #include "sde_formats.h"
  34. #include "sde_encoder.h"
  35. #include "sde_encoder_phys.h"
  36. #include "sde_hw_dsc.h"
  37. #include "sde_hw_vdc.h"
  38. #include "sde_crtc.h"
  39. #include "sde_trace.h"
  40. #include "sde_core_irq.h"
  41. #include "sde_hw_top.h"
  42. #include "sde_hw_qdss.h"
  43. #include "sde_encoder_dce.h"
  44. #include "sde_vm.h"
  45. #include "sde_fence.h"
  46. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  47. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  48. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  49. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  50. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  51. (p) ? (p)->parent->base.id : -1, \
  52. (p) ? (p)->intf_idx - INTF_0 : -1, \
  53. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  54. ##__VA_ARGS__)
  55. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  56. (p) ? (p)->parent->base.id : -1, \
  57. (p) ? (p)->intf_idx - INTF_0 : -1, \
  58. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  59. ##__VA_ARGS__)
  60. #define SEC_TO_MILLI_SEC 1000
  61. #define MISR_BUFF_SIZE 256
  62. #define IDLE_SHORT_TIMEOUT 1
  63. #define EVT_TIME_OUT_SPLIT 2
  64. /* worst case poll time for delay_kickoff to be cleared */
  65. #define DELAY_KICKOFF_POLL_TIMEOUT_US 100000
  66. /* Maximum number of VSYNC wait attempts for RSC state transition */
  67. #define MAX_RSC_WAIT 5
  68. #define IS_ROI_UPDATED(a, b) (a.x1 != b.x1 || a.x2 != b.x2 || \
  69. a.y1 != b.y1 || a.y2 != b.y2)
  70. /**
  71. * enum sde_enc_rc_events - events for resource control state machine
  72. * @SDE_ENC_RC_EVENT_KICKOFF:
  73. * This event happens at NORMAL priority.
  74. * Event that signals the start of the transfer. When this event is
  75. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  76. * Regardless of the previous state, the resource should be in ON state
  77. * at the end of this event. At the end of this event, a delayed work is
  78. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  79. * ktime.
  80. * @SDE_ENC_RC_EVENT_PRE_STOP:
  81. * This event happens at NORMAL priority.
  82. * This event, when received during the ON state, set RSC to IDLE, and
  83. * and leave the RC STATE in the PRE_OFF state.
  84. * It should be followed by the STOP event as part of encoder disable.
  85. * If received during IDLE or OFF states, it will do nothing.
  86. * @SDE_ENC_RC_EVENT_STOP:
  87. * This event happens at NORMAL priority.
  88. * When this event is received, disable all the MDP/DSI core clocks, and
  89. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  90. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  91. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  92. * Resource state should be in OFF at the end of the event.
  93. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  94. * This event happens at NORMAL priority from a work item.
  95. * Event signals that there is a seamless mode switch is in prgoress. A
  96. * client needs to leave clocks ON to reduce the mode switch latency.
  97. * @SDE_ENC_RC_EVENT_POST_MODESET:
  98. * This event happens at NORMAL priority from a work item.
  99. * Event signals that seamless mode switch is complete and resources are
  100. * acquired. Clients wants to update the rsc with new vtotal and update
  101. * pm_qos vote.
  102. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  103. * This event happens at NORMAL priority from a work item.
  104. * Event signals that there were no frame updates for
  105. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  106. * and request RSC with IDLE state and change the resource state to IDLE.
  107. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  108. * This event is triggered from the input event thread when touch event is
  109. * received from the input device. On receiving this event,
  110. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  111. clocks and enable RSC.
  112. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  113. * off work since a new commit is imminent.
  114. */
  115. enum sde_enc_rc_events {
  116. SDE_ENC_RC_EVENT_KICKOFF = 1,
  117. SDE_ENC_RC_EVENT_PRE_STOP,
  118. SDE_ENC_RC_EVENT_STOP,
  119. SDE_ENC_RC_EVENT_PRE_MODESET,
  120. SDE_ENC_RC_EVENT_POST_MODESET,
  121. SDE_ENC_RC_EVENT_ENTER_IDLE,
  122. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  123. };
  124. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  125. {
  126. struct sde_encoder_virt *sde_enc;
  127. int i;
  128. sde_enc = to_sde_encoder_virt(drm_enc);
  129. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  130. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  131. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  132. if (enable)
  133. SDE_EVT32(DRMID(drm_enc), enable);
  134. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  135. }
  136. }
  137. }
  138. ktime_t sde_encoder_calc_last_vsync_timestamp(struct drm_encoder *drm_enc)
  139. {
  140. struct sde_encoder_virt *sde_enc;
  141. struct sde_encoder_phys *cur_master;
  142. u64 vsync_counter, qtmr_counter, hw_diff, hw_diff_ns, frametime_ns;
  143. ktime_t tvblank, cur_time;
  144. struct intf_status intf_status = {0};
  145. unsigned long features;
  146. u32 fps;
  147. bool is_cmd, is_vid;
  148. sde_enc = to_sde_encoder_virt(drm_enc);
  149. cur_master = sde_enc->cur_master;
  150. fps = sde_encoder_get_fps(drm_enc);
  151. is_cmd = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  152. is_vid = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE);
  153. if (!cur_master || !cur_master->hw_intf || !fps
  154. || !cur_master->hw_intf->ops.get_vsync_timestamp || (!is_cmd && !is_vid))
  155. return 0;
  156. features = cur_master->hw_intf->cap->features;
  157. /*
  158. * if MDP VSYNC HW timestamp is not supported and if programmable fetch is enabled,
  159. * avoid calculation and rely on ktime_get, as the HW vsync timestamp will be updated
  160. * at panel vsync and not at MDP VSYNC
  161. */
  162. if (!test_bit(SDE_INTF_MDP_VSYNC_TS, &features) && cur_master->hw_intf->ops.get_status) {
  163. cur_master->hw_intf->ops.get_status(cur_master->hw_intf, &intf_status);
  164. if (intf_status.is_prog_fetch_en)
  165. return 0;
  166. }
  167. vsync_counter = cur_master->hw_intf->ops.get_vsync_timestamp(cur_master->hw_intf, is_vid);
  168. qtmr_counter = arch_timer_read_counter();
  169. cur_time = ktime_get_ns();
  170. /* check for counter rollover between the two timestamps [56 bits] */
  171. if (qtmr_counter < vsync_counter) {
  172. hw_diff = (0xffffffffffffff - vsync_counter) + qtmr_counter;
  173. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  174. qtmr_counter >> 32, qtmr_counter, hw_diff,
  175. fps, SDE_EVTLOG_FUNC_CASE1);
  176. } else {
  177. hw_diff = qtmr_counter - vsync_counter;
  178. }
  179. hw_diff_ns = DIV_ROUND_UP(hw_diff * 1000 * 10, 192); /* 19.2 MHz clock */
  180. frametime_ns = DIV_ROUND_UP(1000000000, fps);
  181. /* avoid setting timestamp, if diff is more than one vsync */
  182. if (ktime_compare(hw_diff_ns, frametime_ns) > 0) {
  183. tvblank = 0;
  184. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  185. qtmr_counter >> 32, qtmr_counter, ktime_to_us(hw_diff_ns),
  186. fps, SDE_EVTLOG_ERROR);
  187. } else {
  188. tvblank = ktime_sub_ns(cur_time, hw_diff_ns);
  189. }
  190. SDE_DEBUG_ENC(sde_enc,
  191. "vsync:%llu, qtmr:%llu, diff_ns:%llu, ts:%llu, cur_ts:%llu, fps:%d\n",
  192. vsync_counter, qtmr_counter, ktime_to_us(hw_diff_ns),
  193. ktime_to_us(tvblank), ktime_to_us(cur_time), fps);
  194. SDE_EVT32_VERBOSE(DRMID(drm_enc), hw_diff >> 32, hw_diff, ktime_to_us(hw_diff_ns),
  195. ktime_to_us(tvblank), ktime_to_us(cur_time), fps, SDE_EVTLOG_FUNC_CASE2);
  196. return tvblank;
  197. }
  198. static void _sde_encoder_control_fal10_veto(struct drm_encoder *drm_enc, bool veto)
  199. {
  200. bool clone_mode;
  201. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  202. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  203. if (!sde_kms || !sde_kms->hw_uidle || !sde_kms->hw_uidle->ops.uidle_fal10_override)
  204. return;
  205. /*
  206. * clone mode is the only scenario where we want to enable software override
  207. * of fal10 veto.
  208. */
  209. clone_mode = sde_encoder_in_clone_mode(drm_enc);
  210. SDE_EVT32(DRMID(drm_enc), clone_mode, veto);
  211. if (clone_mode && veto) {
  212. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  213. sde_enc->fal10_veto_override = true;
  214. } else if (sde_enc->fal10_veto_override && !veto) {
  215. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  216. sde_enc->fal10_veto_override = false;
  217. }
  218. }
  219. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  220. {
  221. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  222. struct msm_drm_private *priv;
  223. struct sde_kms *sde_kms;
  224. struct device *cpu_dev;
  225. struct cpumask *cpu_mask = NULL;
  226. int cpu = 0;
  227. u32 cpu_dma_latency;
  228. priv = drm_enc->dev->dev_private;
  229. sde_kms = to_sde_kms(priv->kms);
  230. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  231. return;
  232. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  233. cpumask_clear(&sde_enc->valid_cpu_mask);
  234. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  235. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  236. if (!cpu_mask &&
  237. sde_encoder_check_curr_mode(drm_enc,
  238. MSM_DISPLAY_CMD_MODE))
  239. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  240. if (!cpu_mask)
  241. return;
  242. for_each_cpu(cpu, cpu_mask) {
  243. cpu_dev = get_cpu_device(cpu);
  244. if (!cpu_dev) {
  245. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  246. cpu);
  247. return;
  248. }
  249. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  250. dev_pm_qos_add_request(cpu_dev,
  251. &sde_enc->pm_qos_cpu_req[cpu],
  252. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  253. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  254. }
  255. }
  256. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  257. {
  258. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  259. struct device *cpu_dev;
  260. int cpu = 0;
  261. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  262. cpu_dev = get_cpu_device(cpu);
  263. if (!cpu_dev) {
  264. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  265. cpu);
  266. continue;
  267. }
  268. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  269. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  270. }
  271. cpumask_clear(&sde_enc->valid_cpu_mask);
  272. }
  273. static bool _sde_encoder_is_autorefresh_enabled(
  274. struct sde_encoder_virt *sde_enc)
  275. {
  276. struct drm_connector *drm_conn;
  277. if (!sde_enc->cur_master ||
  278. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  279. return false;
  280. drm_conn = sde_enc->cur_master->connector;
  281. if (!drm_conn || !drm_conn->state)
  282. return false;
  283. return sde_connector_get_property(drm_conn->state,
  284. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  285. }
  286. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  287. struct sde_hw_qdss *hw_qdss,
  288. struct sde_encoder_phys *phys, bool enable)
  289. {
  290. if (sde_enc->qdss_status == enable)
  291. return;
  292. sde_enc->qdss_status = enable;
  293. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  294. sde_enc->qdss_status);
  295. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  296. }
  297. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  298. s64 timeout_ms, struct sde_encoder_wait_info *info)
  299. {
  300. int rc = 0;
  301. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  302. ktime_t cur_ktime;
  303. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  304. do {
  305. rc = wait_event_timeout(*(info->wq),
  306. atomic_read(info->atomic_cnt) == info->count_check,
  307. wait_time_jiffies);
  308. cur_ktime = ktime_get();
  309. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  310. timeout_ms, atomic_read(info->atomic_cnt),
  311. info->count_check);
  312. /* If we timed out, counter is valid and time is less, wait again */
  313. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  314. (rc == 0) &&
  315. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  316. return rc;
  317. }
  318. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  319. {
  320. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  321. return sde_enc &&
  322. (sde_enc->disp_info.display_type ==
  323. SDE_CONNECTOR_PRIMARY);
  324. }
  325. bool sde_encoder_is_built_in_display(struct drm_encoder *drm_enc)
  326. {
  327. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  328. return sde_enc &&
  329. (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY ||
  330. sde_enc->disp_info.display_type == SDE_CONNECTOR_SECONDARY);
  331. }
  332. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  333. {
  334. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  335. return sde_enc &&
  336. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  337. }
  338. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  339. {
  340. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  341. return sde_enc && sde_enc->cur_master &&
  342. sde_enc->cur_master->cont_splash_enabled;
  343. }
  344. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  345. enum sde_intr_idx intr_idx)
  346. {
  347. SDE_EVT32(DRMID(phys_enc->parent),
  348. phys_enc->intf_idx - INTF_0,
  349. phys_enc->hw_pp->idx - PINGPONG_0,
  350. intr_idx);
  351. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  352. if (phys_enc->parent_ops.handle_frame_done)
  353. phys_enc->parent_ops.handle_frame_done(
  354. phys_enc->parent, phys_enc,
  355. SDE_ENCODER_FRAME_EVENT_ERROR);
  356. }
  357. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  358. enum sde_intr_idx intr_idx,
  359. struct sde_encoder_wait_info *wait_info)
  360. {
  361. struct sde_encoder_irq *irq;
  362. u32 irq_status;
  363. int ret, i;
  364. if (!phys_enc || !phys_enc->hw_pp || !wait_info || intr_idx >= INTR_IDX_MAX) {
  365. SDE_ERROR("invalid params\n");
  366. return -EINVAL;
  367. }
  368. irq = &phys_enc->irq[intr_idx];
  369. /* note: do master / slave checking outside */
  370. /* return EWOULDBLOCK since we know the wait isn't necessary */
  371. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  372. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  373. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  374. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  375. return -EWOULDBLOCK;
  376. }
  377. if (irq->irq_idx < 0) {
  378. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  379. irq->name, irq->hw_idx);
  380. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  381. irq->irq_idx);
  382. return 0;
  383. }
  384. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  385. atomic_read(wait_info->atomic_cnt));
  386. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  387. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  388. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  389. /*
  390. * Some module X may disable interrupt for longer duration
  391. * and it may trigger all interrupts including timer interrupt
  392. * when module X again enable the interrupt.
  393. * That may cause interrupt wait timeout API in this API.
  394. * It is handled by split the wait timer in two halves.
  395. */
  396. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  397. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  398. irq->hw_idx,
  399. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  400. wait_info);
  401. if (ret)
  402. break;
  403. }
  404. if (ret <= 0) {
  405. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  406. irq->irq_idx, true);
  407. if (irq_status) {
  408. unsigned long flags;
  409. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  410. irq->hw_idx, irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  411. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_CASE1);
  412. SDE_DEBUG_PHYS(phys_enc, "done but irq %d not triggered\n", irq->irq_idx);
  413. local_irq_save(flags);
  414. irq->cb.func(phys_enc, irq->irq_idx);
  415. local_irq_restore(flags);
  416. ret = 0;
  417. } else {
  418. ret = -ETIMEDOUT;
  419. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  420. irq->hw_idx, irq->irq_idx,
  421. phys_enc->hw_pp->idx - PINGPONG_0,
  422. atomic_read(wait_info->atomic_cnt), irq_status,
  423. SDE_EVTLOG_ERROR);
  424. }
  425. } else {
  426. ret = 0;
  427. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  428. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  429. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_CASE2);
  430. }
  431. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  432. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  433. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  434. return ret;
  435. }
  436. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  437. enum sde_intr_idx intr_idx)
  438. {
  439. struct sde_encoder_irq *irq;
  440. int ret = 0;
  441. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  442. SDE_ERROR("invalid params\n");
  443. return -EINVAL;
  444. }
  445. irq = &phys_enc->irq[intr_idx];
  446. if (irq->irq_idx >= 0) {
  447. SDE_DEBUG_PHYS(phys_enc,
  448. "skipping already registered irq %s type %d\n",
  449. irq->name, irq->intr_type);
  450. return 0;
  451. }
  452. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  453. irq->intr_type, irq->hw_idx);
  454. if (irq->irq_idx < 0) {
  455. SDE_ERROR_PHYS(phys_enc,
  456. "failed to lookup IRQ index for %s type:%d\n",
  457. irq->name, irq->intr_type);
  458. return -EINVAL;
  459. }
  460. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  461. &irq->cb);
  462. if (ret) {
  463. SDE_ERROR_PHYS(phys_enc,
  464. "failed to register IRQ callback for %s\n",
  465. irq->name);
  466. irq->irq_idx = -EINVAL;
  467. return ret;
  468. }
  469. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  470. if (ret) {
  471. SDE_ERROR_PHYS(phys_enc,
  472. "enable IRQ for intr:%s failed, irq_idx %d\n",
  473. irq->name, irq->irq_idx);
  474. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  475. irq->irq_idx, &irq->cb);
  476. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  477. irq->irq_idx, SDE_EVTLOG_ERROR);
  478. irq->irq_idx = -EINVAL;
  479. return ret;
  480. }
  481. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  482. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  483. irq->name, irq->irq_idx);
  484. return ret;
  485. }
  486. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  487. enum sde_intr_idx intr_idx)
  488. {
  489. struct sde_encoder_irq *irq;
  490. int ret;
  491. if (!phys_enc) {
  492. SDE_ERROR("invalid encoder\n");
  493. return -EINVAL;
  494. }
  495. irq = &phys_enc->irq[intr_idx];
  496. /* silently skip irqs that weren't registered */
  497. if (irq->irq_idx < 0) {
  498. SDE_ERROR(
  499. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  500. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  501. irq->irq_idx);
  502. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  503. irq->irq_idx, SDE_EVTLOG_ERROR);
  504. return 0;
  505. }
  506. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  507. if (ret)
  508. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  509. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  510. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  511. &irq->cb);
  512. if (ret)
  513. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  514. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  515. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  516. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  517. irq->irq_idx = -EINVAL;
  518. return 0;
  519. }
  520. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  521. struct sde_encoder_hw_resources *hw_res,
  522. struct drm_connector_state *conn_state)
  523. {
  524. struct sde_encoder_virt *sde_enc = NULL;
  525. int ret, i = 0;
  526. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  527. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  528. -EINVAL, !drm_enc, !hw_res, !conn_state,
  529. hw_res ? !hw_res->comp_info : 0);
  530. return;
  531. }
  532. sde_enc = to_sde_encoder_virt(drm_enc);
  533. SDE_DEBUG_ENC(sde_enc, "\n");
  534. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  535. hw_res->display_type = sde_enc->disp_info.display_type;
  536. /* Query resources used by phys encs, expected to be without overlap */
  537. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  538. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  539. if (phys && phys->ops.get_hw_resources)
  540. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  541. }
  542. /*
  543. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  544. * called from atomic_check phase. Use the below API to get mode
  545. * information of the temporary conn_state passed
  546. */
  547. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  548. if (ret)
  549. SDE_ERROR("failed to get topology ret %d\n", ret);
  550. ret = sde_connector_state_get_compression_info(conn_state,
  551. hw_res->comp_info);
  552. if (ret)
  553. SDE_ERROR("failed to get compression info ret %d\n", ret);
  554. }
  555. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  556. {
  557. struct sde_encoder_virt *sde_enc = NULL;
  558. int i = 0;
  559. unsigned int num_encs;
  560. if (!drm_enc) {
  561. SDE_ERROR("invalid encoder\n");
  562. return;
  563. }
  564. sde_enc = to_sde_encoder_virt(drm_enc);
  565. SDE_DEBUG_ENC(sde_enc, "\n");
  566. num_encs = sde_enc->num_phys_encs;
  567. mutex_lock(&sde_enc->enc_lock);
  568. sde_rsc_client_destroy(sde_enc->rsc_client);
  569. for (i = 0; i < num_encs; i++) {
  570. struct sde_encoder_phys *phys;
  571. phys = sde_enc->phys_vid_encs[i];
  572. if (phys && phys->ops.destroy) {
  573. phys->ops.destroy(phys);
  574. --sde_enc->num_phys_encs;
  575. sde_enc->phys_vid_encs[i] = NULL;
  576. }
  577. phys = sde_enc->phys_cmd_encs[i];
  578. if (phys && phys->ops.destroy) {
  579. phys->ops.destroy(phys);
  580. --sde_enc->num_phys_encs;
  581. sde_enc->phys_cmd_encs[i] = NULL;
  582. }
  583. phys = sde_enc->phys_encs[i];
  584. if (phys && phys->ops.destroy) {
  585. phys->ops.destroy(phys);
  586. --sde_enc->num_phys_encs;
  587. sde_enc->phys_encs[i] = NULL;
  588. }
  589. }
  590. if (sde_enc->num_phys_encs)
  591. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  592. sde_enc->num_phys_encs);
  593. sde_enc->num_phys_encs = 0;
  594. mutex_unlock(&sde_enc->enc_lock);
  595. drm_encoder_cleanup(drm_enc);
  596. mutex_destroy(&sde_enc->enc_lock);
  597. kfree(sde_enc->input_handler);
  598. sde_enc->input_handler = NULL;
  599. kfree(sde_enc);
  600. }
  601. void sde_encoder_helper_update_intf_cfg(
  602. struct sde_encoder_phys *phys_enc)
  603. {
  604. struct sde_encoder_virt *sde_enc;
  605. struct sde_hw_intf_cfg_v1 *intf_cfg;
  606. enum sde_3d_blend_mode mode_3d;
  607. if (!phys_enc || !phys_enc->hw_pp) {
  608. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  609. return;
  610. }
  611. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  612. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  613. SDE_DEBUG_ENC(sde_enc,
  614. "intf_cfg updated for %d at idx %d\n",
  615. phys_enc->intf_idx,
  616. intf_cfg->intf_count);
  617. /* setup interface configuration */
  618. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  619. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  620. return;
  621. }
  622. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  623. if (phys_enc == sde_enc->cur_master) {
  624. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  625. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  626. else
  627. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  628. }
  629. /* configure this interface as master for split display */
  630. if (phys_enc->split_role == ENC_ROLE_MASTER)
  631. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  632. /* setup which pp blk will connect to this intf */
  633. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  634. phys_enc->hw_intf->ops.bind_pingpong_blk(
  635. phys_enc->hw_intf,
  636. true,
  637. phys_enc->hw_pp->idx);
  638. /*setup merge_3d configuration */
  639. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  640. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  641. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  642. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  643. phys_enc->hw_pp->merge_3d->idx;
  644. if (phys_enc->hw_pp->ops.setup_3d_mode)
  645. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  646. mode_3d);
  647. }
  648. void sde_encoder_helper_split_config(
  649. struct sde_encoder_phys *phys_enc,
  650. enum sde_intf interface)
  651. {
  652. struct sde_encoder_virt *sde_enc;
  653. struct split_pipe_cfg *cfg;
  654. struct sde_hw_mdp *hw_mdptop;
  655. enum sde_rm_topology_name topology;
  656. struct msm_display_info *disp_info;
  657. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  658. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  659. return;
  660. }
  661. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  662. hw_mdptop = phys_enc->hw_mdptop;
  663. disp_info = &sde_enc->disp_info;
  664. cfg = &phys_enc->hw_intf->cfg;
  665. memset(cfg, 0, sizeof(*cfg));
  666. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  667. return;
  668. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  669. cfg->split_link_en = true;
  670. /**
  671. * disable split modes since encoder will be operating in as the only
  672. * encoder, either for the entire use case in the case of, for example,
  673. * single DSI, or for this frame in the case of left/right only partial
  674. * update.
  675. */
  676. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  677. if (hw_mdptop->ops.setup_split_pipe)
  678. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  679. if (hw_mdptop->ops.setup_pp_split)
  680. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  681. return;
  682. }
  683. cfg->en = true;
  684. cfg->mode = phys_enc->intf_mode;
  685. cfg->intf = interface;
  686. if (cfg->en && phys_enc->ops.needs_single_flush &&
  687. phys_enc->ops.needs_single_flush(phys_enc))
  688. cfg->split_flush_en = true;
  689. topology = sde_connector_get_topology_name(phys_enc->connector);
  690. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  691. cfg->pp_split_slave = cfg->intf;
  692. else
  693. cfg->pp_split_slave = INTF_MAX;
  694. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  695. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  696. if (hw_mdptop->ops.setup_split_pipe)
  697. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  698. } else if (sde_enc->hw_pp[0]) {
  699. /*
  700. * slave encoder
  701. * - determine split index from master index,
  702. * assume master is first pp
  703. */
  704. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  705. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  706. cfg->pp_split_index);
  707. if (hw_mdptop->ops.setup_pp_split)
  708. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  709. }
  710. }
  711. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  712. {
  713. struct sde_encoder_virt *sde_enc;
  714. int i = 0;
  715. if (!drm_enc)
  716. return false;
  717. sde_enc = to_sde_encoder_virt(drm_enc);
  718. if (!sde_enc)
  719. return false;
  720. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  721. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  722. if (phys && phys->in_clone_mode)
  723. return true;
  724. }
  725. return false;
  726. }
  727. bool sde_encoder_is_cwb_disabling(struct drm_encoder *drm_enc,
  728. struct drm_crtc *crtc)
  729. {
  730. struct sde_encoder_virt *sde_enc;
  731. int i;
  732. if (!drm_enc)
  733. return false;
  734. sde_enc = to_sde_encoder_virt(drm_enc);
  735. if (sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL)
  736. return false;
  737. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  738. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  739. if (sde_encoder_phys_is_cwb_disabling(phys, crtc))
  740. return true;
  741. }
  742. return false;
  743. }
  744. void sde_encoder_set_clone_mode(struct drm_encoder *drm_enc,
  745. struct drm_crtc_state *crtc_state)
  746. {
  747. struct sde_encoder_virt *sde_enc;
  748. struct sde_crtc_state *sde_crtc_state;
  749. int i = 0;
  750. if (!drm_enc || !crtc_state) {
  751. SDE_DEBUG("invalid params\n");
  752. return;
  753. }
  754. sde_enc = to_sde_encoder_virt(drm_enc);
  755. sde_crtc_state = to_sde_crtc_state(crtc_state);
  756. if ((sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL) ||
  757. (!(sde_crtc_state->cwb_enc_mask & drm_encoder_mask(drm_enc))))
  758. return;
  759. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  760. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  761. if (phys) {
  762. phys->in_clone_mode = true;
  763. SDE_DEBUG("enc:%d phys state:%d\n", DRMID(drm_enc), phys->enable_state);
  764. }
  765. }
  766. sde_crtc_state->cwb_enc_mask = 0;
  767. }
  768. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  769. struct drm_crtc_state *crtc_state,
  770. struct drm_connector_state *conn_state)
  771. {
  772. const struct drm_display_mode *mode;
  773. struct drm_display_mode *adj_mode;
  774. int i = 0;
  775. int ret = 0;
  776. mode = &crtc_state->mode;
  777. adj_mode = &crtc_state->adjusted_mode;
  778. /* perform atomic check on the first physical encoder (master) */
  779. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  780. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  781. if (phys && phys->ops.atomic_check)
  782. ret = phys->ops.atomic_check(phys, crtc_state,
  783. conn_state);
  784. else if (phys && phys->ops.mode_fixup)
  785. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  786. ret = -EINVAL;
  787. if (ret) {
  788. SDE_ERROR_ENC(sde_enc,
  789. "mode unsupported, phys idx %d\n", i);
  790. break;
  791. }
  792. }
  793. return ret;
  794. }
  795. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  796. struct drm_crtc_state *crtc_state, struct drm_connector_state *conn_state,
  797. struct sde_connector_state *sde_conn_state, struct sde_crtc_state *sde_crtc_state)
  798. {
  799. struct drm_display_mode *mode = &crtc_state->adjusted_mode;
  800. int ret = 0;
  801. if (crtc_state->mode_changed || crtc_state->active_changed) {
  802. struct sde_rect mode_roi, roi;
  803. u32 width, height;
  804. sde_crtc_get_resolution(crtc_state->crtc, crtc_state, mode, &width, &height);
  805. mode_roi.x = 0;
  806. mode_roi.y = 0;
  807. mode_roi.w = width;
  808. mode_roi.h = height;
  809. if (sde_conn_state->rois.num_rects) {
  810. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &roi);
  811. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  812. SDE_ERROR_ENC(sde_enc,
  813. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  814. roi.x, roi.y, roi.w, roi.h);
  815. ret = -EINVAL;
  816. }
  817. }
  818. if (sde_crtc_state->user_roi_list.num_rects) {
  819. sde_kms_rect_merge_rectangles(&sde_crtc_state->user_roi_list, &roi);
  820. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  821. SDE_ERROR_ENC(sde_enc,
  822. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  823. roi.x, roi.y, roi.w, roi.h);
  824. ret = -EINVAL;
  825. }
  826. }
  827. }
  828. return ret;
  829. }
  830. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  831. struct drm_crtc_state *crtc_state,
  832. struct drm_connector_state *conn_state,
  833. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  834. struct sde_connector *sde_conn,
  835. struct sde_connector_state *sde_conn_state)
  836. {
  837. int ret = 0;
  838. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  839. struct msm_sub_mode sub_mode;
  840. if (sde_conn && msm_atomic_needs_modeset(crtc_state, conn_state)) {
  841. struct msm_display_topology *topology = NULL;
  842. sub_mode.dsc_mode = sde_connector_get_property(conn_state,
  843. CONNECTOR_PROP_DSC_MODE);
  844. ret = sde_connector_get_mode_info(&sde_conn->base,
  845. adj_mode, &sub_mode, &sde_conn_state->mode_info);
  846. if (ret) {
  847. SDE_ERROR_ENC(sde_enc,
  848. "failed to get mode info, rc = %d\n", ret);
  849. return ret;
  850. }
  851. if (sde_conn_state->mode_info.comp_info.comp_type &&
  852. sde_conn_state->mode_info.comp_info.comp_ratio >=
  853. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  854. SDE_ERROR_ENC(sde_enc,
  855. "invalid compression ratio: %d\n",
  856. sde_conn_state->mode_info.comp_info.comp_ratio);
  857. ret = -EINVAL;
  858. return ret;
  859. }
  860. /* Reserve dynamic resources, indicating atomic_check phase */
  861. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  862. conn_state, true);
  863. if (ret) {
  864. if (ret != -EAGAIN)
  865. SDE_ERROR_ENC(sde_enc,
  866. "RM failed to reserve resources, rc = %d\n", ret);
  867. return ret;
  868. }
  869. /**
  870. * Update connector state with the topology selected for the
  871. * resource set validated. Reset the topology if we are
  872. * de-activating crtc.
  873. */
  874. if (crtc_state->active) {
  875. topology = &sde_conn_state->mode_info.topology;
  876. ret = sde_rm_update_topology(&sde_kms->rm,
  877. conn_state, topology);
  878. if (ret) {
  879. SDE_ERROR_ENC(sde_enc,
  880. "RM failed to update topology, rc: %d\n", ret);
  881. return ret;
  882. }
  883. }
  884. ret = sde_connector_set_blob_data(conn_state->connector,
  885. conn_state,
  886. CONNECTOR_PROP_SDE_INFO);
  887. if (ret) {
  888. SDE_ERROR_ENC(sde_enc,
  889. "connector failed to update info, rc: %d\n",
  890. ret);
  891. return ret;
  892. }
  893. }
  894. return ret;
  895. }
  896. bool sde_encoder_is_line_insertion_supported(struct drm_encoder *drm_enc)
  897. {
  898. struct sde_connector *sde_conn = NULL;
  899. struct sde_kms *sde_kms = NULL;
  900. struct drm_connector *conn = NULL;
  901. if (!drm_enc) {
  902. SDE_ERROR("invalid drm encoder\n");
  903. return false;
  904. }
  905. sde_kms = sde_encoder_get_kms(drm_enc);
  906. if (!sde_kms)
  907. return false;
  908. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  909. if (!conn || !conn->state)
  910. return false;
  911. sde_conn = to_sde_connector(conn);
  912. if (!sde_conn)
  913. return false;
  914. return sde_connector_is_line_insertion_supported(sde_conn);
  915. }
  916. static void _sde_encoder_get_qsync_fps_callback(struct drm_encoder *drm_enc,
  917. u32 *qsync_fps, struct drm_connector_state *conn_state)
  918. {
  919. struct sde_encoder_virt *sde_enc;
  920. int rc = 0;
  921. struct sde_connector *sde_conn;
  922. if (!qsync_fps)
  923. return;
  924. *qsync_fps = 0;
  925. if (!drm_enc) {
  926. SDE_ERROR("invalid drm encoder\n");
  927. return;
  928. }
  929. sde_enc = to_sde_encoder_virt(drm_enc);
  930. if (!sde_enc->cur_master) {
  931. SDE_ERROR("invalid qsync settings %d\n", !sde_enc->cur_master);
  932. return;
  933. }
  934. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  935. if (sde_conn->ops.get_qsync_min_fps)
  936. rc = sde_conn->ops.get_qsync_min_fps(conn_state);
  937. if (rc < 0) {
  938. SDE_ERROR("invalid qsync min fps %d\n", rc);
  939. return;
  940. }
  941. *qsync_fps = rc;
  942. }
  943. static int _sde_encoder_avr_step_check(struct sde_connector *sde_conn,
  944. struct sde_connector_state *sde_conn_state, u32 step)
  945. {
  946. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(sde_conn_state->base.best_encoder);
  947. u32 nom_fps = drm_mode_vrefresh(sde_conn_state->msm_mode.base);
  948. u32 min_fps, req_fps = 0;
  949. u32 vtotal = sde_conn_state->msm_mode.base->vtotal;
  950. bool has_panel_req = sde_enc->disp_info.has_avr_step_req;
  951. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  952. CONNECTOR_PROP_QSYNC_MODE);
  953. if (has_panel_req) {
  954. if (!sde_conn->ops.get_avr_step_req) {
  955. SDE_ERROR("unable to retrieve required step rate\n");
  956. return -EINVAL;
  957. }
  958. req_fps = sde_conn->ops.get_avr_step_req(sde_conn->display, nom_fps);
  959. /* when qsync is enabled, the step fps *must* be set to the panel requirement */
  960. if (qsync_mode && req_fps != step) {
  961. SDE_ERROR("invalid avr_step %u, panel requires %u at nominal %u fps\n",
  962. step, req_fps, nom_fps);
  963. return -EINVAL;
  964. }
  965. }
  966. if (!step)
  967. return 0;
  968. _sde_encoder_get_qsync_fps_callback(sde_conn_state->base.best_encoder, &min_fps,
  969. &sde_conn_state->base);
  970. if (!min_fps || !nom_fps || step % nom_fps || step % min_fps || step < nom_fps ||
  971. (vtotal * nom_fps) % step) {
  972. SDE_ERROR("invalid avr_step rate! nom:%u min:%u step:%u vtotal:%u\n", nom_fps,
  973. min_fps, step, vtotal);
  974. return -EINVAL;
  975. }
  976. return 0;
  977. }
  978. static int _sde_encoder_atomic_check_qsync(struct sde_connector *sde_conn,
  979. struct sde_connector_state *sde_conn_state)
  980. {
  981. int rc = 0;
  982. u32 avr_step;
  983. bool qsync_dirty, has_modeset;
  984. struct drm_connector_state *conn_state = &sde_conn_state->base;
  985. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  986. CONNECTOR_PROP_QSYNC_MODE);
  987. has_modeset = sde_crtc_atomic_check_has_modeset(conn_state->state, conn_state->crtc);
  988. qsync_dirty = msm_property_is_dirty(&sde_conn->property_info,
  989. &sde_conn_state->property_state, CONNECTOR_PROP_QSYNC_MODE);
  990. if (has_modeset && qsync_dirty && (msm_is_mode_seamless_poms(&sde_conn_state->msm_mode) ||
  991. msm_is_mode_seamless_dyn_clk(&sde_conn_state->msm_mode))) {
  992. SDE_ERROR("invalid qsync update during modeset priv flag:%x\n",
  993. sde_conn_state->msm_mode.private_flags);
  994. return -EINVAL;
  995. }
  996. avr_step = sde_connector_get_property(conn_state, CONNECTOR_PROP_AVR_STEP);
  997. if (qsync_dirty || (avr_step != sde_conn->avr_step) || (qsync_mode && has_modeset))
  998. rc = _sde_encoder_avr_step_check(sde_conn, sde_conn_state, avr_step);
  999. return rc;
  1000. }
  1001. static int sde_encoder_virt_atomic_check(
  1002. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  1003. struct drm_connector_state *conn_state)
  1004. {
  1005. struct sde_encoder_virt *sde_enc;
  1006. struct sde_kms *sde_kms;
  1007. const struct drm_display_mode *mode;
  1008. struct drm_display_mode *adj_mode;
  1009. struct sde_connector *sde_conn = NULL;
  1010. struct sde_connector_state *sde_conn_state = NULL;
  1011. struct sde_crtc_state *sde_crtc_state = NULL;
  1012. enum sde_rm_topology_name old_top;
  1013. enum sde_rm_topology_name top_name;
  1014. struct msm_display_info *disp_info;
  1015. int ret = 0;
  1016. if (!drm_enc || !crtc_state || !conn_state) {
  1017. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  1018. !drm_enc, !crtc_state, !conn_state);
  1019. return -EINVAL;
  1020. }
  1021. sde_enc = to_sde_encoder_virt(drm_enc);
  1022. disp_info = &sde_enc->disp_info;
  1023. SDE_DEBUG_ENC(sde_enc, "\n");
  1024. sde_kms = sde_encoder_get_kms(drm_enc);
  1025. if (!sde_kms)
  1026. return -EINVAL;
  1027. mode = &crtc_state->mode;
  1028. adj_mode = &crtc_state->adjusted_mode;
  1029. sde_conn = to_sde_connector(conn_state->connector);
  1030. sde_conn_state = to_sde_connector_state(conn_state);
  1031. sde_crtc_state = to_sde_crtc_state(crtc_state);
  1032. ret = sde_connector_set_msm_mode(conn_state, adj_mode);
  1033. if (ret)
  1034. return ret;
  1035. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  1036. crtc_state->active_changed, crtc_state->connectors_changed);
  1037. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  1038. conn_state);
  1039. if (ret)
  1040. return ret;
  1041. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  1042. conn_state, sde_conn_state, sde_crtc_state);
  1043. if (ret)
  1044. return ret;
  1045. /**
  1046. * record topology in previous atomic state to be able to handle
  1047. * topology transitions correctly.
  1048. */
  1049. old_top = sde_connector_get_property(conn_state,
  1050. CONNECTOR_PROP_TOPOLOGY_NAME);
  1051. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  1052. if (ret)
  1053. return ret;
  1054. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  1055. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  1056. if (ret)
  1057. return ret;
  1058. top_name = sde_connector_get_property(conn_state,
  1059. CONNECTOR_PROP_TOPOLOGY_NAME);
  1060. if ((disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK) && crtc_state->active) {
  1061. if ((top_name != SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) &&
  1062. (top_name != SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)) {
  1063. SDE_ERROR_ENC(sde_enc, "Splitlink check failed, top_name:%d",
  1064. top_name);
  1065. return -EINVAL;
  1066. }
  1067. }
  1068. ret = sde_connector_roi_v1_check_roi(conn_state);
  1069. if (ret) {
  1070. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  1071. ret);
  1072. return ret;
  1073. }
  1074. drm_mode_set_crtcinfo(adj_mode, 0);
  1075. ret = _sde_encoder_atomic_check_qsync(sde_conn, sde_conn_state);
  1076. SDE_EVT32(DRMID(drm_enc), adj_mode->flags,
  1077. sde_conn_state->msm_mode.private_flags,
  1078. old_top, drm_mode_vrefresh(adj_mode), adj_mode->hdisplay,
  1079. adj_mode->vdisplay, adj_mode->htotal, adj_mode->vtotal, ret);
  1080. return ret;
  1081. }
  1082. static void _sde_encoder_get_connector_roi(
  1083. struct sde_encoder_virt *sde_enc,
  1084. struct sde_rect *merged_conn_roi)
  1085. {
  1086. struct drm_connector *drm_conn;
  1087. struct sde_connector_state *c_state;
  1088. if (!sde_enc || !merged_conn_roi)
  1089. return;
  1090. drm_conn = sde_enc->phys_encs[0]->connector;
  1091. if (!drm_conn || !drm_conn->state)
  1092. return;
  1093. c_state = to_sde_connector_state(drm_conn->state);
  1094. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1095. }
  1096. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1097. {
  1098. struct sde_encoder_virt *sde_enc;
  1099. struct drm_connector *drm_conn;
  1100. struct drm_display_mode *adj_mode;
  1101. struct sde_rect roi;
  1102. if (!drm_enc) {
  1103. SDE_ERROR("invalid encoder parameter\n");
  1104. return -EINVAL;
  1105. }
  1106. sde_enc = to_sde_encoder_virt(drm_enc);
  1107. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1108. SDE_ERROR("invalid crtc parameter\n");
  1109. return -EINVAL;
  1110. }
  1111. if (!sde_enc->cur_master) {
  1112. SDE_ERROR("invalid cur_master parameter\n");
  1113. return -EINVAL;
  1114. }
  1115. adj_mode = &sde_enc->cur_master->cached_mode;
  1116. drm_conn = sde_enc->cur_master->connector;
  1117. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1118. if (sde_kms_rect_is_null(&roi)) {
  1119. roi.w = adj_mode->hdisplay;
  1120. roi.h = adj_mode->vdisplay;
  1121. }
  1122. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1123. sizeof(sde_enc->prv_conn_roi));
  1124. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1125. return 0;
  1126. }
  1127. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc, u32 vsync_source)
  1128. {
  1129. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1130. struct sde_kms *sde_kms;
  1131. struct sde_hw_mdp *hw_mdptop;
  1132. struct sde_encoder_virt *sde_enc;
  1133. int i;
  1134. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1135. if (!sde_enc) {
  1136. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1137. return;
  1138. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1139. SDE_ERROR("invalid num phys enc %d/%d\n",
  1140. sde_enc->num_phys_encs,
  1141. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1142. return;
  1143. }
  1144. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1145. if (!sde_kms) {
  1146. SDE_ERROR("invalid sde_kms\n");
  1147. return;
  1148. }
  1149. hw_mdptop = sde_kms->hw_mdp;
  1150. if (!hw_mdptop) {
  1151. SDE_ERROR("invalid mdptop\n");
  1152. return;
  1153. }
  1154. if (hw_mdptop->ops.setup_vsync_source) {
  1155. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1156. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1157. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1158. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1159. vsync_cfg.vsync_source = vsync_source;
  1160. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1161. }
  1162. }
  1163. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1164. struct msm_display_info *disp_info)
  1165. {
  1166. struct sde_encoder_phys *phys;
  1167. struct sde_connector *sde_conn;
  1168. int i;
  1169. u32 vsync_source;
  1170. if (!sde_enc || !disp_info) {
  1171. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1172. sde_enc != NULL, disp_info != NULL);
  1173. return;
  1174. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1175. SDE_ERROR("invalid num phys enc %d/%d\n",
  1176. sde_enc->num_phys_encs,
  1177. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1178. return;
  1179. }
  1180. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1181. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1182. if (disp_info->is_te_using_watchdog_timer || sde_conn->panel_dead)
  1183. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 + sde_enc->te_source;
  1184. else
  1185. vsync_source = sde_enc->te_source;
  1186. SDE_EVT32(DRMID(&sde_enc->base), vsync_source,
  1187. disp_info->is_te_using_watchdog_timer);
  1188. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1189. phys = sde_enc->phys_encs[i];
  1190. if (phys && phys->ops.setup_vsync_source)
  1191. phys->ops.setup_vsync_source(phys, vsync_source, disp_info);
  1192. }
  1193. }
  1194. }
  1195. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  1196. bool watchdog_te)
  1197. {
  1198. struct sde_encoder_virt *sde_enc;
  1199. struct msm_display_info disp_info;
  1200. if (!drm_enc) {
  1201. pr_err("invalid drm encoder\n");
  1202. return -EINVAL;
  1203. }
  1204. sde_enc = to_sde_encoder_virt(drm_enc);
  1205. sde_encoder_control_te(drm_enc, false);
  1206. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1207. disp_info.is_te_using_watchdog_timer = watchdog_te;
  1208. _sde_encoder_update_vsync_source(sde_enc, &disp_info);
  1209. sde_encoder_control_te(drm_enc, true);
  1210. return 0;
  1211. }
  1212. static int _sde_encoder_rsc_client_update_vsync_wait(
  1213. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1214. int wait_vblank_crtc_id)
  1215. {
  1216. int wait_refcount = 0, ret = 0;
  1217. int pipe = -1;
  1218. int wait_count = 0;
  1219. struct drm_crtc *primary_crtc;
  1220. struct drm_crtc *crtc;
  1221. crtc = sde_enc->crtc;
  1222. if (wait_vblank_crtc_id)
  1223. wait_refcount =
  1224. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1225. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1226. SDE_EVTLOG_FUNC_ENTRY);
  1227. if (crtc->base.id != wait_vblank_crtc_id) {
  1228. primary_crtc = drm_crtc_find(drm_enc->dev,
  1229. NULL, wait_vblank_crtc_id);
  1230. if (!primary_crtc) {
  1231. SDE_ERROR_ENC(sde_enc,
  1232. "failed to find primary crtc id %d\n",
  1233. wait_vblank_crtc_id);
  1234. return -EINVAL;
  1235. }
  1236. pipe = drm_crtc_index(primary_crtc);
  1237. }
  1238. /**
  1239. * note: VBLANK is expected to be enabled at this point in
  1240. * resource control state machine if on primary CRTC
  1241. */
  1242. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1243. if (sde_rsc_client_is_state_update_complete(
  1244. sde_enc->rsc_client))
  1245. break;
  1246. if (crtc->base.id == wait_vblank_crtc_id)
  1247. ret = sde_encoder_wait_for_event(drm_enc,
  1248. MSM_ENC_VBLANK);
  1249. else
  1250. drm_wait_one_vblank(drm_enc->dev, pipe);
  1251. if (ret) {
  1252. SDE_ERROR_ENC(sde_enc,
  1253. "wait for vblank failed ret:%d\n", ret);
  1254. /**
  1255. * rsc hardware may hang without vsync. avoid rsc hang
  1256. * by generating the vsync from watchdog timer.
  1257. */
  1258. if (crtc->base.id == wait_vblank_crtc_id)
  1259. sde_encoder_helper_switch_vsync(drm_enc, true);
  1260. }
  1261. }
  1262. if (wait_count >= MAX_RSC_WAIT)
  1263. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1264. SDE_EVTLOG_ERROR);
  1265. if (wait_refcount)
  1266. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1267. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1268. SDE_EVTLOG_FUNC_EXIT);
  1269. return ret;
  1270. }
  1271. static int _sde_encoder_rsc_state_trigger(struct drm_encoder *drm_enc, enum sde_rsc_state rsc_state)
  1272. {
  1273. struct sde_encoder_virt *sde_enc;
  1274. struct msm_display_info *disp_info;
  1275. struct sde_rsc_cmd_config *rsc_config;
  1276. struct drm_crtc *crtc;
  1277. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1278. int ret;
  1279. /**
  1280. * Already checked drm_enc, sde_enc is valid in function
  1281. * _sde_encoder_update_rsc_client() which pass the parameters
  1282. * to this function.
  1283. */
  1284. sde_enc = to_sde_encoder_virt(drm_enc);
  1285. crtc = sde_enc->crtc;
  1286. disp_info = &sde_enc->disp_info;
  1287. rsc_config = &sde_enc->rsc_config;
  1288. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1289. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1290. /* update it only once */
  1291. sde_enc->rsc_state_init = true;
  1292. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1293. rsc_state, rsc_config, crtc->base.id,
  1294. &wait_vblank_crtc_id);
  1295. } else {
  1296. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1297. rsc_state, NULL, crtc->base.id,
  1298. &wait_vblank_crtc_id);
  1299. }
  1300. /**
  1301. * if RSC performed a state change that requires a VBLANK wait, it will
  1302. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1303. *
  1304. * if we are the primary display, we will need to enable and wait
  1305. * locally since we hold the commit thread
  1306. *
  1307. * if we are an external display, we must send a signal to the primary
  1308. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1309. * by the primary panel's VBLANK signals
  1310. */
  1311. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1312. if (ret) {
  1313. SDE_ERROR_ENC(sde_enc, "sde rsc client update failed ret:%d\n", ret);
  1314. } else if (wait_vblank_crtc_id != SDE_RSC_INVALID_CRTC_ID) {
  1315. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1316. sde_enc, wait_vblank_crtc_id);
  1317. }
  1318. return ret;
  1319. }
  1320. static int _sde_encoder_update_rsc_client(
  1321. struct drm_encoder *drm_enc, bool enable)
  1322. {
  1323. struct sde_encoder_virt *sde_enc;
  1324. struct drm_crtc *crtc;
  1325. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1326. struct sde_rsc_cmd_config *rsc_config;
  1327. int ret;
  1328. struct msm_display_info *disp_info;
  1329. struct msm_mode_info *mode_info;
  1330. u32 qsync_mode = 0, v_front_porch;
  1331. struct drm_display_mode *mode;
  1332. bool is_vid_mode;
  1333. struct drm_encoder *enc;
  1334. if (!drm_enc || !drm_enc->dev) {
  1335. SDE_ERROR("invalid encoder arguments\n");
  1336. return -EINVAL;
  1337. }
  1338. sde_enc = to_sde_encoder_virt(drm_enc);
  1339. mode_info = &sde_enc->mode_info;
  1340. crtc = sde_enc->crtc;
  1341. if (!sde_enc->crtc) {
  1342. SDE_ERROR("invalid crtc parameter\n");
  1343. return -EINVAL;
  1344. }
  1345. disp_info = &sde_enc->disp_info;
  1346. rsc_config = &sde_enc->rsc_config;
  1347. if (!sde_enc->rsc_client) {
  1348. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1349. return 0;
  1350. }
  1351. /**
  1352. * only primary command mode panel without Qsync can request CMD state.
  1353. * all other panels/displays can request for VID state including
  1354. * secondary command mode panel.
  1355. * Clone mode encoder can request CLK STATE only.
  1356. */
  1357. if (sde_enc->cur_master) {
  1358. qsync_mode = sde_connector_get_qsync_mode(
  1359. sde_enc->cur_master->connector);
  1360. sde_enc->autorefresh_solver_disable =
  1361. _sde_encoder_is_autorefresh_enabled(sde_enc) ? true : false;
  1362. }
  1363. /* left primary encoder keep vote */
  1364. if (sde_encoder_in_clone_mode(drm_enc)) {
  1365. SDE_EVT32(rsc_state, SDE_EVTLOG_FUNC_CASE1);
  1366. return 0;
  1367. }
  1368. if ((disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1369. (disp_info->display_type && qsync_mode) ||
  1370. sde_enc->autorefresh_solver_disable || mode_info->disable_rsc_solver)
  1371. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1372. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1373. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1374. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1375. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1376. drm_for_each_encoder(enc, drm_enc->dev) {
  1377. if (enc->base.id != drm_enc->base.id &&
  1378. sde_encoder_in_cont_splash(enc))
  1379. rsc_state = SDE_RSC_CLK_STATE;
  1380. }
  1381. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1382. MSM_DISPLAY_VIDEO_MODE);
  1383. mode = &sde_enc->crtc->state->mode;
  1384. v_front_porch = mode->vsync_start - mode->vdisplay;
  1385. /* compare specific items and reconfigure the rsc */
  1386. if ((rsc_config->fps != mode_info->frame_rate) ||
  1387. (rsc_config->vtotal != mode_info->vtotal) ||
  1388. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1389. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1390. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1391. rsc_config->fps = mode_info->frame_rate;
  1392. rsc_config->vtotal = mode_info->vtotal;
  1393. rsc_config->prefill_lines = mode_info->prefill_lines;
  1394. rsc_config->jitter_numer = mode_info->jitter_numer;
  1395. rsc_config->jitter_denom = mode_info->jitter_denom;
  1396. sde_enc->rsc_state_init = false;
  1397. }
  1398. SDE_EVT32(DRMID(drm_enc), rsc_state, qsync_mode,
  1399. rsc_config->fps, sde_enc->rsc_state_init);
  1400. ret = _sde_encoder_rsc_state_trigger(drm_enc, rsc_state);
  1401. return ret;
  1402. }
  1403. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1404. {
  1405. struct sde_encoder_virt *sde_enc;
  1406. int i;
  1407. if (!drm_enc) {
  1408. SDE_ERROR("invalid encoder\n");
  1409. return;
  1410. }
  1411. sde_enc = to_sde_encoder_virt(drm_enc);
  1412. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1413. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1414. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1415. if (phys && phys->ops.irq_control)
  1416. phys->ops.irq_control(phys, enable);
  1417. }
  1418. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1419. }
  1420. /* keep track of the userspace vblank during modeset */
  1421. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1422. u32 sw_event)
  1423. {
  1424. struct sde_encoder_virt *sde_enc;
  1425. bool enable;
  1426. int i;
  1427. if (!drm_enc) {
  1428. SDE_ERROR("invalid encoder\n");
  1429. return;
  1430. }
  1431. sde_enc = to_sde_encoder_virt(drm_enc);
  1432. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1433. sw_event, sde_enc->vblank_enabled);
  1434. /* nothing to do if vblank not enabled by userspace */
  1435. if (!sde_enc->vblank_enabled)
  1436. return;
  1437. /* disable vblank on pre_modeset */
  1438. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1439. enable = false;
  1440. /* enable vblank on post_modeset */
  1441. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1442. enable = true;
  1443. else
  1444. return;
  1445. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1446. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1447. if (phys && phys->ops.control_vblank_irq)
  1448. phys->ops.control_vblank_irq(phys, enable);
  1449. }
  1450. }
  1451. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1452. {
  1453. struct sde_encoder_virt *sde_enc;
  1454. if (!drm_enc)
  1455. return NULL;
  1456. sde_enc = to_sde_encoder_virt(drm_enc);
  1457. return sde_enc->rsc_client;
  1458. }
  1459. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1460. bool enable)
  1461. {
  1462. struct sde_kms *sde_kms;
  1463. struct sde_encoder_virt *sde_enc;
  1464. int rc;
  1465. sde_enc = to_sde_encoder_virt(drm_enc);
  1466. sde_kms = sde_encoder_get_kms(drm_enc);
  1467. if (!sde_kms)
  1468. return -EINVAL;
  1469. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1470. SDE_EVT32(DRMID(drm_enc), enable);
  1471. if (!sde_enc->cur_master) {
  1472. SDE_ERROR("encoder master not set\n");
  1473. return -EINVAL;
  1474. }
  1475. if (enable) {
  1476. /* enable SDE core clks */
  1477. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  1478. if (rc < 0) {
  1479. SDE_ERROR("failed to enable power resource %d\n", rc);
  1480. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1481. return rc;
  1482. }
  1483. sde_enc->elevated_ahb_vote = true;
  1484. /* enable DSI clks */
  1485. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1486. true);
  1487. if (rc) {
  1488. SDE_ERROR("failed to enable clk control %d\n", rc);
  1489. pm_runtime_put_sync(drm_enc->dev->dev);
  1490. return rc;
  1491. }
  1492. /* enable all the irq */
  1493. sde_encoder_irq_control(drm_enc, true);
  1494. _sde_encoder_pm_qos_add_request(drm_enc);
  1495. } else {
  1496. _sde_encoder_pm_qos_remove_request(drm_enc);
  1497. /* disable all the irq */
  1498. sde_encoder_irq_control(drm_enc, false);
  1499. /* disable DSI clks */
  1500. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1501. /* disable SDE core clks */
  1502. pm_runtime_put_sync(drm_enc->dev->dev);
  1503. }
  1504. return 0;
  1505. }
  1506. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1507. bool enable, u32 frame_count)
  1508. {
  1509. struct sde_encoder_virt *sde_enc;
  1510. int i;
  1511. if (!drm_enc) {
  1512. SDE_ERROR("invalid encoder\n");
  1513. return;
  1514. }
  1515. sde_enc = to_sde_encoder_virt(drm_enc);
  1516. if (!sde_enc->misr_reconfigure)
  1517. return;
  1518. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1519. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1520. if (!phys || !phys->ops.setup_misr)
  1521. continue;
  1522. phys->ops.setup_misr(phys, enable, frame_count);
  1523. }
  1524. sde_enc->misr_reconfigure = false;
  1525. }
  1526. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1527. unsigned int type, unsigned int code, int value)
  1528. {
  1529. struct drm_encoder *drm_enc = NULL;
  1530. struct sde_encoder_virt *sde_enc = NULL;
  1531. struct msm_drm_thread *disp_thread = NULL;
  1532. struct msm_drm_private *priv = NULL;
  1533. if (!handle || !handle->handler || !handle->handler->private) {
  1534. SDE_ERROR("invalid encoder for the input event\n");
  1535. return;
  1536. }
  1537. drm_enc = (struct drm_encoder *)handle->handler->private;
  1538. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1539. SDE_ERROR("invalid parameters\n");
  1540. return;
  1541. }
  1542. priv = drm_enc->dev->dev_private;
  1543. sde_enc = to_sde_encoder_virt(drm_enc);
  1544. if (!sde_enc->crtc || (sde_enc->crtc->index
  1545. >= ARRAY_SIZE(priv->disp_thread))) {
  1546. SDE_DEBUG_ENC(sde_enc,
  1547. "invalid cached CRTC: %d or crtc index: %d\n",
  1548. sde_enc->crtc == NULL,
  1549. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1550. return;
  1551. }
  1552. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1553. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1554. kthread_queue_work(&disp_thread->worker,
  1555. &sde_enc->input_event_work);
  1556. }
  1557. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1558. {
  1559. struct sde_encoder_virt *sde_enc;
  1560. if (!drm_enc) {
  1561. SDE_ERROR("invalid encoder\n");
  1562. return;
  1563. }
  1564. sde_enc = to_sde_encoder_virt(drm_enc);
  1565. /* return early if there is no state change */
  1566. if (sde_enc->idle_pc_enabled == enable)
  1567. return;
  1568. sde_enc->idle_pc_enabled = enable;
  1569. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1570. SDE_EVT32(sde_enc->idle_pc_enabled);
  1571. }
  1572. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1573. u32 sw_event)
  1574. {
  1575. struct drm_encoder *drm_enc = &sde_enc->base;
  1576. struct msm_drm_private *priv;
  1577. unsigned int lp, idle_pc_duration;
  1578. struct msm_drm_thread *disp_thread;
  1579. /* return early if called from esd thread */
  1580. if (sde_enc->delay_kickoff)
  1581. return;
  1582. /* set idle timeout based on master connector's lp value */
  1583. if (sde_enc->cur_master)
  1584. lp = sde_connector_get_lp(
  1585. sde_enc->cur_master->connector);
  1586. else
  1587. lp = SDE_MODE_DPMS_ON;
  1588. if ((lp == SDE_MODE_DPMS_LP1) || (lp == SDE_MODE_DPMS_LP2))
  1589. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1590. else
  1591. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1592. priv = drm_enc->dev->dev_private;
  1593. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1594. kthread_mod_delayed_work(
  1595. &disp_thread->worker,
  1596. &sde_enc->delayed_off_work,
  1597. msecs_to_jiffies(idle_pc_duration));
  1598. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1599. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1600. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1601. sw_event);
  1602. }
  1603. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1604. u32 sw_event)
  1605. {
  1606. if (kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work))
  1607. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1608. sw_event);
  1609. }
  1610. void sde_encoder_cancel_delayed_work(struct drm_encoder *encoder)
  1611. {
  1612. struct sde_encoder_virt *sde_enc;
  1613. if (!encoder)
  1614. return;
  1615. sde_enc = to_sde_encoder_virt(encoder);
  1616. _sde_encoder_rc_cancel_delayed(sde_enc, 0);
  1617. }
  1618. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1619. u32 sw_event)
  1620. {
  1621. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1622. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1623. else
  1624. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1625. }
  1626. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1627. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1628. {
  1629. int ret = 0;
  1630. mutex_lock(&sde_enc->rc_lock);
  1631. /* return if the resource control is already in ON state */
  1632. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1633. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1634. sw_event);
  1635. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1636. SDE_EVTLOG_FUNC_CASE1);
  1637. goto end;
  1638. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1639. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1640. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1641. sw_event, sde_enc->rc_state);
  1642. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1643. SDE_EVTLOG_ERROR);
  1644. goto end;
  1645. }
  1646. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1647. sde_encoder_irq_control(drm_enc, true);
  1648. _sde_encoder_pm_qos_add_request(drm_enc);
  1649. } else {
  1650. /* enable all the clks and resources */
  1651. ret = _sde_encoder_resource_control_helper(drm_enc,
  1652. true);
  1653. if (ret) {
  1654. SDE_ERROR_ENC(sde_enc,
  1655. "sw_event:%d, rc in state %d\n",
  1656. sw_event, sde_enc->rc_state);
  1657. SDE_EVT32(DRMID(drm_enc), sw_event,
  1658. sde_enc->rc_state,
  1659. SDE_EVTLOG_ERROR);
  1660. goto end;
  1661. }
  1662. _sde_encoder_update_rsc_client(drm_enc, true);
  1663. }
  1664. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1665. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1666. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1667. end:
  1668. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1669. mutex_unlock(&sde_enc->rc_lock);
  1670. return ret;
  1671. }
  1672. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1673. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1674. {
  1675. /* cancel delayed off work, if any */
  1676. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1677. mutex_lock(&sde_enc->rc_lock);
  1678. if (is_vid_mode &&
  1679. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1680. sde_encoder_irq_control(drm_enc, true);
  1681. }
  1682. /* skip if is already OFF or IDLE, resources are off already */
  1683. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1684. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1685. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1686. sw_event, sde_enc->rc_state);
  1687. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1688. SDE_EVTLOG_FUNC_CASE3);
  1689. goto end;
  1690. }
  1691. /**
  1692. * IRQs are still enabled currently, which allows wait for
  1693. * VBLANK which RSC may require to correctly transition to OFF
  1694. */
  1695. _sde_encoder_update_rsc_client(drm_enc, false);
  1696. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1697. SDE_ENC_RC_STATE_PRE_OFF,
  1698. SDE_EVTLOG_FUNC_CASE3);
  1699. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1700. end:
  1701. mutex_unlock(&sde_enc->rc_lock);
  1702. return 0;
  1703. }
  1704. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1705. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1706. {
  1707. int ret = 0;
  1708. mutex_lock(&sde_enc->rc_lock);
  1709. /* return if the resource control is already in OFF state */
  1710. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1711. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1712. sw_event);
  1713. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1714. SDE_EVTLOG_FUNC_CASE4);
  1715. goto end;
  1716. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1717. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1718. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1719. sw_event, sde_enc->rc_state);
  1720. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1721. SDE_EVTLOG_ERROR);
  1722. ret = -EINVAL;
  1723. goto end;
  1724. }
  1725. /**
  1726. * expect to arrive here only if in either idle state or pre-off
  1727. * and in IDLE state the resources are already disabled
  1728. */
  1729. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1730. _sde_encoder_resource_control_helper(drm_enc, false);
  1731. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1732. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1733. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1734. end:
  1735. mutex_unlock(&sde_enc->rc_lock);
  1736. return ret;
  1737. }
  1738. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1739. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1740. {
  1741. int ret = 0;
  1742. mutex_lock(&sde_enc->rc_lock);
  1743. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1744. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1745. sw_event);
  1746. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1747. SDE_EVTLOG_FUNC_CASE5);
  1748. goto end;
  1749. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1750. /* enable all the clks and resources */
  1751. ret = _sde_encoder_resource_control_helper(drm_enc,
  1752. true);
  1753. if (ret) {
  1754. SDE_ERROR_ENC(sde_enc,
  1755. "sw_event:%d, rc in state %d\n",
  1756. sw_event, sde_enc->rc_state);
  1757. SDE_EVT32(DRMID(drm_enc), sw_event,
  1758. sde_enc->rc_state,
  1759. SDE_EVTLOG_ERROR);
  1760. goto end;
  1761. }
  1762. _sde_encoder_update_rsc_client(drm_enc, true);
  1763. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1764. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1765. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1766. }
  1767. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1768. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1769. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1770. _sde_encoder_pm_qos_remove_request(drm_enc);
  1771. end:
  1772. mutex_unlock(&sde_enc->rc_lock);
  1773. return ret;
  1774. }
  1775. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1776. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1777. {
  1778. int ret = 0;
  1779. mutex_lock(&sde_enc->rc_lock);
  1780. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1781. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1782. sw_event);
  1783. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1784. SDE_EVTLOG_FUNC_CASE5);
  1785. goto end;
  1786. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1787. SDE_ERROR_ENC(sde_enc,
  1788. "sw_event:%d, rc:%d !MODESET state\n",
  1789. sw_event, sde_enc->rc_state);
  1790. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1791. SDE_EVTLOG_ERROR);
  1792. ret = -EINVAL;
  1793. goto end;
  1794. }
  1795. /* toggle te bit to update vsync source for sim cmd mode panels */
  1796. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)
  1797. && sde_enc->disp_info.is_te_using_watchdog_timer) {
  1798. sde_encoder_control_te(drm_enc, false);
  1799. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  1800. sde_encoder_control_te(drm_enc, true);
  1801. }
  1802. _sde_encoder_update_rsc_client(drm_enc, true);
  1803. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1804. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1805. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1806. _sde_encoder_pm_qos_add_request(drm_enc);
  1807. end:
  1808. mutex_unlock(&sde_enc->rc_lock);
  1809. return ret;
  1810. }
  1811. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1812. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1813. {
  1814. struct msm_drm_private *priv;
  1815. struct sde_kms *sde_kms;
  1816. struct drm_crtc *crtc = drm_enc->crtc;
  1817. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1818. struct sde_connector *sde_conn;
  1819. int crtc_id = 0;
  1820. priv = drm_enc->dev->dev_private;
  1821. sde_kms = to_sde_kms(priv->kms);
  1822. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1823. mutex_lock(&sde_enc->rc_lock);
  1824. if (sde_conn->panel_dead) {
  1825. SDE_DEBUG_ENC(sde_enc, "skip idle. Panel in dead state\n");
  1826. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1827. goto end;
  1828. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1829. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1830. sw_event, sde_enc->rc_state);
  1831. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1832. goto end;
  1833. } else if (sde_crtc_frame_pending(sde_enc->crtc) ||
  1834. sde_crtc->kickoff_in_progress) {
  1835. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1836. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1837. sde_crtc_frame_pending(sde_enc->crtc), SDE_EVTLOG_ERROR);
  1838. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1839. goto end;
  1840. }
  1841. crtc_id = drm_crtc_index(crtc);
  1842. if (is_vid_mode) {
  1843. sde_encoder_irq_control(drm_enc, false);
  1844. _sde_encoder_pm_qos_remove_request(drm_enc);
  1845. } else {
  1846. if (priv->event_thread[crtc_id].thread)
  1847. kthread_flush_worker(&priv->event_thread[crtc_id].worker);
  1848. /* disable all the clks and resources */
  1849. _sde_encoder_update_rsc_client(drm_enc, false);
  1850. _sde_encoder_resource_control_helper(drm_enc, false);
  1851. if (!sde_kms->perf.bw_vote_mode)
  1852. memset(&sde_crtc->cur_perf, 0,
  1853. sizeof(struct sde_core_perf_params));
  1854. }
  1855. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1856. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1857. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1858. end:
  1859. mutex_unlock(&sde_enc->rc_lock);
  1860. return 0;
  1861. }
  1862. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1863. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1864. struct msm_drm_private *priv, bool is_vid_mode)
  1865. {
  1866. bool autorefresh_enabled = false;
  1867. struct msm_drm_thread *disp_thread;
  1868. int ret = 0;
  1869. if (!sde_enc->crtc ||
  1870. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1871. SDE_DEBUG_ENC(sde_enc,
  1872. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1873. sde_enc->crtc == NULL,
  1874. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1875. sw_event);
  1876. return -EINVAL;
  1877. }
  1878. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1879. mutex_lock(&sde_enc->rc_lock);
  1880. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1881. if (sde_enc->cur_master &&
  1882. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1883. autorefresh_enabled =
  1884. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1885. sde_enc->cur_master);
  1886. if (autorefresh_enabled) {
  1887. SDE_DEBUG_ENC(sde_enc,
  1888. "not handling early wakeup since auto refresh is enabled\n");
  1889. goto end;
  1890. }
  1891. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1892. kthread_mod_delayed_work(&disp_thread->worker,
  1893. &sde_enc->delayed_off_work,
  1894. msecs_to_jiffies(
  1895. IDLE_POWERCOLLAPSE_DURATION));
  1896. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1897. /* enable all the clks and resources */
  1898. ret = _sde_encoder_resource_control_helper(drm_enc,
  1899. true);
  1900. if (ret) {
  1901. SDE_ERROR_ENC(sde_enc,
  1902. "sw_event:%d, rc in state %d\n",
  1903. sw_event, sde_enc->rc_state);
  1904. SDE_EVT32(DRMID(drm_enc), sw_event,
  1905. sde_enc->rc_state,
  1906. SDE_EVTLOG_ERROR);
  1907. goto end;
  1908. }
  1909. _sde_encoder_update_rsc_client(drm_enc, true);
  1910. /*
  1911. * In some cases, commit comes with slight delay
  1912. * (> 80 ms)after early wake up, prevent clock switch
  1913. * off to avoid jank in next update. So, increase the
  1914. * command mode idle timeout sufficiently to prevent
  1915. * such case.
  1916. */
  1917. kthread_mod_delayed_work(&disp_thread->worker,
  1918. &sde_enc->delayed_off_work,
  1919. msecs_to_jiffies(
  1920. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1921. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1922. }
  1923. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1924. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1925. end:
  1926. mutex_unlock(&sde_enc->rc_lock);
  1927. return ret;
  1928. }
  1929. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1930. u32 sw_event)
  1931. {
  1932. struct sde_encoder_virt *sde_enc;
  1933. struct msm_drm_private *priv;
  1934. int ret = 0;
  1935. bool is_vid_mode = false;
  1936. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1937. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1938. sw_event);
  1939. return -EINVAL;
  1940. }
  1941. sde_enc = to_sde_encoder_virt(drm_enc);
  1942. priv = drm_enc->dev->dev_private;
  1943. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1944. is_vid_mode = true;
  1945. /*
  1946. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1947. * events and return early for other events (ie wb display).
  1948. */
  1949. if (!sde_enc->idle_pc_enabled &&
  1950. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1951. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1952. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1953. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1954. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1955. return 0;
  1956. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1957. sw_event, sde_enc->idle_pc_enabled);
  1958. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1959. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1960. switch (sw_event) {
  1961. case SDE_ENC_RC_EVENT_KICKOFF:
  1962. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1963. is_vid_mode);
  1964. break;
  1965. case SDE_ENC_RC_EVENT_PRE_STOP:
  1966. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1967. is_vid_mode);
  1968. break;
  1969. case SDE_ENC_RC_EVENT_STOP:
  1970. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1971. break;
  1972. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1973. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1974. break;
  1975. case SDE_ENC_RC_EVENT_POST_MODESET:
  1976. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1977. break;
  1978. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1979. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1980. is_vid_mode);
  1981. break;
  1982. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1983. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1984. priv, is_vid_mode);
  1985. break;
  1986. default:
  1987. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1988. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1989. break;
  1990. }
  1991. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1992. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  1993. return ret;
  1994. }
  1995. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  1996. enum sde_intf_mode intf_mode, struct msm_display_mode *adj_mode)
  1997. {
  1998. int i = 0;
  1999. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2000. bool poms_to_vid = msm_is_mode_seamless_poms_to_vid(adj_mode);
  2001. bool poms_to_cmd = msm_is_mode_seamless_poms_to_cmd(adj_mode);
  2002. if (poms_to_vid)
  2003. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  2004. else if (poms_to_cmd)
  2005. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  2006. _sde_encoder_update_rsc_client(drm_enc, true);
  2007. if (intf_mode == INTF_MODE_CMD && poms_to_vid) {
  2008. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2009. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  2010. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  2011. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  2012. SDE_EVTLOG_FUNC_CASE1);
  2013. } else if (intf_mode == INTF_MODE_VIDEO && poms_to_cmd) {
  2014. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2015. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  2016. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  2017. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  2018. SDE_EVTLOG_FUNC_CASE2);
  2019. }
  2020. }
  2021. struct drm_connector *sde_encoder_get_connector(
  2022. struct drm_device *dev, struct drm_encoder *drm_enc)
  2023. {
  2024. struct drm_connector_list_iter conn_iter;
  2025. struct drm_connector *conn = NULL, *conn_search;
  2026. drm_connector_list_iter_begin(dev, &conn_iter);
  2027. drm_for_each_connector_iter(conn_search, &conn_iter) {
  2028. if (conn_search->encoder == drm_enc) {
  2029. conn = conn_search;
  2030. break;
  2031. }
  2032. }
  2033. drm_connector_list_iter_end(&conn_iter);
  2034. return conn;
  2035. }
  2036. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  2037. {
  2038. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2039. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2040. struct sde_rm_hw_iter pp_iter, qdss_iter;
  2041. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  2042. struct sde_rm_hw_request request_hw;
  2043. int i, j;
  2044. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  2045. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2046. sde_enc->hw_pp[i] = NULL;
  2047. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  2048. break;
  2049. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  2050. }
  2051. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2052. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2053. if (phys) {
  2054. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  2055. SDE_HW_BLK_QDSS);
  2056. for (j = 0; j < QDSS_MAX; j++) {
  2057. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  2058. phys->hw_qdss = to_sde_hw_qdss(qdss_iter.hw);
  2059. break;
  2060. }
  2061. }
  2062. }
  2063. }
  2064. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  2065. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2066. sde_enc->hw_dsc[i] = NULL;
  2067. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  2068. break;
  2069. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  2070. }
  2071. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  2072. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2073. sde_enc->hw_vdc[i] = NULL;
  2074. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  2075. break;
  2076. sde_enc->hw_vdc[i] = to_sde_hw_vdc(vdc_iter.hw);
  2077. }
  2078. /* Get PP for DSC configuration */
  2079. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2080. struct sde_hw_pingpong *pp = NULL;
  2081. unsigned long features = 0;
  2082. if (!sde_enc->hw_dsc[i])
  2083. continue;
  2084. request_hw.id = sde_enc->hw_dsc[i]->idx;
  2085. request_hw.type = SDE_HW_BLK_PINGPONG;
  2086. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2087. break;
  2088. pp = to_sde_hw_pingpong(request_hw.hw);
  2089. features = pp->ops.get_hw_caps(pp);
  2090. if (test_bit(SDE_PINGPONG_DSC, &features))
  2091. sde_enc->hw_dsc_pp[i] = pp;
  2092. else
  2093. sde_enc->hw_dsc_pp[i] = NULL;
  2094. }
  2095. }
  2096. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  2097. struct drm_display_mode *adj_mode, struct msm_display_mode *msm_mode, bool pre_modeset)
  2098. {
  2099. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2100. enum sde_intf_mode intf_mode;
  2101. struct drm_display_mode *old_adj_mode = NULL;
  2102. int ret;
  2103. bool is_cmd_mode = false, res_switch = false;
  2104. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2105. is_cmd_mode = true;
  2106. if (pre_modeset) {
  2107. if (sde_enc->cur_master)
  2108. old_adj_mode = &sde_enc->cur_master->cached_mode;
  2109. if (old_adj_mode && is_cmd_mode)
  2110. res_switch = !drm_mode_match(old_adj_mode, adj_mode,
  2111. DRM_MODE_MATCH_TIMINGS);
  2112. if ((res_switch && sde_enc->disp_info.is_te_using_watchdog_timer) ||
  2113. sde_encoder_is_cwb_disabling(drm_enc, drm_enc->crtc)) {
  2114. /*
  2115. * add tx wait for sim panel to avoid wd timer getting
  2116. * updated in middle of frame to avoid early vsync
  2117. */
  2118. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2119. if (ret && ret != -EWOULDBLOCK) {
  2120. SDE_ERROR_ENC(sde_enc, "wait for idle failed %d\n", ret);
  2121. SDE_EVT32(DRMID(drm_enc), ret, SDE_EVTLOG_ERROR);
  2122. return ret;
  2123. }
  2124. }
  2125. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2126. if (msm_is_mode_seamless_dms(msm_mode) ||
  2127. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2128. is_cmd_mode)) {
  2129. /* restore resource state before releasing them */
  2130. ret = sde_encoder_resource_control(drm_enc,
  2131. SDE_ENC_RC_EVENT_PRE_MODESET);
  2132. if (ret) {
  2133. SDE_ERROR_ENC(sde_enc,
  2134. "sde resource control failed: %d\n",
  2135. ret);
  2136. return ret;
  2137. }
  2138. /*
  2139. * Disable dce before switching the mode and after pre-
  2140. * modeset to guarantee previous kickoff has finished.
  2141. */
  2142. sde_encoder_dce_disable(sde_enc);
  2143. } else if (msm_is_mode_seamless_poms(msm_mode)) {
  2144. _sde_encoder_modeset_helper_locked(drm_enc,
  2145. SDE_ENC_RC_EVENT_PRE_MODESET);
  2146. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  2147. msm_mode);
  2148. }
  2149. } else {
  2150. if (msm_is_mode_seamless_dms(msm_mode) ||
  2151. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2152. is_cmd_mode))
  2153. sde_encoder_resource_control(&sde_enc->base,
  2154. SDE_ENC_RC_EVENT_POST_MODESET);
  2155. else if (msm_is_mode_seamless_poms(msm_mode))
  2156. _sde_encoder_modeset_helper_locked(drm_enc,
  2157. SDE_ENC_RC_EVENT_POST_MODESET);
  2158. }
  2159. return 0;
  2160. }
  2161. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2162. struct drm_display_mode *mode,
  2163. struct drm_display_mode *adj_mode)
  2164. {
  2165. struct sde_encoder_virt *sde_enc;
  2166. struct sde_kms *sde_kms;
  2167. struct drm_connector *conn;
  2168. struct sde_connector_state *c_state;
  2169. struct msm_display_mode *msm_mode;
  2170. struct sde_crtc *sde_crtc;
  2171. int i = 0, ret;
  2172. int num_lm, num_intf, num_pp_per_intf;
  2173. if (!drm_enc) {
  2174. SDE_ERROR("invalid encoder\n");
  2175. return;
  2176. }
  2177. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2178. SDE_ERROR("power resource is not enabled\n");
  2179. return;
  2180. }
  2181. sde_kms = sde_encoder_get_kms(drm_enc);
  2182. if (!sde_kms)
  2183. return;
  2184. sde_enc = to_sde_encoder_virt(drm_enc);
  2185. SDE_DEBUG_ENC(sde_enc, "\n");
  2186. SDE_EVT32(DRMID(drm_enc));
  2187. /*
  2188. * cache the crtc in sde_enc on enable for duration of use case
  2189. * for correctly servicing asynchronous irq events and timers
  2190. */
  2191. if (!drm_enc->crtc) {
  2192. SDE_ERROR("invalid crtc\n");
  2193. return;
  2194. }
  2195. sde_enc->crtc = drm_enc->crtc;
  2196. sde_crtc = to_sde_crtc(drm_enc->crtc);
  2197. sde_crtc_set_qos_dirty(drm_enc->crtc);
  2198. /* get and store the mode_info */
  2199. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  2200. if (!conn) {
  2201. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2202. return;
  2203. } else if (!conn->state) {
  2204. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2205. return;
  2206. }
  2207. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  2208. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  2209. c_state = to_sde_connector_state(conn->state);
  2210. if (!c_state) {
  2211. SDE_ERROR_ENC(sde_enc, "could not get connector state");
  2212. return;
  2213. }
  2214. /* cancel delayed off work, if any */
  2215. kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work);
  2216. /* release resources before seamless mode change */
  2217. msm_mode = &c_state->msm_mode;
  2218. ret = sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, true);
  2219. if (ret)
  2220. return;
  2221. /* reserve dynamic resources now, indicating non test-only */
  2222. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state, conn->state, false);
  2223. if (ret) {
  2224. SDE_ERROR_ENC(sde_enc, "failed to reserve hw resources, %d\n", ret);
  2225. return;
  2226. }
  2227. /* assign the reserved HW blocks to this encoder */
  2228. _sde_encoder_virt_populate_hw_res(drm_enc);
  2229. /* determine left HW PP block to map to INTF */
  2230. num_lm = sde_enc->mode_info.topology.num_lm;
  2231. num_intf = sde_enc->mode_info.topology.num_intf;
  2232. num_pp_per_intf = num_lm / num_intf;
  2233. if (!num_pp_per_intf)
  2234. num_pp_per_intf = 1;
  2235. /* perform mode_set on phys_encs */
  2236. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2237. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2238. if (phys) {
  2239. if (!sde_enc->hw_pp[i * num_pp_per_intf]) {
  2240. SDE_ERROR_ENC(sde_enc, "invalid phys %d pp_per_intf %d",
  2241. i, num_pp_per_intf);
  2242. return;
  2243. }
  2244. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  2245. phys->connector = conn;
  2246. if (phys->ops.mode_set)
  2247. phys->ops.mode_set(phys, mode, adj_mode,
  2248. &sde_crtc->reinit_crtc_mixers);
  2249. }
  2250. }
  2251. /* update resources after seamless mode change */
  2252. sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, false);
  2253. }
  2254. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  2255. {
  2256. struct sde_encoder_virt *sde_enc;
  2257. struct sde_encoder_phys *phys;
  2258. int i;
  2259. if (!drm_enc) {
  2260. SDE_ERROR("invalid parameters\n");
  2261. return;
  2262. }
  2263. sde_enc = to_sde_encoder_virt(drm_enc);
  2264. if (!sde_enc) {
  2265. SDE_ERROR("invalid sde encoder\n");
  2266. return;
  2267. }
  2268. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2269. phys = sde_enc->phys_encs[i];
  2270. if (phys && phys->ops.control_te)
  2271. phys->ops.control_te(phys, enable);
  2272. }
  2273. }
  2274. static int _sde_encoder_input_connect(struct input_handler *handler,
  2275. struct input_dev *dev, const struct input_device_id *id)
  2276. {
  2277. struct input_handle *handle;
  2278. int rc = 0;
  2279. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2280. if (!handle)
  2281. return -ENOMEM;
  2282. handle->dev = dev;
  2283. handle->handler = handler;
  2284. handle->name = handler->name;
  2285. rc = input_register_handle(handle);
  2286. if (rc) {
  2287. pr_err("failed to register input handle\n");
  2288. goto error;
  2289. }
  2290. rc = input_open_device(handle);
  2291. if (rc) {
  2292. pr_err("failed to open input device\n");
  2293. goto error_unregister;
  2294. }
  2295. return 0;
  2296. error_unregister:
  2297. input_unregister_handle(handle);
  2298. error:
  2299. kfree(handle);
  2300. return rc;
  2301. }
  2302. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2303. {
  2304. input_close_device(handle);
  2305. input_unregister_handle(handle);
  2306. kfree(handle);
  2307. }
  2308. /**
  2309. * Structure for specifying event parameters on which to receive callbacks.
  2310. * This structure will trigger a callback in case of a touch event (specified by
  2311. * EV_ABS) where there is a change in X and Y coordinates,
  2312. */
  2313. static const struct input_device_id sde_input_ids[] = {
  2314. {
  2315. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2316. .evbit = { BIT_MASK(EV_ABS) },
  2317. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2318. BIT_MASK(ABS_MT_POSITION_X) |
  2319. BIT_MASK(ABS_MT_POSITION_Y) },
  2320. },
  2321. { },
  2322. };
  2323. static void _sde_encoder_input_handler_register(
  2324. struct drm_encoder *drm_enc)
  2325. {
  2326. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2327. int rc;
  2328. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2329. !sde_enc->input_event_enabled)
  2330. return;
  2331. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2332. sde_enc->input_handler->private = sde_enc;
  2333. /* register input handler if not already registered */
  2334. rc = input_register_handler(sde_enc->input_handler);
  2335. if (rc) {
  2336. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2337. rc);
  2338. kfree(sde_enc->input_handler);
  2339. }
  2340. }
  2341. }
  2342. static void _sde_encoder_input_handler_unregister(
  2343. struct drm_encoder *drm_enc)
  2344. {
  2345. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2346. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2347. !sde_enc->input_event_enabled)
  2348. return;
  2349. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2350. input_unregister_handler(sde_enc->input_handler);
  2351. sde_enc->input_handler->private = NULL;
  2352. }
  2353. }
  2354. static int _sde_encoder_input_handler(
  2355. struct sde_encoder_virt *sde_enc)
  2356. {
  2357. struct input_handler *input_handler = NULL;
  2358. int rc = 0;
  2359. if (sde_enc->input_handler) {
  2360. SDE_ERROR_ENC(sde_enc,
  2361. "input_handle is active. unexpected\n");
  2362. return -EINVAL;
  2363. }
  2364. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2365. if (!input_handler)
  2366. return -ENOMEM;
  2367. input_handler->event = sde_encoder_input_event_handler;
  2368. input_handler->connect = _sde_encoder_input_connect;
  2369. input_handler->disconnect = _sde_encoder_input_disconnect;
  2370. input_handler->name = "sde";
  2371. input_handler->id_table = sde_input_ids;
  2372. sde_enc->input_handler = input_handler;
  2373. return rc;
  2374. }
  2375. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2376. {
  2377. struct sde_encoder_virt *sde_enc = NULL;
  2378. struct sde_kms *sde_kms;
  2379. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2380. SDE_ERROR("invalid parameters\n");
  2381. return;
  2382. }
  2383. sde_kms = sde_encoder_get_kms(drm_enc);
  2384. if (!sde_kms)
  2385. return;
  2386. sde_enc = to_sde_encoder_virt(drm_enc);
  2387. if (!sde_enc || !sde_enc->cur_master) {
  2388. SDE_DEBUG("invalid sde encoder/master\n");
  2389. return;
  2390. }
  2391. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2392. sde_enc->cur_master->hw_mdptop &&
  2393. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2394. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2395. sde_enc->cur_master->hw_mdptop);
  2396. if (sde_enc->cur_master->hw_mdptop &&
  2397. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc &&
  2398. !sde_in_trusted_vm(sde_kms))
  2399. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2400. sde_enc->cur_master->hw_mdptop,
  2401. sde_kms->catalog);
  2402. if (sde_enc->cur_master->hw_ctl &&
  2403. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2404. !sde_enc->cur_master->cont_splash_enabled)
  2405. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2406. sde_enc->cur_master->hw_ctl,
  2407. &sde_enc->cur_master->intf_cfg_v1);
  2408. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2409. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2410. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2411. _sde_encoder_control_fal10_veto(drm_enc, true);
  2412. }
  2413. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2414. {
  2415. struct sde_kms *sde_kms;
  2416. void *dither_cfg = NULL;
  2417. int ret = 0, i = 0;
  2418. size_t len = 0;
  2419. enum sde_rm_topology_name topology;
  2420. struct drm_encoder *drm_enc;
  2421. struct msm_display_dsc_info *dsc = NULL;
  2422. struct sde_encoder_virt *sde_enc;
  2423. struct sde_hw_pingpong *hw_pp;
  2424. u32 bpp, bpc;
  2425. int num_lm;
  2426. if (!phys || !phys->connector || !phys->hw_pp ||
  2427. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2428. return;
  2429. sde_kms = sde_encoder_get_kms(phys->parent);
  2430. if (!sde_kms)
  2431. return;
  2432. topology = sde_connector_get_topology_name(phys->connector);
  2433. if ((topology == SDE_RM_TOPOLOGY_NONE) ||
  2434. ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2435. (phys->split_role == ENC_ROLE_SLAVE)))
  2436. return;
  2437. drm_enc = phys->parent;
  2438. sde_enc = to_sde_encoder_virt(drm_enc);
  2439. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2440. bpc = dsc->config.bits_per_component;
  2441. bpp = dsc->config.bits_per_pixel;
  2442. /* disable dither for 10 bpp or 10bpc dsc config */
  2443. if (bpp == 10 || bpc == 10) {
  2444. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2445. return;
  2446. }
  2447. ret = sde_connector_get_dither_cfg(phys->connector,
  2448. phys->connector->state, &dither_cfg,
  2449. &len, sde_enc->idle_pc_restore);
  2450. /* skip reg writes when return values are invalid or no data */
  2451. if (ret && ret == -ENODATA)
  2452. return;
  2453. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2454. for (i = 0; i < num_lm; i++) {
  2455. hw_pp = sde_enc->hw_pp[i];
  2456. phys->hw_pp->ops.setup_dither(hw_pp,
  2457. dither_cfg, len);
  2458. }
  2459. }
  2460. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2461. {
  2462. struct sde_encoder_virt *sde_enc = NULL;
  2463. int i;
  2464. if (!drm_enc) {
  2465. SDE_ERROR("invalid encoder\n");
  2466. return;
  2467. }
  2468. sde_enc = to_sde_encoder_virt(drm_enc);
  2469. if (!sde_enc->cur_master) {
  2470. SDE_DEBUG("virt encoder has no master\n");
  2471. return;
  2472. }
  2473. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2474. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2475. sde_enc->idle_pc_restore = true;
  2476. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2477. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2478. if (!phys)
  2479. continue;
  2480. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2481. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2482. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2483. phys->ops.restore(phys);
  2484. _sde_encoder_setup_dither(phys);
  2485. }
  2486. if (sde_enc->cur_master->ops.restore)
  2487. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2488. _sde_encoder_virt_enable_helper(drm_enc);
  2489. sde_encoder_control_te(drm_enc, true);
  2490. /*
  2491. * During IPC misr ctl register is reset.
  2492. * Need to reconfigure misr after every IPC.
  2493. */
  2494. if (atomic_read(&sde_enc->misr_enable))
  2495. sde_enc->misr_reconfigure = true;
  2496. }
  2497. static void sde_encoder_populate_encoder_phys(struct drm_encoder *drm_enc,
  2498. struct sde_encoder_virt *sde_enc, struct msm_display_mode *msm_mode)
  2499. {
  2500. struct msm_compression_info *comp_info = &sde_enc->mode_info.comp_info;
  2501. struct msm_display_info *disp_info = &sde_enc->disp_info;
  2502. int i;
  2503. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2504. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2505. if (!phys)
  2506. continue;
  2507. phys->comp_type = comp_info->comp_type;
  2508. phys->comp_ratio = comp_info->comp_ratio;
  2509. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2510. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2511. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2512. phys->dsc_extra_pclk_cycle_cnt =
  2513. comp_info->dsc_info.pclk_per_line;
  2514. phys->dsc_extra_disp_width =
  2515. comp_info->dsc_info.extra_width;
  2516. phys->dce_bytes_per_line =
  2517. comp_info->dsc_info.bytes_per_pkt *
  2518. comp_info->dsc_info.pkt_per_line;
  2519. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2520. phys->dce_bytes_per_line =
  2521. comp_info->vdc_info.bytes_per_pkt *
  2522. comp_info->vdc_info.pkt_per_line;
  2523. }
  2524. if (phys != sde_enc->cur_master) {
  2525. /**
  2526. * on DMS request, the encoder will be enabled
  2527. * already. Invoke restore to reconfigure the
  2528. * new mode.
  2529. */
  2530. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2531. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2532. phys->ops.restore)
  2533. phys->ops.restore(phys);
  2534. else if (phys->ops.enable)
  2535. phys->ops.enable(phys);
  2536. }
  2537. if (atomic_read(&sde_enc->misr_enable) && phys->ops.setup_misr &&
  2538. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2539. phys->ops.setup_misr(phys, true,
  2540. sde_enc->misr_frame_count);
  2541. }
  2542. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2543. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2544. sde_enc->cur_master->ops.restore)
  2545. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2546. else if (sde_enc->cur_master->ops.enable)
  2547. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2548. }
  2549. static void sde_encoder_off_work(struct kthread_work *work)
  2550. {
  2551. struct sde_encoder_virt *sde_enc = container_of(work,
  2552. struct sde_encoder_virt, delayed_off_work.work);
  2553. struct drm_encoder *drm_enc;
  2554. if (!sde_enc) {
  2555. SDE_ERROR("invalid sde encoder\n");
  2556. return;
  2557. }
  2558. drm_enc = &sde_enc->base;
  2559. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2560. sde_encoder_idle_request(drm_enc);
  2561. SDE_ATRACE_END("sde_encoder_off_work");
  2562. }
  2563. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2564. {
  2565. struct sde_encoder_virt *sde_enc = NULL;
  2566. bool has_master_enc = false;
  2567. int i, ret = 0;
  2568. struct sde_connector_state *c_state;
  2569. struct drm_display_mode *cur_mode = NULL;
  2570. struct msm_display_mode *msm_mode;
  2571. if (!drm_enc || !drm_enc->crtc) {
  2572. SDE_ERROR("invalid encoder\n");
  2573. return;
  2574. }
  2575. sde_enc = to_sde_encoder_virt(drm_enc);
  2576. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2577. SDE_ERROR("power resource is not enabled\n");
  2578. return;
  2579. }
  2580. if (!sde_enc->crtc)
  2581. sde_enc->crtc = drm_enc->crtc;
  2582. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2583. SDE_DEBUG_ENC(sde_enc, "\n");
  2584. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2585. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2586. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2587. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2588. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2589. sde_enc->cur_master = phys;
  2590. has_master_enc = true;
  2591. break;
  2592. }
  2593. }
  2594. if (!has_master_enc) {
  2595. sde_enc->cur_master = NULL;
  2596. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2597. return;
  2598. }
  2599. _sde_encoder_input_handler_register(drm_enc);
  2600. c_state = to_sde_connector_state(sde_enc->cur_master->connector->state);
  2601. if (!c_state) {
  2602. SDE_ERROR("invalid connector state\n");
  2603. return;
  2604. }
  2605. msm_mode = &c_state->msm_mode;
  2606. if ((drm_enc->crtc->state->connectors_changed &&
  2607. sde_encoder_in_clone_mode(drm_enc)) ||
  2608. !(msm_is_mode_seamless_vrr(msm_mode)
  2609. || msm_is_mode_seamless_dms(msm_mode)
  2610. || msm_is_mode_seamless_dyn_clk(msm_mode)))
  2611. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2612. sde_encoder_off_work);
  2613. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2614. if (ret) {
  2615. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2616. ret);
  2617. return;
  2618. }
  2619. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2620. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2621. /* turn off vsync_in to update tear check configuration */
  2622. sde_encoder_control_te(drm_enc, false);
  2623. sde_encoder_populate_encoder_phys(drm_enc, sde_enc, msm_mode);
  2624. _sde_encoder_virt_enable_helper(drm_enc);
  2625. sde_encoder_control_te(drm_enc, true);
  2626. }
  2627. void sde_encoder_virt_reset(struct drm_encoder *drm_enc)
  2628. {
  2629. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2630. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2631. int i = 0;
  2632. _sde_encoder_control_fal10_veto(drm_enc, false);
  2633. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2634. if (sde_enc->phys_encs[i]) {
  2635. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2636. sde_enc->phys_encs[i]->connector = NULL;
  2637. }
  2638. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2639. }
  2640. sde_enc->cur_master = NULL;
  2641. /*
  2642. * clear the cached crtc in sde_enc on use case finish, after all the
  2643. * outstanding events and timers have been completed
  2644. */
  2645. sde_enc->crtc = NULL;
  2646. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2647. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2648. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2649. }
  2650. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2651. {
  2652. struct sde_encoder_virt *sde_enc = NULL;
  2653. struct sde_connector *sde_conn;
  2654. struct sde_kms *sde_kms;
  2655. enum sde_intf_mode intf_mode;
  2656. int ret, i = 0;
  2657. if (!drm_enc) {
  2658. SDE_ERROR("invalid encoder\n");
  2659. return;
  2660. } else if (!drm_enc->dev) {
  2661. SDE_ERROR("invalid dev\n");
  2662. return;
  2663. } else if (!drm_enc->dev->dev_private) {
  2664. SDE_ERROR("invalid dev_private\n");
  2665. return;
  2666. }
  2667. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2668. SDE_ERROR("power resource is not enabled\n");
  2669. return;
  2670. }
  2671. sde_enc = to_sde_encoder_virt(drm_enc);
  2672. if (!sde_enc->cur_master) {
  2673. SDE_ERROR("Invalid cur_master\n");
  2674. return;
  2675. }
  2676. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  2677. SDE_DEBUG_ENC(sde_enc, "\n");
  2678. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2679. if (!sde_kms)
  2680. return;
  2681. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2682. SDE_EVT32(DRMID(drm_enc));
  2683. if (!sde_encoder_in_clone_mode(drm_enc)) {
  2684. /* disable autorefresh */
  2685. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2686. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2687. if (phys && phys->ops.disable_autorefresh)
  2688. phys->ops.disable_autorefresh(phys);
  2689. }
  2690. /* wait for idle */
  2691. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2692. }
  2693. _sde_encoder_input_handler_unregister(drm_enc);
  2694. flush_delayed_work(&sde_conn->status_work);
  2695. /*
  2696. * For primary command mode and video mode encoders, execute the
  2697. * resource control pre-stop operations before the physical encoders
  2698. * are disabled, to allow the rsc to transition its states properly.
  2699. *
  2700. * For other encoder types, rsc should not be enabled until after
  2701. * they have been fully disabled, so delay the pre-stop operations
  2702. * until after the physical disable calls have returned.
  2703. */
  2704. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2705. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2706. sde_encoder_resource_control(drm_enc,
  2707. SDE_ENC_RC_EVENT_PRE_STOP);
  2708. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2709. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2710. if (phys && phys->ops.disable)
  2711. phys->ops.disable(phys);
  2712. }
  2713. } else {
  2714. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2715. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2716. if (phys && phys->ops.disable)
  2717. phys->ops.disable(phys);
  2718. }
  2719. sde_encoder_resource_control(drm_enc,
  2720. SDE_ENC_RC_EVENT_PRE_STOP);
  2721. }
  2722. /*
  2723. * disable dce after the transfer is complete (for command mode)
  2724. * and after physical encoder is disabled, to make sure timing
  2725. * engine is already disabled (for video mode).
  2726. */
  2727. if (!sde_in_trusted_vm(sde_kms))
  2728. sde_encoder_dce_disable(sde_enc);
  2729. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2730. /* reset connector topology name property */
  2731. if (sde_enc->cur_master && sde_enc->cur_master->connector &&
  2732. sde_enc->crtc && sde_enc->crtc->state->active_changed) {
  2733. ret = sde_rm_update_topology(&sde_kms->rm,
  2734. sde_enc->cur_master->connector->state, NULL);
  2735. if (ret) {
  2736. SDE_ERROR_ENC(sde_enc, "RM failed to update topology, rc: %d\n", ret);
  2737. return;
  2738. }
  2739. }
  2740. if (!sde_encoder_in_clone_mode(drm_enc))
  2741. sde_encoder_virt_reset(drm_enc);
  2742. }
  2743. static void _trigger_encoder_hw_fences_override(struct sde_kms *sde_kms, struct sde_hw_ctl *ctl)
  2744. {
  2745. /* trigger hw-fences override signal */
  2746. if (sde_kms && sde_kms->catalog->hw_fence_rev && ctl->ops.hw_fence_trigger_sw_override)
  2747. ctl->ops.hw_fence_trigger_sw_override(ctl);
  2748. }
  2749. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2750. struct sde_encoder_phys_wb *wb_enc)
  2751. {
  2752. struct sde_encoder_virt *sde_enc;
  2753. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2754. struct sde_ctl_flush_cfg cfg;
  2755. struct sde_hw_dsc *hw_dsc = NULL;
  2756. int i;
  2757. ctl->ops.reset(ctl);
  2758. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2759. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2760. if (wb_enc) {
  2761. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2762. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2763. false, phys_enc->hw_pp->idx);
  2764. if (ctl->ops.update_bitmask)
  2765. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_WB,
  2766. wb_enc->hw_wb->idx, true);
  2767. }
  2768. } else {
  2769. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2770. if (sde_enc->phys_encs[i] && phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2771. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2772. sde_enc->phys_encs[i]->hw_intf, false,
  2773. sde_enc->phys_encs[i]->hw_pp->idx);
  2774. if (ctl->ops.update_bitmask)
  2775. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_INTF,
  2776. sde_enc->phys_encs[i]->hw_intf->idx, true);
  2777. }
  2778. }
  2779. }
  2780. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2781. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2782. if (ctl->ops.update_bitmask && phys_enc->hw_pp->merge_3d)
  2783. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_MERGE_3D,
  2784. phys_enc->hw_pp->merge_3d->idx, true);
  2785. }
  2786. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2787. phys_enc->hw_pp) {
  2788. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2789. false, phys_enc->hw_pp->idx);
  2790. if (ctl->ops.update_bitmask)
  2791. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_CDM,
  2792. phys_enc->hw_cdm->idx, true);
  2793. }
  2794. if (phys_enc->hw_dnsc_blur && phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk &&
  2795. phys_enc->hw_pp) {
  2796. phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk(phys_enc->hw_dnsc_blur,
  2797. false, phys_enc->hw_pp->idx, phys_enc->in_clone_mode);
  2798. if (ctl->ops.update_dnsc_blur_bitmask)
  2799. ctl->ops.update_dnsc_blur_bitmask(ctl, phys_enc->hw_dnsc_blur->idx, true);
  2800. }
  2801. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2802. ctl->ops.reset_post_disable)
  2803. ctl->ops.reset_post_disable(ctl, &phys_enc->intf_cfg_v1,
  2804. phys_enc->hw_pp->merge_3d ?
  2805. phys_enc->hw_pp->merge_3d->idx : 0);
  2806. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2807. hw_dsc = sde_enc->hw_dsc[i];
  2808. if (hw_dsc && hw_dsc->ops.bind_pingpong_blk) {
  2809. hw_dsc->ops.bind_pingpong_blk(hw_dsc, false, PINGPONG_MAX);
  2810. if (ctl->ops.update_bitmask)
  2811. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_DSC, hw_dsc->idx, true);
  2812. }
  2813. }
  2814. _trigger_encoder_hw_fences_override(phys_enc->sde_kms, ctl);
  2815. sde_crtc_disable_cp_features(sde_enc->base.crtc);
  2816. ctl->ops.get_pending_flush(ctl, &cfg);
  2817. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2818. ctl->ops.trigger_flush(ctl);
  2819. ctl->ops.trigger_start(ctl);
  2820. ctl->ops.clear_pending_flush(ctl);
  2821. }
  2822. void sde_encoder_helper_phys_reset(struct sde_encoder_phys *phys_enc)
  2823. {
  2824. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2825. struct sde_ctl_flush_cfg cfg;
  2826. ctl->ops.reset(ctl);
  2827. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2828. ctl->ops.get_pending_flush(ctl, &cfg);
  2829. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2830. ctl->ops.trigger_flush(ctl);
  2831. ctl->ops.trigger_start(ctl);
  2832. }
  2833. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2834. enum sde_intf_type type, u32 controller_id)
  2835. {
  2836. int i = 0;
  2837. for (i = 0; i < catalog->intf_count; i++) {
  2838. if (catalog->intf[i].type == type
  2839. && catalog->intf[i].controller_id == controller_id) {
  2840. return catalog->intf[i].id;
  2841. }
  2842. }
  2843. return INTF_MAX;
  2844. }
  2845. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2846. enum sde_intf_type type, u32 controller_id)
  2847. {
  2848. if (controller_id < catalog->wb_count)
  2849. return catalog->wb[controller_id].id;
  2850. return WB_MAX;
  2851. }
  2852. void sde_encoder_hw_fence_status(struct sde_kms *sde_kms,
  2853. struct drm_crtc *crtc, struct sde_hw_ctl *hw_ctl)
  2854. {
  2855. u64 start_timestamp, end_timestamp;
  2856. if (!sde_kms || !hw_ctl || !sde_kms->hw_mdp) {
  2857. SDE_ERROR("invalid inputs\n");
  2858. return;
  2859. }
  2860. if ((sde_kms->debugfs_hw_fence & SDE_INPUT_HW_FENCE_TIMESTAMP)
  2861. && sde_kms->hw_mdp->ops.hw_fence_input_status) {
  2862. sde_kms->hw_mdp->ops.hw_fence_input_status(sde_kms->hw_mdp,
  2863. &start_timestamp, &end_timestamp);
  2864. trace_sde_hw_fence_status(crtc->base.id, "input",
  2865. start_timestamp, end_timestamp);
  2866. }
  2867. if ((sde_kms->debugfs_hw_fence & SDE_OUTPUT_HW_FENCE_TIMESTAMP)
  2868. && hw_ctl->ops.hw_fence_output_status) {
  2869. hw_ctl->ops.hw_fence_output_status(hw_ctl,
  2870. &start_timestamp, &end_timestamp);
  2871. trace_sde_hw_fence_status(crtc->base.id, "output",
  2872. start_timestamp, end_timestamp);
  2873. }
  2874. }
  2875. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2876. struct drm_crtc *crtc)
  2877. {
  2878. struct sde_hw_uidle *uidle;
  2879. struct sde_uidle_cntr cntr;
  2880. struct sde_uidle_status status;
  2881. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2882. pr_err("invalid params %d %d\n",
  2883. !sde_kms, !crtc);
  2884. return;
  2885. }
  2886. /* check if perf counters are enabled and setup */
  2887. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2888. return;
  2889. uidle = sde_kms->hw_uidle;
  2890. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2891. && uidle->ops.uidle_get_status) {
  2892. uidle->ops.uidle_get_status(uidle, &status);
  2893. trace_sde_perf_uidle_status(
  2894. crtc->base.id,
  2895. status.uidle_danger_status_0,
  2896. status.uidle_danger_status_1,
  2897. status.uidle_safe_status_0,
  2898. status.uidle_safe_status_1,
  2899. status.uidle_idle_status_0,
  2900. status.uidle_idle_status_1,
  2901. status.uidle_fal_status_0,
  2902. status.uidle_fal_status_1,
  2903. status.uidle_status,
  2904. status.uidle_en_fal10);
  2905. }
  2906. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2907. && uidle->ops.uidle_get_cntr) {
  2908. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2909. trace_sde_perf_uidle_cntr(
  2910. crtc->base.id,
  2911. cntr.fal1_gate_cntr,
  2912. cntr.fal10_gate_cntr,
  2913. cntr.fal_wait_gate_cntr,
  2914. cntr.fal1_num_transitions_cntr,
  2915. cntr.fal10_num_transitions_cntr,
  2916. cntr.min_gate_cntr,
  2917. cntr.max_gate_cntr);
  2918. }
  2919. }
  2920. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2921. struct sde_encoder_phys *phy_enc)
  2922. {
  2923. struct sde_encoder_virt *sde_enc = NULL;
  2924. unsigned long lock_flags;
  2925. ktime_t ts = 0;
  2926. if (!drm_enc || !phy_enc || !phy_enc->sde_kms)
  2927. return;
  2928. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2929. sde_enc = to_sde_encoder_virt(drm_enc);
  2930. /*
  2931. * calculate accurate vsync timestamp when available
  2932. * set current time otherwise
  2933. */
  2934. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, phy_enc->sde_kms->catalog->features))
  2935. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2936. if (!ts)
  2937. ts = ktime_get();
  2938. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2939. phy_enc->last_vsync_timestamp = ts;
  2940. atomic_inc(&phy_enc->vsync_cnt);
  2941. if (sde_enc->crtc_vblank_cb)
  2942. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data, ts);
  2943. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2944. if (phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2945. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2946. if (phy_enc->sde_kms->debugfs_hw_fence)
  2947. sde_encoder_hw_fence_status(phy_enc->sde_kms, sde_enc->crtc, phy_enc->hw_ctl);
  2948. SDE_EVT32(DRMID(drm_enc), ktime_to_us(ts), atomic_read(&phy_enc->vsync_cnt));
  2949. SDE_ATRACE_END("encoder_vblank_callback");
  2950. }
  2951. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2952. struct sde_encoder_phys *phy_enc)
  2953. {
  2954. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2955. if (!phy_enc)
  2956. return;
  2957. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2958. atomic_inc(&phy_enc->underrun_cnt);
  2959. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2960. if (sde_enc->cur_master &&
  2961. sde_enc->cur_master->ops.get_underrun_line_count)
  2962. sde_enc->cur_master->ops.get_underrun_line_count(
  2963. sde_enc->cur_master);
  2964. trace_sde_encoder_underrun(DRMID(drm_enc),
  2965. atomic_read(&phy_enc->underrun_cnt));
  2966. if (phy_enc->sde_kms &&
  2967. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2968. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2969. SDE_DBG_CTRL("stop_ftrace");
  2970. SDE_DBG_CTRL("panic_underrun");
  2971. SDE_ATRACE_END("encoder_underrun_callback");
  2972. }
  2973. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2974. void (*vbl_cb)(void *, ktime_t), void *vbl_data)
  2975. {
  2976. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2977. unsigned long lock_flags;
  2978. bool enable;
  2979. int i;
  2980. enable = vbl_cb ? true : false;
  2981. if (!drm_enc) {
  2982. SDE_ERROR("invalid encoder\n");
  2983. return;
  2984. }
  2985. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  2986. SDE_EVT32(DRMID(drm_enc), enable);
  2987. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2988. sde_enc->crtc_vblank_cb = vbl_cb;
  2989. sde_enc->crtc_vblank_cb_data = vbl_data;
  2990. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2991. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2992. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2993. if (phys && phys->ops.control_vblank_irq)
  2994. phys->ops.control_vblank_irq(phys, enable);
  2995. }
  2996. sde_enc->vblank_enabled = enable;
  2997. }
  2998. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2999. void (*frame_event_cb)(void *, u32 event, ktime_t ts),
  3000. struct drm_crtc *crtc)
  3001. {
  3002. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3003. unsigned long lock_flags;
  3004. bool enable;
  3005. enable = frame_event_cb ? true : false;
  3006. if (!drm_enc) {
  3007. SDE_ERROR("invalid encoder\n");
  3008. return;
  3009. }
  3010. SDE_DEBUG_ENC(sde_enc, "\n");
  3011. SDE_EVT32(DRMID(drm_enc), enable, 0);
  3012. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3013. sde_enc->crtc_frame_event_cb = frame_event_cb;
  3014. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  3015. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3016. }
  3017. static void sde_encoder_frame_done_callback(
  3018. struct drm_encoder *drm_enc,
  3019. struct sde_encoder_phys *ready_phys, u32 event)
  3020. {
  3021. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3022. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3023. unsigned int i;
  3024. bool trigger = true;
  3025. bool is_cmd_mode = false;
  3026. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3027. ktime_t ts = 0;
  3028. if (!sde_kms || !sde_enc->cur_master) {
  3029. SDE_ERROR("invalid param: sde_kms %pK, cur_master %pK\n",
  3030. sde_kms, sde_enc->cur_master);
  3031. return;
  3032. }
  3033. sde_enc->crtc_frame_event_cb_data.connector =
  3034. sde_enc->cur_master->connector;
  3035. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  3036. is_cmd_mode = true;
  3037. /* get precise vsync timestamp for retire fence, if precise vsync timestamp is enabled */
  3038. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, sde_kms->catalog->features) &&
  3039. (event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  3040. (!(event & (SDE_ENCODER_FRAME_EVENT_ERROR | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD))))
  3041. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  3042. /*
  3043. * get current ktime for other events and when precise timestamp is not
  3044. * available for retire-fence
  3045. */
  3046. if (!ts)
  3047. ts = ktime_get();
  3048. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  3049. | SDE_ENCODER_FRAME_EVENT_ERROR
  3050. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode
  3051. && !sde_encoder_check_ctl_done_support(drm_enc)) {
  3052. if (ready_phys->connector)
  3053. topology = sde_connector_get_topology_name(
  3054. ready_phys->connector);
  3055. /* One of the physical encoders has become idle */
  3056. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3057. if (sde_enc->phys_encs[i] == ready_phys) {
  3058. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  3059. atomic_read(&sde_enc->frame_done_cnt[i]));
  3060. if (!atomic_add_unless(
  3061. &sde_enc->frame_done_cnt[i], 1, 2)) {
  3062. SDE_EVT32(DRMID(drm_enc), event,
  3063. ready_phys->intf_idx,
  3064. SDE_EVTLOG_ERROR);
  3065. SDE_ERROR_ENC(sde_enc,
  3066. "intf idx:%d, event:%d\n",
  3067. ready_phys->intf_idx, event);
  3068. return;
  3069. }
  3070. }
  3071. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  3072. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  3073. trigger = false;
  3074. }
  3075. if (trigger) {
  3076. if (sde_enc->crtc_frame_event_cb)
  3077. sde_enc->crtc_frame_event_cb(
  3078. &sde_enc->crtc_frame_event_cb_data, event, ts);
  3079. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3080. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  3081. -1, 0);
  3082. }
  3083. } else if (sde_enc->crtc_frame_event_cb) {
  3084. sde_enc->crtc_frame_event_cb(&sde_enc->crtc_frame_event_cb_data, event, ts);
  3085. }
  3086. }
  3087. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  3088. {
  3089. struct sde_encoder_virt *sde_enc;
  3090. if (!drm_enc) {
  3091. SDE_ERROR("invalid drm encoder\n");
  3092. return -EINVAL;
  3093. }
  3094. sde_enc = to_sde_encoder_virt(drm_enc);
  3095. sde_encoder_resource_control(&sde_enc->base,
  3096. SDE_ENC_RC_EVENT_ENTER_IDLE);
  3097. return 0;
  3098. }
  3099. /**
  3100. * _sde_encoder_update_retire_txq - update tx queue for a retire hw fence
  3101. * phys: Pointer to physical encoder structure
  3102. *
  3103. */
  3104. static inline void _sde_encoder_update_retire_txq(struct sde_encoder_phys *phys,
  3105. struct sde_kms *sde_kms)
  3106. {
  3107. struct sde_connector *c_conn;
  3108. int line_count;
  3109. c_conn = to_sde_connector(phys->connector);
  3110. if (!c_conn) {
  3111. SDE_ERROR("invalid connector");
  3112. return;
  3113. }
  3114. line_count = sde_connector_get_property(phys->connector->state,
  3115. CONNECTOR_PROP_EARLY_FENCE_LINE);
  3116. if (c_conn->hwfence_wb_retire_fences_enable)
  3117. sde_fence_update_hw_fences_txq(c_conn->retire_fence, false, line_count,
  3118. sde_kms->debugfs_hw_fence);
  3119. }
  3120. /**
  3121. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  3122. * drm_enc: Pointer to drm encoder structure
  3123. * phys: Pointer to physical encoder structure
  3124. * extra_flush: Additional bit mask to include in flush trigger
  3125. * config_changed: if true new config is applied, avoid increment of retire
  3126. * count if false
  3127. */
  3128. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  3129. struct sde_encoder_phys *phys,
  3130. struct sde_ctl_flush_cfg *extra_flush,
  3131. bool config_changed)
  3132. {
  3133. struct sde_hw_ctl *ctl;
  3134. unsigned long lock_flags;
  3135. struct sde_encoder_virt *sde_enc;
  3136. int pend_ret_fence_cnt;
  3137. struct sde_connector *c_conn;
  3138. if (!drm_enc || !phys) {
  3139. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  3140. !drm_enc, !phys);
  3141. return;
  3142. }
  3143. sde_enc = to_sde_encoder_virt(drm_enc);
  3144. c_conn = to_sde_connector(phys->connector);
  3145. if (!phys->hw_pp) {
  3146. SDE_ERROR("invalid pingpong hw\n");
  3147. return;
  3148. }
  3149. ctl = phys->hw_ctl;
  3150. if (!ctl || !phys->ops.trigger_flush) {
  3151. SDE_ERROR("missing ctl/trigger cb\n");
  3152. return;
  3153. }
  3154. if (phys->split_role == ENC_ROLE_SKIP) {
  3155. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  3156. "skip flush pp%d ctl%d\n",
  3157. phys->hw_pp->idx - PINGPONG_0,
  3158. ctl->idx - CTL_0);
  3159. return;
  3160. }
  3161. /* update pending counts and trigger kickoff ctl flush atomically */
  3162. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3163. if (phys->ops.is_master && phys->ops.is_master(phys) && config_changed) {
  3164. atomic_inc(&phys->pending_retire_fence_cnt);
  3165. atomic_inc(&phys->pending_ctl_start_cnt);
  3166. }
  3167. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  3168. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  3169. ctl->ops.update_bitmask) {
  3170. /* perform peripheral flush on every frame update for dp dsc */
  3171. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  3172. phys->comp_ratio && c_conn->ops.update_pps) {
  3173. c_conn->ops.update_pps(phys->connector, NULL,
  3174. c_conn->display);
  3175. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  3176. phys->hw_intf->idx, 1);
  3177. }
  3178. if (sde_enc->dynamic_hdr_updated)
  3179. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  3180. phys->hw_intf->idx, 1);
  3181. }
  3182. if ((extra_flush && extra_flush->pending_flush_mask)
  3183. && ctl->ops.update_pending_flush)
  3184. ctl->ops.update_pending_flush(ctl, extra_flush);
  3185. phys->ops.trigger_flush(phys);
  3186. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3187. if (ctl->ops.get_pending_flush) {
  3188. struct sde_ctl_flush_cfg pending_flush = {0,};
  3189. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3190. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3191. ctl->idx - CTL_0,
  3192. pending_flush.pending_flush_mask,
  3193. pend_ret_fence_cnt);
  3194. } else {
  3195. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3196. ctl->idx - CTL_0,
  3197. pend_ret_fence_cnt);
  3198. }
  3199. }
  3200. /**
  3201. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3202. * phys: Pointer to physical encoder structure
  3203. */
  3204. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3205. {
  3206. struct sde_hw_ctl *ctl;
  3207. struct sde_encoder_virt *sde_enc;
  3208. if (!phys) {
  3209. SDE_ERROR("invalid argument(s)\n");
  3210. return;
  3211. }
  3212. if (!phys->hw_pp) {
  3213. SDE_ERROR("invalid pingpong hw\n");
  3214. return;
  3215. }
  3216. if (!phys->parent) {
  3217. SDE_ERROR("invalid parent\n");
  3218. return;
  3219. }
  3220. /* avoid ctrl start for encoder in clone mode */
  3221. if (phys->in_clone_mode)
  3222. return;
  3223. ctl = phys->hw_ctl;
  3224. sde_enc = to_sde_encoder_virt(phys->parent);
  3225. if (phys->split_role == ENC_ROLE_SKIP) {
  3226. SDE_DEBUG_ENC(sde_enc,
  3227. "skip start pp%d ctl%d\n",
  3228. phys->hw_pp->idx - PINGPONG_0,
  3229. ctl->idx - CTL_0);
  3230. return;
  3231. }
  3232. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3233. phys->ops.trigger_start(phys);
  3234. }
  3235. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3236. {
  3237. struct sde_hw_ctl *ctl;
  3238. if (!phys_enc) {
  3239. SDE_ERROR("invalid encoder\n");
  3240. return;
  3241. }
  3242. ctl = phys_enc->hw_ctl;
  3243. if (ctl && ctl->ops.trigger_flush)
  3244. ctl->ops.trigger_flush(ctl);
  3245. }
  3246. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3247. {
  3248. struct sde_hw_ctl *ctl;
  3249. if (!phys_enc) {
  3250. SDE_ERROR("invalid encoder\n");
  3251. return;
  3252. }
  3253. ctl = phys_enc->hw_ctl;
  3254. if (ctl && ctl->ops.trigger_start) {
  3255. ctl->ops.trigger_start(ctl);
  3256. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3257. }
  3258. }
  3259. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3260. {
  3261. struct sde_encoder_virt *sde_enc;
  3262. struct sde_connector *sde_con;
  3263. void *sde_con_disp;
  3264. struct sde_hw_ctl *ctl;
  3265. int rc;
  3266. if (!phys_enc) {
  3267. SDE_ERROR("invalid encoder\n");
  3268. return;
  3269. }
  3270. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3271. ctl = phys_enc->hw_ctl;
  3272. if (!ctl || !ctl->ops.reset)
  3273. return;
  3274. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3275. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3276. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3277. phys_enc->connector) {
  3278. sde_con = to_sde_connector(phys_enc->connector);
  3279. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3280. if (sde_con->ops.soft_reset) {
  3281. rc = sde_con->ops.soft_reset(sde_con_disp);
  3282. if (rc) {
  3283. SDE_ERROR_ENC(sde_enc,
  3284. "connector soft reset failure\n");
  3285. SDE_DBG_DUMP(SDE_DBG_BUILT_IN_ALL, "panic");
  3286. }
  3287. }
  3288. }
  3289. phys_enc->enable_state = SDE_ENC_ENABLED;
  3290. }
  3291. void sde_encoder_helper_update_out_fence_txq(struct sde_encoder_virt *sde_enc, bool is_vid)
  3292. {
  3293. struct sde_crtc *sde_crtc;
  3294. struct sde_kms *sde_kms = NULL;
  3295. if (!sde_enc || !sde_enc->crtc) {
  3296. SDE_ERROR("invalid encoder %d\n", !sde_enc);
  3297. return;
  3298. }
  3299. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3300. if (!sde_kms) {
  3301. SDE_ERROR("invalid kms\n");
  3302. return;
  3303. }
  3304. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3305. SDE_EVT32(DRMID(sde_enc->crtc), is_vid);
  3306. sde_fence_update_hw_fences_txq(sde_crtc->output_fence, is_vid, 0, sde_kms ?
  3307. sde_kms->debugfs_hw_fence : 0);
  3308. }
  3309. /**
  3310. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3311. * Iterate through the physical encoders and perform consolidated flush
  3312. * and/or control start triggering as needed. This is done in the virtual
  3313. * encoder rather than the individual physical ones in order to handle
  3314. * use cases that require visibility into multiple physical encoders at
  3315. * a time.
  3316. * sde_enc: Pointer to virtual encoder structure
  3317. * config_changed: if true new config is applied. Avoid regdma_flush and
  3318. * incrementing the retire count if false.
  3319. */
  3320. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc,
  3321. bool config_changed)
  3322. {
  3323. struct sde_hw_ctl *ctl;
  3324. uint32_t i;
  3325. struct sde_ctl_flush_cfg pending_flush = {0,};
  3326. u32 pending_kickoff_cnt;
  3327. struct msm_drm_private *priv = NULL;
  3328. struct sde_kms *sde_kms = NULL;
  3329. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3330. bool is_regdma_blocking = false, is_vid_mode = false;
  3331. struct sde_crtc *sde_crtc;
  3332. if (!sde_enc) {
  3333. SDE_ERROR("invalid encoder\n");
  3334. return;
  3335. }
  3336. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3337. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3338. is_vid_mode = true;
  3339. is_regdma_blocking = (is_vid_mode ||
  3340. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3341. /* don't perform flush/start operations for slave encoders */
  3342. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3343. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3344. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3345. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3346. continue;
  3347. ctl = phys->hw_ctl;
  3348. if (!ctl)
  3349. continue;
  3350. if (phys->connector)
  3351. topology = sde_connector_get_topology_name(
  3352. phys->connector);
  3353. if (!phys->ops.needs_single_flush ||
  3354. !phys->ops.needs_single_flush(phys)) {
  3355. if (config_changed && ctl->ops.reg_dma_flush)
  3356. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3357. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0,
  3358. config_changed);
  3359. } else if (ctl->ops.get_pending_flush) {
  3360. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3361. }
  3362. }
  3363. /* for split flush, combine pending flush masks and send to master */
  3364. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3365. ctl = sde_enc->cur_master->hw_ctl;
  3366. if (config_changed && ctl->ops.reg_dma_flush)
  3367. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3368. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3369. &pending_flush,
  3370. config_changed);
  3371. }
  3372. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3373. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3374. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3375. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3376. continue;
  3377. if (!phys->ops.needs_single_flush ||
  3378. !phys->ops.needs_single_flush(phys)) {
  3379. pending_kickoff_cnt =
  3380. sde_encoder_phys_inc_pending(phys);
  3381. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3382. } else {
  3383. pending_kickoff_cnt =
  3384. sde_encoder_phys_inc_pending(phys);
  3385. SDE_EVT32(pending_kickoff_cnt,
  3386. pending_flush.pending_flush_mask, SDE_EVTLOG_FUNC_CASE2);
  3387. }
  3388. }
  3389. if (atomic_read(&sde_enc->misr_enable))
  3390. sde_encoder_misr_configure(&sde_enc->base, true,
  3391. sde_enc->misr_frame_count);
  3392. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3393. if (crtc_misr_info.misr_enable && sde_crtc &&
  3394. sde_crtc->misr_reconfigure) {
  3395. sde_crtc_misr_setup(sde_enc->crtc, true,
  3396. crtc_misr_info.misr_frame_count);
  3397. sde_crtc->misr_reconfigure = false;
  3398. }
  3399. _sde_encoder_trigger_start(sde_enc->cur_master);
  3400. if (sde_enc->elevated_ahb_vote) {
  3401. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3402. priv = sde_enc->base.dev->dev_private;
  3403. if (sde_kms != NULL) {
  3404. sde_power_scale_reg_bus(&priv->phandle,
  3405. VOTE_INDEX_LOW,
  3406. false);
  3407. }
  3408. sde_enc->elevated_ahb_vote = false;
  3409. }
  3410. }
  3411. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3412. struct drm_encoder *drm_enc,
  3413. unsigned long *affected_displays,
  3414. int num_active_phys)
  3415. {
  3416. struct sde_encoder_virt *sde_enc;
  3417. struct sde_encoder_phys *master;
  3418. enum sde_rm_topology_name topology;
  3419. bool is_right_only;
  3420. if (!drm_enc || !affected_displays)
  3421. return;
  3422. sde_enc = to_sde_encoder_virt(drm_enc);
  3423. master = sde_enc->cur_master;
  3424. if (!master || !master->connector)
  3425. return;
  3426. topology = sde_connector_get_topology_name(master->connector);
  3427. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3428. return;
  3429. /*
  3430. * For pingpong split, the slave pingpong won't generate IRQs. For
  3431. * right-only updates, we can't swap pingpongs, or simply swap the
  3432. * master/slave assignment, we actually have to swap the interfaces
  3433. * so that the master physical encoder will use a pingpong/interface
  3434. * that generates irqs on which to wait.
  3435. */
  3436. is_right_only = !test_bit(0, affected_displays) &&
  3437. test_bit(1, affected_displays);
  3438. if (is_right_only && !sde_enc->intfs_swapped) {
  3439. /* right-only update swap interfaces */
  3440. swap(sde_enc->phys_encs[0]->intf_idx,
  3441. sde_enc->phys_encs[1]->intf_idx);
  3442. sde_enc->intfs_swapped = true;
  3443. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3444. /* left-only or full update, swap back */
  3445. swap(sde_enc->phys_encs[0]->intf_idx,
  3446. sde_enc->phys_encs[1]->intf_idx);
  3447. sde_enc->intfs_swapped = false;
  3448. }
  3449. SDE_DEBUG_ENC(sde_enc,
  3450. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3451. is_right_only, sde_enc->intfs_swapped,
  3452. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3453. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3454. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3455. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3456. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3457. *affected_displays);
  3458. /* ppsplit always uses master since ppslave invalid for irqs*/
  3459. if (num_active_phys == 1)
  3460. *affected_displays = BIT(0);
  3461. }
  3462. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3463. struct sde_encoder_kickoff_params *params)
  3464. {
  3465. struct sde_encoder_virt *sde_enc;
  3466. struct sde_encoder_phys *phys;
  3467. int i, num_active_phys;
  3468. bool master_assigned = false;
  3469. if (!drm_enc || !params)
  3470. return;
  3471. sde_enc = to_sde_encoder_virt(drm_enc);
  3472. if (sde_enc->num_phys_encs <= 1)
  3473. return;
  3474. /* count bits set */
  3475. num_active_phys = hweight_long(params->affected_displays);
  3476. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3477. params->affected_displays, num_active_phys);
  3478. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3479. num_active_phys);
  3480. /* for left/right only update, ppsplit master switches interface */
  3481. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3482. &params->affected_displays, num_active_phys);
  3483. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3484. enum sde_enc_split_role prv_role, new_role;
  3485. bool active = false;
  3486. phys = sde_enc->phys_encs[i];
  3487. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3488. continue;
  3489. active = test_bit(i, &params->affected_displays);
  3490. prv_role = phys->split_role;
  3491. if (active && num_active_phys == 1)
  3492. new_role = ENC_ROLE_SOLO;
  3493. else if (active && !master_assigned)
  3494. new_role = ENC_ROLE_MASTER;
  3495. else if (active)
  3496. new_role = ENC_ROLE_SLAVE;
  3497. else
  3498. new_role = ENC_ROLE_SKIP;
  3499. phys->ops.update_split_role(phys, new_role);
  3500. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3501. sde_enc->cur_master = phys;
  3502. master_assigned = true;
  3503. }
  3504. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3505. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3506. phys->split_role, active);
  3507. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3508. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3509. phys->split_role, active, num_active_phys);
  3510. }
  3511. }
  3512. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3513. {
  3514. struct sde_encoder_virt *sde_enc;
  3515. struct msm_display_info *disp_info;
  3516. if (!drm_enc) {
  3517. SDE_ERROR("invalid encoder\n");
  3518. return false;
  3519. }
  3520. sde_enc = to_sde_encoder_virt(drm_enc);
  3521. disp_info = &sde_enc->disp_info;
  3522. return (disp_info->curr_panel_mode == mode);
  3523. }
  3524. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3525. {
  3526. struct sde_encoder_virt *sde_enc;
  3527. struct sde_encoder_phys *phys;
  3528. unsigned int i;
  3529. struct sde_hw_ctl *ctl;
  3530. if (!drm_enc) {
  3531. SDE_ERROR("invalid encoder\n");
  3532. return;
  3533. }
  3534. sde_enc = to_sde_encoder_virt(drm_enc);
  3535. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3536. phys = sde_enc->phys_encs[i];
  3537. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3538. sde_encoder_check_curr_mode(drm_enc,
  3539. MSM_DISPLAY_CMD_MODE)) {
  3540. ctl = phys->hw_ctl;
  3541. if (ctl->ops.trigger_pending)
  3542. /* update only for command mode primary ctl */
  3543. ctl->ops.trigger_pending(ctl);
  3544. }
  3545. }
  3546. sde_enc->idle_pc_restore = false;
  3547. }
  3548. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3549. {
  3550. struct sde_encoder_virt *sde_enc = container_of(work,
  3551. struct sde_encoder_virt, esd_trigger_work);
  3552. if (!sde_enc) {
  3553. SDE_ERROR("invalid sde encoder\n");
  3554. return;
  3555. }
  3556. sde_encoder_resource_control(&sde_enc->base,
  3557. SDE_ENC_RC_EVENT_KICKOFF);
  3558. }
  3559. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3560. {
  3561. struct sde_encoder_virt *sde_enc = container_of(work,
  3562. struct sde_encoder_virt, input_event_work);
  3563. if (!sde_enc) {
  3564. SDE_ERROR("invalid sde encoder\n");
  3565. return;
  3566. }
  3567. sde_encoder_resource_control(&sde_enc->base,
  3568. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3569. }
  3570. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  3571. {
  3572. struct sde_encoder_virt *sde_enc = container_of(work,
  3573. struct sde_encoder_virt, early_wakeup_work);
  3574. struct sde_kms *sde_kms = to_sde_kms(ddev_to_msm_kms(sde_enc->base.dev));
  3575. if (!sde_kms)
  3576. return;
  3577. sde_vm_lock(sde_kms);
  3578. if (!sde_vm_owns_hw(sde_kms)) {
  3579. sde_vm_unlock(sde_kms);
  3580. SDE_DEBUG("skip early wakeup for ENC-%d, HW is owned by other VM\n",
  3581. DRMID(&sde_enc->base));
  3582. return;
  3583. }
  3584. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  3585. sde_encoder_resource_control(&sde_enc->base,
  3586. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3587. SDE_ATRACE_END("encoder_early_wakeup");
  3588. sde_vm_unlock(sde_kms);
  3589. }
  3590. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  3591. {
  3592. struct sde_encoder_virt *sde_enc = NULL;
  3593. struct msm_drm_thread *disp_thread = NULL;
  3594. struct msm_drm_private *priv = NULL;
  3595. priv = drm_enc->dev->dev_private;
  3596. sde_enc = to_sde_encoder_virt(drm_enc);
  3597. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  3598. SDE_DEBUG_ENC(sde_enc,
  3599. "should only early wake up command mode display\n");
  3600. return;
  3601. }
  3602. if (!sde_enc->crtc || (sde_enc->crtc->index
  3603. >= ARRAY_SIZE(priv->event_thread))) {
  3604. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  3605. sde_enc->crtc == NULL,
  3606. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  3607. return;
  3608. }
  3609. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  3610. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  3611. kthread_queue_work(&disp_thread->worker,
  3612. &sde_enc->early_wakeup_work);
  3613. SDE_ATRACE_END("queue_early_wakeup_work");
  3614. }
  3615. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3616. {
  3617. static const uint64_t timeout_us = 50000;
  3618. static const uint64_t sleep_us = 20;
  3619. struct sde_encoder_virt *sde_enc;
  3620. ktime_t cur_ktime, exp_ktime;
  3621. uint32_t line_count, tmp, i;
  3622. if (!drm_enc) {
  3623. SDE_ERROR("invalid encoder\n");
  3624. return -EINVAL;
  3625. }
  3626. sde_enc = to_sde_encoder_virt(drm_enc);
  3627. if (!sde_enc->cur_master ||
  3628. !sde_enc->cur_master->ops.get_line_count) {
  3629. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3630. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3631. return -EINVAL;
  3632. }
  3633. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3634. line_count = sde_enc->cur_master->ops.get_line_count(
  3635. sde_enc->cur_master);
  3636. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3637. tmp = line_count;
  3638. line_count = sde_enc->cur_master->ops.get_line_count(
  3639. sde_enc->cur_master);
  3640. if (line_count < tmp) {
  3641. SDE_EVT32(DRMID(drm_enc), line_count);
  3642. return 0;
  3643. }
  3644. cur_ktime = ktime_get();
  3645. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3646. break;
  3647. usleep_range(sleep_us / 2, sleep_us);
  3648. }
  3649. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3650. return -ETIMEDOUT;
  3651. }
  3652. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3653. {
  3654. struct drm_encoder *drm_enc;
  3655. struct sde_rm_hw_iter rm_iter;
  3656. bool lm_valid = false;
  3657. bool intf_valid = false;
  3658. if (!phys_enc || !phys_enc->parent) {
  3659. SDE_ERROR("invalid encoder\n");
  3660. return -EINVAL;
  3661. }
  3662. drm_enc = phys_enc->parent;
  3663. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3664. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3665. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3666. phys_enc->has_intf_te)) {
  3667. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3668. SDE_HW_BLK_INTF);
  3669. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3670. struct sde_hw_intf *hw_intf = to_sde_hw_intf(rm_iter.hw);
  3671. if (!hw_intf)
  3672. continue;
  3673. if (phys_enc->hw_ctl->ops.update_bitmask)
  3674. phys_enc->hw_ctl->ops.update_bitmask(
  3675. phys_enc->hw_ctl,
  3676. SDE_HW_FLUSH_INTF,
  3677. hw_intf->idx, 1);
  3678. intf_valid = true;
  3679. }
  3680. if (!intf_valid) {
  3681. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3682. "intf not found to flush\n");
  3683. return -EFAULT;
  3684. }
  3685. } else {
  3686. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3687. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3688. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(rm_iter.hw);
  3689. if (!hw_lm)
  3690. continue;
  3691. /* update LM flush for HW without INTF TE */
  3692. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3693. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3694. phys_enc->hw_ctl,
  3695. hw_lm->idx, 1);
  3696. lm_valid = true;
  3697. }
  3698. if (!lm_valid) {
  3699. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3700. "lm not found to flush\n");
  3701. return -EFAULT;
  3702. }
  3703. }
  3704. return 0;
  3705. }
  3706. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3707. struct sde_encoder_virt *sde_enc)
  3708. {
  3709. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3710. struct sde_hw_mdp *mdptop = NULL;
  3711. sde_enc->dynamic_hdr_updated = false;
  3712. if (sde_enc->cur_master) {
  3713. mdptop = sde_enc->cur_master->hw_mdptop;
  3714. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3715. sde_enc->cur_master->connector);
  3716. }
  3717. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3718. return;
  3719. if (mdptop->ops.set_hdr_plus_metadata) {
  3720. sde_enc->dynamic_hdr_updated = true;
  3721. mdptop->ops.set_hdr_plus_metadata(
  3722. mdptop, dhdr_meta->dynamic_hdr_payload,
  3723. dhdr_meta->dynamic_hdr_payload_size,
  3724. sde_enc->cur_master->intf_idx == INTF_0 ?
  3725. 0 : 1);
  3726. }
  3727. }
  3728. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3729. {
  3730. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3731. struct sde_encoder_phys *phys;
  3732. int i;
  3733. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3734. phys = sde_enc->phys_encs[i];
  3735. if (phys && phys->ops.hw_reset)
  3736. phys->ops.hw_reset(phys);
  3737. }
  3738. }
  3739. static int _sde_encoder_prepare_for_kickoff_processing(struct drm_encoder *drm_enc,
  3740. struct sde_encoder_kickoff_params *params,
  3741. struct sde_encoder_virt *sde_enc,
  3742. struct sde_kms *sde_kms,
  3743. bool needs_hw_reset, bool is_cmd_mode)
  3744. {
  3745. int rc, ret = 0;
  3746. /* if any phys needs reset, reset all phys, in-order */
  3747. if (needs_hw_reset)
  3748. sde_encoder_needs_hw_reset(drm_enc);
  3749. _sde_encoder_update_master(drm_enc, params);
  3750. _sde_encoder_update_roi(drm_enc);
  3751. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3752. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3753. if (rc) {
  3754. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3755. sde_enc->cur_master->connector->base.id, rc);
  3756. ret = rc;
  3757. }
  3758. }
  3759. if (sde_enc->cur_master &&
  3760. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3761. !sde_enc->cur_master->cont_splash_enabled)) {
  3762. rc = sde_encoder_dce_setup(sde_enc, params);
  3763. if (rc) {
  3764. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3765. ret = rc;
  3766. }
  3767. }
  3768. sde_encoder_dce_flush(sde_enc);
  3769. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3770. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3771. sde_enc->cur_master, sde_kms->qdss_enabled);
  3772. return ret;
  3773. }
  3774. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3775. struct sde_encoder_kickoff_params *params)
  3776. {
  3777. struct sde_encoder_virt *sde_enc;
  3778. struct sde_encoder_phys *phys, *cur_master;
  3779. struct sde_kms *sde_kms = NULL;
  3780. struct sde_crtc *sde_crtc;
  3781. bool needs_hw_reset = false, is_cmd_mode;
  3782. int i, rc, ret = 0;
  3783. struct msm_display_info *disp_info;
  3784. if (!drm_enc || !params || !drm_enc->dev ||
  3785. !drm_enc->dev->dev_private) {
  3786. SDE_ERROR("invalid args\n");
  3787. return -EINVAL;
  3788. }
  3789. sde_enc = to_sde_encoder_virt(drm_enc);
  3790. sde_kms = sde_encoder_get_kms(drm_enc);
  3791. if (!sde_kms)
  3792. return -EINVAL;
  3793. disp_info = &sde_enc->disp_info;
  3794. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3795. SDE_DEBUG_ENC(sde_enc, "\n");
  3796. SDE_EVT32(DRMID(drm_enc));
  3797. cur_master = sde_enc->cur_master;
  3798. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  3799. if (cur_master && cur_master->connector)
  3800. sde_enc->frame_trigger_mode =
  3801. sde_connector_get_property(cur_master->connector->state,
  3802. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3803. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3804. /* prepare for next kickoff, may include waiting on previous kickoff */
  3805. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3806. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3807. phys = sde_enc->phys_encs[i];
  3808. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3809. params->recovery_events_enabled =
  3810. sde_enc->recovery_events_enabled;
  3811. if (phys) {
  3812. if (phys->ops.prepare_for_kickoff) {
  3813. rc = phys->ops.prepare_for_kickoff(
  3814. phys, params);
  3815. if (rc)
  3816. ret = rc;
  3817. }
  3818. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3819. needs_hw_reset = true;
  3820. _sde_encoder_setup_dither(phys);
  3821. if (sde_enc->cur_master &&
  3822. sde_connector_is_qsync_updated(
  3823. sde_enc->cur_master->connector))
  3824. _helper_flush_qsync(phys);
  3825. }
  3826. }
  3827. if (is_cmd_mode && sde_enc->cur_master &&
  3828. (sde_connector_is_qsync_updated(sde_enc->cur_master->connector) ||
  3829. _sde_encoder_is_autorefresh_enabled(sde_enc)))
  3830. _sde_encoder_update_rsc_client(drm_enc, true);
  3831. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3832. if (rc) {
  3833. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3834. ret = rc;
  3835. goto end;
  3836. }
  3837. ret = _sde_encoder_prepare_for_kickoff_processing(drm_enc, params, sde_enc, sde_kms,
  3838. needs_hw_reset, is_cmd_mode);
  3839. end:
  3840. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3841. return ret;
  3842. }
  3843. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool config_changed)
  3844. {
  3845. struct sde_encoder_virt *sde_enc;
  3846. struct sde_encoder_phys *phys;
  3847. struct sde_kms *sde_kms;
  3848. unsigned int i;
  3849. if (!drm_enc) {
  3850. SDE_ERROR("invalid encoder\n");
  3851. return;
  3852. }
  3853. SDE_ATRACE_BEGIN("encoder_kickoff");
  3854. sde_enc = to_sde_encoder_virt(drm_enc);
  3855. SDE_DEBUG_ENC(sde_enc, "\n");
  3856. if (sde_enc->delay_kickoff) {
  3857. u32 loop_count = 20;
  3858. u32 sleep = DELAY_KICKOFF_POLL_TIMEOUT_US / loop_count;
  3859. for (i = 0; i < loop_count; i++) {
  3860. usleep_range(sleep, sleep * 2);
  3861. if (!sde_enc->delay_kickoff)
  3862. break;
  3863. }
  3864. SDE_EVT32(DRMID(drm_enc), i, SDE_EVTLOG_FUNC_CASE1);
  3865. }
  3866. /* update txq for any output retire hw-fence (wb-path) */
  3867. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3868. if (sde_enc->cur_master)
  3869. _sde_encoder_update_retire_txq(sde_enc->cur_master, sde_kms);
  3870. /* All phys encs are ready to go, trigger the kickoff */
  3871. _sde_encoder_kickoff_phys(sde_enc, config_changed);
  3872. /* allow phys encs to handle any post-kickoff business */
  3873. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3874. phys = sde_enc->phys_encs[i];
  3875. if (phys && phys->ops.handle_post_kickoff)
  3876. phys->ops.handle_post_kickoff(phys);
  3877. }
  3878. if (sde_enc->autorefresh_solver_disable &&
  3879. !_sde_encoder_is_autorefresh_enabled(sde_enc))
  3880. _sde_encoder_update_rsc_client(drm_enc, true);
  3881. SDE_ATRACE_END("encoder_kickoff");
  3882. }
  3883. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3884. struct sde_hw_pp_vsync_info *info)
  3885. {
  3886. struct sde_encoder_virt *sde_enc;
  3887. struct sde_encoder_phys *phys;
  3888. int i, ret;
  3889. if (!drm_enc || !info)
  3890. return;
  3891. sde_enc = to_sde_encoder_virt(drm_enc);
  3892. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3893. phys = sde_enc->phys_encs[i];
  3894. if (phys && phys->hw_intf && phys->hw_pp
  3895. && phys->hw_intf->ops.get_vsync_info) {
  3896. ret = phys->hw_intf->ops.get_vsync_info(
  3897. phys->hw_intf, &info[i]);
  3898. if (!ret) {
  3899. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3900. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3901. }
  3902. }
  3903. }
  3904. }
  3905. void sde_encoder_get_transfer_time(struct drm_encoder *drm_enc,
  3906. u32 *transfer_time_us)
  3907. {
  3908. struct sde_encoder_virt *sde_enc;
  3909. struct msm_mode_info *info;
  3910. if (!drm_enc || !transfer_time_us) {
  3911. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  3912. !transfer_time_us);
  3913. return;
  3914. }
  3915. sde_enc = to_sde_encoder_virt(drm_enc);
  3916. info = &sde_enc->mode_info;
  3917. *transfer_time_us = info->mdp_transfer_time_us;
  3918. }
  3919. u32 sde_encoder_helper_get_kickoff_timeout_ms(struct drm_encoder *drm_enc)
  3920. {
  3921. struct drm_encoder *src_enc = drm_enc;
  3922. struct sde_encoder_virt *sde_enc;
  3923. struct sde_kms *sde_kms;
  3924. u32 fps;
  3925. if (!drm_enc) {
  3926. SDE_ERROR("invalid encoder\n");
  3927. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3928. }
  3929. sde_kms = sde_encoder_get_kms(drm_enc);
  3930. if (!sde_kms)
  3931. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3932. if (sde_encoder_in_clone_mode(drm_enc))
  3933. src_enc = sde_crtc_get_src_encoder_of_clone(drm_enc->crtc);
  3934. if (!src_enc)
  3935. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3936. if (test_bit(SDE_FEATURE_EMULATED_ENV, sde_kms->catalog->features))
  3937. return MAX_KICKOFF_TIMEOUT_MS;
  3938. sde_enc = to_sde_encoder_virt(src_enc);
  3939. fps = sde_enc->mode_info.frame_rate;
  3940. if (!fps || fps >= DEFAULT_TIMEOUT_FPS_THRESHOLD)
  3941. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3942. else
  3943. return (SEC_TO_MILLI_SEC / fps) * 2;
  3944. }
  3945. int sde_encoder_get_avr_status(struct drm_encoder *drm_enc)
  3946. {
  3947. struct sde_encoder_virt *sde_enc;
  3948. struct sde_encoder_phys *master;
  3949. bool is_vid_mode;
  3950. if (!drm_enc)
  3951. return -EINVAL;
  3952. sde_enc = to_sde_encoder_virt(drm_enc);
  3953. master = sde_enc->cur_master;
  3954. is_vid_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CAP_VID_MODE);
  3955. if (!master || !is_vid_mode || !sde_connector_get_qsync_mode(master->connector))
  3956. return -ENODATA;
  3957. if (!master->hw_intf->ops.get_avr_status)
  3958. return -EOPNOTSUPP;
  3959. return master->hw_intf->ops.get_avr_status(master->hw_intf);
  3960. }
  3961. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3962. struct drm_framebuffer *fb)
  3963. {
  3964. struct drm_encoder *drm_enc;
  3965. struct sde_hw_mixer_cfg mixer;
  3966. struct sde_rm_hw_iter lm_iter;
  3967. bool lm_valid = false;
  3968. if (!phys_enc || !phys_enc->parent) {
  3969. SDE_ERROR("invalid encoder\n");
  3970. return -EINVAL;
  3971. }
  3972. drm_enc = phys_enc->parent;
  3973. memset(&mixer, 0, sizeof(mixer));
  3974. /* reset associated CTL/LMs */
  3975. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3976. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3977. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3978. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3979. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(lm_iter.hw);
  3980. if (!hw_lm)
  3981. continue;
  3982. /* need to flush LM to remove it */
  3983. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3984. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3985. phys_enc->hw_ctl,
  3986. hw_lm->idx, 1);
  3987. if (fb) {
  3988. /* assume a single LM if targeting a frame buffer */
  3989. if (lm_valid)
  3990. continue;
  3991. mixer.out_height = fb->height;
  3992. mixer.out_width = fb->width;
  3993. if (hw_lm->ops.setup_mixer_out)
  3994. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  3995. }
  3996. lm_valid = true;
  3997. /* only enable border color on LM */
  3998. if (phys_enc->hw_ctl->ops.setup_blendstage)
  3999. phys_enc->hw_ctl->ops.setup_blendstage(
  4000. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  4001. }
  4002. if (!lm_valid) {
  4003. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  4004. return -EFAULT;
  4005. }
  4006. return 0;
  4007. }
  4008. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  4009. {
  4010. struct sde_encoder_virt *sde_enc;
  4011. struct sde_encoder_phys *phys;
  4012. int i, rc = 0, ret = 0;
  4013. struct sde_hw_ctl *ctl;
  4014. if (!drm_enc) {
  4015. SDE_ERROR("invalid encoder\n");
  4016. return -EINVAL;
  4017. }
  4018. sde_enc = to_sde_encoder_virt(drm_enc);
  4019. /* update the qsync parameters for the current frame */
  4020. if (sde_enc->cur_master)
  4021. sde_connector_set_qsync_params(
  4022. sde_enc->cur_master->connector);
  4023. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4024. phys = sde_enc->phys_encs[i];
  4025. if (phys && phys->ops.prepare_commit)
  4026. phys->ops.prepare_commit(phys);
  4027. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  4028. ret = -ETIMEDOUT;
  4029. if (phys && phys->hw_ctl) {
  4030. ctl = phys->hw_ctl;
  4031. /*
  4032. * avoid clearing the pending flush during the first
  4033. * frame update after idle power collpase as the
  4034. * restore path would have updated the pending flush
  4035. */
  4036. if (!sde_enc->idle_pc_restore &&
  4037. ctl->ops.clear_pending_flush)
  4038. ctl->ops.clear_pending_flush(ctl);
  4039. }
  4040. }
  4041. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  4042. rc = sde_connector_prepare_commit(
  4043. sde_enc->cur_master->connector);
  4044. if (rc)
  4045. SDE_ERROR_ENC(sde_enc,
  4046. "prepare commit failed conn %d rc %d\n",
  4047. sde_enc->cur_master->connector->base.id,
  4048. rc);
  4049. }
  4050. return ret;
  4051. }
  4052. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  4053. bool enable, u32 frame_count)
  4054. {
  4055. if (!phys_enc)
  4056. return;
  4057. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  4058. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  4059. enable, frame_count);
  4060. }
  4061. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  4062. bool nonblock, u32 *misr_value)
  4063. {
  4064. if (!phys_enc)
  4065. return -EINVAL;
  4066. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  4067. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  4068. nonblock, misr_value) : -ENOTSUPP;
  4069. }
  4070. #if IS_ENABLED(CONFIG_DEBUG_FS)
  4071. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  4072. {
  4073. struct sde_encoder_virt *sde_enc;
  4074. int i;
  4075. if (!s || !s->private)
  4076. return -EINVAL;
  4077. sde_enc = s->private;
  4078. mutex_lock(&sde_enc->enc_lock);
  4079. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4080. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4081. if (!phys)
  4082. continue;
  4083. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  4084. phys->intf_idx - INTF_0,
  4085. atomic_read(&phys->vsync_cnt),
  4086. atomic_read(&phys->underrun_cnt));
  4087. switch (phys->intf_mode) {
  4088. case INTF_MODE_VIDEO:
  4089. seq_puts(s, "mode: video\n");
  4090. break;
  4091. case INTF_MODE_CMD:
  4092. seq_puts(s, "mode: command\n");
  4093. break;
  4094. case INTF_MODE_WB_BLOCK:
  4095. seq_puts(s, "mode: wb block\n");
  4096. break;
  4097. case INTF_MODE_WB_LINE:
  4098. seq_puts(s, "mode: wb line\n");
  4099. break;
  4100. default:
  4101. seq_puts(s, "mode: ???\n");
  4102. break;
  4103. }
  4104. }
  4105. mutex_unlock(&sde_enc->enc_lock);
  4106. return 0;
  4107. }
  4108. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  4109. struct file *file)
  4110. {
  4111. return single_open(file, _sde_encoder_status_show, inode->i_private);
  4112. }
  4113. static ssize_t _sde_encoder_misr_setup(struct file *file,
  4114. const char __user *user_buf, size_t count, loff_t *ppos)
  4115. {
  4116. struct sde_encoder_virt *sde_enc;
  4117. char buf[MISR_BUFF_SIZE + 1];
  4118. size_t buff_copy;
  4119. u32 frame_count, enable;
  4120. struct sde_kms *sde_kms = NULL;
  4121. struct drm_encoder *drm_enc;
  4122. if (!file || !file->private_data)
  4123. return -EINVAL;
  4124. sde_enc = file->private_data;
  4125. if (!sde_enc)
  4126. return -EINVAL;
  4127. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4128. if (!sde_kms)
  4129. return -EINVAL;
  4130. drm_enc = &sde_enc->base;
  4131. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4132. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  4133. return -ENOTSUPP;
  4134. }
  4135. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4136. if (copy_from_user(buf, user_buf, buff_copy))
  4137. return -EINVAL;
  4138. buf[buff_copy] = 0; /* end of string */
  4139. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4140. return -EINVAL;
  4141. atomic_set(&sde_enc->misr_enable, enable);
  4142. sde_enc->misr_reconfigure = true;
  4143. sde_enc->misr_frame_count = frame_count;
  4144. return count;
  4145. }
  4146. static ssize_t _sde_encoder_misr_read(struct file *file,
  4147. char __user *user_buff, size_t count, loff_t *ppos)
  4148. {
  4149. struct sde_encoder_virt *sde_enc;
  4150. struct sde_kms *sde_kms = NULL;
  4151. struct drm_encoder *drm_enc;
  4152. int i = 0, len = 0;
  4153. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4154. int rc;
  4155. if (*ppos)
  4156. return 0;
  4157. if (!file || !file->private_data)
  4158. return -EINVAL;
  4159. sde_enc = file->private_data;
  4160. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4161. if (!sde_kms)
  4162. return -EINVAL;
  4163. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4164. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  4165. return -ENOTSUPP;
  4166. }
  4167. drm_enc = &sde_enc->base;
  4168. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  4169. if (rc < 0) {
  4170. SDE_ERROR("failed to enable power resource %d\n", rc);
  4171. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  4172. return rc;
  4173. }
  4174. sde_vm_lock(sde_kms);
  4175. if (!sde_vm_owns_hw(sde_kms)) {
  4176. SDE_DEBUG("op not supported due to HW unavailablity\n");
  4177. rc = -EOPNOTSUPP;
  4178. goto end;
  4179. }
  4180. if (!atomic_read(&sde_enc->misr_enable)) {
  4181. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4182. "disabled\n");
  4183. goto buff_check;
  4184. }
  4185. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4186. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4187. u32 misr_value = 0;
  4188. if (!phys || !phys->ops.collect_misr) {
  4189. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4190. "invalid\n");
  4191. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  4192. continue;
  4193. }
  4194. rc = phys->ops.collect_misr(phys, false, &misr_value);
  4195. if (rc) {
  4196. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4197. "invalid\n");
  4198. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  4199. rc);
  4200. continue;
  4201. } else {
  4202. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4203. "Intf idx:%d\n",
  4204. phys->intf_idx - INTF_0);
  4205. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4206. "0x%x\n", misr_value);
  4207. }
  4208. }
  4209. buff_check:
  4210. if (count <= len) {
  4211. len = 0;
  4212. goto end;
  4213. }
  4214. if (copy_to_user(user_buff, buf, len)) {
  4215. len = -EFAULT;
  4216. goto end;
  4217. }
  4218. *ppos += len; /* increase offset */
  4219. end:
  4220. sde_vm_unlock(sde_kms);
  4221. pm_runtime_put_sync(drm_enc->dev->dev);
  4222. return len;
  4223. }
  4224. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4225. {
  4226. struct sde_encoder_virt *sde_enc;
  4227. struct sde_kms *sde_kms;
  4228. int i;
  4229. static const struct file_operations debugfs_status_fops = {
  4230. .open = _sde_encoder_debugfs_status_open,
  4231. .read = seq_read,
  4232. .llseek = seq_lseek,
  4233. .release = single_release,
  4234. };
  4235. static const struct file_operations debugfs_misr_fops = {
  4236. .open = simple_open,
  4237. .read = _sde_encoder_misr_read,
  4238. .write = _sde_encoder_misr_setup,
  4239. };
  4240. char name[SDE_NAME_SIZE];
  4241. if (!drm_enc) {
  4242. SDE_ERROR("invalid encoder\n");
  4243. return -EINVAL;
  4244. }
  4245. sde_enc = to_sde_encoder_virt(drm_enc);
  4246. sde_kms = sde_encoder_get_kms(drm_enc);
  4247. if (!sde_kms) {
  4248. SDE_ERROR("invalid sde_kms\n");
  4249. return -EINVAL;
  4250. }
  4251. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4252. /* create overall sub-directory for the encoder */
  4253. sde_enc->debugfs_root = debugfs_create_dir(name,
  4254. drm_enc->dev->primary->debugfs_root);
  4255. if (!sde_enc->debugfs_root)
  4256. return -ENOMEM;
  4257. /* don't error check these */
  4258. debugfs_create_file("status", 0400,
  4259. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4260. debugfs_create_file("misr_data", 0600,
  4261. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4262. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4263. &sde_enc->idle_pc_enabled);
  4264. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4265. &sde_enc->frame_trigger_mode);
  4266. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4267. if (sde_enc->phys_encs[i] &&
  4268. sde_enc->phys_encs[i]->ops.late_register)
  4269. sde_enc->phys_encs[i]->ops.late_register(
  4270. sde_enc->phys_encs[i],
  4271. sde_enc->debugfs_root);
  4272. return 0;
  4273. }
  4274. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4275. {
  4276. struct sde_encoder_virt *sde_enc;
  4277. if (!drm_enc)
  4278. return;
  4279. sde_enc = to_sde_encoder_virt(drm_enc);
  4280. debugfs_remove_recursive(sde_enc->debugfs_root);
  4281. }
  4282. #else
  4283. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4284. {
  4285. return 0;
  4286. }
  4287. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4288. {
  4289. }
  4290. #endif /* CONFIG_DEBUG_FS */
  4291. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4292. {
  4293. return _sde_encoder_init_debugfs(encoder);
  4294. }
  4295. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4296. {
  4297. _sde_encoder_destroy_debugfs(encoder);
  4298. }
  4299. static int sde_encoder_virt_add_phys_encs(
  4300. struct msm_display_info *disp_info,
  4301. struct sde_encoder_virt *sde_enc,
  4302. struct sde_enc_phys_init_params *params)
  4303. {
  4304. struct sde_encoder_phys *enc = NULL;
  4305. u32 display_caps = disp_info->capabilities;
  4306. SDE_DEBUG_ENC(sde_enc, "\n");
  4307. /*
  4308. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4309. * in this function, check up-front.
  4310. */
  4311. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4312. ARRAY_SIZE(sde_enc->phys_encs)) {
  4313. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4314. sde_enc->num_phys_encs);
  4315. return -EINVAL;
  4316. }
  4317. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4318. enc = sde_encoder_phys_vid_init(params);
  4319. if (IS_ERR_OR_NULL(enc)) {
  4320. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4321. PTR_ERR(enc));
  4322. return !enc ? -EINVAL : PTR_ERR(enc);
  4323. }
  4324. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4325. }
  4326. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4327. enc = sde_encoder_phys_cmd_init(params);
  4328. if (IS_ERR_OR_NULL(enc)) {
  4329. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4330. PTR_ERR(enc));
  4331. return !enc ? -EINVAL : PTR_ERR(enc);
  4332. }
  4333. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4334. }
  4335. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4336. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4337. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4338. else
  4339. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4340. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4341. ++sde_enc->num_phys_encs;
  4342. return 0;
  4343. }
  4344. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4345. struct sde_enc_phys_init_params *params)
  4346. {
  4347. struct sde_encoder_phys *enc = NULL;
  4348. if (!sde_enc) {
  4349. SDE_ERROR("invalid encoder\n");
  4350. return -EINVAL;
  4351. }
  4352. SDE_DEBUG_ENC(sde_enc, "\n");
  4353. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4354. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4355. sde_enc->num_phys_encs);
  4356. return -EINVAL;
  4357. }
  4358. enc = sde_encoder_phys_wb_init(params);
  4359. if (IS_ERR_OR_NULL(enc)) {
  4360. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4361. PTR_ERR(enc));
  4362. return !enc ? -EINVAL : PTR_ERR(enc);
  4363. }
  4364. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4365. ++sde_enc->num_phys_encs;
  4366. return 0;
  4367. }
  4368. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4369. struct sde_kms *sde_kms,
  4370. struct msm_display_info *disp_info,
  4371. int *drm_enc_mode)
  4372. {
  4373. int ret = 0;
  4374. int i = 0;
  4375. enum sde_intf_type intf_type;
  4376. struct sde_encoder_virt_ops parent_ops = {
  4377. sde_encoder_vblank_callback,
  4378. sde_encoder_underrun_callback,
  4379. sde_encoder_frame_done_callback,
  4380. _sde_encoder_get_qsync_fps_callback,
  4381. };
  4382. struct sde_enc_phys_init_params phys_params;
  4383. if (!sde_enc || !sde_kms) {
  4384. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4385. !sde_enc, !sde_kms);
  4386. return -EINVAL;
  4387. }
  4388. memset(&phys_params, 0, sizeof(phys_params));
  4389. phys_params.sde_kms = sde_kms;
  4390. phys_params.parent = &sde_enc->base;
  4391. phys_params.parent_ops = parent_ops;
  4392. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4393. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4394. SDE_DEBUG("\n");
  4395. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4396. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4397. intf_type = INTF_DSI;
  4398. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4399. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4400. intf_type = INTF_HDMI;
  4401. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4402. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4403. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4404. else
  4405. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4406. intf_type = INTF_DP;
  4407. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4408. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4409. intf_type = INTF_WB;
  4410. } else {
  4411. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4412. return -EINVAL;
  4413. }
  4414. WARN_ON(disp_info->num_of_h_tiles < 1);
  4415. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4416. sde_enc->te_source = disp_info->te_source;
  4417. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4418. sde_enc->idle_pc_enabled = test_bit(SDE_FEATURE_IDLE_PC, sde_kms->catalog->features);
  4419. sde_enc->input_event_enabled = test_bit(SDE_FEATURE_TOUCH_WAKEUP,
  4420. sde_kms->catalog->features);
  4421. sde_enc->ctl_done_supported = test_bit(SDE_FEATURE_CTL_DONE,
  4422. sde_kms->catalog->features);
  4423. mutex_lock(&sde_enc->enc_lock);
  4424. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4425. /*
  4426. * Left-most tile is at index 0, content is controller id
  4427. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4428. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4429. */
  4430. u32 controller_id = disp_info->h_tile_instance[i];
  4431. if (disp_info->num_of_h_tiles > 1) {
  4432. if (i == 0)
  4433. phys_params.split_role = ENC_ROLE_MASTER;
  4434. else
  4435. phys_params.split_role = ENC_ROLE_SLAVE;
  4436. } else {
  4437. phys_params.split_role = ENC_ROLE_SOLO;
  4438. }
  4439. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4440. i, controller_id, phys_params.split_role);
  4441. if (intf_type == INTF_WB) {
  4442. phys_params.intf_idx = INTF_MAX;
  4443. phys_params.wb_idx = sde_encoder_get_wb(
  4444. sde_kms->catalog,
  4445. intf_type, controller_id);
  4446. if (phys_params.wb_idx == WB_MAX) {
  4447. SDE_ERROR_ENC(sde_enc,
  4448. "could not get wb: type %d, id %d\n",
  4449. intf_type, controller_id);
  4450. ret = -EINVAL;
  4451. }
  4452. } else {
  4453. phys_params.wb_idx = WB_MAX;
  4454. phys_params.intf_idx = sde_encoder_get_intf(
  4455. sde_kms->catalog, intf_type,
  4456. controller_id);
  4457. if (phys_params.intf_idx == INTF_MAX) {
  4458. SDE_ERROR_ENC(sde_enc,
  4459. "could not get wb: type %d, id %d\n",
  4460. intf_type, controller_id);
  4461. ret = -EINVAL;
  4462. }
  4463. }
  4464. if (!ret) {
  4465. if (intf_type == INTF_WB)
  4466. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4467. &phys_params);
  4468. else
  4469. ret = sde_encoder_virt_add_phys_encs(
  4470. disp_info,
  4471. sde_enc,
  4472. &phys_params);
  4473. if (ret)
  4474. SDE_ERROR_ENC(sde_enc,
  4475. "failed to add phys encs\n");
  4476. }
  4477. }
  4478. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4479. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4480. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4481. if (vid_phys) {
  4482. atomic_set(&vid_phys->vsync_cnt, 0);
  4483. atomic_set(&vid_phys->underrun_cnt, 0);
  4484. }
  4485. if (cmd_phys) {
  4486. atomic_set(&cmd_phys->vsync_cnt, 0);
  4487. atomic_set(&cmd_phys->underrun_cnt, 0);
  4488. }
  4489. }
  4490. mutex_unlock(&sde_enc->enc_lock);
  4491. return ret;
  4492. }
  4493. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4494. .mode_set = sde_encoder_virt_mode_set,
  4495. .disable = sde_encoder_virt_disable,
  4496. .enable = sde_encoder_virt_enable,
  4497. .atomic_check = sde_encoder_virt_atomic_check,
  4498. };
  4499. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4500. .destroy = sde_encoder_destroy,
  4501. .late_register = sde_encoder_late_register,
  4502. .early_unregister = sde_encoder_early_unregister,
  4503. };
  4504. struct drm_encoder *sde_encoder_init(struct drm_device *dev, struct msm_display_info *disp_info)
  4505. {
  4506. struct msm_drm_private *priv = dev->dev_private;
  4507. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4508. struct drm_encoder *drm_enc = NULL;
  4509. struct sde_encoder_virt *sde_enc = NULL;
  4510. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4511. char name[SDE_NAME_SIZE];
  4512. int ret = 0, i, intf_index = INTF_MAX;
  4513. struct sde_encoder_phys *phys = NULL;
  4514. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4515. if (!sde_enc) {
  4516. ret = -ENOMEM;
  4517. goto fail;
  4518. }
  4519. mutex_init(&sde_enc->enc_lock);
  4520. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4521. &drm_enc_mode);
  4522. if (ret)
  4523. goto fail;
  4524. sde_enc->cur_master = NULL;
  4525. spin_lock_init(&sde_enc->enc_spinlock);
  4526. mutex_init(&sde_enc->vblank_ctl_lock);
  4527. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4528. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4529. drm_enc = &sde_enc->base;
  4530. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4531. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4532. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4533. phys = sde_enc->phys_encs[i];
  4534. if (!phys)
  4535. continue;
  4536. if (phys->ops.is_master && phys->ops.is_master(phys))
  4537. intf_index = phys->intf_idx - INTF_0;
  4538. }
  4539. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4540. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4541. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4542. SDE_RSC_PRIMARY_DISP_CLIENT :
  4543. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4544. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4545. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4546. PTR_ERR(sde_enc->rsc_client));
  4547. sde_enc->rsc_client = NULL;
  4548. }
  4549. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  4550. sde_enc->input_event_enabled) {
  4551. ret = _sde_encoder_input_handler(sde_enc);
  4552. if (ret)
  4553. SDE_ERROR(
  4554. "input handler registration failed, rc = %d\n", ret);
  4555. }
  4556. /* Keep posted start as default configuration in driver
  4557. if SBLUT is supported on target. Do not allow HAL to
  4558. override driver's default frame trigger mode.
  4559. */
  4560. if(sde_kms->catalog->dma_cfg.reg_dma_blks[REG_DMA_TYPE_SB].valid)
  4561. sde_enc->frame_trigger_mode = FRAME_DONE_WAIT_POSTED_START;
  4562. mutex_init(&sde_enc->rc_lock);
  4563. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4564. sde_encoder_off_work);
  4565. sde_enc->vblank_enabled = false;
  4566. sde_enc->qdss_status = false;
  4567. kthread_init_work(&sde_enc->input_event_work,
  4568. sde_encoder_input_event_work_handler);
  4569. kthread_init_work(&sde_enc->early_wakeup_work,
  4570. sde_encoder_early_wakeup_work_handler);
  4571. kthread_init_work(&sde_enc->esd_trigger_work,
  4572. sde_encoder_esd_trigger_work_handler);
  4573. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4574. SDE_DEBUG_ENC(sde_enc, "created\n");
  4575. return drm_enc;
  4576. fail:
  4577. SDE_ERROR("failed to create encoder\n");
  4578. if (drm_enc)
  4579. sde_encoder_destroy(drm_enc);
  4580. return ERR_PTR(ret);
  4581. }
  4582. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4583. enum msm_event_wait event)
  4584. {
  4585. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4586. struct sde_encoder_virt *sde_enc = NULL;
  4587. int i, ret = 0;
  4588. char atrace_buf[32];
  4589. if (!drm_enc) {
  4590. SDE_ERROR("invalid encoder\n");
  4591. return -EINVAL;
  4592. }
  4593. sde_enc = to_sde_encoder_virt(drm_enc);
  4594. SDE_DEBUG_ENC(sde_enc, "\n");
  4595. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4596. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4597. switch (event) {
  4598. case MSM_ENC_COMMIT_DONE:
  4599. fn_wait = phys->ops.wait_for_commit_done;
  4600. break;
  4601. case MSM_ENC_TX_COMPLETE:
  4602. fn_wait = phys->ops.wait_for_tx_complete;
  4603. break;
  4604. case MSM_ENC_VBLANK:
  4605. fn_wait = phys->ops.wait_for_vblank;
  4606. break;
  4607. case MSM_ENC_ACTIVE_REGION:
  4608. fn_wait = phys->ops.wait_for_active;
  4609. break;
  4610. default:
  4611. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4612. event);
  4613. return -EINVAL;
  4614. }
  4615. if (phys && fn_wait) {
  4616. snprintf(atrace_buf, sizeof(atrace_buf),
  4617. "wait_completion_event_%d", event);
  4618. SDE_ATRACE_BEGIN(atrace_buf);
  4619. ret = fn_wait(phys);
  4620. SDE_ATRACE_END(atrace_buf);
  4621. if (ret) {
  4622. SDE_ERROR_ENC(sde_enc, "intf_type:%d, event:%d i:%d, failed:%d\n",
  4623. sde_enc->disp_info.intf_type, event, i, ret);
  4624. SDE_EVT32(DRMID(drm_enc), sde_enc->disp_info.intf_type, event,
  4625. i, ret, SDE_EVTLOG_ERROR);
  4626. return ret;
  4627. }
  4628. }
  4629. }
  4630. return ret;
  4631. }
  4632. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4633. u64 *l_bound, u64 *u_bound)
  4634. {
  4635. struct sde_encoder_virt *sde_enc;
  4636. u64 jitter_ns, frametime_ns;
  4637. struct msm_mode_info *info;
  4638. if (!drm_enc) {
  4639. SDE_ERROR("invalid encoder\n");
  4640. return;
  4641. }
  4642. sde_enc = to_sde_encoder_virt(drm_enc);
  4643. info = &sde_enc->mode_info;
  4644. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4645. jitter_ns = info->jitter_numer * frametime_ns;
  4646. do_div(jitter_ns, info->jitter_denom * 100);
  4647. *l_bound = frametime_ns - jitter_ns;
  4648. *u_bound = frametime_ns + jitter_ns;
  4649. }
  4650. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4651. {
  4652. struct sde_encoder_virt *sde_enc;
  4653. if (!drm_enc) {
  4654. SDE_ERROR("invalid encoder\n");
  4655. return 0;
  4656. }
  4657. sde_enc = to_sde_encoder_virt(drm_enc);
  4658. return sde_enc->mode_info.frame_rate;
  4659. }
  4660. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4661. {
  4662. struct sde_encoder_virt *sde_enc = NULL;
  4663. int i;
  4664. if (!encoder) {
  4665. SDE_ERROR("invalid encoder\n");
  4666. return INTF_MODE_NONE;
  4667. }
  4668. sde_enc = to_sde_encoder_virt(encoder);
  4669. if (sde_enc->cur_master)
  4670. return sde_enc->cur_master->intf_mode;
  4671. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4672. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4673. if (phys)
  4674. return phys->intf_mode;
  4675. }
  4676. return INTF_MODE_NONE;
  4677. }
  4678. u32 sde_encoder_get_frame_count(struct drm_encoder *encoder)
  4679. {
  4680. struct sde_encoder_virt *sde_enc = NULL;
  4681. struct sde_encoder_phys *phys;
  4682. if (!encoder) {
  4683. SDE_ERROR("invalid encoder\n");
  4684. return 0;
  4685. }
  4686. sde_enc = to_sde_encoder_virt(encoder);
  4687. phys = sde_enc->cur_master;
  4688. return phys ? atomic_read(&phys->vsync_cnt) : 0;
  4689. }
  4690. bool sde_encoder_get_vblank_timestamp(struct drm_encoder *encoder,
  4691. ktime_t *tvblank)
  4692. {
  4693. struct sde_encoder_virt *sde_enc = NULL;
  4694. struct sde_encoder_phys *phys;
  4695. if (!encoder) {
  4696. SDE_ERROR("invalid encoder\n");
  4697. return false;
  4698. }
  4699. sde_enc = to_sde_encoder_virt(encoder);
  4700. phys = sde_enc->cur_master;
  4701. if (!phys)
  4702. return false;
  4703. *tvblank = phys->last_vsync_timestamp;
  4704. return *tvblank ? true : false;
  4705. }
  4706. static void _sde_encoder_cache_hw_res_cont_splash(
  4707. struct drm_encoder *encoder,
  4708. struct sde_kms *sde_kms)
  4709. {
  4710. int i, idx;
  4711. struct sde_encoder_virt *sde_enc;
  4712. struct sde_encoder_phys *phys_enc;
  4713. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4714. sde_enc = to_sde_encoder_virt(encoder);
  4715. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4716. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4717. sde_enc->hw_pp[i] = NULL;
  4718. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4719. break;
  4720. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  4721. }
  4722. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4723. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4724. sde_enc->hw_dsc[i] = NULL;
  4725. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4726. break;
  4727. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  4728. }
  4729. /*
  4730. * If we have multiple phys encoders with one controller, make
  4731. * sure to populate the controller pointer in both phys encoders.
  4732. */
  4733. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4734. phys_enc = sde_enc->phys_encs[idx];
  4735. phys_enc->hw_ctl = NULL;
  4736. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4737. SDE_HW_BLK_CTL);
  4738. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4739. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4740. phys_enc->hw_ctl = to_sde_hw_ctl(ctl_iter.hw);
  4741. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4742. phys_enc->intf_idx, phys_enc->hw_ctl);
  4743. }
  4744. }
  4745. }
  4746. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4747. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4748. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4749. phys->hw_intf = NULL;
  4750. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4751. break;
  4752. phys->hw_intf = to_sde_hw_intf(intf_iter.hw);
  4753. }
  4754. }
  4755. /**
  4756. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4757. * device bootup when cont_splash is enabled
  4758. * @drm_enc: Pointer to drm encoder structure
  4759. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4760. * @enable: boolean indicates enable or displae state of splash
  4761. * @Return: true if successful in updating the encoder structure
  4762. */
  4763. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4764. struct sde_splash_display *splash_display, bool enable)
  4765. {
  4766. struct sde_encoder_virt *sde_enc;
  4767. struct msm_drm_private *priv;
  4768. struct sde_kms *sde_kms;
  4769. struct drm_connector *conn = NULL;
  4770. struct sde_connector *sde_conn = NULL;
  4771. struct sde_connector_state *sde_conn_state = NULL;
  4772. struct drm_display_mode *drm_mode = NULL;
  4773. struct sde_encoder_phys *phys_enc;
  4774. struct drm_bridge *bridge;
  4775. int ret = 0, i;
  4776. struct msm_sub_mode sub_mode;
  4777. if (!encoder) {
  4778. SDE_ERROR("invalid drm enc\n");
  4779. return -EINVAL;
  4780. }
  4781. sde_enc = to_sde_encoder_virt(encoder);
  4782. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4783. if (!sde_kms) {
  4784. SDE_ERROR("invalid sde_kms\n");
  4785. return -EINVAL;
  4786. }
  4787. priv = encoder->dev->dev_private;
  4788. if (!priv->num_connectors) {
  4789. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4790. return -EINVAL;
  4791. }
  4792. SDE_DEBUG_ENC(sde_enc,
  4793. "num of connectors: %d\n", priv->num_connectors);
  4794. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4795. if (!enable) {
  4796. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4797. phys_enc = sde_enc->phys_encs[i];
  4798. if (phys_enc)
  4799. phys_enc->cont_splash_enabled = false;
  4800. }
  4801. return ret;
  4802. }
  4803. if (!splash_display) {
  4804. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4805. return -EINVAL;
  4806. }
  4807. for (i = 0; i < priv->num_connectors; i++) {
  4808. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4809. priv->connectors[i]->base.id);
  4810. sde_conn = to_sde_connector(priv->connectors[i]);
  4811. if (!sde_conn->encoder) {
  4812. SDE_DEBUG_ENC(sde_enc,
  4813. "encoder not attached to connector\n");
  4814. continue;
  4815. }
  4816. if (sde_conn->encoder->base.id
  4817. == encoder->base.id) {
  4818. conn = (priv->connectors[i]);
  4819. break;
  4820. }
  4821. }
  4822. if (!conn || !conn->state) {
  4823. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4824. return -EINVAL;
  4825. }
  4826. sde_conn_state = to_sde_connector_state(conn->state);
  4827. if (!sde_conn->ops.get_mode_info) {
  4828. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4829. return -EINVAL;
  4830. }
  4831. sub_mode.dsc_mode = splash_display->dsc_cnt ? MSM_DISPLAY_DSC_MODE_ENABLED :
  4832. MSM_DISPLAY_DSC_MODE_DISABLED;
  4833. drm_mode = &encoder->crtc->state->adjusted_mode;
  4834. ret = sde_connector_get_mode_info(&sde_conn->base,
  4835. drm_mode, &sub_mode, &sde_conn_state->mode_info);
  4836. if (ret) {
  4837. SDE_ERROR_ENC(sde_enc,
  4838. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4839. return ret;
  4840. }
  4841. if (sde_conn->encoder) {
  4842. conn->state->best_encoder = sde_conn->encoder;
  4843. SDE_DEBUG_ENC(sde_enc,
  4844. "configured cstate->best_encoder to ID = %d\n",
  4845. conn->state->best_encoder->base.id);
  4846. } else {
  4847. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4848. conn->base.id);
  4849. }
  4850. sde_enc->crtc = encoder->crtc;
  4851. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4852. conn->state, false);
  4853. if (ret) {
  4854. SDE_ERROR_ENC(sde_enc,
  4855. "failed to reserve hw resources, %d\n", ret);
  4856. return ret;
  4857. }
  4858. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4859. sde_connector_get_topology_name(conn));
  4860. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4861. drm_mode->hdisplay, drm_mode->vdisplay);
  4862. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4863. bridge = drm_bridge_chain_get_first_bridge(encoder);
  4864. if (bridge) {
  4865. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4866. /*
  4867. * For cont-splash use case, we update the mode
  4868. * configurations manually. This will skip the
  4869. * usually mode set call when actual frame is
  4870. * pushed from framework. The bridge needs to
  4871. * be updated with the current drm mode by
  4872. * calling the bridge mode set ops.
  4873. */
  4874. drm_bridge_chain_mode_set(bridge, drm_mode, drm_mode);
  4875. } else {
  4876. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4877. }
  4878. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4879. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4880. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4881. if (!phys) {
  4882. SDE_ERROR_ENC(sde_enc,
  4883. "phys encoders not initialized\n");
  4884. return -EINVAL;
  4885. }
  4886. /* update connector for master and slave phys encoders */
  4887. phys->connector = conn;
  4888. phys->cont_splash_enabled = true;
  4889. phys->hw_pp = sde_enc->hw_pp[i];
  4890. if (phys->ops.cont_splash_mode_set)
  4891. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4892. if (phys->ops.is_master && phys->ops.is_master(phys))
  4893. sde_enc->cur_master = phys;
  4894. }
  4895. return ret;
  4896. }
  4897. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4898. bool skip_pre_kickoff)
  4899. {
  4900. struct msm_drm_thread *event_thread = NULL;
  4901. struct msm_drm_private *priv = NULL;
  4902. struct sde_encoder_virt *sde_enc = NULL;
  4903. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4904. SDE_ERROR("invalid parameters\n");
  4905. return -EINVAL;
  4906. }
  4907. priv = enc->dev->dev_private;
  4908. sde_enc = to_sde_encoder_virt(enc);
  4909. if (!sde_enc->crtc || (sde_enc->crtc->index
  4910. >= ARRAY_SIZE(priv->event_thread))) {
  4911. SDE_DEBUG_ENC(sde_enc,
  4912. "invalid cached CRTC: %d or crtc index: %d\n",
  4913. sde_enc->crtc == NULL,
  4914. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4915. return -EINVAL;
  4916. }
  4917. SDE_EVT32_VERBOSE(DRMID(enc));
  4918. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4919. if (!skip_pre_kickoff) {
  4920. sde_enc->delay_kickoff = true;
  4921. kthread_queue_work(&event_thread->worker,
  4922. &sde_enc->esd_trigger_work);
  4923. kthread_flush_work(&sde_enc->esd_trigger_work);
  4924. }
  4925. /*
  4926. * panel may stop generating te signal (vsync) during esd failure. rsc
  4927. * hardware may hang without vsync. Avoid rsc hang by generating the
  4928. * vsync from watchdog timer instead of panel.
  4929. */
  4930. sde_encoder_helper_switch_vsync(enc, true);
  4931. if (!skip_pre_kickoff) {
  4932. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4933. sde_enc->delay_kickoff = false;
  4934. }
  4935. return 0;
  4936. }
  4937. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4938. {
  4939. struct sde_encoder_virt *sde_enc;
  4940. if (!encoder) {
  4941. SDE_ERROR("invalid drm enc\n");
  4942. return false;
  4943. }
  4944. sde_enc = to_sde_encoder_virt(encoder);
  4945. return sde_enc->recovery_events_enabled;
  4946. }
  4947. void sde_encoder_enable_recovery_event(struct drm_encoder *encoder)
  4948. {
  4949. struct sde_encoder_virt *sde_enc;
  4950. if (!encoder) {
  4951. SDE_ERROR("invalid drm enc\n");
  4952. return;
  4953. }
  4954. sde_enc = to_sde_encoder_virt(encoder);
  4955. sde_enc->recovery_events_enabled = true;
  4956. }
  4957. bool sde_encoder_needs_dsc_disable(struct drm_encoder *drm_enc)
  4958. {
  4959. struct sde_kms *sde_kms;
  4960. struct drm_connector *conn;
  4961. struct sde_connector_state *conn_state;
  4962. if (!drm_enc)
  4963. return false;
  4964. sde_kms = sde_encoder_get_kms(drm_enc);
  4965. if (!sde_kms)
  4966. return false;
  4967. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  4968. if (!conn || !conn->state)
  4969. return false;
  4970. conn_state = to_sde_connector_state(conn->state);
  4971. return TOPOLOGY_DSC_MODE(conn_state->old_topology_name);
  4972. }
  4973. struct sde_hw_ctl *sde_encoder_get_hw_ctl(struct sde_connector *c_conn)
  4974. {
  4975. struct drm_encoder *drm_enc;
  4976. struct sde_encoder_virt *sde_enc;
  4977. struct sde_encoder_phys *cur_master;
  4978. struct sde_hw_ctl *hw_ctl = NULL;
  4979. if (!c_conn || !c_conn->hwfence_wb_retire_fences_enable)
  4980. goto exit;
  4981. /* get encoder to find the hw_ctl for this connector */
  4982. drm_enc = c_conn->encoder;
  4983. if (!drm_enc)
  4984. goto exit;
  4985. sde_enc = to_sde_encoder_virt(drm_enc);
  4986. cur_master = sde_enc->phys_encs[0];
  4987. if (!cur_master || !cur_master->hw_ctl)
  4988. goto exit;
  4989. hw_ctl = cur_master->hw_ctl;
  4990. SDE_DEBUG("conn hw_ctl idx:%d intf_mode:%d\n", hw_ctl->idx, cur_master->intf_mode);
  4991. exit:
  4992. return hw_ctl;
  4993. }
  4994. void sde_encoder_add_data_to_minidump_va(struct drm_encoder *drm_enc)
  4995. {
  4996. struct sde_encoder_virt *sde_enc;
  4997. struct sde_encoder_phys *phys_enc;
  4998. u32 i;
  4999. sde_enc = to_sde_encoder_virt(drm_enc);
  5000. for( i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  5001. {
  5002. phys_enc = sde_enc->phys_encs[i];
  5003. if(phys_enc && phys_enc->ops.add_to_minidump)
  5004. phys_enc->ops.add_to_minidump(phys_enc);
  5005. phys_enc = sde_enc->phys_cmd_encs[i];
  5006. if(phys_enc && phys_enc->ops.add_to_minidump)
  5007. phys_enc->ops.add_to_minidump(phys_enc);
  5008. phys_enc = sde_enc->phys_vid_encs[i];
  5009. if(phys_enc && phys_enc->ops.add_to_minidump)
  5010. phys_enc->ops.add_to_minidump(phys_enc);
  5011. }
  5012. }
  5013. void sde_encoder_misr_sign_event_notify(struct drm_encoder *drm_enc)
  5014. {
  5015. struct drm_event event;
  5016. struct drm_connector *connector;
  5017. struct sde_connector *c_conn = NULL;
  5018. struct sde_connector_state *c_state = NULL;
  5019. struct sde_encoder_virt *sde_enc = NULL;
  5020. struct sde_encoder_phys *phys = NULL;
  5021. u32 current_misr_value[MAX_DSI_DISPLAYS] = {0};
  5022. int rc = 0, i = 0;
  5023. bool misr_updated = false, roi_updated = false;
  5024. struct msm_roi_list *prev_roi, *c_state_roi;
  5025. if (!drm_enc)
  5026. return;
  5027. sde_enc = to_sde_encoder_virt(drm_enc);
  5028. if (!atomic_read(&sde_enc->misr_enable)) {
  5029. SDE_DEBUG("MISR is disabled\n");
  5030. return;
  5031. }
  5032. connector = sde_enc->cur_master->connector;
  5033. if (!connector)
  5034. return;
  5035. c_conn = to_sde_connector(connector);
  5036. c_state = to_sde_connector_state(connector->state);
  5037. atomic64_set(&c_conn->previous_misr_sign.num_valid_misr, 0);
  5038. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5039. phys = sde_enc->phys_encs[i];
  5040. if (!phys || !phys->ops.collect_misr) {
  5041. SDE_DEBUG("invalid misr ops\n", i);
  5042. continue;
  5043. }
  5044. rc = phys->ops.collect_misr(phys, true, &current_misr_value[i]);
  5045. if (rc) {
  5046. SDE_ERROR("failed to collect misr %d\n", rc);
  5047. return;
  5048. }
  5049. atomic64_inc(&c_conn->previous_misr_sign.num_valid_misr);
  5050. }
  5051. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5052. if (current_misr_value[i] != c_conn->previous_misr_sign.misr_sign_value[i]) {
  5053. c_conn->previous_misr_sign.misr_sign_value[i] = current_misr_value[i];
  5054. misr_updated = true;
  5055. }
  5056. }
  5057. prev_roi = &c_conn->previous_misr_sign.roi_list;
  5058. c_state_roi = &c_state->rois;
  5059. if (prev_roi->num_rects != c_state_roi->num_rects) {
  5060. roi_updated = true;
  5061. } else {
  5062. for (i = 0; i < prev_roi->num_rects; i++) {
  5063. if (IS_ROI_UPDATED(prev_roi->roi[i], c_state_roi->roi[i]))
  5064. roi_updated = true;
  5065. }
  5066. }
  5067. if (roi_updated)
  5068. memcpy(&c_conn->previous_misr_sign.roi_list, &c_state->rois, sizeof(c_state->rois));
  5069. if (misr_updated || roi_updated) {
  5070. event.type = DRM_EVENT_MISR_SIGN;
  5071. event.length = sizeof(c_conn->previous_misr_sign);
  5072. msm_mode_object_event_notify(&connector->base, connector->dev, &event,
  5073. (u8 *)&c_conn->previous_misr_sign);
  5074. }
  5075. }