va-macro.c 99 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2021, The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2022-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. */
  5. #include <linux/module.h>
  6. #include <linux/init.h>
  7. #include <linux/bitops.h>
  8. #include <linux/clk.h>
  9. #include <linux/io.h>
  10. #include <linux/platform_device.h>
  11. #include <linux/regmap.h>
  12. #include <linux/regulator/consumer.h>
  13. #include <sound/soc.h>
  14. #include <sound/soc-dapm.h>
  15. #include <sound/tlv.h>
  16. #include <linux/pm_runtime.h>
  17. #include <asoc/msm-cdc-pinctrl.h>
  18. #include <soc/swr-common.h>
  19. #include <soc/swr-wcd.h>
  20. #include <dsp/digital-cdc-rsc-mgr.h>
  21. #include "bolero-cdc.h"
  22. #include "bolero-cdc-registers.h"
  23. #include "bolero-clk-rsc.h"
  24. /* pm runtime auto suspend timer in msecs */
  25. #define VA_AUTO_SUSPEND_DELAY 100 /* delay in msec */
  26. #define VA_MACRO_MAX_OFFSET 0x1000
  27. #define VA_MACRO_NUM_DECIMATORS 8
  28. #define VA_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  29. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  30. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  31. #define VA_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  32. SNDRV_PCM_FMTBIT_S24_LE |\
  33. SNDRV_PCM_FMTBIT_S24_3LE)
  34. #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
  35. #define CF_MIN_3DB_4HZ 0x0
  36. #define CF_MIN_3DB_75HZ 0x1
  37. #define CF_MIN_3DB_150HZ 0x2
  38. #define VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED 0
  39. #define VA_MACRO_MCLK_FREQ 9600000
  40. #define VA_MACRO_TX_PATH_OFFSET 0x80
  41. #define VA_MACRO_TX_DMIC_CLK_DIV_MASK 0x0E
  42. #define VA_MACRO_TX_DMIC_CLK_DIV_SHFT 0x01
  43. #define VA_MACRO_SWR_MIC_MUX_SEL_MASK 0xF
  44. #define VA_MACRO_ADC_MUX_CFG_OFFSET 0x8
  45. #define VA_MACRO_ADC_MODE_CFG0_SHIFT 1
  46. #define BOLERO_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS 40
  47. #define BOLERO_CDC_VA_TX_AMIC_UNMUTE_DELAY_MS 100
  48. #define BOLERO_CDC_VA_TX_DMIC_HPF_DELAY_MS 300
  49. #define BOLERO_CDC_VA_TX_AMIC_HPF_DELAY_MS 300
  50. #define MAX_RETRY_ATTEMPTS 500
  51. #define VA_MACRO_SWR_STRING_LEN 80
  52. #define VA_MACRO_CHILD_DEVICES_MAX 3
  53. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  54. static int va_tx_unmute_delay = BOLERO_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS;
  55. module_param(va_tx_unmute_delay, int, 0664);
  56. MODULE_PARM_DESC(va_tx_unmute_delay, "delay to unmute the tx path");
  57. static int va_macro_core_vote(void *handle, bool enable);
  58. enum {
  59. VA_MACRO_AIF_INVALID = 0,
  60. VA_MACRO_AIF1_CAP,
  61. VA_MACRO_AIF2_CAP,
  62. VA_MACRO_AIF3_CAP,
  63. VA_MACRO_MAX_DAIS,
  64. };
  65. enum {
  66. VA_MACRO_DEC0,
  67. VA_MACRO_DEC1,
  68. VA_MACRO_DEC2,
  69. VA_MACRO_DEC3,
  70. VA_MACRO_DEC4,
  71. VA_MACRO_DEC5,
  72. VA_MACRO_DEC6,
  73. VA_MACRO_DEC7,
  74. VA_MACRO_DEC_MAX,
  75. };
  76. enum {
  77. VA_MACRO_CLK_DIV_2,
  78. VA_MACRO_CLK_DIV_3,
  79. VA_MACRO_CLK_DIV_4,
  80. VA_MACRO_CLK_DIV_6,
  81. VA_MACRO_CLK_DIV_8,
  82. VA_MACRO_CLK_DIV_16,
  83. };
  84. enum {
  85. MSM_DMIC,
  86. SWR_MIC,
  87. };
  88. enum {
  89. TX_MCLK,
  90. VA_MCLK,
  91. };
  92. struct va_mute_work {
  93. struct va_macro_priv *va_priv;
  94. u32 decimator;
  95. struct delayed_work dwork;
  96. };
  97. struct hpf_work {
  98. struct va_macro_priv *va_priv;
  99. u8 decimator;
  100. u8 hpf_cut_off_freq;
  101. struct delayed_work dwork;
  102. };
  103. /* Hold instance to soundwire platform device */
  104. struct va_macro_swr_ctrl_data {
  105. struct platform_device *va_swr_pdev;
  106. };
  107. struct va_macro_swr_ctrl_platform_data {
  108. void *handle; /* holds codec private data */
  109. int (*read)(void *handle, int reg);
  110. int (*write)(void *handle, int reg, int val);
  111. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  112. int (*clk)(void *handle, bool enable);
  113. int (*core_vote)(void *handle, bool enable);
  114. int (*handle_irq)(void *handle,
  115. irqreturn_t (*swrm_irq_handler)(int irq,
  116. void *data),
  117. void *swrm_handle,
  118. int action);
  119. };
  120. struct va_macro_priv {
  121. struct device *dev;
  122. bool dec_active[VA_MACRO_NUM_DECIMATORS];
  123. bool va_without_decimation;
  124. struct clk *lpass_audio_hw_vote;
  125. struct mutex mclk_lock;
  126. struct mutex swr_clk_lock;
  127. struct snd_soc_component *component;
  128. struct hpf_work va_hpf_work[VA_MACRO_NUM_DECIMATORS];
  129. struct va_mute_work va_mute_dwork[VA_MACRO_NUM_DECIMATORS];
  130. unsigned long active_ch_mask[VA_MACRO_MAX_DAIS];
  131. u16 dmic_clk_div;
  132. u16 va_mclk_users;
  133. int swr_clk_users;
  134. bool reset_swr;
  135. struct device_node *va_swr_gpio_p;
  136. struct va_macro_swr_ctrl_data *swr_ctrl_data;
  137. struct va_macro_swr_ctrl_platform_data swr_plat_data;
  138. struct work_struct va_macro_add_child_devices_work;
  139. int child_count;
  140. u16 mclk_mux_sel;
  141. char __iomem *va_io_base;
  142. char __iomem *va_island_mode_muxsel;
  143. struct platform_device *pdev_child_devices
  144. [VA_MACRO_CHILD_DEVICES_MAX];
  145. struct regulator *micb_supply;
  146. u32 micb_voltage;
  147. u32 micb_current;
  148. u32 version;
  149. u32 is_used_va_swr_gpio;
  150. int micb_users;
  151. u16 default_clk_id;
  152. u16 clk_id;
  153. int tx_swr_clk_cnt;
  154. int va_swr_clk_cnt;
  155. int va_clk_status;
  156. int tx_clk_status;
  157. int dapm_tx_clk_status;
  158. bool lpi_enable;
  159. bool register_event_listener;
  160. bool clk_div_switch;
  161. int dec_mode[VA_MACRO_NUM_DECIMATORS];
  162. u16 current_clk_id;
  163. int pcm_rate[VA_MACRO_NUM_DECIMATORS];
  164. bool dev_up;
  165. };
  166. static bool va_macro_get_data(struct snd_soc_component *component,
  167. struct device **va_dev,
  168. struct va_macro_priv **va_priv,
  169. const char *func_name)
  170. {
  171. *va_dev = bolero_get_device_ptr(component->dev, VA_MACRO);
  172. if (!(*va_dev)) {
  173. dev_err(component->dev,
  174. "%s: null device for macro!\n", func_name);
  175. return false;
  176. }
  177. *va_priv = dev_get_drvdata((*va_dev));
  178. if (!(*va_priv) || !(*va_priv)->component) {
  179. dev_err(component->dev,
  180. "%s: priv is null for macro!\n", func_name);
  181. return false;
  182. }
  183. return true;
  184. }
  185. static int va_macro_clk_div_get(struct snd_soc_component *component)
  186. {
  187. struct device *va_dev = NULL;
  188. struct va_macro_priv *va_priv = NULL;
  189. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  190. return -EINVAL;
  191. if ((va_priv->version >= BOLERO_VERSION_2_0)
  192. && va_priv->clk_div_switch
  193. && (va_priv->dmic_clk_div == VA_MACRO_CLK_DIV_16))
  194. return VA_MACRO_CLK_DIV_8;
  195. return va_priv->dmic_clk_div;
  196. }
  197. static int va_macro_mclk_enable(struct va_macro_priv *va_priv,
  198. bool mclk_enable, bool dapm)
  199. {
  200. struct regmap *regmap = dev_get_regmap(va_priv->dev->parent, NULL);
  201. int ret = 0;
  202. if (regmap == NULL) {
  203. dev_err(va_priv->dev, "%s: regmap is NULL\n", __func__);
  204. return -EINVAL;
  205. }
  206. dev_dbg(va_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  207. __func__, mclk_enable, dapm, va_priv->va_mclk_users);
  208. mutex_lock(&va_priv->mclk_lock);
  209. if (mclk_enable) {
  210. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  211. va_priv->default_clk_id,
  212. va_priv->clk_id,
  213. true);
  214. if (ret < 0) {
  215. dev_err(va_priv->dev,
  216. "%s: va request clock en failed\n",
  217. __func__);
  218. goto exit;
  219. }
  220. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  221. true);
  222. if (va_priv->va_mclk_users == 0) {
  223. regcache_mark_dirty(regmap);
  224. regcache_sync_region(regmap,
  225. VA_START_OFFSET,
  226. VA_MAX_OFFSET);
  227. }
  228. va_priv->va_mclk_users++;
  229. } else {
  230. if (va_priv->va_mclk_users <= 0) {
  231. dev_err(va_priv->dev, "%s: clock already disabled\n",
  232. __func__);
  233. va_priv->va_mclk_users = 0;
  234. goto exit;
  235. }
  236. va_priv->va_mclk_users--;
  237. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  238. false);
  239. bolero_clk_rsc_request_clock(va_priv->dev,
  240. va_priv->default_clk_id,
  241. va_priv->clk_id,
  242. false);
  243. }
  244. exit:
  245. mutex_unlock(&va_priv->mclk_lock);
  246. return ret;
  247. }
  248. static int va_macro_event_handler(struct snd_soc_component *component,
  249. u16 event, u32 data)
  250. {
  251. struct device *va_dev = NULL;
  252. struct va_macro_priv *va_priv = NULL;
  253. int retry_cnt = MAX_RETRY_ATTEMPTS;
  254. int ret = 0;
  255. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  256. return -EINVAL;
  257. switch (event) {
  258. case BOLERO_MACRO_EVT_WAIT_VA_CLK_RESET:
  259. while ((va_priv->va_mclk_users != 0) && (retry_cnt != 0)) {
  260. dev_dbg_ratelimited(va_dev, "%s:retry_cnt: %d\n",
  261. __func__, retry_cnt);
  262. /*
  263. * Userspace takes 10 seconds to close
  264. * the session when pcm_start fails due to concurrency
  265. * with PDR/SSR. Loop and check every 20ms till 10
  266. * seconds for va_mclk user count to get reset to 0
  267. * which ensures userspace teardown is done and SSR
  268. * powerup seq can proceed.
  269. */
  270. msleep(20);
  271. retry_cnt--;
  272. }
  273. if (retry_cnt == 0)
  274. dev_err(va_dev,
  275. "%s: va_mclk_users is non-zero still, audio SSR fail!!\n",
  276. __func__);
  277. break;
  278. case BOLERO_MACRO_EVT_PRE_SSR_UP:
  279. /* enable&disable VA_CORE_CLK to reset GFMUX reg */
  280. va_macro_core_vote(va_priv, true);
  281. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  282. va_priv->default_clk_id,
  283. VA_CORE_CLK, true);
  284. if (ret < 0)
  285. dev_err_ratelimited(va_priv->dev,
  286. "%s, failed to enable clk, ret:%d\n",
  287. __func__, ret);
  288. else
  289. bolero_clk_rsc_request_clock(va_priv->dev,
  290. va_priv->default_clk_id,
  291. VA_CORE_CLK, false);
  292. va_macro_core_vote(va_priv, false);
  293. break;
  294. case BOLERO_MACRO_EVT_SSR_UP:
  295. trace_printk("%s, enter SSR up\n", __func__);
  296. /* reset swr after ssr/pdr */
  297. va_priv->reset_swr = true;
  298. va_priv->dev_up = true;
  299. if (va_priv->swr_ctrl_data)
  300. swrm_wcd_notify(
  301. va_priv->swr_ctrl_data[0].va_swr_pdev,
  302. SWR_DEVICE_SSR_UP, NULL);
  303. break;
  304. case BOLERO_MACRO_EVT_CLK_RESET:
  305. bolero_rsc_clk_reset(va_dev, VA_CORE_CLK);
  306. break;
  307. case BOLERO_MACRO_EVT_SSR_DOWN:
  308. va_priv->dev_up = false;
  309. if (va_priv->swr_ctrl_data) {
  310. swrm_wcd_notify(
  311. va_priv->swr_ctrl_data[0].va_swr_pdev,
  312. SWR_DEVICE_SSR_DOWN, NULL);
  313. }
  314. if ((!pm_runtime_enabled(va_dev) ||
  315. !pm_runtime_suspended(va_dev))) {
  316. ret = bolero_runtime_suspend(va_dev);
  317. if (!ret) {
  318. pm_runtime_disable(va_dev);
  319. pm_runtime_set_suspended(va_dev);
  320. pm_runtime_enable(va_dev);
  321. }
  322. }
  323. break;
  324. default:
  325. break;
  326. }
  327. return 0;
  328. }
  329. static int va_macro_swr_clk_event_v2(struct snd_soc_dapm_widget *w,
  330. struct snd_kcontrol *kcontrol, int event)
  331. {
  332. struct snd_soc_component *component =
  333. snd_soc_dapm_to_component(w->dapm);
  334. struct device *va_dev = NULL;
  335. struct va_macro_priv *va_priv = NULL;
  336. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  337. return -EINVAL;
  338. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  339. switch (event) {
  340. case SND_SOC_DAPM_PRE_PMU:
  341. va_priv->va_swr_clk_cnt++;
  342. break;
  343. case SND_SOC_DAPM_POST_PMD:
  344. va_priv->va_swr_clk_cnt--;
  345. break;
  346. default:
  347. break;
  348. }
  349. return 0;
  350. }
  351. static int va_macro_swr_pwr_event_v2(struct snd_soc_dapm_widget *w,
  352. struct snd_kcontrol *kcontrol, int event)
  353. {
  354. struct snd_soc_component *component =
  355. snd_soc_dapm_to_component(w->dapm);
  356. int ret = 0;
  357. struct device *va_dev = NULL;
  358. struct va_macro_priv *va_priv = NULL;
  359. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  360. return -EINVAL;
  361. dev_dbg(va_dev, "%s: event = %d, lpi_enable = %d\n",
  362. __func__, event, va_priv->lpi_enable);
  363. if (!va_priv->lpi_enable)
  364. return ret;
  365. switch (event) {
  366. case SND_SOC_DAPM_PRE_PMU:
  367. dev_dbg(component->dev,
  368. "%s: va_swr_clk_cnt %d, tx_swr_clk_cnt %d, tx_clk_status %d\n",
  369. __func__, va_priv->va_swr_clk_cnt,
  370. va_priv->tx_swr_clk_cnt, va_priv->tx_clk_status);
  371. if (va_priv->current_clk_id == VA_CORE_CLK) {
  372. return 0;
  373. } else if ( va_priv->va_swr_clk_cnt != 0 &&
  374. va_priv->tx_clk_status) {
  375. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  376. va_priv->default_clk_id,
  377. VA_CORE_CLK,
  378. true);
  379. if (ret) {
  380. dev_dbg(component->dev,
  381. "%s: request clock VA_CLK enable failed\n",
  382. __func__);
  383. break;
  384. }
  385. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  386. va_priv->default_clk_id,
  387. TX_CORE_CLK,
  388. false);
  389. if (ret) {
  390. dev_dbg(component->dev,
  391. "%s: request clock TX_CLK enable failed\n",
  392. __func__);
  393. bolero_clk_rsc_request_clock(va_priv->dev,
  394. va_priv->default_clk_id,
  395. VA_CORE_CLK,
  396. false);
  397. break;
  398. }
  399. va_priv->current_clk_id = VA_CORE_CLK;
  400. }
  401. break;
  402. case SND_SOC_DAPM_POST_PMD:
  403. if (va_priv->current_clk_id == VA_CORE_CLK) {
  404. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  405. va_priv->default_clk_id,
  406. TX_CORE_CLK,
  407. true);
  408. if (ret) {
  409. dev_err(component->dev,
  410. "%s: request clock TX_CLK enable failed\n",
  411. __func__);
  412. if (va_priv->dev_up)
  413. break;
  414. }
  415. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  416. va_priv->default_clk_id,
  417. VA_CORE_CLK,
  418. false);
  419. if (ret) {
  420. dev_err(component->dev,
  421. "%s: request clock VA_CLK disable failed\n",
  422. __func__);
  423. if (va_priv->dev_up)
  424. bolero_clk_rsc_request_clock(va_priv->dev,
  425. TX_CORE_CLK,
  426. TX_CORE_CLK,
  427. false);
  428. break;
  429. }
  430. va_priv->current_clk_id = TX_CORE_CLK;
  431. }
  432. break;
  433. default:
  434. dev_err(va_priv->dev,
  435. "%s: invalid DAPM event %d\n", __func__, event);
  436. ret = -EINVAL;
  437. }
  438. return ret;
  439. }
  440. static int va_macro_swr_pwr_event(struct snd_soc_dapm_widget *w,
  441. struct snd_kcontrol *kcontrol, int event)
  442. {
  443. struct snd_soc_component *component =
  444. snd_soc_dapm_to_component(w->dapm);
  445. int ret = 0;
  446. struct device *va_dev = NULL;
  447. struct va_macro_priv *va_priv = NULL;
  448. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  449. return -EINVAL;
  450. dev_dbg(va_dev, "%s: event = %d, lpi_enable = %d\n",
  451. __func__, event, va_priv->lpi_enable);
  452. if (!va_priv->lpi_enable)
  453. return ret;
  454. switch (event) {
  455. case SND_SOC_DAPM_PRE_PMU:
  456. if (va_priv->lpass_audio_hw_vote) {
  457. ret = digital_cdc_rsc_mgr_hw_vote_enable(
  458. va_priv->lpass_audio_hw_vote, va_dev);
  459. if (ret)
  460. dev_err(va_dev,
  461. "%s: lpass audio hw enable failed\n",
  462. __func__);
  463. }
  464. if (!ret) {
  465. if (bolero_tx_clk_switch(component, VA_CORE_CLK))
  466. dev_dbg(va_dev, "%s: clock switch failed\n",
  467. __func__);
  468. }
  469. if (va_priv->lpi_enable) {
  470. bolero_register_event_listener(component, true);
  471. va_priv->register_event_listener = true;
  472. }
  473. break;
  474. case SND_SOC_DAPM_POST_PMD:
  475. if (va_priv->register_event_listener) {
  476. va_priv->register_event_listener = false;
  477. bolero_register_event_listener(component, false);
  478. }
  479. if (bolero_tx_clk_switch(component, TX_CORE_CLK))
  480. dev_dbg(va_dev, "%s: clock switch failed\n",__func__);
  481. if (va_priv->lpass_audio_hw_vote)
  482. digital_cdc_rsc_mgr_hw_vote_disable(
  483. va_priv->lpass_audio_hw_vote, va_dev);
  484. break;
  485. default:
  486. dev_err(va_priv->dev,
  487. "%s: invalid DAPM event %d\n", __func__, event);
  488. ret = -EINVAL;
  489. }
  490. return ret;
  491. }
  492. static int va_macro_tx_swr_clk_event_v2(struct snd_soc_dapm_widget *w,
  493. struct snd_kcontrol *kcontrol, int event)
  494. {
  495. struct device *va_dev = NULL;
  496. struct va_macro_priv *va_priv = NULL;
  497. struct snd_soc_component *component =
  498. snd_soc_dapm_to_component(w->dapm);
  499. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  500. return -EINVAL;
  501. if (SND_SOC_DAPM_EVENT_ON(event))
  502. ++va_priv->tx_swr_clk_cnt;
  503. if (SND_SOC_DAPM_EVENT_OFF(event))
  504. --va_priv->tx_swr_clk_cnt;
  505. return 0;
  506. }
  507. static int va_macro_mclk_event(struct snd_soc_dapm_widget *w,
  508. struct snd_kcontrol *kcontrol, int event)
  509. {
  510. struct snd_soc_component *component =
  511. snd_soc_dapm_to_component(w->dapm);
  512. int ret = 0;
  513. struct device *va_dev = NULL;
  514. struct va_macro_priv *va_priv = NULL;
  515. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  516. return -EINVAL;
  517. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  518. switch (event) {
  519. case SND_SOC_DAPM_PRE_PMU:
  520. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  521. va_priv->default_clk_id,
  522. TX_CORE_CLK,
  523. true);
  524. if (!ret)
  525. va_priv->dapm_tx_clk_status++;
  526. if (va_priv->lpi_enable)
  527. ret = va_macro_mclk_enable(va_priv, 1, true);
  528. else
  529. ret = bolero_tx_mclk_enable(component, 1);
  530. break;
  531. case SND_SOC_DAPM_POST_PMD:
  532. if (va_priv->lpi_enable) {
  533. va_macro_mclk_enable(va_priv, 0, true);
  534. } else {
  535. bolero_tx_mclk_enable(component, 0);
  536. }
  537. if (va_priv->dapm_tx_clk_status > 0) {
  538. bolero_clk_rsc_request_clock(va_priv->dev,
  539. va_priv->default_clk_id,
  540. TX_CORE_CLK,
  541. false);
  542. va_priv->dapm_tx_clk_status--;
  543. }
  544. break;
  545. default:
  546. dev_err(va_priv->dev,
  547. "%s: invalid DAPM event %d\n", __func__, event);
  548. ret = -EINVAL;
  549. }
  550. return ret;
  551. }
  552. static int va_macro_tx_va_mclk_enable(struct va_macro_priv *va_priv,
  553. struct regmap *regmap, int clk_type,
  554. bool enable)
  555. {
  556. int ret = 0, clk_tx_ret = 0;
  557. dev_dbg(va_priv->dev,
  558. "%s: clock type %s, enable: %s tx_mclk_users: %d\n",
  559. __func__, (clk_type ? "VA_MCLK" : "TX_MCLK"),
  560. (enable ? "enable" : "disable"), va_priv->va_mclk_users);
  561. if (enable) {
  562. if (va_priv->swr_clk_users == 0) {
  563. msm_cdc_pinctrl_select_active_state(
  564. va_priv->va_swr_gpio_p);
  565. msm_cdc_pinctrl_set_wakeup_capable(
  566. va_priv->va_swr_gpio_p, false);
  567. }
  568. clk_tx_ret = bolero_clk_rsc_request_clock(va_priv->dev,
  569. TX_CORE_CLK,
  570. TX_CORE_CLK,
  571. true);
  572. if (clk_type == TX_MCLK) {
  573. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  574. TX_CORE_CLK,
  575. TX_CORE_CLK,
  576. true);
  577. if (ret < 0) {
  578. if (va_priv->swr_clk_users == 0)
  579. msm_cdc_pinctrl_select_sleep_state(
  580. va_priv->va_swr_gpio_p);
  581. dev_err_ratelimited(va_priv->dev,
  582. "%s: swr request clk failed\n",
  583. __func__);
  584. goto done;
  585. }
  586. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  587. true);
  588. }
  589. if (clk_type == VA_MCLK) {
  590. ret = va_macro_mclk_enable(va_priv, 1, true);
  591. if (ret < 0) {
  592. if (va_priv->swr_clk_users == 0)
  593. msm_cdc_pinctrl_select_sleep_state(
  594. va_priv->va_swr_gpio_p);
  595. dev_err_ratelimited(va_priv->dev,
  596. "%s: request clock enable failed\n",
  597. __func__);
  598. goto done;
  599. }
  600. }
  601. if (va_priv->swr_clk_users == 0) {
  602. dev_dbg(va_priv->dev, "%s: reset_swr: %d\n",
  603. __func__, va_priv->reset_swr);
  604. if (va_priv->reset_swr)
  605. regmap_update_bits(regmap,
  606. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  607. 0x02, 0x02);
  608. regmap_update_bits(regmap,
  609. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  610. 0x01, 0x01);
  611. if (va_priv->reset_swr)
  612. regmap_update_bits(regmap,
  613. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  614. 0x02, 0x00);
  615. va_priv->reset_swr = false;
  616. }
  617. if (!clk_tx_ret)
  618. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  619. TX_CORE_CLK,
  620. TX_CORE_CLK,
  621. false);
  622. va_priv->swr_clk_users++;
  623. } else {
  624. if (va_priv->swr_clk_users <= 0) {
  625. dev_err_ratelimited(va_priv->dev,
  626. "va swrm clock users already 0\n");
  627. va_priv->swr_clk_users = 0;
  628. return 0;
  629. }
  630. clk_tx_ret = bolero_clk_rsc_request_clock(va_priv->dev,
  631. TX_CORE_CLK,
  632. TX_CORE_CLK,
  633. true);
  634. va_priv->swr_clk_users--;
  635. if (va_priv->swr_clk_users == 0)
  636. regmap_update_bits(regmap,
  637. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  638. 0x01, 0x00);
  639. if (clk_type == VA_MCLK)
  640. va_macro_mclk_enable(va_priv, 0, true);
  641. if (clk_type == TX_MCLK) {
  642. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  643. false);
  644. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  645. TX_CORE_CLK,
  646. TX_CORE_CLK,
  647. false);
  648. if (ret < 0) {
  649. dev_err_ratelimited(va_priv->dev,
  650. "%s: swr request clk failed\n",
  651. __func__);
  652. goto done;
  653. }
  654. }
  655. if (!clk_tx_ret)
  656. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  657. TX_CORE_CLK,
  658. TX_CORE_CLK,
  659. false);
  660. if (va_priv->swr_clk_users == 0) {
  661. msm_cdc_pinctrl_set_wakeup_capable(
  662. va_priv->va_swr_gpio_p, true);
  663. msm_cdc_pinctrl_select_sleep_state(
  664. va_priv->va_swr_gpio_p);
  665. }
  666. }
  667. return 0;
  668. done:
  669. if (!clk_tx_ret)
  670. bolero_clk_rsc_request_clock(va_priv->dev,
  671. TX_CORE_CLK,
  672. TX_CORE_CLK,
  673. false);
  674. return ret;
  675. }
  676. static int va_macro_core_vote(void *handle, bool enable)
  677. {
  678. int rc = 0;
  679. struct va_macro_priv *va_priv = (struct va_macro_priv *) handle;
  680. if (va_priv == NULL) {
  681. pr_err("%s: va priv data is NULL\n", __func__);
  682. return -EINVAL;
  683. }
  684. if (enable) {
  685. pm_runtime_get_sync(va_priv->dev);
  686. if (bolero_check_core_votes(va_priv->dev))
  687. rc = 0;
  688. else
  689. rc = -ENOTSYNC;
  690. } else {
  691. pm_runtime_put_autosuspend(va_priv->dev);
  692. pm_runtime_mark_last_busy(va_priv->dev);
  693. }
  694. return rc;
  695. }
  696. static int va_macro_swrm_clock(void *handle, bool enable)
  697. {
  698. struct va_macro_priv *va_priv = (struct va_macro_priv *) handle;
  699. struct regmap *regmap = dev_get_regmap(va_priv->dev->parent, NULL);
  700. int ret = 0;
  701. if (regmap == NULL) {
  702. dev_err(va_priv->dev, "%s: regmap is NULL\n", __func__);
  703. return -EINVAL;
  704. }
  705. mutex_lock(&va_priv->swr_clk_lock);
  706. dev_dbg(va_priv->dev,
  707. "%s: swrm clock %s tx_swr_clk_cnt: %d va_swr_clk_cnt: %d\n",
  708. __func__, (enable ? "enable" : "disable"),
  709. va_priv->tx_swr_clk_cnt, va_priv->va_swr_clk_cnt);
  710. if (enable) {
  711. pm_runtime_get_sync(va_priv->dev);
  712. if (va_priv->va_swr_clk_cnt && !va_priv->tx_swr_clk_cnt) {
  713. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  714. VA_MCLK, enable);
  715. if (ret) {
  716. pm_runtime_mark_last_busy(va_priv->dev);
  717. pm_runtime_put_autosuspend(va_priv->dev);
  718. goto done;
  719. }
  720. va_priv->va_clk_status++;
  721. } else {
  722. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  723. TX_MCLK, enable);
  724. if (ret) {
  725. pm_runtime_mark_last_busy(va_priv->dev);
  726. pm_runtime_put_autosuspend(va_priv->dev);
  727. goto done;
  728. }
  729. va_priv->tx_clk_status++;
  730. }
  731. pm_runtime_mark_last_busy(va_priv->dev);
  732. pm_runtime_put_autosuspend(va_priv->dev);
  733. } else {
  734. if (va_priv->va_clk_status && !va_priv->tx_clk_status) {
  735. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  736. VA_MCLK, enable);
  737. if (ret)
  738. goto done;
  739. --va_priv->va_clk_status;
  740. } else if (!va_priv->va_clk_status && va_priv->tx_clk_status) {
  741. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  742. TX_MCLK, enable);
  743. if (ret)
  744. goto done;
  745. --va_priv->tx_clk_status;
  746. } else if (va_priv->va_clk_status && va_priv->tx_clk_status) {
  747. if (!va_priv->va_swr_clk_cnt && va_priv->tx_swr_clk_cnt) {
  748. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  749. VA_MCLK, enable);
  750. if (ret)
  751. goto done;
  752. --va_priv->va_clk_status;
  753. } else {
  754. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  755. TX_MCLK, enable);
  756. if (ret)
  757. goto done;
  758. --va_priv->tx_clk_status;
  759. }
  760. } else {
  761. dev_dbg(va_priv->dev,
  762. "%s: Both clocks are disabled\n", __func__);
  763. }
  764. }
  765. dev_dbg(va_priv->dev,
  766. "%s: swrm clock users %d tx_clk_sts_cnt: %d va_clk_sts_cnt: %d\n",
  767. __func__, va_priv->swr_clk_users, va_priv->tx_clk_status,
  768. va_priv->va_clk_status);
  769. done:
  770. mutex_unlock(&va_priv->swr_clk_lock);
  771. return ret;
  772. }
  773. static bool is_amic_enabled(struct snd_soc_component *component, int decimator)
  774. {
  775. u16 adc_mux_reg = 0, adc_reg = 0;
  776. u16 adc_n = BOLERO_ADC_MAX;
  777. bool ret = false;
  778. struct device *va_dev = NULL;
  779. struct va_macro_priv *va_priv = NULL;
  780. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  781. return ret;
  782. adc_mux_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG1 +
  783. VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  784. if (snd_soc_component_read(component, adc_mux_reg) & SWR_MIC) {
  785. if (va_priv->version == BOLERO_VERSION_2_1)
  786. return true;
  787. adc_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0 +
  788. VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  789. adc_n = snd_soc_component_read(component, adc_reg) &
  790. VA_MACRO_SWR_MIC_MUX_SEL_MASK;
  791. if (adc_n < BOLERO_ADC_MAX)
  792. return true;
  793. }
  794. return ret;
  795. }
  796. static void va_macro_tx_hpf_corner_freq_callback(struct work_struct *work)
  797. {
  798. struct delayed_work *hpf_delayed_work;
  799. struct hpf_work *hpf_work;
  800. struct va_macro_priv *va_priv;
  801. struct snd_soc_component *component;
  802. u16 dec_cfg_reg, hpf_gate_reg;
  803. u8 hpf_cut_off_freq;
  804. u16 adc_reg = 0, adc_n = 0;
  805. hpf_delayed_work = to_delayed_work(work);
  806. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  807. va_priv = hpf_work->va_priv;
  808. component = va_priv->component;
  809. hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
  810. dec_cfg_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0 +
  811. VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  812. hpf_gate_reg = BOLERO_CDC_VA_TX0_TX_PATH_SEC2 +
  813. VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  814. dev_dbg(va_priv->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
  815. __func__, hpf_work->decimator, hpf_cut_off_freq);
  816. if (is_amic_enabled(component, hpf_work->decimator)) {
  817. adc_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0 +
  818. VA_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
  819. adc_n = snd_soc_component_read(component, adc_reg) &
  820. VA_MACRO_SWR_MIC_MUX_SEL_MASK;
  821. /* analog mic clear TX hold */
  822. bolero_clear_amic_tx_hold(component->dev, adc_n);
  823. snd_soc_component_update_bits(component,
  824. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  825. hpf_cut_off_freq << 5);
  826. snd_soc_component_update_bits(component, hpf_gate_reg,
  827. 0x03, 0x02);
  828. /* Add delay between toggle hpf gate based on sample rate */
  829. switch (va_priv->pcm_rate[hpf_work->decimator]) {
  830. case 0:
  831. usleep_range(125, 130);
  832. break;
  833. case 1:
  834. usleep_range(62, 65);
  835. break;
  836. case 3:
  837. usleep_range(31, 32);
  838. break;
  839. case 4:
  840. usleep_range(20, 21);
  841. break;
  842. case 5:
  843. usleep_range(10, 11);
  844. break;
  845. case 6:
  846. usleep_range(5, 6);
  847. break;
  848. default:
  849. usleep_range(125, 130);
  850. }
  851. snd_soc_component_update_bits(component, hpf_gate_reg,
  852. 0x03, 0x01);
  853. } else {
  854. snd_soc_component_update_bits(component,
  855. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  856. hpf_cut_off_freq << 5);
  857. snd_soc_component_update_bits(component, hpf_gate_reg,
  858. 0x02, 0x02);
  859. /* Minimum 1 clk cycle delay is required as per HW spec */
  860. usleep_range(1000, 1010);
  861. snd_soc_component_update_bits(component, hpf_gate_reg,
  862. 0x02, 0x00);
  863. }
  864. }
  865. static void va_macro_mute_update_callback(struct work_struct *work)
  866. {
  867. struct va_mute_work *va_mute_dwork;
  868. struct snd_soc_component *component = NULL;
  869. struct va_macro_priv *va_priv;
  870. struct delayed_work *delayed_work;
  871. u16 tx_vol_ctl_reg, decimator;
  872. delayed_work = to_delayed_work(work);
  873. va_mute_dwork = container_of(delayed_work, struct va_mute_work, dwork);
  874. va_priv = va_mute_dwork->va_priv;
  875. component = va_priv->component;
  876. decimator = va_mute_dwork->decimator;
  877. tx_vol_ctl_reg =
  878. BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  879. VA_MACRO_TX_PATH_OFFSET * decimator;
  880. snd_soc_component_update_bits(component, tx_vol_ctl_reg, 0x10, 0x00);
  881. dev_dbg(va_priv->dev, "%s: decimator %u unmute\n",
  882. __func__, decimator);
  883. }
  884. static int va_macro_put_dec_enum(struct snd_kcontrol *kcontrol,
  885. struct snd_ctl_elem_value *ucontrol)
  886. {
  887. struct snd_soc_dapm_widget *widget =
  888. snd_soc_dapm_kcontrol_widget(kcontrol);
  889. struct snd_soc_component *component =
  890. snd_soc_dapm_to_component(widget->dapm);
  891. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  892. unsigned int val;
  893. u16 mic_sel_reg, dmic_clk_reg;
  894. struct device *va_dev = NULL;
  895. struct va_macro_priv *va_priv = NULL;
  896. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  897. return -EINVAL;
  898. val = ucontrol->value.enumerated.item[0];
  899. if (val > e->items - 1)
  900. return -EINVAL;
  901. dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  902. widget->name, val);
  903. switch (e->reg) {
  904. case BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0:
  905. mic_sel_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0;
  906. break;
  907. case BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0:
  908. mic_sel_reg = BOLERO_CDC_VA_TX1_TX_PATH_CFG0;
  909. break;
  910. case BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0:
  911. mic_sel_reg = BOLERO_CDC_VA_TX2_TX_PATH_CFG0;
  912. break;
  913. case BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0:
  914. mic_sel_reg = BOLERO_CDC_VA_TX3_TX_PATH_CFG0;
  915. break;
  916. case BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0:
  917. mic_sel_reg = BOLERO_CDC_VA_TX4_TX_PATH_CFG0;
  918. break;
  919. case BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0:
  920. mic_sel_reg = BOLERO_CDC_VA_TX5_TX_PATH_CFG0;
  921. break;
  922. case BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0:
  923. mic_sel_reg = BOLERO_CDC_VA_TX6_TX_PATH_CFG0;
  924. break;
  925. case BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0:
  926. mic_sel_reg = BOLERO_CDC_VA_TX7_TX_PATH_CFG0;
  927. break;
  928. default:
  929. dev_err(component->dev, "%s: e->reg: 0x%x not expected\n",
  930. __func__, e->reg);
  931. return -EINVAL;
  932. }
  933. if (strnstr(widget->name, "SMIC", strlen(widget->name))) {
  934. if (val != 0) {
  935. if (val < 5) {
  936. snd_soc_component_update_bits(component,
  937. mic_sel_reg,
  938. 1 << 7, 0x0 << 7);
  939. } else {
  940. snd_soc_component_update_bits(component,
  941. mic_sel_reg,
  942. 1 << 7, 0x1 << 7);
  943. snd_soc_component_update_bits(component,
  944. BOLERO_CDC_VA_TOP_CSR_DMIC_CFG,
  945. 0x80, 0x00);
  946. dmic_clk_reg =
  947. BOLERO_CDC_TX_TOP_CSR_SWR_DMIC0_CTL +
  948. ((val - 5)/2) * 4;
  949. snd_soc_component_update_bits(component,
  950. dmic_clk_reg,
  951. 0x0E, va_priv->dmic_clk_div << 0x1);
  952. }
  953. }
  954. } else {
  955. /* DMIC selected */
  956. if (val != 0)
  957. snd_soc_component_update_bits(component, mic_sel_reg,
  958. 1 << 7, 1 << 7);
  959. }
  960. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  961. }
  962. static int va_macro_lpi_get(struct snd_kcontrol *kcontrol,
  963. struct snd_ctl_elem_value *ucontrol)
  964. {
  965. struct snd_soc_component *component =
  966. snd_soc_kcontrol_component(kcontrol);
  967. struct device *va_dev = NULL;
  968. struct va_macro_priv *va_priv = NULL;
  969. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  970. return -EINVAL;
  971. ucontrol->value.integer.value[0] = va_priv->lpi_enable;
  972. return 0;
  973. }
  974. static int va_macro_lpi_put(struct snd_kcontrol *kcontrol,
  975. struct snd_ctl_elem_value *ucontrol)
  976. {
  977. struct snd_soc_component *component =
  978. snd_soc_kcontrol_component(kcontrol);
  979. struct device *va_dev = NULL;
  980. struct va_macro_priv *va_priv = NULL;
  981. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  982. return -EINVAL;
  983. va_priv->lpi_enable = ucontrol->value.integer.value[0];
  984. return 0;
  985. }
  986. static int va_macro_tx_mixer_get(struct snd_kcontrol *kcontrol,
  987. struct snd_ctl_elem_value *ucontrol)
  988. {
  989. struct snd_soc_dapm_widget *widget =
  990. snd_soc_dapm_kcontrol_widget(kcontrol);
  991. struct snd_soc_component *component =
  992. snd_soc_dapm_to_component(widget->dapm);
  993. struct soc_multi_mixer_control *mixer =
  994. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  995. u32 dai_id = widget->shift;
  996. u32 dec_id = mixer->shift;
  997. struct device *va_dev = NULL;
  998. struct va_macro_priv *va_priv = NULL;
  999. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1000. return -EINVAL;
  1001. if (test_bit(dec_id, &va_priv->active_ch_mask[dai_id]))
  1002. ucontrol->value.integer.value[0] = 1;
  1003. else
  1004. ucontrol->value.integer.value[0] = 0;
  1005. return 0;
  1006. }
  1007. static int va_macro_tx_mixer_put(struct snd_kcontrol *kcontrol,
  1008. struct snd_ctl_elem_value *ucontrol)
  1009. {
  1010. struct snd_soc_dapm_widget *widget =
  1011. snd_soc_dapm_kcontrol_widget(kcontrol);
  1012. struct snd_soc_component *component =
  1013. snd_soc_dapm_to_component(widget->dapm);
  1014. struct snd_soc_dapm_update *update = NULL;
  1015. struct soc_multi_mixer_control *mixer =
  1016. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  1017. u32 dai_id = widget->shift;
  1018. u32 dec_id = mixer->shift;
  1019. u32 enable = ucontrol->value.integer.value[0];
  1020. struct device *va_dev = NULL;
  1021. struct va_macro_priv *va_priv = NULL;
  1022. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1023. return -EINVAL;
  1024. if (enable)
  1025. set_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  1026. else
  1027. clear_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  1028. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
  1029. return 0;
  1030. }
  1031. static int va_macro_enable_dmic(struct snd_soc_dapm_widget *w,
  1032. struct snd_kcontrol *kcontrol, int event)
  1033. {
  1034. struct snd_soc_component *component =
  1035. snd_soc_dapm_to_component(w->dapm);
  1036. unsigned int dmic = 0;
  1037. int ret = 0;
  1038. char *wname;
  1039. wname = strpbrk(w->name, "01234567");
  1040. if (!wname) {
  1041. dev_err(component->dev, "%s: widget not found\n", __func__);
  1042. return -EINVAL;
  1043. }
  1044. ret = kstrtouint(wname, 10, &dmic);
  1045. if (ret < 0) {
  1046. dev_err(component->dev, "%s: Invalid DMIC line on the codec\n",
  1047. __func__);
  1048. return -EINVAL;
  1049. }
  1050. dev_dbg(component->dev, "%s: event %d DMIC%d\n",
  1051. __func__, event, dmic);
  1052. switch (event) {
  1053. case SND_SOC_DAPM_PRE_PMU:
  1054. bolero_dmic_clk_enable(component, dmic, DMIC_VA, true);
  1055. break;
  1056. case SND_SOC_DAPM_POST_PMD:
  1057. bolero_dmic_clk_enable(component, dmic, DMIC_VA, false);
  1058. break;
  1059. }
  1060. return 0;
  1061. }
  1062. static int va_macro_enable_dec(struct snd_soc_dapm_widget *w,
  1063. struct snd_kcontrol *kcontrol, int event)
  1064. {
  1065. struct snd_soc_component *component =
  1066. snd_soc_dapm_to_component(w->dapm);
  1067. unsigned int decimator;
  1068. u16 tx_vol_ctl_reg, dec_cfg_reg, hpf_gate_reg;
  1069. u16 tx_gain_ctl_reg;
  1070. u8 hpf_cut_off_freq;
  1071. u16 adc_mux_reg = 0;
  1072. u16 tx_fs_reg = 0;
  1073. struct device *va_dev = NULL;
  1074. struct va_macro_priv *va_priv = NULL;
  1075. int hpf_delay = BOLERO_CDC_VA_TX_DMIC_HPF_DELAY_MS;
  1076. int unmute_delay = BOLERO_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS;
  1077. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1078. return -EINVAL;
  1079. decimator = w->shift;
  1080. dev_dbg(va_dev, "%s(): widget = %s decimator = %u\n", __func__,
  1081. w->name, decimator);
  1082. tx_vol_ctl_reg = BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  1083. VA_MACRO_TX_PATH_OFFSET * decimator;
  1084. hpf_gate_reg = BOLERO_CDC_VA_TX0_TX_PATH_SEC2 +
  1085. VA_MACRO_TX_PATH_OFFSET * decimator;
  1086. dec_cfg_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0 +
  1087. VA_MACRO_TX_PATH_OFFSET * decimator;
  1088. tx_gain_ctl_reg = BOLERO_CDC_VA_TX0_TX_VOL_CTL +
  1089. VA_MACRO_TX_PATH_OFFSET * decimator;
  1090. adc_mux_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG1 +
  1091. VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  1092. tx_fs_reg = BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  1093. VA_MACRO_TX_PATH_OFFSET * decimator;
  1094. va_priv->pcm_rate[decimator] = (snd_soc_component_read(component,
  1095. tx_fs_reg) & 0x0F);
  1096. switch (event) {
  1097. case SND_SOC_DAPM_PRE_PMU:
  1098. snd_soc_component_update_bits(component,
  1099. dec_cfg_reg, 0x06, va_priv->dec_mode[decimator] <<
  1100. VA_MACRO_ADC_MODE_CFG0_SHIFT);
  1101. /* Enable TX PGA Mute */
  1102. snd_soc_component_update_bits(component,
  1103. tx_vol_ctl_reg, 0x10, 0x10);
  1104. break;
  1105. case SND_SOC_DAPM_POST_PMU:
  1106. /* Enable TX CLK */
  1107. snd_soc_component_update_bits(component,
  1108. tx_vol_ctl_reg, 0x20, 0x20);
  1109. if (!is_amic_enabled(component, decimator)) {
  1110. snd_soc_component_update_bits(component,
  1111. hpf_gate_reg, 0x01, 0x00);
  1112. /*
  1113. * Minimum 1 clk cycle delay is required as per HW spec
  1114. */
  1115. usleep_range(1000, 1010);
  1116. }
  1117. hpf_cut_off_freq = (snd_soc_component_read(
  1118. component, dec_cfg_reg) &
  1119. TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
  1120. va_priv->va_hpf_work[decimator].hpf_cut_off_freq =
  1121. hpf_cut_off_freq;
  1122. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  1123. snd_soc_component_update_bits(component, dec_cfg_reg,
  1124. TX_HPF_CUT_OFF_FREQ_MASK,
  1125. CF_MIN_3DB_150HZ << 5);
  1126. }
  1127. if (is_amic_enabled(component, decimator) < BOLERO_ADC_MAX) {
  1128. hpf_delay = BOLERO_CDC_VA_TX_AMIC_HPF_DELAY_MS;
  1129. unmute_delay = BOLERO_CDC_VA_TX_AMIC_UNMUTE_DELAY_MS;
  1130. if (va_tx_unmute_delay < unmute_delay)
  1131. va_tx_unmute_delay = unmute_delay;
  1132. }
  1133. snd_soc_component_update_bits(component,
  1134. hpf_gate_reg, 0x03, 0x02);
  1135. if (!is_amic_enabled(component, decimator))
  1136. snd_soc_component_update_bits(component,
  1137. hpf_gate_reg, 0x03, 0x00);
  1138. /*
  1139. * Minimum 1 clk cycle delay is required as per HW spec
  1140. */
  1141. usleep_range(1000, 1010);
  1142. snd_soc_component_update_bits(component,
  1143. hpf_gate_reg, 0x03, 0x01);
  1144. /*
  1145. * 6ms delay is required as per HW spec
  1146. */
  1147. usleep_range(6000, 6010);
  1148. /* schedule work queue to Remove Mute */
  1149. queue_delayed_work(system_freezable_wq,
  1150. &va_priv->va_mute_dwork[decimator].dwork,
  1151. msecs_to_jiffies(va_tx_unmute_delay));
  1152. if (va_priv->va_hpf_work[decimator].hpf_cut_off_freq !=
  1153. CF_MIN_3DB_150HZ)
  1154. queue_delayed_work(system_freezable_wq,
  1155. &va_priv->va_hpf_work[decimator].dwork,
  1156. msecs_to_jiffies(hpf_delay));
  1157. /* apply gain after decimator is enabled */
  1158. snd_soc_component_write(component, tx_gain_ctl_reg,
  1159. snd_soc_component_read(component, tx_gain_ctl_reg));
  1160. if (va_priv->version == BOLERO_VERSION_2_0) {
  1161. if (snd_soc_component_read(component, adc_mux_reg)
  1162. & SWR_MIC) {
  1163. snd_soc_component_update_bits(component,
  1164. BOLERO_CDC_TX_TOP_CSR_SWR_CTRL,
  1165. 0x01, 0x01);
  1166. snd_soc_component_update_bits(component,
  1167. BOLERO_CDC_TX_TOP_CSR_SWR_MIC0_CTL,
  1168. 0x0E, 0x0C);
  1169. snd_soc_component_update_bits(component,
  1170. BOLERO_CDC_TX_TOP_CSR_SWR_MIC1_CTL,
  1171. 0x0E, 0x0C);
  1172. snd_soc_component_update_bits(component,
  1173. BOLERO_CDC_TX_TOP_CSR_SWR_MIC2_CTL,
  1174. 0x0E, 0x00);
  1175. snd_soc_component_update_bits(component,
  1176. BOLERO_CDC_TX_TOP_CSR_SWR_MIC3_CTL,
  1177. 0x0E, 0x00);
  1178. snd_soc_component_update_bits(component,
  1179. BOLERO_CDC_TX_TOP_CSR_SWR_MIC4_CTL,
  1180. 0x0E, 0x00);
  1181. snd_soc_component_update_bits(component,
  1182. BOLERO_CDC_TX_TOP_CSR_SWR_MIC5_CTL,
  1183. 0x0E, 0x00);
  1184. }
  1185. }
  1186. break;
  1187. case SND_SOC_DAPM_PRE_PMD:
  1188. hpf_cut_off_freq =
  1189. va_priv->va_hpf_work[decimator].hpf_cut_off_freq;
  1190. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1191. 0x10, 0x10);
  1192. if (cancel_delayed_work_sync(
  1193. &va_priv->va_hpf_work[decimator].dwork)) {
  1194. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  1195. snd_soc_component_update_bits(component,
  1196. dec_cfg_reg,
  1197. TX_HPF_CUT_OFF_FREQ_MASK,
  1198. hpf_cut_off_freq << 5);
  1199. if (is_amic_enabled(component, decimator))
  1200. snd_soc_component_update_bits(component,
  1201. hpf_gate_reg,
  1202. 0x03, 0x02);
  1203. else
  1204. snd_soc_component_update_bits(component,
  1205. hpf_gate_reg,
  1206. 0x03, 0x03);
  1207. /*
  1208. * Minimum 1 clk cycle delay is required
  1209. * as per HW spec
  1210. */
  1211. usleep_range(1000, 1010);
  1212. snd_soc_component_update_bits(component,
  1213. hpf_gate_reg,
  1214. 0x03, 0x01);
  1215. }
  1216. }
  1217. cancel_delayed_work_sync(
  1218. &va_priv->va_mute_dwork[decimator].dwork);
  1219. if (va_priv->version == BOLERO_VERSION_2_0) {
  1220. if (snd_soc_component_read(component, adc_mux_reg)
  1221. & SWR_MIC)
  1222. snd_soc_component_update_bits(component,
  1223. BOLERO_CDC_TX_TOP_CSR_SWR_CTRL,
  1224. 0x01, 0x00);
  1225. }
  1226. break;
  1227. case SND_SOC_DAPM_POST_PMD:
  1228. /* Disable TX CLK */
  1229. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1230. 0x20, 0x00);
  1231. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1232. 0x40, 0x40);
  1233. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1234. 0x40, 0x00);
  1235. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1236. 0x10, 0x00);
  1237. break;
  1238. }
  1239. return 0;
  1240. }
  1241. static int va_macro_enable_tx(struct snd_soc_dapm_widget *w,
  1242. struct snd_kcontrol *kcontrol, int event)
  1243. {
  1244. struct snd_soc_component *component =
  1245. snd_soc_dapm_to_component(w->dapm);
  1246. struct device *va_dev = NULL;
  1247. struct va_macro_priv *va_priv = NULL;
  1248. int ret = 0;
  1249. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1250. return -EINVAL;
  1251. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  1252. switch (event) {
  1253. case SND_SOC_DAPM_POST_PMU:
  1254. if (va_priv->dapm_tx_clk_status > 0) {
  1255. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  1256. va_priv->default_clk_id,
  1257. TX_CORE_CLK,
  1258. false);
  1259. va_priv->dapm_tx_clk_status--;
  1260. }
  1261. break;
  1262. case SND_SOC_DAPM_PRE_PMD:
  1263. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  1264. va_priv->default_clk_id,
  1265. TX_CORE_CLK,
  1266. true);
  1267. if (!ret)
  1268. va_priv->dapm_tx_clk_status++;
  1269. break;
  1270. default:
  1271. dev_err(va_priv->dev,
  1272. "%s: invalid DAPM event %d\n", __func__, event);
  1273. ret = -EINVAL;
  1274. break;
  1275. }
  1276. return ret;
  1277. }
  1278. static int va_macro_enable_micbias(struct snd_soc_dapm_widget *w,
  1279. struct snd_kcontrol *kcontrol, int event)
  1280. {
  1281. struct snd_soc_component *component =
  1282. snd_soc_dapm_to_component(w->dapm);
  1283. struct device *va_dev = NULL;
  1284. struct va_macro_priv *va_priv = NULL;
  1285. int ret = 0;
  1286. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1287. return -EINVAL;
  1288. if (!va_priv->micb_supply) {
  1289. dev_err(va_dev,
  1290. "%s:regulator not provided in dtsi\n", __func__);
  1291. return -EINVAL;
  1292. }
  1293. switch (event) {
  1294. case SND_SOC_DAPM_PRE_PMU:
  1295. if (va_priv->micb_users++ > 0)
  1296. return 0;
  1297. ret = regulator_set_voltage(va_priv->micb_supply,
  1298. va_priv->micb_voltage,
  1299. va_priv->micb_voltage);
  1300. if (ret) {
  1301. dev_err(va_dev, "%s: Setting voltage failed, err = %d\n",
  1302. __func__, ret);
  1303. return ret;
  1304. }
  1305. ret = regulator_set_load(va_priv->micb_supply,
  1306. va_priv->micb_current);
  1307. if (ret) {
  1308. dev_err(va_dev, "%s: Setting current failed, err = %d\n",
  1309. __func__, ret);
  1310. return ret;
  1311. }
  1312. ret = regulator_enable(va_priv->micb_supply);
  1313. if (ret) {
  1314. dev_err(va_dev, "%s: regulator enable failed, err = %d\n",
  1315. __func__, ret);
  1316. return ret;
  1317. }
  1318. break;
  1319. case SND_SOC_DAPM_POST_PMD:
  1320. if (--va_priv->micb_users > 0)
  1321. return 0;
  1322. if (va_priv->micb_users < 0) {
  1323. va_priv->micb_users = 0;
  1324. dev_dbg(va_dev, "%s: regulator already disabled\n",
  1325. __func__);
  1326. return 0;
  1327. }
  1328. ret = regulator_disable(va_priv->micb_supply);
  1329. if (ret) {
  1330. dev_err(va_dev, "%s: regulator disable failed, err = %d\n",
  1331. __func__, ret);
  1332. return ret;
  1333. }
  1334. regulator_set_voltage(va_priv->micb_supply, 0,
  1335. va_priv->micb_voltage);
  1336. regulator_set_load(va_priv->micb_supply, 0);
  1337. break;
  1338. }
  1339. return 0;
  1340. }
  1341. static inline int va_macro_path_get(const char *wname,
  1342. unsigned int *path_num)
  1343. {
  1344. int ret = 0;
  1345. char *widget_name = NULL;
  1346. char *w_name = NULL;
  1347. char *path_num_char = NULL;
  1348. char *path_name = NULL;
  1349. widget_name = kstrndup(wname, 10, GFP_KERNEL);
  1350. if (!widget_name)
  1351. return -EINVAL;
  1352. w_name = widget_name;
  1353. path_name = strsep(&widget_name, " ");
  1354. if (!path_name) {
  1355. pr_err("%s: Invalid widget name = %s\n",
  1356. __func__, widget_name);
  1357. ret = -EINVAL;
  1358. goto err;
  1359. }
  1360. path_num_char = strpbrk(path_name, "01234567");
  1361. if (!path_num_char) {
  1362. pr_err("%s: va path index not found\n",
  1363. __func__);
  1364. ret = -EINVAL;
  1365. goto err;
  1366. }
  1367. ret = kstrtouint(path_num_char, 10, path_num);
  1368. if (ret < 0)
  1369. pr_err("%s: Invalid tx path = %s\n",
  1370. __func__, w_name);
  1371. err:
  1372. kfree(w_name);
  1373. return ret;
  1374. }
  1375. static int va_macro_dec_mode_get(struct snd_kcontrol *kcontrol,
  1376. struct snd_ctl_elem_value *ucontrol)
  1377. {
  1378. struct snd_soc_component *component =
  1379. snd_soc_kcontrol_component(kcontrol);
  1380. struct va_macro_priv *priv = NULL;
  1381. struct device *va_dev = NULL;
  1382. int ret = 0;
  1383. int path = 0;
  1384. if (!va_macro_get_data(component, &va_dev, &priv, __func__))
  1385. return -EINVAL;
  1386. ret = va_macro_path_get(kcontrol->id.name, &path);
  1387. if (ret)
  1388. return ret;
  1389. ucontrol->value.integer.value[0] = priv->dec_mode[path];
  1390. return 0;
  1391. }
  1392. static int va_macro_dec_mode_put(struct snd_kcontrol *kcontrol,
  1393. struct snd_ctl_elem_value *ucontrol)
  1394. {
  1395. struct snd_soc_component *component =
  1396. snd_soc_kcontrol_component(kcontrol);
  1397. struct va_macro_priv *priv = NULL;
  1398. struct device *va_dev = NULL;
  1399. int value = ucontrol->value.integer.value[0];
  1400. int ret = 0;
  1401. int path = 0;
  1402. if (!va_macro_get_data(component, &va_dev, &priv, __func__))
  1403. return -EINVAL;
  1404. ret = va_macro_path_get(kcontrol->id.name, &path);
  1405. if (ret)
  1406. return ret;
  1407. priv->dec_mode[path] = value;
  1408. return 0;
  1409. }
  1410. static int va_macro_hw_params(struct snd_pcm_substream *substream,
  1411. struct snd_pcm_hw_params *params,
  1412. struct snd_soc_dai *dai)
  1413. {
  1414. int tx_fs_rate = -EINVAL;
  1415. struct snd_soc_component *component = dai->component;
  1416. u32 decimator, sample_rate;
  1417. u16 tx_fs_reg = 0;
  1418. struct device *va_dev = NULL;
  1419. struct va_macro_priv *va_priv = NULL;
  1420. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1421. return -EINVAL;
  1422. dev_dbg(va_dev,
  1423. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  1424. dai->name, dai->id, params_rate(params),
  1425. params_channels(params));
  1426. sample_rate = params_rate(params);
  1427. if (sample_rate > 16000)
  1428. va_priv->clk_div_switch = true;
  1429. else
  1430. va_priv->clk_div_switch = false;
  1431. switch (sample_rate) {
  1432. case 8000:
  1433. tx_fs_rate = 0;
  1434. break;
  1435. case 16000:
  1436. tx_fs_rate = 1;
  1437. break;
  1438. case 32000:
  1439. tx_fs_rate = 3;
  1440. break;
  1441. case 48000:
  1442. tx_fs_rate = 4;
  1443. break;
  1444. case 96000:
  1445. tx_fs_rate = 5;
  1446. break;
  1447. case 192000:
  1448. tx_fs_rate = 6;
  1449. break;
  1450. case 384000:
  1451. tx_fs_rate = 7;
  1452. break;
  1453. default:
  1454. dev_err(va_dev, "%s: Invalid TX sample rate: %d\n",
  1455. __func__, params_rate(params));
  1456. return -EINVAL;
  1457. }
  1458. for_each_set_bit(decimator, &va_priv->active_ch_mask[dai->id],
  1459. VA_MACRO_DEC_MAX) {
  1460. if (decimator >= 0) {
  1461. tx_fs_reg = BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  1462. VA_MACRO_TX_PATH_OFFSET * decimator;
  1463. dev_dbg(va_dev, "%s: set DEC%u rate to %u\n",
  1464. __func__, decimator, sample_rate);
  1465. snd_soc_component_update_bits(component, tx_fs_reg,
  1466. 0x0F, tx_fs_rate);
  1467. } else {
  1468. dev_err(va_dev,
  1469. "%s: ERROR: Invalid decimator: %d\n",
  1470. __func__, decimator);
  1471. return -EINVAL;
  1472. }
  1473. }
  1474. return 0;
  1475. }
  1476. static int va_macro_get_channel_map(struct snd_soc_dai *dai,
  1477. unsigned int *tx_num, unsigned int *tx_slot,
  1478. unsigned int *rx_num, unsigned int *rx_slot)
  1479. {
  1480. struct snd_soc_component *component = dai->component;
  1481. struct device *va_dev = NULL;
  1482. struct va_macro_priv *va_priv = NULL;
  1483. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1484. return -EINVAL;
  1485. switch (dai->id) {
  1486. case VA_MACRO_AIF1_CAP:
  1487. case VA_MACRO_AIF2_CAP:
  1488. case VA_MACRO_AIF3_CAP:
  1489. *tx_slot = va_priv->active_ch_mask[dai->id];
  1490. *tx_num = hweight_long(va_priv->active_ch_mask[dai->id]);
  1491. break;
  1492. default:
  1493. dev_err(va_dev, "%s: Invalid AIF\n", __func__);
  1494. break;
  1495. }
  1496. return 0;
  1497. }
  1498. static struct snd_soc_dai_ops va_macro_dai_ops = {
  1499. .hw_params = va_macro_hw_params,
  1500. .get_channel_map = va_macro_get_channel_map,
  1501. };
  1502. static struct snd_soc_dai_driver va_macro_dai[] = {
  1503. {
  1504. .name = "va_macro_tx1",
  1505. .id = VA_MACRO_AIF1_CAP,
  1506. .capture = {
  1507. .stream_name = "VA_AIF1 Capture",
  1508. .rates = VA_MACRO_RATES,
  1509. .formats = VA_MACRO_FORMATS,
  1510. .rate_max = 192000,
  1511. .rate_min = 8000,
  1512. .channels_min = 1,
  1513. .channels_max = 8,
  1514. },
  1515. .ops = &va_macro_dai_ops,
  1516. },
  1517. {
  1518. .name = "va_macro_tx2",
  1519. .id = VA_MACRO_AIF2_CAP,
  1520. .capture = {
  1521. .stream_name = "VA_AIF2 Capture",
  1522. .rates = VA_MACRO_RATES,
  1523. .formats = VA_MACRO_FORMATS,
  1524. .rate_max = 192000,
  1525. .rate_min = 8000,
  1526. .channels_min = 1,
  1527. .channels_max = 8,
  1528. },
  1529. .ops = &va_macro_dai_ops,
  1530. },
  1531. {
  1532. .name = "va_macro_tx3",
  1533. .id = VA_MACRO_AIF3_CAP,
  1534. .capture = {
  1535. .stream_name = "VA_AIF3 Capture",
  1536. .rates = VA_MACRO_RATES,
  1537. .formats = VA_MACRO_FORMATS,
  1538. .rate_max = 192000,
  1539. .rate_min = 8000,
  1540. .channels_min = 1,
  1541. .channels_max = 8,
  1542. },
  1543. .ops = &va_macro_dai_ops,
  1544. },
  1545. };
  1546. #define STRING(name) #name
  1547. #define VA_MACRO_DAPM_ENUM(name, reg, offset, text) \
  1548. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1549. static const struct snd_kcontrol_new name##_mux = \
  1550. SOC_DAPM_ENUM(STRING(name), name##_enum)
  1551. #define VA_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  1552. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1553. static const struct snd_kcontrol_new name##_mux = \
  1554. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  1555. #define VA_MACRO_DAPM_MUX(name, shift, kctl) \
  1556. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  1557. static const char * const adc_mux_text[] = {
  1558. "MSM_DMIC", "SWR_MIC"
  1559. };
  1560. VA_MACRO_DAPM_ENUM(va_dec0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG1,
  1561. 0, adc_mux_text);
  1562. VA_MACRO_DAPM_ENUM(va_dec1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG1,
  1563. 0, adc_mux_text);
  1564. VA_MACRO_DAPM_ENUM(va_dec2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG1,
  1565. 0, adc_mux_text);
  1566. VA_MACRO_DAPM_ENUM(va_dec3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG1,
  1567. 0, adc_mux_text);
  1568. VA_MACRO_DAPM_ENUM(va_dec4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG1,
  1569. 0, adc_mux_text);
  1570. VA_MACRO_DAPM_ENUM(va_dec5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG1,
  1571. 0, adc_mux_text);
  1572. VA_MACRO_DAPM_ENUM(va_dec6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG1,
  1573. 0, adc_mux_text);
  1574. VA_MACRO_DAPM_ENUM(va_dec7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG1,
  1575. 0, adc_mux_text);
  1576. static const char * const dmic_mux_text[] = {
  1577. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
  1578. "DMIC4", "DMIC5", "DMIC6", "DMIC7"
  1579. };
  1580. VA_MACRO_DAPM_ENUM_EXT(va_dmic0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1581. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1582. va_macro_put_dec_enum);
  1583. VA_MACRO_DAPM_ENUM_EXT(va_dmic1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1584. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1585. va_macro_put_dec_enum);
  1586. VA_MACRO_DAPM_ENUM_EXT(va_dmic2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1587. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1588. va_macro_put_dec_enum);
  1589. VA_MACRO_DAPM_ENUM_EXT(va_dmic3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1590. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1591. va_macro_put_dec_enum);
  1592. VA_MACRO_DAPM_ENUM_EXT(va_dmic4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0,
  1593. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1594. va_macro_put_dec_enum);
  1595. VA_MACRO_DAPM_ENUM_EXT(va_dmic5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0,
  1596. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1597. va_macro_put_dec_enum);
  1598. VA_MACRO_DAPM_ENUM_EXT(va_dmic6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0,
  1599. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1600. va_macro_put_dec_enum);
  1601. VA_MACRO_DAPM_ENUM_EXT(va_dmic7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0,
  1602. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1603. va_macro_put_dec_enum);
  1604. static const char * const smic_mux_text[] = {
  1605. "ZERO", "ADC0", "ADC1", "ADC2", "ADC3",
  1606. "SWR_DMIC0", "SWR_DMIC1", "SWR_DMIC2", "SWR_DMIC3",
  1607. "SWR_DMIC4", "SWR_DMIC5", "SWR_DMIC6", "SWR_DMIC7"
  1608. };
  1609. VA_MACRO_DAPM_ENUM_EXT(va_smic0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1610. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1611. va_macro_put_dec_enum);
  1612. VA_MACRO_DAPM_ENUM_EXT(va_smic1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1613. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1614. va_macro_put_dec_enum);
  1615. VA_MACRO_DAPM_ENUM_EXT(va_smic2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1616. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1617. va_macro_put_dec_enum);
  1618. VA_MACRO_DAPM_ENUM_EXT(va_smic3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1619. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1620. va_macro_put_dec_enum);
  1621. VA_MACRO_DAPM_ENUM_EXT(va_smic4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0,
  1622. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1623. va_macro_put_dec_enum);
  1624. VA_MACRO_DAPM_ENUM_EXT(va_smic5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0,
  1625. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1626. va_macro_put_dec_enum);
  1627. VA_MACRO_DAPM_ENUM_EXT(va_smic6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0,
  1628. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1629. va_macro_put_dec_enum);
  1630. VA_MACRO_DAPM_ENUM_EXT(va_smic7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0,
  1631. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1632. va_macro_put_dec_enum);
  1633. static const char * const smic_mux_text_v2[] = {
  1634. "ZERO", "SWR_MIC0", "SWR_MIC1", "SWR_MIC2", "SWR_MIC3",
  1635. "SWR_MIC4", "SWR_MIC5", "SWR_MIC6", "SWR_MIC7",
  1636. "SWR_MIC8", "SWR_MIC9", "SWR_MIC10", "SWR_MIC11"
  1637. };
  1638. VA_MACRO_DAPM_ENUM_EXT(va_smic0_v2, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1639. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1640. va_macro_put_dec_enum);
  1641. VA_MACRO_DAPM_ENUM_EXT(va_smic1_v2, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1642. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1643. va_macro_put_dec_enum);
  1644. VA_MACRO_DAPM_ENUM_EXT(va_smic2_v3, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1645. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1646. va_macro_put_dec_enum);
  1647. VA_MACRO_DAPM_ENUM_EXT(va_smic3_v3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1648. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1649. va_macro_put_dec_enum);
  1650. static const struct snd_kcontrol_new va_aif1_cap_mixer[] = {
  1651. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1652. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1653. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1654. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1655. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1656. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1657. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1658. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1659. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  1660. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1661. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  1662. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1663. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  1664. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1665. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  1666. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1667. };
  1668. static const struct snd_kcontrol_new va_aif2_cap_mixer[] = {
  1669. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1670. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1671. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1672. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1673. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1674. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1675. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1676. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1677. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  1678. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1679. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  1680. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1681. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  1682. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1683. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  1684. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1685. };
  1686. static const struct snd_kcontrol_new va_aif3_cap_mixer[] = {
  1687. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1688. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1689. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1690. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1691. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1692. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1693. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1694. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1695. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  1696. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1697. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  1698. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1699. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  1700. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1701. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  1702. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1703. };
  1704. static const struct snd_kcontrol_new va_aif1_cap_mixer_v2[] = {
  1705. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1706. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1707. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1708. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1709. };
  1710. static const struct snd_kcontrol_new va_aif2_cap_mixer_v2[] = {
  1711. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1712. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1713. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1714. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1715. };
  1716. static const struct snd_kcontrol_new va_aif3_cap_mixer_v2[] = {
  1717. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1718. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1719. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1720. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1721. };
  1722. static const struct snd_kcontrol_new va_aif1_cap_mixer_v3[] = {
  1723. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1724. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1725. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1726. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1727. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1728. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1729. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1730. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1731. };
  1732. static const struct snd_kcontrol_new va_aif2_cap_mixer_v3[] = {
  1733. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1734. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1735. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1736. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1737. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1738. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1739. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1740. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1741. };
  1742. static const struct snd_kcontrol_new va_aif3_cap_mixer_v3[] = {
  1743. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1744. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1745. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1746. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1747. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1748. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1749. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1750. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1751. };
  1752. static const struct snd_soc_dapm_widget va_macro_dapm_widgets_common[] = {
  1753. SND_SOC_DAPM_AIF_OUT_E("VA_AIF1 CAP", "VA_AIF1 Capture", 0,
  1754. SND_SOC_NOPM, VA_MACRO_AIF1_CAP, 0,
  1755. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1756. SND_SOC_DAPM_PRE_PMD),
  1757. SND_SOC_DAPM_AIF_OUT_E("VA_AIF2 CAP", "VA_AIF2 Capture", 0,
  1758. SND_SOC_NOPM, VA_MACRO_AIF2_CAP, 0,
  1759. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1760. SND_SOC_DAPM_PRE_PMD),
  1761. SND_SOC_DAPM_AIF_OUT_E("VA_AIF3 CAP", "VA_AIF3 Capture", 0,
  1762. SND_SOC_NOPM, VA_MACRO_AIF3_CAP, 0,
  1763. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1764. SND_SOC_DAPM_PRE_PMD),
  1765. VA_MACRO_DAPM_MUX("VA DMIC MUX0", 0, va_dmic0),
  1766. VA_MACRO_DAPM_MUX("VA DMIC MUX1", 0, va_dmic1),
  1767. VA_MACRO_DAPM_MUX("VA SMIC MUX0", 0, va_smic0_v2),
  1768. VA_MACRO_DAPM_MUX("VA SMIC MUX1", 0, va_smic1_v2),
  1769. SND_SOC_DAPM_INPUT("VA SWR_INPUT"),
  1770. SND_SOC_DAPM_SUPPLY("VA MIC BIAS1", SND_SOC_NOPM, 0, 0,
  1771. va_macro_enable_micbias,
  1772. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1773. SND_SOC_DAPM_ADC_E("VA DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  1774. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1775. SND_SOC_DAPM_POST_PMD),
  1776. SND_SOC_DAPM_ADC_E("VA DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1777. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1778. SND_SOC_DAPM_POST_PMD),
  1779. SND_SOC_DAPM_ADC_E("VA DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1780. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1781. SND_SOC_DAPM_POST_PMD),
  1782. SND_SOC_DAPM_ADC_E("VA DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1783. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1784. SND_SOC_DAPM_POST_PMD),
  1785. SND_SOC_DAPM_ADC_E("VA DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1786. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1787. SND_SOC_DAPM_POST_PMD),
  1788. SND_SOC_DAPM_ADC_E("VA DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  1789. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1790. SND_SOC_DAPM_POST_PMD),
  1791. SND_SOC_DAPM_ADC_E("VA DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  1792. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1793. SND_SOC_DAPM_POST_PMD),
  1794. SND_SOC_DAPM_ADC_E("VA DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  1795. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1796. SND_SOC_DAPM_POST_PMD),
  1797. SND_SOC_DAPM_MUX_E("VA DEC0 MUX", SND_SOC_NOPM, VA_MACRO_DEC0, 0,
  1798. &va_dec0_mux, va_macro_enable_dec,
  1799. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1800. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1801. SND_SOC_DAPM_MUX_E("VA DEC1 MUX", SND_SOC_NOPM, VA_MACRO_DEC1, 0,
  1802. &va_dec1_mux, va_macro_enable_dec,
  1803. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1804. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1805. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1806. va_macro_mclk_event,
  1807. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1808. };
  1809. static const struct snd_soc_dapm_widget va_macro_dapm_widgets_v2[] = {
  1810. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1811. VA_MACRO_AIF1_CAP, 0,
  1812. va_aif1_cap_mixer_v2, ARRAY_SIZE(va_aif1_cap_mixer_v2)),
  1813. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1814. VA_MACRO_AIF2_CAP, 0,
  1815. va_aif2_cap_mixer_v2, ARRAY_SIZE(va_aif2_cap_mixer_v2)),
  1816. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1817. VA_MACRO_AIF3_CAP, 0,
  1818. va_aif3_cap_mixer_v2, ARRAY_SIZE(va_aif3_cap_mixer_v2)),
  1819. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", 0, SND_SOC_NOPM, 0, 0,
  1820. va_macro_swr_pwr_event_v2,
  1821. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1822. SND_SOC_DAPM_SUPPLY_S("VA_TX_SWR_CLK", -1, SND_SOC_NOPM, 0, 0,
  1823. va_macro_tx_swr_clk_event_v2,
  1824. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1825. SND_SOC_DAPM_SUPPLY_S("VA_SWR_CLK", -1, SND_SOC_NOPM, 0, 0,
  1826. va_macro_swr_clk_event_v2,
  1827. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1828. };
  1829. static const struct snd_soc_dapm_widget va_macro_dapm_widgets_v3[] = {
  1830. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1831. VA_MACRO_AIF1_CAP, 0,
  1832. va_aif1_cap_mixer_v3, ARRAY_SIZE(va_aif1_cap_mixer_v3)),
  1833. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1834. VA_MACRO_AIF2_CAP, 0,
  1835. va_aif2_cap_mixer_v3, ARRAY_SIZE(va_aif2_cap_mixer_v3)),
  1836. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1837. VA_MACRO_AIF3_CAP, 0,
  1838. va_aif3_cap_mixer_v3, ARRAY_SIZE(va_aif3_cap_mixer_v3)),
  1839. VA_MACRO_DAPM_MUX("VA DMIC MUX2", 0, va_dmic2),
  1840. VA_MACRO_DAPM_MUX("VA DMIC MUX3", 0, va_dmic3),
  1841. VA_MACRO_DAPM_MUX("VA SMIC MUX2", 0, va_smic2_v3),
  1842. VA_MACRO_DAPM_MUX("VA SMIC MUX3", 0, va_smic3_v3),
  1843. SND_SOC_DAPM_MUX_E("VA DEC2 MUX", SND_SOC_NOPM, VA_MACRO_DEC2, 0,
  1844. &va_dec2_mux, va_macro_enable_dec,
  1845. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1846. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1847. SND_SOC_DAPM_MUX_E("VA DEC3 MUX", SND_SOC_NOPM, VA_MACRO_DEC3, 0,
  1848. &va_dec3_mux, va_macro_enable_dec,
  1849. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1850. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1851. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", 0, SND_SOC_NOPM, 0, 0,
  1852. va_macro_swr_pwr_event,
  1853. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1854. };
  1855. static const struct snd_soc_dapm_widget va_macro_dapm_widgets[] = {
  1856. SND_SOC_DAPM_AIF_OUT_E("VA_AIF1 CAP", "VA_AIF1 Capture", 0,
  1857. SND_SOC_NOPM, VA_MACRO_AIF1_CAP, 0,
  1858. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1859. SND_SOC_DAPM_PRE_PMD),
  1860. SND_SOC_DAPM_AIF_OUT_E("VA_AIF2 CAP", "VA_AIF2 Capture", 0,
  1861. SND_SOC_NOPM, VA_MACRO_AIF2_CAP, 0,
  1862. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1863. SND_SOC_DAPM_PRE_PMD),
  1864. SND_SOC_DAPM_AIF_OUT_E("VA_AIF3 CAP", "VA_AIF3 Capture", 0,
  1865. SND_SOC_NOPM, VA_MACRO_AIF3_CAP, 0,
  1866. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1867. SND_SOC_DAPM_PRE_PMD),
  1868. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1869. VA_MACRO_AIF1_CAP, 0,
  1870. va_aif1_cap_mixer, ARRAY_SIZE(va_aif1_cap_mixer)),
  1871. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1872. VA_MACRO_AIF2_CAP, 0,
  1873. va_aif2_cap_mixer, ARRAY_SIZE(va_aif2_cap_mixer)),
  1874. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1875. VA_MACRO_AIF3_CAP, 0,
  1876. va_aif3_cap_mixer, ARRAY_SIZE(va_aif3_cap_mixer)),
  1877. VA_MACRO_DAPM_MUX("VA DMIC MUX0", 0, va_dmic0),
  1878. VA_MACRO_DAPM_MUX("VA DMIC MUX1", 0, va_dmic1),
  1879. VA_MACRO_DAPM_MUX("VA DMIC MUX2", 0, va_dmic2),
  1880. VA_MACRO_DAPM_MUX("VA DMIC MUX3", 0, va_dmic3),
  1881. VA_MACRO_DAPM_MUX("VA DMIC MUX4", 0, va_dmic4),
  1882. VA_MACRO_DAPM_MUX("VA DMIC MUX5", 0, va_dmic5),
  1883. VA_MACRO_DAPM_MUX("VA DMIC MUX6", 0, va_dmic6),
  1884. VA_MACRO_DAPM_MUX("VA DMIC MUX7", 0, va_dmic7),
  1885. VA_MACRO_DAPM_MUX("VA SMIC MUX0", 0, va_smic0),
  1886. VA_MACRO_DAPM_MUX("VA SMIC MUX1", 0, va_smic1),
  1887. VA_MACRO_DAPM_MUX("VA SMIC MUX2", 0, va_smic2),
  1888. VA_MACRO_DAPM_MUX("VA SMIC MUX3", 0, va_smic3),
  1889. VA_MACRO_DAPM_MUX("VA SMIC MUX4", 0, va_smic4),
  1890. VA_MACRO_DAPM_MUX("VA SMIC MUX5", 0, va_smic5),
  1891. VA_MACRO_DAPM_MUX("VA SMIC MUX6", 0, va_smic6),
  1892. VA_MACRO_DAPM_MUX("VA SMIC MUX7", 0, va_smic7),
  1893. SND_SOC_DAPM_SUPPLY("VA MIC BIAS1", SND_SOC_NOPM, 0, 0,
  1894. va_macro_enable_micbias,
  1895. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1896. SND_SOC_DAPM_ADC_E("VA DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  1897. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1898. SND_SOC_DAPM_POST_PMD),
  1899. SND_SOC_DAPM_ADC_E("VA DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1900. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1901. SND_SOC_DAPM_POST_PMD),
  1902. SND_SOC_DAPM_ADC_E("VA DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1903. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1904. SND_SOC_DAPM_POST_PMD),
  1905. SND_SOC_DAPM_ADC_E("VA DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1906. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1907. SND_SOC_DAPM_POST_PMD),
  1908. SND_SOC_DAPM_ADC_E("VA DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1909. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1910. SND_SOC_DAPM_POST_PMD),
  1911. SND_SOC_DAPM_ADC_E("VA DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  1912. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1913. SND_SOC_DAPM_POST_PMD),
  1914. SND_SOC_DAPM_ADC_E("VA DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  1915. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1916. SND_SOC_DAPM_POST_PMD),
  1917. SND_SOC_DAPM_ADC_E("VA DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  1918. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1919. SND_SOC_DAPM_POST_PMD),
  1920. SND_SOC_DAPM_INPUT("VA SWR_ADC0"),
  1921. SND_SOC_DAPM_INPUT("VA SWR_ADC1"),
  1922. SND_SOC_DAPM_INPUT("VA SWR_ADC2"),
  1923. SND_SOC_DAPM_INPUT("VA SWR_ADC3"),
  1924. SND_SOC_DAPM_INPUT("VA SWR_MIC0"),
  1925. SND_SOC_DAPM_INPUT("VA SWR_MIC1"),
  1926. SND_SOC_DAPM_INPUT("VA SWR_MIC2"),
  1927. SND_SOC_DAPM_INPUT("VA SWR_MIC3"),
  1928. SND_SOC_DAPM_INPUT("VA SWR_MIC4"),
  1929. SND_SOC_DAPM_INPUT("VA SWR_MIC5"),
  1930. SND_SOC_DAPM_INPUT("VA SWR_MIC6"),
  1931. SND_SOC_DAPM_INPUT("VA SWR_MIC7"),
  1932. SND_SOC_DAPM_MUX_E("VA DEC0 MUX", SND_SOC_NOPM, VA_MACRO_DEC0, 0,
  1933. &va_dec0_mux, va_macro_enable_dec,
  1934. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1935. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1936. SND_SOC_DAPM_MUX_E("VA DEC1 MUX", SND_SOC_NOPM, VA_MACRO_DEC1, 0,
  1937. &va_dec1_mux, va_macro_enable_dec,
  1938. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1939. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1940. SND_SOC_DAPM_MUX_E("VA DEC2 MUX", SND_SOC_NOPM, VA_MACRO_DEC2, 0,
  1941. &va_dec2_mux, va_macro_enable_dec,
  1942. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1943. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1944. SND_SOC_DAPM_MUX_E("VA DEC3 MUX", SND_SOC_NOPM, VA_MACRO_DEC3, 0,
  1945. &va_dec3_mux, va_macro_enable_dec,
  1946. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1947. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1948. SND_SOC_DAPM_MUX_E("VA DEC4 MUX", SND_SOC_NOPM, VA_MACRO_DEC4, 0,
  1949. &va_dec4_mux, va_macro_enable_dec,
  1950. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1951. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1952. SND_SOC_DAPM_MUX_E("VA DEC5 MUX", SND_SOC_NOPM, VA_MACRO_DEC5, 0,
  1953. &va_dec5_mux, va_macro_enable_dec,
  1954. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1955. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1956. SND_SOC_DAPM_MUX_E("VA DEC6 MUX", SND_SOC_NOPM, VA_MACRO_DEC6, 0,
  1957. &va_dec6_mux, va_macro_enable_dec,
  1958. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1959. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1960. SND_SOC_DAPM_MUX_E("VA DEC7 MUX", SND_SOC_NOPM, VA_MACRO_DEC7, 0,
  1961. &va_dec7_mux, va_macro_enable_dec,
  1962. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1963. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1964. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", -1, SND_SOC_NOPM, 0, 0,
  1965. va_macro_swr_pwr_event,
  1966. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1967. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1968. va_macro_mclk_event,
  1969. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1970. };
  1971. static const struct snd_soc_dapm_widget va_macro_wod_dapm_widgets[] = {
  1972. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1973. va_macro_mclk_event,
  1974. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1975. };
  1976. static const struct snd_soc_dapm_route va_audio_map_common[] = {
  1977. {"VA_AIF1 CAP", NULL, "VA_MCLK"},
  1978. {"VA_AIF2 CAP", NULL, "VA_MCLK"},
  1979. {"VA_AIF3 CAP", NULL, "VA_MCLK"},
  1980. {"VA_AIF1 CAP", NULL, "VA_AIF1_CAP Mixer"},
  1981. {"VA_AIF2 CAP", NULL, "VA_AIF2_CAP Mixer"},
  1982. {"VA_AIF3 CAP", NULL, "VA_AIF3_CAP Mixer"},
  1983. {"VA_AIF1_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1984. {"VA_AIF1_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1985. {"VA_AIF2_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1986. {"VA_AIF2_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1987. {"VA_AIF3_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1988. {"VA_AIF3_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1989. {"VA DEC0 MUX", "MSM_DMIC", "VA DMIC MUX0"},
  1990. {"VA DMIC MUX0", "DMIC0", "VA DMIC0"},
  1991. {"VA DMIC MUX0", "DMIC1", "VA DMIC1"},
  1992. {"VA DMIC MUX0", "DMIC2", "VA DMIC2"},
  1993. {"VA DMIC MUX0", "DMIC3", "VA DMIC3"},
  1994. {"VA DMIC MUX0", "DMIC4", "VA DMIC4"},
  1995. {"VA DMIC MUX0", "DMIC5", "VA DMIC5"},
  1996. {"VA DMIC MUX0", "DMIC6", "VA DMIC6"},
  1997. {"VA DMIC MUX0", "DMIC7", "VA DMIC7"},
  1998. {"VA DEC0 MUX", "SWR_MIC", "VA SMIC MUX0"},
  1999. {"VA SMIC MUX0", "SWR_MIC0", "VA SWR_INPUT"},
  2000. {"VA SMIC MUX0", "SWR_MIC1", "VA SWR_INPUT"},
  2001. {"VA SMIC MUX0", "SWR_MIC2", "VA SWR_INPUT"},
  2002. {"VA SMIC MUX0", "SWR_MIC3", "VA SWR_INPUT"},
  2003. {"VA SMIC MUX0", "SWR_MIC4", "VA SWR_INPUT"},
  2004. {"VA SMIC MUX0", "SWR_MIC5", "VA SWR_INPUT"},
  2005. {"VA SMIC MUX0", "SWR_MIC6", "VA SWR_INPUT"},
  2006. {"VA SMIC MUX0", "SWR_MIC7", "VA SWR_INPUT"},
  2007. {"VA SMIC MUX0", "SWR_MIC8", "VA SWR_INPUT"},
  2008. {"VA SMIC MUX0", "SWR_MIC9", "VA SWR_INPUT"},
  2009. {"VA SMIC MUX0", "SWR_MIC10", "VA SWR_INPUT"},
  2010. {"VA SMIC MUX0", "SWR_MIC11", "VA SWR_INPUT"},
  2011. {"VA DEC1 MUX", "MSM_DMIC", "VA DMIC MUX1"},
  2012. {"VA DMIC MUX1", "DMIC0", "VA DMIC0"},
  2013. {"VA DMIC MUX1", "DMIC1", "VA DMIC1"},
  2014. {"VA DMIC MUX1", "DMIC2", "VA DMIC2"},
  2015. {"VA DMIC MUX1", "DMIC3", "VA DMIC3"},
  2016. {"VA DMIC MUX1", "DMIC4", "VA DMIC4"},
  2017. {"VA DMIC MUX1", "DMIC5", "VA DMIC5"},
  2018. {"VA DMIC MUX1", "DMIC6", "VA DMIC6"},
  2019. {"VA DMIC MUX1", "DMIC7", "VA DMIC7"},
  2020. {"VA DEC1 MUX", "SWR_MIC", "VA SMIC MUX1"},
  2021. {"VA SMIC MUX1", "SWR_MIC0", "VA SWR_INPUT"},
  2022. {"VA SMIC MUX1", "SWR_MIC1", "VA SWR_INPUT"},
  2023. {"VA SMIC MUX1", "SWR_MIC2", "VA SWR_INPUT"},
  2024. {"VA SMIC MUX1", "SWR_MIC3", "VA SWR_INPUT"},
  2025. {"VA SMIC MUX1", "SWR_MIC4", "VA SWR_INPUT"},
  2026. {"VA SMIC MUX1", "SWR_MIC5", "VA SWR_INPUT"},
  2027. {"VA SMIC MUX1", "SWR_MIC6", "VA SWR_INPUT"},
  2028. {"VA SMIC MUX1", "SWR_MIC7", "VA SWR_INPUT"},
  2029. {"VA SMIC MUX1", "SWR_MIC8", "VA SWR_INPUT"},
  2030. {"VA SMIC MUX1", "SWR_MIC9", "VA SWR_INPUT"},
  2031. {"VA SMIC MUX1", "SWR_MIC10", "VA SWR_INPUT"},
  2032. {"VA SMIC MUX1", "SWR_MIC11", "VA SWR_INPUT"},
  2033. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  2034. };
  2035. static const struct snd_soc_dapm_route va_audio_map_v3[] = {
  2036. {"VA_AIF1_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  2037. {"VA_AIF1_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  2038. {"VA_AIF2_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  2039. {"VA_AIF2_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  2040. {"VA_AIF3_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  2041. {"VA_AIF3_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  2042. {"VA DEC2 MUX", "MSM_DMIC", "VA DMIC MUX2"},
  2043. {"VA DMIC MUX2", "DMIC0", "VA DMIC0"},
  2044. {"VA DMIC MUX2", "DMIC1", "VA DMIC1"},
  2045. {"VA DMIC MUX2", "DMIC2", "VA DMIC2"},
  2046. {"VA DMIC MUX2", "DMIC3", "VA DMIC3"},
  2047. {"VA DMIC MUX2", "DMIC4", "VA DMIC4"},
  2048. {"VA DMIC MUX2", "DMIC5", "VA DMIC5"},
  2049. {"VA DMIC MUX2", "DMIC6", "VA DMIC6"},
  2050. {"VA DMIC MUX2", "DMIC7", "VA DMIC7"},
  2051. {"VA DEC2 MUX", "SWR_MIC", "VA SMIC MUX2"},
  2052. {"VA SMIC MUX2", "SWR_MIC0", "VA SWR_INPUT"},
  2053. {"VA SMIC MUX2", "SWR_MIC1", "VA SWR_INPUT"},
  2054. {"VA SMIC MUX2", "SWR_MIC2", "VA SWR_INPUT"},
  2055. {"VA SMIC MUX2", "SWR_MIC3", "VA SWR_INPUT"},
  2056. {"VA SMIC MUX2", "SWR_MIC4", "VA SWR_INPUT"},
  2057. {"VA SMIC MUX2", "SWR_MIC5", "VA SWR_INPUT"},
  2058. {"VA SMIC MUX2", "SWR_MIC6", "VA SWR_INPUT"},
  2059. {"VA SMIC MUX2", "SWR_MIC7", "VA SWR_INPUT"},
  2060. {"VA SMIC MUX2", "SWR_MIC8", "VA SWR_INPUT"},
  2061. {"VA SMIC MUX2", "SWR_MIC9", "VA SWR_INPUT"},
  2062. {"VA SMIC MUX2", "SWR_MIC10", "VA SWR_INPUT"},
  2063. {"VA SMIC MUX2", "SWR_MIC11", "VA SWR_INPUT"},
  2064. {"VA DEC3 MUX", "MSM_DMIC", "VA DMIC MUX3"},
  2065. {"VA DMIC MUX3", "DMIC0", "VA DMIC0"},
  2066. {"VA DMIC MUX3", "DMIC1", "VA DMIC1"},
  2067. {"VA DMIC MUX3", "DMIC2", "VA DMIC2"},
  2068. {"VA DMIC MUX3", "DMIC3", "VA DMIC3"},
  2069. {"VA DMIC MUX3", "DMIC4", "VA DMIC4"},
  2070. {"VA DMIC MUX3", "DMIC5", "VA DMIC5"},
  2071. {"VA DMIC MUX3", "DMIC6", "VA DMIC6"},
  2072. {"VA DMIC MUX3", "DMIC7", "VA DMIC7"},
  2073. {"VA DEC3 MUX", "SWR_MIC", "VA SMIC MUX3"},
  2074. {"VA SMIC MUX3", "SWR_MIC0", "VA SWR_INPUT"},
  2075. {"VA SMIC MUX3", "SWR_MIC1", "VA SWR_INPUT"},
  2076. {"VA SMIC MUX3", "SWR_MIC2", "VA SWR_INPUT"},
  2077. {"VA SMIC MUX3", "SWR_MIC3", "VA SWR_INPUT"},
  2078. {"VA SMIC MUX3", "SWR_MIC4", "VA SWR_INPUT"},
  2079. {"VA SMIC MUX3", "SWR_MIC5", "VA SWR_INPUT"},
  2080. {"VA SMIC MUX3", "SWR_MIC6", "VA SWR_INPUT"},
  2081. {"VA SMIC MUX3", "SWR_MIC7", "VA SWR_INPUT"},
  2082. {"VA SMIC MUX3", "SWR_MIC8", "VA SWR_INPUT"},
  2083. {"VA SMIC MUX3", "SWR_MIC9", "VA SWR_INPUT"},
  2084. {"VA SMIC MUX3", "SWR_MIC10", "VA SWR_INPUT"},
  2085. {"VA SMIC MUX3", "SWR_MIC11", "VA SWR_INPUT"},
  2086. };
  2087. static const struct snd_soc_dapm_route va_audio_map_v2[] = {
  2088. {"VA SWR_INPUT", NULL, "VA_SWR_CLK"},
  2089. };
  2090. static const struct snd_soc_dapm_route va_audio_map[] = {
  2091. {"VA_AIF1 CAP", NULL, "VA_MCLK"},
  2092. {"VA_AIF2 CAP", NULL, "VA_MCLK"},
  2093. {"VA_AIF3 CAP", NULL, "VA_MCLK"},
  2094. {"VA_AIF1 CAP", NULL, "VA_AIF1_CAP Mixer"},
  2095. {"VA_AIF2 CAP", NULL, "VA_AIF2_CAP Mixer"},
  2096. {"VA_AIF3 CAP", NULL, "VA_AIF3_CAP Mixer"},
  2097. {"VA_AIF1_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  2098. {"VA_AIF1_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  2099. {"VA_AIF1_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  2100. {"VA_AIF1_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  2101. {"VA_AIF1_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  2102. {"VA_AIF1_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  2103. {"VA_AIF1_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  2104. {"VA_AIF1_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  2105. {"VA_AIF2_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  2106. {"VA_AIF2_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  2107. {"VA_AIF2_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  2108. {"VA_AIF2_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  2109. {"VA_AIF2_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  2110. {"VA_AIF2_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  2111. {"VA_AIF2_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  2112. {"VA_AIF2_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  2113. {"VA_AIF3_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  2114. {"VA_AIF3_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  2115. {"VA_AIF3_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  2116. {"VA_AIF3_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  2117. {"VA_AIF3_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  2118. {"VA_AIF3_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  2119. {"VA_AIF3_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  2120. {"VA_AIF3_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  2121. {"VA DEC0 MUX", "MSM_DMIC", "VA DMIC MUX0"},
  2122. {"VA DMIC MUX0", "DMIC0", "VA DMIC0"},
  2123. {"VA DMIC MUX0", "DMIC1", "VA DMIC1"},
  2124. {"VA DMIC MUX0", "DMIC2", "VA DMIC2"},
  2125. {"VA DMIC MUX0", "DMIC3", "VA DMIC3"},
  2126. {"VA DMIC MUX0", "DMIC4", "VA DMIC4"},
  2127. {"VA DMIC MUX0", "DMIC5", "VA DMIC5"},
  2128. {"VA DMIC MUX0", "DMIC6", "VA DMIC6"},
  2129. {"VA DMIC MUX0", "DMIC7", "VA DMIC7"},
  2130. {"VA DEC0 MUX", "SWR_MIC", "VA SMIC MUX0"},
  2131. {"VA SMIC MUX0", "ADC0", "VA SWR_ADC0"},
  2132. {"VA SMIC MUX0", "ADC1", "VA SWR_ADC1"},
  2133. {"VA SMIC MUX0", "ADC2", "VA SWR_ADC2"},
  2134. {"VA SMIC MUX0", "ADC3", "VA SWR_ADC3"},
  2135. {"VA SMIC MUX0", "SWR_DMIC0", "VA SWR_MIC0"},
  2136. {"VA SMIC MUX0", "SWR_DMIC1", "VA SWR_MIC1"},
  2137. {"VA SMIC MUX0", "SWR_DMIC2", "VA SWR_MIC2"},
  2138. {"VA SMIC MUX0", "SWR_DMIC3", "VA SWR_MIC3"},
  2139. {"VA SMIC MUX0", "SWR_DMIC4", "VA SWR_MIC4"},
  2140. {"VA SMIC MUX0", "SWR_DMIC5", "VA SWR_MIC5"},
  2141. {"VA SMIC MUX0", "SWR_DMIC6", "VA SWR_MIC6"},
  2142. {"VA SMIC MUX0", "SWR_DMIC7", "VA SWR_MIC7"},
  2143. {"VA DEC1 MUX", "MSM_DMIC", "VA DMIC MUX1"},
  2144. {"VA DMIC MUX1", "DMIC0", "VA DMIC0"},
  2145. {"VA DMIC MUX1", "DMIC1", "VA DMIC1"},
  2146. {"VA DMIC MUX1", "DMIC2", "VA DMIC2"},
  2147. {"VA DMIC MUX1", "DMIC3", "VA DMIC3"},
  2148. {"VA DMIC MUX1", "DMIC4", "VA DMIC4"},
  2149. {"VA DMIC MUX1", "DMIC5", "VA DMIC5"},
  2150. {"VA DMIC MUX1", "DMIC6", "VA DMIC6"},
  2151. {"VA DMIC MUX1", "DMIC7", "VA DMIC7"},
  2152. {"VA DEC1 MUX", "SWR_MIC", "VA SMIC MUX1"},
  2153. {"VA SMIC MUX1", "ADC0", "VA SWR_ADC0"},
  2154. {"VA SMIC MUX1", "ADC1", "VA SWR_ADC1"},
  2155. {"VA SMIC MUX1", "ADC2", "VA SWR_ADC2"},
  2156. {"VA SMIC MUX1", "ADC3", "VA SWR_ADC3"},
  2157. {"VA SMIC MUX1", "SWR_DMIC0", "VA SWR_MIC0"},
  2158. {"VA SMIC MUX1", "SWR_DMIC1", "VA SWR_MIC1"},
  2159. {"VA SMIC MUX1", "SWR_DMIC2", "VA SWR_MIC2"},
  2160. {"VA SMIC MUX1", "SWR_DMIC3", "VA SWR_MIC3"},
  2161. {"VA SMIC MUX1", "SWR_DMIC4", "VA SWR_MIC4"},
  2162. {"VA SMIC MUX1", "SWR_DMIC5", "VA SWR_MIC5"},
  2163. {"VA SMIC MUX1", "SWR_DMIC6", "VA SWR_MIC6"},
  2164. {"VA SMIC MUX1", "SWR_DMIC7", "VA SWR_MIC7"},
  2165. {"VA DEC2 MUX", "MSM_DMIC", "VA DMIC MUX2"},
  2166. {"VA DMIC MUX2", "DMIC0", "VA DMIC0"},
  2167. {"VA DMIC MUX2", "DMIC1", "VA DMIC1"},
  2168. {"VA DMIC MUX2", "DMIC2", "VA DMIC2"},
  2169. {"VA DMIC MUX2", "DMIC3", "VA DMIC3"},
  2170. {"VA DMIC MUX2", "DMIC4", "VA DMIC4"},
  2171. {"VA DMIC MUX2", "DMIC5", "VA DMIC5"},
  2172. {"VA DMIC MUX2", "DMIC6", "VA DMIC6"},
  2173. {"VA DMIC MUX2", "DMIC7", "VA DMIC7"},
  2174. {"VA DEC2 MUX", "SWR_MIC", "VA SMIC MUX2"},
  2175. {"VA SMIC MUX2", "ADC0", "VA SWR_ADC0"},
  2176. {"VA SMIC MUX2", "ADC1", "VA SWR_ADC1"},
  2177. {"VA SMIC MUX2", "ADC2", "VA SWR_ADC2"},
  2178. {"VA SMIC MUX2", "ADC3", "VA SWR_ADC3"},
  2179. {"VA SMIC MUX2", "SWR_DMIC0", "VA SWR_MIC0"},
  2180. {"VA SMIC MUX2", "SWR_DMIC1", "VA SWR_MIC1"},
  2181. {"VA SMIC MUX2", "SWR_DMIC2", "VA SWR_MIC2"},
  2182. {"VA SMIC MUX2", "SWR_DMIC3", "VA SWR_MIC3"},
  2183. {"VA SMIC MUX2", "SWR_DMIC4", "VA SWR_MIC4"},
  2184. {"VA SMIC MUX2", "SWR_DMIC5", "VA SWR_MIC5"},
  2185. {"VA SMIC MUX2", "SWR_DMIC6", "VA SWR_MIC6"},
  2186. {"VA SMIC MUX2", "SWR_DMIC7", "VA SWR_MIC7"},
  2187. {"VA DEC3 MUX", "MSM_DMIC", "VA DMIC MUX3"},
  2188. {"VA DMIC MUX3", "DMIC0", "VA DMIC0"},
  2189. {"VA DMIC MUX3", "DMIC1", "VA DMIC1"},
  2190. {"VA DMIC MUX3", "DMIC2", "VA DMIC2"},
  2191. {"VA DMIC MUX3", "DMIC3", "VA DMIC3"},
  2192. {"VA DMIC MUX3", "DMIC4", "VA DMIC4"},
  2193. {"VA DMIC MUX3", "DMIC5", "VA DMIC5"},
  2194. {"VA DMIC MUX3", "DMIC6", "VA DMIC6"},
  2195. {"VA DMIC MUX3", "DMIC7", "VA DMIC7"},
  2196. {"VA DEC3 MUX", "SWR_MIC", "VA SMIC MUX3"},
  2197. {"VA SMIC MUX3", "ADC0", "VA SWR_ADC0"},
  2198. {"VA SMIC MUX3", "ADC1", "VA SWR_ADC1"},
  2199. {"VA SMIC MUX3", "ADC2", "VA SWR_ADC2"},
  2200. {"VA SMIC MUX3", "ADC3", "VA SWR_ADC3"},
  2201. {"VA SMIC MUX3", "SWR_DMIC0", "VA SWR_MIC0"},
  2202. {"VA SMIC MUX3", "SWR_DMIC1", "VA SWR_MIC1"},
  2203. {"VA SMIC MUX3", "SWR_DMIC2", "VA SWR_MIC2"},
  2204. {"VA SMIC MUX3", "SWR_DMIC3", "VA SWR_MIC3"},
  2205. {"VA SMIC MUX3", "SWR_DMIC4", "VA SWR_MIC4"},
  2206. {"VA SMIC MUX3", "SWR_DMIC5", "VA SWR_MIC5"},
  2207. {"VA SMIC MUX3", "SWR_DMIC6", "VA SWR_MIC6"},
  2208. {"VA SMIC MUX3", "SWR_DMIC7", "VA SWR_MIC7"},
  2209. {"VA DEC4 MUX", "MSM_DMIC", "VA DMIC MUX4"},
  2210. {"VA DMIC MUX4", "DMIC0", "VA DMIC0"},
  2211. {"VA DMIC MUX4", "DMIC1", "VA DMIC1"},
  2212. {"VA DMIC MUX4", "DMIC2", "VA DMIC2"},
  2213. {"VA DMIC MUX4", "DMIC3", "VA DMIC3"},
  2214. {"VA DMIC MUX4", "DMIC4", "VA DMIC4"},
  2215. {"VA DMIC MUX4", "DMIC5", "VA DMIC5"},
  2216. {"VA DMIC MUX4", "DMIC6", "VA DMIC6"},
  2217. {"VA DMIC MUX4", "DMIC7", "VA DMIC7"},
  2218. {"VA DEC4 MUX", "SWR_MIC", "VA SMIC MUX4"},
  2219. {"VA SMIC MUX4", "ADC0", "VA SWR_ADC0"},
  2220. {"VA SMIC MUX4", "ADC1", "VA SWR_ADC1"},
  2221. {"VA SMIC MUX4", "ADC2", "VA SWR_ADC2"},
  2222. {"VA SMIC MUX4", "ADC3", "VA SWR_ADC3"},
  2223. {"VA SMIC MUX4", "SWR_DMIC0", "VA SWR_MIC0"},
  2224. {"VA SMIC MUX4", "SWR_DMIC1", "VA SWR_MIC1"},
  2225. {"VA SMIC MUX4", "SWR_DMIC2", "VA SWR_MIC2"},
  2226. {"VA SMIC MUX4", "SWR_DMIC3", "VA SWR_MIC3"},
  2227. {"VA SMIC MUX4", "SWR_DMIC4", "VA SWR_MIC4"},
  2228. {"VA SMIC MUX4", "SWR_DMIC5", "VA SWR_MIC5"},
  2229. {"VA SMIC MUX4", "SWR_DMIC6", "VA SWR_MIC6"},
  2230. {"VA SMIC MUX4", "SWR_DMIC7", "VA SWR_MIC7"},
  2231. {"VA DEC5 MUX", "MSM_DMIC", "VA DMIC MUX5"},
  2232. {"VA DMIC MUX5", "DMIC0", "VA DMIC0"},
  2233. {"VA DMIC MUX5", "DMIC1", "VA DMIC1"},
  2234. {"VA DMIC MUX5", "DMIC2", "VA DMIC2"},
  2235. {"VA DMIC MUX5", "DMIC3", "VA DMIC3"},
  2236. {"VA DMIC MUX5", "DMIC4", "VA DMIC4"},
  2237. {"VA DMIC MUX5", "DMIC5", "VA DMIC5"},
  2238. {"VA DMIC MUX5", "DMIC6", "VA DMIC6"},
  2239. {"VA DMIC MUX5", "DMIC7", "VA DMIC7"},
  2240. {"VA DEC5 MUX", "SWR_MIC", "VA SMIC MUX5"},
  2241. {"VA SMIC MUX5", "ADC0", "VA SWR_ADC0"},
  2242. {"VA SMIC MUX5", "ADC1", "VA SWR_ADC1"},
  2243. {"VA SMIC MUX5", "ADC2", "VA SWR_ADC2"},
  2244. {"VA SMIC MUX5", "ADC3", "VA SWR_ADC3"},
  2245. {"VA SMIC MUX5", "SWR_DMIC0", "VA SWR_MIC0"},
  2246. {"VA SMIC MUX5", "SWR_DMIC1", "VA SWR_MIC1"},
  2247. {"VA SMIC MUX5", "SWR_DMIC2", "VA SWR_MIC2"},
  2248. {"VA SMIC MUX5", "SWR_DMIC3", "VA SWR_MIC3"},
  2249. {"VA SMIC MUX5", "SWR_DMIC4", "VA SWR_MIC4"},
  2250. {"VA SMIC MUX5", "SWR_DMIC5", "VA SWR_MIC5"},
  2251. {"VA SMIC MUX5", "SWR_DMIC6", "VA SWR_MIC6"},
  2252. {"VA SMIC MUX5", "SWR_DMIC7", "VA SWR_MIC7"},
  2253. {"VA DEC6 MUX", "MSM_DMIC", "VA DMIC MUX6"},
  2254. {"VA DMIC MUX6", "DMIC0", "VA DMIC0"},
  2255. {"VA DMIC MUX6", "DMIC1", "VA DMIC1"},
  2256. {"VA DMIC MUX6", "DMIC2", "VA DMIC2"},
  2257. {"VA DMIC MUX6", "DMIC3", "VA DMIC3"},
  2258. {"VA DMIC MUX6", "DMIC4", "VA DMIC4"},
  2259. {"VA DMIC MUX6", "DMIC5", "VA DMIC5"},
  2260. {"VA DMIC MUX6", "DMIC6", "VA DMIC6"},
  2261. {"VA DMIC MUX6", "DMIC7", "VA DMIC7"},
  2262. {"VA DEC6 MUX", "SWR_MIC", "VA SMIC MUX6"},
  2263. {"VA SMIC MUX6", "ADC0", "VA SWR_ADC0"},
  2264. {"VA SMIC MUX6", "ADC1", "VA SWR_ADC1"},
  2265. {"VA SMIC MUX6", "ADC2", "VA SWR_ADC2"},
  2266. {"VA SMIC MUX6", "ADC3", "VA SWR_ADC3"},
  2267. {"VA SMIC MUX6", "SWR_DMIC0", "VA SWR_MIC0"},
  2268. {"VA SMIC MUX6", "SWR_DMIC1", "VA SWR_MIC1"},
  2269. {"VA SMIC MUX6", "SWR_DMIC2", "VA SWR_MIC2"},
  2270. {"VA SMIC MUX6", "SWR_DMIC3", "VA SWR_MIC3"},
  2271. {"VA SMIC MUX6", "SWR_DMIC4", "VA SWR_MIC4"},
  2272. {"VA SMIC MUX6", "SWR_DMIC5", "VA SWR_MIC5"},
  2273. {"VA SMIC MUX6", "SWR_DMIC6", "VA SWR_MIC6"},
  2274. {"VA SMIC MUX6", "SWR_DMIC7", "VA SWR_MIC7"},
  2275. {"VA DEC7 MUX", "MSM_DMIC", "VA DMIC MUX7"},
  2276. {"VA DMIC MUX7", "DMIC0", "VA DMIC0"},
  2277. {"VA DMIC MUX7", "DMIC1", "VA DMIC1"},
  2278. {"VA DMIC MUX7", "DMIC2", "VA DMIC2"},
  2279. {"VA DMIC MUX7", "DMIC3", "VA DMIC3"},
  2280. {"VA DMIC MUX7", "DMIC4", "VA DMIC4"},
  2281. {"VA DMIC MUX7", "DMIC5", "VA DMIC5"},
  2282. {"VA DMIC MUX7", "DMIC6", "VA DMIC6"},
  2283. {"VA DMIC MUX7", "DMIC7", "VA DMIC7"},
  2284. {"VA DEC7 MUX", "SWR_MIC", "VA SMIC MUX7"},
  2285. {"VA SMIC MUX7", "ADC0", "VA SWR_ADC0"},
  2286. {"VA SMIC MUX7", "ADC1", "VA SWR_ADC1"},
  2287. {"VA SMIC MUX7", "ADC2", "VA SWR_ADC2"},
  2288. {"VA SMIC MUX7", "ADC3", "VA SWR_ADC3"},
  2289. {"VA SMIC MUX7", "SWR_DMIC0", "VA SWR_MIC0"},
  2290. {"VA SMIC MUX7", "SWR_DMIC1", "VA SWR_MIC1"},
  2291. {"VA SMIC MUX7", "SWR_DMIC2", "VA SWR_MIC2"},
  2292. {"VA SMIC MUX7", "SWR_DMIC3", "VA SWR_MIC3"},
  2293. {"VA SMIC MUX7", "SWR_DMIC4", "VA SWR_MIC4"},
  2294. {"VA SMIC MUX7", "SWR_DMIC5", "VA SWR_MIC5"},
  2295. {"VA SMIC MUX7", "SWR_DMIC6", "VA SWR_MIC6"},
  2296. {"VA SMIC MUX7", "SWR_DMIC7", "VA SWR_MIC7"},
  2297. {"VA SWR_ADC0", NULL, "VA_SWR_PWR"},
  2298. {"VA SWR_ADC1", NULL, "VA_SWR_PWR"},
  2299. {"VA SWR_ADC2", NULL, "VA_SWR_PWR"},
  2300. {"VA SWR_ADC3", NULL, "VA_SWR_PWR"},
  2301. {"VA SWR_MIC0", NULL, "VA_SWR_PWR"},
  2302. {"VA SWR_MIC1", NULL, "VA_SWR_PWR"},
  2303. {"VA SWR_MIC2", NULL, "VA_SWR_PWR"},
  2304. {"VA SWR_MIC3", NULL, "VA_SWR_PWR"},
  2305. {"VA SWR_MIC4", NULL, "VA_SWR_PWR"},
  2306. {"VA SWR_MIC5", NULL, "VA_SWR_PWR"},
  2307. {"VA SWR_MIC6", NULL, "VA_SWR_PWR"},
  2308. {"VA SWR_MIC7", NULL, "VA_SWR_PWR"},
  2309. };
  2310. static const char * const dec_mode_mux_text[] = {
  2311. "ADC_DEFAULT", "ADC_LOW_PWR", "ADC_HIGH_PERF",
  2312. };
  2313. static const struct soc_enum dec_mode_mux_enum =
  2314. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(dec_mode_mux_text),
  2315. dec_mode_mux_text);
  2316. static const struct snd_kcontrol_new va_macro_snd_controls[] = {
  2317. SOC_SINGLE_S8_TLV("VA_DEC0 Volume",
  2318. BOLERO_CDC_VA_TX0_TX_VOL_CTL,
  2319. -84, 40, digital_gain),
  2320. SOC_SINGLE_S8_TLV("VA_DEC1 Volume",
  2321. BOLERO_CDC_VA_TX1_TX_VOL_CTL,
  2322. -84, 40, digital_gain),
  2323. SOC_SINGLE_S8_TLV("VA_DEC2 Volume",
  2324. BOLERO_CDC_VA_TX2_TX_VOL_CTL,
  2325. -84, 40, digital_gain),
  2326. SOC_SINGLE_S8_TLV("VA_DEC3 Volume",
  2327. BOLERO_CDC_VA_TX3_TX_VOL_CTL,
  2328. -84, 40, digital_gain),
  2329. SOC_SINGLE_S8_TLV("VA_DEC4 Volume",
  2330. BOLERO_CDC_VA_TX4_TX_VOL_CTL,
  2331. -84, 40, digital_gain),
  2332. SOC_SINGLE_S8_TLV("VA_DEC5 Volume",
  2333. BOLERO_CDC_VA_TX5_TX_VOL_CTL,
  2334. -84, 40, digital_gain),
  2335. SOC_SINGLE_S8_TLV("VA_DEC6 Volume",
  2336. BOLERO_CDC_VA_TX6_TX_VOL_CTL,
  2337. -84, 40, digital_gain),
  2338. SOC_SINGLE_S8_TLV("VA_DEC7 Volume",
  2339. BOLERO_CDC_VA_TX7_TX_VOL_CTL,
  2340. -84, 40, digital_gain),
  2341. SOC_SINGLE_EXT("LPI Enable", 0, 0, 1, 0,
  2342. va_macro_lpi_get, va_macro_lpi_put),
  2343. SOC_ENUM_EXT("VA_DEC0 MODE", dec_mode_mux_enum,
  2344. va_macro_dec_mode_get, va_macro_dec_mode_put),
  2345. SOC_ENUM_EXT("VA_DEC1 MODE", dec_mode_mux_enum,
  2346. va_macro_dec_mode_get, va_macro_dec_mode_put),
  2347. SOC_ENUM_EXT("VA_DEC2 MODE", dec_mode_mux_enum,
  2348. va_macro_dec_mode_get, va_macro_dec_mode_put),
  2349. SOC_ENUM_EXT("VA_DEC3 MODE", dec_mode_mux_enum,
  2350. va_macro_dec_mode_get, va_macro_dec_mode_put),
  2351. };
  2352. static const struct snd_kcontrol_new va_macro_snd_controls_common[] = {
  2353. SOC_SINGLE_S8_TLV("VA_DEC0 Volume",
  2354. BOLERO_CDC_VA_TX0_TX_VOL_CTL,
  2355. -84, 40, digital_gain),
  2356. SOC_SINGLE_S8_TLV("VA_DEC1 Volume",
  2357. BOLERO_CDC_VA_TX1_TX_VOL_CTL,
  2358. -84, 40, digital_gain),
  2359. SOC_SINGLE_EXT("LPI Enable", 0, 0, 1, 0,
  2360. va_macro_lpi_get, va_macro_lpi_put),
  2361. };
  2362. static const struct snd_kcontrol_new va_macro_snd_controls_v3[] = {
  2363. SOC_SINGLE_S8_TLV("VA_DEC2 Volume",
  2364. BOLERO_CDC_VA_TX2_TX_VOL_CTL,
  2365. -84, 40, digital_gain),
  2366. SOC_SINGLE_S8_TLV("VA_DEC3 Volume",
  2367. BOLERO_CDC_VA_TX3_TX_VOL_CTL,
  2368. -84, 40, digital_gain),
  2369. };
  2370. static int va_macro_validate_dmic_sample_rate(u32 dmic_sample_rate,
  2371. struct va_macro_priv *va_priv)
  2372. {
  2373. u32 div_factor;
  2374. u32 mclk_rate = VA_MACRO_MCLK_FREQ;
  2375. if (dmic_sample_rate == VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED ||
  2376. mclk_rate % dmic_sample_rate != 0)
  2377. goto undefined_rate;
  2378. div_factor = mclk_rate / dmic_sample_rate;
  2379. switch (div_factor) {
  2380. case 2:
  2381. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_2;
  2382. break;
  2383. case 3:
  2384. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_3;
  2385. break;
  2386. case 4:
  2387. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_4;
  2388. break;
  2389. case 6:
  2390. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_6;
  2391. break;
  2392. case 8:
  2393. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_8;
  2394. break;
  2395. case 16:
  2396. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_16;
  2397. break;
  2398. default:
  2399. /* Any other DIV factor is invalid */
  2400. goto undefined_rate;
  2401. }
  2402. /* Valid dmic DIV factors */
  2403. dev_dbg(va_priv->dev, "%s: DMIC_DIV = %u, mclk_rate = %u\n",
  2404. __func__, div_factor, mclk_rate);
  2405. return dmic_sample_rate;
  2406. undefined_rate:
  2407. dev_dbg(va_priv->dev, "%s: Invalid rate %d, for mclk %d\n",
  2408. __func__, dmic_sample_rate, mclk_rate);
  2409. dmic_sample_rate = VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED;
  2410. return dmic_sample_rate;
  2411. }
  2412. static int va_macro_init(struct snd_soc_component *component)
  2413. {
  2414. struct snd_soc_dapm_context *dapm =
  2415. snd_soc_component_get_dapm(component);
  2416. int ret, i;
  2417. struct device *va_dev = NULL;
  2418. struct va_macro_priv *va_priv = NULL;
  2419. va_dev = bolero_get_device_ptr(component->dev, VA_MACRO);
  2420. if (!va_dev) {
  2421. dev_err(component->dev,
  2422. "%s: null device for macro!\n", __func__);
  2423. return -EINVAL;
  2424. }
  2425. va_priv = dev_get_drvdata(va_dev);
  2426. if (!va_priv) {
  2427. dev_err(component->dev,
  2428. "%s: priv is null for macro!\n", __func__);
  2429. return -EINVAL;
  2430. }
  2431. va_priv->lpi_enable = false;
  2432. va_priv->register_event_listener = false;
  2433. if (va_priv->va_without_decimation) {
  2434. ret = snd_soc_dapm_new_controls(dapm, va_macro_wod_dapm_widgets,
  2435. ARRAY_SIZE(va_macro_wod_dapm_widgets));
  2436. if (ret < 0) {
  2437. dev_err(va_dev,
  2438. "%s: Failed to add without dec controls\n",
  2439. __func__);
  2440. return ret;
  2441. }
  2442. va_priv->component = component;
  2443. return 0;
  2444. }
  2445. va_priv->version = bolero_get_version(va_dev);
  2446. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2447. ret = snd_soc_dapm_new_controls(dapm,
  2448. va_macro_dapm_widgets_common,
  2449. ARRAY_SIZE(va_macro_dapm_widgets_common));
  2450. if (ret < 0) {
  2451. dev_err(va_dev, "%s: Failed to add controls\n",
  2452. __func__);
  2453. return ret;
  2454. }
  2455. if ((va_priv->version == BOLERO_VERSION_2_1) ||
  2456. (va_priv->version == BOLERO_VERSION_2_2))
  2457. ret = snd_soc_dapm_new_controls(dapm,
  2458. va_macro_dapm_widgets_v2,
  2459. ARRAY_SIZE(va_macro_dapm_widgets_v2));
  2460. else if (va_priv->version == BOLERO_VERSION_2_0)
  2461. ret = snd_soc_dapm_new_controls(dapm,
  2462. va_macro_dapm_widgets_v3,
  2463. ARRAY_SIZE(va_macro_dapm_widgets_v3));
  2464. if (ret < 0) {
  2465. dev_err(va_dev, "%s: Failed to add controls\n",
  2466. __func__);
  2467. return ret;
  2468. }
  2469. } else {
  2470. ret = snd_soc_dapm_new_controls(dapm, va_macro_dapm_widgets,
  2471. ARRAY_SIZE(va_macro_dapm_widgets));
  2472. if (ret < 0) {
  2473. dev_err(va_dev, "%s: Failed to add controls\n",
  2474. __func__);
  2475. return ret;
  2476. }
  2477. }
  2478. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2479. ret = snd_soc_dapm_add_routes(dapm,
  2480. va_audio_map_common,
  2481. ARRAY_SIZE(va_audio_map_common));
  2482. if (ret < 0) {
  2483. dev_err(va_dev, "%s: Failed to add routes\n",
  2484. __func__);
  2485. return ret;
  2486. }
  2487. if (va_priv->version == BOLERO_VERSION_2_0) {
  2488. ret = snd_soc_dapm_add_routes(dapm,
  2489. va_audio_map_v3,
  2490. ARRAY_SIZE(va_audio_map_v3));
  2491. if (ret < 0) {
  2492. dev_err(va_dev, "%s: Failed to add routes\n",
  2493. __func__);
  2494. return ret;
  2495. }
  2496. }
  2497. if ((va_priv->version == BOLERO_VERSION_2_1) ||
  2498. (va_priv->version == BOLERO_VERSION_2_2)) {
  2499. ret = snd_soc_dapm_add_routes(dapm,
  2500. va_audio_map_v2,
  2501. ARRAY_SIZE(va_audio_map_v2));
  2502. if (ret < 0) {
  2503. dev_err(va_dev, "%s: Failed to add routes\n",
  2504. __func__);
  2505. return ret;
  2506. }
  2507. }
  2508. } else {
  2509. ret = snd_soc_dapm_add_routes(dapm, va_audio_map,
  2510. ARRAY_SIZE(va_audio_map));
  2511. if (ret < 0) {
  2512. dev_err(va_dev, "%s: Failed to add routes\n",
  2513. __func__);
  2514. return ret;
  2515. }
  2516. }
  2517. ret = snd_soc_dapm_new_widgets(dapm->card);
  2518. if (ret < 0) {
  2519. dev_err(va_dev, "%s: Failed to add widgets\n", __func__);
  2520. return ret;
  2521. }
  2522. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2523. ret = snd_soc_add_component_controls(component,
  2524. va_macro_snd_controls_common,
  2525. ARRAY_SIZE(va_macro_snd_controls_common));
  2526. if (ret < 0) {
  2527. dev_err(va_dev, "%s: Failed to add snd_ctls\n",
  2528. __func__);
  2529. return ret;
  2530. }
  2531. if (va_priv->version == BOLERO_VERSION_2_0)
  2532. ret = snd_soc_add_component_controls(component,
  2533. va_macro_snd_controls_v3,
  2534. ARRAY_SIZE(va_macro_snd_controls_v3));
  2535. if (ret < 0) {
  2536. dev_err(va_dev, "%s: Failed to add snd_ctls\n",
  2537. __func__);
  2538. return ret;
  2539. }
  2540. } else {
  2541. ret = snd_soc_add_component_controls(component,
  2542. va_macro_snd_controls,
  2543. ARRAY_SIZE(va_macro_snd_controls));
  2544. if (ret < 0) {
  2545. dev_err(va_dev, "%s: Failed to add snd_ctls\n",
  2546. __func__);
  2547. return ret;
  2548. }
  2549. }
  2550. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF1 Capture");
  2551. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF2 Capture");
  2552. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF3 Capture");
  2553. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2554. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_INPUT");
  2555. } else {
  2556. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC0");
  2557. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC1");
  2558. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC2");
  2559. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC3");
  2560. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC0");
  2561. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC1");
  2562. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC2");
  2563. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC3");
  2564. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC4");
  2565. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC5");
  2566. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC6");
  2567. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC7");
  2568. }
  2569. snd_soc_dapm_sync(dapm);
  2570. va_priv->dev_up = true;
  2571. for (i = 0; i < VA_MACRO_NUM_DECIMATORS; i++) {
  2572. va_priv->va_hpf_work[i].va_priv = va_priv;
  2573. va_priv->va_hpf_work[i].decimator = i;
  2574. INIT_DELAYED_WORK(&va_priv->va_hpf_work[i].dwork,
  2575. va_macro_tx_hpf_corner_freq_callback);
  2576. }
  2577. for (i = 0; i < VA_MACRO_NUM_DECIMATORS; i++) {
  2578. va_priv->va_mute_dwork[i].va_priv = va_priv;
  2579. va_priv->va_mute_dwork[i].decimator = i;
  2580. INIT_DELAYED_WORK(&va_priv->va_mute_dwork[i].dwork,
  2581. va_macro_mute_update_callback);
  2582. }
  2583. va_priv->component = component;
  2584. if ((va_priv->version == BOLERO_VERSION_2_1) ||
  2585. (va_priv->version == BOLERO_VERSION_2_2)) {
  2586. snd_soc_component_update_bits(component,
  2587. BOLERO_CDC_VA_TOP_CSR_SWR_MIC_CTL0, 0xEE, 0xCC);
  2588. snd_soc_component_update_bits(component,
  2589. BOLERO_CDC_VA_TOP_CSR_SWR_MIC_CTL1, 0xEE, 0xCC);
  2590. snd_soc_component_update_bits(component,
  2591. BOLERO_CDC_VA_TOP_CSR_SWR_MIC_CTL2, 0xEE, 0xCC);
  2592. }
  2593. return 0;
  2594. }
  2595. static int va_macro_deinit(struct snd_soc_component *component)
  2596. {
  2597. struct device *va_dev = NULL;
  2598. struct va_macro_priv *va_priv = NULL;
  2599. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  2600. return -EINVAL;
  2601. va_priv->component = NULL;
  2602. return 0;
  2603. }
  2604. static void va_macro_add_child_devices(struct work_struct *work)
  2605. {
  2606. struct va_macro_priv *va_priv = NULL;
  2607. struct platform_device *pdev = NULL;
  2608. struct device_node *node = NULL;
  2609. struct va_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp = NULL;
  2610. int ret = 0;
  2611. u16 count = 0, ctrl_num = 0;
  2612. struct va_macro_swr_ctrl_platform_data *platdata = NULL;
  2613. char plat_dev_name[VA_MACRO_SWR_STRING_LEN] = "";
  2614. bool va_swr_master_node = false;
  2615. va_priv = container_of(work, struct va_macro_priv,
  2616. va_macro_add_child_devices_work);
  2617. if (!va_priv) {
  2618. pr_err("%s: Memory for va_priv does not exist\n",
  2619. __func__);
  2620. return;
  2621. }
  2622. if (!va_priv->dev) {
  2623. pr_err("%s: VA dev does not exist\n", __func__);
  2624. return;
  2625. }
  2626. if (!va_priv->dev->of_node) {
  2627. dev_err(va_priv->dev,
  2628. "%s: DT node for va_priv does not exist\n", __func__);
  2629. return;
  2630. }
  2631. platdata = &va_priv->swr_plat_data;
  2632. va_priv->child_count = 0;
  2633. for_each_available_child_of_node(va_priv->dev->of_node, node) {
  2634. va_swr_master_node = false;
  2635. if (strnstr(node->name, "va_swr_master",
  2636. strlen("va_swr_master")) != NULL)
  2637. va_swr_master_node = true;
  2638. if (va_swr_master_node)
  2639. strlcpy(plat_dev_name, "va_swr_ctrl",
  2640. (VA_MACRO_SWR_STRING_LEN - 1));
  2641. else
  2642. strlcpy(plat_dev_name, node->name,
  2643. (VA_MACRO_SWR_STRING_LEN - 1));
  2644. pdev = platform_device_alloc(plat_dev_name, -1);
  2645. if (!pdev) {
  2646. dev_err(va_priv->dev, "%s: pdev memory alloc failed\n",
  2647. __func__);
  2648. ret = -ENOMEM;
  2649. goto err;
  2650. }
  2651. pdev->dev.parent = va_priv->dev;
  2652. pdev->dev.of_node = node;
  2653. if (va_swr_master_node) {
  2654. ret = platform_device_add_data(pdev, platdata,
  2655. sizeof(*platdata));
  2656. if (ret) {
  2657. dev_err(&pdev->dev,
  2658. "%s: cannot add plat data ctrl:%d\n",
  2659. __func__, ctrl_num);
  2660. goto fail_pdev_add;
  2661. }
  2662. temp = krealloc(swr_ctrl_data,
  2663. (ctrl_num + 1) * sizeof(
  2664. struct va_macro_swr_ctrl_data),
  2665. GFP_KERNEL);
  2666. if (!temp) {
  2667. ret = -ENOMEM;
  2668. goto fail_pdev_add;
  2669. }
  2670. swr_ctrl_data = temp;
  2671. swr_ctrl_data[ctrl_num].va_swr_pdev = pdev;
  2672. ctrl_num++;
  2673. dev_dbg(&pdev->dev,
  2674. "%s: Adding soundwire ctrl device(s)\n",
  2675. __func__);
  2676. va_priv->swr_ctrl_data = swr_ctrl_data;
  2677. }
  2678. ret = platform_device_add(pdev);
  2679. if (ret) {
  2680. dev_err(&pdev->dev,
  2681. "%s: Cannot add platform device\n",
  2682. __func__);
  2683. goto fail_pdev_add;
  2684. }
  2685. if (va_priv->child_count < VA_MACRO_CHILD_DEVICES_MAX)
  2686. va_priv->pdev_child_devices[
  2687. va_priv->child_count++] = pdev;
  2688. else
  2689. goto err;
  2690. }
  2691. return;
  2692. fail_pdev_add:
  2693. for (count = 0; count < va_priv->child_count; count++)
  2694. platform_device_put(va_priv->pdev_child_devices[count]);
  2695. err:
  2696. return;
  2697. }
  2698. static int va_macro_set_port_map(struct snd_soc_component *component,
  2699. u32 usecase, u32 size, void *data)
  2700. {
  2701. struct device *va_dev = NULL;
  2702. struct va_macro_priv *va_priv = NULL;
  2703. struct swrm_port_config port_cfg;
  2704. int ret = 0;
  2705. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  2706. return -EINVAL;
  2707. memset(&port_cfg, 0, sizeof(port_cfg));
  2708. port_cfg.uc = usecase;
  2709. port_cfg.size = size;
  2710. port_cfg.params = data;
  2711. if (va_priv->swr_ctrl_data)
  2712. ret = swrm_wcd_notify(
  2713. va_priv->swr_ctrl_data[0].va_swr_pdev,
  2714. SWR_SET_PORT_MAP, &port_cfg);
  2715. return ret;
  2716. }
  2717. static int va_macro_reg_wake_irq(struct snd_soc_component *component,
  2718. u32 data)
  2719. {
  2720. struct device *va_dev = NULL;
  2721. struct va_macro_priv *va_priv = NULL;
  2722. u32 ipc_wakeup = data;
  2723. int ret = 0;
  2724. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  2725. return -EINVAL;
  2726. if (va_priv->swr_ctrl_data)
  2727. ret = swrm_wcd_notify(
  2728. va_priv->swr_ctrl_data[0].va_swr_pdev,
  2729. SWR_REGISTER_WAKE_IRQ, &ipc_wakeup);
  2730. return ret;
  2731. }
  2732. static void va_macro_init_ops(struct macro_ops *ops,
  2733. char __iomem *va_io_base,
  2734. bool va_without_decimation)
  2735. {
  2736. memset(ops, 0, sizeof(struct macro_ops));
  2737. if (!va_without_decimation) {
  2738. ops->dai_ptr = va_macro_dai;
  2739. ops->num_dais = ARRAY_SIZE(va_macro_dai);
  2740. } else {
  2741. ops->dai_ptr = NULL;
  2742. ops->num_dais = 0;
  2743. }
  2744. ops->init = va_macro_init;
  2745. ops->exit = va_macro_deinit;
  2746. ops->io_base = va_io_base;
  2747. ops->event_handler = va_macro_event_handler;
  2748. ops->set_port_map = va_macro_set_port_map;
  2749. ops->reg_wake_irq = va_macro_reg_wake_irq;
  2750. ops->clk_div_get = va_macro_clk_div_get;
  2751. }
  2752. static int va_macro_probe(struct platform_device *pdev)
  2753. {
  2754. struct macro_ops ops;
  2755. struct va_macro_priv *va_priv;
  2756. u32 va_base_addr, sample_rate = 0;
  2757. char __iomem *va_io_base;
  2758. bool va_without_decimation = false;
  2759. const char *micb_supply_str = "va-vdd-micb-supply";
  2760. const char *micb_supply_str1 = "va-vdd-micb";
  2761. const char *micb_voltage_str = "qcom,va-vdd-micb-voltage";
  2762. const char *micb_current_str = "qcom,va-vdd-micb-current";
  2763. int ret = 0;
  2764. const char *dmic_sample_rate = "qcom,va-dmic-sample-rate";
  2765. u32 default_clk_id = 0;
  2766. struct clk *lpass_audio_hw_vote = NULL;
  2767. u32 is_used_va_swr_gpio = 0;
  2768. const char *is_used_va_swr_gpio_dt = "qcom,is-used-swr-gpio";
  2769. va_priv = devm_kzalloc(&pdev->dev, sizeof(struct va_macro_priv),
  2770. GFP_KERNEL);
  2771. if (!va_priv)
  2772. return -ENOMEM;
  2773. va_priv->dev = &pdev->dev;
  2774. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  2775. &va_base_addr);
  2776. if (ret) {
  2777. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2778. __func__, "reg");
  2779. return ret;
  2780. }
  2781. va_without_decimation = of_property_read_bool(pdev->dev.parent->of_node,
  2782. "qcom,va-without-decimation");
  2783. va_priv->va_without_decimation = va_without_decimation;
  2784. ret = of_property_read_u32(pdev->dev.of_node, dmic_sample_rate,
  2785. &sample_rate);
  2786. if (ret) {
  2787. dev_err(&pdev->dev, "%s: could not find %d entry in dt\n",
  2788. __func__, sample_rate);
  2789. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_2;
  2790. } else {
  2791. if (va_macro_validate_dmic_sample_rate(
  2792. sample_rate, va_priv) == VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED)
  2793. return -EINVAL;
  2794. }
  2795. if (of_find_property(pdev->dev.of_node, is_used_va_swr_gpio_dt,
  2796. NULL)) {
  2797. ret = of_property_read_u32(pdev->dev.of_node,
  2798. is_used_va_swr_gpio_dt,
  2799. &is_used_va_swr_gpio);
  2800. if (ret) {
  2801. dev_err(&pdev->dev, "%s: error reading %s in dt\n",
  2802. __func__, is_used_va_swr_gpio_dt);
  2803. is_used_va_swr_gpio = 0;
  2804. }
  2805. }
  2806. va_priv->va_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  2807. "qcom,va-swr-gpios", 0);
  2808. if (!va_priv->va_swr_gpio_p && is_used_va_swr_gpio) {
  2809. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  2810. __func__);
  2811. return -EINVAL;
  2812. }
  2813. if ((msm_cdc_pinctrl_get_state(va_priv->va_swr_gpio_p) < 0) &&
  2814. is_used_va_swr_gpio) {
  2815. dev_err(&pdev->dev, "%s: failed to get swr pin state\n",
  2816. __func__);
  2817. return -EPROBE_DEFER;
  2818. }
  2819. va_io_base = devm_ioremap(&pdev->dev, va_base_addr,
  2820. VA_MACRO_MAX_OFFSET);
  2821. if (!va_io_base) {
  2822. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  2823. return -EINVAL;
  2824. }
  2825. va_priv->va_io_base = va_io_base;
  2826. lpass_audio_hw_vote = devm_clk_get(&pdev->dev, "lpass_audio_hw_vote");
  2827. if (IS_ERR(lpass_audio_hw_vote)) {
  2828. ret = PTR_ERR(lpass_audio_hw_vote);
  2829. dev_dbg(&pdev->dev, "%s: clk get %s failed %d\n",
  2830. __func__, "lpass_audio_hw_vote", ret);
  2831. lpass_audio_hw_vote = NULL;
  2832. ret = 0;
  2833. }
  2834. va_priv->lpass_audio_hw_vote = lpass_audio_hw_vote;
  2835. if (of_parse_phandle(pdev->dev.of_node, micb_supply_str, 0)) {
  2836. va_priv->micb_supply = devm_regulator_get(&pdev->dev,
  2837. micb_supply_str1);
  2838. if (IS_ERR(va_priv->micb_supply)) {
  2839. ret = PTR_ERR(va_priv->micb_supply);
  2840. dev_err(&pdev->dev,
  2841. "%s:Failed to get micbias supply for VA Mic %d\n",
  2842. __func__, ret);
  2843. return ret;
  2844. }
  2845. ret = of_property_read_u32(pdev->dev.of_node,
  2846. micb_voltage_str,
  2847. &va_priv->micb_voltage);
  2848. if (ret) {
  2849. dev_err(&pdev->dev,
  2850. "%s:Looking up %s property in node %s failed\n",
  2851. __func__, micb_voltage_str,
  2852. pdev->dev.of_node->full_name);
  2853. return ret;
  2854. }
  2855. ret = of_property_read_u32(pdev->dev.of_node,
  2856. micb_current_str,
  2857. &va_priv->micb_current);
  2858. if (ret) {
  2859. dev_err(&pdev->dev,
  2860. "%s:Looking up %s property in node %s failed\n",
  2861. __func__, micb_current_str,
  2862. pdev->dev.of_node->full_name);
  2863. return ret;
  2864. }
  2865. }
  2866. ret = of_property_read_u32(pdev->dev.of_node, "qcom,default-clk-id",
  2867. &default_clk_id);
  2868. if (ret) {
  2869. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2870. __func__, "qcom,default-clk-id");
  2871. default_clk_id = VA_CORE_CLK;
  2872. }
  2873. va_priv->clk_id = VA_CORE_CLK;
  2874. va_priv->default_clk_id = default_clk_id;
  2875. va_priv->current_clk_id = TX_CORE_CLK;
  2876. if (is_used_va_swr_gpio) {
  2877. va_priv->reset_swr = true;
  2878. INIT_WORK(&va_priv->va_macro_add_child_devices_work,
  2879. va_macro_add_child_devices);
  2880. va_priv->swr_plat_data.handle = (void *) va_priv;
  2881. va_priv->swr_plat_data.read = NULL;
  2882. va_priv->swr_plat_data.write = NULL;
  2883. va_priv->swr_plat_data.bulk_write = NULL;
  2884. va_priv->swr_plat_data.clk = va_macro_swrm_clock;
  2885. va_priv->swr_plat_data.core_vote = va_macro_core_vote;
  2886. va_priv->swr_plat_data.handle_irq = NULL;
  2887. mutex_init(&va_priv->swr_clk_lock);
  2888. }
  2889. va_priv->is_used_va_swr_gpio = is_used_va_swr_gpio;
  2890. mutex_init(&va_priv->mclk_lock);
  2891. dev_set_drvdata(&pdev->dev, va_priv);
  2892. va_macro_init_ops(&ops, va_io_base, va_without_decimation);
  2893. ops.clk_id_req = va_priv->default_clk_id;
  2894. ops.default_clk_id = va_priv->default_clk_id;
  2895. ret = bolero_register_macro(&pdev->dev, VA_MACRO, &ops);
  2896. if (ret < 0) {
  2897. dev_err(&pdev->dev, "%s: register macro failed\n", __func__);
  2898. goto reg_macro_fail;
  2899. }
  2900. pm_runtime_set_autosuspend_delay(&pdev->dev, VA_AUTO_SUSPEND_DELAY);
  2901. pm_runtime_use_autosuspend(&pdev->dev);
  2902. pm_runtime_set_suspended(&pdev->dev);
  2903. pm_suspend_ignore_children(&pdev->dev, true);
  2904. pm_runtime_enable(&pdev->dev);
  2905. if (is_used_va_swr_gpio)
  2906. schedule_work(&va_priv->va_macro_add_child_devices_work);
  2907. return ret;
  2908. reg_macro_fail:
  2909. mutex_destroy(&va_priv->mclk_lock);
  2910. if (is_used_va_swr_gpio)
  2911. mutex_destroy(&va_priv->swr_clk_lock);
  2912. return ret;
  2913. }
  2914. static int va_macro_remove(struct platform_device *pdev)
  2915. {
  2916. struct va_macro_priv *va_priv;
  2917. int count = 0;
  2918. va_priv = dev_get_drvdata(&pdev->dev);
  2919. if (!va_priv)
  2920. return -EINVAL;
  2921. if (va_priv->is_used_va_swr_gpio) {
  2922. if (va_priv->swr_ctrl_data)
  2923. kfree(va_priv->swr_ctrl_data);
  2924. for (count = 0; count < va_priv->child_count &&
  2925. count < VA_MACRO_CHILD_DEVICES_MAX; count++)
  2926. platform_device_unregister(
  2927. va_priv->pdev_child_devices[count]);
  2928. }
  2929. pm_runtime_disable(&pdev->dev);
  2930. pm_runtime_set_suspended(&pdev->dev);
  2931. bolero_unregister_macro(&pdev->dev, VA_MACRO);
  2932. mutex_destroy(&va_priv->mclk_lock);
  2933. if (va_priv->is_used_va_swr_gpio)
  2934. mutex_destroy(&va_priv->swr_clk_lock);
  2935. return 0;
  2936. }
  2937. static const struct of_device_id va_macro_dt_match[] = {
  2938. {.compatible = "qcom,va-macro"},
  2939. {}
  2940. };
  2941. static const struct dev_pm_ops bolero_dev_pm_ops = {
  2942. SET_SYSTEM_SLEEP_PM_OPS(
  2943. pm_runtime_force_suspend,
  2944. pm_runtime_force_resume
  2945. )
  2946. SET_RUNTIME_PM_OPS(
  2947. bolero_runtime_suspend,
  2948. bolero_runtime_resume,
  2949. NULL
  2950. )
  2951. };
  2952. static struct platform_driver va_macro_driver = {
  2953. .driver = {
  2954. .name = "va_macro",
  2955. .owner = THIS_MODULE,
  2956. .pm = &bolero_dev_pm_ops,
  2957. .of_match_table = va_macro_dt_match,
  2958. .suppress_bind_attrs = true,
  2959. },
  2960. .probe = va_macro_probe,
  2961. .remove = va_macro_remove,
  2962. };
  2963. module_platform_driver(va_macro_driver);
  2964. MODULE_DESCRIPTION("VA macro driver");
  2965. MODULE_LICENSE("GPL v2");