hal_be_api_mon.h 97 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105
  1. /*
  2. * Copyright (c) 2021, The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  16. */
  17. #ifndef _HAL_BE_API_MON_H_
  18. #define _HAL_BE_API_MON_H_
  19. #include "hal_be_hw_headers.h"
  20. #ifdef QCA_MONITOR_2_0_SUPPORT
  21. #include <mon_ingress_ring.h>
  22. #include <mon_destination_ring.h>
  23. #endif
  24. #include <hal_be_hw_headers.h>
  25. #include "hal_api_mon.h"
  26. #include <hal_generic_api.h>
  27. #include <hal_generic_api.h>
  28. #include <hal_api_mon.h>
  29. #if defined(QCA_MONITOR_2_0_SUPPORT) || \
  30. defined(QCA_SINGLE_WIFI_3_0)
  31. #define HAL_MON_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET 0x00000000
  32. #define HAL_MON_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB 0
  33. #define HAL_MON_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK 0xffffffff
  34. #define HAL_MON_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET 0x00000004
  35. #define HAL_MON_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB 0
  36. #define HAL_MON_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK 0x000000ff
  37. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_31_0_OFFSET 0x00000008
  38. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_31_0_LSB 0
  39. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_31_0_MSB 31
  40. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_31_0_MASK 0xffffffff
  41. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_63_32_OFFSET 0x0000000c
  42. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_63_32_LSB 0
  43. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_63_32_MSB 31
  44. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_63_32_MASK 0xffffffff
  45. #define HAL_MON_PADDR_LO_SET(buff_addr_info, paddr_lo) \
  46. ((*(((unsigned int *) buff_addr_info) + \
  47. (HAL_MON_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET >> 2))) = \
  48. ((paddr_lo) << HAL_MON_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB) & \
  49. HAL_MON_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK)
  50. #define HAL_MON_PADDR_HI_SET(buff_addr_info, paddr_hi) \
  51. ((*(((unsigned int *) buff_addr_info) + \
  52. (HAL_MON_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET >> 2))) = \
  53. ((paddr_hi) << HAL_MON_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB) & \
  54. HAL_MON_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK)
  55. #define HAL_MON_VADDR_LO_SET(buff_addr_info, vaddr_lo) \
  56. ((*(((unsigned int *) buff_addr_info) + \
  57. (HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_31_0_OFFSET >> 2))) = \
  58. ((vaddr_lo) << HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_31_0_LSB) & \
  59. HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_31_0_MASK)
  60. #define HAL_MON_VADDR_HI_SET(buff_addr_info, vaddr_hi) \
  61. ((*(((unsigned int *) buff_addr_info) + \
  62. (HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_63_32_OFFSET >> 2))) = \
  63. ((vaddr_hi) << HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_63_32_LSB) & \
  64. HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_63_32_MASK)
  65. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  66. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_OFFSET
  67. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  68. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_MASK
  69. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  70. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_LSB
  71. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  72. PHYRX_HT_SIG_PHYRX_HT_SIG_INFO_DETAILS_MCS_OFFSET
  73. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  74. PHYRX_L_SIG_B_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  75. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  76. PHYRX_L_SIG_A_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  77. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  78. PHYRX_VHT_SIG_A_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  79. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  80. PHYRX_HE_SIG_A_SU_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  81. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  82. PHYRX_HE_SIG_A_MU_DL_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  83. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  84. PHYRX_HE_SIG_B1_MU_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  85. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  86. PHYRX_HE_SIG_B2_MU_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  87. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  88. PHYRX_HE_SIG_B2_OFDMA_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  89. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  90. PHYRX_RSSI_LEGACY_PRE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  91. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  92. PHYRX_RSSI_LEGACY_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  93. #endif
  94. #ifdef CONFIG_MON_WORD_BASED_TLV
  95. #ifndef BIG_ENDIAN_HOST
  96. struct rx_mpdu_start_mon_data {
  97. uint32_t rxpcu_mpdu_filter_in_category : 2,
  98. sw_frame_group_id : 7,
  99. ndp_frame : 1,
  100. phy_err : 1,
  101. phy_err_during_mpdu_header : 1,
  102. protocol_version_err : 1,
  103. ast_based_lookup_valid : 1,
  104. reserved_0a : 2,
  105. phy_ppdu_id : 16;
  106. uint32_t ast_index : 16,
  107. sw_peer_id : 16;
  108. uint32_t mpdu_frame_control_valid : 1,
  109. mpdu_duration_valid : 1,
  110. mac_addr_ad1_valid : 1,
  111. mac_addr_ad2_valid : 1,
  112. mac_addr_ad3_valid : 1,
  113. mac_addr_ad4_valid : 1,
  114. mpdu_sequence_control_valid : 1,
  115. mpdu_qos_control_valid : 1,
  116. mpdu_ht_control_valid : 1,
  117. frame_encryption_info_valid : 1,
  118. mpdu_fragment_number : 4,
  119. more_fragment_flag : 1,
  120. reserved_11a : 1,
  121. fr_ds : 1,
  122. to_ds : 1,
  123. encrypted : 1,
  124. mpdu_retry : 1,
  125. mpdu_sequence_number : 12;
  126. uint32_t mpdu_length : 14,
  127. first_mpdu : 1,
  128. mcast_bcast : 1,
  129. ast_index_not_found : 1,
  130. ast_index_timeout : 1,
  131. power_mgmt : 1,
  132. non_qos : 1,
  133. null_data : 1,
  134. mgmt_type : 1,
  135. ctrl_type : 1,
  136. more_data : 1,
  137. eosp : 1,
  138. fragment_flag : 1,
  139. order : 1,
  140. u_apsd_trigger : 1,
  141. encrypt_required : 1,
  142. directed : 1,
  143. amsdu_present : 1,
  144. reserved_13 : 1;
  145. uint32_t mpdu_frame_control_field : 16,
  146. mpdu_duration_field : 16;
  147. uint32_t mac_addr_ad1_31_0 : 32;
  148. uint32_t mac_addr_ad1_47_32 : 16,
  149. mac_addr_ad2_15_0 : 16;
  150. };
  151. struct rx_msdu_end_mon_data {
  152. uint32_t rxpcu_mpdu_filter_in_category : 2,
  153. sw_frame_group_id : 7,
  154. reserved_0 : 7,
  155. phy_ppdu_id : 16;
  156. uint32_t tcp_udp_chksum : 16,
  157. sa_idx_timeout : 1,
  158. da_idx_timeout : 1,
  159. msdu_limit_error : 1,
  160. flow_idx_timeout : 1,
  161. flow_idx_invalid : 1,
  162. wifi_parser_error : 1,
  163. amsdu_parser_error : 1,
  164. sa_is_valid : 1,
  165. da_is_valid : 1,
  166. da_is_mcbc : 1,
  167. l3_header_padding : 2,
  168. first_msdu : 1,
  169. last_msdu : 1,
  170. tcp_udp_chksum_fail : 1,
  171. ip_chksum_fail : 1;
  172. uint32_t msdu_drop : 1,
  173. reo_destination_indication : 5,
  174. flow_idx : 20,
  175. reserved_12a : 6;
  176. uint32_t fse_metadata : 32;
  177. uint32_t cce_metadata : 16,
  178. sa_sw_peer_id : 16;
  179. };
  180. #else
  181. struct rx_mpdu_start_mon_data {
  182. uint32_t phy_ppdu_id : 16;
  183. reserved_0a : 2,
  184. ast_based_lookup_valid : 1,
  185. protocol_version_err : 1,
  186. phy_err_during_mpdu_header : 1,
  187. phy_err : 1,
  188. ndp_frame : 1,
  189. sw_frame_group_id : 7,
  190. rxpcu_mpdu_filter_in_category : 2,
  191. uint32_t sw_peer_id : 16;
  192. ast_index : 16,
  193. uint32_t mpdu_sequence_number : 12;
  194. mpdu_retry : 1,
  195. encrypted : 1,
  196. to_ds : 1,
  197. fr_ds : 1,
  198. reserved_11a : 1,
  199. more_fragment_flag : 1,
  200. mpdu_fragment_number : 4,
  201. frame_encryption_info_valid : 1,
  202. mpdu_ht_control_valid : 1,
  203. mpdu_qos_control_valid : 1,
  204. mpdu_sequence_control_valid : 1,
  205. mac_addr_ad4_valid : 1,
  206. mac_addr_ad3_valid : 1,
  207. mac_addr_ad2_valid : 1,
  208. mac_addr_ad1_valid : 1,
  209. mpdu_duration_valid : 1,
  210. mpdu_frame_control_valid : 1,
  211. uint32_t reserved_13 : 1;
  212. amsdu_present : 1,
  213. directed : 1,
  214. encrypt_required : 1,
  215. u_apsd_trigger : 1,
  216. order : 1,
  217. fragment_flag : 1,
  218. eosp : 1,
  219. more_data : 1,
  220. ctrl_type : 1,
  221. mgmt_type : 1,
  222. null_data : 1,
  223. non_qos : 1,
  224. power_mgmt : 1,
  225. ast_index_timeout : 1,
  226. ast_index_not_found : 1,
  227. mcast_bcast : 1,
  228. first_mpdu : 1,
  229. mpdu_length : 14,
  230. uint32_t mpdu_duration_field : 16;
  231. mpdu_frame_control_field : 16,
  232. uint32_t mac_addr_ad1_31_0 : 32;
  233. uint32_t mac_addr_ad2_15_0 : 16;
  234. mac_addr_ad1_47_32 : 16,
  235. };
  236. struct rx_msdu_end_mon_data {
  237. uint32_t phy_ppdu_id : 16;
  238. reserved_0 : 7,
  239. sw_frame_group_id : 7,
  240. rxpcu_mpdu_filter_in_category : 2,
  241. uint32_t ip_chksum_fail : 1;
  242. tcp_udp_chksum_fail : 1,
  243. last_msdu : 1,
  244. first_msdu : 1,
  245. l3_header_padding : 2,
  246. da_is_mcbc : 1,
  247. da_is_valid : 1,
  248. sa_is_valid : 1,
  249. amsdu_parser_error : 1,
  250. wifi_parser_error : 1,
  251. flow_idx_invalid : 1,
  252. flow_idx_timeout : 1,
  253. msdu_limit_error : 1,
  254. da_idx_timeout : 1,
  255. sa_idx_timeout : 1,
  256. tcp_udp_chksum : 16,
  257. uint32_t reserved_12a : 6;
  258. flow_idx : 20,
  259. reo_destination_indication : 5,
  260. msdu_drop : 1,
  261. uint32_t fse_metadata : 32;
  262. uint32_t sa_sw_peer_id : 16;
  263. cce_metadata : 16,
  264. };
  265. #endif
  266. /* TLV struct for word based Tlv */
  267. typedef struct rx_mpdu_start_mon_data hal_rx_mon_mpdu_start_t;
  268. typedef struct rx_msdu_end_mon_data hal_rx_mon_msdu_end_t;
  269. #else
  270. typedef struct rx_mpdu_start hal_rx_mon_mpdu_start_t;
  271. typedef struct rx_msdu_end hal_rx_mon_msdu_end_t;
  272. #endif
  273. /*
  274. * struct mon_destination_drop - monitor drop descriptor
  275. *
  276. * @ppdu_drop_cnt: PPDU drop count
  277. * @mpdu_drop_cnt: MPDU drop count
  278. * @tlv_drop_cnt: TLV drop count
  279. * @end_of_ppdu_seen: end of ppdu seen
  280. * @reserved_0a: rsvd
  281. * @reserved_1a: rsvd
  282. * @ppdu_id: PPDU ID
  283. * @reserved_3a: rsvd
  284. * @initiator: initiator ppdu
  285. * @empty_descriptor: empty descriptor
  286. * @ring_id: ring id
  287. * @looping_count: looping count
  288. */
  289. struct mon_destination_drop {
  290. uint32_t ppdu_drop_cnt : 10,
  291. mpdu_drop_cnt : 10,
  292. tlv_drop_cnt : 10,
  293. end_of_ppdu_seen : 1,
  294. reserved_0a : 1;
  295. uint32_t reserved_1a : 32;
  296. uint32_t ppdu_id : 32;
  297. uint32_t reserved_3a : 18,
  298. initiator : 1,
  299. empty_descriptor : 1,
  300. ring_id : 8,
  301. looping_count : 4;
  302. };
  303. #define HAL_MON_BUFFER_ADDR_31_0_GET(buff_addr_info) \
  304. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  305. HAL_BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET)), \
  306. HAL_BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_MASK, \
  307. HAL_BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_LSB))
  308. #define HAL_MON_BUFFER_ADDR_39_32_GET(buff_addr_info) \
  309. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  310. HAL_BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET)), \
  311. HAL_BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_MASK, \
  312. HAL_BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_LSB))
  313. /**
  314. * struct hal_rx_status_buffer_done - status buffer done tlv
  315. * placeholder structure
  316. *
  317. * @ppdu_start_offset: ppdu start
  318. * @first_ppdu_start_user_info_offset:
  319. * @mult_ppdu_start_user_info:
  320. * @end_offset:
  321. * @ppdu_end_detected:
  322. * @flush_detected:
  323. * @rsvd:
  324. */
  325. struct hal_rx_status_buffer_done {
  326. uint32_t ppdu_start_offset : 3,
  327. first_ppdu_start_user_info_offset : 6,
  328. mult_ppdu_start_user_info : 1,
  329. end_offset : 13,
  330. ppdu_end_detected : 1,
  331. flush_detected : 1,
  332. rsvd : 7;
  333. };
  334. /**
  335. * hal_mon_status_end_reason : ppdu status buffer end reason
  336. *
  337. * @HAL_MON_STATUS_BUFFER_FULL: status buffer full
  338. * @HAL_MON_FLUSH_DETECTED: flush detected
  339. * @HAL_MON_END_OF_PPDU: end of ppdu detected
  340. * HAL_MON_PPDU_truncated: truncated ppdu status
  341. */
  342. enum hal_mon_status_end_reason {
  343. HAL_MON_STATUS_BUFFER_FULL,
  344. HAL_MON_FLUSH_DETECTED,
  345. HAL_MON_END_OF_PPDU,
  346. HAL_MON_PPDU_TRUNCATED,
  347. };
  348. /**
  349. * struct hal_mon_desc () - HAL Monitor descriptor
  350. *
  351. * @buf_addr: virtual buffer address
  352. * @ppdu_id: ppdu id
  353. * - TxMon fills scheduler id
  354. * - RxMON fills phy_ppdu_id
  355. * @end_offset: offset (units in 4 bytes) where status buffer ended
  356. * i.e offset of TLV + last TLV size
  357. * @end_reason: 0 - status buffer is full
  358. * 1 - flush detected
  359. * 2 - TX_FES_STATUS_END or RX_PPDU_END
  360. * 3 - PPDU truncated due to system error
  361. * @initiator: 1 - descriptor belongs to TX FES
  362. * 0 - descriptor belongs to TX RESPONSE
  363. * @empty_descriptor: 0 - this descriptor is written on a flush
  364. * or end of ppdu or end of status buffer
  365. * 1 - descriptor provided to indicate drop
  366. * @ring_id: ring id for debugging
  367. * @looping_count: count to indicate number of times producer
  368. * of entries has looped around the ring
  369. * @flush_detected: if flush detected
  370. * @end_reason: ppdu end reason
  371. * @end_of_ppdu_dropped: if end_of_ppdu is dropped
  372. * @ppdu_drop_count: PPDU drop count
  373. * @mpdu_drop_count: MPDU drop count
  374. * @tlv_drop_count: TLV drop count
  375. */
  376. struct hal_mon_desc {
  377. uint64_t buf_addr;
  378. uint32_t ppdu_id;
  379. uint32_t end_offset:12,
  380. reserved_3a:4,
  381. end_reason:2,
  382. initiator:1,
  383. empty_descriptor:1,
  384. ring_id:8,
  385. looping_count:4;
  386. uint16_t flush_detected:1,
  387. end_of_ppdu_dropped:1;
  388. uint32_t ppdu_drop_count;
  389. uint32_t mpdu_drop_count;
  390. uint32_t tlv_drop_count;
  391. };
  392. typedef struct hal_mon_desc *hal_mon_desc_t;
  393. /**
  394. * struct hal_mon_buf_addr_status () - HAL buffer address tlv get status
  395. *
  396. * @buf_addr_31_0: Lower 32 bits of virtual address of status buffer
  397. * @buf_addr_63_32: Upper 32 bits of virtual address of status buffer
  398. * @dma_length: DMA length
  399. * @msdu_continuation: is msdu size more than fragment size
  400. * @truncated: is msdu got truncated
  401. * @tlv_padding: tlv paddding
  402. */
  403. struct hal_mon_buf_addr_status {
  404. uint32_t buffer_virt_addr_31_0;
  405. uint32_t buffer_virt_addr_63_32;
  406. uint32_t dma_length:12,
  407. reserved_2a:4,
  408. msdu_continuation:1,
  409. truncated:1,
  410. reserved_2b:14;
  411. uint32_t tlv64_padding;
  412. };
  413. #ifdef QCA_MONITOR_2_0_SUPPORT
  414. /**
  415. * hal_be_get_mon_dest_status() - Get monitor descriptor
  416. * @hal_soc_hdl: HAL Soc handle
  417. * @desc: HAL monitor descriptor
  418. *
  419. * Return: none
  420. */
  421. static inline void
  422. hal_be_get_mon_dest_status(hal_soc_handle_t hal_soc,
  423. void *hw_desc,
  424. struct hal_mon_desc *status)
  425. {
  426. struct mon_destination_ring *desc = hw_desc;
  427. status->empty_descriptor = desc->empty_descriptor;
  428. if (status->empty_descriptor) {
  429. struct mon_destination_drop *drop_desc = hw_desc;
  430. status->buf_addr = 0;
  431. status->ppdu_drop_count = drop_desc->ppdu_drop_cnt;
  432. status->mpdu_drop_count = drop_desc->mpdu_drop_cnt;
  433. status->tlv_drop_count = drop_desc->tlv_drop_cnt;
  434. status->end_of_ppdu_dropped = drop_desc->end_of_ppdu_seen;
  435. } else {
  436. status->buf_addr = HAL_RX_GET(desc, MON_DESTINATION_RING_STAT,BUF_VIRT_ADDR_31_0) |
  437. (((uint64_t)HAL_RX_GET(desc,
  438. MON_DESTINATION_RING_STAT,
  439. BUF_VIRT_ADDR_63_32)) << 32);
  440. status->end_reason = desc->end_reason;
  441. status->end_offset = desc->end_offset;
  442. }
  443. status->ppdu_id = desc->ppdu_id;
  444. status->initiator = desc->initiator;
  445. status->looping_count = desc->looping_count;
  446. }
  447. #endif
  448. #if defined(RX_PPDU_END_USER_STATS_OFDMA_INFO_VALID_OFFSET) && \
  449. defined(RX_PPDU_END_USER_STATS_SW_RESPONSE_REFERENCE_PTR_EXT_OFFSET)
  450. static inline void
  451. hal_rx_handle_mu_ul_info(void *rx_tlv,
  452. struct mon_rx_user_status *mon_rx_user_status)
  453. {
  454. mon_rx_user_status->mu_ul_user_v0_word0 =
  455. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  456. SW_RESPONSE_REFERENCE_PTR);
  457. mon_rx_user_status->mu_ul_user_v0_word1 =
  458. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  459. SW_RESPONSE_REFERENCE_PTR_EXT);
  460. }
  461. #else
  462. static inline void
  463. hal_rx_handle_mu_ul_info(void *rx_tlv,
  464. struct mon_rx_user_status *mon_rx_user_status)
  465. {
  466. }
  467. #endif
  468. static inline void
  469. hal_rx_populate_byte_count(void *rx_tlv, void *ppduinfo,
  470. struct mon_rx_user_status *mon_rx_user_status)
  471. {
  472. uint32_t mpdu_ok_byte_count;
  473. uint32_t mpdu_err_byte_count;
  474. mpdu_ok_byte_count = HAL_RX_GET_64(rx_tlv,
  475. RX_PPDU_END_USER_STATS,
  476. MPDU_OK_BYTE_COUNT);
  477. mpdu_err_byte_count = HAL_RX_GET_64(rx_tlv,
  478. RX_PPDU_END_USER_STATS,
  479. MPDU_ERR_BYTE_COUNT);
  480. mon_rx_user_status->mpdu_ok_byte_count = mpdu_ok_byte_count;
  481. mon_rx_user_status->mpdu_err_byte_count = mpdu_err_byte_count;
  482. }
  483. static inline void
  484. hal_rx_populate_mu_user_info(void *rx_tlv, void *ppduinfo, uint32_t user_id,
  485. struct mon_rx_user_status *mon_rx_user_status)
  486. {
  487. struct mon_rx_info *mon_rx_info;
  488. struct mon_rx_user_info *mon_rx_user_info;
  489. struct hal_rx_ppdu_info *ppdu_info =
  490. (struct hal_rx_ppdu_info *)ppduinfo;
  491. mon_rx_info = &ppdu_info->rx_info;
  492. mon_rx_user_info = &ppdu_info->rx_user_info[user_id];
  493. mon_rx_user_info->qos_control_info_valid =
  494. mon_rx_info->qos_control_info_valid;
  495. mon_rx_user_info->qos_control = mon_rx_info->qos_control;
  496. mon_rx_user_status->ast_index = ppdu_info->rx_status.ast_index;
  497. mon_rx_user_status->tid = ppdu_info->rx_status.tid;
  498. mon_rx_user_status->tcp_msdu_count =
  499. ppdu_info->rx_status.tcp_msdu_count;
  500. mon_rx_user_status->udp_msdu_count =
  501. ppdu_info->rx_status.udp_msdu_count;
  502. mon_rx_user_status->other_msdu_count =
  503. ppdu_info->rx_status.other_msdu_count;
  504. mon_rx_user_status->frame_control = ppdu_info->rx_status.frame_control;
  505. mon_rx_user_status->frame_control_info_valid =
  506. ppdu_info->rx_status.frame_control_info_valid;
  507. mon_rx_user_status->data_sequence_control_info_valid =
  508. ppdu_info->rx_status.data_sequence_control_info_valid;
  509. mon_rx_user_status->first_data_seq_ctrl =
  510. ppdu_info->rx_status.first_data_seq_ctrl;
  511. mon_rx_user_status->preamble_type = ppdu_info->rx_status.preamble_type;
  512. mon_rx_user_status->ht_flags = ppdu_info->rx_status.ht_flags;
  513. mon_rx_user_status->rtap_flags = ppdu_info->rx_status.rtap_flags;
  514. mon_rx_user_status->vht_flags = ppdu_info->rx_status.vht_flags;
  515. mon_rx_user_status->he_flags = ppdu_info->rx_status.he_flags;
  516. mon_rx_user_status->rs_flags = ppdu_info->rx_status.rs_flags;
  517. mon_rx_user_status->mpdu_cnt_fcs_ok =
  518. ppdu_info->com_info.mpdu_cnt_fcs_ok;
  519. mon_rx_user_status->mpdu_cnt_fcs_err =
  520. ppdu_info->com_info.mpdu_cnt_fcs_err;
  521. qdf_mem_copy(&mon_rx_user_status->mpdu_fcs_ok_bitmap,
  522. &ppdu_info->com_info.mpdu_fcs_ok_bitmap,
  523. HAL_RX_NUM_WORDS_PER_PPDU_BITMAP *
  524. sizeof(ppdu_info->com_info.mpdu_fcs_ok_bitmap[0]));
  525. mon_rx_user_status->retry_mpdu =
  526. ppdu_info->rx_status.mpdu_retry_cnt;
  527. hal_rx_populate_byte_count(rx_tlv, ppdu_info, mon_rx_user_status);
  528. }
  529. #define HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(chain, \
  530. ppdu_info, rssi_info_tlv) \
  531. { \
  532. ppdu_info->rx_status.rssi_chain[chain][0] = \
  533. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO,\
  534. RSSI_PRI20_CHAIN##chain); \
  535. ppdu_info->rx_status.rssi_chain[chain][1] = \
  536. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO,\
  537. RSSI_EXT20_CHAIN##chain); \
  538. ppdu_info->rx_status.rssi_chain[chain][2] = \
  539. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO,\
  540. RSSI_EXT40_LOW20_CHAIN##chain); \
  541. ppdu_info->rx_status.rssi_chain[chain][3] = \
  542. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO,\
  543. RSSI_EXT40_HIGH20_CHAIN##chain); \
  544. } \
  545. #define HAL_RX_PPDU_UPDATE_RSSI(ppdu_info, rssi_info_tlv) \
  546. {HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(0, ppdu_info, rssi_info_tlv) \
  547. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(1, ppdu_info, rssi_info_tlv) \
  548. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(2, ppdu_info, rssi_info_tlv) \
  549. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(3, ppdu_info, rssi_info_tlv) \
  550. } \
  551. static inline uint32_t
  552. hal_rx_update_rssi_chain(struct hal_rx_ppdu_info *ppdu_info,
  553. uint8_t *rssi_info_tlv)
  554. {
  555. HAL_RX_PPDU_UPDATE_RSSI(ppdu_info, rssi_info_tlv)
  556. return 0;
  557. }
  558. #ifdef WLAN_TX_PKT_CAPTURE_ENH
  559. static inline void
  560. hal_get_qos_control(void *rx_tlv,
  561. struct hal_rx_ppdu_info *ppdu_info)
  562. {
  563. ppdu_info->rx_info.qos_control_info_valid =
  564. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  565. QOS_CONTROL_INFO_VALID);
  566. if (ppdu_info->rx_info.qos_control_info_valid)
  567. ppdu_info->rx_info.qos_control =
  568. HAL_RX_GET_64(rx_tlv,
  569. RX_PPDU_END_USER_STATS,
  570. QOS_CONTROL_FIELD);
  571. }
  572. static inline void
  573. hal_get_mac_addr1(hal_rx_mon_mpdu_start_t *rx_mpdu_start,
  574. struct hal_rx_ppdu_info *ppdu_info)
  575. {
  576. if ((ppdu_info->sw_frame_group_id
  577. == HAL_MPDU_SW_FRAME_GROUP_MGMT_PROBE_REQ) ||
  578. (ppdu_info->sw_frame_group_id ==
  579. HAL_MPDU_SW_FRAME_GROUP_CTRL_RTS)) {
  580. ppdu_info->rx_info.mac_addr1_valid =
  581. rx_mpdu_start->rx_mpdu_info_details.mac_addr_ad1_valid;
  582. *(uint32_t *)&ppdu_info->rx_info.mac_addr1[0] =
  583. rx_mpdu_start->rx_mpdu_info_details.mac_addr_ad1_31_0;
  584. if (ppdu_info->sw_frame_group_id ==
  585. HAL_MPDU_SW_FRAME_GROUP_CTRL_RTS) {
  586. *(uint32_t *)&ppdu_info->rx_info.mac_addr1[4] =
  587. rx_mpdu_start->rx_mpdu_info_details.mac_addr_ad1_47_32;
  588. }
  589. }
  590. }
  591. #else
  592. static inline void
  593. hal_get_qos_control(void *rx_tlv,
  594. struct hal_rx_ppdu_info *ppdu_info)
  595. {
  596. }
  597. static inline void
  598. hal_get_mac_addr1(hal_rx_mon_mpdu_start_t *rx_mpdu_start,
  599. struct hal_rx_ppdu_info *ppdu_info)
  600. {
  601. }
  602. #endif
  603. #ifdef QCA_SUPPORT_SCAN_SPCL_VAP_STATS
  604. static inline void
  605. hal_update_frame_type_cnt(hal_rx_mon_mpdu_start_t *rx_mpdu_start,
  606. struct hal_rx_ppdu_info *ppdu_info)
  607. {
  608. uint16_t frame_ctrl;
  609. uint8_t fc_type;
  610. if (rx_mpdu_start->rx_mpdu_info_details.mpdu_frame_control_valid) {
  611. frame_ctrl = rx_mpdu_start->rx_mpdu_info_details.mpdu_frame_control_field;
  612. fc_type = HAL_RX_GET_FRAME_CTRL_TYPE(frame_ctrl);
  613. if (fc_type == HAL_RX_FRAME_CTRL_TYPE_MGMT)
  614. ppdu_info->frm_type_info.rx_mgmt_cnt++;
  615. else if (fc_type == HAL_RX_FRAME_CTRL_TYPE_CTRL)
  616. ppdu_info->frm_type_info.rx_ctrl_cnt++;
  617. else if (fc_type == HAL_RX_FRAME_CTRL_TYPE_DATA)
  618. ppdu_info->frm_type_info.rx_data_cnt++;
  619. }
  620. }
  621. #else
  622. static inline void
  623. hal_update_frame_type_cnt(hal_rx_mon_mpdu_start_t *rx_mpdu_start,
  624. struct hal_rx_ppdu_info *ppdu_info)
  625. {
  626. }
  627. #endif
  628. #ifdef QCA_MONITOR_2_0_SUPPORT
  629. /**
  630. * hal_mon_buff_addr_info_set() - set desc address in cookie
  631. * @hal_soc_hdl: HAL Soc handle
  632. * @mon_entry: monitor srng
  633. * @desc: HAL monitor descriptor
  634. *
  635. * Return: none
  636. */
  637. static inline
  638. void hal_mon_buff_addr_info_set(hal_soc_handle_t hal_soc_hdl,
  639. void *mon_entry,
  640. void *mon_desc_addr,
  641. qdf_dma_addr_t phy_addr)
  642. {
  643. uint32_t paddr_lo = ((uintptr_t)phy_addr & 0x00000000ffffffff);
  644. uint32_t paddr_hi = ((uintptr_t)phy_addr & 0xffffffff00000000) >> 32;
  645. uint32_t vaddr_lo = ((uintptr_t)mon_desc_addr & 0x00000000ffffffff);
  646. uint32_t vaddr_hi = ((uintptr_t)mon_desc_addr & 0xffffffff00000000) >> 32;
  647. HAL_MON_PADDR_LO_SET(mon_entry, paddr_lo);
  648. HAL_MON_PADDR_HI_SET(mon_entry, paddr_hi);
  649. HAL_MON_VADDR_LO_SET(mon_entry, vaddr_lo);
  650. HAL_MON_VADDR_HI_SET(mon_entry, vaddr_hi);
  651. }
  652. /* TX monitor */
  653. #define TX_MON_STATUS_BUF_SIZE 2048
  654. #define HAL_INVALID_PPDU_ID 0xFFFFFFFF
  655. enum hal_tx_tlv_status {
  656. HAL_MON_TX_FES_SETUP,
  657. HAL_MON_TX_FES_STATUS_END,
  658. HAL_MON_RX_RESPONSE_REQUIRED_INFO,
  659. HAL_MON_RESPONSE_END_STATUS_INFO,
  660. HAL_MON_TX_PCU_PPDU_SETUP_INIT,
  661. HAL_MON_TX_MPDU_START,
  662. HAL_MON_TX_MSDU_START,
  663. HAL_MON_TX_BUFFER_ADDR,
  664. HAL_MON_TX_DATA,
  665. HAL_MON_TX_FES_STATUS_START,
  666. HAL_MON_TX_FES_STATUS_PROT,
  667. HAL_MON_TX_FES_STATUS_START_PROT,
  668. HAL_MON_TX_FES_STATUS_START_PPDU,
  669. HAL_MON_TX_FES_STATUS_USER_PPDU,
  670. HAL_MON_TX_QUEUE_EXTENSION,
  671. HAL_MON_RX_FRAME_BITMAP_ACK,
  672. HAL_MON_RX_FRAME_BITMAP_BLOCK_ACK_256,
  673. HAL_MON_RX_FRAME_BITMAP_BLOCK_ACK_1K,
  674. HAL_MON_COEX_TX_STATUS,
  675. HAL_MON_MACTX_HE_SIG_A_SU,
  676. HAL_MON_MACTX_HE_SIG_A_MU_DL,
  677. HAL_MON_MACTX_HE_SIG_B1_MU,
  678. HAL_MON_MACTX_HE_SIG_B2_MU,
  679. HAL_MON_MACTX_HE_SIG_B2_OFDMA,
  680. HAL_MON_MACTX_L_SIG_A,
  681. HAL_MON_MACTX_L_SIG_B,
  682. HAL_MON_MACTX_HT_SIG,
  683. HAL_MON_MACTX_VHT_SIG_A,
  684. HAL_MON_MACTX_USER_DESC_PER_USER,
  685. HAL_MON_MACTX_USER_DESC_COMMON,
  686. HAL_MON_MACTX_PHY_DESC,
  687. HAL_MON_TX_STATUS_PPDU_NOT_DONE,
  688. };
  689. enum txmon_coex_tx_status_reason {
  690. COEX_FES_TX_START,
  691. COEX_FES_TX_END,
  692. COEX_FES_END,
  693. COEX_RESPONSE_TX_START,
  694. COEX_RESPONSE_TX_END,
  695. COEX_NO_TX_ONGOING,
  696. };
  697. enum txmon_transmission_type {
  698. TXMON_SU_TRANSMISSION = 0,
  699. TXMON_MU_TRANSMISSION,
  700. TXMON_MU_SU_TRANSMISSION,
  701. TXMON_MU_MIMO_TRANSMISSION = 1,
  702. TXMON_MU_OFDMA_TRANMISSION
  703. };
  704. enum txmon_he_ppdu_subtype {
  705. TXMON_HE_SUBTYPE_SU = 0,
  706. TXMON_HE_SUBTYPE_TRIG,
  707. TXMON_HE_SUBTYPE_MU,
  708. TXMON_HE_SUBTYPE_EXT_SU
  709. };
  710. enum txmon_pkt_type {
  711. TXMON_PKT_TYPE_11A = 0,
  712. TXMON_PKT_TYPE_11B,
  713. TXMON_PKT_TYPE_11N_MM,
  714. TXMON_PKT_TYPE_11AC,
  715. TXMON_PKT_TYPE_11AX,
  716. TXMON_PKT_TYPE_11BA,
  717. TXMON_PKT_TYPE_11BE,
  718. TXMON_PKT_TYPE_11AZ
  719. };
  720. enum txmon_generated_response {
  721. TXMON_GEN_RESP_SELFGEN_ACK = 0,
  722. TXMON_GEN_RESP_SELFGEN_CTS,
  723. TXMON_GEN_RESP_SELFGEN_BA,
  724. TXMON_GEN_RESP_SELFGEN_MBA,
  725. TXMON_GEN_RESP_SELFGEN_CBF,
  726. TXMON_GEN_RESP_SELFGEN_TRIG,
  727. TXMON_GEN_RESP_SELFGEN_NDP_LMR
  728. };
  729. #define TXMON_HAL(hal_tx_ppdu_info, field) \
  730. hal_tx_ppdu_info->field
  731. #define TXMON_HAL_STATUS(hal_tx_ppdu_info, field) \
  732. hal_tx_ppdu_info->rx_status.field
  733. #define TXMON_HAL_USER(hal_tx_ppdu_info, user_id, field) \
  734. hal_tx_ppdu_info->rx_user_status[user_id].field
  735. #define TXMON_STATUS_INFO(hal_tx_status_info, field) \
  736. hal_tx_status_info->field
  737. /**
  738. * struct hal_tx_status_info - status info that wasn't populated in rx_status
  739. * @reception_type: su or uplink mu reception type
  740. * @transmission_type: su or mu transmission type
  741. * @medium_prot_type: medium protection type
  742. * @generated_response: Generated frame in response window
  743. * @no_bitmap_avail: Bitmap available flag
  744. * @explicit_ack: Explicit Acknowledge flag
  745. * @explicit_ack_type: Explicit Acknowledge type
  746. * @r2r_end_status_follow: Response to Response status flag
  747. * @response_type: Response type in response window
  748. * @ndp_frame: NDP frame
  749. * @num_users: number of users
  750. * @sw_frame_group_id: software frame group ID
  751. * @r2r_to_follow: Response to Response follow flag
  752. * @buffer: Packet buffer pointer address
  753. * @offset: Packet buffer offset
  754. * @length: Packet buffer length
  755. * @protection_addr: Protection Address flag
  756. * @addr1: MAC address 1
  757. * @addr2: MAC address 2
  758. * @addr3: MAC address 3
  759. * @addr4: MAC address 4
  760. */
  761. struct hal_tx_status_info {
  762. uint8_t reception_type;
  763. uint8_t transmission_type;
  764. uint8_t medium_prot_type;
  765. uint8_t generated_response;
  766. uint32_t no_bitmap_avail :1,
  767. explicit_ack :1,
  768. explicit_ack_type :4,
  769. r2r_end_status_follow :1,
  770. response_type :5,
  771. ndp_frame :2,
  772. num_users :8,
  773. reserved :10;
  774. uint8_t sw_frame_group_id;
  775. uint32_t r2r_to_follow;
  776. void *buffer;
  777. uint32_t offset;
  778. uint32_t length;
  779. uint8_t protection_addr;
  780. uint8_t addr1[QDF_MAC_ADDR_SIZE];
  781. uint8_t addr2[QDF_MAC_ADDR_SIZE];
  782. uint8_t addr3[QDF_MAC_ADDR_SIZE];
  783. uint8_t addr4[QDF_MAC_ADDR_SIZE];
  784. };
  785. /**
  786. * struct hal_tx_ppdu_info - tx monitor ppdu information
  787. * @ppdu_id: Id of the PLCP protocol data unit
  788. * @num_users: number of users
  789. * @is_used: boolean flag to identify valid ppdu info
  790. * @is_data: boolean flag to identify data frame
  791. * @cur_usr_idx: Current user index of the PPDU
  792. * @reserved: for furture purpose
  793. * @prot_tlv_status: protection tlv status
  794. * @rx_status: monitor mode rx status information
  795. * @rx_user_status: monitor mode rx user status information
  796. */
  797. struct hal_tx_ppdu_info {
  798. uint32_t ppdu_id;
  799. uint32_t num_users :8,
  800. is_used :1,
  801. is_data :1,
  802. cur_usr_idx :8,
  803. reserved :15;
  804. uint32_t prot_tlv_status;
  805. struct mon_rx_status rx_status;
  806. struct mon_rx_user_status rx_user_status[];
  807. };
  808. /**
  809. * hal_tx_status_get_next_tlv() - get next tx status TLV
  810. * @tx_tlv: pointer to TLV header
  811. *
  812. * Return: pointer to next tlv info
  813. */
  814. static inline uint8_t*
  815. hal_tx_status_get_next_tlv(uint8_t *tx_tlv) {
  816. uint32_t tlv_len, tlv_tag;
  817. tlv_len = HAL_RX_GET_USER_TLV32_LEN(tx_tlv);
  818. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(tx_tlv);
  819. return (uint8_t *)(((unsigned long)(tx_tlv + tlv_len +
  820. HAL_RX_TLV32_HDR_SIZE + 7)) & (~7));
  821. }
  822. /**
  823. * hal_txmon_status_parse_tlv() - process transmit info TLV
  824. * @hal_soc: HAL soc handle
  825. * @data_ppdu_info: pointer to hal data ppdu info
  826. * @prot_ppdu_info: pointer to hal prot ppdu info
  827. * @data_status_info: pointer to data status info
  828. * @prot_status_info: pointer to prot status info
  829. * @tx_tlv_hdr: pointer to TLV header
  830. * @status_frag: pointer to status frag
  831. *
  832. * Return: HAL_TLV_STATUS_PPDU_NOT_DONE
  833. */
  834. static inline uint32_t
  835. hal_txmon_status_parse_tlv(hal_soc_handle_t hal_soc_hdl,
  836. void *data_ppdu_info,
  837. void *prot_ppdu_info,
  838. void *data_status_info,
  839. void *prot_status_info,
  840. void *tx_tlv_hdr,
  841. qdf_frag_t status_frag)
  842. {
  843. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  844. return hal_soc->ops->hal_txmon_status_parse_tlv(data_ppdu_info,
  845. prot_ppdu_info,
  846. data_status_info,
  847. prot_status_info,
  848. tx_tlv_hdr,
  849. status_frag);
  850. }
  851. /**
  852. * hal_txmon_status_get_num_users() - api to get num users from start of fes
  853. * window
  854. * @hal_soc: HAL soc handle
  855. * @tx_tlv_hdr: pointer to TLV header
  856. * @num_users: reference to number of user
  857. *
  858. * Return: status
  859. */
  860. static inline uint32_t
  861. hal_txmon_status_get_num_users(hal_soc_handle_t hal_soc_hdl,
  862. void *tx_tlv_hdr, uint8_t *num_users)
  863. {
  864. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  865. return hal_soc->ops->hal_txmon_status_get_num_users(tx_tlv_hdr,
  866. num_users);
  867. }
  868. /**
  869. * hal_txmon_status_free_buffer() - api to free status buffer
  870. * @hal_soc: HAL soc handle
  871. * @status_frag: qdf_frag_t buffer
  872. * @end_offset: end offset within buffer that has valid data
  873. *
  874. * Return status
  875. */
  876. static inline QDF_STATUS
  877. hal_txmon_status_free_buffer(hal_soc_handle_t hal_soc_hdl,
  878. qdf_frag_t status_frag,
  879. uint32_t end_offset)
  880. {
  881. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  882. return hal_soc->ops->hal_txmon_status_free_buffer(status_frag,
  883. end_offset);
  884. }
  885. /**
  886. * hal_tx_status_get_tlv_tag() - api to get tlv tag
  887. * @tx_tlv_hdr: pointer to TLV header
  888. *
  889. * Return tlv_tag
  890. */
  891. static inline uint32_t
  892. hal_tx_status_get_tlv_tag(void *tx_tlv_hdr)
  893. {
  894. uint32_t tlv_tag = 0;
  895. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(tx_tlv_hdr);
  896. return tlv_tag;
  897. }
  898. #endif
  899. static inline uint32_t
  900. hal_rx_parse_u_sig_cmn(struct hal_soc *hal_soc, void *rx_tlv,
  901. struct hal_rx_ppdu_info *ppdu_info)
  902. {
  903. struct hal_mon_usig_hdr *usig = (struct hal_mon_usig_hdr *)rx_tlv;
  904. struct hal_mon_usig_cmn *usig_1 = &usig->usig_1;
  905. uint8_t bad_usig_crc;
  906. bad_usig_crc = HAL_RX_MON_USIG_GET_RX_INTEGRITY_CHECK_PASSED(rx_tlv) ?
  907. 0 : 1;
  908. ppdu_info->rx_status.usig_common |=
  909. QDF_MON_STATUS_USIG_PHY_VERSION_KNOWN |
  910. QDF_MON_STATUS_USIG_BW_KNOWN |
  911. QDF_MON_STATUS_USIG_UL_DL_KNOWN |
  912. QDF_MON_STATUS_USIG_BSS_COLOR_KNOWN |
  913. QDF_MON_STATUS_USIG_TXOP_KNOWN;
  914. ppdu_info->rx_status.usig_common |= (usig_1->phy_version <<
  915. QDF_MON_STATUS_USIG_PHY_VERSION_SHIFT);
  916. ppdu_info->rx_status.usig_common |= (usig_1->bw <<
  917. QDF_MON_STATUS_USIG_BW_SHIFT);
  918. ppdu_info->rx_status.usig_common |= (usig_1->ul_dl <<
  919. QDF_MON_STATUS_USIG_UL_DL_SHIFT);
  920. ppdu_info->rx_status.usig_common |= (usig_1->bss_color <<
  921. QDF_MON_STATUS_USIG_BSS_COLOR_SHIFT);
  922. ppdu_info->rx_status.usig_common |= (usig_1->txop <<
  923. QDF_MON_STATUS_USIG_TXOP_SHIFT);
  924. ppdu_info->rx_status.usig_common |= bad_usig_crc;
  925. ppdu_info->u_sig_info.ul_dl = usig_1->ul_dl;
  926. ppdu_info->u_sig_info.bw = usig_1->bw;
  927. ppdu_info->rx_status.bw = usig_1->bw;
  928. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  929. }
  930. static inline uint32_t
  931. hal_rx_parse_u_sig_tb(struct hal_soc *hal_soc, void *rx_tlv,
  932. struct hal_rx_ppdu_info *ppdu_info)
  933. {
  934. struct hal_mon_usig_hdr *usig = (struct hal_mon_usig_hdr *)rx_tlv;
  935. struct hal_mon_usig_tb *usig_tb = &usig->usig_2.tb;
  936. ppdu_info->rx_status.usig_mask |=
  937. QDF_MON_STATUS_USIG_DISREGARD_KNOWN |
  938. QDF_MON_STATUS_USIG_PPDU_TYPE_N_COMP_MODE_KNOWN |
  939. QDF_MON_STATUS_USIG_VALIDATE_KNOWN |
  940. QDF_MON_STATUS_USIG_TB_SPATIAL_REUSE_1_KNOWN |
  941. QDF_MON_STATUS_USIG_TB_SPATIAL_REUSE_2_KNOWN |
  942. QDF_MON_STATUS_USIG_TB_DISREGARD1_KNOWN |
  943. QDF_MON_STATUS_USIG_CRC_KNOWN |
  944. QDF_MON_STATUS_USIG_TAIL_KNOWN;
  945. ppdu_info->rx_status.usig_value |= (0x3F <<
  946. QDF_MON_STATUS_USIG_DISREGARD_SHIFT);
  947. ppdu_info->rx_status.usig_value |= (usig_tb->ppdu_type_comp_mode <<
  948. QDF_MON_STATUS_USIG_PPDU_TYPE_N_COMP_MODE_SHIFT);
  949. ppdu_info->rx_status.usig_value |= (0x1 <<
  950. QDF_MON_STATUS_USIG_VALIDATE_SHIFT);
  951. ppdu_info->rx_status.usig_value |= (usig_tb->spatial_reuse_1 <<
  952. QDF_MON_STATUS_USIG_TB_SPATIAL_REUSE_1_SHIFT);
  953. ppdu_info->rx_status.usig_value |= (usig_tb->spatial_reuse_2 <<
  954. QDF_MON_STATUS_USIG_TB_SPATIAL_REUSE_2_SHIFT);
  955. ppdu_info->rx_status.usig_value |= (0x1F <<
  956. QDF_MON_STATUS_USIG_TB_DISREGARD1_SHIFT);
  957. ppdu_info->rx_status.usig_value |= (usig_tb->crc <<
  958. QDF_MON_STATUS_USIG_CRC_SHIFT);
  959. ppdu_info->rx_status.usig_value |= (usig_tb->tail <<
  960. QDF_MON_STATUS_USIG_TAIL_SHIFT);
  961. ppdu_info->u_sig_info.ppdu_type_comp_mode =
  962. usig_tb->ppdu_type_comp_mode;
  963. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  964. }
  965. static inline uint32_t
  966. hal_rx_parse_u_sig_mu(struct hal_soc *hal_soc, void *rx_tlv,
  967. struct hal_rx_ppdu_info *ppdu_info)
  968. {
  969. struct hal_mon_usig_hdr *usig = (struct hal_mon_usig_hdr *)rx_tlv;
  970. struct hal_mon_usig_mu *usig_mu = &usig->usig_2.mu;
  971. ppdu_info->rx_status.usig_mask |=
  972. QDF_MON_STATUS_USIG_DISREGARD_KNOWN |
  973. QDF_MON_STATUS_USIG_PPDU_TYPE_N_COMP_MODE_KNOWN |
  974. QDF_MON_STATUS_USIG_VALIDATE_KNOWN |
  975. QDF_MON_STATUS_USIG_MU_VALIDATE1_KNOWN |
  976. QDF_MON_STATUS_USIG_MU_PUNCTURE_CH_INFO_KNOWN |
  977. QDF_MON_STATUS_USIG_MU_VALIDATE2_KNOWN |
  978. QDF_MON_STATUS_USIG_MU_EHT_SIG_MCS_KNOWN |
  979. QDF_MON_STATUS_USIG_MU_NUM_EHT_SIG_SYM_KNOWN |
  980. QDF_MON_STATUS_USIG_CRC_KNOWN |
  981. QDF_MON_STATUS_USIG_TAIL_KNOWN;
  982. ppdu_info->rx_status.usig_value |= (0x1F <<
  983. QDF_MON_STATUS_USIG_DISREGARD_SHIFT);
  984. ppdu_info->rx_status.usig_value |= (0x1 <<
  985. QDF_MON_STATUS_USIG_MU_VALIDATE1_SHIFT);
  986. ppdu_info->rx_status.usig_value |= (usig_mu->ppdu_type_comp_mode <<
  987. QDF_MON_STATUS_USIG_PPDU_TYPE_N_COMP_MODE_SHIFT);
  988. ppdu_info->rx_status.usig_value |= (0x1 <<
  989. QDF_MON_STATUS_USIG_VALIDATE_SHIFT);
  990. ppdu_info->rx_status.usig_value |= (usig_mu->punc_ch_info <<
  991. QDF_MON_STATUS_USIG_MU_PUNCTURE_CH_INFO_SHIFT);
  992. ppdu_info->rx_status.usig_value |= (0x1 <<
  993. QDF_MON_STATUS_USIG_MU_VALIDATE2_SHIFT);
  994. ppdu_info->rx_status.usig_value |= (usig_mu->eht_sig_mcs <<
  995. QDF_MON_STATUS_USIG_MU_EHT_SIG_MCS_SHIFT);
  996. ppdu_info->rx_status.usig_value |= (usig_mu->num_eht_sig_sym <<
  997. QDF_MON_STATUS_USIG_MU_NUM_EHT_SIG_SYM_SHIFT);
  998. ppdu_info->rx_status.usig_value |= (usig_mu->crc <<
  999. QDF_MON_STATUS_USIG_CRC_SHIFT);
  1000. ppdu_info->rx_status.usig_value |= (usig_mu->tail <<
  1001. QDF_MON_STATUS_USIG_TAIL_SHIFT);
  1002. ppdu_info->u_sig_info.ppdu_type_comp_mode =
  1003. usig_mu->ppdu_type_comp_mode;
  1004. ppdu_info->u_sig_info.eht_sig_mcs = usig_mu->eht_sig_mcs;
  1005. ppdu_info->u_sig_info.num_eht_sig_sym = usig_mu->num_eht_sig_sym;
  1006. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1007. }
  1008. static inline uint32_t
  1009. hal_rx_parse_u_sig_hdr(struct hal_soc *hal_soc, void *rx_tlv,
  1010. struct hal_rx_ppdu_info *ppdu_info)
  1011. {
  1012. struct hal_mon_usig_hdr *usig = (struct hal_mon_usig_hdr *)rx_tlv;
  1013. struct hal_mon_usig_cmn *usig_1 = &usig->usig_1;
  1014. ppdu_info->rx_status.usig_flags = 1;
  1015. hal_rx_parse_u_sig_cmn(hal_soc, rx_tlv, ppdu_info);
  1016. if (HAL_RX_MON_USIG_GET_PPDU_TYPE_N_COMP_MODE(rx_tlv) == 0 &&
  1017. usig_1->ul_dl == 1)
  1018. return hal_rx_parse_u_sig_tb(hal_soc, rx_tlv, ppdu_info);
  1019. else
  1020. return hal_rx_parse_u_sig_mu(hal_soc, rx_tlv, ppdu_info);
  1021. }
  1022. static inline uint32_t
  1023. hal_rx_parse_usig_overflow(struct hal_soc *hal_soc, void *tlv,
  1024. struct hal_rx_ppdu_info *ppdu_info)
  1025. {
  1026. struct hal_eht_sig_cc_usig_overflow *usig_ovflow =
  1027. (struct hal_eht_sig_cc_usig_overflow *)tlv;
  1028. ppdu_info->rx_status.eht_known |=
  1029. QDF_MON_STATUS_EHT_SPATIAL_REUSE_KNOWN |
  1030. QDF_MON_STATUS_EHT_EHT_LTF_KNOWN |
  1031. QDF_MON_STATUS_EHT_LDPC_EXTRA_SYMBOL_SEG_KNOWN |
  1032. QDF_MON_STATUS_EHT_PRE_FEC_PADDING_FACTOR_KNOWN |
  1033. QDF_MON_STATUS_EHT_PE_DISAMBIGUITY_KNOWN |
  1034. QDF_MON_STATUS_EHT_DISREARD_KNOWN;
  1035. ppdu_info->rx_status.eht_data[0] |= (usig_ovflow->spatial_reuse <<
  1036. QDF_MON_STATUS_EHT_SPATIAL_REUSE_SHIFT);
  1037. /*
  1038. * GI and LTF size are separately indicated in radiotap header
  1039. * and hence will be parsed from other TLV
  1040. **/
  1041. ppdu_info->rx_status.eht_data[0] |= (usig_ovflow->num_ltf_sym <<
  1042. QDF_MON_STATUS_EHT_EHT_LTF_SHIFT);
  1043. ppdu_info->rx_status.eht_data[0] |= (usig_ovflow->ldpc_extra_sym <<
  1044. QDF_MON_STATUS_EHT_LDPC_EXTRA_SYMBOL_SEG_SHIFT);
  1045. ppdu_info->rx_status.eht_data[0] |= (usig_ovflow->pre_fec_pad_factor <<
  1046. QDF_MON_STATUS_EHT_PRE_FEC_PADDING_FACTOR_SHIFT);
  1047. ppdu_info->rx_status.eht_data[0] |= (usig_ovflow->pe_disambiguity <<
  1048. QDF_MON_STATUS_EHT_PE_DISAMBIGUITY_SHIFT);
  1049. ppdu_info->rx_status.eht_data[0] |= (0xF <<
  1050. QDF_MON_STATUS_EHT_DISREGARD_SHIFT);
  1051. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1052. }
  1053. static inline uint32_t
  1054. hal_rx_parse_non_ofdma_users(struct hal_soc *hal_soc, void *tlv,
  1055. struct hal_rx_ppdu_info *ppdu_info)
  1056. {
  1057. struct hal_eht_sig_non_ofdma_cmn_eb *non_ofdma_cmn_eb =
  1058. (struct hal_eht_sig_non_ofdma_cmn_eb *)tlv;
  1059. ppdu_info->rx_status.eht_known |=
  1060. QDF_MON_STATUS_EHT_NUM_NON_OFDMA_USERS_KNOWN;
  1061. ppdu_info->rx_status.eht_data[4] |= (non_ofdma_cmn_eb->num_users <<
  1062. QDF_MON_STATUS_EHT_NUM_NON_OFDMA_USERS_SHIFT);
  1063. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1064. }
  1065. static inline uint32_t
  1066. hal_rx_parse_ru_allocation(struct hal_soc *hal_soc, void *tlv,
  1067. struct hal_rx_ppdu_info *ppdu_info)
  1068. {
  1069. uint64_t *ehtsig_tlv = (uint64_t *)tlv;
  1070. struct hal_eht_sig_ofdma_cmn_eb1 *ofdma_cmn_eb1;
  1071. struct hal_eht_sig_ofdma_cmn_eb2 *ofdma_cmn_eb2;
  1072. uint8_t num_ru_allocation_known = 0;
  1073. ofdma_cmn_eb1 = (struct hal_eht_sig_ofdma_cmn_eb1 *)ehtsig_tlv;
  1074. ofdma_cmn_eb2 = (struct hal_eht_sig_ofdma_cmn_eb2 *)(ehtsig_tlv + 1);
  1075. switch (ppdu_info->u_sig_info.bw) {
  1076. case HAL_EHT_BW_320_2:
  1077. case HAL_EHT_BW_320_1:
  1078. num_ru_allocation_known += 4;
  1079. ppdu_info->rx_status.eht_data[3] |=
  1080. (ofdma_cmn_eb2->ru_allocation2_6 <<
  1081. QDF_MON_STATUS_EHT_RU_ALLOCATION2_6_SHIFT);
  1082. ppdu_info->rx_status.eht_data[3] |=
  1083. (ofdma_cmn_eb2->ru_allocation2_5 <<
  1084. QDF_MON_STATUS_EHT_RU_ALLOCATION2_5_SHIFT);
  1085. ppdu_info->rx_status.eht_data[3] |=
  1086. (ofdma_cmn_eb2->ru_allocation2_4 <<
  1087. QDF_MON_STATUS_EHT_RU_ALLOCATION2_4_SHIFT);
  1088. ppdu_info->rx_status.eht_data[2] |=
  1089. (ofdma_cmn_eb2->ru_allocation2_3 <<
  1090. QDF_MON_STATUS_EHT_RU_ALLOCATION2_3_SHIFT);
  1091. /* fallthrough */
  1092. case HAL_EHT_BW_160:
  1093. num_ru_allocation_known += 2;
  1094. ppdu_info->rx_status.eht_data[2] |=
  1095. (ofdma_cmn_eb2->ru_allocation2_2 <<
  1096. QDF_MON_STATUS_EHT_RU_ALLOCATION2_2_SHIFT);
  1097. ppdu_info->rx_status.eht_data[2] |=
  1098. (ofdma_cmn_eb2->ru_allocation2_1 <<
  1099. QDF_MON_STATUS_EHT_RU_ALLOCATION2_1_SHIFT);
  1100. /* fallthrough */
  1101. case HAL_EHT_BW_80:
  1102. num_ru_allocation_known += 1;
  1103. ppdu_info->rx_status.eht_data[1] |=
  1104. (ofdma_cmn_eb1->ru_allocation1_2 <<
  1105. QDF_MON_STATUS_EHT_RU_ALLOCATION1_2_SHIFT);
  1106. /* fallthrough */
  1107. case HAL_EHT_BW_40:
  1108. case HAL_EHT_BW_20:
  1109. num_ru_allocation_known += 1;
  1110. ppdu_info->rx_status.eht_data[1] |=
  1111. (ofdma_cmn_eb1->ru_allocation1_1 <<
  1112. QDF_MON_STATUS_EHT_RU_ALLOCATION1_1_SHIFT);
  1113. break;
  1114. default:
  1115. break;
  1116. }
  1117. ppdu_info->rx_status.eht_known |= (num_ru_allocation_known <<
  1118. QDF_MON_STATUS_EHT_NUM_KNOWN_RU_ALLOCATIONS_SHIFT);
  1119. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1120. }
  1121. static inline uint32_t
  1122. hal_rx_parse_eht_sig_mumimo_user_info(struct hal_soc *hal_soc, void *tlv,
  1123. struct hal_rx_ppdu_info *ppdu_info)
  1124. {
  1125. struct hal_eht_sig_mu_mimo_user_info *user_info;
  1126. uint32_t user_idx = ppdu_info->rx_status.num_eht_user_info_valid;
  1127. user_info = (struct hal_eht_sig_mu_mimo_user_info *)tlv;
  1128. ppdu_info->rx_status.eht_user_info[user_idx] |=
  1129. QDF_MON_STATUS_EHT_USER_STA_ID_KNOWN |
  1130. QDF_MON_STATUS_EHT_USER_MCS_KNOWN |
  1131. QDF_MON_STATUS_EHT_USER_CODING_KNOWN |
  1132. QDF_MON_STATUS_EHT_USER_SPATIAL_CONFIG_KNOWN;
  1133. ppdu_info->rx_status.eht_user_info[user_idx] |= (user_info->sta_id <<
  1134. QDF_MON_STATUS_EHT_USER_STA_ID_SHIFT);
  1135. ppdu_info->rx_status.eht_user_info[user_idx] |= (user_info->mcs <<
  1136. QDF_MON_STATUS_EHT_USER_MCS_SHIFT);
  1137. ppdu_info->rx_status.mcs = user_info->mcs;
  1138. ppdu_info->rx_status.eht_user_info[user_idx] |= (user_info->coding <<
  1139. QDF_MON_STATUS_EHT_USER_CODING_SHIFT);
  1140. ppdu_info->rx_status.eht_user_info[user_idx] |=
  1141. (user_info->spatial_coding <<
  1142. QDF_MON_STATUS_EHT_USER_SPATIAL_CONFIG_SHIFT);
  1143. /* CRC for matched user block */
  1144. ppdu_info->rx_status.eht_known |=
  1145. QDF_MON_STATUS_EHT_USER_ENC_BLOCK_CRC_KNOWN |
  1146. QDF_MON_STATUS_EHT_USER_ENC_BLOCK_TAIL_KNOWN;
  1147. ppdu_info->rx_status.eht_data[4] |= (user_info->crc <<
  1148. QDF_MON_STATUS_EHT_USER_ENC_BLOCK_CRC_SHIFT);
  1149. ppdu_info->rx_status.num_eht_user_info_valid++;
  1150. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1151. }
  1152. static inline uint32_t
  1153. hal_rx_parse_eht_sig_non_mumimo_user_info(struct hal_soc *hal_soc, void *tlv,
  1154. struct hal_rx_ppdu_info *ppdu_info)
  1155. {
  1156. struct hal_eht_sig_non_mu_mimo_user_info *user_info;
  1157. uint32_t user_idx = ppdu_info->rx_status.num_eht_user_info_valid;
  1158. user_info = (struct hal_eht_sig_non_mu_mimo_user_info *)tlv;
  1159. ppdu_info->rx_status.eht_user_info[user_idx] |=
  1160. QDF_MON_STATUS_EHT_USER_STA_ID_KNOWN |
  1161. QDF_MON_STATUS_EHT_USER_MCS_KNOWN |
  1162. QDF_MON_STATUS_EHT_USER_CODING_KNOWN |
  1163. QDF_MON_STATUS_EHT_USER_NSS_KNOWN |
  1164. QDF_MON_STATUS_EHT_USER_BEAMFORMING_KNOWN;
  1165. ppdu_info->rx_status.eht_user_info[user_idx] |= (user_info->sta_id <<
  1166. QDF_MON_STATUS_EHT_USER_STA_ID_SHIFT);
  1167. ppdu_info->rx_status.eht_user_info[user_idx] |= (user_info->mcs <<
  1168. QDF_MON_STATUS_EHT_USER_MCS_SHIFT);
  1169. ppdu_info->rx_status.mcs = user_info->mcs;
  1170. ppdu_info->rx_status.eht_user_info[user_idx] |= (user_info->nss <<
  1171. QDF_MON_STATUS_EHT_USER_NSS_SHIFT);
  1172. ppdu_info->rx_status.nss = user_info->nss + 1;
  1173. ppdu_info->rx_status.eht_user_info[user_idx] |=
  1174. (user_info->beamformed <<
  1175. QDF_MON_STATUS_EHT_USER_BEAMFORMING_SHIFT);
  1176. ppdu_info->rx_status.eht_user_info[user_idx] |= (user_info->coding <<
  1177. QDF_MON_STATUS_EHT_USER_CODING_SHIFT);
  1178. /* CRC for matched user block */
  1179. ppdu_info->rx_status.eht_known |=
  1180. QDF_MON_STATUS_EHT_USER_ENC_BLOCK_CRC_KNOWN |
  1181. QDF_MON_STATUS_EHT_USER_ENC_BLOCK_TAIL_KNOWN;
  1182. ppdu_info->rx_status.eht_data[4] |= (user_info->crc <<
  1183. QDF_MON_STATUS_EHT_USER_ENC_BLOCK_CRC_SHIFT);
  1184. ppdu_info->rx_status.num_eht_user_info_valid++;
  1185. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1186. }
  1187. static inline bool hal_rx_is_ofdma(struct hal_soc *hal_soc,
  1188. struct hal_rx_ppdu_info *ppdu_info)
  1189. {
  1190. if (ppdu_info->u_sig_info.ppdu_type_comp_mode == 0 &&
  1191. ppdu_info->u_sig_info.ul_dl == 0)
  1192. return true;
  1193. return false;
  1194. }
  1195. static inline bool hal_rx_is_non_ofdma(struct hal_soc *hal_soc,
  1196. struct hal_rx_ppdu_info *ppdu_info)
  1197. {
  1198. uint32_t ppdu_type_comp_mode =
  1199. ppdu_info->u_sig_info.ppdu_type_comp_mode;
  1200. uint32_t ul_dl = ppdu_info->u_sig_info.ul_dl;
  1201. if ((ppdu_type_comp_mode == 1 && ul_dl == 0) ||
  1202. (ppdu_type_comp_mode == 2 && ul_dl == 0) ||
  1203. (ppdu_type_comp_mode == 1 && ul_dl == 1))
  1204. return true;
  1205. return false;
  1206. }
  1207. static inline bool hal_rx_is_mu_mimo_user(struct hal_soc *hal_soc,
  1208. struct hal_rx_ppdu_info *ppdu_info)
  1209. {
  1210. if (ppdu_info->u_sig_info.ppdu_type_comp_mode == 0 &&
  1211. ppdu_info->u_sig_info.ul_dl == 2)
  1212. return true;
  1213. return false;
  1214. }
  1215. static inline bool
  1216. hal_rx_is_frame_type_ndp(struct hal_soc *hal_soc,
  1217. struct hal_rx_ppdu_info *ppdu_info)
  1218. {
  1219. if (ppdu_info->u_sig_info.ppdu_type_comp_mode == 1 &&
  1220. ppdu_info->u_sig_info.eht_sig_mcs == 0 &&
  1221. ppdu_info->u_sig_info.num_eht_sig_sym == 0)
  1222. return true;
  1223. return false;
  1224. }
  1225. static inline uint32_t
  1226. hal_rx_parse_eht_sig_ndp(struct hal_soc *hal_soc, void *tlv,
  1227. struct hal_rx_ppdu_info *ppdu_info)
  1228. {
  1229. struct hal_eht_sig_ndp_cmn_eb *eht_sig_ndp =
  1230. (struct hal_eht_sig_ndp_cmn_eb *)tlv;
  1231. ppdu_info->rx_status.eht_known |=
  1232. QDF_MON_STATUS_EHT_SPATIAL_REUSE_KNOWN |
  1233. QDF_MON_STATUS_EHT_EHT_LTF_KNOWN |
  1234. QDF_MON_STATUS_EHT_NDP_NSS_KNOWN |
  1235. QDF_MON_STATUS_EHT_NDP_BEAMFORMED_KNOWN |
  1236. QDF_MON_STATUS_EHT_NDP_DISREGARD_KNOWN |
  1237. QDF_MON_STATUS_EHT_CRC1_KNOWN |
  1238. QDF_MON_STATUS_EHT_TAIL1_KNOWN;
  1239. ppdu_info->rx_status.eht_data[0] |= (eht_sig_ndp->spatial_reuse <<
  1240. QDF_MON_STATUS_EHT_SPATIAL_REUSE_SHIFT);
  1241. /*
  1242. * GI and LTF size are separately indicated in radiotap header
  1243. * and hence will be parsed from other TLV
  1244. **/
  1245. ppdu_info->rx_status.eht_data[0] |= (eht_sig_ndp->num_ltf_sym <<
  1246. QDF_MON_STATUS_EHT_EHT_LTF_SHIFT);
  1247. ppdu_info->rx_status.eht_data[0] |= (0xF <<
  1248. QDF_MON_STATUS_EHT_NDP_DISREGARD_SHIFT);
  1249. ppdu_info->rx_status.eht_data[4] |= (eht_sig_ndp->nss <<
  1250. QDF_MON_STATUS_EHT_NDP_NSS_SHIFT);
  1251. ppdu_info->rx_status.eht_data[4] |= (eht_sig_ndp->beamformed <<
  1252. QDF_MON_STATUS_EHT_NDP_BEAMFORMED_SHIFT);
  1253. ppdu_info->rx_status.eht_data[0] |= (eht_sig_ndp->crc <<
  1254. QDF_MON_STATUS_EHT_CRC1_SHIFT);
  1255. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1256. }
  1257. static inline uint32_t
  1258. hal_rx_parse_eht_sig_non_ofdma(struct hal_soc *hal_soc, void *tlv,
  1259. struct hal_rx_ppdu_info *ppdu_info)
  1260. {
  1261. void *user_info = (void *)((uint8_t *)tlv + 4);
  1262. hal_rx_parse_usig_overflow(hal_soc, tlv, ppdu_info);
  1263. hal_rx_parse_non_ofdma_users(hal_soc, tlv, ppdu_info);
  1264. if (hal_rx_is_mu_mimo_user(hal_soc, ppdu_info))
  1265. hal_rx_parse_eht_sig_mumimo_user_info(hal_soc, user_info,
  1266. ppdu_info);
  1267. else
  1268. hal_rx_parse_eht_sig_non_mumimo_user_info(hal_soc, user_info,
  1269. ppdu_info);
  1270. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1271. }
  1272. static inline uint32_t
  1273. hal_rx_parse_eht_sig_ofdma(struct hal_soc *hal_soc, void *tlv,
  1274. struct hal_rx_ppdu_info *ppdu_info)
  1275. {
  1276. uint64_t *eht_sig_tlv = (uint64_t *)tlv;
  1277. void *user_info = (void *)(eht_sig_tlv + 2);
  1278. hal_rx_parse_usig_overflow(hal_soc, tlv, ppdu_info);
  1279. hal_rx_parse_ru_allocation(hal_soc, tlv, ppdu_info);
  1280. hal_rx_parse_eht_sig_non_mumimo_user_info(hal_soc, user_info,
  1281. ppdu_info);
  1282. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1283. }
  1284. static inline uint32_t
  1285. hal_rx_parse_eht_sig_hdr(struct hal_soc *hal_soc, uint8_t *tlv,
  1286. struct hal_rx_ppdu_info *ppdu_info)
  1287. {
  1288. ppdu_info->rx_status.eht_flags = 1;
  1289. if (hal_rx_is_frame_type_ndp(hal_soc, ppdu_info))
  1290. hal_rx_parse_eht_sig_ndp(hal_soc, tlv, ppdu_info);
  1291. else if (hal_rx_is_non_ofdma(hal_soc, ppdu_info))
  1292. hal_rx_parse_eht_sig_non_ofdma(hal_soc, tlv, ppdu_info);
  1293. else if (hal_rx_is_ofdma(hal_soc, ppdu_info))
  1294. hal_rx_parse_eht_sig_ofdma(hal_soc, tlv, ppdu_info);
  1295. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1296. }
  1297. #ifdef WLAN_FEATURE_11BE
  1298. static inline void
  1299. hal_rx_parse_punctured_pattern(struct phyrx_common_user_info *cmn_usr_info,
  1300. struct hal_rx_ppdu_info *ppdu_info)
  1301. {
  1302. ppdu_info->rx_status.punctured_pattern = cmn_usr_info->puncture_bitmap;
  1303. }
  1304. #else
  1305. static inline void
  1306. hal_rx_parse_punctured_pattern(struct phyrx_common_user_info *cmn_usr_info,
  1307. struct hal_rx_ppdu_info *ppdu_info)
  1308. {
  1309. }
  1310. #endif
  1311. static inline uint32_t
  1312. hal_rx_parse_cmn_usr_info(struct hal_soc *hal_soc, uint8_t *tlv,
  1313. struct hal_rx_ppdu_info *ppdu_info)
  1314. {
  1315. struct phyrx_common_user_info *cmn_usr_info =
  1316. (struct phyrx_common_user_info *)tlv;
  1317. ppdu_info->rx_status.eht_known |=
  1318. QDF_MON_STATUS_EHT_GUARD_INTERVAL_KNOWN |
  1319. QDF_MON_STATUS_EHT_LTF_KNOWN;
  1320. ppdu_info->rx_status.eht_data[0] |= (cmn_usr_info->cp_setting <<
  1321. QDF_MON_STATUS_EHT_GI_SHIFT);
  1322. ppdu_info->rx_status.sgi = cmn_usr_info->cp_setting;
  1323. ppdu_info->rx_status.eht_data[0] |= (cmn_usr_info->ltf_size <<
  1324. QDF_MON_STATUS_EHT_LTF_SHIFT);
  1325. ppdu_info->rx_status.ltf_size = cmn_usr_info->ltf_size;
  1326. hal_rx_parse_punctured_pattern(cmn_usr_info, ppdu_info);
  1327. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1328. }
  1329. #ifdef WLAN_FEATURE_11BE
  1330. static inline void
  1331. hal_rx_ul_ofdma_ru_size_to_width(uint32_t ru_size,
  1332. uint32_t *ru_width)
  1333. {
  1334. uint32_t width;
  1335. width = 0;
  1336. switch (ru_size) {
  1337. case IEEE80211_EHT_RU_26:
  1338. width = RU_26;
  1339. break;
  1340. case IEEE80211_EHT_RU_52:
  1341. width = RU_52;
  1342. break;
  1343. case IEEE80211_EHT_RU_52_26:
  1344. width = RU_52_26;
  1345. break;
  1346. case IEEE80211_EHT_RU_106:
  1347. width = RU_106;
  1348. break;
  1349. case IEEE80211_EHT_RU_106_26:
  1350. width = RU_106_26;
  1351. break;
  1352. case IEEE80211_EHT_RU_242:
  1353. width = RU_242;
  1354. break;
  1355. case IEEE80211_EHT_RU_484:
  1356. width = RU_484;
  1357. break;
  1358. case IEEE80211_EHT_RU_484_242:
  1359. width = RU_484_242;
  1360. break;
  1361. case IEEE80211_EHT_RU_996:
  1362. width = RU_996;
  1363. break;
  1364. case IEEE80211_EHT_RU_996_484:
  1365. width = RU_996_484;
  1366. break;
  1367. case IEEE80211_EHT_RU_996_484_242:
  1368. width = RU_996_484_242;
  1369. break;
  1370. case IEEE80211_EHT_RU_996x2:
  1371. width = RU_2X996;
  1372. break;
  1373. case IEEE80211_EHT_RU_996x2_484:
  1374. width = RU_2X996_484;
  1375. break;
  1376. case IEEE80211_EHT_RU_996x3:
  1377. width = RU_3X996;
  1378. break;
  1379. case IEEE80211_EHT_RU_996x3_484:
  1380. width = RU_3X996_484;
  1381. break;
  1382. case IEEE80211_EHT_RU_996x4:
  1383. width = RU_4X996;
  1384. break;
  1385. default:
  1386. hal_err_rl("RU size(%d) to width convert err", ru_size);
  1387. break;
  1388. }
  1389. *ru_width = width;
  1390. }
  1391. #else
  1392. static inline void
  1393. hal_rx_ul_ofdma_ru_size_to_width(uint32_t ru_size,
  1394. uint32_t *ru_width)
  1395. {
  1396. *ru_width = 0;
  1397. }
  1398. #endif
  1399. static inline enum ieee80211_eht_ru_size
  1400. hal_rx_mon_hal_ru_size_to_ieee80211_ru_size(struct hal_soc *hal_soc,
  1401. uint32_t hal_ru_size)
  1402. {
  1403. switch (hal_ru_size) {
  1404. case HAL_EHT_RU_26:
  1405. return IEEE80211_EHT_RU_26;
  1406. case HAL_EHT_RU_52:
  1407. return IEEE80211_EHT_RU_52;
  1408. case HAL_EHT_RU_78:
  1409. return IEEE80211_EHT_RU_52_26;
  1410. case HAL_EHT_RU_106:
  1411. return IEEE80211_EHT_RU_106;
  1412. case HAL_EHT_RU_132:
  1413. return IEEE80211_EHT_RU_106_26;
  1414. case HAL_EHT_RU_242:
  1415. return IEEE80211_EHT_RU_242;
  1416. case HAL_EHT_RU_484:
  1417. return IEEE80211_EHT_RU_484;
  1418. case HAL_EHT_RU_726:
  1419. return IEEE80211_EHT_RU_484_242;
  1420. case HAL_EHT_RU_996:
  1421. return IEEE80211_EHT_RU_996;
  1422. case HAL_EHT_RU_996x2:
  1423. return IEEE80211_EHT_RU_996x2;
  1424. case HAL_EHT_RU_996x3:
  1425. return IEEE80211_EHT_RU_996x3;
  1426. case HAL_EHT_RU_996x4:
  1427. return IEEE80211_EHT_RU_996x4;
  1428. case HAL_EHT_RU_NONE:
  1429. return IEEE80211_EHT_RU_INVALID;
  1430. case HAL_EHT_RU_996_484:
  1431. return IEEE80211_EHT_RU_996_484;
  1432. case HAL_EHT_RU_996x2_484:
  1433. return IEEE80211_EHT_RU_996x2_484;
  1434. case HAL_EHT_RU_996x3_484:
  1435. return IEEE80211_EHT_RU_996x3_484;
  1436. case HAL_EHT_RU_996_484_242:
  1437. return IEEE80211_EHT_RU_996_484_242;
  1438. default:
  1439. return IEEE80211_EHT_RU_INVALID;
  1440. }
  1441. }
  1442. #define HAL_SET_RU_PER80(ru_320mhz, ru_per80, ru_idx_per80mhz, num_80mhz) \
  1443. ((ru_320mhz) |= ((uint64_t)(ru_per80) << \
  1444. (((num_80mhz) * NUM_RU_BITS_PER80) + \
  1445. ((ru_idx_per80mhz) * NUM_RU_BITS_PER20))))
  1446. static inline uint32_t
  1447. hal_rx_parse_receive_user_info(struct hal_soc *hal_soc, uint8_t *tlv,
  1448. struct hal_rx_ppdu_info *ppdu_info,
  1449. uint32_t user_id)
  1450. {
  1451. struct receive_user_info *rx_usr_info = (struct receive_user_info *)tlv;
  1452. struct mon_rx_user_status *mon_rx_user_status = NULL;
  1453. uint64_t ru_index_320mhz = 0;
  1454. uint16_t ru_index_per80mhz;
  1455. uint32_t ru_size = 0, num_80mhz_with_ru = 0;
  1456. uint32_t ru_index = HAL_EHT_RU_INVALID;
  1457. uint32_t rtap_ru_size = IEEE80211_EHT_RU_INVALID;
  1458. uint32_t ru_width;
  1459. ppdu_info->rx_status.eht_known |=
  1460. QDF_MON_STATUS_EHT_CONTENT_CH_INDEX_KNOWN;
  1461. ppdu_info->rx_status.eht_data[0] |=
  1462. (rx_usr_info->dl_ofdma_content_channel <<
  1463. QDF_MON_STATUS_EHT_CONTENT_CH_INDEX_SHIFT);
  1464. switch (rx_usr_info->reception_type) {
  1465. case HAL_RECEPTION_TYPE_SU:
  1466. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  1467. break;
  1468. case HAL_RECEPTION_TYPE_DL_MU_MIMO:
  1469. case HAL_RECEPTION_TYPE_UL_MU_MIMO:
  1470. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_MIMO;
  1471. break;
  1472. case HAL_RECEPTION_TYPE_DL_MU_OFMA:
  1473. case HAL_RECEPTION_TYPE_UL_MU_OFDMA:
  1474. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_OFDMA;
  1475. break;
  1476. case HAL_RECEPTION_TYPE_DL_MU_OFDMA_MIMO:
  1477. case HAL_RECEPTION_TYPE_UL_MU_OFDMA_MIMO:
  1478. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_OFDMA_MIMO;
  1479. }
  1480. ppdu_info->rx_status.is_stbc = rx_usr_info->stbc;
  1481. ppdu_info->rx_status.ldpc = rx_usr_info->ldpc;
  1482. ppdu_info->rx_status.dcm = rx_usr_info->sta_dcm;
  1483. ppdu_info->rx_status.mcs = rx_usr_info->rate_mcs;
  1484. ppdu_info->rx_status.nss = rx_usr_info->nss + 1;
  1485. if (user_id < HAL_MAX_UL_MU_USERS) {
  1486. mon_rx_user_status =
  1487. &ppdu_info->rx_user_status[user_id];
  1488. mon_rx_user_status->mcs = ppdu_info->rx_status.mcs;
  1489. mon_rx_user_status->nss = ppdu_info->rx_status.nss;
  1490. }
  1491. if (!(ppdu_info->rx_status.reception_type == HAL_RX_TYPE_MU_MIMO ||
  1492. ppdu_info->rx_status.reception_type == HAL_RX_TYPE_MU_OFDMA ||
  1493. ppdu_info->rx_status.reception_type == HAL_RX_TYPE_MU_OFDMA_MIMO))
  1494. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1495. /* RU allocation present only for OFDMA reception */
  1496. if (rx_usr_info->ru_type_80_0 != HAL_EHT_RU_NONE) {
  1497. ru_size += rx_usr_info->ru_type_80_0;
  1498. ru_index = ru_index_per80mhz = rx_usr_info->ru_start_index_80_0;
  1499. HAL_SET_RU_PER80(ru_index_320mhz, rx_usr_info->ru_type_80_0,
  1500. ru_index_per80mhz, 0);
  1501. num_80mhz_with_ru++;
  1502. }
  1503. if (rx_usr_info->ru_type_80_1 != HAL_EHT_RU_NONE) {
  1504. ru_size += rx_usr_info->ru_type_80_1;
  1505. ru_index = ru_index_per80mhz = rx_usr_info->ru_start_index_80_1;
  1506. HAL_SET_RU_PER80(ru_index_320mhz, rx_usr_info->ru_type_80_1,
  1507. ru_index_per80mhz, 1);
  1508. num_80mhz_with_ru++;
  1509. }
  1510. if (rx_usr_info->ru_type_80_2 != HAL_EHT_RU_NONE) {
  1511. ru_size += rx_usr_info->ru_type_80_2;
  1512. ru_index = ru_index_per80mhz = rx_usr_info->ru_start_index_80_2;
  1513. HAL_SET_RU_PER80(ru_index_320mhz, rx_usr_info->ru_type_80_2,
  1514. ru_index_per80mhz, 2);
  1515. num_80mhz_with_ru++;
  1516. }
  1517. if (rx_usr_info->ru_type_80_3 != HAL_EHT_RU_NONE) {
  1518. ru_size += rx_usr_info->ru_type_80_3;
  1519. ru_index = ru_index_per80mhz = rx_usr_info->ru_start_index_80_3;
  1520. HAL_SET_RU_PER80(ru_index_320mhz, rx_usr_info->ru_type_80_3,
  1521. ru_index_per80mhz, 3);
  1522. num_80mhz_with_ru++;
  1523. }
  1524. if (num_80mhz_with_ru > 1) {
  1525. /* Calculate the MRU index */
  1526. switch (ru_index_320mhz) {
  1527. case HAL_EHT_RU_996_484_0:
  1528. case HAL_EHT_RU_996x2_484_0:
  1529. case HAL_EHT_RU_996x3_484_0:
  1530. ru_index = 0;
  1531. break;
  1532. case HAL_EHT_RU_996_484_1:
  1533. case HAL_EHT_RU_996x2_484_1:
  1534. case HAL_EHT_RU_996x3_484_1:
  1535. ru_index = 1;
  1536. break;
  1537. case HAL_EHT_RU_996_484_2:
  1538. case HAL_EHT_RU_996x2_484_2:
  1539. case HAL_EHT_RU_996x3_484_2:
  1540. ru_index = 2;
  1541. break;
  1542. case HAL_EHT_RU_996_484_3:
  1543. case HAL_EHT_RU_996x2_484_3:
  1544. case HAL_EHT_RU_996x3_484_3:
  1545. ru_index = 3;
  1546. break;
  1547. case HAL_EHT_RU_996_484_4:
  1548. case HAL_EHT_RU_996x2_484_4:
  1549. case HAL_EHT_RU_996x3_484_4:
  1550. ru_index = 4;
  1551. break;
  1552. case HAL_EHT_RU_996_484_5:
  1553. case HAL_EHT_RU_996x2_484_5:
  1554. case HAL_EHT_RU_996x3_484_5:
  1555. ru_index = 5;
  1556. break;
  1557. case HAL_EHT_RU_996_484_6:
  1558. case HAL_EHT_RU_996x2_484_6:
  1559. case HAL_EHT_RU_996x3_484_6:
  1560. ru_index = 6;
  1561. break;
  1562. case HAL_EHT_RU_996_484_7:
  1563. case HAL_EHT_RU_996x2_484_7:
  1564. case HAL_EHT_RU_996x3_484_7:
  1565. ru_index = 7;
  1566. break;
  1567. case HAL_EHT_RU_996x2_484_8:
  1568. ru_index = 8;
  1569. break;
  1570. case HAL_EHT_RU_996x2_484_9:
  1571. ru_index = 9;
  1572. break;
  1573. case HAL_EHT_RU_996x2_484_10:
  1574. ru_index = 10;
  1575. break;
  1576. case HAL_EHT_RU_996x2_484_11:
  1577. ru_index = 11;
  1578. break;
  1579. default:
  1580. ru_index = HAL_EHT_RU_INVALID;
  1581. dp_debug("Invalid RU index");
  1582. qdf_assert(0);
  1583. break;
  1584. }
  1585. ru_size += 4;
  1586. }
  1587. rtap_ru_size = hal_rx_mon_hal_ru_size_to_ieee80211_ru_size(hal_soc,
  1588. ru_size);
  1589. if (rtap_ru_size != IEEE80211_EHT_RU_INVALID) {
  1590. ppdu_info->rx_status.eht_known |=
  1591. QDF_MON_STATUS_EHT_RU_MRU_SIZE_KNOWN;
  1592. ppdu_info->rx_status.eht_data[1] |= (rtap_ru_size <<
  1593. QDF_MON_STATUS_EHT_RU_MRU_SIZE_SHIFT);
  1594. }
  1595. if (ru_index != HAL_EHT_RU_INVALID) {
  1596. ppdu_info->rx_status.eht_known |=
  1597. QDF_MON_STATUS_EHT_RU_MRU_INDEX_KNOWN;
  1598. ppdu_info->rx_status.eht_data[1] |= (ru_index <<
  1599. QDF_MON_STATUS_EHT_RU_MRU_INDEX_SHIFT);
  1600. }
  1601. if (mon_rx_user_status && ru_index != HAL_EHT_RU_INVALID &&
  1602. rtap_ru_size != IEEE80211_EHT_RU_INVALID) {
  1603. mon_rx_user_status->ofdma_ru_start_index = ru_index;
  1604. mon_rx_user_status->ofdma_ru_size = rtap_ru_size;
  1605. hal_rx_ul_ofdma_ru_size_to_width(rtap_ru_size, &ru_width);
  1606. mon_rx_user_status->ofdma_ru_width = ru_width;
  1607. mon_rx_user_status->mu_ul_info_valid = 1;
  1608. }
  1609. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1610. }
  1611. #ifdef QCA_MONITOR_2_0_SUPPORT
  1612. static inline void
  1613. hal_rx_status_get_mpdu_retry_cnt(struct hal_rx_ppdu_info *ppdu_info,
  1614. void *rx_tlv)
  1615. {
  1616. ppdu_info->rx_status.mpdu_retry_cnt =
  1617. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1618. RETRIED_MPDU_COUNT);
  1619. }
  1620. static inline void
  1621. hal_rx_status_get_mon_buf_addr(uint8_t *rx_tlv,
  1622. struct hal_rx_ppdu_info *ppdu_info)
  1623. {
  1624. struct mon_buffer_addr *addr = (struct mon_buffer_addr *)rx_tlv;
  1625. ppdu_info->packet_info.sw_cookie = (((uint64_t)addr->buffer_virt_addr_63_32 << 32) |
  1626. (addr->buffer_virt_addr_31_0));
  1627. /* HW DMA length is '-1' of actual DMA length*/
  1628. ppdu_info->packet_info.dma_length = addr->dma_length + 1;
  1629. ppdu_info->packet_info.msdu_continuation = addr->msdu_continuation;
  1630. ppdu_info->packet_info.truncated = addr->truncated;
  1631. }
  1632. #else
  1633. static inline void
  1634. hal_rx_status_get_mpdu_retry_cnt(struct hal_rx_ppdu_info *ppdu_info,
  1635. void *rx_tlv)
  1636. {
  1637. ppdu_info->rx_status.mpdu_retry_cnt = 0;
  1638. }
  1639. static inline void
  1640. hal_rx_status_get_mon_buf_addr(uint8_t *rx_tlv,
  1641. struct hal_rx_ppdu_info *ppdu_info)
  1642. {
  1643. }
  1644. #endif
  1645. /**
  1646. * hal_rx_status_get_tlv_info() - process receive info TLV
  1647. * @rx_tlv_hdr: pointer to TLV header
  1648. * @ppdu_info: pointer to ppdu_info
  1649. *
  1650. * Return: HAL_TLV_STATUS_PPDU_NOT_DONE or HAL_TLV_STATUS_PPDU_DONE from tlv
  1651. */
  1652. static inline uint32_t
  1653. hal_rx_status_get_tlv_info_generic_be(void *rx_tlv_hdr, void *ppduinfo,
  1654. hal_soc_handle_t hal_soc_hdl,
  1655. qdf_nbuf_t nbuf)
  1656. {
  1657. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  1658. uint32_t tlv_tag, user_id, tlv_len, value;
  1659. uint8_t group_id = 0;
  1660. uint8_t he_dcm = 0;
  1661. uint8_t he_stbc = 0;
  1662. uint16_t he_gi = 0;
  1663. uint16_t he_ltf = 0;
  1664. void *rx_tlv;
  1665. struct mon_rx_user_status *mon_rx_user_status;
  1666. struct hal_rx_ppdu_info *ppdu_info =
  1667. (struct hal_rx_ppdu_info *)ppduinfo;
  1668. tlv_tag = HAL_RX_GET_USER_TLV64_TYPE(rx_tlv_hdr);
  1669. user_id = HAL_RX_GET_USER_TLV64_USERID(rx_tlv_hdr);
  1670. tlv_len = HAL_RX_GET_USER_TLV64_LEN(rx_tlv_hdr);
  1671. rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV64_HDR_SIZE;
  1672. qdf_trace_hex_dump(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1673. rx_tlv, tlv_len);
  1674. ppdu_info->user_id = user_id;
  1675. switch (tlv_tag) {
  1676. case WIFIRX_PPDU_START_E:
  1677. {
  1678. if (qdf_unlikely(ppdu_info->com_info.last_ppdu_id ==
  1679. HAL_RX_GET_64(rx_tlv, RX_PPDU_START, PHY_PPDU_ID)))
  1680. hal_err("Matching ppdu_id(%u) detected",
  1681. ppdu_info->com_info.last_ppdu_id);
  1682. /* Reset ppdu_info before processing the ppdu */
  1683. qdf_mem_zero(ppdu_info,
  1684. sizeof(struct hal_rx_ppdu_info));
  1685. ppdu_info->com_info.last_ppdu_id =
  1686. ppdu_info->com_info.ppdu_id =
  1687. HAL_RX_GET_64(rx_tlv, RX_PPDU_START,
  1688. PHY_PPDU_ID);
  1689. /* channel number is set in PHY meta data */
  1690. ppdu_info->rx_status.chan_num =
  1691. (HAL_RX_GET_64(rx_tlv, RX_PPDU_START,
  1692. SW_PHY_META_DATA) & 0x0000FFFF);
  1693. ppdu_info->rx_status.chan_freq =
  1694. (HAL_RX_GET_64(rx_tlv, RX_PPDU_START,
  1695. SW_PHY_META_DATA) & 0xFFFF0000) >> 16;
  1696. if (ppdu_info->rx_status.chan_num &&
  1697. ppdu_info->rx_status.chan_freq) {
  1698. ppdu_info->rx_status.chan_freq =
  1699. hal_rx_radiotap_num_to_freq(
  1700. ppdu_info->rx_status.chan_num,
  1701. ppdu_info->rx_status.chan_freq);
  1702. }
  1703. ppdu_info->com_info.ppdu_timestamp =
  1704. HAL_RX_GET_64(rx_tlv, RX_PPDU_START,
  1705. PPDU_START_TIMESTAMP_31_0);
  1706. ppdu_info->rx_status.ppdu_timestamp =
  1707. ppdu_info->com_info.ppdu_timestamp;
  1708. ppdu_info->rx_state = HAL_RX_MON_PPDU_START;
  1709. break;
  1710. }
  1711. case WIFIRX_PPDU_START_USER_INFO_E:
  1712. hal_rx_parse_receive_user_info(hal, rx_tlv, ppdu_info, user_id);
  1713. break;
  1714. case WIFIRX_PPDU_END_E:
  1715. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1716. "[%s][%d] ppdu_end_e len=%d",
  1717. __func__, __LINE__, tlv_len);
  1718. /* This is followed by sub-TLVs of PPDU_END */
  1719. ppdu_info->rx_state = HAL_RX_MON_PPDU_END;
  1720. break;
  1721. case WIFIPHYRX_LOCATION_E:
  1722. hal_rx_get_rtt_info(hal_soc_hdl, rx_tlv, ppdu_info);
  1723. break;
  1724. case WIFIRXPCU_PPDU_END_INFO_E:
  1725. ppdu_info->rx_status.rx_antenna =
  1726. HAL_RX_GET_64(rx_tlv, RXPCU_PPDU_END_INFO, RX_ANTENNA);
  1727. ppdu_info->rx_status.tsft =
  1728. HAL_RX_GET_64(rx_tlv, RXPCU_PPDU_END_INFO,
  1729. WB_TIMESTAMP_UPPER_32);
  1730. ppdu_info->rx_status.tsft = (ppdu_info->rx_status.tsft << 32) |
  1731. HAL_RX_GET_64(rx_tlv, RXPCU_PPDU_END_INFO,
  1732. WB_TIMESTAMP_LOWER_32);
  1733. ppdu_info->rx_status.duration =
  1734. HAL_RX_GET_64(rx_tlv, UNIFIED_RXPCU_PPDU_END_INFO_8,
  1735. RX_PPDU_DURATION);
  1736. hal_rx_get_bb_info(hal_soc_hdl, rx_tlv, ppdu_info);
  1737. break;
  1738. /*
  1739. * WIFIRX_PPDU_END_USER_STATS_E comes for each user received.
  1740. * for MU, based on num users we see this tlv that many times.
  1741. */
  1742. case WIFIRX_PPDU_END_USER_STATS_E:
  1743. {
  1744. unsigned long tid = 0;
  1745. uint16_t seq = 0;
  1746. ppdu_info->rx_status.ast_index =
  1747. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1748. AST_INDEX);
  1749. tid = HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1750. RECEIVED_QOS_DATA_TID_BITMAP);
  1751. ppdu_info->rx_status.tid = qdf_find_first_bit(&tid,
  1752. sizeof(tid) * 8);
  1753. if (ppdu_info->rx_status.tid == (sizeof(tid) * 8))
  1754. ppdu_info->rx_status.tid = HAL_TID_INVALID;
  1755. ppdu_info->rx_status.tcp_msdu_count =
  1756. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1757. TCP_MSDU_COUNT) +
  1758. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1759. TCP_ACK_MSDU_COUNT);
  1760. ppdu_info->rx_status.udp_msdu_count =
  1761. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1762. UDP_MSDU_COUNT);
  1763. ppdu_info->rx_status.other_msdu_count =
  1764. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1765. OTHER_MSDU_COUNT);
  1766. hal_rx_status_get_mpdu_retry_cnt(ppdu_info, rx_tlv);
  1767. if (ppdu_info->sw_frame_group_id
  1768. != HAL_MPDU_SW_FRAME_GROUP_NULL_DATA) {
  1769. ppdu_info->rx_status.frame_control_info_valid =
  1770. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1771. FRAME_CONTROL_INFO_VALID);
  1772. if (ppdu_info->rx_status.frame_control_info_valid)
  1773. ppdu_info->rx_status.frame_control =
  1774. HAL_RX_GET_64(rx_tlv,
  1775. RX_PPDU_END_USER_STATS,
  1776. FRAME_CONTROL_FIELD);
  1777. hal_get_qos_control(rx_tlv, ppdu_info);
  1778. }
  1779. ppdu_info->rx_status.data_sequence_control_info_valid =
  1780. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1781. DATA_SEQUENCE_CONTROL_INFO_VALID);
  1782. seq = HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1783. FIRST_DATA_SEQ_CTRL);
  1784. if (ppdu_info->rx_status.data_sequence_control_info_valid)
  1785. ppdu_info->rx_status.first_data_seq_ctrl = seq;
  1786. ppdu_info->rx_status.preamble_type =
  1787. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1788. HT_CONTROL_FIELD_PKT_TYPE);
  1789. switch (ppdu_info->rx_status.preamble_type) {
  1790. case HAL_RX_PKT_TYPE_11N:
  1791. ppdu_info->rx_status.ht_flags = 1;
  1792. ppdu_info->rx_status.rtap_flags |= HT_SGI_PRESENT;
  1793. break;
  1794. case HAL_RX_PKT_TYPE_11AC:
  1795. ppdu_info->rx_status.vht_flags = 1;
  1796. break;
  1797. case HAL_RX_PKT_TYPE_11AX:
  1798. ppdu_info->rx_status.he_flags = 1;
  1799. break;
  1800. default:
  1801. break;
  1802. }
  1803. ppdu_info->com_info.mpdu_cnt_fcs_ok =
  1804. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1805. MPDU_CNT_FCS_OK);
  1806. ppdu_info->com_info.mpdu_cnt_fcs_err =
  1807. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1808. MPDU_CNT_FCS_ERR);
  1809. if ((ppdu_info->com_info.mpdu_cnt_fcs_ok |
  1810. ppdu_info->com_info.mpdu_cnt_fcs_err) > 1)
  1811. ppdu_info->rx_status.rs_flags |= IEEE80211_AMPDU_FLAG;
  1812. else
  1813. ppdu_info->rx_status.rs_flags &=
  1814. (~IEEE80211_AMPDU_FLAG);
  1815. ppdu_info->com_info.mpdu_fcs_ok_bitmap[0] =
  1816. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1817. FCS_OK_BITMAP_31_0);
  1818. ppdu_info->com_info.mpdu_fcs_ok_bitmap[1] =
  1819. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1820. FCS_OK_BITMAP_63_32);
  1821. if (user_id < HAL_MAX_UL_MU_USERS) {
  1822. mon_rx_user_status =
  1823. &ppdu_info->rx_user_status[user_id];
  1824. hal_rx_handle_mu_ul_info(rx_tlv, mon_rx_user_status);
  1825. ppdu_info->com_info.num_users++;
  1826. hal_rx_populate_mu_user_info(rx_tlv, ppdu_info,
  1827. user_id,
  1828. mon_rx_user_status);
  1829. }
  1830. break;
  1831. }
  1832. case WIFIRX_PPDU_END_USER_STATS_EXT_E:
  1833. ppdu_info->com_info.mpdu_fcs_ok_bitmap[2] =
  1834. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS_EXT,
  1835. FCS_OK_BITMAP_95_64);
  1836. ppdu_info->com_info.mpdu_fcs_ok_bitmap[3] =
  1837. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS_EXT,
  1838. FCS_OK_BITMAP_127_96);
  1839. ppdu_info->com_info.mpdu_fcs_ok_bitmap[4] =
  1840. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS_EXT,
  1841. FCS_OK_BITMAP_159_128);
  1842. ppdu_info->com_info.mpdu_fcs_ok_bitmap[5] =
  1843. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS_EXT,
  1844. FCS_OK_BITMAP_191_160);
  1845. ppdu_info->com_info.mpdu_fcs_ok_bitmap[6] =
  1846. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS_EXT,
  1847. FCS_OK_BITMAP_223_192);
  1848. ppdu_info->com_info.mpdu_fcs_ok_bitmap[7] =
  1849. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS_EXT,
  1850. FCS_OK_BITMAP_255_224);
  1851. break;
  1852. case WIFIRX_PPDU_END_STATUS_DONE_E:
  1853. return HAL_TLV_STATUS_PPDU_DONE;
  1854. case WIFIPHYRX_PKT_END_E:
  1855. break;
  1856. case WIFIDUMMY_E:
  1857. return HAL_TLV_STATUS_BUF_DONE;
  1858. case WIFIPHYRX_HT_SIG_E:
  1859. {
  1860. uint8_t *ht_sig_info = (uint8_t *)rx_tlv +
  1861. HAL_RX_OFFSET(UNIFIED_PHYRX_HT_SIG_0,
  1862. HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS);
  1863. value = HAL_RX_GET(ht_sig_info, HT_SIG_INFO, FEC_CODING);
  1864. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  1865. 1 : 0;
  1866. ppdu_info->rx_status.mcs = HAL_RX_GET(ht_sig_info,
  1867. HT_SIG_INFO, MCS);
  1868. ppdu_info->rx_status.ht_mcs = ppdu_info->rx_status.mcs;
  1869. ppdu_info->rx_status.bw = HAL_RX_GET(ht_sig_info,
  1870. HT_SIG_INFO, CBW);
  1871. ppdu_info->rx_status.sgi = HAL_RX_GET(ht_sig_info,
  1872. HT_SIG_INFO, SHORT_GI);
  1873. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  1874. ppdu_info->rx_status.nss = ((ppdu_info->rx_status.mcs) >>
  1875. HT_SIG_SU_NSS_SHIFT) + 1;
  1876. ppdu_info->rx_status.mcs &= ((1 << HT_SIG_SU_NSS_SHIFT) - 1);
  1877. break;
  1878. }
  1879. case WIFIPHYRX_L_SIG_B_E:
  1880. {
  1881. uint8_t *l_sig_b_info = (uint8_t *)rx_tlv +
  1882. HAL_RX_OFFSET(UNIFIED_PHYRX_L_SIG_B_0,
  1883. L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS);
  1884. value = HAL_RX_GET(l_sig_b_info, L_SIG_B_INFO, RATE);
  1885. ppdu_info->rx_status.l_sig_b_info = *((uint32_t *)l_sig_b_info);
  1886. switch (value) {
  1887. case 1:
  1888. ppdu_info->rx_status.rate = HAL_11B_RATE_3MCS;
  1889. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS3;
  1890. break;
  1891. case 2:
  1892. ppdu_info->rx_status.rate = HAL_11B_RATE_2MCS;
  1893. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS2;
  1894. break;
  1895. case 3:
  1896. ppdu_info->rx_status.rate = HAL_11B_RATE_1MCS;
  1897. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS1;
  1898. break;
  1899. case 4:
  1900. ppdu_info->rx_status.rate = HAL_11B_RATE_0MCS;
  1901. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS0;
  1902. break;
  1903. case 5:
  1904. ppdu_info->rx_status.rate = HAL_11B_RATE_6MCS;
  1905. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS6;
  1906. break;
  1907. case 6:
  1908. ppdu_info->rx_status.rate = HAL_11B_RATE_5MCS;
  1909. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS5;
  1910. break;
  1911. case 7:
  1912. ppdu_info->rx_status.rate = HAL_11B_RATE_4MCS;
  1913. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS4;
  1914. break;
  1915. default:
  1916. break;
  1917. }
  1918. ppdu_info->rx_status.cck_flag = 1;
  1919. break;
  1920. }
  1921. case WIFIPHYRX_L_SIG_A_E:
  1922. {
  1923. uint8_t *l_sig_a_info = (uint8_t *)rx_tlv +
  1924. HAL_RX_OFFSET(UNIFIED_PHYRX_L_SIG_A_0,
  1925. L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS);
  1926. value = HAL_RX_GET(l_sig_a_info, L_SIG_A_INFO, RATE);
  1927. ppdu_info->rx_status.l_sig_a_info = *((uint32_t *)l_sig_a_info);
  1928. switch (value) {
  1929. case 8:
  1930. ppdu_info->rx_status.rate = HAL_11A_RATE_0MCS;
  1931. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS0;
  1932. break;
  1933. case 9:
  1934. ppdu_info->rx_status.rate = HAL_11A_RATE_1MCS;
  1935. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS1;
  1936. break;
  1937. case 10:
  1938. ppdu_info->rx_status.rate = HAL_11A_RATE_2MCS;
  1939. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS2;
  1940. break;
  1941. case 11:
  1942. ppdu_info->rx_status.rate = HAL_11A_RATE_3MCS;
  1943. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS3;
  1944. break;
  1945. case 12:
  1946. ppdu_info->rx_status.rate = HAL_11A_RATE_4MCS;
  1947. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS4;
  1948. break;
  1949. case 13:
  1950. ppdu_info->rx_status.rate = HAL_11A_RATE_5MCS;
  1951. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS5;
  1952. break;
  1953. case 14:
  1954. ppdu_info->rx_status.rate = HAL_11A_RATE_6MCS;
  1955. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS6;
  1956. break;
  1957. case 15:
  1958. ppdu_info->rx_status.rate = HAL_11A_RATE_7MCS;
  1959. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS7;
  1960. break;
  1961. default:
  1962. break;
  1963. }
  1964. ppdu_info->rx_status.ofdm_flag = 1;
  1965. break;
  1966. }
  1967. case WIFIPHYRX_VHT_SIG_A_E:
  1968. {
  1969. uint8_t *vht_sig_a_info = (uint8_t *)rx_tlv +
  1970. HAL_RX_OFFSET(UNIFIED_PHYRX_VHT_SIG_A_0,
  1971. VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS);
  1972. value = HAL_RX_GET(vht_sig_a_info, VHT_SIG_A_INFO,
  1973. SU_MU_CODING);
  1974. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  1975. 1 : 0;
  1976. group_id = HAL_RX_GET(vht_sig_a_info, VHT_SIG_A_INFO, GROUP_ID);
  1977. ppdu_info->rx_status.vht_flag_values5 = group_id;
  1978. ppdu_info->rx_status.mcs = HAL_RX_GET(vht_sig_a_info,
  1979. VHT_SIG_A_INFO, MCS);
  1980. ppdu_info->rx_status.sgi = HAL_RX_GET(vht_sig_a_info,
  1981. VHT_SIG_A_INFO,
  1982. GI_SETTING);
  1983. switch (hal->target_type) {
  1984. case TARGET_TYPE_QCA8074:
  1985. case TARGET_TYPE_QCA8074V2:
  1986. case TARGET_TYPE_QCA6018:
  1987. case TARGET_TYPE_QCA5018:
  1988. case TARGET_TYPE_QCN9000:
  1989. case TARGET_TYPE_QCN6122:
  1990. #ifdef QCA_WIFI_QCA6390
  1991. case TARGET_TYPE_QCA6390:
  1992. #endif
  1993. ppdu_info->rx_status.is_stbc =
  1994. HAL_RX_GET(vht_sig_a_info,
  1995. VHT_SIG_A_INFO, STBC);
  1996. value = HAL_RX_GET(vht_sig_a_info,
  1997. VHT_SIG_A_INFO, N_STS);
  1998. value = value & VHT_SIG_SU_NSS_MASK;
  1999. if (ppdu_info->rx_status.is_stbc && (value > 0))
  2000. value = ((value + 1) >> 1) - 1;
  2001. ppdu_info->rx_status.nss =
  2002. ((value & VHT_SIG_SU_NSS_MASK) + 1);
  2003. break;
  2004. case TARGET_TYPE_QCA6290:
  2005. #if !defined(QCA_WIFI_QCA6290_11AX)
  2006. ppdu_info->rx_status.is_stbc =
  2007. HAL_RX_GET(vht_sig_a_info,
  2008. VHT_SIG_A_INFO, STBC);
  2009. value = HAL_RX_GET(vht_sig_a_info,
  2010. VHT_SIG_A_INFO, N_STS);
  2011. value = value & VHT_SIG_SU_NSS_MASK;
  2012. if (ppdu_info->rx_status.is_stbc && (value > 0))
  2013. value = ((value + 1) >> 1) - 1;
  2014. ppdu_info->rx_status.nss =
  2015. ((value & VHT_SIG_SU_NSS_MASK) + 1);
  2016. #else
  2017. ppdu_info->rx_status.nss = 0;
  2018. #endif
  2019. break;
  2020. case TARGET_TYPE_QCA6490:
  2021. case TARGET_TYPE_QCA6750:
  2022. case TARGET_TYPE_KIWI:
  2023. case TARGET_TYPE_MANGO:
  2024. ppdu_info->rx_status.nss = 0;
  2025. break;
  2026. default:
  2027. break;
  2028. }
  2029. ppdu_info->rx_status.vht_flag_values3[0] =
  2030. (((ppdu_info->rx_status.mcs) << 4)
  2031. | ppdu_info->rx_status.nss);
  2032. ppdu_info->rx_status.bw = HAL_RX_GET(vht_sig_a_info,
  2033. VHT_SIG_A_INFO, BANDWIDTH);
  2034. ppdu_info->rx_status.vht_flag_values2 =
  2035. ppdu_info->rx_status.bw;
  2036. ppdu_info->rx_status.vht_flag_values4 =
  2037. HAL_RX_GET(vht_sig_a_info,
  2038. VHT_SIG_A_INFO, SU_MU_CODING);
  2039. ppdu_info->rx_status.beamformed = HAL_RX_GET(vht_sig_a_info,
  2040. VHT_SIG_A_INFO,
  2041. BEAMFORMED);
  2042. if (group_id == 0 || group_id == 63)
  2043. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  2044. else
  2045. ppdu_info->rx_status.reception_type =
  2046. HAL_RX_TYPE_MU_MIMO;
  2047. break;
  2048. }
  2049. case WIFIPHYRX_HE_SIG_A_SU_E:
  2050. {
  2051. uint8_t *he_sig_a_su_info = (uint8_t *)rx_tlv +
  2052. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_A_SU_0,
  2053. HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS);
  2054. ppdu_info->rx_status.he_flags = 1;
  2055. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO,
  2056. FORMAT_INDICATION);
  2057. if (value == 0) {
  2058. ppdu_info->rx_status.he_data1 =
  2059. QDF_MON_STATUS_HE_TRIG_FORMAT_TYPE;
  2060. } else {
  2061. ppdu_info->rx_status.he_data1 =
  2062. QDF_MON_STATUS_HE_SU_FORMAT_TYPE;
  2063. }
  2064. /* data1 */
  2065. ppdu_info->rx_status.he_data1 |=
  2066. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  2067. QDF_MON_STATUS_HE_BEAM_CHANGE_KNOWN |
  2068. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  2069. QDF_MON_STATUS_HE_MCS_KNOWN |
  2070. QDF_MON_STATUS_HE_DCM_KNOWN |
  2071. QDF_MON_STATUS_HE_CODING_KNOWN |
  2072. QDF_MON_STATUS_HE_LDPC_EXTRA_SYMBOL_KNOWN |
  2073. QDF_MON_STATUS_HE_STBC_KNOWN |
  2074. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN |
  2075. QDF_MON_STATUS_HE_DOPPLER_KNOWN;
  2076. /* data2 */
  2077. ppdu_info->rx_status.he_data2 =
  2078. QDF_MON_STATUS_HE_GI_KNOWN;
  2079. ppdu_info->rx_status.he_data2 |=
  2080. QDF_MON_STATUS_TXBF_KNOWN |
  2081. QDF_MON_STATUS_PE_DISAMBIGUITY_KNOWN |
  2082. QDF_MON_STATUS_TXOP_KNOWN |
  2083. QDF_MON_STATUS_LTF_SYMBOLS_KNOWN |
  2084. QDF_MON_STATUS_PRE_FEC_PADDING_KNOWN |
  2085. QDF_MON_STATUS_MIDABLE_PERIODICITY_KNOWN;
  2086. /* data3 */
  2087. value = HAL_RX_GET(he_sig_a_su_info,
  2088. HE_SIG_A_SU_INFO, BSS_COLOR_ID);
  2089. ppdu_info->rx_status.he_data3 = value;
  2090. value = HAL_RX_GET(he_sig_a_su_info,
  2091. HE_SIG_A_SU_INFO, BEAM_CHANGE);
  2092. value = value << QDF_MON_STATUS_BEAM_CHANGE_SHIFT;
  2093. ppdu_info->rx_status.he_data3 |= value;
  2094. value = HAL_RX_GET(he_sig_a_su_info,
  2095. HE_SIG_A_SU_INFO, DL_UL_FLAG);
  2096. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  2097. ppdu_info->rx_status.he_data3 |= value;
  2098. value = HAL_RX_GET(he_sig_a_su_info,
  2099. HE_SIG_A_SU_INFO, TRANSMIT_MCS);
  2100. ppdu_info->rx_status.mcs = value;
  2101. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  2102. ppdu_info->rx_status.he_data3 |= value;
  2103. value = HAL_RX_GET(he_sig_a_su_info,
  2104. HE_SIG_A_SU_INFO, DCM);
  2105. he_dcm = value;
  2106. value = value << QDF_MON_STATUS_DCM_SHIFT;
  2107. ppdu_info->rx_status.he_data3 |= value;
  2108. value = HAL_RX_GET(he_sig_a_su_info,
  2109. HE_SIG_A_SU_INFO, CODING);
  2110. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  2111. 1 : 0;
  2112. value = value << QDF_MON_STATUS_CODING_SHIFT;
  2113. ppdu_info->rx_status.he_data3 |= value;
  2114. value = HAL_RX_GET(he_sig_a_su_info,
  2115. HE_SIG_A_SU_INFO,
  2116. LDPC_EXTRA_SYMBOL);
  2117. value = value << QDF_MON_STATUS_LDPC_EXTRA_SYMBOL_SHIFT;
  2118. ppdu_info->rx_status.he_data3 |= value;
  2119. value = HAL_RX_GET(he_sig_a_su_info,
  2120. HE_SIG_A_SU_INFO, STBC);
  2121. he_stbc = value;
  2122. value = value << QDF_MON_STATUS_STBC_SHIFT;
  2123. ppdu_info->rx_status.he_data3 |= value;
  2124. /* data4 */
  2125. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO,
  2126. SPATIAL_REUSE);
  2127. ppdu_info->rx_status.he_data4 = value;
  2128. /* data5 */
  2129. value = HAL_RX_GET(he_sig_a_su_info,
  2130. HE_SIG_A_SU_INFO, TRANSMIT_BW);
  2131. ppdu_info->rx_status.he_data5 = value;
  2132. ppdu_info->rx_status.bw = value;
  2133. value = HAL_RX_GET(he_sig_a_su_info,
  2134. HE_SIG_A_SU_INFO, CP_LTF_SIZE);
  2135. switch (value) {
  2136. case 0:
  2137. he_gi = HE_GI_0_8;
  2138. he_ltf = HE_LTF_1_X;
  2139. break;
  2140. case 1:
  2141. he_gi = HE_GI_0_8;
  2142. he_ltf = HE_LTF_2_X;
  2143. break;
  2144. case 2:
  2145. he_gi = HE_GI_1_6;
  2146. he_ltf = HE_LTF_2_X;
  2147. break;
  2148. case 3:
  2149. if (he_dcm && he_stbc) {
  2150. he_gi = HE_GI_0_8;
  2151. he_ltf = HE_LTF_4_X;
  2152. } else {
  2153. he_gi = HE_GI_3_2;
  2154. he_ltf = HE_LTF_4_X;
  2155. }
  2156. break;
  2157. }
  2158. ppdu_info->rx_status.sgi = he_gi;
  2159. ppdu_info->rx_status.ltf_size = he_ltf;
  2160. hal_get_radiotap_he_gi_ltf(&he_gi, &he_ltf);
  2161. value = he_gi << QDF_MON_STATUS_GI_SHIFT;
  2162. ppdu_info->rx_status.he_data5 |= value;
  2163. value = he_ltf << QDF_MON_STATUS_HE_LTF_SIZE_SHIFT;
  2164. ppdu_info->rx_status.he_data5 |= value;
  2165. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO, NSTS);
  2166. value = (value << QDF_MON_STATUS_HE_LTF_SYM_SHIFT);
  2167. ppdu_info->rx_status.he_data5 |= value;
  2168. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO,
  2169. PACKET_EXTENSION_A_FACTOR);
  2170. value = value << QDF_MON_STATUS_PRE_FEC_PAD_SHIFT;
  2171. ppdu_info->rx_status.he_data5 |= value;
  2172. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO, TXBF);
  2173. value = value << QDF_MON_STATUS_TXBF_SHIFT;
  2174. ppdu_info->rx_status.he_data5 |= value;
  2175. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO,
  2176. PACKET_EXTENSION_PE_DISAMBIGUITY);
  2177. value = value << QDF_MON_STATUS_PE_DISAMBIGUITY_SHIFT;
  2178. ppdu_info->rx_status.he_data5 |= value;
  2179. /* data6 */
  2180. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO, NSTS);
  2181. value++;
  2182. ppdu_info->rx_status.nss = value;
  2183. ppdu_info->rx_status.he_data6 = value;
  2184. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO,
  2185. DOPPLER_INDICATION);
  2186. value = value << QDF_MON_STATUS_DOPPLER_SHIFT;
  2187. ppdu_info->rx_status.he_data6 |= value;
  2188. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO,
  2189. TXOP_DURATION);
  2190. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  2191. ppdu_info->rx_status.he_data6 |= value;
  2192. ppdu_info->rx_status.beamformed = HAL_RX_GET(he_sig_a_su_info,
  2193. HE_SIG_A_SU_INFO,
  2194. TXBF);
  2195. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  2196. break;
  2197. }
  2198. case WIFIPHYRX_HE_SIG_A_MU_DL_E:
  2199. {
  2200. uint8_t *he_sig_a_mu_dl_info = (uint8_t *)rx_tlv +
  2201. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_A_MU_DL_0,
  2202. HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS);
  2203. ppdu_info->rx_status.he_mu_flags = 1;
  2204. /* HE Flags */
  2205. /*data1*/
  2206. ppdu_info->rx_status.he_data1 =
  2207. QDF_MON_STATUS_HE_MU_FORMAT_TYPE;
  2208. ppdu_info->rx_status.he_data1 |=
  2209. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  2210. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  2211. QDF_MON_STATUS_HE_LDPC_EXTRA_SYMBOL_KNOWN |
  2212. QDF_MON_STATUS_HE_STBC_KNOWN |
  2213. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN |
  2214. QDF_MON_STATUS_HE_DOPPLER_KNOWN;
  2215. /* data2 */
  2216. ppdu_info->rx_status.he_data2 =
  2217. QDF_MON_STATUS_HE_GI_KNOWN;
  2218. ppdu_info->rx_status.he_data2 |=
  2219. QDF_MON_STATUS_LTF_SYMBOLS_KNOWN |
  2220. QDF_MON_STATUS_PRE_FEC_PADDING_KNOWN |
  2221. QDF_MON_STATUS_PE_DISAMBIGUITY_KNOWN |
  2222. QDF_MON_STATUS_TXOP_KNOWN |
  2223. QDF_MON_STATUS_MIDABLE_PERIODICITY_KNOWN;
  2224. /*data3*/
  2225. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2226. HE_SIG_A_MU_DL_INFO, BSS_COLOR_ID);
  2227. ppdu_info->rx_status.he_data3 = value;
  2228. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2229. HE_SIG_A_MU_DL_INFO, DL_UL_FLAG);
  2230. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  2231. ppdu_info->rx_status.he_data3 |= value;
  2232. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2233. HE_SIG_A_MU_DL_INFO,
  2234. LDPC_EXTRA_SYMBOL);
  2235. value = value << QDF_MON_STATUS_LDPC_EXTRA_SYMBOL_SHIFT;
  2236. ppdu_info->rx_status.he_data3 |= value;
  2237. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2238. HE_SIG_A_MU_DL_INFO, STBC);
  2239. he_stbc = value;
  2240. value = value << QDF_MON_STATUS_STBC_SHIFT;
  2241. ppdu_info->rx_status.he_data3 |= value;
  2242. /*data4*/
  2243. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO,
  2244. SPATIAL_REUSE);
  2245. ppdu_info->rx_status.he_data4 = value;
  2246. /*data5*/
  2247. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2248. HE_SIG_A_MU_DL_INFO, TRANSMIT_BW);
  2249. ppdu_info->rx_status.he_data5 = value;
  2250. ppdu_info->rx_status.bw = value;
  2251. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2252. HE_SIG_A_MU_DL_INFO, CP_LTF_SIZE);
  2253. switch (value) {
  2254. case 0:
  2255. he_gi = HE_GI_0_8;
  2256. he_ltf = HE_LTF_4_X;
  2257. break;
  2258. case 1:
  2259. he_gi = HE_GI_0_8;
  2260. he_ltf = HE_LTF_2_X;
  2261. break;
  2262. case 2:
  2263. he_gi = HE_GI_1_6;
  2264. he_ltf = HE_LTF_2_X;
  2265. break;
  2266. case 3:
  2267. he_gi = HE_GI_3_2;
  2268. he_ltf = HE_LTF_4_X;
  2269. break;
  2270. }
  2271. ppdu_info->rx_status.sgi = he_gi;
  2272. ppdu_info->rx_status.ltf_size = he_ltf;
  2273. hal_get_radiotap_he_gi_ltf(&he_gi, &he_ltf);
  2274. value = he_gi << QDF_MON_STATUS_GI_SHIFT;
  2275. ppdu_info->rx_status.he_data5 |= value;
  2276. value = he_ltf << QDF_MON_STATUS_HE_LTF_SIZE_SHIFT;
  2277. ppdu_info->rx_status.he_data5 |= value;
  2278. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2279. HE_SIG_A_MU_DL_INFO, NUM_LTF_SYMBOLS);
  2280. value = (value << QDF_MON_STATUS_HE_LTF_SYM_SHIFT);
  2281. ppdu_info->rx_status.he_data5 |= value;
  2282. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO,
  2283. PACKET_EXTENSION_A_FACTOR);
  2284. value = value << QDF_MON_STATUS_PRE_FEC_PAD_SHIFT;
  2285. ppdu_info->rx_status.he_data5 |= value;
  2286. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO,
  2287. PACKET_EXTENSION_PE_DISAMBIGUITY);
  2288. value = value << QDF_MON_STATUS_PE_DISAMBIGUITY_SHIFT;
  2289. ppdu_info->rx_status.he_data5 |= value;
  2290. /*data6*/
  2291. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO,
  2292. DOPPLER_INDICATION);
  2293. value = value << QDF_MON_STATUS_DOPPLER_SHIFT;
  2294. ppdu_info->rx_status.he_data6 |= value;
  2295. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO,
  2296. TXOP_DURATION);
  2297. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  2298. ppdu_info->rx_status.he_data6 |= value;
  2299. /* HE-MU Flags */
  2300. /* HE-MU-flags1 */
  2301. ppdu_info->rx_status.he_flags1 =
  2302. QDF_MON_STATUS_SIG_B_MCS_KNOWN |
  2303. QDF_MON_STATUS_SIG_B_DCM_KNOWN |
  2304. QDF_MON_STATUS_SIG_B_COMPRESSION_FLAG_1_KNOWN |
  2305. QDF_MON_STATUS_SIG_B_SYM_NUM_KNOWN |
  2306. QDF_MON_STATUS_RU_0_KNOWN;
  2307. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2308. HE_SIG_A_MU_DL_INFO, MCS_OF_SIG_B);
  2309. ppdu_info->rx_status.he_flags1 |= value;
  2310. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2311. HE_SIG_A_MU_DL_INFO, DCM_OF_SIG_B);
  2312. value = value << QDF_MON_STATUS_DCM_FLAG_1_SHIFT;
  2313. ppdu_info->rx_status.he_flags1 |= value;
  2314. /* HE-MU-flags2 */
  2315. ppdu_info->rx_status.he_flags2 =
  2316. QDF_MON_STATUS_BW_KNOWN;
  2317. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2318. HE_SIG_A_MU_DL_INFO, TRANSMIT_BW);
  2319. ppdu_info->rx_status.he_flags2 |= value;
  2320. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2321. HE_SIG_A_MU_DL_INFO, COMP_MODE_SIG_B);
  2322. value = value << QDF_MON_STATUS_SIG_B_COMPRESSION_FLAG_2_SHIFT;
  2323. ppdu_info->rx_status.he_flags2 |= value;
  2324. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2325. HE_SIG_A_MU_DL_INFO, NUM_SIG_B_SYMBOLS);
  2326. value = value - 1;
  2327. value = value << QDF_MON_STATUS_NUM_SIG_B_SYMBOLS_SHIFT;
  2328. ppdu_info->rx_status.he_flags2 |= value;
  2329. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_MIMO;
  2330. break;
  2331. }
  2332. case WIFIPHYRX_HE_SIG_B1_MU_E:
  2333. {
  2334. uint8_t *he_sig_b1_mu_info = (uint8_t *)rx_tlv +
  2335. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B1_MU_0,
  2336. HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS);
  2337. ppdu_info->rx_status.he_sig_b_common_known |=
  2338. QDF_MON_STATUS_HE_SIG_B_COMMON_KNOWN_RU0;
  2339. /* TODO: Check on the availability of other fields in
  2340. * sig_b_common
  2341. */
  2342. value = HAL_RX_GET(he_sig_b1_mu_info,
  2343. HE_SIG_B1_MU_INFO, RU_ALLOCATION);
  2344. ppdu_info->rx_status.he_RU[0] = value;
  2345. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_MIMO;
  2346. break;
  2347. }
  2348. case WIFIPHYRX_HE_SIG_B2_MU_E:
  2349. {
  2350. uint8_t *he_sig_b2_mu_info = (uint8_t *)rx_tlv +
  2351. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B2_MU_0,
  2352. HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS);
  2353. /*
  2354. * Not all "HE" fields can be updated from
  2355. * WIFIPHYRX_HE_SIG_A_MU_DL_E TLV. Use WIFIPHYRX_HE_SIG_B2_MU_E
  2356. * to populate rest of the "HE" fields for MU scenarios.
  2357. */
  2358. /* HE-data1 */
  2359. ppdu_info->rx_status.he_data1 |=
  2360. QDF_MON_STATUS_HE_MCS_KNOWN |
  2361. QDF_MON_STATUS_HE_CODING_KNOWN;
  2362. /* HE-data2 */
  2363. /* HE-data3 */
  2364. value = HAL_RX_GET(he_sig_b2_mu_info,
  2365. HE_SIG_B2_MU_INFO, STA_MCS);
  2366. ppdu_info->rx_status.mcs = value;
  2367. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  2368. ppdu_info->rx_status.he_data3 |= value;
  2369. value = HAL_RX_GET(he_sig_b2_mu_info,
  2370. HE_SIG_B2_MU_INFO, STA_CODING);
  2371. value = value << QDF_MON_STATUS_CODING_SHIFT;
  2372. ppdu_info->rx_status.he_data3 |= value;
  2373. /* HE-data4 */
  2374. value = HAL_RX_GET(he_sig_b2_mu_info,
  2375. HE_SIG_B2_MU_INFO, STA_ID);
  2376. value = value << QDF_MON_STATUS_STA_ID_SHIFT;
  2377. ppdu_info->rx_status.he_data4 |= value;
  2378. /* HE-data5 */
  2379. /* HE-data6 */
  2380. value = HAL_RX_GET(he_sig_b2_mu_info,
  2381. HE_SIG_B2_MU_INFO, NSTS);
  2382. /* value n indicates n+1 spatial streams */
  2383. value++;
  2384. ppdu_info->rx_status.nss = value;
  2385. ppdu_info->rx_status.he_data6 |= value;
  2386. break;
  2387. }
  2388. case WIFIPHYRX_HE_SIG_B2_OFDMA_E:
  2389. {
  2390. uint8_t *he_sig_b2_ofdma_info =
  2391. (uint8_t *)rx_tlv +
  2392. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0,
  2393. HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS);
  2394. /*
  2395. * Not all "HE" fields can be updated from
  2396. * WIFIPHYRX_HE_SIG_A_MU_DL_E TLV. Use WIFIPHYRX_HE_SIG_B2_MU_E
  2397. * to populate rest of "HE" fields for MU OFDMA scenarios.
  2398. */
  2399. /* HE-data1 */
  2400. ppdu_info->rx_status.he_data1 |=
  2401. QDF_MON_STATUS_HE_MCS_KNOWN |
  2402. QDF_MON_STATUS_HE_DCM_KNOWN |
  2403. QDF_MON_STATUS_HE_CODING_KNOWN;
  2404. /* HE-data2 */
  2405. ppdu_info->rx_status.he_data2 |=
  2406. QDF_MON_STATUS_TXBF_KNOWN;
  2407. /* HE-data3 */
  2408. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  2409. HE_SIG_B2_OFDMA_INFO, STA_MCS);
  2410. ppdu_info->rx_status.mcs = value;
  2411. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  2412. ppdu_info->rx_status.he_data3 |= value;
  2413. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  2414. HE_SIG_B2_OFDMA_INFO, STA_DCM);
  2415. he_dcm = value;
  2416. value = value << QDF_MON_STATUS_DCM_SHIFT;
  2417. ppdu_info->rx_status.he_data3 |= value;
  2418. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  2419. HE_SIG_B2_OFDMA_INFO, STA_CODING);
  2420. value = value << QDF_MON_STATUS_CODING_SHIFT;
  2421. ppdu_info->rx_status.he_data3 |= value;
  2422. /* HE-data4 */
  2423. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  2424. HE_SIG_B2_OFDMA_INFO, STA_ID);
  2425. value = value << QDF_MON_STATUS_STA_ID_SHIFT;
  2426. ppdu_info->rx_status.he_data4 |= value;
  2427. /* HE-data5 */
  2428. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  2429. HE_SIG_B2_OFDMA_INFO, TXBF);
  2430. value = value << QDF_MON_STATUS_TXBF_SHIFT;
  2431. ppdu_info->rx_status.he_data5 |= value;
  2432. /* HE-data6 */
  2433. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  2434. HE_SIG_B2_OFDMA_INFO, NSTS);
  2435. /* value n indicates n+1 spatial streams */
  2436. value++;
  2437. ppdu_info->rx_status.nss = value;
  2438. ppdu_info->rx_status.he_data6 |= value;
  2439. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_OFDMA;
  2440. break;
  2441. }
  2442. case WIFIPHYRX_RSSI_LEGACY_E:
  2443. {
  2444. uint8_t reception_type;
  2445. int8_t rssi_value;
  2446. uint8_t *rssi_info_tlv = (uint8_t *)rx_tlv +
  2447. HAL_RX_OFFSET(UNIFIED_PHYRX_RSSI_LEGACY_19,
  2448. RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS);
  2449. ppdu_info->rx_status.rssi_comb =
  2450. HAL_RX_GET_64(rx_tlv,
  2451. PHYRX_RSSI_LEGACY, RSSI_COMB);
  2452. ppdu_info->rx_status.bw = hal->ops->hal_rx_get_tlv(rx_tlv);
  2453. ppdu_info->rx_status.he_re = 0;
  2454. reception_type = HAL_RX_GET_64(rx_tlv,
  2455. PHYRX_RSSI_LEGACY,
  2456. RECEPTION_TYPE);
  2457. switch (reception_type) {
  2458. case QDF_RECEPTION_TYPE_ULOFMDA:
  2459. ppdu_info->rx_status.ulofdma_flag = 1;
  2460. ppdu_info->rx_status.he_data1 =
  2461. QDF_MON_STATUS_HE_TRIG_FORMAT_TYPE;
  2462. break;
  2463. case QDF_RECEPTION_TYPE_ULMIMO:
  2464. ppdu_info->rx_status.he_data1 =
  2465. QDF_MON_STATUS_HE_MU_FORMAT_TYPE;
  2466. break;
  2467. default:
  2468. break;
  2469. }
  2470. hal_rx_update_rssi_chain(ppdu_info, rssi_info_tlv);
  2471. rssi_value = HAL_RX_GET_64(rssi_info_tlv,
  2472. RECEIVE_RSSI_INFO,
  2473. RSSI_PRI20_CHAIN0);
  2474. ppdu_info->rx_status.rssi[0] = rssi_value;
  2475. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2476. "RSSI_PRI20_CHAIN0: %d\n", rssi_value);
  2477. rssi_value = HAL_RX_GET_64(rssi_info_tlv,
  2478. RECEIVE_RSSI_INFO,
  2479. RSSI_PRI20_CHAIN1);
  2480. ppdu_info->rx_status.rssi[1] = rssi_value;
  2481. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2482. "RSSI_PRI20_CHAIN1: %d\n", rssi_value);
  2483. rssi_value = HAL_RX_GET_64(rssi_info_tlv,
  2484. RECEIVE_RSSI_INFO,
  2485. RSSI_PRI20_CHAIN2);
  2486. ppdu_info->rx_status.rssi[2] = rssi_value;
  2487. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2488. "RSSI_PRI20_CHAIN2: %d\n", rssi_value);
  2489. rssi_value = HAL_RX_GET_64(rssi_info_tlv,
  2490. RECEIVE_RSSI_INFO,
  2491. RSSI_PRI20_CHAIN3);
  2492. ppdu_info->rx_status.rssi[3] = rssi_value;
  2493. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2494. "RSSI_PRI20_CHAIN3: %d\n", rssi_value);
  2495. #ifdef DP_BE_NOTYET_WAR
  2496. // TODO - this is not preset for kiwi
  2497. rssi_value = HAL_RX_GET_64(rssi_info_tlv,
  2498. RECEIVE_RSSI_INFO,
  2499. RSSI_PRI20_CHAIN4);
  2500. ppdu_info->rx_status.rssi[4] = rssi_value;
  2501. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2502. "RSSI_PRI20_CHAIN4: %d\n", rssi_value);
  2503. rssi_value = HAL_RX_GET_64(rssi_info_tlv,
  2504. RECEIVE_RSSI_INFO,
  2505. RSSI_PRI20_CHAIN5);
  2506. ppdu_info->rx_status.rssi[5] = rssi_value;
  2507. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2508. "RSSI_PRI20_CHAIN5: %d\n", rssi_value);
  2509. rssi_value = HAL_RX_GET_64(rssi_info_tlv,
  2510. RECEIVE_RSSI_INFO,
  2511. RSSI_PRI20_CHAIN6);
  2512. ppdu_info->rx_status.rssi[6] = rssi_value;
  2513. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2514. "RSSI_PRI20_CHAIN6: %d\n", rssi_value);
  2515. rssi_value = HAL_RX_GET_64(rssi_info_tlv,
  2516. RECEIVE_RSSI_INFO,
  2517. RSSI_PRI20_CHAIN7);
  2518. ppdu_info->rx_status.rssi[7] = rssi_value;
  2519. #endif
  2520. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2521. "RSSI_PRI20_CHAIN7: %d\n", rssi_value);
  2522. break;
  2523. }
  2524. case WIFIPHYRX_OTHER_RECEIVE_INFO_E:
  2525. hal_rx_proc_phyrx_other_receive_info_tlv(hal, rx_tlv_hdr,
  2526. ppdu_info);
  2527. break;
  2528. case WIFIPHYRX_GENERIC_U_SIG_E:
  2529. hal_rx_parse_u_sig_hdr(hal, rx_tlv, ppdu_info);
  2530. break;
  2531. case WIFIPHYRX_COMMON_USER_INFO_E:
  2532. hal_rx_parse_cmn_usr_info(hal, rx_tlv, ppdu_info);
  2533. break;
  2534. case WIFIRX_HEADER_E:
  2535. {
  2536. struct hal_rx_ppdu_common_info *com_info = &ppdu_info->com_info;
  2537. if (ppdu_info->fcs_ok_cnt >=
  2538. HAL_RX_MAX_MPDU_H_PER_STATUS_BUFFER) {
  2539. hal_err("Number of MPDUs(%d) per status buff exceeded",
  2540. ppdu_info->fcs_ok_cnt);
  2541. break;
  2542. }
  2543. /* Update first_msdu_payload for every mpdu and increment
  2544. * com_info->mpdu_cnt for every WIFIRX_HEADER_E TLV
  2545. */
  2546. ppdu_info->ppdu_msdu_info[ppdu_info->fcs_ok_cnt].first_msdu_payload =
  2547. rx_tlv;
  2548. ppdu_info->ppdu_msdu_info[ppdu_info->fcs_ok_cnt].payload_len = tlv_len;
  2549. ppdu_info->msdu_info.first_msdu_payload = rx_tlv;
  2550. ppdu_info->msdu_info.payload_len = tlv_len;
  2551. ppdu_info->user_id = user_id;
  2552. ppdu_info->hdr_len = tlv_len;
  2553. ppdu_info->data = rx_tlv;
  2554. ppdu_info->data += 4;
  2555. /* for every RX_HEADER TLV increment mpdu_cnt */
  2556. com_info->mpdu_cnt++;
  2557. return HAL_TLV_STATUS_HEADER;
  2558. }
  2559. case WIFIRX_MPDU_START_E:
  2560. {
  2561. hal_rx_mon_mpdu_start_t *rx_mpdu_start = rx_tlv;
  2562. uint32_t ppdu_id = rx_mpdu_start->rx_mpdu_info_details.phy_ppdu_id;
  2563. uint8_t filter_category = 0;
  2564. ppdu_info->nac_info.fc_valid =
  2565. rx_mpdu_start->rx_mpdu_info_details.mpdu_frame_control_valid;
  2566. ppdu_info->nac_info.to_ds_flag =
  2567. rx_mpdu_start->rx_mpdu_info_details.to_ds;
  2568. ppdu_info->nac_info.frame_control =
  2569. rx_mpdu_start->rx_mpdu_info_details.mpdu_frame_control_field;
  2570. ppdu_info->sw_frame_group_id =
  2571. rx_mpdu_start->rx_mpdu_info_details.sw_frame_group_id;
  2572. ppdu_info->rx_user_status[user_id].sw_peer_id =
  2573. rx_mpdu_start->rx_mpdu_info_details.sw_peer_id;
  2574. if (ppdu_info->sw_frame_group_id ==
  2575. HAL_MPDU_SW_FRAME_GROUP_NULL_DATA) {
  2576. ppdu_info->rx_status.frame_control_info_valid =
  2577. ppdu_info->nac_info.fc_valid;
  2578. ppdu_info->rx_status.frame_control =
  2579. ppdu_info->nac_info.frame_control;
  2580. }
  2581. hal_get_mac_addr1(rx_mpdu_start,
  2582. ppdu_info);
  2583. ppdu_info->nac_info.mac_addr2_valid =
  2584. rx_mpdu_start->rx_mpdu_info_details.mac_addr_ad2_valid;
  2585. *(uint16_t *)&ppdu_info->nac_info.mac_addr2[0] =
  2586. rx_mpdu_start->rx_mpdu_info_details.mac_addr_ad2_15_0;
  2587. *(uint32_t *)&ppdu_info->nac_info.mac_addr2[2] =
  2588. rx_mpdu_start->rx_mpdu_info_details.mac_addr_ad2_47_16;
  2589. if (ppdu_info->rx_status.prev_ppdu_id != ppdu_id) {
  2590. ppdu_info->rx_status.prev_ppdu_id = ppdu_id;
  2591. ppdu_info->rx_status.ppdu_len =
  2592. rx_mpdu_start->rx_mpdu_info_details.mpdu_length;
  2593. } else {
  2594. ppdu_info->rx_status.ppdu_len +=
  2595. rx_mpdu_start->rx_mpdu_info_details.mpdu_length;
  2596. }
  2597. filter_category =
  2598. rx_mpdu_start->rx_mpdu_info_details.rxpcu_mpdu_filter_in_category;
  2599. if (filter_category == 0)
  2600. ppdu_info->rx_status.rxpcu_filter_pass = 1;
  2601. else if (filter_category == 1)
  2602. ppdu_info->rx_status.monitor_direct_used = 1;
  2603. ppdu_info->rx_user_status[user_id].filter_category = filter_category;
  2604. ppdu_info->nac_info.mcast_bcast =
  2605. rx_mpdu_start->rx_mpdu_info_details.mcast_bcast;
  2606. ppdu_info->mpdu_info[user_id].decap_type =
  2607. rx_mpdu_start->rx_mpdu_info_details.decap_type;
  2608. return HAL_TLV_STATUS_MPDU_START;
  2609. }
  2610. case WIFIRX_MPDU_END_E:
  2611. ppdu_info->user_id = user_id;
  2612. ppdu_info->fcs_err =
  2613. HAL_RX_GET_64(rx_tlv, RX_MPDU_END,
  2614. FCS_ERR);
  2615. return HAL_TLV_STATUS_MPDU_END;
  2616. case WIFIRX_MSDU_END_E: {
  2617. hal_rx_mon_msdu_end_t *rx_msdu_end = rx_tlv;
  2618. if (user_id < HAL_MAX_UL_MU_USERS) {
  2619. ppdu_info->rx_msdu_info[user_id].cce_metadata =
  2620. rx_msdu_end->cce_metadata;
  2621. ppdu_info->rx_msdu_info[user_id].fse_metadata =
  2622. rx_msdu_end->fse_metadata;
  2623. ppdu_info->rx_msdu_info[user_id].is_flow_idx_timeout =
  2624. rx_msdu_end->flow_idx_timeout;
  2625. ppdu_info->rx_msdu_info[user_id].is_flow_idx_invalid =
  2626. rx_msdu_end->flow_idx_invalid;
  2627. ppdu_info->rx_msdu_info[user_id].flow_idx =
  2628. rx_msdu_end->flow_idx;
  2629. ppdu_info->msdu[user_id].first_msdu =
  2630. rx_msdu_end->first_msdu;
  2631. ppdu_info->msdu[user_id].last_msdu =
  2632. rx_msdu_end->last_msdu;
  2633. ppdu_info->msdu[user_id].msdu_len =
  2634. rx_msdu_end->msdu_length;
  2635. ppdu_info->msdu[user_id].user_rssi =
  2636. rx_msdu_end->user_rssi;
  2637. ppdu_info->msdu[user_id].reception_type =
  2638. rx_msdu_end->reception_type;
  2639. }
  2640. return HAL_TLV_STATUS_MSDU_END;
  2641. }
  2642. case WIFIMON_BUFFER_ADDR_E:
  2643. hal_rx_status_get_mon_buf_addr(rx_tlv, ppdu_info);
  2644. return HAL_TLV_STATUS_MON_BUF_ADDR;
  2645. case 0:
  2646. return HAL_TLV_STATUS_PPDU_DONE;
  2647. case WIFIRX_STATUS_BUFFER_DONE_E:
  2648. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  2649. default:
  2650. hal_debug("unhandled tlv tag %d", tlv_tag);
  2651. }
  2652. qdf_trace_hex_dump(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2653. rx_tlv, tlv_len);
  2654. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  2655. }
  2656. static uint32_t
  2657. hal_rx_status_process_aggr_tlv(struct hal_soc *hal_soc,
  2658. struct hal_rx_ppdu_info *ppdu_info)
  2659. {
  2660. uint32_t aggr_tlv_tag = ppdu_info->tlv_aggr.tlv_tag;
  2661. switch (aggr_tlv_tag) {
  2662. case WIFIPHYRX_GENERIC_EHT_SIG_E:
  2663. hal_rx_parse_eht_sig_hdr(hal_soc, ppdu_info->tlv_aggr.buf,
  2664. ppdu_info);
  2665. break;
  2666. default:
  2667. /* Aggregated TLV cannot be handled */
  2668. qdf_assert(0);
  2669. break;
  2670. }
  2671. ppdu_info->tlv_aggr.in_progress = 0;
  2672. ppdu_info->tlv_aggr.cur_len = 0;
  2673. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  2674. }
  2675. static inline bool
  2676. hal_rx_status_tlv_should_aggregate(struct hal_soc *hal_soc, uint32_t tlv_tag)
  2677. {
  2678. switch (tlv_tag) {
  2679. case WIFIPHYRX_GENERIC_EHT_SIG_E:
  2680. return true;
  2681. }
  2682. return false;
  2683. }
  2684. static inline uint32_t
  2685. hal_rx_status_aggr_tlv(struct hal_soc *hal_soc, void *rx_tlv_hdr,
  2686. struct hal_rx_ppdu_info *ppdu_info,
  2687. qdf_nbuf_t nbuf)
  2688. {
  2689. uint32_t tlv_tag, user_id, tlv_len;
  2690. void *rx_tlv;
  2691. tlv_tag = HAL_RX_GET_USER_TLV64_TYPE(rx_tlv_hdr);
  2692. user_id = HAL_RX_GET_USER_TLV64_USERID(rx_tlv_hdr);
  2693. tlv_len = HAL_RX_GET_USER_TLV64_LEN(rx_tlv_hdr);
  2694. rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV64_HDR_SIZE;
  2695. if (tlv_len <= HAL_RX_MON_MAX_AGGR_SIZE - ppdu_info->tlv_aggr.cur_len) {
  2696. qdf_mem_copy(ppdu_info->tlv_aggr.buf +
  2697. ppdu_info->tlv_aggr.cur_len,
  2698. rx_tlv, tlv_len);
  2699. ppdu_info->tlv_aggr.cur_len += tlv_len;
  2700. } else {
  2701. dp_err("Length of TLV exceeds max aggregation length");
  2702. qdf_assert(0);
  2703. }
  2704. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  2705. }
  2706. static inline uint32_t
  2707. hal_rx_status_start_new_aggr_tlv(struct hal_soc *hal_soc, void *rx_tlv_hdr,
  2708. struct hal_rx_ppdu_info *ppdu_info,
  2709. qdf_nbuf_t nbuf)
  2710. {
  2711. uint32_t tlv_tag, user_id, tlv_len;
  2712. tlv_tag = HAL_RX_GET_USER_TLV64_TYPE(rx_tlv_hdr);
  2713. user_id = HAL_RX_GET_USER_TLV64_USERID(rx_tlv_hdr);
  2714. tlv_len = HAL_RX_GET_USER_TLV64_LEN(rx_tlv_hdr);
  2715. ppdu_info->tlv_aggr.in_progress = 1;
  2716. ppdu_info->tlv_aggr.tlv_tag = tlv_tag;
  2717. ppdu_info->tlv_aggr.cur_len = 0;
  2718. return hal_rx_status_aggr_tlv(hal_soc, rx_tlv_hdr, ppdu_info, nbuf);
  2719. }
  2720. static inline uint32_t
  2721. hal_rx_status_get_tlv_info_wrapper_be(void *rx_tlv_hdr, void *ppduinfo,
  2722. hal_soc_handle_t hal_soc_hdl,
  2723. qdf_nbuf_t nbuf)
  2724. {
  2725. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  2726. uint32_t tlv_tag, user_id, tlv_len;
  2727. struct hal_rx_ppdu_info *ppdu_info =
  2728. (struct hal_rx_ppdu_info *)ppduinfo;
  2729. tlv_tag = HAL_RX_GET_USER_TLV64_TYPE(rx_tlv_hdr);
  2730. user_id = HAL_RX_GET_USER_TLV64_USERID(rx_tlv_hdr);
  2731. tlv_len = HAL_RX_GET_USER_TLV64_LEN(rx_tlv_hdr);
  2732. /*
  2733. * Handle the case where aggregation is in progress
  2734. * or the current TLV is one of the TLVs which should be
  2735. * aggregated
  2736. */
  2737. if (ppdu_info->tlv_aggr.in_progress) {
  2738. if (ppdu_info->tlv_aggr.tlv_tag == tlv_tag) {
  2739. return hal_rx_status_aggr_tlv(hal, rx_tlv_hdr,
  2740. ppdu_info, nbuf);
  2741. } else {
  2742. /* Finish aggregation of current TLV */
  2743. hal_rx_status_process_aggr_tlv(hal, ppdu_info);
  2744. }
  2745. }
  2746. if (hal_rx_status_tlv_should_aggregate(hal, tlv_tag)) {
  2747. return hal_rx_status_start_new_aggr_tlv(hal, rx_tlv_hdr,
  2748. ppduinfo, nbuf);
  2749. }
  2750. return hal_rx_status_get_tlv_info_generic_be(rx_tlv_hdr, ppduinfo,
  2751. hal_soc_hdl, nbuf);
  2752. }
  2753. #endif /* _HAL_BE_API_MON_H_ */