dsi_display.c 228 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. * Copyright (c) 2016-2021, The Linux Foundation. All rights reserved.
  5. */
  6. #include <linux/list.h>
  7. #include <linux/of.h>
  8. #include <linux/of_gpio.h>
  9. #include <linux/err.h>
  10. #include <linux/version.h>
  11. #include <linux/ktime.h>
  12. #include "msm_drv.h"
  13. #include "sde_connector.h"
  14. #include "msm_mmu.h"
  15. #include "dsi_display.h"
  16. #include "dsi_panel.h"
  17. #include "dsi_ctrl.h"
  18. #include "dsi_ctrl_hw.h"
  19. #include "dsi_drm.h"
  20. #include "dsi_clk.h"
  21. #include "dsi_pwr.h"
  22. #include "sde_dbg.h"
  23. #include "dsi_parser.h"
  24. #define to_dsi_display(x) container_of(x, struct dsi_display, host)
  25. #define INT_BASE_10 10
  26. #define MISR_BUFF_SIZE 256
  27. #define ESD_MODE_STRING_MAX_LEN 256
  28. #define ESD_TRIGGER_STRING_MAX_LEN 10
  29. #define MAX_NAME_SIZE 64
  30. #define MAX_TE_RECHECKS 5
  31. #define DSI_CLOCK_BITRATE_RADIX 10
  32. #define MAX_TE_SOURCE_ID 2
  33. #define SEC_PANEL_NAME_MAX_LEN 256
  34. u8 dbgfs_tx_cmd_buf[SZ_4K];
  35. static char dsi_display_primary[MAX_CMDLINE_PARAM_LEN];
  36. static char dsi_display_secondary[MAX_CMDLINE_PARAM_LEN];
  37. static struct dsi_display_boot_param boot_displays[MAX_DSI_ACTIVE_DISPLAY] = {
  38. {.boot_param = dsi_display_primary},
  39. {.boot_param = dsi_display_secondary},
  40. };
  41. static void dsi_display_panel_id_notification(struct dsi_display *display);
  42. static const struct of_device_id dsi_display_dt_match[] = {
  43. {.compatible = "qcom,dsi-display"},
  44. {}
  45. };
  46. bool is_skip_op_required(struct dsi_display *display)
  47. {
  48. if (!display)
  49. return false;
  50. return (display->is_cont_splash_enabled || display->trusted_vm_env);
  51. }
  52. static bool is_sim_panel(struct dsi_display *display)
  53. {
  54. if (!display || !display->panel)
  55. return false;
  56. return (display->panel->te_using_watchdog_timer ||
  57. display->panel->panel_ack_disabled);
  58. }
  59. static bool phy_pll_bypass(struct dsi_display *display)
  60. {
  61. return display->ctrl[display->cmd_master_idx].phy->hw.phy_pll_bypass;
  62. }
  63. static void dsi_display_mask_ctrl_error_interrupts(struct dsi_display *display,
  64. u32 mask, bool enable)
  65. {
  66. int i;
  67. struct dsi_display_ctrl *ctrl;
  68. if (!display)
  69. return;
  70. display_for_each_ctrl(i, display) {
  71. ctrl = &display->ctrl[i];
  72. if ((!ctrl) || (!ctrl->ctrl))
  73. continue;
  74. mutex_lock(&ctrl->ctrl->ctrl_lock);
  75. dsi_ctrl_mask_error_status_interrupts(ctrl->ctrl, mask, enable);
  76. mutex_unlock(&ctrl->ctrl->ctrl_lock);
  77. }
  78. }
  79. static int dsi_display_config_clk_gating(struct dsi_display *display,
  80. bool enable)
  81. {
  82. int rc = 0, i = 0;
  83. struct dsi_display_ctrl *mctrl, *ctrl;
  84. enum dsi_clk_gate_type clk_selection;
  85. enum dsi_clk_gate_type const default_clk_select = PIXEL_CLK | DSI_PHY;
  86. if (!display) {
  87. DSI_ERR("Invalid params\n");
  88. return -EINVAL;
  89. }
  90. if (display->panel->host_config.force_hs_clk_lane) {
  91. DSI_DEBUG("no dsi clock gating for continuous clock mode\n");
  92. return 0;
  93. }
  94. mctrl = &display->ctrl[display->clk_master_idx];
  95. if (!mctrl) {
  96. DSI_ERR("Invalid controller\n");
  97. return -EINVAL;
  98. }
  99. clk_selection = display->clk_gating_config;
  100. if (!enable) {
  101. /* for disable path, make sure to disable all clk gating */
  102. clk_selection = DSI_CLK_ALL;
  103. } else if (!clk_selection || clk_selection > DSI_CLK_NONE) {
  104. /* Default selection, no overrides */
  105. clk_selection = default_clk_select;
  106. } else if (clk_selection == DSI_CLK_NONE) {
  107. clk_selection = 0;
  108. }
  109. DSI_DEBUG("%s clock gating Byte:%s Pixel:%s PHY:%s\n",
  110. enable ? "Enabling" : "Disabling",
  111. clk_selection & BYTE_CLK ? "yes" : "no",
  112. clk_selection & PIXEL_CLK ? "yes" : "no",
  113. clk_selection & DSI_PHY ? "yes" : "no");
  114. rc = dsi_ctrl_config_clk_gating(mctrl->ctrl, enable, clk_selection);
  115. if (rc) {
  116. DSI_ERR("[%s] failed to %s clk gating for clocks %d, rc=%d\n",
  117. display->name, enable ? "enable" : "disable",
  118. clk_selection, rc);
  119. return rc;
  120. }
  121. display_for_each_ctrl(i, display) {
  122. ctrl = &display->ctrl[i];
  123. if (!ctrl->ctrl || (ctrl == mctrl))
  124. continue;
  125. /**
  126. * In Split DSI usecase we should not enable clock gating on
  127. * DSI PHY1 to ensure no display atrifacts are seen.
  128. */
  129. clk_selection &= ~DSI_PHY;
  130. rc = dsi_ctrl_config_clk_gating(ctrl->ctrl, enable,
  131. clk_selection);
  132. if (rc) {
  133. DSI_ERR("[%s] failed to %s clk gating for clocks %d, rc=%d\n",
  134. display->name, enable ? "enable" : "disable",
  135. clk_selection, rc);
  136. return rc;
  137. }
  138. }
  139. return 0;
  140. }
  141. static void dsi_display_set_ctrl_esd_check_flag(struct dsi_display *display,
  142. bool enable)
  143. {
  144. int i;
  145. struct dsi_display_ctrl *ctrl;
  146. if (!display)
  147. return;
  148. display_for_each_ctrl(i, display) {
  149. ctrl = &display->ctrl[i];
  150. if (!ctrl)
  151. continue;
  152. ctrl->ctrl->esd_check_underway = enable;
  153. }
  154. }
  155. static void dsi_display_ctrl_irq_update(struct dsi_display *display, bool en)
  156. {
  157. int i;
  158. struct dsi_display_ctrl *ctrl;
  159. if (!display)
  160. return;
  161. display_for_each_ctrl(i, display) {
  162. ctrl = &display->ctrl[i];
  163. if (!ctrl)
  164. continue;
  165. dsi_ctrl_irq_update(ctrl->ctrl, en);
  166. }
  167. }
  168. void dsi_rect_intersect(const struct dsi_rect *r1,
  169. const struct dsi_rect *r2,
  170. struct dsi_rect *result)
  171. {
  172. int l, t, r, b;
  173. if (!r1 || !r2 || !result)
  174. return;
  175. l = max(r1->x, r2->x);
  176. t = max(r1->y, r2->y);
  177. r = min((r1->x + r1->w), (r2->x + r2->w));
  178. b = min((r1->y + r1->h), (r2->y + r2->h));
  179. if (r <= l || b <= t) {
  180. memset(result, 0, sizeof(*result));
  181. } else {
  182. result->x = l;
  183. result->y = t;
  184. result->w = r - l;
  185. result->h = b - t;
  186. }
  187. }
  188. int dsi_display_set_backlight(struct drm_connector *connector,
  189. void *display, u32 bl_lvl)
  190. {
  191. struct dsi_display *dsi_display = display;
  192. struct dsi_panel *panel;
  193. u32 bl_scale, bl_scale_sv;
  194. u64 bl_temp;
  195. int rc = 0;
  196. if (dsi_display == NULL || dsi_display->panel == NULL)
  197. return -EINVAL;
  198. panel = dsi_display->panel;
  199. mutex_lock(&panel->panel_lock);
  200. if (!dsi_panel_initialized(panel)) {
  201. rc = -EINVAL;
  202. goto error;
  203. }
  204. panel->bl_config.bl_level = bl_lvl;
  205. /* scale backlight */
  206. bl_scale = panel->bl_config.bl_scale;
  207. bl_temp = bl_lvl * bl_scale / MAX_BL_SCALE_LEVEL;
  208. bl_scale_sv = panel->bl_config.bl_scale_sv;
  209. bl_temp = (u32)bl_temp * bl_scale_sv / MAX_SV_BL_SCALE_LEVEL;
  210. /* use bl_temp as index of dimming bl lut to find the dimming panel backlight */
  211. if (bl_temp != 0 && panel->bl_config.dimming_bl_lut &&
  212. bl_temp < panel->bl_config.dimming_bl_lut->length) {
  213. DSI_DEBUG("before dimming bl_temp = %u, after dimming bl_temp = %lu\n",
  214. bl_temp, panel->bl_config.dimming_bl_lut->mapped_bl[bl_temp]);
  215. bl_temp = panel->bl_config.dimming_bl_lut->mapped_bl[bl_temp];
  216. }
  217. if (bl_temp > panel->bl_config.bl_max_level)
  218. bl_temp = panel->bl_config.bl_max_level;
  219. if (bl_temp && (bl_temp < panel->bl_config.bl_min_level))
  220. bl_temp = panel->bl_config.bl_min_level;
  221. DSI_DEBUG("bl_scale = %u, bl_scale_sv = %u, bl_lvl = %u\n",
  222. bl_scale, bl_scale_sv, (u32)bl_temp);
  223. rc = dsi_panel_set_backlight(panel, (u32)bl_temp);
  224. if (rc)
  225. DSI_ERR("unable to set backlight\n");
  226. error:
  227. mutex_unlock(&panel->panel_lock);
  228. return rc;
  229. }
  230. static int dsi_display_cmd_engine_enable(struct dsi_display *display)
  231. {
  232. int rc = 0;
  233. int i;
  234. struct dsi_display_ctrl *m_ctrl, *ctrl;
  235. bool skip_op = display->trusted_vm_env;
  236. m_ctrl = &display->ctrl[display->cmd_master_idx];
  237. mutex_lock(&m_ctrl->ctrl->ctrl_lock);
  238. rc = dsi_ctrl_set_cmd_engine_state(m_ctrl->ctrl,
  239. DSI_CTRL_ENGINE_ON, skip_op);
  240. if (rc) {
  241. DSI_ERR("[%s] enable mcmd engine failed, skip_op:%d rc:%d\n",
  242. display->name, skip_op, rc);
  243. goto done;
  244. }
  245. display_for_each_ctrl(i, display) {
  246. ctrl = &display->ctrl[i];
  247. if (!ctrl->ctrl || (ctrl == m_ctrl))
  248. continue;
  249. rc = dsi_ctrl_set_cmd_engine_state(ctrl->ctrl,
  250. DSI_CTRL_ENGINE_ON, skip_op);
  251. if (rc) {
  252. DSI_ERR(
  253. "[%s] enable cmd engine failed, skip_op:%d rc:%d\n",
  254. display->name, skip_op, rc);
  255. goto error_disable_master;
  256. }
  257. }
  258. goto done;
  259. error_disable_master:
  260. (void)dsi_ctrl_set_cmd_engine_state(m_ctrl->ctrl,
  261. DSI_CTRL_ENGINE_OFF, skip_op);
  262. done:
  263. mutex_unlock(&m_ctrl->ctrl->ctrl_lock);
  264. return rc;
  265. }
  266. static int dsi_display_cmd_engine_disable(struct dsi_display *display)
  267. {
  268. int rc = 0;
  269. int i;
  270. struct dsi_display_ctrl *m_ctrl, *ctrl;
  271. bool skip_op = display->trusted_vm_env;
  272. m_ctrl = &display->ctrl[display->cmd_master_idx];
  273. mutex_lock(&m_ctrl->ctrl->ctrl_lock);
  274. display_for_each_ctrl(i, display) {
  275. ctrl = &display->ctrl[i];
  276. if (!ctrl->ctrl || (ctrl == m_ctrl))
  277. continue;
  278. rc = dsi_ctrl_set_cmd_engine_state(ctrl->ctrl,
  279. DSI_CTRL_ENGINE_OFF, skip_op);
  280. if (rc)
  281. DSI_ERR(
  282. "[%s] disable cmd engine failed, skip_op:%d rc:%d\n",
  283. display->name, skip_op, rc);
  284. }
  285. rc = dsi_ctrl_set_cmd_engine_state(m_ctrl->ctrl,
  286. DSI_CTRL_ENGINE_OFF, skip_op);
  287. if (rc)
  288. DSI_ERR("[%s] disable mcmd engine failed, skip_op:%d rc:%d\n",
  289. display->name, skip_op, rc);
  290. mutex_unlock(&m_ctrl->ctrl->ctrl_lock);
  291. return rc;
  292. }
  293. static void dsi_display_aspace_cb_locked(void *cb_data, bool is_detach)
  294. {
  295. struct dsi_display *display;
  296. struct dsi_display_ctrl *display_ctrl;
  297. int rc, cnt;
  298. if (!cb_data) {
  299. DSI_ERR("aspace cb called with invalid cb_data\n");
  300. return;
  301. }
  302. display = (struct dsi_display *)cb_data;
  303. /*
  304. * acquire panel_lock to make sure no commands are in-progress
  305. * while detaching the non-secure context banks
  306. */
  307. dsi_panel_acquire_panel_lock(display->panel);
  308. if (is_detach) {
  309. /* invalidate the stored iova */
  310. display->cmd_buffer_iova = 0;
  311. /* return the virtual address mapping */
  312. msm_gem_put_vaddr(display->tx_cmd_buf);
  313. msm_gem_vunmap(display->tx_cmd_buf, OBJ_LOCK_NORMAL);
  314. } else {
  315. rc = msm_gem_get_iova(display->tx_cmd_buf,
  316. display->aspace, &(display->cmd_buffer_iova));
  317. if (rc) {
  318. DSI_ERR("failed to get the iova rc %d\n", rc);
  319. goto end;
  320. }
  321. display->vaddr =
  322. (void *) msm_gem_get_vaddr(display->tx_cmd_buf);
  323. if (IS_ERR_OR_NULL(display->vaddr)) {
  324. DSI_ERR("failed to get va rc %d\n", rc);
  325. goto end;
  326. }
  327. }
  328. display_for_each_ctrl(cnt, display) {
  329. display_ctrl = &display->ctrl[cnt];
  330. display_ctrl->ctrl->cmd_buffer_size = display->cmd_buffer_size;
  331. display_ctrl->ctrl->cmd_buffer_iova = display->cmd_buffer_iova;
  332. display_ctrl->ctrl->vaddr = display->vaddr;
  333. display_ctrl->ctrl->secure_mode = is_detach;
  334. }
  335. end:
  336. /* release panel_lock */
  337. dsi_panel_release_panel_lock(display->panel);
  338. }
  339. static irqreturn_t dsi_display_panel_te_irq_handler(int irq, void *data)
  340. {
  341. struct dsi_display *display = (struct dsi_display *)data;
  342. /*
  343. * This irq handler is used for sole purpose of identifying
  344. * ESD attacks on panel and we can safely assume IRQ_HANDLED
  345. * in case of display not being initialized yet
  346. */
  347. if (!display)
  348. return IRQ_HANDLED;
  349. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1);
  350. complete_all(&display->esd_te_gate);
  351. return IRQ_HANDLED;
  352. }
  353. static void dsi_display_change_te_irq_status(struct dsi_display *display,
  354. bool enable)
  355. {
  356. if (!display) {
  357. DSI_ERR("Invalid params\n");
  358. return;
  359. }
  360. /* Handle unbalanced irq enable/disable calls */
  361. if (enable && !display->is_te_irq_enabled) {
  362. enable_irq(gpio_to_irq(display->disp_te_gpio));
  363. display->is_te_irq_enabled = true;
  364. } else if (!enable && display->is_te_irq_enabled) {
  365. disable_irq(gpio_to_irq(display->disp_te_gpio));
  366. display->is_te_irq_enabled = false;
  367. }
  368. }
  369. static void dsi_display_register_te_irq(struct dsi_display *display)
  370. {
  371. int rc = 0;
  372. struct platform_device *pdev;
  373. struct device *dev;
  374. unsigned int te_irq;
  375. pdev = display->pdev;
  376. if (!pdev) {
  377. DSI_ERR("invalid platform device\n");
  378. return;
  379. }
  380. dev = &pdev->dev;
  381. if (!dev) {
  382. DSI_ERR("invalid device\n");
  383. return;
  384. }
  385. if (display->trusted_vm_env) {
  386. DSI_INFO("GPIO's are not enabled in trusted VM\n");
  387. return;
  388. }
  389. if (!gpio_is_valid(display->disp_te_gpio)) {
  390. rc = -EINVAL;
  391. goto error;
  392. }
  393. init_completion(&display->esd_te_gate);
  394. te_irq = gpio_to_irq(display->disp_te_gpio);
  395. /* Avoid deferred spurious irqs with disable_irq() */
  396. irq_set_status_flags(te_irq, IRQ_DISABLE_UNLAZY);
  397. rc = devm_request_irq(dev, te_irq, dsi_display_panel_te_irq_handler,
  398. IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
  399. "TE_GPIO", display);
  400. if (rc) {
  401. DSI_ERR("TE request_irq failed for ESD rc:%d\n", rc);
  402. irq_clear_status_flags(te_irq, IRQ_DISABLE_UNLAZY);
  403. goto error;
  404. }
  405. disable_irq(te_irq);
  406. display->is_te_irq_enabled = false;
  407. return;
  408. error:
  409. /* disable the TE based ESD check */
  410. DSI_WARN("Unable to register for TE IRQ\n");
  411. if (display->panel->esd_config.status_mode == ESD_MODE_PANEL_TE)
  412. display->panel->esd_config.esd_enabled = false;
  413. }
  414. /* Allocate memory for cmd dma tx buffer */
  415. static int dsi_host_alloc_cmd_tx_buffer(struct dsi_display *display)
  416. {
  417. int rc = 0, cnt = 0;
  418. struct dsi_display_ctrl *display_ctrl;
  419. display->tx_cmd_buf = msm_gem_new(display->drm_dev,
  420. SZ_4K,
  421. MSM_BO_UNCACHED);
  422. if ((display->tx_cmd_buf) == NULL) {
  423. DSI_ERR("Failed to allocate cmd tx buf memory\n");
  424. rc = -ENOMEM;
  425. goto error;
  426. }
  427. display->cmd_buffer_size = SZ_4K;
  428. display->aspace = msm_gem_smmu_address_space_get(
  429. display->drm_dev, MSM_SMMU_DOMAIN_UNSECURE);
  430. if (PTR_ERR(display->aspace) == -ENODEV) {
  431. display->aspace = NULL;
  432. DSI_DEBUG("IOMMU not present, relying on VRAM\n");
  433. } else if (IS_ERR_OR_NULL(display->aspace)) {
  434. rc = PTR_ERR(display->aspace);
  435. display->aspace = NULL;
  436. DSI_ERR("failed to get aspace %d\n", rc);
  437. goto free_gem;
  438. } else if (display->aspace) {
  439. /* register to aspace */
  440. rc = msm_gem_address_space_register_cb(display->aspace,
  441. dsi_display_aspace_cb_locked, (void *)display);
  442. if (rc) {
  443. DSI_ERR("failed to register callback %d\n", rc);
  444. goto free_gem;
  445. }
  446. }
  447. rc = msm_gem_get_iova(display->tx_cmd_buf, display->aspace,
  448. &(display->cmd_buffer_iova));
  449. if (rc) {
  450. DSI_ERR("failed to get the iova rc %d\n", rc);
  451. goto free_aspace_cb;
  452. }
  453. display->vaddr =
  454. (void *) msm_gem_get_vaddr(display->tx_cmd_buf);
  455. if (IS_ERR_OR_NULL(display->vaddr)) {
  456. DSI_ERR("failed to get va rc %d\n", rc);
  457. rc = -EINVAL;
  458. goto put_iova;
  459. }
  460. display_for_each_ctrl(cnt, display) {
  461. display_ctrl = &display->ctrl[cnt];
  462. display_ctrl->ctrl->cmd_buffer_size = SZ_4K;
  463. display_ctrl->ctrl->cmd_buffer_iova =
  464. display->cmd_buffer_iova;
  465. display_ctrl->ctrl->vaddr = display->vaddr;
  466. display_ctrl->ctrl->tx_cmd_buf = display->tx_cmd_buf;
  467. }
  468. return rc;
  469. put_iova:
  470. msm_gem_put_iova(display->tx_cmd_buf, display->aspace);
  471. free_aspace_cb:
  472. msm_gem_address_space_unregister_cb(display->aspace,
  473. dsi_display_aspace_cb_locked, display);
  474. free_gem:
  475. mutex_lock(&display->drm_dev->struct_mutex);
  476. msm_gem_free_object(display->tx_cmd_buf);
  477. mutex_unlock(&display->drm_dev->struct_mutex);
  478. error:
  479. return rc;
  480. }
  481. static bool dsi_display_validate_reg_read(struct dsi_panel *panel)
  482. {
  483. int i, j = 0;
  484. int len = 0, *lenp;
  485. int group = 0, count = 0;
  486. struct drm_panel_esd_config *config;
  487. if (!panel)
  488. return false;
  489. config = &(panel->esd_config);
  490. lenp = config->status_valid_params ?: config->status_cmds_rlen;
  491. count = config->status_cmd.count;
  492. for (i = 0; i < count; i++)
  493. len += lenp[i];
  494. for (j = 0; j < config->groups; ++j) {
  495. for (i = 0; i < len; ++i) {
  496. if (config->return_buf[i] !=
  497. config->status_value[group + i]) {
  498. DRM_ERROR("mismatch: 0x%x\n",
  499. config->return_buf[i]);
  500. break;
  501. }
  502. }
  503. if (i == len)
  504. return true;
  505. group += len;
  506. }
  507. return false;
  508. }
  509. static void dsi_display_parse_demura_data(struct dsi_display *display)
  510. {
  511. int rc = 0;
  512. display->panel_id = ~0x0;
  513. if (display->fw) {
  514. DSI_DEBUG("FW definition unsupported for Demura panel data\n");
  515. return;
  516. }
  517. rc = of_property_read_u64(display->pdev->dev.of_node,
  518. "qcom,demura-panel-id", &display->panel_id);
  519. if (rc) {
  520. DSI_DEBUG("No panel ID is present for this display\n");
  521. } else if (!display->panel_id) {
  522. DSI_DEBUG("Dummy panel ID node present for this display\n");
  523. display->panel_id = ~0x0;
  524. } else {
  525. DSI_DEBUG("panel id found: %lx\n", display->panel_id);
  526. }
  527. }
  528. static void dsi_display_parse_te_data(struct dsi_display *display)
  529. {
  530. struct platform_device *pdev;
  531. struct device *dev;
  532. int rc = 0;
  533. u32 val = 0;
  534. pdev = display->pdev;
  535. if (!pdev) {
  536. DSI_ERR("Invalid platform device\n");
  537. return;
  538. }
  539. dev = &pdev->dev;
  540. if (!dev) {
  541. DSI_ERR("Invalid platform device\n");
  542. return;
  543. }
  544. display->disp_te_gpio = of_get_named_gpio(dev->of_node,
  545. "qcom,platform-te-gpio", 0);
  546. if (display->fw)
  547. rc = dsi_parser_read_u32(display->parser_node,
  548. "qcom,panel-te-source", &val);
  549. else
  550. rc = of_property_read_u32(dev->of_node,
  551. "qcom,panel-te-source", &val);
  552. if (rc || (val > MAX_TE_SOURCE_ID)) {
  553. DSI_ERR("invalid vsync source selection\n");
  554. val = 0;
  555. }
  556. display->te_source = val;
  557. }
  558. static void dsi_display_set_cmd_tx_ctrl_flags(struct dsi_display *display,
  559. struct dsi_cmd_desc *cmd)
  560. {
  561. struct dsi_display_ctrl *ctrl, *m_ctrl;
  562. struct mipi_dsi_msg *msg = &cmd->msg;
  563. u32 flags = 0;
  564. int i = 0;
  565. m_ctrl = &display->ctrl[display->clk_master_idx];
  566. display_for_each_ctrl(i, display) {
  567. ctrl = &display->ctrl[i];
  568. if (!ctrl->ctrl)
  569. continue;
  570. /*
  571. * Set cmd transfer mode flags.
  572. * 1) Default selection is CMD fetch from memory.
  573. * 2) In secure session override and use FIFO rather than
  574. * memory.
  575. * 3) If cmd_len is greater than FIFO size non embedded mode of
  576. * tx is used.
  577. */
  578. flags = DSI_CTRL_CMD_FETCH_MEMORY;
  579. if (ctrl->ctrl->secure_mode) {
  580. flags &= ~DSI_CTRL_CMD_FETCH_MEMORY;
  581. flags |= DSI_CTRL_CMD_FIFO_STORE;
  582. } else if (msg->tx_len > DSI_EMBEDDED_MODE_DMA_MAX_SIZE_BYTES) {
  583. flags |= DSI_CTRL_CMD_NON_EMBEDDED_MODE;
  584. }
  585. /* Set flags needed for broadcast. Read commands are always unicast */
  586. if (!(msg->flags & MIPI_DSI_MSG_UNICAST_COMMAND) && (display->ctrl_count > 1))
  587. flags |= DSI_CTRL_CMD_BROADCAST | DSI_CTRL_CMD_DEFER_TRIGGER;
  588. /*
  589. * Set flags for command scheduling.
  590. * 1) In video mode command DMA scheduling is default.
  591. * 2) In command mode unicast command DMA scheduling depends on message
  592. * flag and TE needs to be running.
  593. * 3) In command mode broadcast command DMA scheduling is default and
  594. * TE needs to be running.
  595. */
  596. if (display->panel->panel_mode == DSI_OP_VIDEO_MODE) {
  597. flags |= DSI_CTRL_CMD_CUSTOM_DMA_SCHED;
  598. } else {
  599. if (msg->flags & MIPI_DSI_MSG_CMD_DMA_SCHED)
  600. flags |= DSI_CTRL_CMD_CUSTOM_DMA_SCHED;
  601. if (flags & DSI_CTRL_CMD_BROADCAST)
  602. flags |= DSI_CTRL_CMD_CUSTOM_DMA_SCHED;
  603. if (!display->enabled)
  604. flags &= ~DSI_CTRL_CMD_CUSTOM_DMA_SCHED;
  605. }
  606. /* Set flags for last command */
  607. if (!(msg->flags & MIPI_DSI_MSG_BATCH_COMMAND) || (flags & DSI_CTRL_CMD_FIFO_STORE)
  608. || (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE))
  609. flags |= DSI_CTRL_CMD_LAST_COMMAND;
  610. /*
  611. * Set flags for asynchronous wait.
  612. * Asynchronous wait is supported in the following scenarios
  613. * 1) queue_cmd_waits is set by connector and
  614. * - commands are not sent using DSI FIFO memory
  615. * - commands are not sent in non-embedded mode
  616. * - no explicit msg post_wait_ms is specified
  617. * - not a read command
  618. * 2) if async override msg flag is present
  619. */
  620. if (display->queue_cmd_waits)
  621. if (!(flags & DSI_CTRL_CMD_FIFO_STORE) &&
  622. !(flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) &&
  623. (cmd->post_wait_ms == 0) &&
  624. !(cmd->ctrl_flags & DSI_CTRL_CMD_READ))
  625. flags |= DSI_CTRL_CMD_ASYNC_WAIT;
  626. if (msg->flags & MIPI_DSI_MSG_ASYNC_OVERRIDE)
  627. flags |= DSI_CTRL_CMD_ASYNC_WAIT;
  628. }
  629. cmd->ctrl_flags |= flags;
  630. }
  631. static int dsi_display_read_status(struct dsi_display_ctrl *ctrl,
  632. struct dsi_display *display)
  633. {
  634. int i, rc = 0, count = 0, start = 0, *lenp;
  635. struct drm_panel_esd_config *config;
  636. struct dsi_cmd_desc *cmds;
  637. struct dsi_panel *panel;
  638. u32 flags = 0;
  639. if (!display->panel || !ctrl || !ctrl->ctrl)
  640. return -EINVAL;
  641. panel = display->panel;
  642. /*
  643. * When DSI controller is not in initialized state, we do not want to
  644. * report a false ESD failure and hence we defer until next read
  645. * happen.
  646. */
  647. if (!dsi_ctrl_validate_host_state(ctrl->ctrl))
  648. return 1;
  649. if (phy_pll_bypass(display))
  650. return 0;
  651. config = &(panel->esd_config);
  652. lenp = config->status_valid_params ?: config->status_cmds_rlen;
  653. count = config->status_cmd.count;
  654. cmds = config->status_cmd.cmds;
  655. flags = DSI_CTRL_CMD_READ;
  656. for (i = 0; i < count; ++i) {
  657. memset(config->status_buf, 0x0, SZ_4K);
  658. if (config->status_cmd.state == DSI_CMD_SET_STATE_LP)
  659. cmds[i].msg.flags |= MIPI_DSI_MSG_USE_LPM;
  660. cmds[i].msg.flags |= MIPI_DSI_MSG_UNICAST_COMMAND;
  661. cmds[i].msg.rx_buf = config->status_buf;
  662. cmds[i].msg.rx_len = config->status_cmds_rlen[i];
  663. cmds[i].ctrl_flags = flags;
  664. dsi_display_set_cmd_tx_ctrl_flags(display,&cmds[i]);
  665. rc = dsi_ctrl_transfer_prepare(ctrl->ctrl, cmds[i].ctrl_flags);
  666. if (rc) {
  667. DSI_ERR("prepare for rx cmd transfer failed rc=%d\n", rc);
  668. return rc;
  669. }
  670. rc = dsi_ctrl_cmd_transfer(ctrl->ctrl, &cmds[i]);
  671. if (rc <= 0) {
  672. DSI_ERR("rx cmd transfer failed rc=%d\n", rc);
  673. } else {
  674. memcpy(config->return_buf + start,
  675. config->status_buf, lenp[i]);
  676. start += lenp[i];
  677. }
  678. dsi_ctrl_transfer_unprepare(ctrl->ctrl, cmds[i].ctrl_flags);
  679. }
  680. return rc;
  681. }
  682. static int dsi_display_validate_status(struct dsi_display_ctrl *ctrl,
  683. struct dsi_display *display)
  684. {
  685. int rc = 0;
  686. rc = dsi_display_read_status(ctrl, display);
  687. if (rc <= 0) {
  688. goto exit;
  689. } else {
  690. /*
  691. * panel status read successfully.
  692. * check for validity of the data read back.
  693. */
  694. rc = dsi_display_validate_reg_read(display->panel);
  695. if (!rc) {
  696. rc = -EINVAL;
  697. goto exit;
  698. }
  699. }
  700. exit:
  701. return rc;
  702. }
  703. static int dsi_display_status_reg_read(struct dsi_display *display)
  704. {
  705. int rc = 0, i;
  706. struct dsi_display_ctrl *m_ctrl, *ctrl;
  707. DSI_DEBUG(" ++\n");
  708. m_ctrl = &display->ctrl[display->cmd_master_idx];
  709. if (display->tx_cmd_buf == NULL) {
  710. rc = dsi_host_alloc_cmd_tx_buffer(display);
  711. if (rc) {
  712. DSI_ERR("failed to allocate cmd tx buffer memory\n");
  713. goto done;
  714. }
  715. }
  716. rc = dsi_display_validate_status(m_ctrl, display);
  717. if (rc <= 0) {
  718. DSI_ERR("[%s] read status failed on master,rc=%d\n",
  719. display->name, rc);
  720. goto done;
  721. }
  722. if (!display->panel->sync_broadcast_en)
  723. goto done;
  724. display_for_each_ctrl(i, display) {
  725. ctrl = &display->ctrl[i];
  726. if (ctrl == m_ctrl)
  727. continue;
  728. rc = dsi_display_validate_status(ctrl, display);
  729. if (rc <= 0) {
  730. DSI_ERR("[%s] read status failed on slave,rc=%d\n",
  731. display->name, rc);
  732. goto done;
  733. }
  734. }
  735. done:
  736. return rc;
  737. }
  738. static int dsi_display_status_bta_request(struct dsi_display *display)
  739. {
  740. int rc = 0;
  741. DSI_DEBUG(" ++\n");
  742. /* TODO: trigger SW BTA and wait for acknowledgment */
  743. return rc;
  744. }
  745. static void dsi_display_release_te_irq(struct dsi_display *display)
  746. {
  747. int te_irq = 0;
  748. te_irq = gpio_to_irq(display->disp_te_gpio);
  749. if (te_irq)
  750. free_irq(te_irq, display);
  751. }
  752. static int dsi_display_status_check_te(struct dsi_display *display,
  753. int rechecks)
  754. {
  755. int rc = 1, i = 0;
  756. int const esd_te_timeout = msecs_to_jiffies(3*20);
  757. if (!rechecks)
  758. return rc;
  759. /* register te irq handler */
  760. dsi_display_register_te_irq(display);
  761. dsi_display_change_te_irq_status(display, true);
  762. for (i = 0; i < rechecks; i++) {
  763. reinit_completion(&display->esd_te_gate);
  764. if (!wait_for_completion_timeout(&display->esd_te_gate,
  765. esd_te_timeout)) {
  766. DSI_ERR("TE check failed\n");
  767. dsi_display_change_te_irq_status(display, false);
  768. return -EINVAL;
  769. }
  770. }
  771. dsi_display_change_te_irq_status(display, false);
  772. dsi_display_release_te_irq(display);
  773. return rc;
  774. }
  775. void dsi_display_toggle_error_interrupt_status(struct dsi_display * display, bool enable)
  776. {
  777. int i = 0;
  778. struct dsi_display_ctrl *ctrl;
  779. display_for_each_ctrl(i, display) {
  780. ctrl = &display->ctrl[i];
  781. if (!ctrl->ctrl)
  782. continue;
  783. dsi_ctrl_toggle_error_interrupt_status(ctrl->ctrl, enable);
  784. }
  785. }
  786. int dsi_display_check_status(struct drm_connector *connector, void *display,
  787. bool te_check_override)
  788. {
  789. struct dsi_display *dsi_display = display;
  790. struct dsi_panel *panel;
  791. u32 status_mode;
  792. int rc = 0x1;
  793. int te_rechecks = 1;
  794. if (!dsi_display || !dsi_display->panel)
  795. return -EINVAL;
  796. panel = dsi_display->panel;
  797. dsi_panel_acquire_panel_lock(panel);
  798. if (!panel->panel_initialized) {
  799. DSI_DEBUG("Panel not initialized\n");
  800. goto release_panel_lock;
  801. }
  802. /* Prevent another ESD check,when ESD recovery is underway */
  803. if (atomic_read(&panel->esd_recovery_pending))
  804. goto release_panel_lock;
  805. status_mode = panel->esd_config.status_mode;
  806. if ((status_mode == ESD_MODE_SW_SIM_SUCCESS) || is_sim_panel(display))
  807. goto release_panel_lock;
  808. if (status_mode == ESD_MODE_SW_SIM_FAILURE) {
  809. rc = -EINVAL;
  810. goto release_panel_lock;
  811. }
  812. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY, status_mode, te_check_override);
  813. if (te_check_override)
  814. te_rechecks = MAX_TE_RECHECKS;
  815. if ((dsi_display->trusted_vm_env) ||
  816. (panel->panel_mode == DSI_OP_VIDEO_MODE))
  817. te_rechecks = 0;
  818. dsi_display_set_ctrl_esd_check_flag(dsi_display, true);
  819. dsi_display_clk_ctrl(dsi_display->dsi_clk_handle, DSI_ALL_CLKS, DSI_CLK_ON);
  820. /* Disable error interrupts while doing an ESD check */
  821. dsi_display_toggle_error_interrupt_status(dsi_display, false);
  822. if (status_mode == ESD_MODE_REG_READ) {
  823. rc = dsi_display_status_reg_read(dsi_display);
  824. } else if (status_mode == ESD_MODE_SW_BTA) {
  825. rc = dsi_display_status_bta_request(dsi_display);
  826. } else if (status_mode == ESD_MODE_PANEL_TE) {
  827. rc = dsi_display_status_check_te(dsi_display, te_rechecks);
  828. te_check_override = false;
  829. } else {
  830. DSI_WARN("Unsupported check status mode: %d\n", status_mode);
  831. panel->esd_config.esd_enabled = false;
  832. }
  833. if (rc <= 0 && te_check_override)
  834. rc = dsi_display_status_check_te(dsi_display, te_rechecks);
  835. if (rc > 0) {
  836. dsi_display_set_ctrl_esd_check_flag(dsi_display, false);
  837. if (te_check_override && panel->esd_config.esd_enabled == false)
  838. rc = dsi_display_status_check_te(dsi_display,
  839. te_rechecks);
  840. }
  841. /* Handle Panel failures during display disable sequence */
  842. if (rc <=0)
  843. atomic_set(&panel->esd_recovery_pending, 1);
  844. else
  845. /* Enable error interrupts post an ESD success */
  846. dsi_display_toggle_error_interrupt_status(dsi_display, true);
  847. dsi_display_clk_ctrl(dsi_display->dsi_clk_handle, DSI_ALL_CLKS, DSI_CLK_OFF);
  848. release_panel_lock:
  849. dsi_panel_release_panel_lock(panel);
  850. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT, rc);
  851. return rc;
  852. }
  853. static int dsi_display_ctrl_get_host_init_state(struct dsi_display *dsi_display,
  854. bool *state)
  855. {
  856. struct dsi_display_ctrl *ctrl;
  857. int i, rc = -EINVAL;
  858. bool final_state = true;
  859. display_for_each_ctrl(i, dsi_display) {
  860. bool ctrl_state = false;
  861. ctrl = &dsi_display->ctrl[i];
  862. rc = dsi_ctrl_get_host_engine_init_state(ctrl->ctrl, &ctrl_state);
  863. final_state &= ctrl_state;
  864. if ((rc) || !(final_state))
  865. break;
  866. }
  867. *state = final_state;
  868. return rc;
  869. }
  870. static int dsi_display_cmd_rx(struct dsi_display *display,
  871. struct dsi_cmd_desc *cmd)
  872. {
  873. struct dsi_display_ctrl *m_ctrl = NULL;
  874. u32 flags = 0;
  875. int rc = 0;
  876. if (!display || !display->panel)
  877. return -EINVAL;
  878. m_ctrl = &display->ctrl[display->cmd_master_idx];
  879. if (!m_ctrl || !m_ctrl->ctrl)
  880. return -EINVAL;
  881. /* acquire panel_lock to make sure no commands are in progress */
  882. dsi_panel_acquire_panel_lock(display->panel);
  883. if (!display->panel->panel_initialized) {
  884. DSI_DEBUG("panel not initialized\n");
  885. goto release_panel_lock;
  886. }
  887. if (phy_pll_bypass(display))
  888. goto release_panel_lock;
  889. flags = DSI_CTRL_CMD_READ;
  890. dsi_display_clk_ctrl(display->dsi_clk_handle, DSI_ALL_CLKS, DSI_CLK_ON);
  891. dsi_display_toggle_error_interrupt_status(display, false);
  892. cmd->ctrl_flags = flags;
  893. dsi_display_set_cmd_tx_ctrl_flags(display, cmd);
  894. rc = dsi_ctrl_transfer_prepare(m_ctrl->ctrl, cmd->ctrl_flags);
  895. if (rc) {
  896. DSI_ERR("prepare for rx cmd transfer failed rc = %d\n", rc);
  897. goto enable_error_interrupts;
  898. }
  899. rc = dsi_ctrl_cmd_transfer(m_ctrl->ctrl, cmd);
  900. if (rc <= 0)
  901. DSI_ERR("rx cmd transfer failed rc = %d\n", rc);
  902. dsi_ctrl_transfer_unprepare(m_ctrl->ctrl, cmd->ctrl_flags);
  903. enable_error_interrupts:
  904. dsi_display_toggle_error_interrupt_status(display, true);
  905. dsi_display_clk_ctrl(display->dsi_clk_handle, DSI_ALL_CLKS, DSI_CLK_OFF);
  906. release_panel_lock:
  907. dsi_panel_release_panel_lock(display->panel);
  908. return rc;
  909. }
  910. int dsi_display_cmd_transfer(struct drm_connector *connector,
  911. void *display, const char *cmd_buf,
  912. u32 cmd_buf_len)
  913. {
  914. struct dsi_display *dsi_display = display;
  915. int rc = 0, cnt = 0, i = 0;
  916. bool state = false, transfer = false;
  917. struct dsi_panel_cmd_set *set;
  918. if (!dsi_display || !cmd_buf) {
  919. DSI_ERR("[DSI] invalid params\n");
  920. return -EINVAL;
  921. }
  922. DSI_DEBUG("[DSI] Display command transfer\n");
  923. if (!(cmd_buf[3] & MIPI_DSI_MSG_BATCH_COMMAND))
  924. transfer = true;
  925. mutex_lock(&dsi_display->display_lock);
  926. rc = dsi_display_ctrl_get_host_init_state(dsi_display, &state);
  927. /**
  928. * Handle scenario where a command transfer is initiated through
  929. * sysfs interface when device is in suepnd state.
  930. */
  931. if (!rc && !state) {
  932. pr_warn_ratelimited("Command xfer attempted while device is in suspend state\n"
  933. );
  934. rc = -EPERM;
  935. goto end;
  936. }
  937. if (rc || !state) {
  938. DSI_ERR("[DSI] Invalid host state %d rc %d\n",
  939. state, rc);
  940. rc = -EPERM;
  941. goto end;
  942. }
  943. SDE_EVT32(dsi_display->tx_cmd_buf_ndx, cmd_buf_len);
  944. /*
  945. * Reset the dbgfs buffer if the commands sent exceed the available
  946. * buffer size. For video mode, limiting the buffer size to 2K to
  947. * ensure no performance issues.
  948. */
  949. if (dsi_display->panel->panel_mode == DSI_OP_CMD_MODE) {
  950. if ((dsi_display->tx_cmd_buf_ndx + cmd_buf_len) > SZ_4K) {
  951. memset(dbgfs_tx_cmd_buf, 0, SZ_4K);
  952. dsi_display->tx_cmd_buf_ndx = 0;
  953. }
  954. } else {
  955. if ((dsi_display->tx_cmd_buf_ndx + cmd_buf_len) > SZ_2K) {
  956. memset(dbgfs_tx_cmd_buf, 0, SZ_4K);
  957. dsi_display->tx_cmd_buf_ndx = 0;
  958. }
  959. }
  960. memcpy(&dbgfs_tx_cmd_buf[dsi_display->tx_cmd_buf_ndx], cmd_buf,
  961. cmd_buf_len);
  962. dsi_display->tx_cmd_buf_ndx += cmd_buf_len;
  963. if (transfer) {
  964. struct dsi_cmd_desc *cmds;
  965. set = &dsi_display->cmd_set;
  966. set->count = 0;
  967. dsi_panel_get_cmd_pkt_count(dbgfs_tx_cmd_buf,
  968. dsi_display->tx_cmd_buf_ndx, &cnt);
  969. dsi_panel_alloc_cmd_packets(set, cnt);
  970. dsi_panel_create_cmd_packets(dbgfs_tx_cmd_buf,
  971. dsi_display->tx_cmd_buf_ndx, cnt, set->cmds);
  972. cmds = set->cmds;
  973. dsi_display->tx_cmd_buf_ndx = 0;
  974. dsi_panel_acquire_panel_lock(dsi_display->panel);
  975. for (i = 0; i < cnt; i++) {
  976. rc = dsi_host_transfer_sub(&dsi_display->host, cmds);
  977. if (rc < 0) {
  978. DSI_ERR("failed to send command, rc=%d\n", rc);
  979. break;
  980. }
  981. if (cmds->post_wait_ms)
  982. usleep_range(cmds->post_wait_ms*1000,
  983. ((cmds->post_wait_ms*1000)+10));
  984. cmds++;
  985. }
  986. dsi_panel_release_panel_lock(dsi_display->panel);
  987. memset(dbgfs_tx_cmd_buf, 0, SZ_4K);
  988. dsi_panel_destroy_cmd_packets(set);
  989. dsi_panel_dealloc_cmd_packets(set);
  990. }
  991. end:
  992. mutex_unlock(&dsi_display->display_lock);
  993. return rc;
  994. }
  995. static void _dsi_display_continuous_clk_ctrl(struct dsi_display *display,
  996. bool enable)
  997. {
  998. int i;
  999. struct dsi_display_ctrl *ctrl;
  1000. if (!display || !display->panel->host_config.force_hs_clk_lane)
  1001. return;
  1002. display_for_each_ctrl(i, display) {
  1003. ctrl = &display->ctrl[i];
  1004. /*
  1005. * For phy ver 4.0 chipsets, configure DSI controller and
  1006. * DSI PHY to force clk lane to HS mode always whereas
  1007. * for other phy ver chipsets, configure DSI controller only.
  1008. */
  1009. if (ctrl->phy->hw.ops.set_continuous_clk) {
  1010. dsi_ctrl_hs_req_sel(ctrl->ctrl, true);
  1011. dsi_ctrl_set_continuous_clk(ctrl->ctrl, enable);
  1012. dsi_phy_set_continuous_clk(ctrl->phy, enable);
  1013. } else {
  1014. dsi_ctrl_set_continuous_clk(ctrl->ctrl, enable);
  1015. }
  1016. }
  1017. }
  1018. int dsi_display_cmd_receive(void *display, const char *cmd_buf,
  1019. u32 cmd_buf_len, u8 *recv_buf, u32 recv_buf_len, ktime_t *ts)
  1020. {
  1021. struct dsi_display *dsi_display = display;
  1022. struct dsi_cmd_desc cmd = {};
  1023. bool state = false;
  1024. int rc = -1;
  1025. if (!dsi_display || !cmd_buf || !recv_buf) {
  1026. DSI_ERR("[DSI] invalid params\n");
  1027. return -EINVAL;
  1028. }
  1029. rc = dsi_panel_create_cmd_packets(cmd_buf, cmd_buf_len, 1, &cmd);
  1030. if (rc) {
  1031. DSI_ERR("[DSI] command packet create failed, rc = %d\n", rc);
  1032. return rc;
  1033. }
  1034. cmd.msg.rx_buf = recv_buf;
  1035. cmd.msg.rx_len = recv_buf_len;
  1036. cmd.msg.flags |= MIPI_DSI_MSG_UNICAST_COMMAND;
  1037. mutex_lock(&dsi_display->display_lock);
  1038. if (is_sim_panel(display)) {
  1039. DSI_DEBUG("Simulation panel doesn't support read commands\n");
  1040. goto end;
  1041. }
  1042. rc = dsi_display_ctrl_get_host_init_state(dsi_display, &state);
  1043. /**
  1044. * Handle scenario where a command transfer is initiated through
  1045. * sysfs interface when device is in suspend state.
  1046. */
  1047. if (!rc && !state) {
  1048. pr_warn_ratelimited("Command xfer attempted while device is in suspend state\n");
  1049. rc = -EPERM;
  1050. goto end;
  1051. }
  1052. if (rc || !state) {
  1053. DSI_ERR("[DSI] Invalid host state = %d rc = %d\n",
  1054. state, rc);
  1055. rc = -EPERM;
  1056. goto end;
  1057. }
  1058. SDE_EVT32(cmd_buf_len, recv_buf_len);
  1059. rc = dsi_display_cmd_rx(dsi_display, &cmd);
  1060. if (rc <= 0)
  1061. DSI_ERR("[DSI] Display command receive failed, rc=%d\n", rc);
  1062. if (ts)
  1063. *ts = cmd.ts;
  1064. end:
  1065. mutex_unlock(&dsi_display->display_lock);
  1066. return rc;
  1067. }
  1068. int dsi_display_soft_reset(void *display)
  1069. {
  1070. struct dsi_display *dsi_display;
  1071. struct dsi_display_ctrl *ctrl;
  1072. int rc = 0;
  1073. int i;
  1074. if (!display)
  1075. return -EINVAL;
  1076. dsi_display = display;
  1077. display_for_each_ctrl(i, dsi_display) {
  1078. ctrl = &dsi_display->ctrl[i];
  1079. rc = dsi_ctrl_soft_reset(ctrl->ctrl);
  1080. if (rc) {
  1081. DSI_ERR("[%s] failed to soft reset host_%d, rc=%d\n",
  1082. dsi_display->name, i, rc);
  1083. break;
  1084. }
  1085. }
  1086. return rc;
  1087. }
  1088. enum dsi_pixel_format dsi_display_get_dst_format(
  1089. struct drm_connector *connector,
  1090. void *display)
  1091. {
  1092. enum dsi_pixel_format format = DSI_PIXEL_FORMAT_MAX;
  1093. struct dsi_display *dsi_display = (struct dsi_display *)display;
  1094. if (!dsi_display || !dsi_display->panel) {
  1095. DSI_ERR("Invalid params(s) dsi_display %pK, panel %pK\n",
  1096. dsi_display,
  1097. ((dsi_display) ? dsi_display->panel : NULL));
  1098. return format;
  1099. }
  1100. format = dsi_display->panel->host_config.dst_format;
  1101. return format;
  1102. }
  1103. static void _dsi_display_setup_misr(struct dsi_display *display)
  1104. {
  1105. int i;
  1106. display_for_each_ctrl(i, display) {
  1107. dsi_ctrl_setup_misr(display->ctrl[i].ctrl,
  1108. display->misr_enable,
  1109. display->misr_frame_count);
  1110. }
  1111. }
  1112. int dsi_display_set_power(struct drm_connector *connector,
  1113. int power_mode, void *disp)
  1114. {
  1115. struct dsi_display *display = disp;
  1116. int rc = 0;
  1117. if (!display || !display->panel) {
  1118. DSI_ERR("invalid display/panel\n");
  1119. return -EINVAL;
  1120. }
  1121. switch (power_mode) {
  1122. case SDE_MODE_DPMS_LP1:
  1123. rc = dsi_panel_set_lp1(display->panel);
  1124. break;
  1125. case SDE_MODE_DPMS_LP2:
  1126. rc = dsi_panel_set_lp2(display->panel);
  1127. break;
  1128. case SDE_MODE_DPMS_ON:
  1129. if ((display->panel->power_mode == SDE_MODE_DPMS_LP1) ||
  1130. (display->panel->power_mode == SDE_MODE_DPMS_LP2))
  1131. rc = dsi_panel_set_nolp(display->panel);
  1132. break;
  1133. case SDE_MODE_DPMS_OFF:
  1134. default:
  1135. return rc;
  1136. }
  1137. SDE_EVT32(display->panel->power_mode, power_mode, rc);
  1138. DSI_DEBUG("Power mode transition from %d to %d %s",
  1139. display->panel->power_mode, power_mode,
  1140. rc ? "failed" : "successful");
  1141. if (!rc)
  1142. display->panel->power_mode = power_mode;
  1143. return rc;
  1144. }
  1145. #if IS_ENABLED(CONFIG_DEBUG_FS)
  1146. static bool dsi_display_is_te_based_esd(struct dsi_display *display)
  1147. {
  1148. u32 status_mode = 0;
  1149. if (!display->panel) {
  1150. DSI_ERR("Invalid panel data\n");
  1151. return false;
  1152. }
  1153. status_mode = display->panel->esd_config.status_mode;
  1154. if (status_mode == ESD_MODE_PANEL_TE &&
  1155. gpio_is_valid(display->disp_te_gpio))
  1156. return true;
  1157. return false;
  1158. }
  1159. static ssize_t debugfs_dump_info_read(struct file *file,
  1160. char __user *user_buf,
  1161. size_t user_len,
  1162. loff_t *ppos)
  1163. {
  1164. struct dsi_display *display = file->private_data;
  1165. struct dsi_mode_info *m;
  1166. char *buf;
  1167. u32 len = 0;
  1168. int i;
  1169. if (!display)
  1170. return -ENODEV;
  1171. if (*ppos)
  1172. return 0;
  1173. buf = kzalloc(SZ_4K, GFP_KERNEL);
  1174. if (!buf)
  1175. return -ENOMEM;
  1176. m = &display->config.video_timing;
  1177. len += snprintf(buf + len, (SZ_4K - len), "name = %s\n", display->name);
  1178. len += snprintf(buf + len, (SZ_4K - len),
  1179. "\tResolution = %d(%d|%d|%d|%d)x%d(%d|%d|%d|%d)@%dfps %llu Hz\n",
  1180. m->h_active, m->h_back_porch, m->h_front_porch, m->h_sync_width,
  1181. m->h_sync_polarity, m->v_active, m->v_back_porch, m->v_front_porch,
  1182. m->v_sync_width, m->v_sync_polarity, m->refresh_rate, m->clk_rate_hz);
  1183. display_for_each_ctrl(i, display) {
  1184. len += snprintf(buf + len, (SZ_4K - len),
  1185. "\tCTRL_%d:\n\t\tctrl = %s\n\t\tphy = %s\n",
  1186. i, display->ctrl[i].ctrl->name,
  1187. display->ctrl[i].phy->name);
  1188. }
  1189. len += snprintf(buf + len, (SZ_4K - len),
  1190. "\tPanel = %s\n", display->panel->name);
  1191. len += snprintf(buf + len, (SZ_4K - len),
  1192. "\tClock master = %s\n",
  1193. display->ctrl[display->clk_master_idx].ctrl->name);
  1194. if (len > user_len)
  1195. len = user_len;
  1196. if (copy_to_user(user_buf, buf, len)) {
  1197. kfree(buf);
  1198. return -EFAULT;
  1199. }
  1200. *ppos += len;
  1201. kfree(buf);
  1202. return len;
  1203. }
  1204. static ssize_t debugfs_misr_setup(struct file *file,
  1205. const char __user *user_buf,
  1206. size_t user_len,
  1207. loff_t *ppos)
  1208. {
  1209. struct dsi_display *display = file->private_data;
  1210. char *buf;
  1211. int rc = 0;
  1212. size_t len;
  1213. u32 enable, frame_count;
  1214. if (!display)
  1215. return -ENODEV;
  1216. if (*ppos)
  1217. return 0;
  1218. buf = kzalloc(MISR_BUFF_SIZE, GFP_KERNEL);
  1219. if (!buf)
  1220. return -ENOMEM;
  1221. /* leave room for termination char */
  1222. len = min_t(size_t, user_len, MISR_BUFF_SIZE - 1);
  1223. if (copy_from_user(buf, user_buf, len)) {
  1224. rc = -EINVAL;
  1225. goto error;
  1226. }
  1227. buf[len] = '\0'; /* terminate the string */
  1228. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2) {
  1229. rc = -EINVAL;
  1230. goto error;
  1231. }
  1232. display->misr_enable = enable;
  1233. display->misr_frame_count = frame_count;
  1234. mutex_lock(&display->display_lock);
  1235. if (!display->hw_ownership) {
  1236. DSI_DEBUG("[%s] op not supported due to HW unavailability\n",
  1237. display->name);
  1238. rc = -EOPNOTSUPP;
  1239. goto unlock;
  1240. }
  1241. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  1242. DSI_CORE_CLK, DSI_CLK_ON);
  1243. if (rc) {
  1244. DSI_ERR("[%s] failed to enable DSI core clocks, rc=%d\n",
  1245. display->name, rc);
  1246. goto unlock;
  1247. }
  1248. _dsi_display_setup_misr(display);
  1249. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  1250. DSI_CORE_CLK, DSI_CLK_OFF);
  1251. if (rc) {
  1252. DSI_ERR("[%s] failed to disable DSI core clocks, rc=%d\n",
  1253. display->name, rc);
  1254. goto unlock;
  1255. }
  1256. rc = user_len;
  1257. unlock:
  1258. mutex_unlock(&display->display_lock);
  1259. error:
  1260. kfree(buf);
  1261. return rc;
  1262. }
  1263. static ssize_t debugfs_misr_read(struct file *file,
  1264. char __user *user_buf,
  1265. size_t user_len,
  1266. loff_t *ppos)
  1267. {
  1268. struct dsi_display *display = file->private_data;
  1269. char *buf;
  1270. u32 len = 0;
  1271. int rc = 0;
  1272. struct dsi_ctrl *dsi_ctrl;
  1273. int i;
  1274. u32 misr;
  1275. size_t max_len = min_t(size_t, user_len, MISR_BUFF_SIZE);
  1276. if (!display)
  1277. return -ENODEV;
  1278. if (*ppos)
  1279. return 0;
  1280. buf = kzalloc(max_len, GFP_KERNEL);
  1281. if (ZERO_OR_NULL_PTR(buf))
  1282. return -ENOMEM;
  1283. mutex_lock(&display->display_lock);
  1284. if (!display->hw_ownership) {
  1285. DSI_DEBUG("[%s] op not supported due to HW unavailability\n",
  1286. display->name);
  1287. rc = -EOPNOTSUPP;
  1288. goto error;
  1289. }
  1290. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  1291. DSI_CORE_CLK, DSI_CLK_ON);
  1292. if (rc) {
  1293. DSI_ERR("[%s] failed to enable DSI core clocks, rc=%d\n",
  1294. display->name, rc);
  1295. goto error;
  1296. }
  1297. display_for_each_ctrl(i, display) {
  1298. dsi_ctrl = display->ctrl[i].ctrl;
  1299. misr = dsi_ctrl_collect_misr(display->ctrl[i].ctrl);
  1300. len += snprintf((buf + len), max_len - len,
  1301. "DSI_%d MISR: 0x%x\n", dsi_ctrl->cell_index, misr);
  1302. if (len >= max_len)
  1303. break;
  1304. }
  1305. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  1306. DSI_CORE_CLK, DSI_CLK_OFF);
  1307. if (rc) {
  1308. DSI_ERR("[%s] failed to disable DSI core clocks, rc=%d\n",
  1309. display->name, rc);
  1310. goto error;
  1311. }
  1312. if (copy_to_user(user_buf, buf, max_len)) {
  1313. rc = -EFAULT;
  1314. goto error;
  1315. }
  1316. *ppos += len;
  1317. error:
  1318. mutex_unlock(&display->display_lock);
  1319. kfree(buf);
  1320. return len;
  1321. }
  1322. static ssize_t debugfs_esd_trigger_check(struct file *file,
  1323. const char __user *user_buf,
  1324. size_t user_len,
  1325. loff_t *ppos)
  1326. {
  1327. struct dsi_display *display = file->private_data;
  1328. char *buf;
  1329. int rc = 0;
  1330. struct drm_panel_esd_config *esd_config = &display->panel->esd_config;
  1331. u32 esd_trigger;
  1332. size_t len;
  1333. if (!display)
  1334. return -ENODEV;
  1335. if (*ppos)
  1336. return 0;
  1337. if (user_len > sizeof(u32))
  1338. return -EINVAL;
  1339. if (!user_len || !user_buf)
  1340. return -EINVAL;
  1341. if (!display->panel ||
  1342. atomic_read(&display->panel->esd_recovery_pending))
  1343. return user_len;
  1344. if (!esd_config->esd_enabled) {
  1345. DSI_ERR("ESD feature is not enabled\n");
  1346. return -EINVAL;
  1347. }
  1348. buf = kzalloc(ESD_TRIGGER_STRING_MAX_LEN, GFP_KERNEL);
  1349. if (!buf)
  1350. return -ENOMEM;
  1351. len = min_t(size_t, user_len, ESD_TRIGGER_STRING_MAX_LEN - 1);
  1352. if (copy_from_user(buf, user_buf, len)) {
  1353. rc = -EINVAL;
  1354. goto error;
  1355. }
  1356. buf[len] = '\0'; /* terminate the string */
  1357. if (kstrtouint(buf, 10, &esd_trigger)) {
  1358. rc = -EINVAL;
  1359. goto error;
  1360. }
  1361. if (esd_trigger != 1) {
  1362. rc = -EINVAL;
  1363. goto error;
  1364. }
  1365. display->esd_trigger = esd_trigger;
  1366. mutex_lock(&display->display_lock);
  1367. if (!display->hw_ownership) {
  1368. DSI_DEBUG("[%s] op not supported due to HW unavailability\n",
  1369. display->name);
  1370. rc = -EOPNOTSUPP;
  1371. goto unlock;
  1372. }
  1373. if (display->esd_trigger) {
  1374. struct dsi_panel *panel = display->panel;
  1375. DSI_INFO("ESD attack triggered by user\n");
  1376. rc = panel->panel_ops.trigger_esd_attack(panel);
  1377. if (rc) {
  1378. DSI_ERR("Failed to trigger ESD attack\n");
  1379. goto error;
  1380. }
  1381. }
  1382. rc = len;
  1383. unlock:
  1384. mutex_unlock(&display->display_lock);
  1385. error:
  1386. kfree(buf);
  1387. return rc;
  1388. }
  1389. static ssize_t debugfs_alter_esd_check_mode(struct file *file,
  1390. const char __user *user_buf,
  1391. size_t user_len,
  1392. loff_t *ppos)
  1393. {
  1394. struct dsi_display *display = file->private_data;
  1395. struct drm_panel_esd_config *esd_config;
  1396. char *buf;
  1397. int rc = 0;
  1398. size_t len;
  1399. if (!display)
  1400. return -ENODEV;
  1401. if (*ppos)
  1402. return 0;
  1403. buf = kzalloc(ESD_MODE_STRING_MAX_LEN, GFP_KERNEL);
  1404. if (ZERO_OR_NULL_PTR(buf))
  1405. return -ENOMEM;
  1406. len = min_t(size_t, user_len, ESD_MODE_STRING_MAX_LEN - 1);
  1407. if (copy_from_user(buf, user_buf, len)) {
  1408. rc = -EINVAL;
  1409. goto error;
  1410. }
  1411. buf[len] = '\0'; /* terminate the string */
  1412. if (!display->panel) {
  1413. rc = -EINVAL;
  1414. goto error;
  1415. }
  1416. esd_config = &display->panel->esd_config;
  1417. if (!esd_config) {
  1418. DSI_ERR("Invalid panel esd config\n");
  1419. rc = -EINVAL;
  1420. goto error;
  1421. }
  1422. if (!esd_config->esd_enabled) {
  1423. rc = -EINVAL;
  1424. goto error;
  1425. }
  1426. if (!strcmp(buf, "te_signal_check\n")) {
  1427. DSI_INFO("TE based ESD check for panels is not allowed\n");
  1428. rc = -EINVAL;
  1429. goto error;
  1430. }
  1431. if (!strcmp(buf, "reg_read\n")) {
  1432. DSI_INFO("ESD check is switched to reg read by user\n");
  1433. rc = dsi_panel_parse_esd_reg_read_configs(display->panel);
  1434. if (rc) {
  1435. DSI_ERR("failed to alter esd check mode,rc=%d\n",
  1436. rc);
  1437. rc = user_len;
  1438. goto error;
  1439. }
  1440. esd_config->status_mode = ESD_MODE_REG_READ;
  1441. if (dsi_display_is_te_based_esd(display))
  1442. dsi_display_change_te_irq_status(display, false);
  1443. }
  1444. if (!strcmp(buf, "esd_sw_sim_success\n"))
  1445. esd_config->status_mode = ESD_MODE_SW_SIM_SUCCESS;
  1446. if (!strcmp(buf, "esd_sw_sim_failure\n"))
  1447. esd_config->status_mode = ESD_MODE_SW_SIM_FAILURE;
  1448. rc = len;
  1449. error:
  1450. kfree(buf);
  1451. return rc;
  1452. }
  1453. static ssize_t debugfs_read_esd_check_mode(struct file *file,
  1454. char __user *user_buf,
  1455. size_t user_len,
  1456. loff_t *ppos)
  1457. {
  1458. struct dsi_display *display = file->private_data;
  1459. struct drm_panel_esd_config *esd_config;
  1460. char *buf;
  1461. int rc = 0;
  1462. size_t len = 0;
  1463. if (!display)
  1464. return -ENODEV;
  1465. if (*ppos)
  1466. return 0;
  1467. if (!display->panel) {
  1468. DSI_ERR("invalid panel data\n");
  1469. return -EINVAL;
  1470. }
  1471. buf = kzalloc(ESD_MODE_STRING_MAX_LEN, GFP_KERNEL);
  1472. if (ZERO_OR_NULL_PTR(buf))
  1473. return -ENOMEM;
  1474. esd_config = &display->panel->esd_config;
  1475. if (!esd_config) {
  1476. DSI_ERR("Invalid panel esd config\n");
  1477. rc = -EINVAL;
  1478. goto error;
  1479. }
  1480. len = min_t(size_t, user_len, ESD_MODE_STRING_MAX_LEN - 1);
  1481. if (!esd_config->esd_enabled) {
  1482. rc = snprintf(buf, len, "ESD feature not enabled");
  1483. goto output_mode;
  1484. }
  1485. switch (esd_config->status_mode) {
  1486. case ESD_MODE_REG_READ:
  1487. rc = snprintf(buf, len, "reg_read");
  1488. break;
  1489. case ESD_MODE_PANEL_TE:
  1490. rc = snprintf(buf, len, "te_signal_check");
  1491. break;
  1492. case ESD_MODE_SW_SIM_FAILURE:
  1493. rc = snprintf(buf, len, "esd_sw_sim_failure");
  1494. break;
  1495. case ESD_MODE_SW_SIM_SUCCESS:
  1496. rc = snprintf(buf, len, "esd_sw_sim_success");
  1497. break;
  1498. default:
  1499. rc = snprintf(buf, len, "invalid");
  1500. break;
  1501. }
  1502. output_mode:
  1503. if (!rc) {
  1504. rc = -EINVAL;
  1505. goto error;
  1506. }
  1507. if (copy_to_user(user_buf, buf, len)) {
  1508. rc = -EFAULT;
  1509. goto error;
  1510. }
  1511. *ppos += len;
  1512. error:
  1513. kfree(buf);
  1514. return len;
  1515. }
  1516. static ssize_t debugfs_update_cmd_scheduling_params(struct file *file,
  1517. const char __user *user_buf,
  1518. size_t user_len,
  1519. loff_t *ppos)
  1520. {
  1521. struct dsi_display *display = file->private_data;
  1522. struct dsi_display_ctrl *display_ctrl;
  1523. char *buf;
  1524. int rc = 0;
  1525. u32 line = 0, window = 0;
  1526. size_t len;
  1527. int i;
  1528. if (!display)
  1529. return -ENODEV;
  1530. if (*ppos)
  1531. return 0;
  1532. buf = kzalloc(256, GFP_KERNEL);
  1533. if (ZERO_OR_NULL_PTR(buf))
  1534. return -ENOMEM;
  1535. len = min_t(size_t, user_len, 255);
  1536. if (copy_from_user(buf, user_buf, len)) {
  1537. rc = -EINVAL;
  1538. goto error;
  1539. }
  1540. buf[len] = '\0'; /* terminate the string */
  1541. if (sscanf(buf, "%d %d", &line, &window) != 2)
  1542. return -EFAULT;
  1543. display_for_each_ctrl(i, display) {
  1544. struct dsi_ctrl *ctrl;
  1545. display_ctrl = &display->ctrl[i];
  1546. if (!display_ctrl->ctrl)
  1547. continue;
  1548. ctrl = display_ctrl->ctrl;
  1549. ctrl->host_config.common_config.dma_sched_line = line;
  1550. ctrl->host_config.common_config.dma_sched_window = window;
  1551. }
  1552. rc = len;
  1553. error:
  1554. kfree(buf);
  1555. return rc;
  1556. }
  1557. static ssize_t debugfs_read_cmd_scheduling_params(struct file *file,
  1558. char __user *user_buf,
  1559. size_t user_len,
  1560. loff_t *ppos)
  1561. {
  1562. struct dsi_display *display = file->private_data;
  1563. struct dsi_display_ctrl *m_ctrl;
  1564. struct dsi_ctrl *ctrl;
  1565. char *buf;
  1566. u32 len = 0;
  1567. int rc = 0;
  1568. size_t max_len = min_t(size_t, user_len, SZ_4K);
  1569. if (!display)
  1570. return -ENODEV;
  1571. if (*ppos)
  1572. return 0;
  1573. m_ctrl = &display->ctrl[display->cmd_master_idx];
  1574. ctrl = m_ctrl->ctrl;
  1575. buf = kzalloc(max_len, GFP_KERNEL);
  1576. if (ZERO_OR_NULL_PTR(buf))
  1577. return -ENOMEM;
  1578. len += scnprintf(buf, max_len, "Schedule command window start: %d\n",
  1579. ctrl->host_config.common_config.dma_sched_line);
  1580. len += scnprintf((buf + len), max_len - len,
  1581. "Schedule command window width: %d\n",
  1582. ctrl->host_config.common_config.dma_sched_window);
  1583. if (len > max_len)
  1584. len = max_len;
  1585. if (copy_to_user(user_buf, buf, len)) {
  1586. rc = -EFAULT;
  1587. goto error;
  1588. }
  1589. *ppos += len;
  1590. error:
  1591. kfree(buf);
  1592. return len;
  1593. }
  1594. static const struct file_operations dump_info_fops = {
  1595. .open = simple_open,
  1596. .read = debugfs_dump_info_read,
  1597. };
  1598. static const struct file_operations misr_data_fops = {
  1599. .open = simple_open,
  1600. .read = debugfs_misr_read,
  1601. .write = debugfs_misr_setup,
  1602. };
  1603. static const struct file_operations esd_trigger_fops = {
  1604. .open = simple_open,
  1605. .write = debugfs_esd_trigger_check,
  1606. };
  1607. static const struct file_operations esd_check_mode_fops = {
  1608. .open = simple_open,
  1609. .write = debugfs_alter_esd_check_mode,
  1610. .read = debugfs_read_esd_check_mode,
  1611. };
  1612. static const struct file_operations dsi_command_scheduling_fops = {
  1613. .open = simple_open,
  1614. .write = debugfs_update_cmd_scheduling_params,
  1615. .read = debugfs_read_cmd_scheduling_params,
  1616. };
  1617. static int dsi_display_debugfs_init(struct dsi_display *display)
  1618. {
  1619. int rc = 0;
  1620. struct dentry *dir, *dump_file, *misr_data;
  1621. char name[MAX_NAME_SIZE];
  1622. char panel_name[SEC_PANEL_NAME_MAX_LEN];
  1623. char secondary_panel_str[] = "_secondary";
  1624. int i;
  1625. strlcpy(panel_name, display->name, SEC_PANEL_NAME_MAX_LEN);
  1626. if (strcmp(display->display_type, "secondary") == 0)
  1627. strlcat(panel_name, secondary_panel_str, SEC_PANEL_NAME_MAX_LEN);
  1628. dir = debugfs_create_dir(panel_name, NULL);
  1629. if (IS_ERR_OR_NULL(dir)) {
  1630. rc = PTR_ERR(dir);
  1631. DSI_ERR("[%s] debugfs create dir failed, rc = %d\n",
  1632. display->name, rc);
  1633. goto error;
  1634. }
  1635. dump_file = debugfs_create_file("dump_info",
  1636. 0400,
  1637. dir,
  1638. display,
  1639. &dump_info_fops);
  1640. if (IS_ERR_OR_NULL(dump_file)) {
  1641. rc = PTR_ERR(dump_file);
  1642. DSI_ERR("[%s] debugfs create dump info file failed, rc=%d\n",
  1643. display->name, rc);
  1644. goto error_remove_dir;
  1645. }
  1646. dump_file = debugfs_create_file("esd_trigger",
  1647. 0644,
  1648. dir,
  1649. display,
  1650. &esd_trigger_fops);
  1651. if (IS_ERR_OR_NULL(dump_file)) {
  1652. rc = PTR_ERR(dump_file);
  1653. DSI_ERR("[%s] debugfs for esd trigger file failed, rc=%d\n",
  1654. display->name, rc);
  1655. goto error_remove_dir;
  1656. }
  1657. dump_file = debugfs_create_file("esd_check_mode",
  1658. 0644,
  1659. dir,
  1660. display,
  1661. &esd_check_mode_fops);
  1662. if (IS_ERR_OR_NULL(dump_file)) {
  1663. rc = PTR_ERR(dump_file);
  1664. DSI_ERR("[%s] debugfs for esd check mode failed, rc=%d\n",
  1665. display->name, rc);
  1666. goto error_remove_dir;
  1667. }
  1668. dump_file = debugfs_create_file("cmd_sched_params",
  1669. 0644,
  1670. dir,
  1671. display,
  1672. &dsi_command_scheduling_fops);
  1673. if (IS_ERR_OR_NULL(dump_file)) {
  1674. rc = PTR_ERR(dump_file);
  1675. DSI_ERR("[%s] debugfs for cmd scheduling file failed, rc=%d\n",
  1676. display->name, rc);
  1677. goto error_remove_dir;
  1678. }
  1679. misr_data = debugfs_create_file("misr_data",
  1680. 0600,
  1681. dir,
  1682. display,
  1683. &misr_data_fops);
  1684. if (IS_ERR_OR_NULL(misr_data)) {
  1685. rc = PTR_ERR(misr_data);
  1686. DSI_ERR("[%s] debugfs create misr datafile failed, rc=%d\n",
  1687. display->name, rc);
  1688. goto error_remove_dir;
  1689. }
  1690. display_for_each_ctrl(i, display) {
  1691. struct msm_dsi_phy *phy = display->ctrl[i].phy;
  1692. if (!phy || !phy->name)
  1693. continue;
  1694. snprintf(name, ARRAY_SIZE(name),
  1695. "%s_allow_phy_power_off", phy->name);
  1696. debugfs_create_bool(name, 0600, dir, &phy->allow_phy_power_off);
  1697. snprintf(name, ARRAY_SIZE(name),
  1698. "%s_regulator_min_datarate_bps", phy->name);
  1699. debugfs_create_u32(name, 0600, dir, &phy->regulator_min_datarate_bps);
  1700. }
  1701. debugfs_create_bool("ulps_feature_enable", 0600, dir,
  1702. &display->panel->ulps_feature_enabled);
  1703. debugfs_create_bool("ulps_suspend_feature_enable", 0600, dir,
  1704. &display->panel->ulps_suspend_enabled);
  1705. debugfs_create_bool("ulps_status", 0400, dir, &display->ulps_enabled);
  1706. debugfs_create_u32("clk_gating_config", 0600, dir, &display->clk_gating_config);
  1707. display->root = dir;
  1708. dsi_parser_dbg_init(display->parser, dir);
  1709. return rc;
  1710. error_remove_dir:
  1711. debugfs_remove(dir);
  1712. error:
  1713. return rc;
  1714. }
  1715. static int dsi_display_debugfs_deinit(struct dsi_display *display)
  1716. {
  1717. if (display->root) {
  1718. debugfs_remove_recursive(display->root);
  1719. display->root = NULL;
  1720. }
  1721. return 0;
  1722. }
  1723. #else
  1724. static int dsi_display_debugfs_init(struct dsi_display *display)
  1725. {
  1726. return 0;
  1727. }
  1728. static int dsi_display_debugfs_deinit(struct dsi_display *display)
  1729. {
  1730. return 0;
  1731. }
  1732. #endif /* CONFIG_DEBUG_FS */
  1733. static void adjust_timing_by_ctrl_count(const struct dsi_display *display,
  1734. struct dsi_display_mode *mode)
  1735. {
  1736. struct dsi_host_common_cfg *host = &display->panel->host_config;
  1737. bool is_split_link = host->split_link.enabled;
  1738. u32 sublinks_count = host->split_link.num_sublinks;
  1739. if (is_split_link && sublinks_count > 1) {
  1740. mode->timing.h_active /= sublinks_count;
  1741. mode->timing.h_front_porch /= sublinks_count;
  1742. mode->timing.h_sync_width /= sublinks_count;
  1743. mode->timing.h_back_porch /= sublinks_count;
  1744. mode->timing.h_skew /= sublinks_count;
  1745. mode->pixel_clk_khz /= sublinks_count;
  1746. } else {
  1747. if (mode->priv_info->dsc_enabled)
  1748. mode->priv_info->dsc.config.pic_width =
  1749. mode->timing.h_active;
  1750. mode->timing.h_active /= display->ctrl_count;
  1751. mode->timing.h_front_porch /= display->ctrl_count;
  1752. mode->timing.h_sync_width /= display->ctrl_count;
  1753. mode->timing.h_back_porch /= display->ctrl_count;
  1754. mode->timing.h_skew /= display->ctrl_count;
  1755. mode->pixel_clk_khz /= display->ctrl_count;
  1756. }
  1757. }
  1758. static int dsi_display_is_ulps_req_valid(struct dsi_display *display,
  1759. bool enable)
  1760. {
  1761. /* TODO: make checks based on cont. splash */
  1762. DSI_DEBUG("checking ulps req validity\n");
  1763. if (atomic_read(&display->panel->esd_recovery_pending)) {
  1764. DSI_DEBUG("%s: ESD recovery sequence underway\n", __func__);
  1765. return false;
  1766. }
  1767. if (!dsi_panel_ulps_feature_enabled(display->panel) &&
  1768. !display->panel->ulps_suspend_enabled) {
  1769. DSI_DEBUG("%s: ULPS feature is not enabled\n", __func__);
  1770. return false;
  1771. }
  1772. if (!dsi_panel_initialized(display->panel) &&
  1773. !display->panel->ulps_suspend_enabled) {
  1774. DSI_DEBUG("%s: panel not yet initialized\n", __func__);
  1775. return false;
  1776. }
  1777. if (enable && display->ulps_enabled) {
  1778. DSI_DEBUG("ULPS already enabled\n");
  1779. return false;
  1780. } else if (!enable && !display->ulps_enabled) {
  1781. DSI_DEBUG("ULPS already disabled\n");
  1782. return false;
  1783. }
  1784. /*
  1785. * No need to enter ULPS when transitioning from splash screen to
  1786. * boot animation or trusted vm environments since it is expected
  1787. * that the clocks would be turned right back on.
  1788. */
  1789. if (enable && is_skip_op_required(display))
  1790. return false;
  1791. return true;
  1792. }
  1793. /**
  1794. * dsi_display_set_ulps() - set ULPS state for DSI lanes.
  1795. * @dsi_display: DSI display handle.
  1796. * @enable: enable/disable ULPS.
  1797. *
  1798. * ULPS can be enabled/disabled after DSI host engine is turned on.
  1799. *
  1800. * Return: error code.
  1801. */
  1802. static int dsi_display_set_ulps(struct dsi_display *display, bool enable)
  1803. {
  1804. int rc = 0;
  1805. int i = 0;
  1806. struct dsi_display_ctrl *m_ctrl, *ctrl;
  1807. if (!display) {
  1808. DSI_ERR("Invalid params\n");
  1809. return -EINVAL;
  1810. }
  1811. if (!dsi_display_is_ulps_req_valid(display, enable)) {
  1812. DSI_DEBUG("%s: skipping ULPS config, enable=%d\n",
  1813. __func__, enable);
  1814. return 0;
  1815. }
  1816. m_ctrl = &display->ctrl[display->cmd_master_idx];
  1817. /*
  1818. * ULPS entry-exit can be either through the DSI controller or
  1819. * the DSI PHY depending on hardware variation. For some chipsets,
  1820. * both controller version and phy version ulps entry-exit ops can
  1821. * be present. To handle such cases, send ulps request through PHY,
  1822. * if ulps request is handled in PHY, then no need to send request
  1823. * through controller.
  1824. */
  1825. rc = dsi_phy_set_ulps(m_ctrl->phy, &display->config, enable,
  1826. display->clamp_enabled);
  1827. if (rc == DSI_PHY_ULPS_ERROR) {
  1828. DSI_ERR("Ulps PHY state change(%d) failed\n", enable);
  1829. return -EINVAL;
  1830. }
  1831. else if (rc == DSI_PHY_ULPS_HANDLED) {
  1832. display_for_each_ctrl(i, display) {
  1833. ctrl = &display->ctrl[i];
  1834. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1835. continue;
  1836. rc = dsi_phy_set_ulps(ctrl->phy, &display->config,
  1837. enable, display->clamp_enabled);
  1838. if (rc == DSI_PHY_ULPS_ERROR) {
  1839. DSI_ERR("Ulps PHY state change(%d) failed\n",
  1840. enable);
  1841. return -EINVAL;
  1842. }
  1843. }
  1844. }
  1845. else if (rc == DSI_PHY_ULPS_NOT_HANDLED) {
  1846. rc = dsi_ctrl_set_ulps(m_ctrl->ctrl, enable);
  1847. if (rc) {
  1848. DSI_ERR("Ulps controller state change(%d) failed\n",
  1849. enable);
  1850. return rc;
  1851. }
  1852. display_for_each_ctrl(i, display) {
  1853. ctrl = &display->ctrl[i];
  1854. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1855. continue;
  1856. rc = dsi_ctrl_set_ulps(ctrl->ctrl, enable);
  1857. if (rc) {
  1858. DSI_ERR("Ulps controller state change(%d) failed\n",
  1859. enable);
  1860. return rc;
  1861. }
  1862. }
  1863. }
  1864. display->ulps_enabled = enable;
  1865. return 0;
  1866. }
  1867. /**
  1868. * dsi_display_set_clamp() - set clamp state for DSI IO.
  1869. * @dsi_display: DSI display handle.
  1870. * @enable: enable/disable clamping.
  1871. *
  1872. * Return: error code.
  1873. */
  1874. static int dsi_display_set_clamp(struct dsi_display *display, bool enable)
  1875. {
  1876. int rc = 0;
  1877. int i = 0;
  1878. struct dsi_display_ctrl *m_ctrl, *ctrl;
  1879. bool ulps_enabled = false;
  1880. if (!display) {
  1881. DSI_ERR("Invalid params\n");
  1882. return -EINVAL;
  1883. }
  1884. m_ctrl = &display->ctrl[display->cmd_master_idx];
  1885. ulps_enabled = display->ulps_enabled;
  1886. /*
  1887. * Clamp control can be either through the DSI controller or
  1888. * the DSI PHY depending on hardware variation
  1889. */
  1890. rc = dsi_ctrl_set_clamp_state(m_ctrl->ctrl, enable, ulps_enabled);
  1891. if (rc) {
  1892. DSI_ERR("DSI ctrl clamp state change(%d) failed\n", enable);
  1893. return rc;
  1894. }
  1895. rc = dsi_phy_set_clamp_state(m_ctrl->phy, enable);
  1896. if (rc) {
  1897. DSI_ERR("DSI phy clamp state change(%d) failed\n", enable);
  1898. return rc;
  1899. }
  1900. display_for_each_ctrl(i, display) {
  1901. ctrl = &display->ctrl[i];
  1902. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1903. continue;
  1904. rc = dsi_ctrl_set_clamp_state(ctrl->ctrl, enable, ulps_enabled);
  1905. if (rc) {
  1906. DSI_ERR("DSI Clamp state change(%d) failed\n", enable);
  1907. return rc;
  1908. }
  1909. rc = dsi_phy_set_clamp_state(ctrl->phy, enable);
  1910. if (rc) {
  1911. DSI_ERR("DSI phy clamp state change(%d) failed\n",
  1912. enable);
  1913. return rc;
  1914. }
  1915. DSI_DEBUG("Clamps %s for ctrl%d\n",
  1916. enable ? "enabled" : "disabled", i);
  1917. }
  1918. display->clamp_enabled = enable;
  1919. return 0;
  1920. }
  1921. /**
  1922. * dsi_display_setup_ctrl() - setup DSI controller.
  1923. * @dsi_display: DSI display handle.
  1924. *
  1925. * Return: error code.
  1926. */
  1927. static int dsi_display_ctrl_setup(struct dsi_display *display)
  1928. {
  1929. int rc = 0;
  1930. int i = 0;
  1931. struct dsi_display_ctrl *ctrl, *m_ctrl;
  1932. if (!display) {
  1933. DSI_ERR("Invalid params\n");
  1934. return -EINVAL;
  1935. }
  1936. m_ctrl = &display->ctrl[display->cmd_master_idx];
  1937. rc = dsi_ctrl_setup(m_ctrl->ctrl);
  1938. if (rc) {
  1939. DSI_ERR("DSI controller setup failed\n");
  1940. return rc;
  1941. }
  1942. display_for_each_ctrl(i, display) {
  1943. ctrl = &display->ctrl[i];
  1944. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1945. continue;
  1946. rc = dsi_ctrl_setup(ctrl->ctrl);
  1947. if (rc) {
  1948. DSI_ERR("DSI controller setup failed\n");
  1949. return rc;
  1950. }
  1951. }
  1952. return 0;
  1953. }
  1954. static int dsi_display_phy_enable(struct dsi_display *display);
  1955. /**
  1956. * dsi_display_phy_idle_on() - enable DSI PHY while coming out of idle screen.
  1957. * @dsi_display: DSI display handle.
  1958. * @mmss_clamp: True if clamp is enabled.
  1959. *
  1960. * Return: error code.
  1961. */
  1962. static int dsi_display_phy_idle_on(struct dsi_display *display,
  1963. bool mmss_clamp)
  1964. {
  1965. int rc = 0;
  1966. int i = 0;
  1967. struct dsi_display_ctrl *m_ctrl, *ctrl;
  1968. if (!display) {
  1969. DSI_ERR("Invalid params\n");
  1970. return -EINVAL;
  1971. }
  1972. if (mmss_clamp && !display->phy_idle_power_off) {
  1973. dsi_display_phy_enable(display);
  1974. return 0;
  1975. }
  1976. m_ctrl = &display->ctrl[display->cmd_master_idx];
  1977. rc = dsi_phy_idle_ctrl(m_ctrl->phy, true);
  1978. if (rc) {
  1979. DSI_ERR("DSI controller setup failed\n");
  1980. return rc;
  1981. }
  1982. display_for_each_ctrl(i, display) {
  1983. ctrl = &display->ctrl[i];
  1984. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1985. continue;
  1986. rc = dsi_phy_idle_ctrl(ctrl->phy, true);
  1987. if (rc) {
  1988. DSI_ERR("DSI controller setup failed\n");
  1989. return rc;
  1990. }
  1991. }
  1992. display->phy_idle_power_off = false;
  1993. return 0;
  1994. }
  1995. /**
  1996. * dsi_display_phy_idle_off() - disable DSI PHY while going to idle screen.
  1997. * @dsi_display: DSI display handle.
  1998. *
  1999. * Return: error code.
  2000. */
  2001. static int dsi_display_phy_idle_off(struct dsi_display *display)
  2002. {
  2003. int rc = 0;
  2004. int i = 0;
  2005. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2006. if (!display) {
  2007. DSI_ERR("Invalid params\n");
  2008. return -EINVAL;
  2009. }
  2010. display_for_each_ctrl(i, display) {
  2011. struct msm_dsi_phy *phy = display->ctrl[i].phy;
  2012. if (!phy)
  2013. continue;
  2014. if (!phy->allow_phy_power_off) {
  2015. DSI_DEBUG("phy doesn't support this feature\n");
  2016. return 0;
  2017. }
  2018. }
  2019. m_ctrl = &display->ctrl[display->cmd_master_idx];
  2020. rc = dsi_phy_idle_ctrl(m_ctrl->phy, false);
  2021. if (rc) {
  2022. DSI_ERR("[%s] failed to enable cmd engine, rc=%d\n",
  2023. display->name, rc);
  2024. return rc;
  2025. }
  2026. display_for_each_ctrl(i, display) {
  2027. ctrl = &display->ctrl[i];
  2028. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2029. continue;
  2030. rc = dsi_phy_idle_ctrl(ctrl->phy, false);
  2031. if (rc) {
  2032. DSI_ERR("DSI controller setup failed\n");
  2033. return rc;
  2034. }
  2035. }
  2036. display->phy_idle_power_off = true;
  2037. return 0;
  2038. }
  2039. void dsi_display_enable_event(struct drm_connector *connector,
  2040. struct dsi_display *display,
  2041. uint32_t event_idx, struct dsi_event_cb_info *event_info,
  2042. bool enable)
  2043. {
  2044. uint32_t irq_status_idx = DSI_STATUS_INTERRUPT_COUNT;
  2045. int i;
  2046. if (!display) {
  2047. DSI_ERR("invalid display\n");
  2048. return;
  2049. }
  2050. if (event_info)
  2051. event_info->event_idx = event_idx;
  2052. switch (event_idx) {
  2053. case SDE_CONN_EVENT_VID_DONE:
  2054. irq_status_idx = DSI_SINT_VIDEO_MODE_FRAME_DONE;
  2055. break;
  2056. case SDE_CONN_EVENT_CMD_DONE:
  2057. irq_status_idx = DSI_SINT_CMD_FRAME_DONE;
  2058. break;
  2059. case SDE_CONN_EVENT_VID_FIFO_OVERFLOW:
  2060. case SDE_CONN_EVENT_CMD_FIFO_UNDERFLOW:
  2061. if (event_info) {
  2062. display_for_each_ctrl(i, display)
  2063. display->ctrl[i].ctrl->recovery_cb =
  2064. *event_info;
  2065. }
  2066. break;
  2067. case SDE_CONN_EVENT_PANEL_ID:
  2068. if (event_info)
  2069. display_for_each_ctrl(i, display)
  2070. display->ctrl[i].ctrl->panel_id_cb
  2071. = *event_info;
  2072. dsi_display_panel_id_notification(display);
  2073. break;
  2074. default:
  2075. /* nothing to do */
  2076. DSI_DEBUG("[%s] unhandled event %d\n", display->name, event_idx);
  2077. return;
  2078. }
  2079. if (enable) {
  2080. display_for_each_ctrl(i, display)
  2081. dsi_ctrl_enable_status_interrupt(
  2082. display->ctrl[i].ctrl, irq_status_idx,
  2083. event_info);
  2084. } else {
  2085. display_for_each_ctrl(i, display)
  2086. dsi_ctrl_disable_status_interrupt(
  2087. display->ctrl[i].ctrl, irq_status_idx);
  2088. }
  2089. }
  2090. static int dsi_display_ctrl_power_on(struct dsi_display *display)
  2091. {
  2092. int rc = 0;
  2093. int i;
  2094. struct dsi_display_ctrl *ctrl;
  2095. /* Sequence does not matter for split dsi usecases */
  2096. display_for_each_ctrl(i, display) {
  2097. ctrl = &display->ctrl[i];
  2098. if (!ctrl->ctrl)
  2099. continue;
  2100. rc = dsi_ctrl_set_power_state(ctrl->ctrl,
  2101. DSI_CTRL_POWER_VREG_ON);
  2102. if (rc) {
  2103. DSI_ERR("[%s] Failed to set power state, rc=%d\n",
  2104. ctrl->ctrl->name, rc);
  2105. goto error;
  2106. }
  2107. }
  2108. return rc;
  2109. error:
  2110. for (i = i - 1; i >= 0; i--) {
  2111. ctrl = &display->ctrl[i];
  2112. if (!ctrl->ctrl)
  2113. continue;
  2114. (void)dsi_ctrl_set_power_state(ctrl->ctrl,
  2115. DSI_CTRL_POWER_VREG_OFF);
  2116. }
  2117. return rc;
  2118. }
  2119. static int dsi_display_ctrl_power_off(struct dsi_display *display)
  2120. {
  2121. int rc = 0;
  2122. int i;
  2123. struct dsi_display_ctrl *ctrl;
  2124. /* Sequence does not matter for split dsi usecases */
  2125. display_for_each_ctrl(i, display) {
  2126. ctrl = &display->ctrl[i];
  2127. if (!ctrl->ctrl)
  2128. continue;
  2129. rc = dsi_ctrl_set_power_state(ctrl->ctrl,
  2130. DSI_CTRL_POWER_VREG_OFF);
  2131. if (rc) {
  2132. DSI_ERR("[%s] Failed to power off, rc=%d\n",
  2133. ctrl->ctrl->name, rc);
  2134. goto error;
  2135. }
  2136. }
  2137. error:
  2138. return rc;
  2139. }
  2140. static void dsi_display_parse_cmdline_topology(struct dsi_display *display,
  2141. unsigned int display_type)
  2142. {
  2143. char *boot_str = NULL;
  2144. char *str = NULL;
  2145. char *sw_te = NULL;
  2146. unsigned long cmdline_topology = NO_OVERRIDE;
  2147. unsigned long cmdline_timing = NO_OVERRIDE;
  2148. if (display_type >= MAX_DSI_ACTIVE_DISPLAY) {
  2149. DSI_ERR("display_type=%d not supported\n", display_type);
  2150. goto end;
  2151. }
  2152. if (display_type == DSI_PRIMARY)
  2153. boot_str = dsi_display_primary;
  2154. else
  2155. boot_str = dsi_display_secondary;
  2156. sw_te = strnstr(boot_str, ":sim-swte", strlen(boot_str));
  2157. if (sw_te)
  2158. display->sw_te_using_wd = true;
  2159. str = strnstr(boot_str, ":config", strlen(boot_str));
  2160. if (str) {
  2161. if (sscanf(str, ":config%lu", &cmdline_topology) != 1) {
  2162. DSI_ERR("invalid config index override: %s\n",
  2163. boot_str);
  2164. goto end;
  2165. }
  2166. }
  2167. str = strnstr(boot_str, ":timing", strlen(boot_str));
  2168. if (str) {
  2169. if (sscanf(str, ":timing%lu", &cmdline_timing) != 1) {
  2170. DSI_ERR("invalid timing index override: %s\n",
  2171. boot_str);
  2172. cmdline_topology = NO_OVERRIDE;
  2173. goto end;
  2174. }
  2175. }
  2176. DSI_DEBUG("successfully parsed command line topology and timing\n");
  2177. end:
  2178. display->cmdline_topology = cmdline_topology;
  2179. display->cmdline_timing = cmdline_timing;
  2180. }
  2181. /**
  2182. * dsi_display_parse_boot_display_selection()- Parse DSI boot display name
  2183. *
  2184. * Return: returns error status
  2185. */
  2186. static int dsi_display_parse_boot_display_selection(void)
  2187. {
  2188. char *pos = NULL;
  2189. char disp_buf[MAX_CMDLINE_PARAM_LEN] = {'\0'};
  2190. int i, j;
  2191. for (i = 0; i < MAX_DSI_ACTIVE_DISPLAY; i++) {
  2192. strlcpy(disp_buf, boot_displays[i].boot_param,
  2193. MAX_CMDLINE_PARAM_LEN);
  2194. pos = strnstr(disp_buf, ":", strlen(disp_buf));
  2195. /* Use ':' as a delimiter to retrieve the display name */
  2196. if (!pos) {
  2197. DSI_DEBUG("display name[%s]is not valid\n", disp_buf);
  2198. continue;
  2199. }
  2200. for (j = 0; (disp_buf + j) < pos; j++)
  2201. boot_displays[i].name[j] = *(disp_buf + j);
  2202. boot_displays[i].name[j] = '\0';
  2203. boot_displays[i].boot_disp_en = true;
  2204. }
  2205. return 0;
  2206. }
  2207. static int dsi_display_phy_power_on(struct dsi_display *display)
  2208. {
  2209. int rc = 0;
  2210. int i;
  2211. struct dsi_display_ctrl *ctrl;
  2212. /* Sequence does not matter for split dsi usecases */
  2213. display_for_each_ctrl(i, display) {
  2214. ctrl = &display->ctrl[i];
  2215. if (!ctrl->ctrl)
  2216. continue;
  2217. rc = dsi_phy_set_power_state(ctrl->phy, true);
  2218. if (rc) {
  2219. DSI_ERR("[%s] Failed to set power state, rc=%d\n",
  2220. ctrl->phy->name, rc);
  2221. goto error;
  2222. }
  2223. }
  2224. return rc;
  2225. error:
  2226. for (i = i - 1; i >= 0; i--) {
  2227. ctrl = &display->ctrl[i];
  2228. if (!ctrl->phy)
  2229. continue;
  2230. (void)dsi_phy_set_power_state(ctrl->phy, false);
  2231. }
  2232. return rc;
  2233. }
  2234. static int dsi_display_phy_power_off(struct dsi_display *display)
  2235. {
  2236. int rc = 0;
  2237. int i;
  2238. struct dsi_display_ctrl *ctrl;
  2239. /* Sequence does not matter for split dsi usecases */
  2240. display_for_each_ctrl(i, display) {
  2241. ctrl = &display->ctrl[i];
  2242. if (!ctrl->phy)
  2243. continue;
  2244. rc = dsi_phy_set_power_state(ctrl->phy, false);
  2245. if (rc) {
  2246. DSI_ERR("[%s] Failed to power off, rc=%d\n",
  2247. ctrl->ctrl->name, rc);
  2248. goto error;
  2249. }
  2250. }
  2251. error:
  2252. return rc;
  2253. }
  2254. static int dsi_display_set_clk_src(struct dsi_display *display, bool set_xo)
  2255. {
  2256. int rc = 0;
  2257. int i;
  2258. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2259. struct dsi_ctrl_clk_info *info;
  2260. if (display->trusted_vm_env)
  2261. return 0;
  2262. /*
  2263. * In case of split DSI usecases, the clock for master controller should
  2264. * be enabled before the other controller. Master controller in the
  2265. * clock context refers to the controller that sources the clock. While turning off the
  2266. * clocks, the source is set to xo.
  2267. */
  2268. m_ctrl = &display->ctrl[display->clk_master_idx];
  2269. info = &m_ctrl->ctrl->clk_info;
  2270. if (!set_xo)
  2271. rc = dsi_ctrl_set_clock_source(m_ctrl->ctrl, &display->clock_info.pll_clks);
  2272. else if ((info->xo_clk.byte_clk) && (info->xo_clk.pixel_clk))
  2273. rc = dsi_ctrl_set_clock_source(m_ctrl->ctrl, &info->xo_clk);
  2274. if (rc) {
  2275. DSI_ERR("[%s] failed to set source clocks for master, rc=%d\n", display->name, rc);
  2276. return rc;
  2277. }
  2278. /* Set source for the rest of the controllers */
  2279. display_for_each_ctrl(i, display) {
  2280. ctrl = &display->ctrl[i];
  2281. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2282. continue;
  2283. info = &ctrl->ctrl->clk_info;
  2284. if (!set_xo)
  2285. rc = dsi_ctrl_set_clock_source(ctrl->ctrl, &display->clock_info.pll_clks);
  2286. else if ((info->xo_clk.byte_clk) && (info->xo_clk.pixel_clk))
  2287. rc = dsi_ctrl_set_clock_source(ctrl->ctrl, &info->xo_clk);
  2288. if (rc) {
  2289. DSI_ERR("[%s] failed to set source clocks, rc=%d\n", display->name, rc);
  2290. return rc;
  2291. }
  2292. }
  2293. return 0;
  2294. }
  2295. static int dsi_display_phy_pll_enable(struct dsi_display *display)
  2296. {
  2297. int rc = 0;
  2298. struct dsi_display_ctrl *m_ctrl;
  2299. m_ctrl = &display->ctrl[display->clk_master_idx];
  2300. if (!m_ctrl->phy) {
  2301. DSI_ERR("[%s] PHY not found\n", display->name);
  2302. return -EINVAL;
  2303. }
  2304. /*
  2305. * It is recommended to turn on the PLL before switching parent
  2306. * of RCG to PLL because when RCG is on, both the old and new
  2307. * sources should be on while switching the RCG parent.
  2308. *
  2309. * Note: Branch clocks and in turn RCG might not get turned off
  2310. * during clock disable sequence if there is a vote from dispcc
  2311. * or any of its other consumers.
  2312. */
  2313. rc = dsi_phy_pll_toggle(m_ctrl->phy, true);
  2314. if (rc)
  2315. return rc;
  2316. return dsi_display_set_clk_src(display, false);
  2317. }
  2318. static int dsi_display_phy_pll_disable(struct dsi_display *display)
  2319. {
  2320. int rc = 0;
  2321. struct dsi_display_ctrl *m_ctrl;
  2322. /*
  2323. * It is recommended to turn off the PLL after switching parent
  2324. * of RCG to PLL because when RCG is on, both the old and new
  2325. * sources should be on while switching the RCG parent.
  2326. */
  2327. rc = dsi_display_set_clk_src(display, true);
  2328. if (rc)
  2329. return rc;
  2330. m_ctrl = &display->ctrl[display->clk_master_idx];
  2331. if (!m_ctrl->phy) {
  2332. DSI_ERR("[%s] PHY not found\n", display->name);
  2333. return -EINVAL;
  2334. }
  2335. return dsi_phy_pll_toggle(m_ctrl->phy, false);
  2336. }
  2337. int dsi_display_phy_pll_toggle(void *priv, bool prepare)
  2338. {
  2339. struct dsi_display *display = priv;
  2340. if (!display) {
  2341. DSI_ERR("invalid arguments\n");
  2342. return -EINVAL;
  2343. }
  2344. if (is_skip_op_required(display) || phy_pll_bypass(display))
  2345. return 0;
  2346. if (prepare)
  2347. return dsi_display_phy_pll_enable(display);
  2348. else
  2349. return dsi_display_phy_pll_disable(display);
  2350. }
  2351. int dsi_display_phy_configure(void *priv, bool commit)
  2352. {
  2353. int rc = 0;
  2354. struct dsi_display *display = priv;
  2355. struct dsi_display_ctrl *m_ctrl;
  2356. struct dsi_pll_resource *pll_res;
  2357. struct dsi_ctrl *ctrl;
  2358. if (!display) {
  2359. DSI_ERR("invalid arguments\n");
  2360. return -EINVAL;
  2361. }
  2362. if (is_skip_op_required(display))
  2363. return 0;
  2364. m_ctrl = &display->ctrl[display->clk_master_idx];
  2365. if ((!m_ctrl->phy) || (!m_ctrl->ctrl)) {
  2366. DSI_ERR("[%s] PHY not found\n", display->name);
  2367. return -EINVAL;
  2368. }
  2369. pll_res = m_ctrl->phy->pll;
  2370. if (!pll_res) {
  2371. DSI_ERR("[%s] PLL res not found\n", display->name);
  2372. return -EINVAL;
  2373. }
  2374. ctrl = m_ctrl->ctrl;
  2375. pll_res->byteclk_rate = ctrl->clk_freq.byte_clk_rate;
  2376. pll_res->pclk_rate = ctrl->clk_freq.pix_clk_rate;
  2377. rc = dsi_phy_configure(m_ctrl->phy, commit);
  2378. return rc;
  2379. }
  2380. static int dsi_display_phy_reset_config(struct dsi_display *display,
  2381. bool enable)
  2382. {
  2383. int rc = 0;
  2384. int i;
  2385. struct dsi_display_ctrl *ctrl;
  2386. display_for_each_ctrl(i, display) {
  2387. ctrl = &display->ctrl[i];
  2388. rc = dsi_ctrl_phy_reset_config(ctrl->ctrl, enable);
  2389. if (rc) {
  2390. DSI_ERR("[%s] failed to %s phy reset, rc=%d\n",
  2391. display->name, enable ? "mask" : "unmask", rc);
  2392. return rc;
  2393. }
  2394. }
  2395. return 0;
  2396. }
  2397. static void dsi_display_toggle_resync_fifo(struct dsi_display *display)
  2398. {
  2399. struct dsi_display_ctrl *ctrl;
  2400. int i;
  2401. if (!display)
  2402. return;
  2403. display_for_each_ctrl(i, display) {
  2404. ctrl = &display->ctrl[i];
  2405. dsi_phy_toggle_resync_fifo(ctrl->phy);
  2406. }
  2407. /*
  2408. * After retime buffer synchronization we need to turn of clk_en_sel
  2409. * bit on each phy. Avoid this for Cphy.
  2410. */
  2411. if (dsi_is_type_cphy(&display->panel->host_config))
  2412. return;
  2413. display_for_each_ctrl(i, display) {
  2414. ctrl = &display->ctrl[i];
  2415. dsi_phy_reset_clk_en_sel(ctrl->phy);
  2416. }
  2417. }
  2418. static int dsi_display_ctrl_update(struct dsi_display *display)
  2419. {
  2420. int rc = 0;
  2421. int i;
  2422. struct dsi_display_ctrl *ctrl;
  2423. display_for_each_ctrl(i, display) {
  2424. ctrl = &display->ctrl[i];
  2425. rc = dsi_ctrl_host_timing_update(ctrl->ctrl);
  2426. if (rc) {
  2427. DSI_ERR("[%s] failed to update host_%d, rc=%d\n",
  2428. display->name, i, rc);
  2429. goto error_host_deinit;
  2430. }
  2431. }
  2432. return 0;
  2433. error_host_deinit:
  2434. for (i = i - 1; i >= 0; i--) {
  2435. ctrl = &display->ctrl[i];
  2436. (void)dsi_ctrl_host_deinit(ctrl->ctrl);
  2437. }
  2438. return rc;
  2439. }
  2440. static int dsi_display_ctrl_init(struct dsi_display *display)
  2441. {
  2442. int rc = 0;
  2443. int i;
  2444. struct dsi_display_ctrl *ctrl;
  2445. bool skip_op = is_skip_op_required(display);
  2446. /* when ULPS suspend feature is enabled, we will keep the lanes in
  2447. * ULPS during suspend state and clamp DSI phy. Hence while resuming
  2448. * we will programe DSI controller as part of core clock enable.
  2449. * After that we should not re-configure DSI controller again here for
  2450. * usecases where we are resuming from ulps suspend as it might put
  2451. * the HW in bad state.
  2452. */
  2453. if (!display->panel->ulps_suspend_enabled || !display->ulps_enabled) {
  2454. display_for_each_ctrl(i, display) {
  2455. ctrl = &display->ctrl[i];
  2456. rc = dsi_ctrl_host_init(ctrl->ctrl, skip_op);
  2457. if (rc) {
  2458. DSI_ERR(
  2459. "[%s] failed to init host_%d, skip_op=%d, rc=%d\n",
  2460. display->name, i, skip_op, rc);
  2461. goto error_host_deinit;
  2462. }
  2463. }
  2464. } else {
  2465. display_for_each_ctrl(i, display) {
  2466. ctrl = &display->ctrl[i];
  2467. rc = dsi_ctrl_update_host_state(ctrl->ctrl,
  2468. DSI_CTRL_OP_HOST_INIT,
  2469. true);
  2470. if (rc)
  2471. DSI_DEBUG("host init update failed rc=%d\n",
  2472. rc);
  2473. }
  2474. }
  2475. return rc;
  2476. error_host_deinit:
  2477. for (i = i - 1; i >= 0; i--) {
  2478. ctrl = &display->ctrl[i];
  2479. (void)dsi_ctrl_host_deinit(ctrl->ctrl);
  2480. }
  2481. return rc;
  2482. }
  2483. static int dsi_display_ctrl_deinit(struct dsi_display *display)
  2484. {
  2485. int rc = 0;
  2486. int i;
  2487. struct dsi_display_ctrl *ctrl;
  2488. display_for_each_ctrl(i, display) {
  2489. ctrl = &display->ctrl[i];
  2490. rc = dsi_ctrl_host_deinit(ctrl->ctrl);
  2491. if (rc) {
  2492. DSI_ERR("[%s] failed to deinit host_%d, rc=%d\n",
  2493. display->name, i, rc);
  2494. }
  2495. }
  2496. return rc;
  2497. }
  2498. static int dsi_display_ctrl_host_enable(struct dsi_display *display)
  2499. {
  2500. int rc = 0;
  2501. int i;
  2502. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2503. bool skip_op = is_skip_op_required(display);
  2504. m_ctrl = &display->ctrl[display->cmd_master_idx];
  2505. rc = dsi_ctrl_set_host_engine_state(m_ctrl->ctrl,
  2506. DSI_CTRL_ENGINE_ON, skip_op);
  2507. if (rc) {
  2508. DSI_ERR("[%s]enable host engine failed, skip_op:%d rc:%d\n",
  2509. display->name, skip_op, rc);
  2510. goto error;
  2511. }
  2512. display_for_each_ctrl(i, display) {
  2513. ctrl = &display->ctrl[i];
  2514. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2515. continue;
  2516. rc = dsi_ctrl_set_host_engine_state(ctrl->ctrl,
  2517. DSI_CTRL_ENGINE_ON, skip_op);
  2518. if (rc) {
  2519. DSI_ERR(
  2520. "[%s] enable host engine failed, skip_op:%d rc:%d\n",
  2521. display->name, skip_op, rc);
  2522. goto error_disable_master;
  2523. }
  2524. }
  2525. return rc;
  2526. error_disable_master:
  2527. (void)dsi_ctrl_set_host_engine_state(m_ctrl->ctrl,
  2528. DSI_CTRL_ENGINE_OFF, skip_op);
  2529. error:
  2530. return rc;
  2531. }
  2532. static int dsi_display_ctrl_host_disable(struct dsi_display *display)
  2533. {
  2534. int rc = 0;
  2535. int i;
  2536. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2537. bool skip_op = is_skip_op_required(display);
  2538. /*
  2539. * This is a defensive check. In reality as this is called after panel OFF commands, which
  2540. * can never be ASYNC, the controller post_tx_queued flag will never be set when this API
  2541. * is called.
  2542. */
  2543. display_for_each_ctrl(i, display) {
  2544. ctrl = &display->ctrl[i];
  2545. if (!ctrl->ctrl || !(ctrl->ctrl->post_tx_queued))
  2546. continue;
  2547. flush_workqueue(display->post_cmd_tx_workq);
  2548. cancel_work_sync(&ctrl->ctrl->post_cmd_tx_work);
  2549. ctrl->ctrl->post_tx_queued = false;
  2550. }
  2551. m_ctrl = &display->ctrl[display->cmd_master_idx];
  2552. /*
  2553. * For platforms where ULPS is controlled by DSI controller block,
  2554. * do not disable dsi controller block if lanes are to be
  2555. * kept in ULPS during suspend. So just update the SW state
  2556. * and return early.
  2557. */
  2558. if (display->panel->ulps_suspend_enabled &&
  2559. !m_ctrl->phy->hw.ops.ulps_ops.ulps_request) {
  2560. display_for_each_ctrl(i, display) {
  2561. ctrl = &display->ctrl[i];
  2562. rc = dsi_ctrl_update_host_state(ctrl->ctrl,
  2563. DSI_CTRL_OP_HOST_ENGINE,
  2564. false);
  2565. if (rc)
  2566. DSI_DEBUG("host state update failed %d\n", rc);
  2567. }
  2568. return rc;
  2569. }
  2570. display_for_each_ctrl(i, display) {
  2571. ctrl = &display->ctrl[i];
  2572. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2573. continue;
  2574. rc = dsi_ctrl_set_host_engine_state(ctrl->ctrl,
  2575. DSI_CTRL_ENGINE_OFF, skip_op);
  2576. if (rc)
  2577. DSI_ERR(
  2578. "[%s] disable host engine failed, skip_op:%d rc:%d\n",
  2579. display->name, skip_op, rc);
  2580. }
  2581. rc = dsi_ctrl_set_host_engine_state(m_ctrl->ctrl,
  2582. DSI_CTRL_ENGINE_OFF, skip_op);
  2583. if (rc) {
  2584. DSI_ERR("[%s] disable mhost engine failed, skip_op:%d rc:%d\n",
  2585. display->name, skip_op, rc);
  2586. goto error;
  2587. }
  2588. error:
  2589. return rc;
  2590. }
  2591. static int dsi_display_vid_engine_enable(struct dsi_display *display)
  2592. {
  2593. int rc = 0;
  2594. int i;
  2595. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2596. bool skip_op = is_skip_op_required(display);
  2597. m_ctrl = &display->ctrl[display->video_master_idx];
  2598. rc = dsi_ctrl_set_vid_engine_state(m_ctrl->ctrl,
  2599. DSI_CTRL_ENGINE_ON, skip_op);
  2600. if (rc) {
  2601. DSI_ERR("[%s] enable mvid engine failed, skip_op:%d rc:%d\n",
  2602. display->name, skip_op, rc);
  2603. goto error;
  2604. }
  2605. display_for_each_ctrl(i, display) {
  2606. ctrl = &display->ctrl[i];
  2607. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2608. continue;
  2609. rc = dsi_ctrl_set_vid_engine_state(ctrl->ctrl,
  2610. DSI_CTRL_ENGINE_ON, skip_op);
  2611. if (rc) {
  2612. DSI_ERR(
  2613. "[%s] enable vid engine failed, skip_op:%d rc:%d\n",
  2614. display->name, skip_op, rc);
  2615. goto error_disable_master;
  2616. }
  2617. }
  2618. return rc;
  2619. error_disable_master:
  2620. (void)dsi_ctrl_set_vid_engine_state(m_ctrl->ctrl,
  2621. DSI_CTRL_ENGINE_OFF, skip_op);
  2622. error:
  2623. return rc;
  2624. }
  2625. static int dsi_display_vid_engine_disable(struct dsi_display *display)
  2626. {
  2627. int rc = 0;
  2628. int i;
  2629. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2630. bool skip_op = is_skip_op_required(display);
  2631. m_ctrl = &display->ctrl[display->video_master_idx];
  2632. display_for_each_ctrl(i, display) {
  2633. ctrl = &display->ctrl[i];
  2634. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2635. continue;
  2636. rc = dsi_ctrl_set_vid_engine_state(ctrl->ctrl,
  2637. DSI_CTRL_ENGINE_OFF, skip_op);
  2638. if (rc)
  2639. DSI_ERR(
  2640. "[%s] disable vid engine failed, skip_op:%d rc:%d\n",
  2641. display->name, skip_op, rc);
  2642. }
  2643. rc = dsi_ctrl_set_vid_engine_state(m_ctrl->ctrl,
  2644. DSI_CTRL_ENGINE_OFF, skip_op);
  2645. if (rc)
  2646. DSI_ERR("[%s] disable mvid engine failed, skip_op:%d rc:%d\n",
  2647. display->name, skip_op, rc);
  2648. return rc;
  2649. }
  2650. static int dsi_display_phy_enable(struct dsi_display *display)
  2651. {
  2652. int rc = 0;
  2653. int i;
  2654. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2655. enum dsi_phy_pll_source m_src = DSI_PLL_SOURCE_STANDALONE;
  2656. bool skip_op = is_skip_op_required(display);
  2657. m_ctrl = &display->ctrl[display->clk_master_idx];
  2658. if (display->ctrl_count > 1)
  2659. m_src = DSI_PLL_SOURCE_NATIVE;
  2660. rc = dsi_phy_enable(m_ctrl->phy, &display->config,
  2661. m_src, true, skip_op);
  2662. if (rc) {
  2663. DSI_ERR("[%s] failed to enable DSI PHY, skip_op=%d rc=%d\n",
  2664. display->name, skip_op, rc);
  2665. goto error;
  2666. }
  2667. display_for_each_ctrl(i, display) {
  2668. ctrl = &display->ctrl[i];
  2669. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2670. continue;
  2671. rc = dsi_phy_enable(ctrl->phy, &display->config,
  2672. DSI_PLL_SOURCE_NON_NATIVE, true, skip_op);
  2673. if (rc) {
  2674. DSI_ERR(
  2675. "[%s] failed to enable DSI PHY, skip_op: %d rc=%d\n",
  2676. display->name, skip_op, rc);
  2677. goto error_disable_master;
  2678. }
  2679. }
  2680. return rc;
  2681. error_disable_master:
  2682. (void)dsi_phy_disable(m_ctrl->phy, skip_op);
  2683. error:
  2684. return rc;
  2685. }
  2686. static int dsi_display_phy_disable(struct dsi_display *display)
  2687. {
  2688. int rc = 0;
  2689. int i;
  2690. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2691. bool skip_op = is_skip_op_required(display);
  2692. m_ctrl = &display->ctrl[display->clk_master_idx];
  2693. display_for_each_ctrl(i, display) {
  2694. ctrl = &display->ctrl[i];
  2695. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2696. continue;
  2697. rc = dsi_phy_disable(ctrl->phy, skip_op);
  2698. if (rc)
  2699. DSI_ERR(
  2700. "[%s] failed to disable DSI PHY, skip_op=%d rc=%d\n",
  2701. display->name, skip_op, rc);
  2702. }
  2703. rc = dsi_phy_disable(m_ctrl->phy, skip_op);
  2704. if (rc)
  2705. DSI_ERR("[%s] failed to disable DSI PHY, skip_op=%d rc=%d\n",
  2706. display->name, skip_op, rc);
  2707. return rc;
  2708. }
  2709. static int dsi_display_wake_up(struct dsi_display *display)
  2710. {
  2711. return 0;
  2712. }
  2713. static int dsi_display_broadcast_cmd(struct dsi_display *display, struct dsi_cmd_desc *cmd)
  2714. {
  2715. int rc = 0;
  2716. struct dsi_display_ctrl *ctrl, *m_ctrl;
  2717. int i;
  2718. u32 flags = 0;
  2719. if (phy_pll_bypass(display))
  2720. return 0;
  2721. /*
  2722. * 1. Setup commands in FIFO
  2723. * 2. Trigger commands
  2724. */
  2725. m_ctrl = &display->ctrl[display->cmd_master_idx];
  2726. display_for_each_ctrl(i, display) {
  2727. ctrl = &display->ctrl[i];
  2728. flags = cmd->ctrl_flags;
  2729. if (ctrl == m_ctrl)
  2730. flags |= DSI_CTRL_CMD_BROADCAST_MASTER;
  2731. rc = dsi_ctrl_transfer_prepare(ctrl->ctrl, flags);
  2732. if (rc) {
  2733. DSI_ERR("[%s] prepare for cmd transfer failed,rc=%d\n",
  2734. display->name, rc);
  2735. if (ctrl != m_ctrl)
  2736. dsi_ctrl_transfer_unprepare(m_ctrl->ctrl, flags |
  2737. DSI_CTRL_CMD_BROADCAST_MASTER);
  2738. return rc;
  2739. }
  2740. }
  2741. cmd->ctrl_flags |= DSI_CTRL_CMD_BROADCAST_MASTER;
  2742. rc = dsi_ctrl_cmd_transfer(m_ctrl->ctrl, cmd);
  2743. if (rc) {
  2744. DSI_ERR("[%s] cmd transfer failed on master,rc=%d\n",
  2745. display->name, rc);
  2746. goto error;
  2747. }
  2748. cmd->ctrl_flags &= ~DSI_CTRL_CMD_BROADCAST_MASTER;
  2749. display_for_each_ctrl(i, display) {
  2750. ctrl = &display->ctrl[i];
  2751. if (ctrl == m_ctrl)
  2752. continue;
  2753. rc = dsi_ctrl_cmd_transfer(ctrl->ctrl, cmd);
  2754. if (rc) {
  2755. DSI_ERR("[%s] cmd transfer failed, rc=%d\n",
  2756. display->name, rc);
  2757. goto error;
  2758. }
  2759. rc = dsi_ctrl_cmd_tx_trigger(ctrl->ctrl, cmd->ctrl_flags);
  2760. if (rc) {
  2761. DSI_ERR("[%s] cmd trigger failed, rc=%d\n",
  2762. display->name, rc);
  2763. goto error;
  2764. }
  2765. }
  2766. rc = dsi_ctrl_cmd_tx_trigger(m_ctrl->ctrl, cmd->ctrl_flags | DSI_CTRL_CMD_BROADCAST_MASTER);
  2767. if (rc) {
  2768. DSI_ERR("[%s] cmd trigger failed for master, rc=%d\n",
  2769. display->name, rc);
  2770. goto error;
  2771. }
  2772. error:
  2773. display_for_each_ctrl(i, display) {
  2774. ctrl = &display->ctrl[i];
  2775. flags = cmd->ctrl_flags;
  2776. if (ctrl == m_ctrl)
  2777. flags |= DSI_CTRL_CMD_BROADCAST_MASTER;
  2778. dsi_ctrl_transfer_unprepare(ctrl->ctrl, flags);
  2779. }
  2780. return rc;
  2781. }
  2782. static int dsi_display_phy_sw_reset(struct dsi_display *display)
  2783. {
  2784. int rc = 0;
  2785. int i;
  2786. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2787. /*
  2788. * For continuous splash and trusted vm environment,
  2789. * ctrl states are updated separately and hence we do
  2790. * an early return
  2791. */
  2792. if (is_skip_op_required(display) || phy_pll_bypass(display)) {
  2793. DSI_DEBUG(
  2794. "cont splash/trusted vm use case, phy sw reset not required\n");
  2795. return 0;
  2796. }
  2797. m_ctrl = &display->ctrl[display->cmd_master_idx];
  2798. rc = dsi_ctrl_phy_sw_reset(m_ctrl->ctrl);
  2799. if (rc) {
  2800. DSI_ERR("[%s] failed to reset phy, rc=%d\n", display->name, rc);
  2801. goto error;
  2802. }
  2803. display_for_each_ctrl(i, display) {
  2804. ctrl = &display->ctrl[i];
  2805. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2806. continue;
  2807. rc = dsi_ctrl_phy_sw_reset(ctrl->ctrl);
  2808. if (rc) {
  2809. DSI_ERR("[%s] failed to reset phy, rc=%d\n",
  2810. display->name, rc);
  2811. goto error;
  2812. }
  2813. }
  2814. error:
  2815. return rc;
  2816. }
  2817. static int dsi_host_attach(struct mipi_dsi_host *host,
  2818. struct mipi_dsi_device *dsi)
  2819. {
  2820. return 0;
  2821. }
  2822. static int dsi_host_detach(struct mipi_dsi_host *host,
  2823. struct mipi_dsi_device *dsi)
  2824. {
  2825. return 0;
  2826. }
  2827. int dsi_host_transfer_sub(struct mipi_dsi_host *host, struct dsi_cmd_desc *cmd)
  2828. {
  2829. struct dsi_display *display;
  2830. struct dsi_display_ctrl *ctrl;
  2831. int i, rc = 0;
  2832. if (!host || !cmd) {
  2833. DSI_ERR("Invalid params\n");
  2834. return 0;
  2835. }
  2836. display = to_dsi_display(host);
  2837. if (phy_pll_bypass(display))
  2838. return 0;
  2839. /* Avoid sending DCS commands when ESD recovery is pending */
  2840. if (atomic_read(&display->panel->esd_recovery_pending)) {
  2841. DSI_DEBUG("ESD recovery pending\n");
  2842. display_for_each_ctrl(i, display) {
  2843. ctrl = &display->ctrl[i];
  2844. if ((!ctrl) || (!ctrl->ctrl))
  2845. continue;
  2846. if ((ctrl->ctrl->pending_cmd_flags & DSI_CTRL_CMD_FETCH_MEMORY) &&
  2847. ctrl->ctrl->cmd_len != 0) {
  2848. dsi_ctrl_transfer_cleanup(ctrl->ctrl);
  2849. ctrl->ctrl->cmd_len = 0;
  2850. }
  2851. }
  2852. return 0;
  2853. }
  2854. rc = dsi_display_wake_up(display);
  2855. if (rc) {
  2856. DSI_ERR("[%s] failed to wake up display, rc=%d\n", display->name, rc);
  2857. goto error;
  2858. }
  2859. if (display->tx_cmd_buf == NULL) {
  2860. rc = dsi_host_alloc_cmd_tx_buffer(display);
  2861. if (rc) {
  2862. DSI_ERR("failed to allocate cmd tx buffer memory\n");
  2863. goto error;
  2864. }
  2865. }
  2866. dsi_display_set_cmd_tx_ctrl_flags(display, cmd);
  2867. if (cmd->ctrl_flags & DSI_CTRL_CMD_BROADCAST) {
  2868. rc = dsi_display_broadcast_cmd(display, cmd);
  2869. if (rc) {
  2870. DSI_ERR("[%s] cmd broadcast failed, rc=%d\n", display->name, rc);
  2871. goto error;
  2872. }
  2873. } else {
  2874. int idx = cmd->ctrl;
  2875. rc = dsi_ctrl_transfer_prepare(display->ctrl[idx].ctrl, cmd->ctrl_flags);
  2876. if (rc) {
  2877. DSI_ERR("failed to prepare for command transfer: %d\n", rc);
  2878. goto error;
  2879. }
  2880. rc = dsi_ctrl_cmd_transfer(display->ctrl[idx].ctrl, cmd);
  2881. if (rc)
  2882. DSI_ERR("[%s] cmd transfer failed, rc=%d\n", display->name, rc);
  2883. dsi_ctrl_transfer_unprepare(display->ctrl[idx].ctrl, cmd->ctrl_flags);
  2884. }
  2885. error:
  2886. return rc;
  2887. }
  2888. static ssize_t dsi_host_transfer(struct mipi_dsi_host *host, const struct mipi_dsi_msg *msg)
  2889. {
  2890. int rc = 0;
  2891. struct dsi_cmd_desc cmd;
  2892. if (!msg) {
  2893. DSI_ERR("Invalid params\n");
  2894. return 0;
  2895. }
  2896. memcpy(&cmd.msg, msg, sizeof(*msg));
  2897. cmd.ctrl = 0;
  2898. cmd.post_wait_ms = 0;
  2899. cmd.ctrl_flags = 0;
  2900. rc = dsi_host_transfer_sub(host, &cmd);
  2901. return rc;
  2902. }
  2903. static struct mipi_dsi_host_ops dsi_host_ops = {
  2904. .attach = dsi_host_attach,
  2905. .detach = dsi_host_detach,
  2906. .transfer = dsi_host_transfer,
  2907. };
  2908. static int dsi_display_mipi_host_init(struct dsi_display *display)
  2909. {
  2910. int rc = 0;
  2911. struct mipi_dsi_host *host = &display->host;
  2912. host->dev = &display->pdev->dev;
  2913. host->ops = &dsi_host_ops;
  2914. rc = mipi_dsi_host_register(host);
  2915. if (rc) {
  2916. DSI_ERR("[%s] failed to register mipi dsi host, rc=%d\n",
  2917. display->name, rc);
  2918. goto error;
  2919. }
  2920. error:
  2921. return rc;
  2922. }
  2923. static int dsi_display_mipi_host_deinit(struct dsi_display *display)
  2924. {
  2925. int rc = 0;
  2926. struct mipi_dsi_host *host = &display->host;
  2927. mipi_dsi_host_unregister(host);
  2928. host->dev = NULL;
  2929. host->ops = NULL;
  2930. return rc;
  2931. }
  2932. static bool dsi_display_check_prefix(const char *clk_prefix,
  2933. const char *clk_name)
  2934. {
  2935. return !!strnstr(clk_name, clk_prefix, strlen(clk_name));
  2936. }
  2937. static int dsi_display_get_clocks_count(struct dsi_display *display,
  2938. char *dsi_clk_name)
  2939. {
  2940. if (display->fw)
  2941. return dsi_parser_count_strings(display->parser_node,
  2942. dsi_clk_name);
  2943. else
  2944. return of_property_count_strings(display->panel_node,
  2945. dsi_clk_name);
  2946. }
  2947. static void dsi_display_get_clock_name(struct dsi_display *display,
  2948. char *dsi_clk_name, int index,
  2949. const char **clk_name)
  2950. {
  2951. if (display->fw)
  2952. dsi_parser_read_string_index(display->parser_node,
  2953. dsi_clk_name, index, clk_name);
  2954. else
  2955. of_property_read_string_index(display->panel_node,
  2956. dsi_clk_name, index, clk_name);
  2957. }
  2958. static int dsi_display_clocks_init(struct dsi_display *display)
  2959. {
  2960. int i, rc = 0, num_clk = 0;
  2961. const char *clk_name;
  2962. const char *pll_byte = "pll_byte", *pll_dsi = "pll_dsi";
  2963. struct clk *dsi_clk;
  2964. struct dsi_clk_link_set *pll = &display->clock_info.pll_clks;
  2965. char *dsi_clock_name;
  2966. if (!strcmp(display->display_type, "primary"))
  2967. dsi_clock_name = "qcom,dsi-select-clocks";
  2968. else
  2969. dsi_clock_name = "qcom,dsi-select-sec-clocks";
  2970. num_clk = dsi_display_get_clocks_count(display, dsi_clock_name);
  2971. for (i = 0; i < num_clk; i++) {
  2972. dsi_display_get_clock_name(display, dsi_clock_name, i,
  2973. &clk_name);
  2974. DSI_DEBUG("clock name:%s\n", clk_name);
  2975. dsi_clk = devm_clk_get(&display->pdev->dev, clk_name);
  2976. if (IS_ERR_OR_NULL(dsi_clk)) {
  2977. rc = PTR_ERR(dsi_clk);
  2978. DSI_ERR("failed to get %s, rc=%d\n", clk_name, rc);
  2979. if (dsi_display_check_prefix(pll_byte, clk_name)) {
  2980. pll->byte_clk = NULL;
  2981. goto error;
  2982. }
  2983. if (dsi_display_check_prefix(pll_dsi, clk_name)) {
  2984. pll->pixel_clk = NULL;
  2985. goto error;
  2986. }
  2987. }
  2988. if (dsi_display_check_prefix(pll_byte, clk_name)) {
  2989. pll->byte_clk = dsi_clk;
  2990. continue;
  2991. }
  2992. if (dsi_display_check_prefix(pll_dsi, clk_name)) {
  2993. pll->pixel_clk = dsi_clk;
  2994. continue;
  2995. }
  2996. }
  2997. return 0;
  2998. error:
  2999. return rc;
  3000. }
  3001. static int dsi_display_clk_ctrl_cb(void *priv,
  3002. struct dsi_clk_ctrl_info clk_state_info)
  3003. {
  3004. int rc = 0;
  3005. struct dsi_display *display = NULL;
  3006. void *clk_handle = NULL;
  3007. if (!priv) {
  3008. DSI_ERR("Invalid params\n");
  3009. return -EINVAL;
  3010. }
  3011. display = priv;
  3012. if (clk_state_info.client == DSI_CLK_REQ_MDP_CLIENT) {
  3013. clk_handle = display->mdp_clk_handle;
  3014. } else if (clk_state_info.client == DSI_CLK_REQ_DSI_CLIENT) {
  3015. clk_handle = display->dsi_clk_handle;
  3016. } else {
  3017. DSI_ERR("invalid clk handle, return error\n");
  3018. return -EINVAL;
  3019. }
  3020. /*
  3021. * TODO: Wait for CMD_MDP_DONE interrupt if MDP client tries
  3022. * to turn off DSI clocks.
  3023. */
  3024. rc = dsi_display_clk_ctrl(clk_handle,
  3025. clk_state_info.clk_type, clk_state_info.clk_state);
  3026. if (rc) {
  3027. DSI_ERR("[%s] failed to %d DSI %d clocks, rc=%d\n",
  3028. display->name, clk_state_info.clk_state,
  3029. clk_state_info.clk_type, rc);
  3030. return rc;
  3031. }
  3032. return 0;
  3033. }
  3034. static void dsi_display_ctrl_isr_configure(struct dsi_display *display, bool en)
  3035. {
  3036. int i;
  3037. struct dsi_display_ctrl *ctrl;
  3038. if (!display)
  3039. return;
  3040. display_for_each_ctrl(i, display) {
  3041. ctrl = &display->ctrl[i];
  3042. if (!ctrl)
  3043. continue;
  3044. dsi_ctrl_isr_configure(ctrl->ctrl, en);
  3045. }
  3046. }
  3047. static void dsi_display_cleanup_post_esd_failure(struct dsi_display *display)
  3048. {
  3049. int i = 0;
  3050. struct dsi_display_ctrl *ctrl;
  3051. display_for_each_ctrl(i, display) {
  3052. ctrl = &display->ctrl[i];
  3053. if (!ctrl->ctrl)
  3054. continue;
  3055. dsi_phy_lane_reset(ctrl->phy);
  3056. dsi_ctrl_soft_reset(ctrl->ctrl);
  3057. }
  3058. }
  3059. int dsi_pre_clkoff_cb(void *priv,
  3060. enum dsi_clk_type clk,
  3061. enum dsi_lclk_type l_type,
  3062. enum dsi_clk_state new_state)
  3063. {
  3064. int rc = 0, i;
  3065. struct dsi_display *display = priv;
  3066. struct dsi_display_ctrl *ctrl;
  3067. if ((clk & DSI_LINK_CLK) && (new_state == DSI_CLK_OFF) &&
  3068. (l_type & DSI_LINK_LP_CLK)) {
  3069. /*
  3070. * Clean up the DSI controller on a previous ESD failure. This requires a DSI
  3071. * controller soft reset. Also reset PHY lanes before resetting controller.
  3072. */
  3073. if (atomic_read(&display->panel->esd_recovery_pending))
  3074. dsi_display_cleanup_post_esd_failure(display);
  3075. /*
  3076. * If continuous clock is enabled then disable it
  3077. * before entering into ULPS Mode.
  3078. */
  3079. if (display->panel->host_config.force_hs_clk_lane)
  3080. _dsi_display_continuous_clk_ctrl(display, false);
  3081. /*
  3082. * If ULPS feature is enabled, enter ULPS first.
  3083. * However, when blanking the panel, we should enter ULPS
  3084. * only if ULPS during suspend feature is enabled.
  3085. */
  3086. if (!dsi_panel_initialized(display->panel)) {
  3087. if (display->panel->ulps_suspend_enabled)
  3088. rc = dsi_display_set_ulps(display, true);
  3089. } else if (dsi_panel_ulps_feature_enabled(display->panel)) {
  3090. rc = dsi_display_set_ulps(display, true);
  3091. }
  3092. if (rc)
  3093. DSI_ERR("%s: failed enable ulps, rc = %d\n",
  3094. __func__, rc);
  3095. }
  3096. if ((clk & DSI_LINK_CLK) && (new_state == DSI_CLK_OFF) &&
  3097. (l_type & DSI_LINK_HS_CLK)) {
  3098. /*
  3099. * PHY clock gating should be disabled before the PLL and the
  3100. * branch clocks are turned off. Otherwise, it is possible that
  3101. * the clock RCGs may not be turned off correctly resulting
  3102. * in clock warnings.
  3103. */
  3104. rc = dsi_display_config_clk_gating(display, false);
  3105. if (rc)
  3106. DSI_ERR("[%s] failed to disable clk gating, rc=%d\n",
  3107. display->name, rc);
  3108. }
  3109. if ((clk & DSI_CORE_CLK) && (new_state == DSI_CLK_OFF)) {
  3110. /*
  3111. * Enable DSI clamps only if entering idle power collapse or
  3112. * when ULPS during suspend is enabled..
  3113. */
  3114. if (dsi_panel_initialized(display->panel) ||
  3115. display->panel->ulps_suspend_enabled) {
  3116. dsi_display_phy_idle_off(display);
  3117. rc = dsi_display_set_clamp(display, true);
  3118. if (rc)
  3119. DSI_ERR("%s: Failed to enable dsi clamps. rc=%d\n",
  3120. __func__, rc);
  3121. rc = dsi_display_phy_reset_config(display, false);
  3122. if (rc)
  3123. DSI_ERR("%s: Failed to reset phy, rc=%d\n",
  3124. __func__, rc);
  3125. } else {
  3126. /* Make sure that controller is not in ULPS state when
  3127. * the DSI link is not active.
  3128. */
  3129. rc = dsi_display_set_ulps(display, false);
  3130. if (rc)
  3131. DSI_ERR("%s: failed to disable ulps. rc=%d\n",
  3132. __func__, rc);
  3133. }
  3134. /* dsi will not be able to serve irqs from here on */
  3135. dsi_display_ctrl_irq_update(display, false);
  3136. /* cache the MISR values */
  3137. display_for_each_ctrl(i, display) {
  3138. ctrl = &display->ctrl[i];
  3139. if (!ctrl->ctrl)
  3140. continue;
  3141. dsi_ctrl_cache_misr(ctrl->ctrl);
  3142. }
  3143. }
  3144. return rc;
  3145. }
  3146. int dsi_post_clkon_cb(void *priv,
  3147. enum dsi_clk_type clk,
  3148. enum dsi_lclk_type l_type,
  3149. enum dsi_clk_state curr_state)
  3150. {
  3151. int rc = 0;
  3152. struct dsi_display *display = priv;
  3153. bool mmss_clamp = false;
  3154. if ((clk & DSI_LINK_CLK) && (l_type & DSI_LINK_LP_CLK)) {
  3155. mmss_clamp = display->clamp_enabled;
  3156. /*
  3157. * controller setup is needed if coming out of idle
  3158. * power collapse with clamps enabled.
  3159. */
  3160. if (mmss_clamp)
  3161. dsi_display_ctrl_setup(display);
  3162. /*
  3163. * Phy setup is needed if coming out of idle
  3164. * power collapse with clamps enabled.
  3165. */
  3166. if (display->phy_idle_power_off || mmss_clamp)
  3167. dsi_display_phy_idle_on(display, mmss_clamp);
  3168. if (display->ulps_enabled && mmss_clamp) {
  3169. /*
  3170. * ULPS Entry Request. This is needed if the lanes were
  3171. * in ULPS prior to power collapse, since after
  3172. * power collapse and reset, the DSI controller resets
  3173. * back to idle state and not ULPS. This ulps entry
  3174. * request will transition the state of the DSI
  3175. * controller to ULPS which will match the state of the
  3176. * DSI phy. This needs to be done prior to disabling
  3177. * the DSI clamps.
  3178. *
  3179. * Also, reset the ulps flag so that ulps_config
  3180. * function would reconfigure the controller state to
  3181. * ULPS.
  3182. */
  3183. display->ulps_enabled = false;
  3184. rc = dsi_display_set_ulps(display, true);
  3185. if (rc) {
  3186. DSI_ERR("%s: Failed to enter ULPS. rc=%d\n",
  3187. __func__, rc);
  3188. goto error;
  3189. }
  3190. }
  3191. rc = dsi_display_phy_reset_config(display, true);
  3192. if (rc) {
  3193. DSI_ERR("%s: Failed to reset phy, rc=%d\n",
  3194. __func__, rc);
  3195. goto error;
  3196. }
  3197. rc = dsi_display_set_clamp(display, false);
  3198. if (rc) {
  3199. DSI_ERR("%s: Failed to disable dsi clamps. rc=%d\n",
  3200. __func__, rc);
  3201. goto error;
  3202. }
  3203. }
  3204. if ((clk & DSI_LINK_CLK) && (l_type & DSI_LINK_HS_CLK)) {
  3205. /*
  3206. * Toggle the resync FIFO everytime clock changes, except
  3207. * when cont-splash screen transition is going on.
  3208. * Toggling resync FIFO during cont splash transition
  3209. * can lead to blinks on the display.
  3210. */
  3211. if (!display->is_cont_splash_enabled)
  3212. dsi_display_toggle_resync_fifo(display);
  3213. if (display->ulps_enabled) {
  3214. rc = dsi_display_set_ulps(display, false);
  3215. if (rc) {
  3216. DSI_ERR("%s: failed to disable ulps, rc= %d\n",
  3217. __func__, rc);
  3218. goto error;
  3219. }
  3220. }
  3221. if (display->panel->host_config.force_hs_clk_lane)
  3222. _dsi_display_continuous_clk_ctrl(display, true);
  3223. rc = dsi_display_config_clk_gating(display, true);
  3224. if (rc) {
  3225. DSI_ERR("[%s] failed to enable clk gating %d\n",
  3226. display->name, rc);
  3227. goto error;
  3228. }
  3229. }
  3230. /* enable dsi to serve irqs */
  3231. if (clk & DSI_CORE_CLK)
  3232. dsi_display_ctrl_irq_update(display, true);
  3233. error:
  3234. return rc;
  3235. }
  3236. int dsi_post_clkoff_cb(void *priv,
  3237. enum dsi_clk_type clk_type,
  3238. enum dsi_lclk_type l_type,
  3239. enum dsi_clk_state curr_state)
  3240. {
  3241. int rc = 0;
  3242. struct dsi_display *display = priv;
  3243. if (!display) {
  3244. DSI_ERR("%s: Invalid arg\n", __func__);
  3245. return -EINVAL;
  3246. }
  3247. /* Reset PHY to clear the PHY status once the HS clocks are turned off */
  3248. if ((clk_type & DSI_LINK_CLK) && (curr_state == DSI_CLK_OFF)
  3249. && (l_type == DSI_LINK_HS_CLK)) {
  3250. if (atomic_read(&display->panel->esd_recovery_pending))
  3251. dsi_display_phy_sw_reset(display);
  3252. }
  3253. if ((clk_type & DSI_CORE_CLK) &&
  3254. (curr_state == DSI_CLK_OFF)) {
  3255. rc = dsi_display_phy_power_off(display);
  3256. if (rc)
  3257. DSI_ERR("[%s] failed to power off PHY, rc=%d\n",
  3258. display->name, rc);
  3259. rc = dsi_display_ctrl_power_off(display);
  3260. if (rc)
  3261. DSI_ERR("[%s] failed to power DSI vregs, rc=%d\n",
  3262. display->name, rc);
  3263. }
  3264. return rc;
  3265. }
  3266. int dsi_pre_clkon_cb(void *priv,
  3267. enum dsi_clk_type clk_type,
  3268. enum dsi_lclk_type l_type,
  3269. enum dsi_clk_state new_state)
  3270. {
  3271. int rc = 0;
  3272. struct dsi_display *display = priv;
  3273. if (!display) {
  3274. DSI_ERR("%s: invalid input\n", __func__);
  3275. return -EINVAL;
  3276. }
  3277. if ((clk_type & DSI_CORE_CLK) && (new_state == DSI_CLK_ON)) {
  3278. /*
  3279. * Enable DSI core power
  3280. * 1.> PANEL_PM are controlled as part of
  3281. * panel_power_ctrl. Needed not be handled here.
  3282. * 2.> CTRL_PM need to be enabled/disabled
  3283. * only during unblank/blank. Their state should
  3284. * not be changed during static screen.
  3285. */
  3286. DSI_DEBUG("updating power states for ctrl and phy\n");
  3287. rc = dsi_display_ctrl_power_on(display);
  3288. if (rc) {
  3289. DSI_ERR("[%s] failed to power on dsi controllers, rc=%d\n",
  3290. display->name, rc);
  3291. return rc;
  3292. }
  3293. rc = dsi_display_phy_power_on(display);
  3294. if (rc) {
  3295. DSI_ERR("[%s] failed to power on dsi phy, rc = %d\n",
  3296. display->name, rc);
  3297. return rc;
  3298. }
  3299. DSI_DEBUG("%s: Enable DSI core power\n", __func__);
  3300. }
  3301. return rc;
  3302. }
  3303. static void __set_lane_map_v2(u8 *lane_map_v2,
  3304. enum dsi_phy_data_lanes lane0,
  3305. enum dsi_phy_data_lanes lane1,
  3306. enum dsi_phy_data_lanes lane2,
  3307. enum dsi_phy_data_lanes lane3)
  3308. {
  3309. lane_map_v2[DSI_LOGICAL_LANE_0] = lane0;
  3310. lane_map_v2[DSI_LOGICAL_LANE_1] = lane1;
  3311. lane_map_v2[DSI_LOGICAL_LANE_2] = lane2;
  3312. lane_map_v2[DSI_LOGICAL_LANE_3] = lane3;
  3313. }
  3314. static int dsi_display_parse_lane_map(struct dsi_display *display)
  3315. {
  3316. int rc = 0, i = 0;
  3317. const char *data;
  3318. u32 temp[DSI_LANE_MAX - 1];
  3319. struct dsi_parser_utils *utils;
  3320. if (!display) {
  3321. DSI_ERR("invalid params\n");
  3322. return -EINVAL;
  3323. }
  3324. utils = &display->panel->utils;
  3325. /* lane-map-v2 supersedes lane-map-v1 setting */
  3326. rc = utils->read_u32_array(display->pdev->dev.of_node,
  3327. "qcom,lane-map-v2", temp, (DSI_LANE_MAX - 1));
  3328. if (!rc) {
  3329. for (i = DSI_LOGICAL_LANE_0; i < (DSI_LANE_MAX - 1); i++)
  3330. display->lane_map.lane_map_v2[i] = BIT(temp[i]);
  3331. return 0;
  3332. } else if (rc != -EINVAL) {
  3333. DSI_DEBUG("Incorrect mapping, configuring default\n");
  3334. goto set_default;
  3335. }
  3336. /* lane-map older version, for DSI controller version < 2.0 */
  3337. data = of_get_property(display->pdev->dev.of_node,
  3338. "qcom,lane-map", NULL);
  3339. if (!data)
  3340. goto set_default;
  3341. if (!strcmp(data, "lane_map_3012")) {
  3342. display->lane_map.lane_map_v1 = DSI_LANE_MAP_3012;
  3343. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3344. DSI_PHYSICAL_LANE_1,
  3345. DSI_PHYSICAL_LANE_2,
  3346. DSI_PHYSICAL_LANE_3,
  3347. DSI_PHYSICAL_LANE_0);
  3348. } else if (!strcmp(data, "lane_map_2301")) {
  3349. display->lane_map.lane_map_v1 = DSI_LANE_MAP_2301;
  3350. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3351. DSI_PHYSICAL_LANE_2,
  3352. DSI_PHYSICAL_LANE_3,
  3353. DSI_PHYSICAL_LANE_0,
  3354. DSI_PHYSICAL_LANE_1);
  3355. } else if (!strcmp(data, "lane_map_1230")) {
  3356. display->lane_map.lane_map_v1 = DSI_LANE_MAP_1230;
  3357. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3358. DSI_PHYSICAL_LANE_3,
  3359. DSI_PHYSICAL_LANE_0,
  3360. DSI_PHYSICAL_LANE_1,
  3361. DSI_PHYSICAL_LANE_2);
  3362. } else if (!strcmp(data, "lane_map_0321")) {
  3363. display->lane_map.lane_map_v1 = DSI_LANE_MAP_0321;
  3364. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3365. DSI_PHYSICAL_LANE_0,
  3366. DSI_PHYSICAL_LANE_3,
  3367. DSI_PHYSICAL_LANE_2,
  3368. DSI_PHYSICAL_LANE_1);
  3369. } else if (!strcmp(data, "lane_map_1032")) {
  3370. display->lane_map.lane_map_v1 = DSI_LANE_MAP_1032;
  3371. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3372. DSI_PHYSICAL_LANE_1,
  3373. DSI_PHYSICAL_LANE_0,
  3374. DSI_PHYSICAL_LANE_3,
  3375. DSI_PHYSICAL_LANE_2);
  3376. } else if (!strcmp(data, "lane_map_2103")) {
  3377. display->lane_map.lane_map_v1 = DSI_LANE_MAP_2103;
  3378. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3379. DSI_PHYSICAL_LANE_2,
  3380. DSI_PHYSICAL_LANE_1,
  3381. DSI_PHYSICAL_LANE_0,
  3382. DSI_PHYSICAL_LANE_3);
  3383. } else if (!strcmp(data, "lane_map_3210")) {
  3384. display->lane_map.lane_map_v1 = DSI_LANE_MAP_3210;
  3385. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3386. DSI_PHYSICAL_LANE_3,
  3387. DSI_PHYSICAL_LANE_2,
  3388. DSI_PHYSICAL_LANE_1,
  3389. DSI_PHYSICAL_LANE_0);
  3390. } else {
  3391. DSI_WARN("%s: invalid lane map %s specified. defaulting to lane_map0123\n",
  3392. __func__, data);
  3393. goto set_default;
  3394. }
  3395. return 0;
  3396. set_default:
  3397. /* default lane mapping */
  3398. __set_lane_map_v2(display->lane_map.lane_map_v2, DSI_PHYSICAL_LANE_0,
  3399. DSI_PHYSICAL_LANE_1, DSI_PHYSICAL_LANE_2, DSI_PHYSICAL_LANE_3);
  3400. display->lane_map.lane_map_v1 = DSI_LANE_MAP_0123;
  3401. return 0;
  3402. }
  3403. static int dsi_display_get_phandle_index(
  3404. struct dsi_display *display,
  3405. const char *propname, int count, int index)
  3406. {
  3407. struct device_node *disp_node = display->panel_node;
  3408. u32 *val = NULL;
  3409. int rc = 0;
  3410. val = kcalloc(count, sizeof(*val), GFP_KERNEL);
  3411. if (ZERO_OR_NULL_PTR(val)) {
  3412. rc = -ENOMEM;
  3413. goto end;
  3414. }
  3415. if (index >= count)
  3416. goto end;
  3417. if (display->fw)
  3418. rc = dsi_parser_read_u32_array(display->parser_node,
  3419. propname, val, count);
  3420. else
  3421. rc = of_property_read_u32_array(disp_node, propname,
  3422. val, count);
  3423. if (rc)
  3424. goto end;
  3425. rc = val[index];
  3426. DSI_DEBUG("%s index=%d\n", propname, rc);
  3427. end:
  3428. kfree(val);
  3429. return rc;
  3430. }
  3431. static bool dsi_display_validate_res(struct dsi_display *display)
  3432. {
  3433. struct device_node *of_node = display->pdev->dev.of_node;
  3434. struct of_phandle_iterator it;
  3435. bool ctrl_avail = false;
  3436. bool phy_avail = false;
  3437. /*
  3438. * At least if one of the controller or PHY is present or has been probed, the
  3439. * dsi_display_dev_probe can pass this check. Exact ctrl and PHY match will be
  3440. * done after the DT is parsed.
  3441. */
  3442. of_phandle_iterator_init(&it, of_node, "qcom,dsi-ctrl", NULL, 0);
  3443. while (of_phandle_iterator_next(&it) == 0)
  3444. ctrl_avail |= dsi_ctrl_check_resource(it.node);
  3445. of_phandle_iterator_init(&it, of_node, "qcom,dsi-phy", NULL, 0);
  3446. while (of_phandle_iterator_next(&it) == 0)
  3447. phy_avail |= dsi_phy_check_resource(it.node);
  3448. return (ctrl_avail & phy_avail);
  3449. }
  3450. static int dsi_display_get_phandle_count(struct dsi_display *display,
  3451. const char *propname)
  3452. {
  3453. if (display->fw)
  3454. return dsi_parser_count_u32_elems(display->parser_node,
  3455. propname);
  3456. else
  3457. return of_property_count_u32_elems(display->panel_node,
  3458. propname);
  3459. }
  3460. static int dsi_display_parse_dt(struct dsi_display *display)
  3461. {
  3462. int i, rc = 0;
  3463. u32 phy_count = 0;
  3464. struct device_node *of_node = display->pdev->dev.of_node;
  3465. char *dsi_ctrl_name, *dsi_phy_name;
  3466. if (!strcmp(display->display_type, "primary")) {
  3467. dsi_ctrl_name = "qcom,dsi-ctrl-num";
  3468. dsi_phy_name = "qcom,dsi-phy-num";
  3469. } else {
  3470. dsi_ctrl_name = "qcom,dsi-sec-ctrl-num";
  3471. dsi_phy_name = "qcom,dsi-sec-phy-num";
  3472. }
  3473. display->ctrl_count = dsi_display_get_phandle_count(display,
  3474. dsi_ctrl_name);
  3475. phy_count = dsi_display_get_phandle_count(display, dsi_phy_name);
  3476. DSI_DEBUG("ctrl count=%d, phy count=%d\n",
  3477. display->ctrl_count, phy_count);
  3478. if (!phy_count || !display->ctrl_count) {
  3479. DSI_ERR("no ctrl/phys found\n");
  3480. rc = -ENODEV;
  3481. goto error;
  3482. }
  3483. if (phy_count != display->ctrl_count) {
  3484. DSI_ERR("different ctrl and phy counts\n");
  3485. rc = -ENODEV;
  3486. goto error;
  3487. }
  3488. display_for_each_ctrl(i, display) {
  3489. struct dsi_display_ctrl *ctrl = &display->ctrl[i];
  3490. int index;
  3491. index = dsi_display_get_phandle_index(display, dsi_ctrl_name,
  3492. display->ctrl_count, i);
  3493. ctrl->ctrl_of_node = of_parse_phandle(of_node,
  3494. "qcom,dsi-ctrl", index);
  3495. of_node_put(ctrl->ctrl_of_node);
  3496. index = dsi_display_get_phandle_index(display, dsi_phy_name,
  3497. display->ctrl_count, i);
  3498. ctrl->phy_of_node = of_parse_phandle(of_node,
  3499. "qcom,dsi-phy", index);
  3500. of_node_put(ctrl->phy_of_node);
  3501. }
  3502. /* Parse TE data */
  3503. dsi_display_parse_te_data(display);
  3504. /* Parse all external bridges from port 0 */
  3505. display_for_each_ctrl(i, display) {
  3506. display->ext_bridge[i].node_of =
  3507. of_graph_get_remote_node(of_node, 0, i);
  3508. if (display->ext_bridge[i].node_of)
  3509. display->ext_bridge_cnt++;
  3510. else
  3511. break;
  3512. }
  3513. /* Parse Demura data */
  3514. dsi_display_parse_demura_data(display);
  3515. DSI_DEBUG("success\n");
  3516. error:
  3517. return rc;
  3518. }
  3519. static bool dsi_display_validate_panel_resources(struct dsi_display *display)
  3520. {
  3521. if (!is_sim_panel(display)) {
  3522. if (!display->panel->host_config.ext_bridge_mode &&
  3523. !gpio_is_valid(display->panel->reset_config.reset_gpio)) {
  3524. DSI_ERR("invalid reset gpio for the panel\n");
  3525. return false;
  3526. }
  3527. }
  3528. return true;
  3529. }
  3530. static int dsi_display_res_init(struct dsi_display *display)
  3531. {
  3532. int rc = 0;
  3533. int i;
  3534. struct dsi_display_ctrl *ctrl;
  3535. display_for_each_ctrl(i, display) {
  3536. ctrl = &display->ctrl[i];
  3537. ctrl->ctrl = dsi_ctrl_get(ctrl->ctrl_of_node);
  3538. if (IS_ERR_OR_NULL(ctrl->ctrl)) {
  3539. rc = PTR_ERR(ctrl->ctrl);
  3540. DSI_ERR("failed to get dsi controller, rc=%d\n", rc);
  3541. ctrl->ctrl = NULL;
  3542. goto error_ctrl_put;
  3543. }
  3544. ctrl->phy = dsi_phy_get(ctrl->phy_of_node);
  3545. if (IS_ERR_OR_NULL(ctrl->phy)) {
  3546. rc = PTR_ERR(ctrl->phy);
  3547. DSI_ERR("failed to get phy controller, rc=%d\n", rc);
  3548. dsi_ctrl_put(ctrl->ctrl);
  3549. ctrl->phy = NULL;
  3550. goto error_ctrl_put;
  3551. }
  3552. }
  3553. display->panel = dsi_panel_get(&display->pdev->dev,
  3554. display->panel_node,
  3555. display->parser_node,
  3556. display->display_type,
  3557. display->cmdline_topology,
  3558. display->trusted_vm_env);
  3559. if (IS_ERR_OR_NULL(display->panel)) {
  3560. rc = PTR_ERR(display->panel);
  3561. DSI_ERR("failed to get panel, rc=%d\n", rc);
  3562. display->panel = NULL;
  3563. goto error_ctrl_put;
  3564. }
  3565. display->panel->te_using_watchdog_timer |= display->sw_te_using_wd;
  3566. if (!dsi_display_validate_panel_resources(display)) {
  3567. rc = -EINVAL;
  3568. goto error_panel_put;
  3569. }
  3570. display_for_each_ctrl(i, display) {
  3571. struct msm_dsi_phy *phy = display->ctrl[i].phy;
  3572. struct dsi_host_common_cfg *host = &display->panel->host_config;
  3573. phy->cfg.force_clk_lane_hs =
  3574. display->panel->host_config.force_hs_clk_lane;
  3575. phy->cfg.phy_type =
  3576. display->panel->host_config.phy_type;
  3577. /*
  3578. * Parse the dynamic clock trim codes for PLL, for video mode panels that have
  3579. * dynamic clock property set.
  3580. */
  3581. if ((display->panel->dyn_clk_caps.dyn_clk_support) &&
  3582. (display->panel->panel_mode == DSI_OP_VIDEO_MODE))
  3583. dsi_phy_pll_parse_dfps_data(phy);
  3584. phy->cfg.split_link.enabled = host->split_link.enabled;
  3585. phy->cfg.split_link.num_sublinks = host->split_link.num_sublinks;
  3586. phy->cfg.split_link.lanes_per_sublink = host->split_link.lanes_per_sublink;
  3587. }
  3588. rc = dsi_display_parse_lane_map(display);
  3589. if (rc) {
  3590. DSI_ERR("Lane map not found, rc=%d\n", rc);
  3591. goto error_panel_put;
  3592. }
  3593. rc = dsi_display_clocks_init(display);
  3594. if (rc) {
  3595. DSI_ERR("Failed to parse clock data, rc=%d\n", rc);
  3596. goto error_panel_put;
  3597. }
  3598. /**
  3599. * In trusted vm, the connectors will not be enabled
  3600. * until the HW resources are assigned and accepted.
  3601. */
  3602. if (display->trusted_vm_env) {
  3603. display->is_active = false;
  3604. display->hw_ownership = false;
  3605. } else {
  3606. display->is_active = true;
  3607. display->hw_ownership = true;
  3608. }
  3609. return 0;
  3610. error_panel_put:
  3611. dsi_panel_put(display->panel);
  3612. error_ctrl_put:
  3613. for (i = i - 1; i >= 0; i--) {
  3614. ctrl = &display->ctrl[i];
  3615. dsi_ctrl_put(ctrl->ctrl);
  3616. dsi_phy_put(ctrl->phy);
  3617. }
  3618. return rc;
  3619. }
  3620. static int dsi_display_res_deinit(struct dsi_display *display)
  3621. {
  3622. int rc = 0;
  3623. int i;
  3624. struct dsi_display_ctrl *ctrl;
  3625. display_for_each_ctrl(i, display) {
  3626. ctrl = &display->ctrl[i];
  3627. dsi_phy_put(ctrl->phy);
  3628. dsi_ctrl_put(ctrl->ctrl);
  3629. }
  3630. if (display->panel)
  3631. dsi_panel_put(display->panel);
  3632. return rc;
  3633. }
  3634. static int dsi_display_validate_mode_set(struct dsi_display *display,
  3635. struct dsi_display_mode *mode,
  3636. u32 flags)
  3637. {
  3638. int rc = 0;
  3639. int i;
  3640. struct dsi_display_ctrl *ctrl;
  3641. /*
  3642. * To set a mode:
  3643. * 1. Controllers should be turned off.
  3644. * 2. Link clocks should be off.
  3645. * 3. Phy should be disabled.
  3646. */
  3647. display_for_each_ctrl(i, display) {
  3648. ctrl = &display->ctrl[i];
  3649. if ((ctrl->power_state > DSI_CTRL_POWER_VREG_ON) ||
  3650. (ctrl->phy_enabled)) {
  3651. rc = -EINVAL;
  3652. goto error;
  3653. }
  3654. }
  3655. error:
  3656. return rc;
  3657. }
  3658. static bool dsi_display_is_seamless_dfps_possible(
  3659. const struct dsi_display *display,
  3660. const struct dsi_display_mode *tgt,
  3661. const enum dsi_dfps_type dfps_type)
  3662. {
  3663. struct dsi_display_mode *cur;
  3664. if (!display || !tgt || !display->panel) {
  3665. DSI_ERR("Invalid params\n");
  3666. return false;
  3667. }
  3668. cur = display->panel->cur_mode;
  3669. if (cur->timing.h_active != tgt->timing.h_active) {
  3670. DSI_DEBUG("timing.h_active differs %d %d\n",
  3671. cur->timing.h_active, tgt->timing.h_active);
  3672. return false;
  3673. }
  3674. if (cur->timing.h_back_porch != tgt->timing.h_back_porch) {
  3675. DSI_DEBUG("timing.h_back_porch differs %d %d\n",
  3676. cur->timing.h_back_porch,
  3677. tgt->timing.h_back_porch);
  3678. return false;
  3679. }
  3680. if (cur->timing.h_sync_width != tgt->timing.h_sync_width) {
  3681. DSI_DEBUG("timing.h_sync_width differs %d %d\n",
  3682. cur->timing.h_sync_width,
  3683. tgt->timing.h_sync_width);
  3684. return false;
  3685. }
  3686. if (cur->timing.h_front_porch != tgt->timing.h_front_porch) {
  3687. DSI_DEBUG("timing.h_front_porch differs %d %d\n",
  3688. cur->timing.h_front_porch,
  3689. tgt->timing.h_front_porch);
  3690. if (dfps_type != DSI_DFPS_IMMEDIATE_HFP)
  3691. return false;
  3692. }
  3693. if (cur->timing.h_skew != tgt->timing.h_skew) {
  3694. DSI_DEBUG("timing.h_skew differs %d %d\n",
  3695. cur->timing.h_skew,
  3696. tgt->timing.h_skew);
  3697. return false;
  3698. }
  3699. /* skip polarity comparison */
  3700. if (cur->timing.v_active != tgt->timing.v_active) {
  3701. DSI_DEBUG("timing.v_active differs %d %d\n",
  3702. cur->timing.v_active,
  3703. tgt->timing.v_active);
  3704. return false;
  3705. }
  3706. if (cur->timing.v_back_porch != tgt->timing.v_back_porch) {
  3707. DSI_DEBUG("timing.v_back_porch differs %d %d\n",
  3708. cur->timing.v_back_porch,
  3709. tgt->timing.v_back_porch);
  3710. return false;
  3711. }
  3712. if (cur->timing.v_sync_width != tgt->timing.v_sync_width) {
  3713. DSI_DEBUG("timing.v_sync_width differs %d %d\n",
  3714. cur->timing.v_sync_width,
  3715. tgt->timing.v_sync_width);
  3716. return false;
  3717. }
  3718. if (cur->timing.v_front_porch != tgt->timing.v_front_porch) {
  3719. DSI_DEBUG("timing.v_front_porch differs %d %d\n",
  3720. cur->timing.v_front_porch,
  3721. tgt->timing.v_front_porch);
  3722. if (dfps_type != DSI_DFPS_IMMEDIATE_VFP)
  3723. return false;
  3724. }
  3725. /* skip polarity comparison */
  3726. if (cur->timing.refresh_rate == tgt->timing.refresh_rate)
  3727. DSI_DEBUG("timing.refresh_rate identical %d %d\n",
  3728. cur->timing.refresh_rate,
  3729. tgt->timing.refresh_rate);
  3730. if (cur->pixel_clk_khz != tgt->pixel_clk_khz)
  3731. DSI_DEBUG("pixel_clk_khz differs %d %d\n",
  3732. cur->pixel_clk_khz, tgt->pixel_clk_khz);
  3733. if (cur->dsi_mode_flags != tgt->dsi_mode_flags)
  3734. DSI_DEBUG("flags differs %d %d\n",
  3735. cur->dsi_mode_flags, tgt->dsi_mode_flags);
  3736. return true;
  3737. }
  3738. void dsi_display_update_byte_intf_div(struct dsi_display *display)
  3739. {
  3740. struct dsi_host_common_cfg *config;
  3741. struct dsi_display_ctrl *m_ctrl;
  3742. int phy_ver;
  3743. m_ctrl = &display->ctrl[display->cmd_master_idx];
  3744. config = &display->panel->host_config;
  3745. phy_ver = dsi_phy_get_version(m_ctrl->phy);
  3746. config->byte_intf_clk_div = 2;
  3747. }
  3748. static int dsi_display_update_dsi_bitrate(struct dsi_display *display,
  3749. u32 bit_clk_rate)
  3750. {
  3751. int rc = 0;
  3752. int i;
  3753. DSI_DEBUG("%s:bit rate:%d\n", __func__, bit_clk_rate);
  3754. if (!display->panel) {
  3755. DSI_ERR("Invalid params\n");
  3756. return -EINVAL;
  3757. }
  3758. if (bit_clk_rate == 0) {
  3759. DSI_ERR("Invalid bit clock rate\n");
  3760. return -EINVAL;
  3761. }
  3762. display->config.bit_clk_rate_hz = bit_clk_rate;
  3763. display_for_each_ctrl(i, display) {
  3764. struct dsi_display_ctrl *dsi_disp_ctrl = &display->ctrl[i];
  3765. struct dsi_ctrl *ctrl = dsi_disp_ctrl->ctrl;
  3766. u32 num_of_lanes = 0, bpp, byte_intf_clk_div;
  3767. u64 bit_rate, pclk_rate, bit_rate_per_lane, byte_clk_rate,
  3768. byte_intf_clk_rate;
  3769. u32 bits_per_symbol = 16, num_of_symbols = 7; /* For Cphy */
  3770. struct dsi_host_common_cfg *host_cfg;
  3771. mutex_lock(&ctrl->ctrl_lock);
  3772. host_cfg = &display->panel->host_config;
  3773. if (host_cfg->data_lanes & DSI_DATA_LANE_0)
  3774. num_of_lanes++;
  3775. if (host_cfg->data_lanes & DSI_DATA_LANE_1)
  3776. num_of_lanes++;
  3777. if (host_cfg->data_lanes & DSI_DATA_LANE_2)
  3778. num_of_lanes++;
  3779. if (host_cfg->data_lanes & DSI_DATA_LANE_3)
  3780. num_of_lanes++;
  3781. if (num_of_lanes == 0) {
  3782. DSI_ERR("Invalid lane count\n");
  3783. rc = -EINVAL;
  3784. goto error;
  3785. }
  3786. bpp = dsi_pixel_format_to_bpp(host_cfg->dst_format);
  3787. bit_rate = display->config.bit_clk_rate_hz * num_of_lanes;
  3788. bit_rate_per_lane = bit_rate;
  3789. do_div(bit_rate_per_lane, num_of_lanes);
  3790. pclk_rate = bit_rate;
  3791. do_div(pclk_rate, bpp);
  3792. if (host_cfg->phy_type == DSI_PHY_TYPE_DPHY) {
  3793. bit_rate_per_lane = bit_rate;
  3794. do_div(bit_rate_per_lane, num_of_lanes);
  3795. byte_clk_rate = bit_rate_per_lane;
  3796. do_div(byte_clk_rate, 8);
  3797. byte_intf_clk_rate = byte_clk_rate;
  3798. byte_intf_clk_div = host_cfg->byte_intf_clk_div;
  3799. do_div(byte_intf_clk_rate, byte_intf_clk_div);
  3800. } else {
  3801. bit_rate_per_lane = bit_clk_rate;
  3802. pclk_rate *= bits_per_symbol;
  3803. do_div(pclk_rate, num_of_symbols);
  3804. byte_clk_rate = bit_clk_rate;
  3805. do_div(byte_clk_rate, num_of_symbols);
  3806. /* For CPHY, byte_intf_clk is same as byte_clk */
  3807. byte_intf_clk_rate = byte_clk_rate;
  3808. }
  3809. DSI_DEBUG("bit_clk_rate = %llu, bit_clk_rate_per_lane = %llu\n",
  3810. bit_rate, bit_rate_per_lane);
  3811. DSI_DEBUG("byte_clk_rate = %llu, byte_intf_clk_rate = %llu\n",
  3812. byte_clk_rate, byte_intf_clk_rate);
  3813. DSI_DEBUG("pclk_rate = %llu\n", pclk_rate);
  3814. SDE_EVT32(i, bit_rate, byte_clk_rate, pclk_rate);
  3815. ctrl->clk_freq.byte_clk_rate = byte_clk_rate;
  3816. ctrl->clk_freq.byte_intf_clk_rate = byte_intf_clk_rate;
  3817. ctrl->clk_freq.pix_clk_rate = pclk_rate;
  3818. rc = dsi_clk_set_link_frequencies(display->dsi_clk_handle,
  3819. ctrl->clk_freq, ctrl->cell_index);
  3820. if (rc) {
  3821. DSI_ERR("Failed to update link frequencies\n");
  3822. goto error;
  3823. }
  3824. ctrl->host_config.bit_clk_rate_hz = bit_clk_rate;
  3825. error:
  3826. mutex_unlock(&ctrl->ctrl_lock);
  3827. /* TODO: recover ctrl->clk_freq in case of failure */
  3828. if (rc)
  3829. return rc;
  3830. }
  3831. return 0;
  3832. }
  3833. static void _dsi_display_calc_pipe_delay(struct dsi_display *display,
  3834. struct dsi_dyn_clk_delay *delay,
  3835. struct dsi_display_mode *mode)
  3836. {
  3837. u32 esc_clk_rate_hz;
  3838. u32 pclk_to_esc_ratio, byte_to_esc_ratio, hr_bit_to_esc_ratio;
  3839. u32 hsync_period = 0;
  3840. struct dsi_display_ctrl *m_ctrl;
  3841. struct dsi_ctrl *dsi_ctrl;
  3842. struct dsi_phy_cfg *cfg;
  3843. int phy_ver;
  3844. m_ctrl = &display->ctrl[display->clk_master_idx];
  3845. dsi_ctrl = m_ctrl->ctrl;
  3846. cfg = &(m_ctrl->phy->cfg);
  3847. esc_clk_rate_hz = dsi_ctrl->clk_freq.esc_clk_rate;
  3848. pclk_to_esc_ratio = (dsi_ctrl->clk_freq.pix_clk_rate /
  3849. esc_clk_rate_hz);
  3850. byte_to_esc_ratio = (dsi_ctrl->clk_freq.byte_clk_rate /
  3851. esc_clk_rate_hz);
  3852. hr_bit_to_esc_ratio = ((dsi_ctrl->clk_freq.byte_clk_rate * 4) /
  3853. esc_clk_rate_hz);
  3854. hsync_period = dsi_h_total_dce(&mode->timing);
  3855. delay->pipe_delay = (hsync_period + 1) / pclk_to_esc_ratio;
  3856. if (!display->panel->video_config.eof_bllp_lp11_en)
  3857. delay->pipe_delay += (17 / pclk_to_esc_ratio) +
  3858. ((21 + (display->config.common_config.t_clk_pre + 1) +
  3859. (display->config.common_config.t_clk_post + 1)) /
  3860. byte_to_esc_ratio) +
  3861. ((((cfg->timing.lane_v3[8] >> 1) + 1) +
  3862. ((cfg->timing.lane_v3[6] >> 1) + 1) +
  3863. ((cfg->timing.lane_v3[3] * 4) +
  3864. (cfg->timing.lane_v3[5] >> 1) + 1) +
  3865. ((cfg->timing.lane_v3[7] >> 1) + 1) +
  3866. ((cfg->timing.lane_v3[1] >> 1) + 1) +
  3867. ((cfg->timing.lane_v3[4] >> 1) + 1)) /
  3868. hr_bit_to_esc_ratio);
  3869. delay->pipe_delay2 = 0;
  3870. if (display->panel->host_config.force_hs_clk_lane)
  3871. delay->pipe_delay2 = (6 / byte_to_esc_ratio) +
  3872. ((((cfg->timing.lane_v3[1] >> 1) + 1) +
  3873. ((cfg->timing.lane_v3[4] >> 1) + 1)) /
  3874. hr_bit_to_esc_ratio);
  3875. /*
  3876. * 100us pll delay recommended for phy ver 2.0 and 3.0
  3877. * 25us pll delay recommended for phy ver 4.0
  3878. */
  3879. phy_ver = dsi_phy_get_version(m_ctrl->phy);
  3880. if (phy_ver <= DSI_PHY_VERSION_3_0)
  3881. delay->pll_delay = 100;
  3882. else
  3883. delay->pll_delay = 25;
  3884. delay->pll_delay = ((delay->pll_delay * esc_clk_rate_hz) / 1000000);
  3885. }
  3886. static int _dsi_display_dyn_update_clks(struct dsi_display *display,
  3887. struct link_clk_freq *bkp_freq)
  3888. {
  3889. int rc = 0, i;
  3890. u8 ctrl_version;
  3891. struct dsi_display_ctrl *m_ctrl, *ctrl;
  3892. struct dsi_dyn_clk_caps *dyn_clk_caps;
  3893. struct dsi_clk_link_set *enable_clk;
  3894. m_ctrl = &display->ctrl[display->clk_master_idx];
  3895. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  3896. ctrl_version = m_ctrl->ctrl->version;
  3897. enable_clk = &display->clock_info.pll_clks;
  3898. dsi_clk_prepare_enable(enable_clk);
  3899. dsi_display_phy_configure(display, false);
  3900. display_for_each_ctrl(i, display) {
  3901. ctrl = &display->ctrl[i];
  3902. if (!ctrl->ctrl)
  3903. continue;
  3904. rc = dsi_clk_set_byte_clk_rate(display->dsi_clk_handle,
  3905. ctrl->ctrl->clk_freq.byte_clk_rate,
  3906. ctrl->ctrl->clk_freq.byte_intf_clk_rate, i);
  3907. if (rc) {
  3908. DSI_ERR("failed to set byte rate for index:%d\n", i);
  3909. goto recover_byte_clk;
  3910. }
  3911. rc = dsi_clk_set_pixel_clk_rate(display->dsi_clk_handle,
  3912. ctrl->ctrl->clk_freq.pix_clk_rate, i);
  3913. if (rc) {
  3914. DSI_ERR("failed to set pix rate for index:%d\n", i);
  3915. goto recover_pix_clk;
  3916. }
  3917. }
  3918. display_for_each_ctrl(i, display) {
  3919. ctrl = &display->ctrl[i];
  3920. if (ctrl == m_ctrl)
  3921. continue;
  3922. dsi_phy_dynamic_refresh_trigger(ctrl->phy, false);
  3923. }
  3924. dsi_phy_dynamic_refresh_trigger(m_ctrl->phy, true);
  3925. /*
  3926. * Don't wait for dynamic refresh done for dsi ctrl greater than 2.5
  3927. * and with constant fps, as dynamic refresh will applied with
  3928. * next mdp intf ctrl flush.
  3929. */
  3930. if ((ctrl_version >= DSI_CTRL_VERSION_2_5) &&
  3931. (dyn_clk_caps->maintain_const_fps))
  3932. return 0;
  3933. /* wait for dynamic refresh done */
  3934. display_for_each_ctrl(i, display) {
  3935. ctrl = &display->ctrl[i];
  3936. rc = dsi_ctrl_wait4dynamic_refresh_done(ctrl->ctrl);
  3937. if (rc) {
  3938. DSI_ERR("wait4dynamic refresh failed for dsi:%d\n", i);
  3939. goto recover_pix_clk;
  3940. } else {
  3941. DSI_INFO("dynamic refresh done on dsi: %s\n",
  3942. i ? "slave" : "master");
  3943. }
  3944. }
  3945. display_for_each_ctrl(i, display) {
  3946. ctrl = &display->ctrl[i];
  3947. dsi_phy_dynamic_refresh_clear(ctrl->phy);
  3948. }
  3949. if (rc)
  3950. DSI_ERR("could not switch back to src clks %d\n", rc);
  3951. dsi_clk_disable_unprepare(enable_clk);
  3952. return rc;
  3953. recover_pix_clk:
  3954. display_for_each_ctrl(i, display) {
  3955. ctrl = &display->ctrl[i];
  3956. if (!ctrl->ctrl)
  3957. continue;
  3958. dsi_clk_set_pixel_clk_rate(display->dsi_clk_handle,
  3959. bkp_freq->pix_clk_rate, i);
  3960. }
  3961. recover_byte_clk:
  3962. display_for_each_ctrl(i, display) {
  3963. ctrl = &display->ctrl[i];
  3964. if (!ctrl->ctrl)
  3965. continue;
  3966. dsi_clk_set_byte_clk_rate(display->dsi_clk_handle,
  3967. bkp_freq->byte_clk_rate,
  3968. bkp_freq->byte_intf_clk_rate, i);
  3969. }
  3970. return rc;
  3971. }
  3972. static int dsi_display_dynamic_clk_switch_vid(struct dsi_display *display,
  3973. struct dsi_display_mode *mode)
  3974. {
  3975. int rc = 0, mask, i;
  3976. struct dsi_display_ctrl *m_ctrl, *ctrl;
  3977. struct dsi_dyn_clk_delay delay;
  3978. struct link_clk_freq bkp_freq;
  3979. dsi_panel_acquire_panel_lock(display->panel);
  3980. m_ctrl = &display->ctrl[display->clk_master_idx];
  3981. dsi_display_clk_ctrl(display->dsi_clk_handle, DSI_ALL_CLKS, DSI_CLK_ON);
  3982. /* mask PLL unlock, FIFO overflow and underflow errors */
  3983. mask = BIT(DSI_PLL_UNLOCK_ERR) | BIT(DSI_FIFO_UNDERFLOW) |
  3984. BIT(DSI_FIFO_OVERFLOW);
  3985. dsi_display_mask_ctrl_error_interrupts(display, mask, true);
  3986. /* update the phy timings based on new mode */
  3987. display_for_each_ctrl(i, display) {
  3988. ctrl = &display->ctrl[i];
  3989. dsi_phy_update_phy_timings(ctrl->phy, &display->config);
  3990. }
  3991. /* back up existing rates to handle failure case */
  3992. bkp_freq.byte_clk_rate = m_ctrl->ctrl->clk_freq.byte_clk_rate;
  3993. bkp_freq.byte_intf_clk_rate = m_ctrl->ctrl->clk_freq.byte_intf_clk_rate;
  3994. bkp_freq.pix_clk_rate = m_ctrl->ctrl->clk_freq.pix_clk_rate;
  3995. bkp_freq.esc_clk_rate = m_ctrl->ctrl->clk_freq.esc_clk_rate;
  3996. rc = dsi_display_update_dsi_bitrate(display, mode->timing.clk_rate_hz);
  3997. if (rc) {
  3998. DSI_ERR("failed set link frequencies %d\n", rc);
  3999. goto exit;
  4000. }
  4001. /* calculate pipe delays */
  4002. _dsi_display_calc_pipe_delay(display, &delay, mode);
  4003. /* configure dynamic refresh ctrl registers */
  4004. display_for_each_ctrl(i, display) {
  4005. ctrl = &display->ctrl[i];
  4006. if (!ctrl->phy)
  4007. continue;
  4008. if (ctrl == m_ctrl)
  4009. dsi_phy_config_dynamic_refresh(ctrl->phy, &delay, true);
  4010. else
  4011. dsi_phy_config_dynamic_refresh(ctrl->phy, &delay,
  4012. false);
  4013. }
  4014. rc = _dsi_display_dyn_update_clks(display, &bkp_freq);
  4015. exit:
  4016. dsi_display_mask_ctrl_error_interrupts(display, mask, false);
  4017. dsi_display_clk_ctrl(display->dsi_clk_handle, DSI_ALL_CLKS,
  4018. DSI_CLK_OFF);
  4019. /* store newly calculated phy timings in mode private info */
  4020. dsi_phy_dyn_refresh_cache_phy_timings(m_ctrl->phy,
  4021. mode->priv_info->phy_timing_val,
  4022. mode->priv_info->phy_timing_len);
  4023. dsi_panel_release_panel_lock(display->panel);
  4024. return rc;
  4025. }
  4026. static int dsi_display_dynamic_clk_configure_cmd(struct dsi_display *display,
  4027. int clk_rate)
  4028. {
  4029. int rc = 0;
  4030. if (clk_rate <= 0) {
  4031. DSI_ERR("%s: bitrate should be greater than 0\n", __func__);
  4032. return -EINVAL;
  4033. }
  4034. if (clk_rate == display->cached_clk_rate) {
  4035. DSI_INFO("%s: ignore duplicated DSI clk setting\n", __func__);
  4036. return rc;
  4037. }
  4038. display->cached_clk_rate = clk_rate;
  4039. rc = dsi_display_update_dsi_bitrate(display, clk_rate);
  4040. if (!rc) {
  4041. DSI_DEBUG("%s: bit clk is ready to be configured to '%d'\n",
  4042. __func__, clk_rate);
  4043. atomic_set(&display->clkrate_change_pending, 1);
  4044. } else {
  4045. DSI_ERR("%s: Failed to prepare to configure '%d'. rc = %d\n",
  4046. __func__, clk_rate, rc);
  4047. /* Caching clock failed, so don't go on doing so. */
  4048. atomic_set(&display->clkrate_change_pending, 0);
  4049. display->cached_clk_rate = 0;
  4050. }
  4051. return rc;
  4052. }
  4053. static int dsi_display_dfps_update(struct dsi_display *display,
  4054. struct dsi_display_mode *dsi_mode)
  4055. {
  4056. struct dsi_mode_info *timing;
  4057. struct dsi_display_ctrl *m_ctrl, *ctrl;
  4058. struct dsi_display_mode *panel_mode;
  4059. struct dsi_dfps_capabilities dfps_caps;
  4060. int rc = 0;
  4061. int i = 0;
  4062. struct dsi_dyn_clk_caps *dyn_clk_caps;
  4063. if (!display || !dsi_mode || !display->panel) {
  4064. DSI_ERR("Invalid params\n");
  4065. return -EINVAL;
  4066. }
  4067. timing = &dsi_mode->timing;
  4068. dsi_panel_get_dfps_caps(display->panel, &dfps_caps);
  4069. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  4070. if (!dfps_caps.dfps_support && !dyn_clk_caps->maintain_const_fps) {
  4071. DSI_ERR("dfps or constant fps not supported\n");
  4072. return -ENOTSUPP;
  4073. }
  4074. if (dfps_caps.type == DSI_DFPS_IMMEDIATE_CLK) {
  4075. DSI_ERR("dfps clock method not supported\n");
  4076. return -ENOTSUPP;
  4077. }
  4078. /* For split DSI, update the clock master first */
  4079. DSI_DEBUG("configuring seamless dynamic fps\n\n");
  4080. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  4081. m_ctrl = &display->ctrl[display->clk_master_idx];
  4082. rc = dsi_ctrl_async_timing_update(m_ctrl->ctrl, timing);
  4083. if (rc) {
  4084. DSI_ERR("[%s] failed to dfps update host_%d, rc=%d\n",
  4085. display->name, i, rc);
  4086. goto error;
  4087. }
  4088. /* Update the rest of the controllers */
  4089. display_for_each_ctrl(i, display) {
  4090. ctrl = &display->ctrl[i];
  4091. if (!ctrl->ctrl || (ctrl == m_ctrl))
  4092. continue;
  4093. rc = dsi_ctrl_async_timing_update(ctrl->ctrl, timing);
  4094. if (rc) {
  4095. DSI_ERR("[%s] failed to dfps update host_%d, rc=%d\n",
  4096. display->name, i, rc);
  4097. goto error;
  4098. }
  4099. }
  4100. panel_mode = display->panel->cur_mode;
  4101. memcpy(panel_mode, dsi_mode, sizeof(*panel_mode));
  4102. /*
  4103. * dsi_mode_flags flags are used to communicate with other drm driver
  4104. * components, and are transient. They aren't inherently part of the
  4105. * display panel's mode and shouldn't be saved into the cached currently
  4106. * active mode.
  4107. */
  4108. panel_mode->dsi_mode_flags = 0;
  4109. error:
  4110. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  4111. return rc;
  4112. }
  4113. static int dsi_display_dfps_calc_front_porch(
  4114. u32 old_fps,
  4115. u32 new_fps,
  4116. u32 a_total,
  4117. u32 b_total,
  4118. u32 b_fp,
  4119. u32 *b_fp_out)
  4120. {
  4121. s32 b_fp_new;
  4122. int add_porches, diff;
  4123. if (!b_fp_out) {
  4124. DSI_ERR("Invalid params\n");
  4125. return -EINVAL;
  4126. }
  4127. if (!a_total || !new_fps) {
  4128. DSI_ERR("Invalid pixel total or new fps in mode request\n");
  4129. return -EINVAL;
  4130. }
  4131. /*
  4132. * Keep clock, other porches constant, use new fps, calc front porch
  4133. * new_vtotal = old_vtotal * (old_fps / new_fps )
  4134. * new_vfp - old_vfp = new_vtotal - old_vtotal
  4135. * new_vfp = old_vfp + old_vtotal * ((old_fps - new_fps)/ new_fps)
  4136. */
  4137. diff = abs(old_fps - new_fps);
  4138. add_porches = mult_frac(b_total, diff, new_fps);
  4139. if (old_fps > new_fps)
  4140. b_fp_new = b_fp + add_porches;
  4141. else
  4142. b_fp_new = b_fp - add_porches;
  4143. DSI_DEBUG("fps %u a %u b %u b_fp %u new_fp %d\n",
  4144. new_fps, a_total, b_total, b_fp, b_fp_new);
  4145. if (b_fp_new < 0) {
  4146. DSI_ERR("Invalid new_hfp calcluated%d\n", b_fp_new);
  4147. return -EINVAL;
  4148. }
  4149. /**
  4150. * TODO: To differentiate from clock method when communicating to the
  4151. * other components, perhaps we should set clk here to original value
  4152. */
  4153. *b_fp_out = b_fp_new;
  4154. return 0;
  4155. }
  4156. /**
  4157. * dsi_display_get_dfps_timing() - Get the new dfps values.
  4158. * @display: DSI display handle.
  4159. * @adj_mode: Mode value structure to be changed.
  4160. * It contains old timing values and latest fps value.
  4161. * New timing values are updated based on new fps.
  4162. * @curr_refresh_rate: Current fps rate.
  4163. * If zero , current fps rate is taken from
  4164. * display->panel->cur_mode.
  4165. * Return: error code.
  4166. */
  4167. static int dsi_display_get_dfps_timing(struct dsi_display *display,
  4168. struct dsi_display_mode *adj_mode,
  4169. u32 curr_refresh_rate)
  4170. {
  4171. struct dsi_dfps_capabilities dfps_caps;
  4172. struct dsi_display_mode per_ctrl_mode;
  4173. struct dsi_mode_info *timing;
  4174. struct dsi_ctrl *m_ctrl;
  4175. int rc = 0;
  4176. if (!display || !adj_mode) {
  4177. DSI_ERR("Invalid params\n");
  4178. return -EINVAL;
  4179. }
  4180. m_ctrl = display->ctrl[display->clk_master_idx].ctrl;
  4181. dsi_panel_get_dfps_caps(display->panel, &dfps_caps);
  4182. if (!dfps_caps.dfps_support) {
  4183. DSI_ERR("dfps not supported by panel\n");
  4184. return -EINVAL;
  4185. }
  4186. per_ctrl_mode = *adj_mode;
  4187. adjust_timing_by_ctrl_count(display, &per_ctrl_mode);
  4188. if (!curr_refresh_rate) {
  4189. if (!dsi_display_is_seamless_dfps_possible(display,
  4190. &per_ctrl_mode, dfps_caps.type)) {
  4191. DSI_ERR("seamless dynamic fps not supported for mode\n");
  4192. return -EINVAL;
  4193. }
  4194. if (display->panel->cur_mode) {
  4195. curr_refresh_rate =
  4196. display->panel->cur_mode->timing.refresh_rate;
  4197. } else {
  4198. DSI_ERR("cur_mode is not initialized\n");
  4199. return -EINVAL;
  4200. }
  4201. }
  4202. /* TODO: Remove this direct reference to the dsi_ctrl */
  4203. timing = &per_ctrl_mode.timing;
  4204. switch (dfps_caps.type) {
  4205. case DSI_DFPS_IMMEDIATE_VFP:
  4206. rc = dsi_display_dfps_calc_front_porch(
  4207. curr_refresh_rate,
  4208. timing->refresh_rate,
  4209. dsi_h_total_dce(timing),
  4210. DSI_V_TOTAL(timing),
  4211. timing->v_front_porch,
  4212. &adj_mode->timing.v_front_porch);
  4213. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1, DSI_DFPS_IMMEDIATE_VFP,
  4214. curr_refresh_rate, timing->refresh_rate,
  4215. timing->v_front_porch, adj_mode->timing.v_front_porch);
  4216. break;
  4217. case DSI_DFPS_IMMEDIATE_HFP:
  4218. rc = dsi_display_dfps_calc_front_porch(
  4219. curr_refresh_rate,
  4220. timing->refresh_rate,
  4221. DSI_V_TOTAL(timing),
  4222. dsi_h_total_dce(timing),
  4223. timing->h_front_porch,
  4224. &adj_mode->timing.h_front_porch);
  4225. SDE_EVT32(SDE_EVTLOG_FUNC_CASE2, DSI_DFPS_IMMEDIATE_HFP,
  4226. curr_refresh_rate, timing->refresh_rate,
  4227. timing->h_front_porch, adj_mode->timing.h_front_porch);
  4228. if (!rc)
  4229. adj_mode->timing.h_front_porch *= display->ctrl_count;
  4230. break;
  4231. default:
  4232. DSI_ERR("Unsupported DFPS mode %d\n", dfps_caps.type);
  4233. rc = -ENOTSUPP;
  4234. }
  4235. return rc;
  4236. }
  4237. static bool dsi_display_validate_mode_seamless(struct dsi_display *display,
  4238. struct dsi_display_mode *adj_mode)
  4239. {
  4240. int rc = 0;
  4241. if (!display || !adj_mode) {
  4242. DSI_ERR("Invalid params\n");
  4243. return false;
  4244. }
  4245. /* Currently the only seamless transition is dynamic fps */
  4246. rc = dsi_display_get_dfps_timing(display, adj_mode, 0);
  4247. if (rc) {
  4248. DSI_DEBUG("Dynamic FPS not supported for seamless\n");
  4249. } else {
  4250. DSI_DEBUG("Mode switch is seamless Dynamic FPS\n");
  4251. adj_mode->dsi_mode_flags |= DSI_MODE_FLAG_DFPS |
  4252. DSI_MODE_FLAG_VBLANK_PRE_MODESET;
  4253. }
  4254. return rc;
  4255. }
  4256. static void dsi_display_validate_dms_fps(struct dsi_display_mode *cur_mode,
  4257. struct dsi_display_mode *to_mode)
  4258. {
  4259. u32 cur_fps, to_fps;
  4260. u32 cur_h_active, to_h_active;
  4261. u32 cur_v_active, to_v_active;
  4262. cur_fps = cur_mode->timing.refresh_rate;
  4263. to_fps = to_mode->timing.refresh_rate;
  4264. cur_h_active = cur_mode->timing.h_active;
  4265. cur_v_active = cur_mode->timing.v_active;
  4266. to_h_active = to_mode->timing.h_active;
  4267. to_v_active = to_mode->timing.v_active;
  4268. if ((cur_h_active == to_h_active) && (cur_v_active == to_v_active) &&
  4269. (cur_fps != to_fps)) {
  4270. to_mode->dsi_mode_flags |= DSI_MODE_FLAG_DMS_FPS;
  4271. DSI_DEBUG("DMS Modeset with FPS change\n");
  4272. } else {
  4273. to_mode->dsi_mode_flags &= ~DSI_MODE_FLAG_DMS_FPS;
  4274. }
  4275. }
  4276. static int dsi_display_set_mode_sub(struct dsi_display *display,
  4277. struct dsi_display_mode *mode,
  4278. u32 flags)
  4279. {
  4280. int rc = 0, clk_rate = 0;
  4281. int i;
  4282. struct dsi_display_ctrl *ctrl;
  4283. struct dsi_display_ctrl *mctrl;
  4284. struct dsi_display_mode_priv_info *priv_info;
  4285. bool commit_phy_timing = false;
  4286. struct dsi_dyn_clk_caps *dyn_clk_caps;
  4287. priv_info = mode->priv_info;
  4288. if (!priv_info) {
  4289. DSI_ERR("[%s] failed to get private info of the display mode\n",
  4290. display->name);
  4291. return -EINVAL;
  4292. }
  4293. SDE_EVT32(mode->dsi_mode_flags, display->panel->panel_mode);
  4294. if (mode->dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_VID)
  4295. display->panel->panel_mode = DSI_OP_VIDEO_MODE;
  4296. else if (mode->dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_CMD)
  4297. display->panel->panel_mode = DSI_OP_CMD_MODE;
  4298. rc = dsi_panel_get_host_cfg_for_mode(display->panel,
  4299. mode,
  4300. &display->config);
  4301. if (rc) {
  4302. DSI_ERR("[%s] failed to get host config for mode, rc=%d\n",
  4303. display->name, rc);
  4304. goto error;
  4305. }
  4306. memcpy(&display->config.lane_map, &display->lane_map,
  4307. sizeof(display->lane_map));
  4308. mctrl = &display->ctrl[display->clk_master_idx];
  4309. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  4310. if (mode->dsi_mode_flags &
  4311. (DSI_MODE_FLAG_DFPS | DSI_MODE_FLAG_VRR)) {
  4312. display_for_each_ctrl(i, display) {
  4313. ctrl = &display->ctrl[i];
  4314. if (!ctrl->ctrl || (ctrl != mctrl))
  4315. continue;
  4316. ctrl->ctrl->hw.ops.set_timing_db(&ctrl->ctrl->hw,
  4317. true);
  4318. dsi_phy_dynamic_refresh_clear(ctrl->phy);
  4319. if ((ctrl->ctrl->version >= DSI_CTRL_VERSION_2_5) &&
  4320. (dyn_clk_caps->maintain_const_fps)) {
  4321. dsi_phy_dynamic_refresh_trigger_sel(ctrl->phy,
  4322. true);
  4323. }
  4324. }
  4325. rc = dsi_display_dfps_update(display, mode);
  4326. if (rc) {
  4327. DSI_ERR("[%s]DSI dfps update failed, rc=%d\n",
  4328. display->name, rc);
  4329. goto error;
  4330. }
  4331. display_for_each_ctrl(i, display) {
  4332. ctrl = &display->ctrl[i];
  4333. rc = dsi_ctrl_update_host_config(ctrl->ctrl,
  4334. &display->config, mode, mode->dsi_mode_flags,
  4335. display->dsi_clk_handle);
  4336. if (rc) {
  4337. DSI_ERR("failed to update ctrl config\n");
  4338. goto error;
  4339. }
  4340. }
  4341. if (priv_info->phy_timing_len) {
  4342. display_for_each_ctrl(i, display) {
  4343. ctrl = &display->ctrl[i];
  4344. rc = dsi_phy_set_timing_params(ctrl->phy,
  4345. priv_info->phy_timing_val,
  4346. priv_info->phy_timing_len,
  4347. commit_phy_timing);
  4348. if (rc)
  4349. DSI_ERR("Fail to add timing params\n");
  4350. }
  4351. }
  4352. if (!(mode->dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK))
  4353. return rc;
  4354. }
  4355. if (mode->dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK) {
  4356. if (display->panel->panel_mode == DSI_OP_VIDEO_MODE) {
  4357. rc = dsi_display_dynamic_clk_switch_vid(display, mode);
  4358. if (rc)
  4359. DSI_ERR("dynamic clk change failed %d\n", rc);
  4360. /*
  4361. * skip rest of the opearations since
  4362. * dsi_display_dynamic_clk_switch_vid() already takes
  4363. * care of them.
  4364. */
  4365. return rc;
  4366. } else if (display->panel->panel_mode == DSI_OP_CMD_MODE) {
  4367. clk_rate = mode->timing.clk_rate_hz;
  4368. rc = dsi_display_dynamic_clk_configure_cmd(display,
  4369. clk_rate);
  4370. if (rc) {
  4371. DSI_ERR("Failed to configure dynamic clk\n");
  4372. return rc;
  4373. }
  4374. }
  4375. }
  4376. display_for_each_ctrl(i, display) {
  4377. ctrl = &display->ctrl[i];
  4378. rc = dsi_ctrl_update_host_config(ctrl->ctrl, &display->config,
  4379. mode, mode->dsi_mode_flags,
  4380. display->dsi_clk_handle);
  4381. if (rc) {
  4382. DSI_ERR("[%s] failed to update ctrl config, rc=%d\n",
  4383. display->name, rc);
  4384. goto error;
  4385. }
  4386. }
  4387. if ((mode->dsi_mode_flags & DSI_MODE_FLAG_DMS) &&
  4388. (display->panel->panel_mode == DSI_OP_CMD_MODE)) {
  4389. u64 cur_bitclk = display->panel->cur_mode->timing.clk_rate_hz;
  4390. u64 to_bitclk = mode->timing.clk_rate_hz;
  4391. commit_phy_timing = true;
  4392. /* No need to set clkrate pending flag if clocks are same */
  4393. if ((!cur_bitclk && !to_bitclk) || (cur_bitclk != to_bitclk))
  4394. atomic_set(&display->clkrate_change_pending, 1);
  4395. dsi_display_validate_dms_fps(display->panel->cur_mode, mode);
  4396. }
  4397. if (priv_info->phy_timing_len) {
  4398. display_for_each_ctrl(i, display) {
  4399. ctrl = &display->ctrl[i];
  4400. rc = dsi_phy_set_timing_params(ctrl->phy,
  4401. priv_info->phy_timing_val,
  4402. priv_info->phy_timing_len,
  4403. commit_phy_timing);
  4404. if (rc)
  4405. DSI_ERR("failed to add DSI PHY timing params\n");
  4406. }
  4407. }
  4408. error:
  4409. return rc;
  4410. }
  4411. /**
  4412. * _dsi_display_dev_init - initializes the display device
  4413. * Initialization will acquire references to the resources required for the
  4414. * display hardware to function.
  4415. * @display: Handle to the display
  4416. * Returns: Zero on success
  4417. */
  4418. static int _dsi_display_dev_init(struct dsi_display *display)
  4419. {
  4420. int rc = 0;
  4421. if (!display) {
  4422. DSI_ERR("invalid display\n");
  4423. return -EINVAL;
  4424. }
  4425. if (!display->panel_node && !display->fw)
  4426. return 0;
  4427. mutex_lock(&display->display_lock);
  4428. display->parser = dsi_parser_get(&display->pdev->dev);
  4429. if (display->fw && display->parser)
  4430. display->parser_node = dsi_parser_get_head_node(
  4431. display->parser, display->fw->data,
  4432. display->fw->size);
  4433. rc = dsi_display_parse_dt(display);
  4434. if (rc) {
  4435. DSI_ERR("[%s] failed to parse dt, rc=%d\n", display->name, rc);
  4436. goto error;
  4437. }
  4438. rc = dsi_display_res_init(display);
  4439. if (rc) {
  4440. DSI_ERR("[%s] failed to initialize resources, rc=%d\n",
  4441. display->name, rc);
  4442. goto error;
  4443. }
  4444. error:
  4445. mutex_unlock(&display->display_lock);
  4446. return rc;
  4447. }
  4448. /**
  4449. * _dsi_display_dev_deinit - deinitializes the display device
  4450. * All the resources acquired during device init will be released.
  4451. * @display: Handle to the display
  4452. * Returns: Zero on success
  4453. */
  4454. static int _dsi_display_dev_deinit(struct dsi_display *display)
  4455. {
  4456. int rc = 0;
  4457. if (!display) {
  4458. DSI_ERR("invalid display\n");
  4459. return -EINVAL;
  4460. }
  4461. mutex_lock(&display->display_lock);
  4462. rc = dsi_display_res_deinit(display);
  4463. if (rc)
  4464. DSI_ERR("[%s] failed to deinitialize resource, rc=%d\n",
  4465. display->name, rc);
  4466. mutex_unlock(&display->display_lock);
  4467. return rc;
  4468. }
  4469. /**
  4470. * dsi_display_cont_splash_res_disable() - Disable resource votes added in probe
  4471. * @dsi_display: Pointer to dsi display
  4472. * Returns: Zero on success
  4473. */
  4474. int dsi_display_cont_splash_res_disable(void *dsi_display)
  4475. {
  4476. struct dsi_display *display = dsi_display;
  4477. int rc = 0;
  4478. /* Remove the panel vote that was added during dsi display probe */
  4479. rc = dsi_pwr_enable_regulator(&display->panel->power_info, false);
  4480. if (rc)
  4481. DSI_ERR("[%s] failed to disable vregs, rc=%d\n",
  4482. display->panel->name, rc);
  4483. return rc;
  4484. }
  4485. /**
  4486. * dsi_display_cont_splash_config() - Initialize resources for continuous splash
  4487. * @dsi_display: Pointer to dsi display
  4488. * Returns: Zero on success
  4489. */
  4490. int dsi_display_cont_splash_config(void *dsi_display)
  4491. {
  4492. struct dsi_display *display = dsi_display;
  4493. int rc = 0;
  4494. /* Vote for gdsc required to read register address space */
  4495. if (!display) {
  4496. DSI_ERR("invalid input display param\n");
  4497. return -EINVAL;
  4498. }
  4499. rc = pm_runtime_resume_and_get(display->drm_dev->dev);
  4500. if (rc < 0) {
  4501. DSI_ERR("failed to enable power resource %d\n", rc);
  4502. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  4503. return rc;
  4504. }
  4505. mutex_lock(&display->display_lock);
  4506. display->is_cont_splash_enabled = true;
  4507. /* Update splash status for clock manager */
  4508. dsi_display_clk_mngr_update_splash_status(display->clk_mngr,
  4509. display->is_cont_splash_enabled);
  4510. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY, display->is_cont_splash_enabled);
  4511. /* Set up ctrl isr before enabling core clk */
  4512. dsi_display_ctrl_isr_configure(display, true);
  4513. /* Vote for Core clk and link clk. Votes on ctrl and phy
  4514. * regulator are inplicit from pre clk on callback
  4515. */
  4516. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  4517. DSI_ALL_CLKS, DSI_CLK_ON);
  4518. if (rc) {
  4519. DSI_ERR("[%s] failed to enable DSI link clocks, rc=%d\n",
  4520. display->name, rc);
  4521. goto clk_manager_update;
  4522. }
  4523. mutex_unlock(&display->display_lock);
  4524. /* Set the current brightness level */
  4525. dsi_panel_bl_handoff(display->panel);
  4526. return rc;
  4527. clk_manager_update:
  4528. dsi_display_ctrl_isr_configure(display, false);
  4529. /* Update splash status for clock manager */
  4530. dsi_display_clk_mngr_update_splash_status(display->clk_mngr,
  4531. false);
  4532. pm_runtime_put_sync(display->drm_dev->dev);
  4533. display->is_cont_splash_enabled = false;
  4534. mutex_unlock(&display->display_lock);
  4535. return rc;
  4536. }
  4537. /**
  4538. * dsi_display_splash_res_cleanup() - cleanup for continuous splash
  4539. * @display: Pointer to dsi display
  4540. * Returns: Zero on success
  4541. */
  4542. int dsi_display_splash_res_cleanup(struct dsi_display *display)
  4543. {
  4544. int rc = 0;
  4545. if (!display->is_cont_splash_enabled)
  4546. return 0;
  4547. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  4548. DSI_ALL_CLKS, DSI_CLK_OFF);
  4549. if (rc)
  4550. DSI_ERR("[%s] failed to disable DSI link clocks, rc=%d\n",
  4551. display->name, rc);
  4552. pm_runtime_put_sync(display->drm_dev->dev);
  4553. display->is_cont_splash_enabled = false;
  4554. /* Update splash status for clock manager */
  4555. dsi_display_clk_mngr_update_splash_status(display->clk_mngr,
  4556. display->is_cont_splash_enabled);
  4557. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT, display->is_cont_splash_enabled);
  4558. return rc;
  4559. }
  4560. static int dsi_display_force_update_dsi_clk(struct dsi_display *display)
  4561. {
  4562. int rc = 0, i = 0;
  4563. struct dsi_display_ctrl *ctrl;
  4564. /*
  4565. * The force update dsi clock, is the only clock update function that toggles the state of
  4566. * DSI clocks without any ref count protection. With the addition of ASYNC command wait,
  4567. * there is a need for adding a check for any queued waits before updating these clocks.
  4568. */
  4569. display_for_each_ctrl(i, display) {
  4570. ctrl = &display->ctrl[i];
  4571. if (!ctrl->ctrl || !(ctrl->ctrl->post_tx_queued))
  4572. continue;
  4573. flush_workqueue(display->post_cmd_tx_workq);
  4574. cancel_work_sync(&ctrl->ctrl->post_cmd_tx_work);
  4575. ctrl->ctrl->post_tx_queued = false;
  4576. }
  4577. rc = dsi_display_link_clk_force_update_ctrl(display->dsi_clk_handle);
  4578. if (!rc) {
  4579. DSI_DEBUG("dsi bit clk has been configured to %d\n",
  4580. display->cached_clk_rate);
  4581. atomic_set(&display->clkrate_change_pending, 0);
  4582. } else {
  4583. DSI_ERR("Failed to configure dsi bit clock '%d'. rc = %d\n",
  4584. display->cached_clk_rate, rc);
  4585. }
  4586. return rc;
  4587. }
  4588. static int dsi_display_validate_split_link(struct dsi_display *display)
  4589. {
  4590. int i, rc = 0;
  4591. struct dsi_display_ctrl *ctrl;
  4592. struct dsi_host_common_cfg *host = &display->panel->host_config;
  4593. if (!host->split_link.enabled)
  4594. return 0;
  4595. display_for_each_ctrl(i, display) {
  4596. ctrl = &display->ctrl[i];
  4597. if (!ctrl->ctrl->split_link_supported) {
  4598. DSI_ERR("[%s] split link is not supported by hw\n",
  4599. display->name);
  4600. rc = -ENOTSUPP;
  4601. goto error;
  4602. }
  4603. set_bit(DSI_PHY_SPLIT_LINK, ctrl->phy->hw.feature_map);
  4604. host->split_link.panel_mode = display->panel->panel_mode;
  4605. }
  4606. DSI_DEBUG("Split link is enabled\n");
  4607. return 0;
  4608. error:
  4609. host->split_link.enabled = false;
  4610. return rc;
  4611. }
  4612. static int dsi_display_get_io_resources(struct msm_io_res *io_res, void *data)
  4613. {
  4614. int rc = 0;
  4615. struct dsi_display *display;
  4616. struct platform_device *pdev;
  4617. int te_gpio, avdd_gpio;
  4618. if (!data)
  4619. return -EINVAL;
  4620. display = (struct dsi_display *)data;
  4621. pdev = display->pdev;
  4622. if (!pdev)
  4623. return -EINVAL;
  4624. rc = dsi_ctrl_get_io_resources(io_res);
  4625. if (rc)
  4626. return rc;
  4627. rc = dsi_phy_get_io_resources(io_res);
  4628. if (rc)
  4629. return rc;
  4630. rc = dsi_panel_get_io_resources(display->panel, io_res);
  4631. if (rc)
  4632. return rc;
  4633. te_gpio = of_get_named_gpio(pdev->dev.of_node, "qcom,platform-te-gpio", 0);
  4634. if (gpio_is_valid(te_gpio)) {
  4635. rc = msm_dss_get_gpio_io_mem(te_gpio, &io_res->mem);
  4636. if (rc) {
  4637. DSI_ERR("[%s] failed to retrieve the te gpio address\n",
  4638. display->panel->name);
  4639. return rc;
  4640. }
  4641. }
  4642. avdd_gpio = of_get_named_gpio(pdev->dev.of_node,
  4643. "qcom,avdd-regulator-gpio", 0);
  4644. if (gpio_is_valid(avdd_gpio)) {
  4645. rc = msm_dss_get_gpio_io_mem(avdd_gpio, &io_res->mem);
  4646. if (rc)
  4647. DSI_ERR("[%s] failed to retrieve the avdd gpio address\n",
  4648. display->panel->name);
  4649. }
  4650. return rc;
  4651. }
  4652. static int dsi_display_pre_release(void *data)
  4653. {
  4654. struct dsi_display *display;
  4655. int i;
  4656. if (!data)
  4657. return -EINVAL;
  4658. display = (struct dsi_display *)data;
  4659. mutex_lock(&display->display_lock);
  4660. display->hw_ownership = false;
  4661. mutex_unlock(&display->display_lock);
  4662. /* flush work queues */
  4663. display_for_each_ctrl(i, display) {
  4664. struct dsi_display_ctrl *ctrl = &display->ctrl[i];
  4665. if (!ctrl->ctrl || !(ctrl->ctrl->post_tx_queued))
  4666. continue;
  4667. flush_workqueue(display->post_cmd_tx_workq);
  4668. cancel_work_sync(&ctrl->ctrl->post_cmd_tx_work);
  4669. ctrl->ctrl->post_tx_queued = false;
  4670. }
  4671. dsi_display_ctrl_irq_update(display, false);
  4672. return 0;
  4673. }
  4674. static int dsi_display_pre_acquire(void *data)
  4675. {
  4676. struct dsi_display *display;
  4677. if (!data)
  4678. return -EINVAL;
  4679. display = (struct dsi_display *)data;
  4680. mutex_lock(&display->display_lock);
  4681. display->hw_ownership = true;
  4682. mutex_unlock(&display->display_lock);
  4683. dsi_display_ctrl_irq_update((struct dsi_display *)data, true);
  4684. return 0;
  4685. }
  4686. static int dsi_display_init_ctrl(struct dsi_display *display)
  4687. {
  4688. struct dsi_display_ctrl *display_ctrl;
  4689. int i, rc = 0;
  4690. struct clk_ctrl_cb clk_cb;
  4691. clk_cb.priv = display;
  4692. clk_cb.dsi_clk_cb = dsi_display_clk_ctrl_cb;
  4693. display_for_each_ctrl(i, display) {
  4694. display_ctrl = &display->ctrl[i];
  4695. display_ctrl->ctrl->post_cmd_tx_workq = display->post_cmd_tx_workq;
  4696. rc = dsi_ctrl_clk_cb_register(display_ctrl->ctrl, &clk_cb);
  4697. if (rc) {
  4698. DSI_ERR("[%s] failed to register ctrl clk_cb[%d], rc=%d\n",
  4699. display->name, i, rc);
  4700. return rc;
  4701. }
  4702. rc = dsi_phy_clk_cb_register(display_ctrl->phy, &clk_cb);
  4703. if (rc) {
  4704. DSI_ERR("[%s] failed to register phy clk_cb[%d], rc=%d\n",
  4705. display->name, i, rc);
  4706. return rc;
  4707. }
  4708. }
  4709. return rc;
  4710. }
  4711. /**
  4712. * dsi_display_bind - bind dsi device with controlling device
  4713. * @dev: Pointer to base of platform device
  4714. * @master: Pointer to container of drm device
  4715. * @data: Pointer to private data
  4716. * Returns: Zero on success
  4717. */
  4718. static int dsi_display_bind(struct device *dev,
  4719. struct device *master,
  4720. void *data)
  4721. {
  4722. struct dsi_display_ctrl *display_ctrl;
  4723. struct drm_device *drm;
  4724. struct dsi_display *display;
  4725. struct dsi_clk_info info;
  4726. void *handle = NULL;
  4727. struct platform_device *pdev = to_platform_device(dev);
  4728. char *client1 = "dsi_clk_client";
  4729. char *client2 = "mdp_event_client";
  4730. struct msm_vm_ops vm_event_ops = {
  4731. .vm_get_io_resources = dsi_display_get_io_resources,
  4732. .vm_pre_hw_release = dsi_display_pre_release,
  4733. .vm_post_hw_acquire = dsi_display_pre_acquire,
  4734. };
  4735. int i, rc = 0;
  4736. if (!dev || !pdev || !master) {
  4737. DSI_ERR("invalid param(s), dev %pK, pdev %pK, master %pK\n",
  4738. dev, pdev, master);
  4739. return -EINVAL;
  4740. }
  4741. drm = dev_get_drvdata(master);
  4742. display = platform_get_drvdata(pdev);
  4743. if (!drm || !display) {
  4744. DSI_ERR("invalid param(s), drm %pK, display %pK\n",
  4745. drm, display);
  4746. return -EINVAL;
  4747. }
  4748. if (!display->panel_node && !display->fw)
  4749. return 0;
  4750. if (!display->fw)
  4751. display->name = display->panel_node->name;
  4752. /* defer bind if ext bridge driver is not loaded */
  4753. if (display->panel && display->panel->host_config.ext_bridge_mode) {
  4754. for (i = 0; i < display->ext_bridge_cnt; i++) {
  4755. if (!of_drm_find_bridge(
  4756. display->ext_bridge[i].node_of)) {
  4757. DSI_DEBUG("defer for bridge[%d] %s\n", i,
  4758. display->ext_bridge[i].node_of->full_name);
  4759. return -EPROBE_DEFER;
  4760. }
  4761. }
  4762. }
  4763. mutex_lock(&display->display_lock);
  4764. rc = dsi_display_validate_split_link(display);
  4765. if (rc) {
  4766. DSI_ERR("[%s] split link validation failed, rc=%d\n",
  4767. display->name, rc);
  4768. goto error;
  4769. }
  4770. rc = dsi_display_debugfs_init(display);
  4771. if (rc) {
  4772. DSI_ERR("[%s] debugfs init failed, rc=%d\n", display->name, rc);
  4773. goto error;
  4774. }
  4775. atomic_set(&display->clkrate_change_pending, 0);
  4776. display->cached_clk_rate = 0;
  4777. memset(&info, 0x0, sizeof(info));
  4778. display_for_each_ctrl(i, display) {
  4779. display_ctrl = &display->ctrl[i];
  4780. rc = dsi_ctrl_drv_init(display_ctrl->ctrl, display->root);
  4781. if (rc) {
  4782. DSI_ERR("[%s] failed to initialize ctrl[%d], rc=%d\n",
  4783. display->name, i, rc);
  4784. goto error_ctrl_deinit;
  4785. }
  4786. display_ctrl->ctrl->horiz_index = i;
  4787. rc = dsi_phy_drv_init(display_ctrl->phy);
  4788. if (rc) {
  4789. DSI_ERR("[%s] Failed to initialize phy[%d], rc=%d\n",
  4790. display->name, i, rc);
  4791. (void)dsi_ctrl_drv_deinit(display_ctrl->ctrl);
  4792. goto error_ctrl_deinit;
  4793. }
  4794. memcpy(&info.c_clks[i],
  4795. (&display_ctrl->ctrl->clk_info.core_clks),
  4796. sizeof(struct dsi_core_clk_info));
  4797. memcpy(&info.l_hs_clks[i],
  4798. (&display_ctrl->ctrl->clk_info.hs_link_clks),
  4799. sizeof(struct dsi_link_hs_clk_info));
  4800. memcpy(&info.l_lp_clks[i],
  4801. (&display_ctrl->ctrl->clk_info.lp_link_clks),
  4802. sizeof(struct dsi_link_lp_clk_info));
  4803. info.c_clks[i].drm = drm;
  4804. info.ctrl_index[i] = display_ctrl->ctrl->cell_index;
  4805. }
  4806. info.pre_clkoff_cb = dsi_pre_clkoff_cb;
  4807. info.pre_clkon_cb = dsi_pre_clkon_cb;
  4808. info.post_clkoff_cb = dsi_post_clkoff_cb;
  4809. info.post_clkon_cb = dsi_post_clkon_cb;
  4810. info.phy_config_cb = dsi_display_phy_configure;
  4811. info.phy_pll_toggle_cb = dsi_display_phy_pll_toggle;
  4812. info.priv_data = display;
  4813. info.master_ndx = display->clk_master_idx;
  4814. info.dsi_ctrl_count = display->ctrl_count;
  4815. info.phy_pll_bypass = phy_pll_bypass(display);
  4816. snprintf(info.name, MAX_STRING_LEN,
  4817. "DSI_MNGR-%s", display->name);
  4818. display->clk_mngr = dsi_display_clk_mngr_register(&info);
  4819. if (IS_ERR_OR_NULL(display->clk_mngr)) {
  4820. rc = PTR_ERR(display->clk_mngr);
  4821. display->clk_mngr = NULL;
  4822. DSI_ERR("dsi clock registration failed, rc = %d\n", rc);
  4823. goto error_ctrl_deinit;
  4824. }
  4825. handle = dsi_register_clk_handle(display->clk_mngr, client1);
  4826. if (IS_ERR_OR_NULL(handle)) {
  4827. rc = PTR_ERR(handle);
  4828. DSI_ERR("failed to register %s client, rc = %d\n",
  4829. client1, rc);
  4830. goto error_clk_deinit;
  4831. } else {
  4832. display->dsi_clk_handle = handle;
  4833. }
  4834. handle = dsi_register_clk_handle(display->clk_mngr, client2);
  4835. if (IS_ERR_OR_NULL(handle)) {
  4836. rc = PTR_ERR(handle);
  4837. DSI_ERR("failed to register %s client, rc = %d\n",
  4838. client2, rc);
  4839. goto error_clk_client_deinit;
  4840. } else {
  4841. display->mdp_clk_handle = handle;
  4842. }
  4843. dsi_display_update_byte_intf_div(display);
  4844. rc = dsi_display_mipi_host_init(display);
  4845. if (rc) {
  4846. DSI_ERR("[%s] failed to initialize mipi host, rc=%d\n",
  4847. display->name, rc);
  4848. goto error_ctrl_deinit;
  4849. }
  4850. rc = dsi_panel_drv_init(display->panel, &display->host);
  4851. if (rc) {
  4852. if (rc != -EPROBE_DEFER)
  4853. DSI_ERR("[%s] failed to initialize panel driver, rc=%d\n",
  4854. display->name, rc);
  4855. goto error_host_deinit;
  4856. }
  4857. DSI_INFO("Successfully bind display panel '%s %s'\n", display->name,
  4858. display->panel->te_using_watchdog_timer ? "as sim panel" : "");
  4859. display->drm_dev = drm;
  4860. display_for_each_ctrl(i, display) {
  4861. display_ctrl = &display->ctrl[i];
  4862. if (!display_ctrl->phy || !display_ctrl->ctrl)
  4863. continue;
  4864. display_ctrl->ctrl->drm_dev = drm;
  4865. rc = dsi_phy_set_clk_freq(display_ctrl->phy,
  4866. &display_ctrl->ctrl->clk_freq);
  4867. if (rc) {
  4868. DSI_ERR("[%s] failed to set phy clk freq, rc=%d\n",
  4869. display->name, rc);
  4870. goto error;
  4871. }
  4872. }
  4873. msm_register_vm_event(master, dev, &vm_event_ops, (void *)display);
  4874. goto error;
  4875. error_host_deinit:
  4876. (void)dsi_display_mipi_host_deinit(display);
  4877. error_clk_client_deinit:
  4878. (void)dsi_deregister_clk_handle(display->dsi_clk_handle);
  4879. error_clk_deinit:
  4880. (void)dsi_display_clk_mngr_deregister(display->clk_mngr);
  4881. error_ctrl_deinit:
  4882. for (i = i - 1; i >= 0; i--) {
  4883. display_ctrl = &display->ctrl[i];
  4884. (void)dsi_phy_drv_deinit(display_ctrl->phy);
  4885. (void)dsi_ctrl_drv_deinit(display_ctrl->ctrl);
  4886. dsi_ctrl_put(display_ctrl->ctrl);
  4887. dsi_phy_put(display_ctrl->phy);
  4888. }
  4889. (void)dsi_display_debugfs_deinit(display);
  4890. error:
  4891. mutex_unlock(&display->display_lock);
  4892. return rc;
  4893. }
  4894. /**
  4895. * dsi_display_unbind - unbind dsi from controlling device
  4896. * @dev: Pointer to base of platform device
  4897. * @master: Pointer to container of drm device
  4898. * @data: Pointer to private data
  4899. */
  4900. static void dsi_display_unbind(struct device *dev,
  4901. struct device *master, void *data)
  4902. {
  4903. struct dsi_display_ctrl *display_ctrl;
  4904. struct dsi_display *display;
  4905. struct platform_device *pdev = to_platform_device(dev);
  4906. int i, rc = 0;
  4907. if (!dev || !pdev || !master) {
  4908. DSI_ERR("invalid param(s)\n");
  4909. return;
  4910. }
  4911. display = platform_get_drvdata(pdev);
  4912. if (!display || !display->panel_node) {
  4913. DSI_ERR("invalid display\n");
  4914. return;
  4915. }
  4916. mutex_lock(&display->display_lock);
  4917. rc = dsi_display_mipi_host_deinit(display);
  4918. if (rc)
  4919. DSI_ERR("[%s] failed to deinit mipi hosts, rc=%d\n",
  4920. display->name,
  4921. rc);
  4922. display_for_each_ctrl(i, display) {
  4923. display_ctrl = &display->ctrl[i];
  4924. rc = dsi_phy_drv_deinit(display_ctrl->phy);
  4925. if (rc)
  4926. DSI_ERR("[%s] failed to deinit phy%d driver, rc=%d\n",
  4927. display->name, i, rc);
  4928. display->ctrl->ctrl->post_cmd_tx_workq = NULL;
  4929. rc = dsi_ctrl_drv_deinit(display_ctrl->ctrl);
  4930. if (rc)
  4931. DSI_ERR("[%s] failed to deinit ctrl%d driver, rc=%d\n",
  4932. display->name, i, rc);
  4933. }
  4934. atomic_set(&display->clkrate_change_pending, 0);
  4935. (void)dsi_display_debugfs_deinit(display);
  4936. mutex_unlock(&display->display_lock);
  4937. }
  4938. static const struct component_ops dsi_display_comp_ops = {
  4939. .bind = dsi_display_bind,
  4940. .unbind = dsi_display_unbind,
  4941. };
  4942. static struct platform_driver dsi_display_driver = {
  4943. .probe = dsi_display_dev_probe,
  4944. .remove = dsi_display_dev_remove,
  4945. .driver = {
  4946. .name = "msm-dsi-display",
  4947. .of_match_table = dsi_display_dt_match,
  4948. .suppress_bind_attrs = true,
  4949. },
  4950. };
  4951. static int dsi_display_init(struct dsi_display *display)
  4952. {
  4953. int rc = 0;
  4954. struct platform_device *pdev = display->pdev;
  4955. mutex_init(&display->display_lock);
  4956. rc = _dsi_display_dev_init(display);
  4957. if (rc) {
  4958. DSI_ERR("device init failed, rc=%d\n", rc);
  4959. goto end;
  4960. }
  4961. /*
  4962. * Vote on panel regulator is added to make sure panel regulators
  4963. * are ON for cont-splash enabled usecase.
  4964. * This panel regulator vote will be removed only in:
  4965. * 1) device suspend when cont-splash is enabled.
  4966. * 2) cont_splash_res_disable() when cont-splash is disabled.
  4967. * For GKI, adding this vote will make sure that sync_state
  4968. * kernel driver doesn't disable the panel regulators after
  4969. * dsi probe is complete.
  4970. */
  4971. if (display->panel) {
  4972. rc = dsi_pwr_enable_regulator(&display->panel->power_info,
  4973. true);
  4974. if (rc) {
  4975. DSI_ERR("[%s] failed to enable vregs, rc=%d\n",
  4976. display->panel->name, rc);
  4977. return rc;
  4978. }
  4979. }
  4980. rc = component_add(&pdev->dev, &dsi_display_comp_ops);
  4981. if (rc)
  4982. DSI_ERR("component add failed, rc=%d\n", rc);
  4983. DSI_DEBUG("component add success: %s\n", display->name);
  4984. end:
  4985. return rc;
  4986. }
  4987. static void dsi_display_firmware_display(const struct firmware *fw,
  4988. void *context)
  4989. {
  4990. struct dsi_display *display = context;
  4991. if (fw) {
  4992. DSI_INFO("reading data from firmware, size=%zd\n",
  4993. fw->size);
  4994. display->fw = fw;
  4995. if (!strcmp(display->display_type, "primary"))
  4996. display->name = "dsi_firmware_display";
  4997. else if (!strcmp(display->display_type, "secondary"))
  4998. display->name = "dsi_firmware_display_secondary";
  4999. } else {
  5000. DSI_INFO("no firmware available, fallback to device node\n");
  5001. }
  5002. if (dsi_display_init(display))
  5003. return;
  5004. DSI_DEBUG("success\n");
  5005. }
  5006. int dsi_display_dev_probe(struct platform_device *pdev)
  5007. {
  5008. struct dsi_display *display = NULL;
  5009. struct device_node *node = NULL, *panel_node = NULL, *mdp_node = NULL;
  5010. int rc = 0, index = DSI_PRIMARY;
  5011. bool firm_req = false;
  5012. struct dsi_display_boot_param *boot_disp;
  5013. if (!pdev || !pdev->dev.of_node) {
  5014. DSI_ERR("pdev not found\n");
  5015. rc = -ENODEV;
  5016. goto end;
  5017. }
  5018. display = devm_kzalloc(&pdev->dev, sizeof(*display), GFP_KERNEL);
  5019. if (!display) {
  5020. rc = -ENOMEM;
  5021. goto end;
  5022. }
  5023. display->post_cmd_tx_workq = create_singlethread_workqueue(
  5024. "dsi_post_cmd_tx_workq");
  5025. if (!display->post_cmd_tx_workq) {
  5026. DSI_ERR("failed to create work queue\n");
  5027. rc = -EINVAL;
  5028. goto end;
  5029. }
  5030. mdp_node = of_parse_phandle(pdev->dev.of_node, "qcom,mdp", 0);
  5031. if (!mdp_node) {
  5032. DSI_ERR("mdp_node not found\n");
  5033. rc = -ENODEV;
  5034. goto end;
  5035. }
  5036. display->trusted_vm_env = of_property_read_bool(mdp_node,
  5037. "qcom,sde-trusted-vm-env");
  5038. if (display->trusted_vm_env)
  5039. DSI_INFO("Display enabled with trusted vm path\n");
  5040. /* initialize panel id to UINT64_MAX */
  5041. display->panel_id = ~0x0;
  5042. display->display_type = of_get_property(pdev->dev.of_node,
  5043. "label", NULL);
  5044. if (!display->display_type)
  5045. display->display_type = "primary";
  5046. if (!strcmp(display->display_type, "secondary"))
  5047. index = DSI_SECONDARY;
  5048. boot_disp = &boot_displays[index];
  5049. node = pdev->dev.of_node;
  5050. if (boot_disp->boot_disp_en) {
  5051. /* The panel name should be same as UEFI name index */
  5052. panel_node = of_find_node_by_name(mdp_node, boot_disp->name);
  5053. if (!panel_node)
  5054. DSI_WARN("%s panel_node %s not found\n", display->display_type,
  5055. boot_disp->name);
  5056. } else {
  5057. panel_node = of_parse_phandle(node,
  5058. "qcom,dsi-default-panel", 0);
  5059. if (!panel_node)
  5060. DSI_INFO("%s default panel not found\n", display->display_type);
  5061. }
  5062. boot_disp->node = pdev->dev.of_node;
  5063. boot_disp->disp = display;
  5064. display->panel_node = panel_node;
  5065. display->pdev = pdev;
  5066. display->boot_disp = boot_disp;
  5067. dsi_display_parse_cmdline_topology(display, index);
  5068. platform_set_drvdata(pdev, display);
  5069. if (!dsi_display_validate_res(display)) {
  5070. rc = -EPROBE_DEFER;
  5071. DSI_ERR("resources required for display probe not present: rc=%d\n", rc);
  5072. goto end;
  5073. }
  5074. /* initialize display in firmware callback */
  5075. if (!(boot_displays[DSI_PRIMARY].boot_disp_en ||
  5076. boot_displays[DSI_SECONDARY].boot_disp_en) &&
  5077. IS_ENABLED(CONFIG_DSI_PARSER)) {
  5078. if (!strcmp(display->display_type, "primary"))
  5079. firm_req = !request_firmware_nowait(
  5080. THIS_MODULE, 1, "dsi_prop",
  5081. &pdev->dev, GFP_KERNEL, display,
  5082. dsi_display_firmware_display);
  5083. else if (!strcmp(display->display_type, "secondary"))
  5084. firm_req = !request_firmware_nowait(
  5085. THIS_MODULE, 1, "dsi_prop_sec",
  5086. &pdev->dev, GFP_KERNEL, display,
  5087. dsi_display_firmware_display);
  5088. }
  5089. if (!firm_req) {
  5090. rc = dsi_display_init(display);
  5091. if (rc)
  5092. goto end;
  5093. }
  5094. return 0;
  5095. end:
  5096. if (display)
  5097. devm_kfree(&pdev->dev, display);
  5098. return rc;
  5099. }
  5100. int dsi_display_dev_remove(struct platform_device *pdev)
  5101. {
  5102. int rc = 0, i = 0;
  5103. struct dsi_display *display;
  5104. struct dsi_display_ctrl *ctrl;
  5105. if (!pdev) {
  5106. DSI_ERR("Invalid device\n");
  5107. return -EINVAL;
  5108. }
  5109. display = platform_get_drvdata(pdev);
  5110. /* decrement ref count */
  5111. of_node_put(display->panel_node);
  5112. if (display->post_cmd_tx_workq) {
  5113. flush_workqueue(display->post_cmd_tx_workq);
  5114. destroy_workqueue(display->post_cmd_tx_workq);
  5115. display->post_cmd_tx_workq = NULL;
  5116. display_for_each_ctrl(i, display) {
  5117. ctrl = &display->ctrl[i];
  5118. if (!ctrl->ctrl)
  5119. continue;
  5120. ctrl->ctrl->post_cmd_tx_workq = NULL;
  5121. }
  5122. }
  5123. (void)_dsi_display_dev_deinit(display);
  5124. platform_set_drvdata(pdev, NULL);
  5125. devm_kfree(&pdev->dev, display);
  5126. return rc;
  5127. }
  5128. int dsi_display_get_num_of_displays(void)
  5129. {
  5130. int i, count = 0;
  5131. for (i = 0; i < MAX_DSI_ACTIVE_DISPLAY; i++) {
  5132. struct dsi_display *display = boot_displays[i].disp;
  5133. if ((display && display->panel_node) ||
  5134. (display && display->fw))
  5135. count++;
  5136. }
  5137. return count;
  5138. }
  5139. int dsi_display_get_active_displays(void **display_array, u32 max_display_count)
  5140. {
  5141. int index = 0, count = 0;
  5142. if (!display_array || !max_display_count) {
  5143. DSI_ERR("invalid params\n");
  5144. return 0;
  5145. }
  5146. for (index = 0; index < MAX_DSI_ACTIVE_DISPLAY; index++) {
  5147. struct dsi_display *display = boot_displays[index].disp;
  5148. if ((display && display->panel_node) ||
  5149. (display && display->fw))
  5150. display_array[count++] = display;
  5151. }
  5152. return count;
  5153. }
  5154. void dsi_display_set_active_state(struct dsi_display *display, bool is_active)
  5155. {
  5156. if (!display)
  5157. return;
  5158. mutex_lock(&display->display_lock);
  5159. display->is_active = is_active;
  5160. mutex_unlock(&display->display_lock);
  5161. }
  5162. int dsi_display_drm_bridge_init(struct dsi_display *display,
  5163. struct drm_encoder *enc)
  5164. {
  5165. int rc = 0;
  5166. struct dsi_bridge *bridge;
  5167. struct msm_drm_private *priv = NULL;
  5168. if (!display || !display->drm_dev || !enc) {
  5169. DSI_ERR("invalid param(s)\n");
  5170. return -EINVAL;
  5171. }
  5172. mutex_lock(&display->display_lock);
  5173. priv = display->drm_dev->dev_private;
  5174. if (!priv) {
  5175. DSI_ERR("Private data is not present\n");
  5176. rc = -EINVAL;
  5177. goto error;
  5178. }
  5179. if (display->bridge) {
  5180. DSI_ERR("display is already initialize\n");
  5181. goto error;
  5182. }
  5183. bridge = dsi_drm_bridge_init(display, display->drm_dev, enc);
  5184. if (IS_ERR_OR_NULL(bridge)) {
  5185. rc = PTR_ERR(bridge);
  5186. DSI_ERR("[%s] brige init failed, %d\n", display->name, rc);
  5187. goto error;
  5188. }
  5189. display->bridge = bridge;
  5190. priv->bridges[priv->num_bridges++] = &bridge->base;
  5191. if (display->tx_cmd_buf == NULL) {
  5192. rc = dsi_host_alloc_cmd_tx_buffer(display);
  5193. if (rc)
  5194. DSI_ERR("failed to allocate cmd tx buffer memory\n");
  5195. }
  5196. error:
  5197. mutex_unlock(&display->display_lock);
  5198. return rc;
  5199. }
  5200. int dsi_display_drm_bridge_deinit(struct dsi_display *display)
  5201. {
  5202. int rc = 0;
  5203. if (!display) {
  5204. DSI_ERR("Invalid params\n");
  5205. return -EINVAL;
  5206. }
  5207. mutex_lock(&display->display_lock);
  5208. dsi_drm_bridge_cleanup(display->bridge);
  5209. display->bridge = NULL;
  5210. mutex_unlock(&display->display_lock);
  5211. return rc;
  5212. }
  5213. /* Hook functions to call external connector, pointer validation is
  5214. * done in dsi_display_drm_ext_bridge_init.
  5215. */
  5216. static enum drm_connector_status dsi_display_drm_ext_detect(
  5217. struct drm_connector *connector,
  5218. bool force,
  5219. void *disp)
  5220. {
  5221. struct dsi_display *display = disp;
  5222. return display->ext_conn->funcs->detect(display->ext_conn, force);
  5223. }
  5224. static int dsi_display_drm_ext_get_modes(
  5225. struct drm_connector *connector, void *disp,
  5226. const struct msm_resource_caps_info *avail_res)
  5227. {
  5228. struct dsi_display *display = disp;
  5229. struct drm_display_mode *pmode, *pt;
  5230. int count;
  5231. /* if there are modes defined in panel, ignore external modes */
  5232. if (display->panel->num_timing_nodes)
  5233. return dsi_connector_get_modes(connector, disp, avail_res);
  5234. count = display->ext_conn->helper_private->get_modes(
  5235. display->ext_conn);
  5236. list_for_each_entry_safe(pmode, pt,
  5237. &display->ext_conn->probed_modes, head) {
  5238. list_move_tail(&pmode->head, &connector->probed_modes);
  5239. }
  5240. connector->display_info = display->ext_conn->display_info;
  5241. return count;
  5242. }
  5243. static enum drm_mode_status dsi_display_drm_ext_mode_valid(
  5244. struct drm_connector *connector,
  5245. struct drm_display_mode *mode,
  5246. void *disp, const struct msm_resource_caps_info *avail_res)
  5247. {
  5248. struct dsi_display *display = disp;
  5249. enum drm_mode_status status;
  5250. /* always do internal mode_valid check */
  5251. status = dsi_conn_mode_valid(connector, mode, disp, avail_res);
  5252. if (status != MODE_OK)
  5253. return status;
  5254. return display->ext_conn->helper_private->mode_valid(
  5255. display->ext_conn, mode);
  5256. }
  5257. static int dsi_display_drm_ext_atomic_check(struct drm_connector *connector,
  5258. void *disp,
  5259. struct drm_atomic_state *state)
  5260. {
  5261. struct dsi_display *display = disp;
  5262. struct drm_connector_state *c_state;
  5263. c_state = drm_atomic_get_new_connector_state(state, connector);
  5264. return display->ext_conn->helper_private->atomic_check(
  5265. display->ext_conn, state);
  5266. }
  5267. static int dsi_display_ext_get_info(struct drm_connector *connector,
  5268. struct msm_display_info *info, void *disp)
  5269. {
  5270. struct dsi_display *display;
  5271. int i;
  5272. if (!info || !disp) {
  5273. DSI_ERR("invalid params\n");
  5274. return -EINVAL;
  5275. }
  5276. display = disp;
  5277. if (!display->panel) {
  5278. DSI_ERR("invalid display panel\n");
  5279. return -EINVAL;
  5280. }
  5281. mutex_lock(&display->display_lock);
  5282. memset(info, 0, sizeof(struct msm_display_info));
  5283. info->intf_type = DRM_MODE_CONNECTOR_DSI;
  5284. info->num_of_h_tiles = display->ctrl_count;
  5285. for (i = 0; i < info->num_of_h_tiles; i++)
  5286. info->h_tile_instance[i] = display->ctrl[i].ctrl->cell_index;
  5287. info->is_connected = connector->status != connector_status_disconnected;
  5288. if (!strcmp(display->display_type, "primary"))
  5289. info->display_type = SDE_CONNECTOR_PRIMARY;
  5290. else if (!strcmp(display->display_type, "secondary"))
  5291. info->display_type = SDE_CONNECTOR_SECONDARY;
  5292. info->capabilities |= (MSM_DISPLAY_CAP_VID_MODE |
  5293. MSM_DISPLAY_CAP_EDID | MSM_DISPLAY_CAP_HOT_PLUG);
  5294. info->curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  5295. mutex_unlock(&display->display_lock);
  5296. return 0;
  5297. }
  5298. static int dsi_display_ext_get_mode_info(struct drm_connector *connector,
  5299. const struct drm_display_mode *drm_mode, struct msm_sub_mode *sub_mode,
  5300. struct msm_mode_info *mode_info,
  5301. void *display, const struct msm_resource_caps_info *avail_res)
  5302. {
  5303. struct msm_display_topology *topology;
  5304. if (!drm_mode || !mode_info ||
  5305. !avail_res || !avail_res->max_mixer_width)
  5306. return -EINVAL;
  5307. memset(mode_info, 0, sizeof(*mode_info));
  5308. mode_info->frame_rate = drm_mode_vrefresh(drm_mode);
  5309. mode_info->vtotal = drm_mode->vtotal;
  5310. topology = &mode_info->topology;
  5311. topology->num_lm = (avail_res->max_mixer_width
  5312. <= drm_mode->hdisplay) ? 2 : 1;
  5313. topology->num_enc = 0;
  5314. topology->num_intf = topology->num_lm;
  5315. mode_info->comp_info.comp_type = MSM_DISPLAY_COMPRESSION_NONE;
  5316. return 0;
  5317. }
  5318. static struct dsi_display_ext_bridge *dsi_display_ext_get_bridge(
  5319. struct drm_bridge *bridge)
  5320. {
  5321. struct msm_drm_private *priv;
  5322. struct sde_kms *sde_kms;
  5323. struct drm_connector *conn;
  5324. struct drm_connector_list_iter conn_iter;
  5325. struct sde_connector *sde_conn;
  5326. struct dsi_display *display;
  5327. struct dsi_display_ext_bridge *dsi_bridge = NULL;
  5328. int i;
  5329. if (!bridge || !bridge->encoder) {
  5330. SDE_ERROR("invalid argument\n");
  5331. return NULL;
  5332. }
  5333. priv = bridge->dev->dev_private;
  5334. sde_kms = to_sde_kms(priv->kms);
  5335. drm_connector_list_iter_begin(sde_kms->dev, &conn_iter);
  5336. drm_for_each_connector_iter(conn, &conn_iter) {
  5337. sde_conn = to_sde_connector(conn);
  5338. if (sde_conn->encoder == bridge->encoder) {
  5339. display = sde_conn->display;
  5340. display_for_each_ctrl(i, display) {
  5341. if (display->ext_bridge[i].bridge == bridge) {
  5342. dsi_bridge = &display->ext_bridge[i];
  5343. break;
  5344. }
  5345. }
  5346. }
  5347. }
  5348. drm_connector_list_iter_end(&conn_iter);
  5349. return dsi_bridge;
  5350. }
  5351. static void dsi_display_drm_ext_adjust_timing(
  5352. const struct dsi_display *display,
  5353. struct drm_display_mode *mode)
  5354. {
  5355. mode->hdisplay /= display->ctrl_count;
  5356. mode->hsync_start /= display->ctrl_count;
  5357. mode->hsync_end /= display->ctrl_count;
  5358. mode->htotal /= display->ctrl_count;
  5359. mode->hskew /= display->ctrl_count;
  5360. mode->clock /= display->ctrl_count;
  5361. }
  5362. static enum drm_mode_status dsi_display_drm_ext_bridge_mode_valid(
  5363. struct drm_bridge *bridge,
  5364. const struct drm_display_info *info,
  5365. const struct drm_display_mode *mode)
  5366. {
  5367. struct dsi_display_ext_bridge *ext_bridge;
  5368. struct drm_display_mode tmp;
  5369. ext_bridge = dsi_display_ext_get_bridge(bridge);
  5370. if (!ext_bridge)
  5371. return MODE_ERROR;
  5372. tmp = *mode;
  5373. dsi_display_drm_ext_adjust_timing(ext_bridge->display, &tmp);
  5374. return ext_bridge->orig_funcs->mode_valid(bridge, info, &tmp);
  5375. }
  5376. static bool dsi_display_drm_ext_bridge_mode_fixup(
  5377. struct drm_bridge *bridge,
  5378. const struct drm_display_mode *mode,
  5379. struct drm_display_mode *adjusted_mode)
  5380. {
  5381. struct dsi_display_ext_bridge *ext_bridge;
  5382. struct drm_display_mode tmp;
  5383. ext_bridge = dsi_display_ext_get_bridge(bridge);
  5384. if (!ext_bridge)
  5385. return false;
  5386. tmp = *mode;
  5387. dsi_display_drm_ext_adjust_timing(ext_bridge->display, &tmp);
  5388. return ext_bridge->orig_funcs->mode_fixup(bridge, &tmp, &tmp);
  5389. }
  5390. static void dsi_display_drm_ext_bridge_mode_set(
  5391. struct drm_bridge *bridge,
  5392. const struct drm_display_mode *mode,
  5393. const struct drm_display_mode *adjusted_mode)
  5394. {
  5395. struct dsi_display_ext_bridge *ext_bridge;
  5396. struct drm_display_mode tmp;
  5397. ext_bridge = dsi_display_ext_get_bridge(bridge);
  5398. if (!ext_bridge)
  5399. return;
  5400. tmp = *mode;
  5401. dsi_display_drm_ext_adjust_timing(ext_bridge->display, &tmp);
  5402. ext_bridge->orig_funcs->mode_set(bridge, &tmp, &tmp);
  5403. }
  5404. static int dsi_host_ext_attach(struct mipi_dsi_host *host,
  5405. struct mipi_dsi_device *dsi)
  5406. {
  5407. struct dsi_display *display = to_dsi_display(host);
  5408. struct dsi_panel *panel;
  5409. if (!host || !dsi || !display->panel) {
  5410. DSI_ERR("Invalid param\n");
  5411. return -EINVAL;
  5412. }
  5413. DSI_DEBUG("DSI[%s]: channel=%d, lanes=%d, format=%d, mode_flags=%lx\n",
  5414. dsi->name, dsi->channel, dsi->lanes,
  5415. dsi->format, dsi->mode_flags);
  5416. panel = display->panel;
  5417. panel->host_config.data_lanes = 0;
  5418. if (dsi->lanes > 0)
  5419. panel->host_config.data_lanes |= DSI_DATA_LANE_0;
  5420. if (dsi->lanes > 1)
  5421. panel->host_config.data_lanes |= DSI_DATA_LANE_1;
  5422. if (dsi->lanes > 2)
  5423. panel->host_config.data_lanes |= DSI_DATA_LANE_2;
  5424. if (dsi->lanes > 3)
  5425. panel->host_config.data_lanes |= DSI_DATA_LANE_3;
  5426. switch (dsi->format) {
  5427. case MIPI_DSI_FMT_RGB888:
  5428. panel->host_config.dst_format = DSI_PIXEL_FORMAT_RGB888;
  5429. break;
  5430. case MIPI_DSI_FMT_RGB666:
  5431. panel->host_config.dst_format = DSI_PIXEL_FORMAT_RGB666_LOOSE;
  5432. break;
  5433. case MIPI_DSI_FMT_RGB666_PACKED:
  5434. panel->host_config.dst_format = DSI_PIXEL_FORMAT_RGB666;
  5435. break;
  5436. case MIPI_DSI_FMT_RGB565:
  5437. default:
  5438. panel->host_config.dst_format = DSI_PIXEL_FORMAT_RGB565;
  5439. break;
  5440. }
  5441. if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO) {
  5442. panel->panel_mode = DSI_OP_VIDEO_MODE;
  5443. if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_BURST)
  5444. panel->video_config.traffic_mode =
  5445. DSI_VIDEO_TRAFFIC_BURST_MODE;
  5446. else if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE)
  5447. panel->video_config.traffic_mode =
  5448. DSI_VIDEO_TRAFFIC_SYNC_PULSES;
  5449. else
  5450. panel->video_config.traffic_mode =
  5451. DSI_VIDEO_TRAFFIC_SYNC_START_EVENTS;
  5452. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  5453. panel->video_config.hsa_lp11_en =
  5454. dsi->mode_flags & MIPI_DSI_MODE_VIDEO_NO_HSA;
  5455. panel->video_config.hbp_lp11_en =
  5456. dsi->mode_flags & MIPI_DSI_MODE_VIDEO_NO_HBP;
  5457. panel->video_config.hfp_lp11_en =
  5458. dsi->mode_flags & MIPI_DSI_MODE_VIDEO_NO_HFP;
  5459. #else
  5460. panel->video_config.hsa_lp11_en =
  5461. dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HSA;
  5462. panel->video_config.hbp_lp11_en =
  5463. dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HBP;
  5464. panel->video_config.hfp_lp11_en =
  5465. dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HFP;
  5466. #endif
  5467. panel->video_config.pulse_mode_hsa_he =
  5468. dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HSE;
  5469. } else {
  5470. panel->panel_mode = DSI_OP_CMD_MODE;
  5471. DSI_ERR("command mode not supported by ext bridge\n");
  5472. return -ENOTSUPP;
  5473. }
  5474. panel->bl_config.type = DSI_BACKLIGHT_UNKNOWN;
  5475. return 0;
  5476. }
  5477. static struct mipi_dsi_host_ops dsi_host_ext_ops = {
  5478. .attach = dsi_host_ext_attach,
  5479. .detach = dsi_host_detach,
  5480. .transfer = dsi_host_transfer,
  5481. };
  5482. struct drm_panel *dsi_display_get_drm_panel(struct dsi_display *display)
  5483. {
  5484. if (!display || !display->panel) {
  5485. pr_err("invalid param(s)\n");
  5486. return NULL;
  5487. }
  5488. return &display->panel->drm_panel;
  5489. }
  5490. bool dsi_display_has_dsc_switch_support(struct dsi_display *display)
  5491. {
  5492. if (!display || !display->panel) {
  5493. pr_err("invalid param(s)\n");
  5494. return false;
  5495. }
  5496. return display->panel->dsc_switch_supported;
  5497. }
  5498. int dsi_display_drm_ext_bridge_init(struct dsi_display *display,
  5499. struct drm_encoder *encoder, struct drm_connector *connector)
  5500. {
  5501. struct drm_device *drm;
  5502. struct drm_bridge *bridge;
  5503. struct drm_bridge *ext_bridge;
  5504. struct drm_connector *ext_conn;
  5505. struct sde_connector *sde_conn;
  5506. struct drm_bridge *prev_bridge;
  5507. int rc = 0, i;
  5508. if (!display || !encoder || !connector)
  5509. return -EINVAL;
  5510. drm = encoder->dev;
  5511. bridge = drm_bridge_chain_get_first_bridge(encoder);
  5512. sde_conn = to_sde_connector(connector);
  5513. prev_bridge = bridge;
  5514. if (display->panel && !display->panel->host_config.ext_bridge_mode)
  5515. return 0;
  5516. if (!bridge)
  5517. return -EINVAL;
  5518. for (i = 0; i < display->ext_bridge_cnt; i++) {
  5519. struct dsi_display_ext_bridge *ext_bridge_info =
  5520. &display->ext_bridge[i];
  5521. struct drm_encoder *c_encoder;
  5522. /* return if ext bridge is already initialized */
  5523. if (ext_bridge_info->bridge)
  5524. return 0;
  5525. ext_bridge = of_drm_find_bridge(ext_bridge_info->node_of);
  5526. if (IS_ERR_OR_NULL(ext_bridge)) {
  5527. rc = PTR_ERR(ext_bridge);
  5528. DSI_ERR("failed to find ext bridge\n");
  5529. goto error;
  5530. }
  5531. /* override functions for mode adjustment */
  5532. if (display->ext_bridge_cnt > 1) {
  5533. ext_bridge_info->bridge_funcs = *ext_bridge->funcs;
  5534. if (ext_bridge->funcs->mode_fixup)
  5535. ext_bridge_info->bridge_funcs.mode_fixup =
  5536. dsi_display_drm_ext_bridge_mode_fixup;
  5537. if (ext_bridge->funcs->mode_valid)
  5538. ext_bridge_info->bridge_funcs.mode_valid =
  5539. dsi_display_drm_ext_bridge_mode_valid;
  5540. if (ext_bridge->funcs->mode_set)
  5541. ext_bridge_info->bridge_funcs.mode_set =
  5542. dsi_display_drm_ext_bridge_mode_set;
  5543. ext_bridge_info->orig_funcs = ext_bridge->funcs;
  5544. ext_bridge->funcs = &ext_bridge_info->bridge_funcs;
  5545. }
  5546. rc = drm_bridge_attach(encoder, ext_bridge, prev_bridge,
  5547. DRM_BRIDGE_ATTACH_NO_CONNECTOR);
  5548. if (rc) {
  5549. DSI_ERR("[%s] ext brige attach failed, %d\n",
  5550. display->name, rc);
  5551. goto error;
  5552. }
  5553. ext_bridge_info->display = display;
  5554. ext_bridge_info->bridge = ext_bridge;
  5555. prev_bridge = ext_bridge;
  5556. /* ext bridge will init its own connector during attach,
  5557. * we need to extract it out of the connector list
  5558. */
  5559. spin_lock_irq(&drm->mode_config.connector_list_lock);
  5560. ext_conn = list_last_entry(&drm->mode_config.connector_list,
  5561. struct drm_connector, head);
  5562. if (!ext_conn) {
  5563. DSI_ERR("failed to get external connector\n");
  5564. rc = PTR_ERR(ext_conn);
  5565. spin_unlock_irq(&drm->mode_config.connector_list_lock);
  5566. goto error;
  5567. }
  5568. drm_connector_for_each_possible_encoder(ext_conn, c_encoder)
  5569. break;
  5570. if (!c_encoder) {
  5571. DSI_ERR("failed to get encoder\n");
  5572. rc = PTR_ERR(c_encoder);
  5573. spin_unlock_irq(&drm->mode_config.connector_list_lock);
  5574. goto error;
  5575. }
  5576. if (ext_conn && ext_conn != connector &&
  5577. c_encoder->base.id == bridge->encoder->base.id) {
  5578. list_del_init(&ext_conn->head);
  5579. display->ext_conn = ext_conn;
  5580. }
  5581. spin_unlock_irq(&drm->mode_config.connector_list_lock);
  5582. /* if there is no valid external connector created, or in split
  5583. * mode, default setting is used from panel defined in DT file.
  5584. */
  5585. if (!display->ext_conn ||
  5586. !display->ext_conn->funcs ||
  5587. !display->ext_conn->helper_private ||
  5588. display->ext_bridge_cnt > 1) {
  5589. display->ext_conn = NULL;
  5590. continue;
  5591. }
  5592. /* otherwise, hook up the functions to use external connector */
  5593. if (display->ext_conn->funcs->detect)
  5594. sde_conn->ops.detect = dsi_display_drm_ext_detect;
  5595. if (display->ext_conn->helper_private->get_modes)
  5596. sde_conn->ops.get_modes =
  5597. dsi_display_drm_ext_get_modes;
  5598. if (display->ext_conn->helper_private->mode_valid)
  5599. sde_conn->ops.mode_valid =
  5600. dsi_display_drm_ext_mode_valid;
  5601. if (display->ext_conn->helper_private->atomic_check)
  5602. sde_conn->ops.atomic_check =
  5603. dsi_display_drm_ext_atomic_check;
  5604. sde_conn->ops.get_info =
  5605. dsi_display_ext_get_info;
  5606. sde_conn->ops.get_mode_info =
  5607. dsi_display_ext_get_mode_info;
  5608. /* add support to attach/detach */
  5609. display->host.ops = &dsi_host_ext_ops;
  5610. }
  5611. return 0;
  5612. error:
  5613. return rc;
  5614. }
  5615. int dsi_display_get_info(struct drm_connector *connector,
  5616. struct msm_display_info *info, void *disp)
  5617. {
  5618. struct dsi_display *display;
  5619. struct dsi_panel_phy_props phy_props;
  5620. struct dsi_host_common_cfg *host;
  5621. int i, rc;
  5622. if (!info || !disp) {
  5623. DSI_ERR("invalid params\n");
  5624. return -EINVAL;
  5625. }
  5626. display = disp;
  5627. if (!display->panel) {
  5628. DSI_ERR("invalid display panel\n");
  5629. return -EINVAL;
  5630. }
  5631. mutex_lock(&display->display_lock);
  5632. rc = dsi_panel_get_phy_props(display->panel, &phy_props);
  5633. if (rc) {
  5634. DSI_ERR("[%s] failed to get panel phy props, rc=%d\n",
  5635. display->name, rc);
  5636. goto error;
  5637. }
  5638. memset(info, 0, sizeof(struct msm_display_info));
  5639. info->intf_type = DRM_MODE_CONNECTOR_DSI;
  5640. info->num_of_h_tiles = display->ctrl_count;
  5641. for (i = 0; i < info->num_of_h_tiles; i++)
  5642. info->h_tile_instance[i] = display->ctrl[i].ctrl->cell_index;
  5643. info->is_connected = display->is_active;
  5644. if (!strcmp(display->display_type, "primary"))
  5645. info->display_type = SDE_CONNECTOR_PRIMARY;
  5646. else if (!strcmp(display->display_type, "secondary"))
  5647. info->display_type = SDE_CONNECTOR_SECONDARY;
  5648. info->width_mm = phy_props.panel_width_mm;
  5649. info->height_mm = phy_props.panel_height_mm;
  5650. info->max_width = 1920;
  5651. info->max_height = 1080;
  5652. info->qsync_min_fps = display->panel->qsync_caps.qsync_min_fps;
  5653. info->has_qsync_min_fps_list = (display->panel->qsync_caps.qsync_min_fps_list_len > 0);
  5654. info->avr_step_fps = display->panel->avr_caps.avr_step_fps;
  5655. info->poms_align_vsync = display->panel->poms_align_vsync;
  5656. switch (display->panel->panel_mode) {
  5657. case DSI_OP_VIDEO_MODE:
  5658. info->curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  5659. info->capabilities |= MSM_DISPLAY_CAP_VID_MODE;
  5660. if (display->panel->panel_mode_switch_enabled)
  5661. info->capabilities |= MSM_DISPLAY_CAP_CMD_MODE;
  5662. break;
  5663. case DSI_OP_CMD_MODE:
  5664. info->curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  5665. info->capabilities |= MSM_DISPLAY_CAP_CMD_MODE;
  5666. if (display->panel->panel_mode_switch_enabled)
  5667. info->capabilities |= MSM_DISPLAY_CAP_VID_MODE;
  5668. info->is_te_using_watchdog_timer = is_sim_panel(display);
  5669. break;
  5670. default:
  5671. DSI_ERR("unknwown dsi panel mode %d\n",
  5672. display->panel->panel_mode);
  5673. break;
  5674. }
  5675. if (display->panel->esd_config.esd_enabled && !is_sim_panel(display))
  5676. info->capabilities |= MSM_DISPLAY_ESD_ENABLED;
  5677. info->te_source = display->te_source;
  5678. host = &display->panel->host_config;
  5679. if (host->split_link.enabled)
  5680. info->capabilities |= MSM_DISPLAY_SPLIT_LINK;
  5681. info->dsc_count = display->panel->dsc_count;
  5682. info->lm_count = display->panel->lm_count;
  5683. error:
  5684. mutex_unlock(&display->display_lock);
  5685. return rc;
  5686. }
  5687. int dsi_display_get_mode_count(struct dsi_display *display,
  5688. u32 *count)
  5689. {
  5690. if (!display || !display->panel) {
  5691. DSI_ERR("invalid display:%d panel:%d\n", display != NULL,
  5692. display ? display->panel != NULL : 0);
  5693. return -EINVAL;
  5694. }
  5695. mutex_lock(&display->display_lock);
  5696. *count = display->panel->num_display_modes;
  5697. mutex_unlock(&display->display_lock);
  5698. return 0;
  5699. }
  5700. void dsi_display_adjust_mode_timing(struct dsi_display *display,
  5701. struct dsi_display_mode *dsi_mode,
  5702. int lanes, int bpp)
  5703. {
  5704. u64 new_htotal, new_vtotal, htotal, vtotal, old_htotal, div;
  5705. struct dsi_dyn_clk_caps *dyn_clk_caps;
  5706. u32 bits_per_symbol = 16, num_of_symbols = 7; /* For Cphy */
  5707. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  5708. /* Constant FPS is not supported on command mode */
  5709. if (!(dsi_mode->panel_mode_caps & DSI_OP_VIDEO_MODE))
  5710. return;
  5711. if (!dyn_clk_caps->maintain_const_fps)
  5712. return;
  5713. /*
  5714. * When there is a dynamic clock switch, there is small change
  5715. * in FPS. To compensate for this difference in FPS, hfp or vfp
  5716. * is adjusted. It has been assumed that the refined porch values
  5717. * are supported by the panel. This logic can be enhanced further
  5718. * in future by taking min/max porches supported by the panel.
  5719. */
  5720. switch (dyn_clk_caps->type) {
  5721. case DSI_DYN_CLK_TYPE_CONST_FPS_ADJUST_HFP:
  5722. vtotal = DSI_V_TOTAL(&dsi_mode->timing);
  5723. old_htotal = dsi_h_total_dce(&dsi_mode->timing);
  5724. do_div(old_htotal, display->ctrl_count);
  5725. new_htotal = dsi_mode->timing.clk_rate_hz * lanes;
  5726. div = bpp * vtotal * dsi_mode->timing.refresh_rate;
  5727. if (dsi_is_type_cphy(&display->panel->host_config)) {
  5728. new_htotal = new_htotal * bits_per_symbol;
  5729. div = div * num_of_symbols;
  5730. }
  5731. do_div(new_htotal, div);
  5732. if (old_htotal > new_htotal)
  5733. dsi_mode->timing.h_front_porch -=
  5734. ((old_htotal - new_htotal) * display->ctrl_count);
  5735. else
  5736. dsi_mode->timing.h_front_porch +=
  5737. ((new_htotal - old_htotal) * display->ctrl_count);
  5738. break;
  5739. case DSI_DYN_CLK_TYPE_CONST_FPS_ADJUST_VFP:
  5740. htotal = dsi_h_total_dce(&dsi_mode->timing);
  5741. do_div(htotal, display->ctrl_count);
  5742. new_vtotal = dsi_mode->timing.clk_rate_hz * lanes;
  5743. div = bpp * htotal * dsi_mode->timing.refresh_rate;
  5744. if (dsi_is_type_cphy(&display->panel->host_config)) {
  5745. new_vtotal = new_vtotal * bits_per_symbol;
  5746. div = div * num_of_symbols;
  5747. }
  5748. do_div(new_vtotal, div);
  5749. dsi_mode->timing.v_front_porch = new_vtotal -
  5750. dsi_mode->timing.v_back_porch -
  5751. dsi_mode->timing.v_sync_width -
  5752. dsi_mode->timing.v_active;
  5753. break;
  5754. default:
  5755. break;
  5756. }
  5757. dsi_mode->pixel_clk_khz = div_u64(dsi_mode->timing.clk_rate_hz * lanes, bpp);
  5758. do_div(dsi_mode->pixel_clk_khz, 1000);
  5759. dsi_mode->pixel_clk_khz *= display->ctrl_count;
  5760. }
  5761. static void _dsi_display_populate_bit_clks(struct dsi_display *display, int start, int end)
  5762. {
  5763. struct dsi_dyn_clk_caps *dyn_clk_caps;
  5764. struct dsi_display_mode *src, dst;
  5765. struct dsi_host_common_cfg *cfg;
  5766. int i, j, bpp, lanes = 0;
  5767. if (!display)
  5768. return;
  5769. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  5770. if (!dyn_clk_caps->dyn_clk_support)
  5771. return;
  5772. cfg = &(display->panel->host_config);
  5773. bpp = dsi_pixel_format_to_bpp(cfg->dst_format);
  5774. if (cfg->data_lanes & DSI_DATA_LANE_0)
  5775. lanes++;
  5776. if (cfg->data_lanes & DSI_DATA_LANE_1)
  5777. lanes++;
  5778. if (cfg->data_lanes & DSI_DATA_LANE_2)
  5779. lanes++;
  5780. if (cfg->data_lanes & DSI_DATA_LANE_3)
  5781. lanes++;
  5782. for (i = start; i < end; i++) {
  5783. src = &display->modes[i];
  5784. if (!src)
  5785. return;
  5786. if (!src->priv_info->bit_clk_list.count)
  5787. continue;
  5788. src->timing.clk_rate_hz = src->priv_info->bit_clk_list.rates[0];
  5789. dsi_display_adjust_mode_timing(display, src, lanes, bpp);
  5790. /* populate mode adjusted values */
  5791. for (j = 0; j < src->priv_info->bit_clk_list.count; j++) {
  5792. memcpy(&dst, src, sizeof(struct dsi_display_mode));
  5793. memcpy(&dst.timing, &src->timing, sizeof(struct dsi_mode_info));
  5794. dst.timing.clk_rate_hz = src->priv_info->bit_clk_list.rates[j];
  5795. dsi_display_adjust_mode_timing(display, &dst, lanes, bpp);
  5796. /* store the list of RFI matching porches */
  5797. switch (dyn_clk_caps->type) {
  5798. case DSI_DYN_CLK_TYPE_CONST_FPS_ADJUST_HFP:
  5799. src->priv_info->bit_clk_list.front_porches[j] =
  5800. dst.timing.h_front_porch;
  5801. break;
  5802. case DSI_DYN_CLK_TYPE_CONST_FPS_ADJUST_VFP:
  5803. src->priv_info->bit_clk_list.front_porches[j] =
  5804. dst.timing.v_front_porch;
  5805. break;
  5806. default:
  5807. break;
  5808. }
  5809. /* store the list of RFI matching pixel clocks */
  5810. src->priv_info->bit_clk_list.pixel_clks_khz[j] = dst.pixel_clk_khz;
  5811. }
  5812. }
  5813. }
  5814. static int dsi_display_mode_dyn_clk_cpy(struct dsi_display *display,
  5815. struct dsi_display_mode *src, struct dsi_display_mode *dst)
  5816. {
  5817. int rc = 0;
  5818. u32 count = 0;
  5819. struct dsi_dyn_clk_caps *dyn_clk_caps;
  5820. struct msm_dyn_clk_list *bit_clk_list;
  5821. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  5822. if (!dyn_clk_caps->dyn_clk_support)
  5823. return rc;
  5824. count = dst->priv_info->bit_clk_list.count;
  5825. bit_clk_list = &dst->priv_info->bit_clk_list;
  5826. bit_clk_list->front_porches =
  5827. kcalloc(count, sizeof(u32), GFP_KERNEL);
  5828. if (!bit_clk_list->front_porches) {
  5829. DSI_ERR("failed to allocate space for front porch list\n");
  5830. rc = -ENOMEM;
  5831. goto error;
  5832. }
  5833. bit_clk_list->rates =
  5834. kcalloc(count, sizeof(u32), GFP_KERNEL);
  5835. if (!bit_clk_list->rates) {
  5836. DSI_ERR("failed to allocate space for rates list\n");
  5837. rc = -ENOMEM;
  5838. goto error;
  5839. }
  5840. memcpy(bit_clk_list->rates, src->priv_info->bit_clk_list.rates,
  5841. count*sizeof(u32));
  5842. bit_clk_list->pixel_clks_khz =
  5843. kcalloc(count, sizeof(u32), GFP_KERNEL);
  5844. if (!bit_clk_list->pixel_clks_khz) {
  5845. DSI_ERR("failed to allocate space for pixel clocks list\n");
  5846. rc = -ENOMEM;
  5847. goto error;
  5848. }
  5849. return rc;
  5850. error:
  5851. kfree(bit_clk_list->rates);
  5852. kfree(bit_clk_list->front_porches);
  5853. kfree(bit_clk_list->pixel_clks_khz);
  5854. return rc;
  5855. }
  5856. int dsi_display_restore_bit_clk(struct dsi_display *display, struct dsi_display_mode *mode)
  5857. {
  5858. int i;
  5859. u32 clk_rate_hz = 0;
  5860. u32 front_porch = 0;
  5861. if (!display || !mode || !mode->priv_info) {
  5862. DSI_ERR("invalid arguments\n");
  5863. return -EINVAL;
  5864. }
  5865. /* avoid updating bit_clk for dyn clk feature disbaled usecase */
  5866. if (!display->panel->dyn_clk_caps.dyn_clk_support)
  5867. return 0;
  5868. clk_rate_hz = display->cached_clk_rate;
  5869. if (mode->priv_info->bit_clk_list.count) {
  5870. /* use first entry as the default bit clk rate and front porch*/
  5871. clk_rate_hz = mode->priv_info->bit_clk_list.rates[0];
  5872. front_porch = mode->priv_info->bit_clk_list.front_porches[0];
  5873. for (i = 0; i < mode->priv_info->bit_clk_list.count; i++) {
  5874. if (display->dyn_bit_clk == mode->priv_info->bit_clk_list.rates[i]) {
  5875. clk_rate_hz = display->dyn_bit_clk;
  5876. front_porch = mode->priv_info->bit_clk_list.front_porches[i];
  5877. }
  5878. }
  5879. /* avoid restore front porch if this commit is updating dyn bit clock */
  5880. if (!display->dyn_bit_clk_pending && display->dyn_bit_clk) {
  5881. switch (display->panel->dyn_clk_caps.type) {
  5882. case DSI_DYN_CLK_TYPE_CONST_FPS_ADJUST_HFP:
  5883. mode->timing.h_front_porch = front_porch;
  5884. break;
  5885. case DSI_DYN_CLK_TYPE_CONST_FPS_ADJUST_VFP:
  5886. mode->timing.v_front_porch = front_porch;
  5887. break;
  5888. default:
  5889. break;
  5890. }
  5891. }
  5892. }
  5893. mode->timing.clk_rate_hz = clk_rate_hz;
  5894. mode->priv_info->clk_rate_hz = clk_rate_hz;
  5895. SDE_EVT32(clk_rate_hz, display->cached_clk_rate, display->dyn_bit_clk);
  5896. DSI_DEBUG("clk_rate_hz:%u, cached_clk_rate:%u, dyn_bit_clk:%u\n",
  5897. clk_rate_hz, display->cached_clk_rate, display->dyn_bit_clk);
  5898. return 0;
  5899. }
  5900. void dsi_display_put_mode(struct dsi_display *display,
  5901. struct dsi_display_mode *mode)
  5902. {
  5903. dsi_panel_put_mode(mode);
  5904. }
  5905. int dsi_display_get_modes_helper(struct dsi_display *display,
  5906. struct dsi_display_ctrl *ctrl, u32 timing_mode_count,
  5907. struct dsi_dfps_capabilities dfps_caps, struct dsi_qsync_capabilities *qsync_caps,
  5908. struct dsi_dyn_clk_caps *dyn_clk_caps, struct dsi_avr_capabilities *avr_caps)
  5909. {
  5910. int dsc_modes = 0, nondsc_modes = 0, rc = 0, i, start, end;
  5911. u32 num_dfps_rates, mode_idx, sublinks_count, array_idx = 0;
  5912. bool is_split_link, support_cmd_mode, support_video_mode;
  5913. struct dsi_host_common_cfg *host = &display->panel->host_config;
  5914. for (mode_idx = 0; mode_idx < timing_mode_count; mode_idx++) {
  5915. struct dsi_display_mode display_mode;
  5916. int topology_override = NO_OVERRIDE;
  5917. bool is_preferred = false;
  5918. u32 frame_threshold_us = ctrl->ctrl->frame_threshold_time_us;
  5919. struct msm_dyn_clk_list *bit_clk_list;
  5920. memset(&display_mode, 0, sizeof(display_mode));
  5921. rc = dsi_panel_get_mode(display->panel, mode_idx,
  5922. &display_mode,
  5923. topology_override);
  5924. if (rc) {
  5925. DSI_ERR("[%s] failed to get mode idx %d from panel\n",
  5926. display->name, mode_idx);
  5927. rc = -EINVAL;
  5928. return rc;
  5929. }
  5930. if (display->cmdline_timing == display_mode.mode_idx) {
  5931. topology_override = display->cmdline_topology;
  5932. is_preferred = true;
  5933. }
  5934. support_cmd_mode = display_mode.panel_mode_caps & DSI_OP_CMD_MODE;
  5935. support_video_mode = display_mode.panel_mode_caps & DSI_OP_VIDEO_MODE;
  5936. if (display_mode.priv_info->dsc_enabled)
  5937. dsc_modes++;
  5938. else
  5939. nondsc_modes++;
  5940. /* Setup widebus support */
  5941. display_mode.priv_info->widebus_support =
  5942. ctrl->ctrl->hw.widebus_support;
  5943. num_dfps_rates = ((!dfps_caps.dfps_support ||
  5944. !support_video_mode) ? 1 : dfps_caps.dfps_list_len);
  5945. /* Calculate dsi frame transfer time */
  5946. if (support_cmd_mode) {
  5947. dsi_panel_calc_dsi_transfer_time(
  5948. &display->panel->host_config,
  5949. &display_mode, frame_threshold_us);
  5950. display_mode.priv_info->dsi_transfer_time_us =
  5951. display_mode.timing.dsi_transfer_time_us;
  5952. display_mode.priv_info->min_dsi_clk_hz =
  5953. display_mode.timing.min_dsi_clk_hz;
  5954. display_mode.priv_info->mdp_transfer_time_us =
  5955. display_mode.timing.mdp_transfer_time_us;
  5956. }
  5957. is_split_link = host->split_link.enabled;
  5958. sublinks_count = host->split_link.num_sublinks;
  5959. if (is_split_link && sublinks_count > 1) {
  5960. display_mode.timing.h_active *= sublinks_count;
  5961. display_mode.timing.h_front_porch *= sublinks_count;
  5962. display_mode.timing.h_sync_width *= sublinks_count;
  5963. display_mode.timing.h_back_porch *= sublinks_count;
  5964. display_mode.timing.h_skew *= sublinks_count;
  5965. display_mode.pixel_clk_khz *= sublinks_count;
  5966. } else {
  5967. display_mode.timing.h_active *= display->ctrl_count;
  5968. display_mode.timing.h_front_porch *=
  5969. display->ctrl_count;
  5970. display_mode.timing.h_sync_width *=
  5971. display->ctrl_count;
  5972. display_mode.timing.h_back_porch *=
  5973. display->ctrl_count;
  5974. display_mode.timing.h_skew *= display->ctrl_count;
  5975. display_mode.pixel_clk_khz *= display->ctrl_count;
  5976. }
  5977. start = array_idx;
  5978. for (i = 0; i < num_dfps_rates; i++) {
  5979. struct dsi_display_mode *sub_mode =
  5980. &display->modes[array_idx];
  5981. u32 curr_refresh_rate;
  5982. if (!sub_mode) {
  5983. DSI_ERR("invalid mode data\n");
  5984. rc = -EFAULT;
  5985. return rc;
  5986. }
  5987. memcpy(sub_mode, &display_mode, sizeof(display_mode));
  5988. array_idx++;
  5989. /*
  5990. * Populate mode qsync min fps from panel min qsync fps dt property
  5991. * in video mode & in command mode where per mode qsync min fps is
  5992. * not defined.
  5993. */
  5994. if (!sub_mode->timing.qsync_min_fps && qsync_caps->qsync_min_fps)
  5995. sub_mode->timing.qsync_min_fps = qsync_caps->qsync_min_fps;
  5996. /* populate avr step fps, same way as qsync min fps */
  5997. if (!sub_mode->timing.avr_step_fps && avr_caps->avr_step_fps)
  5998. sub_mode->timing.avr_step_fps = avr_caps->avr_step_fps;
  5999. /*
  6000. * Qsync min fps for the mode will be populated in the timing info
  6001. * in dsi_panel_get_mode function.
  6002. */
  6003. display_mode.priv_info->qsync_min_fps = sub_mode->timing.qsync_min_fps;
  6004. if (!dfps_caps.dfps_support || !support_video_mode)
  6005. continue;
  6006. sub_mode->priv_info = kmemdup(display_mode.priv_info,
  6007. sizeof(*sub_mode->priv_info), GFP_KERNEL);
  6008. if (!sub_mode->priv_info) {
  6009. rc = -ENOMEM;
  6010. return rc;
  6011. }
  6012. rc = dsi_display_mode_dyn_clk_cpy(display,
  6013. &display_mode, sub_mode);
  6014. if (rc) {
  6015. DSI_ERR("unable to copy dyn clock list\n");
  6016. return rc;
  6017. }
  6018. sub_mode->mode_idx += (array_idx - 1);
  6019. curr_refresh_rate = sub_mode->timing.refresh_rate;
  6020. sub_mode->timing.refresh_rate = dfps_caps.dfps_list[i];
  6021. /* Override with qsync min fps list in dfps usecases */
  6022. if (qsync_caps->qsync_min_fps && qsync_caps->qsync_min_fps_list_len) {
  6023. sub_mode->timing.qsync_min_fps = qsync_caps->qsync_min_fps_list[i];
  6024. sub_mode->priv_info->qsync_min_fps = sub_mode->timing.qsync_min_fps;
  6025. }
  6026. /* Override with avr step fps list in dfps usecases */
  6027. if (avr_caps->avr_step_fps_list_len) {
  6028. sub_mode->timing.avr_step_fps = avr_caps->avr_step_fps_list[i];
  6029. sub_mode->priv_info->avr_step_fps = sub_mode->timing.avr_step_fps;
  6030. }
  6031. dsi_display_get_dfps_timing(display, sub_mode,
  6032. curr_refresh_rate);
  6033. sub_mode->panel_mode_caps = DSI_OP_VIDEO_MODE;
  6034. }
  6035. end = array_idx;
  6036. _dsi_display_populate_bit_clks(display, start, end);
  6037. if (is_preferred) {
  6038. /* Set first timing sub mode as preferred mode */
  6039. display->modes[start].is_preferred = true;
  6040. }
  6041. bit_clk_list = &display_mode.priv_info->bit_clk_list;
  6042. if (support_video_mode && dfps_caps.dfps_support) {
  6043. if (dyn_clk_caps->dyn_clk_support) {
  6044. kfree(bit_clk_list->rates);
  6045. kfree(bit_clk_list->front_porches);
  6046. kfree(bit_clk_list->pixel_clks_khz);
  6047. }
  6048. kfree(display_mode.priv_info);
  6049. }
  6050. }
  6051. if (dsc_modes && nondsc_modes)
  6052. display->panel->dsc_switch_supported = true;
  6053. return rc;
  6054. }
  6055. int dsi_display_get_modes(struct dsi_display *display,
  6056. struct dsi_display_mode **out_modes)
  6057. {
  6058. struct dsi_dfps_capabilities dfps_caps;
  6059. struct dsi_display_ctrl *ctrl;
  6060. u32 timing_mode_count, display_mode_count;
  6061. struct dsi_dyn_clk_caps *dyn_clk_caps;
  6062. int rc = -EINVAL;
  6063. struct dsi_qsync_capabilities *qsync_caps;
  6064. struct dsi_avr_capabilities *avr_caps;
  6065. if (!display || !out_modes) {
  6066. DSI_ERR("Invalid params\n");
  6067. return -EINVAL;
  6068. }
  6069. *out_modes = NULL;
  6070. ctrl = &display->ctrl[0];
  6071. mutex_lock(&display->display_lock);
  6072. if (display->modes)
  6073. goto exit;
  6074. display_mode_count = display->panel->num_display_modes;
  6075. display->modes = kcalloc(display_mode_count, sizeof(*display->modes),
  6076. GFP_KERNEL);
  6077. if (!display->modes) {
  6078. rc = -ENOMEM;
  6079. goto error;
  6080. }
  6081. rc = dsi_panel_get_dfps_caps(display->panel, &dfps_caps);
  6082. if (rc) {
  6083. DSI_ERR("[%s] failed to get dfps caps from panel\n",
  6084. display->name);
  6085. goto error;
  6086. }
  6087. qsync_caps = &(display->panel->qsync_caps);
  6088. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  6089. avr_caps = &(display->panel->avr_caps);
  6090. timing_mode_count = display->panel->num_timing_nodes;
  6091. /* Validate command line timing */
  6092. if ((display->cmdline_timing != NO_OVERRIDE) &&
  6093. (display->cmdline_timing >= timing_mode_count))
  6094. display->cmdline_timing = NO_OVERRIDE;
  6095. rc = dsi_display_get_modes_helper(display, ctrl, timing_mode_count,
  6096. dfps_caps, qsync_caps, dyn_clk_caps, avr_caps);
  6097. if (rc)
  6098. goto error;
  6099. exit:
  6100. *out_modes = display->modes;
  6101. rc = 0;
  6102. error:
  6103. if (rc)
  6104. kfree(display->modes);
  6105. mutex_unlock(&display->display_lock);
  6106. return rc;
  6107. }
  6108. int dsi_display_get_panel_vfp(void *dsi_display,
  6109. int h_active, int v_active)
  6110. {
  6111. int i, rc = 0;
  6112. u32 count, refresh_rate = 0;
  6113. struct dsi_dfps_capabilities dfps_caps;
  6114. struct dsi_display *display = (struct dsi_display *)dsi_display;
  6115. struct dsi_host_common_cfg *host;
  6116. if (!display || !display->panel)
  6117. return -EINVAL;
  6118. mutex_lock(&display->display_lock);
  6119. count = display->panel->num_display_modes;
  6120. if (display->panel->cur_mode)
  6121. refresh_rate = display->panel->cur_mode->timing.refresh_rate;
  6122. dsi_panel_get_dfps_caps(display->panel, &dfps_caps);
  6123. if (dfps_caps.dfps_support)
  6124. refresh_rate = dfps_caps.max_refresh_rate;
  6125. if (!refresh_rate) {
  6126. mutex_unlock(&display->display_lock);
  6127. DSI_ERR("Null Refresh Rate\n");
  6128. return -EINVAL;
  6129. }
  6130. host = &display->panel->host_config;
  6131. if (host->split_link.enabled)
  6132. h_active *= host->split_link.num_sublinks;
  6133. else
  6134. h_active *= display->ctrl_count;
  6135. for (i = 0; i < count; i++) {
  6136. struct dsi_display_mode *m = &display->modes[i];
  6137. if (m && v_active == m->timing.v_active &&
  6138. h_active == m->timing.h_active &&
  6139. refresh_rate == m->timing.refresh_rate) {
  6140. rc = m->timing.v_front_porch;
  6141. break;
  6142. }
  6143. }
  6144. mutex_unlock(&display->display_lock);
  6145. return rc;
  6146. }
  6147. int dsi_display_get_default_lms(void *dsi_display, u32 *num_lm)
  6148. {
  6149. struct dsi_display *display = (struct dsi_display *)dsi_display;
  6150. u32 count, i;
  6151. int rc = 0;
  6152. *num_lm = 0;
  6153. mutex_lock(&display->display_lock);
  6154. count = display->panel->num_display_modes;
  6155. mutex_unlock(&display->display_lock);
  6156. if (!display->modes) {
  6157. struct dsi_display_mode *m;
  6158. rc = dsi_display_get_modes(display, &m);
  6159. if (rc)
  6160. return rc;
  6161. }
  6162. mutex_lock(&display->display_lock);
  6163. for (i = 0; i < count; i++) {
  6164. struct dsi_display_mode *m = &display->modes[i];
  6165. *num_lm = max(m->priv_info->topology.num_lm, *num_lm);
  6166. }
  6167. mutex_unlock(&display->display_lock);
  6168. return rc;
  6169. }
  6170. int dsi_display_update_transfer_time(void *display, u32 transfer_time)
  6171. {
  6172. struct dsi_display *disp = (struct dsi_display *)display;
  6173. int rc = 0, i = 0;
  6174. u32 transfer_time_min, transfer_time_max;
  6175. struct dsi_display_ctrl *ctrl;
  6176. if (!disp->panel || !disp->panel->cur_mode || !disp->panel->cur_mode->priv_info)
  6177. return -EINVAL;
  6178. transfer_time_min = disp->panel->cur_mode->priv_info->mdp_transfer_time_us_min;
  6179. transfer_time_max = disp->panel->cur_mode->priv_info->mdp_transfer_time_us_max;
  6180. if (!transfer_time_min || !transfer_time_max)
  6181. return 0;
  6182. if (transfer_time < transfer_time_min || transfer_time > transfer_time_max) {
  6183. DSI_ERR("invalid transfer time %u, min: %u, max: %u\n",
  6184. transfer_time, transfer_time_min, transfer_time_max);
  6185. return -EINVAL;
  6186. }
  6187. disp->panel->cur_mode->priv_info->mdp_transfer_time_us = transfer_time;
  6188. disp->panel->cur_mode->priv_info->dsi_transfer_time_us = transfer_time;
  6189. display_for_each_ctrl(i, disp) {
  6190. ctrl = &disp->ctrl[i];
  6191. rc = dsi_ctrl_update_host_config(ctrl->ctrl, &disp->config,
  6192. disp->panel->cur_mode, 0x0,
  6193. disp->dsi_clk_handle);
  6194. if (rc) {
  6195. DSI_ERR("[%s] failed to update ctrl config, rc=%d\n", disp->name, rc);
  6196. return rc;
  6197. }
  6198. }
  6199. atomic_set(&disp->clkrate_change_pending, 1);
  6200. return 0;
  6201. }
  6202. int dsi_display_get_panel_scan_line(void *display, u16 *scan_line, ktime_t *scan_line_ts)
  6203. {
  6204. struct dsi_display *dsi_display = (struct dsi_display *)display;
  6205. u8 scan_line_tx_buffer[] = {0x6, 0x1, 0x0, 0xa, 0x0, 0x0, 0x1, 0x45};
  6206. u8 rx_buffer[2];
  6207. int rx_len, rc = 0;
  6208. ktime_t ts = 0;
  6209. if (!dsi_display || !scan_line || !scan_line_ts)
  6210. return -EINVAL;
  6211. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  6212. rx_len = dsi_display_cmd_receive(dsi_display, scan_line_tx_buffer,
  6213. ARRAY_SIZE(scan_line_tx_buffer), rx_buffer, ARRAY_SIZE(rx_buffer), &ts);
  6214. if (rx_len <= 0) {
  6215. rc = -EINVAL;
  6216. goto end;
  6217. }
  6218. *scan_line = (rx_buffer[0] << 8) | rx_buffer[1];
  6219. *scan_line_ts = ts;
  6220. end:
  6221. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT, rx_len, rx_buffer[0], rx_buffer[1],
  6222. ktime_us_delta(ktime_get(), ts));
  6223. return rc;
  6224. }
  6225. static bool dsi_display_match_timings(const struct dsi_display_mode *mode1,
  6226. struct dsi_display_mode *mode2, unsigned int match_flags)
  6227. {
  6228. bool is_matching = false;
  6229. if (match_flags & DSI_MODE_MATCH_ACTIVE_TIMINGS) {
  6230. is_matching = mode1->timing.h_active == mode2->timing.h_active &&
  6231. mode1->timing.v_active == mode2->timing.v_active &&
  6232. mode1->timing.refresh_rate == mode2->timing.refresh_rate;
  6233. if (!is_matching)
  6234. goto end;
  6235. }
  6236. if (match_flags & DSI_MODE_MATCH_PORCH_TIMINGS)
  6237. is_matching = mode1->timing.h_back_porch == mode2->timing.h_back_porch &&
  6238. mode1->timing.h_front_porch == mode2->timing.h_front_porch &&
  6239. mode1->timing.h_sync_width == mode2->timing.h_sync_width &&
  6240. mode1->timing.h_skew == mode2->timing.h_skew &&
  6241. mode1->timing.v_back_porch == mode2->timing.v_back_porch &&
  6242. mode1->timing.v_front_porch == mode2->timing.v_front_porch &&
  6243. mode1->timing.v_sync_width == mode2->timing.v_sync_width;
  6244. end:
  6245. return is_matching;
  6246. }
  6247. bool dsi_display_mode_match(const struct dsi_display_mode *mode1,
  6248. struct dsi_display_mode *mode2, unsigned int match_flags)
  6249. {
  6250. if (!mode1 && !mode2)
  6251. return true;
  6252. if (!mode1 || !mode2)
  6253. return false;
  6254. if ((match_flags & DSI_MODE_MATCH_FULL_TIMINGS) &&
  6255. !dsi_display_match_timings(mode1, mode2, match_flags))
  6256. return false;
  6257. if ((match_flags & DSI_MODE_MATCH_DSC_CONFIG) &&
  6258. mode1->priv_info->dsc_enabled != mode2->priv_info->dsc_enabled)
  6259. return false;
  6260. return true;
  6261. }
  6262. int dsi_display_find_mode(struct dsi_display *display,
  6263. struct dsi_display_mode *cmp,
  6264. struct msm_sub_mode *sub_mode,
  6265. struct dsi_display_mode **out_mode)
  6266. {
  6267. u32 count, i;
  6268. int rc;
  6269. struct dsi_display_mode *m;
  6270. struct dsi_dyn_clk_caps *dyn_clk_caps;
  6271. unsigned int match_flags = DSI_MODE_MATCH_FULL_TIMINGS;
  6272. struct dsi_display_mode_priv_info *priv_info;
  6273. if (!display || !out_mode)
  6274. return -EINVAL;
  6275. *out_mode = NULL;
  6276. mutex_lock(&display->display_lock);
  6277. count = display->panel->num_display_modes;
  6278. mutex_unlock(&display->display_lock);
  6279. if (!display->modes) {
  6280. rc = dsi_display_get_modes(display, &m);
  6281. if (rc)
  6282. return rc;
  6283. }
  6284. priv_info = kvzalloc(sizeof(struct dsi_display_mode_priv_info),
  6285. GFP_KERNEL);
  6286. if (ZERO_OR_NULL_PTR(priv_info))
  6287. return -ENOMEM;
  6288. mutex_lock(&display->display_lock);
  6289. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  6290. for (i = 0; i < count; i++) {
  6291. m = &display->modes[i];
  6292. /**
  6293. * When dynamic bit clock is enabled with contants FPS,
  6294. * the adjusted mode porches value may not match the panel
  6295. * default mode porches and panel mode lookup will fail.
  6296. * In that case we omit porches in mode matching function.
  6297. */
  6298. if (dyn_clk_caps->maintain_const_fps)
  6299. match_flags = DSI_MODE_MATCH_ACTIVE_TIMINGS;
  6300. if (sub_mode && sub_mode->dsc_mode) {
  6301. match_flags |= DSI_MODE_MATCH_DSC_CONFIG;
  6302. cmp->priv_info = priv_info;
  6303. cmp->priv_info->dsc_enabled = (sub_mode->dsc_mode ==
  6304. MSM_DISPLAY_DSC_MODE_ENABLED) ? true : false;
  6305. }
  6306. if (dsi_display_mode_match(cmp, m, match_flags)) {
  6307. *out_mode = m;
  6308. rc = 0;
  6309. break;
  6310. }
  6311. }
  6312. cmp->priv_info = NULL;
  6313. mutex_unlock(&display->display_lock);
  6314. kvfree(priv_info);
  6315. if (!*out_mode) {
  6316. DSI_ERR("[%s] failed to find mode for v_active %u h_active %u fps %u pclk %u\n",
  6317. display->name, cmp->timing.v_active,
  6318. cmp->timing.h_active, cmp->timing.refresh_rate,
  6319. cmp->pixel_clk_khz);
  6320. rc = -ENOENT;
  6321. }
  6322. return rc;
  6323. }
  6324. static inline bool dsi_display_mode_switch_dfps(struct dsi_display_mode *cur,
  6325. struct dsi_display_mode *adj)
  6326. {
  6327. /*
  6328. * If there is a change in the hfp or vfp of the current and adjoining
  6329. * mode,then either it is a dfps mode switch or dynamic clk change with
  6330. * constant fps.
  6331. */
  6332. if ((cur->timing.h_front_porch != adj->timing.h_front_porch) ||
  6333. (cur->timing.v_front_porch != adj->timing.v_front_porch))
  6334. return true;
  6335. else
  6336. return false;
  6337. }
  6338. /**
  6339. * dsi_display_validate_mode_change() - Validate mode change case.
  6340. * @display: DSI display handle.
  6341. * @cur_mode: Current mode.
  6342. * @adj_mode: Mode to be set.
  6343. * MSM_MODE_FLAG_SEAMLESS_VRR flag is set if there
  6344. * is change in hfp or vfp but vactive and hactive are same.
  6345. * DSI_MODE_FLAG_DYN_CLK flag is set if there
  6346. * is change in clk but vactive and hactive are same.
  6347. * Return: error code.
  6348. */
  6349. int dsi_display_validate_mode_change(struct dsi_display *display,
  6350. struct dsi_display_mode *cur_mode,
  6351. struct dsi_display_mode *adj_mode)
  6352. {
  6353. int rc = 0;
  6354. struct dsi_dfps_capabilities dfps_caps;
  6355. struct dsi_dyn_clk_caps *dyn_clk_caps;
  6356. struct sde_connector *sde_conn;
  6357. if (!display || !adj_mode || !display->drm_conn) {
  6358. DSI_ERR("Invalid params\n");
  6359. return -EINVAL;
  6360. }
  6361. if (!display->panel || !display->panel->cur_mode) {
  6362. DSI_DEBUG("Current panel mode not set\n");
  6363. return rc;
  6364. }
  6365. if ((cur_mode->timing.v_active != adj_mode->timing.v_active) ||
  6366. (cur_mode->timing.h_active != adj_mode->timing.h_active)) {
  6367. DSI_DEBUG("Avoid VRR and POMS when resolution is changed\n");
  6368. return rc;
  6369. }
  6370. sde_conn = to_sde_connector(display->drm_conn);
  6371. mutex_lock(&display->display_lock);
  6372. if (sde_conn->expected_panel_mode == MSM_DISPLAY_VIDEO_MODE &&
  6373. display->config.panel_mode == DSI_OP_CMD_MODE) {
  6374. adj_mode->dsi_mode_flags |= DSI_MODE_FLAG_POMS_TO_VID;
  6375. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1, sde_conn->expected_panel_mode,
  6376. display->config.panel_mode);
  6377. DSI_DEBUG("Panel operating mode change to video detected\n");
  6378. } else if (sde_conn->expected_panel_mode == MSM_DISPLAY_CMD_MODE &&
  6379. display->config.panel_mode == DSI_OP_VIDEO_MODE) {
  6380. adj_mode->dsi_mode_flags |= DSI_MODE_FLAG_POMS_TO_CMD;
  6381. SDE_EVT32(SDE_EVTLOG_FUNC_CASE2, sde_conn->expected_panel_mode,
  6382. display->config.panel_mode);
  6383. DSI_DEBUG("Panel operating mode change to command detected\n");
  6384. } else if (cur_mode->timing.dsc_enabled != adj_mode->timing.dsc_enabled) {
  6385. adj_mode->dsi_mode_flags |= DSI_MODE_FLAG_DMS;
  6386. SDE_EVT32(SDE_EVTLOG_FUNC_CASE3, cur_mode->timing.dsc_enabled,
  6387. adj_mode->timing.dsc_enabled);
  6388. DSI_DEBUG("DSC mode change detected\n");
  6389. } else {
  6390. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  6391. /* dfps and dynamic clock with const fps use case */
  6392. if (dsi_display_mode_switch_dfps(cur_mode, adj_mode)) {
  6393. dsi_panel_get_dfps_caps(display->panel, &dfps_caps);
  6394. if (dfps_caps.dfps_support ||
  6395. dyn_clk_caps->maintain_const_fps) {
  6396. DSI_DEBUG("Mode switch is seamless variable refresh\n");
  6397. adj_mode->dsi_mode_flags |= DSI_MODE_FLAG_VRR;
  6398. SDE_EVT32(SDE_EVTLOG_FUNC_CASE4,
  6399. cur_mode->timing.refresh_rate,
  6400. adj_mode->timing.refresh_rate,
  6401. cur_mode->timing.h_front_porch,
  6402. adj_mode->timing.h_front_porch,
  6403. cur_mode->timing.v_front_porch,
  6404. adj_mode->timing.v_front_porch);
  6405. }
  6406. }
  6407. /* dynamic clk change use case */
  6408. if (display->dyn_bit_clk_pending) {
  6409. if (dyn_clk_caps->dyn_clk_support) {
  6410. DSI_DEBUG("dynamic clk change detected\n");
  6411. if ((adj_mode->dsi_mode_flags &
  6412. DSI_MODE_FLAG_VRR) &&
  6413. (!dyn_clk_caps->maintain_const_fps)) {
  6414. DSI_ERR("dfps and dyn clk not supported in same commit\n");
  6415. rc = -ENOTSUPP;
  6416. goto error;
  6417. }
  6418. /**
  6419. * Set VRR flag whenever there is a dynamic clock
  6420. * change on video mode panel as dynamic refresh is
  6421. * always required when fps compensation is enabled.
  6422. */
  6423. if ((display->config.panel_mode == DSI_OP_VIDEO_MODE) &&
  6424. dyn_clk_caps->maintain_const_fps)
  6425. adj_mode->dsi_mode_flags |= DSI_MODE_FLAG_VRR;
  6426. adj_mode->dsi_mode_flags |=
  6427. DSI_MODE_FLAG_DYN_CLK;
  6428. SDE_EVT32(SDE_EVTLOG_FUNC_CASE5,
  6429. cur_mode->pixel_clk_khz,
  6430. adj_mode->pixel_clk_khz);
  6431. }
  6432. display->dyn_bit_clk_pending = false;
  6433. }
  6434. }
  6435. error:
  6436. mutex_unlock(&display->display_lock);
  6437. return rc;
  6438. }
  6439. int dsi_display_validate_mode(struct dsi_display *display,
  6440. struct dsi_display_mode *mode,
  6441. u32 flags)
  6442. {
  6443. int rc = 0;
  6444. int i;
  6445. struct dsi_display_ctrl *ctrl;
  6446. struct dsi_display_mode adj_mode;
  6447. if (!display || !mode) {
  6448. DSI_ERR("Invalid params\n");
  6449. return -EINVAL;
  6450. }
  6451. mutex_lock(&display->display_lock);
  6452. adj_mode = *mode;
  6453. adjust_timing_by_ctrl_count(display, &adj_mode);
  6454. rc = dsi_panel_validate_mode(display->panel, &adj_mode);
  6455. if (rc) {
  6456. DSI_ERR("[%s] panel mode validation failed, rc=%d\n",
  6457. display->name, rc);
  6458. goto error;
  6459. }
  6460. display_for_each_ctrl(i, display) {
  6461. ctrl = &display->ctrl[i];
  6462. rc = dsi_ctrl_validate_timing(ctrl->ctrl, &adj_mode.timing);
  6463. if (rc) {
  6464. DSI_ERR("[%s] ctrl mode validation failed, rc=%d\n",
  6465. display->name, rc);
  6466. goto error;
  6467. }
  6468. rc = dsi_phy_validate_mode(ctrl->phy, &adj_mode.timing);
  6469. if (rc) {
  6470. DSI_ERR("[%s] phy mode validation failed, rc=%d\n",
  6471. display->name, rc);
  6472. goto error;
  6473. }
  6474. }
  6475. if ((flags & DSI_VALIDATE_FLAG_ALLOW_ADJUST) &&
  6476. (mode->dsi_mode_flags & DSI_MODE_FLAG_SEAMLESS)) {
  6477. rc = dsi_display_validate_mode_seamless(display, mode);
  6478. if (rc) {
  6479. DSI_ERR("[%s] seamless not possible rc=%d\n",
  6480. display->name, rc);
  6481. goto error;
  6482. }
  6483. }
  6484. error:
  6485. mutex_unlock(&display->display_lock);
  6486. return rc;
  6487. }
  6488. int dsi_display_set_mode(struct dsi_display *display,
  6489. struct dsi_display_mode *mode,
  6490. u32 flags)
  6491. {
  6492. int rc = 0;
  6493. struct dsi_display_mode adj_mode;
  6494. struct dsi_mode_info timing;
  6495. if (!display || !mode || !display->panel) {
  6496. DSI_ERR("Invalid params\n");
  6497. return -EINVAL;
  6498. }
  6499. mutex_lock(&display->display_lock);
  6500. adj_mode = *mode;
  6501. timing = adj_mode.timing;
  6502. adjust_timing_by_ctrl_count(display, &adj_mode);
  6503. if (!display->panel->cur_mode) {
  6504. display->panel->cur_mode =
  6505. kzalloc(sizeof(struct dsi_display_mode), GFP_KERNEL);
  6506. if (!display->panel->cur_mode) {
  6507. rc = -ENOMEM;
  6508. goto error;
  6509. }
  6510. }
  6511. rc = dsi_display_restore_bit_clk(display, &adj_mode);
  6512. if (rc) {
  6513. DSI_ERR("[%s] bit clk rate cannot be restored\n", display->name);
  6514. goto error;
  6515. }
  6516. rc = dsi_display_validate_mode_set(display, &adj_mode, flags);
  6517. if (rc) {
  6518. DSI_ERR("[%s] mode cannot be set\n", display->name);
  6519. goto error;
  6520. }
  6521. rc = dsi_display_set_mode_sub(display, &adj_mode, flags);
  6522. if (rc) {
  6523. DSI_ERR("[%s] failed to set mode\n", display->name);
  6524. goto error;
  6525. }
  6526. DSI_INFO("mdp_transfer_time=%d, hactive=%d, vactive=%d, fps=%d, clk_rate=%llu\n",
  6527. adj_mode.priv_info->mdp_transfer_time_us,
  6528. timing.h_active, timing.v_active, timing.refresh_rate,
  6529. adj_mode.priv_info->clk_rate_hz);
  6530. SDE_EVT32(adj_mode.priv_info->mdp_transfer_time_us,
  6531. timing.h_active, timing.v_active, timing.refresh_rate,
  6532. adj_mode.priv_info->clk_rate_hz);
  6533. memcpy(display->panel->cur_mode, &adj_mode, sizeof(adj_mode));
  6534. error:
  6535. mutex_unlock(&display->display_lock);
  6536. return rc;
  6537. }
  6538. int dsi_display_set_tpg_state(struct dsi_display *display, bool enable,
  6539. enum dsi_test_pattern type,
  6540. u32 init_val,
  6541. enum dsi_ctrl_tpg_pattern pattern)
  6542. {
  6543. int rc = 0;
  6544. int i;
  6545. struct dsi_display_ctrl *ctrl;
  6546. if (!display) {
  6547. DSI_ERR("Invalid params\n");
  6548. return -EINVAL;
  6549. }
  6550. display_for_each_ctrl(i, display) {
  6551. ctrl = &display->ctrl[i];
  6552. rc = dsi_ctrl_set_tpg_state(ctrl->ctrl, enable, type, init_val, pattern);
  6553. if (rc) {
  6554. DSI_ERR("[%s] failed to set tpg state for host_%d\n", display->name, i);
  6555. goto error;
  6556. }
  6557. if (enable && ctrl->ctrl->host_config.panel_mode == DSI_OP_CMD_MODE) {
  6558. rc = dsi_ctrl_trigger_test_pattern(ctrl->ctrl);
  6559. if (rc) {
  6560. DSI_ERR("[%s] failed to start tpg for host_%d\n", display->name, i);
  6561. goto error;
  6562. }
  6563. }
  6564. }
  6565. display->is_tpg_enabled = enable;
  6566. error:
  6567. return rc;
  6568. }
  6569. static int dsi_display_pre_switch(struct dsi_display *display)
  6570. {
  6571. int rc = 0;
  6572. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  6573. DSI_CORE_CLK, DSI_CLK_ON);
  6574. if (rc) {
  6575. DSI_ERR("[%s] failed to enable DSI core clocks, rc=%d\n",
  6576. display->name, rc);
  6577. goto error;
  6578. }
  6579. rc = dsi_display_ctrl_update(display);
  6580. if (rc) {
  6581. DSI_ERR("[%s] failed to update DSI controller, rc=%d\n",
  6582. display->name, rc);
  6583. goto error_ctrl_clk_off;
  6584. }
  6585. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  6586. DSI_LINK_CLK, DSI_CLK_ON);
  6587. if (rc) {
  6588. DSI_ERR("[%s] failed to enable DSI link clocks, rc=%d\n",
  6589. display->name, rc);
  6590. goto error_ctrl_deinit;
  6591. }
  6592. goto error;
  6593. error_ctrl_deinit:
  6594. (void)dsi_display_ctrl_deinit(display);
  6595. error_ctrl_clk_off:
  6596. (void)dsi_display_clk_ctrl(display->dsi_clk_handle,
  6597. DSI_CORE_CLK, DSI_CLK_OFF);
  6598. error:
  6599. return rc;
  6600. }
  6601. static bool _dsi_display_validate_host_state(struct dsi_display *display)
  6602. {
  6603. int i;
  6604. struct dsi_display_ctrl *ctrl;
  6605. display_for_each_ctrl(i, display) {
  6606. ctrl = &display->ctrl[i];
  6607. if (!ctrl->ctrl)
  6608. continue;
  6609. if (!dsi_ctrl_validate_host_state(ctrl->ctrl))
  6610. return false;
  6611. }
  6612. return true;
  6613. }
  6614. static void dsi_display_handle_fifo_underflow(struct work_struct *work)
  6615. {
  6616. struct dsi_display *display = NULL;
  6617. display = container_of(work, struct dsi_display, fifo_underflow_work);
  6618. if (!display || !display->panel ||
  6619. atomic_read(&display->panel->esd_recovery_pending)) {
  6620. DSI_DEBUG("Invalid recovery use case\n");
  6621. return;
  6622. }
  6623. mutex_lock(&display->display_lock);
  6624. if (!_dsi_display_validate_host_state(display)) {
  6625. mutex_unlock(&display->display_lock);
  6626. return;
  6627. }
  6628. DSI_INFO("handle DSI FIFO underflow error\n");
  6629. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  6630. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6631. DSI_ALL_CLKS, DSI_CLK_ON);
  6632. dsi_display_soft_reset(display);
  6633. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6634. DSI_ALL_CLKS, DSI_CLK_OFF);
  6635. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  6636. mutex_unlock(&display->display_lock);
  6637. }
  6638. static void dsi_display_handle_fifo_overflow(struct work_struct *work)
  6639. {
  6640. struct dsi_display *display = NULL;
  6641. struct dsi_display_ctrl *ctrl;
  6642. int i, rc;
  6643. int mask = BIT(20); /* clock lane */
  6644. int (*cb_func)(void *event_usr_ptr,
  6645. uint32_t event_idx, uint32_t instance_idx,
  6646. uint32_t data0, uint32_t data1,
  6647. uint32_t data2, uint32_t data3);
  6648. void *data;
  6649. u32 version = 0;
  6650. display = container_of(work, struct dsi_display, fifo_overflow_work);
  6651. if (!display || !display->panel ||
  6652. (display->panel->panel_mode != DSI_OP_VIDEO_MODE) ||
  6653. atomic_read(&display->panel->esd_recovery_pending)) {
  6654. DSI_DEBUG("Invalid recovery use case\n");
  6655. return;
  6656. }
  6657. mutex_lock(&display->display_lock);
  6658. if (!_dsi_display_validate_host_state(display)) {
  6659. mutex_unlock(&display->display_lock);
  6660. return;
  6661. }
  6662. DSI_INFO("handle DSI FIFO overflow error\n");
  6663. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  6664. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6665. DSI_ALL_CLKS, DSI_CLK_ON);
  6666. /*
  6667. * below recovery sequence is not applicable to
  6668. * hw version 2.0.0, 2.1.0 and 2.2.0, so return early.
  6669. */
  6670. ctrl = &display->ctrl[display->clk_master_idx];
  6671. version = dsi_ctrl_get_hw_version(ctrl->ctrl);
  6672. if (!version || (version < 0x20020001))
  6673. goto end;
  6674. /* reset ctrl and lanes */
  6675. display_for_each_ctrl(i, display) {
  6676. ctrl = &display->ctrl[i];
  6677. rc = dsi_ctrl_reset(ctrl->ctrl, mask);
  6678. rc = dsi_phy_lane_reset(ctrl->phy);
  6679. }
  6680. /* wait for display line count to be in active area */
  6681. ctrl = &display->ctrl[display->clk_master_idx];
  6682. if (ctrl->ctrl->recovery_cb.event_cb) {
  6683. cb_func = ctrl->ctrl->recovery_cb.event_cb;
  6684. data = ctrl->ctrl->recovery_cb.event_usr_ptr;
  6685. rc = cb_func(data, SDE_CONN_EVENT_VID_FIFO_OVERFLOW,
  6686. display->clk_master_idx, 0, 0, 0, 0);
  6687. if (rc < 0) {
  6688. DSI_DEBUG("sde callback failed\n");
  6689. goto end;
  6690. }
  6691. }
  6692. /* Enable Video mode for DSI controller */
  6693. display_for_each_ctrl(i, display) {
  6694. ctrl = &display->ctrl[i];
  6695. dsi_ctrl_vid_engine_en(ctrl->ctrl, true);
  6696. }
  6697. /*
  6698. * Add sufficient delay to make sure
  6699. * pixel transmission has started
  6700. */
  6701. udelay(200);
  6702. end:
  6703. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6704. DSI_ALL_CLKS, DSI_CLK_OFF);
  6705. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  6706. mutex_unlock(&display->display_lock);
  6707. }
  6708. static void dsi_display_handle_lp_rx_timeout(struct work_struct *work)
  6709. {
  6710. struct dsi_display *display = NULL;
  6711. struct dsi_display_ctrl *ctrl;
  6712. int i, rc;
  6713. int mask = (BIT(20) | (0xF << 16)); /* clock lane and 4 data lane */
  6714. int (*cb_func)(void *event_usr_ptr,
  6715. uint32_t event_idx, uint32_t instance_idx,
  6716. uint32_t data0, uint32_t data1,
  6717. uint32_t data2, uint32_t data3);
  6718. void *data;
  6719. u32 version = 0;
  6720. display = container_of(work, struct dsi_display, lp_rx_timeout_work);
  6721. if (!display || !display->panel ||
  6722. (display->panel->panel_mode != DSI_OP_VIDEO_MODE) ||
  6723. atomic_read(&display->panel->esd_recovery_pending)) {
  6724. DSI_DEBUG("Invalid recovery use case\n");
  6725. return;
  6726. }
  6727. mutex_lock(&display->display_lock);
  6728. if (!_dsi_display_validate_host_state(display)) {
  6729. mutex_unlock(&display->display_lock);
  6730. return;
  6731. }
  6732. DSI_INFO("handle DSI LP RX Timeout error\n");
  6733. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  6734. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6735. DSI_ALL_CLKS, DSI_CLK_ON);
  6736. /*
  6737. * below recovery sequence is not applicable to
  6738. * hw version 2.0.0, 2.1.0 and 2.2.0, so return early.
  6739. */
  6740. ctrl = &display->ctrl[display->clk_master_idx];
  6741. version = dsi_ctrl_get_hw_version(ctrl->ctrl);
  6742. if (!version || (version < 0x20020001))
  6743. goto end;
  6744. /* reset ctrl and lanes */
  6745. display_for_each_ctrl(i, display) {
  6746. ctrl = &display->ctrl[i];
  6747. rc = dsi_ctrl_reset(ctrl->ctrl, mask);
  6748. rc = dsi_phy_lane_reset(ctrl->phy);
  6749. }
  6750. ctrl = &display->ctrl[display->clk_master_idx];
  6751. if (ctrl->ctrl->recovery_cb.event_cb) {
  6752. cb_func = ctrl->ctrl->recovery_cb.event_cb;
  6753. data = ctrl->ctrl->recovery_cb.event_usr_ptr;
  6754. rc = cb_func(data, SDE_CONN_EVENT_VID_FIFO_OVERFLOW,
  6755. display->clk_master_idx, 0, 0, 0, 0);
  6756. if (rc < 0) {
  6757. DSI_DEBUG("Target is in suspend/shutdown\n");
  6758. goto end;
  6759. }
  6760. }
  6761. /* Enable Video mode for DSI controller */
  6762. display_for_each_ctrl(i, display) {
  6763. ctrl = &display->ctrl[i];
  6764. dsi_ctrl_vid_engine_en(ctrl->ctrl, true);
  6765. }
  6766. /*
  6767. * Add sufficient delay to make sure
  6768. * pixel transmission as started
  6769. */
  6770. udelay(200);
  6771. end:
  6772. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6773. DSI_ALL_CLKS, DSI_CLK_OFF);
  6774. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  6775. mutex_unlock(&display->display_lock);
  6776. }
  6777. static int dsi_display_cb_error_handler(void *data,
  6778. uint32_t event_idx, uint32_t instance_idx,
  6779. uint32_t data0, uint32_t data1,
  6780. uint32_t data2, uint32_t data3)
  6781. {
  6782. struct dsi_display *display = data;
  6783. if (!display || !(display->err_workq))
  6784. return -EINVAL;
  6785. switch (event_idx) {
  6786. case DSI_FIFO_UNDERFLOW:
  6787. queue_work(display->err_workq, &display->fifo_underflow_work);
  6788. break;
  6789. case DSI_FIFO_OVERFLOW:
  6790. queue_work(display->err_workq, &display->fifo_overflow_work);
  6791. break;
  6792. case DSI_LP_Rx_TIMEOUT:
  6793. queue_work(display->err_workq, &display->lp_rx_timeout_work);
  6794. break;
  6795. default:
  6796. DSI_WARN("unhandled error interrupt: %d\n", event_idx);
  6797. break;
  6798. }
  6799. return 0;
  6800. }
  6801. static void dsi_display_register_error_handler(struct dsi_display *display)
  6802. {
  6803. int i = 0;
  6804. struct dsi_display_ctrl *ctrl;
  6805. struct dsi_event_cb_info event_info;
  6806. if (!display)
  6807. return;
  6808. display->err_workq = create_singlethread_workqueue("dsi_err_workq");
  6809. if (!display->err_workq) {
  6810. DSI_ERR("failed to create dsi workq!\n");
  6811. return;
  6812. }
  6813. INIT_WORK(&display->fifo_underflow_work,
  6814. dsi_display_handle_fifo_underflow);
  6815. INIT_WORK(&display->fifo_overflow_work,
  6816. dsi_display_handle_fifo_overflow);
  6817. INIT_WORK(&display->lp_rx_timeout_work,
  6818. dsi_display_handle_lp_rx_timeout);
  6819. memset(&event_info, 0, sizeof(event_info));
  6820. event_info.event_cb = dsi_display_cb_error_handler;
  6821. event_info.event_usr_ptr = display;
  6822. display_for_each_ctrl(i, display) {
  6823. ctrl = &display->ctrl[i];
  6824. ctrl->ctrl->irq_info.irq_err_cb = event_info;
  6825. }
  6826. }
  6827. static void dsi_display_unregister_error_handler(struct dsi_display *display)
  6828. {
  6829. int i = 0;
  6830. struct dsi_display_ctrl *ctrl;
  6831. if (!display)
  6832. return;
  6833. display_for_each_ctrl(i, display) {
  6834. ctrl = &display->ctrl[i];
  6835. memset(&ctrl->ctrl->irq_info.irq_err_cb,
  6836. 0, sizeof(struct dsi_event_cb_info));
  6837. }
  6838. if (display->err_workq) {
  6839. destroy_workqueue(display->err_workq);
  6840. display->err_workq = NULL;
  6841. }
  6842. }
  6843. int dsi_display_prepare(struct dsi_display *display)
  6844. {
  6845. int rc = 0;
  6846. struct dsi_display_mode *mode;
  6847. if (!display) {
  6848. DSI_ERR("Invalid params\n");
  6849. return -EINVAL;
  6850. }
  6851. if (!display->panel->cur_mode) {
  6852. DSI_ERR("no valid mode set for the display\n");
  6853. return -EINVAL;
  6854. }
  6855. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  6856. mutex_lock(&display->display_lock);
  6857. display->hw_ownership = true;
  6858. mode = display->panel->cur_mode;
  6859. dsi_display_init_ctrl(display);
  6860. dsi_display_set_ctrl_esd_check_flag(display, false);
  6861. /* Set up ctrl isr before enabling core clk */
  6862. if (!display->trusted_vm_env)
  6863. dsi_display_ctrl_isr_configure(display, true);
  6864. if (mode->dsi_mode_flags & DSI_MODE_FLAG_DMS) {
  6865. if (display->is_cont_splash_enabled &&
  6866. display->config.panel_mode == DSI_OP_VIDEO_MODE) {
  6867. DSI_ERR("DMS not supported on first frame\n");
  6868. rc = -EINVAL;
  6869. goto error;
  6870. }
  6871. if (!is_skip_op_required(display)) {
  6872. /* update dsi ctrl for new mode */
  6873. rc = dsi_display_pre_switch(display);
  6874. if (rc)
  6875. DSI_ERR("[%s] panel pre-switch failed, rc=%d\n",
  6876. display->name, rc);
  6877. goto error;
  6878. }
  6879. }
  6880. if (!display->poms_pending &&
  6881. (!is_skip_op_required(display))) {
  6882. /*
  6883. * For continuous splash/trusted vm, we skip panel
  6884. * pre prepare since the regulator vote is already
  6885. * taken care in splash resource init
  6886. */
  6887. rc = dsi_panel_pre_prepare(display->panel);
  6888. if (rc) {
  6889. DSI_ERR("[%s] panel pre-prepare failed, rc=%d\n",
  6890. display->name, rc);
  6891. goto error;
  6892. }
  6893. }
  6894. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  6895. DSI_CORE_CLK, DSI_CLK_ON);
  6896. if (rc) {
  6897. DSI_ERR("[%s] failed to enable DSI core clocks, rc=%d\n",
  6898. display->name, rc);
  6899. goto error_panel_post_unprep;
  6900. }
  6901. /*
  6902. * If ULPS during suspend feature is enabled, then DSI PHY was
  6903. * left on during suspend. In this case, we do not need to reset/init
  6904. * PHY. This would have already been done when the CORE clocks are
  6905. * turned on. However, if cont splash is disabled, the first time DSI
  6906. * is powered on, phy init needs to be done unconditionally.
  6907. */
  6908. if (!display->panel->ulps_suspend_enabled || !display->ulps_enabled) {
  6909. rc = dsi_display_phy_sw_reset(display);
  6910. if (rc) {
  6911. DSI_ERR("[%s] failed to reset phy, rc=%d\n",
  6912. display->name, rc);
  6913. goto error_ctrl_clk_off;
  6914. }
  6915. rc = dsi_display_phy_enable(display);
  6916. if (rc) {
  6917. DSI_ERR("[%s] failed to enable DSI PHY, rc=%d\n",
  6918. display->name, rc);
  6919. goto error_ctrl_clk_off;
  6920. }
  6921. }
  6922. rc = dsi_display_ctrl_init(display);
  6923. if (rc) {
  6924. DSI_ERR("[%s] failed to setup DSI controller, rc=%d\n",
  6925. display->name, rc);
  6926. goto error_phy_disable;
  6927. }
  6928. /* Set up DSI ERROR event callback */
  6929. dsi_display_register_error_handler(display);
  6930. rc = dsi_display_ctrl_host_enable(display);
  6931. if (rc) {
  6932. DSI_ERR("[%s] failed to enable DSI host, rc=%d\n",
  6933. display->name, rc);
  6934. goto error_ctrl_deinit;
  6935. }
  6936. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  6937. DSI_LINK_CLK, DSI_CLK_ON);
  6938. if (rc) {
  6939. DSI_ERR("[%s] failed to enable DSI link clocks, rc=%d\n",
  6940. display->name, rc);
  6941. goto error_host_engine_off;
  6942. }
  6943. if (!is_skip_op_required(display)) {
  6944. /*
  6945. * For continuous splash/trusted vm, skip panel prepare and
  6946. * ctl reset since the pnael and ctrl is already in active
  6947. * state and panel on commands are not needed
  6948. */
  6949. rc = dsi_display_soft_reset(display);
  6950. if (rc) {
  6951. DSI_ERR("[%s] failed soft reset, rc=%d\n",
  6952. display->name, rc);
  6953. goto error_ctrl_link_off;
  6954. }
  6955. if (!display->poms_pending) {
  6956. rc = dsi_panel_prepare(display->panel);
  6957. if (rc) {
  6958. DSI_ERR("[%s] panel prepare failed, rc=%d\n",
  6959. display->name, rc);
  6960. goto error_ctrl_link_off;
  6961. }
  6962. }
  6963. }
  6964. goto error;
  6965. error_ctrl_link_off:
  6966. (void)dsi_display_clk_ctrl(display->dsi_clk_handle,
  6967. DSI_LINK_CLK, DSI_CLK_OFF);
  6968. error_host_engine_off:
  6969. (void)dsi_display_ctrl_host_disable(display);
  6970. error_ctrl_deinit:
  6971. (void)dsi_display_ctrl_deinit(display);
  6972. error_phy_disable:
  6973. (void)dsi_display_phy_disable(display);
  6974. error_ctrl_clk_off:
  6975. (void)dsi_display_clk_ctrl(display->dsi_clk_handle,
  6976. DSI_CORE_CLK, DSI_CLK_OFF);
  6977. error_panel_post_unprep:
  6978. (void)dsi_panel_post_unprepare(display->panel);
  6979. error:
  6980. mutex_unlock(&display->display_lock);
  6981. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  6982. return rc;
  6983. }
  6984. static int dsi_display_calc_ctrl_roi(const struct dsi_display *display,
  6985. const struct dsi_display_ctrl *ctrl,
  6986. const struct msm_roi_list *req_rois,
  6987. struct dsi_rect *out_roi)
  6988. {
  6989. const struct dsi_rect *bounds = &ctrl->ctrl->mode_bounds;
  6990. struct dsi_display_mode *cur_mode;
  6991. struct msm_roi_caps *roi_caps;
  6992. struct dsi_rect req_roi = { 0 };
  6993. int rc = 0;
  6994. cur_mode = display->panel->cur_mode;
  6995. if (!cur_mode)
  6996. return 0;
  6997. roi_caps = &cur_mode->priv_info->roi_caps;
  6998. if (req_rois->num_rects > roi_caps->num_roi) {
  6999. DSI_ERR("request for %d rois greater than max %d\n",
  7000. req_rois->num_rects,
  7001. roi_caps->num_roi);
  7002. rc = -EINVAL;
  7003. goto exit;
  7004. }
  7005. /**
  7006. * if no rois, user wants to reset back to full resolution
  7007. * note: h_active is already divided by ctrl_count
  7008. */
  7009. if (!req_rois->num_rects) {
  7010. *out_roi = *bounds;
  7011. goto exit;
  7012. }
  7013. /* intersect with the bounds */
  7014. req_roi.x = req_rois->roi[0].x1;
  7015. req_roi.y = req_rois->roi[0].y1;
  7016. req_roi.w = req_rois->roi[0].x2 - req_rois->roi[0].x1;
  7017. req_roi.h = req_rois->roi[0].y2 - req_rois->roi[0].y1;
  7018. dsi_rect_intersect(&req_roi, bounds, out_roi);
  7019. exit:
  7020. /* adjust the ctrl origin to be top left within the ctrl */
  7021. out_roi->x = out_roi->x - bounds->x;
  7022. DSI_DEBUG("ctrl%d:%d: req (%d,%d,%d,%d) bnd (%d,%d,%d,%d) out (%d,%d,%d,%d)\n",
  7023. ctrl->dsi_ctrl_idx, ctrl->ctrl->cell_index,
  7024. req_roi.x, req_roi.y, req_roi.w, req_roi.h,
  7025. bounds->x, bounds->y, bounds->w, bounds->h,
  7026. out_roi->x, out_roi->y, out_roi->w, out_roi->h);
  7027. return rc;
  7028. }
  7029. static int dsi_display_qsync(struct dsi_display *display, bool enable)
  7030. {
  7031. int i;
  7032. int rc = 0;
  7033. mutex_lock(&display->display_lock);
  7034. display->queue_cmd_waits = true;
  7035. display_for_each_ctrl(i, display) {
  7036. if (enable) {
  7037. /* send the commands to enable qsync */
  7038. rc = dsi_panel_send_qsync_on_dcs(display->panel, i);
  7039. if (rc) {
  7040. DSI_ERR("fail qsync ON cmds rc:%d\n", rc);
  7041. goto exit;
  7042. }
  7043. } else {
  7044. /* send the commands to enable qsync */
  7045. rc = dsi_panel_send_qsync_off_dcs(display->panel, i);
  7046. if (rc) {
  7047. DSI_ERR("fail qsync OFF cmds rc:%d\n", rc);
  7048. goto exit;
  7049. }
  7050. }
  7051. dsi_ctrl_setup_avr(display->ctrl[i].ctrl, enable);
  7052. }
  7053. exit:
  7054. display->queue_cmd_waits = false;
  7055. SDE_EVT32(enable, display->panel->qsync_caps.qsync_min_fps, rc);
  7056. mutex_unlock(&display->display_lock);
  7057. return rc;
  7058. }
  7059. static int dsi_display_set_roi(struct dsi_display *display,
  7060. struct msm_roi_list *rois)
  7061. {
  7062. struct dsi_display_mode *cur_mode;
  7063. struct msm_roi_caps *roi_caps;
  7064. int rc = 0;
  7065. int i;
  7066. if (!display || !rois || !display->panel)
  7067. return -EINVAL;
  7068. cur_mode = display->panel->cur_mode;
  7069. if (!cur_mode)
  7070. return 0;
  7071. roi_caps = &cur_mode->priv_info->roi_caps;
  7072. if (!roi_caps->enabled)
  7073. return 0;
  7074. display_for_each_ctrl(i, display) {
  7075. struct dsi_display_ctrl *ctrl = &display->ctrl[i];
  7076. struct dsi_rect ctrl_roi;
  7077. bool changed = false;
  7078. rc = dsi_display_calc_ctrl_roi(display, ctrl, rois, &ctrl_roi);
  7079. if (rc) {
  7080. DSI_ERR("dsi_display_calc_ctrl_roi failed rc %d\n", rc);
  7081. return rc;
  7082. }
  7083. rc = dsi_ctrl_set_roi(ctrl->ctrl, &ctrl_roi, &changed);
  7084. if (rc) {
  7085. DSI_ERR("dsi_ctrl_set_roi failed rc %d\n", rc);
  7086. return rc;
  7087. }
  7088. if (!changed)
  7089. continue;
  7090. /* re-program the ctrl with the timing based on the new roi */
  7091. rc = dsi_ctrl_timing_setup(ctrl->ctrl);
  7092. if (rc) {
  7093. DSI_ERR("dsi_ctrl_setup failed rc %d\n", rc);
  7094. return rc;
  7095. }
  7096. /* send the new roi to the panel via dcs commands */
  7097. rc = dsi_panel_send_roi_dcs(display->panel, i, &ctrl_roi);
  7098. if (rc) {
  7099. DSI_ERR("dsi_panel_set_roi failed rc %d\n", rc);
  7100. return rc;
  7101. }
  7102. }
  7103. return rc;
  7104. }
  7105. int dsi_display_pre_kickoff(struct drm_connector *connector,
  7106. struct dsi_display *display,
  7107. struct msm_display_kickoff_params *params)
  7108. {
  7109. int rc = 0, ret = 0;
  7110. int i;
  7111. /* check and setup MISR */
  7112. if (display->misr_enable)
  7113. _dsi_display_setup_misr(display);
  7114. /* dynamic DSI clock setting */
  7115. if (atomic_read(&display->clkrate_change_pending)) {
  7116. mutex_lock(&display->display_lock);
  7117. /*
  7118. * acquire panel_lock to make sure no commands are in progress
  7119. */
  7120. dsi_panel_acquire_panel_lock(display->panel);
  7121. /*
  7122. * Wait for DSI command engine not to be busy sending data
  7123. * from display engine.
  7124. * If waiting fails, return "rc" instead of below "ret" so as
  7125. * not to impact DRM commit. The clock updating would be
  7126. * deferred to the next DRM commit.
  7127. */
  7128. display_for_each_ctrl(i, display) {
  7129. struct dsi_ctrl *ctrl = display->ctrl[i].ctrl;
  7130. ret = dsi_ctrl_wait_for_cmd_mode_mdp_idle(ctrl);
  7131. if (ret)
  7132. goto wait_failure;
  7133. }
  7134. /*
  7135. * Don't check the return value so as not to impact DRM commit
  7136. * when error occurs.
  7137. */
  7138. (void)dsi_display_force_update_dsi_clk(display);
  7139. wait_failure:
  7140. /* release panel_lock */
  7141. dsi_panel_release_panel_lock(display->panel);
  7142. mutex_unlock(&display->display_lock);
  7143. }
  7144. if (!ret)
  7145. rc = dsi_display_set_roi(display, params->rois);
  7146. return rc;
  7147. }
  7148. int dsi_display_config_ctrl_for_cont_splash(struct dsi_display *display)
  7149. {
  7150. int rc = 0;
  7151. if (!display || !display->panel) {
  7152. DSI_ERR("Invalid params\n");
  7153. return -EINVAL;
  7154. }
  7155. if (!display->panel->cur_mode) {
  7156. DSI_ERR("no valid mode set for the display\n");
  7157. return -EINVAL;
  7158. }
  7159. if (display->config.panel_mode == DSI_OP_VIDEO_MODE) {
  7160. rc = dsi_display_vid_engine_enable(display);
  7161. if (rc) {
  7162. DSI_ERR("[%s]failed to enable DSI video engine, rc=%d\n",
  7163. display->name, rc);
  7164. goto error_out;
  7165. }
  7166. } else if (display->config.panel_mode == DSI_OP_CMD_MODE) {
  7167. rc = dsi_display_cmd_engine_enable(display);
  7168. if (rc) {
  7169. DSI_ERR("[%s]failed to enable DSI cmd engine, rc=%d\n",
  7170. display->name, rc);
  7171. goto error_out;
  7172. }
  7173. } else {
  7174. DSI_ERR("[%s] Invalid configuration\n", display->name);
  7175. rc = -EINVAL;
  7176. }
  7177. error_out:
  7178. return rc;
  7179. }
  7180. int dsi_display_pre_commit(void *display,
  7181. struct msm_display_conn_params *params)
  7182. {
  7183. bool enable = false;
  7184. int rc = 0;
  7185. if (!display || !params) {
  7186. pr_err("Invalid params\n");
  7187. return -EINVAL;
  7188. }
  7189. if (params->qsync_update) {
  7190. enable = (params->qsync_mode > 0) ? true : false;
  7191. rc = dsi_display_qsync(display, enable);
  7192. if (rc)
  7193. pr_err("%s failed to send qsync commands\n",
  7194. __func__);
  7195. SDE_EVT32(params->qsync_mode, rc);
  7196. }
  7197. return rc;
  7198. }
  7199. static void dsi_display_panel_id_notification(struct dsi_display *display)
  7200. {
  7201. if (display->panel_id != ~0x0 &&
  7202. display->ctrl[0].ctrl->panel_id_cb.event_cb) {
  7203. display->ctrl[0].ctrl->panel_id_cb.event_cb(
  7204. display->ctrl[0].ctrl->panel_id_cb.event_usr_ptr,
  7205. display->ctrl[0].ctrl->panel_id_cb.event_idx,
  7206. 0, ((display->panel_id & 0xffffffff00000000) >> 32),
  7207. (display->panel_id & 0xffffffff), 0, 0);
  7208. }
  7209. }
  7210. int dsi_display_enable(struct dsi_display *display)
  7211. {
  7212. int rc = 0;
  7213. struct dsi_display_mode *mode;
  7214. if (!display || !display->panel) {
  7215. DSI_ERR("Invalid params\n");
  7216. return -EINVAL;
  7217. }
  7218. if (!display->panel->cur_mode) {
  7219. DSI_ERR("no valid mode set for the display\n");
  7220. return -EINVAL;
  7221. }
  7222. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  7223. /*
  7224. * Engine states and panel states are populated during splash
  7225. * resource/trusted vm and hence we return early
  7226. */
  7227. if (is_skip_op_required(display)) {
  7228. dsi_display_config_ctrl_for_cont_splash(display);
  7229. rc = dsi_display_splash_res_cleanup(display);
  7230. if (rc) {
  7231. DSI_ERR("Continuous splash res cleanup failed, rc=%d\n",
  7232. rc);
  7233. return -EINVAL;
  7234. }
  7235. display->panel->panel_initialized = true;
  7236. DSI_DEBUG("cont splash enabled, display enable not required\n");
  7237. dsi_display_panel_id_notification(display);
  7238. return 0;
  7239. }
  7240. mutex_lock(&display->display_lock);
  7241. mode = display->panel->cur_mode;
  7242. if (mode->dsi_mode_flags & DSI_MODE_FLAG_DMS) {
  7243. rc = dsi_panel_post_switch(display->panel);
  7244. if (rc) {
  7245. DSI_ERR("[%s] failed to switch DSI panel mode, rc=%d\n",
  7246. display->name, rc);
  7247. goto error;
  7248. }
  7249. } else if (!display->poms_pending) {
  7250. rc = dsi_panel_enable(display->panel);
  7251. if (rc) {
  7252. DSI_ERR("[%s] failed to enable DSI panel, rc=%d\n",
  7253. display->name, rc);
  7254. goto error;
  7255. }
  7256. }
  7257. dsi_display_panel_id_notification(display);
  7258. /* Block sending pps command if modeset is due to fps difference */
  7259. if ((mode->priv_info->dsc_enabled ||
  7260. mode->priv_info->vdc_enabled) &&
  7261. !(mode->dsi_mode_flags & DSI_MODE_FLAG_DMS_FPS)) {
  7262. rc = dsi_panel_update_pps(display->panel);
  7263. if (rc) {
  7264. DSI_ERR("[%s] panel pps cmd update failed, rc=%d\n",
  7265. display->name, rc);
  7266. goto error;
  7267. }
  7268. }
  7269. if (mode->dsi_mode_flags & DSI_MODE_FLAG_DMS) {
  7270. rc = dsi_panel_switch(display->panel);
  7271. if (rc)
  7272. DSI_ERR("[%s] failed to switch DSI panel mode, rc=%d\n",
  7273. display->name, rc);
  7274. goto error;
  7275. }
  7276. if (display->config.panel_mode == DSI_OP_VIDEO_MODE) {
  7277. DSI_DEBUG("%s:enable video timing eng\n", __func__);
  7278. rc = dsi_display_vid_engine_enable(display);
  7279. if (rc) {
  7280. DSI_ERR("[%s]failed to enable DSI video engine, rc=%d\n",
  7281. display->name, rc);
  7282. goto error_disable_panel;
  7283. }
  7284. } else if (display->config.panel_mode == DSI_OP_CMD_MODE) {
  7285. DSI_DEBUG("%s:enable command timing eng\n", __func__);
  7286. rc = dsi_display_cmd_engine_enable(display);
  7287. if (rc) {
  7288. DSI_ERR("[%s]failed to enable DSI cmd engine, rc=%d\n",
  7289. display->name, rc);
  7290. goto error_disable_panel;
  7291. }
  7292. } else {
  7293. DSI_ERR("[%s] Invalid configuration\n", display->name);
  7294. rc = -EINVAL;
  7295. goto error_disable_panel;
  7296. }
  7297. goto error;
  7298. error_disable_panel:
  7299. (void)dsi_panel_disable(display->panel);
  7300. error:
  7301. mutex_unlock(&display->display_lock);
  7302. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  7303. return rc;
  7304. }
  7305. int dsi_display_post_enable(struct dsi_display *display)
  7306. {
  7307. int rc = 0;
  7308. if (!display) {
  7309. DSI_ERR("Invalid params\n");
  7310. return -EINVAL;
  7311. }
  7312. mutex_lock(&display->display_lock);
  7313. if (display->panel->cur_mode->dsi_mode_flags &
  7314. DSI_MODE_FLAG_POMS_TO_CMD) {
  7315. dsi_panel_switch_cmd_mode_in(display->panel);
  7316. } else if (display->panel->cur_mode->dsi_mode_flags &
  7317. DSI_MODE_FLAG_POMS_TO_VID)
  7318. dsi_panel_switch_video_mode_in(display->panel);
  7319. else {
  7320. rc = dsi_panel_post_enable(display->panel);
  7321. if (rc)
  7322. DSI_ERR("[%s] panel post-enable failed, rc=%d\n",
  7323. display->name, rc);
  7324. }
  7325. /* remove the clk vote for CMD mode panels */
  7326. if (display->config.panel_mode == DSI_OP_CMD_MODE)
  7327. dsi_display_clk_ctrl(display->dsi_clk_handle,
  7328. DSI_ALL_CLKS, DSI_CLK_OFF);
  7329. mutex_unlock(&display->display_lock);
  7330. return rc;
  7331. }
  7332. int dsi_display_pre_disable(struct dsi_display *display)
  7333. {
  7334. int rc = 0;
  7335. if (!display) {
  7336. DSI_ERR("Invalid params\n");
  7337. return -EINVAL;
  7338. }
  7339. mutex_lock(&display->display_lock);
  7340. /* enable the clk vote for CMD mode panels */
  7341. if (display->config.panel_mode == DSI_OP_CMD_MODE)
  7342. dsi_display_clk_ctrl(display->dsi_clk_handle,
  7343. DSI_ALL_CLKS, DSI_CLK_ON);
  7344. if (display->poms_pending) {
  7345. if (display->config.panel_mode == DSI_OP_CMD_MODE)
  7346. dsi_panel_switch_cmd_mode_out(display->panel);
  7347. if (display->config.panel_mode == DSI_OP_VIDEO_MODE)
  7348. dsi_panel_switch_video_mode_out(display->panel);
  7349. } else {
  7350. rc = dsi_panel_pre_disable(display->panel);
  7351. if (rc)
  7352. DSI_ERR("[%s] panel pre-disable failed, rc=%d\n",
  7353. display->name, rc);
  7354. }
  7355. mutex_unlock(&display->display_lock);
  7356. return rc;
  7357. }
  7358. static void dsi_display_handle_poms_te(struct work_struct *work)
  7359. {
  7360. struct dsi_display *display = NULL;
  7361. struct delayed_work *dw = to_delayed_work(work);
  7362. struct mipi_dsi_device *dsi = NULL;
  7363. struct dsi_panel *panel = NULL;
  7364. int rc = 0;
  7365. display = container_of(dw, struct dsi_display, poms_te_work);
  7366. if (!display || !display->panel) {
  7367. DSI_ERR("Invalid params\n");
  7368. return;
  7369. }
  7370. panel = display->panel;
  7371. mutex_lock(&panel->panel_lock);
  7372. if (!dsi_panel_initialized(panel)) {
  7373. rc = -EINVAL;
  7374. goto error;
  7375. }
  7376. dsi = &panel->mipi_device;
  7377. rc = mipi_dsi_dcs_set_tear_off(dsi);
  7378. error:
  7379. mutex_unlock(&panel->panel_lock);
  7380. if (rc < 0)
  7381. DSI_ERR("failed to set tear off\n");
  7382. }
  7383. int dsi_display_disable(struct dsi_display *display)
  7384. {
  7385. int rc = 0;
  7386. if (!display) {
  7387. DSI_ERR("Invalid params\n");
  7388. return -EINVAL;
  7389. }
  7390. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  7391. mutex_lock(&display->display_lock);
  7392. /* cancel delayed work */
  7393. if (display->poms_pending &&
  7394. display->panel->poms_align_vsync)
  7395. cancel_delayed_work_sync(&display->poms_te_work);
  7396. rc = dsi_display_wake_up(display);
  7397. if (rc)
  7398. DSI_ERR("[%s] display wake up failed, rc=%d\n",
  7399. display->name, rc);
  7400. if (display->config.panel_mode == DSI_OP_VIDEO_MODE) {
  7401. rc = dsi_display_vid_engine_disable(display);
  7402. if (rc)
  7403. DSI_ERR("[%s]failed to disable DSI vid engine, rc=%d\n",
  7404. display->name, rc);
  7405. } else if (display->config.panel_mode == DSI_OP_CMD_MODE) {
  7406. /**
  7407. * On POMS request , disable panel TE through
  7408. * delayed work queue.
  7409. */
  7410. if (display->poms_pending &&
  7411. display->panel->poms_align_vsync) {
  7412. INIT_DELAYED_WORK(&display->poms_te_work,
  7413. dsi_display_handle_poms_te);
  7414. queue_delayed_work(system_wq,
  7415. &display->poms_te_work,
  7416. msecs_to_jiffies(100));
  7417. }
  7418. rc = dsi_display_cmd_engine_disable(display);
  7419. if (rc)
  7420. DSI_ERR("[%s]failed to disable DSI cmd engine, rc=%d\n",
  7421. display->name, rc);
  7422. } else {
  7423. DSI_ERR("[%s] Invalid configuration\n", display->name);
  7424. rc = -EINVAL;
  7425. }
  7426. if (!display->poms_pending && !is_skip_op_required(display)) {
  7427. rc = dsi_panel_disable(display->panel);
  7428. if (rc)
  7429. DSI_ERR("[%s] failed to disable DSI panel, rc=%d\n",
  7430. display->name, rc);
  7431. }
  7432. if (is_skip_op_required(display)) {
  7433. /* applicable only for trusted vm */
  7434. display->panel->panel_initialized = false;
  7435. display->panel->power_mode = SDE_MODE_DPMS_OFF;
  7436. }
  7437. mutex_unlock(&display->display_lock);
  7438. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  7439. return rc;
  7440. }
  7441. int dsi_display_update_pps(char *pps_cmd, void *disp)
  7442. {
  7443. struct dsi_display *display;
  7444. if (pps_cmd == NULL || disp == NULL) {
  7445. DSI_ERR("Invalid parameter\n");
  7446. return -EINVAL;
  7447. }
  7448. display = disp;
  7449. mutex_lock(&display->display_lock);
  7450. memcpy(display->panel->dce_pps_cmd, pps_cmd, DSI_CMD_PPS_SIZE);
  7451. mutex_unlock(&display->display_lock);
  7452. return 0;
  7453. }
  7454. int dsi_display_update_dyn_bit_clk(struct dsi_display *display,
  7455. struct dsi_display_mode *mode)
  7456. {
  7457. struct dsi_dyn_clk_caps *dyn_clk_caps;
  7458. struct dsi_host_common_cfg *host_cfg;
  7459. int bpp, lanes = 0;
  7460. if (!display || !mode) {
  7461. DSI_ERR("invalid arguments\n");
  7462. return -EINVAL;
  7463. }
  7464. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  7465. if (!dyn_clk_caps->dyn_clk_support) {
  7466. DSI_DEBUG("dynamic bit clock support not enabled\n");
  7467. return 0;
  7468. } else if (!display->dyn_bit_clk_pending) {
  7469. DSI_DEBUG("dynamic bit clock rate not updated\n");
  7470. return 0;
  7471. } else if (!display->dyn_bit_clk) {
  7472. DSI_DEBUG("dynamic bit clock rate cleared\n");
  7473. return 0;
  7474. } else if (display->dyn_bit_clk < mode->priv_info->min_dsi_clk_hz) {
  7475. DSI_ERR("dynamic bit clock rate %llu smaller than minimum value:%llu\n",
  7476. display->dyn_bit_clk, mode->priv_info->min_dsi_clk_hz);
  7477. return -EINVAL;
  7478. }
  7479. /* update mode clk rate with user value */
  7480. mode->timing.clk_rate_hz = display->dyn_bit_clk;
  7481. mode->priv_info->clk_rate_hz = display->dyn_bit_clk;
  7482. host_cfg = &(display->panel->host_config);
  7483. bpp = dsi_pixel_format_to_bpp(host_cfg->dst_format);
  7484. if (host_cfg->data_lanes & DSI_DATA_LANE_0)
  7485. lanes++;
  7486. if (host_cfg->data_lanes & DSI_DATA_LANE_1)
  7487. lanes++;
  7488. if (host_cfg->data_lanes & DSI_DATA_LANE_2)
  7489. lanes++;
  7490. if (host_cfg->data_lanes & DSI_DATA_LANE_3)
  7491. lanes++;
  7492. dsi_display_adjust_mode_timing(display, mode, lanes, bpp);
  7493. SDE_EVT32(display->dyn_bit_clk, mode->priv_info->min_dsi_clk_hz, mode->pixel_clk_khz);
  7494. DSI_DEBUG("dynamic bit clk:%u, min dsi clk:%llu, lanes:%d, bpp:%d, pck:%d Khz\n",
  7495. display->dyn_bit_clk, mode->priv_info->min_dsi_clk_hz, lanes, bpp,
  7496. mode->pixel_clk_khz);
  7497. return 0;
  7498. }
  7499. int dsi_display_dump_clks_state(struct dsi_display *display)
  7500. {
  7501. int rc = 0;
  7502. if (!display) {
  7503. DSI_ERR("invalid display argument\n");
  7504. return -EINVAL;
  7505. }
  7506. if (!display->clk_mngr) {
  7507. DSI_ERR("invalid clk manager\n");
  7508. return -EINVAL;
  7509. }
  7510. if (!display->dsi_clk_handle || !display->mdp_clk_handle) {
  7511. DSI_ERR("invalid clk handles\n");
  7512. return -EINVAL;
  7513. }
  7514. mutex_lock(&display->display_lock);
  7515. rc = dsi_display_dump_clk_handle_state(display->dsi_clk_handle);
  7516. if (rc) {
  7517. DSI_ERR("failed to dump dsi clock state\n");
  7518. goto end;
  7519. }
  7520. rc = dsi_display_dump_clk_handle_state(display->mdp_clk_handle);
  7521. if (rc) {
  7522. DSI_ERR("failed to dump mdp clock state\n");
  7523. goto end;
  7524. }
  7525. end:
  7526. mutex_unlock(&display->display_lock);
  7527. return rc;
  7528. }
  7529. int dsi_display_unprepare(struct dsi_display *display)
  7530. {
  7531. int rc = 0;
  7532. if (!display) {
  7533. DSI_ERR("Invalid params\n");
  7534. return -EINVAL;
  7535. }
  7536. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  7537. mutex_lock(&display->display_lock);
  7538. rc = dsi_display_wake_up(display);
  7539. if (rc)
  7540. DSI_ERR("[%s] display wake up failed, rc=%d\n",
  7541. display->name, rc);
  7542. if (!display->poms_pending && !is_skip_op_required(display)) {
  7543. rc = dsi_panel_unprepare(display->panel);
  7544. if (rc)
  7545. DSI_ERR("[%s] panel unprepare failed, rc=%d\n",
  7546. display->name, rc);
  7547. }
  7548. rc = dsi_display_ctrl_host_disable(display);
  7549. if (rc)
  7550. DSI_ERR("[%s] failed to disable DSI host, rc=%d\n",
  7551. display->name, rc);
  7552. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  7553. DSI_LINK_CLK, DSI_CLK_OFF);
  7554. if (rc)
  7555. DSI_ERR("[%s] failed to disable Link clocks, rc=%d\n",
  7556. display->name, rc);
  7557. rc = dsi_display_ctrl_deinit(display);
  7558. if (rc)
  7559. DSI_ERR("[%s] failed to deinit controller, rc=%d\n",
  7560. display->name, rc);
  7561. if (!display->panel->ulps_suspend_enabled) {
  7562. rc = dsi_display_phy_disable(display);
  7563. if (rc)
  7564. DSI_ERR("[%s] failed to disable DSI PHY, rc=%d\n",
  7565. display->name, rc);
  7566. }
  7567. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  7568. DSI_CORE_CLK, DSI_CLK_OFF);
  7569. if (rc)
  7570. DSI_ERR("[%s] failed to disable DSI clocks, rc=%d\n",
  7571. display->name, rc);
  7572. /* destrory dsi isr set up */
  7573. dsi_display_ctrl_isr_configure(display, false);
  7574. if (!display->poms_pending && !is_skip_op_required(display)) {
  7575. rc = dsi_panel_post_unprepare(display->panel);
  7576. if (rc)
  7577. DSI_ERR("[%s] panel post-unprepare failed, rc=%d\n",
  7578. display->name, rc);
  7579. }
  7580. display->hw_ownership = false;
  7581. mutex_unlock(&display->display_lock);
  7582. /* Free up DSI ERROR event callback */
  7583. dsi_display_unregister_error_handler(display);
  7584. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  7585. return rc;
  7586. }
  7587. void __init dsi_display_register(void)
  7588. {
  7589. dsi_phy_drv_register();
  7590. dsi_ctrl_drv_register();
  7591. dsi_display_parse_boot_display_selection();
  7592. platform_driver_register(&dsi_display_driver);
  7593. }
  7594. void __exit dsi_display_unregister(void)
  7595. {
  7596. platform_driver_unregister(&dsi_display_driver);
  7597. dsi_ctrl_drv_unregister();
  7598. dsi_phy_drv_unregister();
  7599. }
  7600. module_param_string(dsi_display0, dsi_display_primary, MAX_CMDLINE_PARAM_LEN,
  7601. 0600);
  7602. MODULE_PARM_DESC(dsi_display0,
  7603. "msm_drm.dsi_display0=<display node>:<configX> where <display node> is 'primary dsi display node name' and <configX> where x represents index in the topology list");
  7604. module_param_string(dsi_display1, dsi_display_secondary, MAX_CMDLINE_PARAM_LEN,
  7605. 0600);
  7606. MODULE_PARM_DESC(dsi_display1,
  7607. "msm_drm.dsi_display1=<display node>:<configX> where <display node> is 'secondary dsi display node name' and <configX> where x represents index in the topology list");