va-macro.c 57 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2019, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/clk.h>
  7. #include <linux/io.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/regmap.h>
  10. #include <linux/regulator/consumer.h>
  11. #include <sound/soc.h>
  12. #include <sound/soc-dapm.h>
  13. #include <sound/tlv.h>
  14. #include <linux/pm_runtime.h>
  15. #include "bolero-cdc.h"
  16. #include "bolero-cdc-registers.h"
  17. #include "bolero-clk-rsc.h"
  18. /* pm runtime auto suspend timer in msecs */
  19. #define VA_AUTO_SUSPEND_DELAY 100 /* delay in msec */
  20. #define VA_MACRO_MAX_OFFSET 0x1000
  21. #define VA_MACRO_NUM_DECIMATORS 8
  22. #define VA_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  23. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  24. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  25. #define VA_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  26. SNDRV_PCM_FMTBIT_S24_LE |\
  27. SNDRV_PCM_FMTBIT_S24_3LE)
  28. #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
  29. #define CF_MIN_3DB_4HZ 0x0
  30. #define CF_MIN_3DB_75HZ 0x1
  31. #define CF_MIN_3DB_150HZ 0x2
  32. #define VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED 0
  33. #define VA_MACRO_MCLK_FREQ 9600000
  34. #define VA_MACRO_TX_PATH_OFFSET 0x80
  35. #define VA_MACRO_TX_DMIC_CLK_DIV_MASK 0x0E
  36. #define VA_MACRO_TX_DMIC_CLK_DIV_SHFT 0x01
  37. #define VA_MACRO_SWR_MIC_MUX_SEL_MASK 0xF
  38. #define VA_MACRO_ADC_MUX_CFG_OFFSET 0x2
  39. #define BOLERO_CDC_VA_TX_UNMUTE_DELAY_MS 40
  40. #define MAX_RETRY_ATTEMPTS 500
  41. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  42. static int va_tx_unmute_delay = BOLERO_CDC_VA_TX_UNMUTE_DELAY_MS;
  43. module_param(va_tx_unmute_delay, int, 0664);
  44. MODULE_PARM_DESC(va_tx_unmute_delay, "delay to unmute the tx path");
  45. enum {
  46. VA_MACRO_AIF_INVALID = 0,
  47. VA_MACRO_AIF1_CAP,
  48. VA_MACRO_AIF2_CAP,
  49. VA_MACRO_AIF3_CAP,
  50. VA_MACRO_MAX_DAIS,
  51. };
  52. enum {
  53. VA_MACRO_DEC0,
  54. VA_MACRO_DEC1,
  55. VA_MACRO_DEC2,
  56. VA_MACRO_DEC3,
  57. VA_MACRO_DEC4,
  58. VA_MACRO_DEC5,
  59. VA_MACRO_DEC6,
  60. VA_MACRO_DEC7,
  61. VA_MACRO_DEC_MAX,
  62. };
  63. enum {
  64. VA_MACRO_CLK_DIV_2,
  65. VA_MACRO_CLK_DIV_3,
  66. VA_MACRO_CLK_DIV_4,
  67. VA_MACRO_CLK_DIV_6,
  68. VA_MACRO_CLK_DIV_8,
  69. VA_MACRO_CLK_DIV_16,
  70. };
  71. enum {
  72. MSM_DMIC,
  73. SWR_MIC,
  74. };
  75. struct va_mute_work {
  76. struct va_macro_priv *va_priv;
  77. u32 decimator;
  78. struct delayed_work dwork;
  79. };
  80. struct hpf_work {
  81. struct va_macro_priv *va_priv;
  82. u8 decimator;
  83. u8 hpf_cut_off_freq;
  84. struct delayed_work dwork;
  85. };
  86. struct va_macro_priv {
  87. struct device *dev;
  88. bool dec_active[VA_MACRO_NUM_DECIMATORS];
  89. bool va_without_decimation;
  90. struct clk *lpass_audio_hw_vote;
  91. struct mutex mclk_lock;
  92. struct snd_soc_component *component;
  93. struct hpf_work va_hpf_work[VA_MACRO_NUM_DECIMATORS];
  94. struct va_mute_work va_mute_dwork[VA_MACRO_NUM_DECIMATORS];
  95. unsigned long active_ch_mask[VA_MACRO_MAX_DAIS];
  96. unsigned long active_ch_cnt[VA_MACRO_MAX_DAIS];
  97. s32 dmic_0_1_clk_cnt;
  98. s32 dmic_2_3_clk_cnt;
  99. s32 dmic_4_5_clk_cnt;
  100. s32 dmic_6_7_clk_cnt;
  101. u16 dmic_clk_div;
  102. u16 va_mclk_users;
  103. u16 mclk_mux_sel;
  104. char __iomem *va_io_base;
  105. char __iomem *va_island_mode_muxsel;
  106. struct regulator *micb_supply;
  107. u32 micb_voltage;
  108. u32 micb_current;
  109. int micb_users;
  110. u16 default_clk_id;
  111. u16 clk_id;
  112. };
  113. static bool va_macro_get_data(struct snd_soc_component *component,
  114. struct device **va_dev,
  115. struct va_macro_priv **va_priv,
  116. const char *func_name)
  117. {
  118. *va_dev = bolero_get_device_ptr(component->dev, VA_MACRO);
  119. if (!(*va_dev)) {
  120. dev_err(component->dev,
  121. "%s: null device for macro!\n", func_name);
  122. return false;
  123. }
  124. *va_priv = dev_get_drvdata((*va_dev));
  125. if (!(*va_priv) || !(*va_priv)->component) {
  126. dev_err(component->dev,
  127. "%s: priv is null for macro!\n", func_name);
  128. return false;
  129. }
  130. return true;
  131. }
  132. static int va_macro_mclk_enable(struct va_macro_priv *va_priv,
  133. bool mclk_enable, bool dapm)
  134. {
  135. struct regmap *regmap = dev_get_regmap(va_priv->dev->parent, NULL);
  136. int ret = 0;
  137. if (regmap == NULL) {
  138. dev_err(va_priv->dev, "%s: regmap is NULL\n", __func__);
  139. return -EINVAL;
  140. }
  141. dev_dbg(va_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  142. __func__, mclk_enable, dapm, va_priv->va_mclk_users);
  143. mutex_lock(&va_priv->mclk_lock);
  144. if (mclk_enable) {
  145. if (va_priv->va_mclk_users == 0) {
  146. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  147. va_priv->default_clk_id,
  148. va_priv->clk_id,
  149. true);
  150. if (ret < 0) {
  151. dev_err(va_priv->dev,
  152. "%s: va request clock en failed\n",
  153. __func__);
  154. goto exit;
  155. }
  156. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  157. true);
  158. regcache_mark_dirty(regmap);
  159. regcache_sync_region(regmap,
  160. VA_START_OFFSET,
  161. VA_MAX_OFFSET);
  162. }
  163. va_priv->va_mclk_users++;
  164. } else {
  165. if (va_priv->va_mclk_users <= 0) {
  166. dev_err(va_priv->dev, "%s: clock already disabled\n",
  167. __func__);
  168. va_priv->va_mclk_users = 0;
  169. goto exit;
  170. }
  171. va_priv->va_mclk_users--;
  172. if (va_priv->va_mclk_users == 0) {
  173. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  174. false);
  175. bolero_clk_rsc_request_clock(va_priv->dev,
  176. va_priv->default_clk_id,
  177. va_priv->clk_id,
  178. false);
  179. }
  180. }
  181. exit:
  182. mutex_unlock(&va_priv->mclk_lock);
  183. return ret;
  184. }
  185. static int va_macro_event_handler(struct snd_soc_component *component,
  186. u16 event, u32 data)
  187. {
  188. struct device *va_dev = NULL;
  189. struct va_macro_priv *va_priv = NULL;
  190. int retry_cnt = MAX_RETRY_ATTEMPTS;
  191. int ret = 0;
  192. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  193. return -EINVAL;
  194. switch (event) {
  195. case BOLERO_MACRO_EVT_WAIT_VA_CLK_RESET:
  196. while ((va_priv->va_mclk_users != 0) && (retry_cnt != 0)) {
  197. dev_dbg_ratelimited(va_dev, "%s:retry_cnt: %d\n",
  198. __func__, retry_cnt);
  199. /*
  200. * Userspace takes 10 seconds to close
  201. * the session when pcm_start fails due to concurrency
  202. * with PDR/SSR. Loop and check every 20ms till 10
  203. * seconds for va_mclk user count to get reset to 0
  204. * which ensures userspace teardown is done and SSR
  205. * powerup seq can proceed.
  206. */
  207. msleep(20);
  208. retry_cnt--;
  209. }
  210. if (retry_cnt == 0)
  211. dev_err(va_dev,
  212. "%s: va_mclk_users is non-zero still, audio SSR fail!!\n",
  213. __func__);
  214. break;
  215. case BOLERO_MACRO_EVT_SSR_UP:
  216. /* enable&disable VA_CORE_CLK to reset GFMUX reg */
  217. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  218. va_priv->default_clk_id,
  219. VA_CORE_CLK, true);
  220. if (ret < 0)
  221. dev_err_ratelimited(va_priv->dev,
  222. "%s, failed to enable clk, ret:%d\n",
  223. __func__, ret);
  224. else
  225. bolero_clk_rsc_request_clock(va_priv->dev,
  226. va_priv->default_clk_id,
  227. VA_CORE_CLK, false);
  228. case BOLERO_MACRO_EVT_CLK_RESET:
  229. bolero_rsc_clk_reset(va_dev, VA_CORE_CLK);
  230. break;
  231. case BOLERO_MACRO_EVT_SSR_DOWN:
  232. if (!pm_runtime_status_suspended(va_dev))
  233. bolero_runtime_suspend(va_dev);
  234. break;
  235. default:
  236. break;
  237. }
  238. return 0;
  239. }
  240. static int va_macro_swr_pwr_event(struct snd_soc_dapm_widget *w,
  241. struct snd_kcontrol *kcontrol, int event)
  242. {
  243. struct snd_soc_component *component =
  244. snd_soc_dapm_to_component(w->dapm);
  245. int ret = 0;
  246. struct device *va_dev = NULL;
  247. struct va_macro_priv *va_priv = NULL;
  248. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  249. return -EINVAL;
  250. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  251. switch (event) {
  252. case SND_SOC_DAPM_PRE_PMU:
  253. if (va_priv->lpass_audio_hw_vote) {
  254. ret = clk_prepare_enable(va_priv->lpass_audio_hw_vote);
  255. if (ret)
  256. dev_err(va_dev,
  257. "%s: lpass audio hw enable failed\n",
  258. __func__);
  259. }
  260. if (!ret)
  261. if (bolero_tx_clk_switch(component))
  262. dev_dbg(va_dev, "%s: clock switch failed\n",
  263. __func__);
  264. break;
  265. case SND_SOC_DAPM_POST_PMD:
  266. if (bolero_tx_clk_switch(component))
  267. dev_dbg(va_dev, "%s: clock switch failed\n",__func__);
  268. if (va_priv->lpass_audio_hw_vote)
  269. clk_disable_unprepare(va_priv->lpass_audio_hw_vote);
  270. break;
  271. default:
  272. dev_err(va_priv->dev,
  273. "%s: invalid DAPM event %d\n", __func__, event);
  274. ret = -EINVAL;
  275. }
  276. return ret;
  277. }
  278. static int va_macro_mclk_event(struct snd_soc_dapm_widget *w,
  279. struct snd_kcontrol *kcontrol, int event)
  280. {
  281. struct snd_soc_component *component =
  282. snd_soc_dapm_to_component(w->dapm);
  283. int ret = 0;
  284. struct device *va_dev = NULL;
  285. struct va_macro_priv *va_priv = NULL;
  286. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  287. return -EINVAL;
  288. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  289. switch (event) {
  290. case SND_SOC_DAPM_PRE_PMU:
  291. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  292. va_priv->default_clk_id,
  293. TX_CORE_CLK,
  294. true);
  295. ret = va_macro_mclk_enable(va_priv, 1, true);
  296. break;
  297. case SND_SOC_DAPM_POST_PMD:
  298. va_macro_mclk_enable(va_priv, 0, true);
  299. bolero_clk_rsc_request_clock(va_priv->dev,
  300. va_priv->default_clk_id,
  301. TX_CORE_CLK,
  302. false);
  303. break;
  304. default:
  305. dev_err(va_priv->dev,
  306. "%s: invalid DAPM event %d\n", __func__, event);
  307. ret = -EINVAL;
  308. }
  309. return ret;
  310. }
  311. static void va_macro_tx_hpf_corner_freq_callback(struct work_struct *work)
  312. {
  313. struct delayed_work *hpf_delayed_work;
  314. struct hpf_work *hpf_work;
  315. struct va_macro_priv *va_priv;
  316. struct snd_soc_component *component;
  317. u16 dec_cfg_reg, hpf_gate_reg;
  318. u8 hpf_cut_off_freq;
  319. u16 adc_mux_reg = 0, adc_n = 0, adc_reg = 0;
  320. hpf_delayed_work = to_delayed_work(work);
  321. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  322. va_priv = hpf_work->va_priv;
  323. component = va_priv->component;
  324. hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
  325. dec_cfg_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0 +
  326. VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  327. hpf_gate_reg = BOLERO_CDC_VA_TX0_TX_PATH_SEC2 +
  328. VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  329. dev_dbg(va_priv->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
  330. __func__, hpf_work->decimator, hpf_cut_off_freq);
  331. adc_mux_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG1 +
  332. VA_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
  333. if (snd_soc_component_read32(component, adc_mux_reg) & SWR_MIC) {
  334. adc_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0 +
  335. VA_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
  336. adc_n = snd_soc_component_read32(component, adc_reg) &
  337. VA_MACRO_SWR_MIC_MUX_SEL_MASK;
  338. if (adc_n >= BOLERO_ADC_MAX)
  339. goto va_hpf_set;
  340. /* analog mic clear TX hold */
  341. bolero_clear_amic_tx_hold(component->dev, adc_n);
  342. }
  343. va_hpf_set:
  344. snd_soc_component_update_bits(component,
  345. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  346. hpf_cut_off_freq << 5);
  347. snd_soc_component_update_bits(component, hpf_gate_reg, 0x03, 0x02);
  348. /* Minimum 1 clk cycle delay is required as per HW spec */
  349. usleep_range(1000, 1010);
  350. snd_soc_component_update_bits(component, hpf_gate_reg, 0x03, 0x01);
  351. }
  352. static void va_macro_mute_update_callback(struct work_struct *work)
  353. {
  354. struct va_mute_work *va_mute_dwork;
  355. struct snd_soc_component *component = NULL;
  356. struct va_macro_priv *va_priv;
  357. struct delayed_work *delayed_work;
  358. u16 tx_vol_ctl_reg, decimator;
  359. delayed_work = to_delayed_work(work);
  360. va_mute_dwork = container_of(delayed_work, struct va_mute_work, dwork);
  361. va_priv = va_mute_dwork->va_priv;
  362. component = va_priv->component;
  363. decimator = va_mute_dwork->decimator;
  364. tx_vol_ctl_reg =
  365. BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  366. VA_MACRO_TX_PATH_OFFSET * decimator;
  367. snd_soc_component_update_bits(component, tx_vol_ctl_reg, 0x10, 0x00);
  368. dev_dbg(va_priv->dev, "%s: decimator %u unmute\n",
  369. __func__, decimator);
  370. }
  371. static int va_macro_put_dec_enum(struct snd_kcontrol *kcontrol,
  372. struct snd_ctl_elem_value *ucontrol)
  373. {
  374. struct snd_soc_dapm_widget *widget =
  375. snd_soc_dapm_kcontrol_widget(kcontrol);
  376. struct snd_soc_component *component =
  377. snd_soc_dapm_to_component(widget->dapm);
  378. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  379. unsigned int val;
  380. u16 mic_sel_reg;
  381. val = ucontrol->value.enumerated.item[0];
  382. if (val > e->items - 1)
  383. return -EINVAL;
  384. dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  385. widget->name, val);
  386. switch (e->reg) {
  387. case BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0:
  388. mic_sel_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0;
  389. break;
  390. case BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0:
  391. mic_sel_reg = BOLERO_CDC_VA_TX1_TX_PATH_CFG0;
  392. break;
  393. case BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0:
  394. mic_sel_reg = BOLERO_CDC_VA_TX2_TX_PATH_CFG0;
  395. break;
  396. case BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0:
  397. mic_sel_reg = BOLERO_CDC_VA_TX3_TX_PATH_CFG0;
  398. break;
  399. case BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0:
  400. mic_sel_reg = BOLERO_CDC_VA_TX4_TX_PATH_CFG0;
  401. break;
  402. case BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0:
  403. mic_sel_reg = BOLERO_CDC_VA_TX5_TX_PATH_CFG0;
  404. break;
  405. case BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0:
  406. mic_sel_reg = BOLERO_CDC_VA_TX6_TX_PATH_CFG0;
  407. break;
  408. case BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0:
  409. mic_sel_reg = BOLERO_CDC_VA_TX7_TX_PATH_CFG0;
  410. break;
  411. default:
  412. dev_err(component->dev, "%s: e->reg: 0x%x not expected\n",
  413. __func__, e->reg);
  414. return -EINVAL;
  415. }
  416. if (strnstr(widget->name, "SMIC", strlen(widget->name))) {
  417. if (val != 0) {
  418. if (val < 5)
  419. snd_soc_component_update_bits(component,
  420. mic_sel_reg,
  421. 1 << 7, 0x0 << 7);
  422. else
  423. snd_soc_component_update_bits(component,
  424. mic_sel_reg,
  425. 1 << 7, 0x1 << 7);
  426. }
  427. } else {
  428. /* DMIC selected */
  429. if (val != 0)
  430. snd_soc_component_update_bits(component, mic_sel_reg,
  431. 1 << 7, 1 << 7);
  432. }
  433. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  434. }
  435. static int va_macro_tx_mixer_get(struct snd_kcontrol *kcontrol,
  436. struct snd_ctl_elem_value *ucontrol)
  437. {
  438. struct snd_soc_dapm_widget *widget =
  439. snd_soc_dapm_kcontrol_widget(kcontrol);
  440. struct snd_soc_component *component =
  441. snd_soc_dapm_to_component(widget->dapm);
  442. struct soc_multi_mixer_control *mixer =
  443. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  444. u32 dai_id = widget->shift;
  445. u32 dec_id = mixer->shift;
  446. struct device *va_dev = NULL;
  447. struct va_macro_priv *va_priv = NULL;
  448. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  449. return -EINVAL;
  450. if (test_bit(dec_id, &va_priv->active_ch_mask[dai_id]))
  451. ucontrol->value.integer.value[0] = 1;
  452. else
  453. ucontrol->value.integer.value[0] = 0;
  454. return 0;
  455. }
  456. static int va_macro_tx_mixer_put(struct snd_kcontrol *kcontrol,
  457. struct snd_ctl_elem_value *ucontrol)
  458. {
  459. struct snd_soc_dapm_widget *widget =
  460. snd_soc_dapm_kcontrol_widget(kcontrol);
  461. struct snd_soc_component *component =
  462. snd_soc_dapm_to_component(widget->dapm);
  463. struct snd_soc_dapm_update *update = NULL;
  464. struct soc_multi_mixer_control *mixer =
  465. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  466. u32 dai_id = widget->shift;
  467. u32 dec_id = mixer->shift;
  468. u32 enable = ucontrol->value.integer.value[0];
  469. struct device *va_dev = NULL;
  470. struct va_macro_priv *va_priv = NULL;
  471. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  472. return -EINVAL;
  473. if (enable) {
  474. set_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  475. va_priv->active_ch_cnt[dai_id]++;
  476. } else {
  477. clear_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  478. va_priv->active_ch_cnt[dai_id]--;
  479. }
  480. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
  481. return 0;
  482. }
  483. static int va_macro_enable_dmic(struct snd_soc_dapm_widget *w,
  484. struct snd_kcontrol *kcontrol, int event)
  485. {
  486. struct snd_soc_component *component =
  487. snd_soc_dapm_to_component(w->dapm);
  488. u8 dmic_clk_en = 0x01;
  489. u16 dmic_clk_reg;
  490. s32 *dmic_clk_cnt;
  491. unsigned int dmic;
  492. int ret;
  493. char *wname;
  494. struct device *va_dev = NULL;
  495. struct va_macro_priv *va_priv = NULL;
  496. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  497. return -EINVAL;
  498. wname = strpbrk(w->name, "01234567");
  499. if (!wname) {
  500. dev_err(va_dev, "%s: widget not found\n", __func__);
  501. return -EINVAL;
  502. }
  503. ret = kstrtouint(wname, 10, &dmic);
  504. if (ret < 0) {
  505. dev_err(va_dev, "%s: Invalid DMIC line on the codec\n",
  506. __func__);
  507. return -EINVAL;
  508. }
  509. switch (dmic) {
  510. case 0:
  511. case 1:
  512. dmic_clk_cnt = &(va_priv->dmic_0_1_clk_cnt);
  513. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC0_CTL;
  514. break;
  515. case 2:
  516. case 3:
  517. dmic_clk_cnt = &(va_priv->dmic_2_3_clk_cnt);
  518. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC1_CTL;
  519. break;
  520. case 4:
  521. case 5:
  522. dmic_clk_cnt = &(va_priv->dmic_4_5_clk_cnt);
  523. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC2_CTL;
  524. break;
  525. case 6:
  526. case 7:
  527. dmic_clk_cnt = &(va_priv->dmic_6_7_clk_cnt);
  528. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC3_CTL;
  529. break;
  530. default:
  531. dev_err(va_dev, "%s: Invalid DMIC Selection\n",
  532. __func__);
  533. return -EINVAL;
  534. }
  535. dev_dbg(va_dev, "%s: event %d DMIC%d dmic_clk_cnt %d\n",
  536. __func__, event, dmic, *dmic_clk_cnt);
  537. switch (event) {
  538. case SND_SOC_DAPM_PRE_PMU:
  539. (*dmic_clk_cnt)++;
  540. if (*dmic_clk_cnt == 1) {
  541. snd_soc_component_update_bits(component,
  542. BOLERO_CDC_VA_TOP_CSR_DMIC_CFG,
  543. 0x80, 0x00);
  544. snd_soc_component_update_bits(component, dmic_clk_reg,
  545. VA_MACRO_TX_DMIC_CLK_DIV_MASK,
  546. va_priv->dmic_clk_div <<
  547. VA_MACRO_TX_DMIC_CLK_DIV_SHFT);
  548. snd_soc_component_update_bits(component, dmic_clk_reg,
  549. dmic_clk_en, dmic_clk_en);
  550. }
  551. break;
  552. case SND_SOC_DAPM_POST_PMD:
  553. (*dmic_clk_cnt)--;
  554. if (*dmic_clk_cnt == 0) {
  555. snd_soc_component_update_bits(component, dmic_clk_reg,
  556. dmic_clk_en, 0);
  557. }
  558. break;
  559. }
  560. return 0;
  561. }
  562. static int va_macro_enable_dec(struct snd_soc_dapm_widget *w,
  563. struct snd_kcontrol *kcontrol, int event)
  564. {
  565. struct snd_soc_component *component =
  566. snd_soc_dapm_to_component(w->dapm);
  567. unsigned int decimator;
  568. u16 tx_vol_ctl_reg, dec_cfg_reg, hpf_gate_reg;
  569. u16 tx_gain_ctl_reg;
  570. u8 hpf_cut_off_freq;
  571. struct device *va_dev = NULL;
  572. struct va_macro_priv *va_priv = NULL;
  573. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  574. return -EINVAL;
  575. decimator = w->shift;
  576. dev_dbg(va_dev, "%s(): widget = %s decimator = %u\n", __func__,
  577. w->name, decimator);
  578. tx_vol_ctl_reg = BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  579. VA_MACRO_TX_PATH_OFFSET * decimator;
  580. hpf_gate_reg = BOLERO_CDC_VA_TX0_TX_PATH_SEC2 +
  581. VA_MACRO_TX_PATH_OFFSET * decimator;
  582. dec_cfg_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0 +
  583. VA_MACRO_TX_PATH_OFFSET * decimator;
  584. tx_gain_ctl_reg = BOLERO_CDC_VA_TX0_TX_VOL_CTL +
  585. VA_MACRO_TX_PATH_OFFSET * decimator;
  586. switch (event) {
  587. case SND_SOC_DAPM_PRE_PMU:
  588. /* Enable TX PGA Mute */
  589. snd_soc_component_update_bits(component,
  590. tx_vol_ctl_reg, 0x10, 0x10);
  591. break;
  592. case SND_SOC_DAPM_POST_PMU:
  593. /* Enable TX CLK */
  594. snd_soc_component_update_bits(component,
  595. tx_vol_ctl_reg, 0x20, 0x20);
  596. snd_soc_component_update_bits(component,
  597. hpf_gate_reg, 0x01, 0x00);
  598. hpf_cut_off_freq = (snd_soc_component_read32(
  599. component, dec_cfg_reg) &
  600. TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
  601. va_priv->va_hpf_work[decimator].hpf_cut_off_freq =
  602. hpf_cut_off_freq;
  603. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  604. snd_soc_component_update_bits(component, dec_cfg_reg,
  605. TX_HPF_CUT_OFF_FREQ_MASK,
  606. CF_MIN_3DB_150HZ << 5);
  607. snd_soc_component_update_bits(component,
  608. hpf_gate_reg, 0x02, 0x02);
  609. /*
  610. * Minimum 1 clk cycle delay is required as per HW spec
  611. */
  612. usleep_range(1000, 1010);
  613. snd_soc_component_update_bits(component,
  614. hpf_gate_reg, 0x02, 0x00);
  615. }
  616. /* schedule work queue to Remove Mute */
  617. schedule_delayed_work(&va_priv->va_mute_dwork[decimator].dwork,
  618. msecs_to_jiffies(va_tx_unmute_delay));
  619. if (va_priv->va_hpf_work[decimator].hpf_cut_off_freq !=
  620. CF_MIN_3DB_150HZ)
  621. schedule_delayed_work(
  622. &va_priv->va_hpf_work[decimator].dwork,
  623. msecs_to_jiffies(50));
  624. /* apply gain after decimator is enabled */
  625. snd_soc_component_write(component, tx_gain_ctl_reg,
  626. snd_soc_component_read32(component, tx_gain_ctl_reg));
  627. break;
  628. case SND_SOC_DAPM_PRE_PMD:
  629. hpf_cut_off_freq =
  630. va_priv->va_hpf_work[decimator].hpf_cut_off_freq;
  631. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  632. 0x10, 0x10);
  633. if (cancel_delayed_work_sync(
  634. &va_priv->va_hpf_work[decimator].dwork)) {
  635. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  636. snd_soc_component_update_bits(component,
  637. dec_cfg_reg,
  638. TX_HPF_CUT_OFF_FREQ_MASK,
  639. hpf_cut_off_freq << 5);
  640. snd_soc_component_update_bits(component,
  641. hpf_gate_reg,
  642. 0x02, 0x02);
  643. /*
  644. * Minimum 1 clk cycle delay is required
  645. * as per HW spec
  646. */
  647. usleep_range(1000, 1010);
  648. snd_soc_component_update_bits(component,
  649. hpf_gate_reg,
  650. 0x02, 0x00);
  651. }
  652. }
  653. cancel_delayed_work_sync(
  654. &va_priv->va_mute_dwork[decimator].dwork);
  655. break;
  656. case SND_SOC_DAPM_POST_PMD:
  657. /* Disable TX CLK */
  658. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  659. 0x20, 0x00);
  660. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  661. 0x10, 0x00);
  662. break;
  663. }
  664. return 0;
  665. }
  666. static int va_macro_enable_tx(struct snd_soc_dapm_widget *w,
  667. struct snd_kcontrol *kcontrol, int event)
  668. {
  669. struct snd_soc_component *component =
  670. snd_soc_dapm_to_component(w->dapm);
  671. struct device *va_dev = NULL;
  672. struct va_macro_priv *va_priv = NULL;
  673. int ret = 0;
  674. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  675. return -EINVAL;
  676. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  677. switch (event) {
  678. case SND_SOC_DAPM_POST_PMU:
  679. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  680. va_priv->default_clk_id,
  681. TX_CORE_CLK,
  682. false);
  683. break;
  684. case SND_SOC_DAPM_PRE_PMD:
  685. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  686. va_priv->default_clk_id,
  687. TX_CORE_CLK,
  688. true);
  689. break;
  690. default:
  691. dev_err(va_priv->dev,
  692. "%s: invalid DAPM event %d\n", __func__, event);
  693. ret = -EINVAL;
  694. break;
  695. }
  696. return ret;
  697. }
  698. static int va_macro_enable_micbias(struct snd_soc_dapm_widget *w,
  699. struct snd_kcontrol *kcontrol, int event)
  700. {
  701. struct snd_soc_component *component =
  702. snd_soc_dapm_to_component(w->dapm);
  703. struct device *va_dev = NULL;
  704. struct va_macro_priv *va_priv = NULL;
  705. int ret = 0;
  706. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  707. return -EINVAL;
  708. if (!va_priv->micb_supply) {
  709. dev_err(va_dev,
  710. "%s:regulator not provided in dtsi\n", __func__);
  711. return -EINVAL;
  712. }
  713. switch (event) {
  714. case SND_SOC_DAPM_PRE_PMU:
  715. if (va_priv->micb_users++ > 0)
  716. return 0;
  717. ret = regulator_set_voltage(va_priv->micb_supply,
  718. va_priv->micb_voltage,
  719. va_priv->micb_voltage);
  720. if (ret) {
  721. dev_err(va_dev, "%s: Setting voltage failed, err = %d\n",
  722. __func__, ret);
  723. return ret;
  724. }
  725. ret = regulator_set_load(va_priv->micb_supply,
  726. va_priv->micb_current);
  727. if (ret) {
  728. dev_err(va_dev, "%s: Setting current failed, err = %d\n",
  729. __func__, ret);
  730. return ret;
  731. }
  732. ret = regulator_enable(va_priv->micb_supply);
  733. if (ret) {
  734. dev_err(va_dev, "%s: regulator enable failed, err = %d\n",
  735. __func__, ret);
  736. return ret;
  737. }
  738. break;
  739. case SND_SOC_DAPM_POST_PMD:
  740. if (--va_priv->micb_users > 0)
  741. return 0;
  742. if (va_priv->micb_users < 0) {
  743. va_priv->micb_users = 0;
  744. dev_dbg(va_dev, "%s: regulator already disabled\n",
  745. __func__);
  746. return 0;
  747. }
  748. ret = regulator_disable(va_priv->micb_supply);
  749. if (ret) {
  750. dev_err(va_dev, "%s: regulator disable failed, err = %d\n",
  751. __func__, ret);
  752. return ret;
  753. }
  754. regulator_set_voltage(va_priv->micb_supply, 0,
  755. va_priv->micb_voltage);
  756. regulator_set_load(va_priv->micb_supply, 0);
  757. break;
  758. }
  759. return 0;
  760. }
  761. static int va_macro_hw_params(struct snd_pcm_substream *substream,
  762. struct snd_pcm_hw_params *params,
  763. struct snd_soc_dai *dai)
  764. {
  765. int tx_fs_rate = -EINVAL;
  766. struct snd_soc_component *component = dai->component;
  767. u32 decimator, sample_rate;
  768. u16 tx_fs_reg = 0;
  769. struct device *va_dev = NULL;
  770. struct va_macro_priv *va_priv = NULL;
  771. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  772. return -EINVAL;
  773. dev_dbg(va_dev,
  774. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  775. dai->name, dai->id, params_rate(params),
  776. params_channels(params));
  777. sample_rate = params_rate(params);
  778. switch (sample_rate) {
  779. case 8000:
  780. tx_fs_rate = 0;
  781. break;
  782. case 16000:
  783. tx_fs_rate = 1;
  784. break;
  785. case 32000:
  786. tx_fs_rate = 3;
  787. break;
  788. case 48000:
  789. tx_fs_rate = 4;
  790. break;
  791. case 96000:
  792. tx_fs_rate = 5;
  793. break;
  794. case 192000:
  795. tx_fs_rate = 6;
  796. break;
  797. case 384000:
  798. tx_fs_rate = 7;
  799. break;
  800. default:
  801. dev_err(va_dev, "%s: Invalid TX sample rate: %d\n",
  802. __func__, params_rate(params));
  803. return -EINVAL;
  804. }
  805. for_each_set_bit(decimator, &va_priv->active_ch_mask[dai->id],
  806. VA_MACRO_DEC_MAX) {
  807. if (decimator >= 0) {
  808. tx_fs_reg = BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  809. VA_MACRO_TX_PATH_OFFSET * decimator;
  810. dev_dbg(va_dev, "%s: set DEC%u rate to %u\n",
  811. __func__, decimator, sample_rate);
  812. snd_soc_component_update_bits(component, tx_fs_reg,
  813. 0x0F, tx_fs_rate);
  814. } else {
  815. dev_err(va_dev,
  816. "%s: ERROR: Invalid decimator: %d\n",
  817. __func__, decimator);
  818. return -EINVAL;
  819. }
  820. }
  821. return 0;
  822. }
  823. static int va_macro_get_channel_map(struct snd_soc_dai *dai,
  824. unsigned int *tx_num, unsigned int *tx_slot,
  825. unsigned int *rx_num, unsigned int *rx_slot)
  826. {
  827. struct snd_soc_component *component = dai->component;
  828. struct device *va_dev = NULL;
  829. struct va_macro_priv *va_priv = NULL;
  830. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  831. return -EINVAL;
  832. switch (dai->id) {
  833. case VA_MACRO_AIF1_CAP:
  834. case VA_MACRO_AIF2_CAP:
  835. case VA_MACRO_AIF3_CAP:
  836. *tx_slot = va_priv->active_ch_mask[dai->id];
  837. *tx_num = va_priv->active_ch_cnt[dai->id];
  838. break;
  839. default:
  840. dev_err(va_dev, "%s: Invalid AIF\n", __func__);
  841. break;
  842. }
  843. return 0;
  844. }
  845. static struct snd_soc_dai_ops va_macro_dai_ops = {
  846. .hw_params = va_macro_hw_params,
  847. .get_channel_map = va_macro_get_channel_map,
  848. };
  849. static struct snd_soc_dai_driver va_macro_dai[] = {
  850. {
  851. .name = "va_macro_tx1",
  852. .id = VA_MACRO_AIF1_CAP,
  853. .capture = {
  854. .stream_name = "VA_AIF1 Capture",
  855. .rates = VA_MACRO_RATES,
  856. .formats = VA_MACRO_FORMATS,
  857. .rate_max = 192000,
  858. .rate_min = 8000,
  859. .channels_min = 1,
  860. .channels_max = 8,
  861. },
  862. .ops = &va_macro_dai_ops,
  863. },
  864. {
  865. .name = "va_macro_tx2",
  866. .id = VA_MACRO_AIF2_CAP,
  867. .capture = {
  868. .stream_name = "VA_AIF2 Capture",
  869. .rates = VA_MACRO_RATES,
  870. .formats = VA_MACRO_FORMATS,
  871. .rate_max = 192000,
  872. .rate_min = 8000,
  873. .channels_min = 1,
  874. .channels_max = 8,
  875. },
  876. .ops = &va_macro_dai_ops,
  877. },
  878. {
  879. .name = "va_macro_tx3",
  880. .id = VA_MACRO_AIF3_CAP,
  881. .capture = {
  882. .stream_name = "VA_AIF3 Capture",
  883. .rates = VA_MACRO_RATES,
  884. .formats = VA_MACRO_FORMATS,
  885. .rate_max = 192000,
  886. .rate_min = 8000,
  887. .channels_min = 1,
  888. .channels_max = 8,
  889. },
  890. .ops = &va_macro_dai_ops,
  891. },
  892. };
  893. #define STRING(name) #name
  894. #define VA_MACRO_DAPM_ENUM(name, reg, offset, text) \
  895. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  896. static const struct snd_kcontrol_new name##_mux = \
  897. SOC_DAPM_ENUM(STRING(name), name##_enum)
  898. #define VA_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  899. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  900. static const struct snd_kcontrol_new name##_mux = \
  901. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  902. #define VA_MACRO_DAPM_MUX(name, shift, kctl) \
  903. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  904. static const char * const adc_mux_text[] = {
  905. "MSM_DMIC", "SWR_MIC"
  906. };
  907. VA_MACRO_DAPM_ENUM(va_dec0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG1,
  908. 0, adc_mux_text);
  909. VA_MACRO_DAPM_ENUM(va_dec1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG1,
  910. 0, adc_mux_text);
  911. VA_MACRO_DAPM_ENUM(va_dec2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG1,
  912. 0, adc_mux_text);
  913. VA_MACRO_DAPM_ENUM(va_dec3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG1,
  914. 0, adc_mux_text);
  915. VA_MACRO_DAPM_ENUM(va_dec4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG1,
  916. 0, adc_mux_text);
  917. VA_MACRO_DAPM_ENUM(va_dec5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG1,
  918. 0, adc_mux_text);
  919. VA_MACRO_DAPM_ENUM(va_dec6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG1,
  920. 0, adc_mux_text);
  921. VA_MACRO_DAPM_ENUM(va_dec7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG1,
  922. 0, adc_mux_text);
  923. static const char * const dmic_mux_text[] = {
  924. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
  925. "DMIC4", "DMIC5", "DMIC6", "DMIC7"
  926. };
  927. VA_MACRO_DAPM_ENUM_EXT(va_dmic0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  928. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  929. va_macro_put_dec_enum);
  930. VA_MACRO_DAPM_ENUM_EXT(va_dmic1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  931. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  932. va_macro_put_dec_enum);
  933. VA_MACRO_DAPM_ENUM_EXT(va_dmic2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  934. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  935. va_macro_put_dec_enum);
  936. VA_MACRO_DAPM_ENUM_EXT(va_dmic3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  937. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  938. va_macro_put_dec_enum);
  939. VA_MACRO_DAPM_ENUM_EXT(va_dmic4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0,
  940. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  941. va_macro_put_dec_enum);
  942. VA_MACRO_DAPM_ENUM_EXT(va_dmic5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0,
  943. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  944. va_macro_put_dec_enum);
  945. VA_MACRO_DAPM_ENUM_EXT(va_dmic6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0,
  946. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  947. va_macro_put_dec_enum);
  948. VA_MACRO_DAPM_ENUM_EXT(va_dmic7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0,
  949. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  950. va_macro_put_dec_enum);
  951. static const char * const smic_mux_text[] = {
  952. "ZERO", "ADC0", "ADC1", "ADC2", "ADC3",
  953. "SWR_DMIC0", "SWR_DMIC1", "SWR_DMIC2", "SWR_DMIC3",
  954. "SWR_DMIC4", "SWR_DMIC5", "SWR_DMIC6", "SWR_DMIC7"
  955. };
  956. VA_MACRO_DAPM_ENUM_EXT(va_smic0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  957. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  958. va_macro_put_dec_enum);
  959. VA_MACRO_DAPM_ENUM_EXT(va_smic1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  960. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  961. va_macro_put_dec_enum);
  962. VA_MACRO_DAPM_ENUM_EXT(va_smic2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  963. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  964. va_macro_put_dec_enum);
  965. VA_MACRO_DAPM_ENUM_EXT(va_smic3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  966. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  967. va_macro_put_dec_enum);
  968. VA_MACRO_DAPM_ENUM_EXT(va_smic4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0,
  969. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  970. va_macro_put_dec_enum);
  971. VA_MACRO_DAPM_ENUM_EXT(va_smic5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0,
  972. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  973. va_macro_put_dec_enum);
  974. VA_MACRO_DAPM_ENUM_EXT(va_smic6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0,
  975. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  976. va_macro_put_dec_enum);
  977. VA_MACRO_DAPM_ENUM_EXT(va_smic7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0,
  978. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  979. va_macro_put_dec_enum);
  980. static const struct snd_kcontrol_new va_aif1_cap_mixer[] = {
  981. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  982. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  983. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  984. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  985. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  986. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  987. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  988. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  989. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  990. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  991. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  992. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  993. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  994. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  995. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  996. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  997. };
  998. static const struct snd_kcontrol_new va_aif2_cap_mixer[] = {
  999. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1000. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1001. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1002. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1003. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1004. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1005. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1006. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1007. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  1008. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1009. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  1010. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1011. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  1012. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1013. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  1014. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1015. };
  1016. static const struct snd_kcontrol_new va_aif3_cap_mixer[] = {
  1017. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1018. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1019. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1020. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1021. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1022. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1023. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1024. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1025. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  1026. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1027. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  1028. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1029. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  1030. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1031. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  1032. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1033. };
  1034. static const struct snd_soc_dapm_widget va_macro_dapm_widgets[] = {
  1035. SND_SOC_DAPM_AIF_OUT_E("VA_AIF1 CAP", "VA_AIF1 Capture", 0,
  1036. SND_SOC_NOPM, VA_MACRO_AIF1_CAP, 0,
  1037. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1038. SND_SOC_DAPM_PRE_PMD),
  1039. SND_SOC_DAPM_AIF_OUT_E("VA_AIF2 CAP", "VA_AIF2 Capture", 0,
  1040. SND_SOC_NOPM, VA_MACRO_AIF2_CAP, 0,
  1041. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1042. SND_SOC_DAPM_PRE_PMD),
  1043. SND_SOC_DAPM_AIF_OUT_E("VA_AIF3 CAP", "VA_AIF3 Capture", 0,
  1044. SND_SOC_NOPM, VA_MACRO_AIF3_CAP, 0,
  1045. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1046. SND_SOC_DAPM_PRE_PMD),
  1047. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1048. VA_MACRO_AIF1_CAP, 0,
  1049. va_aif1_cap_mixer, ARRAY_SIZE(va_aif1_cap_mixer)),
  1050. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1051. VA_MACRO_AIF2_CAP, 0,
  1052. va_aif2_cap_mixer, ARRAY_SIZE(va_aif2_cap_mixer)),
  1053. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1054. VA_MACRO_AIF3_CAP, 0,
  1055. va_aif3_cap_mixer, ARRAY_SIZE(va_aif3_cap_mixer)),
  1056. VA_MACRO_DAPM_MUX("VA DMIC MUX0", 0, va_dmic0),
  1057. VA_MACRO_DAPM_MUX("VA DMIC MUX1", 0, va_dmic1),
  1058. VA_MACRO_DAPM_MUX("VA DMIC MUX2", 0, va_dmic2),
  1059. VA_MACRO_DAPM_MUX("VA DMIC MUX3", 0, va_dmic3),
  1060. VA_MACRO_DAPM_MUX("VA DMIC MUX4", 0, va_dmic4),
  1061. VA_MACRO_DAPM_MUX("VA DMIC MUX5", 0, va_dmic5),
  1062. VA_MACRO_DAPM_MUX("VA DMIC MUX6", 0, va_dmic6),
  1063. VA_MACRO_DAPM_MUX("VA DMIC MUX7", 0, va_dmic7),
  1064. VA_MACRO_DAPM_MUX("VA SMIC MUX0", 0, va_smic0),
  1065. VA_MACRO_DAPM_MUX("VA SMIC MUX1", 0, va_smic1),
  1066. VA_MACRO_DAPM_MUX("VA SMIC MUX2", 0, va_smic2),
  1067. VA_MACRO_DAPM_MUX("VA SMIC MUX3", 0, va_smic3),
  1068. VA_MACRO_DAPM_MUX("VA SMIC MUX4", 0, va_smic4),
  1069. VA_MACRO_DAPM_MUX("VA SMIC MUX5", 0, va_smic5),
  1070. VA_MACRO_DAPM_MUX("VA SMIC MUX6", 0, va_smic6),
  1071. VA_MACRO_DAPM_MUX("VA SMIC MUX7", 0, va_smic7),
  1072. SND_SOC_DAPM_MICBIAS_E("VA MIC BIAS1", SND_SOC_NOPM, 0, 0,
  1073. va_macro_enable_micbias,
  1074. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1075. SND_SOC_DAPM_ADC_E("VA DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  1076. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1077. SND_SOC_DAPM_POST_PMD),
  1078. SND_SOC_DAPM_ADC_E("VA DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1079. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1080. SND_SOC_DAPM_POST_PMD),
  1081. SND_SOC_DAPM_ADC_E("VA DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1082. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1083. SND_SOC_DAPM_POST_PMD),
  1084. SND_SOC_DAPM_ADC_E("VA DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1085. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1086. SND_SOC_DAPM_POST_PMD),
  1087. SND_SOC_DAPM_ADC_E("VA DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1088. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1089. SND_SOC_DAPM_POST_PMD),
  1090. SND_SOC_DAPM_ADC_E("VA DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  1091. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1092. SND_SOC_DAPM_POST_PMD),
  1093. SND_SOC_DAPM_ADC_E("VA DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  1094. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1095. SND_SOC_DAPM_POST_PMD),
  1096. SND_SOC_DAPM_ADC_E("VA DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  1097. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1098. SND_SOC_DAPM_POST_PMD),
  1099. SND_SOC_DAPM_INPUT("VA SWR_ADC0"),
  1100. SND_SOC_DAPM_INPUT("VA SWR_ADC1"),
  1101. SND_SOC_DAPM_INPUT("VA SWR_ADC2"),
  1102. SND_SOC_DAPM_INPUT("VA SWR_ADC3"),
  1103. SND_SOC_DAPM_INPUT("VA SWR_MIC0"),
  1104. SND_SOC_DAPM_INPUT("VA SWR_MIC1"),
  1105. SND_SOC_DAPM_INPUT("VA SWR_MIC2"),
  1106. SND_SOC_DAPM_INPUT("VA SWR_MIC3"),
  1107. SND_SOC_DAPM_INPUT("VA SWR_MIC4"),
  1108. SND_SOC_DAPM_INPUT("VA SWR_MIC5"),
  1109. SND_SOC_DAPM_INPUT("VA SWR_MIC6"),
  1110. SND_SOC_DAPM_INPUT("VA SWR_MIC7"),
  1111. SND_SOC_DAPM_MUX_E("VA DEC0 MUX", SND_SOC_NOPM, VA_MACRO_DEC0, 0,
  1112. &va_dec0_mux, va_macro_enable_dec,
  1113. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1114. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1115. SND_SOC_DAPM_MUX_E("VA DEC1 MUX", SND_SOC_NOPM, VA_MACRO_DEC1, 0,
  1116. &va_dec1_mux, va_macro_enable_dec,
  1117. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1118. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1119. SND_SOC_DAPM_MUX_E("VA DEC2 MUX", SND_SOC_NOPM, VA_MACRO_DEC2, 0,
  1120. &va_dec2_mux, va_macro_enable_dec,
  1121. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1122. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1123. SND_SOC_DAPM_MUX_E("VA DEC3 MUX", SND_SOC_NOPM, VA_MACRO_DEC3, 0,
  1124. &va_dec3_mux, va_macro_enable_dec,
  1125. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1126. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1127. SND_SOC_DAPM_MUX_E("VA DEC4 MUX", SND_SOC_NOPM, VA_MACRO_DEC4, 0,
  1128. &va_dec4_mux, va_macro_enable_dec,
  1129. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1130. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1131. SND_SOC_DAPM_MUX_E("VA DEC5 MUX", SND_SOC_NOPM, VA_MACRO_DEC5, 0,
  1132. &va_dec5_mux, va_macro_enable_dec,
  1133. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1134. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1135. SND_SOC_DAPM_MUX_E("VA DEC6 MUX", SND_SOC_NOPM, VA_MACRO_DEC6, 0,
  1136. &va_dec6_mux, va_macro_enable_dec,
  1137. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1138. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1139. SND_SOC_DAPM_MUX_E("VA DEC7 MUX", SND_SOC_NOPM, VA_MACRO_DEC7, 0,
  1140. &va_dec7_mux, va_macro_enable_dec,
  1141. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1142. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1143. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", -1, SND_SOC_NOPM, 0, 0,
  1144. va_macro_swr_pwr_event,
  1145. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1146. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1147. va_macro_mclk_event,
  1148. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1149. };
  1150. static const struct snd_soc_dapm_widget va_macro_wod_dapm_widgets[] = {
  1151. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1152. va_macro_mclk_event,
  1153. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1154. };
  1155. static const struct snd_soc_dapm_route va_audio_map[] = {
  1156. {"VA_AIF1 CAP", NULL, "VA_MCLK"},
  1157. {"VA_AIF2 CAP", NULL, "VA_MCLK"},
  1158. {"VA_AIF3 CAP", NULL, "VA_MCLK"},
  1159. {"VA_AIF1 CAP", NULL, "VA_AIF1_CAP Mixer"},
  1160. {"VA_AIF2 CAP", NULL, "VA_AIF2_CAP Mixer"},
  1161. {"VA_AIF3 CAP", NULL, "VA_AIF3_CAP Mixer"},
  1162. {"VA_AIF1_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1163. {"VA_AIF1_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1164. {"VA_AIF1_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1165. {"VA_AIF1_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1166. {"VA_AIF1_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  1167. {"VA_AIF1_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  1168. {"VA_AIF1_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  1169. {"VA_AIF1_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  1170. {"VA_AIF2_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1171. {"VA_AIF2_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1172. {"VA_AIF2_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1173. {"VA_AIF2_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1174. {"VA_AIF2_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  1175. {"VA_AIF2_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  1176. {"VA_AIF2_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  1177. {"VA_AIF2_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  1178. {"VA_AIF3_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1179. {"VA_AIF3_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1180. {"VA_AIF3_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1181. {"VA_AIF3_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1182. {"VA_AIF3_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  1183. {"VA_AIF3_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  1184. {"VA_AIF3_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  1185. {"VA_AIF3_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  1186. {"VA DEC0 MUX", "MSM_DMIC", "VA DMIC MUX0"},
  1187. {"VA DMIC MUX0", "DMIC0", "VA DMIC0"},
  1188. {"VA DMIC MUX0", "DMIC1", "VA DMIC1"},
  1189. {"VA DMIC MUX0", "DMIC2", "VA DMIC2"},
  1190. {"VA DMIC MUX0", "DMIC3", "VA DMIC3"},
  1191. {"VA DMIC MUX0", "DMIC4", "VA DMIC4"},
  1192. {"VA DMIC MUX0", "DMIC5", "VA DMIC5"},
  1193. {"VA DMIC MUX0", "DMIC6", "VA DMIC6"},
  1194. {"VA DMIC MUX0", "DMIC7", "VA DMIC7"},
  1195. {"VA DEC0 MUX", "SWR_MIC", "VA SMIC MUX0"},
  1196. {"VA SMIC MUX0", "ADC0", "VA SWR_ADC0"},
  1197. {"VA SMIC MUX0", "ADC1", "VA SWR_ADC1"},
  1198. {"VA SMIC MUX0", "ADC2", "VA SWR_ADC2"},
  1199. {"VA SMIC MUX0", "ADC3", "VA SWR_ADC3"},
  1200. {"VA SMIC MUX0", "SWR_DMIC0", "VA SWR_MIC0"},
  1201. {"VA SMIC MUX0", "SWR_DMIC1", "VA SWR_MIC1"},
  1202. {"VA SMIC MUX0", "SWR_DMIC2", "VA SWR_MIC2"},
  1203. {"VA SMIC MUX0", "SWR_DMIC3", "VA SWR_MIC3"},
  1204. {"VA SMIC MUX0", "SWR_DMIC4", "VA SWR_MIC4"},
  1205. {"VA SMIC MUX0", "SWR_DMIC5", "VA SWR_MIC5"},
  1206. {"VA SMIC MUX0", "SWR_DMIC6", "VA SWR_MIC6"},
  1207. {"VA SMIC MUX0", "SWR_DMIC7", "VA SWR_MIC7"},
  1208. {"VA DEC1 MUX", "MSM_DMIC", "VA DMIC MUX1"},
  1209. {"VA DMIC MUX1", "DMIC0", "VA DMIC0"},
  1210. {"VA DMIC MUX1", "DMIC1", "VA DMIC1"},
  1211. {"VA DMIC MUX1", "DMIC2", "VA DMIC2"},
  1212. {"VA DMIC MUX1", "DMIC3", "VA DMIC3"},
  1213. {"VA DMIC MUX1", "DMIC4", "VA DMIC4"},
  1214. {"VA DMIC MUX1", "DMIC5", "VA DMIC5"},
  1215. {"VA DMIC MUX1", "DMIC6", "VA DMIC6"},
  1216. {"VA DMIC MUX1", "DMIC7", "VA DMIC7"},
  1217. {"VA DEC1 MUX", "SWR_MIC", "VA SMIC MUX1"},
  1218. {"VA SMIC MUX1", "ADC0", "VA SWR_ADC0"},
  1219. {"VA SMIC MUX1", "ADC1", "VA SWR_ADC1"},
  1220. {"VA SMIC MUX1", "ADC2", "VA SWR_ADC2"},
  1221. {"VA SMIC MUX1", "ADC3", "VA SWR_ADC3"},
  1222. {"VA SMIC MUX1", "SWR_DMIC0", "VA SWR_MIC0"},
  1223. {"VA SMIC MUX1", "SWR_DMIC1", "VA SWR_MIC1"},
  1224. {"VA SMIC MUX1", "SWR_DMIC2", "VA SWR_MIC2"},
  1225. {"VA SMIC MUX1", "SWR_DMIC3", "VA SWR_MIC3"},
  1226. {"VA SMIC MUX1", "SWR_DMIC4", "VA SWR_MIC4"},
  1227. {"VA SMIC MUX1", "SWR_DMIC5", "VA SWR_MIC5"},
  1228. {"VA SMIC MUX1", "SWR_DMIC6", "VA SWR_MIC6"},
  1229. {"VA SMIC MUX1", "SWR_DMIC7", "VA SWR_MIC7"},
  1230. {"VA DEC2 MUX", "MSM_DMIC", "VA DMIC MUX2"},
  1231. {"VA DMIC MUX2", "DMIC0", "VA DMIC0"},
  1232. {"VA DMIC MUX2", "DMIC1", "VA DMIC1"},
  1233. {"VA DMIC MUX2", "DMIC2", "VA DMIC2"},
  1234. {"VA DMIC MUX2", "DMIC3", "VA DMIC3"},
  1235. {"VA DMIC MUX2", "DMIC4", "VA DMIC4"},
  1236. {"VA DMIC MUX2", "DMIC5", "VA DMIC5"},
  1237. {"VA DMIC MUX2", "DMIC6", "VA DMIC6"},
  1238. {"VA DMIC MUX2", "DMIC7", "VA DMIC7"},
  1239. {"VA DEC2 MUX", "SWR_MIC", "VA SMIC MUX2"},
  1240. {"VA SMIC MUX2", "ADC0", "VA SWR_ADC0"},
  1241. {"VA SMIC MUX2", "ADC1", "VA SWR_ADC1"},
  1242. {"VA SMIC MUX2", "ADC2", "VA SWR_ADC2"},
  1243. {"VA SMIC MUX2", "ADC3", "VA SWR_ADC3"},
  1244. {"VA SMIC MUX2", "SWR_DMIC0", "VA SWR_MIC0"},
  1245. {"VA SMIC MUX2", "SWR_DMIC1", "VA SWR_MIC1"},
  1246. {"VA SMIC MUX2", "SWR_DMIC2", "VA SWR_MIC2"},
  1247. {"VA SMIC MUX2", "SWR_DMIC3", "VA SWR_MIC3"},
  1248. {"VA SMIC MUX2", "SWR_DMIC4", "VA SWR_MIC4"},
  1249. {"VA SMIC MUX2", "SWR_DMIC5", "VA SWR_MIC5"},
  1250. {"VA SMIC MUX2", "SWR_DMIC6", "VA SWR_MIC6"},
  1251. {"VA SMIC MUX2", "SWR_DMIC7", "VA SWR_MIC7"},
  1252. {"VA DEC3 MUX", "MSM_DMIC", "VA DMIC MUX3"},
  1253. {"VA DMIC MUX3", "DMIC0", "VA DMIC0"},
  1254. {"VA DMIC MUX3", "DMIC1", "VA DMIC1"},
  1255. {"VA DMIC MUX3", "DMIC2", "VA DMIC2"},
  1256. {"VA DMIC MUX3", "DMIC3", "VA DMIC3"},
  1257. {"VA DMIC MUX3", "DMIC4", "VA DMIC4"},
  1258. {"VA DMIC MUX3", "DMIC5", "VA DMIC5"},
  1259. {"VA DMIC MUX3", "DMIC6", "VA DMIC6"},
  1260. {"VA DMIC MUX3", "DMIC7", "VA DMIC7"},
  1261. {"VA DEC3 MUX", "SWR_MIC", "VA SMIC MUX3"},
  1262. {"VA SMIC MUX3", "ADC0", "VA SWR_ADC0"},
  1263. {"VA SMIC MUX3", "ADC1", "VA SWR_ADC1"},
  1264. {"VA SMIC MUX3", "ADC2", "VA SWR_ADC2"},
  1265. {"VA SMIC MUX3", "ADC3", "VA SWR_ADC3"},
  1266. {"VA SMIC MUX3", "SWR_DMIC0", "VA SWR_MIC0"},
  1267. {"VA SMIC MUX3", "SWR_DMIC1", "VA SWR_MIC1"},
  1268. {"VA SMIC MUX3", "SWR_DMIC2", "VA SWR_MIC2"},
  1269. {"VA SMIC MUX3", "SWR_DMIC3", "VA SWR_MIC3"},
  1270. {"VA SMIC MUX3", "SWR_DMIC4", "VA SWR_MIC4"},
  1271. {"VA SMIC MUX3", "SWR_DMIC5", "VA SWR_MIC5"},
  1272. {"VA SMIC MUX3", "SWR_DMIC6", "VA SWR_MIC6"},
  1273. {"VA SMIC MUX3", "SWR_DMIC7", "VA SWR_MIC7"},
  1274. {"VA DEC4 MUX", "MSM_DMIC", "VA DMIC MUX4"},
  1275. {"VA DMIC MUX4", "DMIC0", "VA DMIC0"},
  1276. {"VA DMIC MUX4", "DMIC1", "VA DMIC1"},
  1277. {"VA DMIC MUX4", "DMIC2", "VA DMIC2"},
  1278. {"VA DMIC MUX4", "DMIC3", "VA DMIC3"},
  1279. {"VA DMIC MUX4", "DMIC4", "VA DMIC4"},
  1280. {"VA DMIC MUX4", "DMIC5", "VA DMIC5"},
  1281. {"VA DMIC MUX4", "DMIC6", "VA DMIC6"},
  1282. {"VA DMIC MUX4", "DMIC7", "VA DMIC7"},
  1283. {"VA DEC4 MUX", "SWR_MIC", "VA SMIC MUX4"},
  1284. {"VA SMIC MUX4", "ADC0", "VA SWR_ADC0"},
  1285. {"VA SMIC MUX4", "ADC1", "VA SWR_ADC1"},
  1286. {"VA SMIC MUX4", "ADC2", "VA SWR_ADC2"},
  1287. {"VA SMIC MUX4", "ADC3", "VA SWR_ADC3"},
  1288. {"VA SMIC MUX4", "SWR_DMIC0", "VA SWR_MIC0"},
  1289. {"VA SMIC MUX4", "SWR_DMIC1", "VA SWR_MIC1"},
  1290. {"VA SMIC MUX4", "SWR_DMIC2", "VA SWR_MIC2"},
  1291. {"VA SMIC MUX4", "SWR_DMIC3", "VA SWR_MIC3"},
  1292. {"VA SMIC MUX4", "SWR_DMIC4", "VA SWR_MIC4"},
  1293. {"VA SMIC MUX4", "SWR_DMIC5", "VA SWR_MIC5"},
  1294. {"VA SMIC MUX4", "SWR_DMIC6", "VA SWR_MIC6"},
  1295. {"VA SMIC MUX4", "SWR_DMIC7", "VA SWR_MIC7"},
  1296. {"VA DEC5 MUX", "MSM_DMIC", "VA DMIC MUX5"},
  1297. {"VA DMIC MUX5", "DMIC0", "VA DMIC0"},
  1298. {"VA DMIC MUX5", "DMIC1", "VA DMIC1"},
  1299. {"VA DMIC MUX5", "DMIC2", "VA DMIC2"},
  1300. {"VA DMIC MUX5", "DMIC3", "VA DMIC3"},
  1301. {"VA DMIC MUX5", "DMIC4", "VA DMIC4"},
  1302. {"VA DMIC MUX5", "DMIC5", "VA DMIC5"},
  1303. {"VA DMIC MUX5", "DMIC6", "VA DMIC6"},
  1304. {"VA DMIC MUX5", "DMIC7", "VA DMIC7"},
  1305. {"VA DEC5 MUX", "SWR_MIC", "VA SMIC MUX5"},
  1306. {"VA SMIC MUX5", "ADC0", "VA SWR_ADC0"},
  1307. {"VA SMIC MUX5", "ADC1", "VA SWR_ADC1"},
  1308. {"VA SMIC MUX5", "ADC2", "VA SWR_ADC2"},
  1309. {"VA SMIC MUX5", "ADC3", "VA SWR_ADC3"},
  1310. {"VA SMIC MUX5", "SWR_DMIC0", "VA SWR_MIC0"},
  1311. {"VA SMIC MUX5", "SWR_DMIC1", "VA SWR_MIC1"},
  1312. {"VA SMIC MUX5", "SWR_DMIC2", "VA SWR_MIC2"},
  1313. {"VA SMIC MUX5", "SWR_DMIC3", "VA SWR_MIC3"},
  1314. {"VA SMIC MUX5", "SWR_DMIC4", "VA SWR_MIC4"},
  1315. {"VA SMIC MUX5", "SWR_DMIC5", "VA SWR_MIC5"},
  1316. {"VA SMIC MUX5", "SWR_DMIC6", "VA SWR_MIC6"},
  1317. {"VA SMIC MUX5", "SWR_DMIC7", "VA SWR_MIC7"},
  1318. {"VA DEC6 MUX", "MSM_DMIC", "VA DMIC MUX6"},
  1319. {"VA DMIC MUX6", "DMIC0", "VA DMIC0"},
  1320. {"VA DMIC MUX6", "DMIC1", "VA DMIC1"},
  1321. {"VA DMIC MUX6", "DMIC2", "VA DMIC2"},
  1322. {"VA DMIC MUX6", "DMIC3", "VA DMIC3"},
  1323. {"VA DMIC MUX6", "DMIC4", "VA DMIC4"},
  1324. {"VA DMIC MUX6", "DMIC5", "VA DMIC5"},
  1325. {"VA DMIC MUX6", "DMIC6", "VA DMIC6"},
  1326. {"VA DMIC MUX6", "DMIC7", "VA DMIC7"},
  1327. {"VA DEC6 MUX", "SWR_MIC", "VA SMIC MUX6"},
  1328. {"VA SMIC MUX6", "ADC0", "VA SWR_ADC0"},
  1329. {"VA SMIC MUX6", "ADC1", "VA SWR_ADC1"},
  1330. {"VA SMIC MUX6", "ADC2", "VA SWR_ADC2"},
  1331. {"VA SMIC MUX6", "ADC3", "VA SWR_ADC3"},
  1332. {"VA SMIC MUX6", "SWR_DMIC0", "VA SWR_MIC0"},
  1333. {"VA SMIC MUX6", "SWR_DMIC1", "VA SWR_MIC1"},
  1334. {"VA SMIC MUX6", "SWR_DMIC2", "VA SWR_MIC2"},
  1335. {"VA SMIC MUX6", "SWR_DMIC3", "VA SWR_MIC3"},
  1336. {"VA SMIC MUX6", "SWR_DMIC4", "VA SWR_MIC4"},
  1337. {"VA SMIC MUX6", "SWR_DMIC5", "VA SWR_MIC5"},
  1338. {"VA SMIC MUX6", "SWR_DMIC6", "VA SWR_MIC6"},
  1339. {"VA SMIC MUX6", "SWR_DMIC7", "VA SWR_MIC7"},
  1340. {"VA DEC7 MUX", "MSM_DMIC", "VA DMIC MUX7"},
  1341. {"VA DMIC MUX7", "DMIC0", "VA DMIC0"},
  1342. {"VA DMIC MUX7", "DMIC1", "VA DMIC1"},
  1343. {"VA DMIC MUX7", "DMIC2", "VA DMIC2"},
  1344. {"VA DMIC MUX7", "DMIC3", "VA DMIC3"},
  1345. {"VA DMIC MUX7", "DMIC4", "VA DMIC4"},
  1346. {"VA DMIC MUX7", "DMIC5", "VA DMIC5"},
  1347. {"VA DMIC MUX7", "DMIC6", "VA DMIC6"},
  1348. {"VA DMIC MUX7", "DMIC7", "VA DMIC7"},
  1349. {"VA DEC7 MUX", "SWR_MIC", "VA SMIC MUX7"},
  1350. {"VA SMIC MUX7", "ADC0", "VA SWR_ADC0"},
  1351. {"VA SMIC MUX7", "ADC1", "VA SWR_ADC1"},
  1352. {"VA SMIC MUX7", "ADC2", "VA SWR_ADC2"},
  1353. {"VA SMIC MUX7", "ADC3", "VA SWR_ADC3"},
  1354. {"VA SMIC MUX7", "SWR_DMIC0", "VA SWR_MIC0"},
  1355. {"VA SMIC MUX7", "SWR_DMIC1", "VA SWR_MIC1"},
  1356. {"VA SMIC MUX7", "SWR_DMIC2", "VA SWR_MIC2"},
  1357. {"VA SMIC MUX7", "SWR_DMIC3", "VA SWR_MIC3"},
  1358. {"VA SMIC MUX7", "SWR_DMIC4", "VA SWR_MIC4"},
  1359. {"VA SMIC MUX7", "SWR_DMIC5", "VA SWR_MIC5"},
  1360. {"VA SMIC MUX7", "SWR_DMIC6", "VA SWR_MIC6"},
  1361. {"VA SMIC MUX7", "SWR_DMIC7", "VA SWR_MIC7"},
  1362. {"VA SWR_ADC0", NULL, "VA_SWR_PWR"},
  1363. {"VA SWR_ADC1", NULL, "VA_SWR_PWR"},
  1364. {"VA SWR_ADC2", NULL, "VA_SWR_PWR"},
  1365. {"VA SWR_ADC3", NULL, "VA_SWR_PWR"},
  1366. };
  1367. static const struct snd_kcontrol_new va_macro_snd_controls[] = {
  1368. SOC_SINGLE_SX_TLV("VA_DEC0 Volume",
  1369. BOLERO_CDC_VA_TX0_TX_VOL_CTL,
  1370. 0, -84, 40, digital_gain),
  1371. SOC_SINGLE_SX_TLV("VA_DEC1 Volume",
  1372. BOLERO_CDC_VA_TX1_TX_VOL_CTL,
  1373. 0, -84, 40, digital_gain),
  1374. SOC_SINGLE_SX_TLV("VA_DEC2 Volume",
  1375. BOLERO_CDC_VA_TX2_TX_VOL_CTL,
  1376. 0, -84, 40, digital_gain),
  1377. SOC_SINGLE_SX_TLV("VA_DEC3 Volume",
  1378. BOLERO_CDC_VA_TX3_TX_VOL_CTL,
  1379. 0, -84, 40, digital_gain),
  1380. SOC_SINGLE_SX_TLV("VA_DEC4 Volume",
  1381. BOLERO_CDC_VA_TX4_TX_VOL_CTL,
  1382. 0, -84, 40, digital_gain),
  1383. SOC_SINGLE_SX_TLV("VA_DEC5 Volume",
  1384. BOLERO_CDC_VA_TX5_TX_VOL_CTL,
  1385. 0, -84, 40, digital_gain),
  1386. SOC_SINGLE_SX_TLV("VA_DEC6 Volume",
  1387. BOLERO_CDC_VA_TX6_TX_VOL_CTL,
  1388. 0, -84, 40, digital_gain),
  1389. SOC_SINGLE_SX_TLV("VA_DEC7 Volume",
  1390. BOLERO_CDC_VA_TX7_TX_VOL_CTL,
  1391. 0, -84, 40, digital_gain),
  1392. };
  1393. static int va_macro_validate_dmic_sample_rate(u32 dmic_sample_rate,
  1394. struct va_macro_priv *va_priv)
  1395. {
  1396. u32 div_factor;
  1397. u32 mclk_rate = VA_MACRO_MCLK_FREQ;
  1398. if (dmic_sample_rate == VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED ||
  1399. mclk_rate % dmic_sample_rate != 0)
  1400. goto undefined_rate;
  1401. div_factor = mclk_rate / dmic_sample_rate;
  1402. switch (div_factor) {
  1403. case 2:
  1404. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_2;
  1405. break;
  1406. case 3:
  1407. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_3;
  1408. break;
  1409. case 4:
  1410. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_4;
  1411. break;
  1412. case 6:
  1413. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_6;
  1414. break;
  1415. case 8:
  1416. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_8;
  1417. break;
  1418. case 16:
  1419. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_16;
  1420. break;
  1421. default:
  1422. /* Any other DIV factor is invalid */
  1423. goto undefined_rate;
  1424. }
  1425. /* Valid dmic DIV factors */
  1426. dev_dbg(va_priv->dev, "%s: DMIC_DIV = %u, mclk_rate = %u\n",
  1427. __func__, div_factor, mclk_rate);
  1428. return dmic_sample_rate;
  1429. undefined_rate:
  1430. dev_dbg(va_priv->dev, "%s: Invalid rate %d, for mclk %d\n",
  1431. __func__, dmic_sample_rate, mclk_rate);
  1432. dmic_sample_rate = VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED;
  1433. return dmic_sample_rate;
  1434. }
  1435. static int va_macro_init(struct snd_soc_component *component)
  1436. {
  1437. struct snd_soc_dapm_context *dapm =
  1438. snd_soc_component_get_dapm(component);
  1439. int ret, i;
  1440. struct device *va_dev = NULL;
  1441. struct va_macro_priv *va_priv = NULL;
  1442. va_dev = bolero_get_device_ptr(component->dev, VA_MACRO);
  1443. if (!va_dev) {
  1444. dev_err(component->dev,
  1445. "%s: null device for macro!\n", __func__);
  1446. return -EINVAL;
  1447. }
  1448. va_priv = dev_get_drvdata(va_dev);
  1449. if (!va_priv) {
  1450. dev_err(component->dev,
  1451. "%s: priv is null for macro!\n", __func__);
  1452. return -EINVAL;
  1453. }
  1454. if (va_priv->va_without_decimation) {
  1455. ret = snd_soc_dapm_new_controls(dapm, va_macro_wod_dapm_widgets,
  1456. ARRAY_SIZE(va_macro_wod_dapm_widgets));
  1457. if (ret < 0) {
  1458. dev_err(va_dev,
  1459. "%s: Failed to add without dec controls\n",
  1460. __func__);
  1461. return ret;
  1462. }
  1463. va_priv->component = component;
  1464. return 0;
  1465. }
  1466. ret = snd_soc_dapm_new_controls(dapm, va_macro_dapm_widgets,
  1467. ARRAY_SIZE(va_macro_dapm_widgets));
  1468. if (ret < 0) {
  1469. dev_err(va_dev, "%s: Failed to add controls\n", __func__);
  1470. return ret;
  1471. }
  1472. ret = snd_soc_dapm_add_routes(dapm, va_audio_map,
  1473. ARRAY_SIZE(va_audio_map));
  1474. if (ret < 0) {
  1475. dev_err(va_dev, "%s: Failed to add routes\n", __func__);
  1476. return ret;
  1477. }
  1478. ret = snd_soc_dapm_new_widgets(dapm->card);
  1479. if (ret < 0) {
  1480. dev_err(va_dev, "%s: Failed to add widgets\n", __func__);
  1481. return ret;
  1482. }
  1483. ret = snd_soc_add_component_controls(component, va_macro_snd_controls,
  1484. ARRAY_SIZE(va_macro_snd_controls));
  1485. if (ret < 0) {
  1486. dev_err(va_dev, "%s: Failed to add snd_ctls\n", __func__);
  1487. return ret;
  1488. }
  1489. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF1 Capture");
  1490. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF2 Capture");
  1491. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF3 Capture");
  1492. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC0");
  1493. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC1");
  1494. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC2");
  1495. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC3");
  1496. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC0");
  1497. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC1");
  1498. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC2");
  1499. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC3");
  1500. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC4");
  1501. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC5");
  1502. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC6");
  1503. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC7");
  1504. snd_soc_dapm_sync(dapm);
  1505. for (i = 0; i < VA_MACRO_NUM_DECIMATORS; i++) {
  1506. va_priv->va_hpf_work[i].va_priv = va_priv;
  1507. va_priv->va_hpf_work[i].decimator = i;
  1508. INIT_DELAYED_WORK(&va_priv->va_hpf_work[i].dwork,
  1509. va_macro_tx_hpf_corner_freq_callback);
  1510. }
  1511. for (i = 0; i < VA_MACRO_NUM_DECIMATORS; i++) {
  1512. va_priv->va_mute_dwork[i].va_priv = va_priv;
  1513. va_priv->va_mute_dwork[i].decimator = i;
  1514. INIT_DELAYED_WORK(&va_priv->va_mute_dwork[i].dwork,
  1515. va_macro_mute_update_callback);
  1516. }
  1517. va_priv->component = component;
  1518. return 0;
  1519. }
  1520. static int va_macro_deinit(struct snd_soc_component *component)
  1521. {
  1522. struct device *va_dev = NULL;
  1523. struct va_macro_priv *va_priv = NULL;
  1524. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1525. return -EINVAL;
  1526. va_priv->component = NULL;
  1527. return 0;
  1528. }
  1529. static void va_macro_init_ops(struct macro_ops *ops,
  1530. char __iomem *va_io_base,
  1531. bool va_without_decimation)
  1532. {
  1533. memset(ops, 0, sizeof(struct macro_ops));
  1534. if (!va_without_decimation) {
  1535. ops->dai_ptr = va_macro_dai;
  1536. ops->num_dais = ARRAY_SIZE(va_macro_dai);
  1537. } else {
  1538. ops->dai_ptr = NULL;
  1539. ops->num_dais = 0;
  1540. }
  1541. ops->init = va_macro_init;
  1542. ops->exit = va_macro_deinit;
  1543. ops->io_base = va_io_base;
  1544. ops->event_handler = va_macro_event_handler;
  1545. }
  1546. static int va_macro_probe(struct platform_device *pdev)
  1547. {
  1548. struct macro_ops ops;
  1549. struct va_macro_priv *va_priv;
  1550. u32 va_base_addr, sample_rate = 0;
  1551. char __iomem *va_io_base;
  1552. bool va_without_decimation = false;
  1553. const char *micb_supply_str = "va-vdd-micb-supply";
  1554. const char *micb_supply_str1 = "va-vdd-micb";
  1555. const char *micb_voltage_str = "qcom,va-vdd-micb-voltage";
  1556. const char *micb_current_str = "qcom,va-vdd-micb-current";
  1557. int ret = 0;
  1558. const char *dmic_sample_rate = "qcom,va-dmic-sample-rate";
  1559. u32 default_clk_id = 0;
  1560. struct clk *lpass_audio_hw_vote = NULL;
  1561. va_priv = devm_kzalloc(&pdev->dev, sizeof(struct va_macro_priv),
  1562. GFP_KERNEL);
  1563. if (!va_priv)
  1564. return -ENOMEM;
  1565. va_priv->dev = &pdev->dev;
  1566. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  1567. &va_base_addr);
  1568. if (ret) {
  1569. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  1570. __func__, "reg");
  1571. return ret;
  1572. }
  1573. va_without_decimation = of_property_read_bool(pdev->dev.parent->of_node,
  1574. "qcom,va-without-decimation");
  1575. va_priv->va_without_decimation = va_without_decimation;
  1576. ret = of_property_read_u32(pdev->dev.of_node, dmic_sample_rate,
  1577. &sample_rate);
  1578. if (ret) {
  1579. dev_err(&pdev->dev, "%s: could not find %d entry in dt\n",
  1580. __func__, sample_rate);
  1581. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_2;
  1582. } else {
  1583. if (va_macro_validate_dmic_sample_rate(
  1584. sample_rate, va_priv) == VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED)
  1585. return -EINVAL;
  1586. }
  1587. va_io_base = devm_ioremap(&pdev->dev, va_base_addr,
  1588. VA_MACRO_MAX_OFFSET);
  1589. if (!va_io_base) {
  1590. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  1591. return -EINVAL;
  1592. }
  1593. va_priv->va_io_base = va_io_base;
  1594. lpass_audio_hw_vote = devm_clk_get(&pdev->dev, "lpass_audio_hw_vote");
  1595. if (IS_ERR(lpass_audio_hw_vote)) {
  1596. ret = PTR_ERR(lpass_audio_hw_vote);
  1597. dev_dbg(&pdev->dev, "%s: clk get %s failed %d\n",
  1598. __func__, "lpass_audio_hw_vote", ret);
  1599. lpass_audio_hw_vote = NULL;
  1600. ret = 0;
  1601. }
  1602. va_priv->lpass_audio_hw_vote = lpass_audio_hw_vote;
  1603. if (of_parse_phandle(pdev->dev.of_node, micb_supply_str, 0)) {
  1604. va_priv->micb_supply = devm_regulator_get(&pdev->dev,
  1605. micb_supply_str1);
  1606. if (IS_ERR(va_priv->micb_supply)) {
  1607. ret = PTR_ERR(va_priv->micb_supply);
  1608. dev_err(&pdev->dev,
  1609. "%s:Failed to get micbias supply for VA Mic %d\n",
  1610. __func__, ret);
  1611. return ret;
  1612. }
  1613. ret = of_property_read_u32(pdev->dev.of_node,
  1614. micb_voltage_str,
  1615. &va_priv->micb_voltage);
  1616. if (ret) {
  1617. dev_err(&pdev->dev,
  1618. "%s:Looking up %s property in node %s failed\n",
  1619. __func__, micb_voltage_str,
  1620. pdev->dev.of_node->full_name);
  1621. return ret;
  1622. }
  1623. ret = of_property_read_u32(pdev->dev.of_node,
  1624. micb_current_str,
  1625. &va_priv->micb_current);
  1626. if (ret) {
  1627. dev_err(&pdev->dev,
  1628. "%s:Looking up %s property in node %s failed\n",
  1629. __func__, micb_current_str,
  1630. pdev->dev.of_node->full_name);
  1631. return ret;
  1632. }
  1633. }
  1634. ret = of_property_read_u32(pdev->dev.of_node, "qcom,default-clk-id",
  1635. &default_clk_id);
  1636. if (ret) {
  1637. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  1638. __func__, "qcom,default-clk-id");
  1639. default_clk_id = VA_CORE_CLK;
  1640. }
  1641. va_priv->clk_id = VA_CORE_CLK;
  1642. va_priv->default_clk_id = default_clk_id;
  1643. mutex_init(&va_priv->mclk_lock);
  1644. dev_set_drvdata(&pdev->dev, va_priv);
  1645. va_macro_init_ops(&ops, va_io_base, va_without_decimation);
  1646. ops.clk_id_req = va_priv->default_clk_id;
  1647. ops.default_clk_id = va_priv->default_clk_id;
  1648. ret = bolero_register_macro(&pdev->dev, VA_MACRO, &ops);
  1649. if (ret < 0) {
  1650. dev_err(&pdev->dev, "%s: register macro failed\n", __func__);
  1651. goto reg_macro_fail;
  1652. }
  1653. pm_runtime_set_autosuspend_delay(&pdev->dev, VA_AUTO_SUSPEND_DELAY);
  1654. pm_runtime_use_autosuspend(&pdev->dev);
  1655. pm_runtime_set_suspended(&pdev->dev);
  1656. pm_runtime_enable(&pdev->dev);
  1657. return ret;
  1658. reg_macro_fail:
  1659. mutex_destroy(&va_priv->mclk_lock);
  1660. return ret;
  1661. }
  1662. static int va_macro_remove(struct platform_device *pdev)
  1663. {
  1664. struct va_macro_priv *va_priv;
  1665. va_priv = dev_get_drvdata(&pdev->dev);
  1666. if (!va_priv)
  1667. return -EINVAL;
  1668. pm_runtime_disable(&pdev->dev);
  1669. pm_runtime_set_suspended(&pdev->dev);
  1670. bolero_unregister_macro(&pdev->dev, VA_MACRO);
  1671. mutex_destroy(&va_priv->mclk_lock);
  1672. return 0;
  1673. }
  1674. static const struct of_device_id va_macro_dt_match[] = {
  1675. {.compatible = "qcom,va-macro"},
  1676. {}
  1677. };
  1678. static const struct dev_pm_ops bolero_dev_pm_ops = {
  1679. SET_RUNTIME_PM_OPS(
  1680. bolero_runtime_suspend,
  1681. bolero_runtime_resume,
  1682. NULL
  1683. )
  1684. };
  1685. static struct platform_driver va_macro_driver = {
  1686. .driver = {
  1687. .name = "va_macro",
  1688. .owner = THIS_MODULE,
  1689. .pm = &bolero_dev_pm_ops,
  1690. .of_match_table = va_macro_dt_match,
  1691. .suppress_bind_attrs = true,
  1692. },
  1693. .probe = va_macro_probe,
  1694. .remove = va_macro_remove,
  1695. };
  1696. module_platform_driver(va_macro_driver);
  1697. MODULE_DESCRIPTION("VA macro driver");
  1698. MODULE_LICENSE("GPL v2");