dp_ipa.c 88 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003
  1. /*
  2. * Copyright (c) 2017-2021, The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  16. */
  17. #ifdef IPA_OFFLOAD
  18. #include <qdf_ipa_wdi3.h>
  19. #include <qdf_types.h>
  20. #include <qdf_lock.h>
  21. #include <hal_hw_headers.h>
  22. #include <hal_api.h>
  23. #include <hal_reo.h>
  24. #include <hif.h>
  25. #include <htt.h>
  26. #include <wdi_event.h>
  27. #include <queue.h>
  28. #include "dp_types.h"
  29. #include "dp_htt.h"
  30. #include "dp_tx.h"
  31. #include "dp_rx.h"
  32. #include "dp_ipa.h"
  33. #include "dp_internal.h"
  34. #ifdef WIFI_MONITOR_SUPPORT
  35. #include "dp_mon.h"
  36. #endif
  37. /* Ring index for WBM2SW2 release ring */
  38. #define IPA_TX_COMP_RING_IDX HAL_IPA_TX_COMP_RING_IDX
  39. /* Hard coded config parameters until dp_ops_cfg.cfg_attach implemented */
  40. #define CFG_IPA_UC_TX_BUF_SIZE_DEFAULT (2048)
  41. /* WAR for IPA_OFFLOAD case. In some cases, its observed that WBM tries to
  42. * release a buffer into WBM2SW RELEASE ring for IPA, and the ring is full.
  43. * This causes back pressure, resulting in a FW crash.
  44. * By leaving some entries with no buffer attached, WBM will be able to write
  45. * to the ring, and from dumps we can figure out the buffer which is causing
  46. * this issue.
  47. */
  48. #define DP_IPA_WAR_WBM2SW_REL_RING_NO_BUF_ENTRIES 16
  49. /**
  50. *struct dp_ipa_reo_remap_record - history for dp ipa reo remaps
  51. * @ix0_reg: reo destination ring IX0 value
  52. * @ix2_reg: reo destination ring IX2 value
  53. * @ix3_reg: reo destination ring IX3 value
  54. */
  55. struct dp_ipa_reo_remap_record {
  56. uint64_t timestamp;
  57. uint32_t ix0_reg;
  58. uint32_t ix2_reg;
  59. uint32_t ix3_reg;
  60. };
  61. #define REO_REMAP_HISTORY_SIZE 32
  62. struct dp_ipa_reo_remap_record dp_ipa_reo_remap_history[REO_REMAP_HISTORY_SIZE];
  63. static qdf_atomic_t dp_ipa_reo_remap_history_index;
  64. static int dp_ipa_reo_remap_record_index_next(qdf_atomic_t *index)
  65. {
  66. int next = qdf_atomic_inc_return(index);
  67. if (next == REO_REMAP_HISTORY_SIZE)
  68. qdf_atomic_sub(REO_REMAP_HISTORY_SIZE, index);
  69. return next % REO_REMAP_HISTORY_SIZE;
  70. }
  71. /**
  72. * dp_ipa_reo_remap_history_add() - Record dp ipa reo remap values
  73. * @ix0_val: reo destination ring IX0 value
  74. * @ix2_val: reo destination ring IX2 value
  75. * @ix3_val: reo destination ring IX3 value
  76. *
  77. * Return: None
  78. */
  79. static void dp_ipa_reo_remap_history_add(uint32_t ix0_val, uint32_t ix2_val,
  80. uint32_t ix3_val)
  81. {
  82. int idx = dp_ipa_reo_remap_record_index_next(
  83. &dp_ipa_reo_remap_history_index);
  84. struct dp_ipa_reo_remap_record *record = &dp_ipa_reo_remap_history[idx];
  85. record->timestamp = qdf_get_log_timestamp();
  86. record->ix0_reg = ix0_val;
  87. record->ix2_reg = ix2_val;
  88. record->ix3_reg = ix3_val;
  89. }
  90. static QDF_STATUS __dp_ipa_handle_buf_smmu_mapping(struct dp_soc *soc,
  91. qdf_nbuf_t nbuf,
  92. uint32_t size,
  93. bool create)
  94. {
  95. qdf_mem_info_t mem_map_table = {0};
  96. QDF_STATUS ret = QDF_STATUS_SUCCESS;
  97. qdf_update_mem_map_table(soc->osdev, &mem_map_table,
  98. qdf_nbuf_get_frag_paddr(nbuf, 0),
  99. size);
  100. if (create) {
  101. /* Assert if PA is zero */
  102. qdf_assert_always(mem_map_table.pa);
  103. ret = qdf_ipa_wdi_create_smmu_mapping(1, &mem_map_table);
  104. } else {
  105. ret = qdf_ipa_wdi_release_smmu_mapping(1, &mem_map_table);
  106. }
  107. qdf_assert_always(!ret);
  108. /* Return status of mapping/unmapping is stored in
  109. * mem_map_table.result field, assert if the result
  110. * is failure
  111. */
  112. if (create)
  113. qdf_assert_always(!mem_map_table.result);
  114. else
  115. qdf_assert_always(mem_map_table.result >= mem_map_table.size);
  116. return ret;
  117. }
  118. QDF_STATUS dp_ipa_handle_rx_buf_smmu_mapping(struct dp_soc *soc,
  119. qdf_nbuf_t nbuf,
  120. uint32_t size,
  121. bool create)
  122. {
  123. struct dp_pdev *pdev;
  124. int i;
  125. for (i = 0; i < soc->pdev_count; i++) {
  126. pdev = soc->pdev_list[i];
  127. if (pdev && dp_monitor_is_configured(pdev))
  128. return QDF_STATUS_SUCCESS;
  129. }
  130. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx) ||
  131. !qdf_mem_smmu_s1_enabled(soc->osdev))
  132. return QDF_STATUS_SUCCESS;
  133. /**
  134. * Even if ipa pipes is disabled, but if it's unmap
  135. * operation and nbuf has done ipa smmu map before,
  136. * do ipa smmu unmap as well.
  137. */
  138. if (!qdf_atomic_read(&soc->ipa_pipes_enabled)) {
  139. if (!create && qdf_nbuf_is_rx_ipa_smmu_map(nbuf)) {
  140. DP_STATS_INC(soc, rx.err.ipa_unmap_no_pipe, 1);
  141. } else {
  142. return QDF_STATUS_SUCCESS;
  143. }
  144. }
  145. if (qdf_unlikely(create == qdf_nbuf_is_rx_ipa_smmu_map(nbuf))) {
  146. if (create) {
  147. DP_STATS_INC(soc, rx.err.ipa_smmu_map_dup, 1);
  148. } else {
  149. DP_STATS_INC(soc, rx.err.ipa_smmu_unmap_dup, 1);
  150. }
  151. return QDF_STATUS_E_INVAL;
  152. }
  153. qdf_nbuf_set_rx_ipa_smmu_map(nbuf, create);
  154. return __dp_ipa_handle_buf_smmu_mapping(soc, nbuf, size, create);
  155. }
  156. static QDF_STATUS __dp_ipa_tx_buf_smmu_mapping(
  157. struct dp_soc *soc,
  158. struct dp_pdev *pdev,
  159. bool create)
  160. {
  161. uint32_t index;
  162. QDF_STATUS ret = QDF_STATUS_SUCCESS;
  163. uint32_t tx_buffer_cnt = soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt;
  164. qdf_nbuf_t nbuf;
  165. uint32_t buf_len;
  166. if (!ipa_is_ready()) {
  167. dp_info("IPA is not READY");
  168. return 0;
  169. }
  170. for (index = 0; index < tx_buffer_cnt; index++) {
  171. nbuf = (qdf_nbuf_t)
  172. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[index];
  173. if (!nbuf)
  174. continue;
  175. buf_len = qdf_nbuf_get_data_len(nbuf);
  176. ret = __dp_ipa_handle_buf_smmu_mapping(soc, nbuf, buf_len,
  177. create);
  178. }
  179. return ret;
  180. }
  181. #ifndef QCA_OL_DP_SRNG_LOCK_LESS_ACCESS
  182. static void dp_ipa_set_reo_ctx_mapping_lock_required(struct dp_soc *soc,
  183. bool lock_required)
  184. {
  185. hal_ring_handle_t hal_ring_hdl;
  186. int ring;
  187. for (ring = 0; ring < soc->num_reo_dest_rings; ring++) {
  188. hal_ring_hdl = soc->reo_dest_ring[ring].hal_srng;
  189. hal_srng_lock(hal_ring_hdl);
  190. soc->ipa_reo_ctx_lock_required[ring] = lock_required;
  191. hal_srng_unlock(hal_ring_hdl);
  192. }
  193. }
  194. #else
  195. static void dp_ipa_set_reo_ctx_mapping_lock_required(struct dp_soc *soc,
  196. bool lock_required)
  197. {
  198. }
  199. #endif
  200. #ifdef RX_DESC_MULTI_PAGE_ALLOC
  201. static QDF_STATUS dp_ipa_handle_rx_buf_pool_smmu_mapping(struct dp_soc *soc,
  202. struct dp_pdev *pdev,
  203. bool create)
  204. {
  205. struct rx_desc_pool *rx_pool;
  206. uint8_t pdev_id;
  207. uint32_t num_desc, page_id, offset, i;
  208. uint16_t num_desc_per_page;
  209. union dp_rx_desc_list_elem_t *rx_desc_elem;
  210. struct dp_rx_desc *rx_desc;
  211. qdf_nbuf_t nbuf;
  212. QDF_STATUS ret = QDF_STATUS_SUCCESS;
  213. if (!qdf_ipa_is_ready())
  214. return ret;
  215. if (!qdf_mem_smmu_s1_enabled(soc->osdev))
  216. return ret;
  217. pdev_id = pdev->pdev_id;
  218. rx_pool = &soc->rx_desc_buf[pdev_id];
  219. dp_ipa_set_reo_ctx_mapping_lock_required(soc, true);
  220. qdf_spin_lock_bh(&rx_pool->lock);
  221. dp_ipa_rx_buf_smmu_mapping_lock(soc);
  222. num_desc = rx_pool->pool_size;
  223. num_desc_per_page = rx_pool->desc_pages.num_element_per_page;
  224. for (i = 0; i < num_desc; i++) {
  225. page_id = i / num_desc_per_page;
  226. offset = i % num_desc_per_page;
  227. if (qdf_unlikely(!(rx_pool->desc_pages.cacheable_pages)))
  228. break;
  229. rx_desc_elem = dp_rx_desc_find(page_id, offset, rx_pool);
  230. rx_desc = &rx_desc_elem->rx_desc;
  231. if ((!(rx_desc->in_use)) || rx_desc->unmapped)
  232. continue;
  233. nbuf = rx_desc->nbuf;
  234. if (qdf_unlikely(create ==
  235. qdf_nbuf_is_rx_ipa_smmu_map(nbuf))) {
  236. if (create) {
  237. DP_STATS_INC(soc,
  238. rx.err.ipa_smmu_map_dup, 1);
  239. } else {
  240. DP_STATS_INC(soc,
  241. rx.err.ipa_smmu_unmap_dup, 1);
  242. }
  243. continue;
  244. }
  245. qdf_nbuf_set_rx_ipa_smmu_map(nbuf, create);
  246. ret = __dp_ipa_handle_buf_smmu_mapping(
  247. soc, nbuf, rx_pool->buf_size, create);
  248. }
  249. dp_ipa_rx_buf_smmu_mapping_unlock(soc);
  250. qdf_spin_unlock_bh(&rx_pool->lock);
  251. dp_ipa_set_reo_ctx_mapping_lock_required(soc, false);
  252. return ret;
  253. }
  254. #else
  255. static QDF_STATUS dp_ipa_handle_rx_buf_pool_smmu_mapping(struct dp_soc *soc,
  256. struct dp_pdev *pdev,
  257. bool create)
  258. {
  259. struct rx_desc_pool *rx_pool;
  260. uint8_t pdev_id;
  261. qdf_nbuf_t nbuf;
  262. int i;
  263. if (!qdf_ipa_is_ready())
  264. return QDF_STATUS_SUCCESS;
  265. if (!qdf_mem_smmu_s1_enabled(soc->osdev))
  266. return QDF_STATUS_SUCCESS;
  267. pdev_id = pdev->pdev_id;
  268. rx_pool = &soc->rx_desc_buf[pdev_id];
  269. dp_ipa_set_reo_ctx_mapping_lock_required(soc, true);
  270. qdf_spin_lock_bh(&rx_pool->lock);
  271. dp_ipa_rx_buf_smmu_mapping_lock(soc);
  272. for (i = 0; i < rx_pool->pool_size; i++) {
  273. if ((!(rx_pool->array[i].rx_desc.in_use)) ||
  274. rx_pool->array[i].rx_desc.unmapped)
  275. continue;
  276. nbuf = rx_pool->array[i].rx_desc.nbuf;
  277. if (qdf_unlikely(create ==
  278. qdf_nbuf_is_rx_ipa_smmu_map(nbuf))) {
  279. if (create) {
  280. DP_STATS_INC(soc,
  281. rx.err.ipa_smmu_map_dup, 1);
  282. } else {
  283. DP_STATS_INC(soc,
  284. rx.err.ipa_smmu_unmap_dup, 1);
  285. }
  286. continue;
  287. }
  288. qdf_nbuf_set_rx_ipa_smmu_map(nbuf, create);
  289. __dp_ipa_handle_buf_smmu_mapping(soc, nbuf,
  290. rx_pool->buf_size, create);
  291. }
  292. dp_ipa_rx_buf_smmu_mapping_unlock(soc);
  293. qdf_spin_unlock_bh(&rx_pool->lock);
  294. dp_ipa_set_reo_ctx_mapping_lock_required(soc, false);
  295. return QDF_STATUS_SUCCESS;
  296. }
  297. #endif /* RX_DESC_MULTI_PAGE_ALLOC */
  298. static QDF_STATUS dp_ipa_get_shared_mem_info(qdf_device_t osdev,
  299. qdf_shared_mem_t *shared_mem,
  300. void *cpu_addr,
  301. qdf_dma_addr_t dma_addr,
  302. uint32_t size)
  303. {
  304. qdf_dma_addr_t paddr;
  305. int ret;
  306. shared_mem->vaddr = cpu_addr;
  307. qdf_mem_set_dma_size(osdev, &shared_mem->mem_info, size);
  308. *qdf_mem_get_dma_addr_ptr(osdev, &shared_mem->mem_info) = dma_addr;
  309. paddr = qdf_mem_paddr_from_dmaaddr(osdev, dma_addr);
  310. qdf_mem_set_dma_pa(osdev, &shared_mem->mem_info, paddr);
  311. ret = qdf_mem_dma_get_sgtable(osdev->dev, &shared_mem->sgtable,
  312. shared_mem->vaddr, dma_addr, size);
  313. if (ret) {
  314. dp_err("Unable to get DMA sgtable");
  315. return QDF_STATUS_E_NOMEM;
  316. }
  317. qdf_dma_get_sgtable_dma_addr(&shared_mem->sgtable);
  318. return QDF_STATUS_SUCCESS;
  319. }
  320. #ifdef IPA_WDI3_TX_TWO_PIPES
  321. static void dp_ipa_tx_alt_pool_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  322. {
  323. struct dp_ipa_resources *ipa_res;
  324. qdf_nbuf_t nbuf;
  325. int idx;
  326. for (idx = 0; idx < soc->ipa_uc_tx_rsc_alt.alloc_tx_buf_cnt; idx++) {
  327. nbuf = (qdf_nbuf_t)
  328. soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned[idx];
  329. if (!nbuf)
  330. continue;
  331. qdf_nbuf_unmap_single(soc->osdev, nbuf, QDF_DMA_BIDIRECTIONAL);
  332. qdf_mem_dp_tx_skb_cnt_dec();
  333. qdf_mem_dp_tx_skb_dec(qdf_nbuf_get_end_offset(nbuf));
  334. qdf_nbuf_free(nbuf);
  335. soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned[idx] =
  336. (void *)NULL;
  337. }
  338. qdf_mem_free(soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned);
  339. soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned = NULL;
  340. ipa_res = &pdev->ipa_resource;
  341. if (!ipa_res->is_db_ddr_mapped)
  342. iounmap(ipa_res->tx_alt_comp_doorbell_vaddr);
  343. qdf_mem_free_sgtable(&ipa_res->tx_alt_ring.sgtable);
  344. qdf_mem_free_sgtable(&ipa_res->tx_alt_comp_ring.sgtable);
  345. }
  346. static int dp_ipa_tx_alt_pool_attach(struct dp_soc *soc)
  347. {
  348. uint32_t tx_buffer_count;
  349. uint32_t ring_base_align = 8;
  350. qdf_dma_addr_t buffer_paddr;
  351. struct hal_srng *wbm_srng = (struct hal_srng *)
  352. soc->tx_comp_ring[IPA_TX_ALT_COMP_RING_IDX].hal_srng;
  353. struct hal_srng_params srng_params;
  354. uint32_t wbm_sw0_bm_id = soc->wbm_sw0_bm_id;
  355. void *ring_entry;
  356. int num_entries;
  357. qdf_nbuf_t nbuf;
  358. int retval = QDF_STATUS_SUCCESS;
  359. int max_alloc_count = 0;
  360. /*
  361. * Uncomment when dp_ops_cfg.cfg_attach is implemented
  362. * unsigned int uc_tx_buf_sz =
  363. * dp_cfg_ipa_uc_tx_buf_size(pdev->osif_pdev);
  364. */
  365. unsigned int uc_tx_buf_sz = CFG_IPA_UC_TX_BUF_SIZE_DEFAULT;
  366. unsigned int alloc_size = uc_tx_buf_sz + ring_base_align - 1;
  367. hal_get_srng_params(soc->hal_soc,
  368. hal_srng_to_hal_ring_handle(wbm_srng),
  369. &srng_params);
  370. num_entries = srng_params.num_entries;
  371. max_alloc_count =
  372. num_entries - DP_IPA_WAR_WBM2SW_REL_RING_NO_BUF_ENTRIES;
  373. if (max_alloc_count <= 0) {
  374. dp_err("incorrect value for buffer count %u", max_alloc_count);
  375. return -EINVAL;
  376. }
  377. dp_info("requested %d buffers to be posted to wbm ring",
  378. max_alloc_count);
  379. soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned =
  380. qdf_mem_malloc(num_entries *
  381. sizeof(*soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned));
  382. if (!soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned) {
  383. dp_err("IPA WBM Ring Tx buf pool vaddr alloc fail");
  384. return -ENOMEM;
  385. }
  386. hal_srng_access_start_unlocked(soc->hal_soc,
  387. hal_srng_to_hal_ring_handle(wbm_srng));
  388. /*
  389. * Allocate Tx buffers as many as possible.
  390. * Leave DP_IPA_WAR_WBM2SW_REL_RING_NO_BUF_ENTRIES empty
  391. * Populate Tx buffers into WBM2IPA ring
  392. * This initial buffer population will simulate H/W as source ring,
  393. * and update HP
  394. */
  395. for (tx_buffer_count = 0;
  396. tx_buffer_count < max_alloc_count - 1; tx_buffer_count++) {
  397. nbuf = qdf_nbuf_alloc(soc->osdev, alloc_size, 0, 256, FALSE);
  398. if (!nbuf)
  399. break;
  400. ring_entry = hal_srng_dst_get_next_hp(
  401. soc->hal_soc,
  402. hal_srng_to_hal_ring_handle(wbm_srng));
  403. if (!ring_entry) {
  404. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  405. "%s: Failed to get WBM ring entry",
  406. __func__);
  407. qdf_nbuf_free(nbuf);
  408. break;
  409. }
  410. qdf_nbuf_map_single(soc->osdev, nbuf,
  411. QDF_DMA_BIDIRECTIONAL);
  412. buffer_paddr = qdf_nbuf_get_frag_paddr(nbuf, 0);
  413. qdf_mem_dp_tx_skb_cnt_inc();
  414. qdf_mem_dp_tx_skb_inc(qdf_nbuf_get_end_offset(nbuf));
  415. hal_rxdma_buff_addr_info_set(soc->hal_soc, ring_entry,
  416. buffer_paddr, 0,
  417. HAL_WBM_SW4_BM_ID(wbm_sw0_bm_id));
  418. soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned[
  419. tx_buffer_count] = (void *)nbuf;
  420. }
  421. hal_srng_access_end_unlocked(soc->hal_soc,
  422. hal_srng_to_hal_ring_handle(wbm_srng));
  423. soc->ipa_uc_tx_rsc_alt.alloc_tx_buf_cnt = tx_buffer_count;
  424. if (tx_buffer_count) {
  425. dp_info("IPA TX buffer pool2: %d allocated", tx_buffer_count);
  426. } else {
  427. dp_err("Failed to allocate IPA TX buffer pool2");
  428. qdf_mem_free(
  429. soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned);
  430. soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned = NULL;
  431. retval = -ENOMEM;
  432. }
  433. return retval;
  434. }
  435. static QDF_STATUS dp_ipa_tx_alt_ring_get_resource(struct dp_pdev *pdev)
  436. {
  437. struct dp_soc *soc = pdev->soc;
  438. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  439. ipa_res->tx_alt_ring_num_alloc_buffer =
  440. (uint32_t)soc->ipa_uc_tx_rsc_alt.alloc_tx_buf_cnt;
  441. dp_ipa_get_shared_mem_info(
  442. soc->osdev, &ipa_res->tx_alt_ring,
  443. soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_base_vaddr,
  444. soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_base_paddr,
  445. soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_size);
  446. dp_ipa_get_shared_mem_info(
  447. soc->osdev, &ipa_res->tx_alt_comp_ring,
  448. soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_base_vaddr,
  449. soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_base_paddr,
  450. soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_size);
  451. if (!qdf_mem_get_dma_addr(soc->osdev,
  452. &ipa_res->tx_alt_comp_ring.mem_info))
  453. return QDF_STATUS_E_FAILURE;
  454. return QDF_STATUS_SUCCESS;
  455. }
  456. static void dp_ipa_tx_alt_ring_resource_setup(struct dp_soc *soc)
  457. {
  458. struct hal_soc *hal_soc = (struct hal_soc *)soc->hal_soc;
  459. struct hal_srng *hal_srng;
  460. struct hal_srng_params srng_params;
  461. unsigned long addr_offset, dev_base_paddr;
  462. /* IPA TCL_DATA Alternative Ring - HAL_SRNG_SW2TCL2 */
  463. hal_srng = (struct hal_srng *)
  464. soc->tcl_data_ring[IPA_TX_ALT_RING_IDX].hal_srng;
  465. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  466. hal_srng_to_hal_ring_handle(hal_srng),
  467. &srng_params);
  468. soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_base_paddr =
  469. srng_params.ring_base_paddr;
  470. soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_base_vaddr =
  471. srng_params.ring_base_vaddr;
  472. soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_size =
  473. (srng_params.num_entries * srng_params.entry_size) << 2;
  474. /*
  475. * For the register backed memory addresses, use the scn->mem_pa to
  476. * calculate the physical address of the shadow registers
  477. */
  478. dev_base_paddr =
  479. (unsigned long)
  480. ((struct hif_softc *)(hal_soc->hif_handle))->mem_pa;
  481. addr_offset = (unsigned long)(hal_srng->u.src_ring.hp_addr) -
  482. (unsigned long)(hal_soc->dev_base_addr);
  483. soc->ipa_uc_tx_rsc_alt.ipa_tcl_hp_paddr =
  484. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  485. dp_info("IPA TCL_DATA Alt Ring addr_offset=%x, dev_base_paddr=%x, hp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  486. (unsigned int)addr_offset,
  487. (unsigned int)dev_base_paddr,
  488. (unsigned int)(soc->ipa_uc_tx_rsc_alt.ipa_tcl_hp_paddr),
  489. (void *)soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_base_paddr,
  490. (void *)soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_base_vaddr,
  491. srng_params.num_entries,
  492. soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_size);
  493. /* IPA TX Alternative COMP Ring - HAL_SRNG_WBM2SW4_RELEASE */
  494. hal_srng = (struct hal_srng *)
  495. soc->tx_comp_ring[IPA_TX_ALT_COMP_RING_IDX].hal_srng;
  496. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  497. hal_srng_to_hal_ring_handle(hal_srng),
  498. &srng_params);
  499. soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_base_paddr =
  500. srng_params.ring_base_paddr;
  501. soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_base_vaddr =
  502. srng_params.ring_base_vaddr;
  503. soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_size =
  504. (srng_params.num_entries * srng_params.entry_size) << 2;
  505. soc->ipa_uc_tx_rsc_alt.ipa_wbm_hp_shadow_paddr =
  506. hal_srng_get_hp_addr(hal_soc_to_hal_soc_handle(hal_soc),
  507. hal_srng_to_hal_ring_handle(hal_srng));
  508. addr_offset = (unsigned long)(hal_srng->u.dst_ring.tp_addr) -
  509. (unsigned long)(hal_soc->dev_base_addr);
  510. soc->ipa_uc_tx_rsc_alt.ipa_wbm_tp_paddr =
  511. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  512. dp_info("IPA TX Alt COMP Ring addr_offset=%x, dev_base_paddr=%x, ipa_wbm_tp_paddr=%x paddr=%pK vaddr=0%pK size= %u(%u bytes)",
  513. (unsigned int)addr_offset,
  514. (unsigned int)dev_base_paddr,
  515. (unsigned int)(soc->ipa_uc_tx_rsc_alt.ipa_wbm_tp_paddr),
  516. (void *)soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_base_paddr,
  517. (void *)soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_base_vaddr,
  518. srng_params.num_entries,
  519. soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_size);
  520. }
  521. static void dp_ipa_map_ring_doorbell_paddr(struct dp_pdev *pdev)
  522. {
  523. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  524. uint32_t rx_ready_doorbell_dmaaddr;
  525. uint32_t tx_comp_doorbell_dmaaddr;
  526. struct dp_soc *soc = pdev->soc;
  527. int ret = 0;
  528. if (ipa_res->is_db_ddr_mapped)
  529. ipa_res->tx_comp_doorbell_vaddr =
  530. phys_to_virt(ipa_res->tx_comp_doorbell_paddr);
  531. else
  532. ipa_res->tx_comp_doorbell_vaddr =
  533. ioremap(ipa_res->tx_comp_doorbell_paddr, 4);
  534. if (qdf_mem_smmu_s1_enabled(soc->osdev)) {
  535. ret = pld_smmu_map(soc->osdev->dev,
  536. ipa_res->tx_comp_doorbell_paddr,
  537. &tx_comp_doorbell_dmaaddr,
  538. sizeof(uint32_t));
  539. ipa_res->tx_comp_doorbell_paddr = tx_comp_doorbell_dmaaddr;
  540. qdf_assert_always(!ret);
  541. ret = pld_smmu_map(soc->osdev->dev,
  542. ipa_res->rx_ready_doorbell_paddr,
  543. &rx_ready_doorbell_dmaaddr,
  544. sizeof(uint32_t));
  545. ipa_res->rx_ready_doorbell_paddr = rx_ready_doorbell_dmaaddr;
  546. qdf_assert_always(!ret);
  547. }
  548. /* Setup for alternative TX pipe */
  549. if (!ipa_res->tx_alt_comp_doorbell_paddr)
  550. return;
  551. if (ipa_res->is_db_ddr_mapped)
  552. ipa_res->tx_alt_comp_doorbell_vaddr =
  553. phys_to_virt(ipa_res->tx_alt_comp_doorbell_paddr);
  554. else
  555. ipa_res->tx_alt_comp_doorbell_vaddr =
  556. ioremap(ipa_res->tx_alt_comp_doorbell_paddr, 4);
  557. if (qdf_mem_smmu_s1_enabled(soc->osdev)) {
  558. ret = pld_smmu_map(soc->osdev->dev,
  559. ipa_res->tx_alt_comp_doorbell_paddr,
  560. &tx_comp_doorbell_dmaaddr,
  561. sizeof(uint32_t));
  562. ipa_res->tx_alt_comp_doorbell_paddr = tx_comp_doorbell_dmaaddr;
  563. qdf_assert_always(!ret);
  564. }
  565. }
  566. static void dp_ipa_unmap_ring_doorbell_paddr(struct dp_pdev *pdev)
  567. {
  568. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  569. struct dp_soc *soc = pdev->soc;
  570. int ret = 0;
  571. if (!qdf_mem_smmu_s1_enabled(soc->osdev))
  572. return;
  573. /* Unmap must be in reverse order of map */
  574. if (ipa_res->tx_alt_comp_doorbell_paddr) {
  575. ret = pld_smmu_unmap(soc->osdev->dev,
  576. ipa_res->tx_alt_comp_doorbell_paddr,
  577. sizeof(uint32_t));
  578. qdf_assert_always(!ret);
  579. }
  580. ret = pld_smmu_unmap(soc->osdev->dev,
  581. ipa_res->rx_ready_doorbell_paddr,
  582. sizeof(uint32_t));
  583. qdf_assert_always(!ret);
  584. ret = pld_smmu_unmap(soc->osdev->dev,
  585. ipa_res->tx_comp_doorbell_paddr,
  586. sizeof(uint32_t));
  587. qdf_assert_always(!ret);
  588. }
  589. static QDF_STATUS dp_ipa_tx_alt_buf_smmu_mapping(struct dp_soc *soc,
  590. struct dp_pdev *pdev,
  591. bool create)
  592. {
  593. QDF_STATUS ret = QDF_STATUS_SUCCESS;
  594. struct ipa_dp_tx_rsc *rsc;
  595. uint32_t tx_buffer_cnt;
  596. uint32_t buf_len;
  597. qdf_nbuf_t nbuf;
  598. uint32_t index;
  599. if (!ipa_is_ready()) {
  600. dp_info("IPA is not READY");
  601. return QDF_STATUS_SUCCESS;
  602. }
  603. rsc = &soc->ipa_uc_tx_rsc_alt;
  604. tx_buffer_cnt = rsc->alloc_tx_buf_cnt;
  605. for (index = 0; index < tx_buffer_cnt; index++) {
  606. nbuf = (qdf_nbuf_t)rsc->tx_buf_pool_vaddr_unaligned[index];
  607. if (!nbuf)
  608. continue;
  609. buf_len = qdf_nbuf_get_data_len(nbuf);
  610. ret = __dp_ipa_handle_buf_smmu_mapping(
  611. soc, nbuf, buf_len, create);
  612. }
  613. return ret;
  614. }
  615. static void dp_ipa_wdi_tx_alt_pipe_params(struct dp_soc *soc,
  616. struct dp_ipa_resources *ipa_res,
  617. qdf_ipa_wdi_pipe_setup_info_t *tx)
  618. {
  619. struct tcl_data_cmd *tcl_desc_ptr;
  620. uint8_t *desc_addr;
  621. uint32_t desc_size;
  622. QDF_IPA_WDI_SETUP_INFO_CLIENT(tx) = IPA_CLIENT_WLAN2_CONS1;
  623. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(tx) =
  624. qdf_mem_get_dma_addr(soc->osdev,
  625. &ipa_res->tx_alt_comp_ring.mem_info);
  626. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(tx) =
  627. qdf_mem_get_dma_size(soc->osdev,
  628. &ipa_res->tx_alt_comp_ring.mem_info);
  629. /* WBM Tail Pointer Address */
  630. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx) =
  631. soc->ipa_uc_tx_rsc_alt.ipa_wbm_tp_paddr;
  632. QDF_IPA_WDI_SETUP_INFO_IS_TXR_RN_DB_PCIE_ADDR(tx) = true;
  633. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(tx) =
  634. qdf_mem_get_dma_addr(soc->osdev,
  635. &ipa_res->tx_alt_ring.mem_info);
  636. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(tx) =
  637. qdf_mem_get_dma_size(soc->osdev,
  638. &ipa_res->tx_alt_ring.mem_info);
  639. /* TCL Head Pointer Address */
  640. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx) =
  641. soc->ipa_uc_tx_rsc_alt.ipa_tcl_hp_paddr;
  642. QDF_IPA_WDI_SETUP_INFO_IS_EVT_RN_DB_PCIE_ADDR(tx) = true;
  643. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(tx) =
  644. ipa_res->tx_alt_ring_num_alloc_buffer;
  645. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(tx) = 0;
  646. /* Preprogram TCL descriptor */
  647. desc_addr =
  648. (uint8_t *)QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx);
  649. desc_size = sizeof(struct tcl_data_cmd);
  650. HAL_TX_DESC_SET_TLV_HDR(desc_addr, HAL_TX_TCL_DATA_TAG, desc_size);
  651. tcl_desc_ptr = (struct tcl_data_cmd *)
  652. (QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx) + 1);
  653. tcl_desc_ptr->buf_addr_info.return_buffer_manager =
  654. HAL_WBM_SW4_BM_ID(soc->wbm_sw0_bm_id);
  655. tcl_desc_ptr->addrx_en = 1; /* Address X search enable in ASE */
  656. tcl_desc_ptr->addry_en = 1; /* Address X search enable in ASE */
  657. tcl_desc_ptr->encap_type = HAL_TX_ENCAP_TYPE_ETHERNET;
  658. tcl_desc_ptr->packet_offset = 0; /* padding for alignment */
  659. }
  660. static void
  661. dp_ipa_wdi_tx_alt_pipe_smmu_params(struct dp_soc *soc,
  662. struct dp_ipa_resources *ipa_res,
  663. qdf_ipa_wdi_pipe_setup_info_smmu_t *tx_smmu)
  664. {
  665. struct tcl_data_cmd *tcl_desc_ptr;
  666. uint8_t *desc_addr;
  667. uint32_t desc_size;
  668. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(tx_smmu) = IPA_CLIENT_WLAN2_CONS1;
  669. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_BASE(tx_smmu),
  670. &ipa_res->tx_alt_comp_ring.sgtable,
  671. sizeof(sgtable_t));
  672. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_SIZE(tx_smmu) =
  673. qdf_mem_get_dma_size(soc->osdev,
  674. &ipa_res->tx_alt_comp_ring.mem_info);
  675. /* WBM Tail Pointer Address */
  676. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_DOORBELL_PA(tx_smmu) =
  677. soc->ipa_uc_tx_rsc_alt.ipa_wbm_tp_paddr;
  678. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_TXR_RN_DB_PCIE_ADDR(tx_smmu) = true;
  679. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_BASE(tx_smmu),
  680. &ipa_res->tx_alt_ring.sgtable,
  681. sizeof(sgtable_t));
  682. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_SIZE(tx_smmu) =
  683. qdf_mem_get_dma_size(soc->osdev,
  684. &ipa_res->tx_alt_ring.mem_info);
  685. /* TCL Head Pointer Address */
  686. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_DOORBELL_PA(tx_smmu) =
  687. soc->ipa_uc_tx_rsc_alt.ipa_tcl_hp_paddr;
  688. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_EVT_RN_DB_PCIE_ADDR(tx_smmu) = true;
  689. QDF_IPA_WDI_SETUP_INFO_SMMU_NUM_PKT_BUFFERS(tx_smmu) =
  690. ipa_res->tx_alt_ring_num_alloc_buffer;
  691. QDF_IPA_WDI_SETUP_INFO_SMMU_PKT_OFFSET(tx_smmu) = 0;
  692. /* Preprogram TCL descriptor */
  693. desc_addr = (uint8_t *)QDF_IPA_WDI_SETUP_INFO_SMMU_DESC_FORMAT_TEMPLATE(
  694. tx_smmu);
  695. desc_size = sizeof(struct tcl_data_cmd);
  696. HAL_TX_DESC_SET_TLV_HDR(desc_addr, HAL_TX_TCL_DATA_TAG, desc_size);
  697. tcl_desc_ptr = (struct tcl_data_cmd *)
  698. (QDF_IPA_WDI_SETUP_INFO_SMMU_DESC_FORMAT_TEMPLATE(tx_smmu) + 1);
  699. tcl_desc_ptr->buf_addr_info.return_buffer_manager =
  700. HAL_WBM_SW4_BM_ID(soc->wbm_sw0_bm_id);
  701. tcl_desc_ptr->addrx_en = 1; /* Address X search enable in ASE */
  702. tcl_desc_ptr->addry_en = 1; /* Address Y search enable in ASE */
  703. tcl_desc_ptr->encap_type = HAL_TX_ENCAP_TYPE_ETHERNET;
  704. tcl_desc_ptr->packet_offset = 0; /* padding for alignment */
  705. }
  706. static void dp_ipa_setup_tx_alt_pipe(struct dp_soc *soc,
  707. struct dp_ipa_resources *res,
  708. qdf_ipa_wdi_conn_in_params_t *in)
  709. {
  710. qdf_ipa_wdi_pipe_setup_info_smmu_t *tx_smmu = NULL;
  711. qdf_ipa_wdi_pipe_setup_info_t *tx = NULL;
  712. qdf_ipa_ep_cfg_t *tx_cfg;
  713. QDF_IPA_WDI_CONN_IN_PARAMS_IS_TX1_USED(in) = true;
  714. if (qdf_mem_smmu_s1_enabled(soc->osdev)) {
  715. tx_smmu = &QDF_IPA_WDI_CONN_IN_PARAMS_TX_ALT_PIPE_SMMU(in);
  716. tx_cfg = &QDF_IPA_WDI_SETUP_INFO_SMMU_EP_CFG(tx_smmu);
  717. dp_ipa_wdi_tx_alt_pipe_smmu_params(soc, res, tx_smmu);
  718. } else {
  719. tx = &QDF_IPA_WDI_CONN_IN_PARAMS_TX_ALT_PIPE(in);
  720. tx_cfg = &QDF_IPA_WDI_SETUP_INFO_SMMU_EP_CFG(tx);
  721. dp_ipa_wdi_tx_alt_pipe_params(soc, res, tx);
  722. }
  723. QDF_IPA_EP_CFG_NAT_EN(tx_cfg) = IPA_BYPASS_NAT;
  724. QDF_IPA_EP_CFG_HDR_LEN(tx_cfg) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  725. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE_VALID(tx_cfg) = 0;
  726. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE(tx_cfg) = 0;
  727. QDF_IPA_EP_CFG_HDR_ADDITIONAL_CONST_LEN(tx_cfg) = 0;
  728. QDF_IPA_EP_CFG_MODE(tx_cfg) = IPA_BASIC;
  729. QDF_IPA_EP_CFG_HDR_LITTLE_ENDIAN(tx_cfg) = true;
  730. }
  731. static void dp_ipa_set_pipe_db(struct dp_ipa_resources *res,
  732. qdf_ipa_wdi_conn_out_params_t *out)
  733. {
  734. res->tx_comp_doorbell_paddr =
  735. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(out);
  736. res->rx_ready_doorbell_paddr =
  737. QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(out);
  738. res->tx_alt_comp_doorbell_paddr =
  739. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_ALT_DB_PA(out);
  740. }
  741. static void dp_ipa_setup_iface_session_id(qdf_ipa_wdi_reg_intf_in_params_t *in,
  742. uint8_t session_id)
  743. {
  744. bool is_2g_iface = session_id & IPA_SESSION_ID_SHIFT;
  745. session_id = session_id >> IPA_SESSION_ID_SHIFT;
  746. dp_debug("session_id %u is_2g_iface %d", session_id, is_2g_iface);
  747. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA(in) = htonl(session_id << 16);
  748. QDF_IPA_WDI_REG_INTF_IN_PARAMS_IS_TX1_USED(in) = is_2g_iface;
  749. }
  750. static void dp_ipa_tx_comp_ring_init_hp(struct dp_soc *soc,
  751. struct dp_ipa_resources *res)
  752. {
  753. struct hal_srng *wbm_srng;
  754. /* Init first TX comp ring */
  755. wbm_srng = (struct hal_srng *)
  756. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  757. hal_srng_dst_init_hp(soc->hal_soc, wbm_srng,
  758. res->tx_comp_doorbell_vaddr);
  759. /* Init the alternate TX comp ring */
  760. wbm_srng = (struct hal_srng *)
  761. soc->tx_comp_ring[IPA_TX_ALT_COMP_RING_IDX].hal_srng;
  762. hal_srng_dst_init_hp(soc->hal_soc, wbm_srng,
  763. res->tx_alt_comp_doorbell_vaddr);
  764. }
  765. static void dp_ipa_set_tx_doorbell_paddr(struct dp_soc *soc,
  766. struct dp_ipa_resources *ipa_res)
  767. {
  768. struct hal_srng *wbm_srng;
  769. wbm_srng = (struct hal_srng *)
  770. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  771. hal_srng_dst_set_hp_paddr_confirm(wbm_srng,
  772. ipa_res->tx_comp_doorbell_paddr);
  773. dp_info("paddr %pK vaddr %pK",
  774. (void *)ipa_res->tx_comp_doorbell_paddr,
  775. (void *)ipa_res->tx_comp_doorbell_vaddr);
  776. /* Setup for alternative TX comp ring */
  777. wbm_srng = (struct hal_srng *)
  778. soc->tx_comp_ring[IPA_TX_ALT_COMP_RING_IDX].hal_srng;
  779. hal_srng_dst_set_hp_paddr_confirm(wbm_srng,
  780. ipa_res->tx_alt_comp_doorbell_paddr);
  781. dp_info("paddr %pK vaddr %pK",
  782. (void *)ipa_res->tx_alt_comp_doorbell_paddr,
  783. (void *)ipa_res->tx_alt_comp_doorbell_vaddr);
  784. }
  785. #ifdef IPA_SET_RESET_TX_DB_PA
  786. static QDF_STATUS dp_ipa_reset_tx_doorbell_pa(struct dp_soc *soc,
  787. struct dp_ipa_resources *ipa_res)
  788. {
  789. hal_ring_handle_t wbm_srng;
  790. qdf_dma_addr_t hp_addr;
  791. wbm_srng = soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  792. if (!wbm_srng)
  793. return QDF_STATUS_E_FAILURE;
  794. hp_addr = soc->ipa_uc_tx_rsc.ipa_wbm_hp_shadow_paddr;
  795. hal_srng_dst_set_hp_paddr_confirm((struct hal_srng *)wbm_srng, hp_addr);
  796. dp_info("Reset WBM HP addr paddr: %pK", (void *)hp_addr);
  797. /* Reset alternative TX comp ring */
  798. wbm_srng = soc->tx_comp_ring[IPA_TX_ALT_COMP_RING_IDX].hal_srng;
  799. if (!wbm_srng)
  800. return QDF_STATUS_E_FAILURE;
  801. hp_addr = soc->ipa_uc_tx_rsc_alt.ipa_wbm_hp_shadow_paddr;
  802. hal_srng_dst_set_hp_paddr_confirm((struct hal_srng *)wbm_srng, hp_addr);
  803. dp_info("Reset WBM HP addr paddr: %pK", (void *)hp_addr);
  804. return QDF_STATUS_SUCCESS;
  805. }
  806. #endif /* IPA_SET_RESET_TX_DB_PA */
  807. #else /* !IPA_WDI3_TX_TWO_PIPES */
  808. static inline
  809. void dp_ipa_tx_alt_pool_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  810. {
  811. }
  812. static inline void dp_ipa_tx_alt_ring_resource_setup(struct dp_soc *soc)
  813. {
  814. }
  815. static inline int dp_ipa_tx_alt_pool_attach(struct dp_soc *soc)
  816. {
  817. return 0;
  818. }
  819. static inline QDF_STATUS dp_ipa_tx_alt_ring_get_resource(struct dp_pdev *pdev)
  820. {
  821. return QDF_STATUS_SUCCESS;
  822. }
  823. static void dp_ipa_map_ring_doorbell_paddr(struct dp_pdev *pdev)
  824. {
  825. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  826. uint32_t rx_ready_doorbell_dmaaddr;
  827. uint32_t tx_comp_doorbell_dmaaddr;
  828. struct dp_soc *soc = pdev->soc;
  829. int ret = 0;
  830. if (ipa_res->is_db_ddr_mapped)
  831. ipa_res->tx_comp_doorbell_vaddr =
  832. phys_to_virt(ipa_res->tx_comp_doorbell_paddr);
  833. else
  834. ipa_res->tx_comp_doorbell_vaddr =
  835. ioremap(ipa_res->tx_comp_doorbell_paddr, 4);
  836. if (qdf_mem_smmu_s1_enabled(soc->osdev)) {
  837. ret = pld_smmu_map(soc->osdev->dev,
  838. ipa_res->tx_comp_doorbell_paddr,
  839. &tx_comp_doorbell_dmaaddr,
  840. sizeof(uint32_t));
  841. ipa_res->tx_comp_doorbell_paddr = tx_comp_doorbell_dmaaddr;
  842. qdf_assert_always(!ret);
  843. ret = pld_smmu_map(soc->osdev->dev,
  844. ipa_res->rx_ready_doorbell_paddr,
  845. &rx_ready_doorbell_dmaaddr,
  846. sizeof(uint32_t));
  847. ipa_res->rx_ready_doorbell_paddr = rx_ready_doorbell_dmaaddr;
  848. qdf_assert_always(!ret);
  849. }
  850. }
  851. static inline void dp_ipa_unmap_ring_doorbell_paddr(struct dp_pdev *pdev)
  852. {
  853. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  854. struct dp_soc *soc = pdev->soc;
  855. int ret = 0;
  856. if (!qdf_mem_smmu_s1_enabled(soc->osdev))
  857. return;
  858. ret = pld_smmu_unmap(soc->osdev->dev,
  859. ipa_res->rx_ready_doorbell_paddr,
  860. sizeof(uint32_t));
  861. qdf_assert_always(!ret);
  862. ret = pld_smmu_unmap(soc->osdev->dev,
  863. ipa_res->tx_comp_doorbell_paddr,
  864. sizeof(uint32_t));
  865. qdf_assert_always(!ret);
  866. }
  867. static inline QDF_STATUS dp_ipa_tx_alt_buf_smmu_mapping(struct dp_soc *soc,
  868. struct dp_pdev *pdev,
  869. bool create)
  870. {
  871. return QDF_STATUS_SUCCESS;
  872. }
  873. static inline
  874. void dp_ipa_setup_tx_alt_pipe(struct dp_soc *soc, struct dp_ipa_resources *res,
  875. qdf_ipa_wdi_conn_in_params_t *in)
  876. {
  877. }
  878. static void dp_ipa_set_pipe_db(struct dp_ipa_resources *res,
  879. qdf_ipa_wdi_conn_out_params_t *out)
  880. {
  881. res->tx_comp_doorbell_paddr =
  882. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(out);
  883. res->rx_ready_doorbell_paddr =
  884. QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(out);
  885. }
  886. static void dp_ipa_setup_iface_session_id(qdf_ipa_wdi_reg_intf_in_params_t *in,
  887. uint8_t session_id)
  888. {
  889. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA(in) = htonl(session_id << 16);
  890. }
  891. static inline void dp_ipa_tx_comp_ring_init_hp(struct dp_soc *soc,
  892. struct dp_ipa_resources *res)
  893. {
  894. struct hal_srng *wbm_srng = (struct hal_srng *)
  895. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  896. hal_srng_dst_init_hp(soc->hal_soc, wbm_srng,
  897. res->tx_comp_doorbell_vaddr);
  898. }
  899. static void dp_ipa_set_tx_doorbell_paddr(struct dp_soc *soc,
  900. struct dp_ipa_resources *ipa_res)
  901. {
  902. struct hal_srng *wbm_srng = (struct hal_srng *)
  903. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  904. hal_srng_dst_set_hp_paddr_confirm(wbm_srng,
  905. ipa_res->tx_comp_doorbell_paddr);
  906. dp_info("paddr %pK vaddr %pK",
  907. (void *)ipa_res->tx_comp_doorbell_paddr,
  908. (void *)ipa_res->tx_comp_doorbell_vaddr);
  909. }
  910. #ifdef IPA_SET_RESET_TX_DB_PA
  911. static QDF_STATUS dp_ipa_reset_tx_doorbell_pa(struct dp_soc *soc,
  912. struct dp_ipa_resources *ipa_res)
  913. {
  914. hal_ring_handle_t wbm_srng =
  915. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  916. qdf_dma_addr_t hp_addr;
  917. if (!wbm_srng)
  918. return QDF_STATUS_E_FAILURE;
  919. hp_addr = soc->ipa_uc_tx_rsc.ipa_wbm_hp_shadow_paddr;
  920. hal_srng_dst_set_hp_paddr_confirm((struct hal_srng *)wbm_srng, hp_addr);
  921. dp_info("Reset WBM HP addr paddr: %pK", (void *)hp_addr);
  922. return QDF_STATUS_SUCCESS;
  923. }
  924. #endif /* IPA_SET_RESET_TX_DB_PA */
  925. #endif /* IPA_WDI3_TX_TWO_PIPES */
  926. /**
  927. * dp_tx_ipa_uc_detach - Free autonomy TX resources
  928. * @soc: data path instance
  929. * @pdev: core txrx pdev context
  930. *
  931. * Free allocated TX buffers with WBM SRNG
  932. *
  933. * Return: none
  934. */
  935. static void dp_tx_ipa_uc_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  936. {
  937. int idx;
  938. qdf_nbuf_t nbuf;
  939. struct dp_ipa_resources *ipa_res;
  940. for (idx = 0; idx < soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt; idx++) {
  941. nbuf = (qdf_nbuf_t)
  942. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[idx];
  943. if (!nbuf)
  944. continue;
  945. qdf_nbuf_unmap_single(soc->osdev, nbuf, QDF_DMA_BIDIRECTIONAL);
  946. qdf_mem_dp_tx_skb_cnt_dec();
  947. qdf_mem_dp_tx_skb_dec(qdf_nbuf_get_end_offset(nbuf));
  948. qdf_nbuf_free(nbuf);
  949. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[idx] =
  950. (void *)NULL;
  951. }
  952. qdf_mem_free(soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned);
  953. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned = NULL;
  954. ipa_res = &pdev->ipa_resource;
  955. qdf_mem_free_sgtable(&ipa_res->tx_ring.sgtable);
  956. qdf_mem_free_sgtable(&ipa_res->tx_comp_ring.sgtable);
  957. }
  958. /**
  959. * dp_rx_ipa_uc_detach - free autonomy RX resources
  960. * @soc: data path instance
  961. * @pdev: core txrx pdev context
  962. *
  963. * This function will detach DP RX into main device context
  964. * will free DP Rx resources.
  965. *
  966. * Return: none
  967. */
  968. static void dp_rx_ipa_uc_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  969. {
  970. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  971. qdf_mem_free_sgtable(&ipa_res->rx_rdy_ring.sgtable);
  972. qdf_mem_free_sgtable(&ipa_res->rx_refill_ring.sgtable);
  973. }
  974. int dp_ipa_uc_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  975. {
  976. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  977. return QDF_STATUS_SUCCESS;
  978. /* TX resource detach */
  979. dp_tx_ipa_uc_detach(soc, pdev);
  980. /* Cleanup 2nd TX pipe resources */
  981. dp_ipa_tx_alt_pool_detach(soc, pdev);
  982. /* RX resource detach */
  983. dp_rx_ipa_uc_detach(soc, pdev);
  984. return QDF_STATUS_SUCCESS; /* success */
  985. }
  986. /**
  987. * dp_tx_ipa_uc_attach - Allocate autonomy TX resources
  988. * @soc: data path instance
  989. * @pdev: Physical device handle
  990. *
  991. * Allocate TX buffer from non-cacheable memory
  992. * Attache allocated TX buffers with WBM SRNG
  993. *
  994. * Return: int
  995. */
  996. static int dp_tx_ipa_uc_attach(struct dp_soc *soc, struct dp_pdev *pdev)
  997. {
  998. uint32_t tx_buffer_count;
  999. uint32_t ring_base_align = 8;
  1000. qdf_dma_addr_t buffer_paddr;
  1001. struct hal_srng *wbm_srng = (struct hal_srng *)
  1002. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  1003. struct hal_srng_params srng_params;
  1004. void *ring_entry;
  1005. int num_entries;
  1006. qdf_nbuf_t nbuf;
  1007. int retval = QDF_STATUS_SUCCESS;
  1008. int max_alloc_count = 0;
  1009. /*
  1010. * Uncomment when dp_ops_cfg.cfg_attach is implemented
  1011. * unsigned int uc_tx_buf_sz =
  1012. * dp_cfg_ipa_uc_tx_buf_size(pdev->osif_pdev);
  1013. */
  1014. unsigned int uc_tx_buf_sz = CFG_IPA_UC_TX_BUF_SIZE_DEFAULT;
  1015. unsigned int alloc_size = uc_tx_buf_sz + ring_base_align - 1;
  1016. hal_get_srng_params(soc->hal_soc, hal_srng_to_hal_ring_handle(wbm_srng),
  1017. &srng_params);
  1018. num_entries = srng_params.num_entries;
  1019. max_alloc_count =
  1020. num_entries - DP_IPA_WAR_WBM2SW_REL_RING_NO_BUF_ENTRIES;
  1021. if (max_alloc_count <= 0) {
  1022. dp_err("incorrect value for buffer count %u", max_alloc_count);
  1023. return -EINVAL;
  1024. }
  1025. dp_info("requested %d buffers to be posted to wbm ring",
  1026. max_alloc_count);
  1027. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned =
  1028. qdf_mem_malloc(num_entries *
  1029. sizeof(*soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned));
  1030. if (!soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned) {
  1031. dp_err("IPA WBM Ring Tx buf pool vaddr alloc fail");
  1032. return -ENOMEM;
  1033. }
  1034. hal_srng_access_start_unlocked(soc->hal_soc,
  1035. hal_srng_to_hal_ring_handle(wbm_srng));
  1036. /*
  1037. * Allocate Tx buffers as many as possible.
  1038. * Leave DP_IPA_WAR_WBM2SW_REL_RING_NO_BUF_ENTRIES empty
  1039. * Populate Tx buffers into WBM2IPA ring
  1040. * This initial buffer population will simulate H/W as source ring,
  1041. * and update HP
  1042. */
  1043. for (tx_buffer_count = 0;
  1044. tx_buffer_count < max_alloc_count - 1; tx_buffer_count++) {
  1045. nbuf = qdf_nbuf_alloc(soc->osdev, alloc_size, 0, 256, FALSE);
  1046. if (!nbuf)
  1047. break;
  1048. ring_entry = hal_srng_dst_get_next_hp(soc->hal_soc,
  1049. hal_srng_to_hal_ring_handle(wbm_srng));
  1050. if (!ring_entry) {
  1051. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1052. "%s: Failed to get WBM ring entry",
  1053. __func__);
  1054. qdf_nbuf_free(nbuf);
  1055. break;
  1056. }
  1057. qdf_nbuf_map_single(soc->osdev, nbuf,
  1058. QDF_DMA_BIDIRECTIONAL);
  1059. buffer_paddr = qdf_nbuf_get_frag_paddr(nbuf, 0);
  1060. qdf_mem_dp_tx_skb_cnt_inc();
  1061. qdf_mem_dp_tx_skb_inc(qdf_nbuf_get_end_offset(nbuf));
  1062. /*
  1063. * TODO - KIWI code can directly call the be handler
  1064. * instead of hal soc ops.
  1065. */
  1066. hal_rxdma_buff_addr_info_set(soc->hal_soc, ring_entry,
  1067. buffer_paddr, 0,
  1068. (IPA_TCL_DATA_RING_IDX +
  1069. soc->wbm_sw0_bm_id));
  1070. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[tx_buffer_count]
  1071. = (void *)nbuf;
  1072. }
  1073. hal_srng_access_end_unlocked(soc->hal_soc,
  1074. hal_srng_to_hal_ring_handle(wbm_srng));
  1075. soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt = tx_buffer_count;
  1076. if (tx_buffer_count) {
  1077. dp_info("IPA WDI TX buffer: %d allocated", tx_buffer_count);
  1078. } else {
  1079. dp_err("No IPA WDI TX buffer allocated!");
  1080. qdf_mem_free(soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned);
  1081. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned = NULL;
  1082. retval = -ENOMEM;
  1083. }
  1084. return retval;
  1085. }
  1086. /**
  1087. * dp_rx_ipa_uc_attach - Allocate autonomy RX resources
  1088. * @soc: data path instance
  1089. * @pdev: core txrx pdev context
  1090. *
  1091. * This function will attach a DP RX instance into the main
  1092. * device (SOC) context.
  1093. *
  1094. * Return: QDF_STATUS_SUCCESS: success
  1095. * QDF_STATUS_E_RESOURCES: Error return
  1096. */
  1097. static int dp_rx_ipa_uc_attach(struct dp_soc *soc, struct dp_pdev *pdev)
  1098. {
  1099. return QDF_STATUS_SUCCESS;
  1100. }
  1101. int dp_ipa_uc_attach(struct dp_soc *soc, struct dp_pdev *pdev)
  1102. {
  1103. int error;
  1104. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1105. return QDF_STATUS_SUCCESS;
  1106. /* TX resource attach */
  1107. error = dp_tx_ipa_uc_attach(soc, pdev);
  1108. if (error) {
  1109. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1110. "%s: DP IPA UC TX attach fail code %d",
  1111. __func__, error);
  1112. return error;
  1113. }
  1114. /* Setup 2nd TX pipe */
  1115. error = dp_ipa_tx_alt_pool_attach(soc);
  1116. if (error) {
  1117. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1118. "%s: DP IPA TX pool2 attach fail code %d",
  1119. __func__, error);
  1120. dp_tx_ipa_uc_detach(soc, pdev);
  1121. return error;
  1122. }
  1123. /* RX resource attach */
  1124. error = dp_rx_ipa_uc_attach(soc, pdev);
  1125. if (error) {
  1126. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1127. "%s: DP IPA UC RX attach fail code %d",
  1128. __func__, error);
  1129. dp_ipa_tx_alt_pool_detach(soc, pdev);
  1130. dp_tx_ipa_uc_detach(soc, pdev);
  1131. return error;
  1132. }
  1133. return QDF_STATUS_SUCCESS; /* success */
  1134. }
  1135. /*
  1136. * dp_ipa_ring_resource_setup() - setup IPA ring resources
  1137. * @soc: data path SoC handle
  1138. *
  1139. * Return: none
  1140. */
  1141. int dp_ipa_ring_resource_setup(struct dp_soc *soc,
  1142. struct dp_pdev *pdev)
  1143. {
  1144. struct hal_soc *hal_soc = (struct hal_soc *)soc->hal_soc;
  1145. struct hal_srng *hal_srng;
  1146. struct hal_srng_params srng_params;
  1147. qdf_dma_addr_t hp_addr;
  1148. unsigned long addr_offset, dev_base_paddr;
  1149. uint32_t ix0;
  1150. uint8_t ix0_map[8];
  1151. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1152. return QDF_STATUS_SUCCESS;
  1153. /* IPA TCL_DATA Ring - HAL_SRNG_SW2TCL3 */
  1154. hal_srng = (struct hal_srng *)
  1155. soc->tcl_data_ring[IPA_TCL_DATA_RING_IDX].hal_srng;
  1156. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  1157. hal_srng_to_hal_ring_handle(hal_srng),
  1158. &srng_params);
  1159. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_paddr =
  1160. srng_params.ring_base_paddr;
  1161. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_vaddr =
  1162. srng_params.ring_base_vaddr;
  1163. soc->ipa_uc_tx_rsc.ipa_tcl_ring_size =
  1164. (srng_params.num_entries * srng_params.entry_size) << 2;
  1165. /*
  1166. * For the register backed memory addresses, use the scn->mem_pa to
  1167. * calculate the physical address of the shadow registers
  1168. */
  1169. dev_base_paddr =
  1170. (unsigned long)
  1171. ((struct hif_softc *)(hal_soc->hif_handle))->mem_pa;
  1172. addr_offset = (unsigned long)(hal_srng->u.src_ring.hp_addr) -
  1173. (unsigned long)(hal_soc->dev_base_addr);
  1174. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr =
  1175. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  1176. dp_info("IPA TCL_DATA Ring addr_offset=%x, dev_base_paddr=%x, hp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  1177. (unsigned int)addr_offset,
  1178. (unsigned int)dev_base_paddr,
  1179. (unsigned int)(soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr),
  1180. (void *)soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_paddr,
  1181. (void *)soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_vaddr,
  1182. srng_params.num_entries,
  1183. soc->ipa_uc_tx_rsc.ipa_tcl_ring_size);
  1184. /* IPA TX COMP Ring - HAL_SRNG_WBM2SW2_RELEASE */
  1185. hal_srng = (struct hal_srng *)
  1186. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  1187. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  1188. hal_srng_to_hal_ring_handle(hal_srng),
  1189. &srng_params);
  1190. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_paddr =
  1191. srng_params.ring_base_paddr;
  1192. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_vaddr =
  1193. srng_params.ring_base_vaddr;
  1194. soc->ipa_uc_tx_rsc.ipa_wbm_ring_size =
  1195. (srng_params.num_entries * srng_params.entry_size) << 2;
  1196. soc->ipa_uc_tx_rsc.ipa_wbm_hp_shadow_paddr =
  1197. hal_srng_get_hp_addr(hal_soc_to_hal_soc_handle(hal_soc),
  1198. hal_srng_to_hal_ring_handle(hal_srng));
  1199. addr_offset = (unsigned long)(hal_srng->u.dst_ring.tp_addr) -
  1200. (unsigned long)(hal_soc->dev_base_addr);
  1201. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr =
  1202. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  1203. dp_info("IPA TX COMP Ring addr_offset=%x, dev_base_paddr=%x, ipa_wbm_tp_paddr=%x paddr=%pK vaddr=0%pK size= %u(%u bytes)",
  1204. (unsigned int)addr_offset,
  1205. (unsigned int)dev_base_paddr,
  1206. (unsigned int)(soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr),
  1207. (void *)soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_paddr,
  1208. (void *)soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_vaddr,
  1209. srng_params.num_entries,
  1210. soc->ipa_uc_tx_rsc.ipa_wbm_ring_size);
  1211. dp_ipa_tx_alt_ring_resource_setup(soc);
  1212. /* IPA REO_DEST Ring - HAL_SRNG_REO2SW4 */
  1213. hal_srng = (struct hal_srng *)
  1214. soc->reo_dest_ring[IPA_REO_DEST_RING_IDX].hal_srng;
  1215. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  1216. hal_srng_to_hal_ring_handle(hal_srng),
  1217. &srng_params);
  1218. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_paddr =
  1219. srng_params.ring_base_paddr;
  1220. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_vaddr =
  1221. srng_params.ring_base_vaddr;
  1222. soc->ipa_uc_rx_rsc.ipa_reo_ring_size =
  1223. (srng_params.num_entries * srng_params.entry_size) << 2;
  1224. addr_offset = (unsigned long)(hal_srng->u.dst_ring.tp_addr) -
  1225. (unsigned long)(hal_soc->dev_base_addr);
  1226. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr =
  1227. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  1228. dp_info("IPA REO_DEST Ring addr_offset=%x, dev_base_paddr=%x, tp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  1229. (unsigned int)addr_offset,
  1230. (unsigned int)dev_base_paddr,
  1231. (unsigned int)(soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr),
  1232. (void *)soc->ipa_uc_rx_rsc.ipa_reo_ring_base_paddr,
  1233. (void *)soc->ipa_uc_rx_rsc.ipa_reo_ring_base_vaddr,
  1234. srng_params.num_entries,
  1235. soc->ipa_uc_rx_rsc.ipa_reo_ring_size);
  1236. hal_srng = (struct hal_srng *)
  1237. pdev->rx_refill_buf_ring2.hal_srng;
  1238. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  1239. hal_srng_to_hal_ring_handle(hal_srng),
  1240. &srng_params);
  1241. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_paddr =
  1242. srng_params.ring_base_paddr;
  1243. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_vaddr =
  1244. srng_params.ring_base_vaddr;
  1245. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_size =
  1246. (srng_params.num_entries * srng_params.entry_size) << 2;
  1247. hp_addr = hal_srng_get_hp_addr(hal_soc_to_hal_soc_handle(hal_soc),
  1248. hal_srng_to_hal_ring_handle(hal_srng));
  1249. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr =
  1250. qdf_mem_paddr_from_dmaaddr(soc->osdev, hp_addr);
  1251. dp_info("IPA REFILL_BUF Ring hp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  1252. (unsigned int)(soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr),
  1253. (void *)soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_paddr,
  1254. (void *)soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_vaddr,
  1255. srng_params.num_entries,
  1256. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_size);
  1257. /*
  1258. * Set DEST_RING_MAPPING_4 to SW2 as default value for
  1259. * DESTINATION_RING_CTRL_IX_0.
  1260. */
  1261. ix0_map[0] = REO_REMAP_TCL;
  1262. ix0_map[1] = REO_REMAP_SW1;
  1263. ix0_map[2] = REO_REMAP_SW2;
  1264. ix0_map[3] = REO_REMAP_SW3;
  1265. ix0_map[4] = REO_REMAP_SW2;
  1266. ix0_map[5] = REO_REMAP_RELEASE;
  1267. ix0_map[6] = REO_REMAP_FW;
  1268. ix0_map[7] = REO_REMAP_FW;
  1269. ix0 = hal_gen_reo_remap_val(soc->hal_soc, HAL_REO_REMAP_REG_IX0,
  1270. ix0_map);
  1271. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL, NULL, NULL);
  1272. return 0;
  1273. }
  1274. QDF_STATUS dp_ipa_get_resource(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  1275. {
  1276. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1277. struct dp_pdev *pdev =
  1278. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1279. struct dp_ipa_resources *ipa_res;
  1280. if (!pdev) {
  1281. dp_err("Invalid instance");
  1282. return QDF_STATUS_E_FAILURE;
  1283. }
  1284. ipa_res = &pdev->ipa_resource;
  1285. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1286. return QDF_STATUS_SUCCESS;
  1287. ipa_res->tx_num_alloc_buffer =
  1288. (uint32_t)soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt;
  1289. dp_ipa_get_shared_mem_info(soc->osdev, &ipa_res->tx_ring,
  1290. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_vaddr,
  1291. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_paddr,
  1292. soc->ipa_uc_tx_rsc.ipa_tcl_ring_size);
  1293. dp_ipa_get_shared_mem_info(soc->osdev, &ipa_res->tx_comp_ring,
  1294. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_vaddr,
  1295. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_paddr,
  1296. soc->ipa_uc_tx_rsc.ipa_wbm_ring_size);
  1297. dp_ipa_get_shared_mem_info(soc->osdev, &ipa_res->rx_rdy_ring,
  1298. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_vaddr,
  1299. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_paddr,
  1300. soc->ipa_uc_rx_rsc.ipa_reo_ring_size);
  1301. dp_ipa_get_shared_mem_info(
  1302. soc->osdev, &ipa_res->rx_refill_ring,
  1303. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_vaddr,
  1304. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_paddr,
  1305. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_size);
  1306. if (!qdf_mem_get_dma_addr(soc->osdev, &ipa_res->tx_ring.mem_info) ||
  1307. !qdf_mem_get_dma_addr(soc->osdev,
  1308. &ipa_res->tx_comp_ring.mem_info) ||
  1309. !qdf_mem_get_dma_addr(soc->osdev, &ipa_res->rx_rdy_ring.mem_info) ||
  1310. !qdf_mem_get_dma_addr(soc->osdev,
  1311. &ipa_res->rx_refill_ring.mem_info))
  1312. return QDF_STATUS_E_FAILURE;
  1313. if (dp_ipa_tx_alt_ring_get_resource(pdev))
  1314. return QDF_STATUS_E_FAILURE;
  1315. return QDF_STATUS_SUCCESS;
  1316. }
  1317. #ifdef IPA_SET_RESET_TX_DB_PA
  1318. #define DP_IPA_SET_TX_DB_PADDR(soc, ipa_res)
  1319. #else
  1320. #define DP_IPA_SET_TX_DB_PADDR(soc, ipa_res) \
  1321. dp_ipa_set_tx_doorbell_paddr(soc, ipa_res)
  1322. #endif
  1323. QDF_STATUS dp_ipa_set_doorbell_paddr(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  1324. {
  1325. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1326. struct dp_pdev *pdev =
  1327. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1328. struct dp_ipa_resources *ipa_res;
  1329. struct hal_srng *reo_srng = (struct hal_srng *)
  1330. soc->reo_dest_ring[IPA_REO_DEST_RING_IDX].hal_srng;
  1331. if (!pdev) {
  1332. dp_err("Invalid instance");
  1333. return QDF_STATUS_E_FAILURE;
  1334. }
  1335. ipa_res = &pdev->ipa_resource;
  1336. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1337. return QDF_STATUS_SUCCESS;
  1338. dp_ipa_map_ring_doorbell_paddr(pdev);
  1339. DP_IPA_SET_TX_DB_PADDR(soc, ipa_res);
  1340. /*
  1341. * For RX, REO module on Napier/Hastings does reordering on incoming
  1342. * Ethernet packets and writes one or more descriptors to REO2IPA Rx
  1343. * ring.It then updates the ring’s Write/Head ptr and rings a doorbell
  1344. * to IPA.
  1345. * Set the doorbell addr for the REO ring.
  1346. */
  1347. hal_srng_dst_set_hp_paddr_confirm(reo_srng,
  1348. ipa_res->rx_ready_doorbell_paddr);
  1349. return QDF_STATUS_SUCCESS;
  1350. }
  1351. QDF_STATUS dp_ipa_iounmap_doorbell_vaddr(struct cdp_soc_t *soc_hdl,
  1352. uint8_t pdev_id)
  1353. {
  1354. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1355. struct dp_pdev *pdev =
  1356. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1357. struct dp_ipa_resources *ipa_res;
  1358. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1359. return QDF_STATUS_SUCCESS;
  1360. if (!pdev) {
  1361. dp_err("Invalid instance");
  1362. return QDF_STATUS_E_FAILURE;
  1363. }
  1364. ipa_res = &pdev->ipa_resource;
  1365. if (!ipa_res->is_db_ddr_mapped)
  1366. iounmap(ipa_res->tx_comp_doorbell_vaddr);
  1367. return QDF_STATUS_SUCCESS;
  1368. }
  1369. QDF_STATUS dp_ipa_op_response(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  1370. uint8_t *op_msg)
  1371. {
  1372. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1373. struct dp_pdev *pdev =
  1374. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1375. if (!pdev) {
  1376. dp_err("Invalid instance");
  1377. return QDF_STATUS_E_FAILURE;
  1378. }
  1379. if (!wlan_cfg_is_ipa_enabled(pdev->soc->wlan_cfg_ctx))
  1380. return QDF_STATUS_SUCCESS;
  1381. if (pdev->ipa_uc_op_cb) {
  1382. pdev->ipa_uc_op_cb(op_msg, pdev->usr_ctxt);
  1383. } else {
  1384. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1385. "%s: IPA callback function is not registered", __func__);
  1386. qdf_mem_free(op_msg);
  1387. return QDF_STATUS_E_FAILURE;
  1388. }
  1389. return QDF_STATUS_SUCCESS;
  1390. }
  1391. QDF_STATUS dp_ipa_register_op_cb(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  1392. ipa_uc_op_cb_type op_cb,
  1393. void *usr_ctxt)
  1394. {
  1395. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1396. struct dp_pdev *pdev =
  1397. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1398. if (!pdev) {
  1399. dp_err("Invalid instance");
  1400. return QDF_STATUS_E_FAILURE;
  1401. }
  1402. if (!wlan_cfg_is_ipa_enabled(pdev->soc->wlan_cfg_ctx))
  1403. return QDF_STATUS_SUCCESS;
  1404. pdev->ipa_uc_op_cb = op_cb;
  1405. pdev->usr_ctxt = usr_ctxt;
  1406. return QDF_STATUS_SUCCESS;
  1407. }
  1408. void dp_ipa_deregister_op_cb(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  1409. {
  1410. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1411. struct dp_pdev *pdev = dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1412. if (!pdev) {
  1413. dp_err("Invalid instance");
  1414. return;
  1415. }
  1416. dp_debug("Deregister OP handler callback");
  1417. pdev->ipa_uc_op_cb = NULL;
  1418. pdev->usr_ctxt = NULL;
  1419. }
  1420. QDF_STATUS dp_ipa_get_stat(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  1421. {
  1422. /* TBD */
  1423. return QDF_STATUS_SUCCESS;
  1424. }
  1425. /**
  1426. * dp_tx_send_ipa_data_frame() - send IPA data frame
  1427. * @soc_hdl: datapath soc handle
  1428. * @vdev_id: id of the virtual device
  1429. * @skb: skb to transmit
  1430. *
  1431. * Return: skb/ NULL is for success
  1432. */
  1433. qdf_nbuf_t dp_tx_send_ipa_data_frame(struct cdp_soc_t *soc_hdl, uint8_t vdev_id,
  1434. qdf_nbuf_t skb)
  1435. {
  1436. qdf_nbuf_t ret;
  1437. /* Terminate the (single-element) list of tx frames */
  1438. qdf_nbuf_set_next(skb, NULL);
  1439. ret = dp_tx_send(soc_hdl, vdev_id, skb);
  1440. if (ret) {
  1441. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1442. "%s: Failed to tx", __func__);
  1443. return ret;
  1444. }
  1445. return NULL;
  1446. }
  1447. #ifdef QCA_IPA_LL_TX_FLOW_CONTROL
  1448. /**
  1449. * dp_ipa_is_target_ready() - check if target is ready or not
  1450. * @soc: datapath soc handle
  1451. *
  1452. * Return: true if target is ready
  1453. */
  1454. static inline
  1455. bool dp_ipa_is_target_ready(struct dp_soc *soc)
  1456. {
  1457. if (hif_get_target_status(soc->hif_handle) == TARGET_STATUS_RESET)
  1458. return false;
  1459. else
  1460. return true;
  1461. }
  1462. #else
  1463. static inline
  1464. bool dp_ipa_is_target_ready(struct dp_soc *soc)
  1465. {
  1466. return true;
  1467. }
  1468. #endif
  1469. QDF_STATUS dp_ipa_enable_autonomy(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  1470. {
  1471. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1472. struct dp_pdev *pdev =
  1473. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1474. uint32_t ix0;
  1475. uint32_t ix2;
  1476. uint8_t ix_map[8];
  1477. if (!pdev) {
  1478. dp_err("Invalid instance");
  1479. return QDF_STATUS_E_FAILURE;
  1480. }
  1481. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1482. return QDF_STATUS_SUCCESS;
  1483. if (!hif_is_target_ready(HIF_GET_SOFTC(soc->hif_handle)))
  1484. return QDF_STATUS_E_AGAIN;
  1485. if (!dp_ipa_is_target_ready(soc))
  1486. return QDF_STATUS_E_AGAIN;
  1487. /* Call HAL API to remap REO rings to REO2IPA ring */
  1488. ix_map[0] = REO_REMAP_TCL;
  1489. ix_map[1] = REO_REMAP_SW4;
  1490. ix_map[2] = REO_REMAP_SW1;
  1491. ix_map[3] = REO_REMAP_SW4;
  1492. ix_map[4] = REO_REMAP_SW4;
  1493. ix_map[5] = REO_REMAP_RELEASE;
  1494. ix_map[6] = REO_REMAP_FW;
  1495. ix_map[7] = REO_REMAP_FW;
  1496. ix0 = hal_gen_reo_remap_val(soc->hal_soc, HAL_REO_REMAP_REG_IX0,
  1497. ix_map);
  1498. if (wlan_cfg_is_rx_hash_enabled(soc->wlan_cfg_ctx)) {
  1499. ix_map[0] = REO_REMAP_SW4;
  1500. ix_map[1] = REO_REMAP_SW4;
  1501. ix_map[2] = REO_REMAP_SW4;
  1502. ix_map[3] = REO_REMAP_SW4;
  1503. ix_map[4] = REO_REMAP_SW4;
  1504. ix_map[5] = REO_REMAP_SW4;
  1505. ix_map[6] = REO_REMAP_SW4;
  1506. ix_map[7] = REO_REMAP_SW4;
  1507. ix2 = hal_gen_reo_remap_val(soc->hal_soc, HAL_REO_REMAP_REG_IX2,
  1508. ix_map);
  1509. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL,
  1510. &ix2, &ix2);
  1511. dp_ipa_reo_remap_history_add(ix0, ix2, ix2);
  1512. } else {
  1513. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL,
  1514. NULL, NULL);
  1515. dp_ipa_reo_remap_history_add(ix0, 0, 0);
  1516. }
  1517. return QDF_STATUS_SUCCESS;
  1518. }
  1519. QDF_STATUS dp_ipa_disable_autonomy(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  1520. {
  1521. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1522. struct dp_pdev *pdev =
  1523. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1524. uint8_t ix0_map[8];
  1525. uint32_t ix0;
  1526. uint32_t ix1;
  1527. uint32_t ix2;
  1528. uint32_t ix3;
  1529. if (!pdev) {
  1530. dp_err("Invalid instance");
  1531. return QDF_STATUS_E_FAILURE;
  1532. }
  1533. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1534. return QDF_STATUS_SUCCESS;
  1535. if (!hif_is_target_ready(HIF_GET_SOFTC(soc->hif_handle)))
  1536. return QDF_STATUS_E_AGAIN;
  1537. if (!dp_ipa_is_target_ready(soc))
  1538. return QDF_STATUS_E_AGAIN;
  1539. ix0_map[0] = REO_REMAP_TCL;
  1540. ix0_map[1] = REO_REMAP_SW1;
  1541. ix0_map[2] = REO_REMAP_SW2;
  1542. ix0_map[3] = REO_REMAP_SW3;
  1543. ix0_map[4] = REO_REMAP_SW2;
  1544. ix0_map[5] = REO_REMAP_RELEASE;
  1545. ix0_map[6] = REO_REMAP_FW;
  1546. ix0_map[7] = REO_REMAP_FW;
  1547. /* Call HAL API to remap REO rings to REO2IPA ring */
  1548. ix0 = hal_gen_reo_remap_val(soc->hal_soc, HAL_REO_REMAP_REG_IX0,
  1549. ix0_map);
  1550. if (wlan_cfg_is_rx_hash_enabled(soc->wlan_cfg_ctx)) {
  1551. dp_reo_remap_config(soc, &ix1, &ix2, &ix3);
  1552. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL,
  1553. &ix2, &ix3);
  1554. dp_ipa_reo_remap_history_add(ix0, ix2, ix3);
  1555. } else {
  1556. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL,
  1557. NULL, NULL);
  1558. dp_ipa_reo_remap_history_add(ix0, 0, 0);
  1559. }
  1560. return QDF_STATUS_SUCCESS;
  1561. }
  1562. /* This should be configurable per H/W configuration enable status */
  1563. #define L3_HEADER_PADDING 2
  1564. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 10, 0)) || \
  1565. defined(CONFIG_IPA_WDI_UNIFIED_API)
  1566. #if !defined(QCA_LL_TX_FLOW_CONTROL_V2) && !defined(QCA_IPA_LL_TX_FLOW_CONTROL)
  1567. static inline void dp_setup_mcc_sys_pipes(
  1568. qdf_ipa_sys_connect_params_t *sys_in,
  1569. qdf_ipa_wdi_conn_in_params_t *pipe_in)
  1570. {
  1571. int i = 0;
  1572. /* Setup MCC sys pipe */
  1573. QDF_IPA_WDI_CONN_IN_PARAMS_NUM_SYS_PIPE_NEEDED(pipe_in) =
  1574. DP_IPA_MAX_IFACE;
  1575. for (i = 0; i < DP_IPA_MAX_IFACE; i++)
  1576. memcpy(&QDF_IPA_WDI_CONN_IN_PARAMS_SYS_IN(pipe_in)[i],
  1577. &sys_in[i], sizeof(qdf_ipa_sys_connect_params_t));
  1578. }
  1579. #else
  1580. static inline void dp_setup_mcc_sys_pipes(
  1581. qdf_ipa_sys_connect_params_t *sys_in,
  1582. qdf_ipa_wdi_conn_in_params_t *pipe_in)
  1583. {
  1584. QDF_IPA_WDI_CONN_IN_PARAMS_NUM_SYS_PIPE_NEEDED(pipe_in) = 0;
  1585. }
  1586. #endif
  1587. static void dp_ipa_wdi_tx_params(struct dp_soc *soc,
  1588. struct dp_ipa_resources *ipa_res,
  1589. qdf_ipa_wdi_pipe_setup_info_t *tx,
  1590. bool over_gsi)
  1591. {
  1592. struct tcl_data_cmd *tcl_desc_ptr;
  1593. uint8_t *desc_addr;
  1594. uint32_t desc_size;
  1595. if (over_gsi)
  1596. QDF_IPA_WDI_SETUP_INFO_CLIENT(tx) = IPA_CLIENT_WLAN2_CONS;
  1597. else
  1598. QDF_IPA_WDI_SETUP_INFO_CLIENT(tx) = IPA_CLIENT_WLAN1_CONS;
  1599. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(tx) =
  1600. qdf_mem_get_dma_addr(soc->osdev,
  1601. &ipa_res->tx_comp_ring.mem_info);
  1602. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(tx) =
  1603. qdf_mem_get_dma_size(soc->osdev,
  1604. &ipa_res->tx_comp_ring.mem_info);
  1605. /* WBM Tail Pointer Address */
  1606. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx) =
  1607. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr;
  1608. QDF_IPA_WDI_SETUP_INFO_IS_TXR_RN_DB_PCIE_ADDR(tx) = true;
  1609. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(tx) =
  1610. qdf_mem_get_dma_addr(soc->osdev,
  1611. &ipa_res->tx_ring.mem_info);
  1612. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(tx) =
  1613. qdf_mem_get_dma_size(soc->osdev,
  1614. &ipa_res->tx_ring.mem_info);
  1615. /* TCL Head Pointer Address */
  1616. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx) =
  1617. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr;
  1618. QDF_IPA_WDI_SETUP_INFO_IS_EVT_RN_DB_PCIE_ADDR(tx) = true;
  1619. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(tx) =
  1620. ipa_res->tx_num_alloc_buffer;
  1621. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(tx) = 0;
  1622. /* Preprogram TCL descriptor */
  1623. desc_addr =
  1624. (uint8_t *)QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx);
  1625. desc_size = sizeof(struct tcl_data_cmd);
  1626. #ifndef DP_BE_WAR
  1627. /* TODO - KIWI does not have these fields */
  1628. HAL_TX_DESC_SET_TLV_HDR(desc_addr, HAL_TX_TCL_DATA_TAG, desc_size);
  1629. #endif
  1630. tcl_desc_ptr = (struct tcl_data_cmd *)
  1631. (QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx) + 1);
  1632. tcl_desc_ptr->buf_addr_info.return_buffer_manager =
  1633. HAL_RX_BUF_RBM_SW2_BM(soc->wbm_sw0_bm_id);
  1634. #ifndef DP_BE_WAR
  1635. /* TODO - KIWI does not have these fields */
  1636. tcl_desc_ptr->addrx_en = 1; /* Address X search enable in ASE */
  1637. tcl_desc_ptr->encap_type = HAL_TX_ENCAP_TYPE_ETHERNET;
  1638. tcl_desc_ptr->packet_offset = 2; /* padding for alignment */
  1639. #endif
  1640. }
  1641. static void dp_ipa_wdi_rx_params(struct dp_soc *soc,
  1642. struct dp_ipa_resources *ipa_res,
  1643. qdf_ipa_wdi_pipe_setup_info_t *rx,
  1644. bool over_gsi)
  1645. {
  1646. if (over_gsi)
  1647. QDF_IPA_WDI_SETUP_INFO_CLIENT(rx) =
  1648. IPA_CLIENT_WLAN2_PROD;
  1649. else
  1650. QDF_IPA_WDI_SETUP_INFO_CLIENT(rx) =
  1651. IPA_CLIENT_WLAN1_PROD;
  1652. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(rx) =
  1653. qdf_mem_get_dma_addr(soc->osdev,
  1654. &ipa_res->rx_rdy_ring.mem_info);
  1655. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(rx) =
  1656. qdf_mem_get_dma_size(soc->osdev,
  1657. &ipa_res->rx_rdy_ring.mem_info);
  1658. /* REO Tail Pointer Address */
  1659. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(rx) =
  1660. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr;
  1661. QDF_IPA_WDI_SETUP_INFO_IS_TXR_RN_DB_PCIE_ADDR(rx) = true;
  1662. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(rx) =
  1663. qdf_mem_get_dma_addr(soc->osdev,
  1664. &ipa_res->rx_refill_ring.mem_info);
  1665. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(rx) =
  1666. qdf_mem_get_dma_size(soc->osdev,
  1667. &ipa_res->rx_refill_ring.mem_info);
  1668. /* FW Head Pointer Address */
  1669. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(rx) =
  1670. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr;
  1671. QDF_IPA_WDI_SETUP_INFO_IS_EVT_RN_DB_PCIE_ADDR(rx) = false;
  1672. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(rx) =
  1673. soc->rx_pkt_tlv_size + L3_HEADER_PADDING;
  1674. }
  1675. static void
  1676. dp_ipa_wdi_tx_smmu_params(struct dp_soc *soc,
  1677. struct dp_ipa_resources *ipa_res,
  1678. qdf_ipa_wdi_pipe_setup_info_smmu_t *tx_smmu,
  1679. bool over_gsi)
  1680. {
  1681. struct tcl_data_cmd *tcl_desc_ptr;
  1682. uint8_t *desc_addr;
  1683. uint32_t desc_size;
  1684. if (over_gsi)
  1685. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(tx_smmu) =
  1686. IPA_CLIENT_WLAN2_CONS;
  1687. else
  1688. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(tx_smmu) =
  1689. IPA_CLIENT_WLAN1_CONS;
  1690. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_BASE(tx_smmu),
  1691. &ipa_res->tx_comp_ring.sgtable,
  1692. sizeof(sgtable_t));
  1693. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_SIZE(tx_smmu) =
  1694. qdf_mem_get_dma_size(soc->osdev,
  1695. &ipa_res->tx_comp_ring.mem_info);
  1696. /* WBM Tail Pointer Address */
  1697. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_DOORBELL_PA(tx_smmu) =
  1698. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr;
  1699. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_TXR_RN_DB_PCIE_ADDR(tx_smmu) = true;
  1700. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_BASE(tx_smmu),
  1701. &ipa_res->tx_ring.sgtable,
  1702. sizeof(sgtable_t));
  1703. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_SIZE(tx_smmu) =
  1704. qdf_mem_get_dma_size(soc->osdev,
  1705. &ipa_res->tx_ring.mem_info);
  1706. /* TCL Head Pointer Address */
  1707. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_DOORBELL_PA(tx_smmu) =
  1708. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr;
  1709. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_EVT_RN_DB_PCIE_ADDR(tx_smmu) = true;
  1710. QDF_IPA_WDI_SETUP_INFO_SMMU_NUM_PKT_BUFFERS(tx_smmu) =
  1711. ipa_res->tx_num_alloc_buffer;
  1712. QDF_IPA_WDI_SETUP_INFO_SMMU_PKT_OFFSET(tx_smmu) = 0;
  1713. /* Preprogram TCL descriptor */
  1714. desc_addr = (uint8_t *)QDF_IPA_WDI_SETUP_INFO_SMMU_DESC_FORMAT_TEMPLATE(
  1715. tx_smmu);
  1716. desc_size = sizeof(struct tcl_data_cmd);
  1717. #ifndef DP_BE_WAR
  1718. /* TODO - KIWI does not have these fields */
  1719. HAL_TX_DESC_SET_TLV_HDR(desc_addr, HAL_TX_TCL_DATA_TAG, desc_size);
  1720. #endif
  1721. tcl_desc_ptr = (struct tcl_data_cmd *)
  1722. (QDF_IPA_WDI_SETUP_INFO_SMMU_DESC_FORMAT_TEMPLATE(tx_smmu) + 1);
  1723. tcl_desc_ptr->buf_addr_info.return_buffer_manager =
  1724. HAL_RX_BUF_RBM_SW2_BM(soc->wbm_sw0_bm_id);
  1725. #ifndef DP_BE_WAR
  1726. /* TODO - KIWI does not have these fields */
  1727. tcl_desc_ptr->addrx_en = 1; /* Address X search enable in ASE */
  1728. tcl_desc_ptr->encap_type = HAL_TX_ENCAP_TYPE_ETHERNET;
  1729. tcl_desc_ptr->packet_offset = 2; /* padding for alignment */
  1730. #endif
  1731. }
  1732. static void
  1733. dp_ipa_wdi_rx_smmu_params(struct dp_soc *soc,
  1734. struct dp_ipa_resources *ipa_res,
  1735. qdf_ipa_wdi_pipe_setup_info_smmu_t *rx_smmu,
  1736. bool over_gsi)
  1737. {
  1738. if (over_gsi)
  1739. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(rx_smmu) =
  1740. IPA_CLIENT_WLAN2_PROD;
  1741. else
  1742. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(rx_smmu) =
  1743. IPA_CLIENT_WLAN1_PROD;
  1744. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_BASE(rx_smmu),
  1745. &ipa_res->rx_rdy_ring.sgtable,
  1746. sizeof(sgtable_t));
  1747. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_SIZE(rx_smmu) =
  1748. qdf_mem_get_dma_size(soc->osdev,
  1749. &ipa_res->rx_rdy_ring.mem_info);
  1750. /* REO Tail Pointer Address */
  1751. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_DOORBELL_PA(rx_smmu) =
  1752. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr;
  1753. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_TXR_RN_DB_PCIE_ADDR(rx_smmu) = true;
  1754. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_BASE(rx_smmu),
  1755. &ipa_res->rx_refill_ring.sgtable,
  1756. sizeof(sgtable_t));
  1757. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_SIZE(rx_smmu) =
  1758. qdf_mem_get_dma_size(soc->osdev,
  1759. &ipa_res->rx_refill_ring.mem_info);
  1760. /* FW Head Pointer Address */
  1761. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_DOORBELL_PA(rx_smmu) =
  1762. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr;
  1763. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_EVT_RN_DB_PCIE_ADDR(rx_smmu) = false;
  1764. QDF_IPA_WDI_SETUP_INFO_SMMU_PKT_OFFSET(rx_smmu) =
  1765. soc->rx_pkt_tlv_size + L3_HEADER_PADDING;
  1766. }
  1767. QDF_STATUS dp_ipa_setup(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  1768. void *ipa_i2w_cb, void *ipa_w2i_cb,
  1769. void *ipa_wdi_meter_notifier_cb,
  1770. uint32_t ipa_desc_size, void *ipa_priv,
  1771. bool is_rm_enabled, uint32_t *tx_pipe_handle,
  1772. uint32_t *rx_pipe_handle, bool is_smmu_enabled,
  1773. qdf_ipa_sys_connect_params_t *sys_in, bool over_gsi)
  1774. {
  1775. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1776. struct dp_pdev *pdev =
  1777. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1778. struct dp_ipa_resources *ipa_res;
  1779. qdf_ipa_ep_cfg_t *tx_cfg;
  1780. qdf_ipa_ep_cfg_t *rx_cfg;
  1781. qdf_ipa_wdi_pipe_setup_info_t *tx = NULL;
  1782. qdf_ipa_wdi_pipe_setup_info_t *rx = NULL;
  1783. qdf_ipa_wdi_pipe_setup_info_smmu_t *tx_smmu;
  1784. qdf_ipa_wdi_pipe_setup_info_smmu_t *rx_smmu = NULL;
  1785. qdf_ipa_wdi_conn_in_params_t *pipe_in = NULL;
  1786. qdf_ipa_wdi_conn_out_params_t pipe_out;
  1787. int ret;
  1788. if (!pdev) {
  1789. dp_err("Invalid instance");
  1790. return QDF_STATUS_E_FAILURE;
  1791. }
  1792. ipa_res = &pdev->ipa_resource;
  1793. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1794. return QDF_STATUS_SUCCESS;
  1795. pipe_in = qdf_mem_malloc(sizeof(*pipe_in));
  1796. if (!pipe_in)
  1797. return QDF_STATUS_E_NOMEM;
  1798. qdf_mem_zero(&pipe_out, sizeof(pipe_out));
  1799. if (is_smmu_enabled)
  1800. QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(pipe_in) = true;
  1801. else
  1802. QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(pipe_in) = false;
  1803. dp_setup_mcc_sys_pipes(sys_in, pipe_in);
  1804. /* TX PIPE */
  1805. if (QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(pipe_in)) {
  1806. tx_smmu = &QDF_IPA_WDI_CONN_IN_PARAMS_TX_SMMU(pipe_in);
  1807. tx_cfg = &QDF_IPA_WDI_SETUP_INFO_SMMU_EP_CFG(tx_smmu);
  1808. } else {
  1809. tx = &QDF_IPA_WDI_CONN_IN_PARAMS_TX(pipe_in);
  1810. tx_cfg = &QDF_IPA_WDI_SETUP_INFO_EP_CFG(tx);
  1811. }
  1812. QDF_IPA_EP_CFG_NAT_EN(tx_cfg) = IPA_BYPASS_NAT;
  1813. QDF_IPA_EP_CFG_HDR_LEN(tx_cfg) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  1814. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE_VALID(tx_cfg) = 0;
  1815. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE(tx_cfg) = 0;
  1816. QDF_IPA_EP_CFG_HDR_ADDITIONAL_CONST_LEN(tx_cfg) = 0;
  1817. QDF_IPA_EP_CFG_MODE(tx_cfg) = IPA_BASIC;
  1818. QDF_IPA_EP_CFG_HDR_LITTLE_ENDIAN(tx_cfg) = true;
  1819. /**
  1820. * Transfer Ring: WBM Ring
  1821. * Transfer Ring Doorbell PA: WBM Tail Pointer Address
  1822. * Event Ring: TCL ring
  1823. * Event Ring Doorbell PA: TCL Head Pointer Address
  1824. */
  1825. if (is_smmu_enabled)
  1826. dp_ipa_wdi_tx_smmu_params(soc, ipa_res, tx_smmu, over_gsi);
  1827. else
  1828. dp_ipa_wdi_tx_params(soc, ipa_res, tx, over_gsi);
  1829. dp_ipa_setup_tx_alt_pipe(soc, ipa_res, pipe_in);
  1830. /* RX PIPE */
  1831. if (QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(pipe_in)) {
  1832. rx_smmu = &QDF_IPA_WDI_CONN_IN_PARAMS_RX_SMMU(pipe_in);
  1833. rx_cfg = &QDF_IPA_WDI_SETUP_INFO_SMMU_EP_CFG(rx_smmu);
  1834. } else {
  1835. rx = &QDF_IPA_WDI_CONN_IN_PARAMS_RX(pipe_in);
  1836. rx_cfg = &QDF_IPA_WDI_SETUP_INFO_EP_CFG(rx);
  1837. }
  1838. QDF_IPA_EP_CFG_NAT_EN(rx_cfg) = IPA_BYPASS_NAT;
  1839. QDF_IPA_EP_CFG_HDR_LEN(rx_cfg) = DP_IPA_UC_WLAN_RX_HDR_LEN;
  1840. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE_VALID(rx_cfg) = 1;
  1841. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE(rx_cfg) = 0;
  1842. QDF_IPA_EP_CFG_HDR_ADDITIONAL_CONST_LEN(rx_cfg) = 0;
  1843. QDF_IPA_EP_CFG_HDR_OFST_METADATA_VALID(rx_cfg) = 0;
  1844. QDF_IPA_EP_CFG_HDR_METADATA_REG_VALID(rx_cfg) = 1;
  1845. QDF_IPA_EP_CFG_MODE(rx_cfg) = IPA_BASIC;
  1846. QDF_IPA_EP_CFG_HDR_LITTLE_ENDIAN(rx_cfg) = true;
  1847. /**
  1848. * Transfer Ring: REO Ring
  1849. * Transfer Ring Doorbell PA: REO Tail Pointer Address
  1850. * Event Ring: FW ring
  1851. * Event Ring Doorbell PA: FW Head Pointer Address
  1852. */
  1853. if (is_smmu_enabled)
  1854. dp_ipa_wdi_rx_smmu_params(soc, ipa_res, rx_smmu, over_gsi);
  1855. else
  1856. dp_ipa_wdi_rx_params(soc, ipa_res, rx, over_gsi);
  1857. QDF_IPA_WDI_CONN_IN_PARAMS_NOTIFY(pipe_in) = ipa_w2i_cb;
  1858. QDF_IPA_WDI_CONN_IN_PARAMS_PRIV(pipe_in) = ipa_priv;
  1859. /* Connect WDI IPA PIPEs */
  1860. ret = qdf_ipa_wdi_conn_pipes(pipe_in, &pipe_out);
  1861. if (ret) {
  1862. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1863. "%s: ipa_wdi_conn_pipes: IPA pipe setup failed: ret=%d",
  1864. __func__, ret);
  1865. qdf_mem_free(pipe_in);
  1866. return QDF_STATUS_E_FAILURE;
  1867. }
  1868. /* IPA uC Doorbell registers */
  1869. dp_info("Tx DB PA=0x%x, Rx DB PA=0x%x",
  1870. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out),
  1871. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out));
  1872. dp_ipa_set_pipe_db(ipa_res, &pipe_out);
  1873. ipa_res->is_db_ddr_mapped =
  1874. QDF_IPA_WDI_CONN_OUT_PARAMS_IS_DB_DDR_MAPPED(&pipe_out);
  1875. soc->ipa_first_tx_db_access = true;
  1876. qdf_mem_free(pipe_in);
  1877. qdf_spinlock_create(&soc->ipa_rx_buf_map_lock);
  1878. soc->ipa_rx_buf_map_lock_initialized = true;
  1879. return QDF_STATUS_SUCCESS;
  1880. }
  1881. /**
  1882. * dp_ipa_setup_iface() - Setup IPA header and register interface
  1883. * @ifname: Interface name
  1884. * @mac_addr: Interface MAC address
  1885. * @prod_client: IPA prod client type
  1886. * @cons_client: IPA cons client type
  1887. * @session_id: Session ID
  1888. * @is_ipv6_enabled: Is IPV6 enabled or not
  1889. *
  1890. * Return: QDF_STATUS
  1891. */
  1892. QDF_STATUS dp_ipa_setup_iface(char *ifname, uint8_t *mac_addr,
  1893. qdf_ipa_client_type_t prod_client,
  1894. qdf_ipa_client_type_t cons_client,
  1895. uint8_t session_id, bool is_ipv6_enabled)
  1896. {
  1897. qdf_ipa_wdi_reg_intf_in_params_t in;
  1898. qdf_ipa_wdi_hdr_info_t hdr_info;
  1899. struct dp_ipa_uc_tx_hdr uc_tx_hdr;
  1900. struct dp_ipa_uc_tx_hdr uc_tx_hdr_v6;
  1901. int ret = -EINVAL;
  1902. qdf_mem_zero(&in, sizeof(qdf_ipa_wdi_reg_intf_in_params_t));
  1903. dp_debug("Add Partial hdr: %s, "QDF_MAC_ADDR_FMT, ifname,
  1904. QDF_MAC_ADDR_REF(mac_addr));
  1905. qdf_mem_zero(&hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1906. qdf_ether_addr_copy(uc_tx_hdr.eth.h_source, mac_addr);
  1907. /* IPV4 header */
  1908. uc_tx_hdr.eth.h_proto = qdf_htons(ETH_P_IP);
  1909. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr;
  1910. QDF_IPA_WDI_HDR_INFO_HDR_LEN(&hdr_info) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  1911. QDF_IPA_WDI_HDR_INFO_HDR_TYPE(&hdr_info) = IPA_HDR_L2_ETHERNET_II;
  1912. QDF_IPA_WDI_HDR_INFO_DST_MAC_ADDR_OFFSET(&hdr_info) =
  1913. DP_IPA_UC_WLAN_HDR_DES_MAC_OFFSET;
  1914. QDF_IPA_WDI_REG_INTF_IN_PARAMS_NETDEV_NAME(&in) = ifname;
  1915. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v4]),
  1916. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1917. QDF_IPA_WDI_REG_INTF_IN_PARAMS_ALT_DST_PIPE(&in) = cons_client;
  1918. QDF_IPA_WDI_REG_INTF_IN_PARAMS_IS_META_DATA_VALID(&in) = 1;
  1919. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA_MASK(&in) = htonl(0x00FF0000);
  1920. dp_ipa_setup_iface_session_id(&in, session_id);
  1921. /* IPV6 header */
  1922. if (is_ipv6_enabled) {
  1923. qdf_mem_copy(&uc_tx_hdr_v6, &uc_tx_hdr,
  1924. DP_IPA_UC_WLAN_TX_HDR_LEN);
  1925. uc_tx_hdr_v6.eth.h_proto = qdf_htons(ETH_P_IPV6);
  1926. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr_v6;
  1927. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v6]),
  1928. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1929. }
  1930. dp_debug("registering for session_id: %u", session_id);
  1931. ret = qdf_ipa_wdi_reg_intf(&in);
  1932. if (ret) {
  1933. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1934. "%s: ipa_wdi_reg_intf: register IPA interface falied: ret=%d",
  1935. __func__, ret);
  1936. return QDF_STATUS_E_FAILURE;
  1937. }
  1938. return QDF_STATUS_SUCCESS;
  1939. }
  1940. #else /* !CONFIG_IPA_WDI_UNIFIED_API */
  1941. QDF_STATUS dp_ipa_setup(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  1942. void *ipa_i2w_cb, void *ipa_w2i_cb,
  1943. void *ipa_wdi_meter_notifier_cb,
  1944. uint32_t ipa_desc_size, void *ipa_priv,
  1945. bool is_rm_enabled, uint32_t *tx_pipe_handle,
  1946. uint32_t *rx_pipe_handle)
  1947. {
  1948. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1949. struct dp_pdev *pdev =
  1950. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1951. struct dp_ipa_resources *ipa_res;
  1952. qdf_ipa_wdi_pipe_setup_info_t *tx;
  1953. qdf_ipa_wdi_pipe_setup_info_t *rx;
  1954. qdf_ipa_wdi_conn_in_params_t pipe_in;
  1955. qdf_ipa_wdi_conn_out_params_t pipe_out;
  1956. struct tcl_data_cmd *tcl_desc_ptr;
  1957. uint8_t *desc_addr;
  1958. uint32_t desc_size;
  1959. int ret;
  1960. if (!pdev) {
  1961. dp_err("Invalid instance");
  1962. return QDF_STATUS_E_FAILURE;
  1963. }
  1964. ipa_res = &pdev->ipa_resource;
  1965. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1966. return QDF_STATUS_SUCCESS;
  1967. qdf_mem_zero(&tx, sizeof(qdf_ipa_wdi_pipe_setup_info_t));
  1968. qdf_mem_zero(&rx, sizeof(qdf_ipa_wdi_pipe_setup_info_t));
  1969. qdf_mem_zero(&pipe_in, sizeof(pipe_in));
  1970. qdf_mem_zero(&pipe_out, sizeof(pipe_out));
  1971. /* TX PIPE */
  1972. /**
  1973. * Transfer Ring: WBM Ring
  1974. * Transfer Ring Doorbell PA: WBM Tail Pointer Address
  1975. * Event Ring: TCL ring
  1976. * Event Ring Doorbell PA: TCL Head Pointer Address
  1977. */
  1978. tx = &QDF_IPA_WDI_CONN_IN_PARAMS_TX(&pipe_in);
  1979. QDF_IPA_WDI_SETUP_INFO_NAT_EN(tx) = IPA_BYPASS_NAT;
  1980. QDF_IPA_WDI_SETUP_INFO_HDR_LEN(tx) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  1981. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE_VALID(tx) = 0;
  1982. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE(tx) = 0;
  1983. QDF_IPA_WDI_SETUP_INFO_HDR_ADDITIONAL_CONST_LEN(tx) = 0;
  1984. QDF_IPA_WDI_SETUP_INFO_MODE(tx) = IPA_BASIC;
  1985. QDF_IPA_WDI_SETUP_INFO_HDR_LITTLE_ENDIAN(tx) = true;
  1986. QDF_IPA_WDI_SETUP_INFO_CLIENT(tx) = IPA_CLIENT_WLAN1_CONS;
  1987. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(tx) =
  1988. ipa_res->tx_comp_ring_base_paddr;
  1989. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(tx) =
  1990. ipa_res->tx_comp_ring_size;
  1991. /* WBM Tail Pointer Address */
  1992. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx) =
  1993. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr;
  1994. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(tx) =
  1995. ipa_res->tx_ring_base_paddr;
  1996. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(tx) = ipa_res->tx_ring_size;
  1997. /* TCL Head Pointer Address */
  1998. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx) =
  1999. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr;
  2000. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(tx) =
  2001. ipa_res->tx_num_alloc_buffer;
  2002. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(tx) = 0;
  2003. /* Preprogram TCL descriptor */
  2004. desc_addr =
  2005. (uint8_t *)QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx);
  2006. desc_size = sizeof(struct tcl_data_cmd);
  2007. HAL_TX_DESC_SET_TLV_HDR(desc_addr, HAL_TX_TCL_DATA_TAG, desc_size);
  2008. tcl_desc_ptr = (struct tcl_data_cmd *)
  2009. (QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx) + 1);
  2010. tcl_desc_ptr->buf_addr_info.return_buffer_manager =
  2011. HAL_RX_BUF_RBM_SW2_BM;
  2012. tcl_desc_ptr->addrx_en = 1; /* Address X search enable in ASE */
  2013. tcl_desc_ptr->encap_type = HAL_TX_ENCAP_TYPE_ETHERNET;
  2014. tcl_desc_ptr->packet_offset = 2; /* padding for alignment */
  2015. /* RX PIPE */
  2016. /**
  2017. * Transfer Ring: REO Ring
  2018. * Transfer Ring Doorbell PA: REO Tail Pointer Address
  2019. * Event Ring: FW ring
  2020. * Event Ring Doorbell PA: FW Head Pointer Address
  2021. */
  2022. rx = &QDF_IPA_WDI_CONN_IN_PARAMS_RX(&pipe_in);
  2023. QDF_IPA_WDI_SETUP_INFO_NAT_EN(rx) = IPA_BYPASS_NAT;
  2024. QDF_IPA_WDI_SETUP_INFO_HDR_LEN(rx) = DP_IPA_UC_WLAN_RX_HDR_LEN;
  2025. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE_VALID(rx) = 0;
  2026. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE(rx) = 0;
  2027. QDF_IPA_WDI_SETUP_INFO_HDR_ADDITIONAL_CONST_LEN(rx) = 0;
  2028. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_METADATA_VALID(rx) = 0;
  2029. QDF_IPA_WDI_SETUP_INFO_HDR_METADATA_REG_VALID(rx) = 1;
  2030. QDF_IPA_WDI_SETUP_INFO_MODE(rx) = IPA_BASIC;
  2031. QDF_IPA_WDI_SETUP_INFO_HDR_LITTLE_ENDIAN(rx) = true;
  2032. QDF_IPA_WDI_SETUP_INFO_CLIENT(rx) = IPA_CLIENT_WLAN1_PROD;
  2033. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(rx) =
  2034. ipa_res->rx_rdy_ring_base_paddr;
  2035. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(rx) =
  2036. ipa_res->rx_rdy_ring_size;
  2037. /* REO Tail Pointer Address */
  2038. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(rx) =
  2039. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr;
  2040. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(rx) =
  2041. ipa_res->rx_refill_ring_base_paddr;
  2042. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(rx) =
  2043. ipa_res->rx_refill_ring_size;
  2044. /* FW Head Pointer Address */
  2045. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(rx) =
  2046. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr;
  2047. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(rx) = soc->rx_pkt_tlv_size +
  2048. L3_HEADER_PADDING;
  2049. QDF_IPA_WDI_CONN_IN_PARAMS_NOTIFY(&pipe_in) = ipa_w2i_cb;
  2050. QDF_IPA_WDI_CONN_IN_PARAMS_PRIV(&pipe_in) = ipa_priv;
  2051. /* Connect WDI IPA PIPE */
  2052. ret = qdf_ipa_wdi_conn_pipes(&pipe_in, &pipe_out);
  2053. if (ret) {
  2054. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2055. "%s: ipa_wdi_conn_pipes: IPA pipe setup failed: ret=%d",
  2056. __func__, ret);
  2057. return QDF_STATUS_E_FAILURE;
  2058. }
  2059. /* IPA uC Doorbell registers */
  2060. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  2061. "%s: Tx DB PA=0x%x, Rx DB PA=0x%x",
  2062. __func__,
  2063. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out),
  2064. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out));
  2065. ipa_res->tx_comp_doorbell_paddr =
  2066. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out);
  2067. ipa_res->tx_comp_doorbell_vaddr =
  2068. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_VA(&pipe_out);
  2069. ipa_res->rx_ready_doorbell_paddr =
  2070. QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out);
  2071. soc->ipa_first_tx_db_access = true;
  2072. qdf_spinlock_create(&soc->ipa_rx_buf_map_lock);
  2073. soc->ipa_rx_buf_map_lock_initialized = true;
  2074. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  2075. "%s: Tx: %s=%pK, %s=%d, %s=%pK, %s=%pK, %s=%d, %s=%pK, %s=%d, %s=%pK",
  2076. __func__,
  2077. "transfer_ring_base_pa",
  2078. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(tx),
  2079. "transfer_ring_size",
  2080. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(tx),
  2081. "transfer_ring_doorbell_pa",
  2082. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx),
  2083. "event_ring_base_pa",
  2084. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(tx),
  2085. "event_ring_size",
  2086. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(tx),
  2087. "event_ring_doorbell_pa",
  2088. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx),
  2089. "num_pkt_buffers",
  2090. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(tx),
  2091. "tx_comp_doorbell_paddr",
  2092. (void *)ipa_res->tx_comp_doorbell_paddr);
  2093. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  2094. "%s: Rx: %s=%pK, %s=%d, %s=%pK, %s=%pK, %s=%d, %s=%pK, %s=%d, %s=%pK",
  2095. __func__,
  2096. "transfer_ring_base_pa",
  2097. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(rx),
  2098. "transfer_ring_size",
  2099. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(rx),
  2100. "transfer_ring_doorbell_pa",
  2101. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(rx),
  2102. "event_ring_base_pa",
  2103. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(rx),
  2104. "event_ring_size",
  2105. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(rx),
  2106. "event_ring_doorbell_pa",
  2107. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(rx),
  2108. "num_pkt_buffers",
  2109. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(rx),
  2110. "tx_comp_doorbell_paddr",
  2111. (void *)ipa_res->rx_ready_doorbell_paddr);
  2112. return QDF_STATUS_SUCCESS;
  2113. }
  2114. /**
  2115. * dp_ipa_setup_iface() - Setup IPA header and register interface
  2116. * @ifname: Interface name
  2117. * @mac_addr: Interface MAC address
  2118. * @prod_client: IPA prod client type
  2119. * @cons_client: IPA cons client type
  2120. * @session_id: Session ID
  2121. * @is_ipv6_enabled: Is IPV6 enabled or not
  2122. *
  2123. * Return: QDF_STATUS
  2124. */
  2125. QDF_STATUS dp_ipa_setup_iface(char *ifname, uint8_t *mac_addr,
  2126. qdf_ipa_client_type_t prod_client,
  2127. qdf_ipa_client_type_t cons_client,
  2128. uint8_t session_id, bool is_ipv6_enabled)
  2129. {
  2130. qdf_ipa_wdi_reg_intf_in_params_t in;
  2131. qdf_ipa_wdi_hdr_info_t hdr_info;
  2132. struct dp_ipa_uc_tx_hdr uc_tx_hdr;
  2133. struct dp_ipa_uc_tx_hdr uc_tx_hdr_v6;
  2134. int ret = -EINVAL;
  2135. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  2136. "%s: Add Partial hdr: %s, "QDF_MAC_ADDR_FMT,
  2137. __func__, ifname, QDF_MAC_ADDR_REF(mac_addr));
  2138. qdf_mem_zero(&hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  2139. qdf_ether_addr_copy(uc_tx_hdr.eth.h_source, mac_addr);
  2140. /* IPV4 header */
  2141. uc_tx_hdr.eth.h_proto = qdf_htons(ETH_P_IP);
  2142. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr;
  2143. QDF_IPA_WDI_HDR_INFO_HDR_LEN(&hdr_info) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  2144. QDF_IPA_WDI_HDR_INFO_HDR_TYPE(&hdr_info) = IPA_HDR_L2_ETHERNET_II;
  2145. QDF_IPA_WDI_HDR_INFO_DST_MAC_ADDR_OFFSET(&hdr_info) =
  2146. DP_IPA_UC_WLAN_HDR_DES_MAC_OFFSET;
  2147. QDF_IPA_WDI_REG_INTF_IN_PARAMS_NETDEV_NAME(&in) = ifname;
  2148. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v4]),
  2149. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  2150. QDF_IPA_WDI_REG_INTF_IN_PARAMS_IS_META_DATA_VALID(&in) = 1;
  2151. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA(&in) =
  2152. htonl(session_id << 16);
  2153. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA_MASK(&in) = htonl(0x00FF0000);
  2154. /* IPV6 header */
  2155. if (is_ipv6_enabled) {
  2156. qdf_mem_copy(&uc_tx_hdr_v6, &uc_tx_hdr,
  2157. DP_IPA_UC_WLAN_TX_HDR_LEN);
  2158. uc_tx_hdr_v6.eth.h_proto = qdf_htons(ETH_P_IPV6);
  2159. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr_v6;
  2160. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v6]),
  2161. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  2162. }
  2163. ret = qdf_ipa_wdi_reg_intf(&in);
  2164. if (ret) {
  2165. dp_err("ipa_wdi_reg_intf: register IPA interface falied: ret=%d",
  2166. ret);
  2167. return QDF_STATUS_E_FAILURE;
  2168. }
  2169. return QDF_STATUS_SUCCESS;
  2170. }
  2171. #endif /* CONFIG_IPA_WDI_UNIFIED_API */
  2172. /**
  2173. * dp_ipa_cleanup() - Disconnect IPA pipes
  2174. * @soc_hdl: dp soc handle
  2175. * @pdev_id: dp pdev id
  2176. * @tx_pipe_handle: Tx pipe handle
  2177. * @rx_pipe_handle: Rx pipe handle
  2178. *
  2179. * Return: QDF_STATUS
  2180. */
  2181. QDF_STATUS dp_ipa_cleanup(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  2182. uint32_t tx_pipe_handle, uint32_t rx_pipe_handle)
  2183. {
  2184. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2185. QDF_STATUS status = QDF_STATUS_SUCCESS;
  2186. struct dp_pdev *pdev;
  2187. int ret;
  2188. ret = qdf_ipa_wdi_disconn_pipes();
  2189. if (ret) {
  2190. dp_err("ipa_wdi_disconn_pipes: IPA pipe cleanup failed: ret=%d",
  2191. ret);
  2192. status = QDF_STATUS_E_FAILURE;
  2193. }
  2194. if (soc->ipa_rx_buf_map_lock_initialized) {
  2195. qdf_spinlock_destroy(&soc->ipa_rx_buf_map_lock);
  2196. soc->ipa_rx_buf_map_lock_initialized = false;
  2197. }
  2198. pdev = dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  2199. if (qdf_unlikely(!pdev)) {
  2200. dp_err_rl("Invalid pdev for pdev_id %d", pdev_id);
  2201. status = QDF_STATUS_E_FAILURE;
  2202. goto exit;
  2203. }
  2204. dp_ipa_unmap_ring_doorbell_paddr(pdev);
  2205. exit:
  2206. return status;
  2207. }
  2208. /**
  2209. * dp_ipa_cleanup_iface() - Cleanup IPA header and deregister interface
  2210. * @ifname: Interface name
  2211. * @is_ipv6_enabled: Is IPV6 enabled or not
  2212. *
  2213. * Return: QDF_STATUS
  2214. */
  2215. QDF_STATUS dp_ipa_cleanup_iface(char *ifname, bool is_ipv6_enabled)
  2216. {
  2217. int ret;
  2218. ret = qdf_ipa_wdi_dereg_intf(ifname);
  2219. if (ret) {
  2220. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2221. "%s: ipa_wdi_dereg_intf: IPA pipe deregistration failed: ret=%d",
  2222. __func__, ret);
  2223. return QDF_STATUS_E_FAILURE;
  2224. }
  2225. return QDF_STATUS_SUCCESS;
  2226. }
  2227. #ifdef IPA_SET_RESET_TX_DB_PA
  2228. #define DP_IPA_EP_SET_TX_DB_PA(soc, ipa_res) \
  2229. dp_ipa_set_tx_doorbell_paddr((soc), (ipa_res))
  2230. #define DP_IPA_RESET_TX_DB_PA(soc, ipa_res) \
  2231. dp_ipa_reset_tx_doorbell_pa((soc), (ipa_res))
  2232. #else
  2233. #define DP_IPA_EP_SET_TX_DB_PA(soc, ipa_res)
  2234. #define DP_IPA_RESET_TX_DB_PA(soc, ipa_res)
  2235. #endif
  2236. QDF_STATUS dp_ipa_enable_pipes(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  2237. {
  2238. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2239. struct dp_pdev *pdev =
  2240. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  2241. struct dp_ipa_resources *ipa_res;
  2242. QDF_STATUS result;
  2243. if (!pdev) {
  2244. dp_err("Invalid instance");
  2245. return QDF_STATUS_E_FAILURE;
  2246. }
  2247. ipa_res = &pdev->ipa_resource;
  2248. qdf_atomic_set(&soc->ipa_pipes_enabled, 1);
  2249. DP_IPA_EP_SET_TX_DB_PA(soc, ipa_res);
  2250. dp_ipa_handle_rx_buf_pool_smmu_mapping(soc, pdev, true);
  2251. result = qdf_ipa_wdi_enable_pipes();
  2252. if (result) {
  2253. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2254. "%s: Enable WDI PIPE fail, code %d",
  2255. __func__, result);
  2256. qdf_atomic_set(&soc->ipa_pipes_enabled, 0);
  2257. DP_IPA_RESET_TX_DB_PA(soc, ipa_res);
  2258. dp_ipa_handle_rx_buf_pool_smmu_mapping(soc, pdev, false);
  2259. return QDF_STATUS_E_FAILURE;
  2260. }
  2261. if (soc->ipa_first_tx_db_access) {
  2262. dp_ipa_tx_comp_ring_init_hp(soc, ipa_res);
  2263. soc->ipa_first_tx_db_access = false;
  2264. }
  2265. return QDF_STATUS_SUCCESS;
  2266. }
  2267. QDF_STATUS dp_ipa_disable_pipes(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  2268. {
  2269. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2270. struct dp_pdev *pdev =
  2271. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  2272. QDF_STATUS result;
  2273. struct dp_ipa_resources *ipa_res;
  2274. if (!pdev) {
  2275. dp_err("Invalid instance");
  2276. return QDF_STATUS_E_FAILURE;
  2277. }
  2278. ipa_res = &pdev->ipa_resource;
  2279. qdf_sleep(TX_COMP_DRAIN_WAIT_TIMEOUT_MS);
  2280. /*
  2281. * Reset the tx completion doorbell address before invoking IPA disable
  2282. * pipes API to ensure that there is no access to IPA tx doorbell
  2283. * address post disable pipes.
  2284. */
  2285. DP_IPA_RESET_TX_DB_PA(soc, ipa_res);
  2286. result = qdf_ipa_wdi_disable_pipes();
  2287. if (result) {
  2288. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2289. "%s: Disable WDI PIPE fail, code %d",
  2290. __func__, result);
  2291. qdf_assert_always(0);
  2292. return QDF_STATUS_E_FAILURE;
  2293. }
  2294. qdf_atomic_set(&soc->ipa_pipes_enabled, 0);
  2295. dp_ipa_handle_rx_buf_pool_smmu_mapping(soc, pdev, false);
  2296. return result ? QDF_STATUS_E_FAILURE : QDF_STATUS_SUCCESS;
  2297. }
  2298. /**
  2299. * dp_ipa_set_perf_level() - Set IPA clock bandwidth based on data rates
  2300. * @client: Client type
  2301. * @max_supported_bw_mbps: Maximum bandwidth needed (in Mbps)
  2302. *
  2303. * Return: QDF_STATUS
  2304. */
  2305. QDF_STATUS dp_ipa_set_perf_level(int client, uint32_t max_supported_bw_mbps)
  2306. {
  2307. qdf_ipa_wdi_perf_profile_t profile;
  2308. QDF_STATUS result;
  2309. profile.client = client;
  2310. profile.max_supported_bw_mbps = max_supported_bw_mbps;
  2311. result = qdf_ipa_wdi_set_perf_profile(&profile);
  2312. if (result) {
  2313. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2314. "%s: ipa_wdi_set_perf_profile fail, code %d",
  2315. __func__, result);
  2316. return QDF_STATUS_E_FAILURE;
  2317. }
  2318. return QDF_STATUS_SUCCESS;
  2319. }
  2320. /**
  2321. * dp_ipa_intrabss_send - send IPA RX intra-bss frames
  2322. * @pdev: pdev
  2323. * @vdev: vdev
  2324. * @nbuf: skb
  2325. *
  2326. * Return: nbuf if TX fails and NULL if TX succeeds
  2327. */
  2328. static qdf_nbuf_t dp_ipa_intrabss_send(struct dp_pdev *pdev,
  2329. struct dp_vdev *vdev,
  2330. qdf_nbuf_t nbuf)
  2331. {
  2332. struct dp_peer *vdev_peer;
  2333. uint16_t len;
  2334. vdev_peer = dp_vdev_bss_peer_ref_n_get(pdev->soc, vdev, DP_MOD_ID_IPA);
  2335. if (qdf_unlikely(!vdev_peer))
  2336. return nbuf;
  2337. qdf_mem_zero(nbuf->cb, sizeof(nbuf->cb));
  2338. len = qdf_nbuf_len(nbuf);
  2339. if (dp_tx_send((struct cdp_soc_t *)pdev->soc, vdev->vdev_id, nbuf)) {
  2340. DP_STATS_INC_PKT(vdev_peer, rx.intra_bss.fail, 1, len);
  2341. dp_peer_unref_delete(vdev_peer, DP_MOD_ID_IPA);
  2342. return nbuf;
  2343. }
  2344. DP_STATS_INC_PKT(vdev_peer, rx.intra_bss.pkts, 1, len);
  2345. dp_peer_unref_delete(vdev_peer, DP_MOD_ID_IPA);
  2346. return NULL;
  2347. }
  2348. bool dp_ipa_rx_intrabss_fwd(struct cdp_soc_t *soc_hdl, uint8_t vdev_id,
  2349. qdf_nbuf_t nbuf, bool *fwd_success)
  2350. {
  2351. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2352. struct dp_vdev *vdev = dp_vdev_get_ref_by_id(soc, vdev_id,
  2353. DP_MOD_ID_IPA);
  2354. struct dp_pdev *pdev;
  2355. struct dp_peer *da_peer;
  2356. struct dp_peer *sa_peer;
  2357. qdf_nbuf_t nbuf_copy;
  2358. uint8_t da_is_bcmc;
  2359. struct ethhdr *eh;
  2360. bool status = false;
  2361. *fwd_success = false; /* set default as failure */
  2362. /*
  2363. * WDI 3.0 skb->cb[] info from IPA driver
  2364. * skb->cb[0] = vdev_id
  2365. * skb->cb[1].bit#1 = da_is_bcmc
  2366. */
  2367. da_is_bcmc = ((uint8_t)nbuf->cb[1]) & 0x2;
  2368. if (qdf_unlikely(!vdev))
  2369. return false;
  2370. pdev = vdev->pdev;
  2371. if (qdf_unlikely(!pdev))
  2372. goto out;
  2373. /* no fwd for station mode and just pass up to stack */
  2374. if (vdev->opmode == wlan_op_mode_sta)
  2375. goto out;
  2376. if (da_is_bcmc) {
  2377. nbuf_copy = qdf_nbuf_copy(nbuf);
  2378. if (!nbuf_copy)
  2379. goto out;
  2380. if (dp_ipa_intrabss_send(pdev, vdev, nbuf_copy))
  2381. qdf_nbuf_free(nbuf_copy);
  2382. else
  2383. *fwd_success = true;
  2384. /* return false to pass original pkt up to stack */
  2385. goto out;
  2386. }
  2387. eh = (struct ethhdr *)qdf_nbuf_data(nbuf);
  2388. if (!qdf_mem_cmp(eh->h_dest, vdev->mac_addr.raw, QDF_MAC_ADDR_SIZE))
  2389. goto out;
  2390. da_peer = dp_peer_find_hash_find(soc, eh->h_dest, 0, vdev->vdev_id,
  2391. DP_MOD_ID_IPA);
  2392. if (!da_peer)
  2393. goto out;
  2394. dp_peer_unref_delete(da_peer, DP_MOD_ID_IPA);
  2395. sa_peer = dp_peer_find_hash_find(soc, eh->h_source, 0, vdev->vdev_id,
  2396. DP_MOD_ID_IPA);
  2397. if (!sa_peer)
  2398. goto out;
  2399. dp_peer_unref_delete(sa_peer, DP_MOD_ID_IPA);
  2400. /*
  2401. * In intra-bss forwarding scenario, skb is allocated by IPA driver.
  2402. * Need to add skb to internal tracking table to avoid nbuf memory
  2403. * leak check for unallocated skb.
  2404. */
  2405. qdf_net_buf_debug_acquire_skb(nbuf, __FILE__, __LINE__);
  2406. if (dp_ipa_intrabss_send(pdev, vdev, nbuf))
  2407. qdf_nbuf_free(nbuf);
  2408. else
  2409. *fwd_success = true;
  2410. status = true;
  2411. out:
  2412. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_IPA);
  2413. return status;
  2414. }
  2415. #ifdef MDM_PLATFORM
  2416. bool dp_ipa_is_mdm_platform(void)
  2417. {
  2418. return true;
  2419. }
  2420. #else
  2421. bool dp_ipa_is_mdm_platform(void)
  2422. {
  2423. return false;
  2424. }
  2425. #endif
  2426. /**
  2427. * dp_ipa_frag_nbuf_linearize - linearize nbuf for IPA
  2428. * @soc: soc
  2429. * @nbuf: source skb
  2430. *
  2431. * Return: new nbuf if success and otherwise NULL
  2432. */
  2433. static qdf_nbuf_t dp_ipa_frag_nbuf_linearize(struct dp_soc *soc,
  2434. qdf_nbuf_t nbuf)
  2435. {
  2436. uint8_t *src_nbuf_data;
  2437. uint8_t *dst_nbuf_data;
  2438. qdf_nbuf_t dst_nbuf;
  2439. qdf_nbuf_t temp_nbuf = nbuf;
  2440. uint32_t nbuf_len = qdf_nbuf_len(nbuf);
  2441. bool is_nbuf_head = true;
  2442. uint32_t copy_len = 0;
  2443. dst_nbuf = qdf_nbuf_alloc(soc->osdev, RX_DATA_BUFFER_SIZE,
  2444. RX_BUFFER_RESERVATION,
  2445. RX_DATA_BUFFER_ALIGNMENT, FALSE);
  2446. if (!dst_nbuf) {
  2447. dp_err_rl("nbuf allocate fail");
  2448. return NULL;
  2449. }
  2450. if ((nbuf_len + L3_HEADER_PADDING) > RX_DATA_BUFFER_SIZE) {
  2451. qdf_nbuf_free(dst_nbuf);
  2452. dp_err_rl("nbuf is jumbo data");
  2453. return NULL;
  2454. }
  2455. /* prepeare to copy all data into new skb */
  2456. dst_nbuf_data = qdf_nbuf_data(dst_nbuf);
  2457. while (temp_nbuf) {
  2458. src_nbuf_data = qdf_nbuf_data(temp_nbuf);
  2459. /* first head nbuf */
  2460. if (is_nbuf_head) {
  2461. qdf_mem_copy(dst_nbuf_data, src_nbuf_data,
  2462. soc->rx_pkt_tlv_size);
  2463. /* leave extra 2 bytes L3_HEADER_PADDING */
  2464. dst_nbuf_data += (soc->rx_pkt_tlv_size +
  2465. L3_HEADER_PADDING);
  2466. src_nbuf_data += soc->rx_pkt_tlv_size;
  2467. copy_len = qdf_nbuf_headlen(temp_nbuf) -
  2468. soc->rx_pkt_tlv_size;
  2469. temp_nbuf = qdf_nbuf_get_ext_list(temp_nbuf);
  2470. is_nbuf_head = false;
  2471. } else {
  2472. copy_len = qdf_nbuf_len(temp_nbuf);
  2473. temp_nbuf = qdf_nbuf_queue_next(temp_nbuf);
  2474. }
  2475. qdf_mem_copy(dst_nbuf_data, src_nbuf_data, copy_len);
  2476. dst_nbuf_data += copy_len;
  2477. }
  2478. qdf_nbuf_set_len(dst_nbuf, nbuf_len);
  2479. /* copy is done, free original nbuf */
  2480. qdf_nbuf_free(nbuf);
  2481. return dst_nbuf;
  2482. }
  2483. /**
  2484. * dp_ipa_handle_rx_reo_reinject - Handle RX REO reinject skb buffer
  2485. * @soc: soc
  2486. * @nbuf: skb
  2487. *
  2488. * Return: nbuf if success and otherwise NULL
  2489. */
  2490. qdf_nbuf_t dp_ipa_handle_rx_reo_reinject(struct dp_soc *soc, qdf_nbuf_t nbuf)
  2491. {
  2492. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  2493. return nbuf;
  2494. /* WLAN IPA is run-time disabled */
  2495. if (!qdf_atomic_read(&soc->ipa_pipes_enabled))
  2496. return nbuf;
  2497. if (!qdf_nbuf_is_frag(nbuf))
  2498. return nbuf;
  2499. /* linearize skb for IPA */
  2500. return dp_ipa_frag_nbuf_linearize(soc, nbuf);
  2501. }
  2502. QDF_STATUS dp_ipa_tx_buf_smmu_mapping(
  2503. struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  2504. {
  2505. QDF_STATUS ret;
  2506. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2507. struct dp_pdev *pdev =
  2508. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  2509. if (!pdev) {
  2510. dp_err("%s invalid instance", __func__);
  2511. return QDF_STATUS_E_FAILURE;
  2512. }
  2513. if (!qdf_mem_smmu_s1_enabled(soc->osdev)) {
  2514. dp_debug("SMMU S1 disabled");
  2515. return QDF_STATUS_SUCCESS;
  2516. }
  2517. ret = __dp_ipa_tx_buf_smmu_mapping(soc, pdev, true);
  2518. if (ret)
  2519. return ret;
  2520. ret = dp_ipa_tx_alt_buf_smmu_mapping(soc, pdev, true);
  2521. if (ret)
  2522. __dp_ipa_tx_buf_smmu_mapping(soc, pdev, false);
  2523. return ret;
  2524. }
  2525. QDF_STATUS dp_ipa_tx_buf_smmu_unmapping(
  2526. struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  2527. {
  2528. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2529. struct dp_pdev *pdev =
  2530. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  2531. if (!pdev) {
  2532. dp_err("%s invalid instance", __func__);
  2533. return QDF_STATUS_E_FAILURE;
  2534. }
  2535. if (!qdf_mem_smmu_s1_enabled(soc->osdev)) {
  2536. dp_debug("SMMU S1 disabled");
  2537. return QDF_STATUS_SUCCESS;
  2538. }
  2539. if (__dp_ipa_tx_buf_smmu_mapping(soc, pdev, false) ||
  2540. dp_ipa_tx_alt_buf_smmu_mapping(soc, pdev, false))
  2541. return QDF_STATUS_E_FAILURE;
  2542. return QDF_STATUS_SUCCESS;
  2543. }
  2544. #endif