dp_tx.c 100 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758
  1. /*
  2. * Copyright (c) 2016-2018 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "htt.h"
  19. #include "hal_hw_headers.h"
  20. #include "dp_tx.h"
  21. #include "dp_tx_desc.h"
  22. #include "dp_peer.h"
  23. #include "dp_types.h"
  24. #include "hal_tx.h"
  25. #include "qdf_mem.h"
  26. #include "qdf_nbuf.h"
  27. #include "qdf_net_types.h"
  28. #include <wlan_cfg.h>
  29. #ifdef MESH_MODE_SUPPORT
  30. #include "if_meta_hdr.h"
  31. #endif
  32. #define DP_TX_QUEUE_MASK 0x3
  33. /* TODO Add support in TSO */
  34. #define DP_DESC_NUM_FRAG(x) 0
  35. /* disable TQM_BYPASS */
  36. #define TQM_BYPASS_WAR 0
  37. /* invalid peer id for reinject*/
  38. #define DP_INVALID_PEER 0XFFFE
  39. /*mapping between hal encrypt type and cdp_sec_type*/
  40. #define MAX_CDP_SEC_TYPE 12
  41. static const uint8_t sec_type_map[MAX_CDP_SEC_TYPE] = {
  42. HAL_TX_ENCRYPT_TYPE_NO_CIPHER,
  43. HAL_TX_ENCRYPT_TYPE_WEP_128,
  44. HAL_TX_ENCRYPT_TYPE_WEP_104,
  45. HAL_TX_ENCRYPT_TYPE_WEP_40,
  46. HAL_TX_ENCRYPT_TYPE_TKIP_WITH_MIC,
  47. HAL_TX_ENCRYPT_TYPE_TKIP_NO_MIC,
  48. HAL_TX_ENCRYPT_TYPE_AES_CCMP_128,
  49. HAL_TX_ENCRYPT_TYPE_WAPI,
  50. HAL_TX_ENCRYPT_TYPE_AES_CCMP_256,
  51. HAL_TX_ENCRYPT_TYPE_AES_GCMP_128,
  52. HAL_TX_ENCRYPT_TYPE_AES_GCMP_256,
  53. HAL_TX_ENCRYPT_TYPE_WAPI_GCM_SM4};
  54. /**
  55. * dp_tx_get_queue() - Returns Tx queue IDs to be used for this Tx frame
  56. * @vdev: DP Virtual device handle
  57. * @nbuf: Buffer pointer
  58. * @queue: queue ids container for nbuf
  59. *
  60. * TX packet queue has 2 instances, software descriptors id and dma ring id
  61. * Based on tx feature and hardware configuration queue id combination could be
  62. * different.
  63. * For example -
  64. * With XPS enabled,all TX descriptor pools and dma ring are assigned per cpu id
  65. * With no XPS,lock based resource protection, Descriptor pool ids are different
  66. * for each vdev, dma ring id will be same as single pdev id
  67. *
  68. * Return: None
  69. */
  70. #ifdef QCA_OL_TX_MULTIQ_SUPPORT
  71. static inline void dp_tx_get_queue(struct dp_vdev *vdev,
  72. qdf_nbuf_t nbuf, struct dp_tx_queue *queue)
  73. {
  74. uint16_t queue_offset = qdf_nbuf_get_queue_mapping(nbuf) & DP_TX_QUEUE_MASK;
  75. queue->desc_pool_id = queue_offset;
  76. queue->ring_id = vdev->pdev->soc->tx_ring_map[queue_offset];
  77. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  78. "%s, pool_id:%d ring_id: %d",
  79. __func__, queue->desc_pool_id, queue->ring_id);
  80. return;
  81. }
  82. #else /* QCA_OL_TX_MULTIQ_SUPPORT */
  83. static inline void dp_tx_get_queue(struct dp_vdev *vdev,
  84. qdf_nbuf_t nbuf, struct dp_tx_queue *queue)
  85. {
  86. /* get flow id */
  87. queue->desc_pool_id = DP_TX_GET_DESC_POOL_ID(vdev);
  88. queue->ring_id = DP_TX_GET_RING_ID(vdev);
  89. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  90. "%s, pool_id:%d ring_id: %d",
  91. __func__, queue->desc_pool_id, queue->ring_id);
  92. return;
  93. }
  94. #endif
  95. #if defined(FEATURE_TSO)
  96. /**
  97. * dp_tx_tso_unmap_segment() - Unmap TSO segment
  98. *
  99. * @soc - core txrx main context
  100. * @tx_desc - Tx software descriptor
  101. */
  102. static void dp_tx_tso_unmap_segment(struct dp_soc *soc,
  103. struct dp_tx_desc_s *tx_desc)
  104. {
  105. TSO_DEBUG("%s: Unmap the tso segment", __func__);
  106. if (qdf_unlikely(!tx_desc->tso_desc)) {
  107. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  108. "%s %d TSO desc is NULL!",
  109. __func__, __LINE__);
  110. qdf_assert(0);
  111. } else if (qdf_unlikely(!tx_desc->tso_num_desc)) {
  112. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  113. "%s %d TSO num desc is NULL!",
  114. __func__, __LINE__);
  115. qdf_assert(0);
  116. } else {
  117. bool is_last_seg;
  118. struct qdf_tso_num_seg_elem_t *tso_num_desc =
  119. (struct qdf_tso_num_seg_elem_t *)tx_desc->tso_num_desc;
  120. if (tso_num_desc->num_seg.tso_cmn_num_seg > 1)
  121. is_last_seg = false;
  122. else
  123. is_last_seg = true;
  124. tso_num_desc->num_seg.tso_cmn_num_seg--;
  125. qdf_nbuf_unmap_tso_segment(soc->osdev,
  126. tx_desc->tso_desc, is_last_seg);
  127. }
  128. }
  129. /**
  130. * dp_tx_tso_desc_release() - Release the tso segment and tso_cmn_num_seg
  131. * back to the freelist
  132. *
  133. * @soc - soc device handle
  134. * @tx_desc - Tx software descriptor
  135. */
  136. static void dp_tx_tso_desc_release(struct dp_soc *soc,
  137. struct dp_tx_desc_s *tx_desc)
  138. {
  139. TSO_DEBUG("%s: Free the tso descriptor", __func__);
  140. if (qdf_unlikely(!tx_desc->tso_desc)) {
  141. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  142. "%s %d TSO desc is NULL!",
  143. __func__, __LINE__);
  144. qdf_assert(0);
  145. } else if (qdf_unlikely(!tx_desc->tso_num_desc)) {
  146. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  147. "%s %d TSO num desc is NULL!",
  148. __func__, __LINE__);
  149. qdf_assert(0);
  150. } else {
  151. struct qdf_tso_num_seg_elem_t *tso_num_desc =
  152. (struct qdf_tso_num_seg_elem_t *)tx_desc->tso_num_desc;
  153. /* Add the tso num segment into the free list */
  154. if (tso_num_desc->num_seg.tso_cmn_num_seg == 0) {
  155. dp_tso_num_seg_free(soc, tx_desc->pool_id,
  156. tx_desc->tso_num_desc);
  157. tx_desc->tso_num_desc = NULL;
  158. }
  159. /* Add the tso segment into the free list*/
  160. dp_tx_tso_desc_free(soc,
  161. tx_desc->pool_id, tx_desc->tso_desc);
  162. tx_desc->tso_desc = NULL;
  163. }
  164. }
  165. #else
  166. static void dp_tx_tso_unmap_segment(struct dp_soc *soc,
  167. struct dp_tx_desc_s *tx_desc)
  168. {
  169. }
  170. static void dp_tx_tso_desc_release(struct dp_soc *soc,
  171. struct dp_tx_desc_s *tx_desc)
  172. {
  173. }
  174. #endif
  175. /**
  176. * dp_tx_desc_release() - Release Tx Descriptor
  177. * @tx_desc : Tx Descriptor
  178. * @desc_pool_id: Descriptor Pool ID
  179. *
  180. * Deallocate all resources attached to Tx descriptor and free the Tx
  181. * descriptor.
  182. *
  183. * Return:
  184. */
  185. static void
  186. dp_tx_desc_release(struct dp_tx_desc_s *tx_desc, uint8_t desc_pool_id)
  187. {
  188. struct dp_pdev *pdev = tx_desc->pdev;
  189. struct dp_soc *soc;
  190. uint8_t comp_status = 0;
  191. qdf_assert(pdev);
  192. soc = pdev->soc;
  193. if (tx_desc->frm_type == dp_tx_frm_tso)
  194. dp_tx_tso_desc_release(soc, tx_desc);
  195. if (tx_desc->flags & DP_TX_DESC_FLAG_FRAG)
  196. dp_tx_ext_desc_free(soc, tx_desc->msdu_ext_desc, desc_pool_id);
  197. if (tx_desc->flags & DP_TX_DESC_FLAG_ME)
  198. dp_tx_me_free_buf(tx_desc->pdev, tx_desc->me_buffer);
  199. qdf_atomic_dec(&pdev->num_tx_outstanding);
  200. if (tx_desc->flags & DP_TX_DESC_FLAG_TO_FW)
  201. qdf_atomic_dec(&pdev->num_tx_exception);
  202. if (HAL_TX_COMP_RELEASE_SOURCE_TQM ==
  203. hal_tx_comp_get_buffer_source(&tx_desc->comp))
  204. comp_status = hal_tx_comp_get_release_reason(&tx_desc->comp);
  205. else
  206. comp_status = HAL_TX_COMP_RELEASE_REASON_FW;
  207. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  208. "Tx Completion Release desc %d status %d outstanding %d",
  209. tx_desc->id, comp_status,
  210. qdf_atomic_read(&pdev->num_tx_outstanding));
  211. dp_tx_desc_free(soc, tx_desc, desc_pool_id);
  212. return;
  213. }
  214. /**
  215. * dp_tx_htt_metadata_prepare() - Prepare HTT metadata for special frames
  216. * @vdev: DP vdev Handle
  217. * @nbuf: skb
  218. *
  219. * Prepares and fills HTT metadata in the frame pre-header for special frames
  220. * that should be transmitted using varying transmit parameters.
  221. * There are 2 VDEV modes that currently needs this special metadata -
  222. * 1) Mesh Mode
  223. * 2) DSRC Mode
  224. *
  225. * Return: HTT metadata size
  226. *
  227. */
  228. static uint8_t dp_tx_prepare_htt_metadata(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  229. uint32_t *meta_data)
  230. {
  231. struct htt_tx_msdu_desc_ext2_t *desc_ext =
  232. (struct htt_tx_msdu_desc_ext2_t *) meta_data;
  233. uint8_t htt_desc_size;
  234. /* Size rounded of multiple of 8 bytes */
  235. uint8_t htt_desc_size_aligned;
  236. uint8_t *hdr = NULL;
  237. /*
  238. * Metadata - HTT MSDU Extension header
  239. */
  240. htt_desc_size = sizeof(struct htt_tx_msdu_desc_ext2_t);
  241. htt_desc_size_aligned = (htt_desc_size + 7) & ~0x7;
  242. if (vdev->mesh_vdev) {
  243. /* Fill and add HTT metaheader */
  244. hdr = qdf_nbuf_push_head(nbuf, htt_desc_size_aligned);
  245. if (hdr == NULL) {
  246. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  247. "Error in filling HTT metadata");
  248. return 0;
  249. }
  250. qdf_mem_copy(hdr, desc_ext, htt_desc_size);
  251. } else if (vdev->opmode == wlan_op_mode_ocb) {
  252. /* Todo - Add support for DSRC */
  253. }
  254. return htt_desc_size_aligned;
  255. }
  256. /**
  257. * dp_tx_prepare_tso_ext_desc() - Prepare MSDU extension descriptor for TSO
  258. * @tso_seg: TSO segment to process
  259. * @ext_desc: Pointer to MSDU extension descriptor
  260. *
  261. * Return: void
  262. */
  263. #if defined(FEATURE_TSO)
  264. static void dp_tx_prepare_tso_ext_desc(struct qdf_tso_seg_t *tso_seg,
  265. void *ext_desc)
  266. {
  267. uint8_t num_frag;
  268. uint32_t tso_flags;
  269. /*
  270. * Set tso_en, tcp_flags(NS, CWR, ECE, URG, ACK, PSH, RST, SYN, FIN),
  271. * tcp_flag_mask
  272. *
  273. * Checksum enable flags are set in TCL descriptor and not in Extension
  274. * Descriptor (H/W ignores checksum_en flags in MSDU ext descriptor)
  275. */
  276. tso_flags = *(uint32_t *) &tso_seg->tso_flags;
  277. hal_tx_ext_desc_set_tso_flags(ext_desc, tso_flags);
  278. hal_tx_ext_desc_set_msdu_length(ext_desc, tso_seg->tso_flags.l2_len,
  279. tso_seg->tso_flags.ip_len);
  280. hal_tx_ext_desc_set_tcp_seq(ext_desc, tso_seg->tso_flags.tcp_seq_num);
  281. hal_tx_ext_desc_set_ip_id(ext_desc, tso_seg->tso_flags.ip_id);
  282. for (num_frag = 0; num_frag < tso_seg->num_frags; num_frag++) {
  283. uint32_t lo = 0;
  284. uint32_t hi = 0;
  285. qdf_dmaaddr_to_32s(
  286. tso_seg->tso_frags[num_frag].paddr, &lo, &hi);
  287. hal_tx_ext_desc_set_buffer(ext_desc, num_frag, lo, hi,
  288. tso_seg->tso_frags[num_frag].length);
  289. }
  290. return;
  291. }
  292. #else
  293. static void dp_tx_prepare_tso_ext_desc(struct qdf_tso_seg_t *tso_seg,
  294. void *ext_desc)
  295. {
  296. return;
  297. }
  298. #endif
  299. #if defined(FEATURE_TSO)
  300. /**
  301. * dp_tx_free_tso_seg() - Loop through the tso segments
  302. * allocated and free them
  303. *
  304. * @soc: soc handle
  305. * @free_seg: list of tso segments
  306. * @msdu_info: msdu descriptor
  307. *
  308. * Return - void
  309. */
  310. static void dp_tx_free_tso_seg(struct dp_soc *soc,
  311. struct qdf_tso_seg_elem_t *free_seg,
  312. struct dp_tx_msdu_info_s *msdu_info)
  313. {
  314. struct qdf_tso_seg_elem_t *next_seg;
  315. while (free_seg) {
  316. next_seg = free_seg->next;
  317. dp_tx_tso_desc_free(soc,
  318. msdu_info->tx_queue.desc_pool_id,
  319. free_seg);
  320. free_seg = next_seg;
  321. }
  322. }
  323. /**
  324. * dp_tx_free_tso_num_seg() - Loop through the tso num segments
  325. * allocated and free them
  326. *
  327. * @soc: soc handle
  328. * @free_seg: list of tso segments
  329. * @msdu_info: msdu descriptor
  330. * Return - void
  331. */
  332. static void dp_tx_free_tso_num_seg(struct dp_soc *soc,
  333. struct qdf_tso_num_seg_elem_t *free_seg,
  334. struct dp_tx_msdu_info_s *msdu_info)
  335. {
  336. struct qdf_tso_num_seg_elem_t *next_seg;
  337. while (free_seg) {
  338. next_seg = free_seg->next;
  339. dp_tso_num_seg_free(soc,
  340. msdu_info->tx_queue.desc_pool_id,
  341. free_seg);
  342. free_seg = next_seg;
  343. }
  344. }
  345. /**
  346. * dp_tx_prepare_tso() - Given a jumbo msdu, prepare the TSO info
  347. * @vdev: virtual device handle
  348. * @msdu: network buffer
  349. * @msdu_info: meta data associated with the msdu
  350. *
  351. * Return: QDF_STATUS_SUCCESS success
  352. */
  353. static QDF_STATUS dp_tx_prepare_tso(struct dp_vdev *vdev,
  354. qdf_nbuf_t msdu, struct dp_tx_msdu_info_s *msdu_info)
  355. {
  356. struct qdf_tso_seg_elem_t *tso_seg;
  357. int num_seg = qdf_nbuf_get_tso_num_seg(msdu);
  358. struct dp_soc *soc = vdev->pdev->soc;
  359. struct qdf_tso_info_t *tso_info;
  360. struct qdf_tso_num_seg_elem_t *tso_num_seg;
  361. tso_info = &msdu_info->u.tso_info;
  362. tso_info->curr_seg = NULL;
  363. tso_info->tso_seg_list = NULL;
  364. tso_info->num_segs = num_seg;
  365. msdu_info->frm_type = dp_tx_frm_tso;
  366. tso_info->tso_num_seg_list = NULL;
  367. TSO_DEBUG(" %s: num_seg: %d", __func__, num_seg);
  368. while (num_seg) {
  369. tso_seg = dp_tx_tso_desc_alloc(
  370. soc, msdu_info->tx_queue.desc_pool_id);
  371. if (tso_seg) {
  372. tso_seg->next = tso_info->tso_seg_list;
  373. tso_info->tso_seg_list = tso_seg;
  374. num_seg--;
  375. } else {
  376. struct qdf_tso_seg_elem_t *free_seg =
  377. tso_info->tso_seg_list;
  378. dp_tx_free_tso_seg(soc, free_seg, msdu_info);
  379. return QDF_STATUS_E_NOMEM;
  380. }
  381. }
  382. TSO_DEBUG(" %s: num_seg: %d", __func__, num_seg);
  383. tso_num_seg = dp_tso_num_seg_alloc(soc,
  384. msdu_info->tx_queue.desc_pool_id);
  385. if (tso_num_seg) {
  386. tso_num_seg->next = tso_info->tso_num_seg_list;
  387. tso_info->tso_num_seg_list = tso_num_seg;
  388. } else {
  389. /* Bug: free tso_num_seg and tso_seg */
  390. /* Free the already allocated num of segments */
  391. struct qdf_tso_seg_elem_t *free_seg =
  392. tso_info->tso_seg_list;
  393. TSO_DEBUG(" %s: Failed alloc - Number of segs for a TSO packet",
  394. __func__);
  395. dp_tx_free_tso_seg(soc, free_seg, msdu_info);
  396. return QDF_STATUS_E_NOMEM;
  397. }
  398. msdu_info->num_seg =
  399. qdf_nbuf_get_tso_info(soc->osdev, msdu, tso_info);
  400. TSO_DEBUG(" %s: msdu_info->num_seg: %d", __func__,
  401. msdu_info->num_seg);
  402. if (!(msdu_info->num_seg)) {
  403. dp_tx_free_tso_seg(soc, tso_info->tso_seg_list, msdu_info);
  404. dp_tx_free_tso_num_seg(soc, tso_info->tso_num_seg_list,
  405. msdu_info);
  406. return QDF_STATUS_E_INVAL;
  407. }
  408. tso_info->curr_seg = tso_info->tso_seg_list;
  409. return QDF_STATUS_SUCCESS;
  410. }
  411. #else
  412. static QDF_STATUS dp_tx_prepare_tso(struct dp_vdev *vdev,
  413. qdf_nbuf_t msdu, struct dp_tx_msdu_info_s *msdu_info)
  414. {
  415. return QDF_STATUS_E_NOMEM;
  416. }
  417. #endif
  418. /**
  419. * dp_tx_prepare_ext_desc() - Allocate and prepare MSDU extension descriptor
  420. * @vdev: DP Vdev handle
  421. * @msdu_info: MSDU info to be setup in MSDU extension descriptor
  422. * @desc_pool_id: Descriptor Pool ID
  423. *
  424. * Return:
  425. */
  426. static
  427. struct dp_tx_ext_desc_elem_s *dp_tx_prepare_ext_desc(struct dp_vdev *vdev,
  428. struct dp_tx_msdu_info_s *msdu_info, uint8_t desc_pool_id)
  429. {
  430. uint8_t i;
  431. uint8_t cached_ext_desc[HAL_TX_EXT_DESC_WITH_META_DATA];
  432. struct dp_tx_seg_info_s *seg_info;
  433. struct dp_tx_ext_desc_elem_s *msdu_ext_desc;
  434. struct dp_soc *soc = vdev->pdev->soc;
  435. /* Allocate an extension descriptor */
  436. msdu_ext_desc = dp_tx_ext_desc_alloc(soc, desc_pool_id);
  437. qdf_mem_zero(&cached_ext_desc[0], HAL_TX_EXT_DESC_WITH_META_DATA);
  438. if (!msdu_ext_desc) {
  439. DP_STATS_INC(vdev, tx_i.dropped.desc_na.num, 1);
  440. return NULL;
  441. }
  442. if (msdu_info->exception_fw &&
  443. qdf_unlikely(vdev->mesh_vdev)) {
  444. qdf_mem_copy(&cached_ext_desc[HAL_TX_EXTENSION_DESC_LEN_BYTES],
  445. &msdu_info->meta_data[0],
  446. sizeof(struct htt_tx_msdu_desc_ext2_t));
  447. qdf_atomic_inc(&vdev->pdev->num_tx_exception);
  448. }
  449. switch (msdu_info->frm_type) {
  450. case dp_tx_frm_sg:
  451. case dp_tx_frm_me:
  452. case dp_tx_frm_raw:
  453. seg_info = msdu_info->u.sg_info.curr_seg;
  454. /* Update the buffer pointers in MSDU Extension Descriptor */
  455. for (i = 0; i < seg_info->frag_cnt; i++) {
  456. hal_tx_ext_desc_set_buffer(&cached_ext_desc[0], i,
  457. seg_info->frags[i].paddr_lo,
  458. seg_info->frags[i].paddr_hi,
  459. seg_info->frags[i].len);
  460. }
  461. break;
  462. case dp_tx_frm_tso:
  463. dp_tx_prepare_tso_ext_desc(&msdu_info->u.tso_info.curr_seg->seg,
  464. &cached_ext_desc[0]);
  465. break;
  466. default:
  467. break;
  468. }
  469. QDF_TRACE_HEX_DUMP(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  470. cached_ext_desc, HAL_TX_EXT_DESC_WITH_META_DATA);
  471. hal_tx_ext_desc_sync(&cached_ext_desc[0],
  472. msdu_ext_desc->vaddr);
  473. return msdu_ext_desc;
  474. }
  475. /**
  476. * dp_tx_trace_pkt() - Trace TX packet at DP layer
  477. *
  478. * @skb: skb to be traced
  479. * @msdu_id: msdu_id of the packet
  480. * @vdev_id: vdev_id of the packet
  481. *
  482. * Return: None
  483. */
  484. static void dp_tx_trace_pkt(qdf_nbuf_t skb, uint16_t msdu_id,
  485. uint8_t vdev_id)
  486. {
  487. QDF_NBUF_CB_TX_PACKET_TRACK(skb) = QDF_NBUF_TX_PKT_DATA_TRACK;
  488. QDF_NBUF_CB_TX_DP_TRACE(skb) = 1;
  489. DPTRACE(qdf_dp_trace_ptr(skb,
  490. QDF_DP_TRACE_LI_DP_TX_PACKET_PTR_RECORD,
  491. QDF_TRACE_DEFAULT_PDEV_ID,
  492. qdf_nbuf_data_addr(skb),
  493. sizeof(qdf_nbuf_data(skb)),
  494. msdu_id, vdev_id));
  495. qdf_dp_trace_log_pkt(vdev_id, skb, QDF_TX, QDF_TRACE_DEFAULT_PDEV_ID);
  496. DPTRACE(qdf_dp_trace_data_pkt(skb, QDF_TRACE_DEFAULT_PDEV_ID,
  497. QDF_DP_TRACE_LI_DP_TX_PACKET_RECORD,
  498. msdu_id, QDF_TX));
  499. }
  500. /**
  501. * dp_tx_desc_prepare_single - Allocate and prepare Tx descriptor
  502. * @vdev: DP vdev handle
  503. * @nbuf: skb
  504. * @desc_pool_id: Descriptor pool ID
  505. * @meta_data: Metadata to the fw
  506. * @tx_exc_metadata: Handle that holds exception path metadata
  507. * Allocate and prepare Tx descriptor with msdu information.
  508. *
  509. * Return: Pointer to Tx Descriptor on success,
  510. * NULL on failure
  511. */
  512. static
  513. struct dp_tx_desc_s *dp_tx_prepare_desc_single(struct dp_vdev *vdev,
  514. qdf_nbuf_t nbuf, uint8_t desc_pool_id,
  515. struct dp_tx_msdu_info_s *msdu_info,
  516. struct cdp_tx_exception_metadata *tx_exc_metadata)
  517. {
  518. uint8_t align_pad;
  519. uint8_t is_exception = 0;
  520. uint8_t htt_hdr_size;
  521. struct ether_header *eh;
  522. struct dp_tx_desc_s *tx_desc;
  523. struct dp_pdev *pdev = vdev->pdev;
  524. struct dp_soc *soc = pdev->soc;
  525. /* Allocate software Tx descriptor */
  526. tx_desc = dp_tx_desc_alloc(soc, desc_pool_id);
  527. if (qdf_unlikely(!tx_desc)) {
  528. DP_STATS_INC(vdev, tx_i.dropped.desc_na.num, 1);
  529. return NULL;
  530. }
  531. /* Flow control/Congestion Control counters */
  532. qdf_atomic_inc(&pdev->num_tx_outstanding);
  533. /* Initialize the SW tx descriptor */
  534. tx_desc->nbuf = nbuf;
  535. tx_desc->frm_type = dp_tx_frm_std;
  536. tx_desc->tx_encap_type = (tx_exc_metadata ?
  537. tx_exc_metadata->tx_encap_type : vdev->tx_encap_type);
  538. tx_desc->vdev = vdev;
  539. tx_desc->pdev = pdev;
  540. tx_desc->msdu_ext_desc = NULL;
  541. tx_desc->pkt_offset = 0;
  542. dp_tx_trace_pkt(nbuf, tx_desc->id, vdev->vdev_id);
  543. /* Reset the control block */
  544. qdf_nbuf_reset_ctxt(nbuf);
  545. /*
  546. * For special modes (vdev_type == ocb or mesh), data frames should be
  547. * transmitted using varying transmit parameters (tx spec) which include
  548. * transmit rate, power, priority, channel, channel bandwidth , nss etc.
  549. * These are filled in HTT MSDU descriptor and sent in frame pre-header.
  550. * These frames are sent as exception packets to firmware.
  551. *
  552. * HW requirement is that metadata should always point to a
  553. * 8-byte aligned address. So we add alignment pad to start of buffer.
  554. * HTT Metadata should be ensured to be multiple of 8-bytes,
  555. * to get 8-byte aligned start address along with align_pad added
  556. *
  557. * |-----------------------------|
  558. * | |
  559. * |-----------------------------| <-----Buffer Pointer Address given
  560. * | | ^ in HW descriptor (aligned)
  561. * | HTT Metadata | |
  562. * | | |
  563. * | | | Packet Offset given in descriptor
  564. * | | |
  565. * |-----------------------------| |
  566. * | Alignment Pad | v
  567. * |-----------------------------| <----- Actual buffer start address
  568. * | SKB Data | (Unaligned)
  569. * | |
  570. * | |
  571. * | |
  572. * | |
  573. * | |
  574. * |-----------------------------|
  575. */
  576. if (qdf_unlikely((msdu_info->exception_fw)) ||
  577. (vdev->opmode == wlan_op_mode_ocb)) {
  578. align_pad = ((unsigned long) qdf_nbuf_data(nbuf)) & 0x7;
  579. if (qdf_nbuf_push_head(nbuf, align_pad) == NULL) {
  580. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  581. "qdf_nbuf_push_head failed");
  582. goto failure;
  583. }
  584. htt_hdr_size = dp_tx_prepare_htt_metadata(vdev, nbuf,
  585. msdu_info->meta_data);
  586. if (htt_hdr_size == 0)
  587. goto failure;
  588. tx_desc->pkt_offset = align_pad + htt_hdr_size;
  589. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  590. is_exception = 1;
  591. }
  592. if (qdf_unlikely(QDF_STATUS_SUCCESS !=
  593. qdf_nbuf_map(soc->osdev, nbuf,
  594. QDF_DMA_TO_DEVICE))) {
  595. /* Handle failure */
  596. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  597. "qdf_nbuf_map failed");
  598. DP_STATS_INC(vdev, tx_i.dropped.dma_error, 1);
  599. goto failure;
  600. }
  601. if (qdf_unlikely(vdev->nawds_enabled)) {
  602. eh = (struct ether_header *) qdf_nbuf_data(nbuf);
  603. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost)) {
  604. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  605. is_exception = 1;
  606. }
  607. }
  608. #if !TQM_BYPASS_WAR
  609. if (is_exception || tx_exc_metadata)
  610. #endif
  611. {
  612. /* Temporary WAR due to TQM VP issues */
  613. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  614. qdf_atomic_inc(&pdev->num_tx_exception);
  615. }
  616. return tx_desc;
  617. failure:
  618. dp_tx_desc_release(tx_desc, desc_pool_id);
  619. return NULL;
  620. }
  621. /**
  622. * dp_tx_prepare_desc() - Allocate and prepare Tx descriptor for multisegment frame
  623. * @vdev: DP vdev handle
  624. * @nbuf: skb
  625. * @msdu_info: Info to be setup in MSDU descriptor and MSDU extension descriptor
  626. * @desc_pool_id : Descriptor Pool ID
  627. *
  628. * Allocate and prepare Tx descriptor with msdu and fragment descritor
  629. * information. For frames wth fragments, allocate and prepare
  630. * an MSDU extension descriptor
  631. *
  632. * Return: Pointer to Tx Descriptor on success,
  633. * NULL on failure
  634. */
  635. static struct dp_tx_desc_s *dp_tx_prepare_desc(struct dp_vdev *vdev,
  636. qdf_nbuf_t nbuf, struct dp_tx_msdu_info_s *msdu_info,
  637. uint8_t desc_pool_id)
  638. {
  639. struct dp_tx_desc_s *tx_desc;
  640. struct dp_tx_ext_desc_elem_s *msdu_ext_desc;
  641. struct dp_pdev *pdev = vdev->pdev;
  642. struct dp_soc *soc = pdev->soc;
  643. /* Allocate software Tx descriptor */
  644. tx_desc = dp_tx_desc_alloc(soc, desc_pool_id);
  645. if (!tx_desc) {
  646. DP_STATS_INC(vdev, tx_i.dropped.desc_na.num, 1);
  647. return NULL;
  648. }
  649. /* Flow control/Congestion Control counters */
  650. qdf_atomic_inc(&pdev->num_tx_outstanding);
  651. /* Initialize the SW tx descriptor */
  652. tx_desc->nbuf = nbuf;
  653. tx_desc->frm_type = msdu_info->frm_type;
  654. tx_desc->tx_encap_type = vdev->tx_encap_type;
  655. tx_desc->vdev = vdev;
  656. tx_desc->pdev = pdev;
  657. tx_desc->pkt_offset = 0;
  658. tx_desc->tso_desc = msdu_info->u.tso_info.curr_seg;
  659. tx_desc->tso_num_desc = msdu_info->u.tso_info.tso_num_seg_list;
  660. dp_tx_trace_pkt(nbuf, tx_desc->id, vdev->vdev_id);
  661. /* Reset the control block */
  662. qdf_nbuf_reset_ctxt(nbuf);
  663. /* Handle scattered frames - TSO/SG/ME */
  664. /* Allocate and prepare an extension descriptor for scattered frames */
  665. msdu_ext_desc = dp_tx_prepare_ext_desc(vdev, msdu_info, desc_pool_id);
  666. if (!msdu_ext_desc) {
  667. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  668. "%s Tx Extension Descriptor Alloc Fail",
  669. __func__);
  670. goto failure;
  671. }
  672. #if TQM_BYPASS_WAR
  673. /* Temporary WAR due to TQM VP issues */
  674. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  675. qdf_atomic_inc(&pdev->num_tx_exception);
  676. #endif
  677. if (qdf_unlikely(msdu_info->exception_fw))
  678. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  679. tx_desc->msdu_ext_desc = msdu_ext_desc;
  680. tx_desc->flags |= DP_TX_DESC_FLAG_FRAG;
  681. return tx_desc;
  682. failure:
  683. dp_tx_desc_release(tx_desc, desc_pool_id);
  684. return NULL;
  685. }
  686. /**
  687. * dp_tx_prepare_raw() - Prepare RAW packet TX
  688. * @vdev: DP vdev handle
  689. * @nbuf: buffer pointer
  690. * @seg_info: Pointer to Segment info Descriptor to be prepared
  691. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension
  692. * descriptor
  693. *
  694. * Return:
  695. */
  696. static qdf_nbuf_t dp_tx_prepare_raw(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  697. struct dp_tx_seg_info_s *seg_info, struct dp_tx_msdu_info_s *msdu_info)
  698. {
  699. qdf_nbuf_t curr_nbuf = NULL;
  700. uint16_t total_len = 0;
  701. qdf_dma_addr_t paddr;
  702. int32_t i;
  703. int32_t mapped_buf_num = 0;
  704. struct dp_tx_sg_info_s *sg_info = &msdu_info->u.sg_info;
  705. qdf_dot3_qosframe_t *qos_wh = (qdf_dot3_qosframe_t *) nbuf->data;
  706. DP_STATS_INC_PKT(vdev, tx_i.raw.raw_pkt, 1, qdf_nbuf_len(nbuf));
  707. /* SWAR for HW: Enable WEP bit in the AMSDU frames for RAW mode */
  708. if (vdev->raw_mode_war &&
  709. (qos_wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_QOS))
  710. qos_wh->i_fc[1] |= IEEE80211_FC1_WEP;
  711. for (curr_nbuf = nbuf, i = 0; curr_nbuf;
  712. curr_nbuf = qdf_nbuf_next(curr_nbuf), i++) {
  713. if (QDF_STATUS_SUCCESS != qdf_nbuf_map(vdev->osdev, curr_nbuf,
  714. QDF_DMA_TO_DEVICE)) {
  715. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  716. "%s dma map error ", __func__);
  717. DP_STATS_INC(vdev, tx_i.raw.dma_map_error, 1);
  718. mapped_buf_num = i;
  719. goto error;
  720. }
  721. paddr = qdf_nbuf_get_frag_paddr(curr_nbuf, 0);
  722. seg_info->frags[i].paddr_lo = paddr;
  723. seg_info->frags[i].paddr_hi = ((uint64_t)paddr >> 32);
  724. seg_info->frags[i].len = qdf_nbuf_len(curr_nbuf);
  725. seg_info->frags[i].vaddr = (void *) curr_nbuf;
  726. total_len += qdf_nbuf_len(curr_nbuf);
  727. }
  728. seg_info->frag_cnt = i;
  729. seg_info->total_len = total_len;
  730. seg_info->next = NULL;
  731. sg_info->curr_seg = seg_info;
  732. msdu_info->frm_type = dp_tx_frm_raw;
  733. msdu_info->num_seg = 1;
  734. return nbuf;
  735. error:
  736. i = 0;
  737. while (nbuf) {
  738. curr_nbuf = nbuf;
  739. if (i < mapped_buf_num) {
  740. qdf_nbuf_unmap(vdev->osdev, curr_nbuf, QDF_DMA_TO_DEVICE);
  741. i++;
  742. }
  743. nbuf = qdf_nbuf_next(nbuf);
  744. qdf_nbuf_free(curr_nbuf);
  745. }
  746. return NULL;
  747. }
  748. /**
  749. * dp_tx_hw_enqueue() - Enqueue to TCL HW for transmit
  750. * @soc: DP Soc Handle
  751. * @vdev: DP vdev handle
  752. * @tx_desc: Tx Descriptor Handle
  753. * @tid: TID from HLOS for overriding default DSCP-TID mapping
  754. * @fw_metadata: Metadata to send to Target Firmware along with frame
  755. * @ring_id: Ring ID of H/W ring to which we enqueue the packet
  756. * @tx_exc_metadata: Handle that holds exception path meta data
  757. *
  758. * Gets the next free TCL HW DMA descriptor and sets up required parameters
  759. * from software Tx descriptor
  760. *
  761. * Return:
  762. */
  763. static QDF_STATUS dp_tx_hw_enqueue(struct dp_soc *soc, struct dp_vdev *vdev,
  764. struct dp_tx_desc_s *tx_desc, uint8_t tid,
  765. uint16_t fw_metadata, uint8_t ring_id,
  766. struct cdp_tx_exception_metadata
  767. *tx_exc_metadata)
  768. {
  769. uint8_t type;
  770. uint16_t length;
  771. void *hal_tx_desc, *hal_tx_desc_cached;
  772. qdf_dma_addr_t dma_addr;
  773. uint8_t cached_desc[HAL_TX_DESC_LEN_BYTES];
  774. enum cdp_sec_type sec_type = (tx_exc_metadata ?
  775. tx_exc_metadata->sec_type : vdev->sec_type);
  776. /* Return Buffer Manager ID */
  777. uint8_t bm_id = ring_id;
  778. void *hal_srng = soc->tcl_data_ring[ring_id].hal_srng;
  779. hal_tx_desc_cached = (void *) cached_desc;
  780. qdf_mem_zero_outline(hal_tx_desc_cached, HAL_TX_DESC_LEN_BYTES);
  781. if (tx_desc->flags & DP_TX_DESC_FLAG_FRAG) {
  782. length = HAL_TX_EXT_DESC_WITH_META_DATA;
  783. type = HAL_TX_BUF_TYPE_EXT_DESC;
  784. dma_addr = tx_desc->msdu_ext_desc->paddr;
  785. } else {
  786. length = qdf_nbuf_len(tx_desc->nbuf) - tx_desc->pkt_offset;
  787. type = HAL_TX_BUF_TYPE_BUFFER;
  788. dma_addr = qdf_nbuf_mapped_paddr_get(tx_desc->nbuf);
  789. }
  790. hal_tx_desc_set_fw_metadata(hal_tx_desc_cached, fw_metadata);
  791. hal_tx_desc_set_buf_addr(hal_tx_desc_cached,
  792. dma_addr, bm_id, tx_desc->id,
  793. type, soc->hal_soc);
  794. if (!dp_tx_is_desc_id_valid(soc, tx_desc->id))
  795. return QDF_STATUS_E_RESOURCES;
  796. hal_tx_desc_set_buf_length(hal_tx_desc_cached, length);
  797. hal_tx_desc_set_buf_offset(hal_tx_desc_cached, tx_desc->pkt_offset);
  798. hal_tx_desc_set_encap_type(hal_tx_desc_cached, tx_desc->tx_encap_type);
  799. hal_tx_desc_set_lmac_id(soc->hal_soc, hal_tx_desc_cached,
  800. HAL_TX_DESC_DEFAULT_LMAC_ID);
  801. hal_tx_desc_set_dscp_tid_table_id(soc->hal_soc, hal_tx_desc_cached,
  802. vdev->dscp_tid_map_id);
  803. hal_tx_desc_set_encrypt_type(hal_tx_desc_cached,
  804. sec_type_map[sec_type]);
  805. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  806. "%s length:%d , type = %d, dma_addr %llx, offset %d desc id %u",
  807. __func__, length, type, (uint64_t)dma_addr,
  808. tx_desc->pkt_offset, tx_desc->id);
  809. if (tx_desc->flags & DP_TX_DESC_FLAG_TO_FW)
  810. hal_tx_desc_set_to_fw(hal_tx_desc_cached, 1);
  811. hal_tx_desc_set_addr_search_flags(hal_tx_desc_cached,
  812. vdev->hal_desc_addr_search_flags);
  813. /* verify checksum offload configuration*/
  814. if ((wlan_cfg_get_checksum_offload(soc->wlan_cfg_ctx)) &&
  815. ((qdf_nbuf_get_tx_cksum(tx_desc->nbuf) == QDF_NBUF_TX_CKSUM_TCP_UDP)
  816. || qdf_nbuf_is_tso(tx_desc->nbuf))) {
  817. hal_tx_desc_set_l3_checksum_en(hal_tx_desc_cached, 1);
  818. hal_tx_desc_set_l4_checksum_en(hal_tx_desc_cached, 1);
  819. }
  820. if (tid != HTT_TX_EXT_TID_INVALID)
  821. hal_tx_desc_set_hlos_tid(hal_tx_desc_cached, tid);
  822. if (tx_desc->flags & DP_TX_DESC_FLAG_MESH)
  823. hal_tx_desc_set_mesh_en(hal_tx_desc_cached, 1);
  824. /* Sync cached descriptor with HW */
  825. hal_tx_desc = hal_srng_src_get_next(soc->hal_soc, hal_srng);
  826. if (!hal_tx_desc) {
  827. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  828. "%s TCL ring full ring_id:%d", __func__, ring_id);
  829. DP_STATS_INC(soc, tx.tcl_ring_full[ring_id], 1);
  830. DP_STATS_INC(vdev, tx_i.dropped.enqueue_fail, 1);
  831. return QDF_STATUS_E_RESOURCES;
  832. }
  833. tx_desc->flags |= DP_TX_DESC_FLAG_QUEUED_TX;
  834. hal_tx_desc_sync(hal_tx_desc_cached, hal_tx_desc);
  835. DP_STATS_INC_PKT(vdev, tx_i.processed, 1, length);
  836. return QDF_STATUS_SUCCESS;
  837. }
  838. /**
  839. * dp_cce_classify() - Classify the frame based on CCE rules
  840. * @vdev: DP vdev handle
  841. * @nbuf: skb
  842. *
  843. * Classify frames based on CCE rules
  844. * Return: bool( true if classified,
  845. * else false)
  846. */
  847. static bool dp_cce_classify(struct dp_vdev *vdev, qdf_nbuf_t nbuf)
  848. {
  849. struct ether_header *eh = NULL;
  850. uint16_t ether_type;
  851. qdf_llc_t *llcHdr;
  852. qdf_nbuf_t nbuf_clone = NULL;
  853. qdf_dot3_qosframe_t *qos_wh = NULL;
  854. /* for mesh packets don't do any classification */
  855. if (qdf_unlikely(vdev->mesh_vdev))
  856. return false;
  857. if (qdf_likely(vdev->tx_encap_type != htt_cmn_pkt_type_raw)) {
  858. eh = (struct ether_header *) qdf_nbuf_data(nbuf);
  859. ether_type = eh->ether_type;
  860. llcHdr = (qdf_llc_t *)(nbuf->data +
  861. sizeof(struct ether_header));
  862. } else {
  863. qos_wh = (qdf_dot3_qosframe_t *) nbuf->data;
  864. /* For encrypted packets don't do any classification */
  865. if (qdf_unlikely(qos_wh->i_fc[1] & IEEE80211_FC1_WEP))
  866. return false;
  867. if (qdf_unlikely(qos_wh->i_fc[0] & QDF_IEEE80211_FC0_SUBTYPE_QOS)) {
  868. if (qdf_unlikely(
  869. qos_wh->i_fc[1] & QDF_IEEE80211_FC1_TODS &&
  870. qos_wh->i_fc[1] & QDF_IEEE80211_FC1_FROMDS)) {
  871. ether_type = *(uint16_t *)(nbuf->data
  872. + QDF_IEEE80211_4ADDR_HDR_LEN
  873. + sizeof(qdf_llc_t)
  874. - sizeof(ether_type));
  875. llcHdr = (qdf_llc_t *)(nbuf->data +
  876. QDF_IEEE80211_4ADDR_HDR_LEN);
  877. } else {
  878. ether_type = *(uint16_t *)(nbuf->data
  879. + QDF_IEEE80211_3ADDR_HDR_LEN
  880. + sizeof(qdf_llc_t)
  881. - sizeof(ether_type));
  882. llcHdr = (qdf_llc_t *)(nbuf->data +
  883. QDF_IEEE80211_3ADDR_HDR_LEN);
  884. }
  885. if (qdf_unlikely(DP_FRAME_IS_SNAP(llcHdr)
  886. && (ether_type ==
  887. qdf_htons(QDF_NBUF_TRAC_EAPOL_ETH_TYPE)))) {
  888. DP_STATS_INC(vdev, tx_i.cce_classified_raw, 1);
  889. return true;
  890. }
  891. }
  892. return false;
  893. }
  894. if (qdf_unlikely(DP_FRAME_IS_SNAP(llcHdr))) {
  895. ether_type = *(uint16_t *)(nbuf->data + 2*ETHER_ADDR_LEN +
  896. sizeof(*llcHdr));
  897. nbuf_clone = qdf_nbuf_clone(nbuf);
  898. if (qdf_unlikely(nbuf_clone)) {
  899. qdf_nbuf_pull_head(nbuf_clone, sizeof(*llcHdr));
  900. if (ether_type == htons(ETHERTYPE_8021Q)) {
  901. qdf_nbuf_pull_head(nbuf_clone,
  902. sizeof(qdf_net_vlanhdr_t));
  903. }
  904. }
  905. } else {
  906. if (ether_type == htons(ETHERTYPE_8021Q)) {
  907. nbuf_clone = qdf_nbuf_clone(nbuf);
  908. if (qdf_unlikely(nbuf_clone)) {
  909. qdf_nbuf_pull_head(nbuf_clone,
  910. sizeof(qdf_net_vlanhdr_t));
  911. }
  912. }
  913. }
  914. if (qdf_unlikely(nbuf_clone))
  915. nbuf = nbuf_clone;
  916. if (qdf_unlikely(qdf_nbuf_is_ipv4_eapol_pkt(nbuf)
  917. || qdf_nbuf_is_ipv4_arp_pkt(nbuf)
  918. || qdf_nbuf_is_ipv4_wapi_pkt(nbuf)
  919. || qdf_nbuf_is_ipv4_tdls_pkt(nbuf)
  920. || (qdf_nbuf_is_ipv4_pkt(nbuf)
  921. && qdf_nbuf_is_ipv4_dhcp_pkt(nbuf))
  922. || (qdf_nbuf_is_ipv6_pkt(nbuf) &&
  923. qdf_nbuf_is_ipv6_dhcp_pkt(nbuf)))) {
  924. if (qdf_unlikely(nbuf_clone != NULL))
  925. qdf_nbuf_free(nbuf_clone);
  926. return true;
  927. }
  928. if (qdf_unlikely(nbuf_clone != NULL))
  929. qdf_nbuf_free(nbuf_clone);
  930. return false;
  931. }
  932. /**
  933. * dp_tx_classify_tid() - Obtain TID to be used for this frame
  934. * @vdev: DP vdev handle
  935. * @nbuf: skb
  936. *
  937. * Extract the DSCP or PCP information from frame and map into TID value.
  938. * Software based TID classification is required when more than 2 DSCP-TID
  939. * mapping tables are needed.
  940. * Hardware supports 2 DSCP-TID mapping tables
  941. *
  942. * Return: void
  943. */
  944. static void dp_tx_classify_tid(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  945. struct dp_tx_msdu_info_s *msdu_info)
  946. {
  947. uint8_t tos = 0, dscp_tid_override = 0;
  948. uint8_t *hdr_ptr, *L3datap;
  949. uint8_t is_mcast = 0;
  950. struct ether_header *eh = NULL;
  951. qdf_ethervlan_header_t *evh = NULL;
  952. uint16_t ether_type;
  953. qdf_llc_t *llcHdr;
  954. struct dp_pdev *pdev = (struct dp_pdev *)vdev->pdev;
  955. DP_TX_TID_OVERRIDE(msdu_info, nbuf);
  956. if (vdev->dscp_tid_map_id <= 1)
  957. return;
  958. /* for mesh packets don't do any classification */
  959. if (qdf_unlikely(vdev->mesh_vdev))
  960. return;
  961. if (qdf_likely(vdev->tx_encap_type != htt_cmn_pkt_type_raw)) {
  962. eh = (struct ether_header *) nbuf->data;
  963. hdr_ptr = eh->ether_dhost;
  964. L3datap = hdr_ptr + sizeof(struct ether_header);
  965. } else {
  966. qdf_dot3_qosframe_t *qos_wh =
  967. (qdf_dot3_qosframe_t *) nbuf->data;
  968. msdu_info->tid = qos_wh->i_fc[0] & DP_FC0_SUBTYPE_QOS ?
  969. qos_wh->i_qos[0] & DP_QOS_TID : 0;
  970. return;
  971. }
  972. is_mcast = DP_FRAME_IS_MULTICAST(hdr_ptr);
  973. ether_type = eh->ether_type;
  974. llcHdr = (qdf_llc_t *)(nbuf->data + sizeof(struct ether_header));
  975. /*
  976. * Check if packet is dot3 or eth2 type.
  977. */
  978. if (DP_FRAME_IS_LLC(ether_type) && DP_FRAME_IS_SNAP(llcHdr)) {
  979. ether_type = (uint16_t)*(nbuf->data + 2*ETHER_ADDR_LEN +
  980. sizeof(*llcHdr));
  981. if (ether_type == htons(ETHERTYPE_8021Q)) {
  982. L3datap = hdr_ptr + sizeof(qdf_ethervlan_header_t) +
  983. sizeof(*llcHdr);
  984. ether_type = (uint16_t)*(nbuf->data + 2*ETHER_ADDR_LEN
  985. + sizeof(*llcHdr) +
  986. sizeof(qdf_net_vlanhdr_t));
  987. } else {
  988. L3datap = hdr_ptr + sizeof(struct ether_header) +
  989. sizeof(*llcHdr);
  990. }
  991. } else {
  992. if (ether_type == htons(ETHERTYPE_8021Q)) {
  993. evh = (qdf_ethervlan_header_t *) eh;
  994. ether_type = evh->ether_type;
  995. L3datap = hdr_ptr + sizeof(qdf_ethervlan_header_t);
  996. }
  997. }
  998. /*
  999. * Find priority from IP TOS DSCP field
  1000. */
  1001. if (qdf_nbuf_is_ipv4_pkt(nbuf)) {
  1002. qdf_net_iphdr_t *ip = (qdf_net_iphdr_t *) L3datap;
  1003. if (qdf_nbuf_is_ipv4_dhcp_pkt(nbuf)) {
  1004. /* Only for unicast frames */
  1005. if (!is_mcast) {
  1006. /* send it on VO queue */
  1007. msdu_info->tid = DP_VO_TID;
  1008. }
  1009. } else {
  1010. /*
  1011. * IP frame: exclude ECN bits 0-1 and map DSCP bits 2-7
  1012. * from TOS byte.
  1013. */
  1014. tos = ip->ip_tos;
  1015. dscp_tid_override = 1;
  1016. }
  1017. } else if (qdf_nbuf_is_ipv6_pkt(nbuf)) {
  1018. /* TODO
  1019. * use flowlabel
  1020. *igmpmld cases to be handled in phase 2
  1021. */
  1022. unsigned long ver_pri_flowlabel;
  1023. unsigned long pri;
  1024. ver_pri_flowlabel = *(unsigned long *) L3datap;
  1025. pri = (ntohl(ver_pri_flowlabel) & IPV6_FLOWINFO_PRIORITY) >>
  1026. DP_IPV6_PRIORITY_SHIFT;
  1027. tos = pri;
  1028. dscp_tid_override = 1;
  1029. } else if (qdf_nbuf_is_ipv4_eapol_pkt(nbuf))
  1030. msdu_info->tid = DP_VO_TID;
  1031. else if (qdf_nbuf_is_ipv4_arp_pkt(nbuf)) {
  1032. /* Only for unicast frames */
  1033. if (!is_mcast) {
  1034. /* send ucast arp on VO queue */
  1035. msdu_info->tid = DP_VO_TID;
  1036. }
  1037. }
  1038. /*
  1039. * Assign all MCAST packets to BE
  1040. */
  1041. if (qdf_unlikely(vdev->tx_encap_type != htt_cmn_pkt_type_raw)) {
  1042. if (is_mcast) {
  1043. tos = 0;
  1044. dscp_tid_override = 1;
  1045. }
  1046. }
  1047. if (dscp_tid_override == 1) {
  1048. tos = (tos >> DP_IP_DSCP_SHIFT) & DP_IP_DSCP_MASK;
  1049. msdu_info->tid = pdev->dscp_tid_map[vdev->dscp_tid_map_id][tos];
  1050. }
  1051. return;
  1052. }
  1053. #ifdef CONVERGED_TDLS_ENABLE
  1054. /**
  1055. * dp_tx_update_tdls_flags() - Update descriptor flags for TDLS frame
  1056. * @tx_desc: TX descriptor
  1057. *
  1058. * Return: None
  1059. */
  1060. static void dp_tx_update_tdls_flags(struct dp_tx_desc_s *tx_desc)
  1061. {
  1062. if (tx_desc->vdev) {
  1063. if (tx_desc->vdev->is_tdls_frame)
  1064. tx_desc->flags |= DP_TX_DESC_FLAG_TDLS_FRAME;
  1065. tx_desc->vdev->is_tdls_frame = false;
  1066. }
  1067. }
  1068. /**
  1069. * dp_non_std_tx_comp_free_buff() - Free the non std tx packet buffer
  1070. * @tx_desc: TX descriptor
  1071. * @vdev: datapath vdev handle
  1072. *
  1073. * Return: None
  1074. */
  1075. static void dp_non_std_tx_comp_free_buff(struct dp_tx_desc_s *tx_desc,
  1076. struct dp_vdev *vdev)
  1077. {
  1078. struct hal_tx_completion_status ts = {0};
  1079. qdf_nbuf_t nbuf = tx_desc->nbuf;
  1080. hal_tx_comp_get_status(&tx_desc->comp, &ts, vdev->pdev->soc->hal_soc);
  1081. if (vdev->tx_non_std_data_callback.func) {
  1082. qdf_nbuf_set_next(tx_desc->nbuf, NULL);
  1083. vdev->tx_non_std_data_callback.func(
  1084. vdev->tx_non_std_data_callback.ctxt,
  1085. nbuf, ts.status);
  1086. return;
  1087. }
  1088. }
  1089. #endif
  1090. /**
  1091. * dp_tx_send_msdu_single() - Setup descriptor and enqueue single MSDU to TCL
  1092. * @vdev: DP vdev handle
  1093. * @nbuf: skb
  1094. * @tid: TID from HLOS for overriding default DSCP-TID mapping
  1095. * @meta_data: Metadata to the fw
  1096. * @tx_q: Tx queue to be used for this Tx frame
  1097. * @peer_id: peer_id of the peer in case of NAWDS frames
  1098. * @tx_exc_metadata: Handle that holds exception path metadata
  1099. *
  1100. * Return: NULL on success,
  1101. * nbuf when it fails to send
  1102. */
  1103. static qdf_nbuf_t dp_tx_send_msdu_single(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1104. struct dp_tx_msdu_info_s *msdu_info, uint16_t peer_id,
  1105. struct cdp_tx_exception_metadata *tx_exc_metadata)
  1106. {
  1107. struct dp_pdev *pdev = vdev->pdev;
  1108. struct dp_soc *soc = pdev->soc;
  1109. struct dp_tx_desc_s *tx_desc;
  1110. QDF_STATUS status;
  1111. struct dp_tx_queue *tx_q = &(msdu_info->tx_queue);
  1112. void *hal_srng = soc->tcl_data_ring[tx_q->ring_id].hal_srng;
  1113. uint16_t htt_tcl_metadata = 0;
  1114. uint8_t tid = msdu_info->tid;
  1115. /* Setup Tx descriptor for an MSDU, and MSDU extension descriptor */
  1116. tx_desc = dp_tx_prepare_desc_single(vdev, nbuf, tx_q->desc_pool_id,
  1117. msdu_info, tx_exc_metadata);
  1118. if (!tx_desc) {
  1119. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1120. "%s Tx_desc prepare Fail vdev %pK queue %d",
  1121. __func__, vdev, tx_q->desc_pool_id);
  1122. return nbuf;
  1123. }
  1124. if (qdf_unlikely(soc->cce_disable)) {
  1125. if (dp_cce_classify(vdev, nbuf) == true) {
  1126. DP_STATS_INC(vdev, tx_i.cce_classified, 1);
  1127. tid = DP_VO_TID;
  1128. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  1129. }
  1130. }
  1131. dp_tx_update_tdls_flags(tx_desc);
  1132. if (qdf_unlikely(hal_srng_access_start(soc->hal_soc, hal_srng))) {
  1133. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1134. "%s %d : HAL RING Access Failed -- %pK",
  1135. __func__, __LINE__, hal_srng);
  1136. DP_STATS_INC(vdev, tx_i.dropped.ring_full, 1);
  1137. dp_tx_desc_release(tx_desc, tx_q->desc_pool_id);
  1138. goto fail_return;
  1139. }
  1140. if (qdf_unlikely(peer_id == DP_INVALID_PEER)) {
  1141. htt_tcl_metadata = vdev->htt_tcl_metadata;
  1142. HTT_TX_TCL_METADATA_HOST_INSPECTED_SET(htt_tcl_metadata, 1);
  1143. } else if (qdf_unlikely(peer_id != HTT_INVALID_PEER)) {
  1144. HTT_TX_TCL_METADATA_TYPE_SET(htt_tcl_metadata,
  1145. HTT_TCL_METADATA_TYPE_PEER_BASED);
  1146. HTT_TX_TCL_METADATA_PEER_ID_SET(htt_tcl_metadata,
  1147. peer_id);
  1148. } else
  1149. htt_tcl_metadata = vdev->htt_tcl_metadata;
  1150. if (msdu_info->exception_fw) {
  1151. HTT_TX_TCL_METADATA_VALID_HTT_SET(htt_tcl_metadata, 1);
  1152. }
  1153. /* Enqueue the Tx MSDU descriptor to HW for transmit */
  1154. status = dp_tx_hw_enqueue(soc, vdev, tx_desc, tid,
  1155. htt_tcl_metadata, tx_q->ring_id, tx_exc_metadata);
  1156. if (status != QDF_STATUS_SUCCESS) {
  1157. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1158. "%s Tx_hw_enqueue Fail tx_desc %pK queue %d",
  1159. __func__, tx_desc, tx_q->ring_id);
  1160. dp_tx_desc_release(tx_desc, tx_q->desc_pool_id);
  1161. goto fail_return;
  1162. }
  1163. nbuf = NULL;
  1164. fail_return:
  1165. if (hif_pm_runtime_get(soc->hif_handle) == 0) {
  1166. hal_srng_access_end(soc->hal_soc, hal_srng);
  1167. hif_pm_runtime_put(soc->hif_handle);
  1168. } else {
  1169. hal_srng_access_end_reap(soc->hal_soc, hal_srng);
  1170. }
  1171. return nbuf;
  1172. }
  1173. /**
  1174. * dp_tx_send_msdu_multiple() - Enqueue multiple MSDUs
  1175. * @vdev: DP vdev handle
  1176. * @nbuf: skb
  1177. * @msdu_info: MSDU info to be setup in MSDU extension descriptor
  1178. *
  1179. * Prepare descriptors for multiple MSDUs (TSO segments) and enqueue to TCL
  1180. *
  1181. * Return: NULL on success,
  1182. * nbuf when it fails to send
  1183. */
  1184. #if QDF_LOCK_STATS
  1185. static noinline
  1186. #else
  1187. static
  1188. #endif
  1189. qdf_nbuf_t dp_tx_send_msdu_multiple(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1190. struct dp_tx_msdu_info_s *msdu_info)
  1191. {
  1192. uint8_t i;
  1193. struct dp_pdev *pdev = vdev->pdev;
  1194. struct dp_soc *soc = pdev->soc;
  1195. struct dp_tx_desc_s *tx_desc;
  1196. bool is_cce_classified = false;
  1197. QDF_STATUS status;
  1198. uint16_t htt_tcl_metadata = 0;
  1199. struct dp_tx_queue *tx_q = &msdu_info->tx_queue;
  1200. void *hal_srng = soc->tcl_data_ring[tx_q->ring_id].hal_srng;
  1201. if (qdf_unlikely(hal_srng_access_start(soc->hal_soc, hal_srng))) {
  1202. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1203. "%s %d : HAL RING Access Failed -- %pK",
  1204. __func__, __LINE__, hal_srng);
  1205. DP_STATS_INC(vdev, tx_i.dropped.ring_full, 1);
  1206. return nbuf;
  1207. }
  1208. if (qdf_unlikely(soc->cce_disable)) {
  1209. is_cce_classified = dp_cce_classify(vdev, nbuf);
  1210. if (is_cce_classified) {
  1211. DP_STATS_INC(vdev, tx_i.cce_classified, 1);
  1212. msdu_info->tid = DP_VO_TID;
  1213. }
  1214. }
  1215. if (msdu_info->frm_type == dp_tx_frm_me)
  1216. nbuf = msdu_info->u.sg_info.curr_seg->nbuf;
  1217. i = 0;
  1218. /* Print statement to track i and num_seg */
  1219. /*
  1220. * For each segment (maps to 1 MSDU) , prepare software and hardware
  1221. * descriptors using information in msdu_info
  1222. */
  1223. while (i < msdu_info->num_seg) {
  1224. /*
  1225. * Setup Tx descriptor for an MSDU, and MSDU extension
  1226. * descriptor
  1227. */
  1228. tx_desc = dp_tx_prepare_desc(vdev, nbuf, msdu_info,
  1229. tx_q->desc_pool_id);
  1230. if (!tx_desc) {
  1231. if (msdu_info->frm_type == dp_tx_frm_me) {
  1232. dp_tx_me_free_buf(pdev,
  1233. (void *)(msdu_info->u.sg_info
  1234. .curr_seg->frags[0].vaddr));
  1235. }
  1236. goto done;
  1237. }
  1238. if (msdu_info->frm_type == dp_tx_frm_me) {
  1239. tx_desc->me_buffer =
  1240. msdu_info->u.sg_info.curr_seg->frags[0].vaddr;
  1241. tx_desc->flags |= DP_TX_DESC_FLAG_ME;
  1242. }
  1243. if (is_cce_classified)
  1244. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  1245. htt_tcl_metadata = vdev->htt_tcl_metadata;
  1246. if (msdu_info->exception_fw) {
  1247. HTT_TX_TCL_METADATA_VALID_HTT_SET(htt_tcl_metadata, 1);
  1248. }
  1249. /*
  1250. * Enqueue the Tx MSDU descriptor to HW for transmit
  1251. */
  1252. status = dp_tx_hw_enqueue(soc, vdev, tx_desc, msdu_info->tid,
  1253. htt_tcl_metadata, tx_q->ring_id, NULL);
  1254. if (status != QDF_STATUS_SUCCESS) {
  1255. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1256. "%s Tx_hw_enqueue Fail tx_desc %pK queue %d",
  1257. __func__, tx_desc, tx_q->ring_id);
  1258. if (tx_desc->flags & DP_TX_DESC_FLAG_ME)
  1259. dp_tx_me_free_buf(pdev, tx_desc->me_buffer);
  1260. dp_tx_desc_release(tx_desc, tx_q->desc_pool_id);
  1261. goto done;
  1262. }
  1263. /*
  1264. * TODO
  1265. * if tso_info structure can be modified to have curr_seg
  1266. * as first element, following 2 blocks of code (for TSO and SG)
  1267. * can be combined into 1
  1268. */
  1269. /*
  1270. * For frames with multiple segments (TSO, ME), jump to next
  1271. * segment.
  1272. */
  1273. if (msdu_info->frm_type == dp_tx_frm_tso) {
  1274. if (msdu_info->u.tso_info.curr_seg->next) {
  1275. msdu_info->u.tso_info.curr_seg =
  1276. msdu_info->u.tso_info.curr_seg->next;
  1277. /*
  1278. * If this is a jumbo nbuf, then increment the number of
  1279. * nbuf users for each additional segment of the msdu.
  1280. * This will ensure that the skb is freed only after
  1281. * receiving tx completion for all segments of an nbuf
  1282. */
  1283. qdf_nbuf_inc_users(nbuf);
  1284. /* Check with MCL if this is needed */
  1285. /* nbuf = msdu_info->u.tso_info.curr_seg->nbuf; */
  1286. }
  1287. }
  1288. /*
  1289. * For Multicast-Unicast converted packets,
  1290. * each converted frame (for a client) is represented as
  1291. * 1 segment
  1292. */
  1293. if ((msdu_info->frm_type == dp_tx_frm_sg) ||
  1294. (msdu_info->frm_type == dp_tx_frm_me)) {
  1295. if (msdu_info->u.sg_info.curr_seg->next) {
  1296. msdu_info->u.sg_info.curr_seg =
  1297. msdu_info->u.sg_info.curr_seg->next;
  1298. nbuf = msdu_info->u.sg_info.curr_seg->nbuf;
  1299. }
  1300. }
  1301. i++;
  1302. }
  1303. nbuf = NULL;
  1304. done:
  1305. if (hif_pm_runtime_get(soc->hif_handle) == 0) {
  1306. hal_srng_access_end(soc->hal_soc, hal_srng);
  1307. hif_pm_runtime_put(soc->hif_handle);
  1308. } else {
  1309. hal_srng_access_end_reap(soc->hal_soc, hal_srng);
  1310. }
  1311. return nbuf;
  1312. }
  1313. /**
  1314. * dp_tx_prepare_sg()- Extract SG info from NBUF and prepare msdu_info
  1315. * for SG frames
  1316. * @vdev: DP vdev handle
  1317. * @nbuf: skb
  1318. * @seg_info: Pointer to Segment info Descriptor to be prepared
  1319. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension desc.
  1320. *
  1321. * Return: NULL on success,
  1322. * nbuf when it fails to send
  1323. */
  1324. static qdf_nbuf_t dp_tx_prepare_sg(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1325. struct dp_tx_seg_info_s *seg_info, struct dp_tx_msdu_info_s *msdu_info)
  1326. {
  1327. uint32_t cur_frag, nr_frags;
  1328. qdf_dma_addr_t paddr;
  1329. struct dp_tx_sg_info_s *sg_info;
  1330. sg_info = &msdu_info->u.sg_info;
  1331. nr_frags = qdf_nbuf_get_nr_frags(nbuf);
  1332. if (QDF_STATUS_SUCCESS != qdf_nbuf_map(vdev->osdev, nbuf,
  1333. QDF_DMA_TO_DEVICE)) {
  1334. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1335. "dma map error");
  1336. DP_STATS_INC(vdev, tx_i.sg.dma_map_error, 1);
  1337. qdf_nbuf_free(nbuf);
  1338. return NULL;
  1339. }
  1340. paddr = qdf_nbuf_get_frag_paddr(nbuf, 0);
  1341. seg_info->frags[0].paddr_lo = paddr;
  1342. seg_info->frags[0].paddr_hi = ((uint64_t) paddr) >> 32;
  1343. seg_info->frags[0].len = qdf_nbuf_headlen(nbuf);
  1344. seg_info->frags[0].vaddr = (void *) nbuf;
  1345. for (cur_frag = 0; cur_frag < nr_frags; cur_frag++) {
  1346. if (QDF_STATUS_E_FAILURE == qdf_nbuf_frag_map(vdev->osdev,
  1347. nbuf, 0, QDF_DMA_TO_DEVICE, cur_frag)) {
  1348. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1349. "frag dma map error");
  1350. DP_STATS_INC(vdev, tx_i.sg.dma_map_error, 1);
  1351. qdf_nbuf_free(nbuf);
  1352. return NULL;
  1353. }
  1354. paddr = qdf_nbuf_get_frag_paddr(nbuf, 0);
  1355. seg_info->frags[cur_frag + 1].paddr_lo = paddr;
  1356. seg_info->frags[cur_frag + 1].paddr_hi =
  1357. ((uint64_t) paddr) >> 32;
  1358. seg_info->frags[cur_frag + 1].len =
  1359. qdf_nbuf_get_frag_size(nbuf, cur_frag);
  1360. }
  1361. seg_info->frag_cnt = (cur_frag + 1);
  1362. seg_info->total_len = qdf_nbuf_len(nbuf);
  1363. seg_info->next = NULL;
  1364. sg_info->curr_seg = seg_info;
  1365. msdu_info->frm_type = dp_tx_frm_sg;
  1366. msdu_info->num_seg = 1;
  1367. return nbuf;
  1368. }
  1369. #ifdef MESH_MODE_SUPPORT
  1370. /**
  1371. * dp_tx_extract_mesh_meta_data()- Extract mesh meta hdr info from nbuf
  1372. and prepare msdu_info for mesh frames.
  1373. * @vdev: DP vdev handle
  1374. * @nbuf: skb
  1375. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension desc.
  1376. *
  1377. * Return: NULL on failure,
  1378. * nbuf when extracted successfully
  1379. */
  1380. static
  1381. qdf_nbuf_t dp_tx_extract_mesh_meta_data(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1382. struct dp_tx_msdu_info_s *msdu_info)
  1383. {
  1384. struct meta_hdr_s *mhdr;
  1385. struct htt_tx_msdu_desc_ext2_t *meta_data =
  1386. (struct htt_tx_msdu_desc_ext2_t *)&msdu_info->meta_data[0];
  1387. mhdr = (struct meta_hdr_s *)qdf_nbuf_data(nbuf);
  1388. if (CB_FTYPE_MESH_TX_INFO != qdf_nbuf_get_tx_ftype(nbuf)) {
  1389. msdu_info->exception_fw = 0;
  1390. goto remove_meta_hdr;
  1391. }
  1392. msdu_info->exception_fw = 1;
  1393. qdf_mem_set(meta_data, sizeof(struct htt_tx_msdu_desc_ext2_t), 0);
  1394. meta_data->host_tx_desc_pool = 1;
  1395. meta_data->update_peer_cache = 1;
  1396. meta_data->learning_frame = 1;
  1397. if (!(mhdr->flags & METAHDR_FLAG_AUTO_RATE)) {
  1398. meta_data->power = mhdr->power;
  1399. meta_data->mcs_mask = 1 << mhdr->rate_info[0].mcs;
  1400. meta_data->nss_mask = 1 << mhdr->rate_info[0].nss;
  1401. meta_data->pream_type = mhdr->rate_info[0].preamble_type;
  1402. meta_data->retry_limit = mhdr->rate_info[0].max_tries;
  1403. meta_data->dyn_bw = 1;
  1404. meta_data->valid_pwr = 1;
  1405. meta_data->valid_mcs_mask = 1;
  1406. meta_data->valid_nss_mask = 1;
  1407. meta_data->valid_preamble_type = 1;
  1408. meta_data->valid_retries = 1;
  1409. meta_data->valid_bw_info = 1;
  1410. }
  1411. if (mhdr->flags & METAHDR_FLAG_NOENCRYPT) {
  1412. meta_data->encrypt_type = 0;
  1413. meta_data->valid_encrypt_type = 1;
  1414. meta_data->learning_frame = 0;
  1415. }
  1416. meta_data->valid_key_flags = 1;
  1417. meta_data->key_flags = (mhdr->keyix & 0x3);
  1418. remove_meta_hdr:
  1419. if (qdf_nbuf_pull_head(nbuf, sizeof(struct meta_hdr_s)) == NULL) {
  1420. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1421. "qdf_nbuf_pull_head failed");
  1422. qdf_nbuf_free(nbuf);
  1423. return NULL;
  1424. }
  1425. if (mhdr->flags & METAHDR_FLAG_NOQOS)
  1426. msdu_info->tid = HTT_TX_EXT_TID_NON_QOS_MCAST_BCAST;
  1427. else
  1428. msdu_info->tid = qdf_nbuf_get_priority(nbuf);
  1429. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO_HIGH,
  1430. "%s , Meta hdr %0x %0x %0x %0x %0x %0x"
  1431. " tid %d to_fw %d",
  1432. __func__, msdu_info->meta_data[0],
  1433. msdu_info->meta_data[1],
  1434. msdu_info->meta_data[2],
  1435. msdu_info->meta_data[3],
  1436. msdu_info->meta_data[4],
  1437. msdu_info->meta_data[5],
  1438. msdu_info->tid, msdu_info->exception_fw);
  1439. return nbuf;
  1440. }
  1441. #else
  1442. static
  1443. qdf_nbuf_t dp_tx_extract_mesh_meta_data(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1444. struct dp_tx_msdu_info_s *msdu_info)
  1445. {
  1446. return nbuf;
  1447. }
  1448. #endif
  1449. #ifdef DP_FEATURE_NAWDS_TX
  1450. /**
  1451. * dp_tx_prepare_nawds(): Tramit NAWDS frames
  1452. * @vdev: dp_vdev handle
  1453. * @nbuf: skb
  1454. * @tid: TID from HLOS for overriding default DSCP-TID mapping
  1455. * @tx_q: Tx queue to be used for this Tx frame
  1456. * @meta_data: Meta date for mesh
  1457. * @peer_id: peer_id of the peer in case of NAWDS frames
  1458. *
  1459. * return: NULL on success nbuf on failure
  1460. */
  1461. static qdf_nbuf_t dp_tx_prepare_nawds(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1462. struct dp_tx_msdu_info_s *msdu_info)
  1463. {
  1464. struct dp_peer *peer = NULL;
  1465. struct dp_soc *soc = vdev->pdev->soc;
  1466. struct dp_ast_entry *ast_entry = NULL;
  1467. struct ether_header *eh = (struct ether_header *)qdf_nbuf_data(nbuf);
  1468. uint16_t peer_id = HTT_INVALID_PEER;
  1469. struct dp_peer *sa_peer = NULL;
  1470. qdf_nbuf_t nbuf_copy;
  1471. qdf_spin_lock_bh(&(soc->ast_lock));
  1472. ast_entry = dp_peer_ast_hash_find(soc, (uint8_t *)(eh->ether_shost));
  1473. if (ast_entry)
  1474. sa_peer = ast_entry->peer;
  1475. qdf_spin_unlock_bh(&(soc->ast_lock));
  1476. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  1477. if ((peer->peer_ids[0] != HTT_INVALID_PEER) &&
  1478. (peer->nawds_enabled)) {
  1479. if (sa_peer == peer) {
  1480. QDF_TRACE(QDF_MODULE_ID_DP,
  1481. QDF_TRACE_LEVEL_DEBUG,
  1482. " %s: broadcast multicast packet",
  1483. __func__);
  1484. DP_STATS_INC(peer, tx.nawds_mcast_drop, 1);
  1485. continue;
  1486. }
  1487. nbuf_copy = qdf_nbuf_copy(nbuf);
  1488. if (!nbuf_copy) {
  1489. QDF_TRACE(QDF_MODULE_ID_DP,
  1490. QDF_TRACE_LEVEL_ERROR,
  1491. "nbuf copy failed");
  1492. }
  1493. peer_id = peer->peer_ids[0];
  1494. nbuf_copy = dp_tx_send_msdu_single(vdev, nbuf_copy,
  1495. msdu_info, peer_id, NULL);
  1496. if (nbuf_copy != NULL) {
  1497. qdf_nbuf_free(nbuf_copy);
  1498. continue;
  1499. }
  1500. DP_STATS_INC_PKT(peer, tx.nawds_mcast,
  1501. 1, qdf_nbuf_len(nbuf));
  1502. }
  1503. }
  1504. if (peer_id == HTT_INVALID_PEER)
  1505. return nbuf;
  1506. return NULL;
  1507. }
  1508. #endif
  1509. /**
  1510. * dp_check_exc_metadata() - Checks if parameters are valid
  1511. * @tx_exc - holds all exception path parameters
  1512. *
  1513. * Returns true when all the parameters are valid else false
  1514. *
  1515. */
  1516. static bool dp_check_exc_metadata(struct cdp_tx_exception_metadata *tx_exc)
  1517. {
  1518. if ((tx_exc->tid > DP_MAX_TIDS && tx_exc->tid != HTT_INVALID_TID) ||
  1519. tx_exc->tx_encap_type > htt_cmn_pkt_num_types ||
  1520. tx_exc->sec_type > cdp_num_sec_types) {
  1521. return false;
  1522. }
  1523. return true;
  1524. }
  1525. /**
  1526. * dp_tx_send_exception() - Transmit a frame on a given VAP in exception path
  1527. * @vap_dev: DP vdev handle
  1528. * @nbuf: skb
  1529. * @tx_exc_metadata: Handle that holds exception path meta data
  1530. *
  1531. * Entry point for Core Tx layer (DP_TX) invoked from
  1532. * hard_start_xmit in OSIF/HDD to transmit frames through fw
  1533. *
  1534. * Return: NULL on success,
  1535. * nbuf when it fails to send
  1536. */
  1537. qdf_nbuf_t dp_tx_send_exception(void *vap_dev, qdf_nbuf_t nbuf,
  1538. struct cdp_tx_exception_metadata *tx_exc_metadata)
  1539. {
  1540. struct ether_header *eh = NULL;
  1541. struct dp_vdev *vdev = (struct dp_vdev *) vap_dev;
  1542. struct dp_tx_msdu_info_s msdu_info;
  1543. qdf_mem_set(&msdu_info, sizeof(msdu_info), 0x0);
  1544. msdu_info.tid = tx_exc_metadata->tid;
  1545. eh = (struct ether_header *)qdf_nbuf_data(nbuf);
  1546. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1547. "%s , skb %pM",
  1548. __func__, nbuf->data);
  1549. DP_STATS_INC_PKT(vdev, tx_i.rcvd, 1, qdf_nbuf_len(nbuf));
  1550. if (qdf_unlikely(!dp_check_exc_metadata(tx_exc_metadata))) {
  1551. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1552. "Invalid parameters in exception path");
  1553. goto fail;
  1554. }
  1555. /* Basic sanity checks for unsupported packets */
  1556. /* MESH mode */
  1557. if (qdf_unlikely(vdev->mesh_vdev)) {
  1558. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1559. "Mesh mode is not supported in exception path");
  1560. goto fail;
  1561. }
  1562. /* TSO or SG */
  1563. if (qdf_unlikely(qdf_nbuf_is_tso(nbuf)) ||
  1564. qdf_unlikely(qdf_nbuf_is_nonlinear(nbuf))) {
  1565. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1566. "TSO and SG are not supported in exception path");
  1567. goto fail;
  1568. }
  1569. /* RAW */
  1570. if (qdf_unlikely(tx_exc_metadata->tx_encap_type == htt_cmn_pkt_type_raw)) {
  1571. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1572. "Raw frame is not supported in exception path");
  1573. goto fail;
  1574. }
  1575. /* Mcast enhancement*/
  1576. if (qdf_unlikely(vdev->mcast_enhancement_en > 0)) {
  1577. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost)) {
  1578. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1579. "Ignoring mcast_enhancement_en which is set and sending the mcast packet to the FW");
  1580. }
  1581. }
  1582. /*
  1583. * Get HW Queue to use for this frame.
  1584. * TCL supports upto 4 DMA rings, out of which 3 rings are
  1585. * dedicated for data and 1 for command.
  1586. * "queue_id" maps to one hardware ring.
  1587. * With each ring, we also associate a unique Tx descriptor pool
  1588. * to minimize lock contention for these resources.
  1589. */
  1590. dp_tx_get_queue(vdev, nbuf, &msdu_info.tx_queue);
  1591. /* Single linear frame */
  1592. /*
  1593. * If nbuf is a simple linear frame, use send_single function to
  1594. * prepare direct-buffer type TCL descriptor and enqueue to TCL
  1595. * SRNG. There is no need to setup a MSDU extension descriptor.
  1596. */
  1597. nbuf = dp_tx_send_msdu_single(vdev, nbuf, &msdu_info,
  1598. tx_exc_metadata->peer_id, tx_exc_metadata);
  1599. return nbuf;
  1600. fail:
  1601. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1602. "pkt send failed");
  1603. return nbuf;
  1604. }
  1605. /**
  1606. * dp_tx_send_mesh() - Transmit mesh frame on a given VAP
  1607. * @vap_dev: DP vdev handle
  1608. * @nbuf: skb
  1609. *
  1610. * Entry point for Core Tx layer (DP_TX) invoked from
  1611. * hard_start_xmit in OSIF/HDD
  1612. *
  1613. * Return: NULL on success,
  1614. * nbuf when it fails to send
  1615. */
  1616. #ifdef MESH_MODE_SUPPORT
  1617. qdf_nbuf_t dp_tx_send_mesh(void *vap_dev, qdf_nbuf_t nbuf)
  1618. {
  1619. struct meta_hdr_s *mhdr;
  1620. qdf_nbuf_t nbuf_mesh = NULL;
  1621. qdf_nbuf_t nbuf_clone = NULL;
  1622. struct dp_vdev *vdev = (struct dp_vdev *) vap_dev;
  1623. uint8_t no_enc_frame = 0;
  1624. nbuf_mesh = qdf_nbuf_unshare(nbuf);
  1625. if (nbuf_mesh == NULL) {
  1626. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1627. "qdf_nbuf_unshare failed");
  1628. return nbuf;
  1629. }
  1630. nbuf = nbuf_mesh;
  1631. mhdr = (struct meta_hdr_s *)qdf_nbuf_data(nbuf);
  1632. if ((vdev->sec_type != cdp_sec_type_none) &&
  1633. (mhdr->flags & METAHDR_FLAG_NOENCRYPT))
  1634. no_enc_frame = 1;
  1635. if ((mhdr->flags & METAHDR_FLAG_INFO_UPDATED) &&
  1636. !no_enc_frame) {
  1637. nbuf_clone = qdf_nbuf_clone(nbuf);
  1638. if (nbuf_clone == NULL) {
  1639. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1640. "qdf_nbuf_clone failed");
  1641. return nbuf;
  1642. }
  1643. qdf_nbuf_set_tx_ftype(nbuf_clone, CB_FTYPE_MESH_TX_INFO);
  1644. }
  1645. if (nbuf_clone) {
  1646. if (!dp_tx_send(vap_dev, nbuf_clone)) {
  1647. DP_STATS_INC(vdev, tx_i.mesh.exception_fw, 1);
  1648. } else {
  1649. qdf_nbuf_free(nbuf_clone);
  1650. }
  1651. }
  1652. if (no_enc_frame)
  1653. qdf_nbuf_set_tx_ftype(nbuf, CB_FTYPE_MESH_TX_INFO);
  1654. else
  1655. qdf_nbuf_set_tx_ftype(nbuf, CB_FTYPE_INVALID);
  1656. nbuf = dp_tx_send(vap_dev, nbuf);
  1657. if ((nbuf == NULL) && no_enc_frame) {
  1658. DP_STATS_INC(vdev, tx_i.mesh.exception_fw, 1);
  1659. }
  1660. return nbuf;
  1661. }
  1662. #else
  1663. qdf_nbuf_t dp_tx_send_mesh(void *vap_dev, qdf_nbuf_t nbuf)
  1664. {
  1665. return dp_tx_send(vap_dev, nbuf);
  1666. }
  1667. #endif
  1668. /**
  1669. * dp_tx_send() - Transmit a frame on a given VAP
  1670. * @vap_dev: DP vdev handle
  1671. * @nbuf: skb
  1672. *
  1673. * Entry point for Core Tx layer (DP_TX) invoked from
  1674. * hard_start_xmit in OSIF/HDD or from dp_rx_process for intravap forwarding
  1675. * cases
  1676. *
  1677. * Return: NULL on success,
  1678. * nbuf when it fails to send
  1679. */
  1680. qdf_nbuf_t dp_tx_send(void *vap_dev, qdf_nbuf_t nbuf)
  1681. {
  1682. struct ether_header *eh = NULL;
  1683. struct dp_tx_msdu_info_s msdu_info;
  1684. struct dp_tx_seg_info_s seg_info;
  1685. struct dp_vdev *vdev = (struct dp_vdev *) vap_dev;
  1686. uint16_t peer_id = HTT_INVALID_PEER;
  1687. qdf_nbuf_t nbuf_mesh = NULL;
  1688. qdf_mem_set(&msdu_info, sizeof(msdu_info), 0x0);
  1689. qdf_mem_set(&seg_info, sizeof(seg_info), 0x0);
  1690. eh = (struct ether_header *)qdf_nbuf_data(nbuf);
  1691. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1692. "%s , skb %pM",
  1693. __func__, nbuf->data);
  1694. /*
  1695. * Set Default Host TID value to invalid TID
  1696. * (TID override disabled)
  1697. */
  1698. msdu_info.tid = HTT_TX_EXT_TID_INVALID;
  1699. DP_STATS_INC_PKT(vdev, tx_i.rcvd, 1, qdf_nbuf_len(nbuf));
  1700. if (qdf_unlikely(vdev->mesh_vdev)) {
  1701. nbuf_mesh = dp_tx_extract_mesh_meta_data(vdev, nbuf,
  1702. &msdu_info);
  1703. if (nbuf_mesh == NULL) {
  1704. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1705. "Extracting mesh metadata failed");
  1706. return nbuf;
  1707. }
  1708. nbuf = nbuf_mesh;
  1709. }
  1710. /*
  1711. * Get HW Queue to use for this frame.
  1712. * TCL supports upto 4 DMA rings, out of which 3 rings are
  1713. * dedicated for data and 1 for command.
  1714. * "queue_id" maps to one hardware ring.
  1715. * With each ring, we also associate a unique Tx descriptor pool
  1716. * to minimize lock contention for these resources.
  1717. */
  1718. dp_tx_get_queue(vdev, nbuf, &msdu_info.tx_queue);
  1719. /*
  1720. * TCL H/W supports 2 DSCP-TID mapping tables.
  1721. * Table 1 - Default DSCP-TID mapping table
  1722. * Table 2 - 1 DSCP-TID override table
  1723. *
  1724. * If we need a different DSCP-TID mapping for this vap,
  1725. * call tid_classify to extract DSCP/ToS from frame and
  1726. * map to a TID and store in msdu_info. This is later used
  1727. * to fill in TCL Input descriptor (per-packet TID override).
  1728. */
  1729. dp_tx_classify_tid(vdev, nbuf, &msdu_info);
  1730. /*
  1731. * Classify the frame and call corresponding
  1732. * "prepare" function which extracts the segment (TSO)
  1733. * and fragmentation information (for TSO , SG, ME, or Raw)
  1734. * into MSDU_INFO structure which is later used to fill
  1735. * SW and HW descriptors.
  1736. */
  1737. if (qdf_nbuf_is_tso(nbuf)) {
  1738. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1739. "%s TSO frame %pK", __func__, vdev);
  1740. DP_STATS_INC_PKT(vdev, tx_i.tso.tso_pkt, 1,
  1741. qdf_nbuf_len(nbuf));
  1742. if (dp_tx_prepare_tso(vdev, nbuf, &msdu_info)) {
  1743. DP_STATS_INC_PKT(vdev, tx_i.tso.dropped_host, 1,
  1744. qdf_nbuf_len(nbuf));
  1745. return nbuf;
  1746. }
  1747. goto send_multiple;
  1748. }
  1749. /* SG */
  1750. if (qdf_unlikely(qdf_nbuf_is_nonlinear(nbuf))) {
  1751. nbuf = dp_tx_prepare_sg(vdev, nbuf, &seg_info, &msdu_info);
  1752. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1753. "%s non-TSO SG frame %pK", __func__, vdev);
  1754. DP_STATS_INC_PKT(vdev, tx_i.sg.sg_pkt, 1,
  1755. qdf_nbuf_len(nbuf));
  1756. goto send_multiple;
  1757. }
  1758. #ifdef ATH_SUPPORT_IQUE
  1759. /* Mcast to Ucast Conversion*/
  1760. if (qdf_unlikely(vdev->mcast_enhancement_en > 0)) {
  1761. eh = (struct ether_header *)qdf_nbuf_data(nbuf);
  1762. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost)) {
  1763. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1764. "%s Mcast frm for ME %pK", __func__, vdev);
  1765. DP_STATS_INC_PKT(vdev,
  1766. tx_i.mcast_en.mcast_pkt, 1,
  1767. qdf_nbuf_len(nbuf));
  1768. if (dp_tx_prepare_send_me(vdev, nbuf) ==
  1769. QDF_STATUS_SUCCESS) {
  1770. return NULL;
  1771. }
  1772. }
  1773. }
  1774. #endif
  1775. /* RAW */
  1776. if (qdf_unlikely(vdev->tx_encap_type == htt_cmn_pkt_type_raw)) {
  1777. nbuf = dp_tx_prepare_raw(vdev, nbuf, &seg_info, &msdu_info);
  1778. if (nbuf == NULL)
  1779. return NULL;
  1780. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1781. "%s Raw frame %pK", __func__, vdev);
  1782. goto send_multiple;
  1783. }
  1784. /* Single linear frame */
  1785. /*
  1786. * If nbuf is a simple linear frame, use send_single function to
  1787. * prepare direct-buffer type TCL descriptor and enqueue to TCL
  1788. * SRNG. There is no need to setup a MSDU extension descriptor.
  1789. */
  1790. nbuf = dp_tx_send_msdu_single(vdev, nbuf, &msdu_info, peer_id, NULL);
  1791. return nbuf;
  1792. send_multiple:
  1793. nbuf = dp_tx_send_msdu_multiple(vdev, nbuf, &msdu_info);
  1794. return nbuf;
  1795. }
  1796. /**
  1797. * dp_tx_reinject_handler() - Tx Reinject Handler
  1798. * @tx_desc: software descriptor head pointer
  1799. * @status : Tx completion status from HTT descriptor
  1800. *
  1801. * This function reinjects frames back to Target.
  1802. * Todo - Host queue needs to be added
  1803. *
  1804. * Return: none
  1805. */
  1806. static
  1807. void dp_tx_reinject_handler(struct dp_tx_desc_s *tx_desc, uint8_t *status)
  1808. {
  1809. struct dp_vdev *vdev;
  1810. struct dp_peer *peer = NULL;
  1811. uint32_t peer_id = HTT_INVALID_PEER;
  1812. qdf_nbuf_t nbuf = tx_desc->nbuf;
  1813. qdf_nbuf_t nbuf_copy = NULL;
  1814. struct dp_tx_msdu_info_s msdu_info;
  1815. struct dp_peer *sa_peer = NULL;
  1816. struct dp_ast_entry *ast_entry = NULL;
  1817. struct dp_soc *soc = NULL;
  1818. struct ether_header *eh = (struct ether_header *)qdf_nbuf_data(nbuf);
  1819. #ifdef WDS_VENDOR_EXTENSION
  1820. int is_mcast = 0, is_ucast = 0;
  1821. int num_peers_3addr = 0;
  1822. struct ether_header *eth_hdr = (struct ether_header *)(qdf_nbuf_data(nbuf));
  1823. struct ieee80211_frame_addr4 *wh = (struct ieee80211_frame_addr4 *)(qdf_nbuf_data(nbuf));
  1824. #endif
  1825. vdev = tx_desc->vdev;
  1826. soc = vdev->pdev->soc;
  1827. qdf_assert(vdev);
  1828. qdf_mem_set(&msdu_info, sizeof(msdu_info), 0x0);
  1829. dp_tx_get_queue(vdev, nbuf, &msdu_info.tx_queue);
  1830. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1831. "%s Tx reinject path", __func__);
  1832. DP_STATS_INC_PKT(vdev, tx_i.reinject_pkts, 1,
  1833. qdf_nbuf_len(tx_desc->nbuf));
  1834. qdf_spin_lock_bh(&(soc->ast_lock));
  1835. ast_entry = dp_peer_ast_hash_find(soc, (uint8_t *)(eh->ether_shost));
  1836. if (ast_entry)
  1837. sa_peer = ast_entry->peer;
  1838. qdf_spin_unlock_bh(&(soc->ast_lock));
  1839. #ifdef WDS_VENDOR_EXTENSION
  1840. if (qdf_unlikely(vdev->tx_encap_type != htt_cmn_pkt_type_raw)) {
  1841. is_mcast = (IS_MULTICAST(wh->i_addr1)) ? 1 : 0;
  1842. } else {
  1843. is_mcast = (IS_MULTICAST(eth_hdr->ether_dhost)) ? 1 : 0;
  1844. }
  1845. is_ucast = !is_mcast;
  1846. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  1847. if (peer->bss_peer)
  1848. continue;
  1849. /* Detect wds peers that use 3-addr framing for mcast.
  1850. * if there are any, the bss_peer is used to send the
  1851. * the mcast frame using 3-addr format. all wds enabled
  1852. * peers that use 4-addr framing for mcast frames will
  1853. * be duplicated and sent as 4-addr frames below.
  1854. */
  1855. if (!peer->wds_enabled || !peer->wds_ecm.wds_tx_mcast_4addr) {
  1856. num_peers_3addr = 1;
  1857. break;
  1858. }
  1859. }
  1860. #endif
  1861. if (qdf_unlikely(vdev->mesh_vdev)) {
  1862. DP_TX_FREE_SINGLE_BUF(vdev->pdev->soc, tx_desc->nbuf);
  1863. } else {
  1864. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  1865. if ((peer->peer_ids[0] != HTT_INVALID_PEER) &&
  1866. #ifdef WDS_VENDOR_EXTENSION
  1867. /*
  1868. * . if 3-addr STA, then send on BSS Peer
  1869. * . if Peer WDS enabled and accept 4-addr mcast,
  1870. * send mcast on that peer only
  1871. * . if Peer WDS enabled and accept 4-addr ucast,
  1872. * send ucast on that peer only
  1873. */
  1874. ((peer->bss_peer && num_peers_3addr && is_mcast) ||
  1875. (peer->wds_enabled &&
  1876. ((is_mcast && peer->wds_ecm.wds_tx_mcast_4addr) ||
  1877. (is_ucast && peer->wds_ecm.wds_tx_ucast_4addr))))) {
  1878. #else
  1879. ((peer->bss_peer &&
  1880. !(vdev->osif_proxy_arp(vdev->osif_vdev, nbuf))) ||
  1881. peer->nawds_enabled)) {
  1882. #endif
  1883. peer_id = DP_INVALID_PEER;
  1884. if (peer->nawds_enabled) {
  1885. peer_id = peer->peer_ids[0];
  1886. if (sa_peer == peer) {
  1887. QDF_TRACE(
  1888. QDF_MODULE_ID_DP,
  1889. QDF_TRACE_LEVEL_DEBUG,
  1890. " %s: multicast packet",
  1891. __func__);
  1892. DP_STATS_INC(peer,
  1893. tx.nawds_mcast_drop, 1);
  1894. continue;
  1895. }
  1896. }
  1897. nbuf_copy = qdf_nbuf_copy(nbuf);
  1898. if (!nbuf_copy) {
  1899. QDF_TRACE(QDF_MODULE_ID_DP,
  1900. QDF_TRACE_LEVEL_DEBUG,
  1901. FL("nbuf copy failed"));
  1902. break;
  1903. }
  1904. nbuf_copy = dp_tx_send_msdu_single(vdev,
  1905. nbuf_copy,
  1906. &msdu_info,
  1907. peer_id,
  1908. NULL);
  1909. if (nbuf_copy) {
  1910. QDF_TRACE(QDF_MODULE_ID_DP,
  1911. QDF_TRACE_LEVEL_DEBUG,
  1912. FL("pkt send failed"));
  1913. qdf_nbuf_free(nbuf_copy);
  1914. } else {
  1915. if (peer_id != DP_INVALID_PEER)
  1916. DP_STATS_INC_PKT(peer,
  1917. tx.nawds_mcast,
  1918. 1, qdf_nbuf_len(nbuf));
  1919. }
  1920. }
  1921. }
  1922. }
  1923. if (vdev->nawds_enabled) {
  1924. peer_id = DP_INVALID_PEER;
  1925. DP_STATS_INC_PKT(vdev, tx_i.nawds_mcast,
  1926. 1, qdf_nbuf_len(nbuf));
  1927. nbuf = dp_tx_send_msdu_single(vdev,
  1928. nbuf,
  1929. &msdu_info,
  1930. peer_id, NULL);
  1931. if (nbuf) {
  1932. QDF_TRACE(QDF_MODULE_ID_DP,
  1933. QDF_TRACE_LEVEL_DEBUG,
  1934. FL("pkt send failed"));
  1935. qdf_nbuf_free(nbuf);
  1936. }
  1937. } else
  1938. qdf_nbuf_free(nbuf);
  1939. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  1940. }
  1941. /**
  1942. * dp_tx_inspect_handler() - Tx Inspect Handler
  1943. * @tx_desc: software descriptor head pointer
  1944. * @status : Tx completion status from HTT descriptor
  1945. *
  1946. * Handles Tx frames sent back to Host for inspection
  1947. * (ProxyARP)
  1948. *
  1949. * Return: none
  1950. */
  1951. static void dp_tx_inspect_handler(struct dp_tx_desc_s *tx_desc, uint8_t *status)
  1952. {
  1953. struct dp_soc *soc;
  1954. struct dp_pdev *pdev = tx_desc->pdev;
  1955. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1956. "%s Tx inspect path",
  1957. __func__);
  1958. qdf_assert(pdev);
  1959. soc = pdev->soc;
  1960. DP_STATS_INC_PKT(tx_desc->vdev, tx_i.inspect_pkts, 1,
  1961. qdf_nbuf_len(tx_desc->nbuf));
  1962. DP_TX_FREE_SINGLE_BUF(soc, tx_desc->nbuf);
  1963. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  1964. }
  1965. #ifdef FEATURE_PERPKT_INFO
  1966. /**
  1967. * dp_get_completion_indication_for_stack() - send completion to stack
  1968. * @soc : dp_soc handle
  1969. * @pdev: dp_pdev handle
  1970. * @peer_id: peer_id of the peer for which completion came
  1971. * @ppdu_id: ppdu_id
  1972. * @first_msdu: first msdu
  1973. * @last_msdu: last msdu
  1974. * @netbuf: Buffer pointer for free
  1975. *
  1976. * This function is used for indication whether buffer needs to be
  1977. * send to stack for free or not
  1978. */
  1979. QDF_STATUS
  1980. dp_get_completion_indication_for_stack(struct dp_soc *soc, struct dp_pdev *pdev,
  1981. uint16_t peer_id, uint32_t ppdu_id, uint8_t first_msdu,
  1982. uint8_t last_msdu, qdf_nbuf_t netbuf)
  1983. {
  1984. struct tx_capture_hdr *ppdu_hdr;
  1985. struct dp_peer *peer = NULL;
  1986. struct ether_header *eh;
  1987. if (qdf_unlikely(!pdev->tx_sniffer_enable && !pdev->mcopy_mode))
  1988. return QDF_STATUS_E_NOSUPPORT;
  1989. peer = (peer_id == HTT_INVALID_PEER) ? NULL :
  1990. dp_peer_find_by_id(soc, peer_id);
  1991. if (!peer) {
  1992. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1993. FL("Peer Invalid"));
  1994. return QDF_STATUS_E_INVAL;
  1995. }
  1996. if (pdev->mcopy_mode) {
  1997. if ((pdev->m_copy_id.tx_ppdu_id == ppdu_id) &&
  1998. (pdev->m_copy_id.tx_peer_id == peer_id)) {
  1999. return QDF_STATUS_E_INVAL;
  2000. }
  2001. pdev->m_copy_id.tx_ppdu_id = ppdu_id;
  2002. pdev->m_copy_id.tx_peer_id = peer_id;
  2003. }
  2004. eh = (struct ether_header *)qdf_nbuf_data(netbuf);
  2005. if (!qdf_nbuf_push_head(netbuf, sizeof(struct tx_capture_hdr))) {
  2006. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2007. FL("No headroom"));
  2008. return QDF_STATUS_E_NOMEM;
  2009. }
  2010. ppdu_hdr = (struct tx_capture_hdr *)qdf_nbuf_data(netbuf);
  2011. qdf_mem_copy(ppdu_hdr->ta, peer->vdev->mac_addr.raw,
  2012. IEEE80211_ADDR_LEN);
  2013. if (peer->bss_peer) {
  2014. qdf_mem_copy(ppdu_hdr->ra, eh->ether_dhost, IEEE80211_ADDR_LEN);
  2015. } else {
  2016. qdf_mem_copy(ppdu_hdr->ra, peer->mac_addr.raw,
  2017. IEEE80211_ADDR_LEN);
  2018. }
  2019. ppdu_hdr->ppdu_id = ppdu_id;
  2020. ppdu_hdr->peer_id = peer_id;
  2021. ppdu_hdr->first_msdu = first_msdu;
  2022. ppdu_hdr->last_msdu = last_msdu;
  2023. return QDF_STATUS_SUCCESS;
  2024. }
  2025. /**
  2026. * dp_send_completion_to_stack() - send completion to stack
  2027. * @soc : dp_soc handle
  2028. * @pdev: dp_pdev handle
  2029. * @peer_id: peer_id of the peer for which completion came
  2030. * @ppdu_id: ppdu_id
  2031. * @netbuf: Buffer pointer for free
  2032. *
  2033. * This function is used to send completion to stack
  2034. * to free buffer
  2035. */
  2036. void dp_send_completion_to_stack(struct dp_soc *soc, struct dp_pdev *pdev,
  2037. uint16_t peer_id, uint32_t ppdu_id,
  2038. qdf_nbuf_t netbuf)
  2039. {
  2040. dp_wdi_event_handler(WDI_EVENT_TX_DATA, soc,
  2041. netbuf, peer_id,
  2042. WDI_NO_VAL, pdev->pdev_id);
  2043. }
  2044. #else
  2045. static QDF_STATUS
  2046. dp_get_completion_indication_for_stack(struct dp_soc *soc, struct dp_pdev *pdev,
  2047. uint16_t peer_id, uint32_t ppdu_id, uint8_t first_msdu,
  2048. uint8_t last_msdu, qdf_nbuf_t netbuf)
  2049. {
  2050. return QDF_STATUS_E_NOSUPPORT;
  2051. }
  2052. static void
  2053. dp_send_completion_to_stack(struct dp_soc *soc, struct dp_pdev *pdev,
  2054. uint16_t peer_id, uint32_t ppdu_id, qdf_nbuf_t netbuf)
  2055. {
  2056. }
  2057. #endif
  2058. /**
  2059. * dp_tx_comp_free_buf() - Free nbuf associated with the Tx Descriptor
  2060. * @soc: Soc handle
  2061. * @desc: software Tx descriptor to be processed
  2062. *
  2063. * Return: none
  2064. */
  2065. static inline void dp_tx_comp_free_buf(struct dp_soc *soc,
  2066. struct dp_tx_desc_s *desc)
  2067. {
  2068. struct dp_vdev *vdev = desc->vdev;
  2069. qdf_nbuf_t nbuf = desc->nbuf;
  2070. /* If it is TDLS mgmt, don't unmap or free the frame */
  2071. if (desc->flags & DP_TX_DESC_FLAG_TDLS_FRAME)
  2072. return dp_non_std_tx_comp_free_buff(desc, vdev);
  2073. /* 0 : MSDU buffer, 1 : MLE */
  2074. if (desc->msdu_ext_desc) {
  2075. /* TSO free */
  2076. if (hal_tx_ext_desc_get_tso_enable(
  2077. desc->msdu_ext_desc->vaddr)) {
  2078. /* unmap eash TSO seg before free the nbuf */
  2079. dp_tx_tso_unmap_segment(soc, desc);
  2080. qdf_nbuf_free(nbuf);
  2081. return;
  2082. }
  2083. }
  2084. qdf_nbuf_unmap(soc->osdev, nbuf, QDF_DMA_TO_DEVICE);
  2085. if (qdf_likely(!vdev->mesh_vdev))
  2086. qdf_nbuf_free(nbuf);
  2087. else {
  2088. if (desc->flags & DP_TX_DESC_FLAG_TO_FW) {
  2089. qdf_nbuf_free(nbuf);
  2090. DP_STATS_INC(vdev, tx_i.mesh.completion_fw, 1);
  2091. } else
  2092. vdev->osif_tx_free_ext((nbuf));
  2093. }
  2094. }
  2095. /**
  2096. * dp_tx_mec_handler() - Tx MEC Notify Handler
  2097. * @vdev: pointer to dp dev handler
  2098. * @status : Tx completion status from HTT descriptor
  2099. *
  2100. * Handles MEC notify event sent from fw to Host
  2101. *
  2102. * Return: none
  2103. */
  2104. #ifdef FEATURE_WDS
  2105. void dp_tx_mec_handler(struct dp_vdev *vdev, uint8_t *status)
  2106. {
  2107. struct dp_soc *soc;
  2108. uint32_t flags = IEEE80211_NODE_F_WDS_HM;
  2109. struct dp_peer *peer;
  2110. uint8_t mac_addr[DP_MAC_ADDR_LEN], i;
  2111. if (!vdev->wds_enabled)
  2112. return;
  2113. /* MEC required only in STA mode */
  2114. if (vdev->opmode != wlan_op_mode_sta)
  2115. return;
  2116. soc = vdev->pdev->soc;
  2117. qdf_spin_lock_bh(&soc->peer_ref_mutex);
  2118. peer = TAILQ_FIRST(&vdev->peer_list);
  2119. qdf_spin_unlock_bh(&soc->peer_ref_mutex);
  2120. if (!peer) {
  2121. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2122. FL("peer is NULL"));
  2123. return;
  2124. }
  2125. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2126. "%s Tx MEC Handler",
  2127. __func__);
  2128. for (i = 0; i < DP_MAC_ADDR_LEN; i++)
  2129. mac_addr[(DP_MAC_ADDR_LEN - 1) - i] =
  2130. status[(DP_MAC_ADDR_LEN - 2) + i];
  2131. if (qdf_mem_cmp(mac_addr, vdev->mac_addr.raw, DP_MAC_ADDR_LEN))
  2132. dp_peer_add_ast(soc,
  2133. peer,
  2134. mac_addr,
  2135. CDP_TXRX_AST_TYPE_MEC,
  2136. flags);
  2137. }
  2138. #endif
  2139. /**
  2140. * dp_tx_process_htt_completion() - Tx HTT Completion Indication Handler
  2141. * @tx_desc: software descriptor head pointer
  2142. * @status : Tx completion status from HTT descriptor
  2143. *
  2144. * This function will process HTT Tx indication messages from Target
  2145. *
  2146. * Return: none
  2147. */
  2148. static
  2149. void dp_tx_process_htt_completion(struct dp_tx_desc_s *tx_desc, uint8_t *status)
  2150. {
  2151. uint8_t tx_status;
  2152. struct dp_pdev *pdev;
  2153. struct dp_vdev *vdev;
  2154. struct dp_soc *soc;
  2155. uint32_t *htt_status_word = (uint32_t *) status;
  2156. qdf_assert(tx_desc->pdev);
  2157. pdev = tx_desc->pdev;
  2158. vdev = tx_desc->vdev;
  2159. soc = pdev->soc;
  2160. tx_status = HTT_TX_WBM_COMPLETION_V2_TX_STATUS_GET(htt_status_word[0]);
  2161. switch (tx_status) {
  2162. case HTT_TX_FW2WBM_TX_STATUS_OK:
  2163. case HTT_TX_FW2WBM_TX_STATUS_DROP:
  2164. case HTT_TX_FW2WBM_TX_STATUS_TTL:
  2165. {
  2166. dp_tx_comp_free_buf(soc, tx_desc);
  2167. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  2168. break;
  2169. }
  2170. case HTT_TX_FW2WBM_TX_STATUS_REINJECT:
  2171. {
  2172. dp_tx_reinject_handler(tx_desc, status);
  2173. break;
  2174. }
  2175. case HTT_TX_FW2WBM_TX_STATUS_INSPECT:
  2176. {
  2177. dp_tx_inspect_handler(tx_desc, status);
  2178. break;
  2179. }
  2180. case HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY:
  2181. {
  2182. dp_tx_mec_handler(vdev, status);
  2183. break;
  2184. }
  2185. default:
  2186. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2187. "%s Invalid HTT tx_status %d",
  2188. __func__, tx_status);
  2189. break;
  2190. }
  2191. }
  2192. #ifdef MESH_MODE_SUPPORT
  2193. /**
  2194. * dp_tx_comp_fill_tx_completion_stats() - Fill per packet Tx completion stats
  2195. * in mesh meta header
  2196. * @tx_desc: software descriptor head pointer
  2197. * @ts: pointer to tx completion stats
  2198. * Return: none
  2199. */
  2200. static
  2201. void dp_tx_comp_fill_tx_completion_stats(struct dp_tx_desc_s *tx_desc,
  2202. struct hal_tx_completion_status *ts)
  2203. {
  2204. struct meta_hdr_s *mhdr;
  2205. qdf_nbuf_t netbuf = tx_desc->nbuf;
  2206. if (!tx_desc->msdu_ext_desc) {
  2207. if (qdf_nbuf_pull_head(netbuf, tx_desc->pkt_offset) == NULL) {
  2208. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2209. "netbuf %pK offset %d",
  2210. netbuf, tx_desc->pkt_offset);
  2211. return;
  2212. }
  2213. }
  2214. if (qdf_nbuf_push_head(netbuf, sizeof(struct meta_hdr_s)) == NULL) {
  2215. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2216. "netbuf %pK offset %d", netbuf,
  2217. sizeof(struct meta_hdr_s));
  2218. return;
  2219. }
  2220. mhdr = (struct meta_hdr_s *)qdf_nbuf_data(netbuf);
  2221. mhdr->rssi = ts->ack_frame_rssi;
  2222. mhdr->channel = tx_desc->pdev->operating_channel;
  2223. }
  2224. #else
  2225. static
  2226. void dp_tx_comp_fill_tx_completion_stats(struct dp_tx_desc_s *tx_desc,
  2227. struct hal_tx_completion_status *ts)
  2228. {
  2229. }
  2230. #endif
  2231. /**
  2232. * dp_tx_update_peer_stats() - Update peer stats from Tx completion indications
  2233. * @peer: Handle to DP peer
  2234. * @ts: pointer to HAL Tx completion stats
  2235. * @length: MSDU length
  2236. *
  2237. * Return: None
  2238. */
  2239. static void dp_tx_update_peer_stats(struct dp_peer *peer,
  2240. struct hal_tx_completion_status *ts, uint32_t length)
  2241. {
  2242. struct dp_pdev *pdev = peer->vdev->pdev;
  2243. struct dp_soc *soc = pdev->soc;
  2244. uint8_t mcs, pkt_type;
  2245. mcs = ts->mcs;
  2246. pkt_type = ts->pkt_type;
  2247. if (!ts->release_src == HAL_TX_COMP_RELEASE_SOURCE_TQM)
  2248. return;
  2249. if (peer->bss_peer) {
  2250. DP_STATS_INC_PKT(peer, tx.mcast, 1, length);
  2251. } else {
  2252. DP_STATS_INC_PKT(peer, tx.ucast, 1, length);
  2253. }
  2254. DP_STATS_INC_PKT(peer, tx.comp_pkt, 1, length);
  2255. DP_STATS_INCC_PKT(peer, tx.tx_success, 1, length,
  2256. (ts->status == HAL_TX_TQM_RR_FRAME_ACKED));
  2257. DP_STATS_INCC(peer, tx.dropped.age_out, 1,
  2258. (ts->status == HAL_TX_TQM_RR_REM_CMD_AGED));
  2259. DP_STATS_INCC(peer, tx.dropped.fw_rem, 1,
  2260. (ts->status == HAL_TX_TQM_RR_REM_CMD_REM));
  2261. DP_STATS_INCC(peer, tx.dropped.fw_rem_notx, 1,
  2262. (ts->status == HAL_TX_TQM_RR_REM_CMD_NOTX));
  2263. DP_STATS_INCC(peer, tx.dropped.fw_rem_tx, 1,
  2264. (ts->status == HAL_TX_TQM_RR_REM_CMD_TX));
  2265. DP_STATS_INCC(peer, tx.dropped.fw_reason1, 1,
  2266. (ts->status == HAL_TX_TQM_RR_FW_REASON1));
  2267. DP_STATS_INCC(peer, tx.dropped.fw_reason2, 1,
  2268. (ts->status == HAL_TX_TQM_RR_FW_REASON2));
  2269. DP_STATS_INCC(peer, tx.dropped.fw_reason3, 1,
  2270. (ts->status == HAL_TX_TQM_RR_FW_REASON3));
  2271. if (!ts->status == HAL_TX_TQM_RR_FRAME_ACKED)
  2272. return;
  2273. DP_STATS_INCC(peer, tx.ofdma, 1, ts->ofdma);
  2274. DP_STATS_INCC(peer, tx.amsdu_cnt, 1, ts->msdu_part_of_amsdu);
  2275. DP_STATS_INCC(peer, tx.non_amsdu_cnt, 1, !ts->msdu_part_of_amsdu);
  2276. if (!(soc->process_tx_status))
  2277. return;
  2278. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[MAX_MCS - 1], 1,
  2279. ((mcs >= MAX_MCS_11A) && (pkt_type == DOT11_A)));
  2280. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[mcs], 1,
  2281. ((mcs < (MAX_MCS_11A)) && (pkt_type == DOT11_A)));
  2282. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[MAX_MCS - 1], 1,
  2283. ((mcs >= MAX_MCS_11B) && (pkt_type == DOT11_B)));
  2284. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[mcs], 1,
  2285. ((mcs < MAX_MCS_11B) && (pkt_type == DOT11_B)));
  2286. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[MAX_MCS - 1], 1,
  2287. ((mcs >= MAX_MCS_11A) && (pkt_type == DOT11_N)));
  2288. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[mcs], 1,
  2289. ((mcs < MAX_MCS_11A) && (pkt_type == DOT11_N)));
  2290. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[MAX_MCS - 1], 1,
  2291. ((mcs >= MAX_MCS_11AC) && (pkt_type == DOT11_AC)));
  2292. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[mcs], 1,
  2293. ((mcs < MAX_MCS_11AC) && (pkt_type == DOT11_AC)));
  2294. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[MAX_MCS - 1], 1,
  2295. ((mcs >= (MAX_MCS - 1)) && (pkt_type == DOT11_AX)));
  2296. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[mcs], 1,
  2297. ((mcs < (MAX_MCS - 1)) && (pkt_type == DOT11_AX)));
  2298. DP_STATS_INC(peer, tx.sgi_count[ts->sgi], 1);
  2299. DP_STATS_INC(peer, tx.bw[ts->bw], 1);
  2300. DP_STATS_UPD(peer, tx.last_ack_rssi, ts->ack_frame_rssi);
  2301. DP_STATS_INC(peer, tx.wme_ac_type[TID_TO_WME_AC(ts->tid)], 1);
  2302. DP_STATS_INCC(peer, tx.stbc, 1, ts->stbc);
  2303. DP_STATS_INCC(peer, tx.ldpc, 1, ts->ldpc);
  2304. DP_STATS_INCC(peer, tx.retries, 1, ts->transmit_cnt > 1);
  2305. if (soc->cdp_soc.ol_ops->update_dp_stats) {
  2306. soc->cdp_soc.ol_ops->update_dp_stats(pdev->ctrl_pdev,
  2307. &peer->stats, ts->peer_id,
  2308. UPDATE_PEER_STATS);
  2309. }
  2310. }
  2311. #ifdef QCA_LL_TX_FLOW_CONTROL_V2
  2312. /**
  2313. * dp_tx_flow_pool_lock() - take flow pool lock
  2314. * @soc: core txrx main context
  2315. * @tx_desc: tx desc
  2316. *
  2317. * Return: None
  2318. */
  2319. static inline
  2320. void dp_tx_flow_pool_lock(struct dp_soc *soc,
  2321. struct dp_tx_desc_s *tx_desc)
  2322. {
  2323. struct dp_tx_desc_pool_s *pool;
  2324. uint8_t desc_pool_id;
  2325. desc_pool_id = tx_desc->pool_id;
  2326. pool = &soc->tx_desc[desc_pool_id];
  2327. qdf_spin_lock_bh(&pool->flow_pool_lock);
  2328. }
  2329. /**
  2330. * dp_tx_flow_pool_unlock() - release flow pool lock
  2331. * @soc: core txrx main context
  2332. * @tx_desc: tx desc
  2333. *
  2334. * Return: None
  2335. */
  2336. static inline
  2337. void dp_tx_flow_pool_unlock(struct dp_soc *soc,
  2338. struct dp_tx_desc_s *tx_desc)
  2339. {
  2340. struct dp_tx_desc_pool_s *pool;
  2341. uint8_t desc_pool_id;
  2342. desc_pool_id = tx_desc->pool_id;
  2343. pool = &soc->tx_desc[desc_pool_id];
  2344. qdf_spin_unlock_bh(&pool->flow_pool_lock);
  2345. }
  2346. #else
  2347. static inline
  2348. void dp_tx_flow_pool_lock(struct dp_soc *soc, struct dp_tx_desc_s *tx_desc)
  2349. {
  2350. }
  2351. static inline
  2352. void dp_tx_flow_pool_unlock(struct dp_soc *soc, struct dp_tx_desc_s *tx_desc)
  2353. {
  2354. }
  2355. #endif
  2356. /**
  2357. * dp_tx_notify_completion() - Notify tx completion for this desc
  2358. * @soc: core txrx main context
  2359. * @tx_desc: tx desc
  2360. * @netbuf: buffer
  2361. *
  2362. * Return: none
  2363. */
  2364. static inline void dp_tx_notify_completion(struct dp_soc *soc,
  2365. struct dp_tx_desc_s *tx_desc,
  2366. qdf_nbuf_t netbuf)
  2367. {
  2368. void *osif_dev;
  2369. ol_txrx_completion_fp tx_compl_cbk = NULL;
  2370. qdf_assert(tx_desc);
  2371. dp_tx_flow_pool_lock(soc, tx_desc);
  2372. if (!tx_desc->vdev ||
  2373. !tx_desc->vdev->osif_vdev) {
  2374. dp_tx_flow_pool_unlock(soc, tx_desc);
  2375. return;
  2376. }
  2377. osif_dev = tx_desc->vdev->osif_vdev;
  2378. tx_compl_cbk = tx_desc->vdev->tx_comp;
  2379. dp_tx_flow_pool_unlock(soc, tx_desc);
  2380. if (tx_compl_cbk)
  2381. tx_compl_cbk(netbuf, osif_dev);
  2382. }
  2383. /** dp_tx_sojourn_stats_process() - Collect sojourn stats
  2384. * @pdev: pdev handle
  2385. * @tid: tid value
  2386. * @txdesc_ts: timestamp from txdesc
  2387. * @ppdu_id: ppdu id
  2388. *
  2389. * Return: none
  2390. */
  2391. #ifdef FEATURE_PERPKT_INFO
  2392. static inline void dp_tx_sojourn_stats_process(struct dp_pdev *pdev,
  2393. uint8_t tid,
  2394. uint64_t txdesc_ts,
  2395. uint32_t ppdu_id)
  2396. {
  2397. uint64_t delta_ms;
  2398. struct cdp_tx_sojourn_stats *sojourn_stats;
  2399. if (pdev->enhanced_stats_en == 0)
  2400. return;
  2401. if (pdev->sojourn_stats.ppdu_seq_id == 0)
  2402. pdev->sojourn_stats.ppdu_seq_id = ppdu_id;
  2403. if (ppdu_id != pdev->sojourn_stats.ppdu_seq_id) {
  2404. if (!pdev->sojourn_buf)
  2405. return;
  2406. sojourn_stats = (struct cdp_tx_sojourn_stats *)
  2407. qdf_nbuf_data(pdev->sojourn_buf);
  2408. qdf_mem_copy(sojourn_stats, &pdev->sojourn_stats,
  2409. sizeof(struct cdp_tx_sojourn_stats));
  2410. qdf_mem_zero(&pdev->sojourn_stats,
  2411. sizeof(struct cdp_tx_sojourn_stats));
  2412. dp_wdi_event_handler(WDI_EVENT_TX_SOJOURN_STAT, pdev->soc,
  2413. pdev->sojourn_buf, HTT_INVALID_PEER,
  2414. WDI_NO_VAL, pdev->pdev_id);
  2415. pdev->sojourn_stats.ppdu_seq_id = ppdu_id;
  2416. }
  2417. if (tid == HTT_INVALID_TID)
  2418. return;
  2419. delta_ms = qdf_ktime_to_ms(qdf_ktime_get()) -
  2420. txdesc_ts;
  2421. qdf_ewma_tx_lag_add(&pdev->sojourn_stats.avg_sojourn_msdu[tid],
  2422. delta_ms);
  2423. pdev->sojourn_stats.sum_sojourn_msdu[tid] += delta_ms;
  2424. pdev->sojourn_stats.num_msdus[tid]++;
  2425. }
  2426. #else
  2427. static inline void dp_tx_sojourn_stats_process(struct dp_pdev *pdev,
  2428. uint8_t tid,
  2429. uint64_t txdesc_ts,
  2430. uint32_t ppdu_id)
  2431. {
  2432. }
  2433. #endif
  2434. /**
  2435. * dp_tx_comp_process_tx_status() - Parse and Dump Tx completion status info
  2436. * @tx_desc: software descriptor head pointer
  2437. * @length: packet length
  2438. *
  2439. * Return: none
  2440. */
  2441. static inline void dp_tx_comp_process_tx_status(struct dp_tx_desc_s *tx_desc,
  2442. uint32_t length)
  2443. {
  2444. struct hal_tx_completion_status ts;
  2445. struct dp_soc *soc = NULL;
  2446. struct dp_vdev *vdev = tx_desc->vdev;
  2447. struct dp_peer *peer = NULL;
  2448. struct ether_header *eh =
  2449. (struct ether_header *)qdf_nbuf_data(tx_desc->nbuf);
  2450. if (!vdev) {
  2451. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2452. "invalid vdev");
  2453. goto out;
  2454. }
  2455. hal_tx_comp_get_status(&tx_desc->comp, &ts, vdev->pdev->soc->hal_soc);
  2456. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2457. "-------------------- \n"
  2458. "Tx Completion Stats: \n"
  2459. "-------------------- \n"
  2460. "ack_frame_rssi = %d \n"
  2461. "first_msdu = %d \n"
  2462. "last_msdu = %d \n"
  2463. "msdu_part_of_amsdu = %d \n"
  2464. "rate_stats valid = %d \n"
  2465. "bw = %d \n"
  2466. "pkt_type = %d \n"
  2467. "stbc = %d \n"
  2468. "ldpc = %d \n"
  2469. "sgi = %d \n"
  2470. "mcs = %d \n"
  2471. "ofdma = %d \n"
  2472. "tones_in_ru = %d \n"
  2473. "tsf = %d \n"
  2474. "ppdu_id = %d \n"
  2475. "transmit_cnt = %d \n"
  2476. "tid = %d \n"
  2477. "peer_id = %d ",
  2478. ts.ack_frame_rssi, ts.first_msdu, ts.last_msdu,
  2479. ts.msdu_part_of_amsdu, ts.valid, ts.bw,
  2480. ts.pkt_type, ts.stbc, ts.ldpc, ts.sgi,
  2481. ts.mcs, ts.ofdma, ts.tones_in_ru, ts.tsf,
  2482. ts.ppdu_id, ts.transmit_cnt, ts.tid,
  2483. ts.peer_id);
  2484. soc = vdev->pdev->soc;
  2485. /* Update SoC level stats */
  2486. DP_STATS_INCC(soc, tx.dropped_fw_removed, 1,
  2487. (ts.status == HAL_TX_TQM_RR_REM_CMD_REM));
  2488. /* Update per-packet stats */
  2489. if (qdf_unlikely(vdev->mesh_vdev) &&
  2490. !(tx_desc->flags & DP_TX_DESC_FLAG_TO_FW))
  2491. dp_tx_comp_fill_tx_completion_stats(tx_desc, &ts);
  2492. /* Update peer level stats */
  2493. peer = dp_peer_find_by_id(soc, ts.peer_id);
  2494. if (!peer) {
  2495. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2496. "invalid peer");
  2497. DP_STATS_INC_PKT(soc, tx.tx_invalid_peer, 1, length);
  2498. goto out;
  2499. }
  2500. if (qdf_likely(peer->vdev->tx_encap_type ==
  2501. htt_cmn_pkt_type_ethernet)) {
  2502. if (peer->bss_peer && IEEE80211_IS_BROADCAST(eh->ether_dhost))
  2503. DP_STATS_INC_PKT(peer, tx.bcast, 1, length);
  2504. }
  2505. dp_tx_sojourn_stats_process(vdev->pdev, ts.tid,
  2506. tx_desc->timestamp,
  2507. ts.ppdu_id);
  2508. dp_tx_update_peer_stats(peer, &ts, length);
  2509. out:
  2510. return;
  2511. }
  2512. /**
  2513. * dp_tx_comp_process_desc() - Tx complete software descriptor handler
  2514. * @soc: core txrx main context
  2515. * @comp_head: software descriptor head pointer
  2516. *
  2517. * This function will process batch of descriptors reaped by dp_tx_comp_handler
  2518. * and release the software descriptors after processing is complete
  2519. *
  2520. * Return: none
  2521. */
  2522. static void dp_tx_comp_process_desc(struct dp_soc *soc,
  2523. struct dp_tx_desc_s *comp_head)
  2524. {
  2525. struct dp_tx_desc_s *desc;
  2526. struct dp_tx_desc_s *next;
  2527. struct hal_tx_completion_status ts = {0};
  2528. uint32_t length;
  2529. struct dp_peer *peer;
  2530. DP_HIST_INIT();
  2531. desc = comp_head;
  2532. while (desc) {
  2533. hal_tx_comp_get_status(&desc->comp, &ts, soc->hal_soc);
  2534. peer = dp_peer_find_by_id(soc, ts.peer_id);
  2535. length = qdf_nbuf_len(desc->nbuf);
  2536. /* check tx completion notification */
  2537. if (QDF_NBUF_CB_TX_EXTRA_FRAG_FLAGS_NOTIFY_COMP(desc->nbuf))
  2538. dp_tx_notify_completion(soc, desc, desc->nbuf);
  2539. dp_tx_comp_process_tx_status(desc, length);
  2540. DPTRACE(qdf_dp_trace_ptr
  2541. (desc->nbuf,
  2542. QDF_DP_TRACE_LI_DP_FREE_PACKET_PTR_RECORD,
  2543. QDF_TRACE_DEFAULT_PDEV_ID,
  2544. qdf_nbuf_data_addr(desc->nbuf),
  2545. sizeof(qdf_nbuf_data(desc->nbuf)),
  2546. desc->id, ts.status)
  2547. );
  2548. /*currently m_copy/tx_capture is not supported for scatter gather packets*/
  2549. if (!(desc->msdu_ext_desc) && (dp_get_completion_indication_for_stack(soc,
  2550. desc->pdev, ts.peer_id, ts.ppdu_id,
  2551. ts.first_msdu, ts.last_msdu,
  2552. desc->nbuf) == QDF_STATUS_SUCCESS)) {
  2553. qdf_nbuf_unmap(soc->osdev, desc->nbuf,
  2554. QDF_DMA_TO_DEVICE);
  2555. dp_send_completion_to_stack(soc, desc->pdev, ts.peer_id,
  2556. ts.ppdu_id, desc->nbuf);
  2557. } else {
  2558. dp_tx_comp_free_buf(soc, desc);
  2559. }
  2560. DP_HIST_PACKET_COUNT_INC(desc->pdev->pdev_id);
  2561. next = desc->next;
  2562. dp_tx_desc_release(desc, desc->pool_id);
  2563. desc = next;
  2564. }
  2565. DP_TX_HIST_STATS_PER_PDEV();
  2566. }
  2567. /**
  2568. * dp_tx_comp_handler() - Tx completion handler
  2569. * @soc: core txrx main context
  2570. * @ring_id: completion ring id
  2571. * @quota: No. of packets/descriptors that can be serviced in one loop
  2572. *
  2573. * This function will collect hardware release ring element contents and
  2574. * handle descriptor contents. Based on contents, free packet or handle error
  2575. * conditions
  2576. *
  2577. * Return: none
  2578. */
  2579. uint32_t dp_tx_comp_handler(struct dp_soc *soc, void *hal_srng, uint32_t quota)
  2580. {
  2581. void *tx_comp_hal_desc;
  2582. uint8_t buffer_src;
  2583. uint8_t pool_id;
  2584. uint32_t tx_desc_id;
  2585. struct dp_tx_desc_s *tx_desc = NULL;
  2586. struct dp_tx_desc_s *head_desc = NULL;
  2587. struct dp_tx_desc_s *tail_desc = NULL;
  2588. uint32_t num_processed;
  2589. uint32_t count;
  2590. if (qdf_unlikely(hal_srng_access_start(soc->hal_soc, hal_srng))) {
  2591. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2592. "%s %d : HAL RING Access Failed -- %pK",
  2593. __func__, __LINE__, hal_srng);
  2594. return 0;
  2595. }
  2596. num_processed = 0;
  2597. count = 0;
  2598. /* Find head descriptor from completion ring */
  2599. while (qdf_likely(tx_comp_hal_desc =
  2600. hal_srng_dst_get_next(soc->hal_soc, hal_srng))) {
  2601. buffer_src = hal_tx_comp_get_buffer_source(tx_comp_hal_desc);
  2602. /* If this buffer was not released by TQM or FW, then it is not
  2603. * Tx completion indication, assert */
  2604. if ((buffer_src != HAL_TX_COMP_RELEASE_SOURCE_TQM) &&
  2605. (buffer_src != HAL_TX_COMP_RELEASE_SOURCE_FW)) {
  2606. QDF_TRACE(QDF_MODULE_ID_DP,
  2607. QDF_TRACE_LEVEL_FATAL,
  2608. "Tx comp release_src != TQM | FW");
  2609. qdf_assert_always(0);
  2610. }
  2611. /* Get descriptor id */
  2612. tx_desc_id = hal_tx_comp_get_desc_id(tx_comp_hal_desc);
  2613. pool_id = (tx_desc_id & DP_TX_DESC_ID_POOL_MASK) >>
  2614. DP_TX_DESC_ID_POOL_OS;
  2615. if (!dp_tx_is_desc_id_valid(soc, tx_desc_id))
  2616. continue;
  2617. /* Find Tx descriptor */
  2618. tx_desc = dp_tx_desc_find(soc, pool_id,
  2619. (tx_desc_id & DP_TX_DESC_ID_PAGE_MASK) >>
  2620. DP_TX_DESC_ID_PAGE_OS,
  2621. (tx_desc_id & DP_TX_DESC_ID_OFFSET_MASK) >>
  2622. DP_TX_DESC_ID_OFFSET_OS);
  2623. /*
  2624. * If the release source is FW, process the HTT status
  2625. */
  2626. if (qdf_unlikely(buffer_src ==
  2627. HAL_TX_COMP_RELEASE_SOURCE_FW)) {
  2628. uint8_t htt_tx_status[HAL_TX_COMP_HTT_STATUS_LEN];
  2629. hal_tx_comp_get_htt_desc(tx_comp_hal_desc,
  2630. htt_tx_status);
  2631. dp_tx_process_htt_completion(tx_desc,
  2632. htt_tx_status);
  2633. } else {
  2634. /* Pool id is not matching. Error */
  2635. if (tx_desc->pool_id != pool_id) {
  2636. QDF_TRACE(QDF_MODULE_ID_DP,
  2637. QDF_TRACE_LEVEL_FATAL,
  2638. "Tx Comp pool id %d not matched %d",
  2639. pool_id, tx_desc->pool_id);
  2640. qdf_assert_always(0);
  2641. }
  2642. if (!(tx_desc->flags & DP_TX_DESC_FLAG_ALLOCATED) ||
  2643. !(tx_desc->flags & DP_TX_DESC_FLAG_QUEUED_TX)) {
  2644. QDF_TRACE(QDF_MODULE_ID_DP,
  2645. QDF_TRACE_LEVEL_FATAL,
  2646. "Txdesc invalid, flgs = %x,id = %d",
  2647. tx_desc->flags, tx_desc_id);
  2648. qdf_assert_always(0);
  2649. }
  2650. /* First ring descriptor on the cycle */
  2651. if (!head_desc) {
  2652. head_desc = tx_desc;
  2653. tail_desc = tx_desc;
  2654. }
  2655. tail_desc->next = tx_desc;
  2656. tx_desc->next = NULL;
  2657. tail_desc = tx_desc;
  2658. /* Collect hw completion contents */
  2659. hal_tx_comp_desc_sync(tx_comp_hal_desc,
  2660. &tx_desc->comp, 1);
  2661. }
  2662. num_processed += !(count & DP_TX_NAPI_BUDGET_DIV_MASK);
  2663. /*
  2664. * Processed packet count is more than given quota
  2665. * stop to processing
  2666. */
  2667. if ((num_processed >= quota))
  2668. break;
  2669. count++;
  2670. }
  2671. hal_srng_access_end(soc->hal_soc, hal_srng);
  2672. /* Process the reaped descriptors */
  2673. if (head_desc)
  2674. dp_tx_comp_process_desc(soc, head_desc);
  2675. return num_processed;
  2676. }
  2677. #ifdef CONVERGED_TDLS_ENABLE
  2678. /**
  2679. * dp_tx_non_std() - Allow the control-path SW to send data frames
  2680. *
  2681. * @data_vdev - which vdev should transmit the tx data frames
  2682. * @tx_spec - what non-standard handling to apply to the tx data frames
  2683. * @msdu_list - NULL-terminated list of tx MSDUs
  2684. *
  2685. * Return: NULL on success,
  2686. * nbuf when it fails to send
  2687. */
  2688. qdf_nbuf_t dp_tx_non_std(struct cdp_vdev *vdev_handle,
  2689. enum ol_tx_spec tx_spec, qdf_nbuf_t msdu_list)
  2690. {
  2691. struct dp_vdev *vdev = (struct dp_vdev *) vdev_handle;
  2692. if (tx_spec & OL_TX_SPEC_NO_FREE)
  2693. vdev->is_tdls_frame = true;
  2694. return dp_tx_send(vdev_handle, msdu_list);
  2695. }
  2696. #endif
  2697. /**
  2698. * dp_tx_vdev_attach() - attach vdev to dp tx
  2699. * @vdev: virtual device instance
  2700. *
  2701. * Return: QDF_STATUS_SUCCESS: success
  2702. * QDF_STATUS_E_RESOURCES: Error return
  2703. */
  2704. QDF_STATUS dp_tx_vdev_attach(struct dp_vdev *vdev)
  2705. {
  2706. /*
  2707. * Fill HTT TCL Metadata with Vdev ID and MAC ID
  2708. */
  2709. HTT_TX_TCL_METADATA_TYPE_SET(vdev->htt_tcl_metadata,
  2710. HTT_TCL_METADATA_TYPE_VDEV_BASED);
  2711. HTT_TX_TCL_METADATA_VDEV_ID_SET(vdev->htt_tcl_metadata,
  2712. vdev->vdev_id);
  2713. HTT_TX_TCL_METADATA_PDEV_ID_SET(vdev->htt_tcl_metadata,
  2714. DP_SW2HW_MACID(vdev->pdev->pdev_id));
  2715. /*
  2716. * Set HTT Extension Valid bit to 0 by default
  2717. */
  2718. HTT_TX_TCL_METADATA_VALID_HTT_SET(vdev->htt_tcl_metadata, 0);
  2719. dp_tx_vdev_update_search_flags(vdev);
  2720. return QDF_STATUS_SUCCESS;
  2721. }
  2722. /**
  2723. * dp_tx_vdev_update_search_flags() - Update vdev flags as per opmode
  2724. * @vdev: virtual device instance
  2725. *
  2726. * Return: void
  2727. *
  2728. */
  2729. void dp_tx_vdev_update_search_flags(struct dp_vdev *vdev)
  2730. {
  2731. /*
  2732. * Enable both AddrY (SA based search) and AddrX (Da based search)
  2733. * for TDLS link
  2734. *
  2735. * Enable AddrY (SA based search) only for non-WDS STA and
  2736. * ProxySTA VAP modes.
  2737. *
  2738. * In all other VAP modes, only DA based search should be
  2739. * enabled
  2740. */
  2741. if (vdev->opmode == wlan_op_mode_sta &&
  2742. vdev->tdls_link_connected)
  2743. vdev->hal_desc_addr_search_flags =
  2744. (HAL_TX_DESC_ADDRX_EN | HAL_TX_DESC_ADDRY_EN);
  2745. else if ((vdev->opmode == wlan_op_mode_sta &&
  2746. (!vdev->wds_enabled || vdev->proxysta_vdev)))
  2747. vdev->hal_desc_addr_search_flags = HAL_TX_DESC_ADDRY_EN;
  2748. else
  2749. vdev->hal_desc_addr_search_flags = HAL_TX_DESC_ADDRX_EN;
  2750. }
  2751. #ifdef QCA_LL_TX_FLOW_CONTROL_V2
  2752. static void dp_tx_desc_flush(struct dp_vdev *vdev)
  2753. {
  2754. }
  2755. #else /* QCA_LL_TX_FLOW_CONTROL_V2! */
  2756. /* dp_tx_desc_flush() - release resources associated
  2757. * to tx_desc
  2758. * @vdev: virtual device instance
  2759. *
  2760. * This function will free all outstanding Tx buffers,
  2761. * including ME buffer for which either free during
  2762. * completion didn't happened or completion is not
  2763. * received.
  2764. */
  2765. static void dp_tx_desc_flush(struct dp_vdev *vdev)
  2766. {
  2767. uint8_t i, num_pool;
  2768. uint32_t j;
  2769. uint32_t num_desc;
  2770. struct dp_soc *soc = vdev->pdev->soc;
  2771. struct dp_tx_desc_s *tx_desc = NULL;
  2772. struct dp_tx_desc_pool_s *tx_desc_pool = NULL;
  2773. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  2774. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  2775. for (i = 0; i < num_pool; i++) {
  2776. for (j = 0; j < num_desc; j++) {
  2777. tx_desc_pool = &((soc)->tx_desc[(i)]);
  2778. if (tx_desc_pool &&
  2779. tx_desc_pool->desc_pages.cacheable_pages) {
  2780. tx_desc = dp_tx_desc_find(soc, i,
  2781. (j & DP_TX_DESC_ID_PAGE_MASK) >>
  2782. DP_TX_DESC_ID_PAGE_OS,
  2783. (j & DP_TX_DESC_ID_OFFSET_MASK) >>
  2784. DP_TX_DESC_ID_OFFSET_OS);
  2785. if (tx_desc && (tx_desc->vdev == vdev) &&
  2786. (tx_desc->flags & DP_TX_DESC_FLAG_ALLOCATED)) {
  2787. dp_tx_comp_free_buf(soc, tx_desc);
  2788. dp_tx_desc_release(tx_desc, i);
  2789. }
  2790. }
  2791. }
  2792. }
  2793. }
  2794. #endif /* !QCA_LL_TX_FLOW_CONTROL_V2 */
  2795. /**
  2796. * dp_tx_vdev_detach() - detach vdev from dp tx
  2797. * @vdev: virtual device instance
  2798. *
  2799. * Return: QDF_STATUS_SUCCESS: success
  2800. * QDF_STATUS_E_RESOURCES: Error return
  2801. */
  2802. QDF_STATUS dp_tx_vdev_detach(struct dp_vdev *vdev)
  2803. {
  2804. dp_tx_desc_flush(vdev);
  2805. return QDF_STATUS_SUCCESS;
  2806. }
  2807. /**
  2808. * dp_tx_pdev_attach() - attach pdev to dp tx
  2809. * @pdev: physical device instance
  2810. *
  2811. * Return: QDF_STATUS_SUCCESS: success
  2812. * QDF_STATUS_E_RESOURCES: Error return
  2813. */
  2814. QDF_STATUS dp_tx_pdev_attach(struct dp_pdev *pdev)
  2815. {
  2816. struct dp_soc *soc = pdev->soc;
  2817. /* Initialize Flow control counters */
  2818. qdf_atomic_init(&pdev->num_tx_exception);
  2819. qdf_atomic_init(&pdev->num_tx_outstanding);
  2820. if (wlan_cfg_per_pdev_tx_ring(soc->wlan_cfg_ctx)) {
  2821. /* Initialize descriptors in TCL Ring */
  2822. hal_tx_init_data_ring(soc->hal_soc,
  2823. soc->tcl_data_ring[pdev->pdev_id].hal_srng);
  2824. }
  2825. return QDF_STATUS_SUCCESS;
  2826. }
  2827. /**
  2828. * dp_tx_pdev_detach() - detach pdev from dp tx
  2829. * @pdev: physical device instance
  2830. *
  2831. * Return: QDF_STATUS_SUCCESS: success
  2832. * QDF_STATUS_E_RESOURCES: Error return
  2833. */
  2834. QDF_STATUS dp_tx_pdev_detach(struct dp_pdev *pdev)
  2835. {
  2836. dp_tx_me_exit(pdev);
  2837. return QDF_STATUS_SUCCESS;
  2838. }
  2839. #ifdef QCA_LL_TX_FLOW_CONTROL_V2
  2840. /* Pools will be allocated dynamically */
  2841. static int dp_tx_alloc_static_pools(struct dp_soc *soc, int num_pool,
  2842. int num_desc)
  2843. {
  2844. uint8_t i;
  2845. for (i = 0; i < num_pool; i++) {
  2846. qdf_spinlock_create(&soc->tx_desc[i].flow_pool_lock);
  2847. soc->tx_desc[i].status = FLOW_POOL_INACTIVE;
  2848. }
  2849. return 0;
  2850. }
  2851. static void dp_tx_delete_static_pools(struct dp_soc *soc, int num_pool)
  2852. {
  2853. uint8_t i;
  2854. for (i = 0; i < num_pool; i++)
  2855. qdf_spinlock_destroy(&soc->tx_desc[i].flow_pool_lock);
  2856. }
  2857. #else /* QCA_LL_TX_FLOW_CONTROL_V2! */
  2858. static int dp_tx_alloc_static_pools(struct dp_soc *soc, int num_pool,
  2859. int num_desc)
  2860. {
  2861. uint8_t i;
  2862. /* Allocate software Tx descriptor pools */
  2863. for (i = 0; i < num_pool; i++) {
  2864. if (dp_tx_desc_pool_alloc(soc, i, num_desc)) {
  2865. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2866. "%s Tx Desc Pool alloc %d failed %pK",
  2867. __func__, i, soc);
  2868. return ENOMEM;
  2869. }
  2870. }
  2871. return 0;
  2872. }
  2873. static void dp_tx_delete_static_pools(struct dp_soc *soc, int num_pool)
  2874. {
  2875. uint8_t i;
  2876. for (i = 0; i < num_pool; i++) {
  2877. qdf_assert_always(!soc->tx_desc[i].num_allocated);
  2878. if (dp_tx_desc_pool_free(soc, i)) {
  2879. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2880. "%s Tx Desc Pool Free failed", __func__);
  2881. }
  2882. }
  2883. }
  2884. #endif /* !QCA_LL_TX_FLOW_CONTROL_V2 */
  2885. /**
  2886. * dp_tx_soc_detach() - detach soc from dp tx
  2887. * @soc: core txrx main context
  2888. *
  2889. * This function will detach dp tx into main device context
  2890. * will free dp tx resource and initialize resources
  2891. *
  2892. * Return: QDF_STATUS_SUCCESS: success
  2893. * QDF_STATUS_E_RESOURCES: Error return
  2894. */
  2895. QDF_STATUS dp_tx_soc_detach(struct dp_soc *soc)
  2896. {
  2897. uint8_t num_pool;
  2898. uint16_t num_desc;
  2899. uint16_t num_ext_desc;
  2900. uint8_t i;
  2901. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  2902. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  2903. num_ext_desc = wlan_cfg_get_num_tx_ext_desc(soc->wlan_cfg_ctx);
  2904. dp_tx_flow_control_deinit(soc);
  2905. dp_tx_delete_static_pools(soc, num_pool);
  2906. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2907. "%s Tx Desc Pool Free num_pool = %d, descs = %d",
  2908. __func__, num_pool, num_desc);
  2909. for (i = 0; i < num_pool; i++) {
  2910. if (dp_tx_ext_desc_pool_free(soc, i)) {
  2911. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2912. "%s Tx Ext Desc Pool Free failed",
  2913. __func__);
  2914. return QDF_STATUS_E_RESOURCES;
  2915. }
  2916. }
  2917. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2918. "%s MSDU Ext Desc Pool %d Free descs = %d",
  2919. __func__, num_pool, num_ext_desc);
  2920. for (i = 0; i < num_pool; i++) {
  2921. dp_tx_tso_desc_pool_free(soc, i);
  2922. }
  2923. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2924. "%s TSO Desc Pool %d Free descs = %d",
  2925. __func__, num_pool, num_desc);
  2926. for (i = 0; i < num_pool; i++)
  2927. dp_tx_tso_num_seg_pool_free(soc, i);
  2928. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2929. "%s TSO Num of seg Desc Pool %d Free descs = %d",
  2930. __func__, num_pool, num_desc);
  2931. return QDF_STATUS_SUCCESS;
  2932. }
  2933. /**
  2934. * dp_tx_soc_attach() - attach soc to dp tx
  2935. * @soc: core txrx main context
  2936. *
  2937. * This function will attach dp tx into main device context
  2938. * will allocate dp tx resource and initialize resources
  2939. *
  2940. * Return: QDF_STATUS_SUCCESS: success
  2941. * QDF_STATUS_E_RESOURCES: Error return
  2942. */
  2943. QDF_STATUS dp_tx_soc_attach(struct dp_soc *soc)
  2944. {
  2945. uint8_t i;
  2946. uint8_t num_pool;
  2947. uint32_t num_desc;
  2948. uint32_t num_ext_desc;
  2949. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  2950. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  2951. num_ext_desc = wlan_cfg_get_num_tx_ext_desc(soc->wlan_cfg_ctx);
  2952. if (dp_tx_alloc_static_pools(soc, num_pool, num_desc))
  2953. goto fail;
  2954. dp_tx_flow_control_init(soc);
  2955. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2956. "%s Tx Desc Alloc num_pool = %d, descs = %d",
  2957. __func__, num_pool, num_desc);
  2958. /* Allocate extension tx descriptor pools */
  2959. for (i = 0; i < num_pool; i++) {
  2960. if (dp_tx_ext_desc_pool_alloc(soc, i, num_ext_desc)) {
  2961. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2962. "MSDU Ext Desc Pool alloc %d failed %pK",
  2963. i, soc);
  2964. goto fail;
  2965. }
  2966. }
  2967. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2968. "%s MSDU Ext Desc Alloc %d, descs = %d",
  2969. __func__, num_pool, num_ext_desc);
  2970. for (i = 0; i < num_pool; i++) {
  2971. if (dp_tx_tso_desc_pool_alloc(soc, i, num_desc)) {
  2972. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2973. "TSO Desc Pool alloc %d failed %pK",
  2974. i, soc);
  2975. goto fail;
  2976. }
  2977. }
  2978. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2979. "%s TSO Desc Alloc %d, descs = %d",
  2980. __func__, num_pool, num_desc);
  2981. for (i = 0; i < num_pool; i++) {
  2982. if (dp_tx_tso_num_seg_pool_alloc(soc, i, num_desc)) {
  2983. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2984. "TSO Num of seg Pool alloc %d failed %pK",
  2985. i, soc);
  2986. goto fail;
  2987. }
  2988. }
  2989. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2990. "%s TSO Num of seg pool Alloc %d, descs = %d",
  2991. __func__, num_pool, num_desc);
  2992. /* Initialize descriptors in TCL Rings */
  2993. if (!wlan_cfg_per_pdev_tx_ring(soc->wlan_cfg_ctx)) {
  2994. for (i = 0; i < soc->num_tcl_data_rings; i++) {
  2995. hal_tx_init_data_ring(soc->hal_soc,
  2996. soc->tcl_data_ring[i].hal_srng);
  2997. }
  2998. }
  2999. /*
  3000. * todo - Add a runtime config option to enable this.
  3001. */
  3002. /*
  3003. * Due to multiple issues on NPR EMU, enable it selectively
  3004. * only for NPR EMU, should be removed, once NPR platforms
  3005. * are stable.
  3006. */
  3007. soc->process_tx_status = CONFIG_PROCESS_TX_STATUS;
  3008. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  3009. "%s HAL Tx init Success", __func__);
  3010. return QDF_STATUS_SUCCESS;
  3011. fail:
  3012. /* Detach will take care of freeing only allocated resources */
  3013. dp_tx_soc_detach(soc);
  3014. return QDF_STATUS_E_RESOURCES;
  3015. }
  3016. /*
  3017. * dp_tx_me_mem_free(): Function to free allocated memory in mcast enahncement
  3018. * pdev: pointer to DP PDEV structure
  3019. * seg_info_head: Pointer to the head of list
  3020. *
  3021. * return: void
  3022. */
  3023. static void dp_tx_me_mem_free(struct dp_pdev *pdev,
  3024. struct dp_tx_seg_info_s *seg_info_head)
  3025. {
  3026. struct dp_tx_me_buf_t *mc_uc_buf;
  3027. struct dp_tx_seg_info_s *seg_info_new = NULL;
  3028. qdf_nbuf_t nbuf = NULL;
  3029. uint64_t phy_addr;
  3030. while (seg_info_head) {
  3031. nbuf = seg_info_head->nbuf;
  3032. mc_uc_buf = (struct dp_tx_me_buf_t *)
  3033. seg_info_head->frags[0].vaddr;
  3034. phy_addr = seg_info_head->frags[0].paddr_hi;
  3035. phy_addr = (phy_addr << 32) | seg_info_head->frags[0].paddr_lo;
  3036. qdf_mem_unmap_nbytes_single(pdev->soc->osdev,
  3037. phy_addr,
  3038. QDF_DMA_TO_DEVICE , DP_MAC_ADDR_LEN);
  3039. dp_tx_me_free_buf(pdev, mc_uc_buf);
  3040. qdf_nbuf_free(nbuf);
  3041. seg_info_new = seg_info_head;
  3042. seg_info_head = seg_info_head->next;
  3043. qdf_mem_free(seg_info_new);
  3044. }
  3045. }
  3046. /**
  3047. * dp_tx_me_send_convert_ucast(): function to convert multicast to unicast
  3048. * @vdev: DP VDEV handle
  3049. * @nbuf: Multicast nbuf
  3050. * @newmac: Table of the clients to which packets have to be sent
  3051. * @new_mac_cnt: No of clients
  3052. *
  3053. * return: no of converted packets
  3054. */
  3055. uint16_t
  3056. dp_tx_me_send_convert_ucast(struct cdp_vdev *vdev_handle, qdf_nbuf_t nbuf,
  3057. uint8_t newmac[][DP_MAC_ADDR_LEN], uint8_t new_mac_cnt)
  3058. {
  3059. struct dp_vdev *vdev = (struct dp_vdev *) vdev_handle;
  3060. struct dp_pdev *pdev = vdev->pdev;
  3061. struct ether_header *eh;
  3062. uint8_t *data;
  3063. uint16_t len;
  3064. /* reference to frame dst addr */
  3065. uint8_t *dstmac;
  3066. /* copy of original frame src addr */
  3067. uint8_t srcmac[DP_MAC_ADDR_LEN];
  3068. /* local index into newmac */
  3069. uint8_t new_mac_idx = 0;
  3070. struct dp_tx_me_buf_t *mc_uc_buf;
  3071. qdf_nbuf_t nbuf_clone;
  3072. struct dp_tx_msdu_info_s msdu_info;
  3073. struct dp_tx_seg_info_s *seg_info_head = NULL;
  3074. struct dp_tx_seg_info_s *seg_info_tail = NULL;
  3075. struct dp_tx_seg_info_s *seg_info_new;
  3076. struct dp_tx_frag_info_s data_frag;
  3077. qdf_dma_addr_t paddr_data;
  3078. qdf_dma_addr_t paddr_mcbuf = 0;
  3079. uint8_t empty_entry_mac[DP_MAC_ADDR_LEN] = {0};
  3080. QDF_STATUS status;
  3081. qdf_mem_set(&msdu_info, sizeof(msdu_info), 0x0);
  3082. dp_tx_get_queue(vdev, nbuf, &msdu_info.tx_queue);
  3083. eh = (struct ether_header *) nbuf;
  3084. qdf_mem_copy(srcmac, eh->ether_shost, DP_MAC_ADDR_LEN);
  3085. len = qdf_nbuf_len(nbuf);
  3086. data = qdf_nbuf_data(nbuf);
  3087. status = qdf_nbuf_map(vdev->osdev, nbuf,
  3088. QDF_DMA_TO_DEVICE);
  3089. if (status) {
  3090. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  3091. "Mapping failure Error:%d", status);
  3092. DP_STATS_INC(vdev, tx_i.mcast_en.dropped_map_error, 1);
  3093. qdf_nbuf_free(nbuf);
  3094. return 1;
  3095. }
  3096. paddr_data = qdf_nbuf_get_frag_paddr(nbuf, 0) + IEEE80211_ADDR_LEN;
  3097. /*preparing data fragment*/
  3098. data_frag.vaddr = qdf_nbuf_data(nbuf) + IEEE80211_ADDR_LEN;
  3099. data_frag.paddr_lo = (uint32_t)paddr_data;
  3100. data_frag.paddr_hi = (((uint64_t) paddr_data) >> 32);
  3101. data_frag.len = len - DP_MAC_ADDR_LEN;
  3102. for (new_mac_idx = 0; new_mac_idx < new_mac_cnt; new_mac_idx++) {
  3103. dstmac = newmac[new_mac_idx];
  3104. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  3105. "added mac addr (%pM)", dstmac);
  3106. /* Check for NULL Mac Address */
  3107. if (!qdf_mem_cmp(dstmac, empty_entry_mac, DP_MAC_ADDR_LEN))
  3108. continue;
  3109. /* frame to self mac. skip */
  3110. if (!qdf_mem_cmp(dstmac, srcmac, DP_MAC_ADDR_LEN))
  3111. continue;
  3112. /*
  3113. * TODO: optimize to avoid malloc in per-packet path
  3114. * For eg. seg_pool can be made part of vdev structure
  3115. */
  3116. seg_info_new = qdf_mem_malloc(sizeof(*seg_info_new));
  3117. if (!seg_info_new) {
  3118. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  3119. "alloc failed");
  3120. DP_STATS_INC(vdev, tx_i.mcast_en.fail_seg_alloc, 1);
  3121. goto fail_seg_alloc;
  3122. }
  3123. mc_uc_buf = dp_tx_me_alloc_buf(pdev);
  3124. if (mc_uc_buf == NULL)
  3125. goto fail_buf_alloc;
  3126. /*
  3127. * TODO: Check if we need to clone the nbuf
  3128. * Or can we just use the reference for all cases
  3129. */
  3130. if (new_mac_idx < (new_mac_cnt - 1)) {
  3131. nbuf_clone = qdf_nbuf_clone((qdf_nbuf_t)nbuf);
  3132. if (nbuf_clone == NULL) {
  3133. DP_STATS_INC(vdev, tx_i.mcast_en.clone_fail, 1);
  3134. goto fail_clone;
  3135. }
  3136. } else {
  3137. /*
  3138. * Update the ref
  3139. * to account for frame sent without cloning
  3140. */
  3141. qdf_nbuf_ref(nbuf);
  3142. nbuf_clone = nbuf;
  3143. }
  3144. qdf_mem_copy(mc_uc_buf->data, dstmac, DP_MAC_ADDR_LEN);
  3145. status = qdf_mem_map_nbytes_single(vdev->osdev, mc_uc_buf->data,
  3146. QDF_DMA_TO_DEVICE, DP_MAC_ADDR_LEN,
  3147. &paddr_mcbuf);
  3148. if (status) {
  3149. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  3150. "Mapping failure Error:%d", status);
  3151. DP_STATS_INC(vdev, tx_i.mcast_en.dropped_map_error, 1);
  3152. goto fail_map;
  3153. }
  3154. seg_info_new->frags[0].vaddr = (uint8_t *)mc_uc_buf;
  3155. seg_info_new->frags[0].paddr_lo = (uint32_t) paddr_mcbuf;
  3156. seg_info_new->frags[0].paddr_hi =
  3157. ((uint64_t) paddr_mcbuf >> 32);
  3158. seg_info_new->frags[0].len = DP_MAC_ADDR_LEN;
  3159. seg_info_new->frags[1] = data_frag;
  3160. seg_info_new->nbuf = nbuf_clone;
  3161. seg_info_new->frag_cnt = 2;
  3162. seg_info_new->total_len = len;
  3163. seg_info_new->next = NULL;
  3164. if (seg_info_head == NULL)
  3165. seg_info_head = seg_info_new;
  3166. else
  3167. seg_info_tail->next = seg_info_new;
  3168. seg_info_tail = seg_info_new;
  3169. }
  3170. if (!seg_info_head) {
  3171. goto free_return;
  3172. }
  3173. msdu_info.u.sg_info.curr_seg = seg_info_head;
  3174. msdu_info.num_seg = new_mac_cnt;
  3175. msdu_info.frm_type = dp_tx_frm_me;
  3176. DP_STATS_INC(vdev, tx_i.mcast_en.ucast, new_mac_cnt);
  3177. dp_tx_send_msdu_multiple(vdev, nbuf, &msdu_info);
  3178. while (seg_info_head->next) {
  3179. seg_info_new = seg_info_head;
  3180. seg_info_head = seg_info_head->next;
  3181. qdf_mem_free(seg_info_new);
  3182. }
  3183. qdf_mem_free(seg_info_head);
  3184. qdf_nbuf_unmap(pdev->soc->osdev, nbuf, QDF_DMA_TO_DEVICE);
  3185. qdf_nbuf_free(nbuf);
  3186. return new_mac_cnt;
  3187. fail_map:
  3188. qdf_nbuf_free(nbuf_clone);
  3189. fail_clone:
  3190. dp_tx_me_free_buf(pdev, mc_uc_buf);
  3191. fail_buf_alloc:
  3192. qdf_mem_free(seg_info_new);
  3193. fail_seg_alloc:
  3194. dp_tx_me_mem_free(pdev, seg_info_head);
  3195. free_return:
  3196. qdf_nbuf_unmap(pdev->soc->osdev, nbuf, QDF_DMA_TO_DEVICE);
  3197. qdf_nbuf_free(nbuf);
  3198. return 1;
  3199. }