hal_generic_api.h 46 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517
  1. /*
  2. * Copyright (c) 2016-2018 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_GENERIC_API_H_
  19. #define _HAL_GENERIC_API_H_
  20. #define HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr) \
  21. ((struct rx_msdu_desc_info *) \
  22. _OFFSET_TO_BYTE_PTR(msdu_details_ptr, \
  23. UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET))
  24. /**
  25. * hal_rx_msdu_desc_info_get_ptr_generic() - Get msdu desc info ptr
  26. * @msdu_details_ptr - Pointer to msdu_details_ptr
  27. * Return - Pointer to rx_msdu_desc_info structure.
  28. *
  29. */
  30. static void *hal_rx_msdu_desc_info_get_ptr_generic(void *msdu_details_ptr)
  31. {
  32. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  33. }
  34. #define HAL_RX_LINK_DESC_MSDU0_PTR(link_desc) \
  35. ((struct rx_msdu_details *) \
  36. _OFFSET_TO_BYTE_PTR((link_desc),\
  37. UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET))
  38. /**
  39. * hal_rx_link_desc_msdu0_ptr_generic - Get pointer to rx_msdu details
  40. * @link_desc - Pointer to link desc
  41. * Return - Pointer to rx_msdu_details structure
  42. *
  43. */
  44. static void *hal_rx_link_desc_msdu0_ptr_generic(void *link_desc)
  45. {
  46. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  47. }
  48. /**
  49. * hal_tx_comp_get_status() - TQM Release reason
  50. * @hal_desc: completion ring Tx status
  51. *
  52. * This function will parse the WBM completion descriptor and populate in
  53. * HAL structure
  54. *
  55. * Return: none
  56. */
  57. #if defined(WCSS_VERSION) && \
  58. ((defined(CONFIG_WIN) && (WCSS_VERSION > 81)) || \
  59. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  60. static inline void hal_tx_comp_get_status_generic(void *desc,
  61. void *ts1)
  62. {
  63. uint8_t rate_stats_valid = 0;
  64. uint32_t rate_stats = 0;
  65. struct hal_tx_completion_status *ts =
  66. (struct hal_tx_completion_status *)ts1;
  67. ts->ppdu_id = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_3,
  68. TQM_STATUS_NUMBER);
  69. ts->ack_frame_rssi = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4,
  70. ACK_FRAME_RSSI);
  71. ts->first_msdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4, FIRST_MSDU);
  72. ts->last_msdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4, LAST_MSDU);
  73. ts->msdu_part_of_amsdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4,
  74. MSDU_PART_OF_AMSDU);
  75. ts->peer_id = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_7, SW_PEER_ID);
  76. ts->tid = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_7, TID);
  77. ts->transmit_cnt = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_3,
  78. TRANSMIT_COUNT);
  79. rate_stats = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_5,
  80. TX_RATE_STATS);
  81. rate_stats_valid = HAL_TX_MS(TX_RATE_STATS_INFO_0,
  82. TX_RATE_STATS_INFO_VALID, rate_stats);
  83. ts->valid = rate_stats_valid;
  84. if (rate_stats_valid) {
  85. ts->bw = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_BW,
  86. rate_stats);
  87. ts->pkt_type = HAL_TX_MS(TX_RATE_STATS_INFO_0,
  88. TRANSMIT_PKT_TYPE, rate_stats);
  89. ts->stbc = HAL_TX_MS(TX_RATE_STATS_INFO_0,
  90. TRANSMIT_STBC, rate_stats);
  91. ts->ldpc = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_LDPC,
  92. rate_stats);
  93. ts->sgi = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_SGI,
  94. rate_stats);
  95. ts->mcs = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_MCS,
  96. rate_stats);
  97. ts->ofdma = HAL_TX_MS(TX_RATE_STATS_INFO_0, OFDMA_TRANSMISSION,
  98. rate_stats);
  99. ts->tones_in_ru = HAL_TX_MS(TX_RATE_STATS_INFO_0, TONES_IN_RU,
  100. rate_stats);
  101. }
  102. ts->release_src = hal_tx_comp_get_buffer_source(desc);
  103. ts->status = hal_tx_comp_get_release_reason(desc);
  104. ts->tsf = HAL_TX_DESC_GET(desc, UNIFIED_WBM_RELEASE_RING_6,
  105. TX_RATE_STATS_INFO_TX_RATE_STATS);
  106. }
  107. #else
  108. static inline void hal_tx_comp_get_status_generic(void *desc,
  109. struct hal_tx_completion_status *ts)
  110. {
  111. ts->ppdu_id = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_3,
  112. TQM_STATUS_NUMBER);
  113. ts->ack_frame_rssi = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4,
  114. ACK_FRAME_RSSI);
  115. ts->first_msdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4, FIRST_MSDU);
  116. ts->last_msdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4, LAST_MSDU);
  117. ts->msdu_part_of_amsdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4,
  118. MSDU_PART_OF_AMSDU);
  119. ts->release_src = hal_tx_comp_get_buffer_source(desc);
  120. ts->status = hal_tx_comp_get_release_reason(desc);
  121. }
  122. #endif
  123. /**
  124. * hal_tx_desc_set_buf_addr - Fill Buffer Address information in Tx Descriptor
  125. * @desc: Handle to Tx Descriptor
  126. * @paddr: Physical Address
  127. * @pool_id: Return Buffer Manager ID
  128. * @desc_id: Descriptor ID
  129. * @type: 0 - Address points to a MSDU buffer
  130. * 1 - Address points to MSDU extension descriptor
  131. *
  132. * Return: void
  133. */
  134. static inline void hal_tx_desc_set_buf_addr_generic(void *desc,
  135. dma_addr_t paddr, uint8_t pool_id,
  136. uint32_t desc_id, uint8_t type)
  137. {
  138. /* Set buffer_addr_info.buffer_addr_31_0 */
  139. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_0, BUFFER_ADDR_INFO_BUF_ADDR_INFO) =
  140. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_0, BUFFER_ADDR_31_0, paddr);
  141. /* Set buffer_addr_info.buffer_addr_39_32 */
  142. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_1,
  143. BUFFER_ADDR_INFO_BUF_ADDR_INFO) |=
  144. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_1, BUFFER_ADDR_39_32,
  145. (((uint64_t) paddr) >> 32));
  146. /* Set buffer_addr_info.return_buffer_manager = pool id */
  147. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_1,
  148. BUFFER_ADDR_INFO_BUF_ADDR_INFO) |=
  149. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_1,
  150. RETURN_BUFFER_MANAGER, (pool_id + HAL_WBM_SW0_BM_ID));
  151. /* Set buffer_addr_info.sw_buffer_cookie = desc_id */
  152. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_1,
  153. BUFFER_ADDR_INFO_BUF_ADDR_INFO) |=
  154. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_1, SW_BUFFER_COOKIE, desc_id);
  155. /* Set Buffer or Ext Descriptor Type */
  156. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_2,
  157. BUF_OR_EXT_DESC_TYPE) |=
  158. HAL_TX_SM(UNIFIED_TCL_DATA_CMD_2, BUF_OR_EXT_DESC_TYPE, type);
  159. }
  160. #if defined(CONFIG_MCL) && defined(QCA_WIFI_QCA6290_11AX)
  161. /**
  162. * hal_rx_handle_other_tlvs() - handle special TLVs like MU_UL
  163. * tlv_tag: Taf of the TLVs
  164. * rx_tlv: the pointer to the TLVs
  165. * @ppdu_info: pointer to ppdu_info
  166. *
  167. * Return: true if the tlv is handled, false if not
  168. */
  169. static inline bool
  170. hal_rx_handle_other_tlvs(uint32_t tlv_tag, void *rx_tlv,
  171. struct hal_rx_ppdu_info *ppdu_info)
  172. {
  173. uint32_t value;
  174. switch (tlv_tag) {
  175. case WIFIPHYRX_HE_SIG_A_MU_UL_E:
  176. {
  177. uint8_t *he_sig_a_mu_ul_info =
  178. (uint8_t *)rx_tlv +
  179. HAL_RX_OFFSET(PHYRX_HE_SIG_A_MU_UL_0,
  180. HE_SIG_A_MU_UL_INFO_PHYRX_HE_SIG_A_MU_UL_INFO_DETAILS);
  181. ppdu_info->rx_status.he_flags = 1;
  182. value = HAL_RX_GET(he_sig_a_mu_ul_info, HE_SIG_A_MU_UL_INFO_0,
  183. FORMAT_INDICATION);
  184. if (value == 0) {
  185. ppdu_info->rx_status.he_data1 =
  186. QDF_MON_STATUS_HE_TRIG_FORMAT_TYPE;
  187. } else {
  188. ppdu_info->rx_status.he_data1 =
  189. QDF_MON_STATUS_HE_SU_FORMAT_TYPE;
  190. }
  191. return true;
  192. }
  193. default:
  194. return false;
  195. }
  196. }
  197. #else
  198. static inline bool
  199. hal_rx_handle_other_tlvs(uint32_t tlv_tag, void *rx_tlv,
  200. struct hal_rx_ppdu_info *ppdu_info)
  201. {
  202. return false;
  203. }
  204. #endif /* CONFIG_MCL && QCA_WIFI_QCA6290_11AX */
  205. /**
  206. * hal_rx_status_get_tlv_info() - process receive info TLV
  207. * @rx_tlv_hdr: pointer to TLV header
  208. * @ppdu_info: pointer to ppdu_info
  209. *
  210. * Return: HAL_TLV_STATUS_PPDU_NOT_DONE or HAL_TLV_STATUS_PPDU_DONE from tlv
  211. */
  212. static inline uint32_t
  213. hal_rx_status_get_tlv_info_generic(void *rx_tlv_hdr, void *ppduinfo,
  214. void *halsoc)
  215. {
  216. struct hal_soc *hal = (struct hal_soc *)halsoc;
  217. uint32_t tlv_tag, user_id, tlv_len, value;
  218. uint8_t group_id = 0;
  219. uint8_t he_dcm = 0;
  220. uint8_t he_stbc = 0;
  221. uint16_t he_gi = 0;
  222. uint16_t he_ltf = 0;
  223. void *rx_tlv;
  224. bool unhandled = false;
  225. struct hal_rx_ppdu_info *ppdu_info =
  226. (struct hal_rx_ppdu_info *)ppduinfo;
  227. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  228. user_id = HAL_RX_GET_USER_TLV32_USERID(rx_tlv_hdr);
  229. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  230. rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  231. switch (tlv_tag) {
  232. case WIFIRX_PPDU_START_E:
  233. ppdu_info->com_info.ppdu_id =
  234. HAL_RX_GET(rx_tlv, RX_PPDU_START_0,
  235. PHY_PPDU_ID);
  236. /* channel number is set in PHY meta data */
  237. ppdu_info->rx_status.chan_num =
  238. HAL_RX_GET(rx_tlv, RX_PPDU_START_1,
  239. SW_PHY_META_DATA);
  240. ppdu_info->com_info.ppdu_timestamp =
  241. HAL_RX_GET(rx_tlv, RX_PPDU_START_2,
  242. PPDU_START_TIMESTAMP);
  243. ppdu_info->rx_state = HAL_RX_MON_PPDU_START;
  244. break;
  245. case WIFIRX_PPDU_START_USER_INFO_E:
  246. break;
  247. case WIFIRX_PPDU_END_E:
  248. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  249. "[%s][%d] ppdu_end_e len=%d",
  250. __func__, __LINE__, tlv_len);
  251. /* This is followed by sub-TLVs of PPDU_END */
  252. ppdu_info->rx_state = HAL_RX_MON_PPDU_END;
  253. break;
  254. case WIFIRXPCU_PPDU_END_INFO_E:
  255. ppdu_info->rx_status.tsft =
  256. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_1,
  257. WB_TIMESTAMP_UPPER_32);
  258. ppdu_info->rx_status.tsft = (ppdu_info->rx_status.tsft << 32) |
  259. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_0,
  260. WB_TIMESTAMP_LOWER_32);
  261. ppdu_info->rx_status.duration =
  262. HAL_RX_GET(rx_tlv, UNIFIED_RXPCU_PPDU_END_INFO_8,
  263. RX_PPDU_DURATION);
  264. break;
  265. case WIFIRX_PPDU_END_USER_STATS_E:
  266. {
  267. unsigned long tid = 0;
  268. uint16_t seq = 0;
  269. ppdu_info->rx_status.ast_index =
  270. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_4,
  271. AST_INDEX);
  272. tid = HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_12,
  273. RECEIVED_QOS_DATA_TID_BITMAP);
  274. ppdu_info->rx_status.tid = qdf_find_first_bit(&tid, sizeof(tid)*8);
  275. if (ppdu_info->rx_status.tid == (sizeof(tid) * 8))
  276. ppdu_info->rx_status.tid = HAL_TID_INVALID;
  277. ppdu_info->rx_status.tcp_msdu_count =
  278. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_9,
  279. TCP_MSDU_COUNT) +
  280. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_10,
  281. TCP_ACK_MSDU_COUNT);
  282. ppdu_info->rx_status.udp_msdu_count =
  283. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_9,
  284. UDP_MSDU_COUNT);
  285. ppdu_info->rx_status.other_msdu_count =
  286. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_10,
  287. OTHER_MSDU_COUNT);
  288. ppdu_info->rx_status.frame_control_info_valid =
  289. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  290. DATA_SEQUENCE_CONTROL_INFO_VALID);
  291. seq = HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_5,
  292. FIRST_DATA_SEQ_CTRL);
  293. if (ppdu_info->rx_status.frame_control_info_valid)
  294. ppdu_info->rx_status.first_data_seq_ctrl = seq;
  295. ppdu_info->rx_status.preamble_type =
  296. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  297. HT_CONTROL_FIELD_PKT_TYPE);
  298. switch (ppdu_info->rx_status.preamble_type) {
  299. case HAL_RX_PKT_TYPE_11N:
  300. ppdu_info->rx_status.ht_flags = 1;
  301. ppdu_info->rx_status.rtap_flags |= HT_SGI_PRESENT;
  302. break;
  303. case HAL_RX_PKT_TYPE_11AC:
  304. ppdu_info->rx_status.vht_flags = 1;
  305. break;
  306. case HAL_RX_PKT_TYPE_11AX:
  307. ppdu_info->rx_status.he_flags = 1;
  308. break;
  309. default:
  310. break;
  311. }
  312. ppdu_info->com_info.mpdu_cnt_fcs_ok =
  313. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  314. MPDU_CNT_FCS_OK);
  315. ppdu_info->com_info.mpdu_cnt_fcs_err =
  316. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_2,
  317. MPDU_CNT_FCS_ERR);
  318. if ((ppdu_info->com_info.mpdu_cnt_fcs_ok |
  319. ppdu_info->com_info.mpdu_cnt_fcs_err) > 1)
  320. ppdu_info->rx_status.rs_flags |= IEEE80211_AMPDU_FLAG;
  321. else
  322. ppdu_info->rx_status.rs_flags &=
  323. (~IEEE80211_AMPDU_FLAG);
  324. break;
  325. }
  326. case WIFIRX_PPDU_END_USER_STATS_EXT_E:
  327. break;
  328. case WIFIRX_PPDU_END_STATUS_DONE_E:
  329. return HAL_TLV_STATUS_PPDU_DONE;
  330. case WIFIDUMMY_E:
  331. return HAL_TLV_STATUS_BUF_DONE;
  332. case WIFIPHYRX_HT_SIG_E:
  333. {
  334. uint8_t *ht_sig_info = (uint8_t *)rx_tlv +
  335. HAL_RX_OFFSET(UNIFIED_PHYRX_HT_SIG_0,
  336. HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS);
  337. value = HAL_RX_GET(ht_sig_info, HT_SIG_INFO_1,
  338. FEC_CODING);
  339. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  340. 1 : 0;
  341. ppdu_info->rx_status.mcs = HAL_RX_GET(ht_sig_info,
  342. HT_SIG_INFO_0, MCS);
  343. ppdu_info->rx_status.bw = HAL_RX_GET(ht_sig_info,
  344. HT_SIG_INFO_0, CBW);
  345. ppdu_info->rx_status.sgi = HAL_RX_GET(ht_sig_info,
  346. HT_SIG_INFO_1, SHORT_GI);
  347. break;
  348. }
  349. case WIFIPHYRX_L_SIG_B_E:
  350. {
  351. uint8_t *l_sig_b_info = (uint8_t *)rx_tlv +
  352. HAL_RX_OFFSET(UNIFIED_PHYRX_L_SIG_B_0,
  353. L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS);
  354. value = HAL_RX_GET(l_sig_b_info, L_SIG_B_INFO_0, RATE);
  355. switch (value) {
  356. case 1:
  357. ppdu_info->rx_status.rate = HAL_11B_RATE_3MCS;
  358. break;
  359. case 2:
  360. ppdu_info->rx_status.rate = HAL_11B_RATE_2MCS;
  361. break;
  362. case 3:
  363. ppdu_info->rx_status.rate = HAL_11B_RATE_1MCS;
  364. break;
  365. case 4:
  366. ppdu_info->rx_status.rate = HAL_11B_RATE_0MCS;
  367. break;
  368. case 5:
  369. ppdu_info->rx_status.rate = HAL_11B_RATE_6MCS;
  370. break;
  371. case 6:
  372. ppdu_info->rx_status.rate = HAL_11B_RATE_5MCS;
  373. break;
  374. case 7:
  375. ppdu_info->rx_status.rate = HAL_11B_RATE_4MCS;
  376. break;
  377. default:
  378. break;
  379. }
  380. ppdu_info->rx_status.cck_flag = 1;
  381. break;
  382. }
  383. case WIFIPHYRX_L_SIG_A_E:
  384. {
  385. uint8_t *l_sig_a_info = (uint8_t *)rx_tlv +
  386. HAL_RX_OFFSET(UNIFIED_PHYRX_L_SIG_A_0,
  387. L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS);
  388. value = HAL_RX_GET(l_sig_a_info, L_SIG_A_INFO_0, RATE);
  389. switch (value) {
  390. case 8:
  391. ppdu_info->rx_status.rate = HAL_11A_RATE_0MCS;
  392. break;
  393. case 9:
  394. ppdu_info->rx_status.rate = HAL_11A_RATE_1MCS;
  395. break;
  396. case 10:
  397. ppdu_info->rx_status.rate = HAL_11A_RATE_2MCS;
  398. break;
  399. case 11:
  400. ppdu_info->rx_status.rate = HAL_11A_RATE_3MCS;
  401. break;
  402. case 12:
  403. ppdu_info->rx_status.rate = HAL_11A_RATE_4MCS;
  404. break;
  405. case 13:
  406. ppdu_info->rx_status.rate = HAL_11A_RATE_5MCS;
  407. break;
  408. case 14:
  409. ppdu_info->rx_status.rate = HAL_11A_RATE_6MCS;
  410. break;
  411. case 15:
  412. ppdu_info->rx_status.rate = HAL_11A_RATE_7MCS;
  413. break;
  414. default:
  415. break;
  416. }
  417. ppdu_info->rx_status.ofdm_flag = 1;
  418. break;
  419. }
  420. case WIFIPHYRX_VHT_SIG_A_E:
  421. {
  422. uint8_t *vht_sig_a_info = (uint8_t *)rx_tlv +
  423. HAL_RX_OFFSET(UNIFIED_PHYRX_VHT_SIG_A_0,
  424. VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS);
  425. value = HAL_RX_GET(vht_sig_a_info, VHT_SIG_A_INFO_1,
  426. SU_MU_CODING);
  427. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  428. 1 : 0;
  429. group_id = HAL_RX_GET(vht_sig_a_info, VHT_SIG_A_INFO_0, GROUP_ID);
  430. ppdu_info->rx_status.vht_flag_values5 = group_id;
  431. ppdu_info->rx_status.mcs = HAL_RX_GET(vht_sig_a_info,
  432. VHT_SIG_A_INFO_1, MCS);
  433. ppdu_info->rx_status.sgi = HAL_RX_GET(vht_sig_a_info,
  434. VHT_SIG_A_INFO_1, GI_SETTING);
  435. switch (hal->target_type) {
  436. case TARGET_TYPE_QCA8074:
  437. case TARGET_TYPE_QCA8074V2:
  438. ppdu_info->rx_status.is_stbc =
  439. HAL_RX_GET(vht_sig_a_info,
  440. VHT_SIG_A_INFO_0, STBC);
  441. value = HAL_RX_GET(vht_sig_a_info,
  442. VHT_SIG_A_INFO_0, N_STS);
  443. if (ppdu_info->rx_status.is_stbc && (value > 0))
  444. value = ((value + 1) >> 1) - 1;
  445. ppdu_info->rx_status.nss =
  446. ((value & VHT_SIG_SU_NSS_MASK) + 1);
  447. break;
  448. case TARGET_TYPE_QCA6290:
  449. #if !defined(QCA_WIFI_QCA6290_11AX)
  450. ppdu_info->rx_status.is_stbc =
  451. HAL_RX_GET(vht_sig_a_info,
  452. VHT_SIG_A_INFO_0, STBC);
  453. value = HAL_RX_GET(vht_sig_a_info,
  454. VHT_SIG_A_INFO_0, N_STS);
  455. if (ppdu_info->rx_status.is_stbc && (value > 0))
  456. value = ((value + 1) >> 1) - 1;
  457. ppdu_info->rx_status.nss =
  458. ((value & VHT_SIG_SU_NSS_MASK) + 1);
  459. #else
  460. ppdu_info->rx_status.nss = 0;
  461. #endif
  462. break;
  463. #ifdef QCA_WIFI_QCA6390
  464. case TARGET_TYPE_QCA6390:
  465. ppdu_info->rx_status.nss = 0;
  466. break;
  467. #endif
  468. default:
  469. break;
  470. }
  471. ppdu_info->rx_status.vht_flag_values3[0] =
  472. (((ppdu_info->rx_status.mcs) << 4)
  473. | ppdu_info->rx_status.nss);
  474. ppdu_info->rx_status.bw = HAL_RX_GET(vht_sig_a_info,
  475. VHT_SIG_A_INFO_0, BANDWIDTH);
  476. ppdu_info->rx_status.vht_flag_values2 =
  477. ppdu_info->rx_status.bw;
  478. ppdu_info->rx_status.vht_flag_values4 =
  479. HAL_RX_GET(vht_sig_a_info,
  480. VHT_SIG_A_INFO_1, SU_MU_CODING);
  481. ppdu_info->rx_status.beamformed = HAL_RX_GET(vht_sig_a_info,
  482. VHT_SIG_A_INFO_1, BEAMFORMED);
  483. break;
  484. }
  485. case WIFIPHYRX_HE_SIG_A_SU_E:
  486. {
  487. uint8_t *he_sig_a_su_info = (uint8_t *)rx_tlv +
  488. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_A_SU_0,
  489. HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS);
  490. ppdu_info->rx_status.he_flags = 1;
  491. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0,
  492. FORMAT_INDICATION);
  493. if (value == 0) {
  494. ppdu_info->rx_status.he_data1 =
  495. QDF_MON_STATUS_HE_TRIG_FORMAT_TYPE;
  496. } else {
  497. ppdu_info->rx_status.he_data1 =
  498. QDF_MON_STATUS_HE_SU_FORMAT_TYPE;
  499. }
  500. /* data1 */
  501. ppdu_info->rx_status.he_data1 |=
  502. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  503. QDF_MON_STATUS_HE_BEAM_CHANGE_KNOWN |
  504. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  505. QDF_MON_STATUS_HE_MCS_KNOWN |
  506. QDF_MON_STATUS_HE_DCM_KNOWN |
  507. QDF_MON_STATUS_HE_CODING_KNOWN |
  508. QDF_MON_STATUS_HE_LDPC_EXTRA_SYMBOL_KNOWN |
  509. QDF_MON_STATUS_HE_STBC_KNOWN |
  510. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN |
  511. QDF_MON_STATUS_HE_DOPPLER_KNOWN;
  512. /* data2 */
  513. ppdu_info->rx_status.he_data2 =
  514. QDF_MON_STATUS_HE_GI_KNOWN;
  515. ppdu_info->rx_status.he_data2 |=
  516. QDF_MON_STATUS_TXBF_KNOWN |
  517. QDF_MON_STATUS_PE_DISAMBIGUITY_KNOWN |
  518. QDF_MON_STATUS_TXOP_KNOWN |
  519. QDF_MON_STATUS_LTF_SYMBOLS_KNOWN |
  520. QDF_MON_STATUS_PRE_FEC_PADDING_KNOWN |
  521. QDF_MON_STATUS_MIDABLE_PERIODICITY_KNOWN;
  522. /* data3 */
  523. value = HAL_RX_GET(he_sig_a_su_info,
  524. HE_SIG_A_SU_INFO_0, BSS_COLOR_ID);
  525. ppdu_info->rx_status.he_data3 = value;
  526. value = HAL_RX_GET(he_sig_a_su_info,
  527. HE_SIG_A_SU_INFO_0, BEAM_CHANGE);
  528. value = value << QDF_MON_STATUS_BEAM_CHANGE_SHIFT;
  529. ppdu_info->rx_status.he_data3 |= value;
  530. value = HAL_RX_GET(he_sig_a_su_info,
  531. HE_SIG_A_SU_INFO_0, DL_UL_FLAG);
  532. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  533. ppdu_info->rx_status.he_data3 |= value;
  534. value = HAL_RX_GET(he_sig_a_su_info,
  535. HE_SIG_A_SU_INFO_0, TRANSMIT_MCS);
  536. ppdu_info->rx_status.mcs = value;
  537. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  538. ppdu_info->rx_status.he_data3 |= value;
  539. value = HAL_RX_GET(he_sig_a_su_info,
  540. HE_SIG_A_SU_INFO_0, DCM);
  541. he_dcm = value;
  542. value = value << QDF_MON_STATUS_DCM_SHIFT;
  543. ppdu_info->rx_status.he_data3 |= value;
  544. value = HAL_RX_GET(he_sig_a_su_info,
  545. HE_SIG_A_SU_INFO_1, CODING);
  546. value = value << QDF_MON_STATUS_CODING_SHIFT;
  547. ppdu_info->rx_status.he_data3 |= value;
  548. value = HAL_RX_GET(he_sig_a_su_info,
  549. HE_SIG_A_SU_INFO_1,
  550. LDPC_EXTRA_SYMBOL);
  551. value = value << QDF_MON_STATUS_LDPC_EXTRA_SYMBOL_SHIFT;
  552. ppdu_info->rx_status.he_data3 |= value;
  553. value = HAL_RX_GET(he_sig_a_su_info,
  554. HE_SIG_A_SU_INFO_1, STBC);
  555. he_stbc = value;
  556. value = value << QDF_MON_STATUS_STBC_SHIFT;
  557. ppdu_info->rx_status.he_data3 |= value;
  558. /* data4 */
  559. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0,
  560. SPATIAL_REUSE);
  561. ppdu_info->rx_status.he_data4 = value;
  562. /* data5 */
  563. value = HAL_RX_GET(he_sig_a_su_info,
  564. HE_SIG_A_SU_INFO_0, TRANSMIT_BW);
  565. ppdu_info->rx_status.he_data5 = value;
  566. ppdu_info->rx_status.bw = value;
  567. value = HAL_RX_GET(he_sig_a_su_info,
  568. HE_SIG_A_SU_INFO_0, CP_LTF_SIZE);
  569. switch (value) {
  570. case 0:
  571. he_gi = HE_GI_0_8;
  572. he_ltf = HE_LTF_1_X;
  573. break;
  574. case 1:
  575. he_gi = HE_GI_0_8;
  576. he_ltf = HE_LTF_2_X;
  577. break;
  578. case 2:
  579. he_gi = HE_GI_1_6;
  580. he_ltf = HE_LTF_2_X;
  581. break;
  582. case 3:
  583. if (he_dcm && he_stbc) {
  584. he_gi = HE_GI_0_8;
  585. he_ltf = HE_LTF_4_X;
  586. } else {
  587. he_gi = HE_GI_3_2;
  588. he_ltf = HE_LTF_4_X;
  589. }
  590. break;
  591. }
  592. ppdu_info->rx_status.sgi = he_gi;
  593. value = he_gi << QDF_MON_STATUS_GI_SHIFT;
  594. ppdu_info->rx_status.he_data5 |= value;
  595. value = he_ltf << QDF_MON_STATUS_HE_LTF_SIZE_SHIFT;
  596. ppdu_info->rx_status.he_data5 |= value;
  597. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0, NSTS);
  598. value = (value << QDF_MON_STATUS_HE_LTF_SYM_SHIFT);
  599. ppdu_info->rx_status.he_data5 |= value;
  600. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  601. PACKET_EXTENSION_A_FACTOR);
  602. value = value << QDF_MON_STATUS_PRE_FEC_PAD_SHIFT;
  603. ppdu_info->rx_status.he_data5 |= value;
  604. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1, TXBF);
  605. value = value << QDF_MON_STATUS_TXBF_SHIFT;
  606. ppdu_info->rx_status.he_data5 |= value;
  607. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  608. PACKET_EXTENSION_PE_DISAMBIGUITY);
  609. value = value << QDF_MON_STATUS_PE_DISAMBIGUITY_SHIFT;
  610. ppdu_info->rx_status.he_data5 |= value;
  611. /* data6 */
  612. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0, NSTS);
  613. value++;
  614. ppdu_info->rx_status.nss = value;
  615. ppdu_info->rx_status.he_data6 = value;
  616. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  617. DOPPLER_INDICATION);
  618. value = value << QDF_MON_STATUS_DOPPLER_SHIFT;
  619. ppdu_info->rx_status.he_data6 |= value;
  620. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  621. TXOP_DURATION);
  622. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  623. ppdu_info->rx_status.he_data6 |= value;
  624. ppdu_info->rx_status.beamformed = HAL_RX_GET(he_sig_a_su_info,
  625. HE_SIG_A_SU_INFO_1, TXBF);
  626. break;
  627. }
  628. case WIFIPHYRX_HE_SIG_A_MU_DL_E:
  629. {
  630. uint8_t *he_sig_a_mu_dl_info = (uint8_t *)rx_tlv +
  631. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_A_MU_DL_0,
  632. HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS);
  633. ppdu_info->rx_status.he_mu_flags = 1;
  634. /* HE Flags */
  635. /*data1*/
  636. ppdu_info->rx_status.he_data1 =
  637. QDF_MON_STATUS_HE_MU_FORMAT_TYPE;
  638. ppdu_info->rx_status.he_data1 |=
  639. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  640. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  641. QDF_MON_STATUS_HE_LDPC_EXTRA_SYMBOL_KNOWN |
  642. QDF_MON_STATUS_HE_STBC_KNOWN |
  643. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN |
  644. QDF_MON_STATUS_HE_DOPPLER_KNOWN;
  645. /* data2 */
  646. ppdu_info->rx_status.he_data2 =
  647. QDF_MON_STATUS_HE_GI_KNOWN;
  648. ppdu_info->rx_status.he_data2 |=
  649. QDF_MON_STATUS_LTF_SYMBOLS_KNOWN |
  650. QDF_MON_STATUS_PRE_FEC_PADDING_KNOWN |
  651. QDF_MON_STATUS_PE_DISAMBIGUITY_KNOWN |
  652. QDF_MON_STATUS_TXOP_KNOWN |
  653. QDF_MON_STATUS_MIDABLE_PERIODICITY_KNOWN;
  654. /*data3*/
  655. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  656. HE_SIG_A_MU_DL_INFO_0, BSS_COLOR_ID);
  657. ppdu_info->rx_status.he_data3 = value;
  658. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  659. HE_SIG_A_MU_DL_INFO_0, DL_UL_FLAG);
  660. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  661. ppdu_info->rx_status.he_data3 |= value;
  662. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  663. HE_SIG_A_MU_DL_INFO_1,
  664. LDPC_EXTRA_SYMBOL);
  665. value = value << QDF_MON_STATUS_LDPC_EXTRA_SYMBOL_SHIFT;
  666. ppdu_info->rx_status.he_data3 |= value;
  667. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  668. HE_SIG_A_MU_DL_INFO_1, STBC);
  669. he_stbc = value;
  670. value = value << QDF_MON_STATUS_STBC_SHIFT;
  671. ppdu_info->rx_status.he_data3 |= value;
  672. /*data4*/
  673. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_0,
  674. SPATIAL_REUSE);
  675. ppdu_info->rx_status.he_data4 = value;
  676. /*data5*/
  677. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  678. HE_SIG_A_MU_DL_INFO_0, TRANSMIT_BW);
  679. ppdu_info->rx_status.he_data5 = value;
  680. ppdu_info->rx_status.bw = value;
  681. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  682. HE_SIG_A_MU_DL_INFO_0, CP_LTF_SIZE);
  683. switch (value) {
  684. case 0:
  685. he_gi = HE_GI_0_8;
  686. he_ltf = HE_LTF_4_X;
  687. break;
  688. case 1:
  689. he_gi = HE_GI_0_8;
  690. he_ltf = HE_LTF_2_X;
  691. break;
  692. case 2:
  693. he_gi = HE_GI_1_6;
  694. he_ltf = HE_LTF_2_X;
  695. break;
  696. case 3:
  697. he_gi = HE_GI_3_2;
  698. he_ltf = HE_LTF_4_X;
  699. break;
  700. }
  701. ppdu_info->rx_status.sgi = he_gi;
  702. value = he_gi << QDF_MON_STATUS_GI_SHIFT;
  703. ppdu_info->rx_status.he_data5 |= value;
  704. value = he_ltf << QDF_MON_STATUS_HE_LTF_SIZE_SHIFT;
  705. ppdu_info->rx_status.he_data5 |= value;
  706. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  707. HE_SIG_A_MU_DL_INFO_1, NUM_LTF_SYMBOLS);
  708. value = (value << QDF_MON_STATUS_HE_LTF_SYM_SHIFT);
  709. ppdu_info->rx_status.he_data5 |= value;
  710. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_1,
  711. PACKET_EXTENSION_A_FACTOR);
  712. value = value << QDF_MON_STATUS_PRE_FEC_PAD_SHIFT;
  713. ppdu_info->rx_status.he_data5 |= value;
  714. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_1,
  715. PACKET_EXTENSION_PE_DISAMBIGUITY);
  716. value = value << QDF_MON_STATUS_PE_DISAMBIGUITY_SHIFT;
  717. ppdu_info->rx_status.he_data5 |= value;
  718. /*data6*/
  719. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_0,
  720. DOPPLER_INDICATION);
  721. value = value << QDF_MON_STATUS_DOPPLER_SHIFT;
  722. ppdu_info->rx_status.he_data6 |= value;
  723. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_1,
  724. TXOP_DURATION);
  725. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  726. ppdu_info->rx_status.he_data6 |= value;
  727. /* HE-MU Flags */
  728. /* HE-MU-flags1 */
  729. ppdu_info->rx_status.he_flags1 =
  730. QDF_MON_STATUS_SIG_B_MCS_KNOWN |
  731. QDF_MON_STATUS_SIG_B_DCM_KNOWN |
  732. QDF_MON_STATUS_SIG_B_COMPRESSION_FLAG_1_KNOWN |
  733. QDF_MON_STATUS_SIG_B_SYM_NUM_KNOWN |
  734. QDF_MON_STATUS_RU_0_KNOWN;
  735. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  736. HE_SIG_A_MU_DL_INFO_0, MCS_OF_SIG_B);
  737. ppdu_info->rx_status.he_flags1 |= value;
  738. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  739. HE_SIG_A_MU_DL_INFO_0, DCM_OF_SIG_B);
  740. value = value << QDF_MON_STATUS_DCM_FLAG_1_SHIFT;
  741. ppdu_info->rx_status.he_flags1 |= value;
  742. /* HE-MU-flags2 */
  743. ppdu_info->rx_status.he_flags2 =
  744. QDF_MON_STATUS_BW_KNOWN;
  745. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  746. HE_SIG_A_MU_DL_INFO_0, TRANSMIT_BW);
  747. ppdu_info->rx_status.he_flags2 |= value;
  748. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  749. HE_SIG_A_MU_DL_INFO_0, COMP_MODE_SIG_B);
  750. value = value << QDF_MON_STATUS_SIG_B_COMPRESSION_FLAG_2_SHIFT;
  751. ppdu_info->rx_status.he_flags2 |= value;
  752. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  753. HE_SIG_A_MU_DL_INFO_0, NUM_SIG_B_SYMBOLS);
  754. value = value - 1;
  755. value = value << QDF_MON_STATUS_NUM_SIG_B_SYMBOLS_SHIFT;
  756. ppdu_info->rx_status.he_flags2 |= value;
  757. break;
  758. }
  759. case WIFIPHYRX_HE_SIG_B1_MU_E:
  760. {
  761. uint8_t *he_sig_b1_mu_info = (uint8_t *)rx_tlv +
  762. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B1_MU_0,
  763. HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS);
  764. ppdu_info->rx_status.he_sig_b_common_known |=
  765. QDF_MON_STATUS_HE_SIG_B_COMMON_KNOWN_RU0;
  766. /* TODO: Check on the availability of other fields in
  767. * sig_b_common
  768. */
  769. value = HAL_RX_GET(he_sig_b1_mu_info,
  770. HE_SIG_B1_MU_INFO_0, RU_ALLOCATION);
  771. ppdu_info->rx_status.he_RU[0] = value;
  772. break;
  773. }
  774. case WIFIPHYRX_HE_SIG_B2_MU_E:
  775. {
  776. uint8_t *he_sig_b2_mu_info = (uint8_t *)rx_tlv +
  777. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B2_MU_0,
  778. HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS);
  779. /*
  780. * Not all "HE" fields can be updated from
  781. * WIFIPHYRX_HE_SIG_A_MU_DL_E TLV. Use WIFIPHYRX_HE_SIG_B2_MU_E
  782. * to populate rest of the "HE" fields for MU scenarios.
  783. */
  784. /* HE-data1 */
  785. ppdu_info->rx_status.he_data1 |=
  786. QDF_MON_STATUS_HE_MCS_KNOWN |
  787. QDF_MON_STATUS_HE_CODING_KNOWN;
  788. /* HE-data2 */
  789. /* HE-data3 */
  790. value = HAL_RX_GET(he_sig_b2_mu_info,
  791. HE_SIG_B2_MU_INFO_0, STA_MCS);
  792. ppdu_info->rx_status.mcs = value;
  793. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  794. ppdu_info->rx_status.he_data3 |= value;
  795. value = HAL_RX_GET(he_sig_b2_mu_info,
  796. HE_SIG_B2_MU_INFO_0, STA_CODING);
  797. value = value << QDF_MON_STATUS_CODING_SHIFT;
  798. ppdu_info->rx_status.he_data3 |= value;
  799. /* HE-data4 */
  800. value = HAL_RX_GET(he_sig_b2_mu_info,
  801. HE_SIG_B2_MU_INFO_0, STA_ID);
  802. value = value << QDF_MON_STATUS_STA_ID_SHIFT;
  803. ppdu_info->rx_status.he_data4 |= value;
  804. /* HE-data5 */
  805. /* HE-data6 */
  806. value = HAL_RX_GET(he_sig_b2_mu_info,
  807. HE_SIG_B2_MU_INFO_0, NSTS);
  808. /* value n indicates n+1 spatial streams */
  809. value++;
  810. ppdu_info->rx_status.nss = value;
  811. ppdu_info->rx_status.he_data6 |= value;
  812. break;
  813. }
  814. case WIFIPHYRX_HE_SIG_B2_OFDMA_E:
  815. {
  816. uint8_t *he_sig_b2_ofdma_info =
  817. (uint8_t *)rx_tlv +
  818. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0,
  819. HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS);
  820. /*
  821. * Not all "HE" fields can be updated from
  822. * WIFIPHYRX_HE_SIG_A_MU_DL_E TLV. Use WIFIPHYRX_HE_SIG_B2_MU_E
  823. * to populate rest of "HE" fields for MU OFDMA scenarios.
  824. */
  825. /* HE-data1 */
  826. ppdu_info->rx_status.he_data1 |=
  827. QDF_MON_STATUS_HE_MCS_KNOWN |
  828. QDF_MON_STATUS_HE_DCM_KNOWN |
  829. QDF_MON_STATUS_HE_CODING_KNOWN;
  830. /* HE-data2 */
  831. ppdu_info->rx_status.he_data2 |=
  832. QDF_MON_STATUS_TXBF_KNOWN;
  833. /* HE-data3 */
  834. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  835. HE_SIG_B2_OFDMA_INFO_0, STA_MCS);
  836. ppdu_info->rx_status.mcs = value;
  837. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  838. ppdu_info->rx_status.he_data3 |= value;
  839. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  840. HE_SIG_B2_OFDMA_INFO_0, STA_DCM);
  841. he_dcm = value;
  842. value = value << QDF_MON_STATUS_DCM_SHIFT;
  843. ppdu_info->rx_status.he_data3 |= value;
  844. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  845. HE_SIG_B2_OFDMA_INFO_0, STA_CODING);
  846. value = value << QDF_MON_STATUS_CODING_SHIFT;
  847. ppdu_info->rx_status.he_data3 |= value;
  848. /* HE-data4 */
  849. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  850. HE_SIG_B2_OFDMA_INFO_0, STA_ID);
  851. value = value << QDF_MON_STATUS_STA_ID_SHIFT;
  852. ppdu_info->rx_status.he_data4 |= value;
  853. /* HE-data5 */
  854. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  855. HE_SIG_B2_OFDMA_INFO_0, TXBF);
  856. value = value << QDF_MON_STATUS_TXBF_SHIFT;
  857. ppdu_info->rx_status.he_data5 |= value;
  858. /* HE-data6 */
  859. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  860. HE_SIG_B2_OFDMA_INFO_0, NSTS);
  861. /* value n indicates n+1 spatial streams */
  862. value++;
  863. ppdu_info->rx_status.nss = value;
  864. ppdu_info->rx_status.he_data6 |= value;
  865. break;
  866. }
  867. case WIFIPHYRX_RSSI_LEGACY_E:
  868. {
  869. uint8_t *rssi_info_tlv = (uint8_t *)rx_tlv +
  870. HAL_RX_OFFSET(UNIFIED_PHYRX_RSSI_LEGACY_3,
  871. RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS);
  872. ppdu_info->rx_status.rssi_comb = HAL_RX_GET(rx_tlv,
  873. PHYRX_RSSI_LEGACY_35, RSSI_COMB);
  874. ppdu_info->rx_status.bw = hal->ops->hal_rx_get_tlv(rx_tlv);
  875. ppdu_info->rx_status.he_re = 0;
  876. ppdu_info->rx_status.reception_type = HAL_RX_GET(rx_tlv,
  877. PHYRX_RSSI_LEGACY_0, RECEPTION_TYPE);
  878. value = HAL_RX_GET(rssi_info_tlv,
  879. RECEIVE_RSSI_INFO_0, RSSI_PRI20_CHAIN0);
  880. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  881. "RSSI_PRI20_CHAIN0: %d\n", value);
  882. value = HAL_RX_GET(rssi_info_tlv,
  883. RECEIVE_RSSI_INFO_0, RSSI_EXT20_CHAIN0);
  884. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  885. "RSSI_EXT20_CHAIN0: %d\n", value);
  886. value = HAL_RX_GET(rssi_info_tlv,
  887. RECEIVE_RSSI_INFO_0, RSSI_EXT40_LOW20_CHAIN0);
  888. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  889. "RSSI_EXT40_LOW20_CHAIN0: %d\n", value);
  890. value = HAL_RX_GET(rssi_info_tlv,
  891. RECEIVE_RSSI_INFO_0, RSSI_EXT40_HIGH20_CHAIN0);
  892. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  893. "RSSI_EXT40_HIGH20_CHAIN0: %d\n", value);
  894. value = HAL_RX_GET(rssi_info_tlv,
  895. RECEIVE_RSSI_INFO_1, RSSI_EXT80_LOW20_CHAIN0);
  896. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  897. "RSSI_EXT80_LOW20_CHAIN0: %d\n", value);
  898. value = HAL_RX_GET(rssi_info_tlv,
  899. RECEIVE_RSSI_INFO_1, RSSI_EXT80_LOW_HIGH20_CHAIN0);
  900. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  901. "RSSI_EXT80_LOW_HIGH20_CHAIN0: %d\n", value);
  902. value = HAL_RX_GET(rssi_info_tlv,
  903. RECEIVE_RSSI_INFO_1, RSSI_EXT80_HIGH_LOW20_CHAIN0);
  904. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  905. "RSSI_EXT80_HIGH_LOW20_CHAIN0: %d\n", value);
  906. value = HAL_RX_GET(rssi_info_tlv,
  907. RECEIVE_RSSI_INFO_1,
  908. RSSI_EXT80_HIGH20_CHAIN0);
  909. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  910. "RSSI_EXT80_HIGH20_CHAIN0: %d\n", value);
  911. break;
  912. }
  913. case WIFIPHYRX_OTHER_RECEIVE_INFO_E:
  914. hal_rx_proc_phyrx_other_receive_info_tlv(hal, rx_tlv_hdr,
  915. ppdu_info);
  916. break;
  917. case WIFIRX_HEADER_E:
  918. ppdu_info->msdu_info.first_msdu_payload = rx_tlv;
  919. ppdu_info->msdu_info.payload_len = tlv_len;
  920. break;
  921. case WIFIRX_MPDU_START_E:
  922. {
  923. uint8_t *rx_mpdu_start =
  924. (uint8_t *)rx_tlv + HAL_RX_OFFSET(UNIFIED_RX_MPDU_START_0,
  925. RX_MPDU_INFO_RX_MPDU_INFO_DETAILS);
  926. uint32_t ppdu_id = HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_0,
  927. PHY_PPDU_ID);
  928. uint8_t filter_category = 0;
  929. ppdu_info->nac_info.fc_valid =
  930. HAL_RX_GET(rx_mpdu_start,
  931. RX_MPDU_INFO_2,
  932. MPDU_FRAME_CONTROL_VALID);
  933. ppdu_info->nac_info.to_ds_flag =
  934. HAL_RX_GET(rx_mpdu_start,
  935. RX_MPDU_INFO_2,
  936. TO_DS);
  937. ppdu_info->nac_info.mac_addr2_valid =
  938. HAL_RX_GET(rx_mpdu_start,
  939. RX_MPDU_INFO_2,
  940. MAC_ADDR_AD2_VALID);
  941. *(uint16_t *)&ppdu_info->nac_info.mac_addr2[0] =
  942. HAL_RX_GET(rx_mpdu_start,
  943. RX_MPDU_INFO_16,
  944. MAC_ADDR_AD2_15_0);
  945. *(uint32_t *)&ppdu_info->nac_info.mac_addr2[2] =
  946. HAL_RX_GET(rx_mpdu_start,
  947. RX_MPDU_INFO_17,
  948. MAC_ADDR_AD2_47_16);
  949. if (ppdu_info->rx_status.prev_ppdu_id != ppdu_id) {
  950. ppdu_info->rx_status.prev_ppdu_id = ppdu_id;
  951. ppdu_info->rx_status.ppdu_len =
  952. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_13,
  953. MPDU_LENGTH);
  954. } else {
  955. ppdu_info->rx_status.ppdu_len +=
  956. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_13,
  957. MPDU_LENGTH);
  958. }
  959. filter_category = HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_0,
  960. RXPCU_MPDU_FILTER_IN_CATEGORY);
  961. if (filter_category == 1)
  962. ppdu_info->rx_status.monitor_direct_used = 1;
  963. break;
  964. }
  965. case 0:
  966. return HAL_TLV_STATUS_PPDU_DONE;
  967. default:
  968. if (hal_rx_handle_other_tlvs(tlv_tag, rx_tlv, ppdu_info))
  969. unhandled = false;
  970. else
  971. unhandled = true;
  972. break;
  973. }
  974. if (!unhandled)
  975. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  976. "%s TLV type: %d, TLV len:%d %s",
  977. __func__, tlv_tag, tlv_len,
  978. unhandled == true ? "unhandled" : "");
  979. qdf_trace_hex_dump(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  980. rx_tlv, tlv_len);
  981. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  982. }
  983. /**
  984. * hal_reo_status_get_header_generic - Process reo desc info
  985. * @d - Pointer to reo descriptior
  986. * @b - tlv type info
  987. * @h1 - Pointer to hal_reo_status_header where info to be stored
  988. *
  989. * Return - none.
  990. *
  991. */
  992. static void hal_reo_status_get_header_generic(uint32_t *d, int b, void *h1)
  993. {
  994. uint32_t val1 = 0;
  995. struct hal_reo_status_header *h =
  996. (struct hal_reo_status_header *)h1;
  997. switch (b) {
  998. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  999. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  1000. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1001. break;
  1002. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1003. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  1004. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1005. break;
  1006. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1007. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  1008. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1009. break;
  1010. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1011. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  1012. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1013. break;
  1014. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1015. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  1016. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1017. break;
  1018. case HAL_REO_DESC_THRES_STATUS_TLV:
  1019. val1 = d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  1020. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1021. break;
  1022. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1023. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  1024. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1025. break;
  1026. default:
  1027. pr_err("ERROR: Unknown tlv\n");
  1028. break;
  1029. }
  1030. h->cmd_num =
  1031. HAL_GET_FIELD(
  1032. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  1033. val1);
  1034. h->exec_time =
  1035. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  1036. CMD_EXECUTION_TIME, val1);
  1037. h->status =
  1038. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  1039. REO_CMD_EXECUTION_STATUS, val1);
  1040. switch (b) {
  1041. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1042. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  1043. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1044. break;
  1045. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1046. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  1047. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1048. break;
  1049. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1050. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  1051. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1052. break;
  1053. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1054. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  1055. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1056. break;
  1057. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1058. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  1059. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1060. break;
  1061. case HAL_REO_DESC_THRES_STATUS_TLV:
  1062. val1 = d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  1063. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1064. break;
  1065. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1066. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  1067. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1068. break;
  1069. default:
  1070. pr_err("ERROR: Unknown tlv\n");
  1071. break;
  1072. }
  1073. h->tstamp =
  1074. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  1075. }
  1076. /**
  1077. * hal_reo_setup - Initialize HW REO block
  1078. *
  1079. * @hal_soc: Opaque HAL SOC handle
  1080. * @reo_params: parameters needed by HAL for REO config
  1081. */
  1082. static void hal_reo_setup_generic(void *hal_soc,
  1083. void *reoparams)
  1084. {
  1085. struct hal_soc *soc = (struct hal_soc *)hal_soc;
  1086. uint32_t reg_val;
  1087. struct hal_reo_params *reo_params = (struct hal_reo_params *)reoparams;
  1088. reg_val = HAL_REG_READ(soc, HWIO_REO_R0_GENERAL_ENABLE_ADDR(
  1089. SEQ_WCSS_UMAC_REO_REG_OFFSET));
  1090. reg_val &= ~(HWIO_REO_R0_GENERAL_ENABLE_FRAGMENT_DEST_RING_BMSK |
  1091. HWIO_REO_R0_GENERAL_ENABLE_AGING_LIST_ENABLE_BMSK |
  1092. HWIO_REO_R0_GENERAL_ENABLE_AGING_FLUSH_ENABLE_BMSK);
  1093. reg_val |= HAL_SM(HWIO_REO_R0_GENERAL_ENABLE,
  1094. FRAGMENT_DEST_RING, reo_params->frag_dst_ring) |
  1095. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, AGING_LIST_ENABLE, 1) |
  1096. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, AGING_FLUSH_ENABLE, 1);
  1097. HAL_REG_WRITE(soc, HWIO_REO_R0_GENERAL_ENABLE_ADDR(
  1098. SEQ_WCSS_UMAC_REO_REG_OFFSET), reg_val);
  1099. /* Other ring enable bits and REO_ENABLE will be set by FW */
  1100. /* TODO: Setup destination ring mapping if enabled */
  1101. /* TODO: Error destination ring setting is left to default.
  1102. * Default setting is to send all errors to release ring.
  1103. */
  1104. HAL_REG_WRITE(soc,
  1105. HWIO_REO_R0_AGING_THRESHOLD_IX_0_ADDR(
  1106. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1107. HAL_DEFAULT_REO_TIMEOUT_MS * 1000);
  1108. HAL_REG_WRITE(soc,
  1109. HWIO_REO_R0_AGING_THRESHOLD_IX_1_ADDR(
  1110. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1111. (HAL_DEFAULT_REO_TIMEOUT_MS * 1000));
  1112. HAL_REG_WRITE(soc,
  1113. HWIO_REO_R0_AGING_THRESHOLD_IX_2_ADDR(
  1114. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1115. (HAL_DEFAULT_REO_TIMEOUT_MS * 1000));
  1116. HAL_REG_WRITE(soc,
  1117. HWIO_REO_R0_AGING_THRESHOLD_IX_3_ADDR(
  1118. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1119. (HAL_DEFAULT_REO_TIMEOUT_MS * 1000));
  1120. /*
  1121. * When hash based routing is enabled, routing of the rx packet
  1122. * is done based on the following value: 1 _ _ _ _ The last 4
  1123. * bits are based on hash[3:0]. This means the possible values
  1124. * are 0x10 to 0x1f. This value is used to look-up the
  1125. * ring ID configured in Destination_Ring_Ctrl_IX_* register.
  1126. * The Destination_Ring_Ctrl_IX_2 and Destination_Ring_Ctrl_IX_3
  1127. * registers need to be configured to set-up the 16 entries to
  1128. * map the hash values to a ring number. There are 3 bits per
  1129. * hash entry – which are mapped as follows:
  1130. * 0: TCL, 1:SW1, 2:SW2, * 3:SW3, 4:SW4, 5:Release, 6:FW(WIFI),
  1131. * 7: NOT_USED.
  1132. */
  1133. if (reo_params->rx_hash_enabled) {
  1134. HAL_REG_WRITE(soc,
  1135. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR(
  1136. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1137. reo_params->remap1);
  1138. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1139. FL("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR 0x%x"),
  1140. HAL_REG_READ(soc,
  1141. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR(
  1142. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1143. HAL_REG_WRITE(soc,
  1144. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR(
  1145. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1146. reo_params->remap2);
  1147. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1148. FL("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR 0x%x"),
  1149. HAL_REG_READ(soc,
  1150. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR(
  1151. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1152. }
  1153. /* TODO: Check if the following registers shoould be setup by host:
  1154. * AGING_CONTROL
  1155. * HIGH_MEMORY_THRESHOLD
  1156. * GLOBAL_LINK_DESC_COUNT_THRESH_IX_0[1,2]
  1157. * GLOBAL_LINK_DESC_COUNT_CTRL
  1158. */
  1159. }
  1160. /**
  1161. * hal_srng_src_hw_init - Private function to initialize SRNG
  1162. * source ring HW
  1163. * @hal_soc: HAL SOC handle
  1164. * @srng: SRNG ring pointer
  1165. */
  1166. static inline void hal_srng_src_hw_init_generic(void *halsoc,
  1167. struct hal_srng *srng)
  1168. {
  1169. struct hal_soc *hal = (struct hal_soc *)halsoc;
  1170. uint32_t reg_val = 0;
  1171. uint64_t tp_addr = 0;
  1172. HIF_DBG("%s: hw_init srng %d", __func__, srng->ring_id);
  1173. if (srng->flags & HAL_SRNG_MSI_INTR) {
  1174. SRNG_SRC_REG_WRITE(srng, MSI1_BASE_LSB,
  1175. srng->msi_addr & 0xffffffff);
  1176. reg_val = SRNG_SM(SRNG_SRC_FLD(MSI1_BASE_MSB, ADDR),
  1177. (uint64_t)(srng->msi_addr) >> 32) |
  1178. SRNG_SM(SRNG_SRC_FLD(MSI1_BASE_MSB,
  1179. MSI1_ENABLE), 1);
  1180. SRNG_SRC_REG_WRITE(srng, MSI1_BASE_MSB, reg_val);
  1181. SRNG_SRC_REG_WRITE(srng, MSI1_DATA, srng->msi_data);
  1182. }
  1183. SRNG_SRC_REG_WRITE(srng, BASE_LSB, srng->ring_base_paddr & 0xffffffff);
  1184. reg_val = SRNG_SM(SRNG_SRC_FLD(BASE_MSB, RING_BASE_ADDR_MSB),
  1185. ((uint64_t)(srng->ring_base_paddr) >> 32)) |
  1186. SRNG_SM(SRNG_SRC_FLD(BASE_MSB, RING_SIZE),
  1187. srng->entry_size * srng->num_entries);
  1188. SRNG_SRC_REG_WRITE(srng, BASE_MSB, reg_val);
  1189. #if defined(WCSS_VERSION) && \
  1190. ((defined(CONFIG_WIN) && (WCSS_VERSION > 81)) || \
  1191. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  1192. reg_val = SRNG_SM(SRNG_SRC_FLD(ID, ENTRY_SIZE), srng->entry_size);
  1193. #else
  1194. reg_val = SRNG_SM(SRNG_SRC_FLD(ID, RING_ID), srng->ring_id) |
  1195. SRNG_SM(SRNG_SRC_FLD(ID, ENTRY_SIZE), srng->entry_size);
  1196. #endif
  1197. SRNG_SRC_REG_WRITE(srng, ID, reg_val);
  1198. /**
  1199. * Interrupt setup:
  1200. * Default interrupt mode is 'pulse'. Need to setup SW_INTERRUPT_MODE
  1201. * if level mode is required
  1202. */
  1203. reg_val = 0;
  1204. /*
  1205. * WAR - Hawkeye v1 has a hardware bug which requires timer value to be
  1206. * programmed in terms of 1us resolution instead of 8us resolution as
  1207. * given in MLD.
  1208. */
  1209. if (srng->intr_timer_thres_us) {
  1210. reg_val |= SRNG_SM(SRNG_SRC_FLD(CONSUMER_INT_SETUP_IX0,
  1211. INTERRUPT_TIMER_THRESHOLD),
  1212. srng->intr_timer_thres_us);
  1213. /* For HK v2 this should be (srng->intr_timer_thres_us >> 3) */
  1214. }
  1215. if (srng->intr_batch_cntr_thres_entries) {
  1216. reg_val |= SRNG_SM(SRNG_SRC_FLD(CONSUMER_INT_SETUP_IX0,
  1217. BATCH_COUNTER_THRESHOLD),
  1218. srng->intr_batch_cntr_thres_entries *
  1219. srng->entry_size);
  1220. }
  1221. SRNG_SRC_REG_WRITE(srng, CONSUMER_INT_SETUP_IX0, reg_val);
  1222. reg_val = 0;
  1223. if (srng->flags & HAL_SRNG_LOW_THRES_INTR_ENABLE) {
  1224. reg_val |= SRNG_SM(SRNG_SRC_FLD(CONSUMER_INT_SETUP_IX1,
  1225. LOW_THRESHOLD), srng->u.src_ring.low_threshold);
  1226. }
  1227. SRNG_SRC_REG_WRITE(srng, CONSUMER_INT_SETUP_IX1, reg_val);
  1228. /* As per HW team, TP_ADDR and HP_ADDR for Idle link ring should
  1229. * remain 0 to avoid some WBM stability issues. Remote head/tail
  1230. * pointers are not required since this ring is completely managed
  1231. * by WBM HW
  1232. */
  1233. if (srng->ring_id != HAL_SRNG_WBM_IDLE_LINK) {
  1234. tp_addr = (uint64_t)(hal->shadow_rdptr_mem_paddr +
  1235. ((unsigned long)(srng->u.src_ring.tp_addr) -
  1236. (unsigned long)(hal->shadow_rdptr_mem_vaddr)));
  1237. SRNG_SRC_REG_WRITE(srng, TP_ADDR_LSB, tp_addr & 0xffffffff);
  1238. SRNG_SRC_REG_WRITE(srng, TP_ADDR_MSB, tp_addr >> 32);
  1239. }
  1240. /* Initilaize head and tail pointers to indicate ring is empty */
  1241. SRNG_SRC_REG_WRITE(srng, HP, 0);
  1242. SRNG_SRC_REG_WRITE(srng, TP, 0);
  1243. *(srng->u.src_ring.tp_addr) = 0;
  1244. reg_val = ((srng->flags & HAL_SRNG_DATA_TLV_SWAP) ?
  1245. SRNG_SM(SRNG_SRC_FLD(MISC, DATA_TLV_SWAP_BIT), 1) : 0) |
  1246. ((srng->flags & HAL_SRNG_RING_PTR_SWAP) ?
  1247. SRNG_SM(SRNG_SRC_FLD(MISC, HOST_FW_SWAP_BIT), 1) : 0) |
  1248. ((srng->flags & HAL_SRNG_MSI_SWAP) ?
  1249. SRNG_SM(SRNG_SRC_FLD(MISC, MSI_SWAP_BIT), 1) : 0);
  1250. /* Loop count is not used for SRC rings */
  1251. reg_val |= SRNG_SM(SRNG_SRC_FLD(MISC, LOOPCNT_DISABLE), 1);
  1252. /*
  1253. * reg_val |= SRNG_SM(SRNG_SRC_FLD(MISC, SRNG_ENABLE), 1);
  1254. * todo: update fw_api and replace with above line
  1255. * (when SRNG_ENABLE field for the MISC register is available in fw_api)
  1256. * (WCSS_UMAC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_MISC)
  1257. */
  1258. reg_val |= 0x40;
  1259. SRNG_SRC_REG_WRITE(srng, MISC, reg_val);
  1260. }
  1261. /**
  1262. * hal_srng_dst_hw_init - Private function to initialize SRNG
  1263. * destination ring HW
  1264. * @hal_soc: HAL SOC handle
  1265. * @srng: SRNG ring pointer
  1266. */
  1267. static inline void hal_srng_dst_hw_init_generic(void *halsoc,
  1268. struct hal_srng *srng)
  1269. {
  1270. struct hal_soc *hal = (struct hal_soc *)halsoc;
  1271. uint32_t reg_val = 0;
  1272. uint64_t hp_addr = 0;
  1273. HIF_DBG("%s: hw_init srng %d", __func__, srng->ring_id);
  1274. if (srng->flags & HAL_SRNG_MSI_INTR) {
  1275. SRNG_DST_REG_WRITE(srng, MSI1_BASE_LSB,
  1276. srng->msi_addr & 0xffffffff);
  1277. reg_val = SRNG_SM(SRNG_DST_FLD(MSI1_BASE_MSB, ADDR),
  1278. (uint64_t)(srng->msi_addr) >> 32) |
  1279. SRNG_SM(SRNG_DST_FLD(MSI1_BASE_MSB,
  1280. MSI1_ENABLE), 1);
  1281. SRNG_DST_REG_WRITE(srng, MSI1_BASE_MSB, reg_val);
  1282. SRNG_DST_REG_WRITE(srng, MSI1_DATA, srng->msi_data);
  1283. }
  1284. SRNG_DST_REG_WRITE(srng, BASE_LSB, srng->ring_base_paddr & 0xffffffff);
  1285. reg_val = SRNG_SM(SRNG_DST_FLD(BASE_MSB, RING_BASE_ADDR_MSB),
  1286. ((uint64_t)(srng->ring_base_paddr) >> 32)) |
  1287. SRNG_SM(SRNG_DST_FLD(BASE_MSB, RING_SIZE),
  1288. srng->entry_size * srng->num_entries);
  1289. SRNG_DST_REG_WRITE(srng, BASE_MSB, reg_val);
  1290. reg_val = SRNG_SM(SRNG_DST_FLD(ID, RING_ID), srng->ring_id) |
  1291. SRNG_SM(SRNG_DST_FLD(ID, ENTRY_SIZE), srng->entry_size);
  1292. SRNG_DST_REG_WRITE(srng, ID, reg_val);
  1293. /**
  1294. * Interrupt setup:
  1295. * Default interrupt mode is 'pulse'. Need to setup SW_INTERRUPT_MODE
  1296. * if level mode is required
  1297. */
  1298. reg_val = 0;
  1299. if (srng->intr_timer_thres_us) {
  1300. reg_val |= SRNG_SM(SRNG_DST_FLD(PRODUCER_INT_SETUP,
  1301. INTERRUPT_TIMER_THRESHOLD),
  1302. srng->intr_timer_thres_us >> 3);
  1303. }
  1304. if (srng->intr_batch_cntr_thres_entries) {
  1305. reg_val |= SRNG_SM(SRNG_DST_FLD(PRODUCER_INT_SETUP,
  1306. BATCH_COUNTER_THRESHOLD),
  1307. srng->intr_batch_cntr_thres_entries *
  1308. srng->entry_size);
  1309. }
  1310. SRNG_DST_REG_WRITE(srng, PRODUCER_INT_SETUP, reg_val);
  1311. hp_addr = (uint64_t)(hal->shadow_rdptr_mem_paddr +
  1312. ((unsigned long)(srng->u.dst_ring.hp_addr) -
  1313. (unsigned long)(hal->shadow_rdptr_mem_vaddr)));
  1314. SRNG_DST_REG_WRITE(srng, HP_ADDR_LSB, hp_addr & 0xffffffff);
  1315. SRNG_DST_REG_WRITE(srng, HP_ADDR_MSB, hp_addr >> 32);
  1316. /* Initilaize head and tail pointers to indicate ring is empty */
  1317. SRNG_DST_REG_WRITE(srng, HP, 0);
  1318. SRNG_DST_REG_WRITE(srng, TP, 0);
  1319. *(srng->u.dst_ring.hp_addr) = 0;
  1320. reg_val = ((srng->flags & HAL_SRNG_DATA_TLV_SWAP) ?
  1321. SRNG_SM(SRNG_DST_FLD(MISC, DATA_TLV_SWAP_BIT), 1) : 0) |
  1322. ((srng->flags & HAL_SRNG_RING_PTR_SWAP) ?
  1323. SRNG_SM(SRNG_DST_FLD(MISC, HOST_FW_SWAP_BIT), 1) : 0) |
  1324. ((srng->flags & HAL_SRNG_MSI_SWAP) ?
  1325. SRNG_SM(SRNG_DST_FLD(MISC, MSI_SWAP_BIT), 1) : 0);
  1326. /*
  1327. * reg_val |= SRNG_SM(SRNG_SRC_FLD(MISC, SRNG_ENABLE), 1);
  1328. * todo: update fw_api and replace with above line
  1329. * (when SRNG_ENABLE field for the MISC register is available in fw_api)
  1330. * (WCSS_UMAC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_MISC)
  1331. */
  1332. reg_val |= 0x40;
  1333. SRNG_DST_REG_WRITE(srng, MISC, reg_val);
  1334. }
  1335. #endif