sde_crtc.c 181 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801
  1. /*
  2. * Copyright (c) 2014-2020 The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/sort.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/ktime.h>
  22. #include <drm/sde_drm.h>
  23. #include <drm/drm_mode.h>
  24. #include <drm/drm_crtc.h>
  25. #include <drm/drm_probe_helper.h>
  26. #include <drm/drm_flip_work.h>
  27. #include "sde_kms.h"
  28. #include "sde_hw_lm.h"
  29. #include "sde_hw_ctl.h"
  30. #include "sde_crtc.h"
  31. #include "sde_plane.h"
  32. #include "sde_hw_util.h"
  33. #include "sde_hw_catalog.h"
  34. #include "sde_color_processing.h"
  35. #include "sde_encoder.h"
  36. #include "sde_connector.h"
  37. #include "sde_vbif.h"
  38. #include "sde_power_handle.h"
  39. #include "sde_core_perf.h"
  40. #include "sde_trace.h"
  41. #define SDE_PSTATES_MAX (SDE_STAGE_MAX * 4)
  42. #define SDE_MULTIRECT_PLANE_MAX (SDE_STAGE_MAX * 2)
  43. struct sde_crtc_custom_events {
  44. u32 event;
  45. int (*func)(struct drm_crtc *crtc, bool en,
  46. struct sde_irq_callback *irq);
  47. };
  48. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  49. bool en, struct sde_irq_callback *ad_irq);
  50. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  51. bool en, struct sde_irq_callback *idle_irq);
  52. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  53. struct sde_irq_callback *noirq);
  54. static struct sde_crtc_custom_events custom_events[] = {
  55. {DRM_EVENT_AD_BACKLIGHT, sde_cp_ad_interrupt},
  56. {DRM_EVENT_CRTC_POWER, sde_crtc_power_interrupt_handler},
  57. {DRM_EVENT_IDLE_NOTIFY, sde_crtc_idle_interrupt_handler},
  58. {DRM_EVENT_HISTOGRAM, sde_cp_hist_interrupt},
  59. {DRM_EVENT_SDE_POWER, sde_crtc_pm_event_handler},
  60. {DRM_EVENT_LTM_HIST, sde_cp_ltm_hist_interrupt},
  61. {DRM_EVENT_LTM_WB_PB, sde_cp_ltm_wb_pb_interrupt},
  62. {DRM_EVENT_LTM_OFF, sde_cp_ltm_off_event_handler},
  63. };
  64. /* default input fence timeout, in ms */
  65. #define SDE_CRTC_INPUT_FENCE_TIMEOUT 10000
  66. /*
  67. * The default input fence timeout is 2 seconds while max allowed
  68. * range is 10 seconds. Any value above 10 seconds adds glitches beyond
  69. * tolerance limit.
  70. */
  71. #define SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT 10000
  72. /* layer mixer index on sde_crtc */
  73. #define LEFT_MIXER 0
  74. #define RIGHT_MIXER 1
  75. #define MISR_BUFF_SIZE 256
  76. /*
  77. * Time period for fps calculation in micro seconds.
  78. * Default value is set to 1 sec.
  79. */
  80. #define DEFAULT_FPS_PERIOD_1_SEC 1000000
  81. #define MAX_FPS_PERIOD_5_SECONDS 5000000
  82. #define MAX_FRAME_COUNT 1000
  83. #define MILI_TO_MICRO 1000
  84. #define SKIP_STAGING_PIPE_ZPOS 255
  85. static inline struct sde_kms *_sde_crtc_get_kms(struct drm_crtc *crtc)
  86. {
  87. struct msm_drm_private *priv;
  88. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  89. SDE_ERROR("invalid crtc\n");
  90. return NULL;
  91. }
  92. priv = crtc->dev->dev_private;
  93. if (!priv || !priv->kms) {
  94. SDE_ERROR("invalid kms\n");
  95. return NULL;
  96. }
  97. return to_sde_kms(priv->kms);
  98. }
  99. /**
  100. * sde_crtc_calc_fps() - Calculates fps value.
  101. * @sde_crtc : CRTC structure
  102. *
  103. * This function is called at frame done. It counts the number
  104. * of frames done for every 1 sec. Stores the value in measured_fps.
  105. * measured_fps value is 10 times the calculated fps value.
  106. * For example, measured_fps= 594 for calculated fps of 59.4
  107. */
  108. static void sde_crtc_calc_fps(struct sde_crtc *sde_crtc)
  109. {
  110. ktime_t current_time_us;
  111. u64 fps, diff_us;
  112. current_time_us = ktime_get();
  113. diff_us = (u64)ktime_us_delta(current_time_us,
  114. sde_crtc->fps_info.last_sampled_time_us);
  115. sde_crtc->fps_info.frame_count++;
  116. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  117. /* Multiplying with 10 to get fps in floating point */
  118. fps = ((u64)sde_crtc->fps_info.frame_count)
  119. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  120. do_div(fps, diff_us);
  121. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  122. SDE_DEBUG(" FPS for crtc%d is %d.%d\n",
  123. sde_crtc->base.base.id, (unsigned int)fps/10,
  124. (unsigned int)fps%10);
  125. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  126. sde_crtc->fps_info.frame_count = 0;
  127. }
  128. if (!sde_crtc->fps_info.time_buf)
  129. return;
  130. /**
  131. * Array indexing is based on sliding window algorithm.
  132. * sde_crtc->time_buf has a maximum capacity of MAX_FRAME_COUNT
  133. * time slots. As the count increases to MAX_FRAME_COUNT + 1, the
  134. * counter loops around and comes back to the first index to store
  135. * the next ktime.
  136. */
  137. sde_crtc->fps_info.time_buf[sde_crtc->fps_info.next_time_index++] =
  138. ktime_get();
  139. sde_crtc->fps_info.next_time_index %= MAX_FRAME_COUNT;
  140. }
  141. static void _sde_crtc_deinit_events(struct sde_crtc *sde_crtc)
  142. {
  143. if (!sde_crtc)
  144. return;
  145. }
  146. #ifdef CONFIG_DEBUG_FS
  147. static int _sde_debugfs_fps_status_show(struct seq_file *s, void *data)
  148. {
  149. struct sde_crtc *sde_crtc;
  150. u64 fps_int, fps_float;
  151. ktime_t current_time_us;
  152. u64 fps, diff_us;
  153. if (!s || !s->private) {
  154. SDE_ERROR("invalid input param(s)\n");
  155. return -EAGAIN;
  156. }
  157. sde_crtc = s->private;
  158. current_time_us = ktime_get();
  159. diff_us = (u64)ktime_us_delta(current_time_us,
  160. sde_crtc->fps_info.last_sampled_time_us);
  161. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  162. /* Multiplying with 10 to get fps in floating point */
  163. fps = ((u64)sde_crtc->fps_info.frame_count)
  164. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  165. do_div(fps, diff_us);
  166. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  167. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  168. sde_crtc->fps_info.frame_count = 0;
  169. SDE_DEBUG("Measured FPS for crtc%d is %d.%d\n",
  170. sde_crtc->base.base.id, (unsigned int)fps/10,
  171. (unsigned int)fps%10);
  172. }
  173. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  174. fps_float = do_div(fps_int, 10);
  175. seq_printf(s, "fps: %llu.%llu\n", fps_int, fps_float);
  176. return 0;
  177. }
  178. static int _sde_debugfs_fps_status(struct inode *inode, struct file *file)
  179. {
  180. return single_open(file, _sde_debugfs_fps_status_show,
  181. inode->i_private);
  182. }
  183. #endif
  184. static ssize_t fps_periodicity_ms_store(struct device *device,
  185. struct device_attribute *attr, const char *buf, size_t count)
  186. {
  187. struct drm_crtc *crtc;
  188. struct sde_crtc *sde_crtc;
  189. int res;
  190. /* Base of the input */
  191. int cnt = 10;
  192. if (!device || !buf) {
  193. SDE_ERROR("invalid input param(s)\n");
  194. return -EAGAIN;
  195. }
  196. crtc = dev_get_drvdata(device);
  197. if (!crtc)
  198. return -EINVAL;
  199. sde_crtc = to_sde_crtc(crtc);
  200. res = kstrtou32(buf, cnt, &sde_crtc->fps_info.fps_periodic_duration);
  201. if (res < 0)
  202. return res;
  203. if (sde_crtc->fps_info.fps_periodic_duration <= 0)
  204. sde_crtc->fps_info.fps_periodic_duration =
  205. DEFAULT_FPS_PERIOD_1_SEC;
  206. else if ((sde_crtc->fps_info.fps_periodic_duration) * MILI_TO_MICRO >
  207. MAX_FPS_PERIOD_5_SECONDS)
  208. sde_crtc->fps_info.fps_periodic_duration =
  209. MAX_FPS_PERIOD_5_SECONDS;
  210. else
  211. sde_crtc->fps_info.fps_periodic_duration *= MILI_TO_MICRO;
  212. return count;
  213. }
  214. static ssize_t fps_periodicity_ms_show(struct device *device,
  215. struct device_attribute *attr, char *buf)
  216. {
  217. struct drm_crtc *crtc;
  218. struct sde_crtc *sde_crtc;
  219. if (!device || !buf) {
  220. SDE_ERROR("invalid input param(s)\n");
  221. return -EAGAIN;
  222. }
  223. crtc = dev_get_drvdata(device);
  224. if (!crtc)
  225. return -EINVAL;
  226. sde_crtc = to_sde_crtc(crtc);
  227. return scnprintf(buf, PAGE_SIZE, "%d\n",
  228. (sde_crtc->fps_info.fps_periodic_duration)/MILI_TO_MICRO);
  229. }
  230. static ssize_t measured_fps_show(struct device *device,
  231. struct device_attribute *attr, char *buf)
  232. {
  233. struct drm_crtc *crtc;
  234. struct sde_crtc *sde_crtc;
  235. uint64_t fps_int, fps_decimal;
  236. u64 fps = 0, frame_count = 0;
  237. ktime_t current_time;
  238. int i = 0, current_time_index;
  239. u64 diff_us;
  240. if (!device || !buf) {
  241. SDE_ERROR("invalid input param(s)\n");
  242. return -EAGAIN;
  243. }
  244. crtc = dev_get_drvdata(device);
  245. if (!crtc) {
  246. scnprintf(buf, PAGE_SIZE, "fps information not available");
  247. return -EINVAL;
  248. }
  249. sde_crtc = to_sde_crtc(crtc);
  250. if (!sde_crtc->fps_info.time_buf) {
  251. scnprintf(buf, PAGE_SIZE,
  252. "timebuf null - fps information not available");
  253. return -EINVAL;
  254. }
  255. /**
  256. * Whenever the time_index counter comes to zero upon decrementing,
  257. * it is set to the last index since it is the next index that we
  258. * should check for calculating the buftime.
  259. */
  260. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  261. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  262. current_time = ktime_get();
  263. for (i = 0; i < MAX_FRAME_COUNT; i++) {
  264. u64 ptime = (u64)ktime_to_us(current_time);
  265. u64 buftime = (u64)ktime_to_us(
  266. sde_crtc->fps_info.time_buf[current_time_index]);
  267. diff_us = (u64)ktime_us_delta(current_time,
  268. sde_crtc->fps_info.time_buf[current_time_index]);
  269. if (ptime > buftime && diff_us >= (u64)
  270. sde_crtc->fps_info.fps_periodic_duration) {
  271. /* Multiplying with 10 to get fps in floating point */
  272. fps = frame_count * DEFAULT_FPS_PERIOD_1_SEC * 10;
  273. do_div(fps, diff_us);
  274. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  275. SDE_DEBUG("measured fps: %d\n",
  276. sde_crtc->fps_info.measured_fps);
  277. break;
  278. }
  279. current_time_index = (current_time_index == 0) ?
  280. (MAX_FRAME_COUNT - 1) : (current_time_index - 1);
  281. SDE_DEBUG("current time index: %d\n", current_time_index);
  282. frame_count++;
  283. }
  284. if (i == MAX_FRAME_COUNT) {
  285. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  286. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  287. diff_us = (u64)ktime_us_delta(current_time,
  288. sde_crtc->fps_info.time_buf[current_time_index]);
  289. if (diff_us >= sde_crtc->fps_info.fps_periodic_duration) {
  290. /* Multiplying with 10 to get fps in floating point */
  291. fps = (frame_count) * DEFAULT_FPS_PERIOD_1_SEC * 10;
  292. do_div(fps, diff_us);
  293. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  294. }
  295. }
  296. fps_int = (uint64_t) sde_crtc->fps_info.measured_fps;
  297. fps_decimal = do_div(fps_int, 10);
  298. return scnprintf(buf, PAGE_SIZE,
  299. "fps: %d.%d duration:%d frame_count:%lld\n", fps_int, fps_decimal,
  300. sde_crtc->fps_info.fps_periodic_duration, frame_count);
  301. }
  302. static ssize_t vsync_event_show(struct device *device,
  303. struct device_attribute *attr, char *buf)
  304. {
  305. struct drm_crtc *crtc;
  306. struct sde_crtc *sde_crtc;
  307. if (!device || !buf) {
  308. SDE_ERROR("invalid input param(s)\n");
  309. return -EAGAIN;
  310. }
  311. crtc = dev_get_drvdata(device);
  312. sde_crtc = to_sde_crtc(crtc);
  313. return scnprintf(buf, PAGE_SIZE, "VSYNC=%llu\n",
  314. ktime_to_ns(sde_crtc->vblank_last_cb_time));
  315. }
  316. static DEVICE_ATTR_RO(vsync_event);
  317. static DEVICE_ATTR_RO(measured_fps);
  318. static DEVICE_ATTR_RW(fps_periodicity_ms);
  319. static struct attribute *sde_crtc_dev_attrs[] = {
  320. &dev_attr_vsync_event.attr,
  321. &dev_attr_measured_fps.attr,
  322. &dev_attr_fps_periodicity_ms.attr,
  323. NULL
  324. };
  325. static const struct attribute_group sde_crtc_attr_group = {
  326. .attrs = sde_crtc_dev_attrs,
  327. };
  328. static const struct attribute_group *sde_crtc_attr_groups[] = {
  329. &sde_crtc_attr_group,
  330. NULL,
  331. };
  332. static void sde_crtc_destroy(struct drm_crtc *crtc)
  333. {
  334. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  335. SDE_DEBUG("\n");
  336. if (!crtc)
  337. return;
  338. if (sde_crtc->vsync_event_sf)
  339. sysfs_put(sde_crtc->vsync_event_sf);
  340. if (sde_crtc->sysfs_dev)
  341. device_unregister(sde_crtc->sysfs_dev);
  342. if (sde_crtc->blob_info)
  343. drm_property_blob_put(sde_crtc->blob_info);
  344. msm_property_destroy(&sde_crtc->property_info);
  345. sde_cp_crtc_destroy_properties(crtc);
  346. sde_fence_deinit(sde_crtc->output_fence);
  347. _sde_crtc_deinit_events(sde_crtc);
  348. drm_crtc_cleanup(crtc);
  349. mutex_destroy(&sde_crtc->crtc_lock);
  350. kfree(sde_crtc);
  351. }
  352. static bool sde_crtc_mode_fixup(struct drm_crtc *crtc,
  353. const struct drm_display_mode *mode,
  354. struct drm_display_mode *adjusted_mode)
  355. {
  356. SDE_DEBUG("\n");
  357. sde_cp_mode_switch_prop_dirty(crtc);
  358. if ((msm_is_mode_seamless(adjusted_mode) ||
  359. (msm_is_mode_seamless_vrr(adjusted_mode) ||
  360. msm_is_mode_seamless_dyn_clk(adjusted_mode))) &&
  361. (!crtc->enabled)) {
  362. SDE_ERROR("crtc state prevents seamless transition\n");
  363. return false;
  364. }
  365. return true;
  366. }
  367. static void _sde_crtc_setup_blend_cfg(struct sde_crtc_mixer *mixer,
  368. struct sde_plane_state *pstate, struct sde_format *format)
  369. {
  370. uint32_t blend_op, fg_alpha, bg_alpha;
  371. uint32_t blend_type;
  372. struct sde_hw_mixer *lm = mixer->hw_lm;
  373. /* default to opaque blending */
  374. fg_alpha = sde_plane_get_property(pstate, PLANE_PROP_ALPHA);
  375. bg_alpha = 0xFF - fg_alpha;
  376. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST | SDE_BLEND_BG_ALPHA_BG_CONST;
  377. blend_type = sde_plane_get_property(pstate, PLANE_PROP_BLEND_OP);
  378. SDE_DEBUG("blend type:0x%x blend alpha:0x%x\n", blend_type, fg_alpha);
  379. switch (blend_type) {
  380. case SDE_DRM_BLEND_OP_OPAQUE:
  381. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  382. SDE_BLEND_BG_ALPHA_BG_CONST;
  383. break;
  384. case SDE_DRM_BLEND_OP_PREMULTIPLIED:
  385. if (format->alpha_enable) {
  386. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  387. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  388. if (fg_alpha != 0xff) {
  389. bg_alpha = fg_alpha;
  390. blend_op |= SDE_BLEND_BG_MOD_ALPHA |
  391. SDE_BLEND_BG_INV_MOD_ALPHA;
  392. } else {
  393. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  394. }
  395. }
  396. break;
  397. case SDE_DRM_BLEND_OP_COVERAGE:
  398. if (format->alpha_enable) {
  399. blend_op = SDE_BLEND_FG_ALPHA_FG_PIXEL |
  400. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  401. if (fg_alpha != 0xff) {
  402. bg_alpha = fg_alpha;
  403. blend_op |= SDE_BLEND_FG_MOD_ALPHA |
  404. SDE_BLEND_BG_MOD_ALPHA |
  405. SDE_BLEND_BG_INV_MOD_ALPHA;
  406. } else {
  407. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  408. }
  409. }
  410. break;
  411. default:
  412. /* do nothing */
  413. break;
  414. }
  415. lm->ops.setup_blend_config(lm, pstate->stage, fg_alpha,
  416. bg_alpha, blend_op);
  417. SDE_DEBUG(
  418. "format: %4.4s, alpha_enable %u fg alpha:0x%x bg alpha:0x%x blend_op:0x%x\n",
  419. (char *) &format->base.pixel_format,
  420. format->alpha_enable, fg_alpha, bg_alpha, blend_op);
  421. }
  422. static void _sde_crtc_setup_dim_layer_cfg(struct drm_crtc *crtc,
  423. struct sde_crtc *sde_crtc, struct sde_crtc_mixer *mixer,
  424. struct sde_hw_dim_layer *dim_layer)
  425. {
  426. struct sde_crtc_state *cstate;
  427. struct sde_hw_mixer *lm;
  428. struct sde_hw_dim_layer split_dim_layer;
  429. int i;
  430. if (!dim_layer->rect.w || !dim_layer->rect.h) {
  431. SDE_DEBUG("empty dim_layer\n");
  432. return;
  433. }
  434. cstate = to_sde_crtc_state(crtc->state);
  435. SDE_DEBUG("dim_layer - flags:%d, stage:%d\n",
  436. dim_layer->flags, dim_layer->stage);
  437. split_dim_layer.stage = dim_layer->stage;
  438. split_dim_layer.color_fill = dim_layer->color_fill;
  439. /*
  440. * traverse through the layer mixers attached to crtc and find the
  441. * intersecting dim layer rect in each LM and program accordingly.
  442. */
  443. for (i = 0; i < sde_crtc->num_mixers; i++) {
  444. split_dim_layer.flags = dim_layer->flags;
  445. sde_kms_rect_intersect(&cstate->lm_roi[i], &dim_layer->rect,
  446. &split_dim_layer.rect);
  447. if (sde_kms_rect_is_null(&split_dim_layer.rect)) {
  448. /*
  449. * no extra programming required for non-intersecting
  450. * layer mixers with INCLUSIVE dim layer
  451. */
  452. if (split_dim_layer.flags & SDE_DRM_DIM_LAYER_INCLUSIVE)
  453. continue;
  454. /*
  455. * program the other non-intersecting layer mixers with
  456. * INCLUSIVE dim layer of full size for uniformity
  457. * with EXCLUSIVE dim layer config.
  458. */
  459. split_dim_layer.flags &= ~SDE_DRM_DIM_LAYER_EXCLUSIVE;
  460. split_dim_layer.flags |= SDE_DRM_DIM_LAYER_INCLUSIVE;
  461. memcpy(&split_dim_layer.rect, &cstate->lm_bounds[i],
  462. sizeof(split_dim_layer.rect));
  463. } else {
  464. split_dim_layer.rect.x =
  465. split_dim_layer.rect.x -
  466. cstate->lm_roi[i].x;
  467. split_dim_layer.rect.y =
  468. split_dim_layer.rect.y -
  469. cstate->lm_roi[i].y;
  470. }
  471. SDE_EVT32(DRMID(crtc), dim_layer->stage,
  472. cstate->lm_roi[i].x,
  473. cstate->lm_roi[i].y,
  474. cstate->lm_roi[i].w,
  475. cstate->lm_roi[i].h,
  476. dim_layer->rect.x,
  477. dim_layer->rect.y,
  478. dim_layer->rect.w,
  479. dim_layer->rect.h,
  480. split_dim_layer.rect.x,
  481. split_dim_layer.rect.y,
  482. split_dim_layer.rect.w,
  483. split_dim_layer.rect.h);
  484. SDE_DEBUG("split_dim_layer - LM:%d, rect:{%d,%d,%d,%d}}\n",
  485. i, split_dim_layer.rect.x, split_dim_layer.rect.y,
  486. split_dim_layer.rect.w, split_dim_layer.rect.h);
  487. lm = mixer[i].hw_lm;
  488. mixer[i].mixer_op_mode |= 1 << split_dim_layer.stage;
  489. lm->ops.setup_dim_layer(lm, &split_dim_layer);
  490. }
  491. }
  492. void sde_crtc_get_crtc_roi(struct drm_crtc_state *state,
  493. const struct sde_rect **crtc_roi)
  494. {
  495. struct sde_crtc_state *crtc_state;
  496. if (!state || !crtc_roi)
  497. return;
  498. crtc_state = to_sde_crtc_state(state);
  499. *crtc_roi = &crtc_state->crtc_roi;
  500. }
  501. bool sde_crtc_is_crtc_roi_dirty(struct drm_crtc_state *state)
  502. {
  503. struct sde_crtc_state *cstate;
  504. struct sde_crtc *sde_crtc;
  505. if (!state || !state->crtc)
  506. return false;
  507. sde_crtc = to_sde_crtc(state->crtc);
  508. cstate = to_sde_crtc_state(state);
  509. return msm_property_is_dirty(&sde_crtc->property_info,
  510. &cstate->property_state, CRTC_PROP_ROI_V1);
  511. }
  512. static int _sde_crtc_set_roi_v1(struct drm_crtc_state *state,
  513. void __user *usr_ptr)
  514. {
  515. struct drm_crtc *crtc;
  516. struct sde_crtc_state *cstate;
  517. struct sde_drm_roi_v1 roi_v1;
  518. int i;
  519. if (!state) {
  520. SDE_ERROR("invalid args\n");
  521. return -EINVAL;
  522. }
  523. cstate = to_sde_crtc_state(state);
  524. crtc = cstate->base.crtc;
  525. memset(&cstate->user_roi_list, 0, sizeof(cstate->user_roi_list));
  526. if (!usr_ptr) {
  527. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  528. return 0;
  529. }
  530. if (copy_from_user(&roi_v1, usr_ptr, sizeof(roi_v1))) {
  531. SDE_ERROR("crtc%d: failed to copy roi_v1 data\n", DRMID(crtc));
  532. return -EINVAL;
  533. }
  534. SDE_DEBUG("crtc%d: num_rects %d\n", DRMID(crtc), roi_v1.num_rects);
  535. if (roi_v1.num_rects == 0) {
  536. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  537. return 0;
  538. }
  539. if (roi_v1.num_rects > SDE_MAX_ROI_V1) {
  540. SDE_ERROR("crtc%d: too many rects specified: %d\n", DRMID(crtc),
  541. roi_v1.num_rects);
  542. return -EINVAL;
  543. }
  544. cstate->user_roi_list.num_rects = roi_v1.num_rects;
  545. for (i = 0; i < roi_v1.num_rects; ++i) {
  546. cstate->user_roi_list.roi[i] = roi_v1.roi[i];
  547. SDE_DEBUG("crtc%d: roi%d: roi (%d,%d) (%d,%d)\n",
  548. DRMID(crtc), i,
  549. cstate->user_roi_list.roi[i].x1,
  550. cstate->user_roi_list.roi[i].y1,
  551. cstate->user_roi_list.roi[i].x2,
  552. cstate->user_roi_list.roi[i].y2);
  553. SDE_EVT32_VERBOSE(DRMID(crtc),
  554. cstate->user_roi_list.roi[i].x1,
  555. cstate->user_roi_list.roi[i].y1,
  556. cstate->user_roi_list.roi[i].x2,
  557. cstate->user_roi_list.roi[i].y2);
  558. }
  559. return 0;
  560. }
  561. static int _sde_crtc_set_crtc_roi(struct drm_crtc *crtc,
  562. struct drm_crtc_state *state)
  563. {
  564. struct drm_connector *conn;
  565. struct drm_connector_state *conn_state;
  566. struct sde_crtc *sde_crtc;
  567. struct sde_crtc_state *crtc_state;
  568. struct sde_rect *crtc_roi;
  569. struct msm_mode_info mode_info;
  570. int i = 0;
  571. int rc;
  572. bool is_crtc_roi_dirty;
  573. bool is_any_conn_roi_dirty;
  574. if (!crtc || !state)
  575. return -EINVAL;
  576. sde_crtc = to_sde_crtc(crtc);
  577. crtc_state = to_sde_crtc_state(state);
  578. crtc_roi = &crtc_state->crtc_roi;
  579. is_crtc_roi_dirty = sde_crtc_is_crtc_roi_dirty(state);
  580. is_any_conn_roi_dirty = false;
  581. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  582. struct sde_connector *sde_conn;
  583. struct sde_connector_state *sde_conn_state;
  584. struct sde_rect conn_roi;
  585. if (!conn_state || conn_state->crtc != crtc)
  586. continue;
  587. rc = sde_connector_state_get_mode_info(conn_state, &mode_info);
  588. if (rc) {
  589. SDE_ERROR("failed to get mode info\n");
  590. return -EINVAL;
  591. }
  592. sde_conn = to_sde_connector(conn_state->connector);
  593. sde_conn_state = to_sde_connector_state(conn_state);
  594. is_any_conn_roi_dirty = is_any_conn_roi_dirty ||
  595. msm_property_is_dirty(
  596. &sde_conn->property_info,
  597. &sde_conn_state->property_state,
  598. CONNECTOR_PROP_ROI_V1);
  599. if (!mode_info.roi_caps.enabled)
  600. continue;
  601. /*
  602. * current driver only supports same connector and crtc size,
  603. * but if support for different sizes is added, driver needs
  604. * to check the connector roi here to make sure is full screen
  605. * for dsc 3d-mux topology that doesn't support partial update.
  606. */
  607. if (memcmp(&sde_conn_state->rois, &crtc_state->user_roi_list,
  608. sizeof(crtc_state->user_roi_list))) {
  609. SDE_ERROR("%s: crtc -> conn roi scaling unsupported\n",
  610. sde_crtc->name);
  611. return -EINVAL;
  612. }
  613. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &conn_roi);
  614. SDE_DEBUG("conn_roi x:%u, y:%u, w:%u, h:%u\n",
  615. conn_roi.x, conn_roi.y,
  616. conn_roi.w, conn_roi.h);
  617. SDE_EVT32_VERBOSE(DRMID(crtc), DRMID(conn),
  618. conn_roi.x, conn_roi.y,
  619. conn_roi.w, conn_roi.h);
  620. }
  621. /*
  622. * Check against CRTC ROI and Connector ROI not being updated together.
  623. * This restriction should be relaxed when Connector ROI scaling is
  624. * supported.
  625. */
  626. if (is_any_conn_roi_dirty != is_crtc_roi_dirty) {
  627. SDE_ERROR("connector/crtc rois not updated together\n");
  628. return -EINVAL;
  629. }
  630. sde_kms_rect_merge_rectangles(&crtc_state->user_roi_list, crtc_roi);
  631. /* clear the ROI to null if it matches full screen anyways */
  632. if (crtc_roi->x == 0 && crtc_roi->y == 0 &&
  633. crtc_roi->w == state->adjusted_mode.hdisplay &&
  634. crtc_roi->h == state->adjusted_mode.vdisplay)
  635. memset(crtc_roi, 0, sizeof(*crtc_roi));
  636. SDE_DEBUG("%s: crtc roi (%d,%d,%d,%d)\n", sde_crtc->name,
  637. crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  638. SDE_EVT32_VERBOSE(DRMID(crtc), crtc_roi->x, crtc_roi->y, crtc_roi->w,
  639. crtc_roi->h);
  640. return 0;
  641. }
  642. static int _sde_crtc_check_autorefresh(struct drm_crtc *crtc,
  643. struct drm_crtc_state *state)
  644. {
  645. struct sde_crtc *sde_crtc;
  646. struct sde_crtc_state *crtc_state;
  647. struct drm_connector *conn;
  648. struct drm_connector_state *conn_state;
  649. int i;
  650. if (!crtc || !state)
  651. return -EINVAL;
  652. sde_crtc = to_sde_crtc(crtc);
  653. crtc_state = to_sde_crtc_state(state);
  654. if (sde_kms_rect_is_null(&crtc_state->crtc_roi))
  655. return 0;
  656. /* partial update active, check if autorefresh is also requested */
  657. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  658. uint64_t autorefresh;
  659. if (!conn_state || conn_state->crtc != crtc)
  660. continue;
  661. autorefresh = sde_connector_get_property(conn_state,
  662. CONNECTOR_PROP_AUTOREFRESH);
  663. if (autorefresh) {
  664. SDE_ERROR(
  665. "%s: autorefresh & partial crtc roi incompatible %llu\n",
  666. sde_crtc->name, autorefresh);
  667. return -EINVAL;
  668. }
  669. }
  670. return 0;
  671. }
  672. static int _sde_crtc_set_lm_roi(struct drm_crtc *crtc,
  673. struct drm_crtc_state *state, int lm_idx)
  674. {
  675. struct sde_kms *sde_kms;
  676. struct sde_crtc *sde_crtc;
  677. struct sde_crtc_state *crtc_state;
  678. const struct sde_rect *crtc_roi;
  679. const struct sde_rect *lm_bounds;
  680. struct sde_rect *lm_roi;
  681. if (!crtc || !state || lm_idx >= ARRAY_SIZE(crtc_state->lm_bounds))
  682. return -EINVAL;
  683. sde_kms = _sde_crtc_get_kms(crtc);
  684. if (!sde_kms || !sde_kms->catalog) {
  685. SDE_ERROR("invalid parameters\n");
  686. return -EINVAL;
  687. }
  688. sde_crtc = to_sde_crtc(crtc);
  689. crtc_state = to_sde_crtc_state(state);
  690. crtc_roi = &crtc_state->crtc_roi;
  691. lm_bounds = &crtc_state->lm_bounds[lm_idx];
  692. lm_roi = &crtc_state->lm_roi[lm_idx];
  693. if (sde_kms_rect_is_null(crtc_roi))
  694. memcpy(lm_roi, lm_bounds, sizeof(*lm_roi));
  695. else
  696. sde_kms_rect_intersect(crtc_roi, lm_bounds, lm_roi);
  697. SDE_DEBUG("%s: lm%d roi (%d,%d,%d,%d)\n", sde_crtc->name, lm_idx,
  698. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  699. /*
  700. * partial update is not supported with 3dmux dsc or dest scaler.
  701. * hence, crtc roi must match the mixer dimensions.
  702. */
  703. if (crtc_state->num_ds_enabled ||
  704. sde_rm_topology_is_group(&sde_kms->rm, state,
  705. SDE_RM_TOPOLOGY_GROUP_3DMERGE_DSC)) {
  706. if (memcmp(lm_roi, lm_bounds, sizeof(struct sde_rect))) {
  707. SDE_ERROR("Unsupported: Dest scaler/3d mux DSC + PU\n");
  708. return -EINVAL;
  709. }
  710. }
  711. /* if any dimension is zero, clear all dimensions for clarity */
  712. if (sde_kms_rect_is_null(lm_roi))
  713. memset(lm_roi, 0, sizeof(*lm_roi));
  714. return 0;
  715. }
  716. static u32 _sde_crtc_get_displays_affected(struct drm_crtc *crtc,
  717. struct drm_crtc_state *state)
  718. {
  719. struct sde_crtc *sde_crtc;
  720. struct sde_crtc_state *crtc_state;
  721. u32 disp_bitmask = 0;
  722. int i;
  723. if (!crtc || !state) {
  724. pr_err("Invalid crtc or state\n");
  725. return 0;
  726. }
  727. sde_crtc = to_sde_crtc(crtc);
  728. crtc_state = to_sde_crtc_state(state);
  729. /* pingpong split: one ROI, one LM, two physical displays */
  730. if (crtc_state->is_ppsplit) {
  731. u32 lm_split_width = crtc_state->lm_bounds[0].w / 2;
  732. struct sde_rect *roi = &crtc_state->lm_roi[0];
  733. if (sde_kms_rect_is_null(roi))
  734. disp_bitmask = 0;
  735. else if ((u32)roi->x + (u32)roi->w <= lm_split_width)
  736. disp_bitmask = BIT(0); /* left only */
  737. else if (roi->x >= lm_split_width)
  738. disp_bitmask = BIT(1); /* right only */
  739. else
  740. disp_bitmask = BIT(0) | BIT(1); /* left and right */
  741. } else if (sde_crtc->mixers_swapped) {
  742. disp_bitmask = BIT(0);
  743. } else {
  744. for (i = 0; i < sde_crtc->num_mixers; i++) {
  745. if (!sde_kms_rect_is_null(
  746. &crtc_state->lm_roi[i]))
  747. disp_bitmask |= BIT(i);
  748. }
  749. }
  750. SDE_DEBUG("affected displays 0x%x\n", disp_bitmask);
  751. return disp_bitmask;
  752. }
  753. static int _sde_crtc_check_rois_centered_and_symmetric(struct drm_crtc *crtc,
  754. struct drm_crtc_state *state)
  755. {
  756. struct sde_crtc *sde_crtc;
  757. struct sde_crtc_state *crtc_state;
  758. const struct sde_rect *roi[MAX_MIXERS_PER_CRTC];
  759. if (!crtc || !state)
  760. return -EINVAL;
  761. sde_crtc = to_sde_crtc(crtc);
  762. crtc_state = to_sde_crtc_state(state);
  763. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  764. SDE_ERROR("%s: unsupported number of mixers: %d\n",
  765. sde_crtc->name, sde_crtc->num_mixers);
  766. return -EINVAL;
  767. }
  768. /*
  769. * If using pingpong split: one ROI, one LM, two physical displays
  770. * then the ROI must be centered on the panel split boundary and
  771. * be of equal width across the split.
  772. */
  773. if (crtc_state->is_ppsplit) {
  774. u16 panel_split_width;
  775. u32 display_mask;
  776. roi[0] = &crtc_state->lm_roi[0];
  777. if (sde_kms_rect_is_null(roi[0]))
  778. return 0;
  779. display_mask = _sde_crtc_get_displays_affected(crtc, state);
  780. if (display_mask != (BIT(0) | BIT(1)))
  781. return 0;
  782. panel_split_width = crtc_state->lm_bounds[0].w / 2;
  783. if (roi[0]->x + roi[0]->w / 2 != panel_split_width) {
  784. SDE_ERROR("%s: roi x %d w %d split %d\n",
  785. sde_crtc->name, roi[0]->x, roi[0]->w,
  786. panel_split_width);
  787. return -EINVAL;
  788. }
  789. return 0;
  790. }
  791. /*
  792. * On certain HW, if using 2 LM, ROIs must be split evenly between the
  793. * LMs and be of equal width.
  794. */
  795. if (sde_crtc->num_mixers < CRTC_DUAL_MIXERS_ONLY)
  796. return 0;
  797. roi[0] = &crtc_state->lm_roi[0];
  798. roi[1] = &crtc_state->lm_roi[1];
  799. /* if one of the roi is null it's a left/right-only update */
  800. if (sde_kms_rect_is_null(roi[0]) || sde_kms_rect_is_null(roi[1]))
  801. return 0;
  802. /* check lm rois are equal width & first roi ends at 2nd roi */
  803. if (roi[0]->x + roi[0]->w != roi[1]->x || roi[0]->w != roi[1]->w) {
  804. SDE_ERROR(
  805. "%s: rois not centered and symmetric: roi0 x %d w %d roi1 x %d w %d\n",
  806. sde_crtc->name, roi[0]->x, roi[0]->w,
  807. roi[1]->x, roi[1]->w);
  808. return -EINVAL;
  809. }
  810. return 0;
  811. }
  812. static int _sde_crtc_check_planes_within_crtc_roi(struct drm_crtc *crtc,
  813. struct drm_crtc_state *state)
  814. {
  815. struct sde_crtc *sde_crtc;
  816. struct sde_crtc_state *crtc_state;
  817. const struct sde_rect *crtc_roi;
  818. const struct drm_plane_state *pstate;
  819. struct drm_plane *plane;
  820. if (!crtc || !state)
  821. return -EINVAL;
  822. /*
  823. * Reject commit if a Plane CRTC destination coordinates fall outside
  824. * the partial CRTC ROI. LM output is determined via connector ROIs,
  825. * if they are specified, not Plane CRTC ROIs.
  826. */
  827. sde_crtc = to_sde_crtc(crtc);
  828. crtc_state = to_sde_crtc_state(state);
  829. crtc_roi = &crtc_state->crtc_roi;
  830. if (sde_kms_rect_is_null(crtc_roi))
  831. return 0;
  832. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  833. struct sde_rect plane_roi, intersection;
  834. if (IS_ERR_OR_NULL(pstate)) {
  835. int rc = PTR_ERR(pstate);
  836. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  837. sde_crtc->name, plane->base.id, rc);
  838. return rc;
  839. }
  840. plane_roi.x = pstate->crtc_x;
  841. plane_roi.y = pstate->crtc_y;
  842. plane_roi.w = pstate->crtc_w;
  843. plane_roi.h = pstate->crtc_h;
  844. sde_kms_rect_intersect(crtc_roi, &plane_roi, &intersection);
  845. if (!sde_kms_rect_is_equal(&plane_roi, &intersection)) {
  846. SDE_ERROR(
  847. "%s: plane%d crtc roi (%d,%d,%d,%d) outside crtc roi (%d,%d,%d,%d)\n",
  848. sde_crtc->name, plane->base.id,
  849. plane_roi.x, plane_roi.y,
  850. plane_roi.w, plane_roi.h,
  851. crtc_roi->x, crtc_roi->y,
  852. crtc_roi->w, crtc_roi->h);
  853. return -E2BIG;
  854. }
  855. }
  856. return 0;
  857. }
  858. static int _sde_crtc_check_rois(struct drm_crtc *crtc,
  859. struct drm_crtc_state *state)
  860. {
  861. struct sde_crtc *sde_crtc;
  862. struct sde_crtc_state *sde_crtc_state;
  863. struct msm_mode_info mode_info;
  864. int rc, lm_idx, i;
  865. if (!crtc || !state)
  866. return -EINVAL;
  867. memset(&mode_info, 0, sizeof(mode_info));
  868. sde_crtc = to_sde_crtc(crtc);
  869. sde_crtc_state = to_sde_crtc_state(state);
  870. /*
  871. * check connector array cached at modeset time since incoming atomic
  872. * state may not include any connectors if they aren't modified
  873. */
  874. for (i = 0; i < sde_crtc_state->num_connectors; i++) {
  875. struct drm_connector *conn = sde_crtc_state->connectors[i];
  876. if (!conn || !conn->state)
  877. continue;
  878. rc = sde_connector_state_get_mode_info(conn->state, &mode_info);
  879. if (rc) {
  880. SDE_ERROR("failed to get mode info\n");
  881. return -EINVAL;
  882. }
  883. if (!mode_info.roi_caps.enabled)
  884. continue;
  885. if (sde_crtc_state->user_roi_list.num_rects >
  886. mode_info.roi_caps.num_roi) {
  887. SDE_ERROR("roi count is exceeding limit, %d > %d\n",
  888. sde_crtc_state->user_roi_list.num_rects,
  889. mode_info.roi_caps.num_roi);
  890. return -E2BIG;
  891. }
  892. rc = _sde_crtc_set_crtc_roi(crtc, state);
  893. if (rc)
  894. return rc;
  895. rc = _sde_crtc_check_autorefresh(crtc, state);
  896. if (rc)
  897. return rc;
  898. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  899. rc = _sde_crtc_set_lm_roi(crtc, state, lm_idx);
  900. if (rc)
  901. return rc;
  902. }
  903. rc = _sde_crtc_check_rois_centered_and_symmetric(crtc, state);
  904. if (rc)
  905. return rc;
  906. rc = _sde_crtc_check_planes_within_crtc_roi(crtc, state);
  907. if (rc)
  908. return rc;
  909. }
  910. return 0;
  911. }
  912. static void _sde_crtc_program_lm_output_roi(struct drm_crtc *crtc)
  913. {
  914. struct sde_crtc *sde_crtc;
  915. struct sde_crtc_state *crtc_state;
  916. const struct sde_rect *lm_roi;
  917. struct sde_hw_mixer *hw_lm;
  918. bool right_mixer = false;
  919. int lm_idx;
  920. if (!crtc)
  921. return;
  922. sde_crtc = to_sde_crtc(crtc);
  923. crtc_state = to_sde_crtc_state(crtc->state);
  924. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  925. struct sde_hw_mixer_cfg cfg;
  926. lm_roi = &crtc_state->lm_roi[lm_idx];
  927. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  928. if (!sde_crtc->mixers_swapped)
  929. right_mixer = lm_idx % MAX_MIXERS_PER_LAYOUT;
  930. SDE_EVT32(DRMID(crtc_state->base.crtc), lm_idx,
  931. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h,
  932. right_mixer);
  933. hw_lm->cfg.out_width = lm_roi->w;
  934. hw_lm->cfg.out_height = lm_roi->h;
  935. hw_lm->cfg.right_mixer = right_mixer;
  936. cfg.out_width = lm_roi->w;
  937. cfg.out_height = lm_roi->h;
  938. cfg.right_mixer = right_mixer;
  939. cfg.flags = 0;
  940. hw_lm->ops.setup_mixer_out(hw_lm, &cfg);
  941. }
  942. }
  943. struct plane_state {
  944. struct sde_plane_state *sde_pstate;
  945. const struct drm_plane_state *drm_pstate;
  946. int stage;
  947. u32 pipe_id;
  948. };
  949. static int pstate_cmp(const void *a, const void *b)
  950. {
  951. struct plane_state *pa = (struct plane_state *)a;
  952. struct plane_state *pb = (struct plane_state *)b;
  953. int rc = 0;
  954. int pa_zpos, pb_zpos;
  955. enum sde_layout pa_layout, pb_layout;
  956. pa_zpos = sde_plane_get_property(pa->sde_pstate, PLANE_PROP_ZPOS);
  957. pb_zpos = sde_plane_get_property(pb->sde_pstate, PLANE_PROP_ZPOS);
  958. pa_layout = pa->sde_pstate->layout;
  959. pb_layout = pb->sde_pstate->layout;
  960. if (pa_zpos != pb_zpos)
  961. rc = pa_zpos - pb_zpos;
  962. else if (pa_layout != pb_layout)
  963. rc = pa_layout - pb_layout;
  964. else
  965. rc = pa->drm_pstate->crtc_x - pb->drm_pstate->crtc_x;
  966. return rc;
  967. }
  968. /*
  969. * validate and set source split:
  970. * use pstates sorted by stage to check planes on same stage
  971. * we assume that all pipes are in source split so its valid to compare
  972. * without taking into account left/right mixer placement
  973. */
  974. static int _sde_crtc_validate_src_split_order(struct drm_crtc *crtc,
  975. struct plane_state *pstates, int cnt)
  976. {
  977. struct plane_state *prv_pstate, *cur_pstate;
  978. enum sde_layout prev_layout, cur_layout;
  979. struct sde_rect left_rect, right_rect;
  980. struct sde_kms *sde_kms;
  981. int32_t left_pid, right_pid;
  982. int32_t stage;
  983. int i, rc = 0;
  984. sde_kms = _sde_crtc_get_kms(crtc);
  985. if (!sde_kms || !sde_kms->catalog) {
  986. SDE_ERROR("invalid parameters\n");
  987. return -EINVAL;
  988. }
  989. for (i = 1; i < cnt; i++) {
  990. prv_pstate = &pstates[i - 1];
  991. cur_pstate = &pstates[i];
  992. prev_layout = prv_pstate->sde_pstate->layout;
  993. cur_layout = cur_pstate->sde_pstate->layout;
  994. if (prv_pstate->stage != cur_pstate->stage ||
  995. prev_layout != cur_layout)
  996. continue;
  997. stage = cur_pstate->stage;
  998. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  999. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1000. prv_pstate->drm_pstate->crtc_y,
  1001. prv_pstate->drm_pstate->crtc_w,
  1002. prv_pstate->drm_pstate->crtc_h, false);
  1003. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1004. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1005. cur_pstate->drm_pstate->crtc_y,
  1006. cur_pstate->drm_pstate->crtc_w,
  1007. cur_pstate->drm_pstate->crtc_h, false);
  1008. if (right_rect.x < left_rect.x) {
  1009. swap(left_pid, right_pid);
  1010. swap(left_rect, right_rect);
  1011. swap(prv_pstate, cur_pstate);
  1012. }
  1013. /*
  1014. * - planes are enumerated in pipe-priority order such that
  1015. * planes with lower drm_id must be left-most in a shared
  1016. * blend-stage when using source split.
  1017. * - planes in source split must be contiguous in width
  1018. * - planes in source split must have same dest yoff and height
  1019. */
  1020. if ((right_pid < left_pid) &&
  1021. !sde_kms->catalog->pipe_order_type) {
  1022. SDE_ERROR(
  1023. "invalid src split cfg, stage:%d left:%d right:%d\n",
  1024. stage, left_pid, right_pid);
  1025. return -EINVAL;
  1026. } else if (right_rect.x != (left_rect.x + left_rect.w)) {
  1027. SDE_ERROR(
  1028. "invalid coordinates, stage:%d l:%d-%d r:%d-%d\n",
  1029. stage, left_rect.x, left_rect.w,
  1030. right_rect.x, right_rect.w);
  1031. return -EINVAL;
  1032. } else if ((left_rect.y != right_rect.y) ||
  1033. (left_rect.h != right_rect.h)) {
  1034. SDE_ERROR(
  1035. "stage:%d invalid yoff/ht: l_yxh:%dx%d r_yxh:%dx%d\n",
  1036. stage, left_rect.y, left_rect.h,
  1037. right_rect.y, right_rect.h);
  1038. return -EINVAL;
  1039. }
  1040. }
  1041. return rc;
  1042. }
  1043. static void _sde_crtc_set_src_split_order(struct drm_crtc *crtc,
  1044. struct plane_state *pstates, int cnt)
  1045. {
  1046. struct plane_state *prv_pstate, *cur_pstate, *nxt_pstate;
  1047. enum sde_layout prev_layout, cur_layout;
  1048. struct sde_kms *sde_kms;
  1049. struct sde_rect left_rect, right_rect;
  1050. int32_t left_pid, right_pid;
  1051. int32_t stage;
  1052. int i;
  1053. sde_kms = _sde_crtc_get_kms(crtc);
  1054. if (!sde_kms || !sde_kms->catalog) {
  1055. SDE_ERROR("invalid parameters\n");
  1056. return;
  1057. }
  1058. if (!sde_kms->catalog->pipe_order_type)
  1059. return;
  1060. for (i = 0; i < cnt; i++) {
  1061. prv_pstate = (i > 0) ? &pstates[i - 1] : NULL;
  1062. cur_pstate = &pstates[i];
  1063. nxt_pstate = ((i + 1) < cnt) ? &pstates[i + 1] : NULL;
  1064. prev_layout = prv_pstate ? prv_pstate->sde_pstate->layout :
  1065. SDE_LAYOUT_NONE;
  1066. cur_layout = cur_pstate->sde_pstate->layout;
  1067. if ((!prv_pstate) || (prv_pstate->stage != cur_pstate->stage)
  1068. || (prev_layout != cur_layout)) {
  1069. /*
  1070. * reset if prv or nxt pipes are not in the same stage
  1071. * as the cur pipe
  1072. */
  1073. if ((!nxt_pstate)
  1074. || (nxt_pstate->stage != cur_pstate->stage)
  1075. || (nxt_pstate->sde_pstate->layout !=
  1076. cur_pstate->sde_pstate->layout))
  1077. cur_pstate->sde_pstate->pipe_order_flags = 0;
  1078. continue;
  1079. }
  1080. stage = cur_pstate->stage;
  1081. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1082. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1083. prv_pstate->drm_pstate->crtc_y,
  1084. prv_pstate->drm_pstate->crtc_w,
  1085. prv_pstate->drm_pstate->crtc_h, false);
  1086. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1087. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1088. cur_pstate->drm_pstate->crtc_y,
  1089. cur_pstate->drm_pstate->crtc_w,
  1090. cur_pstate->drm_pstate->crtc_h, false);
  1091. if (right_rect.x < left_rect.x) {
  1092. swap(left_pid, right_pid);
  1093. swap(left_rect, right_rect);
  1094. swap(prv_pstate, cur_pstate);
  1095. }
  1096. cur_pstate->sde_pstate->pipe_order_flags = SDE_SSPP_RIGHT;
  1097. prv_pstate->sde_pstate->pipe_order_flags = 0;
  1098. }
  1099. for (i = 0; i < cnt; i++) {
  1100. cur_pstate = &pstates[i];
  1101. sde_plane_setup_src_split_order(
  1102. cur_pstate->drm_pstate->plane,
  1103. cur_pstate->sde_pstate->multirect_index,
  1104. cur_pstate->sde_pstate->pipe_order_flags);
  1105. }
  1106. }
  1107. static void _sde_crtc_setup_blend_cfg_by_stage(struct sde_crtc_mixer *mixer,
  1108. int num_mixers, struct plane_state *pstates, int cnt)
  1109. {
  1110. int i, lm_idx;
  1111. struct sde_format *format;
  1112. bool blend_stage[SDE_STAGE_MAX] = { false };
  1113. u32 blend_type;
  1114. for (i = cnt - 1; i >= 0; i--) {
  1115. blend_type = sde_plane_get_property(pstates[i].sde_pstate,
  1116. PLANE_PROP_BLEND_OP);
  1117. /* stage has already been programmed or BLEND_OP_SKIP type */
  1118. if (blend_stage[pstates[i].sde_pstate->stage] ||
  1119. blend_type == SDE_DRM_BLEND_OP_SKIP)
  1120. continue;
  1121. for (lm_idx = 0; lm_idx < num_mixers; lm_idx++) {
  1122. format = to_sde_format(msm_framebuffer_format(
  1123. pstates[i].sde_pstate->base.fb));
  1124. if (!format) {
  1125. SDE_ERROR("invalid format\n");
  1126. return;
  1127. }
  1128. _sde_crtc_setup_blend_cfg(mixer + lm_idx,
  1129. pstates[i].sde_pstate, format);
  1130. blend_stage[pstates[i].sde_pstate->stage] = true;
  1131. }
  1132. }
  1133. }
  1134. static void _sde_crtc_blend_setup_mixer(struct drm_crtc *crtc,
  1135. struct drm_crtc_state *old_state, struct sde_crtc *sde_crtc,
  1136. struct sde_crtc_mixer *mixer)
  1137. {
  1138. struct drm_plane *plane;
  1139. struct drm_framebuffer *fb;
  1140. struct drm_plane_state *state;
  1141. struct sde_crtc_state *cstate;
  1142. struct sde_plane_state *pstate = NULL;
  1143. struct plane_state *pstates = NULL;
  1144. struct sde_format *format;
  1145. struct sde_hw_ctl *ctl;
  1146. struct sde_hw_mixer *lm;
  1147. struct sde_hw_stage_cfg *stage_cfg;
  1148. struct sde_rect plane_crtc_roi;
  1149. uint32_t stage_idx, lm_idx, layout_idx;
  1150. int zpos_cnt[MAX_LAYOUTS_PER_CRTC][SDE_STAGE_MAX + 1];
  1151. int i, mode, cnt = 0;
  1152. bool bg_alpha_enable = false, is_secure = false;
  1153. u32 blend_type;
  1154. DECLARE_BITMAP(fetch_active, SSPP_MAX);
  1155. if (!sde_crtc || !crtc->state || !mixer) {
  1156. SDE_ERROR("invalid sde_crtc or mixer\n");
  1157. return;
  1158. }
  1159. ctl = mixer->hw_ctl;
  1160. lm = mixer->hw_lm;
  1161. cstate = to_sde_crtc_state(crtc->state);
  1162. pstates = kcalloc(SDE_PSTATES_MAX,
  1163. sizeof(struct plane_state), GFP_KERNEL);
  1164. if (!pstates)
  1165. return;
  1166. memset(fetch_active, 0, sizeof(fetch_active));
  1167. memset(zpos_cnt, 0, sizeof(zpos_cnt));
  1168. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1169. state = plane->state;
  1170. if (!state)
  1171. continue;
  1172. plane_crtc_roi.x = state->crtc_x;
  1173. plane_crtc_roi.y = state->crtc_y;
  1174. plane_crtc_roi.w = state->crtc_w;
  1175. plane_crtc_roi.h = state->crtc_h;
  1176. pstate = to_sde_plane_state(state);
  1177. fb = state->fb;
  1178. mode = sde_plane_get_property(pstate,
  1179. PLANE_PROP_FB_TRANSLATION_MODE);
  1180. is_secure = ((mode == SDE_DRM_FB_SEC) ||
  1181. (mode == SDE_DRM_FB_SEC_DIR_TRANS)) ?
  1182. true : false;
  1183. set_bit(sde_plane_pipe(plane), fetch_active);
  1184. sde_plane_ctl_flush(plane, ctl, true);
  1185. SDE_DEBUG("crtc %d stage:%d - plane %d sspp %d fb %d\n",
  1186. crtc->base.id,
  1187. pstate->stage,
  1188. plane->base.id,
  1189. sde_plane_pipe(plane) - SSPP_VIG0,
  1190. state->fb ? state->fb->base.id : -1);
  1191. format = to_sde_format(msm_framebuffer_format(pstate->base.fb));
  1192. if (!format) {
  1193. SDE_ERROR("invalid format\n");
  1194. goto end;
  1195. }
  1196. blend_type = sde_plane_get_property(pstate,
  1197. PLANE_PROP_BLEND_OP);
  1198. if (blend_type != SDE_DRM_BLEND_OP_SKIP) {
  1199. if (pstate->stage == SDE_STAGE_BASE &&
  1200. format->alpha_enable)
  1201. bg_alpha_enable = true;
  1202. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1203. state->fb ? state->fb->base.id : -1,
  1204. state->src_x >> 16, state->src_y >> 16,
  1205. state->src_w >> 16, state->src_h >> 16,
  1206. state->crtc_x, state->crtc_y,
  1207. state->crtc_w, state->crtc_h,
  1208. pstate->rotation, is_secure);
  1209. /*
  1210. * none or left layout will program to layer mixer
  1211. * group 0, right layout will program to layer mixer
  1212. * group 1.
  1213. */
  1214. if (pstate->layout <= SDE_LAYOUT_LEFT)
  1215. layout_idx = 0;
  1216. else
  1217. layout_idx = 1;
  1218. stage_cfg = &sde_crtc->stage_cfg[layout_idx];
  1219. stage_idx = zpos_cnt[layout_idx][pstate->stage]++;
  1220. stage_cfg->stage[pstate->stage][stage_idx] =
  1221. sde_plane_pipe(plane);
  1222. stage_cfg->multirect_index[pstate->stage][stage_idx] =
  1223. pstate->multirect_index;
  1224. SDE_EVT32(DRMID(crtc), DRMID(plane), stage_idx,
  1225. sde_plane_pipe(plane) - SSPP_VIG0,
  1226. pstate->stage,
  1227. pstate->multirect_index,
  1228. pstate->multirect_mode,
  1229. format->base.pixel_format,
  1230. fb ? fb->modifier : 0,
  1231. layout_idx);
  1232. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers;
  1233. lm_idx++) {
  1234. if (bg_alpha_enable && !format->alpha_enable)
  1235. mixer[lm_idx].mixer_op_mode = 0;
  1236. else
  1237. mixer[lm_idx].mixer_op_mode |=
  1238. 1 << pstate->stage;
  1239. }
  1240. }
  1241. if (cnt >= SDE_PSTATES_MAX)
  1242. continue;
  1243. pstates[cnt].sde_pstate = pstate;
  1244. pstates[cnt].drm_pstate = state;
  1245. if (blend_type == SDE_DRM_BLEND_OP_SKIP)
  1246. pstates[cnt].stage = SKIP_STAGING_PIPE_ZPOS;
  1247. else
  1248. pstates[cnt].stage = sde_plane_get_property(
  1249. pstates[cnt].sde_pstate, PLANE_PROP_ZPOS);
  1250. pstates[cnt].pipe_id = sde_plane_pipe(plane);
  1251. cnt++;
  1252. }
  1253. /* blend config update */
  1254. _sde_crtc_setup_blend_cfg_by_stage(mixer, sde_crtc->num_mixers,
  1255. pstates, cnt);
  1256. if (ctl->ops.set_active_pipes)
  1257. ctl->ops.set_active_pipes(ctl, fetch_active);
  1258. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  1259. _sde_crtc_set_src_split_order(crtc, pstates, cnt);
  1260. if (lm && lm->ops.setup_dim_layer) {
  1261. cstate = to_sde_crtc_state(crtc->state);
  1262. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty)) {
  1263. for (i = 0; i < cstate->num_dim_layers; i++)
  1264. _sde_crtc_setup_dim_layer_cfg(crtc, sde_crtc,
  1265. mixer, &cstate->dim_layer[i]);
  1266. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  1267. }
  1268. }
  1269. _sde_crtc_program_lm_output_roi(crtc);
  1270. end:
  1271. kfree(pstates);
  1272. }
  1273. static void _sde_crtc_swap_mixers_for_right_partial_update(
  1274. struct drm_crtc *crtc)
  1275. {
  1276. struct sde_crtc *sde_crtc;
  1277. struct sde_crtc_state *cstate;
  1278. struct drm_encoder *drm_enc;
  1279. bool is_right_only;
  1280. bool encoder_in_dsc_merge = false;
  1281. if (!crtc || !crtc->state)
  1282. return;
  1283. sde_crtc = to_sde_crtc(crtc);
  1284. cstate = to_sde_crtc_state(crtc->state);
  1285. if (sde_crtc->num_mixers != CRTC_DUAL_MIXERS_ONLY)
  1286. return;
  1287. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  1288. crtc->state->encoder_mask) {
  1289. if (sde_encoder_is_dsc_merge(drm_enc)) {
  1290. encoder_in_dsc_merge = true;
  1291. break;
  1292. }
  1293. }
  1294. /**
  1295. * For right-only partial update with DSC merge, we swap LM0 & LM1.
  1296. * This is due to two reasons:
  1297. * - On 8996, there is a DSC HW requirement that in DSC Merge Mode,
  1298. * the left DSC must be used, right DSC cannot be used alone.
  1299. * For right-only partial update, this means swap layer mixers to map
  1300. * Left LM to Right INTF. On later HW this was relaxed.
  1301. * - In DSC Merge mode, the physical encoder has already registered
  1302. * PP0 as the master, to switch to right-only we would have to
  1303. * reprogram to be driven by PP1 instead.
  1304. * To support both cases, we prefer to support the mixer swap solution.
  1305. */
  1306. if (!encoder_in_dsc_merge) {
  1307. if (sde_crtc->mixers_swapped) {
  1308. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1309. sde_crtc->mixers_swapped = false;
  1310. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1);
  1311. }
  1312. return;
  1313. }
  1314. is_right_only = sde_kms_rect_is_null(&cstate->lm_roi[0]) &&
  1315. !sde_kms_rect_is_null(&cstate->lm_roi[1]);
  1316. if (is_right_only && !sde_crtc->mixers_swapped) {
  1317. /* right-only update swap mixers */
  1318. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1319. sde_crtc->mixers_swapped = true;
  1320. } else if (!is_right_only && sde_crtc->mixers_swapped) {
  1321. /* left-only or full update, swap back */
  1322. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1323. sde_crtc->mixers_swapped = false;
  1324. }
  1325. SDE_DEBUG("%s: right_only %d swapped %d, mix0->lm%d, mix1->lm%d\n",
  1326. sde_crtc->name, is_right_only, sde_crtc->mixers_swapped,
  1327. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1328. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1329. SDE_EVT32(DRMID(crtc), is_right_only, sde_crtc->mixers_swapped,
  1330. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1331. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1332. }
  1333. /**
  1334. * _sde_crtc_blend_setup - configure crtc mixers
  1335. * @crtc: Pointer to drm crtc structure
  1336. * @old_state: Pointer to old crtc state
  1337. * @add_planes: Whether or not to add planes to mixers
  1338. */
  1339. static void _sde_crtc_blend_setup(struct drm_crtc *crtc,
  1340. struct drm_crtc_state *old_state, bool add_planes)
  1341. {
  1342. struct sde_crtc *sde_crtc;
  1343. struct sde_crtc_state *sde_crtc_state;
  1344. struct sde_crtc_mixer *mixer;
  1345. struct sde_hw_ctl *ctl;
  1346. struct sde_hw_mixer *lm;
  1347. struct sde_ctl_flush_cfg cfg = {0,};
  1348. int i;
  1349. if (!crtc)
  1350. return;
  1351. sde_crtc = to_sde_crtc(crtc);
  1352. sde_crtc_state = to_sde_crtc_state(crtc->state);
  1353. mixer = sde_crtc->mixers;
  1354. SDE_DEBUG("%s\n", sde_crtc->name);
  1355. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1356. SDE_ERROR("invalid number mixers: %d\n", sde_crtc->num_mixers);
  1357. return;
  1358. }
  1359. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1360. if (!mixer[i].hw_lm) {
  1361. SDE_ERROR("invalid lm or ctl assigned to mixer\n");
  1362. return;
  1363. }
  1364. mixer[i].mixer_op_mode = 0;
  1365. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS,
  1366. sde_crtc_state->dirty)) {
  1367. /* clear dim_layer settings */
  1368. lm = mixer[i].hw_lm;
  1369. if (lm->ops.clear_dim_layer)
  1370. lm->ops.clear_dim_layer(lm);
  1371. }
  1372. }
  1373. _sde_crtc_swap_mixers_for_right_partial_update(crtc);
  1374. /* initialize stage cfg */
  1375. memset(&sde_crtc->stage_cfg, 0, sizeof(sde_crtc->stage_cfg));
  1376. if (add_planes)
  1377. _sde_crtc_blend_setup_mixer(crtc, old_state, sde_crtc, mixer);
  1378. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1379. const struct sde_rect *lm_roi = &sde_crtc_state->lm_roi[i];
  1380. int lm_layout = i / MAX_MIXERS_PER_LAYOUT;
  1381. ctl = mixer[i].hw_ctl;
  1382. lm = mixer[i].hw_lm;
  1383. if (sde_kms_rect_is_null(lm_roi))
  1384. sde_crtc->mixers[i].mixer_op_mode = 0;
  1385. lm->ops.setup_alpha_out(lm, mixer[i].mixer_op_mode);
  1386. /* stage config flush mask */
  1387. ctl->ops.update_bitmask_mixer(ctl, mixer[i].hw_lm->idx, 1);
  1388. ctl->ops.get_pending_flush(ctl, &cfg);
  1389. SDE_DEBUG("lm %d, op_mode 0x%X, ctl %d, flush mask 0x%x\n",
  1390. mixer[i].hw_lm->idx - LM_0,
  1391. mixer[i].mixer_op_mode,
  1392. ctl->idx - CTL_0,
  1393. cfg.pending_flush_mask);
  1394. if (sde_kms_rect_is_null(lm_roi)) {
  1395. SDE_DEBUG(
  1396. "%s: lm%d leave ctl%d mask 0 since null roi\n",
  1397. sde_crtc->name, lm->idx - LM_0,
  1398. ctl->idx - CTL_0);
  1399. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1400. NULL, true);
  1401. } else {
  1402. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1403. &sde_crtc->stage_cfg[lm_layout],
  1404. false);
  1405. }
  1406. }
  1407. _sde_crtc_program_lm_output_roi(crtc);
  1408. }
  1409. int sde_crtc_find_plane_fb_modes(struct drm_crtc *crtc,
  1410. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1411. {
  1412. struct drm_plane *plane;
  1413. struct sde_plane_state *sde_pstate;
  1414. uint32_t mode = 0;
  1415. int rc;
  1416. if (!crtc) {
  1417. SDE_ERROR("invalid state\n");
  1418. return -EINVAL;
  1419. }
  1420. *fb_ns = 0;
  1421. *fb_sec = 0;
  1422. *fb_sec_dir = 0;
  1423. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1424. if (IS_ERR_OR_NULL(plane) || IS_ERR_OR_NULL(plane->state)) {
  1425. rc = PTR_ERR(plane);
  1426. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1427. DRMID(crtc), DRMID(plane), rc);
  1428. return rc;
  1429. }
  1430. sde_pstate = to_sde_plane_state(plane->state);
  1431. mode = sde_plane_get_property(sde_pstate,
  1432. PLANE_PROP_FB_TRANSLATION_MODE);
  1433. switch (mode) {
  1434. case SDE_DRM_FB_NON_SEC:
  1435. (*fb_ns)++;
  1436. break;
  1437. case SDE_DRM_FB_SEC:
  1438. (*fb_sec)++;
  1439. break;
  1440. case SDE_DRM_FB_SEC_DIR_TRANS:
  1441. (*fb_sec_dir)++;
  1442. break;
  1443. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1444. break;
  1445. default:
  1446. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1447. DRMID(plane), mode);
  1448. return -EINVAL;
  1449. }
  1450. }
  1451. return 0;
  1452. }
  1453. int sde_crtc_state_find_plane_fb_modes(struct drm_crtc_state *state,
  1454. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1455. {
  1456. struct drm_plane *plane;
  1457. const struct drm_plane_state *pstate;
  1458. struct sde_plane_state *sde_pstate;
  1459. uint32_t mode = 0;
  1460. int rc;
  1461. if (!state) {
  1462. SDE_ERROR("invalid state\n");
  1463. return -EINVAL;
  1464. }
  1465. *fb_ns = 0;
  1466. *fb_sec = 0;
  1467. *fb_sec_dir = 0;
  1468. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1469. if (IS_ERR_OR_NULL(pstate)) {
  1470. rc = PTR_ERR(pstate);
  1471. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1472. DRMID(state->crtc), DRMID(plane), rc);
  1473. return rc;
  1474. }
  1475. sde_pstate = to_sde_plane_state(pstate);
  1476. mode = sde_plane_get_property(sde_pstate,
  1477. PLANE_PROP_FB_TRANSLATION_MODE);
  1478. switch (mode) {
  1479. case SDE_DRM_FB_NON_SEC:
  1480. (*fb_ns)++;
  1481. break;
  1482. case SDE_DRM_FB_SEC:
  1483. (*fb_sec)++;
  1484. break;
  1485. case SDE_DRM_FB_SEC_DIR_TRANS:
  1486. (*fb_sec_dir)++;
  1487. break;
  1488. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1489. break;
  1490. default:
  1491. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1492. DRMID(plane), mode);
  1493. return -EINVAL;
  1494. }
  1495. }
  1496. return 0;
  1497. }
  1498. static void _sde_drm_fb_sec_dir_trans(
  1499. struct sde_kms_smmu_state_data *smmu_state, uint32_t secure_level,
  1500. struct sde_mdss_cfg *catalog, bool old_valid_fb, int *ops)
  1501. {
  1502. /* secure display usecase */
  1503. if ((smmu_state->state == ATTACHED)
  1504. && (secure_level == SDE_DRM_SEC_ONLY)) {
  1505. smmu_state->state = catalog->sui_ns_allowed ?
  1506. DETACH_SEC_REQ : DETACH_ALL_REQ;
  1507. smmu_state->secure_level = secure_level;
  1508. smmu_state->transition_type = PRE_COMMIT;
  1509. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1510. if (old_valid_fb)
  1511. *ops |= (SDE_KMS_OPS_WAIT_FOR_TX_DONE |
  1512. SDE_KMS_OPS_CLEANUP_PLANE_FB);
  1513. if (catalog->sui_misr_supported)
  1514. smmu_state->sui_misr_state =
  1515. SUI_MISR_ENABLE_REQ;
  1516. /* secure camera usecase */
  1517. } else if (smmu_state->state == ATTACHED) {
  1518. smmu_state->state = DETACH_SEC_REQ;
  1519. smmu_state->secure_level = secure_level;
  1520. smmu_state->transition_type = PRE_COMMIT;
  1521. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1522. }
  1523. }
  1524. static void _sde_drm_fb_transactions(
  1525. struct sde_kms_smmu_state_data *smmu_state,
  1526. struct sde_mdss_cfg *catalog, bool old_valid_fb, bool post_commit,
  1527. int *ops)
  1528. {
  1529. if (((smmu_state->state == DETACHED)
  1530. || (smmu_state->state == DETACH_ALL_REQ))
  1531. || ((smmu_state->secure_level == SDE_DRM_SEC_ONLY)
  1532. && ((smmu_state->state == DETACHED_SEC)
  1533. || (smmu_state->state == DETACH_SEC_REQ)))) {
  1534. smmu_state->state = catalog->sui_ns_allowed ?
  1535. ATTACH_SEC_REQ : ATTACH_ALL_REQ;
  1536. smmu_state->transition_type = post_commit ?
  1537. POST_COMMIT : PRE_COMMIT;
  1538. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1539. if (old_valid_fb)
  1540. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1541. if (catalog->sui_misr_supported)
  1542. smmu_state->sui_misr_state =
  1543. SUI_MISR_DISABLE_REQ;
  1544. } else if ((smmu_state->state == DETACHED_SEC)
  1545. || (smmu_state->state == DETACH_SEC_REQ)) {
  1546. smmu_state->state = ATTACH_SEC_REQ;
  1547. smmu_state->transition_type = post_commit ?
  1548. POST_COMMIT : PRE_COMMIT;
  1549. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1550. if (old_valid_fb)
  1551. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1552. }
  1553. }
  1554. /**
  1555. * sde_crtc_get_secure_transition_ops - determines the operations that
  1556. * need to be performed before transitioning to secure state
  1557. * This function should be called after swapping the new state
  1558. * @crtc: Pointer to drm crtc structure
  1559. * Returns the bitmask of operations need to be performed, -Error in
  1560. * case of error cases
  1561. */
  1562. int sde_crtc_get_secure_transition_ops(struct drm_crtc *crtc,
  1563. struct drm_crtc_state *old_crtc_state,
  1564. bool old_valid_fb)
  1565. {
  1566. struct drm_plane *plane;
  1567. struct drm_encoder *encoder;
  1568. struct sde_crtc *sde_crtc;
  1569. struct sde_kms *sde_kms;
  1570. struct sde_mdss_cfg *catalog;
  1571. struct sde_kms_smmu_state_data *smmu_state;
  1572. uint32_t translation_mode = 0, secure_level;
  1573. int ops = 0;
  1574. bool post_commit = false;
  1575. if (!crtc || !crtc->state) {
  1576. SDE_ERROR("invalid crtc\n");
  1577. return -EINVAL;
  1578. }
  1579. sde_kms = _sde_crtc_get_kms(crtc);
  1580. if (!sde_kms)
  1581. return -EINVAL;
  1582. smmu_state = &sde_kms->smmu_state;
  1583. smmu_state->prev_state = smmu_state->state;
  1584. smmu_state->prev_secure_level = smmu_state->secure_level;
  1585. sde_crtc = to_sde_crtc(crtc);
  1586. secure_level = sde_crtc_get_secure_level(crtc, crtc->state);
  1587. catalog = sde_kms->catalog;
  1588. /*
  1589. * SMMU operations need to be delayed in case of video mode panels
  1590. * when switching back to non_secure mode
  1591. */
  1592. drm_for_each_encoder_mask(encoder, crtc->dev,
  1593. crtc->state->encoder_mask) {
  1594. if (sde_encoder_is_dsi_display(encoder))
  1595. post_commit |= sde_encoder_check_curr_mode(encoder,
  1596. MSM_DISPLAY_VIDEO_MODE);
  1597. }
  1598. SDE_DEBUG("crtc%d: secure_level %d old_valid_fb %d post_commit %d\n",
  1599. DRMID(crtc), secure_level, old_valid_fb, post_commit);
  1600. SDE_EVT32_VERBOSE(DRMID(crtc), secure_level, smmu_state->state,
  1601. old_valid_fb, post_commit, SDE_EVTLOG_FUNC_ENTRY);
  1602. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1603. if (!plane->state)
  1604. continue;
  1605. translation_mode = sde_plane_get_property(
  1606. to_sde_plane_state(plane->state),
  1607. PLANE_PROP_FB_TRANSLATION_MODE);
  1608. if (translation_mode > SDE_DRM_FB_SEC_DIR_TRANS) {
  1609. SDE_ERROR("crtc%d: invalid translation_mode %d\n",
  1610. DRMID(crtc), translation_mode);
  1611. return -EINVAL;
  1612. }
  1613. /* we can break if we find sec_dir plane */
  1614. if (translation_mode == SDE_DRM_FB_SEC_DIR_TRANS)
  1615. break;
  1616. }
  1617. mutex_lock(&sde_kms->secure_transition_lock);
  1618. switch (translation_mode) {
  1619. case SDE_DRM_FB_SEC_DIR_TRANS:
  1620. _sde_drm_fb_sec_dir_trans(smmu_state, secure_level,
  1621. catalog, old_valid_fb, &ops);
  1622. break;
  1623. case SDE_DRM_FB_SEC:
  1624. case SDE_DRM_FB_NON_SEC:
  1625. _sde_drm_fb_transactions(smmu_state, catalog,
  1626. old_valid_fb, post_commit, &ops);
  1627. break;
  1628. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1629. ops = 0;
  1630. break;
  1631. default:
  1632. SDE_ERROR("crtc%d: invalid plane fb_mode %d\n",
  1633. DRMID(crtc), translation_mode);
  1634. ops = -EINVAL;
  1635. }
  1636. /* log only during actual transition times */
  1637. if (ops) {
  1638. SDE_DEBUG("crtc%d: state%d sec%d sec_lvl%d type%d ops%x\n",
  1639. DRMID(crtc), smmu_state->state,
  1640. secure_level, smmu_state->secure_level,
  1641. smmu_state->transition_type, ops);
  1642. SDE_EVT32(DRMID(crtc), secure_level, translation_mode,
  1643. smmu_state->state, smmu_state->transition_type,
  1644. smmu_state->secure_level, old_valid_fb,
  1645. post_commit, ops, SDE_EVTLOG_FUNC_EXIT);
  1646. }
  1647. mutex_unlock(&sde_kms->secure_transition_lock);
  1648. return ops;
  1649. }
  1650. /**
  1651. * _sde_crtc_setup_scaler3_lut - Set up scaler lut
  1652. * LUTs are configured only once during boot
  1653. * @sde_crtc: Pointer to sde crtc
  1654. * @cstate: Pointer to sde crtc state
  1655. */
  1656. static int _sde_crtc_set_dest_scaler_lut(struct sde_crtc *sde_crtc,
  1657. struct sde_crtc_state *cstate, uint32_t lut_idx)
  1658. {
  1659. struct sde_hw_scaler3_lut_cfg *cfg;
  1660. struct sde_kms *sde_kms;
  1661. u32 *lut_data = NULL;
  1662. size_t len = 0;
  1663. int ret = 0;
  1664. if (!sde_crtc || !cstate) {
  1665. SDE_ERROR("invalid args\n");
  1666. return -EINVAL;
  1667. }
  1668. sde_kms = _sde_crtc_get_kms(&sde_crtc->base);
  1669. if (!sde_kms)
  1670. return -EINVAL;
  1671. if (is_qseed3_rev_qseed3lite(sde_kms->catalog))
  1672. return 0;
  1673. lut_data = msm_property_get_blob(&sde_crtc->property_info,
  1674. &cstate->property_state, &len, lut_idx);
  1675. if (!lut_data || !len) {
  1676. SDE_DEBUG("%s: lut(%d): cleared: %pK, %zu\n", sde_crtc->name,
  1677. lut_idx, lut_data, len);
  1678. lut_data = NULL;
  1679. len = 0;
  1680. }
  1681. cfg = &cstate->scl3_lut_cfg;
  1682. switch (lut_idx) {
  1683. case CRTC_PROP_DEST_SCALER_LUT_ED:
  1684. cfg->dir_lut = lut_data;
  1685. cfg->dir_len = len;
  1686. break;
  1687. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  1688. cfg->cir_lut = lut_data;
  1689. cfg->cir_len = len;
  1690. break;
  1691. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  1692. cfg->sep_lut = lut_data;
  1693. cfg->sep_len = len;
  1694. break;
  1695. default:
  1696. ret = -EINVAL;
  1697. SDE_ERROR("%s:invalid LUT idx(%d)\n", sde_crtc->name, lut_idx);
  1698. SDE_EVT32(DRMID(&sde_crtc->base), lut_idx, SDE_EVTLOG_ERROR);
  1699. break;
  1700. }
  1701. cfg->is_configured = cfg->dir_lut && cfg->cir_lut && cfg->sep_lut;
  1702. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), ret, lut_idx, len,
  1703. cfg->is_configured);
  1704. return ret;
  1705. }
  1706. void sde_crtc_timeline_status(struct drm_crtc *crtc)
  1707. {
  1708. struct sde_crtc *sde_crtc;
  1709. if (!crtc) {
  1710. SDE_ERROR("invalid crtc\n");
  1711. return;
  1712. }
  1713. sde_crtc = to_sde_crtc(crtc);
  1714. sde_fence_timeline_status(sde_crtc->output_fence, &crtc->base);
  1715. }
  1716. static int _sde_validate_hw_resources(struct sde_crtc *sde_crtc)
  1717. {
  1718. int i;
  1719. /**
  1720. * Check if sufficient hw resources are
  1721. * available as per target caps & topology
  1722. */
  1723. if (!sde_crtc) {
  1724. SDE_ERROR("invalid argument\n");
  1725. return -EINVAL;
  1726. }
  1727. if (!sde_crtc->num_mixers ||
  1728. sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1729. SDE_ERROR("%s: invalid number mixers: %d\n",
  1730. sde_crtc->name, sde_crtc->num_mixers);
  1731. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1732. SDE_EVTLOG_ERROR);
  1733. return -EINVAL;
  1734. }
  1735. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1736. if (!sde_crtc->mixers[i].hw_lm || !sde_crtc->mixers[i].hw_ctl
  1737. || !sde_crtc->mixers[i].hw_ds) {
  1738. SDE_ERROR("%s:insufficient resources for mixer(%d)\n",
  1739. sde_crtc->name, i);
  1740. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1741. i, sde_crtc->mixers[i].hw_lm,
  1742. sde_crtc->mixers[i].hw_ctl,
  1743. sde_crtc->mixers[i].hw_ds, SDE_EVTLOG_ERROR);
  1744. return -EINVAL;
  1745. }
  1746. }
  1747. return 0;
  1748. }
  1749. /**
  1750. * _sde_crtc_dest_scaler_setup - Set up dest scaler block
  1751. * @crtc: Pointer to drm crtc
  1752. */
  1753. static void _sde_crtc_dest_scaler_setup(struct drm_crtc *crtc)
  1754. {
  1755. struct sde_crtc *sde_crtc;
  1756. struct sde_crtc_state *cstate;
  1757. struct sde_hw_mixer *hw_lm;
  1758. struct sde_hw_ctl *hw_ctl;
  1759. struct sde_hw_ds *hw_ds;
  1760. struct sde_hw_ds_cfg *cfg;
  1761. struct sde_kms *kms;
  1762. u32 op_mode = 0;
  1763. u32 lm_idx = 0, num_mixers = 0;
  1764. int i, count = 0;
  1765. if (!crtc)
  1766. return;
  1767. sde_crtc = to_sde_crtc(crtc);
  1768. cstate = to_sde_crtc_state(crtc->state);
  1769. kms = _sde_crtc_get_kms(crtc);
  1770. num_mixers = sde_crtc->num_mixers;
  1771. count = cstate->num_ds;
  1772. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1773. SDE_EVT32(DRMID(crtc), num_mixers, count, cstate->dirty[0],
  1774. cstate->num_ds_enabled);
  1775. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  1776. SDE_DEBUG("no change in settings, skip commit\n");
  1777. } else if (!kms || !kms->catalog) {
  1778. SDE_ERROR("crtc%d:invalid parameters\n", crtc->base.id);
  1779. } else if (!kms->catalog->mdp[0].has_dest_scaler) {
  1780. SDE_DEBUG("dest scaler feature not supported\n");
  1781. } else if (_sde_validate_hw_resources(sde_crtc)) {
  1782. //do nothing
  1783. } else if ((!cstate->scl3_lut_cfg.is_configured) &&
  1784. (!is_qseed3_rev_qseed3lite(kms->catalog))) {
  1785. SDE_ERROR("crtc%d:no LUT data available\n", crtc->base.id);
  1786. } else {
  1787. for (i = 0; i < count; i++) {
  1788. cfg = &cstate->ds_cfg[i];
  1789. if (!cfg->flags)
  1790. continue;
  1791. lm_idx = cfg->idx;
  1792. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1793. hw_ctl = sde_crtc->mixers[lm_idx].hw_ctl;
  1794. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  1795. /* Setup op mode - Dual/single */
  1796. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  1797. op_mode |= BIT(hw_ds->idx - DS_0);
  1798. if ((i == count-1) && hw_ds->ops.setup_opmode) {
  1799. op_mode |= (cstate->num_ds_enabled ==
  1800. CRTC_DUAL_MIXERS_ONLY) ?
  1801. SDE_DS_OP_MODE_DUAL : 0;
  1802. hw_ds->ops.setup_opmode(hw_ds, op_mode);
  1803. SDE_EVT32_VERBOSE(DRMID(crtc), op_mode);
  1804. }
  1805. /* Setup scaler */
  1806. if ((cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE) ||
  1807. (cfg->flags &
  1808. SDE_DRM_DESTSCALER_ENHANCER_UPDATE)) {
  1809. if (hw_ds->ops.setup_scaler)
  1810. hw_ds->ops.setup_scaler(hw_ds,
  1811. &cfg->scl3_cfg,
  1812. &cstate->scl3_lut_cfg);
  1813. }
  1814. /*
  1815. * Dest scaler shares the flush bit of the LM in control
  1816. */
  1817. if (hw_ctl && hw_ctl->ops.update_bitmask_mixer)
  1818. hw_ctl->ops.update_bitmask_mixer(
  1819. hw_ctl, hw_lm->idx, 1);
  1820. }
  1821. sde_cp_mode_switch_prop_dirty(crtc);
  1822. }
  1823. }
  1824. static void sde_crtc_frame_event_cb(void *data, u32 event)
  1825. {
  1826. struct drm_crtc *crtc = (struct drm_crtc *)data;
  1827. struct sde_crtc *sde_crtc;
  1828. struct msm_drm_private *priv;
  1829. struct sde_crtc_frame_event *fevent;
  1830. struct sde_kms_frame_event_cb_data *cb_data;
  1831. struct drm_plane *plane;
  1832. u32 ubwc_error;
  1833. unsigned long flags;
  1834. u32 crtc_id;
  1835. cb_data = (struct sde_kms_frame_event_cb_data *)data;
  1836. if (!data) {
  1837. SDE_ERROR("invalid parameters\n");
  1838. return;
  1839. }
  1840. crtc = cb_data->crtc;
  1841. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  1842. SDE_ERROR("invalid parameters\n");
  1843. return;
  1844. }
  1845. sde_crtc = to_sde_crtc(crtc);
  1846. priv = crtc->dev->dev_private;
  1847. crtc_id = drm_crtc_index(crtc);
  1848. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1849. SDE_EVT32_VERBOSE(DRMID(crtc), event);
  1850. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  1851. fevent = list_first_entry_or_null(&sde_crtc->frame_event_list,
  1852. struct sde_crtc_frame_event, list);
  1853. if (fevent)
  1854. list_del_init(&fevent->list);
  1855. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  1856. if (!fevent) {
  1857. SDE_ERROR("crtc%d event %d overflow\n",
  1858. crtc->base.id, event);
  1859. SDE_EVT32(DRMID(crtc), event);
  1860. return;
  1861. }
  1862. /* log and clear plane ubwc errors if any */
  1863. if (event & (SDE_ENCODER_FRAME_EVENT_ERROR
  1864. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  1865. | SDE_ENCODER_FRAME_EVENT_DONE)) {
  1866. drm_for_each_plane_mask(plane, crtc->dev,
  1867. sde_crtc->plane_mask_old) {
  1868. ubwc_error = sde_plane_get_ubwc_error(plane);
  1869. if (ubwc_error) {
  1870. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1871. ubwc_error, SDE_EVTLOG_ERROR);
  1872. SDE_DEBUG("crtc%d plane %d ubwc_error %d\n",
  1873. DRMID(crtc), DRMID(plane),
  1874. ubwc_error);
  1875. sde_plane_clear_ubwc_error(plane);
  1876. }
  1877. }
  1878. }
  1879. fevent->event = event;
  1880. fevent->crtc = crtc;
  1881. fevent->connector = cb_data->connector;
  1882. fevent->ts = ktime_get();
  1883. kthread_queue_work(&priv->event_thread[crtc_id].worker, &fevent->work);
  1884. }
  1885. void sde_crtc_prepare_commit(struct drm_crtc *crtc,
  1886. struct drm_crtc_state *old_state)
  1887. {
  1888. struct drm_device *dev;
  1889. struct sde_crtc *sde_crtc;
  1890. struct sde_crtc_state *cstate;
  1891. struct drm_connector *conn;
  1892. struct drm_encoder *encoder;
  1893. struct drm_connector_list_iter conn_iter;
  1894. if (!crtc || !crtc->state) {
  1895. SDE_ERROR("invalid crtc\n");
  1896. return;
  1897. }
  1898. dev = crtc->dev;
  1899. sde_crtc = to_sde_crtc(crtc);
  1900. cstate = to_sde_crtc_state(crtc->state);
  1901. SDE_EVT32_VERBOSE(DRMID(crtc));
  1902. SDE_ATRACE_BEGIN("sde_crtc_prepare_commit");
  1903. /* identify connectors attached to this crtc */
  1904. cstate->num_connectors = 0;
  1905. drm_connector_list_iter_begin(dev, &conn_iter);
  1906. drm_for_each_connector_iter(conn, &conn_iter)
  1907. if (conn->state && conn->state->crtc == crtc &&
  1908. cstate->num_connectors < MAX_CONNECTORS) {
  1909. encoder = conn->state->best_encoder;
  1910. if (encoder)
  1911. sde_encoder_register_frame_event_callback(
  1912. encoder,
  1913. sde_crtc_frame_event_cb,
  1914. crtc);
  1915. cstate->connectors[cstate->num_connectors++] = conn;
  1916. sde_connector_prepare_fence(conn);
  1917. }
  1918. drm_connector_list_iter_end(&conn_iter);
  1919. /* prepare main output fence */
  1920. sde_fence_prepare(sde_crtc->output_fence);
  1921. SDE_ATRACE_END("sde_crtc_prepare_commit");
  1922. }
  1923. /**
  1924. * sde_crtc_complete_flip - signal pending page_flip events
  1925. * Any pending vblank events are added to the vblank_event_list
  1926. * so that the next vblank interrupt shall signal them.
  1927. * However PAGE_FLIP events are not handled through the vblank_event_list.
  1928. * This API signals any pending PAGE_FLIP events requested through
  1929. * DRM_IOCTL_MODE_PAGE_FLIP and are cached in the sde_crtc->event.
  1930. * if file!=NULL, this is preclose potential cancel-flip path
  1931. * @crtc: Pointer to drm crtc structure
  1932. * @file: Pointer to drm file
  1933. */
  1934. void sde_crtc_complete_flip(struct drm_crtc *crtc,
  1935. struct drm_file *file)
  1936. {
  1937. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1938. struct drm_device *dev = crtc->dev;
  1939. struct drm_pending_vblank_event *event;
  1940. unsigned long flags;
  1941. spin_lock_irqsave(&dev->event_lock, flags);
  1942. event = sde_crtc->event;
  1943. if (!event)
  1944. goto end;
  1945. /*
  1946. * if regular vblank case (!file) or if cancel-flip from
  1947. * preclose on file that requested flip, then send the
  1948. * event:
  1949. */
  1950. if (!file || (event->base.file_priv == file)) {
  1951. sde_crtc->event = NULL;
  1952. DRM_DEBUG_VBL("%s: send event: %pK\n",
  1953. sde_crtc->name, event);
  1954. SDE_EVT32_VERBOSE(DRMID(crtc));
  1955. drm_crtc_send_vblank_event(crtc, event);
  1956. }
  1957. end:
  1958. spin_unlock_irqrestore(&dev->event_lock, flags);
  1959. }
  1960. enum sde_intf_mode sde_crtc_get_intf_mode(struct drm_crtc *crtc,
  1961. struct drm_crtc_state *cstate)
  1962. {
  1963. struct drm_encoder *encoder;
  1964. if (!crtc || !crtc->dev || !cstate) {
  1965. SDE_ERROR("invalid crtc\n");
  1966. return INTF_MODE_NONE;
  1967. }
  1968. drm_for_each_encoder_mask(encoder, crtc->dev,
  1969. cstate->encoder_mask) {
  1970. /* continue if copy encoder is encountered */
  1971. if (sde_encoder_in_clone_mode(encoder))
  1972. continue;
  1973. return sde_encoder_get_intf_mode(encoder);
  1974. }
  1975. return INTF_MODE_NONE;
  1976. }
  1977. u32 sde_crtc_get_fps_mode(struct drm_crtc *crtc)
  1978. {
  1979. struct drm_encoder *encoder;
  1980. if (!crtc || !crtc->dev) {
  1981. SDE_ERROR("invalid crtc\n");
  1982. return INTF_MODE_NONE;
  1983. }
  1984. drm_for_each_encoder(encoder, crtc->dev)
  1985. if ((encoder->crtc == crtc)
  1986. && !sde_encoder_in_cont_splash(encoder))
  1987. return sde_encoder_get_fps(encoder);
  1988. return 0;
  1989. }
  1990. static void sde_crtc_vblank_cb(void *data)
  1991. {
  1992. struct drm_crtc *crtc = (struct drm_crtc *)data;
  1993. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1994. /* keep statistics on vblank callback - with auto reset via debugfs */
  1995. if (ktime_compare(sde_crtc->vblank_cb_time, ktime_set(0, 0)) == 0)
  1996. sde_crtc->vblank_cb_time = ktime_get();
  1997. else
  1998. sde_crtc->vblank_cb_count++;
  1999. sde_crtc->vblank_last_cb_time = ktime_get();
  2000. sysfs_notify_dirent(sde_crtc->vsync_event_sf);
  2001. drm_crtc_handle_vblank(crtc);
  2002. DRM_DEBUG_VBL("crtc%d\n", crtc->base.id);
  2003. SDE_EVT32_VERBOSE(DRMID(crtc));
  2004. }
  2005. static void _sde_crtc_retire_event(struct drm_connector *connector,
  2006. ktime_t ts, enum sde_fence_event fence_event)
  2007. {
  2008. if (!connector) {
  2009. SDE_ERROR("invalid param\n");
  2010. return;
  2011. }
  2012. SDE_ATRACE_BEGIN("signal_retire_fence");
  2013. sde_connector_complete_commit(connector, ts, fence_event);
  2014. SDE_ATRACE_END("signal_retire_fence");
  2015. }
  2016. static void sde_crtc_frame_event_work(struct kthread_work *work)
  2017. {
  2018. struct msm_drm_private *priv;
  2019. struct sde_crtc_frame_event *fevent;
  2020. struct drm_crtc *crtc;
  2021. struct sde_crtc *sde_crtc;
  2022. struct sde_kms *sde_kms;
  2023. unsigned long flags;
  2024. bool in_clone_mode = false;
  2025. if (!work) {
  2026. SDE_ERROR("invalid work handle\n");
  2027. return;
  2028. }
  2029. fevent = container_of(work, struct sde_crtc_frame_event, work);
  2030. if (!fevent->crtc || !fevent->crtc->state) {
  2031. SDE_ERROR("invalid crtc\n");
  2032. return;
  2033. }
  2034. crtc = fevent->crtc;
  2035. sde_crtc = to_sde_crtc(crtc);
  2036. sde_kms = _sde_crtc_get_kms(crtc);
  2037. if (!sde_kms) {
  2038. SDE_ERROR("invalid kms handle\n");
  2039. return;
  2040. }
  2041. priv = sde_kms->dev->dev_private;
  2042. SDE_ATRACE_BEGIN("crtc_frame_event");
  2043. SDE_DEBUG("crtc%d event:%u ts:%lld\n", crtc->base.id, fevent->event,
  2044. ktime_to_ns(fevent->ts));
  2045. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event, SDE_EVTLOG_FUNC_ENTRY);
  2046. in_clone_mode = (fevent->event & SDE_ENCODER_FRAME_EVENT_CWB_DONE) ?
  2047. true : false;
  2048. if (!in_clone_mode && (fevent->event & (SDE_ENCODER_FRAME_EVENT_ERROR
  2049. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  2050. | SDE_ENCODER_FRAME_EVENT_DONE))) {
  2051. if (atomic_read(&sde_crtc->frame_pending) < 1) {
  2052. /* this should not happen */
  2053. SDE_ERROR("crtc%d ts:%lld invalid frame_pending:%d\n",
  2054. crtc->base.id,
  2055. ktime_to_ns(fevent->ts),
  2056. atomic_read(&sde_crtc->frame_pending));
  2057. SDE_EVT32(DRMID(crtc), fevent->event,
  2058. SDE_EVTLOG_FUNC_CASE1);
  2059. } else if (atomic_dec_return(&sde_crtc->frame_pending) == 0) {
  2060. /* release bandwidth and other resources */
  2061. SDE_DEBUG("crtc%d ts:%lld last pending\n",
  2062. crtc->base.id,
  2063. ktime_to_ns(fevent->ts));
  2064. SDE_EVT32(DRMID(crtc), fevent->event,
  2065. SDE_EVTLOG_FUNC_CASE2);
  2066. sde_core_perf_crtc_release_bw(crtc);
  2067. } else {
  2068. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event,
  2069. SDE_EVTLOG_FUNC_CASE3);
  2070. }
  2071. }
  2072. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE) {
  2073. SDE_ATRACE_BEGIN("signal_release_fence");
  2074. sde_fence_signal(sde_crtc->output_fence, fevent->ts,
  2075. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2076. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2077. SDE_ATRACE_END("signal_release_fence");
  2078. }
  2079. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  2080. /* this api should be called without spin_lock */
  2081. _sde_crtc_retire_event(fevent->connector, fevent->ts,
  2082. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2083. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2084. if (fevent->event & SDE_ENCODER_FRAME_EVENT_PANEL_DEAD)
  2085. SDE_ERROR("crtc%d ts:%lld received panel dead event\n",
  2086. crtc->base.id, ktime_to_ns(fevent->ts));
  2087. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  2088. list_add_tail(&fevent->list, &sde_crtc->frame_event_list);
  2089. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  2090. SDE_ATRACE_END("crtc_frame_event");
  2091. }
  2092. void sde_crtc_complete_commit(struct drm_crtc *crtc,
  2093. struct drm_crtc_state *old_state)
  2094. {
  2095. struct sde_crtc *sde_crtc;
  2096. if (!crtc || !crtc->state) {
  2097. SDE_ERROR("invalid crtc\n");
  2098. return;
  2099. }
  2100. sde_crtc = to_sde_crtc(crtc);
  2101. SDE_EVT32_VERBOSE(DRMID(crtc));
  2102. sde_core_perf_crtc_update(crtc, 0, false);
  2103. }
  2104. /**
  2105. * _sde_crtc_set_input_fence_timeout - update ns version of in fence timeout
  2106. * @cstate: Pointer to sde crtc state
  2107. */
  2108. static void _sde_crtc_set_input_fence_timeout(struct sde_crtc_state *cstate)
  2109. {
  2110. if (!cstate) {
  2111. SDE_ERROR("invalid cstate\n");
  2112. return;
  2113. }
  2114. cstate->input_fence_timeout_ns =
  2115. sde_crtc_get_property(cstate, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  2116. cstate->input_fence_timeout_ns *= NSEC_PER_MSEC;
  2117. }
  2118. /**
  2119. * _sde_crtc_clear_dim_layers_v1 - clear all dim layer settings
  2120. * @cstate: Pointer to sde crtc state
  2121. */
  2122. static void _sde_crtc_clear_dim_layers_v1(struct sde_crtc_state *cstate)
  2123. {
  2124. u32 i;
  2125. if (!cstate)
  2126. return;
  2127. for (i = 0; i < cstate->num_dim_layers; i++)
  2128. memset(&cstate->dim_layer[i], 0, sizeof(cstate->dim_layer[i]));
  2129. cstate->num_dim_layers = 0;
  2130. }
  2131. /**
  2132. * _sde_crtc_set_dim_layer_v1 - copy dim layer settings from userspace
  2133. * @cstate: Pointer to sde crtc state
  2134. * @user_ptr: User ptr for sde_drm_dim_layer_v1 struct
  2135. */
  2136. static void _sde_crtc_set_dim_layer_v1(struct drm_crtc *crtc,
  2137. struct sde_crtc_state *cstate, void __user *usr_ptr)
  2138. {
  2139. struct sde_drm_dim_layer_v1 dim_layer_v1;
  2140. struct sde_drm_dim_layer_cfg *user_cfg;
  2141. struct sde_hw_dim_layer *dim_layer;
  2142. u32 count, i;
  2143. struct sde_kms *kms;
  2144. if (!crtc || !cstate) {
  2145. SDE_ERROR("invalid crtc or cstate\n");
  2146. return;
  2147. }
  2148. dim_layer = cstate->dim_layer;
  2149. if (!usr_ptr) {
  2150. /* usr_ptr is null when setting the default property value */
  2151. _sde_crtc_clear_dim_layers_v1(cstate);
  2152. SDE_DEBUG("dim_layer data removed\n");
  2153. goto clear;
  2154. }
  2155. kms = _sde_crtc_get_kms(crtc);
  2156. if (!kms || !kms->catalog) {
  2157. SDE_ERROR("invalid kms\n");
  2158. return;
  2159. }
  2160. if (copy_from_user(&dim_layer_v1, usr_ptr, sizeof(dim_layer_v1))) {
  2161. SDE_ERROR("failed to copy dim_layer data\n");
  2162. return;
  2163. }
  2164. count = dim_layer_v1.num_layers;
  2165. if (count > SDE_MAX_DIM_LAYERS) {
  2166. SDE_ERROR("invalid number of dim_layers:%d", count);
  2167. return;
  2168. }
  2169. /* populate from user space */
  2170. cstate->num_dim_layers = count;
  2171. for (i = 0; i < count; i++) {
  2172. user_cfg = &dim_layer_v1.layer_cfg[i];
  2173. dim_layer[i].flags = user_cfg->flags;
  2174. dim_layer[i].stage = (kms->catalog->has_base_layer) ?
  2175. user_cfg->stage : user_cfg->stage +
  2176. SDE_STAGE_0;
  2177. dim_layer[i].rect.x = user_cfg->rect.x1;
  2178. dim_layer[i].rect.y = user_cfg->rect.y1;
  2179. dim_layer[i].rect.w = user_cfg->rect.x2 - user_cfg->rect.x1;
  2180. dim_layer[i].rect.h = user_cfg->rect.y2 - user_cfg->rect.y1;
  2181. dim_layer[i].color_fill = (struct sde_mdss_color) {
  2182. user_cfg->color_fill.color_0,
  2183. user_cfg->color_fill.color_1,
  2184. user_cfg->color_fill.color_2,
  2185. user_cfg->color_fill.color_3,
  2186. };
  2187. SDE_DEBUG("dim_layer[%d] - flags:%d, stage:%d\n",
  2188. i, dim_layer[i].flags, dim_layer[i].stage);
  2189. SDE_DEBUG(" rect:{%d,%d,%d,%d}, color:{%d,%d,%d,%d}\n",
  2190. dim_layer[i].rect.x, dim_layer[i].rect.y,
  2191. dim_layer[i].rect.w, dim_layer[i].rect.h,
  2192. dim_layer[i].color_fill.color_0,
  2193. dim_layer[i].color_fill.color_1,
  2194. dim_layer[i].color_fill.color_2,
  2195. dim_layer[i].color_fill.color_3);
  2196. }
  2197. clear:
  2198. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  2199. }
  2200. /**
  2201. * _sde_crtc_set_dest_scaler - copy dest scaler settings from userspace
  2202. * @sde_crtc : Pointer to sde crtc
  2203. * @cstate : Pointer to sde crtc state
  2204. * @usr_ptr: User ptr for sde_drm_dest_scaler_data struct
  2205. */
  2206. static int _sde_crtc_set_dest_scaler(struct sde_crtc *sde_crtc,
  2207. struct sde_crtc_state *cstate,
  2208. void __user *usr_ptr)
  2209. {
  2210. struct sde_drm_dest_scaler_data ds_data;
  2211. struct sde_drm_dest_scaler_cfg *ds_cfg_usr;
  2212. struct sde_drm_scaler_v2 scaler_v2;
  2213. void __user *scaler_v2_usr;
  2214. int i, count;
  2215. if (!sde_crtc || !cstate) {
  2216. SDE_ERROR("invalid sde_crtc/state\n");
  2217. return -EINVAL;
  2218. }
  2219. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  2220. if (!usr_ptr) {
  2221. SDE_DEBUG("ds data removed\n");
  2222. return 0;
  2223. }
  2224. if (copy_from_user(&ds_data, usr_ptr, sizeof(ds_data))) {
  2225. SDE_ERROR("%s:failed to copy dest scaler data from user\n",
  2226. sde_crtc->name);
  2227. return -EINVAL;
  2228. }
  2229. count = ds_data.num_dest_scaler;
  2230. if (!count) {
  2231. SDE_DEBUG("no ds data available\n");
  2232. return 0;
  2233. }
  2234. if (count > SDE_MAX_DS_COUNT) {
  2235. SDE_ERROR("%s: invalid config: num_ds(%d) max(%d)\n",
  2236. sde_crtc->name, count, SDE_MAX_DS_COUNT);
  2237. SDE_EVT32(DRMID(&sde_crtc->base), count, SDE_EVTLOG_ERROR);
  2238. return -EINVAL;
  2239. }
  2240. /* Populate from user space */
  2241. for (i = 0; i < count; i++) {
  2242. ds_cfg_usr = &ds_data.ds_cfg[i];
  2243. cstate->ds_cfg[i].idx = ds_cfg_usr->index;
  2244. cstate->ds_cfg[i].flags = ds_cfg_usr->flags;
  2245. cstate->ds_cfg[i].lm_width = ds_cfg_usr->lm_width;
  2246. cstate->ds_cfg[i].lm_height = ds_cfg_usr->lm_height;
  2247. memset(&scaler_v2, 0, sizeof(scaler_v2));
  2248. if (ds_cfg_usr->scaler_cfg) {
  2249. scaler_v2_usr =
  2250. (void __user *)((uintptr_t)ds_cfg_usr->scaler_cfg);
  2251. if (copy_from_user(&scaler_v2, scaler_v2_usr,
  2252. sizeof(scaler_v2))) {
  2253. SDE_ERROR("%s:scaler: copy from user failed\n",
  2254. sde_crtc->name);
  2255. return -EINVAL;
  2256. }
  2257. }
  2258. sde_set_scaler_v2(&cstate->ds_cfg[i].scl3_cfg, &scaler_v2);
  2259. SDE_DEBUG("en(%d)dir(%d)de(%d) src(%dx%d) dst(%dx%d)\n",
  2260. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2261. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2262. scaler_v2.dst_width, scaler_v2.dst_height);
  2263. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base),
  2264. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2265. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2266. scaler_v2.dst_width, scaler_v2.dst_height);
  2267. SDE_DEBUG("ds cfg[%d]-ndx(%d) flags(%d) lm(%dx%d)\n",
  2268. i, ds_cfg_usr->index, ds_cfg_usr->flags,
  2269. ds_cfg_usr->lm_width, ds_cfg_usr->lm_height);
  2270. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), i, ds_cfg_usr->index,
  2271. ds_cfg_usr->flags, ds_cfg_usr->lm_width,
  2272. ds_cfg_usr->lm_height);
  2273. }
  2274. cstate->num_ds = count;
  2275. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2276. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), count);
  2277. return 0;
  2278. }
  2279. static int _sde_crtc_check_dest_scaler_lm(struct drm_crtc *crtc,
  2280. struct drm_display_mode *mode, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2281. u32 prev_lm_width, u32 prev_lm_height)
  2282. {
  2283. if (cfg->lm_width > hdisplay || cfg->lm_height > mode->vdisplay
  2284. || !cfg->lm_width || !cfg->lm_height) {
  2285. SDE_ERROR("crtc%d: lm size[%d,%d] display [%d,%d]\n",
  2286. crtc->base.id, cfg->lm_width, cfg->lm_height,
  2287. hdisplay, mode->vdisplay);
  2288. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2289. hdisplay, mode->vdisplay, SDE_EVTLOG_ERROR);
  2290. return -E2BIG;
  2291. }
  2292. if (!prev_lm_width && !prev_lm_height) {
  2293. prev_lm_width = cfg->lm_width;
  2294. prev_lm_height = cfg->lm_height;
  2295. } else {
  2296. if (cfg->lm_width != prev_lm_width ||
  2297. cfg->lm_height != prev_lm_height) {
  2298. SDE_ERROR("crtc%d:lm left[%d,%d]right[%d %d]\n",
  2299. crtc->base.id, cfg->lm_width,
  2300. cfg->lm_height, prev_lm_width,
  2301. prev_lm_height);
  2302. SDE_EVT32(DRMID(crtc), cfg->lm_width,
  2303. cfg->lm_height, prev_lm_width,
  2304. prev_lm_height, SDE_EVTLOG_ERROR);
  2305. return -EINVAL;
  2306. }
  2307. }
  2308. return 0;
  2309. }
  2310. static int _sde_crtc_check_dest_scaler_cfg(struct drm_crtc *crtc,
  2311. struct sde_crtc *sde_crtc, struct drm_display_mode *mode,
  2312. struct sde_hw_ds *hw_ds, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2313. u32 max_in_width, u32 max_out_width)
  2314. {
  2315. if (cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE ||
  2316. cfg->flags & SDE_DRM_DESTSCALER_ENHANCER_UPDATE) {
  2317. /**
  2318. * Scaler src and dst width shouldn't exceed the maximum
  2319. * width limitation. Also, if there is no partial update
  2320. * dst width and height must match display resolution.
  2321. */
  2322. if (cfg->scl3_cfg.src_width[0] > max_in_width ||
  2323. cfg->scl3_cfg.dst_width > max_out_width ||
  2324. !cfg->scl3_cfg.src_width[0] ||
  2325. !cfg->scl3_cfg.dst_width ||
  2326. (!(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE)
  2327. && (cfg->scl3_cfg.dst_width != hdisplay ||
  2328. cfg->scl3_cfg.dst_height != mode->vdisplay))) {
  2329. SDE_ERROR("crtc%d: ", crtc->base.id);
  2330. SDE_ERROR("src_w(%d) dst(%dx%d) display(%dx%d)",
  2331. cfg->scl3_cfg.src_width[0],
  2332. cfg->scl3_cfg.dst_width,
  2333. cfg->scl3_cfg.dst_height,
  2334. hdisplay, mode->vdisplay);
  2335. SDE_ERROR("num_mixers(%d) flags(%d) ds-%d:\n",
  2336. sde_crtc->num_mixers, cfg->flags,
  2337. hw_ds->idx - DS_0);
  2338. SDE_ERROR("scale_en = %d, DE_en =%d\n",
  2339. cfg->scl3_cfg.enable,
  2340. cfg->scl3_cfg.de.enable);
  2341. SDE_EVT32(DRMID(crtc), cfg->scl3_cfg.enable,
  2342. cfg->scl3_cfg.de.enable, cfg->flags,
  2343. max_in_width, max_out_width,
  2344. cfg->scl3_cfg.src_width[0],
  2345. cfg->scl3_cfg.dst_width,
  2346. cfg->scl3_cfg.dst_height, hdisplay,
  2347. mode->vdisplay, sde_crtc->num_mixers,
  2348. SDE_EVTLOG_ERROR);
  2349. cfg->flags &=
  2350. ~SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2351. cfg->flags &=
  2352. ~SDE_DRM_DESTSCALER_ENHANCER_UPDATE;
  2353. return -EINVAL;
  2354. }
  2355. }
  2356. return 0;
  2357. }
  2358. static int _sde_crtc_check_dest_scaler_validate_ds(struct drm_crtc *crtc,
  2359. struct sde_crtc *sde_crtc, struct sde_crtc_state *cstate,
  2360. struct drm_display_mode *mode, struct sde_hw_ds *hw_ds,
  2361. struct sde_hw_ds_cfg *cfg, u32 hdisplay, u32 *num_ds_enable,
  2362. u32 prev_lm_width, u32 prev_lm_height, u32 max_in_width,
  2363. u32 max_out_width)
  2364. {
  2365. int i, ret;
  2366. u32 lm_idx;
  2367. for (i = 0; i < cstate->num_ds; i++) {
  2368. cfg = &cstate->ds_cfg[i];
  2369. lm_idx = cfg->idx;
  2370. /**
  2371. * Validate against topology
  2372. * No of dest scalers should match the num of mixers
  2373. * unless it is partial update left only/right only use case
  2374. */
  2375. if (lm_idx >= sde_crtc->num_mixers || (i != lm_idx &&
  2376. !(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2377. SDE_ERROR("crtc%d: ds_cfg id(%d):idx(%d), flags(%d)\n",
  2378. crtc->base.id, i, lm_idx, cfg->flags);
  2379. SDE_EVT32(DRMID(crtc), i, lm_idx, cfg->flags,
  2380. SDE_EVTLOG_ERROR);
  2381. return -EINVAL;
  2382. }
  2383. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2384. if (!max_in_width && !max_out_width) {
  2385. max_in_width = hw_ds->scl->top->maxinputwidth;
  2386. max_out_width = hw_ds->scl->top->maxoutputwidth;
  2387. if (cstate->num_ds == CRTC_DUAL_MIXERS_ONLY)
  2388. max_in_width -= SDE_DS_OVERFETCH_SIZE;
  2389. SDE_DEBUG("max DS width [%d,%d] for num_ds = %d\n",
  2390. max_in_width, max_out_width, cstate->num_ds);
  2391. }
  2392. /* Check LM width and height */
  2393. ret = _sde_crtc_check_dest_scaler_lm(crtc, mode, cfg, hdisplay,
  2394. prev_lm_width, prev_lm_height);
  2395. if (ret)
  2396. return ret;
  2397. /* Check scaler data */
  2398. ret = _sde_crtc_check_dest_scaler_cfg(crtc, sde_crtc, mode,
  2399. hw_ds, cfg, hdisplay,
  2400. max_in_width, max_out_width);
  2401. if (ret)
  2402. return ret;
  2403. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2404. (*num_ds_enable)++;
  2405. SDE_DEBUG("ds[%d]: flags[0x%X]\n",
  2406. hw_ds->idx - DS_0, cfg->flags);
  2407. SDE_EVT32_VERBOSE(DRMID(crtc), hw_ds->idx - DS_0, cfg->flags);
  2408. }
  2409. return 0;
  2410. }
  2411. static void _sde_crtc_check_dest_scaler_data_disable(struct drm_crtc *crtc,
  2412. struct sde_crtc_state *cstate, struct sde_hw_ds_cfg *cfg,
  2413. u32 num_ds_enable)
  2414. {
  2415. int i;
  2416. SDE_DEBUG("dest scaler status : %d -> %d\n",
  2417. cstate->num_ds_enabled, num_ds_enable);
  2418. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->num_ds_enabled, num_ds_enable,
  2419. cstate->num_ds, cstate->dirty[0]);
  2420. if (cstate->num_ds_enabled != num_ds_enable) {
  2421. /* Disabling destination scaler */
  2422. if (!num_ds_enable) {
  2423. for (i = 0; i < cstate->num_ds; i++) {
  2424. cfg = &cstate->ds_cfg[i];
  2425. cfg->idx = i;
  2426. /* Update scaler settings in disable case */
  2427. cfg->flags = SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2428. cfg->scl3_cfg.enable = 0;
  2429. cfg->scl3_cfg.de.enable = 0;
  2430. }
  2431. }
  2432. cstate->num_ds_enabled = num_ds_enable;
  2433. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2434. } else {
  2435. if (!cstate->num_ds_enabled)
  2436. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2437. }
  2438. }
  2439. /**
  2440. * _sde_crtc_check_dest_scaler_data - validate the dest scaler data
  2441. * @crtc : Pointer to drm crtc
  2442. * @state : Pointer to drm crtc state
  2443. */
  2444. static int _sde_crtc_check_dest_scaler_data(struct drm_crtc *crtc,
  2445. struct drm_crtc_state *state)
  2446. {
  2447. struct sde_crtc *sde_crtc;
  2448. struct sde_crtc_state *cstate;
  2449. struct drm_display_mode *mode;
  2450. struct sde_kms *kms;
  2451. struct sde_hw_ds *hw_ds = NULL;
  2452. struct sde_hw_ds_cfg *cfg = NULL;
  2453. u32 ret = 0;
  2454. u32 num_ds_enable = 0, hdisplay = 0;
  2455. u32 max_in_width = 0, max_out_width = 0;
  2456. u32 prev_lm_width = 0, prev_lm_height = 0;
  2457. if (!crtc || !state)
  2458. return -EINVAL;
  2459. sde_crtc = to_sde_crtc(crtc);
  2460. cstate = to_sde_crtc_state(state);
  2461. kms = _sde_crtc_get_kms(crtc);
  2462. mode = &state->adjusted_mode;
  2463. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2464. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  2465. SDE_DEBUG("dest scaler property not set, skip validation\n");
  2466. return 0;
  2467. }
  2468. if (!kms || !kms->catalog) {
  2469. SDE_ERROR("crtc%d: invalid parameters\n", crtc->base.id);
  2470. return -EINVAL;
  2471. }
  2472. if (!kms->catalog->mdp[0].has_dest_scaler) {
  2473. SDE_DEBUG("dest scaler feature not supported\n");
  2474. return 0;
  2475. }
  2476. if (!sde_crtc->num_mixers) {
  2477. SDE_DEBUG("mixers not allocated\n");
  2478. return 0;
  2479. }
  2480. ret = _sde_validate_hw_resources(sde_crtc);
  2481. if (ret)
  2482. goto err;
  2483. /**
  2484. * No of dest scalers shouldn't exceed hw ds block count and
  2485. * also, match the num of mixers unless it is partial update
  2486. * left only/right only use case - currently PU + DS is not supported
  2487. */
  2488. if (cstate->num_ds > kms->catalog->ds_count ||
  2489. ((cstate->num_ds != sde_crtc->num_mixers) &&
  2490. !(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2491. SDE_ERROR("crtc%d: num_ds(%d), hw_ds_cnt(%d) flags(%d)\n",
  2492. crtc->base.id, cstate->num_ds, kms->catalog->ds_count,
  2493. cstate->ds_cfg[0].flags);
  2494. ret = -EINVAL;
  2495. goto err;
  2496. }
  2497. /**
  2498. * Check if DS needs to be enabled or disabled
  2499. * In case of enable, validate the data
  2500. */
  2501. if (!(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_ENABLE)) {
  2502. SDE_DEBUG("disable dest scaler, num(%d) flags(%d)\n",
  2503. cstate->num_ds, cstate->ds_cfg[0].flags);
  2504. goto disable;
  2505. }
  2506. /* Display resolution */
  2507. hdisplay = mode->hdisplay/sde_crtc->num_mixers;
  2508. /* Validate the DS data */
  2509. ret = _sde_crtc_check_dest_scaler_validate_ds(crtc, sde_crtc, cstate,
  2510. mode, hw_ds, cfg, hdisplay, &num_ds_enable,
  2511. prev_lm_width, prev_lm_height,
  2512. max_in_width, max_out_width);
  2513. if (ret)
  2514. goto err;
  2515. disable:
  2516. _sde_crtc_check_dest_scaler_data_disable(crtc, cstate, cfg,
  2517. num_ds_enable);
  2518. return 0;
  2519. err:
  2520. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2521. return ret;
  2522. }
  2523. /**
  2524. * _sde_crtc_wait_for_fences - wait for incoming framebuffer sync fences
  2525. * @crtc: Pointer to CRTC object
  2526. */
  2527. static void _sde_crtc_wait_for_fences(struct drm_crtc *crtc)
  2528. {
  2529. struct drm_plane *plane = NULL;
  2530. uint32_t wait_ms = 1;
  2531. ktime_t kt_end, kt_wait;
  2532. int rc = 0;
  2533. SDE_DEBUG("\n");
  2534. if (!crtc || !crtc->state) {
  2535. SDE_ERROR("invalid crtc/state %pK\n", crtc);
  2536. return;
  2537. }
  2538. /* use monotonic timer to limit total fence wait time */
  2539. kt_end = ktime_add_ns(ktime_get(),
  2540. to_sde_crtc_state(crtc->state)->input_fence_timeout_ns);
  2541. /*
  2542. * Wait for fences sequentially, as all of them need to be signalled
  2543. * before we can proceed.
  2544. *
  2545. * Limit total wait time to INPUT_FENCE_TIMEOUT, but still call
  2546. * sde_plane_wait_input_fence with wait_ms == 0 after the timeout so
  2547. * that each plane can check its fence status and react appropriately
  2548. * if its fence has timed out. Call input fence wait multiple times if
  2549. * fence wait is interrupted due to interrupt call.
  2550. */
  2551. SDE_ATRACE_BEGIN("plane_wait_input_fence");
  2552. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2553. do {
  2554. kt_wait = ktime_sub(kt_end, ktime_get());
  2555. if (ktime_compare(kt_wait, ktime_set(0, 0)) >= 0)
  2556. wait_ms = ktime_to_ms(kt_wait);
  2557. else
  2558. wait_ms = 0;
  2559. rc = sde_plane_wait_input_fence(plane, wait_ms);
  2560. } while (wait_ms && rc == -ERESTARTSYS);
  2561. }
  2562. SDE_ATRACE_END("plane_wait_input_fence");
  2563. }
  2564. static void _sde_crtc_setup_mixer_for_encoder(
  2565. struct drm_crtc *crtc,
  2566. struct drm_encoder *enc)
  2567. {
  2568. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2569. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  2570. struct sde_rm *rm = &sde_kms->rm;
  2571. struct sde_crtc_mixer *mixer;
  2572. struct sde_hw_ctl *last_valid_ctl = NULL;
  2573. int i;
  2574. struct sde_rm_hw_iter lm_iter, ctl_iter, dspp_iter, ds_iter;
  2575. sde_rm_init_hw_iter(&lm_iter, enc->base.id, SDE_HW_BLK_LM);
  2576. sde_rm_init_hw_iter(&ctl_iter, enc->base.id, SDE_HW_BLK_CTL);
  2577. sde_rm_init_hw_iter(&dspp_iter, enc->base.id, SDE_HW_BLK_DSPP);
  2578. sde_rm_init_hw_iter(&ds_iter, enc->base.id, SDE_HW_BLK_DS);
  2579. /* Set up all the mixers and ctls reserved by this encoder */
  2580. for (i = sde_crtc->num_mixers; i < ARRAY_SIZE(sde_crtc->mixers); i++) {
  2581. mixer = &sde_crtc->mixers[i];
  2582. if (!sde_rm_get_hw(rm, &lm_iter))
  2583. break;
  2584. mixer->hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  2585. /* CTL may be <= LMs, if <, multiple LMs controlled by 1 CTL */
  2586. if (!sde_rm_get_hw(rm, &ctl_iter)) {
  2587. SDE_DEBUG("no ctl assigned to lm %d, using previous\n",
  2588. mixer->hw_lm->idx - LM_0);
  2589. mixer->hw_ctl = last_valid_ctl;
  2590. } else {
  2591. mixer->hw_ctl = (struct sde_hw_ctl *)ctl_iter.hw;
  2592. last_valid_ctl = mixer->hw_ctl;
  2593. sde_crtc->num_ctls++;
  2594. }
  2595. /* Shouldn't happen, mixers are always >= ctls */
  2596. if (!mixer->hw_ctl) {
  2597. SDE_ERROR("no valid ctls found for lm %d\n",
  2598. mixer->hw_lm->idx - LM_0);
  2599. return;
  2600. }
  2601. /* Dspp may be null */
  2602. (void) sde_rm_get_hw(rm, &dspp_iter);
  2603. mixer->hw_dspp = (struct sde_hw_dspp *)dspp_iter.hw;
  2604. /* DS may be null */
  2605. (void) sde_rm_get_hw(rm, &ds_iter);
  2606. mixer->hw_ds = (struct sde_hw_ds *)ds_iter.hw;
  2607. mixer->encoder = enc;
  2608. sde_crtc->num_mixers++;
  2609. SDE_DEBUG("setup mixer %d: lm %d\n",
  2610. i, mixer->hw_lm->idx - LM_0);
  2611. SDE_DEBUG("setup mixer %d: ctl %d\n",
  2612. i, mixer->hw_ctl->idx - CTL_0);
  2613. if (mixer->hw_ds)
  2614. SDE_DEBUG("setup mixer %d: ds %d\n",
  2615. i, mixer->hw_ds->idx - DS_0);
  2616. }
  2617. }
  2618. static void _sde_crtc_setup_mixers(struct drm_crtc *crtc)
  2619. {
  2620. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2621. struct drm_encoder *enc;
  2622. sde_crtc->num_ctls = 0;
  2623. sde_crtc->num_mixers = 0;
  2624. sde_crtc->mixers_swapped = false;
  2625. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  2626. mutex_lock(&sde_crtc->crtc_lock);
  2627. /* Check for mixers on all encoders attached to this crtc */
  2628. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  2629. if (enc->crtc != crtc)
  2630. continue;
  2631. /* avoid overwriting mixers info from a copy encoder */
  2632. if (sde_encoder_in_clone_mode(enc))
  2633. continue;
  2634. _sde_crtc_setup_mixer_for_encoder(crtc, enc);
  2635. }
  2636. mutex_unlock(&sde_crtc->crtc_lock);
  2637. _sde_crtc_check_dest_scaler_data(crtc, crtc->state);
  2638. }
  2639. static void _sde_crtc_setup_is_ppsplit(struct drm_crtc_state *state)
  2640. {
  2641. int i;
  2642. struct sde_crtc_state *cstate;
  2643. cstate = to_sde_crtc_state(state);
  2644. cstate->is_ppsplit = false;
  2645. for (i = 0; i < cstate->num_connectors; i++) {
  2646. struct drm_connector *conn = cstate->connectors[i];
  2647. if (sde_connector_get_topology_name(conn) ==
  2648. SDE_RM_TOPOLOGY_PPSPLIT)
  2649. cstate->is_ppsplit = true;
  2650. }
  2651. }
  2652. static void _sde_crtc_setup_lm_bounds(struct drm_crtc *crtc,
  2653. struct drm_crtc_state *state)
  2654. {
  2655. struct sde_crtc *sde_crtc;
  2656. struct sde_crtc_state *cstate;
  2657. struct drm_display_mode *adj_mode;
  2658. u32 crtc_split_width;
  2659. int i;
  2660. if (!crtc || !state) {
  2661. SDE_ERROR("invalid args\n");
  2662. return;
  2663. }
  2664. sde_crtc = to_sde_crtc(crtc);
  2665. cstate = to_sde_crtc_state(state);
  2666. adj_mode = &state->adjusted_mode;
  2667. crtc_split_width = sde_crtc_get_mixer_width(sde_crtc, cstate, adj_mode);
  2668. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2669. cstate->lm_bounds[i].x = crtc_split_width * i;
  2670. cstate->lm_bounds[i].y = 0;
  2671. cstate->lm_bounds[i].w = crtc_split_width;
  2672. cstate->lm_bounds[i].h =
  2673. sde_crtc_get_mixer_height(sde_crtc, cstate, adj_mode);
  2674. memcpy(&cstate->lm_roi[i], &cstate->lm_bounds[i],
  2675. sizeof(cstate->lm_roi[i]));
  2676. SDE_EVT32_VERBOSE(DRMID(crtc), i,
  2677. cstate->lm_bounds[i].x, cstate->lm_bounds[i].y,
  2678. cstate->lm_bounds[i].w, cstate->lm_bounds[i].h);
  2679. SDE_DEBUG("%s: lm%d bnd&roi (%d,%d,%d,%d)\n", sde_crtc->name, i,
  2680. cstate->lm_roi[i].x, cstate->lm_roi[i].y,
  2681. cstate->lm_roi[i].w, cstate->lm_roi[i].h);
  2682. }
  2683. drm_mode_debug_printmodeline(adj_mode);
  2684. }
  2685. static void _sde_crtc_clear_all_blend_stages(struct sde_crtc *sde_crtc)
  2686. {
  2687. struct sde_crtc_mixer mixer;
  2688. /*
  2689. * Use mixer[0] to get hw_ctl which will use ops to clear
  2690. * all blendstages. Clear all blendstages will iterate through
  2691. * all mixers.
  2692. */
  2693. if (sde_crtc->num_mixers) {
  2694. mixer = sde_crtc->mixers[0];
  2695. if (mixer.hw_ctl && mixer.hw_ctl->ops.clear_all_blendstages)
  2696. mixer.hw_ctl->ops.clear_all_blendstages(mixer.hw_ctl);
  2697. if (mixer.hw_ctl && mixer.hw_ctl->ops.set_active_pipes)
  2698. mixer.hw_ctl->ops.set_active_pipes(mixer.hw_ctl, NULL);
  2699. }
  2700. }
  2701. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  2702. struct drm_crtc_state *old_state)
  2703. {
  2704. struct sde_crtc *sde_crtc;
  2705. struct drm_encoder *encoder;
  2706. struct drm_device *dev;
  2707. struct sde_kms *sde_kms;
  2708. struct sde_splash_display *splash_display;
  2709. bool cont_splash_enabled = false, apply_cp_prop = false;
  2710. size_t i;
  2711. if (!crtc) {
  2712. SDE_ERROR("invalid crtc\n");
  2713. return;
  2714. }
  2715. if (!crtc->state->enable) {
  2716. SDE_DEBUG("crtc%d -> enable %d, skip atomic_begin\n",
  2717. crtc->base.id, crtc->state->enable);
  2718. return;
  2719. }
  2720. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2721. SDE_ERROR("power resource is not enabled\n");
  2722. return;
  2723. }
  2724. sde_kms = _sde_crtc_get_kms(crtc);
  2725. if (!sde_kms)
  2726. return;
  2727. SDE_ATRACE_BEGIN("crtc_atomic_begin");
  2728. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2729. sde_crtc = to_sde_crtc(crtc);
  2730. dev = crtc->dev;
  2731. if (!sde_crtc->num_mixers) {
  2732. _sde_crtc_setup_mixers(crtc);
  2733. _sde_crtc_setup_is_ppsplit(crtc->state);
  2734. _sde_crtc_setup_lm_bounds(crtc, crtc->state);
  2735. _sde_crtc_clear_all_blend_stages(sde_crtc);
  2736. }
  2737. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2738. if (encoder->crtc != crtc)
  2739. continue;
  2740. /* encoder will trigger pending mask now */
  2741. sde_encoder_trigger_kickoff_pending(encoder);
  2742. }
  2743. /* update performance setting */
  2744. sde_core_perf_crtc_update(crtc, 1, false);
  2745. /*
  2746. * If no mixers have been allocated in sde_crtc_atomic_check(),
  2747. * it means we are trying to flush a CRTC whose state is disabled:
  2748. * nothing else needs to be done.
  2749. */
  2750. if (unlikely(!sde_crtc->num_mixers))
  2751. goto end;
  2752. _sde_crtc_blend_setup(crtc, old_state, true);
  2753. _sde_crtc_dest_scaler_setup(crtc);
  2754. /*
  2755. * Since CP properties use AXI buffer to program the
  2756. * HW, check if context bank is in attached state,
  2757. * apply color processing properties only if
  2758. * smmu state is attached,
  2759. */
  2760. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  2761. splash_display = &sde_kms->splash_data.splash_display[i];
  2762. if (splash_display->cont_splash_enabled &&
  2763. splash_display->encoder &&
  2764. crtc == splash_display->encoder->crtc)
  2765. cont_splash_enabled = true;
  2766. }
  2767. apply_cp_prop = sde_kms->catalog->trusted_vm_env ?
  2768. true : sde_crtc->enabled;
  2769. if (sde_kms_is_cp_operation_allowed(sde_kms) &&
  2770. (cont_splash_enabled || apply_cp_prop))
  2771. sde_cp_crtc_apply_properties(crtc);
  2772. /*
  2773. * PP_DONE irq is only used by command mode for now.
  2774. * It is better to request pending before FLUSH and START trigger
  2775. * to make sure no pp_done irq missed.
  2776. * This is safe because no pp_done will happen before SW trigger
  2777. * in command mode.
  2778. */
  2779. end:
  2780. SDE_ATRACE_END("crtc_atomic_begin");
  2781. }
  2782. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  2783. struct drm_crtc_state *old_crtc_state)
  2784. {
  2785. struct drm_encoder *encoder;
  2786. struct sde_crtc *sde_crtc;
  2787. struct drm_device *dev;
  2788. struct drm_plane *plane;
  2789. struct msm_drm_private *priv;
  2790. struct sde_crtc_state *cstate;
  2791. struct sde_kms *sde_kms;
  2792. int i;
  2793. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  2794. SDE_ERROR("invalid crtc\n");
  2795. return;
  2796. }
  2797. if (!crtc->state->enable) {
  2798. SDE_DEBUG("crtc%d -> enable %d, skip atomic_flush\n",
  2799. crtc->base.id, crtc->state->enable);
  2800. return;
  2801. }
  2802. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2803. SDE_ERROR("power resource is not enabled\n");
  2804. return;
  2805. }
  2806. sde_kms = _sde_crtc_get_kms(crtc);
  2807. if (!sde_kms) {
  2808. SDE_ERROR("invalid kms\n");
  2809. return;
  2810. }
  2811. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2812. sde_crtc = to_sde_crtc(crtc);
  2813. cstate = to_sde_crtc_state(crtc->state);
  2814. dev = crtc->dev;
  2815. priv = dev->dev_private;
  2816. if ((sde_crtc->cache_state == CACHE_STATE_PRE_CACHE) &&
  2817. sde_crtc_get_property(cstate, CRTC_PROP_CACHE_STATE))
  2818. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_WRITE,
  2819. false);
  2820. else
  2821. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL, false);
  2822. /*
  2823. * If no mixers has been allocated in sde_crtc_atomic_check(),
  2824. * it means we are trying to flush a CRTC whose state is disabled:
  2825. * nothing else needs to be done.
  2826. */
  2827. if (unlikely(!sde_crtc->num_mixers))
  2828. return;
  2829. SDE_ATRACE_BEGIN("sde_crtc_atomic_flush");
  2830. /*
  2831. * For planes without commit update, drm framework will not add
  2832. * those planes to current state since hardware update is not
  2833. * required. However, if those planes were power collapsed since
  2834. * last commit cycle, driver has to restore the hardware state
  2835. * of those planes explicitly here prior to plane flush.
  2836. * Also use this iteration to see if any plane requires cache,
  2837. * so during the perf update driver can activate/deactivate
  2838. * the cache accordingly.
  2839. */
  2840. for (i = 0; i < SDE_SYS_CACHE_MAX; i++)
  2841. sde_crtc->new_perf.llcc_active[i] = false;
  2842. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2843. sde_plane_restore(plane);
  2844. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  2845. if (sde_plane_is_cache_required(plane, i))
  2846. sde_crtc->new_perf.llcc_active[i] = true;
  2847. }
  2848. }
  2849. sde_core_perf_crtc_update_llcc(crtc);
  2850. /* wait for acquire fences before anything else is done */
  2851. _sde_crtc_wait_for_fences(crtc);
  2852. if (!cstate->rsc_update) {
  2853. drm_for_each_encoder_mask(encoder, dev,
  2854. crtc->state->encoder_mask) {
  2855. cstate->rsc_client =
  2856. sde_encoder_get_rsc_client(encoder);
  2857. }
  2858. cstate->rsc_update = true;
  2859. }
  2860. /*
  2861. * Final plane updates: Give each plane a chance to complete all
  2862. * required writes/flushing before crtc's "flush
  2863. * everything" call below.
  2864. */
  2865. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2866. if (sde_kms->smmu_state.transition_error)
  2867. sde_plane_set_error(plane, true);
  2868. sde_plane_flush(plane);
  2869. }
  2870. /* Kickoff will be scheduled by outer layer */
  2871. SDE_ATRACE_END("sde_crtc_atomic_flush");
  2872. }
  2873. /**
  2874. * sde_crtc_destroy_state - state destroy hook
  2875. * @crtc: drm CRTC
  2876. * @state: CRTC state object to release
  2877. */
  2878. static void sde_crtc_destroy_state(struct drm_crtc *crtc,
  2879. struct drm_crtc_state *state)
  2880. {
  2881. struct sde_crtc *sde_crtc;
  2882. struct sde_crtc_state *cstate;
  2883. struct drm_encoder *enc;
  2884. struct sde_kms *sde_kms;
  2885. if (!crtc || !state) {
  2886. SDE_ERROR("invalid argument(s)\n");
  2887. return;
  2888. }
  2889. sde_crtc = to_sde_crtc(crtc);
  2890. cstate = to_sde_crtc_state(state);
  2891. sde_kms = _sde_crtc_get_kms(crtc);
  2892. if (!sde_kms) {
  2893. SDE_ERROR("invalid sde_kms\n");
  2894. return;
  2895. }
  2896. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2897. drm_for_each_encoder_mask(enc, crtc->dev, state->encoder_mask)
  2898. sde_rm_release(&sde_kms->rm, enc, true);
  2899. __drm_atomic_helper_crtc_destroy_state(state);
  2900. /* destroy value helper */
  2901. msm_property_destroy_state(&sde_crtc->property_info, cstate,
  2902. &cstate->property_state);
  2903. }
  2904. static int _sde_crtc_flush_event_thread(struct drm_crtc *crtc)
  2905. {
  2906. struct sde_crtc *sde_crtc;
  2907. int i;
  2908. if (!crtc) {
  2909. SDE_ERROR("invalid argument\n");
  2910. return -EINVAL;
  2911. }
  2912. sde_crtc = to_sde_crtc(crtc);
  2913. if (!atomic_read(&sde_crtc->frame_pending)) {
  2914. SDE_DEBUG("no frames pending\n");
  2915. return 0;
  2916. }
  2917. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  2918. /*
  2919. * flush all the event thread work to make sure all the
  2920. * FRAME_EVENTS from encoder are propagated to crtc
  2921. */
  2922. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  2923. if (list_empty(&sde_crtc->frame_events[i].list))
  2924. kthread_flush_work(&sde_crtc->frame_events[i].work);
  2925. }
  2926. SDE_EVT32_VERBOSE(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  2927. return 0;
  2928. }
  2929. /**
  2930. * _sde_crtc_remove_pipe_flush - remove staged pipes from flush mask
  2931. * @crtc: Pointer to crtc structure
  2932. */
  2933. static void _sde_crtc_remove_pipe_flush(struct drm_crtc *crtc)
  2934. {
  2935. struct drm_plane *plane;
  2936. struct drm_plane_state *state;
  2937. struct sde_crtc *sde_crtc;
  2938. struct sde_crtc_mixer *mixer;
  2939. struct sde_hw_ctl *ctl;
  2940. if (!crtc)
  2941. return;
  2942. sde_crtc = to_sde_crtc(crtc);
  2943. mixer = sde_crtc->mixers;
  2944. if (!mixer)
  2945. return;
  2946. ctl = mixer->hw_ctl;
  2947. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2948. state = plane->state;
  2949. if (!state)
  2950. continue;
  2951. /* clear plane flush bitmask */
  2952. sde_plane_ctl_flush(plane, ctl, false);
  2953. }
  2954. }
  2955. static void _sde_crtc_schedule_idle_notify(struct drm_crtc *crtc,
  2956. struct drm_crtc_state *old_state)
  2957. {
  2958. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2959. struct sde_crtc_state *cstate = to_sde_crtc_state(old_state);
  2960. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  2961. struct msm_drm_private *priv;
  2962. struct msm_drm_thread *event_thread;
  2963. int idle_time = 0;
  2964. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  2965. return;
  2966. priv = sde_kms->dev->dev_private;
  2967. idle_time = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_TIMEOUT);
  2968. if (!idle_time ||
  2969. !sde_encoder_check_curr_mode(sde_crtc->mixers[0].encoder,
  2970. MSM_DISPLAY_VIDEO_MODE) ||
  2971. (crtc->index >= ARRAY_SIZE(priv->event_thread)))
  2972. return;
  2973. /* schedule the idle notify delayed work */
  2974. event_thread = &priv->event_thread[crtc->index];
  2975. kthread_mod_delayed_work(&event_thread->worker,
  2976. &sde_crtc->idle_notify_work, msecs_to_jiffies(idle_time));
  2977. SDE_DEBUG("schedule idle notify work in %dms\n", idle_time);
  2978. }
  2979. /**
  2980. * sde_crtc_reset_hw - attempt hardware reset on errors
  2981. * @crtc: Pointer to DRM crtc instance
  2982. * @old_state: Pointer to crtc state for previous commit
  2983. * @recovery_events: Whether or not recovery events are enabled
  2984. * Returns: Zero if current commit should still be attempted
  2985. */
  2986. int sde_crtc_reset_hw(struct drm_crtc *crtc, struct drm_crtc_state *old_state,
  2987. bool recovery_events)
  2988. {
  2989. struct drm_plane *plane_halt[MAX_PLANES];
  2990. struct drm_plane *plane;
  2991. struct drm_encoder *encoder;
  2992. struct sde_crtc *sde_crtc;
  2993. struct sde_crtc_state *cstate;
  2994. struct sde_hw_ctl *ctl;
  2995. signed int i, plane_count;
  2996. int rc;
  2997. if (!crtc || !crtc->dev || !old_state || !crtc->state)
  2998. return -EINVAL;
  2999. sde_crtc = to_sde_crtc(crtc);
  3000. cstate = to_sde_crtc_state(crtc->state);
  3001. SDE_EVT32(DRMID(crtc), recovery_events, SDE_EVTLOG_FUNC_ENTRY);
  3002. /* optionally generate a panic instead of performing a h/w reset */
  3003. SDE_DBG_CTRL("stop_ftrace", "reset_hw_panic");
  3004. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3005. ctl = sde_crtc->mixers[i].hw_ctl;
  3006. if (!ctl || !ctl->ops.reset)
  3007. continue;
  3008. rc = ctl->ops.reset(ctl);
  3009. if (rc) {
  3010. SDE_DEBUG("crtc%d: ctl%d reset failure\n",
  3011. crtc->base.id, ctl->idx - CTL_0);
  3012. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0,
  3013. SDE_EVTLOG_ERROR);
  3014. break;
  3015. }
  3016. }
  3017. /* Early out if simple ctl reset succeeded */
  3018. if (i == sde_crtc->num_ctls)
  3019. return 0;
  3020. SDE_DEBUG("crtc%d: issuing hard reset\n", DRMID(crtc));
  3021. /* force all components in the system into reset at the same time */
  3022. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3023. ctl = sde_crtc->mixers[i].hw_ctl;
  3024. if (!ctl || !ctl->ops.hard_reset)
  3025. continue;
  3026. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0);
  3027. ctl->ops.hard_reset(ctl, true);
  3028. }
  3029. plane_count = 0;
  3030. drm_atomic_crtc_state_for_each_plane(plane, old_state) {
  3031. if (plane_count >= ARRAY_SIZE(plane_halt))
  3032. break;
  3033. plane_halt[plane_count++] = plane;
  3034. sde_plane_halt_requests(plane, true);
  3035. sde_plane_set_revalidate(plane, true);
  3036. }
  3037. /* provide safe "border color only" commit configuration for later */
  3038. _sde_crtc_remove_pipe_flush(crtc);
  3039. _sde_crtc_blend_setup(crtc, old_state, false);
  3040. /* take h/w components out of reset */
  3041. for (i = plane_count - 1; i >= 0; --i)
  3042. sde_plane_halt_requests(plane_halt[i], false);
  3043. /* attempt to poll for start of frame cycle before reset release */
  3044. list_for_each_entry(encoder,
  3045. &crtc->dev->mode_config.encoder_list, head) {
  3046. if (encoder->crtc != crtc)
  3047. continue;
  3048. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3049. sde_encoder_poll_line_counts(encoder);
  3050. }
  3051. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3052. ctl = sde_crtc->mixers[i].hw_ctl;
  3053. if (!ctl || !ctl->ops.hard_reset)
  3054. continue;
  3055. ctl->ops.hard_reset(ctl, false);
  3056. }
  3057. list_for_each_entry(encoder,
  3058. &crtc->dev->mode_config.encoder_list, head) {
  3059. if (encoder->crtc != crtc)
  3060. continue;
  3061. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3062. sde_encoder_kickoff(encoder, false);
  3063. }
  3064. /* panic the device if VBIF is not in good state */
  3065. return !recovery_events ? 0 : -EAGAIN;
  3066. }
  3067. void sde_crtc_commit_kickoff(struct drm_crtc *crtc,
  3068. struct drm_crtc_state *old_state)
  3069. {
  3070. struct drm_encoder *encoder;
  3071. struct drm_device *dev;
  3072. struct sde_crtc *sde_crtc;
  3073. struct sde_kms *sde_kms;
  3074. struct sde_crtc_state *cstate;
  3075. bool is_error = false;
  3076. unsigned long flags;
  3077. enum sde_crtc_idle_pc_state idle_pc_state;
  3078. struct sde_encoder_kickoff_params params = { 0 };
  3079. if (!crtc) {
  3080. SDE_ERROR("invalid argument\n");
  3081. return;
  3082. }
  3083. dev = crtc->dev;
  3084. sde_crtc = to_sde_crtc(crtc);
  3085. sde_kms = _sde_crtc_get_kms(crtc);
  3086. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  3087. SDE_ERROR("invalid argument\n");
  3088. return;
  3089. }
  3090. cstate = to_sde_crtc_state(crtc->state);
  3091. /*
  3092. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3093. * it means we are trying to start a CRTC whose state is disabled:
  3094. * nothing else needs to be done.
  3095. */
  3096. if (unlikely(!sde_crtc->num_mixers))
  3097. return;
  3098. SDE_ATRACE_BEGIN("crtc_commit");
  3099. idle_pc_state = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_PC_STATE);
  3100. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3101. if (encoder->crtc != crtc)
  3102. continue;
  3103. /*
  3104. * Encoder will flush/start now, unless it has a tx pending.
  3105. * If so, it may delay and flush at an irq event (e.g. ppdone)
  3106. */
  3107. params.affected_displays = _sde_crtc_get_displays_affected(crtc,
  3108. crtc->state);
  3109. if (sde_encoder_prepare_for_kickoff(encoder, &params))
  3110. sde_crtc->needs_hw_reset = true;
  3111. if (idle_pc_state != IDLE_PC_NONE)
  3112. sde_encoder_control_idle_pc(encoder,
  3113. (idle_pc_state == IDLE_PC_ENABLE) ? true : false);
  3114. }
  3115. /*
  3116. * Optionally attempt h/w recovery if any errors were detected while
  3117. * preparing for the kickoff
  3118. */
  3119. if (sde_crtc->needs_hw_reset) {
  3120. sde_crtc->frame_trigger_mode = params.frame_trigger_mode;
  3121. if (sde_crtc->frame_trigger_mode
  3122. != FRAME_DONE_WAIT_POSTED_START &&
  3123. sde_crtc_reset_hw(crtc, old_state,
  3124. params.recovery_events_enabled))
  3125. is_error = true;
  3126. sde_crtc->needs_hw_reset = false;
  3127. }
  3128. sde_crtc_calc_fps(sde_crtc);
  3129. SDE_ATRACE_BEGIN("flush_event_thread");
  3130. _sde_crtc_flush_event_thread(crtc);
  3131. SDE_ATRACE_END("flush_event_thread");
  3132. sde_crtc->plane_mask_old = crtc->state->plane_mask;
  3133. if (atomic_inc_return(&sde_crtc->frame_pending) == 1) {
  3134. /* acquire bandwidth and other resources */
  3135. SDE_DEBUG("crtc%d first commit\n", crtc->base.id);
  3136. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE1);
  3137. } else {
  3138. SDE_DEBUG("crtc%d commit\n", crtc->base.id);
  3139. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE2);
  3140. }
  3141. sde_crtc->play_count++;
  3142. sde_vbif_clear_errors(sde_kms);
  3143. if (is_error) {
  3144. _sde_crtc_remove_pipe_flush(crtc);
  3145. _sde_crtc_blend_setup(crtc, old_state, false);
  3146. }
  3147. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3148. if (encoder->crtc != crtc)
  3149. continue;
  3150. sde_encoder_kickoff(encoder, false);
  3151. }
  3152. /* store the event after frame trigger */
  3153. if (sde_crtc->event) {
  3154. WARN_ON(sde_crtc->event);
  3155. } else {
  3156. spin_lock_irqsave(&dev->event_lock, flags);
  3157. sde_crtc->event = crtc->state->event;
  3158. spin_unlock_irqrestore(&dev->event_lock, flags);
  3159. }
  3160. _sde_crtc_schedule_idle_notify(crtc, old_state);
  3161. SDE_ATRACE_END("crtc_commit");
  3162. }
  3163. /**
  3164. * _sde_crtc_vblank_enable_no_lock - update power resource and vblank request
  3165. * @sde_crtc: Pointer to sde crtc structure
  3166. * @enable: Whether to enable/disable vblanks
  3167. *
  3168. * @Return: error code
  3169. */
  3170. static int _sde_crtc_vblank_enable_no_lock(
  3171. struct sde_crtc *sde_crtc, bool enable)
  3172. {
  3173. struct drm_crtc *crtc;
  3174. struct drm_encoder *enc;
  3175. if (!sde_crtc) {
  3176. SDE_ERROR("invalid crtc\n");
  3177. return -EINVAL;
  3178. }
  3179. crtc = &sde_crtc->base;
  3180. if (enable) {
  3181. int ret;
  3182. /* drop lock since power crtc cb may try to re-acquire lock */
  3183. mutex_unlock(&sde_crtc->crtc_lock);
  3184. ret = pm_runtime_get_sync(crtc->dev->dev);
  3185. mutex_lock(&sde_crtc->crtc_lock);
  3186. if (ret < 0)
  3187. return ret;
  3188. drm_for_each_encoder_mask(enc, crtc->dev,
  3189. crtc->state->encoder_mask) {
  3190. SDE_EVT32(DRMID(&sde_crtc->base), DRMID(enc), enable,
  3191. sde_crtc->enabled);
  3192. sde_encoder_register_vblank_callback(enc,
  3193. sde_crtc_vblank_cb, (void *)crtc);
  3194. }
  3195. } else {
  3196. drm_for_each_encoder_mask(enc, crtc->dev,
  3197. crtc->state->encoder_mask) {
  3198. SDE_EVT32(DRMID(&sde_crtc->base), DRMID(enc), enable,
  3199. sde_crtc->enabled);
  3200. sde_encoder_register_vblank_callback(enc, NULL, NULL);
  3201. }
  3202. /* drop lock since power crtc cb may try to re-acquire lock */
  3203. mutex_unlock(&sde_crtc->crtc_lock);
  3204. pm_runtime_put_sync(crtc->dev->dev);
  3205. mutex_lock(&sde_crtc->crtc_lock);
  3206. }
  3207. return 0;
  3208. }
  3209. /**
  3210. * sde_crtc_duplicate_state - state duplicate hook
  3211. * @crtc: Pointer to drm crtc structure
  3212. * @Returns: Pointer to new drm_crtc_state structure
  3213. */
  3214. static struct drm_crtc_state *sde_crtc_duplicate_state(struct drm_crtc *crtc)
  3215. {
  3216. struct sde_crtc *sde_crtc;
  3217. struct sde_crtc_state *cstate, *old_cstate;
  3218. if (!crtc || !crtc->state) {
  3219. SDE_ERROR("invalid argument(s)\n");
  3220. return NULL;
  3221. }
  3222. sde_crtc = to_sde_crtc(crtc);
  3223. old_cstate = to_sde_crtc_state(crtc->state);
  3224. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3225. if (!cstate) {
  3226. SDE_ERROR("failed to allocate state\n");
  3227. return NULL;
  3228. }
  3229. /* duplicate value helper */
  3230. msm_property_duplicate_state(&sde_crtc->property_info,
  3231. old_cstate, cstate,
  3232. &cstate->property_state, cstate->property_values);
  3233. /* duplicate base helper */
  3234. __drm_atomic_helper_crtc_duplicate_state(crtc, &cstate->base);
  3235. return &cstate->base;
  3236. }
  3237. /**
  3238. * sde_crtc_reset - reset hook for CRTCs
  3239. * Resets the atomic state for @crtc by freeing the state pointer (which might
  3240. * be NULL, e.g. at driver load time) and allocating a new empty state object.
  3241. * @crtc: Pointer to drm crtc structure
  3242. */
  3243. static void sde_crtc_reset(struct drm_crtc *crtc)
  3244. {
  3245. struct sde_crtc *sde_crtc;
  3246. struct sde_crtc_state *cstate;
  3247. if (!crtc) {
  3248. SDE_ERROR("invalid crtc\n");
  3249. return;
  3250. }
  3251. /* revert suspend actions, if necessary */
  3252. if (!sde_crtc_is_reset_required(crtc)) {
  3253. SDE_DEBUG("avoiding reset for crtc:%d\n", crtc->base.id);
  3254. return;
  3255. }
  3256. /* remove previous state, if present */
  3257. if (crtc->state) {
  3258. sde_crtc_destroy_state(crtc, crtc->state);
  3259. crtc->state = 0;
  3260. }
  3261. sde_crtc = to_sde_crtc(crtc);
  3262. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3263. if (!cstate) {
  3264. SDE_ERROR("failed to allocate state\n");
  3265. return;
  3266. }
  3267. /* reset value helper */
  3268. msm_property_reset_state(&sde_crtc->property_info, cstate,
  3269. &cstate->property_state,
  3270. cstate->property_values);
  3271. _sde_crtc_set_input_fence_timeout(cstate);
  3272. cstate->base.crtc = crtc;
  3273. crtc->state = &cstate->base;
  3274. }
  3275. static void sde_crtc_handle_power_event(u32 event_type, void *arg)
  3276. {
  3277. struct drm_crtc *crtc = arg;
  3278. struct sde_crtc *sde_crtc;
  3279. struct sde_crtc_state *cstate;
  3280. struct drm_plane *plane;
  3281. struct drm_encoder *encoder;
  3282. u32 power_on;
  3283. unsigned long flags;
  3284. struct sde_crtc_irq_info *node = NULL;
  3285. int ret = 0;
  3286. struct drm_event event;
  3287. if (!crtc) {
  3288. SDE_ERROR("invalid crtc\n");
  3289. return;
  3290. }
  3291. sde_crtc = to_sde_crtc(crtc);
  3292. cstate = to_sde_crtc_state(crtc->state);
  3293. mutex_lock(&sde_crtc->crtc_lock);
  3294. SDE_EVT32(DRMID(crtc), event_type);
  3295. switch (event_type) {
  3296. case SDE_POWER_EVENT_POST_ENABLE:
  3297. /* restore encoder; crtc will be programmed during commit */
  3298. drm_for_each_encoder_mask(encoder, crtc->dev,
  3299. crtc->state->encoder_mask) {
  3300. sde_encoder_virt_restore(encoder);
  3301. }
  3302. /* restore UIDLE */
  3303. sde_core_perf_crtc_update_uidle(crtc, true);
  3304. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3305. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3306. ret = 0;
  3307. if (node->func)
  3308. ret = node->func(crtc, true, &node->irq);
  3309. if (ret)
  3310. SDE_ERROR("%s failed to enable event %x\n",
  3311. sde_crtc->name, node->event);
  3312. }
  3313. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3314. sde_cp_crtc_post_ipc(crtc);
  3315. break;
  3316. case SDE_POWER_EVENT_PRE_DISABLE:
  3317. drm_for_each_encoder_mask(encoder, crtc->dev,
  3318. crtc->state->encoder_mask) {
  3319. /*
  3320. * disable the vsync source after updating the
  3321. * rsc state. rsc state update might have vsync wait
  3322. * and vsync source must be disabled after it.
  3323. * It will avoid generating any vsync from this point
  3324. * till mode-2 entry. It is SW workaround for HW
  3325. * limitation and should not be removed without
  3326. * checking the updated design.
  3327. */
  3328. sde_encoder_control_te(encoder, false);
  3329. }
  3330. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3331. node = NULL;
  3332. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3333. ret = 0;
  3334. if (node->func)
  3335. ret = node->func(crtc, false, &node->irq);
  3336. if (ret)
  3337. SDE_ERROR("%s failed to disable event %x\n",
  3338. sde_crtc->name, node->event);
  3339. }
  3340. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3341. sde_cp_crtc_pre_ipc(crtc);
  3342. break;
  3343. case SDE_POWER_EVENT_POST_DISABLE:
  3344. /*
  3345. * set revalidate flag in planes, so it will be re-programmed
  3346. * in the next frame update
  3347. */
  3348. drm_atomic_crtc_for_each_plane(plane, crtc)
  3349. sde_plane_set_revalidate(plane, true);
  3350. sde_cp_crtc_suspend(crtc);
  3351. /* reconfigure everything on next frame update */
  3352. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  3353. if (cstate->num_ds_enabled)
  3354. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  3355. event.type = DRM_EVENT_SDE_POWER;
  3356. event.length = sizeof(power_on);
  3357. power_on = 0;
  3358. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3359. (u8 *)&power_on);
  3360. break;
  3361. default:
  3362. SDE_DEBUG("event:%d not handled\n", event_type);
  3363. break;
  3364. }
  3365. mutex_unlock(&sde_crtc->crtc_lock);
  3366. }
  3367. static void _sde_crtc_reset(struct drm_crtc *crtc)
  3368. {
  3369. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3370. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3371. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  3372. sde_crtc->num_mixers = 0;
  3373. sde_crtc->mixers_swapped = false;
  3374. /* disable clk & bw control until clk & bw properties are set */
  3375. cstate->bw_control = false;
  3376. cstate->bw_split_vote = false;
  3377. sde_crtc_static_img_control(crtc, CACHE_STATE_DISABLED, false);
  3378. }
  3379. static void sde_crtc_disable(struct drm_crtc *crtc)
  3380. {
  3381. struct sde_kms *sde_kms;
  3382. struct sde_crtc *sde_crtc;
  3383. struct sde_crtc_state *cstate;
  3384. struct drm_encoder *encoder;
  3385. struct msm_drm_private *priv;
  3386. unsigned long flags;
  3387. struct sde_crtc_irq_info *node = NULL;
  3388. struct drm_event event;
  3389. u32 power_on;
  3390. bool in_cont_splash = false;
  3391. int ret, i;
  3392. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !crtc->state) {
  3393. SDE_ERROR("invalid crtc\n");
  3394. return;
  3395. }
  3396. sde_kms = _sde_crtc_get_kms(crtc);
  3397. if (!sde_kms) {
  3398. SDE_ERROR("invalid kms\n");
  3399. return;
  3400. }
  3401. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3402. SDE_ERROR("power resource is not enabled\n");
  3403. return;
  3404. }
  3405. sde_crtc = to_sde_crtc(crtc);
  3406. cstate = to_sde_crtc_state(crtc->state);
  3407. priv = crtc->dev->dev_private;
  3408. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3409. drm_crtc_vblank_off(crtc);
  3410. mutex_lock(&sde_crtc->crtc_lock);
  3411. SDE_EVT32_VERBOSE(DRMID(crtc));
  3412. /* update color processing on suspend */
  3413. event.type = DRM_EVENT_CRTC_POWER;
  3414. event.length = sizeof(u32);
  3415. sde_cp_crtc_suspend(crtc);
  3416. power_on = 0;
  3417. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3418. (u8 *)&power_on);
  3419. _sde_crtc_flush_event_thread(crtc);
  3420. kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  3421. kthread_cancel_delayed_work_sync(&sde_crtc->idle_notify_work);
  3422. SDE_EVT32(DRMID(crtc), sde_crtc->enabled,
  3423. crtc->state->active, crtc->state->enable);
  3424. sde_crtc->enabled = false;
  3425. /* Try to disable uidle */
  3426. sde_core_perf_crtc_update_uidle(crtc, false);
  3427. if (atomic_read(&sde_crtc->frame_pending)) {
  3428. SDE_ERROR("crtc%d frame_pending%d\n", crtc->base.id,
  3429. atomic_read(&sde_crtc->frame_pending));
  3430. SDE_EVT32(DRMID(crtc), atomic_read(&sde_crtc->frame_pending),
  3431. SDE_EVTLOG_FUNC_CASE2);
  3432. sde_core_perf_crtc_release_bw(crtc);
  3433. atomic_set(&sde_crtc->frame_pending, 0);
  3434. }
  3435. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3436. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3437. ret = 0;
  3438. if (node->func)
  3439. ret = node->func(crtc, false, &node->irq);
  3440. if (ret)
  3441. SDE_ERROR("%s failed to disable event %x\n",
  3442. sde_crtc->name, node->event);
  3443. }
  3444. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3445. drm_for_each_encoder_mask(encoder, crtc->dev,
  3446. crtc->state->encoder_mask) {
  3447. if (sde_encoder_in_cont_splash(encoder)) {
  3448. in_cont_splash = true;
  3449. break;
  3450. }
  3451. }
  3452. /* avoid clk/bw downvote if cont-splash is enabled */
  3453. if (!in_cont_splash)
  3454. sde_core_perf_crtc_update(crtc, 0, true);
  3455. drm_for_each_encoder_mask(encoder, crtc->dev,
  3456. crtc->state->encoder_mask) {
  3457. sde_encoder_register_frame_event_callback(encoder, NULL, NULL);
  3458. cstate->rsc_client = NULL;
  3459. cstate->rsc_update = false;
  3460. /*
  3461. * reset idle power-collapse to original state during suspend;
  3462. * user-mode will change the state on resume, if required
  3463. */
  3464. if (sde_kms->catalog->has_idle_pc)
  3465. sde_encoder_control_idle_pc(encoder, true);
  3466. }
  3467. if (sde_crtc->power_event) {
  3468. sde_power_handle_unregister_event(&priv->phandle,
  3469. sde_crtc->power_event);
  3470. sde_crtc->power_event = NULL;
  3471. }
  3472. /**
  3473. * All callbacks are unregistered and frame done waits are complete
  3474. * at this point. No buffers are accessed by hardware.
  3475. * reset the fence timeline if crtc will not be enabled for this commit
  3476. */
  3477. if (!crtc->state->active || !crtc->state->enable) {
  3478. sde_fence_signal(sde_crtc->output_fence,
  3479. ktime_get(), SDE_FENCE_RESET_TIMELINE);
  3480. for (i = 0; i < cstate->num_connectors; ++i)
  3481. sde_connector_commit_reset(cstate->connectors[i],
  3482. ktime_get());
  3483. }
  3484. _sde_crtc_reset(crtc);
  3485. mutex_unlock(&sde_crtc->crtc_lock);
  3486. }
  3487. static void sde_crtc_enable(struct drm_crtc *crtc,
  3488. struct drm_crtc_state *old_crtc_state)
  3489. {
  3490. struct sde_crtc *sde_crtc;
  3491. struct drm_encoder *encoder;
  3492. struct msm_drm_private *priv;
  3493. unsigned long flags;
  3494. struct sde_crtc_irq_info *node = NULL;
  3495. struct drm_event event;
  3496. u32 power_on;
  3497. int ret, i;
  3498. struct sde_crtc_state *cstate;
  3499. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3500. SDE_ERROR("invalid crtc\n");
  3501. return;
  3502. }
  3503. priv = crtc->dev->dev_private;
  3504. cstate = to_sde_crtc_state(crtc->state);
  3505. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3506. SDE_ERROR("power resource is not enabled\n");
  3507. return;
  3508. }
  3509. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3510. SDE_EVT32_VERBOSE(DRMID(crtc));
  3511. sde_crtc = to_sde_crtc(crtc);
  3512. /*
  3513. * Avoid drm_crtc_vblank_on during seamless DMS case
  3514. * when CRTC is already in enabled state
  3515. */
  3516. if (!sde_crtc->enabled)
  3517. drm_crtc_vblank_on(crtc);
  3518. mutex_lock(&sde_crtc->crtc_lock);
  3519. SDE_EVT32(DRMID(crtc), sde_crtc->enabled);
  3520. /*
  3521. * Try to enable uidle (if possible), we do this before the call
  3522. * to return early during seamless dms mode, so any fps
  3523. * change is also consider to enable/disable UIDLE
  3524. */
  3525. sde_core_perf_crtc_update_uidle(crtc, true);
  3526. /* return early if crtc is already enabled, do this after UIDLE check */
  3527. if (sde_crtc->enabled) {
  3528. if (msm_is_mode_seamless_dms(&crtc->state->adjusted_mode) ||
  3529. msm_is_mode_seamless_dyn_clk(&crtc->state->adjusted_mode))
  3530. SDE_DEBUG("%s extra crtc enable expected during DMS\n",
  3531. sde_crtc->name);
  3532. else
  3533. WARN(1, "%s unexpected crtc enable\n", sde_crtc->name);
  3534. mutex_unlock(&sde_crtc->crtc_lock);
  3535. return;
  3536. }
  3537. drm_for_each_encoder_mask(encoder, crtc->dev,
  3538. crtc->state->encoder_mask) {
  3539. sde_encoder_register_frame_event_callback(encoder,
  3540. sde_crtc_frame_event_cb, crtc);
  3541. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL,
  3542. sde_encoder_check_curr_mode(encoder,
  3543. MSM_DISPLAY_VIDEO_MODE));
  3544. }
  3545. sde_crtc->enabled = true;
  3546. /* update color processing on resume */
  3547. event.type = DRM_EVENT_CRTC_POWER;
  3548. event.length = sizeof(u32);
  3549. sde_cp_crtc_resume(crtc);
  3550. power_on = 1;
  3551. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3552. (u8 *)&power_on);
  3553. mutex_unlock(&sde_crtc->crtc_lock);
  3554. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3555. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3556. ret = 0;
  3557. if (node->func)
  3558. ret = node->func(crtc, true, &node->irq);
  3559. if (ret)
  3560. SDE_ERROR("%s failed to enable event %x\n",
  3561. sde_crtc->name, node->event);
  3562. }
  3563. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3564. sde_crtc->power_event = sde_power_handle_register_event(
  3565. &priv->phandle,
  3566. SDE_POWER_EVENT_POST_ENABLE | SDE_POWER_EVENT_POST_DISABLE |
  3567. SDE_POWER_EVENT_PRE_DISABLE,
  3568. sde_crtc_handle_power_event, crtc, sde_crtc->name);
  3569. /* Enable ESD thread */
  3570. for (i = 0; i < cstate->num_connectors; i++)
  3571. sde_connector_schedule_status_work(cstate->connectors[i], true);
  3572. }
  3573. /* no input validation - caller API has all the checks */
  3574. static int _sde_crtc_excl_dim_layer_check(struct drm_crtc_state *state,
  3575. struct plane_state pstates[], int cnt)
  3576. {
  3577. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  3578. struct drm_display_mode *mode = &state->adjusted_mode;
  3579. const struct drm_plane_state *pstate;
  3580. struct sde_plane_state *sde_pstate;
  3581. int rc = 0, i;
  3582. /* Check dim layer rect bounds and stage */
  3583. for (i = 0; i < cstate->num_dim_layers; i++) {
  3584. if ((CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.y,
  3585. cstate->dim_layer[i].rect.h, mode->vdisplay)) ||
  3586. (CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.x,
  3587. cstate->dim_layer[i].rect.w, mode->hdisplay)) ||
  3588. (cstate->dim_layer[i].stage >= SDE_STAGE_MAX) ||
  3589. (!cstate->dim_layer[i].rect.w) ||
  3590. (!cstate->dim_layer[i].rect.h)) {
  3591. SDE_ERROR("invalid dim_layer:{%d,%d,%d,%d}, stage:%d\n",
  3592. cstate->dim_layer[i].rect.x,
  3593. cstate->dim_layer[i].rect.y,
  3594. cstate->dim_layer[i].rect.w,
  3595. cstate->dim_layer[i].rect.h,
  3596. cstate->dim_layer[i].stage);
  3597. SDE_ERROR("display: %dx%d\n", mode->hdisplay,
  3598. mode->vdisplay);
  3599. rc = -E2BIG;
  3600. goto end;
  3601. }
  3602. }
  3603. /* log all src and excl_rect, useful for debugging */
  3604. for (i = 0; i < cnt; i++) {
  3605. pstate = pstates[i].drm_pstate;
  3606. sde_pstate = to_sde_plane_state(pstate);
  3607. SDE_DEBUG("p %d z %d src{%d,%d,%d,%d} excl_rect{%d,%d,%d,%d}\n",
  3608. pstate->plane->base.id, pstates[i].stage,
  3609. pstate->crtc_x, pstate->crtc_y,
  3610. pstate->crtc_w, pstate->crtc_h,
  3611. sde_pstate->excl_rect.x, sde_pstate->excl_rect.y,
  3612. sde_pstate->excl_rect.w, sde_pstate->excl_rect.h);
  3613. }
  3614. end:
  3615. return rc;
  3616. }
  3617. static int _sde_crtc_check_secure_blend_config(struct drm_crtc *crtc,
  3618. struct drm_crtc_state *state, struct plane_state pstates[],
  3619. struct sde_crtc_state *cstate, struct sde_kms *sde_kms,
  3620. int cnt, int secure, int fb_ns, int fb_sec, int fb_sec_dir)
  3621. {
  3622. struct drm_plane *plane;
  3623. int i;
  3624. if (secure == SDE_DRM_SEC_ONLY) {
  3625. /*
  3626. * validate planes - only fb_sec_dir is allowed during sec_crtc
  3627. * - fb_sec_dir is for secure camera preview and
  3628. * secure display use case
  3629. * - fb_sec is for secure video playback
  3630. * - fb_ns is for normal non secure use cases
  3631. */
  3632. if (fb_ns || fb_sec) {
  3633. SDE_ERROR(
  3634. "crtc%d: invalid fb_modes Sec:%d, NS:%d, Sec_Dir:%d\n",
  3635. DRMID(crtc), fb_sec, fb_ns, fb_sec_dir);
  3636. return -EINVAL;
  3637. }
  3638. /*
  3639. * - only one blending stage is allowed in sec_crtc
  3640. * - validate if pipe is allowed for sec-ui updates
  3641. */
  3642. for (i = 1; i < cnt; i++) {
  3643. if (!pstates[i].drm_pstate
  3644. || !pstates[i].drm_pstate->plane) {
  3645. SDE_ERROR("crtc%d: invalid pstate at i:%d\n",
  3646. DRMID(crtc), i);
  3647. return -EINVAL;
  3648. }
  3649. plane = pstates[i].drm_pstate->plane;
  3650. if (!sde_plane_is_sec_ui_allowed(plane)) {
  3651. SDE_ERROR("crtc%d: sec-ui not allowed in p%d\n",
  3652. DRMID(crtc), plane->base.id);
  3653. return -EINVAL;
  3654. } else if (pstates[i].stage != pstates[i-1].stage) {
  3655. SDE_ERROR(
  3656. "crtc%d: invalid blend stages %d:%d, %d:%d\n",
  3657. DRMID(crtc), i, pstates[i].stage,
  3658. i-1, pstates[i-1].stage);
  3659. return -EINVAL;
  3660. }
  3661. }
  3662. /* check if all the dim_layers are in the same stage */
  3663. for (i = 1; i < cstate->num_dim_layers; i++) {
  3664. if (cstate->dim_layer[i].stage !=
  3665. cstate->dim_layer[i-1].stage) {
  3666. SDE_ERROR(
  3667. "crtc%d: invalid dimlayer stage %d:%d, %d:%d\n",
  3668. DRMID(crtc),
  3669. i, cstate->dim_layer[i].stage,
  3670. i-1, cstate->dim_layer[i-1].stage);
  3671. return -EINVAL;
  3672. }
  3673. }
  3674. /*
  3675. * if secure-ui supported blendstage is specified,
  3676. * - fail empty commit
  3677. * - validate dim_layer or plane is staged in the supported
  3678. * blendstage
  3679. */
  3680. if (sde_kms->catalog->sui_supported_blendstage) {
  3681. int sec_stage = cnt ? pstates[0].sde_pstate->stage :
  3682. cstate->dim_layer[0].stage;
  3683. if (!sde_kms->catalog->has_base_layer)
  3684. sec_stage -= SDE_STAGE_0;
  3685. if ((!cnt && !cstate->num_dim_layers) ||
  3686. (sde_kms->catalog->sui_supported_blendstage
  3687. != sec_stage)) {
  3688. SDE_ERROR(
  3689. "crtc%d: empty cnt%d/dim%d or bad stage%d\n",
  3690. DRMID(crtc), cnt,
  3691. cstate->num_dim_layers, sec_stage);
  3692. return -EINVAL;
  3693. }
  3694. }
  3695. }
  3696. return 0;
  3697. }
  3698. static int _sde_crtc_check_secure_single_encoder(struct drm_crtc *crtc,
  3699. struct drm_crtc_state *state, int fb_sec_dir)
  3700. {
  3701. struct drm_encoder *encoder;
  3702. int encoder_cnt = 0;
  3703. if (fb_sec_dir) {
  3704. drm_for_each_encoder_mask(encoder, crtc->dev,
  3705. state->encoder_mask)
  3706. encoder_cnt++;
  3707. if (encoder_cnt > MAX_ALLOWED_ENCODER_CNT_PER_SECURE_CRTC) {
  3708. SDE_ERROR("crtc:%d invalid number of encoders:%d\n",
  3709. DRMID(crtc), encoder_cnt);
  3710. return -EINVAL;
  3711. }
  3712. }
  3713. return 0;
  3714. }
  3715. static int _sde_crtc_check_secure_state_smmu_translation(struct drm_crtc *crtc,
  3716. struct drm_crtc_state *state, struct sde_kms *sde_kms, int secure,
  3717. int fb_ns, int fb_sec, int fb_sec_dir)
  3718. {
  3719. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  3720. struct drm_encoder *encoder;
  3721. int is_video_mode = false;
  3722. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  3723. if (sde_encoder_is_dsi_display(encoder))
  3724. is_video_mode |= sde_encoder_check_curr_mode(encoder,
  3725. MSM_DISPLAY_VIDEO_MODE);
  3726. }
  3727. /*
  3728. * Secure display to secure camera needs without direct
  3729. * transition is currently not allowed
  3730. */
  3731. if (fb_sec_dir && secure == SDE_DRM_SEC_NON_SEC &&
  3732. smmu_state->state != ATTACHED &&
  3733. smmu_state->secure_level == SDE_DRM_SEC_ONLY) {
  3734. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  3735. smmu_state->state, smmu_state->secure_level,
  3736. secure);
  3737. goto sec_err;
  3738. }
  3739. /*
  3740. * In video mode check for null commit before transition
  3741. * from secure to non secure and vice versa
  3742. */
  3743. if (is_video_mode && smmu_state &&
  3744. state->plane_mask && crtc->state->plane_mask &&
  3745. ((fb_sec_dir && ((smmu_state->state == ATTACHED) &&
  3746. (secure == SDE_DRM_SEC_ONLY))) ||
  3747. (fb_ns && ((smmu_state->state == DETACHED) ||
  3748. (smmu_state->state == DETACH_ALL_REQ))) ||
  3749. (fb_ns && ((smmu_state->state == DETACHED_SEC) ||
  3750. (smmu_state->state == DETACH_SEC_REQ)) &&
  3751. (smmu_state->secure_level == SDE_DRM_SEC_ONLY)))) {
  3752. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  3753. smmu_state->state, smmu_state->secure_level,
  3754. secure, crtc->state->plane_mask, state->plane_mask);
  3755. goto sec_err;
  3756. }
  3757. return 0;
  3758. sec_err:
  3759. SDE_ERROR(
  3760. "crtc%d Invalid transition;sec%d state%d slvl%d ns%d sdir%d\n",
  3761. DRMID(crtc), secure, smmu_state->state,
  3762. smmu_state->secure_level, fb_ns, fb_sec_dir);
  3763. return -EINVAL;
  3764. }
  3765. static int _sde_crtc_check_secure_conn(struct drm_crtc *crtc,
  3766. struct drm_crtc_state *state, uint32_t fb_sec)
  3767. {
  3768. bool conn_secure = false, is_wb = false;
  3769. struct drm_connector *conn;
  3770. struct drm_connector_state *conn_state;
  3771. int i;
  3772. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  3773. if (conn_state && conn_state->crtc == crtc) {
  3774. if (conn->connector_type ==
  3775. DRM_MODE_CONNECTOR_VIRTUAL)
  3776. is_wb = true;
  3777. if (sde_connector_get_property(conn_state,
  3778. CONNECTOR_PROP_FB_TRANSLATION_MODE) ==
  3779. SDE_DRM_FB_SEC)
  3780. conn_secure = true;
  3781. }
  3782. }
  3783. /*
  3784. * If any input buffers are secure for wb,
  3785. * the output buffer must also be secure.
  3786. */
  3787. if (is_wb && fb_sec && !conn_secure) {
  3788. SDE_ERROR("crtc%d: input fb sec %d, output fb secure %d\n",
  3789. DRMID(crtc), fb_sec, conn_secure);
  3790. return -EINVAL;
  3791. }
  3792. return 0;
  3793. }
  3794. static int _sde_crtc_check_secure_state(struct drm_crtc *crtc,
  3795. struct drm_crtc_state *state, struct plane_state pstates[],
  3796. int cnt)
  3797. {
  3798. struct sde_crtc_state *cstate;
  3799. struct sde_kms *sde_kms;
  3800. uint32_t secure;
  3801. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  3802. int rc;
  3803. if (!crtc || !state) {
  3804. SDE_ERROR("invalid arguments\n");
  3805. return -EINVAL;
  3806. }
  3807. sde_kms = _sde_crtc_get_kms(crtc);
  3808. if (!sde_kms || !sde_kms->catalog) {
  3809. SDE_ERROR("invalid kms\n");
  3810. return -EINVAL;
  3811. }
  3812. cstate = to_sde_crtc_state(state);
  3813. secure = sde_crtc_get_property(cstate, CRTC_PROP_SECURITY_LEVEL);
  3814. rc = sde_crtc_state_find_plane_fb_modes(state, &fb_ns,
  3815. &fb_sec, &fb_sec_dir);
  3816. if (rc)
  3817. return rc;
  3818. rc = _sde_crtc_check_secure_blend_config(crtc, state, pstates, cstate,
  3819. sde_kms, cnt, secure, fb_ns, fb_sec, fb_sec_dir);
  3820. if (rc)
  3821. return rc;
  3822. rc = _sde_crtc_check_secure_conn(crtc, state, fb_sec);
  3823. if (rc)
  3824. return rc;
  3825. /*
  3826. * secure_crtc is not allowed in a shared toppolgy
  3827. * across different encoders.
  3828. */
  3829. rc = _sde_crtc_check_secure_single_encoder(crtc, state, fb_sec_dir);
  3830. if (rc)
  3831. return rc;
  3832. rc = _sde_crtc_check_secure_state_smmu_translation(crtc, state, sde_kms,
  3833. secure, fb_ns, fb_sec, fb_sec_dir);
  3834. if (rc)
  3835. return rc;
  3836. SDE_DEBUG("crtc:%d Secure validation successful\n", DRMID(crtc));
  3837. return 0;
  3838. }
  3839. static int _sde_crtc_check_get_pstates(struct drm_crtc *crtc,
  3840. struct drm_crtc_state *state,
  3841. struct drm_display_mode *mode,
  3842. struct plane_state *pstates,
  3843. struct drm_plane *plane,
  3844. struct sde_multirect_plane_states *multirect_plane,
  3845. int *cnt)
  3846. {
  3847. struct sde_crtc *sde_crtc;
  3848. struct sde_crtc_state *cstate;
  3849. const struct drm_plane_state *pstate;
  3850. const struct drm_plane_state *pipe_staged[SSPP_MAX];
  3851. int rc = 0, multirect_count = 0, i, mixer_width, mixer_height;
  3852. int inc_sde_stage = 0;
  3853. struct sde_kms *kms;
  3854. sde_crtc = to_sde_crtc(crtc);
  3855. cstate = to_sde_crtc_state(state);
  3856. kms = _sde_crtc_get_kms(crtc);
  3857. if (!kms || !kms->catalog) {
  3858. SDE_ERROR("invalid kms\n");
  3859. return -EINVAL;
  3860. }
  3861. memset(pipe_staged, 0, sizeof(pipe_staged));
  3862. mixer_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  3863. mixer_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  3864. if (cstate->num_ds_enabled)
  3865. mixer_width = mixer_width * cstate->num_ds_enabled;
  3866. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  3867. if (IS_ERR_OR_NULL(pstate)) {
  3868. rc = PTR_ERR(pstate);
  3869. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  3870. sde_crtc->name, plane->base.id, rc);
  3871. return rc;
  3872. }
  3873. if (*cnt >= SDE_PSTATES_MAX)
  3874. continue;
  3875. pstates[*cnt].sde_pstate = to_sde_plane_state(pstate);
  3876. pstates[*cnt].drm_pstate = pstate;
  3877. pstates[*cnt].stage = sde_plane_get_property(
  3878. pstates[*cnt].sde_pstate, PLANE_PROP_ZPOS);
  3879. pstates[*cnt].pipe_id = sde_plane_pipe(plane);
  3880. if (!kms->catalog->has_base_layer)
  3881. inc_sde_stage = SDE_STAGE_0;
  3882. /* check dim layer stage with every plane */
  3883. for (i = 0; i < cstate->num_dim_layers; i++) {
  3884. if (cstate->dim_layer[i].stage ==
  3885. (pstates[*cnt].stage + inc_sde_stage)) {
  3886. SDE_ERROR(
  3887. "plane:%d/dim_layer:%i-same stage:%d\n",
  3888. plane->base.id, i,
  3889. cstate->dim_layer[i].stage);
  3890. return -EINVAL;
  3891. }
  3892. }
  3893. if (pipe_staged[pstates[*cnt].pipe_id]) {
  3894. multirect_plane[multirect_count].r0 =
  3895. pipe_staged[pstates[*cnt].pipe_id];
  3896. multirect_plane[multirect_count].r1 = pstate;
  3897. multirect_count++;
  3898. pipe_staged[pstates[*cnt].pipe_id] = NULL;
  3899. } else {
  3900. pipe_staged[pstates[*cnt].pipe_id] = pstate;
  3901. }
  3902. (*cnt)++;
  3903. if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h,
  3904. mode->vdisplay) ||
  3905. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w,
  3906. mode->hdisplay)) {
  3907. SDE_ERROR("invalid vertical/horizontal destination\n");
  3908. SDE_ERROR("y:%d h:%d vdisp:%d x:%d w:%d hdisp:%d\n",
  3909. pstate->crtc_y, pstate->crtc_h, mode->vdisplay,
  3910. pstate->crtc_x, pstate->crtc_w, mode->hdisplay);
  3911. return -E2BIG;
  3912. }
  3913. if (cstate->num_ds_enabled &&
  3914. ((pstate->crtc_h > mixer_height) ||
  3915. (pstate->crtc_w > mixer_width))) {
  3916. SDE_ERROR("plane w/h:%x*%x > mixer w/h:%x*%x\n",
  3917. pstate->crtc_w, pstate->crtc_h,
  3918. mixer_width, mixer_height);
  3919. return -E2BIG;
  3920. }
  3921. }
  3922. for (i = 1; i < SSPP_MAX; i++) {
  3923. if (pipe_staged[i]) {
  3924. sde_plane_clear_multirect(pipe_staged[i]);
  3925. if (is_sde_plane_virtual(pipe_staged[i]->plane)) {
  3926. struct sde_plane_state *psde_state;
  3927. SDE_DEBUG("r1 only virt plane:%d staged\n",
  3928. pipe_staged[i]->plane->base.id);
  3929. psde_state = to_sde_plane_state(
  3930. pipe_staged[i]);
  3931. psde_state->multirect_index = SDE_SSPP_RECT_1;
  3932. }
  3933. }
  3934. }
  3935. for (i = 0; i < multirect_count; i++) {
  3936. if (sde_plane_validate_multirect_v2(&multirect_plane[i])) {
  3937. SDE_ERROR(
  3938. "multirect validation failed for planes (%d - %d)\n",
  3939. multirect_plane[i].r0->plane->base.id,
  3940. multirect_plane[i].r1->plane->base.id);
  3941. return -EINVAL;
  3942. }
  3943. }
  3944. return rc;
  3945. }
  3946. static int _sde_crtc_check_zpos(struct drm_crtc_state *state,
  3947. struct sde_crtc *sde_crtc,
  3948. struct plane_state *pstates,
  3949. struct sde_crtc_state *cstate,
  3950. struct drm_display_mode *mode,
  3951. int cnt)
  3952. {
  3953. int rc = 0, i, z_pos;
  3954. u32 zpos_cnt = 0;
  3955. struct drm_crtc *crtc;
  3956. struct sde_kms *kms;
  3957. enum sde_layout layout;
  3958. crtc = &sde_crtc->base;
  3959. kms = _sde_crtc_get_kms(crtc);
  3960. if (!kms || !kms->catalog) {
  3961. SDE_ERROR("Invalid kms\n");
  3962. return -EINVAL;
  3963. }
  3964. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  3965. rc = _sde_crtc_excl_dim_layer_check(state, pstates, cnt);
  3966. if (rc)
  3967. return rc;
  3968. if (!sde_is_custom_client()) {
  3969. int stage_old = pstates[0].stage;
  3970. z_pos = 0;
  3971. for (i = 0; i < cnt; i++) {
  3972. if (stage_old != pstates[i].stage)
  3973. ++z_pos;
  3974. stage_old = pstates[i].stage;
  3975. pstates[i].stage = z_pos;
  3976. }
  3977. }
  3978. z_pos = -1;
  3979. layout = SDE_LAYOUT_NONE;
  3980. for (i = 0; i < cnt; i++) {
  3981. /* reset counts at every new blend stage */
  3982. if (pstates[i].stage != z_pos ||
  3983. pstates[i].sde_pstate->layout != layout) {
  3984. zpos_cnt = 0;
  3985. z_pos = pstates[i].stage;
  3986. layout = pstates[i].sde_pstate->layout;
  3987. }
  3988. /* verify z_pos setting before using it */
  3989. if (z_pos >= SDE_STAGE_MAX - SDE_STAGE_0) {
  3990. SDE_ERROR("> %d plane stages assigned\n",
  3991. SDE_STAGE_MAX - SDE_STAGE_0);
  3992. return -EINVAL;
  3993. } else if (zpos_cnt == 2) {
  3994. SDE_ERROR("> 2 planes @ stage %d\n", z_pos);
  3995. return -EINVAL;
  3996. } else {
  3997. zpos_cnt++;
  3998. }
  3999. if (!kms->catalog->has_base_layer)
  4000. pstates[i].sde_pstate->stage = z_pos + SDE_STAGE_0;
  4001. else
  4002. pstates[i].sde_pstate->stage = z_pos;
  4003. SDE_DEBUG("%s: layout %d, zpos %d", sde_crtc->name, layout,
  4004. z_pos);
  4005. }
  4006. return rc;
  4007. }
  4008. static int _sde_crtc_atomic_check_pstates(struct drm_crtc *crtc,
  4009. struct drm_crtc_state *state,
  4010. struct plane_state *pstates,
  4011. struct sde_multirect_plane_states *multirect_plane)
  4012. {
  4013. struct sde_crtc *sde_crtc;
  4014. struct sde_crtc_state *cstate;
  4015. struct sde_kms *kms;
  4016. struct drm_plane *plane = NULL;
  4017. struct drm_display_mode *mode;
  4018. int rc = 0, cnt = 0;
  4019. kms = _sde_crtc_get_kms(crtc);
  4020. if (!kms || !kms->catalog) {
  4021. SDE_ERROR("invalid parameters\n");
  4022. return -EINVAL;
  4023. }
  4024. sde_crtc = to_sde_crtc(crtc);
  4025. cstate = to_sde_crtc_state(state);
  4026. mode = &state->adjusted_mode;
  4027. /* get plane state for all drm planes associated with crtc state */
  4028. rc = _sde_crtc_check_get_pstates(crtc, state, mode, pstates,
  4029. plane, multirect_plane, &cnt);
  4030. if (rc)
  4031. return rc;
  4032. /* assign mixer stages based on sorted zpos property */
  4033. rc = _sde_crtc_check_zpos(state, sde_crtc, pstates, cstate, mode, cnt);
  4034. if (rc)
  4035. return rc;
  4036. rc = _sde_crtc_check_secure_state(crtc, state, pstates, cnt);
  4037. if (rc)
  4038. return rc;
  4039. /*
  4040. * validate and set source split:
  4041. * use pstates sorted by stage to check planes on same stage
  4042. * we assume that all pipes are in source split so its valid to compare
  4043. * without taking into account left/right mixer placement
  4044. */
  4045. rc = _sde_crtc_validate_src_split_order(crtc, pstates, cnt);
  4046. if (rc)
  4047. return rc;
  4048. return 0;
  4049. }
  4050. static int _sde_crtc_check_plane_layout(struct drm_crtc *crtc,
  4051. struct drm_crtc_state *crtc_state)
  4052. {
  4053. struct sde_kms *kms;
  4054. struct drm_plane *plane;
  4055. struct drm_plane_state *plane_state;
  4056. struct sde_plane_state *pstate;
  4057. int layout_split;
  4058. kms = _sde_crtc_get_kms(crtc);
  4059. if (!kms || !kms->catalog) {
  4060. SDE_ERROR("invalid parameters\n");
  4061. return -EINVAL;
  4062. }
  4063. if (!sde_rm_topology_is_group(&kms->rm, crtc_state,
  4064. SDE_RM_TOPOLOGY_GROUP_QUADPIPE))
  4065. return 0;
  4066. drm_atomic_crtc_state_for_each_plane(plane, crtc_state) {
  4067. plane_state = drm_atomic_get_existing_plane_state(
  4068. crtc_state->state, plane);
  4069. if (!plane_state)
  4070. continue;
  4071. pstate = to_sde_plane_state(plane_state);
  4072. layout_split = crtc_state->mode.hdisplay >> 1;
  4073. if (plane_state->crtc_x >= layout_split) {
  4074. plane_state->crtc_x -= layout_split;
  4075. pstate->layout_offset = layout_split;
  4076. pstate->layout = SDE_LAYOUT_RIGHT;
  4077. } else {
  4078. pstate->layout_offset = -1;
  4079. pstate->layout = SDE_LAYOUT_LEFT;
  4080. }
  4081. SDE_DEBUG("plane%d updated: crtc_x=%d layout=%d\n",
  4082. DRMID(plane), plane_state->crtc_x,
  4083. pstate->layout);
  4084. /* check layout boundary */
  4085. if (CHECK_LAYER_BOUNDS(plane_state->crtc_x,
  4086. plane_state->crtc_w, layout_split)) {
  4087. SDE_ERROR("invalid horizontal destination\n");
  4088. SDE_ERROR("x:%d w:%d hdisp:%d layout:%d\n",
  4089. plane_state->crtc_x,
  4090. plane_state->crtc_w,
  4091. layout_split, pstate->layout);
  4092. return -E2BIG;
  4093. }
  4094. }
  4095. return 0;
  4096. }
  4097. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  4098. struct drm_crtc_state *state)
  4099. {
  4100. struct drm_device *dev;
  4101. struct sde_crtc *sde_crtc;
  4102. struct plane_state *pstates = NULL;
  4103. struct sde_crtc_state *cstate;
  4104. struct drm_display_mode *mode;
  4105. int rc = 0;
  4106. struct sde_multirect_plane_states *multirect_plane = NULL;
  4107. struct drm_connector *conn;
  4108. struct drm_connector_list_iter conn_iter;
  4109. if (!crtc) {
  4110. SDE_ERROR("invalid crtc\n");
  4111. return -EINVAL;
  4112. }
  4113. dev = crtc->dev;
  4114. sde_crtc = to_sde_crtc(crtc);
  4115. cstate = to_sde_crtc_state(state);
  4116. if (!state->enable || !state->active) {
  4117. SDE_DEBUG("crtc%d -> enable %d, active %d, skip atomic_check\n",
  4118. crtc->base.id, state->enable, state->active);
  4119. goto end;
  4120. }
  4121. pstates = kcalloc(SDE_PSTATES_MAX,
  4122. sizeof(struct plane_state), GFP_KERNEL);
  4123. multirect_plane = kcalloc(SDE_MULTIRECT_PLANE_MAX,
  4124. sizeof(struct sde_multirect_plane_states),
  4125. GFP_KERNEL);
  4126. if (!pstates || !multirect_plane) {
  4127. rc = -ENOMEM;
  4128. goto end;
  4129. }
  4130. mode = &state->adjusted_mode;
  4131. SDE_DEBUG("%s: check", sde_crtc->name);
  4132. /* force a full mode set if active state changed */
  4133. if (state->active_changed)
  4134. state->mode_changed = true;
  4135. /* identify connectors attached to this crtc */
  4136. cstate->num_connectors = 0;
  4137. drm_connector_list_iter_begin(dev, &conn_iter);
  4138. drm_for_each_connector_iter(conn, &conn_iter)
  4139. if ((state->connector_mask & (1 << drm_connector_index(conn)))
  4140. && cstate->num_connectors < MAX_CONNECTORS) {
  4141. cstate->connectors[cstate->num_connectors++] = conn;
  4142. }
  4143. drm_connector_list_iter_end(&conn_iter);
  4144. rc = _sde_crtc_check_dest_scaler_data(crtc, state);
  4145. if (rc) {
  4146. SDE_ERROR("crtc%d failed dest scaler check %d\n",
  4147. crtc->base.id, rc);
  4148. goto end;
  4149. }
  4150. rc = _sde_crtc_check_plane_layout(crtc, state);
  4151. if (rc) {
  4152. SDE_ERROR("crtc%d failed plane layout check %d\n",
  4153. crtc->base.id, rc);
  4154. goto end;
  4155. }
  4156. _sde_crtc_setup_is_ppsplit(state);
  4157. _sde_crtc_setup_lm_bounds(crtc, state);
  4158. rc = _sde_crtc_atomic_check_pstates(crtc, state, pstates,
  4159. multirect_plane);
  4160. if (rc) {
  4161. SDE_ERROR("crtc%d failed pstate check %d\n", crtc->base.id, rc);
  4162. goto end;
  4163. }
  4164. rc = sde_core_perf_crtc_check(crtc, state);
  4165. if (rc) {
  4166. SDE_ERROR("crtc%d failed performance check %d\n",
  4167. crtc->base.id, rc);
  4168. goto end;
  4169. }
  4170. rc = _sde_crtc_check_rois(crtc, state);
  4171. if (rc) {
  4172. SDE_ERROR("crtc%d failed roi check %d\n", crtc->base.id, rc);
  4173. goto end;
  4174. }
  4175. rc = sde_cp_crtc_check_properties(crtc, state);
  4176. if (rc) {
  4177. SDE_ERROR("crtc%d failed cp properties check %d\n",
  4178. crtc->base.id, rc);
  4179. goto end;
  4180. }
  4181. end:
  4182. kfree(pstates);
  4183. kfree(multirect_plane);
  4184. return rc;
  4185. }
  4186. /**
  4187. * sde_crtc_get_num_datapath - get the number of datapath active
  4188. * of primary connector
  4189. * @crtc: Pointer to DRM crtc object
  4190. * @connector: Pointer to DRM connector object of WB in CWB case
  4191. */
  4192. int sde_crtc_get_num_datapath(struct drm_crtc *crtc,
  4193. struct drm_connector *connector)
  4194. {
  4195. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4196. struct sde_connector_state *sde_conn_state = NULL;
  4197. struct drm_connector *conn;
  4198. struct drm_connector_list_iter conn_iter;
  4199. if (!sde_crtc || !connector) {
  4200. SDE_DEBUG("Invalid argument\n");
  4201. return 0;
  4202. }
  4203. if (sde_crtc->num_mixers)
  4204. return sde_crtc->num_mixers;
  4205. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  4206. drm_for_each_connector_iter(conn, &conn_iter) {
  4207. if (conn->state && conn->state->crtc == crtc &&
  4208. conn != connector)
  4209. sde_conn_state = to_sde_connector_state(conn->state);
  4210. }
  4211. drm_connector_list_iter_end(&conn_iter);
  4212. if (sde_conn_state)
  4213. return sde_conn_state->mode_info.topology.num_lm;
  4214. return 0;
  4215. }
  4216. int sde_crtc_vblank(struct drm_crtc *crtc, bool en)
  4217. {
  4218. struct sde_crtc *sde_crtc;
  4219. int ret;
  4220. if (!crtc) {
  4221. SDE_ERROR("invalid crtc\n");
  4222. return -EINVAL;
  4223. }
  4224. sde_crtc = to_sde_crtc(crtc);
  4225. mutex_lock(&sde_crtc->crtc_lock);
  4226. SDE_EVT32(DRMID(&sde_crtc->base), en, sde_crtc->enabled);
  4227. ret = _sde_crtc_vblank_enable_no_lock(sde_crtc, en);
  4228. if (ret)
  4229. SDE_ERROR("%s vblank enable failed: %d\n",
  4230. sde_crtc->name, ret);
  4231. mutex_unlock(&sde_crtc->crtc_lock);
  4232. return 0;
  4233. }
  4234. static void sde_crtc_install_dest_scale_properties(struct sde_crtc *sde_crtc,
  4235. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  4236. {
  4237. sde_kms_info_add_keyint(info, "has_dest_scaler",
  4238. catalog->mdp[0].has_dest_scaler);
  4239. sde_kms_info_add_keyint(info, "dest_scaler_count",
  4240. catalog->ds_count);
  4241. if (catalog->ds[0].top) {
  4242. sde_kms_info_add_keyint(info,
  4243. "max_dest_scaler_input_width",
  4244. catalog->ds[0].top->maxinputwidth);
  4245. sde_kms_info_add_keyint(info,
  4246. "max_dest_scaler_output_width",
  4247. catalog->ds[0].top->maxoutputwidth);
  4248. sde_kms_info_add_keyint(info, "max_dest_scale_up",
  4249. catalog->ds[0].top->maxupscale);
  4250. }
  4251. if (catalog->ds[0].features & BIT(SDE_SSPP_SCALER_QSEED3)) {
  4252. msm_property_install_volatile_range(
  4253. &sde_crtc->property_info, "dest_scaler",
  4254. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4255. msm_property_install_blob(&sde_crtc->property_info,
  4256. "ds_lut_ed", 0,
  4257. CRTC_PROP_DEST_SCALER_LUT_ED);
  4258. msm_property_install_blob(&sde_crtc->property_info,
  4259. "ds_lut_cir", 0,
  4260. CRTC_PROP_DEST_SCALER_LUT_CIR);
  4261. msm_property_install_blob(&sde_crtc->property_info,
  4262. "ds_lut_sep", 0,
  4263. CRTC_PROP_DEST_SCALER_LUT_SEP);
  4264. } else if (catalog->ds[0].features
  4265. & BIT(SDE_SSPP_SCALER_QSEED3LITE)) {
  4266. msm_property_install_volatile_range(
  4267. &sde_crtc->property_info, "dest_scaler",
  4268. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4269. }
  4270. }
  4271. static void sde_crtc_install_perf_properties(struct sde_crtc *sde_crtc,
  4272. struct sde_kms *sde_kms, struct sde_mdss_cfg *catalog,
  4273. struct sde_kms_info *info)
  4274. {
  4275. msm_property_install_range(&sde_crtc->property_info,
  4276. "core_clk", 0x0, 0, U64_MAX,
  4277. sde_kms->perf.max_core_clk_rate,
  4278. CRTC_PROP_CORE_CLK);
  4279. msm_property_install_range(&sde_crtc->property_info,
  4280. "core_ab", 0x0, 0, U64_MAX,
  4281. catalog->perf.max_bw_high * 1000ULL,
  4282. CRTC_PROP_CORE_AB);
  4283. msm_property_install_range(&sde_crtc->property_info,
  4284. "core_ib", 0x0, 0, U64_MAX,
  4285. catalog->perf.max_bw_high * 1000ULL,
  4286. CRTC_PROP_CORE_IB);
  4287. msm_property_install_range(&sde_crtc->property_info,
  4288. "llcc_ab", 0x0, 0, U64_MAX,
  4289. catalog->perf.max_bw_high * 1000ULL,
  4290. CRTC_PROP_LLCC_AB);
  4291. msm_property_install_range(&sde_crtc->property_info,
  4292. "llcc_ib", 0x0, 0, U64_MAX,
  4293. catalog->perf.max_bw_high * 1000ULL,
  4294. CRTC_PROP_LLCC_IB);
  4295. msm_property_install_range(&sde_crtc->property_info,
  4296. "dram_ab", 0x0, 0, U64_MAX,
  4297. catalog->perf.max_bw_high * 1000ULL,
  4298. CRTC_PROP_DRAM_AB);
  4299. msm_property_install_range(&sde_crtc->property_info,
  4300. "dram_ib", 0x0, 0, U64_MAX,
  4301. catalog->perf.max_bw_high * 1000ULL,
  4302. CRTC_PROP_DRAM_IB);
  4303. msm_property_install_range(&sde_crtc->property_info,
  4304. "rot_prefill_bw", 0, 0, U64_MAX,
  4305. catalog->perf.max_bw_high * 1000ULL,
  4306. CRTC_PROP_ROT_PREFILL_BW);
  4307. msm_property_install_range(&sde_crtc->property_info,
  4308. "rot_clk", 0, 0, U64_MAX,
  4309. sde_kms->perf.max_core_clk_rate,
  4310. CRTC_PROP_ROT_CLK);
  4311. if (catalog->perf.max_bw_low)
  4312. sde_kms_info_add_keyint(info, "max_bandwidth_low",
  4313. catalog->perf.max_bw_low * 1000LL);
  4314. if (catalog->perf.max_bw_high)
  4315. sde_kms_info_add_keyint(info, "max_bandwidth_high",
  4316. catalog->perf.max_bw_high * 1000LL);
  4317. if (catalog->perf.min_core_ib)
  4318. sde_kms_info_add_keyint(info, "min_core_ib",
  4319. catalog->perf.min_core_ib * 1000LL);
  4320. if (catalog->perf.min_llcc_ib)
  4321. sde_kms_info_add_keyint(info, "min_llcc_ib",
  4322. catalog->perf.min_llcc_ib * 1000LL);
  4323. if (catalog->perf.min_dram_ib)
  4324. sde_kms_info_add_keyint(info, "min_dram_ib",
  4325. catalog->perf.min_dram_ib * 1000LL);
  4326. if (sde_kms->perf.max_core_clk_rate)
  4327. sde_kms_info_add_keyint(info, "max_mdp_clk",
  4328. sde_kms->perf.max_core_clk_rate);
  4329. }
  4330. static void sde_crtc_setup_capabilities_blob(struct sde_kms_info *info,
  4331. struct sde_mdss_cfg *catalog)
  4332. {
  4333. sde_kms_info_reset(info);
  4334. sde_kms_info_add_keyint(info, "hw_version", catalog->hwversion);
  4335. sde_kms_info_add_keyint(info, "max_linewidth",
  4336. catalog->max_mixer_width);
  4337. sde_kms_info_add_keyint(info, "max_blendstages",
  4338. catalog->max_mixer_blendstages);
  4339. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED2)
  4340. sde_kms_info_add_keystr(info, "qseed_type", "qseed2");
  4341. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3)
  4342. sde_kms_info_add_keystr(info, "qseed_type", "qseed3");
  4343. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3LITE)
  4344. sde_kms_info_add_keystr(info, "qseed_type", "qseed3lite");
  4345. if (catalog->ubwc_version) {
  4346. sde_kms_info_add_keyint(info, "UBWC version",
  4347. catalog->ubwc_version);
  4348. sde_kms_info_add_keyint(info, "UBWC macrotile_mode",
  4349. catalog->macrotile_mode);
  4350. sde_kms_info_add_keyint(info, "UBWC highest banking bit",
  4351. catalog->mdp[0].highest_bank_bit);
  4352. sde_kms_info_add_keyint(info, "UBWC swizzle",
  4353. catalog->mdp[0].ubwc_swizzle);
  4354. }
  4355. if (of_fdt_get_ddrtype() == LP_DDR4_TYPE)
  4356. sde_kms_info_add_keystr(info, "DDR version", "DDR4");
  4357. else
  4358. sde_kms_info_add_keystr(info, "DDR version", "DDR5");
  4359. if (sde_is_custom_client()) {
  4360. /* No support for SMART_DMA_V1 yet */
  4361. if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2)
  4362. sde_kms_info_add_keystr(info,
  4363. "smart_dma_rev", "smart_dma_v2");
  4364. else if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2p5)
  4365. sde_kms_info_add_keystr(info,
  4366. "smart_dma_rev", "smart_dma_v2p5");
  4367. }
  4368. sde_kms_info_add_keyint(info, "has_src_split", catalog->has_src_split);
  4369. sde_kms_info_add_keyint(info, "has_hdr", catalog->has_hdr);
  4370. sde_kms_info_add_keyint(info, "has_hdr_plus", catalog->has_hdr_plus);
  4371. if (catalog->uidle_cfg.uidle_rev)
  4372. sde_kms_info_add_keyint(info, "has_uidle",
  4373. true);
  4374. sde_kms_info_add_keystr(info, "core_ib_ff",
  4375. catalog->perf.core_ib_ff);
  4376. sde_kms_info_add_keystr(info, "core_clk_ff",
  4377. catalog->perf.core_clk_ff);
  4378. sde_kms_info_add_keystr(info, "comp_ratio_rt",
  4379. catalog->perf.comp_ratio_rt);
  4380. sde_kms_info_add_keystr(info, "comp_ratio_nrt",
  4381. catalog->perf.comp_ratio_nrt);
  4382. sde_kms_info_add_keyint(info, "dest_scale_prefill_lines",
  4383. catalog->perf.dest_scale_prefill_lines);
  4384. sde_kms_info_add_keyint(info, "undersized_prefill_lines",
  4385. catalog->perf.undersized_prefill_lines);
  4386. sde_kms_info_add_keyint(info, "macrotile_prefill_lines",
  4387. catalog->perf.macrotile_prefill_lines);
  4388. sde_kms_info_add_keyint(info, "yuv_nv12_prefill_lines",
  4389. catalog->perf.yuv_nv12_prefill_lines);
  4390. sde_kms_info_add_keyint(info, "linear_prefill_lines",
  4391. catalog->perf.linear_prefill_lines);
  4392. sde_kms_info_add_keyint(info, "downscaling_prefill_lines",
  4393. catalog->perf.downscaling_prefill_lines);
  4394. sde_kms_info_add_keyint(info, "xtra_prefill_lines",
  4395. catalog->perf.xtra_prefill_lines);
  4396. sde_kms_info_add_keyint(info, "amortizable_threshold",
  4397. catalog->perf.amortizable_threshold);
  4398. sde_kms_info_add_keyint(info, "min_prefill_lines",
  4399. catalog->perf.min_prefill_lines);
  4400. sde_kms_info_add_keyint(info, "num_mnoc_ports",
  4401. catalog->perf.num_mnoc_ports);
  4402. sde_kms_info_add_keyint(info, "axi_bus_width",
  4403. catalog->perf.axi_bus_width);
  4404. sde_kms_info_add_keyint(info, "sec_ui_blendstage",
  4405. catalog->sui_supported_blendstage);
  4406. if (catalog->ubwc_bw_calc_version)
  4407. sde_kms_info_add_keyint(info, "ubwc_bw_calc_ver",
  4408. catalog->ubwc_bw_calc_version);
  4409. }
  4410. /**
  4411. * sde_crtc_install_properties - install all drm properties for crtc
  4412. * @crtc: Pointer to drm crtc structure
  4413. */
  4414. static void sde_crtc_install_properties(struct drm_crtc *crtc,
  4415. struct sde_mdss_cfg *catalog)
  4416. {
  4417. struct sde_crtc *sde_crtc;
  4418. struct sde_kms_info *info;
  4419. struct sde_kms *sde_kms;
  4420. static const struct drm_prop_enum_list e_secure_level[] = {
  4421. {SDE_DRM_SEC_NON_SEC, "sec_and_non_sec"},
  4422. {SDE_DRM_SEC_ONLY, "sec_only"},
  4423. };
  4424. static const struct drm_prop_enum_list e_cwb_data_points[] = {
  4425. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  4426. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  4427. };
  4428. static const struct drm_prop_enum_list e_idle_pc_state[] = {
  4429. {IDLE_PC_NONE, "idle_pc_none"},
  4430. {IDLE_PC_ENABLE, "idle_pc_enable"},
  4431. {IDLE_PC_DISABLE, "idle_pc_disable"},
  4432. };
  4433. static const struct drm_prop_enum_list e_cache_state[] = {
  4434. {CACHE_STATE_DISABLED, "cache_state_disabled"},
  4435. {CACHE_STATE_ENABLED, "cache_state_enabled"},
  4436. };
  4437. static const struct drm_prop_enum_list e_vm_req_state[] = {
  4438. {VM_REQ_NONE, "vm_req_none"},
  4439. {VM_REQ_RELEASE, "vm_req_release"},
  4440. {VM_REQ_ACQUIRE, "vm_req_acquire"},
  4441. };
  4442. SDE_DEBUG("\n");
  4443. if (!crtc || !catalog) {
  4444. SDE_ERROR("invalid crtc or catalog\n");
  4445. return;
  4446. }
  4447. sde_crtc = to_sde_crtc(crtc);
  4448. sde_kms = _sde_crtc_get_kms(crtc);
  4449. if (!sde_kms) {
  4450. SDE_ERROR("invalid argument\n");
  4451. return;
  4452. }
  4453. info = kzalloc(sizeof(struct sde_kms_info), GFP_KERNEL);
  4454. if (!info) {
  4455. SDE_ERROR("failed to allocate info memory\n");
  4456. return;
  4457. }
  4458. sde_crtc_setup_capabilities_blob(info, catalog);
  4459. msm_property_install_range(&sde_crtc->property_info,
  4460. "input_fence_timeout", 0x0, 0,
  4461. SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT, SDE_CRTC_INPUT_FENCE_TIMEOUT,
  4462. CRTC_PROP_INPUT_FENCE_TIMEOUT);
  4463. msm_property_install_volatile_range(&sde_crtc->property_info,
  4464. "output_fence", 0x0, 0, ~0, 0, CRTC_PROP_OUTPUT_FENCE);
  4465. msm_property_install_range(&sde_crtc->property_info,
  4466. "output_fence_offset", 0x0, 0, 1, 0,
  4467. CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4468. sde_crtc_install_perf_properties(sde_crtc, sde_kms, catalog, info);
  4469. msm_property_install_range(&sde_crtc->property_info,
  4470. "idle_time", 0, 0, U64_MAX, 0,
  4471. CRTC_PROP_IDLE_TIMEOUT);
  4472. if (catalog->has_trusted_vm_support) {
  4473. int init_idx = sde_in_trusted_vm(sde_kms) ? 1 : 0;
  4474. msm_property_install_enum(&sde_crtc->property_info,
  4475. "vm_request_state", 0x0, 0, e_vm_req_state,
  4476. ARRAY_SIZE(e_vm_req_state), init_idx,
  4477. CRTC_PROP_VM_REQ_STATE);
  4478. }
  4479. if (catalog->has_idle_pc)
  4480. msm_property_install_enum(&sde_crtc->property_info,
  4481. "idle_pc_state", 0x0, 0, e_idle_pc_state,
  4482. ARRAY_SIZE(e_idle_pc_state), 0,
  4483. CRTC_PROP_IDLE_PC_STATE);
  4484. if (catalog->has_cwb_support)
  4485. msm_property_install_enum(&sde_crtc->property_info,
  4486. "capture_mode", 0, 0, e_cwb_data_points,
  4487. ARRAY_SIZE(e_cwb_data_points), 0,
  4488. CRTC_PROP_CAPTURE_OUTPUT);
  4489. msm_property_install_volatile_range(&sde_crtc->property_info,
  4490. "sde_drm_roi_v1", 0x0, 0, ~0, 0, CRTC_PROP_ROI_V1);
  4491. msm_property_install_enum(&sde_crtc->property_info, "security_level",
  4492. 0x0, 0, e_secure_level,
  4493. ARRAY_SIZE(e_secure_level), 0,
  4494. CRTC_PROP_SECURITY_LEVEL);
  4495. msm_property_install_enum(&sde_crtc->property_info, "cache_state",
  4496. 0x0, 0, e_cache_state,
  4497. ARRAY_SIZE(e_cache_state), 0,
  4498. CRTC_PROP_CACHE_STATE);
  4499. if (catalog->has_dim_layer) {
  4500. msm_property_install_volatile_range(&sde_crtc->property_info,
  4501. "dim_layer_v1", 0x0, 0, ~0, 0, CRTC_PROP_DIM_LAYER_V1);
  4502. sde_kms_info_add_keyint(info, "dim_layer_v1_max_layers",
  4503. SDE_MAX_DIM_LAYERS);
  4504. }
  4505. if (catalog->mdp[0].has_dest_scaler)
  4506. sde_crtc_install_dest_scale_properties(sde_crtc, catalog,
  4507. info);
  4508. if (catalog->dspp_count && catalog->rc_count)
  4509. sde_kms_info_add_keyint(info, "rc_mem_size",
  4510. catalog->dspp[0].sblk->rc.mem_total_size);
  4511. msm_property_install_blob(&sde_crtc->property_info, "capabilities",
  4512. DRM_MODE_PROP_IMMUTABLE, CRTC_PROP_INFO);
  4513. sde_kms_info_add_keyint(info, "use_baselayer_for_stage",
  4514. catalog->has_base_layer);
  4515. msm_property_set_blob(&sde_crtc->property_info, &sde_crtc->blob_info,
  4516. info->data, SDE_KMS_INFO_DATALEN(info),
  4517. CRTC_PROP_INFO);
  4518. kfree(info);
  4519. }
  4520. static int _sde_crtc_get_output_fence(struct drm_crtc *crtc,
  4521. const struct drm_crtc_state *state, uint64_t *val)
  4522. {
  4523. struct sde_crtc *sde_crtc;
  4524. struct sde_crtc_state *cstate;
  4525. uint32_t offset;
  4526. bool is_vid = false;
  4527. struct drm_encoder *encoder;
  4528. sde_crtc = to_sde_crtc(crtc);
  4529. cstate = to_sde_crtc_state(state);
  4530. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  4531. if (sde_encoder_check_curr_mode(encoder,
  4532. MSM_DISPLAY_VIDEO_MODE))
  4533. is_vid = true;
  4534. if (is_vid)
  4535. break;
  4536. }
  4537. offset = sde_crtc_get_property(cstate, CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4538. /*
  4539. * Increment trigger offset for vidoe mode alone as its release fence
  4540. * can be triggered only after the next frame-update. For cmd mode &
  4541. * virtual displays the release fence for the current frame can be
  4542. * triggered right after PP_DONE/WB_DONE interrupt
  4543. */
  4544. if (is_vid)
  4545. offset++;
  4546. /*
  4547. * Hwcomposer now queries the fences using the commit list in atomic
  4548. * commit ioctl. The offset should be set to next timeline
  4549. * which will be incremented during the prepare commit phase
  4550. */
  4551. offset++;
  4552. return sde_fence_create(sde_crtc->output_fence, val, offset);
  4553. }
  4554. /**
  4555. * sde_crtc_atomic_set_property - atomically set a crtc drm property
  4556. * @crtc: Pointer to drm crtc structure
  4557. * @state: Pointer to drm crtc state structure
  4558. * @property: Pointer to targeted drm property
  4559. * @val: Updated property value
  4560. * @Returns: Zero on success
  4561. */
  4562. static int sde_crtc_atomic_set_property(struct drm_crtc *crtc,
  4563. struct drm_crtc_state *state,
  4564. struct drm_property *property,
  4565. uint64_t val)
  4566. {
  4567. struct sde_crtc *sde_crtc;
  4568. struct sde_crtc_state *cstate;
  4569. int idx, ret;
  4570. uint64_t fence_user_fd;
  4571. uint64_t __user prev_user_fd;
  4572. if (!crtc || !state || !property) {
  4573. SDE_ERROR("invalid argument(s)\n");
  4574. return -EINVAL;
  4575. }
  4576. sde_crtc = to_sde_crtc(crtc);
  4577. cstate = to_sde_crtc_state(state);
  4578. SDE_ATRACE_BEGIN("sde_crtc_atomic_set_property");
  4579. /* check with cp property system first */
  4580. ret = sde_cp_crtc_set_property(crtc, property, val);
  4581. if (ret != -ENOENT)
  4582. goto exit;
  4583. /* if not handled by cp, check msm_property system */
  4584. ret = msm_property_atomic_set(&sde_crtc->property_info,
  4585. &cstate->property_state, property, val);
  4586. if (ret)
  4587. goto exit;
  4588. idx = msm_property_index(&sde_crtc->property_info, property);
  4589. switch (idx) {
  4590. case CRTC_PROP_INPUT_FENCE_TIMEOUT:
  4591. _sde_crtc_set_input_fence_timeout(cstate);
  4592. break;
  4593. case CRTC_PROP_DIM_LAYER_V1:
  4594. _sde_crtc_set_dim_layer_v1(crtc, cstate,
  4595. (void __user *)(uintptr_t)val);
  4596. break;
  4597. case CRTC_PROP_ROI_V1:
  4598. ret = _sde_crtc_set_roi_v1(state,
  4599. (void __user *)(uintptr_t)val);
  4600. break;
  4601. case CRTC_PROP_DEST_SCALER:
  4602. ret = _sde_crtc_set_dest_scaler(sde_crtc, cstate,
  4603. (void __user *)(uintptr_t)val);
  4604. break;
  4605. case CRTC_PROP_DEST_SCALER_LUT_ED:
  4606. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  4607. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  4608. ret = _sde_crtc_set_dest_scaler_lut(sde_crtc, cstate, idx);
  4609. break;
  4610. case CRTC_PROP_CORE_CLK:
  4611. case CRTC_PROP_CORE_AB:
  4612. case CRTC_PROP_CORE_IB:
  4613. cstate->bw_control = true;
  4614. break;
  4615. case CRTC_PROP_LLCC_AB:
  4616. case CRTC_PROP_LLCC_IB:
  4617. case CRTC_PROP_DRAM_AB:
  4618. case CRTC_PROP_DRAM_IB:
  4619. cstate->bw_control = true;
  4620. cstate->bw_split_vote = true;
  4621. break;
  4622. case CRTC_PROP_OUTPUT_FENCE:
  4623. if (!val)
  4624. goto exit;
  4625. ret = copy_from_user(&prev_user_fd, (void __user *)val,
  4626. sizeof(uint64_t));
  4627. if (ret) {
  4628. SDE_ERROR("copy from user failed rc:%d\n", ret);
  4629. ret = -EFAULT;
  4630. goto exit;
  4631. }
  4632. /*
  4633. * client is expected to reset the property to -1 before
  4634. * requesting for the release fence
  4635. */
  4636. if (prev_user_fd == -1) {
  4637. ret = _sde_crtc_get_output_fence(crtc, state,
  4638. &fence_user_fd);
  4639. if (ret) {
  4640. SDE_ERROR("fence create failed rc:%d\n", ret);
  4641. goto exit;
  4642. }
  4643. ret = copy_to_user((uint64_t __user *)(uintptr_t)val,
  4644. &fence_user_fd, sizeof(uint64_t));
  4645. if (ret) {
  4646. SDE_ERROR("copy to user failed rc:%d\n", ret);
  4647. put_unused_fd(fence_user_fd);
  4648. ret = -EFAULT;
  4649. goto exit;
  4650. }
  4651. }
  4652. break;
  4653. default:
  4654. /* nothing to do */
  4655. break;
  4656. }
  4657. exit:
  4658. if (ret) {
  4659. if (ret != -EPERM)
  4660. SDE_ERROR("%s: failed to set property%d %s: %d\n",
  4661. crtc->name, DRMID(property),
  4662. property->name, ret);
  4663. else
  4664. SDE_DEBUG("%s: failed to set property%d %s: %d\n",
  4665. crtc->name, DRMID(property),
  4666. property->name, ret);
  4667. } else {
  4668. SDE_DEBUG("%s: %s[%d] <= 0x%llx\n", crtc->name, property->name,
  4669. property->base.id, val);
  4670. }
  4671. SDE_ATRACE_END("sde_crtc_atomic_set_property");
  4672. return ret;
  4673. }
  4674. void sde_crtc_set_qos_dirty(struct drm_crtc *crtc)
  4675. {
  4676. struct drm_plane *plane;
  4677. struct drm_plane_state *state;
  4678. struct sde_plane_state *pstate;
  4679. drm_atomic_crtc_for_each_plane(plane, crtc) {
  4680. state = plane->state;
  4681. if (!state)
  4682. continue;
  4683. pstate = to_sde_plane_state(state);
  4684. pstate->dirty |= SDE_PLANE_DIRTY_QOS;
  4685. }
  4686. }
  4687. /**
  4688. * sde_crtc_atomic_get_property - retrieve a crtc drm property
  4689. * @crtc: Pointer to drm crtc structure
  4690. * @state: Pointer to drm crtc state structure
  4691. * @property: Pointer to targeted drm property
  4692. * @val: Pointer to variable for receiving property value
  4693. * @Returns: Zero on success
  4694. */
  4695. static int sde_crtc_atomic_get_property(struct drm_crtc *crtc,
  4696. const struct drm_crtc_state *state,
  4697. struct drm_property *property,
  4698. uint64_t *val)
  4699. {
  4700. struct sde_crtc *sde_crtc;
  4701. struct sde_crtc_state *cstate;
  4702. int ret = -EINVAL, i;
  4703. if (!crtc || !state) {
  4704. SDE_ERROR("invalid argument(s)\n");
  4705. goto end;
  4706. }
  4707. sde_crtc = to_sde_crtc(crtc);
  4708. cstate = to_sde_crtc_state(state);
  4709. i = msm_property_index(&sde_crtc->property_info, property);
  4710. if (i == CRTC_PROP_OUTPUT_FENCE) {
  4711. *val = ~0;
  4712. ret = 0;
  4713. } else {
  4714. ret = msm_property_atomic_get(&sde_crtc->property_info,
  4715. &cstate->property_state, property, val);
  4716. if (ret)
  4717. ret = sde_cp_crtc_get_property(crtc, property, val);
  4718. }
  4719. if (ret)
  4720. DRM_ERROR("get property failed\n");
  4721. end:
  4722. return ret;
  4723. }
  4724. int sde_crtc_helper_reset_custom_properties(struct drm_crtc *crtc,
  4725. struct drm_crtc_state *crtc_state)
  4726. {
  4727. struct sde_crtc *sde_crtc;
  4728. struct sde_crtc_state *cstate;
  4729. struct drm_property *drm_prop;
  4730. enum msm_mdp_crtc_property prop_idx;
  4731. if (!crtc || !crtc_state) {
  4732. SDE_ERROR("invalid params\n");
  4733. return -EINVAL;
  4734. }
  4735. sde_crtc = to_sde_crtc(crtc);
  4736. cstate = to_sde_crtc_state(crtc_state);
  4737. sde_cp_crtc_clear(crtc);
  4738. for (prop_idx = 0; prop_idx < CRTC_PROP_COUNT; prop_idx++) {
  4739. uint64_t val = cstate->property_values[prop_idx].value;
  4740. uint64_t def;
  4741. int ret;
  4742. drm_prop = msm_property_index_to_drm_property(
  4743. &sde_crtc->property_info, prop_idx);
  4744. if (!drm_prop) {
  4745. /* not all props will be installed, based on caps */
  4746. SDE_DEBUG("%s: invalid property index %d\n",
  4747. sde_crtc->name, prop_idx);
  4748. continue;
  4749. }
  4750. def = msm_property_get_default(&sde_crtc->property_info,
  4751. prop_idx);
  4752. if (val == def)
  4753. continue;
  4754. SDE_DEBUG("%s: set prop %s idx %d from %llu to %llu\n",
  4755. sde_crtc->name, drm_prop->name, prop_idx, val,
  4756. def);
  4757. ret = sde_crtc_atomic_set_property(crtc, crtc_state, drm_prop,
  4758. def);
  4759. if (ret) {
  4760. SDE_ERROR("%s: set property failed, idx %d ret %d\n",
  4761. sde_crtc->name, prop_idx, ret);
  4762. continue;
  4763. }
  4764. }
  4765. /* disable clk and bw control until clk & bw properties are set */
  4766. cstate->bw_control = false;
  4767. cstate->bw_split_vote = false;
  4768. return 0;
  4769. }
  4770. void sde_crtc_misr_setup(struct drm_crtc *crtc, bool enable, u32 frame_count)
  4771. {
  4772. struct sde_crtc *sde_crtc;
  4773. struct sde_crtc_mixer *m;
  4774. int i;
  4775. if (!crtc) {
  4776. SDE_ERROR("invalid argument\n");
  4777. return;
  4778. }
  4779. sde_crtc = to_sde_crtc(crtc);
  4780. if (!sde_crtc->misr_reconfigure)
  4781. return;
  4782. sde_crtc->misr_enable_sui = enable;
  4783. sde_crtc->misr_frame_count = frame_count;
  4784. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4785. m = &sde_crtc->mixers[i];
  4786. if (!m->hw_lm || !m->hw_lm->ops.setup_misr)
  4787. continue;
  4788. m->hw_lm->ops.setup_misr(m->hw_lm, enable, frame_count);
  4789. }
  4790. sde_crtc->misr_reconfigure = false;
  4791. }
  4792. void sde_crtc_get_misr_info(struct drm_crtc *crtc,
  4793. struct sde_crtc_misr_info *crtc_misr_info)
  4794. {
  4795. struct sde_crtc *sde_crtc;
  4796. struct sde_kms *sde_kms;
  4797. if (!crtc_misr_info) {
  4798. SDE_ERROR("invalid misr info\n");
  4799. return;
  4800. }
  4801. crtc_misr_info->misr_enable = false;
  4802. crtc_misr_info->misr_frame_count = 0;
  4803. if (!crtc) {
  4804. SDE_ERROR("invalid crtc\n");
  4805. return;
  4806. }
  4807. sde_kms = _sde_crtc_get_kms(crtc);
  4808. if (!sde_kms) {
  4809. SDE_ERROR("invalid sde_kms\n");
  4810. return;
  4811. }
  4812. if (sde_kms_is_secure_session_inprogress(sde_kms))
  4813. return;
  4814. sde_crtc = to_sde_crtc(crtc);
  4815. crtc_misr_info->misr_enable =
  4816. sde_crtc->misr_enable_debugfs ? true : false;
  4817. crtc_misr_info->misr_frame_count = sde_crtc->misr_frame_count;
  4818. }
  4819. #ifdef CONFIG_DEBUG_FS
  4820. static int _sde_debugfs_status_show(struct seq_file *s, void *data)
  4821. {
  4822. struct sde_crtc *sde_crtc;
  4823. struct sde_plane_state *pstate = NULL;
  4824. struct sde_crtc_mixer *m;
  4825. struct drm_crtc *crtc;
  4826. struct drm_plane *plane;
  4827. struct drm_display_mode *mode;
  4828. struct drm_framebuffer *fb;
  4829. struct drm_plane_state *state;
  4830. struct sde_crtc_state *cstate;
  4831. int i, out_width, out_height;
  4832. if (!s || !s->private)
  4833. return -EINVAL;
  4834. sde_crtc = s->private;
  4835. crtc = &sde_crtc->base;
  4836. cstate = to_sde_crtc_state(crtc->state);
  4837. mutex_lock(&sde_crtc->crtc_lock);
  4838. mode = &crtc->state->adjusted_mode;
  4839. out_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  4840. out_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  4841. seq_printf(s, "crtc:%d width:%d height:%d\n", crtc->base.id,
  4842. mode->hdisplay, mode->vdisplay);
  4843. seq_puts(s, "\n");
  4844. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4845. m = &sde_crtc->mixers[i];
  4846. if (!m->hw_lm)
  4847. seq_printf(s, "\tmixer[%d] has no lm\n", i);
  4848. else if (!m->hw_ctl)
  4849. seq_printf(s, "\tmixer[%d] has no ctl\n", i);
  4850. else
  4851. seq_printf(s, "\tmixer:%d ctl:%d width:%d height:%d\n",
  4852. m->hw_lm->idx - LM_0, m->hw_ctl->idx - CTL_0,
  4853. out_width, out_height);
  4854. }
  4855. seq_puts(s, "\n");
  4856. for (i = 0; i < cstate->num_dim_layers; i++) {
  4857. struct sde_hw_dim_layer *dim_layer = &cstate->dim_layer[i];
  4858. seq_printf(s, "\tdim_layer:%d] stage:%d flags:%d\n",
  4859. i, dim_layer->stage, dim_layer->flags);
  4860. seq_printf(s, "\tdst_x:%d dst_y:%d dst_w:%d dst_h:%d\n",
  4861. dim_layer->rect.x, dim_layer->rect.y,
  4862. dim_layer->rect.w, dim_layer->rect.h);
  4863. seq_printf(s,
  4864. "\tcolor_0:%d color_1:%d color_2:%d color_3:%d\n",
  4865. dim_layer->color_fill.color_0,
  4866. dim_layer->color_fill.color_1,
  4867. dim_layer->color_fill.color_2,
  4868. dim_layer->color_fill.color_3);
  4869. seq_puts(s, "\n");
  4870. }
  4871. drm_atomic_crtc_for_each_plane(plane, crtc) {
  4872. pstate = to_sde_plane_state(plane->state);
  4873. state = plane->state;
  4874. if (!pstate || !state)
  4875. continue;
  4876. seq_printf(s, "\tplane:%u stage:%d rotation:%d\n",
  4877. plane->base.id, pstate->stage, pstate->rotation);
  4878. if (plane->state->fb) {
  4879. fb = plane->state->fb;
  4880. seq_printf(s, "\tfb:%d image format:%4.4s wxh:%ux%u ",
  4881. fb->base.id, (char *) &fb->format->format,
  4882. fb->width, fb->height);
  4883. for (i = 0; i < ARRAY_SIZE(fb->format->cpp); ++i)
  4884. seq_printf(s, "cpp[%d]:%u ",
  4885. i, fb->format->cpp[i]);
  4886. seq_puts(s, "\n\t");
  4887. seq_printf(s, "modifier:%8llu ", fb->modifier);
  4888. seq_puts(s, "\n");
  4889. seq_puts(s, "\t");
  4890. for (i = 0; i < ARRAY_SIZE(fb->pitches); i++)
  4891. seq_printf(s, "pitches[%d]:%8u ", i,
  4892. fb->pitches[i]);
  4893. seq_puts(s, "\n");
  4894. seq_puts(s, "\t");
  4895. for (i = 0; i < ARRAY_SIZE(fb->offsets); i++)
  4896. seq_printf(s, "offsets[%d]:%8u ", i,
  4897. fb->offsets[i]);
  4898. seq_puts(s, "\n");
  4899. }
  4900. seq_printf(s, "\tsrc_x:%4d src_y:%4d src_w:%4d src_h:%4d\n",
  4901. state->src_x >> 16, state->src_y >> 16,
  4902. state->src_w >> 16, state->src_h >> 16);
  4903. seq_printf(s, "\tdst x:%4d dst_y:%4d dst_w:%4d dst_h:%4d\n",
  4904. state->crtc_x, state->crtc_y, state->crtc_w,
  4905. state->crtc_h);
  4906. seq_printf(s, "\tmultirect: mode: %d index: %d\n",
  4907. pstate->multirect_mode, pstate->multirect_index);
  4908. seq_printf(s, "\texcl_rect: x:%4d y:%4d w:%4d h:%4d\n",
  4909. pstate->excl_rect.x, pstate->excl_rect.y,
  4910. pstate->excl_rect.w, pstate->excl_rect.h);
  4911. seq_puts(s, "\n");
  4912. }
  4913. if (sde_crtc->vblank_cb_count) {
  4914. ktime_t diff = ktime_sub(ktime_get(), sde_crtc->vblank_cb_time);
  4915. u32 diff_ms = ktime_to_ms(diff);
  4916. u64 fps = diff_ms ? DIV_ROUND_CLOSEST(
  4917. sde_crtc->vblank_cb_count * 1000, diff_ms) : 0;
  4918. seq_printf(s,
  4919. "vblank fps:%lld count:%u total:%llums total_framecount:%llu\n",
  4920. fps, sde_crtc->vblank_cb_count,
  4921. ktime_to_ms(diff), sde_crtc->play_count);
  4922. /* reset time & count for next measurement */
  4923. sde_crtc->vblank_cb_count = 0;
  4924. sde_crtc->vblank_cb_time = ktime_set(0, 0);
  4925. }
  4926. mutex_unlock(&sde_crtc->crtc_lock);
  4927. return 0;
  4928. }
  4929. static int _sde_debugfs_status_open(struct inode *inode, struct file *file)
  4930. {
  4931. return single_open(file, _sde_debugfs_status_show, inode->i_private);
  4932. }
  4933. static ssize_t _sde_crtc_misr_setup(struct file *file,
  4934. const char __user *user_buf, size_t count, loff_t *ppos)
  4935. {
  4936. struct drm_crtc *crtc;
  4937. struct sde_crtc *sde_crtc;
  4938. char buf[MISR_BUFF_SIZE + 1];
  4939. u32 frame_count, enable;
  4940. size_t buff_copy;
  4941. struct sde_kms *sde_kms;
  4942. if (!file || !file->private_data)
  4943. return -EINVAL;
  4944. sde_crtc = file->private_data;
  4945. crtc = &sde_crtc->base;
  4946. sde_kms = _sde_crtc_get_kms(crtc);
  4947. if (!sde_kms) {
  4948. SDE_ERROR("invalid sde_kms\n");
  4949. return -EINVAL;
  4950. }
  4951. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4952. if (copy_from_user(buf, user_buf, buff_copy)) {
  4953. SDE_ERROR("buffer copy failed\n");
  4954. return -EINVAL;
  4955. }
  4956. buf[buff_copy] = 0; /* end of string */
  4957. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4958. return -EINVAL;
  4959. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4960. SDE_DEBUG("crtc:%d misr enable/disable not allowed\n",
  4961. DRMID(crtc));
  4962. return -EINVAL;
  4963. }
  4964. sde_crtc->misr_enable_debugfs = enable;
  4965. sde_crtc->misr_frame_count = frame_count;
  4966. sde_crtc->misr_reconfigure = true;
  4967. return count;
  4968. }
  4969. static ssize_t _sde_crtc_misr_read(struct file *file,
  4970. char __user *user_buff, size_t count, loff_t *ppos)
  4971. {
  4972. struct drm_crtc *crtc;
  4973. struct sde_crtc *sde_crtc;
  4974. struct sde_kms *sde_kms;
  4975. struct sde_crtc_mixer *m;
  4976. int i = 0, rc;
  4977. ssize_t len = 0;
  4978. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4979. if (*ppos)
  4980. return 0;
  4981. if (!file || !file->private_data)
  4982. return -EINVAL;
  4983. sde_crtc = file->private_data;
  4984. crtc = &sde_crtc->base;
  4985. sde_kms = _sde_crtc_get_kms(crtc);
  4986. if (!sde_kms)
  4987. return -EINVAL;
  4988. rc = pm_runtime_get_sync(crtc->dev->dev);
  4989. if (rc < 0)
  4990. return rc;
  4991. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4992. SDE_DEBUG("crtc:%d misr read not allowed\n", DRMID(crtc));
  4993. goto end;
  4994. }
  4995. if (!sde_crtc->misr_enable_debugfs) {
  4996. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4997. "disabled\n");
  4998. goto buff_check;
  4999. }
  5000. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5001. u32 misr_value = 0;
  5002. m = &sde_crtc->mixers[i];
  5003. if (!m->hw_lm || !m->hw_lm->ops.collect_misr) {
  5004. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5005. "invalid\n");
  5006. SDE_ERROR("crtc:%d invalid misr ops\n", DRMID(crtc));
  5007. continue;
  5008. }
  5009. rc = m->hw_lm->ops.collect_misr(m->hw_lm, false, &misr_value);
  5010. if (rc) {
  5011. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5012. "invalid\n");
  5013. SDE_ERROR("crtc:%d failed to collect misr %d\n",
  5014. DRMID(crtc), rc);
  5015. continue;
  5016. } else {
  5017. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5018. "lm idx:%d\n", m->hw_lm->idx - LM_0);
  5019. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5020. "0x%x\n", misr_value);
  5021. }
  5022. }
  5023. buff_check:
  5024. if (count <= len) {
  5025. len = 0;
  5026. goto end;
  5027. }
  5028. if (copy_to_user(user_buff, buf, len)) {
  5029. len = -EFAULT;
  5030. goto end;
  5031. }
  5032. *ppos += len; /* increase offset */
  5033. end:
  5034. pm_runtime_put_sync(crtc->dev->dev);
  5035. return len;
  5036. }
  5037. #define DEFINE_SDE_DEBUGFS_SEQ_FOPS(__prefix) \
  5038. static int __prefix ## _open(struct inode *inode, struct file *file) \
  5039. { \
  5040. return single_open(file, __prefix ## _show, inode->i_private); \
  5041. } \
  5042. static const struct file_operations __prefix ## _fops = { \
  5043. .owner = THIS_MODULE, \
  5044. .open = __prefix ## _open, \
  5045. .release = single_release, \
  5046. .read = seq_read, \
  5047. .llseek = seq_lseek, \
  5048. }
  5049. static int sde_crtc_debugfs_state_show(struct seq_file *s, void *v)
  5050. {
  5051. struct drm_crtc *crtc = (struct drm_crtc *) s->private;
  5052. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5053. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  5054. int i;
  5055. seq_printf(s, "num_connectors: %d\n", cstate->num_connectors);
  5056. seq_printf(s, "client type: %d\n", sde_crtc_get_client_type(crtc));
  5057. seq_printf(s, "intf_mode: %d\n", sde_crtc_get_intf_mode(crtc,
  5058. crtc->state));
  5059. seq_printf(s, "core_clk_rate: %llu\n",
  5060. sde_crtc->cur_perf.core_clk_rate);
  5061. for (i = SDE_POWER_HANDLE_DBUS_ID_MNOC;
  5062. i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++) {
  5063. seq_printf(s, "bw_ctl[%s]: %llu\n",
  5064. sde_power_handle_get_dbus_name(i),
  5065. sde_crtc->cur_perf.bw_ctl[i]);
  5066. seq_printf(s, "max_per_pipe_ib[%s]: %llu\n",
  5067. sde_power_handle_get_dbus_name(i),
  5068. sde_crtc->cur_perf.max_per_pipe_ib[i]);
  5069. }
  5070. return 0;
  5071. }
  5072. DEFINE_SDE_DEBUGFS_SEQ_FOPS(sde_crtc_debugfs_state);
  5073. static int _sde_debugfs_fence_status_show(struct seq_file *s, void *data)
  5074. {
  5075. struct drm_crtc *crtc;
  5076. struct drm_plane *plane;
  5077. struct drm_connector *conn;
  5078. struct drm_mode_object *drm_obj;
  5079. struct sde_crtc *sde_crtc;
  5080. struct sde_crtc_state *cstate;
  5081. struct sde_fence_context *ctx;
  5082. struct drm_connector_list_iter conn_iter;
  5083. struct drm_device *dev;
  5084. if (!s || !s->private)
  5085. return -EINVAL;
  5086. sde_crtc = s->private;
  5087. crtc = &sde_crtc->base;
  5088. dev = crtc->dev;
  5089. cstate = to_sde_crtc_state(crtc->state);
  5090. /* Dump input fence info */
  5091. seq_puts(s, "===Input fence===\n");
  5092. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5093. struct sde_plane_state *pstate;
  5094. struct dma_fence *fence;
  5095. pstate = to_sde_plane_state(plane->state);
  5096. if (!pstate)
  5097. continue;
  5098. seq_printf(s, "plane:%u stage:%d\n", plane->base.id,
  5099. pstate->stage);
  5100. fence = pstate->input_fence;
  5101. if (fence)
  5102. sde_fence_list_dump(fence, &s);
  5103. }
  5104. /* Dump release fence info */
  5105. seq_puts(s, "\n");
  5106. seq_puts(s, "===Release fence===\n");
  5107. ctx = sde_crtc->output_fence;
  5108. drm_obj = &crtc->base;
  5109. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  5110. seq_puts(s, "\n");
  5111. /* Dump retire fence info */
  5112. seq_puts(s, "===Retire fence===\n");
  5113. drm_connector_list_iter_begin(dev, &conn_iter);
  5114. drm_for_each_connector_iter(conn, &conn_iter)
  5115. if (conn->state && conn->state->crtc == crtc &&
  5116. cstate->num_connectors < MAX_CONNECTORS) {
  5117. struct sde_connector *c_conn;
  5118. c_conn = to_sde_connector(conn);
  5119. ctx = c_conn->retire_fence;
  5120. drm_obj = &conn->base;
  5121. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  5122. }
  5123. drm_connector_list_iter_end(&conn_iter);
  5124. seq_puts(s, "\n");
  5125. return 0;
  5126. }
  5127. static int _sde_debugfs_fence_status(struct inode *inode, struct file *file)
  5128. {
  5129. return single_open(file, _sde_debugfs_fence_status_show,
  5130. inode->i_private);
  5131. }
  5132. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  5133. {
  5134. struct sde_crtc *sde_crtc;
  5135. struct sde_kms *sde_kms;
  5136. static const struct file_operations debugfs_status_fops = {
  5137. .open = _sde_debugfs_status_open,
  5138. .read = seq_read,
  5139. .llseek = seq_lseek,
  5140. .release = single_release,
  5141. };
  5142. static const struct file_operations debugfs_misr_fops = {
  5143. .open = simple_open,
  5144. .read = _sde_crtc_misr_read,
  5145. .write = _sde_crtc_misr_setup,
  5146. };
  5147. static const struct file_operations debugfs_fps_fops = {
  5148. .open = _sde_debugfs_fps_status,
  5149. .read = seq_read,
  5150. };
  5151. static const struct file_operations debugfs_fence_fops = {
  5152. .open = _sde_debugfs_fence_status,
  5153. .read = seq_read,
  5154. };
  5155. if (!crtc)
  5156. return -EINVAL;
  5157. sde_crtc = to_sde_crtc(crtc);
  5158. sde_kms = _sde_crtc_get_kms(crtc);
  5159. if (!sde_kms)
  5160. return -EINVAL;
  5161. sde_crtc->debugfs_root = debugfs_create_dir(sde_crtc->name,
  5162. crtc->dev->primary->debugfs_root);
  5163. if (!sde_crtc->debugfs_root)
  5164. return -ENOMEM;
  5165. /* don't error check these */
  5166. debugfs_create_file("status", 0400,
  5167. sde_crtc->debugfs_root,
  5168. sde_crtc, &debugfs_status_fops);
  5169. debugfs_create_file("state", 0400,
  5170. sde_crtc->debugfs_root,
  5171. &sde_crtc->base,
  5172. &sde_crtc_debugfs_state_fops);
  5173. debugfs_create_file("misr_data", 0600, sde_crtc->debugfs_root,
  5174. sde_crtc, &debugfs_misr_fops);
  5175. debugfs_create_file("fps", 0400, sde_crtc->debugfs_root,
  5176. sde_crtc, &debugfs_fps_fops);
  5177. debugfs_create_file("fence_status", 0400, sde_crtc->debugfs_root,
  5178. sde_crtc, &debugfs_fence_fops);
  5179. return 0;
  5180. }
  5181. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  5182. {
  5183. struct sde_crtc *sde_crtc;
  5184. if (!crtc)
  5185. return;
  5186. sde_crtc = to_sde_crtc(crtc);
  5187. debugfs_remove_recursive(sde_crtc->debugfs_root);
  5188. }
  5189. #else
  5190. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  5191. {
  5192. return 0;
  5193. }
  5194. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  5195. {
  5196. }
  5197. #endif /* CONFIG_DEBUG_FS */
  5198. static int sde_crtc_late_register(struct drm_crtc *crtc)
  5199. {
  5200. return _sde_crtc_init_debugfs(crtc);
  5201. }
  5202. static void sde_crtc_early_unregister(struct drm_crtc *crtc)
  5203. {
  5204. _sde_crtc_destroy_debugfs(crtc);
  5205. }
  5206. static const struct drm_crtc_funcs sde_crtc_funcs = {
  5207. .set_config = drm_atomic_helper_set_config,
  5208. .destroy = sde_crtc_destroy,
  5209. .page_flip = drm_atomic_helper_page_flip,
  5210. .atomic_set_property = sde_crtc_atomic_set_property,
  5211. .atomic_get_property = sde_crtc_atomic_get_property,
  5212. .reset = sde_crtc_reset,
  5213. .atomic_duplicate_state = sde_crtc_duplicate_state,
  5214. .atomic_destroy_state = sde_crtc_destroy_state,
  5215. .late_register = sde_crtc_late_register,
  5216. .early_unregister = sde_crtc_early_unregister,
  5217. };
  5218. static const struct drm_crtc_helper_funcs sde_crtc_helper_funcs = {
  5219. .mode_fixup = sde_crtc_mode_fixup,
  5220. .disable = sde_crtc_disable,
  5221. .atomic_enable = sde_crtc_enable,
  5222. .atomic_check = sde_crtc_atomic_check,
  5223. .atomic_begin = sde_crtc_atomic_begin,
  5224. .atomic_flush = sde_crtc_atomic_flush,
  5225. };
  5226. static void _sde_crtc_event_cb(struct kthread_work *work)
  5227. {
  5228. struct sde_crtc_event *event;
  5229. struct sde_crtc *sde_crtc;
  5230. unsigned long irq_flags;
  5231. if (!work) {
  5232. SDE_ERROR("invalid work item\n");
  5233. return;
  5234. }
  5235. event = container_of(work, struct sde_crtc_event, kt_work);
  5236. /* set sde_crtc to NULL for static work structures */
  5237. sde_crtc = event->sde_crtc;
  5238. if (!sde_crtc)
  5239. return;
  5240. if (event->cb_func)
  5241. event->cb_func(&sde_crtc->base, event->usr);
  5242. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  5243. list_add_tail(&event->list, &sde_crtc->event_free_list);
  5244. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  5245. }
  5246. int sde_crtc_event_queue(struct drm_crtc *crtc,
  5247. void (*func)(struct drm_crtc *crtc, void *usr),
  5248. void *usr, bool color_processing_event)
  5249. {
  5250. unsigned long irq_flags;
  5251. struct sde_crtc *sde_crtc;
  5252. struct msm_drm_private *priv;
  5253. struct sde_crtc_event *event = NULL;
  5254. u32 crtc_id;
  5255. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !func) {
  5256. SDE_ERROR("invalid parameters\n");
  5257. return -EINVAL;
  5258. }
  5259. sde_crtc = to_sde_crtc(crtc);
  5260. priv = crtc->dev->dev_private;
  5261. crtc_id = drm_crtc_index(crtc);
  5262. /*
  5263. * Obtain an event struct from the private cache. This event
  5264. * queue may be called from ISR contexts, so use a private
  5265. * cache to avoid calling any memory allocation functions.
  5266. */
  5267. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  5268. if (!list_empty(&sde_crtc->event_free_list)) {
  5269. event = list_first_entry(&sde_crtc->event_free_list,
  5270. struct sde_crtc_event, list);
  5271. list_del_init(&event->list);
  5272. }
  5273. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  5274. if (!event)
  5275. return -ENOMEM;
  5276. /* populate event node */
  5277. event->sde_crtc = sde_crtc;
  5278. event->cb_func = func;
  5279. event->usr = usr;
  5280. /* queue new event request */
  5281. kthread_init_work(&event->kt_work, _sde_crtc_event_cb);
  5282. if (color_processing_event)
  5283. kthread_queue_work(&priv->pp_event_worker,
  5284. &event->kt_work);
  5285. else
  5286. kthread_queue_work(&priv->event_thread[crtc_id].worker,
  5287. &event->kt_work);
  5288. return 0;
  5289. }
  5290. static int _sde_crtc_init_events(struct sde_crtc *sde_crtc)
  5291. {
  5292. int i, rc = 0;
  5293. if (!sde_crtc) {
  5294. SDE_ERROR("invalid crtc\n");
  5295. return -EINVAL;
  5296. }
  5297. spin_lock_init(&sde_crtc->event_lock);
  5298. INIT_LIST_HEAD(&sde_crtc->event_free_list);
  5299. for (i = 0; i < SDE_CRTC_MAX_EVENT_COUNT; ++i)
  5300. list_add_tail(&sde_crtc->event_cache[i].list,
  5301. &sde_crtc->event_free_list);
  5302. return rc;
  5303. }
  5304. void sde_crtc_static_img_control(struct drm_crtc *crtc,
  5305. enum sde_crtc_cache_state state,
  5306. bool is_vidmode)
  5307. {
  5308. struct drm_plane *plane;
  5309. struct sde_crtc *sde_crtc;
  5310. if (!crtc || !crtc->dev)
  5311. return;
  5312. sde_crtc = to_sde_crtc(crtc);
  5313. if (sde_crtc->cache_state == state)
  5314. return;
  5315. switch (state) {
  5316. case CACHE_STATE_NORMAL:
  5317. if (sde_crtc->cache_state == CACHE_STATE_DISABLED
  5318. && !is_vidmode)
  5319. return;
  5320. kthread_cancel_delayed_work_sync(
  5321. &sde_crtc->static_cache_read_work);
  5322. break;
  5323. case CACHE_STATE_PRE_CACHE:
  5324. if (sde_crtc->cache_state != CACHE_STATE_NORMAL)
  5325. return;
  5326. break;
  5327. case CACHE_STATE_FRAME_WRITE:
  5328. if (sde_crtc->cache_state != CACHE_STATE_PRE_CACHE)
  5329. return;
  5330. break;
  5331. case CACHE_STATE_FRAME_READ:
  5332. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5333. return;
  5334. break;
  5335. case CACHE_STATE_DISABLED:
  5336. break;
  5337. default:
  5338. return;
  5339. }
  5340. sde_crtc->cache_state = state;
  5341. drm_atomic_crtc_for_each_plane(plane, crtc)
  5342. sde_plane_static_img_control(plane, state);
  5343. }
  5344. /*
  5345. * __sde_crtc_static_cache_read_work - transition to cache read
  5346. */
  5347. void __sde_crtc_static_cache_read_work(struct kthread_work *work)
  5348. {
  5349. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  5350. static_cache_read_work.work);
  5351. struct drm_crtc *crtc;
  5352. struct sde_crtc_mixer *mixer;
  5353. struct sde_hw_ctl *ctl;
  5354. if (!sde_crtc)
  5355. return;
  5356. crtc = &sde_crtc->base;
  5357. mixer = sde_crtc->mixers;
  5358. if (!mixer)
  5359. return;
  5360. ctl = mixer->hw_ctl;
  5361. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE ||
  5362. !ctl->ops.trigger_flush)
  5363. return;
  5364. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_READ, false);
  5365. ctl->ops.trigger_flush(ctl);
  5366. }
  5367. void sde_crtc_static_cache_read_kickoff(struct drm_crtc *crtc)
  5368. {
  5369. struct drm_device *dev;
  5370. struct msm_drm_private *priv;
  5371. struct msm_drm_thread *disp_thread;
  5372. struct sde_crtc *sde_crtc;
  5373. struct sde_crtc_state *cstate;
  5374. u32 msecs_fps = 0;
  5375. if (!crtc)
  5376. return;
  5377. dev = crtc->dev;
  5378. sde_crtc = to_sde_crtc(crtc);
  5379. cstate = to_sde_crtc_state(crtc->state);
  5380. if (!dev || !dev->dev_private || !sde_crtc)
  5381. return;
  5382. priv = dev->dev_private;
  5383. disp_thread = &priv->disp_thread[crtc->index];
  5384. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5385. return;
  5386. msecs_fps = DIV_ROUND_UP((1 * 1000), sde_crtc_get_fps_mode(crtc));
  5387. /* Kickoff transition to read state after next vblank */
  5388. kthread_queue_delayed_work(&disp_thread->worker,
  5389. &sde_crtc->static_cache_read_work,
  5390. msecs_to_jiffies(msecs_fps));
  5391. }
  5392. /*
  5393. * __sde_crtc_idle_notify_work - signal idle timeout to user space
  5394. */
  5395. static void __sde_crtc_idle_notify_work(struct kthread_work *work)
  5396. {
  5397. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  5398. idle_notify_work.work);
  5399. struct drm_crtc *crtc;
  5400. struct drm_event event;
  5401. int ret = 0;
  5402. if (!sde_crtc) {
  5403. SDE_ERROR("invalid sde crtc\n");
  5404. } else {
  5405. crtc = &sde_crtc->base;
  5406. event.type = DRM_EVENT_IDLE_NOTIFY;
  5407. event.length = sizeof(u32);
  5408. msm_mode_object_event_notify(&crtc->base, crtc->dev,
  5409. &event, (u8 *)&ret);
  5410. SDE_EVT32(DRMID(crtc));
  5411. SDE_DEBUG("crtc[%d]: idle timeout notified\n", crtc->base.id);
  5412. sde_crtc_static_img_control(crtc, CACHE_STATE_PRE_CACHE, false);
  5413. }
  5414. }
  5415. /* initialize crtc */
  5416. struct drm_crtc *sde_crtc_init(struct drm_device *dev, struct drm_plane *plane)
  5417. {
  5418. struct drm_crtc *crtc = NULL;
  5419. struct sde_crtc *sde_crtc = NULL;
  5420. struct msm_drm_private *priv = NULL;
  5421. struct sde_kms *kms = NULL;
  5422. int i, rc;
  5423. priv = dev->dev_private;
  5424. kms = to_sde_kms(priv->kms);
  5425. sde_crtc = kzalloc(sizeof(*sde_crtc), GFP_KERNEL);
  5426. if (!sde_crtc)
  5427. return ERR_PTR(-ENOMEM);
  5428. crtc = &sde_crtc->base;
  5429. crtc->dev = dev;
  5430. mutex_init(&sde_crtc->crtc_lock);
  5431. spin_lock_init(&sde_crtc->spin_lock);
  5432. atomic_set(&sde_crtc->frame_pending, 0);
  5433. sde_crtc->enabled = false;
  5434. /* Below parameters are for fps calculation for sysfs node */
  5435. sde_crtc->fps_info.fps_periodic_duration = DEFAULT_FPS_PERIOD_1_SEC;
  5436. sde_crtc->fps_info.time_buf = kmalloc_array(MAX_FRAME_COUNT,
  5437. sizeof(ktime_t), GFP_KERNEL);
  5438. if (!sde_crtc->fps_info.time_buf)
  5439. SDE_ERROR("invalid buffer\n");
  5440. else
  5441. memset(sde_crtc->fps_info.time_buf, 0,
  5442. sizeof(*(sde_crtc->fps_info.time_buf)));
  5443. INIT_LIST_HEAD(&sde_crtc->frame_event_list);
  5444. INIT_LIST_HEAD(&sde_crtc->user_event_list);
  5445. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  5446. INIT_LIST_HEAD(&sde_crtc->frame_events[i].list);
  5447. list_add(&sde_crtc->frame_events[i].list,
  5448. &sde_crtc->frame_event_list);
  5449. kthread_init_work(&sde_crtc->frame_events[i].work,
  5450. sde_crtc_frame_event_work);
  5451. }
  5452. drm_crtc_init_with_planes(dev, crtc, plane, NULL, &sde_crtc_funcs,
  5453. NULL);
  5454. drm_crtc_helper_add(crtc, &sde_crtc_helper_funcs);
  5455. /* save user friendly CRTC name for later */
  5456. snprintf(sde_crtc->name, SDE_CRTC_NAME_SIZE, "crtc%u", crtc->base.id);
  5457. /* initialize event handling */
  5458. rc = _sde_crtc_init_events(sde_crtc);
  5459. if (rc) {
  5460. drm_crtc_cleanup(crtc);
  5461. kfree(sde_crtc);
  5462. return ERR_PTR(rc);
  5463. }
  5464. /* initialize output fence support */
  5465. sde_crtc->output_fence = sde_fence_init(sde_crtc->name, crtc->base.id);
  5466. if (IS_ERR(sde_crtc->output_fence)) {
  5467. rc = PTR_ERR(sde_crtc->output_fence);
  5468. SDE_ERROR("failed to init fence, %d\n", rc);
  5469. drm_crtc_cleanup(crtc);
  5470. kfree(sde_crtc);
  5471. return ERR_PTR(rc);
  5472. }
  5473. /* create CRTC properties */
  5474. msm_property_init(&sde_crtc->property_info, &crtc->base, dev,
  5475. priv->crtc_property, sde_crtc->property_data,
  5476. CRTC_PROP_COUNT, CRTC_PROP_BLOBCOUNT,
  5477. sizeof(struct sde_crtc_state));
  5478. sde_crtc_install_properties(crtc, kms->catalog);
  5479. /* Install color processing properties */
  5480. sde_cp_crtc_init(crtc);
  5481. sde_cp_crtc_install_properties(crtc);
  5482. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  5483. sde_crtc->cur_perf.llcc_active[i] = false;
  5484. sde_crtc->new_perf.llcc_active[i] = false;
  5485. }
  5486. kthread_init_delayed_work(&sde_crtc->idle_notify_work,
  5487. __sde_crtc_idle_notify_work);
  5488. kthread_init_delayed_work(&sde_crtc->static_cache_read_work,
  5489. __sde_crtc_static_cache_read_work);
  5490. SDE_DEBUG("crtc=%d new_llcc=%d, old_llcc=%d\n",
  5491. crtc->base.id,
  5492. sde_crtc->new_perf.llcc_active,
  5493. sde_crtc->cur_perf.llcc_active);
  5494. SDE_DEBUG("%s: successfully initialized crtc\n", sde_crtc->name);
  5495. return crtc;
  5496. }
  5497. int sde_crtc_post_init(struct drm_device *dev, struct drm_crtc *crtc)
  5498. {
  5499. struct sde_crtc *sde_crtc;
  5500. int rc = 0;
  5501. if (!dev || !dev->primary || !dev->primary->kdev || !crtc) {
  5502. SDE_ERROR("invalid input param(s)\n");
  5503. rc = -EINVAL;
  5504. goto end;
  5505. }
  5506. sde_crtc = to_sde_crtc(crtc);
  5507. sde_crtc->sysfs_dev = device_create_with_groups(
  5508. dev->primary->kdev->class, dev->primary->kdev, 0, crtc,
  5509. sde_crtc_attr_groups, "sde-crtc-%d", crtc->index);
  5510. if (IS_ERR_OR_NULL(sde_crtc->sysfs_dev)) {
  5511. SDE_ERROR("crtc:%d sysfs create failed rc:%ld\n", crtc->index,
  5512. PTR_ERR(sde_crtc->sysfs_dev));
  5513. if (!sde_crtc->sysfs_dev)
  5514. rc = -EINVAL;
  5515. else
  5516. rc = PTR_ERR(sde_crtc->sysfs_dev);
  5517. goto end;
  5518. }
  5519. sde_crtc->vsync_event_sf = sysfs_get_dirent(
  5520. sde_crtc->sysfs_dev->kobj.sd, "vsync_event");
  5521. if (!sde_crtc->vsync_event_sf)
  5522. SDE_ERROR("crtc:%d vsync_event sysfs create failed\n",
  5523. crtc->base.id);
  5524. end:
  5525. return rc;
  5526. }
  5527. static int _sde_crtc_event_enable(struct sde_kms *kms,
  5528. struct drm_crtc *crtc_drm, u32 event)
  5529. {
  5530. struct sde_crtc *crtc = NULL;
  5531. struct sde_crtc_irq_info *node;
  5532. unsigned long flags;
  5533. bool found = false;
  5534. int ret, i = 0;
  5535. bool add_event = false;
  5536. crtc = to_sde_crtc(crtc_drm);
  5537. spin_lock_irqsave(&crtc->spin_lock, flags);
  5538. list_for_each_entry(node, &crtc->user_event_list, list) {
  5539. if (node->event == event) {
  5540. found = true;
  5541. break;
  5542. }
  5543. }
  5544. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5545. /* event already enabled */
  5546. if (found)
  5547. return 0;
  5548. node = NULL;
  5549. for (i = 0; i < ARRAY_SIZE(custom_events); i++) {
  5550. if (custom_events[i].event == event &&
  5551. custom_events[i].func) {
  5552. node = kzalloc(sizeof(*node), GFP_KERNEL);
  5553. if (!node)
  5554. return -ENOMEM;
  5555. INIT_LIST_HEAD(&node->list);
  5556. INIT_LIST_HEAD(&node->irq.list);
  5557. node->func = custom_events[i].func;
  5558. node->event = event;
  5559. node->state = IRQ_NOINIT;
  5560. spin_lock_init(&node->state_lock);
  5561. break;
  5562. }
  5563. }
  5564. if (!node) {
  5565. SDE_ERROR("unsupported event %x\n", event);
  5566. return -EINVAL;
  5567. }
  5568. ret = 0;
  5569. if (crtc_drm->enabled) {
  5570. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  5571. if (ret < 0) {
  5572. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  5573. kfree(node);
  5574. return ret;
  5575. }
  5576. INIT_LIST_HEAD(&node->irq.list);
  5577. mutex_lock(&crtc->crtc_lock);
  5578. ret = node->func(crtc_drm, true, &node->irq);
  5579. if (!ret) {
  5580. spin_lock_irqsave(&crtc->spin_lock, flags);
  5581. list_add_tail(&node->list, &crtc->user_event_list);
  5582. add_event = true;
  5583. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5584. }
  5585. mutex_unlock(&crtc->crtc_lock);
  5586. pm_runtime_put_sync(crtc_drm->dev->dev);
  5587. }
  5588. if (add_event)
  5589. return 0;
  5590. if (!ret) {
  5591. spin_lock_irqsave(&crtc->spin_lock, flags);
  5592. list_add_tail(&node->list, &crtc->user_event_list);
  5593. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5594. } else {
  5595. kfree(node);
  5596. }
  5597. return ret;
  5598. }
  5599. static int _sde_crtc_event_disable(struct sde_kms *kms,
  5600. struct drm_crtc *crtc_drm, u32 event)
  5601. {
  5602. struct sde_crtc *crtc = NULL;
  5603. struct sde_crtc_irq_info *node = NULL;
  5604. unsigned long flags;
  5605. bool found = false;
  5606. int ret;
  5607. crtc = to_sde_crtc(crtc_drm);
  5608. spin_lock_irqsave(&crtc->spin_lock, flags);
  5609. list_for_each_entry(node, &crtc->user_event_list, list) {
  5610. if (node->event == event) {
  5611. list_del_init(&node->list);
  5612. found = true;
  5613. break;
  5614. }
  5615. }
  5616. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5617. /* event already disabled */
  5618. if (!found)
  5619. return 0;
  5620. /**
  5621. * crtc is disabled interrupts are cleared remove from the list,
  5622. * no need to disable/de-register.
  5623. */
  5624. if (!crtc_drm->enabled) {
  5625. kfree(node);
  5626. return 0;
  5627. }
  5628. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  5629. if (ret < 0) {
  5630. SDE_ERROR("failed to enable power resource %d\n", ret);
  5631. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  5632. kfree(node);
  5633. return ret;
  5634. }
  5635. ret = node->func(crtc_drm, false, &node->irq);
  5636. if (ret) {
  5637. spin_lock_irqsave(&crtc->spin_lock, flags);
  5638. list_add_tail(&node->list, &crtc->user_event_list);
  5639. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5640. } else {
  5641. kfree(node);
  5642. }
  5643. pm_runtime_put_sync(crtc_drm->dev->dev);
  5644. return ret;
  5645. }
  5646. int sde_crtc_register_custom_event(struct sde_kms *kms,
  5647. struct drm_crtc *crtc_drm, u32 event, bool en)
  5648. {
  5649. struct sde_crtc *crtc = NULL;
  5650. int ret;
  5651. crtc = to_sde_crtc(crtc_drm);
  5652. if (!crtc || !kms || !kms->dev) {
  5653. DRM_ERROR("invalid sde_crtc %pK kms %pK dev %pK\n", crtc,
  5654. kms, ((kms) ? (kms->dev) : NULL));
  5655. return -EINVAL;
  5656. }
  5657. if (en)
  5658. ret = _sde_crtc_event_enable(kms, crtc_drm, event);
  5659. else
  5660. ret = _sde_crtc_event_disable(kms, crtc_drm, event);
  5661. return ret;
  5662. }
  5663. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  5664. bool en, struct sde_irq_callback *irq)
  5665. {
  5666. return 0;
  5667. }
  5668. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  5669. struct sde_irq_callback *noirq)
  5670. {
  5671. /*
  5672. * IRQ object noirq is not being used here since there is
  5673. * no crtc irq from pm event.
  5674. */
  5675. return 0;
  5676. }
  5677. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  5678. bool en, struct sde_irq_callback *irq)
  5679. {
  5680. return 0;
  5681. }
  5682. /**
  5683. * sde_crtc_update_cont_splash_settings - update mixer settings
  5684. * and initial clk during device bootup for cont_splash use case
  5685. * @crtc: Pointer to drm crtc structure
  5686. */
  5687. void sde_crtc_update_cont_splash_settings(struct drm_crtc *crtc)
  5688. {
  5689. struct sde_kms *kms = NULL;
  5690. struct msm_drm_private *priv;
  5691. struct sde_crtc *sde_crtc;
  5692. u64 rate;
  5693. if (!crtc || !crtc->state || !crtc->dev || !crtc->dev->dev_private) {
  5694. SDE_ERROR("invalid crtc\n");
  5695. return;
  5696. }
  5697. priv = crtc->dev->dev_private;
  5698. kms = to_sde_kms(priv->kms);
  5699. if (!kms || !kms->catalog) {
  5700. SDE_ERROR("invalid parameters\n");
  5701. return;
  5702. }
  5703. _sde_crtc_setup_mixers(crtc);
  5704. crtc->enabled = true;
  5705. /* update core clk value for initial state with cont-splash */
  5706. sde_crtc = to_sde_crtc(crtc);
  5707. rate = sde_power_clk_get_rate(&priv->phandle, kms->perf.clk_name);
  5708. sde_crtc->cur_perf.core_clk_rate = (rate > 0) ?
  5709. rate : kms->perf.max_core_clk_rate;
  5710. sde_crtc->cur_perf.core_clk_rate = kms->perf.max_core_clk_rate;
  5711. }