hal_rx.h 116 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_RX_H_
  19. #define _HAL_RX_H_
  20. #include <hal_api.h>
  21. #define HAL_INVALID_PPDU_ID 0xFFFFFFFF
  22. #define HAL_RX_OFFSET(block, field) block##_##field##_OFFSET
  23. #define HAL_RX_LSB(block, field) block##_##field##_LSB
  24. #define HAL_RX_MASk(block, field) block##_##field##_MASK
  25. #define HAL_RX_GET(_ptr, block, field) \
  26. (((*((volatile uint32_t *)_ptr + (HAL_RX_OFFSET(block, field)>>2))) & \
  27. HAL_RX_MASk(block, field)) >> \
  28. HAL_RX_LSB(block, field))
  29. /* BUFFER_SIZE = 1536 data bytes + 384 RX TLV bytes + some spare bytes */
  30. #ifndef RX_DATA_BUFFER_SIZE
  31. #define RX_DATA_BUFFER_SIZE 2048
  32. #endif
  33. #ifndef RX_MONITOR_BUFFER_SIZE
  34. #define RX_MONITOR_BUFFER_SIZE 2048
  35. #endif
  36. /* MONITOR STATUS BUFFER SIZE = 1408 data bytes, buffer allocation of 2k bytes
  37. * including buffer reservation, buffer alignment and skb shared info size.
  38. */
  39. #define RX_MON_STATUS_BASE_BUF_SIZE 2048
  40. #define RX_MON_STATUS_BUF_ALIGN 128
  41. #define RX_MON_STATUS_BUF_RESERVATION 128
  42. #define RX_MON_STATUS_BUF_SIZE (RX_MON_STATUS_BASE_BUF_SIZE - \
  43. (RX_MON_STATUS_BUF_RESERVATION + \
  44. RX_MON_STATUS_BUF_ALIGN + QDF_SHINFO_SIZE))
  45. /* HAL_RX_NON_QOS_TID = NON_QOS_TID which is 16 */
  46. #define HAL_RX_NON_QOS_TID 16
  47. enum {
  48. HAL_HW_RX_DECAP_FORMAT_RAW = 0,
  49. HAL_HW_RX_DECAP_FORMAT_NWIFI,
  50. HAL_HW_RX_DECAP_FORMAT_ETH2,
  51. HAL_HW_RX_DECAP_FORMAT_8023,
  52. };
  53. /**
  54. * struct hal_wbm_err_desc_info: structure to hold wbm error codes and reasons
  55. *
  56. * @reo_psh_rsn: REO push reason
  57. * @reo_err_code: REO Error code
  58. * @rxdma_psh_rsn: RXDMA push reason
  59. * @rxdma_err_code: RXDMA Error code
  60. * @reserved_1: Reserved bits
  61. * @wbm_err_src: WBM error source
  62. * @pool_id: pool ID, indicates which rxdma pool
  63. * @reserved_2: Reserved bits
  64. */
  65. struct hal_wbm_err_desc_info {
  66. uint16_t reo_psh_rsn:2,
  67. reo_err_code:5,
  68. rxdma_psh_rsn:2,
  69. rxdma_err_code:5,
  70. reserved_1:2;
  71. uint8_t wbm_err_src:3,
  72. pool_id:2,
  73. msdu_continued:1,
  74. reserved_2:2;
  75. };
  76. /**
  77. * hal_rx_mon_dest_buf_info: Structure to hold rx mon dest buffer info
  78. * @first_buffer: First buffer of MSDU
  79. * @last_buffer: Last buffer of MSDU
  80. * @is_decap_raw: Is RAW Frame
  81. * @reserved_1: Reserved
  82. *
  83. * MSDU with continuation:
  84. * -----------------------------------------------------------
  85. * | first_buffer:1 | first_buffer: 0 | ... | first_buffer: 0 |
  86. * | last_buffer :0 | last_buffer : 0 | ... | last_buffer : 0 |
  87. * | is_decap_raw:1/0 | Same as earlier | Same as earlier|
  88. * -----------------------------------------------------------
  89. *
  90. * Single buffer MSDU:
  91. * ------------------
  92. * | first_buffer:1 |
  93. * | last_buffer :1 |
  94. * | is_decap_raw:1/0 |
  95. * ------------------
  96. */
  97. struct hal_rx_mon_dest_buf_info {
  98. uint8_t first_buffer:1,
  99. last_buffer:1,
  100. is_decap_raw:1,
  101. reserved_1:5;
  102. };
  103. /**
  104. * struct hal_rx_msdu_metadata:Structure to hold rx fast path information.
  105. *
  106. * @l3_hdr_pad: l3 header padding
  107. * @reserved: Reserved bits
  108. * @sa_sw_peer_id: sa sw peer id
  109. * @sa_idx: sa index
  110. * @da_idx: da index
  111. */
  112. struct hal_rx_msdu_metadata {
  113. uint32_t l3_hdr_pad:16,
  114. sa_sw_peer_id:16;
  115. uint32_t sa_idx:16,
  116. da_idx:16;
  117. };
  118. /**
  119. * enum hal_reo_error_code: Enum which encapsulates "reo_push_reason"
  120. *
  121. * @ HAL_REO_ERROR_DETECTED: Packets arrived because of an error detected
  122. * @ HAL_REO_ROUTING_INSTRUCTION: Packets arrived because of REO routing
  123. */
  124. enum hal_reo_error_status {
  125. HAL_REO_ERROR_DETECTED = 0,
  126. HAL_REO_ROUTING_INSTRUCTION = 1,
  127. };
  128. /**
  129. * @msdu_flags: [0] first_msdu_in_mpdu
  130. * [1] last_msdu_in_mpdu
  131. * [2] msdu_continuation - MSDU spread across buffers
  132. * [23] sa_is_valid - SA match in peer table
  133. * [24] sa_idx_timeout - Timeout while searching for SA match
  134. * [25] da_is_valid - Used to identtify intra-bss forwarding
  135. * [26] da_is_MCBC
  136. * [27] da_idx_timeout - Timeout while searching for DA match
  137. *
  138. */
  139. struct hal_rx_msdu_desc_info {
  140. uint32_t msdu_flags;
  141. uint16_t msdu_len; /* 14 bits for length */
  142. };
  143. /**
  144. * enum hal_rx_msdu_desc_flags: Enum for flags in MSDU_DESC_INFO
  145. *
  146. * @ HAL_MSDU_F_FIRST_MSDU_IN_MPDU: First MSDU in MPDU
  147. * @ HAL_MSDU_F_LAST_MSDU_IN_MPDU: Last MSDU in MPDU
  148. * @ HAL_MSDU_F_MSDU_CONTINUATION: MSDU continuation
  149. * @ HAL_MSDU_F_SA_IS_VALID: Found match for SA in AST
  150. * @ HAL_MSDU_F_SA_IDX_TIMEOUT: AST search for SA timed out
  151. * @ HAL_MSDU_F_DA_IS_VALID: Found match for DA in AST
  152. * @ HAL_MSDU_F_DA_IS_MCBC: DA is MC/BC address
  153. * @ HAL_MSDU_F_DA_IDX_TIMEOUT: AST search for DA timed out
  154. */
  155. enum hal_rx_msdu_desc_flags {
  156. HAL_MSDU_F_FIRST_MSDU_IN_MPDU = (0x1 << 0),
  157. HAL_MSDU_F_LAST_MSDU_IN_MPDU = (0x1 << 1),
  158. HAL_MSDU_F_MSDU_CONTINUATION = (0x1 << 2),
  159. HAL_MSDU_F_SA_IS_VALID = (0x1 << 23),
  160. HAL_MSDU_F_SA_IDX_TIMEOUT = (0x1 << 24),
  161. HAL_MSDU_F_DA_IS_VALID = (0x1 << 25),
  162. HAL_MSDU_F_DA_IS_MCBC = (0x1 << 26),
  163. HAL_MSDU_F_DA_IDX_TIMEOUT = (0x1 << 27)
  164. };
  165. /*
  166. * @msdu_count: no. of msdus in the MPDU
  167. * @mpdu_seq: MPDU sequence number
  168. * @mpdu_flags [0] Fragment flag
  169. * [1] MPDU_retry_bit
  170. * [2] AMPDU flag
  171. * [3] raw_ampdu
  172. * @peer_meta_data: Upper bits containing peer id, vdev id
  173. * @bar_frame: indicates if received frame is a bar frame
  174. */
  175. struct hal_rx_mpdu_desc_info {
  176. uint16_t msdu_count;
  177. uint16_t mpdu_seq; /* 12 bits for length */
  178. uint32_t mpdu_flags;
  179. uint32_t peer_meta_data; /* sw progamed meta-data:MAC Id & peer Id */
  180. uint16_t bar_frame;
  181. };
  182. /**
  183. * enum hal_rx_mpdu_desc_flags: Enum for flags in MPDU_DESC_INFO
  184. *
  185. * @ HAL_MPDU_F_FRAGMENT: Fragmented MPDU (802.11 fragemtation)
  186. * @ HAL_MPDU_F_RETRY_BIT: Retry bit is set in FC of MPDU
  187. * @ HAL_MPDU_F_AMPDU_FLAG: MPDU received as part of A-MPDU
  188. * @ HAL_MPDU_F_RAW_AMPDU: MPDU is a Raw MDPU
  189. */
  190. enum hal_rx_mpdu_desc_flags {
  191. HAL_MPDU_F_FRAGMENT = (0x1 << 20),
  192. HAL_MPDU_F_RETRY_BIT = (0x1 << 21),
  193. HAL_MPDU_F_AMPDU_FLAG = (0x1 << 22),
  194. HAL_MPDU_F_RAW_AMPDU = (0x1 << 30)
  195. };
  196. /**
  197. * enum hal_rx_ret_buf_manager: Enum for return_buffer_manager field in
  198. * BUFFER_ADDR_INFO structure
  199. *
  200. * @ HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST: Buffer returned to WBM idle buffer list
  201. * @ HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST: Descriptor returned to WBM idle
  202. * descriptor list
  203. * @ HAL_RX_BUF_RBM_FW_BM: Buffer returned to FW
  204. * @ HAL_RX_BUF_RBM_SW0_BM: For Tx completion -- returned to host
  205. * @ HAL_RX_BUF_RBM_SW1_BM: For Tx completion -- returned to host
  206. * @ HAL_RX_BUF_RBM_SW2_BM: For Tx completion -- returned to host
  207. * @ HAL_RX_BUF_RBM_SW3_BM: For Rx release -- returned to host
  208. */
  209. enum hal_rx_ret_buf_manager {
  210. HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST = 0,
  211. HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST = 1,
  212. HAL_RX_BUF_RBM_FW_BM = 2,
  213. HAL_RX_BUF_RBM_SW0_BM = 3,
  214. HAL_RX_BUF_RBM_SW1_BM = 4,
  215. HAL_RX_BUF_RBM_SW2_BM = 5,
  216. HAL_RX_BUF_RBM_SW3_BM = 6,
  217. };
  218. /*
  219. * Given the offset of a field in bytes, returns uint8_t *
  220. */
  221. #define _OFFSET_TO_BYTE_PTR(_ptr, _off_in_bytes) \
  222. (((uint8_t *)(_ptr)) + (_off_in_bytes))
  223. /*
  224. * Given the offset of a field in bytes, returns uint32_t *
  225. */
  226. #define _OFFSET_TO_WORD_PTR(_ptr, _off_in_bytes) \
  227. (((uint32_t *)(_ptr)) + ((_off_in_bytes) >> 2))
  228. #define _HAL_MS(_word, _mask, _shift) \
  229. (((_word) & (_mask)) >> (_shift))
  230. /*
  231. * macro to set the LSW of the nbuf data physical address
  232. * to the rxdma ring entry
  233. */
  234. #define HAL_RXDMA_PADDR_LO_SET(buff_addr_info, paddr_lo) \
  235. ((*(((unsigned int *) buff_addr_info) + \
  236. (BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET >> 2))) = \
  237. (paddr_lo << BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB) & \
  238. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK)
  239. /*
  240. * macro to set the LSB of MSW of the nbuf data physical address
  241. * to the rxdma ring entry
  242. */
  243. #define HAL_RXDMA_PADDR_HI_SET(buff_addr_info, paddr_hi) \
  244. ((*(((unsigned int *) buff_addr_info) + \
  245. (BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET >> 2))) = \
  246. (paddr_hi << BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB) & \
  247. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK)
  248. #define HAL_RX_COOKIE_INVALID_MASK 0x80000000
  249. /*
  250. * macro to get the invalid bit for sw cookie
  251. */
  252. #define HAL_RX_BUF_COOKIE_INVALID_GET(buff_addr_info) \
  253. ((*(((unsigned int *)buff_addr_info) + \
  254. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) & \
  255. HAL_RX_COOKIE_INVALID_MASK)
  256. /*
  257. * macro to set the invalid bit for sw cookie
  258. */
  259. #define HAL_RX_BUF_COOKIE_INVALID_SET(buff_addr_info) \
  260. ((*(((unsigned int *)buff_addr_info) + \
  261. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) |= \
  262. HAL_RX_COOKIE_INVALID_MASK)
  263. /*
  264. * macro to reset the invalid bit for sw cookie
  265. */
  266. #define HAL_RX_BUF_COOKIE_INVALID_RESET(buff_addr_info) \
  267. ((*(((unsigned int *)buff_addr_info) + \
  268. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) &= \
  269. ~HAL_RX_COOKIE_INVALID_MASK)
  270. /*
  271. * macro to set the cookie into the rxdma ring entry
  272. */
  273. #define HAL_RXDMA_COOKIE_SET(buff_addr_info, cookie) \
  274. ((*(((unsigned int *) buff_addr_info) + \
  275. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) &= \
  276. ~BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK); \
  277. ((*(((unsigned int *) buff_addr_info) + \
  278. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) |= \
  279. (cookie << BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB) & \
  280. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK)
  281. /*
  282. * macro to set the manager into the rxdma ring entry
  283. */
  284. #define HAL_RXDMA_MANAGER_SET(buff_addr_info, manager) \
  285. ((*(((unsigned int *) buff_addr_info) + \
  286. (BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET >> 2))) &= \
  287. ~BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK); \
  288. ((*(((unsigned int *) buff_addr_info) + \
  289. (BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET >> 2))) |= \
  290. (manager << BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB) & \
  291. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK)
  292. #define HAL_RX_ERROR_STATUS_GET(reo_desc) \
  293. (_HAL_MS((*_OFFSET_TO_WORD_PTR(reo_desc, \
  294. REO_DESTINATION_RING_7_REO_PUSH_REASON_OFFSET)),\
  295. REO_DESTINATION_RING_7_REO_PUSH_REASON_MASK, \
  296. REO_DESTINATION_RING_7_REO_PUSH_REASON_LSB))
  297. #define HAL_RX_BUF_COOKIE_GET(buff_addr_info) \
  298. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  299. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET)), \
  300. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK, \
  301. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB))
  302. #define HAL_RX_BUFFER_ADDR_39_32_GET(buff_addr_info) \
  303. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  304. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET)), \
  305. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK, \
  306. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB))
  307. #define HAL_RX_BUFFER_ADDR_31_0_GET(buff_addr_info) \
  308. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  309. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET)), \
  310. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK, \
  311. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB))
  312. #define HAL_RX_BUF_RBM_GET(buff_addr_info) \
  313. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  314. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET)),\
  315. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK, \
  316. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB))
  317. #define HAL_RX_LINK_COOKIE_INVALID_MASK 0x40000000
  318. #define HAL_RX_BUF_LINK_COOKIE_INVALID_GET(buff_addr_info) \
  319. ((*(((unsigned int *)buff_addr_info) + \
  320. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) & \
  321. HAL_RX_LINK_COOKIE_INVALID_MASK)
  322. #define HAL_RX_BUF_LINK_COOKIE_INVALID_SET(buff_addr_info) \
  323. ((*(((unsigned int *)buff_addr_info) + \
  324. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) |= \
  325. HAL_RX_LINK_COOKIE_INVALID_MASK)
  326. #define HAL_RX_REO_BUF_LINK_COOKIE_INVALID_GET(reo_desc) \
  327. (HAL_RX_BUF_LINK_COOKIE_INVALID_GET(& \
  328. (((struct reo_destination_ring *) \
  329. reo_desc)->buf_or_link_desc_addr_info)))
  330. #define HAL_RX_REO_BUF_LINK_COOKIE_INVALID_SET(reo_desc) \
  331. (HAL_RX_BUF_LINK_COOKIE_INVALID_SET(& \
  332. (((struct reo_destination_ring *) \
  333. reo_desc)->buf_or_link_desc_addr_info)))
  334. /* TODO: Convert the following structure fields accesseses to offsets */
  335. #define HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_desc) \
  336. (HAL_RX_BUFFER_ADDR_39_32_GET(& \
  337. (((struct reo_destination_ring *) \
  338. reo_desc)->buf_or_link_desc_addr_info)))
  339. #define HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_desc) \
  340. (HAL_RX_BUFFER_ADDR_31_0_GET(& \
  341. (((struct reo_destination_ring *) \
  342. reo_desc)->buf_or_link_desc_addr_info)))
  343. #define HAL_RX_REO_BUF_COOKIE_INVALID_GET(reo_desc) \
  344. (HAL_RX_BUF_COOKIE_INVALID_GET(& \
  345. (((struct reo_destination_ring *) \
  346. reo_desc)->buf_or_link_desc_addr_info)))
  347. #define HAL_RX_REO_BUF_COOKIE_INVALID_SET(reo_desc) \
  348. (HAL_RX_BUF_COOKIE_INVALID_SET(& \
  349. (((struct reo_destination_ring *) \
  350. reo_desc)->buf_or_link_desc_addr_info)))
  351. #define HAL_RX_REO_BUF_COOKIE_GET(reo_desc) \
  352. (HAL_RX_BUF_COOKIE_GET(& \
  353. (((struct reo_destination_ring *) \
  354. reo_desc)->buf_or_link_desc_addr_info)))
  355. #define HAL_RX_REO_BUF_COOKIE_INVALID_RESET(reo_desc) \
  356. (HAL_RX_BUF_COOKIE_INVALID_RESET(& \
  357. (((struct reo_destination_ring *) \
  358. reo_desc)->buf_or_link_desc_addr_info)))
  359. #define HAL_RX_MPDU_SEQUENCE_NUMBER_GET(mpdu_info_ptr) \
  360. ((mpdu_info_ptr \
  361. [RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_OFFSET >> 2] & \
  362. RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_MASK) >> \
  363. RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_LSB)
  364. #define HAL_RX_MPDU_DESC_PEER_META_DATA_GET(mpdu_info_ptr) \
  365. ((mpdu_info_ptr \
  366. [RX_MPDU_DESC_INFO_1_PEER_META_DATA_OFFSET >> 2] & \
  367. RX_MPDU_DESC_INFO_1_PEER_META_DATA_MASK) >> \
  368. RX_MPDU_DESC_INFO_1_PEER_META_DATA_LSB)
  369. #define HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info_ptr) \
  370. ((mpdu_info_ptr[RX_MPDU_DESC_INFO_0_MSDU_COUNT_OFFSET >> 2] & \
  371. RX_MPDU_DESC_INFO_0_MSDU_COUNT_MASK) >> \
  372. RX_MPDU_DESC_INFO_0_MSDU_COUNT_LSB)
  373. #define HAL_RX_MPDU_FRAGMENT_FLAG_GET(mpdu_info_ptr) \
  374. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_FRAGMENT_FLAG_OFFSET >> 2] & \
  375. RX_MPDU_DESC_INFO_0_FRAGMENT_FLAG_MASK)
  376. #define HAL_RX_MPDU_RETRY_BIT_GET(mpdu_info_ptr) \
  377. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_MPDU_RETRY_BIT_OFFSET >> 2] & \
  378. RX_MPDU_DESC_INFO_0_MPDU_RETRY_BIT_MASK)
  379. #define HAL_RX_MPDU_AMPDU_FLAG_GET(mpdu_info_ptr) \
  380. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_AMPDU_FLAG_OFFSET >> 2] & \
  381. RX_MPDU_DESC_INFO_0_AMPDU_FLAG_MASK)
  382. #define HAL_RX_MPDU_RAW_MPDU_GET(mpdu_info_ptr) \
  383. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_RAW_MPDU_OFFSET >> 2] & \
  384. RX_MPDU_DESC_INFO_0_RAW_MPDU_MASK)
  385. #define HAL_RX_MPDU_FLAGS_GET(mpdu_info_ptr) \
  386. (HAL_RX_MPDU_FRAGMENT_FLAG_GET(mpdu_info_ptr) | \
  387. HAL_RX_MPDU_RETRY_BIT_GET(mpdu_info_ptr) | \
  388. HAL_RX_MPDU_AMPDU_FLAG_GET(mpdu_info_ptr) | \
  389. HAL_RX_MPDU_RAW_MPDU_GET(mpdu_info_ptr))
  390. #define HAL_RX_MPDU_BAR_FRAME_GET(mpdu_info_ptr) \
  391. ((mpdu_info_ptr[RX_MPDU_DESC_INFO_0_BAR_FRAME_OFFSET >> 2] & \
  392. RX_MPDU_DESC_INFO_0_BAR_FRAME_MASK) >> \
  393. RX_MPDU_DESC_INFO_0_BAR_FRAME_LSB)
  394. #define HAL_RX_MSDU_PKT_LENGTH_GET(msdu_info_ptr) \
  395. (_HAL_MS((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  396. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_OFFSET)), \
  397. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_MASK, \
  398. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_LSB))
  399. /*
  400. * NOTE: None of the following _GET macros need a right
  401. * shift by the corresponding _LSB. This is because, they are
  402. * finally taken and "OR'ed" into a single word again.
  403. */
  404. #define HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_SET(msdu_info_ptr, val) \
  405. ((*(((uint32_t *)msdu_info_ptr) + \
  406. (RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_OFFSET >> 2))) |= \
  407. (val << RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_LSB) & \
  408. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK)
  409. #define HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_info_ptr, val) \
  410. ((*(((uint32_t *)msdu_info_ptr) + \
  411. (RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_OFFSET >> 2))) |= \
  412. (val << RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_LSB) & \
  413. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK)
  414. #define HAL_RX_MSDU_CONTINUATION_FLAG_SET(msdu_info_ptr, val) \
  415. ((*(((uint32_t *)msdu_info_ptr) + \
  416. (RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_OFFSET >> 2))) |= \
  417. (val << RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_LSB) & \
  418. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK)
  419. #define HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) \
  420. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  421. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_OFFSET)) & \
  422. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK)
  423. #define HAL_RX_LAST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) \
  424. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  425. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_OFFSET)) & \
  426. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK)
  427. #define HAL_RX_MSDU_CONTINUATION_FLAG_GET(msdu_info_ptr) \
  428. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  429. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_OFFSET)) & \
  430. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK)
  431. #define HAL_RX_MSDU_REO_DST_IND_GET(msdu_info_ptr) \
  432. (_HAL_MS((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  433. RX_MSDU_DESC_INFO_0_REO_DESTINATION_INDICATION_OFFSET)), \
  434. RX_MSDU_DESC_INFO_0_REO_DESTINATION_INDICATION_MASK, \
  435. RX_MSDU_DESC_INFO_0_REO_DESTINATION_INDICATION_LSB))
  436. #define HAL_RX_MSDU_SA_IS_VALID_FLAG_GET(msdu_info_ptr) \
  437. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  438. RX_MSDU_DESC_INFO_0_SA_IS_VALID_OFFSET)) & \
  439. RX_MSDU_DESC_INFO_0_SA_IS_VALID_MASK)
  440. #define HAL_RX_MSDU_SA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) \
  441. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  442. RX_MSDU_DESC_INFO_0_SA_IDX_TIMEOUT_OFFSET)) & \
  443. RX_MSDU_DESC_INFO_0_SA_IDX_TIMEOUT_MASK)
  444. #define HAL_RX_MSDU_DA_IS_VALID_FLAG_GET(msdu_info_ptr) \
  445. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  446. RX_MSDU_DESC_INFO_0_DA_IS_VALID_OFFSET)) & \
  447. RX_MSDU_DESC_INFO_0_DA_IS_VALID_MASK)
  448. #define HAL_RX_MSDU_DA_IS_MCBC_FLAG_GET(msdu_info_ptr) \
  449. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  450. RX_MSDU_DESC_INFO_0_DA_IS_MCBC_OFFSET)) & \
  451. RX_MSDU_DESC_INFO_0_DA_IS_MCBC_MASK)
  452. #define HAL_RX_MSDU_DA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) \
  453. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  454. RX_MSDU_DESC_INFO_0_DA_IDX_TIMEOUT_OFFSET)) & \
  455. RX_MSDU_DESC_INFO_0_DA_IDX_TIMEOUT_MASK)
  456. #define HAL_RX_REO_MSDU_REO_DST_IND_GET(reo_desc) \
  457. (HAL_RX_MSDU_REO_DST_IND_GET(& \
  458. (((struct reo_destination_ring *) \
  459. reo_desc)->rx_msdu_desc_info_details)))
  460. #define HAL_RX_MSDU_FLAGS_GET(msdu_info_ptr) \
  461. (HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) | \
  462. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) | \
  463. HAL_RX_MSDU_CONTINUATION_FLAG_GET(msdu_info_ptr) | \
  464. HAL_RX_MSDU_SA_IS_VALID_FLAG_GET(msdu_info_ptr) | \
  465. HAL_RX_MSDU_SA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) | \
  466. HAL_RX_MSDU_DA_IS_VALID_FLAG_GET(msdu_info_ptr) | \
  467. HAL_RX_MSDU_DA_IS_MCBC_FLAG_GET(msdu_info_ptr) | \
  468. HAL_RX_MSDU_DA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr))
  469. #define HAL_RX_MPDU_ENCRYPT_TYPE_GET(_rx_mpdu_info) \
  470. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  471. RX_MPDU_INFO_3_ENCRYPT_TYPE_OFFSET)), \
  472. RX_MPDU_INFO_3_ENCRYPT_TYPE_MASK, \
  473. RX_MPDU_INFO_3_ENCRYPT_TYPE_LSB))
  474. #define HAL_RX_FLD_SET(_ptr, _wrd, _field, _val) \
  475. (*(uint32_t *)(((uint8_t *)_ptr) + \
  476. _wrd ## _ ## _field ## _OFFSET) |= \
  477. ((_val << _wrd ## _ ## _field ## _LSB) & \
  478. _wrd ## _ ## _field ## _MASK))
  479. #define HAL_RX_UNIFORM_HDR_SET(_rx_msdu_link, _field, _val) \
  480. HAL_RX_FLD_SET(_rx_msdu_link, UNIFORM_DESCRIPTOR_HEADER_0, \
  481. _field, _val)
  482. #define HAL_RX_MSDU_DESC_INFO_SET(_msdu_info_ptr, _field, _val) \
  483. HAL_RX_FLD_SET(_msdu_info_ptr, RX_MSDU_DESC_INFO_0, \
  484. _field, _val)
  485. #define HAL_RX_MPDU_DESC_INFO_SET(_mpdu_info_ptr, _field, _val) \
  486. HAL_RX_FLD_SET(_mpdu_info_ptr, RX_MPDU_DESC_INFO_0, \
  487. _field, _val)
  488. static inline void hal_rx_mpdu_desc_info_get(void *desc_addr,
  489. struct hal_rx_mpdu_desc_info *mpdu_desc_info)
  490. {
  491. struct reo_destination_ring *reo_dst_ring;
  492. uint32_t *mpdu_info;
  493. reo_dst_ring = (struct reo_destination_ring *) desc_addr;
  494. mpdu_info = (uint32_t *)&reo_dst_ring->rx_mpdu_desc_info_details;
  495. mpdu_desc_info->msdu_count = HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info);
  496. mpdu_desc_info->mpdu_seq = HAL_RX_MPDU_SEQUENCE_NUMBER_GET(mpdu_info);
  497. mpdu_desc_info->mpdu_flags = HAL_RX_MPDU_FLAGS_GET(mpdu_info);
  498. mpdu_desc_info->peer_meta_data =
  499. HAL_RX_MPDU_DESC_PEER_META_DATA_GET(mpdu_info);
  500. mpdu_desc_info->bar_frame = HAL_RX_MPDU_BAR_FRAME_GET(mpdu_info);
  501. }
  502. /*
  503. * @ hal_rx_msdu_desc_info_get: Gets the flags related to MSDU desciptor.
  504. * @ Specifically flags needed are:
  505. * @ first_msdu_in_mpdu, last_msdu_in_mpdu,
  506. * @ msdu_continuation, sa_is_valid,
  507. * @ sa_idx_timeout, da_is_valid, da_idx_timeout,
  508. * @ da_is_MCBC
  509. *
  510. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to the current
  511. * @ descriptor
  512. * @ msdu_desc_info: Holds MSDU descriptor info from HAL Rx descriptor
  513. * @ Return: void
  514. */
  515. static inline void hal_rx_msdu_desc_info_get(void *desc_addr,
  516. struct hal_rx_msdu_desc_info *msdu_desc_info)
  517. {
  518. struct reo_destination_ring *reo_dst_ring;
  519. uint32_t *msdu_info;
  520. reo_dst_ring = (struct reo_destination_ring *) desc_addr;
  521. msdu_info = (uint32_t *)&reo_dst_ring->rx_msdu_desc_info_details;
  522. msdu_desc_info->msdu_flags = HAL_RX_MSDU_FLAGS_GET(msdu_info);
  523. msdu_desc_info->msdu_len = HAL_RX_MSDU_PKT_LENGTH_GET(msdu_info);
  524. }
  525. /*
  526. * hal_rxdma_buff_addr_info_set() - set the buffer_addr_info of the
  527. * rxdma ring entry.
  528. * @rxdma_entry: descriptor entry
  529. * @paddr: physical address of nbuf data pointer.
  530. * @cookie: SW cookie used as a index to SW rx desc.
  531. * @manager: who owns the nbuf (host, NSS, etc...).
  532. *
  533. */
  534. static inline void hal_rxdma_buff_addr_info_set(void *rxdma_entry,
  535. qdf_dma_addr_t paddr, uint32_t cookie, uint8_t manager)
  536. {
  537. uint32_t paddr_lo = ((u64)paddr & 0x00000000ffffffff);
  538. uint32_t paddr_hi = ((u64)paddr & 0xffffffff00000000) >> 32;
  539. HAL_RXDMA_PADDR_LO_SET(rxdma_entry, paddr_lo);
  540. HAL_RXDMA_PADDR_HI_SET(rxdma_entry, paddr_hi);
  541. HAL_RXDMA_COOKIE_SET(rxdma_entry, cookie);
  542. HAL_RXDMA_MANAGER_SET(rxdma_entry, manager);
  543. }
  544. /*
  545. * Structures & Macros to obtain fields from the TLV's in the Rx packet
  546. * pre-header.
  547. */
  548. /*
  549. * Every Rx packet starts at an offset from the top of the buffer.
  550. * If the host hasn't subscribed to any specific TLV, there is
  551. * still space reserved for the following TLV's from the start of
  552. * the buffer:
  553. * -- RX ATTENTION
  554. * -- RX MPDU START
  555. * -- RX MSDU START
  556. * -- RX MSDU END
  557. * -- RX MPDU END
  558. * -- RX PACKET HEADER (802.11)
  559. * If the host subscribes to any of the TLV's above, that TLV
  560. * if populated by the HW
  561. */
  562. #define NUM_DWORDS_TAG 1
  563. /* By default the packet header TLV is 128 bytes */
  564. #define NUM_OF_BYTES_RX_802_11_HDR_TLV 128
  565. #define NUM_OF_DWORDS_RX_802_11_HDR_TLV \
  566. (NUM_OF_BYTES_RX_802_11_HDR_TLV >> 2)
  567. #define RX_PKT_OFFSET_WORDS \
  568. ( \
  569. NUM_OF_DWORDS_RX_ATTENTION + NUM_DWORDS_TAG \
  570. NUM_OF_DWORDS_RX_MPDU_START + NUM_DWORDS_TAG \
  571. NUM_OF_DWORDS_RX_MSDU_START + NUM_DWORDS_TAG \
  572. NUM_OF_DWORDS_RX_MSDU_END + NUM_DWORDS_TAG \
  573. NUM_OF_DWORDS_RX_MPDU_END + NUM_DWORDS_TAG \
  574. NUM_OF_DWORDS_RX_802_11_HDR_TLV + NUM_DWORDS_TAG \
  575. )
  576. #define RX_PKT_OFFSET_BYTES \
  577. (RX_PKT_OFFSET_WORDS << 2)
  578. #define RX_PKT_HDR_TLV_LEN 120
  579. /*
  580. * Each RX descriptor TLV is preceded by 1 DWORD "tag"
  581. */
  582. struct rx_attention_tlv {
  583. uint32_t tag;
  584. struct rx_attention rx_attn;
  585. };
  586. struct rx_mpdu_start_tlv {
  587. uint32_t tag;
  588. struct rx_mpdu_start rx_mpdu_start;
  589. };
  590. struct rx_msdu_start_tlv {
  591. uint32_t tag;
  592. struct rx_msdu_start rx_msdu_start;
  593. };
  594. struct rx_msdu_end_tlv {
  595. uint32_t tag;
  596. struct rx_msdu_end rx_msdu_end;
  597. };
  598. struct rx_mpdu_end_tlv {
  599. uint32_t tag;
  600. struct rx_mpdu_end rx_mpdu_end;
  601. };
  602. struct rx_pkt_hdr_tlv {
  603. uint32_t tag; /* 4 B */
  604. uint32_t phy_ppdu_id; /* 4 B */
  605. char rx_pkt_hdr[RX_PKT_HDR_TLV_LEN]; /* 120 B */
  606. };
  607. #define RXDMA_OPTIMIZATION
  608. /* rx_pkt_tlvs structure should be used to process Data buffers, monitor status
  609. * buffers, monitor destination buffers and monitor descriptor buffers.
  610. */
  611. #ifdef RXDMA_OPTIMIZATION
  612. /*
  613. * The RX_PADDING_BYTES is required so that the TLV's don't
  614. * spread across the 128 byte boundary
  615. * RXDMA optimization requires:
  616. * 1) MSDU_END & ATTENTION TLV's follow in that order
  617. * 2) TLV's don't span across 128 byte lines
  618. * 3) Rx Buffer is nicely aligned on the 128 byte boundary
  619. */
  620. #define RX_PADDING0_BYTES 4
  621. #define RX_PADDING1_BYTES 16
  622. struct rx_pkt_tlvs {
  623. struct rx_msdu_end_tlv msdu_end_tlv; /* 72 bytes */
  624. struct rx_attention_tlv attn_tlv; /* 16 bytes */
  625. struct rx_msdu_start_tlv msdu_start_tlv;/* 40 bytes */
  626. uint8_t rx_padding0[RX_PADDING0_BYTES]; /* 4 bytes */
  627. struct rx_mpdu_start_tlv mpdu_start_tlv;/* 96 bytes */
  628. struct rx_mpdu_end_tlv mpdu_end_tlv; /* 12 bytes */
  629. uint8_t rx_padding1[RX_PADDING1_BYTES]; /* 16 bytes */
  630. #ifndef NO_RX_PKT_HDR_TLV
  631. struct rx_pkt_hdr_tlv pkt_hdr_tlv; /* 128 bytes */
  632. #endif
  633. };
  634. #else /* RXDMA_OPTIMIZATION */
  635. struct rx_pkt_tlvs {
  636. struct rx_attention_tlv attn_tlv;
  637. struct rx_mpdu_start_tlv mpdu_start_tlv;
  638. struct rx_msdu_start_tlv msdu_start_tlv;
  639. struct rx_msdu_end_tlv msdu_end_tlv;
  640. struct rx_mpdu_end_tlv mpdu_end_tlv;
  641. struct rx_pkt_hdr_tlv pkt_hdr_tlv;
  642. };
  643. #endif /* RXDMA_OPTIMIZATION */
  644. /* rx_mon_pkt_tlvs structure should be used to process monitor data buffers */
  645. #ifdef RXDMA_OPTIMIZATION
  646. struct rx_mon_pkt_tlvs {
  647. struct rx_msdu_end_tlv msdu_end_tlv; /* 72 bytes */
  648. struct rx_attention_tlv attn_tlv; /* 16 bytes */
  649. struct rx_msdu_start_tlv msdu_start_tlv;/* 40 bytes */
  650. uint8_t rx_padding0[RX_PADDING0_BYTES]; /* 4 bytes */
  651. struct rx_mpdu_start_tlv mpdu_start_tlv;/* 96 bytes */
  652. struct rx_mpdu_end_tlv mpdu_end_tlv; /* 12 bytes */
  653. uint8_t rx_padding1[RX_PADDING1_BYTES]; /* 16 bytes */
  654. struct rx_pkt_hdr_tlv pkt_hdr_tlv; /* 128 bytes */
  655. };
  656. #else /* RXDMA_OPTIMIZATION */
  657. struct rx_mon_pkt_tlvs {
  658. struct rx_attention_tlv attn_tlv;
  659. struct rx_mpdu_start_tlv mpdu_start_tlv;
  660. struct rx_msdu_start_tlv msdu_start_tlv;
  661. struct rx_msdu_end_tlv msdu_end_tlv;
  662. struct rx_mpdu_end_tlv mpdu_end_tlv;
  663. struct rx_pkt_hdr_tlv pkt_hdr_tlv;
  664. };
  665. #endif
  666. #define SIZE_OF_MONITOR_TLV sizeof(struct rx_mon_pkt_tlvs)
  667. #define SIZE_OF_DATA_RX_TLV sizeof(struct rx_pkt_tlvs)
  668. #define RX_PKT_TLVS_LEN SIZE_OF_DATA_RX_TLV
  669. #ifdef NO_RX_PKT_HDR_TLV
  670. static inline uint8_t
  671. *hal_rx_pkt_hdr_get(uint8_t *buf)
  672. {
  673. return buf + RX_PKT_TLVS_LEN;
  674. }
  675. #else
  676. static inline uint8_t
  677. *hal_rx_pkt_hdr_get(uint8_t *buf)
  678. {
  679. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  680. return pkt_tlvs->pkt_hdr_tlv.rx_pkt_hdr;
  681. }
  682. #endif
  683. #define RX_PKT_TLV_OFFSET(field) qdf_offsetof(struct rx_pkt_tlvs, field)
  684. #define HAL_RX_PKT_TLV_MPDU_START_OFFSET(hal_soc) \
  685. RX_PKT_TLV_OFFSET(mpdu_start_tlv)
  686. #define HAL_RX_PKT_TLV_MPDU_END_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(mpdu_end_tlv)
  687. #define HAL_RX_PKT_TLV_MSDU_START_OFFSET(hal_soc) \
  688. RX_PKT_TLV_OFFSET(msdu_start_tlv)
  689. #define HAL_RX_PKT_TLV_MSDU_END_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(msdu_end_tlv)
  690. #define HAL_RX_PKT_TLV_ATTN_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(attn_tlv)
  691. #define HAL_RX_PKT_TLV_PKT_HDR_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(pkt_hdr_tlv)
  692. static inline uint8_t
  693. *hal_rx_padding0_get(uint8_t *buf)
  694. {
  695. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  696. return pkt_tlvs->rx_padding0;
  697. }
  698. /*
  699. * hal_rx_encryption_info_valid(): Returns encryption type.
  700. *
  701. * @hal_soc_hdl: hal soc handle
  702. * @buf: rx_tlv_hdr of the received packet
  703. *
  704. * Return: encryption type
  705. */
  706. static inline uint32_t
  707. hal_rx_encryption_info_valid(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  708. {
  709. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  710. return hal_soc->ops->hal_rx_encryption_info_valid(buf);
  711. }
  712. /*
  713. * hal_rx_print_pn: Prints the PN of rx packet.
  714. * @hal_soc_hdl: hal soc handle
  715. * @buf: rx_tlv_hdr of the received packet
  716. *
  717. * Return: void
  718. */
  719. static inline void
  720. hal_rx_print_pn(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  721. {
  722. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  723. hal_soc->ops->hal_rx_print_pn(buf);
  724. }
  725. /*
  726. * Get msdu_done bit from the RX_ATTENTION TLV
  727. */
  728. #define HAL_RX_ATTN_MSDU_DONE_GET(_rx_attn) \
  729. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  730. RX_ATTENTION_2_MSDU_DONE_OFFSET)), \
  731. RX_ATTENTION_2_MSDU_DONE_MASK, \
  732. RX_ATTENTION_2_MSDU_DONE_LSB))
  733. static inline uint32_t
  734. hal_rx_attn_msdu_done_get(uint8_t *buf)
  735. {
  736. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  737. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  738. uint32_t msdu_done;
  739. msdu_done = HAL_RX_ATTN_MSDU_DONE_GET(rx_attn);
  740. return msdu_done;
  741. }
  742. #define HAL_RX_ATTN_FIRST_MPDU_GET(_rx_attn) \
  743. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  744. RX_ATTENTION_1_FIRST_MPDU_OFFSET)), \
  745. RX_ATTENTION_1_FIRST_MPDU_MASK, \
  746. RX_ATTENTION_1_FIRST_MPDU_LSB))
  747. /*
  748. * hal_rx_attn_first_mpdu_get(): get fist_mpdu bit from rx attention
  749. * @buf: pointer to rx_pkt_tlvs
  750. *
  751. * reutm: uint32_t(first_msdu)
  752. */
  753. static inline uint32_t
  754. hal_rx_attn_first_mpdu_get(uint8_t *buf)
  755. {
  756. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  757. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  758. uint32_t first_mpdu;
  759. first_mpdu = HAL_RX_ATTN_FIRST_MPDU_GET(rx_attn);
  760. return first_mpdu;
  761. }
  762. #define HAL_RX_ATTN_TCP_UDP_CKSUM_FAIL_GET(_rx_attn) \
  763. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  764. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_OFFSET)), \
  765. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_MASK, \
  766. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_LSB))
  767. /*
  768. * hal_rx_attn_tcp_udp_cksum_fail_get(): get tcp_udp cksum fail bit
  769. * from rx attention
  770. * @buf: pointer to rx_pkt_tlvs
  771. *
  772. * Return: tcp_udp_cksum_fail
  773. */
  774. static inline bool
  775. hal_rx_attn_tcp_udp_cksum_fail_get(uint8_t *buf)
  776. {
  777. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  778. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  779. bool tcp_udp_cksum_fail;
  780. tcp_udp_cksum_fail = HAL_RX_ATTN_TCP_UDP_CKSUM_FAIL_GET(rx_attn);
  781. return tcp_udp_cksum_fail;
  782. }
  783. #define HAL_RX_ATTN_IP_CKSUM_FAIL_GET(_rx_attn) \
  784. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  785. RX_ATTENTION_1_IP_CHKSUM_FAIL_OFFSET)), \
  786. RX_ATTENTION_1_IP_CHKSUM_FAIL_MASK, \
  787. RX_ATTENTION_1_IP_CHKSUM_FAIL_LSB))
  788. /*
  789. * hal_rx_attn_ip_cksum_fail_get(): get ip cksum fail bit
  790. * from rx attention
  791. * @buf: pointer to rx_pkt_tlvs
  792. *
  793. * Return: ip_cksum_fail
  794. */
  795. static inline bool
  796. hal_rx_attn_ip_cksum_fail_get(uint8_t *buf)
  797. {
  798. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  799. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  800. bool ip_cksum_fail;
  801. ip_cksum_fail = HAL_RX_ATTN_IP_CKSUM_FAIL_GET(rx_attn);
  802. return ip_cksum_fail;
  803. }
  804. #define HAL_RX_ATTN_PHY_PPDU_ID_GET(_rx_attn) \
  805. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  806. RX_ATTENTION_0_PHY_PPDU_ID_OFFSET)), \
  807. RX_ATTENTION_0_PHY_PPDU_ID_MASK, \
  808. RX_ATTENTION_0_PHY_PPDU_ID_LSB))
  809. /*
  810. * hal_rx_attn_phy_ppdu_id_get(): get phy_ppdu_id value
  811. * from rx attention
  812. * @buf: pointer to rx_pkt_tlvs
  813. *
  814. * Return: phy_ppdu_id
  815. */
  816. static inline uint16_t
  817. hal_rx_attn_phy_ppdu_id_get(uint8_t *buf)
  818. {
  819. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  820. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  821. uint16_t phy_ppdu_id;
  822. phy_ppdu_id = HAL_RX_ATTN_PHY_PPDU_ID_GET(rx_attn);
  823. return phy_ppdu_id;
  824. }
  825. #define HAL_RX_ATTN_CCE_MATCH_GET(_rx_attn) \
  826. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  827. RX_ATTENTION_1_CCE_MATCH_OFFSET)), \
  828. RX_ATTENTION_1_CCE_MATCH_MASK, \
  829. RX_ATTENTION_1_CCE_MATCH_LSB))
  830. /*
  831. * hal_rx_msdu_cce_match_get(): get CCE match bit
  832. * from rx attention
  833. * @buf: pointer to rx_pkt_tlvs
  834. * Return: CCE match value
  835. */
  836. static inline bool
  837. hal_rx_msdu_cce_match_get(uint8_t *buf)
  838. {
  839. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  840. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  841. bool cce_match_val;
  842. cce_match_val = HAL_RX_ATTN_CCE_MATCH_GET(rx_attn);
  843. return cce_match_val;
  844. }
  845. /*
  846. * Get peer_meta_data from RX_MPDU_INFO within RX_MPDU_START
  847. */
  848. #define HAL_RX_MPDU_PEER_META_DATA_GET(_rx_mpdu_info) \
  849. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  850. RX_MPDU_INFO_8_PEER_META_DATA_OFFSET)), \
  851. RX_MPDU_INFO_8_PEER_META_DATA_MASK, \
  852. RX_MPDU_INFO_8_PEER_META_DATA_LSB))
  853. static inline uint32_t
  854. hal_rx_mpdu_peer_meta_data_get(uint8_t *buf)
  855. {
  856. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  857. struct rx_mpdu_start *mpdu_start =
  858. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  859. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  860. uint32_t peer_meta_data;
  861. peer_meta_data = HAL_RX_MPDU_PEER_META_DATA_GET(mpdu_info);
  862. return peer_meta_data;
  863. }
  864. #define HAL_RX_MPDU_INFO_AMPDU_FLAG_GET(_rx_mpdu_info) \
  865. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  866. RX_MPDU_INFO_12_AMPDU_FLAG_OFFSET)), \
  867. RX_MPDU_INFO_12_AMPDU_FLAG_MASK, \
  868. RX_MPDU_INFO_12_AMPDU_FLAG_LSB))
  869. /**
  870. * hal_rx_mpdu_info_ampdu_flag_get(): get ampdu flag bit
  871. * from rx mpdu info
  872. * @buf: pointer to rx_pkt_tlvs
  873. *
  874. * Return: ampdu flag
  875. */
  876. static inline bool
  877. hal_rx_mpdu_info_ampdu_flag_get(uint8_t *buf)
  878. {
  879. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  880. struct rx_mpdu_start *mpdu_start =
  881. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  882. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  883. bool ampdu_flag;
  884. ampdu_flag = HAL_RX_MPDU_INFO_AMPDU_FLAG_GET(mpdu_info);
  885. return ampdu_flag;
  886. }
  887. #define HAL_RX_MPDU_PEER_META_DATA_SET(_rx_mpdu_info, peer_mdata) \
  888. ((*(((uint32_t *)_rx_mpdu_info) + \
  889. (RX_MPDU_INFO_8_PEER_META_DATA_OFFSET >> 2))) = \
  890. (peer_mdata << RX_MPDU_INFO_8_PEER_META_DATA_LSB) & \
  891. RX_MPDU_INFO_8_PEER_META_DATA_MASK)
  892. /*
  893. * @ hal_rx_mpdu_peer_meta_data_set: set peer meta data in RX mpdu start tlv
  894. *
  895. * @ buf: rx_tlv_hdr of the received packet
  896. * @ peer_mdata: peer meta data to be set.
  897. * @ Return: void
  898. */
  899. static inline void
  900. hal_rx_mpdu_peer_meta_data_set(uint8_t *buf, uint32_t peer_mdata)
  901. {
  902. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  903. struct rx_mpdu_start *mpdu_start =
  904. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  905. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  906. HAL_RX_MPDU_PEER_META_DATA_SET(mpdu_info, peer_mdata);
  907. }
  908. /**
  909. * LRO information needed from the TLVs
  910. */
  911. #define HAL_RX_TLV_GET_LRO_ELIGIBLE(buf) \
  912. (_HAL_MS( \
  913. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  914. msdu_end_tlv.rx_msdu_end), \
  915. RX_MSDU_END_9_LRO_ELIGIBLE_OFFSET)), \
  916. RX_MSDU_END_9_LRO_ELIGIBLE_MASK, \
  917. RX_MSDU_END_9_LRO_ELIGIBLE_LSB))
  918. #define HAL_RX_TLV_GET_TCP_ACK(buf) \
  919. (_HAL_MS( \
  920. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  921. msdu_end_tlv.rx_msdu_end), \
  922. RX_MSDU_END_8_TCP_ACK_NUMBER_OFFSET)), \
  923. RX_MSDU_END_8_TCP_ACK_NUMBER_MASK, \
  924. RX_MSDU_END_8_TCP_ACK_NUMBER_LSB))
  925. #define HAL_RX_TLV_GET_TCP_SEQ(buf) \
  926. (_HAL_MS( \
  927. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  928. msdu_end_tlv.rx_msdu_end), \
  929. RX_MSDU_END_7_TCP_SEQ_NUMBER_OFFSET)), \
  930. RX_MSDU_END_7_TCP_SEQ_NUMBER_MASK, \
  931. RX_MSDU_END_7_TCP_SEQ_NUMBER_LSB))
  932. #define HAL_RX_TLV_GET_TCP_WIN(buf) \
  933. (_HAL_MS( \
  934. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  935. msdu_end_tlv.rx_msdu_end), \
  936. RX_MSDU_END_9_WINDOW_SIZE_OFFSET)), \
  937. RX_MSDU_END_9_WINDOW_SIZE_MASK, \
  938. RX_MSDU_END_9_WINDOW_SIZE_LSB))
  939. #define HAL_RX_TLV_GET_TCP_PURE_ACK(buf) \
  940. (_HAL_MS( \
  941. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  942. msdu_start_tlv.rx_msdu_start), \
  943. RX_MSDU_START_2_TCP_ONLY_ACK_OFFSET)), \
  944. RX_MSDU_START_2_TCP_ONLY_ACK_MASK, \
  945. RX_MSDU_START_2_TCP_ONLY_ACK_LSB))
  946. #define HAL_RX_TLV_GET_TCP_PROTO(buf) \
  947. (_HAL_MS( \
  948. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  949. msdu_start_tlv.rx_msdu_start), \
  950. RX_MSDU_START_2_TCP_PROTO_OFFSET)), \
  951. RX_MSDU_START_2_TCP_PROTO_MASK, \
  952. RX_MSDU_START_2_TCP_PROTO_LSB))
  953. #define HAL_RX_TLV_GET_UDP_PROTO(buf) \
  954. (_HAL_MS( \
  955. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  956. msdu_start_tlv.rx_msdu_start), \
  957. RX_MSDU_START_2_UDP_PROTO_OFFSET)), \
  958. RX_MSDU_START_2_UDP_PROTO_MASK, \
  959. RX_MSDU_START_2_UDP_PROTO_LSB))
  960. #define HAL_RX_TLV_GET_IPV6(buf) \
  961. (_HAL_MS( \
  962. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  963. msdu_start_tlv.rx_msdu_start), \
  964. RX_MSDU_START_2_IPV6_PROTO_OFFSET)), \
  965. RX_MSDU_START_2_IPV6_PROTO_MASK, \
  966. RX_MSDU_START_2_IPV6_PROTO_LSB))
  967. #define HAL_RX_TLV_GET_IP_OFFSET(buf) \
  968. (_HAL_MS( \
  969. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  970. msdu_start_tlv.rx_msdu_start), \
  971. RX_MSDU_START_1_L3_OFFSET_OFFSET)), \
  972. RX_MSDU_START_1_L3_OFFSET_MASK, \
  973. RX_MSDU_START_1_L3_OFFSET_LSB))
  974. #define HAL_RX_TLV_GET_TCP_OFFSET(buf) \
  975. (_HAL_MS( \
  976. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  977. msdu_start_tlv.rx_msdu_start), \
  978. RX_MSDU_START_1_L4_OFFSET_OFFSET)), \
  979. RX_MSDU_START_1_L4_OFFSET_MASK, \
  980. RX_MSDU_START_1_L4_OFFSET_LSB))
  981. #define HAL_RX_TLV_GET_FLOW_ID_TOEPLITZ(buf) \
  982. (_HAL_MS( \
  983. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  984. msdu_start_tlv.rx_msdu_start), \
  985. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_OFFSET)), \
  986. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_MASK, \
  987. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_LSB))
  988. /**
  989. * hal_rx_msdu_end_l3_hdr_padding_get(): API to get the
  990. * l3_header padding from rx_msdu_end TLV
  991. *
  992. * @buf: pointer to the start of RX PKT TLV headers
  993. * Return: number of l3 header padding bytes
  994. */
  995. static inline uint32_t
  996. hal_rx_msdu_end_l3_hdr_padding_get(hal_soc_handle_t hal_soc_hdl,
  997. uint8_t *buf)
  998. {
  999. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1000. return hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get(buf);
  1001. }
  1002. /**
  1003. * hal_rx_msdu_end_sa_idx_get(): API to get the
  1004. * sa_idx from rx_msdu_end TLV
  1005. *
  1006. * @ buf: pointer to the start of RX PKT TLV headers
  1007. * Return: sa_idx (SA AST index)
  1008. */
  1009. static inline uint16_t
  1010. hal_rx_msdu_end_sa_idx_get(hal_soc_handle_t hal_soc_hdl,
  1011. uint8_t *buf)
  1012. {
  1013. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1014. return hal_soc->ops->hal_rx_msdu_end_sa_idx_get(buf);
  1015. }
  1016. /**
  1017. * hal_rx_msdu_end_sa_is_valid_get(): API to get the
  1018. * sa_is_valid bit from rx_msdu_end TLV
  1019. *
  1020. * @ buf: pointer to the start of RX PKT TLV headers
  1021. * Return: sa_is_valid bit
  1022. */
  1023. static inline uint8_t
  1024. hal_rx_msdu_end_sa_is_valid_get(hal_soc_handle_t hal_soc_hdl,
  1025. uint8_t *buf)
  1026. {
  1027. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1028. return hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get(buf);
  1029. }
  1030. #define HAL_RX_MSDU_START_MSDU_LEN_GET(_rx_msdu_start) \
  1031. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1032. RX_MSDU_START_1_MSDU_LENGTH_OFFSET)), \
  1033. RX_MSDU_START_1_MSDU_LENGTH_MASK, \
  1034. RX_MSDU_START_1_MSDU_LENGTH_LSB))
  1035. /**
  1036. * hal_rx_msdu_start_msdu_len_get(): API to get the MSDU length
  1037. * from rx_msdu_start TLV
  1038. *
  1039. * @ buf: pointer to the start of RX PKT TLV headers
  1040. * Return: msdu length
  1041. */
  1042. static inline uint32_t
  1043. hal_rx_msdu_start_msdu_len_get(uint8_t *buf)
  1044. {
  1045. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1046. struct rx_msdu_start *msdu_start =
  1047. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1048. uint32_t msdu_len;
  1049. msdu_len = HAL_RX_MSDU_START_MSDU_LEN_GET(msdu_start);
  1050. return msdu_len;
  1051. }
  1052. /**
  1053. * hal_rx_msdu_start_msdu_len_set(): API to set the MSDU length
  1054. * from rx_msdu_start TLV
  1055. *
  1056. * @buf: pointer to the start of RX PKT TLV headers
  1057. * @len: msdu length
  1058. *
  1059. * Return: none
  1060. */
  1061. static inline void
  1062. hal_rx_msdu_start_msdu_len_set(uint8_t *buf, uint32_t len)
  1063. {
  1064. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1065. struct rx_msdu_start *msdu_start =
  1066. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1067. void *wrd1;
  1068. wrd1 = (uint8_t *)msdu_start + RX_MSDU_START_1_MSDU_LENGTH_OFFSET;
  1069. *(uint32_t *)wrd1 &= (~RX_MSDU_START_1_MSDU_LENGTH_MASK);
  1070. *(uint32_t *)wrd1 |= len;
  1071. }
  1072. #define HAL_RX_MSDU_START_BW_GET(_rx_msdu_start) \
  1073. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1074. RX_MSDU_START_5_RECEIVE_BANDWIDTH_OFFSET)), \
  1075. RX_MSDU_START_5_RECEIVE_BANDWIDTH_MASK, \
  1076. RX_MSDU_START_5_RECEIVE_BANDWIDTH_LSB))
  1077. /*
  1078. * hal_rx_msdu_start_bw_get(): API to get the Bandwidth
  1079. * Interval from rx_msdu_start
  1080. *
  1081. * @buf: pointer to the start of RX PKT TLV header
  1082. * Return: uint32_t(bw)
  1083. */
  1084. static inline uint32_t
  1085. hal_rx_msdu_start_bw_get(uint8_t *buf)
  1086. {
  1087. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1088. struct rx_msdu_start *msdu_start =
  1089. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1090. uint32_t bw;
  1091. bw = HAL_RX_MSDU_START_BW_GET(msdu_start);
  1092. return bw;
  1093. }
  1094. #define HAL_RX_MSDU_START_FLOWID_TOEPLITZ_GET(_rx_msdu_start) \
  1095. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1096. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_OFFSET)), \
  1097. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_MASK, \
  1098. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_LSB))
  1099. /**
  1100. * hal_rx_msdu_start_toeplitz_get: API to get the toeplitz hash
  1101. * from rx_msdu_start TLV
  1102. *
  1103. * @ buf: pointer to the start of RX PKT TLV headers
  1104. * Return: toeplitz hash
  1105. */
  1106. static inline uint32_t
  1107. hal_rx_msdu_start_toeplitz_get(uint8_t *buf)
  1108. {
  1109. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1110. struct rx_msdu_start *msdu_start =
  1111. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1112. return HAL_RX_MSDU_START_FLOWID_TOEPLITZ_GET(msdu_start);
  1113. }
  1114. /**
  1115. * enum hal_rx_mpdu_info_sw_frame_group_id_type: Enum for group id in MPDU_INFO
  1116. *
  1117. * @ HAL_MPDU_SW_FRAME_GROUP_NDP_FRAME: NDP frame
  1118. * @ HAL_MPDU_SW_FRAME_GROUP_MULTICAST_DATA: multicast data frame
  1119. * @ HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA: unicast data frame
  1120. * @ HAL_MPDU_SW_FRAME_GROUP_NULL_DATA: NULL data frame
  1121. * @ HAL_MPDU_SW_FRAME_GROUP_MGMT: management frame
  1122. * @ HAL_MPDU_SW_FRAME_GROUP_MGMT_PROBE_REQ: probe req frame
  1123. * @ HAL_MPDU_SW_FRAME_GROUP_CTRL: control frame
  1124. * @ HAL_MPDU_SW_FRAME_GROUP_CTRL_NDPA: NDPA frame
  1125. * @ HAL_MPDU_SW_FRAME_GROUP_CTRL_BAR: BAR frame
  1126. * @ HAL_MPDU_SW_FRAME_GROUP_CTRL_RTS: RTS frame
  1127. * @ HAL_MPDU_SW_FRAME_GROUP_UNSUPPORTED: unsupported
  1128. * @ HAL_MPDU_SW_FRAME_GROUP_MAX: max limit
  1129. */
  1130. enum hal_rx_mpdu_info_sw_frame_group_id_type {
  1131. HAL_MPDU_SW_FRAME_GROUP_NDP_FRAME = 0,
  1132. HAL_MPDU_SW_FRAME_GROUP_MULTICAST_DATA,
  1133. HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA,
  1134. HAL_MPDU_SW_FRAME_GROUP_NULL_DATA,
  1135. HAL_MPDU_SW_FRAME_GROUP_MGMT,
  1136. HAL_MPDU_SW_FRAME_GROUP_MGMT_PROBE_REQ = 8,
  1137. HAL_MPDU_SW_FRAME_GROUP_MGMT_BEACON = 12,
  1138. HAL_MPDU_SW_FRAME_GROUP_CTRL = 20,
  1139. HAL_MPDU_SW_FRAME_GROUP_CTRL_NDPA = 25,
  1140. HAL_MPDU_SW_FRAME_GROUP_CTRL_BAR = 28,
  1141. HAL_MPDU_SW_FRAME_GROUP_CTRL_RTS = 31,
  1142. HAL_MPDU_SW_FRAME_GROUP_UNSUPPORTED = 36,
  1143. HAL_MPDU_SW_FRAME_GROUP_MAX = 37,
  1144. };
  1145. /**
  1146. * hal_rx_mpdu_start_mpdu_qos_control_valid_get():
  1147. * Retrieve qos control valid bit from the tlv.
  1148. * @hal_soc_hdl: hal_soc handle
  1149. * @buf: pointer to rx pkt TLV.
  1150. *
  1151. * Return: qos control value.
  1152. */
  1153. static inline uint32_t
  1154. hal_rx_mpdu_start_mpdu_qos_control_valid_get(
  1155. hal_soc_handle_t hal_soc_hdl,
  1156. uint8_t *buf)
  1157. {
  1158. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1159. if ((!hal_soc) || (!hal_soc->ops)) {
  1160. hal_err("hal handle is NULL");
  1161. QDF_BUG(0);
  1162. return QDF_STATUS_E_INVAL;
  1163. }
  1164. if (hal_soc->ops->hal_rx_mpdu_start_mpdu_qos_control_valid_get)
  1165. return hal_soc->ops->
  1166. hal_rx_mpdu_start_mpdu_qos_control_valid_get(buf);
  1167. return QDF_STATUS_E_INVAL;
  1168. }
  1169. /**
  1170. * hal_rx_is_unicast: check packet is unicast frame or not.
  1171. * @hal_soc_hdl: hal_soc handle
  1172. * @buf: pointer to rx pkt TLV.
  1173. *
  1174. * Return: true on unicast.
  1175. */
  1176. static inline bool
  1177. hal_rx_is_unicast(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1178. {
  1179. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1180. return hal_soc->ops->hal_rx_is_unicast(buf);
  1181. }
  1182. /**
  1183. * hal_rx_tid_get: get tid based on qos control valid.
  1184. * @hal_soc_hdl: hal soc handle
  1185. * @buf: pointer to rx pkt TLV.
  1186. *
  1187. * Return: tid
  1188. */
  1189. static inline uint32_t
  1190. hal_rx_tid_get(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1191. {
  1192. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1193. return hal_soc->ops->hal_rx_tid_get(hal_soc_hdl, buf);
  1194. }
  1195. /**
  1196. * hal_rx_mpdu_start_sw_peer_id_get() - Retrieve sw peer id
  1197. * @hal_soc_hdl: hal soc handle
  1198. * @buf: pointer to rx pkt TLV.
  1199. *
  1200. * Return: sw peer_id
  1201. */
  1202. static inline uint32_t
  1203. hal_rx_mpdu_start_sw_peer_id_get(hal_soc_handle_t hal_soc_hdl,
  1204. uint8_t *buf)
  1205. {
  1206. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1207. return hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get(buf);
  1208. }
  1209. #define HAL_RX_MSDU_START_SGI_GET(_rx_msdu_start) \
  1210. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1211. RX_MSDU_START_5_SGI_OFFSET)), \
  1212. RX_MSDU_START_5_SGI_MASK, \
  1213. RX_MSDU_START_5_SGI_LSB))
  1214. /**
  1215. * hal_rx_msdu_start_msdu_sgi_get(): API to get the Short Gaurd
  1216. * Interval from rx_msdu_start TLV
  1217. *
  1218. * @buf: pointer to the start of RX PKT TLV headers
  1219. * Return: uint32_t(sgi)
  1220. */
  1221. static inline uint32_t
  1222. hal_rx_msdu_start_sgi_get(uint8_t *buf)
  1223. {
  1224. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1225. struct rx_msdu_start *msdu_start =
  1226. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1227. uint32_t sgi;
  1228. sgi = HAL_RX_MSDU_START_SGI_GET(msdu_start);
  1229. return sgi;
  1230. }
  1231. #define HAL_RX_MSDU_START_RATE_MCS_GET(_rx_msdu_start) \
  1232. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1233. RX_MSDU_START_5_RATE_MCS_OFFSET)), \
  1234. RX_MSDU_START_5_RATE_MCS_MASK, \
  1235. RX_MSDU_START_5_RATE_MCS_LSB))
  1236. /**
  1237. * hal_rx_msdu_start_msdu_rate_mcs_get(): API to get the MCS rate
  1238. * from rx_msdu_start TLV
  1239. *
  1240. * @buf: pointer to the start of RX PKT TLV headers
  1241. * Return: uint32_t(rate_mcs)
  1242. */
  1243. static inline uint32_t
  1244. hal_rx_msdu_start_rate_mcs_get(uint8_t *buf)
  1245. {
  1246. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1247. struct rx_msdu_start *msdu_start =
  1248. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1249. uint32_t rate_mcs;
  1250. rate_mcs = HAL_RX_MSDU_START_RATE_MCS_GET(msdu_start);
  1251. return rate_mcs;
  1252. }
  1253. #define HAL_RX_ATTN_DECRYPT_STATUS_GET(_rx_attn) \
  1254. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  1255. RX_ATTENTION_2_DECRYPT_STATUS_CODE_OFFSET)), \
  1256. RX_ATTENTION_2_DECRYPT_STATUS_CODE_MASK, \
  1257. RX_ATTENTION_2_DECRYPT_STATUS_CODE_LSB))
  1258. /*
  1259. * hal_rx_attn_msdu_get_is_decrypted(): API to get the decrypt status of the
  1260. * packet from rx_attention
  1261. *
  1262. * @buf: pointer to the start of RX PKT TLV header
  1263. * Return: uint32_t(decryt status)
  1264. */
  1265. static inline uint32_t
  1266. hal_rx_attn_msdu_get_is_decrypted(uint8_t *buf)
  1267. {
  1268. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1269. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  1270. uint32_t is_decrypt = 0;
  1271. uint32_t decrypt_status;
  1272. decrypt_status = HAL_RX_ATTN_DECRYPT_STATUS_GET(rx_attn);
  1273. if (!decrypt_status)
  1274. is_decrypt = 1;
  1275. return is_decrypt;
  1276. }
  1277. /*
  1278. * Get key index from RX_MSDU_END
  1279. */
  1280. #define HAL_RX_MSDU_END_KEYID_OCTET_GET(_rx_msdu_end) \
  1281. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1282. RX_MSDU_END_2_KEY_ID_OCTET_OFFSET)), \
  1283. RX_MSDU_END_2_KEY_ID_OCTET_MASK, \
  1284. RX_MSDU_END_2_KEY_ID_OCTET_LSB))
  1285. /*
  1286. * hal_rx_msdu_get_keyid(): API to get the key id if the decrypted packet
  1287. * from rx_msdu_end
  1288. *
  1289. * @buf: pointer to the start of RX PKT TLV header
  1290. * Return: uint32_t(key id)
  1291. */
  1292. static inline uint32_t
  1293. hal_rx_msdu_get_keyid(uint8_t *buf)
  1294. {
  1295. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1296. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1297. uint32_t keyid_octet;
  1298. keyid_octet = HAL_RX_MSDU_END_KEYID_OCTET_GET(msdu_end);
  1299. return keyid_octet & 0x3;
  1300. }
  1301. #define HAL_RX_MSDU_START_RSSI_GET(_rx_msdu_start) \
  1302. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1303. RX_MSDU_START_5_USER_RSSI_OFFSET)), \
  1304. RX_MSDU_START_5_USER_RSSI_MASK, \
  1305. RX_MSDU_START_5_USER_RSSI_LSB))
  1306. /*
  1307. * hal_rx_msdu_start_get_rssi(): API to get the rssi of received pkt
  1308. * from rx_msdu_start
  1309. *
  1310. * @buf: pointer to the start of RX PKT TLV header
  1311. * Return: uint32_t(rssi)
  1312. */
  1313. static inline uint32_t
  1314. hal_rx_msdu_start_get_rssi(uint8_t *buf)
  1315. {
  1316. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1317. struct rx_msdu_start *msdu_start = &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1318. uint32_t rssi;
  1319. rssi = HAL_RX_MSDU_START_RSSI_GET(msdu_start);
  1320. return rssi;
  1321. }
  1322. #define HAL_RX_MSDU_START_FREQ_GET(_rx_msdu_start) \
  1323. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1324. RX_MSDU_START_7_SW_PHY_META_DATA_OFFSET)), \
  1325. RX_MSDU_START_7_SW_PHY_META_DATA_MASK, \
  1326. RX_MSDU_START_7_SW_PHY_META_DATA_LSB))
  1327. /*
  1328. * hal_rx_msdu_start_get_freq(): API to get the frequency of operating channel
  1329. * from rx_msdu_start
  1330. *
  1331. * @buf: pointer to the start of RX PKT TLV header
  1332. * Return: uint32_t(frequency)
  1333. */
  1334. static inline uint32_t
  1335. hal_rx_msdu_start_get_freq(uint8_t *buf)
  1336. {
  1337. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1338. struct rx_msdu_start *msdu_start =
  1339. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1340. uint32_t freq;
  1341. freq = HAL_RX_MSDU_START_FREQ_GET(msdu_start);
  1342. return freq;
  1343. }
  1344. #define HAL_RX_MSDU_START_PKT_TYPE_GET(_rx_msdu_start) \
  1345. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1346. RX_MSDU_START_5_PKT_TYPE_OFFSET)), \
  1347. RX_MSDU_START_5_PKT_TYPE_MASK, \
  1348. RX_MSDU_START_5_PKT_TYPE_LSB))
  1349. /*
  1350. * hal_rx_msdu_start_get_pkt_type(): API to get the pkt type
  1351. * from rx_msdu_start
  1352. *
  1353. * @buf: pointer to the start of RX PKT TLV header
  1354. * Return: uint32_t(pkt type)
  1355. */
  1356. static inline uint32_t
  1357. hal_rx_msdu_start_get_pkt_type(uint8_t *buf)
  1358. {
  1359. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1360. struct rx_msdu_start *msdu_start = &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1361. uint32_t pkt_type;
  1362. pkt_type = HAL_RX_MSDU_START_PKT_TYPE_GET(msdu_start);
  1363. return pkt_type;
  1364. }
  1365. /*
  1366. * hal_rx_mpdu_get_tods(): API to get the tods info
  1367. * from rx_mpdu_start
  1368. *
  1369. * @buf: pointer to the start of RX PKT TLV header
  1370. * Return: uint32_t(to_ds)
  1371. */
  1372. static inline uint32_t
  1373. hal_rx_mpdu_get_to_ds(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1374. {
  1375. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1376. return hal_soc->ops->hal_rx_mpdu_get_to_ds(buf);
  1377. }
  1378. /*
  1379. * hal_rx_mpdu_get_fr_ds(): API to get the from ds info
  1380. * from rx_mpdu_start
  1381. * @hal_soc_hdl: hal soc handle
  1382. * @buf: pointer to the start of RX PKT TLV header
  1383. *
  1384. * Return: uint32_t(fr_ds)
  1385. */
  1386. static inline uint32_t
  1387. hal_rx_mpdu_get_fr_ds(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1388. {
  1389. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1390. return hal_soc->ops->hal_rx_mpdu_get_fr_ds(buf);
  1391. }
  1392. #define HAL_RX_MPDU_AD4_31_0_GET(_rx_mpdu_info) \
  1393. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1394. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_OFFSET)), \
  1395. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_MASK, \
  1396. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_LSB))
  1397. #define HAL_RX_MPDU_AD4_47_32_GET(_rx_mpdu_info) \
  1398. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1399. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_OFFSET)), \
  1400. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_MASK, \
  1401. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_LSB))
  1402. /*
  1403. * hal_rx_mpdu_get_addr1(): API to check get address1 of the mpdu
  1404. * @hal_soc_hdl: hal soc handle
  1405. * @buf: pointer to the start of RX PKT TLV headera
  1406. * @mac_addr: pointer to mac address
  1407. *
  1408. * Return: success/failure
  1409. */
  1410. static inline
  1411. QDF_STATUS hal_rx_mpdu_get_addr1(hal_soc_handle_t hal_soc_hdl,
  1412. uint8_t *buf, uint8_t *mac_addr)
  1413. {
  1414. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1415. return hal_soc->ops->hal_rx_mpdu_get_addr1(buf, mac_addr);
  1416. }
  1417. /*
  1418. * hal_rx_mpdu_get_addr2(): API to check get address2 of the mpdu
  1419. * in the packet
  1420. * @hal_soc_hdl: hal soc handle
  1421. * @buf: pointer to the start of RX PKT TLV header
  1422. * @mac_addr: pointer to mac address
  1423. *
  1424. * Return: success/failure
  1425. */
  1426. static inline
  1427. QDF_STATUS hal_rx_mpdu_get_addr2(hal_soc_handle_t hal_soc_hdl,
  1428. uint8_t *buf, uint8_t *mac_addr)
  1429. {
  1430. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1431. return hal_soc->ops->hal_rx_mpdu_get_addr2(buf, mac_addr);
  1432. }
  1433. /*
  1434. * hal_rx_mpdu_get_addr3(): API to get address3 of the mpdu
  1435. * in the packet
  1436. * @hal_soc_hdl: hal soc handle
  1437. * @buf: pointer to the start of RX PKT TLV header
  1438. * @mac_addr: pointer to mac address
  1439. *
  1440. * Return: success/failure
  1441. */
  1442. static inline
  1443. QDF_STATUS hal_rx_mpdu_get_addr3(hal_soc_handle_t hal_soc_hdl,
  1444. uint8_t *buf, uint8_t *mac_addr)
  1445. {
  1446. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1447. return hal_soc->ops->hal_rx_mpdu_get_addr3(buf, mac_addr);
  1448. }
  1449. /*
  1450. * hal_rx_mpdu_get_addr4(): API to get address4 of the mpdu
  1451. * in the packet
  1452. * @hal_soc_hdl: hal_soc handle
  1453. * @buf: pointer to the start of RX PKT TLV header
  1454. * @mac_addr: pointer to mac address
  1455. * Return: success/failure
  1456. */
  1457. static inline
  1458. QDF_STATUS hal_rx_mpdu_get_addr4(hal_soc_handle_t hal_soc_hdl,
  1459. uint8_t *buf, uint8_t *mac_addr)
  1460. {
  1461. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1462. return hal_soc->ops->hal_rx_mpdu_get_addr4(buf, mac_addr);
  1463. }
  1464. /**
  1465. * hal_rx_msdu_end_da_idx_get: API to get da_idx
  1466. * from rx_msdu_end TLV
  1467. *
  1468. * @ buf: pointer to the start of RX PKT TLV headers
  1469. * Return: da index
  1470. */
  1471. static inline uint16_t
  1472. hal_rx_msdu_end_da_idx_get(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1473. {
  1474. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1475. return hal_soc->ops->hal_rx_msdu_end_da_idx_get(buf);
  1476. }
  1477. /**
  1478. * hal_rx_msdu_end_da_is_valid_get: API to check if da is valid
  1479. * from rx_msdu_end TLV
  1480. * @hal_soc_hdl: hal soc handle
  1481. * @ buf: pointer to the start of RX PKT TLV headers
  1482. *
  1483. * Return: da_is_valid
  1484. */
  1485. static inline uint8_t
  1486. hal_rx_msdu_end_da_is_valid_get(hal_soc_handle_t hal_soc_hdl,
  1487. uint8_t *buf)
  1488. {
  1489. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1490. return hal_soc->ops->hal_rx_msdu_end_da_is_valid_get(buf);
  1491. }
  1492. /**
  1493. * hal_rx_msdu_end_da_is_mcbc_get: API to check if pkt is MCBC
  1494. * from rx_msdu_end TLV
  1495. *
  1496. * @buf: pointer to the start of RX PKT TLV headers
  1497. *
  1498. * Return: da_is_mcbc
  1499. */
  1500. static inline uint8_t
  1501. hal_rx_msdu_end_da_is_mcbc_get(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1502. {
  1503. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1504. return hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get(buf);
  1505. }
  1506. /**
  1507. * hal_rx_msdu_end_first_msdu_get: API to get first msdu status
  1508. * from rx_msdu_end TLV
  1509. * @hal_soc_hdl: hal soc handle
  1510. * @buf: pointer to the start of RX PKT TLV headers
  1511. *
  1512. * Return: first_msdu
  1513. */
  1514. static inline uint8_t
  1515. hal_rx_msdu_end_first_msdu_get(hal_soc_handle_t hal_soc_hdl,
  1516. uint8_t *buf)
  1517. {
  1518. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1519. return hal_soc->ops->hal_rx_msdu_end_first_msdu_get(buf);
  1520. }
  1521. /**
  1522. * hal_rx_msdu_end_last_msdu_get: API to get last msdu status
  1523. * from rx_msdu_end TLV
  1524. * @hal_soc_hdl: hal soc handle
  1525. * @buf: pointer to the start of RX PKT TLV headers
  1526. *
  1527. * Return: last_msdu
  1528. */
  1529. static inline uint8_t
  1530. hal_rx_msdu_end_last_msdu_get(hal_soc_handle_t hal_soc_hdl,
  1531. uint8_t *buf)
  1532. {
  1533. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1534. return hal_soc->ops->hal_rx_msdu_end_last_msdu_get(buf);
  1535. }
  1536. /**
  1537. * hal_rx_msdu_cce_metadata_get: API to get CCE metadata
  1538. * from rx_msdu_end TLV
  1539. * @buf: pointer to the start of RX PKT TLV headers
  1540. * Return: cce_meta_data
  1541. */
  1542. static inline uint16_t
  1543. hal_rx_msdu_cce_metadata_get(hal_soc_handle_t hal_soc_hdl,
  1544. uint8_t *buf)
  1545. {
  1546. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1547. return hal_soc->ops->hal_rx_msdu_cce_metadata_get(buf);
  1548. }
  1549. /*******************************************************************************
  1550. * RX ERROR APIS
  1551. ******************************************************************************/
  1552. #define HAL_RX_MPDU_END_DECRYPT_ERR_GET(_rx_mpdu_end) \
  1553. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_end),\
  1554. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_OFFSET)), \
  1555. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_MASK, \
  1556. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_LSB))
  1557. /**
  1558. * hal_rx_mpdu_end_decrypt_err_get(): API to get the Decrypt ERR
  1559. * from rx_mpdu_end TLV
  1560. *
  1561. * @buf: pointer to the start of RX PKT TLV headers
  1562. * Return: uint32_t(decrypt_err)
  1563. */
  1564. static inline uint32_t
  1565. hal_rx_mpdu_end_decrypt_err_get(uint8_t *buf)
  1566. {
  1567. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1568. struct rx_mpdu_end *mpdu_end =
  1569. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1570. uint32_t decrypt_err;
  1571. decrypt_err = HAL_RX_MPDU_END_DECRYPT_ERR_GET(mpdu_end);
  1572. return decrypt_err;
  1573. }
  1574. #define HAL_RX_MPDU_END_MIC_ERR_GET(_rx_mpdu_end) \
  1575. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_end),\
  1576. RX_MPDU_END_1_TKIP_MIC_ERR_OFFSET)), \
  1577. RX_MPDU_END_1_TKIP_MIC_ERR_MASK, \
  1578. RX_MPDU_END_1_TKIP_MIC_ERR_LSB))
  1579. /**
  1580. * hal_rx_mpdu_end_mic_err_get(): API to get the MIC ERR
  1581. * from rx_mpdu_end TLV
  1582. *
  1583. * @buf: pointer to the start of RX PKT TLV headers
  1584. * Return: uint32_t(mic_err)
  1585. */
  1586. static inline uint32_t
  1587. hal_rx_mpdu_end_mic_err_get(uint8_t *buf)
  1588. {
  1589. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1590. struct rx_mpdu_end *mpdu_end =
  1591. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1592. uint32_t mic_err;
  1593. mic_err = HAL_RX_MPDU_END_MIC_ERR_GET(mpdu_end);
  1594. return mic_err;
  1595. }
  1596. /*******************************************************************************
  1597. * RX REO ERROR APIS
  1598. ******************************************************************************/
  1599. #define HAL_RX_NUM_MSDU_DESC 6
  1600. #define HAL_RX_MAX_SAVED_RING_DESC 16
  1601. /* TODO: rework the structure */
  1602. struct hal_rx_msdu_list {
  1603. struct hal_rx_msdu_desc_info msdu_info[HAL_RX_NUM_MSDU_DESC];
  1604. uint32_t sw_cookie[HAL_RX_NUM_MSDU_DESC];
  1605. uint8_t rbm[HAL_RX_NUM_MSDU_DESC];
  1606. /* physical address of the msdu */
  1607. uint64_t paddr[HAL_RX_NUM_MSDU_DESC];
  1608. };
  1609. struct hal_buf_info {
  1610. uint64_t paddr;
  1611. uint32_t sw_cookie;
  1612. uint8_t rbm;
  1613. };
  1614. /**
  1615. * hal_rx_link_desc_msdu0_ptr - Get pointer to rx_msdu details
  1616. * @msdu_link_ptr - msdu link ptr
  1617. * @hal - pointer to hal_soc
  1618. * Return - Pointer to rx_msdu_details structure
  1619. *
  1620. */
  1621. static inline
  1622. void *hal_rx_link_desc_msdu0_ptr(void *msdu_link_ptr,
  1623. struct hal_soc *hal_soc)
  1624. {
  1625. return hal_soc->ops->hal_rx_link_desc_msdu0_ptr(msdu_link_ptr);
  1626. }
  1627. /**
  1628. * hal_rx_msdu_desc_info_get_ptr() - Get msdu desc info ptr
  1629. * @msdu_details_ptr - Pointer to msdu_details_ptr
  1630. * @hal - pointer to hal_soc
  1631. * Return - Pointer to rx_msdu_desc_info structure.
  1632. *
  1633. */
  1634. static inline
  1635. void *hal_rx_msdu_desc_info_get_ptr(void *msdu_details_ptr,
  1636. struct hal_soc *hal_soc)
  1637. {
  1638. return hal_soc->ops->hal_rx_msdu_desc_info_get_ptr(msdu_details_ptr);
  1639. }
  1640. /* This special cookie value will be used to indicate FW allocated buffers
  1641. * received through RXDMA2SW ring for RXDMA WARs
  1642. */
  1643. #define HAL_RX_COOKIE_SPECIAL 0x1fffff
  1644. /**
  1645. * hal_rx_msdu_link_desc_get(): API to get the MSDU information
  1646. * from the MSDU link descriptor
  1647. *
  1648. * @msdu_link_desc: Opaque pointer used by HAL to get to the
  1649. * MSDU link descriptor (struct rx_msdu_link)
  1650. *
  1651. * @msdu_list: Return the list of MSDUs contained in this link descriptor
  1652. *
  1653. * @num_msdus: Number of MSDUs in the MPDU
  1654. *
  1655. * Return: void
  1656. */
  1657. static inline void hal_rx_msdu_list_get(hal_soc_handle_t hal_soc_hdl,
  1658. void *msdu_link_desc,
  1659. struct hal_rx_msdu_list *msdu_list,
  1660. uint16_t *num_msdus)
  1661. {
  1662. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1663. struct rx_msdu_details *msdu_details;
  1664. struct rx_msdu_desc_info *msdu_desc_info;
  1665. struct rx_msdu_link *msdu_link = (struct rx_msdu_link *)msdu_link_desc;
  1666. int i;
  1667. msdu_details = hal_rx_link_desc_msdu0_ptr(msdu_link, hal_soc);
  1668. dp_nofl_debug("[%s][%d] msdu_link=%pK msdu_details=%pK",
  1669. __func__, __LINE__, msdu_link, msdu_details);
  1670. for (i = 0; i < HAL_RX_NUM_MSDU_DESC; i++) {
  1671. /* num_msdus received in mpdu descriptor may be incorrect
  1672. * sometimes due to HW issue. Check msdu buffer address also
  1673. */
  1674. if (!i && (HAL_RX_BUFFER_ADDR_31_0_GET(
  1675. &msdu_details[i].buffer_addr_info_details) == 0))
  1676. break;
  1677. if (HAL_RX_BUFFER_ADDR_31_0_GET(
  1678. &msdu_details[i].buffer_addr_info_details) == 0) {
  1679. /* set the last msdu bit in the prev msdu_desc_info */
  1680. msdu_desc_info =
  1681. hal_rx_msdu_desc_info_get_ptr(&msdu_details[i - 1], hal_soc);
  1682. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1683. break;
  1684. }
  1685. msdu_desc_info = hal_rx_msdu_desc_info_get_ptr(&msdu_details[i],
  1686. hal_soc);
  1687. /* set first MSDU bit or the last MSDU bit */
  1688. if (!i)
  1689. HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1690. else if (i == (HAL_RX_NUM_MSDU_DESC - 1))
  1691. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1692. msdu_list->msdu_info[i].msdu_flags =
  1693. HAL_RX_MSDU_FLAGS_GET(msdu_desc_info);
  1694. msdu_list->msdu_info[i].msdu_len =
  1695. HAL_RX_MSDU_PKT_LENGTH_GET(msdu_desc_info);
  1696. msdu_list->sw_cookie[i] =
  1697. HAL_RX_BUF_COOKIE_GET(
  1698. &msdu_details[i].buffer_addr_info_details);
  1699. msdu_list->rbm[i] = HAL_RX_BUF_RBM_GET(
  1700. &msdu_details[i].buffer_addr_info_details);
  1701. msdu_list->paddr[i] = HAL_RX_BUFFER_ADDR_31_0_GET(
  1702. &msdu_details[i].buffer_addr_info_details) |
  1703. (uint64_t)HAL_RX_BUFFER_ADDR_39_32_GET(
  1704. &msdu_details[i].buffer_addr_info_details) << 32;
  1705. dp_nofl_debug("[%s][%d] i=%d sw_cookie=%d",
  1706. __func__, __LINE__, i, msdu_list->sw_cookie[i]);
  1707. }
  1708. *num_msdus = i;
  1709. }
  1710. /**
  1711. * hal_rx_msdu_reo_dst_ind_get: Gets the REO
  1712. * destination ring ID from the msdu desc info
  1713. *
  1714. * @msdu_link_desc : Opaque cookie pointer used by HAL to get to
  1715. * the current descriptor
  1716. *
  1717. * Return: dst_ind (REO destination ring ID)
  1718. */
  1719. static inline uint32_t
  1720. hal_rx_msdu_reo_dst_ind_get(hal_soc_handle_t hal_soc_hdl, void *msdu_link_desc)
  1721. {
  1722. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1723. struct rx_msdu_details *msdu_details;
  1724. struct rx_msdu_desc_info *msdu_desc_info;
  1725. struct rx_msdu_link *msdu_link = (struct rx_msdu_link *)msdu_link_desc;
  1726. uint32_t dst_ind;
  1727. msdu_details = hal_rx_link_desc_msdu0_ptr(msdu_link, hal_soc);
  1728. /* The first msdu in the link should exsist */
  1729. msdu_desc_info = hal_rx_msdu_desc_info_get_ptr(&msdu_details[0],
  1730. hal_soc);
  1731. dst_ind = HAL_RX_MSDU_REO_DST_IND_GET(msdu_desc_info);
  1732. return dst_ind;
  1733. }
  1734. /**
  1735. * hal_rx_reo_buf_paddr_get: Gets the physical address and
  1736. * cookie from the REO destination ring element
  1737. *
  1738. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to
  1739. * the current descriptor
  1740. * @ buf_info: structure to return the buffer information
  1741. * Return: void
  1742. */
  1743. static inline
  1744. void hal_rx_reo_buf_paddr_get(hal_ring_desc_t rx_desc,
  1745. struct hal_buf_info *buf_info)
  1746. {
  1747. struct reo_destination_ring *reo_ring =
  1748. (struct reo_destination_ring *)rx_desc;
  1749. buf_info->paddr =
  1750. (HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_ring) |
  1751. ((uint64_t)(HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_ring)) << 32));
  1752. buf_info->sw_cookie = HAL_RX_REO_BUF_COOKIE_GET(reo_ring);
  1753. }
  1754. /**
  1755. * enum hal_reo_error_code: Indicates that type of buffer or descriptor
  1756. *
  1757. * @ HAL_RX_MSDU_BUF_ADDR_TYPE : Reo buffer address points to the MSDU buffer
  1758. * @ HAL_RX_MSDU_LINK_DESC_TYPE: Reo buffer address points to the link
  1759. * descriptor
  1760. */
  1761. enum hal_rx_reo_buf_type {
  1762. HAL_RX_REO_MSDU_BUF_ADDR_TYPE = 0,
  1763. HAL_RX_REO_MSDU_LINK_DESC_TYPE,
  1764. };
  1765. #define HAL_RX_REO_BUF_TYPE_GET(reo_desc) (((*(((uint32_t *) reo_desc)+ \
  1766. (REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_OFFSET >> 2))) & \
  1767. REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_MASK) >> \
  1768. REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_LSB)
  1769. #define HAL_RX_REO_QUEUE_NUMBER_GET(reo_desc) (((*(((uint32_t *)reo_desc) + \
  1770. (REO_DESTINATION_RING_7_RECEIVE_QUEUE_NUMBER_OFFSET >> 2))) & \
  1771. REO_DESTINATION_RING_7_RECEIVE_QUEUE_NUMBER_MASK) >> \
  1772. REO_DESTINATION_RING_7_RECEIVE_QUEUE_NUMBER_LSB)
  1773. /**
  1774. * enum hal_reo_error_code: Error code describing the type of error detected
  1775. *
  1776. * @ HAL_REO_ERR_QUEUE_DESC_ADDR_0 : Reo queue descriptor provided in the
  1777. * REO_ENTRANCE ring is set to 0
  1778. * @ HAL_REO_ERR_QUEUE_DESC_INVALID: Reo queue descriptor valid bit is NOT set
  1779. * @ HAL_REO_ERR_AMPDU_IN_NON_BA : AMPDU frame received without BA session
  1780. * having been setup
  1781. * @ HAL_REO_ERR_NON_BA_DUPLICATE : Non-BA session, SN equal to SSN,
  1782. * Retry bit set: duplicate frame
  1783. * @ HAL_REO_ERR_BA_DUPLICATE : BA session, duplicate frame
  1784. * @ HAL_REO_ERR_REGULAR_FRAME_2K_JUMP : A normal (management/data frame)
  1785. * received with 2K jump in SN
  1786. * @ HAL_REO_ERR_BAR_FRAME_2K_JUMP : A bar received with 2K jump in SSN
  1787. * @ HAL_REO_ERR_REGULAR_FRAME_OOR : A normal (management/data frame) received
  1788. * with SN falling within the OOR window
  1789. * @ HAL_REO_ERR_BAR_FRAME_OOR : A bar received with SSN falling within the
  1790. * OOR window
  1791. * @ HAL_REO_ERR_BAR_FRAME_NO_BA_SESSION : A bar received without a BA session
  1792. * @ HAL_REO_ERR_BAR_FRAME_SN_EQUALS_SSN : A bar received with SSN equal to SN
  1793. * @ HAL_REO_ERR_PN_CHECK_FAILED : PN Check Failed packet
  1794. * @ HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET : Frame is forwarded as a result
  1795. * of the Seq_2k_error_detected_flag been set in the REO Queue descriptor
  1796. * @ HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET : Frame is forwarded as a result
  1797. * of the pn_error_detected_flag been set in the REO Queue descriptor
  1798. * @ HAL_REO_ERR_QUEUE_DESC_BLOCKED_SET : Frame is forwarded as a result of
  1799. * the queue descriptor(address) being blocked as SW/FW seems to be currently
  1800. * in the process of making updates to this descriptor
  1801. */
  1802. enum hal_reo_error_code {
  1803. HAL_REO_ERR_QUEUE_DESC_ADDR_0 = 0,
  1804. HAL_REO_ERR_QUEUE_DESC_INVALID,
  1805. HAL_REO_ERR_AMPDU_IN_NON_BA,
  1806. HAL_REO_ERR_NON_BA_DUPLICATE,
  1807. HAL_REO_ERR_BA_DUPLICATE,
  1808. HAL_REO_ERR_REGULAR_FRAME_2K_JUMP,
  1809. HAL_REO_ERR_BAR_FRAME_2K_JUMP,
  1810. HAL_REO_ERR_REGULAR_FRAME_OOR,
  1811. HAL_REO_ERR_BAR_FRAME_OOR,
  1812. HAL_REO_ERR_BAR_FRAME_NO_BA_SESSION,
  1813. HAL_REO_ERR_BAR_FRAME_SN_EQUALS_SSN,
  1814. HAL_REO_ERR_PN_CHECK_FAILED,
  1815. HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET,
  1816. HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET,
  1817. HAL_REO_ERR_QUEUE_DESC_BLOCKED_SET,
  1818. HAL_REO_ERR_MAX
  1819. };
  1820. /**
  1821. * enum hal_rxdma_error_code: Code describing the type of RxDMA error detected
  1822. *
  1823. * @HAL_RXDMA_ERR_OVERFLOW: MPDU frame is not complete due to a FIFO overflow
  1824. * @ HAL_RXDMA_ERR_OVERFLOW : MPDU frame is not complete due to a FIFO
  1825. * overflow
  1826. * @ HAL_RXDMA_ERR_MPDU_LENGTH : MPDU frame is not complete due to receiving
  1827. * incomplete
  1828. * MPDU from the PHY
  1829. * @ HAL_RXDMA_ERR_FCS : FCS check on the MPDU frame failed
  1830. * @ HAL_RXDMA_ERR_DECRYPT : Decryption error
  1831. * @ HAL_RXDMA_ERR_TKIP_MIC : TKIP MIC error
  1832. * @ HAL_RXDMA_ERR_UNENCRYPTED : Received a frame that was expected to be
  1833. * encrypted but wasn’t
  1834. * @ HAL_RXDMA_ERR_MSDU_LEN : MSDU related length error
  1835. * @ HAL_RXDMA_ERR_MSDU_LIMIT : Number of MSDUs in the MPDUs exceeded
  1836. * the max allowed
  1837. * @ HAL_RXDMA_ERR_WIFI_PARSE : wifi parsing error
  1838. * @ HAL_RXDMA_ERR_AMSDU_PARSE : Amsdu parsing error
  1839. * @ HAL_RXDMA_ERR_SA_TIMEOUT : Source Address search timeout
  1840. * @ HAL_RXDMA_ERR_DA_TIMEOUT : Destination Address search timeout
  1841. * @ HAL_RXDMA_ERR_FLOW_TIMEOUT : Flow Search Timeout
  1842. * @ HAL_RXDMA_ERR_FLUSH_REQUEST : RxDMA FIFO Flush request
  1843. * @ HAL_RXDMA_ERR_WAR : RxDMA WAR dummy errors
  1844. */
  1845. enum hal_rxdma_error_code {
  1846. HAL_RXDMA_ERR_OVERFLOW = 0,
  1847. HAL_RXDMA_ERR_MPDU_LENGTH,
  1848. HAL_RXDMA_ERR_FCS,
  1849. HAL_RXDMA_ERR_DECRYPT,
  1850. HAL_RXDMA_ERR_TKIP_MIC,
  1851. HAL_RXDMA_ERR_UNENCRYPTED,
  1852. HAL_RXDMA_ERR_MSDU_LEN,
  1853. HAL_RXDMA_ERR_MSDU_LIMIT,
  1854. HAL_RXDMA_ERR_WIFI_PARSE,
  1855. HAL_RXDMA_ERR_AMSDU_PARSE,
  1856. HAL_RXDMA_ERR_SA_TIMEOUT,
  1857. HAL_RXDMA_ERR_DA_TIMEOUT,
  1858. HAL_RXDMA_ERR_FLOW_TIMEOUT,
  1859. HAL_RXDMA_ERR_FLUSH_REQUEST,
  1860. HAL_RXDMA_ERR_WAR = 31,
  1861. HAL_RXDMA_ERR_MAX
  1862. };
  1863. /**
  1864. * HW BM action settings in WBM release ring
  1865. */
  1866. #define HAL_BM_ACTION_PUT_IN_IDLE_LIST 0
  1867. #define HAL_BM_ACTION_RELEASE_MSDU_LIST 1
  1868. /**
  1869. * enum hal_rx_wbm_error_source: Indicates which module initiated the
  1870. * release of this buffer or descriptor
  1871. *
  1872. * @ HAL_RX_WBM_ERR_SRC_TQM : TQM released this buffer or descriptor
  1873. * @ HAL_RX_WBM_ERR_SRC_RXDMA: RXDMA released this buffer or descriptor
  1874. * @ HAL_RX_WBM_ERR_SRC_REO: REO released this buffer or descriptor
  1875. * @ HAL_RX_WBM_ERR_SRC_FW: FW released this buffer or descriptor
  1876. * @ HAL_RX_WBM_ERR_SRC_SW: SW released this buffer or descriptor
  1877. */
  1878. enum hal_rx_wbm_error_source {
  1879. HAL_RX_WBM_ERR_SRC_TQM = 0,
  1880. HAL_RX_WBM_ERR_SRC_RXDMA,
  1881. HAL_RX_WBM_ERR_SRC_REO,
  1882. HAL_RX_WBM_ERR_SRC_FW,
  1883. HAL_RX_WBM_ERR_SRC_SW,
  1884. };
  1885. /**
  1886. * enum hal_rx_wbm_buf_type: Indicates that type of buffer or descriptor
  1887. * released
  1888. *
  1889. * @ HAL_RX_WBM_ERR_SRC_TQM : TQM released this buffer or descriptor
  1890. * @ HAL_RX_WBM_ERR_SRC_RXDMA: RXDMA released this buffer or descriptor
  1891. * @ HAL_RX_WBM_ERR_SRC_REO: REO released this buffer or descriptor
  1892. * @ HAL_RX_WBM_ERR_SRC_FW: FW released this buffer or descriptor
  1893. * @ HAL_RX_WBM_ERR_SRC_SW: SW released this buffer or descriptor
  1894. */
  1895. enum hal_rx_wbm_buf_type {
  1896. HAL_RX_WBM_BUF_TYPE_REL_BUF = 0,
  1897. HAL_RX_WBM_BUF_TYPE_MSDU_LINK_DESC,
  1898. HAL_RX_WBM_BUF_TYPE_MPDU_LINK_DESC,
  1899. HAL_RX_WBM_BUF_TYPE_MSDU_EXT_DESC,
  1900. HAL_RX_WBM_BUF_TYPE_Q_EXT_DESC,
  1901. };
  1902. #define HAL_RX_REO_ERROR_GET(reo_desc) (((*(((uint32_t *) reo_desc)+ \
  1903. (REO_DESTINATION_RING_7_REO_ERROR_CODE_OFFSET >> 2))) & \
  1904. REO_DESTINATION_RING_7_REO_ERROR_CODE_MASK) >> \
  1905. REO_DESTINATION_RING_7_REO_ERROR_CODE_LSB)
  1906. /**
  1907. * hal_rx_is_pn_error() - Indicate if this error was caused by a
  1908. * PN check failure
  1909. *
  1910. * @reo_desc: opaque pointer used by HAL to get the REO destination entry
  1911. *
  1912. * Return: true: error caused by PN check, false: other error
  1913. */
  1914. static inline bool hal_rx_reo_is_pn_error(hal_ring_desc_t rx_desc)
  1915. {
  1916. struct reo_destination_ring *reo_desc =
  1917. (struct reo_destination_ring *)rx_desc;
  1918. return ((HAL_RX_REO_ERROR_GET(reo_desc) ==
  1919. HAL_REO_ERR_PN_CHECK_FAILED) |
  1920. (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1921. HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET)) ?
  1922. true : false;
  1923. }
  1924. /**
  1925. * hal_rx_is_2k_jump() - Indicate if this error was caused by a 2K jump in
  1926. * the sequence number
  1927. *
  1928. * @ring_desc: opaque pointer used by HAL to get the REO destination entry
  1929. *
  1930. * Return: true: error caused by 2K jump, false: other error
  1931. */
  1932. static inline bool hal_rx_reo_is_2k_jump(hal_ring_desc_t rx_desc)
  1933. {
  1934. struct reo_destination_ring *reo_desc =
  1935. (struct reo_destination_ring *)rx_desc;
  1936. return ((HAL_RX_REO_ERROR_GET(reo_desc) ==
  1937. HAL_REO_ERR_REGULAR_FRAME_2K_JUMP) |
  1938. (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1939. HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET)) ?
  1940. true : false;
  1941. }
  1942. /**
  1943. * hal_rx_reo_is_oor_error() - Indicate if this error was caused by OOR
  1944. *
  1945. * @ring_desc: opaque pointer used by HAL to get the REO destination entry
  1946. *
  1947. * Return: true: error caused by OOR, false: other error
  1948. */
  1949. static inline bool hal_rx_reo_is_oor_error(void *rx_desc)
  1950. {
  1951. struct reo_destination_ring *reo_desc =
  1952. (struct reo_destination_ring *)rx_desc;
  1953. return (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1954. HAL_REO_ERR_REGULAR_FRAME_OOR) ? true : false;
  1955. }
  1956. #define HAL_WBM_RELEASE_RING_DESC_LEN_DWORDS (NUM_OF_DWORDS_WBM_RELEASE_RING)
  1957. /**
  1958. * hal_dump_wbm_rel_desc() - dump wbm release descriptor
  1959. * @hal_desc: hardware descriptor pointer
  1960. *
  1961. * This function will print wbm release descriptor
  1962. *
  1963. * Return: none
  1964. */
  1965. static inline void hal_dump_wbm_rel_desc(void *src_srng_desc)
  1966. {
  1967. uint32_t *wbm_comp = (uint32_t *)src_srng_desc;
  1968. uint32_t i;
  1969. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_FATAL,
  1970. "Current Rx wbm release descriptor is");
  1971. for (i = 0; i < HAL_WBM_RELEASE_RING_DESC_LEN_DWORDS; i++) {
  1972. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_FATAL,
  1973. "DWORD[i] = 0x%x", wbm_comp[i]);
  1974. }
  1975. }
  1976. /**
  1977. * hal_rx_msdu_link_desc_set: Retrieves MSDU Link Descriptor to WBM
  1978. *
  1979. * @ hal_soc_hdl : HAL version of the SOC pointer
  1980. * @ src_srng_desc : void pointer to the WBM Release Ring descriptor
  1981. * @ buf_addr_info : void pointer to the buffer_addr_info
  1982. * @ bm_action : put in IDLE list or release to MSDU_LIST
  1983. *
  1984. * Return: void
  1985. */
  1986. /* look at implementation at dp_hw_link_desc_pool_setup()*/
  1987. static inline
  1988. void hal_rx_msdu_link_desc_set(hal_soc_handle_t hal_soc_hdl,
  1989. void *src_srng_desc,
  1990. hal_buff_addrinfo_t buf_addr_info,
  1991. uint8_t bm_action)
  1992. {
  1993. struct wbm_release_ring *wbm_rel_srng =
  1994. (struct wbm_release_ring *)src_srng_desc;
  1995. uint32_t addr_31_0;
  1996. uint8_t addr_39_32;
  1997. /* Structure copy !!! */
  1998. wbm_rel_srng->released_buff_or_desc_addr_info =
  1999. *((struct buffer_addr_info *)buf_addr_info);
  2000. addr_31_0 =
  2001. wbm_rel_srng->released_buff_or_desc_addr_info.buffer_addr_31_0;
  2002. addr_39_32 =
  2003. wbm_rel_srng->released_buff_or_desc_addr_info.buffer_addr_39_32;
  2004. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2,
  2005. RELEASE_SOURCE_MODULE, HAL_RX_WBM_ERR_SRC_SW);
  2006. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2, BM_ACTION,
  2007. bm_action);
  2008. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2,
  2009. BUFFER_OR_DESC_TYPE, HAL_RX_WBM_BUF_TYPE_MSDU_LINK_DESC);
  2010. /* WBM error is indicated when any of the link descriptors given to
  2011. * WBM has a NULL address, and one those paths is the link descriptors
  2012. * released from host after processing RXDMA errors,
  2013. * or from Rx defrag path, and we want to add an assert here to ensure
  2014. * host is not releasing descriptors with NULL address.
  2015. */
  2016. if (qdf_unlikely(!addr_31_0 && !addr_39_32)) {
  2017. hal_dump_wbm_rel_desc(src_srng_desc);
  2018. qdf_assert_always(0);
  2019. }
  2020. }
  2021. /*
  2022. * hal_rx_msdu_link_desc_reinject: Re-injects the MSDU link descriptor to
  2023. * REO entrance ring
  2024. *
  2025. * @ soc: HAL version of the SOC pointer
  2026. * @ pa: Physical address of the MSDU Link Descriptor
  2027. * @ cookie: SW cookie to get to the virtual address
  2028. * @ error_enabled_reo_q: Argument to determine whether this needs to go
  2029. * to the error enabled REO queue
  2030. *
  2031. * Return: void
  2032. */
  2033. static inline void hal_rx_msdu_link_desc_reinject(struct hal_soc *soc,
  2034. uint64_t pa, uint32_t cookie, bool error_enabled_reo_q)
  2035. {
  2036. /* TODO */
  2037. }
  2038. /**
  2039. * HAL_RX_BUF_ADDR_INFO_GET: Returns the address of the
  2040. * BUFFER_ADDR_INFO, give the RX descriptor
  2041. * (Assumption -- BUFFER_ADDR_INFO is the
  2042. * first field in the descriptor structure)
  2043. */
  2044. #define HAL_RX_BUF_ADDR_INFO_GET(ring_desc) \
  2045. ((hal_link_desc_t)(ring_desc))
  2046. #define HAL_RX_REO_BUF_ADDR_INFO_GET HAL_RX_BUF_ADDR_INFO_GET
  2047. #define HAL_RX_WBM_BUF_ADDR_INFO_GET HAL_RX_BUF_ADDR_INFO_GET
  2048. /**
  2049. * hal_rx_ret_buf_manager_get: Returns the "return_buffer_manager"
  2050. * from the BUFFER_ADDR_INFO structure
  2051. * given a REO destination ring descriptor.
  2052. * @ ring_desc: RX(REO/WBM release) destination ring descriptor
  2053. *
  2054. * Return: uint8_t (value of the return_buffer_manager)
  2055. */
  2056. static inline
  2057. uint8_t hal_rx_ret_buf_manager_get(hal_ring_desc_t ring_desc)
  2058. {
  2059. /*
  2060. * The following macro takes buf_addr_info as argument,
  2061. * but since buf_addr_info is the first field in ring_desc
  2062. * Hence the following call is OK
  2063. */
  2064. return HAL_RX_BUF_RBM_GET(ring_desc);
  2065. }
  2066. /*******************************************************************************
  2067. * RX WBM ERROR APIS
  2068. ******************************************************************************/
  2069. #define HAL_RX_WBM_BUF_TYPE_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  2070. (WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_OFFSET >> 2))) & \
  2071. WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_MASK) >> \
  2072. WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_LSB)
  2073. /**
  2074. * enum - hal_rx_wbm_reo_push_reason: Indicates why REO pushed
  2075. * the frame to this release ring
  2076. *
  2077. * @ HAL_RX_WBM_REO_PSH_RSN_ERROR : Reo detected an error and pushed this
  2078. * frame to this queue
  2079. * @ HAL_RX_WBM_REO_PSH_RSN_ROUTE: Reo pushed the frame to this queue per
  2080. * received routing instructions. No error within REO was detected
  2081. */
  2082. enum hal_rx_wbm_reo_push_reason {
  2083. HAL_RX_WBM_REO_PSH_RSN_ERROR = 0,
  2084. HAL_RX_WBM_REO_PSH_RSN_ROUTE,
  2085. };
  2086. /**
  2087. * enum hal_rx_wbm_rxdma_push_reason: Indicates why REO pushed the frame to
  2088. * this release ring
  2089. *
  2090. * @ HAL_RX_WBM_RXDMA_PSH_RSN_ERROR : RXDMA detected an error and pushed
  2091. * this frame to this queue
  2092. * @ HAL_RX_WBM_RXDMA_PSH_RSN_ROUTE: RXDMA pushed the frame to this queue
  2093. * per received routing instructions. No error within RXDMA was detected
  2094. */
  2095. enum hal_rx_wbm_rxdma_push_reason {
  2096. HAL_RX_WBM_RXDMA_PSH_RSN_ERROR = 0,
  2097. HAL_RX_WBM_RXDMA_PSH_RSN_ROUTE,
  2098. };
  2099. #define HAL_RX_WBM_FIRST_MSDU_GET(wbm_desc) \
  2100. (((*(((uint32_t *) wbm_desc) + \
  2101. (WBM_RELEASE_RING_4_FIRST_MSDU_OFFSET >> 2))) & \
  2102. WBM_RELEASE_RING_4_FIRST_MSDU_MASK) >> \
  2103. WBM_RELEASE_RING_4_FIRST_MSDU_LSB)
  2104. #define HAL_RX_WBM_LAST_MSDU_GET(wbm_desc) \
  2105. (((*(((uint32_t *) wbm_desc) + \
  2106. (WBM_RELEASE_RING_4_LAST_MSDU_OFFSET >> 2))) & \
  2107. WBM_RELEASE_RING_4_LAST_MSDU_MASK) >> \
  2108. WBM_RELEASE_RING_4_LAST_MSDU_LSB)
  2109. #define HAL_RX_WBM_BUF_COOKIE_GET(wbm_desc) \
  2110. HAL_RX_BUF_COOKIE_GET(&((struct wbm_release_ring *) \
  2111. wbm_desc)->released_buff_or_desc_addr_info)
  2112. /**
  2113. * hal_rx_dump_rx_attention_tlv: dump RX attention TLV in structured
  2114. * humman readable format.
  2115. * @ rx_attn: pointer the rx_attention TLV in pkt.
  2116. * @ dbg_level: log level.
  2117. *
  2118. * Return: void
  2119. */
  2120. static inline void hal_rx_dump_rx_attention_tlv(struct rx_attention *rx_attn,
  2121. uint8_t dbg_level)
  2122. {
  2123. hal_verbose_debug(
  2124. "rx_attention tlv (1/2) - "
  2125. "rxpcu_mpdu_filter_in_category: %x "
  2126. "sw_frame_group_id: %x "
  2127. "reserved_0: %x "
  2128. "phy_ppdu_id: %x "
  2129. "first_mpdu : %x "
  2130. "reserved_1a: %x "
  2131. "mcast_bcast: %x "
  2132. "ast_index_not_found: %x "
  2133. "ast_index_timeout: %x "
  2134. "power_mgmt: %x "
  2135. "non_qos: %x "
  2136. "null_data: %x "
  2137. "mgmt_type: %x "
  2138. "ctrl_type: %x "
  2139. "more_data: %x "
  2140. "eosp: %x "
  2141. "a_msdu_error: %x "
  2142. "fragment_flag: %x "
  2143. "order: %x "
  2144. "cce_match: %x "
  2145. "overflow_err: %x "
  2146. "msdu_length_err: %x "
  2147. "tcp_udp_chksum_fail: %x "
  2148. "ip_chksum_fail: %x "
  2149. "sa_idx_invalid: %x "
  2150. "da_idx_invalid: %x "
  2151. "reserved_1b: %x "
  2152. "rx_in_tx_decrypt_byp: %x ",
  2153. rx_attn->rxpcu_mpdu_filter_in_category,
  2154. rx_attn->sw_frame_group_id,
  2155. rx_attn->reserved_0,
  2156. rx_attn->phy_ppdu_id,
  2157. rx_attn->first_mpdu,
  2158. rx_attn->reserved_1a,
  2159. rx_attn->mcast_bcast,
  2160. rx_attn->ast_index_not_found,
  2161. rx_attn->ast_index_timeout,
  2162. rx_attn->power_mgmt,
  2163. rx_attn->non_qos,
  2164. rx_attn->null_data,
  2165. rx_attn->mgmt_type,
  2166. rx_attn->ctrl_type,
  2167. rx_attn->more_data,
  2168. rx_attn->eosp,
  2169. rx_attn->a_msdu_error,
  2170. rx_attn->fragment_flag,
  2171. rx_attn->order,
  2172. rx_attn->cce_match,
  2173. rx_attn->overflow_err,
  2174. rx_attn->msdu_length_err,
  2175. rx_attn->tcp_udp_chksum_fail,
  2176. rx_attn->ip_chksum_fail,
  2177. rx_attn->sa_idx_invalid,
  2178. rx_attn->da_idx_invalid,
  2179. rx_attn->reserved_1b,
  2180. rx_attn->rx_in_tx_decrypt_byp);
  2181. hal_verbose_debug(
  2182. "rx_attention tlv (2/2) - "
  2183. "encrypt_required: %x "
  2184. "directed: %x "
  2185. "buffer_fragment: %x "
  2186. "mpdu_length_err: %x "
  2187. "tkip_mic_err: %x "
  2188. "decrypt_err: %x "
  2189. "unencrypted_frame_err: %x "
  2190. "fcs_err: %x "
  2191. "flow_idx_timeout: %x "
  2192. "flow_idx_invalid: %x "
  2193. "wifi_parser_error: %x "
  2194. "amsdu_parser_error: %x "
  2195. "sa_idx_timeout: %x "
  2196. "da_idx_timeout: %x "
  2197. "msdu_limit_error: %x "
  2198. "da_is_valid: %x "
  2199. "da_is_mcbc: %x "
  2200. "sa_is_valid: %x "
  2201. "decrypt_status_code: %x "
  2202. "rx_bitmap_not_updated: %x "
  2203. "reserved_2: %x "
  2204. "msdu_done: %x ",
  2205. rx_attn->encrypt_required,
  2206. rx_attn->directed,
  2207. rx_attn->buffer_fragment,
  2208. rx_attn->mpdu_length_err,
  2209. rx_attn->tkip_mic_err,
  2210. rx_attn->decrypt_err,
  2211. rx_attn->unencrypted_frame_err,
  2212. rx_attn->fcs_err,
  2213. rx_attn->flow_idx_timeout,
  2214. rx_attn->flow_idx_invalid,
  2215. rx_attn->wifi_parser_error,
  2216. rx_attn->amsdu_parser_error,
  2217. rx_attn->sa_idx_timeout,
  2218. rx_attn->da_idx_timeout,
  2219. rx_attn->msdu_limit_error,
  2220. rx_attn->da_is_valid,
  2221. rx_attn->da_is_mcbc,
  2222. rx_attn->sa_is_valid,
  2223. rx_attn->decrypt_status_code,
  2224. rx_attn->rx_bitmap_not_updated,
  2225. rx_attn->reserved_2,
  2226. rx_attn->msdu_done);
  2227. }
  2228. static inline void hal_rx_dump_mpdu_start_tlv(struct rx_mpdu_start *mpdu_start,
  2229. uint8_t dbg_level,
  2230. struct hal_soc *hal)
  2231. {
  2232. hal->ops->hal_rx_dump_mpdu_start_tlv(mpdu_start, dbg_level);
  2233. }
  2234. /**
  2235. * hal_rx_dump_msdu_end_tlv: dump RX msdu_end TLV in structured
  2236. * human readable format.
  2237. * @ msdu_end: pointer the msdu_end TLV in pkt.
  2238. * @ dbg_level: log level.
  2239. *
  2240. * Return: void
  2241. */
  2242. static inline void hal_rx_dump_msdu_end_tlv(struct hal_soc *hal_soc,
  2243. struct rx_msdu_end *msdu_end,
  2244. uint8_t dbg_level)
  2245. {
  2246. hal_soc->ops->hal_rx_dump_msdu_end_tlv(msdu_end, dbg_level);
  2247. }
  2248. /**
  2249. * hal_rx_dump_mpdu_end_tlv: dump RX mpdu_end TLV in structured
  2250. * human readable format.
  2251. * @ mpdu_end: pointer the mpdu_end TLV in pkt.
  2252. * @ dbg_level: log level.
  2253. *
  2254. * Return: void
  2255. */
  2256. static inline void hal_rx_dump_mpdu_end_tlv(struct rx_mpdu_end *mpdu_end,
  2257. uint8_t dbg_level)
  2258. {
  2259. hal_verbose_debug(
  2260. "rx_mpdu_end tlv - "
  2261. "rxpcu_mpdu_filter_in_category: %x "
  2262. "sw_frame_group_id: %x "
  2263. "phy_ppdu_id: %x "
  2264. "unsup_ktype_short_frame: %x "
  2265. "rx_in_tx_decrypt_byp: %x "
  2266. "overflow_err: %x "
  2267. "mpdu_length_err: %x "
  2268. "tkip_mic_err: %x "
  2269. "decrypt_err: %x "
  2270. "unencrypted_frame_err: %x "
  2271. "pn_fields_contain_valid_info: %x "
  2272. "fcs_err: %x "
  2273. "msdu_length_err: %x "
  2274. "rxdma0_destination_ring: %x "
  2275. "rxdma1_destination_ring: %x "
  2276. "decrypt_status_code: %x "
  2277. "rx_bitmap_not_updated: %x ",
  2278. mpdu_end->rxpcu_mpdu_filter_in_category,
  2279. mpdu_end->sw_frame_group_id,
  2280. mpdu_end->phy_ppdu_id,
  2281. mpdu_end->unsup_ktype_short_frame,
  2282. mpdu_end->rx_in_tx_decrypt_byp,
  2283. mpdu_end->overflow_err,
  2284. mpdu_end->mpdu_length_err,
  2285. mpdu_end->tkip_mic_err,
  2286. mpdu_end->decrypt_err,
  2287. mpdu_end->unencrypted_frame_err,
  2288. mpdu_end->pn_fields_contain_valid_info,
  2289. mpdu_end->fcs_err,
  2290. mpdu_end->msdu_length_err,
  2291. mpdu_end->rxdma0_destination_ring,
  2292. mpdu_end->rxdma1_destination_ring,
  2293. mpdu_end->decrypt_status_code,
  2294. mpdu_end->rx_bitmap_not_updated);
  2295. }
  2296. #ifdef NO_RX_PKT_HDR_TLV
  2297. static inline void hal_rx_dump_pkt_hdr_tlv(struct rx_pkt_tlvs *pkt_tlvs,
  2298. uint8_t dbg_level)
  2299. {
  2300. }
  2301. #else
  2302. /**
  2303. * hal_rx_dump_pkt_hdr_tlv: dump RX pkt header TLV in hex format
  2304. * @ pkt_hdr_tlv: pointer the pkt_hdr_tlv in pkt.
  2305. * @ dbg_level: log level.
  2306. *
  2307. * Return: void
  2308. */
  2309. static inline void hal_rx_dump_pkt_hdr_tlv(struct rx_pkt_tlvs *pkt_tlvs,
  2310. uint8_t dbg_level)
  2311. {
  2312. struct rx_pkt_hdr_tlv *pkt_hdr_tlv = &pkt_tlvs->pkt_hdr_tlv;
  2313. hal_verbose_debug(
  2314. "\n---------------\n"
  2315. "rx_pkt_hdr_tlv \n"
  2316. "---------------\n"
  2317. "phy_ppdu_id %d ",
  2318. pkt_hdr_tlv->phy_ppdu_id);
  2319. hal_verbose_hex_dump(pkt_hdr_tlv->rx_pkt_hdr, 128);
  2320. }
  2321. #endif
  2322. /**
  2323. * hal_srng_ring_id_get: API to retrieve ring id from hal ring
  2324. * structure
  2325. * @hal_ring: pointer to hal_srng structure
  2326. *
  2327. * Return: ring_id
  2328. */
  2329. static inline uint8_t hal_srng_ring_id_get(hal_ring_handle_t hal_ring_hdl)
  2330. {
  2331. return ((struct hal_srng *)hal_ring_hdl)->ring_id;
  2332. }
  2333. /* Rx MSDU link pointer info */
  2334. struct hal_rx_msdu_link_ptr_info {
  2335. struct rx_msdu_link msdu_link;
  2336. struct hal_buf_info msdu_link_buf_info;
  2337. };
  2338. /**
  2339. * hal_rx_get_pkt_tlvs(): Function to retrieve pkt tlvs from nbuf
  2340. *
  2341. * @nbuf: Pointer to data buffer field
  2342. * Returns: pointer to rx_pkt_tlvs
  2343. */
  2344. static inline
  2345. struct rx_pkt_tlvs *hal_rx_get_pkt_tlvs(uint8_t *rx_buf_start)
  2346. {
  2347. return (struct rx_pkt_tlvs *)rx_buf_start;
  2348. }
  2349. /**
  2350. * hal_rx_get_mpdu_info(): Function to retrieve mpdu info from pkt tlvs
  2351. *
  2352. * @pkt_tlvs: Pointer to pkt_tlvs
  2353. * Returns: pointer to rx_mpdu_info structure
  2354. */
  2355. static inline
  2356. struct rx_mpdu_info *hal_rx_get_mpdu_info(struct rx_pkt_tlvs *pkt_tlvs)
  2357. {
  2358. return &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  2359. }
  2360. #define DOT11_SEQ_FRAG_MASK 0x000f
  2361. #define DOT11_FC1_MORE_FRAG_OFFSET 0x04
  2362. /**
  2363. * hal_rx_get_rx_fragment_number(): Function to retrieve rx fragment number
  2364. *
  2365. * @nbuf: Network buffer
  2366. * Returns: rx fragment number
  2367. */
  2368. static inline
  2369. uint8_t hal_rx_get_rx_fragment_number(struct hal_soc *hal_soc,
  2370. uint8_t *buf)
  2371. {
  2372. return hal_soc->ops->hal_rx_get_rx_fragment_number(buf);
  2373. }
  2374. #define HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(_rx_mpdu_info) \
  2375. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2376. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_OFFSET)), \
  2377. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_MASK, \
  2378. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_LSB))
  2379. /**
  2380. * hal_rx_get_rx_more_frag_bit(): Function to retrieve more fragment bit
  2381. *
  2382. * @nbuf: Network buffer
  2383. * Returns: rx more fragment bit
  2384. */
  2385. static inline
  2386. uint8_t hal_rx_get_rx_more_frag_bit(uint8_t *buf)
  2387. {
  2388. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2389. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2390. uint16_t frame_ctrl = 0;
  2391. frame_ctrl = HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(rx_mpdu_info) >>
  2392. DOT11_FC1_MORE_FRAG_OFFSET;
  2393. /* more fragment bit if at offset bit 4 */
  2394. return frame_ctrl;
  2395. }
  2396. /**
  2397. * hal_rx_get_frame_ctrl_field(): Function to retrieve frame control field
  2398. *
  2399. * @nbuf: Network buffer
  2400. * Returns: rx more fragment bit
  2401. *
  2402. */
  2403. static inline
  2404. uint16_t hal_rx_get_frame_ctrl_field(uint8_t *buf)
  2405. {
  2406. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2407. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2408. uint16_t frame_ctrl = 0;
  2409. frame_ctrl = HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(rx_mpdu_info);
  2410. return frame_ctrl;
  2411. }
  2412. /*
  2413. * hal_rx_msdu_is_wlan_mcast(): Check if the buffer is for multicast address
  2414. *
  2415. * @nbuf: Network buffer
  2416. * Returns: flag to indicate whether the nbuf has MC/BC address
  2417. */
  2418. static inline
  2419. uint32_t hal_rx_msdu_is_wlan_mcast(qdf_nbuf_t nbuf)
  2420. {
  2421. uint8 *buf = qdf_nbuf_data(nbuf);
  2422. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2423. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  2424. return rx_attn->mcast_bcast;
  2425. }
  2426. /*
  2427. * hal_rx_get_mpdu_sequence_control_valid(): Get mpdu sequence control valid
  2428. * @hal_soc_hdl: hal soc handle
  2429. * @nbuf: Network buffer
  2430. *
  2431. * Return: value of sequence control valid field
  2432. */
  2433. static inline
  2434. uint8_t hal_rx_get_mpdu_sequence_control_valid(hal_soc_handle_t hal_soc_hdl,
  2435. uint8_t *buf)
  2436. {
  2437. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2438. return hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid(buf);
  2439. }
  2440. /*
  2441. * hal_rx_get_mpdu_frame_control_valid(): Retrieves mpdu frame control valid
  2442. * @hal_soc_hdl: hal soc handle
  2443. * @nbuf: Network buffer
  2444. *
  2445. * Returns: value of frame control valid field
  2446. */
  2447. static inline
  2448. uint8_t hal_rx_get_mpdu_frame_control_valid(hal_soc_handle_t hal_soc_hdl,
  2449. uint8_t *buf)
  2450. {
  2451. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2452. return hal_soc->ops->hal_rx_get_mpdu_frame_control_valid(buf);
  2453. }
  2454. /**
  2455. * hal_rx_get_mpdu_mac_ad4_valid(): Retrieves if mpdu 4th addr is valid
  2456. * @hal_soc_hdl: hal soc handle
  2457. * @nbuf: Network buffer
  2458. * Returns: value of mpdu 4th address valid field
  2459. */
  2460. static inline
  2461. bool hal_rx_get_mpdu_mac_ad4_valid(hal_soc_handle_t hal_soc_hdl,
  2462. uint8_t *buf)
  2463. {
  2464. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2465. return hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid(buf);
  2466. }
  2467. /*
  2468. * hal_rx_clear_mpdu_desc_info(): Clears mpdu_desc_info
  2469. *
  2470. * @rx_mpdu_desc_info: HAL view of rx mpdu desc info
  2471. * Returns: None
  2472. */
  2473. static inline
  2474. void hal_rx_clear_mpdu_desc_info(
  2475. struct hal_rx_mpdu_desc_info *rx_mpdu_desc_info)
  2476. {
  2477. qdf_mem_zero(rx_mpdu_desc_info,
  2478. sizeof(*rx_mpdu_desc_info));
  2479. }
  2480. /*
  2481. * hal_rx_clear_msdu_link_ptr(): Clears msdu_link_ptr
  2482. *
  2483. * @msdu_link_ptr: HAL view of msdu link ptr
  2484. * @size: number of msdu link pointers
  2485. * Returns: None
  2486. */
  2487. static inline
  2488. void hal_rx_clear_msdu_link_ptr(struct hal_rx_msdu_link_ptr_info *msdu_link_ptr,
  2489. int size)
  2490. {
  2491. qdf_mem_zero(msdu_link_ptr,
  2492. (sizeof(*msdu_link_ptr) * size));
  2493. }
  2494. /*
  2495. * hal_rx_chain_msdu_links() - Chains msdu link pointers
  2496. * @msdu_link_ptr: msdu link pointer
  2497. * @mpdu_desc_info: mpdu descriptor info
  2498. *
  2499. * Build a list of msdus using msdu link pointer. If the
  2500. * number of msdus are more, chain them together
  2501. *
  2502. * Returns: Number of processed msdus
  2503. */
  2504. static inline
  2505. int hal_rx_chain_msdu_links(struct hal_soc *hal_soc, qdf_nbuf_t msdu,
  2506. struct hal_rx_msdu_link_ptr_info *msdu_link_ptr_info,
  2507. struct hal_rx_mpdu_desc_info *mpdu_desc_info)
  2508. {
  2509. int j;
  2510. struct rx_msdu_link *msdu_link_ptr =
  2511. &msdu_link_ptr_info->msdu_link;
  2512. struct rx_msdu_link *prev_msdu_link_ptr = NULL;
  2513. struct rx_msdu_details *msdu_details =
  2514. hal_rx_link_desc_msdu0_ptr(msdu_link_ptr, hal_soc);
  2515. uint8_t num_msdus = mpdu_desc_info->msdu_count;
  2516. struct rx_msdu_desc_info *msdu_desc_info;
  2517. uint8_t fragno, more_frag;
  2518. uint8_t *rx_desc_info;
  2519. struct hal_rx_msdu_list msdu_list;
  2520. for (j = 0; j < num_msdus; j++) {
  2521. msdu_desc_info =
  2522. hal_rx_msdu_desc_info_get_ptr(&msdu_details[j],
  2523. hal_soc);
  2524. msdu_list.msdu_info[j].msdu_flags =
  2525. HAL_RX_MSDU_FLAGS_GET(msdu_desc_info);
  2526. msdu_list.msdu_info[j].msdu_len =
  2527. HAL_RX_MSDU_PKT_LENGTH_GET(msdu_desc_info);
  2528. msdu_list.sw_cookie[j] = HAL_RX_BUF_COOKIE_GET(
  2529. &msdu_details[j].buffer_addr_info_details);
  2530. }
  2531. /* Chain msdu links together */
  2532. if (prev_msdu_link_ptr) {
  2533. /* 31-0 bits of the physical address */
  2534. prev_msdu_link_ptr->
  2535. next_msdu_link_desc_addr_info.buffer_addr_31_0 =
  2536. msdu_link_ptr_info->msdu_link_buf_info.paddr &
  2537. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK;
  2538. /* 39-32 bits of the physical address */
  2539. prev_msdu_link_ptr->
  2540. next_msdu_link_desc_addr_info.buffer_addr_39_32
  2541. = ((msdu_link_ptr_info->msdu_link_buf_info.paddr
  2542. >> 32) &
  2543. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK);
  2544. prev_msdu_link_ptr->
  2545. next_msdu_link_desc_addr_info.sw_buffer_cookie =
  2546. msdu_link_ptr_info->msdu_link_buf_info.sw_cookie;
  2547. }
  2548. /* There is space for only 6 MSDUs in a MSDU link descriptor */
  2549. if (num_msdus < HAL_RX_NUM_MSDU_DESC) {
  2550. /* mark first and last MSDUs */
  2551. rx_desc_info = qdf_nbuf_data(msdu);
  2552. fragno = hal_rx_get_rx_fragment_number(hal_soc, rx_desc_info);
  2553. more_frag = hal_rx_get_rx_more_frag_bit(rx_desc_info);
  2554. /* TODO: create skb->fragslist[] */
  2555. if (more_frag == 0) {
  2556. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2557. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK;
  2558. } else if (fragno == 1) {
  2559. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2560. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK;
  2561. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2562. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK;
  2563. }
  2564. num_msdus++;
  2565. /* Number of MSDUs per mpdu descriptor is updated */
  2566. mpdu_desc_info->msdu_count += num_msdus;
  2567. } else {
  2568. num_msdus = 0;
  2569. prev_msdu_link_ptr = msdu_link_ptr;
  2570. }
  2571. return num_msdus;
  2572. }
  2573. /*
  2574. * hal_rx_defrag_update_src_ring_desc(): updates reo src ring desc
  2575. *
  2576. * @ring_desc: HAL view of ring descriptor
  2577. * @mpdu_des_info: saved mpdu desc info
  2578. * @msdu_link_ptr: saved msdu link ptr
  2579. *
  2580. * API used explicitly for rx defrag to update ring desc with
  2581. * mpdu desc info and msdu link ptr before reinjecting the
  2582. * packet back to REO
  2583. *
  2584. * Returns: None
  2585. */
  2586. static inline
  2587. void hal_rx_defrag_update_src_ring_desc(
  2588. hal_ring_desc_t ring_desc,
  2589. void *saved_mpdu_desc_info,
  2590. struct hal_rx_msdu_link_ptr_info *saved_msdu_link_ptr)
  2591. {
  2592. struct reo_entrance_ring *reo_ent_ring;
  2593. struct rx_mpdu_desc_info *reo_ring_mpdu_desc_info;
  2594. struct hal_buf_info buf_info;
  2595. reo_ent_ring = (struct reo_entrance_ring *)ring_desc;
  2596. reo_ring_mpdu_desc_info = &reo_ent_ring->
  2597. reo_level_mpdu_frame_info.rx_mpdu_desc_info_details;
  2598. qdf_mem_copy(&reo_ring_mpdu_desc_info, saved_mpdu_desc_info,
  2599. sizeof(*reo_ring_mpdu_desc_info));
  2600. /*
  2601. * TODO: Check for additional fields that need configuration in
  2602. * reo_ring_mpdu_desc_info
  2603. */
  2604. /* Update msdu_link_ptr in the reo entrance ring */
  2605. hal_rx_reo_buf_paddr_get(ring_desc, &buf_info);
  2606. buf_info.paddr = saved_msdu_link_ptr->msdu_link_buf_info.paddr;
  2607. buf_info.sw_cookie =
  2608. saved_msdu_link_ptr->msdu_link_buf_info.sw_cookie;
  2609. }
  2610. /*
  2611. * hal_rx_defrag_save_info_from_ring_desc(): Saves info from ring desc
  2612. *
  2613. * @msdu_link_desc_va: msdu link descriptor handle
  2614. * @msdu_link_ptr_info: HAL view of msdu link pointer info
  2615. *
  2616. * API used to save msdu link information along with physical
  2617. * address. The API also copues the sw cookie.
  2618. *
  2619. * Returns: None
  2620. */
  2621. static inline
  2622. void hal_rx_defrag_save_info_from_ring_desc(void *msdu_link_desc_va,
  2623. struct hal_rx_msdu_link_ptr_info *msdu_link_ptr_info,
  2624. struct hal_buf_info *hbi)
  2625. {
  2626. struct rx_msdu_link *msdu_link_ptr =
  2627. (struct rx_msdu_link *)msdu_link_desc_va;
  2628. qdf_mem_copy(&msdu_link_ptr_info->msdu_link, msdu_link_ptr,
  2629. sizeof(struct rx_msdu_link));
  2630. msdu_link_ptr_info->msdu_link_buf_info.paddr = hbi->paddr;
  2631. msdu_link_ptr_info->msdu_link_buf_info.sw_cookie = hbi->sw_cookie;
  2632. }
  2633. /*
  2634. * hal_rx_get_desc_len(): Returns rx descriptor length
  2635. *
  2636. * Returns the size of rx_pkt_tlvs which follows the
  2637. * data in the nbuf
  2638. *
  2639. * Returns: Length of rx descriptor
  2640. */
  2641. static inline
  2642. uint16_t hal_rx_get_desc_len(void)
  2643. {
  2644. return SIZE_OF_DATA_RX_TLV;
  2645. }
  2646. /*
  2647. * hal_rx_reo_ent_rxdma_push_reason_get(): Retrieves RXDMA push reason from
  2648. * reo_entrance_ring descriptor
  2649. *
  2650. * @reo_ent_desc: reo_entrance_ring descriptor
  2651. * Returns: value of rxdma_push_reason
  2652. */
  2653. static inline
  2654. uint8_t hal_rx_reo_ent_rxdma_push_reason_get(hal_rxdma_desc_t reo_ent_desc)
  2655. {
  2656. return _HAL_MS((*_OFFSET_TO_WORD_PTR(reo_ent_desc,
  2657. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_OFFSET)),
  2658. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_MASK,
  2659. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_LSB);
  2660. }
  2661. /**
  2662. * hal_rx_reo_ent_rxdma_error_code_get(): Retrieves RXDMA error code from
  2663. * reo_entrance_ring descriptor
  2664. * @reo_ent_desc: reo_entrance_ring descriptor
  2665. * Return: value of rxdma_error_code
  2666. */
  2667. static inline
  2668. uint8_t hal_rx_reo_ent_rxdma_error_code_get(hal_rxdma_desc_t reo_ent_desc)
  2669. {
  2670. return _HAL_MS((*_OFFSET_TO_WORD_PTR(reo_ent_desc,
  2671. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_OFFSET)),
  2672. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_MASK,
  2673. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_LSB);
  2674. }
  2675. /**
  2676. * hal_rx_wbm_err_info_get(): Retrieves WBM error code and reason and
  2677. * save it to hal_wbm_err_desc_info structure passed by caller
  2678. * @wbm_desc: wbm ring descriptor
  2679. * @wbm_er_info: hal_wbm_err_desc_info structure, output parameter.
  2680. * Return: void
  2681. */
  2682. static inline void hal_rx_wbm_err_info_get(void *wbm_desc,
  2683. struct hal_wbm_err_desc_info *wbm_er_info,
  2684. hal_soc_handle_t hal_soc_hdl)
  2685. {
  2686. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2687. hal_soc->ops->hal_rx_wbm_err_info_get(wbm_desc, (void *)wbm_er_info);
  2688. }
  2689. /**
  2690. * hal_rx_wbm_err_info_set_in_tlv(): Save the wbm error codes and reason to
  2691. * the reserved bytes of rx_tlv_hdr
  2692. * @buf: start of rx_tlv_hdr
  2693. * @wbm_er_info: hal_wbm_err_desc_info structure
  2694. * Return: void
  2695. */
  2696. static inline void hal_rx_wbm_err_info_set_in_tlv(uint8_t *buf,
  2697. struct hal_wbm_err_desc_info *wbm_er_info)
  2698. {
  2699. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2700. qdf_mem_copy(pkt_tlvs->rx_padding0, wbm_er_info,
  2701. sizeof(struct hal_wbm_err_desc_info));
  2702. }
  2703. /**
  2704. * hal_rx_wbm_err_info_get_from_tlv(): retrieve wbm error codes and reason from
  2705. * the reserved bytes of rx_tlv_hdr.
  2706. * @buf: start of rx_tlv_hdr
  2707. * @wbm_er_info: hal_wbm_err_desc_info structure, output parameter.
  2708. * Return: void
  2709. */
  2710. static inline void hal_rx_wbm_err_info_get_from_tlv(uint8_t *buf,
  2711. struct hal_wbm_err_desc_info *wbm_er_info)
  2712. {
  2713. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2714. qdf_mem_copy(wbm_er_info, pkt_tlvs->rx_padding0,
  2715. sizeof(struct hal_wbm_err_desc_info));
  2716. }
  2717. /**
  2718. * hal_rx_mon_dest_set_buffer_info_to_tlv(): Save the mon dest frame info
  2719. * into the reserved bytes of rx_tlv_hdr.
  2720. * @buf: start of rx_tlv_hdr
  2721. * @buf_info: hal_rx_mon_dest_buf_info structure
  2722. *
  2723. * Return: void
  2724. */
  2725. static inline
  2726. void hal_rx_mon_dest_set_buffer_info_to_tlv(uint8_t *buf,
  2727. struct hal_rx_mon_dest_buf_info *buf_info)
  2728. {
  2729. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2730. qdf_mem_copy(pkt_tlvs->rx_padding0, buf_info,
  2731. sizeof(struct hal_rx_mon_dest_buf_info));
  2732. }
  2733. /**
  2734. * hal_rx_mon_dest_get_buffer_info_from_tlv(): Retrieve mon dest frame info
  2735. * from the reserved bytes of rx_tlv_hdr.
  2736. * @buf: start of rx_tlv_hdr
  2737. * @buf_info: hal_rx_mon_dest_buf_info structure
  2738. *
  2739. * Return: void
  2740. */
  2741. static inline
  2742. void hal_rx_mon_dest_get_buffer_info_from_tlv(uint8_t *buf,
  2743. struct hal_rx_mon_dest_buf_info *buf_info)
  2744. {
  2745. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2746. qdf_mem_copy(buf_info, pkt_tlvs->rx_padding0,
  2747. sizeof(struct hal_rx_mon_dest_buf_info));
  2748. }
  2749. /**
  2750. * hal_rx_wbm_err_msdu_continuation_get(): Get wbm msdu continuation
  2751. * bit from wbm release ring descriptor
  2752. * @wbm_desc: wbm ring descriptor
  2753. * Return: uint8_t
  2754. */
  2755. static inline
  2756. uint8_t hal_rx_wbm_err_msdu_continuation_get(hal_soc_handle_t hal_soc_hdl,
  2757. void *wbm_desc)
  2758. {
  2759. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2760. return hal_soc->ops->hal_rx_wbm_err_msdu_continuation_get(wbm_desc);
  2761. }
  2762. #define HAL_RX_MSDU_START_NSS_GET(_rx_msdu_start) \
  2763. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  2764. RX_MSDU_START_5_NSS_OFFSET)), \
  2765. RX_MSDU_START_5_NSS_MASK, \
  2766. RX_MSDU_START_5_NSS_LSB))
  2767. /**
  2768. * hal_rx_mon_hw_desc_get_mpdu_status: Retrieve MPDU status
  2769. *
  2770. * @ hal_soc: HAL version of the SOC pointer
  2771. * @ hw_desc_addr: Start address of Rx HW TLVs
  2772. * @ rs: Status for monitor mode
  2773. *
  2774. * Return: void
  2775. */
  2776. static inline
  2777. void hal_rx_mon_hw_desc_get_mpdu_status(hal_soc_handle_t hal_soc_hdl,
  2778. void *hw_desc_addr,
  2779. struct mon_rx_status *rs)
  2780. {
  2781. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2782. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status(hw_desc_addr, rs);
  2783. }
  2784. /*
  2785. * hal_rx_get_tlv(): API to get the tlv
  2786. *
  2787. * @hal_soc: HAL version of the SOC pointer
  2788. * @rx_tlv: TLV data extracted from the rx packet
  2789. * Return: uint8_t
  2790. */
  2791. static inline uint8_t hal_rx_get_tlv(struct hal_soc *hal_soc, void *rx_tlv)
  2792. {
  2793. return hal_soc->ops->hal_rx_get_tlv(rx_tlv);
  2794. }
  2795. /*
  2796. * hal_rx_msdu_start_nss_get(): API to get the NSS
  2797. * Interval from rx_msdu_start
  2798. *
  2799. * @hal_soc: HAL version of the SOC pointer
  2800. * @buf: pointer to the start of RX PKT TLV header
  2801. * Return: uint32_t(nss)
  2802. */
  2803. static inline
  2804. uint32_t hal_rx_msdu_start_nss_get(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  2805. {
  2806. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2807. return hal_soc->ops->hal_rx_msdu_start_nss_get(buf);
  2808. }
  2809. /**
  2810. * hal_rx_dump_msdu_start_tlv: dump RX msdu_start TLV in structured
  2811. * human readable format.
  2812. * @ msdu_start: pointer the msdu_start TLV in pkt.
  2813. * @ dbg_level: log level.
  2814. *
  2815. * Return: void
  2816. */
  2817. static inline void hal_rx_dump_msdu_start_tlv(struct hal_soc *hal_soc,
  2818. struct rx_msdu_start *msdu_start,
  2819. uint8_t dbg_level)
  2820. {
  2821. hal_soc->ops->hal_rx_dump_msdu_start_tlv(msdu_start, dbg_level);
  2822. }
  2823. /**
  2824. * hal_rx_mpdu_start_tid_get - Return tid info from the rx mpdu start
  2825. * info details
  2826. *
  2827. * @ buf - Pointer to buffer containing rx pkt tlvs.
  2828. *
  2829. *
  2830. */
  2831. static inline uint32_t hal_rx_mpdu_start_tid_get(hal_soc_handle_t hal_soc_hdl,
  2832. uint8_t *buf)
  2833. {
  2834. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2835. return hal_soc->ops->hal_rx_mpdu_start_tid_get(buf);
  2836. }
  2837. /*
  2838. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  2839. * Interval from rx_msdu_start
  2840. *
  2841. * @buf: pointer to the start of RX PKT TLV header
  2842. * Return: uint32_t(reception_type)
  2843. */
  2844. static inline
  2845. uint32_t hal_rx_msdu_start_reception_type_get(hal_soc_handle_t hal_soc_hdl,
  2846. uint8_t *buf)
  2847. {
  2848. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2849. return hal_soc->ops->hal_rx_msdu_start_reception_type_get(buf);
  2850. }
  2851. /**
  2852. * hal_rx_dump_pkt_tlvs: API to print all member elements of
  2853. * RX TLVs
  2854. * @ buf: pointer the pkt buffer.
  2855. * @ dbg_level: log level.
  2856. *
  2857. * Return: void
  2858. */
  2859. static inline void hal_rx_dump_pkt_tlvs(hal_soc_handle_t hal_soc_hdl,
  2860. uint8_t *buf, uint8_t dbg_level)
  2861. {
  2862. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2863. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  2864. struct rx_mpdu_start *mpdu_start =
  2865. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  2866. struct rx_msdu_start *msdu_start =
  2867. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  2868. struct rx_mpdu_end *mpdu_end = &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  2869. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  2870. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2871. hal_rx_dump_rx_attention_tlv(rx_attn, dbg_level);
  2872. hal_rx_dump_mpdu_start_tlv(mpdu_start, dbg_level, hal_soc);
  2873. hal_rx_dump_msdu_start_tlv(hal_soc, msdu_start, dbg_level);
  2874. hal_rx_dump_mpdu_end_tlv(mpdu_end, dbg_level);
  2875. hal_rx_dump_msdu_end_tlv(hal_soc, msdu_end, dbg_level);
  2876. hal_rx_dump_pkt_hdr_tlv(pkt_tlvs, dbg_level);
  2877. }
  2878. /**
  2879. * hal_reo_status_get_header_generic - Process reo desc info
  2880. * @d - Pointer to reo descriptior
  2881. * @b - tlv type info
  2882. * @h - Pointer to hal_reo_status_header where info to be stored
  2883. * @hal- pointer to hal_soc structure
  2884. * Return - none.
  2885. *
  2886. */
  2887. static inline
  2888. void hal_reo_status_get_header(uint32_t *d, int b,
  2889. void *h, struct hal_soc *hal_soc)
  2890. {
  2891. hal_soc->ops->hal_reo_status_get_header(d, b, h);
  2892. }
  2893. /**
  2894. * hal_rx_desc_is_first_msdu() - Check if first msdu
  2895. *
  2896. * @hal_soc_hdl: hal_soc handle
  2897. * @hw_desc_addr: hardware descriptor address
  2898. *
  2899. * Return: 0 - success/ non-zero failure
  2900. */
  2901. static inline
  2902. uint32_t hal_rx_desc_is_first_msdu(hal_soc_handle_t hal_soc_hdl,
  2903. void *hw_desc_addr)
  2904. {
  2905. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2906. return hal_soc->ops->hal_rx_desc_is_first_msdu(hw_desc_addr);
  2907. }
  2908. static inline
  2909. uint32_t
  2910. HAL_RX_DESC_GET_DECAP_FORMAT(void *hw_desc_addr) {
  2911. struct rx_msdu_start *rx_msdu_start;
  2912. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  2913. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  2914. return HAL_RX_GET(rx_msdu_start, RX_MSDU_START_2, DECAP_FORMAT);
  2915. }
  2916. #ifdef NO_RX_PKT_HDR_TLV
  2917. static inline
  2918. uint8_t *
  2919. HAL_RX_DESC_GET_80211_HDR(void *hw_desc_addr) {
  2920. uint8_t *rx_pkt_hdr;
  2921. struct rx_mon_pkt_tlvs *rx_desc =
  2922. (struct rx_mon_pkt_tlvs *)hw_desc_addr;
  2923. rx_pkt_hdr = &rx_desc->pkt_hdr_tlv.rx_pkt_hdr[0];
  2924. return rx_pkt_hdr;
  2925. }
  2926. #else
  2927. static inline
  2928. uint8_t *
  2929. HAL_RX_DESC_GET_80211_HDR(void *hw_desc_addr) {
  2930. uint8_t *rx_pkt_hdr;
  2931. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  2932. rx_pkt_hdr = &rx_desc->pkt_hdr_tlv.rx_pkt_hdr[0];
  2933. return rx_pkt_hdr;
  2934. }
  2935. #endif
  2936. static inline
  2937. bool HAL_IS_DECAP_FORMAT_RAW(hal_soc_handle_t hal_soc_hdl,
  2938. uint8_t *rx_tlv_hdr)
  2939. {
  2940. uint8_t decap_format;
  2941. if (hal_rx_desc_is_first_msdu(hal_soc_hdl, rx_tlv_hdr)) {
  2942. decap_format = HAL_RX_DESC_GET_DECAP_FORMAT(rx_tlv_hdr);
  2943. if (decap_format == HAL_HW_RX_DECAP_FORMAT_RAW)
  2944. return true;
  2945. }
  2946. return false;
  2947. }
  2948. /**
  2949. * hal_rx_msdu_fse_metadata_get: API to get FSE metadata
  2950. * from rx_msdu_end TLV
  2951. * @buf: pointer to the start of RX PKT TLV headers
  2952. *
  2953. * Return: fse metadata value from MSDU END TLV
  2954. */
  2955. static inline uint32_t
  2956. hal_rx_msdu_fse_metadata_get(hal_soc_handle_t hal_soc_hdl,
  2957. uint8_t *buf)
  2958. {
  2959. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2960. return hal_soc->ops->hal_rx_msdu_fse_metadata_get(buf);
  2961. }
  2962. /**
  2963. * hal_rx_msdu_flow_idx_get: API to get flow index
  2964. * from rx_msdu_end TLV
  2965. * @buf: pointer to the start of RX PKT TLV headers
  2966. *
  2967. * Return: flow index value from MSDU END TLV
  2968. */
  2969. static inline uint32_t
  2970. hal_rx_msdu_flow_idx_get(hal_soc_handle_t hal_soc_hdl,
  2971. uint8_t *buf)
  2972. {
  2973. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2974. return hal_soc->ops->hal_rx_msdu_flow_idx_get(buf);
  2975. }
  2976. /**
  2977. * hal_rx_msdu_get_reo_destination_indication: API to get reo
  2978. * destination index from rx_msdu_end TLV
  2979. * @buf: pointer to the start of RX PKT TLV headers
  2980. * @reo_destination_indication: pointer to return value of
  2981. * reo_destination_indication
  2982. *
  2983. * Return: reo_destination_indication value from MSDU END TLV
  2984. */
  2985. static inline void
  2986. hal_rx_msdu_get_reo_destination_indication(hal_soc_handle_t hal_soc_hdl,
  2987. uint8_t *buf,
  2988. uint32_t *reo_destination_indication)
  2989. {
  2990. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2991. if ((!hal_soc) || (!hal_soc->ops)) {
  2992. hal_err("hal handle is NULL");
  2993. QDF_BUG(0);
  2994. return;
  2995. }
  2996. hal_soc->ops->hal_rx_msdu_get_reo_destination_indication(buf,
  2997. reo_destination_indication);
  2998. }
  2999. /**
  3000. * hal_rx_msdu_flow_idx_timeout: API to get flow index timeout
  3001. * from rx_msdu_end TLV
  3002. * @buf: pointer to the start of RX PKT TLV headers
  3003. *
  3004. * Return: flow index timeout value from MSDU END TLV
  3005. */
  3006. static inline bool
  3007. hal_rx_msdu_flow_idx_timeout(hal_soc_handle_t hal_soc_hdl,
  3008. uint8_t *buf)
  3009. {
  3010. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3011. return hal_soc->ops->hal_rx_msdu_flow_idx_timeout(buf);
  3012. }
  3013. /**
  3014. * hal_rx_msdu_flow_idx_invalid: API to get flow index invalid
  3015. * from rx_msdu_end TLV
  3016. * @buf: pointer to the start of RX PKT TLV headers
  3017. *
  3018. * Return: flow index invalid value from MSDU END TLV
  3019. */
  3020. static inline bool
  3021. hal_rx_msdu_flow_idx_invalid(hal_soc_handle_t hal_soc_hdl,
  3022. uint8_t *buf)
  3023. {
  3024. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3025. return hal_soc->ops->hal_rx_msdu_flow_idx_invalid(buf);
  3026. }
  3027. /**
  3028. * hal_rx_hw_desc_get_ppduid_get() - Retrieve ppdu id
  3029. * @hal_soc_hdl: hal_soc handle
  3030. * @rx_tlv_hdr: Rx_tlv_hdr
  3031. * @rxdma_dst_ring_desc: Rx HW descriptor
  3032. *
  3033. * Return: ppdu id
  3034. */
  3035. static inline
  3036. uint32_t hal_rx_hw_desc_get_ppduid_get(hal_soc_handle_t hal_soc_hdl,
  3037. void *rx_tlv_hdr,
  3038. void *rxdma_dst_ring_desc)
  3039. {
  3040. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3041. return hal_soc->ops->hal_rx_hw_desc_get_ppduid_get(rx_tlv_hdr,
  3042. rxdma_dst_ring_desc);
  3043. }
  3044. /**
  3045. * hal_rx_msdu_end_sa_sw_peer_id_get() - get sw peer id
  3046. * @hal_soc_hdl: hal_soc handle
  3047. * @buf: rx tlv address
  3048. *
  3049. * Return: sw peer id
  3050. */
  3051. static inline
  3052. uint32_t hal_rx_msdu_end_sa_sw_peer_id_get(hal_soc_handle_t hal_soc_hdl,
  3053. uint8_t *buf)
  3054. {
  3055. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3056. if ((!hal_soc) || (!hal_soc->ops)) {
  3057. hal_err("hal handle is NULL");
  3058. QDF_BUG(0);
  3059. return QDF_STATUS_E_INVAL;
  3060. }
  3061. if (hal_soc->ops->hal_rx_msdu_end_sa_sw_peer_id_get)
  3062. return hal_soc->ops->hal_rx_msdu_end_sa_sw_peer_id_get(buf);
  3063. return QDF_STATUS_E_INVAL;
  3064. }
  3065. static inline
  3066. void *hal_rx_msdu0_buffer_addr_lsb(hal_soc_handle_t hal_soc_hdl,
  3067. void *link_desc_addr)
  3068. {
  3069. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3070. return hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb(link_desc_addr);
  3071. }
  3072. static inline
  3073. void *hal_rx_msdu_desc_info_ptr_get(hal_soc_handle_t hal_soc_hdl,
  3074. void *msdu_addr)
  3075. {
  3076. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3077. return hal_soc->ops->hal_rx_msdu_desc_info_ptr_get(msdu_addr);
  3078. }
  3079. static inline
  3080. void *hal_ent_mpdu_desc_info(hal_soc_handle_t hal_soc_hdl,
  3081. void *hw_addr)
  3082. {
  3083. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3084. return hal_soc->ops->hal_ent_mpdu_desc_info(hw_addr);
  3085. }
  3086. static inline
  3087. void *hal_dst_mpdu_desc_info(hal_soc_handle_t hal_soc_hdl,
  3088. void *hw_addr)
  3089. {
  3090. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3091. return hal_soc->ops->hal_dst_mpdu_desc_info(hw_addr);
  3092. }
  3093. static inline
  3094. uint8_t hal_rx_get_fc_valid(hal_soc_handle_t hal_soc_hdl,
  3095. uint8_t *buf)
  3096. {
  3097. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3098. return hal_soc->ops->hal_rx_get_fc_valid(buf);
  3099. }
  3100. static inline
  3101. uint8_t hal_rx_get_to_ds_flag(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  3102. {
  3103. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3104. return hal_soc->ops->hal_rx_get_to_ds_flag(buf);
  3105. }
  3106. static inline
  3107. uint8_t hal_rx_get_mac_addr2_valid(hal_soc_handle_t hal_soc_hdl,
  3108. uint8_t *buf)
  3109. {
  3110. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3111. return hal_soc->ops->hal_rx_get_mac_addr2_valid(buf);
  3112. }
  3113. static inline
  3114. uint8_t hal_rx_get_filter_category(hal_soc_handle_t hal_soc_hdl,
  3115. uint8_t *buf)
  3116. {
  3117. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3118. return hal_soc->ops->hal_rx_get_filter_category(buf);
  3119. }
  3120. static inline
  3121. uint32_t hal_rx_get_ppdu_id(hal_soc_handle_t hal_soc_hdl,
  3122. uint8_t *buf)
  3123. {
  3124. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3125. return hal_soc->ops->hal_rx_get_ppdu_id(buf);
  3126. }
  3127. /**
  3128. * hal_reo_config(): Set reo config parameters
  3129. * @soc: hal soc handle
  3130. * @reg_val: value to be set
  3131. * @reo_params: reo parameters
  3132. *
  3133. * Return: void
  3134. */
  3135. static inline
  3136. void hal_reo_config(struct hal_soc *hal_soc,
  3137. uint32_t reg_val,
  3138. struct hal_reo_params *reo_params)
  3139. {
  3140. hal_soc->ops->hal_reo_config(hal_soc,
  3141. reg_val,
  3142. reo_params);
  3143. }
  3144. /**
  3145. * hal_rx_msdu_get_flow_params: API to get flow index,
  3146. * flow index invalid and flow index timeout from rx_msdu_end TLV
  3147. * @buf: pointer to the start of RX PKT TLV headers
  3148. * @flow_invalid: pointer to return value of flow_idx_valid
  3149. * @flow_timeout: pointer to return value of flow_idx_timeout
  3150. * @flow_index: pointer to return value of flow_idx
  3151. *
  3152. * Return: none
  3153. */
  3154. static inline void
  3155. hal_rx_msdu_get_flow_params(hal_soc_handle_t hal_soc_hdl,
  3156. uint8_t *buf,
  3157. bool *flow_invalid,
  3158. bool *flow_timeout,
  3159. uint32_t *flow_index)
  3160. {
  3161. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3162. if ((!hal_soc) || (!hal_soc->ops)) {
  3163. hal_err("hal handle is NULL");
  3164. QDF_BUG(0);
  3165. return;
  3166. }
  3167. if (hal_soc->ops->hal_rx_msdu_get_flow_params)
  3168. hal_soc->ops->
  3169. hal_rx_msdu_get_flow_params(buf,
  3170. flow_invalid,
  3171. flow_timeout,
  3172. flow_index);
  3173. }
  3174. static inline
  3175. uint16_t hal_rx_tlv_get_tcp_chksum(hal_soc_handle_t hal_soc_hdl,
  3176. uint8_t *buf)
  3177. {
  3178. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3179. return hal_soc->ops->hal_rx_tlv_get_tcp_chksum(buf);
  3180. }
  3181. static inline
  3182. uint16_t hal_rx_get_rx_sequence(hal_soc_handle_t hal_soc_hdl,
  3183. uint8_t *buf)
  3184. {
  3185. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3186. return hal_soc->ops->hal_rx_get_rx_sequence(buf);
  3187. }
  3188. static inline void
  3189. hal_rx_get_bb_info(hal_soc_handle_t hal_soc_hdl,
  3190. void *rx_tlv,
  3191. void *ppdu_info)
  3192. {
  3193. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3194. if (hal_soc->ops->hal_rx_get_bb_info)
  3195. hal_soc->ops->hal_rx_get_bb_info(rx_tlv, ppdu_info);
  3196. }
  3197. static inline void
  3198. hal_rx_get_rtt_info(hal_soc_handle_t hal_soc_hdl,
  3199. void *rx_tlv,
  3200. void *ppdu_info)
  3201. {
  3202. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3203. if (hal_soc->ops->hal_rx_get_rtt_info)
  3204. hal_soc->ops->hal_rx_get_rtt_info(rx_tlv, ppdu_info);
  3205. }
  3206. /**
  3207. * hal_rx_msdu_metadata_get(): API to get the
  3208. * fast path information from rx_msdu_end TLV
  3209. *
  3210. * @ hal_soc_hdl: DP soc handle
  3211. * @ buf: pointer to the start of RX PKT TLV headers
  3212. * @ msdu_metadata: Structure to hold msdu end information
  3213. * Return: none
  3214. */
  3215. static inline void
  3216. hal_rx_msdu_metadata_get(hal_soc_handle_t hal_soc_hdl, uint8_t *buf,
  3217. struct hal_rx_msdu_metadata *msdu_md)
  3218. {
  3219. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3220. return hal_soc->ops->hal_rx_msdu_packet_metadata_get(buf, msdu_md);
  3221. }
  3222. /**
  3223. * hal_rx_get_fisa_cumulative_l4_checksum: API to get cumulative_l4_checksum
  3224. * from rx_msdu_end TLV
  3225. * @buf: pointer to the start of RX PKT TLV headers
  3226. *
  3227. * Return: cumulative_l4_checksum
  3228. */
  3229. static inline uint16_t
  3230. hal_rx_get_fisa_cumulative_l4_checksum(hal_soc_handle_t hal_soc_hdl,
  3231. uint8_t *buf)
  3232. {
  3233. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3234. if (!hal_soc || !hal_soc->ops) {
  3235. hal_err("hal handle is NULL");
  3236. QDF_BUG(0);
  3237. return 0;
  3238. }
  3239. if (!hal_soc->ops->hal_rx_get_fisa_cumulative_l4_checksum)
  3240. return 0;
  3241. return hal_soc->ops->hal_rx_get_fisa_cumulative_l4_checksum(buf);
  3242. }
  3243. /**
  3244. * hal_rx_get_fisa_cumulative_ip_length: API to get cumulative_ip_length
  3245. * from rx_msdu_end TLV
  3246. * @buf: pointer to the start of RX PKT TLV headers
  3247. *
  3248. * Return: cumulative_ip_length
  3249. */
  3250. static inline uint16_t
  3251. hal_rx_get_fisa_cumulative_ip_length(hal_soc_handle_t hal_soc_hdl,
  3252. uint8_t *buf)
  3253. {
  3254. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3255. if (!hal_soc || !hal_soc->ops) {
  3256. hal_err("hal handle is NULL");
  3257. QDF_BUG(0);
  3258. return 0;
  3259. }
  3260. if (hal_soc->ops->hal_rx_get_fisa_cumulative_ip_length)
  3261. return hal_soc->ops->hal_rx_get_fisa_cumulative_ip_length(buf);
  3262. return 0;
  3263. }
  3264. /**
  3265. * hal_rx_get_udp_proto: API to get UDP proto field
  3266. * from rx_msdu_start TLV
  3267. * @buf: pointer to the start of RX PKT TLV headers
  3268. *
  3269. * Return: UDP proto field value
  3270. */
  3271. static inline bool
  3272. hal_rx_get_udp_proto(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  3273. {
  3274. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3275. if (!hal_soc || !hal_soc->ops) {
  3276. hal_err("hal handle is NULL");
  3277. QDF_BUG(0);
  3278. return 0;
  3279. }
  3280. if (hal_soc->ops->hal_rx_get_udp_proto)
  3281. return hal_soc->ops->hal_rx_get_udp_proto(buf);
  3282. return 0;
  3283. }
  3284. /**
  3285. * hal_rx_get_fisa_flow_agg_continuation: API to get fisa flow_agg_continuation
  3286. * from rx_msdu_end TLV
  3287. * @buf: pointer to the start of RX PKT TLV headers
  3288. *
  3289. * Return: flow_agg_continuation bit field value
  3290. */
  3291. static inline bool
  3292. hal_rx_get_fisa_flow_agg_continuation(hal_soc_handle_t hal_soc_hdl,
  3293. uint8_t *buf)
  3294. {
  3295. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3296. if (!hal_soc || !hal_soc->ops) {
  3297. hal_err("hal handle is NULL");
  3298. QDF_BUG(0);
  3299. return 0;
  3300. }
  3301. if (hal_soc->ops->hal_rx_get_fisa_flow_agg_continuation)
  3302. return hal_soc->ops->hal_rx_get_fisa_flow_agg_continuation(buf);
  3303. return 0;
  3304. }
  3305. /**
  3306. * hal_rx_get_fisa_flow_agg_count: API to get fisa flow_agg count from
  3307. * rx_msdu_end TLV
  3308. * @buf: pointer to the start of RX PKT TLV headers
  3309. *
  3310. * Return: flow_agg count value
  3311. */
  3312. static inline uint8_t
  3313. hal_rx_get_fisa_flow_agg_count(hal_soc_handle_t hal_soc_hdl,
  3314. uint8_t *buf)
  3315. {
  3316. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3317. if (!hal_soc || !hal_soc->ops) {
  3318. hal_err("hal handle is NULL");
  3319. QDF_BUG(0);
  3320. return 0;
  3321. }
  3322. if (hal_soc->ops->hal_rx_get_fisa_flow_agg_count)
  3323. return hal_soc->ops->hal_rx_get_fisa_flow_agg_count(buf);
  3324. return 0;
  3325. }
  3326. /**
  3327. * hal_rx_get_fisa_timeout: API to get fisa time out from rx_msdu_end TLV
  3328. * @buf: pointer to the start of RX PKT TLV headers
  3329. *
  3330. * Return: fisa flow_agg timeout bit value
  3331. */
  3332. static inline bool
  3333. hal_rx_get_fisa_timeout(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  3334. {
  3335. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3336. if (!hal_soc || !hal_soc->ops) {
  3337. hal_err("hal handle is NULL");
  3338. QDF_BUG(0);
  3339. return 0;
  3340. }
  3341. if (hal_soc->ops->hal_rx_get_fisa_timeout)
  3342. return hal_soc->ops->hal_rx_get_fisa_timeout(buf);
  3343. return 0;
  3344. }
  3345. /**
  3346. * hal_rx_mpdu_start_tlv_tag_valid - API to check if RX_MPDU_START tlv
  3347. * tag is valid
  3348. *
  3349. * @hal_soc_hdl: HAL SOC handle
  3350. * @rx_tlv_hdr: start address of rx_pkt_tlvs
  3351. *
  3352. * Return: true if RX_MPDU_START tlv tag is valid, else false
  3353. */
  3354. static inline uint8_t
  3355. hal_rx_mpdu_start_tlv_tag_valid(hal_soc_handle_t hal_soc_hdl,
  3356. void *rx_tlv_hdr)
  3357. {
  3358. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  3359. if (hal->ops->hal_rx_mpdu_start_tlv_tag_valid)
  3360. return hal->ops->hal_rx_mpdu_start_tlv_tag_valid(rx_tlv_hdr);
  3361. return 0;
  3362. }
  3363. /**
  3364. * hal_rx_buffer_addr_info_get_paddr(): get paddr/sw_cookie from
  3365. * <struct buffer_addr_info> structure
  3366. * @buf_addr_info: pointer to <struct buffer_addr_info> structure
  3367. * @buf_info: structure to return the buffer information including
  3368. * paddr/cookie
  3369. *
  3370. * return: None
  3371. */
  3372. static inline
  3373. void hal_rx_buffer_addr_info_get_paddr(void *buf_addr_info,
  3374. struct hal_buf_info *buf_info)
  3375. {
  3376. buf_info->paddr =
  3377. (HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info) |
  3378. ((uint64_t)(HAL_RX_BUFFER_ADDR_39_32_GET(buf_addr_info)) << 32));
  3379. buf_info->sw_cookie = HAL_RX_BUF_COOKIE_GET(buf_addr_info);
  3380. }
  3381. /**
  3382. * hal_rx_get_next_msdu_link_desc_buf_addr_info(): get next msdu link desc
  3383. * buffer addr info
  3384. * @link_desc_va: pointer to current msdu link Desc
  3385. * @next_addr_info: buffer to save next msdu link Desc buffer addr info
  3386. *
  3387. * return: None
  3388. */
  3389. static inline
  3390. void hal_rx_get_next_msdu_link_desc_buf_addr_info(
  3391. void *link_desc_va,
  3392. struct buffer_addr_info *next_addr_info)
  3393. {
  3394. struct rx_msdu_link *msdu_link = link_desc_va;
  3395. if (!msdu_link) {
  3396. qdf_mem_zero(next_addr_info,
  3397. sizeof(struct buffer_addr_info));
  3398. return;
  3399. }
  3400. *next_addr_info = msdu_link->next_msdu_link_desc_addr_info;
  3401. }
  3402. /**
  3403. * hal_rx_clear_next_msdu_link_desc_buf_addr_info(): clear next msdu link desc
  3404. * buffer addr info
  3405. * @link_desc_va: pointer to current msdu link Desc
  3406. *
  3407. * return: None
  3408. */
  3409. static inline
  3410. void hal_rx_clear_next_msdu_link_desc_buf_addr_info(void *link_desc_va)
  3411. {
  3412. struct rx_msdu_link *msdu_link = link_desc_va;
  3413. if (msdu_link)
  3414. qdf_mem_zero(&msdu_link->next_msdu_link_desc_addr_info,
  3415. sizeof(msdu_link->next_msdu_link_desc_addr_info));
  3416. }
  3417. /**
  3418. * hal_rx_is_buf_addr_info_valid(): check is the buf_addr_info valid
  3419. *
  3420. * @buf_addr_info: pointer to buf_addr_info structure
  3421. *
  3422. * return: true: has valid paddr, false: not.
  3423. */
  3424. static inline
  3425. bool hal_rx_is_buf_addr_info_valid(
  3426. struct buffer_addr_info *buf_addr_info)
  3427. {
  3428. return (HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info) == 0) ?
  3429. false : true;
  3430. }
  3431. /**
  3432. * hal_rx_msdu_end_offset_get(): Get the MSDU end offset from
  3433. * rx_pkt_tlvs structure
  3434. *
  3435. * @hal_soc_hdl: HAL SOC handle
  3436. * return: msdu_end_tlv offset value
  3437. */
  3438. static inline
  3439. uint32_t hal_rx_msdu_end_offset_get(hal_soc_handle_t hal_soc_hdl)
  3440. {
  3441. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3442. if (!hal_soc || !hal_soc->ops) {
  3443. hal_err("hal handle is NULL");
  3444. QDF_BUG(0);
  3445. return 0;
  3446. }
  3447. return hal_soc->ops->hal_rx_msdu_end_offset_get();
  3448. }
  3449. /**
  3450. * hal_rx_msdu_start_offset_get(): Get the MSDU start offset from
  3451. * rx_pkt_tlvs structure
  3452. *
  3453. * @hal_soc_hdl: HAL SOC handle
  3454. * return: msdu_start_tlv offset value
  3455. */
  3456. static inline
  3457. uint32_t hal_rx_msdu_start_offset_get(hal_soc_handle_t hal_soc_hdl)
  3458. {
  3459. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3460. if (!hal_soc || !hal_soc->ops) {
  3461. hal_err("hal handle is NULL");
  3462. QDF_BUG(0);
  3463. return 0;
  3464. }
  3465. return hal_soc->ops->hal_rx_msdu_start_offset_get();
  3466. }
  3467. /**
  3468. * hal_rx_mpdu_start_offset_get(): Get the MPDU start offset from
  3469. * rx_pkt_tlvs structure
  3470. *
  3471. * @hal_soc_hdl: HAL SOC handle
  3472. * return: mpdu_start_tlv offset value
  3473. */
  3474. static inline
  3475. uint32_t hal_rx_mpdu_start_offset_get(hal_soc_handle_t hal_soc_hdl)
  3476. {
  3477. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3478. if (!hal_soc || !hal_soc->ops) {
  3479. hal_err("hal handle is NULL");
  3480. QDF_BUG(0);
  3481. return 0;
  3482. }
  3483. return hal_soc->ops->hal_rx_mpdu_start_offset_get();
  3484. }
  3485. static inline
  3486. uint32_t hal_rx_pkt_tlv_offset_get(hal_soc_handle_t hal_soc_hdl)
  3487. {
  3488. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3489. if (!hal_soc || !hal_soc->ops) {
  3490. hal_err("hal handle is NULL");
  3491. QDF_BUG(0);
  3492. return 0;
  3493. }
  3494. return hal_soc->ops->hal_rx_pkt_tlv_offset_get();
  3495. }
  3496. /**
  3497. * hal_rx_mpdu_end_offset_get(): Get the MPDU end offset from
  3498. * rx_pkt_tlvs structure
  3499. *
  3500. * @hal_soc_hdl: HAL SOC handle
  3501. * return: mpdu_end_tlv offset value
  3502. */
  3503. static inline
  3504. uint32_t hal_rx_mpdu_end_offset_get(hal_soc_handle_t hal_soc_hdl)
  3505. {
  3506. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3507. if (!hal_soc || !hal_soc->ops) {
  3508. hal_err("hal handle is NULL");
  3509. QDF_BUG(0);
  3510. return 0;
  3511. }
  3512. return hal_soc->ops->hal_rx_mpdu_end_offset_get();
  3513. }
  3514. /**
  3515. * hal_rx_attn_offset_get(): Get the ATTENTION offset from
  3516. * rx_pkt_tlvs structure
  3517. *
  3518. * @hal_soc_hdl: HAL SOC handle
  3519. * return: attn_tlv offset value
  3520. */
  3521. static inline
  3522. uint32_t hal_rx_attn_offset_get(hal_soc_handle_t hal_soc_hdl)
  3523. {
  3524. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3525. if (!hal_soc || !hal_soc->ops) {
  3526. hal_err("hal handle is NULL");
  3527. QDF_BUG(0);
  3528. return 0;
  3529. }
  3530. return hal_soc->ops->hal_rx_attn_offset_get();
  3531. }
  3532. #endif /* _HAL_RX_H */