sde_encoder.c 141 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295
  1. /*
  2. * Copyright (c) 2014-2020, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/input.h>
  22. #include <linux/seq_file.h>
  23. #include <linux/sde_rsc.h>
  24. #include "msm_drv.h"
  25. #include "sde_kms.h"
  26. #include <drm/drm_crtc.h>
  27. #include <drm/drm_probe_helper.h>
  28. #include "sde_hwio.h"
  29. #include "sde_hw_catalog.h"
  30. #include "sde_hw_intf.h"
  31. #include "sde_hw_ctl.h"
  32. #include "sde_formats.h"
  33. #include "sde_encoder.h"
  34. #include "sde_encoder_phys.h"
  35. #include "sde_hw_dsc.h"
  36. #include "sde_crtc.h"
  37. #include "sde_trace.h"
  38. #include "sde_core_irq.h"
  39. #include "sde_hw_top.h"
  40. #include "sde_hw_qdss.h"
  41. #include "sde_encoder_dce.h"
  42. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  43. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  44. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  45. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  46. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  47. (p) ? (p)->parent->base.id : -1, \
  48. (p) ? (p)->intf_idx - INTF_0 : -1, \
  49. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  50. ##__VA_ARGS__)
  51. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  52. (p) ? (p)->parent->base.id : -1, \
  53. (p) ? (p)->intf_idx - INTF_0 : -1, \
  54. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  55. ##__VA_ARGS__)
  56. #define MISR_BUFF_SIZE 256
  57. #define IDLE_SHORT_TIMEOUT 1
  58. #define EVT_TIME_OUT_SPLIT 2
  59. /* Maximum number of VSYNC wait attempts for RSC state transition */
  60. #define MAX_RSC_WAIT 5
  61. #define TOPOLOGY_DUALPIPE_MERGE_MODE(x) \
  62. (((x) == SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE) || \
  63. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) || \
  64. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_VDC) || \
  65. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC))
  66. /**
  67. * enum sde_enc_rc_events - events for resource control state machine
  68. * @SDE_ENC_RC_EVENT_KICKOFF:
  69. * This event happens at NORMAL priority.
  70. * Event that signals the start of the transfer. When this event is
  71. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  72. * Regardless of the previous state, the resource should be in ON state
  73. * at the end of this event. At the end of this event, a delayed work is
  74. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  75. * ktime.
  76. * @SDE_ENC_RC_EVENT_PRE_STOP:
  77. * This event happens at NORMAL priority.
  78. * This event, when received during the ON state, set RSC to IDLE, and
  79. * and leave the RC STATE in the PRE_OFF state.
  80. * It should be followed by the STOP event as part of encoder disable.
  81. * If received during IDLE or OFF states, it will do nothing.
  82. * @SDE_ENC_RC_EVENT_STOP:
  83. * This event happens at NORMAL priority.
  84. * When this event is received, disable all the MDP/DSI core clocks, and
  85. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  86. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  87. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  88. * Resource state should be in OFF at the end of the event.
  89. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  90. * This event happens at NORMAL priority from a work item.
  91. * Event signals that there is a seamless mode switch is in prgoress. A
  92. * client needs to turn of only irq - leave clocks ON to reduce the mode
  93. * switch latency.
  94. * @SDE_ENC_RC_EVENT_POST_MODESET:
  95. * This event happens at NORMAL priority from a work item.
  96. * Event signals that seamless mode switch is complete and resources are
  97. * acquired. Clients wants to turn on the irq again and update the rsc
  98. * with new vtotal.
  99. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  100. * This event happens at NORMAL priority from a work item.
  101. * Event signals that there were no frame updates for
  102. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  103. * and request RSC with IDLE state and change the resource state to IDLE.
  104. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  105. * This event is triggered from the input event thread when touch event is
  106. * received from the input device. On receiving this event,
  107. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  108. clocks and enable RSC.
  109. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  110. * off work since a new commit is imminent.
  111. */
  112. enum sde_enc_rc_events {
  113. SDE_ENC_RC_EVENT_KICKOFF = 1,
  114. SDE_ENC_RC_EVENT_PRE_STOP,
  115. SDE_ENC_RC_EVENT_STOP,
  116. SDE_ENC_RC_EVENT_PRE_MODESET,
  117. SDE_ENC_RC_EVENT_POST_MODESET,
  118. SDE_ENC_RC_EVENT_ENTER_IDLE,
  119. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  120. };
  121. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  122. {
  123. struct sde_encoder_virt *sde_enc;
  124. int i;
  125. sde_enc = to_sde_encoder_virt(drm_enc);
  126. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  127. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  128. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  129. SDE_EVT32(DRMID(drm_enc), enable);
  130. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  131. }
  132. }
  133. }
  134. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc,
  135. struct sde_kms *sde_kms)
  136. {
  137. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  138. u32 cpu_dma_latency;
  139. if (!sde_kms->catalog)
  140. return;
  141. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  142. pm_qos_add_request(&sde_enc->pm_qos_cpu_req,
  143. PM_QOS_CPU_DMA_LATENCY, cpu_dma_latency);
  144. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency);
  145. }
  146. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc,
  147. struct sde_kms *sde_kms)
  148. {
  149. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  150. if (!sde_kms->catalog)
  151. return;
  152. pm_qos_remove_request(&sde_enc->pm_qos_cpu_req);
  153. }
  154. static bool _sde_encoder_is_autorefresh_enabled(
  155. struct sde_encoder_virt *sde_enc)
  156. {
  157. struct drm_connector *drm_conn;
  158. if (!sde_enc->cur_master ||
  159. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  160. return false;
  161. drm_conn = sde_enc->cur_master->connector;
  162. if (!drm_conn || !drm_conn->state)
  163. return false;
  164. return sde_connector_get_property(drm_conn->state,
  165. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  166. }
  167. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  168. struct sde_hw_qdss *hw_qdss,
  169. struct sde_encoder_phys *phys, bool enable)
  170. {
  171. if (sde_enc->qdss_status == enable)
  172. return;
  173. sde_enc->qdss_status = enable;
  174. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  175. sde_enc->qdss_status);
  176. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  177. }
  178. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  179. s64 timeout_ms, struct sde_encoder_wait_info *info)
  180. {
  181. int rc = 0;
  182. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  183. ktime_t cur_ktime;
  184. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  185. do {
  186. rc = wait_event_timeout(*(info->wq),
  187. atomic_read(info->atomic_cnt) == info->count_check,
  188. wait_time_jiffies);
  189. cur_ktime = ktime_get();
  190. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  191. timeout_ms, atomic_read(info->atomic_cnt),
  192. info->count_check);
  193. /* If we timed out, counter is valid and time is less, wait again */
  194. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  195. (rc == 0) &&
  196. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  197. return rc;
  198. }
  199. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  200. {
  201. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  202. return sde_enc &&
  203. (sde_enc->disp_info.display_type ==
  204. SDE_CONNECTOR_PRIMARY);
  205. }
  206. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  207. {
  208. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  209. return sde_enc &&
  210. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  211. }
  212. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  213. {
  214. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  215. return sde_enc && sde_enc->cur_master &&
  216. sde_enc->cur_master->cont_splash_enabled;
  217. }
  218. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  219. enum sde_intr_idx intr_idx)
  220. {
  221. SDE_EVT32(DRMID(phys_enc->parent),
  222. phys_enc->intf_idx - INTF_0,
  223. phys_enc->hw_pp->idx - PINGPONG_0,
  224. intr_idx);
  225. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  226. if (phys_enc->parent_ops.handle_frame_done)
  227. phys_enc->parent_ops.handle_frame_done(
  228. phys_enc->parent, phys_enc,
  229. SDE_ENCODER_FRAME_EVENT_ERROR);
  230. }
  231. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  232. enum sde_intr_idx intr_idx,
  233. struct sde_encoder_wait_info *wait_info)
  234. {
  235. struct sde_encoder_irq *irq;
  236. u32 irq_status;
  237. int ret, i;
  238. if (!phys_enc || !wait_info || intr_idx >= INTR_IDX_MAX) {
  239. SDE_ERROR("invalid params\n");
  240. return -EINVAL;
  241. }
  242. irq = &phys_enc->irq[intr_idx];
  243. /* note: do master / slave checking outside */
  244. /* return EWOULDBLOCK since we know the wait isn't necessary */
  245. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  246. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  247. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  248. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  249. return -EWOULDBLOCK;
  250. }
  251. if (irq->irq_idx < 0) {
  252. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  253. irq->name, irq->hw_idx);
  254. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  255. irq->irq_idx);
  256. return 0;
  257. }
  258. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  259. atomic_read(wait_info->atomic_cnt));
  260. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  261. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  262. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  263. /*
  264. * Some module X may disable interrupt for longer duration
  265. * and it may trigger all interrupts including timer interrupt
  266. * when module X again enable the interrupt.
  267. * That may cause interrupt wait timeout API in this API.
  268. * It is handled by split the wait timer in two halves.
  269. */
  270. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  271. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  272. irq->hw_idx,
  273. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  274. wait_info);
  275. if (ret)
  276. break;
  277. }
  278. if (ret <= 0) {
  279. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  280. irq->irq_idx, true);
  281. if (irq_status) {
  282. unsigned long flags;
  283. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  284. irq->hw_idx, irq->irq_idx,
  285. phys_enc->hw_pp->idx - PINGPONG_0,
  286. atomic_read(wait_info->atomic_cnt));
  287. SDE_DEBUG_PHYS(phys_enc,
  288. "done but irq %d not triggered\n",
  289. irq->irq_idx);
  290. local_irq_save(flags);
  291. irq->cb.func(phys_enc, irq->irq_idx);
  292. local_irq_restore(flags);
  293. ret = 0;
  294. } else {
  295. ret = -ETIMEDOUT;
  296. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  297. irq->hw_idx, irq->irq_idx,
  298. phys_enc->hw_pp->idx - PINGPONG_0,
  299. atomic_read(wait_info->atomic_cnt), irq_status,
  300. SDE_EVTLOG_ERROR);
  301. }
  302. } else {
  303. ret = 0;
  304. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  305. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  306. atomic_read(wait_info->atomic_cnt));
  307. }
  308. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  309. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  310. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  311. return ret;
  312. }
  313. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  314. enum sde_intr_idx intr_idx)
  315. {
  316. struct sde_encoder_irq *irq;
  317. int ret = 0;
  318. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  319. SDE_ERROR("invalid params\n");
  320. return -EINVAL;
  321. }
  322. irq = &phys_enc->irq[intr_idx];
  323. if (irq->irq_idx >= 0) {
  324. SDE_DEBUG_PHYS(phys_enc,
  325. "skipping already registered irq %s type %d\n",
  326. irq->name, irq->intr_type);
  327. return 0;
  328. }
  329. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  330. irq->intr_type, irq->hw_idx);
  331. if (irq->irq_idx < 0) {
  332. SDE_ERROR_PHYS(phys_enc,
  333. "failed to lookup IRQ index for %s type:%d\n",
  334. irq->name, irq->intr_type);
  335. return -EINVAL;
  336. }
  337. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  338. &irq->cb);
  339. if (ret) {
  340. SDE_ERROR_PHYS(phys_enc,
  341. "failed to register IRQ callback for %s\n",
  342. irq->name);
  343. irq->irq_idx = -EINVAL;
  344. return ret;
  345. }
  346. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  347. if (ret) {
  348. SDE_ERROR_PHYS(phys_enc,
  349. "enable IRQ for intr:%s failed, irq_idx %d\n",
  350. irq->name, irq->irq_idx);
  351. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  352. irq->irq_idx, &irq->cb);
  353. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  354. irq->irq_idx, SDE_EVTLOG_ERROR);
  355. irq->irq_idx = -EINVAL;
  356. return ret;
  357. }
  358. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  359. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  360. irq->name, irq->irq_idx);
  361. return ret;
  362. }
  363. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  364. enum sde_intr_idx intr_idx)
  365. {
  366. struct sde_encoder_irq *irq;
  367. int ret;
  368. if (!phys_enc) {
  369. SDE_ERROR("invalid encoder\n");
  370. return -EINVAL;
  371. }
  372. irq = &phys_enc->irq[intr_idx];
  373. /* silently skip irqs that weren't registered */
  374. if (irq->irq_idx < 0) {
  375. SDE_ERROR(
  376. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  377. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  378. irq->irq_idx);
  379. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  380. irq->irq_idx, SDE_EVTLOG_ERROR);
  381. return 0;
  382. }
  383. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  384. if (ret)
  385. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  386. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  387. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  388. &irq->cb);
  389. if (ret)
  390. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  391. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  392. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  393. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  394. irq->irq_idx = -EINVAL;
  395. return 0;
  396. }
  397. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  398. struct sde_encoder_hw_resources *hw_res,
  399. struct drm_connector_state *conn_state)
  400. {
  401. struct sde_encoder_virt *sde_enc = NULL;
  402. struct msm_mode_info mode_info;
  403. int i = 0;
  404. if (!hw_res || !drm_enc || !conn_state) {
  405. SDE_ERROR("invalid argument(s), drm_enc %d, res %d, state %d\n",
  406. !drm_enc, !hw_res, !conn_state);
  407. return;
  408. }
  409. sde_enc = to_sde_encoder_virt(drm_enc);
  410. SDE_DEBUG_ENC(sde_enc, "\n");
  411. /* Query resources used by phys encs, expected to be without overlap */
  412. memset(hw_res, 0, sizeof(*hw_res));
  413. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  414. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  415. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  416. if (phys && phys->ops.get_hw_resources)
  417. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  418. }
  419. /*
  420. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  421. * called from atomic_check phase. Use the below API to get mode
  422. * information of the temporary conn_state passed
  423. */
  424. sde_connector_state_get_mode_info(conn_state, &mode_info);
  425. hw_res->topology = mode_info.topology;
  426. hw_res->comp_info = &sde_enc->mode_info.comp_info;
  427. hw_res->display_type = sde_enc->disp_info.display_type;
  428. }
  429. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  430. {
  431. struct sde_encoder_virt *sde_enc = NULL;
  432. int i = 0;
  433. if (!drm_enc) {
  434. SDE_ERROR("invalid encoder\n");
  435. return;
  436. }
  437. sde_enc = to_sde_encoder_virt(drm_enc);
  438. SDE_DEBUG_ENC(sde_enc, "\n");
  439. mutex_lock(&sde_enc->enc_lock);
  440. sde_rsc_client_destroy(sde_enc->rsc_client);
  441. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  442. struct sde_encoder_phys *phys;
  443. phys = sde_enc->phys_vid_encs[i];
  444. if (phys && phys->ops.destroy) {
  445. phys->ops.destroy(phys);
  446. --sde_enc->num_phys_encs;
  447. sde_enc->phys_encs[i] = NULL;
  448. }
  449. phys = sde_enc->phys_cmd_encs[i];
  450. if (phys && phys->ops.destroy) {
  451. phys->ops.destroy(phys);
  452. --sde_enc->num_phys_encs;
  453. sde_enc->phys_encs[i] = NULL;
  454. }
  455. }
  456. if (sde_enc->num_phys_encs)
  457. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  458. sde_enc->num_phys_encs);
  459. sde_enc->num_phys_encs = 0;
  460. mutex_unlock(&sde_enc->enc_lock);
  461. drm_encoder_cleanup(drm_enc);
  462. mutex_destroy(&sde_enc->enc_lock);
  463. kfree(sde_enc->input_handler);
  464. sde_enc->input_handler = NULL;
  465. kfree(sde_enc);
  466. }
  467. void sde_encoder_helper_update_intf_cfg(
  468. struct sde_encoder_phys *phys_enc)
  469. {
  470. struct sde_encoder_virt *sde_enc;
  471. struct sde_hw_intf_cfg_v1 *intf_cfg;
  472. enum sde_3d_blend_mode mode_3d;
  473. if (!phys_enc || !phys_enc->hw_pp) {
  474. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  475. return;
  476. }
  477. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  478. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  479. SDE_DEBUG_ENC(sde_enc,
  480. "intf_cfg updated for %d at idx %d\n",
  481. phys_enc->intf_idx,
  482. intf_cfg->intf_count);
  483. /* setup interface configuration */
  484. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  485. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  486. return;
  487. }
  488. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  489. if (phys_enc == sde_enc->cur_master) {
  490. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  491. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  492. else
  493. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  494. }
  495. /* configure this interface as master for split display */
  496. if (phys_enc->split_role == ENC_ROLE_MASTER)
  497. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  498. /* setup which pp blk will connect to this intf */
  499. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  500. phys_enc->hw_intf->ops.bind_pingpong_blk(
  501. phys_enc->hw_intf,
  502. true,
  503. phys_enc->hw_pp->idx);
  504. /*setup merge_3d configuration */
  505. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  506. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  507. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  508. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  509. phys_enc->hw_pp->merge_3d->idx;
  510. if (phys_enc->hw_pp->ops.setup_3d_mode)
  511. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  512. mode_3d);
  513. }
  514. void sde_encoder_helper_split_config(
  515. struct sde_encoder_phys *phys_enc,
  516. enum sde_intf interface)
  517. {
  518. struct sde_encoder_virt *sde_enc;
  519. struct split_pipe_cfg *cfg;
  520. struct sde_hw_mdp *hw_mdptop;
  521. enum sde_rm_topology_name topology;
  522. struct msm_display_info *disp_info;
  523. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  524. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  525. return;
  526. }
  527. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  528. hw_mdptop = phys_enc->hw_mdptop;
  529. disp_info = &sde_enc->disp_info;
  530. cfg = &phys_enc->hw_intf->cfg;
  531. memset(cfg, 0, sizeof(*cfg));
  532. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  533. return;
  534. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  535. cfg->split_link_en = true;
  536. /**
  537. * disable split modes since encoder will be operating in as the only
  538. * encoder, either for the entire use case in the case of, for example,
  539. * single DSI, or for this frame in the case of left/right only partial
  540. * update.
  541. */
  542. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  543. if (hw_mdptop->ops.setup_split_pipe)
  544. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  545. if (hw_mdptop->ops.setup_pp_split)
  546. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  547. return;
  548. }
  549. cfg->en = true;
  550. cfg->mode = phys_enc->intf_mode;
  551. cfg->intf = interface;
  552. if (cfg->en && phys_enc->ops.needs_single_flush &&
  553. phys_enc->ops.needs_single_flush(phys_enc))
  554. cfg->split_flush_en = true;
  555. topology = sde_connector_get_topology_name(phys_enc->connector);
  556. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  557. cfg->pp_split_slave = cfg->intf;
  558. else
  559. cfg->pp_split_slave = INTF_MAX;
  560. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  561. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  562. if (hw_mdptop->ops.setup_split_pipe)
  563. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  564. } else if (sde_enc->hw_pp[0]) {
  565. /*
  566. * slave encoder
  567. * - determine split index from master index,
  568. * assume master is first pp
  569. */
  570. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  571. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  572. cfg->pp_split_index);
  573. if (hw_mdptop->ops.setup_pp_split)
  574. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  575. }
  576. }
  577. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  578. {
  579. struct sde_encoder_virt *sde_enc;
  580. int i = 0;
  581. if (!drm_enc)
  582. return false;
  583. sde_enc = to_sde_encoder_virt(drm_enc);
  584. if (!sde_enc)
  585. return false;
  586. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  587. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  588. if (phys && phys->in_clone_mode)
  589. return true;
  590. }
  591. return false;
  592. }
  593. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  594. struct drm_crtc_state *crtc_state,
  595. struct drm_connector_state *conn_state)
  596. {
  597. const struct drm_display_mode *mode;
  598. struct drm_display_mode *adj_mode;
  599. int i = 0;
  600. int ret = 0;
  601. mode = &crtc_state->mode;
  602. adj_mode = &crtc_state->adjusted_mode;
  603. /* perform atomic check on the first physical encoder (master) */
  604. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  605. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  606. if (phys && phys->ops.atomic_check)
  607. ret = phys->ops.atomic_check(phys, crtc_state,
  608. conn_state);
  609. else if (phys && phys->ops.mode_fixup)
  610. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  611. ret = -EINVAL;
  612. if (ret) {
  613. SDE_ERROR_ENC(sde_enc,
  614. "mode unsupported, phys idx %d\n", i);
  615. break;
  616. }
  617. }
  618. return ret;
  619. }
  620. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  621. struct drm_crtc_state *crtc_state,
  622. struct drm_connector_state *conn_state,
  623. struct sde_connector_state *sde_conn_state,
  624. struct sde_crtc_state *sde_crtc_state)
  625. {
  626. int ret = 0;
  627. if (crtc_state->mode_changed || crtc_state->active_changed) {
  628. struct sde_rect mode_roi, roi;
  629. mode_roi.x = 0;
  630. mode_roi.y = 0;
  631. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  632. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  633. if (sde_conn_state->rois.num_rects) {
  634. sde_kms_rect_merge_rectangles(
  635. &sde_conn_state->rois, &roi);
  636. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  637. SDE_ERROR_ENC(sde_enc,
  638. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  639. roi.x, roi.y, roi.w, roi.h);
  640. ret = -EINVAL;
  641. }
  642. }
  643. if (sde_crtc_state->user_roi_list.num_rects) {
  644. sde_kms_rect_merge_rectangles(
  645. &sde_crtc_state->user_roi_list, &roi);
  646. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  647. SDE_ERROR_ENC(sde_enc,
  648. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  649. roi.x, roi.y, roi.w, roi.h);
  650. ret = -EINVAL;
  651. }
  652. }
  653. }
  654. return ret;
  655. }
  656. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  657. struct drm_crtc_state *crtc_state,
  658. struct drm_connector_state *conn_state,
  659. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  660. struct sde_connector *sde_conn,
  661. struct sde_connector_state *sde_conn_state)
  662. {
  663. int ret = 0;
  664. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  665. if (sde_conn && drm_atomic_crtc_needs_modeset(crtc_state)) {
  666. struct msm_display_topology *topology = NULL;
  667. ret = sde_connector_get_mode_info(&sde_conn->base,
  668. adj_mode, &sde_conn_state->mode_info);
  669. if (ret) {
  670. SDE_ERROR_ENC(sde_enc,
  671. "failed to get mode info, rc = %d\n", ret);
  672. return ret;
  673. }
  674. if (sde_conn_state->mode_info.comp_info.comp_type &&
  675. sde_conn_state->mode_info.comp_info.comp_ratio >=
  676. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  677. SDE_ERROR_ENC(sde_enc,
  678. "invalid compression ratio: %d\n",
  679. sde_conn_state->mode_info.comp_info.comp_ratio);
  680. ret = -EINVAL;
  681. return ret;
  682. }
  683. /* Reserve dynamic resources, indicating atomic_check phase */
  684. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  685. conn_state, true);
  686. if (ret) {
  687. SDE_ERROR_ENC(sde_enc,
  688. "RM failed to reserve resources, rc = %d\n",
  689. ret);
  690. return ret;
  691. }
  692. /**
  693. * Update connector state with the topology selected for the
  694. * resource set validated. Reset the topology if we are
  695. * de-activating crtc.
  696. */
  697. if (crtc_state->active)
  698. topology = &sde_conn_state->mode_info.topology;
  699. ret = sde_rm_update_topology(conn_state, topology);
  700. if (ret) {
  701. SDE_ERROR_ENC(sde_enc,
  702. "RM failed to update topology, rc: %d\n", ret);
  703. return ret;
  704. }
  705. ret = sde_connector_set_blob_data(conn_state->connector,
  706. conn_state,
  707. CONNECTOR_PROP_SDE_INFO);
  708. if (ret) {
  709. SDE_ERROR_ENC(sde_enc,
  710. "connector failed to update info, rc: %d\n",
  711. ret);
  712. return ret;
  713. }
  714. }
  715. return ret;
  716. }
  717. static int sde_encoder_virt_atomic_check(
  718. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  719. struct drm_connector_state *conn_state)
  720. {
  721. struct sde_encoder_virt *sde_enc;
  722. struct msm_drm_private *priv;
  723. struct sde_kms *sde_kms;
  724. const struct drm_display_mode *mode;
  725. struct drm_display_mode *adj_mode;
  726. struct sde_connector *sde_conn = NULL;
  727. struct sde_connector_state *sde_conn_state = NULL;
  728. struct sde_crtc_state *sde_crtc_state = NULL;
  729. enum sde_rm_topology_name old_top;
  730. int ret = 0;
  731. if (!drm_enc || !crtc_state || !conn_state) {
  732. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  733. !drm_enc, !crtc_state, !conn_state);
  734. return -EINVAL;
  735. }
  736. sde_enc = to_sde_encoder_virt(drm_enc);
  737. SDE_DEBUG_ENC(sde_enc, "\n");
  738. priv = drm_enc->dev->dev_private;
  739. sde_kms = to_sde_kms(priv->kms);
  740. mode = &crtc_state->mode;
  741. adj_mode = &crtc_state->adjusted_mode;
  742. sde_conn = to_sde_connector(conn_state->connector);
  743. sde_conn_state = to_sde_connector_state(conn_state);
  744. sde_crtc_state = to_sde_crtc_state(crtc_state);
  745. SDE_EVT32(DRMID(drm_enc), drm_atomic_crtc_needs_modeset(crtc_state));
  746. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  747. conn_state);
  748. if (ret)
  749. return ret;
  750. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  751. conn_state, sde_conn_state, sde_crtc_state);
  752. if (ret)
  753. return ret;
  754. /**
  755. * record topology in previous atomic state to be able to handle
  756. * topology transitions correctly.
  757. */
  758. old_top = sde_connector_get_property(conn_state,
  759. CONNECTOR_PROP_TOPOLOGY_NAME);
  760. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  761. if (ret)
  762. return ret;
  763. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  764. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  765. if (ret)
  766. return ret;
  767. ret = sde_connector_roi_v1_check_roi(conn_state);
  768. if (ret) {
  769. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  770. ret);
  771. return ret;
  772. }
  773. drm_mode_set_crtcinfo(adj_mode, 0);
  774. SDE_EVT32(DRMID(drm_enc), adj_mode->flags, adj_mode->private_flags);
  775. return ret;
  776. }
  777. static void _sde_encoder_get_connector_roi(
  778. struct sde_encoder_virt *sde_enc,
  779. struct sde_rect *merged_conn_roi)
  780. {
  781. struct drm_connector *drm_conn;
  782. struct sde_connector_state *c_state;
  783. if (!sde_enc || !merged_conn_roi)
  784. return;
  785. drm_conn = sde_enc->phys_encs[0]->connector;
  786. if (!drm_conn || !drm_conn->state)
  787. return;
  788. c_state = to_sde_connector_state(drm_conn->state);
  789. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  790. }
  791. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  792. {
  793. struct sde_encoder_virt *sde_enc;
  794. struct drm_connector *drm_conn;
  795. struct drm_display_mode *adj_mode;
  796. struct sde_rect roi;
  797. if (!drm_enc) {
  798. SDE_ERROR("invalid encoder parameter\n");
  799. return -EINVAL;
  800. }
  801. sde_enc = to_sde_encoder_virt(drm_enc);
  802. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  803. SDE_ERROR("invalid crtc parameter\n");
  804. return -EINVAL;
  805. }
  806. if (!sde_enc->cur_master) {
  807. SDE_ERROR("invalid cur_master parameter\n");
  808. return -EINVAL;
  809. }
  810. adj_mode = &sde_enc->cur_master->cached_mode;
  811. drm_conn = sde_enc->cur_master->connector;
  812. _sde_encoder_get_connector_roi(sde_enc, &roi);
  813. if (sde_kms_rect_is_null(&roi)) {
  814. roi.w = adj_mode->hdisplay;
  815. roi.h = adj_mode->vdisplay;
  816. }
  817. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  818. sizeof(sde_enc->prv_conn_roi));
  819. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  820. return 0;
  821. }
  822. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc,
  823. u32 vsync_source, bool is_dummy)
  824. {
  825. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  826. struct msm_drm_private *priv;
  827. struct sde_kms *sde_kms;
  828. struct sde_hw_mdp *hw_mdptop;
  829. struct drm_encoder *drm_enc;
  830. struct sde_encoder_virt *sde_enc;
  831. int i;
  832. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  833. if (!sde_enc) {
  834. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  835. return;
  836. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  837. SDE_ERROR("invalid num phys enc %d/%d\n",
  838. sde_enc->num_phys_encs,
  839. (int) ARRAY_SIZE(sde_enc->hw_pp));
  840. return;
  841. }
  842. drm_enc = &sde_enc->base;
  843. /* this pointers are checked in virt_enable_helper */
  844. priv = drm_enc->dev->dev_private;
  845. sde_kms = to_sde_kms(priv->kms);
  846. if (!sde_kms) {
  847. SDE_ERROR("invalid sde_kms\n");
  848. return;
  849. }
  850. hw_mdptop = sde_kms->hw_mdp;
  851. if (!hw_mdptop) {
  852. SDE_ERROR("invalid mdptop\n");
  853. return;
  854. }
  855. if (hw_mdptop->ops.setup_vsync_source) {
  856. for (i = 0; i < sde_enc->num_phys_encs; i++)
  857. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  858. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  859. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  860. vsync_cfg.vsync_source = vsync_source;
  861. vsync_cfg.is_dummy = is_dummy;
  862. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  863. }
  864. }
  865. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  866. struct msm_display_info *disp_info, bool is_dummy)
  867. {
  868. struct sde_encoder_phys *phys;
  869. int i;
  870. u32 vsync_source;
  871. if (!sde_enc || !disp_info) {
  872. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  873. sde_enc != NULL, disp_info != NULL);
  874. return;
  875. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  876. SDE_ERROR("invalid num phys enc %d/%d\n",
  877. sde_enc->num_phys_encs,
  878. (int) ARRAY_SIZE(sde_enc->hw_pp));
  879. return;
  880. }
  881. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  882. if (is_dummy)
  883. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_0 -
  884. sde_enc->te_source;
  885. else if (disp_info->is_te_using_watchdog_timer)
  886. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4;
  887. else
  888. vsync_source = sde_enc->te_source;
  889. SDE_EVT32(DRMID(&sde_enc->base), vsync_source, is_dummy,
  890. disp_info->is_te_using_watchdog_timer);
  891. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  892. phys = sde_enc->phys_encs[i];
  893. if (phys && phys->ops.setup_vsync_source)
  894. phys->ops.setup_vsync_source(phys,
  895. vsync_source, is_dummy);
  896. }
  897. }
  898. }
  899. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  900. bool watchdog_te)
  901. {
  902. struct sde_encoder_virt *sde_enc;
  903. struct msm_display_info disp_info;
  904. if (!drm_enc) {
  905. pr_err("invalid drm encoder\n");
  906. return -EINVAL;
  907. }
  908. sde_enc = to_sde_encoder_virt(drm_enc);
  909. sde_encoder_control_te(drm_enc, false);
  910. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  911. disp_info.is_te_using_watchdog_timer = watchdog_te;
  912. _sde_encoder_update_vsync_source(sde_enc, &disp_info, false);
  913. sde_encoder_control_te(drm_enc, true);
  914. return 0;
  915. }
  916. static int _sde_encoder_rsc_client_update_vsync_wait(
  917. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  918. int wait_vblank_crtc_id)
  919. {
  920. int wait_refcount = 0, ret = 0;
  921. int pipe = -1;
  922. int wait_count = 0;
  923. struct drm_crtc *primary_crtc;
  924. struct drm_crtc *crtc;
  925. crtc = sde_enc->crtc;
  926. if (wait_vblank_crtc_id)
  927. wait_refcount =
  928. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  929. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  930. SDE_EVTLOG_FUNC_ENTRY);
  931. if (crtc->base.id != wait_vblank_crtc_id) {
  932. primary_crtc = drm_crtc_find(drm_enc->dev,
  933. NULL, wait_vblank_crtc_id);
  934. if (!primary_crtc) {
  935. SDE_ERROR_ENC(sde_enc,
  936. "failed to find primary crtc id %d\n",
  937. wait_vblank_crtc_id);
  938. return -EINVAL;
  939. }
  940. pipe = drm_crtc_index(primary_crtc);
  941. }
  942. /**
  943. * note: VBLANK is expected to be enabled at this point in
  944. * resource control state machine if on primary CRTC
  945. */
  946. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  947. if (sde_rsc_client_is_state_update_complete(
  948. sde_enc->rsc_client))
  949. break;
  950. if (crtc->base.id == wait_vblank_crtc_id)
  951. ret = sde_encoder_wait_for_event(drm_enc,
  952. MSM_ENC_VBLANK);
  953. else
  954. drm_wait_one_vblank(drm_enc->dev, pipe);
  955. if (ret) {
  956. SDE_ERROR_ENC(sde_enc,
  957. "wait for vblank failed ret:%d\n", ret);
  958. /**
  959. * rsc hardware may hang without vsync. avoid rsc hang
  960. * by generating the vsync from watchdog timer.
  961. */
  962. if (crtc->base.id == wait_vblank_crtc_id)
  963. sde_encoder_helper_switch_vsync(drm_enc, true);
  964. }
  965. }
  966. if (wait_count >= MAX_RSC_WAIT)
  967. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  968. SDE_EVTLOG_ERROR);
  969. if (wait_refcount)
  970. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  971. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  972. SDE_EVTLOG_FUNC_EXIT);
  973. return ret;
  974. }
  975. static int _sde_encoder_update_rsc_client(
  976. struct drm_encoder *drm_enc, bool enable)
  977. {
  978. struct sde_encoder_virt *sde_enc;
  979. struct drm_crtc *crtc;
  980. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  981. struct sde_rsc_cmd_config *rsc_config;
  982. int ret;
  983. struct msm_display_info *disp_info;
  984. struct msm_mode_info *mode_info;
  985. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  986. u32 qsync_mode = 0, v_front_porch;
  987. struct drm_display_mode *mode;
  988. bool is_vid_mode;
  989. if (!drm_enc || !drm_enc->dev) {
  990. SDE_ERROR("invalid encoder arguments\n");
  991. return -EINVAL;
  992. }
  993. sde_enc = to_sde_encoder_virt(drm_enc);
  994. mode_info = &sde_enc->mode_info;
  995. crtc = sde_enc->crtc;
  996. if (!sde_enc->crtc) {
  997. SDE_ERROR("invalid crtc parameter\n");
  998. return -EINVAL;
  999. }
  1000. disp_info = &sde_enc->disp_info;
  1001. rsc_config = &sde_enc->rsc_config;
  1002. if (!sde_enc->rsc_client) {
  1003. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1004. return 0;
  1005. }
  1006. /**
  1007. * only primary command mode panel without Qsync can request CMD state.
  1008. * all other panels/displays can request for VID state including
  1009. * secondary command mode panel.
  1010. * Clone mode encoder can request CLK STATE only.
  1011. */
  1012. if (sde_enc->cur_master)
  1013. qsync_mode = sde_connector_get_qsync_mode(
  1014. sde_enc->cur_master->connector);
  1015. if (sde_encoder_in_clone_mode(drm_enc) ||
  1016. (disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1017. (disp_info->display_type && qsync_mode))
  1018. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1019. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1020. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1021. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1022. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1023. SDE_EVT32(rsc_state, qsync_mode);
  1024. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1025. MSM_DISPLAY_VIDEO_MODE);
  1026. mode = &sde_enc->crtc->state->mode;
  1027. v_front_porch = mode->vsync_start - mode->vdisplay;
  1028. /* compare specific items and reconfigure the rsc */
  1029. if ((rsc_config->fps != mode_info->frame_rate) ||
  1030. (rsc_config->vtotal != mode_info->vtotal) ||
  1031. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1032. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1033. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1034. rsc_config->fps = mode_info->frame_rate;
  1035. rsc_config->vtotal = mode_info->vtotal;
  1036. /*
  1037. * for video mode, prefill lines should not go beyond vertical
  1038. * front porch for RSCC configuration. This will ensure bw
  1039. * downvotes are not sent within the active region. Additional
  1040. * -1 is to give one line time for rscc mode min_threshold.
  1041. */
  1042. if (is_vid_mode && (mode_info->prefill_lines >= v_front_porch))
  1043. rsc_config->prefill_lines = v_front_porch - 1;
  1044. else
  1045. rsc_config->prefill_lines = mode_info->prefill_lines;
  1046. rsc_config->jitter_numer = mode_info->jitter_numer;
  1047. rsc_config->jitter_denom = mode_info->jitter_denom;
  1048. sde_enc->rsc_state_init = false;
  1049. }
  1050. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1051. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1052. /* update it only once */
  1053. sde_enc->rsc_state_init = true;
  1054. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1055. rsc_state, rsc_config, crtc->base.id,
  1056. &wait_vblank_crtc_id);
  1057. } else {
  1058. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1059. rsc_state, NULL, crtc->base.id,
  1060. &wait_vblank_crtc_id);
  1061. }
  1062. /**
  1063. * if RSC performed a state change that requires a VBLANK wait, it will
  1064. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1065. *
  1066. * if we are the primary display, we will need to enable and wait
  1067. * locally since we hold the commit thread
  1068. *
  1069. * if we are an external display, we must send a signal to the primary
  1070. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1071. * by the primary panel's VBLANK signals
  1072. */
  1073. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1074. if (ret) {
  1075. SDE_ERROR_ENC(sde_enc,
  1076. "sde rsc client update failed ret:%d\n", ret);
  1077. return ret;
  1078. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1079. return ret;
  1080. }
  1081. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1082. sde_enc, wait_vblank_crtc_id);
  1083. return ret;
  1084. }
  1085. static void _sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1086. {
  1087. struct sde_encoder_virt *sde_enc;
  1088. int i;
  1089. if (!drm_enc) {
  1090. SDE_ERROR("invalid encoder\n");
  1091. return;
  1092. }
  1093. sde_enc = to_sde_encoder_virt(drm_enc);
  1094. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1095. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1096. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1097. if (phys && phys->ops.irq_control)
  1098. phys->ops.irq_control(phys, enable);
  1099. }
  1100. }
  1101. /* keep track of the userspace vblank during modeset */
  1102. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1103. u32 sw_event)
  1104. {
  1105. struct sde_encoder_virt *sde_enc;
  1106. bool enable;
  1107. int i;
  1108. if (!drm_enc) {
  1109. SDE_ERROR("invalid encoder\n");
  1110. return;
  1111. }
  1112. sde_enc = to_sde_encoder_virt(drm_enc);
  1113. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1114. sw_event, sde_enc->vblank_enabled);
  1115. /* nothing to do if vblank not enabled by userspace */
  1116. if (!sde_enc->vblank_enabled)
  1117. return;
  1118. /* disable vblank on pre_modeset */
  1119. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1120. enable = false;
  1121. /* enable vblank on post_modeset */
  1122. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1123. enable = true;
  1124. else
  1125. return;
  1126. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1127. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1128. if (phys && phys->ops.control_vblank_irq)
  1129. phys->ops.control_vblank_irq(phys, enable);
  1130. }
  1131. }
  1132. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1133. {
  1134. struct sde_encoder_virt *sde_enc;
  1135. if (!drm_enc)
  1136. return NULL;
  1137. sde_enc = to_sde_encoder_virt(drm_enc);
  1138. return sde_enc->rsc_client;
  1139. }
  1140. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1141. bool enable)
  1142. {
  1143. struct msm_drm_private *priv;
  1144. struct sde_kms *sde_kms;
  1145. struct sde_encoder_virt *sde_enc;
  1146. int rc;
  1147. bool is_cmd_mode = false;
  1148. sde_enc = to_sde_encoder_virt(drm_enc);
  1149. priv = drm_enc->dev->dev_private;
  1150. sde_kms = to_sde_kms(priv->kms);
  1151. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1152. is_cmd_mode = true;
  1153. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1154. SDE_EVT32(DRMID(drm_enc), enable);
  1155. if (!sde_enc->cur_master) {
  1156. SDE_ERROR("encoder master not set\n");
  1157. return -EINVAL;
  1158. }
  1159. if (enable) {
  1160. /* enable SDE core clks */
  1161. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1162. if (rc < 0) {
  1163. SDE_ERROR("failed to enable power resource %d\n", rc);
  1164. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1165. return rc;
  1166. }
  1167. sde_enc->elevated_ahb_vote = true;
  1168. /* enable DSI clks */
  1169. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1170. true);
  1171. if (rc) {
  1172. SDE_ERROR("failed to enable clk control %d\n", rc);
  1173. pm_runtime_put_sync(drm_enc->dev->dev);
  1174. return rc;
  1175. }
  1176. /* enable all the irq */
  1177. _sde_encoder_irq_control(drm_enc, true);
  1178. if (is_cmd_mode)
  1179. _sde_encoder_pm_qos_add_request(drm_enc, sde_kms);
  1180. } else {
  1181. if (is_cmd_mode)
  1182. _sde_encoder_pm_qos_remove_request(drm_enc, sde_kms);
  1183. /* disable all the irq */
  1184. _sde_encoder_irq_control(drm_enc, false);
  1185. /* disable DSI clks */
  1186. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1187. /* disable SDE core clks */
  1188. pm_runtime_put_sync(drm_enc->dev->dev);
  1189. }
  1190. return 0;
  1191. }
  1192. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1193. bool enable, u32 frame_count)
  1194. {
  1195. struct sde_encoder_virt *sde_enc;
  1196. int i;
  1197. if (!drm_enc) {
  1198. SDE_ERROR("invalid encoder\n");
  1199. return;
  1200. }
  1201. sde_enc = to_sde_encoder_virt(drm_enc);
  1202. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1203. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1204. if (!phys || !phys->ops.setup_misr)
  1205. continue;
  1206. phys->ops.setup_misr(phys, enable, frame_count);
  1207. }
  1208. }
  1209. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1210. unsigned int type, unsigned int code, int value)
  1211. {
  1212. struct drm_encoder *drm_enc = NULL;
  1213. struct sde_encoder_virt *sde_enc = NULL;
  1214. struct msm_drm_thread *disp_thread = NULL;
  1215. struct msm_drm_private *priv = NULL;
  1216. if (!handle || !handle->handler || !handle->handler->private) {
  1217. SDE_ERROR("invalid encoder for the input event\n");
  1218. return;
  1219. }
  1220. drm_enc = (struct drm_encoder *)handle->handler->private;
  1221. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1222. SDE_ERROR("invalid parameters\n");
  1223. return;
  1224. }
  1225. priv = drm_enc->dev->dev_private;
  1226. sde_enc = to_sde_encoder_virt(drm_enc);
  1227. if (!sde_enc->crtc || (sde_enc->crtc->index
  1228. >= ARRAY_SIZE(priv->disp_thread))) {
  1229. SDE_DEBUG_ENC(sde_enc,
  1230. "invalid cached CRTC: %d or crtc index: %d\n",
  1231. sde_enc->crtc == NULL,
  1232. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1233. return;
  1234. }
  1235. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1236. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1237. kthread_queue_work(&disp_thread->worker,
  1238. &sde_enc->input_event_work);
  1239. }
  1240. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1241. {
  1242. struct sde_encoder_virt *sde_enc;
  1243. if (!drm_enc) {
  1244. SDE_ERROR("invalid encoder\n");
  1245. return;
  1246. }
  1247. sde_enc = to_sde_encoder_virt(drm_enc);
  1248. /* return early if there is no state change */
  1249. if (sde_enc->idle_pc_enabled == enable)
  1250. return;
  1251. sde_enc->idle_pc_enabled = enable;
  1252. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1253. SDE_EVT32(sde_enc->idle_pc_enabled);
  1254. }
  1255. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1256. u32 sw_event)
  1257. {
  1258. struct drm_encoder *drm_enc = &sde_enc->base;
  1259. struct msm_drm_private *priv;
  1260. unsigned int lp, idle_pc_duration;
  1261. struct msm_drm_thread *disp_thread;
  1262. bool autorefresh_enabled = false;
  1263. autorefresh_enabled = _sde_encoder_is_autorefresh_enabled(sde_enc);
  1264. if (autorefresh_enabled)
  1265. return;
  1266. /* set idle timeout based on master connector's lp value */
  1267. if (sde_enc->cur_master)
  1268. lp = sde_connector_get_lp(
  1269. sde_enc->cur_master->connector);
  1270. else
  1271. lp = SDE_MODE_DPMS_ON;
  1272. if (lp == SDE_MODE_DPMS_LP2)
  1273. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1274. else
  1275. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1276. priv = drm_enc->dev->dev_private;
  1277. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1278. kthread_mod_delayed_work(
  1279. &disp_thread->worker,
  1280. &sde_enc->delayed_off_work,
  1281. msecs_to_jiffies(idle_pc_duration));
  1282. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1283. autorefresh_enabled,
  1284. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1285. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1286. sw_event);
  1287. }
  1288. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1289. u32 sw_event)
  1290. {
  1291. if (kthread_cancel_delayed_work_sync(
  1292. &sde_enc->delayed_off_work))
  1293. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1294. sw_event);
  1295. }
  1296. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1297. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1298. {
  1299. int ret = 0;
  1300. mutex_lock(&sde_enc->rc_lock);
  1301. /* return if the resource control is already in ON state */
  1302. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1303. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1304. sw_event);
  1305. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1306. SDE_EVTLOG_FUNC_CASE1);
  1307. goto end;
  1308. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1309. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1310. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1311. sw_event, sde_enc->rc_state);
  1312. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1313. SDE_EVTLOG_ERROR);
  1314. goto end;
  1315. }
  1316. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1317. _sde_encoder_irq_control(drm_enc, true);
  1318. } else {
  1319. /* enable all the clks and resources */
  1320. ret = _sde_encoder_resource_control_helper(drm_enc,
  1321. true);
  1322. if (ret) {
  1323. SDE_ERROR_ENC(sde_enc,
  1324. "sw_event:%d, rc in state %d\n",
  1325. sw_event, sde_enc->rc_state);
  1326. SDE_EVT32(DRMID(drm_enc), sw_event,
  1327. sde_enc->rc_state,
  1328. SDE_EVTLOG_ERROR);
  1329. goto end;
  1330. }
  1331. _sde_encoder_update_rsc_client(drm_enc, true);
  1332. }
  1333. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1334. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1335. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1336. /* restart delayed off work, if required */
  1337. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1338. end:
  1339. mutex_unlock(&sde_enc->rc_lock);
  1340. return ret;
  1341. }
  1342. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1343. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1344. {
  1345. /* cancel delayed off work, if any */
  1346. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1347. mutex_lock(&sde_enc->rc_lock);
  1348. if (is_vid_mode &&
  1349. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1350. _sde_encoder_irq_control(drm_enc, true);
  1351. }
  1352. /* skip if is already OFF or IDLE, resources are off already */
  1353. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1354. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1355. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1356. sw_event, sde_enc->rc_state);
  1357. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1358. SDE_EVTLOG_FUNC_CASE3);
  1359. goto end;
  1360. }
  1361. /**
  1362. * IRQs are still enabled currently, which allows wait for
  1363. * VBLANK which RSC may require to correctly transition to OFF
  1364. */
  1365. _sde_encoder_update_rsc_client(drm_enc, false);
  1366. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1367. SDE_ENC_RC_STATE_PRE_OFF,
  1368. SDE_EVTLOG_FUNC_CASE3);
  1369. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1370. end:
  1371. mutex_unlock(&sde_enc->rc_lock);
  1372. return 0;
  1373. }
  1374. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1375. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1376. {
  1377. int ret = 0;
  1378. /* cancel vsync event work and timer */
  1379. kthread_cancel_work_sync(&sde_enc->vsync_event_work);
  1380. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI)
  1381. del_timer_sync(&sde_enc->vsync_event_timer);
  1382. mutex_lock(&sde_enc->rc_lock);
  1383. /* return if the resource control is already in OFF state */
  1384. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1385. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1386. sw_event);
  1387. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1388. SDE_EVTLOG_FUNC_CASE4);
  1389. goto end;
  1390. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1391. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1392. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1393. sw_event, sde_enc->rc_state);
  1394. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1395. SDE_EVTLOG_ERROR);
  1396. ret = -EINVAL;
  1397. goto end;
  1398. }
  1399. /**
  1400. * expect to arrive here only if in either idle state or pre-off
  1401. * and in IDLE state the resources are already disabled
  1402. */
  1403. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1404. _sde_encoder_resource_control_helper(drm_enc, false);
  1405. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1406. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1407. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1408. end:
  1409. mutex_unlock(&sde_enc->rc_lock);
  1410. return ret;
  1411. }
  1412. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1413. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1414. {
  1415. int ret = 0;
  1416. /* cancel delayed off work, if any */
  1417. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1418. mutex_lock(&sde_enc->rc_lock);
  1419. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1420. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1421. sw_event);
  1422. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1423. SDE_EVTLOG_FUNC_CASE5);
  1424. goto end;
  1425. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1426. /* enable all the clks and resources */
  1427. ret = _sde_encoder_resource_control_helper(drm_enc,
  1428. true);
  1429. if (ret) {
  1430. SDE_ERROR_ENC(sde_enc,
  1431. "sw_event:%d, rc in state %d\n",
  1432. sw_event, sde_enc->rc_state);
  1433. SDE_EVT32(DRMID(drm_enc), sw_event,
  1434. sde_enc->rc_state,
  1435. SDE_EVTLOG_ERROR);
  1436. goto end;
  1437. }
  1438. _sde_encoder_update_rsc_client(drm_enc, true);
  1439. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1440. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1441. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1442. }
  1443. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  1444. if (ret && ret != -EWOULDBLOCK) {
  1445. SDE_ERROR_ENC(sde_enc,
  1446. "wait for commit done returned %d\n",
  1447. ret);
  1448. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1449. ret, SDE_EVTLOG_ERROR);
  1450. ret = -EINVAL;
  1451. goto end;
  1452. }
  1453. _sde_encoder_irq_control(drm_enc, false);
  1454. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  1455. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1456. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1457. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1458. end:
  1459. mutex_unlock(&sde_enc->rc_lock);
  1460. return ret;
  1461. }
  1462. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1463. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1464. {
  1465. int ret = 0;
  1466. mutex_lock(&sde_enc->rc_lock);
  1467. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1468. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1469. sw_event);
  1470. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1471. SDE_EVTLOG_FUNC_CASE5);
  1472. goto end;
  1473. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1474. SDE_ERROR_ENC(sde_enc,
  1475. "sw_event:%d, rc:%d !MODESET state\n",
  1476. sw_event, sde_enc->rc_state);
  1477. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1478. SDE_EVTLOG_ERROR);
  1479. ret = -EINVAL;
  1480. goto end;
  1481. }
  1482. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  1483. _sde_encoder_irq_control(drm_enc, true);
  1484. _sde_encoder_update_rsc_client(drm_enc, true);
  1485. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1486. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1487. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1488. end:
  1489. mutex_unlock(&sde_enc->rc_lock);
  1490. return ret;
  1491. }
  1492. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1493. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1494. {
  1495. mutex_lock(&sde_enc->rc_lock);
  1496. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1497. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1498. sw_event, sde_enc->rc_state);
  1499. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1500. SDE_EVTLOG_ERROR);
  1501. goto end;
  1502. } else if (sde_crtc_frame_pending(sde_enc->crtc)) {
  1503. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1504. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1505. sde_crtc_frame_pending(sde_enc->crtc),
  1506. SDE_EVTLOG_ERROR);
  1507. _sde_encoder_rc_restart_delayed(sde_enc,
  1508. SDE_ENC_RC_EVENT_ENTER_IDLE);
  1509. goto end;
  1510. }
  1511. if (is_vid_mode) {
  1512. _sde_encoder_irq_control(drm_enc, false);
  1513. } else {
  1514. /* disable all the clks and resources */
  1515. _sde_encoder_update_rsc_client(drm_enc, false);
  1516. _sde_encoder_resource_control_helper(drm_enc, false);
  1517. }
  1518. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1519. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1520. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1521. end:
  1522. mutex_unlock(&sde_enc->rc_lock);
  1523. return 0;
  1524. }
  1525. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1526. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1527. struct msm_drm_private *priv, bool is_vid_mode)
  1528. {
  1529. bool autorefresh_enabled = false;
  1530. struct msm_drm_thread *disp_thread;
  1531. int ret = 0;
  1532. if (!sde_enc->crtc ||
  1533. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1534. SDE_DEBUG_ENC(sde_enc,
  1535. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1536. sde_enc->crtc == NULL,
  1537. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1538. sw_event);
  1539. return -EINVAL;
  1540. }
  1541. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1542. mutex_lock(&sde_enc->rc_lock);
  1543. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1544. if (sde_enc->cur_master &&
  1545. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1546. autorefresh_enabled =
  1547. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1548. sde_enc->cur_master);
  1549. if (autorefresh_enabled) {
  1550. SDE_DEBUG_ENC(sde_enc,
  1551. "not handling early wakeup since auto refresh is enabled\n");
  1552. goto end;
  1553. }
  1554. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1555. kthread_mod_delayed_work(&disp_thread->worker,
  1556. &sde_enc->delayed_off_work,
  1557. msecs_to_jiffies(
  1558. IDLE_POWERCOLLAPSE_DURATION));
  1559. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1560. /* enable all the clks and resources */
  1561. ret = _sde_encoder_resource_control_helper(drm_enc,
  1562. true);
  1563. if (ret) {
  1564. SDE_ERROR_ENC(sde_enc,
  1565. "sw_event:%d, rc in state %d\n",
  1566. sw_event, sde_enc->rc_state);
  1567. SDE_EVT32(DRMID(drm_enc), sw_event,
  1568. sde_enc->rc_state,
  1569. SDE_EVTLOG_ERROR);
  1570. goto end;
  1571. }
  1572. _sde_encoder_update_rsc_client(drm_enc, true);
  1573. /*
  1574. * In some cases, commit comes with slight delay
  1575. * (> 80 ms)after early wake up, prevent clock switch
  1576. * off to avoid jank in next update. So, increase the
  1577. * command mode idle timeout sufficiently to prevent
  1578. * such case.
  1579. */
  1580. kthread_mod_delayed_work(&disp_thread->worker,
  1581. &sde_enc->delayed_off_work,
  1582. msecs_to_jiffies(
  1583. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1584. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1585. }
  1586. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1587. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1588. end:
  1589. mutex_unlock(&sde_enc->rc_lock);
  1590. return ret;
  1591. }
  1592. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1593. u32 sw_event)
  1594. {
  1595. struct sde_encoder_virt *sde_enc;
  1596. struct msm_drm_private *priv;
  1597. int ret = 0;
  1598. bool is_vid_mode = false;
  1599. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1600. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1601. sw_event);
  1602. return -EINVAL;
  1603. }
  1604. sde_enc = to_sde_encoder_virt(drm_enc);
  1605. priv = drm_enc->dev->dev_private;
  1606. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1607. is_vid_mode = true;
  1608. /*
  1609. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1610. * events and return early for other events (ie wb display).
  1611. */
  1612. if (!sde_enc->idle_pc_enabled &&
  1613. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1614. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1615. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1616. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1617. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1618. return 0;
  1619. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1620. sw_event, sde_enc->idle_pc_enabled);
  1621. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1622. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1623. switch (sw_event) {
  1624. case SDE_ENC_RC_EVENT_KICKOFF:
  1625. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1626. is_vid_mode);
  1627. break;
  1628. case SDE_ENC_RC_EVENT_PRE_STOP:
  1629. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1630. is_vid_mode);
  1631. break;
  1632. case SDE_ENC_RC_EVENT_STOP:
  1633. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1634. break;
  1635. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1636. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1637. break;
  1638. case SDE_ENC_RC_EVENT_POST_MODESET:
  1639. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1640. break;
  1641. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1642. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1643. is_vid_mode);
  1644. break;
  1645. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1646. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1647. priv, is_vid_mode);
  1648. break;
  1649. default:
  1650. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1651. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1652. break;
  1653. }
  1654. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1655. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  1656. return ret;
  1657. }
  1658. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  1659. enum sde_intf_mode intf_mode, struct drm_display_mode *adj_mode)
  1660. {
  1661. int i = 0;
  1662. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1663. if (intf_mode == INTF_MODE_CMD)
  1664. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  1665. else if (intf_mode == INTF_MODE_VIDEO)
  1666. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  1667. _sde_encoder_update_rsc_client(drm_enc, true);
  1668. if (intf_mode == INTF_MODE_CMD) {
  1669. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1670. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  1671. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  1672. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  1673. msm_is_mode_seamless_poms(adj_mode),
  1674. SDE_EVTLOG_FUNC_CASE1);
  1675. } else if (intf_mode == INTF_MODE_VIDEO) {
  1676. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1677. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  1678. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  1679. msm_is_mode_seamless_poms(adj_mode),
  1680. SDE_EVTLOG_FUNC_CASE2);
  1681. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  1682. }
  1683. }
  1684. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  1685. struct drm_display_mode *mode,
  1686. struct drm_display_mode *adj_mode)
  1687. {
  1688. struct sde_encoder_virt *sde_enc;
  1689. struct msm_drm_private *priv;
  1690. struct sde_kms *sde_kms;
  1691. struct drm_connector_list_iter conn_iter;
  1692. struct drm_connector *conn = NULL, *conn_search;
  1693. struct sde_rm_hw_iter dsc_iter, pp_iter, qdss_iter;
  1694. struct sde_rm_hw_iter vdc_iter;
  1695. struct sde_rm_hw_request request_hw;
  1696. enum sde_intf_mode intf_mode;
  1697. bool is_cmd_mode = false;
  1698. int i = 0, ret;
  1699. if (!drm_enc) {
  1700. SDE_ERROR("invalid encoder\n");
  1701. return;
  1702. }
  1703. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  1704. SDE_ERROR("power resource is not enabled\n");
  1705. return;
  1706. }
  1707. sde_enc = to_sde_encoder_virt(drm_enc);
  1708. SDE_DEBUG_ENC(sde_enc, "\n");
  1709. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1710. is_cmd_mode = true;
  1711. priv = drm_enc->dev->dev_private;
  1712. sde_kms = to_sde_kms(priv->kms);
  1713. SDE_EVT32(DRMID(drm_enc));
  1714. /*
  1715. * cache the crtc in sde_enc on enable for duration of use case
  1716. * for correctly servicing asynchronous irq events and timers
  1717. */
  1718. if (!drm_enc->crtc) {
  1719. SDE_ERROR("invalid crtc\n");
  1720. return;
  1721. }
  1722. sde_enc->crtc = drm_enc->crtc;
  1723. drm_connector_list_iter_begin(sde_kms->dev, &conn_iter);
  1724. drm_for_each_connector_iter(conn_search, &conn_iter) {
  1725. if (conn_search->encoder == drm_enc) {
  1726. conn = conn_search;
  1727. break;
  1728. }
  1729. }
  1730. drm_connector_list_iter_end(&conn_iter);
  1731. if (!conn) {
  1732. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  1733. return;
  1734. } else if (!conn->state) {
  1735. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  1736. return;
  1737. }
  1738. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  1739. /* store the mode_info */
  1740. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  1741. /* release resources before seamless mode change */
  1742. if (msm_is_mode_seamless_dms(adj_mode) ||
  1743. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  1744. is_cmd_mode)) {
  1745. /* restore resource state before releasing them */
  1746. ret = sde_encoder_resource_control(drm_enc,
  1747. SDE_ENC_RC_EVENT_PRE_MODESET);
  1748. if (ret) {
  1749. SDE_ERROR_ENC(sde_enc,
  1750. "sde resource control failed: %d\n",
  1751. ret);
  1752. return;
  1753. }
  1754. /*
  1755. * Disable dce before switch the mode and after pre_modeset,
  1756. * to guarantee that previous kickoff finished.
  1757. */
  1758. sde_encoder_dce_disable(sde_enc);
  1759. } else if (msm_is_mode_seamless_poms(adj_mode)) {
  1760. _sde_encoder_modeset_helper_locked(drm_enc,
  1761. SDE_ENC_RC_EVENT_PRE_MODESET);
  1762. sde_encoder_virt_mode_switch(drm_enc, intf_mode, adj_mode);
  1763. }
  1764. /* Reserve dynamic resources now. Indicating non-AtomicTest phase */
  1765. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state,
  1766. conn->state, false);
  1767. if (ret) {
  1768. SDE_ERROR_ENC(sde_enc,
  1769. "failed to reserve hw resources, %d\n", ret);
  1770. return;
  1771. }
  1772. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  1773. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1774. sde_enc->hw_pp[i] = NULL;
  1775. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  1776. break;
  1777. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  1778. }
  1779. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1780. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1781. if (phys) {
  1782. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  1783. SDE_HW_BLK_QDSS);
  1784. for (i = 0; i < QDSS_MAX; i++) {
  1785. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  1786. phys->hw_qdss =
  1787. (struct sde_hw_qdss *)qdss_iter.hw;
  1788. break;
  1789. }
  1790. }
  1791. }
  1792. }
  1793. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  1794. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1795. sde_enc->hw_dsc[i] = NULL;
  1796. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  1797. break;
  1798. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  1799. }
  1800. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  1801. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1802. sde_enc->hw_vdc[i] = NULL;
  1803. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  1804. break;
  1805. sde_enc->hw_vdc[i] = (struct sde_hw_vdc *) vdc_iter.hw;
  1806. }
  1807. /* Get PP for DSC configuration */
  1808. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1809. struct sde_hw_pingpong *pp = NULL;
  1810. unsigned long features = 0;
  1811. if (!sde_enc->hw_dsc[i])
  1812. continue;
  1813. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  1814. request_hw.type = SDE_HW_BLK_PINGPONG;
  1815. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  1816. break;
  1817. pp = (struct sde_hw_pingpong *) request_hw.hw;
  1818. features = pp->ops.get_hw_caps(pp);
  1819. if (test_bit(SDE_PINGPONG_DSC, &features))
  1820. sde_enc->hw_dsc_pp[i] = pp;
  1821. else
  1822. sde_enc->hw_dsc_pp[i] = NULL;
  1823. }
  1824. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1825. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1826. if (phys) {
  1827. if (!sde_enc->hw_pp[i] && sde_enc->topology.num_intf) {
  1828. SDE_ERROR_ENC(sde_enc,
  1829. "invalid pingpong block for the encoder\n");
  1830. return;
  1831. }
  1832. phys->hw_pp = sde_enc->hw_pp[i];
  1833. phys->connector = conn->state->connector;
  1834. if (phys->ops.mode_set)
  1835. phys->ops.mode_set(phys, mode, adj_mode);
  1836. }
  1837. }
  1838. /* update resources after seamless mode change */
  1839. if (msm_is_mode_seamless_dms(adj_mode) ||
  1840. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  1841. is_cmd_mode))
  1842. sde_encoder_resource_control(&sde_enc->base,
  1843. SDE_ENC_RC_EVENT_POST_MODESET);
  1844. else if (msm_is_mode_seamless_poms(adj_mode))
  1845. _sde_encoder_modeset_helper_locked(drm_enc,
  1846. SDE_ENC_RC_EVENT_POST_MODESET);
  1847. }
  1848. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  1849. {
  1850. struct sde_encoder_virt *sde_enc;
  1851. struct sde_encoder_phys *phys;
  1852. int i;
  1853. if (!drm_enc) {
  1854. SDE_ERROR("invalid parameters\n");
  1855. return;
  1856. }
  1857. sde_enc = to_sde_encoder_virt(drm_enc);
  1858. if (!sde_enc) {
  1859. SDE_ERROR("invalid sde encoder\n");
  1860. return;
  1861. }
  1862. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1863. phys = sde_enc->phys_encs[i];
  1864. if (phys && phys->ops.control_te)
  1865. phys->ops.control_te(phys, enable);
  1866. }
  1867. }
  1868. static int _sde_encoder_input_connect(struct input_handler *handler,
  1869. struct input_dev *dev, const struct input_device_id *id)
  1870. {
  1871. struct input_handle *handle;
  1872. int rc = 0;
  1873. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  1874. if (!handle)
  1875. return -ENOMEM;
  1876. handle->dev = dev;
  1877. handle->handler = handler;
  1878. handle->name = handler->name;
  1879. rc = input_register_handle(handle);
  1880. if (rc) {
  1881. pr_err("failed to register input handle\n");
  1882. goto error;
  1883. }
  1884. rc = input_open_device(handle);
  1885. if (rc) {
  1886. pr_err("failed to open input device\n");
  1887. goto error_unregister;
  1888. }
  1889. return 0;
  1890. error_unregister:
  1891. input_unregister_handle(handle);
  1892. error:
  1893. kfree(handle);
  1894. return rc;
  1895. }
  1896. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  1897. {
  1898. input_close_device(handle);
  1899. input_unregister_handle(handle);
  1900. kfree(handle);
  1901. }
  1902. /**
  1903. * Structure for specifying event parameters on which to receive callbacks.
  1904. * This structure will trigger a callback in case of a touch event (specified by
  1905. * EV_ABS) where there is a change in X and Y coordinates,
  1906. */
  1907. static const struct input_device_id sde_input_ids[] = {
  1908. {
  1909. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  1910. .evbit = { BIT_MASK(EV_ABS) },
  1911. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  1912. BIT_MASK(ABS_MT_POSITION_X) |
  1913. BIT_MASK(ABS_MT_POSITION_Y) },
  1914. },
  1915. { },
  1916. };
  1917. static int _sde_encoder_input_handler_register(
  1918. struct input_handler *input_handler)
  1919. {
  1920. int rc = 0;
  1921. rc = input_register_handler(input_handler);
  1922. if (rc) {
  1923. pr_err("input_register_handler failed, rc= %d\n", rc);
  1924. kfree(input_handler);
  1925. return rc;
  1926. }
  1927. return rc;
  1928. }
  1929. static int _sde_encoder_input_handler(
  1930. struct sde_encoder_virt *sde_enc)
  1931. {
  1932. struct input_handler *input_handler = NULL;
  1933. int rc = 0;
  1934. if (sde_enc->input_handler) {
  1935. SDE_ERROR_ENC(sde_enc,
  1936. "input_handle is active. unexpected\n");
  1937. return -EINVAL;
  1938. }
  1939. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  1940. if (!input_handler)
  1941. return -ENOMEM;
  1942. input_handler->event = sde_encoder_input_event_handler;
  1943. input_handler->connect = _sde_encoder_input_connect;
  1944. input_handler->disconnect = _sde_encoder_input_disconnect;
  1945. input_handler->name = "sde";
  1946. input_handler->id_table = sde_input_ids;
  1947. input_handler->private = sde_enc;
  1948. sde_enc->input_handler = input_handler;
  1949. return rc;
  1950. }
  1951. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  1952. {
  1953. struct sde_encoder_virt *sde_enc = NULL;
  1954. struct msm_drm_private *priv;
  1955. struct sde_kms *sde_kms;
  1956. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1957. SDE_ERROR("invalid parameters\n");
  1958. return;
  1959. }
  1960. priv = drm_enc->dev->dev_private;
  1961. sde_kms = to_sde_kms(priv->kms);
  1962. if (!sde_kms) {
  1963. SDE_ERROR("invalid sde_kms\n");
  1964. return;
  1965. }
  1966. sde_enc = to_sde_encoder_virt(drm_enc);
  1967. if (!sde_enc || !sde_enc->cur_master) {
  1968. SDE_DEBUG("invalid sde encoder/master\n");
  1969. return;
  1970. }
  1971. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  1972. sde_enc->cur_master->hw_mdptop &&
  1973. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  1974. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  1975. sde_enc->cur_master->hw_mdptop);
  1976. if (sde_enc->cur_master->hw_mdptop &&
  1977. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc)
  1978. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  1979. sde_enc->cur_master->hw_mdptop,
  1980. sde_kms->catalog);
  1981. if (sde_enc->cur_master->hw_ctl &&
  1982. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  1983. !sde_enc->cur_master->cont_splash_enabled)
  1984. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  1985. sde_enc->cur_master->hw_ctl,
  1986. &sde_enc->cur_master->intf_cfg_v1);
  1987. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info, false);
  1988. sde_encoder_control_te(drm_enc, true);
  1989. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  1990. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  1991. }
  1992. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  1993. {
  1994. void *dither_cfg = NULL;
  1995. int ret = 0, i = 0;
  1996. size_t len = 0;
  1997. enum sde_rm_topology_name topology;
  1998. struct drm_encoder *drm_enc;
  1999. struct msm_display_dsc_info *dsc = NULL;
  2000. struct sde_encoder_virt *sde_enc;
  2001. struct sde_hw_pingpong *hw_pp;
  2002. u32 bpp, bpc;
  2003. if (!phys || !phys->connector || !phys->hw_pp ||
  2004. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2005. return;
  2006. topology = sde_connector_get_topology_name(phys->connector);
  2007. if ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2008. (phys->split_role == ENC_ROLE_SLAVE))
  2009. return;
  2010. drm_enc = phys->parent;
  2011. sde_enc = to_sde_encoder_virt(drm_enc);
  2012. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2013. bpc = dsc->config.bits_per_component;
  2014. bpp = dsc->config.bits_per_pixel;
  2015. /* disable dither for 10 bpp or 10bpc dsc config */
  2016. if (bpp == 10 || bpc == 10) {
  2017. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2018. return;
  2019. }
  2020. ret = sde_connector_get_dither_cfg(phys->connector,
  2021. phys->connector->state, &dither_cfg,
  2022. &len, sde_enc->idle_pc_restore);
  2023. /* skip reg writes when return values are invalid or no data */
  2024. if (ret && ret == -ENODATA)
  2025. return;
  2026. if (TOPOLOGY_DUALPIPE_MERGE_MODE(topology)) {
  2027. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2028. hw_pp = sde_enc->hw_pp[i];
  2029. phys->hw_pp->ops.setup_dither(hw_pp,
  2030. dither_cfg, len);
  2031. }
  2032. } else {
  2033. phys->hw_pp->ops.setup_dither(phys->hw_pp,
  2034. dither_cfg, len);
  2035. }
  2036. }
  2037. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2038. {
  2039. struct sde_encoder_virt *sde_enc = NULL;
  2040. int i;
  2041. if (!drm_enc) {
  2042. SDE_ERROR("invalid encoder\n");
  2043. return;
  2044. }
  2045. sde_enc = to_sde_encoder_virt(drm_enc);
  2046. if (!sde_enc->cur_master) {
  2047. SDE_DEBUG("virt encoder has no master\n");
  2048. return;
  2049. }
  2050. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2051. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2052. sde_enc->idle_pc_restore = true;
  2053. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2054. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2055. if (!phys)
  2056. continue;
  2057. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2058. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2059. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2060. phys->ops.restore(phys);
  2061. _sde_encoder_setup_dither(phys);
  2062. }
  2063. if (sde_enc->cur_master->ops.restore)
  2064. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2065. _sde_encoder_virt_enable_helper(drm_enc);
  2066. }
  2067. static void sde_encoder_off_work(struct kthread_work *work)
  2068. {
  2069. struct sde_encoder_virt *sde_enc = container_of(work,
  2070. struct sde_encoder_virt, delayed_off_work.work);
  2071. struct drm_encoder *drm_enc;
  2072. if (!sde_enc) {
  2073. SDE_ERROR("invalid sde encoder\n");
  2074. return;
  2075. }
  2076. drm_enc = &sde_enc->base;
  2077. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2078. sde_encoder_idle_request(drm_enc);
  2079. SDE_ATRACE_END("sde_encoder_off_work");
  2080. }
  2081. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2082. {
  2083. struct sde_encoder_virt *sde_enc = NULL;
  2084. int i, ret = 0;
  2085. struct msm_compression_info *comp_info = NULL;
  2086. struct drm_display_mode *cur_mode = NULL;
  2087. struct msm_display_info *disp_info;
  2088. if (!drm_enc) {
  2089. SDE_ERROR("invalid encoder\n");
  2090. return;
  2091. }
  2092. sde_enc = to_sde_encoder_virt(drm_enc);
  2093. disp_info = &sde_enc->disp_info;
  2094. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2095. SDE_ERROR("power resource is not enabled\n");
  2096. return;
  2097. }
  2098. if (drm_enc->crtc && !sde_enc->crtc)
  2099. sde_enc->crtc = drm_enc->crtc;
  2100. comp_info = &sde_enc->mode_info.comp_info;
  2101. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2102. SDE_DEBUG_ENC(sde_enc, "\n");
  2103. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2104. sde_enc->cur_master = NULL;
  2105. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2106. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2107. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2108. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2109. sde_enc->cur_master = phys;
  2110. break;
  2111. }
  2112. }
  2113. if (!sde_enc->cur_master) {
  2114. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2115. return;
  2116. }
  2117. /* register input handler if not already registered */
  2118. if (sde_enc->input_handler && !msm_is_mode_seamless_dms(cur_mode) &&
  2119. sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) &&
  2120. !msm_is_mode_seamless_dyn_clk(cur_mode)) {
  2121. ret = _sde_encoder_input_handler_register(
  2122. sde_enc->input_handler);
  2123. if (ret)
  2124. SDE_ERROR(
  2125. "input handler registration failed, rc = %d\n", ret);
  2126. }
  2127. if (!(msm_is_mode_seamless_vrr(cur_mode)
  2128. || msm_is_mode_seamless_dms(cur_mode)
  2129. || msm_is_mode_seamless_dyn_clk(cur_mode)))
  2130. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2131. sde_encoder_off_work);
  2132. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2133. if (ret) {
  2134. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2135. ret);
  2136. return;
  2137. }
  2138. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2139. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2140. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2141. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2142. if (!phys)
  2143. continue;
  2144. phys->comp_type = comp_info->comp_type;
  2145. phys->comp_ratio = comp_info->comp_ratio;
  2146. phys->wide_bus_en = sde_enc->mode_info.wide_bus_en;
  2147. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2148. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2149. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2150. phys->dsc_extra_pclk_cycle_cnt =
  2151. comp_info->dsc_info.pclk_per_line;
  2152. phys->dsc_extra_disp_width =
  2153. comp_info->dsc_info.extra_width;
  2154. }
  2155. if (phys != sde_enc->cur_master) {
  2156. /**
  2157. * on DMS request, the encoder will be enabled
  2158. * already. Invoke restore to reconfigure the
  2159. * new mode.
  2160. */
  2161. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2162. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2163. phys->ops.restore)
  2164. phys->ops.restore(phys);
  2165. else if (phys->ops.enable)
  2166. phys->ops.enable(phys);
  2167. }
  2168. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2169. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2170. phys->ops.setup_misr(phys, true,
  2171. sde_enc->misr_frame_count);
  2172. }
  2173. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2174. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2175. sde_enc->cur_master->ops.restore)
  2176. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2177. else if (sde_enc->cur_master->ops.enable)
  2178. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2179. _sde_encoder_virt_enable_helper(drm_enc);
  2180. }
  2181. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2182. {
  2183. struct sde_encoder_virt *sde_enc = NULL;
  2184. struct msm_drm_private *priv;
  2185. struct sde_kms *sde_kms;
  2186. enum sde_intf_mode intf_mode;
  2187. int i = 0;
  2188. if (!drm_enc) {
  2189. SDE_ERROR("invalid encoder\n");
  2190. return;
  2191. } else if (!drm_enc->dev) {
  2192. SDE_ERROR("invalid dev\n");
  2193. return;
  2194. } else if (!drm_enc->dev->dev_private) {
  2195. SDE_ERROR("invalid dev_private\n");
  2196. return;
  2197. }
  2198. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2199. SDE_ERROR("power resource is not enabled\n");
  2200. return;
  2201. }
  2202. sde_enc = to_sde_encoder_virt(drm_enc);
  2203. SDE_DEBUG_ENC(sde_enc, "\n");
  2204. priv = drm_enc->dev->dev_private;
  2205. sde_kms = to_sde_kms(priv->kms);
  2206. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2207. SDE_EVT32(DRMID(drm_enc));
  2208. /* wait for idle */
  2209. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2210. if (sde_enc->input_handler &&
  2211. sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2212. input_unregister_handler(sde_enc->input_handler);
  2213. /*
  2214. * For primary command mode and video mode encoders, execute the
  2215. * resource control pre-stop operations before the physical encoders
  2216. * are disabled, to allow the rsc to transition its states properly.
  2217. *
  2218. * For other encoder types, rsc should not be enabled until after
  2219. * they have been fully disabled, so delay the pre-stop operations
  2220. * until after the physical disable calls have returned.
  2221. */
  2222. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2223. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2224. sde_encoder_resource_control(drm_enc,
  2225. SDE_ENC_RC_EVENT_PRE_STOP);
  2226. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2227. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2228. if (phys && phys->ops.disable)
  2229. phys->ops.disable(phys);
  2230. }
  2231. } else {
  2232. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2233. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2234. if (phys && phys->ops.disable)
  2235. phys->ops.disable(phys);
  2236. }
  2237. sde_encoder_resource_control(drm_enc,
  2238. SDE_ENC_RC_EVENT_PRE_STOP);
  2239. }
  2240. /*
  2241. * disable dce after the transfer is complete (for command mode)
  2242. * and after physical encoder is disabled, to make sure timing
  2243. * engine is already disabled (for video mode).
  2244. */
  2245. sde_encoder_dce_disable(sde_enc);
  2246. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2247. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2248. if (sde_enc->phys_encs[i]) {
  2249. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2250. sde_enc->phys_encs[i]->connector = NULL;
  2251. }
  2252. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2253. }
  2254. sde_enc->cur_master = NULL;
  2255. /*
  2256. * clear the cached crtc in sde_enc on use case finish, after all the
  2257. * outstanding events and timers have been completed
  2258. */
  2259. sde_enc->crtc = NULL;
  2260. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2261. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2262. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2263. }
  2264. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2265. struct sde_encoder_phys_wb *wb_enc)
  2266. {
  2267. struct sde_encoder_virt *sde_enc;
  2268. phys_enc->hw_ctl->ops.reset(phys_enc->hw_ctl);
  2269. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2270. if (wb_enc) {
  2271. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2272. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2273. false, phys_enc->hw_pp->idx);
  2274. if (phys_enc->hw_ctl->ops.update_bitmask_wb)
  2275. phys_enc->hw_ctl->ops.update_bitmask_wb(
  2276. phys_enc->hw_ctl,
  2277. wb_enc->hw_wb->idx, true);
  2278. }
  2279. } else {
  2280. if (phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2281. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2282. phys_enc->hw_intf, false,
  2283. phys_enc->hw_pp->idx);
  2284. if (phys_enc->hw_ctl->ops.update_bitmask_intf)
  2285. phys_enc->hw_ctl->ops.update_bitmask_intf(
  2286. phys_enc->hw_ctl,
  2287. phys_enc->hw_intf->idx, true);
  2288. }
  2289. }
  2290. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2291. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2292. if (phys_enc->hw_ctl->ops.update_bitmask_merge3d &&
  2293. phys_enc->hw_pp->merge_3d)
  2294. phys_enc->hw_ctl->ops.update_bitmask_merge3d(
  2295. phys_enc->hw_ctl,
  2296. phys_enc->hw_pp->merge_3d->idx, true);
  2297. }
  2298. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2299. phys_enc->hw_pp) {
  2300. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2301. false, phys_enc->hw_pp->idx);
  2302. if (phys_enc->hw_ctl->ops.update_bitmask_cdm)
  2303. phys_enc->hw_ctl->ops.update_bitmask_cdm(
  2304. phys_enc->hw_ctl,
  2305. phys_enc->hw_cdm->idx, true);
  2306. }
  2307. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2308. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2309. phys_enc->hw_ctl->ops.reset_post_disable)
  2310. phys_enc->hw_ctl->ops.reset_post_disable(
  2311. phys_enc->hw_ctl, &phys_enc->intf_cfg_v1,
  2312. phys_enc->hw_pp->merge_3d ?
  2313. phys_enc->hw_pp->merge_3d->idx : 0);
  2314. phys_enc->hw_ctl->ops.trigger_flush(phys_enc->hw_ctl);
  2315. phys_enc->hw_ctl->ops.trigger_start(phys_enc->hw_ctl);
  2316. }
  2317. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2318. enum sde_intf_type type, u32 controller_id)
  2319. {
  2320. int i = 0;
  2321. for (i = 0; i < catalog->intf_count; i++) {
  2322. if (catalog->intf[i].type == type
  2323. && catalog->intf[i].controller_id == controller_id) {
  2324. return catalog->intf[i].id;
  2325. }
  2326. }
  2327. return INTF_MAX;
  2328. }
  2329. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2330. enum sde_intf_type type, u32 controller_id)
  2331. {
  2332. if (controller_id < catalog->wb_count)
  2333. return catalog->wb[controller_id].id;
  2334. return WB_MAX;
  2335. }
  2336. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2337. struct drm_crtc *crtc)
  2338. {
  2339. struct sde_hw_uidle *uidle;
  2340. struct sde_uidle_cntr cntr;
  2341. struct sde_uidle_status status;
  2342. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2343. pr_err("invalid params %d %d\n",
  2344. !sde_kms, !crtc);
  2345. return;
  2346. }
  2347. /* check if perf counters are enabled and setup */
  2348. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2349. return;
  2350. uidle = sde_kms->hw_uidle;
  2351. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2352. && uidle->ops.uidle_get_status) {
  2353. uidle->ops.uidle_get_status(uidle, &status);
  2354. trace_sde_perf_uidle_status(
  2355. crtc->base.id,
  2356. status.uidle_danger_status_0,
  2357. status.uidle_danger_status_1,
  2358. status.uidle_safe_status_0,
  2359. status.uidle_safe_status_1,
  2360. status.uidle_idle_status_0,
  2361. status.uidle_idle_status_1,
  2362. status.uidle_fal_status_0,
  2363. status.uidle_fal_status_1,
  2364. status.uidle_status,
  2365. status.uidle_en_fal10);
  2366. }
  2367. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2368. && uidle->ops.uidle_get_cntr) {
  2369. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2370. trace_sde_perf_uidle_cntr(
  2371. crtc->base.id,
  2372. cntr.fal1_gate_cntr,
  2373. cntr.fal10_gate_cntr,
  2374. cntr.fal_wait_gate_cntr,
  2375. cntr.fal1_num_transitions_cntr,
  2376. cntr.fal10_num_transitions_cntr,
  2377. cntr.min_gate_cntr,
  2378. cntr.max_gate_cntr);
  2379. }
  2380. }
  2381. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2382. struct sde_encoder_phys *phy_enc)
  2383. {
  2384. struct sde_encoder_virt *sde_enc = NULL;
  2385. unsigned long lock_flags;
  2386. if (!drm_enc || !phy_enc)
  2387. return;
  2388. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2389. sde_enc = to_sde_encoder_virt(drm_enc);
  2390. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2391. if (sde_enc->crtc_vblank_cb)
  2392. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data);
  2393. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2394. if (phy_enc->sde_kms &&
  2395. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2396. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2397. atomic_inc(&phy_enc->vsync_cnt);
  2398. SDE_ATRACE_END("encoder_vblank_callback");
  2399. }
  2400. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2401. struct sde_encoder_phys *phy_enc)
  2402. {
  2403. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2404. if (!phy_enc)
  2405. return;
  2406. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2407. atomic_inc(&phy_enc->underrun_cnt);
  2408. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2409. if (sde_enc->cur_master->ops.get_underrun_line_count)
  2410. sde_enc->cur_master->ops.get_underrun_line_count(
  2411. sde_enc->cur_master);
  2412. trace_sde_encoder_underrun(DRMID(drm_enc),
  2413. atomic_read(&phy_enc->underrun_cnt));
  2414. SDE_DBG_CTRL("stop_ftrace");
  2415. SDE_DBG_CTRL("panic_underrun");
  2416. SDE_ATRACE_END("encoder_underrun_callback");
  2417. }
  2418. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2419. void (*vbl_cb)(void *), void *vbl_data)
  2420. {
  2421. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2422. unsigned long lock_flags;
  2423. bool enable;
  2424. int i;
  2425. enable = vbl_cb ? true : false;
  2426. if (!drm_enc) {
  2427. SDE_ERROR("invalid encoder\n");
  2428. return;
  2429. }
  2430. SDE_DEBUG_ENC(sde_enc, "\n");
  2431. SDE_EVT32(DRMID(drm_enc), enable);
  2432. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2433. sde_enc->crtc_vblank_cb = vbl_cb;
  2434. sde_enc->crtc_vblank_cb_data = vbl_data;
  2435. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2436. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2437. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2438. if (phys && phys->ops.control_vblank_irq)
  2439. phys->ops.control_vblank_irq(phys, enable);
  2440. }
  2441. sde_enc->vblank_enabled = enable;
  2442. }
  2443. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2444. void (*frame_event_cb)(void *, u32 event),
  2445. struct drm_crtc *crtc)
  2446. {
  2447. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2448. unsigned long lock_flags;
  2449. bool enable;
  2450. enable = frame_event_cb ? true : false;
  2451. if (!drm_enc) {
  2452. SDE_ERROR("invalid encoder\n");
  2453. return;
  2454. }
  2455. SDE_DEBUG_ENC(sde_enc, "\n");
  2456. SDE_EVT32(DRMID(drm_enc), enable, 0);
  2457. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2458. sde_enc->crtc_frame_event_cb = frame_event_cb;
  2459. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  2460. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2461. }
  2462. static void sde_encoder_frame_done_callback(
  2463. struct drm_encoder *drm_enc,
  2464. struct sde_encoder_phys *ready_phys, u32 event)
  2465. {
  2466. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2467. unsigned int i;
  2468. bool trigger = true;
  2469. bool is_cmd_mode = false;
  2470. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2471. if (!drm_enc || !sde_enc->cur_master) {
  2472. SDE_ERROR("invalid param: drm_enc %pK, cur_master %pK\n",
  2473. drm_enc, drm_enc ? sde_enc->cur_master : 0);
  2474. return;
  2475. }
  2476. sde_enc->crtc_frame_event_cb_data.connector =
  2477. sde_enc->cur_master->connector;
  2478. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2479. is_cmd_mode = true;
  2480. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  2481. | SDE_ENCODER_FRAME_EVENT_ERROR
  2482. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  2483. if (ready_phys->connector)
  2484. topology = sde_connector_get_topology_name(
  2485. ready_phys->connector);
  2486. /* One of the physical encoders has become idle */
  2487. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2488. if (sde_enc->phys_encs[i] == ready_phys) {
  2489. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  2490. atomic_read(&sde_enc->frame_done_cnt[i]));
  2491. if (!atomic_add_unless(
  2492. &sde_enc->frame_done_cnt[i], 1, 1)) {
  2493. SDE_EVT32(DRMID(drm_enc), event,
  2494. ready_phys->intf_idx,
  2495. SDE_EVTLOG_ERROR);
  2496. SDE_ERROR_ENC(sde_enc,
  2497. "intf idx:%d, event:%d\n",
  2498. ready_phys->intf_idx, event);
  2499. return;
  2500. }
  2501. }
  2502. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  2503. atomic_read(&sde_enc->frame_done_cnt[i]) != 1)
  2504. trigger = false;
  2505. }
  2506. if (trigger) {
  2507. if (sde_enc->crtc_frame_event_cb)
  2508. sde_enc->crtc_frame_event_cb(
  2509. &sde_enc->crtc_frame_event_cb_data,
  2510. event);
  2511. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2512. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2513. }
  2514. } else if (sde_enc->crtc_frame_event_cb) {
  2515. sde_enc->crtc_frame_event_cb(
  2516. &sde_enc->crtc_frame_event_cb_data, event);
  2517. }
  2518. }
  2519. static void sde_encoder_get_qsync_fps_callback(
  2520. struct drm_encoder *drm_enc,
  2521. u32 *qsync_fps)
  2522. {
  2523. struct msm_display_info *disp_info;
  2524. struct sde_encoder_virt *sde_enc;
  2525. if (!qsync_fps)
  2526. return;
  2527. *qsync_fps = 0;
  2528. if (!drm_enc) {
  2529. SDE_ERROR("invalid drm encoder\n");
  2530. return;
  2531. }
  2532. sde_enc = to_sde_encoder_virt(drm_enc);
  2533. disp_info = &sde_enc->disp_info;
  2534. *qsync_fps = disp_info->qsync_min_fps;
  2535. }
  2536. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  2537. {
  2538. struct sde_encoder_virt *sde_enc;
  2539. if (!drm_enc) {
  2540. SDE_ERROR("invalid drm encoder\n");
  2541. return -EINVAL;
  2542. }
  2543. sde_enc = to_sde_encoder_virt(drm_enc);
  2544. sde_encoder_resource_control(&sde_enc->base,
  2545. SDE_ENC_RC_EVENT_ENTER_IDLE);
  2546. return 0;
  2547. }
  2548. /**
  2549. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  2550. * drm_enc: Pointer to drm encoder structure
  2551. * phys: Pointer to physical encoder structure
  2552. * extra_flush: Additional bit mask to include in flush trigger
  2553. */
  2554. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  2555. struct sde_encoder_phys *phys,
  2556. struct sde_ctl_flush_cfg *extra_flush)
  2557. {
  2558. struct sde_hw_ctl *ctl;
  2559. unsigned long lock_flags;
  2560. struct sde_encoder_virt *sde_enc;
  2561. int pend_ret_fence_cnt;
  2562. struct sde_connector *c_conn;
  2563. if (!drm_enc || !phys) {
  2564. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  2565. !drm_enc, !phys);
  2566. return;
  2567. }
  2568. sde_enc = to_sde_encoder_virt(drm_enc);
  2569. c_conn = to_sde_connector(phys->connector);
  2570. if (!phys->hw_pp) {
  2571. SDE_ERROR("invalid pingpong hw\n");
  2572. return;
  2573. }
  2574. ctl = phys->hw_ctl;
  2575. if (!ctl || !phys->ops.trigger_flush) {
  2576. SDE_ERROR("missing ctl/trigger cb\n");
  2577. return;
  2578. }
  2579. if (phys->split_role == ENC_ROLE_SKIP) {
  2580. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  2581. "skip flush pp%d ctl%d\n",
  2582. phys->hw_pp->idx - PINGPONG_0,
  2583. ctl->idx - CTL_0);
  2584. return;
  2585. }
  2586. /* update pending counts and trigger kickoff ctl flush atomically */
  2587. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2588. if (phys->ops.is_master && phys->ops.is_master(phys))
  2589. atomic_inc(&phys->pending_retire_fence_cnt);
  2590. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  2591. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  2592. ctl->ops.update_bitmask_periph) {
  2593. /* perform peripheral flush on every frame update for dp dsc */
  2594. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  2595. phys->comp_ratio && c_conn->ops.update_pps) {
  2596. c_conn->ops.update_pps(phys->connector, NULL,
  2597. c_conn->display);
  2598. ctl->ops.update_bitmask_periph(ctl,
  2599. phys->hw_intf->idx, 1);
  2600. }
  2601. if (sde_enc->dynamic_hdr_updated)
  2602. ctl->ops.update_bitmask_periph(ctl,
  2603. phys->hw_intf->idx, 1);
  2604. }
  2605. if ((extra_flush && extra_flush->pending_flush_mask)
  2606. && ctl->ops.update_pending_flush)
  2607. ctl->ops.update_pending_flush(ctl, extra_flush);
  2608. phys->ops.trigger_flush(phys);
  2609. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2610. if (ctl->ops.get_pending_flush) {
  2611. struct sde_ctl_flush_cfg pending_flush = {0,};
  2612. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2613. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2614. ctl->idx - CTL_0,
  2615. pending_flush.pending_flush_mask,
  2616. pend_ret_fence_cnt);
  2617. } else {
  2618. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2619. ctl->idx - CTL_0,
  2620. pend_ret_fence_cnt);
  2621. }
  2622. }
  2623. /**
  2624. * _sde_encoder_trigger_start - trigger start for a physical encoder
  2625. * phys: Pointer to physical encoder structure
  2626. */
  2627. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  2628. {
  2629. struct sde_hw_ctl *ctl;
  2630. struct sde_encoder_virt *sde_enc;
  2631. if (!phys) {
  2632. SDE_ERROR("invalid argument(s)\n");
  2633. return;
  2634. }
  2635. if (!phys->hw_pp) {
  2636. SDE_ERROR("invalid pingpong hw\n");
  2637. return;
  2638. }
  2639. if (!phys->parent) {
  2640. SDE_ERROR("invalid parent\n");
  2641. return;
  2642. }
  2643. /* avoid ctrl start for encoder in clone mode */
  2644. if (phys->in_clone_mode)
  2645. return;
  2646. ctl = phys->hw_ctl;
  2647. sde_enc = to_sde_encoder_virt(phys->parent);
  2648. if (phys->split_role == ENC_ROLE_SKIP) {
  2649. SDE_DEBUG_ENC(sde_enc,
  2650. "skip start pp%d ctl%d\n",
  2651. phys->hw_pp->idx - PINGPONG_0,
  2652. ctl->idx - CTL_0);
  2653. return;
  2654. }
  2655. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  2656. phys->ops.trigger_start(phys);
  2657. }
  2658. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  2659. {
  2660. struct sde_hw_ctl *ctl;
  2661. if (!phys_enc) {
  2662. SDE_ERROR("invalid encoder\n");
  2663. return;
  2664. }
  2665. ctl = phys_enc->hw_ctl;
  2666. if (ctl && ctl->ops.trigger_flush)
  2667. ctl->ops.trigger_flush(ctl);
  2668. }
  2669. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  2670. {
  2671. struct sde_hw_ctl *ctl;
  2672. if (!phys_enc) {
  2673. SDE_ERROR("invalid encoder\n");
  2674. return;
  2675. }
  2676. ctl = phys_enc->hw_ctl;
  2677. if (ctl && ctl->ops.trigger_start) {
  2678. ctl->ops.trigger_start(ctl);
  2679. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  2680. }
  2681. }
  2682. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  2683. {
  2684. struct sde_encoder_virt *sde_enc;
  2685. struct sde_connector *sde_con;
  2686. void *sde_con_disp;
  2687. struct sde_hw_ctl *ctl;
  2688. int rc;
  2689. if (!phys_enc) {
  2690. SDE_ERROR("invalid encoder\n");
  2691. return;
  2692. }
  2693. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2694. ctl = phys_enc->hw_ctl;
  2695. if (!ctl || !ctl->ops.reset)
  2696. return;
  2697. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  2698. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  2699. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  2700. phys_enc->connector) {
  2701. sde_con = to_sde_connector(phys_enc->connector);
  2702. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  2703. if (sde_con->ops.soft_reset) {
  2704. rc = sde_con->ops.soft_reset(sde_con_disp);
  2705. if (rc) {
  2706. SDE_ERROR_ENC(sde_enc,
  2707. "connector soft reset failure\n");
  2708. SDE_DBG_DUMP("all", "dbg_bus", "vbif_dbg_bus",
  2709. "panic");
  2710. }
  2711. }
  2712. }
  2713. phys_enc->enable_state = SDE_ENC_ENABLED;
  2714. }
  2715. /**
  2716. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  2717. * Iterate through the physical encoders and perform consolidated flush
  2718. * and/or control start triggering as needed. This is done in the virtual
  2719. * encoder rather than the individual physical ones in order to handle
  2720. * use cases that require visibility into multiple physical encoders at
  2721. * a time.
  2722. * sde_enc: Pointer to virtual encoder structure
  2723. */
  2724. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc)
  2725. {
  2726. struct sde_hw_ctl *ctl;
  2727. uint32_t i;
  2728. struct sde_ctl_flush_cfg pending_flush = {0,};
  2729. u32 pending_kickoff_cnt;
  2730. struct msm_drm_private *priv = NULL;
  2731. struct sde_kms *sde_kms = NULL;
  2732. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  2733. bool is_regdma_blocking = false, is_vid_mode = false;
  2734. if (!sde_enc) {
  2735. SDE_ERROR("invalid encoder\n");
  2736. return;
  2737. }
  2738. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  2739. is_vid_mode = true;
  2740. is_regdma_blocking = (is_vid_mode ||
  2741. _sde_encoder_is_autorefresh_enabled(sde_enc));
  2742. /* don't perform flush/start operations for slave encoders */
  2743. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2744. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2745. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2746. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  2747. continue;
  2748. ctl = phys->hw_ctl;
  2749. if (!ctl)
  2750. continue;
  2751. if (phys->connector)
  2752. topology = sde_connector_get_topology_name(
  2753. phys->connector);
  2754. if (!phys->ops.needs_single_flush ||
  2755. !phys->ops.needs_single_flush(phys)) {
  2756. if (ctl->ops.reg_dma_flush)
  2757. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  2758. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0);
  2759. } else if (ctl->ops.get_pending_flush) {
  2760. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2761. }
  2762. }
  2763. /* for split flush, combine pending flush masks and send to master */
  2764. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  2765. ctl = sde_enc->cur_master->hw_ctl;
  2766. if (ctl->ops.reg_dma_flush)
  2767. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  2768. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  2769. &pending_flush);
  2770. }
  2771. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  2772. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2773. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2774. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  2775. continue;
  2776. if (!phys->ops.needs_single_flush ||
  2777. !phys->ops.needs_single_flush(phys)) {
  2778. pending_kickoff_cnt =
  2779. sde_encoder_phys_inc_pending(phys);
  2780. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  2781. } else {
  2782. pending_kickoff_cnt =
  2783. sde_encoder_phys_inc_pending(phys);
  2784. SDE_EVT32(pending_kickoff_cnt,
  2785. pending_flush.pending_flush_mask,
  2786. SDE_EVTLOG_FUNC_CASE2);
  2787. }
  2788. }
  2789. if (sde_enc->misr_enable)
  2790. sde_encoder_misr_configure(&sde_enc->base, true,
  2791. sde_enc->misr_frame_count);
  2792. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  2793. if (crtc_misr_info.misr_enable)
  2794. sde_crtc_misr_setup(sde_enc->crtc, true,
  2795. crtc_misr_info.misr_frame_count);
  2796. _sde_encoder_trigger_start(sde_enc->cur_master);
  2797. if (sde_enc->elevated_ahb_vote) {
  2798. priv = sde_enc->base.dev->dev_private;
  2799. if (priv != NULL) {
  2800. sde_kms = to_sde_kms(priv->kms);
  2801. if (sde_kms != NULL) {
  2802. sde_power_scale_reg_bus(&priv->phandle,
  2803. VOTE_INDEX_LOW,
  2804. false);
  2805. }
  2806. }
  2807. sde_enc->elevated_ahb_vote = false;
  2808. }
  2809. }
  2810. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  2811. struct drm_encoder *drm_enc,
  2812. unsigned long *affected_displays,
  2813. int num_active_phys)
  2814. {
  2815. struct sde_encoder_virt *sde_enc;
  2816. struct sde_encoder_phys *master;
  2817. enum sde_rm_topology_name topology;
  2818. bool is_right_only;
  2819. if (!drm_enc || !affected_displays)
  2820. return;
  2821. sde_enc = to_sde_encoder_virt(drm_enc);
  2822. master = sde_enc->cur_master;
  2823. if (!master || !master->connector)
  2824. return;
  2825. topology = sde_connector_get_topology_name(master->connector);
  2826. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  2827. return;
  2828. /*
  2829. * For pingpong split, the slave pingpong won't generate IRQs. For
  2830. * right-only updates, we can't swap pingpongs, or simply swap the
  2831. * master/slave assignment, we actually have to swap the interfaces
  2832. * so that the master physical encoder will use a pingpong/interface
  2833. * that generates irqs on which to wait.
  2834. */
  2835. is_right_only = !test_bit(0, affected_displays) &&
  2836. test_bit(1, affected_displays);
  2837. if (is_right_only && !sde_enc->intfs_swapped) {
  2838. /* right-only update swap interfaces */
  2839. swap(sde_enc->phys_encs[0]->intf_idx,
  2840. sde_enc->phys_encs[1]->intf_idx);
  2841. sde_enc->intfs_swapped = true;
  2842. } else if (!is_right_only && sde_enc->intfs_swapped) {
  2843. /* left-only or full update, swap back */
  2844. swap(sde_enc->phys_encs[0]->intf_idx,
  2845. sde_enc->phys_encs[1]->intf_idx);
  2846. sde_enc->intfs_swapped = false;
  2847. }
  2848. SDE_DEBUG_ENC(sde_enc,
  2849. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  2850. is_right_only, sde_enc->intfs_swapped,
  2851. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  2852. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  2853. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  2854. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  2855. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  2856. *affected_displays);
  2857. /* ppsplit always uses master since ppslave invalid for irqs*/
  2858. if (num_active_phys == 1)
  2859. *affected_displays = BIT(0);
  2860. }
  2861. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  2862. struct sde_encoder_kickoff_params *params)
  2863. {
  2864. struct sde_encoder_virt *sde_enc;
  2865. struct sde_encoder_phys *phys;
  2866. int i, num_active_phys;
  2867. bool master_assigned = false;
  2868. if (!drm_enc || !params)
  2869. return;
  2870. sde_enc = to_sde_encoder_virt(drm_enc);
  2871. if (sde_enc->num_phys_encs <= 1)
  2872. return;
  2873. /* count bits set */
  2874. num_active_phys = hweight_long(params->affected_displays);
  2875. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  2876. params->affected_displays, num_active_phys);
  2877. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  2878. num_active_phys);
  2879. /* for left/right only update, ppsplit master switches interface */
  2880. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  2881. &params->affected_displays, num_active_phys);
  2882. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2883. enum sde_enc_split_role prv_role, new_role;
  2884. bool active = false;
  2885. phys = sde_enc->phys_encs[i];
  2886. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  2887. continue;
  2888. active = test_bit(i, &params->affected_displays);
  2889. prv_role = phys->split_role;
  2890. if (active && num_active_phys == 1)
  2891. new_role = ENC_ROLE_SOLO;
  2892. else if (active && !master_assigned)
  2893. new_role = ENC_ROLE_MASTER;
  2894. else if (active)
  2895. new_role = ENC_ROLE_SLAVE;
  2896. else
  2897. new_role = ENC_ROLE_SKIP;
  2898. phys->ops.update_split_role(phys, new_role);
  2899. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  2900. sde_enc->cur_master = phys;
  2901. master_assigned = true;
  2902. }
  2903. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  2904. phys->hw_pp->idx - PINGPONG_0, prv_role,
  2905. phys->split_role, active);
  2906. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  2907. phys->hw_pp->idx - PINGPONG_0, prv_role,
  2908. phys->split_role, active, num_active_phys);
  2909. }
  2910. }
  2911. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  2912. {
  2913. struct sde_encoder_virt *sde_enc;
  2914. struct msm_display_info *disp_info;
  2915. if (!drm_enc) {
  2916. SDE_ERROR("invalid encoder\n");
  2917. return false;
  2918. }
  2919. sde_enc = to_sde_encoder_virt(drm_enc);
  2920. disp_info = &sde_enc->disp_info;
  2921. return (disp_info->curr_panel_mode == mode);
  2922. }
  2923. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  2924. {
  2925. struct sde_encoder_virt *sde_enc;
  2926. struct sde_encoder_phys *phys;
  2927. unsigned int i;
  2928. struct sde_hw_ctl *ctl;
  2929. if (!drm_enc) {
  2930. SDE_ERROR("invalid encoder\n");
  2931. return;
  2932. }
  2933. sde_enc = to_sde_encoder_virt(drm_enc);
  2934. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2935. phys = sde_enc->phys_encs[i];
  2936. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  2937. sde_encoder_check_curr_mode(drm_enc,
  2938. MSM_DISPLAY_CMD_MODE)) {
  2939. ctl = phys->hw_ctl;
  2940. if (ctl->ops.trigger_pending)
  2941. /* update only for command mode primary ctl */
  2942. ctl->ops.trigger_pending(ctl);
  2943. }
  2944. }
  2945. sde_enc->idle_pc_restore = false;
  2946. }
  2947. static u32 _sde_encoder_calculate_linetime(struct sde_encoder_virt *sde_enc,
  2948. struct drm_display_mode *mode)
  2949. {
  2950. u64 pclk_rate;
  2951. u32 pclk_period;
  2952. u32 line_time;
  2953. /*
  2954. * For linetime calculation, only operate on master encoder.
  2955. */
  2956. if (!sde_enc->cur_master)
  2957. return 0;
  2958. if (!sde_enc->cur_master->ops.get_line_count) {
  2959. SDE_ERROR("get_line_count function not defined\n");
  2960. return 0;
  2961. }
  2962. pclk_rate = mode->clock; /* pixel clock in kHz */
  2963. if (pclk_rate == 0) {
  2964. SDE_ERROR("pclk is 0, cannot calculate line time\n");
  2965. return 0;
  2966. }
  2967. pclk_period = DIV_ROUND_UP_ULL(1000000000ull, pclk_rate);
  2968. if (pclk_period == 0) {
  2969. SDE_ERROR("pclk period is 0\n");
  2970. return 0;
  2971. }
  2972. /*
  2973. * Line time calculation based on Pixel clock and HTOTAL.
  2974. * Final unit is in ns.
  2975. */
  2976. line_time = (pclk_period * mode->htotal) / 1000;
  2977. if (line_time == 0) {
  2978. SDE_ERROR("line time calculation is 0\n");
  2979. return 0;
  2980. }
  2981. SDE_DEBUG_ENC(sde_enc,
  2982. "clk_rate=%lldkHz, clk_period=%d, linetime=%dns\n",
  2983. pclk_rate, pclk_period, line_time);
  2984. return line_time;
  2985. }
  2986. static int _sde_encoder_wakeup_time(struct drm_encoder *drm_enc,
  2987. ktime_t *wakeup_time)
  2988. {
  2989. struct drm_display_mode *mode;
  2990. struct sde_encoder_virt *sde_enc;
  2991. u32 cur_line;
  2992. u32 line_time;
  2993. u32 vtotal, time_to_vsync;
  2994. ktime_t cur_time;
  2995. sde_enc = to_sde_encoder_virt(drm_enc);
  2996. if (!sde_enc || !sde_enc->cur_master) {
  2997. SDE_ERROR("invalid sde encoder/master\n");
  2998. return -EINVAL;
  2999. }
  3000. mode = &sde_enc->cur_master->cached_mode;
  3001. line_time = _sde_encoder_calculate_linetime(sde_enc, mode);
  3002. if (!line_time)
  3003. return -EINVAL;
  3004. cur_line = sde_enc->cur_master->ops.get_line_count(sde_enc->cur_master);
  3005. vtotal = mode->vtotal;
  3006. if (cur_line >= vtotal)
  3007. time_to_vsync = line_time * vtotal;
  3008. else
  3009. time_to_vsync = line_time * (vtotal - cur_line);
  3010. if (time_to_vsync == 0) {
  3011. SDE_ERROR("time to vsync should not be zero, vtotal=%d\n",
  3012. vtotal);
  3013. return -EINVAL;
  3014. }
  3015. cur_time = ktime_get();
  3016. *wakeup_time = ktime_add_ns(cur_time, time_to_vsync);
  3017. SDE_DEBUG_ENC(sde_enc,
  3018. "cur_line=%u vtotal=%u time_to_vsync=%u, cur_time=%lld, wakeup_time=%lld\n",
  3019. cur_line, vtotal, time_to_vsync,
  3020. ktime_to_ms(cur_time),
  3021. ktime_to_ms(*wakeup_time));
  3022. return 0;
  3023. }
  3024. static void sde_encoder_vsync_event_handler(struct timer_list *t)
  3025. {
  3026. struct drm_encoder *drm_enc;
  3027. struct sde_encoder_virt *sde_enc =
  3028. from_timer(sde_enc, t, vsync_event_timer);
  3029. struct msm_drm_private *priv;
  3030. struct msm_drm_thread *event_thread;
  3031. if (!sde_enc || !sde_enc->crtc) {
  3032. SDE_ERROR("invalid encoder parameters %d\n", !sde_enc);
  3033. return;
  3034. }
  3035. drm_enc = &sde_enc->base;
  3036. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  3037. SDE_ERROR("invalid encoder parameters\n");
  3038. return;
  3039. }
  3040. priv = drm_enc->dev->dev_private;
  3041. if (sde_enc->crtc->index >= ARRAY_SIZE(priv->event_thread)) {
  3042. SDE_ERROR("invalid crtc index:%u\n",
  3043. sde_enc->crtc->index);
  3044. return;
  3045. }
  3046. event_thread = &priv->event_thread[sde_enc->crtc->index];
  3047. if (!event_thread) {
  3048. SDE_ERROR("event_thread not found for crtc:%d\n",
  3049. sde_enc->crtc->index);
  3050. return;
  3051. }
  3052. kthread_queue_work(&event_thread->worker,
  3053. &sde_enc->vsync_event_work);
  3054. }
  3055. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3056. {
  3057. struct sde_encoder_virt *sde_enc = container_of(work,
  3058. struct sde_encoder_virt, esd_trigger_work);
  3059. if (!sde_enc) {
  3060. SDE_ERROR("invalid sde encoder\n");
  3061. return;
  3062. }
  3063. sde_encoder_resource_control(&sde_enc->base,
  3064. SDE_ENC_RC_EVENT_KICKOFF);
  3065. }
  3066. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3067. {
  3068. struct sde_encoder_virt *sde_enc = container_of(work,
  3069. struct sde_encoder_virt, input_event_work);
  3070. if (!sde_enc) {
  3071. SDE_ERROR("invalid sde encoder\n");
  3072. return;
  3073. }
  3074. sde_encoder_resource_control(&sde_enc->base,
  3075. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3076. }
  3077. static void sde_encoder_vsync_event_work_handler(struct kthread_work *work)
  3078. {
  3079. struct sde_encoder_virt *sde_enc = container_of(work,
  3080. struct sde_encoder_virt, vsync_event_work);
  3081. bool autorefresh_enabled = false;
  3082. int rc = 0;
  3083. ktime_t wakeup_time;
  3084. struct drm_encoder *drm_enc;
  3085. if (!sde_enc) {
  3086. SDE_ERROR("invalid sde encoder\n");
  3087. return;
  3088. }
  3089. drm_enc = &sde_enc->base;
  3090. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3091. if (rc < 0) {
  3092. SDE_ERROR_ENC(sde_enc, "sde enc power enabled failed:%d\n", rc);
  3093. return;
  3094. }
  3095. if (sde_enc->cur_master &&
  3096. sde_enc->cur_master->ops.is_autorefresh_enabled)
  3097. autorefresh_enabled =
  3098. sde_enc->cur_master->ops.is_autorefresh_enabled(
  3099. sde_enc->cur_master);
  3100. /* Update timer if autorefresh is enabled else return */
  3101. if (!autorefresh_enabled)
  3102. goto exit;
  3103. rc = _sde_encoder_wakeup_time(&sde_enc->base, &wakeup_time);
  3104. if (rc)
  3105. goto exit;
  3106. SDE_EVT32_VERBOSE(ktime_to_ms(wakeup_time));
  3107. mod_timer(&sde_enc->vsync_event_timer,
  3108. nsecs_to_jiffies(ktime_to_ns(wakeup_time)));
  3109. exit:
  3110. pm_runtime_put_sync(drm_enc->dev->dev);
  3111. }
  3112. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3113. {
  3114. static const uint64_t timeout_us = 50000;
  3115. static const uint64_t sleep_us = 20;
  3116. struct sde_encoder_virt *sde_enc;
  3117. ktime_t cur_ktime, exp_ktime;
  3118. uint32_t line_count, tmp, i;
  3119. if (!drm_enc) {
  3120. SDE_ERROR("invalid encoder\n");
  3121. return -EINVAL;
  3122. }
  3123. sde_enc = to_sde_encoder_virt(drm_enc);
  3124. if (!sde_enc->cur_master ||
  3125. !sde_enc->cur_master->ops.get_line_count) {
  3126. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3127. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3128. return -EINVAL;
  3129. }
  3130. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3131. line_count = sde_enc->cur_master->ops.get_line_count(
  3132. sde_enc->cur_master);
  3133. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3134. tmp = line_count;
  3135. line_count = sde_enc->cur_master->ops.get_line_count(
  3136. sde_enc->cur_master);
  3137. if (line_count < tmp) {
  3138. SDE_EVT32(DRMID(drm_enc), line_count);
  3139. return 0;
  3140. }
  3141. cur_ktime = ktime_get();
  3142. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3143. break;
  3144. usleep_range(sleep_us / 2, sleep_us);
  3145. }
  3146. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3147. return -ETIMEDOUT;
  3148. }
  3149. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3150. {
  3151. struct drm_encoder *drm_enc;
  3152. struct sde_rm_hw_iter rm_iter;
  3153. bool lm_valid = false;
  3154. bool intf_valid = false;
  3155. if (!phys_enc || !phys_enc->parent) {
  3156. SDE_ERROR("invalid encoder\n");
  3157. return -EINVAL;
  3158. }
  3159. drm_enc = phys_enc->parent;
  3160. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3161. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3162. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3163. phys_enc->has_intf_te)) {
  3164. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3165. SDE_HW_BLK_INTF);
  3166. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3167. struct sde_hw_intf *hw_intf =
  3168. (struct sde_hw_intf *)rm_iter.hw;
  3169. if (!hw_intf)
  3170. continue;
  3171. if (phys_enc->hw_ctl->ops.update_bitmask_intf)
  3172. phys_enc->hw_ctl->ops.update_bitmask_intf(
  3173. phys_enc->hw_ctl,
  3174. hw_intf->idx, 1);
  3175. intf_valid = true;
  3176. }
  3177. if (!intf_valid) {
  3178. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3179. "intf not found to flush\n");
  3180. return -EFAULT;
  3181. }
  3182. } else {
  3183. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3184. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3185. struct sde_hw_mixer *hw_lm =
  3186. (struct sde_hw_mixer *)rm_iter.hw;
  3187. if (!hw_lm)
  3188. continue;
  3189. /* update LM flush for HW without INTF TE */
  3190. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3191. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3192. phys_enc->hw_ctl,
  3193. hw_lm->idx, 1);
  3194. lm_valid = true;
  3195. }
  3196. if (!lm_valid) {
  3197. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3198. "lm not found to flush\n");
  3199. return -EFAULT;
  3200. }
  3201. }
  3202. return 0;
  3203. }
  3204. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3205. struct sde_encoder_virt *sde_enc)
  3206. {
  3207. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3208. struct sde_hw_mdp *mdptop = NULL;
  3209. sde_enc->dynamic_hdr_updated = false;
  3210. if (sde_enc->cur_master) {
  3211. mdptop = sde_enc->cur_master->hw_mdptop;
  3212. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3213. sde_enc->cur_master->connector);
  3214. }
  3215. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3216. return;
  3217. if (mdptop->ops.set_hdr_plus_metadata) {
  3218. sde_enc->dynamic_hdr_updated = true;
  3219. mdptop->ops.set_hdr_plus_metadata(
  3220. mdptop, dhdr_meta->dynamic_hdr_payload,
  3221. dhdr_meta->dynamic_hdr_payload_size,
  3222. sde_enc->cur_master->intf_idx == INTF_0 ?
  3223. 0 : 1);
  3224. }
  3225. }
  3226. void sde_encoder_helper_needs_hw_reset(struct drm_encoder *drm_enc)
  3227. {
  3228. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3229. struct sde_encoder_phys *phys;
  3230. int i;
  3231. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3232. phys = sde_enc->phys_encs[i];
  3233. if (phys && phys->ops.hw_reset)
  3234. phys->ops.hw_reset(phys);
  3235. }
  3236. }
  3237. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3238. struct sde_encoder_kickoff_params *params)
  3239. {
  3240. struct sde_encoder_virt *sde_enc;
  3241. struct sde_encoder_phys *phys;
  3242. struct sde_kms *sde_kms = NULL;
  3243. struct sde_crtc *sde_crtc;
  3244. struct msm_drm_private *priv = NULL;
  3245. bool needs_hw_reset = false, is_cmd_mode;
  3246. int i, rc, ret = 0;
  3247. struct msm_display_info *disp_info;
  3248. if (!drm_enc || !params || !drm_enc->dev ||
  3249. !drm_enc->dev->dev_private) {
  3250. SDE_ERROR("invalid args\n");
  3251. return -EINVAL;
  3252. }
  3253. sde_enc = to_sde_encoder_virt(drm_enc);
  3254. priv = drm_enc->dev->dev_private;
  3255. sde_kms = to_sde_kms(priv->kms);
  3256. disp_info = &sde_enc->disp_info;
  3257. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3258. SDE_DEBUG_ENC(sde_enc, "\n");
  3259. SDE_EVT32(DRMID(drm_enc));
  3260. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc,
  3261. MSM_DISPLAY_CMD_MODE);
  3262. if (sde_enc->cur_master && sde_enc->cur_master->connector
  3263. && is_cmd_mode)
  3264. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3265. sde_enc->cur_master->connector->state,
  3266. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3267. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3268. /* prepare for next kickoff, may include waiting on previous kickoff */
  3269. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3270. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3271. phys = sde_enc->phys_encs[i];
  3272. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3273. params->recovery_events_enabled =
  3274. sde_enc->recovery_events_enabled;
  3275. if (phys) {
  3276. if (phys->ops.prepare_for_kickoff) {
  3277. rc = phys->ops.prepare_for_kickoff(
  3278. phys, params);
  3279. if (rc)
  3280. ret = rc;
  3281. }
  3282. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3283. needs_hw_reset = true;
  3284. _sde_encoder_setup_dither(phys);
  3285. if (sde_enc->cur_master &&
  3286. sde_connector_is_qsync_updated(
  3287. sde_enc->cur_master->connector)) {
  3288. _helper_flush_qsync(phys);
  3289. }
  3290. }
  3291. }
  3292. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3293. if (rc) {
  3294. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3295. ret = rc;
  3296. goto end;
  3297. }
  3298. /* if any phys needs reset, reset all phys, in-order */
  3299. if (needs_hw_reset)
  3300. sde_encoder_helper_needs_hw_reset(drm_enc);
  3301. _sde_encoder_update_master(drm_enc, params);
  3302. _sde_encoder_update_roi(drm_enc);
  3303. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3304. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3305. if (rc) {
  3306. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3307. sde_enc->cur_master->connector->base.id,
  3308. rc);
  3309. ret = rc;
  3310. }
  3311. }
  3312. if (sde_enc->cur_master &&
  3313. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3314. !sde_enc->cur_master->cont_splash_enabled)) {
  3315. rc = sde_encoder_dce_setup(sde_enc, params);
  3316. if (rc) {
  3317. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3318. ret = rc;
  3319. }
  3320. }
  3321. sde_encoder_dce_flush(sde_enc);
  3322. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3323. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3324. sde_enc->cur_master, sde_kms->qdss_enabled);
  3325. end:
  3326. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3327. return ret;
  3328. }
  3329. /**
  3330. * _sde_encoder_reset_ctl_hw - reset h/w configuration for all ctl's associated
  3331. * with the specified encoder, and unstage all pipes from it
  3332. * @encoder: encoder pointer
  3333. * Returns: 0 on success
  3334. */
  3335. static int _sde_encoder_reset_ctl_hw(struct drm_encoder *drm_enc)
  3336. {
  3337. struct sde_encoder_virt *sde_enc;
  3338. struct sde_encoder_phys *phys;
  3339. unsigned int i;
  3340. int rc = 0;
  3341. if (!drm_enc) {
  3342. SDE_ERROR("invalid encoder\n");
  3343. return -EINVAL;
  3344. }
  3345. sde_enc = to_sde_encoder_virt(drm_enc);
  3346. SDE_ATRACE_BEGIN("encoder_release_lm");
  3347. SDE_DEBUG_ENC(sde_enc, "\n");
  3348. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3349. phys = sde_enc->phys_encs[i];
  3350. if (!phys)
  3351. continue;
  3352. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0);
  3353. rc = sde_encoder_helper_reset_mixers(phys, NULL);
  3354. if (rc)
  3355. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  3356. }
  3357. SDE_ATRACE_END("encoder_release_lm");
  3358. return rc;
  3359. }
  3360. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool is_error)
  3361. {
  3362. struct sde_encoder_virt *sde_enc;
  3363. struct sde_encoder_phys *phys;
  3364. ktime_t wakeup_time;
  3365. unsigned int i;
  3366. if (!drm_enc) {
  3367. SDE_ERROR("invalid encoder\n");
  3368. return;
  3369. }
  3370. SDE_ATRACE_BEGIN("encoder_kickoff");
  3371. sde_enc = to_sde_encoder_virt(drm_enc);
  3372. SDE_DEBUG_ENC(sde_enc, "\n");
  3373. /* create a 'no pipes' commit to release buffers on errors */
  3374. if (is_error)
  3375. _sde_encoder_reset_ctl_hw(drm_enc);
  3376. /* All phys encs are ready to go, trigger the kickoff */
  3377. _sde_encoder_kickoff_phys(sde_enc);
  3378. /* allow phys encs to handle any post-kickoff business */
  3379. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3380. phys = sde_enc->phys_encs[i];
  3381. if (phys && phys->ops.handle_post_kickoff)
  3382. phys->ops.handle_post_kickoff(phys);
  3383. }
  3384. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI &&
  3385. !_sde_encoder_wakeup_time(drm_enc, &wakeup_time)) {
  3386. SDE_EVT32_VERBOSE(ktime_to_ms(wakeup_time));
  3387. mod_timer(&sde_enc->vsync_event_timer,
  3388. nsecs_to_jiffies(ktime_to_ns(wakeup_time)));
  3389. }
  3390. SDE_ATRACE_END("encoder_kickoff");
  3391. }
  3392. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3393. struct sde_hw_pp_vsync_info *info)
  3394. {
  3395. struct sde_encoder_virt *sde_enc;
  3396. struct sde_encoder_phys *phys;
  3397. int i, ret;
  3398. if (!drm_enc || !info)
  3399. return;
  3400. sde_enc = to_sde_encoder_virt(drm_enc);
  3401. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3402. phys = sde_enc->phys_encs[i];
  3403. if (phys && phys->hw_intf && phys->hw_pp
  3404. && phys->hw_intf->ops.get_vsync_info) {
  3405. ret = phys->hw_intf->ops.get_vsync_info(
  3406. phys->hw_intf, &info[i]);
  3407. if (!ret) {
  3408. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3409. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3410. }
  3411. }
  3412. }
  3413. }
  3414. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3415. struct drm_framebuffer *fb)
  3416. {
  3417. struct drm_encoder *drm_enc;
  3418. struct sde_hw_mixer_cfg mixer;
  3419. struct sde_rm_hw_iter lm_iter;
  3420. bool lm_valid = false;
  3421. if (!phys_enc || !phys_enc->parent) {
  3422. SDE_ERROR("invalid encoder\n");
  3423. return -EINVAL;
  3424. }
  3425. drm_enc = phys_enc->parent;
  3426. memset(&mixer, 0, sizeof(mixer));
  3427. /* reset associated CTL/LMs */
  3428. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3429. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3430. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3431. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3432. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  3433. if (!hw_lm)
  3434. continue;
  3435. /* need to flush LM to remove it */
  3436. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3437. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3438. phys_enc->hw_ctl,
  3439. hw_lm->idx, 1);
  3440. if (fb) {
  3441. /* assume a single LM if targeting a frame buffer */
  3442. if (lm_valid)
  3443. continue;
  3444. mixer.out_height = fb->height;
  3445. mixer.out_width = fb->width;
  3446. if (hw_lm->ops.setup_mixer_out)
  3447. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  3448. }
  3449. lm_valid = true;
  3450. /* only enable border color on LM */
  3451. if (phys_enc->hw_ctl->ops.setup_blendstage)
  3452. phys_enc->hw_ctl->ops.setup_blendstage(
  3453. phys_enc->hw_ctl, hw_lm->idx, NULL);
  3454. }
  3455. if (!lm_valid) {
  3456. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  3457. return -EFAULT;
  3458. }
  3459. return 0;
  3460. }
  3461. void sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  3462. {
  3463. struct sde_encoder_virt *sde_enc;
  3464. struct sde_encoder_phys *phys;
  3465. int i, rc = 0;
  3466. struct sde_hw_ctl *ctl;
  3467. if (!drm_enc) {
  3468. SDE_ERROR("invalid encoder\n");
  3469. return;
  3470. }
  3471. sde_enc = to_sde_encoder_virt(drm_enc);
  3472. /* update the qsync parameters for the current frame */
  3473. if (sde_enc->cur_master)
  3474. sde_connector_set_qsync_params(
  3475. sde_enc->cur_master->connector);
  3476. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3477. phys = sde_enc->phys_encs[i];
  3478. if (phys && phys->ops.prepare_commit)
  3479. phys->ops.prepare_commit(phys);
  3480. if (phys && phys->hw_ctl) {
  3481. ctl = phys->hw_ctl;
  3482. /*
  3483. * avoid clearing the pending flush during the first
  3484. * frame update after idle power collpase as the
  3485. * restore path would have updated the pending flush
  3486. */
  3487. if (!sde_enc->idle_pc_restore &&
  3488. ctl->ops.clear_pending_flush)
  3489. ctl->ops.clear_pending_flush(ctl);
  3490. }
  3491. }
  3492. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3493. rc = sde_connector_prepare_commit(
  3494. sde_enc->cur_master->connector);
  3495. if (rc)
  3496. SDE_ERROR_ENC(sde_enc,
  3497. "prepare commit failed conn %d rc %d\n",
  3498. sde_enc->cur_master->connector->base.id,
  3499. rc);
  3500. }
  3501. }
  3502. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  3503. bool enable, u32 frame_count)
  3504. {
  3505. if (!phys_enc)
  3506. return;
  3507. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  3508. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  3509. enable, frame_count);
  3510. }
  3511. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  3512. bool nonblock, u32 *misr_value)
  3513. {
  3514. if (!phys_enc)
  3515. return -EINVAL;
  3516. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  3517. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  3518. nonblock, misr_value) : -ENOTSUPP;
  3519. }
  3520. #ifdef CONFIG_DEBUG_FS
  3521. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  3522. {
  3523. struct sde_encoder_virt *sde_enc;
  3524. int i;
  3525. if (!s || !s->private)
  3526. return -EINVAL;
  3527. sde_enc = s->private;
  3528. mutex_lock(&sde_enc->enc_lock);
  3529. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3530. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3531. if (!phys)
  3532. continue;
  3533. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  3534. phys->intf_idx - INTF_0,
  3535. atomic_read(&phys->vsync_cnt),
  3536. atomic_read(&phys->underrun_cnt));
  3537. switch (phys->intf_mode) {
  3538. case INTF_MODE_VIDEO:
  3539. seq_puts(s, "mode: video\n");
  3540. break;
  3541. case INTF_MODE_CMD:
  3542. seq_puts(s, "mode: command\n");
  3543. break;
  3544. case INTF_MODE_WB_BLOCK:
  3545. seq_puts(s, "mode: wb block\n");
  3546. break;
  3547. case INTF_MODE_WB_LINE:
  3548. seq_puts(s, "mode: wb line\n");
  3549. break;
  3550. default:
  3551. seq_puts(s, "mode: ???\n");
  3552. break;
  3553. }
  3554. }
  3555. mutex_unlock(&sde_enc->enc_lock);
  3556. return 0;
  3557. }
  3558. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  3559. struct file *file)
  3560. {
  3561. return single_open(file, _sde_encoder_status_show, inode->i_private);
  3562. }
  3563. static ssize_t _sde_encoder_misr_setup(struct file *file,
  3564. const char __user *user_buf, size_t count, loff_t *ppos)
  3565. {
  3566. struct sde_encoder_virt *sde_enc;
  3567. int rc;
  3568. char buf[MISR_BUFF_SIZE + 1];
  3569. size_t buff_copy;
  3570. u32 frame_count, enable;
  3571. struct msm_drm_private *priv = NULL;
  3572. struct sde_kms *sde_kms = NULL;
  3573. struct drm_encoder *drm_enc;
  3574. if (!file || !file->private_data)
  3575. return -EINVAL;
  3576. sde_enc = file->private_data;
  3577. priv = sde_enc->base.dev->dev_private;
  3578. if (!sde_enc || !priv || !priv->kms)
  3579. return -EINVAL;
  3580. sde_kms = to_sde_kms(priv->kms);
  3581. drm_enc = &sde_enc->base;
  3582. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3583. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  3584. return -ENOTSUPP;
  3585. }
  3586. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  3587. if (copy_from_user(buf, user_buf, buff_copy))
  3588. return -EINVAL;
  3589. buf[buff_copy] = 0; /* end of string */
  3590. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  3591. return -EINVAL;
  3592. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3593. if (rc < 0)
  3594. return rc;
  3595. sde_enc->misr_enable = enable;
  3596. sde_enc->misr_frame_count = frame_count;
  3597. sde_encoder_misr_configure(&sde_enc->base, enable, frame_count);
  3598. pm_runtime_put_sync(drm_enc->dev->dev);
  3599. return count;
  3600. }
  3601. static ssize_t _sde_encoder_misr_read(struct file *file,
  3602. char __user *user_buff, size_t count, loff_t *ppos)
  3603. {
  3604. struct sde_encoder_virt *sde_enc;
  3605. struct msm_drm_private *priv = NULL;
  3606. struct sde_kms *sde_kms = NULL;
  3607. struct drm_encoder *drm_enc;
  3608. int i = 0, len = 0;
  3609. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  3610. int rc;
  3611. if (*ppos)
  3612. return 0;
  3613. if (!file || !file->private_data)
  3614. return -EINVAL;
  3615. sde_enc = file->private_data;
  3616. priv = sde_enc->base.dev->dev_private;
  3617. if (priv != NULL)
  3618. sde_kms = to_sde_kms(priv->kms);
  3619. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3620. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  3621. return -ENOTSUPP;
  3622. }
  3623. drm_enc = &sde_enc->base;
  3624. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3625. if (rc < 0)
  3626. return rc;
  3627. if (!sde_enc->misr_enable) {
  3628. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3629. "disabled\n");
  3630. goto buff_check;
  3631. }
  3632. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3633. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3634. u32 misr_value = 0;
  3635. if (!phys || !phys->ops.collect_misr) {
  3636. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3637. "invalid\n");
  3638. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  3639. continue;
  3640. }
  3641. rc = phys->ops.collect_misr(phys, false, &misr_value);
  3642. if (rc) {
  3643. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3644. "invalid\n");
  3645. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  3646. rc);
  3647. continue;
  3648. } else {
  3649. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3650. "Intf idx:%d\n",
  3651. phys->intf_idx - INTF_0);
  3652. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3653. "0x%x\n", misr_value);
  3654. }
  3655. }
  3656. buff_check:
  3657. if (count <= len) {
  3658. len = 0;
  3659. goto end;
  3660. }
  3661. if (copy_to_user(user_buff, buf, len)) {
  3662. len = -EFAULT;
  3663. goto end;
  3664. }
  3665. *ppos += len; /* increase offset */
  3666. end:
  3667. pm_runtime_put_sync(drm_enc->dev->dev);
  3668. return len;
  3669. }
  3670. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3671. {
  3672. struct sde_encoder_virt *sde_enc;
  3673. struct msm_drm_private *priv;
  3674. struct sde_kms *sde_kms;
  3675. int i;
  3676. static const struct file_operations debugfs_status_fops = {
  3677. .open = _sde_encoder_debugfs_status_open,
  3678. .read = seq_read,
  3679. .llseek = seq_lseek,
  3680. .release = single_release,
  3681. };
  3682. static const struct file_operations debugfs_misr_fops = {
  3683. .open = simple_open,
  3684. .read = _sde_encoder_misr_read,
  3685. .write = _sde_encoder_misr_setup,
  3686. };
  3687. char name[SDE_NAME_SIZE];
  3688. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  3689. SDE_ERROR("invalid encoder or kms\n");
  3690. return -EINVAL;
  3691. }
  3692. sde_enc = to_sde_encoder_virt(drm_enc);
  3693. priv = drm_enc->dev->dev_private;
  3694. sde_kms = to_sde_kms(priv->kms);
  3695. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  3696. /* create overall sub-directory for the encoder */
  3697. sde_enc->debugfs_root = debugfs_create_dir(name,
  3698. drm_enc->dev->primary->debugfs_root);
  3699. if (!sde_enc->debugfs_root)
  3700. return -ENOMEM;
  3701. /* don't error check these */
  3702. debugfs_create_file("status", 0400,
  3703. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  3704. debugfs_create_file("misr_data", 0600,
  3705. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  3706. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  3707. &sde_enc->idle_pc_enabled);
  3708. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  3709. &sde_enc->frame_trigger_mode);
  3710. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3711. if (sde_enc->phys_encs[i] &&
  3712. sde_enc->phys_encs[i]->ops.late_register)
  3713. sde_enc->phys_encs[i]->ops.late_register(
  3714. sde_enc->phys_encs[i],
  3715. sde_enc->debugfs_root);
  3716. return 0;
  3717. }
  3718. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3719. {
  3720. struct sde_encoder_virt *sde_enc;
  3721. if (!drm_enc)
  3722. return;
  3723. sde_enc = to_sde_encoder_virt(drm_enc);
  3724. debugfs_remove_recursive(sde_enc->debugfs_root);
  3725. }
  3726. #else
  3727. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3728. {
  3729. return 0;
  3730. }
  3731. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3732. {
  3733. }
  3734. #endif
  3735. static int sde_encoder_late_register(struct drm_encoder *encoder)
  3736. {
  3737. return _sde_encoder_init_debugfs(encoder);
  3738. }
  3739. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  3740. {
  3741. _sde_encoder_destroy_debugfs(encoder);
  3742. }
  3743. static int sde_encoder_virt_add_phys_encs(
  3744. struct msm_display_info *disp_info,
  3745. struct sde_encoder_virt *sde_enc,
  3746. struct sde_enc_phys_init_params *params)
  3747. {
  3748. struct sde_encoder_phys *enc = NULL;
  3749. u32 display_caps = disp_info->capabilities;
  3750. SDE_DEBUG_ENC(sde_enc, "\n");
  3751. /*
  3752. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  3753. * in this function, check up-front.
  3754. */
  3755. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  3756. ARRAY_SIZE(sde_enc->phys_encs)) {
  3757. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  3758. sde_enc->num_phys_encs);
  3759. return -EINVAL;
  3760. }
  3761. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  3762. enc = sde_encoder_phys_vid_init(params);
  3763. if (IS_ERR_OR_NULL(enc)) {
  3764. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  3765. PTR_ERR(enc));
  3766. return !enc ? -EINVAL : PTR_ERR(enc);
  3767. }
  3768. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  3769. }
  3770. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  3771. enc = sde_encoder_phys_cmd_init(params);
  3772. if (IS_ERR_OR_NULL(enc)) {
  3773. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  3774. PTR_ERR(enc));
  3775. return !enc ? -EINVAL : PTR_ERR(enc);
  3776. }
  3777. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  3778. }
  3779. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  3780. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3781. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  3782. else
  3783. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3784. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  3785. ++sde_enc->num_phys_encs;
  3786. return 0;
  3787. }
  3788. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  3789. struct sde_enc_phys_init_params *params)
  3790. {
  3791. struct sde_encoder_phys *enc = NULL;
  3792. if (!sde_enc) {
  3793. SDE_ERROR("invalid encoder\n");
  3794. return -EINVAL;
  3795. }
  3796. SDE_DEBUG_ENC(sde_enc, "\n");
  3797. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  3798. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  3799. sde_enc->num_phys_encs);
  3800. return -EINVAL;
  3801. }
  3802. enc = sde_encoder_phys_wb_init(params);
  3803. if (IS_ERR_OR_NULL(enc)) {
  3804. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  3805. PTR_ERR(enc));
  3806. return !enc ? -EINVAL : PTR_ERR(enc);
  3807. }
  3808. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  3809. ++sde_enc->num_phys_encs;
  3810. return 0;
  3811. }
  3812. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  3813. struct sde_kms *sde_kms,
  3814. struct msm_display_info *disp_info,
  3815. int *drm_enc_mode)
  3816. {
  3817. int ret = 0;
  3818. int i = 0;
  3819. enum sde_intf_type intf_type;
  3820. struct sde_encoder_virt_ops parent_ops = {
  3821. sde_encoder_vblank_callback,
  3822. sde_encoder_underrun_callback,
  3823. sde_encoder_frame_done_callback,
  3824. sde_encoder_get_qsync_fps_callback,
  3825. };
  3826. struct sde_enc_phys_init_params phys_params;
  3827. if (!sde_enc || !sde_kms) {
  3828. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  3829. !sde_enc, !sde_kms);
  3830. return -EINVAL;
  3831. }
  3832. memset(&phys_params, 0, sizeof(phys_params));
  3833. phys_params.sde_kms = sde_kms;
  3834. phys_params.parent = &sde_enc->base;
  3835. phys_params.parent_ops = parent_ops;
  3836. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  3837. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  3838. SDE_DEBUG("\n");
  3839. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  3840. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  3841. intf_type = INTF_DSI;
  3842. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  3843. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  3844. intf_type = INTF_HDMI;
  3845. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  3846. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  3847. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  3848. else
  3849. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  3850. intf_type = INTF_DP;
  3851. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  3852. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  3853. intf_type = INTF_WB;
  3854. } else {
  3855. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  3856. return -EINVAL;
  3857. }
  3858. WARN_ON(disp_info->num_of_h_tiles < 1);
  3859. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  3860. sde_enc->te_source = disp_info->te_source;
  3861. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  3862. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  3863. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  3864. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  3865. mutex_lock(&sde_enc->enc_lock);
  3866. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  3867. /*
  3868. * Left-most tile is at index 0, content is controller id
  3869. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  3870. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  3871. */
  3872. u32 controller_id = disp_info->h_tile_instance[i];
  3873. if (disp_info->num_of_h_tiles > 1) {
  3874. if (i == 0)
  3875. phys_params.split_role = ENC_ROLE_MASTER;
  3876. else
  3877. phys_params.split_role = ENC_ROLE_SLAVE;
  3878. } else {
  3879. phys_params.split_role = ENC_ROLE_SOLO;
  3880. }
  3881. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  3882. i, controller_id, phys_params.split_role);
  3883. if (sde_enc->ops.phys_init) {
  3884. struct sde_encoder_phys *enc;
  3885. enc = sde_enc->ops.phys_init(intf_type,
  3886. controller_id,
  3887. &phys_params);
  3888. if (enc) {
  3889. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3890. enc;
  3891. ++sde_enc->num_phys_encs;
  3892. } else
  3893. SDE_ERROR_ENC(sde_enc,
  3894. "failed to add phys encs\n");
  3895. continue;
  3896. }
  3897. if (intf_type == INTF_WB) {
  3898. phys_params.intf_idx = INTF_MAX;
  3899. phys_params.wb_idx = sde_encoder_get_wb(
  3900. sde_kms->catalog,
  3901. intf_type, controller_id);
  3902. if (phys_params.wb_idx == WB_MAX) {
  3903. SDE_ERROR_ENC(sde_enc,
  3904. "could not get wb: type %d, id %d\n",
  3905. intf_type, controller_id);
  3906. ret = -EINVAL;
  3907. }
  3908. } else {
  3909. phys_params.wb_idx = WB_MAX;
  3910. phys_params.intf_idx = sde_encoder_get_intf(
  3911. sde_kms->catalog, intf_type,
  3912. controller_id);
  3913. if (phys_params.intf_idx == INTF_MAX) {
  3914. SDE_ERROR_ENC(sde_enc,
  3915. "could not get wb: type %d, id %d\n",
  3916. intf_type, controller_id);
  3917. ret = -EINVAL;
  3918. }
  3919. }
  3920. if (!ret) {
  3921. if (intf_type == INTF_WB)
  3922. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  3923. &phys_params);
  3924. else
  3925. ret = sde_encoder_virt_add_phys_encs(
  3926. disp_info,
  3927. sde_enc,
  3928. &phys_params);
  3929. if (ret)
  3930. SDE_ERROR_ENC(sde_enc,
  3931. "failed to add phys encs\n");
  3932. }
  3933. }
  3934. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3935. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  3936. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  3937. if (vid_phys) {
  3938. atomic_set(&vid_phys->vsync_cnt, 0);
  3939. atomic_set(&vid_phys->underrun_cnt, 0);
  3940. }
  3941. if (cmd_phys) {
  3942. atomic_set(&cmd_phys->vsync_cnt, 0);
  3943. atomic_set(&cmd_phys->underrun_cnt, 0);
  3944. }
  3945. }
  3946. mutex_unlock(&sde_enc->enc_lock);
  3947. return ret;
  3948. }
  3949. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  3950. .mode_set = sde_encoder_virt_mode_set,
  3951. .disable = sde_encoder_virt_disable,
  3952. .enable = sde_encoder_virt_enable,
  3953. .atomic_check = sde_encoder_virt_atomic_check,
  3954. };
  3955. static const struct drm_encoder_funcs sde_encoder_funcs = {
  3956. .destroy = sde_encoder_destroy,
  3957. .late_register = sde_encoder_late_register,
  3958. .early_unregister = sde_encoder_early_unregister,
  3959. };
  3960. struct drm_encoder *sde_encoder_init_with_ops(
  3961. struct drm_device *dev,
  3962. struct msm_display_info *disp_info,
  3963. const struct sde_encoder_ops *ops)
  3964. {
  3965. struct msm_drm_private *priv = dev->dev_private;
  3966. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  3967. struct drm_encoder *drm_enc = NULL;
  3968. struct sde_encoder_virt *sde_enc = NULL;
  3969. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  3970. char name[SDE_NAME_SIZE];
  3971. int ret = 0, i, intf_index = INTF_MAX;
  3972. struct sde_encoder_phys *phys = NULL;
  3973. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  3974. if (!sde_enc) {
  3975. ret = -ENOMEM;
  3976. goto fail;
  3977. }
  3978. if (ops)
  3979. sde_enc->ops = *ops;
  3980. mutex_init(&sde_enc->enc_lock);
  3981. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  3982. &drm_enc_mode);
  3983. if (ret)
  3984. goto fail;
  3985. sde_enc->cur_master = NULL;
  3986. spin_lock_init(&sde_enc->enc_spinlock);
  3987. mutex_init(&sde_enc->vblank_ctl_lock);
  3988. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  3989. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  3990. drm_enc = &sde_enc->base;
  3991. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  3992. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  3993. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI)
  3994. timer_setup(&sde_enc->vsync_event_timer,
  3995. sde_encoder_vsync_event_handler, 0);
  3996. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3997. phys = sde_enc->phys_encs[i];
  3998. if (!phys)
  3999. continue;
  4000. if (phys->ops.is_master && phys->ops.is_master(phys))
  4001. intf_index = phys->intf_idx - INTF_0;
  4002. }
  4003. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4004. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4005. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4006. SDE_RSC_PRIMARY_DISP_CLIENT :
  4007. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4008. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4009. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4010. PTR_ERR(sde_enc->rsc_client));
  4011. sde_enc->rsc_client = NULL;
  4012. }
  4013. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) {
  4014. ret = _sde_encoder_input_handler(sde_enc);
  4015. if (ret)
  4016. SDE_ERROR(
  4017. "input handler registration failed, rc = %d\n", ret);
  4018. }
  4019. mutex_init(&sde_enc->rc_lock);
  4020. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4021. sde_encoder_off_work);
  4022. sde_enc->vblank_enabled = false;
  4023. sde_enc->qdss_status = false;
  4024. kthread_init_work(&sde_enc->vsync_event_work,
  4025. sde_encoder_vsync_event_work_handler);
  4026. kthread_init_work(&sde_enc->input_event_work,
  4027. sde_encoder_input_event_work_handler);
  4028. kthread_init_work(&sde_enc->esd_trigger_work,
  4029. sde_encoder_esd_trigger_work_handler);
  4030. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4031. SDE_DEBUG_ENC(sde_enc, "created\n");
  4032. return drm_enc;
  4033. fail:
  4034. SDE_ERROR("failed to create encoder\n");
  4035. if (drm_enc)
  4036. sde_encoder_destroy(drm_enc);
  4037. return ERR_PTR(ret);
  4038. }
  4039. struct drm_encoder *sde_encoder_init(
  4040. struct drm_device *dev,
  4041. struct msm_display_info *disp_info)
  4042. {
  4043. return sde_encoder_init_with_ops(dev, disp_info, NULL);
  4044. }
  4045. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4046. enum msm_event_wait event)
  4047. {
  4048. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4049. struct sde_encoder_virt *sde_enc = NULL;
  4050. int i, ret = 0;
  4051. char atrace_buf[32];
  4052. if (!drm_enc) {
  4053. SDE_ERROR("invalid encoder\n");
  4054. return -EINVAL;
  4055. }
  4056. sde_enc = to_sde_encoder_virt(drm_enc);
  4057. SDE_DEBUG_ENC(sde_enc, "\n");
  4058. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4059. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4060. switch (event) {
  4061. case MSM_ENC_COMMIT_DONE:
  4062. fn_wait = phys->ops.wait_for_commit_done;
  4063. break;
  4064. case MSM_ENC_TX_COMPLETE:
  4065. fn_wait = phys->ops.wait_for_tx_complete;
  4066. break;
  4067. case MSM_ENC_VBLANK:
  4068. fn_wait = phys->ops.wait_for_vblank;
  4069. break;
  4070. case MSM_ENC_ACTIVE_REGION:
  4071. fn_wait = phys->ops.wait_for_active;
  4072. break;
  4073. default:
  4074. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4075. event);
  4076. return -EINVAL;
  4077. }
  4078. if (phys && fn_wait) {
  4079. snprintf(atrace_buf, sizeof(atrace_buf),
  4080. "wait_completion_event_%d", event);
  4081. SDE_ATRACE_BEGIN(atrace_buf);
  4082. ret = fn_wait(phys);
  4083. SDE_ATRACE_END(atrace_buf);
  4084. if (ret)
  4085. return ret;
  4086. }
  4087. }
  4088. return ret;
  4089. }
  4090. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4091. u64 *l_bound, u64 *u_bound)
  4092. {
  4093. struct sde_encoder_virt *sde_enc;
  4094. u64 jitter_ns, frametime_ns;
  4095. struct msm_mode_info *info;
  4096. if (!drm_enc) {
  4097. SDE_ERROR("invalid encoder\n");
  4098. return;
  4099. }
  4100. sde_enc = to_sde_encoder_virt(drm_enc);
  4101. info = &sde_enc->mode_info;
  4102. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4103. jitter_ns = info->jitter_numer * frametime_ns;
  4104. do_div(jitter_ns, info->jitter_denom * 100);
  4105. *l_bound = frametime_ns - jitter_ns;
  4106. *u_bound = frametime_ns + jitter_ns;
  4107. }
  4108. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4109. {
  4110. struct sde_encoder_virt *sde_enc;
  4111. if (!drm_enc) {
  4112. SDE_ERROR("invalid encoder\n");
  4113. return 0;
  4114. }
  4115. sde_enc = to_sde_encoder_virt(drm_enc);
  4116. return sde_enc->mode_info.frame_rate;
  4117. }
  4118. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4119. {
  4120. struct sde_encoder_virt *sde_enc = NULL;
  4121. int i;
  4122. if (!encoder) {
  4123. SDE_ERROR("invalid encoder\n");
  4124. return INTF_MODE_NONE;
  4125. }
  4126. sde_enc = to_sde_encoder_virt(encoder);
  4127. if (sde_enc->cur_master)
  4128. return sde_enc->cur_master->intf_mode;
  4129. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4130. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4131. if (phys)
  4132. return phys->intf_mode;
  4133. }
  4134. return INTF_MODE_NONE;
  4135. }
  4136. static void _sde_encoder_cache_hw_res_cont_splash(
  4137. struct drm_encoder *encoder,
  4138. struct sde_kms *sde_kms)
  4139. {
  4140. int i, idx;
  4141. struct sde_encoder_virt *sde_enc;
  4142. struct sde_encoder_phys *phys_enc;
  4143. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4144. sde_enc = to_sde_encoder_virt(encoder);
  4145. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4146. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4147. sde_enc->hw_pp[i] = NULL;
  4148. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4149. break;
  4150. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4151. }
  4152. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4153. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4154. sde_enc->hw_dsc[i] = NULL;
  4155. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4156. break;
  4157. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4158. }
  4159. /*
  4160. * If we have multiple phys encoders with one controller, make
  4161. * sure to populate the controller pointer in both phys encoders.
  4162. */
  4163. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4164. phys_enc = sde_enc->phys_encs[idx];
  4165. phys_enc->hw_ctl = NULL;
  4166. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4167. SDE_HW_BLK_CTL);
  4168. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4169. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4170. phys_enc->hw_ctl =
  4171. (struct sde_hw_ctl *) ctl_iter.hw;
  4172. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4173. phys_enc->intf_idx, phys_enc->hw_ctl);
  4174. }
  4175. }
  4176. }
  4177. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4178. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4179. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4180. phys->hw_intf = NULL;
  4181. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4182. break;
  4183. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4184. }
  4185. }
  4186. /**
  4187. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4188. * device bootup when cont_splash is enabled
  4189. * @drm_enc: Pointer to drm encoder structure
  4190. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4191. * @enable: boolean indicates enable or displae state of splash
  4192. * @Return: true if successful in updating the encoder structure
  4193. */
  4194. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4195. struct sde_splash_display *splash_display, bool enable)
  4196. {
  4197. struct sde_encoder_virt *sde_enc;
  4198. struct msm_drm_private *priv;
  4199. struct sde_kms *sde_kms;
  4200. struct drm_connector *conn = NULL;
  4201. struct sde_connector *sde_conn = NULL;
  4202. struct sde_connector_state *sde_conn_state = NULL;
  4203. struct drm_display_mode *drm_mode = NULL;
  4204. struct sde_encoder_phys *phys_enc;
  4205. int ret = 0, i;
  4206. if (!encoder) {
  4207. SDE_ERROR("invalid drm enc\n");
  4208. return -EINVAL;
  4209. }
  4210. if (!encoder->dev || !encoder->dev->dev_private) {
  4211. SDE_ERROR("drm device invalid\n");
  4212. return -EINVAL;
  4213. }
  4214. priv = encoder->dev->dev_private;
  4215. if (!priv->kms) {
  4216. SDE_ERROR("invalid kms\n");
  4217. return -EINVAL;
  4218. }
  4219. sde_kms = to_sde_kms(priv->kms);
  4220. sde_enc = to_sde_encoder_virt(encoder);
  4221. if (!priv->num_connectors) {
  4222. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4223. return -EINVAL;
  4224. }
  4225. SDE_DEBUG_ENC(sde_enc,
  4226. "num of connectors: %d\n", priv->num_connectors);
  4227. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4228. if (!enable) {
  4229. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4230. phys_enc = sde_enc->phys_encs[i];
  4231. if (phys_enc)
  4232. phys_enc->cont_splash_enabled = false;
  4233. }
  4234. return ret;
  4235. }
  4236. if (!splash_display) {
  4237. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4238. return -EINVAL;
  4239. }
  4240. for (i = 0; i < priv->num_connectors; i++) {
  4241. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4242. priv->connectors[i]->base.id);
  4243. sde_conn = to_sde_connector(priv->connectors[i]);
  4244. if (!sde_conn->encoder) {
  4245. SDE_DEBUG_ENC(sde_enc,
  4246. "encoder not attached to connector\n");
  4247. continue;
  4248. }
  4249. if (sde_conn->encoder->base.id
  4250. == encoder->base.id) {
  4251. conn = (priv->connectors[i]);
  4252. break;
  4253. }
  4254. }
  4255. if (!conn || !conn->state) {
  4256. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4257. return -EINVAL;
  4258. }
  4259. sde_conn_state = to_sde_connector_state(conn->state);
  4260. if (!sde_conn->ops.get_mode_info) {
  4261. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4262. return -EINVAL;
  4263. }
  4264. ret = sde_connector_get_mode_info(&sde_conn->base,
  4265. &encoder->crtc->state->adjusted_mode,
  4266. &sde_conn_state->mode_info);
  4267. if (ret) {
  4268. SDE_ERROR_ENC(sde_enc,
  4269. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4270. return ret;
  4271. }
  4272. if (sde_conn->encoder) {
  4273. conn->state->best_encoder = sde_conn->encoder;
  4274. SDE_DEBUG_ENC(sde_enc,
  4275. "configured cstate->best_encoder to ID = %d\n",
  4276. conn->state->best_encoder->base.id);
  4277. } else {
  4278. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4279. conn->base.id);
  4280. }
  4281. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4282. conn->state, false);
  4283. if (ret) {
  4284. SDE_ERROR_ENC(sde_enc,
  4285. "failed to reserve hw resources, %d\n", ret);
  4286. return ret;
  4287. }
  4288. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4289. sde_connector_get_topology_name(conn));
  4290. drm_mode = &encoder->crtc->state->adjusted_mode;
  4291. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4292. drm_mode->hdisplay, drm_mode->vdisplay);
  4293. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4294. if (encoder->bridge) {
  4295. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4296. /*
  4297. * For cont-splash use case, we update the mode
  4298. * configurations manually. This will skip the
  4299. * usually mode set call when actual frame is
  4300. * pushed from framework. The bridge needs to
  4301. * be updated with the current drm mode by
  4302. * calling the bridge mode set ops.
  4303. */
  4304. if (encoder->bridge->funcs) {
  4305. SDE_DEBUG_ENC(sde_enc, "calling mode_set\n");
  4306. encoder->bridge->funcs->mode_set(encoder->bridge,
  4307. drm_mode, drm_mode);
  4308. }
  4309. } else {
  4310. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4311. }
  4312. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4313. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4314. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4315. if (!phys) {
  4316. SDE_ERROR_ENC(sde_enc,
  4317. "phys encoders not initialized\n");
  4318. return -EINVAL;
  4319. }
  4320. /* update connector for master and slave phys encoders */
  4321. phys->connector = conn;
  4322. phys->cont_splash_enabled = true;
  4323. phys->hw_pp = sde_enc->hw_pp[i];
  4324. if (phys->ops.cont_splash_mode_set)
  4325. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4326. if (phys->ops.is_master && phys->ops.is_master(phys))
  4327. sde_enc->cur_master = phys;
  4328. }
  4329. return ret;
  4330. }
  4331. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4332. bool skip_pre_kickoff)
  4333. {
  4334. struct msm_drm_thread *event_thread = NULL;
  4335. struct msm_drm_private *priv = NULL;
  4336. struct sde_encoder_virt *sde_enc = NULL;
  4337. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4338. SDE_ERROR("invalid parameters\n");
  4339. return -EINVAL;
  4340. }
  4341. priv = enc->dev->dev_private;
  4342. sde_enc = to_sde_encoder_virt(enc);
  4343. if (!sde_enc->crtc || (sde_enc->crtc->index
  4344. >= ARRAY_SIZE(priv->event_thread))) {
  4345. SDE_DEBUG_ENC(sde_enc,
  4346. "invalid cached CRTC: %d or crtc index: %d\n",
  4347. sde_enc->crtc == NULL,
  4348. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4349. return -EINVAL;
  4350. }
  4351. SDE_EVT32_VERBOSE(DRMID(enc));
  4352. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4353. if (!skip_pre_kickoff) {
  4354. kthread_queue_work(&event_thread->worker,
  4355. &sde_enc->esd_trigger_work);
  4356. kthread_flush_work(&sde_enc->esd_trigger_work);
  4357. }
  4358. /*
  4359. * panel may stop generating te signal (vsync) during esd failure. rsc
  4360. * hardware may hang without vsync. Avoid rsc hang by generating the
  4361. * vsync from watchdog timer instead of panel.
  4362. */
  4363. sde_encoder_helper_switch_vsync(enc, true);
  4364. if (!skip_pre_kickoff)
  4365. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4366. return 0;
  4367. }
  4368. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4369. {
  4370. struct sde_encoder_virt *sde_enc;
  4371. if (!encoder) {
  4372. SDE_ERROR("invalid drm enc\n");
  4373. return false;
  4374. }
  4375. sde_enc = to_sde_encoder_virt(encoder);
  4376. return sde_enc->recovery_events_enabled;
  4377. }
  4378. void sde_encoder_recovery_events_handler(struct drm_encoder *encoder,
  4379. bool enabled)
  4380. {
  4381. struct sde_encoder_virt *sde_enc;
  4382. if (!encoder) {
  4383. SDE_ERROR("invalid drm enc\n");
  4384. return;
  4385. }
  4386. sde_enc = to_sde_encoder_virt(encoder);
  4387. sde_enc->recovery_events_enabled = enabled;
  4388. }