sde_crtc.c 188 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107
  1. /*
  2. * Copyright (c) 2014-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/sort.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/ktime.h>
  22. #include <drm/sde_drm.h>
  23. #include <drm/drm_mode.h>
  24. #include <drm/drm_crtc.h>
  25. #include <drm/drm_probe_helper.h>
  26. #include <drm/drm_flip_work.h>
  27. #include "sde_kms.h"
  28. #include "sde_hw_lm.h"
  29. #include "sde_hw_ctl.h"
  30. #include "sde_crtc.h"
  31. #include "sde_plane.h"
  32. #include "sde_hw_util.h"
  33. #include "sde_hw_catalog.h"
  34. #include "sde_color_processing.h"
  35. #include "sde_encoder.h"
  36. #include "sde_connector.h"
  37. #include "sde_vbif.h"
  38. #include "sde_power_handle.h"
  39. #include "sde_core_perf.h"
  40. #include "sde_trace.h"
  41. #include "msm_drv.h"
  42. struct sde_crtc_custom_events {
  43. u32 event;
  44. int (*func)(struct drm_crtc *crtc, bool en,
  45. struct sde_irq_callback *irq);
  46. };
  47. struct vblank_work {
  48. struct kthread_work work;
  49. int crtc_id;
  50. bool enable;
  51. struct msm_drm_private *priv;
  52. };
  53. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  54. bool en, struct sde_irq_callback *ad_irq);
  55. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  56. bool en, struct sde_irq_callback *idle_irq);
  57. static int sde_crtc_mmrm_interrupt_handler(struct drm_crtc *crtc_drm,
  58. bool en, struct sde_irq_callback *idle_irq);
  59. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  60. struct sde_irq_callback *noirq);
  61. static struct sde_crtc_custom_events custom_events[] = {
  62. {DRM_EVENT_AD_BACKLIGHT, sde_cp_ad_interrupt},
  63. {DRM_EVENT_CRTC_POWER, sde_crtc_power_interrupt_handler},
  64. {DRM_EVENT_IDLE_NOTIFY, sde_crtc_idle_interrupt_handler},
  65. {DRM_EVENT_HISTOGRAM, sde_cp_hist_interrupt},
  66. {DRM_EVENT_SDE_POWER, sde_crtc_pm_event_handler},
  67. {DRM_EVENT_LTM_HIST, sde_cp_ltm_hist_interrupt},
  68. {DRM_EVENT_LTM_WB_PB, sde_cp_ltm_wb_pb_interrupt},
  69. {DRM_EVENT_LTM_OFF, sde_cp_ltm_off_event_handler},
  70. {DRM_EVENT_MMRM_CB, sde_crtc_mmrm_interrupt_handler},
  71. };
  72. /* default input fence timeout, in ms */
  73. #define SDE_CRTC_INPUT_FENCE_TIMEOUT 10000
  74. /*
  75. * The default input fence timeout is 2 seconds while max allowed
  76. * range is 10 seconds. Any value above 10 seconds adds glitches beyond
  77. * tolerance limit.
  78. */
  79. #define SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT 10000
  80. /* layer mixer index on sde_crtc */
  81. #define LEFT_MIXER 0
  82. #define RIGHT_MIXER 1
  83. #define MISR_BUFF_SIZE 256
  84. /*
  85. * Time period for fps calculation in micro seconds.
  86. * Default value is set to 1 sec.
  87. */
  88. #define DEFAULT_FPS_PERIOD_1_SEC 1000000
  89. #define MAX_FPS_PERIOD_5_SECONDS 5000000
  90. #define MAX_FRAME_COUNT 1000
  91. #define MILI_TO_MICRO 1000
  92. #define SKIP_STAGING_PIPE_ZPOS 255
  93. static inline struct sde_kms *_sde_crtc_get_kms(struct drm_crtc *crtc)
  94. {
  95. struct msm_drm_private *priv;
  96. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  97. SDE_ERROR("invalid crtc\n");
  98. return NULL;
  99. }
  100. priv = crtc->dev->dev_private;
  101. if (!priv || !priv->kms) {
  102. SDE_ERROR("invalid kms\n");
  103. return NULL;
  104. }
  105. return to_sde_kms(priv->kms);
  106. }
  107. /**
  108. * sde_crtc_calc_fps() - Calculates fps value.
  109. * @sde_crtc : CRTC structure
  110. *
  111. * This function is called at frame done. It counts the number
  112. * of frames done for every 1 sec. Stores the value in measured_fps.
  113. * measured_fps value is 10 times the calculated fps value.
  114. * For example, measured_fps= 594 for calculated fps of 59.4
  115. */
  116. static void sde_crtc_calc_fps(struct sde_crtc *sde_crtc)
  117. {
  118. ktime_t current_time_us;
  119. u64 fps, diff_us;
  120. current_time_us = ktime_get();
  121. diff_us = (u64)ktime_us_delta(current_time_us,
  122. sde_crtc->fps_info.last_sampled_time_us);
  123. sde_crtc->fps_info.frame_count++;
  124. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  125. /* Multiplying with 10 to get fps in floating point */
  126. fps = ((u64)sde_crtc->fps_info.frame_count)
  127. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  128. do_div(fps, diff_us);
  129. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  130. SDE_DEBUG(" FPS for crtc%d is %d.%d\n",
  131. sde_crtc->base.base.id, (unsigned int)fps/10,
  132. (unsigned int)fps%10);
  133. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  134. sde_crtc->fps_info.frame_count = 0;
  135. }
  136. if (!sde_crtc->fps_info.time_buf)
  137. return;
  138. /**
  139. * Array indexing is based on sliding window algorithm.
  140. * sde_crtc->time_buf has a maximum capacity of MAX_FRAME_COUNT
  141. * time slots. As the count increases to MAX_FRAME_COUNT + 1, the
  142. * counter loops around and comes back to the first index to store
  143. * the next ktime.
  144. */
  145. sde_crtc->fps_info.time_buf[sde_crtc->fps_info.next_time_index++] =
  146. ktime_get();
  147. sde_crtc->fps_info.next_time_index %= MAX_FRAME_COUNT;
  148. }
  149. static void _sde_crtc_deinit_events(struct sde_crtc *sde_crtc)
  150. {
  151. if (!sde_crtc)
  152. return;
  153. }
  154. #ifdef CONFIG_DEBUG_FS
  155. static int _sde_debugfs_fps_status_show(struct seq_file *s, void *data)
  156. {
  157. struct sde_crtc *sde_crtc;
  158. u64 fps_int, fps_float;
  159. ktime_t current_time_us;
  160. u64 fps, diff_us;
  161. if (!s || !s->private) {
  162. SDE_ERROR("invalid input param(s)\n");
  163. return -EAGAIN;
  164. }
  165. sde_crtc = s->private;
  166. current_time_us = ktime_get();
  167. diff_us = (u64)ktime_us_delta(current_time_us,
  168. sde_crtc->fps_info.last_sampled_time_us);
  169. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  170. /* Multiplying with 10 to get fps in floating point */
  171. fps = ((u64)sde_crtc->fps_info.frame_count)
  172. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  173. do_div(fps, diff_us);
  174. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  175. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  176. sde_crtc->fps_info.frame_count = 0;
  177. SDE_DEBUG("Measured FPS for crtc%d is %d.%d\n",
  178. sde_crtc->base.base.id, (unsigned int)fps/10,
  179. (unsigned int)fps%10);
  180. }
  181. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  182. fps_float = do_div(fps_int, 10);
  183. seq_printf(s, "fps: %llu.%llu\n", fps_int, fps_float);
  184. return 0;
  185. }
  186. static int _sde_debugfs_fps_status(struct inode *inode, struct file *file)
  187. {
  188. return single_open(file, _sde_debugfs_fps_status_show,
  189. inode->i_private);
  190. }
  191. #endif
  192. static ssize_t fps_periodicity_ms_store(struct device *device,
  193. struct device_attribute *attr, const char *buf, size_t count)
  194. {
  195. struct drm_crtc *crtc;
  196. struct sde_crtc *sde_crtc;
  197. int res;
  198. /* Base of the input */
  199. int cnt = 10;
  200. if (!device || !buf) {
  201. SDE_ERROR("invalid input param(s)\n");
  202. return -EAGAIN;
  203. }
  204. crtc = dev_get_drvdata(device);
  205. if (!crtc)
  206. return -EINVAL;
  207. sde_crtc = to_sde_crtc(crtc);
  208. res = kstrtou32(buf, cnt, &sde_crtc->fps_info.fps_periodic_duration);
  209. if (res < 0)
  210. return res;
  211. if (sde_crtc->fps_info.fps_periodic_duration <= 0)
  212. sde_crtc->fps_info.fps_periodic_duration =
  213. DEFAULT_FPS_PERIOD_1_SEC;
  214. else if ((sde_crtc->fps_info.fps_periodic_duration) * MILI_TO_MICRO >
  215. MAX_FPS_PERIOD_5_SECONDS)
  216. sde_crtc->fps_info.fps_periodic_duration =
  217. MAX_FPS_PERIOD_5_SECONDS;
  218. else
  219. sde_crtc->fps_info.fps_periodic_duration *= MILI_TO_MICRO;
  220. return count;
  221. }
  222. static ssize_t fps_periodicity_ms_show(struct device *device,
  223. struct device_attribute *attr, char *buf)
  224. {
  225. struct drm_crtc *crtc;
  226. struct sde_crtc *sde_crtc;
  227. if (!device || !buf) {
  228. SDE_ERROR("invalid input param(s)\n");
  229. return -EAGAIN;
  230. }
  231. crtc = dev_get_drvdata(device);
  232. if (!crtc)
  233. return -EINVAL;
  234. sde_crtc = to_sde_crtc(crtc);
  235. return scnprintf(buf, PAGE_SIZE, "%d\n",
  236. (sde_crtc->fps_info.fps_periodic_duration)/MILI_TO_MICRO);
  237. }
  238. static ssize_t measured_fps_show(struct device *device,
  239. struct device_attribute *attr, char *buf)
  240. {
  241. struct drm_crtc *crtc;
  242. struct sde_crtc *sde_crtc;
  243. uint64_t fps_int, fps_decimal;
  244. u64 fps = 0, frame_count = 0;
  245. ktime_t current_time;
  246. int i = 0, current_time_index;
  247. u64 diff_us;
  248. if (!device || !buf) {
  249. SDE_ERROR("invalid input param(s)\n");
  250. return -EAGAIN;
  251. }
  252. crtc = dev_get_drvdata(device);
  253. if (!crtc) {
  254. scnprintf(buf, PAGE_SIZE, "fps information not available");
  255. return -EINVAL;
  256. }
  257. sde_crtc = to_sde_crtc(crtc);
  258. if (!sde_crtc->fps_info.time_buf) {
  259. scnprintf(buf, PAGE_SIZE,
  260. "timebuf null - fps information not available");
  261. return -EINVAL;
  262. }
  263. /**
  264. * Whenever the time_index counter comes to zero upon decrementing,
  265. * it is set to the last index since it is the next index that we
  266. * should check for calculating the buftime.
  267. */
  268. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  269. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  270. current_time = ktime_get();
  271. for (i = 0; i < MAX_FRAME_COUNT; i++) {
  272. u64 ptime = (u64)ktime_to_us(current_time);
  273. u64 buftime = (u64)ktime_to_us(
  274. sde_crtc->fps_info.time_buf[current_time_index]);
  275. diff_us = (u64)ktime_us_delta(current_time,
  276. sde_crtc->fps_info.time_buf[current_time_index]);
  277. if (ptime > buftime && diff_us >= (u64)
  278. sde_crtc->fps_info.fps_periodic_duration) {
  279. /* Multiplying with 10 to get fps in floating point */
  280. fps = frame_count * DEFAULT_FPS_PERIOD_1_SEC * 10;
  281. do_div(fps, diff_us);
  282. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  283. SDE_DEBUG("measured fps: %d\n",
  284. sde_crtc->fps_info.measured_fps);
  285. break;
  286. }
  287. current_time_index = (current_time_index == 0) ?
  288. (MAX_FRAME_COUNT - 1) : (current_time_index - 1);
  289. SDE_DEBUG("current time index: %d\n", current_time_index);
  290. frame_count++;
  291. }
  292. if (i == MAX_FRAME_COUNT) {
  293. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  294. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  295. diff_us = (u64)ktime_us_delta(current_time,
  296. sde_crtc->fps_info.time_buf[current_time_index]);
  297. if (diff_us >= sde_crtc->fps_info.fps_periodic_duration) {
  298. /* Multiplying with 10 to get fps in floating point */
  299. fps = (frame_count) * DEFAULT_FPS_PERIOD_1_SEC * 10;
  300. do_div(fps, diff_us);
  301. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  302. }
  303. }
  304. fps_int = (uint64_t) sde_crtc->fps_info.measured_fps;
  305. fps_decimal = do_div(fps_int, 10);
  306. return scnprintf(buf, PAGE_SIZE,
  307. "fps: %d.%d duration:%d frame_count:%lld\n", fps_int, fps_decimal,
  308. sde_crtc->fps_info.fps_periodic_duration, frame_count);
  309. }
  310. static ssize_t vsync_event_show(struct device *device,
  311. struct device_attribute *attr, char *buf)
  312. {
  313. struct drm_crtc *crtc;
  314. struct sde_crtc *sde_crtc;
  315. if (!device || !buf) {
  316. SDE_ERROR("invalid input param(s)\n");
  317. return -EAGAIN;
  318. }
  319. crtc = dev_get_drvdata(device);
  320. sde_crtc = to_sde_crtc(crtc);
  321. return scnprintf(buf, PAGE_SIZE, "VSYNC=%llu\n",
  322. ktime_to_ns(sde_crtc->vblank_last_cb_time));
  323. }
  324. static ssize_t retire_frame_event_show(struct device *device,
  325. struct device_attribute *attr, char *buf)
  326. {
  327. struct drm_crtc *crtc;
  328. struct sde_crtc *sde_crtc;
  329. if (!device || !buf) {
  330. SDE_ERROR("invalid input param(s)\n");
  331. return -EAGAIN;
  332. }
  333. crtc = dev_get_drvdata(device);
  334. sde_crtc = to_sde_crtc(crtc);
  335. return scnprintf(buf, PAGE_SIZE, "RETIRE_FRAME_TIME=%llu\n",
  336. ktime_to_ns(sde_crtc->retire_frame_event_time));
  337. }
  338. static DEVICE_ATTR_RO(vsync_event);
  339. static DEVICE_ATTR_RO(measured_fps);
  340. static DEVICE_ATTR_RW(fps_periodicity_ms);
  341. static DEVICE_ATTR_RO(retire_frame_event);
  342. static struct attribute *sde_crtc_dev_attrs[] = {
  343. &dev_attr_vsync_event.attr,
  344. &dev_attr_measured_fps.attr,
  345. &dev_attr_fps_periodicity_ms.attr,
  346. &dev_attr_retire_frame_event.attr,
  347. NULL
  348. };
  349. static const struct attribute_group sde_crtc_attr_group = {
  350. .attrs = sde_crtc_dev_attrs,
  351. };
  352. static const struct attribute_group *sde_crtc_attr_groups[] = {
  353. &sde_crtc_attr_group,
  354. NULL,
  355. };
  356. static void sde_crtc_destroy(struct drm_crtc *crtc)
  357. {
  358. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  359. SDE_DEBUG("\n");
  360. if (!crtc)
  361. return;
  362. if (sde_crtc->vsync_event_sf)
  363. sysfs_put(sde_crtc->vsync_event_sf);
  364. if (sde_crtc->retire_frame_event_sf)
  365. sysfs_put(sde_crtc->retire_frame_event_sf);
  366. if (sde_crtc->sysfs_dev)
  367. device_unregister(sde_crtc->sysfs_dev);
  368. if (sde_crtc->blob_info)
  369. drm_property_blob_put(sde_crtc->blob_info);
  370. msm_property_destroy(&sde_crtc->property_info);
  371. sde_cp_crtc_destroy_properties(crtc);
  372. sde_fence_deinit(sde_crtc->output_fence);
  373. _sde_crtc_deinit_events(sde_crtc);
  374. drm_crtc_cleanup(crtc);
  375. mutex_destroy(&sde_crtc->crtc_lock);
  376. kfree(sde_crtc);
  377. }
  378. struct msm_display_mode *sde_crtc_get_msm_mode(struct drm_crtc_state *c_state)
  379. {
  380. struct drm_connector *connector;
  381. struct drm_encoder *encoder;
  382. struct sde_connector_state *conn_state;
  383. bool encoder_valid = false;
  384. drm_for_each_encoder_mask(encoder, c_state->crtc->dev,
  385. c_state->encoder_mask) {
  386. if (!sde_encoder_in_clone_mode(encoder)) {
  387. encoder_valid = true;
  388. break;
  389. }
  390. }
  391. if (!encoder_valid)
  392. return NULL;
  393. connector = sde_encoder_get_connector(c_state->crtc->dev, encoder);
  394. if (!connector)
  395. return NULL;
  396. conn_state = to_sde_connector_state(connector->state);
  397. if (!conn_state)
  398. return NULL;
  399. return &conn_state->msm_mode;
  400. }
  401. static bool sde_crtc_mode_fixup(struct drm_crtc *crtc,
  402. const struct drm_display_mode *mode,
  403. struct drm_display_mode *adjusted_mode)
  404. {
  405. struct msm_display_mode *msm_mode;
  406. struct drm_crtc_state *c_state;
  407. struct drm_connector *connector;
  408. struct drm_encoder *encoder;
  409. struct drm_connector_state *new_conn_state;
  410. struct sde_connector_state *c_conn_state;
  411. bool encoder_valid = false;
  412. int i;
  413. SDE_DEBUG("\n");
  414. c_state = container_of(adjusted_mode, struct drm_crtc_state,
  415. adjusted_mode);
  416. drm_for_each_encoder_mask(encoder, c_state->crtc->dev,
  417. c_state->encoder_mask) {
  418. if (!sde_encoder_in_clone_mode(encoder)) {
  419. encoder_valid = true;
  420. break;
  421. }
  422. }
  423. if (!encoder_valid) {
  424. SDE_ERROR("encoder not found\n");
  425. return true;
  426. }
  427. for_each_new_connector_in_state(c_state->state, connector,
  428. new_conn_state, i) {
  429. if (new_conn_state->best_encoder == encoder){
  430. break;
  431. }
  432. }
  433. c_conn_state = to_sde_connector_state(new_conn_state);
  434. if (!c_conn_state) {
  435. SDE_ERROR("could not get connector state\n");
  436. return true;
  437. }
  438. msm_mode = &c_conn_state->msm_mode;
  439. if ((msm_is_mode_seamless(msm_mode) ||
  440. (msm_is_mode_seamless_vrr(msm_mode) ||
  441. msm_is_mode_seamless_dyn_clk(msm_mode))) &&
  442. (!crtc->enabled)) {
  443. SDE_ERROR("crtc state prevents seamless transition\n");
  444. return false;
  445. }
  446. return true;
  447. }
  448. static void _sde_crtc_setup_blend_cfg(struct sde_crtc_mixer *mixer,
  449. struct sde_plane_state *pstate, struct sde_format *format)
  450. {
  451. uint32_t blend_op, fg_alpha, bg_alpha;
  452. uint32_t blend_type;
  453. struct sde_hw_mixer *lm = mixer->hw_lm;
  454. /* default to opaque blending */
  455. fg_alpha = sde_plane_get_property(pstate, PLANE_PROP_ALPHA);
  456. bg_alpha = 0xFF - fg_alpha;
  457. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST | SDE_BLEND_BG_ALPHA_BG_CONST;
  458. blend_type = sde_plane_get_property(pstate, PLANE_PROP_BLEND_OP);
  459. SDE_DEBUG("blend type:0x%x blend alpha:0x%x\n", blend_type, fg_alpha);
  460. switch (blend_type) {
  461. case SDE_DRM_BLEND_OP_OPAQUE:
  462. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  463. SDE_BLEND_BG_ALPHA_BG_CONST;
  464. break;
  465. case SDE_DRM_BLEND_OP_PREMULTIPLIED:
  466. if (format->alpha_enable) {
  467. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  468. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  469. if (fg_alpha != 0xff) {
  470. bg_alpha = fg_alpha;
  471. blend_op |= SDE_BLEND_BG_MOD_ALPHA |
  472. SDE_BLEND_BG_INV_MOD_ALPHA;
  473. } else {
  474. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  475. }
  476. }
  477. break;
  478. case SDE_DRM_BLEND_OP_COVERAGE:
  479. if (format->alpha_enable) {
  480. blend_op = SDE_BLEND_FG_ALPHA_FG_PIXEL |
  481. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  482. if (fg_alpha != 0xff) {
  483. bg_alpha = fg_alpha;
  484. blend_op |= SDE_BLEND_FG_MOD_ALPHA |
  485. SDE_BLEND_BG_MOD_ALPHA |
  486. SDE_BLEND_BG_INV_MOD_ALPHA;
  487. } else {
  488. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  489. }
  490. }
  491. break;
  492. default:
  493. /* do nothing */
  494. break;
  495. }
  496. lm->ops.setup_blend_config(lm, pstate->stage, fg_alpha,
  497. bg_alpha, blend_op);
  498. SDE_DEBUG(
  499. "format: %4.4s, alpha_enable %u fg alpha:0x%x bg alpha:0x%x blend_op:0x%x\n",
  500. (char *) &format->base.pixel_format,
  501. format->alpha_enable, fg_alpha, bg_alpha, blend_op);
  502. }
  503. static void _sde_crtc_setup_dim_layer_cfg(struct drm_crtc *crtc,
  504. struct sde_crtc *sde_crtc, struct sde_crtc_mixer *mixer,
  505. struct sde_hw_dim_layer *dim_layer)
  506. {
  507. struct sde_crtc_state *cstate;
  508. struct sde_hw_mixer *lm;
  509. struct sde_hw_dim_layer split_dim_layer;
  510. int i;
  511. if (!dim_layer->rect.w || !dim_layer->rect.h) {
  512. SDE_DEBUG("empty dim_layer\n");
  513. return;
  514. }
  515. cstate = to_sde_crtc_state(crtc->state);
  516. SDE_DEBUG("dim_layer - flags:%d, stage:%d\n",
  517. dim_layer->flags, dim_layer->stage);
  518. split_dim_layer.stage = dim_layer->stage;
  519. split_dim_layer.color_fill = dim_layer->color_fill;
  520. /*
  521. * traverse through the layer mixers attached to crtc and find the
  522. * intersecting dim layer rect in each LM and program accordingly.
  523. */
  524. for (i = 0; i < sde_crtc->num_mixers; i++) {
  525. split_dim_layer.flags = dim_layer->flags;
  526. sde_kms_rect_intersect(&cstate->lm_roi[i], &dim_layer->rect,
  527. &split_dim_layer.rect);
  528. if (sde_kms_rect_is_null(&split_dim_layer.rect)) {
  529. /*
  530. * no extra programming required for non-intersecting
  531. * layer mixers with INCLUSIVE dim layer
  532. */
  533. if (split_dim_layer.flags & SDE_DRM_DIM_LAYER_INCLUSIVE)
  534. continue;
  535. /*
  536. * program the other non-intersecting layer mixers with
  537. * INCLUSIVE dim layer of full size for uniformity
  538. * with EXCLUSIVE dim layer config.
  539. */
  540. split_dim_layer.flags &= ~SDE_DRM_DIM_LAYER_EXCLUSIVE;
  541. split_dim_layer.flags |= SDE_DRM_DIM_LAYER_INCLUSIVE;
  542. memcpy(&split_dim_layer.rect, &cstate->lm_bounds[i],
  543. sizeof(split_dim_layer.rect));
  544. } else {
  545. split_dim_layer.rect.x =
  546. split_dim_layer.rect.x -
  547. cstate->lm_roi[i].x;
  548. split_dim_layer.rect.y =
  549. split_dim_layer.rect.y -
  550. cstate->lm_roi[i].y;
  551. }
  552. SDE_EVT32(DRMID(crtc), dim_layer->stage,
  553. cstate->lm_roi[i].x,
  554. cstate->lm_roi[i].y,
  555. cstate->lm_roi[i].w,
  556. cstate->lm_roi[i].h,
  557. dim_layer->rect.x,
  558. dim_layer->rect.y,
  559. dim_layer->rect.w,
  560. dim_layer->rect.h,
  561. split_dim_layer.rect.x,
  562. split_dim_layer.rect.y,
  563. split_dim_layer.rect.w,
  564. split_dim_layer.rect.h);
  565. SDE_DEBUG("split_dim_layer - LM:%d, rect:{%d,%d,%d,%d}}\n",
  566. i, split_dim_layer.rect.x, split_dim_layer.rect.y,
  567. split_dim_layer.rect.w, split_dim_layer.rect.h);
  568. lm = mixer[i].hw_lm;
  569. mixer[i].mixer_op_mode |= 1 << split_dim_layer.stage;
  570. lm->ops.setup_dim_layer(lm, &split_dim_layer);
  571. }
  572. }
  573. void sde_crtc_get_crtc_roi(struct drm_crtc_state *state,
  574. const struct sde_rect **crtc_roi)
  575. {
  576. struct sde_crtc_state *crtc_state;
  577. if (!state || !crtc_roi)
  578. return;
  579. crtc_state = to_sde_crtc_state(state);
  580. *crtc_roi = &crtc_state->crtc_roi;
  581. }
  582. bool sde_crtc_is_crtc_roi_dirty(struct drm_crtc_state *state)
  583. {
  584. struct sde_crtc_state *cstate;
  585. struct sde_crtc *sde_crtc;
  586. if (!state || !state->crtc)
  587. return false;
  588. sde_crtc = to_sde_crtc(state->crtc);
  589. cstate = to_sde_crtc_state(state);
  590. return msm_property_is_dirty(&sde_crtc->property_info,
  591. &cstate->property_state, CRTC_PROP_ROI_V1);
  592. }
  593. static int _sde_crtc_set_roi_v1(struct drm_crtc_state *state,
  594. void __user *usr_ptr)
  595. {
  596. struct drm_crtc *crtc;
  597. struct sde_crtc_state *cstate;
  598. struct sde_drm_roi_v1 roi_v1;
  599. int i;
  600. if (!state) {
  601. SDE_ERROR("invalid args\n");
  602. return -EINVAL;
  603. }
  604. cstate = to_sde_crtc_state(state);
  605. crtc = cstate->base.crtc;
  606. memset(&cstate->user_roi_list, 0, sizeof(cstate->user_roi_list));
  607. if (!usr_ptr) {
  608. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  609. return 0;
  610. }
  611. if (copy_from_user(&roi_v1, usr_ptr, sizeof(roi_v1))) {
  612. SDE_ERROR("crtc%d: failed to copy roi_v1 data\n", DRMID(crtc));
  613. return -EINVAL;
  614. }
  615. SDE_DEBUG("crtc%d: num_rects %d\n", DRMID(crtc), roi_v1.num_rects);
  616. if (roi_v1.num_rects == 0) {
  617. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  618. return 0;
  619. }
  620. if (roi_v1.num_rects > SDE_MAX_ROI_V1) {
  621. SDE_ERROR("crtc%d: too many rects specified: %d\n", DRMID(crtc),
  622. roi_v1.num_rects);
  623. return -EINVAL;
  624. }
  625. cstate->user_roi_list.num_rects = roi_v1.num_rects;
  626. for (i = 0; i < roi_v1.num_rects; ++i) {
  627. cstate->user_roi_list.roi[i] = roi_v1.roi[i];
  628. SDE_DEBUG("crtc%d: roi%d: roi (%d,%d) (%d,%d)\n",
  629. DRMID(crtc), i,
  630. cstate->user_roi_list.roi[i].x1,
  631. cstate->user_roi_list.roi[i].y1,
  632. cstate->user_roi_list.roi[i].x2,
  633. cstate->user_roi_list.roi[i].y2);
  634. SDE_EVT32_VERBOSE(DRMID(crtc),
  635. cstate->user_roi_list.roi[i].x1,
  636. cstate->user_roi_list.roi[i].y1,
  637. cstate->user_roi_list.roi[i].x2,
  638. cstate->user_roi_list.roi[i].y2);
  639. }
  640. return 0;
  641. }
  642. static int _sde_crtc_set_crtc_roi(struct drm_crtc *crtc,
  643. struct drm_crtc_state *state)
  644. {
  645. struct drm_connector *conn;
  646. struct drm_connector_state *conn_state;
  647. struct sde_crtc *sde_crtc;
  648. struct sde_crtc_state *crtc_state;
  649. struct sde_rect *crtc_roi;
  650. struct msm_mode_info mode_info;
  651. int i = 0;
  652. int rc;
  653. bool is_crtc_roi_dirty;
  654. bool is_any_conn_roi_dirty;
  655. if (!crtc || !state)
  656. return -EINVAL;
  657. sde_crtc = to_sde_crtc(crtc);
  658. crtc_state = to_sde_crtc_state(state);
  659. crtc_roi = &crtc_state->crtc_roi;
  660. is_crtc_roi_dirty = sde_crtc_is_crtc_roi_dirty(state);
  661. is_any_conn_roi_dirty = false;
  662. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  663. struct sde_connector *sde_conn;
  664. struct sde_connector_state *sde_conn_state;
  665. struct sde_rect conn_roi;
  666. if (!conn_state || conn_state->crtc != crtc)
  667. continue;
  668. rc = sde_connector_state_get_mode_info(conn_state, &mode_info);
  669. if (rc) {
  670. SDE_ERROR("failed to get mode info\n");
  671. return -EINVAL;
  672. }
  673. sde_conn = to_sde_connector(conn_state->connector);
  674. sde_conn_state = to_sde_connector_state(conn_state);
  675. is_any_conn_roi_dirty = is_any_conn_roi_dirty ||
  676. msm_property_is_dirty(
  677. &sde_conn->property_info,
  678. &sde_conn_state->property_state,
  679. CONNECTOR_PROP_ROI_V1);
  680. if (!mode_info.roi_caps.enabled)
  681. continue;
  682. /*
  683. * current driver only supports same connector and crtc size,
  684. * but if support for different sizes is added, driver needs
  685. * to check the connector roi here to make sure is full screen
  686. * for dsc 3d-mux topology that doesn't support partial update.
  687. */
  688. if (memcmp(&sde_conn_state->rois, &crtc_state->user_roi_list,
  689. sizeof(crtc_state->user_roi_list))) {
  690. SDE_ERROR("%s: crtc -> conn roi scaling unsupported\n",
  691. sde_crtc->name);
  692. return -EINVAL;
  693. }
  694. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &conn_roi);
  695. SDE_DEBUG("conn_roi x:%u, y:%u, w:%u, h:%u\n",
  696. conn_roi.x, conn_roi.y,
  697. conn_roi.w, conn_roi.h);
  698. SDE_EVT32_VERBOSE(DRMID(crtc), DRMID(conn),
  699. conn_roi.x, conn_roi.y,
  700. conn_roi.w, conn_roi.h);
  701. }
  702. /*
  703. * Check against CRTC ROI and Connector ROI not being updated together.
  704. * This restriction should be relaxed when Connector ROI scaling is
  705. * supported.
  706. */
  707. if (is_any_conn_roi_dirty != is_crtc_roi_dirty) {
  708. SDE_ERROR("connector/crtc rois not updated together\n");
  709. return -EINVAL;
  710. }
  711. sde_kms_rect_merge_rectangles(&crtc_state->user_roi_list, crtc_roi);
  712. /* clear the ROI to null if it matches full screen anyways */
  713. if (crtc_roi->x == 0 && crtc_roi->y == 0 &&
  714. crtc_roi->w == state->adjusted_mode.hdisplay &&
  715. crtc_roi->h == state->adjusted_mode.vdisplay)
  716. memset(crtc_roi, 0, sizeof(*crtc_roi));
  717. SDE_DEBUG("%s: crtc roi (%d,%d,%d,%d)\n", sde_crtc->name,
  718. crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  719. SDE_EVT32_VERBOSE(DRMID(crtc), crtc_roi->x, crtc_roi->y, crtc_roi->w,
  720. crtc_roi->h);
  721. return 0;
  722. }
  723. static int _sde_crtc_check_autorefresh(struct drm_crtc *crtc,
  724. struct drm_crtc_state *state)
  725. {
  726. struct sde_crtc *sde_crtc;
  727. struct sde_crtc_state *crtc_state;
  728. struct drm_connector *conn;
  729. struct drm_connector_state *conn_state;
  730. int i;
  731. if (!crtc || !state)
  732. return -EINVAL;
  733. sde_crtc = to_sde_crtc(crtc);
  734. crtc_state = to_sde_crtc_state(state);
  735. if (sde_kms_rect_is_null(&crtc_state->crtc_roi))
  736. return 0;
  737. /* partial update active, check if autorefresh is also requested */
  738. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  739. uint64_t autorefresh;
  740. if (!conn_state || conn_state->crtc != crtc)
  741. continue;
  742. autorefresh = sde_connector_get_property(conn_state,
  743. CONNECTOR_PROP_AUTOREFRESH);
  744. if (autorefresh) {
  745. SDE_ERROR(
  746. "%s: autorefresh & partial crtc roi incompatible %llu\n",
  747. sde_crtc->name, autorefresh);
  748. return -EINVAL;
  749. }
  750. }
  751. return 0;
  752. }
  753. static int _sde_crtc_set_lm_roi(struct drm_crtc *crtc,
  754. struct drm_crtc_state *state, int lm_idx)
  755. {
  756. struct sde_kms *sde_kms;
  757. struct sde_crtc *sde_crtc;
  758. struct sde_crtc_state *crtc_state;
  759. const struct sde_rect *crtc_roi;
  760. const struct sde_rect *lm_bounds;
  761. struct sde_rect *lm_roi;
  762. if (!crtc || !state || lm_idx >= ARRAY_SIZE(crtc_state->lm_bounds))
  763. return -EINVAL;
  764. sde_kms = _sde_crtc_get_kms(crtc);
  765. if (!sde_kms || !sde_kms->catalog) {
  766. SDE_ERROR("invalid parameters\n");
  767. return -EINVAL;
  768. }
  769. sde_crtc = to_sde_crtc(crtc);
  770. crtc_state = to_sde_crtc_state(state);
  771. crtc_roi = &crtc_state->crtc_roi;
  772. lm_bounds = &crtc_state->lm_bounds[lm_idx];
  773. lm_roi = &crtc_state->lm_roi[lm_idx];
  774. if (sde_kms_rect_is_null(crtc_roi))
  775. memcpy(lm_roi, lm_bounds, sizeof(*lm_roi));
  776. else
  777. sde_kms_rect_intersect(crtc_roi, lm_bounds, lm_roi);
  778. SDE_DEBUG("%s: lm%d roi (%d,%d,%d,%d)\n", sde_crtc->name, lm_idx,
  779. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  780. /*
  781. * partial update is not supported with 3dmux dsc or dest scaler.
  782. * hence, crtc roi must match the mixer dimensions.
  783. */
  784. if (crtc_state->num_ds_enabled ||
  785. sde_rm_topology_is_group(&sde_kms->rm, state,
  786. SDE_RM_TOPOLOGY_GROUP_3DMERGE_DSC)) {
  787. if (memcmp(lm_roi, lm_bounds, sizeof(struct sde_rect))) {
  788. SDE_ERROR("Unsupported: Dest scaler/3d mux DSC + PU\n");
  789. return -EINVAL;
  790. }
  791. }
  792. /* if any dimension is zero, clear all dimensions for clarity */
  793. if (sde_kms_rect_is_null(lm_roi))
  794. memset(lm_roi, 0, sizeof(*lm_roi));
  795. return 0;
  796. }
  797. static u32 _sde_crtc_get_displays_affected(struct drm_crtc *crtc,
  798. struct drm_crtc_state *state)
  799. {
  800. struct sde_crtc *sde_crtc;
  801. struct sde_crtc_state *crtc_state;
  802. u32 disp_bitmask = 0;
  803. int i;
  804. if (!crtc || !state) {
  805. pr_err("Invalid crtc or state\n");
  806. return 0;
  807. }
  808. sde_crtc = to_sde_crtc(crtc);
  809. crtc_state = to_sde_crtc_state(state);
  810. /* pingpong split: one ROI, one LM, two physical displays */
  811. if (crtc_state->is_ppsplit) {
  812. u32 lm_split_width = crtc_state->lm_bounds[0].w / 2;
  813. struct sde_rect *roi = &crtc_state->lm_roi[0];
  814. if (sde_kms_rect_is_null(roi))
  815. disp_bitmask = 0;
  816. else if ((u32)roi->x + (u32)roi->w <= lm_split_width)
  817. disp_bitmask = BIT(0); /* left only */
  818. else if (roi->x >= lm_split_width)
  819. disp_bitmask = BIT(1); /* right only */
  820. else
  821. disp_bitmask = BIT(0) | BIT(1); /* left and right */
  822. } else if (sde_crtc->mixers_swapped) {
  823. disp_bitmask = BIT(0);
  824. } else {
  825. for (i = 0; i < sde_crtc->num_mixers; i++) {
  826. if (!sde_kms_rect_is_null(
  827. &crtc_state->lm_roi[i]))
  828. disp_bitmask |= BIT(i);
  829. }
  830. }
  831. SDE_DEBUG("affected displays 0x%x\n", disp_bitmask);
  832. return disp_bitmask;
  833. }
  834. static int _sde_crtc_check_rois_centered_and_symmetric(struct drm_crtc *crtc,
  835. struct drm_crtc_state *state)
  836. {
  837. struct sde_crtc *sde_crtc;
  838. struct sde_crtc_state *crtc_state;
  839. const struct sde_rect *roi[MAX_MIXERS_PER_CRTC];
  840. if (!crtc || !state)
  841. return -EINVAL;
  842. sde_crtc = to_sde_crtc(crtc);
  843. crtc_state = to_sde_crtc_state(state);
  844. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  845. SDE_ERROR("%s: unsupported number of mixers: %d\n",
  846. sde_crtc->name, sde_crtc->num_mixers);
  847. return -EINVAL;
  848. }
  849. /*
  850. * If using pingpong split: one ROI, one LM, two physical displays
  851. * then the ROI must be centered on the panel split boundary and
  852. * be of equal width across the split.
  853. */
  854. if (crtc_state->is_ppsplit) {
  855. u16 panel_split_width;
  856. u32 display_mask;
  857. roi[0] = &crtc_state->lm_roi[0];
  858. if (sde_kms_rect_is_null(roi[0]))
  859. return 0;
  860. display_mask = _sde_crtc_get_displays_affected(crtc, state);
  861. if (display_mask != (BIT(0) | BIT(1)))
  862. return 0;
  863. panel_split_width = crtc_state->lm_bounds[0].w / 2;
  864. if (roi[0]->x + roi[0]->w / 2 != panel_split_width) {
  865. SDE_ERROR("%s: roi x %d w %d split %d\n",
  866. sde_crtc->name, roi[0]->x, roi[0]->w,
  867. panel_split_width);
  868. return -EINVAL;
  869. }
  870. return 0;
  871. }
  872. /*
  873. * On certain HW, if using 2 LM, ROIs must be split evenly between the
  874. * LMs and be of equal width.
  875. */
  876. if (sde_crtc->num_mixers < CRTC_DUAL_MIXERS_ONLY)
  877. return 0;
  878. roi[0] = &crtc_state->lm_roi[0];
  879. roi[1] = &crtc_state->lm_roi[1];
  880. /* if one of the roi is null it's a left/right-only update */
  881. if (sde_kms_rect_is_null(roi[0]) || sde_kms_rect_is_null(roi[1]))
  882. return 0;
  883. /* check lm rois are equal width & first roi ends at 2nd roi */
  884. if (roi[0]->x + roi[0]->w != roi[1]->x || roi[0]->w != roi[1]->w) {
  885. SDE_ERROR(
  886. "%s: rois not centered and symmetric: roi0 x %d w %d roi1 x %d w %d\n",
  887. sde_crtc->name, roi[0]->x, roi[0]->w,
  888. roi[1]->x, roi[1]->w);
  889. return -EINVAL;
  890. }
  891. return 0;
  892. }
  893. static int _sde_crtc_check_planes_within_crtc_roi(struct drm_crtc *crtc,
  894. struct drm_crtc_state *state)
  895. {
  896. struct sde_crtc *sde_crtc;
  897. struct sde_crtc_state *crtc_state;
  898. const struct sde_rect *crtc_roi;
  899. const struct drm_plane_state *pstate;
  900. struct drm_plane *plane;
  901. if (!crtc || !state)
  902. return -EINVAL;
  903. /*
  904. * Reject commit if a Plane CRTC destination coordinates fall outside
  905. * the partial CRTC ROI. LM output is determined via connector ROIs,
  906. * if they are specified, not Plane CRTC ROIs.
  907. */
  908. sde_crtc = to_sde_crtc(crtc);
  909. crtc_state = to_sde_crtc_state(state);
  910. crtc_roi = &crtc_state->crtc_roi;
  911. if (sde_kms_rect_is_null(crtc_roi))
  912. return 0;
  913. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  914. struct sde_rect plane_roi, intersection;
  915. if (IS_ERR_OR_NULL(pstate)) {
  916. int rc = PTR_ERR(pstate);
  917. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  918. sde_crtc->name, plane->base.id, rc);
  919. return rc;
  920. }
  921. plane_roi.x = pstate->crtc_x;
  922. plane_roi.y = pstate->crtc_y;
  923. plane_roi.w = pstate->crtc_w;
  924. plane_roi.h = pstate->crtc_h;
  925. sde_kms_rect_intersect(crtc_roi, &plane_roi, &intersection);
  926. if (!sde_kms_rect_is_equal(&plane_roi, &intersection)) {
  927. SDE_ERROR(
  928. "%s: plane%d crtc roi (%d,%d,%d,%d) outside crtc roi (%d,%d,%d,%d)\n",
  929. sde_crtc->name, plane->base.id,
  930. plane_roi.x, plane_roi.y,
  931. plane_roi.w, plane_roi.h,
  932. crtc_roi->x, crtc_roi->y,
  933. crtc_roi->w, crtc_roi->h);
  934. return -E2BIG;
  935. }
  936. }
  937. return 0;
  938. }
  939. static int _sde_crtc_check_rois(struct drm_crtc *crtc,
  940. struct drm_crtc_state *state)
  941. {
  942. struct sde_crtc *sde_crtc;
  943. struct sde_crtc_state *sde_crtc_state;
  944. struct msm_mode_info mode_info;
  945. int rc, lm_idx, i;
  946. if (!crtc || !state)
  947. return -EINVAL;
  948. memset(&mode_info, 0, sizeof(mode_info));
  949. sde_crtc = to_sde_crtc(crtc);
  950. sde_crtc_state = to_sde_crtc_state(state);
  951. /*
  952. * check connector array cached at modeset time since incoming atomic
  953. * state may not include any connectors if they aren't modified
  954. */
  955. for (i = 0; i < sde_crtc_state->num_connectors; i++) {
  956. struct drm_connector *conn = sde_crtc_state->connectors[i];
  957. if (!conn || !conn->state)
  958. continue;
  959. rc = sde_connector_state_get_mode_info(conn->state, &mode_info);
  960. if (rc) {
  961. SDE_ERROR("failed to get mode info\n");
  962. return -EINVAL;
  963. }
  964. if (!mode_info.roi_caps.enabled)
  965. continue;
  966. if (sde_crtc_state->user_roi_list.num_rects >
  967. mode_info.roi_caps.num_roi) {
  968. SDE_ERROR("roi count is exceeding limit, %d > %d\n",
  969. sde_crtc_state->user_roi_list.num_rects,
  970. mode_info.roi_caps.num_roi);
  971. return -E2BIG;
  972. }
  973. rc = _sde_crtc_set_crtc_roi(crtc, state);
  974. if (rc)
  975. return rc;
  976. rc = _sde_crtc_check_autorefresh(crtc, state);
  977. if (rc)
  978. return rc;
  979. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  980. rc = _sde_crtc_set_lm_roi(crtc, state, lm_idx);
  981. if (rc)
  982. return rc;
  983. }
  984. rc = _sde_crtc_check_rois_centered_and_symmetric(crtc, state);
  985. if (rc)
  986. return rc;
  987. rc = _sde_crtc_check_planes_within_crtc_roi(crtc, state);
  988. if (rc)
  989. return rc;
  990. }
  991. return 0;
  992. }
  993. static void _sde_crtc_program_lm_output_roi(struct drm_crtc *crtc)
  994. {
  995. struct sde_crtc *sde_crtc;
  996. struct sde_crtc_state *cstate;
  997. const struct sde_rect *lm_roi;
  998. struct sde_hw_mixer *hw_lm;
  999. bool right_mixer = false;
  1000. bool lm_updated = false;
  1001. int lm_idx;
  1002. if (!crtc)
  1003. return;
  1004. sde_crtc = to_sde_crtc(crtc);
  1005. cstate = to_sde_crtc_state(crtc->state);
  1006. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1007. struct sde_hw_mixer_cfg cfg;
  1008. lm_roi = &cstate->lm_roi[lm_idx];
  1009. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1010. if (!sde_crtc->mixers_swapped)
  1011. right_mixer = lm_idx % MAX_MIXERS_PER_LAYOUT;
  1012. if (lm_roi->w != hw_lm->cfg.out_width ||
  1013. lm_roi->h != hw_lm->cfg.out_height ||
  1014. right_mixer != hw_lm->cfg.right_mixer) {
  1015. hw_lm->cfg.out_width = lm_roi->w;
  1016. hw_lm->cfg.out_height = lm_roi->h;
  1017. hw_lm->cfg.right_mixer = right_mixer;
  1018. cfg.out_width = lm_roi->w;
  1019. cfg.out_height = lm_roi->h;
  1020. cfg.right_mixer = right_mixer;
  1021. cfg.flags = 0;
  1022. hw_lm->ops.setup_mixer_out(hw_lm, &cfg);
  1023. lm_updated = true;
  1024. }
  1025. SDE_EVT32(DRMID(crtc), lm_idx, lm_roi->x, lm_roi->y, lm_roi->w,
  1026. lm_roi->h, right_mixer, lm_updated);
  1027. }
  1028. if (lm_updated)
  1029. sde_cp_crtc_res_change(crtc);
  1030. }
  1031. static int pstate_cmp(const void *a, const void *b)
  1032. {
  1033. struct plane_state *pa = (struct plane_state *)a;
  1034. struct plane_state *pb = (struct plane_state *)b;
  1035. int rc = 0;
  1036. int pa_zpos, pb_zpos;
  1037. enum sde_layout pa_layout, pb_layout;
  1038. if ((!pa || !pa->sde_pstate) || (!pb || !pb->sde_pstate))
  1039. return rc;
  1040. pa_zpos = sde_plane_get_property(pa->sde_pstate, PLANE_PROP_ZPOS);
  1041. pb_zpos = sde_plane_get_property(pb->sde_pstate, PLANE_PROP_ZPOS);
  1042. pa_layout = pa->sde_pstate->layout;
  1043. pb_layout = pb->sde_pstate->layout;
  1044. if (pa_zpos != pb_zpos)
  1045. rc = pa_zpos - pb_zpos;
  1046. else if (pa_layout != pb_layout)
  1047. rc = pa_layout - pb_layout;
  1048. else
  1049. rc = pa->drm_pstate->crtc_x - pb->drm_pstate->crtc_x;
  1050. return rc;
  1051. }
  1052. /*
  1053. * validate and set source split:
  1054. * use pstates sorted by stage to check planes on same stage
  1055. * we assume that all pipes are in source split so its valid to compare
  1056. * without taking into account left/right mixer placement
  1057. */
  1058. static int _sde_crtc_validate_src_split_order(struct drm_crtc *crtc)
  1059. {
  1060. struct plane_state *prv_pstate, *cur_pstate;
  1061. enum sde_layout prev_layout, cur_layout;
  1062. struct sde_crtc *sde_crtc;
  1063. struct sde_rect left_rect, right_rect;
  1064. struct sde_kms *sde_kms;
  1065. struct plane_state *pstates;
  1066. int32_t left_pid, right_pid;
  1067. int32_t stage;
  1068. int i, rc = 0;
  1069. sde_crtc = to_sde_crtc(crtc);
  1070. sde_kms = _sde_crtc_get_kms(crtc);
  1071. if (!sde_kms || !sde_kms->catalog || !sde_crtc) {
  1072. SDE_ERROR("invalid parameters\n");
  1073. return -EINVAL;
  1074. }
  1075. pstates = sde_crtc->pstates;
  1076. for (i = 1; i < sde_crtc->num_pstates; i++) {
  1077. prv_pstate = &pstates[i - 1];
  1078. cur_pstate = &pstates[i];
  1079. prev_layout = prv_pstate->sde_pstate->layout;
  1080. cur_layout = cur_pstate->sde_pstate->layout;
  1081. if (prv_pstate->stage != cur_pstate->stage ||
  1082. prev_layout != cur_layout)
  1083. continue;
  1084. stage = cur_pstate->stage;
  1085. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1086. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1087. prv_pstate->drm_pstate->crtc_y,
  1088. prv_pstate->drm_pstate->crtc_w,
  1089. prv_pstate->drm_pstate->crtc_h, false);
  1090. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1091. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1092. cur_pstate->drm_pstate->crtc_y,
  1093. cur_pstate->drm_pstate->crtc_w,
  1094. cur_pstate->drm_pstate->crtc_h, false);
  1095. if (right_rect.x < left_rect.x) {
  1096. swap(left_pid, right_pid);
  1097. swap(left_rect, right_rect);
  1098. swap(prv_pstate, cur_pstate);
  1099. }
  1100. /*
  1101. * - planes are enumerated in pipe-priority order such that
  1102. * planes with lower drm_id must be left-most in a shared
  1103. * blend-stage when using source split.
  1104. * - planes in source split must be contiguous in width
  1105. * - planes in source split must have same dest yoff and height
  1106. */
  1107. if ((right_pid < left_pid) &&
  1108. !sde_kms->catalog->pipe_order_type) {
  1109. SDE_ERROR(
  1110. "invalid src split cfg, stage:%d left:%d right:%d\n",
  1111. stage, left_pid, right_pid);
  1112. return -EINVAL;
  1113. } else if (right_rect.x != (left_rect.x + left_rect.w)) {
  1114. SDE_ERROR(
  1115. "invalid coordinates, stage:%d l:%d-%d r:%d-%d\n",
  1116. stage, left_rect.x, left_rect.w,
  1117. right_rect.x, right_rect.w);
  1118. return -EINVAL;
  1119. } else if ((left_rect.y != right_rect.y) ||
  1120. (left_rect.h != right_rect.h)) {
  1121. SDE_ERROR(
  1122. "stage:%d invalid yoff/ht: l_yxh:%dx%d r_yxh:%dx%d\n",
  1123. stage, left_rect.y, left_rect.h,
  1124. right_rect.y, right_rect.h);
  1125. return -EINVAL;
  1126. }
  1127. }
  1128. return rc;
  1129. }
  1130. static void _sde_crtc_set_src_split_order(struct drm_crtc *crtc,
  1131. struct plane_state *pstates, int cnt)
  1132. {
  1133. struct plane_state *prv_pstate, *cur_pstate, *nxt_pstate;
  1134. enum sde_layout prev_layout, cur_layout;
  1135. struct sde_kms *sde_kms;
  1136. struct sde_rect left_rect, right_rect;
  1137. int32_t left_pid, right_pid;
  1138. int32_t stage;
  1139. int i;
  1140. sde_kms = _sde_crtc_get_kms(crtc);
  1141. if (!sde_kms || !sde_kms->catalog) {
  1142. SDE_ERROR("invalid parameters\n");
  1143. return;
  1144. }
  1145. if (!sde_kms->catalog->pipe_order_type)
  1146. return;
  1147. for (i = 0; i < cnt; i++) {
  1148. prv_pstate = (i > 0) ? &pstates[i - 1] : NULL;
  1149. cur_pstate = &pstates[i];
  1150. nxt_pstate = ((i + 1) < cnt) ? &pstates[i + 1] : NULL;
  1151. prev_layout = prv_pstate ? prv_pstate->sde_pstate->layout :
  1152. SDE_LAYOUT_NONE;
  1153. cur_layout = cur_pstate->sde_pstate->layout;
  1154. if ((!prv_pstate) || (prv_pstate->stage != cur_pstate->stage)
  1155. || (prev_layout != cur_layout)) {
  1156. /*
  1157. * reset if prv or nxt pipes are not in the same stage
  1158. * as the cur pipe
  1159. */
  1160. if ((!nxt_pstate)
  1161. || (nxt_pstate->stage != cur_pstate->stage)
  1162. || (nxt_pstate->sde_pstate->layout !=
  1163. cur_pstate->sde_pstate->layout))
  1164. cur_pstate->sde_pstate->pipe_order_flags = 0;
  1165. continue;
  1166. }
  1167. stage = cur_pstate->stage;
  1168. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1169. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1170. prv_pstate->drm_pstate->crtc_y,
  1171. prv_pstate->drm_pstate->crtc_w,
  1172. prv_pstate->drm_pstate->crtc_h, false);
  1173. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1174. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1175. cur_pstate->drm_pstate->crtc_y,
  1176. cur_pstate->drm_pstate->crtc_w,
  1177. cur_pstate->drm_pstate->crtc_h, false);
  1178. if (right_rect.x < left_rect.x) {
  1179. swap(left_pid, right_pid);
  1180. swap(left_rect, right_rect);
  1181. swap(prv_pstate, cur_pstate);
  1182. }
  1183. cur_pstate->sde_pstate->pipe_order_flags = SDE_SSPP_RIGHT;
  1184. prv_pstate->sde_pstate->pipe_order_flags = 0;
  1185. }
  1186. for (i = 0; i < cnt; i++) {
  1187. cur_pstate = &pstates[i];
  1188. sde_plane_setup_src_split_order(
  1189. cur_pstate->drm_pstate->plane,
  1190. cur_pstate->sde_pstate->multirect_index,
  1191. cur_pstate->sde_pstate->pipe_order_flags);
  1192. }
  1193. }
  1194. static void _sde_crtc_setup_blend_cfg_by_stage(struct sde_crtc_mixer *mixer,
  1195. int num_mixers, struct plane_state *pstates, int cnt)
  1196. {
  1197. int i, lm_idx;
  1198. struct sde_format *format;
  1199. bool blend_stage[SDE_STAGE_MAX] = { false };
  1200. u32 blend_type;
  1201. for (i = cnt - 1; i >= 0; i--) {
  1202. blend_type = sde_plane_get_property(pstates[i].sde_pstate,
  1203. PLANE_PROP_BLEND_OP);
  1204. /* stage has already been programmed or BLEND_OP_SKIP type */
  1205. if (blend_stage[pstates[i].sde_pstate->stage] ||
  1206. blend_type == SDE_DRM_BLEND_OP_SKIP)
  1207. continue;
  1208. for (lm_idx = 0; lm_idx < num_mixers; lm_idx++) {
  1209. format = to_sde_format(msm_framebuffer_format(
  1210. pstates[i].sde_pstate->base.fb));
  1211. if (!format) {
  1212. SDE_ERROR("invalid format\n");
  1213. return;
  1214. }
  1215. _sde_crtc_setup_blend_cfg(mixer + lm_idx,
  1216. pstates[i].sde_pstate, format);
  1217. blend_stage[pstates[i].sde_pstate->stage] = true;
  1218. }
  1219. }
  1220. }
  1221. static void _sde_crtc_blend_setup_mixer(struct drm_crtc *crtc,
  1222. struct drm_crtc_state *old_state, struct sde_crtc *sde_crtc,
  1223. struct sde_crtc_mixer *mixer)
  1224. {
  1225. struct drm_plane *plane;
  1226. struct drm_framebuffer *fb;
  1227. struct drm_plane_state *state;
  1228. struct sde_crtc_state *cstate;
  1229. struct sde_plane_state *pstate = NULL;
  1230. struct plane_state *pstates;
  1231. struct sde_format *format;
  1232. struct sde_hw_ctl *ctl;
  1233. struct sde_hw_mixer *lm;
  1234. struct sde_hw_stage_cfg *stage_cfg;
  1235. struct sde_rect plane_crtc_roi;
  1236. uint32_t stage_idx, lm_idx, layout_idx;
  1237. int zpos_cnt[MAX_LAYOUTS_PER_CRTC][SDE_STAGE_MAX + 1];
  1238. int i, mode, cnt = 0;
  1239. bool bg_alpha_enable = false;
  1240. u32 blend_type;
  1241. DECLARE_BITMAP(fetch_active, SSPP_MAX);
  1242. if (!sde_crtc || !crtc->state || !mixer) {
  1243. SDE_ERROR("invalid sde_crtc or mixer\n");
  1244. return;
  1245. }
  1246. ctl = mixer->hw_ctl;
  1247. lm = mixer->hw_lm;
  1248. cstate = to_sde_crtc_state(crtc->state);
  1249. pstates = sde_crtc->pstates;
  1250. memset(sde_crtc->pstates, 0, sizeof(sde_crtc->pstates));
  1251. memset(fetch_active, 0, sizeof(fetch_active));
  1252. memset(zpos_cnt, 0, sizeof(zpos_cnt));
  1253. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1254. state = plane->state;
  1255. if (!state)
  1256. continue;
  1257. plane_crtc_roi.x = state->crtc_x;
  1258. plane_crtc_roi.y = state->crtc_y;
  1259. plane_crtc_roi.w = state->crtc_w;
  1260. plane_crtc_roi.h = state->crtc_h;
  1261. pstate = to_sde_plane_state(state);
  1262. fb = state->fb;
  1263. mode = sde_plane_get_property(pstate,
  1264. PLANE_PROP_FB_TRANSLATION_MODE);
  1265. set_bit(sde_plane_pipe(plane), fetch_active);
  1266. sde_plane_ctl_flush(plane, ctl, true);
  1267. SDE_DEBUG("crtc %d stage:%d - plane %d sspp %d fb %d\n",
  1268. crtc->base.id,
  1269. pstate->stage,
  1270. plane->base.id,
  1271. sde_plane_pipe(plane) - SSPP_VIG0,
  1272. state->fb ? state->fb->base.id : -1);
  1273. format = to_sde_format(msm_framebuffer_format(pstate->base.fb));
  1274. if (!format) {
  1275. SDE_ERROR("invalid format\n");
  1276. return;
  1277. }
  1278. blend_type = sde_plane_get_property(pstate,
  1279. PLANE_PROP_BLEND_OP);
  1280. if (blend_type != SDE_DRM_BLEND_OP_SKIP) {
  1281. if (pstate->stage == SDE_STAGE_BASE &&
  1282. format->alpha_enable)
  1283. bg_alpha_enable = true;
  1284. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1285. state->fb ? state->fb->base.id : -1,
  1286. state->src_x >> 16, state->src_y >> 16,
  1287. state->src_w >> 16, state->src_h >> 16,
  1288. state->crtc_x, state->crtc_y,
  1289. state->crtc_w, state->crtc_h,
  1290. pstate->rotation, mode);
  1291. /*
  1292. * none or left layout will program to layer mixer
  1293. * group 0, right layout will program to layer mixer
  1294. * group 1.
  1295. */
  1296. if (pstate->layout <= SDE_LAYOUT_LEFT)
  1297. layout_idx = 0;
  1298. else
  1299. layout_idx = 1;
  1300. stage_cfg = &sde_crtc->stage_cfg[layout_idx];
  1301. stage_idx = zpos_cnt[layout_idx][pstate->stage]++;
  1302. stage_cfg->stage[pstate->stage][stage_idx] =
  1303. sde_plane_pipe(plane);
  1304. stage_cfg->multirect_index[pstate->stage][stage_idx] =
  1305. pstate->multirect_index;
  1306. SDE_EVT32(DRMID(crtc), DRMID(plane), stage_idx,
  1307. sde_plane_pipe(plane) - SSPP_VIG0,
  1308. pstate->stage,
  1309. pstate->multirect_index,
  1310. pstate->multirect_mode,
  1311. format->base.pixel_format,
  1312. fb ? fb->modifier : 0,
  1313. layout_idx);
  1314. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers;
  1315. lm_idx++) {
  1316. if (bg_alpha_enable && !format->alpha_enable)
  1317. mixer[lm_idx].mixer_op_mode = 0;
  1318. else
  1319. mixer[lm_idx].mixer_op_mode |=
  1320. 1 << pstate->stage;
  1321. }
  1322. }
  1323. if (cnt >= SDE_PSTATES_MAX)
  1324. continue;
  1325. pstates[cnt].sde_pstate = pstate;
  1326. pstates[cnt].drm_pstate = state;
  1327. if (blend_type == SDE_DRM_BLEND_OP_SKIP)
  1328. pstates[cnt].stage = SKIP_STAGING_PIPE_ZPOS;
  1329. else
  1330. pstates[cnt].stage = sde_plane_get_property(
  1331. pstates[cnt].sde_pstate, PLANE_PROP_ZPOS);
  1332. pstates[cnt].pipe_id = sde_plane_pipe(plane);
  1333. cnt++;
  1334. }
  1335. /* blend config update */
  1336. _sde_crtc_setup_blend_cfg_by_stage(mixer, sde_crtc->num_mixers,
  1337. pstates, cnt);
  1338. if (ctl->ops.set_active_pipes)
  1339. ctl->ops.set_active_pipes(ctl, fetch_active);
  1340. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  1341. _sde_crtc_set_src_split_order(crtc, pstates, cnt);
  1342. if (lm && lm->ops.setup_dim_layer) {
  1343. cstate = to_sde_crtc_state(crtc->state);
  1344. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty)) {
  1345. for (i = 0; i < cstate->num_dim_layers; i++)
  1346. _sde_crtc_setup_dim_layer_cfg(crtc, sde_crtc,
  1347. mixer, &cstate->dim_layer[i]);
  1348. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  1349. }
  1350. }
  1351. }
  1352. static void _sde_crtc_swap_mixers_for_right_partial_update(
  1353. struct drm_crtc *crtc)
  1354. {
  1355. struct sde_crtc *sde_crtc;
  1356. struct sde_crtc_state *cstate;
  1357. struct drm_encoder *drm_enc;
  1358. bool is_right_only;
  1359. bool encoder_in_dsc_merge = false;
  1360. if (!crtc || !crtc->state)
  1361. return;
  1362. sde_crtc = to_sde_crtc(crtc);
  1363. cstate = to_sde_crtc_state(crtc->state);
  1364. if (sde_crtc->num_mixers != CRTC_DUAL_MIXERS_ONLY)
  1365. return;
  1366. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  1367. crtc->state->encoder_mask) {
  1368. if (sde_encoder_is_dsc_merge(drm_enc)) {
  1369. encoder_in_dsc_merge = true;
  1370. break;
  1371. }
  1372. }
  1373. /**
  1374. * For right-only partial update with DSC merge, we swap LM0 & LM1.
  1375. * This is due to two reasons:
  1376. * - On 8996, there is a DSC HW requirement that in DSC Merge Mode,
  1377. * the left DSC must be used, right DSC cannot be used alone.
  1378. * For right-only partial update, this means swap layer mixers to map
  1379. * Left LM to Right INTF. On later HW this was relaxed.
  1380. * - In DSC Merge mode, the physical encoder has already registered
  1381. * PP0 as the master, to switch to right-only we would have to
  1382. * reprogram to be driven by PP1 instead.
  1383. * To support both cases, we prefer to support the mixer swap solution.
  1384. */
  1385. if (!encoder_in_dsc_merge) {
  1386. if (sde_crtc->mixers_swapped) {
  1387. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1388. sde_crtc->mixers_swapped = false;
  1389. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1);
  1390. }
  1391. return;
  1392. }
  1393. is_right_only = sde_kms_rect_is_null(&cstate->lm_roi[0]) &&
  1394. !sde_kms_rect_is_null(&cstate->lm_roi[1]);
  1395. if (is_right_only && !sde_crtc->mixers_swapped) {
  1396. /* right-only update swap mixers */
  1397. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1398. sde_crtc->mixers_swapped = true;
  1399. } else if (!is_right_only && sde_crtc->mixers_swapped) {
  1400. /* left-only or full update, swap back */
  1401. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1402. sde_crtc->mixers_swapped = false;
  1403. }
  1404. SDE_DEBUG("%s: right_only %d swapped %d, mix0->lm%d, mix1->lm%d\n",
  1405. sde_crtc->name, is_right_only, sde_crtc->mixers_swapped,
  1406. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1407. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1408. SDE_EVT32(DRMID(crtc), is_right_only, sde_crtc->mixers_swapped,
  1409. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1410. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1411. }
  1412. /**
  1413. * _sde_crtc_blend_setup - configure crtc mixers
  1414. * @crtc: Pointer to drm crtc structure
  1415. * @old_state: Pointer to old crtc state
  1416. * @add_planes: Whether or not to add planes to mixers
  1417. */
  1418. static void _sde_crtc_blend_setup(struct drm_crtc *crtc,
  1419. struct drm_crtc_state *old_state, bool add_planes)
  1420. {
  1421. struct sde_crtc *sde_crtc;
  1422. struct sde_crtc_state *sde_crtc_state;
  1423. struct sde_crtc_mixer *mixer;
  1424. struct sde_hw_ctl *ctl;
  1425. struct sde_hw_mixer *lm;
  1426. struct sde_ctl_flush_cfg cfg = {0,};
  1427. int i;
  1428. if (!crtc)
  1429. return;
  1430. sde_crtc = to_sde_crtc(crtc);
  1431. sde_crtc_state = to_sde_crtc_state(crtc->state);
  1432. mixer = sde_crtc->mixers;
  1433. SDE_DEBUG("%s\n", sde_crtc->name);
  1434. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1435. SDE_ERROR("invalid number mixers: %d\n", sde_crtc->num_mixers);
  1436. return;
  1437. }
  1438. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1439. if (!mixer[i].hw_lm) {
  1440. SDE_ERROR("invalid lm or ctl assigned to mixer\n");
  1441. return;
  1442. }
  1443. mixer[i].mixer_op_mode = 0;
  1444. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS,
  1445. sde_crtc_state->dirty)) {
  1446. /* clear dim_layer settings */
  1447. lm = mixer[i].hw_lm;
  1448. if (lm->ops.clear_dim_layer)
  1449. lm->ops.clear_dim_layer(lm);
  1450. }
  1451. }
  1452. _sde_crtc_swap_mixers_for_right_partial_update(crtc);
  1453. /* initialize stage cfg */
  1454. memset(&sde_crtc->stage_cfg, 0, sizeof(sde_crtc->stage_cfg));
  1455. if (add_planes)
  1456. _sde_crtc_blend_setup_mixer(crtc, old_state, sde_crtc, mixer);
  1457. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1458. const struct sde_rect *lm_roi = &sde_crtc_state->lm_roi[i];
  1459. int lm_layout = i / MAX_MIXERS_PER_LAYOUT;
  1460. ctl = mixer[i].hw_ctl;
  1461. lm = mixer[i].hw_lm;
  1462. if (sde_kms_rect_is_null(lm_roi))
  1463. sde_crtc->mixers[i].mixer_op_mode = 0;
  1464. lm->ops.setup_alpha_out(lm, mixer[i].mixer_op_mode);
  1465. /* stage config flush mask */
  1466. ctl->ops.update_bitmask_mixer(ctl, mixer[i].hw_lm->idx, 1);
  1467. ctl->ops.get_pending_flush(ctl, &cfg);
  1468. SDE_DEBUG("lm %d, op_mode 0x%X, ctl %d, flush mask 0x%x\n",
  1469. mixer[i].hw_lm->idx - LM_0,
  1470. mixer[i].mixer_op_mode,
  1471. ctl->idx - CTL_0,
  1472. cfg.pending_flush_mask);
  1473. if (sde_kms_rect_is_null(lm_roi)) {
  1474. SDE_DEBUG(
  1475. "%s: lm%d leave ctl%d mask 0 since null roi\n",
  1476. sde_crtc->name, lm->idx - LM_0,
  1477. ctl->idx - CTL_0);
  1478. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1479. NULL, true);
  1480. } else {
  1481. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1482. &sde_crtc->stage_cfg[lm_layout],
  1483. false);
  1484. }
  1485. }
  1486. _sde_crtc_program_lm_output_roi(crtc);
  1487. }
  1488. int sde_crtc_find_plane_fb_modes(struct drm_crtc *crtc,
  1489. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1490. {
  1491. struct drm_plane *plane;
  1492. struct sde_plane_state *sde_pstate;
  1493. uint32_t mode = 0;
  1494. int rc;
  1495. if (!crtc) {
  1496. SDE_ERROR("invalid state\n");
  1497. return -EINVAL;
  1498. }
  1499. *fb_ns = 0;
  1500. *fb_sec = 0;
  1501. *fb_sec_dir = 0;
  1502. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1503. if (IS_ERR_OR_NULL(plane) || IS_ERR_OR_NULL(plane->state)) {
  1504. rc = PTR_ERR(plane);
  1505. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1506. DRMID(crtc), DRMID(plane), rc);
  1507. return rc;
  1508. }
  1509. sde_pstate = to_sde_plane_state(plane->state);
  1510. mode = sde_plane_get_property(sde_pstate,
  1511. PLANE_PROP_FB_TRANSLATION_MODE);
  1512. switch (mode) {
  1513. case SDE_DRM_FB_NON_SEC:
  1514. (*fb_ns)++;
  1515. break;
  1516. case SDE_DRM_FB_SEC:
  1517. (*fb_sec)++;
  1518. break;
  1519. case SDE_DRM_FB_SEC_DIR_TRANS:
  1520. (*fb_sec_dir)++;
  1521. break;
  1522. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1523. break;
  1524. default:
  1525. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1526. DRMID(plane), mode);
  1527. return -EINVAL;
  1528. }
  1529. }
  1530. return 0;
  1531. }
  1532. int sde_crtc_state_find_plane_fb_modes(struct drm_crtc_state *state,
  1533. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1534. {
  1535. struct drm_plane *plane;
  1536. const struct drm_plane_state *pstate;
  1537. struct sde_plane_state *sde_pstate;
  1538. uint32_t mode = 0;
  1539. int rc;
  1540. if (!state) {
  1541. SDE_ERROR("invalid state\n");
  1542. return -EINVAL;
  1543. }
  1544. *fb_ns = 0;
  1545. *fb_sec = 0;
  1546. *fb_sec_dir = 0;
  1547. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1548. if (IS_ERR_OR_NULL(pstate)) {
  1549. rc = PTR_ERR(pstate);
  1550. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1551. DRMID(state->crtc), DRMID(plane), rc);
  1552. return rc;
  1553. }
  1554. sde_pstate = to_sde_plane_state(pstate);
  1555. mode = sde_plane_get_property(sde_pstate,
  1556. PLANE_PROP_FB_TRANSLATION_MODE);
  1557. switch (mode) {
  1558. case SDE_DRM_FB_NON_SEC:
  1559. (*fb_ns)++;
  1560. break;
  1561. case SDE_DRM_FB_SEC:
  1562. (*fb_sec)++;
  1563. break;
  1564. case SDE_DRM_FB_SEC_DIR_TRANS:
  1565. (*fb_sec_dir)++;
  1566. break;
  1567. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1568. break;
  1569. default:
  1570. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1571. DRMID(plane), mode);
  1572. return -EINVAL;
  1573. }
  1574. }
  1575. return 0;
  1576. }
  1577. static void _sde_drm_fb_sec_dir_trans(
  1578. struct sde_kms_smmu_state_data *smmu_state, uint32_t secure_level,
  1579. struct sde_mdss_cfg *catalog, bool old_valid_fb, int *ops)
  1580. {
  1581. /* secure display usecase */
  1582. if ((smmu_state->state == ATTACHED)
  1583. && (secure_level == SDE_DRM_SEC_ONLY)) {
  1584. smmu_state->state = catalog->sui_ns_allowed ?
  1585. DETACH_SEC_REQ : DETACH_ALL_REQ;
  1586. smmu_state->secure_level = secure_level;
  1587. smmu_state->transition_type = PRE_COMMIT;
  1588. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1589. if (old_valid_fb)
  1590. *ops |= (SDE_KMS_OPS_WAIT_FOR_TX_DONE |
  1591. SDE_KMS_OPS_CLEANUP_PLANE_FB);
  1592. if (catalog->sui_misr_supported)
  1593. smmu_state->sui_misr_state =
  1594. SUI_MISR_ENABLE_REQ;
  1595. /* secure camera usecase */
  1596. } else if (smmu_state->state == ATTACHED) {
  1597. smmu_state->state = DETACH_SEC_REQ;
  1598. smmu_state->secure_level = secure_level;
  1599. smmu_state->transition_type = PRE_COMMIT;
  1600. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1601. }
  1602. }
  1603. static void _sde_drm_fb_transactions(
  1604. struct sde_kms_smmu_state_data *smmu_state,
  1605. struct sde_mdss_cfg *catalog, bool old_valid_fb, bool post_commit,
  1606. int *ops)
  1607. {
  1608. if (((smmu_state->state == DETACHED)
  1609. || (smmu_state->state == DETACH_ALL_REQ))
  1610. || ((smmu_state->secure_level == SDE_DRM_SEC_ONLY)
  1611. && ((smmu_state->state == DETACHED_SEC)
  1612. || (smmu_state->state == DETACH_SEC_REQ)))) {
  1613. smmu_state->state = catalog->sui_ns_allowed ?
  1614. ATTACH_SEC_REQ : ATTACH_ALL_REQ;
  1615. smmu_state->transition_type = post_commit ?
  1616. POST_COMMIT : PRE_COMMIT;
  1617. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1618. if (old_valid_fb)
  1619. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1620. if (catalog->sui_misr_supported)
  1621. smmu_state->sui_misr_state =
  1622. SUI_MISR_DISABLE_REQ;
  1623. } else if ((smmu_state->state == DETACHED_SEC)
  1624. || (smmu_state->state == DETACH_SEC_REQ)) {
  1625. smmu_state->state = ATTACH_SEC_REQ;
  1626. smmu_state->transition_type = post_commit ?
  1627. POST_COMMIT : PRE_COMMIT;
  1628. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1629. if (old_valid_fb)
  1630. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1631. }
  1632. }
  1633. /**
  1634. * sde_crtc_get_secure_transition_ops - determines the operations that
  1635. * need to be performed before transitioning to secure state
  1636. * This function should be called after swapping the new state
  1637. * @crtc: Pointer to drm crtc structure
  1638. * Returns the bitmask of operations need to be performed, -Error in
  1639. * case of error cases
  1640. */
  1641. int sde_crtc_get_secure_transition_ops(struct drm_crtc *crtc,
  1642. struct drm_crtc_state *old_crtc_state,
  1643. bool old_valid_fb)
  1644. {
  1645. struct drm_plane *plane;
  1646. struct drm_encoder *encoder;
  1647. struct sde_crtc *sde_crtc;
  1648. struct sde_kms *sde_kms;
  1649. struct sde_mdss_cfg *catalog;
  1650. struct sde_kms_smmu_state_data *smmu_state;
  1651. uint32_t translation_mode = 0, secure_level;
  1652. int ops = 0;
  1653. bool post_commit = false;
  1654. if (!crtc || !crtc->state) {
  1655. SDE_ERROR("invalid crtc\n");
  1656. return -EINVAL;
  1657. }
  1658. sde_kms = _sde_crtc_get_kms(crtc);
  1659. if (!sde_kms)
  1660. return -EINVAL;
  1661. smmu_state = &sde_kms->smmu_state;
  1662. smmu_state->prev_state = smmu_state->state;
  1663. smmu_state->prev_secure_level = smmu_state->secure_level;
  1664. sde_crtc = to_sde_crtc(crtc);
  1665. secure_level = sde_crtc_get_secure_level(crtc, crtc->state);
  1666. catalog = sde_kms->catalog;
  1667. /*
  1668. * SMMU operations need to be delayed in case of video mode panels
  1669. * when switching back to non_secure mode
  1670. */
  1671. drm_for_each_encoder_mask(encoder, crtc->dev,
  1672. crtc->state->encoder_mask) {
  1673. if (sde_encoder_is_dsi_display(encoder))
  1674. post_commit |= sde_encoder_check_curr_mode(encoder,
  1675. MSM_DISPLAY_VIDEO_MODE);
  1676. }
  1677. SDE_DEBUG("crtc%d: secure_level %d old_valid_fb %d post_commit %d\n",
  1678. DRMID(crtc), secure_level, old_valid_fb, post_commit);
  1679. SDE_EVT32_VERBOSE(DRMID(crtc), secure_level, smmu_state->state,
  1680. old_valid_fb, post_commit, SDE_EVTLOG_FUNC_ENTRY);
  1681. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1682. if (!plane->state)
  1683. continue;
  1684. translation_mode = sde_plane_get_property(
  1685. to_sde_plane_state(plane->state),
  1686. PLANE_PROP_FB_TRANSLATION_MODE);
  1687. if (translation_mode > SDE_DRM_FB_SEC_DIR_TRANS) {
  1688. SDE_ERROR("crtc%d: invalid translation_mode %d\n",
  1689. DRMID(crtc), translation_mode);
  1690. return -EINVAL;
  1691. }
  1692. /* we can break if we find sec_dir plane */
  1693. if (translation_mode == SDE_DRM_FB_SEC_DIR_TRANS)
  1694. break;
  1695. }
  1696. mutex_lock(&sde_kms->secure_transition_lock);
  1697. switch (translation_mode) {
  1698. case SDE_DRM_FB_SEC_DIR_TRANS:
  1699. _sde_drm_fb_sec_dir_trans(smmu_state, secure_level,
  1700. catalog, old_valid_fb, &ops);
  1701. break;
  1702. case SDE_DRM_FB_SEC:
  1703. case SDE_DRM_FB_NON_SEC:
  1704. _sde_drm_fb_transactions(smmu_state, catalog,
  1705. old_valid_fb, post_commit, &ops);
  1706. break;
  1707. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1708. ops = 0;
  1709. break;
  1710. default:
  1711. SDE_ERROR("crtc%d: invalid plane fb_mode %d\n",
  1712. DRMID(crtc), translation_mode);
  1713. ops = -EINVAL;
  1714. }
  1715. /* log only during actual transition times */
  1716. if (ops) {
  1717. SDE_DEBUG("crtc%d: state%d sec%d sec_lvl%d type%d ops%x\n",
  1718. DRMID(crtc), smmu_state->state,
  1719. secure_level, smmu_state->secure_level,
  1720. smmu_state->transition_type, ops);
  1721. SDE_EVT32(DRMID(crtc), secure_level, translation_mode,
  1722. smmu_state->state, smmu_state->transition_type,
  1723. smmu_state->secure_level, old_valid_fb,
  1724. post_commit, ops, SDE_EVTLOG_FUNC_EXIT);
  1725. }
  1726. mutex_unlock(&sde_kms->secure_transition_lock);
  1727. return ops;
  1728. }
  1729. /**
  1730. * _sde_crtc_setup_scaler3_lut - Set up scaler lut
  1731. * LUTs are configured only once during boot
  1732. * @sde_crtc: Pointer to sde crtc
  1733. * @cstate: Pointer to sde crtc state
  1734. */
  1735. static int _sde_crtc_set_dest_scaler_lut(struct sde_crtc *sde_crtc,
  1736. struct sde_crtc_state *cstate, uint32_t lut_idx)
  1737. {
  1738. struct sde_hw_scaler3_lut_cfg *cfg;
  1739. struct sde_kms *sde_kms;
  1740. u32 *lut_data = NULL;
  1741. size_t len = 0;
  1742. int ret = 0;
  1743. if (!sde_crtc || !cstate) {
  1744. SDE_ERROR("invalid args\n");
  1745. return -EINVAL;
  1746. }
  1747. sde_kms = _sde_crtc_get_kms(&sde_crtc->base);
  1748. if (!sde_kms)
  1749. return -EINVAL;
  1750. if (is_qseed3_rev_qseed3lite(sde_kms->catalog))
  1751. return 0;
  1752. lut_data = msm_property_get_blob(&sde_crtc->property_info,
  1753. &cstate->property_state, &len, lut_idx);
  1754. if (!lut_data || !len) {
  1755. SDE_DEBUG("%s: lut(%d): cleared: %pK, %zu\n", sde_crtc->name,
  1756. lut_idx, lut_data, len);
  1757. lut_data = NULL;
  1758. len = 0;
  1759. }
  1760. cfg = &cstate->scl3_lut_cfg;
  1761. switch (lut_idx) {
  1762. case CRTC_PROP_DEST_SCALER_LUT_ED:
  1763. cfg->dir_lut = lut_data;
  1764. cfg->dir_len = len;
  1765. break;
  1766. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  1767. cfg->cir_lut = lut_data;
  1768. cfg->cir_len = len;
  1769. break;
  1770. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  1771. cfg->sep_lut = lut_data;
  1772. cfg->sep_len = len;
  1773. break;
  1774. default:
  1775. ret = -EINVAL;
  1776. SDE_ERROR("%s:invalid LUT idx(%d)\n", sde_crtc->name, lut_idx);
  1777. SDE_EVT32(DRMID(&sde_crtc->base), lut_idx, SDE_EVTLOG_ERROR);
  1778. break;
  1779. }
  1780. cfg->is_configured = cfg->dir_lut && cfg->cir_lut && cfg->sep_lut;
  1781. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), ret, lut_idx, len,
  1782. cfg->is_configured);
  1783. return ret;
  1784. }
  1785. void sde_crtc_timeline_status(struct drm_crtc *crtc)
  1786. {
  1787. struct sde_crtc *sde_crtc;
  1788. if (!crtc) {
  1789. SDE_ERROR("invalid crtc\n");
  1790. return;
  1791. }
  1792. sde_crtc = to_sde_crtc(crtc);
  1793. sde_fence_timeline_status(sde_crtc->output_fence, &crtc->base);
  1794. }
  1795. static int _sde_validate_hw_resources(struct sde_crtc *sde_crtc)
  1796. {
  1797. int i;
  1798. /**
  1799. * Check if sufficient hw resources are
  1800. * available as per target caps & topology
  1801. */
  1802. if (!sde_crtc) {
  1803. SDE_ERROR("invalid argument\n");
  1804. return -EINVAL;
  1805. }
  1806. if (!sde_crtc->num_mixers ||
  1807. sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1808. SDE_ERROR("%s: invalid number mixers: %d\n",
  1809. sde_crtc->name, sde_crtc->num_mixers);
  1810. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1811. SDE_EVTLOG_ERROR);
  1812. return -EINVAL;
  1813. }
  1814. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1815. if (!sde_crtc->mixers[i].hw_lm || !sde_crtc->mixers[i].hw_ctl
  1816. || !sde_crtc->mixers[i].hw_ds) {
  1817. SDE_ERROR("%s:insufficient resources for mixer(%d)\n",
  1818. sde_crtc->name, i);
  1819. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1820. i, sde_crtc->mixers[i].hw_lm,
  1821. sde_crtc->mixers[i].hw_ctl,
  1822. sde_crtc->mixers[i].hw_ds, SDE_EVTLOG_ERROR);
  1823. return -EINVAL;
  1824. }
  1825. }
  1826. return 0;
  1827. }
  1828. /**
  1829. * _sde_crtc_dest_scaler_setup - Set up dest scaler block
  1830. * @crtc: Pointer to drm crtc
  1831. */
  1832. static void _sde_crtc_dest_scaler_setup(struct drm_crtc *crtc)
  1833. {
  1834. struct sde_crtc *sde_crtc;
  1835. struct sde_crtc_state *cstate;
  1836. struct sde_hw_mixer *hw_lm;
  1837. struct sde_hw_ctl *hw_ctl;
  1838. struct sde_hw_ds *hw_ds;
  1839. struct sde_hw_ds_cfg *cfg;
  1840. struct sde_kms *kms;
  1841. u32 op_mode = 0;
  1842. u32 lm_idx = 0, num_mixers = 0;
  1843. int i, count = 0;
  1844. if (!crtc)
  1845. return;
  1846. sde_crtc = to_sde_crtc(crtc);
  1847. cstate = to_sde_crtc_state(crtc->state);
  1848. kms = _sde_crtc_get_kms(crtc);
  1849. num_mixers = sde_crtc->num_mixers;
  1850. count = cstate->num_ds;
  1851. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1852. SDE_EVT32(DRMID(crtc), num_mixers, count, cstate->dirty[0],
  1853. cstate->num_ds_enabled);
  1854. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  1855. SDE_DEBUG("no change in settings, skip commit\n");
  1856. } else if (!kms || !kms->catalog) {
  1857. SDE_ERROR("crtc%d:invalid parameters\n", crtc->base.id);
  1858. } else if (!kms->catalog->mdp[0].has_dest_scaler) {
  1859. SDE_DEBUG("dest scaler feature not supported\n");
  1860. } else if (_sde_validate_hw_resources(sde_crtc)) {
  1861. //do nothing
  1862. } else if ((!cstate->scl3_lut_cfg.is_configured) &&
  1863. (!is_qseed3_rev_qseed3lite(kms->catalog))) {
  1864. SDE_ERROR("crtc%d:no LUT data available\n", crtc->base.id);
  1865. } else {
  1866. for (i = 0; i < count; i++) {
  1867. cfg = &cstate->ds_cfg[i];
  1868. if (!cfg->flags)
  1869. continue;
  1870. lm_idx = cfg->idx;
  1871. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1872. hw_ctl = sde_crtc->mixers[lm_idx].hw_ctl;
  1873. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  1874. /* Setup op mode - Dual/single */
  1875. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  1876. op_mode |= BIT(hw_ds->idx - DS_0);
  1877. if ((i == count-1) && hw_ds->ops.setup_opmode) {
  1878. op_mode |= (cstate->num_ds_enabled ==
  1879. CRTC_DUAL_MIXERS_ONLY) ?
  1880. SDE_DS_OP_MODE_DUAL : 0;
  1881. hw_ds->ops.setup_opmode(hw_ds, op_mode);
  1882. SDE_EVT32_VERBOSE(DRMID(crtc), op_mode);
  1883. }
  1884. /* Setup scaler */
  1885. if ((cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE) ||
  1886. (cfg->flags &
  1887. SDE_DRM_DESTSCALER_ENHANCER_UPDATE)) {
  1888. if (hw_ds->ops.setup_scaler)
  1889. hw_ds->ops.setup_scaler(hw_ds,
  1890. &cfg->scl3_cfg,
  1891. &cstate->scl3_lut_cfg);
  1892. }
  1893. /*
  1894. * Dest scaler shares the flush bit of the LM in control
  1895. */
  1896. if (hw_ctl && hw_ctl->ops.update_bitmask_mixer)
  1897. hw_ctl->ops.update_bitmask_mixer(
  1898. hw_ctl, hw_lm->idx, 1);
  1899. }
  1900. }
  1901. }
  1902. static void sde_crtc_frame_event_cb(void *data, u32 event)
  1903. {
  1904. struct drm_crtc *crtc = (struct drm_crtc *)data;
  1905. struct sde_crtc *sde_crtc;
  1906. struct msm_drm_private *priv;
  1907. struct sde_crtc_frame_event *fevent;
  1908. struct sde_kms_frame_event_cb_data *cb_data;
  1909. struct drm_plane *plane;
  1910. u32 ubwc_error;
  1911. unsigned long flags;
  1912. u32 crtc_id;
  1913. cb_data = (struct sde_kms_frame_event_cb_data *)data;
  1914. if (!data) {
  1915. SDE_ERROR("invalid parameters\n");
  1916. return;
  1917. }
  1918. crtc = cb_data->crtc;
  1919. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  1920. SDE_ERROR("invalid parameters\n");
  1921. return;
  1922. }
  1923. sde_crtc = to_sde_crtc(crtc);
  1924. priv = crtc->dev->dev_private;
  1925. crtc_id = drm_crtc_index(crtc);
  1926. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1927. SDE_EVT32_VERBOSE(DRMID(crtc), event);
  1928. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  1929. fevent = list_first_entry_or_null(&sde_crtc->frame_event_list,
  1930. struct sde_crtc_frame_event, list);
  1931. if (fevent)
  1932. list_del_init(&fevent->list);
  1933. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  1934. if (!fevent) {
  1935. SDE_ERROR("crtc%d event %d overflow\n",
  1936. crtc->base.id, event);
  1937. SDE_EVT32(DRMID(crtc), event);
  1938. return;
  1939. }
  1940. /* log and clear plane ubwc errors if any */
  1941. if (event & (SDE_ENCODER_FRAME_EVENT_ERROR
  1942. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  1943. | SDE_ENCODER_FRAME_EVENT_DONE)) {
  1944. drm_for_each_plane_mask(plane, crtc->dev,
  1945. sde_crtc->plane_mask_old) {
  1946. ubwc_error = sde_plane_get_ubwc_error(plane);
  1947. if (ubwc_error) {
  1948. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1949. ubwc_error, SDE_EVTLOG_ERROR);
  1950. SDE_DEBUG("crtc%d plane %d ubwc_error %d\n",
  1951. DRMID(crtc), DRMID(plane),
  1952. ubwc_error);
  1953. sde_plane_clear_ubwc_error(plane);
  1954. }
  1955. }
  1956. }
  1957. if ((event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  1958. (sde_crtc && sde_crtc->retire_frame_event_sf)) {
  1959. sde_crtc->retire_frame_event_time = ktime_get();
  1960. sysfs_notify_dirent(sde_crtc->retire_frame_event_sf);
  1961. }
  1962. fevent->event = event;
  1963. fevent->crtc = crtc;
  1964. fevent->connector = cb_data->connector;
  1965. fevent->ts = ktime_get();
  1966. kthread_queue_work(&priv->event_thread[crtc_id].worker, &fevent->work);
  1967. }
  1968. void sde_crtc_prepare_commit(struct drm_crtc *crtc,
  1969. struct drm_crtc_state *old_state)
  1970. {
  1971. struct drm_device *dev;
  1972. struct sde_crtc *sde_crtc;
  1973. struct sde_crtc_state *cstate;
  1974. struct drm_connector *conn;
  1975. struct drm_encoder *encoder;
  1976. struct drm_connector_list_iter conn_iter;
  1977. if (!crtc || !crtc->state) {
  1978. SDE_ERROR("invalid crtc\n");
  1979. return;
  1980. }
  1981. dev = crtc->dev;
  1982. sde_crtc = to_sde_crtc(crtc);
  1983. cstate = to_sde_crtc_state(crtc->state);
  1984. SDE_EVT32_VERBOSE(DRMID(crtc));
  1985. SDE_ATRACE_BEGIN("sde_crtc_prepare_commit");
  1986. /* identify connectors attached to this crtc */
  1987. cstate->num_connectors = 0;
  1988. drm_connector_list_iter_begin(dev, &conn_iter);
  1989. drm_for_each_connector_iter(conn, &conn_iter)
  1990. if (conn->state && conn->state->crtc == crtc &&
  1991. cstate->num_connectors < MAX_CONNECTORS) {
  1992. encoder = conn->state->best_encoder;
  1993. if (encoder)
  1994. sde_encoder_register_frame_event_callback(
  1995. encoder,
  1996. sde_crtc_frame_event_cb,
  1997. crtc);
  1998. cstate->connectors[cstate->num_connectors++] = conn;
  1999. sde_connector_prepare_fence(conn);
  2000. }
  2001. drm_connector_list_iter_end(&conn_iter);
  2002. /* prepare main output fence */
  2003. sde_fence_prepare(sde_crtc->output_fence);
  2004. SDE_ATRACE_END("sde_crtc_prepare_commit");
  2005. }
  2006. /**
  2007. * sde_crtc_complete_flip - signal pending page_flip events
  2008. * Any pending vblank events are added to the vblank_event_list
  2009. * so that the next vblank interrupt shall signal them.
  2010. * However PAGE_FLIP events are not handled through the vblank_event_list.
  2011. * This API signals any pending PAGE_FLIP events requested through
  2012. * DRM_IOCTL_MODE_PAGE_FLIP and are cached in the sde_crtc->event.
  2013. * if file!=NULL, this is preclose potential cancel-flip path
  2014. * @crtc: Pointer to drm crtc structure
  2015. * @file: Pointer to drm file
  2016. */
  2017. void sde_crtc_complete_flip(struct drm_crtc *crtc,
  2018. struct drm_file *file)
  2019. {
  2020. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2021. struct drm_device *dev = crtc->dev;
  2022. struct drm_pending_vblank_event *event;
  2023. unsigned long flags;
  2024. spin_lock_irqsave(&dev->event_lock, flags);
  2025. event = sde_crtc->event;
  2026. if (!event)
  2027. goto end;
  2028. /*
  2029. * if regular vblank case (!file) or if cancel-flip from
  2030. * preclose on file that requested flip, then send the
  2031. * event:
  2032. */
  2033. if (!file || (event->base.file_priv == file)) {
  2034. sde_crtc->event = NULL;
  2035. DRM_DEBUG_VBL("%s: send event: %pK\n",
  2036. sde_crtc->name, event);
  2037. SDE_EVT32_VERBOSE(DRMID(crtc));
  2038. drm_crtc_send_vblank_event(crtc, event);
  2039. }
  2040. end:
  2041. spin_unlock_irqrestore(&dev->event_lock, flags);
  2042. }
  2043. enum sde_intf_mode sde_crtc_get_intf_mode(struct drm_crtc *crtc,
  2044. struct drm_crtc_state *cstate)
  2045. {
  2046. struct drm_encoder *encoder;
  2047. if (!crtc || !crtc->dev || !cstate) {
  2048. SDE_ERROR("invalid crtc\n");
  2049. return INTF_MODE_NONE;
  2050. }
  2051. drm_for_each_encoder_mask(encoder, crtc->dev,
  2052. cstate->encoder_mask) {
  2053. /* continue if copy encoder is encountered */
  2054. if (sde_encoder_in_clone_mode(encoder))
  2055. continue;
  2056. return sde_encoder_get_intf_mode(encoder);
  2057. }
  2058. return INTF_MODE_NONE;
  2059. }
  2060. u32 sde_crtc_get_fps_mode(struct drm_crtc *crtc)
  2061. {
  2062. struct drm_encoder *encoder;
  2063. if (!crtc || !crtc->dev) {
  2064. SDE_ERROR("invalid crtc\n");
  2065. return INTF_MODE_NONE;
  2066. }
  2067. drm_for_each_encoder(encoder, crtc->dev)
  2068. if ((encoder->crtc == crtc)
  2069. && !sde_encoder_in_cont_splash(encoder))
  2070. return sde_encoder_get_fps(encoder);
  2071. return 0;
  2072. }
  2073. u32 sde_crtc_get_dfps_maxfps(struct drm_crtc *crtc)
  2074. {
  2075. struct drm_encoder *encoder;
  2076. if (!crtc || !crtc->dev) {
  2077. SDE_ERROR("invalid crtc\n");
  2078. return 0;
  2079. }
  2080. drm_for_each_encoder_mask(encoder, crtc->dev,
  2081. crtc->state->encoder_mask) {
  2082. if (!sde_encoder_in_cont_splash(encoder))
  2083. return sde_encoder_get_dfps_maxfps(encoder);
  2084. }
  2085. return 0;
  2086. }
  2087. static void sde_crtc_vblank_cb(void *data)
  2088. {
  2089. struct drm_crtc *crtc = (struct drm_crtc *)data;
  2090. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2091. /* keep statistics on vblank callback - with auto reset via debugfs */
  2092. if (ktime_compare(sde_crtc->vblank_cb_time, ktime_set(0, 0)) == 0)
  2093. sde_crtc->vblank_cb_time = ktime_get();
  2094. else
  2095. sde_crtc->vblank_cb_count++;
  2096. sde_crtc->vblank_last_cb_time = ktime_get();
  2097. sysfs_notify_dirent(sde_crtc->vsync_event_sf);
  2098. drm_crtc_handle_vblank(crtc);
  2099. DRM_DEBUG_VBL("crtc%d\n", crtc->base.id);
  2100. SDE_EVT32_VERBOSE(DRMID(crtc));
  2101. }
  2102. static void _sde_crtc_retire_event(struct drm_connector *connector,
  2103. ktime_t ts, enum sde_fence_event fence_event)
  2104. {
  2105. if (!connector) {
  2106. SDE_ERROR("invalid param\n");
  2107. return;
  2108. }
  2109. SDE_ATRACE_BEGIN("signal_retire_fence");
  2110. sde_connector_complete_commit(connector, ts, fence_event);
  2111. SDE_ATRACE_END("signal_retire_fence");
  2112. }
  2113. static void sde_crtc_frame_event_work(struct kthread_work *work)
  2114. {
  2115. struct msm_drm_private *priv;
  2116. struct sde_crtc_frame_event *fevent;
  2117. struct drm_crtc *crtc;
  2118. struct sde_crtc *sde_crtc;
  2119. struct sde_kms *sde_kms;
  2120. unsigned long flags;
  2121. bool in_clone_mode = false;
  2122. if (!work) {
  2123. SDE_ERROR("invalid work handle\n");
  2124. return;
  2125. }
  2126. fevent = container_of(work, struct sde_crtc_frame_event, work);
  2127. if (!fevent->crtc || !fevent->crtc->state) {
  2128. SDE_ERROR("invalid crtc\n");
  2129. return;
  2130. }
  2131. crtc = fevent->crtc;
  2132. sde_crtc = to_sde_crtc(crtc);
  2133. sde_kms = _sde_crtc_get_kms(crtc);
  2134. if (!sde_kms) {
  2135. SDE_ERROR("invalid kms handle\n");
  2136. return;
  2137. }
  2138. priv = sde_kms->dev->dev_private;
  2139. SDE_ATRACE_BEGIN("crtc_frame_event");
  2140. SDE_DEBUG("crtc%d event:%u ts:%lld\n", crtc->base.id, fevent->event,
  2141. ktime_to_ns(fevent->ts));
  2142. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event, SDE_EVTLOG_FUNC_ENTRY);
  2143. in_clone_mode = (fevent->event & SDE_ENCODER_FRAME_EVENT_CWB_DONE) ?
  2144. true : false;
  2145. if (!in_clone_mode && (fevent->event & (SDE_ENCODER_FRAME_EVENT_ERROR
  2146. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  2147. | SDE_ENCODER_FRAME_EVENT_DONE))) {
  2148. if (atomic_read(&sde_crtc->frame_pending) < 1) {
  2149. /* this should not happen */
  2150. SDE_ERROR("crtc%d ts:%lld invalid frame_pending:%d\n",
  2151. crtc->base.id,
  2152. ktime_to_ns(fevent->ts),
  2153. atomic_read(&sde_crtc->frame_pending));
  2154. SDE_EVT32(DRMID(crtc), fevent->event,
  2155. SDE_EVTLOG_FUNC_CASE1);
  2156. } else if (atomic_dec_return(&sde_crtc->frame_pending) == 0) {
  2157. /* release bandwidth and other resources */
  2158. SDE_DEBUG("crtc%d ts:%lld last pending\n",
  2159. crtc->base.id,
  2160. ktime_to_ns(fevent->ts));
  2161. SDE_EVT32(DRMID(crtc), fevent->event,
  2162. SDE_EVTLOG_FUNC_CASE2);
  2163. sde_core_perf_crtc_release_bw(crtc);
  2164. } else {
  2165. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event,
  2166. SDE_EVTLOG_FUNC_CASE3);
  2167. }
  2168. }
  2169. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE) {
  2170. SDE_ATRACE_BEGIN("signal_release_fence");
  2171. sde_fence_signal(sde_crtc->output_fence, fevent->ts,
  2172. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2173. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2174. SDE_ATRACE_END("signal_release_fence");
  2175. }
  2176. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  2177. /* this api should be called without spin_lock */
  2178. _sde_crtc_retire_event(fevent->connector, fevent->ts,
  2179. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2180. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2181. if (fevent->event & SDE_ENCODER_FRAME_EVENT_PANEL_DEAD)
  2182. SDE_ERROR("crtc%d ts:%lld received panel dead event\n",
  2183. crtc->base.id, ktime_to_ns(fevent->ts));
  2184. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  2185. list_add_tail(&fevent->list, &sde_crtc->frame_event_list);
  2186. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  2187. SDE_ATRACE_END("crtc_frame_event");
  2188. }
  2189. void sde_crtc_complete_commit(struct drm_crtc *crtc,
  2190. struct drm_crtc_state *old_state)
  2191. {
  2192. struct sde_crtc *sde_crtc;
  2193. if (!crtc || !crtc->state) {
  2194. SDE_ERROR("invalid crtc\n");
  2195. return;
  2196. }
  2197. sde_crtc = to_sde_crtc(crtc);
  2198. SDE_EVT32_VERBOSE(DRMID(crtc));
  2199. sde_core_perf_crtc_update(crtc, 0, false);
  2200. }
  2201. /**
  2202. * _sde_crtc_set_input_fence_timeout - update ns version of in fence timeout
  2203. * @cstate: Pointer to sde crtc state
  2204. */
  2205. static void _sde_crtc_set_input_fence_timeout(struct sde_crtc_state *cstate)
  2206. {
  2207. if (!cstate) {
  2208. SDE_ERROR("invalid cstate\n");
  2209. return;
  2210. }
  2211. cstate->input_fence_timeout_ns =
  2212. sde_crtc_get_property(cstate, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  2213. cstate->input_fence_timeout_ns *= NSEC_PER_MSEC;
  2214. }
  2215. /**
  2216. * _sde_crtc_clear_dim_layers_v1 - clear all dim layer settings
  2217. * @cstate: Pointer to sde crtc state
  2218. */
  2219. static void _sde_crtc_clear_dim_layers_v1(struct sde_crtc_state *cstate)
  2220. {
  2221. u32 i;
  2222. if (!cstate)
  2223. return;
  2224. for (i = 0; i < cstate->num_dim_layers; i++)
  2225. memset(&cstate->dim_layer[i], 0, sizeof(cstate->dim_layer[i]));
  2226. cstate->num_dim_layers = 0;
  2227. }
  2228. /**
  2229. * _sde_crtc_set_dim_layer_v1 - copy dim layer settings from userspace
  2230. * @cstate: Pointer to sde crtc state
  2231. * @user_ptr: User ptr for sde_drm_dim_layer_v1 struct
  2232. */
  2233. static void _sde_crtc_set_dim_layer_v1(struct drm_crtc *crtc,
  2234. struct sde_crtc_state *cstate, void __user *usr_ptr)
  2235. {
  2236. struct sde_drm_dim_layer_v1 dim_layer_v1;
  2237. struct sde_drm_dim_layer_cfg *user_cfg;
  2238. struct sde_hw_dim_layer *dim_layer;
  2239. u32 count, i;
  2240. struct sde_kms *kms;
  2241. if (!crtc || !cstate) {
  2242. SDE_ERROR("invalid crtc or cstate\n");
  2243. return;
  2244. }
  2245. dim_layer = cstate->dim_layer;
  2246. if (!usr_ptr) {
  2247. /* usr_ptr is null when setting the default property value */
  2248. _sde_crtc_clear_dim_layers_v1(cstate);
  2249. SDE_DEBUG("dim_layer data removed\n");
  2250. goto clear;
  2251. }
  2252. kms = _sde_crtc_get_kms(crtc);
  2253. if (!kms || !kms->catalog) {
  2254. SDE_ERROR("invalid kms\n");
  2255. return;
  2256. }
  2257. if (copy_from_user(&dim_layer_v1, usr_ptr, sizeof(dim_layer_v1))) {
  2258. SDE_ERROR("failed to copy dim_layer data\n");
  2259. return;
  2260. }
  2261. count = dim_layer_v1.num_layers;
  2262. if (count > SDE_MAX_DIM_LAYERS) {
  2263. SDE_ERROR("invalid number of dim_layers:%d", count);
  2264. return;
  2265. }
  2266. /* populate from user space */
  2267. cstate->num_dim_layers = count;
  2268. for (i = 0; i < count; i++) {
  2269. user_cfg = &dim_layer_v1.layer_cfg[i];
  2270. dim_layer[i].flags = user_cfg->flags;
  2271. dim_layer[i].stage = (kms->catalog->has_base_layer) ?
  2272. user_cfg->stage : user_cfg->stage +
  2273. SDE_STAGE_0;
  2274. dim_layer[i].rect.x = user_cfg->rect.x1;
  2275. dim_layer[i].rect.y = user_cfg->rect.y1;
  2276. dim_layer[i].rect.w = user_cfg->rect.x2 - user_cfg->rect.x1;
  2277. dim_layer[i].rect.h = user_cfg->rect.y2 - user_cfg->rect.y1;
  2278. dim_layer[i].color_fill = (struct sde_mdss_color) {
  2279. user_cfg->color_fill.color_0,
  2280. user_cfg->color_fill.color_1,
  2281. user_cfg->color_fill.color_2,
  2282. user_cfg->color_fill.color_3,
  2283. };
  2284. SDE_DEBUG("dim_layer[%d] - flags:%d, stage:%d\n",
  2285. i, dim_layer[i].flags, dim_layer[i].stage);
  2286. SDE_DEBUG(" rect:{%d,%d,%d,%d}, color:{%d,%d,%d,%d}\n",
  2287. dim_layer[i].rect.x, dim_layer[i].rect.y,
  2288. dim_layer[i].rect.w, dim_layer[i].rect.h,
  2289. dim_layer[i].color_fill.color_0,
  2290. dim_layer[i].color_fill.color_1,
  2291. dim_layer[i].color_fill.color_2,
  2292. dim_layer[i].color_fill.color_3);
  2293. }
  2294. clear:
  2295. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  2296. }
  2297. /**
  2298. * _sde_crtc_set_dest_scaler - copy dest scaler settings from userspace
  2299. * @sde_crtc : Pointer to sde crtc
  2300. * @cstate : Pointer to sde crtc state
  2301. * @usr_ptr: User ptr for sde_drm_dest_scaler_data struct
  2302. */
  2303. static int _sde_crtc_set_dest_scaler(struct sde_crtc *sde_crtc,
  2304. struct sde_crtc_state *cstate,
  2305. void __user *usr_ptr)
  2306. {
  2307. struct sde_drm_dest_scaler_data ds_data;
  2308. struct sde_drm_dest_scaler_cfg *ds_cfg_usr;
  2309. struct sde_drm_scaler_v2 scaler_v2;
  2310. void __user *scaler_v2_usr;
  2311. int i, count;
  2312. if (!sde_crtc || !cstate) {
  2313. SDE_ERROR("invalid sde_crtc/state\n");
  2314. return -EINVAL;
  2315. }
  2316. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  2317. if (!usr_ptr) {
  2318. SDE_DEBUG("ds data removed\n");
  2319. return 0;
  2320. }
  2321. if (copy_from_user(&ds_data, usr_ptr, sizeof(ds_data))) {
  2322. SDE_ERROR("%s:failed to copy dest scaler data from user\n",
  2323. sde_crtc->name);
  2324. return -EINVAL;
  2325. }
  2326. count = ds_data.num_dest_scaler;
  2327. if (!count) {
  2328. SDE_DEBUG("no ds data available\n");
  2329. return 0;
  2330. }
  2331. if (count > SDE_MAX_DS_COUNT) {
  2332. SDE_ERROR("%s: invalid config: num_ds(%d) max(%d)\n",
  2333. sde_crtc->name, count, SDE_MAX_DS_COUNT);
  2334. SDE_EVT32(DRMID(&sde_crtc->base), count, SDE_EVTLOG_ERROR);
  2335. return -EINVAL;
  2336. }
  2337. /* Populate from user space */
  2338. for (i = 0; i < count; i++) {
  2339. ds_cfg_usr = &ds_data.ds_cfg[i];
  2340. cstate->ds_cfg[i].idx = ds_cfg_usr->index;
  2341. cstate->ds_cfg[i].flags = ds_cfg_usr->flags;
  2342. cstate->ds_cfg[i].lm_width = ds_cfg_usr->lm_width;
  2343. cstate->ds_cfg[i].lm_height = ds_cfg_usr->lm_height;
  2344. memset(&scaler_v2, 0, sizeof(scaler_v2));
  2345. if (ds_cfg_usr->scaler_cfg) {
  2346. scaler_v2_usr =
  2347. (void __user *)((uintptr_t)ds_cfg_usr->scaler_cfg);
  2348. if (copy_from_user(&scaler_v2, scaler_v2_usr,
  2349. sizeof(scaler_v2))) {
  2350. SDE_ERROR("%s:scaler: copy from user failed\n",
  2351. sde_crtc->name);
  2352. return -EINVAL;
  2353. }
  2354. }
  2355. sde_set_scaler_v2(&cstate->ds_cfg[i].scl3_cfg, &scaler_v2);
  2356. SDE_DEBUG("en(%d)dir(%d)de(%d) src(%dx%d) dst(%dx%d)\n",
  2357. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2358. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2359. scaler_v2.dst_width, scaler_v2.dst_height);
  2360. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base),
  2361. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2362. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2363. scaler_v2.dst_width, scaler_v2.dst_height);
  2364. SDE_DEBUG("ds cfg[%d]-ndx(%d) flags(%d) lm(%dx%d)\n",
  2365. i, ds_cfg_usr->index, ds_cfg_usr->flags,
  2366. ds_cfg_usr->lm_width, ds_cfg_usr->lm_height);
  2367. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), i, ds_cfg_usr->index,
  2368. ds_cfg_usr->flags, ds_cfg_usr->lm_width,
  2369. ds_cfg_usr->lm_height);
  2370. }
  2371. cstate->num_ds = count;
  2372. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2373. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), count);
  2374. return 0;
  2375. }
  2376. static int _sde_crtc_check_dest_scaler_lm(struct drm_crtc *crtc,
  2377. struct drm_display_mode *mode, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2378. struct sde_hw_ds_cfg *prev_cfg)
  2379. {
  2380. if (cfg->lm_width > hdisplay || cfg->lm_height > mode->vdisplay
  2381. || !cfg->lm_width || !cfg->lm_height) {
  2382. SDE_ERROR("crtc%d: lm size[%d,%d] display [%d,%d]\n",
  2383. crtc->base.id, cfg->lm_width, cfg->lm_height,
  2384. hdisplay, mode->vdisplay);
  2385. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2386. hdisplay, mode->vdisplay, SDE_EVTLOG_ERROR);
  2387. return -E2BIG;
  2388. }
  2389. if (prev_cfg && (cfg->lm_width != prev_cfg->lm_width ||
  2390. cfg->lm_height != prev_cfg->lm_height)) {
  2391. SDE_ERROR("crtc%d: uneven lm split [%d,%d], [%d %d]\n",
  2392. crtc->base.id, cfg->lm_width,
  2393. cfg->lm_height, prev_cfg->lm_width,
  2394. prev_cfg->lm_height);
  2395. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2396. prev_cfg->lm_width, prev_cfg->lm_height,
  2397. SDE_EVTLOG_ERROR);
  2398. return -EINVAL;
  2399. }
  2400. return 0;
  2401. }
  2402. static int _sde_crtc_check_dest_scaler_cfg(struct drm_crtc *crtc,
  2403. struct sde_crtc *sde_crtc, struct drm_display_mode *mode,
  2404. struct sde_hw_ds *hw_ds, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2405. u32 max_in_width, u32 max_out_width)
  2406. {
  2407. if (cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE ||
  2408. cfg->flags & SDE_DRM_DESTSCALER_ENHANCER_UPDATE) {
  2409. /**
  2410. * Scaler src and dst width shouldn't exceed the maximum
  2411. * width limitation. Also, if there is no partial update
  2412. * dst width and height must match display resolution.
  2413. */
  2414. if (cfg->scl3_cfg.src_width[0] > max_in_width ||
  2415. cfg->scl3_cfg.dst_width > max_out_width ||
  2416. !cfg->scl3_cfg.src_width[0] ||
  2417. !cfg->scl3_cfg.dst_width ||
  2418. (!(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE)
  2419. && (cfg->scl3_cfg.dst_width != hdisplay ||
  2420. cfg->scl3_cfg.dst_height != mode->vdisplay))) {
  2421. SDE_ERROR("crtc%d: ", crtc->base.id);
  2422. SDE_ERROR("src_w(%d) dst(%dx%d) display(%dx%d)",
  2423. cfg->scl3_cfg.src_width[0],
  2424. cfg->scl3_cfg.dst_width,
  2425. cfg->scl3_cfg.dst_height,
  2426. hdisplay, mode->vdisplay);
  2427. SDE_ERROR("num_mixers(%d) flags(%d) ds-%d:\n",
  2428. sde_crtc->num_mixers, cfg->flags,
  2429. hw_ds->idx - DS_0);
  2430. SDE_ERROR("scale_en = %d, DE_en =%d\n",
  2431. cfg->scl3_cfg.enable,
  2432. cfg->scl3_cfg.de.enable);
  2433. SDE_EVT32(DRMID(crtc), cfg->scl3_cfg.enable,
  2434. cfg->scl3_cfg.de.enable, cfg->flags,
  2435. max_in_width, max_out_width,
  2436. cfg->scl3_cfg.src_width[0],
  2437. cfg->scl3_cfg.dst_width,
  2438. cfg->scl3_cfg.dst_height, hdisplay,
  2439. mode->vdisplay, sde_crtc->num_mixers,
  2440. SDE_EVTLOG_ERROR);
  2441. cfg->flags &=
  2442. ~SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2443. cfg->flags &=
  2444. ~SDE_DRM_DESTSCALER_ENHANCER_UPDATE;
  2445. return -EINVAL;
  2446. }
  2447. }
  2448. return 0;
  2449. }
  2450. static int _sde_crtc_check_dest_scaler_validate_ds(struct drm_crtc *crtc,
  2451. struct sde_crtc *sde_crtc, struct sde_crtc_state *cstate,
  2452. struct drm_display_mode *mode, struct sde_hw_ds *hw_ds,
  2453. u32 hdisplay, u32 *num_ds_enable, u32 max_in_width, u32 max_out_width)
  2454. {
  2455. int i, ret;
  2456. u32 lm_idx;
  2457. struct sde_hw_ds_cfg *cfg, *prev_cfg;
  2458. for (i = 0; i < cstate->num_ds; i++) {
  2459. cfg = &cstate->ds_cfg[i];
  2460. prev_cfg = (i > 0) ? &cstate->ds_cfg[i - 1] : NULL;
  2461. lm_idx = cfg->idx;
  2462. /**
  2463. * Validate against topology
  2464. * No of dest scalers should match the num of mixers
  2465. * unless it is partial update left only/right only use case
  2466. */
  2467. if (lm_idx >= sde_crtc->num_mixers || (i != lm_idx &&
  2468. !(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2469. SDE_ERROR("crtc%d: ds_cfg id(%d):idx(%d), flags(%d)\n",
  2470. crtc->base.id, i, lm_idx, cfg->flags);
  2471. SDE_EVT32(DRMID(crtc), i, lm_idx, cfg->flags,
  2472. SDE_EVTLOG_ERROR);
  2473. return -EINVAL;
  2474. }
  2475. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2476. if (!max_in_width && !max_out_width) {
  2477. max_in_width = hw_ds->scl->top->maxinputwidth;
  2478. max_out_width = hw_ds->scl->top->maxoutputwidth;
  2479. if (cstate->num_ds == CRTC_DUAL_MIXERS_ONLY)
  2480. max_in_width -= SDE_DS_OVERFETCH_SIZE;
  2481. SDE_DEBUG("max DS width [%d,%d] for num_ds = %d\n",
  2482. max_in_width, max_out_width, cstate->num_ds);
  2483. }
  2484. /* Check LM width and height */
  2485. ret = _sde_crtc_check_dest_scaler_lm(crtc, mode, cfg, hdisplay,
  2486. prev_cfg);
  2487. if (ret)
  2488. return ret;
  2489. /* Check scaler data */
  2490. ret = _sde_crtc_check_dest_scaler_cfg(crtc, sde_crtc, mode,
  2491. hw_ds, cfg, hdisplay,
  2492. max_in_width, max_out_width);
  2493. if (ret)
  2494. return ret;
  2495. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2496. (*num_ds_enable)++;
  2497. SDE_DEBUG("ds[%d]: flags[0x%X]\n",
  2498. hw_ds->idx - DS_0, cfg->flags);
  2499. SDE_EVT32_VERBOSE(DRMID(crtc), hw_ds->idx - DS_0, cfg->flags);
  2500. }
  2501. return 0;
  2502. }
  2503. static void _sde_crtc_check_dest_scaler_data_disable(struct drm_crtc *crtc,
  2504. struct sde_crtc_state *cstate, u32 num_ds_enable)
  2505. {
  2506. struct sde_hw_ds_cfg *cfg;
  2507. int i;
  2508. SDE_DEBUG("dest scaler status : %d -> %d\n",
  2509. cstate->num_ds_enabled, num_ds_enable);
  2510. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->num_ds_enabled, num_ds_enable,
  2511. cstate->num_ds, cstate->dirty[0]);
  2512. if (cstate->num_ds_enabled != num_ds_enable) {
  2513. /* Disabling destination scaler */
  2514. if (!num_ds_enable) {
  2515. for (i = 0; i < cstate->num_ds; i++) {
  2516. cfg = &cstate->ds_cfg[i];
  2517. cfg->idx = i;
  2518. /* Update scaler settings in disable case */
  2519. cfg->flags = SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2520. cfg->scl3_cfg.enable = 0;
  2521. cfg->scl3_cfg.de.enable = 0;
  2522. }
  2523. }
  2524. cstate->num_ds_enabled = num_ds_enable;
  2525. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2526. } else {
  2527. if (!cstate->num_ds_enabled)
  2528. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2529. }
  2530. }
  2531. /**
  2532. * _sde_crtc_check_dest_scaler_data - validate the dest scaler data
  2533. * @crtc : Pointer to drm crtc
  2534. * @state : Pointer to drm crtc state
  2535. */
  2536. static int _sde_crtc_check_dest_scaler_data(struct drm_crtc *crtc,
  2537. struct drm_crtc_state *state)
  2538. {
  2539. struct sde_crtc *sde_crtc;
  2540. struct sde_crtc_state *cstate;
  2541. struct drm_display_mode *mode;
  2542. struct sde_kms *kms;
  2543. struct sde_hw_ds *hw_ds = NULL;
  2544. u32 ret = 0;
  2545. u32 num_ds_enable = 0, hdisplay = 0;
  2546. u32 max_in_width = 0, max_out_width = 0;
  2547. if (!crtc || !state)
  2548. return -EINVAL;
  2549. sde_crtc = to_sde_crtc(crtc);
  2550. cstate = to_sde_crtc_state(state);
  2551. kms = _sde_crtc_get_kms(crtc);
  2552. mode = &state->adjusted_mode;
  2553. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2554. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  2555. SDE_DEBUG("dest scaler property not set, skip validation\n");
  2556. return 0;
  2557. }
  2558. if (!kms || !kms->catalog) {
  2559. SDE_ERROR("crtc%d: invalid parameters\n", crtc->base.id);
  2560. return -EINVAL;
  2561. }
  2562. if (!kms->catalog->mdp[0].has_dest_scaler) {
  2563. SDE_DEBUG("dest scaler feature not supported\n");
  2564. return 0;
  2565. }
  2566. if (!sde_crtc->num_mixers) {
  2567. SDE_DEBUG("mixers not allocated\n");
  2568. return 0;
  2569. }
  2570. ret = _sde_validate_hw_resources(sde_crtc);
  2571. if (ret)
  2572. goto err;
  2573. /**
  2574. * No of dest scalers shouldn't exceed hw ds block count and
  2575. * also, match the num of mixers unless it is partial update
  2576. * left only/right only use case - currently PU + DS is not supported
  2577. */
  2578. if (cstate->num_ds > kms->catalog->ds_count ||
  2579. ((cstate->num_ds != sde_crtc->num_mixers) &&
  2580. !(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2581. SDE_ERROR("crtc%d: num_ds(%d), hw_ds_cnt(%d) flags(%d)\n",
  2582. crtc->base.id, cstate->num_ds, kms->catalog->ds_count,
  2583. cstate->ds_cfg[0].flags);
  2584. ret = -EINVAL;
  2585. goto err;
  2586. }
  2587. /**
  2588. * Check if DS needs to be enabled or disabled
  2589. * In case of enable, validate the data
  2590. */
  2591. if (!(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_ENABLE)) {
  2592. SDE_DEBUG("disable dest scaler, num(%d) flags(%d)\n",
  2593. cstate->num_ds, cstate->ds_cfg[0].flags);
  2594. goto disable;
  2595. }
  2596. /* Display resolution */
  2597. hdisplay = mode->hdisplay/sde_crtc->num_mixers;
  2598. /* Validate the DS data */
  2599. ret = _sde_crtc_check_dest_scaler_validate_ds(crtc, sde_crtc, cstate,
  2600. mode, hw_ds, hdisplay, &num_ds_enable,
  2601. max_in_width, max_out_width);
  2602. if (ret)
  2603. goto err;
  2604. disable:
  2605. _sde_crtc_check_dest_scaler_data_disable(crtc, cstate, num_ds_enable);
  2606. return 0;
  2607. err:
  2608. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2609. return ret;
  2610. }
  2611. /**
  2612. * _sde_crtc_wait_for_fences - wait for incoming framebuffer sync fences
  2613. * @crtc: Pointer to CRTC object
  2614. */
  2615. static void _sde_crtc_wait_for_fences(struct drm_crtc *crtc)
  2616. {
  2617. struct drm_plane *plane = NULL;
  2618. uint32_t wait_ms = 1;
  2619. ktime_t kt_end, kt_wait;
  2620. int rc = 0;
  2621. SDE_DEBUG("\n");
  2622. if (!crtc || !crtc->state) {
  2623. SDE_ERROR("invalid crtc/state %pK\n", crtc);
  2624. return;
  2625. }
  2626. /* use monotonic timer to limit total fence wait time */
  2627. kt_end = ktime_add_ns(ktime_get(),
  2628. to_sde_crtc_state(crtc->state)->input_fence_timeout_ns);
  2629. /*
  2630. * Wait for fences sequentially, as all of them need to be signalled
  2631. * before we can proceed.
  2632. *
  2633. * Limit total wait time to INPUT_FENCE_TIMEOUT, but still call
  2634. * sde_plane_wait_input_fence with wait_ms == 0 after the timeout so
  2635. * that each plane can check its fence status and react appropriately
  2636. * if its fence has timed out. Call input fence wait multiple times if
  2637. * fence wait is interrupted due to interrupt call.
  2638. */
  2639. SDE_ATRACE_BEGIN("plane_wait_input_fence");
  2640. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2641. do {
  2642. kt_wait = ktime_sub(kt_end, ktime_get());
  2643. if (ktime_compare(kt_wait, ktime_set(0, 0)) >= 0)
  2644. wait_ms = ktime_to_ms(kt_wait);
  2645. else
  2646. wait_ms = 0;
  2647. rc = sde_plane_wait_input_fence(plane, wait_ms);
  2648. } while (wait_ms && rc == -ERESTARTSYS);
  2649. }
  2650. SDE_ATRACE_END("plane_wait_input_fence");
  2651. }
  2652. static void _sde_crtc_setup_mixer_for_encoder(
  2653. struct drm_crtc *crtc,
  2654. struct drm_encoder *enc)
  2655. {
  2656. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2657. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  2658. struct sde_rm *rm = &sde_kms->rm;
  2659. struct sde_crtc_mixer *mixer;
  2660. struct sde_hw_ctl *last_valid_ctl = NULL;
  2661. int i;
  2662. struct sde_rm_hw_iter lm_iter, ctl_iter, dspp_iter, ds_iter;
  2663. sde_rm_init_hw_iter(&lm_iter, enc->base.id, SDE_HW_BLK_LM);
  2664. sde_rm_init_hw_iter(&ctl_iter, enc->base.id, SDE_HW_BLK_CTL);
  2665. sde_rm_init_hw_iter(&dspp_iter, enc->base.id, SDE_HW_BLK_DSPP);
  2666. sde_rm_init_hw_iter(&ds_iter, enc->base.id, SDE_HW_BLK_DS);
  2667. /* Set up all the mixers and ctls reserved by this encoder */
  2668. for (i = sde_crtc->num_mixers; i < ARRAY_SIZE(sde_crtc->mixers); i++) {
  2669. mixer = &sde_crtc->mixers[i];
  2670. if (!sde_rm_get_hw(rm, &lm_iter))
  2671. break;
  2672. mixer->hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  2673. /* CTL may be <= LMs, if <, multiple LMs controlled by 1 CTL */
  2674. if (!sde_rm_get_hw(rm, &ctl_iter)) {
  2675. SDE_DEBUG("no ctl assigned to lm %d, using previous\n",
  2676. mixer->hw_lm->idx - LM_0);
  2677. mixer->hw_ctl = last_valid_ctl;
  2678. } else {
  2679. mixer->hw_ctl = (struct sde_hw_ctl *)ctl_iter.hw;
  2680. last_valid_ctl = mixer->hw_ctl;
  2681. sde_crtc->num_ctls++;
  2682. }
  2683. /* Shouldn't happen, mixers are always >= ctls */
  2684. if (!mixer->hw_ctl) {
  2685. SDE_ERROR("no valid ctls found for lm %d\n",
  2686. mixer->hw_lm->idx - LM_0);
  2687. return;
  2688. }
  2689. /* Dspp may be null */
  2690. (void) sde_rm_get_hw(rm, &dspp_iter);
  2691. mixer->hw_dspp = (struct sde_hw_dspp *)dspp_iter.hw;
  2692. /* DS may be null */
  2693. (void) sde_rm_get_hw(rm, &ds_iter);
  2694. mixer->hw_ds = (struct sde_hw_ds *)ds_iter.hw;
  2695. mixer->encoder = enc;
  2696. sde_crtc->num_mixers++;
  2697. SDE_DEBUG("setup mixer %d: lm %d\n",
  2698. i, mixer->hw_lm->idx - LM_0);
  2699. SDE_DEBUG("setup mixer %d: ctl %d\n",
  2700. i, mixer->hw_ctl->idx - CTL_0);
  2701. if (mixer->hw_ds)
  2702. SDE_DEBUG("setup mixer %d: ds %d\n",
  2703. i, mixer->hw_ds->idx - DS_0);
  2704. }
  2705. }
  2706. static void _sde_crtc_setup_mixers(struct drm_crtc *crtc)
  2707. {
  2708. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2709. struct drm_encoder *enc;
  2710. sde_crtc->num_ctls = 0;
  2711. sde_crtc->num_mixers = 0;
  2712. sde_crtc->mixers_swapped = false;
  2713. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  2714. mutex_lock(&sde_crtc->crtc_lock);
  2715. /* Check for mixers on all encoders attached to this crtc */
  2716. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  2717. if (enc->crtc != crtc)
  2718. continue;
  2719. /* avoid overwriting mixers info from a copy encoder */
  2720. if (sde_encoder_in_clone_mode(enc))
  2721. continue;
  2722. _sde_crtc_setup_mixer_for_encoder(crtc, enc);
  2723. }
  2724. mutex_unlock(&sde_crtc->crtc_lock);
  2725. _sde_crtc_check_dest_scaler_data(crtc, crtc->state);
  2726. }
  2727. static void _sde_crtc_setup_is_ppsplit(struct drm_crtc_state *state)
  2728. {
  2729. int i;
  2730. struct sde_crtc_state *cstate;
  2731. cstate = to_sde_crtc_state(state);
  2732. cstate->is_ppsplit = false;
  2733. for (i = 0; i < cstate->num_connectors; i++) {
  2734. struct drm_connector *conn = cstate->connectors[i];
  2735. if (sde_connector_get_topology_name(conn) ==
  2736. SDE_RM_TOPOLOGY_PPSPLIT)
  2737. cstate->is_ppsplit = true;
  2738. }
  2739. }
  2740. static void _sde_crtc_setup_lm_bounds(struct drm_crtc *crtc,
  2741. struct drm_crtc_state *state)
  2742. {
  2743. struct sde_crtc *sde_crtc;
  2744. struct sde_crtc_state *cstate;
  2745. struct drm_display_mode *adj_mode;
  2746. u32 crtc_split_width;
  2747. int i;
  2748. if (!crtc || !state) {
  2749. SDE_ERROR("invalid args\n");
  2750. return;
  2751. }
  2752. sde_crtc = to_sde_crtc(crtc);
  2753. cstate = to_sde_crtc_state(state);
  2754. adj_mode = &state->adjusted_mode;
  2755. crtc_split_width = sde_crtc_get_mixer_width(sde_crtc, cstate, adj_mode);
  2756. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2757. cstate->lm_bounds[i].x = crtc_split_width * i;
  2758. cstate->lm_bounds[i].y = 0;
  2759. cstate->lm_bounds[i].w = crtc_split_width;
  2760. cstate->lm_bounds[i].h =
  2761. sde_crtc_get_mixer_height(sde_crtc, cstate, adj_mode);
  2762. memcpy(&cstate->lm_roi[i], &cstate->lm_bounds[i],
  2763. sizeof(cstate->lm_roi[i]));
  2764. SDE_EVT32_VERBOSE(DRMID(crtc), i,
  2765. cstate->lm_bounds[i].x, cstate->lm_bounds[i].y,
  2766. cstate->lm_bounds[i].w, cstate->lm_bounds[i].h);
  2767. SDE_DEBUG("%s: lm%d bnd&roi (%d,%d,%d,%d)\n", sde_crtc->name, i,
  2768. cstate->lm_roi[i].x, cstate->lm_roi[i].y,
  2769. cstate->lm_roi[i].w, cstate->lm_roi[i].h);
  2770. }
  2771. drm_mode_debug_printmodeline(adj_mode);
  2772. }
  2773. static void _sde_crtc_clear_all_blend_stages(struct sde_crtc *sde_crtc)
  2774. {
  2775. struct sde_crtc_mixer mixer;
  2776. /*
  2777. * Use mixer[0] to get hw_ctl which will use ops to clear
  2778. * all blendstages. Clear all blendstages will iterate through
  2779. * all mixers.
  2780. */
  2781. if (sde_crtc->num_mixers) {
  2782. mixer = sde_crtc->mixers[0];
  2783. if (mixer.hw_ctl && mixer.hw_ctl->ops.clear_all_blendstages)
  2784. mixer.hw_ctl->ops.clear_all_blendstages(mixer.hw_ctl);
  2785. if (mixer.hw_ctl && mixer.hw_ctl->ops.set_active_pipes)
  2786. mixer.hw_ctl->ops.set_active_pipes(mixer.hw_ctl, NULL);
  2787. }
  2788. }
  2789. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  2790. struct drm_crtc_state *old_state)
  2791. {
  2792. struct sde_crtc *sde_crtc;
  2793. struct drm_encoder *encoder;
  2794. struct drm_device *dev;
  2795. struct sde_kms *sde_kms;
  2796. struct drm_plane *plane;
  2797. struct sde_splash_display *splash_display;
  2798. bool cont_splash_enabled = false, apply_cp_prop = false;
  2799. size_t i;
  2800. if (!crtc) {
  2801. SDE_ERROR("invalid crtc\n");
  2802. return;
  2803. }
  2804. if (!crtc->state->enable) {
  2805. SDE_DEBUG("crtc%d -> enable %d, skip atomic_begin\n",
  2806. crtc->base.id, crtc->state->enable);
  2807. return;
  2808. }
  2809. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2810. SDE_ERROR("power resource is not enabled\n");
  2811. return;
  2812. }
  2813. sde_kms = _sde_crtc_get_kms(crtc);
  2814. if (!sde_kms)
  2815. return;
  2816. SDE_ATRACE_BEGIN("crtc_atomic_begin");
  2817. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2818. sde_crtc = to_sde_crtc(crtc);
  2819. dev = crtc->dev;
  2820. if (!sde_crtc->num_mixers) {
  2821. _sde_crtc_setup_mixers(crtc);
  2822. _sde_crtc_setup_is_ppsplit(crtc->state);
  2823. _sde_crtc_setup_lm_bounds(crtc, crtc->state);
  2824. _sde_crtc_clear_all_blend_stages(sde_crtc);
  2825. }
  2826. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2827. if (encoder->crtc != crtc)
  2828. continue;
  2829. /* encoder will trigger pending mask now */
  2830. sde_encoder_trigger_kickoff_pending(encoder);
  2831. }
  2832. /* update performance setting */
  2833. sde_core_perf_crtc_update(crtc, 1, false);
  2834. /*
  2835. * If no mixers have been allocated in sde_crtc_atomic_check(),
  2836. * it means we are trying to flush a CRTC whose state is disabled:
  2837. * nothing else needs to be done.
  2838. */
  2839. if (unlikely(!sde_crtc->num_mixers))
  2840. goto end;
  2841. _sde_crtc_blend_setup(crtc, old_state, true);
  2842. _sde_crtc_dest_scaler_setup(crtc);
  2843. if (old_state->mode_changed) {
  2844. sde_core_perf_crtc_update_uidle(crtc, true);
  2845. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2846. if (plane->state && plane->state->fb)
  2847. _sde_plane_set_qos_lut(plane, crtc,
  2848. plane->state->fb);
  2849. }
  2850. }
  2851. /*
  2852. * Since CP properties use AXI buffer to program the
  2853. * HW, check if context bank is in attached state,
  2854. * apply color processing properties only if
  2855. * smmu state is attached,
  2856. */
  2857. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  2858. splash_display = &sde_kms->splash_data.splash_display[i];
  2859. if (splash_display->cont_splash_enabled &&
  2860. splash_display->encoder &&
  2861. crtc == splash_display->encoder->crtc)
  2862. cont_splash_enabled = true;
  2863. }
  2864. apply_cp_prop = sde_kms->catalog->trusted_vm_env ?
  2865. true : sde_crtc->enabled;
  2866. if (sde_kms_is_cp_operation_allowed(sde_kms) &&
  2867. (cont_splash_enabled || apply_cp_prop))
  2868. sde_cp_crtc_apply_properties(crtc);
  2869. /*
  2870. * PP_DONE irq is only used by command mode for now.
  2871. * It is better to request pending before FLUSH and START trigger
  2872. * to make sure no pp_done irq missed.
  2873. * This is safe because no pp_done will happen before SW trigger
  2874. * in command mode.
  2875. */
  2876. end:
  2877. SDE_ATRACE_END("crtc_atomic_begin");
  2878. }
  2879. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  2880. struct drm_crtc_state *old_crtc_state)
  2881. {
  2882. struct drm_encoder *encoder;
  2883. struct sde_crtc *sde_crtc;
  2884. struct drm_device *dev;
  2885. struct drm_plane *plane;
  2886. struct msm_drm_private *priv;
  2887. struct sde_crtc_state *cstate;
  2888. struct sde_kms *sde_kms;
  2889. int i;
  2890. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  2891. SDE_ERROR("invalid crtc\n");
  2892. return;
  2893. }
  2894. if (!crtc->state->enable) {
  2895. SDE_DEBUG("crtc%d -> enable %d, skip atomic_flush\n",
  2896. crtc->base.id, crtc->state->enable);
  2897. return;
  2898. }
  2899. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2900. SDE_ERROR("power resource is not enabled\n");
  2901. return;
  2902. }
  2903. sde_kms = _sde_crtc_get_kms(crtc);
  2904. if (!sde_kms) {
  2905. SDE_ERROR("invalid kms\n");
  2906. return;
  2907. }
  2908. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2909. sde_crtc = to_sde_crtc(crtc);
  2910. cstate = to_sde_crtc_state(crtc->state);
  2911. dev = crtc->dev;
  2912. priv = dev->dev_private;
  2913. if ((sde_crtc->cache_state == CACHE_STATE_PRE_CACHE) &&
  2914. sde_crtc_get_property(cstate, CRTC_PROP_CACHE_STATE))
  2915. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_WRITE,
  2916. false);
  2917. else
  2918. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL, false);
  2919. /*
  2920. * If no mixers has been allocated in sde_crtc_atomic_check(),
  2921. * it means we are trying to flush a CRTC whose state is disabled:
  2922. * nothing else needs to be done.
  2923. */
  2924. if (unlikely(!sde_crtc->num_mixers))
  2925. return;
  2926. SDE_ATRACE_BEGIN("sde_crtc_atomic_flush");
  2927. /*
  2928. * For planes without commit update, drm framework will not add
  2929. * those planes to current state since hardware update is not
  2930. * required. However, if those planes were power collapsed since
  2931. * last commit cycle, driver has to restore the hardware state
  2932. * of those planes explicitly here prior to plane flush.
  2933. * Also use this iteration to see if any plane requires cache,
  2934. * so during the perf update driver can activate/deactivate
  2935. * the cache accordingly.
  2936. */
  2937. for (i = 0; i < SDE_SYS_CACHE_MAX; i++)
  2938. sde_crtc->new_perf.llcc_active[i] = false;
  2939. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2940. sde_plane_restore(plane);
  2941. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  2942. if (sde_plane_is_cache_required(plane, i))
  2943. sde_crtc->new_perf.llcc_active[i] = true;
  2944. }
  2945. }
  2946. sde_core_perf_crtc_update_llcc(crtc);
  2947. /* wait for acquire fences before anything else is done */
  2948. _sde_crtc_wait_for_fences(crtc);
  2949. if (!cstate->rsc_update) {
  2950. drm_for_each_encoder_mask(encoder, dev,
  2951. crtc->state->encoder_mask) {
  2952. cstate->rsc_client =
  2953. sde_encoder_get_rsc_client(encoder);
  2954. }
  2955. cstate->rsc_update = true;
  2956. }
  2957. /*
  2958. * Final plane updates: Give each plane a chance to complete all
  2959. * required writes/flushing before crtc's "flush
  2960. * everything" call below.
  2961. */
  2962. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2963. if (sde_kms->smmu_state.transition_error)
  2964. sde_plane_set_error(plane, true);
  2965. sde_plane_flush(plane);
  2966. }
  2967. /* Kickoff will be scheduled by outer layer */
  2968. SDE_ATRACE_END("sde_crtc_atomic_flush");
  2969. }
  2970. /**
  2971. * sde_crtc_destroy_state - state destroy hook
  2972. * @crtc: drm CRTC
  2973. * @state: CRTC state object to release
  2974. */
  2975. static void sde_crtc_destroy_state(struct drm_crtc *crtc,
  2976. struct drm_crtc_state *state)
  2977. {
  2978. struct sde_crtc *sde_crtc;
  2979. struct sde_crtc_state *cstate;
  2980. struct drm_encoder *enc;
  2981. struct sde_kms *sde_kms;
  2982. if (!crtc || !state) {
  2983. SDE_ERROR("invalid argument(s)\n");
  2984. return;
  2985. }
  2986. sde_crtc = to_sde_crtc(crtc);
  2987. cstate = to_sde_crtc_state(state);
  2988. sde_kms = _sde_crtc_get_kms(crtc);
  2989. if (!sde_kms) {
  2990. SDE_ERROR("invalid sde_kms\n");
  2991. return;
  2992. }
  2993. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2994. drm_for_each_encoder_mask(enc, crtc->dev, state->encoder_mask)
  2995. sde_rm_release(&sde_kms->rm, enc, true);
  2996. __drm_atomic_helper_crtc_destroy_state(state);
  2997. /* destroy value helper */
  2998. msm_property_destroy_state(&sde_crtc->property_info, cstate,
  2999. &cstate->property_state);
  3000. }
  3001. static int _sde_crtc_flush_frame_events(struct drm_crtc *crtc)
  3002. {
  3003. struct sde_crtc *sde_crtc;
  3004. int i;
  3005. if (!crtc) {
  3006. SDE_ERROR("invalid argument\n");
  3007. return -EINVAL;
  3008. }
  3009. sde_crtc = to_sde_crtc(crtc);
  3010. if (!atomic_read(&sde_crtc->frame_pending)) {
  3011. SDE_DEBUG("no frames pending\n");
  3012. return 0;
  3013. }
  3014. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  3015. /*
  3016. * flush all the event thread work to make sure all the
  3017. * FRAME_EVENTS from encoder are propagated to crtc
  3018. */
  3019. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  3020. if (list_empty(&sde_crtc->frame_events[i].list))
  3021. kthread_flush_work(&sde_crtc->frame_events[i].work);
  3022. }
  3023. SDE_EVT32_VERBOSE(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  3024. return 0;
  3025. }
  3026. /**
  3027. * _sde_crtc_remove_pipe_flush - remove staged pipes from flush mask
  3028. * @crtc: Pointer to crtc structure
  3029. */
  3030. static void _sde_crtc_remove_pipe_flush(struct drm_crtc *crtc)
  3031. {
  3032. struct drm_plane *plane;
  3033. struct drm_plane_state *state;
  3034. struct sde_crtc *sde_crtc;
  3035. struct sde_crtc_mixer *mixer;
  3036. struct sde_hw_ctl *ctl;
  3037. if (!crtc)
  3038. return;
  3039. sde_crtc = to_sde_crtc(crtc);
  3040. mixer = sde_crtc->mixers;
  3041. if (!mixer)
  3042. return;
  3043. ctl = mixer->hw_ctl;
  3044. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3045. state = plane->state;
  3046. if (!state)
  3047. continue;
  3048. /* clear plane flush bitmask */
  3049. sde_plane_ctl_flush(plane, ctl, false);
  3050. }
  3051. }
  3052. static void _sde_crtc_schedule_idle_notify(struct drm_crtc *crtc)
  3053. {
  3054. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3055. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3056. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  3057. struct msm_drm_private *priv;
  3058. struct msm_drm_thread *event_thread;
  3059. int idle_time = 0;
  3060. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  3061. return;
  3062. priv = sde_kms->dev->dev_private;
  3063. idle_time = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_TIMEOUT);
  3064. if (!idle_time ||
  3065. !sde_encoder_check_curr_mode(sde_crtc->mixers[0].encoder,
  3066. MSM_DISPLAY_VIDEO_MODE) ||
  3067. (crtc->index >= ARRAY_SIZE(priv->event_thread)) ||
  3068. (sde_crtc->cache_state > CACHE_STATE_NORMAL))
  3069. return;
  3070. /* schedule the idle notify delayed work */
  3071. event_thread = &priv->event_thread[crtc->index];
  3072. kthread_mod_delayed_work(&event_thread->worker,
  3073. &sde_crtc->idle_notify_work, msecs_to_jiffies(idle_time));
  3074. SDE_DEBUG("schedule idle notify work in %dms\n", idle_time);
  3075. }
  3076. /**
  3077. * sde_crtc_reset_hw - attempt hardware reset on errors
  3078. * @crtc: Pointer to DRM crtc instance
  3079. * @old_state: Pointer to crtc state for previous commit
  3080. * @recovery_events: Whether or not recovery events are enabled
  3081. * Returns: Zero if current commit should still be attempted
  3082. */
  3083. int sde_crtc_reset_hw(struct drm_crtc *crtc, struct drm_crtc_state *old_state,
  3084. bool recovery_events)
  3085. {
  3086. struct drm_plane *plane_halt[MAX_PLANES];
  3087. struct drm_plane *plane;
  3088. struct drm_encoder *encoder;
  3089. struct sde_crtc *sde_crtc;
  3090. struct sde_crtc_state *cstate;
  3091. struct sde_hw_ctl *ctl;
  3092. signed int i, plane_count;
  3093. int rc;
  3094. if (!crtc || !crtc->dev || !old_state || !crtc->state)
  3095. return -EINVAL;
  3096. sde_crtc = to_sde_crtc(crtc);
  3097. cstate = to_sde_crtc_state(crtc->state);
  3098. SDE_EVT32(DRMID(crtc), recovery_events, SDE_EVTLOG_FUNC_ENTRY);
  3099. /* optionally generate a panic instead of performing a h/w reset */
  3100. SDE_DBG_CTRL("stop_ftrace", "reset_hw_panic");
  3101. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3102. ctl = sde_crtc->mixers[i].hw_ctl;
  3103. if (!ctl || !ctl->ops.reset)
  3104. continue;
  3105. rc = ctl->ops.reset(ctl);
  3106. if (rc) {
  3107. SDE_DEBUG("crtc%d: ctl%d reset failure\n",
  3108. crtc->base.id, ctl->idx - CTL_0);
  3109. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0,
  3110. SDE_EVTLOG_ERROR);
  3111. break;
  3112. }
  3113. }
  3114. /* Early out if simple ctl reset succeeded */
  3115. if (i == sde_crtc->num_ctls)
  3116. return 0;
  3117. SDE_DEBUG("crtc%d: issuing hard reset\n", DRMID(crtc));
  3118. /* force all components in the system into reset at the same time */
  3119. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3120. ctl = sde_crtc->mixers[i].hw_ctl;
  3121. if (!ctl || !ctl->ops.hard_reset)
  3122. continue;
  3123. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0);
  3124. ctl->ops.hard_reset(ctl, true);
  3125. }
  3126. plane_count = 0;
  3127. drm_atomic_crtc_state_for_each_plane(plane, old_state) {
  3128. if (plane_count >= ARRAY_SIZE(plane_halt))
  3129. break;
  3130. plane_halt[plane_count++] = plane;
  3131. sde_plane_halt_requests(plane, true);
  3132. sde_plane_set_revalidate(plane, true);
  3133. }
  3134. /* provide safe "border color only" commit configuration for later */
  3135. _sde_crtc_remove_pipe_flush(crtc);
  3136. _sde_crtc_blend_setup(crtc, old_state, false);
  3137. /* take h/w components out of reset */
  3138. for (i = plane_count - 1; i >= 0; --i)
  3139. sde_plane_halt_requests(plane_halt[i], false);
  3140. /* attempt to poll for start of frame cycle before reset release */
  3141. list_for_each_entry(encoder,
  3142. &crtc->dev->mode_config.encoder_list, head) {
  3143. if (encoder->crtc != crtc)
  3144. continue;
  3145. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3146. sde_encoder_poll_line_counts(encoder);
  3147. }
  3148. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3149. ctl = sde_crtc->mixers[i].hw_ctl;
  3150. if (!ctl || !ctl->ops.hard_reset)
  3151. continue;
  3152. ctl->ops.hard_reset(ctl, false);
  3153. }
  3154. list_for_each_entry(encoder,
  3155. &crtc->dev->mode_config.encoder_list, head) {
  3156. if (encoder->crtc != crtc)
  3157. continue;
  3158. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3159. sde_encoder_kickoff(encoder, false, true);
  3160. }
  3161. /* panic the device if VBIF is not in good state */
  3162. return !recovery_events ? 0 : -EAGAIN;
  3163. }
  3164. void sde_crtc_commit_kickoff(struct drm_crtc *crtc,
  3165. struct drm_crtc_state *old_state)
  3166. {
  3167. struct drm_encoder *encoder;
  3168. struct drm_device *dev;
  3169. struct sde_crtc *sde_crtc;
  3170. struct sde_kms *sde_kms;
  3171. struct sde_crtc_state *cstate;
  3172. bool is_error = false;
  3173. unsigned long flags;
  3174. enum sde_crtc_idle_pc_state idle_pc_state;
  3175. struct sde_encoder_kickoff_params params = { 0 };
  3176. if (!crtc) {
  3177. SDE_ERROR("invalid argument\n");
  3178. return;
  3179. }
  3180. dev = crtc->dev;
  3181. sde_crtc = to_sde_crtc(crtc);
  3182. sde_kms = _sde_crtc_get_kms(crtc);
  3183. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  3184. SDE_ERROR("invalid argument\n");
  3185. return;
  3186. }
  3187. cstate = to_sde_crtc_state(crtc->state);
  3188. /*
  3189. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3190. * it means we are trying to start a CRTC whose state is disabled:
  3191. * nothing else needs to be done.
  3192. */
  3193. if (unlikely(!sde_crtc->num_mixers))
  3194. return;
  3195. SDE_ATRACE_BEGIN("crtc_commit");
  3196. idle_pc_state = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_PC_STATE);
  3197. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3198. if (encoder->crtc != crtc)
  3199. continue;
  3200. /*
  3201. * Encoder will flush/start now, unless it has a tx pending.
  3202. * If so, it may delay and flush at an irq event (e.g. ppdone)
  3203. */
  3204. params.affected_displays = _sde_crtc_get_displays_affected(crtc,
  3205. crtc->state);
  3206. if (sde_encoder_prepare_for_kickoff(encoder, &params))
  3207. sde_crtc->needs_hw_reset = true;
  3208. if (idle_pc_state != IDLE_PC_NONE)
  3209. sde_encoder_control_idle_pc(encoder,
  3210. (idle_pc_state == IDLE_PC_ENABLE) ? true : false);
  3211. }
  3212. /*
  3213. * Optionally attempt h/w recovery if any errors were detected while
  3214. * preparing for the kickoff
  3215. */
  3216. if (sde_crtc->needs_hw_reset) {
  3217. sde_crtc->frame_trigger_mode = params.frame_trigger_mode;
  3218. if (sde_crtc->frame_trigger_mode
  3219. != FRAME_DONE_WAIT_POSTED_START &&
  3220. sde_crtc_reset_hw(crtc, old_state,
  3221. params.recovery_events_enabled))
  3222. is_error = true;
  3223. sde_crtc->needs_hw_reset = false;
  3224. }
  3225. sde_crtc_calc_fps(sde_crtc);
  3226. SDE_ATRACE_BEGIN("flush_event_thread");
  3227. _sde_crtc_flush_frame_events(crtc);
  3228. SDE_ATRACE_END("flush_event_thread");
  3229. sde_crtc->plane_mask_old = crtc->state->plane_mask;
  3230. if (atomic_inc_return(&sde_crtc->frame_pending) == 1) {
  3231. /* acquire bandwidth and other resources */
  3232. SDE_DEBUG("crtc%d first commit\n", crtc->base.id);
  3233. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE1);
  3234. } else {
  3235. SDE_DEBUG("crtc%d commit\n", crtc->base.id);
  3236. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE2);
  3237. }
  3238. sde_crtc->play_count++;
  3239. sde_vbif_clear_errors(sde_kms);
  3240. if (is_error) {
  3241. _sde_crtc_remove_pipe_flush(crtc);
  3242. _sde_crtc_blend_setup(crtc, old_state, false);
  3243. }
  3244. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3245. if (encoder->crtc != crtc)
  3246. continue;
  3247. sde_encoder_kickoff(encoder, false, true);
  3248. }
  3249. /* store the event after frame trigger */
  3250. if (sde_crtc->event) {
  3251. WARN_ON(sde_crtc->event);
  3252. } else {
  3253. spin_lock_irqsave(&dev->event_lock, flags);
  3254. sde_crtc->event = crtc->state->event;
  3255. spin_unlock_irqrestore(&dev->event_lock, flags);
  3256. }
  3257. _sde_crtc_schedule_idle_notify(crtc);
  3258. SDE_ATRACE_END("crtc_commit");
  3259. }
  3260. /**
  3261. * _sde_crtc_vblank_enable - update power resource and vblank request
  3262. * @sde_crtc: Pointer to sde crtc structure
  3263. * @enable: Whether to enable/disable vblanks
  3264. *
  3265. * @Return: error code
  3266. */
  3267. static int _sde_crtc_vblank_enable(
  3268. struct sde_crtc *sde_crtc, bool enable)
  3269. {
  3270. struct drm_crtc *crtc;
  3271. struct drm_encoder *enc;
  3272. if (!sde_crtc) {
  3273. SDE_ERROR("invalid crtc\n");
  3274. return -EINVAL;
  3275. }
  3276. crtc = &sde_crtc->base;
  3277. SDE_EVT32(DRMID(crtc), enable, sde_crtc->enabled,
  3278. crtc->state->encoder_mask,
  3279. sde_crtc->cached_encoder_mask);
  3280. if (enable) {
  3281. int ret;
  3282. ret = pm_runtime_get_sync(crtc->dev->dev);
  3283. if (ret < 0)
  3284. return ret;
  3285. mutex_lock(&sde_crtc->crtc_lock);
  3286. drm_for_each_encoder_mask(enc, crtc->dev,
  3287. sde_crtc->cached_encoder_mask) {
  3288. SDE_EVT32(DRMID(crtc), DRMID(enc));
  3289. sde_encoder_register_vblank_callback(enc,
  3290. sde_crtc_vblank_cb, (void *)crtc);
  3291. }
  3292. mutex_unlock(&sde_crtc->crtc_lock);
  3293. } else {
  3294. mutex_lock(&sde_crtc->crtc_lock);
  3295. drm_for_each_encoder_mask(enc, crtc->dev,
  3296. sde_crtc->cached_encoder_mask) {
  3297. SDE_EVT32(DRMID(crtc), DRMID(enc));
  3298. sde_encoder_register_vblank_callback(enc, NULL, NULL);
  3299. }
  3300. mutex_unlock(&sde_crtc->crtc_lock);
  3301. pm_runtime_put_sync(crtc->dev->dev);
  3302. }
  3303. return 0;
  3304. }
  3305. /**
  3306. * sde_crtc_duplicate_state - state duplicate hook
  3307. * @crtc: Pointer to drm crtc structure
  3308. * @Returns: Pointer to new drm_crtc_state structure
  3309. */
  3310. static struct drm_crtc_state *sde_crtc_duplicate_state(struct drm_crtc *crtc)
  3311. {
  3312. struct sde_crtc *sde_crtc;
  3313. struct sde_crtc_state *cstate, *old_cstate;
  3314. if (!crtc || !crtc->state) {
  3315. SDE_ERROR("invalid argument(s)\n");
  3316. return NULL;
  3317. }
  3318. sde_crtc = to_sde_crtc(crtc);
  3319. old_cstate = to_sde_crtc_state(crtc->state);
  3320. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3321. if (!cstate) {
  3322. SDE_ERROR("failed to allocate state\n");
  3323. return NULL;
  3324. }
  3325. /* duplicate value helper */
  3326. msm_property_duplicate_state(&sde_crtc->property_info,
  3327. old_cstate, cstate,
  3328. &cstate->property_state, cstate->property_values);
  3329. /* duplicate base helper */
  3330. __drm_atomic_helper_crtc_duplicate_state(crtc, &cstate->base);
  3331. return &cstate->base;
  3332. }
  3333. /**
  3334. * sde_crtc_reset - reset hook for CRTCs
  3335. * Resets the atomic state for @crtc by freeing the state pointer (which might
  3336. * be NULL, e.g. at driver load time) and allocating a new empty state object.
  3337. * @crtc: Pointer to drm crtc structure
  3338. */
  3339. static void sde_crtc_reset(struct drm_crtc *crtc)
  3340. {
  3341. struct sde_crtc *sde_crtc;
  3342. struct sde_crtc_state *cstate;
  3343. if (!crtc) {
  3344. SDE_ERROR("invalid crtc\n");
  3345. return;
  3346. }
  3347. /* revert suspend actions, if necessary */
  3348. if (!sde_crtc_is_reset_required(crtc)) {
  3349. SDE_DEBUG("avoiding reset for crtc:%d\n", crtc->base.id);
  3350. return;
  3351. }
  3352. /* remove previous state, if present */
  3353. if (crtc->state) {
  3354. sde_crtc_destroy_state(crtc, crtc->state);
  3355. crtc->state = 0;
  3356. }
  3357. sde_crtc = to_sde_crtc(crtc);
  3358. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3359. if (!cstate) {
  3360. SDE_ERROR("failed to allocate state\n");
  3361. return;
  3362. }
  3363. /* reset value helper */
  3364. msm_property_reset_state(&sde_crtc->property_info, cstate,
  3365. &cstate->property_state,
  3366. cstate->property_values);
  3367. _sde_crtc_set_input_fence_timeout(cstate);
  3368. cstate->base.crtc = crtc;
  3369. crtc->state = &cstate->base;
  3370. }
  3371. static void sde_crtc_clear_cached_mixer_cfg(struct drm_crtc *crtc)
  3372. {
  3373. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3374. struct sde_hw_mixer *hw_lm;
  3375. int lm_idx;
  3376. /* clearing lm cfg marks it dirty to force reprogramming next update */
  3377. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  3378. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  3379. hw_lm->cfg.out_width = 0;
  3380. hw_lm->cfg.out_height = 0;
  3381. }
  3382. SDE_EVT32(DRMID(crtc));
  3383. }
  3384. void sde_crtc_reset_sw_state(struct drm_crtc *crtc)
  3385. {
  3386. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3387. struct drm_plane *plane;
  3388. /* mark planes, mixers, and other blocks dirty for next update */
  3389. drm_atomic_crtc_for_each_plane(plane, crtc)
  3390. sde_plane_set_revalidate(plane, true);
  3391. /* mark mixers dirty for next update */
  3392. sde_crtc_clear_cached_mixer_cfg(crtc);
  3393. /* mark other properties which need to be dirty for next update */
  3394. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  3395. if (cstate->num_ds_enabled)
  3396. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  3397. }
  3398. static void sde_crtc_post_ipc(struct drm_crtc *crtc)
  3399. {
  3400. struct sde_crtc *sde_crtc;
  3401. struct sde_crtc_state *cstate;
  3402. struct drm_encoder *encoder;
  3403. sde_crtc = to_sde_crtc(crtc);
  3404. cstate = to_sde_crtc_state(crtc->state);
  3405. /* restore encoder; crtc will be programmed during commit */
  3406. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask)
  3407. sde_encoder_virt_restore(encoder);
  3408. /* restore UIDLE */
  3409. sde_core_perf_crtc_update_uidle(crtc, true);
  3410. sde_cp_crtc_post_ipc(crtc);
  3411. }
  3412. static void sde_crtc_mmrm_cb_notification(struct drm_crtc *crtc)
  3413. {
  3414. struct msm_drm_private *priv;
  3415. unsigned long requested_clk;
  3416. struct sde_kms *kms = NULL;
  3417. struct drm_event event;
  3418. if (!crtc->dev->dev_private) {
  3419. pr_err("invalid crtc priv\n");
  3420. return;
  3421. }
  3422. priv = crtc->dev->dev_private;
  3423. kms = to_sde_kms(priv->kms);
  3424. if (!kms) {
  3425. SDE_ERROR("invalid parameters\n");
  3426. return;
  3427. }
  3428. requested_clk = sde_power_mmrm_get_requested_clk(&priv->phandle,
  3429. kms->perf.clk_name);
  3430. /* notify user space the reduced clk rate */
  3431. event.type = DRM_EVENT_MMRM_CB;
  3432. event.length = sizeof(unsigned long);
  3433. msm_mode_object_event_notify(&crtc->base, crtc->dev,
  3434. &event, (u8 *)&requested_clk);
  3435. SDE_EVT32(DRMID(crtc), requested_clk);
  3436. SDE_DEBUG("crtc[%d]: MMRM cb notified clk:%d\n",
  3437. crtc->base.id, requested_clk);
  3438. }
  3439. static void sde_crtc_handle_power_event(u32 event_type, void *arg)
  3440. {
  3441. struct drm_crtc *crtc = arg;
  3442. struct sde_crtc *sde_crtc;
  3443. struct drm_encoder *encoder;
  3444. u32 power_on;
  3445. unsigned long flags;
  3446. struct sde_crtc_irq_info *node = NULL;
  3447. int ret = 0;
  3448. struct drm_event event;
  3449. if (!crtc) {
  3450. SDE_ERROR("invalid crtc\n");
  3451. return;
  3452. }
  3453. sde_crtc = to_sde_crtc(crtc);
  3454. mutex_lock(&sde_crtc->crtc_lock);
  3455. SDE_EVT32(DRMID(crtc), event_type);
  3456. switch (event_type) {
  3457. case SDE_POWER_EVENT_POST_ENABLE:
  3458. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3459. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3460. ret = 0;
  3461. if (node->func)
  3462. ret = node->func(crtc, true, &node->irq);
  3463. if (ret)
  3464. SDE_ERROR("%s failed to enable event %x\n",
  3465. sde_crtc->name, node->event);
  3466. }
  3467. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3468. sde_crtc_post_ipc(crtc);
  3469. break;
  3470. case SDE_POWER_EVENT_PRE_DISABLE:
  3471. drm_for_each_encoder_mask(encoder, crtc->dev,
  3472. crtc->state->encoder_mask) {
  3473. /*
  3474. * disable the vsync source after updating the
  3475. * rsc state. rsc state update might have vsync wait
  3476. * and vsync source must be disabled after it.
  3477. * It will avoid generating any vsync from this point
  3478. * till mode-2 entry. It is SW workaround for HW
  3479. * limitation and should not be removed without
  3480. * checking the updated design.
  3481. */
  3482. sde_encoder_control_te(encoder, false);
  3483. }
  3484. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3485. node = NULL;
  3486. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3487. ret = 0;
  3488. if (node->func)
  3489. ret = node->func(crtc, false, &node->irq);
  3490. if (ret)
  3491. SDE_ERROR("%s failed to disable event %x\n",
  3492. sde_crtc->name, node->event);
  3493. }
  3494. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3495. sde_cp_crtc_pre_ipc(crtc);
  3496. break;
  3497. case SDE_POWER_EVENT_POST_DISABLE:
  3498. sde_crtc_reset_sw_state(crtc);
  3499. sde_cp_crtc_suspend(crtc);
  3500. event.type = DRM_EVENT_SDE_POWER;
  3501. event.length = sizeof(power_on);
  3502. power_on = 0;
  3503. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3504. (u8 *)&power_on);
  3505. break;
  3506. case SDE_POWER_EVENT_MMRM_CALLBACK:
  3507. sde_crtc_mmrm_cb_notification(crtc);
  3508. break;
  3509. default:
  3510. SDE_DEBUG("event:%d not handled\n", event_type);
  3511. break;
  3512. }
  3513. mutex_unlock(&sde_crtc->crtc_lock);
  3514. }
  3515. static void _sde_crtc_reset(struct drm_crtc *crtc)
  3516. {
  3517. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3518. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3519. /* mark mixer cfgs dirty before wiping them */
  3520. sde_crtc_clear_cached_mixer_cfg(crtc);
  3521. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  3522. sde_crtc->num_mixers = 0;
  3523. sde_crtc->mixers_swapped = false;
  3524. /* disable clk & bw control until clk & bw properties are set */
  3525. cstate->bw_control = false;
  3526. cstate->bw_split_vote = false;
  3527. sde_crtc_static_img_control(crtc, CACHE_STATE_DISABLED, false);
  3528. }
  3529. static void sde_crtc_disable(struct drm_crtc *crtc)
  3530. {
  3531. struct sde_kms *sde_kms;
  3532. struct sde_crtc *sde_crtc;
  3533. struct sde_crtc_state *cstate;
  3534. struct drm_encoder *encoder;
  3535. struct msm_drm_private *priv;
  3536. unsigned long flags;
  3537. struct sde_crtc_irq_info *node = NULL;
  3538. struct drm_event event;
  3539. u32 power_on;
  3540. bool in_cont_splash = false;
  3541. int ret, i;
  3542. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !crtc->state) {
  3543. SDE_ERROR("invalid crtc\n");
  3544. return;
  3545. }
  3546. sde_kms = _sde_crtc_get_kms(crtc);
  3547. if (!sde_kms) {
  3548. SDE_ERROR("invalid kms\n");
  3549. return;
  3550. }
  3551. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3552. SDE_ERROR("power resource is not enabled\n");
  3553. return;
  3554. }
  3555. sde_crtc = to_sde_crtc(crtc);
  3556. cstate = to_sde_crtc_state(crtc->state);
  3557. priv = crtc->dev->dev_private;
  3558. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3559. drm_crtc_vblank_off(crtc);
  3560. mutex_lock(&sde_crtc->crtc_lock);
  3561. SDE_EVT32_VERBOSE(DRMID(crtc));
  3562. /* update color processing on suspend */
  3563. event.type = DRM_EVENT_CRTC_POWER;
  3564. event.length = sizeof(u32);
  3565. sde_cp_crtc_suspend(crtc);
  3566. power_on = 0;
  3567. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3568. (u8 *)&power_on);
  3569. mutex_unlock(&sde_crtc->crtc_lock);
  3570. kthread_flush_worker(&priv->event_thread[crtc->index].worker);
  3571. mutex_lock(&sde_crtc->crtc_lock);
  3572. kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  3573. kthread_cancel_delayed_work_sync(&sde_crtc->idle_notify_work);
  3574. SDE_EVT32(DRMID(crtc), sde_crtc->enabled, crtc->state->active,
  3575. crtc->state->enable, sde_crtc->cached_encoder_mask);
  3576. sde_crtc->enabled = false;
  3577. sde_crtc->cached_encoder_mask = 0;
  3578. /* Try to disable uidle */
  3579. sde_core_perf_crtc_update_uidle(crtc, false);
  3580. if (atomic_read(&sde_crtc->frame_pending)) {
  3581. SDE_ERROR("crtc%d frame_pending%d\n", crtc->base.id,
  3582. atomic_read(&sde_crtc->frame_pending));
  3583. SDE_EVT32(DRMID(crtc), atomic_read(&sde_crtc->frame_pending),
  3584. SDE_EVTLOG_FUNC_CASE2);
  3585. sde_core_perf_crtc_release_bw(crtc);
  3586. atomic_set(&sde_crtc->frame_pending, 0);
  3587. }
  3588. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3589. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3590. ret = 0;
  3591. if (node->func)
  3592. ret = node->func(crtc, false, &node->irq);
  3593. if (ret)
  3594. SDE_ERROR("%s failed to disable event %x\n",
  3595. sde_crtc->name, node->event);
  3596. }
  3597. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3598. drm_for_each_encoder_mask(encoder, crtc->dev,
  3599. crtc->state->encoder_mask) {
  3600. if (sde_encoder_in_cont_splash(encoder)) {
  3601. in_cont_splash = true;
  3602. break;
  3603. }
  3604. }
  3605. /* avoid clk/bw downvote if cont-splash is enabled */
  3606. if (!in_cont_splash)
  3607. sde_core_perf_crtc_update(crtc, 0, true);
  3608. drm_for_each_encoder_mask(encoder, crtc->dev,
  3609. crtc->state->encoder_mask) {
  3610. sde_encoder_register_frame_event_callback(encoder, NULL, NULL);
  3611. cstate->rsc_client = NULL;
  3612. cstate->rsc_update = false;
  3613. /*
  3614. * reset idle power-collapse to original state during suspend;
  3615. * user-mode will change the state on resume, if required
  3616. */
  3617. if (sde_kms->catalog->has_idle_pc)
  3618. sde_encoder_control_idle_pc(encoder, true);
  3619. }
  3620. if (sde_crtc->power_event) {
  3621. sde_power_handle_unregister_event(&priv->phandle,
  3622. sde_crtc->power_event);
  3623. sde_crtc->power_event = NULL;
  3624. }
  3625. /**
  3626. * All callbacks are unregistered and frame done waits are complete
  3627. * at this point. No buffers are accessed by hardware.
  3628. * reset the fence timeline if crtc will not be enabled for this commit
  3629. */
  3630. if (!crtc->state->active || !crtc->state->enable) {
  3631. sde_fence_signal(sde_crtc->output_fence,
  3632. ktime_get(), SDE_FENCE_RESET_TIMELINE);
  3633. for (i = 0; i < cstate->num_connectors; ++i)
  3634. sde_connector_commit_reset(cstate->connectors[i],
  3635. ktime_get());
  3636. }
  3637. _sde_crtc_reset(crtc);
  3638. sde_cp_crtc_disable(crtc);
  3639. mutex_unlock(&sde_crtc->crtc_lock);
  3640. }
  3641. static void sde_crtc_enable(struct drm_crtc *crtc,
  3642. struct drm_crtc_state *old_crtc_state)
  3643. {
  3644. struct sde_crtc *sde_crtc;
  3645. struct drm_encoder *encoder;
  3646. struct msm_drm_private *priv;
  3647. unsigned long flags;
  3648. struct sde_crtc_irq_info *node = NULL;
  3649. struct drm_event event;
  3650. u32 power_on;
  3651. int ret, i;
  3652. struct sde_crtc_state *cstate;
  3653. struct msm_display_mode *msm_mode;
  3654. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3655. SDE_ERROR("invalid crtc\n");
  3656. return;
  3657. }
  3658. priv = crtc->dev->dev_private;
  3659. cstate = to_sde_crtc_state(crtc->state);
  3660. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3661. SDE_ERROR("power resource is not enabled\n");
  3662. return;
  3663. }
  3664. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3665. SDE_EVT32_VERBOSE(DRMID(crtc));
  3666. sde_crtc = to_sde_crtc(crtc);
  3667. /*
  3668. * Avoid drm_crtc_vblank_on during seamless DMS case
  3669. * when CRTC is already in enabled state
  3670. */
  3671. if (!sde_crtc->enabled) {
  3672. /* cache the encoder mask now for vblank work */
  3673. sde_crtc->cached_encoder_mask = crtc->state->encoder_mask;
  3674. drm_crtc_vblank_on(crtc);
  3675. }
  3676. mutex_lock(&sde_crtc->crtc_lock);
  3677. SDE_EVT32(DRMID(crtc), sde_crtc->enabled);
  3678. /*
  3679. * Try to enable uidle (if possible), we do this before the call
  3680. * to return early during seamless dms mode, so any fps
  3681. * change is also consider to enable/disable UIDLE
  3682. */
  3683. sde_core_perf_crtc_update_uidle(crtc, true);
  3684. msm_mode = sde_crtc_get_msm_mode(crtc->state);
  3685. if (!msm_mode){
  3686. SDE_ERROR("invalid msm mode, %s\n",
  3687. crtc->state->adjusted_mode.name);
  3688. return;
  3689. }
  3690. /* return early if crtc is already enabled, do this after UIDLE check */
  3691. if (sde_crtc->enabled) {
  3692. if (msm_is_mode_seamless_dms(msm_mode) ||
  3693. msm_is_mode_seamless_dyn_clk(msm_mode))
  3694. SDE_DEBUG("%s extra crtc enable expected during DMS\n",
  3695. sde_crtc->name);
  3696. else
  3697. WARN(1, "%s unexpected crtc enable\n", sde_crtc->name);
  3698. mutex_unlock(&sde_crtc->crtc_lock);
  3699. return;
  3700. }
  3701. drm_for_each_encoder_mask(encoder, crtc->dev,
  3702. crtc->state->encoder_mask) {
  3703. sde_encoder_register_frame_event_callback(encoder,
  3704. sde_crtc_frame_event_cb, crtc);
  3705. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL,
  3706. sde_encoder_check_curr_mode(encoder,
  3707. MSM_DISPLAY_VIDEO_MODE));
  3708. }
  3709. sde_crtc->enabled = true;
  3710. sde_cp_crtc_enable(crtc);
  3711. /* update color processing on resume */
  3712. event.type = DRM_EVENT_CRTC_POWER;
  3713. event.length = sizeof(u32);
  3714. sde_cp_crtc_resume(crtc);
  3715. power_on = 1;
  3716. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3717. (u8 *)&power_on);
  3718. mutex_unlock(&sde_crtc->crtc_lock);
  3719. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3720. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3721. ret = 0;
  3722. if (node->func)
  3723. ret = node->func(crtc, true, &node->irq);
  3724. if (ret)
  3725. SDE_ERROR("%s failed to enable event %x\n",
  3726. sde_crtc->name, node->event);
  3727. }
  3728. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3729. sde_crtc->power_event = sde_power_handle_register_event(
  3730. &priv->phandle,
  3731. SDE_POWER_EVENT_POST_ENABLE | SDE_POWER_EVENT_POST_DISABLE |
  3732. SDE_POWER_EVENT_PRE_DISABLE | SDE_POWER_EVENT_MMRM_CALLBACK,
  3733. sde_crtc_handle_power_event, crtc, sde_crtc->name);
  3734. /* Enable ESD thread */
  3735. for (i = 0; i < cstate->num_connectors; i++)
  3736. sde_connector_schedule_status_work(cstate->connectors[i], true);
  3737. }
  3738. /* no input validation - caller API has all the checks */
  3739. static int _sde_crtc_excl_dim_layer_check(struct drm_crtc_state *state,
  3740. struct plane_state pstates[], int cnt)
  3741. {
  3742. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  3743. struct drm_display_mode *mode = &state->adjusted_mode;
  3744. const struct drm_plane_state *pstate;
  3745. struct sde_plane_state *sde_pstate;
  3746. int rc = 0, i;
  3747. /* Check dim layer rect bounds and stage */
  3748. for (i = 0; i < cstate->num_dim_layers; i++) {
  3749. if ((CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.y,
  3750. cstate->dim_layer[i].rect.h, mode->vdisplay)) ||
  3751. (CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.x,
  3752. cstate->dim_layer[i].rect.w, mode->hdisplay)) ||
  3753. (cstate->dim_layer[i].stage >= SDE_STAGE_MAX) ||
  3754. (!cstate->dim_layer[i].rect.w) ||
  3755. (!cstate->dim_layer[i].rect.h)) {
  3756. SDE_ERROR("invalid dim_layer:{%d,%d,%d,%d}, stage:%d\n",
  3757. cstate->dim_layer[i].rect.x,
  3758. cstate->dim_layer[i].rect.y,
  3759. cstate->dim_layer[i].rect.w,
  3760. cstate->dim_layer[i].rect.h,
  3761. cstate->dim_layer[i].stage);
  3762. SDE_ERROR("display: %dx%d\n", mode->hdisplay,
  3763. mode->vdisplay);
  3764. rc = -E2BIG;
  3765. goto end;
  3766. }
  3767. }
  3768. /* log all src and excl_rect, useful for debugging */
  3769. for (i = 0; i < cnt; i++) {
  3770. pstate = pstates[i].drm_pstate;
  3771. sde_pstate = to_sde_plane_state(pstate);
  3772. SDE_DEBUG("p %d z %d src{%d,%d,%d,%d} excl_rect{%d,%d,%d,%d}\n",
  3773. pstate->plane->base.id, pstates[i].stage,
  3774. pstate->crtc_x, pstate->crtc_y,
  3775. pstate->crtc_w, pstate->crtc_h,
  3776. sde_pstate->excl_rect.x, sde_pstate->excl_rect.y,
  3777. sde_pstate->excl_rect.w, sde_pstate->excl_rect.h);
  3778. }
  3779. end:
  3780. return rc;
  3781. }
  3782. static int _sde_crtc_check_secure_blend_config(struct drm_crtc *crtc,
  3783. struct drm_crtc_state *state, struct sde_crtc_state *cstate,
  3784. struct sde_kms *sde_kms, int secure, int fb_ns,
  3785. int fb_sec, int fb_sec_dir)
  3786. {
  3787. struct drm_plane *plane;
  3788. int i, cnt;
  3789. struct plane_state *pstates;
  3790. struct sde_crtc *sde_crtc;
  3791. sde_crtc = to_sde_crtc(crtc);
  3792. cnt = sde_crtc->num_pstates;
  3793. pstates = sde_crtc->pstates;
  3794. if (secure == SDE_DRM_SEC_ONLY) {
  3795. /*
  3796. * validate planes - only fb_sec_dir is allowed during sec_crtc
  3797. * - fb_sec_dir is for secure camera preview and
  3798. * secure display use case
  3799. * - fb_sec is for secure video playback
  3800. * - fb_ns is for normal non secure use cases
  3801. */
  3802. if (fb_ns || fb_sec) {
  3803. SDE_ERROR(
  3804. "crtc%d: invalid fb_modes Sec:%d, NS:%d, Sec_Dir:%d\n",
  3805. DRMID(crtc), fb_sec, fb_ns, fb_sec_dir);
  3806. return -EINVAL;
  3807. }
  3808. /*
  3809. * - only one blending stage is allowed in sec_crtc
  3810. * - validate if pipe is allowed for sec-ui updates
  3811. */
  3812. for (i = 1; i < cnt; i++) {
  3813. if (!pstates[i].drm_pstate
  3814. || !pstates[i].drm_pstate->plane) {
  3815. SDE_ERROR("crtc%d: invalid pstate at i:%d\n",
  3816. DRMID(crtc), i);
  3817. return -EINVAL;
  3818. }
  3819. plane = pstates[i].drm_pstate->plane;
  3820. if (!sde_plane_is_sec_ui_allowed(plane)) {
  3821. SDE_ERROR("crtc%d: sec-ui not allowed in p%d\n",
  3822. DRMID(crtc), plane->base.id);
  3823. return -EINVAL;
  3824. } else if (pstates[i].stage != pstates[i-1].stage) {
  3825. SDE_ERROR(
  3826. "crtc%d: invalid blend stages %d:%d, %d:%d\n",
  3827. DRMID(crtc), i, pstates[i].stage,
  3828. i-1, pstates[i-1].stage);
  3829. return -EINVAL;
  3830. }
  3831. }
  3832. /* check if all the dim_layers are in the same stage */
  3833. for (i = 1; i < cstate->num_dim_layers; i++) {
  3834. if (cstate->dim_layer[i].stage !=
  3835. cstate->dim_layer[i-1].stage) {
  3836. SDE_ERROR(
  3837. "crtc%d: invalid dimlayer stage %d:%d, %d:%d\n",
  3838. DRMID(crtc),
  3839. i, cstate->dim_layer[i].stage,
  3840. i-1, cstate->dim_layer[i-1].stage);
  3841. return -EINVAL;
  3842. }
  3843. }
  3844. /*
  3845. * if secure-ui supported blendstage is specified,
  3846. * - fail empty commit
  3847. * - validate dim_layer or plane is staged in the supported
  3848. * blendstage
  3849. */
  3850. if (sde_kms->catalog->sui_supported_blendstage) {
  3851. int sec_stage = cnt ? pstates[0].sde_pstate->stage :
  3852. cstate->dim_layer[0].stage;
  3853. if (!sde_kms->catalog->has_base_layer)
  3854. sec_stage -= SDE_STAGE_0;
  3855. if ((!cnt && !cstate->num_dim_layers) ||
  3856. (sde_kms->catalog->sui_supported_blendstage
  3857. != sec_stage)) {
  3858. SDE_ERROR(
  3859. "crtc%d: empty cnt%d/dim%d or bad stage%d\n",
  3860. DRMID(crtc), cnt,
  3861. cstate->num_dim_layers, sec_stage);
  3862. return -EINVAL;
  3863. }
  3864. }
  3865. }
  3866. return 0;
  3867. }
  3868. static int _sde_crtc_check_secure_single_encoder(struct drm_crtc *crtc,
  3869. struct drm_crtc_state *state, int fb_sec_dir)
  3870. {
  3871. struct drm_encoder *encoder;
  3872. int encoder_cnt = 0;
  3873. if (fb_sec_dir) {
  3874. drm_for_each_encoder_mask(encoder, crtc->dev,
  3875. state->encoder_mask)
  3876. encoder_cnt++;
  3877. if (encoder_cnt > MAX_ALLOWED_ENCODER_CNT_PER_SECURE_CRTC) {
  3878. SDE_ERROR("crtc:%d invalid number of encoders:%d\n",
  3879. DRMID(crtc), encoder_cnt);
  3880. return -EINVAL;
  3881. }
  3882. }
  3883. return 0;
  3884. }
  3885. static int _sde_crtc_check_secure_state_smmu_translation(struct drm_crtc *crtc,
  3886. struct drm_crtc_state *state, struct sde_kms *sde_kms, int secure,
  3887. int fb_ns, int fb_sec, int fb_sec_dir)
  3888. {
  3889. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  3890. struct drm_encoder *encoder;
  3891. int is_video_mode = false;
  3892. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  3893. if (sde_encoder_is_dsi_display(encoder))
  3894. is_video_mode |= sde_encoder_check_curr_mode(encoder,
  3895. MSM_DISPLAY_VIDEO_MODE);
  3896. }
  3897. /*
  3898. * Secure display to secure camera needs without direct
  3899. * transition is currently not allowed
  3900. */
  3901. if (fb_sec_dir && secure == SDE_DRM_SEC_NON_SEC &&
  3902. smmu_state->state != ATTACHED &&
  3903. smmu_state->secure_level == SDE_DRM_SEC_ONLY) {
  3904. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  3905. smmu_state->state, smmu_state->secure_level,
  3906. secure);
  3907. goto sec_err;
  3908. }
  3909. /*
  3910. * In video mode check for null commit before transition
  3911. * from secure to non secure and vice versa
  3912. */
  3913. if (is_video_mode && smmu_state &&
  3914. state->plane_mask && crtc->state->plane_mask &&
  3915. ((fb_sec_dir && ((smmu_state->state == ATTACHED) &&
  3916. (secure == SDE_DRM_SEC_ONLY))) ||
  3917. (fb_ns && ((smmu_state->state == DETACHED) ||
  3918. (smmu_state->state == DETACH_ALL_REQ))) ||
  3919. (fb_ns && ((smmu_state->state == DETACHED_SEC) ||
  3920. (smmu_state->state == DETACH_SEC_REQ)) &&
  3921. (smmu_state->secure_level == SDE_DRM_SEC_ONLY)))) {
  3922. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  3923. smmu_state->state, smmu_state->secure_level,
  3924. secure, crtc->state->plane_mask, state->plane_mask);
  3925. goto sec_err;
  3926. }
  3927. return 0;
  3928. sec_err:
  3929. SDE_ERROR(
  3930. "crtc%d Invalid transition;sec%d state%d slvl%d ns%d sdir%d\n",
  3931. DRMID(crtc), secure, smmu_state->state,
  3932. smmu_state->secure_level, fb_ns, fb_sec_dir);
  3933. return -EINVAL;
  3934. }
  3935. static int _sde_crtc_check_secure_conn(struct drm_crtc *crtc,
  3936. struct drm_crtc_state *state, uint32_t fb_sec)
  3937. {
  3938. bool conn_secure = false, is_wb = false;
  3939. struct drm_connector *conn;
  3940. struct drm_connector_state *conn_state;
  3941. int i;
  3942. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  3943. if (conn_state && conn_state->crtc == crtc) {
  3944. if (conn->connector_type ==
  3945. DRM_MODE_CONNECTOR_VIRTUAL)
  3946. is_wb = true;
  3947. if (sde_connector_get_property(conn_state,
  3948. CONNECTOR_PROP_FB_TRANSLATION_MODE) ==
  3949. SDE_DRM_FB_SEC)
  3950. conn_secure = true;
  3951. }
  3952. }
  3953. /*
  3954. * If any input buffers are secure for wb,
  3955. * the output buffer must also be secure.
  3956. */
  3957. if (is_wb && fb_sec && !conn_secure) {
  3958. SDE_ERROR("crtc%d: input fb sec %d, output fb secure %d\n",
  3959. DRMID(crtc), fb_sec, conn_secure);
  3960. return -EINVAL;
  3961. }
  3962. return 0;
  3963. }
  3964. static int _sde_crtc_check_secure_state(struct drm_crtc *crtc,
  3965. struct drm_crtc_state *state)
  3966. {
  3967. struct sde_crtc_state *cstate;
  3968. struct sde_kms *sde_kms;
  3969. uint32_t secure;
  3970. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  3971. int rc;
  3972. if (!crtc || !state) {
  3973. SDE_ERROR("invalid arguments\n");
  3974. return -EINVAL;
  3975. }
  3976. sde_kms = _sde_crtc_get_kms(crtc);
  3977. if (!sde_kms || !sde_kms->catalog) {
  3978. SDE_ERROR("invalid kms\n");
  3979. return -EINVAL;
  3980. }
  3981. cstate = to_sde_crtc_state(state);
  3982. secure = sde_crtc_get_property(cstate, CRTC_PROP_SECURITY_LEVEL);
  3983. rc = sde_crtc_state_find_plane_fb_modes(state, &fb_ns,
  3984. &fb_sec, &fb_sec_dir);
  3985. if (rc)
  3986. return rc;
  3987. rc = _sde_crtc_check_secure_blend_config(crtc, state, cstate,
  3988. sde_kms, secure, fb_ns, fb_sec, fb_sec_dir);
  3989. if (rc)
  3990. return rc;
  3991. rc = _sde_crtc_check_secure_conn(crtc, state, fb_sec);
  3992. if (rc)
  3993. return rc;
  3994. /*
  3995. * secure_crtc is not allowed in a shared toppolgy
  3996. * across different encoders.
  3997. */
  3998. rc = _sde_crtc_check_secure_single_encoder(crtc, state, fb_sec_dir);
  3999. if (rc)
  4000. return rc;
  4001. rc = _sde_crtc_check_secure_state_smmu_translation(crtc, state, sde_kms,
  4002. secure, fb_ns, fb_sec, fb_sec_dir);
  4003. if (rc)
  4004. return rc;
  4005. SDE_DEBUG("crtc:%d Secure validation successful\n", DRMID(crtc));
  4006. return 0;
  4007. }
  4008. static int _sde_crtc_check_get_pstates(struct drm_crtc *crtc,
  4009. struct drm_crtc_state *state,
  4010. struct drm_display_mode *mode,
  4011. struct drm_plane *plane)
  4012. {
  4013. struct sde_crtc *sde_crtc;
  4014. struct sde_crtc_state *cstate;
  4015. const struct drm_plane_state *pstate;
  4016. const struct drm_plane_state *pipe_staged[SSPP_MAX];
  4017. int rc = 0, multirect_count = 0, i, mixer_width, mixer_height;
  4018. int inc_sde_stage = 0;
  4019. struct sde_kms *kms;
  4020. int *cnt;
  4021. struct plane_state *pstates;
  4022. struct sde_multirect_plane_states *multirect_plane;
  4023. sde_crtc = to_sde_crtc(crtc);
  4024. cstate = to_sde_crtc_state(state);
  4025. kms = _sde_crtc_get_kms(crtc);
  4026. if (!kms || !kms->catalog) {
  4027. SDE_ERROR("invalid kms\n");
  4028. return -EINVAL;
  4029. }
  4030. cnt = &sde_crtc->num_pstates;
  4031. pstates = sde_crtc->pstates;
  4032. multirect_plane = sde_crtc->multirect;
  4033. *cnt = 0;
  4034. memset(sde_crtc->pstates, 0, sizeof(sde_crtc->pstates));
  4035. memset(sde_crtc->multirect, 0, sizeof(sde_crtc->multirect));
  4036. memset(pipe_staged, 0, sizeof(pipe_staged));
  4037. mixer_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  4038. mixer_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  4039. if (cstate->num_ds_enabled)
  4040. mixer_width = mixer_width * cstate->num_ds_enabled;
  4041. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  4042. if (IS_ERR_OR_NULL(pstate)) {
  4043. rc = PTR_ERR(pstate);
  4044. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  4045. sde_crtc->name, plane->base.id, rc);
  4046. return rc;
  4047. }
  4048. if (*cnt >= SDE_PSTATES_MAX)
  4049. continue;
  4050. pstates[*cnt].sde_pstate = to_sde_plane_state(pstate);
  4051. pstates[*cnt].drm_pstate = pstate;
  4052. pstates[*cnt].stage = sde_plane_get_property(
  4053. pstates[*cnt].sde_pstate, PLANE_PROP_ZPOS);
  4054. pstates[*cnt].pipe_id = sde_plane_pipe(plane);
  4055. if (!kms->catalog->has_base_layer)
  4056. inc_sde_stage = SDE_STAGE_0;
  4057. /* check dim layer stage with every plane */
  4058. for (i = 0; i < cstate->num_dim_layers; i++) {
  4059. if (cstate->dim_layer[i].stage ==
  4060. (pstates[*cnt].stage + inc_sde_stage)) {
  4061. SDE_ERROR(
  4062. "plane:%d/dim_layer:%i-same stage:%d\n",
  4063. plane->base.id, i,
  4064. cstate->dim_layer[i].stage);
  4065. return -EINVAL;
  4066. }
  4067. }
  4068. if (pipe_staged[pstates[*cnt].pipe_id]) {
  4069. multirect_plane[multirect_count].r0 =
  4070. pipe_staged[pstates[*cnt].pipe_id];
  4071. multirect_plane[multirect_count].r1 = pstate;
  4072. multirect_count++;
  4073. pipe_staged[pstates[*cnt].pipe_id] = NULL;
  4074. } else {
  4075. pipe_staged[pstates[*cnt].pipe_id] = pstate;
  4076. }
  4077. (*cnt)++;
  4078. if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h,
  4079. mode->vdisplay) ||
  4080. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w,
  4081. mode->hdisplay)) {
  4082. SDE_ERROR("invalid vertical/horizontal destination\n");
  4083. SDE_ERROR("y:%d h:%d vdisp:%d x:%d w:%d hdisp:%d\n",
  4084. pstate->crtc_y, pstate->crtc_h, mode->vdisplay,
  4085. pstate->crtc_x, pstate->crtc_w, mode->hdisplay);
  4086. return -E2BIG;
  4087. }
  4088. if (cstate->num_ds_enabled &&
  4089. ((pstate->crtc_h > mixer_height) ||
  4090. (pstate->crtc_w > mixer_width))) {
  4091. SDE_ERROR("plane w/h:%x*%x > mixer w/h:%x*%x\n",
  4092. pstate->crtc_w, pstate->crtc_h,
  4093. mixer_width, mixer_height);
  4094. return -E2BIG;
  4095. }
  4096. }
  4097. for (i = 1; i < SSPP_MAX; i++) {
  4098. if (pipe_staged[i]) {
  4099. sde_plane_clear_multirect(pipe_staged[i]);
  4100. if (is_sde_plane_virtual(pipe_staged[i]->plane)) {
  4101. struct sde_plane_state *psde_state;
  4102. SDE_DEBUG("r1 only virt plane:%d staged\n",
  4103. pipe_staged[i]->plane->base.id);
  4104. psde_state = to_sde_plane_state(
  4105. pipe_staged[i]);
  4106. psde_state->multirect_index = SDE_SSPP_RECT_1;
  4107. }
  4108. }
  4109. }
  4110. for (i = 0; i < multirect_count; i++) {
  4111. if (sde_plane_validate_multirect_v2(&multirect_plane[i])) {
  4112. SDE_ERROR(
  4113. "multirect validation failed for planes (%d - %d)\n",
  4114. multirect_plane[i].r0->plane->base.id,
  4115. multirect_plane[i].r1->plane->base.id);
  4116. return -EINVAL;
  4117. }
  4118. }
  4119. return rc;
  4120. }
  4121. static int _sde_crtc_check_zpos(struct drm_crtc_state *state,
  4122. struct sde_crtc *sde_crtc,
  4123. struct sde_crtc_state *cstate,
  4124. struct drm_display_mode *mode)
  4125. {
  4126. int rc = 0, i, z_pos;
  4127. u32 zpos_cnt = 0;
  4128. struct drm_crtc *crtc;
  4129. struct sde_kms *kms;
  4130. enum sde_layout layout;
  4131. int cnt;
  4132. struct plane_state *pstates;
  4133. crtc = &sde_crtc->base;
  4134. kms = _sde_crtc_get_kms(crtc);
  4135. if (!kms || !kms->catalog) {
  4136. SDE_ERROR("Invalid kms\n");
  4137. return -EINVAL;
  4138. }
  4139. pstates = sde_crtc->pstates;
  4140. cnt = sde_crtc->num_pstates;
  4141. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  4142. rc = _sde_crtc_excl_dim_layer_check(state, pstates, cnt);
  4143. if (rc)
  4144. return rc;
  4145. if (!sde_is_custom_client()) {
  4146. int stage_old = pstates[0].stage;
  4147. z_pos = 0;
  4148. for (i = 0; i < cnt; i++) {
  4149. if (stage_old != pstates[i].stage)
  4150. ++z_pos;
  4151. stage_old = pstates[i].stage;
  4152. pstates[i].stage = z_pos;
  4153. }
  4154. }
  4155. z_pos = -1;
  4156. layout = SDE_LAYOUT_NONE;
  4157. for (i = 0; i < cnt; i++) {
  4158. /* reset counts at every new blend stage */
  4159. if (pstates[i].stage != z_pos ||
  4160. pstates[i].sde_pstate->layout != layout) {
  4161. zpos_cnt = 0;
  4162. z_pos = pstates[i].stage;
  4163. layout = pstates[i].sde_pstate->layout;
  4164. }
  4165. /* verify z_pos setting before using it */
  4166. if (z_pos >= SDE_STAGE_MAX - SDE_STAGE_0) {
  4167. SDE_ERROR("> %d plane stages assigned\n",
  4168. SDE_STAGE_MAX - SDE_STAGE_0);
  4169. return -EINVAL;
  4170. } else if (zpos_cnt == 2) {
  4171. SDE_ERROR("> 2 planes @ stage %d\n", z_pos);
  4172. return -EINVAL;
  4173. } else {
  4174. zpos_cnt++;
  4175. }
  4176. if (!kms->catalog->has_base_layer)
  4177. pstates[i].sde_pstate->stage = z_pos + SDE_STAGE_0;
  4178. else
  4179. pstates[i].sde_pstate->stage = z_pos;
  4180. SDE_DEBUG("%s: layout %d, zpos %d", sde_crtc->name, layout,
  4181. z_pos);
  4182. }
  4183. return rc;
  4184. }
  4185. static int _sde_crtc_atomic_check_pstates(struct drm_crtc *crtc,
  4186. struct drm_crtc_state *state)
  4187. {
  4188. struct sde_crtc *sde_crtc;
  4189. struct sde_crtc_state *cstate;
  4190. struct sde_kms *kms;
  4191. struct drm_plane *plane = NULL;
  4192. struct drm_display_mode *mode;
  4193. int rc = 0;
  4194. kms = _sde_crtc_get_kms(crtc);
  4195. if (!kms || !kms->catalog) {
  4196. SDE_ERROR("invalid parameters\n");
  4197. return -EINVAL;
  4198. }
  4199. sde_crtc = to_sde_crtc(crtc);
  4200. cstate = to_sde_crtc_state(state);
  4201. mode = &state->adjusted_mode;
  4202. sde_crtc->num_pstates = 0;
  4203. /* get plane state for all drm planes associated with crtc state */
  4204. rc = _sde_crtc_check_get_pstates(crtc, state, mode, plane);
  4205. if (rc)
  4206. return rc;
  4207. /* assign mixer stages based on sorted zpos property */
  4208. rc = _sde_crtc_check_zpos(state, sde_crtc, cstate, mode);
  4209. if (rc)
  4210. return rc;
  4211. rc = _sde_crtc_check_secure_state(crtc, state);
  4212. if (rc)
  4213. return rc;
  4214. /*
  4215. * validate and set source split:
  4216. * use pstates sorted by stage to check planes on same stage
  4217. * we assume that all pipes are in source split so its valid to compare
  4218. * without taking into account left/right mixer placement
  4219. */
  4220. rc = _sde_crtc_validate_src_split_order(crtc);
  4221. if (rc)
  4222. return rc;
  4223. return 0;
  4224. }
  4225. static int _sde_crtc_check_plane_layout(struct drm_crtc *crtc,
  4226. struct drm_crtc_state *crtc_state)
  4227. {
  4228. struct sde_kms *kms;
  4229. struct drm_plane *plane;
  4230. struct drm_plane_state *plane_state;
  4231. struct sde_plane_state *pstate;
  4232. int layout_split;
  4233. kms = _sde_crtc_get_kms(crtc);
  4234. if (!kms || !kms->catalog) {
  4235. SDE_ERROR("invalid parameters\n");
  4236. return -EINVAL;
  4237. }
  4238. if (!sde_rm_topology_is_group(&kms->rm, crtc_state,
  4239. SDE_RM_TOPOLOGY_GROUP_QUADPIPE))
  4240. return 0;
  4241. drm_atomic_crtc_state_for_each_plane(plane, crtc_state) {
  4242. plane_state = drm_atomic_get_existing_plane_state(
  4243. crtc_state->state, plane);
  4244. if (!plane_state)
  4245. continue;
  4246. pstate = to_sde_plane_state(plane_state);
  4247. layout_split = crtc_state->mode.hdisplay >> 1;
  4248. if (plane_state->crtc_x >= layout_split) {
  4249. plane_state->crtc_x -= layout_split;
  4250. pstate->layout_offset = layout_split;
  4251. pstate->layout = SDE_LAYOUT_RIGHT;
  4252. } else {
  4253. pstate->layout_offset = -1;
  4254. pstate->layout = SDE_LAYOUT_LEFT;
  4255. }
  4256. SDE_DEBUG("plane%d updated: crtc_x=%d layout=%d\n",
  4257. DRMID(plane), plane_state->crtc_x,
  4258. pstate->layout);
  4259. /* check layout boundary */
  4260. if (CHECK_LAYER_BOUNDS(plane_state->crtc_x,
  4261. plane_state->crtc_w, layout_split)) {
  4262. SDE_ERROR("invalid horizontal destination\n");
  4263. SDE_ERROR("x:%d w:%d hdisp:%d layout:%d\n",
  4264. plane_state->crtc_x,
  4265. plane_state->crtc_w,
  4266. layout_split, pstate->layout);
  4267. return -E2BIG;
  4268. }
  4269. }
  4270. return 0;
  4271. }
  4272. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  4273. struct drm_crtc_state *state)
  4274. {
  4275. struct drm_device *dev;
  4276. struct sde_crtc *sde_crtc;
  4277. struct sde_crtc_state *cstate;
  4278. struct drm_display_mode *mode;
  4279. int rc = 0;
  4280. struct drm_connector *conn;
  4281. struct drm_connector_list_iter conn_iter;
  4282. if (!crtc) {
  4283. SDE_ERROR("invalid crtc\n");
  4284. return -EINVAL;
  4285. }
  4286. dev = crtc->dev;
  4287. sde_crtc = to_sde_crtc(crtc);
  4288. cstate = to_sde_crtc_state(state);
  4289. if (!state->enable || !state->active) {
  4290. SDE_DEBUG("crtc%d -> enable %d, active %d, skip atomic_check\n",
  4291. crtc->base.id, state->enable, state->active);
  4292. goto end;
  4293. }
  4294. mode = &state->adjusted_mode;
  4295. SDE_DEBUG("%s: check", sde_crtc->name);
  4296. /* force a full mode set if active state changed */
  4297. if (state->active_changed)
  4298. state->mode_changed = true;
  4299. /* identify connectors attached to this crtc */
  4300. cstate->num_connectors = 0;
  4301. drm_connector_list_iter_begin(dev, &conn_iter);
  4302. drm_for_each_connector_iter(conn, &conn_iter)
  4303. if ((state->connector_mask & (1 << drm_connector_index(conn)))
  4304. && cstate->num_connectors < MAX_CONNECTORS) {
  4305. cstate->connectors[cstate->num_connectors++] = conn;
  4306. }
  4307. drm_connector_list_iter_end(&conn_iter);
  4308. rc = _sde_crtc_check_dest_scaler_data(crtc, state);
  4309. if (rc) {
  4310. SDE_ERROR("crtc%d failed dest scaler check %d\n",
  4311. crtc->base.id, rc);
  4312. goto end;
  4313. }
  4314. rc = _sde_crtc_check_plane_layout(crtc, state);
  4315. if (rc) {
  4316. SDE_ERROR("crtc%d failed plane layout check %d\n",
  4317. crtc->base.id, rc);
  4318. goto end;
  4319. }
  4320. _sde_crtc_setup_is_ppsplit(state);
  4321. _sde_crtc_setup_lm_bounds(crtc, state);
  4322. rc = _sde_crtc_atomic_check_pstates(crtc, state);
  4323. if (rc) {
  4324. SDE_ERROR("crtc%d failed pstate check %d\n", crtc->base.id, rc);
  4325. goto end;
  4326. }
  4327. rc = sde_core_perf_crtc_check(crtc, state);
  4328. if (rc) {
  4329. SDE_ERROR("crtc%d failed performance check %d\n",
  4330. crtc->base.id, rc);
  4331. goto end;
  4332. }
  4333. rc = _sde_crtc_check_rois(crtc, state);
  4334. if (rc) {
  4335. SDE_ERROR("crtc%d failed roi check %d\n", crtc->base.id, rc);
  4336. goto end;
  4337. }
  4338. rc = sde_cp_crtc_check_properties(crtc, state);
  4339. if (rc) {
  4340. SDE_ERROR("crtc%d failed cp properties check %d\n",
  4341. crtc->base.id, rc);
  4342. goto end;
  4343. }
  4344. end:
  4345. return rc;
  4346. }
  4347. /**
  4348. * sde_crtc_get_num_datapath - get the number of datapath active
  4349. * of primary connector
  4350. * @crtc: Pointer to DRM crtc object
  4351. * @connector: Pointer to DRM connector object of WB in CWB case
  4352. */
  4353. int sde_crtc_get_num_datapath(struct drm_crtc *crtc,
  4354. struct drm_connector *connector)
  4355. {
  4356. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4357. struct sde_connector_state *sde_conn_state = NULL;
  4358. struct drm_connector *conn;
  4359. struct drm_connector_list_iter conn_iter;
  4360. if (!sde_crtc || !connector) {
  4361. SDE_DEBUG("Invalid argument\n");
  4362. return 0;
  4363. }
  4364. if (sde_crtc->num_mixers)
  4365. return sde_crtc->num_mixers;
  4366. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  4367. drm_for_each_connector_iter(conn, &conn_iter) {
  4368. if (conn->state && conn->state->crtc == crtc &&
  4369. conn != connector)
  4370. sde_conn_state = to_sde_connector_state(conn->state);
  4371. }
  4372. drm_connector_list_iter_end(&conn_iter);
  4373. if (sde_conn_state)
  4374. return sde_conn_state->mode_info.topology.num_lm;
  4375. return 0;
  4376. }
  4377. int sde_crtc_vblank(struct drm_crtc *crtc, bool en)
  4378. {
  4379. struct sde_crtc *sde_crtc;
  4380. int ret;
  4381. if (!crtc) {
  4382. SDE_ERROR("invalid crtc\n");
  4383. return -EINVAL;
  4384. }
  4385. sde_crtc = to_sde_crtc(crtc);
  4386. ret = _sde_crtc_vblank_enable(sde_crtc, en);
  4387. if (ret)
  4388. SDE_ERROR("%s vblank enable failed: %d\n",
  4389. sde_crtc->name, ret);
  4390. return 0;
  4391. }
  4392. static void sde_crtc_install_dest_scale_properties(struct sde_crtc *sde_crtc,
  4393. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  4394. {
  4395. sde_kms_info_add_keyint(info, "has_dest_scaler",
  4396. catalog->mdp[0].has_dest_scaler);
  4397. sde_kms_info_add_keyint(info, "dest_scaler_count",
  4398. catalog->ds_count);
  4399. if (catalog->ds[0].top) {
  4400. sde_kms_info_add_keyint(info,
  4401. "max_dest_scaler_input_width",
  4402. catalog->ds[0].top->maxinputwidth);
  4403. sde_kms_info_add_keyint(info,
  4404. "max_dest_scaler_output_width",
  4405. catalog->ds[0].top->maxoutputwidth);
  4406. sde_kms_info_add_keyint(info, "max_dest_scale_up",
  4407. catalog->ds[0].top->maxupscale);
  4408. }
  4409. if (catalog->ds[0].features & BIT(SDE_SSPP_SCALER_QSEED3)) {
  4410. msm_property_install_volatile_range(
  4411. &sde_crtc->property_info, "dest_scaler",
  4412. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4413. msm_property_install_blob(&sde_crtc->property_info,
  4414. "ds_lut_ed", 0,
  4415. CRTC_PROP_DEST_SCALER_LUT_ED);
  4416. msm_property_install_blob(&sde_crtc->property_info,
  4417. "ds_lut_cir", 0,
  4418. CRTC_PROP_DEST_SCALER_LUT_CIR);
  4419. msm_property_install_blob(&sde_crtc->property_info,
  4420. "ds_lut_sep", 0,
  4421. CRTC_PROP_DEST_SCALER_LUT_SEP);
  4422. } else if (catalog->ds[0].features
  4423. & BIT(SDE_SSPP_SCALER_QSEED3LITE)) {
  4424. msm_property_install_volatile_range(
  4425. &sde_crtc->property_info, "dest_scaler",
  4426. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4427. }
  4428. }
  4429. static void sde_crtc_install_perf_properties(struct sde_crtc *sde_crtc,
  4430. struct sde_kms *sde_kms, struct sde_mdss_cfg *catalog,
  4431. struct sde_kms_info *info)
  4432. {
  4433. msm_property_install_range(&sde_crtc->property_info,
  4434. "core_clk", 0x0, 0, U64_MAX,
  4435. sde_kms->perf.max_core_clk_rate,
  4436. CRTC_PROP_CORE_CLK);
  4437. msm_property_install_range(&sde_crtc->property_info,
  4438. "core_ab", 0x0, 0, U64_MAX,
  4439. catalog->perf.max_bw_high * 1000ULL,
  4440. CRTC_PROP_CORE_AB);
  4441. msm_property_install_range(&sde_crtc->property_info,
  4442. "core_ib", 0x0, 0, U64_MAX,
  4443. catalog->perf.max_bw_high * 1000ULL,
  4444. CRTC_PROP_CORE_IB);
  4445. msm_property_install_range(&sde_crtc->property_info,
  4446. "llcc_ab", 0x0, 0, U64_MAX,
  4447. catalog->perf.max_bw_high * 1000ULL,
  4448. CRTC_PROP_LLCC_AB);
  4449. msm_property_install_range(&sde_crtc->property_info,
  4450. "llcc_ib", 0x0, 0, U64_MAX,
  4451. catalog->perf.max_bw_high * 1000ULL,
  4452. CRTC_PROP_LLCC_IB);
  4453. msm_property_install_range(&sde_crtc->property_info,
  4454. "dram_ab", 0x0, 0, U64_MAX,
  4455. catalog->perf.max_bw_high * 1000ULL,
  4456. CRTC_PROP_DRAM_AB);
  4457. msm_property_install_range(&sde_crtc->property_info,
  4458. "dram_ib", 0x0, 0, U64_MAX,
  4459. catalog->perf.max_bw_high * 1000ULL,
  4460. CRTC_PROP_DRAM_IB);
  4461. msm_property_install_range(&sde_crtc->property_info,
  4462. "rot_prefill_bw", 0, 0, U64_MAX,
  4463. catalog->perf.max_bw_high * 1000ULL,
  4464. CRTC_PROP_ROT_PREFILL_BW);
  4465. msm_property_install_range(&sde_crtc->property_info,
  4466. "rot_clk", 0, 0, U64_MAX,
  4467. sde_kms->perf.max_core_clk_rate,
  4468. CRTC_PROP_ROT_CLK);
  4469. if (catalog->perf.max_bw_low)
  4470. sde_kms_info_add_keyint(info, "max_bandwidth_low",
  4471. catalog->perf.max_bw_low * 1000LL);
  4472. if (catalog->perf.max_bw_high)
  4473. sde_kms_info_add_keyint(info, "max_bandwidth_high",
  4474. catalog->perf.max_bw_high * 1000LL);
  4475. if (catalog->perf.min_core_ib)
  4476. sde_kms_info_add_keyint(info, "min_core_ib",
  4477. catalog->perf.min_core_ib * 1000LL);
  4478. if (catalog->perf.min_llcc_ib)
  4479. sde_kms_info_add_keyint(info, "min_llcc_ib",
  4480. catalog->perf.min_llcc_ib * 1000LL);
  4481. if (catalog->perf.min_dram_ib)
  4482. sde_kms_info_add_keyint(info, "min_dram_ib",
  4483. catalog->perf.min_dram_ib * 1000LL);
  4484. if (sde_kms->perf.max_core_clk_rate)
  4485. sde_kms_info_add_keyint(info, "max_mdp_clk",
  4486. sde_kms->perf.max_core_clk_rate);
  4487. }
  4488. static void sde_crtc_setup_capabilities_blob(struct sde_kms_info *info,
  4489. struct sde_mdss_cfg *catalog)
  4490. {
  4491. sde_kms_info_reset(info);
  4492. sde_kms_info_add_keyint(info, "hw_version", catalog->hwversion);
  4493. sde_kms_info_add_keyint(info, "max_linewidth",
  4494. catalog->max_mixer_width);
  4495. sde_kms_info_add_keyint(info, "max_blendstages",
  4496. catalog->max_mixer_blendstages);
  4497. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED2)
  4498. sde_kms_info_add_keystr(info, "qseed_type", "qseed2");
  4499. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3)
  4500. sde_kms_info_add_keystr(info, "qseed_type", "qseed3");
  4501. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3LITE)
  4502. sde_kms_info_add_keystr(info, "qseed_type", "qseed3lite");
  4503. if (catalog->ubwc_version) {
  4504. sde_kms_info_add_keyint(info, "UBWC version",
  4505. catalog->ubwc_version);
  4506. sde_kms_info_add_keyint(info, "UBWC macrotile_mode",
  4507. catalog->macrotile_mode);
  4508. sde_kms_info_add_keyint(info, "UBWC highest banking bit",
  4509. catalog->mdp[0].highest_bank_bit);
  4510. sde_kms_info_add_keyint(info, "UBWC swizzle",
  4511. catalog->mdp[0].ubwc_swizzle);
  4512. }
  4513. if (of_fdt_get_ddrtype() == LP_DDR4_TYPE)
  4514. sde_kms_info_add_keystr(info, "DDR version", "DDR4");
  4515. else
  4516. sde_kms_info_add_keystr(info, "DDR version", "DDR5");
  4517. if (sde_is_custom_client()) {
  4518. /* No support for SMART_DMA_V1 yet */
  4519. if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2)
  4520. sde_kms_info_add_keystr(info,
  4521. "smart_dma_rev", "smart_dma_v2");
  4522. else if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2p5)
  4523. sde_kms_info_add_keystr(info,
  4524. "smart_dma_rev", "smart_dma_v2p5");
  4525. }
  4526. sde_kms_info_add_keyint(info, "has_src_split", catalog->has_src_split);
  4527. sde_kms_info_add_keyint(info, "has_hdr", catalog->has_hdr);
  4528. sde_kms_info_add_keyint(info, "has_hdr_plus", catalog->has_hdr_plus);
  4529. if (catalog->uidle_cfg.uidle_rev)
  4530. sde_kms_info_add_keyint(info, "has_uidle",
  4531. true);
  4532. sde_kms_info_add_keystr(info, "core_ib_ff",
  4533. catalog->perf.core_ib_ff);
  4534. sde_kms_info_add_keystr(info, "core_clk_ff",
  4535. catalog->perf.core_clk_ff);
  4536. sde_kms_info_add_keystr(info, "comp_ratio_rt",
  4537. catalog->perf.comp_ratio_rt);
  4538. sde_kms_info_add_keystr(info, "comp_ratio_nrt",
  4539. catalog->perf.comp_ratio_nrt);
  4540. sde_kms_info_add_keyint(info, "dest_scale_prefill_lines",
  4541. catalog->perf.dest_scale_prefill_lines);
  4542. sde_kms_info_add_keyint(info, "undersized_prefill_lines",
  4543. catalog->perf.undersized_prefill_lines);
  4544. sde_kms_info_add_keyint(info, "macrotile_prefill_lines",
  4545. catalog->perf.macrotile_prefill_lines);
  4546. sde_kms_info_add_keyint(info, "yuv_nv12_prefill_lines",
  4547. catalog->perf.yuv_nv12_prefill_lines);
  4548. sde_kms_info_add_keyint(info, "linear_prefill_lines",
  4549. catalog->perf.linear_prefill_lines);
  4550. sde_kms_info_add_keyint(info, "downscaling_prefill_lines",
  4551. catalog->perf.downscaling_prefill_lines);
  4552. sde_kms_info_add_keyint(info, "xtra_prefill_lines",
  4553. catalog->perf.xtra_prefill_lines);
  4554. sde_kms_info_add_keyint(info, "amortizable_threshold",
  4555. catalog->perf.amortizable_threshold);
  4556. sde_kms_info_add_keyint(info, "min_prefill_lines",
  4557. catalog->perf.min_prefill_lines);
  4558. sde_kms_info_add_keyint(info, "num_mnoc_ports",
  4559. catalog->perf.num_mnoc_ports);
  4560. sde_kms_info_add_keyint(info, "axi_bus_width",
  4561. catalog->perf.axi_bus_width);
  4562. sde_kms_info_add_keyint(info, "sec_ui_blendstage",
  4563. catalog->sui_supported_blendstage);
  4564. if (catalog->ubwc_bw_calc_version)
  4565. sde_kms_info_add_keyint(info, "ubwc_bw_calc_ver",
  4566. catalog->ubwc_bw_calc_version);
  4567. }
  4568. /**
  4569. * sde_crtc_install_properties - install all drm properties for crtc
  4570. * @crtc: Pointer to drm crtc structure
  4571. */
  4572. static void sde_crtc_install_properties(struct drm_crtc *crtc,
  4573. struct sde_mdss_cfg *catalog)
  4574. {
  4575. struct sde_crtc *sde_crtc;
  4576. struct sde_kms_info *info;
  4577. struct sde_kms *sde_kms;
  4578. static const struct drm_prop_enum_list e_secure_level[] = {
  4579. {SDE_DRM_SEC_NON_SEC, "sec_and_non_sec"},
  4580. {SDE_DRM_SEC_ONLY, "sec_only"},
  4581. };
  4582. static const struct drm_prop_enum_list e_cwb_data_points[] = {
  4583. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  4584. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  4585. };
  4586. static const struct drm_prop_enum_list e_idle_pc_state[] = {
  4587. {IDLE_PC_NONE, "idle_pc_none"},
  4588. {IDLE_PC_ENABLE, "idle_pc_enable"},
  4589. {IDLE_PC_DISABLE, "idle_pc_disable"},
  4590. };
  4591. static const struct drm_prop_enum_list e_cache_state[] = {
  4592. {CACHE_STATE_DISABLED, "cache_state_disabled"},
  4593. {CACHE_STATE_ENABLED, "cache_state_enabled"},
  4594. };
  4595. static const struct drm_prop_enum_list e_vm_req_state[] = {
  4596. {VM_REQ_NONE, "vm_req_none"},
  4597. {VM_REQ_RELEASE, "vm_req_release"},
  4598. {VM_REQ_ACQUIRE, "vm_req_acquire"},
  4599. };
  4600. SDE_DEBUG("\n");
  4601. if (!crtc || !catalog) {
  4602. SDE_ERROR("invalid crtc or catalog\n");
  4603. return;
  4604. }
  4605. sde_crtc = to_sde_crtc(crtc);
  4606. sde_kms = _sde_crtc_get_kms(crtc);
  4607. if (!sde_kms) {
  4608. SDE_ERROR("invalid argument\n");
  4609. return;
  4610. }
  4611. info = kzalloc(sizeof(struct sde_kms_info), GFP_KERNEL);
  4612. if (!info) {
  4613. SDE_ERROR("failed to allocate info memory\n");
  4614. return;
  4615. }
  4616. sde_crtc_setup_capabilities_blob(info, catalog);
  4617. msm_property_install_range(&sde_crtc->property_info,
  4618. "input_fence_timeout", 0x0, 0,
  4619. SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT, SDE_CRTC_INPUT_FENCE_TIMEOUT,
  4620. CRTC_PROP_INPUT_FENCE_TIMEOUT);
  4621. msm_property_install_volatile_range(&sde_crtc->property_info,
  4622. "output_fence", 0x0, 0, ~0, 0, CRTC_PROP_OUTPUT_FENCE);
  4623. msm_property_install_range(&sde_crtc->property_info,
  4624. "output_fence_offset", 0x0, 0, 1, 0,
  4625. CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4626. sde_crtc_install_perf_properties(sde_crtc, sde_kms, catalog, info);
  4627. msm_property_install_range(&sde_crtc->property_info,
  4628. "idle_time", 0, 0, U64_MAX, 0,
  4629. CRTC_PROP_IDLE_TIMEOUT);
  4630. if (catalog->has_trusted_vm_support) {
  4631. int init_idx = sde_in_trusted_vm(sde_kms) ? 1 : 0;
  4632. msm_property_install_enum(&sde_crtc->property_info,
  4633. "vm_request_state", 0x0, 0, e_vm_req_state,
  4634. ARRAY_SIZE(e_vm_req_state), init_idx,
  4635. CRTC_PROP_VM_REQ_STATE);
  4636. }
  4637. if (catalog->has_idle_pc)
  4638. msm_property_install_enum(&sde_crtc->property_info,
  4639. "idle_pc_state", 0x0, 0, e_idle_pc_state,
  4640. ARRAY_SIZE(e_idle_pc_state), 0,
  4641. CRTC_PROP_IDLE_PC_STATE);
  4642. if (catalog->has_cwb_support)
  4643. msm_property_install_enum(&sde_crtc->property_info,
  4644. "capture_mode", 0, 0, e_cwb_data_points,
  4645. ARRAY_SIZE(e_cwb_data_points), 0,
  4646. CRTC_PROP_CAPTURE_OUTPUT);
  4647. msm_property_install_volatile_range(&sde_crtc->property_info,
  4648. "sde_drm_roi_v1", 0x0, 0, ~0, 0, CRTC_PROP_ROI_V1);
  4649. msm_property_install_enum(&sde_crtc->property_info, "security_level",
  4650. 0x0, 0, e_secure_level,
  4651. ARRAY_SIZE(e_secure_level), 0,
  4652. CRTC_PROP_SECURITY_LEVEL);
  4653. if (catalog->syscache_supported)
  4654. msm_property_install_enum(&sde_crtc->property_info, "cache_state",
  4655. 0x0, 0, e_cache_state,
  4656. ARRAY_SIZE(e_cache_state), 0,
  4657. CRTC_PROP_CACHE_STATE);
  4658. if (catalog->has_dim_layer) {
  4659. msm_property_install_volatile_range(&sde_crtc->property_info,
  4660. "dim_layer_v1", 0x0, 0, ~0, 0, CRTC_PROP_DIM_LAYER_V1);
  4661. sde_kms_info_add_keyint(info, "dim_layer_v1_max_layers",
  4662. SDE_MAX_DIM_LAYERS);
  4663. }
  4664. if (catalog->mdp[0].has_dest_scaler)
  4665. sde_crtc_install_dest_scale_properties(sde_crtc, catalog,
  4666. info);
  4667. if (catalog->dspp_count && catalog->rc_count)
  4668. sde_kms_info_add_keyint(info, "rc_mem_size",
  4669. catalog->dspp[0].sblk->rc.mem_total_size);
  4670. msm_property_install_blob(&sde_crtc->property_info, "capabilities",
  4671. DRM_MODE_PROP_IMMUTABLE, CRTC_PROP_INFO);
  4672. sde_kms_info_add_keyint(info, "use_baselayer_for_stage",
  4673. catalog->has_base_layer);
  4674. msm_property_set_blob(&sde_crtc->property_info, &sde_crtc->blob_info,
  4675. info->data, SDE_KMS_INFO_DATALEN(info),
  4676. CRTC_PROP_INFO);
  4677. kfree(info);
  4678. }
  4679. static int _sde_crtc_get_output_fence(struct drm_crtc *crtc,
  4680. const struct drm_crtc_state *state, uint64_t *val)
  4681. {
  4682. struct sde_crtc *sde_crtc;
  4683. struct sde_crtc_state *cstate;
  4684. uint32_t offset;
  4685. bool is_vid = false;
  4686. struct drm_encoder *encoder;
  4687. sde_crtc = to_sde_crtc(crtc);
  4688. cstate = to_sde_crtc_state(state);
  4689. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  4690. if (sde_encoder_check_curr_mode(encoder,
  4691. MSM_DISPLAY_VIDEO_MODE))
  4692. is_vid = true;
  4693. if (is_vid)
  4694. break;
  4695. }
  4696. offset = sde_crtc_get_property(cstate, CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4697. /*
  4698. * Increment trigger offset for vidoe mode alone as its release fence
  4699. * can be triggered only after the next frame-update. For cmd mode &
  4700. * virtual displays the release fence for the current frame can be
  4701. * triggered right after PP_DONE/WB_DONE interrupt
  4702. */
  4703. if (is_vid)
  4704. offset++;
  4705. /*
  4706. * Hwcomposer now queries the fences using the commit list in atomic
  4707. * commit ioctl. The offset should be set to next timeline
  4708. * which will be incremented during the prepare commit phase
  4709. */
  4710. offset++;
  4711. return sde_fence_create(sde_crtc->output_fence, val, offset);
  4712. }
  4713. /**
  4714. * sde_crtc_atomic_set_property - atomically set a crtc drm property
  4715. * @crtc: Pointer to drm crtc structure
  4716. * @state: Pointer to drm crtc state structure
  4717. * @property: Pointer to targeted drm property
  4718. * @val: Updated property value
  4719. * @Returns: Zero on success
  4720. */
  4721. static int sde_crtc_atomic_set_property(struct drm_crtc *crtc,
  4722. struct drm_crtc_state *state,
  4723. struct drm_property *property,
  4724. uint64_t val)
  4725. {
  4726. struct sde_crtc *sde_crtc;
  4727. struct sde_crtc_state *cstate;
  4728. int idx, ret;
  4729. uint64_t fence_user_fd;
  4730. uint64_t __user prev_user_fd;
  4731. if (!crtc || !state || !property) {
  4732. SDE_ERROR("invalid argument(s)\n");
  4733. return -EINVAL;
  4734. }
  4735. sde_crtc = to_sde_crtc(crtc);
  4736. cstate = to_sde_crtc_state(state);
  4737. SDE_ATRACE_BEGIN("sde_crtc_atomic_set_property");
  4738. /* check with cp property system first */
  4739. ret = sde_cp_crtc_set_property(crtc, property, val);
  4740. if (ret != -ENOENT)
  4741. goto exit;
  4742. /* if not handled by cp, check msm_property system */
  4743. ret = msm_property_atomic_set(&sde_crtc->property_info,
  4744. &cstate->property_state, property, val);
  4745. if (ret)
  4746. goto exit;
  4747. idx = msm_property_index(&sde_crtc->property_info, property);
  4748. switch (idx) {
  4749. case CRTC_PROP_INPUT_FENCE_TIMEOUT:
  4750. _sde_crtc_set_input_fence_timeout(cstate);
  4751. break;
  4752. case CRTC_PROP_DIM_LAYER_V1:
  4753. _sde_crtc_set_dim_layer_v1(crtc, cstate,
  4754. (void __user *)(uintptr_t)val);
  4755. break;
  4756. case CRTC_PROP_ROI_V1:
  4757. ret = _sde_crtc_set_roi_v1(state,
  4758. (void __user *)(uintptr_t)val);
  4759. break;
  4760. case CRTC_PROP_DEST_SCALER:
  4761. ret = _sde_crtc_set_dest_scaler(sde_crtc, cstate,
  4762. (void __user *)(uintptr_t)val);
  4763. break;
  4764. case CRTC_PROP_DEST_SCALER_LUT_ED:
  4765. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  4766. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  4767. ret = _sde_crtc_set_dest_scaler_lut(sde_crtc, cstate, idx);
  4768. break;
  4769. case CRTC_PROP_CORE_CLK:
  4770. case CRTC_PROP_CORE_AB:
  4771. case CRTC_PROP_CORE_IB:
  4772. cstate->bw_control = true;
  4773. break;
  4774. case CRTC_PROP_LLCC_AB:
  4775. case CRTC_PROP_LLCC_IB:
  4776. case CRTC_PROP_DRAM_AB:
  4777. case CRTC_PROP_DRAM_IB:
  4778. cstate->bw_control = true;
  4779. cstate->bw_split_vote = true;
  4780. break;
  4781. case CRTC_PROP_OUTPUT_FENCE:
  4782. if (!val)
  4783. goto exit;
  4784. ret = copy_from_user(&prev_user_fd, (void __user *)val,
  4785. sizeof(uint64_t));
  4786. if (ret) {
  4787. SDE_ERROR("copy from user failed rc:%d\n", ret);
  4788. ret = -EFAULT;
  4789. goto exit;
  4790. }
  4791. /*
  4792. * client is expected to reset the property to -1 before
  4793. * requesting for the release fence
  4794. */
  4795. if (prev_user_fd == -1) {
  4796. ret = _sde_crtc_get_output_fence(crtc, state,
  4797. &fence_user_fd);
  4798. if (ret) {
  4799. SDE_ERROR("fence create failed rc:%d\n", ret);
  4800. goto exit;
  4801. }
  4802. ret = copy_to_user((uint64_t __user *)(uintptr_t)val,
  4803. &fence_user_fd, sizeof(uint64_t));
  4804. if (ret) {
  4805. SDE_ERROR("copy to user failed rc:%d\n", ret);
  4806. put_unused_fd(fence_user_fd);
  4807. ret = -EFAULT;
  4808. goto exit;
  4809. }
  4810. }
  4811. break;
  4812. default:
  4813. /* nothing to do */
  4814. break;
  4815. }
  4816. exit:
  4817. if (ret) {
  4818. if (ret != -EPERM)
  4819. SDE_ERROR("%s: failed to set property%d %s: %d\n",
  4820. crtc->name, DRMID(property),
  4821. property->name, ret);
  4822. else
  4823. SDE_DEBUG("%s: failed to set property%d %s: %d\n",
  4824. crtc->name, DRMID(property),
  4825. property->name, ret);
  4826. } else {
  4827. SDE_DEBUG("%s: %s[%d] <= 0x%llx\n", crtc->name, property->name,
  4828. property->base.id, val);
  4829. }
  4830. SDE_ATRACE_END("sde_crtc_atomic_set_property");
  4831. return ret;
  4832. }
  4833. void sde_crtc_set_qos_dirty(struct drm_crtc *crtc)
  4834. {
  4835. struct drm_plane *plane;
  4836. struct drm_plane_state *state;
  4837. struct sde_plane_state *pstate;
  4838. drm_atomic_crtc_for_each_plane(plane, crtc) {
  4839. state = plane->state;
  4840. if (!state)
  4841. continue;
  4842. pstate = to_sde_plane_state(state);
  4843. pstate->dirty |= SDE_PLANE_DIRTY_QOS;
  4844. }
  4845. }
  4846. /**
  4847. * sde_crtc_atomic_get_property - retrieve a crtc drm property
  4848. * @crtc: Pointer to drm crtc structure
  4849. * @state: Pointer to drm crtc state structure
  4850. * @property: Pointer to targeted drm property
  4851. * @val: Pointer to variable for receiving property value
  4852. * @Returns: Zero on success
  4853. */
  4854. static int sde_crtc_atomic_get_property(struct drm_crtc *crtc,
  4855. const struct drm_crtc_state *state,
  4856. struct drm_property *property,
  4857. uint64_t *val)
  4858. {
  4859. struct sde_crtc *sde_crtc;
  4860. struct sde_crtc_state *cstate;
  4861. int ret = -EINVAL, i;
  4862. if (!crtc || !state) {
  4863. SDE_ERROR("invalid argument(s)\n");
  4864. goto end;
  4865. }
  4866. sde_crtc = to_sde_crtc(crtc);
  4867. cstate = to_sde_crtc_state(state);
  4868. i = msm_property_index(&sde_crtc->property_info, property);
  4869. if (i == CRTC_PROP_OUTPUT_FENCE) {
  4870. *val = ~0;
  4871. ret = 0;
  4872. } else {
  4873. ret = msm_property_atomic_get(&sde_crtc->property_info,
  4874. &cstate->property_state, property, val);
  4875. if (ret)
  4876. ret = sde_cp_crtc_get_property(crtc, property, val);
  4877. }
  4878. if (ret)
  4879. DRM_ERROR("get property failed\n");
  4880. end:
  4881. return ret;
  4882. }
  4883. int sde_crtc_helper_reset_custom_properties(struct drm_crtc *crtc,
  4884. struct drm_crtc_state *crtc_state)
  4885. {
  4886. struct sde_crtc *sde_crtc;
  4887. struct sde_crtc_state *cstate;
  4888. struct drm_property *drm_prop;
  4889. enum msm_mdp_crtc_property prop_idx;
  4890. if (!crtc || !crtc_state) {
  4891. SDE_ERROR("invalid params\n");
  4892. return -EINVAL;
  4893. }
  4894. sde_crtc = to_sde_crtc(crtc);
  4895. cstate = to_sde_crtc_state(crtc_state);
  4896. sde_cp_crtc_clear(crtc);
  4897. for (prop_idx = 0; prop_idx < CRTC_PROP_COUNT; prop_idx++) {
  4898. uint64_t val = cstate->property_values[prop_idx].value;
  4899. uint64_t def;
  4900. int ret;
  4901. drm_prop = msm_property_index_to_drm_property(
  4902. &sde_crtc->property_info, prop_idx);
  4903. if (!drm_prop) {
  4904. /* not all props will be installed, based on caps */
  4905. SDE_DEBUG("%s: invalid property index %d\n",
  4906. sde_crtc->name, prop_idx);
  4907. continue;
  4908. }
  4909. def = msm_property_get_default(&sde_crtc->property_info,
  4910. prop_idx);
  4911. if (val == def)
  4912. continue;
  4913. SDE_DEBUG("%s: set prop %s idx %d from %llu to %llu\n",
  4914. sde_crtc->name, drm_prop->name, prop_idx, val,
  4915. def);
  4916. ret = sde_crtc_atomic_set_property(crtc, crtc_state, drm_prop,
  4917. def);
  4918. if (ret) {
  4919. SDE_ERROR("%s: set property failed, idx %d ret %d\n",
  4920. sde_crtc->name, prop_idx, ret);
  4921. continue;
  4922. }
  4923. }
  4924. /* disable clk and bw control until clk & bw properties are set */
  4925. cstate->bw_control = false;
  4926. cstate->bw_split_vote = false;
  4927. return 0;
  4928. }
  4929. void sde_crtc_misr_setup(struct drm_crtc *crtc, bool enable, u32 frame_count)
  4930. {
  4931. struct sde_crtc *sde_crtc;
  4932. struct sde_crtc_mixer *m;
  4933. int i;
  4934. if (!crtc) {
  4935. SDE_ERROR("invalid argument\n");
  4936. return;
  4937. }
  4938. sde_crtc = to_sde_crtc(crtc);
  4939. sde_crtc->misr_enable_sui = enable;
  4940. sde_crtc->misr_frame_count = frame_count;
  4941. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4942. m = &sde_crtc->mixers[i];
  4943. if (!m->hw_lm || !m->hw_lm->ops.setup_misr)
  4944. continue;
  4945. m->hw_lm->ops.setup_misr(m->hw_lm, enable, frame_count);
  4946. }
  4947. }
  4948. void sde_crtc_get_misr_info(struct drm_crtc *crtc,
  4949. struct sde_crtc_misr_info *crtc_misr_info)
  4950. {
  4951. struct sde_crtc *sde_crtc;
  4952. struct sde_kms *sde_kms;
  4953. if (!crtc_misr_info) {
  4954. SDE_ERROR("invalid misr info\n");
  4955. return;
  4956. }
  4957. crtc_misr_info->misr_enable = false;
  4958. crtc_misr_info->misr_frame_count = 0;
  4959. if (!crtc) {
  4960. SDE_ERROR("invalid crtc\n");
  4961. return;
  4962. }
  4963. sde_kms = _sde_crtc_get_kms(crtc);
  4964. if (!sde_kms) {
  4965. SDE_ERROR("invalid sde_kms\n");
  4966. return;
  4967. }
  4968. if (sde_kms_is_secure_session_inprogress(sde_kms))
  4969. return;
  4970. sde_crtc = to_sde_crtc(crtc);
  4971. crtc_misr_info->misr_enable =
  4972. sde_crtc->misr_enable_debugfs ? true : false;
  4973. crtc_misr_info->misr_frame_count = sde_crtc->misr_frame_count;
  4974. }
  4975. #ifdef CONFIG_DEBUG_FS
  4976. static int _sde_debugfs_status_show(struct seq_file *s, void *data)
  4977. {
  4978. struct sde_crtc *sde_crtc;
  4979. struct sde_plane_state *pstate = NULL;
  4980. struct sde_crtc_mixer *m;
  4981. struct drm_crtc *crtc;
  4982. struct drm_plane *plane;
  4983. struct drm_display_mode *mode;
  4984. struct drm_framebuffer *fb;
  4985. struct drm_plane_state *state;
  4986. struct sde_crtc_state *cstate;
  4987. int i, out_width, out_height;
  4988. if (!s || !s->private)
  4989. return -EINVAL;
  4990. sde_crtc = s->private;
  4991. crtc = &sde_crtc->base;
  4992. cstate = to_sde_crtc_state(crtc->state);
  4993. mutex_lock(&sde_crtc->crtc_lock);
  4994. mode = &crtc->state->adjusted_mode;
  4995. out_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  4996. out_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  4997. seq_printf(s, "crtc:%d width:%d height:%d\n", crtc->base.id,
  4998. mode->hdisplay, mode->vdisplay);
  4999. seq_puts(s, "\n");
  5000. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5001. m = &sde_crtc->mixers[i];
  5002. if (!m->hw_lm)
  5003. seq_printf(s, "\tmixer[%d] has no lm\n", i);
  5004. else if (!m->hw_ctl)
  5005. seq_printf(s, "\tmixer[%d] has no ctl\n", i);
  5006. else
  5007. seq_printf(s, "\tmixer:%d ctl:%d width:%d height:%d\n",
  5008. m->hw_lm->idx - LM_0, m->hw_ctl->idx - CTL_0,
  5009. out_width, out_height);
  5010. }
  5011. seq_puts(s, "\n");
  5012. for (i = 0; i < cstate->num_dim_layers; i++) {
  5013. struct sde_hw_dim_layer *dim_layer = &cstate->dim_layer[i];
  5014. seq_printf(s, "\tdim_layer:%d] stage:%d flags:%d\n",
  5015. i, dim_layer->stage, dim_layer->flags);
  5016. seq_printf(s, "\tdst_x:%d dst_y:%d dst_w:%d dst_h:%d\n",
  5017. dim_layer->rect.x, dim_layer->rect.y,
  5018. dim_layer->rect.w, dim_layer->rect.h);
  5019. seq_printf(s,
  5020. "\tcolor_0:%d color_1:%d color_2:%d color_3:%d\n",
  5021. dim_layer->color_fill.color_0,
  5022. dim_layer->color_fill.color_1,
  5023. dim_layer->color_fill.color_2,
  5024. dim_layer->color_fill.color_3);
  5025. seq_puts(s, "\n");
  5026. }
  5027. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5028. pstate = to_sde_plane_state(plane->state);
  5029. state = plane->state;
  5030. if (!pstate || !state)
  5031. continue;
  5032. seq_printf(s, "\tplane:%u stage:%d rotation:%d\n",
  5033. plane->base.id, pstate->stage, pstate->rotation);
  5034. if (plane->state->fb) {
  5035. fb = plane->state->fb;
  5036. seq_printf(s, "\tfb:%d image format:%4.4s wxh:%ux%u ",
  5037. fb->base.id, (char *) &fb->format->format,
  5038. fb->width, fb->height);
  5039. for (i = 0; i < ARRAY_SIZE(fb->format->cpp); ++i)
  5040. seq_printf(s, "cpp[%d]:%u ",
  5041. i, fb->format->cpp[i]);
  5042. seq_puts(s, "\n\t");
  5043. seq_printf(s, "modifier:%8llu ", fb->modifier);
  5044. seq_puts(s, "\n");
  5045. seq_puts(s, "\t");
  5046. for (i = 0; i < ARRAY_SIZE(fb->pitches); i++)
  5047. seq_printf(s, "pitches[%d]:%8u ", i,
  5048. fb->pitches[i]);
  5049. seq_puts(s, "\n");
  5050. seq_puts(s, "\t");
  5051. for (i = 0; i < ARRAY_SIZE(fb->offsets); i++)
  5052. seq_printf(s, "offsets[%d]:%8u ", i,
  5053. fb->offsets[i]);
  5054. seq_puts(s, "\n");
  5055. }
  5056. seq_printf(s, "\tsrc_x:%4d src_y:%4d src_w:%4d src_h:%4d\n",
  5057. state->src_x >> 16, state->src_y >> 16,
  5058. state->src_w >> 16, state->src_h >> 16);
  5059. seq_printf(s, "\tdst x:%4d dst_y:%4d dst_w:%4d dst_h:%4d\n",
  5060. state->crtc_x, state->crtc_y, state->crtc_w,
  5061. state->crtc_h);
  5062. seq_printf(s, "\tmultirect: mode: %d index: %d\n",
  5063. pstate->multirect_mode, pstate->multirect_index);
  5064. seq_printf(s, "\texcl_rect: x:%4d y:%4d w:%4d h:%4d\n",
  5065. pstate->excl_rect.x, pstate->excl_rect.y,
  5066. pstate->excl_rect.w, pstate->excl_rect.h);
  5067. seq_puts(s, "\n");
  5068. }
  5069. if (sde_crtc->vblank_cb_count) {
  5070. ktime_t diff = ktime_sub(ktime_get(), sde_crtc->vblank_cb_time);
  5071. u32 diff_ms = ktime_to_ms(diff);
  5072. u64 fps = diff_ms ? DIV_ROUND_CLOSEST(
  5073. sde_crtc->vblank_cb_count * 1000, diff_ms) : 0;
  5074. seq_printf(s,
  5075. "vblank fps:%lld count:%u total:%llums total_framecount:%llu\n",
  5076. fps, sde_crtc->vblank_cb_count,
  5077. ktime_to_ms(diff), sde_crtc->play_count);
  5078. /* reset time & count for next measurement */
  5079. sde_crtc->vblank_cb_count = 0;
  5080. sde_crtc->vblank_cb_time = ktime_set(0, 0);
  5081. }
  5082. mutex_unlock(&sde_crtc->crtc_lock);
  5083. return 0;
  5084. }
  5085. static int _sde_debugfs_status_open(struct inode *inode, struct file *file)
  5086. {
  5087. return single_open(file, _sde_debugfs_status_show, inode->i_private);
  5088. }
  5089. static ssize_t _sde_crtc_misr_setup(struct file *file,
  5090. const char __user *user_buf, size_t count, loff_t *ppos)
  5091. {
  5092. struct drm_crtc *crtc;
  5093. struct sde_crtc *sde_crtc;
  5094. char buf[MISR_BUFF_SIZE + 1];
  5095. u32 frame_count, enable;
  5096. size_t buff_copy;
  5097. struct sde_kms *sde_kms;
  5098. if (!file || !file->private_data)
  5099. return -EINVAL;
  5100. sde_crtc = file->private_data;
  5101. crtc = &sde_crtc->base;
  5102. sde_kms = _sde_crtc_get_kms(crtc);
  5103. if (!sde_kms) {
  5104. SDE_ERROR("invalid sde_kms\n");
  5105. return -EINVAL;
  5106. }
  5107. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  5108. if (copy_from_user(buf, user_buf, buff_copy)) {
  5109. SDE_ERROR("buffer copy failed\n");
  5110. return -EINVAL;
  5111. }
  5112. buf[buff_copy] = 0; /* end of string */
  5113. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  5114. return -EINVAL;
  5115. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  5116. SDE_DEBUG("crtc:%d misr enable/disable not allowed\n",
  5117. DRMID(crtc));
  5118. return -EINVAL;
  5119. }
  5120. sde_crtc->misr_enable_debugfs = enable;
  5121. sde_crtc->misr_frame_count = frame_count;
  5122. sde_crtc->misr_reconfigure = true;
  5123. return count;
  5124. }
  5125. static ssize_t _sde_crtc_misr_read(struct file *file,
  5126. char __user *user_buff, size_t count, loff_t *ppos)
  5127. {
  5128. struct drm_crtc *crtc;
  5129. struct sde_crtc *sde_crtc;
  5130. struct sde_kms *sde_kms;
  5131. struct sde_crtc_mixer *m;
  5132. int i = 0, rc;
  5133. ssize_t len = 0;
  5134. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  5135. if (*ppos)
  5136. return 0;
  5137. if (!file || !file->private_data)
  5138. return -EINVAL;
  5139. sde_crtc = file->private_data;
  5140. crtc = &sde_crtc->base;
  5141. sde_kms = _sde_crtc_get_kms(crtc);
  5142. if (!sde_kms)
  5143. return -EINVAL;
  5144. rc = pm_runtime_get_sync(crtc->dev->dev);
  5145. if (rc < 0)
  5146. return rc;
  5147. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  5148. SDE_DEBUG("crtc:%d misr read not allowed\n", DRMID(crtc));
  5149. goto end;
  5150. }
  5151. if (!sde_crtc->misr_enable_debugfs) {
  5152. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5153. "disabled\n");
  5154. goto buff_check;
  5155. }
  5156. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5157. u32 misr_value = 0;
  5158. m = &sde_crtc->mixers[i];
  5159. if (!m->hw_lm || !m->hw_lm->ops.collect_misr) {
  5160. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5161. "invalid\n");
  5162. SDE_ERROR("crtc:%d invalid misr ops\n", DRMID(crtc));
  5163. continue;
  5164. }
  5165. rc = m->hw_lm->ops.collect_misr(m->hw_lm, false, &misr_value);
  5166. if (rc) {
  5167. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5168. "invalid\n");
  5169. SDE_ERROR("crtc:%d failed to collect misr %d\n",
  5170. DRMID(crtc), rc);
  5171. continue;
  5172. } else {
  5173. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5174. "lm idx:%d\n", m->hw_lm->idx - LM_0);
  5175. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5176. "0x%x\n", misr_value);
  5177. }
  5178. }
  5179. buff_check:
  5180. if (count <= len) {
  5181. len = 0;
  5182. goto end;
  5183. }
  5184. if (copy_to_user(user_buff, buf, len)) {
  5185. len = -EFAULT;
  5186. goto end;
  5187. }
  5188. *ppos += len; /* increase offset */
  5189. end:
  5190. pm_runtime_put_sync(crtc->dev->dev);
  5191. return len;
  5192. }
  5193. #define DEFINE_SDE_DEBUGFS_SEQ_FOPS(__prefix) \
  5194. static int __prefix ## _open(struct inode *inode, struct file *file) \
  5195. { \
  5196. return single_open(file, __prefix ## _show, inode->i_private); \
  5197. } \
  5198. static const struct file_operations __prefix ## _fops = { \
  5199. .owner = THIS_MODULE, \
  5200. .open = __prefix ## _open, \
  5201. .release = single_release, \
  5202. .read = seq_read, \
  5203. .llseek = seq_lseek, \
  5204. }
  5205. static int sde_crtc_debugfs_state_show(struct seq_file *s, void *v)
  5206. {
  5207. struct drm_crtc *crtc = (struct drm_crtc *) s->private;
  5208. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5209. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  5210. int i;
  5211. seq_printf(s, "num_connectors: %d\n", cstate->num_connectors);
  5212. seq_printf(s, "client type: %d\n", sde_crtc_get_client_type(crtc));
  5213. seq_printf(s, "intf_mode: %d\n", sde_crtc_get_intf_mode(crtc,
  5214. crtc->state));
  5215. seq_printf(s, "core_clk_rate: %llu\n",
  5216. sde_crtc->cur_perf.core_clk_rate);
  5217. for (i = SDE_POWER_HANDLE_DBUS_ID_MNOC;
  5218. i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++) {
  5219. seq_printf(s, "bw_ctl[%s]: %llu\n",
  5220. sde_power_handle_get_dbus_name(i),
  5221. sde_crtc->cur_perf.bw_ctl[i]);
  5222. seq_printf(s, "max_per_pipe_ib[%s]: %llu\n",
  5223. sde_power_handle_get_dbus_name(i),
  5224. sde_crtc->cur_perf.max_per_pipe_ib[i]);
  5225. }
  5226. return 0;
  5227. }
  5228. DEFINE_SDE_DEBUGFS_SEQ_FOPS(sde_crtc_debugfs_state);
  5229. static int _sde_debugfs_fence_status_show(struct seq_file *s, void *data)
  5230. {
  5231. struct drm_crtc *crtc;
  5232. struct drm_plane *plane;
  5233. struct drm_connector *conn;
  5234. struct drm_mode_object *drm_obj;
  5235. struct sde_crtc *sde_crtc;
  5236. struct sde_crtc_state *cstate;
  5237. struct sde_fence_context *ctx;
  5238. struct drm_connector_list_iter conn_iter;
  5239. struct drm_device *dev;
  5240. if (!s || !s->private)
  5241. return -EINVAL;
  5242. sde_crtc = s->private;
  5243. crtc = &sde_crtc->base;
  5244. dev = crtc->dev;
  5245. cstate = to_sde_crtc_state(crtc->state);
  5246. /* Dump input fence info */
  5247. seq_puts(s, "===Input fence===\n");
  5248. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5249. struct sde_plane_state *pstate;
  5250. struct dma_fence *fence;
  5251. pstate = to_sde_plane_state(plane->state);
  5252. if (!pstate)
  5253. continue;
  5254. seq_printf(s, "plane:%u stage:%d\n", plane->base.id,
  5255. pstate->stage);
  5256. SDE_EVT32(DRMID(crtc), plane->base.id, pstate->input_fence);
  5257. if (pstate->input_fence) {
  5258. rcu_read_lock();
  5259. fence = dma_fence_get_rcu(pstate->input_fence);
  5260. rcu_read_unlock();
  5261. if (fence) {
  5262. sde_fence_list_dump(fence, &s);
  5263. dma_fence_put(fence);
  5264. }
  5265. }
  5266. }
  5267. /* Dump release fence info */
  5268. seq_puts(s, "\n");
  5269. seq_puts(s, "===Release fence===\n");
  5270. ctx = sde_crtc->output_fence;
  5271. drm_obj = &crtc->base;
  5272. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  5273. seq_puts(s, "\n");
  5274. /* Dump retire fence info */
  5275. seq_puts(s, "===Retire fence===\n");
  5276. drm_connector_list_iter_begin(dev, &conn_iter);
  5277. drm_for_each_connector_iter(conn, &conn_iter)
  5278. if (conn->state && conn->state->crtc == crtc &&
  5279. cstate->num_connectors < MAX_CONNECTORS) {
  5280. struct sde_connector *c_conn;
  5281. c_conn = to_sde_connector(conn);
  5282. ctx = c_conn->retire_fence;
  5283. drm_obj = &conn->base;
  5284. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  5285. }
  5286. drm_connector_list_iter_end(&conn_iter);
  5287. seq_puts(s, "\n");
  5288. return 0;
  5289. }
  5290. static int _sde_debugfs_fence_status(struct inode *inode, struct file *file)
  5291. {
  5292. return single_open(file, _sde_debugfs_fence_status_show,
  5293. inode->i_private);
  5294. }
  5295. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  5296. {
  5297. struct sde_crtc *sde_crtc;
  5298. struct sde_kms *sde_kms;
  5299. static const struct file_operations debugfs_status_fops = {
  5300. .open = _sde_debugfs_status_open,
  5301. .read = seq_read,
  5302. .llseek = seq_lseek,
  5303. .release = single_release,
  5304. };
  5305. static const struct file_operations debugfs_misr_fops = {
  5306. .open = simple_open,
  5307. .read = _sde_crtc_misr_read,
  5308. .write = _sde_crtc_misr_setup,
  5309. };
  5310. static const struct file_operations debugfs_fps_fops = {
  5311. .open = _sde_debugfs_fps_status,
  5312. .read = seq_read,
  5313. };
  5314. static const struct file_operations debugfs_fence_fops = {
  5315. .open = _sde_debugfs_fence_status,
  5316. .read = seq_read,
  5317. };
  5318. if (!crtc)
  5319. return -EINVAL;
  5320. sde_crtc = to_sde_crtc(crtc);
  5321. sde_kms = _sde_crtc_get_kms(crtc);
  5322. if (!sde_kms)
  5323. return -EINVAL;
  5324. sde_crtc->debugfs_root = debugfs_create_dir(sde_crtc->name,
  5325. crtc->dev->primary->debugfs_root);
  5326. if (!sde_crtc->debugfs_root)
  5327. return -ENOMEM;
  5328. /* don't error check these */
  5329. debugfs_create_file("status", 0400,
  5330. sde_crtc->debugfs_root,
  5331. sde_crtc, &debugfs_status_fops);
  5332. debugfs_create_file("state", 0400,
  5333. sde_crtc->debugfs_root,
  5334. &sde_crtc->base,
  5335. &sde_crtc_debugfs_state_fops);
  5336. debugfs_create_file("misr_data", 0600, sde_crtc->debugfs_root,
  5337. sde_crtc, &debugfs_misr_fops);
  5338. debugfs_create_file("fps", 0400, sde_crtc->debugfs_root,
  5339. sde_crtc, &debugfs_fps_fops);
  5340. debugfs_create_file("fence_status", 0400, sde_crtc->debugfs_root,
  5341. sde_crtc, &debugfs_fence_fops);
  5342. return 0;
  5343. }
  5344. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  5345. {
  5346. struct sde_crtc *sde_crtc;
  5347. if (!crtc)
  5348. return;
  5349. sde_crtc = to_sde_crtc(crtc);
  5350. debugfs_remove_recursive(sde_crtc->debugfs_root);
  5351. }
  5352. #else
  5353. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  5354. {
  5355. return 0;
  5356. }
  5357. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  5358. {
  5359. }
  5360. #endif /* CONFIG_DEBUG_FS */
  5361. static void vblank_ctrl_worker(struct kthread_work *work)
  5362. {
  5363. struct vblank_work *cur_work = container_of(work,
  5364. struct vblank_work, work);
  5365. struct msm_drm_private *priv = cur_work->priv;
  5366. sde_crtc_vblank(priv->crtcs[cur_work->crtc_id], cur_work->enable);
  5367. kfree(cur_work);
  5368. }
  5369. static int vblank_ctrl_queue_work(struct msm_drm_private *priv,
  5370. int crtc_id, bool enable)
  5371. {
  5372. struct vblank_work *cur_work;
  5373. struct drm_crtc *crtc;
  5374. struct kthread_worker *worker;
  5375. if (!priv || crtc_id >= priv->num_crtcs)
  5376. return -EINVAL;
  5377. cur_work = kzalloc(sizeof(*cur_work), GFP_ATOMIC);
  5378. if (!cur_work)
  5379. return -ENOMEM;
  5380. crtc = priv->crtcs[crtc_id];
  5381. kthread_init_work(&cur_work->work, vblank_ctrl_worker);
  5382. cur_work->crtc_id = crtc_id;
  5383. cur_work->enable = enable;
  5384. cur_work->priv = priv;
  5385. worker = &priv->event_thread[crtc_id].worker;
  5386. kthread_queue_work(worker, &cur_work->work);
  5387. return 0;
  5388. }
  5389. static int sde_crtc_enable_vblank(struct drm_crtc *crtc)
  5390. {
  5391. struct drm_device *dev = crtc->dev;
  5392. unsigned int pipe = crtc->index;
  5393. struct msm_drm_private *priv = dev->dev_private;
  5394. struct msm_kms *kms = priv->kms;
  5395. if (!kms)
  5396. return -ENXIO;
  5397. DBG("dev=%pK, crtc=%u", dev, pipe);
  5398. return vblank_ctrl_queue_work(priv, pipe, true);
  5399. }
  5400. static void sde_crtc_disable_vblank(struct drm_crtc *crtc)
  5401. {
  5402. struct drm_device *dev = crtc->dev;
  5403. unsigned int pipe = crtc->index;
  5404. struct msm_drm_private *priv = dev->dev_private;
  5405. struct msm_kms *kms = priv->kms;
  5406. if (!kms)
  5407. return;
  5408. DBG("dev=%pK, crtc=%u", dev, pipe);
  5409. vblank_ctrl_queue_work(priv, pipe, false);
  5410. }
  5411. static int sde_crtc_late_register(struct drm_crtc *crtc)
  5412. {
  5413. return _sde_crtc_init_debugfs(crtc);
  5414. }
  5415. static void sde_crtc_early_unregister(struct drm_crtc *crtc)
  5416. {
  5417. _sde_crtc_destroy_debugfs(crtc);
  5418. }
  5419. static const struct drm_crtc_funcs sde_crtc_funcs = {
  5420. .set_config = drm_atomic_helper_set_config,
  5421. .destroy = sde_crtc_destroy,
  5422. .enable_vblank = sde_crtc_enable_vblank,
  5423. .disable_vblank = sde_crtc_disable_vblank,
  5424. .page_flip = drm_atomic_helper_page_flip,
  5425. .atomic_set_property = sde_crtc_atomic_set_property,
  5426. .atomic_get_property = sde_crtc_atomic_get_property,
  5427. .reset = sde_crtc_reset,
  5428. .atomic_duplicate_state = sde_crtc_duplicate_state,
  5429. .atomic_destroy_state = sde_crtc_destroy_state,
  5430. .late_register = sde_crtc_late_register,
  5431. .early_unregister = sde_crtc_early_unregister,
  5432. };
  5433. static const struct drm_crtc_helper_funcs sde_crtc_helper_funcs = {
  5434. .mode_fixup = sde_crtc_mode_fixup,
  5435. .disable = sde_crtc_disable,
  5436. .atomic_enable = sde_crtc_enable,
  5437. .atomic_check = sde_crtc_atomic_check,
  5438. .atomic_begin = sde_crtc_atomic_begin,
  5439. .atomic_flush = sde_crtc_atomic_flush,
  5440. };
  5441. static void _sde_crtc_event_cb(struct kthread_work *work)
  5442. {
  5443. struct sde_crtc_event *event;
  5444. struct sde_crtc *sde_crtc;
  5445. unsigned long irq_flags;
  5446. if (!work) {
  5447. SDE_ERROR("invalid work item\n");
  5448. return;
  5449. }
  5450. event = container_of(work, struct sde_crtc_event, kt_work);
  5451. /* set sde_crtc to NULL for static work structures */
  5452. sde_crtc = event->sde_crtc;
  5453. if (!sde_crtc)
  5454. return;
  5455. if (event->cb_func)
  5456. event->cb_func(&sde_crtc->base, event->usr);
  5457. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  5458. list_add_tail(&event->list, &sde_crtc->event_free_list);
  5459. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  5460. }
  5461. int sde_crtc_event_queue(struct drm_crtc *crtc,
  5462. void (*func)(struct drm_crtc *crtc, void *usr),
  5463. void *usr, bool color_processing_event)
  5464. {
  5465. unsigned long irq_flags;
  5466. struct sde_crtc *sde_crtc;
  5467. struct msm_drm_private *priv;
  5468. struct sde_crtc_event *event = NULL;
  5469. u32 crtc_id;
  5470. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !func) {
  5471. SDE_ERROR("invalid parameters\n");
  5472. return -EINVAL;
  5473. }
  5474. sde_crtc = to_sde_crtc(crtc);
  5475. priv = crtc->dev->dev_private;
  5476. crtc_id = drm_crtc_index(crtc);
  5477. /*
  5478. * Obtain an event struct from the private cache. This event
  5479. * queue may be called from ISR contexts, so use a private
  5480. * cache to avoid calling any memory allocation functions.
  5481. */
  5482. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  5483. if (!list_empty(&sde_crtc->event_free_list)) {
  5484. event = list_first_entry(&sde_crtc->event_free_list,
  5485. struct sde_crtc_event, list);
  5486. list_del_init(&event->list);
  5487. }
  5488. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  5489. if (!event)
  5490. return -ENOMEM;
  5491. /* populate event node */
  5492. event->sde_crtc = sde_crtc;
  5493. event->cb_func = func;
  5494. event->usr = usr;
  5495. /* queue new event request */
  5496. kthread_init_work(&event->kt_work, _sde_crtc_event_cb);
  5497. if (color_processing_event)
  5498. kthread_queue_work(&priv->pp_event_worker,
  5499. &event->kt_work);
  5500. else
  5501. kthread_queue_work(&priv->event_thread[crtc_id].worker,
  5502. &event->kt_work);
  5503. return 0;
  5504. }
  5505. static int _sde_crtc_init_events(struct sde_crtc *sde_crtc)
  5506. {
  5507. int i, rc = 0;
  5508. if (!sde_crtc) {
  5509. SDE_ERROR("invalid crtc\n");
  5510. return -EINVAL;
  5511. }
  5512. spin_lock_init(&sde_crtc->event_lock);
  5513. INIT_LIST_HEAD(&sde_crtc->event_free_list);
  5514. for (i = 0; i < SDE_CRTC_MAX_EVENT_COUNT; ++i)
  5515. list_add_tail(&sde_crtc->event_cache[i].list,
  5516. &sde_crtc->event_free_list);
  5517. return rc;
  5518. }
  5519. void sde_crtc_static_img_control(struct drm_crtc *crtc,
  5520. enum sde_crtc_cache_state state,
  5521. bool is_vidmode)
  5522. {
  5523. struct drm_plane *plane;
  5524. struct sde_crtc *sde_crtc;
  5525. struct sde_kms *sde_kms;
  5526. if (!crtc || !crtc->dev)
  5527. return;
  5528. sde_kms = _sde_crtc_get_kms(crtc);
  5529. if (!sde_kms || !sde_kms->catalog) {
  5530. SDE_ERROR("invalid params\n");
  5531. return;
  5532. }
  5533. if (!sde_kms->catalog->syscache_supported) {
  5534. SDE_DEBUG("syscache not supported\n");
  5535. return;
  5536. }
  5537. sde_crtc = to_sde_crtc(crtc);
  5538. if (sde_crtc->cache_state == state)
  5539. return;
  5540. switch (state) {
  5541. case CACHE_STATE_NORMAL:
  5542. if (sde_crtc->cache_state == CACHE_STATE_DISABLED
  5543. && !is_vidmode)
  5544. return;
  5545. kthread_cancel_delayed_work_sync(
  5546. &sde_crtc->static_cache_read_work);
  5547. break;
  5548. case CACHE_STATE_PRE_CACHE:
  5549. if (sde_crtc->cache_state != CACHE_STATE_NORMAL)
  5550. return;
  5551. break;
  5552. case CACHE_STATE_FRAME_WRITE:
  5553. if (sde_crtc->cache_state != CACHE_STATE_PRE_CACHE)
  5554. return;
  5555. break;
  5556. case CACHE_STATE_FRAME_READ:
  5557. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5558. return;
  5559. break;
  5560. case CACHE_STATE_DISABLED:
  5561. break;
  5562. default:
  5563. return;
  5564. }
  5565. sde_crtc->cache_state = state;
  5566. drm_atomic_crtc_for_each_plane(plane, crtc)
  5567. sde_plane_static_img_control(plane, state);
  5568. }
  5569. /*
  5570. * __sde_crtc_static_cache_read_work - transition to cache read
  5571. */
  5572. void __sde_crtc_static_cache_read_work(struct kthread_work *work)
  5573. {
  5574. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  5575. static_cache_read_work.work);
  5576. struct drm_crtc *crtc = &sde_crtc->base;
  5577. struct sde_hw_ctl *ctl = sde_crtc->mixers[0].hw_ctl;
  5578. struct drm_encoder *enc, *drm_enc = NULL;
  5579. struct drm_plane *plane;
  5580. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5581. return;
  5582. drm_for_each_encoder_mask(enc, crtc->dev, crtc->state->encoder_mask) {
  5583. drm_enc = enc;
  5584. if (sde_encoder_in_clone_mode(drm_enc))
  5585. return;
  5586. }
  5587. if (!drm_enc || !ctl || !sde_crtc->num_mixers) {
  5588. SDE_ERROR("invalid object, drm_enc:%d, ctl:%d\n", !drm_enc,
  5589. !ctl);
  5590. return;
  5591. }
  5592. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  5593. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_READ, false);
  5594. /* flush only the sys-cache enabled SSPPs */
  5595. if (ctl->ops.clear_pending_flush)
  5596. ctl->ops.clear_pending_flush(ctl);
  5597. drm_atomic_crtc_for_each_plane(plane, crtc)
  5598. sde_plane_ctl_flush(plane, ctl, true);
  5599. /* kickoff encoder and wait for VBLANK */
  5600. sde_encoder_kickoff(drm_enc, false, false);
  5601. sde_encoder_wait_for_event(drm_enc, MSM_ENC_VBLANK);
  5602. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  5603. }
  5604. void sde_crtc_static_cache_read_kickoff(struct drm_crtc *crtc)
  5605. {
  5606. struct drm_device *dev;
  5607. struct msm_drm_private *priv;
  5608. struct msm_drm_thread *disp_thread;
  5609. struct sde_crtc *sde_crtc;
  5610. struct sde_crtc_state *cstate;
  5611. u32 msecs_fps = 0;
  5612. if (!crtc)
  5613. return;
  5614. dev = crtc->dev;
  5615. sde_crtc = to_sde_crtc(crtc);
  5616. cstate = to_sde_crtc_state(crtc->state);
  5617. if (!dev || !dev->dev_private || !sde_crtc)
  5618. return;
  5619. priv = dev->dev_private;
  5620. disp_thread = &priv->disp_thread[crtc->index];
  5621. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5622. return;
  5623. msecs_fps = DIV_ROUND_UP((1 * 1000), sde_crtc_get_fps_mode(crtc));
  5624. /* Kickoff transition to read state after next vblank */
  5625. kthread_queue_delayed_work(&disp_thread->worker,
  5626. &sde_crtc->static_cache_read_work,
  5627. msecs_to_jiffies(msecs_fps));
  5628. }
  5629. /*
  5630. * __sde_crtc_idle_notify_work - signal idle timeout to user space
  5631. */
  5632. static void __sde_crtc_idle_notify_work(struct kthread_work *work)
  5633. {
  5634. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  5635. idle_notify_work.work);
  5636. struct drm_crtc *crtc;
  5637. struct drm_event event;
  5638. int ret = 0;
  5639. if (!sde_crtc) {
  5640. SDE_ERROR("invalid sde crtc\n");
  5641. } else {
  5642. crtc = &sde_crtc->base;
  5643. event.type = DRM_EVENT_IDLE_NOTIFY;
  5644. event.length = sizeof(u32);
  5645. msm_mode_object_event_notify(&crtc->base, crtc->dev,
  5646. &event, (u8 *)&ret);
  5647. SDE_EVT32(DRMID(crtc));
  5648. SDE_DEBUG("crtc[%d]: idle timeout notified\n", crtc->base.id);
  5649. sde_crtc_static_img_control(crtc, CACHE_STATE_PRE_CACHE, false);
  5650. }
  5651. }
  5652. /* initialize crtc */
  5653. struct drm_crtc *sde_crtc_init(struct drm_device *dev, struct drm_plane *plane)
  5654. {
  5655. struct drm_crtc *crtc = NULL;
  5656. struct sde_crtc *sde_crtc = NULL;
  5657. struct msm_drm_private *priv = NULL;
  5658. struct sde_kms *kms = NULL;
  5659. int i, rc;
  5660. priv = dev->dev_private;
  5661. kms = to_sde_kms(priv->kms);
  5662. sde_crtc = kzalloc(sizeof(*sde_crtc), GFP_KERNEL);
  5663. if (!sde_crtc)
  5664. return ERR_PTR(-ENOMEM);
  5665. crtc = &sde_crtc->base;
  5666. crtc->dev = dev;
  5667. mutex_init(&sde_crtc->crtc_lock);
  5668. spin_lock_init(&sde_crtc->spin_lock);
  5669. atomic_set(&sde_crtc->frame_pending, 0);
  5670. sde_crtc->enabled = false;
  5671. /* Below parameters are for fps calculation for sysfs node */
  5672. sde_crtc->fps_info.fps_periodic_duration = DEFAULT_FPS_PERIOD_1_SEC;
  5673. sde_crtc->fps_info.time_buf = kmalloc_array(MAX_FRAME_COUNT,
  5674. sizeof(ktime_t), GFP_KERNEL);
  5675. if (!sde_crtc->fps_info.time_buf)
  5676. SDE_ERROR("invalid buffer\n");
  5677. else
  5678. memset(sde_crtc->fps_info.time_buf, 0,
  5679. sizeof(*(sde_crtc->fps_info.time_buf)));
  5680. INIT_LIST_HEAD(&sde_crtc->frame_event_list);
  5681. INIT_LIST_HEAD(&sde_crtc->user_event_list);
  5682. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  5683. INIT_LIST_HEAD(&sde_crtc->frame_events[i].list);
  5684. list_add(&sde_crtc->frame_events[i].list,
  5685. &sde_crtc->frame_event_list);
  5686. kthread_init_work(&sde_crtc->frame_events[i].work,
  5687. sde_crtc_frame_event_work);
  5688. }
  5689. drm_crtc_init_with_planes(dev, crtc, plane, NULL, &sde_crtc_funcs,
  5690. NULL);
  5691. drm_crtc_helper_add(crtc, &sde_crtc_helper_funcs);
  5692. /* save user friendly CRTC name for later */
  5693. snprintf(sde_crtc->name, SDE_CRTC_NAME_SIZE, "crtc%u", crtc->base.id);
  5694. /* initialize event handling */
  5695. rc = _sde_crtc_init_events(sde_crtc);
  5696. if (rc) {
  5697. drm_crtc_cleanup(crtc);
  5698. kfree(sde_crtc);
  5699. return ERR_PTR(rc);
  5700. }
  5701. /* initialize output fence support */
  5702. sde_crtc->output_fence = sde_fence_init(sde_crtc->name, crtc->base.id);
  5703. if (IS_ERR(sde_crtc->output_fence)) {
  5704. rc = PTR_ERR(sde_crtc->output_fence);
  5705. SDE_ERROR("failed to init fence, %d\n", rc);
  5706. drm_crtc_cleanup(crtc);
  5707. kfree(sde_crtc);
  5708. return ERR_PTR(rc);
  5709. }
  5710. /* create CRTC properties */
  5711. msm_property_init(&sde_crtc->property_info, &crtc->base, dev,
  5712. priv->crtc_property, sde_crtc->property_data,
  5713. CRTC_PROP_COUNT, CRTC_PROP_BLOBCOUNT,
  5714. sizeof(struct sde_crtc_state));
  5715. sde_crtc_install_properties(crtc, kms->catalog);
  5716. /* Install color processing properties */
  5717. sde_cp_crtc_init(crtc);
  5718. sde_cp_crtc_install_properties(crtc);
  5719. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  5720. sde_crtc->cur_perf.llcc_active[i] = false;
  5721. sde_crtc->new_perf.llcc_active[i] = false;
  5722. }
  5723. kthread_init_delayed_work(&sde_crtc->idle_notify_work,
  5724. __sde_crtc_idle_notify_work);
  5725. kthread_init_delayed_work(&sde_crtc->static_cache_read_work,
  5726. __sde_crtc_static_cache_read_work);
  5727. SDE_DEBUG("crtc=%d new_llcc=%d, old_llcc=%d\n",
  5728. crtc->base.id,
  5729. sde_crtc->new_perf.llcc_active,
  5730. sde_crtc->cur_perf.llcc_active);
  5731. SDE_DEBUG("%s: successfully initialized crtc\n", sde_crtc->name);
  5732. return crtc;
  5733. }
  5734. int sde_crtc_post_init(struct drm_device *dev, struct drm_crtc *crtc)
  5735. {
  5736. struct sde_crtc *sde_crtc;
  5737. int rc = 0;
  5738. if (!dev || !dev->primary || !dev->primary->kdev || !crtc) {
  5739. SDE_ERROR("invalid input param(s)\n");
  5740. rc = -EINVAL;
  5741. goto end;
  5742. }
  5743. sde_crtc = to_sde_crtc(crtc);
  5744. sde_crtc->sysfs_dev = device_create_with_groups(
  5745. dev->primary->kdev->class, dev->primary->kdev, 0, crtc,
  5746. sde_crtc_attr_groups, "sde-crtc-%d", crtc->index);
  5747. if (IS_ERR_OR_NULL(sde_crtc->sysfs_dev)) {
  5748. SDE_ERROR("crtc:%d sysfs create failed rc:%ld\n", crtc->index,
  5749. PTR_ERR(sde_crtc->sysfs_dev));
  5750. if (!sde_crtc->sysfs_dev)
  5751. rc = -EINVAL;
  5752. else
  5753. rc = PTR_ERR(sde_crtc->sysfs_dev);
  5754. goto end;
  5755. }
  5756. sde_crtc->vsync_event_sf = sysfs_get_dirent(
  5757. sde_crtc->sysfs_dev->kobj.sd, "vsync_event");
  5758. if (!sde_crtc->vsync_event_sf)
  5759. SDE_ERROR("crtc:%d vsync_event sysfs create failed\n",
  5760. crtc->base.id);
  5761. sde_crtc->retire_frame_event_sf = sysfs_get_dirent(
  5762. sde_crtc->sysfs_dev->kobj.sd, "retire_frame_event");
  5763. if (!sde_crtc->retire_frame_event_sf)
  5764. SDE_ERROR("crtc:%d retire frame event sysfs create failed\n",
  5765. crtc->base.id);
  5766. end:
  5767. return rc;
  5768. }
  5769. static int _sde_crtc_event_enable(struct sde_kms *kms,
  5770. struct drm_crtc *crtc_drm, u32 event)
  5771. {
  5772. struct sde_crtc *crtc = NULL;
  5773. struct sde_crtc_irq_info *node;
  5774. unsigned long flags;
  5775. bool found = false;
  5776. int ret, i = 0;
  5777. bool add_event = false;
  5778. crtc = to_sde_crtc(crtc_drm);
  5779. spin_lock_irqsave(&crtc->spin_lock, flags);
  5780. list_for_each_entry(node, &crtc->user_event_list, list) {
  5781. if (node->event == event) {
  5782. found = true;
  5783. break;
  5784. }
  5785. }
  5786. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5787. /* event already enabled */
  5788. if (found)
  5789. return 0;
  5790. node = NULL;
  5791. for (i = 0; i < ARRAY_SIZE(custom_events); i++) {
  5792. if (custom_events[i].event == event &&
  5793. custom_events[i].func) {
  5794. node = kzalloc(sizeof(*node), GFP_KERNEL);
  5795. if (!node)
  5796. return -ENOMEM;
  5797. INIT_LIST_HEAD(&node->list);
  5798. INIT_LIST_HEAD(&node->irq.list);
  5799. node->func = custom_events[i].func;
  5800. node->event = event;
  5801. node->state = IRQ_NOINIT;
  5802. spin_lock_init(&node->state_lock);
  5803. break;
  5804. }
  5805. }
  5806. if (!node) {
  5807. SDE_ERROR("unsupported event %x\n", event);
  5808. return -EINVAL;
  5809. }
  5810. ret = 0;
  5811. if (crtc_drm->enabled) {
  5812. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  5813. if (ret < 0) {
  5814. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  5815. kfree(node);
  5816. return ret;
  5817. }
  5818. INIT_LIST_HEAD(&node->irq.list);
  5819. mutex_lock(&crtc->crtc_lock);
  5820. ret = node->func(crtc_drm, true, &node->irq);
  5821. if (!ret) {
  5822. spin_lock_irqsave(&crtc->spin_lock, flags);
  5823. list_add_tail(&node->list, &crtc->user_event_list);
  5824. add_event = true;
  5825. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5826. }
  5827. mutex_unlock(&crtc->crtc_lock);
  5828. pm_runtime_put_sync(crtc_drm->dev->dev);
  5829. }
  5830. if (add_event)
  5831. return 0;
  5832. if (!ret) {
  5833. spin_lock_irqsave(&crtc->spin_lock, flags);
  5834. list_add_tail(&node->list, &crtc->user_event_list);
  5835. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5836. } else {
  5837. kfree(node);
  5838. }
  5839. return ret;
  5840. }
  5841. static int _sde_crtc_event_disable(struct sde_kms *kms,
  5842. struct drm_crtc *crtc_drm, u32 event)
  5843. {
  5844. struct sde_crtc *crtc = NULL;
  5845. struct sde_crtc_irq_info *node = NULL;
  5846. unsigned long flags;
  5847. bool found = false;
  5848. int ret;
  5849. crtc = to_sde_crtc(crtc_drm);
  5850. spin_lock_irqsave(&crtc->spin_lock, flags);
  5851. list_for_each_entry(node, &crtc->user_event_list, list) {
  5852. if (node->event == event) {
  5853. list_del_init(&node->list);
  5854. found = true;
  5855. break;
  5856. }
  5857. }
  5858. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5859. /* event already disabled */
  5860. if (!found)
  5861. return 0;
  5862. /**
  5863. * crtc is disabled interrupts are cleared remove from the list,
  5864. * no need to disable/de-register.
  5865. */
  5866. if (!crtc_drm->enabled) {
  5867. kfree(node);
  5868. return 0;
  5869. }
  5870. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  5871. if (ret < 0) {
  5872. SDE_ERROR("failed to enable power resource %d\n", ret);
  5873. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  5874. kfree(node);
  5875. return ret;
  5876. }
  5877. ret = node->func(crtc_drm, false, &node->irq);
  5878. if (ret) {
  5879. spin_lock_irqsave(&crtc->spin_lock, flags);
  5880. list_add_tail(&node->list, &crtc->user_event_list);
  5881. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5882. } else {
  5883. kfree(node);
  5884. }
  5885. pm_runtime_put_sync(crtc_drm->dev->dev);
  5886. return ret;
  5887. }
  5888. int sde_crtc_register_custom_event(struct sde_kms *kms,
  5889. struct drm_crtc *crtc_drm, u32 event, bool en)
  5890. {
  5891. struct sde_crtc *crtc = NULL;
  5892. int ret;
  5893. crtc = to_sde_crtc(crtc_drm);
  5894. if (!crtc || !kms || !kms->dev) {
  5895. DRM_ERROR("invalid sde_crtc %pK kms %pK dev %pK\n", crtc,
  5896. kms, ((kms) ? (kms->dev) : NULL));
  5897. return -EINVAL;
  5898. }
  5899. if (en)
  5900. ret = _sde_crtc_event_enable(kms, crtc_drm, event);
  5901. else
  5902. ret = _sde_crtc_event_disable(kms, crtc_drm, event);
  5903. return ret;
  5904. }
  5905. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  5906. bool en, struct sde_irq_callback *irq)
  5907. {
  5908. return 0;
  5909. }
  5910. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  5911. struct sde_irq_callback *noirq)
  5912. {
  5913. /*
  5914. * IRQ object noirq is not being used here since there is
  5915. * no crtc irq from pm event.
  5916. */
  5917. return 0;
  5918. }
  5919. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  5920. bool en, struct sde_irq_callback *irq)
  5921. {
  5922. return 0;
  5923. }
  5924. static int sde_crtc_mmrm_interrupt_handler(struct drm_crtc *crtc_drm,
  5925. bool en, struct sde_irq_callback *irq)
  5926. {
  5927. return 0;
  5928. }
  5929. /**
  5930. * sde_crtc_update_cont_splash_settings - update mixer settings
  5931. * and initial clk during device bootup for cont_splash use case
  5932. * @crtc: Pointer to drm crtc structure
  5933. */
  5934. void sde_crtc_update_cont_splash_settings(struct drm_crtc *crtc)
  5935. {
  5936. struct sde_kms *kms = NULL;
  5937. struct msm_drm_private *priv;
  5938. struct sde_crtc *sde_crtc;
  5939. u64 rate;
  5940. if (!crtc || !crtc->state || !crtc->dev || !crtc->dev->dev_private) {
  5941. SDE_ERROR("invalid crtc\n");
  5942. return;
  5943. }
  5944. priv = crtc->dev->dev_private;
  5945. kms = to_sde_kms(priv->kms);
  5946. if (!kms || !kms->catalog) {
  5947. SDE_ERROR("invalid parameters\n");
  5948. return;
  5949. }
  5950. _sde_crtc_setup_mixers(crtc);
  5951. crtc->enabled = true;
  5952. /* update core clk value for initial state with cont-splash */
  5953. sde_crtc = to_sde_crtc(crtc);
  5954. rate = sde_power_clk_get_rate(&priv->phandle, kms->perf.clk_name);
  5955. sde_crtc->cur_perf.core_clk_rate = (rate > 0) ?
  5956. rate : kms->perf.max_core_clk_rate;
  5957. sde_crtc->cur_perf.core_clk_rate = kms->perf.max_core_clk_rate;
  5958. }