hal_8074v2_rx.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652
  1. /*
  2. * Copyright (c) 2016-2019 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "hal_hw_headers.h"
  19. #include "hal_internal.h"
  20. #include "cdp_txrx_mon_struct.h"
  21. #include "qdf_trace.h"
  22. #include "hal_rx.h"
  23. #include "hal_tx.h"
  24. #include "dp_types.h"
  25. #include "hal_api_mon.h"
  26. #ifndef QCA_WIFI_QCA6018
  27. #include "phyrx_other_receive_info_su_evm_details.h"
  28. #endif
  29. #define HAL_RX_MPDU_GET_SEQUENCE_NUMBER(_rx_mpdu_info) \
  30. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  31. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_OFFSET)), \
  32. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_MASK, \
  33. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_LSB))
  34. #define HAL_RX_MSDU_END_DA_IS_MCBC_GET(_rx_msdu_end) \
  35. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  36. RX_MSDU_END_5_DA_IS_MCBC_OFFSET)), \
  37. RX_MSDU_END_5_DA_IS_MCBC_MASK, \
  38. RX_MSDU_END_5_DA_IS_MCBC_LSB))
  39. #define HAL_RX_MSDU_END_SA_IS_VALID_GET(_rx_msdu_end) \
  40. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  41. RX_MSDU_END_5_SA_IS_VALID_OFFSET)), \
  42. RX_MSDU_END_5_SA_IS_VALID_MASK, \
  43. RX_MSDU_END_5_SA_IS_VALID_LSB))
  44. #define HAL_RX_MSDU_END_SA_IDX_GET(_rx_msdu_end) \
  45. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  46. RX_MSDU_END_13_SA_IDX_OFFSET)), \
  47. RX_MSDU_END_13_SA_IDX_MASK, \
  48. RX_MSDU_END_13_SA_IDX_LSB))
  49. #define HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(_rx_msdu_end) \
  50. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  51. RX_MSDU_END_5_L3_HEADER_PADDING_OFFSET)), \
  52. RX_MSDU_END_5_L3_HEADER_PADDING_MASK, \
  53. RX_MSDU_END_5_L3_HEADER_PADDING_LSB))
  54. #define HAL_RX_MPDU_ENCRYPTION_INFO_VALID(_rx_mpdu_info) \
  55. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  56. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_OFFSET)), \
  57. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_MASK, \
  58. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_LSB))
  59. #define HAL_RX_MPDU_PN_31_0_GET(_rx_mpdu_info) \
  60. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  61. RX_MPDU_INFO_4_PN_31_0_OFFSET)), \
  62. RX_MPDU_INFO_4_PN_31_0_MASK, \
  63. RX_MPDU_INFO_4_PN_31_0_LSB))
  64. #define HAL_RX_MPDU_PN_63_32_GET(_rx_mpdu_info) \
  65. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  66. RX_MPDU_INFO_5_PN_63_32_OFFSET)), \
  67. RX_MPDU_INFO_5_PN_63_32_MASK, \
  68. RX_MPDU_INFO_5_PN_63_32_LSB))
  69. #define HAL_RX_MPDU_PN_95_64_GET(_rx_mpdu_info) \
  70. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  71. RX_MPDU_INFO_6_PN_95_64_OFFSET)), \
  72. RX_MPDU_INFO_6_PN_95_64_MASK, \
  73. RX_MPDU_INFO_6_PN_95_64_LSB))
  74. #define HAL_RX_MPDU_PN_127_96_GET(_rx_mpdu_info) \
  75. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  76. RX_MPDU_INFO_7_PN_127_96_OFFSET)), \
  77. RX_MPDU_INFO_7_PN_127_96_MASK, \
  78. RX_MPDU_INFO_7_PN_127_96_LSB))
  79. #define HAL_RX_MSDU_END_FIRST_MSDU_GET(_rx_msdu_end) \
  80. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  81. RX_MSDU_END_5_FIRST_MSDU_OFFSET)), \
  82. RX_MSDU_END_5_FIRST_MSDU_MASK, \
  83. RX_MSDU_END_5_FIRST_MSDU_LSB))
  84. #define HAL_RX_MSDU_START_MIMO_SS_BITMAP(_rx_msdu_start)\
  85. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  86. RX_MSDU_START_5_MIMO_SS_BITMAP_OFFSET)), \
  87. RX_MSDU_START_5_MIMO_SS_BITMAP_MASK, \
  88. RX_MSDU_START_5_MIMO_SS_BITMAP_LSB))
  89. #define HAL_RX_MSDU_END_DA_IS_VALID_GET(_rx_msdu_end) \
  90. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  91. RX_MSDU_END_5_DA_IS_VALID_OFFSET)), \
  92. RX_MSDU_END_5_DA_IS_VALID_MASK, \
  93. RX_MSDU_END_5_DA_IS_VALID_LSB))
  94. #define HAL_RX_MSDU_END_LAST_MSDU_GET(_rx_msdu_end) \
  95. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  96. RX_MSDU_END_5_LAST_MSDU_OFFSET)), \
  97. RX_MSDU_END_5_LAST_MSDU_MASK, \
  98. RX_MSDU_END_5_LAST_MSDU_LSB))
  99. #define HAL_RX_MPDU_GET_MAC_AD4_VALID(_rx_mpdu_info) \
  100. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  101. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_OFFSET)), \
  102. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_MASK, \
  103. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_LSB))
  104. #define HAL_RX_MPDU_INFO_SW_PEER_ID_GET(_rx_mpdu_info) \
  105. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  106. RX_MPDU_INFO_1_SW_PEER_ID_OFFSET)), \
  107. RX_MPDU_INFO_1_SW_PEER_ID_MASK, \
  108. RX_MPDU_INFO_1_SW_PEER_ID_LSB))
  109. #define HAL_RX_MPDU_GET_TODS(_rx_mpdu_info) \
  110. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  111. RX_MPDU_INFO_2_TO_DS_OFFSET)), \
  112. RX_MPDU_INFO_2_TO_DS_MASK, \
  113. RX_MPDU_INFO_2_TO_DS_LSB))
  114. #define HAL_RX_MPDU_GET_FROMDS(_rx_mpdu_info) \
  115. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  116. RX_MPDU_INFO_2_FR_DS_OFFSET)), \
  117. RX_MPDU_INFO_2_FR_DS_MASK, \
  118. RX_MPDU_INFO_2_FR_DS_LSB))
  119. #define HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(_rx_mpdu_info) \
  120. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  121. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_OFFSET)), \
  122. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_MASK, \
  123. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_LSB))
  124. #define HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(_rx_mpdu_info) \
  125. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  126. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_OFFSET)), \
  127. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_MASK, \
  128. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_LSB))
  129. #define HAL_RX_MPDU_AD1_31_0_GET(_rx_mpdu_info) \
  130. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  131. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_OFFSET)), \
  132. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_MASK, \
  133. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_LSB))
  134. #define HAL_RX_MPDU_AD1_47_32_GET(_rx_mpdu_info) \
  135. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  136. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_OFFSET)), \
  137. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_MASK, \
  138. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_LSB))
  139. #define HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(_rx_mpdu_info) \
  140. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  141. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_OFFSET)), \
  142. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_MASK, \
  143. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_LSB))
  144. #define HAL_RX_MPDU_AD2_15_0_GET(_rx_mpdu_info) \
  145. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  146. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_OFFSET)), \
  147. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_MASK, \
  148. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_LSB))
  149. #define HAL_RX_MPDU_AD2_47_16_GET(_rx_mpdu_info) \
  150. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  151. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_OFFSET)), \
  152. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_MASK, \
  153. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_LSB))
  154. #define HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(_rx_mpdu_info) \
  155. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  156. RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_OFFSET)), \
  157. RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_MASK, \
  158. RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_LSB))
  159. #define HAL_RX_MPDU_AD3_31_0_GET(_rx_mpdu_info) \
  160. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  161. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_OFFSET)), \
  162. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_MASK, \
  163. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_LSB))
  164. #define HAL_RX_MPDU_AD3_47_32_GET(_rx_mpdu_info) \
  165. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  166. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_OFFSET)), \
  167. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_MASK, \
  168. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_LSB))
  169. #define HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(_rx_mpdu_info) \
  170. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  171. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_OFFSET)), \
  172. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_MASK, \
  173. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_LSB))
  174. #define HAL_RX_MPDU_AD4_31_0_GET(_rx_mpdu_info) \
  175. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  176. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_OFFSET)), \
  177. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_MASK, \
  178. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_LSB))
  179. #define HAL_RX_MPDU_AD4_47_32_GET(_rx_mpdu_info) \
  180. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  181. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_OFFSET)), \
  182. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_MASK, \
  183. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_LSB))
  184. #define HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(_rx_mpdu_info) \
  185. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  186. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_OFFSET)), \
  187. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_MASK, \
  188. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_LSB))
  189. #define HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(_rx_mpdu_info) \
  190. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  191. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_OFFSET)), \
  192. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_MASK, \
  193. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_LSB))
  194. #define HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(_rx_msdu_end) \
  195. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  196. RX_MSDU_END_16_SA_SW_PEER_ID_OFFSET)), \
  197. RX_MSDU_END_16_SA_SW_PEER_ID_MASK, \
  198. RX_MSDU_END_16_SA_SW_PEER_ID_LSB))
  199. /*
  200. * hal_rx_msdu_start_nss_get_8074v2(): API to get the NSS
  201. * Interval from rx_msdu_start
  202. *
  203. * @buf: pointer to the start of RX PKT TLV header
  204. * Return: uint32_t(nss)
  205. */
  206. static uint32_t hal_rx_msdu_start_nss_get_8074v2(uint8_t *buf)
  207. {
  208. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  209. struct rx_msdu_start *msdu_start =
  210. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  211. uint8_t mimo_ss_bitmap;
  212. mimo_ss_bitmap = HAL_RX_MSDU_START_MIMO_SS_BITMAP(msdu_start);
  213. return qdf_get_hweight8(mimo_ss_bitmap);
  214. }
  215. /**
  216. * hal_rx_mon_hw_desc_get_mpdu_status_8074v2(): Retrieve MPDU status
  217. *
  218. * @ hw_desc_addr: Start address of Rx HW TLVs
  219. * @ rs: Status for monitor mode
  220. *
  221. * Return: void
  222. */
  223. static void hal_rx_mon_hw_desc_get_mpdu_status_8074v2(void *hw_desc_addr,
  224. struct mon_rx_status *rs)
  225. {
  226. struct rx_msdu_start *rx_msdu_start;
  227. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  228. uint32_t reg_value;
  229. const uint32_t sgi_hw_to_cdp[] = {
  230. CDP_SGI_0_8_US,
  231. CDP_SGI_0_4_US,
  232. CDP_SGI_1_6_US,
  233. CDP_SGI_3_2_US,
  234. };
  235. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  236. HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
  237. rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
  238. RX_MSDU_START_5, USER_RSSI);
  239. rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
  240. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
  241. rs->sgi = sgi_hw_to_cdp[reg_value];
  242. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
  243. rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
  244. /* TODO: rs->beamformed should be set for SU beamforming also */
  245. }
  246. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  247. static uint32_t hal_get_link_desc_size_8074v2(void)
  248. {
  249. return LINK_DESC_SIZE;
  250. }
  251. /*
  252. * hal_rx_get_tlv_8074v2(): API to get the tlv
  253. *
  254. * @rx_tlv: TLV data extracted from the rx packet
  255. * Return: uint8_t
  256. */
  257. static uint8_t hal_rx_get_tlv_8074v2(void *rx_tlv)
  258. {
  259. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_0, RECEIVE_BANDWIDTH);
  260. }
  261. #ifndef QCA_WIFI_QCA6018
  262. #define HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, evm, pilot) \
  263. (ppdu_info)->evm_info.pilot_evm[pilot] = HAL_RX_GET(rx_tlv, \
  264. PHYRX_OTHER_RECEIVE_INFO, \
  265. SU_EVM_DETAILS_##evm##_PILOT_##pilot##_EVM)
  266. static inline void
  267. hal_rx_update_su_evm_info(void *rx_tlv,
  268. void *ppdu_info_hdl)
  269. {
  270. struct hal_rx_ppdu_info *ppdu_info =
  271. (struct hal_rx_ppdu_info *)ppdu_info_hdl;
  272. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 1, 0);
  273. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 2, 1);
  274. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 3, 2);
  275. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 4, 3);
  276. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 5, 4);
  277. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 6, 5);
  278. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 7, 6);
  279. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 8, 7);
  280. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 9, 8);
  281. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 10, 9);
  282. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 11, 10);
  283. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 12, 11);
  284. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 13, 12);
  285. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 14, 13);
  286. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 15, 14);
  287. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 16, 15);
  288. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 17, 16);
  289. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 18, 17);
  290. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 19, 18);
  291. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 20, 19);
  292. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 21, 20);
  293. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 22, 21);
  294. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 23, 22);
  295. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 24, 23);
  296. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 25, 24);
  297. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 26, 25);
  298. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 27, 26);
  299. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 28, 27);
  300. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 29, 28);
  301. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 30, 29);
  302. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 31, 30);
  303. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 32, 31);
  304. }
  305. /**
  306. * hal_rx_proc_phyrx_other_receive_info_tlv_8074v2()
  307. * -process other receive info TLV
  308. * @rx_tlv_hdr: pointer to TLV header
  309. * @ppdu_info: pointer to ppdu_info
  310. *
  311. * Return: None
  312. */
  313. static
  314. void hal_rx_proc_phyrx_other_receive_info_tlv_8074v2(void *rx_tlv_hdr,
  315. void *ppdu_info_hdl)
  316. {
  317. uint16_t tlv_tag;
  318. void *rx_tlv;
  319. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  320. /* Skip TLV_HDR for OTHER_RECEIVE_INFO and follows the
  321. * embedded TLVs inside
  322. */
  323. rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  324. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv);
  325. switch (tlv_tag) {
  326. case WIFIPHYRX_OTHER_RECEIVE_INFO_SU_EVM_DETAILS_E:
  327. /* Skip TLV length to get TLV content */
  328. rx_tlv = (uint8_t *)rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  329. ppdu_info->evm_info.number_of_symbols = HAL_RX_GET(rx_tlv,
  330. PHYRX_OTHER_RECEIVE_INFO,
  331. SU_EVM_DETAILS_0_NUMBER_OF_SYMBOLS);
  332. ppdu_info->evm_info.pilot_count = HAL_RX_GET(rx_tlv,
  333. PHYRX_OTHER_RECEIVE_INFO,
  334. SU_EVM_DETAILS_0_PILOT_COUNT);
  335. ppdu_info->evm_info.nss_count = HAL_RX_GET(rx_tlv,
  336. PHYRX_OTHER_RECEIVE_INFO,
  337. SU_EVM_DETAILS_0_NSS_COUNT);
  338. hal_rx_update_su_evm_info(rx_tlv, ppdu_info_hdl);
  339. break;
  340. }
  341. }
  342. #else
  343. static inline
  344. void hal_rx_proc_phyrx_other_receive_info_tlv_8074v2(void *rx_tlv_hdr,
  345. void *ppdu_info_hdl)
  346. {
  347. }
  348. #endif
  349. /**
  350. * hal_rx_dump_msdu_start_tlv_8074v2() : dump RX msdu_start TLV in structured
  351. * human readable format.
  352. * @ msdu_start: pointer the msdu_start TLV in pkt.
  353. * @ dbg_level: log level.
  354. *
  355. * Return: void
  356. */
  357. static void hal_rx_dump_msdu_start_tlv_8074v2(void *msdustart,
  358. uint8_t dbg_level)
  359. {
  360. struct rx_msdu_start *msdu_start = (struct rx_msdu_start *)msdustart;
  361. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  362. "rx_msdu_start tlv - "
  363. "rxpcu_mpdu_filter_in_category: %d "
  364. "sw_frame_group_id: %d "
  365. "phy_ppdu_id: %d "
  366. "msdu_length: %d "
  367. "ipsec_esp: %d "
  368. "l3_offset: %d "
  369. "ipsec_ah: %d "
  370. "l4_offset: %d "
  371. "msdu_number: %d "
  372. "decap_format: %d "
  373. "ipv4_proto: %d "
  374. "ipv6_proto: %d "
  375. "tcp_proto: %d "
  376. "udp_proto: %d "
  377. "ip_frag: %d "
  378. "tcp_only_ack: %d "
  379. "da_is_bcast_mcast: %d "
  380. "ip4_protocol_ip6_next_header: %d "
  381. "toeplitz_hash_2_or_4: %d "
  382. "flow_id_toeplitz: %d "
  383. "user_rssi: %d "
  384. "pkt_type: %d "
  385. "stbc: %d "
  386. "sgi: %d "
  387. "rate_mcs: %d "
  388. "receive_bandwidth: %d "
  389. "reception_type: %d "
  390. "ppdu_start_timestamp: %d "
  391. "sw_phy_meta_data: %d ",
  392. msdu_start->rxpcu_mpdu_filter_in_category,
  393. msdu_start->sw_frame_group_id,
  394. msdu_start->phy_ppdu_id,
  395. msdu_start->msdu_length,
  396. msdu_start->ipsec_esp,
  397. msdu_start->l3_offset,
  398. msdu_start->ipsec_ah,
  399. msdu_start->l4_offset,
  400. msdu_start->msdu_number,
  401. msdu_start->decap_format,
  402. msdu_start->ipv4_proto,
  403. msdu_start->ipv6_proto,
  404. msdu_start->tcp_proto,
  405. msdu_start->udp_proto,
  406. msdu_start->ip_frag,
  407. msdu_start->tcp_only_ack,
  408. msdu_start->da_is_bcast_mcast,
  409. msdu_start->ip4_protocol_ip6_next_header,
  410. msdu_start->toeplitz_hash_2_or_4,
  411. msdu_start->flow_id_toeplitz,
  412. msdu_start->user_rssi,
  413. msdu_start->pkt_type,
  414. msdu_start->stbc,
  415. msdu_start->sgi,
  416. msdu_start->rate_mcs,
  417. msdu_start->receive_bandwidth,
  418. msdu_start->reception_type,
  419. msdu_start->ppdu_start_timestamp,
  420. msdu_start->sw_phy_meta_data);
  421. }
  422. /**
  423. * hal_rx_dump_msdu_end_tlv_8074v2: dump RX msdu_end TLV in structured
  424. * human readable format.
  425. * @ msdu_end: pointer the msdu_end TLV in pkt.
  426. * @ dbg_level: log level.
  427. *
  428. * Return: void
  429. */
  430. static void hal_rx_dump_msdu_end_tlv_8074v2(void *msduend,
  431. uint8_t dbg_level)
  432. {
  433. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  434. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  435. "rx_msdu_end tlv - "
  436. "rxpcu_mpdu_filter_in_category: %d "
  437. "sw_frame_group_id: %d "
  438. "phy_ppdu_id: %d "
  439. "ip_hdr_chksum: %d "
  440. "tcp_udp_chksum: %d "
  441. "key_id_octet: %d "
  442. "cce_super_rule: %d "
  443. "cce_classify_not_done_truncat: %d "
  444. "cce_classify_not_done_cce_dis: %d "
  445. "ext_wapi_pn_63_48: %d "
  446. "ext_wapi_pn_95_64: %d "
  447. "ext_wapi_pn_127_96: %d "
  448. "reported_mpdu_length: %d "
  449. "first_msdu: %d "
  450. "last_msdu: %d "
  451. "sa_idx_timeout: %d "
  452. "da_idx_timeout: %d "
  453. "msdu_limit_error: %d "
  454. "flow_idx_timeout: %d "
  455. "flow_idx_invalid: %d "
  456. "wifi_parser_error: %d "
  457. "amsdu_parser_error: %d "
  458. "sa_is_valid: %d "
  459. "da_is_valid: %d "
  460. "da_is_mcbc: %d "
  461. "l3_header_padding: %d "
  462. "ipv6_options_crc: %d "
  463. "tcp_seq_number: %d "
  464. "tcp_ack_number: %d "
  465. "tcp_flag: %d "
  466. "lro_eligible: %d "
  467. "window_size: %d "
  468. "da_offset: %d "
  469. "sa_offset: %d "
  470. "da_offset_valid: %d "
  471. "sa_offset_valid: %d "
  472. "rule_indication_31_0: %d "
  473. "rule_indication_63_32: %d "
  474. "sa_idx: %d "
  475. "msdu_drop: %d "
  476. "reo_destination_indication: %d "
  477. "flow_idx: %d "
  478. "fse_metadata: %d "
  479. "cce_metadata: %d "
  480. "sa_sw_peer_id: %d ",
  481. msdu_end->rxpcu_mpdu_filter_in_category,
  482. msdu_end->sw_frame_group_id,
  483. msdu_end->phy_ppdu_id,
  484. msdu_end->ip_hdr_chksum,
  485. msdu_end->tcp_udp_chksum,
  486. msdu_end->key_id_octet,
  487. msdu_end->cce_super_rule,
  488. msdu_end->cce_classify_not_done_truncate,
  489. msdu_end->cce_classify_not_done_cce_dis,
  490. msdu_end->ext_wapi_pn_63_48,
  491. msdu_end->ext_wapi_pn_95_64,
  492. msdu_end->ext_wapi_pn_127_96,
  493. msdu_end->reported_mpdu_length,
  494. msdu_end->first_msdu,
  495. msdu_end->last_msdu,
  496. msdu_end->sa_idx_timeout,
  497. msdu_end->da_idx_timeout,
  498. msdu_end->msdu_limit_error,
  499. msdu_end->flow_idx_timeout,
  500. msdu_end->flow_idx_invalid,
  501. msdu_end->wifi_parser_error,
  502. msdu_end->amsdu_parser_error,
  503. msdu_end->sa_is_valid,
  504. msdu_end->da_is_valid,
  505. msdu_end->da_is_mcbc,
  506. msdu_end->l3_header_padding,
  507. msdu_end->ipv6_options_crc,
  508. msdu_end->tcp_seq_number,
  509. msdu_end->tcp_ack_number,
  510. msdu_end->tcp_flag,
  511. msdu_end->lro_eligible,
  512. msdu_end->window_size,
  513. msdu_end->da_offset,
  514. msdu_end->sa_offset,
  515. msdu_end->da_offset_valid,
  516. msdu_end->sa_offset_valid,
  517. msdu_end->rule_indication_31_0,
  518. msdu_end->rule_indication_63_32,
  519. msdu_end->sa_idx,
  520. msdu_end->msdu_drop,
  521. msdu_end->reo_destination_indication,
  522. msdu_end->flow_idx,
  523. msdu_end->fse_metadata,
  524. msdu_end->cce_metadata,
  525. msdu_end->sa_sw_peer_id);
  526. }
  527. /*
  528. * Get tid from RX_MPDU_START
  529. */
  530. #define HAL_RX_MPDU_INFO_TID_GET(_rx_mpdu_info) \
  531. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  532. RX_MPDU_INFO_3_TID_OFFSET)), \
  533. RX_MPDU_INFO_3_TID_MASK, \
  534. RX_MPDU_INFO_3_TID_LSB))
  535. static uint32_t hal_rx_mpdu_start_tid_get_8074v2(uint8_t *buf)
  536. {
  537. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  538. struct rx_mpdu_start *mpdu_start =
  539. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  540. uint32_t tid;
  541. tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
  542. return tid;
  543. }
  544. #define HAL_RX_MSDU_START_RECEPTION_TYPE_GET(_rx_msdu_start) \
  545. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  546. RX_MSDU_START_5_RECEPTION_TYPE_OFFSET)), \
  547. RX_MSDU_START_5_RECEPTION_TYPE_MASK, \
  548. RX_MSDU_START_5_RECEPTION_TYPE_LSB))
  549. /*
  550. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  551. * Interval from rx_msdu_start
  552. *
  553. * @buf: pointer to the start of RX PKT TLV header
  554. * Return: uint32_t(reception_type)
  555. */
  556. static uint32_t hal_rx_msdu_start_reception_type_get_8074v2(uint8_t *buf)
  557. {
  558. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  559. struct rx_msdu_start *msdu_start =
  560. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  561. uint32_t reception_type;
  562. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  563. return reception_type;
  564. }
  565. /* RX_MSDU_END_13_DA_IDX_OR_SW_PEER_ID_OFFSET */
  566. #define HAL_RX_MSDU_END_DA_IDX_GET(_rx_msdu_end) \
  567. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  568. RX_MSDU_END_13_DA_IDX_OR_SW_PEER_ID_OFFSET)), \
  569. RX_MSDU_END_13_DA_IDX_OR_SW_PEER_ID_MASK, \
  570. RX_MSDU_END_13_DA_IDX_OR_SW_PEER_ID_LSB))
  571. /**
  572. * hal_rx_msdu_end_da_idx_get_8074v2: API to get da_idx
  573. * from rx_msdu_end TLV
  574. *
  575. * @ buf: pointer to the start of RX PKT TLV headers
  576. * Return: da index
  577. */
  578. static uint16_t hal_rx_msdu_end_da_idx_get_8074v2(uint8_t *buf)
  579. {
  580. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  581. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  582. uint16_t da_idx;
  583. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  584. return da_idx;
  585. }