dp_main.c 210 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742
  1. /*
  2. * Copyright (c) 2016-2018 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include <qdf_types.h>
  19. #include <qdf_lock.h>
  20. #include <qdf_net_types.h>
  21. #include <qdf_lro.h>
  22. #include <qdf_module.h>
  23. #include <hal_api.h>
  24. #include <hif.h>
  25. #include <htt.h>
  26. #include <wdi_event.h>
  27. #include <queue.h>
  28. #include "dp_htt.h"
  29. #include "dp_types.h"
  30. #include "dp_internal.h"
  31. #include "dp_tx.h"
  32. #include "dp_tx_desc.h"
  33. #include "dp_rx.h"
  34. #include <cdp_txrx_handle.h>
  35. #include <wlan_cfg.h>
  36. #include "cdp_txrx_cmn_struct.h"
  37. #include "cdp_txrx_stats_struct.h"
  38. #include <qdf_util.h>
  39. #include "dp_peer.h"
  40. #include "dp_rx_mon.h"
  41. #include "htt_stats.h"
  42. #include "qdf_mem.h" /* qdf_mem_malloc,free */
  43. #ifdef QCA_LL_TX_FLOW_CONTROL_V2
  44. #include "cdp_txrx_flow_ctrl_v2.h"
  45. #else
  46. static inline void
  47. cdp_dump_flow_pool_info(struct cdp_soc_t *soc)
  48. {
  49. return;
  50. }
  51. #endif
  52. #include "dp_ipa.h"
  53. #ifdef CONFIG_MCL
  54. static void dp_service_mon_rings(void *arg);
  55. #ifndef REMOVE_PKT_LOG
  56. #include <pktlog_ac_api.h>
  57. #include <pktlog_ac.h>
  58. static void dp_pkt_log_con_service(struct cdp_pdev *ppdev, void *scn);
  59. #endif
  60. #endif
  61. static void dp_pktlogmod_exit(struct dp_pdev *handle);
  62. static void *dp_peer_create_wifi3(struct cdp_vdev *vdev_handle,
  63. uint8_t *peer_mac_addr);
  64. static void dp_peer_delete_wifi3(void *peer_handle, uint32_t bitmap);
  65. #define DP_INTR_POLL_TIMER_MS 10
  66. #define DP_WDS_AGING_TIMER_DEFAULT_MS 120000
  67. #define DP_MCS_LENGTH (6*MAX_MCS)
  68. #define DP_NSS_LENGTH (6*SS_COUNT)
  69. #define DP_RXDMA_ERR_LENGTH (6*HAL_RXDMA_ERR_MAX)
  70. #define DP_REO_ERR_LENGTH (6*HAL_REO_ERR_MAX)
  71. #define DP_MAX_MCS_STRING_LEN 30
  72. #define DP_CURR_FW_STATS_AVAIL 19
  73. #define DP_HTT_DBG_EXT_STATS_MAX 256
  74. #define DP_MAX_SLEEP_TIME 100
  75. #ifdef IPA_OFFLOAD
  76. /* Exclude IPA rings from the interrupt context */
  77. #define TX_RING_MASK_VAL 0xb
  78. #define RX_RING_MASK_VAL 0x7
  79. #else
  80. #define TX_RING_MASK_VAL 0xF
  81. #define RX_RING_MASK_VAL 0xF
  82. #endif
  83. bool rx_hash = 1;
  84. qdf_declare_param(rx_hash, bool);
  85. #define STR_MAXLEN 64
  86. #define DP_PPDU_STATS_CFG_ALL 0xFFFF
  87. /* PPDU stats mask sent to FW to enable enhanced stats */
  88. #define DP_PPDU_STATS_CFG_ENH_STATS 0xE67
  89. /* PPDU stats mask sent to FW to support debug sniffer feature */
  90. #define DP_PPDU_STATS_CFG_SNIFFER 0x2FFF
  91. /**
  92. * default_dscp_tid_map - Default DSCP-TID mapping
  93. *
  94. * DSCP TID
  95. * 000000 0
  96. * 001000 1
  97. * 010000 2
  98. * 011000 3
  99. * 100000 4
  100. * 101000 5
  101. * 110000 6
  102. * 111000 7
  103. */
  104. static uint8_t default_dscp_tid_map[DSCP_TID_MAP_MAX] = {
  105. 0, 0, 0, 0, 0, 0, 0, 0,
  106. 1, 1, 1, 1, 1, 1, 1, 1,
  107. 2, 2, 2, 2, 2, 2, 2, 2,
  108. 3, 3, 3, 3, 3, 3, 3, 3,
  109. 4, 4, 4, 4, 4, 4, 4, 4,
  110. 5, 5, 5, 5, 5, 5, 5, 5,
  111. 6, 6, 6, 6, 6, 6, 6, 6,
  112. 7, 7, 7, 7, 7, 7, 7, 7,
  113. };
  114. /*
  115. * struct dp_rate_debug
  116. *
  117. * @mcs_type: print string for a given mcs
  118. * @valid: valid mcs rate?
  119. */
  120. struct dp_rate_debug {
  121. char mcs_type[DP_MAX_MCS_STRING_LEN];
  122. uint8_t valid;
  123. };
  124. #define MCS_VALID 1
  125. #define MCS_INVALID 0
  126. static const struct dp_rate_debug dp_rate_string[DOT11_MAX][MAX_MCS] = {
  127. {
  128. {"OFDM 48 Mbps", MCS_VALID},
  129. {"OFDM 24 Mbps", MCS_VALID},
  130. {"OFDM 12 Mbps", MCS_VALID},
  131. {"OFDM 6 Mbps ", MCS_VALID},
  132. {"OFDM 54 Mbps", MCS_VALID},
  133. {"OFDM 36 Mbps", MCS_VALID},
  134. {"OFDM 18 Mbps", MCS_VALID},
  135. {"OFDM 9 Mbps ", MCS_VALID},
  136. {"INVALID ", MCS_INVALID},
  137. {"INVALID ", MCS_INVALID},
  138. {"INVALID ", MCS_INVALID},
  139. {"INVALID ", MCS_INVALID},
  140. {"INVALID ", MCS_VALID},
  141. },
  142. {
  143. {"CCK 11 Mbps Long ", MCS_VALID},
  144. {"CCK 5.5 Mbps Long ", MCS_VALID},
  145. {"CCK 2 Mbps Long ", MCS_VALID},
  146. {"CCK 1 Mbps Long ", MCS_VALID},
  147. {"CCK 11 Mbps Short ", MCS_VALID},
  148. {"CCK 5.5 Mbps Short", MCS_VALID},
  149. {"CCK 2 Mbps Short ", MCS_VALID},
  150. {"INVALID ", MCS_INVALID},
  151. {"INVALID ", MCS_INVALID},
  152. {"INVALID ", MCS_INVALID},
  153. {"INVALID ", MCS_INVALID},
  154. {"INVALID ", MCS_INVALID},
  155. {"INVALID ", MCS_VALID},
  156. },
  157. {
  158. {"HT MCS 0 (BPSK 1/2) ", MCS_VALID},
  159. {"HT MCS 1 (QPSK 1/2) ", MCS_VALID},
  160. {"HT MCS 2 (QPSK 3/4) ", MCS_VALID},
  161. {"HT MCS 3 (16-QAM 1/2)", MCS_VALID},
  162. {"HT MCS 4 (16-QAM 3/4)", MCS_VALID},
  163. {"HT MCS 5 (64-QAM 2/3)", MCS_VALID},
  164. {"HT MCS 6 (64-QAM 3/4)", MCS_VALID},
  165. {"HT MCS 7 (64-QAM 5/6)", MCS_VALID},
  166. {"INVALID ", MCS_INVALID},
  167. {"INVALID ", MCS_INVALID},
  168. {"INVALID ", MCS_INVALID},
  169. {"INVALID ", MCS_INVALID},
  170. {"INVALID ", MCS_VALID},
  171. },
  172. {
  173. {"VHT MCS 0 (BPSK 1/2) ", MCS_VALID},
  174. {"VHT MCS 1 (QPSK 1/2) ", MCS_VALID},
  175. {"VHT MCS 2 (QPSK 3/4) ", MCS_VALID},
  176. {"VHT MCS 3 (16-QAM 1/2) ", MCS_VALID},
  177. {"VHT MCS 4 (16-QAM 3/4) ", MCS_VALID},
  178. {"VHT MCS 5 (64-QAM 2/3) ", MCS_VALID},
  179. {"VHT MCS 6 (64-QAM 3/4) ", MCS_VALID},
  180. {"VHT MCS 7 (64-QAM 5/6) ", MCS_VALID},
  181. {"VHT MCS 8 (256-QAM 3/4) ", MCS_VALID},
  182. {"VHT MCS 9 (256-QAM 5/6) ", MCS_VALID},
  183. {"VHT MCS 10 (1024-QAM 3/4)", MCS_VALID},
  184. {"VHT MCS 11 (1024-QAM 5/6)", MCS_VALID},
  185. {"INVALID ", MCS_VALID},
  186. },
  187. {
  188. {"HE MCS 0 (BPSK 1/2) ", MCS_VALID},
  189. {"HE MCS 1 (QPSK 1/2) ", MCS_VALID},
  190. {"HE MCS 2 (QPSK 3/4) ", MCS_VALID},
  191. {"HE MCS 3 (16-QAM 1/2) ", MCS_VALID},
  192. {"HE MCS 4 (16-QAM 3/4) ", MCS_VALID},
  193. {"HE MCS 5 (64-QAM 2/3) ", MCS_VALID},
  194. {"HE MCS 6 (64-QAM 3/4) ", MCS_VALID},
  195. {"HE MCS 7 (64-QAM 5/6) ", MCS_VALID},
  196. {"HE MCS 8 (256-QAM 3/4) ", MCS_VALID},
  197. {"HE MCS 9 (256-QAM 5/6) ", MCS_VALID},
  198. {"HE MCS 10 (1024-QAM 3/4)", MCS_VALID},
  199. {"HE MCS 11 (1024-QAM 5/6)", MCS_VALID},
  200. {"INVALID ", MCS_VALID},
  201. }
  202. };
  203. /**
  204. * @brief Cpu ring map types
  205. */
  206. enum dp_cpu_ring_map_types {
  207. DP_DEFAULT_MAP,
  208. DP_NSS_FIRST_RADIO_OFFLOADED_MAP,
  209. DP_NSS_SECOND_RADIO_OFFLOADED_MAP,
  210. DP_NSS_ALL_RADIO_OFFLOADED_MAP,
  211. DP_CPU_RING_MAP_MAX
  212. };
  213. /**
  214. * @brief Cpu to tx ring map
  215. */
  216. static uint8_t dp_cpu_ring_map[DP_CPU_RING_MAP_MAX][WLAN_CFG_INT_NUM_CONTEXTS] = {
  217. {0x0, 0x1, 0x2, 0x0},
  218. {0x1, 0x2, 0x1, 0x2},
  219. {0x0, 0x2, 0x0, 0x2},
  220. {0x2, 0x2, 0x2, 0x2}
  221. };
  222. /**
  223. * @brief Select the type of statistics
  224. */
  225. enum dp_stats_type {
  226. STATS_FW = 0,
  227. STATS_HOST = 1,
  228. STATS_TYPE_MAX = 2,
  229. };
  230. /**
  231. * @brief General Firmware statistics options
  232. *
  233. */
  234. enum dp_fw_stats {
  235. TXRX_FW_STATS_INVALID = -1,
  236. };
  237. /**
  238. * dp_stats_mapping_table - Firmware and Host statistics
  239. * currently supported
  240. */
  241. const int dp_stats_mapping_table[][STATS_TYPE_MAX] = {
  242. {HTT_DBG_EXT_STATS_RESET, TXRX_HOST_STATS_INVALID},
  243. {HTT_DBG_EXT_STATS_PDEV_TX, TXRX_HOST_STATS_INVALID},
  244. {HTT_DBG_EXT_STATS_PDEV_RX, TXRX_HOST_STATS_INVALID},
  245. {HTT_DBG_EXT_STATS_PDEV_TX_HWQ, TXRX_HOST_STATS_INVALID},
  246. {HTT_DBG_EXT_STATS_PDEV_TX_SCHED, TXRX_HOST_STATS_INVALID},
  247. {HTT_DBG_EXT_STATS_PDEV_ERROR, TXRX_HOST_STATS_INVALID},
  248. {HTT_DBG_EXT_STATS_PDEV_TQM, TXRX_HOST_STATS_INVALID},
  249. {HTT_DBG_EXT_STATS_TQM_CMDQ, TXRX_HOST_STATS_INVALID},
  250. {HTT_DBG_EXT_STATS_TX_DE_INFO, TXRX_HOST_STATS_INVALID},
  251. {HTT_DBG_EXT_STATS_PDEV_TX_RATE, TXRX_HOST_STATS_INVALID},
  252. {HTT_DBG_EXT_STATS_PDEV_RX_RATE, TXRX_HOST_STATS_INVALID},
  253. {TXRX_FW_STATS_INVALID, TXRX_HOST_STATS_INVALID},
  254. {HTT_DBG_EXT_STATS_TX_SELFGEN_INFO, TXRX_HOST_STATS_INVALID},
  255. {HTT_DBG_EXT_STATS_TX_MU_HWQ, TXRX_HOST_STATS_INVALID},
  256. {HTT_DBG_EXT_STATS_RING_IF_INFO, TXRX_HOST_STATS_INVALID},
  257. {HTT_DBG_EXT_STATS_SRNG_INFO, TXRX_HOST_STATS_INVALID},
  258. {HTT_DBG_EXT_STATS_SFM_INFO, TXRX_HOST_STATS_INVALID},
  259. {HTT_DBG_EXT_STATS_PDEV_TX_MU, TXRX_HOST_STATS_INVALID},
  260. {HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST, TXRX_HOST_STATS_INVALID},
  261. /* Last ENUM for HTT FW STATS */
  262. {DP_HTT_DBG_EXT_STATS_MAX, TXRX_HOST_STATS_INVALID},
  263. {TXRX_FW_STATS_INVALID, TXRX_CLEAR_STATS},
  264. {TXRX_FW_STATS_INVALID, TXRX_RX_RATE_STATS},
  265. {TXRX_FW_STATS_INVALID, TXRX_TX_RATE_STATS},
  266. {TXRX_FW_STATS_INVALID, TXRX_TX_HOST_STATS},
  267. {TXRX_FW_STATS_INVALID, TXRX_RX_HOST_STATS},
  268. {TXRX_FW_STATS_INVALID, TXRX_AST_STATS},
  269. {TXRX_FW_STATS_INVALID, TXRX_SRNG_PTR_STATS},
  270. {TXRX_FW_STATS_INVALID, TXRX_RX_MON_STATS},
  271. };
  272. static int dp_peer_add_ast_wifi3(struct cdp_soc_t *soc_hdl,
  273. struct cdp_peer *peer_hdl,
  274. uint8_t *mac_addr,
  275. enum cdp_txrx_ast_entry_type type,
  276. uint32_t flags)
  277. {
  278. return dp_peer_add_ast((struct dp_soc *)soc_hdl,
  279. (struct dp_peer *)peer_hdl,
  280. mac_addr,
  281. type,
  282. flags);
  283. }
  284. static void dp_peer_del_ast_wifi3(struct cdp_soc_t *soc_hdl,
  285. void *ast_entry_hdl)
  286. {
  287. struct dp_soc *soc = (struct dp_soc *)soc_hdl;
  288. qdf_spin_lock_bh(&soc->ast_lock);
  289. dp_peer_del_ast((struct dp_soc *)soc_hdl,
  290. (struct dp_ast_entry *)ast_entry_hdl);
  291. qdf_spin_unlock_bh(&soc->ast_lock);
  292. }
  293. static int dp_peer_update_ast_wifi3(struct cdp_soc_t *soc_hdl,
  294. struct cdp_peer *peer_hdl,
  295. uint8_t *wds_macaddr,
  296. uint32_t flags)
  297. {
  298. int status;
  299. struct dp_soc *soc = (struct dp_soc *)soc_hdl;
  300. struct dp_ast_entry *ast_entry = NULL;
  301. qdf_spin_lock_bh(&soc->ast_lock);
  302. ast_entry = dp_peer_ast_hash_find(soc, wds_macaddr);
  303. status = dp_peer_update_ast(soc,
  304. (struct dp_peer *)peer_hdl,
  305. ast_entry,
  306. flags);
  307. qdf_spin_unlock_bh(&soc->ast_lock);
  308. return status;
  309. }
  310. /*
  311. * dp_wds_reset_ast_wifi3() - Reset the is_active param for ast entry
  312. * @soc_handle: Datapath SOC handle
  313. * @ast_entry_hdl: AST Entry handle
  314. * Return: None
  315. */
  316. static void dp_wds_reset_ast_wifi3(struct cdp_soc_t *soc_hdl,
  317. uint8_t *wds_macaddr)
  318. {
  319. struct dp_soc *soc = (struct dp_soc *)soc_hdl;
  320. struct dp_ast_entry *ast_entry = NULL;
  321. qdf_spin_lock_bh(&soc->ast_lock);
  322. ast_entry = dp_peer_ast_hash_find(soc, wds_macaddr);
  323. if (ast_entry->type != CDP_TXRX_AST_TYPE_STATIC) {
  324. ast_entry->is_active = TRUE;
  325. }
  326. qdf_spin_unlock_bh(&soc->ast_lock);
  327. }
  328. /*
  329. * dp_wds_reset_ast_table_wifi3() - Reset the is_active param for all ast entry
  330. * @soc: Datapath SOC handle
  331. *
  332. * Return: None
  333. */
  334. static void dp_wds_reset_ast_table_wifi3(struct cdp_soc_t *soc_hdl)
  335. {
  336. struct dp_soc *soc = (struct dp_soc *) soc_hdl;
  337. struct dp_pdev *pdev;
  338. struct dp_vdev *vdev;
  339. struct dp_peer *peer;
  340. struct dp_ast_entry *ase, *temp_ase;
  341. int i;
  342. qdf_spin_lock_bh(&soc->ast_lock);
  343. for (i = 0; i < MAX_PDEV_CNT && soc->pdev_list[i]; i++) {
  344. pdev = soc->pdev_list[i];
  345. qdf_spin_lock_bh(&pdev->vdev_list_lock);
  346. DP_PDEV_ITERATE_VDEV_LIST(pdev, vdev) {
  347. DP_VDEV_ITERATE_PEER_LIST(vdev, peer) {
  348. DP_PEER_ITERATE_ASE_LIST(peer, ase, temp_ase) {
  349. if (ase->type ==
  350. CDP_TXRX_AST_TYPE_STATIC)
  351. continue;
  352. ase->is_active = TRUE;
  353. }
  354. }
  355. }
  356. qdf_spin_unlock_bh(&pdev->vdev_list_lock);
  357. }
  358. qdf_spin_unlock_bh(&soc->ast_lock);
  359. }
  360. /*
  361. * dp_wds_flush_ast_table_wifi3() - Delete all wds and hmwds ast entry
  362. * @soc: Datapath SOC handle
  363. *
  364. * Return: None
  365. */
  366. static void dp_wds_flush_ast_table_wifi3(struct cdp_soc_t *soc_hdl)
  367. {
  368. struct dp_soc *soc = (struct dp_soc *) soc_hdl;
  369. struct dp_pdev *pdev;
  370. struct dp_vdev *vdev;
  371. struct dp_peer *peer;
  372. struct dp_ast_entry *ase, *temp_ase;
  373. int i;
  374. qdf_spin_lock_bh(&soc->ast_lock);
  375. for (i = 0; i < MAX_PDEV_CNT && soc->pdev_list[i]; i++) {
  376. pdev = soc->pdev_list[i];
  377. qdf_spin_lock_bh(&pdev->vdev_list_lock);
  378. DP_PDEV_ITERATE_VDEV_LIST(pdev, vdev) {
  379. DP_VDEV_ITERATE_PEER_LIST(vdev, peer) {
  380. DP_PEER_ITERATE_ASE_LIST(peer, ase, temp_ase) {
  381. if (ase->type ==
  382. CDP_TXRX_AST_TYPE_STATIC)
  383. continue;
  384. dp_peer_del_ast(soc, ase);
  385. }
  386. }
  387. }
  388. qdf_spin_unlock_bh(&pdev->vdev_list_lock);
  389. }
  390. qdf_spin_unlock_bh(&soc->ast_lock);
  391. }
  392. static void *dp_peer_ast_hash_find_wifi3(struct cdp_soc_t *soc_hdl,
  393. uint8_t *ast_mac_addr)
  394. {
  395. struct dp_ast_entry *ast_entry;
  396. struct dp_soc *soc = (struct dp_soc *)soc_hdl;
  397. qdf_spin_lock_bh(&soc->ast_lock);
  398. ast_entry = dp_peer_ast_hash_find(soc, ast_mac_addr);
  399. qdf_spin_unlock_bh(&soc->ast_lock);
  400. return (void *)ast_entry;
  401. }
  402. static uint8_t dp_peer_ast_get_pdev_id_wifi3(struct cdp_soc_t *soc_hdl,
  403. void *ast_entry_hdl)
  404. {
  405. return dp_peer_ast_get_pdev_id((struct dp_soc *)soc_hdl,
  406. (struct dp_ast_entry *)ast_entry_hdl);
  407. }
  408. static uint8_t dp_peer_ast_get_next_hop_wifi3(struct cdp_soc_t *soc_hdl,
  409. void *ast_entry_hdl)
  410. {
  411. return dp_peer_ast_get_next_hop((struct dp_soc *)soc_hdl,
  412. (struct dp_ast_entry *)ast_entry_hdl);
  413. }
  414. static void dp_peer_ast_set_type_wifi3(
  415. struct cdp_soc_t *soc_hdl,
  416. void *ast_entry_hdl,
  417. enum cdp_txrx_ast_entry_type type)
  418. {
  419. dp_peer_ast_set_type((struct dp_soc *)soc_hdl,
  420. (struct dp_ast_entry *)ast_entry_hdl,
  421. type);
  422. }
  423. /**
  424. * dp_srng_find_ring_in_mask() - find which ext_group a ring belongs
  425. * @ring_num: ring num of the ring being queried
  426. * @grp_mask: the grp_mask array for the ring type in question.
  427. *
  428. * The grp_mask array is indexed by group number and the bit fields correspond
  429. * to ring numbers. We are finding which interrupt group a ring belongs to.
  430. *
  431. * Return: the index in the grp_mask array with the ring number.
  432. * -QDF_STATUS_E_NOENT if no entry is found
  433. */
  434. static int dp_srng_find_ring_in_mask(int ring_num, int *grp_mask)
  435. {
  436. int ext_group_num;
  437. int mask = 1 << ring_num;
  438. for (ext_group_num = 0; ext_group_num < WLAN_CFG_INT_NUM_CONTEXTS;
  439. ext_group_num++) {
  440. if (mask & grp_mask[ext_group_num])
  441. return ext_group_num;
  442. }
  443. return -QDF_STATUS_E_NOENT;
  444. }
  445. static int dp_srng_calculate_msi_group(struct dp_soc *soc,
  446. enum hal_ring_type ring_type,
  447. int ring_num)
  448. {
  449. int *grp_mask;
  450. switch (ring_type) {
  451. case WBM2SW_RELEASE:
  452. /* dp_tx_comp_handler - soc->tx_comp_ring */
  453. if (ring_num < 3)
  454. grp_mask = &soc->wlan_cfg_ctx->int_tx_ring_mask[0];
  455. /* dp_rx_wbm_err_process - soc->rx_rel_ring */
  456. else if (ring_num == 3) {
  457. /* sw treats this as a separate ring type */
  458. grp_mask = &soc->wlan_cfg_ctx->
  459. int_rx_wbm_rel_ring_mask[0];
  460. ring_num = 0;
  461. } else {
  462. qdf_assert(0);
  463. return -QDF_STATUS_E_NOENT;
  464. }
  465. break;
  466. case REO_EXCEPTION:
  467. /* dp_rx_err_process - &soc->reo_exception_ring */
  468. grp_mask = &soc->wlan_cfg_ctx->int_rx_err_ring_mask[0];
  469. break;
  470. case REO_DST:
  471. /* dp_rx_process - soc->reo_dest_ring */
  472. grp_mask = &soc->wlan_cfg_ctx->int_rx_ring_mask[0];
  473. break;
  474. case REO_STATUS:
  475. /* dp_reo_status_ring_handler - soc->reo_status_ring */
  476. grp_mask = &soc->wlan_cfg_ctx->int_reo_status_ring_mask[0];
  477. break;
  478. /* dp_rx_mon_status_srng_process - pdev->rxdma_mon_status_ring*/
  479. case RXDMA_MONITOR_STATUS:
  480. /* dp_rx_mon_dest_process - pdev->rxdma_mon_dst_ring */
  481. case RXDMA_MONITOR_DST:
  482. /* dp_mon_process */
  483. grp_mask = &soc->wlan_cfg_ctx->int_rx_mon_ring_mask[0];
  484. break;
  485. case RXDMA_DST:
  486. /* dp_rxdma_err_process */
  487. grp_mask = &soc->wlan_cfg_ctx->int_rxdma2host_ring_mask[0];
  488. break;
  489. case RXDMA_BUF:
  490. grp_mask = &soc->wlan_cfg_ctx->int_host2rxdma_ring_mask[0];
  491. break;
  492. case RXDMA_MONITOR_BUF:
  493. /* TODO: support low_thresh interrupt */
  494. return -QDF_STATUS_E_NOENT;
  495. break;
  496. case TCL_DATA:
  497. case TCL_CMD:
  498. case REO_CMD:
  499. case SW2WBM_RELEASE:
  500. case WBM_IDLE_LINK:
  501. /* normally empty SW_TO_HW rings */
  502. return -QDF_STATUS_E_NOENT;
  503. break;
  504. case TCL_STATUS:
  505. case REO_REINJECT:
  506. /* misc unused rings */
  507. return -QDF_STATUS_E_NOENT;
  508. break;
  509. case CE_SRC:
  510. case CE_DST:
  511. case CE_DST_STATUS:
  512. /* CE_rings - currently handled by hif */
  513. default:
  514. return -QDF_STATUS_E_NOENT;
  515. break;
  516. }
  517. return dp_srng_find_ring_in_mask(ring_num, grp_mask);
  518. }
  519. static void dp_srng_msi_setup(struct dp_soc *soc, struct hal_srng_params
  520. *ring_params, int ring_type, int ring_num)
  521. {
  522. int msi_group_number;
  523. int msi_data_count;
  524. int ret;
  525. uint32_t msi_data_start, msi_irq_start, addr_low, addr_high;
  526. ret = pld_get_user_msi_assignment(soc->osdev->dev, "DP",
  527. &msi_data_count, &msi_data_start,
  528. &msi_irq_start);
  529. if (ret)
  530. return;
  531. msi_group_number = dp_srng_calculate_msi_group(soc, ring_type,
  532. ring_num);
  533. if (msi_group_number < 0) {
  534. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO_LOW,
  535. FL("ring not part of an ext_group; ring_type: %d,ring_num %d"),
  536. ring_type, ring_num);
  537. ring_params->msi_addr = 0;
  538. ring_params->msi_data = 0;
  539. return;
  540. }
  541. if (msi_group_number > msi_data_count) {
  542. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_WARN,
  543. FL("2 msi_groups will share an msi; msi_group_num %d"),
  544. msi_group_number);
  545. QDF_ASSERT(0);
  546. }
  547. pld_get_msi_address(soc->osdev->dev, &addr_low, &addr_high);
  548. ring_params->msi_addr = addr_low;
  549. ring_params->msi_addr |= (qdf_dma_addr_t)(((uint64_t)addr_high) << 32);
  550. ring_params->msi_data = (msi_group_number % msi_data_count)
  551. + msi_data_start;
  552. ring_params->flags |= HAL_SRNG_MSI_INTR;
  553. }
  554. /**
  555. * dp_print_ast_stats() - Dump AST table contents
  556. * @soc: Datapath soc handle
  557. *
  558. * return void
  559. */
  560. #ifdef FEATURE_AST
  561. static void dp_print_ast_stats(struct dp_soc *soc)
  562. {
  563. uint8_t i;
  564. uint8_t num_entries = 0;
  565. struct dp_vdev *vdev;
  566. struct dp_pdev *pdev;
  567. struct dp_peer *peer;
  568. struct dp_ast_entry *ase, *tmp_ase;
  569. char type[5][10] = {"NONE", "STATIC", "WDS", "MEC", "HMWDS"};
  570. DP_PRINT_STATS("AST Stats:");
  571. DP_PRINT_STATS(" Entries Added = %d", soc->stats.ast.added);
  572. DP_PRINT_STATS(" Entries Deleted = %d", soc->stats.ast.deleted);
  573. DP_PRINT_STATS(" Entries Agedout = %d", soc->stats.ast.aged_out);
  574. DP_PRINT_STATS("AST Table:");
  575. for (i = 0; i < MAX_PDEV_CNT && soc->pdev_list[i]; i++) {
  576. pdev = soc->pdev_list[i];
  577. qdf_spin_lock_bh(&pdev->vdev_list_lock);
  578. DP_PDEV_ITERATE_VDEV_LIST(pdev, vdev) {
  579. DP_VDEV_ITERATE_PEER_LIST(vdev, peer) {
  580. DP_PEER_ITERATE_ASE_LIST(peer, ase, tmp_ase) {
  581. DP_PRINT_STATS("%6d mac_addr = %pM"
  582. " peer_mac_addr = %pM"
  583. " type = %s"
  584. " next_hop = %d"
  585. " is_active = %d"
  586. " is_bss = %d"
  587. " ast_idx = %d"
  588. " pdev_id = %d"
  589. " vdev_id = %d",
  590. ++num_entries,
  591. ase->mac_addr.raw,
  592. ase->peer->mac_addr.raw,
  593. type[ase->type],
  594. ase->next_hop,
  595. ase->is_active,
  596. ase->is_bss,
  597. ase->ast_idx,
  598. ase->pdev_id,
  599. ase->vdev_id);
  600. }
  601. }
  602. }
  603. qdf_spin_unlock_bh(&pdev->vdev_list_lock);
  604. }
  605. }
  606. #else
  607. static void dp_print_ast_stats(struct dp_soc *soc)
  608. {
  609. DP_PRINT_STATS("AST Stats not available.Enable FEATURE_AST");
  610. return;
  611. }
  612. #endif
  613. static void dp_print_peer_table(struct dp_vdev *vdev)
  614. {
  615. struct dp_peer *peer = NULL;
  616. DP_PRINT_STATS("Dumping Peer Table Stats:");
  617. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  618. if (!peer) {
  619. DP_PRINT_STATS("Invalid Peer");
  620. return;
  621. }
  622. DP_PRINT_STATS(" peer_mac_addr = %pM"
  623. " nawds_enabled = %d"
  624. " bss_peer = %d"
  625. " wapi = %d"
  626. " wds_enabled = %d"
  627. " delete in progress = %d",
  628. peer->mac_addr.raw,
  629. peer->nawds_enabled,
  630. peer->bss_peer,
  631. peer->wapi,
  632. peer->wds_enabled,
  633. peer->delete_in_progress);
  634. }
  635. }
  636. /*
  637. * dp_setup_srng - Internal function to setup SRNG rings used by data path
  638. */
  639. static int dp_srng_setup(struct dp_soc *soc, struct dp_srng *srng,
  640. int ring_type, int ring_num, int mac_id, uint32_t num_entries)
  641. {
  642. void *hal_soc = soc->hal_soc;
  643. uint32_t entry_size = hal_srng_get_entrysize(hal_soc, ring_type);
  644. /* TODO: See if we should get align size from hal */
  645. uint32_t ring_base_align = 8;
  646. struct hal_srng_params ring_params;
  647. uint32_t max_entries = hal_srng_max_entries(hal_soc, ring_type);
  648. /* TODO: Currently hal layer takes care of endianness related settings.
  649. * See if these settings need to passed from DP layer
  650. */
  651. ring_params.flags = 0;
  652. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO_LOW,
  653. FL("Ring type: %d, num:%d"), ring_type, ring_num);
  654. num_entries = (num_entries > max_entries) ? max_entries : num_entries;
  655. srng->hal_srng = NULL;
  656. srng->alloc_size = (num_entries * entry_size) + ring_base_align - 1;
  657. srng->num_entries = num_entries;
  658. srng->base_vaddr_unaligned = qdf_mem_alloc_consistent(
  659. soc->osdev, soc->osdev->dev, srng->alloc_size,
  660. &(srng->base_paddr_unaligned));
  661. if (!srng->base_vaddr_unaligned) {
  662. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  663. FL("alloc failed - ring_type: %d, ring_num %d"),
  664. ring_type, ring_num);
  665. return QDF_STATUS_E_NOMEM;
  666. }
  667. ring_params.ring_base_vaddr = srng->base_vaddr_unaligned +
  668. ((unsigned long)srng->base_vaddr_unaligned % ring_base_align);
  669. ring_params.ring_base_paddr = srng->base_paddr_unaligned +
  670. ((unsigned long)(ring_params.ring_base_vaddr) -
  671. (unsigned long)srng->base_vaddr_unaligned);
  672. ring_params.num_entries = num_entries;
  673. if (soc->intr_mode == DP_INTR_MSI) {
  674. dp_srng_msi_setup(soc, &ring_params, ring_type, ring_num);
  675. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  676. FL("Using MSI for ring_type: %d, ring_num %d"),
  677. ring_type, ring_num);
  678. } else {
  679. ring_params.msi_data = 0;
  680. ring_params.msi_addr = 0;
  681. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  682. FL("Skipping MSI for ring_type: %d, ring_num %d"),
  683. ring_type, ring_num);
  684. }
  685. /*
  686. * Setup interrupt timer and batch counter thresholds for
  687. * interrupt mitigation based on ring type
  688. */
  689. if (ring_type == REO_DST) {
  690. ring_params.intr_timer_thres_us =
  691. wlan_cfg_get_int_timer_threshold_rx(soc->wlan_cfg_ctx);
  692. ring_params.intr_batch_cntr_thres_entries =
  693. wlan_cfg_get_int_batch_threshold_rx(soc->wlan_cfg_ctx);
  694. } else if (ring_type == WBM2SW_RELEASE && (ring_num < 3)) {
  695. ring_params.intr_timer_thres_us =
  696. wlan_cfg_get_int_timer_threshold_tx(soc->wlan_cfg_ctx);
  697. ring_params.intr_batch_cntr_thres_entries =
  698. wlan_cfg_get_int_batch_threshold_tx(soc->wlan_cfg_ctx);
  699. } else {
  700. ring_params.intr_timer_thres_us =
  701. wlan_cfg_get_int_timer_threshold_other(soc->wlan_cfg_ctx);
  702. ring_params.intr_batch_cntr_thres_entries =
  703. wlan_cfg_get_int_batch_threshold_other(soc->wlan_cfg_ctx);
  704. }
  705. /* Enable low threshold interrupts for rx buffer rings (regular and
  706. * monitor buffer rings.
  707. * TODO: See if this is required for any other ring
  708. */
  709. if ((ring_type == RXDMA_BUF) || (ring_type == RXDMA_MONITOR_BUF) ||
  710. (ring_type == RXDMA_MONITOR_STATUS)) {
  711. /* TODO: Setting low threshold to 1/8th of ring size
  712. * see if this needs to be configurable
  713. */
  714. ring_params.low_threshold = num_entries >> 3;
  715. ring_params.flags |= HAL_SRNG_LOW_THRES_INTR_ENABLE;
  716. ring_params.intr_timer_thres_us =
  717. wlan_cfg_get_int_timer_threshold_rx(soc->wlan_cfg_ctx);
  718. ring_params.intr_batch_cntr_thres_entries = 0;
  719. }
  720. srng->hal_srng = hal_srng_setup(hal_soc, ring_type, ring_num,
  721. mac_id, &ring_params);
  722. if (!srng->hal_srng) {
  723. qdf_mem_free_consistent(soc->osdev, soc->osdev->dev,
  724. srng->alloc_size,
  725. srng->base_vaddr_unaligned,
  726. srng->base_paddr_unaligned, 0);
  727. }
  728. return 0;
  729. }
  730. /**
  731. * dp_srng_cleanup - Internal function to cleanup SRNG rings used by data path
  732. * Any buffers allocated and attached to ring entries are expected to be freed
  733. * before calling this function.
  734. */
  735. static void dp_srng_cleanup(struct dp_soc *soc, struct dp_srng *srng,
  736. int ring_type, int ring_num)
  737. {
  738. if (!srng->hal_srng) {
  739. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  740. FL("Ring type: %d, num:%d not setup"),
  741. ring_type, ring_num);
  742. return;
  743. }
  744. hal_srng_cleanup(soc->hal_soc, srng->hal_srng);
  745. qdf_mem_free_consistent(soc->osdev, soc->osdev->dev,
  746. srng->alloc_size,
  747. srng->base_vaddr_unaligned,
  748. srng->base_paddr_unaligned, 0);
  749. srng->hal_srng = NULL;
  750. }
  751. /* TODO: Need this interface from HIF */
  752. void *hif_get_hal_handle(void *hif_handle);
  753. /*
  754. * dp_service_srngs() - Top level interrupt handler for DP Ring interrupts
  755. * @dp_ctx: DP SOC handle
  756. * @budget: Number of frames/descriptors that can be processed in one shot
  757. *
  758. * Return: remaining budget/quota for the soc device
  759. */
  760. static uint32_t dp_service_srngs(void *dp_ctx, uint32_t dp_budget)
  761. {
  762. struct dp_intr *int_ctx = (struct dp_intr *)dp_ctx;
  763. struct dp_soc *soc = int_ctx->soc;
  764. int ring = 0;
  765. uint32_t work_done = 0;
  766. int budget = dp_budget;
  767. uint8_t tx_mask = int_ctx->tx_ring_mask;
  768. uint8_t rx_mask = int_ctx->rx_ring_mask;
  769. uint8_t rx_err_mask = int_ctx->rx_err_ring_mask;
  770. uint8_t rx_wbm_rel_mask = int_ctx->rx_wbm_rel_ring_mask;
  771. uint8_t reo_status_mask = int_ctx->reo_status_ring_mask;
  772. uint32_t remaining_quota = dp_budget;
  773. struct dp_pdev *pdev = NULL;
  774. int mac_id;
  775. /* Process Tx completion interrupts first to return back buffers */
  776. while (tx_mask) {
  777. if (tx_mask & 0x1) {
  778. work_done = dp_tx_comp_handler(soc,
  779. soc->tx_comp_ring[ring].hal_srng,
  780. remaining_quota);
  781. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  782. "tx mask 0x%x ring %d, budget %d, work_done %d",
  783. tx_mask, ring, budget, work_done);
  784. budget -= work_done;
  785. if (budget <= 0)
  786. goto budget_done;
  787. remaining_quota = budget;
  788. }
  789. tx_mask = tx_mask >> 1;
  790. ring++;
  791. }
  792. /* Process REO Exception ring interrupt */
  793. if (rx_err_mask) {
  794. work_done = dp_rx_err_process(soc,
  795. soc->reo_exception_ring.hal_srng,
  796. remaining_quota);
  797. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  798. "REO Exception Ring: work_done %d budget %d",
  799. work_done, budget);
  800. budget -= work_done;
  801. if (budget <= 0) {
  802. goto budget_done;
  803. }
  804. remaining_quota = budget;
  805. }
  806. /* Process Rx WBM release ring interrupt */
  807. if (rx_wbm_rel_mask) {
  808. work_done = dp_rx_wbm_err_process(soc,
  809. soc->rx_rel_ring.hal_srng, remaining_quota);
  810. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  811. "WBM Release Ring: work_done %d budget %d",
  812. work_done, budget);
  813. budget -= work_done;
  814. if (budget <= 0) {
  815. goto budget_done;
  816. }
  817. remaining_quota = budget;
  818. }
  819. /* Process Rx interrupts */
  820. if (rx_mask) {
  821. for (ring = 0; ring < soc->num_reo_dest_rings; ring++) {
  822. if (rx_mask & (1 << ring)) {
  823. work_done = dp_rx_process(int_ctx,
  824. soc->reo_dest_ring[ring].hal_srng,
  825. remaining_quota);
  826. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  827. "rx mask 0x%x ring %d, work_done %d budget %d",
  828. rx_mask, ring, work_done, budget);
  829. budget -= work_done;
  830. if (budget <= 0)
  831. goto budget_done;
  832. remaining_quota = budget;
  833. }
  834. }
  835. for (ring = 0; ring < MAX_RX_MAC_RINGS; ring++) {
  836. work_done = dp_rxdma_err_process(soc, ring,
  837. remaining_quota);
  838. budget -= work_done;
  839. }
  840. }
  841. if (reo_status_mask)
  842. dp_reo_status_ring_handler(soc);
  843. /* Process LMAC interrupts */
  844. for (ring = 0 ; ring < MAX_PDEV_CNT; ring++) {
  845. pdev = soc->pdev_list[ring];
  846. if (pdev == NULL)
  847. continue;
  848. for (mac_id = 0; mac_id < NUM_RXDMA_RINGS_PER_PDEV; mac_id++) {
  849. int mac_for_pdev = dp_get_mac_id_for_pdev(mac_id,
  850. pdev->pdev_id);
  851. if (int_ctx->rx_mon_ring_mask & (1 << mac_for_pdev)) {
  852. work_done = dp_mon_process(soc, mac_for_pdev,
  853. remaining_quota);
  854. budget -= work_done;
  855. if (budget <= 0)
  856. goto budget_done;
  857. remaining_quota = budget;
  858. }
  859. if (int_ctx->rxdma2host_ring_mask &
  860. (1 << mac_for_pdev)) {
  861. work_done = dp_rxdma_err_process(soc,
  862. mac_for_pdev,
  863. remaining_quota);
  864. budget -= work_done;
  865. if (budget <= 0)
  866. goto budget_done;
  867. remaining_quota = budget;
  868. }
  869. if (int_ctx->host2rxdma_ring_mask &
  870. (1 << mac_for_pdev)) {
  871. union dp_rx_desc_list_elem_t *desc_list = NULL;
  872. union dp_rx_desc_list_elem_t *tail = NULL;
  873. struct dp_srng *rx_refill_buf_ring =
  874. &pdev->rx_refill_buf_ring;
  875. DP_STATS_INC(pdev, replenish.low_thresh_intrs,
  876. 1);
  877. dp_rx_buffers_replenish(soc, mac_for_pdev,
  878. rx_refill_buf_ring,
  879. &soc->rx_desc_buf[mac_for_pdev], 0,
  880. &desc_list, &tail);
  881. }
  882. }
  883. }
  884. qdf_lro_flush(int_ctx->lro_ctx);
  885. budget_done:
  886. return dp_budget - budget;
  887. }
  888. #ifdef DP_INTR_POLL_BASED
  889. /* dp_interrupt_timer()- timer poll for interrupts
  890. *
  891. * @arg: SoC Handle
  892. *
  893. * Return:
  894. *
  895. */
  896. static void dp_interrupt_timer(void *arg)
  897. {
  898. struct dp_soc *soc = (struct dp_soc *) arg;
  899. int i;
  900. if (qdf_atomic_read(&soc->cmn_init_done)) {
  901. for (i = 0;
  902. i < wlan_cfg_get_num_contexts(soc->wlan_cfg_ctx); i++)
  903. dp_service_srngs(&soc->intr_ctx[i], 0xffff);
  904. qdf_timer_mod(&soc->int_timer, DP_INTR_POLL_TIMER_MS);
  905. }
  906. }
  907. /*
  908. * dp_soc_interrupt_attach_poll() - Register handlers for DP interrupts
  909. * @txrx_soc: DP SOC handle
  910. *
  911. * Host driver will register for “DP_NUM_INTERRUPT_CONTEXTS” number of NAPI
  912. * contexts. Each NAPI context will have a tx_ring_mask , rx_ring_mask ,and
  913. * rx_monitor_ring mask to indicate the rings that are processed by the handler.
  914. *
  915. * Return: 0 for success. nonzero for failure.
  916. */
  917. static QDF_STATUS dp_soc_interrupt_attach_poll(void *txrx_soc)
  918. {
  919. struct dp_soc *soc = (struct dp_soc *)txrx_soc;
  920. int i;
  921. soc->intr_mode = DP_INTR_POLL;
  922. for (i = 0; i < wlan_cfg_get_num_contexts(soc->wlan_cfg_ctx); i++) {
  923. soc->intr_ctx[i].dp_intr_id = i;
  924. soc->intr_ctx[i].tx_ring_mask =
  925. wlan_cfg_get_tx_ring_mask(soc->wlan_cfg_ctx, i);
  926. soc->intr_ctx[i].rx_ring_mask =
  927. wlan_cfg_get_rx_ring_mask(soc->wlan_cfg_ctx, i);
  928. soc->intr_ctx[i].rx_mon_ring_mask =
  929. wlan_cfg_get_rx_mon_ring_mask(soc->wlan_cfg_ctx, i);
  930. soc->intr_ctx[i].rx_err_ring_mask =
  931. wlan_cfg_get_rx_err_ring_mask(soc->wlan_cfg_ctx, i);
  932. soc->intr_ctx[i].rx_wbm_rel_ring_mask =
  933. wlan_cfg_get_rx_wbm_rel_ring_mask(soc->wlan_cfg_ctx, i);
  934. soc->intr_ctx[i].reo_status_ring_mask =
  935. wlan_cfg_get_reo_status_ring_mask(soc->wlan_cfg_ctx, i);
  936. soc->intr_ctx[i].rxdma2host_ring_mask =
  937. wlan_cfg_get_rxdma2host_ring_mask(soc->wlan_cfg_ctx, i);
  938. soc->intr_ctx[i].soc = soc;
  939. soc->intr_ctx[i].lro_ctx = qdf_lro_init();
  940. }
  941. qdf_timer_init(soc->osdev, &soc->int_timer,
  942. dp_interrupt_timer, (void *)soc,
  943. QDF_TIMER_TYPE_WAKE_APPS);
  944. return QDF_STATUS_SUCCESS;
  945. }
  946. #if defined(CONFIG_MCL)
  947. extern int con_mode_monitor;
  948. static QDF_STATUS dp_soc_interrupt_attach(void *txrx_soc);
  949. /*
  950. * dp_soc_interrupt_attach_wrapper() - Register handlers for DP interrupts
  951. * @txrx_soc: DP SOC handle
  952. *
  953. * Call the appropriate attach function based on the mode of operation.
  954. * This is a WAR for enabling monitor mode.
  955. *
  956. * Return: 0 for success. nonzero for failure.
  957. */
  958. static QDF_STATUS dp_soc_interrupt_attach_wrapper(void *txrx_soc)
  959. {
  960. struct dp_soc *soc = (struct dp_soc *)txrx_soc;
  961. if (!(soc->wlan_cfg_ctx->napi_enabled) ||
  962. con_mode_monitor == QDF_GLOBAL_MONITOR_MODE) {
  963. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  964. "%s: Poll mode", __func__);
  965. return dp_soc_interrupt_attach_poll(txrx_soc);
  966. } else {
  967. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  968. "%s: Interrupt mode", __func__);
  969. return dp_soc_interrupt_attach(txrx_soc);
  970. }
  971. }
  972. #else
  973. static QDF_STATUS dp_soc_interrupt_attach_wrapper(void *txrx_soc)
  974. {
  975. return dp_soc_interrupt_attach_poll(txrx_soc);
  976. }
  977. #endif
  978. #endif
  979. static void dp_soc_interrupt_map_calculate_integrated(struct dp_soc *soc,
  980. int intr_ctx_num, int *irq_id_map, int *num_irq_r)
  981. {
  982. int j;
  983. int num_irq = 0;
  984. int tx_mask =
  985. wlan_cfg_get_tx_ring_mask(soc->wlan_cfg_ctx, intr_ctx_num);
  986. int rx_mask =
  987. wlan_cfg_get_rx_ring_mask(soc->wlan_cfg_ctx, intr_ctx_num);
  988. int rx_mon_mask =
  989. wlan_cfg_get_rx_mon_ring_mask(soc->wlan_cfg_ctx, intr_ctx_num);
  990. int rx_err_ring_mask = wlan_cfg_get_rx_err_ring_mask(
  991. soc->wlan_cfg_ctx, intr_ctx_num);
  992. int rx_wbm_rel_ring_mask = wlan_cfg_get_rx_wbm_rel_ring_mask(
  993. soc->wlan_cfg_ctx, intr_ctx_num);
  994. int reo_status_ring_mask = wlan_cfg_get_reo_status_ring_mask(
  995. soc->wlan_cfg_ctx, intr_ctx_num);
  996. int rxdma2host_ring_mask = wlan_cfg_get_rxdma2host_ring_mask(
  997. soc->wlan_cfg_ctx, intr_ctx_num);
  998. int host2rxdma_ring_mask = wlan_cfg_get_host2rxdma_ring_mask(
  999. soc->wlan_cfg_ctx, intr_ctx_num);
  1000. for (j = 0; j < HIF_MAX_GRP_IRQ; j++) {
  1001. if (tx_mask & (1 << j)) {
  1002. irq_id_map[num_irq++] =
  1003. (wbm2host_tx_completions_ring1 - j);
  1004. }
  1005. if (rx_mask & (1 << j)) {
  1006. irq_id_map[num_irq++] =
  1007. (reo2host_destination_ring1 - j);
  1008. }
  1009. if (rxdma2host_ring_mask & (1 << j)) {
  1010. irq_id_map[num_irq++] =
  1011. rxdma2host_destination_ring_mac1 -
  1012. wlan_cfg_get_hw_mac_idx(soc->wlan_cfg_ctx, j);
  1013. }
  1014. if (host2rxdma_ring_mask & (1 << j)) {
  1015. irq_id_map[num_irq++] =
  1016. host2rxdma_host_buf_ring_mac1 -
  1017. wlan_cfg_get_hw_mac_idx(soc->wlan_cfg_ctx, j);
  1018. }
  1019. if (rx_mon_mask & (1 << j)) {
  1020. irq_id_map[num_irq++] =
  1021. ppdu_end_interrupts_mac1 -
  1022. wlan_cfg_get_hw_mac_idx(soc->wlan_cfg_ctx, j);
  1023. irq_id_map[num_irq++] =
  1024. rxdma2host_monitor_status_ring_mac1 -
  1025. wlan_cfg_get_hw_mac_idx(soc->wlan_cfg_ctx, j);
  1026. }
  1027. if (rx_wbm_rel_ring_mask & (1 << j))
  1028. irq_id_map[num_irq++] = wbm2host_rx_release;
  1029. if (rx_err_ring_mask & (1 << j))
  1030. irq_id_map[num_irq++] = reo2host_exception;
  1031. if (reo_status_ring_mask & (1 << j))
  1032. irq_id_map[num_irq++] = reo2host_status;
  1033. }
  1034. *num_irq_r = num_irq;
  1035. }
  1036. static void dp_soc_interrupt_map_calculate_msi(struct dp_soc *soc,
  1037. int intr_ctx_num, int *irq_id_map, int *num_irq_r,
  1038. int msi_vector_count, int msi_vector_start)
  1039. {
  1040. int tx_mask = wlan_cfg_get_tx_ring_mask(
  1041. soc->wlan_cfg_ctx, intr_ctx_num);
  1042. int rx_mask = wlan_cfg_get_rx_ring_mask(
  1043. soc->wlan_cfg_ctx, intr_ctx_num);
  1044. int rx_mon_mask = wlan_cfg_get_rx_mon_ring_mask(
  1045. soc->wlan_cfg_ctx, intr_ctx_num);
  1046. int rx_err_ring_mask = wlan_cfg_get_rx_err_ring_mask(
  1047. soc->wlan_cfg_ctx, intr_ctx_num);
  1048. int rx_wbm_rel_ring_mask = wlan_cfg_get_rx_wbm_rel_ring_mask(
  1049. soc->wlan_cfg_ctx, intr_ctx_num);
  1050. int reo_status_ring_mask = wlan_cfg_get_reo_status_ring_mask(
  1051. soc->wlan_cfg_ctx, intr_ctx_num);
  1052. int rxdma2host_ring_mask = wlan_cfg_get_rxdma2host_ring_mask(
  1053. soc->wlan_cfg_ctx, intr_ctx_num);
  1054. unsigned int vector =
  1055. (intr_ctx_num % msi_vector_count) + msi_vector_start;
  1056. int num_irq = 0;
  1057. soc->intr_mode = DP_INTR_MSI;
  1058. if (tx_mask | rx_mask | rx_mon_mask | rx_err_ring_mask |
  1059. rx_wbm_rel_ring_mask | reo_status_ring_mask | rxdma2host_ring_mask)
  1060. irq_id_map[num_irq++] =
  1061. pld_get_msi_irq(soc->osdev->dev, vector);
  1062. *num_irq_r = num_irq;
  1063. }
  1064. static void dp_soc_interrupt_map_calculate(struct dp_soc *soc, int intr_ctx_num,
  1065. int *irq_id_map, int *num_irq)
  1066. {
  1067. int msi_vector_count, ret;
  1068. uint32_t msi_base_data, msi_vector_start;
  1069. ret = pld_get_user_msi_assignment(soc->osdev->dev, "DP",
  1070. &msi_vector_count,
  1071. &msi_base_data,
  1072. &msi_vector_start);
  1073. if (ret)
  1074. return dp_soc_interrupt_map_calculate_integrated(soc,
  1075. intr_ctx_num, irq_id_map, num_irq);
  1076. else
  1077. dp_soc_interrupt_map_calculate_msi(soc,
  1078. intr_ctx_num, irq_id_map, num_irq,
  1079. msi_vector_count, msi_vector_start);
  1080. }
  1081. /*
  1082. * dp_soc_interrupt_attach() - Register handlers for DP interrupts
  1083. * @txrx_soc: DP SOC handle
  1084. *
  1085. * Host driver will register for “DP_NUM_INTERRUPT_CONTEXTS” number of NAPI
  1086. * contexts. Each NAPI context will have a tx_ring_mask , rx_ring_mask ,and
  1087. * rx_monitor_ring mask to indicate the rings that are processed by the handler.
  1088. *
  1089. * Return: 0 for success. nonzero for failure.
  1090. */
  1091. static QDF_STATUS dp_soc_interrupt_attach(void *txrx_soc)
  1092. {
  1093. struct dp_soc *soc = (struct dp_soc *)txrx_soc;
  1094. int i = 0;
  1095. int num_irq = 0;
  1096. for (i = 0; i < wlan_cfg_get_num_contexts(soc->wlan_cfg_ctx); i++) {
  1097. int ret = 0;
  1098. /* Map of IRQ ids registered with one interrupt context */
  1099. int irq_id_map[HIF_MAX_GRP_IRQ];
  1100. int tx_mask =
  1101. wlan_cfg_get_tx_ring_mask(soc->wlan_cfg_ctx, i);
  1102. int rx_mask =
  1103. wlan_cfg_get_rx_ring_mask(soc->wlan_cfg_ctx, i);
  1104. int rx_mon_mask =
  1105. wlan_cfg_get_rx_mon_ring_mask(soc->wlan_cfg_ctx, i);
  1106. int rx_err_ring_mask =
  1107. wlan_cfg_get_rx_err_ring_mask(soc->wlan_cfg_ctx, i);
  1108. int rx_wbm_rel_ring_mask =
  1109. wlan_cfg_get_rx_wbm_rel_ring_mask(soc->wlan_cfg_ctx, i);
  1110. int reo_status_ring_mask =
  1111. wlan_cfg_get_reo_status_ring_mask(soc->wlan_cfg_ctx, i);
  1112. int rxdma2host_ring_mask =
  1113. wlan_cfg_get_rxdma2host_ring_mask(soc->wlan_cfg_ctx, i);
  1114. int host2rxdma_ring_mask =
  1115. wlan_cfg_get_host2rxdma_ring_mask(soc->wlan_cfg_ctx, i);
  1116. soc->intr_ctx[i].dp_intr_id = i;
  1117. soc->intr_ctx[i].tx_ring_mask = tx_mask;
  1118. soc->intr_ctx[i].rx_ring_mask = rx_mask;
  1119. soc->intr_ctx[i].rx_mon_ring_mask = rx_mon_mask;
  1120. soc->intr_ctx[i].rx_err_ring_mask = rx_err_ring_mask;
  1121. soc->intr_ctx[i].rxdma2host_ring_mask = rxdma2host_ring_mask;
  1122. soc->intr_ctx[i].host2rxdma_ring_mask = host2rxdma_ring_mask;
  1123. soc->intr_ctx[i].rx_wbm_rel_ring_mask = rx_wbm_rel_ring_mask;
  1124. soc->intr_ctx[i].reo_status_ring_mask = reo_status_ring_mask;
  1125. soc->intr_ctx[i].soc = soc;
  1126. num_irq = 0;
  1127. dp_soc_interrupt_map_calculate(soc, i, &irq_id_map[0],
  1128. &num_irq);
  1129. ret = hif_register_ext_group(soc->hif_handle,
  1130. num_irq, irq_id_map, dp_service_srngs,
  1131. &soc->intr_ctx[i], "dp_intr",
  1132. HIF_EXEC_NAPI_TYPE, QCA_NAPI_DEF_SCALE_BIN_SHIFT);
  1133. if (ret) {
  1134. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1135. FL("failed, ret = %d"), ret);
  1136. return QDF_STATUS_E_FAILURE;
  1137. }
  1138. soc->intr_ctx[i].lro_ctx = qdf_lro_init();
  1139. }
  1140. hif_configure_ext_group_interrupts(soc->hif_handle);
  1141. return QDF_STATUS_SUCCESS;
  1142. }
  1143. /*
  1144. * dp_soc_interrupt_detach() - Deregister any allocations done for interrupts
  1145. * @txrx_soc: DP SOC handle
  1146. *
  1147. * Return: void
  1148. */
  1149. static void dp_soc_interrupt_detach(void *txrx_soc)
  1150. {
  1151. struct dp_soc *soc = (struct dp_soc *)txrx_soc;
  1152. int i;
  1153. if (soc->intr_mode == DP_INTR_POLL) {
  1154. qdf_timer_stop(&soc->int_timer);
  1155. qdf_timer_free(&soc->int_timer);
  1156. } else {
  1157. hif_deregister_exec_group(soc->hif_handle, "dp_intr");
  1158. }
  1159. for (i = 0; i < wlan_cfg_get_num_contexts(soc->wlan_cfg_ctx); i++) {
  1160. soc->intr_ctx[i].tx_ring_mask = 0;
  1161. soc->intr_ctx[i].rx_ring_mask = 0;
  1162. soc->intr_ctx[i].rx_mon_ring_mask = 0;
  1163. soc->intr_ctx[i].rx_err_ring_mask = 0;
  1164. soc->intr_ctx[i].rx_wbm_rel_ring_mask = 0;
  1165. soc->intr_ctx[i].reo_status_ring_mask = 0;
  1166. soc->intr_ctx[i].rxdma2host_ring_mask = 0;
  1167. soc->intr_ctx[i].host2rxdma_ring_mask = 0;
  1168. qdf_lro_deinit(soc->intr_ctx[i].lro_ctx);
  1169. }
  1170. }
  1171. #define AVG_MAX_MPDUS_PER_TID 128
  1172. #define AVG_TIDS_PER_CLIENT 2
  1173. #define AVG_FLOWS_PER_TID 2
  1174. #define AVG_MSDUS_PER_FLOW 128
  1175. #define AVG_MSDUS_PER_MPDU 4
  1176. /*
  1177. * Allocate and setup link descriptor pool that will be used by HW for
  1178. * various link and queue descriptors and managed by WBM
  1179. */
  1180. static int dp_hw_link_desc_pool_setup(struct dp_soc *soc)
  1181. {
  1182. int link_desc_size = hal_get_link_desc_size(soc->hal_soc);
  1183. int link_desc_align = hal_get_link_desc_align(soc->hal_soc);
  1184. uint32_t max_clients = wlan_cfg_get_max_clients(soc->wlan_cfg_ctx);
  1185. uint32_t num_mpdus_per_link_desc =
  1186. hal_num_mpdus_per_link_desc(soc->hal_soc);
  1187. uint32_t num_msdus_per_link_desc =
  1188. hal_num_msdus_per_link_desc(soc->hal_soc);
  1189. uint32_t num_mpdu_links_per_queue_desc =
  1190. hal_num_mpdu_links_per_queue_desc(soc->hal_soc);
  1191. uint32_t max_alloc_size = wlan_cfg_max_alloc_size(soc->wlan_cfg_ctx);
  1192. uint32_t total_link_descs, total_mem_size;
  1193. uint32_t num_mpdu_link_descs, num_mpdu_queue_descs;
  1194. uint32_t num_tx_msdu_link_descs, num_rx_msdu_link_descs;
  1195. uint32_t num_link_desc_banks;
  1196. uint32_t last_bank_size = 0;
  1197. uint32_t entry_size, num_entries;
  1198. int i;
  1199. uint32_t desc_id = 0;
  1200. /* Only Tx queue descriptors are allocated from common link descriptor
  1201. * pool Rx queue descriptors are not included in this because (REO queue
  1202. * extension descriptors) they are expected to be allocated contiguously
  1203. * with REO queue descriptors
  1204. */
  1205. num_mpdu_link_descs = (max_clients * AVG_TIDS_PER_CLIENT *
  1206. AVG_MAX_MPDUS_PER_TID) / num_mpdus_per_link_desc;
  1207. num_mpdu_queue_descs = num_mpdu_link_descs /
  1208. num_mpdu_links_per_queue_desc;
  1209. num_tx_msdu_link_descs = (max_clients * AVG_TIDS_PER_CLIENT *
  1210. AVG_FLOWS_PER_TID * AVG_MSDUS_PER_FLOW) /
  1211. num_msdus_per_link_desc;
  1212. num_rx_msdu_link_descs = (max_clients * AVG_TIDS_PER_CLIENT *
  1213. AVG_MAX_MPDUS_PER_TID * AVG_MSDUS_PER_MPDU) / 6;
  1214. num_entries = num_mpdu_link_descs + num_mpdu_queue_descs +
  1215. num_tx_msdu_link_descs + num_rx_msdu_link_descs;
  1216. /* Round up to power of 2 */
  1217. total_link_descs = 1;
  1218. while (total_link_descs < num_entries)
  1219. total_link_descs <<= 1;
  1220. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO_HIGH,
  1221. FL("total_link_descs: %u, link_desc_size: %d"),
  1222. total_link_descs, link_desc_size);
  1223. total_mem_size = total_link_descs * link_desc_size;
  1224. total_mem_size += link_desc_align;
  1225. if (total_mem_size <= max_alloc_size) {
  1226. num_link_desc_banks = 0;
  1227. last_bank_size = total_mem_size;
  1228. } else {
  1229. num_link_desc_banks = (total_mem_size) /
  1230. (max_alloc_size - link_desc_align);
  1231. last_bank_size = total_mem_size %
  1232. (max_alloc_size - link_desc_align);
  1233. }
  1234. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO_HIGH,
  1235. FL("total_mem_size: %d, num_link_desc_banks: %u"),
  1236. total_mem_size, num_link_desc_banks);
  1237. for (i = 0; i < num_link_desc_banks; i++) {
  1238. soc->link_desc_banks[i].base_vaddr_unaligned =
  1239. qdf_mem_alloc_consistent(soc->osdev, soc->osdev->dev,
  1240. max_alloc_size,
  1241. &(soc->link_desc_banks[i].base_paddr_unaligned));
  1242. soc->link_desc_banks[i].size = max_alloc_size;
  1243. soc->link_desc_banks[i].base_vaddr = (void *)((unsigned long)(
  1244. soc->link_desc_banks[i].base_vaddr_unaligned) +
  1245. ((unsigned long)(
  1246. soc->link_desc_banks[i].base_vaddr_unaligned) %
  1247. link_desc_align));
  1248. soc->link_desc_banks[i].base_paddr = (unsigned long)(
  1249. soc->link_desc_banks[i].base_paddr_unaligned) +
  1250. ((unsigned long)(soc->link_desc_banks[i].base_vaddr) -
  1251. (unsigned long)(
  1252. soc->link_desc_banks[i].base_vaddr_unaligned));
  1253. if (!soc->link_desc_banks[i].base_vaddr_unaligned) {
  1254. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1255. FL("Link descriptor memory alloc failed"));
  1256. goto fail;
  1257. }
  1258. }
  1259. if (last_bank_size) {
  1260. /* Allocate last bank in case total memory required is not exact
  1261. * multiple of max_alloc_size
  1262. */
  1263. soc->link_desc_banks[i].base_vaddr_unaligned =
  1264. qdf_mem_alloc_consistent(soc->osdev, soc->osdev->dev,
  1265. last_bank_size,
  1266. &(soc->link_desc_banks[i].base_paddr_unaligned));
  1267. soc->link_desc_banks[i].size = last_bank_size;
  1268. soc->link_desc_banks[i].base_vaddr = (void *)((unsigned long)
  1269. (soc->link_desc_banks[i].base_vaddr_unaligned) +
  1270. ((unsigned long)(
  1271. soc->link_desc_banks[i].base_vaddr_unaligned) %
  1272. link_desc_align));
  1273. soc->link_desc_banks[i].base_paddr =
  1274. (unsigned long)(
  1275. soc->link_desc_banks[i].base_paddr_unaligned) +
  1276. ((unsigned long)(soc->link_desc_banks[i].base_vaddr) -
  1277. (unsigned long)(
  1278. soc->link_desc_banks[i].base_vaddr_unaligned));
  1279. }
  1280. /* Allocate and setup link descriptor idle list for HW internal use */
  1281. entry_size = hal_srng_get_entrysize(soc->hal_soc, WBM_IDLE_LINK);
  1282. total_mem_size = entry_size * total_link_descs;
  1283. if (total_mem_size <= max_alloc_size) {
  1284. void *desc;
  1285. if (dp_srng_setup(soc, &soc->wbm_idle_link_ring,
  1286. WBM_IDLE_LINK, 0, 0, total_link_descs)) {
  1287. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1288. FL("Link desc idle ring setup failed"));
  1289. goto fail;
  1290. }
  1291. hal_srng_access_start_unlocked(soc->hal_soc,
  1292. soc->wbm_idle_link_ring.hal_srng);
  1293. for (i = 0; i < MAX_LINK_DESC_BANKS &&
  1294. soc->link_desc_banks[i].base_paddr; i++) {
  1295. uint32_t num_entries = (soc->link_desc_banks[i].size -
  1296. ((unsigned long)(
  1297. soc->link_desc_banks[i].base_vaddr) -
  1298. (unsigned long)(
  1299. soc->link_desc_banks[i].base_vaddr_unaligned)))
  1300. / link_desc_size;
  1301. unsigned long paddr = (unsigned long)(
  1302. soc->link_desc_banks[i].base_paddr);
  1303. while (num_entries && (desc = hal_srng_src_get_next(
  1304. soc->hal_soc,
  1305. soc->wbm_idle_link_ring.hal_srng))) {
  1306. hal_set_link_desc_addr(desc,
  1307. LINK_DESC_COOKIE(desc_id, i), paddr);
  1308. num_entries--;
  1309. desc_id++;
  1310. paddr += link_desc_size;
  1311. }
  1312. }
  1313. hal_srng_access_end_unlocked(soc->hal_soc,
  1314. soc->wbm_idle_link_ring.hal_srng);
  1315. } else {
  1316. uint32_t num_scatter_bufs;
  1317. uint32_t num_entries_per_buf;
  1318. uint32_t rem_entries;
  1319. uint8_t *scatter_buf_ptr;
  1320. uint16_t scatter_buf_num;
  1321. soc->wbm_idle_scatter_buf_size =
  1322. hal_idle_list_scatter_buf_size(soc->hal_soc);
  1323. num_entries_per_buf = hal_idle_scatter_buf_num_entries(
  1324. soc->hal_soc, soc->wbm_idle_scatter_buf_size);
  1325. num_scatter_bufs = hal_idle_list_num_scatter_bufs(
  1326. soc->hal_soc, total_mem_size,
  1327. soc->wbm_idle_scatter_buf_size);
  1328. if (num_scatter_bufs > MAX_IDLE_SCATTER_BUFS) {
  1329. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1330. FL("scatter bufs size out of bounds"));
  1331. goto fail;
  1332. }
  1333. for (i = 0; i < num_scatter_bufs; i++) {
  1334. soc->wbm_idle_scatter_buf_base_vaddr[i] =
  1335. qdf_mem_alloc_consistent(soc->osdev,
  1336. soc->osdev->dev,
  1337. soc->wbm_idle_scatter_buf_size,
  1338. &(soc->wbm_idle_scatter_buf_base_paddr[i]));
  1339. if (soc->wbm_idle_scatter_buf_base_vaddr[i] == NULL) {
  1340. QDF_TRACE(QDF_MODULE_ID_DP,
  1341. QDF_TRACE_LEVEL_ERROR,
  1342. FL("Scatter list memory alloc failed"));
  1343. goto fail;
  1344. }
  1345. }
  1346. /* Populate idle list scatter buffers with link descriptor
  1347. * pointers
  1348. */
  1349. scatter_buf_num = 0;
  1350. scatter_buf_ptr = (uint8_t *)(
  1351. soc->wbm_idle_scatter_buf_base_vaddr[scatter_buf_num]);
  1352. rem_entries = num_entries_per_buf;
  1353. for (i = 0; i < MAX_LINK_DESC_BANKS &&
  1354. soc->link_desc_banks[i].base_paddr; i++) {
  1355. uint32_t num_link_descs =
  1356. (soc->link_desc_banks[i].size -
  1357. ((unsigned long)(
  1358. soc->link_desc_banks[i].base_vaddr) -
  1359. (unsigned long)(
  1360. soc->link_desc_banks[i].base_vaddr_unaligned)))
  1361. / link_desc_size;
  1362. unsigned long paddr = (unsigned long)(
  1363. soc->link_desc_banks[i].base_paddr);
  1364. while (num_link_descs) {
  1365. hal_set_link_desc_addr((void *)scatter_buf_ptr,
  1366. LINK_DESC_COOKIE(desc_id, i), paddr);
  1367. num_link_descs--;
  1368. desc_id++;
  1369. paddr += link_desc_size;
  1370. rem_entries--;
  1371. if (rem_entries) {
  1372. scatter_buf_ptr += entry_size;
  1373. } else {
  1374. rem_entries = num_entries_per_buf;
  1375. scatter_buf_num++;
  1376. if (scatter_buf_num >= num_scatter_bufs)
  1377. break;
  1378. scatter_buf_ptr = (uint8_t *)(
  1379. soc->wbm_idle_scatter_buf_base_vaddr[
  1380. scatter_buf_num]);
  1381. }
  1382. }
  1383. }
  1384. /* Setup link descriptor idle list in HW */
  1385. hal_setup_link_idle_list(soc->hal_soc,
  1386. soc->wbm_idle_scatter_buf_base_paddr,
  1387. soc->wbm_idle_scatter_buf_base_vaddr,
  1388. num_scatter_bufs, soc->wbm_idle_scatter_buf_size,
  1389. (uint32_t)(scatter_buf_ptr -
  1390. (uint8_t *)(soc->wbm_idle_scatter_buf_base_vaddr[
  1391. scatter_buf_num-1])), total_link_descs);
  1392. }
  1393. return 0;
  1394. fail:
  1395. if (soc->wbm_idle_link_ring.hal_srng) {
  1396. dp_srng_cleanup(soc->hal_soc, &soc->wbm_idle_link_ring,
  1397. WBM_IDLE_LINK, 0);
  1398. }
  1399. for (i = 0; i < MAX_IDLE_SCATTER_BUFS; i++) {
  1400. if (soc->wbm_idle_scatter_buf_base_vaddr[i]) {
  1401. qdf_mem_free_consistent(soc->osdev, soc->osdev->dev,
  1402. soc->wbm_idle_scatter_buf_size,
  1403. soc->wbm_idle_scatter_buf_base_vaddr[i],
  1404. soc->wbm_idle_scatter_buf_base_paddr[i], 0);
  1405. soc->wbm_idle_scatter_buf_base_vaddr[i] = NULL;
  1406. }
  1407. }
  1408. for (i = 0; i < MAX_LINK_DESC_BANKS; i++) {
  1409. if (soc->link_desc_banks[i].base_vaddr_unaligned) {
  1410. qdf_mem_free_consistent(soc->osdev, soc->osdev->dev,
  1411. soc->link_desc_banks[i].size,
  1412. soc->link_desc_banks[i].base_vaddr_unaligned,
  1413. soc->link_desc_banks[i].base_paddr_unaligned,
  1414. 0);
  1415. soc->link_desc_banks[i].base_vaddr_unaligned = NULL;
  1416. }
  1417. }
  1418. return QDF_STATUS_E_FAILURE;
  1419. }
  1420. /*
  1421. * Free link descriptor pool that was setup HW
  1422. */
  1423. static void dp_hw_link_desc_pool_cleanup(struct dp_soc *soc)
  1424. {
  1425. int i;
  1426. if (soc->wbm_idle_link_ring.hal_srng) {
  1427. dp_srng_cleanup(soc, &soc->wbm_idle_link_ring,
  1428. WBM_IDLE_LINK, 0);
  1429. }
  1430. for (i = 0; i < MAX_IDLE_SCATTER_BUFS; i++) {
  1431. if (soc->wbm_idle_scatter_buf_base_vaddr[i]) {
  1432. qdf_mem_free_consistent(soc->osdev, soc->osdev->dev,
  1433. soc->wbm_idle_scatter_buf_size,
  1434. soc->wbm_idle_scatter_buf_base_vaddr[i],
  1435. soc->wbm_idle_scatter_buf_base_paddr[i], 0);
  1436. soc->wbm_idle_scatter_buf_base_vaddr[i] = NULL;
  1437. }
  1438. }
  1439. for (i = 0; i < MAX_LINK_DESC_BANKS; i++) {
  1440. if (soc->link_desc_banks[i].base_vaddr_unaligned) {
  1441. qdf_mem_free_consistent(soc->osdev, soc->osdev->dev,
  1442. soc->link_desc_banks[i].size,
  1443. soc->link_desc_banks[i].base_vaddr_unaligned,
  1444. soc->link_desc_banks[i].base_paddr_unaligned,
  1445. 0);
  1446. soc->link_desc_banks[i].base_vaddr_unaligned = NULL;
  1447. }
  1448. }
  1449. }
  1450. /* TODO: Following should be configurable */
  1451. #define WBM_RELEASE_RING_SIZE 64
  1452. #define TCL_CMD_RING_SIZE 32
  1453. #define TCL_STATUS_RING_SIZE 32
  1454. #if defined(QCA_WIFI_QCA6290)
  1455. #define REO_DST_RING_SIZE 1024
  1456. #else
  1457. #define REO_DST_RING_SIZE 2048
  1458. #endif
  1459. #define REO_REINJECT_RING_SIZE 32
  1460. #define RX_RELEASE_RING_SIZE 1024
  1461. #define REO_EXCEPTION_RING_SIZE 128
  1462. #define REO_CMD_RING_SIZE 64
  1463. #define REO_STATUS_RING_SIZE 128
  1464. #define RXDMA_BUF_RING_SIZE 1024
  1465. #define RXDMA_REFILL_RING_SIZE 4096
  1466. #define RXDMA_MONITOR_BUF_RING_SIZE 4096
  1467. #define RXDMA_MONITOR_DST_RING_SIZE 2048
  1468. #define RXDMA_MONITOR_STATUS_RING_SIZE 1024
  1469. #define RXDMA_MONITOR_DESC_RING_SIZE 4096
  1470. #define RXDMA_ERR_DST_RING_SIZE 1024
  1471. /*
  1472. * dp_wds_aging_timer_fn() - Timer callback function for WDS aging
  1473. * @soc: Datapath SOC handle
  1474. *
  1475. * This is a timer function used to age out stale AST nodes from
  1476. * AST table
  1477. */
  1478. #ifdef FEATURE_WDS
  1479. static void dp_wds_aging_timer_fn(void *soc_hdl)
  1480. {
  1481. struct dp_soc *soc = (struct dp_soc *) soc_hdl;
  1482. struct dp_pdev *pdev;
  1483. struct dp_vdev *vdev;
  1484. struct dp_peer *peer;
  1485. struct dp_ast_entry *ase, *temp_ase;
  1486. int i;
  1487. qdf_spin_lock_bh(&soc->ast_lock);
  1488. for (i = 0; i < MAX_PDEV_CNT && soc->pdev_list[i]; i++) {
  1489. pdev = soc->pdev_list[i];
  1490. qdf_spin_lock_bh(&pdev->vdev_list_lock);
  1491. DP_PDEV_ITERATE_VDEV_LIST(pdev, vdev) {
  1492. DP_VDEV_ITERATE_PEER_LIST(vdev, peer) {
  1493. DP_PEER_ITERATE_ASE_LIST(peer, ase, temp_ase) {
  1494. /*
  1495. * Do not expire static ast entries
  1496. * and HM WDS entries
  1497. */
  1498. if (ase->type != CDP_TXRX_AST_TYPE_WDS)
  1499. continue;
  1500. if (ase->is_active) {
  1501. ase->is_active = FALSE;
  1502. continue;
  1503. }
  1504. DP_STATS_INC(soc, ast.aged_out, 1);
  1505. dp_peer_del_ast(soc, ase);
  1506. }
  1507. }
  1508. }
  1509. qdf_spin_unlock_bh(&pdev->vdev_list_lock);
  1510. }
  1511. qdf_spin_unlock_bh(&soc->ast_lock);
  1512. if (qdf_atomic_read(&soc->cmn_init_done))
  1513. qdf_timer_mod(&soc->wds_aging_timer, DP_WDS_AGING_TIMER_DEFAULT_MS);
  1514. }
  1515. /*
  1516. * dp_soc_wds_attach() - Setup WDS timer and AST table
  1517. * @soc: Datapath SOC handle
  1518. *
  1519. * Return: None
  1520. */
  1521. static void dp_soc_wds_attach(struct dp_soc *soc)
  1522. {
  1523. qdf_timer_init(soc->osdev, &soc->wds_aging_timer,
  1524. dp_wds_aging_timer_fn, (void *)soc,
  1525. QDF_TIMER_TYPE_WAKE_APPS);
  1526. qdf_timer_mod(&soc->wds_aging_timer, DP_WDS_AGING_TIMER_DEFAULT_MS);
  1527. }
  1528. /*
  1529. * dp_soc_wds_detach() - Detach WDS data structures and timers
  1530. * @txrx_soc: DP SOC handle
  1531. *
  1532. * Return: None
  1533. */
  1534. static void dp_soc_wds_detach(struct dp_soc *soc)
  1535. {
  1536. qdf_timer_stop(&soc->wds_aging_timer);
  1537. qdf_timer_free(&soc->wds_aging_timer);
  1538. }
  1539. #else
  1540. static void dp_soc_wds_attach(struct dp_soc *soc)
  1541. {
  1542. }
  1543. static void dp_soc_wds_detach(struct dp_soc *soc)
  1544. {
  1545. }
  1546. #endif
  1547. /*
  1548. * dp_soc_reset_ring_map() - Reset cpu ring map
  1549. * @soc: Datapath soc handler
  1550. *
  1551. * This api resets the default cpu ring map
  1552. */
  1553. static void dp_soc_reset_cpu_ring_map(struct dp_soc *soc)
  1554. {
  1555. uint8_t i;
  1556. int nss_config = wlan_cfg_get_dp_soc_nss_cfg(soc->wlan_cfg_ctx);
  1557. for (i = 0; i < WLAN_CFG_INT_NUM_CONTEXTS; i++) {
  1558. if (nss_config == 1) {
  1559. /*
  1560. * Setting Tx ring map for one nss offloaded radio
  1561. */
  1562. soc->tx_ring_map[i] = dp_cpu_ring_map[DP_NSS_FIRST_RADIO_OFFLOADED_MAP][i];
  1563. } else if (nss_config == 2) {
  1564. /*
  1565. * Setting Tx ring for two nss offloaded radios
  1566. */
  1567. soc->tx_ring_map[i] = dp_cpu_ring_map[DP_NSS_SECOND_RADIO_OFFLOADED_MAP][i];
  1568. } else {
  1569. /*
  1570. * Setting Tx ring map for all nss offloaded radios
  1571. */
  1572. soc->tx_ring_map[i] = dp_cpu_ring_map[DP_NSS_ALL_RADIO_OFFLOADED_MAP][i];
  1573. }
  1574. }
  1575. }
  1576. /*
  1577. * dp_soc_ring_if_nss_offloaded() - find if ring is offloaded to NSS
  1578. * @dp_soc - DP soc handle
  1579. * @ring_type - ring type
  1580. * @ring_num - ring_num
  1581. *
  1582. * return 0 or 1
  1583. */
  1584. static uint8_t dp_soc_ring_if_nss_offloaded(struct dp_soc *soc, enum hal_ring_type ring_type, int ring_num)
  1585. {
  1586. uint8_t nss_config = wlan_cfg_get_dp_soc_nss_cfg(soc->wlan_cfg_ctx);
  1587. uint8_t status = 0;
  1588. switch (ring_type) {
  1589. case WBM2SW_RELEASE:
  1590. case REO_DST:
  1591. case RXDMA_BUF:
  1592. status = ((nss_config) & (1 << ring_num));
  1593. break;
  1594. default:
  1595. break;
  1596. }
  1597. return status;
  1598. }
  1599. /*
  1600. * dp_soc_reset_intr_mask() - reset interrupt mask
  1601. * @dp_soc - DP Soc handle
  1602. *
  1603. * Return: Return void
  1604. */
  1605. static void dp_soc_reset_intr_mask(struct dp_soc *soc)
  1606. {
  1607. uint8_t j;
  1608. int *grp_mask = NULL;
  1609. int group_number, mask, num_ring;
  1610. /* number of tx ring */
  1611. num_ring = wlan_cfg_num_tcl_data_rings(soc->wlan_cfg_ctx);
  1612. /*
  1613. * group mask for tx completion ring.
  1614. */
  1615. grp_mask = &soc->wlan_cfg_ctx->int_tx_ring_mask[0];
  1616. /* loop and reset the mask for only offloaded ring */
  1617. for (j = 0; j < num_ring; j++) {
  1618. if (!dp_soc_ring_if_nss_offloaded(soc, WBM2SW_RELEASE, j)) {
  1619. continue;
  1620. }
  1621. /*
  1622. * Group number corresponding to tx offloaded ring.
  1623. */
  1624. group_number = dp_srng_find_ring_in_mask(j, grp_mask);
  1625. if (group_number < 0) {
  1626. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1627. FL("ring not part of any group; ring_type: %d,ring_num %d"),
  1628. WBM2SW_RELEASE, j);
  1629. return;
  1630. }
  1631. /* reset the tx mask for offloaded ring */
  1632. mask = wlan_cfg_get_tx_ring_mask(soc->wlan_cfg_ctx, group_number);
  1633. mask &= (~(1 << j));
  1634. /*
  1635. * reset the interrupt mask for offloaded ring.
  1636. */
  1637. wlan_cfg_set_tx_ring_mask(soc->wlan_cfg_ctx, group_number, mask);
  1638. }
  1639. /* number of rx rings */
  1640. num_ring = wlan_cfg_num_reo_dest_rings(soc->wlan_cfg_ctx);
  1641. /*
  1642. * group mask for reo destination ring.
  1643. */
  1644. grp_mask = &soc->wlan_cfg_ctx->int_rx_ring_mask[0];
  1645. /* loop and reset the mask for only offloaded ring */
  1646. for (j = 0; j < num_ring; j++) {
  1647. if (!dp_soc_ring_if_nss_offloaded(soc, REO_DST, j)) {
  1648. continue;
  1649. }
  1650. /*
  1651. * Group number corresponding to rx offloaded ring.
  1652. */
  1653. group_number = dp_srng_find_ring_in_mask(j, grp_mask);
  1654. if (group_number < 0) {
  1655. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1656. FL("ring not part of any group; ring_type: %d,ring_num %d"),
  1657. REO_DST, j);
  1658. return;
  1659. }
  1660. /* set the interrupt mask for offloaded ring */
  1661. mask = wlan_cfg_get_rx_ring_mask(soc->wlan_cfg_ctx, group_number);
  1662. mask &= (~(1 << j));
  1663. /*
  1664. * set the interrupt mask to zero for rx offloaded radio.
  1665. */
  1666. wlan_cfg_set_rx_ring_mask(soc->wlan_cfg_ctx, group_number, mask);
  1667. }
  1668. /*
  1669. * group mask for Rx buffer refill ring
  1670. */
  1671. grp_mask = &soc->wlan_cfg_ctx->int_host2rxdma_ring_mask[0];
  1672. /* loop and reset the mask for only offloaded ring */
  1673. for (j = 0; j < MAX_PDEV_CNT; j++) {
  1674. if (!dp_soc_ring_if_nss_offloaded(soc, RXDMA_BUF, j)) {
  1675. continue;
  1676. }
  1677. /*
  1678. * Group number corresponding to rx offloaded ring.
  1679. */
  1680. group_number = dp_srng_find_ring_in_mask(j, grp_mask);
  1681. if (group_number < 0) {
  1682. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1683. FL("ring not part of any group; ring_type: %d,ring_num %d"),
  1684. REO_DST, j);
  1685. return;
  1686. }
  1687. /* set the interrupt mask for offloaded ring */
  1688. mask = wlan_cfg_get_host2rxdma_ring_mask(soc->wlan_cfg_ctx,
  1689. group_number);
  1690. mask &= (~(1 << j));
  1691. /*
  1692. * set the interrupt mask to zero for rx offloaded radio.
  1693. */
  1694. wlan_cfg_set_host2rxdma_ring_mask(soc->wlan_cfg_ctx,
  1695. group_number, mask);
  1696. }
  1697. }
  1698. #ifdef IPA_OFFLOAD
  1699. /**
  1700. * dp_reo_remap_config() - configure reo remap register value based
  1701. * nss configuration.
  1702. * based on offload_radio value below remap configuration
  1703. * get applied.
  1704. * 0 - both Radios handled by host (remap rings 1, 2, 3 & 4)
  1705. * 1 - 1st Radio handled by NSS (remap rings 2, 3 & 4)
  1706. * 2 - 2nd Radio handled by NSS (remap rings 1, 2 & 4)
  1707. * 3 - both Radios handled by NSS (remap not required)
  1708. * 4 - IPA OFFLOAD enabled (remap rings 1,2 & 3)
  1709. *
  1710. * @remap1: output parameter indicates reo remap 1 register value
  1711. * @remap2: output parameter indicates reo remap 2 register value
  1712. * Return: bool type, true if remap is configured else false.
  1713. */
  1714. static bool dp_reo_remap_config(struct dp_soc *soc,
  1715. uint32_t *remap1,
  1716. uint32_t *remap2)
  1717. {
  1718. *remap1 = ((0x1 << 0) | (0x2 << 3) | (0x3 << 6) | (0x1 << 9) |
  1719. (0x2 << 12) | (0x3 << 15) | (0x1 << 18) | (0x2 << 21)) << 8;
  1720. *remap2 = ((0x3 << 0) | (0x1 << 3) | (0x2 << 6) | (0x3 << 9) |
  1721. (0x1 << 12) | (0x2 << 15) | (0x3 << 18) | (0x1 << 21)) << 8;
  1722. return true;
  1723. }
  1724. #else
  1725. static bool dp_reo_remap_config(struct dp_soc *soc,
  1726. uint32_t *remap1,
  1727. uint32_t *remap2)
  1728. {
  1729. uint8_t offload_radio = wlan_cfg_get_dp_soc_nss_cfg(soc->wlan_cfg_ctx);
  1730. switch (offload_radio) {
  1731. case 0:
  1732. *remap1 = ((0x1 << 0) | (0x2 << 3) | (0x3 << 6) |
  1733. (0x4 << 9) | (0x1 << 12) | (0x2 << 15) |
  1734. (0x3 << 18) | (0x4 << 21)) << 8;
  1735. *remap2 = ((0x1 << 0) | (0x2 << 3) | (0x3 << 6) |
  1736. (0x4 << 9) | (0x1 << 12) | (0x2 << 15) |
  1737. (0x3 << 18) | (0x4 << 21)) << 8;
  1738. break;
  1739. case 1:
  1740. *remap1 = ((0x2 << 0) | (0x3 << 3) | (0x4 << 6) |
  1741. (0x2 << 9) | (0x3 << 12) | (0x4 << 15) |
  1742. (0x2 << 18) | (0x3 << 21)) << 8;
  1743. *remap2 = ((0x4 << 0) | (0x2 << 3) | (0x3 << 6) |
  1744. (0x4 << 9) | (0x2 << 12) | (0x3 << 15) |
  1745. (0x4 << 18) | (0x2 << 21)) << 8;
  1746. break;
  1747. case 2:
  1748. *remap1 = ((0x1 << 0) | (0x3 << 3) | (0x4 << 6) |
  1749. (0x1 << 9) | (0x3 << 12) | (0x4 << 15) |
  1750. (0x1 << 18) | (0x3 << 21)) << 8;
  1751. *remap2 = ((0x4 << 0) | (0x1 << 3) | (0x3 << 6) |
  1752. (0x4 << 9) | (0x1 << 12) | (0x3 << 15) |
  1753. (0x4 << 18) | (0x1 << 21)) << 8;
  1754. break;
  1755. case 3:
  1756. /* return false if both radios are offloaded to NSS */
  1757. return false;
  1758. }
  1759. return true;
  1760. }
  1761. #endif
  1762. /*
  1763. * dp_reo_frag_dst_set() - configure reo register to set the
  1764. * fragment destination ring
  1765. * @soc : Datapath soc
  1766. * @frag_dst_ring : output parameter to set fragment destination ring
  1767. *
  1768. * Based on offload_radio below fragment destination rings is selected
  1769. * 0 - TCL
  1770. * 1 - SW1
  1771. * 2 - SW2
  1772. * 3 - SW3
  1773. * 4 - SW4
  1774. * 5 - Release
  1775. * 6 - FW
  1776. * 7 - alternate select
  1777. *
  1778. * return: void
  1779. */
  1780. static void dp_reo_frag_dst_set(struct dp_soc *soc, uint8_t *frag_dst_ring)
  1781. {
  1782. uint8_t offload_radio = wlan_cfg_get_dp_soc_nss_cfg(soc->wlan_cfg_ctx);
  1783. switch (offload_radio) {
  1784. case 0:
  1785. *frag_dst_ring = HAL_SRNG_REO_EXCEPTION;
  1786. break;
  1787. case 3:
  1788. *frag_dst_ring = HAL_SRNG_REO_ALTERNATE_SELECT;
  1789. break;
  1790. default:
  1791. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1792. FL("dp_reo_frag_dst_set invalid offload radio config"));
  1793. break;
  1794. }
  1795. }
  1796. /*
  1797. * dp_soc_cmn_setup() - Common SoC level initializion
  1798. * @soc: Datapath SOC handle
  1799. *
  1800. * This is an internal function used to setup common SOC data structures,
  1801. * to be called from PDEV attach after receiving HW mode capabilities from FW
  1802. */
  1803. static int dp_soc_cmn_setup(struct dp_soc *soc)
  1804. {
  1805. int i;
  1806. struct hal_reo_params reo_params;
  1807. int tx_ring_size;
  1808. int tx_comp_ring_size;
  1809. if (qdf_atomic_read(&soc->cmn_init_done))
  1810. return 0;
  1811. if (dp_hw_link_desc_pool_setup(soc))
  1812. goto fail1;
  1813. /* Setup SRNG rings */
  1814. /* Common rings */
  1815. if (dp_srng_setup(soc, &soc->wbm_desc_rel_ring, SW2WBM_RELEASE, 0, 0,
  1816. WBM_RELEASE_RING_SIZE)) {
  1817. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1818. FL("dp_srng_setup failed for wbm_desc_rel_ring"));
  1819. goto fail1;
  1820. }
  1821. soc->num_tcl_data_rings = 0;
  1822. /* Tx data rings */
  1823. if (!wlan_cfg_per_pdev_tx_ring(soc->wlan_cfg_ctx)) {
  1824. soc->num_tcl_data_rings =
  1825. wlan_cfg_num_tcl_data_rings(soc->wlan_cfg_ctx);
  1826. tx_comp_ring_size =
  1827. wlan_cfg_tx_comp_ring_size(soc->wlan_cfg_ctx);
  1828. tx_ring_size =
  1829. wlan_cfg_tx_ring_size(soc->wlan_cfg_ctx);
  1830. for (i = 0; i < soc->num_tcl_data_rings; i++) {
  1831. if (dp_srng_setup(soc, &soc->tcl_data_ring[i],
  1832. TCL_DATA, i, 0, tx_ring_size)) {
  1833. QDF_TRACE(QDF_MODULE_ID_DP,
  1834. QDF_TRACE_LEVEL_ERROR,
  1835. FL("dp_srng_setup failed for tcl_data_ring[%d]"), i);
  1836. goto fail1;
  1837. }
  1838. /*
  1839. * TBD: Set IPA WBM ring size with ini IPA UC tx buffer
  1840. * count
  1841. */
  1842. if (dp_srng_setup(soc, &soc->tx_comp_ring[i],
  1843. WBM2SW_RELEASE, i, 0, tx_comp_ring_size)) {
  1844. QDF_TRACE(QDF_MODULE_ID_DP,
  1845. QDF_TRACE_LEVEL_ERROR,
  1846. FL("dp_srng_setup failed for tx_comp_ring[%d]"), i);
  1847. goto fail1;
  1848. }
  1849. }
  1850. } else {
  1851. /* This will be incremented during per pdev ring setup */
  1852. soc->num_tcl_data_rings = 0;
  1853. }
  1854. if (dp_tx_soc_attach(soc)) {
  1855. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1856. FL("dp_tx_soc_attach failed"));
  1857. goto fail1;
  1858. }
  1859. /* TCL command and status rings */
  1860. if (dp_srng_setup(soc, &soc->tcl_cmd_ring, TCL_CMD, 0, 0,
  1861. TCL_CMD_RING_SIZE)) {
  1862. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1863. FL("dp_srng_setup failed for tcl_cmd_ring"));
  1864. goto fail1;
  1865. }
  1866. if (dp_srng_setup(soc, &soc->tcl_status_ring, TCL_STATUS, 0, 0,
  1867. TCL_STATUS_RING_SIZE)) {
  1868. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1869. FL("dp_srng_setup failed for tcl_status_ring"));
  1870. goto fail1;
  1871. }
  1872. /* TBD: call dp_tx_init to setup Tx SW descriptors and MSDU extension
  1873. * descriptors
  1874. */
  1875. /* Rx data rings */
  1876. if (!wlan_cfg_per_pdev_rx_ring(soc->wlan_cfg_ctx)) {
  1877. soc->num_reo_dest_rings =
  1878. wlan_cfg_num_reo_dest_rings(soc->wlan_cfg_ctx);
  1879. QDF_TRACE(QDF_MODULE_ID_DP,
  1880. QDF_TRACE_LEVEL_ERROR,
  1881. FL("num_reo_dest_rings %d\n"), soc->num_reo_dest_rings);
  1882. for (i = 0; i < soc->num_reo_dest_rings; i++) {
  1883. if (dp_srng_setup(soc, &soc->reo_dest_ring[i], REO_DST,
  1884. i, 0, REO_DST_RING_SIZE)) {
  1885. QDF_TRACE(QDF_MODULE_ID_DP,
  1886. QDF_TRACE_LEVEL_ERROR,
  1887. FL("dp_srng_setup failed for reo_dest_ring[%d]"), i);
  1888. goto fail1;
  1889. }
  1890. }
  1891. } else {
  1892. /* This will be incremented during per pdev ring setup */
  1893. soc->num_reo_dest_rings = 0;
  1894. }
  1895. /* LMAC RxDMA to SW Rings configuration */
  1896. if (!wlan_cfg_per_pdev_lmac_ring(soc->wlan_cfg_ctx)) {
  1897. /* Only valid for MCL */
  1898. struct dp_pdev *pdev = soc->pdev_list[0];
  1899. for (i = 0; i < MAX_RX_MAC_RINGS; i++) {
  1900. if (dp_srng_setup(soc, &pdev->rxdma_err_dst_ring[i],
  1901. RXDMA_DST, 0, i, RXDMA_ERR_DST_RING_SIZE)) {
  1902. QDF_TRACE(QDF_MODULE_ID_DP,
  1903. QDF_TRACE_LEVEL_ERROR,
  1904. FL("dp_srng_setup failed for rxdma_err_dst_ring"));
  1905. goto fail1;
  1906. }
  1907. }
  1908. }
  1909. /* TBD: call dp_rx_init to setup Rx SW descriptors */
  1910. /* REO reinjection ring */
  1911. if (dp_srng_setup(soc, &soc->reo_reinject_ring, REO_REINJECT, 0, 0,
  1912. REO_REINJECT_RING_SIZE)) {
  1913. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1914. FL("dp_srng_setup failed for reo_reinject_ring"));
  1915. goto fail1;
  1916. }
  1917. /* Rx release ring */
  1918. if (dp_srng_setup(soc, &soc->rx_rel_ring, WBM2SW_RELEASE, 3, 0,
  1919. RX_RELEASE_RING_SIZE)) {
  1920. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1921. FL("dp_srng_setup failed for rx_rel_ring"));
  1922. goto fail1;
  1923. }
  1924. /* Rx exception ring */
  1925. if (dp_srng_setup(soc, &soc->reo_exception_ring, REO_EXCEPTION, 0,
  1926. MAX_REO_DEST_RINGS, REO_EXCEPTION_RING_SIZE)) {
  1927. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1928. FL("dp_srng_setup failed for reo_exception_ring"));
  1929. goto fail1;
  1930. }
  1931. /* REO command and status rings */
  1932. if (dp_srng_setup(soc, &soc->reo_cmd_ring, REO_CMD, 0, 0,
  1933. REO_CMD_RING_SIZE)) {
  1934. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1935. FL("dp_srng_setup failed for reo_cmd_ring"));
  1936. goto fail1;
  1937. }
  1938. hal_reo_init_cmd_ring(soc->hal_soc, soc->reo_cmd_ring.hal_srng);
  1939. TAILQ_INIT(&soc->rx.reo_cmd_list);
  1940. qdf_spinlock_create(&soc->rx.reo_cmd_lock);
  1941. if (dp_srng_setup(soc, &soc->reo_status_ring, REO_STATUS, 0, 0,
  1942. REO_STATUS_RING_SIZE)) {
  1943. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1944. FL("dp_srng_setup failed for reo_status_ring"));
  1945. goto fail1;
  1946. }
  1947. qdf_spinlock_create(&soc->ast_lock);
  1948. dp_soc_wds_attach(soc);
  1949. /* Reset the cpu ring map if radio is NSS offloaded */
  1950. if (wlan_cfg_get_dp_soc_nss_cfg(soc->wlan_cfg_ctx)) {
  1951. dp_soc_reset_cpu_ring_map(soc);
  1952. dp_soc_reset_intr_mask(soc);
  1953. }
  1954. /* Setup HW REO */
  1955. qdf_mem_zero(&reo_params, sizeof(reo_params));
  1956. if (wlan_cfg_is_rx_hash_enabled(soc->wlan_cfg_ctx)) {
  1957. /*
  1958. * Reo ring remap is not required if both radios
  1959. * are offloaded to NSS
  1960. */
  1961. if (!dp_reo_remap_config(soc,
  1962. &reo_params.remap1,
  1963. &reo_params.remap2))
  1964. goto out;
  1965. reo_params.rx_hash_enabled = true;
  1966. }
  1967. /* setup the global rx defrag waitlist */
  1968. TAILQ_INIT(&soc->rx.defrag.waitlist);
  1969. soc->rx.defrag.timeout_ms =
  1970. wlan_cfg_get_rx_defrag_min_timeout(soc->wlan_cfg_ctx);
  1971. soc->rx.flags.defrag_timeout_check =
  1972. wlan_cfg_get_defrag_timeout_check(soc->wlan_cfg_ctx);
  1973. out:
  1974. /*
  1975. * set the fragment destination ring
  1976. */
  1977. dp_reo_frag_dst_set(soc, &reo_params.frag_dst_ring);
  1978. hal_reo_setup(soc->hal_soc, &reo_params);
  1979. qdf_atomic_set(&soc->cmn_init_done, 1);
  1980. qdf_nbuf_queue_init(&soc->htt_stats.msg);
  1981. return 0;
  1982. fail1:
  1983. /*
  1984. * Cleanup will be done as part of soc_detach, which will
  1985. * be called on pdev attach failure
  1986. */
  1987. return QDF_STATUS_E_FAILURE;
  1988. }
  1989. static void dp_pdev_detach_wifi3(struct cdp_pdev *txrx_pdev, int force);
  1990. static void dp_lro_hash_setup(struct dp_soc *soc)
  1991. {
  1992. struct cdp_lro_hash_config lro_hash;
  1993. if (!wlan_cfg_is_lro_enabled(soc->wlan_cfg_ctx) &&
  1994. !wlan_cfg_is_rx_hash_enabled(soc->wlan_cfg_ctx)) {
  1995. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1996. FL("LRO disabled RX hash disabled"));
  1997. return;
  1998. }
  1999. qdf_mem_zero(&lro_hash, sizeof(lro_hash));
  2000. if (wlan_cfg_is_lro_enabled(soc->wlan_cfg_ctx)) {
  2001. lro_hash.lro_enable = 1;
  2002. lro_hash.tcp_flag = QDF_TCPHDR_ACK;
  2003. lro_hash.tcp_flag_mask = QDF_TCPHDR_FIN | QDF_TCPHDR_SYN |
  2004. QDF_TCPHDR_RST | QDF_TCPHDR_ACK | QDF_TCPHDR_URG |
  2005. QDF_TCPHDR_ECE | QDF_TCPHDR_CWR;
  2006. }
  2007. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO_LOW, FL("enabled"));
  2008. qdf_get_random_bytes(lro_hash.toeplitz_hash_ipv4,
  2009. (sizeof(lro_hash.toeplitz_hash_ipv4[0]) *
  2010. LRO_IPV4_SEED_ARR_SZ));
  2011. qdf_get_random_bytes(lro_hash.toeplitz_hash_ipv6,
  2012. (sizeof(lro_hash.toeplitz_hash_ipv6[0]) *
  2013. LRO_IPV6_SEED_ARR_SZ));
  2014. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO_LOW,
  2015. "lro_hash: lro_enable: 0x%x tcp_flag 0x%x tcp_flag_mask 0x%x",
  2016. lro_hash.lro_enable, lro_hash.tcp_flag,
  2017. lro_hash.tcp_flag_mask);
  2018. qdf_trace_hex_dump(QDF_MODULE_ID_DP,
  2019. QDF_TRACE_LEVEL_ERROR,
  2020. (void *)lro_hash.toeplitz_hash_ipv4,
  2021. (sizeof(lro_hash.toeplitz_hash_ipv4[0]) *
  2022. LRO_IPV4_SEED_ARR_SZ));
  2023. qdf_trace_hex_dump(QDF_MODULE_ID_DP,
  2024. QDF_TRACE_LEVEL_ERROR,
  2025. (void *)lro_hash.toeplitz_hash_ipv6,
  2026. (sizeof(lro_hash.toeplitz_hash_ipv6[0]) *
  2027. LRO_IPV6_SEED_ARR_SZ));
  2028. qdf_assert(soc->cdp_soc.ol_ops->lro_hash_config);
  2029. if (soc->cdp_soc.ol_ops->lro_hash_config)
  2030. (void)soc->cdp_soc.ol_ops->lro_hash_config
  2031. (soc->ctrl_psoc, &lro_hash);
  2032. }
  2033. /*
  2034. * dp_rxdma_ring_setup() - configure the RX DMA rings
  2035. * @soc: data path SoC handle
  2036. * @pdev: Physical device handle
  2037. *
  2038. * Return: 0 - success, > 0 - failure
  2039. */
  2040. #ifdef QCA_HOST2FW_RXBUF_RING
  2041. static int dp_rxdma_ring_setup(struct dp_soc *soc,
  2042. struct dp_pdev *pdev)
  2043. {
  2044. int max_mac_rings =
  2045. wlan_cfg_get_num_mac_rings
  2046. (pdev->wlan_cfg_ctx);
  2047. int i;
  2048. for (i = 0; i < max_mac_rings; i++) {
  2049. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2050. "%s: pdev_id %d mac_id %d\n",
  2051. __func__, pdev->pdev_id, i);
  2052. if (dp_srng_setup(soc, &pdev->rx_mac_buf_ring[i],
  2053. RXDMA_BUF, 1, i, RXDMA_BUF_RING_SIZE)) {
  2054. QDF_TRACE(QDF_MODULE_ID_DP,
  2055. QDF_TRACE_LEVEL_ERROR,
  2056. FL("failed rx mac ring setup"));
  2057. return QDF_STATUS_E_FAILURE;
  2058. }
  2059. }
  2060. return QDF_STATUS_SUCCESS;
  2061. }
  2062. #else
  2063. static int dp_rxdma_ring_setup(struct dp_soc *soc,
  2064. struct dp_pdev *pdev)
  2065. {
  2066. return QDF_STATUS_SUCCESS;
  2067. }
  2068. #endif
  2069. /**
  2070. * dp_dscp_tid_map_setup(): Initialize the dscp-tid maps
  2071. * @pdev - DP_PDEV handle
  2072. *
  2073. * Return: void
  2074. */
  2075. static inline void
  2076. dp_dscp_tid_map_setup(struct dp_pdev *pdev)
  2077. {
  2078. uint8_t map_id;
  2079. for (map_id = 0; map_id < DP_MAX_TID_MAPS; map_id++) {
  2080. qdf_mem_copy(pdev->dscp_tid_map[map_id], default_dscp_tid_map,
  2081. sizeof(default_dscp_tid_map));
  2082. }
  2083. for (map_id = 0; map_id < HAL_MAX_HW_DSCP_TID_MAPS; map_id++) {
  2084. hal_tx_set_dscp_tid_map(pdev->soc->hal_soc,
  2085. pdev->dscp_tid_map[map_id],
  2086. map_id);
  2087. }
  2088. }
  2089. #ifdef QCA_SUPPORT_SON
  2090. /**
  2091. * dp_mark_peer_inact(): Update peer inactivity status
  2092. * @peer_handle - datapath peer handle
  2093. *
  2094. * Return: void
  2095. */
  2096. void dp_mark_peer_inact(void *peer_handle, bool inactive)
  2097. {
  2098. struct dp_peer *peer = (struct dp_peer *)peer_handle;
  2099. struct dp_pdev *pdev;
  2100. struct dp_soc *soc;
  2101. bool inactive_old;
  2102. if (!peer)
  2103. return;
  2104. pdev = peer->vdev->pdev;
  2105. soc = pdev->soc;
  2106. inactive_old = peer->peer_bs_inact_flag == 1;
  2107. if (!inactive)
  2108. peer->peer_bs_inact = soc->pdev_bs_inact_reload;
  2109. peer->peer_bs_inact_flag = inactive ? 1 : 0;
  2110. if (inactive_old != inactive) {
  2111. /**
  2112. * Note: a node lookup can happen in RX datapath context
  2113. * when a node changes from inactive to active (at most once
  2114. * per inactivity timeout threshold)
  2115. */
  2116. if (soc->cdp_soc.ol_ops->record_act_change) {
  2117. soc->cdp_soc.ol_ops->record_act_change(pdev->osif_pdev,
  2118. peer->mac_addr.raw, !inactive);
  2119. }
  2120. }
  2121. }
  2122. /**
  2123. * dp_txrx_peer_find_inact_timeout_handler(): Inactivity timeout function
  2124. *
  2125. * Periodically checks the inactivity status
  2126. */
  2127. static os_timer_func(dp_txrx_peer_find_inact_timeout_handler)
  2128. {
  2129. struct dp_pdev *pdev;
  2130. struct dp_vdev *vdev;
  2131. struct dp_peer *peer;
  2132. struct dp_soc *soc;
  2133. int i;
  2134. OS_GET_TIMER_ARG(soc, struct dp_soc *);
  2135. qdf_spin_lock(&soc->peer_ref_mutex);
  2136. for (i = 0; i < soc->pdev_count; i++) {
  2137. pdev = soc->pdev_list[i];
  2138. qdf_spin_lock_bh(&pdev->vdev_list_lock);
  2139. TAILQ_FOREACH(vdev, &pdev->vdev_list, vdev_list_elem) {
  2140. if (vdev->opmode != wlan_op_mode_ap)
  2141. continue;
  2142. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  2143. if (!peer->authorize) {
  2144. /**
  2145. * Inactivity check only interested in
  2146. * connected node
  2147. */
  2148. continue;
  2149. }
  2150. if (peer->peer_bs_inact > soc->pdev_bs_inact_reload) {
  2151. /**
  2152. * This check ensures we do not wait extra long
  2153. * due to the potential race condition
  2154. */
  2155. peer->peer_bs_inact = soc->pdev_bs_inact_reload;
  2156. }
  2157. if (peer->peer_bs_inact > 0) {
  2158. /* Do not let it wrap around */
  2159. peer->peer_bs_inact--;
  2160. }
  2161. if (peer->peer_bs_inact == 0)
  2162. dp_mark_peer_inact(peer, true);
  2163. }
  2164. }
  2165. qdf_spin_unlock_bh(&pdev->vdev_list_lock);
  2166. }
  2167. qdf_spin_unlock(&soc->peer_ref_mutex);
  2168. qdf_timer_mod(&soc->pdev_bs_inact_timer,
  2169. soc->pdev_bs_inact_interval * 1000);
  2170. }
  2171. /**
  2172. * dp_free_inact_timer(): free inact timer
  2173. * @timer - inact timer handle
  2174. *
  2175. * Return: bool
  2176. */
  2177. void dp_free_inact_timer(struct dp_soc *soc)
  2178. {
  2179. qdf_timer_free(&soc->pdev_bs_inact_timer);
  2180. }
  2181. #else
  2182. void dp_mark_peer_inact(void *peer, bool inactive)
  2183. {
  2184. return;
  2185. }
  2186. void dp_free_inact_timer(struct dp_soc *soc)
  2187. {
  2188. return;
  2189. }
  2190. #endif
  2191. #ifdef IPA_OFFLOAD
  2192. /**
  2193. * dp_setup_ipa_rx_refill_buf_ring - Setup second Rx refill buffer ring
  2194. * @soc: data path instance
  2195. * @pdev: core txrx pdev context
  2196. *
  2197. * Return: QDF_STATUS_SUCCESS: success
  2198. * QDF_STATUS_E_RESOURCES: Error return
  2199. */
  2200. static int dp_setup_ipa_rx_refill_buf_ring(struct dp_soc *soc,
  2201. struct dp_pdev *pdev)
  2202. {
  2203. /* Setup second Rx refill buffer ring */
  2204. if (dp_srng_setup(soc, &pdev->rx_refill_buf_ring2, RXDMA_BUF,
  2205. IPA_RX_REFILL_BUF_RING_IDX,
  2206. pdev->pdev_id, RXDMA_REFILL_RING_SIZE)) {
  2207. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2208. FL("dp_srng_setup failed second rx refill ring"));
  2209. return QDF_STATUS_E_FAILURE;
  2210. }
  2211. return QDF_STATUS_SUCCESS;
  2212. }
  2213. /**
  2214. * dp_cleanup_ipa_rx_refill_buf_ring - Cleanup second Rx refill buffer ring
  2215. * @soc: data path instance
  2216. * @pdev: core txrx pdev context
  2217. *
  2218. * Return: void
  2219. */
  2220. static void dp_cleanup_ipa_rx_refill_buf_ring(struct dp_soc *soc,
  2221. struct dp_pdev *pdev)
  2222. {
  2223. dp_srng_cleanup(soc, &pdev->rx_refill_buf_ring2, RXDMA_BUF,
  2224. IPA_RX_REFILL_BUF_RING_IDX);
  2225. }
  2226. #else
  2227. static int dp_setup_ipa_rx_refill_buf_ring(struct dp_soc *soc,
  2228. struct dp_pdev *pdev)
  2229. {
  2230. return QDF_STATUS_SUCCESS;
  2231. }
  2232. static void dp_cleanup_ipa_rx_refill_buf_ring(struct dp_soc *soc,
  2233. struct dp_pdev *pdev)
  2234. {
  2235. }
  2236. #endif
  2237. /*
  2238. * dp_pdev_attach_wifi3() - attach txrx pdev
  2239. * @ctrl_pdev: Opaque PDEV object
  2240. * @txrx_soc: Datapath SOC handle
  2241. * @htc_handle: HTC handle for host-target interface
  2242. * @qdf_osdev: QDF OS device
  2243. * @pdev_id: PDEV ID
  2244. *
  2245. * Return: DP PDEV handle on success, NULL on failure
  2246. */
  2247. static struct cdp_pdev *dp_pdev_attach_wifi3(struct cdp_soc_t *txrx_soc,
  2248. struct cdp_cfg *ctrl_pdev,
  2249. HTC_HANDLE htc_handle, qdf_device_t qdf_osdev, uint8_t pdev_id)
  2250. {
  2251. int tx_ring_size;
  2252. int tx_comp_ring_size;
  2253. struct dp_soc *soc = (struct dp_soc *)txrx_soc;
  2254. struct dp_pdev *pdev = qdf_mem_malloc(sizeof(*pdev));
  2255. int mac_id;
  2256. if (!pdev) {
  2257. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2258. FL("DP PDEV memory allocation failed"));
  2259. goto fail0;
  2260. }
  2261. pdev->wlan_cfg_ctx = wlan_cfg_pdev_attach();
  2262. if (!pdev->wlan_cfg_ctx) {
  2263. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2264. FL("pdev cfg_attach failed"));
  2265. qdf_mem_free(pdev);
  2266. goto fail0;
  2267. }
  2268. /*
  2269. * set nss pdev config based on soc config
  2270. */
  2271. wlan_cfg_set_dp_pdev_nss_enabled(pdev->wlan_cfg_ctx,
  2272. (wlan_cfg_get_dp_soc_nss_cfg(soc->wlan_cfg_ctx) & (1 << pdev_id)));
  2273. pdev->soc = soc;
  2274. pdev->osif_pdev = ctrl_pdev;
  2275. pdev->pdev_id = pdev_id;
  2276. soc->pdev_list[pdev_id] = pdev;
  2277. soc->pdev_count++;
  2278. TAILQ_INIT(&pdev->vdev_list);
  2279. qdf_spinlock_create(&pdev->vdev_list_lock);
  2280. pdev->vdev_count = 0;
  2281. qdf_spinlock_create(&pdev->tx_mutex);
  2282. qdf_spinlock_create(&pdev->neighbour_peer_mutex);
  2283. TAILQ_INIT(&pdev->neighbour_peers_list);
  2284. if (dp_soc_cmn_setup(soc)) {
  2285. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2286. FL("dp_soc_cmn_setup failed"));
  2287. goto fail1;
  2288. }
  2289. /* Setup per PDEV TCL rings if configured */
  2290. if (wlan_cfg_per_pdev_tx_ring(soc->wlan_cfg_ctx)) {
  2291. tx_ring_size =
  2292. wlan_cfg_tx_ring_size(soc->wlan_cfg_ctx);
  2293. tx_comp_ring_size =
  2294. wlan_cfg_tx_comp_ring_size(soc->wlan_cfg_ctx);
  2295. if (dp_srng_setup(soc, &soc->tcl_data_ring[pdev_id], TCL_DATA,
  2296. pdev_id, pdev_id, tx_ring_size)) {
  2297. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2298. FL("dp_srng_setup failed for tcl_data_ring"));
  2299. goto fail1;
  2300. }
  2301. if (dp_srng_setup(soc, &soc->tx_comp_ring[pdev_id],
  2302. WBM2SW_RELEASE, pdev_id, pdev_id, tx_comp_ring_size)) {
  2303. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2304. FL("dp_srng_setup failed for tx_comp_ring"));
  2305. goto fail1;
  2306. }
  2307. soc->num_tcl_data_rings++;
  2308. }
  2309. /* Tx specific init */
  2310. if (dp_tx_pdev_attach(pdev)) {
  2311. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2312. FL("dp_tx_pdev_attach failed"));
  2313. goto fail1;
  2314. }
  2315. /* Setup per PDEV REO rings if configured */
  2316. if (wlan_cfg_per_pdev_rx_ring(soc->wlan_cfg_ctx)) {
  2317. if (dp_srng_setup(soc, &soc->reo_dest_ring[pdev_id], REO_DST,
  2318. pdev_id, pdev_id, REO_DST_RING_SIZE)) {
  2319. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2320. FL("dp_srng_setup failed for reo_dest_ringn"));
  2321. goto fail1;
  2322. }
  2323. soc->num_reo_dest_rings++;
  2324. }
  2325. if (dp_srng_setup(soc, &pdev->rx_refill_buf_ring, RXDMA_BUF, 0, pdev_id,
  2326. RXDMA_REFILL_RING_SIZE)) {
  2327. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2328. FL("dp_srng_setup failed rx refill ring"));
  2329. goto fail1;
  2330. }
  2331. if (dp_rxdma_ring_setup(soc, pdev)) {
  2332. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2333. FL("RXDMA ring config failed"));
  2334. goto fail1;
  2335. }
  2336. for (mac_id = 0; mac_id < NUM_RXDMA_RINGS_PER_PDEV; mac_id++) {
  2337. int mac_for_pdev = dp_get_mac_id_for_pdev(mac_id, pdev_id);
  2338. if (dp_srng_setup(soc, &pdev->rxdma_mon_buf_ring[mac_id],
  2339. RXDMA_MONITOR_BUF, 0, mac_for_pdev,
  2340. RXDMA_MONITOR_BUF_RING_SIZE)) {
  2341. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2342. FL("dp_srng_setup failed for rxdma_mon_buf_ring"));
  2343. goto fail1;
  2344. }
  2345. if (dp_srng_setup(soc, &pdev->rxdma_mon_dst_ring[mac_id],
  2346. RXDMA_MONITOR_DST, 0, mac_for_pdev,
  2347. RXDMA_MONITOR_DST_RING_SIZE)) {
  2348. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2349. FL("dp_srng_setup failed for rxdma_mon_dst_ring"));
  2350. goto fail1;
  2351. }
  2352. if (dp_srng_setup(soc, &pdev->rxdma_mon_status_ring[mac_id],
  2353. RXDMA_MONITOR_STATUS, 0, mac_for_pdev,
  2354. RXDMA_MONITOR_STATUS_RING_SIZE)) {
  2355. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2356. FL("dp_srng_setup failed for rxdma_mon_status_ring"));
  2357. goto fail1;
  2358. }
  2359. if (dp_srng_setup(soc, &pdev->rxdma_mon_desc_ring[mac_id],
  2360. RXDMA_MONITOR_DESC, 0, mac_for_pdev,
  2361. RXDMA_MONITOR_DESC_RING_SIZE)) {
  2362. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2363. "dp_srng_setup failed for rxdma_mon_desc_ring\n");
  2364. goto fail1;
  2365. }
  2366. }
  2367. if (wlan_cfg_per_pdev_lmac_ring(soc->wlan_cfg_ctx)) {
  2368. if (dp_srng_setup(soc, &pdev->rxdma_err_dst_ring[0], RXDMA_DST,
  2369. 0, pdev_id, RXDMA_ERR_DST_RING_SIZE)) {
  2370. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2371. FL("dp_srng_setup failed for rxdma_err_dst_ring"));
  2372. goto fail1;
  2373. }
  2374. }
  2375. if (dp_setup_ipa_rx_refill_buf_ring(soc, pdev))
  2376. goto fail1;
  2377. if (dp_ipa_ring_resource_setup(soc, pdev))
  2378. goto fail1;
  2379. if (dp_ipa_uc_attach(soc, pdev) != QDF_STATUS_SUCCESS) {
  2380. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2381. FL("dp_ipa_uc_attach failed"));
  2382. goto fail1;
  2383. }
  2384. /* Rx specific init */
  2385. if (dp_rx_pdev_attach(pdev)) {
  2386. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2387. FL("dp_rx_pdev_attach failed"));
  2388. goto fail0;
  2389. }
  2390. DP_STATS_INIT(pdev);
  2391. /* Monitor filter init */
  2392. pdev->mon_filter_mode = MON_FILTER_ALL;
  2393. pdev->fp_mgmt_filter = FILTER_MGMT_ALL;
  2394. pdev->fp_ctrl_filter = FILTER_CTRL_ALL;
  2395. pdev->fp_data_filter = FILTER_DATA_ALL;
  2396. pdev->mo_mgmt_filter = FILTER_MGMT_ALL;
  2397. pdev->mo_ctrl_filter = FILTER_CTRL_ALL;
  2398. pdev->mo_data_filter = FILTER_DATA_ALL;
  2399. #ifndef CONFIG_WIN
  2400. /* MCL */
  2401. dp_local_peer_id_pool_init(pdev);
  2402. #endif
  2403. dp_dscp_tid_map_setup(pdev);
  2404. /* Rx monitor mode specific init */
  2405. if (dp_rx_pdev_mon_attach(pdev)) {
  2406. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2407. "dp_rx_pdev_attach failed\n");
  2408. goto fail1;
  2409. }
  2410. if (dp_wdi_event_attach(pdev)) {
  2411. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2412. "dp_wdi_evet_attach failed\n");
  2413. goto fail1;
  2414. }
  2415. /* set the reo destination during initialization */
  2416. pdev->reo_dest = pdev->pdev_id + 1;
  2417. /*
  2418. * initialize ppdu tlv list
  2419. */
  2420. TAILQ_INIT(&pdev->ppdu_info_list);
  2421. pdev->tlv_count = 0;
  2422. pdev->list_depth = 0;
  2423. return (struct cdp_pdev *)pdev;
  2424. fail1:
  2425. dp_pdev_detach_wifi3((struct cdp_pdev *)pdev, 0);
  2426. fail0:
  2427. return NULL;
  2428. }
  2429. /*
  2430. * dp_rxdma_ring_cleanup() - configure the RX DMA rings
  2431. * @soc: data path SoC handle
  2432. * @pdev: Physical device handle
  2433. *
  2434. * Return: void
  2435. */
  2436. #ifdef QCA_HOST2FW_RXBUF_RING
  2437. static void dp_rxdma_ring_cleanup(struct dp_soc *soc,
  2438. struct dp_pdev *pdev)
  2439. {
  2440. int max_mac_rings =
  2441. wlan_cfg_get_num_mac_rings(pdev->wlan_cfg_ctx);
  2442. int i;
  2443. max_mac_rings = max_mac_rings < MAX_RX_MAC_RINGS ?
  2444. max_mac_rings : MAX_RX_MAC_RINGS;
  2445. for (i = 0; i < MAX_RX_MAC_RINGS; i++)
  2446. dp_srng_cleanup(soc, &pdev->rx_mac_buf_ring[i],
  2447. RXDMA_BUF, 1);
  2448. qdf_timer_free(&soc->mon_reap_timer);
  2449. }
  2450. #else
  2451. static void dp_rxdma_ring_cleanup(struct dp_soc *soc,
  2452. struct dp_pdev *pdev)
  2453. {
  2454. }
  2455. #endif
  2456. /*
  2457. * dp_neighbour_peers_detach() - Detach neighbour peers(nac clients)
  2458. * @pdev: device object
  2459. *
  2460. * Return: void
  2461. */
  2462. static void dp_neighbour_peers_detach(struct dp_pdev *pdev)
  2463. {
  2464. struct dp_neighbour_peer *peer = NULL;
  2465. struct dp_neighbour_peer *temp_peer = NULL;
  2466. TAILQ_FOREACH_SAFE(peer, &pdev->neighbour_peers_list,
  2467. neighbour_peer_list_elem, temp_peer) {
  2468. /* delete this peer from the list */
  2469. TAILQ_REMOVE(&pdev->neighbour_peers_list,
  2470. peer, neighbour_peer_list_elem);
  2471. qdf_mem_free(peer);
  2472. }
  2473. qdf_spinlock_destroy(&pdev->neighbour_peer_mutex);
  2474. }
  2475. /**
  2476. * dp_htt_ppdu_stats_detach() - detach stats resources
  2477. * @pdev: Datapath PDEV handle
  2478. *
  2479. * Return: void
  2480. */
  2481. static void dp_htt_ppdu_stats_detach(struct dp_pdev *pdev)
  2482. {
  2483. struct ppdu_info *ppdu_info, *ppdu_info_next;
  2484. TAILQ_FOREACH_SAFE(ppdu_info, &pdev->ppdu_info_list,
  2485. ppdu_info_list_elem, ppdu_info_next) {
  2486. if (!ppdu_info)
  2487. break;
  2488. qdf_assert_always(ppdu_info->nbuf);
  2489. qdf_nbuf_free(ppdu_info->nbuf);
  2490. qdf_mem_free(ppdu_info);
  2491. }
  2492. }
  2493. /*
  2494. * dp_pdev_detach_wifi3() - detach txrx pdev
  2495. * @txrx_pdev: Datapath PDEV handle
  2496. * @force: Force detach
  2497. *
  2498. */
  2499. static void dp_pdev_detach_wifi3(struct cdp_pdev *txrx_pdev, int force)
  2500. {
  2501. struct dp_pdev *pdev = (struct dp_pdev *)txrx_pdev;
  2502. struct dp_soc *soc = pdev->soc;
  2503. qdf_nbuf_t curr_nbuf, next_nbuf;
  2504. int mac_id;
  2505. dp_wdi_event_detach(pdev);
  2506. dp_tx_pdev_detach(pdev);
  2507. if (wlan_cfg_per_pdev_tx_ring(soc->wlan_cfg_ctx)) {
  2508. dp_srng_cleanup(soc, &soc->tcl_data_ring[pdev->pdev_id],
  2509. TCL_DATA, pdev->pdev_id);
  2510. dp_srng_cleanup(soc, &soc->tx_comp_ring[pdev->pdev_id],
  2511. WBM2SW_RELEASE, pdev->pdev_id);
  2512. }
  2513. dp_pktlogmod_exit(pdev);
  2514. dp_rx_pdev_detach(pdev);
  2515. dp_rx_pdev_mon_detach(pdev);
  2516. dp_neighbour_peers_detach(pdev);
  2517. qdf_spinlock_destroy(&pdev->tx_mutex);
  2518. qdf_spinlock_destroy(&pdev->vdev_list_lock);
  2519. dp_ipa_uc_detach(soc, pdev);
  2520. dp_cleanup_ipa_rx_refill_buf_ring(soc, pdev);
  2521. /* Cleanup per PDEV REO rings if configured */
  2522. if (wlan_cfg_per_pdev_rx_ring(soc->wlan_cfg_ctx)) {
  2523. dp_srng_cleanup(soc, &soc->reo_dest_ring[pdev->pdev_id],
  2524. REO_DST, pdev->pdev_id);
  2525. }
  2526. dp_srng_cleanup(soc, &pdev->rx_refill_buf_ring, RXDMA_BUF, 0);
  2527. dp_rxdma_ring_cleanup(soc, pdev);
  2528. for (mac_id = 0; mac_id < NUM_RXDMA_RINGS_PER_PDEV; mac_id++) {
  2529. dp_srng_cleanup(soc, &pdev->rxdma_mon_buf_ring[mac_id],
  2530. RXDMA_MONITOR_BUF, 0);
  2531. dp_srng_cleanup(soc, &pdev->rxdma_mon_dst_ring[mac_id],
  2532. RXDMA_MONITOR_DST, 0);
  2533. dp_srng_cleanup(soc, &pdev->rxdma_mon_status_ring[mac_id],
  2534. RXDMA_MONITOR_STATUS, 0);
  2535. dp_srng_cleanup(soc, &pdev->rxdma_mon_desc_ring[mac_id],
  2536. RXDMA_MONITOR_DESC, 0);
  2537. dp_srng_cleanup(soc, &pdev->rxdma_err_dst_ring[mac_id],
  2538. RXDMA_DST, 0);
  2539. }
  2540. curr_nbuf = pdev->invalid_peer_head_msdu;
  2541. while (curr_nbuf) {
  2542. next_nbuf = qdf_nbuf_next(curr_nbuf);
  2543. qdf_nbuf_free(curr_nbuf);
  2544. curr_nbuf = next_nbuf;
  2545. }
  2546. dp_htt_ppdu_stats_detach(pdev);
  2547. soc->pdev_list[pdev->pdev_id] = NULL;
  2548. soc->pdev_count--;
  2549. wlan_cfg_pdev_detach(pdev->wlan_cfg_ctx);
  2550. qdf_mem_free(pdev->dp_txrx_handle);
  2551. qdf_mem_free(pdev);
  2552. }
  2553. /*
  2554. * dp_reo_desc_freelist_destroy() - Flush REO descriptors from deferred freelist
  2555. * @soc: DP SOC handle
  2556. */
  2557. static inline void dp_reo_desc_freelist_destroy(struct dp_soc *soc)
  2558. {
  2559. struct reo_desc_list_node *desc;
  2560. struct dp_rx_tid *rx_tid;
  2561. qdf_spin_lock_bh(&soc->reo_desc_freelist_lock);
  2562. while (qdf_list_remove_front(&soc->reo_desc_freelist,
  2563. (qdf_list_node_t **)&desc) == QDF_STATUS_SUCCESS) {
  2564. rx_tid = &desc->rx_tid;
  2565. qdf_mem_unmap_nbytes_single(soc->osdev,
  2566. rx_tid->hw_qdesc_paddr,
  2567. QDF_DMA_BIDIRECTIONAL,
  2568. rx_tid->hw_qdesc_alloc_size);
  2569. qdf_mem_free(rx_tid->hw_qdesc_vaddr_unaligned);
  2570. qdf_mem_free(desc);
  2571. }
  2572. qdf_spin_unlock_bh(&soc->reo_desc_freelist_lock);
  2573. qdf_list_destroy(&soc->reo_desc_freelist);
  2574. qdf_spinlock_destroy(&soc->reo_desc_freelist_lock);
  2575. }
  2576. /*
  2577. * dp_soc_detach_wifi3() - Detach txrx SOC
  2578. * @txrx_soc: DP SOC handle, struct cdp_soc_t is first element of struct dp_soc.
  2579. */
  2580. static void dp_soc_detach_wifi3(void *txrx_soc)
  2581. {
  2582. struct dp_soc *soc = (struct dp_soc *)txrx_soc;
  2583. int i;
  2584. qdf_atomic_set(&soc->cmn_init_done, 0);
  2585. qdf_flush_work(&soc->htt_stats.work);
  2586. qdf_disable_work(&soc->htt_stats.work);
  2587. /* Free pending htt stats messages */
  2588. qdf_nbuf_queue_free(&soc->htt_stats.msg);
  2589. dp_free_inact_timer(soc);
  2590. for (i = 0; i < MAX_PDEV_CNT; i++) {
  2591. if (soc->pdev_list[i])
  2592. dp_pdev_detach_wifi3(
  2593. (struct cdp_pdev *)soc->pdev_list[i], 1);
  2594. }
  2595. dp_peer_find_detach(soc);
  2596. /* TBD: Call Tx and Rx cleanup functions to free buffers and
  2597. * SW descriptors
  2598. */
  2599. /* Free the ring memories */
  2600. /* Common rings */
  2601. dp_srng_cleanup(soc, &soc->wbm_desc_rel_ring, SW2WBM_RELEASE, 0);
  2602. dp_tx_soc_detach(soc);
  2603. /* Tx data rings */
  2604. if (!wlan_cfg_per_pdev_tx_ring(soc->wlan_cfg_ctx)) {
  2605. for (i = 0; i < soc->num_tcl_data_rings; i++) {
  2606. dp_srng_cleanup(soc, &soc->tcl_data_ring[i],
  2607. TCL_DATA, i);
  2608. dp_srng_cleanup(soc, &soc->tx_comp_ring[i],
  2609. WBM2SW_RELEASE, i);
  2610. }
  2611. }
  2612. /* TCL command and status rings */
  2613. dp_srng_cleanup(soc, &soc->tcl_cmd_ring, TCL_CMD, 0);
  2614. dp_srng_cleanup(soc, &soc->tcl_status_ring, TCL_STATUS, 0);
  2615. /* Rx data rings */
  2616. if (!wlan_cfg_per_pdev_rx_ring(soc->wlan_cfg_ctx)) {
  2617. soc->num_reo_dest_rings =
  2618. wlan_cfg_num_reo_dest_rings(soc->wlan_cfg_ctx);
  2619. for (i = 0; i < soc->num_reo_dest_rings; i++) {
  2620. /* TODO: Get number of rings and ring sizes
  2621. * from wlan_cfg
  2622. */
  2623. dp_srng_cleanup(soc, &soc->reo_dest_ring[i],
  2624. REO_DST, i);
  2625. }
  2626. }
  2627. /* REO reinjection ring */
  2628. dp_srng_cleanup(soc, &soc->reo_reinject_ring, REO_REINJECT, 0);
  2629. /* Rx release ring */
  2630. dp_srng_cleanup(soc, &soc->rx_rel_ring, WBM2SW_RELEASE, 0);
  2631. /* Rx exception ring */
  2632. /* TODO: Better to store ring_type and ring_num in
  2633. * dp_srng during setup
  2634. */
  2635. dp_srng_cleanup(soc, &soc->reo_exception_ring, REO_EXCEPTION, 0);
  2636. /* REO command and status rings */
  2637. dp_srng_cleanup(soc, &soc->reo_cmd_ring, REO_CMD, 0);
  2638. dp_srng_cleanup(soc, &soc->reo_status_ring, REO_STATUS, 0);
  2639. dp_hw_link_desc_pool_cleanup(soc);
  2640. qdf_spinlock_destroy(&soc->peer_ref_mutex);
  2641. qdf_spinlock_destroy(&soc->htt_stats.lock);
  2642. htt_soc_detach(soc->htt_handle);
  2643. dp_reo_cmdlist_destroy(soc);
  2644. qdf_spinlock_destroy(&soc->rx.reo_cmd_lock);
  2645. dp_reo_desc_freelist_destroy(soc);
  2646. wlan_cfg_soc_detach(soc->wlan_cfg_ctx);
  2647. dp_soc_wds_detach(soc);
  2648. qdf_spinlock_destroy(&soc->ast_lock);
  2649. qdf_mem_free(soc);
  2650. }
  2651. /*
  2652. * dp_rxdma_ring_config() - configure the RX DMA rings
  2653. *
  2654. * This function is used to configure the MAC rings.
  2655. * On MCL host provides buffers in Host2FW ring
  2656. * FW refills (copies) buffers to the ring and updates
  2657. * ring_idx in register
  2658. *
  2659. * @soc: data path SoC handle
  2660. *
  2661. * Return: void
  2662. */
  2663. #ifdef QCA_HOST2FW_RXBUF_RING
  2664. static void dp_rxdma_ring_config(struct dp_soc *soc)
  2665. {
  2666. int i;
  2667. for (i = 0; i < MAX_PDEV_CNT; i++) {
  2668. struct dp_pdev *pdev = soc->pdev_list[i];
  2669. if (pdev) {
  2670. int mac_id;
  2671. bool dbs_enable = 0;
  2672. int max_mac_rings =
  2673. wlan_cfg_get_num_mac_rings
  2674. (pdev->wlan_cfg_ctx);
  2675. htt_srng_setup(soc->htt_handle, 0,
  2676. pdev->rx_refill_buf_ring.hal_srng,
  2677. RXDMA_BUF);
  2678. if (pdev->rx_refill_buf_ring2.hal_srng)
  2679. htt_srng_setup(soc->htt_handle, 0,
  2680. pdev->rx_refill_buf_ring2.hal_srng,
  2681. RXDMA_BUF);
  2682. if (soc->cdp_soc.ol_ops->
  2683. is_hw_dbs_2x2_capable) {
  2684. dbs_enable = soc->cdp_soc.ol_ops->
  2685. is_hw_dbs_2x2_capable(soc->ctrl_psoc);
  2686. }
  2687. if (dbs_enable) {
  2688. QDF_TRACE(QDF_MODULE_ID_TXRX,
  2689. QDF_TRACE_LEVEL_ERROR,
  2690. FL("DBS enabled max_mac_rings %d\n"),
  2691. max_mac_rings);
  2692. } else {
  2693. max_mac_rings = 1;
  2694. QDF_TRACE(QDF_MODULE_ID_TXRX,
  2695. QDF_TRACE_LEVEL_ERROR,
  2696. FL("DBS disabled, max_mac_rings %d\n"),
  2697. max_mac_rings);
  2698. }
  2699. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2700. FL("pdev_id %d max_mac_rings %d\n"),
  2701. pdev->pdev_id, max_mac_rings);
  2702. for (mac_id = 0; mac_id < max_mac_rings; mac_id++) {
  2703. int mac_for_pdev = dp_get_mac_id_for_pdev(
  2704. mac_id, pdev->pdev_id);
  2705. QDF_TRACE(QDF_MODULE_ID_TXRX,
  2706. QDF_TRACE_LEVEL_ERROR,
  2707. FL("mac_id %d\n"), mac_for_pdev);
  2708. htt_srng_setup(soc->htt_handle, mac_for_pdev,
  2709. pdev->rx_mac_buf_ring[mac_id]
  2710. .hal_srng,
  2711. RXDMA_BUF);
  2712. htt_srng_setup(soc->htt_handle, mac_for_pdev,
  2713. pdev->rxdma_err_dst_ring[mac_id]
  2714. .hal_srng,
  2715. RXDMA_DST);
  2716. /* Configure monitor mode rings */
  2717. htt_srng_setup(soc->htt_handle, mac_for_pdev,
  2718. pdev->rxdma_mon_buf_ring[mac_id].hal_srng,
  2719. RXDMA_MONITOR_BUF);
  2720. htt_srng_setup(soc->htt_handle, mac_for_pdev,
  2721. pdev->rxdma_mon_dst_ring[mac_id].hal_srng,
  2722. RXDMA_MONITOR_DST);
  2723. htt_srng_setup(soc->htt_handle, mac_for_pdev,
  2724. pdev->rxdma_mon_status_ring[mac_id].hal_srng,
  2725. RXDMA_MONITOR_STATUS);
  2726. htt_srng_setup(soc->htt_handle, mac_for_pdev,
  2727. pdev->rxdma_mon_desc_ring[mac_id].hal_srng,
  2728. RXDMA_MONITOR_DESC);
  2729. }
  2730. }
  2731. }
  2732. /*
  2733. * Timer to reap rxdma status rings.
  2734. * Needed until we enable ppdu end interrupts
  2735. */
  2736. qdf_timer_init(soc->osdev, &soc->mon_reap_timer,
  2737. dp_service_mon_rings, (void *)soc,
  2738. QDF_TIMER_TYPE_WAKE_APPS);
  2739. soc->reap_timer_init = 1;
  2740. }
  2741. #else
  2742. /* This is only for WIN */
  2743. static void dp_rxdma_ring_config(struct dp_soc *soc)
  2744. {
  2745. int i;
  2746. int mac_id;
  2747. for (i = 0; i < MAX_PDEV_CNT; i++) {
  2748. struct dp_pdev *pdev = soc->pdev_list[i];
  2749. if (pdev == NULL)
  2750. continue;
  2751. for (mac_id = 0; mac_id < NUM_RXDMA_RINGS_PER_PDEV; mac_id++) {
  2752. int mac_for_pdev = dp_get_mac_id_for_pdev(mac_id, i);
  2753. htt_srng_setup(soc->htt_handle, mac_for_pdev,
  2754. pdev->rx_refill_buf_ring.hal_srng, RXDMA_BUF);
  2755. htt_srng_setup(soc->htt_handle, mac_for_pdev,
  2756. pdev->rxdma_mon_buf_ring[mac_id].hal_srng,
  2757. RXDMA_MONITOR_BUF);
  2758. htt_srng_setup(soc->htt_handle, mac_for_pdev,
  2759. pdev->rxdma_mon_dst_ring[mac_id].hal_srng,
  2760. RXDMA_MONITOR_DST);
  2761. htt_srng_setup(soc->htt_handle, mac_for_pdev,
  2762. pdev->rxdma_mon_status_ring[mac_id].hal_srng,
  2763. RXDMA_MONITOR_STATUS);
  2764. htt_srng_setup(soc->htt_handle, mac_for_pdev,
  2765. pdev->rxdma_mon_desc_ring[mac_id].hal_srng,
  2766. RXDMA_MONITOR_DESC);
  2767. htt_srng_setup(soc->htt_handle, mac_for_pdev,
  2768. pdev->rxdma_err_dst_ring[mac_id].hal_srng,
  2769. RXDMA_DST);
  2770. }
  2771. }
  2772. }
  2773. #endif
  2774. /*
  2775. * dp_soc_attach_target_wifi3() - SOC initialization in the target
  2776. * @txrx_soc: Datapath SOC handle
  2777. */
  2778. static int dp_soc_attach_target_wifi3(struct cdp_soc_t *cdp_soc)
  2779. {
  2780. struct dp_soc *soc = (struct dp_soc *)cdp_soc;
  2781. htt_soc_attach_target(soc->htt_handle);
  2782. dp_rxdma_ring_config(soc);
  2783. DP_STATS_INIT(soc);
  2784. /* initialize work queue for stats processing */
  2785. qdf_create_work(0, &soc->htt_stats.work, htt_t2h_stats_handler, soc);
  2786. return 0;
  2787. }
  2788. /*
  2789. * dp_soc_get_nss_cfg_wifi3() - SOC get nss config
  2790. * @txrx_soc: Datapath SOC handle
  2791. */
  2792. static int dp_soc_get_nss_cfg_wifi3(struct cdp_soc_t *cdp_soc)
  2793. {
  2794. struct dp_soc *dsoc = (struct dp_soc *)cdp_soc;
  2795. return wlan_cfg_get_dp_soc_nss_cfg(dsoc->wlan_cfg_ctx);
  2796. }
  2797. /*
  2798. * dp_soc_set_nss_cfg_wifi3() - SOC set nss config
  2799. * @txrx_soc: Datapath SOC handle
  2800. * @nss_cfg: nss config
  2801. */
  2802. static void dp_soc_set_nss_cfg_wifi3(struct cdp_soc_t *cdp_soc, int config)
  2803. {
  2804. struct dp_soc *dsoc = (struct dp_soc *)cdp_soc;
  2805. struct wlan_cfg_dp_soc_ctxt *wlan_cfg_ctx = dsoc->wlan_cfg_ctx;
  2806. wlan_cfg_set_dp_soc_nss_cfg(wlan_cfg_ctx, config);
  2807. /*
  2808. * TODO: masked out based on the per offloaded radio
  2809. */
  2810. if (config == dp_nss_cfg_dbdc) {
  2811. wlan_cfg_set_num_tx_desc_pool(wlan_cfg_ctx, 0);
  2812. wlan_cfg_set_num_tx_ext_desc_pool(wlan_cfg_ctx, 0);
  2813. wlan_cfg_set_num_tx_desc(wlan_cfg_ctx, 0);
  2814. wlan_cfg_set_num_tx_ext_desc(wlan_cfg_ctx, 0);
  2815. }
  2816. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2817. FL("nss-wifi<0> nss config is enabled"));
  2818. }
  2819. /*
  2820. * dp_vdev_attach_wifi3() - attach txrx vdev
  2821. * @txrx_pdev: Datapath PDEV handle
  2822. * @vdev_mac_addr: MAC address of the virtual interface
  2823. * @vdev_id: VDEV Id
  2824. * @wlan_op_mode: VDEV operating mode
  2825. *
  2826. * Return: DP VDEV handle on success, NULL on failure
  2827. */
  2828. static struct cdp_vdev *dp_vdev_attach_wifi3(struct cdp_pdev *txrx_pdev,
  2829. uint8_t *vdev_mac_addr, uint8_t vdev_id, enum wlan_op_mode op_mode)
  2830. {
  2831. struct dp_pdev *pdev = (struct dp_pdev *)txrx_pdev;
  2832. struct dp_soc *soc = pdev->soc;
  2833. struct dp_vdev *vdev = qdf_mem_malloc(sizeof(*vdev));
  2834. if (!vdev) {
  2835. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2836. FL("DP VDEV memory allocation failed"));
  2837. goto fail0;
  2838. }
  2839. vdev->pdev = pdev;
  2840. vdev->vdev_id = vdev_id;
  2841. vdev->opmode = op_mode;
  2842. vdev->osdev = soc->osdev;
  2843. vdev->osif_rx = NULL;
  2844. vdev->osif_rsim_rx_decap = NULL;
  2845. vdev->osif_get_key = NULL;
  2846. vdev->osif_rx_mon = NULL;
  2847. vdev->osif_tx_free_ext = NULL;
  2848. vdev->osif_vdev = NULL;
  2849. vdev->delete.pending = 0;
  2850. vdev->safemode = 0;
  2851. vdev->drop_unenc = 1;
  2852. vdev->sec_type = cdp_sec_type_none;
  2853. #ifdef notyet
  2854. vdev->filters_num = 0;
  2855. #endif
  2856. qdf_mem_copy(
  2857. &vdev->mac_addr.raw[0], vdev_mac_addr, OL_TXRX_MAC_ADDR_LEN);
  2858. vdev->tx_encap_type = wlan_cfg_pkt_type(soc->wlan_cfg_ctx);
  2859. vdev->rx_decap_type = wlan_cfg_pkt_type(soc->wlan_cfg_ctx);
  2860. vdev->dscp_tid_map_id = 0;
  2861. vdev->mcast_enhancement_en = 0;
  2862. /* TODO: Initialize default HTT meta data that will be used in
  2863. * TCL descriptors for packets transmitted from this VDEV
  2864. */
  2865. TAILQ_INIT(&vdev->peer_list);
  2866. qdf_spin_lock_bh(&pdev->vdev_list_lock);
  2867. /* add this vdev into the pdev's list */
  2868. TAILQ_INSERT_TAIL(&pdev->vdev_list, vdev, vdev_list_elem);
  2869. qdf_spin_unlock_bh(&pdev->vdev_list_lock);
  2870. pdev->vdev_count++;
  2871. dp_tx_vdev_attach(vdev);
  2872. if ((soc->intr_mode == DP_INTR_POLL) &&
  2873. wlan_cfg_get_num_contexts(soc->wlan_cfg_ctx) != 0) {
  2874. if (pdev->vdev_count == 1)
  2875. qdf_timer_mod(&soc->int_timer, DP_INTR_POLL_TIMER_MS);
  2876. }
  2877. dp_lro_hash_setup(soc);
  2878. /* LRO */
  2879. if (wlan_cfg_is_lro_enabled(soc->wlan_cfg_ctx) &&
  2880. wlan_op_mode_sta == vdev->opmode)
  2881. vdev->lro_enable = true;
  2882. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2883. "LRO: vdev_id %d lro_enable %d", vdev_id, vdev->lro_enable);
  2884. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2885. "Created vdev %pK (%pM)", vdev, vdev->mac_addr.raw);
  2886. DP_STATS_INIT(vdev);
  2887. if (wlan_op_mode_sta == vdev->opmode)
  2888. dp_peer_create_wifi3((struct cdp_vdev *)vdev,
  2889. vdev->mac_addr.raw);
  2890. return (struct cdp_vdev *)vdev;
  2891. fail0:
  2892. return NULL;
  2893. }
  2894. /**
  2895. * dp_vdev_register_wifi3() - Register VDEV operations from osif layer
  2896. * @vdev: Datapath VDEV handle
  2897. * @osif_vdev: OSIF vdev handle
  2898. * @txrx_ops: Tx and Rx operations
  2899. *
  2900. * Return: DP VDEV handle on success, NULL on failure
  2901. */
  2902. static void dp_vdev_register_wifi3(struct cdp_vdev *vdev_handle,
  2903. void *osif_vdev,
  2904. struct ol_txrx_ops *txrx_ops)
  2905. {
  2906. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  2907. vdev->osif_vdev = osif_vdev;
  2908. vdev->osif_rx = txrx_ops->rx.rx;
  2909. vdev->osif_rsim_rx_decap = txrx_ops->rx.rsim_rx_decap;
  2910. vdev->osif_get_key = txrx_ops->get_key;
  2911. vdev->osif_rx_mon = txrx_ops->rx.mon;
  2912. vdev->osif_tx_free_ext = txrx_ops->tx.tx_free_ext;
  2913. #ifdef notyet
  2914. #if ATH_SUPPORT_WAPI
  2915. vdev->osif_check_wai = txrx_ops->rx.wai_check;
  2916. #endif
  2917. #endif
  2918. #ifdef UMAC_SUPPORT_PROXY_ARP
  2919. vdev->osif_proxy_arp = txrx_ops->proxy_arp;
  2920. #endif
  2921. vdev->me_convert = txrx_ops->me_convert;
  2922. /* TODO: Enable the following once Tx code is integrated */
  2923. if (vdev->mesh_vdev)
  2924. txrx_ops->tx.tx = dp_tx_send_mesh;
  2925. else
  2926. txrx_ops->tx.tx = dp_tx_send;
  2927. txrx_ops->tx.tx_exception = dp_tx_send_exception;
  2928. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO_LOW,
  2929. "DP Vdev Register success");
  2930. }
  2931. /**
  2932. * dp_vdev_flush_peers() - Forcibily Flush peers of vdev
  2933. * @vdev: Datapath VDEV handle
  2934. *
  2935. * Return: void
  2936. */
  2937. static void dp_vdev_flush_peers(struct dp_vdev *vdev)
  2938. {
  2939. struct dp_pdev *pdev = vdev->pdev;
  2940. struct dp_soc *soc = pdev->soc;
  2941. struct dp_peer *peer;
  2942. uint16_t *peer_ids;
  2943. uint8_t i = 0, j = 0;
  2944. peer_ids = qdf_mem_malloc(soc->max_peers * sizeof(peer_ids[0]));
  2945. if (!peer_ids) {
  2946. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2947. "DP alloc failure - unable to flush peers");
  2948. return;
  2949. }
  2950. qdf_spin_lock_bh(&soc->peer_ref_mutex);
  2951. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  2952. for (i = 0; i < MAX_NUM_PEER_ID_PER_PEER; i++)
  2953. if (peer->peer_ids[i] != HTT_INVALID_PEER)
  2954. if (j < soc->max_peers)
  2955. peer_ids[j++] = peer->peer_ids[i];
  2956. }
  2957. qdf_spin_unlock_bh(&soc->peer_ref_mutex);
  2958. for (i = 0; i < j ; i++)
  2959. dp_rx_peer_unmap_handler(soc, peer_ids[i]);
  2960. qdf_mem_free(peer_ids);
  2961. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO_HIGH,
  2962. FL("Flushed peers for vdev object %pK "), vdev);
  2963. }
  2964. /*
  2965. * dp_vdev_detach_wifi3() - Detach txrx vdev
  2966. * @txrx_vdev: Datapath VDEV handle
  2967. * @callback: Callback OL_IF on completion of detach
  2968. * @cb_context: Callback context
  2969. *
  2970. */
  2971. static void dp_vdev_detach_wifi3(struct cdp_vdev *vdev_handle,
  2972. ol_txrx_vdev_delete_cb callback, void *cb_context)
  2973. {
  2974. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  2975. struct dp_pdev *pdev = vdev->pdev;
  2976. struct dp_soc *soc = pdev->soc;
  2977. /* preconditions */
  2978. qdf_assert(vdev);
  2979. qdf_spin_lock_bh(&pdev->vdev_list_lock);
  2980. /* remove the vdev from its parent pdev's list */
  2981. TAILQ_REMOVE(&pdev->vdev_list, vdev, vdev_list_elem);
  2982. qdf_spin_unlock_bh(&pdev->vdev_list_lock);
  2983. if (wlan_op_mode_sta == vdev->opmode)
  2984. dp_peer_delete_wifi3(vdev->vap_bss_peer, 0);
  2985. /*
  2986. * If Target is hung, flush all peers before detaching vdev
  2987. * this will free all references held due to missing
  2988. * unmap commands from Target
  2989. */
  2990. if (hif_get_target_status(soc->hif_handle) == TARGET_STATUS_RESET)
  2991. dp_vdev_flush_peers(vdev);
  2992. /*
  2993. * Use peer_ref_mutex while accessing peer_list, in case
  2994. * a peer is in the process of being removed from the list.
  2995. */
  2996. qdf_spin_lock_bh(&soc->peer_ref_mutex);
  2997. /* check that the vdev has no peers allocated */
  2998. if (!TAILQ_EMPTY(&vdev->peer_list)) {
  2999. /* debug print - will be removed later */
  3000. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_WARN,
  3001. FL("not deleting vdev object %pK (%pM)"
  3002. "until deletion finishes for all its peers"),
  3003. vdev, vdev->mac_addr.raw);
  3004. /* indicate that the vdev needs to be deleted */
  3005. vdev->delete.pending = 1;
  3006. vdev->delete.callback = callback;
  3007. vdev->delete.context = cb_context;
  3008. qdf_spin_unlock_bh(&soc->peer_ref_mutex);
  3009. return;
  3010. }
  3011. qdf_spin_unlock_bh(&soc->peer_ref_mutex);
  3012. dp_tx_vdev_detach(vdev);
  3013. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO_HIGH,
  3014. FL("deleting vdev object %pK (%pM)"), vdev, vdev->mac_addr.raw);
  3015. qdf_mem_free(vdev);
  3016. if (callback)
  3017. callback(cb_context);
  3018. }
  3019. /*
  3020. * dp_peer_create_wifi3() - attach txrx peer
  3021. * @txrx_vdev: Datapath VDEV handle
  3022. * @peer_mac_addr: Peer MAC address
  3023. *
  3024. * Return: DP peeer handle on success, NULL on failure
  3025. */
  3026. static void *dp_peer_create_wifi3(struct cdp_vdev *vdev_handle,
  3027. uint8_t *peer_mac_addr)
  3028. {
  3029. struct dp_peer *peer;
  3030. int i;
  3031. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  3032. struct dp_pdev *pdev;
  3033. struct dp_soc *soc;
  3034. /* preconditions */
  3035. qdf_assert(vdev);
  3036. qdf_assert(peer_mac_addr);
  3037. pdev = vdev->pdev;
  3038. soc = pdev->soc;
  3039. peer = dp_peer_find_hash_find(pdev->soc, peer_mac_addr,
  3040. 0, vdev->vdev_id);
  3041. if (peer) {
  3042. peer->delete_in_progress = false;
  3043. qdf_spin_lock_bh(&soc->ast_lock);
  3044. TAILQ_INIT(&peer->ast_entry_list);
  3045. qdf_spin_unlock_bh(&soc->ast_lock);
  3046. /*
  3047. * on peer create, peer ref count decrements, sice new peer is not
  3048. * getting created earlier reference is reused, peer_unref_delete will
  3049. * take care of incrementing count
  3050. * */
  3051. if (soc->cdp_soc.ol_ops->peer_unref_delete) {
  3052. soc->cdp_soc.ol_ops->peer_unref_delete(pdev->osif_pdev,
  3053. vdev->vdev_id, peer->mac_addr.raw);
  3054. }
  3055. DP_STATS_INIT(peer);
  3056. return (void *)peer;
  3057. }
  3058. #ifdef notyet
  3059. peer = (struct dp_peer *)qdf_mempool_alloc(soc->osdev,
  3060. soc->mempool_ol_ath_peer);
  3061. #else
  3062. peer = (struct dp_peer *)qdf_mem_malloc(sizeof(*peer));
  3063. #endif
  3064. if (!peer)
  3065. return NULL; /* failure */
  3066. qdf_mem_zero(peer, sizeof(struct dp_peer));
  3067. TAILQ_INIT(&peer->ast_entry_list);
  3068. /* store provided params */
  3069. peer->vdev = vdev;
  3070. dp_peer_add_ast(soc, peer, peer_mac_addr, CDP_TXRX_AST_TYPE_STATIC, 0);
  3071. qdf_spinlock_create(&peer->peer_info_lock);
  3072. qdf_mem_copy(
  3073. &peer->mac_addr.raw[0], peer_mac_addr, OL_TXRX_MAC_ADDR_LEN);
  3074. /* TODO: See of rx_opt_proc is really required */
  3075. peer->rx_opt_proc = soc->rx_opt_proc;
  3076. /* initialize the peer_id */
  3077. for (i = 0; i < MAX_NUM_PEER_ID_PER_PEER; i++)
  3078. peer->peer_ids[i] = HTT_INVALID_PEER;
  3079. qdf_spin_lock_bh(&soc->peer_ref_mutex);
  3080. qdf_atomic_init(&peer->ref_cnt);
  3081. /* keep one reference for attach */
  3082. qdf_atomic_inc(&peer->ref_cnt);
  3083. /* add this peer into the vdev's list */
  3084. if (wlan_op_mode_sta == vdev->opmode)
  3085. TAILQ_INSERT_HEAD(&vdev->peer_list, peer, peer_list_elem);
  3086. else
  3087. TAILQ_INSERT_TAIL(&vdev->peer_list, peer, peer_list_elem);
  3088. qdf_spin_unlock_bh(&soc->peer_ref_mutex);
  3089. /* TODO: See if hash based search is required */
  3090. dp_peer_find_hash_add(soc, peer);
  3091. /* Initialize the peer state */
  3092. peer->state = OL_TXRX_PEER_STATE_DISC;
  3093. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO_HIGH,
  3094. "vdev %pK created peer %pK (%pM) ref_cnt: %d",
  3095. vdev, peer, peer->mac_addr.raw,
  3096. qdf_atomic_read(&peer->ref_cnt));
  3097. /*
  3098. * For every peer MAp message search and set if bss_peer
  3099. */
  3100. if (memcmp(peer->mac_addr.raw, vdev->mac_addr.raw, 6) == 0) {
  3101. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO_HIGH,
  3102. "vdev bss_peer!!!!");
  3103. peer->bss_peer = 1;
  3104. vdev->vap_bss_peer = peer;
  3105. }
  3106. #ifndef CONFIG_WIN
  3107. dp_local_peer_id_alloc(pdev, peer);
  3108. #endif
  3109. DP_STATS_INIT(peer);
  3110. return (void *)peer;
  3111. }
  3112. /*
  3113. * dp_peer_setup_wifi3() - initialize the peer
  3114. * @vdev_hdl: virtual device object
  3115. * @peer: Peer object
  3116. *
  3117. * Return: void
  3118. */
  3119. static void dp_peer_setup_wifi3(struct cdp_vdev *vdev_hdl, void *peer_hdl)
  3120. {
  3121. struct dp_peer *peer = (struct dp_peer *)peer_hdl;
  3122. struct dp_vdev *vdev = (struct dp_vdev *)vdev_hdl;
  3123. struct dp_pdev *pdev;
  3124. struct dp_soc *soc;
  3125. bool hash_based = 0;
  3126. enum cdp_host_reo_dest_ring reo_dest;
  3127. /* preconditions */
  3128. qdf_assert(vdev);
  3129. qdf_assert(peer);
  3130. pdev = vdev->pdev;
  3131. soc = pdev->soc;
  3132. peer->last_assoc_rcvd = 0;
  3133. peer->last_disassoc_rcvd = 0;
  3134. peer->last_deauth_rcvd = 0;
  3135. /*
  3136. * hash based steering is disabled for Radios which are offloaded
  3137. * to NSS
  3138. */
  3139. if (!wlan_cfg_get_dp_pdev_nss_enabled(pdev->wlan_cfg_ctx))
  3140. hash_based = wlan_cfg_is_rx_hash_enabled(soc->wlan_cfg_ctx);
  3141. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  3142. FL("hash based steering for pdev: %d is %d\n"),
  3143. pdev->pdev_id, hash_based);
  3144. /*
  3145. * Below line of code will ensure the proper reo_dest ring is chosen
  3146. * for cases where toeplitz hash cannot be generated (ex: non TCP/UDP)
  3147. */
  3148. reo_dest = pdev->reo_dest;
  3149. if (soc->cdp_soc.ol_ops->peer_set_default_routing) {
  3150. /* TODO: Check the destination ring number to be passed to FW */
  3151. soc->cdp_soc.ol_ops->peer_set_default_routing(
  3152. pdev->osif_pdev, peer->mac_addr.raw,
  3153. peer->vdev->vdev_id, hash_based, reo_dest);
  3154. }
  3155. dp_peer_rx_init(pdev, peer);
  3156. return;
  3157. }
  3158. /*
  3159. * dp_set_vdev_tx_encap_type() - set the encap type of the vdev
  3160. * @vdev_handle: virtual device object
  3161. * @htt_pkt_type: type of pkt
  3162. *
  3163. * Return: void
  3164. */
  3165. static void dp_set_vdev_tx_encap_type(struct cdp_vdev *vdev_handle,
  3166. enum htt_cmn_pkt_type val)
  3167. {
  3168. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  3169. vdev->tx_encap_type = val;
  3170. }
  3171. /*
  3172. * dp_set_vdev_rx_decap_type() - set the decap type of the vdev
  3173. * @vdev_handle: virtual device object
  3174. * @htt_pkt_type: type of pkt
  3175. *
  3176. * Return: void
  3177. */
  3178. static void dp_set_vdev_rx_decap_type(struct cdp_vdev *vdev_handle,
  3179. enum htt_cmn_pkt_type val)
  3180. {
  3181. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  3182. vdev->rx_decap_type = val;
  3183. }
  3184. /*
  3185. * dp_set_pdev_reo_dest() - set the reo destination ring for this pdev
  3186. * @pdev_handle: physical device object
  3187. * @val: reo destination ring index (1 - 4)
  3188. *
  3189. * Return: void
  3190. */
  3191. static void dp_set_pdev_reo_dest(struct cdp_pdev *pdev_handle,
  3192. enum cdp_host_reo_dest_ring val)
  3193. {
  3194. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  3195. if (pdev)
  3196. pdev->reo_dest = val;
  3197. }
  3198. /*
  3199. * dp_get_pdev_reo_dest() - get the reo destination for this pdev
  3200. * @pdev_handle: physical device object
  3201. *
  3202. * Return: reo destination ring index
  3203. */
  3204. static enum cdp_host_reo_dest_ring
  3205. dp_get_pdev_reo_dest(struct cdp_pdev *pdev_handle)
  3206. {
  3207. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  3208. if (pdev)
  3209. return pdev->reo_dest;
  3210. else
  3211. return cdp_host_reo_dest_ring_unknown;
  3212. }
  3213. #ifdef QCA_SUPPORT_SON
  3214. static void dp_son_peer_authorize(struct dp_peer *peer)
  3215. {
  3216. struct dp_soc *soc;
  3217. soc = peer->vdev->pdev->soc;
  3218. peer->peer_bs_inact_flag = 0;
  3219. peer->peer_bs_inact = soc->pdev_bs_inact_reload;
  3220. return;
  3221. }
  3222. #else
  3223. static void dp_son_peer_authorize(struct dp_peer *peer)
  3224. {
  3225. return;
  3226. }
  3227. #endif
  3228. /*
  3229. * dp_set_filter_neighbour_peers() - set filter neighbour peers for smart mesh
  3230. * @pdev_handle: device object
  3231. * @val: value to be set
  3232. *
  3233. * Return: void
  3234. */
  3235. static int dp_set_filter_neighbour_peers(struct cdp_pdev *pdev_handle,
  3236. uint32_t val)
  3237. {
  3238. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  3239. /* Enable/Disable smart mesh filtering. This flag will be checked
  3240. * during rx processing to check if packets are from NAC clients.
  3241. */
  3242. pdev->filter_neighbour_peers = val;
  3243. return 0;
  3244. }
  3245. /*
  3246. * dp_update_filter_neighbour_peers() - set neighbour peers(nac clients)
  3247. * address for smart mesh filtering
  3248. * @pdev_handle: device object
  3249. * @cmd: Add/Del command
  3250. * @macaddr: nac client mac address
  3251. *
  3252. * Return: void
  3253. */
  3254. static int dp_update_filter_neighbour_peers(struct cdp_pdev *pdev_handle,
  3255. uint32_t cmd, uint8_t *macaddr)
  3256. {
  3257. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  3258. struct dp_neighbour_peer *peer = NULL;
  3259. if (!macaddr)
  3260. goto fail0;
  3261. /* Store address of NAC (neighbour peer) which will be checked
  3262. * against TA of received packets.
  3263. */
  3264. if (cmd == DP_NAC_PARAM_ADD) {
  3265. peer = (struct dp_neighbour_peer *) qdf_mem_malloc(
  3266. sizeof(*peer));
  3267. if (!peer) {
  3268. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  3269. FL("DP neighbour peer node memory allocation failed"));
  3270. goto fail0;
  3271. }
  3272. qdf_mem_copy(&peer->neighbour_peers_macaddr.raw[0],
  3273. macaddr, DP_MAC_ADDR_LEN);
  3274. qdf_spin_lock_bh(&pdev->neighbour_peer_mutex);
  3275. /* add this neighbour peer into the list */
  3276. TAILQ_INSERT_TAIL(&pdev->neighbour_peers_list, peer,
  3277. neighbour_peer_list_elem);
  3278. qdf_spin_unlock_bh(&pdev->neighbour_peer_mutex);
  3279. return 1;
  3280. } else if (cmd == DP_NAC_PARAM_DEL) {
  3281. qdf_spin_lock_bh(&pdev->neighbour_peer_mutex);
  3282. TAILQ_FOREACH(peer, &pdev->neighbour_peers_list,
  3283. neighbour_peer_list_elem) {
  3284. if (!qdf_mem_cmp(&peer->neighbour_peers_macaddr.raw[0],
  3285. macaddr, DP_MAC_ADDR_LEN)) {
  3286. /* delete this peer from the list */
  3287. TAILQ_REMOVE(&pdev->neighbour_peers_list,
  3288. peer, neighbour_peer_list_elem);
  3289. qdf_mem_free(peer);
  3290. break;
  3291. }
  3292. }
  3293. qdf_spin_unlock_bh(&pdev->neighbour_peer_mutex);
  3294. return 1;
  3295. }
  3296. fail0:
  3297. return 0;
  3298. }
  3299. /*
  3300. * dp_get_sec_type() - Get the security type
  3301. * @peer: Datapath peer handle
  3302. * @sec_idx: Security id (mcast, ucast)
  3303. *
  3304. * return sec_type: Security type
  3305. */
  3306. static int dp_get_sec_type(struct cdp_peer *peer, uint8_t sec_idx)
  3307. {
  3308. struct dp_peer *dpeer = (struct dp_peer *)peer;
  3309. return dpeer->security[sec_idx].sec_type;
  3310. }
  3311. /*
  3312. * dp_peer_authorize() - authorize txrx peer
  3313. * @peer_handle: Datapath peer handle
  3314. * @authorize
  3315. *
  3316. */
  3317. static void dp_peer_authorize(struct cdp_peer *peer_handle, uint32_t authorize)
  3318. {
  3319. struct dp_peer *peer = (struct dp_peer *)peer_handle;
  3320. struct dp_soc *soc;
  3321. if (peer != NULL) {
  3322. soc = peer->vdev->pdev->soc;
  3323. qdf_spin_lock_bh(&soc->peer_ref_mutex);
  3324. dp_son_peer_authorize(peer);
  3325. peer->authorize = authorize ? 1 : 0;
  3326. qdf_spin_unlock_bh(&soc->peer_ref_mutex);
  3327. }
  3328. }
  3329. #ifdef QCA_SUPPORT_SON
  3330. /*
  3331. * dp_txrx_update_inact_threshold() - Update inact timer threshold
  3332. * @pdev_handle: Device handle
  3333. * @new_threshold : updated threshold value
  3334. *
  3335. */
  3336. static void
  3337. dp_txrx_update_inact_threshold(struct cdp_pdev *pdev_handle,
  3338. u_int16_t new_threshold)
  3339. {
  3340. struct dp_vdev *vdev;
  3341. struct dp_peer *peer;
  3342. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  3343. struct dp_soc *soc = pdev->soc;
  3344. u_int16_t old_threshold = soc->pdev_bs_inact_reload;
  3345. if (old_threshold == new_threshold)
  3346. return;
  3347. soc->pdev_bs_inact_reload = new_threshold;
  3348. qdf_spin_lock_bh(&soc->peer_ref_mutex);
  3349. qdf_spin_lock_bh(&pdev->vdev_list_lock);
  3350. TAILQ_FOREACH(vdev, &pdev->vdev_list, vdev_list_elem) {
  3351. if (vdev->opmode != wlan_op_mode_ap)
  3352. continue;
  3353. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  3354. if (!peer->authorize)
  3355. continue;
  3356. if (old_threshold - peer->peer_bs_inact >=
  3357. new_threshold) {
  3358. dp_mark_peer_inact((void *)peer, true);
  3359. peer->peer_bs_inact = 0;
  3360. } else {
  3361. peer->peer_bs_inact = new_threshold -
  3362. (old_threshold - peer->peer_bs_inact);
  3363. }
  3364. }
  3365. }
  3366. qdf_spin_unlock_bh(&pdev->vdev_list_lock);
  3367. qdf_spin_unlock_bh(&soc->peer_ref_mutex);
  3368. }
  3369. /**
  3370. * dp_txrx_reset_inact_count(): Reset inact count
  3371. * @pdev_handle - device handle
  3372. *
  3373. * Return: void
  3374. */
  3375. static void
  3376. dp_txrx_reset_inact_count(struct cdp_pdev *pdev_handle)
  3377. {
  3378. struct dp_vdev *vdev = NULL;
  3379. struct dp_peer *peer = NULL;
  3380. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  3381. struct dp_soc *soc = pdev->soc;
  3382. qdf_spin_lock_bh(&soc->peer_ref_mutex);
  3383. qdf_spin_lock_bh(&pdev->vdev_list_lock);
  3384. TAILQ_FOREACH(vdev, &pdev->vdev_list, vdev_list_elem) {
  3385. if (vdev->opmode != wlan_op_mode_ap)
  3386. continue;
  3387. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  3388. if (!peer->authorize)
  3389. continue;
  3390. peer->peer_bs_inact = soc->pdev_bs_inact_reload;
  3391. }
  3392. }
  3393. qdf_spin_unlock_bh(&pdev->vdev_list_lock);
  3394. qdf_spin_unlock_bh(&soc->peer_ref_mutex);
  3395. }
  3396. /**
  3397. * dp_set_inact_params(): set inactivity params
  3398. * @pdev_handle - device handle
  3399. * @inact_check_interval - inactivity interval
  3400. * @inact_normal - Inactivity normal
  3401. * @inact_overload - Inactivity overload
  3402. *
  3403. * Return: bool
  3404. */
  3405. bool dp_set_inact_params(struct cdp_pdev *pdev_handle,
  3406. u_int16_t inact_check_interval,
  3407. u_int16_t inact_normal, u_int16_t inact_overload)
  3408. {
  3409. struct dp_soc *soc;
  3410. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  3411. if (!pdev)
  3412. return false;
  3413. soc = pdev->soc;
  3414. if (!soc)
  3415. return false;
  3416. soc->pdev_bs_inact_interval = inact_check_interval;
  3417. soc->pdev_bs_inact_normal = inact_normal;
  3418. soc->pdev_bs_inact_overload = inact_overload;
  3419. dp_txrx_update_inact_threshold((struct cdp_pdev *)pdev,
  3420. soc->pdev_bs_inact_normal);
  3421. return true;
  3422. }
  3423. /**
  3424. * dp_start_inact_timer(): Inactivity timer start
  3425. * @pdev_handle - device handle
  3426. * @enable - Inactivity timer start/stop
  3427. *
  3428. * Return: bool
  3429. */
  3430. bool dp_start_inact_timer(struct cdp_pdev *pdev_handle, bool enable)
  3431. {
  3432. struct dp_soc *soc;
  3433. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  3434. if (!pdev)
  3435. return false;
  3436. soc = pdev->soc;
  3437. if (!soc)
  3438. return false;
  3439. if (enable) {
  3440. dp_txrx_reset_inact_count((struct cdp_pdev *)pdev);
  3441. qdf_timer_mod(&soc->pdev_bs_inact_timer,
  3442. soc->pdev_bs_inact_interval * 1000);
  3443. } else {
  3444. qdf_timer_stop(&soc->pdev_bs_inact_timer);
  3445. }
  3446. return true;
  3447. }
  3448. /**
  3449. * dp_set_overload(): Set inactivity overload
  3450. * @pdev_handle - device handle
  3451. * @overload - overload status
  3452. *
  3453. * Return: void
  3454. */
  3455. void dp_set_overload(struct cdp_pdev *pdev_handle, bool overload)
  3456. {
  3457. struct dp_soc *soc;
  3458. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  3459. if (!pdev)
  3460. return;
  3461. soc = pdev->soc;
  3462. if (!soc)
  3463. return;
  3464. dp_txrx_update_inact_threshold((struct cdp_pdev *)pdev,
  3465. overload ? soc->pdev_bs_inact_overload :
  3466. soc->pdev_bs_inact_normal);
  3467. }
  3468. /**
  3469. * dp_peer_is_inact(): check whether peer is inactive
  3470. * @peer_handle - datapath peer handle
  3471. *
  3472. * Return: bool
  3473. */
  3474. bool dp_peer_is_inact(void *peer_handle)
  3475. {
  3476. struct dp_peer *peer = (struct dp_peer *)peer_handle;
  3477. if (!peer)
  3478. return false;
  3479. return peer->peer_bs_inact_flag == 1;
  3480. }
  3481. /**
  3482. * dp_init_inact_timer: initialize the inact timer
  3483. * @soc - SOC handle
  3484. *
  3485. * Return: void
  3486. */
  3487. void dp_init_inact_timer(struct dp_soc *soc)
  3488. {
  3489. qdf_timer_init(soc->osdev, &soc->pdev_bs_inact_timer,
  3490. dp_txrx_peer_find_inact_timeout_handler,
  3491. (void *)soc, QDF_TIMER_TYPE_WAKE_APPS);
  3492. }
  3493. #else
  3494. bool dp_set_inact_params(struct cdp_pdev *pdev, u_int16_t inact_check_interval,
  3495. u_int16_t inact_normal, u_int16_t inact_overload)
  3496. {
  3497. return false;
  3498. }
  3499. bool dp_start_inact_timer(struct cdp_pdev *pdev, bool enable)
  3500. {
  3501. return false;
  3502. }
  3503. void dp_set_overload(struct cdp_pdev *pdev, bool overload)
  3504. {
  3505. return;
  3506. }
  3507. void dp_init_inact_timer(struct dp_soc *soc)
  3508. {
  3509. return;
  3510. }
  3511. bool dp_peer_is_inact(void *peer)
  3512. {
  3513. return false;
  3514. }
  3515. #endif
  3516. /*
  3517. * dp_peer_unref_delete() - unref and delete peer
  3518. * @peer_handle: Datapath peer handle
  3519. *
  3520. */
  3521. void dp_peer_unref_delete(void *peer_handle)
  3522. {
  3523. struct dp_peer *peer = (struct dp_peer *)peer_handle;
  3524. struct dp_peer *bss_peer = NULL;
  3525. struct dp_vdev *vdev = peer->vdev;
  3526. struct dp_pdev *pdev = vdev->pdev;
  3527. struct dp_soc *soc = pdev->soc;
  3528. struct dp_peer *tmppeer;
  3529. int found = 0;
  3530. uint16_t peer_id;
  3531. uint16_t vdev_id;
  3532. /*
  3533. * Hold the lock all the way from checking if the peer ref count
  3534. * is zero until the peer references are removed from the hash
  3535. * table and vdev list (if the peer ref count is zero).
  3536. * This protects against a new HL tx operation starting to use the
  3537. * peer object just after this function concludes it's done being used.
  3538. * Furthermore, the lock needs to be held while checking whether the
  3539. * vdev's list of peers is empty, to make sure that list is not modified
  3540. * concurrently with the empty check.
  3541. */
  3542. qdf_spin_lock_bh(&soc->peer_ref_mutex);
  3543. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  3544. "%s: peer %pK ref_cnt(before decrement): %d\n", __func__,
  3545. peer, qdf_atomic_read(&peer->ref_cnt));
  3546. if (qdf_atomic_dec_and_test(&peer->ref_cnt)) {
  3547. peer_id = peer->peer_ids[0];
  3548. vdev_id = vdev->vdev_id;
  3549. /*
  3550. * Make sure that the reference to the peer in
  3551. * peer object map is removed
  3552. */
  3553. if (peer_id != HTT_INVALID_PEER)
  3554. soc->peer_id_to_obj_map[peer_id] = NULL;
  3555. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO_HIGH,
  3556. "Deleting peer %pK (%pM)", peer, peer->mac_addr.raw);
  3557. /* remove the reference to the peer from the hash table */
  3558. dp_peer_find_hash_remove(soc, peer);
  3559. TAILQ_FOREACH(tmppeer, &peer->vdev->peer_list, peer_list_elem) {
  3560. if (tmppeer == peer) {
  3561. found = 1;
  3562. break;
  3563. }
  3564. }
  3565. if (found) {
  3566. TAILQ_REMOVE(&peer->vdev->peer_list, peer,
  3567. peer_list_elem);
  3568. } else {
  3569. /*Ignoring the remove operation as peer not found*/
  3570. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_WARN,
  3571. "peer %pK not found in vdev (%pK)->peer_list:%pK",
  3572. peer, vdev, &peer->vdev->peer_list);
  3573. }
  3574. /* cleanup the peer data */
  3575. dp_peer_cleanup(vdev, peer);
  3576. /* check whether the parent vdev has no peers left */
  3577. if (TAILQ_EMPTY(&vdev->peer_list)) {
  3578. /*
  3579. * Now that there are no references to the peer, we can
  3580. * release the peer reference lock.
  3581. */
  3582. qdf_spin_unlock_bh(&soc->peer_ref_mutex);
  3583. /*
  3584. * Check if the parent vdev was waiting for its peers
  3585. * to be deleted, in order for it to be deleted too.
  3586. */
  3587. if (vdev->delete.pending) {
  3588. ol_txrx_vdev_delete_cb vdev_delete_cb =
  3589. vdev->delete.callback;
  3590. void *vdev_delete_context =
  3591. vdev->delete.context;
  3592. QDF_TRACE(QDF_MODULE_ID_DP,
  3593. QDF_TRACE_LEVEL_INFO_HIGH,
  3594. FL("deleting vdev object %pK (%pM)"
  3595. " - its last peer is done"),
  3596. vdev, vdev->mac_addr.raw);
  3597. /* all peers are gone, go ahead and delete it */
  3598. dp_tx_flow_pool_unmap_handler(pdev, vdev_id,
  3599. FLOW_TYPE_VDEV,
  3600. vdev_id);
  3601. dp_tx_vdev_detach(vdev);
  3602. QDF_TRACE(QDF_MODULE_ID_DP,
  3603. QDF_TRACE_LEVEL_INFO_HIGH,
  3604. FL("deleting vdev object %pK (%pM)"),
  3605. vdev, vdev->mac_addr.raw);
  3606. qdf_mem_free(vdev);
  3607. vdev = NULL;
  3608. if (vdev_delete_cb)
  3609. vdev_delete_cb(vdev_delete_context);
  3610. }
  3611. } else {
  3612. qdf_spin_unlock_bh(&soc->peer_ref_mutex);
  3613. }
  3614. if (vdev) {
  3615. if (vdev->vap_bss_peer == peer) {
  3616. vdev->vap_bss_peer = NULL;
  3617. }
  3618. }
  3619. if (soc->cdp_soc.ol_ops->peer_unref_delete) {
  3620. soc->cdp_soc.ol_ops->peer_unref_delete(pdev->osif_pdev,
  3621. vdev_id, peer->mac_addr.raw);
  3622. }
  3623. if (!vdev || !vdev->vap_bss_peer) {
  3624. goto free_peer;
  3625. }
  3626. #ifdef notyet
  3627. qdf_mempool_free(soc->osdev, soc->mempool_ol_ath_peer, peer);
  3628. #else
  3629. bss_peer = vdev->vap_bss_peer;
  3630. DP_UPDATE_STATS(bss_peer, peer);
  3631. free_peer:
  3632. qdf_mem_free(peer);
  3633. #endif
  3634. } else {
  3635. qdf_spin_unlock_bh(&soc->peer_ref_mutex);
  3636. }
  3637. }
  3638. /*
  3639. * dp_peer_detach_wifi3() – Detach txrx peer
  3640. * @peer_handle: Datapath peer handle
  3641. * @bitmap: bitmap indicating special handling of request.
  3642. *
  3643. */
  3644. static void dp_peer_delete_wifi3(void *peer_handle, uint32_t bitmap)
  3645. {
  3646. struct dp_peer *peer = (struct dp_peer *)peer_handle;
  3647. /* redirect the peer's rx delivery function to point to a
  3648. * discard func
  3649. */
  3650. peer->rx_opt_proc = dp_rx_discard;
  3651. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO_HIGH,
  3652. FL("peer %pK (%pM)"), peer, peer->mac_addr.raw);
  3653. #ifndef CONFIG_WIN
  3654. dp_local_peer_id_free(peer->vdev->pdev, peer);
  3655. #endif
  3656. qdf_spinlock_destroy(&peer->peer_info_lock);
  3657. /*
  3658. * Remove the reference added during peer_attach.
  3659. * The peer will still be left allocated until the
  3660. * PEER_UNMAP message arrives to remove the other
  3661. * reference, added by the PEER_MAP message.
  3662. */
  3663. dp_peer_unref_delete(peer_handle);
  3664. }
  3665. /*
  3666. * dp_get_vdev_mac_addr_wifi3() – Detach txrx peer
  3667. * @peer_handle: Datapath peer handle
  3668. *
  3669. */
  3670. static uint8 *dp_get_vdev_mac_addr_wifi3(struct cdp_vdev *pvdev)
  3671. {
  3672. struct dp_vdev *vdev = (struct dp_vdev *)pvdev;
  3673. return vdev->mac_addr.raw;
  3674. }
  3675. /*
  3676. * dp_vdev_set_wds() - Enable per packet stats
  3677. * @vdev_handle: DP VDEV handle
  3678. * @val: value
  3679. *
  3680. * Return: none
  3681. */
  3682. static int dp_vdev_set_wds(void *vdev_handle, uint32_t val)
  3683. {
  3684. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  3685. vdev->wds_enabled = val;
  3686. return 0;
  3687. }
  3688. /*
  3689. * dp_get_vdev_from_vdev_id_wifi3() – Detach txrx peer
  3690. * @peer_handle: Datapath peer handle
  3691. *
  3692. */
  3693. static struct cdp_vdev *dp_get_vdev_from_vdev_id_wifi3(struct cdp_pdev *dev,
  3694. uint8_t vdev_id)
  3695. {
  3696. struct dp_pdev *pdev = (struct dp_pdev *)dev;
  3697. struct dp_vdev *vdev = NULL;
  3698. if (qdf_unlikely(!pdev))
  3699. return NULL;
  3700. qdf_spin_lock_bh(&pdev->vdev_list_lock);
  3701. TAILQ_FOREACH(vdev, &pdev->vdev_list, vdev_list_elem) {
  3702. if (vdev->vdev_id == vdev_id)
  3703. break;
  3704. }
  3705. qdf_spin_unlock_bh(&pdev->vdev_list_lock);
  3706. return (struct cdp_vdev *)vdev;
  3707. }
  3708. static int dp_get_opmode(struct cdp_vdev *vdev_handle)
  3709. {
  3710. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  3711. return vdev->opmode;
  3712. }
  3713. static struct cdp_cfg *dp_get_ctrl_pdev_from_vdev_wifi3(struct cdp_vdev *pvdev)
  3714. {
  3715. struct dp_vdev *vdev = (struct dp_vdev *)pvdev;
  3716. struct dp_pdev *pdev = vdev->pdev;
  3717. return (struct cdp_cfg *)pdev->wlan_cfg_ctx;
  3718. }
  3719. /**
  3720. * dp_reset_monitor_mode() - Disable monitor mode
  3721. * @pdev_handle: Datapath PDEV handle
  3722. *
  3723. * Return: 0 on success, not 0 on failure
  3724. */
  3725. static int dp_reset_monitor_mode(struct cdp_pdev *pdev_handle)
  3726. {
  3727. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  3728. struct htt_rx_ring_tlv_filter htt_tlv_filter;
  3729. struct dp_soc *soc = pdev->soc;
  3730. uint8_t pdev_id;
  3731. int mac_id;
  3732. pdev_id = pdev->pdev_id;
  3733. soc = pdev->soc;
  3734. qdf_spin_lock_bh(&pdev->mon_lock);
  3735. qdf_mem_set(&(htt_tlv_filter), sizeof(htt_tlv_filter), 0x0);
  3736. for (mac_id = 0; mac_id < NUM_RXDMA_RINGS_PER_PDEV; mac_id++) {
  3737. int mac_for_pdev = dp_get_mac_id_for_pdev(mac_id, pdev_id);
  3738. htt_h2t_rx_ring_cfg(soc->htt_handle, mac_for_pdev,
  3739. pdev->rxdma_mon_buf_ring[mac_id].hal_srng,
  3740. RXDMA_MONITOR_BUF, RX_BUFFER_SIZE, &htt_tlv_filter);
  3741. htt_h2t_rx_ring_cfg(soc->htt_handle, mac_for_pdev,
  3742. pdev->rxdma_mon_status_ring[mac_id].hal_srng,
  3743. RXDMA_MONITOR_STATUS, RX_BUFFER_SIZE, &htt_tlv_filter);
  3744. }
  3745. pdev->monitor_vdev = NULL;
  3746. qdf_spin_unlock_bh(&pdev->mon_lock);
  3747. return 0;
  3748. }
  3749. /**
  3750. * dp_set_nac() - set peer_nac
  3751. * @peer_handle: Datapath PEER handle
  3752. *
  3753. * Return: void
  3754. */
  3755. static void dp_set_nac(struct cdp_peer *peer_handle)
  3756. {
  3757. struct dp_peer *peer = (struct dp_peer *)peer_handle;
  3758. peer->nac = 1;
  3759. }
  3760. /**
  3761. * dp_get_tx_pending() - read pending tx
  3762. * @pdev_handle: Datapath PDEV handle
  3763. *
  3764. * Return: outstanding tx
  3765. */
  3766. static int dp_get_tx_pending(struct cdp_pdev *pdev_handle)
  3767. {
  3768. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  3769. return qdf_atomic_read(&pdev->num_tx_outstanding);
  3770. }
  3771. /**
  3772. * dp_get_peer_mac_from_peer_id() - get peer mac
  3773. * @pdev_handle: Datapath PDEV handle
  3774. * @peer_id: Peer ID
  3775. * @peer_mac: MAC addr of PEER
  3776. *
  3777. * Return: void
  3778. */
  3779. static void dp_get_peer_mac_from_peer_id(struct cdp_pdev *pdev_handle,
  3780. uint32_t peer_id, uint8_t *peer_mac)
  3781. {
  3782. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  3783. struct dp_peer *peer;
  3784. if (pdev && peer_mac) {
  3785. peer = dp_peer_find_by_id(pdev->soc, (uint16_t)peer_id);
  3786. if (peer && peer->mac_addr.raw) {
  3787. qdf_mem_copy(peer_mac, peer->mac_addr.raw,
  3788. DP_MAC_ADDR_LEN);
  3789. }
  3790. }
  3791. }
  3792. /**
  3793. * dp_vdev_set_monitor_mode() - Set DP VDEV to monitor mode
  3794. * @vdev_handle: Datapath VDEV handle
  3795. * @smart_monitor: Flag to denote if its smart monitor mode
  3796. *
  3797. * Return: 0 on success, not 0 on failure
  3798. */
  3799. static int dp_vdev_set_monitor_mode(struct cdp_vdev *vdev_handle,
  3800. uint8_t smart_monitor)
  3801. {
  3802. /* Many monitor VAPs can exists in a system but only one can be up at
  3803. * anytime
  3804. */
  3805. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  3806. struct dp_pdev *pdev;
  3807. struct htt_rx_ring_tlv_filter htt_tlv_filter;
  3808. struct dp_soc *soc;
  3809. uint8_t pdev_id;
  3810. int mac_id;
  3811. qdf_assert(vdev);
  3812. pdev = vdev->pdev;
  3813. pdev_id = pdev->pdev_id;
  3814. soc = pdev->soc;
  3815. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_WARN,
  3816. "pdev=%pK, pdev_id=%d, soc=%pK vdev=%pK\n",
  3817. pdev, pdev_id, soc, vdev);
  3818. /*Check if current pdev's monitor_vdev exists */
  3819. if (pdev->monitor_vdev) {
  3820. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  3821. "vdev=%pK\n", vdev);
  3822. qdf_assert(vdev);
  3823. }
  3824. pdev->monitor_vdev = vdev;
  3825. /* If smart monitor mode, do not configure monitor ring */
  3826. if (smart_monitor)
  3827. return QDF_STATUS_SUCCESS;
  3828. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_INFO_HIGH,
  3829. "MODE[%x] FP[%02x|%02x|%02x] MO[%02x|%02x|%02x]\n",
  3830. pdev->mon_filter_mode, pdev->fp_mgmt_filter,
  3831. pdev->fp_ctrl_filter, pdev->fp_data_filter,
  3832. pdev->mo_mgmt_filter, pdev->mo_ctrl_filter,
  3833. pdev->mo_data_filter);
  3834. qdf_mem_set(&(htt_tlv_filter), sizeof(htt_tlv_filter), 0x0);
  3835. htt_tlv_filter.mpdu_start = 1;
  3836. htt_tlv_filter.msdu_start = 1;
  3837. htt_tlv_filter.packet = 1;
  3838. htt_tlv_filter.msdu_end = 1;
  3839. htt_tlv_filter.mpdu_end = 1;
  3840. htt_tlv_filter.packet_header = 1;
  3841. htt_tlv_filter.attention = 1;
  3842. htt_tlv_filter.ppdu_start = 0;
  3843. htt_tlv_filter.ppdu_end = 0;
  3844. htt_tlv_filter.ppdu_end_user_stats = 0;
  3845. htt_tlv_filter.ppdu_end_user_stats_ext = 0;
  3846. htt_tlv_filter.ppdu_end_status_done = 0;
  3847. htt_tlv_filter.header_per_msdu = 1;
  3848. htt_tlv_filter.enable_fp =
  3849. (pdev->mon_filter_mode & MON_FILTER_PASS) ? 1 : 0;
  3850. htt_tlv_filter.enable_md = 0;
  3851. htt_tlv_filter.enable_mo =
  3852. (pdev->mon_filter_mode & MON_FILTER_OTHER) ? 1 : 0;
  3853. htt_tlv_filter.fp_mgmt_filter = pdev->fp_mgmt_filter;
  3854. htt_tlv_filter.fp_ctrl_filter = pdev->fp_ctrl_filter;
  3855. htt_tlv_filter.fp_data_filter = pdev->fp_data_filter;
  3856. htt_tlv_filter.mo_mgmt_filter = pdev->mo_mgmt_filter;
  3857. htt_tlv_filter.mo_ctrl_filter = pdev->mo_ctrl_filter;
  3858. htt_tlv_filter.mo_data_filter = pdev->mo_data_filter;
  3859. for (mac_id = 0; mac_id < NUM_RXDMA_RINGS_PER_PDEV; mac_id++) {
  3860. int mac_for_pdev = dp_get_mac_id_for_pdev(mac_id, pdev_id);
  3861. htt_h2t_rx_ring_cfg(soc->htt_handle, mac_for_pdev,
  3862. pdev->rxdma_mon_buf_ring[mac_id].hal_srng,
  3863. RXDMA_MONITOR_BUF, RX_BUFFER_SIZE, &htt_tlv_filter);
  3864. }
  3865. qdf_mem_set(&(htt_tlv_filter), sizeof(htt_tlv_filter), 0x0);
  3866. htt_tlv_filter.mpdu_start = 1;
  3867. htt_tlv_filter.msdu_start = 0;
  3868. htt_tlv_filter.packet = 0;
  3869. htt_tlv_filter.msdu_end = 0;
  3870. htt_tlv_filter.mpdu_end = 0;
  3871. htt_tlv_filter.attention = 0;
  3872. htt_tlv_filter.ppdu_start = 1;
  3873. htt_tlv_filter.ppdu_end = 1;
  3874. htt_tlv_filter.ppdu_end_user_stats = 1;
  3875. htt_tlv_filter.ppdu_end_user_stats_ext = 1;
  3876. htt_tlv_filter.ppdu_end_status_done = 1;
  3877. htt_tlv_filter.enable_fp = 1;
  3878. htt_tlv_filter.enable_md = 0;
  3879. htt_tlv_filter.enable_mo = 1;
  3880. if (pdev->mcopy_mode) {
  3881. htt_tlv_filter.packet_header = 1;
  3882. }
  3883. htt_tlv_filter.fp_mgmt_filter = FILTER_MGMT_ALL;
  3884. htt_tlv_filter.fp_ctrl_filter = FILTER_CTRL_ALL;
  3885. htt_tlv_filter.fp_data_filter = FILTER_DATA_ALL;
  3886. htt_tlv_filter.mo_mgmt_filter = FILTER_MGMT_ALL;
  3887. htt_tlv_filter.mo_ctrl_filter = FILTER_CTRL_ALL;
  3888. htt_tlv_filter.mo_data_filter = FILTER_DATA_ALL;
  3889. for (mac_id = 0; mac_id < NUM_RXDMA_RINGS_PER_PDEV; mac_id++) {
  3890. int mac_for_pdev = dp_get_mac_id_for_pdev(mac_id,
  3891. pdev->pdev_id);
  3892. htt_h2t_rx_ring_cfg(soc->htt_handle, mac_for_pdev,
  3893. pdev->rxdma_mon_status_ring[mac_id].hal_srng,
  3894. RXDMA_MONITOR_STATUS, RX_BUFFER_SIZE, &htt_tlv_filter);
  3895. }
  3896. return QDF_STATUS_SUCCESS;
  3897. }
  3898. /**
  3899. * dp_pdev_set_advance_monitor_filter() - Set DP PDEV monitor filter
  3900. * @pdev_handle: Datapath PDEV handle
  3901. * @filter_val: Flag to select Filter for monitor mode
  3902. * Return: 0 on success, not 0 on failure
  3903. */
  3904. static int dp_pdev_set_advance_monitor_filter(struct cdp_pdev *pdev_handle,
  3905. struct cdp_monitor_filter *filter_val)
  3906. {
  3907. /* Many monitor VAPs can exists in a system but only one can be up at
  3908. * anytime
  3909. */
  3910. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  3911. struct dp_vdev *vdev = pdev->monitor_vdev;
  3912. struct htt_rx_ring_tlv_filter htt_tlv_filter;
  3913. struct dp_soc *soc;
  3914. uint8_t pdev_id;
  3915. int mac_id;
  3916. pdev_id = pdev->pdev_id;
  3917. soc = pdev->soc;
  3918. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_WARN,
  3919. "pdev=%pK, pdev_id=%d, soc=%pK vdev=%pK\n",
  3920. pdev, pdev_id, soc, vdev);
  3921. /*Check if current pdev's monitor_vdev exists */
  3922. if (!pdev->monitor_vdev) {
  3923. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  3924. "vdev=%pK\n", vdev);
  3925. qdf_assert(vdev);
  3926. }
  3927. /* update filter mode, type in pdev structure */
  3928. pdev->mon_filter_mode = filter_val->mode;
  3929. pdev->fp_mgmt_filter = filter_val->fp_mgmt;
  3930. pdev->fp_ctrl_filter = filter_val->fp_ctrl;
  3931. pdev->fp_data_filter = filter_val->fp_data;
  3932. pdev->mo_mgmt_filter = filter_val->mo_mgmt;
  3933. pdev->mo_ctrl_filter = filter_val->mo_ctrl;
  3934. pdev->mo_data_filter = filter_val->mo_data;
  3935. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_INFO_HIGH,
  3936. "MODE[%x] FP[%02x|%02x|%02x] MO[%02x|%02x|%02x]\n",
  3937. pdev->mon_filter_mode, pdev->fp_mgmt_filter,
  3938. pdev->fp_ctrl_filter, pdev->fp_data_filter,
  3939. pdev->mo_mgmt_filter, pdev->mo_ctrl_filter,
  3940. pdev->mo_data_filter);
  3941. qdf_mem_set(&(htt_tlv_filter), sizeof(htt_tlv_filter), 0x0);
  3942. for (mac_id = 0; mac_id < NUM_RXDMA_RINGS_PER_PDEV; mac_id++) {
  3943. int mac_for_pdev = dp_get_mac_id_for_pdev(mac_id, pdev_id);
  3944. htt_h2t_rx_ring_cfg(soc->htt_handle, mac_for_pdev,
  3945. pdev->rxdma_mon_buf_ring[mac_id].hal_srng,
  3946. RXDMA_MONITOR_BUF, RX_BUFFER_SIZE, &htt_tlv_filter);
  3947. htt_h2t_rx_ring_cfg(soc->htt_handle, mac_for_pdev,
  3948. pdev->rxdma_mon_status_ring[mac_id].hal_srng,
  3949. RXDMA_MONITOR_STATUS, RX_BUFFER_SIZE, &htt_tlv_filter);
  3950. }
  3951. htt_tlv_filter.mpdu_start = 1;
  3952. htt_tlv_filter.msdu_start = 1;
  3953. htt_tlv_filter.packet = 1;
  3954. htt_tlv_filter.msdu_end = 1;
  3955. htt_tlv_filter.mpdu_end = 1;
  3956. htt_tlv_filter.packet_header = 1;
  3957. htt_tlv_filter.attention = 1;
  3958. htt_tlv_filter.ppdu_start = 0;
  3959. htt_tlv_filter.ppdu_end = 0;
  3960. htt_tlv_filter.ppdu_end_user_stats = 0;
  3961. htt_tlv_filter.ppdu_end_user_stats_ext = 0;
  3962. htt_tlv_filter.ppdu_end_status_done = 0;
  3963. htt_tlv_filter.header_per_msdu = 1;
  3964. htt_tlv_filter.enable_fp =
  3965. (pdev->mon_filter_mode & MON_FILTER_PASS) ? 1 : 0;
  3966. htt_tlv_filter.enable_md = 0;
  3967. htt_tlv_filter.enable_mo =
  3968. (pdev->mon_filter_mode & MON_FILTER_OTHER) ? 1 : 0;
  3969. htt_tlv_filter.fp_mgmt_filter = pdev->fp_mgmt_filter;
  3970. htt_tlv_filter.fp_ctrl_filter = pdev->fp_ctrl_filter;
  3971. htt_tlv_filter.fp_data_filter = pdev->fp_data_filter;
  3972. htt_tlv_filter.mo_mgmt_filter = pdev->mo_mgmt_filter;
  3973. htt_tlv_filter.mo_ctrl_filter = pdev->mo_ctrl_filter;
  3974. htt_tlv_filter.mo_data_filter = pdev->mo_data_filter;
  3975. for (mac_id = 0; mac_id < NUM_RXDMA_RINGS_PER_PDEV; mac_id++) {
  3976. int mac_for_pdev = dp_get_mac_id_for_pdev(mac_id, pdev_id);
  3977. htt_h2t_rx_ring_cfg(soc->htt_handle, mac_for_pdev,
  3978. pdev->rxdma_mon_buf_ring[mac_id].hal_srng,
  3979. RXDMA_MONITOR_BUF, RX_BUFFER_SIZE, &htt_tlv_filter);
  3980. }
  3981. qdf_mem_set(&(htt_tlv_filter), sizeof(htt_tlv_filter), 0x0);
  3982. htt_tlv_filter.mpdu_start = 1;
  3983. htt_tlv_filter.msdu_start = 0;
  3984. htt_tlv_filter.packet = 0;
  3985. htt_tlv_filter.msdu_end = 0;
  3986. htt_tlv_filter.mpdu_end = 0;
  3987. htt_tlv_filter.attention = 0;
  3988. htt_tlv_filter.ppdu_start = 1;
  3989. htt_tlv_filter.ppdu_end = 1;
  3990. htt_tlv_filter.ppdu_end_user_stats = 1;
  3991. htt_tlv_filter.ppdu_end_user_stats_ext = 1;
  3992. htt_tlv_filter.ppdu_end_status_done = 1;
  3993. htt_tlv_filter.enable_fp = 1;
  3994. htt_tlv_filter.enable_md = 0;
  3995. htt_tlv_filter.enable_mo = 1;
  3996. if (pdev->mcopy_mode) {
  3997. htt_tlv_filter.packet_header = 1;
  3998. }
  3999. htt_tlv_filter.fp_mgmt_filter = FILTER_MGMT_ALL;
  4000. htt_tlv_filter.fp_ctrl_filter = FILTER_CTRL_ALL;
  4001. htt_tlv_filter.fp_data_filter = FILTER_DATA_ALL;
  4002. htt_tlv_filter.mo_mgmt_filter = FILTER_MGMT_ALL;
  4003. htt_tlv_filter.mo_ctrl_filter = FILTER_CTRL_ALL;
  4004. htt_tlv_filter.mo_data_filter = FILTER_DATA_ALL;
  4005. for (mac_id = 0; mac_id < NUM_RXDMA_RINGS_PER_PDEV; mac_id++) {
  4006. int mac_for_pdev = dp_get_mac_id_for_pdev(mac_id,
  4007. pdev->pdev_id);
  4008. htt_h2t_rx_ring_cfg(soc->htt_handle, mac_for_pdev,
  4009. pdev->rxdma_mon_status_ring[mac_id].hal_srng,
  4010. RXDMA_MONITOR_STATUS, RX_BUFFER_SIZE, &htt_tlv_filter);
  4011. }
  4012. return QDF_STATUS_SUCCESS;
  4013. }
  4014. /**
  4015. * dp_get_pdev_id_frm_pdev() - get pdev_id
  4016. * @pdev_handle: Datapath PDEV handle
  4017. *
  4018. * Return: pdev_id
  4019. */
  4020. static
  4021. uint8_t dp_get_pdev_id_frm_pdev(struct cdp_pdev *pdev_handle)
  4022. {
  4023. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  4024. return pdev->pdev_id;
  4025. }
  4026. /**
  4027. * dp_vdev_get_filter_ucast_data() - get DP VDEV monitor ucast filter
  4028. * @vdev_handle: Datapath VDEV handle
  4029. * Return: true on ucast filter flag set
  4030. */
  4031. static bool dp_vdev_get_filter_ucast_data(struct cdp_vdev *vdev_handle)
  4032. {
  4033. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  4034. struct dp_pdev *pdev;
  4035. pdev = vdev->pdev;
  4036. if ((pdev->fp_data_filter & FILTER_DATA_UCAST) ||
  4037. (pdev->mo_data_filter & FILTER_DATA_UCAST))
  4038. return true;
  4039. return false;
  4040. }
  4041. /**
  4042. * dp_vdev_get_filter_mcast_data() - get DP VDEV monitor mcast filter
  4043. * @vdev_handle: Datapath VDEV handle
  4044. * Return: true on mcast filter flag set
  4045. */
  4046. static bool dp_vdev_get_filter_mcast_data(struct cdp_vdev *vdev_handle)
  4047. {
  4048. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  4049. struct dp_pdev *pdev;
  4050. pdev = vdev->pdev;
  4051. if ((pdev->fp_data_filter & FILTER_DATA_MCAST) ||
  4052. (pdev->mo_data_filter & FILTER_DATA_MCAST))
  4053. return true;
  4054. return false;
  4055. }
  4056. /**
  4057. * dp_vdev_get_filter_non_data() - get DP VDEV monitor non_data filter
  4058. * @vdev_handle: Datapath VDEV handle
  4059. * Return: true on non data filter flag set
  4060. */
  4061. static bool dp_vdev_get_filter_non_data(struct cdp_vdev *vdev_handle)
  4062. {
  4063. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  4064. struct dp_pdev *pdev;
  4065. pdev = vdev->pdev;
  4066. if ((pdev->fp_mgmt_filter & FILTER_MGMT_ALL) ||
  4067. (pdev->mo_mgmt_filter & FILTER_MGMT_ALL)) {
  4068. if ((pdev->fp_ctrl_filter & FILTER_CTRL_ALL) ||
  4069. (pdev->mo_ctrl_filter & FILTER_CTRL_ALL)) {
  4070. return true;
  4071. }
  4072. }
  4073. return false;
  4074. }
  4075. #ifdef MESH_MODE_SUPPORT
  4076. void dp_peer_set_mesh_mode(struct cdp_vdev *vdev_hdl, uint32_t val)
  4077. {
  4078. struct dp_vdev *vdev = (struct dp_vdev *)vdev_hdl;
  4079. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  4080. FL("val %d"), val);
  4081. vdev->mesh_vdev = val;
  4082. }
  4083. /*
  4084. * dp_peer_set_mesh_rx_filter() - to set the mesh rx filter
  4085. * @vdev_hdl: virtual device object
  4086. * @val: value to be set
  4087. *
  4088. * Return: void
  4089. */
  4090. void dp_peer_set_mesh_rx_filter(struct cdp_vdev *vdev_hdl, uint32_t val)
  4091. {
  4092. struct dp_vdev *vdev = (struct dp_vdev *)vdev_hdl;
  4093. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  4094. FL("val %d"), val);
  4095. vdev->mesh_rx_filter = val;
  4096. }
  4097. #endif
  4098. /*
  4099. * dp_aggregate_pdev_ctrl_frames_stats()- function to agreegate peer stats
  4100. * Current scope is bar received count
  4101. *
  4102. * @pdev_handle: DP_PDEV handle
  4103. *
  4104. * Return: void
  4105. */
  4106. #define STATS_PROC_TIMEOUT (HZ/1000)
  4107. static void
  4108. dp_aggregate_pdev_ctrl_frames_stats(struct dp_pdev *pdev)
  4109. {
  4110. struct dp_vdev *vdev;
  4111. struct dp_peer *peer;
  4112. uint32_t waitcnt;
  4113. TAILQ_FOREACH(vdev, &pdev->vdev_list, vdev_list_elem) {
  4114. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  4115. if (!peer) {
  4116. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  4117. FL("DP Invalid Peer refernce"));
  4118. return;
  4119. }
  4120. if (peer->delete_in_progress) {
  4121. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  4122. FL("DP Peer deletion in progress"));
  4123. continue;
  4124. }
  4125. qdf_atomic_inc(&peer->ref_cnt);
  4126. waitcnt = 0;
  4127. dp_peer_rxtid_stats(peer, dp_rx_bar_stats_cb, pdev);
  4128. while (!(qdf_atomic_read(&(pdev->stats_cmd_complete)))
  4129. && waitcnt < 10) {
  4130. schedule_timeout_interruptible(
  4131. STATS_PROC_TIMEOUT);
  4132. waitcnt++;
  4133. }
  4134. qdf_atomic_set(&(pdev->stats_cmd_complete), 0);
  4135. dp_peer_unref_delete(peer);
  4136. }
  4137. }
  4138. }
  4139. /**
  4140. * dp_rx_bar_stats_cb(): BAR received stats callback
  4141. * @soc: SOC handle
  4142. * @cb_ctxt: Call back context
  4143. * @reo_status: Reo status
  4144. *
  4145. * return: void
  4146. */
  4147. void dp_rx_bar_stats_cb(struct dp_soc *soc, void *cb_ctxt,
  4148. union hal_reo_status *reo_status)
  4149. {
  4150. struct dp_pdev *pdev = (struct dp_pdev *)cb_ctxt;
  4151. struct hal_reo_queue_status *queue_status = &(reo_status->queue_status);
  4152. if (queue_status->header.status != HAL_REO_CMD_SUCCESS) {
  4153. DP_TRACE_STATS(FATAL, "REO stats failure %d \n",
  4154. queue_status->header.status);
  4155. qdf_atomic_set(&(pdev->stats_cmd_complete), 1);
  4156. return;
  4157. }
  4158. pdev->stats.rx.bar_recv_cnt += queue_status->bar_rcvd_cnt;
  4159. qdf_atomic_set(&(pdev->stats_cmd_complete), 1);
  4160. }
  4161. /**
  4162. * dp_aggregate_vdev_stats(): Consolidate stats at VDEV level
  4163. * @vdev: DP VDEV handle
  4164. *
  4165. * return: void
  4166. */
  4167. void dp_aggregate_vdev_stats(struct dp_vdev *vdev)
  4168. {
  4169. struct dp_peer *peer = NULL;
  4170. struct dp_soc *soc = vdev->pdev->soc;
  4171. qdf_mem_set(&(vdev->stats.tx), sizeof(vdev->stats.tx), 0x0);
  4172. qdf_mem_set(&(vdev->stats.rx), sizeof(vdev->stats.rx), 0x0);
  4173. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem)
  4174. DP_UPDATE_STATS(vdev, peer);
  4175. if (soc->cdp_soc.ol_ops->update_dp_stats)
  4176. soc->cdp_soc.ol_ops->update_dp_stats(vdev->pdev->osif_pdev,
  4177. &vdev->stats, (uint16_t) vdev->vdev_id,
  4178. UPDATE_VDEV_STATS);
  4179. }
  4180. /**
  4181. * dp_aggregate_pdev_stats(): Consolidate stats at PDEV level
  4182. * @pdev: DP PDEV handle
  4183. *
  4184. * return: void
  4185. */
  4186. static inline void dp_aggregate_pdev_stats(struct dp_pdev *pdev)
  4187. {
  4188. struct dp_vdev *vdev = NULL;
  4189. struct dp_soc *soc = pdev->soc;
  4190. qdf_mem_set(&(pdev->stats.tx), sizeof(pdev->stats.tx), 0x0);
  4191. qdf_mem_set(&(pdev->stats.rx), sizeof(pdev->stats.rx), 0x0);
  4192. qdf_mem_set(&(pdev->stats.tx_i), sizeof(pdev->stats.tx_i), 0x0);
  4193. qdf_spin_lock_bh(&pdev->vdev_list_lock);
  4194. TAILQ_FOREACH(vdev, &pdev->vdev_list, vdev_list_elem) {
  4195. dp_aggregate_vdev_stats(vdev);
  4196. DP_UPDATE_STATS(pdev, vdev);
  4197. DP_STATS_AGGR_PKT(pdev, vdev, tx_i.nawds_mcast);
  4198. DP_STATS_AGGR_PKT(pdev, vdev, tx_i.rcvd);
  4199. DP_STATS_AGGR_PKT(pdev, vdev, tx_i.processed);
  4200. DP_STATS_AGGR_PKT(pdev, vdev, tx_i.reinject_pkts);
  4201. DP_STATS_AGGR_PKT(pdev, vdev, tx_i.inspect_pkts);
  4202. DP_STATS_AGGR_PKT(pdev, vdev, tx_i.raw.raw_pkt);
  4203. DP_STATS_AGGR(pdev, vdev, tx_i.raw.dma_map_error);
  4204. DP_STATS_AGGR_PKT(pdev, vdev, tx_i.tso.tso_pkt);
  4205. DP_STATS_AGGR(pdev, vdev, tx_i.tso.dropped_host);
  4206. DP_STATS_AGGR(pdev, vdev, tx_i.tso.dropped_target);
  4207. DP_STATS_AGGR(pdev, vdev, tx_i.sg.dropped_host);
  4208. DP_STATS_AGGR(pdev, vdev, tx_i.sg.dropped_target);
  4209. DP_STATS_AGGR_PKT(pdev, vdev, tx_i.sg.sg_pkt);
  4210. DP_STATS_AGGR_PKT(pdev, vdev, tx_i.mcast_en.mcast_pkt);
  4211. DP_STATS_AGGR(pdev, vdev,
  4212. tx_i.mcast_en.dropped_map_error);
  4213. DP_STATS_AGGR(pdev, vdev,
  4214. tx_i.mcast_en.dropped_self_mac);
  4215. DP_STATS_AGGR(pdev, vdev,
  4216. tx_i.mcast_en.dropped_send_fail);
  4217. DP_STATS_AGGR(pdev, vdev, tx_i.mcast_en.ucast);
  4218. DP_STATS_AGGR(pdev, vdev, tx_i.dropped.dma_error);
  4219. DP_STATS_AGGR(pdev, vdev, tx_i.dropped.ring_full);
  4220. DP_STATS_AGGR(pdev, vdev, tx_i.dropped.enqueue_fail);
  4221. DP_STATS_AGGR(pdev, vdev, tx_i.dropped.desc_na);
  4222. DP_STATS_AGGR(pdev, vdev, tx_i.dropped.res_full);
  4223. DP_STATS_AGGR(pdev, vdev, tx_i.cce_classified);
  4224. DP_STATS_AGGR(pdev, vdev, tx_i.cce_classified_raw);
  4225. DP_STATS_AGGR(pdev, vdev, tx_i.mesh.exception_fw);
  4226. DP_STATS_AGGR(pdev, vdev, tx_i.mesh.completion_fw);
  4227. pdev->stats.tx_i.dropped.dropped_pkt.num =
  4228. pdev->stats.tx_i.dropped.dma_error +
  4229. pdev->stats.tx_i.dropped.ring_full +
  4230. pdev->stats.tx_i.dropped.enqueue_fail +
  4231. pdev->stats.tx_i.dropped.desc_na +
  4232. pdev->stats.tx_i.dropped.res_full;
  4233. pdev->stats.tx.last_ack_rssi =
  4234. vdev->stats.tx.last_ack_rssi;
  4235. pdev->stats.tx_i.tso.num_seg =
  4236. vdev->stats.tx_i.tso.num_seg;
  4237. }
  4238. qdf_spin_unlock_bh(&pdev->vdev_list_lock);
  4239. if (soc->cdp_soc.ol_ops->update_dp_stats)
  4240. soc->cdp_soc.ol_ops->update_dp_stats(pdev->osif_pdev,
  4241. &pdev->stats, pdev->pdev_id, UPDATE_PDEV_STATS);
  4242. }
  4243. /**
  4244. * dp_vdev_getstats() - get vdev packet level stats
  4245. * @vdev_handle: Datapath VDEV handle
  4246. * @stats: cdp network device stats structure
  4247. *
  4248. * Return: void
  4249. */
  4250. static void dp_vdev_getstats(void *vdev_handle,
  4251. struct cdp_dev_stats *stats)
  4252. {
  4253. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  4254. dp_aggregate_vdev_stats(vdev);
  4255. }
  4256. /**
  4257. * dp_pdev_getstats() - get pdev packet level stats
  4258. * @pdev_handle: Datapath PDEV handle
  4259. * @stats: cdp network device stats structure
  4260. *
  4261. * Return: void
  4262. */
  4263. static void dp_pdev_getstats(void *pdev_handle,
  4264. struct cdp_dev_stats *stats)
  4265. {
  4266. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  4267. dp_aggregate_pdev_stats(pdev);
  4268. stats->tx_packets = pdev->stats.tx_i.rcvd.num;
  4269. stats->tx_bytes = pdev->stats.tx_i.rcvd.bytes;
  4270. stats->tx_errors = pdev->stats.tx.tx_failed +
  4271. pdev->stats.tx_i.dropped.dropped_pkt.num;
  4272. stats->tx_dropped = stats->tx_errors;
  4273. stats->rx_packets = pdev->stats.rx.unicast.num +
  4274. pdev->stats.rx.multicast.num +
  4275. pdev->stats.rx.bcast.num;
  4276. stats->rx_bytes = pdev->stats.rx.unicast.bytes +
  4277. pdev->stats.rx.multicast.bytes +
  4278. pdev->stats.rx.bcast.bytes;
  4279. }
  4280. /**
  4281. * dp_get_device_stats() - get interface level packet stats
  4282. * @handle: device handle
  4283. * @stats: cdp network device stats structure
  4284. * @type: device type pdev/vdev
  4285. *
  4286. * Return: void
  4287. */
  4288. static void dp_get_device_stats(void *handle,
  4289. struct cdp_dev_stats *stats, uint8_t type)
  4290. {
  4291. switch (type) {
  4292. case UPDATE_VDEV_STATS:
  4293. dp_vdev_getstats(handle, stats);
  4294. break;
  4295. case UPDATE_PDEV_STATS:
  4296. dp_pdev_getstats(handle, stats);
  4297. break;
  4298. default:
  4299. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  4300. "apstats cannot be updated for this input "
  4301. "type %d\n", type);
  4302. break;
  4303. }
  4304. }
  4305. /**
  4306. * dp_print_pdev_tx_stats(): Print Pdev level TX stats
  4307. * @pdev: DP_PDEV Handle
  4308. *
  4309. * Return:void
  4310. */
  4311. static inline void
  4312. dp_print_pdev_tx_stats(struct dp_pdev *pdev)
  4313. {
  4314. uint8_t index = 0;
  4315. DP_PRINT_STATS("PDEV Tx Stats:\n");
  4316. DP_PRINT_STATS("Received From Stack:");
  4317. DP_PRINT_STATS(" Packets = %d",
  4318. pdev->stats.tx_i.rcvd.num);
  4319. DP_PRINT_STATS(" Bytes = %llu",
  4320. pdev->stats.tx_i.rcvd.bytes);
  4321. DP_PRINT_STATS("Processed:");
  4322. DP_PRINT_STATS(" Packets = %d",
  4323. pdev->stats.tx_i.processed.num);
  4324. DP_PRINT_STATS(" Bytes = %llu",
  4325. pdev->stats.tx_i.processed.bytes);
  4326. DP_PRINT_STATS("Total Completions:");
  4327. DP_PRINT_STATS(" Packets = %u",
  4328. pdev->stats.tx.comp_pkt.num);
  4329. DP_PRINT_STATS(" Bytes = %llu",
  4330. pdev->stats.tx.comp_pkt.bytes);
  4331. DP_PRINT_STATS("Successful Completions:");
  4332. DP_PRINT_STATS(" Packets = %u",
  4333. pdev->stats.tx.tx_success.num);
  4334. DP_PRINT_STATS(" Bytes = %llu",
  4335. pdev->stats.tx.tx_success.bytes);
  4336. DP_PRINT_STATS("Dropped:");
  4337. DP_PRINT_STATS(" Total = %d",
  4338. pdev->stats.tx_i.dropped.dropped_pkt.num);
  4339. DP_PRINT_STATS(" Dma_map_error = %d",
  4340. pdev->stats.tx_i.dropped.dma_error);
  4341. DP_PRINT_STATS(" Ring Full = %d",
  4342. pdev->stats.tx_i.dropped.ring_full);
  4343. DP_PRINT_STATS(" Descriptor Not available = %d",
  4344. pdev->stats.tx_i.dropped.desc_na);
  4345. DP_PRINT_STATS(" HW enqueue failed= %d",
  4346. pdev->stats.tx_i.dropped.enqueue_fail);
  4347. DP_PRINT_STATS(" Resources Full = %d",
  4348. pdev->stats.tx_i.dropped.res_full);
  4349. DP_PRINT_STATS(" FW removed = %d",
  4350. pdev->stats.tx.dropped.fw_rem);
  4351. DP_PRINT_STATS(" FW removed transmitted = %d",
  4352. pdev->stats.tx.dropped.fw_rem_tx);
  4353. DP_PRINT_STATS(" FW removed untransmitted = %d",
  4354. pdev->stats.tx.dropped.fw_rem_notx);
  4355. DP_PRINT_STATS(" FW removed untransmitted fw_reason1 = %d",
  4356. pdev->stats.tx.dropped.fw_reason1);
  4357. DP_PRINT_STATS(" FW removed untransmitted fw_reason2 = %d",
  4358. pdev->stats.tx.dropped.fw_reason2);
  4359. DP_PRINT_STATS(" FW removed untransmitted fw_reason3 = %d",
  4360. pdev->stats.tx.dropped.fw_reason3);
  4361. DP_PRINT_STATS(" Aged Out from msdu/mpdu queues = %d",
  4362. pdev->stats.tx.dropped.age_out);
  4363. DP_PRINT_STATS("Scatter Gather:");
  4364. DP_PRINT_STATS(" Packets = %d",
  4365. pdev->stats.tx_i.sg.sg_pkt.num);
  4366. DP_PRINT_STATS(" Bytes = %llu",
  4367. pdev->stats.tx_i.sg.sg_pkt.bytes);
  4368. DP_PRINT_STATS(" Dropped By Host = %d",
  4369. pdev->stats.tx_i.sg.dropped_host);
  4370. DP_PRINT_STATS(" Dropped By Target = %d",
  4371. pdev->stats.tx_i.sg.dropped_target);
  4372. DP_PRINT_STATS("TSO:");
  4373. DP_PRINT_STATS(" Number of Segments = %d",
  4374. pdev->stats.tx_i.tso.num_seg);
  4375. DP_PRINT_STATS(" Packets = %d",
  4376. pdev->stats.tx_i.tso.tso_pkt.num);
  4377. DP_PRINT_STATS(" Bytes = %llu",
  4378. pdev->stats.tx_i.tso.tso_pkt.bytes);
  4379. DP_PRINT_STATS(" Dropped By Host = %d",
  4380. pdev->stats.tx_i.tso.dropped_host);
  4381. DP_PRINT_STATS("Mcast Enhancement:");
  4382. DP_PRINT_STATS(" Packets = %d",
  4383. pdev->stats.tx_i.mcast_en.mcast_pkt.num);
  4384. DP_PRINT_STATS(" Bytes = %llu",
  4385. pdev->stats.tx_i.mcast_en.mcast_pkt.bytes);
  4386. DP_PRINT_STATS(" Dropped: Map Errors = %d",
  4387. pdev->stats.tx_i.mcast_en.dropped_map_error);
  4388. DP_PRINT_STATS(" Dropped: Self Mac = %d",
  4389. pdev->stats.tx_i.mcast_en.dropped_self_mac);
  4390. DP_PRINT_STATS(" Dropped: Send Fail = %d",
  4391. pdev->stats.tx_i.mcast_en.dropped_send_fail);
  4392. DP_PRINT_STATS(" Unicast sent = %d",
  4393. pdev->stats.tx_i.mcast_en.ucast);
  4394. DP_PRINT_STATS("Raw:");
  4395. DP_PRINT_STATS(" Packets = %d",
  4396. pdev->stats.tx_i.raw.raw_pkt.num);
  4397. DP_PRINT_STATS(" Bytes = %llu",
  4398. pdev->stats.tx_i.raw.raw_pkt.bytes);
  4399. DP_PRINT_STATS(" DMA map error = %d",
  4400. pdev->stats.tx_i.raw.dma_map_error);
  4401. DP_PRINT_STATS("Reinjected:");
  4402. DP_PRINT_STATS(" Packets = %d",
  4403. pdev->stats.tx_i.reinject_pkts.num);
  4404. DP_PRINT_STATS("Bytes = %llu\n",
  4405. pdev->stats.tx_i.reinject_pkts.bytes);
  4406. DP_PRINT_STATS("Inspected:");
  4407. DP_PRINT_STATS(" Packets = %d",
  4408. pdev->stats.tx_i.inspect_pkts.num);
  4409. DP_PRINT_STATS(" Bytes = %llu",
  4410. pdev->stats.tx_i.inspect_pkts.bytes);
  4411. DP_PRINT_STATS("Nawds Multicast:");
  4412. DP_PRINT_STATS(" Packets = %d",
  4413. pdev->stats.tx_i.nawds_mcast.num);
  4414. DP_PRINT_STATS(" Bytes = %llu",
  4415. pdev->stats.tx_i.nawds_mcast.bytes);
  4416. DP_PRINT_STATS("CCE Classified:");
  4417. DP_PRINT_STATS(" CCE Classified Packets: %u",
  4418. pdev->stats.tx_i.cce_classified);
  4419. DP_PRINT_STATS(" RAW CCE Classified Packets: %u",
  4420. pdev->stats.tx_i.cce_classified_raw);
  4421. DP_PRINT_STATS("Mesh stats:");
  4422. DP_PRINT_STATS(" frames to firmware: %u",
  4423. pdev->stats.tx_i.mesh.exception_fw);
  4424. DP_PRINT_STATS(" completions from fw: %u",
  4425. pdev->stats.tx_i.mesh.completion_fw);
  4426. DP_PRINT_STATS("PPDU stats counter");
  4427. for (index = 0; index < CDP_PPDU_STATS_MAX_TAG; index++) {
  4428. DP_PRINT_STATS(" Tag[%d] = %llu", index,
  4429. pdev->stats.ppdu_stats_counter[index]);
  4430. }
  4431. }
  4432. /**
  4433. * dp_print_pdev_rx_stats(): Print Pdev level RX stats
  4434. * @pdev: DP_PDEV Handle
  4435. *
  4436. * Return: void
  4437. */
  4438. static inline void
  4439. dp_print_pdev_rx_stats(struct dp_pdev *pdev)
  4440. {
  4441. DP_PRINT_STATS("PDEV Rx Stats:\n");
  4442. DP_PRINT_STATS("Received From HW (Per Rx Ring):");
  4443. DP_PRINT_STATS(" Packets = %d %d %d %d",
  4444. pdev->stats.rx.rcvd_reo[0].num,
  4445. pdev->stats.rx.rcvd_reo[1].num,
  4446. pdev->stats.rx.rcvd_reo[2].num,
  4447. pdev->stats.rx.rcvd_reo[3].num);
  4448. DP_PRINT_STATS(" Bytes = %llu %llu %llu %llu",
  4449. pdev->stats.rx.rcvd_reo[0].bytes,
  4450. pdev->stats.rx.rcvd_reo[1].bytes,
  4451. pdev->stats.rx.rcvd_reo[2].bytes,
  4452. pdev->stats.rx.rcvd_reo[3].bytes);
  4453. DP_PRINT_STATS("Replenished:");
  4454. DP_PRINT_STATS(" Packets = %d",
  4455. pdev->stats.replenish.pkts.num);
  4456. DP_PRINT_STATS(" Bytes = %llu",
  4457. pdev->stats.replenish.pkts.bytes);
  4458. DP_PRINT_STATS(" Buffers Added To Freelist = %d",
  4459. pdev->stats.buf_freelist);
  4460. DP_PRINT_STATS(" Low threshold intr = %d",
  4461. pdev->stats.replenish.low_thresh_intrs);
  4462. DP_PRINT_STATS("Dropped:");
  4463. DP_PRINT_STATS(" msdu_not_done = %d",
  4464. pdev->stats.dropped.msdu_not_done);
  4465. DP_PRINT_STATS(" mon_rx_drop = %d",
  4466. pdev->stats.dropped.mon_rx_drop);
  4467. DP_PRINT_STATS("Sent To Stack:");
  4468. DP_PRINT_STATS(" Packets = %d",
  4469. pdev->stats.rx.to_stack.num);
  4470. DP_PRINT_STATS(" Bytes = %llu",
  4471. pdev->stats.rx.to_stack.bytes);
  4472. DP_PRINT_STATS("Multicast/Broadcast:");
  4473. DP_PRINT_STATS(" Packets = %d",
  4474. (pdev->stats.rx.multicast.num +
  4475. pdev->stats.rx.bcast.num));
  4476. DP_PRINT_STATS(" Bytes = %llu",
  4477. (pdev->stats.rx.multicast.bytes +
  4478. pdev->stats.rx.bcast.bytes));
  4479. DP_PRINT_STATS("Errors:");
  4480. DP_PRINT_STATS(" Rxdma Ring Un-inititalized = %d",
  4481. pdev->stats.replenish.rxdma_err);
  4482. DP_PRINT_STATS(" Desc Alloc Failed: = %d",
  4483. pdev->stats.err.desc_alloc_fail);
  4484. DP_PRINT_STATS("IP checksum error = %d",
  4485. pdev->stats.err.ip_csum_err);
  4486. DP_PRINT_STATS("TCP/UDP checksum error = %d",
  4487. pdev->stats.err.tcp_udp_csum_err);
  4488. /* Get bar_recv_cnt */
  4489. dp_aggregate_pdev_ctrl_frames_stats(pdev);
  4490. DP_PRINT_STATS("BAR Received Count: = %d",
  4491. pdev->stats.rx.bar_recv_cnt);
  4492. }
  4493. /**
  4494. * dp_print_pdev_rx_mon_stats(): Print Pdev level RX monitor stats
  4495. * @pdev: DP_PDEV Handle
  4496. *
  4497. * Return: void
  4498. */
  4499. static inline void
  4500. dp_print_pdev_rx_mon_stats(struct dp_pdev *pdev)
  4501. {
  4502. struct cdp_pdev_mon_stats *rx_mon_stats;
  4503. rx_mon_stats = &pdev->rx_mon_stats;
  4504. DP_PRINT_STATS("PDEV Rx Monitor Stats:\n");
  4505. dp_rx_mon_print_dbg_ppdu_stats(rx_mon_stats);
  4506. DP_PRINT_STATS("status_ppdu_done_cnt = %d",
  4507. rx_mon_stats->status_ppdu_done);
  4508. DP_PRINT_STATS("dest_ppdu_done_cnt = %d",
  4509. rx_mon_stats->dest_ppdu_done);
  4510. DP_PRINT_STATS("dest_mpdu_done_cnt = %d",
  4511. rx_mon_stats->dest_mpdu_done);
  4512. }
  4513. /**
  4514. * dp_print_soc_tx_stats(): Print SOC level stats
  4515. * @soc DP_SOC Handle
  4516. *
  4517. * Return: void
  4518. */
  4519. static inline void
  4520. dp_print_soc_tx_stats(struct dp_soc *soc)
  4521. {
  4522. DP_PRINT_STATS("SOC Tx Stats:\n");
  4523. DP_PRINT_STATS("Tx Descriptors In Use = %d",
  4524. soc->stats.tx.desc_in_use);
  4525. DP_PRINT_STATS("Invalid peer:");
  4526. DP_PRINT_STATS(" Packets = %d",
  4527. soc->stats.tx.tx_invalid_peer.num);
  4528. DP_PRINT_STATS(" Bytes = %llu",
  4529. soc->stats.tx.tx_invalid_peer.bytes);
  4530. DP_PRINT_STATS("Packets dropped due to TCL ring full = %d %d %d",
  4531. soc->stats.tx.tcl_ring_full[0],
  4532. soc->stats.tx.tcl_ring_full[1],
  4533. soc->stats.tx.tcl_ring_full[2]);
  4534. }
  4535. /**
  4536. * dp_print_soc_rx_stats: Print SOC level Rx stats
  4537. * @soc: DP_SOC Handle
  4538. *
  4539. * Return:void
  4540. */
  4541. static inline void
  4542. dp_print_soc_rx_stats(struct dp_soc *soc)
  4543. {
  4544. uint32_t i;
  4545. char reo_error[DP_REO_ERR_LENGTH];
  4546. char rxdma_error[DP_RXDMA_ERR_LENGTH];
  4547. uint8_t index = 0;
  4548. DP_PRINT_STATS("SOC Rx Stats:\n");
  4549. DP_PRINT_STATS("Errors:\n");
  4550. DP_PRINT_STATS("Rx Decrypt Errors = %d",
  4551. (soc->stats.rx.err.rxdma_error[HAL_RXDMA_ERR_DECRYPT] +
  4552. soc->stats.rx.err.rxdma_error[HAL_RXDMA_ERR_TKIP_MIC]));
  4553. DP_PRINT_STATS("Invalid RBM = %d",
  4554. soc->stats.rx.err.invalid_rbm);
  4555. DP_PRINT_STATS("Invalid Vdev = %d",
  4556. soc->stats.rx.err.invalid_vdev);
  4557. DP_PRINT_STATS("Invalid Pdev = %d",
  4558. soc->stats.rx.err.invalid_pdev);
  4559. DP_PRINT_STATS("Invalid Peer = %d",
  4560. soc->stats.rx.err.rx_invalid_peer.num);
  4561. DP_PRINT_STATS("HAL Ring Access Fail = %d",
  4562. soc->stats.rx.err.hal_ring_access_fail);
  4563. for (i = 0; i < HAL_RXDMA_ERR_MAX; i++) {
  4564. index += qdf_snprint(&rxdma_error[index],
  4565. DP_RXDMA_ERR_LENGTH - index,
  4566. " %d", soc->stats.rx.err.rxdma_error[i]);
  4567. }
  4568. DP_PRINT_STATS("RXDMA Error (0-31):%s",
  4569. rxdma_error);
  4570. index = 0;
  4571. for (i = 0; i < HAL_REO_ERR_MAX; i++) {
  4572. index += qdf_snprint(&reo_error[index],
  4573. DP_REO_ERR_LENGTH - index,
  4574. " %d", soc->stats.rx.err.reo_error[i]);
  4575. }
  4576. DP_PRINT_STATS("REO Error(0-14):%s",
  4577. reo_error);
  4578. }
  4579. /**
  4580. * dp_print_ring_stat_from_hal(): Print hal level ring stats
  4581. * @soc: DP_SOC handle
  4582. * @srng: DP_SRNG handle
  4583. * @ring_name: SRNG name
  4584. *
  4585. * Return: void
  4586. */
  4587. static inline void
  4588. dp_print_ring_stat_from_hal(struct dp_soc *soc, struct dp_srng *srng,
  4589. char *ring_name)
  4590. {
  4591. uint32_t tailp;
  4592. uint32_t headp;
  4593. if (srng->hal_srng != NULL) {
  4594. hal_api_get_tphp(soc->hal_soc, srng->hal_srng, &tailp, &headp);
  4595. DP_PRINT_STATS("%s : Head pointer = %d Tail Pointer = %d\n",
  4596. ring_name, headp, tailp);
  4597. }
  4598. }
  4599. /**
  4600. * dp_print_ring_stats(): Print tail and head pointer
  4601. * @pdev: DP_PDEV handle
  4602. *
  4603. * Return:void
  4604. */
  4605. static inline void
  4606. dp_print_ring_stats(struct dp_pdev *pdev)
  4607. {
  4608. uint32_t i;
  4609. char ring_name[STR_MAXLEN + 1];
  4610. int mac_id;
  4611. dp_print_ring_stat_from_hal(pdev->soc,
  4612. &pdev->soc->reo_exception_ring,
  4613. "Reo Exception Ring");
  4614. dp_print_ring_stat_from_hal(pdev->soc,
  4615. &pdev->soc->reo_reinject_ring,
  4616. "Reo Inject Ring");
  4617. dp_print_ring_stat_from_hal(pdev->soc,
  4618. &pdev->soc->reo_cmd_ring,
  4619. "Reo Command Ring");
  4620. dp_print_ring_stat_from_hal(pdev->soc,
  4621. &pdev->soc->reo_status_ring,
  4622. "Reo Status Ring");
  4623. dp_print_ring_stat_from_hal(pdev->soc,
  4624. &pdev->soc->rx_rel_ring,
  4625. "Rx Release ring");
  4626. dp_print_ring_stat_from_hal(pdev->soc,
  4627. &pdev->soc->tcl_cmd_ring,
  4628. "Tcl command Ring");
  4629. dp_print_ring_stat_from_hal(pdev->soc,
  4630. &pdev->soc->tcl_status_ring,
  4631. "Tcl Status Ring");
  4632. dp_print_ring_stat_from_hal(pdev->soc,
  4633. &pdev->soc->wbm_desc_rel_ring,
  4634. "Wbm Desc Rel Ring");
  4635. for (i = 0; i < MAX_REO_DEST_RINGS; i++) {
  4636. snprintf(ring_name, STR_MAXLEN, "Reo Dest Ring %d", i);
  4637. dp_print_ring_stat_from_hal(pdev->soc,
  4638. &pdev->soc->reo_dest_ring[i],
  4639. ring_name);
  4640. }
  4641. for (i = 0; i < pdev->soc->num_tcl_data_rings; i++) {
  4642. snprintf(ring_name, STR_MAXLEN, "Tcl Data Ring %d", i);
  4643. dp_print_ring_stat_from_hal(pdev->soc,
  4644. &pdev->soc->tcl_data_ring[i],
  4645. ring_name);
  4646. }
  4647. for (i = 0; i < MAX_TCL_DATA_RINGS; i++) {
  4648. snprintf(ring_name, STR_MAXLEN, "Tx Comp Ring %d", i);
  4649. dp_print_ring_stat_from_hal(pdev->soc,
  4650. &pdev->soc->tx_comp_ring[i],
  4651. ring_name);
  4652. }
  4653. dp_print_ring_stat_from_hal(pdev->soc,
  4654. &pdev->rx_refill_buf_ring,
  4655. "Rx Refill Buf Ring");
  4656. dp_print_ring_stat_from_hal(pdev->soc,
  4657. &pdev->rx_refill_buf_ring2,
  4658. "Second Rx Refill Buf Ring");
  4659. for (mac_id = 0; mac_id < NUM_RXDMA_RINGS_PER_PDEV; mac_id++) {
  4660. dp_print_ring_stat_from_hal(pdev->soc,
  4661. &pdev->rxdma_mon_buf_ring[mac_id],
  4662. "Rxdma Mon Buf Ring");
  4663. dp_print_ring_stat_from_hal(pdev->soc,
  4664. &pdev->rxdma_mon_dst_ring[mac_id],
  4665. "Rxdma Mon Dst Ring");
  4666. dp_print_ring_stat_from_hal(pdev->soc,
  4667. &pdev->rxdma_mon_status_ring[mac_id],
  4668. "Rxdma Mon Status Ring");
  4669. dp_print_ring_stat_from_hal(pdev->soc,
  4670. &pdev->rxdma_mon_desc_ring[mac_id],
  4671. "Rxdma mon desc Ring");
  4672. }
  4673. for (i = 0; i < MAX_RX_MAC_RINGS; i++) {
  4674. snprintf(ring_name, STR_MAXLEN, "Rxdma err dst ring %d", i);
  4675. dp_print_ring_stat_from_hal(pdev->soc,
  4676. &pdev->rxdma_err_dst_ring[i],
  4677. ring_name);
  4678. }
  4679. for (i = 0; i < MAX_RX_MAC_RINGS; i++) {
  4680. snprintf(ring_name, STR_MAXLEN, "Rx mac buf ring %d", i);
  4681. dp_print_ring_stat_from_hal(pdev->soc,
  4682. &pdev->rx_mac_buf_ring[i],
  4683. ring_name);
  4684. }
  4685. }
  4686. /**
  4687. * dp_txrx_host_stats_clr(): Reinitialize the txrx stats
  4688. * @vdev: DP_VDEV handle
  4689. *
  4690. * Return:void
  4691. */
  4692. static inline void
  4693. dp_txrx_host_stats_clr(struct dp_vdev *vdev)
  4694. {
  4695. struct dp_peer *peer = NULL;
  4696. struct dp_soc *soc = (struct dp_soc *)vdev->pdev->soc;
  4697. DP_STATS_CLR(vdev->pdev);
  4698. DP_STATS_CLR(vdev->pdev->soc);
  4699. DP_STATS_CLR(vdev);
  4700. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  4701. if (!peer)
  4702. return;
  4703. DP_STATS_CLR(peer);
  4704. if (soc->cdp_soc.ol_ops->update_dp_stats) {
  4705. soc->cdp_soc.ol_ops->update_dp_stats(
  4706. vdev->pdev->osif_pdev,
  4707. &peer->stats,
  4708. peer->peer_ids[0],
  4709. UPDATE_PEER_STATS);
  4710. }
  4711. }
  4712. if (soc->cdp_soc.ol_ops->update_dp_stats)
  4713. soc->cdp_soc.ol_ops->update_dp_stats(vdev->pdev->osif_pdev,
  4714. &vdev->stats, (uint16_t)vdev->vdev_id,
  4715. UPDATE_VDEV_STATS);
  4716. }
  4717. /**
  4718. * dp_print_rx_rates(): Print Rx rate stats
  4719. * @vdev: DP_VDEV handle
  4720. *
  4721. * Return:void
  4722. */
  4723. static inline void
  4724. dp_print_rx_rates(struct dp_vdev *vdev)
  4725. {
  4726. struct dp_pdev *pdev = (struct dp_pdev *)vdev->pdev;
  4727. uint8_t i, mcs, pkt_type;
  4728. uint8_t index = 0;
  4729. char nss[DP_NSS_LENGTH];
  4730. DP_PRINT_STATS("Rx Rate Info:\n");
  4731. for (pkt_type = 0; pkt_type < DOT11_MAX; pkt_type++) {
  4732. index = 0;
  4733. for (mcs = 0; mcs < MAX_MCS; mcs++) {
  4734. if (!dp_rate_string[pkt_type][mcs].valid)
  4735. continue;
  4736. DP_PRINT_STATS(" %s = %d",
  4737. dp_rate_string[pkt_type][mcs].mcs_type,
  4738. pdev->stats.rx.pkt_type[pkt_type].
  4739. mcs_count[mcs]);
  4740. }
  4741. DP_PRINT_STATS("\n");
  4742. }
  4743. index = 0;
  4744. for (i = 0; i < SS_COUNT; i++) {
  4745. index += qdf_snprint(&nss[index], DP_NSS_LENGTH - index,
  4746. " %d", pdev->stats.rx.nss[i]);
  4747. }
  4748. DP_PRINT_STATS("NSS(1-8) = %s",
  4749. nss);
  4750. DP_PRINT_STATS("SGI ="
  4751. " 0.8us %d,"
  4752. " 0.4us %d,"
  4753. " 1.6us %d,"
  4754. " 3.2us %d,",
  4755. pdev->stats.rx.sgi_count[0],
  4756. pdev->stats.rx.sgi_count[1],
  4757. pdev->stats.rx.sgi_count[2],
  4758. pdev->stats.rx.sgi_count[3]);
  4759. DP_PRINT_STATS("BW Counts = 20MHZ %d, 40MHZ %d, 80MHZ %d, 160MHZ %d",
  4760. pdev->stats.rx.bw[0], pdev->stats.rx.bw[1],
  4761. pdev->stats.rx.bw[2], pdev->stats.rx.bw[3]);
  4762. DP_PRINT_STATS("Reception Type ="
  4763. " SU: %d,"
  4764. " MU_MIMO:%d,"
  4765. " MU_OFDMA:%d,"
  4766. " MU_OFDMA_MIMO:%d\n",
  4767. pdev->stats.rx.reception_type[0],
  4768. pdev->stats.rx.reception_type[1],
  4769. pdev->stats.rx.reception_type[2],
  4770. pdev->stats.rx.reception_type[3]);
  4771. DP_PRINT_STATS("Aggregation:\n");
  4772. DP_PRINT_STATS("Number of Msdu's Part of Ampdus = %d",
  4773. pdev->stats.rx.ampdu_cnt);
  4774. DP_PRINT_STATS("Number of Msdu's With No Mpdu Level Aggregation : %d",
  4775. pdev->stats.rx.non_ampdu_cnt);
  4776. DP_PRINT_STATS("Number of Msdu's Part of Amsdu: %d",
  4777. pdev->stats.rx.amsdu_cnt);
  4778. DP_PRINT_STATS("Number of Msdu's With No Msdu Level Aggregation: %d",
  4779. pdev->stats.rx.non_amsdu_cnt);
  4780. }
  4781. /**
  4782. * dp_print_tx_rates(): Print tx rates
  4783. * @vdev: DP_VDEV handle
  4784. *
  4785. * Return:void
  4786. */
  4787. static inline void
  4788. dp_print_tx_rates(struct dp_vdev *vdev)
  4789. {
  4790. struct dp_pdev *pdev = (struct dp_pdev *)vdev->pdev;
  4791. uint8_t mcs, pkt_type;
  4792. uint32_t index;
  4793. DP_PRINT_STATS("Tx Rate Info:\n");
  4794. for (pkt_type = 0; pkt_type < DOT11_MAX; pkt_type++) {
  4795. index = 0;
  4796. for (mcs = 0; mcs < MAX_MCS; mcs++) {
  4797. if (!dp_rate_string[pkt_type][mcs].valid)
  4798. continue;
  4799. DP_PRINT_STATS(" %s = %d",
  4800. dp_rate_string[pkt_type][mcs].mcs_type,
  4801. pdev->stats.tx.pkt_type[pkt_type].
  4802. mcs_count[mcs]);
  4803. }
  4804. DP_PRINT_STATS("\n");
  4805. }
  4806. DP_PRINT_STATS("SGI ="
  4807. " 0.8us %d"
  4808. " 0.4us %d"
  4809. " 1.6us %d"
  4810. " 3.2us %d",
  4811. pdev->stats.tx.sgi_count[0],
  4812. pdev->stats.tx.sgi_count[1],
  4813. pdev->stats.tx.sgi_count[2],
  4814. pdev->stats.tx.sgi_count[3]);
  4815. DP_PRINT_STATS("BW Counts = 20MHZ %d, 40MHZ %d, 80MHZ %d, 160MHZ %d",
  4816. pdev->stats.tx.bw[0], pdev->stats.tx.bw[1],
  4817. pdev->stats.tx.bw[2], pdev->stats.tx.bw[3]);
  4818. DP_PRINT_STATS("OFDMA = %d", pdev->stats.tx.ofdma);
  4819. DP_PRINT_STATS("STBC = %d", pdev->stats.tx.stbc);
  4820. DP_PRINT_STATS("LDPC = %d", pdev->stats.tx.ldpc);
  4821. DP_PRINT_STATS("Retries = %d", pdev->stats.tx.retries);
  4822. DP_PRINT_STATS("Last ack rssi = %d\n", pdev->stats.tx.last_ack_rssi);
  4823. DP_PRINT_STATS("Aggregation:\n");
  4824. DP_PRINT_STATS("Number of Msdu's Part of Amsdu = %d",
  4825. pdev->stats.tx.amsdu_cnt);
  4826. DP_PRINT_STATS("Number of Msdu's With No Msdu Level Aggregation = %d",
  4827. pdev->stats.tx.non_amsdu_cnt);
  4828. }
  4829. /**
  4830. * dp_print_peer_stats():print peer stats
  4831. * @peer: DP_PEER handle
  4832. *
  4833. * return void
  4834. */
  4835. static inline void dp_print_peer_stats(struct dp_peer *peer)
  4836. {
  4837. uint8_t i, mcs, pkt_type;
  4838. uint32_t index;
  4839. char nss[DP_NSS_LENGTH];
  4840. DP_PRINT_STATS("Node Tx Stats:\n");
  4841. DP_PRINT_STATS("Total Packet Completions = %d",
  4842. peer->stats.tx.comp_pkt.num);
  4843. DP_PRINT_STATS("Total Bytes Completions = %llu",
  4844. peer->stats.tx.comp_pkt.bytes);
  4845. DP_PRINT_STATS("Success Packets = %d",
  4846. peer->stats.tx.tx_success.num);
  4847. DP_PRINT_STATS("Success Bytes = %llu",
  4848. peer->stats.tx.tx_success.bytes);
  4849. DP_PRINT_STATS("Unicast Success Packets = %d",
  4850. peer->stats.tx.ucast.num);
  4851. DP_PRINT_STATS("Unicast Success Bytes = %llu",
  4852. peer->stats.tx.ucast.bytes);
  4853. DP_PRINT_STATS("Multicast Success Packets = %d",
  4854. peer->stats.tx.mcast.num);
  4855. DP_PRINT_STATS("Multicast Success Bytes = %llu",
  4856. peer->stats.tx.mcast.bytes);
  4857. DP_PRINT_STATS("Broadcast Success Packets = %d",
  4858. peer->stats.tx.bcast.num);
  4859. DP_PRINT_STATS("Broadcast Success Bytes = %llu",
  4860. peer->stats.tx.bcast.bytes);
  4861. DP_PRINT_STATS("Packets Failed = %d",
  4862. peer->stats.tx.tx_failed);
  4863. DP_PRINT_STATS("Packets In OFDMA = %d",
  4864. peer->stats.tx.ofdma);
  4865. DP_PRINT_STATS("Packets In STBC = %d",
  4866. peer->stats.tx.stbc);
  4867. DP_PRINT_STATS("Packets In LDPC = %d",
  4868. peer->stats.tx.ldpc);
  4869. DP_PRINT_STATS("Packet Retries = %d",
  4870. peer->stats.tx.retries);
  4871. DP_PRINT_STATS("MSDU's Part of AMSDU = %d",
  4872. peer->stats.tx.amsdu_cnt);
  4873. DP_PRINT_STATS("Last Packet RSSI = %d",
  4874. peer->stats.tx.last_ack_rssi);
  4875. DP_PRINT_STATS("Dropped At FW: Removed = %d",
  4876. peer->stats.tx.dropped.fw_rem);
  4877. DP_PRINT_STATS("Dropped At FW: Removed transmitted = %d",
  4878. peer->stats.tx.dropped.fw_rem_tx);
  4879. DP_PRINT_STATS("Dropped At FW: Removed Untransmitted = %d",
  4880. peer->stats.tx.dropped.fw_rem_notx);
  4881. DP_PRINT_STATS("Dropped : Age Out = %d",
  4882. peer->stats.tx.dropped.age_out);
  4883. DP_PRINT_STATS("NAWDS : ");
  4884. DP_PRINT_STATS(" Nawds multicast Drop Tx Packet = %d",
  4885. peer->stats.tx.nawds_mcast_drop);
  4886. DP_PRINT_STATS(" Nawds multicast Tx Packet Count = %d",
  4887. peer->stats.tx.nawds_mcast.num);
  4888. DP_PRINT_STATS(" Nawds multicast Tx Packet Bytes = %llu",
  4889. peer->stats.tx.nawds_mcast.bytes);
  4890. DP_PRINT_STATS("Rate Info:");
  4891. for (pkt_type = 0; pkt_type < DOT11_MAX; pkt_type++) {
  4892. index = 0;
  4893. for (mcs = 0; mcs < MAX_MCS; mcs++) {
  4894. if (!dp_rate_string[pkt_type][mcs].valid)
  4895. continue;
  4896. DP_PRINT_STATS(" %s = %d",
  4897. dp_rate_string[pkt_type][mcs].mcs_type,
  4898. peer->stats.tx.pkt_type[pkt_type].
  4899. mcs_count[mcs]);
  4900. }
  4901. DP_PRINT_STATS("\n");
  4902. }
  4903. DP_PRINT_STATS("SGI = "
  4904. " 0.8us %d"
  4905. " 0.4us %d"
  4906. " 1.6us %d"
  4907. " 3.2us %d",
  4908. peer->stats.tx.sgi_count[0],
  4909. peer->stats.tx.sgi_count[1],
  4910. peer->stats.tx.sgi_count[2],
  4911. peer->stats.tx.sgi_count[3]);
  4912. DP_PRINT_STATS("Excess Retries per AC ");
  4913. DP_PRINT_STATS(" Best effort = %d",
  4914. peer->stats.tx.excess_retries_per_ac[0]);
  4915. DP_PRINT_STATS(" Background= %d",
  4916. peer->stats.tx.excess_retries_per_ac[1]);
  4917. DP_PRINT_STATS(" Video = %d",
  4918. peer->stats.tx.excess_retries_per_ac[2]);
  4919. DP_PRINT_STATS(" Voice = %d",
  4920. peer->stats.tx.excess_retries_per_ac[3]);
  4921. DP_PRINT_STATS("BW Counts = 20MHZ %d 40MHZ %d 80MHZ %d 160MHZ %d\n",
  4922. peer->stats.tx.bw[2], peer->stats.tx.bw[3],
  4923. peer->stats.tx.bw[4], peer->stats.tx.bw[5]);
  4924. index = 0;
  4925. for (i = 0; i < SS_COUNT; i++) {
  4926. index += qdf_snprint(&nss[index], DP_NSS_LENGTH - index,
  4927. " %d", peer->stats.tx.nss[i]);
  4928. }
  4929. DP_PRINT_STATS("NSS(1-8) = %s",
  4930. nss);
  4931. DP_PRINT_STATS("Aggregation:");
  4932. DP_PRINT_STATS(" Number of Msdu's Part of Amsdu = %d",
  4933. peer->stats.tx.amsdu_cnt);
  4934. DP_PRINT_STATS(" Number of Msdu's With No Msdu Level Aggregation = %d\n",
  4935. peer->stats.tx.non_amsdu_cnt);
  4936. DP_PRINT_STATS("Node Rx Stats:");
  4937. DP_PRINT_STATS("Packets Sent To Stack = %d",
  4938. peer->stats.rx.to_stack.num);
  4939. DP_PRINT_STATS("Bytes Sent To Stack = %llu",
  4940. peer->stats.rx.to_stack.bytes);
  4941. for (i = 0; i < CDP_MAX_RX_RINGS; i++) {
  4942. DP_PRINT_STATS("Ring Id = %d", i);
  4943. DP_PRINT_STATS(" Packets Received = %d",
  4944. peer->stats.rx.rcvd_reo[i].num);
  4945. DP_PRINT_STATS(" Bytes Received = %llu",
  4946. peer->stats.rx.rcvd_reo[i].bytes);
  4947. }
  4948. DP_PRINT_STATS("Multicast Packets Received = %d",
  4949. peer->stats.rx.multicast.num);
  4950. DP_PRINT_STATS("Multicast Bytes Received = %llu",
  4951. peer->stats.rx.multicast.bytes);
  4952. DP_PRINT_STATS("Broadcast Packets Received = %d",
  4953. peer->stats.rx.bcast.num);
  4954. DP_PRINT_STATS("Broadcast Bytes Received = %llu",
  4955. peer->stats.rx.bcast.bytes);
  4956. DP_PRINT_STATS("Intra BSS Packets Received = %d",
  4957. peer->stats.rx.intra_bss.pkts.num);
  4958. DP_PRINT_STATS("Intra BSS Bytes Received = %llu",
  4959. peer->stats.rx.intra_bss.pkts.bytes);
  4960. DP_PRINT_STATS("Raw Packets Received = %d",
  4961. peer->stats.rx.raw.num);
  4962. DP_PRINT_STATS("Raw Bytes Received = %llu",
  4963. peer->stats.rx.raw.bytes);
  4964. DP_PRINT_STATS("Errors: MIC Errors = %d",
  4965. peer->stats.rx.err.mic_err);
  4966. DP_PRINT_STATS("Erros: Decryption Errors = %d",
  4967. peer->stats.rx.err.decrypt_err);
  4968. DP_PRINT_STATS("Msdu's Received As Part of Ampdu = %d",
  4969. peer->stats.rx.non_ampdu_cnt);
  4970. DP_PRINT_STATS("Msdu's Recived As Ampdu = %d",
  4971. peer->stats.rx.ampdu_cnt);
  4972. DP_PRINT_STATS("Msdu's Received Not Part of Amsdu's = %d",
  4973. peer->stats.rx.non_amsdu_cnt);
  4974. DP_PRINT_STATS("MSDUs Received As Part of Amsdu = %d",
  4975. peer->stats.rx.amsdu_cnt);
  4976. DP_PRINT_STATS("NAWDS : ");
  4977. DP_PRINT_STATS(" Nawds multicast Drop Rx Packet = %d",
  4978. peer->stats.rx.nawds_mcast_drop);
  4979. DP_PRINT_STATS("SGI ="
  4980. " 0.8us %d"
  4981. " 0.4us %d"
  4982. " 1.6us %d"
  4983. " 3.2us %d",
  4984. peer->stats.rx.sgi_count[0],
  4985. peer->stats.rx.sgi_count[1],
  4986. peer->stats.rx.sgi_count[2],
  4987. peer->stats.rx.sgi_count[3]);
  4988. DP_PRINT_STATS("BW Counts = 20MHZ %d 40MHZ %d 80MHZ %d 160MHZ %d",
  4989. peer->stats.rx.bw[0], peer->stats.rx.bw[1],
  4990. peer->stats.rx.bw[2], peer->stats.rx.bw[3]);
  4991. DP_PRINT_STATS("Reception Type ="
  4992. " SU %d,"
  4993. " MU_MIMO %d,"
  4994. " MU_OFDMA %d,"
  4995. " MU_OFDMA_MIMO %d",
  4996. peer->stats.rx.reception_type[0],
  4997. peer->stats.rx.reception_type[1],
  4998. peer->stats.rx.reception_type[2],
  4999. peer->stats.rx.reception_type[3]);
  5000. for (pkt_type = 0; pkt_type < DOT11_MAX; pkt_type++) {
  5001. index = 0;
  5002. for (mcs = 0; mcs < MAX_MCS; mcs++) {
  5003. if (!dp_rate_string[pkt_type][mcs].valid)
  5004. continue;
  5005. DP_PRINT_STATS(" %s = %d",
  5006. dp_rate_string[pkt_type][mcs].mcs_type,
  5007. peer->stats.rx.pkt_type[pkt_type].
  5008. mcs_count[mcs]);
  5009. }
  5010. DP_PRINT_STATS("\n");
  5011. }
  5012. index = 0;
  5013. for (i = 0; i < SS_COUNT; i++) {
  5014. index += qdf_snprint(&nss[index], DP_NSS_LENGTH - index,
  5015. " %d", peer->stats.rx.nss[i]);
  5016. }
  5017. DP_PRINT_STATS("NSS(1-8) = %s",
  5018. nss);
  5019. DP_PRINT_STATS("Aggregation:");
  5020. DP_PRINT_STATS(" Msdu's Part of Ampdu = %d",
  5021. peer->stats.rx.ampdu_cnt);
  5022. DP_PRINT_STATS(" Msdu's With No Mpdu Level Aggregation = %d",
  5023. peer->stats.rx.non_ampdu_cnt);
  5024. DP_PRINT_STATS(" Msdu's Part of Amsdu = %d",
  5025. peer->stats.rx.amsdu_cnt);
  5026. DP_PRINT_STATS(" Msdu's With No Msdu Level Aggregation = %d",
  5027. peer->stats.rx.non_amsdu_cnt);
  5028. }
  5029. /**
  5030. * dp_print_host_stats()- Function to print the stats aggregated at host
  5031. * @vdev_handle: DP_VDEV handle
  5032. * @type: host stats type
  5033. *
  5034. * Available Stat types
  5035. * TXRX_CLEAR_STATS : Clear the stats
  5036. * TXRX_RX_RATE_STATS: Print Rx Rate Info
  5037. * TXRX_TX_RATE_STATS: Print Tx Rate Info
  5038. * TXRX_TX_HOST_STATS: Print Tx Stats
  5039. * TXRX_RX_HOST_STATS: Print Rx Stats
  5040. * TXRX_AST_STATS: Print AST Stats
  5041. * TXRX_SRNG_PTR_STATS: Print SRNG ring pointer stats
  5042. *
  5043. * Return: 0 on success, print error message in case of failure
  5044. */
  5045. static int
  5046. dp_print_host_stats(struct cdp_vdev *vdev_handle, enum cdp_host_txrx_stats type)
  5047. {
  5048. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  5049. struct dp_pdev *pdev = (struct dp_pdev *)vdev->pdev;
  5050. dp_aggregate_pdev_stats(pdev);
  5051. switch (type) {
  5052. case TXRX_CLEAR_STATS:
  5053. dp_txrx_host_stats_clr(vdev);
  5054. break;
  5055. case TXRX_RX_RATE_STATS:
  5056. dp_print_rx_rates(vdev);
  5057. break;
  5058. case TXRX_TX_RATE_STATS:
  5059. dp_print_tx_rates(vdev);
  5060. break;
  5061. case TXRX_TX_HOST_STATS:
  5062. dp_print_pdev_tx_stats(pdev);
  5063. dp_print_soc_tx_stats(pdev->soc);
  5064. break;
  5065. case TXRX_RX_HOST_STATS:
  5066. dp_print_pdev_rx_stats(pdev);
  5067. dp_print_soc_rx_stats(pdev->soc);
  5068. break;
  5069. case TXRX_AST_STATS:
  5070. dp_print_ast_stats(pdev->soc);
  5071. dp_print_peer_table(vdev);
  5072. break;
  5073. case TXRX_SRNG_PTR_STATS:
  5074. dp_print_ring_stats(pdev);
  5075. break;
  5076. case TXRX_RX_MON_STATS:
  5077. dp_print_pdev_rx_mon_stats(pdev);
  5078. break;
  5079. default:
  5080. DP_TRACE(FATAL, "Wrong Input For TxRx Host Stats");
  5081. break;
  5082. }
  5083. return 0;
  5084. }
  5085. /*
  5086. * dp_get_host_peer_stats()- function to print peer stats
  5087. * @pdev_handle: DP_PDEV handle
  5088. * @mac_addr: mac address of the peer
  5089. *
  5090. * Return: void
  5091. */
  5092. static void
  5093. dp_get_host_peer_stats(struct cdp_pdev *pdev_handle, char *mac_addr)
  5094. {
  5095. struct dp_peer *peer;
  5096. uint8_t local_id;
  5097. peer = (struct dp_peer *)dp_find_peer_by_addr(pdev_handle, mac_addr,
  5098. &local_id);
  5099. if (!peer) {
  5100. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  5101. "%s: Invalid peer\n", __func__);
  5102. return;
  5103. }
  5104. dp_print_peer_stats(peer);
  5105. dp_peer_rxtid_stats(peer, dp_rx_tid_stats_cb, NULL);
  5106. return;
  5107. }
  5108. /*
  5109. * dp_ppdu_ring_reset()- Reset PPDU Stats ring
  5110. * @pdev: DP_PDEV handle
  5111. *
  5112. * Return: void
  5113. */
  5114. static void
  5115. dp_ppdu_ring_reset(struct dp_pdev *pdev)
  5116. {
  5117. struct htt_rx_ring_tlv_filter htt_tlv_filter;
  5118. int mac_id;
  5119. qdf_mem_set(&(htt_tlv_filter), sizeof(htt_tlv_filter), 0x0);
  5120. for (mac_id = 0; mac_id < NUM_RXDMA_RINGS_PER_PDEV; mac_id++) {
  5121. int mac_for_pdev = dp_get_mac_id_for_pdev(mac_id,
  5122. pdev->pdev_id);
  5123. htt_h2t_rx_ring_cfg(pdev->soc->htt_handle, mac_for_pdev,
  5124. pdev->rxdma_mon_status_ring[mac_id].hal_srng,
  5125. RXDMA_MONITOR_STATUS, RX_BUFFER_SIZE, &htt_tlv_filter);
  5126. }
  5127. }
  5128. /*
  5129. * dp_ppdu_ring_cfg()- Configure PPDU Stats ring
  5130. * @pdev: DP_PDEV handle
  5131. *
  5132. * Return: void
  5133. */
  5134. static void
  5135. dp_ppdu_ring_cfg(struct dp_pdev *pdev)
  5136. {
  5137. struct htt_rx_ring_tlv_filter htt_tlv_filter = {0};
  5138. int mac_id;
  5139. htt_tlv_filter.mpdu_start = 1;
  5140. htt_tlv_filter.msdu_start = 0;
  5141. htt_tlv_filter.packet = 0;
  5142. htt_tlv_filter.msdu_end = 0;
  5143. htt_tlv_filter.mpdu_end = 0;
  5144. htt_tlv_filter.attention = 0;
  5145. htt_tlv_filter.ppdu_start = 1;
  5146. htt_tlv_filter.ppdu_end = 1;
  5147. htt_tlv_filter.ppdu_end_user_stats = 1;
  5148. htt_tlv_filter.ppdu_end_user_stats_ext = 1;
  5149. htt_tlv_filter.ppdu_end_status_done = 1;
  5150. htt_tlv_filter.enable_fp = 1;
  5151. htt_tlv_filter.enable_md = 0;
  5152. if (pdev->mcopy_mode) {
  5153. htt_tlv_filter.packet_header = 1;
  5154. htt_tlv_filter.enable_mo = 1;
  5155. }
  5156. htt_tlv_filter.fp_mgmt_filter = FILTER_MGMT_ALL;
  5157. htt_tlv_filter.fp_ctrl_filter = FILTER_CTRL_ALL;
  5158. htt_tlv_filter.fp_data_filter = FILTER_DATA_ALL;
  5159. htt_tlv_filter.mo_mgmt_filter = FILTER_MGMT_ALL;
  5160. htt_tlv_filter.mo_ctrl_filter = FILTER_CTRL_ALL;
  5161. htt_tlv_filter.mo_data_filter = FILTER_DATA_ALL;
  5162. for (mac_id = 0; mac_id < NUM_RXDMA_RINGS_PER_PDEV; mac_id++) {
  5163. int mac_for_pdev = dp_get_mac_id_for_pdev(mac_id,
  5164. pdev->pdev_id);
  5165. htt_h2t_rx_ring_cfg(pdev->soc->htt_handle, mac_for_pdev,
  5166. pdev->rxdma_mon_status_ring[mac_id].hal_srng,
  5167. RXDMA_MONITOR_STATUS, RX_BUFFER_SIZE, &htt_tlv_filter);
  5168. }
  5169. }
  5170. /*
  5171. * dp_config_debug_sniffer()- API to enable/disable debug sniffer
  5172. * @pdev_handle: DP_PDEV handle
  5173. * @val: user provided value
  5174. *
  5175. * Return: void
  5176. */
  5177. static void
  5178. dp_config_debug_sniffer(struct cdp_pdev *pdev_handle, int val)
  5179. {
  5180. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  5181. switch (val) {
  5182. case 0:
  5183. pdev->tx_sniffer_enable = 0;
  5184. pdev->mcopy_mode = 0;
  5185. if (!pdev->pktlog_ppdu_stats && !pdev->enhanced_stats_en) {
  5186. dp_h2t_cfg_stats_msg_send(pdev, 0, pdev->pdev_id);
  5187. dp_ppdu_ring_reset(pdev);
  5188. } else if (pdev->enhanced_stats_en) {
  5189. dp_h2t_cfg_stats_msg_send(pdev,
  5190. DP_PPDU_STATS_CFG_ENH_STATS, pdev->pdev_id);
  5191. }
  5192. break;
  5193. case 1:
  5194. pdev->tx_sniffer_enable = 1;
  5195. pdev->mcopy_mode = 0;
  5196. if (!pdev->pktlog_ppdu_stats)
  5197. dp_h2t_cfg_stats_msg_send(pdev,
  5198. DP_PPDU_STATS_CFG_SNIFFER, pdev->pdev_id);
  5199. break;
  5200. case 2:
  5201. pdev->mcopy_mode = 1;
  5202. pdev->tx_sniffer_enable = 0;
  5203. if (!pdev->enhanced_stats_en)
  5204. dp_ppdu_ring_cfg(pdev);
  5205. if (!pdev->pktlog_ppdu_stats)
  5206. dp_h2t_cfg_stats_msg_send(pdev,
  5207. DP_PPDU_STATS_CFG_SNIFFER, pdev->pdev_id);
  5208. break;
  5209. default:
  5210. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  5211. "Invalid value\n");
  5212. break;
  5213. }
  5214. }
  5215. /*
  5216. * dp_enable_enhanced_stats()- API to enable enhanced statistcs
  5217. * @pdev_handle: DP_PDEV handle
  5218. *
  5219. * Return: void
  5220. */
  5221. static void
  5222. dp_enable_enhanced_stats(struct cdp_pdev *pdev_handle)
  5223. {
  5224. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  5225. pdev->enhanced_stats_en = 1;
  5226. if (!pdev->mcopy_mode)
  5227. dp_ppdu_ring_cfg(pdev);
  5228. if (!pdev->pktlog_ppdu_stats && !pdev->tx_sniffer_enable && !pdev->mcopy_mode)
  5229. dp_h2t_cfg_stats_msg_send(pdev, DP_PPDU_STATS_CFG_ENH_STATS, pdev->pdev_id);
  5230. }
  5231. /*
  5232. * dp_disable_enhanced_stats()- API to disable enhanced statistcs
  5233. * @pdev_handle: DP_PDEV handle
  5234. *
  5235. * Return: void
  5236. */
  5237. static void
  5238. dp_disable_enhanced_stats(struct cdp_pdev *pdev_handle)
  5239. {
  5240. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  5241. pdev->enhanced_stats_en = 0;
  5242. if (!pdev->pktlog_ppdu_stats && !pdev->tx_sniffer_enable && !pdev->mcopy_mode)
  5243. dp_h2t_cfg_stats_msg_send(pdev, 0, pdev->pdev_id);
  5244. if (!pdev->mcopy_mode)
  5245. dp_ppdu_ring_reset(pdev);
  5246. }
  5247. /*
  5248. * dp_get_fw_peer_stats()- function to print peer stats
  5249. * @pdev_handle: DP_PDEV handle
  5250. * @mac_addr: mac address of the peer
  5251. * @cap: Type of htt stats requested
  5252. *
  5253. * Currently Supporting only MAC ID based requests Only
  5254. * 1: HTT_PEER_STATS_REQ_MODE_NO_QUERY
  5255. * 2: HTT_PEER_STATS_REQ_MODE_QUERY_TQM
  5256. * 3: HTT_PEER_STATS_REQ_MODE_FLUSH_TQM
  5257. *
  5258. * Return: void
  5259. */
  5260. static void
  5261. dp_get_fw_peer_stats(struct cdp_pdev *pdev_handle, uint8_t *mac_addr,
  5262. uint32_t cap)
  5263. {
  5264. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  5265. int i;
  5266. uint32_t config_param0 = 0;
  5267. uint32_t config_param1 = 0;
  5268. uint32_t config_param2 = 0;
  5269. uint32_t config_param3 = 0;
  5270. HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_SET(config_param0, 1);
  5271. config_param0 |= (1 << (cap + 1));
  5272. for (i = 0; i < HTT_PEER_STATS_MAX_TLV; i++) {
  5273. config_param1 |= (1 << i);
  5274. }
  5275. config_param2 |= (mac_addr[0] & 0x000000ff);
  5276. config_param2 |= ((mac_addr[1] << 8) & 0x0000ff00);
  5277. config_param2 |= ((mac_addr[2] << 16) & 0x00ff0000);
  5278. config_param2 |= ((mac_addr[3] << 24) & 0xff000000);
  5279. config_param3 |= (mac_addr[4] & 0x000000ff);
  5280. config_param3 |= ((mac_addr[5] << 8) & 0x0000ff00);
  5281. dp_h2t_ext_stats_msg_send(pdev, HTT_DBG_EXT_STATS_PEER_INFO,
  5282. config_param0, config_param1, config_param2,
  5283. config_param3, 0, 0, 0);
  5284. }
  5285. /* This struct definition will be removed from here
  5286. * once it get added in FW headers*/
  5287. struct httstats_cmd_req {
  5288. uint32_t config_param0;
  5289. uint32_t config_param1;
  5290. uint32_t config_param2;
  5291. uint32_t config_param3;
  5292. int cookie;
  5293. u_int8_t stats_id;
  5294. };
  5295. /*
  5296. * dp_get_htt_stats: function to process the httstas request
  5297. * @pdev_handle: DP pdev handle
  5298. * @data: pointer to request data
  5299. * @data_len: length for request data
  5300. *
  5301. * return: void
  5302. */
  5303. static void
  5304. dp_get_htt_stats(struct cdp_pdev *pdev_handle, void *data, uint32_t data_len)
  5305. {
  5306. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  5307. struct httstats_cmd_req *req = (struct httstats_cmd_req *)data;
  5308. QDF_ASSERT(data_len == sizeof(struct httstats_cmd_req));
  5309. dp_h2t_ext_stats_msg_send(pdev, req->stats_id,
  5310. req->config_param0, req->config_param1,
  5311. req->config_param2, req->config_param3,
  5312. req->cookie, 0, 0);
  5313. }
  5314. /*
  5315. * dp_set_pdev_param: function to set parameters in pdev
  5316. * @pdev_handle: DP pdev handle
  5317. * @param: parameter type to be set
  5318. * @val: value of parameter to be set
  5319. *
  5320. * return: void
  5321. */
  5322. static void dp_set_pdev_param(struct cdp_pdev *pdev_handle,
  5323. enum cdp_pdev_param_type param, uint8_t val)
  5324. {
  5325. switch (param) {
  5326. case CDP_CONFIG_DEBUG_SNIFFER:
  5327. dp_config_debug_sniffer(pdev_handle, val);
  5328. break;
  5329. default:
  5330. break;
  5331. }
  5332. }
  5333. /*
  5334. * dp_set_vdev_param: function to set parameters in vdev
  5335. * @param: parameter type to be set
  5336. * @val: value of parameter to be set
  5337. *
  5338. * return: void
  5339. */
  5340. static void dp_set_vdev_param(struct cdp_vdev *vdev_handle,
  5341. enum cdp_vdev_param_type param, uint32_t val)
  5342. {
  5343. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  5344. switch (param) {
  5345. case CDP_ENABLE_WDS:
  5346. vdev->wds_enabled = val;
  5347. break;
  5348. case CDP_ENABLE_NAWDS:
  5349. vdev->nawds_enabled = val;
  5350. break;
  5351. case CDP_ENABLE_MCAST_EN:
  5352. vdev->mcast_enhancement_en = val;
  5353. break;
  5354. case CDP_ENABLE_PROXYSTA:
  5355. vdev->proxysta_vdev = val;
  5356. break;
  5357. case CDP_UPDATE_TDLS_FLAGS:
  5358. vdev->tdls_link_connected = val;
  5359. break;
  5360. case CDP_CFG_WDS_AGING_TIMER:
  5361. if (val == 0)
  5362. qdf_timer_stop(&vdev->pdev->soc->wds_aging_timer);
  5363. else if (val != vdev->wds_aging_timer_val)
  5364. qdf_timer_mod(&vdev->pdev->soc->wds_aging_timer, val);
  5365. vdev->wds_aging_timer_val = val;
  5366. break;
  5367. case CDP_ENABLE_AP_BRIDGE:
  5368. if (wlan_op_mode_sta != vdev->opmode)
  5369. vdev->ap_bridge_enabled = val;
  5370. else
  5371. vdev->ap_bridge_enabled = false;
  5372. break;
  5373. case CDP_ENABLE_CIPHER:
  5374. vdev->sec_type = val;
  5375. break;
  5376. case CDP_ENABLE_QWRAP_ISOLATION:
  5377. vdev->isolation_vdev = val;
  5378. break;
  5379. default:
  5380. break;
  5381. }
  5382. dp_tx_vdev_update_search_flags(vdev);
  5383. }
  5384. /**
  5385. * dp_peer_set_nawds: set nawds bit in peer
  5386. * @peer_handle: pointer to peer
  5387. * @value: enable/disable nawds
  5388. *
  5389. * return: void
  5390. */
  5391. static void dp_peer_set_nawds(struct cdp_peer *peer_handle, uint8_t value)
  5392. {
  5393. struct dp_peer *peer = (struct dp_peer *)peer_handle;
  5394. peer->nawds_enabled = value;
  5395. }
  5396. /*
  5397. * dp_set_vdev_dscp_tid_map_wifi3(): Update Map ID selected for particular vdev
  5398. * @vdev_handle: DP_VDEV handle
  5399. * @map_id:ID of map that needs to be updated
  5400. *
  5401. * Return: void
  5402. */
  5403. static void dp_set_vdev_dscp_tid_map_wifi3(struct cdp_vdev *vdev_handle,
  5404. uint8_t map_id)
  5405. {
  5406. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  5407. vdev->dscp_tid_map_id = map_id;
  5408. return;
  5409. }
  5410. /*
  5411. * dp_txrx_stats_publish(): publish pdev stats into a buffer
  5412. * @pdev_handle: DP_PDEV handle
  5413. * @buf: to hold pdev_stats
  5414. *
  5415. * Return: int
  5416. */
  5417. static int
  5418. dp_txrx_stats_publish(struct cdp_pdev *pdev_handle, void *buf)
  5419. {
  5420. struct dp_pdev *pdev = (struct dp_pdev *)pdev_handle;
  5421. struct cdp_pdev_stats *buffer = (struct cdp_pdev_stats *) buf;
  5422. struct cdp_txrx_stats_req req = {0,};
  5423. dp_aggregate_pdev_stats(pdev);
  5424. req.stats = HTT_DBG_EXT_STATS_PDEV_TX;
  5425. req.cookie_val = 1;
  5426. dp_h2t_ext_stats_msg_send(pdev, req.stats, req.param0,
  5427. req.param1, req.param2, req.param3, 0,
  5428. req.cookie_val, 0);
  5429. msleep(DP_MAX_SLEEP_TIME);
  5430. req.stats = HTT_DBG_EXT_STATS_PDEV_RX;
  5431. req.cookie_val = 1;
  5432. dp_h2t_ext_stats_msg_send(pdev, req.stats, req.param0,
  5433. req.param1, req.param2, req.param3, 0,
  5434. req.cookie_val, 0);
  5435. msleep(DP_MAX_SLEEP_TIME);
  5436. qdf_mem_copy(buffer, &pdev->stats, sizeof(pdev->stats));
  5437. return TXRX_STATS_LEVEL;
  5438. }
  5439. /**
  5440. * dp_set_pdev_dscp_tid_map_wifi3(): update dscp tid map in pdev
  5441. * @pdev: DP_PDEV handle
  5442. * @map_id: ID of map that needs to be updated
  5443. * @tos: index value in map
  5444. * @tid: tid value passed by the user
  5445. *
  5446. * Return: void
  5447. */
  5448. static void dp_set_pdev_dscp_tid_map_wifi3(struct cdp_pdev *pdev_handle,
  5449. uint8_t map_id, uint8_t tos, uint8_t tid)
  5450. {
  5451. uint8_t dscp;
  5452. struct dp_pdev *pdev = (struct dp_pdev *) pdev_handle;
  5453. dscp = (tos >> DP_IP_DSCP_SHIFT) & DP_IP_DSCP_MASK;
  5454. pdev->dscp_tid_map[map_id][dscp] = tid;
  5455. if (map_id < HAL_MAX_HW_DSCP_TID_MAPS)
  5456. hal_tx_update_dscp_tid(pdev->soc->hal_soc, tid,
  5457. map_id, dscp);
  5458. return;
  5459. }
  5460. /**
  5461. * dp_fw_stats_process(): Process TxRX FW stats request
  5462. * @vdev_handle: DP VDEV handle
  5463. * @req: stats request
  5464. *
  5465. * return: int
  5466. */
  5467. static int dp_fw_stats_process(struct cdp_vdev *vdev_handle,
  5468. struct cdp_txrx_stats_req *req)
  5469. {
  5470. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  5471. struct dp_pdev *pdev = NULL;
  5472. uint32_t stats = req->stats;
  5473. uint8_t mac_id = req->mac_id;
  5474. if (!vdev) {
  5475. DP_TRACE(NONE, "VDEV not found");
  5476. return 1;
  5477. }
  5478. pdev = vdev->pdev;
  5479. /*
  5480. * For HTT_DBG_EXT_STATS_RESET command, FW need to config
  5481. * from param0 to param3 according to below rule:
  5482. *
  5483. * PARAM:
  5484. * - config_param0 : start_offset (stats type)
  5485. * - config_param1 : stats bmask from start offset
  5486. * - config_param2 : stats bmask from start offset + 32
  5487. * - config_param3 : stats bmask from start offset + 64
  5488. */
  5489. if (req->stats == CDP_TXRX_STATS_0) {
  5490. req->param0 = HTT_DBG_EXT_STATS_PDEV_TX;
  5491. req->param1 = 0xFFFFFFFF;
  5492. req->param2 = 0xFFFFFFFF;
  5493. req->param3 = 0xFFFFFFFF;
  5494. }
  5495. return dp_h2t_ext_stats_msg_send(pdev, stats, req->param0,
  5496. req->param1, req->param2, req->param3,
  5497. 0, 0, mac_id);
  5498. }
  5499. /**
  5500. * dp_txrx_stats_request - function to map to firmware and host stats
  5501. * @vdev: virtual handle
  5502. * @req: stats request
  5503. *
  5504. * Return: integer
  5505. */
  5506. static int dp_txrx_stats_request(struct cdp_vdev *vdev,
  5507. struct cdp_txrx_stats_req *req)
  5508. {
  5509. int host_stats;
  5510. int fw_stats;
  5511. enum cdp_stats stats;
  5512. if (!vdev || !req) {
  5513. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  5514. "Invalid vdev/req instance");
  5515. return 0;
  5516. }
  5517. stats = req->stats;
  5518. if (stats >= CDP_TXRX_MAX_STATS)
  5519. return 0;
  5520. /*
  5521. * DP_CURR_FW_STATS_AVAIL: no of FW stats currently available
  5522. * has to be updated if new FW HTT stats added
  5523. */
  5524. if (stats > CDP_TXRX_STATS_HTT_MAX)
  5525. stats = stats + DP_CURR_FW_STATS_AVAIL - DP_HTT_DBG_EXT_STATS_MAX;
  5526. fw_stats = dp_stats_mapping_table[stats][STATS_FW];
  5527. host_stats = dp_stats_mapping_table[stats][STATS_HOST];
  5528. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  5529. "stats: %u fw_stats_type: %d host_stats_type: %d",
  5530. stats, fw_stats, host_stats);
  5531. if (fw_stats != TXRX_FW_STATS_INVALID) {
  5532. /* update request with FW stats type */
  5533. req->stats = fw_stats;
  5534. return dp_fw_stats_process(vdev, req);
  5535. }
  5536. if ((host_stats != TXRX_HOST_STATS_INVALID) &&
  5537. (host_stats <= TXRX_HOST_STATS_MAX))
  5538. return dp_print_host_stats(vdev, host_stats);
  5539. else
  5540. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  5541. "Wrong Input for TxRx Stats");
  5542. return 0;
  5543. }
  5544. /*
  5545. * dp_print_napi_stats(): NAPI stats
  5546. * @soc - soc handle
  5547. */
  5548. static void dp_print_napi_stats(struct dp_soc *soc)
  5549. {
  5550. hif_print_napi_stats(soc->hif_handle);
  5551. }
  5552. /*
  5553. * dp_print_per_ring_stats(): Packet count per ring
  5554. * @soc - soc handle
  5555. */
  5556. static void dp_print_per_ring_stats(struct dp_soc *soc)
  5557. {
  5558. uint8_t ring;
  5559. uint16_t core;
  5560. uint64_t total_packets;
  5561. DP_TRACE(FATAL, "Reo packets per ring:");
  5562. for (ring = 0; ring < MAX_REO_DEST_RINGS; ring++) {
  5563. total_packets = 0;
  5564. DP_TRACE(FATAL, "Packets on ring %u:", ring);
  5565. for (core = 0; core < NR_CPUS; core++) {
  5566. DP_TRACE(FATAL, "Packets arriving on core %u: %llu",
  5567. core, soc->stats.rx.ring_packets[core][ring]);
  5568. total_packets += soc->stats.rx.ring_packets[core][ring];
  5569. }
  5570. DP_TRACE(FATAL, "Total packets on ring %u: %llu",
  5571. ring, total_packets);
  5572. }
  5573. }
  5574. /*
  5575. * dp_txrx_path_stats() - Function to display dump stats
  5576. * @soc - soc handle
  5577. *
  5578. * return: none
  5579. */
  5580. static void dp_txrx_path_stats(struct dp_soc *soc)
  5581. {
  5582. uint8_t error_code;
  5583. uint8_t loop_pdev;
  5584. struct dp_pdev *pdev;
  5585. uint8_t i;
  5586. for (loop_pdev = 0; loop_pdev < soc->pdev_count; loop_pdev++) {
  5587. pdev = soc->pdev_list[loop_pdev];
  5588. dp_aggregate_pdev_stats(pdev);
  5589. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  5590. "Tx path Statistics:");
  5591. DP_TRACE(FATAL, "from stack: %u msdus (%llu bytes)",
  5592. pdev->stats.tx_i.rcvd.num,
  5593. pdev->stats.tx_i.rcvd.bytes);
  5594. DP_TRACE(FATAL, "processed from host: %u msdus (%llu bytes)",
  5595. pdev->stats.tx_i.processed.num,
  5596. pdev->stats.tx_i.processed.bytes);
  5597. DP_TRACE(FATAL, "successfully transmitted: %u msdus (%llu bytes)",
  5598. pdev->stats.tx.tx_success.num,
  5599. pdev->stats.tx.tx_success.bytes);
  5600. DP_TRACE(FATAL, "Dropped in host:");
  5601. DP_TRACE(FATAL, "Total packets dropped: %u,",
  5602. pdev->stats.tx_i.dropped.dropped_pkt.num);
  5603. DP_TRACE(FATAL, "Descriptor not available: %u",
  5604. pdev->stats.tx_i.dropped.desc_na);
  5605. DP_TRACE(FATAL, "Ring full: %u",
  5606. pdev->stats.tx_i.dropped.ring_full);
  5607. DP_TRACE(FATAL, "Enqueue fail: %u",
  5608. pdev->stats.tx_i.dropped.enqueue_fail);
  5609. DP_TRACE(FATAL, "DMA Error: %u",
  5610. pdev->stats.tx_i.dropped.dma_error);
  5611. DP_TRACE(FATAL, "Dropped in hardware:");
  5612. DP_TRACE(FATAL, "total packets dropped: %u",
  5613. pdev->stats.tx.tx_failed);
  5614. DP_TRACE(FATAL, "mpdu age out: %u",
  5615. pdev->stats.tx.dropped.age_out);
  5616. DP_TRACE(FATAL, "firmware removed: %u",
  5617. pdev->stats.tx.dropped.fw_rem);
  5618. DP_TRACE(FATAL, "firmware removed tx: %u",
  5619. pdev->stats.tx.dropped.fw_rem_tx);
  5620. DP_TRACE(FATAL, "firmware removed notx %u",
  5621. pdev->stats.tx.dropped.fw_rem_notx);
  5622. DP_TRACE(FATAL, "peer_invalid: %u",
  5623. pdev->soc->stats.tx.tx_invalid_peer.num);
  5624. DP_TRACE(FATAL, "Tx packets sent per interrupt:");
  5625. DP_TRACE(FATAL, "Single Packet: %u",
  5626. pdev->stats.tx_comp_histogram.pkts_1);
  5627. DP_TRACE(FATAL, "2-20 Packets: %u",
  5628. pdev->stats.tx_comp_histogram.pkts_2_20);
  5629. DP_TRACE(FATAL, "21-40 Packets: %u",
  5630. pdev->stats.tx_comp_histogram.pkts_21_40);
  5631. DP_TRACE(FATAL, "41-60 Packets: %u",
  5632. pdev->stats.tx_comp_histogram.pkts_41_60);
  5633. DP_TRACE(FATAL, "61-80 Packets: %u",
  5634. pdev->stats.tx_comp_histogram.pkts_61_80);
  5635. DP_TRACE(FATAL, "81-100 Packets: %u",
  5636. pdev->stats.tx_comp_histogram.pkts_81_100);
  5637. DP_TRACE(FATAL, "101-200 Packets: %u",
  5638. pdev->stats.tx_comp_histogram.pkts_101_200);
  5639. DP_TRACE(FATAL, " 201+ Packets: %u",
  5640. pdev->stats.tx_comp_histogram.pkts_201_plus);
  5641. DP_TRACE(FATAL, "Rx path statistics");
  5642. DP_TRACE(FATAL, "delivered %u msdus ( %llu bytes),",
  5643. pdev->stats.rx.to_stack.num,
  5644. pdev->stats.rx.to_stack.bytes);
  5645. for (i = 0; i < CDP_MAX_RX_RINGS; i++)
  5646. DP_TRACE(FATAL, "received on reo[%d] %u msdus ( %llu bytes),",
  5647. i, pdev->stats.rx.rcvd_reo[i].num,
  5648. pdev->stats.rx.rcvd_reo[i].bytes);
  5649. DP_TRACE(FATAL, "intra-bss packets %u msdus ( %llu bytes),",
  5650. pdev->stats.rx.intra_bss.pkts.num,
  5651. pdev->stats.rx.intra_bss.pkts.bytes);
  5652. DP_TRACE(FATAL, "intra-bss fails %u msdus ( %llu bytes),",
  5653. pdev->stats.rx.intra_bss.fail.num,
  5654. pdev->stats.rx.intra_bss.fail.bytes);
  5655. DP_TRACE(FATAL, "raw packets %u msdus ( %llu bytes),",
  5656. pdev->stats.rx.raw.num,
  5657. pdev->stats.rx.raw.bytes);
  5658. DP_TRACE(FATAL, "dropped: error %u msdus",
  5659. pdev->stats.rx.err.mic_err);
  5660. DP_TRACE(FATAL, "peer invalid %u",
  5661. pdev->soc->stats.rx.err.rx_invalid_peer.num);
  5662. DP_TRACE(FATAL, "Reo Statistics");
  5663. DP_TRACE(FATAL, "rbm error: %u msdus",
  5664. pdev->soc->stats.rx.err.invalid_rbm);
  5665. DP_TRACE(FATAL, "hal ring access fail: %u msdus",
  5666. pdev->soc->stats.rx.err.hal_ring_access_fail);
  5667. DP_TRACE(FATAL, "Reo errors");
  5668. for (error_code = 0; error_code < HAL_REO_ERR_MAX;
  5669. error_code++) {
  5670. DP_TRACE(FATAL, "Reo error number (%u): %u msdus",
  5671. error_code,
  5672. pdev->soc->stats.rx.err.reo_error[error_code]);
  5673. }
  5674. for (error_code = 0; error_code < HAL_RXDMA_ERR_MAX;
  5675. error_code++) {
  5676. DP_TRACE(FATAL, "Rxdma error number (%u): %u msdus",
  5677. error_code,
  5678. pdev->soc->stats.rx.err
  5679. .rxdma_error[error_code]);
  5680. }
  5681. DP_TRACE(FATAL, "Rx packets reaped per interrupt:");
  5682. DP_TRACE(FATAL, "Single Packet: %u",
  5683. pdev->stats.rx_ind_histogram.pkts_1);
  5684. DP_TRACE(FATAL, "2-20 Packets: %u",
  5685. pdev->stats.rx_ind_histogram.pkts_2_20);
  5686. DP_TRACE(FATAL, "21-40 Packets: %u",
  5687. pdev->stats.rx_ind_histogram.pkts_21_40);
  5688. DP_TRACE(FATAL, "41-60 Packets: %u",
  5689. pdev->stats.rx_ind_histogram.pkts_41_60);
  5690. DP_TRACE(FATAL, "61-80 Packets: %u",
  5691. pdev->stats.rx_ind_histogram.pkts_61_80);
  5692. DP_TRACE(FATAL, "81-100 Packets: %u",
  5693. pdev->stats.rx_ind_histogram.pkts_81_100);
  5694. DP_TRACE(FATAL, "101-200 Packets: %u",
  5695. pdev->stats.rx_ind_histogram.pkts_101_200);
  5696. DP_TRACE(FATAL, " 201+ Packets: %u",
  5697. pdev->stats.rx_ind_histogram.pkts_201_plus);
  5698. DP_TRACE_STATS(ERROR, "%s: tso_enable: %u lro_enable: %u rx_hash: %u napi_enable: %u",
  5699. __func__,
  5700. pdev->soc->wlan_cfg_ctx->tso_enabled,
  5701. pdev->soc->wlan_cfg_ctx->lro_enabled,
  5702. pdev->soc->wlan_cfg_ctx->rx_hash,
  5703. pdev->soc->wlan_cfg_ctx->napi_enabled);
  5704. #ifdef QCA_LL_TX_FLOW_CONTROL_V2
  5705. DP_TRACE_STATS(ERROR, "%s: Tx flow stop queue: %u tx flow start queue offset: %u",
  5706. __func__,
  5707. pdev->soc->wlan_cfg_ctx->tx_flow_stop_queue_threshold,
  5708. pdev->soc->wlan_cfg_ctx->tx_flow_start_queue_offset);
  5709. #endif
  5710. }
  5711. }
  5712. /*
  5713. * dp_txrx_dump_stats() - Dump statistics
  5714. * @value - Statistics option
  5715. */
  5716. static QDF_STATUS dp_txrx_dump_stats(void *psoc, uint16_t value,
  5717. enum qdf_stats_verbosity_level level)
  5718. {
  5719. struct dp_soc *soc =
  5720. (struct dp_soc *)psoc;
  5721. QDF_STATUS status = QDF_STATUS_SUCCESS;
  5722. if (!soc) {
  5723. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  5724. "%s: soc is NULL", __func__);
  5725. return QDF_STATUS_E_INVAL;
  5726. }
  5727. switch (value) {
  5728. case CDP_TXRX_PATH_STATS:
  5729. dp_txrx_path_stats(soc);
  5730. break;
  5731. case CDP_RX_RING_STATS:
  5732. dp_print_per_ring_stats(soc);
  5733. break;
  5734. case CDP_TXRX_TSO_STATS:
  5735. /* TODO: NOT IMPLEMENTED */
  5736. break;
  5737. case CDP_DUMP_TX_FLOW_POOL_INFO:
  5738. cdp_dump_flow_pool_info((struct cdp_soc_t *)soc);
  5739. break;
  5740. case CDP_DP_NAPI_STATS:
  5741. dp_print_napi_stats(soc);
  5742. break;
  5743. case CDP_TXRX_DESC_STATS:
  5744. /* TODO: NOT IMPLEMENTED */
  5745. break;
  5746. default:
  5747. status = QDF_STATUS_E_INVAL;
  5748. break;
  5749. }
  5750. return status;
  5751. }
  5752. #ifdef QCA_LL_TX_FLOW_CONTROL_V2
  5753. /**
  5754. * dp_update_flow_control_parameters() - API to store datapath
  5755. * config parameters
  5756. * @soc: soc handle
  5757. * @cfg: ini parameter handle
  5758. *
  5759. * Return: void
  5760. */
  5761. static inline
  5762. void dp_update_flow_control_parameters(struct dp_soc *soc,
  5763. struct cdp_config_params *params)
  5764. {
  5765. soc->wlan_cfg_ctx->tx_flow_stop_queue_threshold =
  5766. params->tx_flow_stop_queue_threshold;
  5767. soc->wlan_cfg_ctx->tx_flow_start_queue_offset =
  5768. params->tx_flow_start_queue_offset;
  5769. }
  5770. #else
  5771. static inline
  5772. void dp_update_flow_control_parameters(struct dp_soc *soc,
  5773. struct cdp_config_params *params)
  5774. {
  5775. }
  5776. #endif
  5777. /**
  5778. * dp_update_config_parameters() - API to store datapath
  5779. * config parameters
  5780. * @soc: soc handle
  5781. * @cfg: ini parameter handle
  5782. *
  5783. * Return: status
  5784. */
  5785. static
  5786. QDF_STATUS dp_update_config_parameters(struct cdp_soc *psoc,
  5787. struct cdp_config_params *params)
  5788. {
  5789. struct dp_soc *soc = (struct dp_soc *)psoc;
  5790. if (!(soc)) {
  5791. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  5792. "%s: Invalid handle", __func__);
  5793. return QDF_STATUS_E_INVAL;
  5794. }
  5795. soc->wlan_cfg_ctx->tso_enabled = params->tso_enable;
  5796. soc->wlan_cfg_ctx->lro_enabled = params->lro_enable;
  5797. soc->wlan_cfg_ctx->rx_hash = params->flow_steering_enable;
  5798. soc->wlan_cfg_ctx->tcp_udp_checksumoffload =
  5799. params->tcp_udp_checksumoffload;
  5800. soc->wlan_cfg_ctx->napi_enabled = params->napi_enable;
  5801. dp_update_flow_control_parameters(soc, params);
  5802. return QDF_STATUS_SUCCESS;
  5803. }
  5804. /**
  5805. * dp_txrx_set_wds_rx_policy() - API to store datapath
  5806. * config parameters
  5807. * @vdev_handle - datapath vdev handle
  5808. * @cfg: ini parameter handle
  5809. *
  5810. * Return: status
  5811. */
  5812. #ifdef WDS_VENDOR_EXTENSION
  5813. void
  5814. dp_txrx_set_wds_rx_policy(
  5815. struct cdp_vdev *vdev_handle,
  5816. u_int32_t val)
  5817. {
  5818. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  5819. struct dp_peer *peer;
  5820. if (vdev->opmode == wlan_op_mode_ap) {
  5821. /* for ap, set it on bss_peer */
  5822. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  5823. if (peer->bss_peer) {
  5824. peer->wds_ecm.wds_rx_filter = 1;
  5825. peer->wds_ecm.wds_rx_ucast_4addr = (val & WDS_POLICY_RX_UCAST_4ADDR) ? 1:0;
  5826. peer->wds_ecm.wds_rx_mcast_4addr = (val & WDS_POLICY_RX_MCAST_4ADDR) ? 1:0;
  5827. break;
  5828. }
  5829. }
  5830. } else if (vdev->opmode == wlan_op_mode_sta) {
  5831. peer = TAILQ_FIRST(&vdev->peer_list);
  5832. peer->wds_ecm.wds_rx_filter = 1;
  5833. peer->wds_ecm.wds_rx_ucast_4addr = (val & WDS_POLICY_RX_UCAST_4ADDR) ? 1:0;
  5834. peer->wds_ecm.wds_rx_mcast_4addr = (val & WDS_POLICY_RX_MCAST_4ADDR) ? 1:0;
  5835. }
  5836. }
  5837. /**
  5838. * dp_txrx_peer_wds_tx_policy_update() - API to set tx wds policy
  5839. *
  5840. * @peer_handle - datapath peer handle
  5841. * @wds_tx_ucast: policy for unicast transmission
  5842. * @wds_tx_mcast: policy for multicast transmission
  5843. *
  5844. * Return: void
  5845. */
  5846. void
  5847. dp_txrx_peer_wds_tx_policy_update(struct cdp_peer *peer_handle,
  5848. int wds_tx_ucast, int wds_tx_mcast)
  5849. {
  5850. struct dp_peer *peer = (struct dp_peer *)peer_handle;
  5851. if (wds_tx_ucast || wds_tx_mcast) {
  5852. peer->wds_enabled = 1;
  5853. peer->wds_ecm.wds_tx_ucast_4addr = wds_tx_ucast;
  5854. peer->wds_ecm.wds_tx_mcast_4addr = wds_tx_mcast;
  5855. } else {
  5856. peer->wds_enabled = 0;
  5857. peer->wds_ecm.wds_tx_ucast_4addr = 0;
  5858. peer->wds_ecm.wds_tx_mcast_4addr = 0;
  5859. }
  5860. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  5861. FL("Policy Update set to :\
  5862. peer->wds_enabled %d\
  5863. peer->wds_ecm.wds_tx_ucast_4addr %d\
  5864. peer->wds_ecm.wds_tx_mcast_4addr %d\n"),
  5865. peer->wds_enabled, peer->wds_ecm.wds_tx_ucast_4addr,
  5866. peer->wds_ecm.wds_tx_mcast_4addr);
  5867. return;
  5868. }
  5869. #endif
  5870. static struct cdp_wds_ops dp_ops_wds = {
  5871. .vdev_set_wds = dp_vdev_set_wds,
  5872. #ifdef WDS_VENDOR_EXTENSION
  5873. .txrx_set_wds_rx_policy = dp_txrx_set_wds_rx_policy,
  5874. .txrx_wds_peer_tx_policy_update = dp_txrx_peer_wds_tx_policy_update,
  5875. #endif
  5876. };
  5877. /*
  5878. * dp_peer_delete_ast_entries(): Delete all AST entries for a peer
  5879. * @soc - datapath soc handle
  5880. * @peer - datapath peer handle
  5881. *
  5882. * Delete the AST entries belonging to a peer
  5883. */
  5884. #ifdef FEATURE_AST
  5885. static inline void dp_peer_delete_ast_entries(struct dp_soc *soc,
  5886. struct dp_peer *peer)
  5887. {
  5888. struct dp_ast_entry *ast_entry, *temp_ast_entry;
  5889. qdf_spin_lock_bh(&soc->ast_lock);
  5890. DP_PEER_ITERATE_ASE_LIST(peer, ast_entry, temp_ast_entry)
  5891. dp_peer_del_ast(soc, ast_entry);
  5892. qdf_spin_unlock_bh(&soc->ast_lock);
  5893. }
  5894. #else
  5895. static inline void dp_peer_delete_ast_entries(struct dp_soc *soc,
  5896. struct dp_peer *peer)
  5897. {
  5898. }
  5899. #endif
  5900. /*
  5901. * dp_txrx_data_tx_cb_set(): set the callback for non standard tx
  5902. * @vdev_handle - datapath vdev handle
  5903. * @callback - callback function
  5904. * @ctxt: callback context
  5905. *
  5906. */
  5907. static void
  5908. dp_txrx_data_tx_cb_set(struct cdp_vdev *vdev_handle,
  5909. ol_txrx_data_tx_cb callback, void *ctxt)
  5910. {
  5911. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  5912. vdev->tx_non_std_data_callback.func = callback;
  5913. vdev->tx_non_std_data_callback.ctxt = ctxt;
  5914. }
  5915. /**
  5916. * dp_pdev_get_dp_txrx_handle() - get dp handle from pdev
  5917. * @pdev_hdl: datapath pdev handle
  5918. *
  5919. * Return: opaque pointer to dp txrx handle
  5920. */
  5921. static void *dp_pdev_get_dp_txrx_handle(struct cdp_pdev *pdev_hdl)
  5922. {
  5923. struct dp_pdev *pdev = (struct dp_pdev *)pdev_hdl;
  5924. return pdev->dp_txrx_handle;
  5925. }
  5926. /**
  5927. * dp_pdev_set_dp_txrx_handle() - set dp handle in pdev
  5928. * @pdev_hdl: datapath pdev handle
  5929. * @dp_txrx_hdl: opaque pointer for dp_txrx_handle
  5930. *
  5931. * Return: void
  5932. */
  5933. static void
  5934. dp_pdev_set_dp_txrx_handle(struct cdp_pdev *pdev_hdl, void *dp_txrx_hdl)
  5935. {
  5936. struct dp_pdev *pdev = (struct dp_pdev *)pdev_hdl;
  5937. pdev->dp_txrx_handle = dp_txrx_hdl;
  5938. }
  5939. /**
  5940. * dp_soc_get_dp_txrx_handle() - get context for external-dp from dp soc
  5941. * @soc_handle: datapath soc handle
  5942. *
  5943. * Return: opaque pointer to external dp (non-core DP)
  5944. */
  5945. static void *dp_soc_get_dp_txrx_handle(struct cdp_soc *soc_handle)
  5946. {
  5947. struct dp_soc *soc = (struct dp_soc *)soc_handle;
  5948. return soc->external_txrx_handle;
  5949. }
  5950. /**
  5951. * dp_soc_set_dp_txrx_handle() - set external dp handle in soc
  5952. * @soc_handle: datapath soc handle
  5953. * @txrx_handle: opaque pointer to external dp (non-core DP)
  5954. *
  5955. * Return: void
  5956. */
  5957. static void
  5958. dp_soc_set_dp_txrx_handle(struct cdp_soc *soc_handle, void *txrx_handle)
  5959. {
  5960. struct dp_soc *soc = (struct dp_soc *)soc_handle;
  5961. soc->external_txrx_handle = txrx_handle;
  5962. }
  5963. #ifdef FEATURE_AST
  5964. static void dp_peer_teardown_wifi3(struct cdp_vdev *vdev_hdl, void *peer_hdl)
  5965. {
  5966. struct dp_vdev *vdev = (struct dp_vdev *) vdev_hdl;
  5967. struct dp_peer *peer = (struct dp_peer *) peer_hdl;
  5968. struct dp_soc *soc = (struct dp_soc *) vdev->pdev->soc;
  5969. /*
  5970. * For BSS peer, new peer is not created on alloc_node if the
  5971. * peer with same address already exists , instead refcnt is
  5972. * increased for existing peer. Correspondingly in delete path,
  5973. * only refcnt is decreased; and peer is only deleted , when all
  5974. * references are deleted. So delete_in_progress should not be set
  5975. * for bss_peer, unless only 2 reference remains (peer map reference
  5976. * and peer hash table reference).
  5977. */
  5978. if (peer->bss_peer && (qdf_atomic_read(&peer->ref_cnt) > 2)) {
  5979. return;
  5980. }
  5981. peer->delete_in_progress = true;
  5982. dp_peer_delete_ast_entries(soc, peer);
  5983. }
  5984. #endif
  5985. #ifdef ATH_SUPPORT_NAC_RSSI
  5986. static QDF_STATUS dp_config_for_nac_rssi(struct cdp_vdev *vdev_handle,
  5987. enum cdp_nac_param_cmd cmd, char *bssid, char *client_macaddr,
  5988. uint8_t chan_num)
  5989. {
  5990. struct dp_vdev *vdev = (struct dp_vdev *)vdev_handle;
  5991. struct dp_pdev *pdev = (struct dp_pdev *)vdev->pdev;
  5992. struct dp_soc *soc = (struct dp_soc *) vdev->pdev->soc;
  5993. pdev->nac_rssi_filtering = 1;
  5994. /* Store address of NAC (neighbour peer) which will be checked
  5995. * against TA of received packets.
  5996. */
  5997. if (cmd == CDP_NAC_PARAM_ADD) {
  5998. qdf_mem_copy(vdev->cdp_nac_rssi.client_mac,
  5999. client_macaddr, DP_MAC_ADDR_LEN);
  6000. vdev->cdp_nac_rssi_enabled = 1;
  6001. } else if (cmd == CDP_NAC_PARAM_DEL) {
  6002. if (!qdf_mem_cmp(vdev->cdp_nac_rssi.client_mac,
  6003. client_macaddr, DP_MAC_ADDR_LEN)) {
  6004. /* delete this peer from the list */
  6005. qdf_mem_zero(vdev->cdp_nac_rssi.client_mac,
  6006. DP_MAC_ADDR_LEN);
  6007. }
  6008. vdev->cdp_nac_rssi_enabled = 0;
  6009. }
  6010. if (soc->cdp_soc.ol_ops->config_bssid_in_fw_for_nac_rssi)
  6011. soc->cdp_soc.ol_ops->config_bssid_in_fw_for_nac_rssi
  6012. (vdev->pdev->osif_pdev, vdev->vdev_id, cmd, bssid);
  6013. return QDF_STATUS_SUCCESS;
  6014. }
  6015. #endif
  6016. static QDF_STATUS dp_peer_map_attach_wifi3(struct cdp_soc_t *soc_hdl,
  6017. uint32_t max_peers)
  6018. {
  6019. struct dp_soc *soc = (struct dp_soc *)soc_hdl;
  6020. soc->max_peers = max_peers;
  6021. qdf_print ("%s max_peers %u\n", __func__, max_peers);
  6022. if (dp_peer_find_attach(soc))
  6023. return QDF_STATUS_E_FAILURE;
  6024. return QDF_STATUS_SUCCESS;
  6025. }
  6026. static struct cdp_cmn_ops dp_ops_cmn = {
  6027. .txrx_soc_attach_target = dp_soc_attach_target_wifi3,
  6028. .txrx_vdev_attach = dp_vdev_attach_wifi3,
  6029. .txrx_vdev_detach = dp_vdev_detach_wifi3,
  6030. .txrx_pdev_attach = dp_pdev_attach_wifi3,
  6031. .txrx_pdev_detach = dp_pdev_detach_wifi3,
  6032. .txrx_peer_create = dp_peer_create_wifi3,
  6033. .txrx_peer_setup = dp_peer_setup_wifi3,
  6034. #ifdef FEATURE_AST
  6035. .txrx_peer_teardown = dp_peer_teardown_wifi3,
  6036. #else
  6037. .txrx_peer_teardown = NULL,
  6038. #endif
  6039. .txrx_peer_add_ast = dp_peer_add_ast_wifi3,
  6040. .txrx_peer_del_ast = dp_peer_del_ast_wifi3,
  6041. .txrx_peer_update_ast = dp_peer_update_ast_wifi3,
  6042. .txrx_peer_ast_hash_find = dp_peer_ast_hash_find_wifi3,
  6043. .txrx_peer_ast_get_pdev_id = dp_peer_ast_get_pdev_id_wifi3,
  6044. .txrx_peer_ast_get_next_hop = dp_peer_ast_get_next_hop_wifi3,
  6045. .txrx_peer_ast_set_type = dp_peer_ast_set_type_wifi3,
  6046. .txrx_peer_delete = dp_peer_delete_wifi3,
  6047. .txrx_vdev_register = dp_vdev_register_wifi3,
  6048. .txrx_soc_detach = dp_soc_detach_wifi3,
  6049. .txrx_get_vdev_mac_addr = dp_get_vdev_mac_addr_wifi3,
  6050. .txrx_get_vdev_from_vdev_id = dp_get_vdev_from_vdev_id_wifi3,
  6051. .txrx_get_ctrl_pdev_from_vdev = dp_get_ctrl_pdev_from_vdev_wifi3,
  6052. .txrx_ath_getstats = dp_get_device_stats,
  6053. .addba_requestprocess = dp_addba_requestprocess_wifi3,
  6054. .addba_responsesetup = dp_addba_responsesetup_wifi3,
  6055. .delba_process = dp_delba_process_wifi3,
  6056. .set_addba_response = dp_set_addba_response,
  6057. .get_peer_mac_addr_frm_id = dp_get_peer_mac_addr_frm_id,
  6058. .flush_cache_rx_queue = NULL,
  6059. /* TODO: get API's for dscp-tid need to be added*/
  6060. .set_vdev_dscp_tid_map = dp_set_vdev_dscp_tid_map_wifi3,
  6061. .set_pdev_dscp_tid_map = dp_set_pdev_dscp_tid_map_wifi3,
  6062. .txrx_stats_request = dp_txrx_stats_request,
  6063. .txrx_set_monitor_mode = dp_vdev_set_monitor_mode,
  6064. .txrx_get_pdev_id_frm_pdev = dp_get_pdev_id_frm_pdev,
  6065. .txrx_set_nac = dp_set_nac,
  6066. .txrx_get_tx_pending = dp_get_tx_pending,
  6067. .txrx_set_pdev_tx_capture = dp_config_debug_sniffer,
  6068. .txrx_get_peer_mac_from_peer_id = dp_get_peer_mac_from_peer_id,
  6069. .display_stats = dp_txrx_dump_stats,
  6070. .txrx_soc_set_nss_cfg = dp_soc_set_nss_cfg_wifi3,
  6071. .txrx_soc_get_nss_cfg = dp_soc_get_nss_cfg_wifi3,
  6072. #ifdef DP_INTR_POLL_BASED
  6073. .txrx_intr_attach = dp_soc_interrupt_attach_wrapper,
  6074. #else
  6075. .txrx_intr_attach = dp_soc_interrupt_attach,
  6076. #endif
  6077. .txrx_intr_detach = dp_soc_interrupt_detach,
  6078. .set_pn_check = dp_set_pn_check_wifi3,
  6079. .update_config_parameters = dp_update_config_parameters,
  6080. /* TODO: Add other functions */
  6081. .txrx_data_tx_cb_set = dp_txrx_data_tx_cb_set,
  6082. .get_dp_txrx_handle = dp_pdev_get_dp_txrx_handle,
  6083. .set_dp_txrx_handle = dp_pdev_set_dp_txrx_handle,
  6084. .get_soc_dp_txrx_handle = dp_soc_get_dp_txrx_handle,
  6085. .set_soc_dp_txrx_handle = dp_soc_set_dp_txrx_handle,
  6086. .tx_send = dp_tx_send,
  6087. .txrx_peer_reset_ast = dp_wds_reset_ast_wifi3,
  6088. .txrx_peer_reset_ast_table = dp_wds_reset_ast_table_wifi3,
  6089. .txrx_peer_flush_ast_table = dp_wds_flush_ast_table_wifi3,
  6090. .txrx_peer_map_attach = dp_peer_map_attach_wifi3,
  6091. };
  6092. static struct cdp_ctrl_ops dp_ops_ctrl = {
  6093. .txrx_peer_authorize = dp_peer_authorize,
  6094. #ifdef QCA_SUPPORT_SON
  6095. .txrx_set_inact_params = dp_set_inact_params,
  6096. .txrx_start_inact_timer = dp_start_inact_timer,
  6097. .txrx_set_overload = dp_set_overload,
  6098. .txrx_peer_is_inact = dp_peer_is_inact,
  6099. .txrx_mark_peer_inact = dp_mark_peer_inact,
  6100. #endif
  6101. .txrx_set_vdev_rx_decap_type = dp_set_vdev_rx_decap_type,
  6102. .txrx_set_tx_encap_type = dp_set_vdev_tx_encap_type,
  6103. #ifdef MESH_MODE_SUPPORT
  6104. .txrx_set_mesh_mode = dp_peer_set_mesh_mode,
  6105. .txrx_set_mesh_rx_filter = dp_peer_set_mesh_rx_filter,
  6106. #endif
  6107. .txrx_set_vdev_param = dp_set_vdev_param,
  6108. .txrx_peer_set_nawds = dp_peer_set_nawds,
  6109. .txrx_set_pdev_reo_dest = dp_set_pdev_reo_dest,
  6110. .txrx_get_pdev_reo_dest = dp_get_pdev_reo_dest,
  6111. .txrx_set_filter_neighbour_peers = dp_set_filter_neighbour_peers,
  6112. .txrx_update_filter_neighbour_peers =
  6113. dp_update_filter_neighbour_peers,
  6114. .txrx_get_sec_type = dp_get_sec_type,
  6115. /* TODO: Add other functions */
  6116. .txrx_wdi_event_sub = dp_wdi_event_sub,
  6117. .txrx_wdi_event_unsub = dp_wdi_event_unsub,
  6118. #ifdef WDI_EVENT_ENABLE
  6119. .txrx_get_pldev = dp_get_pldev,
  6120. #endif
  6121. .txrx_set_pdev_param = dp_set_pdev_param,
  6122. #ifdef ATH_SUPPORT_NAC_RSSI
  6123. .txrx_vdev_config_for_nac_rssi = dp_config_for_nac_rssi,
  6124. #endif
  6125. };
  6126. static struct cdp_me_ops dp_ops_me = {
  6127. #ifdef ATH_SUPPORT_IQUE
  6128. .tx_me_alloc_descriptor = dp_tx_me_alloc_descriptor,
  6129. .tx_me_free_descriptor = dp_tx_me_free_descriptor,
  6130. .tx_me_convert_ucast = dp_tx_me_send_convert_ucast,
  6131. #endif
  6132. };
  6133. static struct cdp_mon_ops dp_ops_mon = {
  6134. .txrx_monitor_set_filter_ucast_data = NULL,
  6135. .txrx_monitor_set_filter_mcast_data = NULL,
  6136. .txrx_monitor_set_filter_non_data = NULL,
  6137. .txrx_monitor_get_filter_ucast_data = dp_vdev_get_filter_ucast_data,
  6138. .txrx_monitor_get_filter_mcast_data = dp_vdev_get_filter_mcast_data,
  6139. .txrx_monitor_get_filter_non_data = dp_vdev_get_filter_non_data,
  6140. .txrx_reset_monitor_mode = dp_reset_monitor_mode,
  6141. /* Added support for HK advance filter */
  6142. .txrx_set_advance_monitor_filter = dp_pdev_set_advance_monitor_filter,
  6143. };
  6144. static struct cdp_host_stats_ops dp_ops_host_stats = {
  6145. .txrx_per_peer_stats = dp_get_host_peer_stats,
  6146. .get_fw_peer_stats = dp_get_fw_peer_stats,
  6147. .get_htt_stats = dp_get_htt_stats,
  6148. .txrx_enable_enhanced_stats = dp_enable_enhanced_stats,
  6149. .txrx_disable_enhanced_stats = dp_disable_enhanced_stats,
  6150. .txrx_stats_publish = dp_txrx_stats_publish,
  6151. /* TODO */
  6152. };
  6153. static struct cdp_raw_ops dp_ops_raw = {
  6154. /* TODO */
  6155. };
  6156. #ifdef CONFIG_WIN
  6157. static struct cdp_pflow_ops dp_ops_pflow = {
  6158. /* TODO */
  6159. };
  6160. #endif /* CONFIG_WIN */
  6161. #ifdef FEATURE_RUNTIME_PM
  6162. /**
  6163. * dp_runtime_suspend() - ensure DP is ready to runtime suspend
  6164. * @opaque_pdev: DP pdev context
  6165. *
  6166. * DP is ready to runtime suspend if there are no pending TX packets.
  6167. *
  6168. * Return: QDF_STATUS
  6169. */
  6170. static QDF_STATUS dp_runtime_suspend(struct cdp_pdev *opaque_pdev)
  6171. {
  6172. struct dp_pdev *pdev = (struct dp_pdev *)opaque_pdev;
  6173. struct dp_soc *soc = pdev->soc;
  6174. /* Call DP TX flow control API to check if there is any
  6175. pending packets */
  6176. if (soc->intr_mode == DP_INTR_POLL)
  6177. qdf_timer_stop(&soc->int_timer);
  6178. return QDF_STATUS_SUCCESS;
  6179. }
  6180. /**
  6181. * dp_runtime_resume() - ensure DP is ready to runtime resume
  6182. * @opaque_pdev: DP pdev context
  6183. *
  6184. * Resume DP for runtime PM.
  6185. *
  6186. * Return: QDF_STATUS
  6187. */
  6188. static QDF_STATUS dp_runtime_resume(struct cdp_pdev *opaque_pdev)
  6189. {
  6190. struct dp_pdev *pdev = (struct dp_pdev *)opaque_pdev;
  6191. struct dp_soc *soc = pdev->soc;
  6192. void *hal_srng;
  6193. int i;
  6194. if (soc->intr_mode == DP_INTR_POLL)
  6195. qdf_timer_mod(&soc->int_timer, DP_INTR_POLL_TIMER_MS);
  6196. for (i = 0; i < MAX_TCL_DATA_RINGS; i++) {
  6197. hal_srng = soc->tcl_data_ring[i].hal_srng;
  6198. if (hal_srng) {
  6199. /* We actually only need to acquire the lock */
  6200. hal_srng_access_start(soc->hal_soc, hal_srng);
  6201. /* Update SRC ring head pointer for HW to send
  6202. all pending packets */
  6203. hal_srng_access_end(soc->hal_soc, hal_srng);
  6204. }
  6205. }
  6206. return QDF_STATUS_SUCCESS;
  6207. }
  6208. #endif /* FEATURE_RUNTIME_PM */
  6209. static QDF_STATUS dp_bus_suspend(struct cdp_pdev *opaque_pdev)
  6210. {
  6211. struct dp_pdev *pdev = (struct dp_pdev *)opaque_pdev;
  6212. struct dp_soc *soc = pdev->soc;
  6213. if (soc->intr_mode == DP_INTR_POLL)
  6214. qdf_timer_stop(&soc->int_timer);
  6215. return QDF_STATUS_SUCCESS;
  6216. }
  6217. static QDF_STATUS dp_bus_resume(struct cdp_pdev *opaque_pdev)
  6218. {
  6219. struct dp_pdev *pdev = (struct dp_pdev *)opaque_pdev;
  6220. struct dp_soc *soc = pdev->soc;
  6221. if (soc->intr_mode == DP_INTR_POLL)
  6222. qdf_timer_mod(&soc->int_timer, DP_INTR_POLL_TIMER_MS);
  6223. return QDF_STATUS_SUCCESS;
  6224. }
  6225. #ifndef CONFIG_WIN
  6226. static struct cdp_misc_ops dp_ops_misc = {
  6227. .tx_non_std = dp_tx_non_std,
  6228. .get_opmode = dp_get_opmode,
  6229. #ifdef FEATURE_RUNTIME_PM
  6230. .runtime_suspend = dp_runtime_suspend,
  6231. .runtime_resume = dp_runtime_resume,
  6232. #endif /* FEATURE_RUNTIME_PM */
  6233. .pkt_log_init = dp_pkt_log_init,
  6234. .pkt_log_con_service = dp_pkt_log_con_service,
  6235. };
  6236. static struct cdp_flowctl_ops dp_ops_flowctl = {
  6237. /* WIFI 3.0 DP implement as required. */
  6238. #ifdef QCA_LL_TX_FLOW_CONTROL_V2
  6239. .flow_pool_map_handler = dp_tx_flow_pool_map,
  6240. .flow_pool_unmap_handler = dp_tx_flow_pool_unmap,
  6241. .register_pause_cb = dp_txrx_register_pause_cb,
  6242. .dump_flow_pool_info = dp_tx_dump_flow_pool_info,
  6243. #endif /* QCA_LL_TX_FLOW_CONTROL_V2 */
  6244. };
  6245. static struct cdp_lflowctl_ops dp_ops_l_flowctl = {
  6246. /* WIFI 3.0 DP NOT IMPLEMENTED YET */
  6247. };
  6248. #ifdef IPA_OFFLOAD
  6249. static struct cdp_ipa_ops dp_ops_ipa = {
  6250. .ipa_get_resource = dp_ipa_get_resource,
  6251. .ipa_set_doorbell_paddr = dp_ipa_set_doorbell_paddr,
  6252. .ipa_op_response = dp_ipa_op_response,
  6253. .ipa_register_op_cb = dp_ipa_register_op_cb,
  6254. .ipa_get_stat = dp_ipa_get_stat,
  6255. .ipa_tx_data_frame = dp_tx_send_ipa_data_frame,
  6256. .ipa_enable_autonomy = dp_ipa_enable_autonomy,
  6257. .ipa_disable_autonomy = dp_ipa_disable_autonomy,
  6258. .ipa_setup = dp_ipa_setup,
  6259. .ipa_cleanup = dp_ipa_cleanup,
  6260. .ipa_setup_iface = dp_ipa_setup_iface,
  6261. .ipa_cleanup_iface = dp_ipa_cleanup_iface,
  6262. .ipa_enable_pipes = dp_ipa_enable_pipes,
  6263. .ipa_disable_pipes = dp_ipa_disable_pipes,
  6264. .ipa_set_perf_level = dp_ipa_set_perf_level
  6265. };
  6266. #endif
  6267. static struct cdp_bus_ops dp_ops_bus = {
  6268. .bus_suspend = dp_bus_suspend,
  6269. .bus_resume = dp_bus_resume
  6270. };
  6271. static struct cdp_ocb_ops dp_ops_ocb = {
  6272. /* WIFI 3.0 DP NOT IMPLEMENTED YET */
  6273. };
  6274. static struct cdp_throttle_ops dp_ops_throttle = {
  6275. /* WIFI 3.0 DP NOT IMPLEMENTED YET */
  6276. };
  6277. static struct cdp_mob_stats_ops dp_ops_mob_stats = {
  6278. /* WIFI 3.0 DP NOT IMPLEMENTED YET */
  6279. };
  6280. static struct cdp_cfg_ops dp_ops_cfg = {
  6281. /* WIFI 3.0 DP NOT IMPLEMENTED YET */
  6282. };
  6283. /*
  6284. * dp_wrapper_peer_get_ref_by_addr - wrapper function to get to peer
  6285. * @dev: physical device instance
  6286. * @peer_mac_addr: peer mac address
  6287. * @local_id: local id for the peer
  6288. * @debug_id: to track enum peer access
  6289. * Return: peer instance pointer
  6290. */
  6291. static inline void *
  6292. dp_wrapper_peer_get_ref_by_addr(struct cdp_pdev *dev, u8 *peer_mac_addr,
  6293. u8 *local_id,
  6294. enum peer_debug_id_type debug_id)
  6295. {
  6296. /*
  6297. * Currently this function does not implement the "get ref"
  6298. * functionality and is mapped to dp_find_peer_by_addr which does not
  6299. * increment the peer ref count. So the peer state is uncertain after
  6300. * calling this API. The functionality needs to be implemented.
  6301. * Accordingly the corresponding release_ref function is NULL.
  6302. */
  6303. return dp_find_peer_by_addr(dev, peer_mac_addr, local_id);
  6304. }
  6305. static struct cdp_peer_ops dp_ops_peer = {
  6306. .register_peer = dp_register_peer,
  6307. .clear_peer = dp_clear_peer,
  6308. .find_peer_by_addr = dp_find_peer_by_addr,
  6309. .find_peer_by_addr_and_vdev = dp_find_peer_by_addr_and_vdev,
  6310. .peer_get_ref_by_addr = dp_wrapper_peer_get_ref_by_addr,
  6311. .peer_release_ref = NULL,
  6312. .local_peer_id = dp_local_peer_id,
  6313. .peer_find_by_local_id = dp_peer_find_by_local_id,
  6314. .peer_state_update = dp_peer_state_update,
  6315. .get_vdevid = dp_get_vdevid,
  6316. .get_vdev_by_sta_id = dp_get_vdev_by_sta_id,
  6317. .peer_get_peer_mac_addr = dp_peer_get_peer_mac_addr,
  6318. .get_vdev_for_peer = dp_get_vdev_for_peer,
  6319. .get_peer_state = dp_get_peer_state,
  6320. .last_assoc_received = dp_get_last_assoc_received,
  6321. .last_disassoc_received = dp_get_last_disassoc_received,
  6322. .last_deauth_received = dp_get_last_deauth_received,
  6323. };
  6324. #endif
  6325. static struct cdp_ops dp_txrx_ops = {
  6326. .cmn_drv_ops = &dp_ops_cmn,
  6327. .ctrl_ops = &dp_ops_ctrl,
  6328. .me_ops = &dp_ops_me,
  6329. .mon_ops = &dp_ops_mon,
  6330. .host_stats_ops = &dp_ops_host_stats,
  6331. .wds_ops = &dp_ops_wds,
  6332. .raw_ops = &dp_ops_raw,
  6333. #ifdef CONFIG_WIN
  6334. .pflow_ops = &dp_ops_pflow,
  6335. #endif /* CONFIG_WIN */
  6336. #ifndef CONFIG_WIN
  6337. .misc_ops = &dp_ops_misc,
  6338. .cfg_ops = &dp_ops_cfg,
  6339. .flowctl_ops = &dp_ops_flowctl,
  6340. .l_flowctl_ops = &dp_ops_l_flowctl,
  6341. #ifdef IPA_OFFLOAD
  6342. .ipa_ops = &dp_ops_ipa,
  6343. #endif
  6344. .bus_ops = &dp_ops_bus,
  6345. .ocb_ops = &dp_ops_ocb,
  6346. .peer_ops = &dp_ops_peer,
  6347. .throttle_ops = &dp_ops_throttle,
  6348. .mob_stats_ops = &dp_ops_mob_stats,
  6349. #endif
  6350. };
  6351. /*
  6352. * dp_soc_set_txrx_ring_map()
  6353. * @dp_soc: DP handler for soc
  6354. *
  6355. * Return: Void
  6356. */
  6357. static void dp_soc_set_txrx_ring_map(struct dp_soc *soc)
  6358. {
  6359. uint32_t i;
  6360. for (i = 0; i < WLAN_CFG_INT_NUM_CONTEXTS; i++) {
  6361. soc->tx_ring_map[i] = dp_cpu_ring_map[DP_DEFAULT_MAP][i];
  6362. }
  6363. }
  6364. /*
  6365. * dp_soc_attach_wifi3() - Attach txrx SOC
  6366. * @ctrl_psoc: Opaque SOC handle from control plane
  6367. * @htc_handle: Opaque HTC handle
  6368. * @hif_handle: Opaque HIF handle
  6369. * @qdf_osdev: QDF device
  6370. *
  6371. * Return: DP SOC handle on success, NULL on failure
  6372. */
  6373. /*
  6374. * Local prototype added to temporarily address warning caused by
  6375. * -Wmissing-prototypes. A more correct solution, namely to expose
  6376. * a prototype in an appropriate header file, will come later.
  6377. */
  6378. void *dp_soc_attach_wifi3(void *ctrl_psoc, void *hif_handle,
  6379. HTC_HANDLE htc_handle, qdf_device_t qdf_osdev,
  6380. struct ol_if_ops *ol_ops);
  6381. void *dp_soc_attach_wifi3(void *ctrl_psoc, void *hif_handle,
  6382. HTC_HANDLE htc_handle, qdf_device_t qdf_osdev,
  6383. struct ol_if_ops *ol_ops)
  6384. {
  6385. struct dp_soc *soc = qdf_mem_malloc(sizeof(*soc));
  6386. if (!soc) {
  6387. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  6388. FL("DP SOC memory allocation failed"));
  6389. goto fail0;
  6390. }
  6391. soc->cdp_soc.ops = &dp_txrx_ops;
  6392. soc->cdp_soc.ol_ops = ol_ops;
  6393. soc->ctrl_psoc = ctrl_psoc;
  6394. soc->osdev = qdf_osdev;
  6395. soc->hif_handle = hif_handle;
  6396. soc->hal_soc = hif_get_hal_handle(hif_handle);
  6397. soc->htt_handle = htt_soc_attach(soc, ctrl_psoc, htc_handle,
  6398. soc->hal_soc, qdf_osdev);
  6399. if (!soc->htt_handle) {
  6400. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  6401. FL("HTT attach failed"));
  6402. goto fail1;
  6403. }
  6404. soc->wlan_cfg_ctx = wlan_cfg_soc_attach();
  6405. if (!soc->wlan_cfg_ctx) {
  6406. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  6407. FL("wlan_cfg_soc_attach failed"));
  6408. goto fail2;
  6409. }
  6410. wlan_cfg_set_rx_hash(soc->wlan_cfg_ctx, rx_hash);
  6411. soc->cce_disable = false;
  6412. if (soc->cdp_soc.ol_ops->get_dp_cfg_param) {
  6413. int ret = soc->cdp_soc.ol_ops->get_dp_cfg_param(soc->ctrl_psoc,
  6414. CDP_CFG_MAX_PEER_ID);
  6415. if (ret != -EINVAL) {
  6416. wlan_cfg_set_max_peer_id(soc->wlan_cfg_ctx, ret);
  6417. }
  6418. ret = soc->cdp_soc.ol_ops->get_dp_cfg_param(soc->ctrl_psoc,
  6419. CDP_CFG_CCE_DISABLE);
  6420. if (ret == 1)
  6421. soc->cce_disable = true;
  6422. }
  6423. qdf_spinlock_create(&soc->peer_ref_mutex);
  6424. qdf_spinlock_create(&soc->reo_desc_freelist_lock);
  6425. qdf_list_create(&soc->reo_desc_freelist, REO_DESC_FREELIST_SIZE);
  6426. /* fill the tx/rx cpu ring map*/
  6427. dp_soc_set_txrx_ring_map(soc);
  6428. qdf_spinlock_create(&soc->htt_stats.lock);
  6429. /* initialize work queue for stats processing */
  6430. qdf_create_work(0, &soc->htt_stats.work, htt_t2h_stats_handler, soc);
  6431. /*Initialize inactivity timer for wifison */
  6432. dp_init_inact_timer(soc);
  6433. return (void *)soc;
  6434. fail2:
  6435. htt_soc_detach(soc->htt_handle);
  6436. fail1:
  6437. qdf_mem_free(soc);
  6438. fail0:
  6439. return NULL;
  6440. }
  6441. /*
  6442. * dp_get_pdev_for_mac_id() - Return pdev for mac_id
  6443. *
  6444. * @soc: handle to DP soc
  6445. * @mac_id: MAC id
  6446. *
  6447. * Return: Return pdev corresponding to MAC
  6448. */
  6449. void *dp_get_pdev_for_mac_id(struct dp_soc *soc, uint32_t mac_id)
  6450. {
  6451. if (wlan_cfg_per_pdev_lmac_ring(soc->wlan_cfg_ctx))
  6452. return soc->pdev_list[mac_id];
  6453. /* Typically for MCL as there only 1 PDEV*/
  6454. return soc->pdev_list[0];
  6455. }
  6456. /*
  6457. * dp_is_hw_dbs_enable() - Procedure to check if DBS is supported
  6458. * @soc: DP SoC context
  6459. * @max_mac_rings: No of MAC rings
  6460. *
  6461. * Return: None
  6462. */
  6463. static
  6464. void dp_is_hw_dbs_enable(struct dp_soc *soc,
  6465. int *max_mac_rings)
  6466. {
  6467. bool dbs_enable = false;
  6468. if (soc->cdp_soc.ol_ops->is_hw_dbs_2x2_capable)
  6469. dbs_enable = soc->cdp_soc.ol_ops->
  6470. is_hw_dbs_2x2_capable(soc->ctrl_psoc);
  6471. *max_mac_rings = (dbs_enable)?(*max_mac_rings):1;
  6472. }
  6473. /*
  6474. * dp_set_pktlog_wifi3() - attach txrx vdev
  6475. * @pdev: Datapath PDEV handle
  6476. * @event: which event's notifications are being subscribed to
  6477. * @enable: WDI event subscribe or not. (True or False)
  6478. *
  6479. * Return: Success, NULL on failure
  6480. */
  6481. #ifdef WDI_EVENT_ENABLE
  6482. int dp_set_pktlog_wifi3(struct dp_pdev *pdev, uint32_t event,
  6483. bool enable)
  6484. {
  6485. struct dp_soc *soc = pdev->soc;
  6486. struct htt_rx_ring_tlv_filter htt_tlv_filter = {0};
  6487. int max_mac_rings = wlan_cfg_get_num_mac_rings
  6488. (pdev->wlan_cfg_ctx);
  6489. uint8_t mac_id = 0;
  6490. dp_is_hw_dbs_enable(soc, &max_mac_rings);
  6491. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  6492. FL("Max_mac_rings %d \n"),
  6493. max_mac_rings);
  6494. if (enable) {
  6495. switch (event) {
  6496. case WDI_EVENT_RX_DESC:
  6497. if (pdev->monitor_vdev) {
  6498. /* Nothing needs to be done if monitor mode is
  6499. * enabled
  6500. */
  6501. return 0;
  6502. }
  6503. if (pdev->rx_pktlog_mode != DP_RX_PKTLOG_FULL) {
  6504. pdev->rx_pktlog_mode = DP_RX_PKTLOG_FULL;
  6505. htt_tlv_filter.mpdu_start = 1;
  6506. htt_tlv_filter.msdu_start = 1;
  6507. htt_tlv_filter.msdu_end = 1;
  6508. htt_tlv_filter.mpdu_end = 1;
  6509. htt_tlv_filter.packet_header = 1;
  6510. htt_tlv_filter.attention = 1;
  6511. htt_tlv_filter.ppdu_start = 1;
  6512. htt_tlv_filter.ppdu_end = 1;
  6513. htt_tlv_filter.ppdu_end_user_stats = 1;
  6514. htt_tlv_filter.ppdu_end_user_stats_ext = 1;
  6515. htt_tlv_filter.ppdu_end_status_done = 1;
  6516. htt_tlv_filter.enable_fp = 1;
  6517. htt_tlv_filter.fp_mgmt_filter = FILTER_MGMT_ALL;
  6518. htt_tlv_filter.fp_ctrl_filter = FILTER_CTRL_ALL;
  6519. htt_tlv_filter.fp_data_filter = FILTER_DATA_ALL;
  6520. htt_tlv_filter.mo_mgmt_filter = FILTER_MGMT_ALL;
  6521. htt_tlv_filter.mo_ctrl_filter = FILTER_CTRL_ALL;
  6522. htt_tlv_filter.mo_data_filter = FILTER_DATA_ALL;
  6523. for (mac_id = 0; mac_id < max_mac_rings;
  6524. mac_id++) {
  6525. int mac_for_pdev =
  6526. dp_get_mac_id_for_pdev(mac_id,
  6527. pdev->pdev_id);
  6528. htt_h2t_rx_ring_cfg(soc->htt_handle,
  6529. mac_for_pdev,
  6530. pdev->rxdma_mon_status_ring[mac_id]
  6531. .hal_srng,
  6532. RXDMA_MONITOR_STATUS,
  6533. RX_BUFFER_SIZE,
  6534. &htt_tlv_filter);
  6535. }
  6536. if (soc->reap_timer_init)
  6537. qdf_timer_mod(&soc->mon_reap_timer,
  6538. DP_INTR_POLL_TIMER_MS);
  6539. }
  6540. break;
  6541. case WDI_EVENT_LITE_RX:
  6542. if (pdev->monitor_vdev) {
  6543. /* Nothing needs to be done if monitor mode is
  6544. * enabled
  6545. */
  6546. return 0;
  6547. }
  6548. if (pdev->rx_pktlog_mode != DP_RX_PKTLOG_LITE) {
  6549. pdev->rx_pktlog_mode = DP_RX_PKTLOG_LITE;
  6550. htt_tlv_filter.ppdu_start = 1;
  6551. htt_tlv_filter.ppdu_end = 1;
  6552. htt_tlv_filter.ppdu_end_user_stats = 1;
  6553. htt_tlv_filter.ppdu_end_user_stats_ext = 1;
  6554. htt_tlv_filter.ppdu_end_status_done = 1;
  6555. htt_tlv_filter.mpdu_start = 1;
  6556. htt_tlv_filter.enable_fp = 1;
  6557. htt_tlv_filter.fp_mgmt_filter = FILTER_MGMT_ALL;
  6558. htt_tlv_filter.fp_ctrl_filter = FILTER_CTRL_ALL;
  6559. htt_tlv_filter.fp_data_filter = FILTER_DATA_ALL;
  6560. htt_tlv_filter.mo_mgmt_filter = FILTER_MGMT_ALL;
  6561. htt_tlv_filter.mo_ctrl_filter = FILTER_CTRL_ALL;
  6562. htt_tlv_filter.mo_data_filter = FILTER_DATA_ALL;
  6563. for (mac_id = 0; mac_id < max_mac_rings;
  6564. mac_id++) {
  6565. int mac_for_pdev =
  6566. dp_get_mac_id_for_pdev(mac_id,
  6567. pdev->pdev_id);
  6568. htt_h2t_rx_ring_cfg(soc->htt_handle,
  6569. mac_for_pdev,
  6570. pdev->rxdma_mon_status_ring[mac_id]
  6571. .hal_srng,
  6572. RXDMA_MONITOR_STATUS,
  6573. RX_BUFFER_SIZE_PKTLOG_LITE,
  6574. &htt_tlv_filter);
  6575. }
  6576. if (soc->reap_timer_init)
  6577. qdf_timer_mod(&soc->mon_reap_timer,
  6578. DP_INTR_POLL_TIMER_MS);
  6579. }
  6580. break;
  6581. case WDI_EVENT_LITE_T2H:
  6582. if (pdev->monitor_vdev) {
  6583. /* Nothing needs to be done if monitor mode is
  6584. * enabled
  6585. */
  6586. return 0;
  6587. }
  6588. for (mac_id = 0; mac_id < max_mac_rings; mac_id++) {
  6589. int mac_for_pdev = dp_get_mac_id_for_pdev(
  6590. mac_id, pdev->pdev_id);
  6591. pdev->pktlog_ppdu_stats = true;
  6592. dp_h2t_cfg_stats_msg_send(pdev,
  6593. DP_PPDU_TXLITE_STATS_BITMASK_CFG,
  6594. mac_for_pdev);
  6595. }
  6596. break;
  6597. default:
  6598. /* Nothing needs to be done for other pktlog types */
  6599. break;
  6600. }
  6601. } else {
  6602. switch (event) {
  6603. case WDI_EVENT_RX_DESC:
  6604. case WDI_EVENT_LITE_RX:
  6605. if (pdev->monitor_vdev) {
  6606. /* Nothing needs to be done if monitor mode is
  6607. * enabled
  6608. */
  6609. return 0;
  6610. }
  6611. if (pdev->rx_pktlog_mode != DP_RX_PKTLOG_DISABLED) {
  6612. pdev->rx_pktlog_mode = DP_RX_PKTLOG_DISABLED;
  6613. for (mac_id = 0; mac_id < max_mac_rings;
  6614. mac_id++) {
  6615. int mac_for_pdev =
  6616. dp_get_mac_id_for_pdev(mac_id,
  6617. pdev->pdev_id);
  6618. htt_h2t_rx_ring_cfg(soc->htt_handle,
  6619. mac_for_pdev,
  6620. pdev->rxdma_mon_status_ring[mac_id]
  6621. .hal_srng,
  6622. RXDMA_MONITOR_STATUS,
  6623. RX_BUFFER_SIZE,
  6624. &htt_tlv_filter);
  6625. }
  6626. if (soc->reap_timer_init)
  6627. qdf_timer_stop(&soc->mon_reap_timer);
  6628. }
  6629. break;
  6630. case WDI_EVENT_LITE_T2H:
  6631. if (pdev->monitor_vdev) {
  6632. /* Nothing needs to be done if monitor mode is
  6633. * enabled
  6634. */
  6635. return 0;
  6636. }
  6637. /* To disable HTT_H2T_MSG_TYPE_PPDU_STATS_CFG in FW
  6638. * passing value 0. Once these macros will define in htt
  6639. * header file will use proper macros
  6640. */
  6641. for (mac_id = 0; mac_id < max_mac_rings; mac_id++) {
  6642. int mac_for_pdev =
  6643. dp_get_mac_id_for_pdev(mac_id,
  6644. pdev->pdev_id);
  6645. pdev->pktlog_ppdu_stats = false;
  6646. if (!pdev->enhanced_stats_en && !pdev->tx_sniffer_enable && !pdev->mcopy_mode) {
  6647. dp_h2t_cfg_stats_msg_send(pdev, 0,
  6648. mac_for_pdev);
  6649. } else if (pdev->tx_sniffer_enable || pdev->mcopy_mode) {
  6650. dp_h2t_cfg_stats_msg_send(pdev, DP_PPDU_STATS_CFG_SNIFFER,
  6651. mac_for_pdev);
  6652. } else if (pdev->enhanced_stats_en) {
  6653. dp_h2t_cfg_stats_msg_send(pdev, DP_PPDU_STATS_CFG_ENH_STATS,
  6654. mac_for_pdev);
  6655. }
  6656. }
  6657. break;
  6658. default:
  6659. /* Nothing needs to be done for other pktlog types */
  6660. break;
  6661. }
  6662. }
  6663. return 0;
  6664. }
  6665. #endif
  6666. #ifdef CONFIG_MCL
  6667. /*
  6668. * dp_service_mon_rings()- timer to reap monitor rings
  6669. * reqd as we are not getting ppdu end interrupts
  6670. * @arg: SoC Handle
  6671. *
  6672. * Return:
  6673. *
  6674. */
  6675. static void dp_service_mon_rings(void *arg)
  6676. {
  6677. struct dp_soc *soc = (struct dp_soc *) arg;
  6678. int ring = 0, work_done, mac_id;
  6679. struct dp_pdev *pdev = NULL;
  6680. for (ring = 0 ; ring < MAX_PDEV_CNT; ring++) {
  6681. pdev = soc->pdev_list[ring];
  6682. if (pdev == NULL)
  6683. continue;
  6684. for (mac_id = 0; mac_id < NUM_RXDMA_RINGS_PER_PDEV; mac_id++) {
  6685. int mac_for_pdev = dp_get_mac_id_for_pdev(mac_id,
  6686. pdev->pdev_id);
  6687. work_done = dp_mon_process(soc, mac_for_pdev,
  6688. QCA_NAPI_BUDGET);
  6689. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  6690. FL("Reaped %d descs from Monitor rings"),
  6691. work_done);
  6692. }
  6693. }
  6694. qdf_timer_mod(&soc->mon_reap_timer, DP_INTR_POLL_TIMER_MS);
  6695. }
  6696. #ifndef REMOVE_PKT_LOG
  6697. /**
  6698. * dp_pkt_log_init() - API to initialize packet log
  6699. * @ppdev: physical device handle
  6700. * @scn: HIF context
  6701. *
  6702. * Return: none
  6703. */
  6704. void dp_pkt_log_init(struct cdp_pdev *ppdev, void *scn)
  6705. {
  6706. struct dp_pdev *handle = (struct dp_pdev *)ppdev;
  6707. if (handle->pkt_log_init) {
  6708. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  6709. "%s: Packet log not initialized", __func__);
  6710. return;
  6711. }
  6712. pktlog_sethandle(&handle->pl_dev, scn);
  6713. pktlog_set_callback_regtype(PKTLOG_LITE_CALLBACK_REGISTRATION);
  6714. if (pktlogmod_init(scn)) {
  6715. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  6716. "%s: pktlogmod_init failed", __func__);
  6717. handle->pkt_log_init = false;
  6718. } else {
  6719. handle->pkt_log_init = true;
  6720. }
  6721. }
  6722. /**
  6723. * dp_pkt_log_con_service() - connect packet log service
  6724. * @ppdev: physical device handle
  6725. * @scn: device context
  6726. *
  6727. * Return: none
  6728. */
  6729. static void dp_pkt_log_con_service(struct cdp_pdev *ppdev, void *scn)
  6730. {
  6731. struct dp_pdev *pdev = (struct dp_pdev *)ppdev;
  6732. dp_pkt_log_init((struct cdp_pdev *)pdev, scn);
  6733. pktlog_htc_attach();
  6734. }
  6735. /**
  6736. * dp_pktlogmod_exit() - API to cleanup pktlog info
  6737. * @handle: Pdev handle
  6738. *
  6739. * Return: none
  6740. */
  6741. static void dp_pktlogmod_exit(struct dp_pdev *handle)
  6742. {
  6743. void *scn = (void *)handle->soc->hif_handle;
  6744. if (!scn) {
  6745. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  6746. "%s: Invalid hif(scn) handle", __func__);
  6747. return;
  6748. }
  6749. pktlogmod_exit(scn);
  6750. handle->pkt_log_init = false;
  6751. }
  6752. #endif
  6753. #else
  6754. static void dp_pktlogmod_exit(struct dp_pdev *handle) { }
  6755. #endif