dsi_ctrl_hw.h 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2015-2021, The Linux Foundation. All rights reserved.
  4. */
  5. #ifndef _DSI_CTRL_HW_H_
  6. #define _DSI_CTRL_HW_H_
  7. #include <linux/kernel.h>
  8. #include <linux/types.h>
  9. #include <linux/bitops.h>
  10. #include <linux/bitmap.h>
  11. #include "dsi_defs.h"
  12. #define DSI_CTRL_HW_DBG(c, fmt, ...) DRM_DEV_DEBUG(NULL, "[msm-dsi-debug]: DSI_%d: "\
  13. fmt, c ? c->index : -1, ##__VA_ARGS__)
  14. #define DSI_CTRL_HW_ERR(c, fmt, ...) DRM_DEV_ERROR(NULL, "[msm-dsi-error]: DSI_%d: "\
  15. fmt, c ? c->index : -1, ##__VA_ARGS__)
  16. #define DSI_CTRL_HW_INFO(c, fmt, ...) DRM_DEV_INFO(NULL, "[msm-dsi-info]: DSI_%d: "\
  17. fmt, c ? c->index : -1, ##__VA_ARGS__)
  18. /**
  19. * Modifier flag for command transmission. If this flag is set, command
  20. * information is programmed to hardware and transmission is not triggered.
  21. * Caller should call the trigger_command_dma() to start the transmission. This
  22. * flag is valed for kickoff_command() and kickoff_fifo_command() operations.
  23. */
  24. #define DSI_CTRL_HW_CMD_WAIT_FOR_TRIGGER 0x1
  25. /**
  26. * enum dsi_ctrl_version - version of the dsi host controller
  27. * @DSI_CTRL_VERSION_UNKNOWN: Unknown controller version
  28. * @DSI_CTRL_VERSION_1_3: DSI host v1.3 controller
  29. * @DSI_CTRL_VERSION_1_4: DSI host v1.4 controller
  30. * @DSI_CTRL_VERSION_2_0: DSI host v2.0 controller
  31. * @DSI_CTRL_VERSION_2_2: DSI host v2.2 controller
  32. * @DSI_CTRL_VERSION_2_3: DSI host v2.3 controller
  33. * @DSI_CTRL_VERSION_2_4: DSI host v2.4 controller
  34. * @DSI_CTRL_VERSION_2_5: DSI host v2.5 controller
  35. * @DSI_CTRL_VERSION_2_6: DSI host v2.6 controller
  36. * @DSI_CTRL_VERSION_MAX: max version
  37. */
  38. enum dsi_ctrl_version {
  39. DSI_CTRL_VERSION_UNKNOWN,
  40. DSI_CTRL_VERSION_1_3,
  41. DSI_CTRL_VERSION_1_4,
  42. DSI_CTRL_VERSION_2_0,
  43. DSI_CTRL_VERSION_2_2,
  44. DSI_CTRL_VERSION_2_3,
  45. DSI_CTRL_VERSION_2_4,
  46. DSI_CTRL_VERSION_2_5,
  47. DSI_CTRL_VERSION_2_6,
  48. DSI_CTRL_VERSION_MAX
  49. };
  50. /**
  51. * enum dsi_ctrl_hw_features - features supported by dsi host controller
  52. * @DSI_CTRL_VIDEO_TPG: Test pattern support for video mode.
  53. * @DSI_CTRL_CMD_TPG: Test pattern support for command mode.
  54. * @DSI_CTRL_VARIABLE_REFRESH_RATE: variable panel timing
  55. * @DSI_CTRL_DYNAMIC_REFRESH: variable pixel clock rate
  56. * @DSI_CTRL_NULL_PACKET_INSERTION: NULL packet insertion
  57. * @DSI_CTRL_DESKEW_CALIB: Deskew calibration support
  58. * @DSI_CTRL_DPHY: Controller support for DPHY
  59. * @DSI_CTRL_CPHY: Controller support for CPHY
  60. * @DSI_CTRL_MAX_FEATURES:
  61. */
  62. enum dsi_ctrl_hw_features {
  63. DSI_CTRL_VIDEO_TPG,
  64. DSI_CTRL_CMD_TPG,
  65. DSI_CTRL_VARIABLE_REFRESH_RATE,
  66. DSI_CTRL_DYNAMIC_REFRESH,
  67. DSI_CTRL_NULL_PACKET_INSERTION,
  68. DSI_CTRL_DESKEW_CALIB,
  69. DSI_CTRL_DPHY,
  70. DSI_CTRL_CPHY,
  71. DSI_CTRL_MAX_FEATURES
  72. };
  73. /**
  74. * enum dsi_test_pattern - test pattern type
  75. * @DSI_TEST_PATTERN_FIXED: Test pattern is fixed, based on init value.
  76. * @DSI_TEST_PATTERN_INC: Incremental test pattern, base on init value.
  77. * @DSI_TEST_PATTERN_POLY: Pattern generated from polynomial and init val.
  78. * @DSI_TEST_PATTERN_MAX:
  79. */
  80. enum dsi_test_pattern {
  81. DSI_TEST_PATTERN_FIXED = 0,
  82. DSI_TEST_PATTERN_INC,
  83. DSI_TEST_PATTERN_POLY,
  84. DSI_TEST_PATTERN_MAX
  85. };
  86. /**
  87. * enum dsi_status_int_index - index of interrupts generated by DSI controller
  88. * @DSI_SINT_CMD_MODE_DMA_DONE: Command mode DMA packets are sent out.
  89. * @DSI_SINT_CMD_STREAM0_FRAME_DONE: A frame of cmd mode stream0 is sent out.
  90. * @DSI_SINT_CMD_STREAM1_FRAME_DONE: A frame of cmd mode stream1 is sent out.
  91. * @DSI_SINT_CMD_STREAM2_FRAME_DONE: A frame of cmd mode stream2 is sent out.
  92. * @DSI_SINT_VIDEO_MODE_FRAME_DONE: A frame of video mode stream is sent out.
  93. * @DSI_SINT_BTA_DONE: A BTA is completed.
  94. * @DSI_SINT_CMD_FRAME_DONE: A frame of selected cmd mode stream is
  95. * sent out by MDP.
  96. * @DSI_SINT_DYN_REFRESH_DONE: The dynamic refresh operation completed.
  97. * @DSI_SINT_DESKEW_DONE: The deskew calibration operation done.
  98. * @DSI_SINT_DYN_BLANK_DMA_DONE: The dynamic blankin DMA operation has
  99. * completed.
  100. * @DSI_SINT_ERROR: DSI error has happened.
  101. */
  102. enum dsi_status_int_index {
  103. DSI_SINT_CMD_MODE_DMA_DONE = 0,
  104. DSI_SINT_CMD_STREAM0_FRAME_DONE = 1,
  105. DSI_SINT_CMD_STREAM1_FRAME_DONE = 2,
  106. DSI_SINT_CMD_STREAM2_FRAME_DONE = 3,
  107. DSI_SINT_VIDEO_MODE_FRAME_DONE = 4,
  108. DSI_SINT_BTA_DONE = 5,
  109. DSI_SINT_CMD_FRAME_DONE = 6,
  110. DSI_SINT_DYN_REFRESH_DONE = 7,
  111. DSI_SINT_DESKEW_DONE = 8,
  112. DSI_SINT_DYN_BLANK_DMA_DONE = 9,
  113. DSI_SINT_ERROR = 10,
  114. DSI_STATUS_INTERRUPT_COUNT
  115. };
  116. /**
  117. * enum dsi_status_int_type - status interrupts generated by DSI controller
  118. * @DSI_CMD_MODE_DMA_DONE: Command mode DMA packets are sent out.
  119. * @DSI_CMD_STREAM0_FRAME_DONE: A frame of command mode stream0 is sent out.
  120. * @DSI_CMD_STREAM1_FRAME_DONE: A frame of command mode stream1 is sent out.
  121. * @DSI_CMD_STREAM2_FRAME_DONE: A frame of command mode stream2 is sent out.
  122. * @DSI_VIDEO_MODE_FRAME_DONE: A frame of video mode stream is sent out.
  123. * @DSI_BTA_DONE: A BTA is completed.
  124. * @DSI_CMD_FRAME_DONE: A frame of selected command mode stream is
  125. * sent out by MDP.
  126. * @DSI_DYN_REFRESH_DONE: The dynamic refresh operation has completed.
  127. * @DSI_DESKEW_DONE: The deskew calibration operation has completed
  128. * @DSI_DYN_BLANK_DMA_DONE: The dynamic blankin DMA operation has
  129. * completed.
  130. * @DSI_ERROR: DSI error has happened.
  131. */
  132. enum dsi_status_int_type {
  133. DSI_CMD_MODE_DMA_DONE = BIT(DSI_SINT_CMD_MODE_DMA_DONE),
  134. DSI_CMD_STREAM0_FRAME_DONE = BIT(DSI_SINT_CMD_STREAM0_FRAME_DONE),
  135. DSI_CMD_STREAM1_FRAME_DONE = BIT(DSI_SINT_CMD_STREAM1_FRAME_DONE),
  136. DSI_CMD_STREAM2_FRAME_DONE = BIT(DSI_SINT_CMD_STREAM2_FRAME_DONE),
  137. DSI_VIDEO_MODE_FRAME_DONE = BIT(DSI_SINT_VIDEO_MODE_FRAME_DONE),
  138. DSI_BTA_DONE = BIT(DSI_SINT_BTA_DONE),
  139. DSI_CMD_FRAME_DONE = BIT(DSI_SINT_CMD_FRAME_DONE),
  140. DSI_DYN_REFRESH_DONE = BIT(DSI_SINT_DYN_REFRESH_DONE),
  141. DSI_DESKEW_DONE = BIT(DSI_SINT_DESKEW_DONE),
  142. DSI_DYN_BLANK_DMA_DONE = BIT(DSI_SINT_DYN_BLANK_DMA_DONE),
  143. DSI_ERROR = BIT(DSI_SINT_ERROR)
  144. };
  145. /**
  146. * enum dsi_error_int_index - index of error interrupts from DSI controller
  147. * @DSI_EINT_RDBK_SINGLE_ECC_ERR: Single bit ECC error in read packet.
  148. * @DSI_EINT_RDBK_MULTI_ECC_ERR: Multi bit ECC error in read packet.
  149. * @DSI_EINT_RDBK_CRC_ERR: CRC error in read packet.
  150. * @DSI_EINT_RDBK_INCOMPLETE_PKT: Incomplete read packet.
  151. * @DSI_EINT_PERIPH_ERROR_PKT: Error packet returned from peripheral,
  152. * @DSI_EINT_LP_RX_TIMEOUT: Low power reverse transmission timeout.
  153. * @DSI_EINT_HS_TX_TIMEOUT: High speed fwd transmission timeout.
  154. * @DSI_EINT_BTA_TIMEOUT: BTA timeout.
  155. * @DSI_EINT_PLL_UNLOCK: PLL has unlocked.
  156. * @DSI_EINT_DLN0_ESC_ENTRY_ERR: Incorrect LP Rx escape entry.
  157. * @DSI_EINT_DLN0_ESC_SYNC_ERR: LP Rx data is not byte aligned.
  158. * @DSI_EINT_DLN0_LP_CONTROL_ERR: Incorrect LP Rx state sequence.
  159. * @DSI_EINT_PANEL_SPECIFIC_ERR: DSI Protocol violation error.
  160. * @DSI_EINT_INTERLEAVE_OP_CONTENTION: Interleave operation contention.
  161. * @DSI_EINT_CMD_DMA_FIFO_UNDERFLOW: Command mode DMA FIFO underflow.
  162. * @DSI_EINT_CMD_MDP_FIFO_UNDERFLOW: Command MDP FIFO underflow (failed to
  163. * receive one complete line from MDP).
  164. * @DSI_EINT_DLN0_HS_FIFO_OVERFLOW: High speed FIFO data lane 0 overflows.
  165. * @DSI_EINT_DLN1_HS_FIFO_OVERFLOW: High speed FIFO data lane 1 overflows.
  166. * @DSI_EINT_DLN2_HS_FIFO_OVERFLOW: High speed FIFO data lane 2 overflows.
  167. * @DSI_EINT_DLN3_HS_FIFO_OVERFLOW: High speed FIFO data lane 3 overflows.
  168. * @DSI_EINT_DLN0_HS_FIFO_UNDERFLOW: High speed FIFO data lane 0 underflows.
  169. * @DSI_EINT_DLN1_HS_FIFO_UNDERFLOW: High speed FIFO data lane 1 underflows.
  170. * @DSI_EINT_DLN2_HS_FIFO_UNDERFLOW: High speed FIFO data lane 2 underflows.
  171. * @DSI_EINT_DLN3_HS_FIFO_UNDERFLOW: High speed FIFO data lane 3 undeflows.
  172. * @DSI_EINT_DLN0_LP0_CONTENTION: PHY level contention while lane 0 low.
  173. * @DSI_EINT_DLN1_LP0_CONTENTION: PHY level contention while lane 1 low.
  174. * @DSI_EINT_DLN2_LP0_CONTENTION: PHY level contention while lane 2 low.
  175. * @DSI_EINT_DLN3_LP0_CONTENTION: PHY level contention while lane 3 low.
  176. * @DSI_EINT_DLN0_LP1_CONTENTION: PHY level contention while lane 0 high.
  177. * @DSI_EINT_DLN1_LP1_CONTENTION: PHY level contention while lane 1 high.
  178. * @DSI_EINT_DLN2_LP1_CONTENTION: PHY level contention while lane 2 high.
  179. * @DSI_EINT_DLN3_LP1_CONTENTION: PHY level contention while lane 3 high.
  180. */
  181. enum dsi_error_int_index {
  182. DSI_EINT_RDBK_SINGLE_ECC_ERR = 0,
  183. DSI_EINT_RDBK_MULTI_ECC_ERR = 1,
  184. DSI_EINT_RDBK_CRC_ERR = 2,
  185. DSI_EINT_RDBK_INCOMPLETE_PKT = 3,
  186. DSI_EINT_PERIPH_ERROR_PKT = 4,
  187. DSI_EINT_LP_RX_TIMEOUT = 5,
  188. DSI_EINT_HS_TX_TIMEOUT = 6,
  189. DSI_EINT_BTA_TIMEOUT = 7,
  190. DSI_EINT_PLL_UNLOCK = 8,
  191. DSI_EINT_DLN0_ESC_ENTRY_ERR = 9,
  192. DSI_EINT_DLN0_ESC_SYNC_ERR = 10,
  193. DSI_EINT_DLN0_LP_CONTROL_ERR = 11,
  194. DSI_EINT_PANEL_SPECIFIC_ERR = 12,
  195. DSI_EINT_INTERLEAVE_OP_CONTENTION = 13,
  196. DSI_EINT_CMD_DMA_FIFO_UNDERFLOW = 14,
  197. DSI_EINT_CMD_MDP_FIFO_UNDERFLOW = 15,
  198. DSI_EINT_DLN0_HS_FIFO_OVERFLOW = 16,
  199. DSI_EINT_DLN1_HS_FIFO_OVERFLOW = 17,
  200. DSI_EINT_DLN2_HS_FIFO_OVERFLOW = 18,
  201. DSI_EINT_DLN3_HS_FIFO_OVERFLOW = 19,
  202. DSI_EINT_DLN0_HS_FIFO_UNDERFLOW = 20,
  203. DSI_EINT_DLN1_HS_FIFO_UNDERFLOW = 21,
  204. DSI_EINT_DLN2_HS_FIFO_UNDERFLOW = 22,
  205. DSI_EINT_DLN3_HS_FIFO_UNDERFLOW = 23,
  206. DSI_EINT_DLN0_LP0_CONTENTION = 24,
  207. DSI_EINT_DLN1_LP0_CONTENTION = 25,
  208. DSI_EINT_DLN2_LP0_CONTENTION = 26,
  209. DSI_EINT_DLN3_LP0_CONTENTION = 27,
  210. DSI_EINT_DLN0_LP1_CONTENTION = 28,
  211. DSI_EINT_DLN1_LP1_CONTENTION = 29,
  212. DSI_EINT_DLN2_LP1_CONTENTION = 30,
  213. DSI_EINT_DLN3_LP1_CONTENTION = 31,
  214. DSI_ERROR_INTERRUPT_COUNT
  215. };
  216. /**
  217. * enum dsi_error_int_type - error interrupts generated by DSI controller
  218. * @DSI_RDBK_SINGLE_ECC_ERR: Single bit ECC error in read packet.
  219. * @DSI_RDBK_MULTI_ECC_ERR: Multi bit ECC error in read packet.
  220. * @DSI_RDBK_CRC_ERR: CRC error in read packet.
  221. * @DSI_RDBK_INCOMPLETE_PKT: Incomplete read packet.
  222. * @DSI_PERIPH_ERROR_PKT: Error packet returned from peripheral,
  223. * @DSI_LP_RX_TIMEOUT: Low power reverse transmission timeout.
  224. * @DSI_HS_TX_TIMEOUT: High speed forward transmission timeout.
  225. * @DSI_BTA_TIMEOUT: BTA timeout.
  226. * @DSI_PLL_UNLOCK: PLL has unlocked.
  227. * @DSI_DLN0_ESC_ENTRY_ERR: Incorrect LP Rx escape entry.
  228. * @DSI_DLN0_ESC_SYNC_ERR: LP Rx data is not byte aligned.
  229. * @DSI_DLN0_LP_CONTROL_ERR: Incorrect LP Rx state sequence.
  230. * @DSI_PANEL_SPECIFIC_ERR: DSI Protocol violation.
  231. * @DSI_INTERLEAVE_OP_CONTENTION: Interleave operation contention.
  232. * @DSI_CMD_DMA_FIFO_UNDERFLOW: Command mode DMA FIFO underflow.
  233. * @DSI_CMD_MDP_FIFO_UNDERFLOW: Command MDP FIFO underflow (failed to
  234. * receive one complete line from MDP).
  235. * @DSI_DLN0_HS_FIFO_OVERFLOW: High speed FIFO for data lane 0 overflows.
  236. * @DSI_DLN1_HS_FIFO_OVERFLOW: High speed FIFO for data lane 1 overflows.
  237. * @DSI_DLN2_HS_FIFO_OVERFLOW: High speed FIFO for data lane 2 overflows.
  238. * @DSI_DLN3_HS_FIFO_OVERFLOW: High speed FIFO for data lane 3 overflows.
  239. * @DSI_DLN0_HS_FIFO_UNDERFLOW: High speed FIFO for data lane 0 underflows.
  240. * @DSI_DLN1_HS_FIFO_UNDERFLOW: High speed FIFO for data lane 1 underflows.
  241. * @DSI_DLN2_HS_FIFO_UNDERFLOW: High speed FIFO for data lane 2 underflows.
  242. * @DSI_DLN3_HS_FIFO_UNDERFLOW: High speed FIFO for data lane 3 undeflows.
  243. * @DSI_DLN0_LP0_CONTENTION: PHY level contention while lane 0 is low.
  244. * @DSI_DLN1_LP0_CONTENTION: PHY level contention while lane 1 is low.
  245. * @DSI_DLN2_LP0_CONTENTION: PHY level contention while lane 2 is low.
  246. * @DSI_DLN3_LP0_CONTENTION: PHY level contention while lane 3 is low.
  247. * @DSI_DLN0_LP1_CONTENTION: PHY level contention while lane 0 is high.
  248. * @DSI_DLN1_LP1_CONTENTION: PHY level contention while lane 1 is high.
  249. * @DSI_DLN2_LP1_CONTENTION: PHY level contention while lane 2 is high.
  250. * @DSI_DLN3_LP1_CONTENTION: PHY level contention while lane 3 is high.
  251. */
  252. enum dsi_error_int_type {
  253. DSI_RDBK_SINGLE_ECC_ERR = BIT(DSI_EINT_RDBK_SINGLE_ECC_ERR),
  254. DSI_RDBK_MULTI_ECC_ERR = BIT(DSI_EINT_RDBK_MULTI_ECC_ERR),
  255. DSI_RDBK_CRC_ERR = BIT(DSI_EINT_RDBK_CRC_ERR),
  256. DSI_RDBK_INCOMPLETE_PKT = BIT(DSI_EINT_RDBK_INCOMPLETE_PKT),
  257. DSI_PERIPH_ERROR_PKT = BIT(DSI_EINT_PERIPH_ERROR_PKT),
  258. DSI_LP_RX_TIMEOUT = BIT(DSI_EINT_LP_RX_TIMEOUT),
  259. DSI_HS_TX_TIMEOUT = BIT(DSI_EINT_HS_TX_TIMEOUT),
  260. DSI_BTA_TIMEOUT = BIT(DSI_EINT_BTA_TIMEOUT),
  261. DSI_PLL_UNLOCK = BIT(DSI_EINT_PLL_UNLOCK),
  262. DSI_DLN0_ESC_ENTRY_ERR = BIT(DSI_EINT_DLN0_ESC_ENTRY_ERR),
  263. DSI_DLN0_ESC_SYNC_ERR = BIT(DSI_EINT_DLN0_ESC_SYNC_ERR),
  264. DSI_DLN0_LP_CONTROL_ERR = BIT(DSI_EINT_DLN0_LP_CONTROL_ERR),
  265. DSI_PANEL_SPECIFIC_ERR = BIT(DSI_EINT_PANEL_SPECIFIC_ERR),
  266. DSI_INTERLEAVE_OP_CONTENTION = BIT(DSI_EINT_INTERLEAVE_OP_CONTENTION),
  267. DSI_CMD_DMA_FIFO_UNDERFLOW = BIT(DSI_EINT_CMD_DMA_FIFO_UNDERFLOW),
  268. DSI_CMD_MDP_FIFO_UNDERFLOW = BIT(DSI_EINT_CMD_MDP_FIFO_UNDERFLOW),
  269. DSI_DLN0_HS_FIFO_OVERFLOW = BIT(DSI_EINT_DLN0_HS_FIFO_OVERFLOW),
  270. DSI_DLN1_HS_FIFO_OVERFLOW = BIT(DSI_EINT_DLN1_HS_FIFO_OVERFLOW),
  271. DSI_DLN2_HS_FIFO_OVERFLOW = BIT(DSI_EINT_DLN2_HS_FIFO_OVERFLOW),
  272. DSI_DLN3_HS_FIFO_OVERFLOW = BIT(DSI_EINT_DLN3_HS_FIFO_OVERFLOW),
  273. DSI_DLN0_HS_FIFO_UNDERFLOW = BIT(DSI_EINT_DLN0_HS_FIFO_UNDERFLOW),
  274. DSI_DLN1_HS_FIFO_UNDERFLOW = BIT(DSI_EINT_DLN1_HS_FIFO_UNDERFLOW),
  275. DSI_DLN2_HS_FIFO_UNDERFLOW = BIT(DSI_EINT_DLN2_HS_FIFO_UNDERFLOW),
  276. DSI_DLN3_HS_FIFO_UNDERFLOW = BIT(DSI_EINT_DLN3_HS_FIFO_UNDERFLOW),
  277. DSI_DLN0_LP0_CONTENTION = BIT(DSI_EINT_DLN0_LP0_CONTENTION),
  278. DSI_DLN1_LP0_CONTENTION = BIT(DSI_EINT_DLN1_LP0_CONTENTION),
  279. DSI_DLN2_LP0_CONTENTION = BIT(DSI_EINT_DLN2_LP0_CONTENTION),
  280. DSI_DLN3_LP0_CONTENTION = BIT(DSI_EINT_DLN3_LP0_CONTENTION),
  281. DSI_DLN0_LP1_CONTENTION = BIT(DSI_EINT_DLN0_LP1_CONTENTION),
  282. DSI_DLN1_LP1_CONTENTION = BIT(DSI_EINT_DLN1_LP1_CONTENTION),
  283. DSI_DLN2_LP1_CONTENTION = BIT(DSI_EINT_DLN2_LP1_CONTENTION),
  284. DSI_DLN3_LP1_CONTENTION = BIT(DSI_EINT_DLN3_LP1_CONTENTION),
  285. };
  286. /**
  287. * struct dsi_ctrl_cmd_dma_info - command buffer information
  288. * @offset: IOMMU VA for command buffer address.
  289. * @length: Length of the command buffer.
  290. * @datatype: Datatype of cmd.
  291. * @en_broadcast: Enable broadcast mode if set to true.
  292. * @is_master: Is master in broadcast mode.
  293. * @use_lpm: Use low power mode for command transmission.
  294. */
  295. struct dsi_ctrl_cmd_dma_info {
  296. u32 offset;
  297. u32 length;
  298. u8 datatype;
  299. bool en_broadcast;
  300. bool is_master;
  301. bool use_lpm;
  302. };
  303. /**
  304. * struct dsi_ctrl_cmd_dma_fifo_info - command payload tp be sent using FIFO
  305. * @command: VA for command buffer.
  306. * @size: Size of the command buffer.
  307. * @en_broadcast: Enable broadcast mode if set to true.
  308. * @is_master: Is master in broadcast mode.
  309. * @use_lpm: Use low power mode for command transmission.
  310. */
  311. struct dsi_ctrl_cmd_dma_fifo_info {
  312. u32 *command;
  313. u32 size;
  314. bool en_broadcast;
  315. bool is_master;
  316. bool use_lpm;
  317. };
  318. struct dsi_ctrl_hw;
  319. struct ctrl_ulps_config_ops {
  320. /**
  321. * ulps_request() - request ulps entry for specified lanes
  322. * @ctrl: Pointer to the controller host hardware.
  323. * @lanes: ORed list of lanes (enum dsi_data_lanes) which need
  324. * to enter ULPS.
  325. *
  326. * Caller should check if lanes are in ULPS mode by calling
  327. * get_lanes_in_ulps() operation.
  328. */
  329. void (*ulps_request)(struct dsi_ctrl_hw *ctrl, u32 lanes);
  330. /**
  331. * ulps_exit() - exit ULPS on specified lanes
  332. * @ctrl: Pointer to the controller host hardware.
  333. * @lanes: ORed list of lanes (enum dsi_data_lanes) which need
  334. * to exit ULPS.
  335. *
  336. * Caller should check if lanes are in active mode by calling
  337. * get_lanes_in_ulps() operation.
  338. */
  339. void (*ulps_exit)(struct dsi_ctrl_hw *ctrl, u32 lanes);
  340. /**
  341. * get_lanes_in_ulps() - returns the list of lanes in ULPS mode
  342. * @ctrl: Pointer to the controller host hardware.
  343. *
  344. * Returns an ORed list of lanes (enum dsi_data_lanes) that are in ULPS
  345. * state. If 0 is returned, all the lanes are active.
  346. *
  347. * Return: List of lanes in ULPS state.
  348. */
  349. u32 (*get_lanes_in_ulps)(struct dsi_ctrl_hw *ctrl);
  350. };
  351. /**
  352. * struct dsi_ctrl_hw_ops - operations supported by dsi host hardware
  353. */
  354. struct dsi_ctrl_hw_ops {
  355. /**
  356. * host_setup() - Setup DSI host configuration
  357. * @ctrl: Pointer to controller host hardware.
  358. * @config: Configuration for DSI host controller
  359. */
  360. void (*host_setup)(struct dsi_ctrl_hw *ctrl,
  361. struct dsi_host_common_cfg *config);
  362. /**
  363. * video_engine_en() - enable DSI video engine
  364. * @ctrl: Pointer to controller host hardware.
  365. * @on: Enable/disabel video engine.
  366. */
  367. void (*video_engine_en)(struct dsi_ctrl_hw *ctrl, bool on);
  368. /**
  369. * setup_avr() - set the AVR_SUPPORT_ENABLE bit in DSI_VIDEO_MODE_CTRL
  370. * @ctrl: Pointer to controller host hardware.
  371. * @enable: Controls whether this bit is set or cleared
  372. */
  373. void (*setup_avr)(struct dsi_ctrl_hw *ctrl, bool enable);
  374. /**
  375. * video_engine_setup() - Setup dsi host controller for video mode
  376. * @ctrl: Pointer to controller host hardware.
  377. * @common_cfg: Common configuration parameters.
  378. * @cfg: Video mode configuration.
  379. *
  380. * Set up DSI video engine with a specific configuration. Controller and
  381. * video engine are not enabled as part of this function.
  382. */
  383. void (*video_engine_setup)(struct dsi_ctrl_hw *ctrl,
  384. struct dsi_host_common_cfg *common_cfg,
  385. struct dsi_video_engine_cfg *cfg);
  386. /**
  387. * set_video_timing() - set up the timing for video frame
  388. * @ctrl: Pointer to controller host hardware.
  389. * @mode: Video mode information.
  390. *
  391. * Set up the video timing parameters for the DSI video mode operation.
  392. */
  393. void (*set_video_timing)(struct dsi_ctrl_hw *ctrl,
  394. struct dsi_mode_info *mode);
  395. /**
  396. * cmd_engine_setup() - setup dsi host controller for command mode
  397. * @ctrl: Pointer to the controller host hardware.
  398. * @common_cfg: Common configuration parameters.
  399. * @cfg: Command mode configuration.
  400. *
  401. * Setup DSI CMD engine with a specific configuration. Controller and
  402. * command engine are not enabled as part of this function.
  403. */
  404. void (*cmd_engine_setup)(struct dsi_ctrl_hw *ctrl,
  405. struct dsi_host_common_cfg *common_cfg,
  406. struct dsi_cmd_engine_cfg *cfg);
  407. /**
  408. * setup_cmd_stream() - set up parameters for command pixel streams
  409. * @ctrl: Pointer to controller host hardware.
  410. * @mode: Pointer to mode information.
  411. * @cfg: DSI host configuration that is common to both
  412. * video and command modes.
  413. * @vc_id: stream_id.
  414. *
  415. * Setup parameters for command mode pixel stream size.
  416. */
  417. void (*setup_cmd_stream)(struct dsi_ctrl_hw *ctrl,
  418. struct dsi_mode_info *mode,
  419. struct dsi_host_common_cfg *cfg,
  420. u32 vc_id,
  421. struct dsi_rect *roi);
  422. /**
  423. * ctrl_en() - enable DSI controller engine
  424. * @ctrl: Pointer to the controller host hardware.
  425. * @on: turn on/off the DSI controller engine.
  426. */
  427. void (*ctrl_en)(struct dsi_ctrl_hw *ctrl, bool on);
  428. /**
  429. * cmd_engine_en() - enable DSI controller command engine
  430. * @ctrl: Pointer to the controller host hardware.
  431. * @on: Turn on/off the DSI command engine.
  432. */
  433. void (*cmd_engine_en)(struct dsi_ctrl_hw *ctrl, bool on);
  434. /**
  435. * phy_sw_reset() - perform a soft reset on the PHY.
  436. * @ctrl: Pointer to the controller host hardware.
  437. */
  438. void (*phy_sw_reset)(struct dsi_ctrl_hw *ctrl);
  439. /**
  440. * config_clk_gating() - enable/disable DSI PHY clk gating
  441. * @ctrl: Pointer to the controller host hardware.
  442. * @enable: enable/disable DSI PHY clock gating.
  443. * @clk_selection: clock to enable/disable clock gating.
  444. */
  445. void (*config_clk_gating)(struct dsi_ctrl_hw *ctrl, bool enable,
  446. enum dsi_clk_gate_type clk_selection);
  447. /**
  448. * soft_reset() - perform a soft reset on DSI controller
  449. * @ctrl: Pointer to the controller host hardware.
  450. *
  451. * The video, command and controller engines will be disabled before the
  452. * reset is triggered. After, the engines will be re-enabled to the same
  453. * state as before the reset.
  454. *
  455. * If the reset is done while MDP timing engine is turned on, the video
  456. * engine should be re-enabled only during the vertical blanking time.
  457. */
  458. void (*soft_reset)(struct dsi_ctrl_hw *ctrl);
  459. /**
  460. * setup_lane_map() - setup mapping between logical and physical lanes
  461. * @ctrl: Pointer to the controller host hardware.
  462. * @lane_map: Structure defining the mapping between DSI logical
  463. * lanes and physical lanes.
  464. */
  465. void (*setup_lane_map)(struct dsi_ctrl_hw *ctrl,
  466. struct dsi_lane_map *lane_map);
  467. /**
  468. * kickoff_command() - transmits commands stored in memory
  469. * @ctrl: Pointer to the controller host hardware.
  470. * @cmd: Command information.
  471. * @flags: Modifiers for command transmission.
  472. *
  473. * The controller hardware is programmed with address and size of the
  474. * command buffer. The transmission is kicked off if
  475. * DSI_CTRL_HW_CMD_WAIT_FOR_TRIGGER flag is not set. If this flag is
  476. * set, caller should make a separate call to trigger_command_dma() to
  477. * transmit the command.
  478. */
  479. void (*kickoff_command)(struct dsi_ctrl_hw *ctrl,
  480. struct dsi_ctrl_cmd_dma_info *cmd,
  481. u32 flags);
  482. /**
  483. * kickoff_command_non_embedded_mode() - cmd in non embedded mode
  484. * @ctrl: Pointer to the controller host hardware.
  485. * @cmd: Command information.
  486. * @flags: Modifiers for command transmission.
  487. *
  488. * If command length is greater than DMA FIFO size of 256 bytes we use
  489. * this non- embedded mode.
  490. * The controller hardware is programmed with address and size of the
  491. * command buffer. The transmission is kicked off if
  492. * DSI_CTRL_HW_CMD_WAIT_FOR_TRIGGER flag is not set. If this flag is
  493. * set, caller should make a separate call to trigger_command_dma() to
  494. * transmit the command.
  495. */
  496. void (*kickoff_command_non_embedded_mode)(struct dsi_ctrl_hw *ctrl,
  497. struct dsi_ctrl_cmd_dma_info *cmd,
  498. u32 flags);
  499. /**
  500. * kickoff_fifo_command() - transmits a command using FIFO in dsi
  501. * hardware.
  502. * @ctrl: Pointer to the controller host hardware.
  503. * @cmd: Command information.
  504. * @flags: Modifiers for command transmission.
  505. *
  506. * The controller hardware FIFO is programmed with command header and
  507. * payload. The transmission is kicked off if
  508. * DSI_CTRL_HW_CMD_WAIT_FOR_TRIGGER flag is not set. If this flag is
  509. * set, caller should make a separate call to trigger_command_dma() to
  510. * transmit the command.
  511. */
  512. void (*kickoff_fifo_command)(struct dsi_ctrl_hw *ctrl,
  513. struct dsi_ctrl_cmd_dma_fifo_info *cmd,
  514. u32 flags);
  515. void (*reset_cmd_fifo)(struct dsi_ctrl_hw *ctrl);
  516. /**
  517. * trigger_command_dma() - trigger transmission of command buffer.
  518. * @ctrl: Pointer to the controller host hardware.
  519. *
  520. * This trigger can be only used if there was a prior call to
  521. * kickoff_command() of kickoff_fifo_command() with
  522. * DSI_CTRL_HW_CMD_WAIT_FOR_TRIGGER flag.
  523. */
  524. void (*trigger_command_dma)(struct dsi_ctrl_hw *ctrl);
  525. /**
  526. * get_cmd_read_data() - get data read from the peripheral
  527. * @ctrl: Pointer to the controller host hardware.
  528. * @rd_buf: Buffer where data will be read into.
  529. * @read_offset: Offset from where to read.
  530. * @rx_byte: Number of bytes to be read.
  531. * @pkt_size: Size of response expected.
  532. * @hw_read_cnt: Actual number of bytes read by HW.
  533. */
  534. u32 (*get_cmd_read_data)(struct dsi_ctrl_hw *ctrl,
  535. u8 *rd_buf,
  536. u32 read_offset,
  537. u32 rx_byte,
  538. u32 pkt_size,
  539. u32 *hw_read_cnt);
  540. /**
  541. * wait_for_lane_idle() - wait for DSI lanes to go to idle state
  542. * @ctrl: Pointer to the controller host hardware.
  543. * @lanes: ORed list of lanes (enum dsi_data_lanes) which need
  544. * to be checked to be in idle state.
  545. */
  546. int (*wait_for_lane_idle)(struct dsi_ctrl_hw *ctrl, u32 lanes);
  547. struct ctrl_ulps_config_ops ulps_ops;
  548. /**
  549. * clamp_enable() - enable DSI clamps
  550. * @ctrl: Pointer to the controller host hardware.
  551. * @lanes: ORed list of lanes which need to have clamps released.
  552. * @enable_ulps: ulps state.
  553. */
  554. /**
  555. * clamp_enable() - enable DSI clamps to keep PHY driving a stable link
  556. * @ctrl: Pointer to the controller host hardware.
  557. * @lanes: ORed list of lanes which need to have clamps released.
  558. * @enable_ulps: TODO:??
  559. */
  560. void (*clamp_enable)(struct dsi_ctrl_hw *ctrl,
  561. u32 lanes,
  562. bool enable_ulps);
  563. /**
  564. * clamp_disable() - disable DSI clamps
  565. * @ctrl: Pointer to the controller host hardware.
  566. * @lanes: ORed list of lanes which need to have clamps released.
  567. * @disable_ulps: ulps state.
  568. */
  569. void (*clamp_disable)(struct dsi_ctrl_hw *ctrl,
  570. u32 lanes,
  571. bool disable_ulps);
  572. /**
  573. * phy_reset_config() - Disable/enable propagation of reset signal
  574. * from ahb domain to DSI PHY
  575. * @ctrl: Pointer to the controller host hardware.
  576. * @enable: True to mask the reset signal, false to unmask
  577. */
  578. void (*phy_reset_config)(struct dsi_ctrl_hw *ctrl,
  579. bool enable);
  580. /**
  581. * get_interrupt_status() - returns the interrupt status
  582. * @ctrl: Pointer to the controller host hardware.
  583. *
  584. * Returns the ORed list of interrupts(enum dsi_status_int_type) that
  585. * are active. This list does not include any error interrupts. Caller
  586. * should call get_error_status for error interrupts.
  587. *
  588. * Return: List of active interrupts.
  589. */
  590. u32 (*get_interrupt_status)(struct dsi_ctrl_hw *ctrl);
  591. /**
  592. * clear_interrupt_status() - clears the specified interrupts
  593. * @ctrl: Pointer to the controller host hardware.
  594. * @ints: List of interrupts to be cleared.
  595. */
  596. void (*clear_interrupt_status)(struct dsi_ctrl_hw *ctrl, u32 ints);
  597. /**
  598. * enable_status_interrupts() - enable the specified interrupts
  599. * @ctrl: Pointer to the controller host hardware.
  600. * @ints: List of interrupts to be enabled.
  601. *
  602. * Enables the specified interrupts. This list will override the
  603. * previous interrupts enabled through this function. Caller has to
  604. * maintain the state of the interrupts enabled. To disable all
  605. * interrupts, set ints to 0.
  606. */
  607. void (*enable_status_interrupts)(struct dsi_ctrl_hw *ctrl, u32 ints);
  608. /**
  609. * get_error_status() - returns the error status
  610. * @ctrl: Pointer to the controller host hardware.
  611. *
  612. * Returns the ORed list of errors(enum dsi_error_int_type) that are
  613. * active. This list does not include any status interrupts. Caller
  614. * should call get_interrupt_status for status interrupts.
  615. *
  616. * Return: List of active error interrupts.
  617. */
  618. u64 (*get_error_status)(struct dsi_ctrl_hw *ctrl);
  619. /**
  620. * clear_error_status() - clears the specified errors
  621. * @ctrl: Pointer to the controller host hardware.
  622. * @errors: List of errors to be cleared.
  623. */
  624. void (*clear_error_status)(struct dsi_ctrl_hw *ctrl, u64 errors);
  625. /**
  626. * enable_error_interrupts() - enable the specified interrupts
  627. * @ctrl: Pointer to the controller host hardware.
  628. * @errors: List of errors to be enabled.
  629. *
  630. * Enables the specified interrupts. This list will override the
  631. * previous interrupts enabled through this function. Caller has to
  632. * maintain the state of the interrupts enabled. To disable all
  633. * interrupts, set errors to 0.
  634. */
  635. void (*enable_error_interrupts)(struct dsi_ctrl_hw *ctrl, u64 errors);
  636. /**
  637. * video_test_pattern_setup() - setup test pattern engine for video mode
  638. * @ctrl: Pointer to the controller host hardware.
  639. * @type: Type of test pattern.
  640. * @init_val: Initial value to use for generating test pattern.
  641. */
  642. void (*video_test_pattern_setup)(struct dsi_ctrl_hw *ctrl,
  643. enum dsi_test_pattern type,
  644. u32 init_val);
  645. /**
  646. * cmd_test_pattern_setup() - setup test patttern engine for cmd mode
  647. * @ctrl: Pointer to the controller host hardware.
  648. * @type: Type of test pattern.
  649. * @init_val: Initial value to use for generating test pattern.
  650. * @stream_id: Stream Id on which packets are generated.
  651. */
  652. void (*cmd_test_pattern_setup)(struct dsi_ctrl_hw *ctrl,
  653. enum dsi_test_pattern type,
  654. u32 init_val,
  655. u32 stream_id);
  656. /**
  657. * test_pattern_enable() - enable test pattern engine
  658. * @ctrl: Pointer to the controller host hardware.
  659. * @enable: Enable/Disable test pattern engine.
  660. */
  661. void (*test_pattern_enable)(struct dsi_ctrl_hw *ctrl, bool enable);
  662. /**
  663. * clear_phy0_ln_err() - clear DSI PHY lane-0 errors
  664. * @ctrl: Pointer to the controller host hardware.
  665. */
  666. void (*clear_phy0_ln_err)(struct dsi_ctrl_hw *ctrl);
  667. /**
  668. * trigger_cmd_test_pattern() - trigger a command mode frame update with
  669. * test pattern
  670. * @ctrl: Pointer to the controller host hardware.
  671. * @stream_id: Stream on which frame update is sent.
  672. */
  673. void (*trigger_cmd_test_pattern)(struct dsi_ctrl_hw *ctrl,
  674. u32 stream_id);
  675. ssize_t (*reg_dump_to_buffer)(struct dsi_ctrl_hw *ctrl,
  676. char *buf,
  677. u32 size);
  678. /**
  679. * setup_misr() - Setup frame MISR
  680. * @ctrl: Pointer to the controller host hardware.
  681. * @panel_mode: CMD or VIDEO mode indicator
  682. * @enable: Enable/disable MISR.
  683. * @frame_count: Number of frames to accumulate MISR.
  684. */
  685. void (*setup_misr)(struct dsi_ctrl_hw *ctrl,
  686. enum dsi_op_mode panel_mode,
  687. bool enable, u32 frame_count);
  688. /**
  689. * collect_misr() - Read frame MISR
  690. * @ctrl: Pointer to the controller host hardware.
  691. * @panel_mode: CMD or VIDEO mode indicator
  692. */
  693. u32 (*collect_misr)(struct dsi_ctrl_hw *ctrl,
  694. enum dsi_op_mode panel_mode);
  695. /**
  696. * set_timing_db() - enable/disable Timing DB register
  697. * @ctrl: Pointer to controller host hardware.
  698. * @enable: Enable/Disable flag.
  699. *
  700. * Enable or Disabe the Timing DB register.
  701. */
  702. void (*set_timing_db)(struct dsi_ctrl_hw *ctrl,
  703. bool enable);
  704. /**
  705. * clear_rdbk_register() - Clear and reset read back register
  706. * @ctrl: Pointer to the controller host hardware.
  707. */
  708. void (*clear_rdbk_register)(struct dsi_ctrl_hw *ctrl);
  709. /** schedule_dma_cmd() - Schdeule DMA command transfer on a
  710. * particular blanking line.
  711. * @ctrl: Pointer to the controller host hardware.
  712. * @line_no: Blanking line number on whihch DMA command
  713. * needs to be sent.
  714. */
  715. void (*schedule_dma_cmd)(struct dsi_ctrl_hw *ctrl, int line_no);
  716. /**
  717. * ctrl_reset() - Reset DSI lanes to recover from DSI errors
  718. * @ctrl: Pointer to the controller host hardware.
  719. * @mask: Indicates the error type.
  720. */
  721. int (*ctrl_reset)(struct dsi_ctrl_hw *ctrl, int mask);
  722. /**
  723. * mask_error_int() - Mask/Unmask particular DSI error interrupts
  724. * @ctrl: Pointer to the controller host hardware.
  725. * @idx: Indicates the errors to be masked.
  726. * @en: Bool for mask or unmask of the error
  727. */
  728. void (*mask_error_intr)(struct dsi_ctrl_hw *ctrl, u32 idx, bool en);
  729. /**
  730. * error_intr_ctrl() - Mask/Unmask master DSI error interrupt
  731. * @ctrl: Pointer to the controller host hardware.
  732. * @en: Bool for mask or unmask of DSI error
  733. */
  734. void (*error_intr_ctrl)(struct dsi_ctrl_hw *ctrl, bool en);
  735. /**
  736. * get_error_mask() - get DSI error interrupt mask status
  737. * @ctrl: Pointer to the controller host hardware.
  738. */
  739. u32 (*get_error_mask)(struct dsi_ctrl_hw *ctrl);
  740. /**
  741. * get_hw_version() - get DSI controller hw version
  742. * @ctrl: Pointer to the controller host hardware.
  743. */
  744. u32 (*get_hw_version)(struct dsi_ctrl_hw *ctrl);
  745. /**
  746. * wait_for_cmd_mode_mdp_idle() - wait for command mode engine not to
  747. * be busy sending data from display engine
  748. * @ctrl: Pointer to the controller host hardware.
  749. */
  750. int (*wait_for_cmd_mode_mdp_idle)(struct dsi_ctrl_hw *ctrl);
  751. /**
  752. * hw.ops.set_continuous_clk() - Set continuous clock
  753. * @ctrl: Pointer to the controller host hardware.
  754. * @enable: Bool to control continuous clock request.
  755. */
  756. void (*set_continuous_clk)(struct dsi_ctrl_hw *ctrl, bool enable);
  757. /**
  758. * hw.ops.wait4dynamic_refresh_done() - Wait for dynamic refresh done
  759. * @ctrl: Pointer to the controller host hardware.
  760. */
  761. int (*wait4dynamic_refresh_done)(struct dsi_ctrl_hw *ctrl);
  762. /**
  763. * hw.ops.vid_engine_busy() - Returns true if vid engine is busy
  764. * @ctrl: Pointer to the controller host hardware.
  765. */
  766. bool (*vid_engine_busy)(struct dsi_ctrl_hw *ctrl);
  767. /**
  768. * hw.ops.hs_req_sel() - enable continuous clk support through phy
  769. * @ctrl: Pointer to the controller host hardware.
  770. * @sel_phy: Bool to control whether to select phy or controller
  771. */
  772. void (*hs_req_sel)(struct dsi_ctrl_hw *ctrl, bool sel_phy);
  773. /**
  774. * hw.ops.configure_cmddma_window() - configure DMA window for CMD TX
  775. * @ctrl: Pointer to the controller host hardware.
  776. * @cmd: Pointer to the DSI DMA command info.
  777. * @line_no: Line number at which the CMD needs to be triggered.
  778. * @window: Width of the DMA CMD window.
  779. */
  780. void (*configure_cmddma_window)(struct dsi_ctrl_hw *ctrl,
  781. struct dsi_ctrl_cmd_dma_info *cmd,
  782. u32 line_no, u32 window);
  783. /**
  784. * hw.ops.reset_trig_ctrl() - resets trigger control of DSI controller
  785. * @ctrl: Pointer to the controller host hardware.
  786. * @cfg: Common configuration parameters.
  787. */
  788. void (*reset_trig_ctrl)(struct dsi_ctrl_hw *ctrl,
  789. struct dsi_host_common_cfg *cfg);
  790. /**
  791. * hw.ops.log_line_count() - reads the MDP interface line count
  792. * registers.
  793. * @ctrl: Pointer to the controller host hardware.
  794. * @cmd_mode: Boolean to indicate command mode operation.
  795. */
  796. u32 (*log_line_count)(struct dsi_ctrl_hw *ctrl, bool cmd_mode);
  797. };
  798. /*
  799. * struct dsi_ctrl_hw - DSI controller hardware object specific to an instance
  800. * @base: VA for the DSI controller base address.
  801. * @length: Length of the DSI controller register map.
  802. * @mmss_misc_base: Base address of mmss_misc register map.
  803. * @mmss_misc_length: Length of mmss_misc register map.
  804. * @disp_cc_base: Base address of disp_cc register map.
  805. * @disp_cc_length: Length of disp_cc register map.
  806. * @mdp_intf_base: Base address of mdp_intf register map. Addresses of
  807. * MDP_TEAR_INTF_TEAR_LINE_COUNT and MDP_TEAR_INTF_LINE_COUNT
  808. * are mapped using the base address to test and validate
  809. * the RD ptr value and line count value respectively when
  810. * a CMD is triggered and it succeeds.
  811. * @index: Instance ID of the controller.
  812. * @feature_map: Features supported by the DSI controller.
  813. * @ops: Function pointers to the operations supported by the
  814. * controller.
  815. * @supported_interrupts: Number of supported interrupts.
  816. * @supported_errors: Number of supported errors.
  817. * @phy_isolation_enabled: A boolean property allows to isolate the phy from
  818. * dsi controller and run only dsi controller.
  819. * @null_insertion_enabled: A boolean property to allow dsi controller to
  820. * insert null packet.
  821. * @widebus_support: 48 bit wide data bus is supported.
  822. * @reset_trig_ctrl: Boolean to indicate if trigger control needs to
  823. * be reset to default.
  824. */
  825. struct dsi_ctrl_hw {
  826. void __iomem *base;
  827. u32 length;
  828. void __iomem *mmss_misc_base;
  829. u32 mmss_misc_length;
  830. void __iomem *disp_cc_base;
  831. u32 disp_cc_length;
  832. void __iomem *mdp_intf_base;
  833. u32 index;
  834. /* features */
  835. DECLARE_BITMAP(feature_map, DSI_CTRL_MAX_FEATURES);
  836. struct dsi_ctrl_hw_ops ops;
  837. /* capabilities */
  838. u32 supported_interrupts;
  839. u64 supported_errors;
  840. bool phy_isolation_enabled;
  841. bool null_insertion_enabled;
  842. bool widebus_support;
  843. bool reset_trig_ctrl;
  844. };
  845. #endif /* _DSI_CTRL_HW_H_ */