sde_kms.c 113 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541
  1. /*
  2. * Copyright (c) 2014-2020, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <drm/drm_crtc.h>
  20. #include <drm/drm_fixed.h>
  21. #include <drm/drm_panel.h>
  22. #include <linux/debugfs.h>
  23. #include <linux/of_address.h>
  24. #include <linux/of_irq.h>
  25. #include <linux/dma-buf.h>
  26. #include <drm/drm_atomic_uapi.h>
  27. #include <drm/drm_probe_helper.h>
  28. #include "msm_drv.h"
  29. #include "msm_mmu.h"
  30. #include "msm_gem.h"
  31. #include "dsi_display.h"
  32. #include "dsi_drm.h"
  33. #include "sde_wb.h"
  34. #include "dp_display.h"
  35. #include "dp_drm.h"
  36. #include "dp_mst_drm.h"
  37. #include "sde_kms.h"
  38. #include "sde_core_irq.h"
  39. #include "sde_formats.h"
  40. #include "sde_hw_vbif.h"
  41. #include "sde_vbif.h"
  42. #include "sde_encoder.h"
  43. #include "sde_plane.h"
  44. #include "sde_crtc.h"
  45. #include "sde_color_processing.h"
  46. #include "sde_reg_dma.h"
  47. #include "sde_connector.h"
  48. #include "sde_vm.h"
  49. #include <linux/qcom_scm.h>
  50. #include "soc/qcom/secure_buffer.h"
  51. #include <linux/qtee_shmbridge.h>
  52. #include <linux/haven/hh_irq_lend.h>
  53. #define CREATE_TRACE_POINTS
  54. #include "sde_trace.h"
  55. /* defines for secure channel call */
  56. #define MEM_PROTECT_SD_CTRL_SWITCH 0x18
  57. #define MDP_DEVICE_ID 0x1A
  58. EXPORT_TRACEPOINT_SYMBOL(tracing_mark_write);
  59. static const char * const iommu_ports[] = {
  60. "mdp_0",
  61. };
  62. /**
  63. * Controls size of event log buffer. Specified as a power of 2.
  64. */
  65. #define SDE_EVTLOG_SIZE 1024
  66. /*
  67. * To enable overall DRM driver logging
  68. * # echo 0x2 > /sys/module/drm/parameters/debug
  69. *
  70. * To enable DRM driver h/w logging
  71. * # echo <mask> > /sys/kernel/debug/dri/0/debug/hw_log_mask
  72. *
  73. * See sde_hw_mdss.h for h/w logging mask definitions (search for SDE_DBG_MASK_)
  74. */
  75. #define SDE_DEBUGFS_DIR "msm_sde"
  76. #define SDE_DEBUGFS_HWMASKNAME "hw_log_mask"
  77. #define SDE_KMS_MODESET_LOCK_TIMEOUT_US 500
  78. #define SDE_KMS_MODESET_LOCK_MAX_TRIALS 20
  79. /**
  80. * sdecustom - enable certain driver customizations for sde clients
  81. * Enabling this modifies the standard DRM behavior slightly and assumes
  82. * that the clients have specific knowledge about the modifications that
  83. * are involved, so don't enable this unless you know what you're doing.
  84. *
  85. * Parts of the driver that are affected by this setting may be located by
  86. * searching for invocations of the 'sde_is_custom_client()' function.
  87. *
  88. * This is disabled by default.
  89. */
  90. static bool sdecustom = true;
  91. module_param(sdecustom, bool, 0400);
  92. MODULE_PARM_DESC(sdecustom, "Enable customizations for sde clients");
  93. static int sde_kms_hw_init(struct msm_kms *kms);
  94. static int _sde_kms_mmu_destroy(struct sde_kms *sde_kms);
  95. static int _sde_kms_mmu_init(struct sde_kms *sde_kms);
  96. static int _sde_kms_register_events(struct msm_kms *kms,
  97. struct drm_mode_object *obj, u32 event, bool en);
  98. bool sde_is_custom_client(void)
  99. {
  100. return sdecustom;
  101. }
  102. #ifdef CONFIG_DEBUG_FS
  103. void *sde_debugfs_get_root(struct sde_kms *sde_kms)
  104. {
  105. struct msm_drm_private *priv;
  106. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  107. return NULL;
  108. priv = sde_kms->dev->dev_private;
  109. return priv->debug_root;
  110. }
  111. static int _sde_debugfs_init(struct sde_kms *sde_kms)
  112. {
  113. void *p;
  114. int rc;
  115. void *debugfs_root;
  116. p = sde_hw_util_get_log_mask_ptr();
  117. if (!sde_kms || !p)
  118. return -EINVAL;
  119. debugfs_root = sde_debugfs_get_root(sde_kms);
  120. if (!debugfs_root)
  121. return -EINVAL;
  122. /* allow debugfs_root to be NULL */
  123. debugfs_create_x32(SDE_DEBUGFS_HWMASKNAME, 0600, debugfs_root, p);
  124. (void) sde_debugfs_vbif_init(sde_kms, debugfs_root);
  125. (void) sde_debugfs_core_irq_init(sde_kms, debugfs_root);
  126. rc = sde_core_perf_debugfs_init(&sde_kms->perf, debugfs_root);
  127. if (rc) {
  128. SDE_ERROR("failed to init perf %d\n", rc);
  129. return rc;
  130. }
  131. if (sde_kms->catalog->qdss_count)
  132. debugfs_create_u32("qdss", 0600, debugfs_root,
  133. (u32 *)&sde_kms->qdss_enabled);
  134. debugfs_create_u32("pm_suspend_clk_dump", 0600, debugfs_root,
  135. (u32 *)&sde_kms->pm_suspend_clk_dump);
  136. return 0;
  137. }
  138. static void sde_kms_debugfs_destroy(struct msm_kms *kms)
  139. {
  140. struct sde_kms *sde_kms = to_sde_kms(kms);
  141. /* don't need to NULL check debugfs_root */
  142. if (sde_kms) {
  143. sde_debugfs_vbif_destroy(sde_kms);
  144. sde_debugfs_core_irq_destroy(sde_kms);
  145. }
  146. }
  147. static int _sde_kms_dump_clks_state(struct sde_kms *sde_kms)
  148. {
  149. int i;
  150. struct device *dev = sde_kms->dev->dev;
  151. SDE_INFO("runtime PM suspended:%d", pm_runtime_suspended(dev));
  152. for (i = 0; i < sde_kms->dsi_display_count; i++)
  153. dsi_display_dump_clks_state(sde_kms->dsi_displays[i]);
  154. return 0;
  155. }
  156. #else
  157. static int _sde_debugfs_init(struct sde_kms *sde_kms)
  158. {
  159. return 0;
  160. }
  161. static void sde_kms_debugfs_destroy(struct msm_kms *kms)
  162. {
  163. }
  164. static int _sde_kms_dump_clks_state(struct sde_kms *sde_kms)
  165. {
  166. return 0;
  167. }
  168. #endif
  169. static bool _sde_kms_skip_vblank_op(struct sde_kms *sde_kms)
  170. {
  171. struct sde_vm_ops *vm_ops = sde_vm_get_ops(sde_kms);
  172. if (vm_ops && vm_ops->vm_owns_hw
  173. && !vm_ops->vm_owns_hw(sde_kms))
  174. return true;
  175. return false;
  176. }
  177. static int sde_kms_enable_vblank(struct msm_kms *kms, struct drm_crtc *crtc)
  178. {
  179. int ret = 0;
  180. struct sde_kms *sde_kms;
  181. if (!kms)
  182. return -EINVAL;
  183. sde_kms = to_sde_kms(kms);
  184. sde_vm_lock(sde_kms);
  185. if (_sde_kms_skip_vblank_op(sde_kms)) {
  186. SDE_DEBUG("skipping vblank enable due to HW unavailablity\n");
  187. goto done;
  188. }
  189. SDE_ATRACE_BEGIN("sde_kms_enable_vblank");
  190. ret = sde_crtc_vblank(crtc, true);
  191. SDE_ATRACE_END("sde_kms_enable_vblank");
  192. done:
  193. sde_vm_unlock(sde_kms);
  194. return ret;
  195. }
  196. static void sde_kms_disable_vblank(struct msm_kms *kms, struct drm_crtc *crtc)
  197. {
  198. struct sde_kms *sde_kms;
  199. if (!kms)
  200. return;
  201. sde_kms = to_sde_kms(kms);
  202. sde_vm_lock(sde_kms);
  203. if (_sde_kms_skip_vblank_op(sde_kms)) {
  204. SDE_DEBUG("skipping vblank disable due to HW unavailablity\n");
  205. goto done;
  206. }
  207. SDE_ATRACE_BEGIN("sde_kms_disable_vblank");
  208. sde_crtc_vblank(crtc, false);
  209. SDE_ATRACE_END("sde_kms_disable_vblank");
  210. done:
  211. sde_vm_unlock(sde_kms);
  212. }
  213. static void sde_kms_wait_for_frame_transfer_complete(struct msm_kms *kms,
  214. struct drm_crtc *crtc)
  215. {
  216. struct drm_encoder *encoder;
  217. struct drm_device *dev;
  218. int ret;
  219. if (!kms || !crtc || !crtc->state || !crtc->dev) {
  220. SDE_ERROR("invalid params\n");
  221. return;
  222. }
  223. if (!crtc->state->enable) {
  224. SDE_DEBUG("[crtc:%d] not enable\n", crtc->base.id);
  225. return;
  226. }
  227. if (!crtc->state->active) {
  228. SDE_DEBUG("[crtc:%d] not active\n", crtc->base.id);
  229. return;
  230. }
  231. dev = crtc->dev;
  232. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  233. if (encoder->crtc != crtc)
  234. continue;
  235. /*
  236. * Video Mode - Wait for VSYNC
  237. * Cmd Mode - Wait for PP_DONE. Will be no-op if transfer is
  238. * complete
  239. */
  240. SDE_EVT32_VERBOSE(DRMID(crtc));
  241. ret = sde_encoder_wait_for_event(encoder, MSM_ENC_TX_COMPLETE);
  242. if (ret && ret != -EWOULDBLOCK) {
  243. SDE_ERROR(
  244. "[crtc: %d][enc: %d] wait for commit done returned %d\n",
  245. crtc->base.id, encoder->base.id, ret);
  246. break;
  247. }
  248. }
  249. }
  250. static int _sde_kms_secure_ctrl_xin_clients(struct sde_kms *sde_kms,
  251. struct drm_crtc *crtc, bool enable)
  252. {
  253. struct drm_device *dev;
  254. struct msm_drm_private *priv;
  255. struct sde_mdss_cfg *sde_cfg;
  256. struct drm_plane *plane;
  257. int i, ret;
  258. dev = sde_kms->dev;
  259. priv = dev->dev_private;
  260. sde_cfg = sde_kms->catalog;
  261. ret = sde_vbif_halt_xin_mask(sde_kms,
  262. sde_cfg->sui_block_xin_mask, enable);
  263. if (ret) {
  264. SDE_ERROR("failed to halt some xin-clients, ret:%d\n", ret);
  265. return ret;
  266. }
  267. if (enable) {
  268. for (i = 0; i < priv->num_planes; i++) {
  269. plane = priv->planes[i];
  270. sde_plane_secure_ctrl_xin_client(plane, crtc);
  271. }
  272. }
  273. return 0;
  274. }
  275. /**
  276. * _sde_kms_scm_call - makes secure channel call to switch the VMIDs
  277. * @sde_kms: Pointer to sde_kms struct
  278. * @vimd: switch the stage 2 translation to this VMID
  279. */
  280. static int _sde_kms_scm_call(struct sde_kms *sde_kms, int vmid)
  281. {
  282. struct device dummy = {};
  283. dma_addr_t dma_handle;
  284. uint32_t num_sids;
  285. uint32_t *sec_sid;
  286. struct sde_mdss_cfg *sde_cfg = sde_kms->catalog;
  287. int ret = 0, i;
  288. struct qtee_shm shm;
  289. bool qtee_en = qtee_shmbridge_is_enabled();
  290. phys_addr_t mem_addr;
  291. u64 mem_size;
  292. num_sids = sde_cfg->sec_sid_mask_count;
  293. if (!num_sids) {
  294. SDE_ERROR("secure SID masks not configured, vmid 0x%x\n", vmid);
  295. return -EINVAL;
  296. }
  297. if (qtee_en) {
  298. ret = qtee_shmbridge_allocate_shm(num_sids * sizeof(uint32_t),
  299. &shm);
  300. if (ret)
  301. return -ENOMEM;
  302. sec_sid = (uint32_t *) shm.vaddr;
  303. mem_addr = shm.paddr;
  304. /**
  305. * SMMUSecureModeSwitch requires the size to be number of SID's
  306. * but shm allocates size in pages. Modify the args as per
  307. * client requirement.
  308. */
  309. mem_size = sizeof(uint32_t) * num_sids;
  310. } else {
  311. sec_sid = kcalloc(num_sids, sizeof(uint32_t), GFP_KERNEL);
  312. if (!sec_sid)
  313. return -ENOMEM;
  314. mem_addr = virt_to_phys(sec_sid);
  315. mem_size = sizeof(uint32_t) * num_sids;
  316. }
  317. for (i = 0; i < num_sids; i++) {
  318. sec_sid[i] = sde_cfg->sec_sid_mask[i];
  319. SDE_DEBUG("sid_mask[%d]: %d\n", i, sec_sid[i]);
  320. }
  321. ret = dma_coerce_mask_and_coherent(&dummy, DMA_BIT_MASK(64));
  322. if (ret) {
  323. SDE_ERROR("Failed to set dma mask for dummy dev %d\n", ret);
  324. goto map_error;
  325. }
  326. set_dma_ops(&dummy, NULL);
  327. dma_handle = dma_map_single(&dummy, sec_sid,
  328. num_sids * sizeof(uint32_t), DMA_TO_DEVICE);
  329. if (dma_mapping_error(&dummy, dma_handle)) {
  330. SDE_ERROR("dma_map_single for dummy dev failed vmid 0x%x\n",
  331. vmid);
  332. goto map_error;
  333. }
  334. SDE_DEBUG("calling scm_call for vmid 0x%x, num_sids %d, qtee_en %d",
  335. vmid, num_sids, qtee_en);
  336. ret = qcom_scm_mem_protect_sd_ctrl(MDP_DEVICE_ID, mem_addr,
  337. mem_size, vmid);
  338. if (ret)
  339. SDE_ERROR("Error:scm_call2, vmid %lld, ret%d\n",
  340. vmid, ret);
  341. SDE_EVT32(MEM_PROTECT_SD_CTRL_SWITCH, MDP_DEVICE_ID, mem_size,
  342. vmid, qtee_en, num_sids, ret);
  343. dma_unmap_single(&dummy, dma_handle,
  344. num_sids * sizeof(uint32_t), DMA_TO_DEVICE);
  345. map_error:
  346. if (qtee_en)
  347. qtee_shmbridge_free_shm(&shm);
  348. else
  349. kfree(sec_sid);
  350. return ret;
  351. }
  352. static int _sde_kms_detach_all_cb(struct sde_kms *sde_kms, u32 vmid)
  353. {
  354. u32 ret;
  355. if (atomic_inc_return(&sde_kms->detach_all_cb) > 1)
  356. return 0;
  357. /* detach_all_contexts */
  358. ret = sde_kms_mmu_detach(sde_kms, false);
  359. if (ret) {
  360. SDE_ERROR("failed to detach all cb ret:%d\n", ret);
  361. goto mmu_error;
  362. }
  363. ret = _sde_kms_scm_call(sde_kms, vmid);
  364. if (ret) {
  365. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  366. goto scm_error;
  367. }
  368. return 0;
  369. scm_error:
  370. sde_kms_mmu_attach(sde_kms, false);
  371. mmu_error:
  372. atomic_dec(&sde_kms->detach_all_cb);
  373. return ret;
  374. }
  375. static int _sde_kms_attach_all_cb(struct sde_kms *sde_kms, u32 vmid,
  376. u32 old_vmid)
  377. {
  378. u32 ret;
  379. if (atomic_dec_return(&sde_kms->detach_all_cb) != 0)
  380. return 0;
  381. ret = _sde_kms_scm_call(sde_kms, vmid);
  382. if (ret) {
  383. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  384. goto scm_error;
  385. }
  386. /* attach_all_contexts */
  387. ret = sde_kms_mmu_attach(sde_kms, false);
  388. if (ret) {
  389. SDE_ERROR("failed to attach all cb ret:%d\n", ret);
  390. goto mmu_error;
  391. }
  392. return 0;
  393. mmu_error:
  394. _sde_kms_scm_call(sde_kms, old_vmid);
  395. scm_error:
  396. atomic_inc(&sde_kms->detach_all_cb);
  397. return ret;
  398. }
  399. static int _sde_kms_detach_sec_cb(struct sde_kms *sde_kms, int vmid)
  400. {
  401. u32 ret;
  402. if (atomic_inc_return(&sde_kms->detach_sec_cb) > 1)
  403. return 0;
  404. /* detach secure_context */
  405. ret = sde_kms_mmu_detach(sde_kms, true);
  406. if (ret) {
  407. SDE_ERROR("failed to detach sec cb ret:%d\n", ret);
  408. goto mmu_error;
  409. }
  410. ret = _sde_kms_scm_call(sde_kms, vmid);
  411. if (ret) {
  412. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  413. goto scm_error;
  414. }
  415. return 0;
  416. scm_error:
  417. sde_kms_mmu_attach(sde_kms, true);
  418. mmu_error:
  419. atomic_dec(&sde_kms->detach_sec_cb);
  420. return ret;
  421. }
  422. static int _sde_kms_attach_sec_cb(struct sde_kms *sde_kms, u32 vmid,
  423. u32 old_vmid)
  424. {
  425. u32 ret;
  426. if (atomic_dec_return(&sde_kms->detach_sec_cb) != 0)
  427. return 0;
  428. ret = _sde_kms_scm_call(sde_kms, vmid);
  429. if (ret) {
  430. goto scm_error;
  431. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  432. }
  433. ret = sde_kms_mmu_attach(sde_kms, true);
  434. if (ret) {
  435. SDE_ERROR("failed to attach sec cb ret:%d\n", ret);
  436. goto mmu_error;
  437. }
  438. return 0;
  439. mmu_error:
  440. _sde_kms_scm_call(sde_kms, old_vmid);
  441. scm_error:
  442. atomic_inc(&sde_kms->detach_sec_cb);
  443. return ret;
  444. }
  445. static int _sde_kms_sui_misr_ctrl(struct sde_kms *sde_kms,
  446. struct drm_crtc *crtc, bool enable)
  447. {
  448. int ret;
  449. if (enable) {
  450. ret = pm_runtime_get_sync(sde_kms->dev->dev);
  451. if (ret < 0) {
  452. SDE_ERROR("failed to enable resource, ret:%d\n", ret);
  453. return ret;
  454. }
  455. sde_crtc_misr_setup(crtc, true, 1);
  456. ret = _sde_kms_secure_ctrl_xin_clients(sde_kms, crtc, true);
  457. if (ret) {
  458. sde_crtc_misr_setup(crtc, false, 0);
  459. pm_runtime_put_sync(sde_kms->dev->dev);
  460. return ret;
  461. }
  462. } else {
  463. _sde_kms_secure_ctrl_xin_clients(sde_kms, crtc, false);
  464. sde_crtc_misr_setup(crtc, false, 0);
  465. pm_runtime_put_sync(sde_kms->dev->dev);
  466. }
  467. return 0;
  468. }
  469. static int _sde_kms_secure_ctrl(struct sde_kms *sde_kms, struct drm_crtc *crtc,
  470. bool post_commit)
  471. {
  472. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  473. int old_smmu_state = smmu_state->state;
  474. int ret = 0;
  475. u32 vmid;
  476. if (!sde_kms || !crtc) {
  477. SDE_ERROR("invalid argument(s)\n");
  478. return -EINVAL;
  479. }
  480. SDE_EVT32(DRMID(crtc), smmu_state->state, smmu_state->transition_type,
  481. post_commit, smmu_state->sui_misr_state,
  482. smmu_state->secure_level, SDE_EVTLOG_FUNC_ENTRY);
  483. if ((!smmu_state->transition_type) ||
  484. ((smmu_state->transition_type == POST_COMMIT) && !post_commit))
  485. /* Bail out */
  486. return 0;
  487. /* enable sui misr if requested, before the transition */
  488. if (smmu_state->sui_misr_state == SUI_MISR_ENABLE_REQ) {
  489. ret = _sde_kms_sui_misr_ctrl(sde_kms, crtc, true);
  490. if (ret) {
  491. smmu_state->sui_misr_state = NONE;
  492. goto end;
  493. }
  494. }
  495. mutex_lock(&sde_kms->secure_transition_lock);
  496. switch (smmu_state->state) {
  497. case DETACH_ALL_REQ:
  498. ret = _sde_kms_detach_all_cb(sde_kms, VMID_CP_SEC_DISPLAY);
  499. if (!ret)
  500. smmu_state->state = DETACHED;
  501. break;
  502. case ATTACH_ALL_REQ:
  503. ret = _sde_kms_attach_all_cb(sde_kms, VMID_CP_PIXEL,
  504. VMID_CP_SEC_DISPLAY);
  505. if (!ret) {
  506. smmu_state->state = ATTACHED;
  507. smmu_state->secure_level = SDE_DRM_SEC_NON_SEC;
  508. }
  509. break;
  510. case DETACH_SEC_REQ:
  511. vmid = (smmu_state->secure_level == SDE_DRM_SEC_ONLY) ?
  512. VMID_CP_SEC_DISPLAY : VMID_CP_CAMERA_PREVIEW;
  513. ret = _sde_kms_detach_sec_cb(sde_kms, vmid);
  514. if (!ret)
  515. smmu_state->state = DETACHED_SEC;
  516. break;
  517. case ATTACH_SEC_REQ:
  518. vmid = (smmu_state->secure_level == SDE_DRM_SEC_ONLY) ?
  519. VMID_CP_SEC_DISPLAY : VMID_CP_CAMERA_PREVIEW;
  520. ret = _sde_kms_attach_sec_cb(sde_kms, VMID_CP_PIXEL, vmid);
  521. if (!ret) {
  522. smmu_state->state = ATTACHED;
  523. smmu_state->secure_level = SDE_DRM_SEC_NON_SEC;
  524. }
  525. break;
  526. default:
  527. SDE_ERROR("crtc%d: invalid smmu state %d transition type %d\n",
  528. DRMID(crtc), smmu_state->state,
  529. smmu_state->transition_type);
  530. ret = -EINVAL;
  531. break;
  532. }
  533. mutex_unlock(&sde_kms->secure_transition_lock);
  534. /* disable sui misr if requested, after the transition */
  535. if (!ret && (smmu_state->sui_misr_state == SUI_MISR_DISABLE_REQ)) {
  536. ret = _sde_kms_sui_misr_ctrl(sde_kms, crtc, false);
  537. if (ret)
  538. goto end;
  539. }
  540. end:
  541. smmu_state->transition_error = false;
  542. if (ret) {
  543. smmu_state->transition_error = true;
  544. SDE_ERROR(
  545. "crtc%d: req_state %d, new_state %d, sec_lvl %d, ret %d\n",
  546. DRMID(crtc), old_smmu_state, smmu_state->state,
  547. smmu_state->secure_level, ret);
  548. smmu_state->state = smmu_state->prev_state;
  549. smmu_state->secure_level = smmu_state->prev_secure_level;
  550. if (smmu_state->sui_misr_state == SUI_MISR_ENABLE_REQ)
  551. _sde_kms_sui_misr_ctrl(sde_kms, crtc, false);
  552. }
  553. SDE_DEBUG("crtc %d: req_state %d, new_state %d, sec_lvl %d, ret %d\n",
  554. DRMID(crtc), old_smmu_state, smmu_state->state,
  555. smmu_state->secure_level, ret);
  556. SDE_EVT32(DRMID(crtc), smmu_state->state, smmu_state->prev_state,
  557. smmu_state->transition_type,
  558. smmu_state->transition_error,
  559. smmu_state->secure_level, smmu_state->prev_secure_level,
  560. smmu_state->sui_misr_state, ret, SDE_EVTLOG_FUNC_EXIT);
  561. smmu_state->sui_misr_state = NONE;
  562. smmu_state->transition_type = NONE;
  563. return ret;
  564. }
  565. static int sde_kms_prepare_secure_transition(struct msm_kms *kms,
  566. struct drm_atomic_state *state)
  567. {
  568. struct drm_crtc *crtc;
  569. struct drm_crtc_state *old_crtc_state;
  570. struct drm_plane_state *old_plane_state, *new_plane_state;
  571. struct drm_plane *plane;
  572. struct drm_plane_state *plane_state;
  573. struct sde_kms *sde_kms = to_sde_kms(kms);
  574. struct drm_device *dev = sde_kms->dev;
  575. int i, ops = 0, ret = 0;
  576. bool old_valid_fb = false;
  577. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  578. for_each_old_crtc_in_state(state, crtc, old_crtc_state, i) {
  579. if (!crtc->state || !crtc->state->active)
  580. continue;
  581. /*
  582. * It is safe to assume only one active crtc,
  583. * and compatible translation modes on the
  584. * planes staged on this crtc.
  585. * otherwise validation would have failed.
  586. * For this CRTC,
  587. */
  588. /*
  589. * 1. Check if old state on the CRTC has planes
  590. * staged with valid fbs
  591. */
  592. for_each_old_plane_in_state(state, plane, plane_state, i) {
  593. if (!plane_state->crtc)
  594. continue;
  595. if (plane_state->fb) {
  596. old_valid_fb = true;
  597. break;
  598. }
  599. }
  600. /*
  601. * 2.Get the operations needed to be performed before
  602. * secure transition can be initiated.
  603. */
  604. ops = sde_crtc_get_secure_transition_ops(crtc,
  605. old_crtc_state, old_valid_fb);
  606. if (ops < 0) {
  607. SDE_ERROR("invalid secure operations %x\n", ops);
  608. return ops;
  609. }
  610. if (!ops) {
  611. smmu_state->transition_error = false;
  612. goto no_ops;
  613. }
  614. SDE_DEBUG("%d:secure operations(%x) started on state:%pK\n",
  615. crtc->base.id, ops, crtc->state);
  616. SDE_EVT32(DRMID(crtc), ops, crtc->state, old_valid_fb);
  617. /* 3. Perform operations needed for secure transition */
  618. if (ops & SDE_KMS_OPS_WAIT_FOR_TX_DONE) {
  619. SDE_DEBUG("wait_for_transfer_done\n");
  620. sde_kms_wait_for_frame_transfer_complete(kms, crtc);
  621. }
  622. if (ops & SDE_KMS_OPS_CLEANUP_PLANE_FB) {
  623. SDE_DEBUG("cleanup planes\n");
  624. drm_atomic_helper_cleanup_planes(dev, state);
  625. for_each_oldnew_plane_in_state(state, plane,
  626. old_plane_state, new_plane_state, i)
  627. sde_plane_destroy_fb(old_plane_state);
  628. }
  629. if (ops & SDE_KMS_OPS_SECURE_STATE_CHANGE) {
  630. SDE_DEBUG("secure ctrl\n");
  631. _sde_kms_secure_ctrl(sde_kms, crtc, false);
  632. }
  633. if (ops & SDE_KMS_OPS_PREPARE_PLANE_FB) {
  634. SDE_DEBUG("prepare planes %d",
  635. crtc->state->plane_mask);
  636. drm_atomic_crtc_for_each_plane(plane,
  637. crtc) {
  638. const struct drm_plane_helper_funcs *funcs;
  639. plane_state = plane->state;
  640. funcs = plane->helper_private;
  641. SDE_DEBUG("psde:%d FB[%u]\n",
  642. plane->base.id,
  643. plane->fb->base.id);
  644. if (!funcs)
  645. continue;
  646. if (funcs->prepare_fb(plane, plane_state)) {
  647. ret = funcs->prepare_fb(plane,
  648. plane_state);
  649. if (ret)
  650. return ret;
  651. }
  652. }
  653. }
  654. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  655. SDE_DEBUG("secure operations completed\n");
  656. }
  657. no_ops:
  658. return 0;
  659. }
  660. static int _sde_kms_release_splash_buffer(unsigned int mem_addr,
  661. unsigned int splash_buffer_size,
  662. unsigned int ramdump_base,
  663. unsigned int ramdump_buffer_size)
  664. {
  665. unsigned long pfn_start, pfn_end, pfn_idx;
  666. int ret = 0;
  667. if (!mem_addr || !splash_buffer_size) {
  668. SDE_ERROR("invalid params\n");
  669. return -EINVAL;
  670. }
  671. /* leave ramdump memory only if base address matches */
  672. if (ramdump_base == mem_addr &&
  673. ramdump_buffer_size <= splash_buffer_size) {
  674. mem_addr += ramdump_buffer_size;
  675. splash_buffer_size -= ramdump_buffer_size;
  676. }
  677. pfn_start = mem_addr >> PAGE_SHIFT;
  678. pfn_end = (mem_addr + splash_buffer_size) >> PAGE_SHIFT;
  679. if (ret) {
  680. SDE_ERROR("continuous splash memory free failed:%d\n", ret);
  681. return ret;
  682. }
  683. for (pfn_idx = pfn_start; pfn_idx < pfn_end; pfn_idx++)
  684. free_reserved_page(pfn_to_page(pfn_idx));
  685. return ret;
  686. }
  687. static int _sde_kms_splash_mem_get(struct sde_kms *sde_kms,
  688. struct sde_splash_mem *splash)
  689. {
  690. struct msm_mmu *mmu = NULL;
  691. int ret = 0;
  692. if (!sde_kms->aspace[0]) {
  693. SDE_ERROR("aspace not found for sde kms node\n");
  694. return -EINVAL;
  695. }
  696. mmu = sde_kms->aspace[0]->mmu;
  697. if (!mmu) {
  698. SDE_ERROR("mmu not found for aspace\n");
  699. return -EINVAL;
  700. }
  701. if (!splash || !mmu->funcs || !mmu->funcs->one_to_one_map) {
  702. SDE_ERROR("invalid input params for map\n");
  703. return -EINVAL;
  704. }
  705. if (!splash->ref_cnt) {
  706. ret = mmu->funcs->one_to_one_map(mmu, splash->splash_buf_base,
  707. splash->splash_buf_base,
  708. splash->splash_buf_size,
  709. IOMMU_READ | IOMMU_NOEXEC);
  710. if (ret)
  711. SDE_ERROR("splash memory smmu map failed:%d\n", ret);
  712. }
  713. splash->ref_cnt++;
  714. SDE_DEBUG("one2one mapping done for base:%lx size:%x ref_cnt:%d\n",
  715. splash->splash_buf_base,
  716. splash->splash_buf_size,
  717. splash->ref_cnt);
  718. return ret;
  719. }
  720. static int _sde_kms_map_all_splash_regions(struct sde_kms *sde_kms)
  721. {
  722. int i = 0;
  723. int ret = 0;
  724. if (!sde_kms)
  725. return -EINVAL;
  726. for (i = 0; i < sde_kms->splash_data.num_splash_displays; i++) {
  727. ret = _sde_kms_splash_mem_get(sde_kms,
  728. sde_kms->splash_data.splash_display[i].splash);
  729. if (ret)
  730. return ret;
  731. }
  732. return ret;
  733. }
  734. static int _sde_kms_splash_mem_put(struct sde_kms *sde_kms,
  735. struct sde_splash_mem *splash)
  736. {
  737. struct msm_mmu *mmu = NULL;
  738. int rc = 0;
  739. if (!sde_kms || !sde_kms->aspace[0] || !sde_kms->aspace[0]->mmu) {
  740. SDE_ERROR("invalid params\n");
  741. return -EINVAL;
  742. }
  743. mmu = sde_kms->aspace[0]->mmu;
  744. if (!splash || !splash->ref_cnt ||
  745. !mmu || !mmu->funcs || !mmu->funcs->one_to_one_unmap)
  746. return -EINVAL;
  747. splash->ref_cnt--;
  748. SDE_DEBUG("splash base:%lx refcnt:%d\n",
  749. splash->splash_buf_base, splash->ref_cnt);
  750. if (!splash->ref_cnt) {
  751. mmu->funcs->one_to_one_unmap(mmu, splash->splash_buf_base,
  752. splash->splash_buf_size);
  753. rc = _sde_kms_release_splash_buffer(splash->splash_buf_base,
  754. splash->splash_buf_size, splash->ramdump_base,
  755. splash->ramdump_size);
  756. splash->splash_buf_base = 0;
  757. splash->splash_buf_size = 0;
  758. }
  759. return rc;
  760. }
  761. static int _sde_kms_unmap_all_splash_regions(struct sde_kms *sde_kms)
  762. {
  763. int i = 0;
  764. int ret = 0;
  765. if (!sde_kms || !sde_kms->splash_data.num_splash_regions)
  766. return -EINVAL;
  767. for (i = 0; i < sde_kms->splash_data.num_splash_displays; i++) {
  768. ret = _sde_kms_splash_mem_put(sde_kms,
  769. sde_kms->splash_data.splash_display[i].splash);
  770. if (ret)
  771. return ret;
  772. }
  773. return ret;
  774. }
  775. static int _sde_kms_get_blank(struct drm_crtc_state *crtc_state,
  776. struct drm_connector_state *conn_state)
  777. {
  778. int lp_mode, blank;
  779. if (crtc_state->active)
  780. lp_mode = sde_connector_get_property(conn_state,
  781. CONNECTOR_PROP_LP);
  782. else
  783. lp_mode = SDE_MODE_DPMS_OFF;
  784. switch (lp_mode) {
  785. case SDE_MODE_DPMS_ON:
  786. blank = DRM_PANEL_BLANK_UNBLANK;
  787. break;
  788. case SDE_MODE_DPMS_LP1:
  789. case SDE_MODE_DPMS_LP2:
  790. blank = DRM_PANEL_BLANK_LP;
  791. break;
  792. case SDE_MODE_DPMS_OFF:
  793. default:
  794. blank = DRM_PANEL_BLANK_POWERDOWN;
  795. break;
  796. }
  797. return blank;
  798. }
  799. static void _sde_kms_drm_check_dpms(struct drm_atomic_state *old_state,
  800. unsigned long event)
  801. {
  802. struct drm_connector *connector;
  803. struct drm_connector_state *old_conn_state;
  804. struct drm_crtc_state *old_crtc_state;
  805. struct drm_crtc *crtc;
  806. int i, old_mode, new_mode, old_fps, new_fps;
  807. for_each_old_connector_in_state(old_state, connector,
  808. old_conn_state, i) {
  809. crtc = connector->state->crtc ? connector->state->crtc :
  810. old_conn_state->crtc;
  811. if (!crtc)
  812. continue;
  813. new_fps = crtc->state->mode.vrefresh;
  814. new_mode = _sde_kms_get_blank(crtc->state, connector->state);
  815. if (old_conn_state->crtc) {
  816. old_crtc_state = drm_atomic_get_existing_crtc_state(
  817. old_state, old_conn_state->crtc);
  818. old_fps = old_crtc_state->mode.vrefresh;
  819. old_mode = _sde_kms_get_blank(old_crtc_state,
  820. old_conn_state);
  821. } else {
  822. old_fps = 0;
  823. old_mode = DRM_PANEL_BLANK_POWERDOWN;
  824. }
  825. if ((old_mode != new_mode) || (old_fps != new_fps)) {
  826. struct drm_panel_notifier notifier_data;
  827. SDE_EVT32(old_mode, new_mode, old_fps, new_fps,
  828. connector->panel, crtc->state->active,
  829. old_conn_state->crtc, event);
  830. pr_debug("change detected (power mode %d->%d, fps %d->%d)\n",
  831. old_mode, new_mode, old_fps, new_fps);
  832. /* If suspend resume and fps change are happening
  833. * at the same time, give preference to power mode
  834. * changes rather than fps change.
  835. */
  836. if ((old_mode == new_mode) && (old_fps != new_fps))
  837. new_mode = DRM_PANEL_BLANK_FPS_CHANGE;
  838. notifier_data.data = &new_mode;
  839. notifier_data.refresh_rate = new_fps;
  840. notifier_data.id = connector->base.id;
  841. if (connector->panel)
  842. drm_panel_notifier_call_chain(connector->panel,
  843. event, &notifier_data);
  844. }
  845. }
  846. }
  847. int sde_kms_vm_primary_prepare_commit(struct sde_kms *sde_kms,
  848. struct drm_atomic_state *state)
  849. {
  850. struct drm_device *ddev;
  851. struct drm_crtc *crtc;
  852. struct drm_encoder *encoder;
  853. struct drm_connector *connector;
  854. struct sde_vm_ops *vm_ops;
  855. struct sde_crtc_state *cstate;
  856. enum sde_crtc_vm_req vm_req;
  857. int rc = 0;
  858. ddev = sde_kms->dev;
  859. vm_ops = sde_vm_get_ops(sde_kms);
  860. if (!vm_ops)
  861. return -EINVAL;
  862. crtc = state->crtcs[0].ptr;
  863. cstate = to_sde_crtc_state(state->crtcs[0].new_state);
  864. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  865. if (vm_req != VM_REQ_ACQUIRE)
  866. return 0;
  867. /* enable MDSS irq line */
  868. sde_irq_update(&sde_kms->base, true);
  869. /* clear the stale IRQ status bits */
  870. if (sde_kms->hw_intr && sde_kms->hw_intr->ops.clear_all_irqs)
  871. sde_kms->hw_intr->ops.clear_all_irqs(sde_kms->hw_intr);
  872. /* enable the display path IRQ's */
  873. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask)
  874. sde_encoder_irq_control(encoder, true);
  875. /* Schedule ESD work */
  876. list_for_each_entry(connector, &ddev->mode_config.connector_list, head)
  877. if (drm_connector_mask(connector) & crtc->state->connector_mask)
  878. sde_connector_schedule_status_work(connector, true);
  879. /* handle non-SDE pre_acquire */
  880. if (vm_ops->vm_client_post_acquire)
  881. rc = vm_ops->vm_client_post_acquire(sde_kms);
  882. return rc;
  883. }
  884. int sde_kms_vm_trusted_prepare_commit(struct sde_kms *sde_kms,
  885. struct drm_atomic_state *state)
  886. {
  887. struct drm_device *ddev;
  888. struct drm_plane *plane;
  889. struct sde_crtc_state *cstate;
  890. enum sde_crtc_vm_req vm_req;
  891. ddev = sde_kms->dev;
  892. cstate = to_sde_crtc_state(state->crtcs[0].new_state);
  893. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  894. if (vm_req != VM_REQ_ACQUIRE)
  895. return 0;
  896. /* Clear the stale IRQ status bits */
  897. if (sde_kms->hw_intr && sde_kms->hw_intr->ops.clear_all_irqs)
  898. sde_kms->hw_intr->ops.clear_all_irqs(sde_kms->hw_intr);
  899. /* Program the SID's for the trusted VM */
  900. list_for_each_entry(plane, &ddev->mode_config.plane_list, head)
  901. sde_plane_set_sid(plane, 1);
  902. sde_hw_set_lutdma_sid(sde_kms->hw_sid, 1);
  903. return 0;
  904. }
  905. static void sde_kms_prepare_commit(struct msm_kms *kms,
  906. struct drm_atomic_state *state)
  907. {
  908. struct sde_kms *sde_kms;
  909. struct msm_drm_private *priv;
  910. struct drm_device *dev;
  911. struct drm_encoder *encoder;
  912. struct drm_crtc *crtc;
  913. struct drm_crtc_state *crtc_state;
  914. struct sde_vm_ops *vm_ops;
  915. int i, rc;
  916. if (!kms)
  917. return;
  918. sde_kms = to_sde_kms(kms);
  919. dev = sde_kms->dev;
  920. if (!dev || !dev->dev_private)
  921. return;
  922. priv = dev->dev_private;
  923. SDE_ATRACE_BEGIN("prepare_commit");
  924. rc = pm_runtime_get_sync(sde_kms->dev->dev);
  925. if (rc < 0) {
  926. SDE_ERROR("failed to enable power resources %d\n", rc);
  927. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  928. goto end;
  929. }
  930. if (sde_kms->first_kickoff) {
  931. sde_power_scale_reg_bus(&priv->phandle, VOTE_INDEX_HIGH, false);
  932. sde_kms->first_kickoff = false;
  933. }
  934. for_each_old_crtc_in_state(state, crtc, crtc_state, i) {
  935. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  936. head) {
  937. if (encoder->crtc != crtc)
  938. continue;
  939. if (sde_encoder_prepare_commit(encoder) == -ETIMEDOUT) {
  940. SDE_ERROR("crtc:%d, initiating hw reset\n",
  941. DRMID(crtc));
  942. sde_encoder_needs_hw_reset(encoder);
  943. sde_crtc_set_needs_hw_reset(crtc);
  944. }
  945. }
  946. }
  947. /*
  948. * NOTE: for secure use cases we want to apply the new HW
  949. * configuration only after completing preparation for secure
  950. * transitions prepare below if any transtions is required.
  951. */
  952. sde_kms_prepare_secure_transition(kms, state);
  953. vm_ops = sde_vm_get_ops(sde_kms);
  954. if (!vm_ops)
  955. goto end;
  956. if (vm_ops->vm_prepare_commit)
  957. vm_ops->vm_prepare_commit(sde_kms, state);
  958. _sde_kms_drm_check_dpms(state, DRM_PANEL_EARLY_EVENT_BLANK);
  959. end:
  960. SDE_ATRACE_END("prepare_commit");
  961. }
  962. static void sde_kms_commit(struct msm_kms *kms,
  963. struct drm_atomic_state *old_state)
  964. {
  965. struct sde_kms *sde_kms;
  966. struct drm_crtc *crtc;
  967. struct drm_crtc_state *old_crtc_state;
  968. int i;
  969. if (!kms || !old_state)
  970. return;
  971. sde_kms = to_sde_kms(kms);
  972. if (!sde_kms_power_resource_is_enabled(sde_kms->dev)) {
  973. SDE_ERROR("power resource is not enabled\n");
  974. return;
  975. }
  976. SDE_ATRACE_BEGIN("sde_kms_commit");
  977. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  978. if (crtc->state->active) {
  979. SDE_EVT32(DRMID(crtc));
  980. sde_crtc_commit_kickoff(crtc, old_crtc_state);
  981. }
  982. }
  983. SDE_ATRACE_END("sde_kms_commit");
  984. }
  985. static void _sde_kms_free_splash_display_data(struct sde_kms *sde_kms,
  986. struct sde_splash_display *splash_display)
  987. {
  988. if (!sde_kms || !splash_display ||
  989. !sde_kms->splash_data.num_splash_displays)
  990. return;
  991. if (sde_kms->splash_data.num_splash_regions)
  992. _sde_kms_splash_mem_put(sde_kms, splash_display->splash);
  993. sde_kms->splash_data.num_splash_displays--;
  994. SDE_DEBUG("cont_splash handoff done, remaining:%d\n",
  995. sde_kms->splash_data.num_splash_displays);
  996. memset(splash_display, 0x0, sizeof(struct sde_splash_display));
  997. }
  998. static void _sde_kms_release_splash_resource(struct sde_kms *sde_kms,
  999. struct drm_crtc *crtc)
  1000. {
  1001. struct msm_drm_private *priv;
  1002. struct sde_splash_display *splash_display;
  1003. int i;
  1004. if (!sde_kms || !crtc)
  1005. return;
  1006. priv = sde_kms->dev->dev_private;
  1007. if (!crtc->state->active || !sde_kms->splash_data.num_splash_displays)
  1008. return;
  1009. SDE_EVT32(DRMID(crtc), crtc->state->active,
  1010. sde_kms->splash_data.num_splash_displays);
  1011. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  1012. splash_display = &sde_kms->splash_data.splash_display[i];
  1013. if (splash_display->encoder &&
  1014. crtc == splash_display->encoder->crtc)
  1015. break;
  1016. }
  1017. if (i >= MAX_DSI_DISPLAYS)
  1018. return;
  1019. if (splash_display->cont_splash_enabled) {
  1020. sde_encoder_update_caps_for_cont_splash(splash_display->encoder,
  1021. splash_display, false);
  1022. _sde_kms_free_splash_display_data(sde_kms, splash_display);
  1023. }
  1024. /* remove the votes if all displays are done with splash */
  1025. if (!sde_kms->splash_data.num_splash_displays) {
  1026. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  1027. sde_power_data_bus_set_quota(&priv->phandle, i,
  1028. SDE_POWER_HANDLE_ENABLE_BUS_AB_QUOTA,
  1029. SDE_POWER_HANDLE_ENABLE_BUS_IB_QUOTA);
  1030. pm_runtime_put_sync(sde_kms->dev->dev);
  1031. }
  1032. }
  1033. void _sde_kms_program_mode_info(struct sde_kms *sde_kms)
  1034. {
  1035. struct drm_encoder *encoder;
  1036. struct drm_crtc *crtc;
  1037. struct drm_connector *connector;
  1038. struct drm_connector_list_iter conn_iter;
  1039. struct dsi_display *dsi_display;
  1040. struct drm_display_mode *drm_mode;
  1041. int i;
  1042. struct drm_device *dev;
  1043. u32 mode_index = 0;
  1044. if (!sde_kms->dev || !sde_kms->hw_mdp)
  1045. return;
  1046. dev = sde_kms->dev;
  1047. sde_kms->hw_mdp->ops.clear_mode_index(sde_kms->hw_mdp);
  1048. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  1049. dsi_display = (struct dsi_display *)sde_kms->dsi_displays[i];
  1050. if (dsi_display->bridge->base.encoder) {
  1051. encoder = dsi_display->bridge->base.encoder;
  1052. crtc = encoder->crtc;
  1053. if (!crtc->state->active)
  1054. continue;
  1055. mutex_lock(&dev->mode_config.mutex);
  1056. drm_connector_list_iter_begin(dev, &conn_iter);
  1057. drm_for_each_connector_iter(connector, &conn_iter) {
  1058. if (connector->encoder_ids[0]
  1059. == encoder->base.id)
  1060. break;
  1061. }
  1062. drm_connector_list_iter_end(&conn_iter);
  1063. mutex_unlock(&dev->mode_config.mutex);
  1064. list_for_each_entry(drm_mode, &connector->modes, head) {
  1065. if (drm_mode_equal(
  1066. &crtc->state->mode, drm_mode))
  1067. break;
  1068. mode_index++;
  1069. }
  1070. sde_kms->hw_mdp->ops.set_mode_index(
  1071. sde_kms->hw_mdp, i, mode_index);
  1072. SDE_DEBUG("crtc:%d, display_idx:%d, mode_index:%d\n",
  1073. DRMID(crtc), i, mode_index);
  1074. }
  1075. }
  1076. }
  1077. int sde_kms_vm_trusted_post_commit(struct sde_kms *sde_kms,
  1078. struct drm_atomic_state *state)
  1079. {
  1080. struct sde_vm_ops *vm_ops;
  1081. struct drm_device *ddev;
  1082. struct drm_crtc *crtc;
  1083. struct drm_plane *plane;
  1084. struct drm_encoder *encoder;
  1085. struct sde_crtc_state *cstate;
  1086. struct drm_crtc_state *new_cstate;
  1087. enum sde_crtc_vm_req vm_req;
  1088. int rc = 0;
  1089. if (!sde_kms || !sde_vm_is_enabled(sde_kms))
  1090. return -EINVAL;
  1091. vm_ops = sde_vm_get_ops(sde_kms);
  1092. ddev = sde_kms->dev;
  1093. crtc = state->crtcs[0].ptr;
  1094. new_cstate = state->crtcs[0].new_state;
  1095. cstate = to_sde_crtc_state(new_cstate);
  1096. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  1097. if (vm_req != VM_REQ_RELEASE)
  1098. return rc;
  1099. if (!new_cstate->active && !new_cstate->active_changed)
  1100. return rc;
  1101. /* if vm_req is enabled, once CRTC on the commit is guaranteed */
  1102. sde_kms_wait_for_frame_transfer_complete(&sde_kms->base, crtc);
  1103. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask)
  1104. sde_encoder_irq_control(encoder, false);
  1105. list_for_each_entry(plane, &ddev->mode_config.plane_list, head)
  1106. sde_plane_set_sid(plane, 0);
  1107. sde_hw_set_lutdma_sid(sde_kms->hw_sid, 0);
  1108. sde_kms_vm_trusted_resource_deinit(sde_kms);
  1109. if (vm_ops->vm_release)
  1110. rc = vm_ops->vm_release(sde_kms);
  1111. return rc;
  1112. }
  1113. int sde_kms_vm_pre_release(struct sde_kms *sde_kms,
  1114. struct drm_atomic_state *state)
  1115. {
  1116. struct drm_device *ddev;
  1117. struct drm_crtc *crtc;
  1118. struct drm_encoder *encoder;
  1119. struct drm_connector *connector;
  1120. int rc = 0;
  1121. ddev = sde_kms->dev;
  1122. crtc = state->crtcs[0].ptr;
  1123. /* if vm_req is enabled, once CRTC on the commit is guaranteed */
  1124. sde_kms_wait_for_frame_transfer_complete(&sde_kms->base, crtc);
  1125. /* disable ESD work */
  1126. list_for_each_entry(connector,
  1127. &ddev->mode_config.connector_list, head) {
  1128. if (drm_connector_mask(connector) & crtc->state->connector_mask)
  1129. sde_connector_schedule_status_work(connector, false);
  1130. }
  1131. /* disable SDE irq's */
  1132. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask)
  1133. sde_encoder_irq_control(encoder, false);
  1134. /* disable IRQ line */
  1135. sde_irq_update(&sde_kms->base, false);
  1136. return rc;
  1137. }
  1138. int sde_kms_vm_primary_post_commit(struct sde_kms *sde_kms,
  1139. struct drm_atomic_state *state)
  1140. {
  1141. struct sde_vm_ops *vm_ops;
  1142. struct sde_crtc_state *cstate;
  1143. struct drm_crtc *crtc;
  1144. enum sde_crtc_vm_req vm_req;
  1145. int rc = 0;
  1146. if (!sde_kms || !sde_vm_is_enabled(sde_kms))
  1147. return -EINVAL;
  1148. vm_ops = sde_vm_get_ops(sde_kms);
  1149. crtc = state->crtcs[0].ptr;
  1150. cstate = to_sde_crtc_state(state->crtcs[0].new_state);
  1151. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  1152. if (vm_req != VM_REQ_RELEASE)
  1153. goto exit;
  1154. /* handle SDE pre-release */
  1155. sde_kms_vm_pre_release(sde_kms, state);
  1156. /* properly handoff color processing features */
  1157. sde_cp_crtc_vm_primary_handoff(crtc);
  1158. /* program the current drm mode info to scratch reg */
  1159. _sde_kms_program_mode_info(sde_kms);
  1160. /* handle non-SDE clients pre-release */
  1161. if (vm_ops->vm_client_pre_release) {
  1162. rc = vm_ops->vm_client_pre_release(sde_kms);
  1163. if (rc) {
  1164. SDE_ERROR("sde vm pre_release failed, rc=%d\n", rc);
  1165. goto exit;
  1166. }
  1167. }
  1168. /* release HW */
  1169. if (vm_ops->vm_release) {
  1170. rc = vm_ops->vm_release(sde_kms);
  1171. if (rc)
  1172. SDE_ERROR("sde vm assign failed, rc=%d\n", rc);
  1173. }
  1174. exit:
  1175. return rc;
  1176. }
  1177. static void sde_kms_complete_commit(struct msm_kms *kms,
  1178. struct drm_atomic_state *old_state)
  1179. {
  1180. struct sde_kms *sde_kms;
  1181. struct msm_drm_private *priv;
  1182. struct drm_crtc *crtc;
  1183. struct drm_crtc_state *old_crtc_state;
  1184. struct drm_connector *connector;
  1185. struct drm_connector_state *old_conn_state;
  1186. struct msm_display_conn_params params;
  1187. struct sde_vm_ops *vm_ops;
  1188. int i, rc = 0;
  1189. if (!kms || !old_state)
  1190. return;
  1191. sde_kms = to_sde_kms(kms);
  1192. if (!sde_kms->dev || !sde_kms->dev->dev_private)
  1193. return;
  1194. priv = sde_kms->dev->dev_private;
  1195. if (sde_kms_power_resource_is_enabled(sde_kms->dev) < 0) {
  1196. SDE_ERROR("power resource is not enabled\n");
  1197. return;
  1198. }
  1199. SDE_ATRACE_BEGIN("sde_kms_complete_commit");
  1200. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  1201. sde_crtc_complete_commit(crtc, old_crtc_state);
  1202. /* complete secure transitions if any */
  1203. if (sde_kms->smmu_state.transition_type == POST_COMMIT)
  1204. _sde_kms_secure_ctrl(sde_kms, crtc, true);
  1205. }
  1206. for_each_old_connector_in_state(old_state, connector,
  1207. old_conn_state, i) {
  1208. struct sde_connector *c_conn;
  1209. c_conn = to_sde_connector(connector);
  1210. if (!c_conn->ops.post_kickoff)
  1211. continue;
  1212. memset(&params, 0, sizeof(params));
  1213. sde_connector_complete_qsync_commit(connector, &params);
  1214. rc = c_conn->ops.post_kickoff(connector, &params);
  1215. if (rc) {
  1216. pr_err("Connector Post kickoff failed rc=%d\n",
  1217. rc);
  1218. }
  1219. }
  1220. vm_ops = sde_vm_get_ops(sde_kms);
  1221. if (vm_ops && vm_ops->vm_post_commit) {
  1222. rc = vm_ops->vm_post_commit(sde_kms, old_state);
  1223. if (rc)
  1224. SDE_ERROR("vm post commit failed, rc = %d\n",
  1225. rc);
  1226. }
  1227. _sde_kms_drm_check_dpms(old_state, DRM_PANEL_EVENT_BLANK);
  1228. pm_runtime_put_sync(sde_kms->dev->dev);
  1229. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i)
  1230. _sde_kms_release_splash_resource(sde_kms, crtc);
  1231. SDE_EVT32_VERBOSE(SDE_EVTLOG_FUNC_EXIT);
  1232. SDE_ATRACE_END("sde_kms_complete_commit");
  1233. }
  1234. static void sde_kms_wait_for_commit_done(struct msm_kms *kms,
  1235. struct drm_crtc *crtc)
  1236. {
  1237. struct drm_encoder *encoder;
  1238. struct drm_device *dev;
  1239. int ret;
  1240. if (!kms || !crtc || !crtc->state) {
  1241. SDE_ERROR("invalid params\n");
  1242. return;
  1243. }
  1244. dev = crtc->dev;
  1245. if (!crtc->state->enable) {
  1246. SDE_DEBUG("[crtc:%d] not enable\n", crtc->base.id);
  1247. return;
  1248. }
  1249. if (!crtc->state->active) {
  1250. SDE_DEBUG("[crtc:%d] not active\n", crtc->base.id);
  1251. return;
  1252. }
  1253. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  1254. SDE_ERROR("power resource is not enabled\n");
  1255. return;
  1256. }
  1257. SDE_ATRACE_BEGIN("sde_kms_wait_for_commit_done");
  1258. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1259. if (encoder->crtc != crtc)
  1260. continue;
  1261. /*
  1262. * Wait for post-flush if necessary to delay before
  1263. * plane_cleanup. For example, wait for vsync in case of video
  1264. * mode panels. This may be a no-op for command mode panels.
  1265. */
  1266. SDE_EVT32_VERBOSE(DRMID(crtc));
  1267. ret = sde_encoder_wait_for_event(encoder, MSM_ENC_COMMIT_DONE);
  1268. if (ret && ret != -EWOULDBLOCK) {
  1269. SDE_ERROR("wait for commit done returned %d\n", ret);
  1270. sde_crtc_request_frame_reset(crtc);
  1271. break;
  1272. }
  1273. sde_crtc_complete_flip(crtc, NULL);
  1274. }
  1275. sde_crtc_static_cache_read_kickoff(crtc);
  1276. SDE_ATRACE_END("sde_ksm_wait_for_commit_done");
  1277. }
  1278. static void sde_kms_prepare_fence(struct msm_kms *kms,
  1279. struct drm_atomic_state *old_state)
  1280. {
  1281. struct drm_crtc *crtc;
  1282. struct drm_crtc_state *old_crtc_state;
  1283. int i, rc;
  1284. if (!kms || !old_state || !old_state->dev || !old_state->acquire_ctx) {
  1285. SDE_ERROR("invalid argument(s)\n");
  1286. return;
  1287. }
  1288. SDE_ATRACE_BEGIN("sde_kms_prepare_fence");
  1289. retry:
  1290. /* attempt to acquire ww mutex for connection */
  1291. rc = drm_modeset_lock(&old_state->dev->mode_config.connection_mutex,
  1292. old_state->acquire_ctx);
  1293. if (rc == -EDEADLK) {
  1294. drm_modeset_backoff(old_state->acquire_ctx);
  1295. goto retry;
  1296. }
  1297. /* old_state actually contains updated crtc pointers */
  1298. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  1299. if (crtc->state->active || crtc->state->active_changed)
  1300. sde_crtc_prepare_commit(crtc, old_crtc_state);
  1301. }
  1302. SDE_ATRACE_END("sde_kms_prepare_fence");
  1303. }
  1304. /**
  1305. * _sde_kms_get_displays - query for underlying display handles and cache them
  1306. * @sde_kms: Pointer to sde kms structure
  1307. * Returns: Zero on success
  1308. */
  1309. static int _sde_kms_get_displays(struct sde_kms *sde_kms)
  1310. {
  1311. int rc = -ENOMEM;
  1312. if (!sde_kms) {
  1313. SDE_ERROR("invalid sde kms\n");
  1314. return -EINVAL;
  1315. }
  1316. /* dsi */
  1317. sde_kms->dsi_displays = NULL;
  1318. sde_kms->dsi_display_count = dsi_display_get_num_of_displays();
  1319. if (sde_kms->dsi_display_count) {
  1320. sde_kms->dsi_displays = kcalloc(sde_kms->dsi_display_count,
  1321. sizeof(void *),
  1322. GFP_KERNEL);
  1323. if (!sde_kms->dsi_displays) {
  1324. SDE_ERROR("failed to allocate dsi displays\n");
  1325. goto exit_deinit_dsi;
  1326. }
  1327. sde_kms->dsi_display_count =
  1328. dsi_display_get_active_displays(sde_kms->dsi_displays,
  1329. sde_kms->dsi_display_count);
  1330. }
  1331. /* wb */
  1332. sde_kms->wb_displays = NULL;
  1333. sde_kms->wb_display_count = sde_wb_get_num_of_displays();
  1334. if (sde_kms->wb_display_count) {
  1335. sde_kms->wb_displays = kcalloc(sde_kms->wb_display_count,
  1336. sizeof(void *),
  1337. GFP_KERNEL);
  1338. if (!sde_kms->wb_displays) {
  1339. SDE_ERROR("failed to allocate wb displays\n");
  1340. goto exit_deinit_wb;
  1341. }
  1342. sde_kms->wb_display_count =
  1343. wb_display_get_displays(sde_kms->wb_displays,
  1344. sde_kms->wb_display_count);
  1345. }
  1346. /* dp */
  1347. sde_kms->dp_displays = NULL;
  1348. sde_kms->dp_display_count = dp_display_get_num_of_displays();
  1349. if (sde_kms->dp_display_count) {
  1350. sde_kms->dp_displays = kcalloc(sde_kms->dp_display_count,
  1351. sizeof(void *), GFP_KERNEL);
  1352. if (!sde_kms->dp_displays) {
  1353. SDE_ERROR("failed to allocate dp displays\n");
  1354. goto exit_deinit_dp;
  1355. }
  1356. sde_kms->dp_display_count =
  1357. dp_display_get_displays(sde_kms->dp_displays,
  1358. sde_kms->dp_display_count);
  1359. sde_kms->dp_stream_count = dp_display_get_num_of_streams();
  1360. }
  1361. return 0;
  1362. exit_deinit_dp:
  1363. kfree(sde_kms->dp_displays);
  1364. sde_kms->dp_stream_count = 0;
  1365. sde_kms->dp_display_count = 0;
  1366. sde_kms->dp_displays = NULL;
  1367. exit_deinit_wb:
  1368. kfree(sde_kms->wb_displays);
  1369. sde_kms->wb_display_count = 0;
  1370. sde_kms->wb_displays = NULL;
  1371. exit_deinit_dsi:
  1372. kfree(sde_kms->dsi_displays);
  1373. sde_kms->dsi_display_count = 0;
  1374. sde_kms->dsi_displays = NULL;
  1375. return rc;
  1376. }
  1377. /**
  1378. * _sde_kms_release_displays - release cache of underlying display handles
  1379. * @sde_kms: Pointer to sde kms structure
  1380. */
  1381. static void _sde_kms_release_displays(struct sde_kms *sde_kms)
  1382. {
  1383. if (!sde_kms) {
  1384. SDE_ERROR("invalid sde kms\n");
  1385. return;
  1386. }
  1387. kfree(sde_kms->wb_displays);
  1388. sde_kms->wb_displays = NULL;
  1389. sde_kms->wb_display_count = 0;
  1390. kfree(sde_kms->dsi_displays);
  1391. sde_kms->dsi_displays = NULL;
  1392. sde_kms->dsi_display_count = 0;
  1393. }
  1394. /**
  1395. * _sde_kms_setup_displays - create encoders, bridges and connectors
  1396. * for underlying displays
  1397. * @dev: Pointer to drm device structure
  1398. * @priv: Pointer to private drm device data
  1399. * @sde_kms: Pointer to sde kms structure
  1400. * Returns: Zero on success
  1401. */
  1402. static int _sde_kms_setup_displays(struct drm_device *dev,
  1403. struct msm_drm_private *priv,
  1404. struct sde_kms *sde_kms)
  1405. {
  1406. static const struct sde_connector_ops dsi_ops = {
  1407. .set_info_blob = dsi_conn_set_info_blob,
  1408. .detect = dsi_conn_detect,
  1409. .get_modes = dsi_connector_get_modes,
  1410. .pre_destroy = dsi_connector_put_modes,
  1411. .mode_valid = dsi_conn_mode_valid,
  1412. .get_info = dsi_display_get_info,
  1413. .set_backlight = dsi_display_set_backlight,
  1414. .soft_reset = dsi_display_soft_reset,
  1415. .pre_kickoff = dsi_conn_pre_kickoff,
  1416. .clk_ctrl = dsi_display_clk_ctrl,
  1417. .set_power = dsi_display_set_power,
  1418. .get_mode_info = dsi_conn_get_mode_info,
  1419. .get_dst_format = dsi_display_get_dst_format,
  1420. .post_kickoff = dsi_conn_post_kickoff,
  1421. .check_status = dsi_display_check_status,
  1422. .enable_event = dsi_conn_enable_event,
  1423. .cmd_transfer = dsi_display_cmd_transfer,
  1424. .cont_splash_config = dsi_display_cont_splash_config,
  1425. .cont_splash_res_disable = dsi_display_cont_splash_res_disable,
  1426. .get_panel_vfp = dsi_display_get_panel_vfp,
  1427. .get_default_lms = dsi_display_get_default_lms,
  1428. .cmd_receive = dsi_display_cmd_receive,
  1429. .install_properties = NULL,
  1430. };
  1431. static const struct sde_connector_ops wb_ops = {
  1432. .post_init = sde_wb_connector_post_init,
  1433. .set_info_blob = sde_wb_connector_set_info_blob,
  1434. .detect = sde_wb_connector_detect,
  1435. .get_modes = sde_wb_connector_get_modes,
  1436. .set_property = sde_wb_connector_set_property,
  1437. .get_info = sde_wb_get_info,
  1438. .soft_reset = NULL,
  1439. .get_mode_info = sde_wb_get_mode_info,
  1440. .get_dst_format = NULL,
  1441. .check_status = NULL,
  1442. .cmd_transfer = NULL,
  1443. .cont_splash_config = NULL,
  1444. .cont_splash_res_disable = NULL,
  1445. .get_panel_vfp = NULL,
  1446. .cmd_receive = NULL,
  1447. .install_properties = NULL,
  1448. };
  1449. static const struct sde_connector_ops dp_ops = {
  1450. .post_init = dp_connector_post_init,
  1451. .detect = dp_connector_detect,
  1452. .get_modes = dp_connector_get_modes,
  1453. .atomic_check = dp_connector_atomic_check,
  1454. .mode_valid = dp_connector_mode_valid,
  1455. .get_info = dp_connector_get_info,
  1456. .get_mode_info = dp_connector_get_mode_info,
  1457. .post_open = dp_connector_post_open,
  1458. .check_status = NULL,
  1459. .set_colorspace = dp_connector_set_colorspace,
  1460. .config_hdr = dp_connector_config_hdr,
  1461. .cmd_transfer = NULL,
  1462. .cont_splash_config = NULL,
  1463. .cont_splash_res_disable = NULL,
  1464. .get_panel_vfp = NULL,
  1465. .update_pps = dp_connector_update_pps,
  1466. .cmd_receive = NULL,
  1467. .install_properties = dp_connector_install_properties,
  1468. };
  1469. struct msm_display_info info;
  1470. struct drm_encoder *encoder;
  1471. void *display, *connector;
  1472. int i, max_encoders;
  1473. int rc = 0;
  1474. u32 dsc_count = 0, mixer_count = 0;
  1475. u32 max_dp_dsc_count, max_dp_mixer_count;
  1476. if (!dev || !priv || !sde_kms) {
  1477. SDE_ERROR("invalid argument(s)\n");
  1478. return -EINVAL;
  1479. }
  1480. max_encoders = sde_kms->dsi_display_count + sde_kms->wb_display_count +
  1481. sde_kms->dp_display_count +
  1482. sde_kms->dp_stream_count;
  1483. if (max_encoders > ARRAY_SIZE(priv->encoders)) {
  1484. max_encoders = ARRAY_SIZE(priv->encoders);
  1485. SDE_ERROR("capping number of displays to %d", max_encoders);
  1486. }
  1487. /* wb */
  1488. for (i = 0; i < sde_kms->wb_display_count &&
  1489. priv->num_encoders < max_encoders; ++i) {
  1490. display = sde_kms->wb_displays[i];
  1491. encoder = NULL;
  1492. memset(&info, 0x0, sizeof(info));
  1493. rc = sde_wb_get_info(NULL, &info, display);
  1494. if (rc) {
  1495. SDE_ERROR("wb get_info %d failed\n", i);
  1496. continue;
  1497. }
  1498. encoder = sde_encoder_init(dev, &info);
  1499. if (IS_ERR_OR_NULL(encoder)) {
  1500. SDE_ERROR("encoder init failed for wb %d\n", i);
  1501. continue;
  1502. }
  1503. rc = sde_wb_drm_init(display, encoder);
  1504. if (rc) {
  1505. SDE_ERROR("wb bridge %d init failed, %d\n", i, rc);
  1506. sde_encoder_destroy(encoder);
  1507. continue;
  1508. }
  1509. connector = sde_connector_init(dev,
  1510. encoder,
  1511. 0,
  1512. display,
  1513. &wb_ops,
  1514. DRM_CONNECTOR_POLL_HPD,
  1515. DRM_MODE_CONNECTOR_VIRTUAL);
  1516. if (connector) {
  1517. priv->encoders[priv->num_encoders++] = encoder;
  1518. priv->connectors[priv->num_connectors++] = connector;
  1519. } else {
  1520. SDE_ERROR("wb %d connector init failed\n", i);
  1521. sde_wb_drm_deinit(display);
  1522. sde_encoder_destroy(encoder);
  1523. }
  1524. }
  1525. /* dsi */
  1526. for (i = 0; i < sde_kms->dsi_display_count &&
  1527. priv->num_encoders < max_encoders; ++i) {
  1528. display = sde_kms->dsi_displays[i];
  1529. encoder = NULL;
  1530. memset(&info, 0x0, sizeof(info));
  1531. rc = dsi_display_get_info(NULL, &info, display);
  1532. if (rc) {
  1533. SDE_ERROR("dsi get_info %d failed\n", i);
  1534. continue;
  1535. }
  1536. encoder = sde_encoder_init(dev, &info);
  1537. if (IS_ERR_OR_NULL(encoder)) {
  1538. SDE_ERROR("encoder init failed for dsi %d\n", i);
  1539. continue;
  1540. }
  1541. rc = dsi_display_drm_bridge_init(display, encoder);
  1542. if (rc) {
  1543. SDE_ERROR("dsi bridge %d init failed, %d\n", i, rc);
  1544. sde_encoder_destroy(encoder);
  1545. continue;
  1546. }
  1547. connector = sde_connector_init(dev,
  1548. encoder,
  1549. dsi_display_get_drm_panel(display),
  1550. display,
  1551. &dsi_ops,
  1552. DRM_CONNECTOR_POLL_HPD,
  1553. DRM_MODE_CONNECTOR_DSI);
  1554. if (connector) {
  1555. priv->encoders[priv->num_encoders++] = encoder;
  1556. priv->connectors[priv->num_connectors++] = connector;
  1557. } else {
  1558. SDE_ERROR("dsi %d connector init failed\n", i);
  1559. dsi_display_drm_bridge_deinit(display);
  1560. sde_encoder_destroy(encoder);
  1561. continue;
  1562. }
  1563. rc = dsi_display_drm_ext_bridge_init(display,
  1564. encoder, connector);
  1565. if (rc) {
  1566. SDE_ERROR("dsi %d ext bridge init failed\n", rc);
  1567. dsi_display_drm_bridge_deinit(display);
  1568. sde_connector_destroy(connector);
  1569. sde_encoder_destroy(encoder);
  1570. }
  1571. dsc_count += info.dsc_count;
  1572. mixer_count += info.lm_count;
  1573. }
  1574. max_dp_mixer_count = sde_kms->catalog->mixer_count > mixer_count ?
  1575. sde_kms->catalog->mixer_count - mixer_count : 0;
  1576. max_dp_dsc_count = sde_kms->catalog->dsc_count > dsc_count ?
  1577. sde_kms->catalog->dsc_count - dsc_count : 0;
  1578. /* dp */
  1579. for (i = 0; i < sde_kms->dp_display_count &&
  1580. priv->num_encoders < max_encoders; ++i) {
  1581. int idx;
  1582. display = sde_kms->dp_displays[i];
  1583. encoder = NULL;
  1584. memset(&info, 0x0, sizeof(info));
  1585. rc = dp_connector_get_info(NULL, &info, display);
  1586. if (rc) {
  1587. SDE_ERROR("dp get_info %d failed\n", i);
  1588. continue;
  1589. }
  1590. encoder = sde_encoder_init(dev, &info);
  1591. if (IS_ERR_OR_NULL(encoder)) {
  1592. SDE_ERROR("dp encoder init failed %d\n", i);
  1593. continue;
  1594. }
  1595. rc = dp_drm_bridge_init(display, encoder,
  1596. max_dp_mixer_count, max_dp_dsc_count);
  1597. if (rc) {
  1598. SDE_ERROR("dp bridge %d init failed, %d\n", i, rc);
  1599. sde_encoder_destroy(encoder);
  1600. continue;
  1601. }
  1602. connector = sde_connector_init(dev,
  1603. encoder,
  1604. NULL,
  1605. display,
  1606. &dp_ops,
  1607. DRM_CONNECTOR_POLL_HPD,
  1608. DRM_MODE_CONNECTOR_DisplayPort);
  1609. if (connector) {
  1610. priv->encoders[priv->num_encoders++] = encoder;
  1611. priv->connectors[priv->num_connectors++] = connector;
  1612. } else {
  1613. SDE_ERROR("dp %d connector init failed\n", i);
  1614. dp_drm_bridge_deinit(display);
  1615. sde_encoder_destroy(encoder);
  1616. }
  1617. /* update display cap to MST_MODE for DP MST encoders */
  1618. info.capabilities |= MSM_DISPLAY_CAP_MST_MODE;
  1619. for (idx = 0; idx < sde_kms->dp_stream_count &&
  1620. priv->num_encoders < max_encoders; idx++) {
  1621. info.h_tile_instance[0] = idx;
  1622. encoder = sde_encoder_init(dev, &info);
  1623. if (IS_ERR_OR_NULL(encoder)) {
  1624. SDE_ERROR("dp mst encoder init failed %d\n", i);
  1625. continue;
  1626. }
  1627. rc = dp_mst_drm_bridge_init(display, encoder);
  1628. if (rc) {
  1629. SDE_ERROR("dp mst bridge %d init failed, %d\n",
  1630. i, rc);
  1631. sde_encoder_destroy(encoder);
  1632. continue;
  1633. }
  1634. priv->encoders[priv->num_encoders++] = encoder;
  1635. }
  1636. }
  1637. return 0;
  1638. }
  1639. static void _sde_kms_drm_obj_destroy(struct sde_kms *sde_kms)
  1640. {
  1641. struct msm_drm_private *priv;
  1642. int i;
  1643. if (!sde_kms) {
  1644. SDE_ERROR("invalid sde_kms\n");
  1645. return;
  1646. } else if (!sde_kms->dev) {
  1647. SDE_ERROR("invalid dev\n");
  1648. return;
  1649. } else if (!sde_kms->dev->dev_private) {
  1650. SDE_ERROR("invalid dev_private\n");
  1651. return;
  1652. }
  1653. priv = sde_kms->dev->dev_private;
  1654. for (i = 0; i < priv->num_crtcs; i++)
  1655. priv->crtcs[i]->funcs->destroy(priv->crtcs[i]);
  1656. priv->num_crtcs = 0;
  1657. for (i = 0; i < priv->num_planes; i++)
  1658. priv->planes[i]->funcs->destroy(priv->planes[i]);
  1659. priv->num_planes = 0;
  1660. for (i = 0; i < priv->num_connectors; i++)
  1661. priv->connectors[i]->funcs->destroy(priv->connectors[i]);
  1662. priv->num_connectors = 0;
  1663. for (i = 0; i < priv->num_encoders; i++)
  1664. priv->encoders[i]->funcs->destroy(priv->encoders[i]);
  1665. priv->num_encoders = 0;
  1666. _sde_kms_release_displays(sde_kms);
  1667. }
  1668. static int _sde_kms_drm_obj_init(struct sde_kms *sde_kms)
  1669. {
  1670. struct drm_device *dev;
  1671. struct drm_plane *primary_planes[MAX_PLANES], *plane;
  1672. struct drm_crtc *crtc;
  1673. struct msm_drm_private *priv;
  1674. struct sde_mdss_cfg *catalog;
  1675. int primary_planes_idx = 0, i, ret;
  1676. int max_crtc_count;
  1677. u32 sspp_id[MAX_PLANES];
  1678. u32 master_plane_id[MAX_PLANES];
  1679. u32 num_virt_planes = 0;
  1680. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  1681. SDE_ERROR("invalid sde_kms\n");
  1682. return -EINVAL;
  1683. }
  1684. dev = sde_kms->dev;
  1685. priv = dev->dev_private;
  1686. catalog = sde_kms->catalog;
  1687. ret = sde_core_irq_domain_add(sde_kms);
  1688. if (ret)
  1689. goto fail_irq;
  1690. /*
  1691. * Query for underlying display drivers, and create connectors,
  1692. * bridges and encoders for them.
  1693. */
  1694. if (!_sde_kms_get_displays(sde_kms))
  1695. (void)_sde_kms_setup_displays(dev, priv, sde_kms);
  1696. max_crtc_count = min(catalog->mixer_count, priv->num_encoders);
  1697. /* Create the planes */
  1698. for (i = 0; i < catalog->sspp_count; i++) {
  1699. bool primary = true;
  1700. if (catalog->sspp[i].features & BIT(SDE_SSPP_CURSOR)
  1701. || primary_planes_idx >= max_crtc_count)
  1702. primary = false;
  1703. plane = sde_plane_init(dev, catalog->sspp[i].id, primary,
  1704. (1UL << max_crtc_count) - 1, 0);
  1705. if (IS_ERR(plane)) {
  1706. SDE_ERROR("sde_plane_init failed\n");
  1707. ret = PTR_ERR(plane);
  1708. goto fail;
  1709. }
  1710. priv->planes[priv->num_planes++] = plane;
  1711. if (primary)
  1712. primary_planes[primary_planes_idx++] = plane;
  1713. if (sde_hw_sspp_multirect_enabled(&catalog->sspp[i]) &&
  1714. sde_is_custom_client()) {
  1715. int priority =
  1716. catalog->sspp[i].sblk->smart_dma_priority;
  1717. sspp_id[priority - 1] = catalog->sspp[i].id;
  1718. master_plane_id[priority - 1] = plane->base.id;
  1719. num_virt_planes++;
  1720. }
  1721. }
  1722. /* Initialize smart DMA virtual planes */
  1723. for (i = 0; i < num_virt_planes; i++) {
  1724. plane = sde_plane_init(dev, sspp_id[i], false,
  1725. (1UL << max_crtc_count) - 1, master_plane_id[i]);
  1726. if (IS_ERR(plane)) {
  1727. SDE_ERROR("sde_plane for virtual SSPP init failed\n");
  1728. ret = PTR_ERR(plane);
  1729. goto fail;
  1730. }
  1731. priv->planes[priv->num_planes++] = plane;
  1732. }
  1733. max_crtc_count = min(max_crtc_count, primary_planes_idx);
  1734. /* Create one CRTC per encoder */
  1735. for (i = 0; i < max_crtc_count; i++) {
  1736. crtc = sde_crtc_init(dev, primary_planes[i]);
  1737. if (IS_ERR(crtc)) {
  1738. ret = PTR_ERR(crtc);
  1739. goto fail;
  1740. }
  1741. priv->crtcs[priv->num_crtcs++] = crtc;
  1742. }
  1743. if (sde_is_custom_client()) {
  1744. /* All CRTCs are compatible with all planes */
  1745. for (i = 0; i < priv->num_planes; i++)
  1746. priv->planes[i]->possible_crtcs =
  1747. (1 << priv->num_crtcs) - 1;
  1748. }
  1749. /* All CRTCs are compatible with all encoders */
  1750. for (i = 0; i < priv->num_encoders; i++)
  1751. priv->encoders[i]->possible_crtcs = (1 << priv->num_crtcs) - 1;
  1752. return 0;
  1753. fail:
  1754. _sde_kms_drm_obj_destroy(sde_kms);
  1755. fail_irq:
  1756. sde_core_irq_domain_fini(sde_kms);
  1757. return ret;
  1758. }
  1759. /**
  1760. * sde_kms_timeline_status - provides current timeline status
  1761. * This API should be called without mode config lock.
  1762. * @dev: Pointer to drm device
  1763. */
  1764. void sde_kms_timeline_status(struct drm_device *dev)
  1765. {
  1766. struct drm_crtc *crtc;
  1767. struct drm_connector *conn;
  1768. struct drm_connector_list_iter conn_iter;
  1769. if (!dev) {
  1770. SDE_ERROR("invalid drm device node\n");
  1771. return;
  1772. }
  1773. drm_for_each_crtc(crtc, dev)
  1774. sde_crtc_timeline_status(crtc);
  1775. if (mutex_is_locked(&dev->mode_config.mutex)) {
  1776. /*
  1777. *Probably locked from last close dumping status anyway
  1778. */
  1779. SDE_ERROR("dumping conn_timeline without mode_config lock\n");
  1780. drm_connector_list_iter_begin(dev, &conn_iter);
  1781. drm_for_each_connector_iter(conn, &conn_iter)
  1782. sde_conn_timeline_status(conn);
  1783. drm_connector_list_iter_end(&conn_iter);
  1784. return;
  1785. }
  1786. mutex_lock(&dev->mode_config.mutex);
  1787. drm_connector_list_iter_begin(dev, &conn_iter);
  1788. drm_for_each_connector_iter(conn, &conn_iter)
  1789. sde_conn_timeline_status(conn);
  1790. drm_connector_list_iter_end(&conn_iter);
  1791. mutex_unlock(&dev->mode_config.mutex);
  1792. }
  1793. static int sde_kms_postinit(struct msm_kms *kms)
  1794. {
  1795. struct sde_kms *sde_kms = to_sde_kms(kms);
  1796. struct drm_device *dev;
  1797. struct drm_crtc *crtc;
  1798. int rc;
  1799. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  1800. SDE_ERROR("invalid sde_kms\n");
  1801. return -EINVAL;
  1802. }
  1803. dev = sde_kms->dev;
  1804. rc = _sde_debugfs_init(sde_kms);
  1805. if (rc)
  1806. SDE_ERROR("sde_debugfs init failed: %d\n", rc);
  1807. drm_for_each_crtc(crtc, dev)
  1808. sde_crtc_post_init(dev, crtc);
  1809. return rc;
  1810. }
  1811. static long sde_kms_round_pixclk(struct msm_kms *kms, unsigned long rate,
  1812. struct drm_encoder *encoder)
  1813. {
  1814. return rate;
  1815. }
  1816. static void _sde_kms_hw_destroy(struct sde_kms *sde_kms,
  1817. struct platform_device *pdev)
  1818. {
  1819. struct drm_device *dev;
  1820. struct msm_drm_private *priv;
  1821. struct sde_vm_ops *vm_ops;
  1822. int i;
  1823. if (!sde_kms || !pdev)
  1824. return;
  1825. dev = sde_kms->dev;
  1826. if (!dev)
  1827. return;
  1828. priv = dev->dev_private;
  1829. if (!priv)
  1830. return;
  1831. if (sde_kms->genpd_init) {
  1832. sde_kms->genpd_init = false;
  1833. pm_genpd_remove(&sde_kms->genpd);
  1834. of_genpd_del_provider(pdev->dev.of_node);
  1835. }
  1836. vm_ops = sde_vm_get_ops(sde_kms);
  1837. if (vm_ops && vm_ops->vm_deinit)
  1838. vm_ops->vm_deinit(sde_kms, vm_ops);
  1839. if (sde_kms->hw_intr)
  1840. sde_hw_intr_destroy(sde_kms->hw_intr);
  1841. sde_kms->hw_intr = NULL;
  1842. if (sde_kms->power_event)
  1843. sde_power_handle_unregister_event(
  1844. &priv->phandle, sde_kms->power_event);
  1845. _sde_kms_release_displays(sde_kms);
  1846. _sde_kms_unmap_all_splash_regions(sde_kms);
  1847. if (sde_kms->catalog) {
  1848. for (i = 0; i < sde_kms->catalog->vbif_count; i++) {
  1849. u32 vbif_idx = sde_kms->catalog->vbif[i].id;
  1850. if ((vbif_idx < VBIF_MAX) && sde_kms->hw_vbif[vbif_idx])
  1851. sde_hw_vbif_destroy(sde_kms->hw_vbif[vbif_idx]);
  1852. }
  1853. }
  1854. if (sde_kms->rm_init)
  1855. sde_rm_destroy(&sde_kms->rm);
  1856. sde_kms->rm_init = false;
  1857. if (sde_kms->catalog)
  1858. sde_hw_catalog_deinit(sde_kms->catalog);
  1859. sde_kms->catalog = NULL;
  1860. if (sde_kms->sid)
  1861. msm_iounmap(pdev, sde_kms->sid);
  1862. sde_kms->sid = NULL;
  1863. if (sde_kms->reg_dma)
  1864. msm_iounmap(pdev, sde_kms->reg_dma);
  1865. sde_kms->reg_dma = NULL;
  1866. if (sde_kms->vbif[VBIF_NRT])
  1867. msm_iounmap(pdev, sde_kms->vbif[VBIF_NRT]);
  1868. sde_kms->vbif[VBIF_NRT] = NULL;
  1869. if (sde_kms->vbif[VBIF_RT])
  1870. msm_iounmap(pdev, sde_kms->vbif[VBIF_RT]);
  1871. sde_kms->vbif[VBIF_RT] = NULL;
  1872. if (sde_kms->mmio)
  1873. msm_iounmap(pdev, sde_kms->mmio);
  1874. sde_kms->mmio = NULL;
  1875. sde_reg_dma_deinit();
  1876. _sde_kms_mmu_destroy(sde_kms);
  1877. }
  1878. int sde_kms_mmu_detach(struct sde_kms *sde_kms, bool secure_only)
  1879. {
  1880. int i;
  1881. if (!sde_kms)
  1882. return -EINVAL;
  1883. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  1884. struct msm_mmu *mmu;
  1885. struct msm_gem_address_space *aspace = sde_kms->aspace[i];
  1886. if (!aspace)
  1887. continue;
  1888. mmu = sde_kms->aspace[i]->mmu;
  1889. if (secure_only &&
  1890. !aspace->mmu->funcs->is_domain_secure(mmu))
  1891. continue;
  1892. /* cleanup aspace before detaching */
  1893. msm_gem_aspace_domain_attach_detach_update(aspace, true);
  1894. SDE_DEBUG("Detaching domain:%d\n", i);
  1895. aspace->mmu->funcs->detach(mmu, (const char **)iommu_ports,
  1896. ARRAY_SIZE(iommu_ports));
  1897. aspace->domain_attached = false;
  1898. }
  1899. return 0;
  1900. }
  1901. int sde_kms_mmu_attach(struct sde_kms *sde_kms, bool secure_only)
  1902. {
  1903. int i;
  1904. if (!sde_kms)
  1905. return -EINVAL;
  1906. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  1907. struct msm_mmu *mmu;
  1908. struct msm_gem_address_space *aspace = sde_kms->aspace[i];
  1909. if (!aspace)
  1910. continue;
  1911. mmu = sde_kms->aspace[i]->mmu;
  1912. if (secure_only &&
  1913. !aspace->mmu->funcs->is_domain_secure(mmu))
  1914. continue;
  1915. SDE_DEBUG("Attaching domain:%d\n", i);
  1916. aspace->mmu->funcs->attach(mmu, (const char **)iommu_ports,
  1917. ARRAY_SIZE(iommu_ports));
  1918. aspace->domain_attached = true;
  1919. msm_gem_aspace_domain_attach_detach_update(aspace, false);
  1920. }
  1921. return 0;
  1922. }
  1923. static void sde_kms_destroy(struct msm_kms *kms)
  1924. {
  1925. struct sde_kms *sde_kms;
  1926. struct drm_device *dev;
  1927. if (!kms) {
  1928. SDE_ERROR("invalid kms\n");
  1929. return;
  1930. }
  1931. sde_kms = to_sde_kms(kms);
  1932. dev = sde_kms->dev;
  1933. if (!dev || !dev->dev) {
  1934. SDE_ERROR("invalid device\n");
  1935. return;
  1936. }
  1937. _sde_kms_hw_destroy(sde_kms, to_platform_device(dev->dev));
  1938. kfree(sde_kms);
  1939. }
  1940. static int _sde_kms_helper_reset_custom_properties(struct sde_kms *sde_kms,
  1941. struct drm_atomic_state *state)
  1942. {
  1943. struct drm_device *dev = sde_kms->dev;
  1944. struct drm_plane *plane;
  1945. struct drm_plane_state *plane_state;
  1946. struct drm_crtc *crtc;
  1947. struct drm_crtc_state *crtc_state;
  1948. struct drm_connector *conn;
  1949. struct drm_connector_state *conn_state;
  1950. struct drm_connector_list_iter conn_iter;
  1951. int ret = 0;
  1952. drm_for_each_plane(plane, dev) {
  1953. plane_state = drm_atomic_get_plane_state(state, plane);
  1954. if (IS_ERR(plane_state)) {
  1955. ret = PTR_ERR(plane_state);
  1956. SDE_ERROR("error %d getting plane %d state\n",
  1957. ret, DRMID(plane));
  1958. return ret;
  1959. }
  1960. ret = sde_plane_helper_reset_custom_properties(plane,
  1961. plane_state);
  1962. if (ret) {
  1963. SDE_ERROR("error %d resetting plane props %d\n",
  1964. ret, DRMID(plane));
  1965. return ret;
  1966. }
  1967. }
  1968. drm_for_each_crtc(crtc, dev) {
  1969. crtc_state = drm_atomic_get_crtc_state(state, crtc);
  1970. if (IS_ERR(crtc_state)) {
  1971. ret = PTR_ERR(crtc_state);
  1972. SDE_ERROR("error %d getting crtc %d state\n",
  1973. ret, DRMID(crtc));
  1974. return ret;
  1975. }
  1976. ret = sde_crtc_helper_reset_custom_properties(crtc, crtc_state);
  1977. if (ret) {
  1978. SDE_ERROR("error %d resetting crtc props %d\n",
  1979. ret, DRMID(crtc));
  1980. return ret;
  1981. }
  1982. }
  1983. drm_connector_list_iter_begin(dev, &conn_iter);
  1984. drm_for_each_connector_iter(conn, &conn_iter) {
  1985. conn_state = drm_atomic_get_connector_state(state, conn);
  1986. if (IS_ERR(conn_state)) {
  1987. ret = PTR_ERR(conn_state);
  1988. SDE_ERROR("error %d getting connector %d state\n",
  1989. ret, DRMID(conn));
  1990. return ret;
  1991. }
  1992. ret = sde_connector_helper_reset_custom_properties(conn,
  1993. conn_state);
  1994. if (ret) {
  1995. SDE_ERROR("error %d resetting connector props %d\n",
  1996. ret, DRMID(conn));
  1997. return ret;
  1998. }
  1999. }
  2000. drm_connector_list_iter_end(&conn_iter);
  2001. return ret;
  2002. }
  2003. static void sde_kms_lastclose(struct msm_kms *kms)
  2004. {
  2005. struct sde_kms *sde_kms;
  2006. struct drm_device *dev;
  2007. struct drm_atomic_state *state;
  2008. struct drm_modeset_acquire_ctx ctx;
  2009. int ret;
  2010. if (!kms) {
  2011. SDE_ERROR("invalid argument\n");
  2012. return;
  2013. }
  2014. sde_kms = to_sde_kms(kms);
  2015. dev = sde_kms->dev;
  2016. drm_modeset_acquire_init(&ctx, 0);
  2017. state = drm_atomic_state_alloc(dev);
  2018. if (!state) {
  2019. ret = -ENOMEM;
  2020. goto out_ctx;
  2021. }
  2022. state->acquire_ctx = &ctx;
  2023. retry:
  2024. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  2025. if (ret)
  2026. goto out_state;
  2027. ret = _sde_kms_helper_reset_custom_properties(sde_kms, state);
  2028. if (ret)
  2029. goto out_state;
  2030. ret = drm_atomic_commit(state);
  2031. out_state:
  2032. if (ret == -EDEADLK)
  2033. goto backoff;
  2034. drm_atomic_state_put(state);
  2035. out_ctx:
  2036. drm_modeset_drop_locks(&ctx);
  2037. drm_modeset_acquire_fini(&ctx);
  2038. if (ret)
  2039. SDE_ERROR("kms lastclose failed: %d\n", ret);
  2040. return;
  2041. backoff:
  2042. drm_atomic_state_clear(state);
  2043. drm_modeset_backoff(&ctx);
  2044. goto retry;
  2045. }
  2046. static int sde_kms_check_vm_request(struct msm_kms *kms,
  2047. struct drm_atomic_state *state)
  2048. {
  2049. struct sde_kms *sde_kms;
  2050. struct drm_device *dev;
  2051. struct drm_crtc *crtc;
  2052. struct drm_crtc_state *new_cstate, *old_cstate;
  2053. uint32_t i, commit_crtc_cnt = 0, global_crtc_cnt = 0;
  2054. struct drm_crtc *active_crtc = NULL, *global_active_crtc = NULL;
  2055. enum sde_crtc_vm_req old_vm_req = VM_REQ_NONE, new_vm_req = VM_REQ_NONE;
  2056. struct sde_vm_ops *vm_ops;
  2057. bool vm_req_active = false;
  2058. enum sde_crtc_idle_pc_state idle_pc_state;
  2059. int rc = 0;
  2060. if (!kms || !state)
  2061. return -EINVAL;
  2062. sde_kms = to_sde_kms(kms);
  2063. dev = sde_kms->dev;
  2064. vm_ops = sde_vm_get_ops(sde_kms);
  2065. if (!vm_ops)
  2066. return 0;
  2067. for_each_oldnew_crtc_in_state(state, crtc, old_cstate, new_cstate, i) {
  2068. struct sde_crtc_state *old_state = NULL, *new_state = NULL;
  2069. new_state = to_sde_crtc_state(new_cstate);
  2070. if (!new_cstate->active && !new_cstate->active_changed)
  2071. continue;
  2072. new_vm_req = sde_crtc_get_property(new_state,
  2073. CRTC_PROP_VM_REQ_STATE);
  2074. commit_crtc_cnt++;
  2075. if (old_cstate) {
  2076. old_state = to_sde_crtc_state(old_cstate);
  2077. old_vm_req = sde_crtc_get_property(old_state,
  2078. CRTC_PROP_VM_REQ_STATE);
  2079. }
  2080. /**
  2081. * No active request if the transition is from
  2082. * VM_REQ_NONE to VM_REQ_NONE
  2083. */
  2084. if (new_vm_req || (old_state && old_vm_req))
  2085. vm_req_active = true;
  2086. idle_pc_state = sde_crtc_get_property(new_state,
  2087. CRTC_PROP_IDLE_PC_STATE);
  2088. active_crtc = crtc;
  2089. }
  2090. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2091. if (!crtc->state->active)
  2092. continue;
  2093. global_crtc_cnt++;
  2094. global_active_crtc = crtc;
  2095. }
  2096. /* Check for single crtc commits only on valid VM requests */
  2097. if (vm_req_active && active_crtc && global_active_crtc &&
  2098. (commit_crtc_cnt > sde_kms->catalog->max_trusted_vm_displays ||
  2099. global_crtc_cnt > sde_kms->catalog->max_trusted_vm_displays ||
  2100. active_crtc != global_active_crtc)) {
  2101. SDE_ERROR(
  2102. "failed to switch VM due to CRTC concurrencies: MAX_CNT: %d active_cnt: %d global_cnt: %d active_crtc: %d global_crtc: %d\n",
  2103. sde_kms->catalog->max_trusted_vm_displays,
  2104. commit_crtc_cnt, global_crtc_cnt, active_crtc,
  2105. global_active_crtc);
  2106. return -E2BIG;
  2107. }
  2108. if (!vm_req_active)
  2109. return 0;
  2110. /* disable idle-pc before releasing the HW */
  2111. if ((new_vm_req == VM_REQ_RELEASE) &&
  2112. (idle_pc_state == IDLE_PC_ENABLE)) {
  2113. SDE_ERROR("failed to switch VM since idle-pc is enabled\n");
  2114. return -EINVAL;
  2115. }
  2116. sde_vm_lock(sde_kms);
  2117. if (vm_ops->vm_request_valid)
  2118. rc = vm_ops->vm_request_valid(sde_kms, old_vm_req, new_vm_req);
  2119. if (rc)
  2120. SDE_ERROR(
  2121. "failed to complete vm transition request. old_state = %d, new_state = %d, hw_ownership: %d\n",
  2122. old_vm_req, new_vm_req, vm_ops->vm_owns_hw(sde_kms));
  2123. sde_vm_unlock(sde_kms);
  2124. return rc;
  2125. }
  2126. static int sde_kms_check_secure_transition(struct msm_kms *kms,
  2127. struct drm_atomic_state *state)
  2128. {
  2129. struct sde_kms *sde_kms;
  2130. struct drm_device *dev;
  2131. struct drm_crtc *crtc;
  2132. struct drm_crtc *cur_crtc = NULL, *global_crtc = NULL;
  2133. struct drm_crtc_state *crtc_state;
  2134. int active_crtc_cnt = 0, global_active_crtc_cnt = 0;
  2135. bool sec_session = false, global_sec_session = false;
  2136. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  2137. int i;
  2138. if (!kms || !state) {
  2139. return -EINVAL;
  2140. SDE_ERROR("invalid arguments\n");
  2141. }
  2142. sde_kms = to_sde_kms(kms);
  2143. dev = sde_kms->dev;
  2144. /* iterate state object for active secure/non-secure crtc */
  2145. for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
  2146. if (!crtc_state->active)
  2147. continue;
  2148. active_crtc_cnt++;
  2149. sde_crtc_state_find_plane_fb_modes(crtc_state, &fb_ns,
  2150. &fb_sec, &fb_sec_dir);
  2151. if (fb_sec_dir)
  2152. sec_session = true;
  2153. cur_crtc = crtc;
  2154. }
  2155. /* iterate global list for active and secure/non-secure crtc */
  2156. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2157. if (!crtc->state->active)
  2158. continue;
  2159. global_active_crtc_cnt++;
  2160. /* update only when crtc is not the same as current crtc */
  2161. if (crtc != cur_crtc) {
  2162. fb_ns = fb_sec = fb_sec_dir = 0;
  2163. sde_crtc_find_plane_fb_modes(crtc, &fb_ns,
  2164. &fb_sec, &fb_sec_dir);
  2165. if (fb_sec_dir)
  2166. global_sec_session = true;
  2167. global_crtc = crtc;
  2168. }
  2169. }
  2170. if (!global_sec_session && !sec_session)
  2171. return 0;
  2172. /*
  2173. * - fail crtc commit, if secure-camera/secure-ui session is
  2174. * in-progress in any other display
  2175. * - fail secure-camera/secure-ui crtc commit, if any other display
  2176. * session is in-progress
  2177. */
  2178. if ((global_active_crtc_cnt > MAX_ALLOWED_CRTC_CNT_DURING_SECURE) ||
  2179. (active_crtc_cnt > MAX_ALLOWED_CRTC_CNT_DURING_SECURE)) {
  2180. SDE_ERROR(
  2181. "crtc%d secure check failed global_active:%d active:%d\n",
  2182. cur_crtc ? cur_crtc->base.id : -1,
  2183. global_active_crtc_cnt, active_crtc_cnt);
  2184. return -EPERM;
  2185. /*
  2186. * As only one crtc is allowed during secure session, the crtc
  2187. * in this commit should match with the global crtc
  2188. */
  2189. } else if (global_crtc && cur_crtc && (global_crtc != cur_crtc)) {
  2190. SDE_ERROR("crtc%d-sec%d not allowed during crtc%d-sec%d\n",
  2191. cur_crtc->base.id, sec_session,
  2192. global_crtc->base.id, global_sec_session);
  2193. return -EPERM;
  2194. }
  2195. return 0;
  2196. }
  2197. static int sde_kms_atomic_check(struct msm_kms *kms,
  2198. struct drm_atomic_state *state)
  2199. {
  2200. struct sde_kms *sde_kms;
  2201. struct drm_device *dev;
  2202. int ret;
  2203. if (!kms || !state)
  2204. return -EINVAL;
  2205. sde_kms = to_sde_kms(kms);
  2206. dev = sde_kms->dev;
  2207. SDE_ATRACE_BEGIN("atomic_check");
  2208. if (sde_kms_is_suspend_blocked(dev)) {
  2209. SDE_DEBUG("suspended, skip atomic_check\n");
  2210. ret = -EBUSY;
  2211. goto end;
  2212. }
  2213. ret = drm_atomic_helper_check(dev, state);
  2214. if (ret)
  2215. goto end;
  2216. /*
  2217. * Check if any secure transition(moving CRTC between secure and
  2218. * non-secure state and vice-versa) is allowed or not. when moving
  2219. * to secure state, planes with fb_mode set to dir_translated only can
  2220. * be staged on the CRTC, and only one CRTC can be active during
  2221. * Secure state
  2222. */
  2223. ret = sde_kms_check_secure_transition(kms, state);
  2224. if (ret)
  2225. goto end;
  2226. ret = sde_kms_check_vm_request(kms, state);
  2227. if (ret)
  2228. SDE_ERROR("vm switch request checks failed\n");
  2229. end:
  2230. SDE_ATRACE_END("atomic_check");
  2231. return ret;
  2232. }
  2233. static struct msm_gem_address_space*
  2234. _sde_kms_get_address_space(struct msm_kms *kms,
  2235. unsigned int domain)
  2236. {
  2237. struct sde_kms *sde_kms;
  2238. if (!kms) {
  2239. SDE_ERROR("invalid kms\n");
  2240. return NULL;
  2241. }
  2242. sde_kms = to_sde_kms(kms);
  2243. if (!sde_kms) {
  2244. SDE_ERROR("invalid sde_kms\n");
  2245. return NULL;
  2246. }
  2247. if (domain >= MSM_SMMU_DOMAIN_MAX)
  2248. return NULL;
  2249. return (sde_kms->aspace[domain] &&
  2250. sde_kms->aspace[domain]->domain_attached) ?
  2251. sde_kms->aspace[domain] : NULL;
  2252. }
  2253. static struct device *_sde_kms_get_address_space_device(struct msm_kms *kms,
  2254. unsigned int domain)
  2255. {
  2256. struct sde_kms *sde_kms;
  2257. struct msm_gem_address_space *aspace;
  2258. if (!kms) {
  2259. SDE_ERROR("invalid kms\n");
  2260. return NULL;
  2261. }
  2262. sde_kms = to_sde_kms(kms);
  2263. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  2264. SDE_ERROR("invalid params\n");
  2265. return NULL;
  2266. }
  2267. aspace = _sde_kms_get_address_space(kms, domain);
  2268. return (aspace && aspace->domain_attached) ?
  2269. msm_gem_get_aspace_device(aspace) : NULL;
  2270. }
  2271. static void _sde_kms_post_open(struct msm_kms *kms, struct drm_file *file)
  2272. {
  2273. struct drm_device *dev = NULL;
  2274. struct sde_kms *sde_kms = NULL;
  2275. struct drm_connector *connector = NULL;
  2276. struct drm_connector_list_iter conn_iter;
  2277. struct sde_connector *sde_conn = NULL;
  2278. if (!kms) {
  2279. SDE_ERROR("invalid kms\n");
  2280. return;
  2281. }
  2282. sde_kms = to_sde_kms(kms);
  2283. dev = sde_kms->dev;
  2284. if (!dev) {
  2285. SDE_ERROR("invalid device\n");
  2286. return;
  2287. }
  2288. if (!dev->mode_config.poll_enabled)
  2289. return;
  2290. mutex_lock(&dev->mode_config.mutex);
  2291. drm_connector_list_iter_begin(dev, &conn_iter);
  2292. drm_for_each_connector_iter(connector, &conn_iter) {
  2293. /* Only handle HPD capable connectors. */
  2294. if (!(connector->polled & DRM_CONNECTOR_POLL_HPD))
  2295. continue;
  2296. sde_conn = to_sde_connector(connector);
  2297. if (sde_conn->ops.post_open)
  2298. sde_conn->ops.post_open(&sde_conn->base,
  2299. sde_conn->display);
  2300. }
  2301. drm_connector_list_iter_end(&conn_iter);
  2302. mutex_unlock(&dev->mode_config.mutex);
  2303. }
  2304. static int _sde_kms_update_planes_for_cont_splash(struct sde_kms *sde_kms,
  2305. struct sde_splash_display *splash_display,
  2306. struct drm_crtc *crtc)
  2307. {
  2308. struct msm_drm_private *priv;
  2309. struct drm_plane *plane;
  2310. struct sde_splash_mem *splash;
  2311. enum sde_sspp plane_id;
  2312. bool is_virtual;
  2313. int i, j;
  2314. if (!sde_kms || !splash_display || !crtc) {
  2315. SDE_ERROR("invalid input args\n");
  2316. return -EINVAL;
  2317. }
  2318. priv = sde_kms->dev->dev_private;
  2319. for (i = 0; i < priv->num_planes; i++) {
  2320. plane = priv->planes[i];
  2321. plane_id = sde_plane_pipe(plane);
  2322. is_virtual = is_sde_plane_virtual(plane);
  2323. splash = splash_display->splash;
  2324. for (j = 0; j < splash_display->pipe_cnt; j++) {
  2325. if ((plane_id != splash_display->pipes[j].sspp) ||
  2326. (splash_display->pipes[j].is_virtual
  2327. != is_virtual))
  2328. continue;
  2329. if (splash && sde_plane_validate_src_addr(plane,
  2330. splash->splash_buf_base,
  2331. splash->splash_buf_size)) {
  2332. SDE_ERROR("invalid adr on pipe:%d crtc:%d\n",
  2333. plane_id, crtc->base.id);
  2334. }
  2335. SDE_DEBUG("set crtc:%d for plane:%d rect:%d\n",
  2336. crtc->base.id, plane_id, is_virtual);
  2337. }
  2338. }
  2339. return 0;
  2340. }
  2341. static struct drm_display_mode *_sde_kms_get_splash_mode(
  2342. struct sde_kms *sde_kms, struct drm_connector *connector,
  2343. u32 display_idx)
  2344. {
  2345. struct drm_display_mode *drm_mode = NULL, *curr_mode = NULL;
  2346. u32 i = 0, mode_index;
  2347. if (sde_kms->splash_data.type == SDE_SPLASH_HANDOFF) {
  2348. /* currently consider modes[0] as the preferred mode */
  2349. curr_mode = list_first_entry(&connector->modes,
  2350. struct drm_display_mode, head);
  2351. } else if (sde_kms->hw_mdp && sde_kms->hw_mdp->ops.get_mode_index) {
  2352. mode_index = sde_kms->hw_mdp->ops.get_mode_index(
  2353. sde_kms->hw_mdp, display_idx);
  2354. list_for_each_entry(drm_mode, &connector->modes, head) {
  2355. if (mode_index == i) {
  2356. curr_mode = drm_mode;
  2357. break;
  2358. }
  2359. i++;
  2360. }
  2361. }
  2362. return curr_mode;
  2363. }
  2364. static int sde_kms_inform_cont_splash_res_disable(struct msm_kms *kms,
  2365. struct dsi_display *dsi_display)
  2366. {
  2367. void *display;
  2368. struct drm_encoder *encoder = NULL;
  2369. struct msm_display_info info;
  2370. struct drm_device *dev;
  2371. struct sde_kms *sde_kms;
  2372. struct drm_connector_list_iter conn_iter;
  2373. struct drm_connector *connector = NULL;
  2374. struct sde_connector *sde_conn = NULL;
  2375. int rc = 0;
  2376. sde_kms = to_sde_kms(kms);
  2377. dev = sde_kms->dev;
  2378. display = dsi_display;
  2379. if (dsi_display) {
  2380. if (dsi_display->bridge->base.encoder) {
  2381. encoder = dsi_display->bridge->base.encoder;
  2382. SDE_DEBUG("encoder name = %s\n", encoder->name);
  2383. }
  2384. memset(&info, 0x0, sizeof(info));
  2385. rc = dsi_display_get_info(NULL, &info, display);
  2386. if (rc) {
  2387. SDE_ERROR("%s: dsi get_info failed: %d\n",
  2388. rc, __func__);
  2389. encoder = NULL;
  2390. }
  2391. }
  2392. drm_connector_list_iter_begin(dev, &conn_iter);
  2393. drm_for_each_connector_iter(connector, &conn_iter) {
  2394. /**
  2395. * Inform cont_splash is disabled to each interface/connector.
  2396. * This is currently supported for DSI interface.
  2397. */
  2398. sde_conn = to_sde_connector(connector);
  2399. if (sde_conn && sde_conn->ops.cont_splash_res_disable) {
  2400. if (!dsi_display || !encoder) {
  2401. sde_conn->ops.cont_splash_res_disable
  2402. (sde_conn->display);
  2403. } else if (connector->encoder_ids[0]
  2404. == encoder->base.id) {
  2405. /**
  2406. * This handles dual DSI
  2407. * configuration where one DSI
  2408. * interface has cont_splash
  2409. * enabled and the other doesn't.
  2410. */
  2411. sde_conn->ops.cont_splash_res_disable
  2412. (sde_conn->display);
  2413. break;
  2414. }
  2415. }
  2416. }
  2417. drm_connector_list_iter_end(&conn_iter);
  2418. return 0;
  2419. }
  2420. static int sde_kms_cont_splash_config(struct msm_kms *kms)
  2421. {
  2422. void *display;
  2423. struct dsi_display *dsi_display;
  2424. struct msm_display_info info;
  2425. struct drm_encoder *encoder = NULL;
  2426. struct drm_crtc *crtc = NULL;
  2427. int i, rc = 0;
  2428. struct drm_display_mode *drm_mode = NULL;
  2429. struct drm_device *dev;
  2430. struct msm_drm_private *priv;
  2431. struct sde_kms *sde_kms;
  2432. struct drm_connector_list_iter conn_iter;
  2433. struct drm_connector *connector = NULL;
  2434. struct sde_connector *sde_conn = NULL;
  2435. struct sde_splash_display *splash_display;
  2436. if (!kms) {
  2437. SDE_ERROR("invalid kms\n");
  2438. return -EINVAL;
  2439. }
  2440. sde_kms = to_sde_kms(kms);
  2441. dev = sde_kms->dev;
  2442. if (!dev) {
  2443. SDE_ERROR("invalid device\n");
  2444. return -EINVAL;
  2445. }
  2446. if (((sde_kms->splash_data.type == SDE_SPLASH_HANDOFF)
  2447. && (!sde_kms->splash_data.num_splash_regions)) ||
  2448. !sde_kms->splash_data.num_splash_displays) {
  2449. DRM_INFO("cont_splash feature not enabled\n");
  2450. sde_kms_inform_cont_splash_res_disable(kms, NULL);
  2451. return rc;
  2452. }
  2453. DRM_INFO("cont_splash enabled in %d of %d display(s)\n",
  2454. sde_kms->splash_data.num_splash_displays,
  2455. sde_kms->dsi_display_count);
  2456. /* dsi */
  2457. for (i = 0; i < sde_kms->dsi_display_count; ++i) {
  2458. display = sde_kms->dsi_displays[i];
  2459. dsi_display = (struct dsi_display *)display;
  2460. splash_display = &sde_kms->splash_data.splash_display[i];
  2461. if (!splash_display->cont_splash_enabled) {
  2462. SDE_DEBUG("display->name = %s splash not enabled\n",
  2463. dsi_display->name);
  2464. sde_kms_inform_cont_splash_res_disable(kms,
  2465. dsi_display);
  2466. continue;
  2467. }
  2468. SDE_DEBUG("display->name = %s\n", dsi_display->name);
  2469. if (dsi_display->bridge->base.encoder) {
  2470. encoder = dsi_display->bridge->base.encoder;
  2471. SDE_DEBUG("encoder name = %s\n", encoder->name);
  2472. }
  2473. memset(&info, 0x0, sizeof(info));
  2474. rc = dsi_display_get_info(NULL, &info, display);
  2475. if (rc) {
  2476. SDE_ERROR("dsi get_info %d failed\n", i);
  2477. encoder = NULL;
  2478. continue;
  2479. }
  2480. SDE_DEBUG("info.is_connected = %s, info.display_type = %d\n",
  2481. ((info.is_connected) ? "true" : "false"),
  2482. info.display_type);
  2483. if (!encoder) {
  2484. SDE_ERROR("encoder not initialized\n");
  2485. return -EINVAL;
  2486. }
  2487. priv = sde_kms->dev->dev_private;
  2488. encoder->crtc = priv->crtcs[i];
  2489. crtc = encoder->crtc;
  2490. splash_display->encoder = encoder;
  2491. SDE_DEBUG("for dsi-display:%d crtc id = %d enc id =%d\n",
  2492. i, crtc->base.id, encoder->base.id);
  2493. mutex_lock(&dev->mode_config.mutex);
  2494. drm_connector_list_iter_begin(dev, &conn_iter);
  2495. drm_for_each_connector_iter(connector, &conn_iter) {
  2496. /**
  2497. * SDE_KMS doesn't attach more than one encoder to
  2498. * a DSI connector. So it is safe to check only with
  2499. * the first encoder entry. Revisit this logic if we
  2500. * ever have to support continuous splash for
  2501. * external displays in MST configuration.
  2502. */
  2503. if (connector->encoder_ids[0] == encoder->base.id)
  2504. break;
  2505. }
  2506. drm_connector_list_iter_end(&conn_iter);
  2507. if (!connector) {
  2508. SDE_ERROR("connector not initialized\n");
  2509. mutex_unlock(&dev->mode_config.mutex);
  2510. return -EINVAL;
  2511. }
  2512. if (connector->funcs->fill_modes) {
  2513. connector->funcs->fill_modes(connector,
  2514. dev->mode_config.max_width,
  2515. dev->mode_config.max_height);
  2516. } else {
  2517. SDE_ERROR("fill_modes api not defined\n");
  2518. mutex_unlock(&dev->mode_config.mutex);
  2519. return -EINVAL;
  2520. }
  2521. mutex_unlock(&dev->mode_config.mutex);
  2522. crtc->state->encoder_mask = (1 << drm_encoder_index(encoder));
  2523. drm_mode = _sde_kms_get_splash_mode(sde_kms, connector, i);
  2524. if (!drm_mode) {
  2525. SDE_ERROR("invalid drm-mode type:%d, index:%d\n",
  2526. sde_kms->splash_data.type, i);
  2527. return -EINVAL;
  2528. }
  2529. SDE_DEBUG("drm_mode->name = %s, type=0x%x, flags=0x%x\n",
  2530. drm_mode->name, drm_mode->type,
  2531. drm_mode->flags);
  2532. /* Update CRTC drm structure */
  2533. crtc->state->active = true;
  2534. rc = drm_atomic_set_mode_for_crtc(crtc->state, drm_mode);
  2535. if (rc) {
  2536. SDE_ERROR("Failed: set mode for crtc. rc = %d\n", rc);
  2537. return rc;
  2538. }
  2539. drm_mode_copy(&crtc->state->adjusted_mode, drm_mode);
  2540. drm_mode_copy(&crtc->mode, drm_mode);
  2541. /* Update encoder structure */
  2542. sde_encoder_update_caps_for_cont_splash(encoder,
  2543. splash_display, true);
  2544. sde_crtc_update_cont_splash_settings(crtc);
  2545. sde_conn = to_sde_connector(connector);
  2546. if (sde_conn && sde_conn->ops.cont_splash_config)
  2547. sde_conn->ops.cont_splash_config(sde_conn->display);
  2548. rc = _sde_kms_update_planes_for_cont_splash(sde_kms,
  2549. splash_display, crtc);
  2550. if (rc) {
  2551. SDE_ERROR("Failed: updating plane status rc=%d\n", rc);
  2552. return rc;
  2553. }
  2554. }
  2555. return rc;
  2556. }
  2557. static bool sde_kms_check_for_splash(struct msm_kms *kms)
  2558. {
  2559. struct sde_kms *sde_kms;
  2560. if (!kms) {
  2561. SDE_ERROR("invalid kms\n");
  2562. return false;
  2563. }
  2564. sde_kms = to_sde_kms(kms);
  2565. return sde_kms->splash_data.num_splash_displays;
  2566. }
  2567. static int sde_kms_get_mixer_count(const struct msm_kms *kms,
  2568. const struct drm_display_mode *mode,
  2569. const struct msm_resource_caps_info *res, u32 *num_lm)
  2570. {
  2571. struct sde_kms *sde_kms;
  2572. s64 mode_clock_hz = 0;
  2573. s64 max_mdp_clock_hz = 0;
  2574. s64 max_lm_width = 0;
  2575. s64 hdisplay_fp = 0;
  2576. s64 htotal_fp = 0;
  2577. s64 vtotal_fp = 0;
  2578. s64 vrefresh_fp = 0;
  2579. s64 mdp_fudge_factor = 0;
  2580. s64 num_lm_fp = 0;
  2581. s64 lm_clk_fp = 0;
  2582. s64 lm_width_fp = 0;
  2583. int rc = 0;
  2584. if (!num_lm) {
  2585. SDE_ERROR("invalid num_lm pointer\n");
  2586. return -EINVAL;
  2587. }
  2588. /* default to 1 layer mixer */
  2589. *num_lm = 1;
  2590. if (!kms || !mode || !res) {
  2591. SDE_ERROR("invalid input args\n");
  2592. return -EINVAL;
  2593. }
  2594. sde_kms = to_sde_kms(kms);
  2595. max_mdp_clock_hz = drm_int2fixp(sde_kms->perf.max_core_clk_rate);
  2596. max_lm_width = drm_int2fixp(res->max_mixer_width);
  2597. hdisplay_fp = drm_int2fixp(mode->hdisplay);
  2598. htotal_fp = drm_int2fixp(mode->htotal);
  2599. vtotal_fp = drm_int2fixp(mode->vtotal);
  2600. vrefresh_fp = drm_int2fixp(mode->vrefresh);
  2601. mdp_fudge_factor = drm_fixp_from_fraction(105, 100);
  2602. /* mode clock = [(h * v * fps * 1.05) / (num_lm)] */
  2603. mode_clock_hz = drm_fixp_mul(htotal_fp, vtotal_fp);
  2604. mode_clock_hz = drm_fixp_mul(mode_clock_hz, vrefresh_fp);
  2605. mode_clock_hz = drm_fixp_mul(mode_clock_hz, mdp_fudge_factor);
  2606. if (mode_clock_hz > max_mdp_clock_hz ||
  2607. hdisplay_fp > max_lm_width) {
  2608. *num_lm = 0;
  2609. do {
  2610. *num_lm += 2;
  2611. num_lm_fp = drm_int2fixp(*num_lm);
  2612. lm_clk_fp = drm_fixp_div(mode_clock_hz, num_lm_fp);
  2613. lm_width_fp = drm_fixp_div(hdisplay_fp, num_lm_fp);
  2614. if (*num_lm > 4) {
  2615. rc = -EINVAL;
  2616. goto error;
  2617. }
  2618. } while (lm_clk_fp > max_mdp_clock_hz ||
  2619. lm_width_fp > max_lm_width);
  2620. mode_clock_hz = lm_clk_fp;
  2621. }
  2622. SDE_DEBUG("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%llu max_clk=%llu\n",
  2623. mode->name, mode->htotal, mode->vtotal, mode->vrefresh,
  2624. *num_lm, drm_fixp2int(mode_clock_hz),
  2625. sde_kms->perf.max_core_clk_rate);
  2626. return 0;
  2627. error:
  2628. SDE_ERROR("required mode clk exceeds max mdp clk\n");
  2629. SDE_ERROR("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%llu max_clk=%llu\n",
  2630. mode->name, mode->htotal, mode->vtotal, mode->vrefresh,
  2631. *num_lm, drm_fixp2int(mode_clock_hz),
  2632. sde_kms->perf.max_core_clk_rate);
  2633. return rc;
  2634. }
  2635. static int sde_kms_get_dsc_count(const struct msm_kms *kms,
  2636. u32 hdisplay, u32 *num_dsc)
  2637. {
  2638. struct sde_kms *sde_kms;
  2639. uint32_t max_dsc_width;
  2640. if (!num_dsc) {
  2641. SDE_ERROR("invalid num_dsc pointer\n");
  2642. return -EINVAL;
  2643. }
  2644. *num_dsc = 0;
  2645. if (!kms || !hdisplay) {
  2646. SDE_ERROR("invalid input args\n");
  2647. return -EINVAL;
  2648. }
  2649. sde_kms = to_sde_kms(kms);
  2650. max_dsc_width = sde_kms->catalog->max_dsc_width;
  2651. *num_dsc = DIV_ROUND_UP(hdisplay, max_dsc_width);
  2652. SDE_DEBUG("h=%d, max_dsc_width=%d, num_dsc=%d\n",
  2653. hdisplay, max_dsc_width,
  2654. *num_dsc);
  2655. return 0;
  2656. }
  2657. static void _sde_kms_null_commit(struct drm_device *dev,
  2658. struct drm_encoder *enc)
  2659. {
  2660. struct drm_modeset_acquire_ctx ctx;
  2661. struct drm_connector *conn = NULL;
  2662. struct drm_connector *tmp_conn = NULL;
  2663. struct drm_connector_list_iter conn_iter;
  2664. struct drm_atomic_state *state = NULL;
  2665. struct drm_crtc_state *crtc_state = NULL;
  2666. struct drm_connector_state *conn_state = NULL;
  2667. int retry_cnt = 0;
  2668. int ret = 0;
  2669. drm_modeset_acquire_init(&ctx, 0);
  2670. retry:
  2671. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  2672. if (ret == -EDEADLK && retry_cnt < SDE_KMS_MODESET_LOCK_MAX_TRIALS) {
  2673. drm_modeset_backoff(&ctx);
  2674. retry_cnt++;
  2675. udelay(SDE_KMS_MODESET_LOCK_TIMEOUT_US);
  2676. goto retry;
  2677. } else if (WARN_ON(ret)) {
  2678. goto end;
  2679. }
  2680. state = drm_atomic_state_alloc(dev);
  2681. if (!state) {
  2682. DRM_ERROR("failed to allocate atomic state, %d\n", ret);
  2683. goto end;
  2684. }
  2685. state->acquire_ctx = &ctx;
  2686. drm_connector_list_iter_begin(dev, &conn_iter);
  2687. drm_for_each_connector_iter(tmp_conn, &conn_iter) {
  2688. if (enc == tmp_conn->state->best_encoder) {
  2689. conn = tmp_conn;
  2690. break;
  2691. }
  2692. }
  2693. drm_connector_list_iter_end(&conn_iter);
  2694. if (!conn) {
  2695. SDE_ERROR("error in finding conn for enc:%d\n", DRMID(enc));
  2696. goto end;
  2697. }
  2698. crtc_state = drm_atomic_get_crtc_state(state, enc->crtc);
  2699. conn_state = drm_atomic_get_connector_state(state, conn);
  2700. if (IS_ERR(conn_state)) {
  2701. SDE_ERROR("error %d getting connector %d state\n",
  2702. ret, DRMID(conn));
  2703. goto end;
  2704. }
  2705. crtc_state->active = true;
  2706. ret = drm_atomic_set_crtc_for_connector(conn_state, enc->crtc);
  2707. if (ret)
  2708. SDE_ERROR("error %d setting the crtc\n", ret);
  2709. ret = drm_atomic_commit(state);
  2710. if (ret)
  2711. SDE_ERROR("Error %d doing the atomic commit\n", ret);
  2712. end:
  2713. if (state)
  2714. drm_atomic_state_put(state);
  2715. drm_modeset_drop_locks(&ctx);
  2716. drm_modeset_acquire_fini(&ctx);
  2717. }
  2718. void sde_kms_display_early_wakeup(struct drm_device *dev,
  2719. const int32_t connector_id)
  2720. {
  2721. struct drm_connector_list_iter conn_iter;
  2722. struct drm_connector *conn;
  2723. struct drm_encoder *drm_enc;
  2724. drm_connector_list_iter_begin(dev, &conn_iter);
  2725. drm_for_each_connector_iter(conn, &conn_iter) {
  2726. if (connector_id != DRM_MSM_WAKE_UP_ALL_DISPLAYS &&
  2727. connector_id != conn->base.id)
  2728. continue;
  2729. if (conn->state && conn->state->best_encoder)
  2730. drm_enc = conn->state->best_encoder;
  2731. else
  2732. drm_enc = conn->encoder;
  2733. if (drm_enc)
  2734. sde_encoder_early_wakeup(drm_enc);
  2735. }
  2736. drm_connector_list_iter_end(&conn_iter);
  2737. }
  2738. static void _sde_kms_pm_suspend_idle_helper(struct sde_kms *sde_kms,
  2739. struct device *dev)
  2740. {
  2741. int i, ret, crtc_id = 0;
  2742. struct drm_device *ddev = dev_get_drvdata(dev);
  2743. struct drm_connector *conn;
  2744. struct drm_connector_list_iter conn_iter;
  2745. struct msm_drm_private *priv = sde_kms->dev->dev_private;
  2746. drm_connector_list_iter_begin(ddev, &conn_iter);
  2747. drm_for_each_connector_iter(conn, &conn_iter) {
  2748. uint64_t lp;
  2749. lp = sde_connector_get_lp(conn);
  2750. if (lp != SDE_MODE_DPMS_LP2)
  2751. continue;
  2752. if (sde_encoder_in_clone_mode(conn->encoder))
  2753. continue;
  2754. ret = sde_encoder_wait_for_event(conn->encoder,
  2755. MSM_ENC_TX_COMPLETE);
  2756. if (ret && ret != -EWOULDBLOCK) {
  2757. SDE_ERROR(
  2758. "[conn: %d] wait for commit done returned %d\n",
  2759. conn->base.id, ret);
  2760. } else if (!ret) {
  2761. crtc_id = drm_crtc_index(conn->state->crtc);
  2762. if (priv->event_thread[crtc_id].thread)
  2763. kthread_flush_worker(
  2764. &priv->event_thread[crtc_id].worker);
  2765. sde_encoder_idle_request(conn->encoder);
  2766. }
  2767. }
  2768. drm_connector_list_iter_end(&conn_iter);
  2769. for (i = 0; i < priv->num_crtcs; i++) {
  2770. if (priv->disp_thread[i].thread)
  2771. kthread_flush_worker(
  2772. &priv->disp_thread[i].worker);
  2773. if (priv->event_thread[i].thread)
  2774. kthread_flush_worker(
  2775. &priv->event_thread[i].worker);
  2776. }
  2777. kthread_flush_worker(&priv->pp_event_worker);
  2778. }
  2779. static int sde_kms_pm_suspend(struct device *dev)
  2780. {
  2781. struct drm_device *ddev;
  2782. struct drm_modeset_acquire_ctx ctx;
  2783. struct drm_connector *conn;
  2784. struct drm_encoder *enc;
  2785. struct drm_connector_list_iter conn_iter;
  2786. struct drm_atomic_state *state = NULL;
  2787. struct sde_kms *sde_kms;
  2788. int ret = 0, num_crtcs = 0;
  2789. if (!dev)
  2790. return -EINVAL;
  2791. ddev = dev_get_drvdata(dev);
  2792. if (!ddev || !ddev_to_msm_kms(ddev))
  2793. return -EINVAL;
  2794. sde_kms = to_sde_kms(ddev_to_msm_kms(ddev));
  2795. SDE_EVT32(0);
  2796. /* disable hot-plug polling */
  2797. drm_kms_helper_poll_disable(ddev);
  2798. /* if a display stuck in CS trigger a null commit to complete handoff */
  2799. drm_for_each_encoder(enc, ddev) {
  2800. if (sde_encoder_in_cont_splash(enc) && enc->crtc)
  2801. _sde_kms_null_commit(ddev, enc);
  2802. }
  2803. /* acquire modeset lock(s) */
  2804. drm_modeset_acquire_init(&ctx, 0);
  2805. retry:
  2806. ret = drm_modeset_lock_all_ctx(ddev, &ctx);
  2807. if (ret)
  2808. goto unlock;
  2809. /* save current state for resume */
  2810. if (sde_kms->suspend_state)
  2811. drm_atomic_state_put(sde_kms->suspend_state);
  2812. sde_kms->suspend_state = drm_atomic_helper_duplicate_state(ddev, &ctx);
  2813. if (IS_ERR_OR_NULL(sde_kms->suspend_state)) {
  2814. ret = PTR_ERR(sde_kms->suspend_state);
  2815. DRM_ERROR("failed to back up suspend state, %d\n", ret);
  2816. sde_kms->suspend_state = NULL;
  2817. goto unlock;
  2818. }
  2819. /* create atomic state to disable all CRTCs */
  2820. state = drm_atomic_state_alloc(ddev);
  2821. if (!state) {
  2822. ret = -ENOMEM;
  2823. DRM_ERROR("failed to allocate crtc disable state, %d\n", ret);
  2824. goto unlock;
  2825. }
  2826. state->acquire_ctx = &ctx;
  2827. drm_connector_list_iter_begin(ddev, &conn_iter);
  2828. drm_for_each_connector_iter(conn, &conn_iter) {
  2829. struct drm_crtc_state *crtc_state;
  2830. uint64_t lp;
  2831. if (!conn->state || !conn->state->crtc ||
  2832. conn->dpms != DRM_MODE_DPMS_ON ||
  2833. sde_encoder_in_clone_mode(conn->encoder))
  2834. continue;
  2835. lp = sde_connector_get_lp(conn);
  2836. if (lp == SDE_MODE_DPMS_LP1) {
  2837. /* transition LP1->LP2 on pm suspend */
  2838. ret = sde_connector_set_property_for_commit(conn, state,
  2839. CONNECTOR_PROP_LP, SDE_MODE_DPMS_LP2);
  2840. if (ret) {
  2841. DRM_ERROR("failed to set lp2 for conn %d\n",
  2842. conn->base.id);
  2843. drm_connector_list_iter_end(&conn_iter);
  2844. goto unlock;
  2845. }
  2846. }
  2847. if (lp != SDE_MODE_DPMS_LP2) {
  2848. /* force CRTC to be inactive */
  2849. crtc_state = drm_atomic_get_crtc_state(state,
  2850. conn->state->crtc);
  2851. if (IS_ERR_OR_NULL(crtc_state)) {
  2852. DRM_ERROR("failed to get crtc %d state\n",
  2853. conn->state->crtc->base.id);
  2854. drm_connector_list_iter_end(&conn_iter);
  2855. goto unlock;
  2856. }
  2857. if (lp != SDE_MODE_DPMS_LP1)
  2858. crtc_state->active = false;
  2859. ++num_crtcs;
  2860. }
  2861. }
  2862. drm_connector_list_iter_end(&conn_iter);
  2863. /* check for nothing to do */
  2864. if (num_crtcs == 0) {
  2865. DRM_DEBUG("all crtcs are already in the off state\n");
  2866. sde_kms->suspend_block = true;
  2867. _sde_kms_pm_suspend_idle_helper(sde_kms, dev);
  2868. goto unlock;
  2869. }
  2870. /* commit the "disable all" state */
  2871. ret = drm_atomic_commit(state);
  2872. if (ret < 0) {
  2873. DRM_ERROR("failed to disable crtcs, %d\n", ret);
  2874. goto unlock;
  2875. }
  2876. sde_kms->suspend_block = true;
  2877. _sde_kms_pm_suspend_idle_helper(sde_kms, dev);
  2878. unlock:
  2879. if (state) {
  2880. drm_atomic_state_put(state);
  2881. state = NULL;
  2882. }
  2883. if (ret == -EDEADLK) {
  2884. drm_modeset_backoff(&ctx);
  2885. goto retry;
  2886. }
  2887. drm_modeset_drop_locks(&ctx);
  2888. drm_modeset_acquire_fini(&ctx);
  2889. /*
  2890. * pm runtime driver avoids multiple runtime_suspend API call by
  2891. * checking runtime_status. However, this call helps when there is a
  2892. * race condition between pm_suspend call and doze_suspend/power_off
  2893. * commit. It removes the extra vote from suspend and adds it back
  2894. * later to allow power collapse during pm_suspend call
  2895. */
  2896. pm_runtime_put_sync(dev);
  2897. pm_runtime_get_noresume(dev);
  2898. /* dump clock state before entering suspend */
  2899. if (sde_kms->pm_suspend_clk_dump)
  2900. _sde_kms_dump_clks_state(sde_kms);
  2901. return ret;
  2902. }
  2903. static int sde_kms_pm_resume(struct device *dev)
  2904. {
  2905. struct drm_device *ddev;
  2906. struct sde_kms *sde_kms;
  2907. struct drm_modeset_acquire_ctx ctx;
  2908. int ret, i;
  2909. if (!dev)
  2910. return -EINVAL;
  2911. ddev = dev_get_drvdata(dev);
  2912. if (!ddev || !ddev_to_msm_kms(ddev))
  2913. return -EINVAL;
  2914. sde_kms = to_sde_kms(ddev_to_msm_kms(ddev));
  2915. SDE_EVT32(sde_kms->suspend_state != NULL);
  2916. drm_mode_config_reset(ddev);
  2917. drm_modeset_acquire_init(&ctx, 0);
  2918. retry:
  2919. ret = drm_modeset_lock_all_ctx(ddev, &ctx);
  2920. if (ret == -EDEADLK) {
  2921. drm_modeset_backoff(&ctx);
  2922. goto retry;
  2923. } else if (WARN_ON(ret)) {
  2924. goto end;
  2925. }
  2926. sde_kms->suspend_block = false;
  2927. if (sde_kms->suspend_state) {
  2928. sde_kms->suspend_state->acquire_ctx = &ctx;
  2929. for (i = 0; i < TEARDOWN_DEADLOCK_RETRY_MAX; i++) {
  2930. ret = drm_atomic_helper_commit_duplicated_state(
  2931. sde_kms->suspend_state, &ctx);
  2932. if (ret != -EDEADLK)
  2933. break;
  2934. drm_modeset_backoff(&ctx);
  2935. }
  2936. if (ret < 0)
  2937. DRM_ERROR("failed to restore state, %d\n", ret);
  2938. drm_atomic_state_put(sde_kms->suspend_state);
  2939. sde_kms->suspend_state = NULL;
  2940. }
  2941. end:
  2942. drm_modeset_drop_locks(&ctx);
  2943. drm_modeset_acquire_fini(&ctx);
  2944. /* enable hot-plug polling */
  2945. drm_kms_helper_poll_enable(ddev);
  2946. return 0;
  2947. }
  2948. static const struct msm_kms_funcs kms_funcs = {
  2949. .hw_init = sde_kms_hw_init,
  2950. .postinit = sde_kms_postinit,
  2951. .irq_preinstall = sde_irq_preinstall,
  2952. .irq_postinstall = sde_irq_postinstall,
  2953. .irq_uninstall = sde_irq_uninstall,
  2954. .irq = sde_irq,
  2955. .lastclose = sde_kms_lastclose,
  2956. .prepare_fence = sde_kms_prepare_fence,
  2957. .prepare_commit = sde_kms_prepare_commit,
  2958. .commit = sde_kms_commit,
  2959. .complete_commit = sde_kms_complete_commit,
  2960. .wait_for_crtc_commit_done = sde_kms_wait_for_commit_done,
  2961. .wait_for_tx_complete = sde_kms_wait_for_frame_transfer_complete,
  2962. .enable_vblank = sde_kms_enable_vblank,
  2963. .disable_vblank = sde_kms_disable_vblank,
  2964. .check_modified_format = sde_format_check_modified_format,
  2965. .atomic_check = sde_kms_atomic_check,
  2966. .get_format = sde_get_msm_format,
  2967. .round_pixclk = sde_kms_round_pixclk,
  2968. .display_early_wakeup = sde_kms_display_early_wakeup,
  2969. .pm_suspend = sde_kms_pm_suspend,
  2970. .pm_resume = sde_kms_pm_resume,
  2971. .destroy = sde_kms_destroy,
  2972. .debugfs_destroy = sde_kms_debugfs_destroy,
  2973. .cont_splash_config = sde_kms_cont_splash_config,
  2974. .register_events = _sde_kms_register_events,
  2975. .get_address_space = _sde_kms_get_address_space,
  2976. .get_address_space_device = _sde_kms_get_address_space_device,
  2977. .postopen = _sde_kms_post_open,
  2978. .check_for_splash = sde_kms_check_for_splash,
  2979. .get_mixer_count = sde_kms_get_mixer_count,
  2980. .get_dsc_count = sde_kms_get_dsc_count,
  2981. };
  2982. static int _sde_kms_mmu_destroy(struct sde_kms *sde_kms)
  2983. {
  2984. int i;
  2985. for (i = ARRAY_SIZE(sde_kms->aspace) - 1; i >= 0; i--) {
  2986. if (!sde_kms->aspace[i])
  2987. continue;
  2988. msm_gem_address_space_put(sde_kms->aspace[i]);
  2989. sde_kms->aspace[i] = NULL;
  2990. }
  2991. return 0;
  2992. }
  2993. static int _sde_kms_mmu_init(struct sde_kms *sde_kms)
  2994. {
  2995. struct msm_mmu *mmu;
  2996. int i, ret;
  2997. int early_map = 0;
  2998. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev)
  2999. return -EINVAL;
  3000. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  3001. struct msm_gem_address_space *aspace;
  3002. mmu = msm_smmu_new(sde_kms->dev->dev, i);
  3003. if (IS_ERR(mmu)) {
  3004. ret = PTR_ERR(mmu);
  3005. SDE_DEBUG("failed to init iommu id %d: rc:%d\n",
  3006. i, ret);
  3007. continue;
  3008. }
  3009. aspace = msm_gem_smmu_address_space_create(sde_kms->dev,
  3010. mmu, "sde");
  3011. if (IS_ERR(aspace)) {
  3012. ret = PTR_ERR(aspace);
  3013. mmu->funcs->destroy(mmu);
  3014. goto fail;
  3015. }
  3016. sde_kms->aspace[i] = aspace;
  3017. aspace->domain_attached = true;
  3018. /* Mapping splash memory block */
  3019. if ((i == MSM_SMMU_DOMAIN_UNSECURE) &&
  3020. sde_kms->splash_data.num_splash_regions) {
  3021. ret = _sde_kms_map_all_splash_regions(sde_kms);
  3022. if (ret) {
  3023. SDE_ERROR("failed to map ret:%d\n", ret);
  3024. goto fail;
  3025. }
  3026. }
  3027. /*
  3028. * disable early-map which would have been enabled during
  3029. * bootup by smmu through the device-tree hint for cont-spash
  3030. */
  3031. ret = mmu->funcs->set_attribute(mmu, DOMAIN_ATTR_EARLY_MAP,
  3032. &early_map);
  3033. if (ret) {
  3034. SDE_ERROR("failed to set_att ret:%d, early_map:%d\n",
  3035. ret, early_map);
  3036. goto early_map_fail;
  3037. }
  3038. }
  3039. sde_kms->base.aspace = sde_kms->aspace[0];
  3040. return 0;
  3041. early_map_fail:
  3042. _sde_kms_unmap_all_splash_regions(sde_kms);
  3043. fail:
  3044. _sde_kms_mmu_destroy(sde_kms);
  3045. return ret;
  3046. }
  3047. static void sde_kms_init_rot_sid_hw(struct sde_kms *sde_kms)
  3048. {
  3049. if (!sde_kms || !sde_kms->hw_sid || sde_in_trusted_vm(sde_kms))
  3050. return;
  3051. sde_hw_set_rotator_sid(sde_kms->hw_sid);
  3052. }
  3053. static void sde_kms_init_shared_hw(struct sde_kms *sde_kms)
  3054. {
  3055. if (!sde_kms || !sde_kms->hw_mdp || !sde_kms->catalog)
  3056. return;
  3057. if (sde_kms->hw_mdp->ops.reset_ubwc)
  3058. sde_kms->hw_mdp->ops.reset_ubwc(sde_kms->hw_mdp,
  3059. sde_kms->catalog);
  3060. }
  3061. static void _sde_kms_set_lutdma_vbif_remap(struct sde_kms *sde_kms)
  3062. {
  3063. struct sde_vbif_set_qos_params qos_params;
  3064. struct sde_mdss_cfg *catalog;
  3065. if (!sde_kms->catalog)
  3066. return;
  3067. catalog = sde_kms->catalog;
  3068. memset(&qos_params, 0, sizeof(qos_params));
  3069. qos_params.vbif_idx = catalog->dma_cfg.vbif_idx;
  3070. qos_params.xin_id = catalog->dma_cfg.xin_id;
  3071. qos_params.clk_ctrl = catalog->dma_cfg.clk_ctrl;
  3072. qos_params.client_type = VBIF_LUTDMA_CLIENT;
  3073. sde_vbif_set_qos_remap(sde_kms, &qos_params);
  3074. }
  3075. static int _sde_kms_active_override(struct sde_kms *sde_kms, bool enable)
  3076. {
  3077. struct sde_hw_uidle *uidle;
  3078. if (!sde_kms) {
  3079. SDE_ERROR("invalid kms\n");
  3080. return -EINVAL;
  3081. }
  3082. uidle = sde_kms->hw_uidle;
  3083. if (uidle && uidle->ops.active_override_enable)
  3084. uidle->ops.active_override_enable(uidle, enable);
  3085. return 0;
  3086. }
  3087. static void _sde_kms_update_pm_qos_irq_request(struct sde_kms *sde_kms)
  3088. {
  3089. struct device *cpu_dev;
  3090. int cpu = 0;
  3091. u32 cpu_irq_latency = sde_kms->catalog->perf.cpu_irq_latency;
  3092. if (cpumask_empty(&sde_kms->irq_cpu_mask)) {
  3093. SDE_DEBUG("%s: irq_cpu_mask is empty\n", __func__);
  3094. return;
  3095. }
  3096. for_each_cpu(cpu, &sde_kms->irq_cpu_mask) {
  3097. cpu_dev = get_cpu_device(cpu);
  3098. if (!cpu_dev) {
  3099. SDE_DEBUG("%s: failed to get cpu%d device\n", __func__,
  3100. cpu);
  3101. continue;
  3102. }
  3103. if (dev_pm_qos_request_active(&sde_kms->pm_qos_irq_req[cpu]))
  3104. dev_pm_qos_update_request(&sde_kms->pm_qos_irq_req[cpu],
  3105. cpu_irq_latency);
  3106. else
  3107. dev_pm_qos_add_request(cpu_dev,
  3108. &sde_kms->pm_qos_irq_req[cpu],
  3109. DEV_PM_QOS_RESUME_LATENCY,
  3110. cpu_irq_latency);
  3111. }
  3112. }
  3113. static void _sde_kms_remove_pm_qos_irq_request(struct sde_kms *sde_kms)
  3114. {
  3115. struct device *cpu_dev;
  3116. int cpu = 0;
  3117. if (cpumask_empty(&sde_kms->irq_cpu_mask)) {
  3118. SDE_DEBUG("%s: irq_cpu_mask is empty\n", __func__);
  3119. return;
  3120. }
  3121. for_each_cpu(cpu, &sde_kms->irq_cpu_mask) {
  3122. cpu_dev = get_cpu_device(cpu);
  3123. if (!cpu_dev) {
  3124. SDE_DEBUG("%s: failed to get cpu%d device\n", __func__,
  3125. cpu);
  3126. continue;
  3127. }
  3128. if (dev_pm_qos_request_active(&sde_kms->pm_qos_irq_req[cpu]))
  3129. dev_pm_qos_remove_request(
  3130. &sde_kms->pm_qos_irq_req[cpu]);
  3131. }
  3132. }
  3133. void sde_kms_cpu_vote_for_irq(struct sde_kms *sde_kms, bool enable)
  3134. {
  3135. struct msm_drm_private *priv = sde_kms->dev->dev_private;
  3136. mutex_lock(&priv->phandle.phandle_lock);
  3137. if (enable && atomic_inc_return(&sde_kms->irq_vote_count) == 1)
  3138. _sde_kms_update_pm_qos_irq_request(sde_kms);
  3139. else if (!enable && atomic_dec_return(&sde_kms->irq_vote_count) == 0)
  3140. _sde_kms_remove_pm_qos_irq_request(sde_kms);
  3141. mutex_unlock(&priv->phandle.phandle_lock);
  3142. }
  3143. static void sde_kms_irq_affinity_notify(
  3144. struct irq_affinity_notify *affinity_notify,
  3145. const cpumask_t *mask)
  3146. {
  3147. struct msm_drm_private *priv;
  3148. struct sde_kms *sde_kms = container_of(affinity_notify,
  3149. struct sde_kms, affinity_notify);
  3150. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  3151. return;
  3152. priv = sde_kms->dev->dev_private;
  3153. mutex_lock(&priv->phandle.phandle_lock);
  3154. // save irq cpu mask
  3155. sde_kms->irq_cpu_mask = *mask;
  3156. // request vote with updated irq cpu mask
  3157. if (atomic_read(&sde_kms->irq_vote_count))
  3158. _sde_kms_update_pm_qos_irq_request(sde_kms);
  3159. mutex_unlock(&priv->phandle.phandle_lock);
  3160. }
  3161. static void sde_kms_irq_affinity_release(struct kref *ref) {}
  3162. static void sde_kms_handle_power_event(u32 event_type, void *usr)
  3163. {
  3164. struct sde_kms *sde_kms = usr;
  3165. struct msm_kms *msm_kms;
  3166. msm_kms = &sde_kms->base;
  3167. if (!sde_kms)
  3168. return;
  3169. SDE_DEBUG("event_type:%d\n", event_type);
  3170. SDE_EVT32_VERBOSE(event_type);
  3171. if (event_type == SDE_POWER_EVENT_POST_ENABLE) {
  3172. sde_irq_update(msm_kms, true);
  3173. sde_kms->first_kickoff = true;
  3174. /**
  3175. * Rotator sid needs to be programmed since uefi doesn't
  3176. * configure it during continuous splash
  3177. */
  3178. sde_kms_init_rot_sid_hw(sde_kms);
  3179. if (sde_kms->splash_data.num_splash_displays ||
  3180. sde_in_trusted_vm(sde_kms))
  3181. return;
  3182. sde_vbif_init_memtypes(sde_kms);
  3183. sde_kms_init_shared_hw(sde_kms);
  3184. _sde_kms_set_lutdma_vbif_remap(sde_kms);
  3185. } else if (event_type == SDE_POWER_EVENT_PRE_DISABLE) {
  3186. sde_irq_update(msm_kms, false);
  3187. sde_kms->first_kickoff = false;
  3188. if (sde_in_trusted_vm(sde_kms))
  3189. return;
  3190. _sde_kms_active_override(sde_kms, true);
  3191. if (!is_sde_rsc_available(SDE_RSC_INDEX))
  3192. sde_vbif_axi_halt_request(sde_kms);
  3193. }
  3194. }
  3195. #define genpd_to_sde_kms(domain) container_of(domain, struct sde_kms, genpd)
  3196. static int sde_kms_pd_enable(struct generic_pm_domain *genpd)
  3197. {
  3198. struct sde_kms *sde_kms = genpd_to_sde_kms(genpd);
  3199. int rc = -EINVAL;
  3200. SDE_DEBUG("\n");
  3201. rc = pm_runtime_get_sync(sde_kms->dev->dev);
  3202. if (rc > 0)
  3203. rc = 0;
  3204. SDE_EVT32(rc, genpd->device_count);
  3205. return rc;
  3206. }
  3207. static int sde_kms_pd_disable(struct generic_pm_domain *genpd)
  3208. {
  3209. struct sde_kms *sde_kms = genpd_to_sde_kms(genpd);
  3210. SDE_DEBUG("\n");
  3211. pm_runtime_put_sync(sde_kms->dev->dev);
  3212. SDE_EVT32(genpd->device_count);
  3213. return 0;
  3214. }
  3215. static int _sde_kms_get_splash_data(struct sde_kms *sde_kms,
  3216. struct sde_splash_data *data)
  3217. {
  3218. int i = 0;
  3219. int ret = 0;
  3220. struct device_node *parent, *node, *node1;
  3221. struct resource r, r1;
  3222. const char *node_name = "splash_region";
  3223. struct sde_splash_mem *mem;
  3224. bool share_splash_mem = false;
  3225. int num_displays, num_regions;
  3226. struct sde_splash_display *splash_display;
  3227. if (!data)
  3228. return -EINVAL;
  3229. memset(data, 0, sizeof(*data));
  3230. parent = of_find_node_by_path("/reserved-memory");
  3231. if (!parent) {
  3232. SDE_ERROR("failed to find reserved-memory node\n");
  3233. return -EINVAL;
  3234. }
  3235. node = of_find_node_by_name(parent, node_name);
  3236. if (!node) {
  3237. SDE_DEBUG("failed to find node %s\n", node_name);
  3238. return -EINVAL;
  3239. }
  3240. node1 = of_find_node_by_name(NULL, "disp_rdump_region");
  3241. if (!node1)
  3242. SDE_DEBUG("failed to find disp ramdump memory reservation\n");
  3243. /**
  3244. * Support sharing a single splash memory for all the built in displays
  3245. * and also independent splash region per displays. Incase of
  3246. * independent splash region for each connected display, dtsi node of
  3247. * cont_splash_region should be collection of all memory regions
  3248. * Ex: <r1.start r1.end r2.start r2.end ... rn.start, rn.end>
  3249. */
  3250. num_displays = dsi_display_get_num_of_displays();
  3251. num_regions = of_property_count_u64_elems(node, "reg") / 2;
  3252. data->num_splash_displays = num_displays;
  3253. SDE_DEBUG("splash mem num_regions:%d\n", num_regions);
  3254. if (num_displays > num_regions) {
  3255. share_splash_mem = true;
  3256. pr_info(":%d displays share same splash buf\n", num_displays);
  3257. }
  3258. for (i = 0; i < num_displays; i++) {
  3259. splash_display = &data->splash_display[i];
  3260. if (!i || !share_splash_mem) {
  3261. if (of_address_to_resource(node, i, &r)) {
  3262. SDE_ERROR("invalid data for:%s\n", node_name);
  3263. return -EINVAL;
  3264. }
  3265. mem = &data->splash_mem[i];
  3266. if (!node1 || of_address_to_resource(node1, i, &r1)) {
  3267. SDE_DEBUG("failed to find ramdump memory\n");
  3268. mem->ramdump_base = 0;
  3269. mem->ramdump_size = 0;
  3270. } else {
  3271. mem->ramdump_base = (unsigned long)r1.start;
  3272. mem->ramdump_size = (r1.end - r1.start) + 1;
  3273. }
  3274. mem->splash_buf_base = (unsigned long)r.start;
  3275. mem->splash_buf_size = (r.end - r.start) + 1;
  3276. mem->ref_cnt = 0;
  3277. splash_display->splash = mem;
  3278. data->num_splash_regions++;
  3279. } else {
  3280. data->splash_display[i].splash = &data->splash_mem[0];
  3281. }
  3282. SDE_DEBUG("splash mem for disp:%d add:%lx size:%x\n", (i + 1),
  3283. splash_display->splash->splash_buf_base,
  3284. splash_display->splash->splash_buf_size);
  3285. }
  3286. sde_kms->splash_data.type = SDE_SPLASH_HANDOFF;
  3287. return ret;
  3288. }
  3289. static int _sde_kms_hw_init_ioremap(struct sde_kms *sde_kms,
  3290. struct platform_device *platformdev)
  3291. {
  3292. int rc = -EINVAL;
  3293. sde_kms->mmio = msm_ioremap(platformdev, "mdp_phys", "mdp_phys");
  3294. if (IS_ERR(sde_kms->mmio)) {
  3295. rc = PTR_ERR(sde_kms->mmio);
  3296. SDE_ERROR("mdp register memory map failed: %d\n", rc);
  3297. sde_kms->mmio = NULL;
  3298. goto error;
  3299. }
  3300. DRM_INFO("mapped mdp address space @%pK\n", sde_kms->mmio);
  3301. sde_kms->mmio_len = msm_iomap_size(platformdev, "mdp_phys");
  3302. rc = sde_dbg_reg_register_base(SDE_DBG_NAME, sde_kms->mmio,
  3303. sde_kms->mmio_len);
  3304. if (rc)
  3305. SDE_ERROR("dbg base register kms failed: %d\n", rc);
  3306. sde_kms->vbif[VBIF_RT] = msm_ioremap(platformdev, "vbif_phys",
  3307. "vbif_phys");
  3308. if (IS_ERR(sde_kms->vbif[VBIF_RT])) {
  3309. rc = PTR_ERR(sde_kms->vbif[VBIF_RT]);
  3310. SDE_ERROR("vbif register memory map failed: %d\n", rc);
  3311. sde_kms->vbif[VBIF_RT] = NULL;
  3312. goto error;
  3313. }
  3314. sde_kms->vbif_len[VBIF_RT] = msm_iomap_size(platformdev,
  3315. "vbif_phys");
  3316. rc = sde_dbg_reg_register_base("vbif_rt", sde_kms->vbif[VBIF_RT],
  3317. sde_kms->vbif_len[VBIF_RT]);
  3318. if (rc)
  3319. SDE_ERROR("dbg base register vbif_rt failed: %d\n", rc);
  3320. sde_kms->vbif[VBIF_NRT] = msm_ioremap(platformdev, "vbif_nrt_phys",
  3321. "vbif_nrt_phys");
  3322. if (IS_ERR(sde_kms->vbif[VBIF_NRT])) {
  3323. sde_kms->vbif[VBIF_NRT] = NULL;
  3324. SDE_DEBUG("VBIF NRT is not defined");
  3325. } else {
  3326. sde_kms->vbif_len[VBIF_NRT] = msm_iomap_size(platformdev,
  3327. "vbif_nrt_phys");
  3328. rc = sde_dbg_reg_register_base("vbif_nrt",
  3329. sde_kms->vbif[VBIF_NRT],
  3330. sde_kms->vbif_len[VBIF_NRT]);
  3331. if (rc)
  3332. SDE_ERROR("dbg base register vbif_nrt failed: %d\n",
  3333. rc);
  3334. }
  3335. sde_kms->reg_dma = msm_ioremap(platformdev, "regdma_phys",
  3336. "regdma_phys");
  3337. if (IS_ERR(sde_kms->reg_dma)) {
  3338. sde_kms->reg_dma = NULL;
  3339. SDE_DEBUG("REG_DMA is not defined");
  3340. } else {
  3341. sde_kms->reg_dma_len = msm_iomap_size(platformdev,
  3342. "regdma_phys");
  3343. rc = sde_dbg_reg_register_base("reg_dma",
  3344. sde_kms->reg_dma,
  3345. sde_kms->reg_dma_len);
  3346. if (rc)
  3347. SDE_ERROR("dbg base register reg_dma failed: %d\n",
  3348. rc);
  3349. }
  3350. sde_kms->sid = msm_ioremap(platformdev, "sid_phys",
  3351. "sid_phys");
  3352. if (IS_ERR(sde_kms->sid)) {
  3353. SDE_DEBUG("sid register is not defined: %d\n", rc);
  3354. sde_kms->sid = NULL;
  3355. } else {
  3356. sde_kms->sid_len = msm_iomap_size(platformdev, "sid_phys");
  3357. rc = sde_dbg_reg_register_base("sid", sde_kms->sid,
  3358. sde_kms->sid_len);
  3359. if (rc)
  3360. SDE_ERROR("dbg base register sid failed: %d\n", rc);
  3361. }
  3362. error:
  3363. return rc;
  3364. }
  3365. static int _sde_kms_hw_init_power_helper(struct drm_device *dev,
  3366. struct sde_kms *sde_kms)
  3367. {
  3368. int rc = 0;
  3369. if (of_find_property(dev->dev->of_node, "#power-domain-cells", NULL)) {
  3370. sde_kms->genpd.name = dev->unique;
  3371. sde_kms->genpd.power_off = sde_kms_pd_disable;
  3372. sde_kms->genpd.power_on = sde_kms_pd_enable;
  3373. rc = pm_genpd_init(&sde_kms->genpd, NULL, true);
  3374. if (rc < 0) {
  3375. SDE_ERROR("failed to init genpd provider %s: %d\n",
  3376. sde_kms->genpd.name, rc);
  3377. return rc;
  3378. }
  3379. rc = of_genpd_add_provider_simple(dev->dev->of_node,
  3380. &sde_kms->genpd);
  3381. if (rc < 0) {
  3382. SDE_ERROR("failed to add genpd provider %s: %d\n",
  3383. sde_kms->genpd.name, rc);
  3384. pm_genpd_remove(&sde_kms->genpd);
  3385. return rc;
  3386. }
  3387. sde_kms->genpd_init = true;
  3388. SDE_DEBUG("added genpd provider %s\n", sde_kms->genpd.name);
  3389. }
  3390. return rc;
  3391. }
  3392. static int _sde_kms_hw_init_blocks(struct sde_kms *sde_kms,
  3393. struct drm_device *dev,
  3394. struct msm_drm_private *priv)
  3395. {
  3396. struct sde_rm *rm = NULL;
  3397. int i, rc = -EINVAL;
  3398. sde_kms->catalog = sde_hw_catalog_init(dev);
  3399. if (IS_ERR_OR_NULL(sde_kms->catalog)) {
  3400. rc = PTR_ERR(sde_kms->catalog);
  3401. if (!sde_kms->catalog)
  3402. rc = -EINVAL;
  3403. SDE_ERROR("catalog init failed: %d\n", rc);
  3404. sde_kms->catalog = NULL;
  3405. goto power_error;
  3406. }
  3407. sde_kms->core_rev = sde_kms->catalog->hwversion;
  3408. pr_info("sde hardware revision:0x%x\n", sde_kms->core_rev);
  3409. /* initialize power domain if defined */
  3410. rc = _sde_kms_hw_init_power_helper(dev, sde_kms);
  3411. if (rc) {
  3412. SDE_ERROR("_sde_kms_hw_init_power_helper failed: %d\n", rc);
  3413. goto genpd_err;
  3414. }
  3415. rc = _sde_kms_mmu_init(sde_kms);
  3416. if (rc) {
  3417. SDE_ERROR("sde_kms_mmu_init failed: %d\n", rc);
  3418. goto power_error;
  3419. }
  3420. /* Initialize reg dma block which is a singleton */
  3421. rc = sde_reg_dma_init(sde_kms->reg_dma, sde_kms->catalog,
  3422. sde_kms->dev);
  3423. if (rc) {
  3424. SDE_ERROR("failed: reg dma init failed\n");
  3425. goto power_error;
  3426. }
  3427. sde_dbg_init_dbg_buses(sde_kms->core_rev);
  3428. rm = &sde_kms->rm;
  3429. rc = sde_rm_init(rm, sde_kms->catalog, sde_kms->mmio,
  3430. sde_kms->dev);
  3431. if (rc) {
  3432. SDE_ERROR("rm init failed: %d\n", rc);
  3433. goto power_error;
  3434. }
  3435. sde_kms->rm_init = true;
  3436. sde_kms->hw_intr = sde_hw_intr_init(sde_kms->mmio, sde_kms->catalog);
  3437. if (IS_ERR_OR_NULL(sde_kms->hw_intr)) {
  3438. rc = PTR_ERR(sde_kms->hw_intr);
  3439. SDE_ERROR("hw_intr init failed: %d\n", rc);
  3440. sde_kms->hw_intr = NULL;
  3441. goto hw_intr_init_err;
  3442. }
  3443. /*
  3444. * Attempt continuous splash handoff only if reserved
  3445. * splash memory is found & release resources on any error
  3446. * in finding display hw config in splash
  3447. */
  3448. if (sde_kms->splash_data.num_splash_regions) {
  3449. struct sde_splash_display *display;
  3450. int ret, display_count =
  3451. sde_kms->splash_data.num_splash_displays;
  3452. ret = sde_rm_cont_splash_res_init(priv, &sde_kms->rm,
  3453. &sde_kms->splash_data, sde_kms->catalog);
  3454. for (i = 0; i < display_count; i++) {
  3455. display = &sde_kms->splash_data.splash_display[i];
  3456. /*
  3457. * free splash region on resource init failure and
  3458. * cont-splash disabled case
  3459. */
  3460. if (!display->cont_splash_enabled || ret)
  3461. _sde_kms_free_splash_display_data(
  3462. sde_kms, display);
  3463. }
  3464. }
  3465. sde_kms->hw_mdp = sde_rm_get_mdp(&sde_kms->rm);
  3466. if (IS_ERR_OR_NULL(sde_kms->hw_mdp)) {
  3467. rc = PTR_ERR(sde_kms->hw_mdp);
  3468. if (!sde_kms->hw_mdp)
  3469. rc = -EINVAL;
  3470. SDE_ERROR("failed to get hw_mdp: %d\n", rc);
  3471. sde_kms->hw_mdp = NULL;
  3472. goto power_error;
  3473. }
  3474. for (i = 0; i < sde_kms->catalog->vbif_count; i++) {
  3475. u32 vbif_idx = sde_kms->catalog->vbif[i].id;
  3476. sde_kms->hw_vbif[i] = sde_hw_vbif_init(vbif_idx,
  3477. sde_kms->vbif[vbif_idx], sde_kms->catalog);
  3478. if (IS_ERR_OR_NULL(sde_kms->hw_vbif[vbif_idx])) {
  3479. rc = PTR_ERR(sde_kms->hw_vbif[vbif_idx]);
  3480. if (!sde_kms->hw_vbif[vbif_idx])
  3481. rc = -EINVAL;
  3482. SDE_ERROR("failed to init vbif %d: %d\n", vbif_idx, rc);
  3483. sde_kms->hw_vbif[vbif_idx] = NULL;
  3484. goto power_error;
  3485. }
  3486. }
  3487. if (sde_kms->catalog->uidle_cfg.uidle_rev) {
  3488. sde_kms->hw_uidle = sde_hw_uidle_init(UIDLE, sde_kms->mmio,
  3489. sde_kms->mmio_len, sde_kms->catalog);
  3490. if (IS_ERR_OR_NULL(sde_kms->hw_uidle)) {
  3491. rc = PTR_ERR(sde_kms->hw_uidle);
  3492. if (!sde_kms->hw_uidle)
  3493. rc = -EINVAL;
  3494. /* uidle is optional, so do not make it a fatal error */
  3495. SDE_ERROR("failed to init uidle rc:%d\n", rc);
  3496. sde_kms->hw_uidle = NULL;
  3497. rc = 0;
  3498. }
  3499. } else {
  3500. sde_kms->hw_uidle = NULL;
  3501. }
  3502. if (sde_kms->sid) {
  3503. sde_kms->hw_sid = sde_hw_sid_init(sde_kms->sid,
  3504. sde_kms->sid_len, sde_kms->catalog);
  3505. if (IS_ERR_OR_NULL(sde_kms->hw_sid)) {
  3506. rc = PTR_ERR(sde_kms->hw_sid);
  3507. SDE_ERROR("failed to init sid %ld\n", rc);
  3508. sde_kms->hw_sid = NULL;
  3509. goto power_error;
  3510. }
  3511. }
  3512. rc = sde_core_perf_init(&sde_kms->perf, dev, sde_kms->catalog,
  3513. &priv->phandle, "core_clk");
  3514. if (rc) {
  3515. SDE_ERROR("failed to init perf %d\n", rc);
  3516. goto perf_err;
  3517. }
  3518. /*
  3519. * _sde_kms_drm_obj_init should create the DRM related objects
  3520. * i.e. CRTCs, planes, encoders, connectors and so forth
  3521. */
  3522. rc = _sde_kms_drm_obj_init(sde_kms);
  3523. if (rc) {
  3524. SDE_ERROR("modeset init failed: %d\n", rc);
  3525. goto drm_obj_init_err;
  3526. }
  3527. return 0;
  3528. genpd_err:
  3529. drm_obj_init_err:
  3530. sde_core_perf_destroy(&sde_kms->perf);
  3531. hw_intr_init_err:
  3532. perf_err:
  3533. power_error:
  3534. return rc;
  3535. }
  3536. int sde_kms_get_io_resources(struct sde_kms *sde_kms, struct msm_io_res *io_res)
  3537. {
  3538. struct platform_device *pdev = to_platform_device(sde_kms->dev->dev);
  3539. int rc = 0;
  3540. rc = msm_dss_get_io_mem(pdev, &io_res->mem);
  3541. if (rc) {
  3542. SDE_ERROR("failed to get io mem for KMS, rc = %d\n", rc);
  3543. return rc;
  3544. }
  3545. rc = msm_dss_get_pmic_io_mem(pdev, &io_res->mem);
  3546. if (rc) {
  3547. SDE_ERROR("failed to get io mem for pmic, rc:%d\n", rc);
  3548. return rc;
  3549. }
  3550. rc = msm_dss_get_io_irq(pdev, &io_res->irq, HH_IRQ_LABEL_SDE);
  3551. if (rc) {
  3552. SDE_ERROR("failed to get io irq for KMS");
  3553. return rc;
  3554. }
  3555. return rc;
  3556. }
  3557. static int sde_kms_hw_init(struct msm_kms *kms)
  3558. {
  3559. struct sde_kms *sde_kms;
  3560. struct drm_device *dev;
  3561. struct msm_drm_private *priv;
  3562. struct platform_device *platformdev;
  3563. int i, irq_num, rc = -EINVAL;
  3564. if (!kms) {
  3565. SDE_ERROR("invalid kms\n");
  3566. goto end;
  3567. }
  3568. sde_kms = to_sde_kms(kms);
  3569. dev = sde_kms->dev;
  3570. if (!dev || !dev->dev) {
  3571. SDE_ERROR("invalid device\n");
  3572. goto end;
  3573. }
  3574. platformdev = to_platform_device(dev->dev);
  3575. priv = dev->dev_private;
  3576. if (!priv) {
  3577. SDE_ERROR("invalid private data\n");
  3578. goto end;
  3579. }
  3580. rc = _sde_kms_hw_init_ioremap(sde_kms, platformdev);
  3581. if (rc)
  3582. goto error;
  3583. rc = _sde_kms_get_splash_data(sde_kms, &sde_kms->splash_data);
  3584. if (rc)
  3585. SDE_DEBUG("sde splash data fetch failed: %d\n", rc);
  3586. rc = _sde_kms_hw_init_blocks(sde_kms, dev, priv);
  3587. if (rc)
  3588. goto error;
  3589. dev->mode_config.min_width = sde_kms->catalog->min_display_width;
  3590. dev->mode_config.min_height = sde_kms->catalog->min_display_height;
  3591. dev->mode_config.max_width = sde_kms->catalog->max_display_width;
  3592. dev->mode_config.max_height = sde_kms->catalog->max_display_height;
  3593. mutex_init(&sde_kms->secure_transition_lock);
  3594. atomic_set(&sde_kms->detach_sec_cb, 0);
  3595. atomic_set(&sde_kms->detach_all_cb, 0);
  3596. atomic_set(&sde_kms->irq_vote_count, 0);
  3597. /*
  3598. * Support format modifiers for compression etc.
  3599. */
  3600. dev->mode_config.allow_fb_modifiers = true;
  3601. /*
  3602. * Handle (re)initializations during power enable
  3603. */
  3604. sde_kms_handle_power_event(SDE_POWER_EVENT_POST_ENABLE, sde_kms);
  3605. sde_kms->power_event = sde_power_handle_register_event(&priv->phandle,
  3606. SDE_POWER_EVENT_POST_ENABLE |
  3607. SDE_POWER_EVENT_PRE_DISABLE,
  3608. sde_kms_handle_power_event, sde_kms, "kms");
  3609. if (sde_kms->splash_data.num_splash_displays) {
  3610. SDE_DEBUG("Skipping MDP Resources disable\n");
  3611. } else {
  3612. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  3613. sde_power_data_bus_set_quota(&priv->phandle, i,
  3614. SDE_POWER_HANDLE_ENABLE_BUS_AB_QUOTA,
  3615. SDE_POWER_HANDLE_ENABLE_BUS_IB_QUOTA);
  3616. pm_runtime_put_sync(sde_kms->dev->dev);
  3617. }
  3618. sde_kms->affinity_notify.notify = sde_kms_irq_affinity_notify;
  3619. sde_kms->affinity_notify.release = sde_kms_irq_affinity_release;
  3620. irq_num = platform_get_irq(to_platform_device(sde_kms->dev->dev), 0);
  3621. SDE_DEBUG("Registering for notification of irq_num: %d\n", irq_num);
  3622. irq_set_affinity_notifier(irq_num, &sde_kms->affinity_notify);
  3623. if (sde_in_trusted_vm(sde_kms))
  3624. rc = sde_vm_trusted_init(sde_kms);
  3625. else
  3626. rc = sde_vm_primary_init(sde_kms);
  3627. if (rc) {
  3628. SDE_ERROR("failed to initialize VM ops, rc: %d\n", rc);
  3629. goto error;
  3630. }
  3631. return 0;
  3632. error:
  3633. _sde_kms_hw_destroy(sde_kms, platformdev);
  3634. end:
  3635. return rc;
  3636. }
  3637. struct msm_kms *sde_kms_init(struct drm_device *dev)
  3638. {
  3639. struct msm_drm_private *priv;
  3640. struct sde_kms *sde_kms;
  3641. if (!dev || !dev->dev_private) {
  3642. SDE_ERROR("drm device node invalid\n");
  3643. return ERR_PTR(-EINVAL);
  3644. }
  3645. priv = dev->dev_private;
  3646. sde_kms = kzalloc(sizeof(*sde_kms), GFP_KERNEL);
  3647. if (!sde_kms) {
  3648. SDE_ERROR("failed to allocate sde kms\n");
  3649. return ERR_PTR(-ENOMEM);
  3650. }
  3651. msm_kms_init(&sde_kms->base, &kms_funcs);
  3652. sde_kms->dev = dev;
  3653. return &sde_kms->base;
  3654. }
  3655. void sde_kms_vm_trusted_resource_deinit(struct sde_kms *sde_kms)
  3656. {
  3657. struct dsi_display *display;
  3658. struct sde_splash_display *handoff_display;
  3659. int i;
  3660. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  3661. handoff_display = &sde_kms->splash_data.splash_display[i];
  3662. display = (struct dsi_display *)sde_kms->dsi_displays[i];
  3663. if (handoff_display->cont_splash_enabled)
  3664. _sde_kms_free_splash_display_data(sde_kms,
  3665. handoff_display);
  3666. dsi_display_set_active_state(display, false);
  3667. }
  3668. memset(&sde_kms->splash_data, 0, sizeof(struct sde_splash_data));
  3669. }
  3670. int sde_kms_vm_trusted_resource_init(struct sde_kms *sde_kms)
  3671. {
  3672. struct drm_device *dev;
  3673. struct msm_drm_private *priv;
  3674. struct sde_splash_display *handoff_display;
  3675. struct dsi_display *display;
  3676. struct sde_vm_ops *vm_ops;
  3677. int ret, i;
  3678. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  3679. SDE_ERROR("invalid params\n");
  3680. return -EINVAL;
  3681. }
  3682. vm_ops = sde_vm_get_ops(sde_kms);
  3683. if (vm_ops && !vm_ops->vm_owns_hw(sde_kms)) {
  3684. SDE_DEBUG(
  3685. "skipping sde res init as device assign is not completed\n");
  3686. return 0;
  3687. }
  3688. if (sde_kms->dsi_display_count != 1) {
  3689. SDE_ERROR("no. of displays not supported:%d\n",
  3690. sde_kms->dsi_display_count);
  3691. return -EINVAL;
  3692. }
  3693. dev = sde_kms->dev;
  3694. priv = dev->dev_private;
  3695. sde_kms->splash_data.type = SDE_VM_HANDOFF;
  3696. sde_kms->splash_data.num_splash_displays = sde_kms->dsi_display_count;
  3697. ret = sde_rm_cont_splash_res_init(priv, &sde_kms->rm,
  3698. &sde_kms->splash_data, sde_kms->catalog);
  3699. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  3700. handoff_display = &sde_kms->splash_data.splash_display[i];
  3701. display = (struct dsi_display *)sde_kms->dsi_displays[i];
  3702. if (!handoff_display->cont_splash_enabled || ret)
  3703. _sde_kms_free_splash_display_data(sde_kms,
  3704. handoff_display);
  3705. else
  3706. dsi_display_set_active_state(display, true);
  3707. }
  3708. ret = sde_kms_cont_splash_config(&sde_kms->base);
  3709. if (ret) {
  3710. SDE_ERROR("error in setting handoff configs\n");
  3711. goto error;
  3712. }
  3713. /**
  3714. * fill-in vote for the continuous splash hanodff path, which will be
  3715. * removed on the successful first commit.
  3716. */
  3717. pm_runtime_get_sync(sde_kms->dev->dev);
  3718. return 0;
  3719. error:
  3720. sde_kms_vm_trusted_resource_deinit(sde_kms);
  3721. return ret;
  3722. }
  3723. static int _sde_kms_register_events(struct msm_kms *kms,
  3724. struct drm_mode_object *obj, u32 event, bool en)
  3725. {
  3726. int ret = 0;
  3727. struct drm_crtc *crtc = NULL;
  3728. struct drm_connector *conn = NULL;
  3729. struct sde_kms *sde_kms = NULL;
  3730. if (!kms || !obj) {
  3731. SDE_ERROR("invalid argument kms %pK obj %pK\n", kms, obj);
  3732. return -EINVAL;
  3733. }
  3734. sde_kms = to_sde_kms(kms);
  3735. switch (obj->type) {
  3736. case DRM_MODE_OBJECT_CRTC:
  3737. crtc = obj_to_crtc(obj);
  3738. ret = sde_crtc_register_custom_event(sde_kms, crtc, event, en);
  3739. break;
  3740. case DRM_MODE_OBJECT_CONNECTOR:
  3741. conn = obj_to_connector(obj);
  3742. ret = sde_connector_register_custom_event(sde_kms, conn, event,
  3743. en);
  3744. break;
  3745. }
  3746. return ret;
  3747. }
  3748. int sde_kms_handle_recovery(struct drm_encoder *encoder)
  3749. {
  3750. SDE_EVT32(DRMID(encoder), MSM_ENC_ACTIVE_REGION);
  3751. return sde_encoder_wait_for_event(encoder, MSM_ENC_ACTIVE_REGION);
  3752. }