hfi_reg.h 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2018-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2022-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #ifndef _CAM_HFI_REG_H_
  7. #define _CAM_HFI_REG_H_
  8. #include <linux/types.h>
  9. #include "hfi_intf.h"
  10. /* general purpose registers */
  11. #define GEN_PURPOSE_REG(n) (n << 2)
  12. #define HFI_REG_FW_VERSION GEN_PURPOSE_REG(1)
  13. #define HFI_REG_HOST_ICP_INIT_REQUEST GEN_PURPOSE_REG(2)
  14. #define HFI_REG_ICP_HOST_INIT_RESPONSE GEN_PURPOSE_REG(3)
  15. #define HFI_REG_SHARED_MEM_PTR GEN_PURPOSE_REG(4)
  16. #define HFI_REG_SHARED_MEM_SIZE GEN_PURPOSE_REG(5)
  17. #define HFI_REG_QTBL_PTR GEN_PURPOSE_REG(6)
  18. #define HFI_REG_SECONDARY_HEAP_PTR GEN_PURPOSE_REG(7)
  19. #define HFI_REG_SECONDARY_HEAP_SIZE GEN_PURPOSE_REG(8)
  20. #define HFI_REG_SFR_PTR GEN_PURPOSE_REG(10)
  21. #define HFI_REG_QDSS_IOVA GEN_PURPOSE_REG(11)
  22. #define HFI_REG_QDSS_IOVA_SIZE GEN_PURPOSE_REG(12)
  23. #define HFI_REG_IO_REGION_IOVA GEN_PURPOSE_REG(13)
  24. #define HFI_REG_IO_REGION_SIZE GEN_PURPOSE_REG(14)
  25. #define HFI_REG_IO2_REGION_IOVA GEN_PURPOSE_REG(15)
  26. #define HFI_REG_IO2_REGION_SIZE GEN_PURPOSE_REG(16)
  27. #define HFI_REG_FWUNCACHED_REGION_IOVA GEN_PURPOSE_REG(17)
  28. #define HFI_REG_FWUNCACHED_REGION_SIZE GEN_PURPOSE_REG(18)
  29. #define HFI_REG_DEVICE_REGION_IOVA GEN_PURPOSE_REG(19)
  30. #define HFI_REG_DEVICE_REGION_IOVA_SIZE GEN_PURPOSE_REG(20)
  31. /* start of Queue table and queues */
  32. #define MAX_ICP_HFI_QUEUES 4
  33. #define ICP_QHDR_TX_TYPE_MASK 0xFF000000
  34. #define ICP_QHDR_RX_TYPE_MASK 0x00FF0000
  35. #define ICP_QHDR_PRI_TYPE_MASK 0x0000FF00
  36. #define ICP_QHDR_Q_ID_MASK 0x000000FF
  37. #define ICP_QTBL_SIZE_IN_BYTES sizeof(struct hfi_qtbl)
  38. #define ICP_CMD_Q_SIZE_IN_BYTES 8192
  39. #define ICP_MSG_Q_SIZE_IN_BYTES 8192
  40. #define ICP_DBG_Q_SIZE_IN_BYTES 102400
  41. #define ICP_MSG_SFR_SIZE_IN_BYTES 4096
  42. #define ICP_SEC_HEAP_SIZE_IN_BYTES 1048576
  43. #define ICP_HFI_QTBL_HOSTID1 0x01000000
  44. #define ICP_HFI_QTBL_STATUS_ENABLED 0x00000001
  45. #define ICP_HFI_NUMBER_OF_QS 3
  46. #define ICP_HFI_NUMBER_OF_ACTIVE_QS 3
  47. #define ICP_HFI_QTBL_OFFSET 0
  48. #define ICP_HFI_VAR_SIZE_PKT 0
  49. #define ICP_HFI_MAX_MSG_SIZE_IN_WORDS 128
  50. /* Queue Header type masks. Use these to access bitfields in qhdr_type */
  51. #define HFI_MASK_QHDR_TX_TYPE 0xFF000000
  52. #define HFI_MASK_QHDR_RX_TYPE 0x00FF0000
  53. #define HFI_MASK_QHDR_PRI_TYPE 0x0000FF00
  54. #define HFI_MASK_QHDR_Q_ID_TYPE 0x000000FF
  55. #define TX_EVENT_DRIVEN_MODE_1 0
  56. #define RX_EVENT_DRIVEN_MODE_1 0
  57. #define TX_EVENT_DRIVEN_MODE_2 0x01000000
  58. #define RX_EVENT_DRIVEN_MODE_2 0x00010000
  59. #define TX_EVENT_POLL_MODE_2 0x02000000
  60. #define RX_EVENT_POLL_MODE_2 0x00020000
  61. #define U32_OFFSET 0x1
  62. #define BYTE_WORD_SHIFT 2
  63. #define HFI_GET_CLIENT_HANDLE(idx) (idx)
  64. #define HFI_GET_INDEX(client_handle) (client_handle)
  65. #define IS_VALID_HFI_INDEX(idx) (((idx) >= 0) && ((idx) < HFI_NUM_MAX))
  66. /**
  67. * @INVALID: Invalid state
  68. * @HFI_DEINIT: HFI is not initialized yet
  69. * @HFI_INIT: HFI is initialized
  70. * @HFI_READY: HFI is ready to send/receive commands/messages
  71. */
  72. enum hfi_state {
  73. HFI_DEINIT,
  74. HFI_INIT,
  75. HFI_READY
  76. };
  77. /**
  78. * @RESET: init success
  79. * @SET: init failed
  80. */
  81. enum reg_settings {
  82. RESET,
  83. SET,
  84. SET_WM = 1024
  85. };
  86. /**
  87. * @ICP_INIT_RESP_RESET: reset init state
  88. * @ICP_INIT_RESP_SUCCESS: init success
  89. * @ICP_INIT_RESP_FAILED: init failed
  90. */
  91. enum host_init_resp {
  92. ICP_INIT_RESP_RESET,
  93. ICP_INIT_RESP_SUCCESS,
  94. ICP_INIT_RESP_FAILED
  95. };
  96. /**
  97. * @ICP_INIT_REQUEST_RESET: reset init request
  98. * @ICP_INIT_REQUEST_SET: set init request
  99. */
  100. enum host_init_request {
  101. ICP_INIT_REQUEST_RESET,
  102. ICP_INIT_REQUEST_SET
  103. };
  104. /**
  105. * @QHDR_INACTIVE: Queue is inactive
  106. * @QHDR_ACTIVE: Queue is active
  107. */
  108. enum qhdr_status {
  109. QHDR_INACTIVE,
  110. QHDR_ACTIVE
  111. };
  112. /**
  113. * @INTR_MODE: event driven mode 1, each send and receive generates interrupt
  114. * @WM_MODE: event driven mode 2, interrupts based on watermark mechanism
  115. * @POLL_MODE: poll method
  116. */
  117. enum qhdr_event_drv_type {
  118. INTR_MODE,
  119. WM_MODE,
  120. POLL_MODE
  121. };
  122. /**
  123. * @TX_INT: event driven mode 1, each send and receive generates interrupt
  124. * @TX_INT_WM: event driven mode 2, interrupts based on watermark mechanism
  125. * @TX_POLL: poll method
  126. * @ICP_QHDR_TX_TYPE_MASK defines position in qhdr_type
  127. */
  128. enum qhdr_tx_type {
  129. TX_INT,
  130. TX_INT_WM,
  131. TX_POLL
  132. };
  133. /**
  134. * @RX_INT: event driven mode 1, each send and receive generates interrupt
  135. * @RX_INT_WM: event driven mode 2, interrupts based on watermark mechanism
  136. * @RX_POLL: poll method
  137. * @ICP_QHDR_RX_TYPE_MASK defines position in qhdr_type
  138. */
  139. enum qhdr_rx_type {
  140. RX_INT,
  141. RX_INT_WM,
  142. RX_POLL
  143. };
  144. /**
  145. * @Q_CMD: Host to FW command queue
  146. * @Q_MSG: FW to Host message queue
  147. * @Q_DEBUG: FW to Host debug queue
  148. * @ICP_QHDR_Q_ID_MASK defines position in qhdr_type
  149. */
  150. enum qhdr_q_id {
  151. Q_CMD,
  152. Q_MSG,
  153. Q_DBG
  154. };
  155. /**
  156. * struct hfi_qtbl_hdr
  157. * @qtbl_version: Queue table version number
  158. * Higher 16 bits: Major version
  159. * Lower 16 bits: Minor version
  160. * @qtbl_size: Queue table size from version to last parametr in qhdr entry
  161. * @qtbl_qhdr0_offset: Offset to the start of first qhdr
  162. * @qtbl_qhdr_size: Queue header size in bytes
  163. * @qtbl_num_q: Total number of queues in Queue table
  164. * @qtbl_num_active_q: Total number of active queues
  165. */
  166. struct hfi_qtbl_hdr {
  167. uint32_t qtbl_version;
  168. uint32_t qtbl_size;
  169. uint32_t qtbl_qhdr0_offset;
  170. uint32_t qtbl_qhdr_size;
  171. uint32_t qtbl_num_q;
  172. uint32_t qtbl_num_active_q;
  173. } __packed;
  174. /**
  175. * struct hfi_q_hdr
  176. * @qhdr_status: Queue status, qhdr_state define possible status
  177. * @qhdr_start_addr: Queue start address in non cached memory
  178. * @qhdr_type: qhdr_tx, qhdr_rx, qhdr_q_id and priority defines qhdr type
  179. * @qhdr_q_size: Queue size
  180. * Number of queue packets if qhdr_pkt_size is non-zero
  181. * Queue size in bytes if qhdr_pkt_size is zero
  182. * @qhdr_pkt_size: Size of queue packet entries
  183. * 0x0: variable queue packet size
  184. * non zero: size of queue packet entry, fixed
  185. * @qhdr_pkt_drop_cnt: Number of packets dropped by sender
  186. * @qhdr_rx_wm: Receiver watermark, applicable in event driven mode
  187. * @qhdr_tx_wm: Sender watermark, applicable in event driven mode
  188. * @qhdr_rx_req: Receiver sets this bit if queue is empty
  189. * @qhdr_tx_req: Sender sets this bit if queue is full
  190. * @qhdr_rx_irq_status: Receiver sets this bit and triggers an interrupt to
  191. * the sender after packets are dequeued. Sender clears this bit
  192. * @qhdr_tx_irq_status: Sender sets this bit and triggers an interrupt to
  193. * the receiver after packets are queued. Receiver clears this bit
  194. * @qhdr_read_idx: Read index
  195. * @qhdr_write_idx: Write index
  196. */
  197. struct hfi_q_hdr {
  198. uint32_t dummy[15];
  199. uint32_t qhdr_status;
  200. uint32_t dummy1[15];
  201. uint32_t qhdr_start_addr;
  202. uint32_t dummy2[15];
  203. uint32_t qhdr_type;
  204. uint32_t dummy3[15];
  205. uint32_t qhdr_q_size;
  206. uint32_t dummy4[15];
  207. uint32_t qhdr_pkt_size;
  208. uint32_t dummy5[15];
  209. uint32_t qhdr_pkt_drop_cnt;
  210. uint32_t dummy6[15];
  211. uint32_t qhdr_rx_wm;
  212. uint32_t dummy7[15];
  213. uint32_t qhdr_tx_wm;
  214. uint32_t dummy8[15];
  215. uint32_t qhdr_rx_req;
  216. uint32_t dummy9[15];
  217. uint32_t qhdr_tx_req;
  218. uint32_t dummy10[15];
  219. uint32_t qhdr_rx_irq_status;
  220. uint32_t dummy11[15];
  221. uint32_t qhdr_tx_irq_status;
  222. uint32_t dummy12[15];
  223. uint32_t qhdr_read_idx;
  224. uint32_t dummy13[15];
  225. uint32_t qhdr_write_idx;
  226. uint32_t dummy14[15];
  227. };
  228. /**
  229. * struct sfr_buf
  230. * @size: Number of characters
  231. * @msg : Subsystem failure reason
  232. */
  233. struct sfr_buf {
  234. uint32_t size;
  235. char msg[ICP_MSG_SFR_SIZE_IN_BYTES];
  236. };
  237. /**
  238. * struct hfi_q_tbl
  239. * @q_tbl_hdr: Queue table header
  240. * @q_hdr: Queue header info, it holds info of cmd, msg and debug queues
  241. */
  242. struct hfi_qtbl {
  243. struct hfi_qtbl_hdr q_tbl_hdr;
  244. struct hfi_q_hdr q_hdr[MAX_ICP_HFI_QUEUES];
  245. };
  246. /**
  247. * struct hfi_info
  248. * @map: Hfi shared memory info
  249. * @ops: processor-specific ops
  250. * @smem_size: Shared memory size
  251. * @uncachedheap_size: uncached heap size
  252. * @msgpacket_buf: message buffer
  253. * @cmd_q_lock: Lock for command queue
  254. * @msg_q_lock: Lock for message queue
  255. * @dbg_q_lock: Lock for debug queue
  256. * @hfi_state: State machine for hfi
  257. * @priv: device private data
  258. * @dbg_lvl: debug level set to FW
  259. * @fw_version: firmware version
  260. * @client_name: hfi client's name
  261. * @cmd_q_state: State of command queue
  262. * @msg_q_state: State of message queue
  263. * @dbg_q_state: State of debug queue
  264. */
  265. struct hfi_info {
  266. struct hfi_mem_info map;
  267. struct hfi_ops ops;
  268. uint32_t smem_size;
  269. uint32_t uncachedheap_size;
  270. uint32_t msgpacket_buf[ICP_HFI_MAX_MSG_SIZE_IN_WORDS];
  271. struct mutex cmd_q_lock;
  272. struct mutex msg_q_lock;
  273. struct mutex dbg_q_lock;
  274. uint8_t hfi_state;
  275. void *priv;
  276. u64 dbg_lvl;
  277. uint32_t fw_version;
  278. char client_name[HFI_CLIENT_NAME_LEN];
  279. bool cmd_q_state;
  280. bool msg_q_state;
  281. bool dbg_q_state;
  282. };
  283. #endif /* _CAM_HFI_REG_H_ */