dsi_display.c 217 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2021, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/list.h>
  6. #include <linux/of.h>
  7. #include <linux/of_gpio.h>
  8. #include <linux/err.h>
  9. #include "msm_drv.h"
  10. #include "sde_connector.h"
  11. #include "msm_mmu.h"
  12. #include "dsi_display.h"
  13. #include "dsi_panel.h"
  14. #include "dsi_ctrl.h"
  15. #include "dsi_ctrl_hw.h"
  16. #include "dsi_drm.h"
  17. #include "dsi_clk.h"
  18. #include "dsi_pwr.h"
  19. #include "sde_dbg.h"
  20. #include "dsi_parser.h"
  21. #define to_dsi_display(x) container_of(x, struct dsi_display, host)
  22. #define INT_BASE_10 10
  23. #define MISR_BUFF_SIZE 256
  24. #define ESD_MODE_STRING_MAX_LEN 256
  25. #define ESD_TRIGGER_STRING_MAX_LEN 10
  26. #define MAX_NAME_SIZE 64
  27. #define MAX_TE_RECHECKS 5
  28. #define DSI_CLOCK_BITRATE_RADIX 10
  29. #define MAX_TE_SOURCE_ID 2
  30. #define SEC_PANEL_NAME_MAX_LEN 256
  31. u8 dbgfs_tx_cmd_buf[SZ_4K];
  32. static char dsi_display_primary[MAX_CMDLINE_PARAM_LEN];
  33. static char dsi_display_secondary[MAX_CMDLINE_PARAM_LEN];
  34. static struct dsi_display_boot_param boot_displays[MAX_DSI_ACTIVE_DISPLAY] = {
  35. {.boot_param = dsi_display_primary},
  36. {.boot_param = dsi_display_secondary},
  37. };
  38. static void dsi_display_panel_id_notification(struct dsi_display *display);
  39. static const struct of_device_id dsi_display_dt_match[] = {
  40. {.compatible = "qcom,dsi-display"},
  41. {}
  42. };
  43. bool is_skip_op_required(struct dsi_display *display)
  44. {
  45. if (!display)
  46. return false;
  47. return (display->is_cont_splash_enabled || display->trusted_vm_env);
  48. }
  49. static bool is_sim_panel(struct dsi_display *display)
  50. {
  51. if (!display || !display->panel)
  52. return false;
  53. return display->panel->te_using_watchdog_timer;
  54. }
  55. static void dsi_display_mask_ctrl_error_interrupts(struct dsi_display *display,
  56. u32 mask, bool enable)
  57. {
  58. int i;
  59. struct dsi_display_ctrl *ctrl;
  60. if (!display)
  61. return;
  62. display_for_each_ctrl(i, display) {
  63. ctrl = &display->ctrl[i];
  64. if ((!ctrl) || (!ctrl->ctrl))
  65. continue;
  66. mutex_lock(&ctrl->ctrl->ctrl_lock);
  67. dsi_ctrl_mask_error_status_interrupts(ctrl->ctrl, mask, enable);
  68. mutex_unlock(&ctrl->ctrl->ctrl_lock);
  69. }
  70. }
  71. static int dsi_display_config_clk_gating(struct dsi_display *display,
  72. bool enable)
  73. {
  74. int rc = 0, i = 0;
  75. struct dsi_display_ctrl *mctrl, *ctrl;
  76. enum dsi_clk_gate_type clk_selection;
  77. enum dsi_clk_gate_type const default_clk_select = PIXEL_CLK | DSI_PHY;
  78. if (!display) {
  79. DSI_ERR("Invalid params\n");
  80. return -EINVAL;
  81. }
  82. if (display->panel->host_config.force_hs_clk_lane) {
  83. DSI_DEBUG("no dsi clock gating for continuous clock mode\n");
  84. return 0;
  85. }
  86. mctrl = &display->ctrl[display->clk_master_idx];
  87. if (!mctrl) {
  88. DSI_ERR("Invalid controller\n");
  89. return -EINVAL;
  90. }
  91. clk_selection = display->clk_gating_config;
  92. if (!enable) {
  93. /* for disable path, make sure to disable all clk gating */
  94. clk_selection = DSI_CLK_ALL;
  95. } else if (!clk_selection || clk_selection > DSI_CLK_NONE) {
  96. /* Default selection, no overrides */
  97. clk_selection = default_clk_select;
  98. } else if (clk_selection == DSI_CLK_NONE) {
  99. clk_selection = 0;
  100. }
  101. DSI_DEBUG("%s clock gating Byte:%s Pixel:%s PHY:%s\n",
  102. enable ? "Enabling" : "Disabling",
  103. clk_selection & BYTE_CLK ? "yes" : "no",
  104. clk_selection & PIXEL_CLK ? "yes" : "no",
  105. clk_selection & DSI_PHY ? "yes" : "no");
  106. rc = dsi_ctrl_config_clk_gating(mctrl->ctrl, enable, clk_selection);
  107. if (rc) {
  108. DSI_ERR("[%s] failed to %s clk gating for clocks %d, rc=%d\n",
  109. display->name, enable ? "enable" : "disable",
  110. clk_selection, rc);
  111. return rc;
  112. }
  113. display_for_each_ctrl(i, display) {
  114. ctrl = &display->ctrl[i];
  115. if (!ctrl->ctrl || (ctrl == mctrl))
  116. continue;
  117. /**
  118. * In Split DSI usecase we should not enable clock gating on
  119. * DSI PHY1 to ensure no display atrifacts are seen.
  120. */
  121. clk_selection &= ~DSI_PHY;
  122. rc = dsi_ctrl_config_clk_gating(ctrl->ctrl, enable,
  123. clk_selection);
  124. if (rc) {
  125. DSI_ERR("[%s] failed to %s clk gating for clocks %d, rc=%d\n",
  126. display->name, enable ? "enable" : "disable",
  127. clk_selection, rc);
  128. return rc;
  129. }
  130. }
  131. return 0;
  132. }
  133. static void dsi_display_set_ctrl_esd_check_flag(struct dsi_display *display,
  134. bool enable)
  135. {
  136. int i;
  137. struct dsi_display_ctrl *ctrl;
  138. if (!display)
  139. return;
  140. display_for_each_ctrl(i, display) {
  141. ctrl = &display->ctrl[i];
  142. if (!ctrl)
  143. continue;
  144. ctrl->ctrl->esd_check_underway = enable;
  145. }
  146. }
  147. static void dsi_display_ctrl_irq_update(struct dsi_display *display, bool en)
  148. {
  149. int i;
  150. struct dsi_display_ctrl *ctrl;
  151. if (!display)
  152. return;
  153. display_for_each_ctrl(i, display) {
  154. ctrl = &display->ctrl[i];
  155. if (!ctrl)
  156. continue;
  157. dsi_ctrl_irq_update(ctrl->ctrl, en);
  158. }
  159. }
  160. void dsi_rect_intersect(const struct dsi_rect *r1,
  161. const struct dsi_rect *r2,
  162. struct dsi_rect *result)
  163. {
  164. int l, t, r, b;
  165. if (!r1 || !r2 || !result)
  166. return;
  167. l = max(r1->x, r2->x);
  168. t = max(r1->y, r2->y);
  169. r = min((r1->x + r1->w), (r2->x + r2->w));
  170. b = min((r1->y + r1->h), (r2->y + r2->h));
  171. if (r <= l || b <= t) {
  172. memset(result, 0, sizeof(*result));
  173. } else {
  174. result->x = l;
  175. result->y = t;
  176. result->w = r - l;
  177. result->h = b - t;
  178. }
  179. }
  180. int dsi_display_set_backlight(struct drm_connector *connector,
  181. void *display, u32 bl_lvl)
  182. {
  183. struct dsi_display *dsi_display = display;
  184. struct dsi_panel *panel;
  185. u32 bl_scale, bl_scale_sv;
  186. u64 bl_temp;
  187. int rc = 0;
  188. if (dsi_display == NULL || dsi_display->panel == NULL)
  189. return -EINVAL;
  190. panel = dsi_display->panel;
  191. mutex_lock(&panel->panel_lock);
  192. if (!dsi_panel_initialized(panel)) {
  193. rc = -EINVAL;
  194. goto error;
  195. }
  196. panel->bl_config.bl_level = bl_lvl;
  197. /* scale backlight */
  198. bl_scale = panel->bl_config.bl_scale;
  199. bl_temp = bl_lvl * bl_scale / MAX_BL_SCALE_LEVEL;
  200. bl_scale_sv = panel->bl_config.bl_scale_sv;
  201. bl_temp = (u32)bl_temp * bl_scale_sv / MAX_SV_BL_SCALE_LEVEL;
  202. /* use bl_temp as index of dimming bl lut to find the dimming panel backlight */
  203. if (bl_temp != 0 && panel->bl_config.dimming_bl_lut &&
  204. bl_temp < panel->bl_config.dimming_bl_lut->length) {
  205. pr_debug("before dimming bl_temp = %u, after dimming bl_temp = %lu\n",
  206. bl_temp, panel->bl_config.dimming_bl_lut->mapped_bl[bl_temp]);
  207. bl_temp = panel->bl_config.dimming_bl_lut->mapped_bl[bl_temp];
  208. }
  209. if (bl_temp > panel->bl_config.bl_max_level)
  210. bl_temp = panel->bl_config.bl_max_level;
  211. pr_debug("bl_scale = %u, bl_scale_sv = %u, bl_lvl = %u\n",
  212. bl_scale, bl_scale_sv, (u32)bl_temp);
  213. rc = dsi_panel_set_backlight(panel, (u32)bl_temp);
  214. if (rc)
  215. DSI_ERR("unable to set backlight\n");
  216. error:
  217. mutex_unlock(&panel->panel_lock);
  218. return rc;
  219. }
  220. static int dsi_display_cmd_engine_enable(struct dsi_display *display)
  221. {
  222. int rc = 0;
  223. int i;
  224. struct dsi_display_ctrl *m_ctrl, *ctrl;
  225. bool skip_op = is_skip_op_required(display);
  226. m_ctrl = &display->ctrl[display->cmd_master_idx];
  227. mutex_lock(&m_ctrl->ctrl->ctrl_lock);
  228. rc = dsi_ctrl_set_cmd_engine_state(m_ctrl->ctrl,
  229. DSI_CTRL_ENGINE_ON, skip_op);
  230. if (rc) {
  231. DSI_ERR("[%s] enable mcmd engine failed, skip_op:%d rc:%d\n",
  232. display->name, skip_op, rc);
  233. goto done;
  234. }
  235. display_for_each_ctrl(i, display) {
  236. ctrl = &display->ctrl[i];
  237. if (!ctrl->ctrl || (ctrl == m_ctrl))
  238. continue;
  239. rc = dsi_ctrl_set_cmd_engine_state(ctrl->ctrl,
  240. DSI_CTRL_ENGINE_ON, skip_op);
  241. if (rc) {
  242. DSI_ERR(
  243. "[%s] enable cmd engine failed, skip_op:%d rc:%d\n",
  244. display->name, skip_op, rc);
  245. goto error_disable_master;
  246. }
  247. }
  248. goto done;
  249. error_disable_master:
  250. (void)dsi_ctrl_set_cmd_engine_state(m_ctrl->ctrl,
  251. DSI_CTRL_ENGINE_OFF, skip_op);
  252. done:
  253. mutex_unlock(&m_ctrl->ctrl->ctrl_lock);
  254. return rc;
  255. }
  256. static int dsi_display_cmd_engine_disable(struct dsi_display *display)
  257. {
  258. int rc = 0;
  259. int i;
  260. struct dsi_display_ctrl *m_ctrl, *ctrl;
  261. bool skip_op = is_skip_op_required(display);
  262. m_ctrl = &display->ctrl[display->cmd_master_idx];
  263. mutex_lock(&m_ctrl->ctrl->ctrl_lock);
  264. display_for_each_ctrl(i, display) {
  265. ctrl = &display->ctrl[i];
  266. if (!ctrl->ctrl || (ctrl == m_ctrl))
  267. continue;
  268. rc = dsi_ctrl_set_cmd_engine_state(ctrl->ctrl,
  269. DSI_CTRL_ENGINE_OFF, skip_op);
  270. if (rc)
  271. DSI_ERR(
  272. "[%s] disable cmd engine failed, skip_op:%d rc:%d\n",
  273. display->name, skip_op, rc);
  274. }
  275. rc = dsi_ctrl_set_cmd_engine_state(m_ctrl->ctrl,
  276. DSI_CTRL_ENGINE_OFF, skip_op);
  277. if (rc)
  278. DSI_ERR("[%s] disable mcmd engine failed, skip_op:%d rc:%d\n",
  279. display->name, skip_op, rc);
  280. mutex_unlock(&m_ctrl->ctrl->ctrl_lock);
  281. return rc;
  282. }
  283. static void dsi_display_aspace_cb_locked(void *cb_data, bool is_detach)
  284. {
  285. struct dsi_display *display;
  286. struct dsi_display_ctrl *display_ctrl;
  287. int rc, cnt;
  288. if (!cb_data) {
  289. DSI_ERR("aspace cb called with invalid cb_data\n");
  290. return;
  291. }
  292. display = (struct dsi_display *)cb_data;
  293. /*
  294. * acquire panel_lock to make sure no commands are in-progress
  295. * while detaching the non-secure context banks
  296. */
  297. dsi_panel_acquire_panel_lock(display->panel);
  298. if (is_detach) {
  299. /* invalidate the stored iova */
  300. display->cmd_buffer_iova = 0;
  301. /* return the virtual address mapping */
  302. msm_gem_put_vaddr(display->tx_cmd_buf);
  303. msm_gem_vunmap(display->tx_cmd_buf, OBJ_LOCK_NORMAL);
  304. } else {
  305. rc = msm_gem_get_iova(display->tx_cmd_buf,
  306. display->aspace, &(display->cmd_buffer_iova));
  307. if (rc) {
  308. DSI_ERR("failed to get the iova rc %d\n", rc);
  309. goto end;
  310. }
  311. display->vaddr =
  312. (void *) msm_gem_get_vaddr(display->tx_cmd_buf);
  313. if (IS_ERR_OR_NULL(display->vaddr)) {
  314. DSI_ERR("failed to get va rc %d\n", rc);
  315. goto end;
  316. }
  317. }
  318. display_for_each_ctrl(cnt, display) {
  319. display_ctrl = &display->ctrl[cnt];
  320. display_ctrl->ctrl->cmd_buffer_size = display->cmd_buffer_size;
  321. display_ctrl->ctrl->cmd_buffer_iova = display->cmd_buffer_iova;
  322. display_ctrl->ctrl->vaddr = display->vaddr;
  323. display_ctrl->ctrl->secure_mode = is_detach;
  324. }
  325. end:
  326. /* release panel_lock */
  327. dsi_panel_release_panel_lock(display->panel);
  328. }
  329. static irqreturn_t dsi_display_panel_te_irq_handler(int irq, void *data)
  330. {
  331. struct dsi_display *display = (struct dsi_display *)data;
  332. /*
  333. * This irq handler is used for sole purpose of identifying
  334. * ESD attacks on panel and we can safely assume IRQ_HANDLED
  335. * in case of display not being initialized yet
  336. */
  337. if (!display)
  338. return IRQ_HANDLED;
  339. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1);
  340. complete_all(&display->esd_te_gate);
  341. return IRQ_HANDLED;
  342. }
  343. static void dsi_display_change_te_irq_status(struct dsi_display *display,
  344. bool enable)
  345. {
  346. if (!display) {
  347. DSI_ERR("Invalid params\n");
  348. return;
  349. }
  350. /* Handle unbalanced irq enable/disable calls */
  351. if (enable && !display->is_te_irq_enabled) {
  352. enable_irq(gpio_to_irq(display->disp_te_gpio));
  353. display->is_te_irq_enabled = true;
  354. } else if (!enable && display->is_te_irq_enabled) {
  355. disable_irq(gpio_to_irq(display->disp_te_gpio));
  356. display->is_te_irq_enabled = false;
  357. }
  358. }
  359. static void dsi_display_register_te_irq(struct dsi_display *display)
  360. {
  361. int rc = 0;
  362. struct platform_device *pdev;
  363. struct device *dev;
  364. unsigned int te_irq;
  365. pdev = display->pdev;
  366. if (!pdev) {
  367. DSI_ERR("invalid platform device\n");
  368. return;
  369. }
  370. dev = &pdev->dev;
  371. if (!dev) {
  372. DSI_ERR("invalid device\n");
  373. return;
  374. }
  375. if (display->trusted_vm_env) {
  376. DSI_INFO("GPIO's are not enabled in trusted VM\n");
  377. return;
  378. }
  379. if (!gpio_is_valid(display->disp_te_gpio)) {
  380. rc = -EINVAL;
  381. goto error;
  382. }
  383. init_completion(&display->esd_te_gate);
  384. te_irq = gpio_to_irq(display->disp_te_gpio);
  385. /* Avoid deferred spurious irqs with disable_irq() */
  386. irq_set_status_flags(te_irq, IRQ_DISABLE_UNLAZY);
  387. rc = devm_request_irq(dev, te_irq, dsi_display_panel_te_irq_handler,
  388. IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
  389. "TE_GPIO", display);
  390. if (rc) {
  391. DSI_ERR("TE request_irq failed for ESD rc:%d\n", rc);
  392. irq_clear_status_flags(te_irq, IRQ_DISABLE_UNLAZY);
  393. goto error;
  394. }
  395. disable_irq(te_irq);
  396. display->is_te_irq_enabled = false;
  397. return;
  398. error:
  399. /* disable the TE based ESD check */
  400. DSI_WARN("Unable to register for TE IRQ\n");
  401. if (display->panel->esd_config.status_mode == ESD_MODE_PANEL_TE)
  402. display->panel->esd_config.esd_enabled = false;
  403. }
  404. /* Allocate memory for cmd dma tx buffer */
  405. static int dsi_host_alloc_cmd_tx_buffer(struct dsi_display *display)
  406. {
  407. int rc = 0, cnt = 0;
  408. struct dsi_display_ctrl *display_ctrl;
  409. display->tx_cmd_buf = msm_gem_new(display->drm_dev,
  410. SZ_4K,
  411. MSM_BO_UNCACHED);
  412. if ((display->tx_cmd_buf) == NULL) {
  413. DSI_ERR("Failed to allocate cmd tx buf memory\n");
  414. rc = -ENOMEM;
  415. goto error;
  416. }
  417. display->cmd_buffer_size = SZ_4K;
  418. display->aspace = msm_gem_smmu_address_space_get(
  419. display->drm_dev, MSM_SMMU_DOMAIN_UNSECURE);
  420. if (PTR_ERR(display->aspace) == -ENODEV) {
  421. display->aspace = NULL;
  422. DSI_DEBUG("IOMMU not present, relying on VRAM\n");
  423. } else if (IS_ERR_OR_NULL(display->aspace)) {
  424. rc = PTR_ERR(display->aspace);
  425. display->aspace = NULL;
  426. DSI_ERR("failed to get aspace %d\n", rc);
  427. goto free_gem;
  428. } else if (display->aspace) {
  429. /* register to aspace */
  430. rc = msm_gem_address_space_register_cb(display->aspace,
  431. dsi_display_aspace_cb_locked, (void *)display);
  432. if (rc) {
  433. DSI_ERR("failed to register callback %d\n", rc);
  434. goto free_gem;
  435. }
  436. }
  437. rc = msm_gem_get_iova(display->tx_cmd_buf, display->aspace,
  438. &(display->cmd_buffer_iova));
  439. if (rc) {
  440. DSI_ERR("failed to get the iova rc %d\n", rc);
  441. goto free_aspace_cb;
  442. }
  443. display->vaddr =
  444. (void *) msm_gem_get_vaddr(display->tx_cmd_buf);
  445. if (IS_ERR_OR_NULL(display->vaddr)) {
  446. DSI_ERR("failed to get va rc %d\n", rc);
  447. rc = -EINVAL;
  448. goto put_iova;
  449. }
  450. display_for_each_ctrl(cnt, display) {
  451. display_ctrl = &display->ctrl[cnt];
  452. display_ctrl->ctrl->cmd_buffer_size = SZ_4K;
  453. display_ctrl->ctrl->cmd_buffer_iova =
  454. display->cmd_buffer_iova;
  455. display_ctrl->ctrl->vaddr = display->vaddr;
  456. display_ctrl->ctrl->tx_cmd_buf = display->tx_cmd_buf;
  457. }
  458. return rc;
  459. put_iova:
  460. msm_gem_put_iova(display->tx_cmd_buf, display->aspace);
  461. free_aspace_cb:
  462. msm_gem_address_space_unregister_cb(display->aspace,
  463. dsi_display_aspace_cb_locked, display);
  464. free_gem:
  465. mutex_lock(&display->drm_dev->struct_mutex);
  466. msm_gem_free_object(display->tx_cmd_buf);
  467. mutex_unlock(&display->drm_dev->struct_mutex);
  468. error:
  469. return rc;
  470. }
  471. static bool dsi_display_validate_reg_read(struct dsi_panel *panel)
  472. {
  473. int i, j = 0;
  474. int len = 0, *lenp;
  475. int group = 0, count = 0;
  476. struct drm_panel_esd_config *config;
  477. if (!panel)
  478. return false;
  479. config = &(panel->esd_config);
  480. lenp = config->status_valid_params ?: config->status_cmds_rlen;
  481. count = config->status_cmd.count;
  482. for (i = 0; i < count; i++)
  483. len += lenp[i];
  484. for (j = 0; j < config->groups; ++j) {
  485. for (i = 0; i < len; ++i) {
  486. if (config->return_buf[i] !=
  487. config->status_value[group + i]) {
  488. DRM_ERROR("mismatch: 0x%x\n",
  489. config->return_buf[i]);
  490. break;
  491. }
  492. }
  493. if (i == len)
  494. return true;
  495. group += len;
  496. }
  497. return false;
  498. }
  499. static void dsi_display_parse_demura_data(struct dsi_display *display)
  500. {
  501. int rc = 0;
  502. display->panel_id = ~0x0;
  503. if (display->fw) {
  504. DSI_DEBUG("FW definition unsupported for Demura panel data\n");
  505. return;
  506. }
  507. rc = of_property_read_u64(display->pdev->dev.of_node,
  508. "qcom,demura-panel-id", &display->panel_id);
  509. if (rc) {
  510. DSI_DEBUG("No panel ID is present for this display\n");
  511. } else if (!display->panel_id) {
  512. DSI_DEBUG("Dummy panel ID node present for this display\n");
  513. display->panel_id = ~0x0;
  514. } else {
  515. DSI_DEBUG("panel id found: %lx\n", display->panel_id);
  516. }
  517. }
  518. static void dsi_display_parse_te_data(struct dsi_display *display)
  519. {
  520. struct platform_device *pdev;
  521. struct device *dev;
  522. int rc = 0;
  523. u32 val = 0;
  524. pdev = display->pdev;
  525. if (!pdev) {
  526. DSI_ERR("Invalid platform device\n");
  527. return;
  528. }
  529. dev = &pdev->dev;
  530. if (!dev) {
  531. DSI_ERR("Invalid platform device\n");
  532. return;
  533. }
  534. display->disp_te_gpio = of_get_named_gpio(dev->of_node,
  535. "qcom,platform-te-gpio", 0);
  536. if (display->fw)
  537. rc = dsi_parser_read_u32(display->parser_node,
  538. "qcom,panel-te-source", &val);
  539. else
  540. rc = of_property_read_u32(dev->of_node,
  541. "qcom,panel-te-source", &val);
  542. if (rc || (val > MAX_TE_SOURCE_ID)) {
  543. DSI_ERR("invalid vsync source selection\n");
  544. val = 0;
  545. }
  546. display->te_source = val;
  547. }
  548. static void dsi_display_set_cmd_tx_ctrl_flags(struct dsi_display *display,
  549. struct dsi_cmd_desc *cmd)
  550. {
  551. struct dsi_display_ctrl *ctrl, *m_ctrl;
  552. struct mipi_dsi_msg *msg = &cmd->msg;
  553. u32 flags = 0;
  554. int i = 0;
  555. m_ctrl = &display->ctrl[display->clk_master_idx];
  556. display_for_each_ctrl(i, display) {
  557. ctrl = &display->ctrl[i];
  558. if (!ctrl->ctrl)
  559. continue;
  560. /*
  561. * Set cmd transfer mode flags.
  562. * 1) Default selection is CMD fetch from memory.
  563. * 2) In secure session override and use FIFO rather than
  564. * memory.
  565. * 3) If cmd_len is greater than FIFO size non embedded mode of
  566. * tx is used.
  567. */
  568. flags = DSI_CTRL_CMD_FETCH_MEMORY;
  569. if (ctrl->ctrl->secure_mode) {
  570. flags &= ~DSI_CTRL_CMD_FETCH_MEMORY;
  571. flags |= DSI_CTRL_CMD_FIFO_STORE;
  572. } else if (msg->tx_len > DSI_EMBEDDED_MODE_DMA_MAX_SIZE_BYTES) {
  573. flags |= DSI_CTRL_CMD_NON_EMBEDDED_MODE;
  574. }
  575. /* Set flags needed for broadcast. Read commands are always unicast */
  576. if (!(msg->flags & MIPI_DSI_MSG_UNICAST_COMMAND) && (display->ctrl_count > 1))
  577. flags |= DSI_CTRL_CMD_BROADCAST | DSI_CTRL_CMD_DEFER_TRIGGER;
  578. /*
  579. * Set flags for command scheduling.
  580. * 1) In video mode command DMA scheduling is default.
  581. * 2) In command mode command DMA scheduling depends on message
  582. * flag and TE needs to be running.
  583. */
  584. if (display->panel->panel_mode == DSI_OP_VIDEO_MODE) {
  585. flags |= DSI_CTRL_CMD_CUSTOM_DMA_SCHED;
  586. } else {
  587. if (msg->flags & MIPI_DSI_MSG_CMD_DMA_SCHED)
  588. flags |= DSI_CTRL_CMD_CUSTOM_DMA_SCHED;
  589. if (!display->enabled)
  590. flags &= ~DSI_CTRL_CMD_CUSTOM_DMA_SCHED;
  591. }
  592. /* Set flags for last command */
  593. if (!(msg->flags & MIPI_DSI_MSG_BATCH_COMMAND) || (flags & DSI_CTRL_CMD_FIFO_STORE)
  594. || (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE))
  595. flags |= DSI_CTRL_CMD_LAST_COMMAND;
  596. /*
  597. * Set flags for asynchronous wait.
  598. * Asynchronous wait is supported in the following scenarios
  599. * 1) queue_cmd_waits is set by connector and
  600. * - commands are not sent using DSI FIFO memory
  601. * - commands are not sent in non-embedded mode
  602. * - no explicit msg post_wait_ms is specified
  603. * - not a read command
  604. * 2) if async override msg flag is present
  605. */
  606. if (display->queue_cmd_waits)
  607. if (!(flags & DSI_CTRL_CMD_FIFO_STORE) &&
  608. !(flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) &&
  609. (cmd->post_wait_ms == 0) &&
  610. !(cmd->ctrl_flags & DSI_CTRL_CMD_READ))
  611. flags |= DSI_CTRL_CMD_ASYNC_WAIT;
  612. if (msg->flags & MIPI_DSI_MSG_ASYNC_OVERRIDE)
  613. flags |= DSI_CTRL_CMD_ASYNC_WAIT;
  614. }
  615. cmd->ctrl_flags |= flags;
  616. }
  617. static int dsi_display_read_status(struct dsi_display_ctrl *ctrl,
  618. struct dsi_display *display)
  619. {
  620. int i, rc = 0, count = 0, start = 0, *lenp;
  621. struct drm_panel_esd_config *config;
  622. struct dsi_cmd_desc *cmds;
  623. struct dsi_panel *panel;
  624. u32 flags = 0;
  625. if (!display->panel || !ctrl || !ctrl->ctrl)
  626. return -EINVAL;
  627. panel = display->panel;
  628. /*
  629. * When DSI controller is not in initialized state, we do not want to
  630. * report a false ESD failure and hence we defer until next read
  631. * happen.
  632. */
  633. if (!dsi_ctrl_validate_host_state(ctrl->ctrl))
  634. return 1;
  635. config = &(panel->esd_config);
  636. lenp = config->status_valid_params ?: config->status_cmds_rlen;
  637. count = config->status_cmd.count;
  638. cmds = config->status_cmd.cmds;
  639. flags = DSI_CTRL_CMD_READ;
  640. for (i = 0; i < count; ++i) {
  641. memset(config->status_buf, 0x0, SZ_4K);
  642. if (config->status_cmd.state == DSI_CMD_SET_STATE_LP)
  643. cmds[i].msg.flags |= MIPI_DSI_MSG_USE_LPM;
  644. cmds[i].msg.flags |= MIPI_DSI_MSG_UNICAST_COMMAND;
  645. cmds[i].msg.rx_buf = config->status_buf;
  646. cmds[i].msg.rx_len = config->status_cmds_rlen[i];
  647. cmds[i].ctrl_flags = flags;
  648. dsi_display_set_cmd_tx_ctrl_flags(display,&cmds[i]);
  649. rc = dsi_ctrl_transfer_prepare(ctrl->ctrl, cmds[i].ctrl_flags);
  650. if (rc) {
  651. DSI_ERR("prepare for rx cmd transfer failed rc=%d\n", rc);
  652. return rc;
  653. }
  654. rc = dsi_ctrl_cmd_transfer(ctrl->ctrl, &cmds[i]);
  655. if (rc <= 0) {
  656. DSI_ERR("rx cmd transfer failed rc=%d\n", rc);
  657. } else {
  658. memcpy(config->return_buf + start,
  659. config->status_buf, lenp[i]);
  660. start += lenp[i];
  661. }
  662. dsi_ctrl_transfer_unprepare(ctrl->ctrl, cmds[i].ctrl_flags);
  663. }
  664. return rc;
  665. }
  666. static int dsi_display_validate_status(struct dsi_display_ctrl *ctrl,
  667. struct dsi_display *display)
  668. {
  669. int rc = 0;
  670. rc = dsi_display_read_status(ctrl, display);
  671. if (rc <= 0) {
  672. goto exit;
  673. } else {
  674. /*
  675. * panel status read successfully.
  676. * check for validity of the data read back.
  677. */
  678. rc = dsi_display_validate_reg_read(display->panel);
  679. if (!rc) {
  680. rc = -EINVAL;
  681. goto exit;
  682. }
  683. }
  684. exit:
  685. return rc;
  686. }
  687. static int dsi_display_status_reg_read(struct dsi_display *display)
  688. {
  689. int rc = 0, i;
  690. struct dsi_display_ctrl *m_ctrl, *ctrl;
  691. DSI_DEBUG(" ++\n");
  692. m_ctrl = &display->ctrl[display->cmd_master_idx];
  693. if (display->tx_cmd_buf == NULL) {
  694. rc = dsi_host_alloc_cmd_tx_buffer(display);
  695. if (rc) {
  696. DSI_ERR("failed to allocate cmd tx buffer memory\n");
  697. goto done;
  698. }
  699. }
  700. rc = dsi_display_validate_status(m_ctrl, display);
  701. if (rc <= 0) {
  702. DSI_ERR("[%s] read status failed on master,rc=%d\n",
  703. display->name, rc);
  704. goto done;
  705. }
  706. if (!display->panel->sync_broadcast_en)
  707. goto done;
  708. display_for_each_ctrl(i, display) {
  709. ctrl = &display->ctrl[i];
  710. if (ctrl == m_ctrl)
  711. continue;
  712. rc = dsi_display_validate_status(ctrl, display);
  713. if (rc <= 0) {
  714. DSI_ERR("[%s] read status failed on slave,rc=%d\n",
  715. display->name, rc);
  716. goto done;
  717. }
  718. }
  719. done:
  720. return rc;
  721. }
  722. static int dsi_display_status_bta_request(struct dsi_display *display)
  723. {
  724. int rc = 0;
  725. DSI_DEBUG(" ++\n");
  726. /* TODO: trigger SW BTA and wait for acknowledgment */
  727. return rc;
  728. }
  729. static void dsi_display_release_te_irq(struct dsi_display *display)
  730. {
  731. int te_irq = 0;
  732. te_irq = gpio_to_irq(display->disp_te_gpio);
  733. if (te_irq)
  734. free_irq(te_irq, display);
  735. }
  736. static int dsi_display_status_check_te(struct dsi_display *display,
  737. int rechecks)
  738. {
  739. int rc = 1, i = 0;
  740. int const esd_te_timeout = msecs_to_jiffies(3*20);
  741. if (!rechecks)
  742. return rc;
  743. /* register te irq handler */
  744. dsi_display_register_te_irq(display);
  745. dsi_display_change_te_irq_status(display, true);
  746. for (i = 0; i < rechecks; i++) {
  747. reinit_completion(&display->esd_te_gate);
  748. if (!wait_for_completion_timeout(&display->esd_te_gate,
  749. esd_te_timeout)) {
  750. DSI_ERR("TE check failed\n");
  751. dsi_display_change_te_irq_status(display, false);
  752. return -EINVAL;
  753. }
  754. }
  755. dsi_display_change_te_irq_status(display, false);
  756. dsi_display_release_te_irq(display);
  757. return rc;
  758. }
  759. int dsi_display_check_status(struct drm_connector *connector, void *display,
  760. bool te_check_override)
  761. {
  762. struct dsi_display *dsi_display = display;
  763. struct dsi_panel *panel;
  764. u32 status_mode;
  765. int rc = 0x1;
  766. int te_rechecks = 1;
  767. if (!dsi_display || !dsi_display->panel)
  768. return -EINVAL;
  769. panel = dsi_display->panel;
  770. dsi_panel_acquire_panel_lock(panel);
  771. if (!panel->panel_initialized) {
  772. DSI_DEBUG("Panel not initialized\n");
  773. goto release_panel_lock;
  774. }
  775. /* Prevent another ESD check,when ESD recovery is underway */
  776. if (atomic_read(&panel->esd_recovery_pending))
  777. goto release_panel_lock;
  778. status_mode = panel->esd_config.status_mode;
  779. if ((status_mode == ESD_MODE_SW_SIM_SUCCESS) || is_sim_panel(display))
  780. goto release_panel_lock;
  781. if (status_mode == ESD_MODE_SW_SIM_FAILURE) {
  782. rc = -EINVAL;
  783. goto release_panel_lock;
  784. }
  785. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY, status_mode, te_check_override);
  786. if (te_check_override)
  787. te_rechecks = MAX_TE_RECHECKS;
  788. if ((dsi_display->trusted_vm_env) ||
  789. (panel->panel_mode == DSI_OP_VIDEO_MODE))
  790. te_rechecks = 0;
  791. dsi_display_set_ctrl_esd_check_flag(dsi_display, true);
  792. if (status_mode == ESD_MODE_REG_READ) {
  793. rc = dsi_display_status_reg_read(dsi_display);
  794. } else if (status_mode == ESD_MODE_SW_BTA) {
  795. rc = dsi_display_status_bta_request(dsi_display);
  796. } else if (status_mode == ESD_MODE_PANEL_TE) {
  797. rc = dsi_display_status_check_te(dsi_display, te_rechecks);
  798. te_check_override = false;
  799. } else {
  800. DSI_WARN("Unsupported check status mode: %d\n", status_mode);
  801. panel->esd_config.esd_enabled = false;
  802. }
  803. if (rc <= 0 && te_check_override)
  804. rc = dsi_display_status_check_te(dsi_display, te_rechecks);
  805. if (rc > 0) {
  806. dsi_display_set_ctrl_esd_check_flag(dsi_display, false);
  807. if (te_check_override && panel->esd_config.esd_enabled == false)
  808. rc = dsi_display_status_check_te(dsi_display,
  809. te_rechecks);
  810. }
  811. /* Handle Panel failures during display disable sequence */
  812. if (rc <=0)
  813. atomic_set(&panel->esd_recovery_pending, 1);
  814. release_panel_lock:
  815. dsi_panel_release_panel_lock(panel);
  816. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT, rc);
  817. return rc;
  818. }
  819. static int dsi_display_ctrl_get_host_init_state(struct dsi_display *dsi_display,
  820. bool *state)
  821. {
  822. struct dsi_display_ctrl *ctrl;
  823. int i, rc = -EINVAL;
  824. bool final_state = true;
  825. display_for_each_ctrl(i, dsi_display) {
  826. bool ctrl_state = false;
  827. ctrl = &dsi_display->ctrl[i];
  828. rc = dsi_ctrl_get_host_engine_init_state(ctrl->ctrl, &ctrl_state);
  829. final_state &= ctrl_state;
  830. if ((rc) || !(final_state))
  831. break;
  832. }
  833. *state = final_state;
  834. return rc;
  835. }
  836. static int dsi_display_cmd_rx(struct dsi_display *display,
  837. struct dsi_cmd_desc *cmd)
  838. {
  839. struct dsi_display_ctrl *m_ctrl = NULL;
  840. u32 flags = 0;
  841. int rc = 0;
  842. if (!display || !display->panel)
  843. return -EINVAL;
  844. m_ctrl = &display->ctrl[display->cmd_master_idx];
  845. if (!m_ctrl || !m_ctrl->ctrl)
  846. return -EINVAL;
  847. /* acquire panel_lock to make sure no commands are in progress */
  848. dsi_panel_acquire_panel_lock(display->panel);
  849. if (!display->panel->panel_initialized) {
  850. DSI_DEBUG("panel not initialized\n");
  851. goto release_panel_lock;
  852. }
  853. flags = DSI_CTRL_CMD_READ;
  854. cmd->ctrl_flags = flags;
  855. dsi_display_set_cmd_tx_ctrl_flags(display, cmd);
  856. rc = dsi_ctrl_transfer_prepare(m_ctrl->ctrl, cmd->ctrl_flags);
  857. if (rc) {
  858. DSI_ERR("prepare for rx cmd transfer failed rc = %d\n", rc);
  859. goto release_panel_lock;
  860. }
  861. rc = dsi_ctrl_cmd_transfer(m_ctrl->ctrl, cmd);
  862. if (rc <= 0)
  863. DSI_ERR("rx cmd transfer failed rc = %d\n", rc);
  864. dsi_ctrl_transfer_unprepare(m_ctrl->ctrl, cmd->ctrl_flags);
  865. release_panel_lock:
  866. dsi_panel_release_panel_lock(display->panel);
  867. return rc;
  868. }
  869. int dsi_display_cmd_transfer(struct drm_connector *connector,
  870. void *display, const char *cmd_buf,
  871. u32 cmd_buf_len)
  872. {
  873. struct dsi_display *dsi_display = display;
  874. int rc = 0, cnt = 0, i = 0;
  875. bool state = false, transfer = false;
  876. struct dsi_panel_cmd_set *set;
  877. if (!dsi_display || !cmd_buf) {
  878. DSI_ERR("[DSI] invalid params\n");
  879. return -EINVAL;
  880. }
  881. DSI_DEBUG("[DSI] Display command transfer\n");
  882. if (!(cmd_buf[3] & MIPI_DSI_MSG_BATCH_COMMAND))
  883. transfer = true;
  884. mutex_lock(&dsi_display->display_lock);
  885. rc = dsi_display_ctrl_get_host_init_state(dsi_display, &state);
  886. /**
  887. * Handle scenario where a command transfer is initiated through
  888. * sysfs interface when device is in suepnd state.
  889. */
  890. if (!rc && !state) {
  891. pr_warn_ratelimited("Command xfer attempted while device is in suspend state\n"
  892. );
  893. rc = -EPERM;
  894. goto end;
  895. }
  896. if (rc || !state) {
  897. DSI_ERR("[DSI] Invalid host state %d rc %d\n",
  898. state, rc);
  899. rc = -EPERM;
  900. goto end;
  901. }
  902. /*
  903. * Reset the dbgfs buffer if the commands sent exceed the available
  904. * buffer size. For video mode, limiting the buffer size to 2K to
  905. * ensure no performance issues.
  906. */
  907. if (dsi_display->panel->panel_mode == DSI_OP_CMD_MODE) {
  908. if ((dsi_display->tx_cmd_buf_ndx + cmd_buf_len) > SZ_4K) {
  909. memset(dbgfs_tx_cmd_buf, 0, SZ_4K);
  910. dsi_display->tx_cmd_buf_ndx = 0;
  911. }
  912. } else {
  913. if ((dsi_display->tx_cmd_buf_ndx + cmd_buf_len) > SZ_2K) {
  914. memset(dbgfs_tx_cmd_buf, 0, SZ_4K);
  915. dsi_display->tx_cmd_buf_ndx = 0;
  916. }
  917. }
  918. memcpy(&dbgfs_tx_cmd_buf[dsi_display->tx_cmd_buf_ndx], cmd_buf,
  919. cmd_buf_len);
  920. dsi_display->tx_cmd_buf_ndx += cmd_buf_len;
  921. if (transfer) {
  922. struct dsi_cmd_desc *cmds;
  923. set = &dsi_display->cmd_set;
  924. set->count = 0;
  925. dsi_panel_get_cmd_pkt_count(dbgfs_tx_cmd_buf,
  926. dsi_display->tx_cmd_buf_ndx, &cnt);
  927. dsi_panel_alloc_cmd_packets(set, cnt);
  928. dsi_panel_create_cmd_packets(dbgfs_tx_cmd_buf,
  929. dsi_display->tx_cmd_buf_ndx, cnt, set->cmds);
  930. cmds = set->cmds;
  931. dsi_display->tx_cmd_buf_ndx = 0;
  932. for (i = 0; i < cnt; i++) {
  933. rc = dsi_host_transfer_sub(&dsi_display->host, cmds);
  934. if (rc < 0) {
  935. DSI_ERR("failed to send command, rc=%d\n", rc);
  936. break;
  937. }
  938. if (cmds->post_wait_ms)
  939. usleep_range(cmds->post_wait_ms*1000,
  940. ((cmds->post_wait_ms*1000)+10));
  941. cmds++;
  942. }
  943. memset(dbgfs_tx_cmd_buf, 0, SZ_4K);
  944. dsi_panel_destroy_cmd_packets(set);
  945. dsi_panel_dealloc_cmd_packets(set);
  946. }
  947. end:
  948. mutex_unlock(&dsi_display->display_lock);
  949. return rc;
  950. }
  951. static void _dsi_display_continuous_clk_ctrl(struct dsi_display *display,
  952. bool enable)
  953. {
  954. int i;
  955. struct dsi_display_ctrl *ctrl;
  956. if (!display || !display->panel->host_config.force_hs_clk_lane)
  957. return;
  958. display_for_each_ctrl(i, display) {
  959. ctrl = &display->ctrl[i];
  960. /*
  961. * For phy ver 4.0 chipsets, configure DSI controller and
  962. * DSI PHY to force clk lane to HS mode always whereas
  963. * for other phy ver chipsets, configure DSI controller only.
  964. */
  965. if (ctrl->phy->hw.ops.set_continuous_clk) {
  966. dsi_ctrl_hs_req_sel(ctrl->ctrl, true);
  967. dsi_ctrl_set_continuous_clk(ctrl->ctrl, enable);
  968. dsi_phy_set_continuous_clk(ctrl->phy, enable);
  969. } else {
  970. dsi_ctrl_set_continuous_clk(ctrl->ctrl, enable);
  971. }
  972. }
  973. }
  974. int dsi_display_cmd_receive(void *display, const char *cmd_buf,
  975. u32 cmd_buf_len, u8 *recv_buf, u32 recv_buf_len)
  976. {
  977. struct dsi_display *dsi_display = display;
  978. struct dsi_cmd_desc cmd = {};
  979. bool state = false;
  980. int rc = -1;
  981. if (!dsi_display || !cmd_buf || !recv_buf) {
  982. DSI_ERR("[DSI] invalid params\n");
  983. return -EINVAL;
  984. }
  985. rc = dsi_panel_create_cmd_packets(cmd_buf, cmd_buf_len, 1, &cmd);
  986. if (rc) {
  987. DSI_ERR("[DSI] command packet create failed, rc = %d\n", rc);
  988. return rc;
  989. }
  990. cmd.msg.rx_buf = recv_buf;
  991. cmd.msg.rx_len = recv_buf_len;
  992. cmd.msg.flags |= MIPI_DSI_MSG_UNICAST_COMMAND;
  993. mutex_lock(&dsi_display->display_lock);
  994. if (is_sim_panel(display)) {
  995. DSI_DEBUG("Simulation panel doesn't support read commands\n");
  996. goto end;
  997. }
  998. rc = dsi_display_ctrl_get_host_init_state(dsi_display, &state);
  999. /**
  1000. * Handle scenario where a command transfer is initiated through
  1001. * sysfs interface when device is in suspend state.
  1002. */
  1003. if (!rc && !state) {
  1004. pr_warn_ratelimited("Command xfer attempted while device is in suspend state\n");
  1005. rc = -EPERM;
  1006. goto end;
  1007. }
  1008. if (rc || !state) {
  1009. DSI_ERR("[DSI] Invalid host state = %d rc = %d\n",
  1010. state, rc);
  1011. rc = -EPERM;
  1012. goto end;
  1013. }
  1014. rc = dsi_display_cmd_rx(dsi_display, &cmd);
  1015. if (rc <= 0)
  1016. DSI_ERR("[DSI] Display command receive failed, rc=%d\n", rc);
  1017. end:
  1018. mutex_unlock(&dsi_display->display_lock);
  1019. return rc;
  1020. }
  1021. int dsi_display_soft_reset(void *display)
  1022. {
  1023. struct dsi_display *dsi_display;
  1024. struct dsi_display_ctrl *ctrl;
  1025. int rc = 0;
  1026. int i;
  1027. if (!display)
  1028. return -EINVAL;
  1029. dsi_display = display;
  1030. display_for_each_ctrl(i, dsi_display) {
  1031. ctrl = &dsi_display->ctrl[i];
  1032. rc = dsi_ctrl_soft_reset(ctrl->ctrl);
  1033. if (rc) {
  1034. DSI_ERR("[%s] failed to soft reset host_%d, rc=%d\n",
  1035. dsi_display->name, i, rc);
  1036. break;
  1037. }
  1038. }
  1039. return rc;
  1040. }
  1041. enum dsi_pixel_format dsi_display_get_dst_format(
  1042. struct drm_connector *connector,
  1043. void *display)
  1044. {
  1045. enum dsi_pixel_format format = DSI_PIXEL_FORMAT_MAX;
  1046. struct dsi_display *dsi_display = (struct dsi_display *)display;
  1047. if (!dsi_display || !dsi_display->panel) {
  1048. DSI_ERR("Invalid params(s) dsi_display %pK, panel %pK\n",
  1049. dsi_display,
  1050. ((dsi_display) ? dsi_display->panel : NULL));
  1051. return format;
  1052. }
  1053. format = dsi_display->panel->host_config.dst_format;
  1054. return format;
  1055. }
  1056. static void _dsi_display_setup_misr(struct dsi_display *display)
  1057. {
  1058. int i;
  1059. display_for_each_ctrl(i, display) {
  1060. dsi_ctrl_setup_misr(display->ctrl[i].ctrl,
  1061. display->misr_enable,
  1062. display->misr_frame_count);
  1063. }
  1064. }
  1065. int dsi_display_set_power(struct drm_connector *connector,
  1066. int power_mode, void *disp)
  1067. {
  1068. struct dsi_display *display = disp;
  1069. int rc = 0;
  1070. if (!display || !display->panel) {
  1071. DSI_ERR("invalid display/panel\n");
  1072. return -EINVAL;
  1073. }
  1074. switch (power_mode) {
  1075. case SDE_MODE_DPMS_LP1:
  1076. rc = dsi_panel_set_lp1(display->panel);
  1077. break;
  1078. case SDE_MODE_DPMS_LP2:
  1079. rc = dsi_panel_set_lp2(display->panel);
  1080. break;
  1081. case SDE_MODE_DPMS_ON:
  1082. if ((display->panel->power_mode == SDE_MODE_DPMS_LP1) ||
  1083. (display->panel->power_mode == SDE_MODE_DPMS_LP2))
  1084. rc = dsi_panel_set_nolp(display->panel);
  1085. break;
  1086. case SDE_MODE_DPMS_OFF:
  1087. default:
  1088. return rc;
  1089. }
  1090. SDE_EVT32(display->panel->power_mode, power_mode, rc);
  1091. DSI_DEBUG("Power mode transition from %d to %d %s",
  1092. display->panel->power_mode, power_mode,
  1093. rc ? "failed" : "successful");
  1094. if (!rc)
  1095. display->panel->power_mode = power_mode;
  1096. return rc;
  1097. }
  1098. #ifdef CONFIG_DEBUG_FS
  1099. static bool dsi_display_is_te_based_esd(struct dsi_display *display)
  1100. {
  1101. u32 status_mode = 0;
  1102. if (!display->panel) {
  1103. DSI_ERR("Invalid panel data\n");
  1104. return false;
  1105. }
  1106. status_mode = display->panel->esd_config.status_mode;
  1107. if (status_mode == ESD_MODE_PANEL_TE &&
  1108. gpio_is_valid(display->disp_te_gpio))
  1109. return true;
  1110. return false;
  1111. }
  1112. static ssize_t debugfs_dump_info_read(struct file *file,
  1113. char __user *user_buf,
  1114. size_t user_len,
  1115. loff_t *ppos)
  1116. {
  1117. struct dsi_display *display = file->private_data;
  1118. struct dsi_mode_info *m;
  1119. char *buf;
  1120. u32 len = 0;
  1121. int i;
  1122. if (!display)
  1123. return -ENODEV;
  1124. if (*ppos)
  1125. return 0;
  1126. buf = kzalloc(SZ_4K, GFP_KERNEL);
  1127. if (!buf)
  1128. return -ENOMEM;
  1129. m = &display->config.video_timing;
  1130. len += snprintf(buf + len, (SZ_4K - len), "name = %s\n", display->name);
  1131. len += snprintf(buf + len, (SZ_4K - len),
  1132. "\tResolution = %d(%d|%d|%d|%d)x%d(%d|%d|%d|%d)@%dfps %llu Hz\n",
  1133. m->h_active, m->h_back_porch, m->h_front_porch, m->h_sync_width,
  1134. m->h_sync_polarity, m->v_active, m->v_back_porch, m->v_front_porch,
  1135. m->v_sync_width, m->v_sync_polarity, m->refresh_rate, m->clk_rate_hz);
  1136. display_for_each_ctrl(i, display) {
  1137. len += snprintf(buf + len, (SZ_4K - len),
  1138. "\tCTRL_%d:\n\t\tctrl = %s\n\t\tphy = %s\n",
  1139. i, display->ctrl[i].ctrl->name,
  1140. display->ctrl[i].phy->name);
  1141. }
  1142. len += snprintf(buf + len, (SZ_4K - len),
  1143. "\tPanel = %s\n", display->panel->name);
  1144. len += snprintf(buf + len, (SZ_4K - len),
  1145. "\tClock master = %s\n",
  1146. display->ctrl[display->clk_master_idx].ctrl->name);
  1147. if (len > user_len)
  1148. len = user_len;
  1149. if (copy_to_user(user_buf, buf, len)) {
  1150. kfree(buf);
  1151. return -EFAULT;
  1152. }
  1153. *ppos += len;
  1154. kfree(buf);
  1155. return len;
  1156. }
  1157. static ssize_t debugfs_misr_setup(struct file *file,
  1158. const char __user *user_buf,
  1159. size_t user_len,
  1160. loff_t *ppos)
  1161. {
  1162. struct dsi_display *display = file->private_data;
  1163. char *buf;
  1164. int rc = 0;
  1165. size_t len;
  1166. u32 enable, frame_count;
  1167. if (!display)
  1168. return -ENODEV;
  1169. if (*ppos)
  1170. return 0;
  1171. buf = kzalloc(MISR_BUFF_SIZE, GFP_KERNEL);
  1172. if (!buf)
  1173. return -ENOMEM;
  1174. /* leave room for termination char */
  1175. len = min_t(size_t, user_len, MISR_BUFF_SIZE - 1);
  1176. if (copy_from_user(buf, user_buf, len)) {
  1177. rc = -EINVAL;
  1178. goto error;
  1179. }
  1180. buf[len] = '\0'; /* terminate the string */
  1181. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2) {
  1182. rc = -EINVAL;
  1183. goto error;
  1184. }
  1185. display->misr_enable = enable;
  1186. display->misr_frame_count = frame_count;
  1187. mutex_lock(&display->display_lock);
  1188. if (!display->hw_ownership) {
  1189. DSI_DEBUG("[%s] op not supported due to HW unavailability\n",
  1190. display->name);
  1191. rc = -EOPNOTSUPP;
  1192. goto unlock;
  1193. }
  1194. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  1195. DSI_CORE_CLK, DSI_CLK_ON);
  1196. if (rc) {
  1197. DSI_ERR("[%s] failed to enable DSI core clocks, rc=%d\n",
  1198. display->name, rc);
  1199. goto unlock;
  1200. }
  1201. _dsi_display_setup_misr(display);
  1202. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  1203. DSI_CORE_CLK, DSI_CLK_OFF);
  1204. if (rc) {
  1205. DSI_ERR("[%s] failed to disable DSI core clocks, rc=%d\n",
  1206. display->name, rc);
  1207. goto unlock;
  1208. }
  1209. rc = user_len;
  1210. unlock:
  1211. mutex_unlock(&display->display_lock);
  1212. error:
  1213. kfree(buf);
  1214. return rc;
  1215. }
  1216. static ssize_t debugfs_misr_read(struct file *file,
  1217. char __user *user_buf,
  1218. size_t user_len,
  1219. loff_t *ppos)
  1220. {
  1221. struct dsi_display *display = file->private_data;
  1222. char *buf;
  1223. u32 len = 0;
  1224. int rc = 0;
  1225. struct dsi_ctrl *dsi_ctrl;
  1226. int i;
  1227. u32 misr;
  1228. size_t max_len = min_t(size_t, user_len, MISR_BUFF_SIZE);
  1229. if (!display)
  1230. return -ENODEV;
  1231. if (*ppos)
  1232. return 0;
  1233. buf = kzalloc(max_len, GFP_KERNEL);
  1234. if (ZERO_OR_NULL_PTR(buf))
  1235. return -ENOMEM;
  1236. mutex_lock(&display->display_lock);
  1237. if (!display->hw_ownership) {
  1238. DSI_DEBUG("[%s] op not supported due to HW unavailability\n",
  1239. display->name);
  1240. rc = -EOPNOTSUPP;
  1241. goto error;
  1242. }
  1243. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  1244. DSI_CORE_CLK, DSI_CLK_ON);
  1245. if (rc) {
  1246. DSI_ERR("[%s] failed to enable DSI core clocks, rc=%d\n",
  1247. display->name, rc);
  1248. goto error;
  1249. }
  1250. display_for_each_ctrl(i, display) {
  1251. dsi_ctrl = display->ctrl[i].ctrl;
  1252. misr = dsi_ctrl_collect_misr(display->ctrl[i].ctrl);
  1253. len += snprintf((buf + len), max_len - len,
  1254. "DSI_%d MISR: 0x%x\n", dsi_ctrl->cell_index, misr);
  1255. if (len >= max_len)
  1256. break;
  1257. }
  1258. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  1259. DSI_CORE_CLK, DSI_CLK_OFF);
  1260. if (rc) {
  1261. DSI_ERR("[%s] failed to disable DSI core clocks, rc=%d\n",
  1262. display->name, rc);
  1263. goto error;
  1264. }
  1265. if (copy_to_user(user_buf, buf, max_len)) {
  1266. rc = -EFAULT;
  1267. goto error;
  1268. }
  1269. *ppos += len;
  1270. error:
  1271. mutex_unlock(&display->display_lock);
  1272. kfree(buf);
  1273. return len;
  1274. }
  1275. static ssize_t debugfs_esd_trigger_check(struct file *file,
  1276. const char __user *user_buf,
  1277. size_t user_len,
  1278. loff_t *ppos)
  1279. {
  1280. struct dsi_display *display = file->private_data;
  1281. char *buf;
  1282. int rc = 0;
  1283. struct drm_panel_esd_config *esd_config = &display->panel->esd_config;
  1284. u32 esd_trigger;
  1285. size_t len;
  1286. if (!display)
  1287. return -ENODEV;
  1288. if (*ppos)
  1289. return 0;
  1290. if (user_len > sizeof(u32))
  1291. return -EINVAL;
  1292. if (!user_len || !user_buf)
  1293. return -EINVAL;
  1294. if (!display->panel ||
  1295. atomic_read(&display->panel->esd_recovery_pending))
  1296. return user_len;
  1297. if (!esd_config->esd_enabled) {
  1298. DSI_ERR("ESD feature is not enabled\n");
  1299. return -EINVAL;
  1300. }
  1301. buf = kzalloc(ESD_TRIGGER_STRING_MAX_LEN, GFP_KERNEL);
  1302. if (!buf)
  1303. return -ENOMEM;
  1304. len = min_t(size_t, user_len, ESD_TRIGGER_STRING_MAX_LEN - 1);
  1305. if (copy_from_user(buf, user_buf, len)) {
  1306. rc = -EINVAL;
  1307. goto error;
  1308. }
  1309. buf[len] = '\0'; /* terminate the string */
  1310. if (kstrtouint(buf, 10, &esd_trigger)) {
  1311. rc = -EINVAL;
  1312. goto error;
  1313. }
  1314. if (esd_trigger != 1) {
  1315. rc = -EINVAL;
  1316. goto error;
  1317. }
  1318. display->esd_trigger = esd_trigger;
  1319. mutex_lock(&display->display_lock);
  1320. if (!display->hw_ownership) {
  1321. DSI_DEBUG("[%s] op not supported due to HW unavailability\n",
  1322. display->name);
  1323. rc = -EOPNOTSUPP;
  1324. goto unlock;
  1325. }
  1326. if (display->esd_trigger) {
  1327. struct dsi_panel *panel = display->panel;
  1328. DSI_INFO("ESD attack triggered by user\n");
  1329. rc = panel->panel_ops.trigger_esd_attack(panel);
  1330. if (rc) {
  1331. DSI_ERR("Failed to trigger ESD attack\n");
  1332. goto error;
  1333. }
  1334. }
  1335. rc = len;
  1336. unlock:
  1337. mutex_unlock(&display->display_lock);
  1338. error:
  1339. kfree(buf);
  1340. return rc;
  1341. }
  1342. static ssize_t debugfs_alter_esd_check_mode(struct file *file,
  1343. const char __user *user_buf,
  1344. size_t user_len,
  1345. loff_t *ppos)
  1346. {
  1347. struct dsi_display *display = file->private_data;
  1348. struct drm_panel_esd_config *esd_config;
  1349. char *buf;
  1350. int rc = 0;
  1351. size_t len;
  1352. if (!display)
  1353. return -ENODEV;
  1354. if (*ppos)
  1355. return 0;
  1356. buf = kzalloc(ESD_MODE_STRING_MAX_LEN, GFP_KERNEL);
  1357. if (ZERO_OR_NULL_PTR(buf))
  1358. return -ENOMEM;
  1359. len = min_t(size_t, user_len, ESD_MODE_STRING_MAX_LEN - 1);
  1360. if (copy_from_user(buf, user_buf, len)) {
  1361. rc = -EINVAL;
  1362. goto error;
  1363. }
  1364. buf[len] = '\0'; /* terminate the string */
  1365. if (!display->panel) {
  1366. rc = -EINVAL;
  1367. goto error;
  1368. }
  1369. esd_config = &display->panel->esd_config;
  1370. if (!esd_config) {
  1371. DSI_ERR("Invalid panel esd config\n");
  1372. rc = -EINVAL;
  1373. goto error;
  1374. }
  1375. if (!esd_config->esd_enabled) {
  1376. rc = -EINVAL;
  1377. goto error;
  1378. }
  1379. if (!strcmp(buf, "te_signal_check\n")) {
  1380. DSI_INFO("TE based ESD check for panels is not allowed\n");
  1381. rc = -EINVAL;
  1382. goto error;
  1383. }
  1384. if (!strcmp(buf, "reg_read\n")) {
  1385. DSI_INFO("ESD check is switched to reg read by user\n");
  1386. rc = dsi_panel_parse_esd_reg_read_configs(display->panel);
  1387. if (rc) {
  1388. DSI_ERR("failed to alter esd check mode,rc=%d\n",
  1389. rc);
  1390. rc = user_len;
  1391. goto error;
  1392. }
  1393. esd_config->status_mode = ESD_MODE_REG_READ;
  1394. if (dsi_display_is_te_based_esd(display))
  1395. dsi_display_change_te_irq_status(display, false);
  1396. }
  1397. if (!strcmp(buf, "esd_sw_sim_success\n"))
  1398. esd_config->status_mode = ESD_MODE_SW_SIM_SUCCESS;
  1399. if (!strcmp(buf, "esd_sw_sim_failure\n"))
  1400. esd_config->status_mode = ESD_MODE_SW_SIM_FAILURE;
  1401. rc = len;
  1402. error:
  1403. kfree(buf);
  1404. return rc;
  1405. }
  1406. static ssize_t debugfs_read_esd_check_mode(struct file *file,
  1407. char __user *user_buf,
  1408. size_t user_len,
  1409. loff_t *ppos)
  1410. {
  1411. struct dsi_display *display = file->private_data;
  1412. struct drm_panel_esd_config *esd_config;
  1413. char *buf;
  1414. int rc = 0;
  1415. size_t len = 0;
  1416. if (!display)
  1417. return -ENODEV;
  1418. if (*ppos)
  1419. return 0;
  1420. if (!display->panel) {
  1421. DSI_ERR("invalid panel data\n");
  1422. return -EINVAL;
  1423. }
  1424. buf = kzalloc(ESD_MODE_STRING_MAX_LEN, GFP_KERNEL);
  1425. if (ZERO_OR_NULL_PTR(buf))
  1426. return -ENOMEM;
  1427. esd_config = &display->panel->esd_config;
  1428. if (!esd_config) {
  1429. DSI_ERR("Invalid panel esd config\n");
  1430. rc = -EINVAL;
  1431. goto error;
  1432. }
  1433. len = min_t(size_t, user_len, ESD_MODE_STRING_MAX_LEN - 1);
  1434. if (!esd_config->esd_enabled) {
  1435. rc = snprintf(buf, len, "ESD feature not enabled");
  1436. goto output_mode;
  1437. }
  1438. switch (esd_config->status_mode) {
  1439. case ESD_MODE_REG_READ:
  1440. rc = snprintf(buf, len, "reg_read");
  1441. break;
  1442. case ESD_MODE_PANEL_TE:
  1443. rc = snprintf(buf, len, "te_signal_check");
  1444. break;
  1445. case ESD_MODE_SW_SIM_FAILURE:
  1446. rc = snprintf(buf, len, "esd_sw_sim_failure");
  1447. break;
  1448. case ESD_MODE_SW_SIM_SUCCESS:
  1449. rc = snprintf(buf, len, "esd_sw_sim_success");
  1450. break;
  1451. default:
  1452. rc = snprintf(buf, len, "invalid");
  1453. break;
  1454. }
  1455. output_mode:
  1456. if (!rc) {
  1457. rc = -EINVAL;
  1458. goto error;
  1459. }
  1460. if (copy_to_user(user_buf, buf, len)) {
  1461. rc = -EFAULT;
  1462. goto error;
  1463. }
  1464. *ppos += len;
  1465. error:
  1466. kfree(buf);
  1467. return len;
  1468. }
  1469. static ssize_t debugfs_update_cmd_scheduling_params(struct file *file,
  1470. const char __user *user_buf,
  1471. size_t user_len,
  1472. loff_t *ppos)
  1473. {
  1474. struct dsi_display *display = file->private_data;
  1475. struct dsi_display_ctrl *display_ctrl;
  1476. char *buf;
  1477. int rc = 0;
  1478. u32 line = 0, window = 0;
  1479. size_t len;
  1480. int i;
  1481. if (!display)
  1482. return -ENODEV;
  1483. if (*ppos)
  1484. return 0;
  1485. buf = kzalloc(256, GFP_KERNEL);
  1486. if (ZERO_OR_NULL_PTR(buf))
  1487. return -ENOMEM;
  1488. len = min_t(size_t, user_len, 255);
  1489. if (copy_from_user(buf, user_buf, len)) {
  1490. rc = -EINVAL;
  1491. goto error;
  1492. }
  1493. buf[len] = '\0'; /* terminate the string */
  1494. if (sscanf(buf, "%d %d", &line, &window) != 2)
  1495. return -EFAULT;
  1496. display_for_each_ctrl(i, display) {
  1497. struct dsi_ctrl *ctrl;
  1498. display_ctrl = &display->ctrl[i];
  1499. if (!display_ctrl->ctrl)
  1500. continue;
  1501. ctrl = display_ctrl->ctrl;
  1502. ctrl->host_config.common_config.dma_sched_line = line;
  1503. ctrl->host_config.common_config.dma_sched_window = window;
  1504. }
  1505. rc = len;
  1506. error:
  1507. kfree(buf);
  1508. return rc;
  1509. }
  1510. static ssize_t debugfs_read_cmd_scheduling_params(struct file *file,
  1511. char __user *user_buf,
  1512. size_t user_len,
  1513. loff_t *ppos)
  1514. {
  1515. struct dsi_display *display = file->private_data;
  1516. struct dsi_display_ctrl *m_ctrl;
  1517. struct dsi_ctrl *ctrl;
  1518. char *buf;
  1519. u32 len = 0;
  1520. int rc = 0;
  1521. size_t max_len = min_t(size_t, user_len, SZ_4K);
  1522. if (!display)
  1523. return -ENODEV;
  1524. if (*ppos)
  1525. return 0;
  1526. m_ctrl = &display->ctrl[display->cmd_master_idx];
  1527. ctrl = m_ctrl->ctrl;
  1528. buf = kzalloc(max_len, GFP_KERNEL);
  1529. if (ZERO_OR_NULL_PTR(buf))
  1530. return -ENOMEM;
  1531. len += scnprintf(buf, max_len, "Schedule command window start: %d\n",
  1532. ctrl->host_config.common_config.dma_sched_line);
  1533. len += scnprintf((buf + len), max_len - len,
  1534. "Schedule command window width: %d\n",
  1535. ctrl->host_config.common_config.dma_sched_window);
  1536. if (len > max_len)
  1537. len = max_len;
  1538. if (copy_to_user(user_buf, buf, len)) {
  1539. rc = -EFAULT;
  1540. goto error;
  1541. }
  1542. *ppos += len;
  1543. error:
  1544. kfree(buf);
  1545. return len;
  1546. }
  1547. static const struct file_operations dump_info_fops = {
  1548. .open = simple_open,
  1549. .read = debugfs_dump_info_read,
  1550. };
  1551. static const struct file_operations misr_data_fops = {
  1552. .open = simple_open,
  1553. .read = debugfs_misr_read,
  1554. .write = debugfs_misr_setup,
  1555. };
  1556. static const struct file_operations esd_trigger_fops = {
  1557. .open = simple_open,
  1558. .write = debugfs_esd_trigger_check,
  1559. };
  1560. static const struct file_operations esd_check_mode_fops = {
  1561. .open = simple_open,
  1562. .write = debugfs_alter_esd_check_mode,
  1563. .read = debugfs_read_esd_check_mode,
  1564. };
  1565. static const struct file_operations dsi_command_scheduling_fops = {
  1566. .open = simple_open,
  1567. .write = debugfs_update_cmd_scheduling_params,
  1568. .read = debugfs_read_cmd_scheduling_params,
  1569. };
  1570. static int dsi_display_debugfs_init(struct dsi_display *display)
  1571. {
  1572. int rc = 0;
  1573. struct dentry *dir, *dump_file, *misr_data;
  1574. char name[MAX_NAME_SIZE];
  1575. char panel_name[SEC_PANEL_NAME_MAX_LEN];
  1576. char secondary_panel_str[] = "_secondary";
  1577. int i;
  1578. strlcpy(panel_name, display->name, SEC_PANEL_NAME_MAX_LEN);
  1579. if (strcmp(display->display_type, "secondary") == 0)
  1580. strlcat(panel_name, secondary_panel_str, SEC_PANEL_NAME_MAX_LEN);
  1581. dir = debugfs_create_dir(panel_name, NULL);
  1582. if (IS_ERR_OR_NULL(dir)) {
  1583. rc = PTR_ERR(dir);
  1584. DSI_ERR("[%s] debugfs create dir failed, rc = %d\n",
  1585. display->name, rc);
  1586. goto error;
  1587. }
  1588. dump_file = debugfs_create_file("dump_info",
  1589. 0400,
  1590. dir,
  1591. display,
  1592. &dump_info_fops);
  1593. if (IS_ERR_OR_NULL(dump_file)) {
  1594. rc = PTR_ERR(dump_file);
  1595. DSI_ERR("[%s] debugfs create dump info file failed, rc=%d\n",
  1596. display->name, rc);
  1597. goto error_remove_dir;
  1598. }
  1599. dump_file = debugfs_create_file("esd_trigger",
  1600. 0644,
  1601. dir,
  1602. display,
  1603. &esd_trigger_fops);
  1604. if (IS_ERR_OR_NULL(dump_file)) {
  1605. rc = PTR_ERR(dump_file);
  1606. DSI_ERR("[%s] debugfs for esd trigger file failed, rc=%d\n",
  1607. display->name, rc);
  1608. goto error_remove_dir;
  1609. }
  1610. dump_file = debugfs_create_file("esd_check_mode",
  1611. 0644,
  1612. dir,
  1613. display,
  1614. &esd_check_mode_fops);
  1615. if (IS_ERR_OR_NULL(dump_file)) {
  1616. rc = PTR_ERR(dump_file);
  1617. DSI_ERR("[%s] debugfs for esd check mode failed, rc=%d\n",
  1618. display->name, rc);
  1619. goto error_remove_dir;
  1620. }
  1621. dump_file = debugfs_create_file("cmd_sched_params",
  1622. 0644,
  1623. dir,
  1624. display,
  1625. &dsi_command_scheduling_fops);
  1626. if (IS_ERR_OR_NULL(dump_file)) {
  1627. rc = PTR_ERR(dump_file);
  1628. DSI_ERR("[%s] debugfs for cmd scheduling file failed, rc=%d\n",
  1629. display->name, rc);
  1630. goto error_remove_dir;
  1631. }
  1632. misr_data = debugfs_create_file("misr_data",
  1633. 0600,
  1634. dir,
  1635. display,
  1636. &misr_data_fops);
  1637. if (IS_ERR_OR_NULL(misr_data)) {
  1638. rc = PTR_ERR(misr_data);
  1639. DSI_ERR("[%s] debugfs create misr datafile failed, rc=%d\n",
  1640. display->name, rc);
  1641. goto error_remove_dir;
  1642. }
  1643. display_for_each_ctrl(i, display) {
  1644. struct msm_dsi_phy *phy = display->ctrl[i].phy;
  1645. if (!phy || !phy->name)
  1646. continue;
  1647. snprintf(name, ARRAY_SIZE(name),
  1648. "%s_allow_phy_power_off", phy->name);
  1649. dump_file = debugfs_create_bool(name, 0600, dir,
  1650. &phy->allow_phy_power_off);
  1651. if (IS_ERR_OR_NULL(dump_file)) {
  1652. rc = PTR_ERR(dump_file);
  1653. DSI_ERR("[%s] debugfs create %s failed, rc=%d\n",
  1654. display->name, name, rc);
  1655. goto error_remove_dir;
  1656. }
  1657. snprintf(name, ARRAY_SIZE(name),
  1658. "%s_regulator_min_datarate_bps", phy->name);
  1659. debugfs_create_u32(name, 0600, dir, &phy->regulator_min_datarate_bps);
  1660. }
  1661. if (!debugfs_create_bool("ulps_feature_enable", 0600, dir,
  1662. &display->panel->ulps_feature_enabled)) {
  1663. DSI_ERR("[%s] debugfs create ulps feature enable file failed\n",
  1664. display->name);
  1665. goto error_remove_dir;
  1666. }
  1667. if (!debugfs_create_bool("ulps_suspend_feature_enable", 0600, dir,
  1668. &display->panel->ulps_suspend_enabled)) {
  1669. DSI_ERR("[%s] debugfs create ulps-suspend feature enable file failed\n",
  1670. display->name);
  1671. goto error_remove_dir;
  1672. }
  1673. if (!debugfs_create_bool("ulps_status", 0400, dir,
  1674. &display->ulps_enabled)) {
  1675. DSI_ERR("[%s] debugfs create ulps status file failed\n",
  1676. display->name);
  1677. goto error_remove_dir;
  1678. }
  1679. debugfs_create_u32("clk_gating_config", 0600, dir, &display->clk_gating_config);
  1680. display->root = dir;
  1681. dsi_parser_dbg_init(display->parser, dir);
  1682. return rc;
  1683. error_remove_dir:
  1684. debugfs_remove(dir);
  1685. error:
  1686. return rc;
  1687. }
  1688. static int dsi_display_debugfs_deinit(struct dsi_display *display)
  1689. {
  1690. if (display->root) {
  1691. debugfs_remove_recursive(display->root);
  1692. display->root = NULL;
  1693. }
  1694. return 0;
  1695. }
  1696. #else
  1697. static int dsi_display_debugfs_init(struct dsi_display *display)
  1698. {
  1699. return 0;
  1700. }
  1701. static int dsi_display_debugfs_deinit(struct dsi_display *display)
  1702. {
  1703. return 0;
  1704. }
  1705. #endif /* CONFIG_DEBUG_FS */
  1706. static void adjust_timing_by_ctrl_count(const struct dsi_display *display,
  1707. struct dsi_display_mode *mode)
  1708. {
  1709. struct dsi_host_common_cfg *host = &display->panel->host_config;
  1710. bool is_split_link = host->split_link.enabled;
  1711. u32 sublinks_count = host->split_link.num_sublinks;
  1712. if (is_split_link && sublinks_count > 1) {
  1713. mode->timing.h_active /= sublinks_count;
  1714. mode->timing.h_front_porch /= sublinks_count;
  1715. mode->timing.h_sync_width /= sublinks_count;
  1716. mode->timing.h_back_porch /= sublinks_count;
  1717. mode->timing.h_skew /= sublinks_count;
  1718. mode->pixel_clk_khz /= sublinks_count;
  1719. } else {
  1720. if (mode->priv_info->dsc_enabled)
  1721. mode->priv_info->dsc.config.pic_width =
  1722. mode->timing.h_active;
  1723. mode->timing.h_active /= display->ctrl_count;
  1724. mode->timing.h_front_porch /= display->ctrl_count;
  1725. mode->timing.h_sync_width /= display->ctrl_count;
  1726. mode->timing.h_back_porch /= display->ctrl_count;
  1727. mode->timing.h_skew /= display->ctrl_count;
  1728. mode->pixel_clk_khz /= display->ctrl_count;
  1729. }
  1730. }
  1731. static int dsi_display_is_ulps_req_valid(struct dsi_display *display,
  1732. bool enable)
  1733. {
  1734. /* TODO: make checks based on cont. splash */
  1735. DSI_DEBUG("checking ulps req validity\n");
  1736. if (atomic_read(&display->panel->esd_recovery_pending)) {
  1737. DSI_DEBUG("%s: ESD recovery sequence underway\n", __func__);
  1738. return false;
  1739. }
  1740. if (!dsi_panel_ulps_feature_enabled(display->panel) &&
  1741. !display->panel->ulps_suspend_enabled) {
  1742. DSI_DEBUG("%s: ULPS feature is not enabled\n", __func__);
  1743. return false;
  1744. }
  1745. if (!dsi_panel_initialized(display->panel) &&
  1746. !display->panel->ulps_suspend_enabled) {
  1747. DSI_DEBUG("%s: panel not yet initialized\n", __func__);
  1748. return false;
  1749. }
  1750. if (enable && display->ulps_enabled) {
  1751. DSI_DEBUG("ULPS already enabled\n");
  1752. return false;
  1753. } else if (!enable && !display->ulps_enabled) {
  1754. DSI_DEBUG("ULPS already disabled\n");
  1755. return false;
  1756. }
  1757. /*
  1758. * No need to enter ULPS when transitioning from splash screen to
  1759. * boot animation or trusted vm environments since it is expected
  1760. * that the clocks would be turned right back on.
  1761. */
  1762. if (enable && is_skip_op_required(display))
  1763. return false;
  1764. return true;
  1765. }
  1766. /**
  1767. * dsi_display_set_ulps() - set ULPS state for DSI lanes.
  1768. * @dsi_display: DSI display handle.
  1769. * @enable: enable/disable ULPS.
  1770. *
  1771. * ULPS can be enabled/disabled after DSI host engine is turned on.
  1772. *
  1773. * Return: error code.
  1774. */
  1775. static int dsi_display_set_ulps(struct dsi_display *display, bool enable)
  1776. {
  1777. int rc = 0;
  1778. int i = 0;
  1779. struct dsi_display_ctrl *m_ctrl, *ctrl;
  1780. if (!display) {
  1781. DSI_ERR("Invalid params\n");
  1782. return -EINVAL;
  1783. }
  1784. if (!dsi_display_is_ulps_req_valid(display, enable)) {
  1785. DSI_DEBUG("%s: skipping ULPS config, enable=%d\n",
  1786. __func__, enable);
  1787. return 0;
  1788. }
  1789. m_ctrl = &display->ctrl[display->cmd_master_idx];
  1790. /*
  1791. * ULPS entry-exit can be either through the DSI controller or
  1792. * the DSI PHY depending on hardware variation. For some chipsets,
  1793. * both controller version and phy version ulps entry-exit ops can
  1794. * be present. To handle such cases, send ulps request through PHY,
  1795. * if ulps request is handled in PHY, then no need to send request
  1796. * through controller.
  1797. */
  1798. rc = dsi_phy_set_ulps(m_ctrl->phy, &display->config, enable,
  1799. display->clamp_enabled);
  1800. if (rc == DSI_PHY_ULPS_ERROR) {
  1801. DSI_ERR("Ulps PHY state change(%d) failed\n", enable);
  1802. return -EINVAL;
  1803. }
  1804. else if (rc == DSI_PHY_ULPS_HANDLED) {
  1805. display_for_each_ctrl(i, display) {
  1806. ctrl = &display->ctrl[i];
  1807. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1808. continue;
  1809. rc = dsi_phy_set_ulps(ctrl->phy, &display->config,
  1810. enable, display->clamp_enabled);
  1811. if (rc == DSI_PHY_ULPS_ERROR) {
  1812. DSI_ERR("Ulps PHY state change(%d) failed\n",
  1813. enable);
  1814. return -EINVAL;
  1815. }
  1816. }
  1817. }
  1818. else if (rc == DSI_PHY_ULPS_NOT_HANDLED) {
  1819. rc = dsi_ctrl_set_ulps(m_ctrl->ctrl, enable);
  1820. if (rc) {
  1821. DSI_ERR("Ulps controller state change(%d) failed\n",
  1822. enable);
  1823. return rc;
  1824. }
  1825. display_for_each_ctrl(i, display) {
  1826. ctrl = &display->ctrl[i];
  1827. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1828. continue;
  1829. rc = dsi_ctrl_set_ulps(ctrl->ctrl, enable);
  1830. if (rc) {
  1831. DSI_ERR("Ulps controller state change(%d) failed\n",
  1832. enable);
  1833. return rc;
  1834. }
  1835. }
  1836. }
  1837. display->ulps_enabled = enable;
  1838. return 0;
  1839. }
  1840. /**
  1841. * dsi_display_set_clamp() - set clamp state for DSI IO.
  1842. * @dsi_display: DSI display handle.
  1843. * @enable: enable/disable clamping.
  1844. *
  1845. * Return: error code.
  1846. */
  1847. static int dsi_display_set_clamp(struct dsi_display *display, bool enable)
  1848. {
  1849. int rc = 0;
  1850. int i = 0;
  1851. struct dsi_display_ctrl *m_ctrl, *ctrl;
  1852. bool ulps_enabled = false;
  1853. if (!display) {
  1854. DSI_ERR("Invalid params\n");
  1855. return -EINVAL;
  1856. }
  1857. m_ctrl = &display->ctrl[display->cmd_master_idx];
  1858. ulps_enabled = display->ulps_enabled;
  1859. /*
  1860. * Clamp control can be either through the DSI controller or
  1861. * the DSI PHY depending on hardware variation
  1862. */
  1863. rc = dsi_ctrl_set_clamp_state(m_ctrl->ctrl, enable, ulps_enabled);
  1864. if (rc) {
  1865. DSI_ERR("DSI ctrl clamp state change(%d) failed\n", enable);
  1866. return rc;
  1867. }
  1868. rc = dsi_phy_set_clamp_state(m_ctrl->phy, enable);
  1869. if (rc) {
  1870. DSI_ERR("DSI phy clamp state change(%d) failed\n", enable);
  1871. return rc;
  1872. }
  1873. display_for_each_ctrl(i, display) {
  1874. ctrl = &display->ctrl[i];
  1875. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1876. continue;
  1877. rc = dsi_ctrl_set_clamp_state(ctrl->ctrl, enable, ulps_enabled);
  1878. if (rc) {
  1879. DSI_ERR("DSI Clamp state change(%d) failed\n", enable);
  1880. return rc;
  1881. }
  1882. rc = dsi_phy_set_clamp_state(ctrl->phy, enable);
  1883. if (rc) {
  1884. DSI_ERR("DSI phy clamp state change(%d) failed\n",
  1885. enable);
  1886. return rc;
  1887. }
  1888. DSI_DEBUG("Clamps %s for ctrl%d\n",
  1889. enable ? "enabled" : "disabled", i);
  1890. }
  1891. display->clamp_enabled = enable;
  1892. return 0;
  1893. }
  1894. /**
  1895. * dsi_display_setup_ctrl() - setup DSI controller.
  1896. * @dsi_display: DSI display handle.
  1897. *
  1898. * Return: error code.
  1899. */
  1900. static int dsi_display_ctrl_setup(struct dsi_display *display)
  1901. {
  1902. int rc = 0;
  1903. int i = 0;
  1904. struct dsi_display_ctrl *ctrl, *m_ctrl;
  1905. if (!display) {
  1906. DSI_ERR("Invalid params\n");
  1907. return -EINVAL;
  1908. }
  1909. m_ctrl = &display->ctrl[display->cmd_master_idx];
  1910. rc = dsi_ctrl_setup(m_ctrl->ctrl);
  1911. if (rc) {
  1912. DSI_ERR("DSI controller setup failed\n");
  1913. return rc;
  1914. }
  1915. display_for_each_ctrl(i, display) {
  1916. ctrl = &display->ctrl[i];
  1917. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1918. continue;
  1919. rc = dsi_ctrl_setup(ctrl->ctrl);
  1920. if (rc) {
  1921. DSI_ERR("DSI controller setup failed\n");
  1922. return rc;
  1923. }
  1924. }
  1925. return 0;
  1926. }
  1927. static int dsi_display_phy_enable(struct dsi_display *display);
  1928. /**
  1929. * dsi_display_phy_idle_on() - enable DSI PHY while coming out of idle screen.
  1930. * @dsi_display: DSI display handle.
  1931. * @mmss_clamp: True if clamp is enabled.
  1932. *
  1933. * Return: error code.
  1934. */
  1935. static int dsi_display_phy_idle_on(struct dsi_display *display,
  1936. bool mmss_clamp)
  1937. {
  1938. int rc = 0;
  1939. int i = 0;
  1940. struct dsi_display_ctrl *m_ctrl, *ctrl;
  1941. if (!display) {
  1942. DSI_ERR("Invalid params\n");
  1943. return -EINVAL;
  1944. }
  1945. if (mmss_clamp && !display->phy_idle_power_off) {
  1946. dsi_display_phy_enable(display);
  1947. return 0;
  1948. }
  1949. m_ctrl = &display->ctrl[display->cmd_master_idx];
  1950. rc = dsi_phy_idle_ctrl(m_ctrl->phy, true);
  1951. if (rc) {
  1952. DSI_ERR("DSI controller setup failed\n");
  1953. return rc;
  1954. }
  1955. display_for_each_ctrl(i, display) {
  1956. ctrl = &display->ctrl[i];
  1957. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1958. continue;
  1959. rc = dsi_phy_idle_ctrl(ctrl->phy, true);
  1960. if (rc) {
  1961. DSI_ERR("DSI controller setup failed\n");
  1962. return rc;
  1963. }
  1964. }
  1965. display->phy_idle_power_off = false;
  1966. return 0;
  1967. }
  1968. /**
  1969. * dsi_display_phy_idle_off() - disable DSI PHY while going to idle screen.
  1970. * @dsi_display: DSI display handle.
  1971. *
  1972. * Return: error code.
  1973. */
  1974. static int dsi_display_phy_idle_off(struct dsi_display *display)
  1975. {
  1976. int rc = 0;
  1977. int i = 0;
  1978. struct dsi_display_ctrl *m_ctrl, *ctrl;
  1979. if (!display) {
  1980. DSI_ERR("Invalid params\n");
  1981. return -EINVAL;
  1982. }
  1983. display_for_each_ctrl(i, display) {
  1984. struct msm_dsi_phy *phy = display->ctrl[i].phy;
  1985. if (!phy)
  1986. continue;
  1987. if (!phy->allow_phy_power_off) {
  1988. DSI_DEBUG("phy doesn't support this feature\n");
  1989. return 0;
  1990. }
  1991. }
  1992. m_ctrl = &display->ctrl[display->cmd_master_idx];
  1993. rc = dsi_phy_idle_ctrl(m_ctrl->phy, false);
  1994. if (rc) {
  1995. DSI_ERR("[%s] failed to enable cmd engine, rc=%d\n",
  1996. display->name, rc);
  1997. return rc;
  1998. }
  1999. display_for_each_ctrl(i, display) {
  2000. ctrl = &display->ctrl[i];
  2001. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2002. continue;
  2003. rc = dsi_phy_idle_ctrl(ctrl->phy, false);
  2004. if (rc) {
  2005. DSI_ERR("DSI controller setup failed\n");
  2006. return rc;
  2007. }
  2008. }
  2009. display->phy_idle_power_off = true;
  2010. return 0;
  2011. }
  2012. void dsi_display_enable_event(struct drm_connector *connector,
  2013. struct dsi_display *display,
  2014. uint32_t event_idx, struct dsi_event_cb_info *event_info,
  2015. bool enable)
  2016. {
  2017. uint32_t irq_status_idx = DSI_STATUS_INTERRUPT_COUNT;
  2018. int i;
  2019. if (!display) {
  2020. DSI_ERR("invalid display\n");
  2021. return;
  2022. }
  2023. if (event_info)
  2024. event_info->event_idx = event_idx;
  2025. switch (event_idx) {
  2026. case SDE_CONN_EVENT_VID_DONE:
  2027. irq_status_idx = DSI_SINT_VIDEO_MODE_FRAME_DONE;
  2028. break;
  2029. case SDE_CONN_EVENT_CMD_DONE:
  2030. irq_status_idx = DSI_SINT_CMD_FRAME_DONE;
  2031. break;
  2032. case SDE_CONN_EVENT_VID_FIFO_OVERFLOW:
  2033. case SDE_CONN_EVENT_CMD_FIFO_UNDERFLOW:
  2034. if (event_info) {
  2035. display_for_each_ctrl(i, display)
  2036. display->ctrl[i].ctrl->recovery_cb =
  2037. *event_info;
  2038. }
  2039. break;
  2040. case SDE_CONN_EVENT_PANEL_ID:
  2041. if (event_info)
  2042. display_for_each_ctrl(i, display)
  2043. display->ctrl[i].ctrl->panel_id_cb
  2044. = *event_info;
  2045. dsi_display_panel_id_notification(display);
  2046. break;
  2047. default:
  2048. /* nothing to do */
  2049. DSI_DEBUG("[%s] unhandled event %d\n", display->name, event_idx);
  2050. return;
  2051. }
  2052. if (enable) {
  2053. display_for_each_ctrl(i, display)
  2054. dsi_ctrl_enable_status_interrupt(
  2055. display->ctrl[i].ctrl, irq_status_idx,
  2056. event_info);
  2057. } else {
  2058. display_for_each_ctrl(i, display)
  2059. dsi_ctrl_disable_status_interrupt(
  2060. display->ctrl[i].ctrl, irq_status_idx);
  2061. }
  2062. }
  2063. static int dsi_display_ctrl_power_on(struct dsi_display *display)
  2064. {
  2065. int rc = 0;
  2066. int i;
  2067. struct dsi_display_ctrl *ctrl;
  2068. /* Sequence does not matter for split dsi usecases */
  2069. display_for_each_ctrl(i, display) {
  2070. ctrl = &display->ctrl[i];
  2071. if (!ctrl->ctrl)
  2072. continue;
  2073. rc = dsi_ctrl_set_power_state(ctrl->ctrl,
  2074. DSI_CTRL_POWER_VREG_ON);
  2075. if (rc) {
  2076. DSI_ERR("[%s] Failed to set power state, rc=%d\n",
  2077. ctrl->ctrl->name, rc);
  2078. goto error;
  2079. }
  2080. }
  2081. return rc;
  2082. error:
  2083. for (i = i - 1; i >= 0; i--) {
  2084. ctrl = &display->ctrl[i];
  2085. if (!ctrl->ctrl)
  2086. continue;
  2087. (void)dsi_ctrl_set_power_state(ctrl->ctrl,
  2088. DSI_CTRL_POWER_VREG_OFF);
  2089. }
  2090. return rc;
  2091. }
  2092. static int dsi_display_ctrl_power_off(struct dsi_display *display)
  2093. {
  2094. int rc = 0;
  2095. int i;
  2096. struct dsi_display_ctrl *ctrl;
  2097. /* Sequence does not matter for split dsi usecases */
  2098. display_for_each_ctrl(i, display) {
  2099. ctrl = &display->ctrl[i];
  2100. if (!ctrl->ctrl)
  2101. continue;
  2102. rc = dsi_ctrl_set_power_state(ctrl->ctrl,
  2103. DSI_CTRL_POWER_VREG_OFF);
  2104. if (rc) {
  2105. DSI_ERR("[%s] Failed to power off, rc=%d\n",
  2106. ctrl->ctrl->name, rc);
  2107. goto error;
  2108. }
  2109. }
  2110. error:
  2111. return rc;
  2112. }
  2113. static void dsi_display_parse_cmdline_topology(struct dsi_display *display,
  2114. unsigned int display_type)
  2115. {
  2116. char *boot_str = NULL;
  2117. char *str = NULL;
  2118. char *sw_te = NULL;
  2119. unsigned long cmdline_topology = NO_OVERRIDE;
  2120. unsigned long cmdline_timing = NO_OVERRIDE;
  2121. if (display_type >= MAX_DSI_ACTIVE_DISPLAY) {
  2122. DSI_ERR("display_type=%d not supported\n", display_type);
  2123. goto end;
  2124. }
  2125. if (display_type == DSI_PRIMARY)
  2126. boot_str = dsi_display_primary;
  2127. else
  2128. boot_str = dsi_display_secondary;
  2129. sw_te = strnstr(boot_str, ":sim-swte", strlen(boot_str));
  2130. if (sw_te)
  2131. display->sw_te_using_wd = true;
  2132. str = strnstr(boot_str, ":config", strlen(boot_str));
  2133. if (str) {
  2134. if (sscanf(str, ":config%lu", &cmdline_topology) != 1) {
  2135. DSI_ERR("invalid config index override: %s\n",
  2136. boot_str);
  2137. goto end;
  2138. }
  2139. }
  2140. str = strnstr(boot_str, ":timing", strlen(boot_str));
  2141. if (str) {
  2142. if (sscanf(str, ":timing%lu", &cmdline_timing) != 1) {
  2143. DSI_ERR("invalid timing index override: %s\n",
  2144. boot_str);
  2145. cmdline_topology = NO_OVERRIDE;
  2146. goto end;
  2147. }
  2148. }
  2149. DSI_DEBUG("successfully parsed command line topology and timing\n");
  2150. end:
  2151. display->cmdline_topology = cmdline_topology;
  2152. display->cmdline_timing = cmdline_timing;
  2153. }
  2154. /**
  2155. * dsi_display_parse_boot_display_selection()- Parse DSI boot display name
  2156. *
  2157. * Return: returns error status
  2158. */
  2159. static int dsi_display_parse_boot_display_selection(void)
  2160. {
  2161. char *pos = NULL;
  2162. char disp_buf[MAX_CMDLINE_PARAM_LEN] = {'\0'};
  2163. int i, j;
  2164. for (i = 0; i < MAX_DSI_ACTIVE_DISPLAY; i++) {
  2165. strlcpy(disp_buf, boot_displays[i].boot_param,
  2166. MAX_CMDLINE_PARAM_LEN);
  2167. pos = strnstr(disp_buf, ":", strlen(disp_buf));
  2168. /* Use ':' as a delimiter to retrieve the display name */
  2169. if (!pos) {
  2170. DSI_DEBUG("display name[%s]is not valid\n", disp_buf);
  2171. continue;
  2172. }
  2173. for (j = 0; (disp_buf + j) < pos; j++)
  2174. boot_displays[i].name[j] = *(disp_buf + j);
  2175. boot_displays[i].name[j] = '\0';
  2176. boot_displays[i].boot_disp_en = true;
  2177. }
  2178. return 0;
  2179. }
  2180. static int dsi_display_phy_power_on(struct dsi_display *display)
  2181. {
  2182. int rc = 0;
  2183. int i;
  2184. struct dsi_display_ctrl *ctrl;
  2185. /* Sequence does not matter for split dsi usecases */
  2186. display_for_each_ctrl(i, display) {
  2187. ctrl = &display->ctrl[i];
  2188. if (!ctrl->ctrl)
  2189. continue;
  2190. rc = dsi_phy_set_power_state(ctrl->phy, true);
  2191. if (rc) {
  2192. DSI_ERR("[%s] Failed to set power state, rc=%d\n",
  2193. ctrl->phy->name, rc);
  2194. goto error;
  2195. }
  2196. }
  2197. return rc;
  2198. error:
  2199. for (i = i - 1; i >= 0; i--) {
  2200. ctrl = &display->ctrl[i];
  2201. if (!ctrl->phy)
  2202. continue;
  2203. (void)dsi_phy_set_power_state(ctrl->phy, false);
  2204. }
  2205. return rc;
  2206. }
  2207. static int dsi_display_phy_power_off(struct dsi_display *display)
  2208. {
  2209. int rc = 0;
  2210. int i;
  2211. struct dsi_display_ctrl *ctrl;
  2212. /* Sequence does not matter for split dsi usecases */
  2213. display_for_each_ctrl(i, display) {
  2214. ctrl = &display->ctrl[i];
  2215. if (!ctrl->phy)
  2216. continue;
  2217. rc = dsi_phy_set_power_state(ctrl->phy, false);
  2218. if (rc) {
  2219. DSI_ERR("[%s] Failed to power off, rc=%d\n",
  2220. ctrl->ctrl->name, rc);
  2221. goto error;
  2222. }
  2223. }
  2224. error:
  2225. return rc;
  2226. }
  2227. static int dsi_display_set_clk_src(struct dsi_display *display, bool set_xo)
  2228. {
  2229. int rc = 0;
  2230. int i;
  2231. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2232. struct dsi_ctrl_clk_info *info;
  2233. if (display->trusted_vm_env)
  2234. return 0;
  2235. /*
  2236. * In case of split DSI usecases, the clock for master controller should
  2237. * be enabled before the other controller. Master controller in the
  2238. * clock context refers to the controller that sources the clock. While turning off the
  2239. * clocks, the source is set to xo.
  2240. */
  2241. m_ctrl = &display->ctrl[display->clk_master_idx];
  2242. info = &m_ctrl->ctrl->clk_info;
  2243. if (!set_xo)
  2244. rc = dsi_ctrl_set_clock_source(m_ctrl->ctrl, &display->clock_info.pll_clks);
  2245. else if ((info->xo_clk.byte_clk) && (info->xo_clk.pixel_clk))
  2246. rc = dsi_ctrl_set_clock_source(m_ctrl->ctrl, &info->xo_clk);
  2247. if (rc) {
  2248. DSI_ERR("[%s] failed to set source clocks for master, rc=%d\n", display->name, rc);
  2249. return rc;
  2250. }
  2251. /* Set source for the rest of the controllers */
  2252. display_for_each_ctrl(i, display) {
  2253. ctrl = &display->ctrl[i];
  2254. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2255. continue;
  2256. info = &ctrl->ctrl->clk_info;
  2257. if (!set_xo)
  2258. rc = dsi_ctrl_set_clock_source(ctrl->ctrl, &display->clock_info.pll_clks);
  2259. else if ((info->xo_clk.byte_clk) && (info->xo_clk.pixel_clk))
  2260. rc = dsi_ctrl_set_clock_source(ctrl->ctrl, &info->xo_clk);
  2261. if (rc) {
  2262. DSI_ERR("[%s] failed to set source clocks, rc=%d\n", display->name, rc);
  2263. return rc;
  2264. }
  2265. }
  2266. return 0;
  2267. }
  2268. int dsi_display_phy_pll_toggle(void *priv, bool prepare)
  2269. {
  2270. int rc = 0;
  2271. struct dsi_display *display = priv;
  2272. struct dsi_display_ctrl *m_ctrl;
  2273. if (!display) {
  2274. DSI_ERR("invalid arguments\n");
  2275. return -EINVAL;
  2276. }
  2277. if (is_skip_op_required(display))
  2278. return 0;
  2279. rc = dsi_display_set_clk_src(display, !prepare);
  2280. m_ctrl = &display->ctrl[display->clk_master_idx];
  2281. if (!m_ctrl->phy) {
  2282. DSI_ERR("[%s] PHY not found\n", display->name);
  2283. return -EINVAL;
  2284. }
  2285. rc = dsi_phy_pll_toggle(m_ctrl->phy, prepare);
  2286. return rc;
  2287. }
  2288. int dsi_display_phy_configure(void *priv, bool commit)
  2289. {
  2290. int rc = 0;
  2291. struct dsi_display *display = priv;
  2292. struct dsi_display_ctrl *m_ctrl;
  2293. struct dsi_pll_resource *pll_res;
  2294. struct dsi_ctrl *ctrl;
  2295. if (!display) {
  2296. DSI_ERR("invalid arguments\n");
  2297. return -EINVAL;
  2298. }
  2299. if (is_skip_op_required(display))
  2300. return 0;
  2301. m_ctrl = &display->ctrl[display->clk_master_idx];
  2302. if ((!m_ctrl->phy) || (!m_ctrl->ctrl)) {
  2303. DSI_ERR("[%s] PHY not found\n", display->name);
  2304. return -EINVAL;
  2305. }
  2306. pll_res = m_ctrl->phy->pll;
  2307. if (!pll_res) {
  2308. DSI_ERR("[%s] PLL res not found\n", display->name);
  2309. return -EINVAL;
  2310. }
  2311. ctrl = m_ctrl->ctrl;
  2312. pll_res->byteclk_rate = ctrl->clk_freq.byte_clk_rate;
  2313. pll_res->pclk_rate = ctrl->clk_freq.pix_clk_rate;
  2314. rc = dsi_phy_configure(m_ctrl->phy, commit);
  2315. return rc;
  2316. }
  2317. static int dsi_display_phy_reset_config(struct dsi_display *display,
  2318. bool enable)
  2319. {
  2320. int rc = 0;
  2321. int i;
  2322. struct dsi_display_ctrl *ctrl;
  2323. display_for_each_ctrl(i, display) {
  2324. ctrl = &display->ctrl[i];
  2325. rc = dsi_ctrl_phy_reset_config(ctrl->ctrl, enable);
  2326. if (rc) {
  2327. DSI_ERR("[%s] failed to %s phy reset, rc=%d\n",
  2328. display->name, enable ? "mask" : "unmask", rc);
  2329. return rc;
  2330. }
  2331. }
  2332. return 0;
  2333. }
  2334. static void dsi_display_toggle_resync_fifo(struct dsi_display *display)
  2335. {
  2336. struct dsi_display_ctrl *ctrl;
  2337. int i;
  2338. if (!display)
  2339. return;
  2340. display_for_each_ctrl(i, display) {
  2341. ctrl = &display->ctrl[i];
  2342. dsi_phy_toggle_resync_fifo(ctrl->phy);
  2343. }
  2344. /*
  2345. * After retime buffer synchronization we need to turn of clk_en_sel
  2346. * bit on each phy. Avoid this for Cphy.
  2347. */
  2348. if (dsi_is_type_cphy(&display->panel->host_config))
  2349. return;
  2350. display_for_each_ctrl(i, display) {
  2351. ctrl = &display->ctrl[i];
  2352. dsi_phy_reset_clk_en_sel(ctrl->phy);
  2353. }
  2354. }
  2355. static int dsi_display_ctrl_update(struct dsi_display *display)
  2356. {
  2357. int rc = 0;
  2358. int i;
  2359. struct dsi_display_ctrl *ctrl;
  2360. display_for_each_ctrl(i, display) {
  2361. ctrl = &display->ctrl[i];
  2362. rc = dsi_ctrl_host_timing_update(ctrl->ctrl);
  2363. if (rc) {
  2364. DSI_ERR("[%s] failed to update host_%d, rc=%d\n",
  2365. display->name, i, rc);
  2366. goto error_host_deinit;
  2367. }
  2368. }
  2369. return 0;
  2370. error_host_deinit:
  2371. for (i = i - 1; i >= 0; i--) {
  2372. ctrl = &display->ctrl[i];
  2373. (void)dsi_ctrl_host_deinit(ctrl->ctrl);
  2374. }
  2375. return rc;
  2376. }
  2377. static int dsi_display_ctrl_init(struct dsi_display *display)
  2378. {
  2379. int rc = 0;
  2380. int i;
  2381. struct dsi_display_ctrl *ctrl;
  2382. bool skip_op = is_skip_op_required(display);
  2383. /* when ULPS suspend feature is enabled, we will keep the lanes in
  2384. * ULPS during suspend state and clamp DSI phy. Hence while resuming
  2385. * we will programe DSI controller as part of core clock enable.
  2386. * After that we should not re-configure DSI controller again here for
  2387. * usecases where we are resuming from ulps suspend as it might put
  2388. * the HW in bad state.
  2389. */
  2390. if (!display->panel->ulps_suspend_enabled || !display->ulps_enabled) {
  2391. display_for_each_ctrl(i, display) {
  2392. ctrl = &display->ctrl[i];
  2393. rc = dsi_ctrl_host_init(ctrl->ctrl, skip_op);
  2394. if (rc) {
  2395. DSI_ERR(
  2396. "[%s] failed to init host_%d, skip_op=%d, rc=%d\n",
  2397. display->name, i, skip_op, rc);
  2398. goto error_host_deinit;
  2399. }
  2400. }
  2401. } else {
  2402. display_for_each_ctrl(i, display) {
  2403. ctrl = &display->ctrl[i];
  2404. rc = dsi_ctrl_update_host_state(ctrl->ctrl,
  2405. DSI_CTRL_OP_HOST_INIT,
  2406. true);
  2407. if (rc)
  2408. DSI_DEBUG("host init update failed rc=%d\n",
  2409. rc);
  2410. }
  2411. }
  2412. return rc;
  2413. error_host_deinit:
  2414. for (i = i - 1; i >= 0; i--) {
  2415. ctrl = &display->ctrl[i];
  2416. (void)dsi_ctrl_host_deinit(ctrl->ctrl);
  2417. }
  2418. return rc;
  2419. }
  2420. static int dsi_display_ctrl_deinit(struct dsi_display *display)
  2421. {
  2422. int rc = 0;
  2423. int i;
  2424. struct dsi_display_ctrl *ctrl;
  2425. display_for_each_ctrl(i, display) {
  2426. ctrl = &display->ctrl[i];
  2427. rc = dsi_ctrl_host_deinit(ctrl->ctrl);
  2428. if (rc) {
  2429. DSI_ERR("[%s] failed to deinit host_%d, rc=%d\n",
  2430. display->name, i, rc);
  2431. }
  2432. }
  2433. return rc;
  2434. }
  2435. static int dsi_display_ctrl_host_enable(struct dsi_display *display)
  2436. {
  2437. int rc = 0;
  2438. int i;
  2439. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2440. bool skip_op = is_skip_op_required(display);
  2441. m_ctrl = &display->ctrl[display->cmd_master_idx];
  2442. rc = dsi_ctrl_set_host_engine_state(m_ctrl->ctrl,
  2443. DSI_CTRL_ENGINE_ON, skip_op);
  2444. if (rc) {
  2445. DSI_ERR("[%s]enable host engine failed, skip_op:%d rc:%d\n",
  2446. display->name, skip_op, rc);
  2447. goto error;
  2448. }
  2449. display_for_each_ctrl(i, display) {
  2450. ctrl = &display->ctrl[i];
  2451. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2452. continue;
  2453. rc = dsi_ctrl_set_host_engine_state(ctrl->ctrl,
  2454. DSI_CTRL_ENGINE_ON, skip_op);
  2455. if (rc) {
  2456. DSI_ERR(
  2457. "[%s] enable host engine failed, skip_op:%d rc:%d\n",
  2458. display->name, skip_op, rc);
  2459. goto error_disable_master;
  2460. }
  2461. }
  2462. return rc;
  2463. error_disable_master:
  2464. (void)dsi_ctrl_set_host_engine_state(m_ctrl->ctrl,
  2465. DSI_CTRL_ENGINE_OFF, skip_op);
  2466. error:
  2467. return rc;
  2468. }
  2469. static int dsi_display_ctrl_host_disable(struct dsi_display *display)
  2470. {
  2471. int rc = 0;
  2472. int i;
  2473. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2474. bool skip_op = is_skip_op_required(display);
  2475. /*
  2476. * This is a defensive check. In reality as this is called after panel OFF commands, which
  2477. * can never be ASYNC, the controller post_tx_queued flag will never be set when this API
  2478. * is called.
  2479. */
  2480. display_for_each_ctrl(i, display) {
  2481. ctrl = &display->ctrl[i];
  2482. if (!ctrl->ctrl || !(ctrl->ctrl->post_tx_queued))
  2483. continue;
  2484. flush_workqueue(display->post_cmd_tx_workq);
  2485. cancel_work_sync(&ctrl->ctrl->post_cmd_tx_work);
  2486. ctrl->ctrl->post_tx_queued = false;
  2487. }
  2488. m_ctrl = &display->ctrl[display->cmd_master_idx];
  2489. /*
  2490. * For platforms where ULPS is controlled by DSI controller block,
  2491. * do not disable dsi controller block if lanes are to be
  2492. * kept in ULPS during suspend. So just update the SW state
  2493. * and return early.
  2494. */
  2495. if (display->panel->ulps_suspend_enabled &&
  2496. !m_ctrl->phy->hw.ops.ulps_ops.ulps_request) {
  2497. display_for_each_ctrl(i, display) {
  2498. ctrl = &display->ctrl[i];
  2499. rc = dsi_ctrl_update_host_state(ctrl->ctrl,
  2500. DSI_CTRL_OP_HOST_ENGINE,
  2501. false);
  2502. if (rc)
  2503. DSI_DEBUG("host state update failed %d\n", rc);
  2504. }
  2505. return rc;
  2506. }
  2507. display_for_each_ctrl(i, display) {
  2508. ctrl = &display->ctrl[i];
  2509. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2510. continue;
  2511. rc = dsi_ctrl_set_host_engine_state(ctrl->ctrl,
  2512. DSI_CTRL_ENGINE_OFF, skip_op);
  2513. if (rc)
  2514. DSI_ERR(
  2515. "[%s] disable host engine failed, skip_op:%d rc:%d\n",
  2516. display->name, skip_op, rc);
  2517. }
  2518. rc = dsi_ctrl_set_host_engine_state(m_ctrl->ctrl,
  2519. DSI_CTRL_ENGINE_OFF, skip_op);
  2520. if (rc) {
  2521. DSI_ERR("[%s] disable mhost engine failed, skip_op:%d rc:%d\n",
  2522. display->name, skip_op, rc);
  2523. goto error;
  2524. }
  2525. error:
  2526. return rc;
  2527. }
  2528. static int dsi_display_vid_engine_enable(struct dsi_display *display)
  2529. {
  2530. int rc = 0;
  2531. int i;
  2532. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2533. bool skip_op = is_skip_op_required(display);
  2534. m_ctrl = &display->ctrl[display->video_master_idx];
  2535. rc = dsi_ctrl_set_vid_engine_state(m_ctrl->ctrl,
  2536. DSI_CTRL_ENGINE_ON, skip_op);
  2537. if (rc) {
  2538. DSI_ERR("[%s] enable mvid engine failed, skip_op:%d rc:%d\n",
  2539. display->name, skip_op, rc);
  2540. goto error;
  2541. }
  2542. display_for_each_ctrl(i, display) {
  2543. ctrl = &display->ctrl[i];
  2544. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2545. continue;
  2546. rc = dsi_ctrl_set_vid_engine_state(ctrl->ctrl,
  2547. DSI_CTRL_ENGINE_ON, skip_op);
  2548. if (rc) {
  2549. DSI_ERR(
  2550. "[%s] enable vid engine failed, skip_op:%d rc:%d\n",
  2551. display->name, skip_op, rc);
  2552. goto error_disable_master;
  2553. }
  2554. }
  2555. return rc;
  2556. error_disable_master:
  2557. (void)dsi_ctrl_set_vid_engine_state(m_ctrl->ctrl,
  2558. DSI_CTRL_ENGINE_OFF, skip_op);
  2559. error:
  2560. return rc;
  2561. }
  2562. static int dsi_display_vid_engine_disable(struct dsi_display *display)
  2563. {
  2564. int rc = 0;
  2565. int i;
  2566. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2567. bool skip_op = is_skip_op_required(display);
  2568. m_ctrl = &display->ctrl[display->video_master_idx];
  2569. display_for_each_ctrl(i, display) {
  2570. ctrl = &display->ctrl[i];
  2571. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2572. continue;
  2573. rc = dsi_ctrl_set_vid_engine_state(ctrl->ctrl,
  2574. DSI_CTRL_ENGINE_OFF, skip_op);
  2575. if (rc)
  2576. DSI_ERR(
  2577. "[%s] disable vid engine failed, skip_op:%d rc:%d\n",
  2578. display->name, skip_op, rc);
  2579. }
  2580. rc = dsi_ctrl_set_vid_engine_state(m_ctrl->ctrl,
  2581. DSI_CTRL_ENGINE_OFF, skip_op);
  2582. if (rc)
  2583. DSI_ERR("[%s] disable mvid engine failed, skip_op:%d rc:%d\n",
  2584. display->name, skip_op, rc);
  2585. return rc;
  2586. }
  2587. static int dsi_display_phy_enable(struct dsi_display *display)
  2588. {
  2589. int rc = 0;
  2590. int i;
  2591. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2592. enum dsi_phy_pll_source m_src = DSI_PLL_SOURCE_STANDALONE;
  2593. bool skip_op = is_skip_op_required(display);
  2594. m_ctrl = &display->ctrl[display->clk_master_idx];
  2595. if (display->ctrl_count > 1)
  2596. m_src = DSI_PLL_SOURCE_NATIVE;
  2597. rc = dsi_phy_enable(m_ctrl->phy, &display->config,
  2598. m_src, true, skip_op);
  2599. if (rc) {
  2600. DSI_ERR("[%s] failed to enable DSI PHY, skip_op=%d rc=%d\n",
  2601. display->name, skip_op, rc);
  2602. goto error;
  2603. }
  2604. display_for_each_ctrl(i, display) {
  2605. ctrl = &display->ctrl[i];
  2606. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2607. continue;
  2608. rc = dsi_phy_enable(ctrl->phy, &display->config,
  2609. DSI_PLL_SOURCE_NON_NATIVE, true, skip_op);
  2610. if (rc) {
  2611. DSI_ERR(
  2612. "[%s] failed to enable DSI PHY, skip_op: %d rc=%d\n",
  2613. display->name, skip_op, rc);
  2614. goto error_disable_master;
  2615. }
  2616. }
  2617. return rc;
  2618. error_disable_master:
  2619. (void)dsi_phy_disable(m_ctrl->phy, skip_op);
  2620. error:
  2621. return rc;
  2622. }
  2623. static int dsi_display_phy_disable(struct dsi_display *display)
  2624. {
  2625. int rc = 0;
  2626. int i;
  2627. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2628. bool skip_op = is_skip_op_required(display);
  2629. m_ctrl = &display->ctrl[display->clk_master_idx];
  2630. display_for_each_ctrl(i, display) {
  2631. ctrl = &display->ctrl[i];
  2632. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2633. continue;
  2634. rc = dsi_phy_disable(ctrl->phy, skip_op);
  2635. if (rc)
  2636. DSI_ERR(
  2637. "[%s] failed to disable DSI PHY, skip_op=%d rc=%d\n",
  2638. display->name, skip_op, rc);
  2639. }
  2640. rc = dsi_phy_disable(m_ctrl->phy, skip_op);
  2641. if (rc)
  2642. DSI_ERR("[%s] failed to disable DSI PHY, skip_op=%d rc=%d\n",
  2643. display->name, skip_op, rc);
  2644. return rc;
  2645. }
  2646. static int dsi_display_wake_up(struct dsi_display *display)
  2647. {
  2648. return 0;
  2649. }
  2650. static int dsi_display_broadcast_cmd(struct dsi_display *display, struct dsi_cmd_desc *cmd)
  2651. {
  2652. int rc = 0;
  2653. struct dsi_display_ctrl *ctrl, *m_ctrl;
  2654. int i;
  2655. u32 flags = 0;
  2656. /*
  2657. * 1. Setup commands in FIFO
  2658. * 2. Trigger commands
  2659. */
  2660. m_ctrl = &display->ctrl[display->cmd_master_idx];
  2661. display_for_each_ctrl(i, display) {
  2662. ctrl = &display->ctrl[i];
  2663. flags = cmd->ctrl_flags;
  2664. if (ctrl == m_ctrl)
  2665. flags |= DSI_CTRL_CMD_BROADCAST_MASTER;
  2666. rc = dsi_ctrl_transfer_prepare(ctrl->ctrl, flags);
  2667. if (rc) {
  2668. DSI_ERR("[%s] prepare for cmd transfer failed,rc=%d\n",
  2669. display->name, rc);
  2670. if (ctrl != m_ctrl)
  2671. dsi_ctrl_transfer_unprepare(m_ctrl->ctrl, flags |
  2672. DSI_CTRL_CMD_BROADCAST_MASTER);
  2673. return rc;
  2674. }
  2675. }
  2676. cmd->ctrl_flags |= DSI_CTRL_CMD_BROADCAST_MASTER;
  2677. rc = dsi_ctrl_cmd_transfer(m_ctrl->ctrl, cmd);
  2678. if (rc) {
  2679. DSI_ERR("[%s] cmd transfer failed on master,rc=%d\n",
  2680. display->name, rc);
  2681. goto error;
  2682. }
  2683. cmd->ctrl_flags &= ~DSI_CTRL_CMD_BROADCAST_MASTER;
  2684. display_for_each_ctrl(i, display) {
  2685. ctrl = &display->ctrl[i];
  2686. if (ctrl == m_ctrl)
  2687. continue;
  2688. rc = dsi_ctrl_cmd_transfer(ctrl->ctrl, cmd);
  2689. if (rc) {
  2690. DSI_ERR("[%s] cmd transfer failed, rc=%d\n",
  2691. display->name, rc);
  2692. goto error;
  2693. }
  2694. rc = dsi_ctrl_cmd_tx_trigger(ctrl->ctrl, cmd->ctrl_flags);
  2695. if (rc) {
  2696. DSI_ERR("[%s] cmd trigger failed, rc=%d\n",
  2697. display->name, rc);
  2698. goto error;
  2699. }
  2700. }
  2701. rc = dsi_ctrl_cmd_tx_trigger(m_ctrl->ctrl, cmd->ctrl_flags | DSI_CTRL_CMD_BROADCAST_MASTER);
  2702. if (rc) {
  2703. DSI_ERR("[%s] cmd trigger failed for master, rc=%d\n",
  2704. display->name, rc);
  2705. goto error;
  2706. }
  2707. error:
  2708. display_for_each_ctrl(i, display) {
  2709. ctrl = &display->ctrl[i];
  2710. flags = cmd->ctrl_flags;
  2711. if (ctrl == m_ctrl)
  2712. flags |= DSI_CTRL_CMD_BROADCAST_MASTER;
  2713. dsi_ctrl_transfer_unprepare(ctrl->ctrl, flags);
  2714. }
  2715. return rc;
  2716. }
  2717. static int dsi_display_phy_sw_reset(struct dsi_display *display)
  2718. {
  2719. int rc = 0;
  2720. int i;
  2721. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2722. /*
  2723. * For continuous splash and trusted vm environment,
  2724. * ctrl states are updated separately and hence we do
  2725. * an early return
  2726. */
  2727. if (is_skip_op_required(display)) {
  2728. DSI_DEBUG(
  2729. "cont splash/trusted vm use case, phy sw reset not required\n");
  2730. return 0;
  2731. }
  2732. m_ctrl = &display->ctrl[display->cmd_master_idx];
  2733. rc = dsi_ctrl_phy_sw_reset(m_ctrl->ctrl);
  2734. if (rc) {
  2735. DSI_ERR("[%s] failed to reset phy, rc=%d\n", display->name, rc);
  2736. goto error;
  2737. }
  2738. display_for_each_ctrl(i, display) {
  2739. ctrl = &display->ctrl[i];
  2740. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2741. continue;
  2742. rc = dsi_ctrl_phy_sw_reset(ctrl->ctrl);
  2743. if (rc) {
  2744. DSI_ERR("[%s] failed to reset phy, rc=%d\n",
  2745. display->name, rc);
  2746. goto error;
  2747. }
  2748. }
  2749. error:
  2750. return rc;
  2751. }
  2752. static int dsi_host_attach(struct mipi_dsi_host *host,
  2753. struct mipi_dsi_device *dsi)
  2754. {
  2755. return 0;
  2756. }
  2757. static int dsi_host_detach(struct mipi_dsi_host *host,
  2758. struct mipi_dsi_device *dsi)
  2759. {
  2760. return 0;
  2761. }
  2762. int dsi_host_transfer_sub(struct mipi_dsi_host *host, struct dsi_cmd_desc *cmd)
  2763. {
  2764. struct dsi_display *display;
  2765. int rc = 0;
  2766. if (!host || !cmd) {
  2767. DSI_ERR("Invalid params\n");
  2768. return 0;
  2769. }
  2770. display = to_dsi_display(host);
  2771. /* Avoid sending DCS commands when ESD recovery is pending */
  2772. if (atomic_read(&display->panel->esd_recovery_pending)) {
  2773. DSI_DEBUG("ESD recovery pending\n");
  2774. return 0;
  2775. }
  2776. rc = dsi_display_wake_up(display);
  2777. if (rc) {
  2778. DSI_ERR("[%s] failed to wake up display, rc=%d\n", display->name, rc);
  2779. goto error;
  2780. }
  2781. if (display->tx_cmd_buf == NULL) {
  2782. rc = dsi_host_alloc_cmd_tx_buffer(display);
  2783. if (rc) {
  2784. DSI_ERR("failed to allocate cmd tx buffer memory\n");
  2785. goto error;
  2786. }
  2787. }
  2788. dsi_display_set_cmd_tx_ctrl_flags(display, cmd);
  2789. if (cmd->ctrl_flags & DSI_CTRL_CMD_BROADCAST) {
  2790. rc = dsi_display_broadcast_cmd(display, cmd);
  2791. if (rc) {
  2792. DSI_ERR("[%s] cmd broadcast failed, rc=%d\n", display->name, rc);
  2793. goto error;
  2794. }
  2795. } else {
  2796. int idx = cmd->ctrl;
  2797. rc = dsi_ctrl_transfer_prepare(display->ctrl[idx].ctrl, cmd->ctrl_flags);
  2798. if (rc) {
  2799. DSI_ERR("failed to prepare for command transfer: %d\n", rc);
  2800. goto error;
  2801. }
  2802. rc = dsi_ctrl_cmd_transfer(display->ctrl[idx].ctrl, cmd);
  2803. if (rc)
  2804. DSI_ERR("[%s] cmd transfer failed, rc=%d\n", display->name, rc);
  2805. dsi_ctrl_transfer_unprepare(display->ctrl[idx].ctrl, cmd->ctrl_flags);
  2806. }
  2807. error:
  2808. return rc;
  2809. }
  2810. static ssize_t dsi_host_transfer(struct mipi_dsi_host *host, const struct mipi_dsi_msg *msg)
  2811. {
  2812. int rc = 0;
  2813. struct dsi_cmd_desc cmd;
  2814. if (!msg) {
  2815. DSI_ERR("Invalid params\n");
  2816. return 0;
  2817. }
  2818. memcpy(&cmd.msg, msg, sizeof(*msg));
  2819. cmd.ctrl = 0;
  2820. cmd.post_wait_ms = 0;
  2821. cmd.ctrl_flags = 0;
  2822. rc = dsi_host_transfer_sub(host, &cmd);
  2823. return rc;
  2824. }
  2825. static struct mipi_dsi_host_ops dsi_host_ops = {
  2826. .attach = dsi_host_attach,
  2827. .detach = dsi_host_detach,
  2828. .transfer = dsi_host_transfer,
  2829. };
  2830. static int dsi_display_mipi_host_init(struct dsi_display *display)
  2831. {
  2832. int rc = 0;
  2833. struct mipi_dsi_host *host = &display->host;
  2834. host->dev = &display->pdev->dev;
  2835. host->ops = &dsi_host_ops;
  2836. rc = mipi_dsi_host_register(host);
  2837. if (rc) {
  2838. DSI_ERR("[%s] failed to register mipi dsi host, rc=%d\n",
  2839. display->name, rc);
  2840. goto error;
  2841. }
  2842. error:
  2843. return rc;
  2844. }
  2845. static int dsi_display_mipi_host_deinit(struct dsi_display *display)
  2846. {
  2847. int rc = 0;
  2848. struct mipi_dsi_host *host = &display->host;
  2849. mipi_dsi_host_unregister(host);
  2850. host->dev = NULL;
  2851. host->ops = NULL;
  2852. return rc;
  2853. }
  2854. static bool dsi_display_check_prefix(const char *clk_prefix,
  2855. const char *clk_name)
  2856. {
  2857. return !!strnstr(clk_name, clk_prefix, strlen(clk_name));
  2858. }
  2859. static int dsi_display_get_clocks_count(struct dsi_display *display,
  2860. char *dsi_clk_name)
  2861. {
  2862. if (display->fw)
  2863. return dsi_parser_count_strings(display->parser_node,
  2864. dsi_clk_name);
  2865. else
  2866. return of_property_count_strings(display->panel_node,
  2867. dsi_clk_name);
  2868. }
  2869. static void dsi_display_get_clock_name(struct dsi_display *display,
  2870. char *dsi_clk_name, int index,
  2871. const char **clk_name)
  2872. {
  2873. if (display->fw)
  2874. dsi_parser_read_string_index(display->parser_node,
  2875. dsi_clk_name, index, clk_name);
  2876. else
  2877. of_property_read_string_index(display->panel_node,
  2878. dsi_clk_name, index, clk_name);
  2879. }
  2880. static int dsi_display_clocks_init(struct dsi_display *display)
  2881. {
  2882. int i, rc = 0, num_clk = 0;
  2883. const char *clk_name;
  2884. const char *pll_byte = "pll_byte", *pll_dsi = "pll_dsi";
  2885. struct clk *dsi_clk;
  2886. struct dsi_clk_link_set *pll = &display->clock_info.pll_clks;
  2887. char *dsi_clock_name;
  2888. if (!strcmp(display->display_type, "primary"))
  2889. dsi_clock_name = "qcom,dsi-select-clocks";
  2890. else
  2891. dsi_clock_name = "qcom,dsi-select-sec-clocks";
  2892. num_clk = dsi_display_get_clocks_count(display, dsi_clock_name);
  2893. for (i = 0; i < num_clk; i++) {
  2894. dsi_display_get_clock_name(display, dsi_clock_name, i,
  2895. &clk_name);
  2896. DSI_DEBUG("clock name:%s\n", clk_name);
  2897. dsi_clk = devm_clk_get(&display->pdev->dev, clk_name);
  2898. if (IS_ERR_OR_NULL(dsi_clk)) {
  2899. rc = PTR_ERR(dsi_clk);
  2900. DSI_ERR("failed to get %s, rc=%d\n", clk_name, rc);
  2901. if (dsi_display_check_prefix(pll_byte, clk_name)) {
  2902. pll->byte_clk = NULL;
  2903. goto error;
  2904. }
  2905. if (dsi_display_check_prefix(pll_dsi, clk_name)) {
  2906. pll->pixel_clk = NULL;
  2907. goto error;
  2908. }
  2909. }
  2910. if (dsi_display_check_prefix(pll_byte, clk_name)) {
  2911. pll->byte_clk = dsi_clk;
  2912. continue;
  2913. }
  2914. if (dsi_display_check_prefix(pll_dsi, clk_name)) {
  2915. pll->pixel_clk = dsi_clk;
  2916. continue;
  2917. }
  2918. }
  2919. return 0;
  2920. error:
  2921. return rc;
  2922. }
  2923. static int dsi_display_clk_ctrl_cb(void *priv,
  2924. struct dsi_clk_ctrl_info clk_state_info)
  2925. {
  2926. int rc = 0;
  2927. struct dsi_display *display = NULL;
  2928. void *clk_handle = NULL;
  2929. if (!priv) {
  2930. DSI_ERR("Invalid params\n");
  2931. return -EINVAL;
  2932. }
  2933. display = priv;
  2934. if (clk_state_info.client == DSI_CLK_REQ_MDP_CLIENT) {
  2935. clk_handle = display->mdp_clk_handle;
  2936. } else if (clk_state_info.client == DSI_CLK_REQ_DSI_CLIENT) {
  2937. clk_handle = display->dsi_clk_handle;
  2938. } else {
  2939. DSI_ERR("invalid clk handle, return error\n");
  2940. return -EINVAL;
  2941. }
  2942. /*
  2943. * TODO: Wait for CMD_MDP_DONE interrupt if MDP client tries
  2944. * to turn off DSI clocks.
  2945. */
  2946. rc = dsi_display_clk_ctrl(clk_handle,
  2947. clk_state_info.clk_type, clk_state_info.clk_state);
  2948. if (rc) {
  2949. DSI_ERR("[%s] failed to %d DSI %d clocks, rc=%d\n",
  2950. display->name, clk_state_info.clk_state,
  2951. clk_state_info.clk_type, rc);
  2952. return rc;
  2953. }
  2954. return 0;
  2955. }
  2956. static void dsi_display_ctrl_isr_configure(struct dsi_display *display, bool en)
  2957. {
  2958. int i;
  2959. struct dsi_display_ctrl *ctrl;
  2960. if (!display)
  2961. return;
  2962. display_for_each_ctrl(i, display) {
  2963. ctrl = &display->ctrl[i];
  2964. if (!ctrl)
  2965. continue;
  2966. dsi_ctrl_isr_configure(ctrl->ctrl, en);
  2967. }
  2968. }
  2969. int dsi_pre_clkoff_cb(void *priv,
  2970. enum dsi_clk_type clk,
  2971. enum dsi_lclk_type l_type,
  2972. enum dsi_clk_state new_state)
  2973. {
  2974. int rc = 0, i;
  2975. struct dsi_display *display = priv;
  2976. struct dsi_display_ctrl *ctrl;
  2977. if ((clk & DSI_LINK_CLK) && (new_state == DSI_CLK_OFF) &&
  2978. (l_type & DSI_LINK_LP_CLK)) {
  2979. /*
  2980. * If continuous clock is enabled then disable it
  2981. * before entering into ULPS Mode.
  2982. */
  2983. if (display->panel->host_config.force_hs_clk_lane)
  2984. _dsi_display_continuous_clk_ctrl(display, false);
  2985. /*
  2986. * If ULPS feature is enabled, enter ULPS first.
  2987. * However, when blanking the panel, we should enter ULPS
  2988. * only if ULPS during suspend feature is enabled.
  2989. */
  2990. if (!dsi_panel_initialized(display->panel)) {
  2991. if (display->panel->ulps_suspend_enabled)
  2992. rc = dsi_display_set_ulps(display, true);
  2993. } else if (dsi_panel_ulps_feature_enabled(display->panel)) {
  2994. rc = dsi_display_set_ulps(display, true);
  2995. }
  2996. if (rc)
  2997. DSI_ERR("%s: failed enable ulps, rc = %d\n",
  2998. __func__, rc);
  2999. }
  3000. if ((clk & DSI_LINK_CLK) && (new_state == DSI_CLK_OFF) &&
  3001. (l_type & DSI_LINK_HS_CLK)) {
  3002. /*
  3003. * PHY clock gating should be disabled before the PLL and the
  3004. * branch clocks are turned off. Otherwise, it is possible that
  3005. * the clock RCGs may not be turned off correctly resulting
  3006. * in clock warnings.
  3007. */
  3008. rc = dsi_display_config_clk_gating(display, false);
  3009. if (rc)
  3010. DSI_ERR("[%s] failed to disable clk gating, rc=%d\n",
  3011. display->name, rc);
  3012. }
  3013. if ((clk & DSI_CORE_CLK) && (new_state == DSI_CLK_OFF)) {
  3014. /*
  3015. * Enable DSI clamps only if entering idle power collapse or
  3016. * when ULPS during suspend is enabled..
  3017. */
  3018. if (dsi_panel_initialized(display->panel) ||
  3019. display->panel->ulps_suspend_enabled) {
  3020. dsi_display_phy_idle_off(display);
  3021. rc = dsi_display_set_clamp(display, true);
  3022. if (rc)
  3023. DSI_ERR("%s: Failed to enable dsi clamps. rc=%d\n",
  3024. __func__, rc);
  3025. rc = dsi_display_phy_reset_config(display, false);
  3026. if (rc)
  3027. DSI_ERR("%s: Failed to reset phy, rc=%d\n",
  3028. __func__, rc);
  3029. } else {
  3030. /* Make sure that controller is not in ULPS state when
  3031. * the DSI link is not active.
  3032. */
  3033. rc = dsi_display_set_ulps(display, false);
  3034. if (rc)
  3035. DSI_ERR("%s: failed to disable ulps. rc=%d\n",
  3036. __func__, rc);
  3037. }
  3038. /* dsi will not be able to serve irqs from here on */
  3039. dsi_display_ctrl_irq_update(display, false);
  3040. /* cache the MISR values */
  3041. display_for_each_ctrl(i, display) {
  3042. ctrl = &display->ctrl[i];
  3043. if (!ctrl->ctrl)
  3044. continue;
  3045. dsi_ctrl_cache_misr(ctrl->ctrl);
  3046. }
  3047. }
  3048. return rc;
  3049. }
  3050. int dsi_post_clkon_cb(void *priv,
  3051. enum dsi_clk_type clk,
  3052. enum dsi_lclk_type l_type,
  3053. enum dsi_clk_state curr_state)
  3054. {
  3055. int rc = 0;
  3056. struct dsi_display *display = priv;
  3057. bool mmss_clamp = false;
  3058. if ((clk & DSI_LINK_CLK) && (l_type & DSI_LINK_LP_CLK)) {
  3059. mmss_clamp = display->clamp_enabled;
  3060. /*
  3061. * controller setup is needed if coming out of idle
  3062. * power collapse with clamps enabled.
  3063. */
  3064. if (mmss_clamp)
  3065. dsi_display_ctrl_setup(display);
  3066. /*
  3067. * Phy setup is needed if coming out of idle
  3068. * power collapse with clamps enabled.
  3069. */
  3070. if (display->phy_idle_power_off || mmss_clamp)
  3071. dsi_display_phy_idle_on(display, mmss_clamp);
  3072. if (display->ulps_enabled && mmss_clamp) {
  3073. /*
  3074. * ULPS Entry Request. This is needed if the lanes were
  3075. * in ULPS prior to power collapse, since after
  3076. * power collapse and reset, the DSI controller resets
  3077. * back to idle state and not ULPS. This ulps entry
  3078. * request will transition the state of the DSI
  3079. * controller to ULPS which will match the state of the
  3080. * DSI phy. This needs to be done prior to disabling
  3081. * the DSI clamps.
  3082. *
  3083. * Also, reset the ulps flag so that ulps_config
  3084. * function would reconfigure the controller state to
  3085. * ULPS.
  3086. */
  3087. display->ulps_enabled = false;
  3088. rc = dsi_display_set_ulps(display, true);
  3089. if (rc) {
  3090. DSI_ERR("%s: Failed to enter ULPS. rc=%d\n",
  3091. __func__, rc);
  3092. goto error;
  3093. }
  3094. }
  3095. rc = dsi_display_phy_reset_config(display, true);
  3096. if (rc) {
  3097. DSI_ERR("%s: Failed to reset phy, rc=%d\n",
  3098. __func__, rc);
  3099. goto error;
  3100. }
  3101. rc = dsi_display_set_clamp(display, false);
  3102. if (rc) {
  3103. DSI_ERR("%s: Failed to disable dsi clamps. rc=%d\n",
  3104. __func__, rc);
  3105. goto error;
  3106. }
  3107. }
  3108. if ((clk & DSI_LINK_CLK) && (l_type & DSI_LINK_HS_CLK)) {
  3109. /*
  3110. * Toggle the resync FIFO everytime clock changes, except
  3111. * when cont-splash screen transition is going on.
  3112. * Toggling resync FIFO during cont splash transition
  3113. * can lead to blinks on the display.
  3114. */
  3115. if (!display->is_cont_splash_enabled)
  3116. dsi_display_toggle_resync_fifo(display);
  3117. if (display->ulps_enabled) {
  3118. rc = dsi_display_set_ulps(display, false);
  3119. if (rc) {
  3120. DSI_ERR("%s: failed to disable ulps, rc= %d\n",
  3121. __func__, rc);
  3122. goto error;
  3123. }
  3124. }
  3125. if (display->panel->host_config.force_hs_clk_lane)
  3126. _dsi_display_continuous_clk_ctrl(display, true);
  3127. rc = dsi_display_config_clk_gating(display, true);
  3128. if (rc) {
  3129. DSI_ERR("[%s] failed to enable clk gating %d\n",
  3130. display->name, rc);
  3131. goto error;
  3132. }
  3133. }
  3134. /* enable dsi to serve irqs */
  3135. if (clk & DSI_CORE_CLK)
  3136. dsi_display_ctrl_irq_update(display, true);
  3137. error:
  3138. return rc;
  3139. }
  3140. int dsi_post_clkoff_cb(void *priv,
  3141. enum dsi_clk_type clk_type,
  3142. enum dsi_lclk_type l_type,
  3143. enum dsi_clk_state curr_state)
  3144. {
  3145. int rc = 0;
  3146. struct dsi_display *display = priv;
  3147. if (!display) {
  3148. DSI_ERR("%s: Invalid arg\n", __func__);
  3149. return -EINVAL;
  3150. }
  3151. if ((clk_type & DSI_CORE_CLK) &&
  3152. (curr_state == DSI_CLK_OFF)) {
  3153. rc = dsi_display_phy_power_off(display);
  3154. if (rc)
  3155. DSI_ERR("[%s] failed to power off PHY, rc=%d\n",
  3156. display->name, rc);
  3157. rc = dsi_display_ctrl_power_off(display);
  3158. if (rc)
  3159. DSI_ERR("[%s] failed to power DSI vregs, rc=%d\n",
  3160. display->name, rc);
  3161. }
  3162. return rc;
  3163. }
  3164. int dsi_pre_clkon_cb(void *priv,
  3165. enum dsi_clk_type clk_type,
  3166. enum dsi_lclk_type l_type,
  3167. enum dsi_clk_state new_state)
  3168. {
  3169. int rc = 0;
  3170. struct dsi_display *display = priv;
  3171. if (!display) {
  3172. DSI_ERR("%s: invalid input\n", __func__);
  3173. return -EINVAL;
  3174. }
  3175. if ((clk_type & DSI_CORE_CLK) && (new_state == DSI_CLK_ON)) {
  3176. /*
  3177. * Enable DSI core power
  3178. * 1.> PANEL_PM are controlled as part of
  3179. * panel_power_ctrl. Needed not be handled here.
  3180. * 2.> CTRL_PM need to be enabled/disabled
  3181. * only during unblank/blank. Their state should
  3182. * not be changed during static screen.
  3183. */
  3184. DSI_DEBUG("updating power states for ctrl and phy\n");
  3185. rc = dsi_display_ctrl_power_on(display);
  3186. if (rc) {
  3187. DSI_ERR("[%s] failed to power on dsi controllers, rc=%d\n",
  3188. display->name, rc);
  3189. return rc;
  3190. }
  3191. rc = dsi_display_phy_power_on(display);
  3192. if (rc) {
  3193. DSI_ERR("[%s] failed to power on dsi phy, rc = %d\n",
  3194. display->name, rc);
  3195. return rc;
  3196. }
  3197. DSI_DEBUG("%s: Enable DSI core power\n", __func__);
  3198. }
  3199. return rc;
  3200. }
  3201. static void __set_lane_map_v2(u8 *lane_map_v2,
  3202. enum dsi_phy_data_lanes lane0,
  3203. enum dsi_phy_data_lanes lane1,
  3204. enum dsi_phy_data_lanes lane2,
  3205. enum dsi_phy_data_lanes lane3)
  3206. {
  3207. lane_map_v2[DSI_LOGICAL_LANE_0] = lane0;
  3208. lane_map_v2[DSI_LOGICAL_LANE_1] = lane1;
  3209. lane_map_v2[DSI_LOGICAL_LANE_2] = lane2;
  3210. lane_map_v2[DSI_LOGICAL_LANE_3] = lane3;
  3211. }
  3212. static int dsi_display_parse_lane_map(struct dsi_display *display)
  3213. {
  3214. int rc = 0, i = 0;
  3215. const char *data;
  3216. u8 temp[DSI_LANE_MAX - 1];
  3217. if (!display) {
  3218. DSI_ERR("invalid params\n");
  3219. return -EINVAL;
  3220. }
  3221. /* lane-map-v2 supersedes lane-map-v1 setting */
  3222. rc = of_property_read_u8_array(display->pdev->dev.of_node,
  3223. "qcom,lane-map-v2", temp, (DSI_LANE_MAX - 1));
  3224. if (!rc) {
  3225. for (i = DSI_LOGICAL_LANE_0; i < (DSI_LANE_MAX - 1); i++)
  3226. display->lane_map.lane_map_v2[i] = BIT(temp[i]);
  3227. return 0;
  3228. } else if (rc != EINVAL) {
  3229. DSI_DEBUG("Incorrect mapping, configure default\n");
  3230. goto set_default;
  3231. }
  3232. /* lane-map older version, for DSI controller version < 2.0 */
  3233. data = of_get_property(display->pdev->dev.of_node,
  3234. "qcom,lane-map", NULL);
  3235. if (!data)
  3236. goto set_default;
  3237. if (!strcmp(data, "lane_map_3012")) {
  3238. display->lane_map.lane_map_v1 = DSI_LANE_MAP_3012;
  3239. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3240. DSI_PHYSICAL_LANE_1,
  3241. DSI_PHYSICAL_LANE_2,
  3242. DSI_PHYSICAL_LANE_3,
  3243. DSI_PHYSICAL_LANE_0);
  3244. } else if (!strcmp(data, "lane_map_2301")) {
  3245. display->lane_map.lane_map_v1 = DSI_LANE_MAP_2301;
  3246. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3247. DSI_PHYSICAL_LANE_2,
  3248. DSI_PHYSICAL_LANE_3,
  3249. DSI_PHYSICAL_LANE_0,
  3250. DSI_PHYSICAL_LANE_1);
  3251. } else if (!strcmp(data, "lane_map_1230")) {
  3252. display->lane_map.lane_map_v1 = DSI_LANE_MAP_1230;
  3253. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3254. DSI_PHYSICAL_LANE_3,
  3255. DSI_PHYSICAL_LANE_0,
  3256. DSI_PHYSICAL_LANE_1,
  3257. DSI_PHYSICAL_LANE_2);
  3258. } else if (!strcmp(data, "lane_map_0321")) {
  3259. display->lane_map.lane_map_v1 = DSI_LANE_MAP_0321;
  3260. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3261. DSI_PHYSICAL_LANE_0,
  3262. DSI_PHYSICAL_LANE_3,
  3263. DSI_PHYSICAL_LANE_2,
  3264. DSI_PHYSICAL_LANE_1);
  3265. } else if (!strcmp(data, "lane_map_1032")) {
  3266. display->lane_map.lane_map_v1 = DSI_LANE_MAP_1032;
  3267. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3268. DSI_PHYSICAL_LANE_1,
  3269. DSI_PHYSICAL_LANE_0,
  3270. DSI_PHYSICAL_LANE_3,
  3271. DSI_PHYSICAL_LANE_2);
  3272. } else if (!strcmp(data, "lane_map_2103")) {
  3273. display->lane_map.lane_map_v1 = DSI_LANE_MAP_2103;
  3274. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3275. DSI_PHYSICAL_LANE_2,
  3276. DSI_PHYSICAL_LANE_1,
  3277. DSI_PHYSICAL_LANE_0,
  3278. DSI_PHYSICAL_LANE_3);
  3279. } else if (!strcmp(data, "lane_map_3210")) {
  3280. display->lane_map.lane_map_v1 = DSI_LANE_MAP_3210;
  3281. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3282. DSI_PHYSICAL_LANE_3,
  3283. DSI_PHYSICAL_LANE_2,
  3284. DSI_PHYSICAL_LANE_1,
  3285. DSI_PHYSICAL_LANE_0);
  3286. } else {
  3287. DSI_WARN("%s: invalid lane map %s specified. defaulting to lane_map0123\n",
  3288. __func__, data);
  3289. goto set_default;
  3290. }
  3291. return 0;
  3292. set_default:
  3293. /* default lane mapping */
  3294. __set_lane_map_v2(display->lane_map.lane_map_v2, DSI_PHYSICAL_LANE_0,
  3295. DSI_PHYSICAL_LANE_1, DSI_PHYSICAL_LANE_2, DSI_PHYSICAL_LANE_3);
  3296. display->lane_map.lane_map_v1 = DSI_LANE_MAP_0123;
  3297. return 0;
  3298. }
  3299. static int dsi_display_get_phandle_index(
  3300. struct dsi_display *display,
  3301. const char *propname, int count, int index)
  3302. {
  3303. struct device_node *disp_node = display->panel_node;
  3304. u32 *val = NULL;
  3305. int rc = 0;
  3306. val = kcalloc(count, sizeof(*val), GFP_KERNEL);
  3307. if (ZERO_OR_NULL_PTR(val)) {
  3308. rc = -ENOMEM;
  3309. goto end;
  3310. }
  3311. if (index >= count)
  3312. goto end;
  3313. if (display->fw)
  3314. rc = dsi_parser_read_u32_array(display->parser_node,
  3315. propname, val, count);
  3316. else
  3317. rc = of_property_read_u32_array(disp_node, propname,
  3318. val, count);
  3319. if (rc)
  3320. goto end;
  3321. rc = val[index];
  3322. DSI_DEBUG("%s index=%d\n", propname, rc);
  3323. end:
  3324. kfree(val);
  3325. return rc;
  3326. }
  3327. static bool dsi_display_validate_res(struct dsi_display *display)
  3328. {
  3329. struct device_node *of_node = display->pdev->dev.of_node;
  3330. struct of_phandle_iterator it;
  3331. bool ctrl_avail = false;
  3332. bool phy_avail = false;
  3333. /*
  3334. * At least if one of the controller or PHY is present or has been probed, the
  3335. * dsi_display_dev_probe can pass this check. Exact ctrl and PHY match will be
  3336. * done after the DT is parsed.
  3337. */
  3338. of_phandle_iterator_init(&it, of_node, "qcom,dsi-ctrl", NULL, 0);
  3339. while (of_phandle_iterator_next(&it) == 0)
  3340. ctrl_avail |= dsi_ctrl_check_resource(it.node);
  3341. of_phandle_iterator_init(&it, of_node, "qcom,dsi-phy", NULL, 0);
  3342. while (of_phandle_iterator_next(&it) == 0)
  3343. phy_avail |= dsi_phy_check_resource(it.node);
  3344. return (ctrl_avail & phy_avail);
  3345. }
  3346. static int dsi_display_get_phandle_count(struct dsi_display *display,
  3347. const char *propname)
  3348. {
  3349. if (display->fw)
  3350. return dsi_parser_count_u32_elems(display->parser_node,
  3351. propname);
  3352. else
  3353. return of_property_count_u32_elems(display->panel_node,
  3354. propname);
  3355. }
  3356. static int dsi_display_parse_dt(struct dsi_display *display)
  3357. {
  3358. int i, rc = 0;
  3359. u32 phy_count = 0;
  3360. struct device_node *of_node = display->pdev->dev.of_node;
  3361. char *dsi_ctrl_name, *dsi_phy_name;
  3362. if (!strcmp(display->display_type, "primary")) {
  3363. dsi_ctrl_name = "qcom,dsi-ctrl-num";
  3364. dsi_phy_name = "qcom,dsi-phy-num";
  3365. } else {
  3366. dsi_ctrl_name = "qcom,dsi-sec-ctrl-num";
  3367. dsi_phy_name = "qcom,dsi-sec-phy-num";
  3368. }
  3369. display->ctrl_count = dsi_display_get_phandle_count(display,
  3370. dsi_ctrl_name);
  3371. phy_count = dsi_display_get_phandle_count(display, dsi_phy_name);
  3372. DSI_DEBUG("ctrl count=%d, phy count=%d\n",
  3373. display->ctrl_count, phy_count);
  3374. if (!phy_count || !display->ctrl_count) {
  3375. DSI_ERR("no ctrl/phys found\n");
  3376. rc = -ENODEV;
  3377. goto error;
  3378. }
  3379. if (phy_count != display->ctrl_count) {
  3380. DSI_ERR("different ctrl and phy counts\n");
  3381. rc = -ENODEV;
  3382. goto error;
  3383. }
  3384. display_for_each_ctrl(i, display) {
  3385. struct dsi_display_ctrl *ctrl = &display->ctrl[i];
  3386. int index;
  3387. index = dsi_display_get_phandle_index(display, dsi_ctrl_name,
  3388. display->ctrl_count, i);
  3389. ctrl->ctrl_of_node = of_parse_phandle(of_node,
  3390. "qcom,dsi-ctrl", index);
  3391. of_node_put(ctrl->ctrl_of_node);
  3392. index = dsi_display_get_phandle_index(display, dsi_phy_name,
  3393. display->ctrl_count, i);
  3394. ctrl->phy_of_node = of_parse_phandle(of_node,
  3395. "qcom,dsi-phy", index);
  3396. of_node_put(ctrl->phy_of_node);
  3397. }
  3398. /* Parse TE data */
  3399. dsi_display_parse_te_data(display);
  3400. /* Parse all external bridges from port 0 */
  3401. display_for_each_ctrl(i, display) {
  3402. display->ext_bridge[i].node_of =
  3403. of_graph_get_remote_node(of_node, 0, i);
  3404. if (display->ext_bridge[i].node_of)
  3405. display->ext_bridge_cnt++;
  3406. else
  3407. break;
  3408. }
  3409. /* Parse Demura data */
  3410. dsi_display_parse_demura_data(display);
  3411. DSI_DEBUG("success\n");
  3412. error:
  3413. return rc;
  3414. }
  3415. static bool dsi_display_validate_panel_resources(struct dsi_display *display)
  3416. {
  3417. if (!is_sim_panel(display)) {
  3418. if (!gpio_is_valid(display->panel->reset_config.reset_gpio)) {
  3419. DSI_ERR("invalid reset gpio for the panel\n");
  3420. return false;
  3421. }
  3422. }
  3423. return true;
  3424. }
  3425. static int dsi_display_res_init(struct dsi_display *display)
  3426. {
  3427. int rc = 0;
  3428. int i;
  3429. struct dsi_display_ctrl *ctrl;
  3430. display_for_each_ctrl(i, display) {
  3431. ctrl = &display->ctrl[i];
  3432. ctrl->ctrl = dsi_ctrl_get(ctrl->ctrl_of_node);
  3433. if (IS_ERR_OR_NULL(ctrl->ctrl)) {
  3434. rc = PTR_ERR(ctrl->ctrl);
  3435. DSI_ERR("failed to get dsi controller, rc=%d\n", rc);
  3436. ctrl->ctrl = NULL;
  3437. goto error_ctrl_put;
  3438. }
  3439. ctrl->phy = dsi_phy_get(ctrl->phy_of_node);
  3440. if (IS_ERR_OR_NULL(ctrl->phy)) {
  3441. rc = PTR_ERR(ctrl->phy);
  3442. DSI_ERR("failed to get phy controller, rc=%d\n", rc);
  3443. dsi_ctrl_put(ctrl->ctrl);
  3444. ctrl->phy = NULL;
  3445. goto error_ctrl_put;
  3446. }
  3447. }
  3448. display->panel = dsi_panel_get(&display->pdev->dev,
  3449. display->panel_node,
  3450. display->parser_node,
  3451. display->display_type,
  3452. display->cmdline_topology,
  3453. display->trusted_vm_env);
  3454. if (IS_ERR_OR_NULL(display->panel)) {
  3455. rc = PTR_ERR(display->panel);
  3456. DSI_ERR("failed to get panel, rc=%d\n", rc);
  3457. display->panel = NULL;
  3458. goto error_ctrl_put;
  3459. }
  3460. display->panel->te_using_watchdog_timer |= display->sw_te_using_wd;
  3461. if (!dsi_display_validate_panel_resources(display)) {
  3462. rc = -EINVAL;
  3463. goto error_panel_put;
  3464. }
  3465. display_for_each_ctrl(i, display) {
  3466. struct msm_dsi_phy *phy = display->ctrl[i].phy;
  3467. struct dsi_host_common_cfg *host = &display->panel->host_config;
  3468. phy->cfg.force_clk_lane_hs =
  3469. display->panel->host_config.force_hs_clk_lane;
  3470. phy->cfg.phy_type =
  3471. display->panel->host_config.phy_type;
  3472. /*
  3473. * Parse the dynamic clock trim codes for PLL, for video mode panels that have
  3474. * dynamic clock property set.
  3475. */
  3476. if ((display->panel->dyn_clk_caps.dyn_clk_support) &&
  3477. (display->panel->panel_mode == DSI_OP_VIDEO_MODE))
  3478. dsi_phy_pll_parse_dfps_data(phy);
  3479. phy->cfg.split_link.enabled = host->split_link.enabled;
  3480. phy->cfg.split_link.num_sublinks = host->split_link.num_sublinks;
  3481. phy->cfg.split_link.lanes_per_sublink = host->split_link.lanes_per_sublink;
  3482. }
  3483. rc = dsi_display_parse_lane_map(display);
  3484. if (rc) {
  3485. DSI_ERR("Lane map not found, rc=%d\n", rc);
  3486. goto error_panel_put;
  3487. }
  3488. rc = dsi_display_clocks_init(display);
  3489. if (rc) {
  3490. DSI_ERR("Failed to parse clock data, rc=%d\n", rc);
  3491. goto error_panel_put;
  3492. }
  3493. /**
  3494. * In trusted vm, the connectors will not be enabled
  3495. * until the HW resources are assigned and accepted.
  3496. */
  3497. if (display->trusted_vm_env) {
  3498. display->is_active = false;
  3499. display->hw_ownership = false;
  3500. } else {
  3501. display->is_active = true;
  3502. display->hw_ownership = true;
  3503. }
  3504. return 0;
  3505. error_panel_put:
  3506. dsi_panel_put(display->panel);
  3507. error_ctrl_put:
  3508. for (i = i - 1; i >= 0; i--) {
  3509. ctrl = &display->ctrl[i];
  3510. dsi_ctrl_put(ctrl->ctrl);
  3511. dsi_phy_put(ctrl->phy);
  3512. }
  3513. return rc;
  3514. }
  3515. static int dsi_display_res_deinit(struct dsi_display *display)
  3516. {
  3517. int rc = 0;
  3518. int i;
  3519. struct dsi_display_ctrl *ctrl;
  3520. display_for_each_ctrl(i, display) {
  3521. ctrl = &display->ctrl[i];
  3522. dsi_phy_put(ctrl->phy);
  3523. dsi_ctrl_put(ctrl->ctrl);
  3524. }
  3525. if (display->panel)
  3526. dsi_panel_put(display->panel);
  3527. return rc;
  3528. }
  3529. static int dsi_display_validate_mode_set(struct dsi_display *display,
  3530. struct dsi_display_mode *mode,
  3531. u32 flags)
  3532. {
  3533. int rc = 0;
  3534. int i;
  3535. struct dsi_display_ctrl *ctrl;
  3536. /*
  3537. * To set a mode:
  3538. * 1. Controllers should be turned off.
  3539. * 2. Link clocks should be off.
  3540. * 3. Phy should be disabled.
  3541. */
  3542. display_for_each_ctrl(i, display) {
  3543. ctrl = &display->ctrl[i];
  3544. if ((ctrl->power_state > DSI_CTRL_POWER_VREG_ON) ||
  3545. (ctrl->phy_enabled)) {
  3546. rc = -EINVAL;
  3547. goto error;
  3548. }
  3549. }
  3550. error:
  3551. return rc;
  3552. }
  3553. static bool dsi_display_is_seamless_dfps_possible(
  3554. const struct dsi_display *display,
  3555. const struct dsi_display_mode *tgt,
  3556. const enum dsi_dfps_type dfps_type)
  3557. {
  3558. struct dsi_display_mode *cur;
  3559. if (!display || !tgt || !display->panel) {
  3560. DSI_ERR("Invalid params\n");
  3561. return false;
  3562. }
  3563. cur = display->panel->cur_mode;
  3564. if (cur->timing.h_active != tgt->timing.h_active) {
  3565. DSI_DEBUG("timing.h_active differs %d %d\n",
  3566. cur->timing.h_active, tgt->timing.h_active);
  3567. return false;
  3568. }
  3569. if (cur->timing.h_back_porch != tgt->timing.h_back_porch) {
  3570. DSI_DEBUG("timing.h_back_porch differs %d %d\n",
  3571. cur->timing.h_back_porch,
  3572. tgt->timing.h_back_porch);
  3573. return false;
  3574. }
  3575. if (cur->timing.h_sync_width != tgt->timing.h_sync_width) {
  3576. DSI_DEBUG("timing.h_sync_width differs %d %d\n",
  3577. cur->timing.h_sync_width,
  3578. tgt->timing.h_sync_width);
  3579. return false;
  3580. }
  3581. if (cur->timing.h_front_porch != tgt->timing.h_front_porch) {
  3582. DSI_DEBUG("timing.h_front_porch differs %d %d\n",
  3583. cur->timing.h_front_porch,
  3584. tgt->timing.h_front_porch);
  3585. if (dfps_type != DSI_DFPS_IMMEDIATE_HFP)
  3586. return false;
  3587. }
  3588. if (cur->timing.h_skew != tgt->timing.h_skew) {
  3589. DSI_DEBUG("timing.h_skew differs %d %d\n",
  3590. cur->timing.h_skew,
  3591. tgt->timing.h_skew);
  3592. return false;
  3593. }
  3594. /* skip polarity comparison */
  3595. if (cur->timing.v_active != tgt->timing.v_active) {
  3596. DSI_DEBUG("timing.v_active differs %d %d\n",
  3597. cur->timing.v_active,
  3598. tgt->timing.v_active);
  3599. return false;
  3600. }
  3601. if (cur->timing.v_back_porch != tgt->timing.v_back_porch) {
  3602. DSI_DEBUG("timing.v_back_porch differs %d %d\n",
  3603. cur->timing.v_back_porch,
  3604. tgt->timing.v_back_porch);
  3605. return false;
  3606. }
  3607. if (cur->timing.v_sync_width != tgt->timing.v_sync_width) {
  3608. DSI_DEBUG("timing.v_sync_width differs %d %d\n",
  3609. cur->timing.v_sync_width,
  3610. tgt->timing.v_sync_width);
  3611. return false;
  3612. }
  3613. if (cur->timing.v_front_porch != tgt->timing.v_front_porch) {
  3614. DSI_DEBUG("timing.v_front_porch differs %d %d\n",
  3615. cur->timing.v_front_porch,
  3616. tgt->timing.v_front_porch);
  3617. if (dfps_type != DSI_DFPS_IMMEDIATE_VFP)
  3618. return false;
  3619. }
  3620. /* skip polarity comparison */
  3621. if (cur->timing.refresh_rate == tgt->timing.refresh_rate)
  3622. DSI_DEBUG("timing.refresh_rate identical %d %d\n",
  3623. cur->timing.refresh_rate,
  3624. tgt->timing.refresh_rate);
  3625. if (cur->pixel_clk_khz != tgt->pixel_clk_khz)
  3626. DSI_DEBUG("pixel_clk_khz differs %d %d\n",
  3627. cur->pixel_clk_khz, tgt->pixel_clk_khz);
  3628. if (cur->dsi_mode_flags != tgt->dsi_mode_flags)
  3629. DSI_DEBUG("flags differs %d %d\n",
  3630. cur->dsi_mode_flags, tgt->dsi_mode_flags);
  3631. return true;
  3632. }
  3633. void dsi_display_update_byte_intf_div(struct dsi_display *display)
  3634. {
  3635. struct dsi_host_common_cfg *config;
  3636. struct dsi_display_ctrl *m_ctrl;
  3637. int phy_ver;
  3638. m_ctrl = &display->ctrl[display->cmd_master_idx];
  3639. config = &display->panel->host_config;
  3640. phy_ver = dsi_phy_get_version(m_ctrl->phy);
  3641. config->byte_intf_clk_div = 2;
  3642. }
  3643. static int dsi_display_update_dsi_bitrate(struct dsi_display *display,
  3644. u32 bit_clk_rate)
  3645. {
  3646. int rc = 0;
  3647. int i;
  3648. DSI_DEBUG("%s:bit rate:%d\n", __func__, bit_clk_rate);
  3649. if (!display->panel) {
  3650. DSI_ERR("Invalid params\n");
  3651. return -EINVAL;
  3652. }
  3653. if (bit_clk_rate == 0) {
  3654. DSI_ERR("Invalid bit clock rate\n");
  3655. return -EINVAL;
  3656. }
  3657. display->config.bit_clk_rate_hz = bit_clk_rate;
  3658. display_for_each_ctrl(i, display) {
  3659. struct dsi_display_ctrl *dsi_disp_ctrl = &display->ctrl[i];
  3660. struct dsi_ctrl *ctrl = dsi_disp_ctrl->ctrl;
  3661. u32 num_of_lanes = 0, bpp, byte_intf_clk_div;
  3662. u64 bit_rate, pclk_rate, bit_rate_per_lane, byte_clk_rate,
  3663. byte_intf_clk_rate;
  3664. u32 bits_per_symbol = 16, num_of_symbols = 7; /* For Cphy */
  3665. struct dsi_host_common_cfg *host_cfg;
  3666. mutex_lock(&ctrl->ctrl_lock);
  3667. host_cfg = &display->panel->host_config;
  3668. if (host_cfg->data_lanes & DSI_DATA_LANE_0)
  3669. num_of_lanes++;
  3670. if (host_cfg->data_lanes & DSI_DATA_LANE_1)
  3671. num_of_lanes++;
  3672. if (host_cfg->data_lanes & DSI_DATA_LANE_2)
  3673. num_of_lanes++;
  3674. if (host_cfg->data_lanes & DSI_DATA_LANE_3)
  3675. num_of_lanes++;
  3676. if (num_of_lanes == 0) {
  3677. DSI_ERR("Invalid lane count\n");
  3678. rc = -EINVAL;
  3679. goto error;
  3680. }
  3681. bpp = dsi_pixel_format_to_bpp(host_cfg->dst_format);
  3682. bit_rate = display->config.bit_clk_rate_hz * num_of_lanes;
  3683. bit_rate_per_lane = bit_rate;
  3684. do_div(bit_rate_per_lane, num_of_lanes);
  3685. pclk_rate = bit_rate;
  3686. do_div(pclk_rate, bpp);
  3687. if (host_cfg->phy_type == DSI_PHY_TYPE_DPHY) {
  3688. bit_rate_per_lane = bit_rate;
  3689. do_div(bit_rate_per_lane, num_of_lanes);
  3690. byte_clk_rate = bit_rate_per_lane;
  3691. do_div(byte_clk_rate, 8);
  3692. byte_intf_clk_rate = byte_clk_rate;
  3693. byte_intf_clk_div = host_cfg->byte_intf_clk_div;
  3694. do_div(byte_intf_clk_rate, byte_intf_clk_div);
  3695. } else {
  3696. bit_rate_per_lane = bit_clk_rate;
  3697. pclk_rate *= bits_per_symbol;
  3698. do_div(pclk_rate, num_of_symbols);
  3699. byte_clk_rate = bit_clk_rate;
  3700. do_div(byte_clk_rate, num_of_symbols);
  3701. /* For CPHY, byte_intf_clk is same as byte_clk */
  3702. byte_intf_clk_rate = byte_clk_rate;
  3703. }
  3704. DSI_DEBUG("bit_clk_rate = %llu, bit_clk_rate_per_lane = %llu\n",
  3705. bit_rate, bit_rate_per_lane);
  3706. DSI_DEBUG("byte_clk_rate = %llu, byte_intf_clk_rate = %llu\n",
  3707. byte_clk_rate, byte_intf_clk_rate);
  3708. DSI_DEBUG("pclk_rate = %llu\n", pclk_rate);
  3709. SDE_EVT32(i, bit_rate, byte_clk_rate, pclk_rate);
  3710. ctrl->clk_freq.byte_clk_rate = byte_clk_rate;
  3711. ctrl->clk_freq.byte_intf_clk_rate = byte_intf_clk_rate;
  3712. ctrl->clk_freq.pix_clk_rate = pclk_rate;
  3713. rc = dsi_clk_set_link_frequencies(display->dsi_clk_handle,
  3714. ctrl->clk_freq, ctrl->cell_index);
  3715. if (rc) {
  3716. DSI_ERR("Failed to update link frequencies\n");
  3717. goto error;
  3718. }
  3719. ctrl->host_config.bit_clk_rate_hz = bit_clk_rate;
  3720. error:
  3721. mutex_unlock(&ctrl->ctrl_lock);
  3722. /* TODO: recover ctrl->clk_freq in case of failure */
  3723. if (rc)
  3724. return rc;
  3725. }
  3726. return 0;
  3727. }
  3728. static void _dsi_display_calc_pipe_delay(struct dsi_display *display,
  3729. struct dsi_dyn_clk_delay *delay,
  3730. struct dsi_display_mode *mode)
  3731. {
  3732. u32 esc_clk_rate_hz;
  3733. u32 pclk_to_esc_ratio, byte_to_esc_ratio, hr_bit_to_esc_ratio;
  3734. u32 hsync_period = 0;
  3735. struct dsi_display_ctrl *m_ctrl;
  3736. struct dsi_ctrl *dsi_ctrl;
  3737. struct dsi_phy_cfg *cfg;
  3738. int phy_ver;
  3739. m_ctrl = &display->ctrl[display->clk_master_idx];
  3740. dsi_ctrl = m_ctrl->ctrl;
  3741. cfg = &(m_ctrl->phy->cfg);
  3742. esc_clk_rate_hz = dsi_ctrl->clk_freq.esc_clk_rate;
  3743. pclk_to_esc_ratio = (dsi_ctrl->clk_freq.pix_clk_rate /
  3744. esc_clk_rate_hz);
  3745. byte_to_esc_ratio = (dsi_ctrl->clk_freq.byte_clk_rate /
  3746. esc_clk_rate_hz);
  3747. hr_bit_to_esc_ratio = ((dsi_ctrl->clk_freq.byte_clk_rate * 4) /
  3748. esc_clk_rate_hz);
  3749. hsync_period = dsi_h_total_dce(&mode->timing);
  3750. delay->pipe_delay = (hsync_period + 1) / pclk_to_esc_ratio;
  3751. if (!display->panel->video_config.eof_bllp_lp11_en)
  3752. delay->pipe_delay += (17 / pclk_to_esc_ratio) +
  3753. ((21 + (display->config.common_config.t_clk_pre + 1) +
  3754. (display->config.common_config.t_clk_post + 1)) /
  3755. byte_to_esc_ratio) +
  3756. ((((cfg->timing.lane_v3[8] >> 1) + 1) +
  3757. ((cfg->timing.lane_v3[6] >> 1) + 1) +
  3758. ((cfg->timing.lane_v3[3] * 4) +
  3759. (cfg->timing.lane_v3[5] >> 1) + 1) +
  3760. ((cfg->timing.lane_v3[7] >> 1) + 1) +
  3761. ((cfg->timing.lane_v3[1] >> 1) + 1) +
  3762. ((cfg->timing.lane_v3[4] >> 1) + 1)) /
  3763. hr_bit_to_esc_ratio);
  3764. delay->pipe_delay2 = 0;
  3765. if (display->panel->host_config.force_hs_clk_lane)
  3766. delay->pipe_delay2 = (6 / byte_to_esc_ratio) +
  3767. ((((cfg->timing.lane_v3[1] >> 1) + 1) +
  3768. ((cfg->timing.lane_v3[4] >> 1) + 1)) /
  3769. hr_bit_to_esc_ratio);
  3770. /*
  3771. * 100us pll delay recommended for phy ver 2.0 and 3.0
  3772. * 25us pll delay recommended for phy ver 4.0
  3773. */
  3774. phy_ver = dsi_phy_get_version(m_ctrl->phy);
  3775. if (phy_ver <= DSI_PHY_VERSION_3_0)
  3776. delay->pll_delay = 100;
  3777. else
  3778. delay->pll_delay = 25;
  3779. delay->pll_delay = ((delay->pll_delay * esc_clk_rate_hz) / 1000000);
  3780. }
  3781. static int _dsi_display_dyn_update_clks(struct dsi_display *display,
  3782. struct link_clk_freq *bkp_freq)
  3783. {
  3784. int rc = 0, i;
  3785. u8 ctrl_version;
  3786. struct dsi_display_ctrl *m_ctrl, *ctrl;
  3787. struct dsi_dyn_clk_caps *dyn_clk_caps;
  3788. struct dsi_clk_link_set *enable_clk;
  3789. m_ctrl = &display->ctrl[display->clk_master_idx];
  3790. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  3791. ctrl_version = m_ctrl->ctrl->version;
  3792. enable_clk = &display->clock_info.pll_clks;
  3793. dsi_clk_prepare_enable(enable_clk);
  3794. dsi_display_phy_configure(display, false);
  3795. display_for_each_ctrl(i, display) {
  3796. ctrl = &display->ctrl[i];
  3797. if (!ctrl->ctrl)
  3798. continue;
  3799. rc = dsi_clk_set_byte_clk_rate(display->dsi_clk_handle,
  3800. ctrl->ctrl->clk_freq.byte_clk_rate,
  3801. ctrl->ctrl->clk_freq.byte_intf_clk_rate, i);
  3802. if (rc) {
  3803. DSI_ERR("failed to set byte rate for index:%d\n", i);
  3804. goto recover_byte_clk;
  3805. }
  3806. rc = dsi_clk_set_pixel_clk_rate(display->dsi_clk_handle,
  3807. ctrl->ctrl->clk_freq.pix_clk_rate, i);
  3808. if (rc) {
  3809. DSI_ERR("failed to set pix rate for index:%d\n", i);
  3810. goto recover_pix_clk;
  3811. }
  3812. }
  3813. display_for_each_ctrl(i, display) {
  3814. ctrl = &display->ctrl[i];
  3815. if (ctrl == m_ctrl)
  3816. continue;
  3817. dsi_phy_dynamic_refresh_trigger(ctrl->phy, false);
  3818. }
  3819. dsi_phy_dynamic_refresh_trigger(m_ctrl->phy, true);
  3820. /*
  3821. * Don't wait for dynamic refresh done for dsi ctrl greater than 2.5
  3822. * and with constant fps, as dynamic refresh will applied with
  3823. * next mdp intf ctrl flush.
  3824. */
  3825. if ((ctrl_version >= DSI_CTRL_VERSION_2_5) &&
  3826. (dyn_clk_caps->maintain_const_fps))
  3827. return 0;
  3828. /* wait for dynamic refresh done */
  3829. display_for_each_ctrl(i, display) {
  3830. ctrl = &display->ctrl[i];
  3831. rc = dsi_ctrl_wait4dynamic_refresh_done(ctrl->ctrl);
  3832. if (rc) {
  3833. DSI_ERR("wait4dynamic refresh failed for dsi:%d\n", i);
  3834. goto recover_pix_clk;
  3835. } else {
  3836. DSI_INFO("dynamic refresh done on dsi: %s\n",
  3837. i ? "slave" : "master");
  3838. }
  3839. }
  3840. display_for_each_ctrl(i, display) {
  3841. ctrl = &display->ctrl[i];
  3842. dsi_phy_dynamic_refresh_clear(ctrl->phy);
  3843. }
  3844. if (rc)
  3845. DSI_ERR("could not switch back to src clks %d\n", rc);
  3846. dsi_clk_disable_unprepare(enable_clk);
  3847. return rc;
  3848. recover_pix_clk:
  3849. display_for_each_ctrl(i, display) {
  3850. ctrl = &display->ctrl[i];
  3851. if (!ctrl->ctrl)
  3852. continue;
  3853. dsi_clk_set_pixel_clk_rate(display->dsi_clk_handle,
  3854. bkp_freq->pix_clk_rate, i);
  3855. }
  3856. recover_byte_clk:
  3857. display_for_each_ctrl(i, display) {
  3858. ctrl = &display->ctrl[i];
  3859. if (!ctrl->ctrl)
  3860. continue;
  3861. dsi_clk_set_byte_clk_rate(display->dsi_clk_handle,
  3862. bkp_freq->byte_clk_rate,
  3863. bkp_freq->byte_intf_clk_rate, i);
  3864. }
  3865. return rc;
  3866. }
  3867. static int dsi_display_dynamic_clk_switch_vid(struct dsi_display *display,
  3868. struct dsi_display_mode *mode)
  3869. {
  3870. int rc = 0, mask, i;
  3871. struct dsi_display_ctrl *m_ctrl, *ctrl;
  3872. struct dsi_dyn_clk_delay delay;
  3873. struct link_clk_freq bkp_freq;
  3874. dsi_panel_acquire_panel_lock(display->panel);
  3875. m_ctrl = &display->ctrl[display->clk_master_idx];
  3876. dsi_display_clk_ctrl(display->dsi_clk_handle, DSI_ALL_CLKS, DSI_CLK_ON);
  3877. /* mask PLL unlock, FIFO overflow and underflow errors */
  3878. mask = BIT(DSI_PLL_UNLOCK_ERR) | BIT(DSI_FIFO_UNDERFLOW) |
  3879. BIT(DSI_FIFO_OVERFLOW);
  3880. dsi_display_mask_ctrl_error_interrupts(display, mask, true);
  3881. /* update the phy timings based on new mode */
  3882. display_for_each_ctrl(i, display) {
  3883. ctrl = &display->ctrl[i];
  3884. dsi_phy_update_phy_timings(ctrl->phy, &display->config);
  3885. }
  3886. /* back up existing rates to handle failure case */
  3887. bkp_freq.byte_clk_rate = m_ctrl->ctrl->clk_freq.byte_clk_rate;
  3888. bkp_freq.byte_intf_clk_rate = m_ctrl->ctrl->clk_freq.byte_intf_clk_rate;
  3889. bkp_freq.pix_clk_rate = m_ctrl->ctrl->clk_freq.pix_clk_rate;
  3890. bkp_freq.esc_clk_rate = m_ctrl->ctrl->clk_freq.esc_clk_rate;
  3891. rc = dsi_display_update_dsi_bitrate(display, mode->timing.clk_rate_hz);
  3892. if (rc) {
  3893. DSI_ERR("failed set link frequencies %d\n", rc);
  3894. goto exit;
  3895. }
  3896. /* calculate pipe delays */
  3897. _dsi_display_calc_pipe_delay(display, &delay, mode);
  3898. /* configure dynamic refresh ctrl registers */
  3899. display_for_each_ctrl(i, display) {
  3900. ctrl = &display->ctrl[i];
  3901. if (!ctrl->phy)
  3902. continue;
  3903. if (ctrl == m_ctrl)
  3904. dsi_phy_config_dynamic_refresh(ctrl->phy, &delay, true);
  3905. else
  3906. dsi_phy_config_dynamic_refresh(ctrl->phy, &delay,
  3907. false);
  3908. }
  3909. rc = _dsi_display_dyn_update_clks(display, &bkp_freq);
  3910. exit:
  3911. dsi_display_mask_ctrl_error_interrupts(display, mask, false);
  3912. dsi_display_clk_ctrl(display->dsi_clk_handle, DSI_ALL_CLKS,
  3913. DSI_CLK_OFF);
  3914. /* store newly calculated phy timings in mode private info */
  3915. dsi_phy_dyn_refresh_cache_phy_timings(m_ctrl->phy,
  3916. mode->priv_info->phy_timing_val,
  3917. mode->priv_info->phy_timing_len);
  3918. dsi_panel_release_panel_lock(display->panel);
  3919. return rc;
  3920. }
  3921. static int dsi_display_dynamic_clk_configure_cmd(struct dsi_display *display,
  3922. int clk_rate)
  3923. {
  3924. int rc = 0;
  3925. if (clk_rate <= 0) {
  3926. DSI_ERR("%s: bitrate should be greater than 0\n", __func__);
  3927. return -EINVAL;
  3928. }
  3929. if (clk_rate == display->cached_clk_rate) {
  3930. DSI_INFO("%s: ignore duplicated DSI clk setting\n", __func__);
  3931. return rc;
  3932. }
  3933. display->cached_clk_rate = clk_rate;
  3934. rc = dsi_display_update_dsi_bitrate(display, clk_rate);
  3935. if (!rc) {
  3936. DSI_DEBUG("%s: bit clk is ready to be configured to '%d'\n",
  3937. __func__, clk_rate);
  3938. atomic_set(&display->clkrate_change_pending, 1);
  3939. } else {
  3940. DSI_ERR("%s: Failed to prepare to configure '%d'. rc = %d\n",
  3941. __func__, clk_rate, rc);
  3942. /* Caching clock failed, so don't go on doing so. */
  3943. atomic_set(&display->clkrate_change_pending, 0);
  3944. display->cached_clk_rate = 0;
  3945. }
  3946. return rc;
  3947. }
  3948. static int dsi_display_dfps_update(struct dsi_display *display,
  3949. struct dsi_display_mode *dsi_mode)
  3950. {
  3951. struct dsi_mode_info *timing;
  3952. struct dsi_display_ctrl *m_ctrl, *ctrl;
  3953. struct dsi_display_mode *panel_mode;
  3954. struct dsi_dfps_capabilities dfps_caps;
  3955. int rc = 0;
  3956. int i = 0;
  3957. struct dsi_dyn_clk_caps *dyn_clk_caps;
  3958. if (!display || !dsi_mode || !display->panel) {
  3959. DSI_ERR("Invalid params\n");
  3960. return -EINVAL;
  3961. }
  3962. timing = &dsi_mode->timing;
  3963. dsi_panel_get_dfps_caps(display->panel, &dfps_caps);
  3964. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  3965. if (!dfps_caps.dfps_support && !dyn_clk_caps->maintain_const_fps) {
  3966. DSI_ERR("dfps or constant fps not supported\n");
  3967. return -ENOTSUPP;
  3968. }
  3969. if (dfps_caps.type == DSI_DFPS_IMMEDIATE_CLK) {
  3970. DSI_ERR("dfps clock method not supported\n");
  3971. return -ENOTSUPP;
  3972. }
  3973. /* For split DSI, update the clock master first */
  3974. DSI_DEBUG("configuring seamless dynamic fps\n\n");
  3975. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  3976. m_ctrl = &display->ctrl[display->clk_master_idx];
  3977. rc = dsi_ctrl_async_timing_update(m_ctrl->ctrl, timing);
  3978. if (rc) {
  3979. DSI_ERR("[%s] failed to dfps update host_%d, rc=%d\n",
  3980. display->name, i, rc);
  3981. goto error;
  3982. }
  3983. /* Update the rest of the controllers */
  3984. display_for_each_ctrl(i, display) {
  3985. ctrl = &display->ctrl[i];
  3986. if (!ctrl->ctrl || (ctrl == m_ctrl))
  3987. continue;
  3988. rc = dsi_ctrl_async_timing_update(ctrl->ctrl, timing);
  3989. if (rc) {
  3990. DSI_ERR("[%s] failed to dfps update host_%d, rc=%d\n",
  3991. display->name, i, rc);
  3992. goto error;
  3993. }
  3994. }
  3995. panel_mode = display->panel->cur_mode;
  3996. memcpy(panel_mode, dsi_mode, sizeof(*panel_mode));
  3997. /*
  3998. * dsi_mode_flags flags are used to communicate with other drm driver
  3999. * components, and are transient. They aren't inherently part of the
  4000. * display panel's mode and shouldn't be saved into the cached currently
  4001. * active mode.
  4002. */
  4003. panel_mode->dsi_mode_flags = 0;
  4004. error:
  4005. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  4006. return rc;
  4007. }
  4008. static int dsi_display_dfps_calc_front_porch(
  4009. u32 old_fps,
  4010. u32 new_fps,
  4011. u32 a_total,
  4012. u32 b_total,
  4013. u32 b_fp,
  4014. u32 *b_fp_out)
  4015. {
  4016. s32 b_fp_new;
  4017. int add_porches, diff;
  4018. if (!b_fp_out) {
  4019. DSI_ERR("Invalid params\n");
  4020. return -EINVAL;
  4021. }
  4022. if (!a_total || !new_fps) {
  4023. DSI_ERR("Invalid pixel total or new fps in mode request\n");
  4024. return -EINVAL;
  4025. }
  4026. /*
  4027. * Keep clock, other porches constant, use new fps, calc front porch
  4028. * new_vtotal = old_vtotal * (old_fps / new_fps )
  4029. * new_vfp - old_vfp = new_vtotal - old_vtotal
  4030. * new_vfp = old_vfp + old_vtotal * ((old_fps - new_fps)/ new_fps)
  4031. */
  4032. diff = abs(old_fps - new_fps);
  4033. add_porches = mult_frac(b_total, diff, new_fps);
  4034. if (old_fps > new_fps)
  4035. b_fp_new = b_fp + add_porches;
  4036. else
  4037. b_fp_new = b_fp - add_porches;
  4038. DSI_DEBUG("fps %u a %u b %u b_fp %u new_fp %d\n",
  4039. new_fps, a_total, b_total, b_fp, b_fp_new);
  4040. if (b_fp_new < 0) {
  4041. DSI_ERR("Invalid new_hfp calcluated%d\n", b_fp_new);
  4042. return -EINVAL;
  4043. }
  4044. /**
  4045. * TODO: To differentiate from clock method when communicating to the
  4046. * other components, perhaps we should set clk here to original value
  4047. */
  4048. *b_fp_out = b_fp_new;
  4049. return 0;
  4050. }
  4051. /**
  4052. * dsi_display_get_dfps_timing() - Get the new dfps values.
  4053. * @display: DSI display handle.
  4054. * @adj_mode: Mode value structure to be changed.
  4055. * It contains old timing values and latest fps value.
  4056. * New timing values are updated based on new fps.
  4057. * @curr_refresh_rate: Current fps rate.
  4058. * If zero , current fps rate is taken from
  4059. * display->panel->cur_mode.
  4060. * Return: error code.
  4061. */
  4062. static int dsi_display_get_dfps_timing(struct dsi_display *display,
  4063. struct dsi_display_mode *adj_mode,
  4064. u32 curr_refresh_rate)
  4065. {
  4066. struct dsi_dfps_capabilities dfps_caps;
  4067. struct dsi_display_mode per_ctrl_mode;
  4068. struct dsi_mode_info *timing;
  4069. struct dsi_ctrl *m_ctrl;
  4070. int rc = 0;
  4071. if (!display || !adj_mode) {
  4072. DSI_ERR("Invalid params\n");
  4073. return -EINVAL;
  4074. }
  4075. m_ctrl = display->ctrl[display->clk_master_idx].ctrl;
  4076. dsi_panel_get_dfps_caps(display->panel, &dfps_caps);
  4077. if (!dfps_caps.dfps_support) {
  4078. DSI_ERR("dfps not supported by panel\n");
  4079. return -EINVAL;
  4080. }
  4081. per_ctrl_mode = *adj_mode;
  4082. adjust_timing_by_ctrl_count(display, &per_ctrl_mode);
  4083. if (!curr_refresh_rate) {
  4084. if (!dsi_display_is_seamless_dfps_possible(display,
  4085. &per_ctrl_mode, dfps_caps.type)) {
  4086. DSI_ERR("seamless dynamic fps not supported for mode\n");
  4087. return -EINVAL;
  4088. }
  4089. if (display->panel->cur_mode) {
  4090. curr_refresh_rate =
  4091. display->panel->cur_mode->timing.refresh_rate;
  4092. } else {
  4093. DSI_ERR("cur_mode is not initialized\n");
  4094. return -EINVAL;
  4095. }
  4096. }
  4097. /* TODO: Remove this direct reference to the dsi_ctrl */
  4098. timing = &per_ctrl_mode.timing;
  4099. switch (dfps_caps.type) {
  4100. case DSI_DFPS_IMMEDIATE_VFP:
  4101. rc = dsi_display_dfps_calc_front_porch(
  4102. curr_refresh_rate,
  4103. timing->refresh_rate,
  4104. dsi_h_total_dce(timing),
  4105. DSI_V_TOTAL(timing),
  4106. timing->v_front_porch,
  4107. &adj_mode->timing.v_front_porch);
  4108. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1, DSI_DFPS_IMMEDIATE_VFP,
  4109. curr_refresh_rate, timing->refresh_rate,
  4110. timing->v_front_porch, adj_mode->timing.v_front_porch);
  4111. break;
  4112. case DSI_DFPS_IMMEDIATE_HFP:
  4113. rc = dsi_display_dfps_calc_front_porch(
  4114. curr_refresh_rate,
  4115. timing->refresh_rate,
  4116. DSI_V_TOTAL(timing),
  4117. dsi_h_total_dce(timing),
  4118. timing->h_front_porch,
  4119. &adj_mode->timing.h_front_porch);
  4120. SDE_EVT32(SDE_EVTLOG_FUNC_CASE2, DSI_DFPS_IMMEDIATE_HFP,
  4121. curr_refresh_rate, timing->refresh_rate,
  4122. timing->h_front_porch, adj_mode->timing.h_front_porch);
  4123. if (!rc)
  4124. adj_mode->timing.h_front_porch *= display->ctrl_count;
  4125. break;
  4126. default:
  4127. DSI_ERR("Unsupported DFPS mode %d\n", dfps_caps.type);
  4128. rc = -ENOTSUPP;
  4129. }
  4130. return rc;
  4131. }
  4132. static bool dsi_display_validate_mode_seamless(struct dsi_display *display,
  4133. struct dsi_display_mode *adj_mode)
  4134. {
  4135. int rc = 0;
  4136. if (!display || !adj_mode) {
  4137. DSI_ERR("Invalid params\n");
  4138. return false;
  4139. }
  4140. /* Currently the only seamless transition is dynamic fps */
  4141. rc = dsi_display_get_dfps_timing(display, adj_mode, 0);
  4142. if (rc) {
  4143. DSI_DEBUG("Dynamic FPS not supported for seamless\n");
  4144. } else {
  4145. DSI_DEBUG("Mode switch is seamless Dynamic FPS\n");
  4146. adj_mode->dsi_mode_flags |= DSI_MODE_FLAG_DFPS |
  4147. DSI_MODE_FLAG_VBLANK_PRE_MODESET;
  4148. }
  4149. return rc;
  4150. }
  4151. static void dsi_display_validate_dms_fps(struct dsi_display_mode *cur_mode,
  4152. struct dsi_display_mode *to_mode)
  4153. {
  4154. u32 cur_fps, to_fps;
  4155. u32 cur_h_active, to_h_active;
  4156. u32 cur_v_active, to_v_active;
  4157. cur_fps = cur_mode->timing.refresh_rate;
  4158. to_fps = to_mode->timing.refresh_rate;
  4159. cur_h_active = cur_mode->timing.h_active;
  4160. cur_v_active = cur_mode->timing.v_active;
  4161. to_h_active = to_mode->timing.h_active;
  4162. to_v_active = to_mode->timing.v_active;
  4163. if ((cur_h_active == to_h_active) && (cur_v_active == to_v_active) &&
  4164. (cur_fps != to_fps)) {
  4165. to_mode->dsi_mode_flags |= DSI_MODE_FLAG_DMS_FPS;
  4166. DSI_DEBUG("DMS Modeset with FPS change\n");
  4167. } else {
  4168. to_mode->dsi_mode_flags &= ~DSI_MODE_FLAG_DMS_FPS;
  4169. }
  4170. }
  4171. static int dsi_display_set_mode_sub(struct dsi_display *display,
  4172. struct dsi_display_mode *mode,
  4173. u32 flags)
  4174. {
  4175. int rc = 0, clk_rate = 0;
  4176. int i;
  4177. struct dsi_display_ctrl *ctrl;
  4178. struct dsi_display_ctrl *mctrl;
  4179. struct dsi_display_mode_priv_info *priv_info;
  4180. bool commit_phy_timing = false;
  4181. struct dsi_dyn_clk_caps *dyn_clk_caps;
  4182. priv_info = mode->priv_info;
  4183. if (!priv_info) {
  4184. DSI_ERR("[%s] failed to get private info of the display mode\n",
  4185. display->name);
  4186. return -EINVAL;
  4187. }
  4188. SDE_EVT32(mode->dsi_mode_flags, display->panel->panel_mode);
  4189. if (mode->dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_VID)
  4190. display->panel->panel_mode = DSI_OP_VIDEO_MODE;
  4191. else if (mode->dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_CMD)
  4192. display->panel->panel_mode = DSI_OP_CMD_MODE;
  4193. rc = dsi_panel_get_host_cfg_for_mode(display->panel,
  4194. mode,
  4195. &display->config);
  4196. if (rc) {
  4197. DSI_ERR("[%s] failed to get host config for mode, rc=%d\n",
  4198. display->name, rc);
  4199. goto error;
  4200. }
  4201. memcpy(&display->config.lane_map, &display->lane_map,
  4202. sizeof(display->lane_map));
  4203. mctrl = &display->ctrl[display->clk_master_idx];
  4204. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  4205. if (mode->dsi_mode_flags &
  4206. (DSI_MODE_FLAG_DFPS | DSI_MODE_FLAG_VRR)) {
  4207. display_for_each_ctrl(i, display) {
  4208. ctrl = &display->ctrl[i];
  4209. if (!ctrl->ctrl || (ctrl != mctrl))
  4210. continue;
  4211. ctrl->ctrl->hw.ops.set_timing_db(&ctrl->ctrl->hw,
  4212. true);
  4213. dsi_phy_dynamic_refresh_clear(ctrl->phy);
  4214. if ((ctrl->ctrl->version >= DSI_CTRL_VERSION_2_5) &&
  4215. (dyn_clk_caps->maintain_const_fps)) {
  4216. dsi_phy_dynamic_refresh_trigger_sel(ctrl->phy,
  4217. true);
  4218. }
  4219. }
  4220. rc = dsi_display_dfps_update(display, mode);
  4221. if (rc) {
  4222. DSI_ERR("[%s]DSI dfps update failed, rc=%d\n",
  4223. display->name, rc);
  4224. goto error;
  4225. }
  4226. display_for_each_ctrl(i, display) {
  4227. ctrl = &display->ctrl[i];
  4228. rc = dsi_ctrl_update_host_config(ctrl->ctrl,
  4229. &display->config, mode, mode->dsi_mode_flags,
  4230. display->dsi_clk_handle);
  4231. if (rc) {
  4232. DSI_ERR("failed to update ctrl config\n");
  4233. goto error;
  4234. }
  4235. }
  4236. if (priv_info->phy_timing_len) {
  4237. display_for_each_ctrl(i, display) {
  4238. ctrl = &display->ctrl[i];
  4239. rc = dsi_phy_set_timing_params(ctrl->phy,
  4240. priv_info->phy_timing_val,
  4241. priv_info->phy_timing_len,
  4242. commit_phy_timing);
  4243. if (rc)
  4244. DSI_ERR("Fail to add timing params\n");
  4245. }
  4246. }
  4247. if (!(mode->dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK))
  4248. return rc;
  4249. }
  4250. if (mode->dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK) {
  4251. if (display->panel->panel_mode == DSI_OP_VIDEO_MODE) {
  4252. rc = dsi_display_dynamic_clk_switch_vid(display, mode);
  4253. if (rc)
  4254. DSI_ERR("dynamic clk change failed %d\n", rc);
  4255. /*
  4256. * skip rest of the opearations since
  4257. * dsi_display_dynamic_clk_switch_vid() already takes
  4258. * care of them.
  4259. */
  4260. return rc;
  4261. } else if (display->panel->panel_mode == DSI_OP_CMD_MODE) {
  4262. clk_rate = mode->timing.clk_rate_hz;
  4263. rc = dsi_display_dynamic_clk_configure_cmd(display,
  4264. clk_rate);
  4265. if (rc) {
  4266. DSI_ERR("Failed to configure dynamic clk\n");
  4267. return rc;
  4268. }
  4269. }
  4270. }
  4271. display_for_each_ctrl(i, display) {
  4272. ctrl = &display->ctrl[i];
  4273. rc = dsi_ctrl_update_host_config(ctrl->ctrl, &display->config,
  4274. mode, mode->dsi_mode_flags,
  4275. display->dsi_clk_handle);
  4276. if (rc) {
  4277. DSI_ERR("[%s] failed to update ctrl config, rc=%d\n",
  4278. display->name, rc);
  4279. goto error;
  4280. }
  4281. }
  4282. if ((mode->dsi_mode_flags & DSI_MODE_FLAG_DMS) &&
  4283. (display->panel->panel_mode == DSI_OP_CMD_MODE)) {
  4284. u64 cur_bitclk = display->panel->cur_mode->timing.clk_rate_hz;
  4285. u64 to_bitclk = mode->timing.clk_rate_hz;
  4286. commit_phy_timing = true;
  4287. /* No need to set clkrate pending flag if clocks are same */
  4288. if ((!cur_bitclk && !to_bitclk) || (cur_bitclk != to_bitclk))
  4289. atomic_set(&display->clkrate_change_pending, 1);
  4290. dsi_display_validate_dms_fps(display->panel->cur_mode, mode);
  4291. }
  4292. if (priv_info->phy_timing_len) {
  4293. display_for_each_ctrl(i, display) {
  4294. ctrl = &display->ctrl[i];
  4295. rc = dsi_phy_set_timing_params(ctrl->phy,
  4296. priv_info->phy_timing_val,
  4297. priv_info->phy_timing_len,
  4298. commit_phy_timing);
  4299. if (rc)
  4300. DSI_ERR("failed to add DSI PHY timing params\n");
  4301. }
  4302. }
  4303. error:
  4304. return rc;
  4305. }
  4306. /**
  4307. * _dsi_display_dev_init - initializes the display device
  4308. * Initialization will acquire references to the resources required for the
  4309. * display hardware to function.
  4310. * @display: Handle to the display
  4311. * Returns: Zero on success
  4312. */
  4313. static int _dsi_display_dev_init(struct dsi_display *display)
  4314. {
  4315. int rc = 0;
  4316. if (!display) {
  4317. DSI_ERR("invalid display\n");
  4318. return -EINVAL;
  4319. }
  4320. if (!display->panel_node && !display->fw)
  4321. return 0;
  4322. mutex_lock(&display->display_lock);
  4323. display->parser = dsi_parser_get(&display->pdev->dev);
  4324. if (display->fw && display->parser)
  4325. display->parser_node = dsi_parser_get_head_node(
  4326. display->parser, display->fw->data,
  4327. display->fw->size);
  4328. rc = dsi_display_parse_dt(display);
  4329. if (rc) {
  4330. DSI_ERR("[%s] failed to parse dt, rc=%d\n", display->name, rc);
  4331. goto error;
  4332. }
  4333. rc = dsi_display_res_init(display);
  4334. if (rc) {
  4335. DSI_ERR("[%s] failed to initialize resources, rc=%d\n",
  4336. display->name, rc);
  4337. goto error;
  4338. }
  4339. error:
  4340. mutex_unlock(&display->display_lock);
  4341. return rc;
  4342. }
  4343. /**
  4344. * _dsi_display_dev_deinit - deinitializes the display device
  4345. * All the resources acquired during device init will be released.
  4346. * @display: Handle to the display
  4347. * Returns: Zero on success
  4348. */
  4349. static int _dsi_display_dev_deinit(struct dsi_display *display)
  4350. {
  4351. int rc = 0;
  4352. if (!display) {
  4353. DSI_ERR("invalid display\n");
  4354. return -EINVAL;
  4355. }
  4356. mutex_lock(&display->display_lock);
  4357. rc = dsi_display_res_deinit(display);
  4358. if (rc)
  4359. DSI_ERR("[%s] failed to deinitialize resource, rc=%d\n",
  4360. display->name, rc);
  4361. mutex_unlock(&display->display_lock);
  4362. return rc;
  4363. }
  4364. /**
  4365. * dsi_display_cont_splash_res_disable() - Disable resource votes added in probe
  4366. * @dsi_display: Pointer to dsi display
  4367. * Returns: Zero on success
  4368. */
  4369. int dsi_display_cont_splash_res_disable(void *dsi_display)
  4370. {
  4371. struct dsi_display *display = dsi_display;
  4372. int rc = 0;
  4373. /* Remove the panel vote that was added during dsi display probe */
  4374. rc = dsi_pwr_enable_regulator(&display->panel->power_info, false);
  4375. if (rc)
  4376. DSI_ERR("[%s] failed to disable vregs, rc=%d\n",
  4377. display->panel->name, rc);
  4378. return rc;
  4379. }
  4380. /**
  4381. * dsi_display_cont_splash_config() - Initialize resources for continuous splash
  4382. * @dsi_display: Pointer to dsi display
  4383. * Returns: Zero on success
  4384. */
  4385. int dsi_display_cont_splash_config(void *dsi_display)
  4386. {
  4387. struct dsi_display *display = dsi_display;
  4388. int rc = 0;
  4389. /* Vote for gdsc required to read register address space */
  4390. if (!display) {
  4391. DSI_ERR("invalid input display param\n");
  4392. return -EINVAL;
  4393. }
  4394. rc = pm_runtime_get_sync(display->drm_dev->dev);
  4395. if (rc < 0) {
  4396. DSI_ERR("failed to vote gdsc for continuous splash, rc=%d\n",
  4397. rc);
  4398. return rc;
  4399. }
  4400. mutex_lock(&display->display_lock);
  4401. display->is_cont_splash_enabled = true;
  4402. /* Update splash status for clock manager */
  4403. dsi_display_clk_mngr_update_splash_status(display->clk_mngr,
  4404. display->is_cont_splash_enabled);
  4405. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY, display->is_cont_splash_enabled);
  4406. /* Set up ctrl isr before enabling core clk */
  4407. dsi_display_ctrl_isr_configure(display, true);
  4408. /* Vote for Core clk and link clk. Votes on ctrl and phy
  4409. * regulator are inplicit from pre clk on callback
  4410. */
  4411. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  4412. DSI_ALL_CLKS, DSI_CLK_ON);
  4413. if (rc) {
  4414. DSI_ERR("[%s] failed to enable DSI link clocks, rc=%d\n",
  4415. display->name, rc);
  4416. goto clk_manager_update;
  4417. }
  4418. mutex_unlock(&display->display_lock);
  4419. /* Set the current brightness level */
  4420. dsi_panel_bl_handoff(display->panel);
  4421. return rc;
  4422. clk_manager_update:
  4423. dsi_display_ctrl_isr_configure(display, false);
  4424. /* Update splash status for clock manager */
  4425. dsi_display_clk_mngr_update_splash_status(display->clk_mngr,
  4426. false);
  4427. pm_runtime_put_sync(display->drm_dev->dev);
  4428. display->is_cont_splash_enabled = false;
  4429. mutex_unlock(&display->display_lock);
  4430. return rc;
  4431. }
  4432. /**
  4433. * dsi_display_splash_res_cleanup() - cleanup for continuous splash
  4434. * @display: Pointer to dsi display
  4435. * Returns: Zero on success
  4436. */
  4437. int dsi_display_splash_res_cleanup(struct dsi_display *display)
  4438. {
  4439. int rc = 0;
  4440. if (!display->is_cont_splash_enabled)
  4441. return 0;
  4442. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  4443. DSI_ALL_CLKS, DSI_CLK_OFF);
  4444. if (rc)
  4445. DSI_ERR("[%s] failed to disable DSI link clocks, rc=%d\n",
  4446. display->name, rc);
  4447. pm_runtime_put_sync(display->drm_dev->dev);
  4448. display->is_cont_splash_enabled = false;
  4449. /* Update splash status for clock manager */
  4450. dsi_display_clk_mngr_update_splash_status(display->clk_mngr,
  4451. display->is_cont_splash_enabled);
  4452. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT, display->is_cont_splash_enabled);
  4453. return rc;
  4454. }
  4455. static int dsi_display_force_update_dsi_clk(struct dsi_display *display)
  4456. {
  4457. int rc = 0;
  4458. rc = dsi_display_link_clk_force_update_ctrl(display->dsi_clk_handle);
  4459. if (!rc) {
  4460. DSI_DEBUG("dsi bit clk has been configured to %d\n",
  4461. display->cached_clk_rate);
  4462. atomic_set(&display->clkrate_change_pending, 0);
  4463. } else {
  4464. DSI_ERR("Failed to configure dsi bit clock '%d'. rc = %d\n",
  4465. display->cached_clk_rate, rc);
  4466. }
  4467. return rc;
  4468. }
  4469. static int dsi_display_validate_split_link(struct dsi_display *display)
  4470. {
  4471. int i, rc = 0;
  4472. struct dsi_display_ctrl *ctrl;
  4473. struct dsi_host_common_cfg *host = &display->panel->host_config;
  4474. if (!host->split_link.enabled)
  4475. return 0;
  4476. display_for_each_ctrl(i, display) {
  4477. ctrl = &display->ctrl[i];
  4478. if (!ctrl->ctrl->split_link_supported) {
  4479. DSI_ERR("[%s] split link is not supported by hw\n",
  4480. display->name);
  4481. rc = -ENOTSUPP;
  4482. goto error;
  4483. }
  4484. set_bit(DSI_PHY_SPLIT_LINK, ctrl->phy->hw.feature_map);
  4485. host->split_link.panel_mode = display->panel->panel_mode;
  4486. }
  4487. DSI_DEBUG("Split link is enabled\n");
  4488. return 0;
  4489. error:
  4490. host->split_link.enabled = false;
  4491. return rc;
  4492. }
  4493. static int dsi_display_get_io_resources(struct msm_io_res *io_res, void *data)
  4494. {
  4495. int rc = 0;
  4496. struct dsi_display *display;
  4497. struct platform_device *pdev;
  4498. int te_gpio, avdd_gpio;
  4499. if (!data)
  4500. return -EINVAL;
  4501. display = (struct dsi_display *)data;
  4502. pdev = display->pdev;
  4503. if (!pdev)
  4504. return -EINVAL;
  4505. rc = dsi_ctrl_get_io_resources(io_res);
  4506. if (rc)
  4507. return rc;
  4508. rc = dsi_phy_get_io_resources(io_res);
  4509. if (rc)
  4510. return rc;
  4511. rc = dsi_panel_get_io_resources(display->panel, io_res);
  4512. if (rc)
  4513. return rc;
  4514. te_gpio = of_get_named_gpio(pdev->dev.of_node, "qcom,platform-te-gpio", 0);
  4515. if (gpio_is_valid(te_gpio)) {
  4516. rc = msm_dss_get_gpio_io_mem(te_gpio, &io_res->mem);
  4517. if (rc) {
  4518. DSI_ERR("[%s] failed to retrieve the te gpio address\n",
  4519. display->panel->name);
  4520. return rc;
  4521. }
  4522. }
  4523. avdd_gpio = of_get_named_gpio(pdev->dev.of_node,
  4524. "qcom,avdd-regulator-gpio", 0);
  4525. if (gpio_is_valid(avdd_gpio)) {
  4526. rc = msm_dss_get_gpio_io_mem(avdd_gpio, &io_res->mem);
  4527. if (rc)
  4528. DSI_ERR("[%s] failed to retrieve the avdd gpio address\n",
  4529. display->panel->name);
  4530. }
  4531. return rc;
  4532. }
  4533. static int dsi_display_pre_release(void *data)
  4534. {
  4535. struct dsi_display *display;
  4536. if (!data)
  4537. return -EINVAL;
  4538. display = (struct dsi_display *)data;
  4539. mutex_lock(&display->display_lock);
  4540. display->hw_ownership = false;
  4541. mutex_unlock(&display->display_lock);
  4542. dsi_display_ctrl_irq_update(display, false);
  4543. return 0;
  4544. }
  4545. static int dsi_display_pre_acquire(void *data)
  4546. {
  4547. struct dsi_display *display;
  4548. if (!data)
  4549. return -EINVAL;
  4550. display = (struct dsi_display *)data;
  4551. mutex_lock(&display->display_lock);
  4552. display->hw_ownership = true;
  4553. mutex_unlock(&display->display_lock);
  4554. dsi_display_ctrl_irq_update((struct dsi_display *)data, true);
  4555. return 0;
  4556. }
  4557. /**
  4558. * dsi_display_bind - bind dsi device with controlling device
  4559. * @dev: Pointer to base of platform device
  4560. * @master: Pointer to container of drm device
  4561. * @data: Pointer to private data
  4562. * Returns: Zero on success
  4563. */
  4564. static int dsi_display_bind(struct device *dev,
  4565. struct device *master,
  4566. void *data)
  4567. {
  4568. struct dsi_display_ctrl *display_ctrl;
  4569. struct drm_device *drm;
  4570. struct dsi_display *display;
  4571. struct dsi_clk_info info;
  4572. struct clk_ctrl_cb clk_cb;
  4573. void *handle = NULL;
  4574. struct platform_device *pdev = to_platform_device(dev);
  4575. char *client1 = "dsi_clk_client";
  4576. char *client2 = "mdp_event_client";
  4577. struct msm_vm_ops vm_event_ops = {
  4578. .vm_get_io_resources = dsi_display_get_io_resources,
  4579. .vm_pre_hw_release = dsi_display_pre_release,
  4580. .vm_post_hw_acquire = dsi_display_pre_acquire,
  4581. };
  4582. int i, rc = 0;
  4583. if (!dev || !pdev || !master) {
  4584. DSI_ERR("invalid param(s), dev %pK, pdev %pK, master %pK\n",
  4585. dev, pdev, master);
  4586. return -EINVAL;
  4587. }
  4588. drm = dev_get_drvdata(master);
  4589. display = platform_get_drvdata(pdev);
  4590. if (!drm || !display) {
  4591. DSI_ERR("invalid param(s), drm %pK, display %pK\n",
  4592. drm, display);
  4593. return -EINVAL;
  4594. }
  4595. if (!display->panel_node && !display->fw)
  4596. return 0;
  4597. if (!display->fw)
  4598. display->name = display->panel_node->name;
  4599. /* defer bind if ext bridge driver is not loaded */
  4600. if (display->panel && display->panel->host_config.ext_bridge_mode) {
  4601. for (i = 0; i < display->ext_bridge_cnt; i++) {
  4602. if (!of_drm_find_bridge(
  4603. display->ext_bridge[i].node_of)) {
  4604. DSI_DEBUG("defer for bridge[%d] %s\n", i,
  4605. display->ext_bridge[i].node_of->full_name);
  4606. return -EPROBE_DEFER;
  4607. }
  4608. }
  4609. }
  4610. mutex_lock(&display->display_lock);
  4611. rc = dsi_display_validate_split_link(display);
  4612. if (rc) {
  4613. DSI_ERR("[%s] split link validation failed, rc=%d\n",
  4614. display->name, rc);
  4615. goto error;
  4616. }
  4617. rc = dsi_display_debugfs_init(display);
  4618. if (rc) {
  4619. DSI_ERR("[%s] debugfs init failed, rc=%d\n", display->name, rc);
  4620. goto error;
  4621. }
  4622. atomic_set(&display->clkrate_change_pending, 0);
  4623. display->cached_clk_rate = 0;
  4624. memset(&info, 0x0, sizeof(info));
  4625. display_for_each_ctrl(i, display) {
  4626. display_ctrl = &display->ctrl[i];
  4627. rc = dsi_ctrl_drv_init(display_ctrl->ctrl, display->root);
  4628. if (rc) {
  4629. DSI_ERR("[%s] failed to initialize ctrl[%d], rc=%d\n",
  4630. display->name, i, rc);
  4631. goto error_ctrl_deinit;
  4632. }
  4633. display_ctrl->ctrl->horiz_index = i;
  4634. rc = dsi_phy_drv_init(display_ctrl->phy);
  4635. if (rc) {
  4636. DSI_ERR("[%s] Failed to initialize phy[%d], rc=%d\n",
  4637. display->name, i, rc);
  4638. (void)dsi_ctrl_drv_deinit(display_ctrl->ctrl);
  4639. goto error_ctrl_deinit;
  4640. }
  4641. display_ctrl->ctrl->post_cmd_tx_workq = display->post_cmd_tx_workq;
  4642. memcpy(&info.c_clks[i],
  4643. (&display_ctrl->ctrl->clk_info.core_clks),
  4644. sizeof(struct dsi_core_clk_info));
  4645. memcpy(&info.l_hs_clks[i],
  4646. (&display_ctrl->ctrl->clk_info.hs_link_clks),
  4647. sizeof(struct dsi_link_hs_clk_info));
  4648. memcpy(&info.l_lp_clks[i],
  4649. (&display_ctrl->ctrl->clk_info.lp_link_clks),
  4650. sizeof(struct dsi_link_lp_clk_info));
  4651. info.c_clks[i].drm = drm;
  4652. info.ctrl_index[i] = display_ctrl->ctrl->cell_index;
  4653. }
  4654. info.pre_clkoff_cb = dsi_pre_clkoff_cb;
  4655. info.pre_clkon_cb = dsi_pre_clkon_cb;
  4656. info.post_clkoff_cb = dsi_post_clkoff_cb;
  4657. info.post_clkon_cb = dsi_post_clkon_cb;
  4658. info.phy_config_cb = dsi_display_phy_configure;
  4659. info.phy_pll_toggle_cb = dsi_display_phy_pll_toggle;
  4660. info.priv_data = display;
  4661. info.master_ndx = display->clk_master_idx;
  4662. info.dsi_ctrl_count = display->ctrl_count;
  4663. snprintf(info.name, MAX_STRING_LEN,
  4664. "DSI_MNGR-%s", display->name);
  4665. display->clk_mngr = dsi_display_clk_mngr_register(&info);
  4666. if (IS_ERR_OR_NULL(display->clk_mngr)) {
  4667. rc = PTR_ERR(display->clk_mngr);
  4668. display->clk_mngr = NULL;
  4669. DSI_ERR("dsi clock registration failed, rc = %d\n", rc);
  4670. goto error_ctrl_deinit;
  4671. }
  4672. handle = dsi_register_clk_handle(display->clk_mngr, client1);
  4673. if (IS_ERR_OR_NULL(handle)) {
  4674. rc = PTR_ERR(handle);
  4675. DSI_ERR("failed to register %s client, rc = %d\n",
  4676. client1, rc);
  4677. goto error_clk_deinit;
  4678. } else {
  4679. display->dsi_clk_handle = handle;
  4680. }
  4681. handle = dsi_register_clk_handle(display->clk_mngr, client2);
  4682. if (IS_ERR_OR_NULL(handle)) {
  4683. rc = PTR_ERR(handle);
  4684. DSI_ERR("failed to register %s client, rc = %d\n",
  4685. client2, rc);
  4686. goto error_clk_client_deinit;
  4687. } else {
  4688. display->mdp_clk_handle = handle;
  4689. }
  4690. clk_cb.priv = display;
  4691. clk_cb.dsi_clk_cb = dsi_display_clk_ctrl_cb;
  4692. display_for_each_ctrl(i, display) {
  4693. display_ctrl = &display->ctrl[i];
  4694. rc = dsi_ctrl_clk_cb_register(display_ctrl->ctrl, &clk_cb);
  4695. if (rc) {
  4696. DSI_ERR("[%s] failed to register ctrl clk_cb[%d], rc=%d\n",
  4697. display->name, i, rc);
  4698. goto error_ctrl_deinit;
  4699. }
  4700. rc = dsi_phy_clk_cb_register(display_ctrl->phy, &clk_cb);
  4701. if (rc) {
  4702. DSI_ERR("[%s] failed to register phy clk_cb[%d], rc=%d\n",
  4703. display->name, i, rc);
  4704. goto error_ctrl_deinit;
  4705. }
  4706. }
  4707. dsi_display_update_byte_intf_div(display);
  4708. rc = dsi_display_mipi_host_init(display);
  4709. if (rc) {
  4710. DSI_ERR("[%s] failed to initialize mipi host, rc=%d\n",
  4711. display->name, rc);
  4712. goto error_ctrl_deinit;
  4713. }
  4714. rc = dsi_panel_drv_init(display->panel, &display->host);
  4715. if (rc) {
  4716. if (rc != -EPROBE_DEFER)
  4717. DSI_ERR("[%s] failed to initialize panel driver, rc=%d\n",
  4718. display->name, rc);
  4719. goto error_host_deinit;
  4720. }
  4721. DSI_INFO("Successfully bind display panel '%s %s'\n", display->name,
  4722. display->panel->te_using_watchdog_timer ? "as sim panel" : "");
  4723. display->drm_dev = drm;
  4724. display_for_each_ctrl(i, display) {
  4725. display_ctrl = &display->ctrl[i];
  4726. if (!display_ctrl->phy || !display_ctrl->ctrl)
  4727. continue;
  4728. display_ctrl->ctrl->drm_dev = drm;
  4729. rc = dsi_phy_set_clk_freq(display_ctrl->phy,
  4730. &display_ctrl->ctrl->clk_freq);
  4731. if (rc) {
  4732. DSI_ERR("[%s] failed to set phy clk freq, rc=%d\n",
  4733. display->name, rc);
  4734. goto error;
  4735. }
  4736. }
  4737. msm_register_vm_event(master, dev, &vm_event_ops, (void *)display);
  4738. goto error;
  4739. error_host_deinit:
  4740. (void)dsi_display_mipi_host_deinit(display);
  4741. error_clk_client_deinit:
  4742. (void)dsi_deregister_clk_handle(display->dsi_clk_handle);
  4743. error_clk_deinit:
  4744. (void)dsi_display_clk_mngr_deregister(display->clk_mngr);
  4745. error_ctrl_deinit:
  4746. for (i = i - 1; i >= 0; i--) {
  4747. display_ctrl = &display->ctrl[i];
  4748. (void)dsi_phy_drv_deinit(display_ctrl->phy);
  4749. (void)dsi_ctrl_drv_deinit(display_ctrl->ctrl);
  4750. dsi_ctrl_put(display_ctrl->ctrl);
  4751. dsi_phy_put(display_ctrl->phy);
  4752. }
  4753. (void)dsi_display_debugfs_deinit(display);
  4754. error:
  4755. mutex_unlock(&display->display_lock);
  4756. return rc;
  4757. }
  4758. /**
  4759. * dsi_display_unbind - unbind dsi from controlling device
  4760. * @dev: Pointer to base of platform device
  4761. * @master: Pointer to container of drm device
  4762. * @data: Pointer to private data
  4763. */
  4764. static void dsi_display_unbind(struct device *dev,
  4765. struct device *master, void *data)
  4766. {
  4767. struct dsi_display_ctrl *display_ctrl;
  4768. struct dsi_display *display;
  4769. struct platform_device *pdev = to_platform_device(dev);
  4770. int i, rc = 0;
  4771. if (!dev || !pdev || !master) {
  4772. DSI_ERR("invalid param(s)\n");
  4773. return;
  4774. }
  4775. display = platform_get_drvdata(pdev);
  4776. if (!display || !display->panel_node) {
  4777. DSI_ERR("invalid display\n");
  4778. return;
  4779. }
  4780. mutex_lock(&display->display_lock);
  4781. rc = dsi_display_mipi_host_deinit(display);
  4782. if (rc)
  4783. DSI_ERR("[%s] failed to deinit mipi hosts, rc=%d\n",
  4784. display->name,
  4785. rc);
  4786. display_for_each_ctrl(i, display) {
  4787. display_ctrl = &display->ctrl[i];
  4788. rc = dsi_phy_drv_deinit(display_ctrl->phy);
  4789. if (rc)
  4790. DSI_ERR("[%s] failed to deinit phy%d driver, rc=%d\n",
  4791. display->name, i, rc);
  4792. display->ctrl->ctrl->post_cmd_tx_workq = NULL;
  4793. rc = dsi_ctrl_drv_deinit(display_ctrl->ctrl);
  4794. if (rc)
  4795. DSI_ERR("[%s] failed to deinit ctrl%d driver, rc=%d\n",
  4796. display->name, i, rc);
  4797. }
  4798. atomic_set(&display->clkrate_change_pending, 0);
  4799. (void)dsi_display_debugfs_deinit(display);
  4800. mutex_unlock(&display->display_lock);
  4801. }
  4802. static const struct component_ops dsi_display_comp_ops = {
  4803. .bind = dsi_display_bind,
  4804. .unbind = dsi_display_unbind,
  4805. };
  4806. static struct platform_driver dsi_display_driver = {
  4807. .probe = dsi_display_dev_probe,
  4808. .remove = dsi_display_dev_remove,
  4809. .driver = {
  4810. .name = "msm-dsi-display",
  4811. .of_match_table = dsi_display_dt_match,
  4812. .suppress_bind_attrs = true,
  4813. },
  4814. };
  4815. static int dsi_display_init(struct dsi_display *display)
  4816. {
  4817. int rc = 0;
  4818. struct platform_device *pdev = display->pdev;
  4819. mutex_init(&display->display_lock);
  4820. rc = _dsi_display_dev_init(display);
  4821. if (rc) {
  4822. DSI_ERR("device init failed, rc=%d\n", rc);
  4823. goto end;
  4824. }
  4825. /*
  4826. * Vote on panel regulator is added to make sure panel regulators
  4827. * are ON for cont-splash enabled usecase.
  4828. * This panel regulator vote will be removed only in:
  4829. * 1) device suspend when cont-splash is enabled.
  4830. * 2) cont_splash_res_disable() when cont-splash is disabled.
  4831. * For GKI, adding this vote will make sure that sync_state
  4832. * kernel driver doesn't disable the panel regulators after
  4833. * dsi probe is complete.
  4834. */
  4835. if (display->panel) {
  4836. rc = dsi_pwr_enable_regulator(&display->panel->power_info,
  4837. true);
  4838. if (rc) {
  4839. DSI_ERR("[%s] failed to enable vregs, rc=%d\n",
  4840. display->panel->name, rc);
  4841. return rc;
  4842. }
  4843. }
  4844. rc = component_add(&pdev->dev, &dsi_display_comp_ops);
  4845. if (rc)
  4846. DSI_ERR("component add failed, rc=%d\n", rc);
  4847. DSI_DEBUG("component add success: %s\n", display->name);
  4848. end:
  4849. return rc;
  4850. }
  4851. static void dsi_display_firmware_display(const struct firmware *fw,
  4852. void *context)
  4853. {
  4854. struct dsi_display *display = context;
  4855. if (fw) {
  4856. DSI_INFO("reading data from firmware, size=%zd\n",
  4857. fw->size);
  4858. display->fw = fw;
  4859. if (!strcmp(display->display_type, "primary"))
  4860. display->name = "dsi_firmware_display";
  4861. else if (!strcmp(display->display_type, "secondary"))
  4862. display->name = "dsi_firmware_display_secondary";
  4863. } else {
  4864. DSI_INFO("no firmware available, fallback to device node\n");
  4865. }
  4866. if (dsi_display_init(display))
  4867. return;
  4868. DSI_DEBUG("success\n");
  4869. }
  4870. int dsi_display_dev_probe(struct platform_device *pdev)
  4871. {
  4872. struct dsi_display *display = NULL;
  4873. struct device_node *node = NULL, *panel_node = NULL, *mdp_node = NULL;
  4874. int rc = 0, index = DSI_PRIMARY;
  4875. bool firm_req = false;
  4876. struct dsi_display_boot_param *boot_disp;
  4877. if (!pdev || !pdev->dev.of_node) {
  4878. DSI_ERR("pdev not found\n");
  4879. rc = -ENODEV;
  4880. goto end;
  4881. }
  4882. display = devm_kzalloc(&pdev->dev, sizeof(*display), GFP_KERNEL);
  4883. if (!display) {
  4884. rc = -ENOMEM;
  4885. goto end;
  4886. }
  4887. display->post_cmd_tx_workq = create_singlethread_workqueue(
  4888. "dsi_post_cmd_tx_workq");
  4889. if (!display->post_cmd_tx_workq) {
  4890. DSI_ERR("failed to create work queue\n");
  4891. rc = -EINVAL;
  4892. goto end;
  4893. }
  4894. mdp_node = of_parse_phandle(pdev->dev.of_node, "qcom,mdp", 0);
  4895. if (!mdp_node) {
  4896. DSI_ERR("mdp_node not found\n");
  4897. rc = -ENODEV;
  4898. goto end;
  4899. }
  4900. display->trusted_vm_env = of_property_read_bool(mdp_node,
  4901. "qcom,sde-trusted-vm-env");
  4902. if (display->trusted_vm_env)
  4903. DSI_INFO("Display enabled with trusted vm path\n");
  4904. /* initialize panel id to UINT64_MAX */
  4905. display->panel_id = ~0x0;
  4906. display->display_type = of_get_property(pdev->dev.of_node,
  4907. "label", NULL);
  4908. if (!display->display_type)
  4909. display->display_type = "primary";
  4910. if (!strcmp(display->display_type, "secondary"))
  4911. index = DSI_SECONDARY;
  4912. boot_disp = &boot_displays[index];
  4913. node = pdev->dev.of_node;
  4914. if (boot_disp->boot_disp_en) {
  4915. /* The panel name should be same as UEFI name index */
  4916. panel_node = of_find_node_by_name(mdp_node, boot_disp->name);
  4917. if (!panel_node)
  4918. DSI_WARN("%s panel_node %s not found\n", display->display_type,
  4919. boot_disp->name);
  4920. } else {
  4921. panel_node = of_parse_phandle(node,
  4922. "qcom,dsi-default-panel", 0);
  4923. if (!panel_node)
  4924. DSI_WARN("%s default panel not found\n", display->display_type);
  4925. }
  4926. boot_disp->node = pdev->dev.of_node;
  4927. boot_disp->disp = display;
  4928. display->panel_node = panel_node;
  4929. display->pdev = pdev;
  4930. display->boot_disp = boot_disp;
  4931. dsi_display_parse_cmdline_topology(display, index);
  4932. platform_set_drvdata(pdev, display);
  4933. if (!dsi_display_validate_res(display)) {
  4934. rc = -EPROBE_DEFER;
  4935. DSI_ERR("resources required for display probe not present: rc=%d\n", rc);
  4936. goto end;
  4937. }
  4938. /* initialize display in firmware callback */
  4939. if (!(boot_displays[DSI_PRIMARY].boot_disp_en ||
  4940. boot_displays[DSI_SECONDARY].boot_disp_en) &&
  4941. IS_ENABLED(CONFIG_DSI_PARSER)) {
  4942. if (!strcmp(display->display_type, "primary"))
  4943. firm_req = !request_firmware_nowait(
  4944. THIS_MODULE, 1, "dsi_prop",
  4945. &pdev->dev, GFP_KERNEL, display,
  4946. dsi_display_firmware_display);
  4947. else if (!strcmp(display->display_type, "secondary"))
  4948. firm_req = !request_firmware_nowait(
  4949. THIS_MODULE, 1, "dsi_prop_sec",
  4950. &pdev->dev, GFP_KERNEL, display,
  4951. dsi_display_firmware_display);
  4952. }
  4953. if (!firm_req) {
  4954. rc = dsi_display_init(display);
  4955. if (rc)
  4956. goto end;
  4957. }
  4958. return 0;
  4959. end:
  4960. if (display)
  4961. devm_kfree(&pdev->dev, display);
  4962. return rc;
  4963. }
  4964. int dsi_display_dev_remove(struct platform_device *pdev)
  4965. {
  4966. int rc = 0, i = 0;
  4967. struct dsi_display *display;
  4968. struct dsi_display_ctrl *ctrl;
  4969. if (!pdev) {
  4970. DSI_ERR("Invalid device\n");
  4971. return -EINVAL;
  4972. }
  4973. display = platform_get_drvdata(pdev);
  4974. /* decrement ref count */
  4975. of_node_put(display->panel_node);
  4976. if (display->post_cmd_tx_workq) {
  4977. flush_workqueue(display->post_cmd_tx_workq);
  4978. destroy_workqueue(display->post_cmd_tx_workq);
  4979. display->post_cmd_tx_workq = NULL;
  4980. display_for_each_ctrl(i, display) {
  4981. ctrl = &display->ctrl[i];
  4982. if (!ctrl->ctrl)
  4983. continue;
  4984. ctrl->ctrl->post_cmd_tx_workq = NULL;
  4985. }
  4986. }
  4987. (void)_dsi_display_dev_deinit(display);
  4988. platform_set_drvdata(pdev, NULL);
  4989. devm_kfree(&pdev->dev, display);
  4990. return rc;
  4991. }
  4992. int dsi_display_get_num_of_displays(void)
  4993. {
  4994. int i, count = 0;
  4995. for (i = 0; i < MAX_DSI_ACTIVE_DISPLAY; i++) {
  4996. struct dsi_display *display = boot_displays[i].disp;
  4997. if ((display && display->panel_node) ||
  4998. (display && display->fw))
  4999. count++;
  5000. }
  5001. return count;
  5002. }
  5003. int dsi_display_get_active_displays(void **display_array, u32 max_display_count)
  5004. {
  5005. int index = 0, count = 0;
  5006. if (!display_array || !max_display_count) {
  5007. DSI_ERR("invalid params\n");
  5008. return 0;
  5009. }
  5010. for (index = 0; index < MAX_DSI_ACTIVE_DISPLAY; index++) {
  5011. struct dsi_display *display = boot_displays[index].disp;
  5012. if ((display && display->panel_node) ||
  5013. (display && display->fw))
  5014. display_array[count++] = display;
  5015. }
  5016. return count;
  5017. }
  5018. void dsi_display_set_active_state(struct dsi_display *display, bool is_active)
  5019. {
  5020. if (!display)
  5021. return;
  5022. mutex_lock(&display->display_lock);
  5023. display->is_active = is_active;
  5024. mutex_unlock(&display->display_lock);
  5025. }
  5026. int dsi_display_drm_bridge_init(struct dsi_display *display,
  5027. struct drm_encoder *enc)
  5028. {
  5029. int rc = 0;
  5030. struct dsi_bridge *bridge;
  5031. struct msm_drm_private *priv = NULL;
  5032. if (!display || !display->drm_dev || !enc) {
  5033. DSI_ERR("invalid param(s)\n");
  5034. return -EINVAL;
  5035. }
  5036. mutex_lock(&display->display_lock);
  5037. priv = display->drm_dev->dev_private;
  5038. if (!priv) {
  5039. DSI_ERR("Private data is not present\n");
  5040. rc = -EINVAL;
  5041. goto error;
  5042. }
  5043. if (display->bridge) {
  5044. DSI_ERR("display is already initialize\n");
  5045. goto error;
  5046. }
  5047. bridge = dsi_drm_bridge_init(display, display->drm_dev, enc);
  5048. if (IS_ERR_OR_NULL(bridge)) {
  5049. rc = PTR_ERR(bridge);
  5050. DSI_ERR("[%s] brige init failed, %d\n", display->name, rc);
  5051. goto error;
  5052. }
  5053. display->bridge = bridge;
  5054. priv->bridges[priv->num_bridges++] = &bridge->base;
  5055. if (display->tx_cmd_buf == NULL) {
  5056. rc = dsi_host_alloc_cmd_tx_buffer(display);
  5057. if (rc)
  5058. DSI_ERR("failed to allocate cmd tx buffer memory\n");
  5059. }
  5060. error:
  5061. mutex_unlock(&display->display_lock);
  5062. return rc;
  5063. }
  5064. int dsi_display_drm_bridge_deinit(struct dsi_display *display)
  5065. {
  5066. int rc = 0;
  5067. if (!display) {
  5068. DSI_ERR("Invalid params\n");
  5069. return -EINVAL;
  5070. }
  5071. mutex_lock(&display->display_lock);
  5072. dsi_drm_bridge_cleanup(display->bridge);
  5073. display->bridge = NULL;
  5074. mutex_unlock(&display->display_lock);
  5075. return rc;
  5076. }
  5077. /* Hook functions to call external connector, pointer validation is
  5078. * done in dsi_display_drm_ext_bridge_init.
  5079. */
  5080. static enum drm_connector_status dsi_display_drm_ext_detect(
  5081. struct drm_connector *connector,
  5082. bool force,
  5083. void *disp)
  5084. {
  5085. struct dsi_display *display = disp;
  5086. return display->ext_conn->funcs->detect(display->ext_conn, force);
  5087. }
  5088. static int dsi_display_drm_ext_get_modes(
  5089. struct drm_connector *connector, void *disp,
  5090. const struct msm_resource_caps_info *avail_res)
  5091. {
  5092. struct dsi_display *display = disp;
  5093. struct drm_display_mode *pmode, *pt;
  5094. int count;
  5095. /* if there are modes defined in panel, ignore external modes */
  5096. if (display->panel->num_timing_nodes)
  5097. return dsi_connector_get_modes(connector, disp, avail_res);
  5098. count = display->ext_conn->helper_private->get_modes(
  5099. display->ext_conn);
  5100. list_for_each_entry_safe(pmode, pt,
  5101. &display->ext_conn->probed_modes, head) {
  5102. list_move_tail(&pmode->head, &connector->probed_modes);
  5103. }
  5104. connector->display_info = display->ext_conn->display_info;
  5105. return count;
  5106. }
  5107. static enum drm_mode_status dsi_display_drm_ext_mode_valid(
  5108. struct drm_connector *connector,
  5109. struct drm_display_mode *mode,
  5110. void *disp, const struct msm_resource_caps_info *avail_res)
  5111. {
  5112. struct dsi_display *display = disp;
  5113. enum drm_mode_status status;
  5114. /* always do internal mode_valid check */
  5115. status = dsi_conn_mode_valid(connector, mode, disp, avail_res);
  5116. if (status != MODE_OK)
  5117. return status;
  5118. return display->ext_conn->helper_private->mode_valid(
  5119. display->ext_conn, mode);
  5120. }
  5121. static int dsi_display_drm_ext_atomic_check(struct drm_connector *connector,
  5122. void *disp,
  5123. struct drm_atomic_state *state)
  5124. {
  5125. struct dsi_display *display = disp;
  5126. struct drm_connector_state *c_state;
  5127. c_state = drm_atomic_get_new_connector_state(state, connector);
  5128. return display->ext_conn->helper_private->atomic_check(
  5129. display->ext_conn, state);
  5130. }
  5131. static int dsi_display_ext_get_info(struct drm_connector *connector,
  5132. struct msm_display_info *info, void *disp)
  5133. {
  5134. struct dsi_display *display;
  5135. int i;
  5136. if (!info || !disp) {
  5137. DSI_ERR("invalid params\n");
  5138. return -EINVAL;
  5139. }
  5140. display = disp;
  5141. if (!display->panel) {
  5142. DSI_ERR("invalid display panel\n");
  5143. return -EINVAL;
  5144. }
  5145. mutex_lock(&display->display_lock);
  5146. memset(info, 0, sizeof(struct msm_display_info));
  5147. info->intf_type = DRM_MODE_CONNECTOR_DSI;
  5148. info->num_of_h_tiles = display->ctrl_count;
  5149. for (i = 0; i < info->num_of_h_tiles; i++)
  5150. info->h_tile_instance[i] = display->ctrl[i].ctrl->cell_index;
  5151. info->is_connected = connector->status != connector_status_disconnected;
  5152. if (!strcmp(display->display_type, "primary"))
  5153. info->display_type = SDE_CONNECTOR_PRIMARY;
  5154. else if (!strcmp(display->display_type, "secondary"))
  5155. info->display_type = SDE_CONNECTOR_SECONDARY;
  5156. info->capabilities |= (MSM_DISPLAY_CAP_VID_MODE |
  5157. MSM_DISPLAY_CAP_EDID | MSM_DISPLAY_CAP_HOT_PLUG);
  5158. info->curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  5159. mutex_unlock(&display->display_lock);
  5160. return 0;
  5161. }
  5162. static int dsi_display_ext_get_mode_info(struct drm_connector *connector,
  5163. const struct drm_display_mode *drm_mode, struct msm_sub_mode *sub_mode,
  5164. struct msm_mode_info *mode_info,
  5165. void *display, const struct msm_resource_caps_info *avail_res)
  5166. {
  5167. struct msm_display_topology *topology;
  5168. if (!drm_mode || !mode_info ||
  5169. !avail_res || !avail_res->max_mixer_width)
  5170. return -EINVAL;
  5171. memset(mode_info, 0, sizeof(*mode_info));
  5172. mode_info->frame_rate = drm_mode_vrefresh(drm_mode);
  5173. mode_info->vtotal = drm_mode->vtotal;
  5174. topology = &mode_info->topology;
  5175. topology->num_lm = (avail_res->max_mixer_width
  5176. <= drm_mode->hdisplay) ? 2 : 1;
  5177. topology->num_enc = 0;
  5178. topology->num_intf = topology->num_lm;
  5179. mode_info->comp_info.comp_type = MSM_DISPLAY_COMPRESSION_NONE;
  5180. return 0;
  5181. }
  5182. static struct dsi_display_ext_bridge *dsi_display_ext_get_bridge(
  5183. struct drm_bridge *bridge)
  5184. {
  5185. struct msm_drm_private *priv;
  5186. struct sde_kms *sde_kms;
  5187. struct drm_connector *conn;
  5188. struct drm_connector_list_iter conn_iter;
  5189. struct sde_connector *sde_conn;
  5190. struct dsi_display *display;
  5191. struct dsi_display_ext_bridge *dsi_bridge = NULL;
  5192. int i;
  5193. if (!bridge || !bridge->encoder) {
  5194. SDE_ERROR("invalid argument\n");
  5195. return NULL;
  5196. }
  5197. priv = bridge->dev->dev_private;
  5198. sde_kms = to_sde_kms(priv->kms);
  5199. drm_connector_list_iter_begin(sde_kms->dev, &conn_iter);
  5200. drm_for_each_connector_iter(conn, &conn_iter) {
  5201. sde_conn = to_sde_connector(conn);
  5202. if (sde_conn->encoder == bridge->encoder) {
  5203. display = sde_conn->display;
  5204. display_for_each_ctrl(i, display) {
  5205. if (display->ext_bridge[i].bridge == bridge) {
  5206. dsi_bridge = &display->ext_bridge[i];
  5207. break;
  5208. }
  5209. }
  5210. }
  5211. }
  5212. drm_connector_list_iter_end(&conn_iter);
  5213. return dsi_bridge;
  5214. }
  5215. static void dsi_display_drm_ext_adjust_timing(
  5216. const struct dsi_display *display,
  5217. struct drm_display_mode *mode)
  5218. {
  5219. mode->hdisplay /= display->ctrl_count;
  5220. mode->hsync_start /= display->ctrl_count;
  5221. mode->hsync_end /= display->ctrl_count;
  5222. mode->htotal /= display->ctrl_count;
  5223. mode->hskew /= display->ctrl_count;
  5224. mode->clock /= display->ctrl_count;
  5225. }
  5226. static enum drm_mode_status dsi_display_drm_ext_bridge_mode_valid(
  5227. struct drm_bridge *bridge,
  5228. const struct drm_display_info *info,
  5229. const struct drm_display_mode *mode)
  5230. {
  5231. struct dsi_display_ext_bridge *ext_bridge;
  5232. struct drm_display_mode tmp;
  5233. ext_bridge = dsi_display_ext_get_bridge(bridge);
  5234. if (!ext_bridge)
  5235. return MODE_ERROR;
  5236. tmp = *mode;
  5237. dsi_display_drm_ext_adjust_timing(ext_bridge->display, &tmp);
  5238. return ext_bridge->orig_funcs->mode_valid(bridge, info, &tmp);
  5239. }
  5240. static bool dsi_display_drm_ext_bridge_mode_fixup(
  5241. struct drm_bridge *bridge,
  5242. const struct drm_display_mode *mode,
  5243. struct drm_display_mode *adjusted_mode)
  5244. {
  5245. struct dsi_display_ext_bridge *ext_bridge;
  5246. struct drm_display_mode tmp;
  5247. ext_bridge = dsi_display_ext_get_bridge(bridge);
  5248. if (!ext_bridge)
  5249. return false;
  5250. tmp = *mode;
  5251. dsi_display_drm_ext_adjust_timing(ext_bridge->display, &tmp);
  5252. return ext_bridge->orig_funcs->mode_fixup(bridge, &tmp, &tmp);
  5253. }
  5254. static void dsi_display_drm_ext_bridge_mode_set(
  5255. struct drm_bridge *bridge,
  5256. const struct drm_display_mode *mode,
  5257. const struct drm_display_mode *adjusted_mode)
  5258. {
  5259. struct dsi_display_ext_bridge *ext_bridge;
  5260. struct drm_display_mode tmp;
  5261. ext_bridge = dsi_display_ext_get_bridge(bridge);
  5262. if (!ext_bridge)
  5263. return;
  5264. tmp = *mode;
  5265. dsi_display_drm_ext_adjust_timing(ext_bridge->display, &tmp);
  5266. ext_bridge->orig_funcs->mode_set(bridge, &tmp, &tmp);
  5267. }
  5268. static int dsi_host_ext_attach(struct mipi_dsi_host *host,
  5269. struct mipi_dsi_device *dsi)
  5270. {
  5271. struct dsi_display *display = to_dsi_display(host);
  5272. struct dsi_panel *panel;
  5273. if (!host || !dsi || !display->panel) {
  5274. DSI_ERR("Invalid param\n");
  5275. return -EINVAL;
  5276. }
  5277. DSI_DEBUG("DSI[%s]: channel=%d, lanes=%d, format=%d, mode_flags=%lx\n",
  5278. dsi->name, dsi->channel, dsi->lanes,
  5279. dsi->format, dsi->mode_flags);
  5280. panel = display->panel;
  5281. panel->host_config.data_lanes = 0;
  5282. if (dsi->lanes > 0)
  5283. panel->host_config.data_lanes |= DSI_DATA_LANE_0;
  5284. if (dsi->lanes > 1)
  5285. panel->host_config.data_lanes |= DSI_DATA_LANE_1;
  5286. if (dsi->lanes > 2)
  5287. panel->host_config.data_lanes |= DSI_DATA_LANE_2;
  5288. if (dsi->lanes > 3)
  5289. panel->host_config.data_lanes |= DSI_DATA_LANE_3;
  5290. switch (dsi->format) {
  5291. case MIPI_DSI_FMT_RGB888:
  5292. panel->host_config.dst_format = DSI_PIXEL_FORMAT_RGB888;
  5293. break;
  5294. case MIPI_DSI_FMT_RGB666:
  5295. panel->host_config.dst_format = DSI_PIXEL_FORMAT_RGB666_LOOSE;
  5296. break;
  5297. case MIPI_DSI_FMT_RGB666_PACKED:
  5298. panel->host_config.dst_format = DSI_PIXEL_FORMAT_RGB666;
  5299. break;
  5300. case MIPI_DSI_FMT_RGB565:
  5301. default:
  5302. panel->host_config.dst_format = DSI_PIXEL_FORMAT_RGB565;
  5303. break;
  5304. }
  5305. if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO) {
  5306. panel->panel_mode = DSI_OP_VIDEO_MODE;
  5307. if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_BURST)
  5308. panel->video_config.traffic_mode =
  5309. DSI_VIDEO_TRAFFIC_BURST_MODE;
  5310. else if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE)
  5311. panel->video_config.traffic_mode =
  5312. DSI_VIDEO_TRAFFIC_SYNC_PULSES;
  5313. else
  5314. panel->video_config.traffic_mode =
  5315. DSI_VIDEO_TRAFFIC_SYNC_START_EVENTS;
  5316. panel->video_config.hsa_lp11_en =
  5317. dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HSA;
  5318. panel->video_config.hbp_lp11_en =
  5319. dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HBP;
  5320. panel->video_config.hfp_lp11_en =
  5321. dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HFP;
  5322. panel->video_config.pulse_mode_hsa_he =
  5323. dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HSE;
  5324. } else {
  5325. panel->panel_mode = DSI_OP_CMD_MODE;
  5326. DSI_ERR("command mode not supported by ext bridge\n");
  5327. return -ENOTSUPP;
  5328. }
  5329. panel->bl_config.type = DSI_BACKLIGHT_UNKNOWN;
  5330. return 0;
  5331. }
  5332. static struct mipi_dsi_host_ops dsi_host_ext_ops = {
  5333. .attach = dsi_host_ext_attach,
  5334. .detach = dsi_host_detach,
  5335. .transfer = dsi_host_transfer,
  5336. };
  5337. struct drm_panel *dsi_display_get_drm_panel(struct dsi_display *display)
  5338. {
  5339. if (!display || !display->panel) {
  5340. pr_err("invalid param(s)\n");
  5341. return NULL;
  5342. }
  5343. return &display->panel->drm_panel;
  5344. }
  5345. bool dsi_display_has_dsc_switch_support(struct dsi_display *display)
  5346. {
  5347. if (!display || !display->panel) {
  5348. pr_err("invalid param(s)\n");
  5349. return false;
  5350. }
  5351. return display->panel->dsc_switch_supported;
  5352. }
  5353. int dsi_display_drm_ext_bridge_init(struct dsi_display *display,
  5354. struct drm_encoder *encoder, struct drm_connector *connector)
  5355. {
  5356. struct drm_device *drm;
  5357. struct drm_bridge *bridge;
  5358. struct drm_bridge *ext_bridge;
  5359. struct drm_connector *ext_conn;
  5360. struct sde_connector *sde_conn;
  5361. struct drm_bridge *prev_bridge;
  5362. int rc = 0, i;
  5363. if (!display || !encoder || !connector)
  5364. return -EINVAL;
  5365. drm = encoder->dev;
  5366. bridge = drm_bridge_chain_get_first_bridge(encoder);
  5367. sde_conn = to_sde_connector(connector);
  5368. prev_bridge = bridge;
  5369. if (display->panel && !display->panel->host_config.ext_bridge_mode)
  5370. return 0;
  5371. if (!bridge)
  5372. return -EINVAL;
  5373. for (i = 0; i < display->ext_bridge_cnt; i++) {
  5374. struct dsi_display_ext_bridge *ext_bridge_info =
  5375. &display->ext_bridge[i];
  5376. struct drm_encoder *c_encoder;
  5377. /* return if ext bridge is already initialized */
  5378. if (ext_bridge_info->bridge)
  5379. return 0;
  5380. ext_bridge = of_drm_find_bridge(ext_bridge_info->node_of);
  5381. if (IS_ERR_OR_NULL(ext_bridge)) {
  5382. rc = PTR_ERR(ext_bridge);
  5383. DSI_ERR("failed to find ext bridge\n");
  5384. goto error;
  5385. }
  5386. /* override functions for mode adjustment */
  5387. if (display->ext_bridge_cnt > 1) {
  5388. ext_bridge_info->bridge_funcs = *ext_bridge->funcs;
  5389. if (ext_bridge->funcs->mode_fixup)
  5390. ext_bridge_info->bridge_funcs.mode_fixup =
  5391. dsi_display_drm_ext_bridge_mode_fixup;
  5392. if (ext_bridge->funcs->mode_valid)
  5393. ext_bridge_info->bridge_funcs.mode_valid =
  5394. dsi_display_drm_ext_bridge_mode_valid;
  5395. if (ext_bridge->funcs->mode_set)
  5396. ext_bridge_info->bridge_funcs.mode_set =
  5397. dsi_display_drm_ext_bridge_mode_set;
  5398. ext_bridge_info->orig_funcs = ext_bridge->funcs;
  5399. ext_bridge->funcs = &ext_bridge_info->bridge_funcs;
  5400. }
  5401. rc = drm_bridge_attach(encoder, ext_bridge, prev_bridge, 0);
  5402. if (rc) {
  5403. DSI_ERR("[%s] ext brige attach failed, %d\n",
  5404. display->name, rc);
  5405. goto error;
  5406. }
  5407. ext_bridge_info->display = display;
  5408. ext_bridge_info->bridge = ext_bridge;
  5409. prev_bridge = ext_bridge;
  5410. /* ext bridge will init its own connector during attach,
  5411. * we need to extract it out of the connector list
  5412. */
  5413. spin_lock_irq(&drm->mode_config.connector_list_lock);
  5414. ext_conn = list_last_entry(&drm->mode_config.connector_list,
  5415. struct drm_connector, head);
  5416. if (!ext_conn) {
  5417. DSI_ERR("failed to get external connector\n");
  5418. rc = PTR_ERR(ext_conn);
  5419. spin_unlock_irq(&drm->mode_config.connector_list_lock);
  5420. goto error;
  5421. }
  5422. drm_connector_for_each_possible_encoder(ext_conn, c_encoder)
  5423. break;
  5424. if (!c_encoder) {
  5425. DSI_ERR("failed to get encoder\n");
  5426. rc = PTR_ERR(c_encoder);
  5427. spin_unlock_irq(&drm->mode_config.connector_list_lock);
  5428. goto error;
  5429. }
  5430. if (ext_conn && ext_conn != connector &&
  5431. c_encoder->base.id == bridge->encoder->base.id) {
  5432. list_del_init(&ext_conn->head);
  5433. display->ext_conn = ext_conn;
  5434. }
  5435. spin_unlock_irq(&drm->mode_config.connector_list_lock);
  5436. /* if there is no valid external connector created, or in split
  5437. * mode, default setting is used from panel defined in DT file.
  5438. */
  5439. if (!display->ext_conn ||
  5440. !display->ext_conn->funcs ||
  5441. !display->ext_conn->helper_private ||
  5442. display->ext_bridge_cnt > 1) {
  5443. display->ext_conn = NULL;
  5444. continue;
  5445. }
  5446. /* otherwise, hook up the functions to use external connector */
  5447. if (display->ext_conn->funcs->detect)
  5448. sde_conn->ops.detect = dsi_display_drm_ext_detect;
  5449. if (display->ext_conn->helper_private->get_modes)
  5450. sde_conn->ops.get_modes =
  5451. dsi_display_drm_ext_get_modes;
  5452. if (display->ext_conn->helper_private->mode_valid)
  5453. sde_conn->ops.mode_valid =
  5454. dsi_display_drm_ext_mode_valid;
  5455. if (display->ext_conn->helper_private->atomic_check)
  5456. sde_conn->ops.atomic_check =
  5457. dsi_display_drm_ext_atomic_check;
  5458. sde_conn->ops.get_info =
  5459. dsi_display_ext_get_info;
  5460. sde_conn->ops.get_mode_info =
  5461. dsi_display_ext_get_mode_info;
  5462. /* add support to attach/detach */
  5463. display->host.ops = &dsi_host_ext_ops;
  5464. }
  5465. return 0;
  5466. error:
  5467. return rc;
  5468. }
  5469. int dsi_display_get_info(struct drm_connector *connector,
  5470. struct msm_display_info *info, void *disp)
  5471. {
  5472. struct dsi_display *display;
  5473. struct dsi_panel_phy_props phy_props;
  5474. struct dsi_host_common_cfg *host;
  5475. int i, rc;
  5476. if (!info || !disp) {
  5477. DSI_ERR("invalid params\n");
  5478. return -EINVAL;
  5479. }
  5480. display = disp;
  5481. if (!display->panel) {
  5482. DSI_ERR("invalid display panel\n");
  5483. return -EINVAL;
  5484. }
  5485. mutex_lock(&display->display_lock);
  5486. rc = dsi_panel_get_phy_props(display->panel, &phy_props);
  5487. if (rc) {
  5488. DSI_ERR("[%s] failed to get panel phy props, rc=%d\n",
  5489. display->name, rc);
  5490. goto error;
  5491. }
  5492. memset(info, 0, sizeof(struct msm_display_info));
  5493. info->intf_type = DRM_MODE_CONNECTOR_DSI;
  5494. info->num_of_h_tiles = display->ctrl_count;
  5495. for (i = 0; i < info->num_of_h_tiles; i++)
  5496. info->h_tile_instance[i] = display->ctrl[i].ctrl->cell_index;
  5497. info->is_connected = display->is_active;
  5498. if (!strcmp(display->display_type, "primary"))
  5499. info->display_type = SDE_CONNECTOR_PRIMARY;
  5500. else if (!strcmp(display->display_type, "secondary"))
  5501. info->display_type = SDE_CONNECTOR_SECONDARY;
  5502. info->width_mm = phy_props.panel_width_mm;
  5503. info->height_mm = phy_props.panel_height_mm;
  5504. info->max_width = 1920;
  5505. info->max_height = 1080;
  5506. info->qsync_min_fps = display->panel->qsync_caps.qsync_min_fps;
  5507. info->has_qsync_min_fps_list = (display->panel->qsync_caps.qsync_min_fps_list_len > 0);
  5508. info->has_avr_step_req = (display->panel->avr_caps.avr_step_fps_list_len > 0);
  5509. info->poms_align_vsync = display->panel->poms_align_vsync;
  5510. switch (display->panel->panel_mode) {
  5511. case DSI_OP_VIDEO_MODE:
  5512. info->curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  5513. info->capabilities |= MSM_DISPLAY_CAP_VID_MODE;
  5514. if (display->panel->panel_mode_switch_enabled)
  5515. info->capabilities |= MSM_DISPLAY_CAP_CMD_MODE;
  5516. break;
  5517. case DSI_OP_CMD_MODE:
  5518. info->curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  5519. info->capabilities |= MSM_DISPLAY_CAP_CMD_MODE;
  5520. if (display->panel->panel_mode_switch_enabled)
  5521. info->capabilities |= MSM_DISPLAY_CAP_VID_MODE;
  5522. info->is_te_using_watchdog_timer = is_sim_panel(display);
  5523. break;
  5524. default:
  5525. DSI_ERR("unknwown dsi panel mode %d\n",
  5526. display->panel->panel_mode);
  5527. break;
  5528. }
  5529. if (display->panel->esd_config.esd_enabled && !is_sim_panel(display))
  5530. info->capabilities |= MSM_DISPLAY_ESD_ENABLED;
  5531. info->te_source = display->te_source;
  5532. host = &display->panel->host_config;
  5533. if (host->split_link.enabled)
  5534. info->capabilities |= MSM_DISPLAY_SPLIT_LINK;
  5535. info->dsc_count = display->panel->dsc_count;
  5536. info->lm_count = display->panel->lm_count;
  5537. error:
  5538. mutex_unlock(&display->display_lock);
  5539. return rc;
  5540. }
  5541. int dsi_display_get_mode_count(struct dsi_display *display,
  5542. u32 *count)
  5543. {
  5544. if (!display || !display->panel) {
  5545. DSI_ERR("invalid display:%d panel:%d\n", display != NULL,
  5546. display ? display->panel != NULL : 0);
  5547. return -EINVAL;
  5548. }
  5549. mutex_lock(&display->display_lock);
  5550. *count = display->panel->num_display_modes;
  5551. mutex_unlock(&display->display_lock);
  5552. return 0;
  5553. }
  5554. void dsi_display_adjust_mode_timing(struct dsi_display *display,
  5555. struct dsi_display_mode *dsi_mode,
  5556. int lanes, int bpp)
  5557. {
  5558. u64 new_htotal, new_vtotal, htotal, vtotal, old_htotal, div;
  5559. struct dsi_dyn_clk_caps *dyn_clk_caps;
  5560. u32 bits_per_symbol = 16, num_of_symbols = 7; /* For Cphy */
  5561. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  5562. /* Constant FPS is not supported on command mode */
  5563. if (!(dsi_mode->panel_mode_caps & DSI_OP_VIDEO_MODE))
  5564. return;
  5565. if (!dyn_clk_caps->maintain_const_fps)
  5566. return;
  5567. /*
  5568. * When there is a dynamic clock switch, there is small change
  5569. * in FPS. To compensate for this difference in FPS, hfp or vfp
  5570. * is adjusted. It has been assumed that the refined porch values
  5571. * are supported by the panel. This logic can be enhanced further
  5572. * in future by taking min/max porches supported by the panel.
  5573. */
  5574. switch (dyn_clk_caps->type) {
  5575. case DSI_DYN_CLK_TYPE_CONST_FPS_ADJUST_HFP:
  5576. vtotal = DSI_V_TOTAL(&dsi_mode->timing);
  5577. old_htotal = dsi_h_total_dce(&dsi_mode->timing);
  5578. do_div(old_htotal, display->ctrl_count);
  5579. new_htotal = dsi_mode->timing.clk_rate_hz * lanes;
  5580. div = bpp * vtotal * dsi_mode->timing.refresh_rate;
  5581. if (dsi_is_type_cphy(&display->panel->host_config)) {
  5582. new_htotal = new_htotal * bits_per_symbol;
  5583. div = div * num_of_symbols;
  5584. }
  5585. do_div(new_htotal, div);
  5586. if (old_htotal > new_htotal)
  5587. dsi_mode->timing.h_front_porch -=
  5588. ((old_htotal - new_htotal) * display->ctrl_count);
  5589. else
  5590. dsi_mode->timing.h_front_porch +=
  5591. ((new_htotal - old_htotal) * display->ctrl_count);
  5592. break;
  5593. case DSI_DYN_CLK_TYPE_CONST_FPS_ADJUST_VFP:
  5594. htotal = dsi_h_total_dce(&dsi_mode->timing);
  5595. do_div(htotal, display->ctrl_count);
  5596. new_vtotal = dsi_mode->timing.clk_rate_hz * lanes;
  5597. div = bpp * htotal * dsi_mode->timing.refresh_rate;
  5598. if (dsi_is_type_cphy(&display->panel->host_config)) {
  5599. new_vtotal = new_vtotal * bits_per_symbol;
  5600. div = div * num_of_symbols;
  5601. }
  5602. do_div(new_vtotal, div);
  5603. dsi_mode->timing.v_front_porch = new_vtotal -
  5604. dsi_mode->timing.v_back_porch -
  5605. dsi_mode->timing.v_sync_width -
  5606. dsi_mode->timing.v_active;
  5607. break;
  5608. default:
  5609. break;
  5610. }
  5611. dsi_mode->pixel_clk_khz = div_u64(dsi_mode->timing.clk_rate_hz * lanes, bpp);
  5612. do_div(dsi_mode->pixel_clk_khz, 1000);
  5613. dsi_mode->pixel_clk_khz *= display->ctrl_count;
  5614. }
  5615. static void _dsi_display_populate_bit_clks(struct dsi_display *display, int start, int end)
  5616. {
  5617. struct dsi_dyn_clk_caps *dyn_clk_caps;
  5618. struct dsi_display_mode *src, dst;
  5619. struct dsi_host_common_cfg *cfg;
  5620. int i, j, bpp, lanes = 0;
  5621. if (!display)
  5622. return;
  5623. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  5624. if (!dyn_clk_caps->dyn_clk_support)
  5625. return;
  5626. cfg = &(display->panel->host_config);
  5627. bpp = dsi_pixel_format_to_bpp(cfg->dst_format);
  5628. if (cfg->data_lanes & DSI_DATA_LANE_0)
  5629. lanes++;
  5630. if (cfg->data_lanes & DSI_DATA_LANE_1)
  5631. lanes++;
  5632. if (cfg->data_lanes & DSI_DATA_LANE_2)
  5633. lanes++;
  5634. if (cfg->data_lanes & DSI_DATA_LANE_3)
  5635. lanes++;
  5636. for (i = start; i < end; i++) {
  5637. src = &display->modes[i];
  5638. if (!src)
  5639. return;
  5640. if (!src->priv_info->bit_clk_list.count)
  5641. continue;
  5642. src->timing.clk_rate_hz = src->priv_info->bit_clk_list.rates[0];
  5643. dsi_display_adjust_mode_timing(display, src, lanes, bpp);
  5644. /* populate mode adjusted values */
  5645. for (j = 0; j < src->priv_info->bit_clk_list.count; j++) {
  5646. memcpy(&dst, src, sizeof(struct dsi_display_mode));
  5647. memcpy(&dst.timing, &src->timing, sizeof(struct dsi_mode_info));
  5648. dst.timing.clk_rate_hz = src->priv_info->bit_clk_list.rates[j];
  5649. dsi_display_adjust_mode_timing(display, &dst, lanes, bpp);
  5650. /* store the list of RFI matching porches */
  5651. switch (dyn_clk_caps->type) {
  5652. case DSI_DYN_CLK_TYPE_CONST_FPS_ADJUST_HFP:
  5653. src->priv_info->bit_clk_list.front_porches[j] =
  5654. dst.timing.h_front_porch;
  5655. break;
  5656. case DSI_DYN_CLK_TYPE_CONST_FPS_ADJUST_VFP:
  5657. src->priv_info->bit_clk_list.front_porches[j] =
  5658. dst.timing.v_front_porch;
  5659. break;
  5660. default:
  5661. break;
  5662. }
  5663. /* store the list of RFI matching pixel clocks */
  5664. src->priv_info->bit_clk_list.pixel_clks_khz[j] = dst.pixel_clk_khz;
  5665. }
  5666. }
  5667. }
  5668. int dsi_display_restore_bit_clk(struct dsi_display *display, struct dsi_display_mode *mode)
  5669. {
  5670. int i;
  5671. u32 clk_rate_hz = 0;
  5672. if (!display || !mode || !mode->priv_info) {
  5673. DSI_ERR("invalid arguments\n");
  5674. return -EINVAL;
  5675. }
  5676. clk_rate_hz = display->cached_clk_rate;
  5677. if (mode->priv_info->bit_clk_list.count) {
  5678. /* use first entry as the default bit clk rate */
  5679. clk_rate_hz = mode->priv_info->bit_clk_list.rates[0];
  5680. for (i = 0; i < mode->priv_info->bit_clk_list.count; i++) {
  5681. if (display->dyn_bit_clk == mode->priv_info->bit_clk_list.rates[i])
  5682. clk_rate_hz = display->dyn_bit_clk;
  5683. }
  5684. }
  5685. mode->timing.clk_rate_hz = clk_rate_hz;
  5686. mode->priv_info->clk_rate_hz = clk_rate_hz;
  5687. SDE_EVT32(clk_rate_hz, display->cached_clk_rate, display->dyn_bit_clk);
  5688. DSI_DEBUG("clk_rate_hz:%u, cached_clk_rate:%u, dyn_bit_clk:%u\n",
  5689. clk_rate_hz, display->cached_clk_rate, display->dyn_bit_clk);
  5690. return 0;
  5691. }
  5692. void dsi_display_put_mode(struct dsi_display *display,
  5693. struct dsi_display_mode *mode)
  5694. {
  5695. dsi_panel_put_mode(mode);
  5696. }
  5697. int dsi_display_get_modes(struct dsi_display *display,
  5698. struct dsi_display_mode **out_modes)
  5699. {
  5700. struct dsi_dfps_capabilities dfps_caps;
  5701. struct dsi_display_ctrl *ctrl;
  5702. struct dsi_host_common_cfg *host = &display->panel->host_config;
  5703. bool is_split_link, support_cmd_mode, support_video_mode;
  5704. u32 num_dfps_rates, timing_mode_count, display_mode_count;
  5705. u32 sublinks_count, mode_idx, array_idx = 0;
  5706. struct dsi_dyn_clk_caps *dyn_clk_caps;
  5707. int i, start, end, rc = -EINVAL;
  5708. int dsc_modes = 0, nondsc_modes = 0;
  5709. struct dsi_qsync_capabilities *qsync_caps;
  5710. if (!display || !out_modes) {
  5711. DSI_ERR("Invalid params\n");
  5712. return -EINVAL;
  5713. }
  5714. *out_modes = NULL;
  5715. ctrl = &display->ctrl[0];
  5716. mutex_lock(&display->display_lock);
  5717. if (display->modes)
  5718. goto exit;
  5719. display_mode_count = display->panel->num_display_modes;
  5720. display->modes = kcalloc(display_mode_count, sizeof(*display->modes),
  5721. GFP_KERNEL);
  5722. if (!display->modes) {
  5723. rc = -ENOMEM;
  5724. goto error;
  5725. }
  5726. rc = dsi_panel_get_dfps_caps(display->panel, &dfps_caps);
  5727. if (rc) {
  5728. DSI_ERR("[%s] failed to get dfps caps from panel\n",
  5729. display->name);
  5730. goto error;
  5731. }
  5732. qsync_caps = &(display->panel->qsync_caps);
  5733. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  5734. timing_mode_count = display->panel->num_timing_nodes;
  5735. /* Validate command line timing */
  5736. if ((display->cmdline_timing != NO_OVERRIDE) &&
  5737. (display->cmdline_timing >= timing_mode_count))
  5738. display->cmdline_timing = NO_OVERRIDE;
  5739. for (mode_idx = 0; mode_idx < timing_mode_count; mode_idx++) {
  5740. struct dsi_display_mode display_mode;
  5741. int topology_override = NO_OVERRIDE;
  5742. bool is_preferred = false;
  5743. u32 frame_threshold_us = ctrl->ctrl->frame_threshold_time_us;
  5744. memset(&display_mode, 0, sizeof(display_mode));
  5745. rc = dsi_panel_get_mode(display->panel, mode_idx,
  5746. &display_mode,
  5747. topology_override);
  5748. if (rc) {
  5749. DSI_ERR("[%s] failed to get mode idx %d from panel\n",
  5750. display->name, mode_idx);
  5751. goto error;
  5752. }
  5753. if (display->cmdline_timing == display_mode.mode_idx) {
  5754. topology_override = display->cmdline_topology;
  5755. is_preferred = true;
  5756. }
  5757. support_cmd_mode = display_mode.panel_mode_caps & DSI_OP_CMD_MODE;
  5758. support_video_mode = display_mode.panel_mode_caps & DSI_OP_VIDEO_MODE;
  5759. if (display_mode.priv_info->dsc_enabled)
  5760. dsc_modes++;
  5761. else
  5762. nondsc_modes++;
  5763. /* Setup widebus support */
  5764. display_mode.priv_info->widebus_support =
  5765. ctrl->ctrl->hw.widebus_support;
  5766. num_dfps_rates = ((!dfps_caps.dfps_support ||
  5767. !support_video_mode) ? 1 : dfps_caps.dfps_list_len);
  5768. /* Calculate dsi frame transfer time */
  5769. if (support_cmd_mode) {
  5770. dsi_panel_calc_dsi_transfer_time(
  5771. &display->panel->host_config,
  5772. &display_mode, frame_threshold_us);
  5773. display_mode.priv_info->dsi_transfer_time_us =
  5774. display_mode.timing.dsi_transfer_time_us;
  5775. display_mode.priv_info->min_dsi_clk_hz =
  5776. display_mode.timing.min_dsi_clk_hz;
  5777. display_mode.priv_info->mdp_transfer_time_us =
  5778. display_mode.timing.mdp_transfer_time_us;
  5779. }
  5780. is_split_link = host->split_link.enabled;
  5781. sublinks_count = host->split_link.num_sublinks;
  5782. if (is_split_link && sublinks_count > 1) {
  5783. display_mode.timing.h_active *= sublinks_count;
  5784. display_mode.timing.h_front_porch *= sublinks_count;
  5785. display_mode.timing.h_sync_width *= sublinks_count;
  5786. display_mode.timing.h_back_porch *= sublinks_count;
  5787. display_mode.timing.h_skew *= sublinks_count;
  5788. display_mode.pixel_clk_khz *= sublinks_count;
  5789. } else {
  5790. display_mode.timing.h_active *= display->ctrl_count;
  5791. display_mode.timing.h_front_porch *=
  5792. display->ctrl_count;
  5793. display_mode.timing.h_sync_width *=
  5794. display->ctrl_count;
  5795. display_mode.timing.h_back_porch *=
  5796. display->ctrl_count;
  5797. display_mode.timing.h_skew *= display->ctrl_count;
  5798. display_mode.pixel_clk_khz *= display->ctrl_count;
  5799. }
  5800. start = array_idx;
  5801. for (i = 0; i < num_dfps_rates; i++) {
  5802. struct dsi_display_mode *sub_mode =
  5803. &display->modes[array_idx];
  5804. u32 curr_refresh_rate;
  5805. if (!sub_mode) {
  5806. DSI_ERR("invalid mode data\n");
  5807. rc = -EFAULT;
  5808. goto error;
  5809. }
  5810. memcpy(sub_mode, &display_mode, sizeof(display_mode));
  5811. array_idx++;
  5812. /*
  5813. * Populate mode qsync min fps from panel min qsync fps dt property
  5814. * in video mode & in command mode where per mode qsync min fps is
  5815. * not defined.
  5816. */
  5817. if (!sub_mode->timing.qsync_min_fps && qsync_caps->qsync_min_fps)
  5818. sub_mode->timing.qsync_min_fps = qsync_caps->qsync_min_fps;
  5819. if (!dfps_caps.dfps_support || !support_video_mode)
  5820. continue;
  5821. sub_mode->mode_idx += (array_idx - 1);
  5822. curr_refresh_rate = sub_mode->timing.refresh_rate;
  5823. sub_mode->timing.refresh_rate = dfps_caps.dfps_list[i];
  5824. /* Override with qsync min fps list in dfps usecases */
  5825. if (qsync_caps->qsync_min_fps && qsync_caps->qsync_min_fps_list_len)
  5826. sub_mode->timing.qsync_min_fps = qsync_caps->qsync_min_fps_list[i];
  5827. dsi_display_get_dfps_timing(display, sub_mode,
  5828. curr_refresh_rate);
  5829. sub_mode->panel_mode_caps = DSI_OP_VIDEO_MODE;
  5830. }
  5831. end = array_idx;
  5832. _dsi_display_populate_bit_clks(display, start, end);
  5833. if (is_preferred) {
  5834. /* Set first timing sub mode as preferred mode */
  5835. display->modes[start].is_preferred = true;
  5836. }
  5837. }
  5838. if (dsc_modes && nondsc_modes)
  5839. display->panel->dsc_switch_supported = true;
  5840. exit:
  5841. *out_modes = display->modes;
  5842. rc = 0;
  5843. error:
  5844. if (rc)
  5845. kfree(display->modes);
  5846. mutex_unlock(&display->display_lock);
  5847. return rc;
  5848. }
  5849. int dsi_display_get_panel_vfp(void *dsi_display,
  5850. int h_active, int v_active)
  5851. {
  5852. int i, rc = 0;
  5853. u32 count, refresh_rate = 0;
  5854. struct dsi_dfps_capabilities dfps_caps;
  5855. struct dsi_display *display = (struct dsi_display *)dsi_display;
  5856. struct dsi_host_common_cfg *host;
  5857. if (!display || !display->panel)
  5858. return -EINVAL;
  5859. mutex_lock(&display->display_lock);
  5860. count = display->panel->num_display_modes;
  5861. if (display->panel->cur_mode)
  5862. refresh_rate = display->panel->cur_mode->timing.refresh_rate;
  5863. dsi_panel_get_dfps_caps(display->panel, &dfps_caps);
  5864. if (dfps_caps.dfps_support)
  5865. refresh_rate = dfps_caps.max_refresh_rate;
  5866. if (!refresh_rate) {
  5867. mutex_unlock(&display->display_lock);
  5868. DSI_ERR("Null Refresh Rate\n");
  5869. return -EINVAL;
  5870. }
  5871. host = &display->panel->host_config;
  5872. if (host->split_link.enabled)
  5873. h_active *= host->split_link.num_sublinks;
  5874. else
  5875. h_active *= display->ctrl_count;
  5876. for (i = 0; i < count; i++) {
  5877. struct dsi_display_mode *m = &display->modes[i];
  5878. if (m && v_active == m->timing.v_active &&
  5879. h_active == m->timing.h_active &&
  5880. refresh_rate == m->timing.refresh_rate) {
  5881. rc = m->timing.v_front_porch;
  5882. break;
  5883. }
  5884. }
  5885. mutex_unlock(&display->display_lock);
  5886. return rc;
  5887. }
  5888. int dsi_display_get_default_lms(void *dsi_display, u32 *num_lm)
  5889. {
  5890. struct dsi_display *display = (struct dsi_display *)dsi_display;
  5891. u32 count, i;
  5892. int rc = 0;
  5893. *num_lm = 0;
  5894. mutex_lock(&display->display_lock);
  5895. count = display->panel->num_display_modes;
  5896. mutex_unlock(&display->display_lock);
  5897. if (!display->modes) {
  5898. struct dsi_display_mode *m;
  5899. rc = dsi_display_get_modes(display, &m);
  5900. if (rc)
  5901. return rc;
  5902. }
  5903. mutex_lock(&display->display_lock);
  5904. for (i = 0; i < count; i++) {
  5905. struct dsi_display_mode *m = &display->modes[i];
  5906. *num_lm = max(m->priv_info->topology.num_lm, *num_lm);
  5907. }
  5908. mutex_unlock(&display->display_lock);
  5909. return rc;
  5910. }
  5911. int dsi_display_get_avr_step_req_fps(void *display_dsi, u32 mode_fps)
  5912. {
  5913. struct dsi_display *display = (struct dsi_display *)display_dsi;
  5914. struct dsi_panel *panel;
  5915. u32 i, step = 0;
  5916. if (!display || !display->panel)
  5917. return -EINVAL;
  5918. panel = display->panel;
  5919. /* support a single fixed rate, or rate corresponding to dfps list entry */
  5920. if (panel->avr_caps.avr_step_fps_list_len == 1) {
  5921. step = panel->avr_caps.avr_step_fps_list[0];
  5922. } else if (panel->avr_caps.avr_step_fps_list_len > 1) {
  5923. for (i = 0; i < panel->dfps_caps.dfps_list_len; i++) {
  5924. if (panel->dfps_caps.dfps_list[i] == mode_fps)
  5925. step = panel->avr_caps.avr_step_fps_list[i];
  5926. }
  5927. }
  5928. DSI_DEBUG("mode_fps %u, avr_step fps %u\n", mode_fps, step);
  5929. return step;
  5930. }
  5931. static bool dsi_display_match_timings(const struct dsi_display_mode *mode1,
  5932. struct dsi_display_mode *mode2, unsigned int match_flags)
  5933. {
  5934. bool is_matching = false;
  5935. if (match_flags & DSI_MODE_MATCH_ACTIVE_TIMINGS) {
  5936. is_matching = mode1->timing.h_active == mode2->timing.h_active &&
  5937. mode1->timing.v_active == mode2->timing.v_active &&
  5938. mode1->timing.refresh_rate == mode2->timing.refresh_rate;
  5939. if (!is_matching)
  5940. goto end;
  5941. }
  5942. if (match_flags & DSI_MODE_MATCH_PORCH_TIMINGS)
  5943. is_matching = mode1->timing.h_back_porch == mode2->timing.h_back_porch &&
  5944. mode1->timing.h_front_porch == mode2->timing.h_front_porch &&
  5945. mode1->timing.h_sync_width == mode2->timing.h_sync_width &&
  5946. mode1->timing.h_skew == mode2->timing.h_skew &&
  5947. mode1->timing.v_back_porch == mode2->timing.v_back_porch &&
  5948. mode1->timing.v_front_porch == mode2->timing.v_front_porch &&
  5949. mode1->timing.v_sync_width == mode2->timing.v_sync_width;
  5950. end:
  5951. return is_matching;
  5952. }
  5953. bool dsi_display_mode_match(const struct dsi_display_mode *mode1,
  5954. struct dsi_display_mode *mode2, unsigned int match_flags)
  5955. {
  5956. if (!mode1 && !mode2)
  5957. return true;
  5958. if (!mode1 || !mode2)
  5959. return false;
  5960. if ((match_flags & DSI_MODE_MATCH_FULL_TIMINGS) &&
  5961. !dsi_display_match_timings(mode1, mode2, match_flags))
  5962. return false;
  5963. if ((match_flags & DSI_MODE_MATCH_DSC_CONFIG) &&
  5964. mode1->priv_info->dsc_enabled != mode2->priv_info->dsc_enabled)
  5965. return false;
  5966. return true;
  5967. }
  5968. int dsi_display_find_mode(struct dsi_display *display,
  5969. struct dsi_display_mode *cmp,
  5970. struct msm_sub_mode *sub_mode,
  5971. struct dsi_display_mode **out_mode)
  5972. {
  5973. u32 count, i;
  5974. int rc;
  5975. struct dsi_display_mode *m;
  5976. struct dsi_dyn_clk_caps *dyn_clk_caps;
  5977. unsigned int match_flags = DSI_MODE_MATCH_FULL_TIMINGS;
  5978. struct dsi_display_mode_priv_info *priv_info;
  5979. if (!display || !out_mode)
  5980. return -EINVAL;
  5981. *out_mode = NULL;
  5982. mutex_lock(&display->display_lock);
  5983. count = display->panel->num_display_modes;
  5984. mutex_unlock(&display->display_lock);
  5985. if (!display->modes) {
  5986. rc = dsi_display_get_modes(display, &m);
  5987. if (rc)
  5988. return rc;
  5989. }
  5990. priv_info = kzalloc(sizeof(struct dsi_display_mode_priv_info), GFP_KERNEL);
  5991. if (ZERO_OR_NULL_PTR(priv_info))
  5992. return -ENOMEM;
  5993. mutex_lock(&display->display_lock);
  5994. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  5995. for (i = 0; i < count; i++) {
  5996. m = &display->modes[i];
  5997. /**
  5998. * When dynamic bit clock is enabled with contants FPS,
  5999. * the adjusted mode porches value may not match the panel
  6000. * default mode porches and panel mode lookup will fail.
  6001. * In that case we omit porches in mode matching function.
  6002. */
  6003. if (dyn_clk_caps->maintain_const_fps)
  6004. match_flags = DSI_MODE_MATCH_ACTIVE_TIMINGS;
  6005. if (sub_mode && sub_mode->dsc_mode) {
  6006. match_flags |= DSI_MODE_MATCH_DSC_CONFIG;
  6007. cmp->priv_info = priv_info;
  6008. cmp->priv_info->dsc_enabled = (sub_mode->dsc_mode ==
  6009. MSM_DISPLAY_DSC_MODE_ENABLED) ? true : false;
  6010. }
  6011. if (dsi_display_mode_match(cmp, m, match_flags)) {
  6012. *out_mode = m;
  6013. rc = 0;
  6014. break;
  6015. }
  6016. }
  6017. cmp->priv_info = NULL;
  6018. mutex_unlock(&display->display_lock);
  6019. kfree(priv_info);
  6020. if (!*out_mode) {
  6021. DSI_ERR("[%s] failed to find mode for v_active %u h_active %u fps %u pclk %u\n",
  6022. display->name, cmp->timing.v_active,
  6023. cmp->timing.h_active, cmp->timing.refresh_rate,
  6024. cmp->pixel_clk_khz);
  6025. rc = -ENOENT;
  6026. }
  6027. return rc;
  6028. }
  6029. static inline bool dsi_display_mode_switch_dfps(struct dsi_display_mode *cur,
  6030. struct dsi_display_mode *adj)
  6031. {
  6032. /*
  6033. * If there is a change in the hfp or vfp of the current and adjoining
  6034. * mode,then either it is a dfps mode switch or dynamic clk change with
  6035. * constant fps.
  6036. */
  6037. if ((cur->timing.h_front_porch != adj->timing.h_front_porch) ||
  6038. (cur->timing.v_front_porch != adj->timing.v_front_porch))
  6039. return true;
  6040. else
  6041. return false;
  6042. }
  6043. /**
  6044. * dsi_display_validate_mode_change() - Validate mode change case.
  6045. * @display: DSI display handle.
  6046. * @cur_mode: Current mode.
  6047. * @adj_mode: Mode to be set.
  6048. * MSM_MODE_FLAG_SEAMLESS_VRR flag is set if there
  6049. * is change in hfp or vfp but vactive and hactive are same.
  6050. * DSI_MODE_FLAG_DYN_CLK flag is set if there
  6051. * is change in clk but vactive and hactive are same.
  6052. * Return: error code.
  6053. */
  6054. int dsi_display_validate_mode_change(struct dsi_display *display,
  6055. struct dsi_display_mode *cur_mode,
  6056. struct dsi_display_mode *adj_mode)
  6057. {
  6058. int rc = 0;
  6059. struct dsi_dfps_capabilities dfps_caps;
  6060. struct dsi_dyn_clk_caps *dyn_clk_caps;
  6061. struct sde_connector *sde_conn;
  6062. if (!display || !adj_mode || !display->drm_conn) {
  6063. DSI_ERR("Invalid params\n");
  6064. return -EINVAL;
  6065. }
  6066. if (!display->panel || !display->panel->cur_mode) {
  6067. DSI_DEBUG("Current panel mode not set\n");
  6068. return rc;
  6069. }
  6070. if ((cur_mode->timing.v_active != adj_mode->timing.v_active) ||
  6071. (cur_mode->timing.h_active != adj_mode->timing.h_active)) {
  6072. DSI_DEBUG("Avoid VRR and POMS when resolution is changed\n");
  6073. return rc;
  6074. }
  6075. sde_conn = to_sde_connector(display->drm_conn);
  6076. mutex_lock(&display->display_lock);
  6077. if (sde_conn->expected_panel_mode == MSM_DISPLAY_VIDEO_MODE &&
  6078. display->config.panel_mode == DSI_OP_CMD_MODE) {
  6079. adj_mode->dsi_mode_flags |= DSI_MODE_FLAG_POMS_TO_VID;
  6080. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1, sde_conn->expected_panel_mode,
  6081. display->config.panel_mode);
  6082. DSI_DEBUG("Panel operating mode change to video detected\n");
  6083. } else if (sde_conn->expected_panel_mode == MSM_DISPLAY_CMD_MODE &&
  6084. display->config.panel_mode == DSI_OP_VIDEO_MODE) {
  6085. adj_mode->dsi_mode_flags |= DSI_MODE_FLAG_POMS_TO_CMD;
  6086. SDE_EVT32(SDE_EVTLOG_FUNC_CASE2, sde_conn->expected_panel_mode,
  6087. display->config.panel_mode);
  6088. DSI_DEBUG("Panel operating mode change to command detected\n");
  6089. } else if (cur_mode->timing.dsc_enabled != adj_mode->timing.dsc_enabled) {
  6090. adj_mode->dsi_mode_flags |= DSI_MODE_FLAG_DMS;
  6091. SDE_EVT32(SDE_EVTLOG_FUNC_CASE3, cur_mode->timing.dsc_enabled,
  6092. adj_mode->timing.dsc_enabled);
  6093. DSI_DEBUG("DSC mode change detected\n");
  6094. } else {
  6095. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  6096. /* dfps and dynamic clock with const fps use case */
  6097. if (dsi_display_mode_switch_dfps(cur_mode, adj_mode)) {
  6098. dsi_panel_get_dfps_caps(display->panel, &dfps_caps);
  6099. if (dfps_caps.dfps_support ||
  6100. dyn_clk_caps->maintain_const_fps) {
  6101. DSI_DEBUG("Mode switch is seamless variable refresh\n");
  6102. adj_mode->dsi_mode_flags |= DSI_MODE_FLAG_VRR;
  6103. SDE_EVT32(SDE_EVTLOG_FUNC_CASE4,
  6104. cur_mode->timing.refresh_rate,
  6105. adj_mode->timing.refresh_rate,
  6106. cur_mode->timing.h_front_porch,
  6107. adj_mode->timing.h_front_porch,
  6108. cur_mode->timing.v_front_porch,
  6109. adj_mode->timing.v_front_porch);
  6110. }
  6111. }
  6112. /* dynamic clk change use case */
  6113. if (display->dyn_bit_clk_pending) {
  6114. if (dyn_clk_caps->dyn_clk_support) {
  6115. DSI_DEBUG("dynamic clk change detected\n");
  6116. if ((adj_mode->dsi_mode_flags &
  6117. DSI_MODE_FLAG_VRR) &&
  6118. (!dyn_clk_caps->maintain_const_fps)) {
  6119. DSI_ERR("dfps and dyn clk not supported in same commit\n");
  6120. rc = -ENOTSUPP;
  6121. goto error;
  6122. }
  6123. /**
  6124. * Set VRR flag whenever there is a dynamic clock
  6125. * change on video mode panel as dynamic refresh is
  6126. * always required when fps compensation is enabled.
  6127. */
  6128. if ((display->config.panel_mode == DSI_OP_VIDEO_MODE) &&
  6129. dyn_clk_caps->maintain_const_fps)
  6130. adj_mode->dsi_mode_flags |= DSI_MODE_FLAG_VRR;
  6131. adj_mode->dsi_mode_flags |=
  6132. DSI_MODE_FLAG_DYN_CLK;
  6133. SDE_EVT32(SDE_EVTLOG_FUNC_CASE5,
  6134. cur_mode->pixel_clk_khz,
  6135. adj_mode->pixel_clk_khz);
  6136. }
  6137. display->dyn_bit_clk_pending = false;
  6138. }
  6139. }
  6140. error:
  6141. mutex_unlock(&display->display_lock);
  6142. return rc;
  6143. }
  6144. int dsi_display_validate_mode(struct dsi_display *display,
  6145. struct dsi_display_mode *mode,
  6146. u32 flags)
  6147. {
  6148. int rc = 0;
  6149. int i;
  6150. struct dsi_display_ctrl *ctrl;
  6151. struct dsi_display_mode adj_mode;
  6152. if (!display || !mode) {
  6153. DSI_ERR("Invalid params\n");
  6154. return -EINVAL;
  6155. }
  6156. mutex_lock(&display->display_lock);
  6157. adj_mode = *mode;
  6158. adjust_timing_by_ctrl_count(display, &adj_mode);
  6159. rc = dsi_panel_validate_mode(display->panel, &adj_mode);
  6160. if (rc) {
  6161. DSI_ERR("[%s] panel mode validation failed, rc=%d\n",
  6162. display->name, rc);
  6163. goto error;
  6164. }
  6165. display_for_each_ctrl(i, display) {
  6166. ctrl = &display->ctrl[i];
  6167. rc = dsi_ctrl_validate_timing(ctrl->ctrl, &adj_mode.timing);
  6168. if (rc) {
  6169. DSI_ERR("[%s] ctrl mode validation failed, rc=%d\n",
  6170. display->name, rc);
  6171. goto error;
  6172. }
  6173. rc = dsi_phy_validate_mode(ctrl->phy, &adj_mode.timing);
  6174. if (rc) {
  6175. DSI_ERR("[%s] phy mode validation failed, rc=%d\n",
  6176. display->name, rc);
  6177. goto error;
  6178. }
  6179. }
  6180. if ((flags & DSI_VALIDATE_FLAG_ALLOW_ADJUST) &&
  6181. (mode->dsi_mode_flags & DSI_MODE_FLAG_SEAMLESS)) {
  6182. rc = dsi_display_validate_mode_seamless(display, mode);
  6183. if (rc) {
  6184. DSI_ERR("[%s] seamless not possible rc=%d\n",
  6185. display->name, rc);
  6186. goto error;
  6187. }
  6188. }
  6189. error:
  6190. mutex_unlock(&display->display_lock);
  6191. return rc;
  6192. }
  6193. int dsi_display_set_mode(struct dsi_display *display,
  6194. struct dsi_display_mode *mode,
  6195. u32 flags)
  6196. {
  6197. int rc = 0;
  6198. struct dsi_display_mode adj_mode;
  6199. struct dsi_mode_info timing;
  6200. if (!display || !mode || !display->panel) {
  6201. DSI_ERR("Invalid params\n");
  6202. return -EINVAL;
  6203. }
  6204. mutex_lock(&display->display_lock);
  6205. adj_mode = *mode;
  6206. timing = adj_mode.timing;
  6207. adjust_timing_by_ctrl_count(display, &adj_mode);
  6208. if (!display->panel->cur_mode) {
  6209. display->panel->cur_mode =
  6210. kzalloc(sizeof(struct dsi_display_mode), GFP_KERNEL);
  6211. if (!display->panel->cur_mode) {
  6212. rc = -ENOMEM;
  6213. goto error;
  6214. }
  6215. }
  6216. rc = dsi_display_restore_bit_clk(display, &adj_mode);
  6217. if (rc) {
  6218. DSI_ERR("[%s] bit clk rate cannot be restored\n", display->name);
  6219. goto error;
  6220. }
  6221. rc = dsi_display_validate_mode_set(display, &adj_mode, flags);
  6222. if (rc) {
  6223. DSI_ERR("[%s] mode cannot be set\n", display->name);
  6224. goto error;
  6225. }
  6226. rc = dsi_display_set_mode_sub(display, &adj_mode, flags);
  6227. if (rc) {
  6228. DSI_ERR("[%s] failed to set mode\n", display->name);
  6229. goto error;
  6230. }
  6231. DSI_INFO("mdp_transfer_time=%d, hactive=%d, vactive=%d, fps=%d, clk_rate=%llu\n",
  6232. adj_mode.priv_info->mdp_transfer_time_us,
  6233. timing.h_active, timing.v_active, timing.refresh_rate,
  6234. adj_mode.priv_info->clk_rate_hz);
  6235. SDE_EVT32(adj_mode.priv_info->mdp_transfer_time_us,
  6236. timing.h_active, timing.v_active, timing.refresh_rate,
  6237. adj_mode.priv_info->clk_rate_hz);
  6238. memcpy(display->panel->cur_mode, &adj_mode, sizeof(adj_mode));
  6239. error:
  6240. mutex_unlock(&display->display_lock);
  6241. return rc;
  6242. }
  6243. int dsi_display_set_tpg_state(struct dsi_display *display, bool enable)
  6244. {
  6245. int rc = 0;
  6246. int i;
  6247. struct dsi_display_ctrl *ctrl;
  6248. if (!display) {
  6249. DSI_ERR("Invalid params\n");
  6250. return -EINVAL;
  6251. }
  6252. display_for_each_ctrl(i, display) {
  6253. ctrl = &display->ctrl[i];
  6254. rc = dsi_ctrl_set_tpg_state(ctrl->ctrl, enable);
  6255. if (rc) {
  6256. DSI_ERR("[%s] failed to set tpg state for host_%d\n",
  6257. display->name, i);
  6258. goto error;
  6259. }
  6260. }
  6261. display->is_tpg_enabled = enable;
  6262. error:
  6263. return rc;
  6264. }
  6265. static int dsi_display_pre_switch(struct dsi_display *display)
  6266. {
  6267. int rc = 0;
  6268. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  6269. DSI_CORE_CLK, DSI_CLK_ON);
  6270. if (rc) {
  6271. DSI_ERR("[%s] failed to enable DSI core clocks, rc=%d\n",
  6272. display->name, rc);
  6273. goto error;
  6274. }
  6275. rc = dsi_display_ctrl_update(display);
  6276. if (rc) {
  6277. DSI_ERR("[%s] failed to update DSI controller, rc=%d\n",
  6278. display->name, rc);
  6279. goto error_ctrl_clk_off;
  6280. }
  6281. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  6282. DSI_LINK_CLK, DSI_CLK_ON);
  6283. if (rc) {
  6284. DSI_ERR("[%s] failed to enable DSI link clocks, rc=%d\n",
  6285. display->name, rc);
  6286. goto error_ctrl_deinit;
  6287. }
  6288. goto error;
  6289. error_ctrl_deinit:
  6290. (void)dsi_display_ctrl_deinit(display);
  6291. error_ctrl_clk_off:
  6292. (void)dsi_display_clk_ctrl(display->dsi_clk_handle,
  6293. DSI_CORE_CLK, DSI_CLK_OFF);
  6294. error:
  6295. return rc;
  6296. }
  6297. static bool _dsi_display_validate_host_state(struct dsi_display *display)
  6298. {
  6299. int i;
  6300. struct dsi_display_ctrl *ctrl;
  6301. display_for_each_ctrl(i, display) {
  6302. ctrl = &display->ctrl[i];
  6303. if (!ctrl->ctrl)
  6304. continue;
  6305. if (!dsi_ctrl_validate_host_state(ctrl->ctrl))
  6306. return false;
  6307. }
  6308. return true;
  6309. }
  6310. static void dsi_display_handle_fifo_underflow(struct work_struct *work)
  6311. {
  6312. struct dsi_display *display = NULL;
  6313. display = container_of(work, struct dsi_display, fifo_underflow_work);
  6314. if (!display || !display->panel ||
  6315. atomic_read(&display->panel->esd_recovery_pending)) {
  6316. DSI_DEBUG("Invalid recovery use case\n");
  6317. return;
  6318. }
  6319. mutex_lock(&display->display_lock);
  6320. if (!_dsi_display_validate_host_state(display)) {
  6321. mutex_unlock(&display->display_lock);
  6322. return;
  6323. }
  6324. DSI_INFO("handle DSI FIFO underflow error\n");
  6325. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  6326. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6327. DSI_ALL_CLKS, DSI_CLK_ON);
  6328. dsi_display_soft_reset(display);
  6329. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6330. DSI_ALL_CLKS, DSI_CLK_OFF);
  6331. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  6332. mutex_unlock(&display->display_lock);
  6333. }
  6334. static void dsi_display_handle_fifo_overflow(struct work_struct *work)
  6335. {
  6336. struct dsi_display *display = NULL;
  6337. struct dsi_display_ctrl *ctrl;
  6338. int i, rc;
  6339. int mask = BIT(20); /* clock lane */
  6340. int (*cb_func)(void *event_usr_ptr,
  6341. uint32_t event_idx, uint32_t instance_idx,
  6342. uint32_t data0, uint32_t data1,
  6343. uint32_t data2, uint32_t data3);
  6344. void *data;
  6345. u32 version = 0;
  6346. display = container_of(work, struct dsi_display, fifo_overflow_work);
  6347. if (!display || !display->panel ||
  6348. (display->panel->panel_mode != DSI_OP_VIDEO_MODE) ||
  6349. atomic_read(&display->panel->esd_recovery_pending)) {
  6350. DSI_DEBUG("Invalid recovery use case\n");
  6351. return;
  6352. }
  6353. mutex_lock(&display->display_lock);
  6354. if (!_dsi_display_validate_host_state(display)) {
  6355. mutex_unlock(&display->display_lock);
  6356. return;
  6357. }
  6358. DSI_INFO("handle DSI FIFO overflow error\n");
  6359. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  6360. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6361. DSI_ALL_CLKS, DSI_CLK_ON);
  6362. /*
  6363. * below recovery sequence is not applicable to
  6364. * hw version 2.0.0, 2.1.0 and 2.2.0, so return early.
  6365. */
  6366. ctrl = &display->ctrl[display->clk_master_idx];
  6367. version = dsi_ctrl_get_hw_version(ctrl->ctrl);
  6368. if (!version || (version < 0x20020001))
  6369. goto end;
  6370. /* reset ctrl and lanes */
  6371. display_for_each_ctrl(i, display) {
  6372. ctrl = &display->ctrl[i];
  6373. rc = dsi_ctrl_reset(ctrl->ctrl, mask);
  6374. rc = dsi_phy_lane_reset(ctrl->phy);
  6375. }
  6376. /* wait for display line count to be in active area */
  6377. ctrl = &display->ctrl[display->clk_master_idx];
  6378. if (ctrl->ctrl->recovery_cb.event_cb) {
  6379. cb_func = ctrl->ctrl->recovery_cb.event_cb;
  6380. data = ctrl->ctrl->recovery_cb.event_usr_ptr;
  6381. rc = cb_func(data, SDE_CONN_EVENT_VID_FIFO_OVERFLOW,
  6382. display->clk_master_idx, 0, 0, 0, 0);
  6383. if (rc < 0) {
  6384. DSI_DEBUG("sde callback failed\n");
  6385. goto end;
  6386. }
  6387. }
  6388. /* Enable Video mode for DSI controller */
  6389. display_for_each_ctrl(i, display) {
  6390. ctrl = &display->ctrl[i];
  6391. dsi_ctrl_vid_engine_en(ctrl->ctrl, true);
  6392. }
  6393. /*
  6394. * Add sufficient delay to make sure
  6395. * pixel transmission has started
  6396. */
  6397. udelay(200);
  6398. end:
  6399. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6400. DSI_ALL_CLKS, DSI_CLK_OFF);
  6401. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  6402. mutex_unlock(&display->display_lock);
  6403. }
  6404. static void dsi_display_handle_lp_rx_timeout(struct work_struct *work)
  6405. {
  6406. struct dsi_display *display = NULL;
  6407. struct dsi_display_ctrl *ctrl;
  6408. int i, rc;
  6409. int mask = (BIT(20) | (0xF << 16)); /* clock lane and 4 data lane */
  6410. int (*cb_func)(void *event_usr_ptr,
  6411. uint32_t event_idx, uint32_t instance_idx,
  6412. uint32_t data0, uint32_t data1,
  6413. uint32_t data2, uint32_t data3);
  6414. void *data;
  6415. u32 version = 0;
  6416. display = container_of(work, struct dsi_display, lp_rx_timeout_work);
  6417. if (!display || !display->panel ||
  6418. (display->panel->panel_mode != DSI_OP_VIDEO_MODE) ||
  6419. atomic_read(&display->panel->esd_recovery_pending)) {
  6420. DSI_DEBUG("Invalid recovery use case\n");
  6421. return;
  6422. }
  6423. mutex_lock(&display->display_lock);
  6424. if (!_dsi_display_validate_host_state(display)) {
  6425. mutex_unlock(&display->display_lock);
  6426. return;
  6427. }
  6428. DSI_INFO("handle DSI LP RX Timeout error\n");
  6429. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  6430. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6431. DSI_ALL_CLKS, DSI_CLK_ON);
  6432. /*
  6433. * below recovery sequence is not applicable to
  6434. * hw version 2.0.0, 2.1.0 and 2.2.0, so return early.
  6435. */
  6436. ctrl = &display->ctrl[display->clk_master_idx];
  6437. version = dsi_ctrl_get_hw_version(ctrl->ctrl);
  6438. if (!version || (version < 0x20020001))
  6439. goto end;
  6440. /* reset ctrl and lanes */
  6441. display_for_each_ctrl(i, display) {
  6442. ctrl = &display->ctrl[i];
  6443. rc = dsi_ctrl_reset(ctrl->ctrl, mask);
  6444. rc = dsi_phy_lane_reset(ctrl->phy);
  6445. }
  6446. ctrl = &display->ctrl[display->clk_master_idx];
  6447. if (ctrl->ctrl->recovery_cb.event_cb) {
  6448. cb_func = ctrl->ctrl->recovery_cb.event_cb;
  6449. data = ctrl->ctrl->recovery_cb.event_usr_ptr;
  6450. rc = cb_func(data, SDE_CONN_EVENT_VID_FIFO_OVERFLOW,
  6451. display->clk_master_idx, 0, 0, 0, 0);
  6452. if (rc < 0) {
  6453. DSI_DEBUG("Target is in suspend/shutdown\n");
  6454. goto end;
  6455. }
  6456. }
  6457. /* Enable Video mode for DSI controller */
  6458. display_for_each_ctrl(i, display) {
  6459. ctrl = &display->ctrl[i];
  6460. dsi_ctrl_vid_engine_en(ctrl->ctrl, true);
  6461. }
  6462. /*
  6463. * Add sufficient delay to make sure
  6464. * pixel transmission as started
  6465. */
  6466. udelay(200);
  6467. end:
  6468. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6469. DSI_ALL_CLKS, DSI_CLK_OFF);
  6470. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  6471. mutex_unlock(&display->display_lock);
  6472. }
  6473. static int dsi_display_cb_error_handler(void *data,
  6474. uint32_t event_idx, uint32_t instance_idx,
  6475. uint32_t data0, uint32_t data1,
  6476. uint32_t data2, uint32_t data3)
  6477. {
  6478. struct dsi_display *display = data;
  6479. if (!display || !(display->err_workq))
  6480. return -EINVAL;
  6481. switch (event_idx) {
  6482. case DSI_FIFO_UNDERFLOW:
  6483. queue_work(display->err_workq, &display->fifo_underflow_work);
  6484. break;
  6485. case DSI_FIFO_OVERFLOW:
  6486. queue_work(display->err_workq, &display->fifo_overflow_work);
  6487. break;
  6488. case DSI_LP_Rx_TIMEOUT:
  6489. queue_work(display->err_workq, &display->lp_rx_timeout_work);
  6490. break;
  6491. default:
  6492. DSI_WARN("unhandled error interrupt: %d\n", event_idx);
  6493. break;
  6494. }
  6495. return 0;
  6496. }
  6497. static void dsi_display_register_error_handler(struct dsi_display *display)
  6498. {
  6499. int i = 0;
  6500. struct dsi_display_ctrl *ctrl;
  6501. struct dsi_event_cb_info event_info;
  6502. if (!display)
  6503. return;
  6504. display->err_workq = create_singlethread_workqueue("dsi_err_workq");
  6505. if (!display->err_workq) {
  6506. DSI_ERR("failed to create dsi workq!\n");
  6507. return;
  6508. }
  6509. INIT_WORK(&display->fifo_underflow_work,
  6510. dsi_display_handle_fifo_underflow);
  6511. INIT_WORK(&display->fifo_overflow_work,
  6512. dsi_display_handle_fifo_overflow);
  6513. INIT_WORK(&display->lp_rx_timeout_work,
  6514. dsi_display_handle_lp_rx_timeout);
  6515. memset(&event_info, 0, sizeof(event_info));
  6516. event_info.event_cb = dsi_display_cb_error_handler;
  6517. event_info.event_usr_ptr = display;
  6518. display_for_each_ctrl(i, display) {
  6519. ctrl = &display->ctrl[i];
  6520. ctrl->ctrl->irq_info.irq_err_cb = event_info;
  6521. }
  6522. }
  6523. static void dsi_display_unregister_error_handler(struct dsi_display *display)
  6524. {
  6525. int i = 0;
  6526. struct dsi_display_ctrl *ctrl;
  6527. if (!display)
  6528. return;
  6529. display_for_each_ctrl(i, display) {
  6530. ctrl = &display->ctrl[i];
  6531. memset(&ctrl->ctrl->irq_info.irq_err_cb,
  6532. 0, sizeof(struct dsi_event_cb_info));
  6533. }
  6534. if (display->err_workq) {
  6535. destroy_workqueue(display->err_workq);
  6536. display->err_workq = NULL;
  6537. }
  6538. }
  6539. int dsi_display_prepare(struct dsi_display *display)
  6540. {
  6541. int rc = 0;
  6542. struct dsi_display_mode *mode;
  6543. if (!display) {
  6544. DSI_ERR("Invalid params\n");
  6545. return -EINVAL;
  6546. }
  6547. if (!display->panel->cur_mode) {
  6548. DSI_ERR("no valid mode set for the display\n");
  6549. return -EINVAL;
  6550. }
  6551. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  6552. mutex_lock(&display->display_lock);
  6553. display->hw_ownership = true;
  6554. mode = display->panel->cur_mode;
  6555. dsi_display_set_ctrl_esd_check_flag(display, false);
  6556. /* Set up ctrl isr before enabling core clk */
  6557. if (!display->trusted_vm_env)
  6558. dsi_display_ctrl_isr_configure(display, true);
  6559. if (mode->dsi_mode_flags & DSI_MODE_FLAG_DMS) {
  6560. if (display->is_cont_splash_enabled &&
  6561. display->config.panel_mode == DSI_OP_VIDEO_MODE) {
  6562. DSI_ERR("DMS not supported on first frame\n");
  6563. rc = -EINVAL;
  6564. goto error;
  6565. }
  6566. if (!is_skip_op_required(display)) {
  6567. /* update dsi ctrl for new mode */
  6568. rc = dsi_display_pre_switch(display);
  6569. if (rc)
  6570. DSI_ERR("[%s] panel pre-switch failed, rc=%d\n",
  6571. display->name, rc);
  6572. goto error;
  6573. }
  6574. }
  6575. if (!display->poms_pending &&
  6576. (!is_skip_op_required(display))) {
  6577. /*
  6578. * For continuous splash/trusted vm, we skip panel
  6579. * pre prepare since the regulator vote is already
  6580. * taken care in splash resource init
  6581. */
  6582. rc = dsi_panel_pre_prepare(display->panel);
  6583. if (rc) {
  6584. DSI_ERR("[%s] panel pre-prepare failed, rc=%d\n",
  6585. display->name, rc);
  6586. goto error;
  6587. }
  6588. }
  6589. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  6590. DSI_CORE_CLK, DSI_CLK_ON);
  6591. if (rc) {
  6592. DSI_ERR("[%s] failed to enable DSI core clocks, rc=%d\n",
  6593. display->name, rc);
  6594. goto error_panel_post_unprep;
  6595. }
  6596. /*
  6597. * If ULPS during suspend feature is enabled, then DSI PHY was
  6598. * left on during suspend. In this case, we do not need to reset/init
  6599. * PHY. This would have already been done when the CORE clocks are
  6600. * turned on. However, if cont splash is disabled, the first time DSI
  6601. * is powered on, phy init needs to be done unconditionally.
  6602. */
  6603. if (!display->panel->ulps_suspend_enabled || !display->ulps_enabled) {
  6604. rc = dsi_display_phy_sw_reset(display);
  6605. if (rc) {
  6606. DSI_ERR("[%s] failed to reset phy, rc=%d\n",
  6607. display->name, rc);
  6608. goto error_ctrl_clk_off;
  6609. }
  6610. rc = dsi_display_phy_enable(display);
  6611. if (rc) {
  6612. DSI_ERR("[%s] failed to enable DSI PHY, rc=%d\n",
  6613. display->name, rc);
  6614. goto error_ctrl_clk_off;
  6615. }
  6616. }
  6617. rc = dsi_display_ctrl_init(display);
  6618. if (rc) {
  6619. DSI_ERR("[%s] failed to setup DSI controller, rc=%d\n",
  6620. display->name, rc);
  6621. goto error_phy_disable;
  6622. }
  6623. /* Set up DSI ERROR event callback */
  6624. dsi_display_register_error_handler(display);
  6625. rc = dsi_display_ctrl_host_enable(display);
  6626. if (rc) {
  6627. DSI_ERR("[%s] failed to enable DSI host, rc=%d\n",
  6628. display->name, rc);
  6629. goto error_ctrl_deinit;
  6630. }
  6631. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  6632. DSI_LINK_CLK, DSI_CLK_ON);
  6633. if (rc) {
  6634. DSI_ERR("[%s] failed to enable DSI link clocks, rc=%d\n",
  6635. display->name, rc);
  6636. goto error_host_engine_off;
  6637. }
  6638. if (!is_skip_op_required(display)) {
  6639. /*
  6640. * For continuous splash/trusted vm, skip panel prepare and
  6641. * ctl reset since the pnael and ctrl is already in active
  6642. * state and panel on commands are not needed
  6643. */
  6644. rc = dsi_display_soft_reset(display);
  6645. if (rc) {
  6646. DSI_ERR("[%s] failed soft reset, rc=%d\n",
  6647. display->name, rc);
  6648. goto error_ctrl_link_off;
  6649. }
  6650. if (!display->poms_pending) {
  6651. rc = dsi_panel_prepare(display->panel);
  6652. if (rc) {
  6653. DSI_ERR("[%s] panel prepare failed, rc=%d\n",
  6654. display->name, rc);
  6655. goto error_ctrl_link_off;
  6656. }
  6657. }
  6658. }
  6659. goto error;
  6660. error_ctrl_link_off:
  6661. (void)dsi_display_clk_ctrl(display->dsi_clk_handle,
  6662. DSI_LINK_CLK, DSI_CLK_OFF);
  6663. error_host_engine_off:
  6664. (void)dsi_display_ctrl_host_disable(display);
  6665. error_ctrl_deinit:
  6666. (void)dsi_display_ctrl_deinit(display);
  6667. error_phy_disable:
  6668. (void)dsi_display_phy_disable(display);
  6669. error_ctrl_clk_off:
  6670. (void)dsi_display_clk_ctrl(display->dsi_clk_handle,
  6671. DSI_CORE_CLK, DSI_CLK_OFF);
  6672. error_panel_post_unprep:
  6673. (void)dsi_panel_post_unprepare(display->panel);
  6674. error:
  6675. mutex_unlock(&display->display_lock);
  6676. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  6677. return rc;
  6678. }
  6679. static int dsi_display_calc_ctrl_roi(const struct dsi_display *display,
  6680. const struct dsi_display_ctrl *ctrl,
  6681. const struct msm_roi_list *req_rois,
  6682. struct dsi_rect *out_roi)
  6683. {
  6684. const struct dsi_rect *bounds = &ctrl->ctrl->mode_bounds;
  6685. struct dsi_display_mode *cur_mode;
  6686. struct msm_roi_caps *roi_caps;
  6687. struct dsi_rect req_roi = { 0 };
  6688. int rc = 0;
  6689. cur_mode = display->panel->cur_mode;
  6690. if (!cur_mode)
  6691. return 0;
  6692. roi_caps = &cur_mode->priv_info->roi_caps;
  6693. if (req_rois->num_rects > roi_caps->num_roi) {
  6694. DSI_ERR("request for %d rois greater than max %d\n",
  6695. req_rois->num_rects,
  6696. roi_caps->num_roi);
  6697. rc = -EINVAL;
  6698. goto exit;
  6699. }
  6700. /**
  6701. * if no rois, user wants to reset back to full resolution
  6702. * note: h_active is already divided by ctrl_count
  6703. */
  6704. if (!req_rois->num_rects) {
  6705. *out_roi = *bounds;
  6706. goto exit;
  6707. }
  6708. /* intersect with the bounds */
  6709. req_roi.x = req_rois->roi[0].x1;
  6710. req_roi.y = req_rois->roi[0].y1;
  6711. req_roi.w = req_rois->roi[0].x2 - req_rois->roi[0].x1;
  6712. req_roi.h = req_rois->roi[0].y2 - req_rois->roi[0].y1;
  6713. dsi_rect_intersect(&req_roi, bounds, out_roi);
  6714. exit:
  6715. /* adjust the ctrl origin to be top left within the ctrl */
  6716. out_roi->x = out_roi->x - bounds->x;
  6717. DSI_DEBUG("ctrl%d:%d: req (%d,%d,%d,%d) bnd (%d,%d,%d,%d) out (%d,%d,%d,%d)\n",
  6718. ctrl->dsi_ctrl_idx, ctrl->ctrl->cell_index,
  6719. req_roi.x, req_roi.y, req_roi.w, req_roi.h,
  6720. bounds->x, bounds->y, bounds->w, bounds->h,
  6721. out_roi->x, out_roi->y, out_roi->w, out_roi->h);
  6722. return rc;
  6723. }
  6724. static int dsi_display_qsync(struct dsi_display *display, bool enable)
  6725. {
  6726. int i;
  6727. int rc = 0;
  6728. mutex_lock(&display->display_lock);
  6729. display_for_each_ctrl(i, display) {
  6730. if (enable) {
  6731. /* send the commands to enable qsync */
  6732. rc = dsi_panel_send_qsync_on_dcs(display->panel, i);
  6733. if (rc) {
  6734. DSI_ERR("fail qsync ON cmds rc:%d\n", rc);
  6735. goto exit;
  6736. }
  6737. } else {
  6738. /* send the commands to enable qsync */
  6739. rc = dsi_panel_send_qsync_off_dcs(display->panel, i);
  6740. if (rc) {
  6741. DSI_ERR("fail qsync OFF cmds rc:%d\n", rc);
  6742. goto exit;
  6743. }
  6744. }
  6745. dsi_ctrl_setup_avr(display->ctrl[i].ctrl, enable);
  6746. }
  6747. exit:
  6748. SDE_EVT32(enable, display->panel->qsync_caps.qsync_min_fps, rc);
  6749. mutex_unlock(&display->display_lock);
  6750. return rc;
  6751. }
  6752. static int dsi_display_set_roi(struct dsi_display *display,
  6753. struct msm_roi_list *rois)
  6754. {
  6755. struct dsi_display_mode *cur_mode;
  6756. struct msm_roi_caps *roi_caps;
  6757. int rc = 0;
  6758. int i;
  6759. if (!display || !rois || !display->panel)
  6760. return -EINVAL;
  6761. cur_mode = display->panel->cur_mode;
  6762. if (!cur_mode)
  6763. return 0;
  6764. roi_caps = &cur_mode->priv_info->roi_caps;
  6765. if (!roi_caps->enabled)
  6766. return 0;
  6767. display_for_each_ctrl(i, display) {
  6768. struct dsi_display_ctrl *ctrl = &display->ctrl[i];
  6769. struct dsi_rect ctrl_roi;
  6770. bool changed = false;
  6771. rc = dsi_display_calc_ctrl_roi(display, ctrl, rois, &ctrl_roi);
  6772. if (rc) {
  6773. DSI_ERR("dsi_display_calc_ctrl_roi failed rc %d\n", rc);
  6774. return rc;
  6775. }
  6776. rc = dsi_ctrl_set_roi(ctrl->ctrl, &ctrl_roi, &changed);
  6777. if (rc) {
  6778. DSI_ERR("dsi_ctrl_set_roi failed rc %d\n", rc);
  6779. return rc;
  6780. }
  6781. if (!changed)
  6782. continue;
  6783. /* send the new roi to the panel via dcs commands */
  6784. rc = dsi_panel_send_roi_dcs(display->panel, i, &ctrl_roi);
  6785. if (rc) {
  6786. DSI_ERR("dsi_panel_set_roi failed rc %d\n", rc);
  6787. return rc;
  6788. }
  6789. /* re-program the ctrl with the timing based on the new roi */
  6790. rc = dsi_ctrl_timing_setup(ctrl->ctrl);
  6791. if (rc) {
  6792. DSI_ERR("dsi_ctrl_setup failed rc %d\n", rc);
  6793. return rc;
  6794. }
  6795. }
  6796. return rc;
  6797. }
  6798. int dsi_display_pre_kickoff(struct drm_connector *connector,
  6799. struct dsi_display *display,
  6800. struct msm_display_kickoff_params *params)
  6801. {
  6802. int rc = 0, ret = 0;
  6803. int i;
  6804. /* check and setup MISR */
  6805. if (display->misr_enable)
  6806. _dsi_display_setup_misr(display);
  6807. /* dynamic DSI clock setting */
  6808. if (atomic_read(&display->clkrate_change_pending)) {
  6809. mutex_lock(&display->display_lock);
  6810. /*
  6811. * acquire panel_lock to make sure no commands are in progress
  6812. */
  6813. dsi_panel_acquire_panel_lock(display->panel);
  6814. /*
  6815. * Wait for DSI command engine not to be busy sending data
  6816. * from display engine.
  6817. * If waiting fails, return "rc" instead of below "ret" so as
  6818. * not to impact DRM commit. The clock updating would be
  6819. * deferred to the next DRM commit.
  6820. */
  6821. display_for_each_ctrl(i, display) {
  6822. struct dsi_ctrl *ctrl = display->ctrl[i].ctrl;
  6823. ret = dsi_ctrl_wait_for_cmd_mode_mdp_idle(ctrl);
  6824. if (ret)
  6825. goto wait_failure;
  6826. }
  6827. /*
  6828. * Don't check the return value so as not to impact DRM commit
  6829. * when error occurs.
  6830. */
  6831. (void)dsi_display_force_update_dsi_clk(display);
  6832. wait_failure:
  6833. /* release panel_lock */
  6834. dsi_panel_release_panel_lock(display->panel);
  6835. mutex_unlock(&display->display_lock);
  6836. }
  6837. if (!ret)
  6838. rc = dsi_display_set_roi(display, params->rois);
  6839. return rc;
  6840. }
  6841. int dsi_display_config_ctrl_for_cont_splash(struct dsi_display *display)
  6842. {
  6843. int rc = 0;
  6844. if (!display || !display->panel) {
  6845. DSI_ERR("Invalid params\n");
  6846. return -EINVAL;
  6847. }
  6848. if (!display->panel->cur_mode) {
  6849. DSI_ERR("no valid mode set for the display\n");
  6850. return -EINVAL;
  6851. }
  6852. if (display->config.panel_mode == DSI_OP_VIDEO_MODE) {
  6853. rc = dsi_display_vid_engine_enable(display);
  6854. if (rc) {
  6855. DSI_ERR("[%s]failed to enable DSI video engine, rc=%d\n",
  6856. display->name, rc);
  6857. goto error_out;
  6858. }
  6859. } else if (display->config.panel_mode == DSI_OP_CMD_MODE) {
  6860. rc = dsi_display_cmd_engine_enable(display);
  6861. if (rc) {
  6862. DSI_ERR("[%s]failed to enable DSI cmd engine, rc=%d\n",
  6863. display->name, rc);
  6864. goto error_out;
  6865. }
  6866. } else {
  6867. DSI_ERR("[%s] Invalid configuration\n", display->name);
  6868. rc = -EINVAL;
  6869. }
  6870. error_out:
  6871. return rc;
  6872. }
  6873. int dsi_display_pre_commit(void *display,
  6874. struct msm_display_conn_params *params)
  6875. {
  6876. bool enable = false;
  6877. int rc = 0;
  6878. if (!display || !params) {
  6879. pr_err("Invalid params\n");
  6880. return -EINVAL;
  6881. }
  6882. if (params->qsync_update) {
  6883. enable = (params->qsync_mode > 0) ? true : false;
  6884. rc = dsi_display_qsync(display, enable);
  6885. if (rc)
  6886. pr_err("%s failed to send qsync commands\n",
  6887. __func__);
  6888. SDE_EVT32(params->qsync_mode, rc);
  6889. }
  6890. return rc;
  6891. }
  6892. static void dsi_display_panel_id_notification(struct dsi_display *display)
  6893. {
  6894. if (display->panel_id != ~0x0 &&
  6895. display->ctrl[0].ctrl->panel_id_cb.event_cb) {
  6896. display->ctrl[0].ctrl->panel_id_cb.event_cb(
  6897. display->ctrl[0].ctrl->panel_id_cb.event_usr_ptr,
  6898. display->ctrl[0].ctrl->panel_id_cb.event_idx,
  6899. 0, ((display->panel_id & 0xffffffff00000000) >> 32),
  6900. (display->panel_id & 0xffffffff), 0, 0);
  6901. }
  6902. }
  6903. int dsi_display_enable(struct dsi_display *display)
  6904. {
  6905. int rc = 0;
  6906. struct dsi_display_mode *mode;
  6907. if (!display || !display->panel) {
  6908. DSI_ERR("Invalid params\n");
  6909. return -EINVAL;
  6910. }
  6911. if (!display->panel->cur_mode) {
  6912. DSI_ERR("no valid mode set for the display\n");
  6913. return -EINVAL;
  6914. }
  6915. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  6916. /*
  6917. * Engine states and panel states are populated during splash
  6918. * resource/trusted vm and hence we return early
  6919. */
  6920. if (is_skip_op_required(display)) {
  6921. dsi_display_config_ctrl_for_cont_splash(display);
  6922. rc = dsi_display_splash_res_cleanup(display);
  6923. if (rc) {
  6924. DSI_ERR("Continuous splash res cleanup failed, rc=%d\n",
  6925. rc);
  6926. return -EINVAL;
  6927. }
  6928. display->panel->panel_initialized = true;
  6929. DSI_DEBUG("cont splash enabled, display enable not required\n");
  6930. dsi_display_panel_id_notification(display);
  6931. return 0;
  6932. }
  6933. mutex_lock(&display->display_lock);
  6934. mode = display->panel->cur_mode;
  6935. if (mode->dsi_mode_flags & DSI_MODE_FLAG_DMS) {
  6936. rc = dsi_panel_post_switch(display->panel);
  6937. if (rc) {
  6938. DSI_ERR("[%s] failed to switch DSI panel mode, rc=%d\n",
  6939. display->name, rc);
  6940. goto error;
  6941. }
  6942. } else if (!display->poms_pending) {
  6943. rc = dsi_panel_enable(display->panel);
  6944. if (rc) {
  6945. DSI_ERR("[%s] failed to enable DSI panel, rc=%d\n",
  6946. display->name, rc);
  6947. goto error;
  6948. }
  6949. }
  6950. dsi_display_panel_id_notification(display);
  6951. /* Block sending pps command if modeset is due to fps difference */
  6952. if ((mode->priv_info->dsc_enabled ||
  6953. mode->priv_info->vdc_enabled) &&
  6954. !(mode->dsi_mode_flags & DSI_MODE_FLAG_DMS_FPS)) {
  6955. rc = dsi_panel_update_pps(display->panel);
  6956. if (rc) {
  6957. DSI_ERR("[%s] panel pps cmd update failed, rc=%d\n",
  6958. display->name, rc);
  6959. goto error;
  6960. }
  6961. }
  6962. if (mode->dsi_mode_flags & DSI_MODE_FLAG_DMS) {
  6963. rc = dsi_panel_switch(display->panel);
  6964. if (rc)
  6965. DSI_ERR("[%s] failed to switch DSI panel mode, rc=%d\n",
  6966. display->name, rc);
  6967. goto error;
  6968. }
  6969. if (display->config.panel_mode == DSI_OP_VIDEO_MODE) {
  6970. DSI_DEBUG("%s:enable video timing eng\n", __func__);
  6971. rc = dsi_display_vid_engine_enable(display);
  6972. if (rc) {
  6973. DSI_ERR("[%s]failed to enable DSI video engine, rc=%d\n",
  6974. display->name, rc);
  6975. goto error_disable_panel;
  6976. }
  6977. } else if (display->config.panel_mode == DSI_OP_CMD_MODE) {
  6978. DSI_DEBUG("%s:enable command timing eng\n", __func__);
  6979. rc = dsi_display_cmd_engine_enable(display);
  6980. if (rc) {
  6981. DSI_ERR("[%s]failed to enable DSI cmd engine, rc=%d\n",
  6982. display->name, rc);
  6983. goto error_disable_panel;
  6984. }
  6985. } else {
  6986. DSI_ERR("[%s] Invalid configuration\n", display->name);
  6987. rc = -EINVAL;
  6988. goto error_disable_panel;
  6989. }
  6990. goto error;
  6991. error_disable_panel:
  6992. (void)dsi_panel_disable(display->panel);
  6993. error:
  6994. mutex_unlock(&display->display_lock);
  6995. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  6996. return rc;
  6997. }
  6998. int dsi_display_post_enable(struct dsi_display *display)
  6999. {
  7000. int rc = 0;
  7001. if (!display) {
  7002. DSI_ERR("Invalid params\n");
  7003. return -EINVAL;
  7004. }
  7005. mutex_lock(&display->display_lock);
  7006. if (display->panel->cur_mode->dsi_mode_flags &
  7007. DSI_MODE_FLAG_POMS_TO_CMD) {
  7008. dsi_panel_switch_cmd_mode_in(display->panel);
  7009. } else if (display->panel->cur_mode->dsi_mode_flags &
  7010. DSI_MODE_FLAG_POMS_TO_VID)
  7011. dsi_panel_switch_video_mode_in(display->panel);
  7012. else {
  7013. rc = dsi_panel_post_enable(display->panel);
  7014. if (rc)
  7015. DSI_ERR("[%s] panel post-enable failed, rc=%d\n",
  7016. display->name, rc);
  7017. }
  7018. /* remove the clk vote for CMD mode panels */
  7019. if (display->config.panel_mode == DSI_OP_CMD_MODE)
  7020. dsi_display_clk_ctrl(display->dsi_clk_handle,
  7021. DSI_ALL_CLKS, DSI_CLK_OFF);
  7022. mutex_unlock(&display->display_lock);
  7023. return rc;
  7024. }
  7025. int dsi_display_pre_disable(struct dsi_display *display)
  7026. {
  7027. int rc = 0;
  7028. if (!display) {
  7029. DSI_ERR("Invalid params\n");
  7030. return -EINVAL;
  7031. }
  7032. mutex_lock(&display->display_lock);
  7033. /* enable the clk vote for CMD mode panels */
  7034. if (display->config.panel_mode == DSI_OP_CMD_MODE)
  7035. dsi_display_clk_ctrl(display->dsi_clk_handle,
  7036. DSI_ALL_CLKS, DSI_CLK_ON);
  7037. if (display->poms_pending) {
  7038. if (display->config.panel_mode == DSI_OP_CMD_MODE)
  7039. dsi_panel_switch_cmd_mode_out(display->panel);
  7040. if (display->config.panel_mode == DSI_OP_VIDEO_MODE)
  7041. dsi_panel_switch_video_mode_out(display->panel);
  7042. } else {
  7043. rc = dsi_panel_pre_disable(display->panel);
  7044. if (rc)
  7045. DSI_ERR("[%s] panel pre-disable failed, rc=%d\n",
  7046. display->name, rc);
  7047. }
  7048. mutex_unlock(&display->display_lock);
  7049. return rc;
  7050. }
  7051. static void dsi_display_handle_poms_te(struct work_struct *work)
  7052. {
  7053. struct dsi_display *display = NULL;
  7054. struct delayed_work *dw = to_delayed_work(work);
  7055. struct mipi_dsi_device *dsi = NULL;
  7056. struct dsi_panel *panel = NULL;
  7057. int rc = 0;
  7058. display = container_of(dw, struct dsi_display, poms_te_work);
  7059. if (!display || !display->panel) {
  7060. DSI_ERR("Invalid params\n");
  7061. return;
  7062. }
  7063. panel = display->panel;
  7064. mutex_lock(&panel->panel_lock);
  7065. if (!dsi_panel_initialized(panel)) {
  7066. rc = -EINVAL;
  7067. goto error;
  7068. }
  7069. dsi = &panel->mipi_device;
  7070. rc = mipi_dsi_dcs_set_tear_off(dsi);
  7071. error:
  7072. mutex_unlock(&panel->panel_lock);
  7073. if (rc < 0)
  7074. DSI_ERR("failed to set tear off\n");
  7075. }
  7076. int dsi_display_disable(struct dsi_display *display)
  7077. {
  7078. int rc = 0;
  7079. if (!display) {
  7080. DSI_ERR("Invalid params\n");
  7081. return -EINVAL;
  7082. }
  7083. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  7084. mutex_lock(&display->display_lock);
  7085. /* cancel delayed work */
  7086. if (display->poms_pending &&
  7087. display->panel->poms_align_vsync)
  7088. cancel_delayed_work_sync(&display->poms_te_work);
  7089. rc = dsi_display_wake_up(display);
  7090. if (rc)
  7091. DSI_ERR("[%s] display wake up failed, rc=%d\n",
  7092. display->name, rc);
  7093. if (display->config.panel_mode == DSI_OP_VIDEO_MODE) {
  7094. rc = dsi_display_vid_engine_disable(display);
  7095. if (rc)
  7096. DSI_ERR("[%s]failed to disable DSI vid engine, rc=%d\n",
  7097. display->name, rc);
  7098. } else if (display->config.panel_mode == DSI_OP_CMD_MODE) {
  7099. /**
  7100. * On POMS request , disable panel TE through
  7101. * delayed work queue.
  7102. */
  7103. if (display->poms_pending &&
  7104. display->panel->poms_align_vsync) {
  7105. INIT_DELAYED_WORK(&display->poms_te_work,
  7106. dsi_display_handle_poms_te);
  7107. queue_delayed_work(system_wq,
  7108. &display->poms_te_work,
  7109. msecs_to_jiffies(100));
  7110. }
  7111. rc = dsi_display_cmd_engine_disable(display);
  7112. if (rc)
  7113. DSI_ERR("[%s]failed to disable DSI cmd engine, rc=%d\n",
  7114. display->name, rc);
  7115. } else {
  7116. DSI_ERR("[%s] Invalid configuration\n", display->name);
  7117. rc = -EINVAL;
  7118. }
  7119. if (!display->poms_pending && !is_skip_op_required(display)) {
  7120. rc = dsi_panel_disable(display->panel);
  7121. if (rc)
  7122. DSI_ERR("[%s] failed to disable DSI panel, rc=%d\n",
  7123. display->name, rc);
  7124. }
  7125. if (is_skip_op_required(display)) {
  7126. /* applicable only for trusted vm */
  7127. display->panel->panel_initialized = false;
  7128. display->panel->power_mode = SDE_MODE_DPMS_OFF;
  7129. }
  7130. mutex_unlock(&display->display_lock);
  7131. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  7132. return rc;
  7133. }
  7134. int dsi_display_update_pps(char *pps_cmd, void *disp)
  7135. {
  7136. struct dsi_display *display;
  7137. if (pps_cmd == NULL || disp == NULL) {
  7138. DSI_ERR("Invalid parameter\n");
  7139. return -EINVAL;
  7140. }
  7141. display = disp;
  7142. mutex_lock(&display->display_lock);
  7143. memcpy(display->panel->dce_pps_cmd, pps_cmd, DSI_CMD_PPS_SIZE);
  7144. mutex_unlock(&display->display_lock);
  7145. return 0;
  7146. }
  7147. int dsi_display_update_dyn_bit_clk(struct dsi_display *display,
  7148. struct dsi_display_mode *mode)
  7149. {
  7150. struct dsi_dyn_clk_caps *dyn_clk_caps;
  7151. struct dsi_host_common_cfg *host_cfg;
  7152. int bpp, lanes = 0;
  7153. if (!display || !mode) {
  7154. DSI_ERR("invalid arguments\n");
  7155. return -EINVAL;
  7156. }
  7157. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  7158. if (!dyn_clk_caps->dyn_clk_support) {
  7159. DSI_DEBUG("dynamic bit clock support not enabled\n");
  7160. return 0;
  7161. } else if (!display->dyn_bit_clk_pending) {
  7162. DSI_DEBUG("dynamic bit clock rate not updated\n");
  7163. return 0;
  7164. } else if (!display->dyn_bit_clk) {
  7165. DSI_DEBUG("dynamic bit clock rate cleared\n");
  7166. return 0;
  7167. } else if (display->dyn_bit_clk < mode->priv_info->min_dsi_clk_hz) {
  7168. DSI_ERR("dynamic bit clock rate %llu smaller than minimum value:%llu\n",
  7169. display->dyn_bit_clk, mode->priv_info->min_dsi_clk_hz);
  7170. return -EINVAL;
  7171. }
  7172. /* update mode clk rate with user value */
  7173. mode->timing.clk_rate_hz = display->dyn_bit_clk;
  7174. mode->priv_info->clk_rate_hz = display->dyn_bit_clk;
  7175. host_cfg = &(display->panel->host_config);
  7176. bpp = dsi_pixel_format_to_bpp(host_cfg->dst_format);
  7177. if (host_cfg->data_lanes & DSI_DATA_LANE_0)
  7178. lanes++;
  7179. if (host_cfg->data_lanes & DSI_DATA_LANE_1)
  7180. lanes++;
  7181. if (host_cfg->data_lanes & DSI_DATA_LANE_2)
  7182. lanes++;
  7183. if (host_cfg->data_lanes & DSI_DATA_LANE_3)
  7184. lanes++;
  7185. dsi_display_adjust_mode_timing(display, mode, lanes, bpp);
  7186. SDE_EVT32(display->dyn_bit_clk, mode->priv_info->min_dsi_clk_hz, mode->pixel_clk_khz);
  7187. DSI_DEBUG("dynamic bit clk:%u, min dsi clk:%llu, lanes:%d, bpp:%d, pck:%d Khz\n",
  7188. display->dyn_bit_clk, mode->priv_info->min_dsi_clk_hz, lanes, bpp,
  7189. mode->pixel_clk_khz);
  7190. return 0;
  7191. }
  7192. int dsi_display_dump_clks_state(struct dsi_display *display)
  7193. {
  7194. int rc = 0;
  7195. if (!display) {
  7196. DSI_ERR("invalid display argument\n");
  7197. return -EINVAL;
  7198. }
  7199. if (!display->clk_mngr) {
  7200. DSI_ERR("invalid clk manager\n");
  7201. return -EINVAL;
  7202. }
  7203. if (!display->dsi_clk_handle || !display->mdp_clk_handle) {
  7204. DSI_ERR("invalid clk handles\n");
  7205. return -EINVAL;
  7206. }
  7207. mutex_lock(&display->display_lock);
  7208. rc = dsi_display_dump_clk_handle_state(display->dsi_clk_handle);
  7209. if (rc) {
  7210. DSI_ERR("failed to dump dsi clock state\n");
  7211. goto end;
  7212. }
  7213. rc = dsi_display_dump_clk_handle_state(display->mdp_clk_handle);
  7214. if (rc) {
  7215. DSI_ERR("failed to dump mdp clock state\n");
  7216. goto end;
  7217. }
  7218. end:
  7219. mutex_unlock(&display->display_lock);
  7220. return rc;
  7221. }
  7222. int dsi_display_unprepare(struct dsi_display *display)
  7223. {
  7224. int rc = 0;
  7225. if (!display) {
  7226. DSI_ERR("Invalid params\n");
  7227. return -EINVAL;
  7228. }
  7229. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  7230. mutex_lock(&display->display_lock);
  7231. rc = dsi_display_wake_up(display);
  7232. if (rc)
  7233. DSI_ERR("[%s] display wake up failed, rc=%d\n",
  7234. display->name, rc);
  7235. if (!display->poms_pending && !is_skip_op_required(display)) {
  7236. rc = dsi_panel_unprepare(display->panel);
  7237. if (rc)
  7238. DSI_ERR("[%s] panel unprepare failed, rc=%d\n",
  7239. display->name, rc);
  7240. }
  7241. rc = dsi_display_ctrl_host_disable(display);
  7242. if (rc)
  7243. DSI_ERR("[%s] failed to disable DSI host, rc=%d\n",
  7244. display->name, rc);
  7245. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  7246. DSI_LINK_CLK, DSI_CLK_OFF);
  7247. if (rc)
  7248. DSI_ERR("[%s] failed to disable Link clocks, rc=%d\n",
  7249. display->name, rc);
  7250. rc = dsi_display_ctrl_deinit(display);
  7251. if (rc)
  7252. DSI_ERR("[%s] failed to deinit controller, rc=%d\n",
  7253. display->name, rc);
  7254. if (!display->panel->ulps_suspend_enabled) {
  7255. rc = dsi_display_phy_disable(display);
  7256. if (rc)
  7257. DSI_ERR("[%s] failed to disable DSI PHY, rc=%d\n",
  7258. display->name, rc);
  7259. }
  7260. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  7261. DSI_CORE_CLK, DSI_CLK_OFF);
  7262. if (rc)
  7263. DSI_ERR("[%s] failed to disable DSI clocks, rc=%d\n",
  7264. display->name, rc);
  7265. /* destrory dsi isr set up */
  7266. dsi_display_ctrl_isr_configure(display, false);
  7267. if (!display->poms_pending && !is_skip_op_required(display)) {
  7268. rc = dsi_panel_post_unprepare(display->panel);
  7269. if (rc)
  7270. DSI_ERR("[%s] panel post-unprepare failed, rc=%d\n",
  7271. display->name, rc);
  7272. }
  7273. display->hw_ownership = false;
  7274. mutex_unlock(&display->display_lock);
  7275. /* Free up DSI ERROR event callback */
  7276. dsi_display_unregister_error_handler(display);
  7277. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  7278. return rc;
  7279. }
  7280. void __init dsi_display_register(void)
  7281. {
  7282. dsi_phy_drv_register();
  7283. dsi_ctrl_drv_register();
  7284. dsi_display_parse_boot_display_selection();
  7285. platform_driver_register(&dsi_display_driver);
  7286. }
  7287. void __exit dsi_display_unregister(void)
  7288. {
  7289. platform_driver_unregister(&dsi_display_driver);
  7290. dsi_ctrl_drv_unregister();
  7291. dsi_phy_drv_unregister();
  7292. }
  7293. module_param_string(dsi_display0, dsi_display_primary, MAX_CMDLINE_PARAM_LEN,
  7294. 0600);
  7295. MODULE_PARM_DESC(dsi_display0,
  7296. "msm_drm.dsi_display0=<display node>:<configX> where <display node> is 'primary dsi display node name' and <configX> where x represents index in the topology list");
  7297. module_param_string(dsi_display1, dsi_display_secondary, MAX_CMDLINE_PARAM_LEN,
  7298. 0600);
  7299. MODULE_PARM_DESC(dsi_display1,
  7300. "msm_drm.dsi_display1=<display node>:<configX> where <display node> is 'secondary dsi display node name' and <configX> where x represents index in the topology list");