hal_be_api_mon.h 117 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748
  1. /*
  2. * Copyright (c) 2021, The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  16. */
  17. #ifndef _HAL_BE_API_MON_H_
  18. #define _HAL_BE_API_MON_H_
  19. #include "hal_be_hw_headers.h"
  20. #if defined(WLAN_PKT_CAPTURE_TX_2_0) || \
  21. defined(WLAN_PKT_CAPTURE_RX_2_0)
  22. #include <mon_ingress_ring.h>
  23. #include <mon_destination_ring.h>
  24. #include <mon_drop.h>
  25. #endif
  26. #include <hal_be_hw_headers.h>
  27. #include "hal_api_mon.h"
  28. #include <hal_generic_api.h>
  29. #include <hal_generic_api.h>
  30. #include <hal_api_mon.h>
  31. #if defined(WLAN_PKT_CAPTURE_TX_2_0) || \
  32. defined(WLAN_PKT_CAPTURE_RX_2_0) || \
  33. defined(QCA_SINGLE_WIFI_3_0)
  34. #define HAL_MON_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET 0x00000000
  35. #define HAL_MON_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB 0
  36. #define HAL_MON_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK 0xffffffff
  37. #define HAL_MON_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET 0x00000004
  38. #define HAL_MON_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB 0
  39. #define HAL_MON_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK 0x000000ff
  40. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_31_0_OFFSET 0x00000008
  41. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_31_0_LSB 0
  42. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_31_0_MSB 31
  43. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_31_0_MASK 0xffffffff
  44. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_63_32_OFFSET 0x0000000c
  45. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_63_32_LSB 0
  46. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_63_32_MSB 31
  47. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_63_32_MASK 0xffffffff
  48. #define HAL_MON_PADDR_LO_SET(buff_addr_info, paddr_lo) \
  49. ((*(((unsigned int *) buff_addr_info) + \
  50. (HAL_MON_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET >> 2))) = \
  51. ((paddr_lo) << HAL_MON_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB) & \
  52. HAL_MON_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK)
  53. #define HAL_MON_PADDR_HI_SET(buff_addr_info, paddr_hi) \
  54. ((*(((unsigned int *) buff_addr_info) + \
  55. (HAL_MON_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET >> 2))) = \
  56. ((paddr_hi) << HAL_MON_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB) & \
  57. HAL_MON_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK)
  58. #define HAL_MON_VADDR_LO_SET(buff_addr_info, vaddr_lo) \
  59. ((*(((unsigned int *) buff_addr_info) + \
  60. (HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_31_0_OFFSET >> 2))) = \
  61. ((vaddr_lo) << HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_31_0_LSB) & \
  62. HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_31_0_MASK)
  63. #define HAL_MON_VADDR_HI_SET(buff_addr_info, vaddr_hi) \
  64. ((*(((unsigned int *) buff_addr_info) + \
  65. (HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_63_32_OFFSET >> 2))) = \
  66. ((vaddr_hi) << HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_63_32_LSB) & \
  67. HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_63_32_MASK)
  68. #endif
  69. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  70. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_OFFSET
  71. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  72. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_MASK
  73. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  74. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_LSB
  75. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  76. PHYRX_HT_SIG_PHYRX_HT_SIG_INFO_DETAILS_MCS_OFFSET
  77. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  78. PHYRX_L_SIG_B_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  79. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  80. PHYRX_L_SIG_A_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  81. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  82. PHYRX_VHT_SIG_A_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  83. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  84. PHYRX_HE_SIG_A_SU_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  85. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  86. PHYRX_HE_SIG_A_MU_DL_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  87. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  88. PHYRX_HE_SIG_B1_MU_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  89. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  90. PHYRX_HE_SIG_B2_MU_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  91. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  92. PHYRX_HE_SIG_B2_OFDMA_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  93. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  94. PHYRX_RSSI_LEGACY_PRE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  95. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  96. PHYRX_RSSI_LEGACY_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  97. #define RX_MON_MPDU_START_WMASK 0x07F0
  98. #define RX_MON_MSDU_END_WMASK 0x0AE1
  99. #define RX_MON_PPDU_END_USR_STATS_WMASK 0xB7E
  100. #ifdef CONFIG_MON_WORD_BASED_TLV
  101. #ifndef BIG_ENDIAN_HOST
  102. struct rx_mpdu_start_mon_data {
  103. uint32_t peer_meta_data : 32;
  104. uint32_t rxpcu_mpdu_filter_in_category : 2,
  105. sw_frame_group_id : 7,
  106. ndp_frame : 1,
  107. phy_err : 1,
  108. phy_err_during_mpdu_header : 1,
  109. protocol_version_err : 1,
  110. ast_based_lookup_valid : 1,
  111. reserved_0a : 2,
  112. phy_ppdu_id : 16;
  113. uint32_t ast_index : 16,
  114. sw_peer_id : 16;
  115. uint32_t mpdu_frame_control_valid : 1,
  116. mpdu_duration_valid : 1,
  117. mac_addr_ad1_valid : 1,
  118. mac_addr_ad2_valid : 1,
  119. mac_addr_ad3_valid : 1,
  120. mac_addr_ad4_valid : 1,
  121. mpdu_sequence_control_valid : 1,
  122. mpdu_qos_control_valid : 1,
  123. mpdu_ht_control_valid : 1,
  124. frame_encryption_info_valid : 1,
  125. mpdu_fragment_number : 4,
  126. more_fragment_flag : 1,
  127. reserved_11a : 1,
  128. fr_ds : 1,
  129. to_ds : 1,
  130. encrypted : 1,
  131. mpdu_retry : 1,
  132. mpdu_sequence_number : 12;
  133. uint32_t key_id_octet : 8,
  134. new_peer_entry : 1,
  135. decrypt_needed : 1,
  136. decap_type : 2,
  137. rx_insert_vlan_c_tag_padding : 1,
  138. rx_insert_vlan_s_tag_padding : 1,
  139. strip_vlan_c_tag_decap : 1,
  140. strip_vlan_s_tag_decap : 1,
  141. pre_delim_count : 12,
  142. ampdu_flag : 1,
  143. bar_frame : 1,
  144. raw_mpdu : 1,
  145. reserved_12 : 1;
  146. uint32_t mpdu_length : 14,
  147. first_mpdu : 1,
  148. mcast_bcast : 1,
  149. ast_index_not_found : 1,
  150. ast_index_timeout : 1,
  151. power_mgmt : 1,
  152. non_qos : 1,
  153. null_data : 1,
  154. mgmt_type : 1,
  155. ctrl_type : 1,
  156. more_data : 1,
  157. eosp : 1,
  158. fragment_flag : 1,
  159. order : 1,
  160. u_apsd_trigger : 1,
  161. encrypt_required : 1,
  162. directed : 1,
  163. amsdu_present : 1,
  164. reserved_13 : 1;
  165. uint32_t mpdu_frame_control_field : 16,
  166. mpdu_duration_field : 16;
  167. uint32_t mac_addr_ad1_31_0 : 32;
  168. uint32_t mac_addr_ad1_47_32 : 16,
  169. mac_addr_ad2_15_0 : 16;
  170. uint32_t mac_addr_ad2_47_16 : 32;
  171. uint32_t mac_addr_ad3_31_0 : 32;
  172. uint32_t mac_addr_ad3_47_32 : 16,
  173. mpdu_sequence_control_field : 16;
  174. uint32_t mac_addr_ad4_31_0 : 32;
  175. uint32_t mac_addr_ad4_47_32 : 16,
  176. mpdu_qos_control_field : 16;
  177. };
  178. struct rx_msdu_end_mon_data {
  179. uint32_t rxpcu_mpdu_filter_in_category : 2,
  180. sw_frame_group_id : 7,
  181. reserved_0 : 7,
  182. phy_ppdu_id : 16;
  183. uint32_t ip_hdr_chksum : 16,
  184. reported_mpdu_length : 14,
  185. reserved_1a : 2;
  186. uint32_t sa_sw_peer_id : 16,
  187. sa_idx_timeout : 1,
  188. da_idx_timeout : 1,
  189. to_ds : 1,
  190. tid : 4,
  191. sa_is_valid : 1,
  192. da_is_valid : 1,
  193. da_is_mcbc : 1,
  194. l3_header_padding : 2,
  195. first_msdu : 1,
  196. last_msdu : 1,
  197. fr_ds : 1,
  198. ip_chksum_fail_copy : 1;
  199. uint32_t sa_idx : 16,
  200. da_idx_or_sw_peer_id : 16;
  201. uint32_t msdu_drop : 1,
  202. reo_destination_indication : 5,
  203. flow_idx : 20,
  204. use_ppe : 1,
  205. mesh_sta : 2,
  206. vlan_ctag_stripped : 1,
  207. vlan_stag_stripped : 1,
  208. fragment_flag : 1;
  209. uint32_t fse_metadata : 32;
  210. uint32_t cce_metadata : 16,
  211. tcp_udp_chksum : 16;
  212. uint32_t aggregation_count : 8,
  213. flow_aggregation_continuation : 1,
  214. fisa_timeout : 1,
  215. tcp_udp_chksum_fail_copy : 1,
  216. msdu_limit_error : 1,
  217. flow_idx_timeout : 1,
  218. flow_idx_invalid : 1,
  219. cce_match : 1,
  220. amsdu_parser_error : 1,
  221. cumulative_ip_length : 16;
  222. uint32_t msdu_length : 14,
  223. stbc : 1,
  224. ipsec_esp : 1,
  225. l3_offset : 7,
  226. ipsec_ah : 1,
  227. l4_offset : 8;
  228. uint32_t msdu_number : 8,
  229. decap_format : 2,
  230. ipv4_proto : 1,
  231. ipv6_proto : 1,
  232. tcp_proto : 1,
  233. udp_proto : 1,
  234. ip_frag : 1,
  235. tcp_only_ack : 1,
  236. da_is_bcast_mcast : 1,
  237. toeplitz_hash_sel : 2,
  238. ip_fixed_header_valid : 1,
  239. ip_extn_header_valid : 1,
  240. tcp_udp_header_valid : 1,
  241. mesh_control_present : 1,
  242. ldpc : 1,
  243. ip4_protocol_ip6_next_header : 8;
  244. uint32_t user_rssi : 8,
  245. pkt_type : 4,
  246. sgi : 2,
  247. rate_mcs : 4,
  248. receive_bandwidth : 3,
  249. reception_type : 3,
  250. mimo_ss_bitmap : 7,
  251. msdu_done_copy : 1;
  252. uint32_t flow_id_toeplitz : 32;
  253. };
  254. struct rx_ppdu_end_user_mon_data {
  255. uint32_t sw_peer_id : 16,
  256. mpdu_cnt_fcs_err : 11,
  257. sw2rxdma0_buf_source_used : 1,
  258. fw2rxdma_pmac0_buf_source_used : 1,
  259. sw2rxdma1_buf_source_used : 1,
  260. sw2rxdma_exception_buf_source_used: 1,
  261. fw2rxdma_pmac1_buf_source_used : 1;
  262. uint32_t mpdu_cnt_fcs_ok : 11,
  263. frame_control_info_valid : 1,
  264. qos_control_info_valid : 1,
  265. ht_control_info_valid : 1,
  266. data_sequence_control_info_valid : 1,
  267. ht_control_info_null_valid : 1,
  268. rxdma2fw_pmac1_ring_used : 1,
  269. rxdma2reo_ring_used : 1,
  270. rxdma2fw_pmac0_ring_used : 1,
  271. rxdma2sw_ring_used : 1,
  272. rxdma_release_ring_used : 1,
  273. ht_control_field_pkt_type : 4,
  274. rxdma2reo_remote0_ring_used : 1,
  275. rxdma2reo_remote1_ring_used : 1,
  276. reserved_3b : 5;
  277. uint32_t ast_index : 16,
  278. frame_control_field : 16;
  279. uint32_t first_data_seq_ctrl : 16,
  280. qos_control_field : 16;
  281. uint32_t ht_control_field : 32;
  282. uint32_t fcs_ok_bitmap_31_0 : 32;
  283. uint32_t fcs_ok_bitmap_63_32 : 32;
  284. uint32_t udp_msdu_count : 16,
  285. tcp_msdu_count : 16;
  286. uint32_t other_msdu_count : 16,
  287. tcp_ack_msdu_count : 16;
  288. uint32_t sw_response_reference_ptr : 32;
  289. uint32_t received_qos_data_tid_bitmap : 16,
  290. received_qos_data_tid_eosp_bitmap : 16;
  291. uint32_t qosctrl_15_8_tid0 : 8,
  292. qosctrl_15_8_tid1 : 8,
  293. qosctrl_15_8_tid2 : 8,
  294. qosctrl_15_8_tid3 : 8;
  295. uint32_t qosctrl_15_8_tid12 : 8,
  296. qosctrl_15_8_tid13 : 8,
  297. qosctrl_15_8_tid14 : 8,
  298. qosctrl_15_8_tid15 : 8;
  299. uint32_t mpdu_ok_byte_count : 25,
  300. ampdu_delim_ok_count_6_0 : 7;
  301. uint32_t ampdu_delim_err_count : 25,
  302. ampdu_delim_ok_count_13_7 : 7;
  303. uint32_t mpdu_err_byte_count : 25,
  304. ampdu_delim_ok_count_20_14 : 7;
  305. uint32_t sw_response_reference_ptr_ext : 32;
  306. uint32_t corrupted_due_to_fifo_delay : 1,
  307. frame_control_info_null_valid : 1,
  308. frame_control_field_null : 16,
  309. retried_mpdu_count : 11,
  310. reserved_23a : 3;
  311. };
  312. #else
  313. struct rx_mpdu_start_mon_data {
  314. uint32_t peer_meta_data : 32;
  315. uint32_t phy_ppdu_id : 16,
  316. reserved_0a : 2,
  317. ast_based_lookup_valid : 1,
  318. protocol_version_err : 1,
  319. phy_err_during_mpdu_header : 1,
  320. phy_err : 1,
  321. ndp_frame : 1,
  322. sw_frame_group_id : 7,
  323. rxpcu_mpdu_filter_in_category : 2;
  324. uint32_t sw_peer_id : 16,
  325. ast_index : 16;
  326. uint32_t mpdu_sequence_number : 12,
  327. mpdu_retry : 1,
  328. encrypted : 1,
  329. to_ds : 1,
  330. fr_ds : 1,
  331. reserved_11a : 1,
  332. more_fragment_flag : 1,
  333. mpdu_fragment_number : 4,
  334. frame_encryption_info_valid : 1,
  335. mpdu_ht_control_valid : 1,
  336. mpdu_qos_control_valid : 1,
  337. mpdu_sequence_control_valid : 1,
  338. mac_addr_ad4_valid : 1,
  339. mac_addr_ad3_valid : 1,
  340. mac_addr_ad2_valid : 1,
  341. mac_addr_ad1_valid : 1,
  342. mpdu_duration_valid : 1,
  343. mpdu_frame_control_valid : 1;
  344. uint32_t reserved_12 : 1,
  345. raw_mpdu : 1,
  346. bar_frame : 1,
  347. ampdu_flag : 1,
  348. pre_delim_count : 12,
  349. strip_vlan_s_tag_decap : 1,
  350. strip_vlan_c_tag_decap : 1,
  351. rx_insert_vlan_s_tag_padding : 1,
  352. rx_insert_vlan_c_tag_padding : 1,
  353. decap_type : 2,
  354. decrypt_needed : 1,
  355. new_peer_entry : 1,
  356. key_id_octet : 8;
  357. uint32_t reserved_13 : 1,
  358. amsdu_present : 1,
  359. directed : 1,
  360. encrypt_required : 1,
  361. u_apsd_trigger : 1,
  362. order : 1,
  363. fragment_flag : 1,
  364. eosp : 1,
  365. more_data : 1,
  366. ctrl_type : 1,
  367. mgmt_type : 1,
  368. null_data : 1,
  369. non_qos : 1,
  370. power_mgmt : 1,
  371. ast_index_timeout : 1,
  372. ast_index_not_found : 1,
  373. mcast_bcast : 1,
  374. first_mpdu : 1,
  375. mpdu_length : 14;
  376. uint32_t mpdu_duration_field : 16,
  377. mpdu_frame_control_field : 16;
  378. uint32_t mac_addr_ad1_31_0 : 32;
  379. uint32_t mac_addr_ad2_15_0 : 16,
  380. mac_addr_ad1_47_32 : 16;
  381. uint32_t mac_addr_ad2_47_16 : 32;
  382. uint32_t mac_addr_ad3_31_0 : 32;
  383. uint32_t mpdu_sequence_control_field : 16,
  384. mac_addr_ad3_47_32 : 16;
  385. uint32_t mac_addr_ad4_31_0 : 32;
  386. uint32_t mpdu_qos_control_field : 16,
  387. mac_addr_ad4_47_32 : 16;
  388. };
  389. struct rx_msdu_end_mon_data {
  390. uint32_t phy_ppdu_id : 16,
  391. reserved_0 : 7,
  392. sw_frame_group_id : 7,
  393. rxpcu_mpdu_filter_in_category : 2;
  394. uint32_t reserved_1a : 2,
  395. reported_mpdu_length : 14,
  396. ip_hdr_chksum : 16;
  397. uint32_t ip_chksum_fail_copy : 1,
  398. fr_ds : 1,
  399. last_msdu : 1,
  400. first_msdu : 1,
  401. l3_header_padding : 2,
  402. da_is_mcbc : 1,
  403. da_is_valid : 1,
  404. sa_is_valid : 1,
  405. tid : 4,
  406. to_ds : 1,
  407. da_idx_timeout : 1,
  408. sa_idx_timeout : 1,
  409. sa_sw_peer_id : 16;
  410. uint32_t da_idx_or_sw_peer_id : 16,
  411. sa_idx : 16;
  412. uint32_t fragment_flag : 1,
  413. vlan_stag_stripped : 1,
  414. vlan_ctag_stripped : 1,
  415. mesh_sta : 2,
  416. use_ppe : 1,
  417. flow_idx : 20,
  418. reo_destination_indication : 5,
  419. msdu_drop : 1;
  420. uint32_t fse_metadata : 32;
  421. uint32_t cce_metadata : 16,
  422. tcp_udp_chksum : 16;
  423. uint32_t cumulative_ip_length : 16,
  424. amsdu_parser_error : 1,
  425. cce_match : 1,
  426. flow_idx_invalid : 1,
  427. flow_idx_timeout : 1,
  428. msdu_limit_error : 1,
  429. tcp_udp_chksum_fail_copy : 1,
  430. fisa_timeout : 1,
  431. flow_aggregation_continuation : 1,
  432. aggregation_count : 8;
  433. uint32_t l4_offset : 8,
  434. ipsec_ah : 1,
  435. l3_offset : 7,
  436. ipsec_esp : 1,
  437. stbc : 1,
  438. msdu_length : 14;
  439. uint32_t ip4_protocol_ip6_next_header : 8,
  440. ldpc : 1,
  441. mesh_control_present : 1,
  442. tcp_udp_header_valid : 1,
  443. ip_extn_header_valid : 1,
  444. ip_fixed_header_valid : 1,
  445. toeplitz_hash_sel : 2,
  446. da_is_bcast_mcast : 1,
  447. tcp_only_ack : 1,
  448. ip_frag : 1,
  449. udp_proto : 1,
  450. tcp_proto : 1,
  451. ipv6_proto : 1,
  452. ipv4_proto : 1,
  453. decap_format : 2,
  454. msdu_number : 8;
  455. uint32_t msdu_done_copy : 1,
  456. mimo_ss_bitmap : 7,
  457. reception_type : 3,
  458. receive_bandwidth : 3,
  459. rate_mcs : 4,
  460. sgi : 2,
  461. pkt_type : 4,
  462. user_rssi : 8;
  463. uint32_t flow_id_toeplitz : 32;
  464. };
  465. struct rx_ppdu_end_user_mon_data {
  466. uint32_t fw2rxdma_pmac1_buf_source_used : 1,
  467. sw2rxdma_exception_buf_source_used: 1,
  468. sw2rxdma1_buf_source_used : 1,
  469. fw2rxdma_pmac0_buf_source_used : 1,
  470. sw2rxdma0_buf_source_used : 1,
  471. mpdu_cnt_fcs_err : 11,
  472. sw_peer_id : 16;
  473. uint32_t reserved_3b : 5,
  474. rxdma2reo_remote1_ring_used : 1,
  475. rxdma2reo_remote0_ring_used : 1,
  476. ht_control_field_pkt_type : 4,
  477. rxdma_release_ring_used : 1,
  478. rxdma2sw_ring_used : 1,
  479. rxdma2fw_pmac0_ring_used : 1,
  480. rxdma2reo_ring_used : 1,
  481. rxdma2fw_pmac1_ring_used : 1,
  482. ht_control_info_null_valid : 1,
  483. data_sequence_control_info_valid : 1,
  484. ht_control_info_valid : 1,
  485. qos_control_info_valid : 1,
  486. frame_control_info_valid : 1,
  487. mpdu_cnt_fcs_ok : 11;
  488. uint32_t frame_control_field : 16,
  489. ast_index : 16;
  490. uint32_t qos_control_field : 16,
  491. first_data_seq_ctrl : 16;
  492. uint32_t ht_control_field : 32;
  493. uint32_t fcs_ok_bitmap_31_0 : 32;
  494. uint32_t fcs_ok_bitmap_63_32 : 32;
  495. uint32_t tcp_msdu_count : 16,
  496. udp_msdu_count : 16;
  497. uint32_t tcp_ack_msdu_count : 16,
  498. other_msdu_count : 16;
  499. uint32_t sw_response_reference_ptr : 32;
  500. uint32_t received_qos_data_tid_eosp_bitmap : 16,
  501. received_qos_data_tid_bitmap : 16;
  502. uint32_t qosctrl_15_8_tid3 : 8,
  503. qosctrl_15_8_tid2 : 8,
  504. qosctrl_15_8_tid1 : 8,
  505. qosctrl_15_8_tid0 : 8;
  506. uint32_t qosctrl_15_8_tid15 : 8,
  507. qosctrl_15_8_tid14 : 8,
  508. qosctrl_15_8_tid13 : 8,
  509. qosctrl_15_8_tid12 : 8;
  510. uint32_t ampdu_delim_ok_count_6_0 : 7,
  511. mpdu_ok_byte_count : 25;
  512. uint32_t ampdu_delim_ok_count_13_7 : 7,
  513. ampdu_delim_err_count : 25;
  514. uint32_t ampdu_delim_ok_count_20_14 : 7,
  515. mpdu_err_byte_count : 25;
  516. uint32_t sw_response_reference_ptr_ext : 32;
  517. uint32_t reserved_23a : 3,
  518. retried_mpdu_count : 11,
  519. frame_control_field_null : 16,
  520. frame_control_info_null_valid : 1,
  521. corrupted_due_to_fifo_delay : 1;
  522. };
  523. #endif
  524. struct rx_mpdu_start_mon_data_t {
  525. struct rx_mpdu_start_mon_data rx_mpdu_info_details;
  526. };
  527. struct rx_msdu_end_mon_data_t {
  528. struct rx_msdu_end_mon_data rx_mpdu_info_details;
  529. };
  530. /* TLV struct for word based Tlv */
  531. typedef struct rx_mpdu_start_mon_data_t hal_rx_mon_mpdu_start_t;
  532. typedef struct rx_msdu_end_mon_data hal_rx_mon_msdu_end_t;
  533. typedef struct rx_ppdu_end_user_mon_data hal_rx_mon_ppdu_end_user_t;
  534. #else
  535. typedef struct rx_mpdu_start hal_rx_mon_mpdu_start_t;
  536. typedef struct rx_msdu_end hal_rx_mon_msdu_end_t;
  537. typedef struct rx_ppdu_end_user_stats hal_rx_mon_ppdu_end_user_t;
  538. #endif
  539. /*
  540. * struct mon_destination_drop - monitor drop descriptor
  541. *
  542. * @ppdu_drop_cnt: PPDU drop count
  543. * @mpdu_drop_cnt: MPDU drop count
  544. * @tlv_drop_cnt: TLV drop count
  545. * @end_of_ppdu_seen: end of ppdu seen
  546. * @reserved_0a: rsvd
  547. * @reserved_1a: rsvd
  548. * @ppdu_id: PPDU ID
  549. * @reserved_3a: rsvd
  550. * @initiator: initiator ppdu
  551. * @empty_descriptor: empty descriptor
  552. * @ring_id: ring id
  553. * @looping_count: looping count
  554. */
  555. struct mon_destination_drop {
  556. uint32_t ppdu_drop_cnt : 10,
  557. mpdu_drop_cnt : 10,
  558. tlv_drop_cnt : 10,
  559. end_of_ppdu_seen : 1,
  560. reserved_0a : 1;
  561. uint32_t reserved_1a : 32;
  562. uint32_t ppdu_id : 32;
  563. uint32_t reserved_3a : 18,
  564. initiator : 1,
  565. empty_descriptor : 1,
  566. ring_id : 8,
  567. looping_count : 4;
  568. };
  569. #define HAL_MON_BUFFER_ADDR_31_0_GET(buff_addr_info) \
  570. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  571. HAL_BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET)), \
  572. HAL_BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_MASK, \
  573. HAL_BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_LSB))
  574. #define HAL_MON_BUFFER_ADDR_39_32_GET(buff_addr_info) \
  575. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  576. HAL_BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET)), \
  577. HAL_BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_MASK, \
  578. HAL_BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_LSB))
  579. /**
  580. * struct hal_rx_status_buffer_done - status buffer done tlv
  581. * placeholder structure
  582. *
  583. * @ppdu_start_offset: ppdu start
  584. * @first_ppdu_start_user_info_offset:
  585. * @mult_ppdu_start_user_info:
  586. * @end_offset:
  587. * @ppdu_end_detected:
  588. * @flush_detected:
  589. * @rsvd:
  590. */
  591. struct hal_rx_status_buffer_done {
  592. uint32_t ppdu_start_offset : 3,
  593. first_ppdu_start_user_info_offset : 6,
  594. mult_ppdu_start_user_info : 1,
  595. end_offset : 13,
  596. ppdu_end_detected : 1,
  597. flush_detected : 1,
  598. rsvd : 7;
  599. };
  600. /**
  601. * enum hal_mon_status_end_reason - ppdu status buffer end reason
  602. *
  603. * @HAL_MON_STATUS_BUFFER_FULL: status buffer full
  604. * @HAL_MON_FLUSH_DETECTED: flush detected
  605. * @HAL_MON_END_OF_PPDU: end of ppdu detected
  606. * @HAL_MON_PPDU_TRUNCATED: truncated ppdu status
  607. */
  608. enum hal_mon_status_end_reason {
  609. HAL_MON_STATUS_BUFFER_FULL,
  610. HAL_MON_FLUSH_DETECTED,
  611. HAL_MON_END_OF_PPDU,
  612. HAL_MON_PPDU_TRUNCATED,
  613. };
  614. /**
  615. * struct hal_mon_desc - HAL Monitor descriptor
  616. *
  617. * @buf_addr: virtual buffer address
  618. * @ppdu_id: ppdu id
  619. * - TxMon fills scheduler id
  620. * - RxMON fills phy_ppdu_id
  621. * @end_offset: offset (units in 4 bytes) where status buffer ended
  622. * i.e offset of TLV + last TLV size
  623. * @reserved_3a: reserved bits
  624. * @end_reason: ppdu end reason
  625. * 0 - status buffer is full
  626. * 1 - flush detected
  627. * 2 - TX_FES_STATUS_END or RX_PPDU_END
  628. * 3 - PPDU truncated due to system error
  629. * @initiator: 1 - descriptor belongs to TX FES
  630. * 0 - descriptor belongs to TX RESPONSE
  631. * @empty_descriptor: 0 - this descriptor is written on a flush
  632. * or end of ppdu or end of status buffer
  633. * 1 - descriptor provided to indicate drop
  634. * @ring_id: ring id for debugging
  635. * @looping_count: count to indicate number of times producer
  636. * of entries has looped around the ring
  637. * @flush_detected: if flush detected
  638. * @end_of_ppdu_dropped: if end_of_ppdu is dropped
  639. * @ppdu_drop_count: PPDU drop count
  640. * @mpdu_drop_count: MPDU drop count
  641. * @tlv_drop_count: TLV drop count
  642. */
  643. struct hal_mon_desc {
  644. uint64_t buf_addr;
  645. uint32_t ppdu_id;
  646. uint32_t end_offset:12,
  647. reserved_3a:4,
  648. end_reason:2,
  649. initiator:1,
  650. empty_descriptor:1,
  651. ring_id:8,
  652. looping_count:4;
  653. uint16_t flush_detected:1,
  654. end_of_ppdu_dropped:1;
  655. uint32_t ppdu_drop_count;
  656. uint32_t mpdu_drop_count;
  657. uint32_t tlv_drop_count;
  658. };
  659. typedef struct hal_mon_desc *hal_mon_desc_t;
  660. /**
  661. * struct hal_mon_buf_addr_status - HAL buffer address tlv get status
  662. *
  663. * @buffer_virt_addr_31_0: Lower 32 bits of virtual address of status buffer
  664. * @buffer_virt_addr_63_32: Upper 32 bits of virtual address of status buffer
  665. * @dma_length: DMA length
  666. * @reserved_2a: reserved bits
  667. * @msdu_continuation: is msdu size more than fragment size
  668. * @truncated: is msdu got truncated
  669. * @reserved_2b: reserved bits
  670. * @tlv64_padding: tlv paddding
  671. */
  672. struct hal_mon_buf_addr_status {
  673. uint32_t buffer_virt_addr_31_0;
  674. uint32_t buffer_virt_addr_63_32;
  675. uint32_t dma_length:12,
  676. reserved_2a:4,
  677. msdu_continuation:1,
  678. truncated:1,
  679. reserved_2b:14;
  680. uint32_t tlv64_padding;
  681. };
  682. #if defined(WLAN_PKT_CAPTURE_TX_2_0) || \
  683. defined(WLAN_PKT_CAPTURE_RX_2_0)
  684. /**
  685. * hal_be_get_mon_dest_status() - Get monitor descriptor status
  686. * @hal_soc: HAL Soc handle
  687. * @hw_desc: HAL monitor descriptor
  688. * @status: pointer to write descriptor status
  689. *
  690. * Return: none
  691. */
  692. static inline void
  693. hal_be_get_mon_dest_status(hal_soc_handle_t hal_soc,
  694. void *hw_desc,
  695. struct hal_mon_desc *status)
  696. {
  697. struct mon_destination_ring *desc = hw_desc;
  698. status->empty_descriptor = desc->empty_descriptor;
  699. if (status->empty_descriptor) {
  700. struct mon_destination_drop *drop_desc = hw_desc;
  701. status->buf_addr = 0;
  702. status->ppdu_drop_count = drop_desc->ppdu_drop_cnt;
  703. status->mpdu_drop_count = drop_desc->mpdu_drop_cnt;
  704. status->tlv_drop_count = drop_desc->tlv_drop_cnt;
  705. status->end_of_ppdu_dropped = drop_desc->end_of_ppdu_seen;
  706. } else {
  707. status->buf_addr = HAL_RX_GET(desc, MON_DESTINATION_RING_STAT,BUF_VIRT_ADDR_31_0) |
  708. (((uint64_t)HAL_RX_GET(desc,
  709. MON_DESTINATION_RING_STAT,
  710. BUF_VIRT_ADDR_63_32)) << 32);
  711. status->end_reason = desc->end_reason;
  712. status->end_offset = desc->end_offset;
  713. }
  714. status->ppdu_id = desc->ppdu_id;
  715. status->initiator = desc->initiator;
  716. status->looping_count = desc->looping_count;
  717. }
  718. #endif
  719. #if defined(RX_PPDU_END_USER_STATS_OFDMA_INFO_VALID_OFFSET) && \
  720. defined(RX_PPDU_END_USER_STATS_SW_RESPONSE_REFERENCE_PTR_EXT_OFFSET)
  721. static inline void
  722. hal_rx_handle_mu_ul_info(hal_rx_mon_ppdu_end_user_t *rx_ppdu_end_user,
  723. struct mon_rx_user_status *mon_rx_user_status)
  724. {
  725. mon_rx_user_status->mu_ul_user_v0_word0 =
  726. rx_ppdu_end_user->sw_response_reference_ptr;
  727. mon_rx_user_status->mu_ul_user_v0_word1 =
  728. rx_ppdu_end_user->sw_response_reference_ptr_ext;
  729. }
  730. #else
  731. static inline void
  732. hal_rx_handle_mu_ul_info(hal_rx_mon_ppdu_end_user_t *rx_ppdu_end_user,
  733. struct mon_rx_user_status *mon_rx_user_status)
  734. {
  735. }
  736. #endif
  737. static inline void
  738. hal_rx_populate_byte_count(hal_rx_mon_ppdu_end_user_t *rx_ppdu_end_user,
  739. void *ppduinfo,
  740. struct mon_rx_user_status *mon_rx_user_status)
  741. {
  742. mon_rx_user_status->mpdu_ok_byte_count =
  743. rx_ppdu_end_user->mpdu_ok_byte_count;
  744. mon_rx_user_status->mpdu_err_byte_count =
  745. rx_ppdu_end_user->mpdu_err_byte_count;
  746. }
  747. static inline void
  748. hal_rx_populate_mu_user_info(hal_rx_mon_ppdu_end_user_t *rx_ppdu_end_user,
  749. void *ppduinfo, uint32_t user_id,
  750. struct mon_rx_user_status *mon_rx_user_status)
  751. {
  752. struct mon_rx_info *mon_rx_info;
  753. struct mon_rx_user_info *mon_rx_user_info;
  754. struct hal_rx_ppdu_info *ppdu_info =
  755. (struct hal_rx_ppdu_info *)ppduinfo;
  756. mon_rx_info = &ppdu_info->rx_info;
  757. mon_rx_user_info = &ppdu_info->rx_user_info[user_id];
  758. mon_rx_user_info->qos_control_info_valid =
  759. mon_rx_info->qos_control_info_valid;
  760. mon_rx_user_info->qos_control = mon_rx_info->qos_control;
  761. mon_rx_user_status->ast_index = ppdu_info->rx_status.ast_index;
  762. mon_rx_user_status->tid = ppdu_info->rx_status.tid;
  763. mon_rx_user_status->tcp_msdu_count =
  764. ppdu_info->rx_status.tcp_msdu_count;
  765. mon_rx_user_status->udp_msdu_count =
  766. ppdu_info->rx_status.udp_msdu_count;
  767. mon_rx_user_status->other_msdu_count =
  768. ppdu_info->rx_status.other_msdu_count;
  769. mon_rx_user_status->frame_control = ppdu_info->rx_status.frame_control;
  770. mon_rx_user_status->frame_control_info_valid =
  771. ppdu_info->rx_status.frame_control_info_valid;
  772. mon_rx_user_status->data_sequence_control_info_valid =
  773. ppdu_info->rx_status.data_sequence_control_info_valid;
  774. mon_rx_user_status->first_data_seq_ctrl =
  775. ppdu_info->rx_status.first_data_seq_ctrl;
  776. mon_rx_user_status->preamble_type = ppdu_info->rx_status.preamble_type;
  777. mon_rx_user_status->ht_flags = ppdu_info->rx_status.ht_flags;
  778. mon_rx_user_status->rtap_flags = ppdu_info->rx_status.rtap_flags;
  779. mon_rx_user_status->vht_flags = ppdu_info->rx_status.vht_flags;
  780. if (mon_rx_user_status->vht_flags) {
  781. mon_rx_user_status->vht_flag_values2 =
  782. ppdu_info->rx_status.vht_flag_values2;
  783. qdf_mem_copy(mon_rx_user_status->vht_flag_values3,
  784. ppdu_info->rx_status.vht_flag_values3,
  785. sizeof(mon_rx_user_status->vht_flag_values3));
  786. mon_rx_user_status->vht_flag_values4 =
  787. ppdu_info->rx_status.vht_flag_values4;
  788. mon_rx_user_status->vht_flag_values5 =
  789. ppdu_info->rx_status.vht_flag_values5;
  790. mon_rx_user_status->vht_flag_values6 =
  791. ppdu_info->rx_status.vht_flag_values6;
  792. }
  793. mon_rx_user_status->he_flags = ppdu_info->rx_status.he_flags;
  794. mon_rx_user_status->rs_flags = ppdu_info->rx_status.rs_flags;
  795. mon_rx_user_status->mpdu_cnt_fcs_ok =
  796. ppdu_info->com_info.mpdu_cnt_fcs_ok;
  797. mon_rx_user_status->mpdu_cnt_fcs_err =
  798. ppdu_info->com_info.mpdu_cnt_fcs_err;
  799. qdf_mem_copy(&mon_rx_user_status->mpdu_fcs_ok_bitmap,
  800. &ppdu_info->com_info.mpdu_fcs_ok_bitmap,
  801. HAL_RX_NUM_WORDS_PER_PPDU_BITMAP *
  802. sizeof(ppdu_info->com_info.mpdu_fcs_ok_bitmap[0]));
  803. mon_rx_user_status->retry_mpdu =
  804. ppdu_info->rx_status.mpdu_retry_cnt;
  805. hal_rx_populate_byte_count(rx_ppdu_end_user, ppdu_info,
  806. mon_rx_user_status);
  807. }
  808. #define HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(chain, \
  809. ppdu_info, rssi_info_tlv) \
  810. { \
  811. ppdu_info->rx_status.rssi_chain[chain][0] = \
  812. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO,\
  813. RSSI_PRI20_CHAIN##chain); \
  814. ppdu_info->rx_status.rssi_chain[chain][1] = \
  815. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO,\
  816. RSSI_EXT20_CHAIN##chain); \
  817. ppdu_info->rx_status.rssi_chain[chain][2] = \
  818. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO,\
  819. RSSI_EXT40_LOW20_CHAIN##chain); \
  820. ppdu_info->rx_status.rssi_chain[chain][3] = \
  821. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO,\
  822. RSSI_EXT40_HIGH20_CHAIN##chain); \
  823. } \
  824. #define HAL_RX_PPDU_UPDATE_RSSI(ppdu_info, rssi_info_tlv) \
  825. {HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(0, ppdu_info, rssi_info_tlv) \
  826. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(1, ppdu_info, rssi_info_tlv) \
  827. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(2, ppdu_info, rssi_info_tlv) \
  828. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(3, ppdu_info, rssi_info_tlv) \
  829. } \
  830. static inline uint32_t
  831. hal_rx_update_rssi_chain(struct hal_rx_ppdu_info *ppdu_info,
  832. uint8_t *rssi_info_tlv)
  833. {
  834. HAL_RX_PPDU_UPDATE_RSSI(ppdu_info, rssi_info_tlv)
  835. return 0;
  836. }
  837. #ifdef WLAN_TX_PKT_CAPTURE_ENH
  838. static inline void
  839. hal_get_qos_control(hal_rx_mon_ppdu_end_user_t *rx_ppdu_end_user,
  840. struct hal_rx_ppdu_info *ppdu_info)
  841. {
  842. ppdu_info->rx_info.qos_control_info_valid =
  843. rx_ppdu_end_user->qos_control_info_valid;
  844. if (ppdu_info->rx_info.qos_control_info_valid)
  845. ppdu_info->rx_info.qos_control =
  846. rx_ppdu_end_user->qos_control_field;
  847. }
  848. static inline void
  849. hal_get_mac_addr1(hal_rx_mon_mpdu_start_t *rx_mpdu_start,
  850. struct hal_rx_ppdu_info *ppdu_info)
  851. {
  852. if ((ppdu_info->sw_frame_group_id
  853. == HAL_MPDU_SW_FRAME_GROUP_MGMT_PROBE_REQ) ||
  854. (ppdu_info->sw_frame_group_id ==
  855. HAL_MPDU_SW_FRAME_GROUP_CTRL_RTS)) {
  856. ppdu_info->rx_info.mac_addr1_valid =
  857. rx_mpdu_start->rx_mpdu_info_details.mac_addr_ad1_valid;
  858. *(uint32_t *)&ppdu_info->rx_info.mac_addr1[0] =
  859. rx_mpdu_start->rx_mpdu_info_details.mac_addr_ad1_31_0;
  860. if (ppdu_info->sw_frame_group_id ==
  861. HAL_MPDU_SW_FRAME_GROUP_CTRL_RTS) {
  862. *(uint32_t *)&ppdu_info->rx_info.mac_addr1[4] =
  863. rx_mpdu_start->rx_mpdu_info_details.mac_addr_ad1_47_32;
  864. }
  865. }
  866. }
  867. #else
  868. static inline void
  869. hal_get_qos_control(hal_rx_mon_ppdu_end_user_t *rx_ppdu_end_user,
  870. struct hal_rx_ppdu_info *ppdu_info)
  871. {
  872. }
  873. static inline void
  874. hal_get_mac_addr1(hal_rx_mon_mpdu_start_t *rx_mpdu_start,
  875. struct hal_rx_ppdu_info *ppdu_info)
  876. {
  877. }
  878. #endif
  879. #ifdef QCA_SUPPORT_SCAN_SPCL_VAP_STATS
  880. static inline void
  881. hal_update_frame_type_cnt(hal_rx_mon_mpdu_start_t *rx_mpdu_start,
  882. struct hal_rx_ppdu_info *ppdu_info)
  883. {
  884. uint16_t frame_ctrl;
  885. uint8_t fc_type;
  886. if (rx_mpdu_start->rx_mpdu_info_details.mpdu_frame_control_valid) {
  887. frame_ctrl = rx_mpdu_start->rx_mpdu_info_details.mpdu_frame_control_field;
  888. fc_type = HAL_RX_GET_FRAME_CTRL_TYPE(frame_ctrl);
  889. if (fc_type == HAL_RX_FRAME_CTRL_TYPE_MGMT)
  890. ppdu_info->frm_type_info.rx_mgmt_cnt++;
  891. else if (fc_type == HAL_RX_FRAME_CTRL_TYPE_CTRL)
  892. ppdu_info->frm_type_info.rx_ctrl_cnt++;
  893. else if (fc_type == HAL_RX_FRAME_CTRL_TYPE_DATA)
  894. ppdu_info->frm_type_info.rx_data_cnt++;
  895. }
  896. }
  897. #else
  898. static inline void
  899. hal_update_frame_type_cnt(hal_rx_mon_mpdu_start_t *rx_mpdu_start,
  900. struct hal_rx_ppdu_info *ppdu_info)
  901. {
  902. }
  903. #endif
  904. #if defined(WLAN_PKT_CAPTURE_TX_2_0) || \
  905. defined(WLAN_PKT_CAPTURE_RX_2_0)
  906. /**
  907. * hal_mon_buff_addr_info_set() - set desc address in cookie
  908. * @hal_soc_hdl: HAL Soc handle
  909. * @mon_entry: monitor srng
  910. * @mon_desc_addr: HAL monitor descriptor virtual address
  911. * @phy_addr: HAL monitor descriptor physical address
  912. *
  913. * Return: none
  914. */
  915. static inline
  916. void hal_mon_buff_addr_info_set(hal_soc_handle_t hal_soc_hdl,
  917. void *mon_entry,
  918. void *mon_desc_addr,
  919. qdf_dma_addr_t phy_addr)
  920. {
  921. uint32_t paddr_lo = ((uintptr_t)phy_addr & 0x00000000ffffffff);
  922. uint32_t paddr_hi = ((uintptr_t)phy_addr & 0xffffffff00000000) >> 32;
  923. uint32_t vaddr_lo = ((uintptr_t)mon_desc_addr & 0x00000000ffffffff);
  924. uint32_t vaddr_hi = ((uintptr_t)mon_desc_addr & 0xffffffff00000000) >> 32;
  925. HAL_MON_PADDR_LO_SET(mon_entry, paddr_lo);
  926. HAL_MON_PADDR_HI_SET(mon_entry, paddr_hi);
  927. HAL_MON_VADDR_LO_SET(mon_entry, vaddr_lo);
  928. HAL_MON_VADDR_HI_SET(mon_entry, vaddr_hi);
  929. }
  930. #endif
  931. #ifdef WLAN_PKT_CAPTURE_TX_2_0
  932. /* TX monitor */
  933. #define TX_MON_STATUS_BUF_SIZE 2048
  934. #define HAL_INVALID_PPDU_ID 0xFFFFFFFF
  935. #define HAL_MAX_DL_MU_USERS 37
  936. #define HAL_MAX_RU_INDEX 7
  937. enum hal_tx_tlv_status {
  938. HAL_MON_TX_FES_SETUP,
  939. HAL_MON_TX_FES_STATUS_END,
  940. HAL_MON_RX_RESPONSE_REQUIRED_INFO,
  941. HAL_MON_RESPONSE_END_STATUS_INFO,
  942. HAL_MON_TX_PCU_PPDU_SETUP_INIT,
  943. HAL_MON_TX_MPDU_START,
  944. HAL_MON_TX_MSDU_START,
  945. HAL_MON_TX_BUFFER_ADDR,
  946. HAL_MON_TX_DATA,
  947. HAL_MON_TX_FES_STATUS_START,
  948. HAL_MON_TX_FES_STATUS_PROT,
  949. HAL_MON_TX_FES_STATUS_START_PROT,
  950. HAL_MON_TX_FES_STATUS_START_PPDU,
  951. HAL_MON_TX_FES_STATUS_USER_PPDU,
  952. HAL_MON_TX_QUEUE_EXTENSION,
  953. HAL_MON_RX_FRAME_BITMAP_ACK,
  954. HAL_MON_RX_FRAME_BITMAP_BLOCK_ACK_256,
  955. HAL_MON_RX_FRAME_BITMAP_BLOCK_ACK_1K,
  956. HAL_MON_COEX_TX_STATUS,
  957. HAL_MON_MACTX_HE_SIG_A_SU,
  958. HAL_MON_MACTX_HE_SIG_A_MU_DL,
  959. HAL_MON_MACTX_HE_SIG_B1_MU,
  960. HAL_MON_MACTX_HE_SIG_B2_MU,
  961. HAL_MON_MACTX_HE_SIG_B2_OFDMA,
  962. HAL_MON_MACTX_L_SIG_A,
  963. HAL_MON_MACTX_L_SIG_B,
  964. HAL_MON_MACTX_HT_SIG,
  965. HAL_MON_MACTX_VHT_SIG_A,
  966. HAL_MON_MACTX_USER_DESC_PER_USER,
  967. HAL_MON_MACTX_USER_DESC_COMMON,
  968. HAL_MON_MACTX_PHY_DESC,
  969. HAL_MON_TX_FW2SW,
  970. HAL_MON_TX_STATUS_PPDU_NOT_DONE,
  971. };
  972. enum txmon_coex_tx_status_reason {
  973. COEX_FES_TX_START,
  974. COEX_FES_TX_END,
  975. COEX_FES_END,
  976. COEX_RESPONSE_TX_START,
  977. COEX_RESPONSE_TX_END,
  978. COEX_NO_TX_ONGOING,
  979. };
  980. enum txmon_transmission_type {
  981. TXMON_SU_TRANSMISSION = 0,
  982. TXMON_MU_TRANSMISSION,
  983. TXMON_MU_SU_TRANSMISSION,
  984. TXMON_MU_MIMO_TRANSMISSION = 1,
  985. TXMON_MU_OFDMA_TRANMISSION
  986. };
  987. enum txmon_he_ppdu_subtype {
  988. TXMON_HE_SUBTYPE_SU = 0,
  989. TXMON_HE_SUBTYPE_TRIG,
  990. TXMON_HE_SUBTYPE_MU,
  991. TXMON_HE_SUBTYPE_EXT_SU
  992. };
  993. enum txmon_pkt_type {
  994. TXMON_PKT_TYPE_11A = 0,
  995. TXMON_PKT_TYPE_11B,
  996. TXMON_PKT_TYPE_11N_MM,
  997. TXMON_PKT_TYPE_11AC,
  998. TXMON_PKT_TYPE_11AX,
  999. TXMON_PKT_TYPE_11BA,
  1000. TXMON_PKT_TYPE_11BE,
  1001. TXMON_PKT_TYPE_11AZ
  1002. };
  1003. enum txmon_generated_response {
  1004. TXMON_GEN_RESP_SELFGEN_ACK = 0,
  1005. TXMON_GEN_RESP_SELFGEN_CTS,
  1006. TXMON_GEN_RESP_SELFGEN_BA,
  1007. TXMON_GEN_RESP_SELFGEN_MBA,
  1008. TXMON_GEN_RESP_SELFGEN_CBF,
  1009. TXMON_GEN_RESP_SELFGEN_TRIG,
  1010. TXMON_GEN_RESP_SELFGEN_NDP_LMR
  1011. };
  1012. #ifdef MONITOR_TLV_RECORDING_ENABLE
  1013. /*
  1014. * Please make sure that the maximum total size of fields in each TLV
  1015. * is 22 bits.
  1016. * 10 bits are reserved for tlv_tag
  1017. */
  1018. struct hal_ppdu_start_tlv_record {
  1019. uint32_t ppdu_id:10;
  1020. };
  1021. struct hal_ppdu_start_user_info_tlv_record {
  1022. uint32_t user_id:6,
  1023. rate_mcs:4,
  1024. nss:3,
  1025. reception_type:3,
  1026. sgi:2;
  1027. };
  1028. struct hal_mpdu_start_tlv_record {
  1029. uint32_t user_id:6,
  1030. wrap_flag:1;
  1031. };
  1032. struct hal_mpdu_end_tlv_record {
  1033. uint32_t user_id:6,
  1034. fcs_err:1,
  1035. wrap_flag:1;
  1036. };
  1037. struct hal_header_tlv_record {
  1038. uint32_t wrap_flag:1;
  1039. };
  1040. struct hal_msdu_end_tlv_record {
  1041. uint32_t user_id:6,
  1042. msdu_num:8,
  1043. tid:4,
  1044. tcp_proto:1,
  1045. udp_proto:1,
  1046. wrap_flag:1;
  1047. };
  1048. struct hal_mon_buffer_addr_tlv_record {
  1049. uint32_t dma_length:12,
  1050. truncation:1,
  1051. continuation:1,
  1052. wrap_flag:1;
  1053. };
  1054. struct hal_phy_location_tlv_record {
  1055. uint32_t rtt_cfr_status:8,
  1056. rtt_num_streams:8,
  1057. rx_location_info_valid:1;
  1058. };
  1059. struct hal_ppdu_end_user_stats_tlv_record {
  1060. uint32_t ast_index:16,
  1061. pkt_type:4;
  1062. };
  1063. struct hal_pcu_ppdu_end_info_tlv_record {
  1064. uint32_t dialog_topken:8,
  1065. bb_captured_reason:3,
  1066. bb_captured_channel:1,
  1067. bb_captured_timeout:1,
  1068. mpdu_delimiter_error_seen:1;
  1069. };
  1070. struct hal_phy_rx_ht_sig_tlv_record {
  1071. uint32_t crc:8,
  1072. mcs:7,
  1073. stbc:2,
  1074. aggregation:1,
  1075. short_gi:1,
  1076. fes_coding:1,
  1077. cbw:1;
  1078. };
  1079. /* Tx TLVs - structs of Tx TLV with fields to be added here*/
  1080. /*
  1081. * enum hal_ppdu_tlv_category - Categories of TLV
  1082. * @PPDU_START: PPDU start level TLV
  1083. * @MPDU: MPDU level TLV
  1084. * @PPDU_END: PPDU end level TLV
  1085. *
  1086. */
  1087. enum hal_ppdu_tlv_category {
  1088. CATEGORY_PPDU_START = 1,
  1089. CATEGORY_MPDU,
  1090. CATEGORY_PPDU_END
  1091. };
  1092. #endif
  1093. /**
  1094. * struct hal_txmon_user_desc_per_user - user desc per user information
  1095. * @psdu_length: PSDU length of the user in octet
  1096. * @ru_start_index: RU number to which user is assigned
  1097. * @ru_size: Size of the RU for that user
  1098. * @ofdma_mu_mimo_enabled: mu mimo transmission within the RU
  1099. * @nss: Number of spatial stream occupied by the user
  1100. * @stream_offset: Stream Offset from which the User occupies the Streams
  1101. * @mcs: Modulation Coding Scheme for the User
  1102. * @dcm: Indicates whether dual sub-carrier modulation is applied
  1103. * @fec_type: Indicates whether it is BCC or LDPC
  1104. * @user_bf_type: user beamforming type
  1105. * @drop_user_cbf: frame dropped because of CBF FCS failure
  1106. * @ldpc_extra_symbol: LDPC encoding process
  1107. * @force_extra_symbol: force an extra OFDM symbol
  1108. * @reserved: reserved
  1109. * @sw_peer_id: user sw peer id
  1110. * @per_user_subband_mask: Per user sub band mask
  1111. */
  1112. struct hal_txmon_user_desc_per_user {
  1113. uint32_t psdu_length;
  1114. uint32_t ru_start_index :8,
  1115. ru_size :4,
  1116. ofdma_mu_mimo_enabled :1,
  1117. nss :3,
  1118. stream_offset :3,
  1119. mcs :4,
  1120. dcm :1,
  1121. fec_type :1,
  1122. user_bf_type :2,
  1123. drop_user_cbf :1,
  1124. ldpc_extra_symbol :1,
  1125. force_extra_symbol :1,
  1126. reserved :2;
  1127. uint32_t sw_peer_id :16,
  1128. per_user_subband_mask :16;
  1129. };
  1130. /**
  1131. * struct hal_txmon_usr_desc_common - user desc common information
  1132. * @num_users: Number of users
  1133. * @ltf_size: LTF size
  1134. * @pkt_extn_pe: packet extension duration of the trigger-based PPDU
  1135. * @a_factor: packet extension duration of the trigger-based PPDU
  1136. * @center_ru_0: Center RU is occupied in the lower 80 MHz band
  1137. * @center_ru_1: Center RU is occupied in the upper 80 MHz band
  1138. * @num_ltf_symbols: number of LTF symbols
  1139. * @doppler_indication: doppler indication
  1140. * @reserved: reserved
  1141. * @spatial_reuse: spatial reuse
  1142. * @ru_channel_0: RU arrangement for band 0
  1143. * @ru_channel_1: RU arrangement for band 1
  1144. */
  1145. struct hal_txmon_usr_desc_common {
  1146. uint32_t num_users :6,
  1147. ltf_size :2,
  1148. pkt_extn_pe :1,
  1149. a_factor :2,
  1150. center_ru_0 :1,
  1151. center_ru_1 :1,
  1152. num_ltf_symbols :16,
  1153. doppler_indication :1,
  1154. reserved :2;
  1155. uint16_t spatial_reuse;
  1156. uint16_t ru_channel_0[8];
  1157. uint16_t ru_channel_1[8];
  1158. };
  1159. #define IS_MULTI_USERS(num_users) (!!(0xFFFE & num_users))
  1160. #define TXMON_HAL(hal_tx_ppdu_info, field) \
  1161. hal_tx_ppdu_info->field
  1162. #define TXMON_HAL_STATUS(hal_tx_ppdu_info, field) \
  1163. hal_tx_ppdu_info->rx_status.field
  1164. #define TXMON_HAL_USER(hal_tx_ppdu_info, user_id, field) \
  1165. hal_tx_ppdu_info->rx_user_status[user_id].field
  1166. #define TXMON_STATUS_INFO(hal_tx_status_info, field) \
  1167. hal_tx_status_info->field
  1168. #ifdef MONITOR_TLV_RECORDING_ENABLE
  1169. struct hal_tx_tlv_info {
  1170. uint32_t tlv_tag;
  1171. uint8_t tlv_category;
  1172. uint8_t is_data_ppdu_info;
  1173. };
  1174. #endif
  1175. /**
  1176. * struct hal_tx_status_info - status info that wasn't populated in rx_status
  1177. * @reception_type: su or uplink mu reception type
  1178. * @transmission_type: su or mu transmission type
  1179. * @medium_prot_type: medium protection type
  1180. * @generated_response: Generated frame in response window
  1181. * @band_center_freq1:
  1182. * @band_center_freq2:
  1183. * @freq:
  1184. * @phy_mode:
  1185. * @schedule_id:
  1186. * @no_bitmap_avail: Bitmap available flag
  1187. * @explicit_ack: Explicit Acknowledge flag
  1188. * @explicit_ack_type: Explicit Acknowledge type
  1189. * @r2r_end_status_follow: Response to Response status flag
  1190. * @response_type: Response type in response window
  1191. * @ndp_frame: NDP frame
  1192. * @num_users: number of users
  1193. * @reserved: reserved bits
  1194. * @mba_count: MBA count
  1195. * @mba_fake_bitmap_count: MBA fake bitmap count
  1196. * @sw_frame_group_id: software frame group ID
  1197. * @r2r_to_follow: Response to Response follow flag
  1198. * @phy_abort_reason: Reason for PHY abort
  1199. * @phy_abort_user_number: User number for PHY abort
  1200. * @buffer: Packet buffer pointer address
  1201. * @offset: Packet buffer offset
  1202. * @length: Packet buffer length
  1203. * @protection_addr: Protection Address flag
  1204. * @addr1: MAC address 1
  1205. * @addr2: MAC address 2
  1206. * @addr3: MAC address 3
  1207. * @addr4: MAC address 4
  1208. */
  1209. struct hal_tx_status_info {
  1210. uint8_t reception_type;
  1211. uint8_t transmission_type;
  1212. uint8_t medium_prot_type;
  1213. uint8_t generated_response;
  1214. uint16_t band_center_freq1;
  1215. uint16_t band_center_freq2;
  1216. uint16_t freq;
  1217. uint16_t phy_mode;
  1218. uint32_t schedule_id;
  1219. uint32_t no_bitmap_avail :1,
  1220. explicit_ack :1,
  1221. explicit_ack_type :4,
  1222. r2r_end_status_follow :1,
  1223. response_type :5,
  1224. ndp_frame :2,
  1225. num_users :8,
  1226. reserved :10;
  1227. uint8_t mba_count;
  1228. uint8_t mba_fake_bitmap_count;
  1229. uint8_t sw_frame_group_id;
  1230. uint32_t r2r_to_follow;
  1231. uint16_t phy_abort_reason;
  1232. uint8_t phy_abort_user_number;
  1233. void *buffer;
  1234. uint32_t offset;
  1235. uint32_t length;
  1236. uint8_t protection_addr;
  1237. uint8_t addr1[QDF_MAC_ADDR_SIZE];
  1238. uint8_t addr2[QDF_MAC_ADDR_SIZE];
  1239. uint8_t addr3[QDF_MAC_ADDR_SIZE];
  1240. uint8_t addr4[QDF_MAC_ADDR_SIZE];
  1241. };
  1242. /**
  1243. * struct hal_tx_ppdu_info - tx monitor ppdu information
  1244. * @ppdu_id: Id of the PLCP protocol data unit
  1245. * @num_users: number of users
  1246. * @is_used: boolean flag to identify valid ppdu info
  1247. * @is_data: boolean flag to identify data frame
  1248. * @cur_usr_idx: Current user index of the PPDU
  1249. * @reserved: for future purpose
  1250. * @prot_tlv_status: protection tlv status
  1251. * @tx_tlv_info: store tx tlv info for recording
  1252. * @packet_info: packet information
  1253. * @rx_status: monitor mode rx status information
  1254. * @rx_user_status: monitor mode rx user status information
  1255. */
  1256. struct hal_tx_ppdu_info {
  1257. uint32_t ppdu_id;
  1258. uint32_t num_users :8,
  1259. is_used :1,
  1260. is_data :1,
  1261. cur_usr_idx :8,
  1262. reserved :15;
  1263. uint32_t prot_tlv_status;
  1264. #ifdef MONITOR_TLV_RECORDING_ENABLE
  1265. struct hal_tx_tlv_info tx_tlv_info;
  1266. #endif
  1267. /* placeholder to hold packet buffer info */
  1268. struct hal_mon_packet_info packet_info;
  1269. struct mon_rx_status rx_status;
  1270. struct mon_rx_user_status rx_user_status[];
  1271. };
  1272. /**
  1273. * hal_tx_status_get_next_tlv() - get next tx status TLV
  1274. * @tx_tlv: pointer to TLV header
  1275. * @is_tlv_hdr_64_bit: Flag to indicate tlv hdr 64 bit
  1276. *
  1277. * Return: pointer to next tlv info
  1278. */
  1279. static inline uint8_t*
  1280. hal_tx_status_get_next_tlv(uint8_t *tx_tlv, bool is_tlv_hdr_64_bit) {
  1281. uint32_t tlv_len, tlv_hdr_size;
  1282. tlv_len = HAL_RX_GET_USER_TLV32_LEN(tx_tlv);
  1283. tlv_hdr_size = is_tlv_hdr_64_bit ? HAL_RX_TLV64_HDR_SIZE :
  1284. HAL_RX_TLV32_HDR_SIZE;
  1285. return (uint8_t *)(uintptr_t)qdf_align((uint64_t)((uintptr_t)tx_tlv +
  1286. tlv_len +
  1287. tlv_hdr_size),
  1288. tlv_hdr_size);
  1289. }
  1290. /**
  1291. * hal_txmon_status_parse_tlv() - process transmit info TLV
  1292. * @hal_soc_hdl: HAL soc handle
  1293. * @data_ppdu_info: pointer to hal data ppdu info
  1294. * @prot_ppdu_info: pointer to hal prot ppdu info
  1295. * @data_status_info: pointer to data status info
  1296. * @prot_status_info: pointer to prot status info
  1297. * @tx_tlv_hdr: pointer to TLV header
  1298. * @status_frag: pointer to status frag
  1299. *
  1300. * Return: HAL_TLV_STATUS_PPDU_NOT_DONE
  1301. */
  1302. static inline uint32_t
  1303. hal_txmon_status_parse_tlv(hal_soc_handle_t hal_soc_hdl,
  1304. void *data_ppdu_info,
  1305. void *prot_ppdu_info,
  1306. void *data_status_info,
  1307. void *prot_status_info,
  1308. void *tx_tlv_hdr,
  1309. qdf_frag_t status_frag)
  1310. {
  1311. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1312. return hal_soc->ops->hal_txmon_status_parse_tlv(data_ppdu_info,
  1313. prot_ppdu_info,
  1314. data_status_info,
  1315. prot_status_info,
  1316. tx_tlv_hdr,
  1317. status_frag);
  1318. }
  1319. /**
  1320. * hal_txmon_status_get_num_users() - api to get num users from start of fes
  1321. * window
  1322. * @hal_soc_hdl: HAL soc handle
  1323. * @tx_tlv_hdr: pointer to TLV header
  1324. * @num_users: reference to number of user
  1325. *
  1326. * Return: status
  1327. */
  1328. static inline uint32_t
  1329. hal_txmon_status_get_num_users(hal_soc_handle_t hal_soc_hdl,
  1330. void *tx_tlv_hdr, uint8_t *num_users)
  1331. {
  1332. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1333. return hal_soc->ops->hal_txmon_status_get_num_users(tx_tlv_hdr,
  1334. num_users);
  1335. }
  1336. /**
  1337. * hal_tx_status_get_tlv_tag() - api to get tlv tag
  1338. * @tx_tlv_hdr: pointer to TLV header
  1339. *
  1340. * Return tlv_tag
  1341. */
  1342. static inline uint32_t
  1343. hal_tx_status_get_tlv_tag(void *tx_tlv_hdr)
  1344. {
  1345. uint32_t tlv_tag = 0;
  1346. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(tx_tlv_hdr);
  1347. return tlv_tag;
  1348. }
  1349. /**
  1350. * hal_txmon_get_word_mask() - api to get word mask for tx monitor
  1351. * @hal_soc_hdl: HAL soc handle
  1352. * @wmask: pointer to hal_txmon_word_mask_config_t
  1353. *
  1354. * Return: bool
  1355. */
  1356. static inline bool
  1357. hal_txmon_get_word_mask(hal_soc_handle_t hal_soc_hdl,
  1358. hal_txmon_word_mask_config_t *wmask)
  1359. {
  1360. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1361. if (hal_soc->ops->hal_txmon_get_word_mask) {
  1362. hal_soc->ops->hal_txmon_get_word_mask(wmask);
  1363. return true;
  1364. }
  1365. return false;
  1366. }
  1367. /**
  1368. * hal_txmon_is_mon_buf_addr_tlv() - api to find packet buffer addr tlv
  1369. * @hal_soc_hdl: HAL soc handle
  1370. * @tx_tlv_hdr: pointer to TLV header
  1371. *
  1372. * Return: bool
  1373. */
  1374. static inline bool
  1375. hal_txmon_is_mon_buf_addr_tlv(hal_soc_handle_t hal_soc_hdl, void *tx_tlv_hdr)
  1376. {
  1377. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1378. if (qdf_unlikely(!hal_soc->ops->hal_txmon_is_mon_buf_addr_tlv))
  1379. return false;
  1380. return hal_soc->ops->hal_txmon_is_mon_buf_addr_tlv(tx_tlv_hdr);
  1381. }
  1382. /**
  1383. * hal_txmon_populate_packet_info() - api to populate packet info
  1384. * @hal_soc_hdl: HAL soc handle
  1385. * @tx_tlv_hdr: pointer to TLV header
  1386. * @packet_info: pointer to placeholder for packet info
  1387. *
  1388. * Return void
  1389. */
  1390. static inline void
  1391. hal_txmon_populate_packet_info(hal_soc_handle_t hal_soc_hdl,
  1392. void *tx_tlv_hdr,
  1393. void *packet_info)
  1394. {
  1395. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1396. if (qdf_unlikely(!hal_soc->ops->hal_txmon_populate_packet_info))
  1397. return;
  1398. hal_soc->ops->hal_txmon_populate_packet_info(tx_tlv_hdr, packet_info);
  1399. }
  1400. #endif
  1401. static inline uint32_t
  1402. hal_rx_parse_u_sig_cmn(struct hal_soc *hal_soc, void *rx_tlv,
  1403. struct hal_rx_ppdu_info *ppdu_info)
  1404. {
  1405. struct hal_mon_usig_hdr *usig = (struct hal_mon_usig_hdr *)rx_tlv;
  1406. struct hal_mon_usig_cmn *usig_1 = &usig->usig_1;
  1407. uint8_t bad_usig_crc;
  1408. bad_usig_crc = HAL_RX_MON_USIG_GET_RX_INTEGRITY_CHECK_PASSED(rx_tlv) ?
  1409. 0 : 1;
  1410. ppdu_info->rx_status.usig_common |=
  1411. QDF_MON_STATUS_USIG_PHY_VERSION_KNOWN |
  1412. QDF_MON_STATUS_USIG_BW_KNOWN |
  1413. QDF_MON_STATUS_USIG_UL_DL_KNOWN |
  1414. QDF_MON_STATUS_USIG_BSS_COLOR_KNOWN |
  1415. QDF_MON_STATUS_USIG_TXOP_KNOWN;
  1416. ppdu_info->rx_status.usig_common |= (usig_1->phy_version <<
  1417. QDF_MON_STATUS_USIG_PHY_VERSION_SHIFT);
  1418. ppdu_info->rx_status.usig_common |= (usig_1->bw <<
  1419. QDF_MON_STATUS_USIG_BW_SHIFT);
  1420. ppdu_info->rx_status.usig_common |= (usig_1->ul_dl <<
  1421. QDF_MON_STATUS_USIG_UL_DL_SHIFT);
  1422. ppdu_info->rx_status.usig_common |= (usig_1->bss_color <<
  1423. QDF_MON_STATUS_USIG_BSS_COLOR_SHIFT);
  1424. ppdu_info->rx_status.usig_common |= (usig_1->txop <<
  1425. QDF_MON_STATUS_USIG_TXOP_SHIFT);
  1426. ppdu_info->rx_status.usig_common |= bad_usig_crc;
  1427. ppdu_info->u_sig_info.ul_dl = usig_1->ul_dl;
  1428. ppdu_info->u_sig_info.bw = usig_1->bw;
  1429. ppdu_info->rx_status.bw = usig_1->bw;
  1430. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1431. }
  1432. static inline uint32_t
  1433. hal_rx_parse_u_sig_tb(struct hal_soc *hal_soc, void *rx_tlv,
  1434. struct hal_rx_ppdu_info *ppdu_info)
  1435. {
  1436. struct hal_mon_usig_hdr *usig = (struct hal_mon_usig_hdr *)rx_tlv;
  1437. struct hal_mon_usig_tb *usig_tb = &usig->usig_2.tb;
  1438. ppdu_info->rx_status.usig_mask |=
  1439. QDF_MON_STATUS_USIG_DISREGARD_KNOWN |
  1440. QDF_MON_STATUS_USIG_PPDU_TYPE_N_COMP_MODE_KNOWN |
  1441. QDF_MON_STATUS_USIG_VALIDATE_KNOWN |
  1442. QDF_MON_STATUS_USIG_TB_SPATIAL_REUSE_1_KNOWN |
  1443. QDF_MON_STATUS_USIG_TB_SPATIAL_REUSE_2_KNOWN |
  1444. QDF_MON_STATUS_USIG_TB_DISREGARD1_KNOWN |
  1445. QDF_MON_STATUS_USIG_CRC_KNOWN |
  1446. QDF_MON_STATUS_USIG_TAIL_KNOWN;
  1447. ppdu_info->rx_status.usig_value |= (0x3F <<
  1448. QDF_MON_STATUS_USIG_DISREGARD_SHIFT);
  1449. ppdu_info->rx_status.usig_value |= (usig_tb->ppdu_type_comp_mode <<
  1450. QDF_MON_STATUS_USIG_PPDU_TYPE_N_COMP_MODE_SHIFT);
  1451. ppdu_info->rx_status.usig_value |= (0x1 <<
  1452. QDF_MON_STATUS_USIG_VALIDATE_SHIFT);
  1453. ppdu_info->rx_status.usig_value |= (usig_tb->spatial_reuse_1 <<
  1454. QDF_MON_STATUS_USIG_TB_SPATIAL_REUSE_1_SHIFT);
  1455. ppdu_info->rx_status.usig_value |= (usig_tb->spatial_reuse_2 <<
  1456. QDF_MON_STATUS_USIG_TB_SPATIAL_REUSE_2_SHIFT);
  1457. ppdu_info->rx_status.usig_value |= (0x1F <<
  1458. QDF_MON_STATUS_USIG_TB_DISREGARD1_SHIFT);
  1459. ppdu_info->rx_status.usig_value |= (usig_tb->crc <<
  1460. QDF_MON_STATUS_USIG_CRC_SHIFT);
  1461. ppdu_info->rx_status.usig_value |= (usig_tb->tail <<
  1462. QDF_MON_STATUS_USIG_TAIL_SHIFT);
  1463. ppdu_info->u_sig_info.ppdu_type_comp_mode =
  1464. usig_tb->ppdu_type_comp_mode;
  1465. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1466. }
  1467. static inline uint32_t
  1468. hal_rx_parse_u_sig_mu(struct hal_soc *hal_soc, void *rx_tlv,
  1469. struct hal_rx_ppdu_info *ppdu_info)
  1470. {
  1471. struct hal_mon_usig_hdr *usig = (struct hal_mon_usig_hdr *)rx_tlv;
  1472. struct hal_mon_usig_mu *usig_mu = &usig->usig_2.mu;
  1473. ppdu_info->rx_status.usig_mask |=
  1474. QDF_MON_STATUS_USIG_DISREGARD_KNOWN |
  1475. QDF_MON_STATUS_USIG_PPDU_TYPE_N_COMP_MODE_KNOWN |
  1476. QDF_MON_STATUS_USIG_VALIDATE_KNOWN |
  1477. QDF_MON_STATUS_USIG_MU_VALIDATE1_KNOWN |
  1478. QDF_MON_STATUS_USIG_MU_PUNCTURE_CH_INFO_KNOWN |
  1479. QDF_MON_STATUS_USIG_MU_VALIDATE2_KNOWN |
  1480. QDF_MON_STATUS_USIG_MU_EHT_SIG_MCS_KNOWN |
  1481. QDF_MON_STATUS_USIG_MU_NUM_EHT_SIG_SYM_KNOWN |
  1482. QDF_MON_STATUS_USIG_CRC_KNOWN |
  1483. QDF_MON_STATUS_USIG_TAIL_KNOWN;
  1484. ppdu_info->rx_status.usig_value |= (0x1F <<
  1485. QDF_MON_STATUS_USIG_DISREGARD_SHIFT);
  1486. ppdu_info->rx_status.usig_value |= (0x1 <<
  1487. QDF_MON_STATUS_USIG_MU_VALIDATE1_SHIFT);
  1488. ppdu_info->rx_status.usig_value |= (usig_mu->ppdu_type_comp_mode <<
  1489. QDF_MON_STATUS_USIG_PPDU_TYPE_N_COMP_MODE_SHIFT);
  1490. ppdu_info->rx_status.usig_value |= (0x1 <<
  1491. QDF_MON_STATUS_USIG_VALIDATE_SHIFT);
  1492. ppdu_info->rx_status.usig_value |= (usig_mu->punc_ch_info <<
  1493. QDF_MON_STATUS_USIG_MU_PUNCTURE_CH_INFO_SHIFT);
  1494. ppdu_info->rx_status.usig_value |= (0x1 <<
  1495. QDF_MON_STATUS_USIG_MU_VALIDATE2_SHIFT);
  1496. ppdu_info->rx_status.usig_value |= (usig_mu->eht_sig_mcs <<
  1497. QDF_MON_STATUS_USIG_MU_EHT_SIG_MCS_SHIFT);
  1498. ppdu_info->rx_status.usig_value |= (usig_mu->num_eht_sig_sym <<
  1499. QDF_MON_STATUS_USIG_MU_NUM_EHT_SIG_SYM_SHIFT);
  1500. ppdu_info->rx_status.usig_value |= (usig_mu->crc <<
  1501. QDF_MON_STATUS_USIG_CRC_SHIFT);
  1502. ppdu_info->rx_status.usig_value |= (usig_mu->tail <<
  1503. QDF_MON_STATUS_USIG_TAIL_SHIFT);
  1504. ppdu_info->u_sig_info.ppdu_type_comp_mode =
  1505. usig_mu->ppdu_type_comp_mode;
  1506. ppdu_info->u_sig_info.eht_sig_mcs = usig_mu->eht_sig_mcs;
  1507. ppdu_info->u_sig_info.num_eht_sig_sym = usig_mu->num_eht_sig_sym;
  1508. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1509. }
  1510. static inline uint32_t
  1511. hal_rx_parse_u_sig_hdr(struct hal_soc *hal_soc, void *rx_tlv,
  1512. struct hal_rx_ppdu_info *ppdu_info)
  1513. {
  1514. struct hal_mon_usig_hdr *usig = (struct hal_mon_usig_hdr *)rx_tlv;
  1515. struct hal_mon_usig_cmn *usig_1 = &usig->usig_1;
  1516. ppdu_info->rx_status.usig_flags = 1;
  1517. hal_rx_parse_u_sig_cmn(hal_soc, rx_tlv, ppdu_info);
  1518. if (HAL_RX_MON_USIG_GET_PPDU_TYPE_N_COMP_MODE(rx_tlv) == 0 &&
  1519. usig_1->ul_dl == 1)
  1520. return hal_rx_parse_u_sig_tb(hal_soc, rx_tlv, ppdu_info);
  1521. else
  1522. return hal_rx_parse_u_sig_mu(hal_soc, rx_tlv, ppdu_info);
  1523. }
  1524. static inline uint32_t
  1525. hal_rx_parse_usig_overflow(struct hal_soc *hal_soc, void *tlv,
  1526. struct hal_rx_ppdu_info *ppdu_info)
  1527. {
  1528. struct hal_eht_sig_cc_usig_overflow *usig_ovflow =
  1529. (struct hal_eht_sig_cc_usig_overflow *)tlv;
  1530. ppdu_info->rx_status.eht_known |=
  1531. QDF_MON_STATUS_EHT_SPATIAL_REUSE_KNOWN |
  1532. QDF_MON_STATUS_EHT_EHT_LTF_KNOWN |
  1533. QDF_MON_STATUS_EHT_LDPC_EXTRA_SYMBOL_SEG_KNOWN |
  1534. QDF_MON_STATUS_EHT_PRE_FEC_PADDING_FACTOR_KNOWN |
  1535. QDF_MON_STATUS_EHT_PE_DISAMBIGUITY_KNOWN |
  1536. QDF_MON_STATUS_EHT_DISREARD_KNOWN;
  1537. ppdu_info->rx_status.eht_data[0] |= (usig_ovflow->spatial_reuse <<
  1538. QDF_MON_STATUS_EHT_SPATIAL_REUSE_SHIFT);
  1539. /*
  1540. * GI and LTF size are separately indicated in radiotap header
  1541. * and hence will be parsed from other TLV
  1542. **/
  1543. ppdu_info->rx_status.eht_data[0] |= (usig_ovflow->num_ltf_sym <<
  1544. QDF_MON_STATUS_EHT_EHT_LTF_SHIFT);
  1545. ppdu_info->rx_status.eht_data[0] |= (usig_ovflow->ldpc_extra_sym <<
  1546. QDF_MON_STATUS_EHT_LDPC_EXTRA_SYMBOL_SEG_SHIFT);
  1547. ppdu_info->rx_status.eht_data[0] |= (usig_ovflow->pre_fec_pad_factor <<
  1548. QDF_MON_STATUS_EHT_PRE_FEC_PADDING_FACTOR_SHIFT);
  1549. ppdu_info->rx_status.eht_data[0] |= (usig_ovflow->pe_disambiguity <<
  1550. QDF_MON_STATUS_EHT_PE_DISAMBIGUITY_SHIFT);
  1551. ppdu_info->rx_status.eht_data[0] |= (0xF <<
  1552. QDF_MON_STATUS_EHT_DISREGARD_SHIFT);
  1553. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1554. }
  1555. static inline uint32_t
  1556. hal_rx_parse_non_ofdma_users(struct hal_soc *hal_soc, void *tlv,
  1557. struct hal_rx_ppdu_info *ppdu_info)
  1558. {
  1559. struct hal_eht_sig_non_ofdma_cmn_eb *non_ofdma_cmn_eb =
  1560. (struct hal_eht_sig_non_ofdma_cmn_eb *)tlv;
  1561. ppdu_info->rx_status.eht_known |=
  1562. QDF_MON_STATUS_EHT_NUM_NON_OFDMA_USERS_KNOWN;
  1563. ppdu_info->rx_status.eht_data[4] |= (non_ofdma_cmn_eb->num_users <<
  1564. QDF_MON_STATUS_EHT_NUM_NON_OFDMA_USERS_SHIFT);
  1565. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1566. }
  1567. static inline uint32_t
  1568. hal_rx_parse_ru_allocation(struct hal_soc *hal_soc, void *tlv,
  1569. struct hal_rx_ppdu_info *ppdu_info)
  1570. {
  1571. uint64_t *ehtsig_tlv = (uint64_t *)tlv;
  1572. struct hal_eht_sig_ofdma_cmn_eb1 *ofdma_cmn_eb1;
  1573. struct hal_eht_sig_ofdma_cmn_eb2 *ofdma_cmn_eb2;
  1574. uint8_t num_ru_allocation_known = 0;
  1575. ofdma_cmn_eb1 = (struct hal_eht_sig_ofdma_cmn_eb1 *)ehtsig_tlv;
  1576. ofdma_cmn_eb2 = (struct hal_eht_sig_ofdma_cmn_eb2 *)(ehtsig_tlv + 1);
  1577. switch (ppdu_info->u_sig_info.bw) {
  1578. case HAL_EHT_BW_320_2:
  1579. case HAL_EHT_BW_320_1:
  1580. num_ru_allocation_known += 4;
  1581. ppdu_info->rx_status.eht_data[3] |=
  1582. (ofdma_cmn_eb2->ru_allocation2_6 <<
  1583. QDF_MON_STATUS_EHT_RU_ALLOCATION2_6_SHIFT);
  1584. ppdu_info->rx_status.eht_data[3] |=
  1585. (ofdma_cmn_eb2->ru_allocation2_5 <<
  1586. QDF_MON_STATUS_EHT_RU_ALLOCATION2_5_SHIFT);
  1587. ppdu_info->rx_status.eht_data[3] |=
  1588. (ofdma_cmn_eb2->ru_allocation2_4 <<
  1589. QDF_MON_STATUS_EHT_RU_ALLOCATION2_4_SHIFT);
  1590. ppdu_info->rx_status.eht_data[2] |=
  1591. (ofdma_cmn_eb2->ru_allocation2_3 <<
  1592. QDF_MON_STATUS_EHT_RU_ALLOCATION2_3_SHIFT);
  1593. fallthrough;
  1594. case HAL_EHT_BW_160:
  1595. num_ru_allocation_known += 2;
  1596. ppdu_info->rx_status.eht_data[2] |=
  1597. (ofdma_cmn_eb2->ru_allocation2_2 <<
  1598. QDF_MON_STATUS_EHT_RU_ALLOCATION2_2_SHIFT);
  1599. ppdu_info->rx_status.eht_data[2] |=
  1600. (ofdma_cmn_eb2->ru_allocation2_1 <<
  1601. QDF_MON_STATUS_EHT_RU_ALLOCATION2_1_SHIFT);
  1602. fallthrough;
  1603. case HAL_EHT_BW_80:
  1604. num_ru_allocation_known += 1;
  1605. ppdu_info->rx_status.eht_data[1] |=
  1606. (ofdma_cmn_eb1->ru_allocation1_2 <<
  1607. QDF_MON_STATUS_EHT_RU_ALLOCATION1_2_SHIFT);
  1608. fallthrough;
  1609. case HAL_EHT_BW_40:
  1610. case HAL_EHT_BW_20:
  1611. num_ru_allocation_known += 1;
  1612. ppdu_info->rx_status.eht_data[1] |=
  1613. (ofdma_cmn_eb1->ru_allocation1_1 <<
  1614. QDF_MON_STATUS_EHT_RU_ALLOCATION1_1_SHIFT);
  1615. break;
  1616. default:
  1617. break;
  1618. }
  1619. ppdu_info->rx_status.eht_known |= (num_ru_allocation_known <<
  1620. QDF_MON_STATUS_EHT_NUM_KNOWN_RU_ALLOCATIONS_SHIFT);
  1621. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1622. }
  1623. static inline uint32_t
  1624. hal_rx_parse_eht_sig_mumimo_user_info(struct hal_soc *hal_soc, void *tlv,
  1625. struct hal_rx_ppdu_info *ppdu_info)
  1626. {
  1627. struct hal_eht_sig_mu_mimo_user_info *user_info;
  1628. uint32_t user_idx = ppdu_info->rx_status.num_eht_user_info_valid;
  1629. user_info = (struct hal_eht_sig_mu_mimo_user_info *)tlv;
  1630. ppdu_info->rx_status.eht_user_info[user_idx] |=
  1631. QDF_MON_STATUS_EHT_USER_STA_ID_KNOWN |
  1632. QDF_MON_STATUS_EHT_USER_MCS_KNOWN |
  1633. QDF_MON_STATUS_EHT_USER_CODING_KNOWN |
  1634. QDF_MON_STATUS_EHT_USER_SPATIAL_CONFIG_KNOWN;
  1635. ppdu_info->rx_status.eht_user_info[user_idx] |= (user_info->sta_id <<
  1636. QDF_MON_STATUS_EHT_USER_STA_ID_SHIFT);
  1637. ppdu_info->rx_status.eht_user_info[user_idx] |= (user_info->mcs <<
  1638. QDF_MON_STATUS_EHT_USER_MCS_SHIFT);
  1639. ppdu_info->rx_status.mcs = user_info->mcs;
  1640. ppdu_info->rx_status.eht_user_info[user_idx] |= (user_info->coding <<
  1641. QDF_MON_STATUS_EHT_USER_CODING_SHIFT);
  1642. ppdu_info->rx_status.eht_user_info[user_idx] |=
  1643. (user_info->spatial_coding <<
  1644. QDF_MON_STATUS_EHT_USER_SPATIAL_CONFIG_SHIFT);
  1645. /* CRC for matched user block */
  1646. ppdu_info->rx_status.eht_known |=
  1647. QDF_MON_STATUS_EHT_USER_ENC_BLOCK_CRC_KNOWN |
  1648. QDF_MON_STATUS_EHT_USER_ENC_BLOCK_TAIL_KNOWN;
  1649. ppdu_info->rx_status.eht_data[4] |= (user_info->crc <<
  1650. QDF_MON_STATUS_EHT_USER_ENC_BLOCK_CRC_SHIFT);
  1651. ppdu_info->rx_status.num_eht_user_info_valid++;
  1652. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1653. }
  1654. static inline uint32_t
  1655. hal_rx_parse_eht_sig_non_mumimo_user_info(struct hal_soc *hal_soc, void *tlv,
  1656. struct hal_rx_ppdu_info *ppdu_info)
  1657. {
  1658. struct hal_eht_sig_non_mu_mimo_user_info *user_info;
  1659. uint32_t user_idx = ppdu_info->rx_status.num_eht_user_info_valid;
  1660. user_info = (struct hal_eht_sig_non_mu_mimo_user_info *)tlv;
  1661. ppdu_info->rx_status.eht_user_info[user_idx] |=
  1662. QDF_MON_STATUS_EHT_USER_STA_ID_KNOWN |
  1663. QDF_MON_STATUS_EHT_USER_MCS_KNOWN |
  1664. QDF_MON_STATUS_EHT_USER_CODING_KNOWN |
  1665. QDF_MON_STATUS_EHT_USER_NSS_KNOWN |
  1666. QDF_MON_STATUS_EHT_USER_BEAMFORMING_KNOWN;
  1667. ppdu_info->rx_status.eht_user_info[user_idx] |= (user_info->sta_id <<
  1668. QDF_MON_STATUS_EHT_USER_STA_ID_SHIFT);
  1669. ppdu_info->rx_status.eht_user_info[user_idx] |= (user_info->mcs <<
  1670. QDF_MON_STATUS_EHT_USER_MCS_SHIFT);
  1671. ppdu_info->rx_status.mcs = user_info->mcs;
  1672. ppdu_info->rx_status.eht_user_info[user_idx] |= (user_info->nss <<
  1673. QDF_MON_STATUS_EHT_USER_NSS_SHIFT);
  1674. ppdu_info->rx_status.nss = user_info->nss + 1;
  1675. ppdu_info->rx_status.eht_user_info[user_idx] |=
  1676. (user_info->beamformed <<
  1677. QDF_MON_STATUS_EHT_USER_BEAMFORMING_SHIFT);
  1678. ppdu_info->rx_status.eht_user_info[user_idx] |= (user_info->coding <<
  1679. QDF_MON_STATUS_EHT_USER_CODING_SHIFT);
  1680. /* CRC for matched user block */
  1681. ppdu_info->rx_status.eht_known |=
  1682. QDF_MON_STATUS_EHT_USER_ENC_BLOCK_CRC_KNOWN |
  1683. QDF_MON_STATUS_EHT_USER_ENC_BLOCK_TAIL_KNOWN;
  1684. ppdu_info->rx_status.eht_data[4] |= (user_info->crc <<
  1685. QDF_MON_STATUS_EHT_USER_ENC_BLOCK_CRC_SHIFT);
  1686. ppdu_info->rx_status.num_eht_user_info_valid++;
  1687. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1688. }
  1689. static inline bool hal_rx_is_ofdma(struct hal_soc *hal_soc,
  1690. struct hal_rx_ppdu_info *ppdu_info)
  1691. {
  1692. if (ppdu_info->u_sig_info.ppdu_type_comp_mode == 0 &&
  1693. ppdu_info->u_sig_info.ul_dl == 0)
  1694. return true;
  1695. return false;
  1696. }
  1697. static inline bool hal_rx_is_non_ofdma(struct hal_soc *hal_soc,
  1698. struct hal_rx_ppdu_info *ppdu_info)
  1699. {
  1700. uint32_t ppdu_type_comp_mode =
  1701. ppdu_info->u_sig_info.ppdu_type_comp_mode;
  1702. uint32_t ul_dl = ppdu_info->u_sig_info.ul_dl;
  1703. if ((ppdu_type_comp_mode == 1 && ul_dl == 0) ||
  1704. (ppdu_type_comp_mode == 2 && ul_dl == 0) ||
  1705. (ppdu_type_comp_mode == 1 && ul_dl == 1))
  1706. return true;
  1707. return false;
  1708. }
  1709. static inline bool hal_rx_is_mu_mimo_user(struct hal_soc *hal_soc,
  1710. struct hal_rx_ppdu_info *ppdu_info)
  1711. {
  1712. if (ppdu_info->u_sig_info.ppdu_type_comp_mode == 2 &&
  1713. ppdu_info->u_sig_info.ul_dl == 0)
  1714. return true;
  1715. return false;
  1716. }
  1717. static inline bool
  1718. hal_rx_is_frame_type_ndp(struct hal_soc *hal_soc,
  1719. struct hal_rx_ppdu_info *ppdu_info)
  1720. {
  1721. if (ppdu_info->u_sig_info.ppdu_type_comp_mode == 1 &&
  1722. ppdu_info->u_sig_info.eht_sig_mcs == 0 &&
  1723. ppdu_info->u_sig_info.num_eht_sig_sym == 0)
  1724. return true;
  1725. return false;
  1726. }
  1727. static inline uint32_t
  1728. hal_rx_parse_eht_sig_ndp(struct hal_soc *hal_soc, void *tlv,
  1729. struct hal_rx_ppdu_info *ppdu_info)
  1730. {
  1731. struct hal_eht_sig_ndp_cmn_eb *eht_sig_ndp =
  1732. (struct hal_eht_sig_ndp_cmn_eb *)tlv;
  1733. ppdu_info->rx_status.eht_known |=
  1734. QDF_MON_STATUS_EHT_SPATIAL_REUSE_KNOWN |
  1735. QDF_MON_STATUS_EHT_EHT_LTF_KNOWN |
  1736. QDF_MON_STATUS_EHT_NDP_NSS_KNOWN |
  1737. QDF_MON_STATUS_EHT_NDP_BEAMFORMED_KNOWN |
  1738. QDF_MON_STATUS_EHT_NDP_DISREGARD_KNOWN |
  1739. QDF_MON_STATUS_EHT_CRC1_KNOWN |
  1740. QDF_MON_STATUS_EHT_TAIL1_KNOWN;
  1741. ppdu_info->rx_status.eht_data[0] |= (eht_sig_ndp->spatial_reuse <<
  1742. QDF_MON_STATUS_EHT_SPATIAL_REUSE_SHIFT);
  1743. /*
  1744. * GI and LTF size are separately indicated in radiotap header
  1745. * and hence will be parsed from other TLV
  1746. **/
  1747. ppdu_info->rx_status.eht_data[0] |= (eht_sig_ndp->num_ltf_sym <<
  1748. QDF_MON_STATUS_EHT_EHT_LTF_SHIFT);
  1749. ppdu_info->rx_status.eht_data[0] |= (0xF <<
  1750. QDF_MON_STATUS_EHT_NDP_DISREGARD_SHIFT);
  1751. ppdu_info->rx_status.eht_data[4] |= (eht_sig_ndp->nss <<
  1752. QDF_MON_STATUS_EHT_NDP_NSS_SHIFT);
  1753. ppdu_info->rx_status.eht_data[4] |= (eht_sig_ndp->beamformed <<
  1754. QDF_MON_STATUS_EHT_NDP_BEAMFORMED_SHIFT);
  1755. ppdu_info->rx_status.eht_data[0] |= (eht_sig_ndp->crc <<
  1756. QDF_MON_STATUS_EHT_CRC1_SHIFT);
  1757. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1758. }
  1759. static inline uint32_t
  1760. hal_rx_parse_eht_sig_non_ofdma(struct hal_soc *hal_soc, void *tlv,
  1761. struct hal_rx_ppdu_info *ppdu_info)
  1762. {
  1763. void *user_info = (void *)((uint8_t *)tlv + 4);
  1764. hal_rx_parse_usig_overflow(hal_soc, tlv, ppdu_info);
  1765. hal_rx_parse_non_ofdma_users(hal_soc, tlv, ppdu_info);
  1766. if (hal_rx_is_mu_mimo_user(hal_soc, ppdu_info))
  1767. hal_rx_parse_eht_sig_mumimo_user_info(hal_soc, user_info,
  1768. ppdu_info);
  1769. else
  1770. hal_rx_parse_eht_sig_non_mumimo_user_info(hal_soc, user_info,
  1771. ppdu_info);
  1772. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1773. }
  1774. static inline uint32_t
  1775. hal_rx_parse_eht_sig_ofdma(struct hal_soc *hal_soc, void *tlv,
  1776. struct hal_rx_ppdu_info *ppdu_info)
  1777. {
  1778. uint64_t *eht_sig_tlv = (uint64_t *)tlv;
  1779. void *user_info = (void *)(eht_sig_tlv + 2);
  1780. hal_rx_parse_usig_overflow(hal_soc, tlv, ppdu_info);
  1781. hal_rx_parse_ru_allocation(hal_soc, tlv, ppdu_info);
  1782. hal_rx_parse_eht_sig_non_mumimo_user_info(hal_soc, user_info,
  1783. ppdu_info);
  1784. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1785. }
  1786. static inline uint32_t
  1787. hal_rx_parse_eht_sig_hdr(struct hal_soc *hal_soc, uint8_t *tlv,
  1788. struct hal_rx_ppdu_info *ppdu_info)
  1789. {
  1790. ppdu_info->rx_status.eht_flags = 1;
  1791. if (hal_rx_is_frame_type_ndp(hal_soc, ppdu_info))
  1792. hal_rx_parse_eht_sig_ndp(hal_soc, tlv, ppdu_info);
  1793. else if (hal_rx_is_non_ofdma(hal_soc, ppdu_info))
  1794. hal_rx_parse_eht_sig_non_ofdma(hal_soc, tlv, ppdu_info);
  1795. else if (hal_rx_is_ofdma(hal_soc, ppdu_info))
  1796. hal_rx_parse_eht_sig_ofdma(hal_soc, tlv, ppdu_info);
  1797. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1798. }
  1799. #ifdef WLAN_FEATURE_11BE
  1800. static inline void
  1801. hal_rx_parse_punctured_pattern(struct phyrx_common_user_info *cmn_usr_info,
  1802. struct hal_rx_ppdu_info *ppdu_info)
  1803. {
  1804. ppdu_info->rx_status.punctured_pattern = cmn_usr_info->puncture_bitmap;
  1805. }
  1806. #else
  1807. static inline void
  1808. hal_rx_parse_punctured_pattern(struct phyrx_common_user_info *cmn_usr_info,
  1809. struct hal_rx_ppdu_info *ppdu_info)
  1810. {
  1811. }
  1812. #endif
  1813. static inline uint32_t
  1814. hal_rx_parse_cmn_usr_info(struct hal_soc *hal_soc, uint8_t *tlv,
  1815. struct hal_rx_ppdu_info *ppdu_info)
  1816. {
  1817. struct phyrx_common_user_info *cmn_usr_info =
  1818. (struct phyrx_common_user_info *)tlv;
  1819. ppdu_info->rx_status.eht_known |=
  1820. QDF_MON_STATUS_EHT_GUARD_INTERVAL_KNOWN |
  1821. QDF_MON_STATUS_EHT_LTF_KNOWN;
  1822. ppdu_info->rx_status.eht_data[0] |= (cmn_usr_info->cp_setting <<
  1823. QDF_MON_STATUS_EHT_GI_SHIFT);
  1824. if (!ppdu_info->rx_status.sgi)
  1825. ppdu_info->rx_status.sgi = cmn_usr_info->cp_setting;
  1826. ppdu_info->rx_status.eht_data[0] |= (cmn_usr_info->ltf_size <<
  1827. QDF_MON_STATUS_EHT_LTF_SHIFT);
  1828. if (!ppdu_info->rx_status.ltf_size)
  1829. ppdu_info->rx_status.ltf_size = cmn_usr_info->ltf_size;
  1830. hal_rx_parse_punctured_pattern(cmn_usr_info, ppdu_info);
  1831. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1832. }
  1833. #ifdef WLAN_FEATURE_11BE
  1834. static inline void
  1835. hal_rx_ul_ofdma_ru_size_to_width(uint32_t ru_size,
  1836. uint32_t *ru_width)
  1837. {
  1838. uint32_t width;
  1839. width = 0;
  1840. switch (ru_size) {
  1841. case IEEE80211_EHT_RU_26:
  1842. width = RU_26;
  1843. break;
  1844. case IEEE80211_EHT_RU_52:
  1845. width = RU_52;
  1846. break;
  1847. case IEEE80211_EHT_RU_52_26:
  1848. width = RU_52_26;
  1849. break;
  1850. case IEEE80211_EHT_RU_106:
  1851. width = RU_106;
  1852. break;
  1853. case IEEE80211_EHT_RU_106_26:
  1854. width = RU_106_26;
  1855. break;
  1856. case IEEE80211_EHT_RU_242:
  1857. width = RU_242;
  1858. break;
  1859. case IEEE80211_EHT_RU_484:
  1860. width = RU_484;
  1861. break;
  1862. case IEEE80211_EHT_RU_484_242:
  1863. width = RU_484_242;
  1864. break;
  1865. case IEEE80211_EHT_RU_996:
  1866. width = RU_996;
  1867. break;
  1868. case IEEE80211_EHT_RU_996_484:
  1869. width = RU_996_484;
  1870. break;
  1871. case IEEE80211_EHT_RU_996_484_242:
  1872. width = RU_996_484_242;
  1873. break;
  1874. case IEEE80211_EHT_RU_996x2:
  1875. width = RU_2X996;
  1876. break;
  1877. case IEEE80211_EHT_RU_996x2_484:
  1878. width = RU_2X996_484;
  1879. break;
  1880. case IEEE80211_EHT_RU_996x3:
  1881. width = RU_3X996;
  1882. break;
  1883. case IEEE80211_EHT_RU_996x3_484:
  1884. width = RU_3X996_484;
  1885. break;
  1886. case IEEE80211_EHT_RU_996x4:
  1887. width = RU_4X996;
  1888. break;
  1889. default:
  1890. hal_err_rl("RU size(%d) to width convert err", ru_size);
  1891. break;
  1892. }
  1893. *ru_width = width;
  1894. }
  1895. #else
  1896. static inline void
  1897. hal_rx_ul_ofdma_ru_size_to_width(uint32_t ru_size,
  1898. uint32_t *ru_width)
  1899. {
  1900. *ru_width = 0;
  1901. }
  1902. #endif
  1903. static inline enum ieee80211_eht_ru_size
  1904. hal_rx_mon_hal_ru_size_to_ieee80211_ru_size(struct hal_soc *hal_soc,
  1905. uint32_t hal_ru_size)
  1906. {
  1907. switch (hal_ru_size) {
  1908. case HAL_EHT_RU_26:
  1909. return IEEE80211_EHT_RU_26;
  1910. case HAL_EHT_RU_52:
  1911. return IEEE80211_EHT_RU_52;
  1912. case HAL_EHT_RU_78:
  1913. return IEEE80211_EHT_RU_52_26;
  1914. case HAL_EHT_RU_106:
  1915. return IEEE80211_EHT_RU_106;
  1916. case HAL_EHT_RU_132:
  1917. return IEEE80211_EHT_RU_106_26;
  1918. case HAL_EHT_RU_242:
  1919. return IEEE80211_EHT_RU_242;
  1920. case HAL_EHT_RU_484:
  1921. return IEEE80211_EHT_RU_484;
  1922. case HAL_EHT_RU_726:
  1923. return IEEE80211_EHT_RU_484_242;
  1924. case HAL_EHT_RU_996:
  1925. return IEEE80211_EHT_RU_996;
  1926. case HAL_EHT_RU_996x2:
  1927. return IEEE80211_EHT_RU_996x2;
  1928. case HAL_EHT_RU_996x3:
  1929. return IEEE80211_EHT_RU_996x3;
  1930. case HAL_EHT_RU_996x4:
  1931. return IEEE80211_EHT_RU_996x4;
  1932. case HAL_EHT_RU_NONE:
  1933. return IEEE80211_EHT_RU_INVALID;
  1934. case HAL_EHT_RU_996_484:
  1935. return IEEE80211_EHT_RU_996_484;
  1936. case HAL_EHT_RU_996x2_484:
  1937. return IEEE80211_EHT_RU_996x2_484;
  1938. case HAL_EHT_RU_996x3_484:
  1939. return IEEE80211_EHT_RU_996x3_484;
  1940. case HAL_EHT_RU_996_484_242:
  1941. return IEEE80211_EHT_RU_996_484_242;
  1942. default:
  1943. return IEEE80211_EHT_RU_INVALID;
  1944. }
  1945. }
  1946. #define HAL_SET_RU_PER80(ru_320mhz, ru_per80, ru_idx_per80mhz, num_80mhz) \
  1947. ((ru_320mhz) |= ((uint64_t)(ru_per80) << \
  1948. (((num_80mhz) * NUM_RU_BITS_PER80) + \
  1949. ((ru_idx_per80mhz) * NUM_RU_BITS_PER20))))
  1950. static inline uint32_t
  1951. hal_rx_parse_receive_user_info(struct hal_soc *hal_soc, uint8_t *tlv,
  1952. struct hal_rx_ppdu_info *ppdu_info,
  1953. uint32_t user_id)
  1954. {
  1955. struct receive_user_info *rx_usr_info = (struct receive_user_info *)tlv;
  1956. struct mon_rx_user_status *mon_rx_user_status = NULL;
  1957. uint64_t ru_index_320mhz = 0;
  1958. uint16_t ru_index_per80mhz;
  1959. uint32_t ru_size = 0, num_80mhz_with_ru = 0;
  1960. uint32_t ru_index = HAL_EHT_RU_INVALID;
  1961. uint32_t rtap_ru_size = IEEE80211_EHT_RU_INVALID;
  1962. uint32_t ru_width;
  1963. ppdu_info->rx_status.eht_known |=
  1964. QDF_MON_STATUS_EHT_CONTENT_CH_INDEX_KNOWN;
  1965. ppdu_info->rx_status.eht_data[0] |=
  1966. (rx_usr_info->dl_ofdma_content_channel <<
  1967. QDF_MON_STATUS_EHT_CONTENT_CH_INDEX_SHIFT);
  1968. switch (rx_usr_info->reception_type) {
  1969. case HAL_RECEPTION_TYPE_SU:
  1970. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  1971. break;
  1972. case HAL_RECEPTION_TYPE_DL_MU_MIMO:
  1973. ppdu_info->rx_status.mu_dl_ul = HAL_RX_TYPE_DL;
  1974. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_MIMO;
  1975. break;
  1976. case HAL_RECEPTION_TYPE_UL_MU_MIMO:
  1977. ppdu_info->rx_status.mu_dl_ul = HAL_RX_TYPE_UL;
  1978. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_MIMO;
  1979. break;
  1980. case HAL_RECEPTION_TYPE_DL_MU_OFMA:
  1981. ppdu_info->rx_status.mu_dl_ul = HAL_RX_TYPE_DL;
  1982. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_OFDMA;
  1983. break;
  1984. case HAL_RECEPTION_TYPE_UL_MU_OFDMA:
  1985. ppdu_info->rx_status.mu_dl_ul = HAL_RX_TYPE_UL;
  1986. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_OFDMA;
  1987. break;
  1988. case HAL_RECEPTION_TYPE_DL_MU_OFDMA_MIMO:
  1989. ppdu_info->rx_status.mu_dl_ul = HAL_RX_TYPE_DL;
  1990. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_OFDMA_MIMO;
  1991. break;
  1992. case HAL_RECEPTION_TYPE_UL_MU_OFDMA_MIMO:
  1993. ppdu_info->rx_status.mu_dl_ul = HAL_RX_TYPE_UL;
  1994. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_OFDMA_MIMO;
  1995. break;
  1996. }
  1997. ppdu_info->start_user_info_cnt++;
  1998. ppdu_info->rx_status.is_stbc = rx_usr_info->stbc;
  1999. ppdu_info->rx_status.ldpc = rx_usr_info->ldpc;
  2000. ppdu_info->rx_status.dcm = rx_usr_info->sta_dcm;
  2001. ppdu_info->rx_status.mcs = rx_usr_info->rate_mcs;
  2002. ppdu_info->rx_status.nss = rx_usr_info->nss + 1;
  2003. if (user_id < HAL_MAX_UL_MU_USERS) {
  2004. mon_rx_user_status =
  2005. &ppdu_info->rx_user_status[user_id];
  2006. mon_rx_user_status->mcs = ppdu_info->rx_status.mcs;
  2007. mon_rx_user_status->nss = ppdu_info->rx_status.nss;
  2008. }
  2009. if (!(ppdu_info->rx_status.reception_type == HAL_RX_TYPE_MU_MIMO ||
  2010. ppdu_info->rx_status.reception_type == HAL_RX_TYPE_MU_OFDMA ||
  2011. ppdu_info->rx_status.reception_type == HAL_RX_TYPE_MU_OFDMA_MIMO))
  2012. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  2013. /* RU allocation present only for OFDMA reception */
  2014. if (rx_usr_info->ru_type_80_0 != HAL_EHT_RU_NONE) {
  2015. ru_size += rx_usr_info->ru_type_80_0;
  2016. ru_index = ru_index_per80mhz = rx_usr_info->ru_start_index_80_0;
  2017. HAL_SET_RU_PER80(ru_index_320mhz, rx_usr_info->ru_type_80_0,
  2018. ru_index_per80mhz, 0);
  2019. num_80mhz_with_ru++;
  2020. }
  2021. if (rx_usr_info->ru_type_80_1 != HAL_EHT_RU_NONE) {
  2022. ru_size += rx_usr_info->ru_type_80_1;
  2023. ru_index = ru_index_per80mhz = rx_usr_info->ru_start_index_80_1;
  2024. HAL_SET_RU_PER80(ru_index_320mhz, rx_usr_info->ru_type_80_1,
  2025. ru_index_per80mhz, 1);
  2026. num_80mhz_with_ru++;
  2027. }
  2028. if (rx_usr_info->ru_type_80_2 != HAL_EHT_RU_NONE) {
  2029. ru_size += rx_usr_info->ru_type_80_2;
  2030. ru_index = ru_index_per80mhz = rx_usr_info->ru_start_index_80_2;
  2031. HAL_SET_RU_PER80(ru_index_320mhz, rx_usr_info->ru_type_80_2,
  2032. ru_index_per80mhz, 2);
  2033. num_80mhz_with_ru++;
  2034. }
  2035. if (rx_usr_info->ru_type_80_3 != HAL_EHT_RU_NONE) {
  2036. ru_size += rx_usr_info->ru_type_80_3;
  2037. ru_index = ru_index_per80mhz = rx_usr_info->ru_start_index_80_3;
  2038. HAL_SET_RU_PER80(ru_index_320mhz, rx_usr_info->ru_type_80_3,
  2039. ru_index_per80mhz, 3);
  2040. num_80mhz_with_ru++;
  2041. }
  2042. if (num_80mhz_with_ru > 1) {
  2043. /* Calculate the MRU index */
  2044. switch (ru_index_320mhz) {
  2045. case HAL_EHT_RU_996_484_0:
  2046. case HAL_EHT_RU_996x2_484_0:
  2047. case HAL_EHT_RU_996x3_484_0:
  2048. ru_index = 0;
  2049. break;
  2050. case HAL_EHT_RU_996_484_1:
  2051. case HAL_EHT_RU_996x2_484_1:
  2052. case HAL_EHT_RU_996x3_484_1:
  2053. ru_index = 1;
  2054. break;
  2055. case HAL_EHT_RU_996_484_2:
  2056. case HAL_EHT_RU_996x2_484_2:
  2057. case HAL_EHT_RU_996x3_484_2:
  2058. ru_index = 2;
  2059. break;
  2060. case HAL_EHT_RU_996_484_3:
  2061. case HAL_EHT_RU_996x2_484_3:
  2062. case HAL_EHT_RU_996x3_484_3:
  2063. ru_index = 3;
  2064. break;
  2065. case HAL_EHT_RU_996_484_4:
  2066. case HAL_EHT_RU_996x2_484_4:
  2067. case HAL_EHT_RU_996x3_484_4:
  2068. ru_index = 4;
  2069. break;
  2070. case HAL_EHT_RU_996_484_5:
  2071. case HAL_EHT_RU_996x2_484_5:
  2072. case HAL_EHT_RU_996x3_484_5:
  2073. ru_index = 5;
  2074. break;
  2075. case HAL_EHT_RU_996_484_6:
  2076. case HAL_EHT_RU_996x2_484_6:
  2077. case HAL_EHT_RU_996x3_484_6:
  2078. ru_index = 6;
  2079. break;
  2080. case HAL_EHT_RU_996_484_7:
  2081. case HAL_EHT_RU_996x2_484_7:
  2082. case HAL_EHT_RU_996x3_484_7:
  2083. ru_index = 7;
  2084. break;
  2085. case HAL_EHT_RU_996x2_484_8:
  2086. ru_index = 8;
  2087. break;
  2088. case HAL_EHT_RU_996x2_484_9:
  2089. ru_index = 9;
  2090. break;
  2091. case HAL_EHT_RU_996x2_484_10:
  2092. ru_index = 10;
  2093. break;
  2094. case HAL_EHT_RU_996x2_484_11:
  2095. ru_index = 11;
  2096. break;
  2097. default:
  2098. ru_index = HAL_EHT_RU_INVALID;
  2099. dp_debug("Invalid RU index");
  2100. qdf_assert(0);
  2101. break;
  2102. }
  2103. ru_size += 4;
  2104. }
  2105. rtap_ru_size = hal_rx_mon_hal_ru_size_to_ieee80211_ru_size(hal_soc,
  2106. ru_size);
  2107. if (rtap_ru_size != IEEE80211_EHT_RU_INVALID) {
  2108. ppdu_info->rx_status.eht_known |=
  2109. QDF_MON_STATUS_EHT_RU_MRU_SIZE_KNOWN;
  2110. ppdu_info->rx_status.eht_data[1] |= (rtap_ru_size <<
  2111. QDF_MON_STATUS_EHT_RU_MRU_SIZE_SHIFT);
  2112. }
  2113. if (ru_index != HAL_EHT_RU_INVALID) {
  2114. ppdu_info->rx_status.eht_known |=
  2115. QDF_MON_STATUS_EHT_RU_MRU_INDEX_KNOWN;
  2116. ppdu_info->rx_status.eht_data[1] |= (ru_index <<
  2117. QDF_MON_STATUS_EHT_RU_MRU_INDEX_SHIFT);
  2118. }
  2119. if (mon_rx_user_status && ru_index != HAL_EHT_RU_INVALID &&
  2120. rtap_ru_size != IEEE80211_EHT_RU_INVALID) {
  2121. mon_rx_user_status->ofdma_ru_start_index = ru_index;
  2122. mon_rx_user_status->ofdma_ru_size = rtap_ru_size;
  2123. hal_rx_ul_ofdma_ru_size_to_width(rtap_ru_size, &ru_width);
  2124. mon_rx_user_status->ofdma_ru_width = ru_width;
  2125. mon_rx_user_status->mu_ul_info_valid = 1;
  2126. }
  2127. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  2128. }
  2129. #ifdef WLAN_PKT_CAPTURE_RX_2_0
  2130. static inline void
  2131. hal_rx_status_get_mpdu_retry_cnt(struct hal_rx_ppdu_info *ppdu_info,
  2132. hal_rx_mon_ppdu_end_user_t *rx_ppdu_end_user)
  2133. {
  2134. ppdu_info->rx_status.mpdu_retry_cnt =
  2135. rx_ppdu_end_user->retried_mpdu_count;
  2136. }
  2137. static inline void
  2138. hal_rx_status_get_mon_buf_addr(uint8_t *rx_tlv,
  2139. struct hal_rx_ppdu_info *ppdu_info)
  2140. {
  2141. struct mon_buffer_addr *addr = (struct mon_buffer_addr *)rx_tlv;
  2142. ppdu_info->packet_info.sw_cookie =
  2143. (((uint64_t)addr->buffer_virt_addr_63_32 << 32) |
  2144. (addr->buffer_virt_addr_31_0));
  2145. /* HW DMA length is '-1' of actual DMA length*/
  2146. ppdu_info->packet_info.dma_length = addr->dma_length + 1;
  2147. ppdu_info->packet_info.msdu_continuation = addr->msdu_continuation;
  2148. ppdu_info->packet_info.truncated = addr->truncated;
  2149. }
  2150. static inline void
  2151. hal_rx_update_ppdu_drop_cnt(uint8_t *rx_tlv,
  2152. struct hal_rx_ppdu_info *ppdu_info)
  2153. {
  2154. struct mon_drop *drop_cnt = (struct mon_drop *)rx_tlv;
  2155. ppdu_info->drop_cnt.ppdu_drop_cnt = drop_cnt->ppdu_drop_cnt;
  2156. ppdu_info->drop_cnt.mpdu_drop_cnt = drop_cnt->mpdu_drop_cnt;
  2157. ppdu_info->drop_cnt.end_of_ppdu_drop_cnt = drop_cnt->end_of_ppdu_seen;
  2158. ppdu_info->drop_cnt.tlv_drop_cnt = drop_cnt->tlv_drop_cnt;
  2159. }
  2160. #else
  2161. static inline void
  2162. hal_rx_status_get_mpdu_retry_cnt(struct hal_rx_ppdu_info *ppdu_info,
  2163. hal_rx_mon_ppdu_end_user_t *rx_ppdu_end_user)
  2164. {
  2165. ppdu_info->rx_status.mpdu_retry_cnt = 0;
  2166. }
  2167. static inline void
  2168. hal_rx_status_get_mon_buf_addr(uint8_t *rx_tlv,
  2169. struct hal_rx_ppdu_info *ppdu_info)
  2170. {
  2171. }
  2172. static inline void
  2173. hal_rx_update_ppdu_drop_cnt(uint8_t *rx_tlv,
  2174. struct hal_rx_ppdu_info *ppdu_info)
  2175. {
  2176. }
  2177. #endif
  2178. #ifdef WLAN_SUPPORT_CTRL_FRAME_STATS
  2179. static inline void
  2180. hal_update_rx_ctrl_frame_stats(struct hal_rx_ppdu_info *ppdu_info,
  2181. uint32_t user_id)
  2182. {
  2183. uint16_t fc = ppdu_info->nac_info.frame_control;
  2184. if (HAL_RX_GET_FRAME_CTRL_TYPE(fc) == HAL_RX_FRAME_CTRL_TYPE_CTRL) {
  2185. if ((fc & QDF_IEEE80211_FC0_SUBTYPE_MASK) ==
  2186. QDF_IEEE80211_FC0_SUBTYPE_VHT_NDP_AN)
  2187. ppdu_info->ctrl_frm_info[user_id].ndpa = 1;
  2188. if ((fc & QDF_IEEE80211_FC0_SUBTYPE_MASK) ==
  2189. QDF_IEEE80211_FC0_SUBTYPE_BAR)
  2190. ppdu_info->ctrl_frm_info[user_id].bar = 1;
  2191. }
  2192. }
  2193. #else
  2194. static inline void
  2195. hal_update_rx_ctrl_frame_stats(struct hal_rx_ppdu_info *ppdu_info,
  2196. uint32_t user_id)
  2197. {
  2198. }
  2199. #endif /* WLAN_SUPPORT_CTRL_FRAME_STATS */
  2200. #ifdef MONITOR_TLV_RECORDING_ENABLE
  2201. /**
  2202. * hal_rx_record_tlv_info() - Record received TLV info
  2203. * @ppdu_info: pointer to ppdu_info
  2204. * @tlv_tag: TLV tag of the TLV to record
  2205. *
  2206. * Return
  2207. */
  2208. static inline void
  2209. hal_rx_record_tlv_info(struct hal_rx_ppdu_info *ppdu_info, uint32_t tlv_tag) {
  2210. ppdu_info->rx_tlv_info.tlv_tag = tlv_tag;
  2211. switch (tlv_tag) {
  2212. case WIFIRX_PPDU_START_E:
  2213. case WIFIRX_PPDU_START_USER_INFO_E:
  2214. ppdu_info->rx_tlv_info.tlv_category = CATEGORY_PPDU_START;
  2215. break;
  2216. case WIFIRX_HEADER_E:
  2217. case WIFIRX_MPDU_START_E:
  2218. case WIFIMON_BUFFER_ADDR_E:
  2219. case WIFIRX_MSDU_END_E:
  2220. case WIFIRX_MPDU_END_E:
  2221. ppdu_info->rx_tlv_info.tlv_category = CATEGORY_MPDU;
  2222. break;
  2223. case WIFIRX_USER_PPDU_END_E:
  2224. case WIFIRX_PPDU_END_E:
  2225. case WIFIPHYRX_RSSI_LEGACY_E:
  2226. case WIFIPHYRX_L_SIG_B_E:
  2227. case WIFIPHYRX_COMMON_USER_INFO_E:
  2228. case WIFIPHYRX_DATA_DONE_E:
  2229. case WIFIPHYRX_PKT_END_PART1_E:
  2230. case WIFIPHYRX_PKT_END_E:
  2231. case WIFIRXPCU_PPDU_END_INFO_E:
  2232. case WIFIRX_PPDU_END_USER_STATS_E:
  2233. case WIFIRX_PPDU_END_STATUS_DONE_E:
  2234. ppdu_info->rx_tlv_info.tlv_category = CATEGORY_PPDU_END;
  2235. break;
  2236. }
  2237. }
  2238. #else
  2239. static inline void
  2240. hal_rx_record_tlv_info(struct hal_rx_ppdu_info *ppdu_info, uint32_t tlv_tag) {
  2241. }
  2242. #endif
  2243. /**
  2244. * hal_rx_status_get_tlv_info_generic_be() - process receive info TLV
  2245. * @rx_tlv_hdr: pointer to TLV header
  2246. * @ppduinfo: pointer to ppdu_info
  2247. * @hal_soc_hdl: HAL version of the SOC pointer
  2248. * @nbuf: Network buffer
  2249. *
  2250. * Return: HAL_TLV_STATUS_PPDU_NOT_DONE or HAL_TLV_STATUS_PPDU_DONE from tlv
  2251. */
  2252. static inline uint32_t
  2253. hal_rx_status_get_tlv_info_generic_be(void *rx_tlv_hdr, void *ppduinfo,
  2254. hal_soc_handle_t hal_soc_hdl,
  2255. qdf_nbuf_t nbuf)
  2256. {
  2257. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  2258. uint32_t tlv_tag, user_id, tlv_len, value;
  2259. uint8_t group_id = 0;
  2260. uint8_t he_dcm = 0;
  2261. uint8_t he_stbc = 0;
  2262. uint16_t he_gi = 0;
  2263. uint16_t he_ltf = 0;
  2264. void *rx_tlv;
  2265. struct mon_rx_user_status *mon_rx_user_status;
  2266. struct hal_rx_ppdu_info *ppdu_info =
  2267. (struct hal_rx_ppdu_info *)ppduinfo;
  2268. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  2269. user_id = HAL_RX_GET_USER_TLV32_USERID(rx_tlv_hdr);
  2270. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  2271. rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV_HDR_SIZE;
  2272. ppdu_info->user_id = user_id;
  2273. switch (tlv_tag) {
  2274. case WIFIRX_PPDU_START_E:
  2275. {
  2276. if (qdf_unlikely(ppdu_info->com_info.last_ppdu_id ==
  2277. HAL_RX_GET_64(rx_tlv, RX_PPDU_START, PHY_PPDU_ID)))
  2278. hal_err("Matching ppdu_id(%u) detected",
  2279. ppdu_info->com_info.last_ppdu_id);
  2280. /* Reset ppdu_info before processing the ppdu */
  2281. qdf_mem_zero(ppdu_info,
  2282. sizeof(struct hal_rx_ppdu_info));
  2283. ppdu_info->com_info.last_ppdu_id =
  2284. ppdu_info->com_info.ppdu_id =
  2285. HAL_RX_GET_64(rx_tlv, RX_PPDU_START,
  2286. PHY_PPDU_ID);
  2287. /* channel number is set in PHY meta data */
  2288. ppdu_info->rx_status.chan_num =
  2289. (HAL_RX_GET_64(rx_tlv, RX_PPDU_START,
  2290. SW_PHY_META_DATA) & 0x0000FFFF);
  2291. ppdu_info->rx_status.chan_freq =
  2292. (HAL_RX_GET_64(rx_tlv, RX_PPDU_START,
  2293. SW_PHY_META_DATA) & 0xFFFF0000) >> 16;
  2294. if (ppdu_info->rx_status.chan_num &&
  2295. ppdu_info->rx_status.chan_freq) {
  2296. ppdu_info->rx_status.chan_freq =
  2297. hal_rx_radiotap_num_to_freq(
  2298. ppdu_info->rx_status.chan_num,
  2299. ppdu_info->rx_status.chan_freq);
  2300. }
  2301. ppdu_info->com_info.ppdu_timestamp =
  2302. HAL_RX_GET_64(rx_tlv, RX_PPDU_START,
  2303. PPDU_START_TIMESTAMP_31_0);
  2304. ppdu_info->rx_status.ppdu_timestamp =
  2305. ppdu_info->com_info.ppdu_timestamp;
  2306. ppdu_info->rx_state = HAL_RX_MON_PPDU_START;
  2307. break;
  2308. }
  2309. case WIFIRX_PPDU_START_USER_INFO_E:
  2310. hal_rx_parse_receive_user_info(hal, rx_tlv, ppdu_info, user_id);
  2311. break;
  2312. case WIFIRX_PPDU_END_E:
  2313. /* This is followed by sub-TLVs of PPDU_END */
  2314. ppdu_info->rx_state = HAL_RX_MON_PPDU_END;
  2315. break;
  2316. case WIFIPHYRX_LOCATION_E:
  2317. hal_rx_get_rtt_info(hal_soc_hdl, rx_tlv, ppdu_info);
  2318. break;
  2319. case WIFIRXPCU_PPDU_END_INFO_E:
  2320. ppdu_info->rx_status.rx_antenna =
  2321. HAL_RX_GET_64(rx_tlv, RXPCU_PPDU_END_INFO, RX_ANTENNA);
  2322. ppdu_info->rx_status.tsft =
  2323. HAL_RX_GET_64(rx_tlv, RXPCU_PPDU_END_INFO,
  2324. WB_TIMESTAMP_UPPER_32);
  2325. ppdu_info->rx_status.tsft = (ppdu_info->rx_status.tsft << 32) |
  2326. HAL_RX_GET_64(rx_tlv, RXPCU_PPDU_END_INFO,
  2327. WB_TIMESTAMP_LOWER_32);
  2328. ppdu_info->rx_status.duration =
  2329. HAL_RX_GET_64(rx_tlv, UNIFIED_RXPCU_PPDU_END_INFO_8,
  2330. RX_PPDU_DURATION);
  2331. hal_rx_get_bb_info(hal_soc_hdl, rx_tlv, ppdu_info);
  2332. break;
  2333. /*
  2334. * WIFIRX_PPDU_END_USER_STATS_E comes for each user received.
  2335. * for MU, based on num users we see this tlv that many times.
  2336. */
  2337. case WIFIRX_PPDU_END_USER_STATS_E:
  2338. {
  2339. hal_rx_mon_ppdu_end_user_t *rx_ppdu_end_user = rx_tlv;
  2340. unsigned long tid = 0;
  2341. uint16_t seq = 0;
  2342. ppdu_info->rx_status.ast_index =
  2343. rx_ppdu_end_user->ast_index;
  2344. tid = rx_ppdu_end_user->received_qos_data_tid_bitmap;
  2345. ppdu_info->rx_status.tid = qdf_find_first_bit(&tid,
  2346. sizeof(tid) * 8);
  2347. if (ppdu_info->rx_status.tid == (sizeof(tid) * 8))
  2348. ppdu_info->rx_status.tid = HAL_TID_INVALID;
  2349. ppdu_info->rx_status.tcp_msdu_count =
  2350. rx_ppdu_end_user->tcp_msdu_count +
  2351. rx_ppdu_end_user->tcp_ack_msdu_count;
  2352. ppdu_info->rx_status.udp_msdu_count =
  2353. rx_ppdu_end_user->udp_msdu_count;
  2354. ppdu_info->rx_status.other_msdu_count =
  2355. rx_ppdu_end_user->other_msdu_count;
  2356. hal_rx_status_get_mpdu_retry_cnt(ppdu_info, rx_ppdu_end_user);
  2357. if (ppdu_info->sw_frame_group_id
  2358. != HAL_MPDU_SW_FRAME_GROUP_NULL_DATA) {
  2359. ppdu_info->rx_status.frame_control_info_valid =
  2360. rx_ppdu_end_user->frame_control_info_valid;
  2361. if (ppdu_info->rx_status.frame_control_info_valid)
  2362. ppdu_info->rx_status.frame_control =
  2363. rx_ppdu_end_user->frame_control_field;
  2364. hal_get_qos_control(rx_ppdu_end_user, ppdu_info);
  2365. }
  2366. ppdu_info->rx_status.data_sequence_control_info_valid =
  2367. rx_ppdu_end_user->data_sequence_control_info_valid;
  2368. seq = rx_ppdu_end_user->first_data_seq_ctrl;
  2369. if (ppdu_info->rx_status.data_sequence_control_info_valid)
  2370. ppdu_info->rx_status.first_data_seq_ctrl = seq;
  2371. ppdu_info->rx_status.preamble_type =
  2372. rx_ppdu_end_user->ht_control_field_pkt_type;
  2373. ppdu_info->end_user_stats_cnt++;
  2374. switch (ppdu_info->rx_status.preamble_type) {
  2375. case HAL_RX_PKT_TYPE_11N:
  2376. ppdu_info->rx_status.ht_flags = 1;
  2377. ppdu_info->rx_status.rtap_flags |= HT_SGI_PRESENT;
  2378. break;
  2379. case HAL_RX_PKT_TYPE_11AC:
  2380. ppdu_info->rx_status.vht_flags = 1;
  2381. break;
  2382. case HAL_RX_PKT_TYPE_11AX:
  2383. ppdu_info->rx_status.he_flags = 1;
  2384. break;
  2385. default:
  2386. break;
  2387. }
  2388. ppdu_info->com_info.mpdu_cnt_fcs_ok =
  2389. rx_ppdu_end_user->mpdu_cnt_fcs_ok;
  2390. ppdu_info->com_info.mpdu_cnt_fcs_err =
  2391. rx_ppdu_end_user->mpdu_cnt_fcs_err;
  2392. if ((ppdu_info->com_info.mpdu_cnt_fcs_ok |
  2393. ppdu_info->com_info.mpdu_cnt_fcs_err) > 1)
  2394. ppdu_info->rx_status.rs_flags |= IEEE80211_AMPDU_FLAG;
  2395. else
  2396. ppdu_info->rx_status.rs_flags &=
  2397. (~IEEE80211_AMPDU_FLAG);
  2398. ppdu_info->com_info.mpdu_fcs_ok_bitmap[0] =
  2399. rx_ppdu_end_user->fcs_ok_bitmap_31_0;
  2400. ppdu_info->com_info.mpdu_fcs_ok_bitmap[1] =
  2401. rx_ppdu_end_user->fcs_ok_bitmap_63_32;
  2402. if (user_id < HAL_MAX_UL_MU_USERS) {
  2403. mon_rx_user_status =
  2404. &ppdu_info->rx_user_status[user_id];
  2405. hal_rx_handle_mu_ul_info(rx_ppdu_end_user,
  2406. mon_rx_user_status);
  2407. ppdu_info->com_info.num_users++;
  2408. hal_rx_populate_mu_user_info(rx_ppdu_end_user, ppdu_info,
  2409. user_id,
  2410. mon_rx_user_status);
  2411. }
  2412. break;
  2413. }
  2414. case WIFIRX_PPDU_END_USER_STATS_EXT_E:
  2415. ppdu_info->com_info.mpdu_fcs_ok_bitmap[2] =
  2416. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS_EXT,
  2417. FCS_OK_BITMAP_95_64);
  2418. ppdu_info->com_info.mpdu_fcs_ok_bitmap[3] =
  2419. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS_EXT,
  2420. FCS_OK_BITMAP_127_96);
  2421. ppdu_info->com_info.mpdu_fcs_ok_bitmap[4] =
  2422. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS_EXT,
  2423. FCS_OK_BITMAP_159_128);
  2424. ppdu_info->com_info.mpdu_fcs_ok_bitmap[5] =
  2425. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS_EXT,
  2426. FCS_OK_BITMAP_191_160);
  2427. ppdu_info->com_info.mpdu_fcs_ok_bitmap[6] =
  2428. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS_EXT,
  2429. FCS_OK_BITMAP_223_192);
  2430. ppdu_info->com_info.mpdu_fcs_ok_bitmap[7] =
  2431. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS_EXT,
  2432. FCS_OK_BITMAP_255_224);
  2433. break;
  2434. case WIFIRX_PPDU_END_STATUS_DONE_E:
  2435. hal_rx_record_tlv_info(ppdu_info, tlv_tag);
  2436. return HAL_TLV_STATUS_PPDU_DONE;
  2437. case WIFIPHYRX_PKT_END_E:
  2438. break;
  2439. case WIFIDUMMY_E:
  2440. hal_rx_record_tlv_info(ppdu_info, tlv_tag);
  2441. return HAL_TLV_STATUS_BUF_DONE;
  2442. case WIFIPHYRX_HT_SIG_E:
  2443. {
  2444. uint8_t *ht_sig_info = (uint8_t *)rx_tlv +
  2445. HAL_RX_OFFSET(UNIFIED_PHYRX_HT_SIG_0,
  2446. HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS);
  2447. value = HAL_RX_GET(ht_sig_info, HT_SIG_INFO, FEC_CODING);
  2448. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  2449. 1 : 0;
  2450. ppdu_info->rx_status.mcs = HAL_RX_GET(ht_sig_info,
  2451. HT_SIG_INFO, MCS);
  2452. ppdu_info->rx_status.ht_mcs = ppdu_info->rx_status.mcs;
  2453. ppdu_info->rx_status.bw = HAL_RX_GET(ht_sig_info,
  2454. HT_SIG_INFO, CBW);
  2455. ppdu_info->rx_status.sgi = HAL_RX_GET(ht_sig_info,
  2456. HT_SIG_INFO, SHORT_GI);
  2457. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  2458. ppdu_info->rx_status.nss = ((ppdu_info->rx_status.mcs) >>
  2459. HT_SIG_SU_NSS_SHIFT) + 1;
  2460. ppdu_info->rx_status.mcs &= ((1 << HT_SIG_SU_NSS_SHIFT) - 1);
  2461. break;
  2462. }
  2463. case WIFIPHYRX_L_SIG_B_E:
  2464. {
  2465. uint8_t *l_sig_b_info = (uint8_t *)rx_tlv +
  2466. HAL_RX_OFFSET(UNIFIED_PHYRX_L_SIG_B_0,
  2467. L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS);
  2468. value = HAL_RX_GET(l_sig_b_info, L_SIG_B_INFO, RATE);
  2469. ppdu_info->rx_status.l_sig_b_info = *((uint32_t *)l_sig_b_info);
  2470. switch (value) {
  2471. case 1:
  2472. ppdu_info->rx_status.rate = HAL_11B_RATE_3MCS;
  2473. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS3;
  2474. break;
  2475. case 2:
  2476. ppdu_info->rx_status.rate = HAL_11B_RATE_2MCS;
  2477. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS2;
  2478. break;
  2479. case 3:
  2480. ppdu_info->rx_status.rate = HAL_11B_RATE_1MCS;
  2481. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS1;
  2482. break;
  2483. case 4:
  2484. ppdu_info->rx_status.rate = HAL_11B_RATE_0MCS;
  2485. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS0;
  2486. break;
  2487. case 5:
  2488. ppdu_info->rx_status.rate = HAL_11B_RATE_6MCS;
  2489. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS6;
  2490. break;
  2491. case 6:
  2492. ppdu_info->rx_status.rate = HAL_11B_RATE_5MCS;
  2493. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS5;
  2494. break;
  2495. case 7:
  2496. ppdu_info->rx_status.rate = HAL_11B_RATE_4MCS;
  2497. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS4;
  2498. break;
  2499. default:
  2500. break;
  2501. }
  2502. ppdu_info->rx_status.cck_flag = 1;
  2503. break;
  2504. }
  2505. case WIFIPHYRX_L_SIG_A_E:
  2506. {
  2507. uint8_t *l_sig_a_info = (uint8_t *)rx_tlv +
  2508. HAL_RX_OFFSET(UNIFIED_PHYRX_L_SIG_A_0,
  2509. L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS);
  2510. value = HAL_RX_GET(l_sig_a_info, L_SIG_A_INFO, RATE);
  2511. ppdu_info->rx_status.l_sig_a_info = *((uint32_t *)l_sig_a_info);
  2512. switch (value) {
  2513. case 8:
  2514. ppdu_info->rx_status.rate = HAL_11A_RATE_0MCS;
  2515. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS0;
  2516. break;
  2517. case 9:
  2518. ppdu_info->rx_status.rate = HAL_11A_RATE_1MCS;
  2519. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS1;
  2520. break;
  2521. case 10:
  2522. ppdu_info->rx_status.rate = HAL_11A_RATE_2MCS;
  2523. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS2;
  2524. break;
  2525. case 11:
  2526. ppdu_info->rx_status.rate = HAL_11A_RATE_3MCS;
  2527. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS3;
  2528. break;
  2529. case 12:
  2530. ppdu_info->rx_status.rate = HAL_11A_RATE_4MCS;
  2531. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS4;
  2532. break;
  2533. case 13:
  2534. ppdu_info->rx_status.rate = HAL_11A_RATE_5MCS;
  2535. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS5;
  2536. break;
  2537. case 14:
  2538. ppdu_info->rx_status.rate = HAL_11A_RATE_6MCS;
  2539. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS6;
  2540. break;
  2541. case 15:
  2542. ppdu_info->rx_status.rate = HAL_11A_RATE_7MCS;
  2543. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS7;
  2544. break;
  2545. default:
  2546. break;
  2547. }
  2548. ppdu_info->rx_status.ofdm_flag = 1;
  2549. break;
  2550. }
  2551. case WIFIPHYRX_VHT_SIG_A_E:
  2552. {
  2553. uint8_t *vht_sig_a_info = (uint8_t *)rx_tlv +
  2554. HAL_RX_OFFSET(UNIFIED_PHYRX_VHT_SIG_A_0,
  2555. VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS);
  2556. value = HAL_RX_GET(vht_sig_a_info, VHT_SIG_A_INFO,
  2557. SU_MU_CODING);
  2558. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  2559. 1 : 0;
  2560. group_id = HAL_RX_GET(vht_sig_a_info, VHT_SIG_A_INFO, GROUP_ID);
  2561. ppdu_info->rx_status.vht_flag_values5 = group_id;
  2562. ppdu_info->rx_status.mcs = HAL_RX_GET(vht_sig_a_info,
  2563. VHT_SIG_A_INFO, MCS);
  2564. ppdu_info->rx_status.sgi = HAL_RX_GET(vht_sig_a_info,
  2565. VHT_SIG_A_INFO,
  2566. GI_SETTING);
  2567. switch (hal->target_type) {
  2568. case TARGET_TYPE_QCA8074:
  2569. case TARGET_TYPE_QCA8074V2:
  2570. case TARGET_TYPE_QCA6018:
  2571. case TARGET_TYPE_QCA5018:
  2572. case TARGET_TYPE_QCN9000:
  2573. case TARGET_TYPE_QCN6122:
  2574. case TARGET_TYPE_QCN6432:
  2575. #ifdef QCA_WIFI_QCA6390
  2576. case TARGET_TYPE_QCA6390:
  2577. #endif
  2578. ppdu_info->rx_status.is_stbc =
  2579. HAL_RX_GET(vht_sig_a_info,
  2580. VHT_SIG_A_INFO, STBC);
  2581. value = HAL_RX_GET(vht_sig_a_info,
  2582. VHT_SIG_A_INFO, N_STS);
  2583. value = value & VHT_SIG_SU_NSS_MASK;
  2584. if (ppdu_info->rx_status.is_stbc && (value > 0))
  2585. value = ((value + 1) >> 1) - 1;
  2586. ppdu_info->rx_status.nss =
  2587. ((value & VHT_SIG_SU_NSS_MASK) + 1);
  2588. break;
  2589. case TARGET_TYPE_QCA6290:
  2590. #if !defined(QCA_WIFI_QCA6290_11AX)
  2591. ppdu_info->rx_status.is_stbc =
  2592. HAL_RX_GET(vht_sig_a_info,
  2593. VHT_SIG_A_INFO, STBC);
  2594. value = HAL_RX_GET(vht_sig_a_info,
  2595. VHT_SIG_A_INFO, N_STS);
  2596. value = value & VHT_SIG_SU_NSS_MASK;
  2597. if (ppdu_info->rx_status.is_stbc && (value > 0))
  2598. value = ((value + 1) >> 1) - 1;
  2599. ppdu_info->rx_status.nss =
  2600. ((value & VHT_SIG_SU_NSS_MASK) + 1);
  2601. #else
  2602. ppdu_info->rx_status.nss = 0;
  2603. #endif
  2604. break;
  2605. case TARGET_TYPE_KIWI:
  2606. case TARGET_TYPE_MANGO:
  2607. case TARGET_TYPE_PEACH:
  2608. ppdu_info->rx_status.is_stbc =
  2609. HAL_RX_GET(vht_sig_a_info,
  2610. VHT_SIG_A_INFO, STBC);
  2611. value = HAL_RX_GET(vht_sig_a_info,
  2612. VHT_SIG_A_INFO, N_STS);
  2613. value = value & VHT_SIG_SU_NSS_MASK;
  2614. if (ppdu_info->rx_status.is_stbc && (value > 0))
  2615. value = ((value + 1) >> 1) - 1;
  2616. ppdu_info->rx_status.nss =
  2617. ((value & VHT_SIG_SU_NSS_MASK) + 1);
  2618. break;
  2619. case TARGET_TYPE_QCA6490:
  2620. case TARGET_TYPE_QCA6750:
  2621. ppdu_info->rx_status.nss = 0;
  2622. break;
  2623. default:
  2624. break;
  2625. }
  2626. ppdu_info->rx_status.vht_flag_values3[0] =
  2627. (((ppdu_info->rx_status.mcs) << 4)
  2628. | ppdu_info->rx_status.nss);
  2629. ppdu_info->rx_status.bw = HAL_RX_GET(vht_sig_a_info,
  2630. VHT_SIG_A_INFO, BANDWIDTH);
  2631. ppdu_info->rx_status.vht_flag_values2 =
  2632. ppdu_info->rx_status.bw;
  2633. ppdu_info->rx_status.vht_flag_values4 =
  2634. HAL_RX_GET(vht_sig_a_info,
  2635. VHT_SIG_A_INFO, SU_MU_CODING);
  2636. ppdu_info->rx_status.beamformed = HAL_RX_GET(vht_sig_a_info,
  2637. VHT_SIG_A_INFO,
  2638. BEAMFORMED);
  2639. if (group_id == 0 || group_id == 63)
  2640. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  2641. else
  2642. ppdu_info->rx_status.reception_type =
  2643. HAL_RX_TYPE_MU_MIMO;
  2644. break;
  2645. }
  2646. case WIFIPHYRX_HE_SIG_A_SU_E:
  2647. {
  2648. uint8_t *he_sig_a_su_info = (uint8_t *)rx_tlv +
  2649. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_A_SU_0,
  2650. HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS);
  2651. ppdu_info->rx_status.he_flags = 1;
  2652. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO,
  2653. FORMAT_INDICATION);
  2654. if (value == 0) {
  2655. ppdu_info->rx_status.he_data1 =
  2656. QDF_MON_STATUS_HE_TRIG_FORMAT_TYPE;
  2657. } else {
  2658. ppdu_info->rx_status.he_data1 =
  2659. QDF_MON_STATUS_HE_SU_FORMAT_TYPE;
  2660. }
  2661. /* data1 */
  2662. ppdu_info->rx_status.he_data1 |=
  2663. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  2664. QDF_MON_STATUS_HE_BEAM_CHANGE_KNOWN |
  2665. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  2666. QDF_MON_STATUS_HE_MCS_KNOWN |
  2667. QDF_MON_STATUS_HE_DCM_KNOWN |
  2668. QDF_MON_STATUS_HE_CODING_KNOWN |
  2669. QDF_MON_STATUS_HE_LDPC_EXTRA_SYMBOL_KNOWN |
  2670. QDF_MON_STATUS_HE_STBC_KNOWN |
  2671. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN |
  2672. QDF_MON_STATUS_HE_DOPPLER_KNOWN;
  2673. /* data2 */
  2674. ppdu_info->rx_status.he_data2 =
  2675. QDF_MON_STATUS_HE_GI_KNOWN;
  2676. ppdu_info->rx_status.he_data2 |=
  2677. QDF_MON_STATUS_TXBF_KNOWN |
  2678. QDF_MON_STATUS_PE_DISAMBIGUITY_KNOWN |
  2679. QDF_MON_STATUS_TXOP_KNOWN |
  2680. QDF_MON_STATUS_LTF_SYMBOLS_KNOWN |
  2681. QDF_MON_STATUS_PRE_FEC_PADDING_KNOWN |
  2682. QDF_MON_STATUS_MIDABLE_PERIODICITY_KNOWN;
  2683. /* data3 */
  2684. value = HAL_RX_GET(he_sig_a_su_info,
  2685. HE_SIG_A_SU_INFO, BSS_COLOR_ID);
  2686. ppdu_info->rx_status.he_data3 = value;
  2687. value = HAL_RX_GET(he_sig_a_su_info,
  2688. HE_SIG_A_SU_INFO, BEAM_CHANGE);
  2689. value = value << QDF_MON_STATUS_BEAM_CHANGE_SHIFT;
  2690. ppdu_info->rx_status.he_data3 |= value;
  2691. value = HAL_RX_GET(he_sig_a_su_info,
  2692. HE_SIG_A_SU_INFO, DL_UL_FLAG);
  2693. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  2694. ppdu_info->rx_status.he_data3 |= value;
  2695. value = HAL_RX_GET(he_sig_a_su_info,
  2696. HE_SIG_A_SU_INFO, TRANSMIT_MCS);
  2697. ppdu_info->rx_status.mcs = value;
  2698. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  2699. ppdu_info->rx_status.he_data3 |= value;
  2700. value = HAL_RX_GET(he_sig_a_su_info,
  2701. HE_SIG_A_SU_INFO, DCM);
  2702. he_dcm = value;
  2703. value = value << QDF_MON_STATUS_DCM_SHIFT;
  2704. ppdu_info->rx_status.he_data3 |= value;
  2705. value = HAL_RX_GET(he_sig_a_su_info,
  2706. HE_SIG_A_SU_INFO, CODING);
  2707. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  2708. 1 : 0;
  2709. value = value << QDF_MON_STATUS_CODING_SHIFT;
  2710. ppdu_info->rx_status.he_data3 |= value;
  2711. value = HAL_RX_GET(he_sig_a_su_info,
  2712. HE_SIG_A_SU_INFO,
  2713. LDPC_EXTRA_SYMBOL);
  2714. value = value << QDF_MON_STATUS_LDPC_EXTRA_SYMBOL_SHIFT;
  2715. ppdu_info->rx_status.he_data3 |= value;
  2716. value = HAL_RX_GET(he_sig_a_su_info,
  2717. HE_SIG_A_SU_INFO, STBC);
  2718. he_stbc = value;
  2719. value = value << QDF_MON_STATUS_STBC_SHIFT;
  2720. ppdu_info->rx_status.he_data3 |= value;
  2721. /* data4 */
  2722. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO,
  2723. SPATIAL_REUSE);
  2724. ppdu_info->rx_status.he_data4 = value;
  2725. /* data5 */
  2726. value = HAL_RX_GET(he_sig_a_su_info,
  2727. HE_SIG_A_SU_INFO, TRANSMIT_BW);
  2728. ppdu_info->rx_status.he_data5 = value;
  2729. ppdu_info->rx_status.bw = value;
  2730. value = HAL_RX_GET(he_sig_a_su_info,
  2731. HE_SIG_A_SU_INFO, CP_LTF_SIZE);
  2732. switch (value) {
  2733. case 0:
  2734. he_gi = HE_GI_0_8;
  2735. he_ltf = HE_LTF_1_X;
  2736. break;
  2737. case 1:
  2738. he_gi = HE_GI_0_8;
  2739. he_ltf = HE_LTF_2_X;
  2740. break;
  2741. case 2:
  2742. he_gi = HE_GI_1_6;
  2743. he_ltf = HE_LTF_2_X;
  2744. break;
  2745. case 3:
  2746. if (he_dcm && he_stbc) {
  2747. he_gi = HE_GI_0_8;
  2748. he_ltf = HE_LTF_4_X;
  2749. } else {
  2750. he_gi = HE_GI_3_2;
  2751. he_ltf = HE_LTF_4_X;
  2752. }
  2753. break;
  2754. }
  2755. ppdu_info->rx_status.sgi = he_gi;
  2756. ppdu_info->rx_status.ltf_size = he_ltf;
  2757. hal_get_radiotap_he_gi_ltf(&he_gi, &he_ltf);
  2758. value = he_gi << QDF_MON_STATUS_GI_SHIFT;
  2759. ppdu_info->rx_status.he_data5 |= value;
  2760. value = he_ltf << QDF_MON_STATUS_HE_LTF_SIZE_SHIFT;
  2761. ppdu_info->rx_status.he_data5 |= value;
  2762. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO, NSTS);
  2763. value = (value << QDF_MON_STATUS_HE_LTF_SYM_SHIFT);
  2764. ppdu_info->rx_status.he_data5 |= value;
  2765. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO,
  2766. PACKET_EXTENSION_A_FACTOR);
  2767. value = value << QDF_MON_STATUS_PRE_FEC_PAD_SHIFT;
  2768. ppdu_info->rx_status.he_data5 |= value;
  2769. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO, TXBF);
  2770. value = value << QDF_MON_STATUS_TXBF_SHIFT;
  2771. ppdu_info->rx_status.he_data5 |= value;
  2772. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO,
  2773. PACKET_EXTENSION_PE_DISAMBIGUITY);
  2774. value = value << QDF_MON_STATUS_PE_DISAMBIGUITY_SHIFT;
  2775. ppdu_info->rx_status.he_data5 |= value;
  2776. /* data6 */
  2777. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO, NSTS);
  2778. value++;
  2779. ppdu_info->rx_status.nss = value;
  2780. ppdu_info->rx_status.he_data6 = value;
  2781. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO,
  2782. DOPPLER_INDICATION);
  2783. value = value << QDF_MON_STATUS_DOPPLER_SHIFT;
  2784. ppdu_info->rx_status.he_data6 |= value;
  2785. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO,
  2786. TXOP_DURATION);
  2787. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  2788. ppdu_info->rx_status.he_data6 |= value;
  2789. ppdu_info->rx_status.beamformed = HAL_RX_GET(he_sig_a_su_info,
  2790. HE_SIG_A_SU_INFO,
  2791. TXBF);
  2792. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  2793. break;
  2794. }
  2795. case WIFIPHYRX_HE_SIG_A_MU_DL_E:
  2796. {
  2797. uint8_t *he_sig_a_mu_dl_info = (uint8_t *)rx_tlv +
  2798. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_A_MU_DL_0,
  2799. HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS);
  2800. ppdu_info->rx_status.he_mu_flags = 1;
  2801. /* HE Flags */
  2802. /*data1*/
  2803. ppdu_info->rx_status.he_data1 =
  2804. QDF_MON_STATUS_HE_MU_FORMAT_TYPE;
  2805. ppdu_info->rx_status.he_data1 |=
  2806. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  2807. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  2808. QDF_MON_STATUS_HE_LDPC_EXTRA_SYMBOL_KNOWN |
  2809. QDF_MON_STATUS_HE_STBC_KNOWN |
  2810. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN |
  2811. QDF_MON_STATUS_HE_DOPPLER_KNOWN;
  2812. /* data2 */
  2813. ppdu_info->rx_status.he_data2 =
  2814. QDF_MON_STATUS_HE_GI_KNOWN;
  2815. ppdu_info->rx_status.he_data2 |=
  2816. QDF_MON_STATUS_LTF_SYMBOLS_KNOWN |
  2817. QDF_MON_STATUS_PRE_FEC_PADDING_KNOWN |
  2818. QDF_MON_STATUS_PE_DISAMBIGUITY_KNOWN |
  2819. QDF_MON_STATUS_TXOP_KNOWN |
  2820. QDF_MON_STATUS_MIDABLE_PERIODICITY_KNOWN;
  2821. /*data3*/
  2822. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2823. HE_SIG_A_MU_DL_INFO, BSS_COLOR_ID);
  2824. ppdu_info->rx_status.he_data3 = value;
  2825. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2826. HE_SIG_A_MU_DL_INFO, DL_UL_FLAG);
  2827. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  2828. ppdu_info->rx_status.he_data3 |= value;
  2829. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2830. HE_SIG_A_MU_DL_INFO,
  2831. LDPC_EXTRA_SYMBOL);
  2832. value = value << QDF_MON_STATUS_LDPC_EXTRA_SYMBOL_SHIFT;
  2833. ppdu_info->rx_status.he_data3 |= value;
  2834. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2835. HE_SIG_A_MU_DL_INFO, STBC);
  2836. he_stbc = value;
  2837. value = value << QDF_MON_STATUS_STBC_SHIFT;
  2838. ppdu_info->rx_status.he_data3 |= value;
  2839. /*data4*/
  2840. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO,
  2841. SPATIAL_REUSE);
  2842. ppdu_info->rx_status.he_data4 = value;
  2843. /*data5*/
  2844. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2845. HE_SIG_A_MU_DL_INFO, TRANSMIT_BW);
  2846. ppdu_info->rx_status.he_data5 = value;
  2847. ppdu_info->rx_status.bw = value;
  2848. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2849. HE_SIG_A_MU_DL_INFO, CP_LTF_SIZE);
  2850. switch (value) {
  2851. case 0:
  2852. he_gi = HE_GI_0_8;
  2853. he_ltf = HE_LTF_4_X;
  2854. break;
  2855. case 1:
  2856. he_gi = HE_GI_0_8;
  2857. he_ltf = HE_LTF_2_X;
  2858. break;
  2859. case 2:
  2860. he_gi = HE_GI_1_6;
  2861. he_ltf = HE_LTF_2_X;
  2862. break;
  2863. case 3:
  2864. he_gi = HE_GI_3_2;
  2865. he_ltf = HE_LTF_4_X;
  2866. break;
  2867. }
  2868. ppdu_info->rx_status.sgi = he_gi;
  2869. ppdu_info->rx_status.ltf_size = he_ltf;
  2870. hal_get_radiotap_he_gi_ltf(&he_gi, &he_ltf);
  2871. value = he_gi << QDF_MON_STATUS_GI_SHIFT;
  2872. ppdu_info->rx_status.he_data5 |= value;
  2873. value = he_ltf << QDF_MON_STATUS_HE_LTF_SIZE_SHIFT;
  2874. ppdu_info->rx_status.he_data5 |= value;
  2875. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2876. HE_SIG_A_MU_DL_INFO, NUM_LTF_SYMBOLS);
  2877. value = (value << QDF_MON_STATUS_HE_LTF_SYM_SHIFT);
  2878. ppdu_info->rx_status.he_data5 |= value;
  2879. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO,
  2880. PACKET_EXTENSION_A_FACTOR);
  2881. value = value << QDF_MON_STATUS_PRE_FEC_PAD_SHIFT;
  2882. ppdu_info->rx_status.he_data5 |= value;
  2883. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO,
  2884. PACKET_EXTENSION_PE_DISAMBIGUITY);
  2885. value = value << QDF_MON_STATUS_PE_DISAMBIGUITY_SHIFT;
  2886. ppdu_info->rx_status.he_data5 |= value;
  2887. /*data6*/
  2888. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO,
  2889. DOPPLER_INDICATION);
  2890. value = value << QDF_MON_STATUS_DOPPLER_SHIFT;
  2891. ppdu_info->rx_status.he_data6 |= value;
  2892. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO,
  2893. TXOP_DURATION);
  2894. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  2895. ppdu_info->rx_status.he_data6 |= value;
  2896. /* HE-MU Flags */
  2897. /* HE-MU-flags1 */
  2898. ppdu_info->rx_status.he_flags1 =
  2899. QDF_MON_STATUS_SIG_B_MCS_KNOWN |
  2900. QDF_MON_STATUS_SIG_B_DCM_KNOWN |
  2901. QDF_MON_STATUS_SIG_B_COMPRESSION_FLAG_1_KNOWN |
  2902. QDF_MON_STATUS_SIG_B_SYM_NUM_KNOWN |
  2903. QDF_MON_STATUS_RU_0_KNOWN;
  2904. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2905. HE_SIG_A_MU_DL_INFO, MCS_OF_SIG_B);
  2906. ppdu_info->rx_status.he_flags1 |= value;
  2907. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2908. HE_SIG_A_MU_DL_INFO, DCM_OF_SIG_B);
  2909. value = value << QDF_MON_STATUS_DCM_FLAG_1_SHIFT;
  2910. ppdu_info->rx_status.he_flags1 |= value;
  2911. /* HE-MU-flags2 */
  2912. ppdu_info->rx_status.he_flags2 =
  2913. QDF_MON_STATUS_BW_KNOWN;
  2914. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2915. HE_SIG_A_MU_DL_INFO, TRANSMIT_BW);
  2916. ppdu_info->rx_status.he_flags2 |= value;
  2917. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2918. HE_SIG_A_MU_DL_INFO, COMP_MODE_SIG_B);
  2919. value = value << QDF_MON_STATUS_SIG_B_COMPRESSION_FLAG_2_SHIFT;
  2920. ppdu_info->rx_status.he_flags2 |= value;
  2921. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2922. HE_SIG_A_MU_DL_INFO, NUM_SIG_B_SYMBOLS);
  2923. value = value - 1;
  2924. value = value << QDF_MON_STATUS_NUM_SIG_B_SYMBOLS_SHIFT;
  2925. ppdu_info->rx_status.he_flags2 |= value;
  2926. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_MIMO;
  2927. break;
  2928. }
  2929. case WIFIPHYRX_HE_SIG_B1_MU_E:
  2930. {
  2931. uint8_t *he_sig_b1_mu_info = (uint8_t *)rx_tlv +
  2932. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B1_MU_0,
  2933. HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS);
  2934. ppdu_info->rx_status.he_sig_b_common_known |=
  2935. QDF_MON_STATUS_HE_SIG_B_COMMON_KNOWN_RU0;
  2936. /* TODO: Check on the availability of other fields in
  2937. * sig_b_common
  2938. */
  2939. value = HAL_RX_GET(he_sig_b1_mu_info,
  2940. HE_SIG_B1_MU_INFO, RU_ALLOCATION);
  2941. ppdu_info->rx_status.he_RU[0] = value;
  2942. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_MIMO;
  2943. break;
  2944. }
  2945. case WIFIPHYRX_HE_SIG_B2_MU_E:
  2946. {
  2947. uint8_t *he_sig_b2_mu_info = (uint8_t *)rx_tlv +
  2948. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B2_MU_0,
  2949. HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS);
  2950. /*
  2951. * Not all "HE" fields can be updated from
  2952. * WIFIPHYRX_HE_SIG_A_MU_DL_E TLV. Use WIFIPHYRX_HE_SIG_B2_MU_E
  2953. * to populate rest of the "HE" fields for MU scenarios.
  2954. */
  2955. /* HE-data1 */
  2956. ppdu_info->rx_status.he_data1 |=
  2957. QDF_MON_STATUS_HE_MCS_KNOWN |
  2958. QDF_MON_STATUS_HE_CODING_KNOWN;
  2959. /* HE-data2 */
  2960. /* HE-data3 */
  2961. value = HAL_RX_GET(he_sig_b2_mu_info,
  2962. HE_SIG_B2_MU_INFO, STA_MCS);
  2963. ppdu_info->rx_status.mcs = value;
  2964. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  2965. ppdu_info->rx_status.he_data3 |= value;
  2966. value = HAL_RX_GET(he_sig_b2_mu_info,
  2967. HE_SIG_B2_MU_INFO, STA_CODING);
  2968. value = value << QDF_MON_STATUS_CODING_SHIFT;
  2969. ppdu_info->rx_status.he_data3 |= value;
  2970. /* HE-data4 */
  2971. value = HAL_RX_GET(he_sig_b2_mu_info,
  2972. HE_SIG_B2_MU_INFO, STA_ID);
  2973. value = value << QDF_MON_STATUS_STA_ID_SHIFT;
  2974. ppdu_info->rx_status.he_data4 |= value;
  2975. /* HE-data5 */
  2976. /* HE-data6 */
  2977. value = HAL_RX_GET(he_sig_b2_mu_info,
  2978. HE_SIG_B2_MU_INFO, NSTS);
  2979. /* value n indicates n+1 spatial streams */
  2980. value++;
  2981. ppdu_info->rx_status.nss = value;
  2982. ppdu_info->rx_status.he_data6 |= value;
  2983. break;
  2984. }
  2985. case WIFIPHYRX_HE_SIG_B2_OFDMA_E:
  2986. {
  2987. uint8_t *he_sig_b2_ofdma_info =
  2988. (uint8_t *)rx_tlv +
  2989. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0,
  2990. HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS);
  2991. /*
  2992. * Not all "HE" fields can be updated from
  2993. * WIFIPHYRX_HE_SIG_A_MU_DL_E TLV. Use WIFIPHYRX_HE_SIG_B2_MU_E
  2994. * to populate rest of "HE" fields for MU OFDMA scenarios.
  2995. */
  2996. /* HE-data1 */
  2997. ppdu_info->rx_status.he_data1 |=
  2998. QDF_MON_STATUS_HE_MCS_KNOWN |
  2999. QDF_MON_STATUS_HE_DCM_KNOWN |
  3000. QDF_MON_STATUS_HE_CODING_KNOWN;
  3001. /* HE-data2 */
  3002. ppdu_info->rx_status.he_data2 |=
  3003. QDF_MON_STATUS_TXBF_KNOWN;
  3004. /* HE-data3 */
  3005. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  3006. HE_SIG_B2_OFDMA_INFO, STA_MCS);
  3007. ppdu_info->rx_status.mcs = value;
  3008. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  3009. ppdu_info->rx_status.he_data3 |= value;
  3010. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  3011. HE_SIG_B2_OFDMA_INFO, STA_DCM);
  3012. he_dcm = value;
  3013. value = value << QDF_MON_STATUS_DCM_SHIFT;
  3014. ppdu_info->rx_status.he_data3 |= value;
  3015. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  3016. HE_SIG_B2_OFDMA_INFO, STA_CODING);
  3017. value = value << QDF_MON_STATUS_CODING_SHIFT;
  3018. ppdu_info->rx_status.he_data3 |= value;
  3019. /* HE-data4 */
  3020. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  3021. HE_SIG_B2_OFDMA_INFO, STA_ID);
  3022. value = value << QDF_MON_STATUS_STA_ID_SHIFT;
  3023. ppdu_info->rx_status.he_data4 |= value;
  3024. /* HE-data5 */
  3025. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  3026. HE_SIG_B2_OFDMA_INFO, TXBF);
  3027. value = value << QDF_MON_STATUS_TXBF_SHIFT;
  3028. ppdu_info->rx_status.he_data5 |= value;
  3029. /* HE-data6 */
  3030. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  3031. HE_SIG_B2_OFDMA_INFO, NSTS);
  3032. /* value n indicates n+1 spatial streams */
  3033. value++;
  3034. ppdu_info->rx_status.nss = value;
  3035. ppdu_info->rx_status.he_data6 |= value;
  3036. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_OFDMA;
  3037. break;
  3038. }
  3039. case WIFIPHYRX_RSSI_LEGACY_E:
  3040. {
  3041. uint8_t reception_type;
  3042. int8_t rssi_value;
  3043. uint8_t *rssi_info_tlv = (uint8_t *)rx_tlv +
  3044. HAL_RX_OFFSET(UNIFIED_PHYRX_RSSI_LEGACY_19,
  3045. RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS);
  3046. ppdu_info->rx_status.rssi_comb =
  3047. hal_rx_phy_legacy_get_rssi(hal_soc_hdl, rx_tlv);
  3048. ppdu_info->rx_status.bw = hal->ops->hal_rx_get_tlv(rx_tlv);
  3049. ppdu_info->rx_status.he_re = 0;
  3050. reception_type = HAL_RX_GET_64(rx_tlv,
  3051. PHYRX_RSSI_LEGACY,
  3052. RECEPTION_TYPE);
  3053. switch (reception_type) {
  3054. case QDF_RECEPTION_TYPE_ULOFMDA:
  3055. ppdu_info->rx_status.ulofdma_flag = 1;
  3056. ppdu_info->rx_status.he_data1 =
  3057. QDF_MON_STATUS_HE_TRIG_FORMAT_TYPE;
  3058. break;
  3059. case QDF_RECEPTION_TYPE_ULMIMO:
  3060. ppdu_info->rx_status.he_data1 =
  3061. QDF_MON_STATUS_HE_MU_FORMAT_TYPE;
  3062. break;
  3063. default:
  3064. break;
  3065. }
  3066. hal_rx_update_rssi_chain(ppdu_info, rssi_info_tlv);
  3067. rssi_value = HAL_RX_GET_64(rssi_info_tlv,
  3068. RECEIVE_RSSI_INFO,
  3069. RSSI_PRI20_CHAIN0);
  3070. ppdu_info->rx_status.rssi[0] = rssi_value;
  3071. rssi_value = HAL_RX_GET_64(rssi_info_tlv,
  3072. RECEIVE_RSSI_INFO,
  3073. RSSI_PRI20_CHAIN1);
  3074. ppdu_info->rx_status.rssi[1] = rssi_value;
  3075. rssi_value = HAL_RX_GET_64(rssi_info_tlv,
  3076. RECEIVE_RSSI_INFO,
  3077. RSSI_PRI20_CHAIN2);
  3078. ppdu_info->rx_status.rssi[2] = rssi_value;
  3079. rssi_value = HAL_RX_GET_64(rssi_info_tlv,
  3080. RECEIVE_RSSI_INFO,
  3081. RSSI_PRI20_CHAIN3);
  3082. ppdu_info->rx_status.rssi[3] = rssi_value;
  3083. #ifdef DP_BE_NOTYET_WAR
  3084. // TODO - this is not preset for kiwi
  3085. rssi_value = HAL_RX_GET_64(rssi_info_tlv,
  3086. RECEIVE_RSSI_INFO,
  3087. RSSI_PRI20_CHAIN4);
  3088. ppdu_info->rx_status.rssi[4] = rssi_value;
  3089. rssi_value = HAL_RX_GET_64(rssi_info_tlv,
  3090. RECEIVE_RSSI_INFO,
  3091. RSSI_PRI20_CHAIN5);
  3092. ppdu_info->rx_status.rssi[5] = rssi_value;
  3093. rssi_value = HAL_RX_GET_64(rssi_info_tlv,
  3094. RECEIVE_RSSI_INFO,
  3095. RSSI_PRI20_CHAIN6);
  3096. ppdu_info->rx_status.rssi[6] = rssi_value;
  3097. rssi_value = HAL_RX_GET_64(rssi_info_tlv,
  3098. RECEIVE_RSSI_INFO,
  3099. RSSI_PRI20_CHAIN7);
  3100. ppdu_info->rx_status.rssi[7] = rssi_value;
  3101. #endif
  3102. break;
  3103. }
  3104. case WIFIPHYRX_OTHER_RECEIVE_INFO_E:
  3105. hal_rx_proc_phyrx_other_receive_info_tlv(hal, rx_tlv_hdr,
  3106. ppdu_info);
  3107. break;
  3108. case WIFIPHYRX_GENERIC_U_SIG_E:
  3109. hal_rx_parse_u_sig_hdr(hal, rx_tlv, ppdu_info);
  3110. break;
  3111. case WIFIPHYRX_COMMON_USER_INFO_E:
  3112. hal_rx_parse_cmn_usr_info(hal, rx_tlv, ppdu_info);
  3113. break;
  3114. case WIFIRX_HEADER_E:
  3115. {
  3116. struct hal_rx_ppdu_common_info *com_info = &ppdu_info->com_info;
  3117. if (ppdu_info->fcs_ok_cnt >=
  3118. HAL_RX_MAX_MPDU_H_PER_STATUS_BUFFER) {
  3119. hal_err("Number of MPDUs(%d) per status buff exceeded",
  3120. ppdu_info->fcs_ok_cnt);
  3121. break;
  3122. }
  3123. /* Update first_msdu_payload for every mpdu and increment
  3124. * com_info->mpdu_cnt for every WIFIRX_HEADER_E TLV
  3125. */
  3126. ppdu_info->ppdu_msdu_info[ppdu_info->fcs_ok_cnt].first_msdu_payload =
  3127. rx_tlv;
  3128. ppdu_info->ppdu_msdu_info[ppdu_info->fcs_ok_cnt].payload_len = tlv_len;
  3129. ppdu_info->msdu_info.first_msdu_payload = rx_tlv;
  3130. ppdu_info->msdu_info.payload_len = tlv_len;
  3131. ppdu_info->user_id = user_id;
  3132. ppdu_info->hdr_len = tlv_len;
  3133. ppdu_info->data = rx_tlv;
  3134. ppdu_info->data += 4;
  3135. /* for every RX_HEADER TLV increment mpdu_cnt */
  3136. com_info->mpdu_cnt++;
  3137. hal_rx_record_tlv_info(ppdu_info, tlv_tag);
  3138. return HAL_TLV_STATUS_HEADER;
  3139. }
  3140. case WIFIRX_MPDU_START_E:
  3141. {
  3142. hal_rx_mon_mpdu_start_t *rx_mpdu_start = rx_tlv;
  3143. uint32_t ppdu_id = rx_mpdu_start->rx_mpdu_info_details.phy_ppdu_id;
  3144. uint8_t filter_category = 0;
  3145. ppdu_info->nac_info.fc_valid =
  3146. rx_mpdu_start->rx_mpdu_info_details.mpdu_frame_control_valid;
  3147. ppdu_info->nac_info.to_ds_flag =
  3148. rx_mpdu_start->rx_mpdu_info_details.to_ds;
  3149. ppdu_info->nac_info.frame_control =
  3150. rx_mpdu_start->rx_mpdu_info_details.mpdu_frame_control_field;
  3151. ppdu_info->sw_frame_group_id =
  3152. rx_mpdu_start->rx_mpdu_info_details.sw_frame_group_id;
  3153. ppdu_info->rx_user_status[user_id].sw_peer_id =
  3154. rx_mpdu_start->rx_mpdu_info_details.sw_peer_id;
  3155. hal_update_rx_ctrl_frame_stats(ppdu_info, user_id);
  3156. if (ppdu_info->sw_frame_group_id ==
  3157. HAL_MPDU_SW_FRAME_GROUP_NULL_DATA) {
  3158. ppdu_info->rx_status.frame_control_info_valid =
  3159. ppdu_info->nac_info.fc_valid;
  3160. ppdu_info->rx_status.frame_control =
  3161. ppdu_info->nac_info.frame_control;
  3162. }
  3163. hal_get_mac_addr1(rx_mpdu_start,
  3164. ppdu_info);
  3165. ppdu_info->nac_info.mac_addr2_valid =
  3166. rx_mpdu_start->rx_mpdu_info_details.mac_addr_ad2_valid;
  3167. *(uint16_t *)&ppdu_info->nac_info.mac_addr2[0] =
  3168. rx_mpdu_start->rx_mpdu_info_details.mac_addr_ad2_15_0;
  3169. *(uint32_t *)&ppdu_info->nac_info.mac_addr2[2] =
  3170. rx_mpdu_start->rx_mpdu_info_details.mac_addr_ad2_47_16;
  3171. if (ppdu_info->rx_status.prev_ppdu_id != ppdu_id) {
  3172. ppdu_info->rx_status.prev_ppdu_id = ppdu_id;
  3173. ppdu_info->rx_status.ppdu_len =
  3174. rx_mpdu_start->rx_mpdu_info_details.mpdu_length;
  3175. } else {
  3176. ppdu_info->rx_status.ppdu_len +=
  3177. rx_mpdu_start->rx_mpdu_info_details.mpdu_length;
  3178. }
  3179. filter_category =
  3180. rx_mpdu_start->rx_mpdu_info_details.rxpcu_mpdu_filter_in_category;
  3181. if (filter_category == 0)
  3182. ppdu_info->rx_status.rxpcu_filter_pass = 1;
  3183. else if (filter_category == 1)
  3184. ppdu_info->rx_status.monitor_direct_used = 1;
  3185. ppdu_info->rx_user_status[user_id].filter_category = filter_category;
  3186. ppdu_info->nac_info.mcast_bcast =
  3187. rx_mpdu_start->rx_mpdu_info_details.mcast_bcast;
  3188. ppdu_info->mpdu_info[user_id].decap_type =
  3189. rx_mpdu_start->rx_mpdu_info_details.decap_type;
  3190. hal_rx_record_tlv_info(ppdu_info, tlv_tag);
  3191. return HAL_TLV_STATUS_MPDU_START;
  3192. }
  3193. case WIFIRX_MPDU_END_E:
  3194. ppdu_info->user_id = user_id;
  3195. ppdu_info->fcs_err =
  3196. HAL_RX_GET_64(rx_tlv, RX_MPDU_END,
  3197. FCS_ERR);
  3198. hal_rx_record_tlv_info(ppdu_info, tlv_tag);
  3199. return HAL_TLV_STATUS_MPDU_END;
  3200. case WIFIRX_MSDU_END_E: {
  3201. hal_rx_mon_msdu_end_t *rx_msdu_end = rx_tlv;
  3202. if (user_id < HAL_MAX_UL_MU_USERS) {
  3203. ppdu_info->rx_msdu_info[user_id].cce_metadata =
  3204. rx_msdu_end->cce_metadata;
  3205. ppdu_info->rx_msdu_info[user_id].fse_metadata =
  3206. rx_msdu_end->fse_metadata;
  3207. ppdu_info->rx_msdu_info[user_id].is_flow_idx_timeout =
  3208. rx_msdu_end->flow_idx_timeout;
  3209. ppdu_info->rx_msdu_info[user_id].is_flow_idx_invalid =
  3210. rx_msdu_end->flow_idx_invalid;
  3211. ppdu_info->rx_msdu_info[user_id].flow_idx =
  3212. rx_msdu_end->flow_idx;
  3213. ppdu_info->msdu[user_id].first_msdu =
  3214. rx_msdu_end->first_msdu;
  3215. ppdu_info->msdu[user_id].last_msdu =
  3216. rx_msdu_end->last_msdu;
  3217. ppdu_info->msdu[user_id].msdu_len =
  3218. rx_msdu_end->msdu_length;
  3219. ppdu_info->msdu[user_id].user_rssi =
  3220. rx_msdu_end->user_rssi;
  3221. ppdu_info->msdu[user_id].reception_type =
  3222. rx_msdu_end->reception_type;
  3223. }
  3224. hal_rx_record_tlv_info(ppdu_info, tlv_tag);
  3225. return HAL_TLV_STATUS_MSDU_END;
  3226. }
  3227. case WIFIMON_BUFFER_ADDR_E:
  3228. hal_rx_status_get_mon_buf_addr(rx_tlv, ppdu_info);
  3229. hal_rx_record_tlv_info(ppdu_info, tlv_tag);
  3230. return HAL_TLV_STATUS_MON_BUF_ADDR;
  3231. case WIFIMON_DROP_E:
  3232. hal_rx_update_ppdu_drop_cnt(rx_tlv, ppdu_info);
  3233. hal_rx_record_tlv_info(ppdu_info, tlv_tag);
  3234. return HAL_TLV_STATUS_MON_DROP;
  3235. case 0:
  3236. hal_rx_record_tlv_info(ppdu_info, tlv_tag);
  3237. return HAL_TLV_STATUS_PPDU_DONE;
  3238. case WIFIRX_STATUS_BUFFER_DONE_E:
  3239. case WIFIPHYRX_DATA_DONE_E:
  3240. case WIFIPHYRX_PKT_END_PART1_E:
  3241. hal_rx_record_tlv_info(ppdu_info, tlv_tag);
  3242. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  3243. default:
  3244. hal_debug("unhandled tlv tag %d", tlv_tag);
  3245. }
  3246. hal_rx_record_tlv_info(ppdu_info, tlv_tag);
  3247. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  3248. }
  3249. static uint32_t
  3250. hal_rx_status_process_aggr_tlv(struct hal_soc *hal_soc,
  3251. struct hal_rx_ppdu_info *ppdu_info)
  3252. {
  3253. uint32_t aggr_tlv_tag = ppdu_info->tlv_aggr.tlv_tag;
  3254. switch (aggr_tlv_tag) {
  3255. case WIFIPHYRX_GENERIC_EHT_SIG_E:
  3256. hal_rx_parse_eht_sig_hdr(hal_soc, ppdu_info->tlv_aggr.buf,
  3257. ppdu_info);
  3258. break;
  3259. default:
  3260. /* Aggregated TLV cannot be handled */
  3261. qdf_assert(0);
  3262. break;
  3263. }
  3264. ppdu_info->tlv_aggr.in_progress = 0;
  3265. ppdu_info->tlv_aggr.cur_len = 0;
  3266. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  3267. }
  3268. static inline bool
  3269. hal_rx_status_tlv_should_aggregate(struct hal_soc *hal_soc, uint32_t tlv_tag)
  3270. {
  3271. switch (tlv_tag) {
  3272. case WIFIPHYRX_GENERIC_EHT_SIG_E:
  3273. return true;
  3274. }
  3275. return false;
  3276. }
  3277. static inline uint32_t
  3278. hal_rx_status_aggr_tlv(struct hal_soc *hal_soc, void *rx_tlv_hdr,
  3279. struct hal_rx_ppdu_info *ppdu_info,
  3280. qdf_nbuf_t nbuf)
  3281. {
  3282. uint32_t tlv_tag, user_id, tlv_len;
  3283. void *rx_tlv;
  3284. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  3285. user_id = HAL_RX_GET_USER_TLV32_USERID(rx_tlv_hdr);
  3286. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  3287. rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV_HDR_SIZE;
  3288. if (tlv_len <= HAL_RX_MON_MAX_AGGR_SIZE - ppdu_info->tlv_aggr.cur_len) {
  3289. qdf_mem_copy(ppdu_info->tlv_aggr.buf +
  3290. ppdu_info->tlv_aggr.cur_len,
  3291. rx_tlv, tlv_len);
  3292. ppdu_info->tlv_aggr.cur_len += tlv_len;
  3293. } else {
  3294. dp_err("Length of TLV exceeds max aggregation length");
  3295. qdf_assert(0);
  3296. }
  3297. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  3298. }
  3299. static inline uint32_t
  3300. hal_rx_status_start_new_aggr_tlv(struct hal_soc *hal_soc, void *rx_tlv_hdr,
  3301. struct hal_rx_ppdu_info *ppdu_info,
  3302. qdf_nbuf_t nbuf)
  3303. {
  3304. uint32_t tlv_tag, user_id, tlv_len;
  3305. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  3306. user_id = HAL_RX_GET_USER_TLV32_USERID(rx_tlv_hdr);
  3307. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  3308. ppdu_info->tlv_aggr.in_progress = 1;
  3309. ppdu_info->tlv_aggr.tlv_tag = tlv_tag;
  3310. ppdu_info->tlv_aggr.cur_len = 0;
  3311. return hal_rx_status_aggr_tlv(hal_soc, rx_tlv_hdr, ppdu_info, nbuf);
  3312. }
  3313. static inline uint32_t
  3314. hal_rx_status_get_tlv_info_wrapper_be(void *rx_tlv_hdr, void *ppduinfo,
  3315. hal_soc_handle_t hal_soc_hdl,
  3316. qdf_nbuf_t nbuf)
  3317. {
  3318. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  3319. uint32_t tlv_tag, user_id, tlv_len;
  3320. struct hal_rx_ppdu_info *ppdu_info =
  3321. (struct hal_rx_ppdu_info *)ppduinfo;
  3322. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  3323. user_id = HAL_RX_GET_USER_TLV32_USERID(rx_tlv_hdr);
  3324. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  3325. /*
  3326. * Handle the case where aggregation is in progress
  3327. * or the current TLV is one of the TLVs which should be
  3328. * aggregated
  3329. */
  3330. if (ppdu_info->tlv_aggr.in_progress) {
  3331. if (ppdu_info->tlv_aggr.tlv_tag == tlv_tag) {
  3332. return hal_rx_status_aggr_tlv(hal, rx_tlv_hdr,
  3333. ppdu_info, nbuf);
  3334. } else {
  3335. /* Finish aggregation of current TLV */
  3336. hal_rx_status_process_aggr_tlv(hal, ppdu_info);
  3337. }
  3338. }
  3339. if (hal_rx_status_tlv_should_aggregate(hal, tlv_tag)) {
  3340. return hal_rx_status_start_new_aggr_tlv(hal, rx_tlv_hdr,
  3341. ppduinfo, nbuf);
  3342. }
  3343. return hal_rx_status_get_tlv_info_generic_be(rx_tlv_hdr, ppduinfo,
  3344. hal_soc_hdl, nbuf);
  3345. }
  3346. #endif /* _HAL_BE_API_MON_H_ */