sde_encoder.c 155 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754
  1. /*
  2. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/input.h>
  22. #include <linux/seq_file.h>
  23. #include <linux/sde_rsc.h>
  24. #include "msm_drv.h"
  25. #include "sde_kms.h"
  26. #include <drm/drm_crtc.h>
  27. #include <drm/drm_probe_helper.h>
  28. #include "sde_hwio.h"
  29. #include "sde_hw_catalog.h"
  30. #include "sde_hw_intf.h"
  31. #include "sde_hw_ctl.h"
  32. #include "sde_formats.h"
  33. #include "sde_encoder.h"
  34. #include "sde_encoder_phys.h"
  35. #include "sde_hw_dsc.h"
  36. #include "sde_crtc.h"
  37. #include "sde_trace.h"
  38. #include "sde_core_irq.h"
  39. #include "sde_hw_top.h"
  40. #include "sde_hw_qdss.h"
  41. #include "sde_encoder_dce.h"
  42. #include "sde_vm.h"
  43. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  44. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  45. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  46. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  47. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  48. (p) ? (p)->parent->base.id : -1, \
  49. (p) ? (p)->intf_idx - INTF_0 : -1, \
  50. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  51. ##__VA_ARGS__)
  52. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  53. (p) ? (p)->parent->base.id : -1, \
  54. (p) ? (p)->intf_idx - INTF_0 : -1, \
  55. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  56. ##__VA_ARGS__)
  57. #define SEC_TO_MILLI_SEC 1000
  58. #define MISR_BUFF_SIZE 256
  59. #define IDLE_SHORT_TIMEOUT 1
  60. #define EVT_TIME_OUT_SPLIT 2
  61. /* worst case poll time for delay_kickoff to be cleared */
  62. #define DELAY_KICKOFF_POLL_TIMEOUT_US 100000
  63. /* Maximum number of VSYNC wait attempts for RSC state transition */
  64. #define MAX_RSC_WAIT 5
  65. /**
  66. * enum sde_enc_rc_events - events for resource control state machine
  67. * @SDE_ENC_RC_EVENT_KICKOFF:
  68. * This event happens at NORMAL priority.
  69. * Event that signals the start of the transfer. When this event is
  70. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  71. * Regardless of the previous state, the resource should be in ON state
  72. * at the end of this event. At the end of this event, a delayed work is
  73. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  74. * ktime.
  75. * @SDE_ENC_RC_EVENT_PRE_STOP:
  76. * This event happens at NORMAL priority.
  77. * This event, when received during the ON state, set RSC to IDLE, and
  78. * and leave the RC STATE in the PRE_OFF state.
  79. * It should be followed by the STOP event as part of encoder disable.
  80. * If received during IDLE or OFF states, it will do nothing.
  81. * @SDE_ENC_RC_EVENT_STOP:
  82. * This event happens at NORMAL priority.
  83. * When this event is received, disable all the MDP/DSI core clocks, and
  84. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  85. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  86. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  87. * Resource state should be in OFF at the end of the event.
  88. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  89. * This event happens at NORMAL priority from a work item.
  90. * Event signals that there is a seamless mode switch is in prgoress. A
  91. * client needs to leave clocks ON to reduce the mode switch latency.
  92. * @SDE_ENC_RC_EVENT_POST_MODESET:
  93. * This event happens at NORMAL priority from a work item.
  94. * Event signals that seamless mode switch is complete and resources are
  95. * acquired. Clients wants to update the rsc with new vtotal and update
  96. * pm_qos vote.
  97. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  98. * This event happens at NORMAL priority from a work item.
  99. * Event signals that there were no frame updates for
  100. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  101. * and request RSC with IDLE state and change the resource state to IDLE.
  102. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  103. * This event is triggered from the input event thread when touch event is
  104. * received from the input device. On receiving this event,
  105. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  106. clocks and enable RSC.
  107. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  108. * off work since a new commit is imminent.
  109. */
  110. enum sde_enc_rc_events {
  111. SDE_ENC_RC_EVENT_KICKOFF = 1,
  112. SDE_ENC_RC_EVENT_PRE_STOP,
  113. SDE_ENC_RC_EVENT_STOP,
  114. SDE_ENC_RC_EVENT_PRE_MODESET,
  115. SDE_ENC_RC_EVENT_POST_MODESET,
  116. SDE_ENC_RC_EVENT_ENTER_IDLE,
  117. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  118. };
  119. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  120. {
  121. struct sde_encoder_virt *sde_enc;
  122. int i;
  123. sde_enc = to_sde_encoder_virt(drm_enc);
  124. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  125. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  126. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  127. SDE_EVT32(DRMID(drm_enc), enable);
  128. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  129. }
  130. }
  131. }
  132. ktime_t sde_encoder_calc_last_vsync_timestamp(struct drm_encoder *drm_enc)
  133. {
  134. struct sde_encoder_virt *sde_enc;
  135. struct sde_encoder_phys *cur_master;
  136. u64 vsync_counter, qtmr_counter, hw_diff, hw_diff_ns, frametime_ns;
  137. ktime_t tvblank, cur_time;
  138. struct intf_status intf_status = {0};
  139. u32 fps;
  140. sde_enc = to_sde_encoder_virt(drm_enc);
  141. cur_master = sde_enc->cur_master;
  142. fps = sde_encoder_get_fps(drm_enc);
  143. if (!cur_master || !cur_master->hw_intf || !fps
  144. || !cur_master->hw_intf->ops.get_vsync_timestamp
  145. || (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)
  146. && !sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  147. return 0;
  148. /*
  149. * avoid calculation and rely on ktime_get, if programmable fetch is enabled
  150. * as the HW VSYNC timestamp will be updated at panel vsync and not at MDP VSYNC
  151. */
  152. if (cur_master->hw_intf->ops.get_status) {
  153. cur_master->hw_intf->ops.get_status(cur_master->hw_intf, &intf_status);
  154. if (intf_status.is_prog_fetch_en)
  155. return 0;
  156. }
  157. vsync_counter = cur_master->hw_intf->ops.get_vsync_timestamp(cur_master->hw_intf);
  158. qtmr_counter = arch_timer_read_counter();
  159. cur_time = ktime_get_ns();
  160. /* check for counter rollover between the two timestamps [56 bits] */
  161. if (qtmr_counter < vsync_counter) {
  162. hw_diff = (0xffffffffffffff - vsync_counter) + qtmr_counter;
  163. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  164. qtmr_counter >> 32, qtmr_counter, hw_diff,
  165. fps, SDE_EVTLOG_FUNC_CASE1);
  166. } else {
  167. hw_diff = qtmr_counter - vsync_counter;
  168. }
  169. hw_diff_ns = DIV_ROUND_UP(hw_diff * 1000 * 10, 192); /* 19.2 MHz clock */
  170. frametime_ns = DIV_ROUND_UP(1000000000, fps);
  171. /* avoid setting timestamp, if diff is more than one vsync */
  172. if (ktime_compare(hw_diff_ns, frametime_ns) > 0) {
  173. tvblank = 0;
  174. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  175. qtmr_counter >> 32, qtmr_counter, ktime_to_us(hw_diff_ns),
  176. fps, SDE_EVTLOG_ERROR);
  177. } else {
  178. tvblank = ktime_sub_ns(cur_time, hw_diff_ns);
  179. }
  180. SDE_DEBUG_ENC(sde_enc,
  181. "vsync:%llu, qtmr:%llu, diff_ns:%llu, ts:%llu, cur_ts:%llu, fps:%d\n",
  182. vsync_counter, qtmr_counter, ktime_to_us(hw_diff_ns),
  183. ktime_to_us(tvblank), ktime_to_us(cur_time), fps);
  184. SDE_EVT32_VERBOSE(DRMID(drm_enc), hw_diff >> 32, hw_diff, ktime_to_us(hw_diff_ns),
  185. ktime_to_us(tvblank), ktime_to_us(cur_time), fps, SDE_EVTLOG_FUNC_CASE2);
  186. return tvblank;
  187. }
  188. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  189. {
  190. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  191. struct msm_drm_private *priv;
  192. struct sde_kms *sde_kms;
  193. struct device *cpu_dev;
  194. struct cpumask *cpu_mask = NULL;
  195. int cpu = 0;
  196. u32 cpu_dma_latency;
  197. priv = drm_enc->dev->dev_private;
  198. sde_kms = to_sde_kms(priv->kms);
  199. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  200. return;
  201. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  202. cpumask_clear(&sde_enc->valid_cpu_mask);
  203. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  204. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  205. if (!cpu_mask &&
  206. sde_encoder_check_curr_mode(drm_enc,
  207. MSM_DISPLAY_CMD_MODE))
  208. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  209. if (!cpu_mask)
  210. return;
  211. for_each_cpu(cpu, cpu_mask) {
  212. cpu_dev = get_cpu_device(cpu);
  213. if (!cpu_dev) {
  214. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  215. cpu);
  216. return;
  217. }
  218. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  219. dev_pm_qos_add_request(cpu_dev,
  220. &sde_enc->pm_qos_cpu_req[cpu],
  221. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  222. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  223. }
  224. }
  225. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  226. {
  227. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  228. struct device *cpu_dev;
  229. int cpu = 0;
  230. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  231. cpu_dev = get_cpu_device(cpu);
  232. if (!cpu_dev) {
  233. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  234. cpu);
  235. continue;
  236. }
  237. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  238. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  239. }
  240. cpumask_clear(&sde_enc->valid_cpu_mask);
  241. }
  242. static bool _sde_encoder_is_autorefresh_enabled(
  243. struct sde_encoder_virt *sde_enc)
  244. {
  245. struct drm_connector *drm_conn;
  246. if (!sde_enc->cur_master ||
  247. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  248. return false;
  249. drm_conn = sde_enc->cur_master->connector;
  250. if (!drm_conn || !drm_conn->state)
  251. return false;
  252. return sde_connector_get_property(drm_conn->state,
  253. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  254. }
  255. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  256. struct sde_hw_qdss *hw_qdss,
  257. struct sde_encoder_phys *phys, bool enable)
  258. {
  259. if (sde_enc->qdss_status == enable)
  260. return;
  261. sde_enc->qdss_status = enable;
  262. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  263. sde_enc->qdss_status);
  264. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  265. }
  266. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  267. s64 timeout_ms, struct sde_encoder_wait_info *info)
  268. {
  269. int rc = 0;
  270. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  271. ktime_t cur_ktime;
  272. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  273. do {
  274. rc = wait_event_timeout(*(info->wq),
  275. atomic_read(info->atomic_cnt) == info->count_check,
  276. wait_time_jiffies);
  277. cur_ktime = ktime_get();
  278. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  279. timeout_ms, atomic_read(info->atomic_cnt),
  280. info->count_check);
  281. /* If we timed out, counter is valid and time is less, wait again */
  282. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  283. (rc == 0) &&
  284. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  285. return rc;
  286. }
  287. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  288. {
  289. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  290. return sde_enc &&
  291. (sde_enc->disp_info.display_type ==
  292. SDE_CONNECTOR_PRIMARY);
  293. }
  294. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  295. {
  296. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  297. return sde_enc &&
  298. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  299. }
  300. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  301. {
  302. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  303. return sde_enc && sde_enc->cur_master &&
  304. sde_enc->cur_master->cont_splash_enabled;
  305. }
  306. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  307. enum sde_intr_idx intr_idx)
  308. {
  309. SDE_EVT32(DRMID(phys_enc->parent),
  310. phys_enc->intf_idx - INTF_0,
  311. phys_enc->hw_pp->idx - PINGPONG_0,
  312. intr_idx);
  313. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  314. if (phys_enc->parent_ops.handle_frame_done)
  315. phys_enc->parent_ops.handle_frame_done(
  316. phys_enc->parent, phys_enc,
  317. SDE_ENCODER_FRAME_EVENT_ERROR);
  318. }
  319. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  320. enum sde_intr_idx intr_idx,
  321. struct sde_encoder_wait_info *wait_info)
  322. {
  323. struct sde_encoder_irq *irq;
  324. u32 irq_status;
  325. int ret, i;
  326. if (!phys_enc || !phys_enc->hw_pp || !wait_info || intr_idx >= INTR_IDX_MAX) {
  327. SDE_ERROR("invalid params\n");
  328. return -EINVAL;
  329. }
  330. irq = &phys_enc->irq[intr_idx];
  331. /* note: do master / slave checking outside */
  332. /* return EWOULDBLOCK since we know the wait isn't necessary */
  333. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  334. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  335. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  336. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  337. return -EWOULDBLOCK;
  338. }
  339. if (irq->irq_idx < 0) {
  340. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  341. irq->name, irq->hw_idx);
  342. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  343. irq->irq_idx);
  344. return 0;
  345. }
  346. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  347. atomic_read(wait_info->atomic_cnt));
  348. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  349. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  350. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  351. /*
  352. * Some module X may disable interrupt for longer duration
  353. * and it may trigger all interrupts including timer interrupt
  354. * when module X again enable the interrupt.
  355. * That may cause interrupt wait timeout API in this API.
  356. * It is handled by split the wait timer in two halves.
  357. */
  358. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  359. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  360. irq->hw_idx,
  361. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  362. wait_info);
  363. if (ret)
  364. break;
  365. }
  366. if (ret <= 0) {
  367. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  368. irq->irq_idx, true);
  369. if (irq_status) {
  370. unsigned long flags;
  371. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  372. irq->hw_idx, irq->irq_idx,
  373. phys_enc->hw_pp->idx - PINGPONG_0,
  374. atomic_read(wait_info->atomic_cnt));
  375. SDE_DEBUG_PHYS(phys_enc,
  376. "done but irq %d not triggered\n",
  377. irq->irq_idx);
  378. local_irq_save(flags);
  379. irq->cb.func(phys_enc, irq->irq_idx);
  380. local_irq_restore(flags);
  381. ret = 0;
  382. } else {
  383. ret = -ETIMEDOUT;
  384. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  385. irq->hw_idx, irq->irq_idx,
  386. phys_enc->hw_pp->idx - PINGPONG_0,
  387. atomic_read(wait_info->atomic_cnt), irq_status,
  388. SDE_EVTLOG_ERROR);
  389. }
  390. } else {
  391. ret = 0;
  392. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  393. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  394. atomic_read(wait_info->atomic_cnt));
  395. }
  396. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  397. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  398. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  399. return ret;
  400. }
  401. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  402. enum sde_intr_idx intr_idx)
  403. {
  404. struct sde_encoder_irq *irq;
  405. int ret = 0;
  406. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  407. SDE_ERROR("invalid params\n");
  408. return -EINVAL;
  409. }
  410. irq = &phys_enc->irq[intr_idx];
  411. if (irq->irq_idx >= 0) {
  412. SDE_DEBUG_PHYS(phys_enc,
  413. "skipping already registered irq %s type %d\n",
  414. irq->name, irq->intr_type);
  415. return 0;
  416. }
  417. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  418. irq->intr_type, irq->hw_idx);
  419. if (irq->irq_idx < 0) {
  420. SDE_ERROR_PHYS(phys_enc,
  421. "failed to lookup IRQ index for %s type:%d\n",
  422. irq->name, irq->intr_type);
  423. return -EINVAL;
  424. }
  425. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  426. &irq->cb);
  427. if (ret) {
  428. SDE_ERROR_PHYS(phys_enc,
  429. "failed to register IRQ callback for %s\n",
  430. irq->name);
  431. irq->irq_idx = -EINVAL;
  432. return ret;
  433. }
  434. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  435. if (ret) {
  436. SDE_ERROR_PHYS(phys_enc,
  437. "enable IRQ for intr:%s failed, irq_idx %d\n",
  438. irq->name, irq->irq_idx);
  439. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  440. irq->irq_idx, &irq->cb);
  441. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  442. irq->irq_idx, SDE_EVTLOG_ERROR);
  443. irq->irq_idx = -EINVAL;
  444. return ret;
  445. }
  446. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  447. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  448. irq->name, irq->irq_idx);
  449. return ret;
  450. }
  451. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  452. enum sde_intr_idx intr_idx)
  453. {
  454. struct sde_encoder_irq *irq;
  455. int ret;
  456. if (!phys_enc) {
  457. SDE_ERROR("invalid encoder\n");
  458. return -EINVAL;
  459. }
  460. irq = &phys_enc->irq[intr_idx];
  461. /* silently skip irqs that weren't registered */
  462. if (irq->irq_idx < 0) {
  463. SDE_ERROR(
  464. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  465. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  466. irq->irq_idx);
  467. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  468. irq->irq_idx, SDE_EVTLOG_ERROR);
  469. return 0;
  470. }
  471. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  472. if (ret)
  473. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  474. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  475. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  476. &irq->cb);
  477. if (ret)
  478. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  479. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  480. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  481. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  482. irq->irq_idx = -EINVAL;
  483. return 0;
  484. }
  485. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  486. struct sde_encoder_hw_resources *hw_res,
  487. struct drm_connector_state *conn_state)
  488. {
  489. struct sde_encoder_virt *sde_enc = NULL;
  490. int ret, i = 0;
  491. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  492. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  493. -EINVAL, !drm_enc, !hw_res, !conn_state,
  494. hw_res ? !hw_res->comp_info : 0);
  495. return;
  496. }
  497. sde_enc = to_sde_encoder_virt(drm_enc);
  498. SDE_DEBUG_ENC(sde_enc, "\n");
  499. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  500. hw_res->display_type = sde_enc->disp_info.display_type;
  501. /* Query resources used by phys encs, expected to be without overlap */
  502. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  503. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  504. if (phys && phys->ops.get_hw_resources)
  505. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  506. }
  507. /*
  508. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  509. * called from atomic_check phase. Use the below API to get mode
  510. * information of the temporary conn_state passed
  511. */
  512. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  513. if (ret)
  514. SDE_ERROR("failed to get topology ret %d\n", ret);
  515. ret = sde_connector_state_get_compression_info(conn_state,
  516. hw_res->comp_info);
  517. if (ret)
  518. SDE_ERROR("failed to get compression info ret %d\n", ret);
  519. }
  520. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  521. {
  522. struct sde_encoder_virt *sde_enc = NULL;
  523. int i = 0;
  524. unsigned int num_encs;
  525. if (!drm_enc) {
  526. SDE_ERROR("invalid encoder\n");
  527. return;
  528. }
  529. sde_enc = to_sde_encoder_virt(drm_enc);
  530. SDE_DEBUG_ENC(sde_enc, "\n");
  531. num_encs = sde_enc->num_phys_encs;
  532. mutex_lock(&sde_enc->enc_lock);
  533. sde_rsc_client_destroy(sde_enc->rsc_client);
  534. for (i = 0; i < num_encs; i++) {
  535. struct sde_encoder_phys *phys;
  536. phys = sde_enc->phys_vid_encs[i];
  537. if (phys && phys->ops.destroy) {
  538. phys->ops.destroy(phys);
  539. --sde_enc->num_phys_encs;
  540. sde_enc->phys_vid_encs[i] = NULL;
  541. }
  542. phys = sde_enc->phys_cmd_encs[i];
  543. if (phys && phys->ops.destroy) {
  544. phys->ops.destroy(phys);
  545. --sde_enc->num_phys_encs;
  546. sde_enc->phys_cmd_encs[i] = NULL;
  547. }
  548. phys = sde_enc->phys_encs[i];
  549. if (phys && phys->ops.destroy) {
  550. phys->ops.destroy(phys);
  551. --sde_enc->num_phys_encs;
  552. sde_enc->phys_encs[i] = NULL;
  553. }
  554. }
  555. if (sde_enc->num_phys_encs)
  556. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  557. sde_enc->num_phys_encs);
  558. sde_enc->num_phys_encs = 0;
  559. mutex_unlock(&sde_enc->enc_lock);
  560. drm_encoder_cleanup(drm_enc);
  561. mutex_destroy(&sde_enc->enc_lock);
  562. kfree(sde_enc->input_handler);
  563. sde_enc->input_handler = NULL;
  564. kfree(sde_enc);
  565. }
  566. void sde_encoder_helper_update_intf_cfg(
  567. struct sde_encoder_phys *phys_enc)
  568. {
  569. struct sde_encoder_virt *sde_enc;
  570. struct sde_hw_intf_cfg_v1 *intf_cfg;
  571. enum sde_3d_blend_mode mode_3d;
  572. if (!phys_enc || !phys_enc->hw_pp) {
  573. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  574. return;
  575. }
  576. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  577. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  578. SDE_DEBUG_ENC(sde_enc,
  579. "intf_cfg updated for %d at idx %d\n",
  580. phys_enc->intf_idx,
  581. intf_cfg->intf_count);
  582. /* setup interface configuration */
  583. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  584. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  585. return;
  586. }
  587. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  588. if (phys_enc == sde_enc->cur_master) {
  589. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  590. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  591. else
  592. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  593. }
  594. /* configure this interface as master for split display */
  595. if (phys_enc->split_role == ENC_ROLE_MASTER)
  596. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  597. /* setup which pp blk will connect to this intf */
  598. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  599. phys_enc->hw_intf->ops.bind_pingpong_blk(
  600. phys_enc->hw_intf,
  601. true,
  602. phys_enc->hw_pp->idx);
  603. /*setup merge_3d configuration */
  604. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  605. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  606. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  607. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  608. phys_enc->hw_pp->merge_3d->idx;
  609. if (phys_enc->hw_pp->ops.setup_3d_mode)
  610. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  611. mode_3d);
  612. }
  613. void sde_encoder_helper_split_config(
  614. struct sde_encoder_phys *phys_enc,
  615. enum sde_intf interface)
  616. {
  617. struct sde_encoder_virt *sde_enc;
  618. struct split_pipe_cfg *cfg;
  619. struct sde_hw_mdp *hw_mdptop;
  620. enum sde_rm_topology_name topology;
  621. struct msm_display_info *disp_info;
  622. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  623. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  624. return;
  625. }
  626. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  627. hw_mdptop = phys_enc->hw_mdptop;
  628. disp_info = &sde_enc->disp_info;
  629. cfg = &phys_enc->hw_intf->cfg;
  630. memset(cfg, 0, sizeof(*cfg));
  631. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  632. return;
  633. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  634. cfg->split_link_en = true;
  635. /**
  636. * disable split modes since encoder will be operating in as the only
  637. * encoder, either for the entire use case in the case of, for example,
  638. * single DSI, or for this frame in the case of left/right only partial
  639. * update.
  640. */
  641. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  642. if (hw_mdptop->ops.setup_split_pipe)
  643. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  644. if (hw_mdptop->ops.setup_pp_split)
  645. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  646. return;
  647. }
  648. cfg->en = true;
  649. cfg->mode = phys_enc->intf_mode;
  650. cfg->intf = interface;
  651. if (cfg->en && phys_enc->ops.needs_single_flush &&
  652. phys_enc->ops.needs_single_flush(phys_enc))
  653. cfg->split_flush_en = true;
  654. topology = sde_connector_get_topology_name(phys_enc->connector);
  655. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  656. cfg->pp_split_slave = cfg->intf;
  657. else
  658. cfg->pp_split_slave = INTF_MAX;
  659. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  660. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  661. if (hw_mdptop->ops.setup_split_pipe)
  662. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  663. } else if (sde_enc->hw_pp[0]) {
  664. /*
  665. * slave encoder
  666. * - determine split index from master index,
  667. * assume master is first pp
  668. */
  669. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  670. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  671. cfg->pp_split_index);
  672. if (hw_mdptop->ops.setup_pp_split)
  673. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  674. }
  675. }
  676. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  677. {
  678. struct sde_encoder_virt *sde_enc;
  679. int i = 0;
  680. if (!drm_enc)
  681. return false;
  682. sde_enc = to_sde_encoder_virt(drm_enc);
  683. if (!sde_enc)
  684. return false;
  685. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  686. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  687. if (phys && phys->in_clone_mode)
  688. return true;
  689. }
  690. return false;
  691. }
  692. bool sde_encoder_is_cwb_disabling(struct drm_encoder *drm_enc,
  693. struct drm_crtc *crtc)
  694. {
  695. struct sde_encoder_virt *sde_enc;
  696. int i;
  697. if (!drm_enc)
  698. return false;
  699. sde_enc = to_sde_encoder_virt(drm_enc);
  700. if (sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL)
  701. return false;
  702. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  703. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  704. if (sde_encoder_phys_is_cwb_disabling(phys, crtc))
  705. return true;
  706. }
  707. return false;
  708. }
  709. void sde_encoder_set_clone_mode(struct drm_encoder *drm_enc,
  710. struct drm_crtc_state *crtc_state)
  711. {
  712. struct sde_encoder_virt *sde_enc;
  713. struct sde_crtc_state *sde_crtc_state;
  714. int i = 0;
  715. if (!drm_enc || !crtc_state) {
  716. SDE_DEBUG("invalid params\n");
  717. return;
  718. }
  719. sde_enc = to_sde_encoder_virt(drm_enc);
  720. sde_crtc_state = to_sde_crtc_state(crtc_state);
  721. if ((sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL) ||
  722. (!(sde_crtc_state->cwb_enc_mask & drm_encoder_mask(drm_enc))))
  723. return;
  724. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  725. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  726. if (phys) {
  727. phys->in_clone_mode = true;
  728. SDE_DEBUG("enc:%d phys state:%d\n", DRMID(drm_enc), phys->enable_state);
  729. }
  730. }
  731. sde_crtc_state->cwb_enc_mask = 0;
  732. }
  733. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  734. struct drm_crtc_state *crtc_state,
  735. struct drm_connector_state *conn_state)
  736. {
  737. const struct drm_display_mode *mode;
  738. struct drm_display_mode *adj_mode;
  739. int i = 0;
  740. int ret = 0;
  741. mode = &crtc_state->mode;
  742. adj_mode = &crtc_state->adjusted_mode;
  743. /* perform atomic check on the first physical encoder (master) */
  744. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  745. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  746. if (phys && phys->ops.atomic_check)
  747. ret = phys->ops.atomic_check(phys, crtc_state,
  748. conn_state);
  749. else if (phys && phys->ops.mode_fixup)
  750. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  751. ret = -EINVAL;
  752. if (ret) {
  753. SDE_ERROR_ENC(sde_enc,
  754. "mode unsupported, phys idx %d\n", i);
  755. break;
  756. }
  757. }
  758. return ret;
  759. }
  760. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  761. struct drm_crtc_state *crtc_state,
  762. struct drm_connector_state *conn_state,
  763. struct sde_connector_state *sde_conn_state,
  764. struct sde_crtc_state *sde_crtc_state)
  765. {
  766. int ret = 0;
  767. if (crtc_state->mode_changed || crtc_state->active_changed) {
  768. struct sde_rect mode_roi, roi;
  769. mode_roi.x = 0;
  770. mode_roi.y = 0;
  771. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  772. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  773. if (sde_conn_state->rois.num_rects) {
  774. sde_kms_rect_merge_rectangles(
  775. &sde_conn_state->rois, &roi);
  776. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  777. SDE_ERROR_ENC(sde_enc,
  778. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  779. roi.x, roi.y, roi.w, roi.h);
  780. ret = -EINVAL;
  781. }
  782. }
  783. if (sde_crtc_state->user_roi_list.num_rects) {
  784. sde_kms_rect_merge_rectangles(
  785. &sde_crtc_state->user_roi_list, &roi);
  786. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  787. SDE_ERROR_ENC(sde_enc,
  788. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  789. roi.x, roi.y, roi.w, roi.h);
  790. ret = -EINVAL;
  791. }
  792. }
  793. }
  794. return ret;
  795. }
  796. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  797. struct drm_crtc_state *crtc_state,
  798. struct drm_connector_state *conn_state,
  799. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  800. struct sde_connector *sde_conn,
  801. struct sde_connector_state *sde_conn_state)
  802. {
  803. int ret = 0;
  804. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  805. struct msm_sub_mode sub_mode;
  806. if (sde_conn && msm_atomic_needs_modeset(crtc_state, conn_state)) {
  807. struct msm_display_topology *topology = NULL;
  808. sub_mode.dsc_mode = sde_connector_get_property(conn_state,
  809. CONNECTOR_PROP_DSC_MODE);
  810. ret = sde_connector_get_mode_info(&sde_conn->base,
  811. adj_mode, &sub_mode, &sde_conn_state->mode_info);
  812. if (ret) {
  813. SDE_ERROR_ENC(sde_enc,
  814. "failed to get mode info, rc = %d\n", ret);
  815. return ret;
  816. }
  817. if (sde_conn_state->mode_info.comp_info.comp_type &&
  818. sde_conn_state->mode_info.comp_info.comp_ratio >=
  819. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  820. SDE_ERROR_ENC(sde_enc,
  821. "invalid compression ratio: %d\n",
  822. sde_conn_state->mode_info.comp_info.comp_ratio);
  823. ret = -EINVAL;
  824. return ret;
  825. }
  826. /* Reserve dynamic resources, indicating atomic_check phase */
  827. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  828. conn_state, true);
  829. if (ret) {
  830. if (ret != -EAGAIN)
  831. SDE_ERROR_ENC(sde_enc,
  832. "RM failed to reserve resources, rc = %d\n", ret);
  833. return ret;
  834. }
  835. /**
  836. * Update connector state with the topology selected for the
  837. * resource set validated. Reset the topology if we are
  838. * de-activating crtc.
  839. */
  840. if (crtc_state->active) {
  841. topology = &sde_conn_state->mode_info.topology;
  842. ret = sde_rm_update_topology(&sde_kms->rm,
  843. conn_state, topology);
  844. if (ret) {
  845. SDE_ERROR_ENC(sde_enc,
  846. "RM failed to update topology, rc: %d\n", ret);
  847. return ret;
  848. }
  849. }
  850. ret = sde_connector_set_blob_data(conn_state->connector,
  851. conn_state,
  852. CONNECTOR_PROP_SDE_INFO);
  853. if (ret) {
  854. SDE_ERROR_ENC(sde_enc,
  855. "connector failed to update info, rc: %d\n",
  856. ret);
  857. return ret;
  858. }
  859. }
  860. return ret;
  861. }
  862. static void _sde_encoder_get_qsync_fps_callback(
  863. struct drm_encoder *drm_enc, u32 *qsync_fps, u32 vrr_fps)
  864. {
  865. struct msm_display_info *disp_info;
  866. struct sde_encoder_virt *sde_enc;
  867. int rc = 0;
  868. struct sde_connector *sde_conn;
  869. if (!qsync_fps)
  870. return;
  871. *qsync_fps = 0;
  872. if (!drm_enc) {
  873. SDE_ERROR("invalid drm encoder\n");
  874. return;
  875. }
  876. sde_enc = to_sde_encoder_virt(drm_enc);
  877. disp_info = &sde_enc->disp_info;
  878. *qsync_fps = disp_info->qsync_min_fps;
  879. if (!disp_info->has_qsync_min_fps_list) {
  880. return;
  881. } else if (!sde_enc->cur_master || !(disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE)) {
  882. SDE_ERROR("invalid qsync settings %d\n", !sde_enc->cur_master);
  883. return;
  884. }
  885. /*
  886. * If "dsi-supported-qsync-min-fps-list" is defined, get
  887. * the qsync min fps corresponding to the fps in dfps list
  888. */
  889. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  890. if (sde_conn->ops.get_qsync_min_fps)
  891. rc = sde_conn->ops.get_qsync_min_fps(sde_conn->display, vrr_fps);
  892. if (rc <= 0) {
  893. SDE_ERROR("invalid qsync min fps %d\n", rc);
  894. return;
  895. }
  896. *qsync_fps = rc;
  897. }
  898. static int _sde_encoder_avr_step_check(struct sde_connector *sde_conn,
  899. struct sde_connector_state *sde_conn_state, u32 step)
  900. {
  901. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(sde_conn_state->base.best_encoder);
  902. u32 nom_fps = drm_mode_vrefresh(sde_conn_state->msm_mode.base);
  903. u32 min_fps, req_fps = 0;
  904. u32 vtotal = sde_conn_state->msm_mode.base->vtotal;
  905. bool has_panel_req = sde_enc->disp_info.has_avr_step_req;
  906. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  907. CONNECTOR_PROP_QSYNC_MODE);
  908. if (has_panel_req) {
  909. if (!sde_conn->ops.get_avr_step_req) {
  910. SDE_ERROR("unable to retrieve required step rate\n");
  911. return -EINVAL;
  912. }
  913. req_fps = sde_conn->ops.get_avr_step_req(sde_conn->display, nom_fps);
  914. /* when qsync is enabled, the step fps *must* be set to the panel requirement */
  915. if (qsync_mode && req_fps != step) {
  916. SDE_ERROR("invalid avr_step %u, panel requires %u at nominal %u fps\n",
  917. step, req_fps, nom_fps);
  918. return -EINVAL;
  919. }
  920. }
  921. if (!step)
  922. return 0;
  923. _sde_encoder_get_qsync_fps_callback(sde_conn_state->base.best_encoder, &min_fps, nom_fps);
  924. if (!min_fps || !nom_fps || step % nom_fps || step % min_fps || step < nom_fps ||
  925. (vtotal * nom_fps) % step) {
  926. SDE_ERROR("invalid avr_step rate! nom:%u min:%u step:%u vtotal:%u\n", nom_fps,
  927. min_fps, step, vtotal);
  928. return -EINVAL;
  929. }
  930. return 0;
  931. }
  932. static int _sde_encoder_atomic_check_qsync(struct sde_connector *sde_conn,
  933. struct sde_connector_state *sde_conn_state)
  934. {
  935. int rc = 0;
  936. u32 avr_step;
  937. bool qsync_dirty, has_modeset;
  938. struct drm_connector_state *conn_state = &sde_conn_state->base;
  939. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  940. CONNECTOR_PROP_QSYNC_MODE);
  941. has_modeset = sde_crtc_atomic_check_has_modeset(conn_state->state, conn_state->crtc);
  942. qsync_dirty = msm_property_is_dirty(&sde_conn->property_info,
  943. &sde_conn_state->property_state, CONNECTOR_PROP_QSYNC_MODE);
  944. if (has_modeset && qsync_dirty &&
  945. (msm_is_mode_seamless_poms(&sde_conn_state->msm_mode) ||
  946. msm_is_mode_seamless_dms(&sde_conn_state->msm_mode) ||
  947. msm_is_mode_seamless_dyn_clk(&sde_conn_state->msm_mode))) {
  948. SDE_ERROR("invalid qsync update during modeset priv flag:%x\n",
  949. sde_conn_state->msm_mode.private_flags);
  950. return -EINVAL;
  951. }
  952. avr_step = sde_connector_get_property(conn_state, CONNECTOR_PROP_AVR_STEP);
  953. if (qsync_dirty || (avr_step != sde_conn->avr_step) || (qsync_mode && has_modeset))
  954. rc = _sde_encoder_avr_step_check(sde_conn, sde_conn_state, avr_step);
  955. return rc;
  956. }
  957. static int sde_encoder_virt_atomic_check(
  958. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  959. struct drm_connector_state *conn_state)
  960. {
  961. struct sde_encoder_virt *sde_enc;
  962. struct sde_kms *sde_kms;
  963. const struct drm_display_mode *mode;
  964. struct drm_display_mode *adj_mode;
  965. struct sde_connector *sde_conn = NULL;
  966. struct sde_connector_state *sde_conn_state = NULL;
  967. struct sde_crtc_state *sde_crtc_state = NULL;
  968. enum sde_rm_topology_name old_top;
  969. enum sde_rm_topology_name top_name;
  970. struct msm_display_info *disp_info;
  971. int ret = 0;
  972. if (!drm_enc || !crtc_state || !conn_state) {
  973. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  974. !drm_enc, !crtc_state, !conn_state);
  975. return -EINVAL;
  976. }
  977. sde_enc = to_sde_encoder_virt(drm_enc);
  978. disp_info = &sde_enc->disp_info;
  979. SDE_DEBUG_ENC(sde_enc, "\n");
  980. sde_kms = sde_encoder_get_kms(drm_enc);
  981. if (!sde_kms)
  982. return -EINVAL;
  983. mode = &crtc_state->mode;
  984. adj_mode = &crtc_state->adjusted_mode;
  985. sde_conn = to_sde_connector(conn_state->connector);
  986. sde_conn_state = to_sde_connector_state(conn_state);
  987. sde_crtc_state = to_sde_crtc_state(crtc_state);
  988. ret = sde_connector_set_msm_mode(conn_state, adj_mode);
  989. if (ret)
  990. return ret;
  991. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  992. crtc_state->active_changed, crtc_state->connectors_changed);
  993. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  994. conn_state);
  995. if (ret)
  996. return ret;
  997. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  998. conn_state, sde_conn_state, sde_crtc_state);
  999. if (ret)
  1000. return ret;
  1001. /**
  1002. * record topology in previous atomic state to be able to handle
  1003. * topology transitions correctly.
  1004. */
  1005. old_top = sde_connector_get_property(conn_state,
  1006. CONNECTOR_PROP_TOPOLOGY_NAME);
  1007. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  1008. if (ret)
  1009. return ret;
  1010. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  1011. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  1012. if (ret)
  1013. return ret;
  1014. top_name = sde_connector_get_property(conn_state,
  1015. CONNECTOR_PROP_TOPOLOGY_NAME);
  1016. if ((disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK) && crtc_state->active) {
  1017. if ((top_name != SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) &&
  1018. (top_name != SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)) {
  1019. SDE_ERROR_ENC(sde_enc, "Splitlink check failed, top_name:%d",
  1020. top_name);
  1021. return -EINVAL;
  1022. }
  1023. }
  1024. ret = sde_connector_roi_v1_check_roi(conn_state);
  1025. if (ret) {
  1026. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  1027. ret);
  1028. return ret;
  1029. }
  1030. drm_mode_set_crtcinfo(adj_mode, 0);
  1031. ret = _sde_encoder_atomic_check_qsync(sde_conn, sde_conn_state);
  1032. SDE_EVT32(DRMID(drm_enc), adj_mode->flags,
  1033. sde_conn_state->msm_mode.private_flags,
  1034. old_top, drm_mode_vrefresh(adj_mode), adj_mode->hdisplay,
  1035. adj_mode->vdisplay, adj_mode->htotal, adj_mode->vtotal, ret);
  1036. return ret;
  1037. }
  1038. static void _sde_encoder_get_connector_roi(
  1039. struct sde_encoder_virt *sde_enc,
  1040. struct sde_rect *merged_conn_roi)
  1041. {
  1042. struct drm_connector *drm_conn;
  1043. struct sde_connector_state *c_state;
  1044. if (!sde_enc || !merged_conn_roi)
  1045. return;
  1046. drm_conn = sde_enc->phys_encs[0]->connector;
  1047. if (!drm_conn || !drm_conn->state)
  1048. return;
  1049. c_state = to_sde_connector_state(drm_conn->state);
  1050. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1051. }
  1052. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1053. {
  1054. struct sde_encoder_virt *sde_enc;
  1055. struct drm_connector *drm_conn;
  1056. struct drm_display_mode *adj_mode;
  1057. struct sde_rect roi;
  1058. if (!drm_enc) {
  1059. SDE_ERROR("invalid encoder parameter\n");
  1060. return -EINVAL;
  1061. }
  1062. sde_enc = to_sde_encoder_virt(drm_enc);
  1063. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1064. SDE_ERROR("invalid crtc parameter\n");
  1065. return -EINVAL;
  1066. }
  1067. if (!sde_enc->cur_master) {
  1068. SDE_ERROR("invalid cur_master parameter\n");
  1069. return -EINVAL;
  1070. }
  1071. adj_mode = &sde_enc->cur_master->cached_mode;
  1072. drm_conn = sde_enc->cur_master->connector;
  1073. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1074. if (sde_kms_rect_is_null(&roi)) {
  1075. roi.w = adj_mode->hdisplay;
  1076. roi.h = adj_mode->vdisplay;
  1077. }
  1078. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1079. sizeof(sde_enc->prv_conn_roi));
  1080. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1081. return 0;
  1082. }
  1083. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc, u32 vsync_source)
  1084. {
  1085. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1086. struct sde_kms *sde_kms;
  1087. struct sde_hw_mdp *hw_mdptop;
  1088. struct sde_encoder_virt *sde_enc;
  1089. int i;
  1090. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1091. if (!sde_enc) {
  1092. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1093. return;
  1094. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1095. SDE_ERROR("invalid num phys enc %d/%d\n",
  1096. sde_enc->num_phys_encs,
  1097. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1098. return;
  1099. }
  1100. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1101. if (!sde_kms) {
  1102. SDE_ERROR("invalid sde_kms\n");
  1103. return;
  1104. }
  1105. hw_mdptop = sde_kms->hw_mdp;
  1106. if (!hw_mdptop) {
  1107. SDE_ERROR("invalid mdptop\n");
  1108. return;
  1109. }
  1110. if (hw_mdptop->ops.setup_vsync_source) {
  1111. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1112. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1113. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1114. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1115. vsync_cfg.vsync_source = vsync_source;
  1116. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1117. }
  1118. }
  1119. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1120. struct msm_display_info *disp_info)
  1121. {
  1122. struct sde_encoder_phys *phys;
  1123. struct sde_connector *sde_conn;
  1124. int i;
  1125. u32 vsync_source;
  1126. if (!sde_enc || !disp_info) {
  1127. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1128. sde_enc != NULL, disp_info != NULL);
  1129. return;
  1130. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1131. SDE_ERROR("invalid num phys enc %d/%d\n",
  1132. sde_enc->num_phys_encs,
  1133. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1134. return;
  1135. }
  1136. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1137. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1138. if (disp_info->is_te_using_watchdog_timer || sde_conn->panel_dead)
  1139. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 + sde_enc->te_source;
  1140. else
  1141. vsync_source = sde_enc->te_source;
  1142. SDE_EVT32(DRMID(&sde_enc->base), vsync_source,
  1143. disp_info->is_te_using_watchdog_timer);
  1144. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1145. phys = sde_enc->phys_encs[i];
  1146. if (phys && phys->ops.setup_vsync_source)
  1147. phys->ops.setup_vsync_source(phys, vsync_source, disp_info);
  1148. }
  1149. }
  1150. }
  1151. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  1152. bool watchdog_te)
  1153. {
  1154. struct sde_encoder_virt *sde_enc;
  1155. struct msm_display_info disp_info;
  1156. if (!drm_enc) {
  1157. pr_err("invalid drm encoder\n");
  1158. return -EINVAL;
  1159. }
  1160. sde_enc = to_sde_encoder_virt(drm_enc);
  1161. sde_encoder_control_te(drm_enc, false);
  1162. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1163. disp_info.is_te_using_watchdog_timer = watchdog_te;
  1164. _sde_encoder_update_vsync_source(sde_enc, &disp_info);
  1165. sde_encoder_control_te(drm_enc, true);
  1166. return 0;
  1167. }
  1168. static int _sde_encoder_rsc_client_update_vsync_wait(
  1169. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1170. int wait_vblank_crtc_id)
  1171. {
  1172. int wait_refcount = 0, ret = 0;
  1173. int pipe = -1;
  1174. int wait_count = 0;
  1175. struct drm_crtc *primary_crtc;
  1176. struct drm_crtc *crtc;
  1177. crtc = sde_enc->crtc;
  1178. if (wait_vblank_crtc_id)
  1179. wait_refcount =
  1180. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1181. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1182. SDE_EVTLOG_FUNC_ENTRY);
  1183. if (crtc->base.id != wait_vblank_crtc_id) {
  1184. primary_crtc = drm_crtc_find(drm_enc->dev,
  1185. NULL, wait_vblank_crtc_id);
  1186. if (!primary_crtc) {
  1187. SDE_ERROR_ENC(sde_enc,
  1188. "failed to find primary crtc id %d\n",
  1189. wait_vblank_crtc_id);
  1190. return -EINVAL;
  1191. }
  1192. pipe = drm_crtc_index(primary_crtc);
  1193. }
  1194. /**
  1195. * note: VBLANK is expected to be enabled at this point in
  1196. * resource control state machine if on primary CRTC
  1197. */
  1198. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1199. if (sde_rsc_client_is_state_update_complete(
  1200. sde_enc->rsc_client))
  1201. break;
  1202. if (crtc->base.id == wait_vblank_crtc_id)
  1203. ret = sde_encoder_wait_for_event(drm_enc,
  1204. MSM_ENC_VBLANK);
  1205. else
  1206. drm_wait_one_vblank(drm_enc->dev, pipe);
  1207. if (ret) {
  1208. SDE_ERROR_ENC(sde_enc,
  1209. "wait for vblank failed ret:%d\n", ret);
  1210. /**
  1211. * rsc hardware may hang without vsync. avoid rsc hang
  1212. * by generating the vsync from watchdog timer.
  1213. */
  1214. if (crtc->base.id == wait_vblank_crtc_id)
  1215. sde_encoder_helper_switch_vsync(drm_enc, true);
  1216. }
  1217. }
  1218. if (wait_count >= MAX_RSC_WAIT)
  1219. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1220. SDE_EVTLOG_ERROR);
  1221. if (wait_refcount)
  1222. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1223. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1224. SDE_EVTLOG_FUNC_EXIT);
  1225. return ret;
  1226. }
  1227. static int _sde_encoder_update_rsc_client(
  1228. struct drm_encoder *drm_enc, bool enable)
  1229. {
  1230. struct sde_encoder_virt *sde_enc;
  1231. struct drm_crtc *crtc;
  1232. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1233. struct sde_rsc_cmd_config *rsc_config;
  1234. int ret;
  1235. struct msm_display_info *disp_info;
  1236. struct msm_mode_info *mode_info;
  1237. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1238. u32 qsync_mode = 0, v_front_porch;
  1239. struct drm_display_mode *mode;
  1240. bool is_vid_mode;
  1241. struct drm_encoder *enc;
  1242. if (!drm_enc || !drm_enc->dev) {
  1243. SDE_ERROR("invalid encoder arguments\n");
  1244. return -EINVAL;
  1245. }
  1246. sde_enc = to_sde_encoder_virt(drm_enc);
  1247. mode_info = &sde_enc->mode_info;
  1248. crtc = sde_enc->crtc;
  1249. if (!sde_enc->crtc) {
  1250. SDE_ERROR("invalid crtc parameter\n");
  1251. return -EINVAL;
  1252. }
  1253. disp_info = &sde_enc->disp_info;
  1254. rsc_config = &sde_enc->rsc_config;
  1255. if (!sde_enc->rsc_client) {
  1256. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1257. return 0;
  1258. }
  1259. /**
  1260. * only primary command mode panel without Qsync can request CMD state.
  1261. * all other panels/displays can request for VID state including
  1262. * secondary command mode panel.
  1263. * Clone mode encoder can request CLK STATE only.
  1264. */
  1265. if (sde_enc->cur_master) {
  1266. qsync_mode = sde_connector_get_qsync_mode(
  1267. sde_enc->cur_master->connector);
  1268. sde_enc->autorefresh_solver_disable =
  1269. _sde_encoder_is_autorefresh_enabled(sde_enc) ? true : false;
  1270. }
  1271. /* left primary encoder keep vote */
  1272. if (sde_encoder_in_clone_mode(drm_enc)) {
  1273. SDE_EVT32(rsc_state, SDE_EVTLOG_FUNC_CASE1);
  1274. return 0;
  1275. }
  1276. if ((disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1277. (disp_info->display_type && qsync_mode) ||
  1278. sde_enc->autorefresh_solver_disable || mode_info->disable_rsc_solver)
  1279. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1280. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1281. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1282. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1283. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1284. drm_for_each_encoder(enc, drm_enc->dev) {
  1285. if (enc->base.id != drm_enc->base.id &&
  1286. sde_encoder_in_cont_splash(enc))
  1287. rsc_state = SDE_RSC_CLK_STATE;
  1288. }
  1289. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1290. MSM_DISPLAY_VIDEO_MODE);
  1291. mode = &sde_enc->crtc->state->mode;
  1292. v_front_porch = mode->vsync_start - mode->vdisplay;
  1293. /* compare specific items and reconfigure the rsc */
  1294. if ((rsc_config->fps != mode_info->frame_rate) ||
  1295. (rsc_config->vtotal != mode_info->vtotal) ||
  1296. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1297. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1298. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1299. rsc_config->fps = mode_info->frame_rate;
  1300. rsc_config->vtotal = mode_info->vtotal;
  1301. /*
  1302. * for video mode, prefill lines should not go beyond vertical
  1303. * front porch for RSCC configuration. This will ensure bw
  1304. * downvotes are not sent within the active region. Additional
  1305. * -1 is to give one line time for rscc mode min_threshold.
  1306. */
  1307. if (is_vid_mode && (mode_info->prefill_lines >= v_front_porch))
  1308. rsc_config->prefill_lines = v_front_porch - 1;
  1309. else
  1310. rsc_config->prefill_lines = mode_info->prefill_lines;
  1311. rsc_config->jitter_numer = mode_info->jitter_numer;
  1312. rsc_config->jitter_denom = mode_info->jitter_denom;
  1313. sde_enc->rsc_state_init = false;
  1314. }
  1315. SDE_EVT32(DRMID(drm_enc), rsc_state, qsync_mode,
  1316. rsc_config->fps, sde_enc->rsc_state_init);
  1317. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1318. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1319. /* update it only once */
  1320. sde_enc->rsc_state_init = true;
  1321. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1322. rsc_state, rsc_config, crtc->base.id,
  1323. &wait_vblank_crtc_id);
  1324. } else {
  1325. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1326. rsc_state, NULL, crtc->base.id,
  1327. &wait_vblank_crtc_id);
  1328. }
  1329. /**
  1330. * if RSC performed a state change that requires a VBLANK wait, it will
  1331. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1332. *
  1333. * if we are the primary display, we will need to enable and wait
  1334. * locally since we hold the commit thread
  1335. *
  1336. * if we are an external display, we must send a signal to the primary
  1337. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1338. * by the primary panel's VBLANK signals
  1339. */
  1340. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1341. if (ret) {
  1342. SDE_ERROR_ENC(sde_enc,
  1343. "sde rsc client update failed ret:%d\n", ret);
  1344. return ret;
  1345. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1346. return ret;
  1347. }
  1348. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1349. sde_enc, wait_vblank_crtc_id);
  1350. return ret;
  1351. }
  1352. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1353. {
  1354. struct sde_encoder_virt *sde_enc;
  1355. int i;
  1356. if (!drm_enc) {
  1357. SDE_ERROR("invalid encoder\n");
  1358. return;
  1359. }
  1360. sde_enc = to_sde_encoder_virt(drm_enc);
  1361. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1362. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1363. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1364. if (phys && phys->ops.irq_control)
  1365. phys->ops.irq_control(phys, enable);
  1366. }
  1367. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1368. }
  1369. /* keep track of the userspace vblank during modeset */
  1370. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1371. u32 sw_event)
  1372. {
  1373. struct sde_encoder_virt *sde_enc;
  1374. bool enable;
  1375. int i;
  1376. if (!drm_enc) {
  1377. SDE_ERROR("invalid encoder\n");
  1378. return;
  1379. }
  1380. sde_enc = to_sde_encoder_virt(drm_enc);
  1381. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1382. sw_event, sde_enc->vblank_enabled);
  1383. /* nothing to do if vblank not enabled by userspace */
  1384. if (!sde_enc->vblank_enabled)
  1385. return;
  1386. /* disable vblank on pre_modeset */
  1387. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1388. enable = false;
  1389. /* enable vblank on post_modeset */
  1390. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1391. enable = true;
  1392. else
  1393. return;
  1394. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1395. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1396. if (phys && phys->ops.control_vblank_irq)
  1397. phys->ops.control_vblank_irq(phys, enable);
  1398. }
  1399. }
  1400. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1401. {
  1402. struct sde_encoder_virt *sde_enc;
  1403. if (!drm_enc)
  1404. return NULL;
  1405. sde_enc = to_sde_encoder_virt(drm_enc);
  1406. return sde_enc->rsc_client;
  1407. }
  1408. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1409. bool enable)
  1410. {
  1411. struct sde_kms *sde_kms;
  1412. struct sde_encoder_virt *sde_enc;
  1413. int rc;
  1414. sde_enc = to_sde_encoder_virt(drm_enc);
  1415. sde_kms = sde_encoder_get_kms(drm_enc);
  1416. if (!sde_kms)
  1417. return -EINVAL;
  1418. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1419. SDE_EVT32(DRMID(drm_enc), enable);
  1420. if (!sde_enc->cur_master) {
  1421. SDE_ERROR("encoder master not set\n");
  1422. return -EINVAL;
  1423. }
  1424. if (enable) {
  1425. /* enable SDE core clks */
  1426. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1427. if (rc < 0) {
  1428. SDE_ERROR("failed to enable power resource %d\n", rc);
  1429. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1430. return rc;
  1431. }
  1432. sde_enc->elevated_ahb_vote = true;
  1433. /* enable DSI clks */
  1434. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1435. true);
  1436. if (rc) {
  1437. SDE_ERROR("failed to enable clk control %d\n", rc);
  1438. pm_runtime_put_sync(drm_enc->dev->dev);
  1439. return rc;
  1440. }
  1441. /* enable all the irq */
  1442. sde_encoder_irq_control(drm_enc, true);
  1443. _sde_encoder_pm_qos_add_request(drm_enc);
  1444. } else {
  1445. _sde_encoder_pm_qos_remove_request(drm_enc);
  1446. /* disable all the irq */
  1447. sde_encoder_irq_control(drm_enc, false);
  1448. /* disable DSI clks */
  1449. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1450. /* disable SDE core clks */
  1451. pm_runtime_put_sync(drm_enc->dev->dev);
  1452. }
  1453. return 0;
  1454. }
  1455. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1456. bool enable, u32 frame_count)
  1457. {
  1458. struct sde_encoder_virt *sde_enc;
  1459. int i;
  1460. if (!drm_enc) {
  1461. SDE_ERROR("invalid encoder\n");
  1462. return;
  1463. }
  1464. sde_enc = to_sde_encoder_virt(drm_enc);
  1465. if (!sde_enc->misr_reconfigure)
  1466. return;
  1467. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1468. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1469. if (!phys || !phys->ops.setup_misr)
  1470. continue;
  1471. phys->ops.setup_misr(phys, enable, frame_count);
  1472. }
  1473. sde_enc->misr_reconfigure = false;
  1474. }
  1475. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1476. unsigned int type, unsigned int code, int value)
  1477. {
  1478. struct drm_encoder *drm_enc = NULL;
  1479. struct sde_encoder_virt *sde_enc = NULL;
  1480. struct msm_drm_thread *disp_thread = NULL;
  1481. struct msm_drm_private *priv = NULL;
  1482. if (!handle || !handle->handler || !handle->handler->private) {
  1483. SDE_ERROR("invalid encoder for the input event\n");
  1484. return;
  1485. }
  1486. drm_enc = (struct drm_encoder *)handle->handler->private;
  1487. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1488. SDE_ERROR("invalid parameters\n");
  1489. return;
  1490. }
  1491. priv = drm_enc->dev->dev_private;
  1492. sde_enc = to_sde_encoder_virt(drm_enc);
  1493. if (!sde_enc->crtc || (sde_enc->crtc->index
  1494. >= ARRAY_SIZE(priv->disp_thread))) {
  1495. SDE_DEBUG_ENC(sde_enc,
  1496. "invalid cached CRTC: %d or crtc index: %d\n",
  1497. sde_enc->crtc == NULL,
  1498. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1499. return;
  1500. }
  1501. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1502. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1503. kthread_queue_work(&disp_thread->worker,
  1504. &sde_enc->input_event_work);
  1505. }
  1506. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1507. {
  1508. struct sde_encoder_virt *sde_enc;
  1509. if (!drm_enc) {
  1510. SDE_ERROR("invalid encoder\n");
  1511. return;
  1512. }
  1513. sde_enc = to_sde_encoder_virt(drm_enc);
  1514. /* return early if there is no state change */
  1515. if (sde_enc->idle_pc_enabled == enable)
  1516. return;
  1517. sde_enc->idle_pc_enabled = enable;
  1518. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1519. SDE_EVT32(sde_enc->idle_pc_enabled);
  1520. }
  1521. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1522. u32 sw_event)
  1523. {
  1524. struct drm_encoder *drm_enc = &sde_enc->base;
  1525. struct msm_drm_private *priv;
  1526. unsigned int lp, idle_pc_duration;
  1527. struct msm_drm_thread *disp_thread;
  1528. /* return early if called from esd thread */
  1529. if (sde_enc->delay_kickoff)
  1530. return;
  1531. /* set idle timeout based on master connector's lp value */
  1532. if (sde_enc->cur_master)
  1533. lp = sde_connector_get_lp(
  1534. sde_enc->cur_master->connector);
  1535. else
  1536. lp = SDE_MODE_DPMS_ON;
  1537. if (lp == SDE_MODE_DPMS_LP2)
  1538. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1539. else
  1540. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1541. priv = drm_enc->dev->dev_private;
  1542. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1543. kthread_mod_delayed_work(
  1544. &disp_thread->worker,
  1545. &sde_enc->delayed_off_work,
  1546. msecs_to_jiffies(idle_pc_duration));
  1547. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1548. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1549. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1550. sw_event);
  1551. }
  1552. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1553. u32 sw_event)
  1554. {
  1555. if (kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work))
  1556. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1557. sw_event);
  1558. }
  1559. void sde_encoder_cancel_delayed_work(struct drm_encoder *encoder)
  1560. {
  1561. struct sde_encoder_virt *sde_enc;
  1562. if (!encoder)
  1563. return;
  1564. sde_enc = to_sde_encoder_virt(encoder);
  1565. _sde_encoder_rc_cancel_delayed(sde_enc, 0);
  1566. }
  1567. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1568. u32 sw_event)
  1569. {
  1570. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1571. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1572. else
  1573. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1574. }
  1575. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1576. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1577. {
  1578. int ret = 0;
  1579. mutex_lock(&sde_enc->rc_lock);
  1580. /* return if the resource control is already in ON state */
  1581. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1582. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1583. sw_event);
  1584. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1585. SDE_EVTLOG_FUNC_CASE1);
  1586. goto end;
  1587. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1588. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1589. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1590. sw_event, sde_enc->rc_state);
  1591. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1592. SDE_EVTLOG_ERROR);
  1593. goto end;
  1594. }
  1595. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1596. sde_encoder_irq_control(drm_enc, true);
  1597. _sde_encoder_pm_qos_add_request(drm_enc);
  1598. } else {
  1599. /* enable all the clks and resources */
  1600. ret = _sde_encoder_resource_control_helper(drm_enc,
  1601. true);
  1602. if (ret) {
  1603. SDE_ERROR_ENC(sde_enc,
  1604. "sw_event:%d, rc in state %d\n",
  1605. sw_event, sde_enc->rc_state);
  1606. SDE_EVT32(DRMID(drm_enc), sw_event,
  1607. sde_enc->rc_state,
  1608. SDE_EVTLOG_ERROR);
  1609. goto end;
  1610. }
  1611. _sde_encoder_update_rsc_client(drm_enc, true);
  1612. }
  1613. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1614. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1615. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1616. end:
  1617. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1618. mutex_unlock(&sde_enc->rc_lock);
  1619. return ret;
  1620. }
  1621. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1622. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1623. {
  1624. /* cancel delayed off work, if any */
  1625. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1626. mutex_lock(&sde_enc->rc_lock);
  1627. if (is_vid_mode &&
  1628. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1629. sde_encoder_irq_control(drm_enc, true);
  1630. }
  1631. /* skip if is already OFF or IDLE, resources are off already */
  1632. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1633. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1634. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1635. sw_event, sde_enc->rc_state);
  1636. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1637. SDE_EVTLOG_FUNC_CASE3);
  1638. goto end;
  1639. }
  1640. /**
  1641. * IRQs are still enabled currently, which allows wait for
  1642. * VBLANK which RSC may require to correctly transition to OFF
  1643. */
  1644. _sde_encoder_update_rsc_client(drm_enc, false);
  1645. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1646. SDE_ENC_RC_STATE_PRE_OFF,
  1647. SDE_EVTLOG_FUNC_CASE3);
  1648. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1649. end:
  1650. mutex_unlock(&sde_enc->rc_lock);
  1651. return 0;
  1652. }
  1653. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1654. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1655. {
  1656. int ret = 0;
  1657. mutex_lock(&sde_enc->rc_lock);
  1658. /* return if the resource control is already in OFF state */
  1659. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1660. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1661. sw_event);
  1662. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1663. SDE_EVTLOG_FUNC_CASE4);
  1664. goto end;
  1665. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1666. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1667. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1668. sw_event, sde_enc->rc_state);
  1669. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1670. SDE_EVTLOG_ERROR);
  1671. ret = -EINVAL;
  1672. goto end;
  1673. }
  1674. /**
  1675. * expect to arrive here only if in either idle state or pre-off
  1676. * and in IDLE state the resources are already disabled
  1677. */
  1678. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1679. _sde_encoder_resource_control_helper(drm_enc, false);
  1680. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1681. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1682. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1683. end:
  1684. mutex_unlock(&sde_enc->rc_lock);
  1685. return ret;
  1686. }
  1687. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1688. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1689. {
  1690. int ret = 0;
  1691. mutex_lock(&sde_enc->rc_lock);
  1692. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1693. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1694. sw_event);
  1695. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1696. SDE_EVTLOG_FUNC_CASE5);
  1697. goto end;
  1698. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1699. /* enable all the clks and resources */
  1700. ret = _sde_encoder_resource_control_helper(drm_enc,
  1701. true);
  1702. if (ret) {
  1703. SDE_ERROR_ENC(sde_enc,
  1704. "sw_event:%d, rc in state %d\n",
  1705. sw_event, sde_enc->rc_state);
  1706. SDE_EVT32(DRMID(drm_enc), sw_event,
  1707. sde_enc->rc_state,
  1708. SDE_EVTLOG_ERROR);
  1709. goto end;
  1710. }
  1711. _sde_encoder_update_rsc_client(drm_enc, true);
  1712. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1713. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1714. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1715. }
  1716. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1717. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1718. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1719. _sde_encoder_pm_qos_remove_request(drm_enc);
  1720. end:
  1721. mutex_unlock(&sde_enc->rc_lock);
  1722. return ret;
  1723. }
  1724. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1725. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1726. {
  1727. int ret = 0;
  1728. mutex_lock(&sde_enc->rc_lock);
  1729. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1730. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1731. sw_event);
  1732. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1733. SDE_EVTLOG_FUNC_CASE5);
  1734. goto end;
  1735. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1736. SDE_ERROR_ENC(sde_enc,
  1737. "sw_event:%d, rc:%d !MODESET state\n",
  1738. sw_event, sde_enc->rc_state);
  1739. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1740. SDE_EVTLOG_ERROR);
  1741. ret = -EINVAL;
  1742. goto end;
  1743. }
  1744. _sde_encoder_update_rsc_client(drm_enc, true);
  1745. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1746. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1747. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1748. _sde_encoder_pm_qos_add_request(drm_enc);
  1749. end:
  1750. mutex_unlock(&sde_enc->rc_lock);
  1751. return ret;
  1752. }
  1753. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1754. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1755. {
  1756. struct msm_drm_private *priv;
  1757. struct sde_kms *sde_kms;
  1758. struct drm_crtc *crtc = drm_enc->crtc;
  1759. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1760. struct sde_connector *sde_conn;
  1761. priv = drm_enc->dev->dev_private;
  1762. sde_kms = to_sde_kms(priv->kms);
  1763. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1764. mutex_lock(&sde_enc->rc_lock);
  1765. if (sde_conn->panel_dead) {
  1766. SDE_DEBUG_ENC(sde_enc, "skip idle. Panel in dead state\n");
  1767. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1768. goto end;
  1769. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1770. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1771. sw_event, sde_enc->rc_state);
  1772. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1773. goto end;
  1774. } else if (sde_crtc_frame_pending(sde_enc->crtc) ||
  1775. sde_crtc->kickoff_in_progress) {
  1776. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1777. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1778. sde_crtc_frame_pending(sde_enc->crtc), SDE_EVTLOG_ERROR);
  1779. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1780. goto end;
  1781. }
  1782. if (is_vid_mode) {
  1783. sde_encoder_irq_control(drm_enc, false);
  1784. _sde_encoder_pm_qos_remove_request(drm_enc);
  1785. } else {
  1786. /* disable all the clks and resources */
  1787. _sde_encoder_update_rsc_client(drm_enc, false);
  1788. _sde_encoder_resource_control_helper(drm_enc, false);
  1789. if (!sde_kms->perf.bw_vote_mode)
  1790. memset(&sde_crtc->cur_perf, 0,
  1791. sizeof(struct sde_core_perf_params));
  1792. }
  1793. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1794. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1795. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1796. end:
  1797. mutex_unlock(&sde_enc->rc_lock);
  1798. return 0;
  1799. }
  1800. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1801. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1802. struct msm_drm_private *priv, bool is_vid_mode)
  1803. {
  1804. bool autorefresh_enabled = false;
  1805. struct msm_drm_thread *disp_thread;
  1806. int ret = 0;
  1807. if (!sde_enc->crtc ||
  1808. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1809. SDE_DEBUG_ENC(sde_enc,
  1810. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1811. sde_enc->crtc == NULL,
  1812. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1813. sw_event);
  1814. return -EINVAL;
  1815. }
  1816. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1817. mutex_lock(&sde_enc->rc_lock);
  1818. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1819. if (sde_enc->cur_master &&
  1820. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1821. autorefresh_enabled =
  1822. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1823. sde_enc->cur_master);
  1824. if (autorefresh_enabled) {
  1825. SDE_DEBUG_ENC(sde_enc,
  1826. "not handling early wakeup since auto refresh is enabled\n");
  1827. goto end;
  1828. }
  1829. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1830. kthread_mod_delayed_work(&disp_thread->worker,
  1831. &sde_enc->delayed_off_work,
  1832. msecs_to_jiffies(
  1833. IDLE_POWERCOLLAPSE_DURATION));
  1834. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1835. /* enable all the clks and resources */
  1836. ret = _sde_encoder_resource_control_helper(drm_enc,
  1837. true);
  1838. if (ret) {
  1839. SDE_ERROR_ENC(sde_enc,
  1840. "sw_event:%d, rc in state %d\n",
  1841. sw_event, sde_enc->rc_state);
  1842. SDE_EVT32(DRMID(drm_enc), sw_event,
  1843. sde_enc->rc_state,
  1844. SDE_EVTLOG_ERROR);
  1845. goto end;
  1846. }
  1847. _sde_encoder_update_rsc_client(drm_enc, true);
  1848. /*
  1849. * In some cases, commit comes with slight delay
  1850. * (> 80 ms)after early wake up, prevent clock switch
  1851. * off to avoid jank in next update. So, increase the
  1852. * command mode idle timeout sufficiently to prevent
  1853. * such case.
  1854. */
  1855. kthread_mod_delayed_work(&disp_thread->worker,
  1856. &sde_enc->delayed_off_work,
  1857. msecs_to_jiffies(
  1858. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1859. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1860. }
  1861. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1862. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1863. end:
  1864. mutex_unlock(&sde_enc->rc_lock);
  1865. return ret;
  1866. }
  1867. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1868. u32 sw_event)
  1869. {
  1870. struct sde_encoder_virt *sde_enc;
  1871. struct msm_drm_private *priv;
  1872. int ret = 0;
  1873. bool is_vid_mode = false;
  1874. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1875. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1876. sw_event);
  1877. return -EINVAL;
  1878. }
  1879. sde_enc = to_sde_encoder_virt(drm_enc);
  1880. priv = drm_enc->dev->dev_private;
  1881. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1882. is_vid_mode = true;
  1883. /*
  1884. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1885. * events and return early for other events (ie wb display).
  1886. */
  1887. if (!sde_enc->idle_pc_enabled &&
  1888. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1889. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1890. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1891. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1892. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1893. return 0;
  1894. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1895. sw_event, sde_enc->idle_pc_enabled);
  1896. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1897. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1898. switch (sw_event) {
  1899. case SDE_ENC_RC_EVENT_KICKOFF:
  1900. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1901. is_vid_mode);
  1902. break;
  1903. case SDE_ENC_RC_EVENT_PRE_STOP:
  1904. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1905. is_vid_mode);
  1906. break;
  1907. case SDE_ENC_RC_EVENT_STOP:
  1908. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1909. break;
  1910. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1911. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1912. break;
  1913. case SDE_ENC_RC_EVENT_POST_MODESET:
  1914. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1915. break;
  1916. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1917. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1918. is_vid_mode);
  1919. break;
  1920. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1921. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1922. priv, is_vid_mode);
  1923. break;
  1924. default:
  1925. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1926. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1927. break;
  1928. }
  1929. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1930. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  1931. return ret;
  1932. }
  1933. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  1934. enum sde_intf_mode intf_mode, struct msm_display_mode *adj_mode)
  1935. {
  1936. int i = 0;
  1937. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1938. bool poms_to_vid = msm_is_mode_seamless_poms_to_vid(adj_mode);
  1939. bool poms_to_cmd = msm_is_mode_seamless_poms_to_cmd(adj_mode);
  1940. if (poms_to_vid)
  1941. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  1942. else if (poms_to_cmd)
  1943. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  1944. _sde_encoder_update_rsc_client(drm_enc, true);
  1945. if (intf_mode == INTF_MODE_CMD && poms_to_vid) {
  1946. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1947. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  1948. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  1949. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  1950. SDE_EVTLOG_FUNC_CASE1);
  1951. } else if (intf_mode == INTF_MODE_VIDEO && poms_to_cmd) {
  1952. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1953. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  1954. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  1955. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  1956. SDE_EVTLOG_FUNC_CASE2);
  1957. }
  1958. }
  1959. struct drm_connector *sde_encoder_get_connector(
  1960. struct drm_device *dev, struct drm_encoder *drm_enc)
  1961. {
  1962. struct drm_connector_list_iter conn_iter;
  1963. struct drm_connector *conn = NULL, *conn_search;
  1964. drm_connector_list_iter_begin(dev, &conn_iter);
  1965. drm_for_each_connector_iter(conn_search, &conn_iter) {
  1966. if (conn_search->encoder == drm_enc) {
  1967. conn = conn_search;
  1968. break;
  1969. }
  1970. }
  1971. drm_connector_list_iter_end(&conn_iter);
  1972. return conn;
  1973. }
  1974. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  1975. {
  1976. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1977. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  1978. struct sde_rm_hw_iter pp_iter, qdss_iter;
  1979. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  1980. struct sde_rm_hw_request request_hw;
  1981. int i, j;
  1982. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  1983. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1984. sde_enc->hw_pp[i] = NULL;
  1985. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  1986. break;
  1987. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  1988. }
  1989. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1990. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1991. if (phys) {
  1992. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  1993. SDE_HW_BLK_QDSS);
  1994. for (j = 0; j < QDSS_MAX; j++) {
  1995. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  1996. phys->hw_qdss =
  1997. (struct sde_hw_qdss *)qdss_iter.hw;
  1998. break;
  1999. }
  2000. }
  2001. }
  2002. }
  2003. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  2004. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2005. sde_enc->hw_dsc[i] = NULL;
  2006. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  2007. break;
  2008. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  2009. }
  2010. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  2011. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2012. sde_enc->hw_vdc[i] = NULL;
  2013. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  2014. break;
  2015. sde_enc->hw_vdc[i] = (struct sde_hw_vdc *) vdc_iter.hw;
  2016. }
  2017. /* Get PP for DSC configuration */
  2018. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2019. struct sde_hw_pingpong *pp = NULL;
  2020. unsigned long features = 0;
  2021. if (!sde_enc->hw_dsc[i])
  2022. continue;
  2023. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  2024. request_hw.type = SDE_HW_BLK_PINGPONG;
  2025. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2026. break;
  2027. pp = (struct sde_hw_pingpong *) request_hw.hw;
  2028. features = pp->ops.get_hw_caps(pp);
  2029. if (test_bit(SDE_PINGPONG_DSC, &features))
  2030. sde_enc->hw_dsc_pp[i] = pp;
  2031. else
  2032. sde_enc->hw_dsc_pp[i] = NULL;
  2033. }
  2034. }
  2035. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  2036. struct msm_display_mode *msm_mode, bool pre_modeset)
  2037. {
  2038. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2039. enum sde_intf_mode intf_mode;
  2040. int ret;
  2041. bool is_cmd_mode = false;
  2042. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2043. is_cmd_mode = true;
  2044. if (pre_modeset) {
  2045. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2046. if (msm_is_mode_seamless_dms(msm_mode) ||
  2047. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2048. is_cmd_mode)) {
  2049. /* restore resource state before releasing them */
  2050. ret = sde_encoder_resource_control(drm_enc,
  2051. SDE_ENC_RC_EVENT_PRE_MODESET);
  2052. if (ret) {
  2053. SDE_ERROR_ENC(sde_enc,
  2054. "sde resource control failed: %d\n",
  2055. ret);
  2056. return ret;
  2057. }
  2058. /*
  2059. * Disable dce before switching the mode and after pre-
  2060. * modeset to guarantee previous kickoff has finished.
  2061. */
  2062. sde_encoder_dce_disable(sde_enc);
  2063. } else if (msm_is_mode_seamless_poms(msm_mode)) {
  2064. _sde_encoder_modeset_helper_locked(drm_enc,
  2065. SDE_ENC_RC_EVENT_PRE_MODESET);
  2066. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  2067. msm_mode);
  2068. }
  2069. } else {
  2070. if (msm_is_mode_seamless_dms(msm_mode) ||
  2071. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2072. is_cmd_mode))
  2073. sde_encoder_resource_control(&sde_enc->base,
  2074. SDE_ENC_RC_EVENT_POST_MODESET);
  2075. else if (msm_is_mode_seamless_poms(msm_mode))
  2076. _sde_encoder_modeset_helper_locked(drm_enc,
  2077. SDE_ENC_RC_EVENT_POST_MODESET);
  2078. }
  2079. return 0;
  2080. }
  2081. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2082. struct drm_display_mode *mode,
  2083. struct drm_display_mode *adj_mode)
  2084. {
  2085. struct sde_encoder_virt *sde_enc;
  2086. struct sde_kms *sde_kms;
  2087. struct drm_connector *conn;
  2088. struct sde_connector_state *c_state;
  2089. struct msm_display_mode *msm_mode;
  2090. int i = 0, ret;
  2091. int num_lm, num_intf, num_pp_per_intf;
  2092. if (!drm_enc) {
  2093. SDE_ERROR("invalid encoder\n");
  2094. return;
  2095. }
  2096. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2097. SDE_ERROR("power resource is not enabled\n");
  2098. return;
  2099. }
  2100. sde_kms = sde_encoder_get_kms(drm_enc);
  2101. if (!sde_kms)
  2102. return;
  2103. sde_enc = to_sde_encoder_virt(drm_enc);
  2104. SDE_DEBUG_ENC(sde_enc, "\n");
  2105. SDE_EVT32(DRMID(drm_enc));
  2106. /*
  2107. * cache the crtc in sde_enc on enable for duration of use case
  2108. * for correctly servicing asynchronous irq events and timers
  2109. */
  2110. if (!drm_enc->crtc) {
  2111. SDE_ERROR("invalid crtc\n");
  2112. return;
  2113. }
  2114. sde_enc->crtc = drm_enc->crtc;
  2115. sde_crtc_set_qos_dirty(drm_enc->crtc);
  2116. /* get and store the mode_info */
  2117. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  2118. if (!conn) {
  2119. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2120. return;
  2121. } else if (!conn->state) {
  2122. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2123. return;
  2124. }
  2125. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  2126. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  2127. c_state = to_sde_connector_state(conn->state);
  2128. if (!c_state) {
  2129. SDE_ERROR_ENC(sde_enc, "could not get connector state");
  2130. return;
  2131. }
  2132. /* cancel delayed off work, if any */
  2133. kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work);
  2134. /* release resources before seamless mode change */
  2135. msm_mode = &c_state->msm_mode;
  2136. ret = sde_encoder_virt_modeset_rc(drm_enc, msm_mode, true);
  2137. if (ret)
  2138. return;
  2139. /* reserve dynamic resources now, indicating non test-only */
  2140. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state, conn->state, false);
  2141. if (ret) {
  2142. SDE_ERROR_ENC(sde_enc, "failed to reserve hw resources, %d\n", ret);
  2143. return;
  2144. }
  2145. /* assign the reserved HW blocks to this encoder */
  2146. _sde_encoder_virt_populate_hw_res(drm_enc);
  2147. /* determine left HW PP block to map to INTF */
  2148. num_lm = sde_enc->mode_info.topology.num_lm;
  2149. num_intf = sde_enc->mode_info.topology.num_intf;
  2150. num_pp_per_intf = num_lm / num_intf;
  2151. if (!num_pp_per_intf)
  2152. num_pp_per_intf = 1;
  2153. /* perform mode_set on phys_encs */
  2154. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2155. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2156. if (phys) {
  2157. if (!sde_enc->hw_pp[i * num_pp_per_intf]) {
  2158. SDE_ERROR_ENC(sde_enc, "invalid phys %d pp_per_intf %d",
  2159. i, num_pp_per_intf);
  2160. return;
  2161. }
  2162. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  2163. phys->connector = conn;
  2164. if (phys->ops.mode_set)
  2165. phys->ops.mode_set(phys, mode, adj_mode);
  2166. }
  2167. }
  2168. /* update resources after seamless mode change */
  2169. sde_encoder_virt_modeset_rc(drm_enc, msm_mode, false);
  2170. }
  2171. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  2172. {
  2173. struct sde_encoder_virt *sde_enc;
  2174. struct sde_encoder_phys *phys;
  2175. int i;
  2176. if (!drm_enc) {
  2177. SDE_ERROR("invalid parameters\n");
  2178. return;
  2179. }
  2180. sde_enc = to_sde_encoder_virt(drm_enc);
  2181. if (!sde_enc) {
  2182. SDE_ERROR("invalid sde encoder\n");
  2183. return;
  2184. }
  2185. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2186. phys = sde_enc->phys_encs[i];
  2187. if (phys && phys->ops.control_te)
  2188. phys->ops.control_te(phys, enable);
  2189. }
  2190. }
  2191. static int _sde_encoder_input_connect(struct input_handler *handler,
  2192. struct input_dev *dev, const struct input_device_id *id)
  2193. {
  2194. struct input_handle *handle;
  2195. int rc = 0;
  2196. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2197. if (!handle)
  2198. return -ENOMEM;
  2199. handle->dev = dev;
  2200. handle->handler = handler;
  2201. handle->name = handler->name;
  2202. rc = input_register_handle(handle);
  2203. if (rc) {
  2204. pr_err("failed to register input handle\n");
  2205. goto error;
  2206. }
  2207. rc = input_open_device(handle);
  2208. if (rc) {
  2209. pr_err("failed to open input device\n");
  2210. goto error_unregister;
  2211. }
  2212. return 0;
  2213. error_unregister:
  2214. input_unregister_handle(handle);
  2215. error:
  2216. kfree(handle);
  2217. return rc;
  2218. }
  2219. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2220. {
  2221. input_close_device(handle);
  2222. input_unregister_handle(handle);
  2223. kfree(handle);
  2224. }
  2225. /**
  2226. * Structure for specifying event parameters on which to receive callbacks.
  2227. * This structure will trigger a callback in case of a touch event (specified by
  2228. * EV_ABS) where there is a change in X and Y coordinates,
  2229. */
  2230. static const struct input_device_id sde_input_ids[] = {
  2231. {
  2232. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2233. .evbit = { BIT_MASK(EV_ABS) },
  2234. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2235. BIT_MASK(ABS_MT_POSITION_X) |
  2236. BIT_MASK(ABS_MT_POSITION_Y) },
  2237. },
  2238. { },
  2239. };
  2240. static void _sde_encoder_input_handler_register(
  2241. struct drm_encoder *drm_enc)
  2242. {
  2243. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2244. int rc;
  2245. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2246. !sde_enc->input_event_enabled)
  2247. return;
  2248. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2249. sde_enc->input_handler->private = sde_enc;
  2250. /* register input handler if not already registered */
  2251. rc = input_register_handler(sde_enc->input_handler);
  2252. if (rc) {
  2253. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2254. rc);
  2255. kfree(sde_enc->input_handler);
  2256. }
  2257. }
  2258. }
  2259. static void _sde_encoder_input_handler_unregister(
  2260. struct drm_encoder *drm_enc)
  2261. {
  2262. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2263. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2264. !sde_enc->input_event_enabled)
  2265. return;
  2266. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2267. input_unregister_handler(sde_enc->input_handler);
  2268. sde_enc->input_handler->private = NULL;
  2269. }
  2270. }
  2271. static int _sde_encoder_input_handler(
  2272. struct sde_encoder_virt *sde_enc)
  2273. {
  2274. struct input_handler *input_handler = NULL;
  2275. int rc = 0;
  2276. if (sde_enc->input_handler) {
  2277. SDE_ERROR_ENC(sde_enc,
  2278. "input_handle is active. unexpected\n");
  2279. return -EINVAL;
  2280. }
  2281. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2282. if (!input_handler)
  2283. return -ENOMEM;
  2284. input_handler->event = sde_encoder_input_event_handler;
  2285. input_handler->connect = _sde_encoder_input_connect;
  2286. input_handler->disconnect = _sde_encoder_input_disconnect;
  2287. input_handler->name = "sde";
  2288. input_handler->id_table = sde_input_ids;
  2289. sde_enc->input_handler = input_handler;
  2290. return rc;
  2291. }
  2292. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2293. {
  2294. struct sde_encoder_virt *sde_enc = NULL;
  2295. struct sde_kms *sde_kms;
  2296. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2297. SDE_ERROR("invalid parameters\n");
  2298. return;
  2299. }
  2300. sde_kms = sde_encoder_get_kms(drm_enc);
  2301. if (!sde_kms)
  2302. return;
  2303. sde_enc = to_sde_encoder_virt(drm_enc);
  2304. if (!sde_enc || !sde_enc->cur_master) {
  2305. SDE_DEBUG("invalid sde encoder/master\n");
  2306. return;
  2307. }
  2308. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2309. sde_enc->cur_master->hw_mdptop &&
  2310. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2311. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2312. sde_enc->cur_master->hw_mdptop);
  2313. if (sde_enc->cur_master->hw_mdptop &&
  2314. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc &&
  2315. !sde_in_trusted_vm(sde_kms))
  2316. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2317. sde_enc->cur_master->hw_mdptop,
  2318. sde_kms->catalog);
  2319. if (sde_enc->cur_master->hw_ctl &&
  2320. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2321. !sde_enc->cur_master->cont_splash_enabled)
  2322. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2323. sde_enc->cur_master->hw_ctl,
  2324. &sde_enc->cur_master->intf_cfg_v1);
  2325. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2326. sde_encoder_control_te(drm_enc, true);
  2327. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2328. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2329. }
  2330. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2331. {
  2332. struct sde_kms *sde_kms;
  2333. void *dither_cfg = NULL;
  2334. int ret = 0, i = 0;
  2335. size_t len = 0;
  2336. enum sde_rm_topology_name topology;
  2337. struct drm_encoder *drm_enc;
  2338. struct msm_display_dsc_info *dsc = NULL;
  2339. struct sde_encoder_virt *sde_enc;
  2340. struct sde_hw_pingpong *hw_pp;
  2341. u32 bpp, bpc;
  2342. int num_lm;
  2343. if (!phys || !phys->connector || !phys->hw_pp ||
  2344. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2345. return;
  2346. sde_kms = sde_encoder_get_kms(phys->parent);
  2347. if (!sde_kms)
  2348. return;
  2349. topology = sde_connector_get_topology_name(phys->connector);
  2350. if ((topology == SDE_RM_TOPOLOGY_NONE) ||
  2351. ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2352. (phys->split_role == ENC_ROLE_SLAVE)))
  2353. return;
  2354. drm_enc = phys->parent;
  2355. sde_enc = to_sde_encoder_virt(drm_enc);
  2356. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2357. bpc = dsc->config.bits_per_component;
  2358. bpp = dsc->config.bits_per_pixel;
  2359. /* disable dither for 10 bpp or 10bpc dsc config */
  2360. if (bpp == 10 || bpc == 10) {
  2361. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2362. return;
  2363. }
  2364. ret = sde_connector_get_dither_cfg(phys->connector,
  2365. phys->connector->state, &dither_cfg,
  2366. &len, sde_enc->idle_pc_restore);
  2367. /* skip reg writes when return values are invalid or no data */
  2368. if (ret && ret == -ENODATA)
  2369. return;
  2370. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2371. for (i = 0; i < num_lm; i++) {
  2372. hw_pp = sde_enc->hw_pp[i];
  2373. phys->hw_pp->ops.setup_dither(hw_pp,
  2374. dither_cfg, len);
  2375. }
  2376. }
  2377. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2378. {
  2379. struct sde_encoder_virt *sde_enc = NULL;
  2380. int i;
  2381. if (!drm_enc) {
  2382. SDE_ERROR("invalid encoder\n");
  2383. return;
  2384. }
  2385. sde_enc = to_sde_encoder_virt(drm_enc);
  2386. if (!sde_enc->cur_master) {
  2387. SDE_DEBUG("virt encoder has no master\n");
  2388. return;
  2389. }
  2390. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2391. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2392. sde_enc->idle_pc_restore = true;
  2393. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2394. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2395. if (!phys)
  2396. continue;
  2397. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2398. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2399. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2400. phys->ops.restore(phys);
  2401. _sde_encoder_setup_dither(phys);
  2402. }
  2403. if (sde_enc->cur_master->ops.restore)
  2404. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2405. _sde_encoder_virt_enable_helper(drm_enc);
  2406. }
  2407. static void sde_encoder_populate_encoder_phys(struct drm_encoder *drm_enc,
  2408. struct sde_encoder_virt *sde_enc, struct msm_display_mode *msm_mode)
  2409. {
  2410. struct msm_compression_info *comp_info = &sde_enc->mode_info.comp_info;
  2411. struct msm_display_info *disp_info = &sde_enc->disp_info;
  2412. int i;
  2413. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2414. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2415. if (!phys)
  2416. continue;
  2417. phys->comp_type = comp_info->comp_type;
  2418. phys->comp_ratio = comp_info->comp_ratio;
  2419. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2420. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2421. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2422. phys->dsc_extra_pclk_cycle_cnt =
  2423. comp_info->dsc_info.pclk_per_line;
  2424. phys->dsc_extra_disp_width =
  2425. comp_info->dsc_info.extra_width;
  2426. phys->dce_bytes_per_line =
  2427. comp_info->dsc_info.bytes_per_pkt *
  2428. comp_info->dsc_info.pkt_per_line;
  2429. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2430. phys->dce_bytes_per_line =
  2431. comp_info->vdc_info.bytes_per_pkt *
  2432. comp_info->vdc_info.pkt_per_line;
  2433. }
  2434. if (phys != sde_enc->cur_master) {
  2435. /**
  2436. * on DMS request, the encoder will be enabled
  2437. * already. Invoke restore to reconfigure the
  2438. * new mode.
  2439. */
  2440. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2441. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2442. phys->ops.restore)
  2443. phys->ops.restore(phys);
  2444. else if (phys->ops.enable)
  2445. phys->ops.enable(phys);
  2446. }
  2447. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2448. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2449. phys->ops.setup_misr(phys, true,
  2450. sde_enc->misr_frame_count);
  2451. }
  2452. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2453. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2454. sde_enc->cur_master->ops.restore)
  2455. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2456. else if (sde_enc->cur_master->ops.enable)
  2457. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2458. }
  2459. static void sde_encoder_off_work(struct kthread_work *work)
  2460. {
  2461. struct sde_encoder_virt *sde_enc = container_of(work,
  2462. struct sde_encoder_virt, delayed_off_work.work);
  2463. struct drm_encoder *drm_enc;
  2464. if (!sde_enc) {
  2465. SDE_ERROR("invalid sde encoder\n");
  2466. return;
  2467. }
  2468. drm_enc = &sde_enc->base;
  2469. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2470. sde_encoder_idle_request(drm_enc);
  2471. SDE_ATRACE_END("sde_encoder_off_work");
  2472. }
  2473. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2474. {
  2475. struct sde_encoder_virt *sde_enc = NULL;
  2476. int i, ret = 0;
  2477. struct sde_connector_state *c_state;
  2478. struct drm_display_mode *cur_mode = NULL;
  2479. struct msm_display_mode *msm_mode;
  2480. if (!drm_enc || !drm_enc->crtc) {
  2481. SDE_ERROR("invalid encoder\n");
  2482. return;
  2483. }
  2484. sde_enc = to_sde_encoder_virt(drm_enc);
  2485. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2486. SDE_ERROR("power resource is not enabled\n");
  2487. return;
  2488. }
  2489. if (!sde_enc->crtc)
  2490. sde_enc->crtc = drm_enc->crtc;
  2491. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2492. SDE_DEBUG_ENC(sde_enc, "\n");
  2493. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2494. sde_enc->cur_master = NULL;
  2495. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2496. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2497. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2498. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2499. sde_enc->cur_master = phys;
  2500. break;
  2501. }
  2502. }
  2503. if (!sde_enc->cur_master) {
  2504. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2505. return;
  2506. }
  2507. _sde_encoder_input_handler_register(drm_enc);
  2508. c_state = to_sde_connector_state(sde_enc->cur_master->connector->state);
  2509. if (!c_state) {
  2510. SDE_ERROR("invalid connector state\n");
  2511. return;
  2512. }
  2513. msm_mode = &c_state->msm_mode;
  2514. if ((drm_enc->crtc->state->connectors_changed &&
  2515. sde_encoder_in_clone_mode(drm_enc)) ||
  2516. !(msm_is_mode_seamless_vrr(msm_mode)
  2517. || msm_is_mode_seamless_dms(msm_mode)
  2518. || msm_is_mode_seamless_dyn_clk(msm_mode)))
  2519. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2520. sde_encoder_off_work);
  2521. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2522. if (ret) {
  2523. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2524. ret);
  2525. return;
  2526. }
  2527. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2528. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2529. sde_encoder_populate_encoder_phys(drm_enc, sde_enc, msm_mode);
  2530. _sde_encoder_virt_enable_helper(drm_enc);
  2531. }
  2532. void sde_encoder_virt_reset(struct drm_encoder *drm_enc)
  2533. {
  2534. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2535. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2536. int i = 0;
  2537. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2538. if (sde_enc->phys_encs[i]) {
  2539. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2540. sde_enc->phys_encs[i]->connector = NULL;
  2541. }
  2542. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2543. }
  2544. sde_enc->cur_master = NULL;
  2545. /*
  2546. * clear the cached crtc in sde_enc on use case finish, after all the
  2547. * outstanding events and timers have been completed
  2548. */
  2549. sde_enc->crtc = NULL;
  2550. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2551. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2552. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2553. }
  2554. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2555. {
  2556. struct sde_encoder_virt *sde_enc = NULL;
  2557. struct sde_kms *sde_kms;
  2558. enum sde_intf_mode intf_mode;
  2559. int ret, i = 0;
  2560. if (!drm_enc) {
  2561. SDE_ERROR("invalid encoder\n");
  2562. return;
  2563. } else if (!drm_enc->dev) {
  2564. SDE_ERROR("invalid dev\n");
  2565. return;
  2566. } else if (!drm_enc->dev->dev_private) {
  2567. SDE_ERROR("invalid dev_private\n");
  2568. return;
  2569. }
  2570. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2571. SDE_ERROR("power resource is not enabled\n");
  2572. return;
  2573. }
  2574. sde_enc = to_sde_encoder_virt(drm_enc);
  2575. SDE_DEBUG_ENC(sde_enc, "\n");
  2576. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2577. if (!sde_kms)
  2578. return;
  2579. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2580. SDE_EVT32(DRMID(drm_enc));
  2581. /* wait for idle */
  2582. if (!sde_encoder_in_clone_mode(drm_enc))
  2583. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2584. _sde_encoder_input_handler_unregister(drm_enc);
  2585. /*
  2586. * For primary command mode and video mode encoders, execute the
  2587. * resource control pre-stop operations before the physical encoders
  2588. * are disabled, to allow the rsc to transition its states properly.
  2589. *
  2590. * For other encoder types, rsc should not be enabled until after
  2591. * they have been fully disabled, so delay the pre-stop operations
  2592. * until after the physical disable calls have returned.
  2593. */
  2594. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2595. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2596. sde_encoder_resource_control(drm_enc,
  2597. SDE_ENC_RC_EVENT_PRE_STOP);
  2598. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2599. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2600. if (phys && phys->ops.disable)
  2601. phys->ops.disable(phys);
  2602. }
  2603. } else {
  2604. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2605. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2606. if (phys && phys->ops.disable)
  2607. phys->ops.disable(phys);
  2608. }
  2609. sde_encoder_resource_control(drm_enc,
  2610. SDE_ENC_RC_EVENT_PRE_STOP);
  2611. }
  2612. /*
  2613. * disable dce after the transfer is complete (for command mode)
  2614. * and after physical encoder is disabled, to make sure timing
  2615. * engine is already disabled (for video mode).
  2616. */
  2617. if (!sde_in_trusted_vm(sde_kms))
  2618. sde_encoder_dce_disable(sde_enc);
  2619. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2620. /* reset connector topology name property */
  2621. if (sde_enc->cur_master && sde_enc->cur_master->connector &&
  2622. sde_enc->crtc && sde_enc->crtc->state->active_changed) {
  2623. ret = sde_rm_update_topology(&sde_kms->rm,
  2624. sde_enc->cur_master->connector->state, NULL);
  2625. if (ret) {
  2626. SDE_ERROR_ENC(sde_enc, "RM failed to update topology, rc: %d\n", ret);
  2627. return;
  2628. }
  2629. }
  2630. if (!sde_encoder_in_clone_mode(drm_enc))
  2631. sde_encoder_virt_reset(drm_enc);
  2632. }
  2633. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2634. struct sde_encoder_phys_wb *wb_enc)
  2635. {
  2636. struct sde_encoder_virt *sde_enc;
  2637. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2638. struct sde_ctl_flush_cfg cfg;
  2639. ctl->ops.reset(ctl);
  2640. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2641. if (wb_enc) {
  2642. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2643. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2644. false, phys_enc->hw_pp->idx);
  2645. if (ctl->ops.update_bitmask)
  2646. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_WB,
  2647. wb_enc->hw_wb->idx, true);
  2648. }
  2649. } else {
  2650. if (phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2651. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2652. phys_enc->hw_intf, false,
  2653. phys_enc->hw_pp->idx);
  2654. if (ctl->ops.update_bitmask)
  2655. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_INTF,
  2656. phys_enc->hw_intf->idx, true);
  2657. }
  2658. }
  2659. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2660. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2661. if (ctl->ops.update_bitmask && phys_enc->hw_pp->merge_3d)
  2662. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_MERGE_3D,
  2663. phys_enc->hw_pp->merge_3d->idx, true);
  2664. }
  2665. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2666. phys_enc->hw_pp) {
  2667. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2668. false, phys_enc->hw_pp->idx);
  2669. if (ctl->ops.update_bitmask)
  2670. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_CDM,
  2671. phys_enc->hw_cdm->idx, true);
  2672. }
  2673. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2674. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2675. ctl->ops.reset_post_disable)
  2676. ctl->ops.reset_post_disable(ctl, &phys_enc->intf_cfg_v1,
  2677. phys_enc->hw_pp->merge_3d ?
  2678. phys_enc->hw_pp->merge_3d->idx : 0);
  2679. sde_crtc_disable_cp_features(sde_enc->base.crtc);
  2680. ctl->ops.get_pending_flush(ctl, &cfg);
  2681. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2682. ctl->ops.trigger_flush(ctl);
  2683. ctl->ops.trigger_start(ctl);
  2684. ctl->ops.clear_pending_flush(ctl);
  2685. }
  2686. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2687. enum sde_intf_type type, u32 controller_id)
  2688. {
  2689. int i = 0;
  2690. for (i = 0; i < catalog->intf_count; i++) {
  2691. if (catalog->intf[i].type == type
  2692. && catalog->intf[i].controller_id == controller_id) {
  2693. return catalog->intf[i].id;
  2694. }
  2695. }
  2696. return INTF_MAX;
  2697. }
  2698. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2699. enum sde_intf_type type, u32 controller_id)
  2700. {
  2701. if (controller_id < catalog->wb_count)
  2702. return catalog->wb[controller_id].id;
  2703. return WB_MAX;
  2704. }
  2705. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2706. struct drm_crtc *crtc)
  2707. {
  2708. struct sde_hw_uidle *uidle;
  2709. struct sde_uidle_cntr cntr;
  2710. struct sde_uidle_status status;
  2711. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2712. pr_err("invalid params %d %d\n",
  2713. !sde_kms, !crtc);
  2714. return;
  2715. }
  2716. /* check if perf counters are enabled and setup */
  2717. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2718. return;
  2719. uidle = sde_kms->hw_uidle;
  2720. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2721. && uidle->ops.uidle_get_status) {
  2722. uidle->ops.uidle_get_status(uidle, &status);
  2723. trace_sde_perf_uidle_status(
  2724. crtc->base.id,
  2725. status.uidle_danger_status_0,
  2726. status.uidle_danger_status_1,
  2727. status.uidle_safe_status_0,
  2728. status.uidle_safe_status_1,
  2729. status.uidle_idle_status_0,
  2730. status.uidle_idle_status_1,
  2731. status.uidle_fal_status_0,
  2732. status.uidle_fal_status_1,
  2733. status.uidle_status,
  2734. status.uidle_en_fal10);
  2735. }
  2736. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2737. && uidle->ops.uidle_get_cntr) {
  2738. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2739. trace_sde_perf_uidle_cntr(
  2740. crtc->base.id,
  2741. cntr.fal1_gate_cntr,
  2742. cntr.fal10_gate_cntr,
  2743. cntr.fal_wait_gate_cntr,
  2744. cntr.fal1_num_transitions_cntr,
  2745. cntr.fal10_num_transitions_cntr,
  2746. cntr.min_gate_cntr,
  2747. cntr.max_gate_cntr);
  2748. }
  2749. }
  2750. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2751. struct sde_encoder_phys *phy_enc)
  2752. {
  2753. struct sde_encoder_virt *sde_enc = NULL;
  2754. unsigned long lock_flags;
  2755. ktime_t ts = 0;
  2756. if (!drm_enc || !phy_enc)
  2757. return;
  2758. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2759. sde_enc = to_sde_encoder_virt(drm_enc);
  2760. /*
  2761. * calculate accurate vsync timestamp when available
  2762. * set current time otherwise
  2763. */
  2764. if (phy_enc->sde_kms && phy_enc->sde_kms->catalog->has_precise_vsync_ts)
  2765. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2766. if (!ts)
  2767. ts = ktime_get();
  2768. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2769. phy_enc->last_vsync_timestamp = ts;
  2770. atomic_inc(&phy_enc->vsync_cnt);
  2771. if (sde_enc->crtc_vblank_cb)
  2772. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data, ts);
  2773. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2774. if (phy_enc->sde_kms &&
  2775. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2776. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2777. SDE_ATRACE_END("encoder_vblank_callback");
  2778. }
  2779. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2780. struct sde_encoder_phys *phy_enc)
  2781. {
  2782. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2783. if (!phy_enc)
  2784. return;
  2785. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2786. atomic_inc(&phy_enc->underrun_cnt);
  2787. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2788. if (sde_enc->cur_master &&
  2789. sde_enc->cur_master->ops.get_underrun_line_count)
  2790. sde_enc->cur_master->ops.get_underrun_line_count(
  2791. sde_enc->cur_master);
  2792. trace_sde_encoder_underrun(DRMID(drm_enc),
  2793. atomic_read(&phy_enc->underrun_cnt));
  2794. if (phy_enc->sde_kms &&
  2795. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2796. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2797. SDE_DBG_CTRL("stop_ftrace");
  2798. SDE_DBG_CTRL("panic_underrun");
  2799. SDE_ATRACE_END("encoder_underrun_callback");
  2800. }
  2801. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2802. void (*vbl_cb)(void *, ktime_t), void *vbl_data)
  2803. {
  2804. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2805. unsigned long lock_flags;
  2806. bool enable;
  2807. int i;
  2808. enable = vbl_cb ? true : false;
  2809. if (!drm_enc) {
  2810. SDE_ERROR("invalid encoder\n");
  2811. return;
  2812. }
  2813. SDE_DEBUG_ENC(sde_enc, "\n");
  2814. SDE_EVT32(DRMID(drm_enc), enable);
  2815. if (sde_encoder_in_clone_mode(drm_enc)) {
  2816. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  2817. return;
  2818. }
  2819. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2820. sde_enc->crtc_vblank_cb = vbl_cb;
  2821. sde_enc->crtc_vblank_cb_data = vbl_data;
  2822. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2823. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2824. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2825. if (phys && phys->ops.control_vblank_irq)
  2826. phys->ops.control_vblank_irq(phys, enable);
  2827. }
  2828. sde_enc->vblank_enabled = enable;
  2829. }
  2830. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2831. void (*frame_event_cb)(void *, u32 event, ktime_t ts),
  2832. struct drm_crtc *crtc)
  2833. {
  2834. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2835. unsigned long lock_flags;
  2836. bool enable;
  2837. enable = frame_event_cb ? true : false;
  2838. if (!drm_enc) {
  2839. SDE_ERROR("invalid encoder\n");
  2840. return;
  2841. }
  2842. SDE_DEBUG_ENC(sde_enc, "\n");
  2843. SDE_EVT32(DRMID(drm_enc), enable, 0);
  2844. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2845. sde_enc->crtc_frame_event_cb = frame_event_cb;
  2846. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  2847. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2848. }
  2849. static void sde_encoder_frame_done_callback(
  2850. struct drm_encoder *drm_enc,
  2851. struct sde_encoder_phys *ready_phys, u32 event)
  2852. {
  2853. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2854. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2855. unsigned int i;
  2856. bool trigger = true;
  2857. bool is_cmd_mode = false;
  2858. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2859. ktime_t ts = 0;
  2860. if (!sde_kms || !sde_enc->cur_master) {
  2861. SDE_ERROR("invalid param: sde_kms %pK, cur_master %pK\n",
  2862. sde_kms, sde_enc->cur_master);
  2863. return;
  2864. }
  2865. sde_enc->crtc_frame_event_cb_data.connector =
  2866. sde_enc->cur_master->connector;
  2867. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2868. is_cmd_mode = true;
  2869. /* get precise vsync timestamp for retire fence, if precise vsync timestamp is enabled */
  2870. if (sde_kms->catalog->has_precise_vsync_ts
  2871. && (event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  2872. && (!(event & (SDE_ENCODER_FRAME_EVENT_ERROR | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD))))
  2873. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2874. /*
  2875. * get current ktime for other events and when precise timestamp is not
  2876. * available for retire-fence
  2877. */
  2878. if (!ts)
  2879. ts = ktime_get();
  2880. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  2881. | SDE_ENCODER_FRAME_EVENT_ERROR
  2882. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  2883. if (ready_phys->connector)
  2884. topology = sde_connector_get_topology_name(
  2885. ready_phys->connector);
  2886. /* One of the physical encoders has become idle */
  2887. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2888. if (sde_enc->phys_encs[i] == ready_phys) {
  2889. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  2890. atomic_read(&sde_enc->frame_done_cnt[i]));
  2891. if (!atomic_add_unless(
  2892. &sde_enc->frame_done_cnt[i], 1, 2)) {
  2893. SDE_EVT32(DRMID(drm_enc), event,
  2894. ready_phys->intf_idx,
  2895. SDE_EVTLOG_ERROR);
  2896. SDE_ERROR_ENC(sde_enc,
  2897. "intf idx:%d, event:%d\n",
  2898. ready_phys->intf_idx, event);
  2899. return;
  2900. }
  2901. }
  2902. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  2903. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  2904. trigger = false;
  2905. }
  2906. if (trigger) {
  2907. if (sde_enc->crtc_frame_event_cb)
  2908. sde_enc->crtc_frame_event_cb(
  2909. &sde_enc->crtc_frame_event_cb_data, event, ts);
  2910. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2911. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  2912. -1, 0);
  2913. }
  2914. } else if (sde_enc->crtc_frame_event_cb) {
  2915. sde_enc->crtc_frame_event_cb(&sde_enc->crtc_frame_event_cb_data, event, ts);
  2916. }
  2917. }
  2918. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  2919. {
  2920. struct sde_encoder_virt *sde_enc;
  2921. if (!drm_enc) {
  2922. SDE_ERROR("invalid drm encoder\n");
  2923. return -EINVAL;
  2924. }
  2925. sde_enc = to_sde_encoder_virt(drm_enc);
  2926. sde_encoder_resource_control(&sde_enc->base,
  2927. SDE_ENC_RC_EVENT_ENTER_IDLE);
  2928. return 0;
  2929. }
  2930. /**
  2931. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  2932. * drm_enc: Pointer to drm encoder structure
  2933. * phys: Pointer to physical encoder structure
  2934. * extra_flush: Additional bit mask to include in flush trigger
  2935. * config_changed: if true new config is applied, avoid increment of retire
  2936. * count if false
  2937. */
  2938. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  2939. struct sde_encoder_phys *phys,
  2940. struct sde_ctl_flush_cfg *extra_flush,
  2941. bool config_changed)
  2942. {
  2943. struct sde_hw_ctl *ctl;
  2944. unsigned long lock_flags;
  2945. struct sde_encoder_virt *sde_enc;
  2946. int pend_ret_fence_cnt;
  2947. struct sde_connector *c_conn;
  2948. if (!drm_enc || !phys) {
  2949. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  2950. !drm_enc, !phys);
  2951. return;
  2952. }
  2953. sde_enc = to_sde_encoder_virt(drm_enc);
  2954. c_conn = to_sde_connector(phys->connector);
  2955. if (!phys->hw_pp) {
  2956. SDE_ERROR("invalid pingpong hw\n");
  2957. return;
  2958. }
  2959. ctl = phys->hw_ctl;
  2960. if (!ctl || !phys->ops.trigger_flush) {
  2961. SDE_ERROR("missing ctl/trigger cb\n");
  2962. return;
  2963. }
  2964. if (phys->split_role == ENC_ROLE_SKIP) {
  2965. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  2966. "skip flush pp%d ctl%d\n",
  2967. phys->hw_pp->idx - PINGPONG_0,
  2968. ctl->idx - CTL_0);
  2969. return;
  2970. }
  2971. /* update pending counts and trigger kickoff ctl flush atomically */
  2972. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2973. if (phys->ops.is_master && phys->ops.is_master(phys) && config_changed)
  2974. atomic_inc(&phys->pending_retire_fence_cnt);
  2975. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  2976. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  2977. ctl->ops.update_bitmask) {
  2978. /* perform peripheral flush on every frame update for dp dsc */
  2979. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  2980. phys->comp_ratio && c_conn->ops.update_pps) {
  2981. c_conn->ops.update_pps(phys->connector, NULL,
  2982. c_conn->display);
  2983. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2984. phys->hw_intf->idx, 1);
  2985. }
  2986. if (sde_enc->dynamic_hdr_updated)
  2987. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2988. phys->hw_intf->idx, 1);
  2989. }
  2990. if ((extra_flush && extra_flush->pending_flush_mask)
  2991. && ctl->ops.update_pending_flush)
  2992. ctl->ops.update_pending_flush(ctl, extra_flush);
  2993. phys->ops.trigger_flush(phys);
  2994. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2995. if (ctl->ops.get_pending_flush) {
  2996. struct sde_ctl_flush_cfg pending_flush = {0,};
  2997. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2998. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2999. ctl->idx - CTL_0,
  3000. pending_flush.pending_flush_mask,
  3001. pend_ret_fence_cnt);
  3002. } else {
  3003. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3004. ctl->idx - CTL_0,
  3005. pend_ret_fence_cnt);
  3006. }
  3007. }
  3008. /**
  3009. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3010. * phys: Pointer to physical encoder structure
  3011. */
  3012. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3013. {
  3014. struct sde_hw_ctl *ctl;
  3015. struct sde_encoder_virt *sde_enc;
  3016. if (!phys) {
  3017. SDE_ERROR("invalid argument(s)\n");
  3018. return;
  3019. }
  3020. if (!phys->hw_pp) {
  3021. SDE_ERROR("invalid pingpong hw\n");
  3022. return;
  3023. }
  3024. if (!phys->parent) {
  3025. SDE_ERROR("invalid parent\n");
  3026. return;
  3027. }
  3028. /* avoid ctrl start for encoder in clone mode */
  3029. if (phys->in_clone_mode)
  3030. return;
  3031. ctl = phys->hw_ctl;
  3032. sde_enc = to_sde_encoder_virt(phys->parent);
  3033. if (phys->split_role == ENC_ROLE_SKIP) {
  3034. SDE_DEBUG_ENC(sde_enc,
  3035. "skip start pp%d ctl%d\n",
  3036. phys->hw_pp->idx - PINGPONG_0,
  3037. ctl->idx - CTL_0);
  3038. return;
  3039. }
  3040. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3041. phys->ops.trigger_start(phys);
  3042. }
  3043. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3044. {
  3045. struct sde_hw_ctl *ctl;
  3046. if (!phys_enc) {
  3047. SDE_ERROR("invalid encoder\n");
  3048. return;
  3049. }
  3050. ctl = phys_enc->hw_ctl;
  3051. if (ctl && ctl->ops.trigger_flush)
  3052. ctl->ops.trigger_flush(ctl);
  3053. }
  3054. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3055. {
  3056. struct sde_hw_ctl *ctl;
  3057. if (!phys_enc) {
  3058. SDE_ERROR("invalid encoder\n");
  3059. return;
  3060. }
  3061. ctl = phys_enc->hw_ctl;
  3062. if (ctl && ctl->ops.trigger_start) {
  3063. ctl->ops.trigger_start(ctl);
  3064. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3065. }
  3066. }
  3067. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3068. {
  3069. struct sde_encoder_virt *sde_enc;
  3070. struct sde_connector *sde_con;
  3071. void *sde_con_disp;
  3072. struct sde_hw_ctl *ctl;
  3073. int rc;
  3074. if (!phys_enc) {
  3075. SDE_ERROR("invalid encoder\n");
  3076. return;
  3077. }
  3078. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3079. ctl = phys_enc->hw_ctl;
  3080. if (!ctl || !ctl->ops.reset)
  3081. return;
  3082. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3083. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3084. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3085. phys_enc->connector) {
  3086. sde_con = to_sde_connector(phys_enc->connector);
  3087. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3088. if (sde_con->ops.soft_reset) {
  3089. rc = sde_con->ops.soft_reset(sde_con_disp);
  3090. if (rc) {
  3091. SDE_ERROR_ENC(sde_enc,
  3092. "connector soft reset failure\n");
  3093. SDE_DBG_DUMP(SDE_DBG_BUILT_IN_ALL, "panic");
  3094. }
  3095. }
  3096. }
  3097. phys_enc->enable_state = SDE_ENC_ENABLED;
  3098. }
  3099. /**
  3100. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3101. * Iterate through the physical encoders and perform consolidated flush
  3102. * and/or control start triggering as needed. This is done in the virtual
  3103. * encoder rather than the individual physical ones in order to handle
  3104. * use cases that require visibility into multiple physical encoders at
  3105. * a time.
  3106. * sde_enc: Pointer to virtual encoder structure
  3107. * config_changed: if true new config is applied. Avoid regdma_flush and
  3108. * incrementing the retire count if false.
  3109. */
  3110. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc,
  3111. bool config_changed)
  3112. {
  3113. struct sde_hw_ctl *ctl;
  3114. uint32_t i;
  3115. struct sde_ctl_flush_cfg pending_flush = {0,};
  3116. u32 pending_kickoff_cnt;
  3117. struct msm_drm_private *priv = NULL;
  3118. struct sde_kms *sde_kms = NULL;
  3119. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3120. bool is_regdma_blocking = false, is_vid_mode = false;
  3121. struct sde_crtc *sde_crtc;
  3122. if (!sde_enc) {
  3123. SDE_ERROR("invalid encoder\n");
  3124. return;
  3125. }
  3126. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3127. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3128. is_vid_mode = true;
  3129. is_regdma_blocking = (is_vid_mode ||
  3130. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3131. /* don't perform flush/start operations for slave encoders */
  3132. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3133. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3134. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3135. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3136. continue;
  3137. ctl = phys->hw_ctl;
  3138. if (!ctl)
  3139. continue;
  3140. if (phys->connector)
  3141. topology = sde_connector_get_topology_name(
  3142. phys->connector);
  3143. if (!phys->ops.needs_single_flush ||
  3144. !phys->ops.needs_single_flush(phys)) {
  3145. if (config_changed && ctl->ops.reg_dma_flush)
  3146. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3147. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0,
  3148. config_changed);
  3149. } else if (ctl->ops.get_pending_flush) {
  3150. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3151. }
  3152. }
  3153. /* for split flush, combine pending flush masks and send to master */
  3154. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3155. ctl = sde_enc->cur_master->hw_ctl;
  3156. if (config_changed && ctl->ops.reg_dma_flush)
  3157. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3158. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3159. &pending_flush,
  3160. config_changed);
  3161. }
  3162. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3163. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3164. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3165. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3166. continue;
  3167. if (!phys->ops.needs_single_flush ||
  3168. !phys->ops.needs_single_flush(phys)) {
  3169. pending_kickoff_cnt =
  3170. sde_encoder_phys_inc_pending(phys);
  3171. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3172. } else {
  3173. pending_kickoff_cnt =
  3174. sde_encoder_phys_inc_pending(phys);
  3175. SDE_EVT32(pending_kickoff_cnt,
  3176. pending_flush.pending_flush_mask,
  3177. SDE_EVTLOG_FUNC_CASE2);
  3178. }
  3179. }
  3180. if (sde_enc->misr_enable)
  3181. sde_encoder_misr_configure(&sde_enc->base, true,
  3182. sde_enc->misr_frame_count);
  3183. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3184. if (crtc_misr_info.misr_enable && sde_crtc &&
  3185. sde_crtc->misr_reconfigure) {
  3186. sde_crtc_misr_setup(sde_enc->crtc, true,
  3187. crtc_misr_info.misr_frame_count);
  3188. sde_crtc->misr_reconfigure = false;
  3189. }
  3190. _sde_encoder_trigger_start(sde_enc->cur_master);
  3191. if (sde_enc->elevated_ahb_vote) {
  3192. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3193. priv = sde_enc->base.dev->dev_private;
  3194. if (sde_kms != NULL) {
  3195. sde_power_scale_reg_bus(&priv->phandle,
  3196. VOTE_INDEX_LOW,
  3197. false);
  3198. }
  3199. sde_enc->elevated_ahb_vote = false;
  3200. }
  3201. }
  3202. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3203. struct drm_encoder *drm_enc,
  3204. unsigned long *affected_displays,
  3205. int num_active_phys)
  3206. {
  3207. struct sde_encoder_virt *sde_enc;
  3208. struct sde_encoder_phys *master;
  3209. enum sde_rm_topology_name topology;
  3210. bool is_right_only;
  3211. if (!drm_enc || !affected_displays)
  3212. return;
  3213. sde_enc = to_sde_encoder_virt(drm_enc);
  3214. master = sde_enc->cur_master;
  3215. if (!master || !master->connector)
  3216. return;
  3217. topology = sde_connector_get_topology_name(master->connector);
  3218. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3219. return;
  3220. /*
  3221. * For pingpong split, the slave pingpong won't generate IRQs. For
  3222. * right-only updates, we can't swap pingpongs, or simply swap the
  3223. * master/slave assignment, we actually have to swap the interfaces
  3224. * so that the master physical encoder will use a pingpong/interface
  3225. * that generates irqs on which to wait.
  3226. */
  3227. is_right_only = !test_bit(0, affected_displays) &&
  3228. test_bit(1, affected_displays);
  3229. if (is_right_only && !sde_enc->intfs_swapped) {
  3230. /* right-only update swap interfaces */
  3231. swap(sde_enc->phys_encs[0]->intf_idx,
  3232. sde_enc->phys_encs[1]->intf_idx);
  3233. sde_enc->intfs_swapped = true;
  3234. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3235. /* left-only or full update, swap back */
  3236. swap(sde_enc->phys_encs[0]->intf_idx,
  3237. sde_enc->phys_encs[1]->intf_idx);
  3238. sde_enc->intfs_swapped = false;
  3239. }
  3240. SDE_DEBUG_ENC(sde_enc,
  3241. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3242. is_right_only, sde_enc->intfs_swapped,
  3243. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3244. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3245. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3246. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3247. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3248. *affected_displays);
  3249. /* ppsplit always uses master since ppslave invalid for irqs*/
  3250. if (num_active_phys == 1)
  3251. *affected_displays = BIT(0);
  3252. }
  3253. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3254. struct sde_encoder_kickoff_params *params)
  3255. {
  3256. struct sde_encoder_virt *sde_enc;
  3257. struct sde_encoder_phys *phys;
  3258. int i, num_active_phys;
  3259. bool master_assigned = false;
  3260. if (!drm_enc || !params)
  3261. return;
  3262. sde_enc = to_sde_encoder_virt(drm_enc);
  3263. if (sde_enc->num_phys_encs <= 1)
  3264. return;
  3265. /* count bits set */
  3266. num_active_phys = hweight_long(params->affected_displays);
  3267. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3268. params->affected_displays, num_active_phys);
  3269. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3270. num_active_phys);
  3271. /* for left/right only update, ppsplit master switches interface */
  3272. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3273. &params->affected_displays, num_active_phys);
  3274. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3275. enum sde_enc_split_role prv_role, new_role;
  3276. bool active = false;
  3277. phys = sde_enc->phys_encs[i];
  3278. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3279. continue;
  3280. active = test_bit(i, &params->affected_displays);
  3281. prv_role = phys->split_role;
  3282. if (active && num_active_phys == 1)
  3283. new_role = ENC_ROLE_SOLO;
  3284. else if (active && !master_assigned)
  3285. new_role = ENC_ROLE_MASTER;
  3286. else if (active)
  3287. new_role = ENC_ROLE_SLAVE;
  3288. else
  3289. new_role = ENC_ROLE_SKIP;
  3290. phys->ops.update_split_role(phys, new_role);
  3291. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3292. sde_enc->cur_master = phys;
  3293. master_assigned = true;
  3294. }
  3295. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3296. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3297. phys->split_role, active);
  3298. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3299. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3300. phys->split_role, active, num_active_phys);
  3301. }
  3302. }
  3303. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3304. {
  3305. struct sde_encoder_virt *sde_enc;
  3306. struct msm_display_info *disp_info;
  3307. if (!drm_enc) {
  3308. SDE_ERROR("invalid encoder\n");
  3309. return false;
  3310. }
  3311. sde_enc = to_sde_encoder_virt(drm_enc);
  3312. disp_info = &sde_enc->disp_info;
  3313. return (disp_info->curr_panel_mode == mode);
  3314. }
  3315. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3316. {
  3317. struct sde_encoder_virt *sde_enc;
  3318. struct sde_encoder_phys *phys;
  3319. unsigned int i;
  3320. struct sde_hw_ctl *ctl;
  3321. if (!drm_enc) {
  3322. SDE_ERROR("invalid encoder\n");
  3323. return;
  3324. }
  3325. sde_enc = to_sde_encoder_virt(drm_enc);
  3326. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3327. phys = sde_enc->phys_encs[i];
  3328. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3329. sde_encoder_check_curr_mode(drm_enc,
  3330. MSM_DISPLAY_CMD_MODE)) {
  3331. ctl = phys->hw_ctl;
  3332. if (ctl->ops.trigger_pending)
  3333. /* update only for command mode primary ctl */
  3334. ctl->ops.trigger_pending(ctl);
  3335. }
  3336. }
  3337. sde_enc->idle_pc_restore = false;
  3338. }
  3339. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3340. {
  3341. struct sde_encoder_virt *sde_enc = container_of(work,
  3342. struct sde_encoder_virt, esd_trigger_work);
  3343. if (!sde_enc) {
  3344. SDE_ERROR("invalid sde encoder\n");
  3345. return;
  3346. }
  3347. sde_encoder_resource_control(&sde_enc->base,
  3348. SDE_ENC_RC_EVENT_KICKOFF);
  3349. }
  3350. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3351. {
  3352. struct sde_encoder_virt *sde_enc = container_of(work,
  3353. struct sde_encoder_virt, input_event_work);
  3354. if (!sde_enc) {
  3355. SDE_ERROR("invalid sde encoder\n");
  3356. return;
  3357. }
  3358. sde_encoder_resource_control(&sde_enc->base,
  3359. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3360. }
  3361. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  3362. {
  3363. struct sde_encoder_virt *sde_enc = container_of(work,
  3364. struct sde_encoder_virt, early_wakeup_work);
  3365. if (!sde_enc) {
  3366. SDE_ERROR("invalid sde encoder\n");
  3367. return;
  3368. }
  3369. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  3370. sde_encoder_resource_control(&sde_enc->base,
  3371. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3372. SDE_ATRACE_END("encoder_early_wakeup");
  3373. }
  3374. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  3375. {
  3376. struct sde_encoder_virt *sde_enc = NULL;
  3377. struct msm_drm_thread *disp_thread = NULL;
  3378. struct msm_drm_private *priv = NULL;
  3379. priv = drm_enc->dev->dev_private;
  3380. sde_enc = to_sde_encoder_virt(drm_enc);
  3381. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  3382. SDE_DEBUG_ENC(sde_enc,
  3383. "should only early wake up command mode display\n");
  3384. return;
  3385. }
  3386. if (!sde_enc->crtc || (sde_enc->crtc->index
  3387. >= ARRAY_SIZE(priv->event_thread))) {
  3388. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  3389. sde_enc->crtc == NULL,
  3390. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  3391. return;
  3392. }
  3393. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  3394. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  3395. kthread_queue_work(&disp_thread->worker,
  3396. &sde_enc->early_wakeup_work);
  3397. SDE_ATRACE_END("queue_early_wakeup_work");
  3398. }
  3399. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3400. {
  3401. static const uint64_t timeout_us = 50000;
  3402. static const uint64_t sleep_us = 20;
  3403. struct sde_encoder_virt *sde_enc;
  3404. ktime_t cur_ktime, exp_ktime;
  3405. uint32_t line_count, tmp, i;
  3406. if (!drm_enc) {
  3407. SDE_ERROR("invalid encoder\n");
  3408. return -EINVAL;
  3409. }
  3410. sde_enc = to_sde_encoder_virt(drm_enc);
  3411. if (!sde_enc->cur_master ||
  3412. !sde_enc->cur_master->ops.get_line_count) {
  3413. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3414. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3415. return -EINVAL;
  3416. }
  3417. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3418. line_count = sde_enc->cur_master->ops.get_line_count(
  3419. sde_enc->cur_master);
  3420. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3421. tmp = line_count;
  3422. line_count = sde_enc->cur_master->ops.get_line_count(
  3423. sde_enc->cur_master);
  3424. if (line_count < tmp) {
  3425. SDE_EVT32(DRMID(drm_enc), line_count);
  3426. return 0;
  3427. }
  3428. cur_ktime = ktime_get();
  3429. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3430. break;
  3431. usleep_range(sleep_us / 2, sleep_us);
  3432. }
  3433. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3434. return -ETIMEDOUT;
  3435. }
  3436. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3437. {
  3438. struct drm_encoder *drm_enc;
  3439. struct sde_rm_hw_iter rm_iter;
  3440. bool lm_valid = false;
  3441. bool intf_valid = false;
  3442. if (!phys_enc || !phys_enc->parent) {
  3443. SDE_ERROR("invalid encoder\n");
  3444. return -EINVAL;
  3445. }
  3446. drm_enc = phys_enc->parent;
  3447. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3448. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3449. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3450. phys_enc->has_intf_te)) {
  3451. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3452. SDE_HW_BLK_INTF);
  3453. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3454. struct sde_hw_intf *hw_intf =
  3455. (struct sde_hw_intf *)rm_iter.hw;
  3456. if (!hw_intf)
  3457. continue;
  3458. if (phys_enc->hw_ctl->ops.update_bitmask)
  3459. phys_enc->hw_ctl->ops.update_bitmask(
  3460. phys_enc->hw_ctl,
  3461. SDE_HW_FLUSH_INTF,
  3462. hw_intf->idx, 1);
  3463. intf_valid = true;
  3464. }
  3465. if (!intf_valid) {
  3466. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3467. "intf not found to flush\n");
  3468. return -EFAULT;
  3469. }
  3470. } else {
  3471. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3472. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3473. struct sde_hw_mixer *hw_lm =
  3474. (struct sde_hw_mixer *)rm_iter.hw;
  3475. if (!hw_lm)
  3476. continue;
  3477. /* update LM flush for HW without INTF TE */
  3478. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3479. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3480. phys_enc->hw_ctl,
  3481. hw_lm->idx, 1);
  3482. lm_valid = true;
  3483. }
  3484. if (!lm_valid) {
  3485. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3486. "lm not found to flush\n");
  3487. return -EFAULT;
  3488. }
  3489. }
  3490. return 0;
  3491. }
  3492. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3493. struct sde_encoder_virt *sde_enc)
  3494. {
  3495. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3496. struct sde_hw_mdp *mdptop = NULL;
  3497. sde_enc->dynamic_hdr_updated = false;
  3498. if (sde_enc->cur_master) {
  3499. mdptop = sde_enc->cur_master->hw_mdptop;
  3500. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3501. sde_enc->cur_master->connector);
  3502. }
  3503. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3504. return;
  3505. if (mdptop->ops.set_hdr_plus_metadata) {
  3506. sde_enc->dynamic_hdr_updated = true;
  3507. mdptop->ops.set_hdr_plus_metadata(
  3508. mdptop, dhdr_meta->dynamic_hdr_payload,
  3509. dhdr_meta->dynamic_hdr_payload_size,
  3510. sde_enc->cur_master->intf_idx == INTF_0 ?
  3511. 0 : 1);
  3512. }
  3513. }
  3514. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3515. {
  3516. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3517. struct sde_encoder_phys *phys;
  3518. int i;
  3519. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3520. phys = sde_enc->phys_encs[i];
  3521. if (phys && phys->ops.hw_reset)
  3522. phys->ops.hw_reset(phys);
  3523. }
  3524. }
  3525. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3526. struct sde_encoder_kickoff_params *params)
  3527. {
  3528. struct sde_encoder_virt *sde_enc;
  3529. struct sde_encoder_phys *phys;
  3530. struct sde_kms *sde_kms = NULL;
  3531. struct sde_crtc *sde_crtc;
  3532. bool needs_hw_reset = false, is_cmd_mode;
  3533. int i, rc, ret = 0;
  3534. struct msm_display_info *disp_info;
  3535. if (!drm_enc || !params || !drm_enc->dev ||
  3536. !drm_enc->dev->dev_private) {
  3537. SDE_ERROR("invalid args\n");
  3538. return -EINVAL;
  3539. }
  3540. sde_enc = to_sde_encoder_virt(drm_enc);
  3541. sde_kms = sde_encoder_get_kms(drm_enc);
  3542. if (!sde_kms)
  3543. return -EINVAL;
  3544. disp_info = &sde_enc->disp_info;
  3545. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3546. SDE_DEBUG_ENC(sde_enc, "\n");
  3547. SDE_EVT32(DRMID(drm_enc));
  3548. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc,
  3549. MSM_DISPLAY_CMD_MODE);
  3550. if (sde_enc->cur_master && sde_enc->cur_master->connector
  3551. && is_cmd_mode)
  3552. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3553. sde_enc->cur_master->connector->state,
  3554. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3555. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3556. /* prepare for next kickoff, may include waiting on previous kickoff */
  3557. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3558. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3559. phys = sde_enc->phys_encs[i];
  3560. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3561. params->recovery_events_enabled =
  3562. sde_enc->recovery_events_enabled;
  3563. if (phys) {
  3564. if (phys->ops.prepare_for_kickoff) {
  3565. rc = phys->ops.prepare_for_kickoff(
  3566. phys, params);
  3567. if (rc)
  3568. ret = rc;
  3569. }
  3570. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3571. needs_hw_reset = true;
  3572. _sde_encoder_setup_dither(phys);
  3573. if (sde_enc->cur_master &&
  3574. sde_connector_is_qsync_updated(
  3575. sde_enc->cur_master->connector))
  3576. _helper_flush_qsync(phys);
  3577. }
  3578. }
  3579. if (is_cmd_mode && sde_enc->cur_master &&
  3580. (sde_connector_is_qsync_updated(sde_enc->cur_master->connector) ||
  3581. _sde_encoder_is_autorefresh_enabled(sde_enc)))
  3582. _sde_encoder_update_rsc_client(drm_enc, true);
  3583. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3584. if (rc) {
  3585. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3586. ret = rc;
  3587. goto end;
  3588. }
  3589. /* if any phys needs reset, reset all phys, in-order */
  3590. if (needs_hw_reset)
  3591. sde_encoder_needs_hw_reset(drm_enc);
  3592. _sde_encoder_update_master(drm_enc, params);
  3593. _sde_encoder_update_roi(drm_enc);
  3594. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3595. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3596. if (rc) {
  3597. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3598. sde_enc->cur_master->connector->base.id,
  3599. rc);
  3600. ret = rc;
  3601. }
  3602. }
  3603. if (sde_enc->cur_master &&
  3604. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3605. !sde_enc->cur_master->cont_splash_enabled)) {
  3606. rc = sde_encoder_dce_setup(sde_enc, params);
  3607. if (rc) {
  3608. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3609. ret = rc;
  3610. }
  3611. }
  3612. sde_encoder_dce_flush(sde_enc);
  3613. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3614. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3615. sde_enc->cur_master, sde_kms->qdss_enabled);
  3616. end:
  3617. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3618. return ret;
  3619. }
  3620. /**
  3621. * _sde_encoder_reset_ctl_hw - reset h/w configuration for all ctl's associated
  3622. * with the specified encoder, and unstage all pipes from it
  3623. * @encoder: encoder pointer
  3624. * Returns: 0 on success
  3625. */
  3626. static int _sde_encoder_reset_ctl_hw(struct drm_encoder *drm_enc)
  3627. {
  3628. struct sde_encoder_virt *sde_enc;
  3629. struct sde_encoder_phys *phys;
  3630. unsigned int i;
  3631. int rc = 0;
  3632. if (!drm_enc) {
  3633. SDE_ERROR("invalid encoder\n");
  3634. return -EINVAL;
  3635. }
  3636. sde_enc = to_sde_encoder_virt(drm_enc);
  3637. SDE_ATRACE_BEGIN("encoder_release_lm");
  3638. SDE_DEBUG_ENC(sde_enc, "\n");
  3639. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3640. phys = sde_enc->phys_encs[i];
  3641. if (!phys)
  3642. continue;
  3643. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0);
  3644. rc = sde_encoder_helper_reset_mixers(phys, NULL);
  3645. if (rc)
  3646. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  3647. }
  3648. SDE_ATRACE_END("encoder_release_lm");
  3649. return rc;
  3650. }
  3651. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool is_error,
  3652. bool config_changed)
  3653. {
  3654. struct sde_encoder_virt *sde_enc;
  3655. struct sde_encoder_phys *phys;
  3656. unsigned int i;
  3657. if (!drm_enc) {
  3658. SDE_ERROR("invalid encoder\n");
  3659. return;
  3660. }
  3661. SDE_ATRACE_BEGIN("encoder_kickoff");
  3662. sde_enc = to_sde_encoder_virt(drm_enc);
  3663. SDE_DEBUG_ENC(sde_enc, "\n");
  3664. /* create a 'no pipes' commit to release buffers on errors */
  3665. if (is_error)
  3666. _sde_encoder_reset_ctl_hw(drm_enc);
  3667. if (sde_enc->delay_kickoff) {
  3668. u32 loop_count = 20;
  3669. u32 sleep = DELAY_KICKOFF_POLL_TIMEOUT_US / loop_count;
  3670. for (i = 0; i < loop_count; i++) {
  3671. usleep_range(sleep, sleep * 2);
  3672. if (!sde_enc->delay_kickoff)
  3673. break;
  3674. }
  3675. SDE_EVT32(DRMID(drm_enc), i, SDE_EVTLOG_FUNC_CASE1);
  3676. }
  3677. /* All phys encs are ready to go, trigger the kickoff */
  3678. _sde_encoder_kickoff_phys(sde_enc, config_changed);
  3679. /* allow phys encs to handle any post-kickoff business */
  3680. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3681. phys = sde_enc->phys_encs[i];
  3682. if (phys && phys->ops.handle_post_kickoff)
  3683. phys->ops.handle_post_kickoff(phys);
  3684. }
  3685. if (sde_enc->autorefresh_solver_disable &&
  3686. !_sde_encoder_is_autorefresh_enabled(sde_enc))
  3687. _sde_encoder_update_rsc_client(drm_enc, true);
  3688. SDE_ATRACE_END("encoder_kickoff");
  3689. }
  3690. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3691. struct sde_hw_pp_vsync_info *info)
  3692. {
  3693. struct sde_encoder_virt *sde_enc;
  3694. struct sde_encoder_phys *phys;
  3695. int i, ret;
  3696. if (!drm_enc || !info)
  3697. return;
  3698. sde_enc = to_sde_encoder_virt(drm_enc);
  3699. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3700. phys = sde_enc->phys_encs[i];
  3701. if (phys && phys->hw_intf && phys->hw_pp
  3702. && phys->hw_intf->ops.get_vsync_info) {
  3703. ret = phys->hw_intf->ops.get_vsync_info(
  3704. phys->hw_intf, &info[i]);
  3705. if (!ret) {
  3706. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3707. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3708. }
  3709. }
  3710. }
  3711. }
  3712. void sde_encoder_get_transfer_time(struct drm_encoder *drm_enc,
  3713. u32 *transfer_time_us)
  3714. {
  3715. struct sde_encoder_virt *sde_enc;
  3716. struct msm_mode_info *info;
  3717. if (!drm_enc || !transfer_time_us) {
  3718. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  3719. !transfer_time_us);
  3720. return;
  3721. }
  3722. sde_enc = to_sde_encoder_virt(drm_enc);
  3723. info = &sde_enc->mode_info;
  3724. *transfer_time_us = info->mdp_transfer_time_us;
  3725. }
  3726. u32 sde_encoder_helper_get_kickoff_timeout_ms(struct drm_encoder *drm_enc)
  3727. {
  3728. struct drm_encoder *src_enc = drm_enc;
  3729. struct sde_encoder_virt *sde_enc;
  3730. u32 fps;
  3731. if (!drm_enc) {
  3732. SDE_ERROR("invalid encoder\n");
  3733. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3734. }
  3735. if (sde_encoder_in_clone_mode(drm_enc))
  3736. src_enc = sde_crtc_get_src_encoder_of_clone(drm_enc->crtc);
  3737. if (!src_enc)
  3738. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3739. sde_enc = to_sde_encoder_virt(src_enc);
  3740. fps = sde_enc->mode_info.frame_rate;
  3741. if (!fps || fps >= DEFAULT_TIMEOUT_FPS_THRESHOLD)
  3742. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3743. else
  3744. return (SEC_TO_MILLI_SEC / fps) * 2;
  3745. }
  3746. int sde_encoder_get_avr_status(struct drm_encoder *drm_enc)
  3747. {
  3748. struct sde_encoder_virt *sde_enc;
  3749. struct sde_encoder_phys *master;
  3750. bool is_vid_mode;
  3751. if (!drm_enc)
  3752. return -EINVAL;
  3753. sde_enc = to_sde_encoder_virt(drm_enc);
  3754. master = sde_enc->cur_master;
  3755. is_vid_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CAP_VID_MODE);
  3756. if (!master || !is_vid_mode || !sde_connector_get_qsync_mode(master->connector))
  3757. return -ENODATA;
  3758. if (!master->hw_intf->ops.get_avr_status)
  3759. return -EOPNOTSUPP;
  3760. return master->hw_intf->ops.get_avr_status(master->hw_intf);
  3761. }
  3762. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3763. struct drm_framebuffer *fb)
  3764. {
  3765. struct drm_encoder *drm_enc;
  3766. struct sde_hw_mixer_cfg mixer;
  3767. struct sde_rm_hw_iter lm_iter;
  3768. bool lm_valid = false;
  3769. if (!phys_enc || !phys_enc->parent) {
  3770. SDE_ERROR("invalid encoder\n");
  3771. return -EINVAL;
  3772. }
  3773. drm_enc = phys_enc->parent;
  3774. memset(&mixer, 0, sizeof(mixer));
  3775. /* reset associated CTL/LMs */
  3776. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3777. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3778. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3779. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3780. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  3781. if (!hw_lm)
  3782. continue;
  3783. /* need to flush LM to remove it */
  3784. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3785. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3786. phys_enc->hw_ctl,
  3787. hw_lm->idx, 1);
  3788. if (fb) {
  3789. /* assume a single LM if targeting a frame buffer */
  3790. if (lm_valid)
  3791. continue;
  3792. mixer.out_height = fb->height;
  3793. mixer.out_width = fb->width;
  3794. if (hw_lm->ops.setup_mixer_out)
  3795. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  3796. }
  3797. lm_valid = true;
  3798. /* only enable border color on LM */
  3799. if (phys_enc->hw_ctl->ops.setup_blendstage)
  3800. phys_enc->hw_ctl->ops.setup_blendstage(
  3801. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  3802. }
  3803. if (!lm_valid) {
  3804. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  3805. return -EFAULT;
  3806. }
  3807. return 0;
  3808. }
  3809. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  3810. {
  3811. struct sde_encoder_virt *sde_enc;
  3812. struct sde_encoder_phys *phys;
  3813. int i, rc = 0, ret = 0;
  3814. struct sde_hw_ctl *ctl;
  3815. if (!drm_enc) {
  3816. SDE_ERROR("invalid encoder\n");
  3817. return -EINVAL;
  3818. }
  3819. sde_enc = to_sde_encoder_virt(drm_enc);
  3820. /* update the qsync parameters for the current frame */
  3821. if (sde_enc->cur_master)
  3822. sde_connector_set_qsync_params(
  3823. sde_enc->cur_master->connector);
  3824. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3825. phys = sde_enc->phys_encs[i];
  3826. if (phys && phys->ops.prepare_commit)
  3827. phys->ops.prepare_commit(phys);
  3828. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3829. ret = -ETIMEDOUT;
  3830. if (phys && phys->hw_ctl) {
  3831. ctl = phys->hw_ctl;
  3832. /*
  3833. * avoid clearing the pending flush during the first
  3834. * frame update after idle power collpase as the
  3835. * restore path would have updated the pending flush
  3836. */
  3837. if (!sde_enc->idle_pc_restore &&
  3838. ctl->ops.clear_pending_flush)
  3839. ctl->ops.clear_pending_flush(ctl);
  3840. }
  3841. }
  3842. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3843. rc = sde_connector_prepare_commit(
  3844. sde_enc->cur_master->connector);
  3845. if (rc)
  3846. SDE_ERROR_ENC(sde_enc,
  3847. "prepare commit failed conn %d rc %d\n",
  3848. sde_enc->cur_master->connector->base.id,
  3849. rc);
  3850. }
  3851. return ret;
  3852. }
  3853. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  3854. bool enable, u32 frame_count)
  3855. {
  3856. if (!phys_enc)
  3857. return;
  3858. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  3859. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  3860. enable, frame_count);
  3861. }
  3862. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  3863. bool nonblock, u32 *misr_value)
  3864. {
  3865. if (!phys_enc)
  3866. return -EINVAL;
  3867. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  3868. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  3869. nonblock, misr_value) : -ENOTSUPP;
  3870. }
  3871. #ifdef CONFIG_DEBUG_FS
  3872. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  3873. {
  3874. struct sde_encoder_virt *sde_enc;
  3875. int i;
  3876. if (!s || !s->private)
  3877. return -EINVAL;
  3878. sde_enc = s->private;
  3879. mutex_lock(&sde_enc->enc_lock);
  3880. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3881. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3882. if (!phys)
  3883. continue;
  3884. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  3885. phys->intf_idx - INTF_0,
  3886. atomic_read(&phys->vsync_cnt),
  3887. atomic_read(&phys->underrun_cnt));
  3888. switch (phys->intf_mode) {
  3889. case INTF_MODE_VIDEO:
  3890. seq_puts(s, "mode: video\n");
  3891. break;
  3892. case INTF_MODE_CMD:
  3893. seq_puts(s, "mode: command\n");
  3894. break;
  3895. case INTF_MODE_WB_BLOCK:
  3896. seq_puts(s, "mode: wb block\n");
  3897. break;
  3898. case INTF_MODE_WB_LINE:
  3899. seq_puts(s, "mode: wb line\n");
  3900. break;
  3901. default:
  3902. seq_puts(s, "mode: ???\n");
  3903. break;
  3904. }
  3905. }
  3906. mutex_unlock(&sde_enc->enc_lock);
  3907. return 0;
  3908. }
  3909. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  3910. struct file *file)
  3911. {
  3912. return single_open(file, _sde_encoder_status_show, inode->i_private);
  3913. }
  3914. static ssize_t _sde_encoder_misr_setup(struct file *file,
  3915. const char __user *user_buf, size_t count, loff_t *ppos)
  3916. {
  3917. struct sde_encoder_virt *sde_enc;
  3918. char buf[MISR_BUFF_SIZE + 1];
  3919. size_t buff_copy;
  3920. u32 frame_count, enable;
  3921. struct sde_kms *sde_kms = NULL;
  3922. struct drm_encoder *drm_enc;
  3923. if (!file || !file->private_data)
  3924. return -EINVAL;
  3925. sde_enc = file->private_data;
  3926. if (!sde_enc)
  3927. return -EINVAL;
  3928. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3929. if (!sde_kms)
  3930. return -EINVAL;
  3931. drm_enc = &sde_enc->base;
  3932. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3933. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  3934. return -ENOTSUPP;
  3935. }
  3936. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  3937. if (copy_from_user(buf, user_buf, buff_copy))
  3938. return -EINVAL;
  3939. buf[buff_copy] = 0; /* end of string */
  3940. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  3941. return -EINVAL;
  3942. sde_enc->misr_enable = enable;
  3943. sde_enc->misr_reconfigure = true;
  3944. sde_enc->misr_frame_count = frame_count;
  3945. return count;
  3946. }
  3947. static ssize_t _sde_encoder_misr_read(struct file *file,
  3948. char __user *user_buff, size_t count, loff_t *ppos)
  3949. {
  3950. struct sde_encoder_virt *sde_enc;
  3951. struct sde_kms *sde_kms = NULL;
  3952. struct drm_encoder *drm_enc;
  3953. struct sde_vm_ops *vm_ops;
  3954. int i = 0, len = 0;
  3955. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  3956. int rc;
  3957. if (*ppos)
  3958. return 0;
  3959. if (!file || !file->private_data)
  3960. return -EINVAL;
  3961. sde_enc = file->private_data;
  3962. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3963. if (!sde_kms)
  3964. return -EINVAL;
  3965. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3966. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  3967. return -ENOTSUPP;
  3968. }
  3969. drm_enc = &sde_enc->base;
  3970. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3971. if (rc < 0)
  3972. return rc;
  3973. vm_ops = sde_vm_get_ops(sde_kms);
  3974. sde_vm_lock(sde_kms);
  3975. if (vm_ops && vm_ops->vm_owns_hw && !vm_ops->vm_owns_hw(sde_kms)) {
  3976. SDE_DEBUG("op not supported due to HW unavailablity\n");
  3977. rc = -EOPNOTSUPP;
  3978. goto end;
  3979. }
  3980. if (!sde_enc->misr_enable) {
  3981. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3982. "disabled\n");
  3983. goto buff_check;
  3984. }
  3985. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3986. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3987. u32 misr_value = 0;
  3988. if (!phys || !phys->ops.collect_misr) {
  3989. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3990. "invalid\n");
  3991. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  3992. continue;
  3993. }
  3994. rc = phys->ops.collect_misr(phys, false, &misr_value);
  3995. if (rc) {
  3996. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3997. "invalid\n");
  3998. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  3999. rc);
  4000. continue;
  4001. } else {
  4002. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4003. "Intf idx:%d\n",
  4004. phys->intf_idx - INTF_0);
  4005. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4006. "0x%x\n", misr_value);
  4007. }
  4008. }
  4009. buff_check:
  4010. if (count <= len) {
  4011. len = 0;
  4012. goto end;
  4013. }
  4014. if (copy_to_user(user_buff, buf, len)) {
  4015. len = -EFAULT;
  4016. goto end;
  4017. }
  4018. *ppos += len; /* increase offset */
  4019. end:
  4020. sde_vm_unlock(sde_kms);
  4021. pm_runtime_put_sync(drm_enc->dev->dev);
  4022. return len;
  4023. }
  4024. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4025. {
  4026. struct sde_encoder_virt *sde_enc;
  4027. struct sde_kms *sde_kms;
  4028. int i;
  4029. static const struct file_operations debugfs_status_fops = {
  4030. .open = _sde_encoder_debugfs_status_open,
  4031. .read = seq_read,
  4032. .llseek = seq_lseek,
  4033. .release = single_release,
  4034. };
  4035. static const struct file_operations debugfs_misr_fops = {
  4036. .open = simple_open,
  4037. .read = _sde_encoder_misr_read,
  4038. .write = _sde_encoder_misr_setup,
  4039. };
  4040. char name[SDE_NAME_SIZE];
  4041. if (!drm_enc) {
  4042. SDE_ERROR("invalid encoder\n");
  4043. return -EINVAL;
  4044. }
  4045. sde_enc = to_sde_encoder_virt(drm_enc);
  4046. sde_kms = sde_encoder_get_kms(drm_enc);
  4047. if (!sde_kms) {
  4048. SDE_ERROR("invalid sde_kms\n");
  4049. return -EINVAL;
  4050. }
  4051. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4052. /* create overall sub-directory for the encoder */
  4053. sde_enc->debugfs_root = debugfs_create_dir(name,
  4054. drm_enc->dev->primary->debugfs_root);
  4055. if (!sde_enc->debugfs_root)
  4056. return -ENOMEM;
  4057. /* don't error check these */
  4058. debugfs_create_file("status", 0400,
  4059. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4060. debugfs_create_file("misr_data", 0600,
  4061. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4062. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4063. &sde_enc->idle_pc_enabled);
  4064. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4065. &sde_enc->frame_trigger_mode);
  4066. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4067. if (sde_enc->phys_encs[i] &&
  4068. sde_enc->phys_encs[i]->ops.late_register)
  4069. sde_enc->phys_encs[i]->ops.late_register(
  4070. sde_enc->phys_encs[i],
  4071. sde_enc->debugfs_root);
  4072. return 0;
  4073. }
  4074. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4075. {
  4076. struct sde_encoder_virt *sde_enc;
  4077. if (!drm_enc)
  4078. return;
  4079. sde_enc = to_sde_encoder_virt(drm_enc);
  4080. debugfs_remove_recursive(sde_enc->debugfs_root);
  4081. }
  4082. #else
  4083. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4084. {
  4085. return 0;
  4086. }
  4087. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4088. {
  4089. }
  4090. #endif
  4091. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4092. {
  4093. return _sde_encoder_init_debugfs(encoder);
  4094. }
  4095. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4096. {
  4097. _sde_encoder_destroy_debugfs(encoder);
  4098. }
  4099. static int sde_encoder_virt_add_phys_encs(
  4100. struct msm_display_info *disp_info,
  4101. struct sde_encoder_virt *sde_enc,
  4102. struct sde_enc_phys_init_params *params)
  4103. {
  4104. struct sde_encoder_phys *enc = NULL;
  4105. u32 display_caps = disp_info->capabilities;
  4106. SDE_DEBUG_ENC(sde_enc, "\n");
  4107. /*
  4108. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4109. * in this function, check up-front.
  4110. */
  4111. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4112. ARRAY_SIZE(sde_enc->phys_encs)) {
  4113. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4114. sde_enc->num_phys_encs);
  4115. return -EINVAL;
  4116. }
  4117. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4118. enc = sde_encoder_phys_vid_init(params);
  4119. if (IS_ERR_OR_NULL(enc)) {
  4120. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4121. PTR_ERR(enc));
  4122. return !enc ? -EINVAL : PTR_ERR(enc);
  4123. }
  4124. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4125. }
  4126. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4127. enc = sde_encoder_phys_cmd_init(params);
  4128. if (IS_ERR_OR_NULL(enc)) {
  4129. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4130. PTR_ERR(enc));
  4131. return !enc ? -EINVAL : PTR_ERR(enc);
  4132. }
  4133. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4134. }
  4135. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4136. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4137. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4138. else
  4139. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4140. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4141. ++sde_enc->num_phys_encs;
  4142. return 0;
  4143. }
  4144. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4145. struct sde_enc_phys_init_params *params)
  4146. {
  4147. struct sde_encoder_phys *enc = NULL;
  4148. if (!sde_enc) {
  4149. SDE_ERROR("invalid encoder\n");
  4150. return -EINVAL;
  4151. }
  4152. SDE_DEBUG_ENC(sde_enc, "\n");
  4153. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4154. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4155. sde_enc->num_phys_encs);
  4156. return -EINVAL;
  4157. }
  4158. enc = sde_encoder_phys_wb_init(params);
  4159. if (IS_ERR_OR_NULL(enc)) {
  4160. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4161. PTR_ERR(enc));
  4162. return !enc ? -EINVAL : PTR_ERR(enc);
  4163. }
  4164. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4165. ++sde_enc->num_phys_encs;
  4166. return 0;
  4167. }
  4168. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4169. struct sde_kms *sde_kms,
  4170. struct msm_display_info *disp_info,
  4171. int *drm_enc_mode)
  4172. {
  4173. int ret = 0;
  4174. int i = 0;
  4175. enum sde_intf_type intf_type;
  4176. struct sde_encoder_virt_ops parent_ops = {
  4177. sde_encoder_vblank_callback,
  4178. sde_encoder_underrun_callback,
  4179. sde_encoder_frame_done_callback,
  4180. _sde_encoder_get_qsync_fps_callback,
  4181. };
  4182. struct sde_enc_phys_init_params phys_params;
  4183. if (!sde_enc || !sde_kms) {
  4184. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4185. !sde_enc, !sde_kms);
  4186. return -EINVAL;
  4187. }
  4188. memset(&phys_params, 0, sizeof(phys_params));
  4189. phys_params.sde_kms = sde_kms;
  4190. phys_params.parent = &sde_enc->base;
  4191. phys_params.parent_ops = parent_ops;
  4192. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4193. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4194. SDE_DEBUG("\n");
  4195. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4196. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4197. intf_type = INTF_DSI;
  4198. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4199. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4200. intf_type = INTF_HDMI;
  4201. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4202. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4203. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4204. else
  4205. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4206. intf_type = INTF_DP;
  4207. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4208. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4209. intf_type = INTF_WB;
  4210. } else {
  4211. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4212. return -EINVAL;
  4213. }
  4214. WARN_ON(disp_info->num_of_h_tiles < 1);
  4215. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4216. sde_enc->te_source = disp_info->te_source;
  4217. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4218. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  4219. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  4220. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  4221. sde_enc->input_event_enabled = sde_kms->catalog->wakeup_with_touch;
  4222. mutex_lock(&sde_enc->enc_lock);
  4223. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4224. /*
  4225. * Left-most tile is at index 0, content is controller id
  4226. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4227. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4228. */
  4229. u32 controller_id = disp_info->h_tile_instance[i];
  4230. if (disp_info->num_of_h_tiles > 1) {
  4231. if (i == 0)
  4232. phys_params.split_role = ENC_ROLE_MASTER;
  4233. else
  4234. phys_params.split_role = ENC_ROLE_SLAVE;
  4235. } else {
  4236. phys_params.split_role = ENC_ROLE_SOLO;
  4237. }
  4238. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4239. i, controller_id, phys_params.split_role);
  4240. if (intf_type == INTF_WB) {
  4241. phys_params.intf_idx = INTF_MAX;
  4242. phys_params.wb_idx = sde_encoder_get_wb(
  4243. sde_kms->catalog,
  4244. intf_type, controller_id);
  4245. if (phys_params.wb_idx == WB_MAX) {
  4246. SDE_ERROR_ENC(sde_enc,
  4247. "could not get wb: type %d, id %d\n",
  4248. intf_type, controller_id);
  4249. ret = -EINVAL;
  4250. }
  4251. } else {
  4252. phys_params.wb_idx = WB_MAX;
  4253. phys_params.intf_idx = sde_encoder_get_intf(
  4254. sde_kms->catalog, intf_type,
  4255. controller_id);
  4256. if (phys_params.intf_idx == INTF_MAX) {
  4257. SDE_ERROR_ENC(sde_enc,
  4258. "could not get wb: type %d, id %d\n",
  4259. intf_type, controller_id);
  4260. ret = -EINVAL;
  4261. }
  4262. }
  4263. if (!ret) {
  4264. if (intf_type == INTF_WB)
  4265. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4266. &phys_params);
  4267. else
  4268. ret = sde_encoder_virt_add_phys_encs(
  4269. disp_info,
  4270. sde_enc,
  4271. &phys_params);
  4272. if (ret)
  4273. SDE_ERROR_ENC(sde_enc,
  4274. "failed to add phys encs\n");
  4275. }
  4276. }
  4277. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4278. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4279. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4280. if (vid_phys) {
  4281. atomic_set(&vid_phys->vsync_cnt, 0);
  4282. atomic_set(&vid_phys->underrun_cnt, 0);
  4283. }
  4284. if (cmd_phys) {
  4285. atomic_set(&cmd_phys->vsync_cnt, 0);
  4286. atomic_set(&cmd_phys->underrun_cnt, 0);
  4287. }
  4288. }
  4289. mutex_unlock(&sde_enc->enc_lock);
  4290. return ret;
  4291. }
  4292. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4293. .mode_set = sde_encoder_virt_mode_set,
  4294. .disable = sde_encoder_virt_disable,
  4295. .enable = sde_encoder_virt_enable,
  4296. .atomic_check = sde_encoder_virt_atomic_check,
  4297. };
  4298. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4299. .destroy = sde_encoder_destroy,
  4300. .late_register = sde_encoder_late_register,
  4301. .early_unregister = sde_encoder_early_unregister,
  4302. };
  4303. struct drm_encoder *sde_encoder_init(struct drm_device *dev, struct msm_display_info *disp_info)
  4304. {
  4305. struct msm_drm_private *priv = dev->dev_private;
  4306. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4307. struct drm_encoder *drm_enc = NULL;
  4308. struct sde_encoder_virt *sde_enc = NULL;
  4309. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4310. char name[SDE_NAME_SIZE];
  4311. int ret = 0, i, intf_index = INTF_MAX;
  4312. struct sde_encoder_phys *phys = NULL;
  4313. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4314. if (!sde_enc) {
  4315. ret = -ENOMEM;
  4316. goto fail;
  4317. }
  4318. mutex_init(&sde_enc->enc_lock);
  4319. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4320. &drm_enc_mode);
  4321. if (ret)
  4322. goto fail;
  4323. sde_enc->cur_master = NULL;
  4324. spin_lock_init(&sde_enc->enc_spinlock);
  4325. mutex_init(&sde_enc->vblank_ctl_lock);
  4326. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4327. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4328. drm_enc = &sde_enc->base;
  4329. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4330. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4331. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4332. phys = sde_enc->phys_encs[i];
  4333. if (!phys)
  4334. continue;
  4335. if (phys->ops.is_master && phys->ops.is_master(phys))
  4336. intf_index = phys->intf_idx - INTF_0;
  4337. }
  4338. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4339. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4340. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4341. SDE_RSC_PRIMARY_DISP_CLIENT :
  4342. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4343. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4344. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4345. PTR_ERR(sde_enc->rsc_client));
  4346. sde_enc->rsc_client = NULL;
  4347. }
  4348. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  4349. sde_enc->input_event_enabled) {
  4350. ret = _sde_encoder_input_handler(sde_enc);
  4351. if (ret)
  4352. SDE_ERROR(
  4353. "input handler registration failed, rc = %d\n", ret);
  4354. }
  4355. mutex_init(&sde_enc->rc_lock);
  4356. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4357. sde_encoder_off_work);
  4358. sde_enc->vblank_enabled = false;
  4359. sde_enc->qdss_status = false;
  4360. kthread_init_work(&sde_enc->input_event_work,
  4361. sde_encoder_input_event_work_handler);
  4362. kthread_init_work(&sde_enc->early_wakeup_work,
  4363. sde_encoder_early_wakeup_work_handler);
  4364. kthread_init_work(&sde_enc->esd_trigger_work,
  4365. sde_encoder_esd_trigger_work_handler);
  4366. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4367. SDE_DEBUG_ENC(sde_enc, "created\n");
  4368. return drm_enc;
  4369. fail:
  4370. SDE_ERROR("failed to create encoder\n");
  4371. if (drm_enc)
  4372. sde_encoder_destroy(drm_enc);
  4373. return ERR_PTR(ret);
  4374. }
  4375. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4376. enum msm_event_wait event)
  4377. {
  4378. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4379. struct sde_encoder_virt *sde_enc = NULL;
  4380. int i, ret = 0;
  4381. char atrace_buf[32];
  4382. if (!drm_enc) {
  4383. SDE_ERROR("invalid encoder\n");
  4384. return -EINVAL;
  4385. }
  4386. sde_enc = to_sde_encoder_virt(drm_enc);
  4387. SDE_DEBUG_ENC(sde_enc, "\n");
  4388. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4389. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4390. switch (event) {
  4391. case MSM_ENC_COMMIT_DONE:
  4392. fn_wait = phys->ops.wait_for_commit_done;
  4393. break;
  4394. case MSM_ENC_TX_COMPLETE:
  4395. fn_wait = phys->ops.wait_for_tx_complete;
  4396. break;
  4397. case MSM_ENC_VBLANK:
  4398. fn_wait = phys->ops.wait_for_vblank;
  4399. break;
  4400. case MSM_ENC_ACTIVE_REGION:
  4401. fn_wait = phys->ops.wait_for_active;
  4402. break;
  4403. default:
  4404. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4405. event);
  4406. return -EINVAL;
  4407. }
  4408. if (phys && fn_wait) {
  4409. snprintf(atrace_buf, sizeof(atrace_buf),
  4410. "wait_completion_event_%d", event);
  4411. SDE_ATRACE_BEGIN(atrace_buf);
  4412. ret = fn_wait(phys);
  4413. SDE_ATRACE_END(atrace_buf);
  4414. if (ret)
  4415. return ret;
  4416. }
  4417. }
  4418. return ret;
  4419. }
  4420. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4421. u64 *l_bound, u64 *u_bound)
  4422. {
  4423. struct sde_encoder_virt *sde_enc;
  4424. u64 jitter_ns, frametime_ns;
  4425. struct msm_mode_info *info;
  4426. if (!drm_enc) {
  4427. SDE_ERROR("invalid encoder\n");
  4428. return;
  4429. }
  4430. sde_enc = to_sde_encoder_virt(drm_enc);
  4431. info = &sde_enc->mode_info;
  4432. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4433. jitter_ns = info->jitter_numer * frametime_ns;
  4434. do_div(jitter_ns, info->jitter_denom * 100);
  4435. *l_bound = frametime_ns - jitter_ns;
  4436. *u_bound = frametime_ns + jitter_ns;
  4437. }
  4438. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4439. {
  4440. struct sde_encoder_virt *sde_enc;
  4441. if (!drm_enc) {
  4442. SDE_ERROR("invalid encoder\n");
  4443. return 0;
  4444. }
  4445. sde_enc = to_sde_encoder_virt(drm_enc);
  4446. return sde_enc->mode_info.frame_rate;
  4447. }
  4448. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4449. {
  4450. struct sde_encoder_virt *sde_enc = NULL;
  4451. int i;
  4452. if (!encoder) {
  4453. SDE_ERROR("invalid encoder\n");
  4454. return INTF_MODE_NONE;
  4455. }
  4456. sde_enc = to_sde_encoder_virt(encoder);
  4457. if (sde_enc->cur_master)
  4458. return sde_enc->cur_master->intf_mode;
  4459. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4460. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4461. if (phys)
  4462. return phys->intf_mode;
  4463. }
  4464. return INTF_MODE_NONE;
  4465. }
  4466. u32 sde_encoder_get_frame_count(struct drm_encoder *encoder)
  4467. {
  4468. struct sde_encoder_virt *sde_enc = NULL;
  4469. struct sde_encoder_phys *phys;
  4470. if (!encoder) {
  4471. SDE_ERROR("invalid encoder\n");
  4472. return 0;
  4473. }
  4474. sde_enc = to_sde_encoder_virt(encoder);
  4475. phys = sde_enc->cur_master;
  4476. return phys ? atomic_read(&phys->vsync_cnt) : 0;
  4477. }
  4478. bool sde_encoder_get_vblank_timestamp(struct drm_encoder *encoder,
  4479. ktime_t *tvblank)
  4480. {
  4481. struct sde_encoder_virt *sde_enc = NULL;
  4482. struct sde_encoder_phys *phys;
  4483. if (!encoder) {
  4484. SDE_ERROR("invalid encoder\n");
  4485. return false;
  4486. }
  4487. sde_enc = to_sde_encoder_virt(encoder);
  4488. phys = sde_enc->cur_master;
  4489. if (!phys)
  4490. return false;
  4491. *tvblank = phys->last_vsync_timestamp;
  4492. return *tvblank ? true : false;
  4493. }
  4494. static void _sde_encoder_cache_hw_res_cont_splash(
  4495. struct drm_encoder *encoder,
  4496. struct sde_kms *sde_kms)
  4497. {
  4498. int i, idx;
  4499. struct sde_encoder_virt *sde_enc;
  4500. struct sde_encoder_phys *phys_enc;
  4501. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4502. sde_enc = to_sde_encoder_virt(encoder);
  4503. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4504. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4505. sde_enc->hw_pp[i] = NULL;
  4506. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4507. break;
  4508. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4509. }
  4510. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4511. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4512. sde_enc->hw_dsc[i] = NULL;
  4513. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4514. break;
  4515. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4516. }
  4517. /*
  4518. * If we have multiple phys encoders with one controller, make
  4519. * sure to populate the controller pointer in both phys encoders.
  4520. */
  4521. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4522. phys_enc = sde_enc->phys_encs[idx];
  4523. phys_enc->hw_ctl = NULL;
  4524. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4525. SDE_HW_BLK_CTL);
  4526. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4527. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4528. phys_enc->hw_ctl =
  4529. (struct sde_hw_ctl *) ctl_iter.hw;
  4530. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4531. phys_enc->intf_idx, phys_enc->hw_ctl);
  4532. }
  4533. }
  4534. }
  4535. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4536. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4537. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4538. phys->hw_intf = NULL;
  4539. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4540. break;
  4541. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4542. }
  4543. }
  4544. /**
  4545. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4546. * device bootup when cont_splash is enabled
  4547. * @drm_enc: Pointer to drm encoder structure
  4548. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4549. * @enable: boolean indicates enable or displae state of splash
  4550. * @Return: true if successful in updating the encoder structure
  4551. */
  4552. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4553. struct sde_splash_display *splash_display, bool enable)
  4554. {
  4555. struct sde_encoder_virt *sde_enc;
  4556. struct msm_drm_private *priv;
  4557. struct sde_kms *sde_kms;
  4558. struct drm_connector *conn = NULL;
  4559. struct sde_connector *sde_conn = NULL;
  4560. struct sde_connector_state *sde_conn_state = NULL;
  4561. struct drm_display_mode *drm_mode = NULL;
  4562. struct sde_encoder_phys *phys_enc;
  4563. struct drm_bridge *bridge;
  4564. int ret = 0, i;
  4565. struct msm_sub_mode sub_mode;
  4566. if (!encoder) {
  4567. SDE_ERROR("invalid drm enc\n");
  4568. return -EINVAL;
  4569. }
  4570. sde_enc = to_sde_encoder_virt(encoder);
  4571. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4572. if (!sde_kms) {
  4573. SDE_ERROR("invalid sde_kms\n");
  4574. return -EINVAL;
  4575. }
  4576. priv = encoder->dev->dev_private;
  4577. if (!priv->num_connectors) {
  4578. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4579. return -EINVAL;
  4580. }
  4581. SDE_DEBUG_ENC(sde_enc,
  4582. "num of connectors: %d\n", priv->num_connectors);
  4583. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4584. if (!enable) {
  4585. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4586. phys_enc = sde_enc->phys_encs[i];
  4587. if (phys_enc)
  4588. phys_enc->cont_splash_enabled = false;
  4589. }
  4590. return ret;
  4591. }
  4592. if (!splash_display) {
  4593. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4594. return -EINVAL;
  4595. }
  4596. for (i = 0; i < priv->num_connectors; i++) {
  4597. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4598. priv->connectors[i]->base.id);
  4599. sde_conn = to_sde_connector(priv->connectors[i]);
  4600. if (!sde_conn->encoder) {
  4601. SDE_DEBUG_ENC(sde_enc,
  4602. "encoder not attached to connector\n");
  4603. continue;
  4604. }
  4605. if (sde_conn->encoder->base.id
  4606. == encoder->base.id) {
  4607. conn = (priv->connectors[i]);
  4608. break;
  4609. }
  4610. }
  4611. if (!conn || !conn->state) {
  4612. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4613. return -EINVAL;
  4614. }
  4615. sde_conn_state = to_sde_connector_state(conn->state);
  4616. if (!sde_conn->ops.get_mode_info) {
  4617. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4618. return -EINVAL;
  4619. }
  4620. sub_mode.dsc_mode = splash_display->dsc_cnt ? MSM_DISPLAY_DSC_MODE_ENABLED :
  4621. MSM_DISPLAY_DSC_MODE_DISABLED;
  4622. drm_mode = &encoder->crtc->state->adjusted_mode;
  4623. ret = sde_connector_get_mode_info(&sde_conn->base,
  4624. drm_mode, &sub_mode, &sde_conn_state->mode_info);
  4625. if (ret) {
  4626. SDE_ERROR_ENC(sde_enc,
  4627. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4628. return ret;
  4629. }
  4630. if (sde_conn->encoder) {
  4631. conn->state->best_encoder = sde_conn->encoder;
  4632. SDE_DEBUG_ENC(sde_enc,
  4633. "configured cstate->best_encoder to ID = %d\n",
  4634. conn->state->best_encoder->base.id);
  4635. } else {
  4636. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4637. conn->base.id);
  4638. }
  4639. sde_enc->crtc = encoder->crtc;
  4640. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4641. conn->state, false);
  4642. if (ret) {
  4643. SDE_ERROR_ENC(sde_enc,
  4644. "failed to reserve hw resources, %d\n", ret);
  4645. return ret;
  4646. }
  4647. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4648. sde_connector_get_topology_name(conn));
  4649. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4650. drm_mode->hdisplay, drm_mode->vdisplay);
  4651. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4652. bridge = drm_bridge_chain_get_first_bridge(encoder);
  4653. if (bridge) {
  4654. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4655. /*
  4656. * For cont-splash use case, we update the mode
  4657. * configurations manually. This will skip the
  4658. * usually mode set call when actual frame is
  4659. * pushed from framework. The bridge needs to
  4660. * be updated with the current drm mode by
  4661. * calling the bridge mode set ops.
  4662. */
  4663. drm_bridge_chain_mode_set(bridge, drm_mode, drm_mode);
  4664. } else {
  4665. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4666. }
  4667. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4668. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4669. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4670. if (!phys) {
  4671. SDE_ERROR_ENC(sde_enc,
  4672. "phys encoders not initialized\n");
  4673. return -EINVAL;
  4674. }
  4675. /* update connector for master and slave phys encoders */
  4676. phys->connector = conn;
  4677. phys->cont_splash_enabled = true;
  4678. phys->hw_pp = sde_enc->hw_pp[i];
  4679. if (phys->ops.cont_splash_mode_set)
  4680. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4681. if (phys->ops.is_master && phys->ops.is_master(phys))
  4682. sde_enc->cur_master = phys;
  4683. }
  4684. return ret;
  4685. }
  4686. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4687. bool skip_pre_kickoff)
  4688. {
  4689. struct msm_drm_thread *event_thread = NULL;
  4690. struct msm_drm_private *priv = NULL;
  4691. struct sde_encoder_virt *sde_enc = NULL;
  4692. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4693. SDE_ERROR("invalid parameters\n");
  4694. return -EINVAL;
  4695. }
  4696. priv = enc->dev->dev_private;
  4697. sde_enc = to_sde_encoder_virt(enc);
  4698. if (!sde_enc->crtc || (sde_enc->crtc->index
  4699. >= ARRAY_SIZE(priv->event_thread))) {
  4700. SDE_DEBUG_ENC(sde_enc,
  4701. "invalid cached CRTC: %d or crtc index: %d\n",
  4702. sde_enc->crtc == NULL,
  4703. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4704. return -EINVAL;
  4705. }
  4706. SDE_EVT32_VERBOSE(DRMID(enc));
  4707. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4708. if (!skip_pre_kickoff) {
  4709. sde_enc->delay_kickoff = true;
  4710. kthread_queue_work(&event_thread->worker,
  4711. &sde_enc->esd_trigger_work);
  4712. kthread_flush_work(&sde_enc->esd_trigger_work);
  4713. }
  4714. /*
  4715. * panel may stop generating te signal (vsync) during esd failure. rsc
  4716. * hardware may hang without vsync. Avoid rsc hang by generating the
  4717. * vsync from watchdog timer instead of panel.
  4718. */
  4719. sde_encoder_helper_switch_vsync(enc, true);
  4720. if (!skip_pre_kickoff) {
  4721. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4722. sde_enc->delay_kickoff = false;
  4723. }
  4724. return 0;
  4725. }
  4726. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4727. {
  4728. struct sde_encoder_virt *sde_enc;
  4729. if (!encoder) {
  4730. SDE_ERROR("invalid drm enc\n");
  4731. return false;
  4732. }
  4733. sde_enc = to_sde_encoder_virt(encoder);
  4734. return sde_enc->recovery_events_enabled;
  4735. }
  4736. void sde_encoder_enable_recovery_event(struct drm_encoder *encoder)
  4737. {
  4738. struct sde_encoder_virt *sde_enc;
  4739. if (!encoder) {
  4740. SDE_ERROR("invalid drm enc\n");
  4741. return;
  4742. }
  4743. sde_enc = to_sde_encoder_virt(encoder);
  4744. sde_enc->recovery_events_enabled = true;
  4745. }
  4746. bool sde_encoder_needs_dsc_disable(struct drm_encoder *drm_enc)
  4747. {
  4748. struct sde_kms *sde_kms;
  4749. struct drm_connector *conn;
  4750. struct sde_connector_state *conn_state;
  4751. if (!drm_enc)
  4752. return false;
  4753. sde_kms = sde_encoder_get_kms(drm_enc);
  4754. if (!sde_kms)
  4755. return false;
  4756. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  4757. if (!conn || !conn->state)
  4758. return false;
  4759. conn_state = to_sde_connector_state(conn->state);
  4760. return TOPOLOGY_DSC_MODE(conn_state->old_topology_name);
  4761. }