swr-mstr-ctrl.c 108 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2015-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2022-2023, Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #include <linux/irq.h>
  7. #include <linux/kernel.h>
  8. #include <linux/init.h>
  9. #include <linux/slab.h>
  10. #include <linux/io.h>
  11. #include <linux/interrupt.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/delay.h>
  14. #include <linux/kthread.h>
  15. #include <linux/bitops.h>
  16. #include <linux/clk.h>
  17. #include <linux/gpio.h>
  18. #include <linux/of_gpio.h>
  19. #include <linux/pm_runtime.h>
  20. #include <linux/of.h>
  21. #include <soc/soundwire.h>
  22. #include <soc/swr-common.h>
  23. #include <linux/regmap.h>
  24. #include <dsp/msm-audio-event-notify.h>
  25. #include "swr-mstr-registers.h"
  26. #include "swr-slave-registers.h"
  27. #include <dsp/digital-cdc-rsc-mgr.h>
  28. #include "swr-mstr-ctrl.h"
  29. #define SWR_NUM_PORTS 4 /* TODO - Get this info from DT */
  30. #define SWRM_FRAME_SYNC_SEL 4000 /* 4KHz */
  31. #define SWRM_FRAME_SYNC_SEL_NATIVE 3675 /* 3.675KHz */
  32. #define SWRM_PCM_OUT 0
  33. #define SWRM_PCM_IN 1
  34. #define SWRM_SYSTEM_RESUME_TIMEOUT_MS 700
  35. #define SWRM_SYS_SUSPEND_WAIT 1
  36. #define SWRM_DSD_PARAMS_PORT 4
  37. #define SWRM_SPK_DAC_PORT_RECEIVER 0
  38. #define SWR_BROADCAST_CMD_ID 0x0F
  39. #define SWR_DEV_ID_MASK 0xFFFFFFFFFFFF
  40. #define SWR_REG_VAL_PACK(data, dev, id, reg) \
  41. ((reg) | ((id) << 16) | ((dev) << 20) | ((data) << 24))
  42. #define SWR_INVALID_PARAM 0xFF
  43. #define SWR_HSTOP_MAX_VAL 0xF
  44. #define SWR_HSTART_MIN_VAL 0x0
  45. #define ERR_AUTO_SUSPEND_TIMER_VAL 0x1
  46. #define SWRM_LINK_STATUS_RETRY_CNT 100
  47. #define SWRM_ROW_48 48
  48. #define SWRM_ROW_50 50
  49. #define SWRM_ROW_64 64
  50. #define SWRM_COL_02 02
  51. #define SWRM_COL_16 16
  52. #define SWRS_SCP_INT_STATUS_CLEAR_1 0x40
  53. #define SWRS_SCP_INT_STATUS_MASK_1 0x41
  54. #define SWRM_MCP_SLV_STATUS_MASK 0x03
  55. #define SWRM_ROW_CTRL_MASK 0xF8
  56. #define SWRM_COL_CTRL_MASK 0x07
  57. #define SWRM_CLK_DIV_MASK 0x700
  58. #define SWRM_SSP_PERIOD_MASK 0xff0000
  59. #define SWRM_NUM_PINGS_MASK 0x3E0000
  60. #define SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT 3
  61. #define SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT 0
  62. #define SWRM_MCP_FRAME_CTRL_BANK_CLK_DIV_VALUE_SHFT 8
  63. #define SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT 16
  64. #define SWRM_NUM_PINGS_POS 0x11
  65. #define SWRM_DP_PORT_CTRL_EN_CHAN_SHFT 0x18
  66. #define SWRM_DP_PORT_CTRL_OFFSET2_SHFT 0x10
  67. #define SWRM_DP_PORT_CTRL_OFFSET1_SHFT 0x08
  68. #define SWR_OVERFLOW_RETRY_COUNT 30
  69. #define CPU_IDLE_LATENCY 10
  70. #define SWRM_REG_GAP_START 0x2C54
  71. #define SWRM_REG_GAP_END 0x4000
  72. /* pm runtime auto suspend timer in msecs */
  73. static int auto_suspend_timer = 500;
  74. module_param(auto_suspend_timer, int, 0664);
  75. MODULE_PARM_DESC(auto_suspend_timer, "timer for auto suspend");
  76. enum {
  77. SWR_NOT_PRESENT, /* Device is detached/not present on the bus */
  78. SWR_ATTACHED_OK, /* Device is attached */
  79. SWR_ALERT, /* Device alters master for any interrupts */
  80. SWR_RESERVED, /* Reserved */
  81. };
  82. enum {
  83. MASTER_ID_WSA = 1,
  84. MASTER_ID_RX,
  85. MASTER_ID_TX
  86. };
  87. enum {
  88. ENABLE_PENDING,
  89. DISABLE_PENDING
  90. };
  91. enum {
  92. LPASS_HW_CORE,
  93. LPASS_AUDIO_CORE,
  94. };
  95. enum {
  96. SWRM_WR_CHECK_AVAIL,
  97. SWRM_RD_CHECK_AVAIL,
  98. };
  99. #define TRUE 1
  100. #define FALSE 0
  101. #define SWRM_MAX_PORT_REG 120
  102. #define SWRM_MAX_INIT_REG 12
  103. #define MAX_FIFO_RD_FAIL_RETRY 3
  104. static bool swrm_lock_sleep(struct swr_mstr_ctrl *swrm);
  105. static void swrm_unlock_sleep(struct swr_mstr_ctrl *swrm);
  106. static u32 swr_master_read(struct swr_mstr_ctrl *swrm, unsigned int reg_addr);
  107. static void swr_master_write(struct swr_mstr_ctrl *swrm, u16 reg_addr, u32 val);
  108. static int swrm_runtime_resume(struct device *dev);
  109. static void swrm_wait_for_fifo_avail(struct swr_mstr_ctrl *swrm, int swrm_rd_wr);
  110. static u8 swrm_get_clk_div(int mclk_freq, int bus_clk_freq)
  111. {
  112. int clk_div = 0;
  113. u8 div_val = 0;
  114. if (!mclk_freq || !bus_clk_freq)
  115. return 0;
  116. clk_div = (mclk_freq / bus_clk_freq);
  117. switch (clk_div) {
  118. case 32:
  119. div_val = 5;
  120. break;
  121. case 16:
  122. div_val = 4;
  123. break;
  124. case 8:
  125. div_val = 3;
  126. break;
  127. case 4:
  128. div_val = 2;
  129. break;
  130. case 2:
  131. div_val = 1;
  132. break;
  133. case 1:
  134. default:
  135. div_val = 0;
  136. break;
  137. }
  138. return div_val;
  139. }
  140. static bool swrm_is_msm_variant(int val)
  141. {
  142. return (val == SWRM_VERSION_1_3);
  143. }
  144. static u8 get_cmd_id(struct swr_mstr_ctrl *swrm)
  145. {
  146. u8 id;
  147. id = swrm->cmd_id;
  148. swrm->cmd_id = (swrm->cmd_id == 0xE) ? 0 : ((swrm->cmd_id + 1) % 16);
  149. return id;
  150. }
  151. #ifdef CONFIG_DEBUG_FS
  152. static int swrm_debug_open(struct inode *inode, struct file *file)
  153. {
  154. file->private_data = inode->i_private;
  155. return 0;
  156. }
  157. static int get_parameters(char *buf, u32 *param1, int num_of_par)
  158. {
  159. char *token;
  160. int base, cnt;
  161. token = strsep(&buf, " ");
  162. for (cnt = 0; cnt < num_of_par; cnt++) {
  163. if (token) {
  164. if ((token[1] == 'x') || (token[1] == 'X'))
  165. base = 16;
  166. else
  167. base = 10;
  168. if (kstrtou32(token, base, &param1[cnt]) != 0)
  169. return -EINVAL;
  170. token = strsep(&buf, " ");
  171. } else
  172. return -EINVAL;
  173. }
  174. return 0;
  175. }
  176. static ssize_t swrm_reg_show(struct swr_mstr_ctrl *swrm, char __user *ubuf,
  177. size_t count, loff_t *ppos)
  178. {
  179. int i, reg_val, len;
  180. ssize_t total = 0;
  181. char tmp_buf[SWR_MSTR_MAX_BUF_LEN];
  182. if (!ubuf || !ppos)
  183. return 0;
  184. i = ((int) *ppos + SWRM_BASE);
  185. for (; i <= SWRM_MAX_REGISTER; i += 4) {
  186. /* No registers between SWRM_REG_GAP_START to SWRM_REG_GAP_END */
  187. if (i > SWRM_REG_GAP_START && i < SWRM_REG_GAP_END)
  188. continue;
  189. usleep_range(100, 150);
  190. reg_val = swr_master_read(swrm, i);
  191. len = snprintf(tmp_buf, 25, "0x%.3x: 0x%.2x\n", i, reg_val);
  192. if (len < 0) {
  193. pr_err_ratelimited("%s: fail to fill the buffer\n", __func__);
  194. total = -EFAULT;
  195. goto copy_err;
  196. }
  197. if ((total + len) >= count - 1)
  198. break;
  199. if (copy_to_user((ubuf + total), tmp_buf, len)) {
  200. pr_err_ratelimited("%s: fail to copy reg dump\n", __func__);
  201. total = -EFAULT;
  202. goto copy_err;
  203. }
  204. *ppos += 4;
  205. total += len;
  206. }
  207. copy_err:
  208. return total;
  209. }
  210. static ssize_t swrm_debug_reg_dump(struct file *file, char __user *ubuf,
  211. size_t count, loff_t *ppos)
  212. {
  213. struct swr_mstr_ctrl *swrm;
  214. if (!count || !file || !ppos || !ubuf)
  215. return -EINVAL;
  216. swrm = file->private_data;
  217. if (!swrm)
  218. return -EINVAL;
  219. if (*ppos < 0)
  220. return -EINVAL;
  221. return swrm_reg_show(swrm, ubuf, count, ppos);
  222. }
  223. static ssize_t swrm_debug_read(struct file *file, char __user *ubuf,
  224. size_t count, loff_t *ppos)
  225. {
  226. char lbuf[SWR_MSTR_RD_BUF_LEN];
  227. struct swr_mstr_ctrl *swrm = NULL;
  228. if (!count || !file || !ppos || !ubuf)
  229. return -EINVAL;
  230. swrm = file->private_data;
  231. if (!swrm)
  232. return -EINVAL;
  233. if (*ppos < 0)
  234. return -EINVAL;
  235. snprintf(lbuf, sizeof(lbuf), "0x%x\n", swrm->read_data);
  236. return simple_read_from_buffer(ubuf, count, ppos, lbuf,
  237. strnlen(lbuf, 7));
  238. }
  239. static ssize_t swrm_debug_peek_write(struct file *file, const char __user *ubuf,
  240. size_t count, loff_t *ppos)
  241. {
  242. char lbuf[SWR_MSTR_RD_BUF_LEN];
  243. int rc;
  244. u32 param[5];
  245. struct swr_mstr_ctrl *swrm = NULL;
  246. if (!count || !file || !ppos || !ubuf)
  247. return -EINVAL;
  248. swrm = file->private_data;
  249. if (!swrm)
  250. return -EINVAL;
  251. if (*ppos < 0)
  252. return -EINVAL;
  253. if (count > sizeof(lbuf) - 1)
  254. return -EINVAL;
  255. rc = copy_from_user(lbuf, ubuf, count);
  256. if (rc)
  257. return -EFAULT;
  258. lbuf[count] = '\0';
  259. rc = get_parameters(lbuf, param, 1);
  260. if ((param[0] <= SWRM_MAX_REGISTER) && (rc == 0) && (param[0] % 4 == 0))
  261. swrm->read_data = swr_master_read(swrm, param[0]);
  262. else
  263. rc = -EINVAL;
  264. if (rc == 0)
  265. rc = count;
  266. else
  267. dev_err_ratelimited(swrm->dev, "%s: rc = %d\n", __func__, rc);
  268. return rc;
  269. }
  270. static ssize_t swrm_debug_write(struct file *file,
  271. const char __user *ubuf, size_t count, loff_t *ppos)
  272. {
  273. char lbuf[SWR_MSTR_WR_BUF_LEN];
  274. int rc;
  275. u32 param[5];
  276. struct swr_mstr_ctrl *swrm;
  277. if (!file || !ppos || !ubuf)
  278. return -EINVAL;
  279. swrm = file->private_data;
  280. if (!swrm)
  281. return -EINVAL;
  282. if (count > sizeof(lbuf) - 1)
  283. return -EINVAL;
  284. rc = copy_from_user(lbuf, ubuf, count);
  285. if (rc)
  286. return -EFAULT;
  287. lbuf[count] = '\0';
  288. rc = get_parameters(lbuf, param, 2);
  289. if ((param[0] <= SWRM_MAX_REGISTER) &&
  290. (param[1] <= 0xFFFFFFFF) &&
  291. (rc == 0) && (param[0] % 4 == 0))
  292. swr_master_write(swrm, param[0], param[1]);
  293. else
  294. rc = -EINVAL;
  295. if (rc == 0)
  296. rc = count;
  297. else
  298. pr_err_ratelimited("%s: rc = %d\n", __func__, rc);
  299. return rc;
  300. }
  301. static const struct file_operations swrm_debug_read_ops = {
  302. .open = swrm_debug_open,
  303. .write = swrm_debug_peek_write,
  304. .read = swrm_debug_read,
  305. };
  306. static const struct file_operations swrm_debug_write_ops = {
  307. .open = swrm_debug_open,
  308. .write = swrm_debug_write,
  309. };
  310. static const struct file_operations swrm_debug_dump_ops = {
  311. .open = swrm_debug_open,
  312. .read = swrm_debug_reg_dump,
  313. };
  314. #endif
  315. static void swrm_reg_dump(struct swr_mstr_ctrl *swrm,
  316. u32 *reg, u32 *val, int len, const char* func)
  317. {
  318. int i = 0;
  319. for (i = 0; i < len; i++)
  320. dev_dbg(swrm->dev, "%s: reg = 0x%x val = 0x%x\n",
  321. func, reg[i], val[i]);
  322. }
  323. static bool is_swr_clk_needed(struct swr_mstr_ctrl *swrm)
  324. {
  325. return ((swrm->version <= SWRM_VERSION_1_5_1) ? true : false);
  326. }
  327. static int swrm_request_hw_vote(struct swr_mstr_ctrl *swrm,
  328. int core_type, bool enable)
  329. {
  330. int ret = 0;
  331. mutex_lock(&swrm->devlock);
  332. if (core_type == LPASS_HW_CORE) {
  333. if (swrm->lpass_core_hw_vote) {
  334. if (enable) {
  335. if (!swrm->dev_up) {
  336. dev_dbg(swrm->dev, "%s: device is down or SSR state\n",
  337. __func__);
  338. mutex_unlock(&swrm->devlock);
  339. return -ENODEV;
  340. }
  341. if (++swrm->hw_core_clk_en == 1) {
  342. ret =
  343. digital_cdc_rsc_mgr_hw_vote_enable(
  344. swrm->lpass_core_hw_vote, swrm->dev);
  345. if (ret < 0) {
  346. dev_err_ratelimited(swrm->dev,
  347. "%s:lpass core hw enable failed\n",
  348. __func__);
  349. --swrm->hw_core_clk_en;
  350. }
  351. }
  352. } else {
  353. --swrm->hw_core_clk_en;
  354. if (swrm->hw_core_clk_en < 0)
  355. swrm->hw_core_clk_en = 0;
  356. else if (swrm->hw_core_clk_en == 0)
  357. digital_cdc_rsc_mgr_hw_vote_disable(
  358. swrm->lpass_core_hw_vote, swrm->dev);
  359. }
  360. }
  361. }
  362. if (core_type == LPASS_AUDIO_CORE) {
  363. if (swrm->lpass_core_audio) {
  364. if (enable) {
  365. if (!swrm->dev_up) {
  366. dev_dbg(swrm->dev, "%s: device is down or SSR state\n",
  367. __func__);
  368. mutex_unlock(&swrm->devlock);
  369. return -ENODEV;
  370. }
  371. if (++swrm->aud_core_clk_en == 1) {
  372. ret =
  373. digital_cdc_rsc_mgr_hw_vote_enable(
  374. swrm->lpass_core_audio, swrm->dev);
  375. if (ret < 0) {
  376. dev_err_ratelimited(swrm->dev,
  377. "%s:lpass audio hw enable failed\n",
  378. __func__);
  379. --swrm->aud_core_clk_en;
  380. }
  381. }
  382. } else {
  383. --swrm->aud_core_clk_en;
  384. if (swrm->aud_core_clk_en < 0)
  385. swrm->aud_core_clk_en = 0;
  386. else if (swrm->aud_core_clk_en == 0)
  387. digital_cdc_rsc_mgr_hw_vote_disable(
  388. swrm->lpass_core_audio, swrm->dev);
  389. }
  390. }
  391. }
  392. mutex_unlock(&swrm->devlock);
  393. dev_dbg(swrm->dev, "%s: hw_clk_en: %d audio_core_clk_en: %d\n",
  394. __func__, swrm->hw_core_clk_en, swrm->aud_core_clk_en);
  395. return ret;
  396. }
  397. static int swrm_get_ssp_period(struct swr_mstr_ctrl *swrm,
  398. int row, int col,
  399. int frame_sync)
  400. {
  401. if (!swrm || !row || !col || !frame_sync)
  402. return 1;
  403. return ((swrm->bus_clk * 2) / ((row * col) * frame_sync));
  404. }
  405. static int swrm_core_vote_request(struct swr_mstr_ctrl *swrm, bool enable)
  406. {
  407. int ret = 0;
  408. static DEFINE_RATELIMIT_STATE(rtl, 1 * HZ, 1);
  409. if (!swrm->handle)
  410. return -EINVAL;
  411. mutex_lock(&swrm->clklock);
  412. if (!swrm->dev_up) {
  413. ret = -ENODEV;
  414. goto exit;
  415. }
  416. if (swrm->core_vote) {
  417. ret = swrm->core_vote(swrm->handle, enable);
  418. if (ret)
  419. if (__ratelimit(&rtl))
  420. dev_err_ratelimited(swrm->dev,
  421. "%s: core vote request failed\n", __func__);
  422. }
  423. exit:
  424. mutex_unlock(&swrm->clklock);
  425. return ret;
  426. }
  427. static int swrm_clk_request(struct swr_mstr_ctrl *swrm, bool enable)
  428. {
  429. int ret = 0;
  430. if (!swrm->clk || !swrm->handle)
  431. return -EINVAL;
  432. mutex_lock(&swrm->clklock);
  433. if (enable) {
  434. if (!swrm->dev_up) {
  435. ret = -ENODEV;
  436. goto exit;
  437. }
  438. if (is_swr_clk_needed(swrm)) {
  439. if (swrm->core_vote) {
  440. ret = swrm->core_vote(swrm->handle, true);
  441. if (ret) {
  442. dev_err_ratelimited(swrm->dev,
  443. "%s: core vote request failed\n",
  444. __func__);
  445. swrm->core_vote(swrm->handle, false);
  446. goto exit;
  447. }
  448. ret = swrm->core_vote(swrm->handle, false);
  449. }
  450. }
  451. swrm->clk_ref_count++;
  452. if (swrm->clk_ref_count == 1) {
  453. ret = swrm->clk(swrm->handle, true);
  454. if (ret) {
  455. dev_err_ratelimited(swrm->dev,
  456. "%s: clock enable req failed",
  457. __func__);
  458. --swrm->clk_ref_count;
  459. }
  460. }
  461. } else if (--swrm->clk_ref_count == 0) {
  462. swrm->clk(swrm->handle, false);
  463. complete(&swrm->clk_off_complete);
  464. }
  465. if (swrm->clk_ref_count < 0) {
  466. dev_err_ratelimited(swrm->dev, "%s: swrm clk count mismatch\n", __func__);
  467. swrm->clk_ref_count = 0;
  468. }
  469. exit:
  470. mutex_unlock(&swrm->clklock);
  471. return ret;
  472. }
  473. static int swrm_ahb_write(struct swr_mstr_ctrl *swrm,
  474. u16 reg, u32 *value)
  475. {
  476. u32 temp = (u32)(*value);
  477. int ret = 0;
  478. int vote_ret = 0;
  479. mutex_lock(&swrm->devlock);
  480. if (!swrm->dev_up)
  481. goto err;
  482. if (is_swr_clk_needed(swrm)) {
  483. ret = swrm_clk_request(swrm, TRUE);
  484. if (ret) {
  485. dev_err_ratelimited(swrm->dev,
  486. "%s: clock request failed\n",
  487. __func__);
  488. goto err;
  489. }
  490. } else {
  491. vote_ret = swrm_core_vote_request(swrm, true);
  492. if (vote_ret == -ENOTSYNC)
  493. goto err_vote;
  494. else if (vote_ret)
  495. goto err;
  496. }
  497. iowrite32(temp, swrm->swrm_dig_base + reg);
  498. if (is_swr_clk_needed(swrm))
  499. swrm_clk_request(swrm, FALSE);
  500. err_vote:
  501. if (!is_swr_clk_needed(swrm))
  502. swrm_core_vote_request(swrm, false);
  503. err:
  504. mutex_unlock(&swrm->devlock);
  505. return ret;
  506. }
  507. static int swrm_ahb_read(struct swr_mstr_ctrl *swrm,
  508. u16 reg, u32 *value)
  509. {
  510. u32 temp = 0;
  511. int ret = 0;
  512. int vote_ret = 0;
  513. mutex_lock(&swrm->devlock);
  514. if (!swrm->dev_up)
  515. goto err;
  516. if (is_swr_clk_needed(swrm)) {
  517. ret = swrm_clk_request(swrm, TRUE);
  518. if (ret) {
  519. dev_err_ratelimited(swrm->dev, "%s: clock request failed\n",
  520. __func__);
  521. goto err;
  522. }
  523. } else {
  524. vote_ret = swrm_core_vote_request(swrm, true);
  525. if (vote_ret == -ENOTSYNC)
  526. goto err_vote;
  527. else if (vote_ret)
  528. goto err;
  529. }
  530. temp = ioread32(swrm->swrm_dig_base + reg);
  531. *value = temp;
  532. if (is_swr_clk_needed(swrm))
  533. swrm_clk_request(swrm, FALSE);
  534. err_vote:
  535. if (!is_swr_clk_needed(swrm))
  536. swrm_core_vote_request(swrm, false);
  537. err:
  538. mutex_unlock(&swrm->devlock);
  539. return ret;
  540. }
  541. static u32 swr_master_read(struct swr_mstr_ctrl *swrm, unsigned int reg_addr)
  542. {
  543. u32 val = 0;
  544. if (swrm->read)
  545. val = swrm->read(swrm->handle, reg_addr);
  546. else
  547. swrm_ahb_read(swrm, reg_addr, &val);
  548. return val;
  549. }
  550. static void swr_master_write(struct swr_mstr_ctrl *swrm, u16 reg_addr, u32 val)
  551. {
  552. if (swrm->write)
  553. swrm->write(swrm->handle, reg_addr, val);
  554. else
  555. swrm_ahb_write(swrm, reg_addr, &val);
  556. }
  557. static int swr_master_bulk_write(struct swr_mstr_ctrl *swrm, u32 *reg_addr,
  558. u32 *val, unsigned int length)
  559. {
  560. int i = 0;
  561. if (swrm->bulk_write)
  562. swrm->bulk_write(swrm->handle, reg_addr, val, length);
  563. else {
  564. mutex_lock(&swrm->iolock);
  565. for (i = 0; i < length; i++) {
  566. /* wait for FIFO WR command to complete to avoid overflow */
  567. /*
  568. * Reduce sleep from 100us to 50us to meet KPIs
  569. * This still meets the hardware spec
  570. */
  571. usleep_range(50, 55);
  572. if (reg_addr[i] == SWRM_CMD_FIFO_WR_CMD(swrm->ee_val))
  573. swrm_wait_for_fifo_avail(swrm,
  574. SWRM_WR_CHECK_AVAIL);
  575. swr_master_write(swrm, reg_addr[i], val[i]);
  576. }
  577. usleep_range(100, 110);
  578. mutex_unlock(&swrm->iolock);
  579. }
  580. return 0;
  581. }
  582. static bool swrm_check_link_status(struct swr_mstr_ctrl *swrm, bool active)
  583. {
  584. int retry = SWRM_LINK_STATUS_RETRY_CNT;
  585. int ret = false;
  586. int status = active ? 0x1 : 0x0;
  587. int comp_sts = 0x0;
  588. if ((swrm->version <= SWRM_VERSION_1_5_1))
  589. return true;
  590. do {
  591. #ifdef CONFIG_SWRM_VER_2P0
  592. comp_sts = swr_master_read(swrm, SWRM_LINK_STATUS(swrm->ee_val)) & 0x01;
  593. #else
  594. comp_sts = swr_master_read(swrm, SWRM_COMP_STATUS) & 0x01;
  595. #endif
  596. /* check comp status and status requested met */
  597. if ((comp_sts && status) || (!comp_sts && !status)) {
  598. ret = true;
  599. break;
  600. }
  601. retry--;
  602. usleep_range(500, 510);
  603. } while (retry);
  604. if (retry == 0)
  605. dev_err_ratelimited(swrm->dev, "%s: link status not %s\n", __func__,
  606. active ? "connected" : "disconnected");
  607. return ret;
  608. }
  609. static bool swrm_is_port_en(struct swr_master *mstr)
  610. {
  611. return !!(mstr->num_port);
  612. }
  613. static void copy_port_tables(struct swr_mstr_ctrl *swrm,
  614. struct port_params *params)
  615. {
  616. u8 i;
  617. struct port_params *config = params;
  618. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  619. /* wsa uses single frame structure for all configurations */
  620. if (!swrm->mport_cfg[i].port_en)
  621. continue;
  622. swrm->mport_cfg[i].sinterval = config[i].si;
  623. swrm->mport_cfg[i].offset1 = config[i].off1;
  624. swrm->mport_cfg[i].offset2 = config[i].off2;
  625. swrm->mport_cfg[i].hstart = config[i].hstart;
  626. swrm->mport_cfg[i].hstop = config[i].hstop;
  627. swrm->mport_cfg[i].blk_pack_mode = config[i].bp_mode;
  628. swrm->mport_cfg[i].blk_grp_count = config[i].bgp_ctrl;
  629. swrm->mport_cfg[i].word_length = config[i].wd_len;
  630. swrm->mport_cfg[i].lane_ctrl = config[i].lane_ctrl;
  631. swrm->mport_cfg[i].dir = config[i].dir;
  632. swrm->mport_cfg[i].stream_type = config[i].stream_type;
  633. }
  634. }
  635. static int swrm_get_port_config(struct swr_mstr_ctrl *swrm)
  636. {
  637. struct port_params *params;
  638. u32 usecase = 0;
  639. if (swrm->master_id == MASTER_ID_TX)
  640. return 0;
  641. /* TODO - Send usecase information to avoid checking for master_id */
  642. if (swrm->mport_cfg[SWRM_DSD_PARAMS_PORT].port_en &&
  643. (swrm->master_id == MASTER_ID_RX))
  644. usecase = 1;
  645. else if ((swrm->master_id == MASTER_ID_RX) &&
  646. (swrm->bus_clk == SWR_CLK_RATE_11P2896MHZ))
  647. usecase = 2;
  648. if ((swrm->master_id == MASTER_ID_WSA) &&
  649. swrm->mport_cfg[SWRM_SPK_DAC_PORT_RECEIVER].port_en &&
  650. swrm->mport_cfg[SWRM_SPK_DAC_PORT_RECEIVER].ch_rate ==
  651. SWR_CLK_RATE_4P8MHZ)
  652. usecase = 1;
  653. params = swrm->port_param[usecase];
  654. copy_port_tables(swrm, params);
  655. return 0;
  656. }
  657. static int swrm_pcm_port_config(struct swr_mstr_ctrl *swrm, u8 port_num,
  658. u8 stream_type, bool dir, bool enable)
  659. {
  660. u16 reg_addr = 0;
  661. u32 reg_val = 0;
  662. if (!port_num || port_num > SWR_MSTR_PORT_LEN) {
  663. dev_err_ratelimited(swrm->dev, "%s: invalid port: %d\n",
  664. __func__, port_num);
  665. return -EINVAL;
  666. }
  667. if (stream_type == SWR_PDM)
  668. return 0;
  669. reg_addr = ((dir) ? SWRM_DIN_DP_PCM_PORT_CTRL(port_num) : \
  670. SWRM_DOUT_DP_PCM_PORT_CTRL(port_num));
  671. reg_val = enable ? 0x3 : 0x0;
  672. swr_master_write(swrm, reg_addr, reg_val);
  673. dev_dbg(swrm->dev, "%s : pcm port %s, reg_val = %d, for addr %x\n",
  674. __func__, enable ? "Enabled" : "disabled", reg_val, reg_addr);
  675. return 0;
  676. }
  677. static int swrm_get_master_port(struct swr_mstr_ctrl *swrm, u8 *mstr_port_id,
  678. u8 *mstr_ch_mask, u8 mstr_prt_type,
  679. u8 slv_port_id)
  680. {
  681. int i, j;
  682. *mstr_port_id = 0;
  683. for (i = 1; i <= swrm->num_ports; i++) {
  684. for (j = 0; j < SWR_MAX_CH_PER_PORT; j++) {
  685. if (swrm->port_mapping[i][j].port_type == mstr_prt_type)
  686. goto found;
  687. }
  688. }
  689. found:
  690. if (i > swrm->num_ports || j == SWR_MAX_CH_PER_PORT) {
  691. dev_err_ratelimited(swrm->dev, "%s: port type not supported by master\n",
  692. __func__);
  693. return -EINVAL;
  694. }
  695. /* id 0 corresponds to master port 1 */
  696. *mstr_port_id = i - 1;
  697. *mstr_ch_mask = swrm->port_mapping[i][j].ch_mask;
  698. return 0;
  699. }
  700. static u32 swrm_get_packed_reg_val(u8 *cmd_id, u8 cmd_data,
  701. u8 dev_addr, u16 reg_addr)
  702. {
  703. u32 val;
  704. u8 id = *cmd_id;
  705. if (id != SWR_BROADCAST_CMD_ID) {
  706. if (id < 14)
  707. id += 1;
  708. else
  709. id = 0;
  710. *cmd_id = id;
  711. }
  712. val = SWR_REG_VAL_PACK(cmd_data, dev_addr, id, reg_addr);
  713. return val;
  714. }
  715. static void swrm_wait_for_fifo_avail(struct swr_mstr_ctrl *swrm, int swrm_rd_wr)
  716. {
  717. u32 fifo_outstanding_cmd;
  718. u32 fifo_retry_count = SWR_OVERFLOW_RETRY_COUNT;
  719. if (swrm_rd_wr) {
  720. /* Check for fifo underflow during read */
  721. /* Check no of outstanding commands in fifo before read */
  722. fifo_outstanding_cmd = ((swr_master_read(swrm,
  723. SWRM_CMD_FIFO_STATUS(swrm->ee_val)) & 0x001F0000) >> 16);
  724. if (fifo_outstanding_cmd == 0) {
  725. while (fifo_retry_count) {
  726. usleep_range(500, 510);
  727. fifo_outstanding_cmd =
  728. ((swr_master_read (swrm,
  729. SWRM_CMD_FIFO_STATUS(swrm->ee_val)) & 0x001F0000)
  730. >> 16);
  731. fifo_retry_count--;
  732. if (fifo_outstanding_cmd > 0)
  733. break;
  734. }
  735. }
  736. if (fifo_outstanding_cmd == 0)
  737. dev_err_ratelimited(swrm->dev,
  738. "%s err read underflow\n", __func__);
  739. } else {
  740. /* Check for fifo overflow during write */
  741. /* Check no of outstanding commands in fifo before write */
  742. fifo_outstanding_cmd = ((swr_master_read(swrm,
  743. SWRM_CMD_FIFO_STATUS(swrm->ee_val)) & 0x00001F00)
  744. >> 8);
  745. if (fifo_outstanding_cmd == swrm->wr_fifo_depth) {
  746. while (fifo_retry_count) {
  747. usleep_range(500, 510);
  748. fifo_outstanding_cmd =
  749. ((swr_master_read(swrm, SWRM_CMD_FIFO_STATUS(swrm->ee_val))
  750. & 0x00001F00) >> 8);
  751. fifo_retry_count--;
  752. if (fifo_outstanding_cmd < swrm->wr_fifo_depth)
  753. break;
  754. }
  755. }
  756. if (fifo_outstanding_cmd == swrm->wr_fifo_depth)
  757. dev_err_ratelimited(swrm->dev,
  758. "%s err write overflow\n", __func__);
  759. }
  760. }
  761. static int swrm_cmd_fifo_rd_cmd(struct swr_mstr_ctrl *swrm, int *cmd_data,
  762. u8 dev_addr, u8 cmd_id, u16 reg_addr,
  763. u32 len)
  764. {
  765. u32 val;
  766. u32 retry_attempt = 0;
  767. mutex_lock(&swrm->iolock);
  768. val = swrm_get_packed_reg_val(&swrm->rcmd_id, len, dev_addr, reg_addr);
  769. if (swrm->read) {
  770. /* skip delay if read is handled in platform driver */
  771. swr_master_write(swrm, SWRM_CMD_FIFO_RD_CMD(swrm->ee_val), val);
  772. } else {
  773. /*
  774. * Check for outstanding cmd wrt. write fifo depth to avoid
  775. * overflow as read will also increase write fifo cnt.
  776. */
  777. swrm_wait_for_fifo_avail(swrm, SWRM_WR_CHECK_AVAIL);
  778. /* wait for FIFO RD to complete to avoid overflow */
  779. usleep_range(100, 105);
  780. swr_master_write(swrm, SWRM_CMD_FIFO_RD_CMD(swrm->ee_val), val);
  781. /* wait for FIFO RD CMD complete to avoid overflow */
  782. usleep_range(250, 255);
  783. }
  784. /* Check if slave responds properly after FIFO RD is complete */
  785. swrm_wait_for_fifo_avail(swrm, SWRM_RD_CHECK_AVAIL);
  786. retry_read:
  787. *cmd_data = swr_master_read(swrm, SWRM_CMD_FIFO_RD_FIFO(swrm->ee_val));
  788. dev_dbg(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x, rcmd_id: 0x%x, \
  789. dev_num: 0x%x, cmd_data: 0x%x\n", __func__, reg_addr,
  790. cmd_id, swrm->rcmd_id, dev_addr, *cmd_data);
  791. if ((((*cmd_data) & 0xF00) >> 8) != swrm->rcmd_id) {
  792. if (retry_attempt < MAX_FIFO_RD_FAIL_RETRY) {
  793. /* wait 500 us before retry on fifo read failure */
  794. usleep_range(500, 505);
  795. if (retry_attempt == (MAX_FIFO_RD_FAIL_RETRY - 1)) {
  796. swr_master_write(swrm,
  797. SWRM_CMD_FIFO_RD_CMD(swrm->ee_val),
  798. val);
  799. }
  800. retry_attempt++;
  801. goto retry_read;
  802. } else {
  803. dev_err_ratelimited(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x, \
  804. rcmd_id: 0x%x, dev_num: 0x%x, cmd_data: 0x%x\n",
  805. __func__, reg_addr, cmd_id, swrm->rcmd_id,
  806. dev_addr, *cmd_data);
  807. dev_err_ratelimited(swrm->dev,
  808. "%s: failed to read fifo\n", __func__);
  809. }
  810. }
  811. mutex_unlock(&swrm->iolock);
  812. return 0;
  813. }
  814. static int swrm_cmd_fifo_wr_cmd(struct swr_mstr_ctrl *swrm, u8 cmd_data,
  815. u8 dev_addr, u8 cmd_id, u16 reg_addr)
  816. {
  817. u32 val;
  818. int ret = 0;
  819. mutex_lock(&swrm->iolock);
  820. if (!cmd_id)
  821. val = swrm_get_packed_reg_val(&swrm->wcmd_id, cmd_data,
  822. dev_addr, reg_addr);
  823. else
  824. val = swrm_get_packed_reg_val(&cmd_id, cmd_data,
  825. dev_addr, reg_addr);
  826. dev_dbg(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x,wcmd_id: 0x%x, \
  827. dev_num: 0x%x, cmd_data: 0x%x\n", __func__,
  828. reg_addr, cmd_id, swrm->wcmd_id,dev_addr, cmd_data);
  829. /*
  830. * Check for outstanding cmd wrt. write fifo depth to avoid
  831. * overflow.
  832. */
  833. swrm_wait_for_fifo_avail(swrm, SWRM_WR_CHECK_AVAIL);
  834. swr_master_write(swrm, SWRM_CMD_FIFO_WR_CMD(swrm->ee_val), val);
  835. /*
  836. * wait for FIFO WR command to complete to avoid overflow
  837. * skip delay if write is handled in platform driver.
  838. */
  839. if(!swrm->write)
  840. usleep_range(150, 155);
  841. if (cmd_id == 0xF) {
  842. /*
  843. * sleep for 10ms for MSM soundwire variant to allow broadcast
  844. * command to complete.
  845. */
  846. if (swrm_is_msm_variant(swrm->version))
  847. usleep_range(10000, 10100);
  848. else
  849. wait_for_completion_timeout(&swrm->broadcast,
  850. (2 * HZ/10));
  851. }
  852. mutex_unlock(&swrm->iolock);
  853. return ret;
  854. }
  855. static int swrm_read(struct swr_master *master, u8 dev_num, u16 reg_addr,
  856. void *buf, u32 len)
  857. {
  858. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  859. int ret = 0;
  860. int val;
  861. u8 *reg_val = (u8 *)buf;
  862. if (!swrm) {
  863. dev_err_ratelimited(&master->dev, "%s: swrm is NULL\n", __func__);
  864. return -EINVAL;
  865. }
  866. if (!dev_num) {
  867. dev_err_ratelimited(&master->dev, "%s: invalid slave dev num\n", __func__);
  868. return -EINVAL;
  869. }
  870. mutex_lock(&swrm->devlock);
  871. if (!swrm->dev_up) {
  872. mutex_unlock(&swrm->devlock);
  873. return 0;
  874. }
  875. mutex_unlock(&swrm->devlock);
  876. pm_runtime_get_sync(swrm->dev);
  877. if (swrm->req_clk_switch)
  878. swrm_runtime_resume(swrm->dev);
  879. ret = swrm_cmd_fifo_rd_cmd(swrm, &val, dev_num,
  880. get_cmd_id(swrm), reg_addr, len);
  881. if (!ret)
  882. *reg_val = (u8)val;
  883. pm_runtime_put_autosuspend(swrm->dev);
  884. pm_runtime_mark_last_busy(swrm->dev);
  885. return ret;
  886. }
  887. static int swrm_write(struct swr_master *master, u8 dev_num, u16 reg_addr,
  888. const void *buf)
  889. {
  890. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  891. int ret = 0;
  892. u8 reg_val = *(u8 *)buf;
  893. if (!swrm) {
  894. dev_err_ratelimited(&master->dev, "%s: swrm is NULL\n", __func__);
  895. return -EINVAL;
  896. }
  897. if (!dev_num) {
  898. dev_err_ratelimited(&master->dev, "%s: invalid slave dev num\n", __func__);
  899. return -EINVAL;
  900. }
  901. mutex_lock(&swrm->devlock);
  902. if (!swrm->dev_up) {
  903. mutex_unlock(&swrm->devlock);
  904. return 0;
  905. }
  906. mutex_unlock(&swrm->devlock);
  907. pm_runtime_get_sync(swrm->dev);
  908. if (swrm->req_clk_switch)
  909. swrm_runtime_resume(swrm->dev);
  910. ret = swrm_cmd_fifo_wr_cmd(swrm, reg_val, dev_num,
  911. get_cmd_id(swrm), reg_addr);
  912. pm_runtime_put_autosuspend(swrm->dev);
  913. pm_runtime_mark_last_busy(swrm->dev);
  914. return ret;
  915. }
  916. static int swrm_bulk_write(struct swr_master *master, u8 dev_num, void *reg,
  917. const void *buf, size_t len)
  918. {
  919. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  920. int ret = 0;
  921. int i;
  922. u32 *val;
  923. u32 *swr_fifo_reg;
  924. if (!swrm || !swrm->handle) {
  925. dev_err_ratelimited(&master->dev, "%s: swrm is NULL\n", __func__);
  926. return -EINVAL;
  927. }
  928. if (len <= 0)
  929. return -EINVAL;
  930. mutex_lock(&swrm->devlock);
  931. if (!swrm->dev_up) {
  932. mutex_unlock(&swrm->devlock);
  933. return 0;
  934. }
  935. mutex_unlock(&swrm->devlock);
  936. pm_runtime_get_sync(swrm->dev);
  937. if (dev_num) {
  938. swr_fifo_reg = kcalloc(len, sizeof(u32), GFP_KERNEL);
  939. if (!swr_fifo_reg) {
  940. ret = -ENOMEM;
  941. goto err;
  942. }
  943. val = kcalloc(len, sizeof(u32), GFP_KERNEL);
  944. if (!val) {
  945. ret = -ENOMEM;
  946. goto mem_fail;
  947. }
  948. for (i = 0; i < len; i++) {
  949. val[i] = swrm_get_packed_reg_val(&swrm->wcmd_id,
  950. ((u8 *)buf)[i],
  951. dev_num,
  952. ((u16 *)reg)[i]);
  953. swr_fifo_reg[i] = SWRM_CMD_FIFO_WR_CMD(swrm->ee_val);
  954. }
  955. ret = swr_master_bulk_write(swrm, swr_fifo_reg, val, len);
  956. if (ret) {
  957. dev_err_ratelimited(&master->dev, "%s: bulk write failed\n",
  958. __func__);
  959. ret = -EINVAL;
  960. }
  961. } else {
  962. dev_err_ratelimited(&master->dev,
  963. "%s: No support of Bulk write for master regs\n",
  964. __func__);
  965. ret = -EINVAL;
  966. goto err;
  967. }
  968. kfree(val);
  969. mem_fail:
  970. kfree(swr_fifo_reg);
  971. err:
  972. pm_runtime_put_autosuspend(swrm->dev);
  973. pm_runtime_mark_last_busy(swrm->dev);
  974. return ret;
  975. }
  976. static u8 get_inactive_bank_num(struct swr_mstr_ctrl *swrm)
  977. {
  978. return (swr_master_read(swrm, SWRM_MCP_STATUS) & 0x01) ? 0 : 1;
  979. }
  980. static void enable_bank_switch(struct swr_mstr_ctrl *swrm, u8 bank,
  981. u8 row, u8 col)
  982. {
  983. swrm_cmd_fifo_wr_cmd(swrm, ((row << 3) | col), 0xF, 0xF,
  984. SWRS_SCP_FRAME_CTRL_BANK(bank));
  985. }
  986. static void swrm_switch_frame_shape(struct swr_mstr_ctrl *swrm, int mclk_freq)
  987. {
  988. u8 bank;
  989. u32 n_row, n_col;
  990. u32 value = 0;
  991. u32 row = 0, col = 0;
  992. u8 ssp_period = 0;
  993. int frame_sync = SWRM_FRAME_SYNC_SEL;
  994. if (mclk_freq == MCLK_FREQ_NATIVE) {
  995. n_col = SWR_MAX_COL;
  996. col = SWRM_COL_16;
  997. n_row = SWR_ROW_64;
  998. row = SWRM_ROW_64;
  999. frame_sync = SWRM_FRAME_SYNC_SEL_NATIVE;
  1000. } else {
  1001. n_col = SWR_MIN_COL;
  1002. col = SWRM_COL_02;
  1003. n_row = SWR_ROW_50;
  1004. row = SWRM_ROW_50;
  1005. frame_sync = SWRM_FRAME_SYNC_SEL;
  1006. }
  1007. bank = get_inactive_bank_num(swrm);
  1008. ssp_period = swrm_get_ssp_period(swrm, row, col, frame_sync);
  1009. dev_dbg(swrm->dev, "%s: ssp_period: %d\n", __func__, ssp_period);
  1010. value = ((n_row << SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT) |
  1011. (n_col << SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT) |
  1012. ((ssp_period - 1) << SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT));
  1013. swr_master_write(swrm, SWRM_MCP_FRAME_CTRL_BANK(bank), value);
  1014. enable_bank_switch(swrm, bank, n_row, n_col);
  1015. }
  1016. static struct swr_port_info *swrm_get_port_req(struct swrm_mports *mport,
  1017. u8 slv_port, u8 dev_num)
  1018. {
  1019. struct swr_port_info *port_req = NULL;
  1020. list_for_each_entry(port_req, &mport->port_req_list, list) {
  1021. /* Store dev_id instead of dev_num if enumeration is changed run_time */
  1022. if ((port_req->slave_port_id == slv_port)
  1023. && (port_req->dev_num == dev_num))
  1024. return port_req;
  1025. }
  1026. return NULL;
  1027. }
  1028. static bool swrm_remove_from_group(struct swr_master *master)
  1029. {
  1030. struct swr_device *swr_dev;
  1031. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  1032. bool is_removed = false;
  1033. if (!swrm)
  1034. goto end;
  1035. mutex_lock(&swrm->mlock);
  1036. if (swrm->num_rx_chs > 1) {
  1037. list_for_each_entry(swr_dev, &master->devices,
  1038. dev_list) {
  1039. swr_dev->group_id = SWR_GROUP_NONE;
  1040. master->gr_sid = 0;
  1041. }
  1042. is_removed = true;
  1043. }
  1044. mutex_unlock(&swrm->mlock);
  1045. end:
  1046. return is_removed;
  1047. }
  1048. int swrm_get_clk_div_rate(int mclk_freq, int bus_clk_freq)
  1049. {
  1050. if (!bus_clk_freq)
  1051. return mclk_freq;
  1052. if (mclk_freq == SWR_CLK_RATE_9P6MHZ) {
  1053. if (bus_clk_freq <= SWR_CLK_RATE_0P6MHZ)
  1054. bus_clk_freq = SWR_CLK_RATE_0P6MHZ;
  1055. else if (bus_clk_freq <= SWR_CLK_RATE_1P2MHZ)
  1056. bus_clk_freq = SWR_CLK_RATE_4P8MHZ;
  1057. else if (bus_clk_freq <= SWR_CLK_RATE_2P4MHZ)
  1058. bus_clk_freq = SWR_CLK_RATE_4P8MHZ;
  1059. else if(bus_clk_freq <= SWR_CLK_RATE_4P8MHZ)
  1060. bus_clk_freq = SWR_CLK_RATE_4P8MHZ;
  1061. else if(bus_clk_freq <= SWR_CLK_RATE_9P6MHZ)
  1062. bus_clk_freq = SWR_CLK_RATE_9P6MHZ;
  1063. else
  1064. bus_clk_freq = SWR_CLK_RATE_9P6MHZ;
  1065. } else if (mclk_freq == SWR_CLK_RATE_11P2896MHZ)
  1066. bus_clk_freq = SWR_CLK_RATE_11P2896MHZ;
  1067. return bus_clk_freq;
  1068. }
  1069. static int swrm_update_bus_clk(struct swr_mstr_ctrl *swrm)
  1070. {
  1071. int ret = 0;
  1072. int agg_clk = 0;
  1073. int i;
  1074. for (i = 0; i < SWR_MSTR_PORT_LEN; i++)
  1075. agg_clk += swrm->mport_cfg[i].ch_rate;
  1076. if (agg_clk)
  1077. swrm->bus_clk = swrm_get_clk_div_rate(swrm->mclk_freq,
  1078. agg_clk);
  1079. else
  1080. swrm->bus_clk = swrm->mclk_freq;
  1081. dev_dbg(swrm->dev, "%s: all_port_clk: %d, bus_clk: %d\n",
  1082. __func__, agg_clk, swrm->bus_clk);
  1083. return ret;
  1084. }
  1085. static void swrm_disable_ports(struct swr_master *master,
  1086. u8 bank)
  1087. {
  1088. u32 value;
  1089. struct swr_port_info *port_req;
  1090. int i;
  1091. struct swrm_mports *mport;
  1092. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  1093. if (!swrm) {
  1094. pr_err_ratelimited("%s: swrm is null\n", __func__);
  1095. return;
  1096. }
  1097. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  1098. master->num_port);
  1099. for (i = 0; i < SWR_MSTR_PORT_LEN ; i++) {
  1100. mport = &(swrm->mport_cfg[i]);
  1101. if (!mport->port_en)
  1102. continue;
  1103. list_for_each_entry(port_req, &mport->port_req_list, list) {
  1104. /* skip ports with no change req's*/
  1105. if (port_req->req_ch == port_req->ch_en)
  1106. continue;
  1107. swrm_cmd_fifo_wr_cmd(swrm, port_req->req_ch,
  1108. port_req->dev_num, get_cmd_id(swrm),
  1109. SWRS_DP_CHANNEL_ENABLE_BANK(port_req->slave_port_id,
  1110. bank));
  1111. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x\n",
  1112. __func__, i,
  1113. (SWRM_DP_PORT_CTRL_BANK((i + 1), bank)));
  1114. }
  1115. value = ((mport->req_ch)
  1116. << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
  1117. value |= ((mport->offset2)
  1118. << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
  1119. value |= ((mport->offset1)
  1120. << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
  1121. value |= (mport->sinterval & 0xFF);
  1122. swr_master_write(swrm,
  1123. SWRM_DP_PORT_CTRL_BANK((i + 1), bank),
  1124. value);
  1125. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x, val: 0x%x\n",
  1126. __func__, i,
  1127. (SWRM_DP_PORT_CTRL_BANK((i + 1), bank)), value);
  1128. if (!mport->req_ch)
  1129. swrm_pcm_port_config(swrm, (i + 1),
  1130. mport->stream_type, mport->dir, false);
  1131. }
  1132. }
  1133. static void swrm_cleanup_disabled_port_reqs(struct swr_master *master)
  1134. {
  1135. struct swr_port_info *port_req, *next;
  1136. int i;
  1137. struct swrm_mports *mport;
  1138. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  1139. if (!swrm) {
  1140. pr_err_ratelimited("%s: swrm is null\n", __func__);
  1141. return;
  1142. }
  1143. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  1144. master->num_port);
  1145. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  1146. mport = &(swrm->mport_cfg[i]);
  1147. list_for_each_entry_safe(port_req, next,
  1148. &mport->port_req_list, list) {
  1149. /* skip ports without new ch req */
  1150. if (port_req->ch_en == port_req->req_ch)
  1151. continue;
  1152. /* remove new ch req's*/
  1153. port_req->ch_en = port_req->req_ch;
  1154. /* If no streams enabled on port, remove the port req */
  1155. if (port_req->ch_en == 0) {
  1156. list_del(&port_req->list);
  1157. kfree(port_req);
  1158. }
  1159. }
  1160. /* remove new ch req's on mport*/
  1161. mport->ch_en = mport->req_ch;
  1162. if (!(mport->ch_en)) {
  1163. mport->port_en = false;
  1164. master->port_en_mask &= ~i;
  1165. }
  1166. }
  1167. }
  1168. static u8 swrm_get_controller_offset1(struct swr_mstr_ctrl *swrm,
  1169. u8* dev_offset, u8 off1)
  1170. {
  1171. u8 offset1 = 0x0F;
  1172. int i = 0;
  1173. if (swrm->master_id == MASTER_ID_TX) {
  1174. for (i = 1; i < SWRM_NUM_AUTO_ENUM_SLAVES; i++) {
  1175. pr_debug("%s: dev offset: %d\n",
  1176. __func__, dev_offset[i]);
  1177. if (offset1 > dev_offset[i])
  1178. offset1 = dev_offset[i];
  1179. }
  1180. } else {
  1181. offset1 = off1;
  1182. }
  1183. pr_debug("%s: offset: %d\n", __func__, offset1);
  1184. return offset1;
  1185. }
  1186. static int swrm_get_uc(int bus_clk)
  1187. {
  1188. switch (bus_clk) {
  1189. case SWR_CLK_RATE_4P8MHZ:
  1190. return SWR_UC1;
  1191. case SWR_CLK_RATE_1P2MHZ:
  1192. return SWR_UC2;
  1193. case SWR_CLK_RATE_0P6MHZ:
  1194. return SWR_UC3;
  1195. case SWR_CLK_RATE_9P6MHZ:
  1196. default:
  1197. return SWR_UC0;
  1198. }
  1199. return SWR_UC0;
  1200. }
  1201. static void swrm_get_device_frame_shape(struct swr_mstr_ctrl *swrm,
  1202. struct swrm_mports *mport,
  1203. struct swr_port_info *port_req)
  1204. {
  1205. u32 uc = SWR_UC0;
  1206. u32 port_id_offset = 0;
  1207. if (swrm->master_id == MASTER_ID_TX) {
  1208. uc = swrm_get_uc(swrm->bus_clk);
  1209. port_id_offset = (port_req->dev_num - 1) *
  1210. SWR_MAX_DEV_PORT_NUM +
  1211. port_req->slave_port_id;
  1212. if (port_id_offset >= SWR_MAX_MSTR_PORT_NUM)
  1213. return;
  1214. port_req->sinterval =
  1215. ((swrm->bus_clk * 2) / port_req->ch_rate) - 1;
  1216. port_req->offset1 = swrm->pp[uc][port_id_offset].offset1;
  1217. port_req->offset2 = 0x00;
  1218. port_req->hstart = 0xFF;
  1219. port_req->hstop = 0xFF;
  1220. port_req->word_length = 0xFF;
  1221. port_req->blk_pack_mode = 0xFF;
  1222. port_req->blk_grp_count = 0xFF;
  1223. port_req->lane_ctrl = swrm->pp[uc][port_id_offset].lane_ctrl;
  1224. } else {
  1225. /* copy master port config to slave */
  1226. port_req->sinterval = mport->sinterval;
  1227. port_req->offset1 = mport->offset1;
  1228. port_req->offset2 = mport->offset2;
  1229. port_req->hstart = mport->hstart;
  1230. port_req->hstop = mport->hstop;
  1231. port_req->word_length = mport->word_length;
  1232. port_req->blk_pack_mode = mport->blk_pack_mode;
  1233. port_req->blk_grp_count = mport->blk_grp_count;
  1234. port_req->lane_ctrl = mport->lane_ctrl;
  1235. }
  1236. if (swrm->master_id == MASTER_ID_WSA) {
  1237. uc = swrm_get_uc(swrm->bus_clk);
  1238. port_id_offset = (port_req->dev_num - 1) *
  1239. SWR_MAX_DEV_PORT_NUM +
  1240. port_req->slave_port_id;
  1241. if (port_id_offset >= SWR_MAX_MSTR_PORT_NUM ||
  1242. !swrm->pp[uc][port_id_offset].offset1)
  1243. return;
  1244. port_req->offset1 = swrm->pp[uc][port_id_offset].offset1;
  1245. }
  1246. }
  1247. static void swrm_copy_data_port_config(struct swr_master *master, u8 bank)
  1248. {
  1249. u32 value = 0, slv_id = 0;
  1250. struct swr_port_info *port_req;
  1251. int i, j;
  1252. u16 sinterval = 0xFFFF;
  1253. u8 lane_ctrl = 0;
  1254. struct swrm_mports *mport;
  1255. u32 reg[SWRM_MAX_PORT_REG];
  1256. u32 val[SWRM_MAX_PORT_REG];
  1257. int len = 0;
  1258. u8 hparams = 0;
  1259. u32 controller_offset = 0;
  1260. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  1261. u8 dev_offset[SWRM_NUM_AUTO_ENUM_SLAVES];
  1262. if (!swrm) {
  1263. pr_err_ratelimited("%s: swrm is null\n", __func__);
  1264. return;
  1265. }
  1266. memset(dev_offset, 0xff, SWRM_NUM_AUTO_ENUM_SLAVES);
  1267. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  1268. master->num_port);
  1269. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  1270. mport = &(swrm->mport_cfg[i]);
  1271. if (!mport->port_en)
  1272. continue;
  1273. swrm_pcm_port_config(swrm, (i + 1),
  1274. mport->stream_type, mport->dir, true);
  1275. j = 0;
  1276. lane_ctrl = 0;
  1277. sinterval = 0xFFFF;
  1278. list_for_each_entry(port_req, &mport->port_req_list, list) {
  1279. if (!port_req->dev_num)
  1280. continue;
  1281. j++;
  1282. slv_id = port_req->slave_port_id;
  1283. /* Assumption: If different channels in the same port
  1284. * on master is enabled for different slaves, then each
  1285. * slave offset should be configured differently.
  1286. */
  1287. swrm_get_device_frame_shape(swrm, mport, port_req);
  1288. if (j == 1) {
  1289. sinterval = port_req->sinterval;
  1290. lane_ctrl = port_req->lane_ctrl;
  1291. } else if (sinterval != port_req->sinterval ||
  1292. lane_ctrl != port_req->lane_ctrl) {
  1293. dev_err_ratelimited(swrm->dev,
  1294. "%s:slaves/slave ports attaching to mport%d"\
  1295. " are not using same SI or data lane, update slave tables,"\
  1296. "bailing out without setting port config\n",
  1297. __func__, i);
  1298. return;
  1299. }
  1300. reg[len] = SWRM_CMD_FIFO_WR_CMD(swrm->ee_val);
  1301. val[len++] = SWR_REG_VAL_PACK(port_req->req_ch,
  1302. port_req->dev_num, get_cmd_id(swrm),
  1303. SWRS_DP_CHANNEL_ENABLE_BANK(slv_id,
  1304. bank));
  1305. reg[len] = SWRM_CMD_FIFO_WR_CMD(swrm->ee_val);
  1306. val[len++] = SWR_REG_VAL_PACK(
  1307. port_req->sinterval & 0xFF,
  1308. port_req->dev_num, get_cmd_id(swrm),
  1309. SWRS_DP_SAMPLE_CONTROL_1_BANK(slv_id,
  1310. bank));
  1311. /* Only wite MSB if SI > 0xFF */
  1312. if (port_req->sinterval > 0xFF) {
  1313. reg[len] = SWRM_CMD_FIFO_WR_CMD(swrm->ee_val);
  1314. val[len++] = SWR_REG_VAL_PACK(
  1315. (port_req->sinterval >> 8) & 0xFF,
  1316. port_req->dev_num, get_cmd_id(swrm),
  1317. SWRS_DP_SAMPLE_CONTROL_2_BANK(slv_id,
  1318. bank));
  1319. }
  1320. if (port_req->offset1 != SWR_INVALID_PARAM) {
  1321. reg[len] = SWRM_CMD_FIFO_WR_CMD(swrm->ee_val);
  1322. val[len++] = SWR_REG_VAL_PACK(port_req->offset1,
  1323. port_req->dev_num, get_cmd_id(swrm),
  1324. SWRS_DP_OFFSET_CONTROL_1_BANK(slv_id,
  1325. bank));
  1326. }
  1327. if (port_req->offset2 != SWR_INVALID_PARAM) {
  1328. reg[len] = SWRM_CMD_FIFO_WR_CMD(swrm->ee_val);
  1329. val[len++] = SWR_REG_VAL_PACK(port_req->offset2,
  1330. port_req->dev_num, get_cmd_id(swrm),
  1331. SWRS_DP_OFFSET_CONTROL_2_BANK(
  1332. slv_id, bank));
  1333. }
  1334. if (port_req->hstart != SWR_INVALID_PARAM
  1335. && port_req->hstop != SWR_INVALID_PARAM) {
  1336. hparams = (port_req->hstart << 4) |
  1337. port_req->hstop;
  1338. reg[len] = SWRM_CMD_FIFO_WR_CMD(swrm->ee_val);
  1339. val[len++] = SWR_REG_VAL_PACK(hparams,
  1340. port_req->dev_num, get_cmd_id(swrm),
  1341. SWRS_DP_HCONTROL_BANK(slv_id,
  1342. bank));
  1343. }
  1344. if (port_req->word_length != SWR_INVALID_PARAM) {
  1345. reg[len] = SWRM_CMD_FIFO_WR_CMD(swrm->ee_val);
  1346. val[len++] =
  1347. SWR_REG_VAL_PACK(port_req->word_length,
  1348. port_req->dev_num, get_cmd_id(swrm),
  1349. SWRS_DP_BLOCK_CONTROL_1(slv_id));
  1350. }
  1351. if (port_req->blk_pack_mode != SWR_INVALID_PARAM) {
  1352. reg[len] = SWRM_CMD_FIFO_WR_CMD(swrm->ee_val);
  1353. val[len++] =
  1354. SWR_REG_VAL_PACK(
  1355. port_req->blk_pack_mode,
  1356. port_req->dev_num, get_cmd_id(swrm),
  1357. SWRS_DP_BLOCK_CONTROL_3_BANK(slv_id,
  1358. bank));
  1359. }
  1360. if (port_req->blk_grp_count != SWR_INVALID_PARAM) {
  1361. reg[len] = SWRM_CMD_FIFO_WR_CMD(swrm->ee_val);
  1362. val[len++] =
  1363. SWR_REG_VAL_PACK(
  1364. port_req->blk_grp_count,
  1365. port_req->dev_num, get_cmd_id(swrm),
  1366. SWRS_DP_BLOCK_CONTROL_2_BANK(
  1367. slv_id, bank));
  1368. }
  1369. if (port_req->lane_ctrl != SWR_INVALID_PARAM) {
  1370. reg[len] = SWRM_CMD_FIFO_WR_CMD(swrm->ee_val);
  1371. val[len++] =
  1372. SWR_REG_VAL_PACK(port_req->lane_ctrl,
  1373. port_req->dev_num, get_cmd_id(swrm),
  1374. SWRS_DP_LANE_CONTROL_BANK(
  1375. slv_id, bank));
  1376. }
  1377. port_req->ch_en = port_req->req_ch;
  1378. dev_offset[port_req->dev_num] = port_req->offset1;
  1379. }
  1380. if (swrm->master_id == MASTER_ID_TX) {
  1381. mport->sinterval = sinterval;
  1382. mport->lane_ctrl = lane_ctrl;
  1383. }
  1384. value = ((mport->req_ch)
  1385. << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
  1386. if (mport->offset2 != SWR_INVALID_PARAM)
  1387. value |= ((mport->offset2)
  1388. << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
  1389. controller_offset = (swrm_get_controller_offset1(swrm,
  1390. dev_offset, mport->offset1));
  1391. value |= (controller_offset << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
  1392. mport->offset1 = controller_offset;
  1393. value |= (mport->sinterval & 0xFF);
  1394. reg[len] = SWRM_DP_PORT_CTRL_BANK((i + 1), bank);
  1395. val[len++] = value;
  1396. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x, val: 0x%x\n",
  1397. __func__, (i + 1),
  1398. (SWRM_DP_PORT_CTRL_BANK((i + 1), bank)), value);
  1399. reg[len] = SWRM_DP_SAMPLECTRL2_BANK((i + 1), bank);
  1400. val[len++] = ((mport->sinterval >> 8) & 0xFF);
  1401. if (mport->lane_ctrl != SWR_INVALID_PARAM) {
  1402. reg[len] = SWRM_DP_PORT_CTRL_2_BANK((i + 1), bank);
  1403. val[len++] = mport->lane_ctrl;
  1404. }
  1405. if (mport->word_length != SWR_INVALID_PARAM) {
  1406. reg[len] = SWRM_DP_BLOCK_CTRL_1((i + 1));
  1407. val[len++] = mport->word_length;
  1408. }
  1409. if (mport->blk_grp_count != SWR_INVALID_PARAM) {
  1410. reg[len] = SWRM_DP_BLOCK_CTRL2_BANK((i + 1), bank);
  1411. val[len++] = mport->blk_grp_count;
  1412. }
  1413. if (mport->hstart != SWR_INVALID_PARAM
  1414. && mport->hstop != SWR_INVALID_PARAM) {
  1415. reg[len] = SWRM_DP_PORT_HCTRL_BANK((i + 1), bank);
  1416. hparams = (mport->hstop << 4) | mport->hstart;
  1417. val[len++] = hparams;
  1418. } else {
  1419. reg[len] = SWRM_DP_PORT_HCTRL_BANK((i + 1), bank);
  1420. hparams = (SWR_HSTOP_MAX_VAL << 4) | SWR_HSTART_MIN_VAL;
  1421. val[len++] = hparams;
  1422. }
  1423. if (mport->blk_pack_mode != SWR_INVALID_PARAM) {
  1424. reg[len] = SWRM_DP_BLOCK_CTRL3_BANK((i + 1), bank);
  1425. val[len++] = mport->blk_pack_mode;
  1426. }
  1427. mport->ch_en = mport->req_ch;
  1428. }
  1429. swrm_reg_dump(swrm, reg, val, len, __func__);
  1430. swr_master_bulk_write(swrm, reg, val, len);
  1431. }
  1432. static void swrm_apply_port_config(struct swr_master *master)
  1433. {
  1434. u8 bank;
  1435. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  1436. if (!swrm) {
  1437. pr_err_ratelimited("%s: Invalid handle to swr controller\n",
  1438. __func__);
  1439. return;
  1440. }
  1441. bank = get_inactive_bank_num(swrm);
  1442. dev_dbg(swrm->dev, "%s: enter bank: %d master_ports: %d\n",
  1443. __func__, bank, master->num_port);
  1444. if (!swrm->disable_div2_clk_switch)
  1445. swrm_cmd_fifo_wr_cmd(swrm, 0x01, 0xF, get_cmd_id(swrm),
  1446. SWRS_SCP_HOST_CLK_DIV2_CTL_BANK(bank));
  1447. swrm_copy_data_port_config(master, bank);
  1448. }
  1449. static int swrm_slvdev_datapath_control(struct swr_master *master, bool enable)
  1450. {
  1451. u8 bank;
  1452. u32 value = 0, n_row = 0, n_col = 0;
  1453. u32 row = 0, col = 0;
  1454. int bus_clk_div_factor;
  1455. int ret;
  1456. u8 ssp_period = 0;
  1457. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  1458. int mask = (SWRM_ROW_CTRL_MASK | SWRM_COL_CTRL_MASK |
  1459. SWRM_CLK_DIV_MASK | SWRM_SSP_PERIOD_MASK);
  1460. u8 inactive_bank;
  1461. int frame_sync = SWRM_FRAME_SYNC_SEL;
  1462. if (!swrm) {
  1463. pr_err_ratelimited("%s: swrm is null\n", __func__);
  1464. return -EFAULT;
  1465. }
  1466. mutex_lock(&swrm->mlock);
  1467. /*
  1468. * During disable if master is already down, which implies an ssr/pdr
  1469. * scenario, just mark ports as disabled and exit
  1470. */
  1471. if (swrm->state == SWR_MSTR_SSR && !enable) {
  1472. if (!test_bit(DISABLE_PENDING, &swrm->port_req_pending)) {
  1473. dev_dbg(swrm->dev, "%s:No pending disconn port req\n",
  1474. __func__);
  1475. goto exit;
  1476. }
  1477. clear_bit(DISABLE_PENDING, &swrm->port_req_pending);
  1478. swrm_cleanup_disabled_port_reqs(master);
  1479. if (!swrm_is_port_en(master)) {
  1480. dev_dbg(&master->dev, "%s: pm_runtime auto suspend triggered\n",
  1481. __func__);
  1482. pm_runtime_mark_last_busy(swrm->dev);
  1483. pm_runtime_put_autosuspend(swrm->dev);
  1484. }
  1485. goto exit;
  1486. }
  1487. bank = get_inactive_bank_num(swrm);
  1488. if (enable) {
  1489. if (!test_bit(ENABLE_PENDING, &swrm->port_req_pending)) {
  1490. dev_dbg(swrm->dev, "%s:No pending connect port req\n",
  1491. __func__);
  1492. goto exit;
  1493. }
  1494. clear_bit(ENABLE_PENDING, &swrm->port_req_pending);
  1495. ret = swrm_get_port_config(swrm);
  1496. if (ret) {
  1497. /* cannot accommodate ports */
  1498. swrm_cleanup_disabled_port_reqs(master);
  1499. mutex_unlock(&swrm->mlock);
  1500. return -EINVAL;
  1501. }
  1502. swr_master_write(swrm, SWRM_INTERRUPT_EN(swrm->ee_val),
  1503. SWRM_INTERRUPT_STATUS_MASK);
  1504. /* apply the new port config*/
  1505. swrm_apply_port_config(master);
  1506. } else {
  1507. if (!test_bit(DISABLE_PENDING, &swrm->port_req_pending)) {
  1508. dev_dbg(swrm->dev, "%s:No pending disconn port req\n",
  1509. __func__);
  1510. goto exit;
  1511. }
  1512. clear_bit(DISABLE_PENDING, &swrm->port_req_pending);
  1513. swrm_disable_ports(master, bank);
  1514. }
  1515. dev_dbg(swrm->dev, "%s: enable: %d, cfg_devs: %d freq %d\n",
  1516. __func__, enable, swrm->num_cfg_devs, swrm->mclk_freq);
  1517. if (enable) {
  1518. /* set col = 16 */
  1519. n_col = SWR_MAX_COL;
  1520. col = SWRM_COL_16;
  1521. if (swrm->bus_clk == MCLK_FREQ_LP) {
  1522. n_col = SWR_MIN_COL;
  1523. col = SWRM_COL_02;
  1524. }
  1525. } else {
  1526. /*
  1527. * Do not change to col = 2 if there are still active ports
  1528. */
  1529. if (!master->num_port) {
  1530. n_col = SWR_MIN_COL;
  1531. col = SWRM_COL_02;
  1532. } else {
  1533. n_col = SWR_MAX_COL;
  1534. col = SWRM_COL_16;
  1535. }
  1536. }
  1537. /* Use default 50 * x, frame shape. Change based on mclk */
  1538. if (swrm->mclk_freq == MCLK_FREQ_NATIVE) {
  1539. dev_dbg(swrm->dev, "setting 64 x %d frameshape\n", col);
  1540. n_row = SWR_ROW_64;
  1541. row = SWRM_ROW_64;
  1542. frame_sync = SWRM_FRAME_SYNC_SEL_NATIVE;
  1543. } else {
  1544. dev_dbg(swrm->dev, "setting 50 x %d frameshape\n", col);
  1545. n_row = SWR_ROW_50;
  1546. row = SWRM_ROW_50;
  1547. frame_sync = SWRM_FRAME_SYNC_SEL;
  1548. }
  1549. ssp_period = swrm_get_ssp_period(swrm, row, col, frame_sync);
  1550. bus_clk_div_factor = swrm_get_clk_div(swrm->mclk_freq, swrm->bus_clk);
  1551. dev_dbg(swrm->dev, "%s: ssp_period: %d, bus_clk_div:%d \n", __func__,
  1552. ssp_period, bus_clk_div_factor);
  1553. value = swr_master_read(swrm, SWRM_MCP_FRAME_CTRL_BANK(bank));
  1554. value &= (~mask);
  1555. value |= ((n_row << SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT) |
  1556. (n_col << SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT) |
  1557. (bus_clk_div_factor <<
  1558. SWRM_MCP_FRAME_CTRL_BANK_CLK_DIV_VALUE_SHFT) |
  1559. ((ssp_period - 1) << SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT));
  1560. swr_master_write(swrm, SWRM_MCP_FRAME_CTRL_BANK(bank), value);
  1561. dev_dbg(swrm->dev, "%s: regaddr: 0x%x, value: 0x%x\n", __func__,
  1562. SWRM_MCP_FRAME_CTRL_BANK(bank), value);
  1563. enable_bank_switch(swrm, bank, n_row, n_col);
  1564. inactive_bank = bank ? 0 : 1;
  1565. if (enable)
  1566. swrm_copy_data_port_config(master, inactive_bank);
  1567. else {
  1568. swrm_disable_ports(master, inactive_bank);
  1569. swrm_cleanup_disabled_port_reqs(master);
  1570. }
  1571. if (!swrm_is_port_en(master)) {
  1572. dev_dbg(&master->dev, "%s: pm_runtime auto suspend triggered\n",
  1573. __func__);
  1574. pm_runtime_mark_last_busy(swrm->dev);
  1575. if (!enable)
  1576. pm_runtime_set_autosuspend_delay(swrm->dev, 80);
  1577. pm_runtime_put_autosuspend(swrm->dev);
  1578. }
  1579. exit:
  1580. mutex_unlock(&swrm->mlock);
  1581. return 0;
  1582. }
  1583. static int swrm_connect_port(struct swr_master *master,
  1584. struct swr_params *portinfo)
  1585. {
  1586. int i;
  1587. struct swr_port_info *port_req;
  1588. int ret = 0;
  1589. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  1590. struct swrm_mports *mport;
  1591. u8 mstr_port_id, mstr_ch_msk;
  1592. dev_dbg(&master->dev, "%s: enter\n", __func__);
  1593. if (!portinfo)
  1594. return -EINVAL;
  1595. if (!swrm) {
  1596. dev_err_ratelimited(&master->dev,
  1597. "%s: Invalid handle to swr controller\n",
  1598. __func__);
  1599. return -EINVAL;
  1600. }
  1601. mutex_lock(&swrm->mlock);
  1602. mutex_lock(&swrm->devlock);
  1603. if (!swrm->dev_up) {
  1604. swr_port_response(master, portinfo->tid);
  1605. mutex_unlock(&swrm->devlock);
  1606. mutex_unlock(&swrm->mlock);
  1607. return -EINVAL;
  1608. }
  1609. mutex_unlock(&swrm->devlock);
  1610. if (!swrm_is_port_en(master))
  1611. pm_runtime_get_sync(swrm->dev);
  1612. for (i = 0; i < portinfo->num_port; i++) {
  1613. ret = swrm_get_master_port(swrm, &mstr_port_id, &mstr_ch_msk,
  1614. portinfo->port_type[i],
  1615. portinfo->port_id[i]);
  1616. if (ret) {
  1617. dev_err_ratelimited(&master->dev,
  1618. "%s: mstr portid for slv port %d not found\n",
  1619. __func__, portinfo->port_id[i]);
  1620. goto port_fail;
  1621. }
  1622. mport = &(swrm->mport_cfg[mstr_port_id]);
  1623. /* get port req */
  1624. port_req = swrm_get_port_req(mport, portinfo->port_id[i],
  1625. portinfo->dev_num);
  1626. if (!port_req) {
  1627. dev_dbg(&master->dev, "%s: new req:port id %d dev %d\n",
  1628. __func__, portinfo->port_id[i],
  1629. portinfo->dev_num);
  1630. port_req = kzalloc(sizeof(struct swr_port_info),
  1631. GFP_KERNEL);
  1632. if (!port_req) {
  1633. ret = -ENOMEM;
  1634. goto mem_fail;
  1635. }
  1636. port_req->dev_num = portinfo->dev_num;
  1637. port_req->slave_port_id = portinfo->port_id[i];
  1638. port_req->num_ch = portinfo->num_ch[i];
  1639. port_req->ch_rate = portinfo->ch_rate[i];
  1640. port_req->ch_en = 0;
  1641. port_req->master_port_id = mstr_port_id;
  1642. list_add(&port_req->list, &mport->port_req_list);
  1643. }
  1644. port_req->req_ch |= portinfo->ch_en[i];
  1645. dev_dbg(&master->dev,
  1646. "%s: mstr port %d, slv port %d ch_rate %d num_ch %d\n",
  1647. __func__, port_req->master_port_id,
  1648. port_req->slave_port_id, port_req->ch_rate,
  1649. port_req->num_ch);
  1650. /* Put the port req on master port */
  1651. mport = &(swrm->mport_cfg[mstr_port_id]);
  1652. mport->port_en = true;
  1653. mport->req_ch |= mstr_ch_msk;
  1654. master->port_en_mask |= (1 << mstr_port_id);
  1655. if (swrm->clk_stop_mode0_supp &&
  1656. swrm->dynamic_port_map_supported) {
  1657. mport->ch_rate += portinfo->ch_rate[i];
  1658. swrm_update_bus_clk(swrm);
  1659. } else {
  1660. /*
  1661. * Fallback to assign slave port ch_rate
  1662. * as master port uses same ch_rate as slave
  1663. * unlike soundwire TX master ports where
  1664. * unified ports and multiple slave port
  1665. * channels can attach to same master port
  1666. */
  1667. mport->ch_rate = portinfo->ch_rate[i];
  1668. }
  1669. }
  1670. master->num_port += portinfo->num_port;
  1671. set_bit(ENABLE_PENDING, &swrm->port_req_pending);
  1672. swr_port_response(master, portinfo->tid);
  1673. mutex_unlock(&swrm->mlock);
  1674. return 0;
  1675. port_fail:
  1676. mem_fail:
  1677. swr_port_response(master, portinfo->tid);
  1678. /* cleanup port reqs in error condition */
  1679. swrm_cleanup_disabled_port_reqs(master);
  1680. mutex_unlock(&swrm->mlock);
  1681. return ret;
  1682. }
  1683. static int swrm_disconnect_port(struct swr_master *master,
  1684. struct swr_params *portinfo)
  1685. {
  1686. int i, ret = 0;
  1687. struct swr_port_info *port_req;
  1688. struct swrm_mports *mport;
  1689. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  1690. u8 mstr_port_id, mstr_ch_mask;
  1691. u8 num_port = 0;
  1692. if (!swrm) {
  1693. dev_err_ratelimited(&master->dev,
  1694. "%s: Invalid handle to swr controller\n",
  1695. __func__);
  1696. return -EINVAL;
  1697. }
  1698. if (!portinfo) {
  1699. dev_err_ratelimited(&master->dev, "%s: portinfo is NULL\n", __func__);
  1700. return -EINVAL;
  1701. }
  1702. mutex_lock(&swrm->mlock);
  1703. for (i = 0; i < portinfo->num_port; i++) {
  1704. ret = swrm_get_master_port(swrm, &mstr_port_id, &mstr_ch_mask,
  1705. portinfo->port_type[i], portinfo->port_id[i]);
  1706. if (ret) {
  1707. dev_err_ratelimited(&master->dev,
  1708. "%s: mstr portid for slv port %d not found\n",
  1709. __func__, portinfo->port_id[i]);
  1710. goto err;
  1711. }
  1712. mport = &(swrm->mport_cfg[mstr_port_id]);
  1713. /* get port req */
  1714. port_req = swrm_get_port_req(mport, portinfo->port_id[i],
  1715. portinfo->dev_num);
  1716. if (!port_req) {
  1717. dev_err_ratelimited(&master->dev, "%s:port not enabled : port %d\n",
  1718. __func__, portinfo->port_id[i]);
  1719. continue;
  1720. }
  1721. port_req->req_ch &= ~portinfo->ch_en[i];
  1722. mport->req_ch &= ~mstr_ch_mask;
  1723. if (swrm->clk_stop_mode0_supp &&
  1724. swrm->dynamic_port_map_supported &&
  1725. !mport->req_ch) {
  1726. mport->ch_rate = 0;
  1727. swrm_update_bus_clk(swrm);
  1728. }
  1729. num_port++;
  1730. }
  1731. if (master->num_port > num_port)
  1732. master->num_port -= num_port;
  1733. else
  1734. master->num_port = 0;
  1735. set_bit(DISABLE_PENDING, &swrm->port_req_pending);
  1736. swr_port_response(master, portinfo->tid);
  1737. mutex_unlock(&swrm->mlock);
  1738. return 0;
  1739. err:
  1740. swr_port_response(master, portinfo->tid);
  1741. mutex_unlock(&swrm->mlock);
  1742. return -EINVAL;
  1743. }
  1744. static int swrm_find_alert_slave(struct swr_mstr_ctrl *swrm,
  1745. int status, u8 *devnum)
  1746. {
  1747. int i;
  1748. bool found = false;
  1749. for (i = 0; i < (swrm->num_dev + 1); i++) {
  1750. if ((status & SWRM_MCP_SLV_STATUS_MASK) == SWR_ALERT) {
  1751. *devnum = i;
  1752. found = true;
  1753. break;
  1754. }
  1755. status >>= 2;
  1756. }
  1757. if (found)
  1758. return 0;
  1759. else
  1760. return -EINVAL;
  1761. }
  1762. static void swrm_enable_slave_irq(struct swr_mstr_ctrl *swrm)
  1763. {
  1764. int i;
  1765. int status = 0;
  1766. u32 temp;
  1767. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1768. if (!status) {
  1769. dev_dbg_ratelimited(swrm->dev, "%s: slaves status is 0x%x\n",
  1770. __func__, status);
  1771. return;
  1772. }
  1773. dev_dbg(swrm->dev, "%s: slave status: 0x%x\n", __func__, status);
  1774. for (i = 0; i < (swrm->num_dev + 1); i++) {
  1775. if (status & SWRM_MCP_SLV_STATUS_MASK) {
  1776. if (!swrm->clk_stop_wakeup) {
  1777. swrm_cmd_fifo_rd_cmd(swrm, &temp, i,
  1778. get_cmd_id(swrm), SWRS_SCP_INT_STATUS_CLEAR_1, 1);
  1779. swrm_cmd_fifo_wr_cmd(swrm, 0xFF, i,
  1780. get_cmd_id(swrm), SWRS_SCP_INT_STATUS_CLEAR_1);
  1781. }
  1782. swrm_cmd_fifo_wr_cmd(swrm, 0x4, i, get_cmd_id(swrm),
  1783. SWRS_SCP_INT_STATUS_MASK_1);
  1784. }
  1785. status >>= 2;
  1786. }
  1787. }
  1788. static int swrm_check_slave_change_status(struct swr_mstr_ctrl *swrm,
  1789. int status, u8 *devnum)
  1790. {
  1791. int i;
  1792. int new_sts = status;
  1793. int ret = SWR_NOT_PRESENT;
  1794. if (status != swrm->slave_status) {
  1795. for (i = 0; i < (swrm->num_dev + 1); i++) {
  1796. if ((status & SWRM_MCP_SLV_STATUS_MASK) !=
  1797. (swrm->slave_status & SWRM_MCP_SLV_STATUS_MASK)) {
  1798. ret = (status & SWRM_MCP_SLV_STATUS_MASK);
  1799. *devnum = i;
  1800. break;
  1801. }
  1802. status >>= 2;
  1803. swrm->slave_status >>= 2;
  1804. }
  1805. swrm->slave_status = new_sts;
  1806. }
  1807. return ret;
  1808. }
  1809. static irqreturn_t swr_mstr_interrupt(int irq, void *dev)
  1810. {
  1811. struct swr_mstr_ctrl *swrm = dev;
  1812. u32 value, intr_sts, intr_sts_masked;
  1813. u32 temp = 0;
  1814. u32 status, chg_sts, i;
  1815. u8 devnum = 0;
  1816. int ret = IRQ_HANDLED;
  1817. struct swr_device *swr_dev;
  1818. struct swr_master *mstr = &swrm->master;
  1819. int retry = 5;
  1820. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  1821. dev_err_ratelimited(swrm->dev, "%s Failed to hold suspend\n", __func__);
  1822. return IRQ_NONE;
  1823. }
  1824. mutex_lock(&swrm->reslock);
  1825. if (swrm_request_hw_vote(swrm, LPASS_HW_CORE, true)) {
  1826. ret = IRQ_NONE;
  1827. goto exit;
  1828. }
  1829. if (swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, true)) {
  1830. ret = IRQ_NONE;
  1831. goto err_audio_hw_vote;
  1832. }
  1833. ret = swrm_clk_request(swrm, true);
  1834. if (ret) {
  1835. dev_err_ratelimited(dev, "%s: swrm clk failed\n", __func__);
  1836. ret = IRQ_NONE;
  1837. goto err_audio_core_vote;
  1838. }
  1839. mutex_unlock(&swrm->reslock);
  1840. intr_sts = swr_master_read(swrm, SWRM_INTERRUPT_STATUS(swrm->ee_val));
  1841. intr_sts_masked = intr_sts & swrm->intr_mask;
  1842. dev_dbg(swrm->dev, "%s: status: 0x%x \n", __func__, intr_sts_masked);
  1843. handle_irq:
  1844. for (i = 0; i < SWRM_INTERRUPT_MAX; i++) {
  1845. value = intr_sts_masked & (1 << i);
  1846. if (!value)
  1847. continue;
  1848. switch (value) {
  1849. case SWRM_INTERRUPT_STATUS_SLAVE_PEND_IRQ:
  1850. dev_dbg(swrm->dev, "%s: Trigger irq to slave device\n",
  1851. __func__);
  1852. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1853. ret = swrm_find_alert_slave(swrm, status, &devnum);
  1854. if (ret) {
  1855. dev_err_ratelimited(swrm->dev,
  1856. "%s: no slave alert found.spurious interrupt\n",
  1857. __func__);
  1858. break;
  1859. }
  1860. swrm_cmd_fifo_rd_cmd(swrm, &temp, devnum,
  1861. get_cmd_id(swrm),
  1862. SWRS_SCP_INT_STATUS_CLEAR_1, 1);
  1863. swrm_cmd_fifo_wr_cmd(swrm, 0x4, devnum,
  1864. get_cmd_id(swrm),
  1865. SWRS_SCP_INT_STATUS_CLEAR_1);
  1866. swrm_cmd_fifo_wr_cmd(swrm, 0x0, devnum,
  1867. get_cmd_id(swrm),
  1868. SWRS_SCP_INT_STATUS_CLEAR_1);
  1869. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1870. if (swr_dev->dev_num != devnum)
  1871. continue;
  1872. if (swr_dev->slave_irq) {
  1873. do {
  1874. swr_dev->slave_irq_pending = 0;
  1875. handle_nested_irq(
  1876. irq_find_mapping(
  1877. swr_dev->slave_irq, 0));
  1878. } while (swr_dev->slave_irq_pending && swrm->dev_up);
  1879. }
  1880. }
  1881. break;
  1882. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_ATTACHED:
  1883. dev_dbg(swrm->dev, "%s: SWR new slave attached\n",
  1884. __func__);
  1885. break;
  1886. case SWRM_INTERRUPT_STATUS_CHANGE_ENUM_SLAVE_STATUS:
  1887. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1888. swrm_enable_slave_irq(swrm);
  1889. if (status == swrm->slave_status) {
  1890. dev_dbg(swrm->dev,
  1891. "%s: No change in slave status: 0x%x\n",
  1892. __func__, status);
  1893. break;
  1894. }
  1895. chg_sts = swrm_check_slave_change_status(swrm, status,
  1896. &devnum);
  1897. switch (chg_sts) {
  1898. case SWR_NOT_PRESENT:
  1899. dev_dbg(swrm->dev,
  1900. "%s: device %d got detached\n",
  1901. __func__, devnum);
  1902. if (devnum == 0) {
  1903. /*
  1904. * enable host irq if device 0 detached
  1905. * as hw will mask host_irq at slave
  1906. * but will not unmask it afterwards.
  1907. */
  1908. swrm->enable_slave_irq = true;
  1909. }
  1910. break;
  1911. case SWR_ATTACHED_OK:
  1912. dev_dbg(swrm->dev,
  1913. "%s: device %d got attached\n",
  1914. __func__, devnum);
  1915. /* enable host irq from slave device*/
  1916. swrm->enable_slave_irq = true;
  1917. break;
  1918. case SWR_ALERT:
  1919. dev_dbg(swrm->dev,
  1920. "%s: device %d has pending interrupt\n",
  1921. __func__, devnum);
  1922. break;
  1923. }
  1924. break;
  1925. case SWRM_INTERRUPT_STATUS_MASTER_CLASH_DET:
  1926. dev_err_ratelimited(swrm->dev,
  1927. "%s: SWR bus clsh detected\n",
  1928. __func__);
  1929. swrm->intr_mask &=
  1930. ~SWRM_INTERRUPT_STATUS_MASTER_CLASH_DET;
  1931. swr_master_write(swrm,
  1932. SWRM_INTERRUPT_EN(swrm->ee_val),
  1933. swrm->intr_mask);
  1934. break;
  1935. case SWRM_INTERRUPT_STATUS_RD_FIFO_OVERFLOW:
  1936. value = swr_master_read(swrm, SWRM_CMD_FIFO_STATUS(swrm->ee_val));
  1937. dev_err_ratelimited(swrm->dev,
  1938. "%s: SWR read FIFO overflow fifo status %x\n",
  1939. __func__, value);
  1940. break;
  1941. case SWRM_INTERRUPT_STATUS_RD_FIFO_UNDERFLOW:
  1942. value = swr_master_read(swrm, SWRM_CMD_FIFO_STATUS(swrm->ee_val));
  1943. dev_err_ratelimited(swrm->dev,
  1944. "%s: SWR read FIFO underflow fifo status %x\n",
  1945. __func__, value);
  1946. break;
  1947. case SWRM_INTERRUPT_STATUS_WR_CMD_FIFO_OVERFLOW:
  1948. value = swr_master_read(swrm, SWRM_CMD_FIFO_STATUS(swrm->ee_val));
  1949. dev_err_ratelimited(swrm->dev,
  1950. "%s: SWR write FIFO overflow fifo status %x\n",
  1951. __func__, value);
  1952. break;
  1953. case SWRM_INTERRUPT_STATUS_CMD_ERROR:
  1954. value = swr_master_read(swrm, SWRM_CMD_FIFO_STATUS(swrm->ee_val));
  1955. dev_err_ratelimited(swrm->dev,
  1956. "%s: SWR CMD error, fifo status 0x%x, flushing fifo\n",
  1957. __func__, value);
  1958. swr_master_write(swrm, SWRM_CMD_FIFO_CMD, 0x1);
  1959. break;
  1960. case SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION:
  1961. dev_err_ratelimited(swrm->dev,
  1962. "%s: SWR Port collision detected\n",
  1963. __func__);
  1964. swrm->intr_mask &= ~SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION;
  1965. swr_master_write(swrm,
  1966. SWRM_INTERRUPT_EN(swrm->ee_val),
  1967. swrm->intr_mask);
  1968. break;
  1969. case SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH:
  1970. dev_dbg(swrm->dev,
  1971. "%s: SWR read enable valid mismatch\n",
  1972. __func__);
  1973. swrm->intr_mask &=
  1974. ~SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH;
  1975. swr_master_write(swrm,
  1976. SWRM_INTERRUPT_EN(swrm->ee_val),
  1977. swrm->intr_mask);
  1978. break;
  1979. case SWRM_INTERRUPT_STATUS_SPECIAL_CMD_ID_FINISHED:
  1980. complete(&swrm->broadcast);
  1981. dev_dbg(swrm->dev, "%s: SWR cmd id finished\n",
  1982. __func__);
  1983. break;
  1984. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_FAILED:
  1985. swr_master_write(swrm, SWRM_ENUMERATOR_CFG, 0);
  1986. while (swr_master_read(swrm, SWRM_ENUMERATOR_STATUS)) {
  1987. if (!retry) {
  1988. dev_dbg(swrm->dev,
  1989. "%s: ENUM status is not idle\n",
  1990. __func__);
  1991. break;
  1992. }
  1993. retry--;
  1994. }
  1995. swr_master_write(swrm, SWRM_ENUMERATOR_CFG, 1);
  1996. break;
  1997. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_TABLE_IS_FULL:
  1998. break;
  1999. case SWRM_INTERRUPT_STATUS_BUS_RESET_FINISHED:
  2000. swrm_check_link_status(swrm, 0x1);
  2001. break;
  2002. case SWRM_INTERRUPT_STATUS_CLK_STOP_FINISHED:
  2003. break;
  2004. case SWRM_INTERRUPT_STATUS_EXT_CLK_STOP_WAKEUP:
  2005. if (swrm->state == SWR_MSTR_UP) {
  2006. dev_dbg(swrm->dev,
  2007. "%s:SWR Master is already up\n",
  2008. __func__);
  2009. } else {
  2010. dev_err_ratelimited(swrm->dev,
  2011. "%s: SWR wokeup during clock stop\n",
  2012. __func__);
  2013. /* It might be possible the slave device gets
  2014. * reset and slave interrupt gets missed. So
  2015. * re-enable Host IRQ and process slave pending
  2016. * interrupts, if any.
  2017. */
  2018. swrm->clk_stop_wakeup = true;
  2019. swrm_enable_slave_irq(swrm);
  2020. swrm->clk_stop_wakeup = false;
  2021. }
  2022. break;
  2023. case SWRM_INTERRUPT_STATUS_CMD_IGNORED_AND_EXEC_CONTINUED:
  2024. value = swr_master_read(swrm, SWRM_CMD_FIFO_STATUS(swrm->ee_val));
  2025. dev_err_ratelimited(swrm->dev,
  2026. "%s: SWR CMD Ignored, fifo status 0x%x\n",
  2027. __func__, value);
  2028. /* Wait 3.5ms to clear */
  2029. usleep_range(3500, 3505);
  2030. break;
  2031. default:
  2032. dev_err_ratelimited(swrm->dev,
  2033. "%s: SWR unknown interrupt value: %d\n",
  2034. __func__, value);
  2035. ret = IRQ_NONE;
  2036. break;
  2037. }
  2038. }
  2039. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR(swrm->ee_val), intr_sts);
  2040. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR(swrm->ee_val), 0x0);
  2041. if (swrm->enable_slave_irq) {
  2042. /* Enable slave irq here */
  2043. swrm_enable_slave_irq(swrm);
  2044. swrm->enable_slave_irq = false;
  2045. }
  2046. intr_sts = swr_master_read(swrm, SWRM_INTERRUPT_STATUS(swrm->ee_val));
  2047. intr_sts_masked = intr_sts & swrm->intr_mask;
  2048. if (intr_sts_masked && !pm_runtime_suspended(swrm->dev)) {
  2049. dev_dbg(swrm->dev, "%s: new interrupt received 0x%x\n",
  2050. __func__, intr_sts_masked);
  2051. goto handle_irq;
  2052. }
  2053. mutex_lock(&swrm->reslock);
  2054. swrm_clk_request(swrm, false);
  2055. err_audio_core_vote:
  2056. swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, false);
  2057. err_audio_hw_vote:
  2058. swrm_request_hw_vote(swrm, LPASS_HW_CORE, false);
  2059. exit:
  2060. mutex_unlock(&swrm->reslock);
  2061. swrm_unlock_sleep(swrm);
  2062. return ret;
  2063. }
  2064. static irqreturn_t swrm_wakeup_interrupt(int irq, void *dev)
  2065. {
  2066. struct swr_mstr_ctrl *swrm = dev;
  2067. int ret = IRQ_HANDLED;
  2068. if (!swrm || !(swrm->dev)) {
  2069. pr_err_ratelimited("%s: swrm or dev is null\n", __func__);
  2070. return IRQ_NONE;
  2071. }
  2072. mutex_lock(&swrm->devlock);
  2073. if (swrm->state == SWR_MSTR_SSR || !swrm->dev_up) {
  2074. if (swrm->wake_irq > 0) {
  2075. if (unlikely(!irq_get_irq_data(swrm->wake_irq))) {
  2076. pr_err_ratelimited("%s: irq data is NULL\n", __func__);
  2077. mutex_unlock(&swrm->devlock);
  2078. return IRQ_NONE;
  2079. }
  2080. mutex_lock(&swrm->irq_lock);
  2081. if (!irqd_irq_disabled(
  2082. irq_get_irq_data(swrm->wake_irq)))
  2083. disable_irq_nosync(swrm->wake_irq);
  2084. mutex_unlock(&swrm->irq_lock);
  2085. }
  2086. mutex_unlock(&swrm->devlock);
  2087. return ret;
  2088. }
  2089. mutex_unlock(&swrm->devlock);
  2090. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  2091. dev_err_ratelimited(swrm->dev, "%s Failed to hold suspend\n", __func__);
  2092. goto exit;
  2093. }
  2094. if (swrm->wake_irq > 0) {
  2095. if (unlikely(!irq_get_irq_data(swrm->wake_irq))) {
  2096. pr_err_ratelimited("%s: irq data is NULL\n", __func__);
  2097. return IRQ_NONE;
  2098. }
  2099. mutex_lock(&swrm->irq_lock);
  2100. if (!irqd_irq_disabled(
  2101. irq_get_irq_data(swrm->wake_irq)))
  2102. disable_irq_nosync(swrm->wake_irq);
  2103. mutex_unlock(&swrm->irq_lock);
  2104. }
  2105. pm_runtime_get_sync(swrm->dev);
  2106. pm_runtime_mark_last_busy(swrm->dev);
  2107. pm_runtime_put_autosuspend(swrm->dev);
  2108. swrm_unlock_sleep(swrm);
  2109. exit:
  2110. return ret;
  2111. }
  2112. static void swrm_wakeup_work(struct work_struct *work)
  2113. {
  2114. struct swr_mstr_ctrl *swrm;
  2115. swrm = container_of(work, struct swr_mstr_ctrl,
  2116. wakeup_work);
  2117. if (!swrm || !(swrm->dev)) {
  2118. pr_err("%s: swrm or dev is null\n", __func__);
  2119. return;
  2120. }
  2121. mutex_lock(&swrm->devlock);
  2122. if (!swrm->dev_up) {
  2123. mutex_unlock(&swrm->devlock);
  2124. goto exit;
  2125. }
  2126. mutex_unlock(&swrm->devlock);
  2127. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  2128. dev_err(swrm->dev, "%s Failed to hold suspend\n", __func__);
  2129. goto exit;
  2130. }
  2131. pm_runtime_get_sync(swrm->dev);
  2132. pm_runtime_mark_last_busy(swrm->dev);
  2133. pm_runtime_put_autosuspend(swrm->dev);
  2134. swrm_unlock_sleep(swrm);
  2135. exit:
  2136. pm_relax(swrm->dev);
  2137. }
  2138. static int swrm_get_device_status(struct swr_mstr_ctrl *swrm, u8 devnum)
  2139. {
  2140. u32 val;
  2141. swrm->slave_status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  2142. val = (swrm->slave_status >> (devnum * 2));
  2143. val &= SWRM_MCP_SLV_STATUS_MASK;
  2144. return val;
  2145. }
  2146. static int swrm_get_logical_dev_num(struct swr_master *mstr, u64 dev_id,
  2147. u8 *dev_num)
  2148. {
  2149. int i;
  2150. u64 id = 0;
  2151. int ret = -EINVAL;
  2152. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
  2153. struct swr_device *swr_dev;
  2154. u32 num_dev = 0;
  2155. if (!swrm) {
  2156. pr_err("%s: Invalid handle to swr controller\n",
  2157. __func__);
  2158. return ret;
  2159. }
  2160. num_dev = swrm->num_dev;
  2161. mutex_lock(&swrm->devlock);
  2162. if (!swrm->dev_up) {
  2163. mutex_unlock(&swrm->devlock);
  2164. return ret;
  2165. }
  2166. mutex_unlock(&swrm->devlock);
  2167. pm_runtime_get_sync(swrm->dev);
  2168. for (i = 1; i < (num_dev + 1); i++) {
  2169. id = ((u64)(swr_master_read(swrm,
  2170. SWRM_ENUMERATOR_SLAVE_DEV_ID_2(i))) << 32);
  2171. id |= swr_master_read(swrm,
  2172. SWRM_ENUMERATOR_SLAVE_DEV_ID_1(i));
  2173. /*
  2174. * As pm_runtime_get_sync() brings all slaves out of reset
  2175. * update logical device number for all slaves.
  2176. */
  2177. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  2178. if (swr_dev->addr == (id & SWR_DEV_ID_MASK)) {
  2179. u32 status = swrm_get_device_status(swrm, i);
  2180. if ((status == 0x01) || (status == 0x02)) {
  2181. swr_dev->dev_num = i;
  2182. if ((id & SWR_DEV_ID_MASK) == dev_id) {
  2183. *dev_num = i;
  2184. ret = 0;
  2185. dev_info(swrm->dev,
  2186. "%s: devnum %d assigned for dev %llx\n",
  2187. __func__, i,
  2188. swr_dev->addr);
  2189. }
  2190. }
  2191. }
  2192. }
  2193. }
  2194. if (ret)
  2195. dev_err(swrm->dev,
  2196. "%s: device 0x%llx is not ready\n",
  2197. __func__, dev_id);
  2198. pm_runtime_mark_last_busy(swrm->dev);
  2199. pm_runtime_put_autosuspend(swrm->dev);
  2200. return ret;
  2201. }
  2202. static int swrm_init_port_params(struct swr_master *mstr, u32 dev_num,
  2203. u32 num_ports,
  2204. struct swr_dev_frame_config *uc_arr)
  2205. {
  2206. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
  2207. int i, j, port_id_offset;
  2208. if (!swrm) {
  2209. pr_err("%s: Invalid handle to swr controller\n", __func__);
  2210. return 0;
  2211. }
  2212. if (dev_num == 0) {
  2213. pr_err("%s: Invalid device number 0\n", __func__);
  2214. return -EINVAL;
  2215. }
  2216. for (i = 0; i < SWR_UC_MAX; i++) {
  2217. for (j = 0; j < num_ports; j++) {
  2218. port_id_offset = (dev_num - 1) * SWR_MAX_DEV_PORT_NUM + j;
  2219. swrm->pp[i][port_id_offset].offset1 = uc_arr[i].pp[j].offset1;
  2220. swrm->pp[i][port_id_offset].lane_ctrl = uc_arr[i].pp[j].lane_ctrl;
  2221. }
  2222. }
  2223. return 0;
  2224. }
  2225. static void swrm_device_wakeup_vote(struct swr_master *mstr)
  2226. {
  2227. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
  2228. if (!swrm) {
  2229. pr_err_ratelimited("%s: Invalid handle to swr controller\n",
  2230. __func__);
  2231. return;
  2232. }
  2233. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  2234. dev_err_ratelimited(swrm->dev, "%s Failed to hold suspend\n", __func__);
  2235. return;
  2236. }
  2237. if (swrm_request_hw_vote(swrm, LPASS_HW_CORE, true))
  2238. dev_err_ratelimited(swrm->dev, "%s:lpass core hw enable failed\n",
  2239. __func__);
  2240. if (swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, true))
  2241. dev_err_ratelimited(swrm->dev, "%s:lpass audio hw enable failed\n",
  2242. __func__);
  2243. pm_runtime_get_sync(swrm->dev);
  2244. }
  2245. static void swrm_device_wakeup_unvote(struct swr_master *mstr)
  2246. {
  2247. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
  2248. if (!swrm) {
  2249. pr_err_ratelimited("%s: Invalid handle to swr controller\n",
  2250. __func__);
  2251. return;
  2252. }
  2253. pm_runtime_mark_last_busy(swrm->dev);
  2254. pm_runtime_put_autosuspend(swrm->dev);
  2255. swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, false);
  2256. swrm_request_hw_vote(swrm, LPASS_HW_CORE, false);
  2257. swrm_unlock_sleep(swrm);
  2258. }
  2259. static int swrm_master_init(struct swr_mstr_ctrl *swrm)
  2260. {
  2261. int ret = 0, i = 0;
  2262. u32 val;
  2263. u8 row_ctrl = SWR_ROW_50;
  2264. u8 col_ctrl = SWR_MIN_COL;
  2265. u8 ssp_period = 1;
  2266. u8 retry_cmd_num = 3;
  2267. u32 reg[SWRM_MAX_INIT_REG];
  2268. u32 value[SWRM_MAX_INIT_REG];
  2269. u32 temp = 0;
  2270. int len = 0;
  2271. /* Change no of retry counts to 1 for wsa to avoid underflow */
  2272. if (swrm->master_id == MASTER_ID_WSA)
  2273. retry_cmd_num = 1;
  2274. /* SW workaround to gate hw_ctl for SWR version >=1.6 */
  2275. if (swrm->version >= SWRM_VERSION_1_6) {
  2276. if (swrm->swrm_hctl_reg) {
  2277. temp = ioread32(swrm->swrm_hctl_reg);
  2278. temp &= 0xFFFFFFFD;
  2279. iowrite32(temp, swrm->swrm_hctl_reg);
  2280. usleep_range(500, 505);
  2281. temp = ioread32(swrm->swrm_hctl_reg);
  2282. dev_dbg(swrm->dev, "%s: hctl_reg val: 0x%x\n",
  2283. __func__, temp);
  2284. }
  2285. }
  2286. ssp_period = swrm_get_ssp_period(swrm, SWRM_ROW_50,
  2287. SWRM_COL_02, SWRM_FRAME_SYNC_SEL);
  2288. dev_dbg(swrm->dev, "%s: ssp_period: %d\n", __func__, ssp_period);
  2289. /* Clear Rows and Cols */
  2290. val = ((row_ctrl << SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT) |
  2291. (col_ctrl << SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT) |
  2292. ((ssp_period - 1) << SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT));
  2293. reg[len] = SWRM_MCP_FRAME_CTRL_BANK(0);
  2294. value[len++] = val;
  2295. /* Set Auto enumeration flag */
  2296. reg[len] = SWRM_ENUMERATOR_CFG;
  2297. value[len++] = 1;
  2298. /* Configure No pings */
  2299. val = swr_master_read(swrm, SWRM_MCP_CFG);
  2300. val &= ~SWRM_NUM_PINGS_MASK;
  2301. val |= (0x1f << SWRM_NUM_PINGS_POS);
  2302. reg[len] = SWRM_MCP_CFG;
  2303. value[len++] = val;
  2304. /* Configure number of retries of a read/write cmd */
  2305. val = (retry_cmd_num);
  2306. reg[len] = SWRM_CMD_FIFO_CFG;
  2307. value[len++] = val;
  2308. if (swrm->version >= SWRM_VERSION_1_7) {
  2309. reg[len] = SWRM_LINK_MANAGER_EE;
  2310. value[len++] = swrm->ee_val;
  2311. }
  2312. #ifdef CONFIG_SWRM_VER_2P0
  2313. reg[len] = SWRM_CLK_CTRL(swrm->ee_val);
  2314. value[len++] = 0x01;
  2315. #endif
  2316. /* Set IRQ to PULSE */
  2317. reg[len] = SWRM_COMP_CFG;
  2318. value[len++] = 0x02;
  2319. reg[len] = SWRM_INTERRUPT_CLEAR(swrm->ee_val);
  2320. value[len++] = 0xFFFFFFFF;
  2321. swrm->intr_mask = SWRM_INTERRUPT_STATUS_MASK;
  2322. /* Mask soundwire interrupts */
  2323. reg[len] = SWRM_INTERRUPT_EN(swrm->ee_val);
  2324. value[len++] = swrm->intr_mask;
  2325. reg[len] = SWRM_COMP_CFG;
  2326. value[len++] = 0x03;
  2327. swr_master_bulk_write(swrm, reg, value, len);
  2328. if (!swrm_check_link_status(swrm, 0x1)) {
  2329. dev_err(swrm->dev,
  2330. "%s: swr link failed to connect\n",
  2331. __func__);
  2332. for (i = 0; i < len; i++) {
  2333. usleep_range(50, 55);
  2334. dev_err(swrm->dev,
  2335. "%s:reg:0x%x val:0x%x\n",
  2336. __func__,
  2337. reg[i], swr_master_read(swrm, reg[i]));
  2338. }
  2339. return -EINVAL;
  2340. }
  2341. /* Execute it for versions >= 1.5.1 */
  2342. if (swrm->version >= SWRM_VERSION_1_5_1)
  2343. swr_master_write(swrm, SWRM_CMD_FIFO_CFG,
  2344. (swr_master_read(swrm,
  2345. SWRM_CMD_FIFO_CFG) | 0x80000000));
  2346. return ret;
  2347. }
  2348. static int swrm_event_notify(struct notifier_block *self,
  2349. unsigned long action, void *data)
  2350. {
  2351. struct swr_mstr_ctrl *swrm = container_of(self, struct swr_mstr_ctrl,
  2352. event_notifier);
  2353. if (!swrm || !(swrm->dev)) {
  2354. pr_err_ratelimited("%s: swrm or dev is NULL\n", __func__);
  2355. return -EINVAL;
  2356. }
  2357. switch (action) {
  2358. case MSM_AUD_DC_EVENT:
  2359. schedule_work(&(swrm->dc_presence_work));
  2360. break;
  2361. case SWR_WAKE_IRQ_EVENT:
  2362. if (swrm->ipc_wakeup && !swrm->ipc_wakeup_triggered) {
  2363. swrm->ipc_wakeup_triggered = true;
  2364. pm_stay_awake(swrm->dev);
  2365. schedule_work(&swrm->wakeup_work);
  2366. }
  2367. break;
  2368. default:
  2369. dev_err_ratelimited(swrm->dev, "%s: invalid event type: %lu\n",
  2370. __func__, action);
  2371. return -EINVAL;
  2372. }
  2373. return 0;
  2374. }
  2375. static void swrm_notify_work_fn(struct work_struct *work)
  2376. {
  2377. struct swr_mstr_ctrl *swrm = container_of(work, struct swr_mstr_ctrl,
  2378. dc_presence_work);
  2379. if (!swrm || !swrm->pdev) {
  2380. pr_err_ratelimited("%s: swrm or pdev is NULL\n", __func__);
  2381. return;
  2382. }
  2383. swrm_wcd_notify(swrm->pdev, SWR_DEVICE_DOWN, NULL);
  2384. }
  2385. static int swrm_probe(struct platform_device *pdev)
  2386. {
  2387. struct swr_mstr_ctrl *swrm;
  2388. struct swr_ctrl_platform_data *pdata;
  2389. u32 i, num_ports, port_num, port_type, ch_mask, swrm_hctl_reg = 0;
  2390. u32 *temp, map_size, map_length, ch_iter = 0, old_port_num = 0;
  2391. int ret = 0;
  2392. struct clk *lpass_core_hw_vote = NULL;
  2393. struct clk *lpass_core_audio = NULL;
  2394. u32 swrm_hw_ver = 0;
  2395. /* Allocate soundwire master driver structure */
  2396. swrm = devm_kzalloc(&pdev->dev, sizeof(struct swr_mstr_ctrl),
  2397. GFP_KERNEL);
  2398. if (!swrm) {
  2399. ret = -ENOMEM;
  2400. goto err_memory_fail;
  2401. }
  2402. swrm->pdev = pdev;
  2403. swrm->dev = &pdev->dev;
  2404. platform_set_drvdata(pdev, swrm);
  2405. swr_set_ctrl_data(&swrm->master, swrm);
  2406. pdata = dev_get_platdata(&pdev->dev);
  2407. if (!pdata) {
  2408. dev_err(&pdev->dev, "%s: pdata from parent is NULL\n",
  2409. __func__);
  2410. ret = -EINVAL;
  2411. goto err_pdata_fail;
  2412. }
  2413. swrm->handle = (void *)pdata->handle;
  2414. if (!swrm->handle) {
  2415. dev_err(&pdev->dev, "%s: swrm->handle is NULL\n",
  2416. __func__);
  2417. ret = -EINVAL;
  2418. goto err_pdata_fail;
  2419. }
  2420. ret = of_property_read_u32(pdev->dev.of_node, "qcom,swr-master-ee-val",
  2421. &swrm->ee_val);
  2422. if (ret) {
  2423. dev_dbg(&pdev->dev,
  2424. "%s: ee_val not specified, initialize with default val\n",
  2425. __func__);
  2426. swrm->ee_val = 0x1;
  2427. }
  2428. ret = of_property_read_u32(pdev->dev.of_node,
  2429. "qcom,swr-master-version",
  2430. &swrm->version);
  2431. if (ret) {
  2432. dev_dbg(&pdev->dev, "%s: swrm version not defined, use default\n",
  2433. __func__);
  2434. swrm->version = SWRM_VERSION_2_0;
  2435. }
  2436. ret = of_property_read_u32(pdev->dev.of_node, "qcom,swr_master_id",
  2437. &swrm->master_id);
  2438. if (ret) {
  2439. dev_err(&pdev->dev, "%s: failed to get master id\n", __func__);
  2440. goto err_pdata_fail;
  2441. }
  2442. ret = of_property_read_u32(pdev->dev.of_node, "qcom,dynamic-port-map-supported",
  2443. &swrm->dynamic_port_map_supported);
  2444. if (ret) {
  2445. dev_dbg(&pdev->dev,
  2446. "%s: failed to get dynamic port map support, use default\n",
  2447. __func__);
  2448. swrm->dynamic_port_map_supported = 1;
  2449. }
  2450. if (!(of_property_read_u32(pdev->dev.of_node,
  2451. "swrm-io-base", &swrm->swrm_base_reg)))
  2452. ret = of_property_read_u32(pdev->dev.of_node,
  2453. "swrm-io-base", &swrm->swrm_base_reg);
  2454. if (!swrm->swrm_base_reg) {
  2455. swrm->read = pdata->read;
  2456. if (!swrm->read) {
  2457. dev_err(&pdev->dev, "%s: swrm->read is NULL\n",
  2458. __func__);
  2459. ret = -EINVAL;
  2460. goto err_pdata_fail;
  2461. }
  2462. swrm->write = pdata->write;
  2463. if (!swrm->write) {
  2464. dev_err(&pdev->dev, "%s: swrm->write is NULL\n",
  2465. __func__);
  2466. ret = -EINVAL;
  2467. goto err_pdata_fail;
  2468. }
  2469. swrm->bulk_write = pdata->bulk_write;
  2470. if (!swrm->bulk_write) {
  2471. dev_err(&pdev->dev, "%s: swrm->bulk_write is NULL\n",
  2472. __func__);
  2473. ret = -EINVAL;
  2474. goto err_pdata_fail;
  2475. }
  2476. } else {
  2477. swrm->swrm_dig_base = devm_ioremap(&pdev->dev,
  2478. swrm->swrm_base_reg, SWRM_MAX_REGISTER);
  2479. }
  2480. swrm->core_vote = pdata->core_vote;
  2481. if (!(of_property_read_u32(pdev->dev.of_node,
  2482. "qcom,swrm-hctl-reg", &swrm_hctl_reg)))
  2483. swrm->swrm_hctl_reg = devm_ioremap(&pdev->dev,
  2484. swrm_hctl_reg, 0x4);
  2485. swrm->clk = pdata->clk;
  2486. if (!swrm->clk) {
  2487. dev_err(&pdev->dev, "%s: swrm->clk is NULL\n",
  2488. __func__);
  2489. ret = -EINVAL;
  2490. goto err_pdata_fail;
  2491. }
  2492. if (of_property_read_u32(pdev->dev.of_node,
  2493. "qcom,swr-clock-stop-mode0",
  2494. &swrm->clk_stop_mode0_supp)) {
  2495. swrm->clk_stop_mode0_supp = FALSE;
  2496. }
  2497. /* Parse soundwire port mapping */
  2498. ret = of_property_read_u32(pdev->dev.of_node, "qcom,swr-num-ports",
  2499. &num_ports);
  2500. if (ret) {
  2501. dev_err(swrm->dev, "%s: Failed to get num_ports\n", __func__);
  2502. goto err_pdata_fail;
  2503. }
  2504. swrm->num_ports = num_ports;
  2505. if (!of_find_property(pdev->dev.of_node, "qcom,swr-port-mapping",
  2506. &map_size)) {
  2507. dev_err(swrm->dev, "missing port mapping\n");
  2508. goto err_pdata_fail;
  2509. }
  2510. map_length = map_size / (3 * sizeof(u32));
  2511. if (num_ports > SWR_MSTR_PORT_LEN) {
  2512. dev_err(&pdev->dev, "%s:invalid number of swr ports\n",
  2513. __func__);
  2514. ret = -EINVAL;
  2515. goto err_pdata_fail;
  2516. }
  2517. temp = devm_kzalloc(&pdev->dev, map_size, GFP_KERNEL);
  2518. if (!temp) {
  2519. ret = -ENOMEM;
  2520. goto err_pdata_fail;
  2521. }
  2522. ret = of_property_read_u32_array(pdev->dev.of_node,
  2523. "qcom,swr-port-mapping", temp, 3 * map_length);
  2524. if (ret) {
  2525. dev_err(swrm->dev, "%s: Failed to read port mapping\n",
  2526. __func__);
  2527. goto err_pdata_fail;
  2528. }
  2529. for (i = 0; i < map_length; i++) {
  2530. port_num = temp[3 * i];
  2531. port_type = temp[3 * i + 1];
  2532. ch_mask = temp[3 * i + 2];
  2533. if (port_num != old_port_num)
  2534. ch_iter = 0;
  2535. if (port_num > SWR_MSTR_PORT_LEN ||
  2536. ch_iter >= SWR_MAX_CH_PER_PORT) {
  2537. dev_err(&pdev->dev,
  2538. "%s:invalid port_num %d or ch_iter %d\n",
  2539. __func__, port_num, ch_iter);
  2540. goto err_pdata_fail;
  2541. }
  2542. swrm->port_mapping[port_num][ch_iter].port_type = port_type;
  2543. swrm->port_mapping[port_num][ch_iter++].ch_mask = ch_mask;
  2544. old_port_num = port_num;
  2545. }
  2546. devm_kfree(&pdev->dev, temp);
  2547. ret = of_property_read_u32(pdev->dev.of_node, "qcom,is-always-on",
  2548. &swrm->is_always_on);
  2549. if (ret)
  2550. dev_dbg(&pdev->dev, "%s: failed to get is_always_on flag\n", __func__);
  2551. swrm->reg_irq = pdata->reg_irq;
  2552. swrm->master.read = swrm_read;
  2553. swrm->master.write = swrm_write;
  2554. swrm->master.bulk_write = swrm_bulk_write;
  2555. swrm->master.get_logical_dev_num = swrm_get_logical_dev_num;
  2556. swrm->master.init_port_params = swrm_init_port_params;
  2557. swrm->master.connect_port = swrm_connect_port;
  2558. swrm->master.disconnect_port = swrm_disconnect_port;
  2559. swrm->master.slvdev_datapath_control = swrm_slvdev_datapath_control;
  2560. swrm->master.remove_from_group = swrm_remove_from_group;
  2561. swrm->master.device_wakeup_vote = swrm_device_wakeup_vote;
  2562. swrm->master.device_wakeup_unvote = swrm_device_wakeup_unvote;
  2563. swrm->master.dev.parent = &pdev->dev;
  2564. swrm->master.dev.of_node = pdev->dev.of_node;
  2565. swrm->master.num_port = 0;
  2566. swrm->rcmd_id = 0;
  2567. swrm->wcmd_id = 0;
  2568. swrm->cmd_id = 0;
  2569. swrm->slave_status = 0;
  2570. swrm->num_rx_chs = 0;
  2571. swrm->clk_ref_count = 0;
  2572. swrm->swr_irq_wakeup_capable = 0;
  2573. swrm->mclk_freq = MCLK_FREQ;
  2574. swrm->bus_clk = MCLK_FREQ;
  2575. swrm->dev_up = true;
  2576. swrm->state = SWR_MSTR_UP;
  2577. swrm->ipc_wakeup = false;
  2578. swrm->enable_slave_irq = false;
  2579. swrm->clk_stop_wakeup = false;
  2580. swrm->ipc_wakeup_triggered = false;
  2581. swrm->disable_div2_clk_switch = FALSE;
  2582. init_completion(&swrm->reset);
  2583. init_completion(&swrm->broadcast);
  2584. init_completion(&swrm->clk_off_complete);
  2585. mutex_init(&swrm->irq_lock);
  2586. mutex_init(&swrm->mlock);
  2587. mutex_init(&swrm->reslock);
  2588. mutex_init(&swrm->force_down_lock);
  2589. mutex_init(&swrm->iolock);
  2590. mutex_init(&swrm->clklock);
  2591. mutex_init(&swrm->devlock);
  2592. mutex_init(&swrm->pm_lock);
  2593. mutex_init(&swrm->runtime_lock);
  2594. swrm->wlock_holders = 0;
  2595. swrm->pm_state = SWRM_PM_SLEEPABLE;
  2596. init_waitqueue_head(&swrm->pm_wq);
  2597. cpu_latency_qos_add_request(&swrm->pm_qos_req,
  2598. PM_QOS_DEFAULT_VALUE);
  2599. for (i = 0 ; i < SWR_MSTR_PORT_LEN; i++) {
  2600. INIT_LIST_HEAD(&swrm->mport_cfg[i].port_req_list);
  2601. if (swrm->master_id == MASTER_ID_TX) {
  2602. swrm->mport_cfg[i].sinterval = 0xFFFF;
  2603. swrm->mport_cfg[i].offset1 = 0x00;
  2604. swrm->mport_cfg[i].offset2 = 0x00;
  2605. swrm->mport_cfg[i].hstart = 0xFF;
  2606. swrm->mport_cfg[i].hstop = 0xFF;
  2607. swrm->mport_cfg[i].blk_pack_mode = 0xFF;
  2608. swrm->mport_cfg[i].blk_grp_count = 0xFF;
  2609. swrm->mport_cfg[i].word_length = 0xFF;
  2610. swrm->mport_cfg[i].lane_ctrl = 0x00;
  2611. swrm->mport_cfg[i].dir = 0x00;
  2612. swrm->mport_cfg[i].stream_type = 0x00;
  2613. }
  2614. }
  2615. if (of_property_read_u32(pdev->dev.of_node,
  2616. "qcom,disable-div2-clk-switch",
  2617. &swrm->disable_div2_clk_switch)) {
  2618. swrm->disable_div2_clk_switch = FALSE;
  2619. }
  2620. /* Register LPASS core hw vote */
  2621. lpass_core_hw_vote = devm_clk_get(&pdev->dev, "lpass_core_hw_vote");
  2622. if (IS_ERR(lpass_core_hw_vote)) {
  2623. ret = PTR_ERR(lpass_core_hw_vote);
  2624. dev_dbg(&pdev->dev, "%s: clk get %s failed %d\n",
  2625. __func__, "lpass_core_hw_vote", ret);
  2626. lpass_core_hw_vote = NULL;
  2627. ret = 0;
  2628. }
  2629. swrm->lpass_core_hw_vote = lpass_core_hw_vote;
  2630. /* Register LPASS audio core vote */
  2631. lpass_core_audio = devm_clk_get(&pdev->dev, "lpass_audio_hw_vote");
  2632. if (IS_ERR(lpass_core_audio)) {
  2633. ret = PTR_ERR(lpass_core_audio);
  2634. dev_dbg(&pdev->dev, "%s: clk get %s failed %d\n",
  2635. __func__, "lpass_core_audio", ret);
  2636. lpass_core_audio = NULL;
  2637. ret = 0;
  2638. }
  2639. swrm->lpass_core_audio = lpass_core_audio;
  2640. if (swrm->reg_irq) {
  2641. ret = swrm->reg_irq(swrm->handle, swr_mstr_interrupt, swrm,
  2642. SWR_IRQ_REGISTER);
  2643. if (ret) {
  2644. dev_err(&pdev->dev, "%s: IRQ register failed ret %d\n",
  2645. __func__, ret);
  2646. goto err_irq_fail;
  2647. }
  2648. } else {
  2649. swrm->irq = platform_get_irq_byname(pdev, "swr_master_irq");
  2650. if (swrm->irq < 0) {
  2651. dev_err(swrm->dev, "%s() error getting irq hdle: %d\n",
  2652. __func__, swrm->irq);
  2653. goto err_irq_fail;
  2654. }
  2655. ret = request_threaded_irq(swrm->irq, NULL,
  2656. swr_mstr_interrupt,
  2657. IRQF_TRIGGER_RISING | IRQF_ONESHOT,
  2658. "swr_master_irq", swrm);
  2659. if (ret) {
  2660. dev_err(swrm->dev, "%s: Failed to request irq %d\n",
  2661. __func__, ret);
  2662. goto err_irq_fail;
  2663. }
  2664. }
  2665. /* Make inband tx interrupts as wakeup capable for slave irq */
  2666. ret = of_property_read_u32(pdev->dev.of_node,
  2667. "qcom,swr-mstr-irq-wakeup-capable",
  2668. &swrm->swr_irq_wakeup_capable);
  2669. if (ret)
  2670. dev_dbg(swrm->dev, "%s: swrm irq wakeup capable not defined\n",
  2671. __func__);
  2672. if (swrm->swr_irq_wakeup_capable) {
  2673. irq_set_irq_wake(swrm->irq, 1);
  2674. ret = device_init_wakeup(swrm->dev, true);
  2675. if (ret)
  2676. dev_info(swrm->dev,
  2677. "%s: Device wakeup init failed: %d\n",
  2678. __func__, ret);
  2679. }
  2680. ret = swr_register_master(&swrm->master);
  2681. if (ret) {
  2682. dev_err(&pdev->dev, "%s: error adding swr master\n", __func__);
  2683. goto err_mstr_fail;
  2684. }
  2685. /* Add devices registered with board-info as the
  2686. * controller will be up now
  2687. */
  2688. swr_master_add_boarddevices(&swrm->master);
  2689. if (!swrm->is_always_on && swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, true))
  2690. dev_dbg(&pdev->dev, "%s: Audio HW Vote is failed\n", __func__);
  2691. mutex_lock(&swrm->mlock);
  2692. swrm_clk_request(swrm, true);
  2693. swrm->rd_fifo_depth = ((swr_master_read(swrm, SWRM_COMP_PARAMS)
  2694. & SWRM_COMP_PARAMS_RD_FIFO_DEPTH) >> 15);
  2695. swrm->wr_fifo_depth = ((swr_master_read(swrm, SWRM_COMP_PARAMS)
  2696. & SWRM_COMP_PARAMS_WR_FIFO_DEPTH) >> 10);
  2697. swrm_hw_ver = swr_master_read(swrm, SWRM_COMP_HW_VERSION);
  2698. if (swrm->version != swrm_hw_ver)
  2699. dev_info(&pdev->dev,
  2700. "%s: version specified in dtsi: 0x%x not match with HW read version 0x%x\n",
  2701. __func__, swrm->version, swrm_hw_ver);
  2702. swrm->num_auto_enum = ((swr_master_read(swrm, SWRM_COMP_PARAMS)
  2703. & SWRM_COMP_PARAMS_AUTO_ENUM_SLAVES) >> 20);
  2704. ret = of_property_read_u32(swrm->dev->of_node, "qcom,swr-num-dev",
  2705. &swrm->num_dev);
  2706. if (ret) {
  2707. dev_err(&pdev->dev, "%s: Looking up %s property failed\n",
  2708. __func__, "qcom,swr-num-dev");
  2709. mutex_unlock(&swrm->mlock);
  2710. goto err_parse_num_dev;
  2711. } else {
  2712. if (swrm->num_dev > swrm->num_auto_enum) {
  2713. dev_err(&pdev->dev, "%s: num_dev %d > max limit %d\n",
  2714. __func__, swrm->num_dev,
  2715. swrm->num_auto_enum);
  2716. ret = -EINVAL;
  2717. mutex_unlock(&swrm->mlock);
  2718. goto err_parse_num_dev;
  2719. } else {
  2720. dev_dbg(&pdev->dev,
  2721. "max swr devices expected to attach - %d, supported auto_enum - %d\n",
  2722. swrm->num_dev, swrm->num_auto_enum);
  2723. }
  2724. }
  2725. ret = swrm_master_init(swrm);
  2726. if (ret < 0) {
  2727. dev_err(&pdev->dev,
  2728. "%s: Error in master Initialization , err %d\n",
  2729. __func__, ret);
  2730. mutex_unlock(&swrm->mlock);
  2731. ret = -EPROBE_DEFER;
  2732. goto err_mstr_init_fail;
  2733. }
  2734. mutex_unlock(&swrm->mlock);
  2735. INIT_WORK(&swrm->wakeup_work, swrm_wakeup_work);
  2736. if (pdev->dev.of_node)
  2737. of_register_swr_devices(&swrm->master);
  2738. #ifdef CONFIG_DEBUG_FS
  2739. swrm->debugfs_swrm_dent = debugfs_create_dir(dev_name(&pdev->dev), 0);
  2740. if (!IS_ERR(swrm->debugfs_swrm_dent)) {
  2741. swrm->debugfs_peek = debugfs_create_file("swrm_peek",
  2742. S_IFREG | 0444, swrm->debugfs_swrm_dent,
  2743. (void *) swrm, &swrm_debug_read_ops);
  2744. swrm->debugfs_poke = debugfs_create_file("swrm_poke",
  2745. S_IFREG | 0444, swrm->debugfs_swrm_dent,
  2746. (void *) swrm, &swrm_debug_write_ops);
  2747. swrm->debugfs_reg_dump = debugfs_create_file("swrm_reg_dump",
  2748. S_IFREG | 0444, swrm->debugfs_swrm_dent,
  2749. (void *) swrm,
  2750. &swrm_debug_dump_ops);
  2751. }
  2752. #endif
  2753. pm_runtime_set_autosuspend_delay(&pdev->dev, auto_suspend_timer);
  2754. pm_runtime_use_autosuspend(&pdev->dev);
  2755. pm_runtime_set_active(&pdev->dev);
  2756. pm_runtime_enable(&pdev->dev);
  2757. pm_runtime_mark_last_busy(&pdev->dev);
  2758. INIT_WORK(&swrm->dc_presence_work, swrm_notify_work_fn);
  2759. swrm->event_notifier.notifier_call = swrm_event_notify;
  2760. //msm_aud_evt_register_client(&swrm->event_notifier);
  2761. return 0;
  2762. err_parse_num_dev:
  2763. err_mstr_init_fail:
  2764. swr_unregister_master(&swrm->master);
  2765. device_init_wakeup(swrm->dev, false);
  2766. err_mstr_fail:
  2767. if (swrm->reg_irq) {
  2768. swrm->reg_irq(swrm->handle, swr_mstr_interrupt,
  2769. swrm, SWR_IRQ_FREE);
  2770. } else if (swrm->irq) {
  2771. if (irq_get_irq_data(swrm->irq) != NULL)
  2772. irqd_set_trigger_type(
  2773. irq_get_irq_data(swrm->irq),
  2774. IRQ_TYPE_NONE);
  2775. if (swrm->swr_irq_wakeup_capable)
  2776. irq_set_irq_wake(swrm->irq, 0);
  2777. free_irq(swrm->irq, swrm);
  2778. }
  2779. err_irq_fail:
  2780. mutex_destroy(&swrm->irq_lock);
  2781. mutex_destroy(&swrm->mlock);
  2782. mutex_destroy(&swrm->reslock);
  2783. mutex_destroy(&swrm->force_down_lock);
  2784. mutex_destroy(&swrm->iolock);
  2785. mutex_destroy(&swrm->clklock);
  2786. mutex_destroy(&swrm->pm_lock);
  2787. mutex_destroy(&swrm->runtime_lock);
  2788. cpu_latency_qos_remove_request(&swrm->pm_qos_req);
  2789. err_pdata_fail:
  2790. err_memory_fail:
  2791. return ret;
  2792. }
  2793. static int swrm_remove(struct platform_device *pdev)
  2794. {
  2795. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2796. if (swrm->reg_irq) {
  2797. swrm->reg_irq(swrm->handle, swr_mstr_interrupt,
  2798. swrm, SWR_IRQ_FREE);
  2799. } else if (swrm->irq) {
  2800. if (irq_get_irq_data(swrm->irq) != NULL)
  2801. irqd_set_trigger_type(
  2802. irq_get_irq_data(swrm->irq),
  2803. IRQ_TYPE_NONE);
  2804. if (swrm->swr_irq_wakeup_capable) {
  2805. irq_set_irq_wake(swrm->irq, 0);
  2806. device_init_wakeup(swrm->dev, false);
  2807. }
  2808. free_irq(swrm->irq, swrm);
  2809. } else if (swrm->wake_irq > 0) {
  2810. free_irq(swrm->wake_irq, swrm);
  2811. }
  2812. cancel_work_sync(&swrm->wakeup_work);
  2813. pm_runtime_disable(&pdev->dev);
  2814. pm_runtime_set_suspended(&pdev->dev);
  2815. swr_unregister_master(&swrm->master);
  2816. //msm_aud_evt_unregister_client(&swrm->event_notifier);
  2817. mutex_destroy(&swrm->irq_lock);
  2818. mutex_destroy(&swrm->mlock);
  2819. mutex_destroy(&swrm->reslock);
  2820. mutex_destroy(&swrm->iolock);
  2821. mutex_destroy(&swrm->clklock);
  2822. mutex_destroy(&swrm->force_down_lock);
  2823. mutex_destroy(&swrm->pm_lock);
  2824. mutex_destroy(&swrm->runtime_lock);
  2825. cpu_latency_qos_remove_request(&swrm->pm_qos_req);
  2826. devm_kfree(&pdev->dev, swrm);
  2827. return 0;
  2828. }
  2829. static int swrm_clk_pause(struct swr_mstr_ctrl *swrm)
  2830. {
  2831. u32 val;
  2832. dev_dbg(swrm->dev, "%s: state: %d\n", __func__, swrm->state);
  2833. swr_master_write(swrm, SWRM_INTERRUPT_EN(swrm->ee_val),
  2834. SWRM_INTERRUPT_STATUS_MASK);
  2835. val = swr_master_read(swrm, SWRM_MCP_CFG);
  2836. val |= 0x02;
  2837. swr_master_write(swrm, SWRM_MCP_CFG, val);
  2838. return 0;
  2839. }
  2840. #ifdef CONFIG_PM
  2841. static int swrm_runtime_resume(struct device *dev)
  2842. {
  2843. struct platform_device *pdev = to_platform_device(dev);
  2844. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2845. int ret = 0;
  2846. bool swrm_clk_req_err = false;
  2847. bool hw_core_err = false, aud_core_err = false;
  2848. struct swr_master *mstr = &swrm->master;
  2849. struct swr_device *swr_dev;
  2850. u32 temp = 0;
  2851. dev_dbg(dev, "%s: pm_runtime: resume, state:%d\n",
  2852. __func__, swrm->state);
  2853. mutex_lock(&swrm->runtime_lock);
  2854. mutex_lock(&swrm->reslock);
  2855. if (swrm_request_hw_vote(swrm, LPASS_HW_CORE, true)) {
  2856. dev_err_ratelimited(dev, "%s:lpass core hw enable failed\n",
  2857. __func__);
  2858. hw_core_err = true;
  2859. pm_runtime_set_autosuspend_delay(&pdev->dev,
  2860. ERR_AUTO_SUSPEND_TIMER_VAL);
  2861. if (swrm->req_clk_switch)
  2862. swrm->req_clk_switch = false;
  2863. mutex_unlock(&swrm->reslock);
  2864. mutex_unlock(&swrm->runtime_lock);
  2865. return 0;
  2866. }
  2867. if (swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, true)) {
  2868. dev_err_ratelimited(dev, "%s:lpass audio hw enable failed\n",
  2869. __func__);
  2870. aud_core_err = true;
  2871. }
  2872. if ((swrm->state == SWR_MSTR_DOWN) ||
  2873. (swrm->state == SWR_MSTR_SSR && swrm->dev_up)) {
  2874. if (swrm->clk_stop_mode0_supp) {
  2875. if (swrm->wake_irq > 0) {
  2876. if (unlikely(!irq_get_irq_data
  2877. (swrm->wake_irq))) {
  2878. pr_err_ratelimited("%s: irq data is NULL\n",
  2879. __func__);
  2880. mutex_unlock(&swrm->reslock);
  2881. mutex_unlock(&swrm->runtime_lock);
  2882. return IRQ_NONE;
  2883. }
  2884. mutex_lock(&swrm->irq_lock);
  2885. if (!irqd_irq_disabled(
  2886. irq_get_irq_data(swrm->wake_irq)))
  2887. disable_irq_nosync(swrm->wake_irq);
  2888. mutex_unlock(&swrm->irq_lock);
  2889. }
  2890. if (swrm->ipc_wakeup)
  2891. dev_err_ratelimited(dev, "%s:notifications disabled\n", __func__);
  2892. // msm_aud_evt_blocking_notifier_call_chain(
  2893. // SWR_WAKE_IRQ_DEREGISTER, (void *)swrm);
  2894. }
  2895. if (swrm_clk_request(swrm, true)) {
  2896. /*
  2897. * Set autosuspend timer to 1 for
  2898. * master to enter into suspend.
  2899. */
  2900. swrm_clk_req_err = true;
  2901. goto exit;
  2902. }
  2903. if (!swrm->clk_stop_mode0_supp || swrm->state == SWR_MSTR_SSR) {
  2904. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  2905. ret = swr_device_up(swr_dev);
  2906. if (ret == -ENODEV) {
  2907. dev_dbg(dev,
  2908. "%s slave device up not implemented\n",
  2909. __func__);
  2910. ret = 0;
  2911. } else if (ret) {
  2912. dev_err_ratelimited(dev,
  2913. "%s: failed to wakeup swr dev %d\n",
  2914. __func__, swr_dev->dev_num);
  2915. swrm_clk_request(swrm, false);
  2916. goto exit;
  2917. }
  2918. }
  2919. swr_master_write(swrm, SWRM_COMP_SW_RESET, 0x01);
  2920. swr_master_write(swrm, SWRM_COMP_SW_RESET, 0x01);
  2921. swr_master_write(swrm, SWRM_MCP_BUS_CTRL, 0x01);
  2922. swrm_master_init(swrm);
  2923. /* wait for hw enumeration to complete */
  2924. usleep_range(100, 105);
  2925. if (!swrm_check_link_status(swrm, 0x1))
  2926. dev_dbg(dev, "%s:failed in connecting, ssr?\n",
  2927. __func__);
  2928. swrm_cmd_fifo_wr_cmd(swrm, 0x4, 0xF, get_cmd_id(swrm),
  2929. SWRS_SCP_INT_STATUS_MASK_1);
  2930. if (swrm->state == SWR_MSTR_SSR) {
  2931. mutex_unlock(&swrm->reslock);
  2932. enable_bank_switch(swrm, 0, SWR_ROW_50, SWR_MIN_COL);
  2933. mutex_lock(&swrm->reslock);
  2934. }
  2935. } else {
  2936. if (swrm->swrm_hctl_reg) {
  2937. temp = ioread32(swrm->swrm_hctl_reg);
  2938. temp &= 0xFFFFFFFD;
  2939. iowrite32(temp, swrm->swrm_hctl_reg);
  2940. }
  2941. /*wake up from clock stop*/
  2942. #ifdef CONFIG_SWRM_VER_2P0
  2943. swr_master_write(swrm,
  2944. SWRM_CLK_CTRL(swrm->ee_val), 0x01);
  2945. #else
  2946. swr_master_write(swrm, SWRM_MCP_BUS_CTRL, 0x2);
  2947. #endif
  2948. /* clear and enable bus clash interrupt */
  2949. swr_master_write(swrm,
  2950. SWRM_INTERRUPT_CLEAR(swrm->ee_val), 0x08);
  2951. swrm->intr_mask |= 0x08;
  2952. swr_master_write(swrm, SWRM_INTERRUPT_EN(swrm->ee_val),
  2953. swrm->intr_mask);
  2954. usleep_range(100, 105);
  2955. if (!swrm_check_link_status(swrm, 0x1))
  2956. dev_dbg(dev, "%s:failed in connecting, ssr?\n",
  2957. __func__);
  2958. }
  2959. swrm->state = SWR_MSTR_UP;
  2960. }
  2961. exit:
  2962. if (swrm->is_always_on && !aud_core_err)
  2963. swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, false);
  2964. if (!hw_core_err)
  2965. swrm_request_hw_vote(swrm, LPASS_HW_CORE, false);
  2966. if (swrm_clk_req_err || aud_core_err || hw_core_err)
  2967. pm_runtime_set_autosuspend_delay(&pdev->dev,
  2968. ERR_AUTO_SUSPEND_TIMER_VAL);
  2969. else
  2970. pm_runtime_set_autosuspend_delay(&pdev->dev,
  2971. auto_suspend_timer);
  2972. if (swrm->req_clk_switch)
  2973. swrm->req_clk_switch = false;
  2974. mutex_unlock(&swrm->reslock);
  2975. mutex_unlock(&swrm->runtime_lock);
  2976. return ret;
  2977. }
  2978. static int swrm_runtime_suspend(struct device *dev)
  2979. {
  2980. struct platform_device *pdev = to_platform_device(dev);
  2981. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2982. int ret = 0;
  2983. bool hw_core_err = false, aud_core_err = false;
  2984. struct swr_master *mstr = &swrm->master;
  2985. struct swr_device *swr_dev;
  2986. int current_state = 0;
  2987. struct irq_data *irq_data = NULL;
  2988. dev_dbg(dev, "%s: pm_runtime: suspend state: %d\n",
  2989. __func__, swrm->state);
  2990. if (swrm->state == SWR_MSTR_SSR_RESET) {
  2991. swrm->state = SWR_MSTR_SSR;
  2992. return 0;
  2993. }
  2994. mutex_lock(&swrm->runtime_lock);
  2995. mutex_lock(&swrm->reslock);
  2996. mutex_lock(&swrm->force_down_lock);
  2997. current_state = swrm->state;
  2998. mutex_unlock(&swrm->force_down_lock);
  2999. if (swrm_request_hw_vote(swrm, LPASS_HW_CORE, true)) {
  3000. dev_err_ratelimited(dev, "%s:lpass core hw enable failed\n",
  3001. __func__);
  3002. hw_core_err = true;
  3003. }
  3004. if (swrm->is_always_on && swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, true))
  3005. aud_core_err = true;
  3006. if ((current_state == SWR_MSTR_UP) ||
  3007. (current_state == SWR_MSTR_SSR)) {
  3008. if ((current_state != SWR_MSTR_SSR) &&
  3009. swrm_is_port_en(&swrm->master)) {
  3010. dev_dbg(dev, "%s ports are enabled\n", __func__);
  3011. ret = -EBUSY;
  3012. goto exit;
  3013. }
  3014. if (!swrm->clk_stop_mode0_supp || swrm->state == SWR_MSTR_SSR) {
  3015. dev_err_ratelimited(dev, "%s: clk stop mode not supported or SSR entry\n",
  3016. __func__);
  3017. if (swrm->state == SWR_MSTR_SSR)
  3018. goto chk_lnk_status;
  3019. mutex_unlock(&swrm->reslock);
  3020. enable_bank_switch(swrm, 0, SWR_ROW_50, SWR_MIN_COL);
  3021. mutex_lock(&swrm->reslock);
  3022. swrm_clk_pause(swrm);
  3023. swr_master_write(swrm, SWRM_COMP_CFG, 0x00);
  3024. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  3025. ret = swr_device_down(swr_dev);
  3026. if (ret == -ENODEV) {
  3027. dev_dbg_ratelimited(dev,
  3028. "%s slave device down not implemented\n",
  3029. __func__);
  3030. ret = 0;
  3031. } else if (ret) {
  3032. dev_err_ratelimited(dev,
  3033. "%s: failed to shutdown swr dev %d\n",
  3034. __func__, swr_dev->dev_num);
  3035. goto exit;
  3036. }
  3037. }
  3038. } else {
  3039. /* Mask bus clash interrupt */
  3040. swrm->intr_mask &= ~((u32)0x08);
  3041. swr_master_write(swrm, SWRM_INTERRUPT_EN(swrm->ee_val),
  3042. swrm->intr_mask);
  3043. mutex_unlock(&swrm->reslock);
  3044. /* clock stop sequence */
  3045. swrm_cmd_fifo_wr_cmd(swrm, 0x2, 0xF, 0xF,
  3046. SWRS_SCP_CONTROL);
  3047. mutex_lock(&swrm->reslock);
  3048. usleep_range(100, 105);
  3049. }
  3050. chk_lnk_status:
  3051. if (!swrm_check_link_status(swrm, 0x0))
  3052. dev_dbg(dev, "%s:failed in disconnecting, ssr?\n",
  3053. __func__);
  3054. ret = swrm_clk_request(swrm, false);
  3055. if (ret) {
  3056. dev_err_ratelimited(dev, "%s: swrmn clk failed\n", __func__);
  3057. ret = 0;
  3058. goto exit;
  3059. }
  3060. if (swrm->clk_stop_mode0_supp) {
  3061. if (swrm->wake_irq > 0) {
  3062. irq_data = irq_get_irq_data(swrm->wake_irq);
  3063. if (irq_data && irqd_irq_disabled(irq_data))
  3064. enable_irq(swrm->wake_irq);
  3065. } else if (swrm->ipc_wakeup) {
  3066. //msm_aud_evt_blocking_notifier_call_chain(
  3067. // SWR_WAKE_IRQ_REGISTER, (void *)swrm);
  3068. dev_err_ratelimited(dev, "%s:notifications disabled\n", __func__);
  3069. swrm->ipc_wakeup_triggered = false;
  3070. }
  3071. }
  3072. }
  3073. /* Retain SSR state until resume */
  3074. if (current_state != SWR_MSTR_SSR)
  3075. swrm->state = SWR_MSTR_DOWN;
  3076. exit:
  3077. if (!swrm->is_always_on && swrm->state != SWR_MSTR_UP) {
  3078. if (swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, false))
  3079. dev_dbg(dev, "%s:lpass audio hw enable failed\n",
  3080. __func__);
  3081. } else if (swrm->is_always_on && !aud_core_err)
  3082. swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, false);
  3083. if (!hw_core_err)
  3084. swrm_request_hw_vote(swrm, LPASS_HW_CORE, false);
  3085. mutex_unlock(&swrm->reslock);
  3086. mutex_unlock(&swrm->runtime_lock);
  3087. dev_dbg(dev, "%s: pm_runtime: suspend done state: %d\n",
  3088. __func__, swrm->state);
  3089. pm_runtime_set_autosuspend_delay(dev, auto_suspend_timer);
  3090. return ret;
  3091. }
  3092. #endif /* CONFIG_PM */
  3093. static int swrm_device_suspend(struct device *dev)
  3094. {
  3095. struct platform_device *pdev = to_platform_device(dev);
  3096. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  3097. int ret = 0;
  3098. dev_dbg(dev, "%s: swrm state: %d\n", __func__, swrm->state);
  3099. if (!pm_runtime_enabled(dev) || !pm_runtime_suspended(dev)) {
  3100. ret = swrm_runtime_suspend(dev);
  3101. if (!ret) {
  3102. pm_runtime_disable(dev);
  3103. pm_runtime_set_suspended(dev);
  3104. pm_runtime_enable(dev);
  3105. }
  3106. }
  3107. return 0;
  3108. }
  3109. static int swrm_device_down(struct device *dev)
  3110. {
  3111. struct platform_device *pdev = to_platform_device(dev);
  3112. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  3113. dev_dbg(dev, "%s: swrm state: %d\n", __func__, swrm->state);
  3114. mutex_lock(&swrm->force_down_lock);
  3115. swrm->state = SWR_MSTR_SSR;
  3116. mutex_unlock(&swrm->force_down_lock);
  3117. swrm_device_suspend(dev);
  3118. return 0;
  3119. }
  3120. int swrm_register_wake_irq(struct swr_mstr_ctrl *swrm)
  3121. {
  3122. int ret = 0;
  3123. int irq, dir_apps_irq;
  3124. if (!swrm->ipc_wakeup) {
  3125. irq = of_get_named_gpio(swrm->dev->of_node,
  3126. "qcom,swr-wakeup-irq", 0);
  3127. if (gpio_is_valid(irq)) {
  3128. swrm->wake_irq = gpio_to_irq(irq);
  3129. if (swrm->wake_irq < 0) {
  3130. dev_err_ratelimited(swrm->dev,
  3131. "Unable to configure irq\n");
  3132. return swrm->wake_irq;
  3133. }
  3134. } else {
  3135. dir_apps_irq = platform_get_irq_byname(swrm->pdev,
  3136. "swr_wake_irq");
  3137. if (dir_apps_irq < 0) {
  3138. dev_err_ratelimited(swrm->dev,
  3139. "TLMM connect gpio not found\n");
  3140. return -EINVAL;
  3141. }
  3142. swrm->wake_irq = dir_apps_irq;
  3143. }
  3144. ret = request_threaded_irq(swrm->wake_irq, NULL,
  3145. swrm_wakeup_interrupt,
  3146. IRQF_TRIGGER_HIGH | IRQF_ONESHOT,
  3147. "swr_wake_irq", swrm);
  3148. if (ret) {
  3149. dev_err_ratelimited(swrm->dev, "%s: Failed to request irq %d\n",
  3150. __func__, ret);
  3151. return -EINVAL;
  3152. }
  3153. irq_set_irq_wake(swrm->wake_irq, 1);
  3154. }
  3155. return ret;
  3156. }
  3157. static int swrm_alloc_port_mem(struct device *dev, struct swr_mstr_ctrl *swrm,
  3158. u32 uc, u32 size)
  3159. {
  3160. if (!swrm->port_param) {
  3161. swrm->port_param = devm_kzalloc(dev,
  3162. sizeof(swrm->port_param) * SWR_UC_MAX,
  3163. GFP_KERNEL);
  3164. if (!swrm->port_param)
  3165. return -ENOMEM;
  3166. }
  3167. if (!swrm->port_param[uc]) {
  3168. swrm->port_param[uc] = devm_kcalloc(dev, size,
  3169. sizeof(struct port_params),
  3170. GFP_KERNEL);
  3171. if (!swrm->port_param[uc])
  3172. return -ENOMEM;
  3173. } else {
  3174. dev_err_ratelimited(swrm->dev, "%s: called more than once\n",
  3175. __func__);
  3176. }
  3177. return 0;
  3178. }
  3179. static int swrm_copy_port_config(struct swr_mstr_ctrl *swrm,
  3180. struct swrm_port_config *port_cfg,
  3181. u32 size)
  3182. {
  3183. int idx;
  3184. struct port_params *params;
  3185. int uc = port_cfg->uc;
  3186. int ret = 0;
  3187. for (idx = 0; idx < size; idx++) {
  3188. params = &((struct port_params *)port_cfg->params)[idx];
  3189. if (!params) {
  3190. dev_err_ratelimited(swrm->dev, "%s: Invalid params\n", __func__);
  3191. ret = -EINVAL;
  3192. break;
  3193. }
  3194. memcpy(&swrm->port_param[uc][idx], params,
  3195. sizeof(struct port_params));
  3196. }
  3197. return ret;
  3198. }
  3199. /**
  3200. * swrm_wcd_notify - parent device can notify to soundwire master through
  3201. * this function
  3202. * @pdev: pointer to platform device structure
  3203. * @id: command id from parent to the soundwire master
  3204. * @data: data from parent device to soundwire master
  3205. */
  3206. int swrm_wcd_notify(struct platform_device *pdev, u32 id, void *data)
  3207. {
  3208. struct swr_mstr_ctrl *swrm;
  3209. int ret = 0;
  3210. struct swr_master *mstr;
  3211. struct swr_device *swr_dev;
  3212. struct swrm_port_config *port_cfg;
  3213. if (!pdev) {
  3214. pr_err_ratelimited("%s: pdev is NULL\n", __func__);
  3215. return -EINVAL;
  3216. }
  3217. swrm = platform_get_drvdata(pdev);
  3218. if (!swrm) {
  3219. dev_err_ratelimited(&pdev->dev, "%s: swrm is NULL\n", __func__);
  3220. return -EINVAL;
  3221. }
  3222. mstr = &swrm->master;
  3223. switch (id) {
  3224. case SWR_REQ_CLK_SWITCH:
  3225. /* This will put soundwire in clock stop mode and disable the
  3226. * clocks, if there is no active usecase running, so that the
  3227. * next activity on soundwire will request clock from new clock
  3228. * source.
  3229. */
  3230. if (!data) {
  3231. dev_err_ratelimited(swrm->dev, "%s: data is NULL for id:%d\n",
  3232. __func__, id);
  3233. ret = -EINVAL;
  3234. break;
  3235. }
  3236. mutex_lock(&swrm->mlock);
  3237. if (swrm->clk_src != *(int *)data) {
  3238. if (swrm->state == SWR_MSTR_UP) {
  3239. swrm->req_clk_switch = true;
  3240. swrm_device_suspend(&pdev->dev);
  3241. if (swrm->state == SWR_MSTR_UP)
  3242. swrm->req_clk_switch = false;
  3243. }
  3244. swrm->clk_src = *(int *)data;
  3245. }
  3246. mutex_unlock(&swrm->mlock);
  3247. break;
  3248. case SWR_CLK_FREQ:
  3249. if (!data) {
  3250. dev_err_ratelimited(swrm->dev, "%s: data is NULL\n", __func__);
  3251. ret = -EINVAL;
  3252. } else {
  3253. mutex_lock(&swrm->mlock);
  3254. if (swrm->mclk_freq != *(int *)data) {
  3255. dev_dbg(swrm->dev, "%s: freq change: force mstr down\n", __func__);
  3256. if (swrm->state == SWR_MSTR_DOWN)
  3257. dev_dbg(swrm->dev, "%s:SWR master is already Down:%d\n",
  3258. __func__, swrm->state);
  3259. else {
  3260. swrm->mclk_freq = *(int *)data;
  3261. swrm->bus_clk = swrm->mclk_freq;
  3262. swrm_switch_frame_shape(swrm,
  3263. swrm->bus_clk);
  3264. swrm_device_suspend(&pdev->dev);
  3265. }
  3266. /*
  3267. * add delay to ensure clk release happen
  3268. * if interrupt triggered for clk stop,
  3269. * wait for it to exit
  3270. */
  3271. usleep_range(10000, 10500);
  3272. }
  3273. swrm->mclk_freq = *(int *)data;
  3274. swrm->bus_clk = swrm->mclk_freq;
  3275. mutex_unlock(&swrm->mlock);
  3276. }
  3277. break;
  3278. case SWR_DEVICE_SSR_DOWN:
  3279. mutex_lock(&swrm->mlock);
  3280. mutex_lock(&swrm->devlock);
  3281. swrm->dev_up = false;
  3282. mutex_unlock(&swrm->devlock);
  3283. if (swrm->state == SWR_MSTR_DOWN)
  3284. dev_dbg(swrm->dev, "%s:SWR master is already Down:%d\n",
  3285. __func__, swrm->state);
  3286. else
  3287. swrm_device_down(&pdev->dev);
  3288. mutex_lock(&swrm->devlock);
  3289. if (swrm->hw_core_clk_en)
  3290. digital_cdc_rsc_mgr_hw_vote_disable(
  3291. swrm->lpass_core_hw_vote, swrm->dev);
  3292. swrm->hw_core_clk_en = 0;
  3293. if (swrm->aud_core_clk_en)
  3294. digital_cdc_rsc_mgr_hw_vote_disable(
  3295. swrm->lpass_core_audio, swrm->dev);
  3296. swrm->aud_core_clk_en = 0;
  3297. mutex_unlock(&swrm->devlock);
  3298. mutex_lock(&swrm->reslock);
  3299. swrm->state = SWR_MSTR_SSR;
  3300. mutex_unlock(&swrm->reslock);
  3301. mutex_unlock(&swrm->mlock);
  3302. break;
  3303. case SWR_DEVICE_SSR_UP:
  3304. /* wait for clk voting to be zero */
  3305. reinit_completion(&swrm->clk_off_complete);
  3306. if (swrm->clk_ref_count &&
  3307. !wait_for_completion_timeout(&swrm->clk_off_complete,
  3308. msecs_to_jiffies(500)))
  3309. dev_err_ratelimited(swrm->dev, "%s: clock voting not zero\n",
  3310. __func__);
  3311. if (swrm->state == SWR_MSTR_UP ||
  3312. pm_runtime_autosuspend_expiration(swrm->dev)) {
  3313. swrm->state = SWR_MSTR_SSR_RESET;
  3314. dev_dbg(swrm->dev,
  3315. "%s:suspend swr if active at SSR up\n",
  3316. __func__);
  3317. pm_runtime_set_autosuspend_delay(swrm->dev,
  3318. ERR_AUTO_SUSPEND_TIMER_VAL);
  3319. usleep_range(50000, 50100);
  3320. swrm->state = SWR_MSTR_SSR;
  3321. }
  3322. mutex_lock(&swrm->devlock);
  3323. swrm->dev_up = true;
  3324. mutex_unlock(&swrm->devlock);
  3325. break;
  3326. case SWR_DEVICE_DOWN:
  3327. dev_dbg(swrm->dev, "%s: swr master down called\n", __func__);
  3328. mutex_lock(&swrm->mlock);
  3329. if (swrm->state == SWR_MSTR_DOWN)
  3330. dev_dbg(swrm->dev, "%s:SWR master is already Down:%d\n",
  3331. __func__, swrm->state);
  3332. else
  3333. swrm_device_down(&pdev->dev);
  3334. mutex_unlock(&swrm->mlock);
  3335. break;
  3336. case SWR_DEVICE_UP:
  3337. dev_dbg(swrm->dev, "%s: swr master up called\n", __func__);
  3338. mutex_lock(&swrm->devlock);
  3339. if (!swrm->dev_up) {
  3340. dev_dbg(swrm->dev, "SSR not complete yet\n");
  3341. mutex_unlock(&swrm->devlock);
  3342. return -EBUSY;
  3343. }
  3344. mutex_unlock(&swrm->devlock);
  3345. mutex_lock(&swrm->mlock);
  3346. pm_runtime_mark_last_busy(&pdev->dev);
  3347. pm_runtime_get_sync(&pdev->dev);
  3348. mutex_lock(&swrm->reslock);
  3349. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  3350. ret = swr_reset_device(swr_dev);
  3351. if (ret == -ENODEV) {
  3352. dev_dbg_ratelimited(swrm->dev,
  3353. "%s slave reset not implemented\n",
  3354. __func__);
  3355. ret = 0;
  3356. } else if (ret) {
  3357. dev_err_ratelimited(swrm->dev,
  3358. "%s: failed to reset swr device %d\n",
  3359. __func__, swr_dev->dev_num);
  3360. swrm_clk_request(swrm, false);
  3361. }
  3362. }
  3363. pm_runtime_mark_last_busy(&pdev->dev);
  3364. pm_runtime_put_autosuspend(&pdev->dev);
  3365. mutex_unlock(&swrm->reslock);
  3366. mutex_unlock(&swrm->mlock);
  3367. break;
  3368. case SWR_SET_NUM_RX_CH:
  3369. if (!data) {
  3370. dev_err_ratelimited(swrm->dev, "%s: data is NULL\n", __func__);
  3371. ret = -EINVAL;
  3372. } else {
  3373. mutex_lock(&swrm->mlock);
  3374. swrm->num_rx_chs = *(int *)data;
  3375. if ((swrm->num_rx_chs > 1) && !swrm->num_cfg_devs) {
  3376. list_for_each_entry(swr_dev, &mstr->devices,
  3377. dev_list) {
  3378. ret = swr_set_device_group(swr_dev,
  3379. SWR_BROADCAST);
  3380. if (ret)
  3381. dev_err_ratelimited(swrm->dev,
  3382. "%s: set num ch failed\n",
  3383. __func__);
  3384. }
  3385. } else {
  3386. list_for_each_entry(swr_dev, &mstr->devices,
  3387. dev_list) {
  3388. ret = swr_set_device_group(swr_dev,
  3389. SWR_GROUP_NONE);
  3390. if (ret)
  3391. dev_err_ratelimited(swrm->dev,
  3392. "%s: set num ch failed\n",
  3393. __func__);
  3394. }
  3395. }
  3396. mutex_unlock(&swrm->mlock);
  3397. }
  3398. break;
  3399. case SWR_REGISTER_WAKE_IRQ:
  3400. if (!data) {
  3401. dev_err_ratelimited(swrm->dev, "%s: reg wake irq data is NULL\n",
  3402. __func__);
  3403. ret = -EINVAL;
  3404. } else {
  3405. mutex_lock(&swrm->mlock);
  3406. swrm->ipc_wakeup = *(u32 *)data;
  3407. ret = swrm_register_wake_irq(swrm);
  3408. if (ret)
  3409. dev_err_ratelimited(swrm->dev, "%s: register wake_irq failed\n",
  3410. __func__);
  3411. mutex_unlock(&swrm->mlock);
  3412. }
  3413. break;
  3414. case SWR_REGISTER_WAKEUP:
  3415. //msm_aud_evt_blocking_notifier_call_chain(
  3416. // SWR_WAKE_IRQ_REGISTER, (void *)swrm);
  3417. break;
  3418. case SWR_DEREGISTER_WAKEUP:
  3419. //msm_aud_evt_blocking_notifier_call_chain(
  3420. // SWR_WAKE_IRQ_DEREGISTER, (void *)swrm);
  3421. break;
  3422. case SWR_SET_PORT_MAP:
  3423. if (!data) {
  3424. dev_err_ratelimited(swrm->dev, "%s: data is NULL for id=%d\n",
  3425. __func__, id);
  3426. ret = -EINVAL;
  3427. } else {
  3428. mutex_lock(&swrm->mlock);
  3429. port_cfg = (struct swrm_port_config *)data;
  3430. if (!port_cfg->size) {
  3431. ret = -EINVAL;
  3432. goto done;
  3433. }
  3434. ret = swrm_alloc_port_mem(&pdev->dev, swrm,
  3435. port_cfg->uc, port_cfg->size);
  3436. if (!ret)
  3437. swrm_copy_port_config(swrm, port_cfg,
  3438. port_cfg->size);
  3439. done:
  3440. mutex_unlock(&swrm->mlock);
  3441. }
  3442. break;
  3443. default:
  3444. dev_err_ratelimited(swrm->dev, "%s: swr master unknown id %d\n",
  3445. __func__, id);
  3446. break;
  3447. }
  3448. return ret;
  3449. }
  3450. EXPORT_SYMBOL(swrm_wcd_notify);
  3451. /*
  3452. * swrm_pm_cmpxchg:
  3453. * Check old state and exchange with pm new state
  3454. * if old state matches with current state
  3455. *
  3456. * @swrm: pointer to wcd core resource
  3457. * @o: pm old state
  3458. * @n: pm new state
  3459. *
  3460. * Returns old state
  3461. */
  3462. static enum swrm_pm_state swrm_pm_cmpxchg(
  3463. struct swr_mstr_ctrl *swrm,
  3464. enum swrm_pm_state o,
  3465. enum swrm_pm_state n)
  3466. {
  3467. enum swrm_pm_state old;
  3468. if (!swrm)
  3469. return o;
  3470. mutex_lock(&swrm->pm_lock);
  3471. old = swrm->pm_state;
  3472. if (old == o)
  3473. swrm->pm_state = n;
  3474. mutex_unlock(&swrm->pm_lock);
  3475. return old;
  3476. }
  3477. static bool swrm_lock_sleep(struct swr_mstr_ctrl *swrm)
  3478. {
  3479. enum swrm_pm_state os;
  3480. /*
  3481. * swrm_{lock/unlock}_sleep will be called by swr irq handler
  3482. * and slave wake up requests..
  3483. *
  3484. * If system didn't resume, we can simply return false so
  3485. * IRQ handler can return without handling IRQ.
  3486. */
  3487. mutex_lock(&swrm->pm_lock);
  3488. if (swrm->wlock_holders++ == 0) {
  3489. dev_dbg(swrm->dev, "%s: holding wake lock\n", __func__);
  3490. cpu_latency_qos_update_request(&swrm->pm_qos_req,
  3491. CPU_IDLE_LATENCY);
  3492. pm_stay_awake(swrm->dev);
  3493. }
  3494. mutex_unlock(&swrm->pm_lock);
  3495. if (!wait_event_timeout(swrm->pm_wq,
  3496. ((os = swrm_pm_cmpxchg(swrm,
  3497. SWRM_PM_SLEEPABLE,
  3498. SWRM_PM_AWAKE)) ==
  3499. SWRM_PM_SLEEPABLE ||
  3500. (os == SWRM_PM_AWAKE)),
  3501. msecs_to_jiffies(
  3502. SWRM_SYSTEM_RESUME_TIMEOUT_MS))) {
  3503. dev_err_ratelimited(swrm->dev, "%s: system didn't resume within %dms, s %d, w %d\n",
  3504. __func__, SWRM_SYSTEM_RESUME_TIMEOUT_MS, swrm->pm_state,
  3505. swrm->wlock_holders);
  3506. swrm_unlock_sleep(swrm);
  3507. return false;
  3508. }
  3509. wake_up_all(&swrm->pm_wq);
  3510. return true;
  3511. }
  3512. static void swrm_unlock_sleep(struct swr_mstr_ctrl *swrm)
  3513. {
  3514. mutex_lock(&swrm->pm_lock);
  3515. if (--swrm->wlock_holders == 0) {
  3516. dev_dbg(swrm->dev, "%s: releasing wake lock pm_state %d -> %d\n",
  3517. __func__, swrm->pm_state, SWRM_PM_SLEEPABLE);
  3518. /*
  3519. * if swrm_lock_sleep failed, pm_state would be still
  3520. * swrm_PM_ASLEEP, don't overwrite
  3521. */
  3522. if (likely(swrm->pm_state == SWRM_PM_AWAKE))
  3523. swrm->pm_state = SWRM_PM_SLEEPABLE;
  3524. cpu_latency_qos_update_request(&swrm->pm_qos_req,
  3525. PM_QOS_DEFAULT_VALUE);
  3526. pm_relax(swrm->dev);
  3527. }
  3528. mutex_unlock(&swrm->pm_lock);
  3529. wake_up_all(&swrm->pm_wq);
  3530. }
  3531. #ifdef CONFIG_PM_SLEEP
  3532. static int swrm_suspend(struct device *dev)
  3533. {
  3534. int ret = -EBUSY;
  3535. struct platform_device *pdev = to_platform_device(dev);
  3536. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  3537. dev_dbg(dev, "%s: system suspend, state: %d\n", __func__, swrm->state);
  3538. mutex_lock(&swrm->pm_lock);
  3539. if (swrm->pm_state == SWRM_PM_SLEEPABLE) {
  3540. dev_dbg(swrm->dev, "%s: suspending system, state %d, wlock %d\n",
  3541. __func__, swrm->pm_state,
  3542. swrm->wlock_holders);
  3543. /*
  3544. * before updating the pm_state to ASLEEP, check if device is
  3545. * runtime suspended or not. If it is not, then first make it
  3546. * runtime suspend, and then update the pm_state to ASLEEP.
  3547. */
  3548. mutex_unlock(&swrm->pm_lock); /* release pm_lock before dev suspend */
  3549. swrm_device_suspend(swrm->dev); /* runtime suspend the device */
  3550. mutex_lock(&swrm->pm_lock); /* acquire pm_lock and update state */
  3551. if (swrm->pm_state == SWRM_PM_SLEEPABLE) {
  3552. swrm->pm_state = SWRM_PM_ASLEEP;
  3553. } else if (swrm->pm_state == SWRM_PM_AWAKE) {
  3554. ret = -EBUSY;
  3555. mutex_unlock(&swrm->pm_lock);
  3556. goto check_ebusy;
  3557. }
  3558. } else if (swrm->pm_state == SWRM_PM_AWAKE) {
  3559. /*
  3560. * unlock to wait for pm_state == SWRM_PM_SLEEPABLE
  3561. * then set to SWRM_PM_ASLEEP
  3562. */
  3563. dev_dbg(swrm->dev, "%s: waiting to suspend system, state %d, wlock %d\n",
  3564. __func__, swrm->pm_state,
  3565. swrm->wlock_holders);
  3566. mutex_unlock(&swrm->pm_lock);
  3567. if (!(wait_event_timeout(swrm->pm_wq, swrm_pm_cmpxchg(
  3568. swrm, SWRM_PM_SLEEPABLE,
  3569. SWRM_PM_ASLEEP) ==
  3570. SWRM_PM_SLEEPABLE,
  3571. msecs_to_jiffies(
  3572. SWRM_SYS_SUSPEND_WAIT)))) {
  3573. dev_dbg(swrm->dev, "%s: suspend failed state %d, wlock %d\n",
  3574. __func__, swrm->pm_state,
  3575. swrm->wlock_holders);
  3576. return -EBUSY;
  3577. } else {
  3578. dev_dbg(swrm->dev,
  3579. "%s: done, state %d, wlock %d\n",
  3580. __func__, swrm->pm_state,
  3581. swrm->wlock_holders);
  3582. }
  3583. mutex_lock(&swrm->pm_lock);
  3584. } else if (swrm->pm_state == SWRM_PM_ASLEEP) {
  3585. dev_dbg(swrm->dev, "%s: system is already suspended, state %d, wlock %d\n",
  3586. __func__, swrm->pm_state,
  3587. swrm->wlock_holders);
  3588. }
  3589. mutex_unlock(&swrm->pm_lock);
  3590. if ((!pm_runtime_enabled(dev) || !pm_runtime_suspended(dev))) {
  3591. ret = swrm_runtime_suspend(dev);
  3592. if (!ret) {
  3593. /*
  3594. * Synchronize runtime-pm and system-pm states:
  3595. * At this point, we are already suspended. If
  3596. * runtime-pm still thinks its active, then
  3597. * make sure its status is in sync with HW
  3598. * status. The three below calls let the
  3599. * runtime-pm know that we are suspended
  3600. * already without re-invoking the suspend
  3601. * callback
  3602. */
  3603. pm_runtime_disable(dev);
  3604. pm_runtime_set_suspended(dev);
  3605. pm_runtime_enable(dev);
  3606. }
  3607. }
  3608. check_ebusy:
  3609. if (ret == -EBUSY) {
  3610. /*
  3611. * There is a possibility that some audio stream is active
  3612. * during suspend. We dont want to return suspend failure in
  3613. * that case so that display and relevant components can still
  3614. * go to suspend.
  3615. * If there is some other error, then it should be passed-on
  3616. * to system level suspend
  3617. */
  3618. ret = 0;
  3619. }
  3620. return ret;
  3621. }
  3622. static int swrm_resume(struct device *dev)
  3623. {
  3624. int ret = 0;
  3625. struct platform_device *pdev = to_platform_device(dev);
  3626. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  3627. dev_dbg(dev, "%s: system resume, state: %d\n", __func__, swrm->state);
  3628. if (!pm_runtime_enabled(dev) || !pm_runtime_suspend(dev)) {
  3629. ret = swrm_runtime_resume(dev);
  3630. if (!ret) {
  3631. pm_runtime_mark_last_busy(dev);
  3632. pm_request_autosuspend(dev);
  3633. }
  3634. }
  3635. mutex_lock(&swrm->pm_lock);
  3636. if (swrm->pm_state == SWRM_PM_ASLEEP) {
  3637. dev_dbg(swrm->dev,
  3638. "%s: resuming system, state %d, wlock %d\n",
  3639. __func__, swrm->pm_state,
  3640. swrm->wlock_holders);
  3641. swrm->pm_state = SWRM_PM_SLEEPABLE;
  3642. } else {
  3643. dev_dbg(swrm->dev, "%s: system is already awake, state %d wlock %d\n",
  3644. __func__, swrm->pm_state,
  3645. swrm->wlock_holders);
  3646. }
  3647. mutex_unlock(&swrm->pm_lock);
  3648. wake_up_all(&swrm->pm_wq);
  3649. return ret;
  3650. }
  3651. #endif /* CONFIG_PM_SLEEP */
  3652. static const struct dev_pm_ops swrm_dev_pm_ops = {
  3653. SET_SYSTEM_SLEEP_PM_OPS(
  3654. swrm_suspend,
  3655. swrm_resume
  3656. )
  3657. SET_RUNTIME_PM_OPS(
  3658. swrm_runtime_suspend,
  3659. swrm_runtime_resume,
  3660. NULL
  3661. )
  3662. };
  3663. static const struct of_device_id swrm_dt_match[] = {
  3664. {
  3665. .compatible = "qcom,swr-mstr",
  3666. },
  3667. {}
  3668. };
  3669. static struct platform_driver swr_mstr_driver = {
  3670. .probe = swrm_probe,
  3671. .remove = swrm_remove,
  3672. .driver = {
  3673. .name = SWR_WCD_NAME,
  3674. .owner = THIS_MODULE,
  3675. .pm = &swrm_dev_pm_ops,
  3676. .of_match_table = swrm_dt_match,
  3677. .suppress_bind_attrs = true,
  3678. },
  3679. };
  3680. static int __init swrm_init(void)
  3681. {
  3682. return platform_driver_register(&swr_mstr_driver);
  3683. }
  3684. module_init(swrm_init);
  3685. static void __exit swrm_exit(void)
  3686. {
  3687. platform_driver_unregister(&swr_mstr_driver);
  3688. }
  3689. module_exit(swrm_exit);
  3690. MODULE_LICENSE("GPL v2");
  3691. MODULE_DESCRIPTION("SoundWire Master Controller");
  3692. MODULE_ALIAS("platform:swr-mstr");