lpass-cdc-wsa2-macro.c 103 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2021, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/io.h>
  7. #include <linux/platform_device.h>
  8. #include <linux/clk.h>
  9. #include <linux/thermal.h>
  10. #include <linux/pm_runtime.h>
  11. #include <sound/soc.h>
  12. #include <sound/soc-dapm.h>
  13. #include <sound/tlv.h>
  14. #include <soc/swr-common.h>
  15. #include <soc/swr-wcd.h>
  16. #include <asoc/msm-cdc-pinctrl.h>
  17. #include "lpass-cdc.h"
  18. #include "lpass-cdc-comp.h"
  19. #include "lpass-cdc-registers.h"
  20. #include "lpass-cdc-wsa2-macro.h"
  21. #include "lpass-cdc-clk-rsc.h"
  22. #define AUTO_SUSPEND_DELAY 50 /* delay in msec */
  23. #define LPASS_CDC_WSA2_MACRO_MAX_OFFSET 0x1000
  24. #define LPASS_CDC_WSA2_MACRO_RX_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  25. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  26. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  27. #define LPASS_CDC_WSA2_MACRO_RX_MIX_RATES (SNDRV_PCM_RATE_48000 |\
  28. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  29. #define LPASS_CDC_WSA2_MACRO_RX_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  30. SNDRV_PCM_FMTBIT_S24_LE |\
  31. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
  32. #define LPASS_CDC_WSA2_MACRO_ECHO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  33. SNDRV_PCM_RATE_48000)
  34. #define LPASS_CDC_WSA2_MACRO_ECHO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  35. SNDRV_PCM_FMTBIT_S24_LE |\
  36. SNDRV_PCM_FMTBIT_S24_3LE)
  37. #define NUM_INTERPOLATORS 2
  38. #define LPASS_CDC_WSA2_MACRO_MUX_INP_SHFT 0x3
  39. #define LPASS_CDC_WSA2_MACRO_MUX_INP_MASK1 0x07
  40. #define LPASS_CDC_WSA2_MACRO_MUX_INP_MASK2 0x38
  41. #define LPASS_CDC_WSA2_MACRO_MUX_CFG_OFFSET 0x8
  42. #define LPASS_CDC_WSA2_MACRO_MUX_CFG1_OFFSET 0x4
  43. #define LPASS_CDC_WSA2_MACRO_RX_COMP_OFFSET \
  44. (LPASS_CDC_WSA2_COMPANDER1_CTL0 - LPASS_CDC_WSA2_COMPANDER0_CTL0)
  45. #define LPASS_CDC_WSA2_MACRO_RX_SOFTCLIP_OFFSET \
  46. (LPASS_CDC_WSA2_SOFTCLIP1_CRC - LPASS_CDC_WSA2_SOFTCLIP0_CRC)
  47. #define LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET \
  48. (LPASS_CDC_WSA2_RX1_RX_PATH_CTL - LPASS_CDC_WSA2_RX0_RX_PATH_CTL)
  49. #define LPASS_CDC_WSA2_MACRO_RX_PATH_CFG3_OFFSET 0x10
  50. #define LPASS_CDC_WSA2_MACRO_RX_PATH_DSMDEM_OFFSET 0x4C
  51. #define LPASS_CDC_WSA2_MACRO_FS_RATE_MASK 0x0F
  52. #define LPASS_CDC_WSA2_MACRO_EC_MIX_TX0_MASK 0x03
  53. #define LPASS_CDC_WSA2_MACRO_EC_MIX_TX1_MASK 0x18
  54. #define LPASS_CDC_WSA2_MACRO_MAX_DMA_CH_PER_PORT 0x2
  55. #define LPASS_CDC_WSA2_MACRO_THERMAL_MAX_STATE 11
  56. enum {
  57. LPASS_CDC_WSA2_MACRO_RX0 = 0,
  58. LPASS_CDC_WSA2_MACRO_RX1,
  59. LPASS_CDC_WSA2_MACRO_RX_MIX,
  60. LPASS_CDC_WSA2_MACRO_RX_MIX0 = LPASS_CDC_WSA2_MACRO_RX_MIX,
  61. LPASS_CDC_WSA2_MACRO_RX_MIX1,
  62. LPASS_CDC_WSA2_MACRO_RX4,
  63. LPASS_CDC_WSA2_MACRO_RX5,
  64. LPASS_CDC_WSA2_MACRO_RX_MAX,
  65. };
  66. enum {
  67. LPASS_CDC_WSA2_MACRO_TX0 = 0,
  68. LPASS_CDC_WSA2_MACRO_TX1,
  69. LPASS_CDC_WSA2_MACRO_TX_MAX,
  70. };
  71. enum {
  72. LPASS_CDC_WSA2_MACRO_EC0_MUX = 0,
  73. LPASS_CDC_WSA2_MACRO_EC1_MUX,
  74. LPASS_CDC_WSA2_MACRO_EC_MUX_MAX,
  75. };
  76. enum {
  77. LPASS_CDC_WSA2_MACRO_COMP1, /* SPK_L */
  78. LPASS_CDC_WSA2_MACRO_COMP2, /* SPK_R */
  79. LPASS_CDC_WSA2_MACRO_COMP_MAX
  80. };
  81. enum {
  82. LPASS_CDC_WSA2_MACRO_SOFTCLIP0, /* RX0 */
  83. LPASS_CDC_WSA2_MACRO_SOFTCLIP1, /* RX1 */
  84. LPASS_CDC_WSA2_MACRO_SOFTCLIP_MAX
  85. };
  86. enum {
  87. INTn_1_INP_SEL_ZERO = 0,
  88. INTn_1_INP_SEL_RX0,
  89. INTn_1_INP_SEL_RX1,
  90. INTn_1_INP_SEL_RX2,
  91. INTn_1_INP_SEL_RX3,
  92. INTn_1_INP_SEL_RX4,
  93. INTn_1_INP_SEL_RX5,
  94. INTn_1_INP_SEL_DEC0,
  95. INTn_1_INP_SEL_DEC1,
  96. };
  97. enum {
  98. INTn_2_INP_SEL_ZERO = 0,
  99. INTn_2_INP_SEL_RX0,
  100. INTn_2_INP_SEL_RX1,
  101. INTn_2_INP_SEL_RX2,
  102. INTn_2_INP_SEL_RX3,
  103. INTn_2_INP_SEL_RX4,
  104. INTn_2_INP_SEL_RX5,
  105. };
  106. enum {
  107. WSA2_MODE_21DB,
  108. WSA2_MODE_19P5DB,
  109. WSA2_MODE_18DB,
  110. WSA2_MODE_16P5DB,
  111. WSA2_MODE_15DB,
  112. WSA2_MODE_13P5DB,
  113. WSA2_MODE_12DB,
  114. WSA2_MODE_10P5DB,
  115. WSA2_MODE_9DB,
  116. WSA2_MODE_MAX
  117. };
  118. static struct lpass_cdc_comp_setting comp_setting_table[WSA2_MODE_MAX] =
  119. {
  120. {42, 0, 42},
  121. {39, 0, 42},
  122. {36, 0, 42},
  123. {33, 0, 42},
  124. {30, 0, 42},
  125. {27, 0, 42},
  126. {24, 0, 42},
  127. {21, 0, 42},
  128. {18, 0, 42},
  129. };
  130. struct interp_sample_rate {
  131. int sample_rate;
  132. int rate_val;
  133. };
  134. /*
  135. * Structure used to update codec
  136. * register defaults after reset
  137. */
  138. struct lpass_cdc_wsa2_macro_reg_mask_val {
  139. u16 reg;
  140. u8 mask;
  141. u8 val;
  142. };
  143. static struct interp_sample_rate int_prim_sample_rate_val[] = {
  144. {8000, 0x0}, /* 8K */
  145. {16000, 0x1}, /* 16K */
  146. {24000, -EINVAL},/* 24K */
  147. {32000, 0x3}, /* 32K */
  148. {48000, 0x4}, /* 48K */
  149. {96000, 0x5}, /* 96K */
  150. {192000, 0x6}, /* 192K */
  151. {384000, 0x7}, /* 384K */
  152. {44100, 0x8}, /* 44.1K */
  153. };
  154. static struct interp_sample_rate int_mix_sample_rate_val[] = {
  155. {48000, 0x4}, /* 48K */
  156. {96000, 0x5}, /* 96K */
  157. {192000, 0x6}, /* 192K */
  158. };
  159. #define LPASS_CDC_WSA2_MACRO_SWR_STRING_LEN 80
  160. static int lpass_cdc_wsa2_macro_core_vote(void *handle, bool enable);
  161. static int lpass_cdc_wsa2_macro_hw_params(struct snd_pcm_substream *substream,
  162. struct snd_pcm_hw_params *params,
  163. struct snd_soc_dai *dai);
  164. static int lpass_cdc_wsa2_macro_get_channel_map(struct snd_soc_dai *dai,
  165. unsigned int *tx_num, unsigned int *tx_slot,
  166. unsigned int *rx_num, unsigned int *rx_slot);
  167. static int lpass_cdc_wsa2_macro_mute_stream(struct snd_soc_dai *dai, int mute, int stream);
  168. /* Hold instance to soundwire platform device */
  169. struct lpass_cdc_wsa2_macro_swr_ctrl_data {
  170. struct platform_device *wsa2_swr_pdev;
  171. };
  172. #define LPASS_CDC_WSA2_MACRO_SET_VOLUME_TLV(xname, xreg, xmin, xmax, tlv_array) \
  173. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
  174. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ | \
  175. SNDRV_CTL_ELEM_ACCESS_READWRITE, \
  176. .tlv.p = (tlv_array), \
  177. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  178. .put = lpass_cdc_wsa2_macro_set_digital_volume, \
  179. .private_value = (unsigned long)&(struct soc_mixer_control) \
  180. {.reg = xreg, .rreg = xreg, \
  181. .min = xmin, .max = xmax, .platform_max = xmax, \
  182. .sign_bit = 7,} }
  183. struct lpass_cdc_wsa2_macro_swr_ctrl_platform_data {
  184. void *handle; /* holds codec private data */
  185. int (*read)(void *handle, int reg);
  186. int (*write)(void *handle, int reg, int val);
  187. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  188. int (*clk)(void *handle, bool enable);
  189. int (*core_vote)(void *handle, bool enable);
  190. int (*handle_irq)(void *handle,
  191. irqreturn_t (*swrm_irq_handler)(int irq,
  192. void *data),
  193. void *swrm_handle,
  194. int action);
  195. };
  196. enum {
  197. LPASS_CDC_WSA2_MACRO_AIF_INVALID = 0,
  198. LPASS_CDC_WSA2_MACRO_AIF1_PB,
  199. LPASS_CDC_WSA2_MACRO_AIF_MIX1_PB,
  200. LPASS_CDC_WSA2_MACRO_AIF_VI,
  201. LPASS_CDC_WSA2_MACRO_AIF_ECHO,
  202. LPASS_CDC_WSA2_MACRO_MAX_DAIS,
  203. };
  204. #define LPASS_CDC_WSA2_MACRO_CHILD_DEVICES_MAX 3
  205. /*
  206. * @dev: wsa2 macro device pointer
  207. * @comp_enabled: compander enable mixer value set
  208. * @ec_hq: echo HQ enable mixer value set
  209. * @prim_int_users: Users of interpolator
  210. * @wsa2_mclk_users: WSA2 MCLK users count
  211. * @swr_clk_users: SWR clk users count
  212. * @vi_feed_value: VI sense mask
  213. * @mclk_lock: to lock mclk operations
  214. * @swr_clk_lock: to lock swr master clock operations
  215. * @swr_ctrl_data: SoundWire data structure
  216. * @swr_plat_data: Soundwire platform data
  217. * @lpass_cdc_wsa2_macro_add_child_devices_work: work for adding child devices
  218. * @wsa2_swr_gpio_p: used by pinctrl API
  219. * @component: codec handle
  220. * @rx_0_count: RX0 interpolation users
  221. * @rx_1_count: RX1 interpolation users
  222. * @active_ch_mask: channel mask for all AIF DAIs
  223. * @active_ch_cnt: channel count of all AIF DAIs
  224. * @rx_port_value: mixer ctl value of WSA2 RX MUXes
  225. * @wsa2_io_base: Base address of WSA2 macro addr space
  226. */
  227. struct lpass_cdc_wsa2_macro_priv {
  228. struct device *dev;
  229. int comp_enabled[LPASS_CDC_WSA2_MACRO_COMP_MAX];
  230. int comp_mode[LPASS_CDC_WSA2_MACRO_COMP_MAX];
  231. int ec_hq[LPASS_CDC_WSA2_MACRO_RX1 + 1];
  232. u16 prim_int_users[LPASS_CDC_WSA2_MACRO_RX1 + 1];
  233. u16 wsa2_mclk_users;
  234. u16 swr_clk_users;
  235. bool dapm_mclk_enable;
  236. bool reset_swr;
  237. unsigned int vi_feed_value;
  238. struct mutex mclk_lock;
  239. struct mutex swr_clk_lock;
  240. struct lpass_cdc_wsa2_macro_swr_ctrl_data *swr_ctrl_data;
  241. struct lpass_cdc_wsa2_macro_swr_ctrl_platform_data swr_plat_data;
  242. struct work_struct lpass_cdc_wsa2_macro_add_child_devices_work;
  243. struct device_node *wsa2_swr_gpio_p;
  244. struct snd_soc_component *component;
  245. int rx_0_count;
  246. int rx_1_count;
  247. unsigned long active_ch_mask[LPASS_CDC_WSA2_MACRO_MAX_DAIS];
  248. unsigned long active_ch_cnt[LPASS_CDC_WSA2_MACRO_MAX_DAIS];
  249. int rx_port_value[LPASS_CDC_WSA2_MACRO_RX_MAX];
  250. char __iomem *wsa2_io_base;
  251. struct platform_device *pdev_child_devices
  252. [LPASS_CDC_WSA2_MACRO_CHILD_DEVICES_MAX];
  253. int child_count;
  254. int is_softclip_on[LPASS_CDC_WSA2_MACRO_SOFTCLIP_MAX];
  255. int softclip_clk_users[LPASS_CDC_WSA2_MACRO_SOFTCLIP_MAX];
  256. char __iomem *mclk_mode_muxsel;
  257. u16 default_clk_id;
  258. u32 pcm_rate_vi;
  259. int wsa2_digital_mute_status[LPASS_CDC_WSA2_MACRO_RX_MAX];
  260. u8 rx0_origin_gain;
  261. u8 rx1_origin_gain;
  262. struct thermal_cooling_device *tcdev;
  263. uint32_t thermal_cur_state;
  264. uint32_t thermal_max_state;
  265. struct work_struct lpass_cdc_wsa2_macro_cooling_work;
  266. };
  267. static struct snd_soc_dai_driver lpass_cdc_wsa2_macro_dai[];
  268. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  269. static const char *const rx_text[] = {
  270. "ZERO", "RX0", "RX1", "RX_MIX0", "RX_MIX1", "RX4", "RX5", "DEC0", "DEC1"
  271. };
  272. static const char *const rx_mix_text[] = {
  273. "ZERO", "RX0", "RX1", "RX_MIX0", "RX_MIX1", "RX4", "RX5",
  274. };
  275. static const char *const rx_mix_ec_text[] = {
  276. "ZERO", "RX_MIX_TX0", "RX_MIX_TX1"
  277. };
  278. static const char *const rx_mux_text[] = {
  279. "ZERO", "AIF1_PB", "AIF_MIX1_PB"
  280. };
  281. static const char *const rx_sidetone_mix_text[] = {
  282. "ZERO", "SRC0"
  283. };
  284. static const char * const lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_text[] = {
  285. "OFF", "ON"
  286. };
  287. static const char * const lpass_cdc_wsa2_macro_comp_mode_text[] = {
  288. "G_21_DB", "G_19P5_DB", "G_18_DB", "G_16P5_DB", "G_15_DB",
  289. "G_13P5_DB", "G_12_DB", "G_10P5_DB", "G_9_DB"
  290. };
  291. static const struct snd_kcontrol_new wsa2_int0_vbat_mix_switch[] = {
  292. SOC_DAPM_SINGLE("WSA2 RX0 VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  293. };
  294. static const struct snd_kcontrol_new wsa2_int1_vbat_mix_switch[] = {
  295. SOC_DAPM_SINGLE("WSA2 RX1 VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  296. };
  297. static SOC_ENUM_SINGLE_EXT_DECL(lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_enum,
  298. lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_text);
  299. static SOC_ENUM_SINGLE_EXT_DECL(lpass_cdc_wsa2_macro_comp_mode_enum,
  300. lpass_cdc_wsa2_macro_comp_mode_text);
  301. /* RX INT0 */
  302. static const struct soc_enum rx0_prim_inp0_chain_enum =
  303. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG0,
  304. 0, 9, rx_text);
  305. static const struct soc_enum rx0_prim_inp1_chain_enum =
  306. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG0,
  307. 3, 9, rx_text);
  308. static const struct soc_enum rx0_prim_inp2_chain_enum =
  309. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG1,
  310. 3, 9, rx_text);
  311. static const struct soc_enum rx0_mix_chain_enum =
  312. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG1,
  313. 0, 7, rx_mix_text);
  314. static const struct soc_enum rx0_sidetone_mix_enum =
  315. SOC_ENUM_SINGLE(SND_SOC_NOPM, 0, 2, rx_sidetone_mix_text);
  316. static const struct snd_kcontrol_new rx0_prim_inp0_mux =
  317. SOC_DAPM_ENUM("WSA2_RX0 INP0 Mux", rx0_prim_inp0_chain_enum);
  318. static const struct snd_kcontrol_new rx0_prim_inp1_mux =
  319. SOC_DAPM_ENUM("WSA2_RX0 INP1 Mux", rx0_prim_inp1_chain_enum);
  320. static const struct snd_kcontrol_new rx0_prim_inp2_mux =
  321. SOC_DAPM_ENUM("WSA2_RX0 INP2 Mux", rx0_prim_inp2_chain_enum);
  322. static const struct snd_kcontrol_new rx0_mix_mux =
  323. SOC_DAPM_ENUM("WSA2_RX0 MIX Mux", rx0_mix_chain_enum);
  324. static const struct snd_kcontrol_new rx0_sidetone_mix_mux =
  325. SOC_DAPM_ENUM("WSA2_RX0 SIDETONE MIX Mux", rx0_sidetone_mix_enum);
  326. /* RX INT1 */
  327. static const struct soc_enum rx1_prim_inp0_chain_enum =
  328. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT1_CFG0,
  329. 0, 9, rx_text);
  330. static const struct soc_enum rx1_prim_inp1_chain_enum =
  331. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT1_CFG0,
  332. 3, 9, rx_text);
  333. static const struct soc_enum rx1_prim_inp2_chain_enum =
  334. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT1_CFG1,
  335. 3, 9, rx_text);
  336. static const struct soc_enum rx1_mix_chain_enum =
  337. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT1_CFG1,
  338. 0, 7, rx_mix_text);
  339. static const struct snd_kcontrol_new rx1_prim_inp0_mux =
  340. SOC_DAPM_ENUM("WSA2_RX1 INP0 Mux", rx1_prim_inp0_chain_enum);
  341. static const struct snd_kcontrol_new rx1_prim_inp1_mux =
  342. SOC_DAPM_ENUM("WSA2_RX1 INP1 Mux", rx1_prim_inp1_chain_enum);
  343. static const struct snd_kcontrol_new rx1_prim_inp2_mux =
  344. SOC_DAPM_ENUM("WSA2_RX1 INP2 Mux", rx1_prim_inp2_chain_enum);
  345. static const struct snd_kcontrol_new rx1_mix_mux =
  346. SOC_DAPM_ENUM("WSA2_RX1 MIX Mux", rx1_mix_chain_enum);
  347. static const struct soc_enum rx_mix_ec0_enum =
  348. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_MIX_CFG0,
  349. 0, 3, rx_mix_ec_text);
  350. static const struct soc_enum rx_mix_ec1_enum =
  351. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_MIX_CFG0,
  352. 3, 3, rx_mix_ec_text);
  353. static const struct snd_kcontrol_new rx_mix_ec0_mux =
  354. SOC_DAPM_ENUM("WSA2 RX_MIX EC0_Mux", rx_mix_ec0_enum);
  355. static const struct snd_kcontrol_new rx_mix_ec1_mux =
  356. SOC_DAPM_ENUM("WSA2 RX_MIX EC1_Mux", rx_mix_ec1_enum);
  357. static struct snd_soc_dai_ops lpass_cdc_wsa2_macro_dai_ops = {
  358. .hw_params = lpass_cdc_wsa2_macro_hw_params,
  359. .get_channel_map = lpass_cdc_wsa2_macro_get_channel_map,
  360. .mute_stream = lpass_cdc_wsa2_macro_mute_stream,
  361. };
  362. static struct snd_soc_dai_driver lpass_cdc_wsa2_macro_dai[] = {
  363. {
  364. .name = "wsa2_macro_rx1",
  365. .id = LPASS_CDC_WSA2_MACRO_AIF1_PB,
  366. .playback = {
  367. .stream_name = "WSA2_AIF1 Playback",
  368. .rates = LPASS_CDC_WSA2_MACRO_RX_RATES,
  369. .formats = LPASS_CDC_WSA2_MACRO_RX_FORMATS,
  370. .rate_max = 384000,
  371. .rate_min = 8000,
  372. .channels_min = 1,
  373. .channels_max = 2,
  374. },
  375. .ops = &lpass_cdc_wsa2_macro_dai_ops,
  376. },
  377. {
  378. .name = "wsa2_macro_rx_mix",
  379. .id = LPASS_CDC_WSA2_MACRO_AIF_MIX1_PB,
  380. .playback = {
  381. .stream_name = "WSA2_AIF_MIX1 Playback",
  382. .rates = LPASS_CDC_WSA2_MACRO_RX_MIX_RATES,
  383. .formats = LPASS_CDC_WSA2_MACRO_RX_FORMATS,
  384. .rate_max = 192000,
  385. .rate_min = 48000,
  386. .channels_min = 1,
  387. .channels_max = 2,
  388. },
  389. .ops = &lpass_cdc_wsa2_macro_dai_ops,
  390. },
  391. {
  392. .name = "wsa2_macro_vifeedback",
  393. .id = LPASS_CDC_WSA2_MACRO_AIF_VI,
  394. .capture = {
  395. .stream_name = "WSA2_AIF_VI Capture",
  396. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_48000,
  397. .formats = LPASS_CDC_WSA2_MACRO_RX_FORMATS,
  398. .rate_max = 48000,
  399. .rate_min = 8000,
  400. .channels_min = 1,
  401. .channels_max = 4,
  402. },
  403. .ops = &lpass_cdc_wsa2_macro_dai_ops,
  404. },
  405. {
  406. .name = "wsa2_macro_echo",
  407. .id = LPASS_CDC_WSA2_MACRO_AIF_ECHO,
  408. .capture = {
  409. .stream_name = "WSA2_AIF_ECHO Capture",
  410. .rates = LPASS_CDC_WSA2_MACRO_ECHO_RATES,
  411. .formats = LPASS_CDC_WSA2_MACRO_ECHO_FORMATS,
  412. .rate_max = 48000,
  413. .rate_min = 8000,
  414. .channels_min = 1,
  415. .channels_max = 2,
  416. },
  417. .ops = &lpass_cdc_wsa2_macro_dai_ops,
  418. },
  419. };
  420. static bool lpass_cdc_wsa2_macro_get_data(struct snd_soc_component *component,
  421. struct device **wsa2_dev,
  422. struct lpass_cdc_wsa2_macro_priv **wsa2_priv,
  423. const char *func_name)
  424. {
  425. *wsa2_dev = lpass_cdc_get_device_ptr(component->dev,
  426. WSA2_MACRO);
  427. if (!(*wsa2_dev)) {
  428. dev_err(component->dev,
  429. "%s: null device for macro!\n", func_name);
  430. return false;
  431. }
  432. *wsa2_priv = dev_get_drvdata((*wsa2_dev));
  433. if (!(*wsa2_priv) || !(*wsa2_priv)->component) {
  434. dev_err(component->dev,
  435. "%s: priv is null for macro!\n", func_name);
  436. return false;
  437. }
  438. return true;
  439. }
  440. static int lpass_cdc_wsa2_macro_set_port_map(struct snd_soc_component *component,
  441. u32 usecase, u32 size, void *data)
  442. {
  443. struct device *wsa2_dev = NULL;
  444. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  445. struct swrm_port_config port_cfg;
  446. int ret = 0;
  447. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  448. return -EINVAL;
  449. memset(&port_cfg, 0, sizeof(port_cfg));
  450. port_cfg.uc = usecase;
  451. port_cfg.size = size;
  452. port_cfg.params = data;
  453. if (wsa2_priv->swr_ctrl_data)
  454. ret = swrm_wcd_notify(
  455. wsa2_priv->swr_ctrl_data[0].wsa2_swr_pdev,
  456. SWR_SET_PORT_MAP, &port_cfg);
  457. return ret;
  458. }
  459. static int lpass_cdc_wsa2_macro_set_prim_interpolator_rate(struct snd_soc_dai *dai,
  460. u8 int_prim_fs_rate_reg_val,
  461. u32 sample_rate)
  462. {
  463. u8 int_1_mix1_inp;
  464. u32 j, port;
  465. u16 int_mux_cfg0, int_mux_cfg1;
  466. u16 int_fs_reg;
  467. u8 int_mux_cfg0_val, int_mux_cfg1_val;
  468. u8 inp0_sel, inp1_sel, inp2_sel;
  469. struct snd_soc_component *component = dai->component;
  470. struct device *wsa2_dev = NULL;
  471. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  472. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  473. return -EINVAL;
  474. for_each_set_bit(port, &wsa2_priv->active_ch_mask[dai->id],
  475. LPASS_CDC_WSA2_MACRO_RX_MAX) {
  476. int_1_mix1_inp = port;
  477. if ((int_1_mix1_inp < LPASS_CDC_WSA2_MACRO_RX0) ||
  478. (int_1_mix1_inp > LPASS_CDC_WSA2_MACRO_RX_MIX1)) {
  479. dev_err(wsa2_dev,
  480. "%s: Invalid RX port, Dai ID is %d\n",
  481. __func__, dai->id);
  482. return -EINVAL;
  483. }
  484. int_mux_cfg0 = LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG0;
  485. /*
  486. * Loop through all interpolator MUX inputs and find out
  487. * to which interpolator input, the cdc_dma rx port
  488. * is connected
  489. */
  490. for (j = 0; j < NUM_INTERPOLATORS; j++) {
  491. int_mux_cfg1 = int_mux_cfg0 + LPASS_CDC_WSA2_MACRO_MUX_CFG1_OFFSET;
  492. int_mux_cfg0_val = snd_soc_component_read(component,
  493. int_mux_cfg0);
  494. int_mux_cfg1_val = snd_soc_component_read(component,
  495. int_mux_cfg1);
  496. inp0_sel = int_mux_cfg0_val & LPASS_CDC_WSA2_MACRO_MUX_INP_MASK1;
  497. inp1_sel = (int_mux_cfg0_val >>
  498. LPASS_CDC_WSA2_MACRO_MUX_INP_SHFT) &
  499. LPASS_CDC_WSA2_MACRO_MUX_INP_MASK1;
  500. inp2_sel = (int_mux_cfg1_val >>
  501. LPASS_CDC_WSA2_MACRO_MUX_INP_SHFT) &
  502. LPASS_CDC_WSA2_MACRO_MUX_INP_MASK1;
  503. if ((inp0_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0) ||
  504. (inp1_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0) ||
  505. (inp2_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0)) {
  506. int_fs_reg = LPASS_CDC_WSA2_RX0_RX_PATH_CTL +
  507. LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET * j;
  508. dev_dbg(wsa2_dev,
  509. "%s: AIF_PB DAI(%d) connected to INT%u_1\n",
  510. __func__, dai->id, j);
  511. dev_dbg(wsa2_dev,
  512. "%s: set INT%u_1 sample rate to %u\n",
  513. __func__, j, sample_rate);
  514. /* sample_rate is in Hz */
  515. snd_soc_component_update_bits(component,
  516. int_fs_reg,
  517. LPASS_CDC_WSA2_MACRO_FS_RATE_MASK,
  518. int_prim_fs_rate_reg_val);
  519. }
  520. int_mux_cfg0 += LPASS_CDC_WSA2_MACRO_MUX_CFG_OFFSET;
  521. }
  522. }
  523. return 0;
  524. }
  525. static int lpass_cdc_wsa2_macro_set_mix_interpolator_rate(struct snd_soc_dai *dai,
  526. u8 int_mix_fs_rate_reg_val,
  527. u32 sample_rate)
  528. {
  529. u8 int_2_inp;
  530. u32 j, port;
  531. u16 int_mux_cfg1, int_fs_reg;
  532. u8 int_mux_cfg1_val;
  533. struct snd_soc_component *component = dai->component;
  534. struct device *wsa2_dev = NULL;
  535. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  536. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  537. return -EINVAL;
  538. for_each_set_bit(port, &wsa2_priv->active_ch_mask[dai->id],
  539. LPASS_CDC_WSA2_MACRO_RX_MAX) {
  540. int_2_inp = port;
  541. if ((int_2_inp < LPASS_CDC_WSA2_MACRO_RX0) ||
  542. (int_2_inp > LPASS_CDC_WSA2_MACRO_RX_MIX1)) {
  543. dev_err(wsa2_dev,
  544. "%s: Invalid RX port, Dai ID is %d\n",
  545. __func__, dai->id);
  546. return -EINVAL;
  547. }
  548. int_mux_cfg1 = LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG1;
  549. for (j = 0; j < NUM_INTERPOLATORS; j++) {
  550. int_mux_cfg1_val = snd_soc_component_read(component,
  551. int_mux_cfg1) &
  552. LPASS_CDC_WSA2_MACRO_MUX_INP_MASK1;
  553. if (int_mux_cfg1_val == int_2_inp +
  554. INTn_2_INP_SEL_RX0) {
  555. int_fs_reg =
  556. LPASS_CDC_WSA2_RX0_RX_PATH_MIX_CTL +
  557. LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET * j;
  558. dev_dbg(wsa2_dev,
  559. "%s: AIF_PB DAI(%d) connected to INT%u_2\n",
  560. __func__, dai->id, j);
  561. dev_dbg(wsa2_dev,
  562. "%s: set INT%u_2 sample rate to %u\n",
  563. __func__, j, sample_rate);
  564. snd_soc_component_update_bits(component,
  565. int_fs_reg,
  566. LPASS_CDC_WSA2_MACRO_FS_RATE_MASK,
  567. int_mix_fs_rate_reg_val);
  568. }
  569. int_mux_cfg1 += LPASS_CDC_WSA2_MACRO_MUX_CFG_OFFSET;
  570. }
  571. }
  572. return 0;
  573. }
  574. static int lpass_cdc_wsa2_macro_set_interpolator_rate(struct snd_soc_dai *dai,
  575. u32 sample_rate)
  576. {
  577. int rate_val = 0;
  578. int i, ret;
  579. /* set mixing path rate */
  580. for (i = 0; i < ARRAY_SIZE(int_mix_sample_rate_val); i++) {
  581. if (sample_rate ==
  582. int_mix_sample_rate_val[i].sample_rate) {
  583. rate_val =
  584. int_mix_sample_rate_val[i].rate_val;
  585. break;
  586. }
  587. }
  588. if ((i == ARRAY_SIZE(int_mix_sample_rate_val)) ||
  589. (rate_val < 0))
  590. goto prim_rate;
  591. ret = lpass_cdc_wsa2_macro_set_mix_interpolator_rate(dai,
  592. (u8) rate_val, sample_rate);
  593. prim_rate:
  594. /* set primary path sample rate */
  595. for (i = 0; i < ARRAY_SIZE(int_prim_sample_rate_val); i++) {
  596. if (sample_rate ==
  597. int_prim_sample_rate_val[i].sample_rate) {
  598. rate_val =
  599. int_prim_sample_rate_val[i].rate_val;
  600. break;
  601. }
  602. }
  603. if ((i == ARRAY_SIZE(int_prim_sample_rate_val)) ||
  604. (rate_val < 0))
  605. return -EINVAL;
  606. ret = lpass_cdc_wsa2_macro_set_prim_interpolator_rate(dai,
  607. (u8) rate_val, sample_rate);
  608. return ret;
  609. }
  610. static int lpass_cdc_wsa2_macro_hw_params(struct snd_pcm_substream *substream,
  611. struct snd_pcm_hw_params *params,
  612. struct snd_soc_dai *dai)
  613. {
  614. struct snd_soc_component *component = dai->component;
  615. int ret;
  616. struct device *wsa2_dev = NULL;
  617. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  618. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  619. return -EINVAL;
  620. wsa2_priv = dev_get_drvdata(wsa2_dev);
  621. if (!wsa2_priv)
  622. return -EINVAL;
  623. dev_dbg(component->dev,
  624. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  625. dai->name, dai->id, params_rate(params),
  626. params_channels(params));
  627. switch (substream->stream) {
  628. case SNDRV_PCM_STREAM_PLAYBACK:
  629. ret = lpass_cdc_wsa2_macro_set_interpolator_rate(dai, params_rate(params));
  630. if (ret) {
  631. dev_err(component->dev,
  632. "%s: cannot set sample rate: %u\n",
  633. __func__, params_rate(params));
  634. return ret;
  635. }
  636. break;
  637. case SNDRV_PCM_STREAM_CAPTURE:
  638. if (dai->id == LPASS_CDC_WSA2_MACRO_AIF_VI)
  639. wsa2_priv->pcm_rate_vi = params_rate(params);
  640. default:
  641. break;
  642. }
  643. return 0;
  644. }
  645. static int lpass_cdc_wsa2_macro_get_channel_map(struct snd_soc_dai *dai,
  646. unsigned int *tx_num, unsigned int *tx_slot,
  647. unsigned int *rx_num, unsigned int *rx_slot)
  648. {
  649. struct snd_soc_component *component = dai->component;
  650. struct device *wsa2_dev = NULL;
  651. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  652. u16 val = 0, mask = 0, cnt = 0, temp = 0;
  653. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  654. return -EINVAL;
  655. wsa2_priv = dev_get_drvdata(wsa2_dev);
  656. if (!wsa2_priv)
  657. return -EINVAL;
  658. switch (dai->id) {
  659. case LPASS_CDC_WSA2_MACRO_AIF_VI:
  660. *tx_slot = wsa2_priv->active_ch_mask[dai->id];
  661. *tx_num = wsa2_priv->active_ch_cnt[dai->id];
  662. break;
  663. case LPASS_CDC_WSA2_MACRO_AIF1_PB:
  664. case LPASS_CDC_WSA2_MACRO_AIF_MIX1_PB:
  665. for_each_set_bit(temp, &wsa2_priv->active_ch_mask[dai->id],
  666. LPASS_CDC_WSA2_MACRO_RX_MAX) {
  667. mask |= (1 << temp);
  668. if (++cnt == LPASS_CDC_WSA2_MACRO_MAX_DMA_CH_PER_PORT)
  669. break;
  670. }
  671. if (mask & 0x30)
  672. mask = mask >> 0x4;
  673. if (mask & 0x03)
  674. mask = mask << 0x2;
  675. *rx_slot = mask;
  676. *rx_num = cnt;
  677. break;
  678. case LPASS_CDC_WSA2_MACRO_AIF_ECHO:
  679. val = snd_soc_component_read(component,
  680. LPASS_CDC_WSA2_RX_INP_MUX_RX_MIX_CFG0);
  681. if (val & LPASS_CDC_WSA2_MACRO_EC_MIX_TX1_MASK) {
  682. mask |= 0x2;
  683. cnt++;
  684. }
  685. if (val & LPASS_CDC_WSA2_MACRO_EC_MIX_TX0_MASK) {
  686. mask |= 0x1;
  687. cnt++;
  688. }
  689. *tx_slot = mask;
  690. *tx_num = cnt;
  691. break;
  692. default:
  693. dev_err(wsa2_dev, "%s: Invalid AIF\n", __func__);
  694. break;
  695. }
  696. return 0;
  697. }
  698. static int lpass_cdc_wsa2_macro_mute_stream(struct snd_soc_dai *dai, int mute, int stream)
  699. {
  700. struct snd_soc_component *component = dai->component;
  701. struct device *wsa2_dev = NULL;
  702. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  703. uint16_t j = 0, reg = 0, mix_reg = 0, dsm_reg = 0;
  704. u16 int_mux_cfg0 = 0, int_mux_cfg1 = 0;
  705. u8 int_mux_cfg0_val = 0, int_mux_cfg1_val = 0;
  706. bool adie_lb = false;
  707. if (mute)
  708. return 0;
  709. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  710. return -EINVAL;
  711. switch (dai->id) {
  712. case LPASS_CDC_WSA2_MACRO_AIF1_PB:
  713. case LPASS_CDC_WSA2_MACRO_AIF_MIX1_PB:
  714. for (j = 0; j < NUM_INTERPOLATORS; j++) {
  715. reg = LPASS_CDC_WSA2_RX0_RX_PATH_CTL +
  716. (j * LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET);
  717. mix_reg = LPASS_CDC_WSA2_RX0_RX_PATH_MIX_CTL +
  718. (j * LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET);
  719. dsm_reg = LPASS_CDC_WSA2_RX0_RX_PATH_CTL +
  720. (j * LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET) +
  721. LPASS_CDC_WSA2_MACRO_RX_PATH_DSMDEM_OFFSET;
  722. int_mux_cfg0 = LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG0 + j * 8;
  723. int_mux_cfg1 = int_mux_cfg0 + 4;
  724. int_mux_cfg0_val = snd_soc_component_read(component,
  725. int_mux_cfg0);
  726. int_mux_cfg1_val = snd_soc_component_read(component,
  727. int_mux_cfg1);
  728. if (snd_soc_component_read(component, dsm_reg) & 0x01) {
  729. if (int_mux_cfg0_val || (int_mux_cfg1_val & 0x38))
  730. snd_soc_component_update_bits(component, reg,
  731. 0x20, 0x20);
  732. if (int_mux_cfg1_val & 0x07) {
  733. snd_soc_component_update_bits(component, reg,
  734. 0x20, 0x20);
  735. snd_soc_component_update_bits(component,
  736. mix_reg, 0x20, 0x20);
  737. }
  738. }
  739. }
  740. lpass_cdc_wsa_pa_on(wsa2_dev, adie_lb);
  741. break;
  742. default:
  743. break;
  744. }
  745. return 0;
  746. }
  747. static int lpass_cdc_wsa2_macro_mclk_enable(
  748. struct lpass_cdc_wsa2_macro_priv *wsa2_priv,
  749. bool mclk_enable, bool dapm)
  750. {
  751. struct regmap *regmap = dev_get_regmap(wsa2_priv->dev->parent, NULL);
  752. int ret = 0;
  753. if (regmap == NULL) {
  754. dev_err(wsa2_priv->dev, "%s: regmap is NULL\n", __func__);
  755. return -EINVAL;
  756. }
  757. dev_dbg(wsa2_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  758. __func__, mclk_enable, dapm, wsa2_priv->wsa2_mclk_users);
  759. mutex_lock(&wsa2_priv->mclk_lock);
  760. if (mclk_enable) {
  761. if (wsa2_priv->wsa2_mclk_users == 0) {
  762. ret = lpass_cdc_clk_rsc_request_clock(wsa2_priv->dev,
  763. wsa2_priv->default_clk_id,
  764. wsa2_priv->default_clk_id,
  765. true);
  766. if (ret < 0) {
  767. dev_err_ratelimited(wsa2_priv->dev,
  768. "%s: wsa2 request clock enable failed\n",
  769. __func__);
  770. goto exit;
  771. }
  772. lpass_cdc_clk_rsc_fs_gen_request(wsa2_priv->dev,
  773. true);
  774. regcache_mark_dirty(regmap);
  775. regcache_sync_region(regmap,
  776. WSA2_START_OFFSET,
  777. WSA2_MAX_OFFSET);
  778. /* 9.6MHz MCLK, set value 0x00 if other frequency */
  779. regmap_update_bits(regmap,
  780. LPASS_CDC_WSA2_TOP_FREQ_MCLK, 0x01, 0x01);
  781. regmap_update_bits(regmap,
  782. LPASS_CDC_WSA2_CLK_RST_CTRL_MCLK_CONTROL,
  783. 0x01, 0x01);
  784. regmap_update_bits(regmap,
  785. LPASS_CDC_WSA2_CLK_RST_CTRL_FS_CNT_CONTROL,
  786. 0x01, 0x01);
  787. }
  788. wsa2_priv->wsa2_mclk_users++;
  789. } else {
  790. if (wsa2_priv->wsa2_mclk_users <= 0) {
  791. dev_err(wsa2_priv->dev, "%s: clock already disabled\n",
  792. __func__);
  793. wsa2_priv->wsa2_mclk_users = 0;
  794. goto exit;
  795. }
  796. wsa2_priv->wsa2_mclk_users--;
  797. if (wsa2_priv->wsa2_mclk_users == 0) {
  798. regmap_update_bits(regmap,
  799. LPASS_CDC_WSA2_CLK_RST_CTRL_FS_CNT_CONTROL,
  800. 0x01, 0x00);
  801. regmap_update_bits(regmap,
  802. LPASS_CDC_WSA2_CLK_RST_CTRL_MCLK_CONTROL,
  803. 0x01, 0x00);
  804. lpass_cdc_clk_rsc_fs_gen_request(wsa2_priv->dev,
  805. false);
  806. lpass_cdc_clk_rsc_request_clock(wsa2_priv->dev,
  807. wsa2_priv->default_clk_id,
  808. wsa2_priv->default_clk_id,
  809. false);
  810. }
  811. }
  812. exit:
  813. mutex_unlock(&wsa2_priv->mclk_lock);
  814. return ret;
  815. }
  816. static int lpass_cdc_wsa2_macro_mclk_event(struct snd_soc_dapm_widget *w,
  817. struct snd_kcontrol *kcontrol, int event)
  818. {
  819. struct snd_soc_component *component =
  820. snd_soc_dapm_to_component(w->dapm);
  821. int ret = 0;
  822. struct device *wsa2_dev = NULL;
  823. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  824. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  825. return -EINVAL;
  826. dev_dbg(wsa2_dev, "%s: event = %d\n", __func__, event);
  827. switch (event) {
  828. case SND_SOC_DAPM_PRE_PMU:
  829. ret = lpass_cdc_wsa2_macro_mclk_enable(wsa2_priv, 1, true);
  830. if (ret)
  831. wsa2_priv->dapm_mclk_enable = false;
  832. else
  833. wsa2_priv->dapm_mclk_enable = true;
  834. break;
  835. case SND_SOC_DAPM_POST_PMD:
  836. if (wsa2_priv->dapm_mclk_enable) {
  837. lpass_cdc_wsa2_macro_mclk_enable(wsa2_priv, 0, true);
  838. wsa2_priv->dapm_mclk_enable = false;
  839. }
  840. break;
  841. default:
  842. dev_err(wsa2_priv->dev,
  843. "%s: invalid DAPM event %d\n", __func__, event);
  844. ret = -EINVAL;
  845. }
  846. return ret;
  847. }
  848. static int lpass_cdc_wsa2_macro_event_handler(struct snd_soc_component *component,
  849. u16 event, u32 data)
  850. {
  851. struct device *wsa2_dev = NULL;
  852. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  853. int ret = 0;
  854. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  855. return -EINVAL;
  856. switch (event) {
  857. case LPASS_CDC_MACRO_EVT_SSR_DOWN:
  858. trace_printk("%s, enter SSR down\n", __func__);
  859. if (wsa2_priv->swr_ctrl_data) {
  860. swrm_wcd_notify(
  861. wsa2_priv->swr_ctrl_data[0].wsa2_swr_pdev,
  862. SWR_DEVICE_SSR_DOWN, NULL);
  863. }
  864. if ((!pm_runtime_enabled(wsa2_dev) ||
  865. !pm_runtime_suspended(wsa2_dev))) {
  866. ret = lpass_cdc_runtime_suspend(wsa2_dev);
  867. if (!ret) {
  868. pm_runtime_disable(wsa2_dev);
  869. pm_runtime_set_suspended(wsa2_dev);
  870. pm_runtime_enable(wsa2_dev);
  871. }
  872. }
  873. break;
  874. case LPASS_CDC_MACRO_EVT_PRE_SSR_UP:
  875. break;
  876. case LPASS_CDC_MACRO_EVT_SSR_UP:
  877. trace_printk("%s, enter SSR up\n", __func__);
  878. /* reset swr after ssr/pdr */
  879. wsa2_priv->reset_swr = true;
  880. if (wsa2_priv->swr_ctrl_data)
  881. swrm_wcd_notify(
  882. wsa2_priv->swr_ctrl_data[0].wsa2_swr_pdev,
  883. SWR_DEVICE_SSR_UP, NULL);
  884. break;
  885. case LPASS_CDC_MACRO_EVT_CLK_RESET:
  886. lpass_cdc_rsc_clk_reset(wsa2_dev, WSA_CORE_CLK);
  887. break;
  888. }
  889. return 0;
  890. }
  891. static int lpass_cdc_wsa2_macro_enable_vi_feedback(struct snd_soc_dapm_widget *w,
  892. struct snd_kcontrol *kcontrol,
  893. int event)
  894. {
  895. struct snd_soc_component *component =
  896. snd_soc_dapm_to_component(w->dapm);
  897. struct device *wsa2_dev = NULL;
  898. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  899. u8 val = 0x0;
  900. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  901. return -EINVAL;
  902. switch (wsa2_priv->pcm_rate_vi) {
  903. case 48000:
  904. val = 0x04;
  905. break;
  906. case 24000:
  907. val = 0x02;
  908. break;
  909. case 8000:
  910. default:
  911. val = 0x00;
  912. break;
  913. }
  914. switch (event) {
  915. case SND_SOC_DAPM_POST_PMU:
  916. if (test_bit(LPASS_CDC_WSA2_MACRO_TX0,
  917. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  918. dev_dbg(wsa2_dev, "%s: spkr1 enabled\n", __func__);
  919. /* Enable V&I sensing */
  920. snd_soc_component_update_bits(component,
  921. LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CTL,
  922. 0x20, 0x20);
  923. snd_soc_component_update_bits(component,
  924. LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CTL,
  925. 0x20, 0x20);
  926. snd_soc_component_update_bits(component,
  927. LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CTL,
  928. 0x0F, val);
  929. snd_soc_component_update_bits(component,
  930. LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CTL,
  931. 0x0F, val);
  932. snd_soc_component_update_bits(component,
  933. LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CTL,
  934. 0x10, 0x10);
  935. snd_soc_component_update_bits(component,
  936. LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CTL,
  937. 0x10, 0x10);
  938. snd_soc_component_update_bits(component,
  939. LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CTL,
  940. 0x20, 0x00);
  941. snd_soc_component_update_bits(component,
  942. LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CTL,
  943. 0x20, 0x00);
  944. }
  945. if (test_bit(LPASS_CDC_WSA2_MACRO_TX1,
  946. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  947. dev_dbg(wsa2_dev, "%s: spkr2 enabled\n", __func__);
  948. /* Enable V&I sensing */
  949. snd_soc_component_update_bits(component,
  950. LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CTL,
  951. 0x20, 0x20);
  952. snd_soc_component_update_bits(component,
  953. LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CTL,
  954. 0x20, 0x20);
  955. snd_soc_component_update_bits(component,
  956. LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CTL,
  957. 0x0F, val);
  958. snd_soc_component_update_bits(component,
  959. LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CTL,
  960. 0x0F, val);
  961. snd_soc_component_update_bits(component,
  962. LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CTL,
  963. 0x10, 0x10);
  964. snd_soc_component_update_bits(component,
  965. LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CTL,
  966. 0x10, 0x10);
  967. snd_soc_component_update_bits(component,
  968. LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CTL,
  969. 0x20, 0x00);
  970. snd_soc_component_update_bits(component,
  971. LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CTL,
  972. 0x20, 0x00);
  973. }
  974. break;
  975. case SND_SOC_DAPM_POST_PMD:
  976. if (test_bit(LPASS_CDC_WSA2_MACRO_TX0,
  977. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  978. /* Disable V&I sensing */
  979. snd_soc_component_update_bits(component,
  980. LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CTL,
  981. 0x20, 0x20);
  982. snd_soc_component_update_bits(component,
  983. LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CTL,
  984. 0x20, 0x20);
  985. dev_dbg(wsa2_dev, "%s: spkr1 disabled\n", __func__);
  986. snd_soc_component_update_bits(component,
  987. LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CTL,
  988. 0x10, 0x00);
  989. snd_soc_component_update_bits(component,
  990. LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CTL,
  991. 0x10, 0x00);
  992. }
  993. if (test_bit(LPASS_CDC_WSA2_MACRO_TX1,
  994. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  995. /* Disable V&I sensing */
  996. dev_dbg(wsa2_dev, "%s: spkr2 disabled\n", __func__);
  997. snd_soc_component_update_bits(component,
  998. LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CTL,
  999. 0x20, 0x20);
  1000. snd_soc_component_update_bits(component,
  1001. LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CTL,
  1002. 0x20, 0x20);
  1003. snd_soc_component_update_bits(component,
  1004. LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CTL,
  1005. 0x10, 0x00);
  1006. snd_soc_component_update_bits(component,
  1007. LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CTL,
  1008. 0x10, 0x00);
  1009. }
  1010. break;
  1011. }
  1012. return 0;
  1013. }
  1014. static void lpass_cdc_wsa2_macro_hd2_control(struct snd_soc_component *component,
  1015. u16 reg, int event)
  1016. {
  1017. u16 hd2_scale_reg;
  1018. u16 hd2_enable_reg = 0;
  1019. if (reg == LPASS_CDC_WSA2_RX0_RX_PATH_CTL) {
  1020. hd2_scale_reg = LPASS_CDC_WSA2_RX0_RX_PATH_SEC3;
  1021. hd2_enable_reg = LPASS_CDC_WSA2_RX0_RX_PATH_CFG0;
  1022. }
  1023. if (reg == LPASS_CDC_WSA2_RX1_RX_PATH_CTL) {
  1024. hd2_scale_reg = LPASS_CDC_WSA2_RX1_RX_PATH_SEC3;
  1025. hd2_enable_reg = LPASS_CDC_WSA2_RX1_RX_PATH_CFG0;
  1026. }
  1027. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_ON(event)) {
  1028. snd_soc_component_update_bits(component, hd2_scale_reg,
  1029. 0x3C, 0x10);
  1030. snd_soc_component_update_bits(component, hd2_scale_reg,
  1031. 0x03, 0x01);
  1032. snd_soc_component_update_bits(component, hd2_enable_reg,
  1033. 0x04, 0x04);
  1034. }
  1035. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  1036. snd_soc_component_update_bits(component, hd2_enable_reg,
  1037. 0x04, 0x00);
  1038. snd_soc_component_update_bits(component, hd2_scale_reg,
  1039. 0x03, 0x00);
  1040. snd_soc_component_update_bits(component, hd2_scale_reg,
  1041. 0x3C, 0x00);
  1042. }
  1043. }
  1044. static int lpass_cdc_wsa2_macro_enable_swr(struct snd_soc_dapm_widget *w,
  1045. struct snd_kcontrol *kcontrol, int event)
  1046. {
  1047. struct snd_soc_component *component =
  1048. snd_soc_dapm_to_component(w->dapm);
  1049. int ch_cnt;
  1050. struct device *wsa2_dev = NULL;
  1051. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1052. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1053. return -EINVAL;
  1054. switch (event) {
  1055. case SND_SOC_DAPM_PRE_PMU:
  1056. if (!(strnstr(w->name, "RX0", sizeof("WSA2_RX0"))) &&
  1057. !wsa2_priv->rx_0_count)
  1058. wsa2_priv->rx_0_count++;
  1059. if (!(strnstr(w->name, "RX1", sizeof("WSA2_RX1"))) &&
  1060. !wsa2_priv->rx_1_count)
  1061. wsa2_priv->rx_1_count++;
  1062. ch_cnt = wsa2_priv->rx_0_count + wsa2_priv->rx_1_count;
  1063. if (wsa2_priv->swr_ctrl_data) {
  1064. swrm_wcd_notify(
  1065. wsa2_priv->swr_ctrl_data[0].wsa2_swr_pdev,
  1066. SWR_DEVICE_UP, NULL);
  1067. }
  1068. break;
  1069. case SND_SOC_DAPM_POST_PMD:
  1070. if (!(strnstr(w->name, "RX0", sizeof("WSA2_RX0"))) &&
  1071. wsa2_priv->rx_0_count)
  1072. wsa2_priv->rx_0_count--;
  1073. if (!(strnstr(w->name, "RX1", sizeof("WSA2_RX1"))) &&
  1074. wsa2_priv->rx_1_count)
  1075. wsa2_priv->rx_1_count--;
  1076. ch_cnt = wsa2_priv->rx_0_count + wsa2_priv->rx_1_count;
  1077. break;
  1078. }
  1079. dev_dbg(wsa2_priv->dev, "%s: current swr ch cnt: %d\n",
  1080. __func__, wsa2_priv->rx_0_count + wsa2_priv->rx_1_count);
  1081. return 0;
  1082. }
  1083. static int lpass_cdc_wsa2_macro_enable_mix_path(struct snd_soc_dapm_widget *w,
  1084. struct snd_kcontrol *kcontrol, int event)
  1085. {
  1086. struct snd_soc_component *component =
  1087. snd_soc_dapm_to_component(w->dapm);
  1088. u16 gain_reg;
  1089. int offset_val = 0;
  1090. int val = 0;
  1091. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  1092. if (!(strcmp(w->name, "WSA2_RX0 MIX INP"))) {
  1093. gain_reg = LPASS_CDC_WSA2_RX0_RX_VOL_MIX_CTL;
  1094. } else if (!(strcmp(w->name, "WSA2_RX1 MIX INP"))) {
  1095. gain_reg = LPASS_CDC_WSA2_RX1_RX_VOL_MIX_CTL;
  1096. } else {
  1097. dev_err(component->dev, "%s: No gain register avail for %s\n",
  1098. __func__, w->name);
  1099. return 0;
  1100. }
  1101. switch (event) {
  1102. case SND_SOC_DAPM_PRE_PMU:
  1103. lpass_cdc_wsa2_macro_enable_swr(w, kcontrol, event);
  1104. val = snd_soc_component_read(component, gain_reg);
  1105. val += offset_val;
  1106. snd_soc_component_write(component, gain_reg, val);
  1107. break;
  1108. case SND_SOC_DAPM_POST_PMD:
  1109. snd_soc_component_update_bits(component,
  1110. w->reg, 0x20, 0x00);
  1111. lpass_cdc_wsa2_macro_enable_swr(w, kcontrol, event);
  1112. break;
  1113. }
  1114. return 0;
  1115. }
  1116. static int lpass_cdc_wsa2_macro_config_compander(struct snd_soc_component *component,
  1117. int comp, int event)
  1118. {
  1119. u16 comp_ctl0_reg, comp_ctl8_reg, rx_path_cfg0_reg;
  1120. struct device *wsa2_dev = NULL;
  1121. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1122. u16 mode = 0;
  1123. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1124. return -EINVAL;
  1125. dev_dbg(component->dev, "%s: event %d compander %d, enabled %d\n",
  1126. __func__, event, comp + 1, wsa2_priv->comp_enabled[comp]);
  1127. if (!wsa2_priv->comp_enabled[comp])
  1128. return 0;
  1129. mode = wsa2_priv->comp_mode[comp];
  1130. comp_ctl0_reg = LPASS_CDC_WSA2_COMPANDER0_CTL0 +
  1131. (comp * LPASS_CDC_WSA2_MACRO_RX_COMP_OFFSET);
  1132. comp_ctl8_reg = LPASS_CDC_WSA2_COMPANDER0_CTL8 +
  1133. (comp * LPASS_CDC_WSA2_MACRO_RX_COMP_OFFSET);
  1134. rx_path_cfg0_reg = LPASS_CDC_WSA2_RX0_RX_PATH_CFG0 +
  1135. (comp * LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET);
  1136. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1137. lpass_cdc_update_compander_setting(component,
  1138. comp_ctl8_reg,
  1139. &comp_setting_table[mode]);
  1140. /* Enable Compander Clock */
  1141. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1142. 0x01, 0x01);
  1143. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1144. 0x02, 0x02);
  1145. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1146. 0x02, 0x00);
  1147. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  1148. 0x02, 0x02);
  1149. }
  1150. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1151. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1152. 0x04, 0x04);
  1153. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  1154. 0x02, 0x00);
  1155. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1156. 0x02, 0x02);
  1157. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1158. 0x02, 0x00);
  1159. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1160. 0x01, 0x00);
  1161. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1162. 0x04, 0x00);
  1163. }
  1164. return 0;
  1165. }
  1166. static void lpass_cdc_wsa2_macro_enable_softclip_clk(struct snd_soc_component *component,
  1167. struct lpass_cdc_wsa2_macro_priv *wsa2_priv,
  1168. int path,
  1169. bool enable)
  1170. {
  1171. u16 softclip_clk_reg = LPASS_CDC_WSA2_SOFTCLIP0_CRC +
  1172. (path * LPASS_CDC_WSA2_MACRO_RX_SOFTCLIP_OFFSET);
  1173. u8 softclip_mux_mask = (1 << path);
  1174. u8 softclip_mux_value = (1 << path);
  1175. dev_dbg(component->dev, "%s: path %d, enable %d\n",
  1176. __func__, path, enable);
  1177. if (enable) {
  1178. if (wsa2_priv->softclip_clk_users[path] == 0) {
  1179. snd_soc_component_update_bits(component,
  1180. softclip_clk_reg, 0x01, 0x01);
  1181. snd_soc_component_update_bits(component,
  1182. LPASS_CDC_WSA2_RX_INP_MUX_SOFTCLIP_CFG0,
  1183. softclip_mux_mask, softclip_mux_value);
  1184. }
  1185. wsa2_priv->softclip_clk_users[path]++;
  1186. } else {
  1187. wsa2_priv->softclip_clk_users[path]--;
  1188. if (wsa2_priv->softclip_clk_users[path] == 0) {
  1189. snd_soc_component_update_bits(component,
  1190. softclip_clk_reg, 0x01, 0x00);
  1191. snd_soc_component_update_bits(component,
  1192. LPASS_CDC_WSA2_RX_INP_MUX_SOFTCLIP_CFG0,
  1193. softclip_mux_mask, 0x00);
  1194. }
  1195. }
  1196. }
  1197. static int lpass_cdc_wsa2_macro_config_softclip(struct snd_soc_component *component,
  1198. int path, int event)
  1199. {
  1200. u16 softclip_ctrl_reg = 0;
  1201. struct device *wsa2_dev = NULL;
  1202. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1203. int softclip_path = 0;
  1204. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1205. return -EINVAL;
  1206. if (path == LPASS_CDC_WSA2_MACRO_COMP1)
  1207. softclip_path = LPASS_CDC_WSA2_MACRO_SOFTCLIP0;
  1208. else if (path == LPASS_CDC_WSA2_MACRO_COMP2)
  1209. softclip_path = LPASS_CDC_WSA2_MACRO_SOFTCLIP1;
  1210. dev_dbg(component->dev, "%s: event %d path %d, enabled %d\n",
  1211. __func__, event, softclip_path,
  1212. wsa2_priv->is_softclip_on[softclip_path]);
  1213. if (!wsa2_priv->is_softclip_on[softclip_path])
  1214. return 0;
  1215. softclip_ctrl_reg = LPASS_CDC_WSA2_SOFTCLIP0_SOFTCLIP_CTRL +
  1216. (softclip_path * LPASS_CDC_WSA2_MACRO_RX_SOFTCLIP_OFFSET);
  1217. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1218. /* Enable Softclip clock and mux */
  1219. lpass_cdc_wsa2_macro_enable_softclip_clk(component, wsa2_priv,
  1220. softclip_path, true);
  1221. /* Enable Softclip control */
  1222. snd_soc_component_update_bits(component, softclip_ctrl_reg,
  1223. 0x01, 0x01);
  1224. }
  1225. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1226. snd_soc_component_update_bits(component, softclip_ctrl_reg,
  1227. 0x01, 0x00);
  1228. lpass_cdc_wsa2_macro_enable_softclip_clk(component, wsa2_priv,
  1229. softclip_path, false);
  1230. }
  1231. return 0;
  1232. }
  1233. static bool lpass_cdc_wsa2_macro_adie_lb(struct snd_soc_component *component,
  1234. int interp_idx)
  1235. {
  1236. u16 int_mux_cfg0 = 0, int_mux_cfg1 = 0;
  1237. u8 int_mux_cfg0_val = 0, int_mux_cfg1_val = 0;
  1238. u8 int_n_inp0 = 0, int_n_inp1 = 0, int_n_inp2 = 0;
  1239. int_mux_cfg0 = LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG0 + interp_idx * 8;
  1240. int_mux_cfg1 = int_mux_cfg0 + 4;
  1241. int_mux_cfg0_val = snd_soc_component_read(component, int_mux_cfg0);
  1242. int_mux_cfg1_val = snd_soc_component_read(component, int_mux_cfg1);
  1243. int_n_inp0 = int_mux_cfg0_val & 0x0F;
  1244. if (int_n_inp0 == INTn_1_INP_SEL_DEC0 ||
  1245. int_n_inp0 == INTn_1_INP_SEL_DEC1)
  1246. return true;
  1247. int_n_inp1 = int_mux_cfg0_val >> 4;
  1248. if (int_n_inp1 == INTn_1_INP_SEL_DEC0 ||
  1249. int_n_inp1 == INTn_1_INP_SEL_DEC1)
  1250. return true;
  1251. int_n_inp2 = int_mux_cfg1_val >> 4;
  1252. if (int_n_inp2 == INTn_1_INP_SEL_DEC0 ||
  1253. int_n_inp2 == INTn_1_INP_SEL_DEC1)
  1254. return true;
  1255. return false;
  1256. }
  1257. static int lpass_cdc_wsa2_macro_enable_main_path(struct snd_soc_dapm_widget *w,
  1258. struct snd_kcontrol *kcontrol,
  1259. int event)
  1260. {
  1261. struct snd_soc_component *component =
  1262. snd_soc_dapm_to_component(w->dapm);
  1263. u16 reg = 0;
  1264. struct device *wsa2_dev = NULL;
  1265. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1266. bool adie_lb = false;
  1267. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1268. return -EINVAL;
  1269. reg = LPASS_CDC_WSA2_RX0_RX_PATH_CTL +
  1270. LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET * w->shift;
  1271. switch (event) {
  1272. case SND_SOC_DAPM_PRE_PMU:
  1273. if (lpass_cdc_wsa2_macro_adie_lb(component, w->shift)) {
  1274. adie_lb = true;
  1275. snd_soc_component_update_bits(component,
  1276. reg, 0x20, 0x20);
  1277. lpass_cdc_wsa_pa_on(wsa2_dev, adie_lb);
  1278. }
  1279. break;
  1280. default:
  1281. break;
  1282. }
  1283. return 0;
  1284. }
  1285. static int lpass_cdc_wsa2_macro_interp_get_primary_reg(u16 reg, u16 *ind)
  1286. {
  1287. u16 prim_int_reg = 0;
  1288. switch (reg) {
  1289. case LPASS_CDC_WSA2_RX0_RX_PATH_CTL:
  1290. case LPASS_CDC_WSA2_RX0_RX_PATH_MIX_CTL:
  1291. prim_int_reg = LPASS_CDC_WSA2_RX0_RX_PATH_CTL;
  1292. *ind = 0;
  1293. break;
  1294. case LPASS_CDC_WSA2_RX1_RX_PATH_CTL:
  1295. case LPASS_CDC_WSA2_RX1_RX_PATH_MIX_CTL:
  1296. prim_int_reg = LPASS_CDC_WSA2_RX1_RX_PATH_CTL;
  1297. *ind = 1;
  1298. break;
  1299. }
  1300. return prim_int_reg;
  1301. }
  1302. static int lpass_cdc_wsa2_macro_enable_prim_interpolator(
  1303. struct snd_soc_component *component,
  1304. u16 reg, int event)
  1305. {
  1306. u16 prim_int_reg;
  1307. u16 ind = 0;
  1308. struct device *wsa2_dev = NULL;
  1309. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1310. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1311. return -EINVAL;
  1312. prim_int_reg = lpass_cdc_wsa2_macro_interp_get_primary_reg(reg, &ind);
  1313. switch (event) {
  1314. case SND_SOC_DAPM_PRE_PMU:
  1315. wsa2_priv->prim_int_users[ind]++;
  1316. if (wsa2_priv->prim_int_users[ind] == 1) {
  1317. snd_soc_component_update_bits(component,
  1318. prim_int_reg + LPASS_CDC_WSA2_MACRO_RX_PATH_CFG3_OFFSET,
  1319. 0x03, 0x03);
  1320. snd_soc_component_update_bits(component, prim_int_reg,
  1321. 0x10, 0x10);
  1322. lpass_cdc_wsa2_macro_hd2_control(component, prim_int_reg, event);
  1323. snd_soc_component_update_bits(component,
  1324. prim_int_reg + LPASS_CDC_WSA2_MACRO_RX_PATH_DSMDEM_OFFSET,
  1325. 0x1, 0x1);
  1326. }
  1327. if ((reg != prim_int_reg) &&
  1328. ((snd_soc_component_read(
  1329. component, prim_int_reg)) & 0x10))
  1330. snd_soc_component_update_bits(component, reg,
  1331. 0x10, 0x10);
  1332. break;
  1333. case SND_SOC_DAPM_POST_PMD:
  1334. wsa2_priv->prim_int_users[ind]--;
  1335. if (wsa2_priv->prim_int_users[ind] == 0) {
  1336. snd_soc_component_update_bits(component, prim_int_reg,
  1337. 1 << 0x5, 0 << 0x5);
  1338. snd_soc_component_update_bits(component,
  1339. prim_int_reg + LPASS_CDC_WSA2_MACRO_RX_PATH_DSMDEM_OFFSET,
  1340. 0x1, 0x0);
  1341. snd_soc_component_update_bits(component, prim_int_reg,
  1342. 0x40, 0x40);
  1343. snd_soc_component_update_bits(component, prim_int_reg,
  1344. 0x40, 0x00);
  1345. lpass_cdc_wsa2_macro_hd2_control(component, prim_int_reg, event);
  1346. }
  1347. break;
  1348. }
  1349. dev_dbg(component->dev, "%s: primary interpolator: INT%d, users: %d\n",
  1350. __func__, ind, wsa2_priv->prim_int_users[ind]);
  1351. return 0;
  1352. }
  1353. static int lpass_cdc_wsa2_macro_enable_interpolator(struct snd_soc_dapm_widget *w,
  1354. struct snd_kcontrol *kcontrol,
  1355. int event)
  1356. {
  1357. struct snd_soc_component *component =
  1358. snd_soc_dapm_to_component(w->dapm);
  1359. struct device *wsa2_dev = NULL;
  1360. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1361. u8 gain = 0;
  1362. u16 reg = 0;
  1363. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1364. return -EINVAL;
  1365. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  1366. if (!(strcmp(w->name, "WSA2_RX INT0 INTERP"))) {
  1367. reg = LPASS_CDC_WSA2_RX0_RX_PATH_CTL;
  1368. } else if (!(strcmp(w->name, "WSA2_RX INT1 INTERP"))) {
  1369. reg = LPASS_CDC_WSA2_RX1_RX_PATH_CTL;
  1370. } else {
  1371. dev_err(component->dev, "%s: Interpolator reg not found\n",
  1372. __func__);
  1373. return -EINVAL;
  1374. }
  1375. switch (event) {
  1376. case SND_SOC_DAPM_PRE_PMU:
  1377. /* Reset if needed */
  1378. lpass_cdc_wsa2_macro_enable_prim_interpolator(component, reg, event);
  1379. break;
  1380. case SND_SOC_DAPM_POST_PMU:
  1381. if (!strcmp(w->name, "WSA2_RX INT0 INTERP")) {
  1382. gain = (u8)(wsa2_priv->rx0_origin_gain -
  1383. wsa2_priv->thermal_cur_state);
  1384. if (snd_soc_component_read(wsa2_priv->component,
  1385. LPASS_CDC_WSA2_RX0_RX_VOL_CTL) != gain) {
  1386. snd_soc_component_update_bits(wsa2_priv->component,
  1387. LPASS_CDC_WSA2_RX0_RX_VOL_CTL, 0xFF, gain);
  1388. dev_dbg(wsa2_priv->dev,
  1389. "%s: RX0 current thermal state: %d, "
  1390. "adjusted gain: %#x\n",
  1391. __func__, wsa2_priv->thermal_cur_state, gain);
  1392. }
  1393. }
  1394. if (!strcmp(w->name, "WSA2_RX INT1 INTERP")) {
  1395. gain = (u8)(wsa2_priv->rx1_origin_gain -
  1396. wsa2_priv->thermal_cur_state);
  1397. if (snd_soc_component_read(wsa2_priv->component,
  1398. LPASS_CDC_WSA2_RX1_RX_VOL_CTL) != gain) {
  1399. snd_soc_component_update_bits(wsa2_priv->component,
  1400. LPASS_CDC_WSA2_RX1_RX_VOL_CTL, 0xFF, gain);
  1401. dev_dbg(wsa2_priv->dev,
  1402. "%s: RX1 current thermal state: %d, "
  1403. "adjusted gain: %#x\n",
  1404. __func__, wsa2_priv->thermal_cur_state, gain);
  1405. }
  1406. }
  1407. lpass_cdc_wsa2_macro_config_compander(component, w->shift, event);
  1408. lpass_cdc_wsa2_macro_config_softclip(component, w->shift, event);
  1409. break;
  1410. case SND_SOC_DAPM_POST_PMD:
  1411. lpass_cdc_wsa2_macro_config_compander(component, w->shift, event);
  1412. lpass_cdc_wsa2_macro_config_softclip(component, w->shift, event);
  1413. lpass_cdc_wsa2_macro_enable_prim_interpolator(component, reg, event);
  1414. break;
  1415. }
  1416. return 0;
  1417. }
  1418. static int lpass_cdc_wsa2_macro_spk_boost_event(struct snd_soc_dapm_widget *w,
  1419. struct snd_kcontrol *kcontrol,
  1420. int event)
  1421. {
  1422. struct snd_soc_component *component =
  1423. snd_soc_dapm_to_component(w->dapm);
  1424. u16 boost_path_ctl, boost_path_cfg1;
  1425. u16 reg, reg_mix;
  1426. dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
  1427. if (!strcmp(w->name, "WSA2_RX INT0 CHAIN")) {
  1428. boost_path_ctl = LPASS_CDC_WSA2_BOOST0_BOOST_PATH_CTL;
  1429. boost_path_cfg1 = LPASS_CDC_WSA2_RX0_RX_PATH_CFG1;
  1430. reg = LPASS_CDC_WSA2_RX0_RX_PATH_CTL;
  1431. reg_mix = LPASS_CDC_WSA2_RX0_RX_PATH_MIX_CTL;
  1432. } else if (!strcmp(w->name, "WSA2_RX INT1 CHAIN")) {
  1433. boost_path_ctl = LPASS_CDC_WSA2_BOOST1_BOOST_PATH_CTL;
  1434. boost_path_cfg1 = LPASS_CDC_WSA2_RX1_RX_PATH_CFG1;
  1435. reg = LPASS_CDC_WSA2_RX1_RX_PATH_CTL;
  1436. reg_mix = LPASS_CDC_WSA2_RX1_RX_PATH_MIX_CTL;
  1437. } else {
  1438. dev_err(component->dev, "%s: unknown widget: %s\n",
  1439. __func__, w->name);
  1440. return -EINVAL;
  1441. }
  1442. switch (event) {
  1443. case SND_SOC_DAPM_PRE_PMU:
  1444. snd_soc_component_update_bits(component, boost_path_cfg1,
  1445. 0x01, 0x01);
  1446. snd_soc_component_update_bits(component, boost_path_ctl,
  1447. 0x10, 0x10);
  1448. if ((snd_soc_component_read(component, reg_mix)) & 0x10)
  1449. snd_soc_component_update_bits(component, reg_mix,
  1450. 0x10, 0x00);
  1451. break;
  1452. case SND_SOC_DAPM_POST_PMU:
  1453. snd_soc_component_update_bits(component, reg, 0x10, 0x00);
  1454. break;
  1455. case SND_SOC_DAPM_POST_PMD:
  1456. snd_soc_component_update_bits(component, boost_path_ctl,
  1457. 0x10, 0x00);
  1458. snd_soc_component_update_bits(component, boost_path_cfg1,
  1459. 0x01, 0x00);
  1460. break;
  1461. }
  1462. return 0;
  1463. }
  1464. static int lpass_cdc_wsa2_macro_enable_vbat(struct snd_soc_dapm_widget *w,
  1465. struct snd_kcontrol *kcontrol,
  1466. int event)
  1467. {
  1468. struct snd_soc_component *component =
  1469. snd_soc_dapm_to_component(w->dapm);
  1470. struct device *wsa2_dev = NULL;
  1471. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1472. u16 vbat_path_cfg = 0;
  1473. int softclip_path = 0;
  1474. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1475. return -EINVAL;
  1476. dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
  1477. if (!strcmp(w->name, "WSA2_RX INT0 VBAT")) {
  1478. vbat_path_cfg = LPASS_CDC_WSA2_RX0_RX_PATH_CFG1;
  1479. softclip_path = LPASS_CDC_WSA2_MACRO_SOFTCLIP0;
  1480. } else if (!strcmp(w->name, "WSA2_RX INT1 VBAT")) {
  1481. vbat_path_cfg = LPASS_CDC_WSA2_RX1_RX_PATH_CFG1;
  1482. softclip_path = LPASS_CDC_WSA2_MACRO_SOFTCLIP1;
  1483. }
  1484. switch (event) {
  1485. case SND_SOC_DAPM_PRE_PMU:
  1486. /* Enable clock for VBAT block */
  1487. snd_soc_component_update_bits(component,
  1488. LPASS_CDC_WSA2_VBAT_BCL_VBAT_PATH_CTL, 0x10, 0x10);
  1489. /* Enable VBAT block */
  1490. snd_soc_component_update_bits(component,
  1491. LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG, 0x01, 0x01);
  1492. /* Update interpolator with 384K path */
  1493. snd_soc_component_update_bits(component, vbat_path_cfg,
  1494. 0x80, 0x80);
  1495. /* Use attenuation mode */
  1496. snd_soc_component_update_bits(component,
  1497. LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG, 0x02, 0x00);
  1498. /*
  1499. * BCL block needs softclip clock and mux config to be enabled
  1500. */
  1501. lpass_cdc_wsa2_macro_enable_softclip_clk(component, wsa2_priv,
  1502. softclip_path, true);
  1503. /* Enable VBAT at channel level */
  1504. snd_soc_component_update_bits(component, vbat_path_cfg,
  1505. 0x02, 0x02);
  1506. /* Set the ATTK1 gain */
  1507. snd_soc_component_update_bits(component,
  1508. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD1,
  1509. 0xFF, 0xFF);
  1510. snd_soc_component_update_bits(component,
  1511. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD2,
  1512. 0xFF, 0x03);
  1513. snd_soc_component_update_bits(component,
  1514. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD3,
  1515. 0xFF, 0x00);
  1516. /* Set the ATTK2 gain */
  1517. snd_soc_component_update_bits(component,
  1518. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD4,
  1519. 0xFF, 0xFF);
  1520. snd_soc_component_update_bits(component,
  1521. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD5,
  1522. 0xFF, 0x03);
  1523. snd_soc_component_update_bits(component,
  1524. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD6,
  1525. 0xFF, 0x00);
  1526. /* Set the ATTK3 gain */
  1527. snd_soc_component_update_bits(component,
  1528. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD7,
  1529. 0xFF, 0xFF);
  1530. snd_soc_component_update_bits(component,
  1531. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD8,
  1532. 0xFF, 0x03);
  1533. snd_soc_component_update_bits(component,
  1534. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD9,
  1535. 0xFF, 0x00);
  1536. /* Enable CB decode block clock */
  1537. snd_soc_component_update_bits(component,
  1538. LPASS_CDC_WSA2_CB_DECODE_CB_DECODE_CTL1, 0x01, 0x01);
  1539. /* Enable BCL path */
  1540. snd_soc_component_update_bits(component,
  1541. LPASS_CDC_WSA2_CB_DECODE_CB_DECODE_CTL2, 0x01, 0x01);
  1542. /* Request for BCL data */
  1543. snd_soc_component_update_bits(component,
  1544. LPASS_CDC_WSA2_CB_DECODE_CB_DECODE_CTL3, 0x01, 0x01);
  1545. break;
  1546. case SND_SOC_DAPM_POST_PMD:
  1547. snd_soc_component_update_bits(component,
  1548. LPASS_CDC_WSA2_CB_DECODE_CB_DECODE_CTL3, 0x01, 0x00);
  1549. snd_soc_component_update_bits(component,
  1550. LPASS_CDC_WSA2_CB_DECODE_CB_DECODE_CTL2, 0x01, 0x00);
  1551. snd_soc_component_update_bits(component,
  1552. LPASS_CDC_WSA2_CB_DECODE_CB_DECODE_CTL1, 0x01, 0x00);
  1553. snd_soc_component_update_bits(component, vbat_path_cfg,
  1554. 0x80, 0x00);
  1555. snd_soc_component_update_bits(component,
  1556. LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG,
  1557. 0x02, 0x02);
  1558. snd_soc_component_update_bits(component, vbat_path_cfg,
  1559. 0x02, 0x00);
  1560. snd_soc_component_update_bits(component,
  1561. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD1,
  1562. 0xFF, 0x00);
  1563. snd_soc_component_update_bits(component,
  1564. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD2,
  1565. 0xFF, 0x00);
  1566. snd_soc_component_update_bits(component,
  1567. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD3,
  1568. 0xFF, 0x00);
  1569. snd_soc_component_update_bits(component,
  1570. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD4,
  1571. 0xFF, 0x00);
  1572. snd_soc_component_update_bits(component,
  1573. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD5,
  1574. 0xFF, 0x00);
  1575. snd_soc_component_update_bits(component,
  1576. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD6,
  1577. 0xFF, 0x00);
  1578. snd_soc_component_update_bits(component,
  1579. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD7,
  1580. 0xFF, 0x00);
  1581. snd_soc_component_update_bits(component,
  1582. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD8,
  1583. 0xFF, 0x00);
  1584. snd_soc_component_update_bits(component,
  1585. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD9,
  1586. 0xFF, 0x00);
  1587. lpass_cdc_wsa2_macro_enable_softclip_clk(component, wsa2_priv,
  1588. softclip_path, false);
  1589. snd_soc_component_update_bits(component,
  1590. LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG, 0x01, 0x00);
  1591. snd_soc_component_update_bits(component,
  1592. LPASS_CDC_WSA2_VBAT_BCL_VBAT_PATH_CTL, 0x10, 0x00);
  1593. break;
  1594. default:
  1595. dev_err(wsa2_dev, "%s: Invalid event %d\n", __func__, event);
  1596. break;
  1597. }
  1598. return 0;
  1599. }
  1600. static int lpass_cdc_wsa2_macro_enable_echo(struct snd_soc_dapm_widget *w,
  1601. struct snd_kcontrol *kcontrol,
  1602. int event)
  1603. {
  1604. struct snd_soc_component *component =
  1605. snd_soc_dapm_to_component(w->dapm);
  1606. struct device *wsa2_dev = NULL;
  1607. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1608. u16 val, ec_tx = 0, ec_hq_reg;
  1609. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1610. return -EINVAL;
  1611. dev_dbg(wsa2_dev, "%s %d %s\n", __func__, event, w->name);
  1612. val = snd_soc_component_read(component,
  1613. LPASS_CDC_WSA2_RX_INP_MUX_RX_MIX_CFG0);
  1614. if (!(strcmp(w->name, "WSA2 RX_MIX EC0_MUX")))
  1615. ec_tx = (val & 0x07) - 1;
  1616. else
  1617. ec_tx = ((val & 0x38) >> 0x3) - 1;
  1618. if (ec_tx < 0 || ec_tx >= (LPASS_CDC_WSA2_MACRO_RX1 + 1)) {
  1619. dev_err(wsa2_dev, "%s: EC mix control not set correctly\n",
  1620. __func__);
  1621. return -EINVAL;
  1622. }
  1623. if (wsa2_priv->ec_hq[ec_tx]) {
  1624. snd_soc_component_update_bits(component,
  1625. LPASS_CDC_WSA2_RX_INP_MUX_RX_MIX_CFG0,
  1626. 0x1 << ec_tx, 0x1 << ec_tx);
  1627. ec_hq_reg = LPASS_CDC_WSA2_EC_HQ0_EC_REF_HQ_PATH_CTL +
  1628. 0x40 * ec_tx;
  1629. snd_soc_component_update_bits(component, ec_hq_reg, 0x01, 0x01);
  1630. ec_hq_reg = LPASS_CDC_WSA2_EC_HQ0_EC_REF_HQ_CFG0 +
  1631. 0x40 * ec_tx;
  1632. /* default set to 48k */
  1633. snd_soc_component_update_bits(component, ec_hq_reg, 0x1E, 0x08);
  1634. }
  1635. return 0;
  1636. }
  1637. static int lpass_cdc_wsa2_macro_get_ec_hq(struct snd_kcontrol *kcontrol,
  1638. struct snd_ctl_elem_value *ucontrol)
  1639. {
  1640. struct snd_soc_component *component =
  1641. snd_soc_kcontrol_component(kcontrol);
  1642. int ec_tx = ((struct soc_multi_mixer_control *)
  1643. kcontrol->private_value)->shift;
  1644. struct device *wsa2_dev = NULL;
  1645. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1646. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1647. return -EINVAL;
  1648. ucontrol->value.integer.value[0] = wsa2_priv->ec_hq[ec_tx];
  1649. return 0;
  1650. }
  1651. static int lpass_cdc_wsa2_macro_set_ec_hq(struct snd_kcontrol *kcontrol,
  1652. struct snd_ctl_elem_value *ucontrol)
  1653. {
  1654. struct snd_soc_component *component =
  1655. snd_soc_kcontrol_component(kcontrol);
  1656. int ec_tx = ((struct soc_multi_mixer_control *)
  1657. kcontrol->private_value)->shift;
  1658. int value = ucontrol->value.integer.value[0];
  1659. struct device *wsa2_dev = NULL;
  1660. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1661. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1662. return -EINVAL;
  1663. dev_dbg(wsa2_dev, "%s: enable current %d, new %d\n",
  1664. __func__, wsa2_priv->ec_hq[ec_tx], value);
  1665. wsa2_priv->ec_hq[ec_tx] = value;
  1666. return 0;
  1667. }
  1668. static int lpass_cdc_wsa2_macro_get_rx_mute_status(struct snd_kcontrol *kcontrol,
  1669. struct snd_ctl_elem_value *ucontrol)
  1670. {
  1671. struct snd_soc_component *component =
  1672. snd_soc_kcontrol_component(kcontrol);
  1673. struct device *wsa2_dev = NULL;
  1674. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1675. int wsa2_rx_shift = ((struct soc_multi_mixer_control *)
  1676. kcontrol->private_value)->shift;
  1677. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1678. return -EINVAL;
  1679. ucontrol->value.integer.value[0] =
  1680. wsa2_priv->wsa2_digital_mute_status[wsa2_rx_shift];
  1681. return 0;
  1682. }
  1683. static int lpass_cdc_wsa2_macro_set_rx_mute_status(struct snd_kcontrol *kcontrol,
  1684. struct snd_ctl_elem_value *ucontrol)
  1685. {
  1686. struct snd_soc_component *component =
  1687. snd_soc_kcontrol_component(kcontrol);
  1688. struct device *wsa2_dev = NULL;
  1689. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1690. int value = ucontrol->value.integer.value[0];
  1691. int wsa2_rx_shift = ((struct soc_multi_mixer_control *)
  1692. kcontrol->private_value)->shift;
  1693. int ret = 0;
  1694. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1695. return -EINVAL;
  1696. pm_runtime_get_sync(wsa2_priv->dev);
  1697. switch (wsa2_rx_shift) {
  1698. case 0:
  1699. snd_soc_component_update_bits(component,
  1700. LPASS_CDC_WSA2_RX0_RX_PATH_CTL,
  1701. 0x10, value << 4);
  1702. break;
  1703. case 1:
  1704. snd_soc_component_update_bits(component,
  1705. LPASS_CDC_WSA2_RX1_RX_PATH_CTL,
  1706. 0x10, value << 4);
  1707. break;
  1708. case 2:
  1709. snd_soc_component_update_bits(component,
  1710. LPASS_CDC_WSA2_RX0_RX_PATH_MIX_CTL,
  1711. 0x10, value << 4);
  1712. break;
  1713. case 3:
  1714. snd_soc_component_update_bits(component,
  1715. LPASS_CDC_WSA2_RX1_RX_PATH_MIX_CTL,
  1716. 0x10, value << 4);
  1717. break;
  1718. default:
  1719. pr_err("%s: invalid argument rx_shift = %d\n", __func__,
  1720. wsa2_rx_shift);
  1721. ret = -EINVAL;
  1722. }
  1723. pm_runtime_mark_last_busy(wsa2_priv->dev);
  1724. pm_runtime_put_autosuspend(wsa2_priv->dev);
  1725. dev_dbg(component->dev, "%s: WSA2 Digital Mute RX %d Enable %d\n",
  1726. __func__, wsa2_rx_shift, value);
  1727. wsa2_priv->wsa2_digital_mute_status[wsa2_rx_shift] = value;
  1728. return ret;
  1729. }
  1730. static int lpass_cdc_wsa2_macro_set_digital_volume(struct snd_kcontrol *kcontrol,
  1731. struct snd_ctl_elem_value *ucontrol)
  1732. {
  1733. struct snd_soc_component *component =
  1734. snd_soc_kcontrol_component(kcontrol);
  1735. struct device *wsa2_dev = NULL;
  1736. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1737. struct soc_mixer_control *mc =
  1738. (struct soc_mixer_control *)kcontrol->private_value;
  1739. u8 gain = 0;
  1740. int ret = 0;
  1741. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1742. return -EINVAL;
  1743. if (!wsa2_priv) {
  1744. pr_err("%s: priv is null for macro!\n",
  1745. __func__);
  1746. return -EINVAL;
  1747. }
  1748. ret = snd_soc_put_volsw(kcontrol, ucontrol);
  1749. if (mc->reg == LPASS_CDC_WSA2_RX0_RX_VOL_CTL) {
  1750. wsa2_priv->rx0_origin_gain =
  1751. (u8)snd_soc_component_read(wsa2_priv->component,
  1752. mc->reg);
  1753. gain = (u8)(wsa2_priv->rx0_origin_gain -
  1754. wsa2_priv->thermal_cur_state);
  1755. } else if (mc->reg == LPASS_CDC_WSA2_RX1_RX_VOL_CTL) {
  1756. wsa2_priv->rx1_origin_gain =
  1757. (u8)snd_soc_component_read(wsa2_priv->component,
  1758. mc->reg);
  1759. gain = (u8)(wsa2_priv->rx1_origin_gain -
  1760. wsa2_priv->thermal_cur_state);
  1761. } else {
  1762. dev_err(wsa2_priv->dev,
  1763. "%s: Incorrect RX Path selected\n", __func__);
  1764. return -EINVAL;
  1765. }
  1766. /* only adjust gain if thermal state is positive */
  1767. if (wsa2_priv->dapm_mclk_enable &&
  1768. wsa2_priv->thermal_cur_state > 0) {
  1769. snd_soc_component_update_bits(wsa2_priv->component,
  1770. mc->reg, 0xFF, gain);
  1771. dev_dbg(wsa2_priv->dev,
  1772. "%s: Current thermal state: %d, adjusted gain: %x\n",
  1773. __func__, wsa2_priv->thermal_cur_state, gain);
  1774. }
  1775. return ret;
  1776. }
  1777. static int lpass_cdc_wsa2_macro_get_compander(struct snd_kcontrol *kcontrol,
  1778. struct snd_ctl_elem_value *ucontrol)
  1779. {
  1780. struct snd_soc_component *component =
  1781. snd_soc_kcontrol_component(kcontrol);
  1782. int comp = ((struct soc_multi_mixer_control *)
  1783. kcontrol->private_value)->shift;
  1784. struct device *wsa2_dev = NULL;
  1785. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1786. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1787. return -EINVAL;
  1788. ucontrol->value.integer.value[0] = wsa2_priv->comp_enabled[comp];
  1789. return 0;
  1790. }
  1791. static int lpass_cdc_wsa2_macro_set_compander(struct snd_kcontrol *kcontrol,
  1792. struct snd_ctl_elem_value *ucontrol)
  1793. {
  1794. struct snd_soc_component *component =
  1795. snd_soc_kcontrol_component(kcontrol);
  1796. int comp = ((struct soc_multi_mixer_control *)
  1797. kcontrol->private_value)->shift;
  1798. int value = ucontrol->value.integer.value[0];
  1799. struct device *wsa2_dev = NULL;
  1800. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1801. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1802. return -EINVAL;
  1803. dev_dbg(component->dev, "%s: Compander %d enable current %d, new %d\n",
  1804. __func__, comp + 1, wsa2_priv->comp_enabled[comp], value);
  1805. wsa2_priv->comp_enabled[comp] = value;
  1806. return 0;
  1807. }
  1808. static int lpass_cdc_wsa2_macro_comp_mode_get(struct snd_kcontrol *kcontrol,
  1809. struct snd_ctl_elem_value *ucontrol)
  1810. {
  1811. struct snd_soc_component *component =
  1812. snd_soc_kcontrol_component(kcontrol);
  1813. struct device *wsa2_dev = NULL;
  1814. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1815. u16 idx = 0;
  1816. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1817. return -EINVAL;
  1818. if (strnstr(kcontrol->id.name, "RX0", sizeof("WSA2_RX0")))
  1819. idx = LPASS_CDC_WSA2_MACRO_COMP1;
  1820. if (strnstr(kcontrol->id.name, "RX1", sizeof("WSA2_RX1")))
  1821. idx = LPASS_CDC_WSA2_MACRO_COMP2;
  1822. ucontrol->value.integer.value[0] = wsa2_priv->comp_mode[idx];
  1823. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1824. __func__, ucontrol->value.integer.value[0]);
  1825. return 0;
  1826. }
  1827. static int lpass_cdc_wsa2_macro_comp_mode_put(struct snd_kcontrol *kcontrol,
  1828. struct snd_ctl_elem_value *ucontrol)
  1829. {
  1830. struct snd_soc_component *component =
  1831. snd_soc_kcontrol_component(kcontrol);
  1832. struct device *wsa2_dev = NULL;
  1833. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1834. u16 idx = 0;
  1835. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1836. return -EINVAL;
  1837. if (strnstr(kcontrol->id.name, "RX0", sizeof("WSA2_RX0")))
  1838. idx = LPASS_CDC_WSA2_MACRO_COMP1;
  1839. if (strnstr(kcontrol->id.name, "RX1", sizeof("WSA2_RX1")))
  1840. idx = LPASS_CDC_WSA2_MACRO_COMP2;
  1841. wsa2_priv->comp_mode[idx] = ucontrol->value.integer.value[0];
  1842. dev_dbg(component->dev, "%s: comp_mode = %d\n", __func__,
  1843. wsa2_priv->comp_mode[idx]);
  1844. return 0;
  1845. }
  1846. static int lpass_cdc_wsa2_macro_rx_mux_get(struct snd_kcontrol *kcontrol,
  1847. struct snd_ctl_elem_value *ucontrol)
  1848. {
  1849. struct snd_soc_dapm_widget *widget =
  1850. snd_soc_dapm_kcontrol_widget(kcontrol);
  1851. struct snd_soc_component *component =
  1852. snd_soc_dapm_to_component(widget->dapm);
  1853. struct device *wsa2_dev = NULL;
  1854. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1855. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1856. return -EINVAL;
  1857. ucontrol->value.integer.value[0] =
  1858. wsa2_priv->rx_port_value[widget->shift];
  1859. return 0;
  1860. }
  1861. static int lpass_cdc_wsa2_macro_rx_mux_put(struct snd_kcontrol *kcontrol,
  1862. struct snd_ctl_elem_value *ucontrol)
  1863. {
  1864. struct snd_soc_dapm_widget *widget =
  1865. snd_soc_dapm_kcontrol_widget(kcontrol);
  1866. struct snd_soc_component *component =
  1867. snd_soc_dapm_to_component(widget->dapm);
  1868. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  1869. struct snd_soc_dapm_update *update = NULL;
  1870. u32 rx_port_value = ucontrol->value.integer.value[0];
  1871. u32 bit_input = 0;
  1872. u32 aif_rst;
  1873. struct device *wsa2_dev = NULL;
  1874. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1875. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1876. return -EINVAL;
  1877. aif_rst = wsa2_priv->rx_port_value[widget->shift];
  1878. if (!rx_port_value) {
  1879. if (aif_rst == 0) {
  1880. dev_err(wsa2_dev, "%s: AIF reset already\n", __func__);
  1881. return 0;
  1882. }
  1883. if (aif_rst >= LPASS_CDC_WSA2_MACRO_RX_MAX) {
  1884. dev_err(wsa2_dev, "%s: Invalid AIF reset\n", __func__);
  1885. return 0;
  1886. }
  1887. }
  1888. wsa2_priv->rx_port_value[widget->shift] = rx_port_value;
  1889. bit_input = widget->shift;
  1890. dev_dbg(wsa2_dev,
  1891. "%s: mux input: %d, mux output: %d, bit: %d\n",
  1892. __func__, rx_port_value, widget->shift, bit_input);
  1893. switch (rx_port_value) {
  1894. case 0:
  1895. if (wsa2_priv->active_ch_cnt[aif_rst]) {
  1896. clear_bit(bit_input,
  1897. &wsa2_priv->active_ch_mask[aif_rst]);
  1898. wsa2_priv->active_ch_cnt[aif_rst]--;
  1899. }
  1900. break;
  1901. case 1:
  1902. case 2:
  1903. set_bit(bit_input,
  1904. &wsa2_priv->active_ch_mask[rx_port_value]);
  1905. wsa2_priv->active_ch_cnt[rx_port_value]++;
  1906. break;
  1907. default:
  1908. dev_err(wsa2_dev,
  1909. "%s: Invalid AIF_ID for WSA2 RX MUX %d\n",
  1910. __func__, rx_port_value);
  1911. return -EINVAL;
  1912. }
  1913. snd_soc_dapm_mux_update_power(widget->dapm, kcontrol,
  1914. rx_port_value, e, update);
  1915. return 0;
  1916. }
  1917. static int lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_func_get(struct snd_kcontrol *kcontrol,
  1918. struct snd_ctl_elem_value *ucontrol)
  1919. {
  1920. struct snd_soc_component *component =
  1921. snd_soc_kcontrol_component(kcontrol);
  1922. ucontrol->value.integer.value[0] =
  1923. ((snd_soc_component_read(
  1924. component, LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG) & 0x04) ?
  1925. 1 : 0);
  1926. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  1927. ucontrol->value.integer.value[0]);
  1928. return 0;
  1929. }
  1930. static int lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_func_put(struct snd_kcontrol *kcontrol,
  1931. struct snd_ctl_elem_value *ucontrol)
  1932. {
  1933. struct snd_soc_component *component =
  1934. snd_soc_kcontrol_component(kcontrol);
  1935. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  1936. ucontrol->value.integer.value[0]);
  1937. /* Set Vbat register configuration for GSM mode bit based on value */
  1938. if (ucontrol->value.integer.value[0])
  1939. snd_soc_component_update_bits(component,
  1940. LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG,
  1941. 0x04, 0x04);
  1942. else
  1943. snd_soc_component_update_bits(component,
  1944. LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG,
  1945. 0x04, 0x00);
  1946. return 0;
  1947. }
  1948. static int lpass_cdc_wsa2_macro_soft_clip_enable_get(struct snd_kcontrol *kcontrol,
  1949. struct snd_ctl_elem_value *ucontrol)
  1950. {
  1951. struct snd_soc_component *component =
  1952. snd_soc_kcontrol_component(kcontrol);
  1953. struct device *wsa2_dev = NULL;
  1954. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1955. int path = ((struct soc_multi_mixer_control *)
  1956. kcontrol->private_value)->shift;
  1957. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1958. return -EINVAL;
  1959. ucontrol->value.integer.value[0] = wsa2_priv->is_softclip_on[path];
  1960. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1961. __func__, ucontrol->value.integer.value[0]);
  1962. return 0;
  1963. }
  1964. static int lpass_cdc_wsa2_macro_soft_clip_enable_put(struct snd_kcontrol *kcontrol,
  1965. struct snd_ctl_elem_value *ucontrol)
  1966. {
  1967. struct snd_soc_component *component =
  1968. snd_soc_kcontrol_component(kcontrol);
  1969. struct device *wsa2_dev = NULL;
  1970. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1971. int path = ((struct soc_multi_mixer_control *)
  1972. kcontrol->private_value)->shift;
  1973. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1974. return -EINVAL;
  1975. wsa2_priv->is_softclip_on[path] = ucontrol->value.integer.value[0];
  1976. dev_dbg(component->dev, "%s: soft clip enable for %d: %d\n", __func__,
  1977. path, wsa2_priv->is_softclip_on[path]);
  1978. return 0;
  1979. }
  1980. static const struct snd_kcontrol_new lpass_cdc_wsa2_macro_snd_controls[] = {
  1981. SOC_ENUM_EXT("WSA2_GSM mode Enable", lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_enum,
  1982. lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_func_get,
  1983. lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_func_put),
  1984. SOC_ENUM_EXT("WSA2_RX0 comp_mode", lpass_cdc_wsa2_macro_comp_mode_enum,
  1985. lpass_cdc_wsa2_macro_comp_mode_get,
  1986. lpass_cdc_wsa2_macro_comp_mode_put),
  1987. SOC_ENUM_EXT("WSA2_RX1 comp_mode", lpass_cdc_wsa2_macro_comp_mode_enum,
  1988. lpass_cdc_wsa2_macro_comp_mode_get,
  1989. lpass_cdc_wsa2_macro_comp_mode_put),
  1990. SOC_SINGLE_EXT("WSA2_Softclip0 Enable", SND_SOC_NOPM,
  1991. LPASS_CDC_WSA2_MACRO_SOFTCLIP0, 1, 0,
  1992. lpass_cdc_wsa2_macro_soft_clip_enable_get,
  1993. lpass_cdc_wsa2_macro_soft_clip_enable_put),
  1994. SOC_SINGLE_EXT("WSA2_Softclip1 Enable", SND_SOC_NOPM,
  1995. LPASS_CDC_WSA2_MACRO_SOFTCLIP1, 1, 0,
  1996. lpass_cdc_wsa2_macro_soft_clip_enable_get,
  1997. lpass_cdc_wsa2_macro_soft_clip_enable_put),
  1998. LPASS_CDC_WSA2_MACRO_SET_VOLUME_TLV("WSA2_RX0 Digital Volume",
  1999. LPASS_CDC_WSA2_RX0_RX_VOL_CTL,
  2000. -84, 40, digital_gain),
  2001. LPASS_CDC_WSA2_MACRO_SET_VOLUME_TLV("WSA2_RX1 Digital Volume",
  2002. LPASS_CDC_WSA2_RX1_RX_VOL_CTL,
  2003. -84, 40, digital_gain),
  2004. SOC_SINGLE_EXT("WSA2_RX0 Digital Mute", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX0, 1,
  2005. 0, lpass_cdc_wsa2_macro_get_rx_mute_status,
  2006. lpass_cdc_wsa2_macro_set_rx_mute_status),
  2007. SOC_SINGLE_EXT("WSA2_RX1 Digital Mute", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX1, 1,
  2008. 0, lpass_cdc_wsa2_macro_get_rx_mute_status,
  2009. lpass_cdc_wsa2_macro_set_rx_mute_status),
  2010. SOC_SINGLE_EXT("WSA2_RX0_MIX Digital Mute", SND_SOC_NOPM,
  2011. LPASS_CDC_WSA2_MACRO_RX_MIX0, 1, 0, lpass_cdc_wsa2_macro_get_rx_mute_status,
  2012. lpass_cdc_wsa2_macro_set_rx_mute_status),
  2013. SOC_SINGLE_EXT("WSA2_RX1_MIX Digital Mute", SND_SOC_NOPM,
  2014. LPASS_CDC_WSA2_MACRO_RX_MIX1, 1, 0, lpass_cdc_wsa2_macro_get_rx_mute_status,
  2015. lpass_cdc_wsa2_macro_set_rx_mute_status),
  2016. SOC_SINGLE_EXT("WSA2_COMP1 Switch", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_COMP1, 1, 0,
  2017. lpass_cdc_wsa2_macro_get_compander, lpass_cdc_wsa2_macro_set_compander),
  2018. SOC_SINGLE_EXT("WSA2_COMP2 Switch", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_COMP2, 1, 0,
  2019. lpass_cdc_wsa2_macro_get_compander, lpass_cdc_wsa2_macro_set_compander),
  2020. SOC_SINGLE_EXT("WSA2_RX0 EC_HQ Switch", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX0,
  2021. 1, 0, lpass_cdc_wsa2_macro_get_ec_hq, lpass_cdc_wsa2_macro_set_ec_hq),
  2022. SOC_SINGLE_EXT("WSA2_RX1 EC_HQ Switch", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX1,
  2023. 1, 0, lpass_cdc_wsa2_macro_get_ec_hq, lpass_cdc_wsa2_macro_set_ec_hq),
  2024. };
  2025. static const struct soc_enum rx_mux_enum =
  2026. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(rx_mux_text), rx_mux_text);
  2027. static const struct snd_kcontrol_new rx_mux[LPASS_CDC_WSA2_MACRO_RX_MAX] = {
  2028. SOC_DAPM_ENUM_EXT("WSA2 RX0 Mux", rx_mux_enum,
  2029. lpass_cdc_wsa2_macro_rx_mux_get, lpass_cdc_wsa2_macro_rx_mux_put),
  2030. SOC_DAPM_ENUM_EXT("WSA2 RX1 Mux", rx_mux_enum,
  2031. lpass_cdc_wsa2_macro_rx_mux_get, lpass_cdc_wsa2_macro_rx_mux_put),
  2032. SOC_DAPM_ENUM_EXT("WSA2 RX_MIX0 Mux", rx_mux_enum,
  2033. lpass_cdc_wsa2_macro_rx_mux_get, lpass_cdc_wsa2_macro_rx_mux_put),
  2034. SOC_DAPM_ENUM_EXT("WSA2 RX_MIX1 Mux", rx_mux_enum,
  2035. lpass_cdc_wsa2_macro_rx_mux_get, lpass_cdc_wsa2_macro_rx_mux_put),
  2036. SOC_DAPM_ENUM_EXT("WSA2 RX4 Mux", rx_mux_enum,
  2037. lpass_cdc_wsa2_macro_rx_mux_get, lpass_cdc_wsa2_macro_rx_mux_put),
  2038. SOC_DAPM_ENUM_EXT("WSA2 RX5 Mux", rx_mux_enum,
  2039. lpass_cdc_wsa2_macro_rx_mux_get, lpass_cdc_wsa2_macro_rx_mux_put),
  2040. };
  2041. static int lpass_cdc_wsa2_macro_vi_feed_mixer_get(struct snd_kcontrol *kcontrol,
  2042. struct snd_ctl_elem_value *ucontrol)
  2043. {
  2044. struct snd_soc_dapm_widget *widget =
  2045. snd_soc_dapm_kcontrol_widget(kcontrol);
  2046. struct snd_soc_component *component =
  2047. snd_soc_dapm_to_component(widget->dapm);
  2048. struct soc_multi_mixer_control *mixer =
  2049. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  2050. u32 dai_id = widget->shift;
  2051. u32 spk_tx_id = mixer->shift;
  2052. struct device *wsa2_dev = NULL;
  2053. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2054. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2055. return -EINVAL;
  2056. if (test_bit(spk_tx_id, &wsa2_priv->active_ch_mask[dai_id]))
  2057. ucontrol->value.integer.value[0] = 1;
  2058. else
  2059. ucontrol->value.integer.value[0] = 0;
  2060. return 0;
  2061. }
  2062. static int lpass_cdc_wsa2_macro_vi_feed_mixer_put(struct snd_kcontrol *kcontrol,
  2063. struct snd_ctl_elem_value *ucontrol)
  2064. {
  2065. struct snd_soc_dapm_widget *widget =
  2066. snd_soc_dapm_kcontrol_widget(kcontrol);
  2067. struct snd_soc_component *component =
  2068. snd_soc_dapm_to_component(widget->dapm);
  2069. struct soc_multi_mixer_control *mixer =
  2070. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  2071. u32 spk_tx_id = mixer->shift;
  2072. u32 enable = ucontrol->value.integer.value[0];
  2073. struct device *wsa2_dev = NULL;
  2074. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2075. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2076. return -EINVAL;
  2077. wsa2_priv->vi_feed_value = ucontrol->value.integer.value[0];
  2078. if (enable) {
  2079. if (spk_tx_id == LPASS_CDC_WSA2_MACRO_TX0 &&
  2080. !test_bit(LPASS_CDC_WSA2_MACRO_TX0,
  2081. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  2082. set_bit(LPASS_CDC_WSA2_MACRO_TX0,
  2083. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI]);
  2084. wsa2_priv->active_ch_cnt[LPASS_CDC_WSA2_MACRO_AIF_VI]++;
  2085. }
  2086. if (spk_tx_id == LPASS_CDC_WSA2_MACRO_TX1 &&
  2087. !test_bit(LPASS_CDC_WSA2_MACRO_TX1,
  2088. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  2089. set_bit(LPASS_CDC_WSA2_MACRO_TX1,
  2090. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI]);
  2091. wsa2_priv->active_ch_cnt[LPASS_CDC_WSA2_MACRO_AIF_VI]++;
  2092. }
  2093. } else {
  2094. if (spk_tx_id == LPASS_CDC_WSA2_MACRO_TX0 &&
  2095. test_bit(LPASS_CDC_WSA2_MACRO_TX0,
  2096. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  2097. clear_bit(LPASS_CDC_WSA2_MACRO_TX0,
  2098. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI]);
  2099. wsa2_priv->active_ch_cnt[LPASS_CDC_WSA2_MACRO_AIF_VI]--;
  2100. }
  2101. if (spk_tx_id == LPASS_CDC_WSA2_MACRO_TX1 &&
  2102. test_bit(LPASS_CDC_WSA2_MACRO_TX1,
  2103. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  2104. clear_bit(LPASS_CDC_WSA2_MACRO_TX1,
  2105. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI]);
  2106. wsa2_priv->active_ch_cnt[LPASS_CDC_WSA2_MACRO_AIF_VI]--;
  2107. }
  2108. }
  2109. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, NULL);
  2110. return 0;
  2111. }
  2112. static const struct snd_kcontrol_new aif_vi_mixer[] = {
  2113. SOC_SINGLE_EXT("WSA2_SPKR_VI_1", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_TX0, 1, 0,
  2114. lpass_cdc_wsa2_macro_vi_feed_mixer_get,
  2115. lpass_cdc_wsa2_macro_vi_feed_mixer_put),
  2116. SOC_SINGLE_EXT("WSA2_SPKR_VI_2", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_TX1, 1, 0,
  2117. lpass_cdc_wsa2_macro_vi_feed_mixer_get,
  2118. lpass_cdc_wsa2_macro_vi_feed_mixer_put),
  2119. };
  2120. static const struct snd_soc_dapm_widget lpass_cdc_wsa2_macro_dapm_widgets[] = {
  2121. SND_SOC_DAPM_AIF_IN("WSA2 AIF1 PB", "WSA2_AIF1 Playback", 0,
  2122. SND_SOC_NOPM, 0, 0),
  2123. SND_SOC_DAPM_AIF_IN("WSA2 AIF_MIX1 PB", "WSA2_AIF_MIX1 Playback", 0,
  2124. SND_SOC_NOPM, 0, 0),
  2125. SND_SOC_DAPM_AIF_OUT_E("WSA2 AIF_VI", "WSA2_AIF_VI Capture", 0,
  2126. SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_AIF_VI, 0,
  2127. lpass_cdc_wsa2_macro_enable_vi_feedback,
  2128. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  2129. SND_SOC_DAPM_AIF_OUT("WSA2 AIF_ECHO", "WSA2_AIF_ECHO Capture", 0,
  2130. SND_SOC_NOPM, 0, 0),
  2131. SND_SOC_DAPM_MIXER("WSA2_AIF_VI Mixer", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_AIF_VI,
  2132. 0, aif_vi_mixer, ARRAY_SIZE(aif_vi_mixer)),
  2133. SND_SOC_DAPM_MUX_E("WSA2 RX_MIX EC0_MUX", SND_SOC_NOPM,
  2134. LPASS_CDC_WSA2_MACRO_EC0_MUX, 0,
  2135. &rx_mix_ec0_mux, lpass_cdc_wsa2_macro_enable_echo,
  2136. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2137. SND_SOC_DAPM_MUX_E("WSA2 RX_MIX EC1_MUX", SND_SOC_NOPM,
  2138. LPASS_CDC_WSA2_MACRO_EC1_MUX, 0,
  2139. &rx_mix_ec1_mux, lpass_cdc_wsa2_macro_enable_echo,
  2140. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2141. SND_SOC_DAPM_MUX("WSA2 RX0 MUX", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX0, 0,
  2142. &rx_mux[LPASS_CDC_WSA2_MACRO_RX0]),
  2143. SND_SOC_DAPM_MUX("WSA2 RX1 MUX", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX1, 0,
  2144. &rx_mux[LPASS_CDC_WSA2_MACRO_RX1]),
  2145. SND_SOC_DAPM_MUX("WSA2 RX_MIX0 MUX", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX_MIX0, 0,
  2146. &rx_mux[LPASS_CDC_WSA2_MACRO_RX_MIX0]),
  2147. SND_SOC_DAPM_MUX("WSA2 RX_MIX1 MUX", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX_MIX1, 0,
  2148. &rx_mux[LPASS_CDC_WSA2_MACRO_RX_MIX1]),
  2149. SND_SOC_DAPM_MUX("WSA2 RX4 MUX", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX4, 0,
  2150. &rx_mux[LPASS_CDC_WSA2_MACRO_RX4]),
  2151. SND_SOC_DAPM_MUX("WSA2 RX5 MUX", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX5, 0,
  2152. &rx_mux[LPASS_CDC_WSA2_MACRO_RX5]),
  2153. SND_SOC_DAPM_MIXER("WSA2 RX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  2154. SND_SOC_DAPM_MIXER("WSA2 RX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  2155. SND_SOC_DAPM_MIXER("WSA2 RX_MIX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  2156. SND_SOC_DAPM_MIXER("WSA2 RX_MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  2157. SND_SOC_DAPM_MIXER("WSA2 RX4", SND_SOC_NOPM, 0, 0, NULL, 0),
  2158. SND_SOC_DAPM_MIXER("WSA2 RX5", SND_SOC_NOPM, 0, 0, NULL, 0),
  2159. SND_SOC_DAPM_MUX_E("WSA2_RX0 INP0", SND_SOC_NOPM, 0, 0,
  2160. &rx0_prim_inp0_mux, lpass_cdc_wsa2_macro_enable_swr,
  2161. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2162. SND_SOC_DAPM_MUX_E("WSA2_RX0 INP1", SND_SOC_NOPM, 0, 0,
  2163. &rx0_prim_inp1_mux, lpass_cdc_wsa2_macro_enable_swr,
  2164. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2165. SND_SOC_DAPM_MUX_E("WSA2_RX0 INP2", SND_SOC_NOPM, 0, 0,
  2166. &rx0_prim_inp2_mux, lpass_cdc_wsa2_macro_enable_swr,
  2167. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2168. SND_SOC_DAPM_MUX_E("WSA2_RX0 MIX INP", SND_SOC_NOPM,
  2169. 0, 0, &rx0_mix_mux, lpass_cdc_wsa2_macro_enable_mix_path,
  2170. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2171. SND_SOC_DAPM_MUX_E("WSA2_RX1 INP0", SND_SOC_NOPM, 0, 0,
  2172. &rx1_prim_inp0_mux, lpass_cdc_wsa2_macro_enable_swr,
  2173. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2174. SND_SOC_DAPM_MUX_E("WSA2_RX1 INP1", SND_SOC_NOPM, 0, 0,
  2175. &rx1_prim_inp1_mux, lpass_cdc_wsa2_macro_enable_swr,
  2176. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2177. SND_SOC_DAPM_MUX_E("WSA2_RX1 INP2", SND_SOC_NOPM, 0, 0,
  2178. &rx1_prim_inp2_mux, lpass_cdc_wsa2_macro_enable_swr,
  2179. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2180. SND_SOC_DAPM_MUX_E("WSA2_RX1 MIX INP", SND_SOC_NOPM,
  2181. 0, 0, &rx1_mix_mux, lpass_cdc_wsa2_macro_enable_mix_path,
  2182. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2183. SND_SOC_DAPM_PGA_E("WSA2_RX INT0 MIX", SND_SOC_NOPM,
  2184. 0, 0, NULL, 0, lpass_cdc_wsa2_macro_enable_main_path,
  2185. SND_SOC_DAPM_PRE_PMU),
  2186. SND_SOC_DAPM_PGA_E("WSA2_RX INT1 MIX", SND_SOC_NOPM,
  2187. 1, 0, NULL, 0, lpass_cdc_wsa2_macro_enable_main_path,
  2188. SND_SOC_DAPM_PRE_PMU),
  2189. SND_SOC_DAPM_MIXER("WSA2_RX INT0 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2190. SND_SOC_DAPM_MIXER("WSA2_RX INT1 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2191. SND_SOC_DAPM_MUX_E("WSA2_RX0 INT0 SIDETONE MIX",
  2192. LPASS_CDC_WSA2_RX0_RX_PATH_CFG1, 4, 0,
  2193. &rx0_sidetone_mix_mux, lpass_cdc_wsa2_macro_enable_swr,
  2194. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2195. SND_SOC_DAPM_INPUT("WSA2 SRC0_INP"),
  2196. SND_SOC_DAPM_INPUT("WSA2_TX DEC0_INP"),
  2197. SND_SOC_DAPM_INPUT("WSA2_TX DEC1_INP"),
  2198. SND_SOC_DAPM_MIXER_E("WSA2_RX INT0 INTERP", SND_SOC_NOPM,
  2199. LPASS_CDC_WSA2_MACRO_COMP1, 0, NULL, 0, lpass_cdc_wsa2_macro_enable_interpolator,
  2200. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2201. SND_SOC_DAPM_POST_PMD),
  2202. SND_SOC_DAPM_MIXER_E("WSA2_RX INT1 INTERP", SND_SOC_NOPM,
  2203. LPASS_CDC_WSA2_MACRO_COMP2, 0, NULL, 0, lpass_cdc_wsa2_macro_enable_interpolator,
  2204. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2205. SND_SOC_DAPM_POST_PMD),
  2206. SND_SOC_DAPM_MIXER_E("WSA2_RX INT0 CHAIN", SND_SOC_NOPM, 0, 0,
  2207. NULL, 0, lpass_cdc_wsa2_macro_spk_boost_event,
  2208. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2209. SND_SOC_DAPM_POST_PMD),
  2210. SND_SOC_DAPM_MIXER_E("WSA2_RX INT1 CHAIN", SND_SOC_NOPM, 0, 0,
  2211. NULL, 0, lpass_cdc_wsa2_macro_spk_boost_event,
  2212. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2213. SND_SOC_DAPM_POST_PMD),
  2214. SND_SOC_DAPM_MIXER_E("WSA2_RX INT0 VBAT", SND_SOC_NOPM,
  2215. 0, 0, wsa2_int0_vbat_mix_switch,
  2216. ARRAY_SIZE(wsa2_int0_vbat_mix_switch),
  2217. lpass_cdc_wsa2_macro_enable_vbat,
  2218. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2219. SND_SOC_DAPM_MIXER_E("WSA2_RX INT1 VBAT", SND_SOC_NOPM,
  2220. 0, 0, wsa2_int1_vbat_mix_switch,
  2221. ARRAY_SIZE(wsa2_int1_vbat_mix_switch),
  2222. lpass_cdc_wsa2_macro_enable_vbat,
  2223. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2224. SND_SOC_DAPM_INPUT("VIINPUT_WSA2"),
  2225. SND_SOC_DAPM_OUTPUT("WSA2_SPK1 OUT"),
  2226. SND_SOC_DAPM_OUTPUT("WSA2_SPK2 OUT"),
  2227. SND_SOC_DAPM_SUPPLY_S("WSA2_MCLK", 0, SND_SOC_NOPM, 0, 0,
  2228. lpass_cdc_wsa2_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2229. };
  2230. static const struct snd_soc_dapm_route wsa2_audio_map[] = {
  2231. /* VI Feedback */
  2232. {"WSA2_AIF_VI Mixer", "WSA2_SPKR_VI_1", "VIINPUT_WSA2"},
  2233. {"WSA2_AIF_VI Mixer", "WSA2_SPKR_VI_2", "VIINPUT_WSA2"},
  2234. {"WSA2 AIF_VI", NULL, "WSA2_AIF_VI Mixer"},
  2235. {"WSA2 AIF_VI", NULL, "WSA2_MCLK"},
  2236. {"WSA2 RX_MIX EC0_MUX", "RX_MIX_TX0", "WSA2_RX INT0 SEC MIX"},
  2237. {"WSA2 RX_MIX EC1_MUX", "RX_MIX_TX0", "WSA2_RX INT0 SEC MIX"},
  2238. {"WSA2 RX_MIX EC0_MUX", "RX_MIX_TX1", "WSA2_RX INT1 SEC MIX"},
  2239. {"WSA2 RX_MIX EC1_MUX", "RX_MIX_TX1", "WSA2_RX INT1 SEC MIX"},
  2240. {"WSA2 AIF_ECHO", NULL, "WSA2 RX_MIX EC0_MUX"},
  2241. {"WSA2 AIF_ECHO", NULL, "WSA2 RX_MIX EC1_MUX"},
  2242. {"WSA2 AIF_ECHO", NULL, "WSA2_MCLK"},
  2243. {"WSA2 AIF1 PB", NULL, "WSA2_MCLK"},
  2244. {"WSA2 AIF_MIX1 PB", NULL, "WSA2_MCLK"},
  2245. {"WSA2 RX0 MUX", "AIF1_PB", "WSA2 AIF1 PB"},
  2246. {"WSA2 RX1 MUX", "AIF1_PB", "WSA2 AIF1 PB"},
  2247. {"WSA2 RX_MIX0 MUX", "AIF1_PB", "WSA2 AIF1 PB"},
  2248. {"WSA2 RX_MIX1 MUX", "AIF1_PB", "WSA2 AIF1 PB"},
  2249. {"WSA2 RX4 MUX", "AIF1_PB", "WSA2 AIF1 PB"},
  2250. {"WSA2 RX5 MUX", "AIF1_PB", "WSA2 AIF1 PB"},
  2251. {"WSA2 RX0 MUX", "AIF_MIX1_PB", "WSA2 AIF_MIX1 PB"},
  2252. {"WSA2 RX1 MUX", "AIF_MIX1_PB", "WSA2 AIF_MIX1 PB"},
  2253. {"WSA2 RX_MIX0 MUX", "AIF_MIX1_PB", "WSA2 AIF_MIX1 PB"},
  2254. {"WSA2 RX_MIX1 MUX", "AIF_MIX1_PB", "WSA2 AIF_MIX1 PB"},
  2255. {"WSA2 RX4 MUX", "AIF_MIX1_PB", "WSA2 AIF_MIX1 PB"},
  2256. {"WSA2 RX5 MUX", "AIF_MIX1_PB", "WSA2 AIF_MIX1 PB"},
  2257. {"WSA2 RX0", NULL, "WSA2 RX0 MUX"},
  2258. {"WSA2 RX1", NULL, "WSA2 RX1 MUX"},
  2259. {"WSA2 RX_MIX0", NULL, "WSA2 RX_MIX0 MUX"},
  2260. {"WSA2 RX_MIX1", NULL, "WSA2 RX_MIX1 MUX"},
  2261. {"WSA2 RX4", NULL, "WSA2 RX4 MUX"},
  2262. {"WSA2 RX5", NULL, "WSA2 RX5 MUX"},
  2263. {"WSA2_RX0 INP0", "RX0", "WSA2 RX0"},
  2264. {"WSA2_RX0 INP0", "RX1", "WSA2 RX1"},
  2265. {"WSA2_RX0 INP0", "RX_MIX0", "WSA2 RX_MIX0"},
  2266. {"WSA2_RX0 INP0", "RX_MIX1", "WSA2 RX_MIX1"},
  2267. {"WSA2_RX0 INP0", "RX4", "WSA2 RX4"},
  2268. {"WSA2_RX0 INP0", "RX5", "WSA2 RX5"},
  2269. {"WSA2_RX0 INP0", "DEC0", "WSA2_TX DEC0_INP"},
  2270. {"WSA2_RX0 INP0", "DEC1", "WSA2_TX DEC1_INP"},
  2271. {"WSA2_RX INT0 MIX", NULL, "WSA2_RX0 INP0"},
  2272. {"WSA2_RX0 INP1", "RX0", "WSA2 RX0"},
  2273. {"WSA2_RX0 INP1", "RX1", "WSA2 RX1"},
  2274. {"WSA2_RX0 INP1", "RX_MIX0", "WSA2 RX_MIX0"},
  2275. {"WSA2_RX0 INP1", "RX_MIX1", "WSA2 RX_MIX1"},
  2276. {"WSA2_RX0 INP1", "RX4", "WSA2 RX4"},
  2277. {"WSA2_RX0 INP1", "RX5", "WSA2 RX5"},
  2278. {"WSA2_RX0 INP1", "DEC0", "WSA2_TX DEC0_INP"},
  2279. {"WSA2_RX0 INP1", "DEC1", "WSA2_TX DEC1_INP"},
  2280. {"WSA2_RX INT0 MIX", NULL, "WSA2_RX0 INP1"},
  2281. {"WSA2_RX0 INP2", "RX0", "WSA2 RX0"},
  2282. {"WSA2_RX0 INP2", "RX1", "WSA2 RX1"},
  2283. {"WSA2_RX0 INP2", "RX_MIX0", "WSA2 RX_MIX0"},
  2284. {"WSA2_RX0 INP2", "RX_MIX1", "WSA2 RX_MIX1"},
  2285. {"WSA2_RX0 INP2", "RX4", "WSA2 RX4"},
  2286. {"WSA2_RX0 INP2", "RX5", "WSA2 RX5"},
  2287. {"WSA2_RX0 INP2", "DEC0", "WSA2_TX DEC0_INP"},
  2288. {"WSA2_RX0 INP2", "DEC1", "WSA2_TX DEC1_INP"},
  2289. {"WSA2_RX INT0 MIX", NULL, "WSA2_RX0 INP2"},
  2290. {"WSA2_RX0 MIX INP", "RX0", "WSA2 RX0"},
  2291. {"WSA2_RX0 MIX INP", "RX1", "WSA2 RX1"},
  2292. {"WSA2_RX0 MIX INP", "RX_MIX0", "WSA2 RX_MIX0"},
  2293. {"WSA2_RX0 MIX INP", "RX_MIX1", "WSA2 RX_MIX1"},
  2294. {"WSA2_RX0 MIX INP", "RX4", "WSA2 RX4"},
  2295. {"WSA2_RX0 MIX INP", "RX5", "WSA2 RX5"},
  2296. {"WSA2_RX INT0 SEC MIX", NULL, "WSA2_RX0 MIX INP"},
  2297. {"WSA2_RX INT0 SEC MIX", NULL, "WSA2_RX INT0 MIX"},
  2298. {"WSA2_RX INT0 INTERP", NULL, "WSA2_RX INT0 SEC MIX"},
  2299. {"WSA2_RX0 INT0 SIDETONE MIX", "SRC0", "WSA2 SRC0_INP"},
  2300. {"WSA2_RX INT0 INTERP", NULL, "WSA2_RX0 INT0 SIDETONE MIX"},
  2301. {"WSA2_RX INT0 CHAIN", NULL, "WSA2_RX INT0 INTERP"},
  2302. {"WSA2_RX INT0 VBAT", "WSA2 RX0 VBAT Enable", "WSA2_RX INT0 INTERP"},
  2303. {"WSA2_RX INT0 CHAIN", NULL, "WSA2_RX INT0 VBAT"},
  2304. {"WSA2_SPK1 OUT", NULL, "WSA2_RX INT0 CHAIN"},
  2305. {"WSA2_SPK1 OUT", NULL, "WSA2_MCLK"},
  2306. {"WSA2_RX1 INP0", "RX0", "WSA2 RX0"},
  2307. {"WSA2_RX1 INP0", "RX1", "WSA2 RX1"},
  2308. {"WSA2_RX1 INP0", "RX_MIX0", "WSA2 RX_MIX0"},
  2309. {"WSA2_RX1 INP0", "RX_MIX1", "WSA2 RX_MIX1"},
  2310. {"WSA2_RX1 INP0", "RX4", "WSA2 RX4"},
  2311. {"WSA2_RX1 INP0", "RX5", "WSA2 RX5"},
  2312. {"WSA2_RX1 INP0", "DEC0", "WSA2_TX DEC0_INP"},
  2313. {"WSA2_RX1 INP0", "DEC1", "WSA2_TX DEC1_INP"},
  2314. {"WSA2_RX INT1 MIX", NULL, "WSA2_RX1 INP0"},
  2315. {"WSA2_RX1 INP1", "RX0", "WSA2 RX0"},
  2316. {"WSA2_RX1 INP1", "RX1", "WSA2 RX1"},
  2317. {"WSA2_RX1 INP1", "RX_MIX0", "WSA2 RX_MIX0"},
  2318. {"WSA2_RX1 INP1", "RX_MIX1", "WSA2 RX_MIX1"},
  2319. {"WSA2_RX1 INP1", "RX4", "WSA2 RX4"},
  2320. {"WSA2_RX1 INP1", "RX5", "WSA2 RX5"},
  2321. {"WSA2_RX1 INP1", "DEC0", "WSA2_TX DEC0_INP"},
  2322. {"WSA2_RX1 INP1", "DEC1", "WSA2_TX DEC1_INP"},
  2323. {"WSA2_RX INT1 MIX", NULL, "WSA2_RX1 INP1"},
  2324. {"WSA2_RX1 INP2", "RX0", "WSA2 RX0"},
  2325. {"WSA2_RX1 INP2", "RX1", "WSA2 RX1"},
  2326. {"WSA2_RX1 INP2", "RX_MIX0", "WSA2 RX_MIX0"},
  2327. {"WSA2_RX1 INP2", "RX_MIX1", "WSA2 RX_MIX1"},
  2328. {"WSA2_RX1 INP2", "RX4", "WSA2 RX4"},
  2329. {"WSA2_RX1 INP2", "RX5", "WSA2 RX5"},
  2330. {"WSA2_RX1 INP2", "DEC0", "WSA2_TX DEC0_INP"},
  2331. {"WSA2_RX1 INP2", "DEC1", "WSA2_TX DEC1_INP"},
  2332. {"WSA2_RX INT1 MIX", NULL, "WSA2_RX1 INP2"},
  2333. {"WSA2_RX1 MIX INP", "RX0", "WSA2 RX0"},
  2334. {"WSA2_RX1 MIX INP", "RX1", "WSA2 RX1"},
  2335. {"WSA2_RX1 MIX INP", "RX_MIX0", "WSA2 RX_MIX0"},
  2336. {"WSA2_RX1 MIX INP", "RX_MIX1", "WSA2 RX_MIX1"},
  2337. {"WSA2_RX1 MIX INP", "RX4", "WSA2 RX4"},
  2338. {"WSA2_RX1 MIX INP", "RX5", "WSA2 RX5"},
  2339. {"WSA2_RX INT1 SEC MIX", NULL, "WSA2_RX1 MIX INP"},
  2340. {"WSA2_RX INT1 SEC MIX", NULL, "WSA2_RX INT1 MIX"},
  2341. {"WSA2_RX INT1 INTERP", NULL, "WSA2_RX INT1 SEC MIX"},
  2342. {"WSA2_RX INT1 VBAT", "WSA2 RX1 VBAT Enable", "WSA2_RX INT1 INTERP"},
  2343. {"WSA2_RX INT1 CHAIN", NULL, "WSA2_RX INT1 VBAT"},
  2344. {"WSA2_RX INT1 CHAIN", NULL, "WSA2_RX INT1 INTERP"},
  2345. {"WSA2_SPK2 OUT", NULL, "WSA2_RX INT1 CHAIN"},
  2346. {"WSA2_SPK2 OUT", NULL, "WSA2_MCLK"},
  2347. };
  2348. static const struct lpass_cdc_wsa2_macro_reg_mask_val
  2349. lpass_cdc_wsa2_macro_reg_init[] = {
  2350. {LPASS_CDC_WSA2_BOOST0_BOOST_CFG1, 0x3F, 0x12},
  2351. {LPASS_CDC_WSA2_BOOST0_BOOST_CFG2, 0x1C, 0x08},
  2352. {LPASS_CDC_WSA2_COMPANDER0_CTL7, 0x1E, 0x0C},
  2353. {LPASS_CDC_WSA2_BOOST1_BOOST_CFG1, 0x3F, 0x12},
  2354. {LPASS_CDC_WSA2_BOOST1_BOOST_CFG2, 0x1C, 0x08},
  2355. {LPASS_CDC_WSA2_COMPANDER1_CTL7, 0x1E, 0x0C},
  2356. {LPASS_CDC_WSA2_BOOST0_BOOST_CTL, 0x70, 0x58},
  2357. {LPASS_CDC_WSA2_BOOST1_BOOST_CTL, 0x70, 0x58},
  2358. {LPASS_CDC_WSA2_RX0_RX_PATH_CFG1, 0x08, 0x08},
  2359. {LPASS_CDC_WSA2_RX1_RX_PATH_CFG1, 0x08, 0x08},
  2360. {LPASS_CDC_WSA2_TOP_TOP_CFG1, 0x02, 0x02},
  2361. {LPASS_CDC_WSA2_TOP_TOP_CFG1, 0x01, 0x01},
  2362. {LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2363. {LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2364. {LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2365. {LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2366. {LPASS_CDC_WSA2_COMPANDER0_CTL7, 0x01, 0x01},
  2367. {LPASS_CDC_WSA2_COMPANDER1_CTL7, 0x01, 0x01},
  2368. {LPASS_CDC_WSA2_RX0_RX_PATH_CFG0, 0x01, 0x01},
  2369. {LPASS_CDC_WSA2_RX1_RX_PATH_CFG0, 0x01, 0x01},
  2370. {LPASS_CDC_WSA2_RX0_RX_PATH_MIX_CFG, 0x01, 0x01},
  2371. {LPASS_CDC_WSA2_RX1_RX_PATH_MIX_CFG, 0x01, 0x01},
  2372. };
  2373. static void lpass_cdc_wsa2_macro_init_reg(struct snd_soc_component *component)
  2374. {
  2375. int i;
  2376. for (i = 0; i < ARRAY_SIZE(lpass_cdc_wsa2_macro_reg_init); i++)
  2377. snd_soc_component_update_bits(component,
  2378. lpass_cdc_wsa2_macro_reg_init[i].reg,
  2379. lpass_cdc_wsa2_macro_reg_init[i].mask,
  2380. lpass_cdc_wsa2_macro_reg_init[i].val);
  2381. }
  2382. static int lpass_cdc_wsa2_macro_core_vote(void *handle, bool enable)
  2383. {
  2384. int rc = 0;
  2385. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = (struct lpass_cdc_wsa2_macro_priv *) handle;
  2386. if (wsa2_priv == NULL) {
  2387. pr_err("%s: wsa2 priv data is NULL\n", __func__);
  2388. return -EINVAL;
  2389. }
  2390. if (enable) {
  2391. pm_runtime_get_sync(wsa2_priv->dev);
  2392. if (lpass_cdc_check_core_votes(wsa2_priv->dev))
  2393. rc = 0;
  2394. else
  2395. rc = -ENOTSYNC;
  2396. } else {
  2397. pm_runtime_put_autosuspend(wsa2_priv->dev);
  2398. pm_runtime_mark_last_busy(wsa2_priv->dev);
  2399. }
  2400. return rc;
  2401. }
  2402. static int wsa2_swrm_clock(void *handle, bool enable)
  2403. {
  2404. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = (struct lpass_cdc_wsa2_macro_priv *) handle;
  2405. struct regmap *regmap = dev_get_regmap(wsa2_priv->dev->parent, NULL);
  2406. int ret = 0;
  2407. if (regmap == NULL) {
  2408. dev_err(wsa2_priv->dev, "%s: regmap is NULL\n", __func__);
  2409. return -EINVAL;
  2410. }
  2411. mutex_lock(&wsa2_priv->swr_clk_lock);
  2412. trace_printk("%s: %s swrm clock %s\n",
  2413. dev_name(wsa2_priv->dev), __func__,
  2414. (enable ? "enable" : "disable"));
  2415. dev_dbg(wsa2_priv->dev, "%s: swrm clock %s\n",
  2416. __func__, (enable ? "enable" : "disable"));
  2417. if (enable) {
  2418. pm_runtime_get_sync(wsa2_priv->dev);
  2419. if (wsa2_priv->swr_clk_users == 0) {
  2420. ret = msm_cdc_pinctrl_select_active_state(
  2421. wsa2_priv->wsa2_swr_gpio_p);
  2422. if (ret < 0) {
  2423. dev_err_ratelimited(wsa2_priv->dev,
  2424. "%s: wsa2 swr pinctrl enable failed\n",
  2425. __func__);
  2426. pm_runtime_mark_last_busy(wsa2_priv->dev);
  2427. pm_runtime_put_autosuspend(wsa2_priv->dev);
  2428. goto exit;
  2429. }
  2430. ret = lpass_cdc_wsa2_macro_mclk_enable(wsa2_priv, 1, true);
  2431. if (ret < 0) {
  2432. msm_cdc_pinctrl_select_sleep_state(
  2433. wsa2_priv->wsa2_swr_gpio_p);
  2434. dev_err_ratelimited(wsa2_priv->dev,
  2435. "%s: wsa2 request clock enable failed\n",
  2436. __func__);
  2437. pm_runtime_mark_last_busy(wsa2_priv->dev);
  2438. pm_runtime_put_autosuspend(wsa2_priv->dev);
  2439. goto exit;
  2440. }
  2441. if (wsa2_priv->reset_swr)
  2442. regmap_update_bits(regmap,
  2443. LPASS_CDC_WSA2_CLK_RST_CTRL_SWR_CONTROL,
  2444. 0x02, 0x02);
  2445. regmap_update_bits(regmap,
  2446. LPASS_CDC_WSA2_CLK_RST_CTRL_SWR_CONTROL,
  2447. 0x01, 0x01);
  2448. if (wsa2_priv->reset_swr)
  2449. regmap_update_bits(regmap,
  2450. LPASS_CDC_WSA2_CLK_RST_CTRL_SWR_CONTROL,
  2451. 0x02, 0x00);
  2452. regmap_update_bits(regmap,
  2453. LPASS_CDC_WSA2_CLK_RST_CTRL_SWR_CONTROL,
  2454. 0x1C, 0x0C);
  2455. wsa2_priv->reset_swr = false;
  2456. }
  2457. wsa2_priv->swr_clk_users++;
  2458. pm_runtime_mark_last_busy(wsa2_priv->dev);
  2459. pm_runtime_put_autosuspend(wsa2_priv->dev);
  2460. } else {
  2461. if (wsa2_priv->swr_clk_users <= 0) {
  2462. dev_err(wsa2_priv->dev, "%s: clock already disabled\n",
  2463. __func__);
  2464. wsa2_priv->swr_clk_users = 0;
  2465. goto exit;
  2466. }
  2467. wsa2_priv->swr_clk_users--;
  2468. if (wsa2_priv->swr_clk_users == 0) {
  2469. regmap_update_bits(regmap,
  2470. LPASS_CDC_WSA2_CLK_RST_CTRL_SWR_CONTROL,
  2471. 0x01, 0x00);
  2472. lpass_cdc_wsa2_macro_mclk_enable(wsa2_priv, 0, true);
  2473. ret = msm_cdc_pinctrl_select_sleep_state(
  2474. wsa2_priv->wsa2_swr_gpio_p);
  2475. if (ret < 0) {
  2476. dev_err_ratelimited(wsa2_priv->dev,
  2477. "%s: wsa2 swr pinctrl disable failed\n",
  2478. __func__);
  2479. goto exit;
  2480. }
  2481. }
  2482. }
  2483. trace_printk("%s: %s swrm clock users: %d\n",
  2484. dev_name(wsa2_priv->dev), __func__,
  2485. wsa2_priv->swr_clk_users);
  2486. dev_dbg(wsa2_priv->dev, "%s: swrm clock users %d\n",
  2487. __func__, wsa2_priv->swr_clk_users);
  2488. exit:
  2489. mutex_unlock(&wsa2_priv->swr_clk_lock);
  2490. return ret;
  2491. }
  2492. /* Thermal Functions */
  2493. static int lpass_cdc_wsa2_macro_get_max_state(
  2494. struct thermal_cooling_device *cdev,
  2495. unsigned long *state)
  2496. {
  2497. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = cdev->devdata;
  2498. if (!wsa2_priv) {
  2499. pr_err("%s: cdev->devdata is NULL\n", __func__);
  2500. return -EINVAL;
  2501. }
  2502. *state = wsa2_priv->thermal_max_state;
  2503. return 0;
  2504. }
  2505. static int lpass_cdc_wsa2_macro_get_cur_state(
  2506. struct thermal_cooling_device *cdev,
  2507. unsigned long *state)
  2508. {
  2509. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = cdev->devdata;
  2510. if (!wsa2_priv) {
  2511. pr_err("%s: cdev->devdata is NULL\n", __func__);
  2512. return -EINVAL;
  2513. }
  2514. *state = wsa2_priv->thermal_cur_state;
  2515. pr_debug("%s: thermal current state:%lu\n", __func__, *state);
  2516. return 0;
  2517. }
  2518. static int lpass_cdc_wsa2_macro_set_cur_state(
  2519. struct thermal_cooling_device *cdev,
  2520. unsigned long state)
  2521. {
  2522. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = cdev->devdata;
  2523. if (!wsa2_priv || !wsa2_priv->dev) {
  2524. pr_err("%s: cdev->devdata is NULL\n", __func__);
  2525. return -EINVAL;
  2526. }
  2527. if (state <= wsa2_priv->thermal_max_state) {
  2528. wsa2_priv->thermal_cur_state = state;
  2529. } else {
  2530. dev_err(wsa2_priv->dev,
  2531. "%s: incorrect requested state:%d\n",
  2532. __func__, state);
  2533. return -EINVAL;
  2534. }
  2535. dev_dbg(wsa2_priv->dev,
  2536. "%s: set the thermal current state to %d\n",
  2537. __func__, wsa2_priv->thermal_cur_state);
  2538. schedule_work(&wsa2_priv->lpass_cdc_wsa2_macro_cooling_work);
  2539. return 0;
  2540. }
  2541. static struct thermal_cooling_device_ops wsa2_cooling_ops = {
  2542. .get_max_state = lpass_cdc_wsa2_macro_get_max_state,
  2543. .get_cur_state = lpass_cdc_wsa2_macro_get_cur_state,
  2544. .set_cur_state = lpass_cdc_wsa2_macro_set_cur_state,
  2545. };
  2546. static int lpass_cdc_wsa2_macro_init(struct snd_soc_component *component)
  2547. {
  2548. struct snd_soc_dapm_context *dapm =
  2549. snd_soc_component_get_dapm(component);
  2550. int ret;
  2551. struct device *wsa2_dev = NULL;
  2552. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2553. wsa2_dev = lpass_cdc_get_device_ptr(component->dev, WSA2_MACRO);
  2554. if (!wsa2_dev) {
  2555. dev_err(component->dev,
  2556. "%s: null device for macro!\n", __func__);
  2557. return -EINVAL;
  2558. }
  2559. wsa2_priv = dev_get_drvdata(wsa2_dev);
  2560. if (!wsa2_priv) {
  2561. dev_err(component->dev,
  2562. "%s: priv is null for macro!\n", __func__);
  2563. return -EINVAL;
  2564. }
  2565. ret = snd_soc_dapm_new_controls(dapm,
  2566. lpass_cdc_wsa2_macro_dapm_widgets,
  2567. ARRAY_SIZE(lpass_cdc_wsa2_macro_dapm_widgets));
  2568. if (ret < 0) {
  2569. dev_err(wsa2_dev, "%s: Failed to add controls\n", __func__);
  2570. return ret;
  2571. }
  2572. ret = snd_soc_dapm_add_routes(dapm, wsa2_audio_map,
  2573. ARRAY_SIZE(wsa2_audio_map));
  2574. if (ret < 0) {
  2575. dev_err(wsa2_dev, "%s: Failed to add routes\n", __func__);
  2576. return ret;
  2577. }
  2578. ret = snd_soc_dapm_new_widgets(dapm->card);
  2579. if (ret < 0) {
  2580. dev_err(wsa2_dev, "%s: Failed to add widgets\n", __func__);
  2581. return ret;
  2582. }
  2583. ret = snd_soc_add_component_controls(component,
  2584. lpass_cdc_wsa2_macro_snd_controls,
  2585. ARRAY_SIZE(lpass_cdc_wsa2_macro_snd_controls));
  2586. if (ret < 0) {
  2587. dev_err(wsa2_dev, "%s: Failed to add snd_ctls\n", __func__);
  2588. return ret;
  2589. }
  2590. snd_soc_dapm_ignore_suspend(dapm, "WSA2_AIF1 Playback");
  2591. snd_soc_dapm_ignore_suspend(dapm, "WSA2_AIF_MIX1 Playback");
  2592. snd_soc_dapm_ignore_suspend(dapm, "WSA2_AIF_VI Capture");
  2593. snd_soc_dapm_ignore_suspend(dapm, "WSA2_AIF_ECHO Capture");
  2594. snd_soc_dapm_ignore_suspend(dapm, "WSA2_SPK1 OUT");
  2595. snd_soc_dapm_ignore_suspend(dapm, "WSA2_SPK2 OUT");
  2596. snd_soc_dapm_ignore_suspend(dapm, "VIINPUT_WSA2");
  2597. snd_soc_dapm_ignore_suspend(dapm, "WSA2 SRC0_INP");
  2598. snd_soc_dapm_ignore_suspend(dapm, "WSA2_TX DEC0_INP");
  2599. snd_soc_dapm_ignore_suspend(dapm, "WSA2_TX DEC1_INP");
  2600. snd_soc_dapm_sync(dapm);
  2601. wsa2_priv->component = component;
  2602. lpass_cdc_wsa2_macro_init_reg(component);
  2603. return 0;
  2604. }
  2605. static int lpass_cdc_wsa2_macro_deinit(struct snd_soc_component *component)
  2606. {
  2607. struct device *wsa2_dev = NULL;
  2608. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2609. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2610. return -EINVAL;
  2611. wsa2_priv->component = NULL;
  2612. return 0;
  2613. }
  2614. static void lpass_cdc_wsa2_macro_add_child_devices(struct work_struct *work)
  2615. {
  2616. struct lpass_cdc_wsa2_macro_priv *wsa2_priv;
  2617. struct platform_device *pdev;
  2618. struct device_node *node;
  2619. struct lpass_cdc_wsa2_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp;
  2620. int ret;
  2621. u16 count = 0, ctrl_num = 0;
  2622. struct lpass_cdc_wsa2_macro_swr_ctrl_platform_data *platdata;
  2623. char plat_dev_name[LPASS_CDC_WSA2_MACRO_SWR_STRING_LEN];
  2624. wsa2_priv = container_of(work, struct lpass_cdc_wsa2_macro_priv,
  2625. lpass_cdc_wsa2_macro_add_child_devices_work);
  2626. if (!wsa2_priv) {
  2627. pr_err("%s: Memory for wsa2_priv does not exist\n",
  2628. __func__);
  2629. return;
  2630. }
  2631. if (!wsa2_priv->dev || !wsa2_priv->dev->of_node) {
  2632. dev_err(wsa2_priv->dev,
  2633. "%s: DT node for wsa2_priv does not exist\n", __func__);
  2634. return;
  2635. }
  2636. platdata = &wsa2_priv->swr_plat_data;
  2637. wsa2_priv->child_count = 0;
  2638. for_each_available_child_of_node(wsa2_priv->dev->of_node, node) {
  2639. if (strnstr(node->name, "wsa2_swr_master",
  2640. strlen("wsa2_swr_master")) != NULL)
  2641. strlcpy(plat_dev_name, "wsa2_swr_ctrl",
  2642. (LPASS_CDC_WSA2_MACRO_SWR_STRING_LEN - 1));
  2643. else if (strnstr(node->name, "msm_cdc_pinctrl",
  2644. strlen("msm_cdc_pinctrl")) != NULL)
  2645. strlcpy(plat_dev_name, node->name,
  2646. (LPASS_CDC_WSA2_MACRO_SWR_STRING_LEN - 1));
  2647. else
  2648. continue;
  2649. pdev = platform_device_alloc(plat_dev_name, -1);
  2650. if (!pdev) {
  2651. dev_err(wsa2_priv->dev, "%s: pdev memory alloc failed\n",
  2652. __func__);
  2653. ret = -ENOMEM;
  2654. goto err;
  2655. }
  2656. pdev->dev.parent = wsa2_priv->dev;
  2657. pdev->dev.of_node = node;
  2658. if (strnstr(node->name, "wsa2_swr_master",
  2659. strlen("wsa2_swr_master")) != NULL) {
  2660. ret = platform_device_add_data(pdev, platdata,
  2661. sizeof(*platdata));
  2662. if (ret) {
  2663. dev_err(&pdev->dev,
  2664. "%s: cannot add plat data ctrl:%d\n",
  2665. __func__, ctrl_num);
  2666. goto fail_pdev_add;
  2667. }
  2668. temp = krealloc(swr_ctrl_data,
  2669. (ctrl_num + 1) * sizeof(
  2670. struct lpass_cdc_wsa2_macro_swr_ctrl_data),
  2671. GFP_KERNEL);
  2672. if (!temp) {
  2673. dev_err(&pdev->dev, "out of memory\n");
  2674. ret = -ENOMEM;
  2675. goto fail_pdev_add;
  2676. }
  2677. swr_ctrl_data = temp;
  2678. swr_ctrl_data[ctrl_num].wsa2_swr_pdev = pdev;
  2679. ctrl_num++;
  2680. dev_dbg(&pdev->dev,
  2681. "%s: Added soundwire ctrl device(s)\n",
  2682. __func__);
  2683. wsa2_priv->swr_ctrl_data = swr_ctrl_data;
  2684. }
  2685. ret = platform_device_add(pdev);
  2686. if (ret) {
  2687. dev_err(&pdev->dev,
  2688. "%s: Cannot add platform device\n",
  2689. __func__);
  2690. goto fail_pdev_add;
  2691. }
  2692. if (wsa2_priv->child_count < LPASS_CDC_WSA2_MACRO_CHILD_DEVICES_MAX)
  2693. wsa2_priv->pdev_child_devices[
  2694. wsa2_priv->child_count++] = pdev;
  2695. else
  2696. goto err;
  2697. }
  2698. return;
  2699. fail_pdev_add:
  2700. for (count = 0; count < wsa2_priv->child_count; count++)
  2701. platform_device_put(wsa2_priv->pdev_child_devices[count]);
  2702. err:
  2703. return;
  2704. }
  2705. static void lpass_cdc_wsa2_macro_cooling_adjust_gain(struct work_struct *work)
  2706. {
  2707. struct lpass_cdc_wsa2_macro_priv *wsa2_priv;
  2708. u8 gain = 0;
  2709. wsa2_priv = container_of(work, struct lpass_cdc_wsa2_macro_priv,
  2710. lpass_cdc_wsa2_macro_cooling_work);
  2711. if (!wsa2_priv) {
  2712. pr_err("%s: priv is null for macro!\n",
  2713. __func__);
  2714. return;
  2715. }
  2716. if (!wsa2_priv->dev || !wsa2_priv->dev->of_node) {
  2717. dev_err(wsa2_priv->dev,
  2718. "%s: DT node for wsa2_priv does not exist\n", __func__);
  2719. return;
  2720. }
  2721. /* Only adjust the volume when WSA2 clock is enabled */
  2722. if (wsa2_priv->dapm_mclk_enable) {
  2723. gain = (u8)(wsa2_priv->rx0_origin_gain -
  2724. wsa2_priv->thermal_cur_state);
  2725. snd_soc_component_update_bits(wsa2_priv->component,
  2726. LPASS_CDC_WSA2_RX0_RX_VOL_CTL, 0xFF, gain);
  2727. dev_dbg(wsa2_priv->dev,
  2728. "%s: RX0 current thermal state: %d, "
  2729. "adjusted gain: %#x\n",
  2730. __func__, wsa2_priv->thermal_cur_state, gain);
  2731. gain = (u8)(wsa2_priv->rx1_origin_gain -
  2732. wsa2_priv->thermal_cur_state);
  2733. snd_soc_component_update_bits(wsa2_priv->component,
  2734. LPASS_CDC_WSA2_RX1_RX_VOL_CTL, 0xFF, gain);
  2735. dev_dbg(wsa2_priv->dev,
  2736. "%s: RX1 current thermal state: %d, "
  2737. "adjusted gain: %#x\n",
  2738. __func__, wsa2_priv->thermal_cur_state, gain);
  2739. }
  2740. return;
  2741. }
  2742. static void lpass_cdc_wsa2_macro_init_ops(struct macro_ops *ops,
  2743. char __iomem *wsa2_io_base)
  2744. {
  2745. memset(ops, 0, sizeof(struct macro_ops));
  2746. ops->init = lpass_cdc_wsa2_macro_init;
  2747. ops->exit = lpass_cdc_wsa2_macro_deinit;
  2748. ops->io_base = wsa2_io_base;
  2749. ops->dai_ptr = lpass_cdc_wsa2_macro_dai;
  2750. ops->num_dais = ARRAY_SIZE(lpass_cdc_wsa2_macro_dai);
  2751. ops->event_handler = lpass_cdc_wsa2_macro_event_handler;
  2752. ops->set_port_map = lpass_cdc_wsa2_macro_set_port_map;
  2753. }
  2754. static int lpass_cdc_wsa2_macro_probe(struct platform_device *pdev)
  2755. {
  2756. struct macro_ops ops;
  2757. struct lpass_cdc_wsa2_macro_priv *wsa2_priv;
  2758. u32 wsa2_base_addr, default_clk_id, thermal_max_state;
  2759. char __iomem *wsa2_io_base;
  2760. int ret = 0;
  2761. u32 is_used_wsa2_swr_gpio = 1;
  2762. const char *is_used_wsa2_swr_gpio_dt = "qcom,is-used-swr-gpio";
  2763. if (!lpass_cdc_is_va_macro_registered(&pdev->dev)) {
  2764. dev_err(&pdev->dev,
  2765. "%s: va-macro not registered yet, defer\n", __func__);
  2766. return -EPROBE_DEFER;
  2767. }
  2768. wsa2_priv = devm_kzalloc(&pdev->dev,
  2769. sizeof(struct lpass_cdc_wsa2_macro_priv),
  2770. GFP_KERNEL);
  2771. if (!wsa2_priv)
  2772. return -ENOMEM;
  2773. wsa2_priv->dev = &pdev->dev;
  2774. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  2775. &wsa2_base_addr);
  2776. if (ret) {
  2777. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2778. __func__, "reg");
  2779. return ret;
  2780. }
  2781. if (of_find_property(pdev->dev.of_node, is_used_wsa2_swr_gpio_dt,
  2782. NULL)) {
  2783. ret = of_property_read_u32(pdev->dev.of_node,
  2784. is_used_wsa2_swr_gpio_dt,
  2785. &is_used_wsa2_swr_gpio);
  2786. if (ret) {
  2787. dev_err(&pdev->dev, "%s: error reading %s in dt\n",
  2788. __func__, is_used_wsa2_swr_gpio_dt);
  2789. is_used_wsa2_swr_gpio = 1;
  2790. }
  2791. }
  2792. wsa2_priv->wsa2_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  2793. "qcom,wsa2-swr-gpios", 0);
  2794. if (!wsa2_priv->wsa2_swr_gpio_p && is_used_wsa2_swr_gpio) {
  2795. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  2796. __func__);
  2797. return -EINVAL;
  2798. }
  2799. if (msm_cdc_pinctrl_get_state(wsa2_priv->wsa2_swr_gpio_p) < 0 &&
  2800. is_used_wsa2_swr_gpio) {
  2801. dev_err(&pdev->dev, "%s: failed to get swr pin state\n",
  2802. __func__);
  2803. return -EPROBE_DEFER;
  2804. }
  2805. msm_cdc_pinctrl_set_wakeup_capable(
  2806. wsa2_priv->wsa2_swr_gpio_p, false);
  2807. wsa2_io_base = devm_ioremap(&pdev->dev,
  2808. wsa2_base_addr,
  2809. LPASS_CDC_WSA2_MACRO_MAX_OFFSET);
  2810. if (!wsa2_io_base) {
  2811. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  2812. return -EINVAL;
  2813. }
  2814. wsa2_priv->wsa2_io_base = wsa2_io_base;
  2815. wsa2_priv->reset_swr = true;
  2816. INIT_WORK(&wsa2_priv->lpass_cdc_wsa2_macro_add_child_devices_work,
  2817. lpass_cdc_wsa2_macro_add_child_devices);
  2818. INIT_WORK(&wsa2_priv->lpass_cdc_wsa2_macro_cooling_work,
  2819. lpass_cdc_wsa2_macro_cooling_adjust_gain);
  2820. wsa2_priv->swr_plat_data.handle = (void *) wsa2_priv;
  2821. wsa2_priv->swr_plat_data.read = NULL;
  2822. wsa2_priv->swr_plat_data.write = NULL;
  2823. wsa2_priv->swr_plat_data.bulk_write = NULL;
  2824. wsa2_priv->swr_plat_data.clk = wsa2_swrm_clock;
  2825. wsa2_priv->swr_plat_data.core_vote = lpass_cdc_wsa2_macro_core_vote;
  2826. wsa2_priv->swr_plat_data.handle_irq = NULL;
  2827. ret = of_property_read_u32(pdev->dev.of_node, "qcom,default-clk-id",
  2828. &default_clk_id);
  2829. if (ret) {
  2830. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2831. __func__, "qcom,mux0-clk-id");
  2832. default_clk_id = WSA_CORE_CLK;
  2833. }
  2834. wsa2_priv->default_clk_id = default_clk_id;
  2835. dev_set_drvdata(&pdev->dev, wsa2_priv);
  2836. mutex_init(&wsa2_priv->mclk_lock);
  2837. mutex_init(&wsa2_priv->swr_clk_lock);
  2838. lpass_cdc_wsa2_macro_init_ops(&ops, wsa2_io_base);
  2839. ops.clk_id_req = wsa2_priv->default_clk_id;
  2840. ops.default_clk_id = wsa2_priv->default_clk_id;
  2841. ret = lpass_cdc_register_macro(&pdev->dev, WSA2_MACRO, &ops);
  2842. if (ret < 0) {
  2843. dev_err(&pdev->dev, "%s: register macro failed\n", __func__);
  2844. goto reg_macro_fail;
  2845. }
  2846. if (of_find_property(wsa2_priv->dev->of_node, "#cooling-cells", NULL)) {
  2847. ret = of_property_read_u32(pdev->dev.of_node,
  2848. "qcom,thermal-max-state",
  2849. &thermal_max_state);
  2850. if (ret) {
  2851. dev_info(&pdev->dev, "%s: could not find %s entry in dt\n",
  2852. __func__, "qcom,thermal-max-state");
  2853. wsa2_priv->thermal_max_state =
  2854. LPASS_CDC_WSA2_MACRO_THERMAL_MAX_STATE;
  2855. } else {
  2856. wsa2_priv->thermal_max_state = thermal_max_state;
  2857. }
  2858. wsa2_priv->tcdev = devm_thermal_of_cooling_device_register(
  2859. &pdev->dev,
  2860. wsa2_priv->dev->of_node,
  2861. "wsa2", wsa2_priv,
  2862. &wsa2_cooling_ops);
  2863. if (IS_ERR(wsa2_priv->tcdev)) {
  2864. dev_err(&pdev->dev,
  2865. "%s: failed to register wsa2 macro as cooling device\n",
  2866. __func__);
  2867. wsa2_priv->tcdev = NULL;
  2868. }
  2869. }
  2870. pm_runtime_set_autosuspend_delay(&pdev->dev, AUTO_SUSPEND_DELAY);
  2871. pm_runtime_use_autosuspend(&pdev->dev);
  2872. pm_runtime_set_suspended(&pdev->dev);
  2873. pm_suspend_ignore_children(&pdev->dev, true);
  2874. pm_runtime_enable(&pdev->dev);
  2875. schedule_work(&wsa2_priv->lpass_cdc_wsa2_macro_add_child_devices_work);
  2876. return ret;
  2877. reg_macro_fail:
  2878. mutex_destroy(&wsa2_priv->mclk_lock);
  2879. mutex_destroy(&wsa2_priv->swr_clk_lock);
  2880. return ret;
  2881. }
  2882. static int lpass_cdc_wsa2_macro_remove(struct platform_device *pdev)
  2883. {
  2884. struct lpass_cdc_wsa2_macro_priv *wsa2_priv;
  2885. u16 count = 0;
  2886. wsa2_priv = dev_get_drvdata(&pdev->dev);
  2887. if (!wsa2_priv)
  2888. return -EINVAL;
  2889. if (wsa2_priv->tcdev)
  2890. thermal_cooling_device_unregister(wsa2_priv->tcdev);
  2891. for (count = 0; count < wsa2_priv->child_count &&
  2892. count < LPASS_CDC_WSA2_MACRO_CHILD_DEVICES_MAX; count++)
  2893. platform_device_unregister(wsa2_priv->pdev_child_devices[count]);
  2894. pm_runtime_disable(&pdev->dev);
  2895. pm_runtime_set_suspended(&pdev->dev);
  2896. lpass_cdc_unregister_macro(&pdev->dev, WSA2_MACRO);
  2897. mutex_destroy(&wsa2_priv->mclk_lock);
  2898. mutex_destroy(&wsa2_priv->swr_clk_lock);
  2899. return 0;
  2900. }
  2901. static const struct of_device_id lpass_cdc_wsa2_macro_dt_match[] = {
  2902. {.compatible = "qcom,lpass-cdc-wsa2-macro"},
  2903. {}
  2904. };
  2905. static const struct dev_pm_ops lpass_cdc_dev_pm_ops = {
  2906. SET_SYSTEM_SLEEP_PM_OPS(
  2907. pm_runtime_force_suspend,
  2908. pm_runtime_force_resume
  2909. )
  2910. SET_RUNTIME_PM_OPS(
  2911. lpass_cdc_runtime_suspend,
  2912. lpass_cdc_runtime_resume,
  2913. NULL
  2914. )
  2915. };
  2916. static struct platform_driver lpass_cdc_wsa2_macro_driver = {
  2917. .driver = {
  2918. .name = "lpass_cdc_wsa2_macro",
  2919. .owner = THIS_MODULE,
  2920. .pm = &lpass_cdc_dev_pm_ops,
  2921. .of_match_table = lpass_cdc_wsa2_macro_dt_match,
  2922. .suppress_bind_attrs = true,
  2923. },
  2924. .probe = lpass_cdc_wsa2_macro_probe,
  2925. .remove = lpass_cdc_wsa2_macro_remove,
  2926. };
  2927. module_platform_driver(lpass_cdc_wsa2_macro_driver);
  2928. MODULE_DESCRIPTION("WSA2 macro driver");
  2929. MODULE_LICENSE("GPL v2");