sde_kms.c 140 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508
  1. /*
  2. * Copyright (c) 2021-2024 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <drm/drm_crtc.h>
  21. #include <drm/drm_fixed.h>
  22. #include <drm/drm_panel.h>
  23. #include <linux/debugfs.h>
  24. #include <linux/of_address.h>
  25. #include <linux/of_irq.h>
  26. #include <linux/dma-buf.h>
  27. #include <linux/memblock.h>
  28. #include <linux/soc/qcom/panel_event_notifier.h>
  29. #include <drm/drm_atomic_uapi.h>
  30. #include <drm/drm_probe_helper.h>
  31. #include "msm_drv.h"
  32. #include "msm_mmu.h"
  33. #include "msm_gem.h"
  34. #include "dsi_display.h"
  35. #include "dsi_drm.h"
  36. #include "sde_wb.h"
  37. #include "dp_display.h"
  38. #include "dp_drm.h"
  39. #include "dp_mst_drm.h"
  40. #include "sde_kms.h"
  41. #include "sde_core_irq.h"
  42. #include "sde_formats.h"
  43. #include "sde_hw_vbif.h"
  44. #include "sde_vbif.h"
  45. #include "sde_encoder.h"
  46. #include "sde_plane.h"
  47. #include "sde_crtc.h"
  48. #include "sde_color_processing.h"
  49. #include "sde_reg_dma.h"
  50. #include "sde_connector.h"
  51. #include "sde_vm.h"
  52. #include "sde_fence.h"
  53. #include <linux/qcom_scm.h>
  54. #include <linux/qcom-iommu-util.h>
  55. #include "soc/qcom/secure_buffer.h"
  56. #include <linux/qtee_shmbridge.h>
  57. #ifdef CONFIG_DRM_SDE_VM
  58. #include <linux/gunyah/gh_irq_lend.h>
  59. #endif
  60. #define CREATE_TRACE_POINTS
  61. #include "sde_trace.h"
  62. #if IS_ENABLED(CONFIG_DISPLAY_SAMSUNG)
  63. #include "ss_dsi_panel_debug.h"
  64. #endif
  65. /* defines for secure channel call */
  66. #define MEM_PROTECT_SD_CTRL_SWITCH 0x18
  67. #define MDP_DEVICE_ID 0x1A
  68. #define DEMURA_REGION_NAME_MAX 32
  69. EXPORT_TRACEPOINT_SYMBOL(tracing_mark_write);
  70. static const char * const iommu_ports[] = {
  71. "mdp_0",
  72. };
  73. /**
  74. * Controls size of event log buffer. Specified as a power of 2.
  75. */
  76. #define SDE_EVTLOG_SIZE 1024
  77. /*
  78. * To enable overall DRM driver logging
  79. * # echo 0x2 > /sys/module/drm/parameters/debug
  80. *
  81. * To enable DRM driver h/w logging
  82. * # echo <mask> > /sys/kernel/debug/dri/0/debug/hw_log_mask
  83. *
  84. * See sde_hw_mdss.h for h/w logging mask definitions (search for SDE_DBG_MASK_)
  85. */
  86. #define SDE_DEBUGFS_DIR "msm_sde"
  87. #define SDE_DEBUGFS_HWMASKNAME "hw_log_mask"
  88. #define SDE_KMS_MODESET_LOCK_TIMEOUT_US 500
  89. #define SDE_KMS_MODESET_LOCK_MAX_TRIALS 20
  90. /**
  91. * sdecustom - enable certain driver customizations for sde clients
  92. * Enabling this modifies the standard DRM behavior slightly and assumes
  93. * that the clients have specific knowledge about the modifications that
  94. * are involved, so don't enable this unless you know what you're doing.
  95. *
  96. * Parts of the driver that are affected by this setting may be located by
  97. * searching for invocations of the 'sde_is_custom_client()' function.
  98. *
  99. * This is disabled by default.
  100. */
  101. static bool sdecustom = true;
  102. module_param(sdecustom, bool, 0400);
  103. MODULE_PARM_DESC(sdecustom, "Enable customizations for sde clients");
  104. static int sde_kms_hw_init(struct msm_kms *kms);
  105. static int _sde_kms_mmu_destroy(struct sde_kms *sde_kms);
  106. static int _sde_kms_mmu_init(struct sde_kms *sde_kms);
  107. static int _sde_kms_register_events(struct msm_kms *kms,
  108. struct drm_mode_object *obj, u32 event, bool en);
  109. static void sde_kms_handle_power_event(u32 event_type, void *usr);
  110. bool sde_is_custom_client(void)
  111. {
  112. return sdecustom;
  113. }
  114. #if IS_ENABLED(CONFIG_DEBUG_FS)
  115. void *sde_debugfs_get_root(struct sde_kms *sde_kms)
  116. {
  117. struct msm_drm_private *priv;
  118. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  119. return NULL;
  120. priv = sde_kms->dev->dev_private;
  121. return priv->debug_root;
  122. }
  123. static int _sde_debugfs_init(struct sde_kms *sde_kms)
  124. {
  125. void *p;
  126. int rc;
  127. void *debugfs_root;
  128. p = sde_hw_util_get_log_mask_ptr();
  129. if (!sde_kms || !p)
  130. return -EINVAL;
  131. debugfs_root = sde_debugfs_get_root(sde_kms);
  132. if (!debugfs_root)
  133. return -EINVAL;
  134. /* allow debugfs_root to be NULL */
  135. debugfs_create_x32(SDE_DEBUGFS_HWMASKNAME, 0600, debugfs_root, p);
  136. (void) sde_debugfs_vbif_init(sde_kms, debugfs_root);
  137. (void) sde_debugfs_core_irq_init(sde_kms, debugfs_root);
  138. rc = sde_core_perf_debugfs_init(&sde_kms->perf, debugfs_root);
  139. if (rc) {
  140. SDE_ERROR("failed to init perf %d\n", rc);
  141. return rc;
  142. }
  143. sde_rm_debugfs_init(&sde_kms->rm, debugfs_root);
  144. if (sde_kms->catalog->qdss_count)
  145. debugfs_create_u32("qdss", 0600, debugfs_root,
  146. (u32 *)&sde_kms->qdss_enabled);
  147. debugfs_create_u32("pm_suspend_clk_dump", 0600, debugfs_root,
  148. (u32 *)&sde_kms->pm_suspend_clk_dump);
  149. debugfs_create_u32("hw_fence_status", 0600, debugfs_root,
  150. (u32 *)&sde_kms->debugfs_hw_fence);
  151. return 0;
  152. }
  153. static void sde_kms_debugfs_destroy(struct msm_kms *kms)
  154. {
  155. struct sde_kms *sde_kms = to_sde_kms(kms);
  156. /* don't need to NULL check debugfs_root */
  157. if (sde_kms) {
  158. sde_debugfs_vbif_destroy(sde_kms);
  159. sde_debugfs_core_irq_destroy(sde_kms);
  160. }
  161. }
  162. static int _sde_kms_dump_clks_state(struct sde_kms *sde_kms)
  163. {
  164. int i;
  165. struct device *dev = sde_kms->dev->dev;
  166. SDE_INFO("runtime PM suspended:%d", pm_runtime_suspended(dev));
  167. for (i = 0; i < sde_kms->dsi_display_count; i++)
  168. dsi_display_dump_clks_state(sde_kms->dsi_displays[i]);
  169. return 0;
  170. }
  171. #else
  172. static int _sde_debugfs_init(struct sde_kms *sde_kms)
  173. {
  174. return 0;
  175. }
  176. static void sde_kms_debugfs_destroy(struct msm_kms *kms)
  177. {
  178. }
  179. static int _sde_kms_dump_clks_state(struct sde_kms *sde_kms)
  180. {
  181. return 0;
  182. }
  183. #endif /* CONFIG_DEBUG_FS */
  184. static void sde_kms_wait_for_frame_transfer_complete(struct msm_kms *kms,
  185. struct drm_crtc *crtc)
  186. {
  187. struct drm_encoder *encoder;
  188. struct drm_device *dev;
  189. int ret;
  190. if (!kms || !crtc || !crtc->state || !crtc->dev) {
  191. SDE_ERROR("invalid params\n");
  192. return;
  193. }
  194. if (!crtc->state->enable) {
  195. SDE_DEBUG("[crtc:%d] not enable\n", crtc->base.id);
  196. return;
  197. }
  198. if (!crtc->state->active) {
  199. SDE_DEBUG("[crtc:%d] not active\n", crtc->base.id);
  200. return;
  201. }
  202. dev = crtc->dev;
  203. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  204. if (encoder->crtc != crtc)
  205. continue;
  206. /*
  207. * Video Mode - Wait for VSYNC
  208. * Cmd Mode - Wait for PP_DONE. Will be no-op if transfer is
  209. * complete
  210. */
  211. SDE_EVT32_VERBOSE(DRMID(crtc));
  212. ret = sde_encoder_wait_for_event(encoder, MSM_ENC_TX_COMPLETE);
  213. if (ret && ret != -EWOULDBLOCK) {
  214. SDE_ERROR(
  215. "[crtc: %d][enc: %d] wait for commit done returned %d\n",
  216. crtc->base.id, encoder->base.id, ret);
  217. break;
  218. }
  219. }
  220. }
  221. static int _sde_kms_secure_ctrl_xin_clients(struct sde_kms *sde_kms,
  222. struct drm_crtc *crtc, bool enable)
  223. {
  224. struct drm_device *dev;
  225. struct msm_drm_private *priv;
  226. struct sde_mdss_cfg *sde_cfg;
  227. struct drm_plane *plane;
  228. int i, ret;
  229. dev = sde_kms->dev;
  230. priv = dev->dev_private;
  231. sde_cfg = sde_kms->catalog;
  232. ret = sde_vbif_halt_xin_mask(sde_kms,
  233. sde_cfg->sui_block_xin_mask, enable);
  234. if (ret) {
  235. SDE_ERROR("failed to halt some xin-clients, ret:%d\n", ret);
  236. return ret;
  237. }
  238. if (enable) {
  239. for (i = 0; i < priv->num_planes; i++) {
  240. plane = priv->planes[i];
  241. sde_plane_secure_ctrl_xin_client(plane, crtc);
  242. }
  243. }
  244. return 0;
  245. }
  246. /**
  247. * _sde_kms_scm_call - makes secure channel call to switch the VMIDs
  248. * @sde_kms: Pointer to sde_kms struct
  249. * @vimd: switch the stage 2 translation to this VMID
  250. */
  251. static int _sde_kms_scm_call(struct sde_kms *sde_kms, int vmid)
  252. {
  253. struct device dummy = {};
  254. dma_addr_t dma_handle;
  255. uint32_t num_sids;
  256. uint32_t *sec_sid;
  257. struct sde_mdss_cfg *sde_cfg = sde_kms->catalog;
  258. int ret = 0, i;
  259. struct qtee_shm shm;
  260. bool qtee_en = qtee_shmbridge_is_enabled();
  261. phys_addr_t mem_addr;
  262. u64 mem_size;
  263. num_sids = sde_cfg->sec_sid_mask_count;
  264. if (!num_sids) {
  265. SDE_ERROR("secure SID masks not configured, vmid 0x%x\n", vmid);
  266. return -EINVAL;
  267. }
  268. if (qtee_en) {
  269. ret = qtee_shmbridge_allocate_shm(num_sids * sizeof(uint32_t),
  270. &shm);
  271. if (ret)
  272. return -ENOMEM;
  273. sec_sid = (uint32_t *) shm.vaddr;
  274. mem_addr = shm.paddr;
  275. /**
  276. * SMMUSecureModeSwitch requires the size to be number of SID's
  277. * but shm allocates size in pages. Modify the args as per
  278. * client requirement.
  279. */
  280. mem_size = sizeof(uint32_t) * num_sids;
  281. } else {
  282. sec_sid = kcalloc(num_sids, sizeof(uint32_t), GFP_KERNEL);
  283. if (!sec_sid)
  284. return -ENOMEM;
  285. mem_addr = virt_to_phys(sec_sid);
  286. mem_size = sizeof(uint32_t) * num_sids;
  287. }
  288. for (i = 0; i < num_sids; i++) {
  289. sec_sid[i] = sde_cfg->sec_sid_mask[i];
  290. SDE_DEBUG("sid_mask[%d]: %d\n", i, sec_sid[i]);
  291. }
  292. ret = dma_coerce_mask_and_coherent(&dummy, DMA_BIT_MASK(64));
  293. if (ret) {
  294. SDE_ERROR("Failed to set dma mask for dummy dev %d\n", ret);
  295. goto map_error;
  296. }
  297. set_dma_ops(&dummy, NULL);
  298. dma_handle = dma_map_single(&dummy, sec_sid,
  299. num_sids * sizeof(uint32_t), DMA_TO_DEVICE);
  300. if (dma_mapping_error(&dummy, dma_handle)) {
  301. SDE_ERROR("dma_map_single for dummy dev failed vmid 0x%x\n",
  302. vmid);
  303. goto map_error;
  304. }
  305. SDE_DEBUG("calling scm_call for vmid 0x%x, num_sids %d, qtee_en %d",
  306. vmid, num_sids, qtee_en);
  307. ret = qcom_scm_mem_protect_sd_ctrl(MDP_DEVICE_ID, mem_addr,
  308. mem_size, vmid);
  309. if (ret)
  310. SDE_ERROR("Error:scm_call2, vmid %d, ret%d\n",
  311. vmid, ret);
  312. SDE_EVT32(MEM_PROTECT_SD_CTRL_SWITCH, MDP_DEVICE_ID, mem_size,
  313. vmid, qtee_en, num_sids, ret);
  314. dma_unmap_single(&dummy, dma_handle,
  315. num_sids * sizeof(uint32_t), DMA_TO_DEVICE);
  316. map_error:
  317. if (qtee_en)
  318. qtee_shmbridge_free_shm(&shm);
  319. else
  320. kfree(sec_sid);
  321. return ret;
  322. }
  323. static int _sde_kms_detach_all_cb(struct sde_kms *sde_kms, u32 vmid)
  324. {
  325. u32 ret;
  326. if (atomic_inc_return(&sde_kms->detach_all_cb) > 1)
  327. return 0;
  328. /* detach_all_contexts */
  329. ret = sde_kms_mmu_detach(sde_kms, false);
  330. if (ret) {
  331. SDE_ERROR("failed to detach all cb ret:%d\n", ret);
  332. goto mmu_error;
  333. }
  334. ret = _sde_kms_scm_call(sde_kms, vmid);
  335. if (ret) {
  336. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  337. goto scm_error;
  338. }
  339. return 0;
  340. scm_error:
  341. sde_kms_mmu_attach(sde_kms, false);
  342. mmu_error:
  343. atomic_dec(&sde_kms->detach_all_cb);
  344. return ret;
  345. }
  346. static int _sde_kms_attach_all_cb(struct sde_kms *sde_kms, u32 vmid,
  347. u32 old_vmid)
  348. {
  349. u32 ret;
  350. if (atomic_dec_return(&sde_kms->detach_all_cb) != 0)
  351. return 0;
  352. ret = _sde_kms_scm_call(sde_kms, vmid);
  353. if (ret) {
  354. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  355. goto scm_error;
  356. }
  357. /* attach_all_contexts */
  358. ret = sde_kms_mmu_attach(sde_kms, false);
  359. if (ret) {
  360. SDE_ERROR("failed to attach all cb ret:%d\n", ret);
  361. goto mmu_error;
  362. }
  363. return 0;
  364. mmu_error:
  365. _sde_kms_scm_call(sde_kms, old_vmid);
  366. scm_error:
  367. atomic_inc(&sde_kms->detach_all_cb);
  368. return ret;
  369. }
  370. static int _sde_kms_detach_sec_cb(struct sde_kms *sde_kms, int vmid)
  371. {
  372. u32 ret;
  373. if (atomic_inc_return(&sde_kms->detach_sec_cb) > 1)
  374. return 0;
  375. /* detach secure_context */
  376. ret = sde_kms_mmu_detach(sde_kms, true);
  377. if (ret) {
  378. SDE_ERROR("failed to detach sec cb ret:%d\n", ret);
  379. goto mmu_error;
  380. }
  381. ret = _sde_kms_scm_call(sde_kms, vmid);
  382. if (ret) {
  383. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  384. goto scm_error;
  385. }
  386. return 0;
  387. scm_error:
  388. sde_kms_mmu_attach(sde_kms, true);
  389. mmu_error:
  390. atomic_dec(&sde_kms->detach_sec_cb);
  391. return ret;
  392. }
  393. static int _sde_kms_attach_sec_cb(struct sde_kms *sde_kms, u32 vmid,
  394. u32 old_vmid)
  395. {
  396. u32 ret;
  397. if (atomic_dec_return(&sde_kms->detach_sec_cb) != 0)
  398. return 0;
  399. ret = _sde_kms_scm_call(sde_kms, vmid);
  400. if (ret) {
  401. goto scm_error;
  402. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  403. }
  404. ret = sde_kms_mmu_attach(sde_kms, true);
  405. if (ret) {
  406. SDE_ERROR("failed to attach sec cb ret:%d\n", ret);
  407. goto mmu_error;
  408. }
  409. return 0;
  410. mmu_error:
  411. _sde_kms_scm_call(sde_kms, old_vmid);
  412. scm_error:
  413. atomic_inc(&sde_kms->detach_sec_cb);
  414. return ret;
  415. }
  416. static int _sde_kms_sui_misr_ctrl(struct sde_kms *sde_kms,
  417. struct drm_crtc *crtc, bool enable)
  418. {
  419. int ret;
  420. if (enable) {
  421. ret = pm_runtime_resume_and_get(sde_kms->dev->dev);
  422. if (ret < 0) {
  423. SDE_ERROR("failed to enable power resource %d\n", ret);
  424. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  425. return ret;
  426. }
  427. sde_crtc_misr_setup(crtc, true, 1);
  428. ret = _sde_kms_secure_ctrl_xin_clients(sde_kms, crtc, true);
  429. if (ret) {
  430. sde_crtc_misr_setup(crtc, false, 0);
  431. pm_runtime_put_sync(sde_kms->dev->dev);
  432. return ret;
  433. }
  434. } else {
  435. _sde_kms_secure_ctrl_xin_clients(sde_kms, crtc, false);
  436. sde_crtc_misr_setup(crtc, false, 0);
  437. pm_runtime_put_sync(sde_kms->dev->dev);
  438. }
  439. return 0;
  440. }
  441. static int _sde_kms_secure_ctrl(struct sde_kms *sde_kms, struct drm_crtc *crtc,
  442. bool post_commit)
  443. {
  444. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  445. int old_smmu_state = smmu_state->state;
  446. int ret = 0;
  447. u32 vmid;
  448. if (!sde_kms || !crtc) {
  449. SDE_ERROR("invalid argument(s)\n");
  450. return -EINVAL;
  451. }
  452. SDE_EVT32(DRMID(crtc), smmu_state->state, smmu_state->transition_type,
  453. post_commit, smmu_state->sui_misr_state,
  454. smmu_state->secure_level, SDE_EVTLOG_FUNC_ENTRY);
  455. if ((!smmu_state->transition_type) ||
  456. ((smmu_state->transition_type == POST_COMMIT) && !post_commit))
  457. /* Bail out */
  458. return 0;
  459. /* enable sui misr if requested, before the transition */
  460. if (smmu_state->sui_misr_state == SUI_MISR_ENABLE_REQ) {
  461. ret = _sde_kms_sui_misr_ctrl(sde_kms, crtc, true);
  462. if (ret) {
  463. smmu_state->sui_misr_state = NONE;
  464. goto end;
  465. }
  466. }
  467. mutex_lock(&sde_kms->secure_transition_lock);
  468. switch (smmu_state->state) {
  469. case DETACH_ALL_REQ:
  470. ret = _sde_kms_detach_all_cb(sde_kms, VMID_CP_SEC_DISPLAY);
  471. if (!ret)
  472. smmu_state->state = DETACHED;
  473. break;
  474. case ATTACH_ALL_REQ:
  475. ret = _sde_kms_attach_all_cb(sde_kms, VMID_CP_PIXEL,
  476. VMID_CP_SEC_DISPLAY);
  477. if (!ret) {
  478. smmu_state->state = ATTACHED;
  479. smmu_state->secure_level = SDE_DRM_SEC_NON_SEC;
  480. }
  481. break;
  482. case DETACH_SEC_REQ:
  483. vmid = (smmu_state->secure_level == SDE_DRM_SEC_ONLY) ?
  484. VMID_CP_SEC_DISPLAY : VMID_CP_CAMERA_PREVIEW;
  485. ret = _sde_kms_detach_sec_cb(sde_kms, vmid);
  486. if (!ret)
  487. smmu_state->state = DETACHED_SEC;
  488. break;
  489. case ATTACH_SEC_REQ:
  490. vmid = (smmu_state->secure_level == SDE_DRM_SEC_ONLY) ?
  491. VMID_CP_SEC_DISPLAY : VMID_CP_CAMERA_PREVIEW;
  492. ret = _sde_kms_attach_sec_cb(sde_kms, VMID_CP_PIXEL, vmid);
  493. if (!ret) {
  494. smmu_state->state = ATTACHED;
  495. smmu_state->secure_level = SDE_DRM_SEC_NON_SEC;
  496. }
  497. break;
  498. default:
  499. SDE_ERROR("crtc%d: invalid smmu state %d transition type %d\n",
  500. DRMID(crtc), smmu_state->state,
  501. smmu_state->transition_type);
  502. ret = -EINVAL;
  503. break;
  504. }
  505. mutex_unlock(&sde_kms->secure_transition_lock);
  506. /* disable sui misr if requested, after the transition */
  507. if (!ret && (smmu_state->sui_misr_state == SUI_MISR_DISABLE_REQ)) {
  508. ret = _sde_kms_sui_misr_ctrl(sde_kms, crtc, false);
  509. if (ret)
  510. goto end;
  511. }
  512. end:
  513. smmu_state->transition_error = false;
  514. if (ret) {
  515. smmu_state->transition_error = true;
  516. SDE_ERROR(
  517. "crtc%d: req_state %d, new_state %d, sec_lvl %d, ret %d\n",
  518. DRMID(crtc), old_smmu_state, smmu_state->state,
  519. smmu_state->secure_level, ret);
  520. smmu_state->state = smmu_state->prev_state;
  521. smmu_state->secure_level = smmu_state->prev_secure_level;
  522. if (smmu_state->sui_misr_state == SUI_MISR_ENABLE_REQ)
  523. _sde_kms_sui_misr_ctrl(sde_kms, crtc, false);
  524. }
  525. SDE_DEBUG("crtc %d: req_state %d, new_state %d, sec_lvl %d, ret %d\n",
  526. DRMID(crtc), old_smmu_state, smmu_state->state,
  527. smmu_state->secure_level, ret);
  528. SDE_EVT32(DRMID(crtc), smmu_state->state, smmu_state->prev_state,
  529. smmu_state->transition_type,
  530. smmu_state->transition_error,
  531. smmu_state->secure_level, smmu_state->prev_secure_level,
  532. smmu_state->sui_misr_state, ret, SDE_EVTLOG_FUNC_EXIT);
  533. smmu_state->sui_misr_state = NONE;
  534. smmu_state->transition_type = NONE;
  535. return ret;
  536. }
  537. static int sde_kms_prepare_secure_transition(struct msm_kms *kms,
  538. struct drm_atomic_state *state)
  539. {
  540. struct drm_crtc *crtc;
  541. struct drm_crtc_state *old_crtc_state;
  542. struct drm_plane_state *old_plane_state, *new_plane_state;
  543. struct drm_plane *plane;
  544. struct drm_plane_state *plane_state;
  545. struct sde_kms *sde_kms = to_sde_kms(kms);
  546. struct drm_device *dev = sde_kms->dev;
  547. int i, ops = 0, ret = 0;
  548. bool old_valid_fb = false;
  549. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  550. for_each_old_crtc_in_state(state, crtc, old_crtc_state, i) {
  551. if (!crtc->state || !crtc->state->active)
  552. continue;
  553. /*
  554. * It is safe to assume only one active crtc,
  555. * and compatible translation modes on the
  556. * planes staged on this crtc.
  557. * otherwise validation would have failed.
  558. * For this CRTC,
  559. */
  560. /*
  561. * 1. Check if old state on the CRTC has planes
  562. * staged with valid fbs
  563. */
  564. for_each_old_plane_in_state(state, plane, plane_state, i) {
  565. if (!plane_state->crtc)
  566. continue;
  567. if (plane_state->fb) {
  568. old_valid_fb = true;
  569. break;
  570. }
  571. }
  572. /*
  573. * 2.Get the operations needed to be performed before
  574. * secure transition can be initiated.
  575. */
  576. ops = sde_crtc_get_secure_transition_ops(crtc,
  577. old_crtc_state, old_valid_fb);
  578. if (ops < 0) {
  579. SDE_ERROR("invalid secure operations %x\n", ops);
  580. return ops;
  581. }
  582. if (!ops) {
  583. smmu_state->transition_error = false;
  584. goto no_ops;
  585. }
  586. SDE_DEBUG("%d:secure operations(%x) started on state:%pK\n",
  587. crtc->base.id, ops, crtc->state);
  588. SDE_EVT32(DRMID(crtc), ops, crtc->state, old_valid_fb);
  589. /* 3. Perform operations needed for secure transition */
  590. if (ops & SDE_KMS_OPS_WAIT_FOR_TX_DONE) {
  591. SDE_DEBUG("wait_for_transfer_done\n");
  592. sde_kms_wait_for_frame_transfer_complete(kms, crtc);
  593. }
  594. if (ops & SDE_KMS_OPS_CLEANUP_PLANE_FB) {
  595. SDE_DEBUG("cleanup planes\n");
  596. drm_atomic_helper_cleanup_planes(dev, state);
  597. for_each_oldnew_plane_in_state(state, plane,
  598. old_plane_state, new_plane_state, i)
  599. sde_plane_destroy_fb(old_plane_state);
  600. }
  601. if (ops & SDE_KMS_OPS_SECURE_STATE_CHANGE) {
  602. SDE_DEBUG("secure ctrl\n");
  603. _sde_kms_secure_ctrl(sde_kms, crtc, false);
  604. }
  605. if (ops & SDE_KMS_OPS_PREPARE_PLANE_FB) {
  606. SDE_DEBUG("prepare planes %d",
  607. crtc->state->plane_mask);
  608. drm_atomic_crtc_for_each_plane(plane,
  609. crtc) {
  610. const struct drm_plane_helper_funcs *funcs;
  611. plane_state = plane->state;
  612. funcs = plane->helper_private;
  613. SDE_DEBUG("psde:%d FB[%u]\n",
  614. plane->base.id,
  615. plane->fb->base.id);
  616. if (!funcs)
  617. continue;
  618. if (funcs->prepare_fb(plane, plane_state)) {
  619. ret = funcs->prepare_fb(plane,
  620. plane_state);
  621. if (ret)
  622. return ret;
  623. }
  624. }
  625. }
  626. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  627. SDE_DEBUG("secure operations completed\n");
  628. }
  629. no_ops:
  630. return 0;
  631. }
  632. static int _sde_kms_release_shared_buffer(unsigned long mem_addr,
  633. unsigned int splash_buffer_size,
  634. unsigned int ramdump_base,
  635. unsigned int ramdump_buffer_size)
  636. {
  637. unsigned long pfn_start, pfn_end, pfn_idx;
  638. int ret = 0;
  639. if (!mem_addr || !splash_buffer_size) {
  640. SDE_ERROR("invalid params\n");
  641. return -EINVAL;
  642. }
  643. /* leave ramdump memory only if base address matches */
  644. if (ramdump_base == mem_addr &&
  645. #if IS_ENABLED(CONFIG_DISPLAY_SAMSUNG) && IS_ENABLED(CONFIG_SEC_DEBUG)
  646. /* case 1) upload mode: release splash memory except disp_rdump_memory
  647. * which is used for framebuffer in upload mode bootloader
  648. * case 2) None-upload mode: release whole splash memory
  649. * which is used for framebuffer in normal booitng mode bootloader
  650. */
  651. sec_debug_is_enabled() &&
  652. #endif
  653. ramdump_buffer_size <= splash_buffer_size) {
  654. mem_addr += ramdump_buffer_size;
  655. splash_buffer_size -= ramdump_buffer_size;
  656. }
  657. pfn_start = mem_addr >> PAGE_SHIFT;
  658. pfn_end = (mem_addr + splash_buffer_size) >> PAGE_SHIFT;
  659. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 19, 0))
  660. memblock_free((unsigned int*)mem_addr, splash_buffer_size);
  661. #else
  662. ret = memblock_free(mem_addr, splash_buffer_size);
  663. if (ret) {
  664. SDE_ERROR("continuous splash memory free failed:%d\n", ret);
  665. return ret;
  666. }
  667. #endif
  668. for (pfn_idx = pfn_start; pfn_idx < pfn_end; pfn_idx++)
  669. free_reserved_page(pfn_to_page(pfn_idx));
  670. #if IS_ENABLED(CONFIG_DISPLAY_SAMSUNG) && IS_ENABLED(CONFIG_SEC_DEBUG)
  671. SDE_INFO("release splash buffer: addr: %lx, size: %x, sec_debug: %d\n",
  672. mem_addr, splash_buffer_size, sec_debug_is_enabled());
  673. #endif
  674. return ret;
  675. }
  676. static int _sde_kms_one2one_mem_map_ipcc_reg(struct sde_kms *sde_kms, u32 buf_size,
  677. unsigned long buf_base)
  678. {
  679. struct msm_mmu *mmu = NULL;
  680. int ret = 0;
  681. if (!sde_kms->aspace[MSM_SMMU_DOMAIN_UNSECURE]
  682. || !sde_kms->aspace[MSM_SMMU_DOMAIN_UNSECURE]->mmu) {
  683. SDE_ERROR("aspace not found for sde kms node\n");
  684. return -EINVAL;
  685. }
  686. mmu = sde_kms->aspace[MSM_SMMU_DOMAIN_UNSECURE]->mmu;
  687. if (!mmu) {
  688. SDE_ERROR("mmu not found for aspace\n");
  689. return -EINVAL;
  690. }
  691. if (!mmu->funcs || !mmu->funcs->one_to_one_map) {
  692. SDE_ERROR("invalid input params for map\n");
  693. return -EINVAL;
  694. }
  695. ret = mmu->funcs->one_to_one_map(mmu, buf_base, buf_base, buf_size,
  696. IOMMU_READ | IOMMU_WRITE);
  697. if (ret)
  698. SDE_ERROR("one2one memory smmu map failed:%d\n", ret);
  699. return ret;
  700. }
  701. static int _sde_kms_splash_mem_get(struct sde_kms *sde_kms,
  702. struct sde_splash_mem *splash)
  703. {
  704. struct msm_mmu *mmu = NULL;
  705. int ret = 0;
  706. if (!sde_kms->aspace[0]) {
  707. SDE_ERROR("aspace not found for sde kms node\n");
  708. return -EINVAL;
  709. }
  710. mmu = sde_kms->aspace[0]->mmu;
  711. if (!mmu) {
  712. SDE_ERROR("mmu not found for aspace\n");
  713. return -EINVAL;
  714. }
  715. if (!splash || !mmu->funcs || !mmu->funcs->one_to_one_map) {
  716. SDE_ERROR("invalid input params for map\n");
  717. return -EINVAL;
  718. }
  719. if (!splash->ref_cnt) {
  720. ret = mmu->funcs->one_to_one_map(mmu, splash->splash_buf_base,
  721. splash->splash_buf_base,
  722. splash->splash_buf_size,
  723. IOMMU_READ | IOMMU_NOEXEC);
  724. if (ret)
  725. SDE_ERROR("splash memory smmu map failed:%d\n", ret);
  726. }
  727. splash->ref_cnt++;
  728. SDE_DEBUG("one2one mapping done for base:%lx size:%x ref_cnt:%d\n",
  729. splash->splash_buf_base,
  730. splash->splash_buf_size,
  731. splash->ref_cnt);
  732. return ret;
  733. }
  734. static int _sde_kms_map_all_splash_regions(struct sde_kms *sde_kms)
  735. {
  736. int i = 0;
  737. int ret = 0;
  738. struct sde_splash_mem *region;
  739. if (!sde_kms)
  740. return -EINVAL;
  741. for (i = 0; i < sde_kms->splash_data.num_splash_displays; i++) {
  742. region = sde_kms->splash_data.splash_display[i].splash;
  743. ret = _sde_kms_splash_mem_get(sde_kms, region);
  744. if (ret)
  745. return ret;
  746. /* Demura is optional and need not exist */
  747. region = sde_kms->splash_data.splash_display[i].demura;
  748. if (region) {
  749. ret = _sde_kms_splash_mem_get(sde_kms, region);
  750. if (ret)
  751. return ret;
  752. }
  753. }
  754. return ret;
  755. }
  756. static int _sde_kms_splash_mem_put(struct sde_kms *sde_kms,
  757. struct sde_splash_mem *splash)
  758. {
  759. struct msm_mmu *mmu = NULL;
  760. int rc = 0;
  761. if (!sde_kms || !sde_kms->aspace[0] || !sde_kms->aspace[0]->mmu) {
  762. SDE_ERROR("invalid params\n");
  763. return -EINVAL;
  764. }
  765. mmu = sde_kms->aspace[0]->mmu;
  766. if (!splash || !splash->ref_cnt ||
  767. !mmu || !mmu->funcs || !mmu->funcs->one_to_one_unmap)
  768. return -EINVAL;
  769. splash->ref_cnt--;
  770. SDE_DEBUG("splash base:%lx refcnt:%d\n",
  771. splash->splash_buf_base, splash->ref_cnt);
  772. if (!splash->ref_cnt) {
  773. mmu->funcs->one_to_one_unmap(mmu, splash->splash_buf_base,
  774. splash->splash_buf_size);
  775. rc = _sde_kms_release_shared_buffer(splash->splash_buf_base,
  776. splash->splash_buf_size, splash->ramdump_base,
  777. splash->ramdump_size);
  778. splash->splash_buf_base = 0;
  779. splash->splash_buf_size = 0;
  780. }
  781. return rc;
  782. }
  783. static int _sde_kms_unmap_all_splash_regions(struct sde_kms *sde_kms)
  784. {
  785. int i = 0;
  786. int ret = 0, failure = 0;
  787. struct sde_splash_mem *region;
  788. if (!sde_kms || !sde_kms->splash_data.num_splash_regions)
  789. return -EINVAL;
  790. for (i = 0; i < sde_kms->splash_data.num_splash_displays; i++) {
  791. region = sde_kms->splash_data.splash_display[i].splash;
  792. ret = _sde_kms_splash_mem_put(sde_kms, region);
  793. if (ret) {
  794. failure = 1;
  795. pr_err("Error unmapping splash mem for display %d\n",
  796. i);
  797. }
  798. /* Demura is optional and need not exist */
  799. region = sde_kms->splash_data.splash_display[i].demura;
  800. if (region) {
  801. ret = _sde_kms_splash_mem_put(sde_kms, region);
  802. if (ret) {
  803. failure = 1;
  804. pr_err("Error unmapping demura mem for display %d\n",
  805. i);
  806. }
  807. }
  808. }
  809. if (failure)
  810. ret = -EINVAL;
  811. return ret;
  812. }
  813. static int _sde_kms_get_blank(struct drm_crtc_state *crtc_state,
  814. struct drm_connector_state *conn_state)
  815. {
  816. int lp_mode, blank;
  817. if (crtc_state->active)
  818. lp_mode = sde_connector_get_property(conn_state,
  819. CONNECTOR_PROP_LP);
  820. else
  821. lp_mode = SDE_MODE_DPMS_OFF;
  822. switch (lp_mode) {
  823. case SDE_MODE_DPMS_ON:
  824. blank = DRM_PANEL_EVENT_UNBLANK;
  825. break;
  826. case SDE_MODE_DPMS_LP1:
  827. case SDE_MODE_DPMS_LP2:
  828. blank = DRM_PANEL_EVENT_BLANK_LP;
  829. break;
  830. case SDE_MODE_DPMS_OFF:
  831. default:
  832. blank = DRM_PANEL_EVENT_BLANK;
  833. break;
  834. }
  835. return blank;
  836. }
  837. static void _sde_kms_drm_check_dpms(struct drm_atomic_state *old_state,
  838. bool is_pre_commit)
  839. {
  840. struct panel_event_notification notification;
  841. struct drm_connector *connector;
  842. struct drm_connector_state *old_conn_state;
  843. struct drm_crtc_state *old_crtc_state;
  844. struct drm_crtc *crtc;
  845. struct sde_connector *c_conn;
  846. int i, old_mode, new_mode, old_fps, new_fps;
  847. enum panel_event_notifier_tag panel_type;
  848. for_each_old_connector_in_state(old_state, connector,
  849. old_conn_state, i) {
  850. crtc = connector->state->crtc ? connector->state->crtc :
  851. old_conn_state->crtc;
  852. if (!crtc)
  853. continue;
  854. new_fps = drm_mode_vrefresh(&crtc->state->mode);
  855. new_mode = _sde_kms_get_blank(crtc->state, connector->state);
  856. if (old_conn_state->crtc) {
  857. old_crtc_state = drm_atomic_get_existing_crtc_state(
  858. old_state, old_conn_state->crtc);
  859. old_fps = drm_mode_vrefresh(&old_crtc_state->mode);
  860. old_mode = _sde_kms_get_blank(old_crtc_state,
  861. old_conn_state);
  862. } else {
  863. old_fps = 0;
  864. old_mode = DRM_PANEL_EVENT_BLANK;
  865. }
  866. if ((old_mode != new_mode) || (old_fps != new_fps)) {
  867. c_conn = to_sde_connector(connector);
  868. SDE_EVT32(old_mode, new_mode, old_fps, new_fps,
  869. c_conn->panel, crtc->state->active,
  870. old_conn_state->crtc);
  871. pr_debug("change detected for connector:%s (power mode %d->%d, fps %d->%d)\n",
  872. c_conn->name, old_mode, new_mode, old_fps, new_fps);
  873. /* If suspend resume and fps change are happening
  874. * at the same time, give preference to power mode
  875. * changes rather than fps change.
  876. */
  877. if ((old_mode == new_mode) && (old_fps != new_fps))
  878. new_mode = DRM_PANEL_EVENT_FPS_CHANGE;
  879. if (!c_conn->panel)
  880. continue;
  881. panel_type = sde_encoder_is_primary_display(
  882. connector->encoder) ?
  883. PANEL_EVENT_NOTIFICATION_PRIMARY :
  884. PANEL_EVENT_NOTIFICATION_SECONDARY;
  885. notification.notif_type = new_mode;
  886. notification.panel = c_conn->panel;
  887. notification.notif_data.old_fps = old_fps;
  888. notification.notif_data.new_fps = new_fps;
  889. notification.notif_data.early_trigger = is_pre_commit;
  890. panel_event_notification_trigger(panel_type,
  891. &notification);
  892. }
  893. }
  894. }
  895. static struct drm_crtc *sde_kms_vm_get_vm_crtc(
  896. struct drm_atomic_state *state)
  897. {
  898. int i;
  899. enum sde_crtc_vm_req vm_req = VM_REQ_NONE;
  900. struct drm_crtc *crtc, *vm_crtc = NULL;
  901. struct drm_crtc_state *new_cstate, *old_cstate;
  902. struct sde_crtc_state *vm_cstate;
  903. for_each_oldnew_crtc_in_state(state, crtc, old_cstate, new_cstate, i) {
  904. if (!new_cstate->active && !old_cstate->active)
  905. continue;
  906. vm_cstate = to_sde_crtc_state(new_cstate);
  907. vm_req = sde_crtc_get_property(vm_cstate,
  908. CRTC_PROP_VM_REQ_STATE);
  909. if (vm_req != VM_REQ_NONE) {
  910. SDE_DEBUG("valid vm request:%d found on crtc-%d\n",
  911. vm_req, crtc->base.id);
  912. vm_crtc = crtc;
  913. break;
  914. }
  915. }
  916. return vm_crtc;
  917. }
  918. static void _sde_kms_update_pm_qos_irq_request(struct sde_kms *sde_kms, const cpumask_t *mask)
  919. {
  920. struct device *cpu_dev;
  921. int cpu = 0;
  922. u32 cpu_irq_latency = sde_kms->catalog->perf.cpu_irq_latency;
  923. // save irq cpu mask
  924. sde_kms->irq_cpu_mask = *mask;
  925. if (cpumask_empty(&sde_kms->irq_cpu_mask)) {
  926. SDE_DEBUG("%s: irq_cpu_mask is empty\n", __func__);
  927. return;
  928. }
  929. for_each_cpu(cpu, &sde_kms->irq_cpu_mask) {
  930. cpu_dev = get_cpu_device(cpu);
  931. if (!cpu_dev) {
  932. SDE_DEBUG("%s: failed to get cpu%d device\n", __func__,
  933. cpu);
  934. continue;
  935. }
  936. if (dev_pm_qos_request_active(&sde_kms->pm_qos_irq_req[cpu]))
  937. dev_pm_qos_update_request(&sde_kms->pm_qos_irq_req[cpu],
  938. cpu_irq_latency);
  939. else
  940. dev_pm_qos_add_request(cpu_dev,
  941. &sde_kms->pm_qos_irq_req[cpu],
  942. DEV_PM_QOS_RESUME_LATENCY,
  943. cpu_irq_latency);
  944. }
  945. }
  946. static void _sde_kms_remove_pm_qos_irq_request(struct sde_kms *sde_kms, const cpumask_t *mask)
  947. {
  948. struct device *cpu_dev;
  949. int cpu = 0;
  950. if (cpumask_empty(mask)) {
  951. SDE_DEBUG("%s: irq_cpu_mask is empty\n", __func__);
  952. return;
  953. }
  954. for_each_cpu(cpu, mask) {
  955. cpu_dev = get_cpu_device(cpu);
  956. if (!cpu_dev) {
  957. SDE_DEBUG("%s: failed to get cpu%d device\n", __func__,
  958. cpu);
  959. continue;
  960. }
  961. if (dev_pm_qos_request_active(&sde_kms->pm_qos_irq_req[cpu]))
  962. dev_pm_qos_remove_request(
  963. &sde_kms->pm_qos_irq_req[cpu]);
  964. }
  965. }
  966. int sde_kms_vm_primary_prepare_commit(struct sde_kms *sde_kms,
  967. struct drm_atomic_state *state)
  968. {
  969. struct drm_device *ddev;
  970. struct drm_crtc *crtc;
  971. struct drm_crtc_state *new_cstate;
  972. struct drm_encoder *encoder;
  973. struct drm_connector *connector;
  974. struct sde_vm_ops *vm_ops;
  975. struct sde_crtc_state *cstate;
  976. struct drm_connector_list_iter iter;
  977. enum sde_crtc_vm_req vm_req;
  978. int rc = 0;
  979. ddev = sde_kms->dev;
  980. vm_ops = sde_vm_get_ops(sde_kms);
  981. if (!vm_ops)
  982. return -EINVAL;
  983. crtc = sde_kms_vm_get_vm_crtc(state);
  984. if (!crtc)
  985. return 0;
  986. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  987. cstate = to_sde_crtc_state(new_cstate);
  988. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  989. if (vm_req != VM_REQ_ACQUIRE)
  990. return 0;
  991. /* enable MDSS irq line */
  992. sde_irq_update(&sde_kms->base, true);
  993. /* clear the stale IRQ status bits */
  994. if (sde_kms->hw_intr && sde_kms->hw_intr->ops.clear_all_irqs)
  995. sde_kms->hw_intr->ops.clear_all_irqs(sde_kms->hw_intr);
  996. _sde_kms_remove_pm_qos_irq_request(sde_kms, &CPU_MASK_ALL);
  997. /* enable the display path IRQ's */
  998. drm_for_each_encoder_mask(encoder, crtc->dev,
  999. crtc->state->encoder_mask) {
  1000. if (sde_encoder_in_clone_mode(encoder))
  1001. continue;
  1002. sde_encoder_irq_control(encoder, true);
  1003. }
  1004. /* Schedule ESD work */
  1005. drm_connector_list_iter_begin(ddev, &iter);
  1006. drm_for_each_connector_iter(connector, &iter)
  1007. if (drm_connector_mask(connector) & crtc->state->connector_mask)
  1008. sde_connector_schedule_status_work(connector, true);
  1009. drm_connector_list_iter_end(&iter);
  1010. /* enable vblank events */
  1011. drm_crtc_vblank_on(crtc);
  1012. sde_dbg_set_hw_ownership_status(true);
  1013. /* handle non-SDE pre_acquire */
  1014. if (vm_ops->vm_client_post_acquire)
  1015. rc = vm_ops->vm_client_post_acquire(sde_kms);
  1016. return rc;
  1017. }
  1018. void sde_kms_vm_set_sid(struct sde_kms *sde_kms, u32 vm)
  1019. {
  1020. struct drm_plane *plane;
  1021. struct drm_device *ddev;
  1022. struct sde_mdss_cfg *sde_cfg;
  1023. ddev = sde_kms->dev;
  1024. sde_cfg = sde_kms->catalog;
  1025. list_for_each_entry(plane, &ddev->mode_config.plane_list, head)
  1026. sde_plane_set_sid(plane, vm);
  1027. if (sde_kms->hw_sid && sde_kms->hw_sid->ops.set_vm_sid)
  1028. sde_kms->hw_sid->ops.set_vm_sid(sde_kms->hw_sid, vm, sde_kms->catalog);
  1029. }
  1030. int sde_kms_vm_trusted_prepare_commit(struct sde_kms *sde_kms,
  1031. struct drm_atomic_state *state)
  1032. {
  1033. struct drm_crtc *crtc;
  1034. struct drm_crtc_state *new_cstate;
  1035. struct sde_crtc_state *cstate;
  1036. enum sde_crtc_vm_req vm_req;
  1037. crtc = sde_kms_vm_get_vm_crtc(state);
  1038. if (!crtc)
  1039. return 0;
  1040. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  1041. cstate = to_sde_crtc_state(new_cstate);
  1042. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  1043. if (vm_req != VM_REQ_ACQUIRE)
  1044. return 0;
  1045. /* Clear the stale IRQ status bits */
  1046. if (sde_kms->hw_intr && sde_kms->hw_intr->ops.clear_all_irqs)
  1047. sde_kms->hw_intr->ops.clear_all_irqs(sde_kms->hw_intr);
  1048. /* Program the SID's for the trusted VM */
  1049. sde_kms_vm_set_sid(sde_kms, 1);
  1050. sde_dbg_set_hw_ownership_status(true);
  1051. return 0;
  1052. }
  1053. static void sde_kms_prepare_commit(struct msm_kms *kms,
  1054. struct drm_atomic_state *state)
  1055. {
  1056. struct sde_kms *sde_kms;
  1057. struct msm_drm_private *priv;
  1058. struct drm_device *dev;
  1059. struct drm_encoder *encoder;
  1060. struct drm_crtc *crtc;
  1061. struct drm_crtc_state *cstate;
  1062. struct sde_vm_ops *vm_ops;
  1063. int i, rc;
  1064. if (!kms)
  1065. return;
  1066. sde_kms = to_sde_kms(kms);
  1067. dev = sde_kms->dev;
  1068. if (!dev || !dev->dev_private)
  1069. return;
  1070. priv = dev->dev_private;
  1071. SDE_ATRACE_BEGIN("prepare_commit");
  1072. rc = pm_runtime_resume_and_get(sde_kms->dev->dev);
  1073. if (rc < 0) {
  1074. SDE_ERROR("failed to enable power resources %d\n", rc);
  1075. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1076. goto end;
  1077. }
  1078. if (sde_kms->first_kickoff) {
  1079. sde_power_scale_reg_bus(&priv->phandle, VOTE_INDEX_HIGH, false);
  1080. sde_kms->first_kickoff = false;
  1081. }
  1082. for_each_new_crtc_in_state(state, crtc, cstate, i) {
  1083. drm_for_each_encoder_mask(encoder, dev, cstate->encoder_mask) {
  1084. if (sde_encoder_prepare_commit(encoder) == -ETIMEDOUT) {
  1085. SDE_ERROR("crtc:%d, initiating hw reset\n",
  1086. DRMID(crtc));
  1087. sde_encoder_needs_hw_reset(encoder);
  1088. sde_crtc_set_needs_hw_reset(crtc);
  1089. }
  1090. }
  1091. }
  1092. /*
  1093. * NOTE: for secure use cases we want to apply the new HW
  1094. * configuration only after completing preparation for secure
  1095. * transitions prepare below if any transtions is required.
  1096. */
  1097. sde_kms_prepare_secure_transition(kms, state);
  1098. vm_ops = sde_vm_get_ops(sde_kms);
  1099. if (!vm_ops)
  1100. goto end_vm;
  1101. if (vm_ops->vm_prepare_commit)
  1102. vm_ops->vm_prepare_commit(sde_kms, state);
  1103. end_vm:
  1104. _sde_kms_drm_check_dpms(state, true);
  1105. end:
  1106. SDE_ATRACE_END("prepare_commit");
  1107. }
  1108. static void sde_kms_commit(struct msm_kms *kms,
  1109. struct drm_atomic_state *old_state)
  1110. {
  1111. struct sde_kms *sde_kms;
  1112. struct drm_crtc *crtc;
  1113. struct drm_crtc_state *old_crtc_state;
  1114. int i;
  1115. if (!kms || !old_state)
  1116. return;
  1117. sde_kms = to_sde_kms(kms);
  1118. if (!sde_kms_power_resource_is_enabled(sde_kms->dev)) {
  1119. SDE_ERROR("power resource is not enabled\n");
  1120. return;
  1121. }
  1122. SDE_ATRACE_BEGIN("sde_kms_commit");
  1123. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  1124. if (crtc->state->active) {
  1125. SDE_EVT32(DRMID(crtc), old_state);
  1126. sde_crtc_commit_kickoff(crtc, old_crtc_state);
  1127. }
  1128. }
  1129. SDE_ATRACE_END("sde_kms_commit");
  1130. }
  1131. static void _sde_kms_free_splash_display_data(struct sde_kms *sde_kms,
  1132. struct sde_splash_display *splash_display)
  1133. {
  1134. if (!sde_kms || !splash_display ||
  1135. !sde_kms->splash_data.num_splash_displays)
  1136. return;
  1137. if (sde_kms->splash_data.num_splash_regions) {
  1138. _sde_kms_splash_mem_put(sde_kms, splash_display->splash);
  1139. if (splash_display->demura)
  1140. _sde_kms_splash_mem_put(sde_kms,
  1141. splash_display->demura);
  1142. }
  1143. sde_kms->splash_data.num_splash_displays--;
  1144. SDE_DEBUG("cont_splash handoff done, remaining:%d\n",
  1145. sde_kms->splash_data.num_splash_displays);
  1146. memset(splash_display, 0x0, sizeof(struct sde_splash_display));
  1147. }
  1148. static void _sde_kms_release_splash_resource(struct sde_kms *sde_kms,
  1149. struct drm_crtc *crtc)
  1150. {
  1151. struct msm_drm_private *priv;
  1152. struct sde_splash_display *splash_display;
  1153. int i;
  1154. if (!sde_kms || !crtc)
  1155. return;
  1156. priv = sde_kms->dev->dev_private;
  1157. if (!crtc->state->active || !sde_kms->splash_data.num_splash_displays)
  1158. return;
  1159. SDE_EVT32(DRMID(crtc), crtc->state->active,
  1160. sde_kms->splash_data.num_splash_displays);
  1161. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  1162. splash_display = &sde_kms->splash_data.splash_display[i];
  1163. if (splash_display->encoder &&
  1164. crtc == splash_display->encoder->crtc)
  1165. break;
  1166. }
  1167. if (i >= MAX_DSI_DISPLAYS)
  1168. return;
  1169. if (splash_display->cont_splash_enabled) {
  1170. sde_encoder_update_caps_for_cont_splash(splash_display->encoder,
  1171. splash_display, false);
  1172. _sde_kms_free_splash_display_data(sde_kms, splash_display);
  1173. }
  1174. /* remove the votes if all displays are done with splash */
  1175. if (!sde_kms->splash_data.num_splash_displays) {
  1176. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  1177. sde_power_data_bus_set_quota(&priv->phandle, i,
  1178. SDE_POWER_HANDLE_ENABLE_BUS_AB_QUOTA,
  1179. priv->phandle.ib_quota[i] ? priv->phandle.ib_quota[i] :
  1180. SDE_POWER_HANDLE_ENABLE_BUS_IB_QUOTA);
  1181. pm_runtime_put_sync(sde_kms->dev->dev);
  1182. }
  1183. }
  1184. static void sde_kms_cancel_delayed_work(struct drm_crtc *crtc)
  1185. {
  1186. struct drm_connector *connector;
  1187. struct drm_connector_list_iter iter;
  1188. struct drm_encoder *encoder;
  1189. /* Cancel CRTC work */
  1190. sde_crtc_cancel_delayed_work(crtc);
  1191. /* Cancel ESD work */
  1192. drm_connector_list_iter_begin(crtc->dev, &iter);
  1193. drm_for_each_connector_iter(connector, &iter)
  1194. if (drm_connector_mask(connector) & crtc->state->connector_mask)
  1195. sde_connector_schedule_status_work(connector, false);
  1196. drm_connector_list_iter_end(&iter);
  1197. /* Cancel Idle-PC work */
  1198. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  1199. if (sde_encoder_in_clone_mode(encoder))
  1200. continue;
  1201. sde_encoder_cancel_delayed_work(encoder);
  1202. }
  1203. }
  1204. int sde_kms_vm_pre_release(struct sde_kms *sde_kms,
  1205. struct drm_atomic_state *state, bool is_primary)
  1206. {
  1207. struct drm_crtc *crtc;
  1208. struct drm_encoder *encoder;
  1209. struct msm_drm_private *priv;
  1210. int rc = 0;
  1211. crtc = sde_kms_vm_get_vm_crtc(state);
  1212. if (!crtc)
  1213. return 0;
  1214. priv = sde_kms->dev->dev_private;
  1215. /* if vm_req is enabled, once CRTC on the commit is guaranteed */
  1216. sde_kms_wait_for_frame_transfer_complete(&sde_kms->base, crtc);
  1217. sde_dbg_set_hw_ownership_status(false);
  1218. sde_kms_cancel_delayed_work(crtc);
  1219. kthread_flush_worker(&priv->event_thread[crtc->index].worker);
  1220. /* Flush pp_event thread queue for any pending events */
  1221. kthread_flush_worker(&priv->pp_event_worker);
  1222. /* disable SDE encoder irq's */
  1223. drm_for_each_encoder_mask(encoder, crtc->dev,
  1224. crtc->state->encoder_mask) {
  1225. if (sde_encoder_in_clone_mode(encoder))
  1226. continue;
  1227. sde_encoder_irq_control(encoder, false);
  1228. }
  1229. if (is_primary) {
  1230. _sde_kms_update_pm_qos_irq_request(sde_kms, &CPU_MASK_ALL);
  1231. /* disable vblank events */
  1232. drm_crtc_vblank_off(crtc);
  1233. /* reset sw state */
  1234. sde_crtc_reset_sw_state(crtc);
  1235. }
  1236. return rc;
  1237. }
  1238. int sde_kms_vm_trusted_post_commit(struct sde_kms *sde_kms,
  1239. struct drm_atomic_state *state)
  1240. {
  1241. struct sde_vm_ops *vm_ops;
  1242. struct drm_crtc *crtc;
  1243. struct sde_crtc_state *cstate;
  1244. struct drm_crtc_state *new_cstate;
  1245. enum sde_crtc_vm_req vm_req;
  1246. int rc = 0;
  1247. if (!sde_kms || !sde_vm_is_enabled(sde_kms))
  1248. return -EINVAL;
  1249. vm_ops = sde_vm_get_ops(sde_kms);
  1250. crtc = sde_kms_vm_get_vm_crtc(state);
  1251. if (sde_kms->vm->lastclose_in_progress && !crtc) {
  1252. sde_dbg_set_hw_ownership_status(false);
  1253. goto relase_vm;
  1254. }
  1255. if (!crtc)
  1256. return 0;
  1257. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  1258. cstate = to_sde_crtc_state(new_cstate);
  1259. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  1260. if (vm_req != VM_REQ_RELEASE)
  1261. return 0;
  1262. relase_vm:
  1263. sde_kms_vm_pre_release(sde_kms, state, false);
  1264. sde_kms_vm_set_sid(sde_kms, 0);
  1265. sde_vm_lock(sde_kms);
  1266. if (vm_ops->vm_release)
  1267. rc = vm_ops->vm_release(sde_kms);
  1268. sde_vm_unlock(sde_kms);
  1269. return rc;
  1270. }
  1271. int sde_kms_vm_primary_post_commit(struct sde_kms *sde_kms,
  1272. struct drm_atomic_state *state)
  1273. {
  1274. struct sde_vm_ops *vm_ops;
  1275. struct sde_crtc_state *cstate;
  1276. struct drm_crtc *crtc;
  1277. struct drm_crtc_state *new_cstate;
  1278. enum sde_crtc_vm_req vm_req;
  1279. int rc = 0;
  1280. if (!sde_kms || !sde_vm_is_enabled(sde_kms))
  1281. return -EINVAL;
  1282. vm_ops = sde_vm_get_ops(sde_kms);
  1283. crtc = sde_kms_vm_get_vm_crtc(state);
  1284. if (!crtc)
  1285. return 0;
  1286. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  1287. cstate = to_sde_crtc_state(new_cstate);
  1288. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  1289. if (vm_req != VM_REQ_RELEASE)
  1290. return 0;
  1291. /* handle SDE pre-release */
  1292. rc = sde_kms_vm_pre_release(sde_kms, state, true);
  1293. if (rc) {
  1294. SDE_ERROR("sde vm pre_release failed, rc=%d\n", rc);
  1295. goto exit;
  1296. }
  1297. /* properly handoff color processing features */
  1298. sde_cp_crtc_vm_primary_handoff(crtc);
  1299. sde_vm_lock(sde_kms);
  1300. /* handle non-SDE clients pre-release */
  1301. if (vm_ops->vm_client_pre_release) {
  1302. rc = vm_ops->vm_client_pre_release(sde_kms);
  1303. if (rc) {
  1304. SDE_ERROR("sde vm client pre_release failed, rc=%d\n",
  1305. rc);
  1306. sde_vm_unlock(sde_kms);
  1307. goto exit;
  1308. }
  1309. }
  1310. /* disable IRQ line */
  1311. sde_irq_update(&sde_kms->base, false);
  1312. /* release HW */
  1313. if (vm_ops->vm_release) {
  1314. rc = vm_ops->vm_release(sde_kms);
  1315. if (rc)
  1316. SDE_ERROR("sde vm assign failed, rc=%d\n", rc);
  1317. }
  1318. sde_vm_unlock(sde_kms);
  1319. _sde_crtc_vm_release_notify(crtc);
  1320. exit:
  1321. return rc;
  1322. }
  1323. static void sde_kms_complete_commit(struct msm_kms *kms,
  1324. struct drm_atomic_state *old_state)
  1325. {
  1326. struct sde_kms *sde_kms;
  1327. struct msm_drm_private *priv;
  1328. struct drm_crtc *crtc;
  1329. struct drm_crtc_state *old_crtc_state;
  1330. struct drm_connector *connector;
  1331. struct drm_connector_state *old_conn_state;
  1332. struct msm_display_conn_params params;
  1333. struct sde_vm_ops *vm_ops;
  1334. int i, rc = 0;
  1335. if (!kms || !old_state)
  1336. return;
  1337. sde_kms = to_sde_kms(kms);
  1338. if (!sde_kms->dev || !sde_kms->dev->dev_private)
  1339. return;
  1340. priv = sde_kms->dev->dev_private;
  1341. if (!sde_kms_power_resource_is_enabled(sde_kms->dev)) {
  1342. SDE_ERROR("power resource is not enabled\n");
  1343. return;
  1344. }
  1345. SDE_ATRACE_BEGIN("sde_kms_complete_commit");
  1346. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  1347. sde_crtc_complete_commit(crtc, old_crtc_state);
  1348. /* complete secure transitions if any */
  1349. if (sde_kms->smmu_state.transition_type == POST_COMMIT)
  1350. _sde_kms_secure_ctrl(sde_kms, crtc, true);
  1351. }
  1352. for_each_old_connector_in_state(old_state, connector,
  1353. old_conn_state, i) {
  1354. struct sde_connector *c_conn;
  1355. c_conn = to_sde_connector(connector);
  1356. if (!c_conn->ops.post_kickoff)
  1357. continue;
  1358. memset(&params, 0, sizeof(params));
  1359. sde_connector_complete_qsync_commit(connector, &params);
  1360. rc = c_conn->ops.post_kickoff(connector, &params);
  1361. if (rc) {
  1362. pr_err("Connector Post kickoff failed rc=%d\n",
  1363. rc);
  1364. }
  1365. }
  1366. vm_ops = sde_vm_get_ops(sde_kms);
  1367. if (vm_ops && vm_ops->vm_post_commit) {
  1368. rc = vm_ops->vm_post_commit(sde_kms, old_state);
  1369. if (rc)
  1370. SDE_ERROR("vm post commit failed, rc = %d\n",
  1371. rc);
  1372. }
  1373. _sde_kms_drm_check_dpms(old_state, false);
  1374. pm_runtime_put_sync(sde_kms->dev->dev);
  1375. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i)
  1376. _sde_kms_release_splash_resource(sde_kms, crtc);
  1377. SDE_EVT32_VERBOSE(SDE_EVTLOG_FUNC_EXIT);
  1378. SDE_ATRACE_END("sde_kms_complete_commit");
  1379. }
  1380. static void sde_kms_wait_for_commit_done(struct msm_kms *kms,
  1381. struct drm_crtc *crtc)
  1382. {
  1383. struct sde_kms *sde_kms;
  1384. struct drm_encoder *encoder, *cwb_enc = NULL;
  1385. struct drm_device *dev;
  1386. int ret;
  1387. bool cwb_disabling;
  1388. if (!kms || !crtc || !crtc->state) {
  1389. SDE_ERROR("invalid params\n");
  1390. return;
  1391. }
  1392. dev = crtc->dev;
  1393. sde_kms = to_sde_kms(kms);
  1394. if (!crtc->state->enable) {
  1395. SDE_DEBUG("[crtc:%d] not enable\n", crtc->base.id);
  1396. return;
  1397. }
  1398. if (!crtc->state->active) {
  1399. SDE_DEBUG("[crtc:%d] not active\n", crtc->base.id);
  1400. return;
  1401. }
  1402. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  1403. SDE_ERROR("power resource is not enabled\n");
  1404. return;
  1405. }
  1406. SDE_ATRACE_BEGIN("sde_kms_wait_for_commit_done");
  1407. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1408. cwb_disabling = false;
  1409. if (encoder->crtc != crtc) {
  1410. cwb_disabling = sde_encoder_is_cwb_disabling(encoder, crtc);
  1411. if (cwb_disabling)
  1412. cwb_enc = encoder;
  1413. else
  1414. continue;
  1415. }
  1416. /*
  1417. * Wait for post-flush if necessary to delay before
  1418. * plane_cleanup. For example, wait for vsync in case of video
  1419. * mode panels. This may be a no-op for command mode panels.
  1420. */
  1421. SDE_EVT32_VERBOSE(DRMID(crtc));
  1422. ret = sde_encoder_wait_for_event(encoder, cwb_disabling ?
  1423. MSM_ENC_TX_COMPLETE : MSM_ENC_COMMIT_DONE);
  1424. if (ret && ret != -EWOULDBLOCK) {
  1425. SDE_ERROR("crtc:%d, enc:%d, cwb_d:%d, wait for commit done failed ret:%d\n",
  1426. DRMID(crtc), DRMID(encoder), cwb_disabling, ret);
  1427. SDE_EVT32(DRMID(crtc), DRMID(encoder), cwb_disabling,
  1428. ret, SDE_EVTLOG_ERROR);
  1429. sde_crtc_request_frame_reset(crtc, encoder);
  1430. break;
  1431. }
  1432. sde_encoder_hw_fence_error_handle(encoder);
  1433. sde_crtc_complete_flip(crtc, NULL);
  1434. }
  1435. if (cwb_enc)
  1436. sde_encoder_virt_reset(cwb_enc);
  1437. if (drm_atomic_crtc_needs_modeset(crtc->state)) {
  1438. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask)
  1439. sde_encoder_reset_kickoff_timeout_ms(encoder);
  1440. }
  1441. /* avoid system cache update to set rd-noalloc bit when NSE feature is enabled */
  1442. if (!test_bit(SDE_FEATURE_SYS_CACHE_NSE, sde_kms->catalog->features))
  1443. sde_crtc_static_cache_read_kickoff(crtc);
  1444. SDE_ATRACE_END("sde_kms_wait_for_commit_done");
  1445. }
  1446. static void sde_kms_prepare_fence(struct msm_kms *kms,
  1447. struct drm_atomic_state *old_state)
  1448. {
  1449. struct drm_crtc *crtc;
  1450. struct drm_crtc_state *old_crtc_state;
  1451. int i;
  1452. if (!kms || !old_state || !old_state->dev || !old_state->acquire_ctx) {
  1453. SDE_ERROR("invalid argument(s)\n");
  1454. return;
  1455. }
  1456. SDE_ATRACE_BEGIN("sde_kms_prepare_fence");
  1457. /* old_state actually contains updated crtc pointers */
  1458. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  1459. if (crtc->state->active || crtc->state->active_changed)
  1460. sde_crtc_prepare_commit(crtc, old_crtc_state);
  1461. }
  1462. SDE_ATRACE_END("sde_kms_prepare_fence");
  1463. }
  1464. /**
  1465. * _sde_kms_get_displays - query for underlying display handles and cache them
  1466. * @sde_kms: Pointer to sde kms structure
  1467. * Returns: Zero on success
  1468. */
  1469. static int _sde_kms_get_displays(struct sde_kms *sde_kms)
  1470. {
  1471. int rc = -ENOMEM;
  1472. if (!sde_kms) {
  1473. SDE_ERROR("invalid sde kms\n");
  1474. return -EINVAL;
  1475. }
  1476. /* dsi */
  1477. sde_kms->dsi_displays = NULL;
  1478. sde_kms->dsi_display_count = dsi_display_get_num_of_displays();
  1479. if (sde_kms->dsi_display_count) {
  1480. sde_kms->dsi_displays = kcalloc(sde_kms->dsi_display_count,
  1481. sizeof(void *),
  1482. GFP_KERNEL);
  1483. if (!sde_kms->dsi_displays) {
  1484. SDE_ERROR("failed to allocate dsi displays\n");
  1485. goto exit_deinit_dsi;
  1486. }
  1487. sde_kms->dsi_display_count =
  1488. dsi_display_get_active_displays(sde_kms->dsi_displays,
  1489. sde_kms->dsi_display_count);
  1490. }
  1491. /* wb */
  1492. sde_kms->wb_displays = NULL;
  1493. sde_kms->wb_display_count = sde_wb_get_num_of_displays();
  1494. if (sde_kms->wb_display_count) {
  1495. sde_kms->wb_displays = kcalloc(sde_kms->wb_display_count,
  1496. sizeof(void *),
  1497. GFP_KERNEL);
  1498. if (!sde_kms->wb_displays) {
  1499. SDE_ERROR("failed to allocate wb displays\n");
  1500. goto exit_deinit_wb;
  1501. }
  1502. sde_kms->wb_display_count =
  1503. wb_display_get_displays(sde_kms->wb_displays,
  1504. sde_kms->wb_display_count);
  1505. }
  1506. /* dp */
  1507. sde_kms->dp_displays = NULL;
  1508. sde_kms->dp_display_count = dp_display_get_num_of_displays();
  1509. if (sde_kms->dp_display_count) {
  1510. sde_kms->dp_displays = kcalloc(sde_kms->dp_display_count,
  1511. sizeof(void *), GFP_KERNEL);
  1512. if (!sde_kms->dp_displays) {
  1513. SDE_ERROR("failed to allocate dp displays\n");
  1514. goto exit_deinit_dp;
  1515. }
  1516. sde_kms->dp_display_count =
  1517. dp_display_get_displays(sde_kms->dp_displays,
  1518. sde_kms->dp_display_count);
  1519. sde_kms->dp_stream_count = dp_display_get_num_of_streams();
  1520. }
  1521. return 0;
  1522. exit_deinit_dp:
  1523. kfree(sde_kms->dp_displays);
  1524. sde_kms->dp_stream_count = 0;
  1525. sde_kms->dp_display_count = 0;
  1526. sde_kms->dp_displays = NULL;
  1527. exit_deinit_wb:
  1528. kfree(sde_kms->wb_displays);
  1529. sde_kms->wb_display_count = 0;
  1530. sde_kms->wb_displays = NULL;
  1531. exit_deinit_dsi:
  1532. kfree(sde_kms->dsi_displays);
  1533. sde_kms->dsi_display_count = 0;
  1534. sde_kms->dsi_displays = NULL;
  1535. return rc;
  1536. }
  1537. /**
  1538. * _sde_kms_release_displays - release cache of underlying display handles
  1539. * @sde_kms: Pointer to sde kms structure
  1540. */
  1541. static void _sde_kms_release_displays(struct sde_kms *sde_kms)
  1542. {
  1543. if (!sde_kms) {
  1544. SDE_ERROR("invalid sde kms\n");
  1545. return;
  1546. }
  1547. kfree(sde_kms->wb_displays);
  1548. sde_kms->wb_displays = NULL;
  1549. sde_kms->wb_display_count = 0;
  1550. #if IS_ENABLED(CONFIG_DISPLAY_SAMSUNG)
  1551. sde_kms->dsi_display_count = 0;
  1552. kfree(sde_kms->dsi_displays);
  1553. sde_kms->dsi_displays = NULL;
  1554. #else
  1555. kfree(sde_kms->dsi_displays);
  1556. sde_kms->dsi_displays = NULL;
  1557. sde_kms->dsi_display_count = 0;
  1558. #endif
  1559. }
  1560. /**
  1561. * _sde_kms_setup_displays - create encoders, bridges and connectors
  1562. * for underlying displays
  1563. * @dev: Pointer to drm device structure
  1564. * @priv: Pointer to private drm device data
  1565. * @sde_kms: Pointer to sde kms structure
  1566. * Returns: Zero on success
  1567. */
  1568. static int _sde_kms_setup_displays(struct drm_device *dev,
  1569. struct msm_drm_private *priv,
  1570. struct sde_kms *sde_kms)
  1571. {
  1572. static const struct sde_connector_ops dsi_ops = {
  1573. .set_info_blob = dsi_conn_set_info_blob,
  1574. .detect = dsi_conn_detect,
  1575. .get_modes = dsi_connector_get_modes,
  1576. .pre_destroy = dsi_connector_put_modes,
  1577. .mode_valid = dsi_conn_mode_valid,
  1578. .get_info = dsi_display_get_info,
  1579. .set_backlight = dsi_display_set_backlight,
  1580. .soft_reset = dsi_display_soft_reset,
  1581. .pre_kickoff = dsi_conn_pre_kickoff,
  1582. .clk_ctrl = dsi_display_clk_ctrl,
  1583. .set_power = dsi_display_set_power,
  1584. .get_mode_info = dsi_conn_get_mode_info,
  1585. .get_dst_format = dsi_display_get_dst_format,
  1586. .post_kickoff = dsi_conn_post_kickoff,
  1587. .check_status = dsi_display_check_status,
  1588. .enable_event = dsi_conn_enable_event,
  1589. .cmd_transfer = dsi_display_cmd_transfer,
  1590. .cont_splash_config = dsi_display_cont_splash_config,
  1591. .cont_splash_res_disable = dsi_display_cont_splash_res_disable,
  1592. .get_panel_vfp = dsi_display_get_panel_vfp,
  1593. .get_default_lms = dsi_display_get_default_lms,
  1594. .cmd_receive = dsi_display_cmd_receive,
  1595. .install_properties = NULL,
  1596. .set_allowed_mode_switch = dsi_conn_set_allowed_mode_switch,
  1597. .set_dyn_bit_clk = dsi_conn_set_dyn_bit_clk,
  1598. .get_qsync_min_fps = dsi_conn_get_qsync_min_fps,
  1599. .get_avr_step_fps = dsi_conn_get_avr_step_fps,
  1600. .prepare_commit = dsi_conn_prepare_commit,
  1601. .set_submode_info = dsi_conn_set_submode_blob_info,
  1602. .get_num_lm_from_mode = dsi_conn_get_lm_from_mode,
  1603. .update_transfer_time = dsi_display_update_transfer_time,
  1604. .get_panel_scan_line = dsi_display_get_panel_scan_line,
  1605. };
  1606. static const struct sde_connector_ops wb_ops = {
  1607. .post_init = sde_wb_connector_post_init,
  1608. .set_info_blob = sde_wb_connector_set_info_blob,
  1609. .detect = sde_wb_connector_detect,
  1610. .get_modes = sde_wb_connector_get_modes,
  1611. .set_property = sde_wb_connector_set_property,
  1612. .get_info = sde_wb_get_info,
  1613. .soft_reset = NULL,
  1614. .get_mode_info = sde_wb_get_mode_info,
  1615. .get_dst_format = NULL,
  1616. .check_status = NULL,
  1617. .cmd_transfer = NULL,
  1618. .cont_splash_config = NULL,
  1619. .cont_splash_res_disable = NULL,
  1620. .get_panel_vfp = NULL,
  1621. .cmd_receive = NULL,
  1622. .install_properties = NULL,
  1623. .set_dyn_bit_clk = NULL,
  1624. .set_allowed_mode_switch = NULL,
  1625. .update_transfer_time = NULL,
  1626. };
  1627. static const struct sde_connector_ops dp_ops = {
  1628. .post_init = dp_connector_post_init,
  1629. .detect = dp_connector_detect,
  1630. .get_modes = dp_connector_get_modes,
  1631. .atomic_check = dp_connector_atomic_check,
  1632. .mode_valid = dp_connector_mode_valid,
  1633. .get_info = dp_connector_get_info,
  1634. .get_mode_info = dp_connector_get_mode_info,
  1635. .post_open = dp_connector_post_open,
  1636. .check_status = NULL,
  1637. .set_colorspace = dp_connector_set_colorspace,
  1638. .config_hdr = dp_connector_config_hdr,
  1639. .cmd_transfer = NULL,
  1640. .cont_splash_config = NULL,
  1641. .cont_splash_res_disable = NULL,
  1642. .get_panel_vfp = NULL,
  1643. .update_pps = dp_connector_update_pps,
  1644. .cmd_receive = NULL,
  1645. .install_properties = dp_connector_install_properties,
  1646. .set_allowed_mode_switch = NULL,
  1647. .set_dyn_bit_clk = NULL,
  1648. .update_transfer_time = NULL,
  1649. };
  1650. struct msm_display_info info;
  1651. struct drm_encoder *encoder;
  1652. void *display, *connector;
  1653. int i, max_encoders;
  1654. int rc = 0;
  1655. u32 dsc_count = 0, mixer_count = 0;
  1656. u32 max_dp_dsc_count, max_dp_mixer_count;
  1657. if (!dev || !priv || !sde_kms) {
  1658. SDE_ERROR("invalid argument(s)\n");
  1659. return -EINVAL;
  1660. }
  1661. max_encoders = sde_kms->dsi_display_count + sde_kms->wb_display_count +
  1662. sde_kms->dp_display_count +
  1663. sde_kms->dp_stream_count;
  1664. if (max_encoders > ARRAY_SIZE(priv->encoders)) {
  1665. max_encoders = ARRAY_SIZE(priv->encoders);
  1666. SDE_ERROR("capping number of displays to %d", max_encoders);
  1667. }
  1668. /* wb */
  1669. for (i = 0; i < sde_kms->wb_display_count &&
  1670. priv->num_encoders < max_encoders; ++i) {
  1671. display = sde_kms->wb_displays[i];
  1672. encoder = NULL;
  1673. memset(&info, 0x0, sizeof(info));
  1674. rc = sde_wb_get_info(NULL, &info, display);
  1675. if (rc) {
  1676. SDE_ERROR("wb get_info %d failed\n", i);
  1677. continue;
  1678. }
  1679. encoder = sde_encoder_init(dev, &info);
  1680. if (IS_ERR_OR_NULL(encoder)) {
  1681. SDE_ERROR("encoder init failed for wb %d\n", i);
  1682. continue;
  1683. }
  1684. rc = sde_wb_drm_init(display, encoder);
  1685. if (rc) {
  1686. SDE_ERROR("wb bridge %d init failed, %d\n", i, rc);
  1687. sde_encoder_destroy(encoder);
  1688. continue;
  1689. }
  1690. connector = sde_connector_init(dev,
  1691. encoder,
  1692. 0,
  1693. display,
  1694. &wb_ops,
  1695. DRM_CONNECTOR_POLL_HPD,
  1696. DRM_MODE_CONNECTOR_VIRTUAL);
  1697. if (connector) {
  1698. priv->encoders[priv->num_encoders++] = encoder;
  1699. priv->connectors[priv->num_connectors++] = connector;
  1700. } else {
  1701. SDE_ERROR("wb %d connector init failed\n", i);
  1702. sde_wb_drm_deinit(display);
  1703. sde_encoder_destroy(encoder);
  1704. }
  1705. }
  1706. /* dsi */
  1707. for (i = 0; i < sde_kms->dsi_display_count &&
  1708. priv->num_encoders < max_encoders; ++i) {
  1709. display = sde_kms->dsi_displays[i];
  1710. encoder = NULL;
  1711. memset(&info, 0x0, sizeof(info));
  1712. rc = dsi_display_get_info(NULL, &info, display);
  1713. if (rc) {
  1714. SDE_ERROR("dsi get_info %d failed\n", i);
  1715. continue;
  1716. }
  1717. encoder = sde_encoder_init(dev, &info);
  1718. if (IS_ERR_OR_NULL(encoder)) {
  1719. SDE_ERROR("encoder init failed for dsi %d\n", i);
  1720. continue;
  1721. }
  1722. rc = dsi_display_drm_bridge_init(display, encoder);
  1723. if (rc) {
  1724. SDE_ERROR("dsi bridge %d init failed, %d\n", i, rc);
  1725. sde_encoder_destroy(encoder);
  1726. continue;
  1727. }
  1728. connector = sde_connector_init(dev,
  1729. encoder,
  1730. dsi_display_get_drm_panel(display),
  1731. display,
  1732. &dsi_ops,
  1733. DRM_CONNECTOR_POLL_HPD,
  1734. DRM_MODE_CONNECTOR_DSI);
  1735. if (connector) {
  1736. priv->encoders[priv->num_encoders++] = encoder;
  1737. priv->connectors[priv->num_connectors++] = connector;
  1738. } else {
  1739. SDE_ERROR("dsi %d connector init failed\n", i);
  1740. dsi_display_drm_bridge_deinit(display);
  1741. sde_encoder_destroy(encoder);
  1742. continue;
  1743. }
  1744. rc = dsi_display_drm_ext_bridge_init(display,
  1745. encoder, connector);
  1746. if (rc) {
  1747. SDE_ERROR("dsi %d ext bridge init failed\n", rc);
  1748. dsi_display_drm_bridge_deinit(display);
  1749. sde_connector_destroy(connector);
  1750. sde_encoder_destroy(encoder);
  1751. }
  1752. dsc_count += info.dsc_count;
  1753. mixer_count += info.lm_count;
  1754. if (dsi_display_has_dsc_switch_support(display))
  1755. sde_kms->dsc_switch_support = true;
  1756. }
  1757. if (sde_kms->catalog->allowed_dsc_reservation_switch &&
  1758. !sde_kms->dsc_switch_support) {
  1759. SDE_DEBUG("dsc switch not supported\n");
  1760. sde_kms->catalog->allowed_dsc_reservation_switch = 0;
  1761. }
  1762. max_dp_mixer_count = sde_kms->catalog->mixer_count > mixer_count ?
  1763. sde_kms->catalog->mixer_count - mixer_count : 0;
  1764. max_dp_dsc_count = sde_kms->catalog->dsc_count > dsc_count ?
  1765. sde_kms->catalog->dsc_count - dsc_count : 0;
  1766. if (sde_kms->catalog->allowed_dsc_reservation_switch &
  1767. SDE_DP_DSC_RESERVATION_SWITCH)
  1768. max_dp_dsc_count = sde_kms->catalog->dsc_count;
  1769. /* dp */
  1770. for (i = 0; i < sde_kms->dp_display_count &&
  1771. priv->num_encoders < max_encoders; ++i) {
  1772. int idx;
  1773. display = sde_kms->dp_displays[i];
  1774. encoder = NULL;
  1775. memset(&info, 0x0, sizeof(info));
  1776. rc = dp_connector_get_info(NULL, &info, display);
  1777. if (rc) {
  1778. SDE_ERROR("dp get_info %d failed\n", i);
  1779. continue;
  1780. }
  1781. encoder = sde_encoder_init(dev, &info);
  1782. if (IS_ERR_OR_NULL(encoder)) {
  1783. SDE_ERROR("dp encoder init failed %d\n", i);
  1784. continue;
  1785. }
  1786. rc = dp_drm_bridge_init(display, encoder,
  1787. max_dp_mixer_count, max_dp_dsc_count);
  1788. if (rc) {
  1789. SDE_ERROR("dp bridge %d init failed, %d\n", i, rc);
  1790. sde_encoder_destroy(encoder);
  1791. continue;
  1792. }
  1793. connector = sde_connector_init(dev,
  1794. encoder,
  1795. NULL,
  1796. display,
  1797. &dp_ops,
  1798. DRM_CONNECTOR_POLL_HPD,
  1799. DRM_MODE_CONNECTOR_DisplayPort);
  1800. if (connector) {
  1801. priv->encoders[priv->num_encoders++] = encoder;
  1802. priv->connectors[priv->num_connectors++] = connector;
  1803. } else {
  1804. SDE_ERROR("dp %d connector init failed\n", i);
  1805. dp_drm_bridge_deinit(display);
  1806. sde_encoder_destroy(encoder);
  1807. }
  1808. /* update display cap to MST_MODE for DP MST encoders */
  1809. info.capabilities |= MSM_DISPLAY_CAP_MST_MODE;
  1810. for (idx = 0; idx < sde_kms->dp_stream_count &&
  1811. priv->num_encoders < max_encoders; idx++) {
  1812. info.h_tile_instance[0] = idx;
  1813. encoder = sde_encoder_init(dev, &info);
  1814. if (IS_ERR_OR_NULL(encoder)) {
  1815. SDE_ERROR("dp mst encoder init failed %d\n", i);
  1816. continue;
  1817. }
  1818. rc = dp_mst_drm_bridge_init(display, encoder);
  1819. if (rc) {
  1820. SDE_ERROR("dp mst bridge %d init failed, %d\n",
  1821. i, rc);
  1822. sde_encoder_destroy(encoder);
  1823. continue;
  1824. }
  1825. priv->encoders[priv->num_encoders++] = encoder;
  1826. }
  1827. }
  1828. return 0;
  1829. }
  1830. static void _sde_kms_drm_obj_destroy(struct sde_kms *sde_kms)
  1831. {
  1832. struct msm_drm_private *priv;
  1833. int i;
  1834. if (!sde_kms) {
  1835. SDE_ERROR("invalid sde_kms\n");
  1836. return;
  1837. } else if (!sde_kms->dev) {
  1838. SDE_ERROR("invalid dev\n");
  1839. return;
  1840. } else if (!sde_kms->dev->dev_private) {
  1841. SDE_ERROR("invalid dev_private\n");
  1842. return;
  1843. }
  1844. priv = sde_kms->dev->dev_private;
  1845. for (i = 0; i < priv->num_crtcs; i++)
  1846. priv->crtcs[i]->funcs->destroy(priv->crtcs[i]);
  1847. priv->num_crtcs = 0;
  1848. for (i = 0; i < priv->num_planes; i++)
  1849. priv->planes[i]->funcs->destroy(priv->planes[i]);
  1850. priv->num_planes = 0;
  1851. for (i = 0; i < priv->num_connectors; i++)
  1852. priv->connectors[i]->funcs->destroy(priv->connectors[i]);
  1853. priv->num_connectors = 0;
  1854. for (i = 0; i < priv->num_encoders; i++)
  1855. priv->encoders[i]->funcs->destroy(priv->encoders[i]);
  1856. priv->num_encoders = 0;
  1857. _sde_kms_release_displays(sde_kms);
  1858. }
  1859. static int _sde_kms_drm_obj_init(struct sde_kms *sde_kms)
  1860. {
  1861. struct drm_device *dev;
  1862. struct drm_plane *primary_planes[MAX_PLANES], *plane;
  1863. struct drm_crtc *crtc;
  1864. struct msm_drm_private *priv;
  1865. struct sde_mdss_cfg *catalog;
  1866. int primary_planes_idx = 0, i, ret;
  1867. int max_crtc_count;
  1868. u32 sspp_id[MAX_PLANES];
  1869. u32 master_plane_id[MAX_PLANES];
  1870. u32 num_virt_planes = 0, dummy_mixer_count = 0;
  1871. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  1872. SDE_ERROR("invalid sde_kms\n");
  1873. return -EINVAL;
  1874. }
  1875. dev = sde_kms->dev;
  1876. priv = dev->dev_private;
  1877. catalog = sde_kms->catalog;
  1878. ret = sde_core_irq_domain_add(sde_kms);
  1879. if (ret)
  1880. goto fail_irq;
  1881. /*
  1882. * Query for underlying display drivers, and create connectors,
  1883. * bridges and encoders for them.
  1884. */
  1885. if (!_sde_kms_get_displays(sde_kms))
  1886. (void)_sde_kms_setup_displays(dev, priv, sde_kms);
  1887. for (i = 0; i < catalog->mixer_count; i++)
  1888. if (catalog->mixer[i].dummy_mixer)
  1889. dummy_mixer_count++;
  1890. max_crtc_count = catalog->mixer_count - dummy_mixer_count;
  1891. /* Create the planes */
  1892. for (i = 0; i < catalog->sspp_count; i++) {
  1893. bool primary = true;
  1894. if (primary_planes_idx >= max_crtc_count)
  1895. primary = false;
  1896. plane = sde_plane_init(dev, catalog->sspp[i].id, primary,
  1897. (1UL << max_crtc_count) - 1, 0);
  1898. if (IS_ERR(plane)) {
  1899. SDE_ERROR("sde_plane_init failed\n");
  1900. ret = PTR_ERR(plane);
  1901. goto fail;
  1902. }
  1903. priv->planes[priv->num_planes++] = plane;
  1904. if (primary)
  1905. primary_planes[primary_planes_idx++] = plane;
  1906. if (sde_hw_sspp_multirect_enabled(&catalog->sspp[i]) &&
  1907. sde_is_custom_client()) {
  1908. int priority =
  1909. catalog->sspp[i].sblk->smart_dma_priority;
  1910. sspp_id[priority - 1] = catalog->sspp[i].id;
  1911. master_plane_id[priority - 1] = plane->base.id;
  1912. num_virt_planes++;
  1913. }
  1914. }
  1915. /* Initialize smart DMA virtual planes */
  1916. for (i = 0; i < num_virt_planes; i++) {
  1917. plane = sde_plane_init(dev, sspp_id[i], false,
  1918. (1UL << max_crtc_count) - 1, master_plane_id[i]);
  1919. if (IS_ERR(plane)) {
  1920. SDE_ERROR("sde_plane for virtual SSPP init failed\n");
  1921. ret = PTR_ERR(plane);
  1922. goto fail;
  1923. }
  1924. priv->planes[priv->num_planes++] = plane;
  1925. }
  1926. max_crtc_count = min(max_crtc_count, primary_planes_idx);
  1927. /* Create one CRTC per encoder */
  1928. for (i = 0; i < max_crtc_count; i++) {
  1929. crtc = sde_crtc_init(dev, primary_planes[i]);
  1930. if (IS_ERR(crtc)) {
  1931. ret = PTR_ERR(crtc);
  1932. goto fail;
  1933. }
  1934. priv->crtcs[priv->num_crtcs++] = crtc;
  1935. }
  1936. if (sde_is_custom_client()) {
  1937. /* All CRTCs are compatible with all planes */
  1938. for (i = 0; i < priv->num_planes; i++)
  1939. priv->planes[i]->possible_crtcs =
  1940. (1 << priv->num_crtcs) - 1;
  1941. }
  1942. /* All CRTCs are compatible with all encoders */
  1943. for (i = 0; i < priv->num_encoders; i++)
  1944. priv->encoders[i]->possible_crtcs = (1 << priv->num_crtcs) - 1;
  1945. return 0;
  1946. fail:
  1947. _sde_kms_drm_obj_destroy(sde_kms);
  1948. fail_irq:
  1949. sde_core_irq_domain_fini(sde_kms);
  1950. return ret;
  1951. }
  1952. /**
  1953. * sde_kms_timeline_status - provides current timeline status
  1954. * This API should be called without mode config lock.
  1955. * @dev: Pointer to drm device
  1956. */
  1957. void sde_kms_timeline_status(struct drm_device *dev)
  1958. {
  1959. struct drm_crtc *crtc;
  1960. struct drm_connector *conn;
  1961. struct drm_connector_list_iter conn_iter;
  1962. if (!dev) {
  1963. SDE_ERROR("invalid drm device node\n");
  1964. return;
  1965. }
  1966. drm_for_each_crtc(crtc, dev)
  1967. sde_crtc_timeline_status(crtc);
  1968. if (mutex_is_locked(&dev->mode_config.mutex)) {
  1969. /*
  1970. *Probably locked from last close dumping status anyway
  1971. */
  1972. SDE_ERROR("dumping conn_timeline without mode_config lock\n");
  1973. drm_connector_list_iter_begin(dev, &conn_iter);
  1974. drm_for_each_connector_iter(conn, &conn_iter)
  1975. sde_conn_timeline_status(conn);
  1976. drm_connector_list_iter_end(&conn_iter);
  1977. return;
  1978. }
  1979. mutex_lock(&dev->mode_config.mutex);
  1980. drm_connector_list_iter_begin(dev, &conn_iter);
  1981. drm_for_each_connector_iter(conn, &conn_iter)
  1982. sde_conn_timeline_status(conn);
  1983. drm_connector_list_iter_end(&conn_iter);
  1984. mutex_unlock(&dev->mode_config.mutex);
  1985. }
  1986. #if IS_ENABLED(CONFIG_DISPLAY_SAMSUNG)
  1987. int sde_core_perf_sysfs_init(struct sde_kms *sde_kms);
  1988. int sde_core_perf_sysfs_deinit(struct sde_kms *sde_kms);
  1989. #endif
  1990. static int sde_kms_postinit(struct msm_kms *kms)
  1991. {
  1992. struct sde_kms *sde_kms = to_sde_kms(kms);
  1993. struct drm_device *dev;
  1994. struct drm_crtc *crtc;
  1995. struct msm_drm_private *priv;
  1996. int i, rc;
  1997. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev ||
  1998. !sde_kms->dev->dev_private) {
  1999. SDE_ERROR("invalid sde_kms\n");
  2000. return -EINVAL;
  2001. }
  2002. dev = sde_kms->dev;
  2003. priv = sde_kms->dev->dev_private;
  2004. /*
  2005. * Handle (re)initializations during power enable, the sde power
  2006. * event call has to be after drm_irq_install to handle irq update.
  2007. */
  2008. sde_kms_handle_power_event(SDE_POWER_EVENT_POST_ENABLE, sde_kms);
  2009. sde_kms->power_event = sde_power_handle_register_event(&priv->phandle,
  2010. SDE_POWER_EVENT_POST_ENABLE |
  2011. SDE_POWER_EVENT_PRE_DISABLE,
  2012. sde_kms_handle_power_event, sde_kms, "kms");
  2013. if (sde_kms->splash_data.num_splash_displays) {
  2014. SDE_DEBUG("Skipping MDP Resources disable\n");
  2015. } else {
  2016. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  2017. sde_power_data_bus_set_quota(&priv->phandle, i,
  2018. SDE_POWER_HANDLE_ENABLE_BUS_AB_QUOTA,
  2019. SDE_POWER_HANDLE_ENABLE_BUS_IB_QUOTA);
  2020. pm_runtime_put_sync(sde_kms->dev->dev);
  2021. }
  2022. rc = _sde_debugfs_init(sde_kms);
  2023. if (rc)
  2024. SDE_ERROR("sde_debugfs init failed: %d\n", rc);
  2025. #if IS_ENABLED(CONFIG_DISPLAY_SAMSUNG)
  2026. rc = sde_core_perf_sysfs_init(sde_kms);
  2027. if (rc)
  2028. SDE_ERROR("sde_core_sysfs init failed: %d\n", rc);
  2029. #endif
  2030. drm_for_each_crtc(crtc, dev)
  2031. sde_crtc_post_init(dev, crtc);
  2032. return rc;
  2033. }
  2034. static long sde_kms_round_pixclk(struct msm_kms *kms, unsigned long rate,
  2035. struct drm_encoder *encoder)
  2036. {
  2037. return rate;
  2038. }
  2039. static void _sde_kms_hw_destroy(struct sde_kms *sde_kms,
  2040. struct platform_device *pdev)
  2041. {
  2042. struct drm_device *dev;
  2043. struct msm_drm_private *priv;
  2044. struct sde_vm_ops *vm_ops;
  2045. int i;
  2046. if (!sde_kms || !pdev)
  2047. return;
  2048. dev = sde_kms->dev;
  2049. if (!dev)
  2050. return;
  2051. priv = dev->dev_private;
  2052. if (!priv)
  2053. return;
  2054. if (sde_kms->genpd_init) {
  2055. sde_kms->genpd_init = false;
  2056. pm_genpd_remove(&sde_kms->genpd);
  2057. of_genpd_del_provider(pdev->dev.of_node);
  2058. }
  2059. vm_ops = sde_vm_get_ops(sde_kms);
  2060. if (vm_ops && vm_ops->vm_deinit)
  2061. vm_ops->vm_deinit(sde_kms, vm_ops);
  2062. if (sde_kms->hw_intr)
  2063. sde_hw_intr_destroy(sde_kms->hw_intr);
  2064. sde_kms->hw_intr = NULL;
  2065. if (sde_kms->power_event)
  2066. sde_power_handle_unregister_event(
  2067. &priv->phandle, sde_kms->power_event);
  2068. _sde_kms_release_displays(sde_kms);
  2069. _sde_kms_unmap_all_splash_regions(sde_kms);
  2070. #if IS_ENABLED(CONFIG_DISPLAY_SAMSUNG)
  2071. sde_core_perf_sysfs_deinit(sde_kms);
  2072. #endif
  2073. if (sde_kms->catalog) {
  2074. for (i = 0; i < sde_kms->catalog->vbif_count; i++) {
  2075. u32 vbif_idx = sde_kms->catalog->vbif[i].id;
  2076. if ((vbif_idx < VBIF_MAX) && sde_kms->hw_vbif[vbif_idx])
  2077. sde_hw_vbif_destroy(sde_kms->hw_vbif[vbif_idx]);
  2078. }
  2079. }
  2080. if (sde_kms->rm_init)
  2081. sde_rm_destroy(&sde_kms->rm);
  2082. sde_kms->rm_init = false;
  2083. if (sde_kms->catalog)
  2084. sde_hw_catalog_deinit(sde_kms->catalog);
  2085. sde_kms->catalog = NULL;
  2086. if (sde_kms->sid)
  2087. msm_iounmap(pdev, sde_kms->sid);
  2088. sde_kms->sid = NULL;
  2089. if (sde_kms->reg_dma)
  2090. msm_iounmap(pdev, sde_kms->reg_dma);
  2091. sde_kms->reg_dma = NULL;
  2092. if (sde_kms->vbif[VBIF_NRT])
  2093. msm_iounmap(pdev, sde_kms->vbif[VBIF_NRT]);
  2094. sde_kms->vbif[VBIF_NRT] = NULL;
  2095. if (sde_kms->vbif[VBIF_RT])
  2096. msm_iounmap(pdev, sde_kms->vbif[VBIF_RT]);
  2097. sde_kms->vbif[VBIF_RT] = NULL;
  2098. if (sde_kms->mmio)
  2099. msm_iounmap(pdev, sde_kms->mmio);
  2100. sde_kms->mmio = NULL;
  2101. sde_reg_dma_deinit();
  2102. _sde_kms_mmu_destroy(sde_kms);
  2103. }
  2104. int sde_kms_mmu_detach(struct sde_kms *sde_kms, bool secure_only)
  2105. {
  2106. int i;
  2107. if (!sde_kms)
  2108. return -EINVAL;
  2109. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  2110. struct msm_mmu *mmu;
  2111. struct msm_gem_address_space *aspace = sde_kms->aspace[i];
  2112. if (!aspace)
  2113. continue;
  2114. mmu = sde_kms->aspace[i]->mmu;
  2115. if (secure_only &&
  2116. !aspace->mmu->funcs->is_domain_secure(mmu))
  2117. continue;
  2118. /* cleanup aspace before detaching */
  2119. msm_gem_aspace_domain_attach_detach_update(aspace, true);
  2120. SDE_DEBUG("Detaching domain:%d\n", i);
  2121. aspace->mmu->funcs->detach(mmu, (const char **)iommu_ports,
  2122. ARRAY_SIZE(iommu_ports));
  2123. aspace->domain_attached = false;
  2124. }
  2125. return 0;
  2126. }
  2127. int sde_kms_mmu_attach(struct sde_kms *sde_kms, bool secure_only)
  2128. {
  2129. int i;
  2130. if (!sde_kms)
  2131. return -EINVAL;
  2132. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  2133. struct msm_mmu *mmu;
  2134. struct msm_gem_address_space *aspace = sde_kms->aspace[i];
  2135. if (!aspace)
  2136. continue;
  2137. mmu = sde_kms->aspace[i]->mmu;
  2138. if (secure_only &&
  2139. !aspace->mmu->funcs->is_domain_secure(mmu))
  2140. continue;
  2141. SDE_DEBUG("Attaching domain:%d\n", i);
  2142. aspace->mmu->funcs->attach(mmu, (const char **)iommu_ports,
  2143. ARRAY_SIZE(iommu_ports));
  2144. aspace->domain_attached = true;
  2145. msm_gem_aspace_domain_attach_detach_update(aspace, false);
  2146. }
  2147. return 0;
  2148. }
  2149. static void sde_kms_destroy(struct msm_kms *kms)
  2150. {
  2151. struct sde_kms *sde_kms;
  2152. struct drm_device *dev;
  2153. if (!kms) {
  2154. SDE_ERROR("invalid kms\n");
  2155. return;
  2156. }
  2157. sde_kms = to_sde_kms(kms);
  2158. dev = sde_kms->dev;
  2159. if (!dev || !dev->dev) {
  2160. SDE_ERROR("invalid device\n");
  2161. return;
  2162. }
  2163. _sde_kms_hw_destroy(sde_kms, to_platform_device(dev->dev));
  2164. kfree(sde_kms);
  2165. }
  2166. static void sde_kms_helper_clear_dim_layers(struct drm_atomic_state *state, struct drm_crtc *crtc)
  2167. {
  2168. struct drm_crtc_state *crtc_state = NULL;
  2169. struct sde_crtc_state *c_state;
  2170. if (!state || !crtc) {
  2171. SDE_ERROR("invalid params\n");
  2172. return;
  2173. }
  2174. crtc_state = drm_atomic_get_new_crtc_state(state, crtc);
  2175. c_state = to_sde_crtc_state(crtc_state);
  2176. _sde_crtc_clear_dim_layers_v1(crtc_state);
  2177. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, c_state->dirty);
  2178. }
  2179. static int sde_kms_set_crtc_for_conn(struct drm_device *dev,
  2180. struct drm_encoder *enc, struct drm_atomic_state *state)
  2181. {
  2182. struct drm_connector *conn = NULL;
  2183. struct drm_connector *tmp_conn = NULL;
  2184. struct drm_connector_list_iter conn_iter;
  2185. struct drm_crtc_state *crtc_state = NULL;
  2186. struct drm_connector_state *conn_state = NULL;
  2187. int ret = 0;
  2188. drm_connector_list_iter_begin(dev, &conn_iter);
  2189. drm_for_each_connector_iter(tmp_conn, &conn_iter) {
  2190. if (enc == tmp_conn->state->best_encoder) {
  2191. conn = tmp_conn;
  2192. break;
  2193. }
  2194. }
  2195. drm_connector_list_iter_end(&conn_iter);
  2196. if (!conn || !enc->crtc) {
  2197. SDE_ERROR("invalid params for enc:%d\n", DRMID(enc));
  2198. return -EINVAL;
  2199. }
  2200. crtc_state = drm_atomic_get_crtc_state(state, enc->crtc);
  2201. if (IS_ERR(crtc_state)) {
  2202. ret = PTR_ERR(crtc_state);
  2203. SDE_ERROR("error %d getting crtc %d state\n",
  2204. ret, DRMID(enc->crtc));
  2205. return ret;
  2206. }
  2207. conn_state = drm_atomic_get_connector_state(state, conn);
  2208. if (IS_ERR(conn_state)) {
  2209. ret = PTR_ERR(conn_state);
  2210. SDE_ERROR("error %d getting connector %d state\n",
  2211. ret, DRMID(conn));
  2212. return ret;
  2213. }
  2214. crtc_state->active = true;
  2215. crtc_state->enable = true;
  2216. ret = drm_atomic_set_crtc_for_connector(conn_state, enc->crtc);
  2217. if (ret)
  2218. SDE_ERROR("error %d setting the crtc\n", ret);
  2219. return ret;
  2220. }
  2221. static void _sde_kms_plane_force_remove(struct drm_plane *plane,
  2222. struct drm_atomic_state *state)
  2223. {
  2224. struct drm_plane_state *plane_state;
  2225. int ret = 0;
  2226. plane_state = drm_atomic_get_plane_state(state, plane);
  2227. if (IS_ERR(plane_state)) {
  2228. ret = PTR_ERR(plane_state);
  2229. SDE_ERROR("error %d getting plane %d state\n",
  2230. ret, plane->base.id);
  2231. return;
  2232. }
  2233. plane->old_fb = plane->fb;
  2234. SDE_DEBUG("disabling plane %d\n", plane->base.id);
  2235. ret = drm_atomic_set_crtc_for_plane(plane_state, NULL);
  2236. if (ret != 0)
  2237. SDE_ERROR("error %d disabling plane %d\n", ret,
  2238. plane->base.id);
  2239. drm_atomic_set_fb_for_plane(plane_state, NULL);
  2240. }
  2241. static int _sde_kms_connector_add_refcount(struct sde_kms *sde_kms,
  2242. struct drm_atomic_state *state)
  2243. {
  2244. struct drm_device *dev = sde_kms->dev;
  2245. struct drm_connector *conn;
  2246. struct drm_connector_state *conn_state;
  2247. struct drm_connector_list_iter conn_iter;
  2248. struct sde_connector_state *c_state;
  2249. int ret = 0;
  2250. drm_connector_list_iter_begin(dev, &conn_iter);
  2251. drm_for_each_connector_iter(conn, &conn_iter) {
  2252. /*
  2253. * Acquire a connector reference to avoid removing
  2254. * connector in drm_release for splash and recovery cases.
  2255. */
  2256. conn_state = drm_atomic_get_connector_state(state, conn);
  2257. if (IS_ERR(conn_state)) {
  2258. ret = PTR_ERR(conn_state);
  2259. SDE_ERROR("error %d getting connector %d state\n",
  2260. ret, DRMID(conn));
  2261. return ret;
  2262. }
  2263. c_state = to_sde_connector_state(conn_state);
  2264. if (c_state->out_fb)
  2265. drm_framebuffer_put(c_state->out_fb);
  2266. }
  2267. drm_connector_list_iter_end(&conn_iter);
  2268. return ret;
  2269. }
  2270. static int _sde_kms_remove_fbs(struct sde_kms *sde_kms, struct drm_file *file,
  2271. struct drm_atomic_state *state)
  2272. {
  2273. struct drm_device *dev = sde_kms->dev;
  2274. struct drm_framebuffer *fb, *tfb;
  2275. struct list_head fbs;
  2276. struct drm_plane *plane;
  2277. struct drm_crtc *crtc = NULL;
  2278. unsigned int crtc_mask = 0;
  2279. int ret = 0;
  2280. INIT_LIST_HEAD(&fbs);
  2281. list_for_each_entry_safe(fb, tfb, &file->fbs, filp_head) {
  2282. if (drm_framebuffer_read_refcount(fb) > 1) {
  2283. list_move_tail(&fb->filp_head, &fbs);
  2284. drm_for_each_plane(plane, dev) {
  2285. if (plane->state && plane->state->fb == fb) {
  2286. if (plane->state->crtc)
  2287. crtc_mask |= drm_crtc_mask(plane->state->crtc);
  2288. _sde_kms_plane_force_remove(plane, state);
  2289. }
  2290. }
  2291. } else {
  2292. list_del_init(&fb->filp_head);
  2293. drm_framebuffer_put(fb);
  2294. }
  2295. }
  2296. if (list_empty(&fbs)) {
  2297. SDE_DEBUG("skip commit as no fb(s)\n");
  2298. if (sde_kms->dsi_display_count == sde_kms->splash_data.num_splash_displays)
  2299. _sde_kms_connector_add_refcount(sde_kms, state);
  2300. return 0;
  2301. }
  2302. drm_for_each_crtc(crtc, dev) {
  2303. if ((crtc_mask & drm_crtc_mask(crtc)) && crtc->state->active) {
  2304. struct drm_encoder *drm_enc;
  2305. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  2306. crtc->state->encoder_mask) {
  2307. ret = sde_kms_set_crtc_for_conn(dev, drm_enc, state);
  2308. if (ret)
  2309. goto error;
  2310. }
  2311. sde_kms_helper_clear_dim_layers(state, crtc);
  2312. }
  2313. }
  2314. SDE_EVT32(state, crtc_mask);
  2315. SDE_DEBUG("null commit after removing all the pipes\n");
  2316. ret = drm_atomic_commit(state);
  2317. error:
  2318. if (ret) {
  2319. /*
  2320. * move the fbs back to original list, so it would be
  2321. * handled during drm_release
  2322. */
  2323. list_for_each_entry_safe(fb, tfb, &fbs, filp_head)
  2324. list_move_tail(&fb->filp_head, &file->fbs);
  2325. if (ret == -EDEADLK || ret == -ERESTARTSYS)
  2326. SDE_DEBUG("atomic commit failed in preclose, ret:%d\n", ret);
  2327. else
  2328. SDE_ERROR("atomic commit failed in preclose, ret:%d\n", ret);
  2329. goto end;
  2330. }
  2331. while (!list_empty(&fbs)) {
  2332. fb = list_first_entry(&fbs, typeof(*fb), filp_head);
  2333. list_del_init(&fb->filp_head);
  2334. drm_framebuffer_put(fb);
  2335. }
  2336. drm_for_each_crtc(crtc, dev) {
  2337. if (!ret && crtc_mask & drm_crtc_mask(crtc))
  2338. sde_kms_cancel_delayed_work(crtc);
  2339. }
  2340. end:
  2341. return ret;
  2342. }
  2343. static void sde_kms_preclose(struct msm_kms *kms, struct drm_file *file)
  2344. {
  2345. struct sde_kms *sde_kms = to_sde_kms(kms);
  2346. struct drm_device *dev = sde_kms->dev;
  2347. struct msm_drm_private *priv = dev->dev_private;
  2348. unsigned int i;
  2349. struct drm_atomic_state *state = NULL;
  2350. struct drm_modeset_acquire_ctx ctx;
  2351. int ret = 0;
  2352. /* cancel pending flip event */
  2353. for (i = 0; i < priv->num_crtcs; i++)
  2354. sde_crtc_complete_flip(priv->crtcs[i], file);
  2355. drm_modeset_acquire_init(&ctx, 0);
  2356. retry:
  2357. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  2358. if (ret == -EDEADLK) {
  2359. drm_modeset_backoff(&ctx);
  2360. goto retry;
  2361. } else if (WARN_ON(ret)) {
  2362. goto end;
  2363. }
  2364. state = drm_atomic_state_alloc(dev);
  2365. if (!state) {
  2366. ret = -ENOMEM;
  2367. goto end;
  2368. }
  2369. state->acquire_ctx = &ctx;
  2370. for (i = 0; i < TEARDOWN_DEADLOCK_RETRY_MAX; i++) {
  2371. ret = _sde_kms_remove_fbs(sde_kms, file, state);
  2372. if (ret != -EDEADLK && ret != -ERESTARTSYS)
  2373. break;
  2374. drm_atomic_state_clear(state);
  2375. drm_modeset_backoff(&ctx);
  2376. }
  2377. end:
  2378. if (state)
  2379. drm_atomic_state_put(state);
  2380. SDE_DEBUG("sde preclose done, ret:%d\n", ret);
  2381. drm_modeset_drop_locks(&ctx);
  2382. drm_modeset_acquire_fini(&ctx);
  2383. }
  2384. static int _sde_kms_helper_reset_custom_properties(struct sde_kms *sde_kms,
  2385. struct drm_atomic_state *state)
  2386. {
  2387. struct drm_device *dev = sde_kms->dev;
  2388. struct drm_plane *plane;
  2389. struct drm_plane_state *plane_state;
  2390. struct drm_crtc *crtc;
  2391. struct drm_crtc_state *crtc_state;
  2392. struct drm_connector *conn;
  2393. struct drm_connector_state *conn_state;
  2394. struct drm_connector_list_iter conn_iter;
  2395. int ret = 0;
  2396. drm_for_each_plane(plane, dev) {
  2397. plane_state = drm_atomic_get_plane_state(state, plane);
  2398. if (IS_ERR(plane_state)) {
  2399. ret = PTR_ERR(plane_state);
  2400. SDE_ERROR("error %d getting plane %d state\n",
  2401. ret, DRMID(plane));
  2402. return ret;
  2403. }
  2404. ret = sde_plane_helper_reset_custom_properties(plane,
  2405. plane_state);
  2406. if (ret) {
  2407. SDE_ERROR("error %d resetting plane props %d\n",
  2408. ret, DRMID(plane));
  2409. return ret;
  2410. }
  2411. }
  2412. drm_for_each_crtc(crtc, dev) {
  2413. crtc_state = drm_atomic_get_crtc_state(state, crtc);
  2414. if (IS_ERR(crtc_state)) {
  2415. ret = PTR_ERR(crtc_state);
  2416. SDE_ERROR("error %d getting crtc %d state\n",
  2417. ret, DRMID(crtc));
  2418. return ret;
  2419. }
  2420. ret = sde_crtc_helper_reset_custom_properties(crtc, crtc_state);
  2421. if (ret) {
  2422. SDE_ERROR("error %d resetting crtc props %d\n",
  2423. ret, DRMID(crtc));
  2424. return ret;
  2425. }
  2426. }
  2427. drm_connector_list_iter_begin(dev, &conn_iter);
  2428. drm_for_each_connector_iter(conn, &conn_iter) {
  2429. conn_state = drm_atomic_get_connector_state(state, conn);
  2430. if (IS_ERR(conn_state)) {
  2431. ret = PTR_ERR(conn_state);
  2432. SDE_ERROR("error %d getting connector %d state\n",
  2433. ret, DRMID(conn));
  2434. return ret;
  2435. }
  2436. ret = sde_connector_helper_reset_custom_properties(conn,
  2437. conn_state);
  2438. if (ret) {
  2439. SDE_ERROR("error %d resetting connector props %d\n",
  2440. ret, DRMID(conn));
  2441. return ret;
  2442. }
  2443. }
  2444. drm_connector_list_iter_end(&conn_iter);
  2445. return ret;
  2446. }
  2447. static void sde_kms_lastclose(struct msm_kms *kms)
  2448. {
  2449. struct sde_kms *sde_kms;
  2450. struct drm_device *dev;
  2451. struct drm_atomic_state *state;
  2452. struct drm_modeset_acquire_ctx ctx;
  2453. int ret;
  2454. if (!kms) {
  2455. SDE_ERROR("invalid argument\n");
  2456. return;
  2457. }
  2458. sde_kms = to_sde_kms(kms);
  2459. dev = sde_kms->dev;
  2460. if (sde_kms && sde_kms->vm)
  2461. sde_kms->vm->lastclose_in_progress = true;
  2462. drm_modeset_acquire_init(&ctx, 0);
  2463. state = drm_atomic_state_alloc(dev);
  2464. if (!state) {
  2465. ret = -ENOMEM;
  2466. goto out_ctx;
  2467. }
  2468. state->acquire_ctx = &ctx;
  2469. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  2470. retry:
  2471. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  2472. if (ret)
  2473. goto out_state;
  2474. ret = _sde_kms_helper_reset_custom_properties(sde_kms, state);
  2475. if (ret)
  2476. goto out_state;
  2477. ret = drm_atomic_commit(state);
  2478. out_state:
  2479. if (ret == -EDEADLK)
  2480. goto backoff;
  2481. drm_atomic_state_put(state);
  2482. out_ctx:
  2483. drm_modeset_drop_locks(&ctx);
  2484. drm_modeset_acquire_fini(&ctx);
  2485. if (ret)
  2486. SDE_ERROR("kms lastclose failed: %d\n", ret);
  2487. SDE_EVT32(ret, SDE_EVTLOG_FUNC_EXIT);
  2488. if (sde_kms && sde_kms->vm)
  2489. sde_kms->vm->lastclose_in_progress = false;
  2490. return;
  2491. backoff:
  2492. drm_atomic_state_clear(state);
  2493. drm_modeset_backoff(&ctx);
  2494. SDE_EVT32(ret, SDE_EVTLOG_FUNC_CASE1);
  2495. goto retry;
  2496. }
  2497. static int _sde_kms_validate_vm_request(struct drm_atomic_state *state, struct sde_kms *sde_kms,
  2498. enum sde_crtc_vm_req vm_req, bool vm_owns_hw)
  2499. {
  2500. struct drm_crtc *crtc, *active_crtc = NULL, *global_active_crtc = NULL;
  2501. struct drm_crtc_state *new_cstate, *old_cstate, *active_cstate;
  2502. struct drm_encoder *encoder;
  2503. struct drm_connector *connector;
  2504. struct drm_connector_state *new_connstate;
  2505. struct sde_vm_ops *vm_ops = sde_vm_get_ops(sde_kms);
  2506. struct sde_mdss_cfg *catalog = sde_kms->catalog;
  2507. struct sde_connector *sde_conn;
  2508. struct dsi_display *dsi_display;
  2509. uint32_t i, commit_crtc_cnt = 0, global_crtc_cnt = 0;
  2510. uint32_t crtc_encoder_cnt = 0;
  2511. enum sde_crtc_idle_pc_state idle_pc_state;
  2512. int rc = 0;
  2513. for_each_oldnew_crtc_in_state(state, crtc, old_cstate, new_cstate, i) {
  2514. struct sde_crtc_state *new_state = NULL;
  2515. if (!new_cstate->active && !old_cstate->active)
  2516. continue;
  2517. new_state = to_sde_crtc_state(new_cstate);
  2518. idle_pc_state = sde_crtc_get_property(new_state, CRTC_PROP_IDLE_PC_STATE);
  2519. active_crtc = crtc;
  2520. active_cstate = new_cstate;
  2521. commit_crtc_cnt++;
  2522. }
  2523. list_for_each_entry(crtc, &sde_kms->dev->mode_config.crtc_list, head) {
  2524. if (!crtc->state->active)
  2525. continue;
  2526. global_crtc_cnt++;
  2527. global_active_crtc = crtc;
  2528. }
  2529. if (active_crtc) {
  2530. drm_for_each_encoder_mask(encoder, active_crtc->dev, active_cstate->encoder_mask)
  2531. crtc_encoder_cnt++;
  2532. }
  2533. for_each_new_connector_in_state(state, connector, new_connstate, i) {
  2534. int conn_mask = active_cstate->connector_mask;
  2535. if (drm_connector_mask(connector) & conn_mask) {
  2536. sde_conn = to_sde_connector(connector);
  2537. dsi_display = (struct dsi_display *) sde_conn->display;
  2538. SDE_EVT32(DRMID(connector), DRMID(active_crtc), i, dsi_display->type,
  2539. dsi_display->trusted_vm_env);
  2540. SDE_DEBUG("VM display:%s, conn:%d, crtc:%d, type:%d, tvm:%d\n",
  2541. dsi_display->name, DRMID(connector), DRMID(active_crtc),
  2542. dsi_display->type, dsi_display->trusted_vm_env);
  2543. break;
  2544. }
  2545. }
  2546. /* Check for single crtc commits only on valid VM requests */
  2547. if (active_crtc && global_active_crtc &&
  2548. (commit_crtc_cnt > catalog->max_trusted_vm_displays ||
  2549. global_crtc_cnt > catalog->max_trusted_vm_displays ||
  2550. active_crtc != global_active_crtc)) {
  2551. SDE_ERROR("VM switch failed; MAX:%d a_cnt:%d g_cnt:%d a_crtc:%d g_crtc:%d\n",
  2552. catalog->max_trusted_vm_displays, commit_crtc_cnt, global_crtc_cnt,
  2553. DRMID(active_crtc), DRMID(global_active_crtc));
  2554. return -E2BIG;
  2555. } else if ((vm_req == VM_REQ_RELEASE) &&
  2556. ((idle_pc_state == IDLE_PC_ENABLE) ||
  2557. (crtc_encoder_cnt > TRUSTED_VM_MAX_ENCODER_PER_CRTC))) {
  2558. /*
  2559. * disable idle-pc before releasing the HW
  2560. * allow only specified number of encoders on a given crtc
  2561. */
  2562. SDE_ERROR("VM switch failed; idle-pc:%d max:%d encoder_cnt:%d\n",
  2563. idle_pc_state, TRUSTED_VM_MAX_ENCODER_PER_CRTC, crtc_encoder_cnt);
  2564. return -EINVAL;
  2565. }
  2566. if ((vm_req == VM_REQ_ACQUIRE) && !vm_owns_hw) {
  2567. rc = vm_ops->vm_acquire(sde_kms);
  2568. if (rc) {
  2569. SDE_ERROR("VM acquire failed; hw_owner:%d, rc:%d\n", vm_owns_hw, rc);
  2570. return rc;
  2571. }
  2572. if (vm_ops->vm_resource_init) {
  2573. rc = vm_ops->vm_resource_init(sde_kms, state);
  2574. if (rc && vm_ops->vm_release)
  2575. rc = vm_ops->vm_release(sde_kms);
  2576. }
  2577. }
  2578. return rc;
  2579. }
  2580. static int sde_kms_check_vm_request(struct msm_kms *kms,
  2581. struct drm_atomic_state *state)
  2582. {
  2583. struct sde_kms *sde_kms;
  2584. struct drm_crtc *crtc;
  2585. struct drm_crtc_state *new_cstate, *old_cstate;
  2586. struct sde_vm_ops *vm_ops;
  2587. enum sde_crtc_vm_req old_vm_req = VM_REQ_NONE, new_vm_req = VM_REQ_NONE;
  2588. int i, rc = 0;
  2589. bool vm_req_active = false, prev_vm_req = false;
  2590. bool vm_owns_hw;
  2591. if (!kms || !state)
  2592. return -EINVAL;
  2593. sde_kms = to_sde_kms(kms);
  2594. vm_ops = sde_vm_get_ops(sde_kms);
  2595. if (!vm_ops)
  2596. return 0;
  2597. if (!vm_ops->vm_request_valid || !vm_ops->vm_owns_hw || !vm_ops->vm_acquire)
  2598. return -EINVAL;
  2599. drm_for_each_crtc(crtc, state->dev) {
  2600. if (crtc->state && (sde_crtc_get_property(to_sde_crtc_state(crtc->state),
  2601. CRTC_PROP_VM_REQ_STATE) == VM_REQ_RELEASE)) {
  2602. prev_vm_req = true;
  2603. break;
  2604. }
  2605. }
  2606. /* check for an active vm request */
  2607. for_each_oldnew_crtc_in_state(state, crtc, old_cstate, new_cstate, i) {
  2608. struct sde_crtc_state *old_state = NULL, *new_state = NULL;
  2609. if (!new_cstate->active && !old_cstate->active)
  2610. continue;
  2611. new_state = to_sde_crtc_state(new_cstate);
  2612. new_vm_req = sde_crtc_get_property(new_state, CRTC_PROP_VM_REQ_STATE);
  2613. old_state = to_sde_crtc_state(old_cstate);
  2614. old_vm_req = sde_crtc_get_property(old_state, CRTC_PROP_VM_REQ_STATE);
  2615. /*
  2616. * VM request should be validated in the following usecases
  2617. * - There is a vm request(other than VM_REQ_NONE) on current/prev crtc state.
  2618. * - Previously, vm transition has taken place on one of the crtc's.
  2619. */
  2620. if (old_vm_req || new_vm_req || prev_vm_req) {
  2621. if (!vm_req_active) {
  2622. sde_vm_lock(sde_kms);
  2623. vm_owns_hw = sde_vm_owns_hw(sde_kms);
  2624. }
  2625. rc = vm_ops->vm_request_valid(sde_kms, old_vm_req, new_vm_req);
  2626. if (rc) {
  2627. SDE_ERROR(
  2628. "VM transition check failed; o_state:%d, n_state:%d, hw_owner:%d, rc:%d\n",
  2629. old_vm_req, new_vm_req, vm_owns_hw, rc);
  2630. sde_vm_unlock(sde_kms);
  2631. vm_req_active = false;
  2632. break;
  2633. } else if (old_vm_req == VM_REQ_ACQUIRE && new_vm_req == VM_REQ_NONE) {
  2634. SDE_DEBUG("VM transition valid; ignore further checks\n");
  2635. if (!vm_req_active)
  2636. sde_vm_unlock(sde_kms);
  2637. } else {
  2638. vm_req_active = true;
  2639. }
  2640. }
  2641. }
  2642. /* validate active requests and perform acquire if necessary */
  2643. if (vm_req_active) {
  2644. rc = _sde_kms_validate_vm_request(state, sde_kms, new_vm_req, vm_owns_hw);
  2645. sde_vm_unlock(sde_kms);
  2646. SDE_EVT32(old_vm_req, new_vm_req, vm_req_active, vm_owns_hw, rc);
  2647. SDE_DEBUG("VM o_state:%d, n_state:%d, hw_owner:%d, rc:%d\n", old_vm_req, new_vm_req,
  2648. vm_req_active ? vm_owns_hw : -1, rc);
  2649. }
  2650. return rc;
  2651. }
  2652. static int sde_kms_check_secure_transition(struct msm_kms *kms,
  2653. struct drm_atomic_state *state)
  2654. {
  2655. struct sde_kms *sde_kms;
  2656. struct drm_device *dev;
  2657. struct drm_crtc *crtc;
  2658. struct drm_crtc *cur_crtc = NULL, *global_crtc = NULL;
  2659. struct drm_crtc_state *crtc_state;
  2660. int active_crtc_cnt = 0, global_active_crtc_cnt = 0;
  2661. bool sec_session = false, global_sec_session = false;
  2662. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  2663. int i;
  2664. if (!kms || !state) {
  2665. return -EINVAL;
  2666. SDE_ERROR("invalid arguments\n");
  2667. }
  2668. sde_kms = to_sde_kms(kms);
  2669. dev = sde_kms->dev;
  2670. /* iterate state object for active secure/non-secure crtc */
  2671. for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
  2672. if (!crtc_state->active)
  2673. continue;
  2674. active_crtc_cnt++;
  2675. sde_crtc_state_find_plane_fb_modes(crtc_state, &fb_ns,
  2676. &fb_sec, &fb_sec_dir);
  2677. if (fb_sec_dir)
  2678. sec_session = true;
  2679. cur_crtc = crtc;
  2680. }
  2681. /* iterate global list for active and secure/non-secure crtc */
  2682. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2683. if (!crtc->state->active)
  2684. continue;
  2685. global_active_crtc_cnt++;
  2686. /* update only when crtc is not the same as current crtc */
  2687. if (crtc != cur_crtc) {
  2688. fb_ns = fb_sec = fb_sec_dir = 0;
  2689. sde_crtc_find_plane_fb_modes(crtc, &fb_ns,
  2690. &fb_sec, &fb_sec_dir);
  2691. if (fb_sec_dir)
  2692. global_sec_session = true;
  2693. global_crtc = crtc;
  2694. }
  2695. }
  2696. if (!global_sec_session && !sec_session)
  2697. return 0;
  2698. /*
  2699. * - fail crtc commit, if secure-camera/secure-ui session is
  2700. * in-progress in any other display
  2701. * - fail secure-camera/secure-ui crtc commit, if any other display
  2702. * session is in-progress
  2703. */
  2704. if ((global_active_crtc_cnt > MAX_ALLOWED_CRTC_CNT_DURING_SECURE) ||
  2705. (active_crtc_cnt > MAX_ALLOWED_CRTC_CNT_DURING_SECURE)) {
  2706. SDE_ERROR(
  2707. "crtc%d secure check failed global_active:%d active:%d\n",
  2708. cur_crtc ? cur_crtc->base.id : -1,
  2709. global_active_crtc_cnt, active_crtc_cnt);
  2710. return -EPERM;
  2711. /*
  2712. * As only one crtc is allowed during secure session, the crtc
  2713. * in this commit should match with the global crtc
  2714. */
  2715. } else if (global_crtc && cur_crtc && (global_crtc != cur_crtc)) {
  2716. SDE_ERROR("crtc%d-sec%d not allowed during crtc%d-sec%d\n",
  2717. cur_crtc->base.id, sec_session,
  2718. global_crtc->base.id, global_sec_session);
  2719. return -EPERM;
  2720. }
  2721. return 0;
  2722. }
  2723. static void sde_kms_vm_res_release(struct msm_kms *kms,
  2724. struct drm_atomic_state *state)
  2725. {
  2726. struct drm_crtc *crtc;
  2727. struct drm_crtc_state *new_cstate;
  2728. struct sde_crtc_state *cstate;
  2729. struct sde_vm_ops *vm_ops;
  2730. enum sde_crtc_vm_req vm_req;
  2731. struct sde_kms *sde_kms = to_sde_kms(kms);
  2732. vm_ops = sde_vm_get_ops(sde_kms);
  2733. if (!vm_ops)
  2734. return;
  2735. crtc = sde_kms_vm_get_vm_crtc(state);
  2736. if (!crtc)
  2737. return;
  2738. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  2739. cstate = to_sde_crtc_state(new_cstate);
  2740. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  2741. if (vm_req != VM_REQ_ACQUIRE)
  2742. return;
  2743. sde_vm_lock(sde_kms);
  2744. if (vm_ops->vm_acquire_fail_handler)
  2745. vm_ops->vm_acquire_fail_handler(sde_kms);
  2746. sde_vm_unlock(sde_kms);
  2747. }
  2748. static int sde_kms_check_cwb_concurreny(struct msm_kms *kms,
  2749. struct drm_atomic_state *state)
  2750. {
  2751. struct sde_kms *sde_kms;
  2752. struct drm_crtc *crtc;
  2753. struct drm_crtc_state *old_crtc_state, *new_crtc_state;
  2754. struct drm_encoder *encoder;
  2755. struct sde_crtc_state *cstate;
  2756. int i = 0, cnt = 0, max_cwb = 0;
  2757. if (!kms || !state) {
  2758. SDE_ERROR("invalid arguments\n");
  2759. return -EINVAL;
  2760. }
  2761. sde_kms = to_sde_kms(kms);
  2762. max_cwb = sde_kms->catalog->max_cwb;
  2763. if (!max_cwb)
  2764. return 0;
  2765. for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
  2766. cstate = to_sde_crtc_state(new_crtc_state);
  2767. drm_for_each_encoder_mask(encoder, crtc->dev, cstate->cwb_enc_mask) {
  2768. cnt++;
  2769. SDE_DEBUG("crtc%d has cwb%d attached to it\n", crtc->base.id,
  2770. encoder->base.id);
  2771. }
  2772. if (cnt > max_cwb) {
  2773. SDE_ERROR("found %d cwb in the atomic state, max supported %d\n",
  2774. cnt, max_cwb);
  2775. return -EOPNOTSUPP;
  2776. }
  2777. }
  2778. return 0;
  2779. }
  2780. static int sde_kms_atomic_check(struct msm_kms *kms,
  2781. struct drm_atomic_state *state)
  2782. {
  2783. struct sde_kms *sde_kms;
  2784. struct drm_device *dev;
  2785. int ret;
  2786. if (!kms || !state)
  2787. return -EINVAL;
  2788. sde_kms = to_sde_kms(kms);
  2789. dev = sde_kms->dev;
  2790. SDE_ATRACE_BEGIN("atomic_check");
  2791. if (sde_kms_is_suspend_blocked(dev)) {
  2792. SDE_DEBUG("suspended, skip atomic_check\n");
  2793. ret = -EBUSY;
  2794. goto end;
  2795. }
  2796. ret = sde_kms_check_vm_request(kms, state);
  2797. if (ret) {
  2798. SDE_ERROR("vm switch request checks failed\n");
  2799. goto end;
  2800. }
  2801. ret = drm_atomic_helper_check(dev, state);
  2802. if (ret)
  2803. goto vm_clean_up;
  2804. /*
  2805. * Check if any secure transition(moving CRTC between secure and
  2806. * non-secure state and vice-versa) is allowed or not. when moving
  2807. * to secure state, planes with fb_mode set to dir_translated only can
  2808. * be staged on the CRTC, and only one CRTC can be active during
  2809. * Secure state
  2810. */
  2811. ret = sde_kms_check_secure_transition(kms, state);
  2812. if (ret)
  2813. goto vm_clean_up;
  2814. ret = sde_kms_check_cwb_concurreny(kms, state);
  2815. if (ret)
  2816. goto vm_clean_up;
  2817. goto end;
  2818. vm_clean_up:
  2819. sde_kms_vm_res_release(kms, state);
  2820. end:
  2821. SDE_ATRACE_END("atomic_check");
  2822. return ret;
  2823. }
  2824. static struct msm_gem_address_space*
  2825. _sde_kms_get_address_space(struct msm_kms *kms,
  2826. unsigned int domain)
  2827. {
  2828. struct sde_kms *sde_kms;
  2829. if (!kms) {
  2830. SDE_ERROR("invalid kms\n");
  2831. return NULL;
  2832. }
  2833. sde_kms = to_sde_kms(kms);
  2834. if (!sde_kms) {
  2835. SDE_ERROR("invalid sde_kms\n");
  2836. return NULL;
  2837. }
  2838. if (domain >= MSM_SMMU_DOMAIN_MAX)
  2839. return NULL;
  2840. return (sde_kms->aspace[domain] &&
  2841. sde_kms->aspace[domain]->domain_attached) ?
  2842. sde_kms->aspace[domain] : NULL;
  2843. }
  2844. static struct device *_sde_kms_get_address_space_device(struct msm_kms *kms,
  2845. unsigned int domain)
  2846. {
  2847. struct sde_kms *sde_kms;
  2848. struct msm_gem_address_space *aspace;
  2849. if (!kms) {
  2850. SDE_ERROR("invalid kms\n");
  2851. return NULL;
  2852. }
  2853. sde_kms = to_sde_kms(kms);
  2854. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  2855. SDE_ERROR("invalid params\n");
  2856. return NULL;
  2857. }
  2858. aspace = _sde_kms_get_address_space(kms, domain);
  2859. return (aspace && aspace->domain_attached) ?
  2860. msm_gem_get_aspace_device(aspace) : NULL;
  2861. }
  2862. static void _sde_kms_post_open(struct msm_kms *kms, struct drm_file *file)
  2863. {
  2864. struct drm_device *dev = NULL;
  2865. struct sde_kms *sde_kms = NULL;
  2866. struct drm_connector *connector = NULL;
  2867. struct drm_connector_list_iter conn_iter;
  2868. struct sde_connector *sde_conn = NULL;
  2869. if (!kms) {
  2870. SDE_ERROR("invalid kms\n");
  2871. return;
  2872. }
  2873. sde_kms = to_sde_kms(kms);
  2874. dev = sde_kms->dev;
  2875. if (!dev) {
  2876. SDE_ERROR("invalid device\n");
  2877. return;
  2878. }
  2879. if (!dev->mode_config.poll_enabled)
  2880. return;
  2881. mutex_lock(&dev->mode_config.mutex);
  2882. drm_connector_list_iter_begin(dev, &conn_iter);
  2883. drm_for_each_connector_iter(connector, &conn_iter) {
  2884. /* Only handle HPD capable connectors. */
  2885. if (!(connector->polled & DRM_CONNECTOR_POLL_HPD))
  2886. continue;
  2887. sde_conn = to_sde_connector(connector);
  2888. if (sde_conn->ops.post_open)
  2889. sde_conn->ops.post_open(&sde_conn->base,
  2890. sde_conn->display);
  2891. }
  2892. drm_connector_list_iter_end(&conn_iter);
  2893. mutex_unlock(&dev->mode_config.mutex);
  2894. }
  2895. static int _sde_kms_update_planes_for_cont_splash(struct sde_kms *sde_kms,
  2896. struct sde_splash_display *splash_display,
  2897. struct drm_crtc *crtc)
  2898. {
  2899. struct msm_drm_private *priv;
  2900. struct drm_plane *plane;
  2901. struct sde_splash_mem *splash;
  2902. struct sde_splash_mem *demura;
  2903. struct sde_plane_state *pstate;
  2904. struct sde_sspp_index_info *pipe_info;
  2905. enum sde_sspp pipe_id;
  2906. bool is_virtual;
  2907. int i;
  2908. if (!sde_kms || !splash_display || !crtc) {
  2909. SDE_ERROR("invalid input args\n");
  2910. return -EINVAL;
  2911. }
  2912. priv = sde_kms->dev->dev_private;
  2913. pipe_info = &splash_display->pipe_info;
  2914. splash = splash_display->splash;
  2915. demura = splash_display->demura;
  2916. for (i = 0; i < priv->num_planes; i++) {
  2917. plane = priv->planes[i];
  2918. pipe_id = sde_plane_pipe(plane);
  2919. is_virtual = is_sde_plane_virtual(plane);
  2920. if ((is_virtual && test_bit(pipe_id, pipe_info->virt_pipes)) ||
  2921. (!is_virtual && test_bit(pipe_id, pipe_info->pipes))) {
  2922. if (splash && sde_plane_validate_src_addr(plane,
  2923. splash->splash_buf_base,
  2924. splash->splash_buf_size)) {
  2925. if (!demura || sde_plane_validate_src_addr(
  2926. plane, demura->splash_buf_base,
  2927. demura->splash_buf_size)) {
  2928. SDE_ERROR("invalid adr on pipe:%d crtc:%d\n",
  2929. pipe_id, DRMID(crtc));
  2930. continue;
  2931. }
  2932. }
  2933. plane->state->crtc = crtc;
  2934. crtc->state->plane_mask |= drm_plane_mask(plane);
  2935. pstate = to_sde_plane_state(plane->state);
  2936. pstate->cont_splash_populated = true;
  2937. SDE_DEBUG("set crtc:%d for plane:%d rect:%d\n",
  2938. DRMID(crtc), DRMID(plane), is_virtual);
  2939. }
  2940. }
  2941. return 0;
  2942. }
  2943. static int sde_kms_inform_cont_splash_res_disable(struct msm_kms *kms,
  2944. struct dsi_display *dsi_display)
  2945. {
  2946. void *display;
  2947. struct drm_encoder *encoder = NULL;
  2948. struct msm_display_info info;
  2949. struct drm_device *dev;
  2950. struct sde_kms *sde_kms;
  2951. struct drm_connector_list_iter conn_iter;
  2952. struct drm_connector *connector = NULL;
  2953. struct sde_connector *sde_conn = NULL;
  2954. int rc = 0;
  2955. sde_kms = to_sde_kms(kms);
  2956. dev = sde_kms->dev;
  2957. display = dsi_display;
  2958. if (dsi_display) {
  2959. if (dsi_display->bridge->base.encoder) {
  2960. encoder = dsi_display->bridge->base.encoder;
  2961. SDE_DEBUG("encoder name = %s\n", encoder->name);
  2962. }
  2963. memset(&info, 0x0, sizeof(info));
  2964. rc = dsi_display_get_info(NULL, &info, display);
  2965. if (rc) {
  2966. SDE_ERROR("%s: dsi get_info failed: %d\n",
  2967. __func__, rc);
  2968. encoder = NULL;
  2969. }
  2970. }
  2971. drm_connector_list_iter_begin(dev, &conn_iter);
  2972. drm_for_each_connector_iter(connector, &conn_iter) {
  2973. struct drm_encoder *c_encoder;
  2974. drm_connector_for_each_possible_encoder(connector,
  2975. c_encoder)
  2976. break;
  2977. if (!c_encoder) {
  2978. SDE_ERROR("c_encoder not found\n");
  2979. return -EINVAL;
  2980. }
  2981. /**
  2982. * Inform cont_splash is disabled to each interface/connector.
  2983. * This is currently supported for DSI interface.
  2984. */
  2985. sde_conn = to_sde_connector(connector);
  2986. if (sde_conn && sde_conn->ops.cont_splash_res_disable) {
  2987. if (!dsi_display || !encoder) {
  2988. sde_conn->ops.cont_splash_res_disable
  2989. (sde_conn->display);
  2990. } else if (c_encoder->base.id == encoder->base.id) {
  2991. /**
  2992. * This handles dual DSI
  2993. * configuration where one DSI
  2994. * interface has cont_splash
  2995. * enabled and the other doesn't.
  2996. */
  2997. sde_conn->ops.cont_splash_res_disable
  2998. (sde_conn->display);
  2999. break;
  3000. }
  3001. }
  3002. }
  3003. drm_connector_list_iter_end(&conn_iter);
  3004. return 0;
  3005. }
  3006. static int sde_kms_vm_trusted_cont_splash_res_init(struct sde_kms *sde_kms)
  3007. {
  3008. int i;
  3009. void *display;
  3010. struct dsi_display *dsi_display;
  3011. struct drm_encoder *encoder;
  3012. if (!sde_kms)
  3013. return -EINVAL;
  3014. if (!sde_in_trusted_vm(sde_kms))
  3015. return 0;
  3016. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  3017. display = sde_kms->dsi_displays[i];
  3018. dsi_display = (struct dsi_display *)display;
  3019. if (!dsi_display->bridge->base.encoder) {
  3020. SDE_ERROR("no encoder on dsi display:%d", i);
  3021. return -EINVAL;
  3022. }
  3023. encoder = dsi_display->bridge->base.encoder;
  3024. encoder->possible_crtcs = 1 << i;
  3025. SDE_DEBUG(
  3026. "dsi-display:%d encoder id[%d]=%d name=%s crtcs=%x\n", i,
  3027. encoder->index, encoder->base.id,
  3028. encoder->name, encoder->possible_crtcs);
  3029. }
  3030. return 0;
  3031. }
  3032. static struct drm_display_mode *_sde_kms_get_splash_mode(
  3033. struct sde_kms *sde_kms, struct drm_connector *connector,
  3034. struct drm_atomic_state *state)
  3035. {
  3036. struct drm_display_mode *mode, *cur_mode = NULL;
  3037. struct drm_crtc *crtc;
  3038. struct drm_crtc_state *new_cstate, *old_cstate;
  3039. u32 i = 0;
  3040. if (sde_kms->splash_data.type == SDE_SPLASH_HANDOFF) {
  3041. list_for_each_entry(mode, &connector->modes, head) {
  3042. if (mode->type & DRM_MODE_TYPE_PREFERRED) {
  3043. cur_mode = mode;
  3044. break;
  3045. }
  3046. }
  3047. } else if (state) {
  3048. /* get the mode from first atomic_check phase for trusted_vm*/
  3049. for_each_oldnew_crtc_in_state(state, crtc, old_cstate,
  3050. new_cstate, i) {
  3051. if (!new_cstate->active && !old_cstate->active)
  3052. continue;
  3053. list_for_each_entry(mode, &connector->modes, head) {
  3054. if (drm_mode_equal(&new_cstate->mode, mode)) {
  3055. cur_mode = mode;
  3056. break;
  3057. }
  3058. }
  3059. }
  3060. }
  3061. return cur_mode;
  3062. }
  3063. static int sde_kms_cont_splash_config(struct msm_kms *kms,
  3064. struct drm_atomic_state *state)
  3065. {
  3066. void *display;
  3067. struct dsi_display *dsi_display;
  3068. struct msm_display_info info;
  3069. struct drm_encoder *encoder = NULL;
  3070. struct drm_crtc *crtc = NULL;
  3071. int i, rc = 0;
  3072. struct drm_display_mode *drm_mode = NULL;
  3073. struct drm_device *dev;
  3074. struct msm_drm_private *priv;
  3075. struct sde_kms *sde_kms;
  3076. struct drm_connector_list_iter conn_iter;
  3077. struct drm_connector *connector = NULL;
  3078. struct sde_connector *sde_conn = NULL;
  3079. struct sde_splash_display *splash_display;
  3080. if (!kms) {
  3081. SDE_ERROR("invalid kms\n");
  3082. return -EINVAL;
  3083. }
  3084. sde_kms = to_sde_kms(kms);
  3085. dev = sde_kms->dev;
  3086. if (!dev) {
  3087. SDE_ERROR("invalid device\n");
  3088. return -EINVAL;
  3089. }
  3090. rc = sde_kms_vm_trusted_cont_splash_res_init(sde_kms);
  3091. if (rc) {
  3092. SDE_ERROR("failed vm cont splash resource init, rc=%d", rc);
  3093. return -EINVAL;
  3094. }
  3095. if (((sde_kms->splash_data.type == SDE_SPLASH_HANDOFF)
  3096. && (!sde_kms->splash_data.num_splash_regions)) ||
  3097. !sde_kms->splash_data.num_splash_displays) {
  3098. DRM_INFO("cont_splash feature not enabled\n");
  3099. sde_kms_inform_cont_splash_res_disable(kms, NULL);
  3100. return rc;
  3101. }
  3102. DRM_INFO("cont_splash enabled in %d of %d display(s)\n",
  3103. sde_kms->splash_data.num_splash_displays,
  3104. sde_kms->dsi_display_count);
  3105. /* dsi */
  3106. for (i = 0; i < sde_kms->dsi_display_count; ++i) {
  3107. struct sde_crtc_state *cstate;
  3108. struct sde_connector_state *conn_state;
  3109. display = sde_kms->dsi_displays[i];
  3110. dsi_display = (struct dsi_display *)display;
  3111. splash_display = &sde_kms->splash_data.splash_display[i];
  3112. if (!splash_display->cont_splash_enabled) {
  3113. SDE_DEBUG("display->name = %s splash not enabled\n",
  3114. dsi_display->name);
  3115. sde_kms_inform_cont_splash_res_disable(kms,
  3116. dsi_display);
  3117. continue;
  3118. }
  3119. SDE_DEBUG("display->name = %s\n", dsi_display->name);
  3120. if (dsi_display->bridge->base.encoder) {
  3121. encoder = dsi_display->bridge->base.encoder;
  3122. SDE_DEBUG("encoder name = %s\n", encoder->name);
  3123. }
  3124. memset(&info, 0x0, sizeof(info));
  3125. rc = dsi_display_get_info(NULL, &info, display);
  3126. if (rc) {
  3127. SDE_ERROR("dsi get_info %d failed\n", i);
  3128. encoder = NULL;
  3129. continue;
  3130. }
  3131. SDE_DEBUG("info.is_connected = %s, info.display_type = %d\n",
  3132. ((info.is_connected) ? "true" : "false"),
  3133. info.display_type);
  3134. if (!encoder) {
  3135. SDE_ERROR("encoder not initialized\n");
  3136. return -EINVAL;
  3137. }
  3138. priv = sde_kms->dev->dev_private;
  3139. encoder->crtc = priv->crtcs[i];
  3140. crtc = encoder->crtc;
  3141. splash_display->encoder = encoder;
  3142. SDE_DEBUG("for dsi-display:%d crtc id[%d]:%d enc id[%d]:%d\n",
  3143. i, crtc->index, crtc->base.id, encoder->index,
  3144. encoder->base.id);
  3145. mutex_lock(&dev->mode_config.mutex);
  3146. drm_connector_list_iter_begin(dev, &conn_iter);
  3147. drm_for_each_connector_iter(connector, &conn_iter) {
  3148. struct drm_encoder *c_encoder;
  3149. drm_connector_for_each_possible_encoder(connector,
  3150. c_encoder)
  3151. break;
  3152. if (!c_encoder) {
  3153. SDE_ERROR("c_encoder not found\n");
  3154. mutex_unlock(&dev->mode_config.mutex);
  3155. return -EINVAL;
  3156. }
  3157. /**
  3158. * SDE_KMS doesn't attach more than one encoder to
  3159. * a DSI connector. So it is safe to check only with
  3160. * the first encoder entry. Revisit this logic if we
  3161. * ever have to support continuous splash for
  3162. * external displays in MST configuration.
  3163. */
  3164. if (c_encoder->base.id == encoder->base.id)
  3165. break;
  3166. }
  3167. drm_connector_list_iter_end(&conn_iter);
  3168. if (!connector) {
  3169. SDE_ERROR("connector not initialized\n");
  3170. mutex_unlock(&dev->mode_config.mutex);
  3171. return -EINVAL;
  3172. }
  3173. mutex_unlock(&dev->mode_config.mutex);
  3174. crtc->state->encoder_mask = drm_encoder_mask(encoder);
  3175. crtc->state->connector_mask = drm_connector_mask(connector);
  3176. connector->state->crtc = crtc;
  3177. drm_mode = _sde_kms_get_splash_mode(sde_kms, connector, state);
  3178. if (!drm_mode) {
  3179. SDE_ERROR("drm_mode not found; handoff_type:%d\n",
  3180. sde_kms->splash_data.type);
  3181. return -EINVAL;
  3182. }
  3183. SDE_DEBUG(
  3184. "drm_mode->name:%s, type:0x%x, flags:0x%x, handoff_type:%d\n",
  3185. drm_mode->name, drm_mode->type,
  3186. drm_mode->flags, sde_kms->splash_data.type);
  3187. /* Update CRTC drm structure */
  3188. crtc->state->active = true;
  3189. rc = drm_atomic_set_mode_for_crtc(crtc->state, drm_mode);
  3190. if (rc) {
  3191. SDE_ERROR("Failed: set mode for crtc. rc = %d\n", rc);
  3192. return rc;
  3193. }
  3194. drm_mode_copy(&crtc->state->adjusted_mode, drm_mode);
  3195. drm_mode_copy(&crtc->mode, drm_mode);
  3196. cstate = to_sde_crtc_state(crtc->state);
  3197. cstate->cont_splash_populated = true;
  3198. /* Update encoder structure */
  3199. sde_encoder_update_caps_for_cont_splash(encoder,
  3200. splash_display, true);
  3201. sde_crtc_update_cont_splash_settings(crtc);
  3202. sde_conn = to_sde_connector(connector);
  3203. if (sde_conn && sde_conn->ops.cont_splash_config)
  3204. sde_conn->ops.cont_splash_config(sde_conn->display);
  3205. conn_state = to_sde_connector_state(connector->state);
  3206. conn_state->cont_splash_populated = true;
  3207. rc = _sde_kms_update_planes_for_cont_splash(sde_kms,
  3208. splash_display, crtc);
  3209. if (rc) {
  3210. SDE_ERROR("Failed: updating plane status rc=%d\n", rc);
  3211. return rc;
  3212. }
  3213. }
  3214. return rc;
  3215. }
  3216. static bool sde_kms_check_for_splash(struct msm_kms *kms)
  3217. {
  3218. struct sde_kms *sde_kms;
  3219. if (!kms) {
  3220. SDE_ERROR("invalid kms\n");
  3221. return false;
  3222. }
  3223. sde_kms = to_sde_kms(kms);
  3224. return sde_kms->splash_data.num_splash_displays;
  3225. }
  3226. static int sde_kms_get_mixer_count(const struct msm_kms *kms,
  3227. const struct drm_display_mode *mode,
  3228. const struct msm_resource_caps_info *res, u32 *num_lm)
  3229. {
  3230. struct sde_kms *sde_kms;
  3231. s64 mode_clock_hz = 0;
  3232. s64 max_mdp_clock_hz = 0;
  3233. s64 max_lm_width = 0;
  3234. s64 hdisplay_fp = 0;
  3235. s64 htotal_fp = 0;
  3236. s64 vtotal_fp = 0;
  3237. s64 vrefresh_fp = 0;
  3238. s64 mdp_fudge_factor = 0;
  3239. s64 num_lm_fp = 0;
  3240. s64 lm_clk_fp = 0;
  3241. s64 lm_width_fp = 0;
  3242. int rc = 0;
  3243. if (!num_lm) {
  3244. SDE_ERROR("invalid num_lm pointer\n");
  3245. return -EINVAL;
  3246. }
  3247. /* default to 1 layer mixer */
  3248. *num_lm = 1;
  3249. if (!kms || !mode || !res) {
  3250. SDE_ERROR("invalid input args\n");
  3251. return -EINVAL;
  3252. }
  3253. sde_kms = to_sde_kms(kms);
  3254. max_mdp_clock_hz = drm_int2fixp(sde_kms->perf.max_core_clk_rate);
  3255. max_lm_width = drm_int2fixp(res->max_mixer_width);
  3256. hdisplay_fp = drm_int2fixp(mode->hdisplay);
  3257. htotal_fp = drm_int2fixp(mode->htotal);
  3258. vtotal_fp = drm_int2fixp(mode->vtotal);
  3259. vrefresh_fp = drm_int2fixp(drm_mode_vrefresh(mode));
  3260. mdp_fudge_factor = drm_fixp_from_fraction(105, 100);
  3261. /* mode clock = [(h * v * fps * 1.05) / (num_lm)] */
  3262. mode_clock_hz = drm_fixp_mul(htotal_fp, vtotal_fp);
  3263. mode_clock_hz = drm_fixp_mul(mode_clock_hz, vrefresh_fp);
  3264. mode_clock_hz = drm_fixp_mul(mode_clock_hz, mdp_fudge_factor);
  3265. if (mode_clock_hz > max_mdp_clock_hz ||
  3266. hdisplay_fp > max_lm_width) {
  3267. *num_lm = 0;
  3268. do {
  3269. *num_lm += 2;
  3270. num_lm_fp = drm_int2fixp(*num_lm);
  3271. lm_clk_fp = drm_fixp_div(mode_clock_hz, num_lm_fp);
  3272. lm_width_fp = drm_fixp_div(hdisplay_fp, num_lm_fp);
  3273. if (*num_lm > 4) {
  3274. rc = -EINVAL;
  3275. goto error;
  3276. }
  3277. } while (lm_clk_fp > max_mdp_clock_hz ||
  3278. lm_width_fp > max_lm_width);
  3279. mode_clock_hz = lm_clk_fp;
  3280. }
  3281. SDE_DEBUG("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%u max_clk=%llu\n",
  3282. mode->name, mode->htotal, mode->vtotal, drm_mode_vrefresh(mode),
  3283. *num_lm, drm_fixp2int(mode_clock_hz),
  3284. sde_kms->perf.max_core_clk_rate);
  3285. return 0;
  3286. error:
  3287. SDE_ERROR("required mode clk exceeds max mdp clk\n");
  3288. SDE_ERROR("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%u max_clk=%llu\n",
  3289. mode->name, mode->htotal, mode->vtotal, drm_mode_vrefresh(mode),
  3290. *num_lm, drm_fixp2int(mode_clock_hz),
  3291. sde_kms->perf.max_core_clk_rate);
  3292. return rc;
  3293. }
  3294. static int sde_kms_get_dsc_count(const struct msm_kms *kms,
  3295. u32 hdisplay, u32 *num_dsc)
  3296. {
  3297. struct sde_kms *sde_kms;
  3298. uint32_t max_dsc_width;
  3299. if (!num_dsc) {
  3300. SDE_ERROR("invalid num_dsc pointer\n");
  3301. return -EINVAL;
  3302. }
  3303. *num_dsc = 0;
  3304. if (!kms || !hdisplay) {
  3305. SDE_ERROR("invalid input args\n");
  3306. return -EINVAL;
  3307. }
  3308. sde_kms = to_sde_kms(kms);
  3309. max_dsc_width = sde_kms->catalog->max_dsc_width;
  3310. *num_dsc = DIV_ROUND_UP(hdisplay, max_dsc_width);
  3311. SDE_DEBUG("h=%d, max_dsc_width=%d, num_dsc=%d\n",
  3312. hdisplay, max_dsc_width,
  3313. *num_dsc);
  3314. return 0;
  3315. }
  3316. static bool sde_kms_in_trusted_vm(const struct msm_kms *kms)
  3317. {
  3318. struct sde_kms *sde_kms;
  3319. if (!kms) {
  3320. SDE_ERROR("invalid kms\n");
  3321. return false;
  3322. }
  3323. sde_kms = to_sde_kms(kms);
  3324. return sde_in_trusted_vm(sde_kms);
  3325. }
  3326. static int _sde_kms_null_commit(struct drm_device *dev,
  3327. struct drm_encoder *enc)
  3328. {
  3329. struct drm_modeset_acquire_ctx ctx;
  3330. struct drm_atomic_state *state = NULL;
  3331. int retry_cnt = 0;
  3332. int ret = 0;
  3333. drm_modeset_acquire_init(&ctx, 0);
  3334. retry:
  3335. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  3336. if (ret == -EDEADLK && retry_cnt < SDE_KMS_MODESET_LOCK_MAX_TRIALS) {
  3337. drm_modeset_backoff(&ctx);
  3338. retry_cnt++;
  3339. udelay(SDE_KMS_MODESET_LOCK_TIMEOUT_US);
  3340. goto retry;
  3341. } else if (WARN_ON(ret)) {
  3342. goto end;
  3343. }
  3344. state = drm_atomic_state_alloc(dev);
  3345. if (!state) {
  3346. DRM_ERROR("failed to allocate atomic state, %d\n", ret);
  3347. goto end;
  3348. }
  3349. state->acquire_ctx = &ctx;
  3350. ret = sde_kms_set_crtc_for_conn(dev, enc, state);
  3351. if (ret)
  3352. goto end;
  3353. ret = drm_atomic_commit(state);
  3354. if (ret)
  3355. SDE_ERROR("Error %d doing the atomic commit\n", ret);
  3356. end:
  3357. if (state)
  3358. drm_atomic_state_put(state);
  3359. drm_modeset_drop_locks(&ctx);
  3360. drm_modeset_acquire_fini(&ctx);
  3361. return ret;
  3362. }
  3363. void sde_kms_display_early_wakeup(struct drm_device *dev,
  3364. const int32_t connector_id)
  3365. {
  3366. struct drm_connector_list_iter conn_iter;
  3367. struct drm_connector *conn;
  3368. struct drm_encoder *drm_enc;
  3369. drm_connector_list_iter_begin(dev, &conn_iter);
  3370. drm_for_each_connector_iter(conn, &conn_iter) {
  3371. if (connector_id != DRM_MSM_WAKE_UP_ALL_DISPLAYS &&
  3372. connector_id != conn->base.id)
  3373. continue;
  3374. if (conn->state && conn->state->best_encoder)
  3375. drm_enc = conn->state->best_encoder;
  3376. else
  3377. drm_enc = conn->encoder;
  3378. if (drm_enc)
  3379. sde_encoder_early_wakeup(drm_enc);
  3380. }
  3381. drm_connector_list_iter_end(&conn_iter);
  3382. }
  3383. static int sde_kms_trigger_null_flush(struct msm_kms *kms)
  3384. {
  3385. struct sde_kms *sde_kms;
  3386. struct sde_splash_display *splash_display;
  3387. struct drm_crtc *crtc;
  3388. int i, rc = 0;
  3389. if (!kms) {
  3390. SDE_ERROR("invalid kms\n");
  3391. return -EINVAL;
  3392. }
  3393. sde_kms = to_sde_kms(kms);
  3394. /* If splash handoff is done, early return*/
  3395. if (!sde_kms->splash_data.num_splash_displays)
  3396. return 0;
  3397. /* If all builtin-displays are having cont splash enabled, ignore lastclose*/
  3398. if (sde_kms->dsi_display_count == sde_kms->splash_data.num_splash_displays)
  3399. return -EINVAL;
  3400. /*
  3401. * Trigger NULL flush if built-in secondary/primary is stuck in splash
  3402. * while the primary/secondary is running respectively before lastclose.
  3403. */
  3404. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  3405. splash_display = &sde_kms->splash_data.splash_display[i];
  3406. if (splash_display->cont_splash_enabled && splash_display->encoder) {
  3407. crtc = splash_display->encoder->crtc;
  3408. SDE_DEBUG("triggering null commit on enc:%d\n",
  3409. DRMID(splash_display->encoder));
  3410. SDE_EVT32(DRMID(splash_display->encoder), SDE_EVTLOG_FUNC_ENTRY);
  3411. rc = _sde_kms_null_commit(sde_kms->dev, splash_display->encoder);
  3412. if (!rc && crtc)
  3413. sde_kms_cancel_delayed_work(crtc);
  3414. if (rc)
  3415. DRM_ERROR("null flush commit failure during lastclose\n");
  3416. }
  3417. }
  3418. return 0;
  3419. }
  3420. static void _sde_kms_pm_suspend_idle_helper(struct sde_kms *sde_kms,
  3421. struct device *dev)
  3422. {
  3423. int ret, crtc_id = 0;
  3424. struct drm_device *ddev = dev_get_drvdata(dev);
  3425. struct drm_connector *conn;
  3426. struct drm_connector_list_iter conn_iter;
  3427. struct msm_drm_private *priv = sde_kms->dev->dev_private;
  3428. drm_connector_list_iter_begin(ddev, &conn_iter);
  3429. drm_for_each_connector_iter(conn, &conn_iter) {
  3430. uint64_t lp;
  3431. lp = sde_connector_get_lp(conn);
  3432. if (lp != SDE_MODE_DPMS_LP2)
  3433. continue;
  3434. if (sde_encoder_in_clone_mode(conn->encoder))
  3435. continue;
  3436. crtc_id = drm_crtc_index(conn->state->crtc);
  3437. if (priv->disp_thread[crtc_id].thread)
  3438. kthread_flush_worker(
  3439. &priv->disp_thread[crtc_id].worker);
  3440. ret = sde_encoder_wait_for_event(conn->encoder,
  3441. MSM_ENC_TX_COMPLETE);
  3442. if (ret && ret != -EWOULDBLOCK) {
  3443. SDE_ERROR(
  3444. "[conn: %d] wait for commit done returned %d\n",
  3445. conn->base.id, ret);
  3446. } else if (!ret) {
  3447. if (priv->event_thread[crtc_id].thread)
  3448. kthread_flush_worker(
  3449. &priv->event_thread[crtc_id].worker);
  3450. sde_encoder_idle_request(conn->encoder);
  3451. }
  3452. }
  3453. drm_connector_list_iter_end(&conn_iter);
  3454. msm_atomic_flush_display_threads(priv);
  3455. }
  3456. struct msm_display_mode *sde_kms_get_msm_mode(struct drm_connector_state *conn_state)
  3457. {
  3458. struct sde_connector_state *sde_conn_state;
  3459. if (!conn_state)
  3460. return NULL;
  3461. sde_conn_state = to_sde_connector_state(conn_state);
  3462. return &sde_conn_state->msm_mode;
  3463. }
  3464. static int sde_kms_pm_suspend(struct device *dev)
  3465. {
  3466. struct drm_device *ddev;
  3467. struct drm_modeset_acquire_ctx ctx;
  3468. struct drm_connector *conn;
  3469. struct drm_encoder *enc;
  3470. struct drm_connector_list_iter conn_iter;
  3471. struct drm_atomic_state *state = NULL;
  3472. struct sde_kms *sde_kms;
  3473. int ret = 0, num_crtcs = 0;
  3474. if (!dev)
  3475. return -EINVAL;
  3476. ddev = dev_get_drvdata(dev);
  3477. if (!ddev || !ddev_to_msm_kms(ddev))
  3478. return -EINVAL;
  3479. sde_kms = to_sde_kms(ddev_to_msm_kms(ddev));
  3480. SDE_EVT32(0);
  3481. /* disable hot-plug polling */
  3482. drm_kms_helper_poll_disable(ddev);
  3483. /* if any built-in display is stuck in CS, skip PM suspend entry to
  3484. * avoid driver SW state changes. With speculative fence enabled, HAL depends
  3485. * on power_on notification for the first commit to exit the Wait completion
  3486. * instead of retire fence signal.
  3487. */
  3488. drm_for_each_encoder(enc, ddev) {
  3489. if (sde_encoder_in_cont_splash(enc) && enc->crtc) {
  3490. SDE_DEBUG("skip PM suspend, splash is enabled on enc:%d\n", DRMID(enc));
  3491. SDE_EVT32(DRMID(enc), SDE_EVTLOG_FUNC_EXIT);
  3492. return -EINVAL;
  3493. }
  3494. }
  3495. /* acquire modeset lock(s) */
  3496. drm_modeset_acquire_init(&ctx, 0);
  3497. retry:
  3498. ret = drm_modeset_lock_all_ctx(ddev, &ctx);
  3499. if (ret)
  3500. goto unlock;
  3501. /* save current state for resume */
  3502. if (sde_kms->suspend_state)
  3503. drm_atomic_state_put(sde_kms->suspend_state);
  3504. sde_kms->suspend_state = drm_atomic_helper_duplicate_state(ddev, &ctx);
  3505. if (IS_ERR_OR_NULL(sde_kms->suspend_state)) {
  3506. ret = PTR_ERR(sde_kms->suspend_state);
  3507. DRM_ERROR("failed to back up suspend state, %d\n", ret);
  3508. sde_kms->suspend_state = NULL;
  3509. goto unlock;
  3510. }
  3511. /* create atomic state to disable all CRTCs */
  3512. state = drm_atomic_state_alloc(ddev);
  3513. if (!state) {
  3514. ret = -ENOMEM;
  3515. DRM_ERROR("failed to allocate crtc disable state, %d\n", ret);
  3516. goto unlock;
  3517. }
  3518. state->acquire_ctx = &ctx;
  3519. drm_connector_list_iter_begin(ddev, &conn_iter);
  3520. drm_for_each_connector_iter(conn, &conn_iter) {
  3521. struct drm_crtc_state *crtc_state;
  3522. uint64_t lp;
  3523. if (!conn->state || !conn->state->crtc ||
  3524. conn->dpms != DRM_MODE_DPMS_ON ||
  3525. sde_encoder_in_clone_mode(conn->encoder))
  3526. continue;
  3527. lp = sde_connector_get_lp(conn);
  3528. if (lp == SDE_MODE_DPMS_LP1 &&
  3529. !sde_encoder_check_curr_mode(conn->encoder, MSM_DISPLAY_VIDEO_MODE)) {
  3530. /* transition LP1->LP2 on pm suspend */
  3531. ret = sde_connector_set_property_for_commit(conn, state,
  3532. CONNECTOR_PROP_LP, SDE_MODE_DPMS_LP2);
  3533. if (ret) {
  3534. DRM_ERROR("failed to set lp2 for conn %d\n",
  3535. conn->base.id);
  3536. drm_connector_list_iter_end(&conn_iter);
  3537. goto unlock;
  3538. }
  3539. }
  3540. if (lp != SDE_MODE_DPMS_LP2 ||
  3541. sde_encoder_check_curr_mode(conn->encoder, MSM_DISPLAY_VIDEO_MODE)) {
  3542. /* force CRTC to be inactive */
  3543. crtc_state = drm_atomic_get_crtc_state(state,
  3544. conn->state->crtc);
  3545. if (IS_ERR_OR_NULL(crtc_state)) {
  3546. DRM_ERROR("failed to get crtc %d state\n",
  3547. conn->state->crtc->base.id);
  3548. drm_connector_list_iter_end(&conn_iter);
  3549. ret = -EINVAL;
  3550. goto unlock;
  3551. }
  3552. if (lp != SDE_MODE_DPMS_LP1 ||
  3553. sde_encoder_check_curr_mode(conn->encoder, MSM_DISPLAY_VIDEO_MODE))
  3554. crtc_state->active = false;
  3555. ++num_crtcs;
  3556. }
  3557. }
  3558. drm_connector_list_iter_end(&conn_iter);
  3559. /* check for nothing to do */
  3560. if (num_crtcs == 0) {
  3561. DRM_DEBUG("all crtcs are already in the off state\n");
  3562. sde_kms->suspend_block = true;
  3563. _sde_kms_pm_suspend_idle_helper(sde_kms, dev);
  3564. goto unlock;
  3565. }
  3566. /* commit the "disable all" state */
  3567. ret = drm_atomic_commit(state);
  3568. if (ret < 0) {
  3569. DRM_ERROR("failed to disable crtcs, %d\n", ret);
  3570. goto unlock;
  3571. }
  3572. sde_kms->suspend_block = true;
  3573. _sde_kms_pm_suspend_idle_helper(sde_kms, dev);
  3574. unlock:
  3575. if (state) {
  3576. drm_atomic_state_put(state);
  3577. state = NULL;
  3578. }
  3579. if (ret == -EDEADLK) {
  3580. drm_modeset_backoff(&ctx);
  3581. goto retry;
  3582. }
  3583. if ((ret || !num_crtcs) && sde_kms->suspend_state) {
  3584. drm_atomic_state_put(sde_kms->suspend_state);
  3585. sde_kms->suspend_state = NULL;
  3586. }
  3587. drm_modeset_drop_locks(&ctx);
  3588. drm_modeset_acquire_fini(&ctx);
  3589. /*
  3590. * pm runtime driver avoids multiple runtime_suspend API call by
  3591. * checking runtime_status. However, this call helps when there is a
  3592. * race condition between pm_suspend call and doze_suspend/power_off
  3593. * commit. It removes the extra vote from suspend and adds it back
  3594. * later to allow power collapse during pm_suspend call
  3595. */
  3596. pm_runtime_put_sync(dev);
  3597. pm_runtime_get_noresume(dev);
  3598. /* dump clock state before entering suspend */
  3599. if (sde_kms->pm_suspend_clk_dump)
  3600. _sde_kms_dump_clks_state(sde_kms);
  3601. return ret;
  3602. }
  3603. static int sde_kms_pm_resume(struct device *dev)
  3604. {
  3605. struct drm_device *ddev;
  3606. struct sde_kms *sde_kms;
  3607. struct drm_encoder *enc;
  3608. struct drm_modeset_acquire_ctx ctx;
  3609. int ret, i;
  3610. if (!dev)
  3611. return -EINVAL;
  3612. ddev = dev_get_drvdata(dev);
  3613. if (!ddev || !ddev_to_msm_kms(ddev))
  3614. return -EINVAL;
  3615. sde_kms = to_sde_kms(ddev_to_msm_kms(ddev));
  3616. SDE_EVT32(sde_kms->suspend_state != NULL);
  3617. /* if a display is in cont splash early exit */
  3618. drm_for_each_encoder(enc, ddev) {
  3619. if (sde_encoder_in_cont_splash(enc) && enc->crtc) {
  3620. SDE_DEBUG("skip PM resume entry splash is enabled on enc:%d\n", DRMID(enc));
  3621. SDE_EVT32(DRMID(enc), SDE_EVTLOG_FUNC_EXIT);
  3622. return -EINVAL;
  3623. }
  3624. }
  3625. if (sde_kms->suspend_state)
  3626. drm_mode_config_reset(ddev);
  3627. drm_modeset_acquire_init(&ctx, 0);
  3628. retry:
  3629. ret = drm_modeset_lock_all_ctx(ddev, &ctx);
  3630. if (ret == -EDEADLK) {
  3631. drm_modeset_backoff(&ctx);
  3632. goto retry;
  3633. } else if (WARN_ON(ret)) {
  3634. goto end;
  3635. }
  3636. sde_kms->suspend_block = false;
  3637. if (sde_kms->suspend_state) {
  3638. sde_kms->suspend_state->acquire_ctx = &ctx;
  3639. for (i = 0; i < TEARDOWN_DEADLOCK_RETRY_MAX; i++) {
  3640. ret = drm_atomic_helper_commit_duplicated_state(
  3641. sde_kms->suspend_state, &ctx);
  3642. if (ret != -EDEADLK)
  3643. break;
  3644. drm_modeset_backoff(&ctx);
  3645. }
  3646. if (ret < 0)
  3647. DRM_ERROR("failed to restore state, %d\n", ret);
  3648. drm_atomic_state_put(sde_kms->suspend_state);
  3649. sde_kms->suspend_state = NULL;
  3650. }
  3651. end:
  3652. drm_modeset_drop_locks(&ctx);
  3653. drm_modeset_acquire_fini(&ctx);
  3654. /* enable hot-plug polling */
  3655. drm_kms_helper_poll_enable(ddev);
  3656. return 0;
  3657. }
  3658. static const struct msm_kms_funcs kms_funcs = {
  3659. .hw_init = sde_kms_hw_init,
  3660. .postinit = sde_kms_postinit,
  3661. .irq_preinstall = sde_irq_preinstall,
  3662. .irq_postinstall = sde_irq_postinstall,
  3663. .irq_uninstall = sde_irq_uninstall,
  3664. .irq = sde_irq,
  3665. .preclose = sde_kms_preclose,
  3666. .lastclose = sde_kms_lastclose,
  3667. .prepare_fence = sde_kms_prepare_fence,
  3668. .prepare_commit = sde_kms_prepare_commit,
  3669. .commit = sde_kms_commit,
  3670. .complete_commit = sde_kms_complete_commit,
  3671. .get_msm_mode = sde_kms_get_msm_mode,
  3672. .wait_for_crtc_commit_done = sde_kms_wait_for_commit_done,
  3673. .wait_for_tx_complete = sde_kms_wait_for_frame_transfer_complete,
  3674. .check_modified_format = sde_format_check_modified_format,
  3675. .atomic_check = sde_kms_atomic_check,
  3676. .get_format = sde_get_msm_format,
  3677. .round_pixclk = sde_kms_round_pixclk,
  3678. .display_early_wakeup = sde_kms_display_early_wakeup,
  3679. .pm_suspend = sde_kms_pm_suspend,
  3680. .pm_resume = sde_kms_pm_resume,
  3681. .destroy = sde_kms_destroy,
  3682. .debugfs_destroy = sde_kms_debugfs_destroy,
  3683. .cont_splash_config = sde_kms_cont_splash_config,
  3684. .register_events = _sde_kms_register_events,
  3685. .get_address_space = _sde_kms_get_address_space,
  3686. .get_address_space_device = _sde_kms_get_address_space_device,
  3687. .postopen = _sde_kms_post_open,
  3688. .check_for_splash = sde_kms_check_for_splash,
  3689. .trigger_null_flush = sde_kms_trigger_null_flush,
  3690. .get_mixer_count = sde_kms_get_mixer_count,
  3691. .get_dsc_count = sde_kms_get_dsc_count,
  3692. .in_trusted_vm = sde_kms_in_trusted_vm,
  3693. };
  3694. static int _sde_kms_mmu_destroy(struct sde_kms *sde_kms)
  3695. {
  3696. int i;
  3697. for (i = ARRAY_SIZE(sde_kms->aspace) - 1; i >= 0; i--) {
  3698. if (!sde_kms->aspace[i])
  3699. continue;
  3700. msm_gem_address_space_put(sde_kms->aspace[i]);
  3701. sde_kms->aspace[i] = NULL;
  3702. }
  3703. return 0;
  3704. }
  3705. static int _sde_kms_mmu_init(struct sde_kms *sde_kms)
  3706. {
  3707. struct msm_mmu *mmu;
  3708. struct resource *res;
  3709. struct platform_device *pdev;
  3710. int i, ret;
  3711. #if (LINUX_VERSION_CODE < KERNEL_VERSION(5, 15, 0))
  3712. int early_map = 0;
  3713. #endif
  3714. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev)
  3715. return -EINVAL;
  3716. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  3717. struct msm_gem_address_space *aspace;
  3718. mmu = msm_smmu_new(sde_kms->dev->dev, i);
  3719. if (IS_ERR(mmu)) {
  3720. ret = PTR_ERR(mmu);
  3721. SDE_DEBUG("failed to init iommu id %d: rc:%d\n",
  3722. i, ret);
  3723. continue;
  3724. }
  3725. aspace = msm_gem_smmu_address_space_create(sde_kms->dev,
  3726. mmu, "sde");
  3727. if (IS_ERR(aspace)) {
  3728. ret = PTR_ERR(aspace);
  3729. mmu->funcs->destroy(mmu);
  3730. goto fail;
  3731. }
  3732. sde_kms->aspace[i] = aspace;
  3733. aspace->domain_attached = true;
  3734. /* Mapping splash memory block */
  3735. if ((i == MSM_SMMU_DOMAIN_UNSECURE) &&
  3736. sde_kms->splash_data.num_splash_regions) {
  3737. ret = _sde_kms_map_all_splash_regions(sde_kms);
  3738. if (ret) {
  3739. SDE_ERROR("failed to map ret:%d\n", ret);
  3740. goto enable_trans_fail;
  3741. }
  3742. }
  3743. if (i == MSM_SMMU_DOMAIN_UNSECURE && sde_kms->catalog->hw_fence_rev) {
  3744. pdev = to_platform_device(sde_kms->dev->dev);
  3745. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "ipcc_reg");
  3746. if (!res) {
  3747. SDE_DEBUG("failed to get resource ipcc_reg, cannot map ipcc\n");
  3748. sde_kms->catalog->hw_fence_rev = 0;
  3749. } else {
  3750. sde_kms->ipcc_base_addr = res->start;
  3751. ret = _sde_kms_one2one_mem_map_ipcc_reg(sde_kms, resource_size(res),
  3752. HW_FENCE_IPCC_PROTOCOLp_CLIENTc(res->start,
  3753. sde_kms->catalog->ipcc_protocol_id,
  3754. sde_kms->catalog->ipcc_client_phys_id));
  3755. /* if mapping fails disable hw-fences */
  3756. if (ret)
  3757. sde_kms->catalog->hw_fence_rev = 0;
  3758. }
  3759. }
  3760. /*
  3761. * disable early-map which would have been enabled during
  3762. * bootup by smmu through the device-tree hint for cont-spash
  3763. */
  3764. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  3765. ret = mmu->funcs->enable_smmu_translations(mmu);
  3766. if (ret) {
  3767. SDE_ERROR("failed to enable_s1_translations ret:%d\n", ret);
  3768. goto enable_trans_fail;
  3769. }
  3770. #else
  3771. ret = mmu->funcs->set_attribute(mmu, DOMAIN_ATTR_EARLY_MAP,
  3772. &early_map);
  3773. if (ret) {
  3774. SDE_ERROR("failed to set_att ret:%d, early_map:%d\n",
  3775. ret, early_map);
  3776. goto enable_trans_fail;
  3777. }
  3778. #endif
  3779. }
  3780. sde_kms->base.aspace = sde_kms->aspace[0];
  3781. return 0;
  3782. enable_trans_fail:
  3783. _sde_kms_unmap_all_splash_regions(sde_kms);
  3784. fail:
  3785. _sde_kms_mmu_destroy(sde_kms);
  3786. return ret;
  3787. }
  3788. static void sde_kms_init_rot_sid_hw(struct sde_kms *sde_kms)
  3789. {
  3790. if (!sde_kms || !sde_kms->hw_sid || sde_in_trusted_vm(sde_kms))
  3791. return;
  3792. sde_hw_set_rotator_sid(sde_kms->hw_sid);
  3793. }
  3794. static void sde_kms_init_hw_fences(struct sde_kms *sde_kms)
  3795. {
  3796. if (!sde_kms || !sde_kms->hw_mdp)
  3797. return;
  3798. if (sde_kms->hw_mdp->ops.setup_hw_fences)
  3799. sde_kms->hw_mdp->ops.setup_hw_fences(sde_kms->hw_mdp,
  3800. sde_kms->catalog->ipcc_protocol_id, sde_kms->catalog->ipcc_client_phys_id,
  3801. sde_kms->ipcc_base_addr);
  3802. }
  3803. static void sde_kms_init_shared_hw(struct sde_kms *sde_kms)
  3804. {
  3805. if (!sde_kms || !sde_kms->hw_mdp || !sde_kms->catalog)
  3806. return;
  3807. if (sde_kms->hw_mdp->ops.reset_ubwc)
  3808. sde_kms->hw_mdp->ops.reset_ubwc(sde_kms->hw_mdp,
  3809. sde_kms->catalog);
  3810. }
  3811. static void _sde_kms_set_lutdma_vbif_remap(struct sde_kms *sde_kms)
  3812. {
  3813. struct sde_vbif_set_qos_params qos_params;
  3814. struct sde_mdss_cfg *catalog;
  3815. if (!sde_kms->catalog)
  3816. return;
  3817. catalog = sde_kms->catalog;
  3818. memset(&qos_params, 0, sizeof(qos_params));
  3819. qos_params.vbif_idx = catalog->dma_cfg.vbif_idx;
  3820. qos_params.xin_id = catalog->dma_cfg.xin_id;
  3821. qos_params.clk_ctrl = catalog->dma_cfg.clk_ctrl;
  3822. qos_params.client_type = VBIF_LUTDMA_CLIENT;
  3823. sde_vbif_set_qos_remap(sde_kms, &qos_params);
  3824. }
  3825. static int _sde_kms_active_override(struct sde_kms *sde_kms, bool enable)
  3826. {
  3827. struct sde_hw_uidle *uidle;
  3828. if (!sde_kms) {
  3829. SDE_ERROR("invalid kms\n");
  3830. return -EINVAL;
  3831. }
  3832. uidle = sde_kms->hw_uidle;
  3833. if (uidle && uidle->ops.active_override_enable)
  3834. uidle->ops.active_override_enable(uidle, enable);
  3835. return 0;
  3836. }
  3837. void sde_kms_cpu_vote_for_irq(struct sde_kms *sde_kms, bool enable)
  3838. {
  3839. struct msm_drm_private *priv = sde_kms->dev->dev_private;
  3840. mutex_lock(&priv->phandle.phandle_lock);
  3841. if (enable && atomic_inc_return(&sde_kms->irq_vote_count) == 1)
  3842. _sde_kms_update_pm_qos_irq_request(sde_kms, &sde_kms->irq_cpu_mask);
  3843. else if (!enable && atomic_dec_return(&sde_kms->irq_vote_count) == 0)
  3844. _sde_kms_remove_pm_qos_irq_request(sde_kms, &sde_kms->irq_cpu_mask);
  3845. mutex_unlock(&priv->phandle.phandle_lock);
  3846. }
  3847. static void sde_kms_irq_affinity_notify(
  3848. struct irq_affinity_notify *affinity_notify,
  3849. const cpumask_t *mask)
  3850. {
  3851. struct msm_drm_private *priv;
  3852. struct sde_kms *sde_kms = container_of(affinity_notify,
  3853. struct sde_kms, affinity_notify);
  3854. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  3855. return;
  3856. priv = sde_kms->dev->dev_private;
  3857. mutex_lock(&priv->phandle.phandle_lock);
  3858. _sde_kms_remove_pm_qos_irq_request(sde_kms, &sde_kms->irq_cpu_mask);
  3859. // request vote with updated irq cpu mask
  3860. if (atomic_read(&sde_kms->irq_vote_count))
  3861. _sde_kms_update_pm_qos_irq_request(sde_kms, mask);
  3862. mutex_unlock(&priv->phandle.phandle_lock);
  3863. }
  3864. static void sde_kms_irq_affinity_release(struct kref *ref) {}
  3865. static void sde_kms_handle_power_event(u32 event_type, void *usr)
  3866. {
  3867. struct sde_kms *sde_kms = usr;
  3868. struct msm_kms *msm_kms;
  3869. msm_kms = &sde_kms->base;
  3870. if (!sde_kms)
  3871. return;
  3872. SDE_DEBUG("event_type:%d\n", event_type);
  3873. SDE_EVT32_VERBOSE(event_type);
  3874. if (event_type == SDE_POWER_EVENT_POST_ENABLE) {
  3875. sde_irq_update(msm_kms, true);
  3876. sde_kms->first_kickoff = true;
  3877. /**
  3878. * Rotator sid and hw fences need to be programmed since uefi doesn't
  3879. * configure them during continuous splash
  3880. */
  3881. sde_kms_init_rot_sid_hw(sde_kms);
  3882. sde_kms_init_hw_fences(sde_kms);
  3883. if (sde_kms->splash_data.num_splash_displays ||
  3884. sde_in_trusted_vm(sde_kms))
  3885. return;
  3886. sde_vbif_init_memtypes(sde_kms);
  3887. sde_kms_init_shared_hw(sde_kms);
  3888. _sde_kms_set_lutdma_vbif_remap(sde_kms);
  3889. } else if (event_type == SDE_POWER_EVENT_PRE_DISABLE) {
  3890. sde_irq_update(msm_kms, false);
  3891. sde_kms->first_kickoff = false;
  3892. if (sde_in_trusted_vm(sde_kms))
  3893. return;
  3894. _sde_kms_active_override(sde_kms, true);
  3895. sde_vbif_axi_halt_request(sde_kms);
  3896. }
  3897. }
  3898. #define genpd_to_sde_kms(domain) container_of(domain, struct sde_kms, genpd)
  3899. static int sde_kms_pd_enable(struct generic_pm_domain *genpd)
  3900. {
  3901. struct sde_kms *sde_kms = genpd_to_sde_kms(genpd);
  3902. int rc = -EINVAL;
  3903. SDE_DEBUG("\n");
  3904. rc = pm_runtime_resume_and_get(sde_kms->dev->dev);
  3905. rc = (rc > 0) ? 0 : rc;
  3906. SDE_EVT32(rc, genpd->device_count);
  3907. return rc;
  3908. }
  3909. static int sde_kms_pd_disable(struct generic_pm_domain *genpd)
  3910. {
  3911. struct sde_kms *sde_kms = genpd_to_sde_kms(genpd);
  3912. SDE_DEBUG("\n");
  3913. pm_runtime_put_sync(sde_kms->dev->dev);
  3914. SDE_EVT32(genpd->device_count);
  3915. return 0;
  3916. }
  3917. static int _sde_kms_get_demura_plane_data(struct sde_splash_data *data)
  3918. {
  3919. int i = 0;
  3920. int ret = 0;
  3921. int count = 0;
  3922. struct device_node *parent, *node;
  3923. struct resource r;
  3924. char node_name[DEMURA_REGION_NAME_MAX];
  3925. struct sde_splash_mem *mem;
  3926. struct sde_splash_display *splash_display;
  3927. if (!data->num_splash_displays) {
  3928. SDE_DEBUG("no splash displays. skipping\n");
  3929. return 0;
  3930. }
  3931. /**
  3932. * It is expected that each active demura block will have
  3933. * its own memory region defined.
  3934. */
  3935. parent = of_find_node_by_path("/reserved-memory");
  3936. for (i = 0; i < data->num_splash_displays; i++) {
  3937. splash_display = &data->splash_display[i];
  3938. snprintf(&node_name[0], DEMURA_REGION_NAME_MAX,
  3939. "demura_region_%d", i);
  3940. splash_display->demura = NULL;
  3941. node = of_find_node_by_name(parent, node_name);
  3942. if (!node) {
  3943. SDE_DEBUG("no Demura node %s! disp count: %d\n",
  3944. node_name, data->num_splash_displays);
  3945. continue;
  3946. } else if (of_address_to_resource(node, 0, &r)) {
  3947. SDE_ERROR("invalid data for:%s\n", node_name);
  3948. ret = -EINVAL;
  3949. break;
  3950. }
  3951. mem = &data->demura_mem[i];
  3952. mem->splash_buf_base = (unsigned long)r.start;
  3953. mem->splash_buf_size = (r.end - r.start) + 1;
  3954. if (!mem->splash_buf_base && !mem->splash_buf_size) {
  3955. SDE_DEBUG("dummy splash mem for disp %d. Skipping\n",
  3956. (i+1));
  3957. continue;
  3958. } else if (!mem->splash_buf_base || !mem->splash_buf_size) {
  3959. SDE_ERROR("mem for disp %d invalid: add:%lx size:%lx\n",
  3960. (i+1), mem->splash_buf_base,
  3961. mem->splash_buf_size);
  3962. continue;
  3963. }
  3964. mem->ref_cnt = 0;
  3965. splash_display->demura = mem;
  3966. count++;
  3967. SDE_DEBUG("demura mem for disp:%d add:%lx size:%x\n", (i + 1),
  3968. mem->splash_buf_base,
  3969. mem->splash_buf_size);
  3970. }
  3971. if (!ret && !count)
  3972. SDE_DEBUG("no demura regions for cont. splash found!\n");
  3973. return ret;
  3974. }
  3975. static int _sde_kms_get_splash_data(struct sde_splash_data *data)
  3976. {
  3977. int i = 0;
  3978. int ret = 0;
  3979. struct device_node *parent, *node, *node1;
  3980. struct resource r, r1;
  3981. const char *node_name = "splash_region";
  3982. struct sde_splash_mem *mem;
  3983. bool share_splash_mem = false;
  3984. int num_displays, num_regions;
  3985. struct sde_splash_display *splash_display;
  3986. if (of_find_node_with_property(NULL, "qcom,sde-emulated-env"))
  3987. return 0;
  3988. if (!data)
  3989. return -EINVAL;
  3990. memset(data, 0, sizeof(*data));
  3991. parent = of_find_node_by_path("/reserved-memory");
  3992. if (!parent) {
  3993. SDE_ERROR("failed to find reserved-memory node\n");
  3994. return -EINVAL;
  3995. }
  3996. node = of_find_node_by_name(parent, node_name);
  3997. if (!node) {
  3998. SDE_DEBUG("failed to find node %s\n", node_name);
  3999. return -EINVAL;
  4000. }
  4001. node1 = of_find_node_by_name(NULL, "disp_rdump_region");
  4002. if (!node1)
  4003. SDE_DEBUG("failed to find disp ramdump memory reservation\n");
  4004. /**
  4005. * Support sharing a single splash memory for all the built in displays
  4006. * and also independent splash region per displays. Incase of
  4007. * independent splash region for each connected display, dtsi node of
  4008. * cont_splash_region should be collection of all memory regions
  4009. * Ex: <r1.start r1.end r2.start r2.end ... rn.start, rn.end>
  4010. */
  4011. num_displays = dsi_display_get_num_of_displays();
  4012. num_regions = of_property_count_u64_elems(node, "reg") / 2;
  4013. data->num_splash_displays = num_displays;
  4014. SDE_DEBUG("splash mem num_regions:%d\n", num_regions);
  4015. if (num_displays > num_regions) {
  4016. share_splash_mem = true;
  4017. pr_info(":%d displays share same splash buf\n", num_displays);
  4018. }
  4019. for (i = 0; i < num_displays; i++) {
  4020. splash_display = &data->splash_display[i];
  4021. if (!i || !share_splash_mem) {
  4022. if (of_address_to_resource(node, i, &r)) {
  4023. SDE_ERROR("invalid data for:%s\n", node_name);
  4024. return -EINVAL;
  4025. }
  4026. mem = &data->splash_mem[i];
  4027. if (!node1 || of_address_to_resource(node1, i, &r1)) {
  4028. SDE_DEBUG("failed to find ramdump memory\n");
  4029. mem->ramdump_base = 0;
  4030. mem->ramdump_size = 0;
  4031. } else {
  4032. mem->ramdump_base = (unsigned long)r1.start;
  4033. mem->ramdump_size = (r1.end - r1.start) + 1;
  4034. }
  4035. mem->splash_buf_base = (unsigned long)r.start;
  4036. mem->splash_buf_size = (r.end - r.start) + 1;
  4037. mem->ref_cnt = 0;
  4038. splash_display->splash = mem;
  4039. data->num_splash_regions++;
  4040. } else {
  4041. data->splash_display[i].splash = &data->splash_mem[0];
  4042. }
  4043. SDE_DEBUG("splash mem for disp:%d add:%lx size:%x\n", (i + 1),
  4044. splash_display->splash->splash_buf_base,
  4045. splash_display->splash->splash_buf_size);
  4046. }
  4047. data->type = SDE_SPLASH_HANDOFF;
  4048. ret = _sde_kms_get_demura_plane_data(data);
  4049. return ret;
  4050. }
  4051. static int _sde_kms_hw_init_ioremap(struct sde_kms *sde_kms,
  4052. struct platform_device *platformdev)
  4053. {
  4054. int rc = -EINVAL;
  4055. sde_kms->mmio = msm_ioremap(platformdev, "mdp_phys", "mdp_phys");
  4056. if (IS_ERR(sde_kms->mmio)) {
  4057. rc = PTR_ERR(sde_kms->mmio);
  4058. SDE_ERROR("mdp register memory map failed: %d\n", rc);
  4059. sde_kms->mmio = NULL;
  4060. goto error;
  4061. }
  4062. DRM_INFO("mapped mdp address space @%pK\n", sde_kms->mmio);
  4063. sde_kms->mmio_len = msm_iomap_size(platformdev, "mdp_phys");
  4064. rc = sde_dbg_reg_register_base(SDE_DBG_NAME, sde_kms->mmio,
  4065. sde_kms->mmio_len,
  4066. msm_get_phys_addr(platformdev, "mdp_phys"),
  4067. SDE_DBG_SDE);
  4068. if (rc)
  4069. SDE_ERROR("dbg base register kms failed: %d\n", rc);
  4070. sde_kms->vbif[VBIF_RT] = msm_ioremap(platformdev, "vbif_phys", "vbif_phys");
  4071. if (IS_ERR(sde_kms->vbif[VBIF_RT])) {
  4072. rc = PTR_ERR(sde_kms->vbif[VBIF_RT]);
  4073. SDE_ERROR("vbif register memory map failed: %d\n", rc);
  4074. sde_kms->vbif[VBIF_RT] = NULL;
  4075. goto error;
  4076. }
  4077. sde_kms->vbif_len[VBIF_RT] = msm_iomap_size(platformdev, "vbif_phys");
  4078. rc = sde_dbg_reg_register_base("vbif_rt", sde_kms->vbif[VBIF_RT],
  4079. sde_kms->vbif_len[VBIF_RT],
  4080. msm_get_phys_addr(platformdev, "vbif_phys"),
  4081. SDE_DBG_VBIF_RT);
  4082. if (rc)
  4083. SDE_ERROR("dbg base register vbif_rt failed: %d\n", rc);
  4084. sde_kms->vbif[VBIF_NRT] = msm_ioremap(platformdev, "vbif_nrt_phys", "vbif_nrt_phys");
  4085. if (IS_ERR(sde_kms->vbif[VBIF_NRT])) {
  4086. sde_kms->vbif[VBIF_NRT] = NULL;
  4087. SDE_DEBUG("VBIF NRT is not defined");
  4088. } else {
  4089. sde_kms->vbif_len[VBIF_NRT] = msm_iomap_size(platformdev, "vbif_nrt_phys");
  4090. }
  4091. sde_kms->reg_dma = msm_ioremap(platformdev, "regdma_phys", "regdma_phys");
  4092. if (IS_ERR(sde_kms->reg_dma)) {
  4093. sde_kms->reg_dma = NULL;
  4094. SDE_DEBUG("REG_DMA is not defined");
  4095. } else {
  4096. unsigned long mdp_addr = msm_get_phys_addr(platformdev, "mdp_phys");
  4097. sde_kms->reg_dma_len = msm_iomap_size(platformdev, "regdma_phys");
  4098. sde_kms->reg_dma_off = msm_get_phys_addr(platformdev, "regdma_phys") - mdp_addr;
  4099. rc = sde_dbg_reg_register_base(LUTDMA_DBG_NAME, sde_kms->reg_dma,
  4100. sde_kms->reg_dma_len,
  4101. msm_get_phys_addr(platformdev, "regdma_phys"),
  4102. SDE_DBG_LUTDMA);
  4103. if (rc)
  4104. SDE_ERROR("dbg base register reg_dma failed: %d\n", rc);
  4105. }
  4106. sde_kms->sid = msm_ioremap(platformdev, "sid_phys", "sid_phys");
  4107. if (IS_ERR(sde_kms->sid)) {
  4108. SDE_DEBUG("sid register is not defined: %d\n", rc);
  4109. sde_kms->sid = NULL;
  4110. } else {
  4111. sde_kms->sid_len = msm_iomap_size(platformdev, "sid_phys");
  4112. rc = sde_dbg_reg_register_base("sid", sde_kms->sid,
  4113. sde_kms->sid_len,
  4114. msm_get_phys_addr(platformdev, "sid_phys"),
  4115. SDE_DBG_SID);
  4116. if (rc)
  4117. SDE_ERROR("dbg base register sid failed: %d\n", rc);
  4118. }
  4119. error:
  4120. return rc;
  4121. }
  4122. static int _sde_kms_hw_init_power_helper(struct drm_device *dev,
  4123. struct sde_kms *sde_kms)
  4124. {
  4125. int rc = 0;
  4126. if (of_find_property(dev->dev->of_node, "#power-domain-cells", NULL)) {
  4127. sde_kms->genpd.name = dev->unique;
  4128. sde_kms->genpd.power_off = sde_kms_pd_disable;
  4129. sde_kms->genpd.power_on = sde_kms_pd_enable;
  4130. rc = pm_genpd_init(&sde_kms->genpd, NULL, true);
  4131. if (rc < 0) {
  4132. SDE_ERROR("failed to init genpd provider %s: %d\n",
  4133. sde_kms->genpd.name, rc);
  4134. return rc;
  4135. }
  4136. rc = of_genpd_add_provider_simple(dev->dev->of_node,
  4137. &sde_kms->genpd);
  4138. if (rc < 0) {
  4139. SDE_ERROR("failed to add genpd provider %s: %d\n",
  4140. sde_kms->genpd.name, rc);
  4141. pm_genpd_remove(&sde_kms->genpd);
  4142. return rc;
  4143. }
  4144. sde_kms->genpd_init = true;
  4145. SDE_DEBUG("added genpd provider %s\n", sde_kms->genpd.name);
  4146. }
  4147. return rc;
  4148. }
  4149. static int _sde_kms_hw_init_blocks(struct sde_kms *sde_kms,
  4150. struct drm_device *dev,
  4151. struct msm_drm_private *priv)
  4152. {
  4153. int i, rc = -EINVAL;
  4154. sde_kms->catalog = sde_hw_catalog_init(dev);
  4155. if (IS_ERR_OR_NULL(sde_kms->catalog)) {
  4156. rc = PTR_ERR(sde_kms->catalog);
  4157. if (!sde_kms->catalog)
  4158. rc = -EINVAL;
  4159. SDE_ERROR("catalog init failed: %d\n", rc);
  4160. sde_kms->catalog = NULL;
  4161. goto power_error;
  4162. }
  4163. sde_kms->core_rev = sde_kms->catalog->hw_rev;
  4164. pr_info("sde hardware revision:0x%x\n", sde_kms->core_rev);
  4165. /* initialize power domain if defined */
  4166. rc = _sde_kms_hw_init_power_helper(dev, sde_kms);
  4167. if (rc) {
  4168. SDE_ERROR("_sde_kms_hw_init_power_helper failed: %d\n", rc);
  4169. goto genpd_err;
  4170. }
  4171. rc = _sde_kms_mmu_init(sde_kms);
  4172. if (rc) {
  4173. SDE_ERROR("sde_kms_mmu_init failed: %d\n", rc);
  4174. goto power_error;
  4175. }
  4176. /* Initialize reg dma block which is a singleton */
  4177. sde_kms->catalog->dma_cfg.base_off = sde_kms->reg_dma_off;
  4178. rc = sde_reg_dma_init(sde_kms->reg_dma, sde_kms->catalog,
  4179. sde_kms->dev);
  4180. if (rc) {
  4181. SDE_ERROR("failed: reg dma init failed\n");
  4182. goto power_error;
  4183. }
  4184. sde_dbg_init_dbg_buses(sde_kms->core_rev);
  4185. rc = sde_rm_init(&sde_kms->rm);
  4186. if (rc) {
  4187. SDE_ERROR("rm init failed: %d\n", rc);
  4188. goto power_error;
  4189. }
  4190. sde_kms->rm_init = true;
  4191. sde_kms->hw_intr = sde_hw_intr_init(sde_kms->mmio, sde_kms->catalog);
  4192. if (IS_ERR_OR_NULL(sde_kms->hw_intr)) {
  4193. rc = PTR_ERR(sde_kms->hw_intr);
  4194. SDE_ERROR("hw_intr init failed: %d\n", rc);
  4195. sde_kms->hw_intr = NULL;
  4196. goto hw_intr_init_err;
  4197. }
  4198. /*
  4199. * Attempt continuous splash handoff only if reserved
  4200. * splash memory is found & release resources on any error
  4201. * in finding display hw config in splash
  4202. */
  4203. if (sde_kms->splash_data.num_splash_regions) {
  4204. struct sde_splash_display *display;
  4205. int ret, display_count =
  4206. sde_kms->splash_data.num_splash_displays;
  4207. ret = sde_rm_cont_splash_res_init(priv, &sde_kms->rm,
  4208. &sde_kms->splash_data, sde_kms->catalog);
  4209. for (i = 0; i < display_count; i++) {
  4210. display = &sde_kms->splash_data.splash_display[i];
  4211. /*
  4212. * free splash region on resource init failure and
  4213. * cont-splash disabled case
  4214. */
  4215. if (!display->cont_splash_enabled || ret)
  4216. _sde_kms_free_splash_display_data(
  4217. sde_kms, display);
  4218. }
  4219. }
  4220. sde_kms->hw_mdp = sde_rm_get_mdp(&sde_kms->rm);
  4221. if (IS_ERR_OR_NULL(sde_kms->hw_mdp)) {
  4222. rc = PTR_ERR(sde_kms->hw_mdp);
  4223. if (!sde_kms->hw_mdp)
  4224. rc = -EINVAL;
  4225. SDE_ERROR("failed to get hw_mdp: %d\n", rc);
  4226. sde_kms->hw_mdp = NULL;
  4227. goto power_error;
  4228. }
  4229. for (i = 0; i < sde_kms->catalog->vbif_count; i++) {
  4230. u32 vbif_idx = sde_kms->catalog->vbif[i].id;
  4231. sde_kms->hw_vbif[i] = sde_hw_vbif_init(vbif_idx,
  4232. sde_kms->vbif[vbif_idx], sde_kms->catalog);
  4233. if (IS_ERR_OR_NULL(sde_kms->hw_vbif[vbif_idx])) {
  4234. rc = PTR_ERR(sde_kms->hw_vbif[vbif_idx]);
  4235. if (!sde_kms->hw_vbif[vbif_idx])
  4236. rc = -EINVAL;
  4237. SDE_ERROR("failed to init vbif %d: %d\n", vbif_idx, rc);
  4238. sde_kms->hw_vbif[vbif_idx] = NULL;
  4239. goto power_error;
  4240. }
  4241. }
  4242. if (sde_kms->catalog->uidle_cfg.uidle_rev) {
  4243. sde_kms->hw_uidle = sde_hw_uidle_init(UIDLE, sde_kms->mmio,
  4244. sde_kms->mmio_len, sde_kms->catalog);
  4245. if (IS_ERR_OR_NULL(sde_kms->hw_uidle)) {
  4246. rc = PTR_ERR(sde_kms->hw_uidle);
  4247. if (!sde_kms->hw_uidle)
  4248. rc = -EINVAL;
  4249. /* uidle is optional, so do not make it a fatal error */
  4250. SDE_ERROR("failed to init uidle rc:%d\n", rc);
  4251. sde_kms->hw_uidle = NULL;
  4252. rc = 0;
  4253. }
  4254. } else {
  4255. sde_kms->hw_uidle = NULL;
  4256. }
  4257. if (sde_kms->sid) {
  4258. sde_kms->hw_sid = sde_hw_sid_init(sde_kms->sid,
  4259. sde_kms->sid_len, sde_kms->catalog);
  4260. if (IS_ERR_OR_NULL(sde_kms->hw_sid)) {
  4261. rc = PTR_ERR(sde_kms->hw_sid);
  4262. SDE_ERROR("failed to init sid %d\n", rc);
  4263. sde_kms->hw_sid = NULL;
  4264. goto power_error;
  4265. }
  4266. }
  4267. rc = sde_core_perf_init(&sde_kms->perf, dev, sde_kms->catalog,
  4268. &priv->phandle, "core_clk");
  4269. if (rc) {
  4270. SDE_ERROR("failed to init perf %d\n", rc);
  4271. goto perf_err;
  4272. }
  4273. /*
  4274. * set the disable_immediate flag when driver supports the precise vsync
  4275. * timestamp as the DRM hooks for vblank timestamp/counters would be set
  4276. * based on the feature
  4277. */
  4278. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, sde_kms->catalog->features))
  4279. dev->vblank_disable_immediate = true;
  4280. /*
  4281. * _sde_kms_drm_obj_init should create the DRM related objects
  4282. * i.e. CRTCs, planes, encoders, connectors and so forth
  4283. */
  4284. rc = _sde_kms_drm_obj_init(sde_kms);
  4285. if (rc) {
  4286. SDE_ERROR("modeset init failed: %d\n", rc);
  4287. goto drm_obj_init_err;
  4288. }
  4289. return 0;
  4290. genpd_err:
  4291. drm_obj_init_err:
  4292. sde_core_perf_destroy(&sde_kms->perf);
  4293. hw_intr_init_err:
  4294. perf_err:
  4295. power_error:
  4296. return rc;
  4297. }
  4298. int _sde_kms_get_tvm_inclusion_mem(struct sde_mdss_cfg *catalog, struct list_head *mem_list)
  4299. {
  4300. struct list_head temp_head;
  4301. struct msm_io_mem_entry *io_mem;
  4302. int rc, i = 0;
  4303. INIT_LIST_HEAD(&temp_head);
  4304. for (i = 0; i < catalog->tvm_reg_count; i++) {
  4305. struct resource *res = &catalog->tvm_reg[i];
  4306. io_mem = kzalloc(sizeof(struct msm_io_mem_entry), GFP_KERNEL);
  4307. if (!io_mem) {
  4308. rc = -ENOMEM;
  4309. goto parse_fail;
  4310. }
  4311. io_mem->base = res->start;
  4312. io_mem->size = resource_size(res);
  4313. list_add(&io_mem->list, &temp_head);
  4314. }
  4315. list_splice(&temp_head, mem_list);
  4316. return 0;
  4317. parse_fail:
  4318. msm_dss_clean_io_mem(&temp_head);
  4319. return rc;
  4320. }
  4321. #ifdef CONFIG_DRM_SDE_VM
  4322. int sde_kms_get_io_resources(struct sde_kms *sde_kms, struct msm_io_res *io_res)
  4323. {
  4324. struct platform_device *pdev = to_platform_device(sde_kms->dev->dev);
  4325. int rc = 0;
  4326. rc = msm_dss_get_io_mem(pdev, &io_res->mem);
  4327. if (rc) {
  4328. SDE_ERROR("failed to get io mem for KMS, rc = %d\n", rc);
  4329. return rc;
  4330. }
  4331. rc = msm_dss_get_pmic_io_mem(pdev, &io_res->mem);
  4332. if (rc) {
  4333. SDE_ERROR("failed to get io mem for pmic, rc:%d\n", rc);
  4334. return rc;
  4335. }
  4336. rc = msm_dss_get_io_irq(pdev, &io_res->irq, GH_IRQ_LABEL_SDE);
  4337. if (rc) {
  4338. SDE_ERROR("failed to get io irq for KMS");
  4339. return rc;
  4340. }
  4341. rc = _sde_kms_get_tvm_inclusion_mem(sde_kms->catalog, &io_res->mem);
  4342. if (rc) {
  4343. SDE_ERROR("failed to get tvm inclusion mem ranges");
  4344. return rc;
  4345. }
  4346. return rc;
  4347. }
  4348. #endif
  4349. static int sde_kms_hw_init(struct msm_kms *kms)
  4350. {
  4351. struct sde_kms *sde_kms;
  4352. struct drm_device *dev;
  4353. struct msm_drm_private *priv;
  4354. struct platform_device *platformdev;
  4355. int irq_num, rc = -EINVAL;
  4356. if (!kms) {
  4357. SDE_ERROR("invalid kms\n");
  4358. goto end;
  4359. }
  4360. sde_kms = to_sde_kms(kms);
  4361. dev = sde_kms->dev;
  4362. if (!dev || !dev->dev) {
  4363. SDE_ERROR("invalid device\n");
  4364. goto end;
  4365. }
  4366. platformdev = to_platform_device(dev->dev);
  4367. priv = dev->dev_private;
  4368. if (!priv) {
  4369. SDE_ERROR("invalid private data\n");
  4370. goto end;
  4371. }
  4372. rc = _sde_kms_hw_init_ioremap(sde_kms, platformdev);
  4373. if (rc)
  4374. goto error;
  4375. rc = _sde_kms_get_splash_data(&sde_kms->splash_data);
  4376. if (rc)
  4377. SDE_DEBUG("sde splash data fetch failed: %d\n", rc);
  4378. rc = _sde_kms_hw_init_blocks(sde_kms, dev, priv);
  4379. if (rc)
  4380. goto error;
  4381. dev->mode_config.min_width = sde_kms->catalog->min_display_width;
  4382. dev->mode_config.min_height = sde_kms->catalog->min_display_height;
  4383. dev->mode_config.max_width = sde_kms->catalog->max_display_width;
  4384. dev->mode_config.max_height = sde_kms->catalog->max_display_height;
  4385. mutex_init(&sde_kms->secure_transition_lock);
  4386. atomic_set(&sde_kms->detach_sec_cb, 0);
  4387. atomic_set(&sde_kms->detach_all_cb, 0);
  4388. atomic_set(&sde_kms->irq_vote_count, 0);
  4389. /*
  4390. * Support format modifiers for compression etc.
  4391. */
  4392. #if (LINUX_VERSION_CODE < KERNEL_VERSION(5, 19, 0))
  4393. dev->mode_config.allow_fb_modifiers = true;
  4394. #endif
  4395. sde_kms->affinity_notify.notify = sde_kms_irq_affinity_notify;
  4396. sde_kms->affinity_notify.release = sde_kms_irq_affinity_release;
  4397. irq_num = platform_get_irq(to_platform_device(sde_kms->dev->dev), 0);
  4398. SDE_DEBUG("Registering for notification of irq_num: %d\n", irq_num);
  4399. irq_set_affinity_notifier(irq_num, &sde_kms->affinity_notify);
  4400. if (sde_in_trusted_vm(sde_kms)) {
  4401. rc = sde_vm_trusted_init(sde_kms);
  4402. sde_dbg_set_hw_ownership_status(false);
  4403. } else {
  4404. rc = sde_vm_primary_init(sde_kms);
  4405. sde_dbg_set_hw_ownership_status(true);
  4406. }
  4407. if (rc) {
  4408. SDE_ERROR("failed to initialize VM ops, rc: %d\n", rc);
  4409. goto error;
  4410. }
  4411. return 0;
  4412. error:
  4413. _sde_kms_hw_destroy(sde_kms, platformdev);
  4414. end:
  4415. return rc;
  4416. }
  4417. struct msm_kms *sde_kms_init(struct drm_device *dev)
  4418. {
  4419. struct msm_drm_private *priv;
  4420. struct sde_kms *sde_kms;
  4421. if (!dev || !dev->dev_private) {
  4422. SDE_ERROR("drm device node invalid\n");
  4423. return ERR_PTR(-EINVAL);
  4424. }
  4425. priv = dev->dev_private;
  4426. sde_kms = kzalloc(sizeof(*sde_kms), GFP_KERNEL);
  4427. if (!sde_kms) {
  4428. SDE_ERROR("failed to allocate sde kms\n");
  4429. return ERR_PTR(-ENOMEM);
  4430. }
  4431. msm_kms_init(&sde_kms->base, &kms_funcs);
  4432. sde_kms->dev = dev;
  4433. return &sde_kms->base;
  4434. }
  4435. void sde_kms_vm_trusted_resource_deinit(struct sde_kms *sde_kms)
  4436. {
  4437. struct dsi_display *display;
  4438. struct sde_splash_display *handoff_display;
  4439. int i;
  4440. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  4441. handoff_display = &sde_kms->splash_data.splash_display[i];
  4442. display = (struct dsi_display *)sde_kms->dsi_displays[i];
  4443. if (handoff_display->cont_splash_enabled)
  4444. _sde_kms_free_splash_display_data(sde_kms,
  4445. handoff_display);
  4446. dsi_display_set_active_state(display, false);
  4447. }
  4448. memset(&sde_kms->splash_data, 0, sizeof(struct sde_splash_data));
  4449. }
  4450. int sde_kms_vm_trusted_resource_init(struct sde_kms *sde_kms,
  4451. struct drm_atomic_state *state)
  4452. {
  4453. struct drm_device *dev;
  4454. struct msm_drm_private *priv;
  4455. struct sde_splash_display *handoff_display;
  4456. struct dsi_display *display;
  4457. int ret, i;
  4458. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  4459. SDE_ERROR("invalid params\n");
  4460. return -EINVAL;
  4461. }
  4462. dev = sde_kms->dev;
  4463. priv = dev->dev_private;
  4464. sde_kms->splash_data.type = SDE_VM_HANDOFF;
  4465. sde_kms->splash_data.num_splash_displays = sde_kms->dsi_display_count;
  4466. ret = sde_rm_cont_splash_res_init(priv, &sde_kms->rm,
  4467. &sde_kms->splash_data, sde_kms->catalog);
  4468. if (ret) {
  4469. SDE_ERROR("invalid cont splash init, ret:%d\n", ret);
  4470. return -EINVAL;
  4471. }
  4472. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  4473. handoff_display = &sde_kms->splash_data.splash_display[i];
  4474. display = (struct dsi_display *)sde_kms->dsi_displays[i];
  4475. if (!handoff_display->cont_splash_enabled || ret)
  4476. _sde_kms_free_splash_display_data(sde_kms,
  4477. handoff_display);
  4478. else
  4479. dsi_display_set_active_state(display, true);
  4480. }
  4481. if (sde_kms->splash_data.num_splash_displays != 1) {
  4482. SDE_ERROR("no. of displays not supported:%d\n",
  4483. sde_kms->splash_data.num_splash_displays);
  4484. ret = -EINVAL;
  4485. goto error;
  4486. }
  4487. ret = sde_kms_cont_splash_config(&sde_kms->base, state);
  4488. if (ret) {
  4489. SDE_ERROR("error in setting handoff configs\n");
  4490. goto error;
  4491. }
  4492. /**
  4493. * fill-in vote for the continuous splash hanodff path, which will be
  4494. * removed on the successful first commit.
  4495. */
  4496. ret = pm_runtime_resume_and_get(sde_kms->dev->dev);
  4497. if (ret < 0) {
  4498. SDE_ERROR("failed to enable power resource %d\n", ret);
  4499. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  4500. goto error;
  4501. }
  4502. return 0;
  4503. error:
  4504. return ret;
  4505. }
  4506. static int _sde_kms_register_events(struct msm_kms *kms,
  4507. struct drm_mode_object *obj, u32 event, bool en)
  4508. {
  4509. int ret = 0;
  4510. struct drm_crtc *crtc;
  4511. struct drm_connector *conn;
  4512. struct sde_kms *sde_kms;
  4513. if (!kms || !obj) {
  4514. SDE_ERROR("invalid argument kms %pK obj %pK\n", kms, obj);
  4515. return -EINVAL;
  4516. }
  4517. sde_kms = to_sde_kms(kms);
  4518. sde_vm_lock(sde_kms);
  4519. if (!sde_vm_owns_hw(sde_kms)) {
  4520. sde_vm_unlock(sde_kms);
  4521. SDE_DEBUG("HW is owned by other VM\n");
  4522. return -EACCES;
  4523. }
  4524. /* check vm ownership, if event registration requires HW access */
  4525. switch (obj->type) {
  4526. case DRM_MODE_OBJECT_CRTC:
  4527. crtc = obj_to_crtc(obj);
  4528. ret = sde_crtc_register_custom_event(sde_kms, crtc, event, en);
  4529. break;
  4530. case DRM_MODE_OBJECT_CONNECTOR:
  4531. conn = obj_to_connector(obj);
  4532. ret = sde_connector_register_custom_event(sde_kms, conn, event,
  4533. en);
  4534. break;
  4535. }
  4536. sde_vm_unlock(sde_kms);
  4537. return ret;
  4538. }
  4539. int sde_kms_handle_recovery(struct drm_encoder *encoder)
  4540. {
  4541. SDE_EVT32(DRMID(encoder), MSM_ENC_ACTIVE_REGION);
  4542. return sde_encoder_wait_for_event(encoder, MSM_ENC_ACTIVE_REGION);
  4543. }
  4544. void sde_kms_add_data_to_minidump_va(struct sde_kms *sde_kms)
  4545. {
  4546. struct msm_drm_private *priv;
  4547. struct sde_crtc *sde_crtc;
  4548. struct sde_crtc_state *cstate;
  4549. struct sde_connector *sde_conn;
  4550. struct sde_connector_state *conn_state;
  4551. u32 i;
  4552. priv = sde_kms->dev->dev_private;
  4553. sde_mini_dump_add_va_region("sde_kms", sizeof(*sde_kms), sde_kms);
  4554. for (i = 0; i < priv->num_crtcs; i++) {
  4555. sde_crtc = to_sde_crtc(priv->crtcs[i]);
  4556. cstate = to_sde_crtc_state(priv->crtcs[i]->state);
  4557. sde_mini_dump_add_va_region("sde_crtc", sizeof(*sde_crtc), sde_crtc);
  4558. sde_mini_dump_add_va_region("crtc_state", sizeof(*cstate), cstate);
  4559. }
  4560. for (i = 0; i < priv->num_planes; i++)
  4561. sde_plane_add_data_to_minidump_va(priv->planes[i]);
  4562. for (i = 0; i < priv->num_encoders; i++)
  4563. sde_encoder_add_data_to_minidump_va(priv->encoders[i]);
  4564. for (i = 0; i < priv->num_connectors; i++) {
  4565. sde_conn = to_sde_connector(priv->connectors[i]);
  4566. conn_state = to_sde_connector_state(priv->connectors[i]->state);
  4567. sde_mini_dump_add_va_region("sde_conn", sizeof(*sde_conn), sde_conn);
  4568. sde_mini_dump_add_va_region("conn_state", sizeof(*conn_state), conn_state);
  4569. }
  4570. }