msm_vidc_iris33.c 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2020-2022, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2022-2023, Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #include <linux/reset.h>
  7. #include "msm_vidc_iris33.h"
  8. #include "msm_vidc_buffer_iris33.h"
  9. #include "msm_vidc_power_iris33.h"
  10. #include "msm_vidc_inst.h"
  11. #include "msm_vidc_core.h"
  12. #include "msm_vidc_driver.h"
  13. #include "msm_vidc_platform.h"
  14. #include "msm_vidc_internal.h"
  15. #include "msm_vidc_buffer.h"
  16. #include "msm_vidc_state.h"
  17. #include "msm_vidc_debug.h"
  18. #include "msm_vidc_variant.h"
  19. #include "venus_hfi.h"
  20. #define VIDEO_ARCH_LX 1
  21. #define VCODEC_BASE_OFFS_IRIS33 0x00000000
  22. #define VCODEC_CPU_CS_IRIS33 0x000A0000
  23. #define AON_BASE_OFFS 0x000E0000
  24. #define VCODEC_VPU_CPU_CS_VCICMDARG0_IRIS33 (VCODEC_CPU_CS_IRIS33 + 0x24)
  25. #define VCODEC_VPU_CPU_CS_VCICMDARG1_IRIS33 (VCODEC_CPU_CS_IRIS33 + 0x28)
  26. #define VCODEC_VPU_CPU_CS_SCIACMD_IRIS33 (VCODEC_CPU_CS_IRIS33 + 0x48)
  27. #define VCODEC_VPU_CPU_CS_SCIACMDARG0_IRIS33 (VCODEC_CPU_CS_IRIS33 + 0x4C)
  28. #define VCODEC_VPU_CPU_CS_SCIACMDARG1_IRIS33 (VCODEC_CPU_CS_IRIS33 + 0x50)
  29. #define VCODEC_VPU_CPU_CS_SCIACMDARG2_IRIS33 (VCODEC_CPU_CS_IRIS33 + 0x54)
  30. #define VCODEC_VPU_CPU_CS_SCIBCMD_IRIS33 (VCODEC_CPU_CS_IRIS33 + 0x5C)
  31. #define VCODEC_VPU_CPU_CS_SCIBCMDARG0_IRIS33 (VCODEC_CPU_CS_IRIS33 + 0x60)
  32. #define VCODEC_VPU_CPU_CS_SCIBARG1_IRIS33 (VCODEC_CPU_CS_IRIS33 + 0x64)
  33. #define VCODEC_VPU_CPU_CS_SCIBARG2_IRIS33 (VCODEC_CPU_CS_IRIS33 + 0x68)
  34. #define HFI_CTRL_INIT_IRIS33 VCODEC_VPU_CPU_CS_SCIACMD_IRIS33
  35. #define HFI_CTRL_STATUS_IRIS33 VCODEC_VPU_CPU_CS_SCIACMDARG0_IRIS33
  36. typedef enum {
  37. HFI_CTRL_NOT_INIT = 0x0,
  38. HFI_CTRL_READY = 0x1,
  39. HFI_CTRL_ERROR_FATAL = 0x2,
  40. HFI_CTRL_ERROR_UC_REGION_NOT_SET = 0x4,
  41. HFI_CTRL_ERROR_HW_FENCE_QUEUE = 0x8,
  42. HFI_CTRL_PC_READY = 0x100,
  43. HFI_CTRL_VCODEC_IDLE = 0x40000000
  44. } hfi_ctrl_status_type;
  45. #define HFI_QTBL_INFO_IRIS33 VCODEC_VPU_CPU_CS_SCIACMDARG1_IRIS33
  46. typedef enum {
  47. HFI_QTBL_DISABLED = 0x00,
  48. HFI_QTBL_ENABLED = 0x01,
  49. } hfi_qtbl_status_type;
  50. #define HFI_QTBL_ADDR_IRIS33 VCODEC_VPU_CPU_CS_SCIACMDARG2_IRIS33
  51. #define HFI_MMAP_ADDR_IRIS33 VCODEC_VPU_CPU_CS_SCIBCMDARG0_IRIS33
  52. #define HFI_UC_REGION_ADDR_IRIS33 VCODEC_VPU_CPU_CS_SCIBARG1_IRIS33
  53. #define HFI_UC_REGION_SIZE_IRIS33 VCODEC_VPU_CPU_CS_SCIBARG2_IRIS33
  54. #define HFI_DEVICE_REGION_ADDR_IRIS33 VCODEC_VPU_CPU_CS_VCICMDARG0_IRIS33
  55. #define HFI_DEVICE_REGION_SIZE_IRIS33 VCODEC_VPU_CPU_CS_VCICMDARG1_IRIS33
  56. #define HFI_SFR_ADDR_IRIS33 VCODEC_VPU_CPU_CS_SCIBCMD_IRIS33
  57. #define CPU_CS_A2HSOFTINTCLR_IRIS33 (VCODEC_CPU_CS_IRIS33 + 0x1C)
  58. #define CPU_CS_H2XSOFTINTEN_IRIS33 (VCODEC_CPU_CS_IRIS33 + 0x148)
  59. #define CPU_CS_AHB_BRIDGE_SYNC_RESET (VCODEC_CPU_CS_IRIS33 + 0x160)
  60. /* FAL10 Feature Control */
  61. #define CPU_CS_X2RPMh_IRIS33 (VCODEC_CPU_CS_IRIS33 + 0x168)
  62. #define CPU_IC_SOFTINT_IRIS33 (VCODEC_CPU_CS_IRIS33 + 0x150)
  63. #define CPU_IC_SOFTINT_H2A_SHFT_IRIS33 0x0
  64. /*
  65. * --------------------------------------------------------------------------
  66. * MODULE: wrapper
  67. * --------------------------------------------------------------------------
  68. */
  69. #define WRAPPER_BASE_OFFS_IRIS33 0x000B0000
  70. #define WRAPPER_INTR_STATUS_IRIS33 (WRAPPER_BASE_OFFS_IRIS33 + 0x0C)
  71. #define WRAPPER_INTR_STATUS_A2HWD_BMSK_IRIS33 0x8
  72. #define WRAPPER_INTR_STATUS_A2H_BMSK_IRIS33 0x4
  73. #define WRAPPER_INTR_MASK_IRIS33 (WRAPPER_BASE_OFFS_IRIS33 + 0x10)
  74. #define WRAPPER_INTR_MASK_A2HWD_BMSK_IRIS33 0x8
  75. #define WRAPPER_INTR_MASK_A2HCPU_BMSK_IRIS33 0x4
  76. #define WRAPPER_DEBUG_BRIDGE_LPI_CONTROL_IRIS33 (WRAPPER_BASE_OFFS_IRIS33 + 0x54)
  77. #define WRAPPER_DEBUG_BRIDGE_LPI_STATUS_IRIS33 (WRAPPER_BASE_OFFS_IRIS33 + 0x58)
  78. #define WRAPPER_IRIS_CPU_NOC_LPI_CONTROL (WRAPPER_BASE_OFFS_IRIS33 + 0x5C)
  79. #define WRAPPER_IRIS_CPU_NOC_LPI_STATUS (WRAPPER_BASE_OFFS_IRIS33 + 0x60)
  80. #define WRAPPER_CORE_POWER_STATUS (WRAPPER_BASE_OFFS_IRIS33 + 0x80)
  81. #define WRAPPER_CORE_CLOCK_CONFIG_IRIS33 (WRAPPER_BASE_OFFS_IRIS33 + 0x88)
  82. /*
  83. * --------------------------------------------------------------------------
  84. * MODULE: tz_wrapper
  85. * --------------------------------------------------------------------------
  86. */
  87. #define WRAPPER_TZ_BASE_OFFS 0x000C0000
  88. #define WRAPPER_TZ_CPU_STATUS (WRAPPER_TZ_BASE_OFFS + 0x10)
  89. #define WRAPPER_TZ_CTL_AXI_CLOCK_CONFIG (WRAPPER_TZ_BASE_OFFS + 0x14)
  90. #define WRAPPER_TZ_QNS4PDXFIFO_RESET (WRAPPER_TZ_BASE_OFFS + 0x18)
  91. #define AON_WRAPPER_MVP_NOC_LPI_CONTROL (AON_BASE_OFFS)
  92. #define AON_WRAPPER_MVP_NOC_LPI_STATUS (AON_BASE_OFFS + 0x4)
  93. #define AON_WRAPPER_MVP_NOC_CORE_SW_RESET (AON_BASE_OFFS + 0x18)
  94. #define AON_WRAPPER_MVP_NOC_CORE_CLK_CONTROL (AON_BASE_OFFS + 0x20)
  95. #define AON_WRAPPER_SPARE (AON_BASE_OFFS + 0x28)
  96. /*
  97. * --------------------------------------------------------------------------
  98. * MODULE: VCODEC_SS registers
  99. * --------------------------------------------------------------------------
  100. */
  101. #define VCODEC_SS_IDLE_STATUSn (VCODEC_BASE_OFFS_IRIS33 + 0x70)
  102. /*
  103. * --------------------------------------------------------------------------
  104. * MODULE: VCODEC_NOC
  105. * --------------------------------------------------------------------------
  106. */
  107. #define NOC_BASE_OFFS 0x00010000
  108. #define NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_MAINCTL_LOW (NOC_BASE_OFFS + 0xA008)
  109. #define NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRCLR_LOW (NOC_BASE_OFFS + 0xA018)
  110. #define NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG0_LOW (NOC_BASE_OFFS + 0xA020)
  111. #define NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG0_HIGH (NOC_BASE_OFFS + 0xA024)
  112. #define NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG1_LOW (NOC_BASE_OFFS + 0xA028)
  113. #define NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG1_HIGH (NOC_BASE_OFFS + 0xA02C)
  114. #define NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG2_LOW (NOC_BASE_OFFS + 0xA030)
  115. #define NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG2_HIGH (NOC_BASE_OFFS + 0xA034)
  116. #define NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG3_LOW (NOC_BASE_OFFS + 0xA038)
  117. #define NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG3_HIGH (NOC_BASE_OFFS + 0xA03C)
  118. #define NOC_SIDEBANDMANAGER_MAIN_SIDEBANDMANAGER_FAULTINEN0_LOW (NOC_BASE_OFFS + 0x7040)
  119. static int __interrupt_init_iris33(struct msm_vidc_core *vidc_core)
  120. {
  121. struct msm_vidc_core *core = vidc_core;
  122. u32 mask_val = 0;
  123. int rc = 0;
  124. if (!core) {
  125. d_vpr_e("%s: invalid params\n", __func__);
  126. return -EINVAL;
  127. }
  128. /* All interrupts should be disabled initially 0x1F6 : Reset value */
  129. rc = __read_register(core, WRAPPER_INTR_MASK_IRIS33, &mask_val);
  130. if (rc)
  131. return rc;
  132. /* Write 0 to unmask CPU and WD interrupts */
  133. mask_val &= ~(WRAPPER_INTR_MASK_A2HWD_BMSK_IRIS33|
  134. WRAPPER_INTR_MASK_A2HCPU_BMSK_IRIS33);
  135. rc = __write_register(core, WRAPPER_INTR_MASK_IRIS33, mask_val);
  136. if (rc)
  137. return rc;
  138. return 0;
  139. }
  140. static int __get_device_region_info(struct msm_vidc_core *core,
  141. u32 *min_dev_addr, u32 *dev_reg_size)
  142. {
  143. struct device_region_set *dev_set;
  144. u32 min_addr, max_addr, count = 0;
  145. int rc = 0;
  146. if (!core || !core->resource) {
  147. d_vpr_e("%s: invalid params\n", __func__);
  148. return -EINVAL;
  149. }
  150. dev_set = &core->resource->device_region_set;
  151. if (!dev_set->count) {
  152. d_vpr_h("%s: device region not available\n", __func__);
  153. return 0;
  154. }
  155. min_addr = 0xFFFFFFFF;
  156. max_addr = 0x0;
  157. for (count = 0; count < dev_set->count; count++) {
  158. if (dev_set->device_region_tbl[count].dev_addr > max_addr)
  159. max_addr = dev_set->device_region_tbl[count].dev_addr +
  160. dev_set->device_region_tbl[count].size;
  161. if (dev_set->device_region_tbl[count].dev_addr < min_addr)
  162. min_addr = dev_set->device_region_tbl[count].dev_addr;
  163. }
  164. if (min_addr == 0xFFFFFFFF || max_addr == 0x0) {
  165. d_vpr_e("%s: invalid device region\n", __func__);
  166. return -EINVAL;
  167. }
  168. *min_dev_addr = min_addr;
  169. *dev_reg_size = max_addr - min_addr;
  170. return rc;
  171. }
  172. static int __program_bootup_registers_iris33(struct msm_vidc_core *vidc_core)
  173. {
  174. struct msm_vidc_core *core = vidc_core;
  175. u32 min_dev_reg_addr = 0, dev_reg_size = 0;
  176. u32 value;
  177. int rc = 0;
  178. if (!core) {
  179. d_vpr_e("%s: invalid params\n", __func__);
  180. return -EINVAL;
  181. }
  182. value = (u32)core->iface_q_table.align_device_addr;
  183. rc = __write_register(core, HFI_UC_REGION_ADDR_IRIS33, value);
  184. if (rc)
  185. return rc;
  186. value = SHARED_QSIZE;
  187. rc = __write_register(core, HFI_UC_REGION_SIZE_IRIS33, value);
  188. if (rc)
  189. return rc;
  190. value = (u32)core->iface_q_table.align_device_addr;
  191. rc = __write_register(core, HFI_QTBL_ADDR_IRIS33, value);
  192. if (rc)
  193. return rc;
  194. rc = __write_register(core, HFI_QTBL_INFO_IRIS33, HFI_QTBL_ENABLED);
  195. if (rc)
  196. return rc;
  197. if (core->mmap_buf.align_device_addr) {
  198. value = (u32)core->mmap_buf.align_device_addr;
  199. rc = __write_register(core, HFI_MMAP_ADDR_IRIS33, value);
  200. if (rc)
  201. return rc;
  202. } else {
  203. d_vpr_e("%s: skip mmap buffer programming\n", __func__);
  204. /* ignore the error for now for backward compatibility */
  205. /* return -EINVAL; */
  206. }
  207. rc = __get_device_region_info(core, &min_dev_reg_addr, &dev_reg_size);
  208. if (rc)
  209. return rc;
  210. if (min_dev_reg_addr && dev_reg_size) {
  211. rc = __write_register(core, HFI_DEVICE_REGION_ADDR_IRIS33, min_dev_reg_addr);
  212. if (rc)
  213. return rc;
  214. rc = __write_register(core, HFI_DEVICE_REGION_SIZE_IRIS33, dev_reg_size);
  215. if (rc)
  216. return rc;
  217. } else {
  218. d_vpr_e("%s: skip device region programming\n", __func__);
  219. /* ignore the error for now for backward compatibility */
  220. /* return -EINVAL; */
  221. }
  222. if (core->sfr.align_device_addr) {
  223. value = (u32)core->sfr.align_device_addr + VIDEO_ARCH_LX;
  224. rc = __write_register(core, HFI_SFR_ADDR_IRIS33, value);
  225. if (rc)
  226. return rc;
  227. }
  228. return 0;
  229. }
  230. static bool is_iris33_hw_power_collapsed(struct msm_vidc_core *core)
  231. {
  232. int rc = 0;
  233. u32 value = 0, pwr_status = 0;
  234. rc = __read_register(core, WRAPPER_CORE_POWER_STATUS, &value);
  235. if (rc)
  236. return false;
  237. /* if BIT(1) is 1 then video hw power is on else off */
  238. pwr_status = value & BIT(1);
  239. return pwr_status ? false : true;
  240. }
  241. static int __power_off_iris33_hardware(struct msm_vidc_core *core)
  242. {
  243. int rc = 0, i;
  244. u32 value = 0;
  245. bool pwr_collapsed = false;
  246. /*
  247. * Incase hw power control is enabled, for any error case
  248. * CPU WD, video hw unresponsive cases, NOC error case etc,
  249. * execute NOC reset sequence before disabling power. If there
  250. * is no CPU WD and hw power control is enabled, fw is expected
  251. * to power collapse video hw always.
  252. */
  253. if (is_core_sub_state(core, CORE_SUBSTATE_FW_PWR_CTRL)) {
  254. pwr_collapsed = is_iris33_hw_power_collapsed(core);
  255. if (pwr_collapsed) {
  256. d_vpr_h("%s: video hw power collapsed %s\n",
  257. __func__, core->sub_state_name);
  258. goto disable_power;
  259. } else {
  260. d_vpr_e("%s: video hw is power ON, try power collpase hw %s\n",
  261. __func__, core->sub_state_name);
  262. }
  263. }
  264. /*
  265. * check to make sure core clock branch enabled else
  266. * we cannot read vcodec top idle register
  267. */
  268. rc = __read_register(core, WRAPPER_CORE_CLOCK_CONFIG_IRIS33, &value);
  269. if (rc)
  270. return rc;
  271. if (value) {
  272. d_vpr_e("%s: core clock config not enabled, enabling it to read vcodec registers\n",
  273. __func__);
  274. rc = __write_register(core, WRAPPER_CORE_CLOCK_CONFIG_IRIS33, 0);
  275. if (rc)
  276. return rc;
  277. }
  278. /*
  279. * add MNoC idle check before collapsing MVS0 per HPG update
  280. * poll for NoC DMA idle -> HPG 6.1.1
  281. */
  282. for (i = 0; i < core->capabilities[NUM_VPP_PIPE].value; i++) {
  283. rc = __read_register_with_poll_timeout(core, VCODEC_SS_IDLE_STATUSn + 4*i,
  284. 0x400000, 0x400000, 2000, 20000);
  285. if (rc)
  286. d_vpr_e("%s: VCODEC_SS_IDLE_STATUSn (%d) is not idle (%#x)\n",
  287. __func__, i, value);
  288. }
  289. /* set MNoC to low power, set PD_NOC_QREQ (bit 0) */
  290. rc = __write_register_masked(core, AON_WRAPPER_MVP_NOC_LPI_CONTROL,
  291. 0x1, BIT(0));
  292. if (rc)
  293. return rc;
  294. rc = __read_register_with_poll_timeout(core, AON_WRAPPER_MVP_NOC_LPI_STATUS,
  295. 0x1, 0x1, 200, 2000);
  296. if (rc)
  297. d_vpr_e("%s: AON_WRAPPER_MVP_NOC_LPI_CONTROL failed\n", __func__);
  298. rc = __write_register_masked(core, AON_WRAPPER_MVP_NOC_LPI_CONTROL,
  299. 0x0, BIT(0));
  300. if (rc)
  301. return rc;
  302. /*
  303. * Reset both sides of 2 ahb2ahb_bridges (TZ and non-TZ)
  304. * do we need to check status register here?
  305. */
  306. rc = __write_register(core, CPU_CS_AHB_BRIDGE_SYNC_RESET, 0x3);
  307. if (rc)
  308. return rc;
  309. rc = __write_register(core, CPU_CS_AHB_BRIDGE_SYNC_RESET, 0x2);
  310. if (rc)
  311. return rc;
  312. rc = __write_register(core, CPU_CS_AHB_BRIDGE_SYNC_RESET, 0x0);
  313. if (rc)
  314. return rc;
  315. disable_power:
  316. /* power down process */
  317. rc = call_res_op(core, gdsc_off, core, "vcodec");
  318. if (rc) {
  319. d_vpr_e("%s: disable regulator vcodec failed\n", __func__);
  320. rc = 0;
  321. }
  322. rc = call_res_op(core, clk_disable, core, "video_cc_mvs0_clk");
  323. if (rc) {
  324. d_vpr_e("%s: disable unprepare video_cc_mvs0_clk failed\n", __func__);
  325. rc = 0;
  326. }
  327. return rc;
  328. }
  329. static int __power_off_iris33_controller(struct msm_vidc_core *core)
  330. {
  331. int rc = 0;
  332. int value = 0;
  333. u32 count = 0;
  334. /*
  335. * mask fal10_veto QLPAC error since fal10_veto can go 1
  336. * when pwwait == 0 and clamped to 0 -> HPG 6.1.2
  337. */
  338. rc = __write_register(core, CPU_CS_X2RPMh_IRIS33, 0x3);
  339. if (rc)
  340. return rc;
  341. /* Set Iris CPU NoC to Low power */
  342. rc = __write_register_masked(core, WRAPPER_IRIS_CPU_NOC_LPI_CONTROL,
  343. 0x1, BIT(0));
  344. if (rc)
  345. return rc;
  346. rc = __read_register_with_poll_timeout(core, WRAPPER_IRIS_CPU_NOC_LPI_STATUS,
  347. 0x1, 0x1, 200, 2000);
  348. if (rc)
  349. d_vpr_e("%s: WRAPPER_IRIS_CPU_NOC_LPI_CONTROL failed\n", __func__);
  350. /* Debug bridge LPI release */
  351. rc = __write_register(core, WRAPPER_DEBUG_BRIDGE_LPI_CONTROL_IRIS33, 0x0);
  352. if (rc)
  353. return rc;
  354. rc = __read_register_with_poll_timeout(core, WRAPPER_DEBUG_BRIDGE_LPI_STATUS_IRIS33,
  355. 0xffffffff, 0x0, 200, 2000);
  356. if (rc)
  357. d_vpr_e("%s: debug bridge release failed\n", __func__);
  358. /* Reset MVP QNS4PDXFIFO */
  359. rc = __write_register(core, WRAPPER_TZ_CTL_AXI_CLOCK_CONFIG, 0x3);
  360. if (rc)
  361. return rc;
  362. rc = __write_register(core, WRAPPER_TZ_QNS4PDXFIFO_RESET, 0x1);
  363. if (rc)
  364. return rc;
  365. rc = __write_register(core, WRAPPER_TZ_QNS4PDXFIFO_RESET, 0x0);
  366. if (rc)
  367. return rc;
  368. rc = __write_register(core, WRAPPER_TZ_CTL_AXI_CLOCK_CONFIG, 0x0);
  369. if (rc)
  370. return rc;
  371. /* assert and deassert axi and mvs0c resets */
  372. rc = call_res_op(core, reset_control_assert, core, "video_axi_reset");
  373. if (rc)
  374. d_vpr_e("%s: assert video_axi_reset failed\n", __func__);
  375. /* set retain mem and peripheral before asset mvs0c reset */
  376. rc = call_res_op(core, clk_set_flag, core,
  377. "video_cc_mvs0c_clk", MSM_VIDC_CLKFLAG_RETAIN_MEM);
  378. if (rc)
  379. d_vpr_e("%s: set retain mem failed\n", __func__);
  380. rc = call_res_op(core, clk_set_flag, core,
  381. "video_cc_mvs0c_clk", MSM_VIDC_CLKFLAG_RETAIN_PERIPH);
  382. if (rc)
  383. d_vpr_e("%s: set retain peripheral failed\n", __func__);
  384. rc = call_res_op(core, reset_control_assert, core, "video_mvs0c_reset");
  385. if (rc)
  386. d_vpr_e("%s: assert video_mvs0c_reset failed\n", __func__);
  387. usleep_range(400, 500);
  388. rc = call_res_op(core, reset_control_deassert, core, "video_axi_reset");
  389. if (rc)
  390. d_vpr_e("%s: de-assert video_axi_reset failed\n", __func__);
  391. rc = call_res_op(core, reset_control_deassert, core, "video_mvs0c_reset");
  392. if (rc)
  393. d_vpr_e("%s: de-assert video_mvs0c_reset failed\n", __func__);
  394. /* Disable MVP NoC clock */
  395. rc = __write_register_masked(core, AON_WRAPPER_MVP_NOC_CORE_CLK_CONTROL,
  396. 0x1, BIT(0));
  397. if (rc)
  398. return rc;
  399. /* enable MVP NoC reset */
  400. rc = __write_register_masked(core, AON_WRAPPER_MVP_NOC_CORE_SW_RESET,
  401. 0x1, BIT(0));
  402. if (rc)
  403. return rc;
  404. /*
  405. * need to acquire "video_xo_reset" before assert and release
  406. * after de-assert "video_xo_reset" reset clock to avoid other
  407. * drivers (eva driver) operating on this shared reset clock
  408. * and AON_WRAPPER_SPARE register in parallel.
  409. */
  410. count = 0;
  411. do {
  412. rc = call_res_op(core, reset_control_acquire, core, "video_xo_reset");
  413. if (!rc) {
  414. break;
  415. } else {
  416. d_vpr_e(
  417. "%s: failed to acquire video_xo_reset control, count %d\n",
  418. __func__, count);
  419. count++;
  420. usleep_range(1000, 1000);
  421. }
  422. } while (count < 100);
  423. if (count >= 100) {
  424. d_vpr_e("%s: timeout acquiring video_xo_reset\n", __func__);
  425. goto skip_video_xo_reset;
  426. }
  427. /* poll AON spare register bit0 to become zero with 50ms timeout */
  428. rc = __read_register_with_poll_timeout(core, AON_WRAPPER_SPARE,
  429. 0x1, 0x0, 1000, 50 * 1000);
  430. if (rc)
  431. d_vpr_e("%s: AON spare register is not zero\n", __func__);
  432. /* enable bit(1) to avoid cvp noc xo reset */
  433. rc = __write_register(core, AON_WRAPPER_SPARE, value|0x2);
  434. if (rc)
  435. return rc;
  436. /* assert video_cc XO reset */
  437. rc = call_res_op(core, reset_control_assert, core, "video_xo_reset");
  438. if (rc)
  439. d_vpr_e("%s: assert video_xo_reset failed\n", __func__);
  440. /* De-assert MVP NoC reset */
  441. rc = __write_register_masked(core, AON_WRAPPER_MVP_NOC_CORE_SW_RESET,
  442. 0x0, BIT(0));
  443. if (rc)
  444. d_vpr_e("%s: MVP_NOC_CORE_SW_RESET failed\n", __func__);
  445. /* De-assert video_cc XO reset */
  446. usleep_range(80, 100);
  447. rc = call_res_op(core, reset_control_deassert, core, "video_xo_reset");
  448. if (rc)
  449. d_vpr_e("%s: deassert video_xo_reset failed\n", __func__);
  450. /* reset AON spare register */
  451. rc = __write_register(core, AON_WRAPPER_SPARE, 0x0);
  452. if (rc)
  453. return rc;
  454. /* release reset control for other consumers */
  455. rc = call_res_op(core, reset_control_release, core, "video_xo_reset");
  456. if (rc)
  457. d_vpr_e("%s: failed to release video_xo_reset reset\n", __func__);
  458. skip_video_xo_reset:
  459. /* Enable MVP NoC clock */
  460. rc = __write_register_masked(core, AON_WRAPPER_MVP_NOC_CORE_CLK_CONTROL,
  461. 0x0, BIT(0));
  462. if (rc)
  463. return rc;
  464. /* remove retain mem and retain peripheral */
  465. rc = call_res_op(core, clk_set_flag, core,
  466. "video_cc_mvs0c_clk", MSM_VIDC_CLKFLAG_NORETAIN_PERIPH);
  467. if (rc)
  468. d_vpr_e("%s: set noretain peripheral failed\n", __func__);
  469. rc = call_res_op(core, clk_set_flag, core,
  470. "video_cc_mvs0c_clk", MSM_VIDC_CLKFLAG_NORETAIN_MEM);
  471. if (rc)
  472. d_vpr_e("%s: set noretain mem failed\n", __func__);
  473. /* Turn off MVP MVS0C core clock */
  474. rc = call_res_op(core, clk_disable, core, "video_cc_mvs0c_clk");
  475. if (rc) {
  476. d_vpr_e("%s: disable unprepare video_cc_mvs0c_clk failed\n", __func__);
  477. rc = 0;
  478. }
  479. /* power down process */
  480. rc = call_res_op(core, gdsc_off, core, "iris-ctl");
  481. if (rc) {
  482. d_vpr_e("%s: disable regulator iris-ctl failed\n", __func__);
  483. rc = 0;
  484. }
  485. /* Turn off GCC AXI clock */
  486. rc = call_res_op(core, clk_disable, core, "gcc_video_axi0_clk");
  487. if (rc) {
  488. d_vpr_e("%s: disable unprepare gcc_video_axi0_clk failed\n", __func__);
  489. rc = 0;
  490. }
  491. return rc;
  492. }
  493. static int __power_off_iris33(struct msm_vidc_core *core)
  494. {
  495. int rc = 0;
  496. if (!core) {
  497. d_vpr_e("%s: invalid params\n", __func__);
  498. return -EINVAL;
  499. }
  500. if (!is_core_sub_state(core, CORE_SUBSTATE_POWER_ENABLE))
  501. return 0;
  502. /**
  503. * Reset video_cc_mvs0_clk_src value to resolve MMRM high video
  504. * clock projection issue.
  505. */
  506. rc = call_res_op(core, set_clks, core, 0);
  507. if (rc)
  508. d_vpr_e("%s: resetting clocks failed\n", __func__);
  509. if (__power_off_iris33_hardware(core))
  510. d_vpr_e("%s: failed to power off hardware\n", __func__);
  511. if (__power_off_iris33_controller(core))
  512. d_vpr_e("%s: failed to power off controller\n", __func__);
  513. rc = call_res_op(core, set_bw, core, 0, 0);
  514. if (rc)
  515. d_vpr_e("%s: failed to unvote buses\n", __func__);
  516. if (!call_venus_op(core, watchdog, core, core->intr_status))
  517. disable_irq_nosync(core->resource->irq);
  518. msm_vidc_change_core_sub_state(core, CORE_SUBSTATE_POWER_ENABLE, 0, __func__);
  519. return rc;
  520. }
  521. static int __power_on_iris33_controller(struct msm_vidc_core *core)
  522. {
  523. int rc = 0;
  524. rc = call_res_op(core, gdsc_on, core, "iris-ctl");
  525. if (rc)
  526. goto fail_regulator;
  527. rc = call_res_op(core, reset_control_assert, core, "video_axi_reset");
  528. if (rc)
  529. goto fail_reset_assert_axi;
  530. rc = call_res_op(core, reset_control_assert, core, "video_mvs0c_reset");
  531. if (rc)
  532. goto fail_reset_assert_mvs0c;
  533. /* add usleep between assert and deassert */
  534. usleep_range(1000, 1100);
  535. rc = call_res_op(core, reset_control_deassert, core, "video_axi_reset");
  536. if (rc)
  537. goto fail_reset_deassert_axi;
  538. rc = call_res_op(core, reset_control_deassert, core, "video_mvs0c_reset");
  539. if (rc)
  540. goto fail_reset_deassert_mvs0c;
  541. rc = call_res_op(core, clk_enable, core, "gcc_video_axi0_clk");
  542. if (rc)
  543. goto fail_clk_axi;
  544. rc = call_res_op(core, clk_enable, core, "video_cc_mvs0c_clk");
  545. if (rc)
  546. goto fail_clk_controller;
  547. return 0;
  548. fail_clk_controller:
  549. call_res_op(core, clk_disable, core, "gcc_video_axi0_clk");
  550. fail_clk_axi:
  551. fail_reset_deassert_mvs0c:
  552. fail_reset_deassert_axi:
  553. call_res_op(core, reset_control_deassert, core, "video_mvs0c_reset");
  554. fail_reset_assert_mvs0c:
  555. call_res_op(core, reset_control_deassert, core, "video_axi_reset");
  556. fail_reset_assert_axi:
  557. call_res_op(core, gdsc_off, core, "iris-ctl");
  558. fail_regulator:
  559. return rc;
  560. }
  561. static int __power_on_iris33_hardware(struct msm_vidc_core *core)
  562. {
  563. int rc = 0;
  564. rc = call_res_op(core, gdsc_on, core, "vcodec");
  565. if (rc)
  566. goto fail_regulator;
  567. rc = call_res_op(core, clk_enable, core, "video_cc_mvs0_clk");
  568. if (rc)
  569. goto fail_clk_controller;
  570. return 0;
  571. fail_clk_controller:
  572. call_res_op(core, gdsc_off, core, "vcodec");
  573. fail_regulator:
  574. return rc;
  575. }
  576. static int __power_on_iris33(struct msm_vidc_core *core)
  577. {
  578. struct frequency_table *freq_tbl;
  579. u32 freq = 0;
  580. int rc = 0;
  581. int count = 0;
  582. if (is_core_sub_state(core, CORE_SUBSTATE_POWER_ENABLE))
  583. return 0;
  584. if (!core_in_valid_state(core)) {
  585. d_vpr_e("%s: invalid core state %s\n",
  586. __func__, core_state_name(core->state));
  587. return -EINVAL;
  588. }
  589. /* Vote for all hardware resources */
  590. rc = call_res_op(core, set_bw, core, INT_MAX, INT_MAX);
  591. if (rc) {
  592. d_vpr_e("%s: failed to vote buses, rc %d\n", __func__, rc);
  593. goto fail_vote_buses;
  594. }
  595. rc = __power_on_iris33_controller(core);
  596. if (rc) {
  597. d_vpr_e("%s: failed to power on iris33 controller\n", __func__);
  598. goto fail_power_on_controller;
  599. }
  600. rc = __power_on_iris33_hardware(core);
  601. if (rc) {
  602. d_vpr_e("%s: failed to power on iris33 hardware\n", __func__);
  603. goto fail_power_on_hardware;
  604. }
  605. /* video controller and hardware powered on successfully */
  606. rc = msm_vidc_change_core_sub_state(core, 0, CORE_SUBSTATE_POWER_ENABLE, __func__);
  607. if (rc)
  608. goto fail_power_on_substate;
  609. freq_tbl = core->resource->freq_set.freq_tbl;
  610. freq = core->power.clk_freq ? core->power.clk_freq :
  611. freq_tbl[0].freq;
  612. rc = call_res_op(core, set_clks, core, freq);
  613. if (rc) {
  614. d_vpr_e("%s: failed to scale clocks\n", __func__);
  615. rc = 0;
  616. }
  617. /*
  618. * Re-program all of the registers that get reset as a result of
  619. * regulator_disable() and _enable()
  620. * When video module writing to QOS registers EVA module is not
  621. * supposed to do video_xo_reset operations else we will see register
  622. * access failure, so acquire video_xo_reset to ensure EVA module is
  623. * not doing assert or de-assert on video_xo_reset.
  624. */
  625. do {
  626. rc = call_res_op(core, reset_control_acquire, core, "video_xo_reset");
  627. if (!rc) {
  628. break;
  629. } else {
  630. d_vpr_e(
  631. "%s: failed to acquire video_xo_reset control, count %d\n",
  632. __func__, count);
  633. count++;
  634. usleep_range(1000, 1000);
  635. }
  636. } while (count < 100);
  637. if (count >= 100) {
  638. d_vpr_e("%s: timeout acquiring video_xo_reset\n", __func__);
  639. goto fail_assert_xo_reset;
  640. }
  641. __set_registers(core);
  642. /*
  643. * Programm NOC error registers before releasing xo reset
  644. * Clear error logger registers and then enable StallEn
  645. */
  646. rc = __write_register(core,
  647. NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRCLR_LOW, 0x1);
  648. if (rc) {
  649. d_vpr_e(
  650. "%s: error clearing NOC_MAIN_ERRORLOGGER_ERRCLR_LOW\n",
  651. __func__);
  652. goto fail_program_noc_regs;
  653. }
  654. rc = __write_register(core,
  655. NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_MAINCTL_LOW, 0x3);
  656. if (rc) {
  657. d_vpr_e(
  658. "%s: failed to set NOC_ERL_MAIN_ERRORLOGGER_MAINCTL_LOW\n",
  659. __func__);
  660. goto fail_program_noc_regs;
  661. }
  662. rc = __write_register(core,
  663. NOC_SIDEBANDMANAGER_MAIN_SIDEBANDMANAGER_FAULTINEN0_LOW, 0x1);
  664. if (rc) {
  665. d_vpr_e(
  666. "%s: failed to set NOC_SIDEBANDMANAGER_FAULTINEN0_LOW\n",
  667. __func__);
  668. goto fail_program_noc_regs;
  669. }
  670. /* release reset control for other consumers */
  671. rc = call_res_op(core, reset_control_release, core, "video_xo_reset");
  672. if (rc) {
  673. d_vpr_e("%s: failed to release video_xo_reset reset\n", __func__);
  674. goto fail_deassert_xo_reset;
  675. }
  676. __interrupt_init_iris33(core);
  677. core->intr_status = 0;
  678. enable_irq(core->resource->irq);
  679. return rc;
  680. fail_program_noc_regs:
  681. fail_deassert_xo_reset:
  682. fail_assert_xo_reset:
  683. fail_power_on_substate:
  684. __power_off_iris33_hardware(core);
  685. fail_power_on_hardware:
  686. __power_off_iris33_controller(core);
  687. fail_power_on_controller:
  688. call_res_op(core, set_bw, core, 0, 0);
  689. fail_vote_buses:
  690. msm_vidc_change_core_sub_state(core, CORE_SUBSTATE_POWER_ENABLE, 0, __func__);
  691. return rc;
  692. }
  693. static int __prepare_pc_iris33(struct msm_vidc_core *vidc_core)
  694. {
  695. int rc = 0;
  696. u32 wfi_status = 0, idle_status = 0, pc_ready = 0;
  697. u32 ctrl_status = 0;
  698. struct msm_vidc_core *core = vidc_core;
  699. if (!core) {
  700. d_vpr_e("%s: invalid params\n", __func__);
  701. return -EINVAL;
  702. }
  703. rc = __read_register(core, HFI_CTRL_STATUS_IRIS33, &ctrl_status);
  704. if (rc)
  705. return rc;
  706. pc_ready = ctrl_status & HFI_CTRL_PC_READY;
  707. idle_status = ctrl_status & BIT(30);
  708. if (pc_ready) {
  709. d_vpr_h("Already in pc_ready state\n");
  710. return 0;
  711. }
  712. rc = __read_register(core, WRAPPER_TZ_CPU_STATUS, &wfi_status);
  713. if (rc)
  714. return rc;
  715. wfi_status &= BIT(0);
  716. if (!wfi_status || !idle_status) {
  717. d_vpr_e("Skipping PC, wfi status not set\n");
  718. goto skip_power_off;
  719. }
  720. rc = __prepare_pc(core);
  721. if (rc) {
  722. d_vpr_e("Failed __prepare_pc %d\n", rc);
  723. goto skip_power_off;
  724. }
  725. rc = __read_register_with_poll_timeout(core, HFI_CTRL_STATUS_IRIS33,
  726. HFI_CTRL_PC_READY, HFI_CTRL_PC_READY, 250, 2500);
  727. if (rc) {
  728. d_vpr_e("%s: Skip PC. Ctrl status not set\n", __func__);
  729. goto skip_power_off;
  730. }
  731. rc = __read_register_with_poll_timeout(core, WRAPPER_TZ_CPU_STATUS,
  732. BIT(0), 0x1, 250, 2500);
  733. if (rc) {
  734. d_vpr_e("%s: Skip PC. Wfi status not set\n", __func__);
  735. goto skip_power_off;
  736. }
  737. return rc;
  738. skip_power_off:
  739. rc = __read_register(core, HFI_CTRL_STATUS_IRIS33, &ctrl_status);
  740. if (rc)
  741. return rc;
  742. rc = __read_register(core, WRAPPER_TZ_CPU_STATUS, &wfi_status);
  743. if (rc)
  744. return rc;
  745. wfi_status &= BIT(0);
  746. d_vpr_e("Skip PC, wfi=%#x, idle=%#x, pcr=%#x, ctrl=%#x)\n",
  747. wfi_status, idle_status, pc_ready, ctrl_status);
  748. return -EAGAIN;
  749. }
  750. static int __raise_interrupt_iris33(struct msm_vidc_core *vidc_core)
  751. {
  752. struct msm_vidc_core *core = vidc_core;
  753. int rc = 0;
  754. if (!core) {
  755. d_vpr_e("%s: invalid params\n", __func__);
  756. return -EINVAL;
  757. }
  758. rc = __write_register(core, CPU_IC_SOFTINT_IRIS33, 1 << CPU_IC_SOFTINT_H2A_SHFT_IRIS33);
  759. if (rc)
  760. return rc;
  761. return 0;
  762. }
  763. static int __watchdog_iris33(struct msm_vidc_core *vidc_core, u32 intr_status)
  764. {
  765. int rc = 0;
  766. struct msm_vidc_core *core = vidc_core;
  767. if (!core) {
  768. d_vpr_e("%s: invalid params\n", __func__);
  769. return -EINVAL;
  770. }
  771. if (intr_status & WRAPPER_INTR_STATUS_A2HWD_BMSK_IRIS33) {
  772. d_vpr_e("%s: received watchdog interrupt\n", __func__);
  773. rc = 1;
  774. }
  775. return rc;
  776. }
  777. static int __noc_error_info_iris33(struct msm_vidc_core *core)
  778. {
  779. u32 value, count = 0;
  780. int rc = 0;
  781. if (!core) {
  782. d_vpr_e("%s: invalid params\n", __func__);
  783. return -EINVAL;
  784. }
  785. /*
  786. * we are not supposed to access vcodec subsystem registers
  787. * unless vcodec core clock WRAPPER_CORE_CLOCK_CONFIG_IRIS33 is enabled.
  788. * core clock might have been disabled by video firmware as part of
  789. * inter frame power collapse (power plane control feature).
  790. */
  791. /*
  792. val = __read_register(core, VCODEC_NOC_ERL_MAIN_SWID_LOW);
  793. d_vpr_e("VCODEC_NOC_ERL_MAIN_SWID_LOW: %#x\n", val);
  794. val = __read_register(core, VCODEC_NOC_ERL_MAIN_SWID_HIGH);
  795. d_vpr_e("VCODEC_NOC_ERL_MAIN_SWID_HIGH: %#x\n", val);
  796. val = __read_register(core, VCODEC_NOC_ERL_MAIN_MAINCTL_LOW);
  797. d_vpr_e("VCODEC_NOC_ERL_MAIN_MAINCTL_LOW: %#x\n", val);
  798. val = __read_register(core, VCODEC_NOC_ERL_MAIN_ERRVLD_LOW);
  799. d_vpr_e("VCODEC_NOC_ERL_MAIN_ERRVLD_LOW: %#x\n", val);
  800. val = __read_register(core, VCODEC_NOC_ERL_MAIN_ERRCLR_LOW);
  801. d_vpr_e("VCODEC_NOC_ERL_MAIN_ERRCLR_LOW: %#x\n", val);
  802. val = __read_register(core, VCODEC_NOC_ERL_MAIN_ERRLOG0_LOW);
  803. d_vpr_e("VCODEC_NOC_ERL_MAIN_ERRLOG0_LOW: %#x\n", val);
  804. val = __read_register(core, VCODEC_NOC_ERL_MAIN_ERRLOG0_HIGH);
  805. d_vpr_e("VCODEC_NOC_ERL_MAIN_ERRLOG0_HIGH: %#x\n", val);
  806. val = __read_register(core, VCODEC_NOC_ERL_MAIN_ERRLOG1_LOW);
  807. d_vpr_e("VCODEC_NOC_ERL_MAIN_ERRLOG1_LOW: %#x\n", val);
  808. val = __read_register(core, VCODEC_NOC_ERL_MAIN_ERRLOG1_HIGH);
  809. d_vpr_e("VCODEC_NOC_ERL_MAIN_ERRLOG1_HIGH: %#x\n", val);
  810. val = __read_register(core, VCODEC_NOC_ERL_MAIN_ERRLOG2_LOW);
  811. d_vpr_e("VCODEC_NOC_ERL_MAIN_ERRLOG2_LOW: %#x\n", val);
  812. val = __read_register(core, VCODEC_NOC_ERL_MAIN_ERRLOG2_HIGH);
  813. d_vpr_e("VCODEC_NOC_ERL_MAIN_ERRLOG2_HIGH: %#x\n", val);
  814. val = __read_register(core, VCODEC_NOC_ERL_MAIN_ERRLOG3_LOW);
  815. d_vpr_e("VCODEC_NOC_ERL_MAIN_ERRLOG3_LOW: %#x\n", val);
  816. val = __read_register(core, VCODEC_NOC_ERL_MAIN_ERRLOG3_HIGH);
  817. d_vpr_e("VCODEC_NOC_ERL_MAIN_ERRLOG3_HIGH: %#x\n", val);
  818. */
  819. if (is_iris33_hw_power_collapsed(core)) {
  820. d_vpr_e("%s: video hardware already power collapsed\n", __func__);
  821. return rc;
  822. }
  823. /*
  824. * Acquire video_xo_reset to ensure EVA module is
  825. * not doing assert or de-assert on video_xo_reset
  826. * while reading noc registers
  827. */
  828. d_vpr_e("%s: read NOC ERR LOG registers\n", __func__);
  829. do {
  830. rc = call_res_op(core, reset_control_acquire, core, "video_xo_reset");
  831. if (!rc) {
  832. break;
  833. } else {
  834. d_vpr_e(
  835. "%s: failed to acquire video_xo_reset control, count %d\n",
  836. __func__, count);
  837. count++;
  838. usleep_range(1000, 1000);
  839. }
  840. } while (count < 100);
  841. if (count >= 100) {
  842. d_vpr_e("%s: timeout acquiring video_xo_reset\n", __func__);
  843. goto fail_assert_xo_reset;
  844. }
  845. rc = __read_register(core,
  846. NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG0_LOW, &value);
  847. if (!rc)
  848. d_vpr_e("%s: NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG0_LOW: %#x\n",
  849. __func__, value);
  850. rc = __read_register(core,
  851. NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG0_HIGH, &value);
  852. if (!rc)
  853. d_vpr_e("%s: NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG0_HIGH: %#x\n",
  854. __func__, value);
  855. rc = __read_register(core,
  856. NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG1_LOW, &value);
  857. if (!rc)
  858. d_vpr_e("%s: NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG1_LOW: %#x\n",
  859. __func__, value);
  860. rc = __read_register(core,
  861. NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG1_HIGH, &value);
  862. if (!rc)
  863. d_vpr_e("%s: NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG1_HIGH: %#x\n",
  864. __func__, value);
  865. rc = __read_register(core,
  866. NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG2_LOW, &value);
  867. if (!rc)
  868. d_vpr_e("%s: NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG2_LOW: %#x\n",
  869. __func__, value);
  870. rc = __read_register(core,
  871. NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG2_HIGH, &value);
  872. if (!rc)
  873. d_vpr_e("%s: NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG2_HIGH: %#x\n",
  874. __func__, value);
  875. rc = __read_register(core,
  876. NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG3_LOW, &value);
  877. if (!rc)
  878. d_vpr_e("%s: NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG3_LOW: %#x\n",
  879. __func__, value);
  880. rc = __read_register(core,
  881. NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG3_HIGH, &value);
  882. if (!rc)
  883. d_vpr_e("%s: NOC_ERL_ERRORLOGGER_MAIN_ERRORLOGGER_ERRLOG3_HIGH: %#x\n",
  884. __func__, value);
  885. /* release reset control for other consumers */
  886. rc = call_res_op(core, reset_control_release, core, "video_xo_reset");
  887. if (rc) {
  888. d_vpr_e("%s: failed to release video_xo_reset reset\n", __func__);
  889. goto fail_deassert_xo_reset;
  890. }
  891. fail_deassert_xo_reset:
  892. fail_assert_xo_reset:
  893. return rc;
  894. }
  895. static int __clear_interrupt_iris33(struct msm_vidc_core *vidc_core)
  896. {
  897. struct msm_vidc_core *core = vidc_core;
  898. u32 intr_status = 0, mask = 0;
  899. int rc = 0;
  900. if (!core) {
  901. d_vpr_e("%s: NULL core\n", __func__);
  902. return 0;
  903. }
  904. rc = __read_register(core, WRAPPER_INTR_STATUS_IRIS33, &intr_status);
  905. if (rc)
  906. return rc;
  907. mask = (WRAPPER_INTR_STATUS_A2H_BMSK_IRIS33|
  908. WRAPPER_INTR_STATUS_A2HWD_BMSK_IRIS33|
  909. HFI_CTRL_VCODEC_IDLE);
  910. if (intr_status & mask) {
  911. core->intr_status |= intr_status;
  912. core->reg_count++;
  913. d_vpr_l("INTERRUPT: times: %d interrupt_status: %d\n",
  914. core->reg_count, intr_status);
  915. } else {
  916. core->spur_count++;
  917. }
  918. rc = __write_register(core, CPU_CS_A2HSOFTINTCLR_IRIS33, 1);
  919. if (rc)
  920. return rc;
  921. return 0;
  922. }
  923. static int __boot_firmware_iris33(struct msm_vidc_core *vidc_core)
  924. {
  925. int rc = 0;
  926. u32 ctrl_init_val = 0, ctrl_status = 0, count = 0, max_tries = 1000;
  927. struct msm_vidc_core *core = vidc_core;
  928. if (!core) {
  929. d_vpr_e("%s: NULL core\n", __func__);
  930. return 0;
  931. }
  932. rc = __program_bootup_registers_iris33(core);
  933. if (rc)
  934. return rc;
  935. ctrl_init_val = BIT(0);
  936. rc = __write_register(core, HFI_CTRL_INIT_IRIS33, ctrl_init_val);
  937. if (rc)
  938. return rc;
  939. while (count < max_tries) {
  940. rc = __read_register(core, HFI_CTRL_STATUS_IRIS33, &ctrl_status);
  941. if (rc)
  942. return rc;
  943. if ((ctrl_status & HFI_CTRL_ERROR_FATAL) ||
  944. (ctrl_status & HFI_CTRL_ERROR_UC_REGION_NOT_SET) ||
  945. (ctrl_status & HFI_CTRL_ERROR_HW_FENCE_QUEUE)) {
  946. d_vpr_e("%s: boot firmware failed, ctrl status %#x\n",
  947. __func__, ctrl_status);
  948. return -EINVAL;
  949. } else if (ctrl_status & HFI_CTRL_READY) {
  950. d_vpr_h("%s: boot firmware is successful, ctrl status %#x\n",
  951. __func__, ctrl_status);
  952. break;
  953. }
  954. usleep_range(50, 100);
  955. count++;
  956. }
  957. if (count >= max_tries) {
  958. d_vpr_e("Error booting up vidc firmware, ctrl status %#x\n", ctrl_status);
  959. return -ETIME;
  960. }
  961. /* Enable interrupt before sending commands to venus */
  962. rc = __write_register(core, CPU_CS_H2XSOFTINTEN_IRIS33, 0x1);
  963. if (rc)
  964. return rc;
  965. rc = __write_register(core, CPU_CS_X2RPMh_IRIS33, 0x0);
  966. if (rc)
  967. return rc;
  968. return rc;
  969. }
  970. int msm_vidc_decide_work_mode_iris33(struct msm_vidc_inst *inst)
  971. {
  972. u32 work_mode;
  973. struct v4l2_format *inp_f;
  974. u32 width, height;
  975. bool res_ok = false;
  976. work_mode = MSM_VIDC_STAGE_2;
  977. inp_f = &inst->fmts[INPUT_PORT];
  978. if (is_image_decode_session(inst))
  979. work_mode = MSM_VIDC_STAGE_1;
  980. if (is_image_session(inst))
  981. goto exit;
  982. if (is_decode_session(inst)) {
  983. height = inp_f->fmt.pix_mp.height;
  984. width = inp_f->fmt.pix_mp.width;
  985. res_ok = res_is_less_than(width, height, 1280, 720);
  986. if (inst->capabilities[CODED_FRAMES].value ==
  987. CODED_FRAMES_INTERLACE ||
  988. inst->capabilities[LOWLATENCY_MODE].value ||
  989. res_ok) {
  990. work_mode = MSM_VIDC_STAGE_1;
  991. }
  992. } else if (is_encode_session(inst)) {
  993. height = inst->crop.height;
  994. width = inst->crop.width;
  995. res_ok = !res_is_greater_than(width, height, 4096, 2160);
  996. if (res_ok &&
  997. (inst->capabilities[LOWLATENCY_MODE].value)) {
  998. work_mode = MSM_VIDC_STAGE_1;
  999. }
  1000. if (inst->capabilities[SLICE_MODE].value ==
  1001. V4L2_MPEG_VIDEO_MULTI_SLICE_MODE_MAX_BYTES) {
  1002. work_mode = MSM_VIDC_STAGE_1;
  1003. }
  1004. if (inst->capabilities[LOSSLESS].value)
  1005. work_mode = MSM_VIDC_STAGE_2;
  1006. if (!inst->capabilities[GOP_SIZE].value)
  1007. work_mode = MSM_VIDC_STAGE_2;
  1008. } else {
  1009. i_vpr_e(inst, "%s: invalid session type\n", __func__);
  1010. return -EINVAL;
  1011. }
  1012. exit:
  1013. i_vpr_h(inst, "Configuring work mode = %u low latency = %u, gop size = %u\n",
  1014. work_mode, inst->capabilities[LOWLATENCY_MODE].value,
  1015. inst->capabilities[GOP_SIZE].value);
  1016. msm_vidc_update_cap_value(inst, STAGE, work_mode, __func__);
  1017. return 0;
  1018. }
  1019. int msm_vidc_decide_work_route_iris33(struct msm_vidc_inst *inst)
  1020. {
  1021. u32 work_route;
  1022. struct msm_vidc_core *core;
  1023. core = inst->core;
  1024. work_route = core->capabilities[NUM_VPP_PIPE].value;
  1025. if (is_image_session(inst))
  1026. goto exit;
  1027. if (is_decode_session(inst)) {
  1028. if (inst->capabilities[CODED_FRAMES].value ==
  1029. CODED_FRAMES_INTERLACE)
  1030. work_route = MSM_VIDC_PIPE_1;
  1031. } else if (is_encode_session(inst)) {
  1032. u32 slice_mode;
  1033. slice_mode = inst->capabilities[SLICE_MODE].value;
  1034. /*TODO Pipe=1 for legacy CBR*/
  1035. if (slice_mode == V4L2_MPEG_VIDEO_MULTI_SLICE_MODE_MAX_BYTES)
  1036. work_route = MSM_VIDC_PIPE_1;
  1037. } else {
  1038. i_vpr_e(inst, "%s: invalid session type\n", __func__);
  1039. return -EINVAL;
  1040. }
  1041. exit:
  1042. i_vpr_h(inst, "Configuring work route = %u", work_route);
  1043. msm_vidc_update_cap_value(inst, PIPE, work_route, __func__);
  1044. return 0;
  1045. }
  1046. int msm_vidc_decide_quality_mode_iris33(struct msm_vidc_inst *inst)
  1047. {
  1048. struct msm_vidc_core *core;
  1049. u32 mbpf, mbps, max_hq_mbpf, max_hq_mbps;
  1050. u32 mode = MSM_VIDC_POWER_SAVE_MODE;
  1051. if (!is_encode_session(inst))
  1052. return 0;
  1053. /* image or lossless or all intra runs at quality mode */
  1054. if (is_image_session(inst) || inst->capabilities[LOSSLESS].value ||
  1055. inst->capabilities[ALL_INTRA].value) {
  1056. mode = MSM_VIDC_MAX_QUALITY_MODE;
  1057. goto decision_done;
  1058. }
  1059. /* for lesser complexity, make LP for all resolution */
  1060. if (inst->capabilities[COMPLEXITY].value < DEFAULT_COMPLEXITY) {
  1061. mode = MSM_VIDC_POWER_SAVE_MODE;
  1062. goto decision_done;
  1063. }
  1064. mbpf = msm_vidc_get_mbs_per_frame(inst);
  1065. mbps = mbpf * msm_vidc_get_fps(inst);
  1066. core = inst->core;
  1067. max_hq_mbpf = core->capabilities[MAX_MBPF_HQ].value;;
  1068. max_hq_mbps = core->capabilities[MAX_MBPS_HQ].value;;
  1069. if (!is_realtime_session(inst)) {
  1070. if (((inst->capabilities[COMPLEXITY].flags & CAP_FLAG_CLIENT_SET) &&
  1071. (inst->capabilities[COMPLEXITY].value >= DEFAULT_COMPLEXITY)) ||
  1072. mbpf <= max_hq_mbpf) {
  1073. mode = MSM_VIDC_MAX_QUALITY_MODE;
  1074. goto decision_done;
  1075. }
  1076. }
  1077. if (mbpf <= max_hq_mbpf && mbps <= max_hq_mbps)
  1078. mode = MSM_VIDC_MAX_QUALITY_MODE;
  1079. decision_done:
  1080. msm_vidc_update_cap_value(inst, QUALITY_MODE, mode, __func__);
  1081. return 0;
  1082. }
  1083. int msm_vidc_adjust_bitrate_boost_iris33(void *instance, struct v4l2_ctrl *ctrl)
  1084. {
  1085. s32 adjusted_value;
  1086. struct msm_vidc_inst *inst = (struct msm_vidc_inst *) instance;
  1087. s32 rc_type = -1;
  1088. u32 width, height, frame_rate;
  1089. struct v4l2_format *f;
  1090. u32 max_bitrate = 0, bitrate = 0;
  1091. adjusted_value = ctrl ? ctrl->val :
  1092. inst->capabilities[BITRATE_BOOST].value;
  1093. if (inst->bufq[OUTPUT_PORT].vb2q->streaming)
  1094. return 0;
  1095. if (msm_vidc_get_parent_value(inst, BITRATE_BOOST,
  1096. BITRATE_MODE, &rc_type, __func__))
  1097. return -EINVAL;
  1098. /*
  1099. * Bitrate Boost are supported only for VBR rc type.
  1100. * Hence, do not adjust or set to firmware for non VBR rc's
  1101. */
  1102. if (rc_type != HFI_RC_VBR_CFR) {
  1103. adjusted_value = 0;
  1104. goto adjust;
  1105. }
  1106. frame_rate = inst->capabilities[FRAME_RATE].value >> 16;
  1107. f = &inst->fmts[OUTPUT_PORT];
  1108. width = f->fmt.pix_mp.width;
  1109. height = f->fmt.pix_mp.height;
  1110. /*
  1111. * honor client set bitrate boost
  1112. * if client did not set, keep max bitrate boost upto 4k@60fps
  1113. * and remove bitrate boost after 4k@60fps
  1114. */
  1115. if (inst->capabilities[BITRATE_BOOST].flags & CAP_FLAG_CLIENT_SET) {
  1116. /* accept client set bitrate boost value as is */
  1117. } else {
  1118. if (res_is_less_than_or_equal_to(width, height, 4096, 2176) &&
  1119. frame_rate <= 60)
  1120. adjusted_value = MAX_BITRATE_BOOST;
  1121. else
  1122. adjusted_value = 0;
  1123. }
  1124. max_bitrate = msm_vidc_get_max_bitrate(inst);
  1125. bitrate = inst->capabilities[BIT_RATE].value;
  1126. if (adjusted_value) {
  1127. if ((bitrate + bitrate / (100 / adjusted_value)) > max_bitrate) {
  1128. i_vpr_h(inst,
  1129. "%s: bitrate %d is beyond max bitrate %d, remove bitrate boost\n",
  1130. __func__, max_bitrate, bitrate);
  1131. adjusted_value = 0;
  1132. }
  1133. }
  1134. adjust:
  1135. msm_vidc_update_cap_value(inst, BITRATE_BOOST, adjusted_value, __func__);
  1136. return 0;
  1137. }
  1138. static struct msm_vidc_venus_ops iris33_ops = {
  1139. .boot_firmware = __boot_firmware_iris33,
  1140. .raise_interrupt = __raise_interrupt_iris33,
  1141. .clear_interrupt = __clear_interrupt_iris33,
  1142. .power_on = __power_on_iris33,
  1143. .power_off = __power_off_iris33,
  1144. .prepare_pc = __prepare_pc_iris33,
  1145. .watchdog = __watchdog_iris33,
  1146. .noc_error_info = __noc_error_info_iris33,
  1147. };
  1148. static struct msm_vidc_session_ops msm_session_ops = {
  1149. .buffer_size = msm_buffer_size_iris33,
  1150. .min_count = msm_buffer_min_count_iris33,
  1151. .extra_count = msm_buffer_extra_count_iris33,
  1152. .ring_buf_count = msm_vidc_ring_buf_count_iris33,
  1153. .calc_freq = msm_vidc_calc_freq_iris33,
  1154. .calc_bw = msm_vidc_calc_bw_iris33,
  1155. .decide_work_route = msm_vidc_decide_work_route_iris33,
  1156. .decide_work_mode = msm_vidc_decide_work_mode_iris33,
  1157. .decide_quality_mode = msm_vidc_decide_quality_mode_iris33,
  1158. };
  1159. int msm_vidc_init_iris33(struct msm_vidc_core *core)
  1160. {
  1161. if (!core) {
  1162. d_vpr_e("%s: invalid params\n", __func__);
  1163. return -EINVAL;
  1164. }
  1165. d_vpr_h("%s()\n", __func__);
  1166. core->venus_ops = &iris33_ops;
  1167. core->session_ops = &msm_session_ops;
  1168. return 0;
  1169. }