va-macro.c 99 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2020, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/clk.h>
  7. #include <linux/io.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/regmap.h>
  10. #include <linux/regulator/consumer.h>
  11. #include <sound/soc.h>
  12. #include <sound/soc-dapm.h>
  13. #include <sound/tlv.h>
  14. #include <linux/pm_runtime.h>
  15. #include <asoc/msm-cdc-pinctrl.h>
  16. #include <soc/swr-common.h>
  17. #include <soc/swr-wcd.h>
  18. #include <dsp/digital-cdc-rsc-mgr.h>
  19. #include "bolero-cdc.h"
  20. #include "bolero-cdc-registers.h"
  21. #include "bolero-clk-rsc.h"
  22. /* pm runtime auto suspend timer in msecs */
  23. #define VA_AUTO_SUSPEND_DELAY 100 /* delay in msec */
  24. #define VA_MACRO_MAX_OFFSET 0x1000
  25. #define VA_MACRO_NUM_DECIMATORS 8
  26. #define VA_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  27. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  28. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  29. #define VA_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  30. SNDRV_PCM_FMTBIT_S24_LE |\
  31. SNDRV_PCM_FMTBIT_S24_3LE)
  32. #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
  33. #define CF_MIN_3DB_4HZ 0x0
  34. #define CF_MIN_3DB_75HZ 0x1
  35. #define CF_MIN_3DB_150HZ 0x2
  36. #define VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED 0
  37. #define VA_MACRO_MCLK_FREQ 9600000
  38. #define VA_MACRO_TX_PATH_OFFSET 0x80
  39. #define VA_MACRO_TX_DMIC_CLK_DIV_MASK 0x0E
  40. #define VA_MACRO_TX_DMIC_CLK_DIV_SHFT 0x01
  41. #define VA_MACRO_SWR_MIC_MUX_SEL_MASK 0xF
  42. #define VA_MACRO_ADC_MUX_CFG_OFFSET 0x8
  43. #define VA_MACRO_ADC_MODE_CFG0_SHIFT 1
  44. #define BOLERO_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS 40
  45. #define BOLERO_CDC_VA_TX_AMIC_UNMUTE_DELAY_MS 100
  46. #define BOLERO_CDC_VA_TX_DMIC_HPF_DELAY_MS 300
  47. #define BOLERO_CDC_VA_TX_AMIC_HPF_DELAY_MS 300
  48. #define MAX_RETRY_ATTEMPTS 500
  49. #define VA_MACRO_SWR_STRING_LEN 80
  50. #define VA_MACRO_CHILD_DEVICES_MAX 3
  51. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  52. static int va_tx_unmute_delay = BOLERO_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS;
  53. module_param(va_tx_unmute_delay, int, 0664);
  54. MODULE_PARM_DESC(va_tx_unmute_delay, "delay to unmute the tx path");
  55. enum {
  56. VA_MACRO_AIF_INVALID = 0,
  57. VA_MACRO_AIF1_CAP,
  58. VA_MACRO_AIF2_CAP,
  59. VA_MACRO_AIF3_CAP,
  60. VA_MACRO_MAX_DAIS,
  61. };
  62. enum {
  63. VA_MACRO_DEC0,
  64. VA_MACRO_DEC1,
  65. VA_MACRO_DEC2,
  66. VA_MACRO_DEC3,
  67. VA_MACRO_DEC4,
  68. VA_MACRO_DEC5,
  69. VA_MACRO_DEC6,
  70. VA_MACRO_DEC7,
  71. VA_MACRO_DEC_MAX,
  72. };
  73. enum {
  74. VA_MACRO_CLK_DIV_2,
  75. VA_MACRO_CLK_DIV_3,
  76. VA_MACRO_CLK_DIV_4,
  77. VA_MACRO_CLK_DIV_6,
  78. VA_MACRO_CLK_DIV_8,
  79. VA_MACRO_CLK_DIV_16,
  80. };
  81. enum {
  82. MSM_DMIC,
  83. SWR_MIC,
  84. };
  85. enum {
  86. TX_MCLK,
  87. VA_MCLK,
  88. };
  89. struct va_mute_work {
  90. struct va_macro_priv *va_priv;
  91. u32 decimator;
  92. struct delayed_work dwork;
  93. };
  94. struct hpf_work {
  95. struct va_macro_priv *va_priv;
  96. u8 decimator;
  97. u8 hpf_cut_off_freq;
  98. struct delayed_work dwork;
  99. };
  100. /* Hold instance to soundwire platform device */
  101. struct va_macro_swr_ctrl_data {
  102. struct platform_device *va_swr_pdev;
  103. };
  104. struct va_macro_swr_ctrl_platform_data {
  105. void *handle; /* holds codec private data */
  106. int (*read)(void *handle, int reg);
  107. int (*write)(void *handle, int reg, int val);
  108. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  109. int (*clk)(void *handle, bool enable);
  110. int (*core_vote)(void *handle, bool enable);
  111. int (*handle_irq)(void *handle,
  112. irqreturn_t (*swrm_irq_handler)(int irq,
  113. void *data),
  114. void *swrm_handle,
  115. int action);
  116. };
  117. struct va_macro_priv {
  118. struct device *dev;
  119. bool dec_active[VA_MACRO_NUM_DECIMATORS];
  120. bool va_without_decimation;
  121. struct clk *lpass_audio_hw_vote;
  122. struct mutex mclk_lock;
  123. struct mutex swr_clk_lock;
  124. struct snd_soc_component *component;
  125. struct hpf_work va_hpf_work[VA_MACRO_NUM_DECIMATORS];
  126. struct va_mute_work va_mute_dwork[VA_MACRO_NUM_DECIMATORS];
  127. unsigned long active_ch_mask[VA_MACRO_MAX_DAIS];
  128. unsigned long active_ch_cnt[VA_MACRO_MAX_DAIS];
  129. u16 dmic_clk_div;
  130. u16 va_mclk_users;
  131. int swr_clk_users;
  132. bool reset_swr;
  133. struct device_node *va_swr_gpio_p;
  134. struct va_macro_swr_ctrl_data *swr_ctrl_data;
  135. struct va_macro_swr_ctrl_platform_data swr_plat_data;
  136. struct work_struct va_macro_add_child_devices_work;
  137. int child_count;
  138. u16 mclk_mux_sel;
  139. char __iomem *va_io_base;
  140. char __iomem *va_island_mode_muxsel;
  141. struct platform_device *pdev_child_devices
  142. [VA_MACRO_CHILD_DEVICES_MAX];
  143. struct regulator *micb_supply;
  144. u32 micb_voltage;
  145. u32 micb_current;
  146. u32 version;
  147. u32 is_used_va_swr_gpio;
  148. int micb_users;
  149. u16 default_clk_id;
  150. u16 clk_id;
  151. int tx_swr_clk_cnt;
  152. int va_swr_clk_cnt;
  153. int va_clk_status;
  154. int tx_clk_status;
  155. bool lpi_enable;
  156. bool register_event_listener;
  157. int dec_mode[VA_MACRO_NUM_DECIMATORS];
  158. };
  159. static bool va_macro_get_data(struct snd_soc_component *component,
  160. struct device **va_dev,
  161. struct va_macro_priv **va_priv,
  162. const char *func_name)
  163. {
  164. *va_dev = bolero_get_device_ptr(component->dev, VA_MACRO);
  165. if (!(*va_dev)) {
  166. dev_err(component->dev,
  167. "%s: null device for macro!\n", func_name);
  168. return false;
  169. }
  170. *va_priv = dev_get_drvdata((*va_dev));
  171. if (!(*va_priv) || !(*va_priv)->component) {
  172. dev_err(component->dev,
  173. "%s: priv is null for macro!\n", func_name);
  174. return false;
  175. }
  176. return true;
  177. }
  178. static int va_macro_clk_div_get(struct snd_soc_component *component)
  179. {
  180. struct device *va_dev = NULL;
  181. struct va_macro_priv *va_priv = NULL;
  182. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  183. return -EINVAL;
  184. if ((va_priv->version >= BOLERO_VERSION_2_0)
  185. && !va_priv->lpi_enable
  186. && (va_priv->dmic_clk_div == VA_MACRO_CLK_DIV_16))
  187. return VA_MACRO_CLK_DIV_8;
  188. return va_priv->dmic_clk_div;
  189. }
  190. static int va_macro_mclk_enable(struct va_macro_priv *va_priv,
  191. bool mclk_enable, bool dapm)
  192. {
  193. struct regmap *regmap = dev_get_regmap(va_priv->dev->parent, NULL);
  194. int ret = 0;
  195. if (regmap == NULL) {
  196. dev_err(va_priv->dev, "%s: regmap is NULL\n", __func__);
  197. return -EINVAL;
  198. }
  199. dev_dbg(va_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  200. __func__, mclk_enable, dapm, va_priv->va_mclk_users);
  201. mutex_lock(&va_priv->mclk_lock);
  202. if (mclk_enable) {
  203. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  204. va_priv->default_clk_id,
  205. va_priv->clk_id,
  206. true);
  207. if (ret < 0) {
  208. dev_err(va_priv->dev,
  209. "%s: va request clock en failed\n",
  210. __func__);
  211. goto exit;
  212. }
  213. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  214. true);
  215. if (va_priv->va_mclk_users == 0) {
  216. regcache_mark_dirty(regmap);
  217. regcache_sync_region(regmap,
  218. VA_START_OFFSET,
  219. VA_MAX_OFFSET);
  220. }
  221. va_priv->va_mclk_users++;
  222. } else {
  223. if (va_priv->va_mclk_users <= 0) {
  224. dev_err(va_priv->dev, "%s: clock already disabled\n",
  225. __func__);
  226. va_priv->va_mclk_users = 0;
  227. goto exit;
  228. }
  229. va_priv->va_mclk_users--;
  230. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  231. false);
  232. bolero_clk_rsc_request_clock(va_priv->dev,
  233. va_priv->default_clk_id,
  234. va_priv->clk_id,
  235. false);
  236. }
  237. exit:
  238. mutex_unlock(&va_priv->mclk_lock);
  239. return ret;
  240. }
  241. static int va_macro_event_handler(struct snd_soc_component *component,
  242. u16 event, u32 data)
  243. {
  244. struct device *va_dev = NULL;
  245. struct va_macro_priv *va_priv = NULL;
  246. int retry_cnt = MAX_RETRY_ATTEMPTS;
  247. int ret = 0;
  248. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  249. return -EINVAL;
  250. switch (event) {
  251. case BOLERO_MACRO_EVT_WAIT_VA_CLK_RESET:
  252. while ((va_priv->va_mclk_users != 0) && (retry_cnt != 0)) {
  253. dev_dbg_ratelimited(va_dev, "%s:retry_cnt: %d\n",
  254. __func__, retry_cnt);
  255. /*
  256. * Userspace takes 10 seconds to close
  257. * the session when pcm_start fails due to concurrency
  258. * with PDR/SSR. Loop and check every 20ms till 10
  259. * seconds for va_mclk user count to get reset to 0
  260. * which ensures userspace teardown is done and SSR
  261. * powerup seq can proceed.
  262. */
  263. msleep(20);
  264. retry_cnt--;
  265. }
  266. if (retry_cnt == 0)
  267. dev_err(va_dev,
  268. "%s: va_mclk_users is non-zero still, audio SSR fail!!\n",
  269. __func__);
  270. break;
  271. case BOLERO_MACRO_EVT_PRE_SSR_UP:
  272. /* enable&disable VA_CORE_CLK to reset GFMUX reg */
  273. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  274. va_priv->default_clk_id,
  275. VA_CORE_CLK, true);
  276. if (ret < 0)
  277. dev_err_ratelimited(va_priv->dev,
  278. "%s, failed to enable clk, ret:%d\n",
  279. __func__, ret);
  280. else
  281. bolero_clk_rsc_request_clock(va_priv->dev,
  282. va_priv->default_clk_id,
  283. VA_CORE_CLK, false);
  284. break;
  285. case BOLERO_MACRO_EVT_SSR_UP:
  286. trace_printk("%s, enter SSR up\n", __func__);
  287. /* reset swr after ssr/pdr */
  288. va_priv->reset_swr = true;
  289. if (va_priv->swr_ctrl_data)
  290. swrm_wcd_notify(
  291. va_priv->swr_ctrl_data[0].va_swr_pdev,
  292. SWR_DEVICE_SSR_UP, NULL);
  293. break;
  294. case BOLERO_MACRO_EVT_CLK_RESET:
  295. bolero_rsc_clk_reset(va_dev, VA_CORE_CLK);
  296. break;
  297. case BOLERO_MACRO_EVT_SSR_DOWN:
  298. if (va_priv->swr_ctrl_data) {
  299. swrm_wcd_notify(
  300. va_priv->swr_ctrl_data[0].va_swr_pdev,
  301. SWR_DEVICE_SSR_DOWN, NULL);
  302. }
  303. if ((!pm_runtime_enabled(va_dev) ||
  304. !pm_runtime_suspended(va_dev))) {
  305. ret = bolero_runtime_suspend(va_dev);
  306. if (!ret) {
  307. pm_runtime_disable(va_dev);
  308. pm_runtime_set_suspended(va_dev);
  309. pm_runtime_enable(va_dev);
  310. }
  311. }
  312. break;
  313. default:
  314. break;
  315. }
  316. return 0;
  317. }
  318. static int va_macro_swr_clk_event_v2(struct snd_soc_dapm_widget *w,
  319. struct snd_kcontrol *kcontrol, int event)
  320. {
  321. struct snd_soc_component *component =
  322. snd_soc_dapm_to_component(w->dapm);
  323. struct device *va_dev = NULL;
  324. struct va_macro_priv *va_priv = NULL;
  325. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  326. return -EINVAL;
  327. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  328. switch (event) {
  329. case SND_SOC_DAPM_PRE_PMU:
  330. va_priv->va_swr_clk_cnt++;
  331. break;
  332. case SND_SOC_DAPM_POST_PMD:
  333. va_priv->va_swr_clk_cnt--;
  334. break;
  335. default:
  336. break;
  337. }
  338. return 0;
  339. }
  340. static int va_macro_swr_pwr_event_v2(struct snd_soc_dapm_widget *w,
  341. struct snd_kcontrol *kcontrol, int event)
  342. {
  343. struct snd_soc_component *component =
  344. snd_soc_dapm_to_component(w->dapm);
  345. int ret = 0;
  346. struct device *va_dev = NULL;
  347. struct va_macro_priv *va_priv = NULL;
  348. int clk_src = 0;
  349. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  350. return -EINVAL;
  351. dev_dbg(va_dev, "%s: event = %d, lpi_enable = %d\n",
  352. __func__, event, va_priv->lpi_enable);
  353. if (!va_priv->lpi_enable)
  354. return ret;
  355. switch (event) {
  356. case SND_SOC_DAPM_PRE_PMU:
  357. if (va_priv->swr_ctrl_data) {
  358. clk_src = CLK_SRC_VA_RCG;
  359. ret = swrm_wcd_notify(
  360. va_priv->swr_ctrl_data[0].va_swr_pdev,
  361. SWR_REQ_CLK_SWITCH, &clk_src);
  362. if (ret)
  363. dev_dbg(va_dev, "%s: clock switch failed\n",
  364. __func__);
  365. }
  366. msm_cdc_pinctrl_set_wakeup_capable(
  367. va_priv->va_swr_gpio_p, false);
  368. break;
  369. case SND_SOC_DAPM_POST_PMD:
  370. msm_cdc_pinctrl_set_wakeup_capable(
  371. va_priv->va_swr_gpio_p, true);
  372. if (va_priv->swr_ctrl_data) {
  373. clk_src = CLK_SRC_TX_RCG;
  374. ret = swrm_wcd_notify(
  375. va_priv->swr_ctrl_data[0].va_swr_pdev,
  376. SWR_REQ_CLK_SWITCH, &clk_src);
  377. if (ret)
  378. dev_dbg(va_dev, "%s: clock switch failed\n",
  379. __func__);
  380. }
  381. break;
  382. default:
  383. dev_err(va_priv->dev,
  384. "%s: invalid DAPM event %d\n", __func__, event);
  385. ret = -EINVAL;
  386. }
  387. return ret;
  388. }
  389. static int va_macro_swr_pwr_event(struct snd_soc_dapm_widget *w,
  390. struct snd_kcontrol *kcontrol, int event)
  391. {
  392. struct snd_soc_component *component =
  393. snd_soc_dapm_to_component(w->dapm);
  394. int ret = 0;
  395. struct device *va_dev = NULL;
  396. struct va_macro_priv *va_priv = NULL;
  397. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  398. return -EINVAL;
  399. dev_dbg(va_dev, "%s: event = %d, lpi_enable = %d\n",
  400. __func__, event, va_priv->lpi_enable);
  401. if (!va_priv->lpi_enable)
  402. return ret;
  403. switch (event) {
  404. case SND_SOC_DAPM_PRE_PMU:
  405. if (va_priv->lpass_audio_hw_vote) {
  406. ret = digital_cdc_rsc_mgr_hw_vote_enable(
  407. va_priv->lpass_audio_hw_vote);
  408. if (ret)
  409. dev_err(va_dev,
  410. "%s: lpass audio hw enable failed\n",
  411. __func__);
  412. }
  413. if (!ret)
  414. if (bolero_tx_clk_switch(component, CLK_SRC_VA_RCG))
  415. dev_dbg(va_dev, "%s: clock switch failed\n",
  416. __func__);
  417. if (va_priv->lpi_enable) {
  418. bolero_register_event_listener(component, true, false);
  419. va_priv->register_event_listener = true;
  420. }
  421. break;
  422. case SND_SOC_DAPM_POST_PMD:
  423. if (va_priv->register_event_listener) {
  424. va_priv->register_event_listener = false;
  425. bolero_register_event_listener(component, false, false);
  426. }
  427. if (bolero_tx_clk_switch(component, CLK_SRC_TX_RCG))
  428. dev_dbg(va_dev, "%s: clock switch failed\n",__func__);
  429. if (va_priv->lpass_audio_hw_vote)
  430. digital_cdc_rsc_mgr_hw_vote_disable(
  431. va_priv->lpass_audio_hw_vote);
  432. break;
  433. default:
  434. dev_err(va_priv->dev,
  435. "%s: invalid DAPM event %d\n", __func__, event);
  436. ret = -EINVAL;
  437. }
  438. return ret;
  439. }
  440. static int va_macro_swr_intr_event(struct snd_soc_dapm_widget *w,
  441. struct snd_kcontrol *kcontrol, int event)
  442. {
  443. struct snd_soc_component *component =
  444. snd_soc_dapm_to_component(w->dapm);
  445. int ret = 0;
  446. struct device *va_dev = NULL;
  447. struct va_macro_priv *va_priv = NULL;
  448. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  449. return -EINVAL;
  450. dev_dbg(va_dev, "%s: event = %d, lpi_enable = %d\n",
  451. __func__, event, va_priv->lpi_enable);
  452. if (!va_priv->lpi_enable)
  453. return ret;
  454. switch (event) {
  455. case SND_SOC_DAPM_PRE_PMU:
  456. if (va_priv->lpi_enable) {
  457. bolero_register_event_listener(component, true, true);
  458. va_priv->register_event_listener = true;
  459. }
  460. break;
  461. case SND_SOC_DAPM_POST_PMD:
  462. if (va_priv->register_event_listener) {
  463. va_priv->register_event_listener = false;
  464. bolero_register_event_listener(component, false, true);
  465. }
  466. break;
  467. default:
  468. dev_err(va_priv->dev,
  469. "%s: invalid DAPM event %d\n", __func__, event);
  470. ret = -EINVAL;
  471. }
  472. return ret;
  473. }
  474. static int va_macro_tx_swr_clk_event_v2(struct snd_soc_dapm_widget *w,
  475. struct snd_kcontrol *kcontrol, int event)
  476. {
  477. struct device *va_dev = NULL;
  478. struct va_macro_priv *va_priv = NULL;
  479. struct snd_soc_component *component =
  480. snd_soc_dapm_to_component(w->dapm);
  481. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  482. return -EINVAL;
  483. if (SND_SOC_DAPM_EVENT_ON(event))
  484. ++va_priv->tx_swr_clk_cnt;
  485. if (SND_SOC_DAPM_EVENT_OFF(event))
  486. --va_priv->tx_swr_clk_cnt;
  487. return 0;
  488. }
  489. static int va_macro_mclk_event(struct snd_soc_dapm_widget *w,
  490. struct snd_kcontrol *kcontrol, int event)
  491. {
  492. struct snd_soc_component *component =
  493. snd_soc_dapm_to_component(w->dapm);
  494. int ret = 0;
  495. struct device *va_dev = NULL;
  496. struct va_macro_priv *va_priv = NULL;
  497. int clk_src = 0;
  498. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  499. return -EINVAL;
  500. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  501. switch (event) {
  502. case SND_SOC_DAPM_PRE_PMU:
  503. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  504. va_priv->default_clk_id,
  505. TX_CORE_CLK,
  506. true);
  507. if (!ret)
  508. va_priv->tx_clk_status++;
  509. if (va_priv->lpi_enable)
  510. ret = va_macro_mclk_enable(va_priv, 1, true);
  511. else
  512. ret = bolero_tx_mclk_enable(component, 1);
  513. break;
  514. case SND_SOC_DAPM_POST_PMD:
  515. if (va_priv->lpi_enable) {
  516. if (va_priv->version == BOLERO_VERSION_2_1) {
  517. if (va_priv->swr_ctrl_data) {
  518. clk_src = CLK_SRC_TX_RCG;
  519. ret = swrm_wcd_notify(
  520. va_priv->swr_ctrl_data[0].va_swr_pdev,
  521. SWR_REQ_CLK_SWITCH, &clk_src);
  522. if (ret)
  523. dev_dbg(va_dev,
  524. "%s: clock switch failed\n",
  525. __func__);
  526. }
  527. } else if (bolero_tx_clk_switch(component,
  528. CLK_SRC_TX_RCG)) {
  529. dev_dbg(va_dev, "%s: clock switch failed\n",
  530. __func__);
  531. }
  532. va_macro_mclk_enable(va_priv, 0, true);
  533. } else {
  534. bolero_tx_mclk_enable(component, 0);
  535. }
  536. if (va_priv->tx_clk_status > 0) {
  537. bolero_clk_rsc_request_clock(va_priv->dev,
  538. va_priv->default_clk_id,
  539. TX_CORE_CLK,
  540. false);
  541. va_priv->tx_clk_status--;
  542. }
  543. break;
  544. default:
  545. dev_err(va_priv->dev,
  546. "%s: invalid DAPM event %d\n", __func__, event);
  547. ret = -EINVAL;
  548. }
  549. return ret;
  550. }
  551. static int va_macro_tx_va_mclk_enable(struct va_macro_priv *va_priv,
  552. struct regmap *regmap, int clk_type,
  553. bool enable)
  554. {
  555. int ret = 0, clk_tx_ret = 0;
  556. dev_dbg(va_priv->dev,
  557. "%s: clock type %s, enable: %s tx_mclk_users: %d\n",
  558. __func__, (clk_type ? "VA_MCLK" : "TX_MCLK"),
  559. (enable ? "enable" : "disable"), va_priv->va_mclk_users);
  560. if (enable) {
  561. if (va_priv->swr_clk_users == 0)
  562. msm_cdc_pinctrl_select_active_state(
  563. va_priv->va_swr_gpio_p);
  564. clk_tx_ret = bolero_clk_rsc_request_clock(va_priv->dev,
  565. TX_CORE_CLK,
  566. TX_CORE_CLK,
  567. true);
  568. if (clk_type == TX_MCLK) {
  569. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  570. TX_CORE_CLK,
  571. TX_CORE_CLK,
  572. true);
  573. if (ret < 0) {
  574. if (va_priv->swr_clk_users == 0)
  575. msm_cdc_pinctrl_select_sleep_state(
  576. va_priv->va_swr_gpio_p);
  577. dev_err_ratelimited(va_priv->dev,
  578. "%s: swr request clk failed\n",
  579. __func__);
  580. goto done;
  581. }
  582. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  583. true);
  584. }
  585. if (clk_type == VA_MCLK) {
  586. ret = va_macro_mclk_enable(va_priv, 1, true);
  587. if (ret < 0) {
  588. if (va_priv->swr_clk_users == 0)
  589. msm_cdc_pinctrl_select_sleep_state(
  590. va_priv->va_swr_gpio_p);
  591. dev_err_ratelimited(va_priv->dev,
  592. "%s: request clock enable failed\n",
  593. __func__);
  594. goto done;
  595. }
  596. }
  597. if (va_priv->swr_clk_users == 0) {
  598. dev_dbg(va_priv->dev, "%s: reset_swr: %d\n",
  599. __func__, va_priv->reset_swr);
  600. if (va_priv->reset_swr)
  601. regmap_update_bits(regmap,
  602. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  603. 0x02, 0x02);
  604. regmap_update_bits(regmap,
  605. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  606. 0x01, 0x01);
  607. if (va_priv->reset_swr)
  608. regmap_update_bits(regmap,
  609. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  610. 0x02, 0x00);
  611. va_priv->reset_swr = false;
  612. }
  613. if (!clk_tx_ret)
  614. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  615. TX_CORE_CLK,
  616. TX_CORE_CLK,
  617. false);
  618. va_priv->swr_clk_users++;
  619. } else {
  620. if (va_priv->swr_clk_users <= 0) {
  621. dev_err_ratelimited(va_priv->dev,
  622. "va swrm clock users already 0\n");
  623. va_priv->swr_clk_users = 0;
  624. return 0;
  625. }
  626. clk_tx_ret = bolero_clk_rsc_request_clock(va_priv->dev,
  627. TX_CORE_CLK,
  628. TX_CORE_CLK,
  629. true);
  630. va_priv->swr_clk_users--;
  631. if (va_priv->swr_clk_users == 0)
  632. regmap_update_bits(regmap,
  633. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  634. 0x01, 0x00);
  635. if (clk_type == VA_MCLK)
  636. va_macro_mclk_enable(va_priv, 0, true);
  637. if (clk_type == TX_MCLK) {
  638. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  639. false);
  640. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  641. TX_CORE_CLK,
  642. TX_CORE_CLK,
  643. false);
  644. if (ret < 0) {
  645. dev_err_ratelimited(va_priv->dev,
  646. "%s: swr request clk failed\n",
  647. __func__);
  648. goto done;
  649. }
  650. }
  651. if (!clk_tx_ret)
  652. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  653. TX_CORE_CLK,
  654. TX_CORE_CLK,
  655. false);
  656. if (va_priv->swr_clk_users == 0)
  657. msm_cdc_pinctrl_select_sleep_state(
  658. va_priv->va_swr_gpio_p);
  659. }
  660. return 0;
  661. done:
  662. if (!clk_tx_ret)
  663. bolero_clk_rsc_request_clock(va_priv->dev,
  664. TX_CORE_CLK,
  665. TX_CORE_CLK,
  666. false);
  667. return ret;
  668. }
  669. static int va_macro_core_vote(void *handle, bool enable)
  670. {
  671. struct va_macro_priv *va_priv = (struct va_macro_priv *) handle;
  672. if (va_priv == NULL) {
  673. pr_err("%s: va priv data is NULL\n", __func__);
  674. return -EINVAL;
  675. }
  676. if (enable) {
  677. pm_runtime_get_sync(va_priv->dev);
  678. pm_runtime_put_autosuspend(va_priv->dev);
  679. pm_runtime_mark_last_busy(va_priv->dev);
  680. }
  681. if (bolero_check_core_votes(va_priv->dev))
  682. return 0;
  683. else
  684. return -EINVAL;
  685. }
  686. static int va_macro_swrm_clock(void *handle, bool enable)
  687. {
  688. struct va_macro_priv *va_priv = (struct va_macro_priv *) handle;
  689. struct regmap *regmap = dev_get_regmap(va_priv->dev->parent, NULL);
  690. int ret = 0;
  691. if (regmap == NULL) {
  692. dev_err(va_priv->dev, "%s: regmap is NULL\n", __func__);
  693. return -EINVAL;
  694. }
  695. mutex_lock(&va_priv->swr_clk_lock);
  696. dev_dbg(va_priv->dev,
  697. "%s: swrm clock %s tx_swr_clk_cnt: %d va_swr_clk_cnt: %d\n",
  698. __func__, (enable ? "enable" : "disable"),
  699. va_priv->tx_swr_clk_cnt, va_priv->va_swr_clk_cnt);
  700. if (enable) {
  701. pm_runtime_get_sync(va_priv->dev);
  702. if (va_priv->va_swr_clk_cnt && !va_priv->tx_swr_clk_cnt) {
  703. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  704. VA_MCLK, enable);
  705. if (ret) {
  706. pm_runtime_mark_last_busy(va_priv->dev);
  707. pm_runtime_put_autosuspend(va_priv->dev);
  708. goto done;
  709. }
  710. va_priv->va_clk_status++;
  711. } else {
  712. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  713. TX_MCLK, enable);
  714. if (ret) {
  715. pm_runtime_mark_last_busy(va_priv->dev);
  716. pm_runtime_put_autosuspend(va_priv->dev);
  717. goto done;
  718. }
  719. va_priv->tx_clk_status++;
  720. }
  721. pm_runtime_mark_last_busy(va_priv->dev);
  722. pm_runtime_put_autosuspend(va_priv->dev);
  723. } else {
  724. if (va_priv->va_clk_status && !va_priv->tx_clk_status) {
  725. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  726. VA_MCLK, enable);
  727. if (ret)
  728. goto done;
  729. --va_priv->va_clk_status;
  730. } else if (!va_priv->va_clk_status && va_priv->tx_clk_status) {
  731. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  732. TX_MCLK, enable);
  733. if (ret)
  734. goto done;
  735. --va_priv->tx_clk_status;
  736. } else if (va_priv->va_clk_status && va_priv->tx_clk_status) {
  737. if (!va_priv->va_swr_clk_cnt && va_priv->tx_swr_clk_cnt) {
  738. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  739. VA_MCLK, enable);
  740. if (ret)
  741. goto done;
  742. --va_priv->va_clk_status;
  743. } else {
  744. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  745. TX_MCLK, enable);
  746. if (ret)
  747. goto done;
  748. --va_priv->tx_clk_status;
  749. }
  750. } else {
  751. dev_dbg(va_priv->dev,
  752. "%s: Both clocks are disabled\n", __func__);
  753. }
  754. }
  755. dev_dbg(va_priv->dev,
  756. "%s: swrm clock users %d tx_clk_sts_cnt: %d va_clk_sts_cnt: %d\n",
  757. __func__, va_priv->swr_clk_users, va_priv->tx_clk_status,
  758. va_priv->va_clk_status);
  759. done:
  760. mutex_unlock(&va_priv->swr_clk_lock);
  761. return ret;
  762. }
  763. static bool is_amic_enabled(struct snd_soc_component *component, int decimator)
  764. {
  765. u16 adc_mux_reg = 0, adc_reg = 0;
  766. u16 adc_n = BOLERO_ADC_MAX;
  767. bool ret = false;
  768. struct device *va_dev = NULL;
  769. struct va_macro_priv *va_priv = NULL;
  770. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  771. return ret;
  772. adc_mux_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG1 +
  773. VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  774. if (snd_soc_component_read32(component, adc_mux_reg) & SWR_MIC) {
  775. if (va_priv->version == BOLERO_VERSION_2_1)
  776. return true;
  777. adc_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0 +
  778. VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  779. adc_n = snd_soc_component_read32(component, adc_reg) &
  780. VA_MACRO_SWR_MIC_MUX_SEL_MASK;
  781. if (adc_n < BOLERO_ADC_MAX)
  782. return true;
  783. }
  784. return ret;
  785. }
  786. static void va_macro_tx_hpf_corner_freq_callback(struct work_struct *work)
  787. {
  788. struct delayed_work *hpf_delayed_work;
  789. struct hpf_work *hpf_work;
  790. struct va_macro_priv *va_priv;
  791. struct snd_soc_component *component;
  792. u16 dec_cfg_reg, hpf_gate_reg;
  793. u8 hpf_cut_off_freq;
  794. u16 adc_reg = 0, adc_n = 0;
  795. hpf_delayed_work = to_delayed_work(work);
  796. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  797. va_priv = hpf_work->va_priv;
  798. component = va_priv->component;
  799. hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
  800. dec_cfg_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0 +
  801. VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  802. hpf_gate_reg = BOLERO_CDC_VA_TX0_TX_PATH_SEC2 +
  803. VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  804. dev_dbg(va_priv->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
  805. __func__, hpf_work->decimator, hpf_cut_off_freq);
  806. if (is_amic_enabled(component, hpf_work->decimator)) {
  807. adc_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0 +
  808. VA_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
  809. adc_n = snd_soc_component_read32(component, adc_reg) &
  810. VA_MACRO_SWR_MIC_MUX_SEL_MASK;
  811. /* analog mic clear TX hold */
  812. bolero_clear_amic_tx_hold(component->dev, adc_n);
  813. snd_soc_component_update_bits(component,
  814. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  815. hpf_cut_off_freq << 5);
  816. snd_soc_component_update_bits(component, hpf_gate_reg,
  817. 0x03, 0x02);
  818. /* Minimum 1 clk cycle delay is required as per HW spec */
  819. usleep_range(1000, 1010);
  820. snd_soc_component_update_bits(component, hpf_gate_reg,
  821. 0x03, 0x01);
  822. } else {
  823. snd_soc_component_update_bits(component,
  824. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  825. hpf_cut_off_freq << 5);
  826. snd_soc_component_update_bits(component, hpf_gate_reg,
  827. 0x02, 0x02);
  828. /* Minimum 1 clk cycle delay is required as per HW spec */
  829. usleep_range(1000, 1010);
  830. snd_soc_component_update_bits(component, hpf_gate_reg,
  831. 0x02, 0x00);
  832. }
  833. }
  834. static void va_macro_mute_update_callback(struct work_struct *work)
  835. {
  836. struct va_mute_work *va_mute_dwork;
  837. struct snd_soc_component *component = NULL;
  838. struct va_macro_priv *va_priv;
  839. struct delayed_work *delayed_work;
  840. u16 tx_vol_ctl_reg, decimator;
  841. delayed_work = to_delayed_work(work);
  842. va_mute_dwork = container_of(delayed_work, struct va_mute_work, dwork);
  843. va_priv = va_mute_dwork->va_priv;
  844. component = va_priv->component;
  845. decimator = va_mute_dwork->decimator;
  846. tx_vol_ctl_reg =
  847. BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  848. VA_MACRO_TX_PATH_OFFSET * decimator;
  849. snd_soc_component_update_bits(component, tx_vol_ctl_reg, 0x10, 0x00);
  850. dev_dbg(va_priv->dev, "%s: decimator %u unmute\n",
  851. __func__, decimator);
  852. }
  853. static int va_macro_put_dec_enum(struct snd_kcontrol *kcontrol,
  854. struct snd_ctl_elem_value *ucontrol)
  855. {
  856. struct snd_soc_dapm_widget *widget =
  857. snd_soc_dapm_kcontrol_widget(kcontrol);
  858. struct snd_soc_component *component =
  859. snd_soc_dapm_to_component(widget->dapm);
  860. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  861. unsigned int val;
  862. u16 mic_sel_reg, dmic_clk_reg;
  863. struct device *va_dev = NULL;
  864. struct va_macro_priv *va_priv = NULL;
  865. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  866. return -EINVAL;
  867. val = ucontrol->value.enumerated.item[0];
  868. if (val > e->items - 1)
  869. return -EINVAL;
  870. dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  871. widget->name, val);
  872. switch (e->reg) {
  873. case BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0:
  874. mic_sel_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0;
  875. break;
  876. case BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0:
  877. mic_sel_reg = BOLERO_CDC_VA_TX1_TX_PATH_CFG0;
  878. break;
  879. case BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0:
  880. mic_sel_reg = BOLERO_CDC_VA_TX2_TX_PATH_CFG0;
  881. break;
  882. case BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0:
  883. mic_sel_reg = BOLERO_CDC_VA_TX3_TX_PATH_CFG0;
  884. break;
  885. case BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0:
  886. mic_sel_reg = BOLERO_CDC_VA_TX4_TX_PATH_CFG0;
  887. break;
  888. case BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0:
  889. mic_sel_reg = BOLERO_CDC_VA_TX5_TX_PATH_CFG0;
  890. break;
  891. case BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0:
  892. mic_sel_reg = BOLERO_CDC_VA_TX6_TX_PATH_CFG0;
  893. break;
  894. case BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0:
  895. mic_sel_reg = BOLERO_CDC_VA_TX7_TX_PATH_CFG0;
  896. break;
  897. default:
  898. dev_err(component->dev, "%s: e->reg: 0x%x not expected\n",
  899. __func__, e->reg);
  900. return -EINVAL;
  901. }
  902. if (strnstr(widget->name, "SMIC", strlen(widget->name))) {
  903. if (val != 0) {
  904. if (val < 5) {
  905. snd_soc_component_update_bits(component,
  906. mic_sel_reg,
  907. 1 << 7, 0x0 << 7);
  908. } else {
  909. snd_soc_component_update_bits(component,
  910. mic_sel_reg,
  911. 1 << 7, 0x1 << 7);
  912. snd_soc_component_update_bits(component,
  913. BOLERO_CDC_VA_TOP_CSR_DMIC_CFG,
  914. 0x80, 0x00);
  915. dmic_clk_reg =
  916. BOLERO_CDC_TX_TOP_CSR_SWR_DMIC0_CTL +
  917. ((val - 5)/2) * 4;
  918. snd_soc_component_update_bits(component,
  919. dmic_clk_reg,
  920. 0x0E, va_priv->dmic_clk_div << 0x1);
  921. }
  922. }
  923. } else {
  924. /* DMIC selected */
  925. if (val != 0)
  926. snd_soc_component_update_bits(component, mic_sel_reg,
  927. 1 << 7, 1 << 7);
  928. }
  929. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  930. }
  931. static int va_macro_lpi_get(struct snd_kcontrol *kcontrol,
  932. struct snd_ctl_elem_value *ucontrol)
  933. {
  934. struct snd_soc_component *component =
  935. snd_soc_kcontrol_component(kcontrol);
  936. struct device *va_dev = NULL;
  937. struct va_macro_priv *va_priv = NULL;
  938. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  939. return -EINVAL;
  940. ucontrol->value.integer.value[0] = va_priv->lpi_enable;
  941. return 0;
  942. }
  943. static int va_macro_lpi_put(struct snd_kcontrol *kcontrol,
  944. struct snd_ctl_elem_value *ucontrol)
  945. {
  946. struct snd_soc_component *component =
  947. snd_soc_kcontrol_component(kcontrol);
  948. struct device *va_dev = NULL;
  949. struct va_macro_priv *va_priv = NULL;
  950. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  951. return -EINVAL;
  952. va_priv->lpi_enable = ucontrol->value.integer.value[0];
  953. return 0;
  954. }
  955. static int va_macro_tx_mixer_get(struct snd_kcontrol *kcontrol,
  956. struct snd_ctl_elem_value *ucontrol)
  957. {
  958. struct snd_soc_dapm_widget *widget =
  959. snd_soc_dapm_kcontrol_widget(kcontrol);
  960. struct snd_soc_component *component =
  961. snd_soc_dapm_to_component(widget->dapm);
  962. struct soc_multi_mixer_control *mixer =
  963. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  964. u32 dai_id = widget->shift;
  965. u32 dec_id = mixer->shift;
  966. struct device *va_dev = NULL;
  967. struct va_macro_priv *va_priv = NULL;
  968. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  969. return -EINVAL;
  970. if (test_bit(dec_id, &va_priv->active_ch_mask[dai_id]))
  971. ucontrol->value.integer.value[0] = 1;
  972. else
  973. ucontrol->value.integer.value[0] = 0;
  974. return 0;
  975. }
  976. static int va_macro_tx_mixer_put(struct snd_kcontrol *kcontrol,
  977. struct snd_ctl_elem_value *ucontrol)
  978. {
  979. struct snd_soc_dapm_widget *widget =
  980. snd_soc_dapm_kcontrol_widget(kcontrol);
  981. struct snd_soc_component *component =
  982. snd_soc_dapm_to_component(widget->dapm);
  983. struct snd_soc_dapm_update *update = NULL;
  984. struct soc_multi_mixer_control *mixer =
  985. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  986. u32 dai_id = widget->shift;
  987. u32 dec_id = mixer->shift;
  988. u32 enable = ucontrol->value.integer.value[0];
  989. struct device *va_dev = NULL;
  990. struct va_macro_priv *va_priv = NULL;
  991. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  992. return -EINVAL;
  993. if (enable) {
  994. set_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  995. va_priv->active_ch_cnt[dai_id]++;
  996. } else {
  997. clear_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  998. va_priv->active_ch_cnt[dai_id]--;
  999. }
  1000. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
  1001. return 0;
  1002. }
  1003. static int va_macro_enable_dmic(struct snd_soc_dapm_widget *w,
  1004. struct snd_kcontrol *kcontrol, int event)
  1005. {
  1006. struct snd_soc_component *component =
  1007. snd_soc_dapm_to_component(w->dapm);
  1008. unsigned int dmic = 0;
  1009. int ret = 0;
  1010. char *wname;
  1011. wname = strpbrk(w->name, "01234567");
  1012. if (!wname) {
  1013. dev_err(component->dev, "%s: widget not found\n", __func__);
  1014. return -EINVAL;
  1015. }
  1016. ret = kstrtouint(wname, 10, &dmic);
  1017. if (ret < 0) {
  1018. dev_err(component->dev, "%s: Invalid DMIC line on the codec\n",
  1019. __func__);
  1020. return -EINVAL;
  1021. }
  1022. dev_dbg(component->dev, "%s: event %d DMIC%d\n",
  1023. __func__, event, dmic);
  1024. switch (event) {
  1025. case SND_SOC_DAPM_PRE_PMU:
  1026. bolero_dmic_clk_enable(component, dmic, DMIC_VA, true);
  1027. break;
  1028. case SND_SOC_DAPM_POST_PMD:
  1029. bolero_dmic_clk_enable(component, dmic, DMIC_VA, false);
  1030. break;
  1031. }
  1032. return 0;
  1033. }
  1034. static int va_macro_enable_dec(struct snd_soc_dapm_widget *w,
  1035. struct snd_kcontrol *kcontrol, int event)
  1036. {
  1037. struct snd_soc_component *component =
  1038. snd_soc_dapm_to_component(w->dapm);
  1039. unsigned int decimator;
  1040. u16 tx_vol_ctl_reg, dec_cfg_reg, hpf_gate_reg;
  1041. u16 tx_gain_ctl_reg;
  1042. u8 hpf_cut_off_freq;
  1043. u16 adc_mux_reg = 0;
  1044. struct device *va_dev = NULL;
  1045. struct va_macro_priv *va_priv = NULL;
  1046. int hpf_delay = BOLERO_CDC_VA_TX_DMIC_HPF_DELAY_MS;
  1047. int unmute_delay = BOLERO_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS;
  1048. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1049. return -EINVAL;
  1050. decimator = w->shift;
  1051. dev_dbg(va_dev, "%s(): widget = %s decimator = %u\n", __func__,
  1052. w->name, decimator);
  1053. tx_vol_ctl_reg = BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  1054. VA_MACRO_TX_PATH_OFFSET * decimator;
  1055. hpf_gate_reg = BOLERO_CDC_VA_TX0_TX_PATH_SEC2 +
  1056. VA_MACRO_TX_PATH_OFFSET * decimator;
  1057. dec_cfg_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0 +
  1058. VA_MACRO_TX_PATH_OFFSET * decimator;
  1059. tx_gain_ctl_reg = BOLERO_CDC_VA_TX0_TX_VOL_CTL +
  1060. VA_MACRO_TX_PATH_OFFSET * decimator;
  1061. adc_mux_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG1 +
  1062. VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  1063. switch (event) {
  1064. case SND_SOC_DAPM_PRE_PMU:
  1065. snd_soc_component_update_bits(component,
  1066. dec_cfg_reg, 0x06, va_priv->dec_mode[decimator] <<
  1067. VA_MACRO_ADC_MODE_CFG0_SHIFT);
  1068. /* Enable TX PGA Mute */
  1069. snd_soc_component_update_bits(component,
  1070. tx_vol_ctl_reg, 0x10, 0x10);
  1071. break;
  1072. case SND_SOC_DAPM_POST_PMU:
  1073. /* Enable TX CLK */
  1074. snd_soc_component_update_bits(component,
  1075. tx_vol_ctl_reg, 0x20, 0x20);
  1076. if (!is_amic_enabled(component, decimator)) {
  1077. snd_soc_component_update_bits(component,
  1078. hpf_gate_reg, 0x01, 0x00);
  1079. /*
  1080. * Minimum 1 clk cycle delay is required as per HW spec
  1081. */
  1082. usleep_range(1000, 1010);
  1083. }
  1084. hpf_cut_off_freq = (snd_soc_component_read32(
  1085. component, dec_cfg_reg) &
  1086. TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
  1087. va_priv->va_hpf_work[decimator].hpf_cut_off_freq =
  1088. hpf_cut_off_freq;
  1089. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  1090. snd_soc_component_update_bits(component, dec_cfg_reg,
  1091. TX_HPF_CUT_OFF_FREQ_MASK,
  1092. CF_MIN_3DB_150HZ << 5);
  1093. }
  1094. if (is_amic_enabled(component, decimator) < BOLERO_ADC_MAX) {
  1095. hpf_delay = BOLERO_CDC_VA_TX_AMIC_HPF_DELAY_MS;
  1096. unmute_delay = BOLERO_CDC_VA_TX_AMIC_UNMUTE_DELAY_MS;
  1097. if (va_tx_unmute_delay < unmute_delay)
  1098. va_tx_unmute_delay = unmute_delay;
  1099. }
  1100. snd_soc_component_update_bits(component,
  1101. hpf_gate_reg, 0x03, 0x02);
  1102. if (!is_amic_enabled(component, decimator))
  1103. snd_soc_component_update_bits(component,
  1104. hpf_gate_reg, 0x03, 0x00);
  1105. /*
  1106. * Minimum 1 clk cycle delay is required as per HW spec
  1107. */
  1108. usleep_range(1000, 1010);
  1109. snd_soc_component_update_bits(component,
  1110. hpf_gate_reg, 0x03, 0x01);
  1111. /*
  1112. * 6ms delay is required as per HW spec
  1113. */
  1114. usleep_range(6000, 6010);
  1115. /* schedule work queue to Remove Mute */
  1116. queue_delayed_work(system_freezable_wq,
  1117. &va_priv->va_mute_dwork[decimator].dwork,
  1118. msecs_to_jiffies(va_tx_unmute_delay));
  1119. if (va_priv->va_hpf_work[decimator].hpf_cut_off_freq !=
  1120. CF_MIN_3DB_150HZ)
  1121. queue_delayed_work(system_freezable_wq,
  1122. &va_priv->va_hpf_work[decimator].dwork,
  1123. msecs_to_jiffies(hpf_delay));
  1124. /* apply gain after decimator is enabled */
  1125. snd_soc_component_write(component, tx_gain_ctl_reg,
  1126. snd_soc_component_read32(component, tx_gain_ctl_reg));
  1127. if (va_priv->version == BOLERO_VERSION_2_0) {
  1128. if (snd_soc_component_read32(component, adc_mux_reg)
  1129. & SWR_MIC) {
  1130. snd_soc_component_update_bits(component,
  1131. BOLERO_CDC_TX_TOP_CSR_SWR_CTRL,
  1132. 0x01, 0x01);
  1133. snd_soc_component_update_bits(component,
  1134. BOLERO_CDC_TX_TOP_CSR_SWR_MIC0_CTL,
  1135. 0x0E, 0x0C);
  1136. snd_soc_component_update_bits(component,
  1137. BOLERO_CDC_TX_TOP_CSR_SWR_MIC1_CTL,
  1138. 0x0E, 0x0C);
  1139. snd_soc_component_update_bits(component,
  1140. BOLERO_CDC_TX_TOP_CSR_SWR_MIC2_CTL,
  1141. 0x0E, 0x00);
  1142. snd_soc_component_update_bits(component,
  1143. BOLERO_CDC_TX_TOP_CSR_SWR_MIC3_CTL,
  1144. 0x0E, 0x00);
  1145. snd_soc_component_update_bits(component,
  1146. BOLERO_CDC_TX_TOP_CSR_SWR_MIC4_CTL,
  1147. 0x0E, 0x00);
  1148. snd_soc_component_update_bits(component,
  1149. BOLERO_CDC_TX_TOP_CSR_SWR_MIC5_CTL,
  1150. 0x0E, 0x00);
  1151. }
  1152. }
  1153. break;
  1154. case SND_SOC_DAPM_PRE_PMD:
  1155. hpf_cut_off_freq =
  1156. va_priv->va_hpf_work[decimator].hpf_cut_off_freq;
  1157. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1158. 0x10, 0x10);
  1159. if (cancel_delayed_work_sync(
  1160. &va_priv->va_hpf_work[decimator].dwork)) {
  1161. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  1162. snd_soc_component_update_bits(component,
  1163. dec_cfg_reg,
  1164. TX_HPF_CUT_OFF_FREQ_MASK,
  1165. hpf_cut_off_freq << 5);
  1166. if (is_amic_enabled(component, decimator))
  1167. snd_soc_component_update_bits(component,
  1168. hpf_gate_reg,
  1169. 0x03, 0x02);
  1170. else
  1171. snd_soc_component_update_bits(component,
  1172. hpf_gate_reg,
  1173. 0x03, 0x03);
  1174. /*
  1175. * Minimum 1 clk cycle delay is required
  1176. * as per HW spec
  1177. */
  1178. usleep_range(1000, 1010);
  1179. snd_soc_component_update_bits(component,
  1180. hpf_gate_reg,
  1181. 0x03, 0x01);
  1182. }
  1183. }
  1184. cancel_delayed_work_sync(
  1185. &va_priv->va_mute_dwork[decimator].dwork);
  1186. if (va_priv->version == BOLERO_VERSION_2_0) {
  1187. if (snd_soc_component_read32(component, adc_mux_reg)
  1188. & SWR_MIC)
  1189. snd_soc_component_update_bits(component,
  1190. BOLERO_CDC_TX_TOP_CSR_SWR_CTRL,
  1191. 0x01, 0x00);
  1192. }
  1193. break;
  1194. case SND_SOC_DAPM_POST_PMD:
  1195. /* Disable TX CLK */
  1196. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1197. 0x20, 0x00);
  1198. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1199. 0x10, 0x00);
  1200. break;
  1201. }
  1202. return 0;
  1203. }
  1204. static int va_macro_enable_tx(struct snd_soc_dapm_widget *w,
  1205. struct snd_kcontrol *kcontrol, int event)
  1206. {
  1207. struct snd_soc_component *component =
  1208. snd_soc_dapm_to_component(w->dapm);
  1209. struct device *va_dev = NULL;
  1210. struct va_macro_priv *va_priv = NULL;
  1211. int ret = 0;
  1212. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1213. return -EINVAL;
  1214. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  1215. switch (event) {
  1216. case SND_SOC_DAPM_POST_PMU:
  1217. if (va_priv->tx_clk_status > 0) {
  1218. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  1219. va_priv->default_clk_id,
  1220. TX_CORE_CLK,
  1221. false);
  1222. va_priv->tx_clk_status--;
  1223. }
  1224. break;
  1225. case SND_SOC_DAPM_PRE_PMD:
  1226. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  1227. va_priv->default_clk_id,
  1228. TX_CORE_CLK,
  1229. true);
  1230. if (!ret)
  1231. va_priv->tx_clk_status++;
  1232. break;
  1233. default:
  1234. dev_err(va_priv->dev,
  1235. "%s: invalid DAPM event %d\n", __func__, event);
  1236. ret = -EINVAL;
  1237. break;
  1238. }
  1239. return ret;
  1240. }
  1241. static int va_macro_enable_micbias(struct snd_soc_dapm_widget *w,
  1242. struct snd_kcontrol *kcontrol, int event)
  1243. {
  1244. struct snd_soc_component *component =
  1245. snd_soc_dapm_to_component(w->dapm);
  1246. struct device *va_dev = NULL;
  1247. struct va_macro_priv *va_priv = NULL;
  1248. int ret = 0;
  1249. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1250. return -EINVAL;
  1251. if (!va_priv->micb_supply) {
  1252. dev_err(va_dev,
  1253. "%s:regulator not provided in dtsi\n", __func__);
  1254. return -EINVAL;
  1255. }
  1256. switch (event) {
  1257. case SND_SOC_DAPM_PRE_PMU:
  1258. if (va_priv->micb_users++ > 0)
  1259. return 0;
  1260. ret = regulator_set_voltage(va_priv->micb_supply,
  1261. va_priv->micb_voltage,
  1262. va_priv->micb_voltage);
  1263. if (ret) {
  1264. dev_err(va_dev, "%s: Setting voltage failed, err = %d\n",
  1265. __func__, ret);
  1266. return ret;
  1267. }
  1268. ret = regulator_set_load(va_priv->micb_supply,
  1269. va_priv->micb_current);
  1270. if (ret) {
  1271. dev_err(va_dev, "%s: Setting current failed, err = %d\n",
  1272. __func__, ret);
  1273. return ret;
  1274. }
  1275. ret = regulator_enable(va_priv->micb_supply);
  1276. if (ret) {
  1277. dev_err(va_dev, "%s: regulator enable failed, err = %d\n",
  1278. __func__, ret);
  1279. return ret;
  1280. }
  1281. break;
  1282. case SND_SOC_DAPM_POST_PMD:
  1283. if (--va_priv->micb_users > 0)
  1284. return 0;
  1285. if (va_priv->micb_users < 0) {
  1286. va_priv->micb_users = 0;
  1287. dev_dbg(va_dev, "%s: regulator already disabled\n",
  1288. __func__);
  1289. return 0;
  1290. }
  1291. ret = regulator_disable(va_priv->micb_supply);
  1292. if (ret) {
  1293. dev_err(va_dev, "%s: regulator disable failed, err = %d\n",
  1294. __func__, ret);
  1295. return ret;
  1296. }
  1297. regulator_set_voltage(va_priv->micb_supply, 0,
  1298. va_priv->micb_voltage);
  1299. regulator_set_load(va_priv->micb_supply, 0);
  1300. break;
  1301. }
  1302. return 0;
  1303. }
  1304. static inline int va_macro_path_get(const char *wname,
  1305. unsigned int *path_num)
  1306. {
  1307. int ret = 0;
  1308. char *widget_name = NULL;
  1309. char *w_name = NULL;
  1310. char *path_num_char = NULL;
  1311. char *path_name = NULL;
  1312. widget_name = kstrndup(wname, 10, GFP_KERNEL);
  1313. if (!widget_name)
  1314. return -EINVAL;
  1315. w_name = widget_name;
  1316. path_name = strsep(&widget_name, " ");
  1317. if (!path_name) {
  1318. pr_err("%s: Invalid widget name = %s\n",
  1319. __func__, widget_name);
  1320. ret = -EINVAL;
  1321. goto err;
  1322. }
  1323. path_num_char = strpbrk(path_name, "01234567");
  1324. if (!path_num_char) {
  1325. pr_err("%s: va path index not found\n",
  1326. __func__);
  1327. ret = -EINVAL;
  1328. goto err;
  1329. }
  1330. ret = kstrtouint(path_num_char, 10, path_num);
  1331. if (ret < 0)
  1332. pr_err("%s: Invalid tx path = %s\n",
  1333. __func__, w_name);
  1334. err:
  1335. kfree(w_name);
  1336. return ret;
  1337. }
  1338. static int va_macro_dec_mode_get(struct snd_kcontrol *kcontrol,
  1339. struct snd_ctl_elem_value *ucontrol)
  1340. {
  1341. struct snd_soc_component *component =
  1342. snd_soc_kcontrol_component(kcontrol);
  1343. struct va_macro_priv *priv = NULL;
  1344. struct device *va_dev = NULL;
  1345. int ret = 0;
  1346. int path = 0;
  1347. if (!va_macro_get_data(component, &va_dev, &priv, __func__))
  1348. return -EINVAL;
  1349. ret = va_macro_path_get(kcontrol->id.name, &path);
  1350. if (ret)
  1351. return ret;
  1352. ucontrol->value.integer.value[0] = priv->dec_mode[path];
  1353. return 0;
  1354. }
  1355. static int va_macro_dec_mode_put(struct snd_kcontrol *kcontrol,
  1356. struct snd_ctl_elem_value *ucontrol)
  1357. {
  1358. struct snd_soc_component *component =
  1359. snd_soc_kcontrol_component(kcontrol);
  1360. struct va_macro_priv *priv = NULL;
  1361. struct device *va_dev = NULL;
  1362. int value = ucontrol->value.integer.value[0];
  1363. int ret = 0;
  1364. int path = 0;
  1365. if (!va_macro_get_data(component, &va_dev, &priv, __func__))
  1366. return -EINVAL;
  1367. ret = va_macro_path_get(kcontrol->id.name, &path);
  1368. if (ret)
  1369. return ret;
  1370. priv->dec_mode[path] = value;
  1371. return 0;
  1372. }
  1373. static int va_macro_hw_params(struct snd_pcm_substream *substream,
  1374. struct snd_pcm_hw_params *params,
  1375. struct snd_soc_dai *dai)
  1376. {
  1377. int tx_fs_rate = -EINVAL;
  1378. struct snd_soc_component *component = dai->component;
  1379. u32 decimator, sample_rate;
  1380. u16 tx_fs_reg = 0;
  1381. struct device *va_dev = NULL;
  1382. struct va_macro_priv *va_priv = NULL;
  1383. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1384. return -EINVAL;
  1385. dev_dbg(va_dev,
  1386. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  1387. dai->name, dai->id, params_rate(params),
  1388. params_channels(params));
  1389. sample_rate = params_rate(params);
  1390. switch (sample_rate) {
  1391. case 8000:
  1392. tx_fs_rate = 0;
  1393. break;
  1394. case 16000:
  1395. tx_fs_rate = 1;
  1396. break;
  1397. case 32000:
  1398. tx_fs_rate = 3;
  1399. break;
  1400. case 48000:
  1401. tx_fs_rate = 4;
  1402. break;
  1403. case 96000:
  1404. tx_fs_rate = 5;
  1405. break;
  1406. case 192000:
  1407. tx_fs_rate = 6;
  1408. break;
  1409. case 384000:
  1410. tx_fs_rate = 7;
  1411. break;
  1412. default:
  1413. dev_err(va_dev, "%s: Invalid TX sample rate: %d\n",
  1414. __func__, params_rate(params));
  1415. return -EINVAL;
  1416. }
  1417. for_each_set_bit(decimator, &va_priv->active_ch_mask[dai->id],
  1418. VA_MACRO_DEC_MAX) {
  1419. if (decimator >= 0) {
  1420. tx_fs_reg = BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  1421. VA_MACRO_TX_PATH_OFFSET * decimator;
  1422. dev_dbg(va_dev, "%s: set DEC%u rate to %u\n",
  1423. __func__, decimator, sample_rate);
  1424. snd_soc_component_update_bits(component, tx_fs_reg,
  1425. 0x0F, tx_fs_rate);
  1426. } else {
  1427. dev_err(va_dev,
  1428. "%s: ERROR: Invalid decimator: %d\n",
  1429. __func__, decimator);
  1430. return -EINVAL;
  1431. }
  1432. }
  1433. return 0;
  1434. }
  1435. static int va_macro_get_channel_map(struct snd_soc_dai *dai,
  1436. unsigned int *tx_num, unsigned int *tx_slot,
  1437. unsigned int *rx_num, unsigned int *rx_slot)
  1438. {
  1439. struct snd_soc_component *component = dai->component;
  1440. struct device *va_dev = NULL;
  1441. struct va_macro_priv *va_priv = NULL;
  1442. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1443. return -EINVAL;
  1444. switch (dai->id) {
  1445. case VA_MACRO_AIF1_CAP:
  1446. case VA_MACRO_AIF2_CAP:
  1447. case VA_MACRO_AIF3_CAP:
  1448. *tx_slot = va_priv->active_ch_mask[dai->id];
  1449. *tx_num = va_priv->active_ch_cnt[dai->id];
  1450. break;
  1451. default:
  1452. dev_err(va_dev, "%s: Invalid AIF\n", __func__);
  1453. break;
  1454. }
  1455. return 0;
  1456. }
  1457. static struct snd_soc_dai_ops va_macro_dai_ops = {
  1458. .hw_params = va_macro_hw_params,
  1459. .get_channel_map = va_macro_get_channel_map,
  1460. };
  1461. static struct snd_soc_dai_driver va_macro_dai[] = {
  1462. {
  1463. .name = "va_macro_tx1",
  1464. .id = VA_MACRO_AIF1_CAP,
  1465. .capture = {
  1466. .stream_name = "VA_AIF1 Capture",
  1467. .rates = VA_MACRO_RATES,
  1468. .formats = VA_MACRO_FORMATS,
  1469. .rate_max = 192000,
  1470. .rate_min = 8000,
  1471. .channels_min = 1,
  1472. .channels_max = 8,
  1473. },
  1474. .ops = &va_macro_dai_ops,
  1475. },
  1476. {
  1477. .name = "va_macro_tx2",
  1478. .id = VA_MACRO_AIF2_CAP,
  1479. .capture = {
  1480. .stream_name = "VA_AIF2 Capture",
  1481. .rates = VA_MACRO_RATES,
  1482. .formats = VA_MACRO_FORMATS,
  1483. .rate_max = 192000,
  1484. .rate_min = 8000,
  1485. .channels_min = 1,
  1486. .channels_max = 8,
  1487. },
  1488. .ops = &va_macro_dai_ops,
  1489. },
  1490. {
  1491. .name = "va_macro_tx3",
  1492. .id = VA_MACRO_AIF3_CAP,
  1493. .capture = {
  1494. .stream_name = "VA_AIF3 Capture",
  1495. .rates = VA_MACRO_RATES,
  1496. .formats = VA_MACRO_FORMATS,
  1497. .rate_max = 192000,
  1498. .rate_min = 8000,
  1499. .channels_min = 1,
  1500. .channels_max = 8,
  1501. },
  1502. .ops = &va_macro_dai_ops,
  1503. },
  1504. };
  1505. #define STRING(name) #name
  1506. #define VA_MACRO_DAPM_ENUM(name, reg, offset, text) \
  1507. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1508. static const struct snd_kcontrol_new name##_mux = \
  1509. SOC_DAPM_ENUM(STRING(name), name##_enum)
  1510. #define VA_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  1511. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1512. static const struct snd_kcontrol_new name##_mux = \
  1513. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  1514. #define VA_MACRO_DAPM_MUX(name, shift, kctl) \
  1515. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  1516. static const char * const adc_mux_text[] = {
  1517. "MSM_DMIC", "SWR_MIC"
  1518. };
  1519. VA_MACRO_DAPM_ENUM(va_dec0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG1,
  1520. 0, adc_mux_text);
  1521. VA_MACRO_DAPM_ENUM(va_dec1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG1,
  1522. 0, adc_mux_text);
  1523. VA_MACRO_DAPM_ENUM(va_dec2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG1,
  1524. 0, adc_mux_text);
  1525. VA_MACRO_DAPM_ENUM(va_dec3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG1,
  1526. 0, adc_mux_text);
  1527. VA_MACRO_DAPM_ENUM(va_dec4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG1,
  1528. 0, adc_mux_text);
  1529. VA_MACRO_DAPM_ENUM(va_dec5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG1,
  1530. 0, adc_mux_text);
  1531. VA_MACRO_DAPM_ENUM(va_dec6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG1,
  1532. 0, adc_mux_text);
  1533. VA_MACRO_DAPM_ENUM(va_dec7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG1,
  1534. 0, adc_mux_text);
  1535. static const char * const dmic_mux_text[] = {
  1536. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
  1537. "DMIC4", "DMIC5", "DMIC6", "DMIC7"
  1538. };
  1539. VA_MACRO_DAPM_ENUM_EXT(va_dmic0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1540. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1541. va_macro_put_dec_enum);
  1542. VA_MACRO_DAPM_ENUM_EXT(va_dmic1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1543. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1544. va_macro_put_dec_enum);
  1545. VA_MACRO_DAPM_ENUM_EXT(va_dmic2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1546. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1547. va_macro_put_dec_enum);
  1548. VA_MACRO_DAPM_ENUM_EXT(va_dmic3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1549. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1550. va_macro_put_dec_enum);
  1551. VA_MACRO_DAPM_ENUM_EXT(va_dmic4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0,
  1552. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1553. va_macro_put_dec_enum);
  1554. VA_MACRO_DAPM_ENUM_EXT(va_dmic5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0,
  1555. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1556. va_macro_put_dec_enum);
  1557. VA_MACRO_DAPM_ENUM_EXT(va_dmic6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0,
  1558. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1559. va_macro_put_dec_enum);
  1560. VA_MACRO_DAPM_ENUM_EXT(va_dmic7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0,
  1561. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1562. va_macro_put_dec_enum);
  1563. static const char * const smic_mux_text[] = {
  1564. "ZERO", "ADC0", "ADC1", "ADC2", "ADC3",
  1565. "SWR_DMIC0", "SWR_DMIC1", "SWR_DMIC2", "SWR_DMIC3",
  1566. "SWR_DMIC4", "SWR_DMIC5", "SWR_DMIC6", "SWR_DMIC7"
  1567. };
  1568. VA_MACRO_DAPM_ENUM_EXT(va_smic0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1569. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1570. va_macro_put_dec_enum);
  1571. VA_MACRO_DAPM_ENUM_EXT(va_smic1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1572. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1573. va_macro_put_dec_enum);
  1574. VA_MACRO_DAPM_ENUM_EXT(va_smic2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1575. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1576. va_macro_put_dec_enum);
  1577. VA_MACRO_DAPM_ENUM_EXT(va_smic3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1578. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1579. va_macro_put_dec_enum);
  1580. VA_MACRO_DAPM_ENUM_EXT(va_smic4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0,
  1581. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1582. va_macro_put_dec_enum);
  1583. VA_MACRO_DAPM_ENUM_EXT(va_smic5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0,
  1584. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1585. va_macro_put_dec_enum);
  1586. VA_MACRO_DAPM_ENUM_EXT(va_smic6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0,
  1587. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1588. va_macro_put_dec_enum);
  1589. VA_MACRO_DAPM_ENUM_EXT(va_smic7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0,
  1590. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1591. va_macro_put_dec_enum);
  1592. static const char * const smic_mux_text_v2[] = {
  1593. "ZERO", "SWR_MIC0", "SWR_MIC1", "SWR_MIC2", "SWR_MIC3",
  1594. "SWR_MIC4", "SWR_MIC5", "SWR_MIC6", "SWR_MIC7",
  1595. "SWR_MIC8", "SWR_MIC9", "SWR_MIC10", "SWR_MIC11"
  1596. };
  1597. VA_MACRO_DAPM_ENUM_EXT(va_smic0_v2, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1598. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1599. va_macro_put_dec_enum);
  1600. VA_MACRO_DAPM_ENUM_EXT(va_smic1_v2, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1601. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1602. va_macro_put_dec_enum);
  1603. VA_MACRO_DAPM_ENUM_EXT(va_smic2_v3, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1604. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1605. va_macro_put_dec_enum);
  1606. VA_MACRO_DAPM_ENUM_EXT(va_smic3_v3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1607. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1608. va_macro_put_dec_enum);
  1609. static const struct snd_kcontrol_new va_aif1_cap_mixer[] = {
  1610. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1611. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1612. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1613. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1614. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1615. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1616. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1617. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1618. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  1619. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1620. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  1621. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1622. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  1623. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1624. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  1625. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1626. };
  1627. static const struct snd_kcontrol_new va_aif2_cap_mixer[] = {
  1628. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1629. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1630. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1631. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1632. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1633. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1634. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1635. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1636. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  1637. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1638. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  1639. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1640. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  1641. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1642. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  1643. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1644. };
  1645. static const struct snd_kcontrol_new va_aif3_cap_mixer[] = {
  1646. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1647. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1648. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1649. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1650. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1651. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1652. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1653. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1654. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  1655. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1656. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  1657. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1658. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  1659. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1660. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  1661. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1662. };
  1663. static const struct snd_kcontrol_new va_aif1_cap_mixer_v2[] = {
  1664. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1665. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1666. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1667. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1668. };
  1669. static const struct snd_kcontrol_new va_aif2_cap_mixer_v2[] = {
  1670. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1671. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1672. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1673. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1674. };
  1675. static const struct snd_kcontrol_new va_aif3_cap_mixer_v2[] = {
  1676. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1677. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1678. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1679. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1680. };
  1681. static const struct snd_kcontrol_new va_aif1_cap_mixer_v3[] = {
  1682. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1683. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1684. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1685. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1686. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1687. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1688. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1689. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1690. };
  1691. static const struct snd_kcontrol_new va_aif2_cap_mixer_v3[] = {
  1692. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1693. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1694. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1695. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1696. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1697. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1698. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1699. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1700. };
  1701. static const struct snd_kcontrol_new va_aif3_cap_mixer_v3[] = {
  1702. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1703. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1704. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1705. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1706. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1707. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1708. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1709. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1710. };
  1711. static const struct snd_soc_dapm_widget va_macro_dapm_widgets_common[] = {
  1712. SND_SOC_DAPM_AIF_OUT_E("VA_AIF1 CAP", "VA_AIF1 Capture", 0,
  1713. SND_SOC_NOPM, VA_MACRO_AIF1_CAP, 0,
  1714. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1715. SND_SOC_DAPM_PRE_PMD),
  1716. SND_SOC_DAPM_AIF_OUT_E("VA_AIF2 CAP", "VA_AIF2 Capture", 0,
  1717. SND_SOC_NOPM, VA_MACRO_AIF2_CAP, 0,
  1718. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1719. SND_SOC_DAPM_PRE_PMD),
  1720. SND_SOC_DAPM_AIF_OUT_E("VA_AIF3 CAP", "VA_AIF3 Capture", 0,
  1721. SND_SOC_NOPM, VA_MACRO_AIF3_CAP, 0,
  1722. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1723. SND_SOC_DAPM_PRE_PMD),
  1724. VA_MACRO_DAPM_MUX("VA DMIC MUX0", 0, va_dmic0),
  1725. VA_MACRO_DAPM_MUX("VA DMIC MUX1", 0, va_dmic1),
  1726. VA_MACRO_DAPM_MUX("VA SMIC MUX0", 0, va_smic0_v2),
  1727. VA_MACRO_DAPM_MUX("VA SMIC MUX1", 0, va_smic1_v2),
  1728. SND_SOC_DAPM_INPUT("VA SWR_INPUT"),
  1729. SND_SOC_DAPM_SUPPLY("VA MIC BIAS1", SND_SOC_NOPM, 0, 0,
  1730. va_macro_enable_micbias,
  1731. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1732. SND_SOC_DAPM_ADC_E("VA DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  1733. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1734. SND_SOC_DAPM_POST_PMD),
  1735. SND_SOC_DAPM_ADC_E("VA DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1736. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1737. SND_SOC_DAPM_POST_PMD),
  1738. SND_SOC_DAPM_ADC_E("VA DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1739. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1740. SND_SOC_DAPM_POST_PMD),
  1741. SND_SOC_DAPM_ADC_E("VA DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1742. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1743. SND_SOC_DAPM_POST_PMD),
  1744. SND_SOC_DAPM_ADC_E("VA DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1745. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1746. SND_SOC_DAPM_POST_PMD),
  1747. SND_SOC_DAPM_ADC_E("VA DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  1748. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1749. SND_SOC_DAPM_POST_PMD),
  1750. SND_SOC_DAPM_ADC_E("VA DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  1751. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1752. SND_SOC_DAPM_POST_PMD),
  1753. SND_SOC_DAPM_ADC_E("VA DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  1754. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1755. SND_SOC_DAPM_POST_PMD),
  1756. SND_SOC_DAPM_MUX_E("VA DEC0 MUX", SND_SOC_NOPM, VA_MACRO_DEC0, 0,
  1757. &va_dec0_mux, va_macro_enable_dec,
  1758. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1759. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1760. SND_SOC_DAPM_MUX_E("VA DEC1 MUX", SND_SOC_NOPM, VA_MACRO_DEC1, 0,
  1761. &va_dec1_mux, va_macro_enable_dec,
  1762. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1763. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1764. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1765. va_macro_mclk_event,
  1766. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1767. };
  1768. static const struct snd_soc_dapm_widget va_macro_dapm_widgets_v2[] = {
  1769. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1770. VA_MACRO_AIF1_CAP, 0,
  1771. va_aif1_cap_mixer_v2, ARRAY_SIZE(va_aif1_cap_mixer_v2)),
  1772. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1773. VA_MACRO_AIF2_CAP, 0,
  1774. va_aif2_cap_mixer_v2, ARRAY_SIZE(va_aif2_cap_mixer_v2)),
  1775. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1776. VA_MACRO_AIF3_CAP, 0,
  1777. va_aif3_cap_mixer_v2, ARRAY_SIZE(va_aif3_cap_mixer_v2)),
  1778. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", -1, SND_SOC_NOPM, 0, 0,
  1779. va_macro_swr_pwr_event_v2,
  1780. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1781. SND_SOC_DAPM_SUPPLY_S("VA_TX_SWR_CLK", 0, SND_SOC_NOPM, 0, 0,
  1782. va_macro_tx_swr_clk_event_v2,
  1783. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1784. SND_SOC_DAPM_SUPPLY_S("VA_SWR_CLK", 0, SND_SOC_NOPM, 0, 0,
  1785. va_macro_swr_clk_event_v2,
  1786. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1787. };
  1788. static const struct snd_soc_dapm_widget va_macro_dapm_widgets_v3[] = {
  1789. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1790. VA_MACRO_AIF1_CAP, 0,
  1791. va_aif1_cap_mixer_v3, ARRAY_SIZE(va_aif1_cap_mixer_v3)),
  1792. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1793. VA_MACRO_AIF2_CAP, 0,
  1794. va_aif2_cap_mixer_v3, ARRAY_SIZE(va_aif2_cap_mixer_v3)),
  1795. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1796. VA_MACRO_AIF3_CAP, 0,
  1797. va_aif3_cap_mixer_v3, ARRAY_SIZE(va_aif3_cap_mixer_v3)),
  1798. VA_MACRO_DAPM_MUX("VA DMIC MUX2", 0, va_dmic2),
  1799. VA_MACRO_DAPM_MUX("VA DMIC MUX3", 0, va_dmic3),
  1800. VA_MACRO_DAPM_MUX("VA SMIC MUX2", 0, va_smic2_v3),
  1801. VA_MACRO_DAPM_MUX("VA SMIC MUX3", 0, va_smic3_v3),
  1802. SND_SOC_DAPM_MUX_E("VA DEC2 MUX", SND_SOC_NOPM, VA_MACRO_DEC2, 0,
  1803. &va_dec2_mux, va_macro_enable_dec,
  1804. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1805. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1806. SND_SOC_DAPM_MUX_E("VA DEC3 MUX", SND_SOC_NOPM, VA_MACRO_DEC3, 0,
  1807. &va_dec3_mux, va_macro_enable_dec,
  1808. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1809. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1810. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", -1, SND_SOC_NOPM, 0, 0,
  1811. va_macro_swr_pwr_event,
  1812. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1813. SND_SOC_DAPM_SUPPLY_S("VA_SWR_INTR", 0, SND_SOC_NOPM, 0, 0,
  1814. va_macro_swr_intr_event,
  1815. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1816. };
  1817. static const struct snd_soc_dapm_widget va_macro_dapm_widgets[] = {
  1818. SND_SOC_DAPM_AIF_OUT_E("VA_AIF1 CAP", "VA_AIF1 Capture", 0,
  1819. SND_SOC_NOPM, VA_MACRO_AIF1_CAP, 0,
  1820. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1821. SND_SOC_DAPM_PRE_PMD),
  1822. SND_SOC_DAPM_AIF_OUT_E("VA_AIF2 CAP", "VA_AIF2 Capture", 0,
  1823. SND_SOC_NOPM, VA_MACRO_AIF2_CAP, 0,
  1824. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1825. SND_SOC_DAPM_PRE_PMD),
  1826. SND_SOC_DAPM_AIF_OUT_E("VA_AIF3 CAP", "VA_AIF3 Capture", 0,
  1827. SND_SOC_NOPM, VA_MACRO_AIF3_CAP, 0,
  1828. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1829. SND_SOC_DAPM_PRE_PMD),
  1830. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1831. VA_MACRO_AIF1_CAP, 0,
  1832. va_aif1_cap_mixer, ARRAY_SIZE(va_aif1_cap_mixer)),
  1833. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1834. VA_MACRO_AIF2_CAP, 0,
  1835. va_aif2_cap_mixer, ARRAY_SIZE(va_aif2_cap_mixer)),
  1836. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1837. VA_MACRO_AIF3_CAP, 0,
  1838. va_aif3_cap_mixer, ARRAY_SIZE(va_aif3_cap_mixer)),
  1839. VA_MACRO_DAPM_MUX("VA DMIC MUX0", 0, va_dmic0),
  1840. VA_MACRO_DAPM_MUX("VA DMIC MUX1", 0, va_dmic1),
  1841. VA_MACRO_DAPM_MUX("VA DMIC MUX2", 0, va_dmic2),
  1842. VA_MACRO_DAPM_MUX("VA DMIC MUX3", 0, va_dmic3),
  1843. VA_MACRO_DAPM_MUX("VA DMIC MUX4", 0, va_dmic4),
  1844. VA_MACRO_DAPM_MUX("VA DMIC MUX5", 0, va_dmic5),
  1845. VA_MACRO_DAPM_MUX("VA DMIC MUX6", 0, va_dmic6),
  1846. VA_MACRO_DAPM_MUX("VA DMIC MUX7", 0, va_dmic7),
  1847. VA_MACRO_DAPM_MUX("VA SMIC MUX0", 0, va_smic0),
  1848. VA_MACRO_DAPM_MUX("VA SMIC MUX1", 0, va_smic1),
  1849. VA_MACRO_DAPM_MUX("VA SMIC MUX2", 0, va_smic2),
  1850. VA_MACRO_DAPM_MUX("VA SMIC MUX3", 0, va_smic3),
  1851. VA_MACRO_DAPM_MUX("VA SMIC MUX4", 0, va_smic4),
  1852. VA_MACRO_DAPM_MUX("VA SMIC MUX5", 0, va_smic5),
  1853. VA_MACRO_DAPM_MUX("VA SMIC MUX6", 0, va_smic6),
  1854. VA_MACRO_DAPM_MUX("VA SMIC MUX7", 0, va_smic7),
  1855. SND_SOC_DAPM_SUPPLY("VA MIC BIAS1", SND_SOC_NOPM, 0, 0,
  1856. va_macro_enable_micbias,
  1857. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1858. SND_SOC_DAPM_ADC_E("VA DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  1859. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1860. SND_SOC_DAPM_POST_PMD),
  1861. SND_SOC_DAPM_ADC_E("VA DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1862. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1863. SND_SOC_DAPM_POST_PMD),
  1864. SND_SOC_DAPM_ADC_E("VA DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1865. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1866. SND_SOC_DAPM_POST_PMD),
  1867. SND_SOC_DAPM_ADC_E("VA DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1868. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1869. SND_SOC_DAPM_POST_PMD),
  1870. SND_SOC_DAPM_ADC_E("VA DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1871. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1872. SND_SOC_DAPM_POST_PMD),
  1873. SND_SOC_DAPM_ADC_E("VA DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  1874. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1875. SND_SOC_DAPM_POST_PMD),
  1876. SND_SOC_DAPM_ADC_E("VA DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  1877. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1878. SND_SOC_DAPM_POST_PMD),
  1879. SND_SOC_DAPM_ADC_E("VA DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  1880. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1881. SND_SOC_DAPM_POST_PMD),
  1882. SND_SOC_DAPM_INPUT("VA SWR_ADC0"),
  1883. SND_SOC_DAPM_INPUT("VA SWR_ADC1"),
  1884. SND_SOC_DAPM_INPUT("VA SWR_ADC2"),
  1885. SND_SOC_DAPM_INPUT("VA SWR_ADC3"),
  1886. SND_SOC_DAPM_INPUT("VA SWR_MIC0"),
  1887. SND_SOC_DAPM_INPUT("VA SWR_MIC1"),
  1888. SND_SOC_DAPM_INPUT("VA SWR_MIC2"),
  1889. SND_SOC_DAPM_INPUT("VA SWR_MIC3"),
  1890. SND_SOC_DAPM_INPUT("VA SWR_MIC4"),
  1891. SND_SOC_DAPM_INPUT("VA SWR_MIC5"),
  1892. SND_SOC_DAPM_INPUT("VA SWR_MIC6"),
  1893. SND_SOC_DAPM_INPUT("VA SWR_MIC7"),
  1894. SND_SOC_DAPM_MUX_E("VA DEC0 MUX", SND_SOC_NOPM, VA_MACRO_DEC0, 0,
  1895. &va_dec0_mux, va_macro_enable_dec,
  1896. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1897. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1898. SND_SOC_DAPM_MUX_E("VA DEC1 MUX", SND_SOC_NOPM, VA_MACRO_DEC1, 0,
  1899. &va_dec1_mux, va_macro_enable_dec,
  1900. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1901. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1902. SND_SOC_DAPM_MUX_E("VA DEC2 MUX", SND_SOC_NOPM, VA_MACRO_DEC2, 0,
  1903. &va_dec2_mux, va_macro_enable_dec,
  1904. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1905. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1906. SND_SOC_DAPM_MUX_E("VA DEC3 MUX", SND_SOC_NOPM, VA_MACRO_DEC3, 0,
  1907. &va_dec3_mux, va_macro_enable_dec,
  1908. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1909. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1910. SND_SOC_DAPM_MUX_E("VA DEC4 MUX", SND_SOC_NOPM, VA_MACRO_DEC4, 0,
  1911. &va_dec4_mux, va_macro_enable_dec,
  1912. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1913. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1914. SND_SOC_DAPM_MUX_E("VA DEC5 MUX", SND_SOC_NOPM, VA_MACRO_DEC5, 0,
  1915. &va_dec5_mux, va_macro_enable_dec,
  1916. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1917. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1918. SND_SOC_DAPM_MUX_E("VA DEC6 MUX", SND_SOC_NOPM, VA_MACRO_DEC6, 0,
  1919. &va_dec6_mux, va_macro_enable_dec,
  1920. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1921. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1922. SND_SOC_DAPM_MUX_E("VA DEC7 MUX", SND_SOC_NOPM, VA_MACRO_DEC7, 0,
  1923. &va_dec7_mux, va_macro_enable_dec,
  1924. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1925. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1926. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", -1, SND_SOC_NOPM, 0, 0,
  1927. va_macro_swr_pwr_event,
  1928. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1929. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1930. va_macro_mclk_event,
  1931. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1932. SND_SOC_DAPM_SUPPLY_S("VA_SWR_INTR", 0, SND_SOC_NOPM, 0, 0,
  1933. va_macro_swr_intr_event,
  1934. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1935. };
  1936. static const struct snd_soc_dapm_widget va_macro_wod_dapm_widgets[] = {
  1937. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1938. va_macro_mclk_event,
  1939. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1940. };
  1941. static const struct snd_soc_dapm_route va_audio_map_common[] = {
  1942. {"VA_AIF1 CAP", NULL, "VA_MCLK"},
  1943. {"VA_AIF2 CAP", NULL, "VA_MCLK"},
  1944. {"VA_AIF3 CAP", NULL, "VA_MCLK"},
  1945. {"VA_AIF1 CAP", NULL, "VA_AIF1_CAP Mixer"},
  1946. {"VA_AIF2 CAP", NULL, "VA_AIF2_CAP Mixer"},
  1947. {"VA_AIF3 CAP", NULL, "VA_AIF3_CAP Mixer"},
  1948. {"VA_AIF1_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1949. {"VA_AIF1_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1950. {"VA_AIF2_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1951. {"VA_AIF2_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1952. {"VA_AIF3_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1953. {"VA_AIF3_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1954. {"VA DEC0 MUX", "MSM_DMIC", "VA DMIC MUX0"},
  1955. {"VA DMIC MUX0", "DMIC0", "VA DMIC0"},
  1956. {"VA DMIC MUX0", "DMIC1", "VA DMIC1"},
  1957. {"VA DMIC MUX0", "DMIC2", "VA DMIC2"},
  1958. {"VA DMIC MUX0", "DMIC3", "VA DMIC3"},
  1959. {"VA DMIC MUX0", "DMIC4", "VA DMIC4"},
  1960. {"VA DMIC MUX0", "DMIC5", "VA DMIC5"},
  1961. {"VA DMIC MUX0", "DMIC6", "VA DMIC6"},
  1962. {"VA DMIC MUX0", "DMIC7", "VA DMIC7"},
  1963. {"VA DEC0 MUX", "SWR_MIC", "VA SMIC MUX0"},
  1964. {"VA SMIC MUX0", "SWR_MIC0", "VA SWR_INPUT"},
  1965. {"VA SMIC MUX0", "SWR_MIC1", "VA SWR_INPUT"},
  1966. {"VA SMIC MUX0", "SWR_MIC2", "VA SWR_INPUT"},
  1967. {"VA SMIC MUX0", "SWR_MIC3", "VA SWR_INPUT"},
  1968. {"VA SMIC MUX0", "SWR_MIC4", "VA SWR_INPUT"},
  1969. {"VA SMIC MUX0", "SWR_MIC5", "VA SWR_INPUT"},
  1970. {"VA SMIC MUX0", "SWR_MIC6", "VA SWR_INPUT"},
  1971. {"VA SMIC MUX0", "SWR_MIC7", "VA SWR_INPUT"},
  1972. {"VA SMIC MUX0", "SWR_MIC8", "VA SWR_INPUT"},
  1973. {"VA SMIC MUX0", "SWR_MIC9", "VA SWR_INPUT"},
  1974. {"VA SMIC MUX0", "SWR_MIC10", "VA SWR_INPUT"},
  1975. {"VA SMIC MUX0", "SWR_MIC11", "VA SWR_INPUT"},
  1976. {"VA DEC1 MUX", "MSM_DMIC", "VA DMIC MUX1"},
  1977. {"VA DMIC MUX1", "DMIC0", "VA DMIC0"},
  1978. {"VA DMIC MUX1", "DMIC1", "VA DMIC1"},
  1979. {"VA DMIC MUX1", "DMIC2", "VA DMIC2"},
  1980. {"VA DMIC MUX1", "DMIC3", "VA DMIC3"},
  1981. {"VA DMIC MUX1", "DMIC4", "VA DMIC4"},
  1982. {"VA DMIC MUX1", "DMIC5", "VA DMIC5"},
  1983. {"VA DMIC MUX1", "DMIC6", "VA DMIC6"},
  1984. {"VA DMIC MUX1", "DMIC7", "VA DMIC7"},
  1985. {"VA DEC1 MUX", "SWR_MIC", "VA SMIC MUX1"},
  1986. {"VA SMIC MUX1", "SWR_MIC0", "VA SWR_INPUT"},
  1987. {"VA SMIC MUX1", "SWR_MIC1", "VA SWR_INPUT"},
  1988. {"VA SMIC MUX1", "SWR_MIC2", "VA SWR_INPUT"},
  1989. {"VA SMIC MUX1", "SWR_MIC3", "VA SWR_INPUT"},
  1990. {"VA SMIC MUX1", "SWR_MIC4", "VA SWR_INPUT"},
  1991. {"VA SMIC MUX1", "SWR_MIC5", "VA SWR_INPUT"},
  1992. {"VA SMIC MUX1", "SWR_MIC6", "VA SWR_INPUT"},
  1993. {"VA SMIC MUX1", "SWR_MIC7", "VA SWR_INPUT"},
  1994. {"VA SMIC MUX1", "SWR_MIC8", "VA SWR_INPUT"},
  1995. {"VA SMIC MUX1", "SWR_MIC9", "VA SWR_INPUT"},
  1996. {"VA SMIC MUX1", "SWR_MIC10", "VA SWR_INPUT"},
  1997. {"VA SMIC MUX1", "SWR_MIC11", "VA SWR_INPUT"},
  1998. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1999. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  2000. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  2001. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  2002. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  2003. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  2004. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  2005. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  2006. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  2007. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  2008. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  2009. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  2010. };
  2011. static const struct snd_soc_dapm_route va_audio_map_v3[] = {
  2012. {"VA_AIF1_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  2013. {"VA_AIF1_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  2014. {"VA_AIF2_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  2015. {"VA_AIF2_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  2016. {"VA_AIF3_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  2017. {"VA_AIF3_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  2018. {"VA DEC2 MUX", "MSM_DMIC", "VA DMIC MUX2"},
  2019. {"VA DMIC MUX2", "DMIC0", "VA DMIC0"},
  2020. {"VA DMIC MUX2", "DMIC1", "VA DMIC1"},
  2021. {"VA DMIC MUX2", "DMIC2", "VA DMIC2"},
  2022. {"VA DMIC MUX2", "DMIC3", "VA DMIC3"},
  2023. {"VA DMIC MUX2", "DMIC4", "VA DMIC4"},
  2024. {"VA DMIC MUX2", "DMIC5", "VA DMIC5"},
  2025. {"VA DMIC MUX2", "DMIC6", "VA DMIC6"},
  2026. {"VA DMIC MUX2", "DMIC7", "VA DMIC7"},
  2027. {"VA DEC2 MUX", "SWR_MIC", "VA SMIC MUX2"},
  2028. {"VA SMIC MUX2", "SWR_MIC0", "VA SWR_INPUT"},
  2029. {"VA SMIC MUX2", "SWR_MIC1", "VA SWR_INPUT"},
  2030. {"VA SMIC MUX2", "SWR_MIC2", "VA SWR_INPUT"},
  2031. {"VA SMIC MUX2", "SWR_MIC3", "VA SWR_INPUT"},
  2032. {"VA SMIC MUX2", "SWR_MIC4", "VA SWR_INPUT"},
  2033. {"VA SMIC MUX2", "SWR_MIC5", "VA SWR_INPUT"},
  2034. {"VA SMIC MUX2", "SWR_MIC6", "VA SWR_INPUT"},
  2035. {"VA SMIC MUX2", "SWR_MIC7", "VA SWR_INPUT"},
  2036. {"VA SMIC MUX2", "SWR_MIC8", "VA SWR_INPUT"},
  2037. {"VA SMIC MUX2", "SWR_MIC9", "VA SWR_INPUT"},
  2038. {"VA SMIC MUX2", "SWR_MIC10", "VA SWR_INPUT"},
  2039. {"VA SMIC MUX2", "SWR_MIC11", "VA SWR_INPUT"},
  2040. {"VA DEC3 MUX", "MSM_DMIC", "VA DMIC MUX3"},
  2041. {"VA DMIC MUX3", "DMIC0", "VA DMIC0"},
  2042. {"VA DMIC MUX3", "DMIC1", "VA DMIC1"},
  2043. {"VA DMIC MUX3", "DMIC2", "VA DMIC2"},
  2044. {"VA DMIC MUX3", "DMIC3", "VA DMIC3"},
  2045. {"VA DMIC MUX3", "DMIC4", "VA DMIC4"},
  2046. {"VA DMIC MUX3", "DMIC5", "VA DMIC5"},
  2047. {"VA DMIC MUX3", "DMIC6", "VA DMIC6"},
  2048. {"VA DMIC MUX3", "DMIC7", "VA DMIC7"},
  2049. {"VA DEC3 MUX", "SWR_MIC", "VA SMIC MUX3"},
  2050. {"VA SMIC MUX3", "SWR_MIC0", "VA SWR_INPUT"},
  2051. {"VA SMIC MUX3", "SWR_MIC1", "VA SWR_INPUT"},
  2052. {"VA SMIC MUX3", "SWR_MIC2", "VA SWR_INPUT"},
  2053. {"VA SMIC MUX3", "SWR_MIC3", "VA SWR_INPUT"},
  2054. {"VA SMIC MUX3", "SWR_MIC4", "VA SWR_INPUT"},
  2055. {"VA SMIC MUX3", "SWR_MIC5", "VA SWR_INPUT"},
  2056. {"VA SMIC MUX3", "SWR_MIC6", "VA SWR_INPUT"},
  2057. {"VA SMIC MUX3", "SWR_MIC7", "VA SWR_INPUT"},
  2058. {"VA SMIC MUX3", "SWR_MIC8", "VA SWR_INPUT"},
  2059. {"VA SMIC MUX3", "SWR_MIC9", "VA SWR_INPUT"},
  2060. {"VA SMIC MUX3", "SWR_MIC10", "VA SWR_INPUT"},
  2061. {"VA SMIC MUX3", "SWR_MIC11", "VA SWR_INPUT"},
  2062. {"VA DMIC0", NULL, "VA_SWR_INTR"},
  2063. {"VA DMIC1", NULL, "VA_SWR_INTR"},
  2064. {"VA DMIC2", NULL, "VA_SWR_INTR"},
  2065. {"VA DMIC3", NULL, "VA_SWR_INTR"},
  2066. {"VA DMIC4", NULL, "VA_SWR_INTR"},
  2067. {"VA DMIC5", NULL, "VA_SWR_INTR"},
  2068. {"VA DMIC6", NULL, "VA_SWR_INTR"},
  2069. {"VA DMIC7", NULL, "VA_SWR_INTR"},
  2070. };
  2071. static const struct snd_soc_dapm_route va_audio_map_v2[] = {
  2072. {"VA_AIF1 CAP", NULL, "VA_SWR_CLK"},
  2073. {"VA_AIF2 CAP", NULL, "VA_SWR_CLK"},
  2074. {"VA_AIF3 CAP", NULL, "VA_SWR_CLK"},
  2075. };
  2076. static const struct snd_soc_dapm_route va_audio_map[] = {
  2077. {"VA_AIF1 CAP", NULL, "VA_MCLK"},
  2078. {"VA_AIF2 CAP", NULL, "VA_MCLK"},
  2079. {"VA_AIF3 CAP", NULL, "VA_MCLK"},
  2080. {"VA_AIF1 CAP", NULL, "VA_AIF1_CAP Mixer"},
  2081. {"VA_AIF2 CAP", NULL, "VA_AIF2_CAP Mixer"},
  2082. {"VA_AIF3 CAP", NULL, "VA_AIF3_CAP Mixer"},
  2083. {"VA_AIF1_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  2084. {"VA_AIF1_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  2085. {"VA_AIF1_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  2086. {"VA_AIF1_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  2087. {"VA_AIF1_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  2088. {"VA_AIF1_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  2089. {"VA_AIF1_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  2090. {"VA_AIF1_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  2091. {"VA_AIF2_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  2092. {"VA_AIF2_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  2093. {"VA_AIF2_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  2094. {"VA_AIF2_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  2095. {"VA_AIF2_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  2096. {"VA_AIF2_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  2097. {"VA_AIF2_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  2098. {"VA_AIF2_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  2099. {"VA_AIF3_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  2100. {"VA_AIF3_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  2101. {"VA_AIF3_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  2102. {"VA_AIF3_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  2103. {"VA_AIF3_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  2104. {"VA_AIF3_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  2105. {"VA_AIF3_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  2106. {"VA_AIF3_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  2107. {"VA DEC0 MUX", "MSM_DMIC", "VA DMIC MUX0"},
  2108. {"VA DMIC MUX0", "DMIC0", "VA DMIC0"},
  2109. {"VA DMIC MUX0", "DMIC1", "VA DMIC1"},
  2110. {"VA DMIC MUX0", "DMIC2", "VA DMIC2"},
  2111. {"VA DMIC MUX0", "DMIC3", "VA DMIC3"},
  2112. {"VA DMIC MUX0", "DMIC4", "VA DMIC4"},
  2113. {"VA DMIC MUX0", "DMIC5", "VA DMIC5"},
  2114. {"VA DMIC MUX0", "DMIC6", "VA DMIC6"},
  2115. {"VA DMIC MUX0", "DMIC7", "VA DMIC7"},
  2116. {"VA DEC0 MUX", "SWR_MIC", "VA SMIC MUX0"},
  2117. {"VA SMIC MUX0", "ADC0", "VA SWR_ADC0"},
  2118. {"VA SMIC MUX0", "ADC1", "VA SWR_ADC1"},
  2119. {"VA SMIC MUX0", "ADC2", "VA SWR_ADC2"},
  2120. {"VA SMIC MUX0", "ADC3", "VA SWR_ADC3"},
  2121. {"VA SMIC MUX0", "SWR_DMIC0", "VA SWR_MIC0"},
  2122. {"VA SMIC MUX0", "SWR_DMIC1", "VA SWR_MIC1"},
  2123. {"VA SMIC MUX0", "SWR_DMIC2", "VA SWR_MIC2"},
  2124. {"VA SMIC MUX0", "SWR_DMIC3", "VA SWR_MIC3"},
  2125. {"VA SMIC MUX0", "SWR_DMIC4", "VA SWR_MIC4"},
  2126. {"VA SMIC MUX0", "SWR_DMIC5", "VA SWR_MIC5"},
  2127. {"VA SMIC MUX0", "SWR_DMIC6", "VA SWR_MIC6"},
  2128. {"VA SMIC MUX0", "SWR_DMIC7", "VA SWR_MIC7"},
  2129. {"VA DEC1 MUX", "MSM_DMIC", "VA DMIC MUX1"},
  2130. {"VA DMIC MUX1", "DMIC0", "VA DMIC0"},
  2131. {"VA DMIC MUX1", "DMIC1", "VA DMIC1"},
  2132. {"VA DMIC MUX1", "DMIC2", "VA DMIC2"},
  2133. {"VA DMIC MUX1", "DMIC3", "VA DMIC3"},
  2134. {"VA DMIC MUX1", "DMIC4", "VA DMIC4"},
  2135. {"VA DMIC MUX1", "DMIC5", "VA DMIC5"},
  2136. {"VA DMIC MUX1", "DMIC6", "VA DMIC6"},
  2137. {"VA DMIC MUX1", "DMIC7", "VA DMIC7"},
  2138. {"VA DEC1 MUX", "SWR_MIC", "VA SMIC MUX1"},
  2139. {"VA SMIC MUX1", "ADC0", "VA SWR_ADC0"},
  2140. {"VA SMIC MUX1", "ADC1", "VA SWR_ADC1"},
  2141. {"VA SMIC MUX1", "ADC2", "VA SWR_ADC2"},
  2142. {"VA SMIC MUX1", "ADC3", "VA SWR_ADC3"},
  2143. {"VA SMIC MUX1", "SWR_DMIC0", "VA SWR_MIC0"},
  2144. {"VA SMIC MUX1", "SWR_DMIC1", "VA SWR_MIC1"},
  2145. {"VA SMIC MUX1", "SWR_DMIC2", "VA SWR_MIC2"},
  2146. {"VA SMIC MUX1", "SWR_DMIC3", "VA SWR_MIC3"},
  2147. {"VA SMIC MUX1", "SWR_DMIC4", "VA SWR_MIC4"},
  2148. {"VA SMIC MUX1", "SWR_DMIC5", "VA SWR_MIC5"},
  2149. {"VA SMIC MUX1", "SWR_DMIC6", "VA SWR_MIC6"},
  2150. {"VA SMIC MUX1", "SWR_DMIC7", "VA SWR_MIC7"},
  2151. {"VA DEC2 MUX", "MSM_DMIC", "VA DMIC MUX2"},
  2152. {"VA DMIC MUX2", "DMIC0", "VA DMIC0"},
  2153. {"VA DMIC MUX2", "DMIC1", "VA DMIC1"},
  2154. {"VA DMIC MUX2", "DMIC2", "VA DMIC2"},
  2155. {"VA DMIC MUX2", "DMIC3", "VA DMIC3"},
  2156. {"VA DMIC MUX2", "DMIC4", "VA DMIC4"},
  2157. {"VA DMIC MUX2", "DMIC5", "VA DMIC5"},
  2158. {"VA DMIC MUX2", "DMIC6", "VA DMIC6"},
  2159. {"VA DMIC MUX2", "DMIC7", "VA DMIC7"},
  2160. {"VA DEC2 MUX", "SWR_MIC", "VA SMIC MUX2"},
  2161. {"VA SMIC MUX2", "ADC0", "VA SWR_ADC0"},
  2162. {"VA SMIC MUX2", "ADC1", "VA SWR_ADC1"},
  2163. {"VA SMIC MUX2", "ADC2", "VA SWR_ADC2"},
  2164. {"VA SMIC MUX2", "ADC3", "VA SWR_ADC3"},
  2165. {"VA SMIC MUX2", "SWR_DMIC0", "VA SWR_MIC0"},
  2166. {"VA SMIC MUX2", "SWR_DMIC1", "VA SWR_MIC1"},
  2167. {"VA SMIC MUX2", "SWR_DMIC2", "VA SWR_MIC2"},
  2168. {"VA SMIC MUX2", "SWR_DMIC3", "VA SWR_MIC3"},
  2169. {"VA SMIC MUX2", "SWR_DMIC4", "VA SWR_MIC4"},
  2170. {"VA SMIC MUX2", "SWR_DMIC5", "VA SWR_MIC5"},
  2171. {"VA SMIC MUX2", "SWR_DMIC6", "VA SWR_MIC6"},
  2172. {"VA SMIC MUX2", "SWR_DMIC7", "VA SWR_MIC7"},
  2173. {"VA DEC3 MUX", "MSM_DMIC", "VA DMIC MUX3"},
  2174. {"VA DMIC MUX3", "DMIC0", "VA DMIC0"},
  2175. {"VA DMIC MUX3", "DMIC1", "VA DMIC1"},
  2176. {"VA DMIC MUX3", "DMIC2", "VA DMIC2"},
  2177. {"VA DMIC MUX3", "DMIC3", "VA DMIC3"},
  2178. {"VA DMIC MUX3", "DMIC4", "VA DMIC4"},
  2179. {"VA DMIC MUX3", "DMIC5", "VA DMIC5"},
  2180. {"VA DMIC MUX3", "DMIC6", "VA DMIC6"},
  2181. {"VA DMIC MUX3", "DMIC7", "VA DMIC7"},
  2182. {"VA DEC3 MUX", "SWR_MIC", "VA SMIC MUX3"},
  2183. {"VA SMIC MUX3", "ADC0", "VA SWR_ADC0"},
  2184. {"VA SMIC MUX3", "ADC1", "VA SWR_ADC1"},
  2185. {"VA SMIC MUX3", "ADC2", "VA SWR_ADC2"},
  2186. {"VA SMIC MUX3", "ADC3", "VA SWR_ADC3"},
  2187. {"VA SMIC MUX3", "SWR_DMIC0", "VA SWR_MIC0"},
  2188. {"VA SMIC MUX3", "SWR_DMIC1", "VA SWR_MIC1"},
  2189. {"VA SMIC MUX3", "SWR_DMIC2", "VA SWR_MIC2"},
  2190. {"VA SMIC MUX3", "SWR_DMIC3", "VA SWR_MIC3"},
  2191. {"VA SMIC MUX3", "SWR_DMIC4", "VA SWR_MIC4"},
  2192. {"VA SMIC MUX3", "SWR_DMIC5", "VA SWR_MIC5"},
  2193. {"VA SMIC MUX3", "SWR_DMIC6", "VA SWR_MIC6"},
  2194. {"VA SMIC MUX3", "SWR_DMIC7", "VA SWR_MIC7"},
  2195. {"VA DEC4 MUX", "MSM_DMIC", "VA DMIC MUX4"},
  2196. {"VA DMIC MUX4", "DMIC0", "VA DMIC0"},
  2197. {"VA DMIC MUX4", "DMIC1", "VA DMIC1"},
  2198. {"VA DMIC MUX4", "DMIC2", "VA DMIC2"},
  2199. {"VA DMIC MUX4", "DMIC3", "VA DMIC3"},
  2200. {"VA DMIC MUX4", "DMIC4", "VA DMIC4"},
  2201. {"VA DMIC MUX4", "DMIC5", "VA DMIC5"},
  2202. {"VA DMIC MUX4", "DMIC6", "VA DMIC6"},
  2203. {"VA DMIC MUX4", "DMIC7", "VA DMIC7"},
  2204. {"VA DEC4 MUX", "SWR_MIC", "VA SMIC MUX4"},
  2205. {"VA SMIC MUX4", "ADC0", "VA SWR_ADC0"},
  2206. {"VA SMIC MUX4", "ADC1", "VA SWR_ADC1"},
  2207. {"VA SMIC MUX4", "ADC2", "VA SWR_ADC2"},
  2208. {"VA SMIC MUX4", "ADC3", "VA SWR_ADC3"},
  2209. {"VA SMIC MUX4", "SWR_DMIC0", "VA SWR_MIC0"},
  2210. {"VA SMIC MUX4", "SWR_DMIC1", "VA SWR_MIC1"},
  2211. {"VA SMIC MUX4", "SWR_DMIC2", "VA SWR_MIC2"},
  2212. {"VA SMIC MUX4", "SWR_DMIC3", "VA SWR_MIC3"},
  2213. {"VA SMIC MUX4", "SWR_DMIC4", "VA SWR_MIC4"},
  2214. {"VA SMIC MUX4", "SWR_DMIC5", "VA SWR_MIC5"},
  2215. {"VA SMIC MUX4", "SWR_DMIC6", "VA SWR_MIC6"},
  2216. {"VA SMIC MUX4", "SWR_DMIC7", "VA SWR_MIC7"},
  2217. {"VA DEC5 MUX", "MSM_DMIC", "VA DMIC MUX5"},
  2218. {"VA DMIC MUX5", "DMIC0", "VA DMIC0"},
  2219. {"VA DMIC MUX5", "DMIC1", "VA DMIC1"},
  2220. {"VA DMIC MUX5", "DMIC2", "VA DMIC2"},
  2221. {"VA DMIC MUX5", "DMIC3", "VA DMIC3"},
  2222. {"VA DMIC MUX5", "DMIC4", "VA DMIC4"},
  2223. {"VA DMIC MUX5", "DMIC5", "VA DMIC5"},
  2224. {"VA DMIC MUX5", "DMIC6", "VA DMIC6"},
  2225. {"VA DMIC MUX5", "DMIC7", "VA DMIC7"},
  2226. {"VA DEC5 MUX", "SWR_MIC", "VA SMIC MUX5"},
  2227. {"VA SMIC MUX5", "ADC0", "VA SWR_ADC0"},
  2228. {"VA SMIC MUX5", "ADC1", "VA SWR_ADC1"},
  2229. {"VA SMIC MUX5", "ADC2", "VA SWR_ADC2"},
  2230. {"VA SMIC MUX5", "ADC3", "VA SWR_ADC3"},
  2231. {"VA SMIC MUX5", "SWR_DMIC0", "VA SWR_MIC0"},
  2232. {"VA SMIC MUX5", "SWR_DMIC1", "VA SWR_MIC1"},
  2233. {"VA SMIC MUX5", "SWR_DMIC2", "VA SWR_MIC2"},
  2234. {"VA SMIC MUX5", "SWR_DMIC3", "VA SWR_MIC3"},
  2235. {"VA SMIC MUX5", "SWR_DMIC4", "VA SWR_MIC4"},
  2236. {"VA SMIC MUX5", "SWR_DMIC5", "VA SWR_MIC5"},
  2237. {"VA SMIC MUX5", "SWR_DMIC6", "VA SWR_MIC6"},
  2238. {"VA SMIC MUX5", "SWR_DMIC7", "VA SWR_MIC7"},
  2239. {"VA DEC6 MUX", "MSM_DMIC", "VA DMIC MUX6"},
  2240. {"VA DMIC MUX6", "DMIC0", "VA DMIC0"},
  2241. {"VA DMIC MUX6", "DMIC1", "VA DMIC1"},
  2242. {"VA DMIC MUX6", "DMIC2", "VA DMIC2"},
  2243. {"VA DMIC MUX6", "DMIC3", "VA DMIC3"},
  2244. {"VA DMIC MUX6", "DMIC4", "VA DMIC4"},
  2245. {"VA DMIC MUX6", "DMIC5", "VA DMIC5"},
  2246. {"VA DMIC MUX6", "DMIC6", "VA DMIC6"},
  2247. {"VA DMIC MUX6", "DMIC7", "VA DMIC7"},
  2248. {"VA DEC6 MUX", "SWR_MIC", "VA SMIC MUX6"},
  2249. {"VA SMIC MUX6", "ADC0", "VA SWR_ADC0"},
  2250. {"VA SMIC MUX6", "ADC1", "VA SWR_ADC1"},
  2251. {"VA SMIC MUX6", "ADC2", "VA SWR_ADC2"},
  2252. {"VA SMIC MUX6", "ADC3", "VA SWR_ADC3"},
  2253. {"VA SMIC MUX6", "SWR_DMIC0", "VA SWR_MIC0"},
  2254. {"VA SMIC MUX6", "SWR_DMIC1", "VA SWR_MIC1"},
  2255. {"VA SMIC MUX6", "SWR_DMIC2", "VA SWR_MIC2"},
  2256. {"VA SMIC MUX6", "SWR_DMIC3", "VA SWR_MIC3"},
  2257. {"VA SMIC MUX6", "SWR_DMIC4", "VA SWR_MIC4"},
  2258. {"VA SMIC MUX6", "SWR_DMIC5", "VA SWR_MIC5"},
  2259. {"VA SMIC MUX6", "SWR_DMIC6", "VA SWR_MIC6"},
  2260. {"VA SMIC MUX6", "SWR_DMIC7", "VA SWR_MIC7"},
  2261. {"VA DEC7 MUX", "MSM_DMIC", "VA DMIC MUX7"},
  2262. {"VA DMIC MUX7", "DMIC0", "VA DMIC0"},
  2263. {"VA DMIC MUX7", "DMIC1", "VA DMIC1"},
  2264. {"VA DMIC MUX7", "DMIC2", "VA DMIC2"},
  2265. {"VA DMIC MUX7", "DMIC3", "VA DMIC3"},
  2266. {"VA DMIC MUX7", "DMIC4", "VA DMIC4"},
  2267. {"VA DMIC MUX7", "DMIC5", "VA DMIC5"},
  2268. {"VA DMIC MUX7", "DMIC6", "VA DMIC6"},
  2269. {"VA DMIC MUX7", "DMIC7", "VA DMIC7"},
  2270. {"VA DEC7 MUX", "SWR_MIC", "VA SMIC MUX7"},
  2271. {"VA SMIC MUX7", "ADC0", "VA SWR_ADC0"},
  2272. {"VA SMIC MUX7", "ADC1", "VA SWR_ADC1"},
  2273. {"VA SMIC MUX7", "ADC2", "VA SWR_ADC2"},
  2274. {"VA SMIC MUX7", "ADC3", "VA SWR_ADC3"},
  2275. {"VA SMIC MUX7", "SWR_DMIC0", "VA SWR_MIC0"},
  2276. {"VA SMIC MUX7", "SWR_DMIC1", "VA SWR_MIC1"},
  2277. {"VA SMIC MUX7", "SWR_DMIC2", "VA SWR_MIC2"},
  2278. {"VA SMIC MUX7", "SWR_DMIC3", "VA SWR_MIC3"},
  2279. {"VA SMIC MUX7", "SWR_DMIC4", "VA SWR_MIC4"},
  2280. {"VA SMIC MUX7", "SWR_DMIC5", "VA SWR_MIC5"},
  2281. {"VA SMIC MUX7", "SWR_DMIC6", "VA SWR_MIC6"},
  2282. {"VA SMIC MUX7", "SWR_DMIC7", "VA SWR_MIC7"},
  2283. {"VA DMIC0", NULL, "VA_SWR_INTR"},
  2284. {"VA DMIC1", NULL, "VA_SWR_INTR"},
  2285. {"VA DMIC2", NULL, "VA_SWR_INTR"},
  2286. {"VA DMIC3", NULL, "VA_SWR_INTR"},
  2287. {"VA DMIC4", NULL, "VA_SWR_INTR"},
  2288. {"VA DMIC5", NULL, "VA_SWR_INTR"},
  2289. {"VA DMIC6", NULL, "VA_SWR_INTR"},
  2290. {"VA DMIC7", NULL, "VA_SWR_INTR"},
  2291. {"VA SWR_ADC0", NULL, "VA_SWR_PWR"},
  2292. {"VA SWR_ADC1", NULL, "VA_SWR_PWR"},
  2293. {"VA SWR_ADC2", NULL, "VA_SWR_PWR"},
  2294. {"VA SWR_ADC3", NULL, "VA_SWR_PWR"},
  2295. {"VA SWR_MIC0", NULL, "VA_SWR_PWR"},
  2296. {"VA SWR_MIC1", NULL, "VA_SWR_PWR"},
  2297. {"VA SWR_MIC2", NULL, "VA_SWR_PWR"},
  2298. {"VA SWR_MIC3", NULL, "VA_SWR_PWR"},
  2299. {"VA SWR_MIC4", NULL, "VA_SWR_PWR"},
  2300. {"VA SWR_MIC5", NULL, "VA_SWR_PWR"},
  2301. {"VA SWR_MIC6", NULL, "VA_SWR_PWR"},
  2302. {"VA SWR_MIC7", NULL, "VA_SWR_PWR"},
  2303. };
  2304. static const char * const dec_mode_mux_text[] = {
  2305. "ADC_DEFAULT", "ADC_LOW_PWR", "ADC_HIGH_PERF",
  2306. };
  2307. static const struct soc_enum dec_mode_mux_enum =
  2308. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(dec_mode_mux_text),
  2309. dec_mode_mux_text);
  2310. static const struct snd_kcontrol_new va_macro_snd_controls[] = {
  2311. SOC_SINGLE_S8_TLV("VA_DEC0 Volume",
  2312. BOLERO_CDC_VA_TX0_TX_VOL_CTL,
  2313. -84, 40, digital_gain),
  2314. SOC_SINGLE_S8_TLV("VA_DEC1 Volume",
  2315. BOLERO_CDC_VA_TX1_TX_VOL_CTL,
  2316. -84, 40, digital_gain),
  2317. SOC_SINGLE_S8_TLV("VA_DEC2 Volume",
  2318. BOLERO_CDC_VA_TX2_TX_VOL_CTL,
  2319. -84, 40, digital_gain),
  2320. SOC_SINGLE_S8_TLV("VA_DEC3 Volume",
  2321. BOLERO_CDC_VA_TX3_TX_VOL_CTL,
  2322. -84, 40, digital_gain),
  2323. SOC_SINGLE_S8_TLV("VA_DEC4 Volume",
  2324. BOLERO_CDC_VA_TX4_TX_VOL_CTL,
  2325. -84, 40, digital_gain),
  2326. SOC_SINGLE_S8_TLV("VA_DEC5 Volume",
  2327. BOLERO_CDC_VA_TX5_TX_VOL_CTL,
  2328. -84, 40, digital_gain),
  2329. SOC_SINGLE_S8_TLV("VA_DEC6 Volume",
  2330. BOLERO_CDC_VA_TX6_TX_VOL_CTL,
  2331. -84, 40, digital_gain),
  2332. SOC_SINGLE_S8_TLV("VA_DEC7 Volume",
  2333. BOLERO_CDC_VA_TX7_TX_VOL_CTL,
  2334. -84, 40, digital_gain),
  2335. SOC_SINGLE_EXT("LPI Enable", 0, 0, 1, 0,
  2336. va_macro_lpi_get, va_macro_lpi_put),
  2337. SOC_ENUM_EXT("VA_DEC0 MODE", dec_mode_mux_enum,
  2338. va_macro_dec_mode_get, va_macro_dec_mode_put),
  2339. SOC_ENUM_EXT("VA_DEC1 MODE", dec_mode_mux_enum,
  2340. va_macro_dec_mode_get, va_macro_dec_mode_put),
  2341. SOC_ENUM_EXT("VA_DEC2 MODE", dec_mode_mux_enum,
  2342. va_macro_dec_mode_get, va_macro_dec_mode_put),
  2343. SOC_ENUM_EXT("VA_DEC3 MODE", dec_mode_mux_enum,
  2344. va_macro_dec_mode_get, va_macro_dec_mode_put),
  2345. };
  2346. static const struct snd_kcontrol_new va_macro_snd_controls_common[] = {
  2347. SOC_SINGLE_S8_TLV("VA_DEC0 Volume",
  2348. BOLERO_CDC_VA_TX0_TX_VOL_CTL,
  2349. -84, 40, digital_gain),
  2350. SOC_SINGLE_S8_TLV("VA_DEC1 Volume",
  2351. BOLERO_CDC_VA_TX1_TX_VOL_CTL,
  2352. -84, 40, digital_gain),
  2353. SOC_SINGLE_EXT("LPI Enable", 0, 0, 1, 0,
  2354. va_macro_lpi_get, va_macro_lpi_put),
  2355. };
  2356. static const struct snd_kcontrol_new va_macro_snd_controls_v3[] = {
  2357. SOC_SINGLE_S8_TLV("VA_DEC2 Volume",
  2358. BOLERO_CDC_VA_TX2_TX_VOL_CTL,
  2359. -84, 40, digital_gain),
  2360. SOC_SINGLE_S8_TLV("VA_DEC3 Volume",
  2361. BOLERO_CDC_VA_TX3_TX_VOL_CTL,
  2362. -84, 40, digital_gain),
  2363. };
  2364. static int va_macro_validate_dmic_sample_rate(u32 dmic_sample_rate,
  2365. struct va_macro_priv *va_priv)
  2366. {
  2367. u32 div_factor;
  2368. u32 mclk_rate = VA_MACRO_MCLK_FREQ;
  2369. if (dmic_sample_rate == VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED ||
  2370. mclk_rate % dmic_sample_rate != 0)
  2371. goto undefined_rate;
  2372. div_factor = mclk_rate / dmic_sample_rate;
  2373. switch (div_factor) {
  2374. case 2:
  2375. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_2;
  2376. break;
  2377. case 3:
  2378. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_3;
  2379. break;
  2380. case 4:
  2381. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_4;
  2382. break;
  2383. case 6:
  2384. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_6;
  2385. break;
  2386. case 8:
  2387. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_8;
  2388. break;
  2389. case 16:
  2390. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_16;
  2391. break;
  2392. default:
  2393. /* Any other DIV factor is invalid */
  2394. goto undefined_rate;
  2395. }
  2396. /* Valid dmic DIV factors */
  2397. dev_dbg(va_priv->dev, "%s: DMIC_DIV = %u, mclk_rate = %u\n",
  2398. __func__, div_factor, mclk_rate);
  2399. return dmic_sample_rate;
  2400. undefined_rate:
  2401. dev_dbg(va_priv->dev, "%s: Invalid rate %d, for mclk %d\n",
  2402. __func__, dmic_sample_rate, mclk_rate);
  2403. dmic_sample_rate = VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED;
  2404. return dmic_sample_rate;
  2405. }
  2406. static int va_macro_init(struct snd_soc_component *component)
  2407. {
  2408. struct snd_soc_dapm_context *dapm =
  2409. snd_soc_component_get_dapm(component);
  2410. int ret, i;
  2411. struct device *va_dev = NULL;
  2412. struct va_macro_priv *va_priv = NULL;
  2413. va_dev = bolero_get_device_ptr(component->dev, VA_MACRO);
  2414. if (!va_dev) {
  2415. dev_err(component->dev,
  2416. "%s: null device for macro!\n", __func__);
  2417. return -EINVAL;
  2418. }
  2419. va_priv = dev_get_drvdata(va_dev);
  2420. if (!va_priv) {
  2421. dev_err(component->dev,
  2422. "%s: priv is null for macro!\n", __func__);
  2423. return -EINVAL;
  2424. }
  2425. va_priv->lpi_enable = false;
  2426. va_priv->register_event_listener = false;
  2427. if (va_priv->va_without_decimation) {
  2428. ret = snd_soc_dapm_new_controls(dapm, va_macro_wod_dapm_widgets,
  2429. ARRAY_SIZE(va_macro_wod_dapm_widgets));
  2430. if (ret < 0) {
  2431. dev_err(va_dev,
  2432. "%s: Failed to add without dec controls\n",
  2433. __func__);
  2434. return ret;
  2435. }
  2436. va_priv->component = component;
  2437. return 0;
  2438. }
  2439. va_priv->version = bolero_get_version(va_dev);
  2440. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2441. ret = snd_soc_dapm_new_controls(dapm,
  2442. va_macro_dapm_widgets_common,
  2443. ARRAY_SIZE(va_macro_dapm_widgets_common));
  2444. if (ret < 0) {
  2445. dev_err(va_dev, "%s: Failed to add controls\n",
  2446. __func__);
  2447. return ret;
  2448. }
  2449. if (va_priv->version == BOLERO_VERSION_2_1)
  2450. ret = snd_soc_dapm_new_controls(dapm,
  2451. va_macro_dapm_widgets_v2,
  2452. ARRAY_SIZE(va_macro_dapm_widgets_v2));
  2453. else if (va_priv->version == BOLERO_VERSION_2_0)
  2454. ret = snd_soc_dapm_new_controls(dapm,
  2455. va_macro_dapm_widgets_v3,
  2456. ARRAY_SIZE(va_macro_dapm_widgets_v3));
  2457. if (ret < 0) {
  2458. dev_err(va_dev, "%s: Failed to add controls\n",
  2459. __func__);
  2460. return ret;
  2461. }
  2462. } else {
  2463. ret = snd_soc_dapm_new_controls(dapm, va_macro_dapm_widgets,
  2464. ARRAY_SIZE(va_macro_dapm_widgets));
  2465. if (ret < 0) {
  2466. dev_err(va_dev, "%s: Failed to add controls\n",
  2467. __func__);
  2468. return ret;
  2469. }
  2470. }
  2471. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2472. ret = snd_soc_dapm_add_routes(dapm,
  2473. va_audio_map_common,
  2474. ARRAY_SIZE(va_audio_map_common));
  2475. if (ret < 0) {
  2476. dev_err(va_dev, "%s: Failed to add routes\n",
  2477. __func__);
  2478. return ret;
  2479. }
  2480. if (va_priv->version == BOLERO_VERSION_2_0) {
  2481. ret = snd_soc_dapm_add_routes(dapm,
  2482. va_audio_map_v3,
  2483. ARRAY_SIZE(va_audio_map_v3));
  2484. if (ret < 0) {
  2485. dev_err(va_dev, "%s: Failed to add routes\n",
  2486. __func__);
  2487. return ret;
  2488. }
  2489. }
  2490. if (va_priv->version == BOLERO_VERSION_2_1) {
  2491. ret = snd_soc_dapm_add_routes(dapm,
  2492. va_audio_map_v2,
  2493. ARRAY_SIZE(va_audio_map_v2));
  2494. if (ret < 0) {
  2495. dev_err(va_dev, "%s: Failed to add routes\n",
  2496. __func__);
  2497. return ret;
  2498. }
  2499. }
  2500. } else {
  2501. ret = snd_soc_dapm_add_routes(dapm, va_audio_map,
  2502. ARRAY_SIZE(va_audio_map));
  2503. if (ret < 0) {
  2504. dev_err(va_dev, "%s: Failed to add routes\n",
  2505. __func__);
  2506. return ret;
  2507. }
  2508. }
  2509. ret = snd_soc_dapm_new_widgets(dapm->card);
  2510. if (ret < 0) {
  2511. dev_err(va_dev, "%s: Failed to add widgets\n", __func__);
  2512. return ret;
  2513. }
  2514. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2515. ret = snd_soc_add_component_controls(component,
  2516. va_macro_snd_controls_common,
  2517. ARRAY_SIZE(va_macro_snd_controls_common));
  2518. if (ret < 0) {
  2519. dev_err(va_dev, "%s: Failed to add snd_ctls\n",
  2520. __func__);
  2521. return ret;
  2522. }
  2523. if (va_priv->version == BOLERO_VERSION_2_0)
  2524. ret = snd_soc_add_component_controls(component,
  2525. va_macro_snd_controls_v3,
  2526. ARRAY_SIZE(va_macro_snd_controls_v3));
  2527. if (ret < 0) {
  2528. dev_err(va_dev, "%s: Failed to add snd_ctls\n",
  2529. __func__);
  2530. return ret;
  2531. }
  2532. } else {
  2533. ret = snd_soc_add_component_controls(component,
  2534. va_macro_snd_controls,
  2535. ARRAY_SIZE(va_macro_snd_controls));
  2536. if (ret < 0) {
  2537. dev_err(va_dev, "%s: Failed to add snd_ctls\n",
  2538. __func__);
  2539. return ret;
  2540. }
  2541. }
  2542. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF1 Capture");
  2543. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF2 Capture");
  2544. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF3 Capture");
  2545. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2546. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_INPUT");
  2547. } else {
  2548. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC0");
  2549. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC1");
  2550. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC2");
  2551. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC3");
  2552. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC0");
  2553. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC1");
  2554. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC2");
  2555. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC3");
  2556. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC4");
  2557. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC5");
  2558. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC6");
  2559. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC7");
  2560. }
  2561. snd_soc_dapm_sync(dapm);
  2562. for (i = 0; i < VA_MACRO_NUM_DECIMATORS; i++) {
  2563. va_priv->va_hpf_work[i].va_priv = va_priv;
  2564. va_priv->va_hpf_work[i].decimator = i;
  2565. INIT_DELAYED_WORK(&va_priv->va_hpf_work[i].dwork,
  2566. va_macro_tx_hpf_corner_freq_callback);
  2567. }
  2568. for (i = 0; i < VA_MACRO_NUM_DECIMATORS; i++) {
  2569. va_priv->va_mute_dwork[i].va_priv = va_priv;
  2570. va_priv->va_mute_dwork[i].decimator = i;
  2571. INIT_DELAYED_WORK(&va_priv->va_mute_dwork[i].dwork,
  2572. va_macro_mute_update_callback);
  2573. }
  2574. va_priv->component = component;
  2575. if (va_priv->version == BOLERO_VERSION_2_1) {
  2576. snd_soc_component_update_bits(component,
  2577. BOLERO_CDC_VA_TOP_CSR_SWR_MIC_CTL0, 0xEE, 0xCC);
  2578. snd_soc_component_update_bits(component,
  2579. BOLERO_CDC_VA_TOP_CSR_SWR_MIC_CTL1, 0xEE, 0xCC);
  2580. snd_soc_component_update_bits(component,
  2581. BOLERO_CDC_VA_TOP_CSR_SWR_MIC_CTL2, 0xEE, 0xCC);
  2582. }
  2583. return 0;
  2584. }
  2585. static int va_macro_deinit(struct snd_soc_component *component)
  2586. {
  2587. struct device *va_dev = NULL;
  2588. struct va_macro_priv *va_priv = NULL;
  2589. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  2590. return -EINVAL;
  2591. va_priv->component = NULL;
  2592. return 0;
  2593. }
  2594. static void va_macro_add_child_devices(struct work_struct *work)
  2595. {
  2596. struct va_macro_priv *va_priv = NULL;
  2597. struct platform_device *pdev = NULL;
  2598. struct device_node *node = NULL;
  2599. struct va_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp = NULL;
  2600. int ret = 0;
  2601. u16 count = 0, ctrl_num = 0;
  2602. struct va_macro_swr_ctrl_platform_data *platdata = NULL;
  2603. char plat_dev_name[VA_MACRO_SWR_STRING_LEN] = "";
  2604. bool va_swr_master_node = false;
  2605. va_priv = container_of(work, struct va_macro_priv,
  2606. va_macro_add_child_devices_work);
  2607. if (!va_priv) {
  2608. pr_err("%s: Memory for va_priv does not exist\n",
  2609. __func__);
  2610. return;
  2611. }
  2612. if (!va_priv->dev) {
  2613. pr_err("%s: VA dev does not exist\n", __func__);
  2614. return;
  2615. }
  2616. if (!va_priv->dev->of_node) {
  2617. dev_err(va_priv->dev,
  2618. "%s: DT node for va_priv does not exist\n", __func__);
  2619. return;
  2620. }
  2621. platdata = &va_priv->swr_plat_data;
  2622. va_priv->child_count = 0;
  2623. for_each_available_child_of_node(va_priv->dev->of_node, node) {
  2624. va_swr_master_node = false;
  2625. if (strnstr(node->name, "va_swr_master",
  2626. strlen("va_swr_master")) != NULL)
  2627. va_swr_master_node = true;
  2628. if (va_swr_master_node)
  2629. strlcpy(plat_dev_name, "va_swr_ctrl",
  2630. (VA_MACRO_SWR_STRING_LEN - 1));
  2631. else
  2632. strlcpy(plat_dev_name, node->name,
  2633. (VA_MACRO_SWR_STRING_LEN - 1));
  2634. pdev = platform_device_alloc(plat_dev_name, -1);
  2635. if (!pdev) {
  2636. dev_err(va_priv->dev, "%s: pdev memory alloc failed\n",
  2637. __func__);
  2638. ret = -ENOMEM;
  2639. goto err;
  2640. }
  2641. pdev->dev.parent = va_priv->dev;
  2642. pdev->dev.of_node = node;
  2643. if (va_swr_master_node) {
  2644. ret = platform_device_add_data(pdev, platdata,
  2645. sizeof(*platdata));
  2646. if (ret) {
  2647. dev_err(&pdev->dev,
  2648. "%s: cannot add plat data ctrl:%d\n",
  2649. __func__, ctrl_num);
  2650. goto fail_pdev_add;
  2651. }
  2652. }
  2653. ret = platform_device_add(pdev);
  2654. if (ret) {
  2655. dev_err(&pdev->dev,
  2656. "%s: Cannot add platform device\n",
  2657. __func__);
  2658. goto fail_pdev_add;
  2659. }
  2660. if (va_swr_master_node) {
  2661. temp = krealloc(swr_ctrl_data,
  2662. (ctrl_num + 1) * sizeof(
  2663. struct va_macro_swr_ctrl_data),
  2664. GFP_KERNEL);
  2665. if (!temp) {
  2666. ret = -ENOMEM;
  2667. goto fail_pdev_add;
  2668. }
  2669. swr_ctrl_data = temp;
  2670. swr_ctrl_data[ctrl_num].va_swr_pdev = pdev;
  2671. ctrl_num++;
  2672. dev_dbg(&pdev->dev,
  2673. "%s: Added soundwire ctrl device(s)\n",
  2674. __func__);
  2675. va_priv->swr_ctrl_data = swr_ctrl_data;
  2676. }
  2677. if (va_priv->child_count < VA_MACRO_CHILD_DEVICES_MAX)
  2678. va_priv->pdev_child_devices[
  2679. va_priv->child_count++] = pdev;
  2680. else
  2681. goto err;
  2682. }
  2683. return;
  2684. fail_pdev_add:
  2685. for (count = 0; count < va_priv->child_count; count++)
  2686. platform_device_put(va_priv->pdev_child_devices[count]);
  2687. err:
  2688. return;
  2689. }
  2690. static int va_macro_set_port_map(struct snd_soc_component *component,
  2691. u32 usecase, u32 size, void *data)
  2692. {
  2693. struct device *va_dev = NULL;
  2694. struct va_macro_priv *va_priv = NULL;
  2695. struct swrm_port_config port_cfg;
  2696. int ret = 0;
  2697. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  2698. return -EINVAL;
  2699. memset(&port_cfg, 0, sizeof(port_cfg));
  2700. port_cfg.uc = usecase;
  2701. port_cfg.size = size;
  2702. port_cfg.params = data;
  2703. if (va_priv->swr_ctrl_data)
  2704. ret = swrm_wcd_notify(
  2705. va_priv->swr_ctrl_data[0].va_swr_pdev,
  2706. SWR_SET_PORT_MAP, &port_cfg);
  2707. return ret;
  2708. }
  2709. static int va_macro_reg_wake_irq(struct snd_soc_component *component,
  2710. u32 data)
  2711. {
  2712. struct device *va_dev = NULL;
  2713. struct va_macro_priv *va_priv = NULL;
  2714. u32 ipc_wakeup = data;
  2715. int ret = 0;
  2716. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  2717. return -EINVAL;
  2718. if (va_priv->swr_ctrl_data)
  2719. ret = swrm_wcd_notify(
  2720. va_priv->swr_ctrl_data[0].va_swr_pdev,
  2721. SWR_REGISTER_WAKE_IRQ, &ipc_wakeup);
  2722. return ret;
  2723. }
  2724. static void va_macro_init_ops(struct macro_ops *ops,
  2725. char __iomem *va_io_base,
  2726. bool va_without_decimation)
  2727. {
  2728. memset(ops, 0, sizeof(struct macro_ops));
  2729. if (!va_without_decimation) {
  2730. ops->dai_ptr = va_macro_dai;
  2731. ops->num_dais = ARRAY_SIZE(va_macro_dai);
  2732. } else {
  2733. ops->dai_ptr = NULL;
  2734. ops->num_dais = 0;
  2735. }
  2736. ops->init = va_macro_init;
  2737. ops->exit = va_macro_deinit;
  2738. ops->io_base = va_io_base;
  2739. ops->event_handler = va_macro_event_handler;
  2740. ops->set_port_map = va_macro_set_port_map;
  2741. ops->reg_wake_irq = va_macro_reg_wake_irq;
  2742. ops->clk_div_get = va_macro_clk_div_get;
  2743. }
  2744. static int va_macro_probe(struct platform_device *pdev)
  2745. {
  2746. struct macro_ops ops;
  2747. struct va_macro_priv *va_priv;
  2748. u32 va_base_addr, sample_rate = 0;
  2749. char __iomem *va_io_base;
  2750. bool va_without_decimation = false;
  2751. const char *micb_supply_str = "va-vdd-micb-supply";
  2752. const char *micb_supply_str1 = "va-vdd-micb";
  2753. const char *micb_voltage_str = "qcom,va-vdd-micb-voltage";
  2754. const char *micb_current_str = "qcom,va-vdd-micb-current";
  2755. int ret = 0;
  2756. const char *dmic_sample_rate = "qcom,va-dmic-sample-rate";
  2757. u32 default_clk_id = 0;
  2758. struct clk *lpass_audio_hw_vote = NULL;
  2759. u32 is_used_va_swr_gpio = 0;
  2760. const char *is_used_va_swr_gpio_dt = "qcom,is-used-swr-gpio";
  2761. va_priv = devm_kzalloc(&pdev->dev, sizeof(struct va_macro_priv),
  2762. GFP_KERNEL);
  2763. if (!va_priv)
  2764. return -ENOMEM;
  2765. va_priv->dev = &pdev->dev;
  2766. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  2767. &va_base_addr);
  2768. if (ret) {
  2769. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2770. __func__, "reg");
  2771. return ret;
  2772. }
  2773. va_without_decimation = of_property_read_bool(pdev->dev.parent->of_node,
  2774. "qcom,va-without-decimation");
  2775. va_priv->va_without_decimation = va_without_decimation;
  2776. ret = of_property_read_u32(pdev->dev.of_node, dmic_sample_rate,
  2777. &sample_rate);
  2778. if (ret) {
  2779. dev_err(&pdev->dev, "%s: could not find %d entry in dt\n",
  2780. __func__, sample_rate);
  2781. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_2;
  2782. } else {
  2783. if (va_macro_validate_dmic_sample_rate(
  2784. sample_rate, va_priv) == VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED)
  2785. return -EINVAL;
  2786. }
  2787. if (of_find_property(pdev->dev.of_node, is_used_va_swr_gpio_dt,
  2788. NULL)) {
  2789. ret = of_property_read_u32(pdev->dev.of_node,
  2790. is_used_va_swr_gpio_dt,
  2791. &is_used_va_swr_gpio);
  2792. if (ret) {
  2793. dev_err(&pdev->dev, "%s: error reading %s in dt\n",
  2794. __func__, is_used_va_swr_gpio_dt);
  2795. is_used_va_swr_gpio = 0;
  2796. }
  2797. }
  2798. va_priv->va_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  2799. "qcom,va-swr-gpios", 0);
  2800. if (!va_priv->va_swr_gpio_p && is_used_va_swr_gpio) {
  2801. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  2802. __func__);
  2803. return -EINVAL;
  2804. }
  2805. if ((msm_cdc_pinctrl_get_state(va_priv->va_swr_gpio_p) < 0) &&
  2806. is_used_va_swr_gpio) {
  2807. dev_err(&pdev->dev, "%s: failed to get swr pin state\n",
  2808. __func__);
  2809. return -EPROBE_DEFER;
  2810. }
  2811. va_io_base = devm_ioremap(&pdev->dev, va_base_addr,
  2812. VA_MACRO_MAX_OFFSET);
  2813. if (!va_io_base) {
  2814. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  2815. return -EINVAL;
  2816. }
  2817. va_priv->va_io_base = va_io_base;
  2818. lpass_audio_hw_vote = devm_clk_get(&pdev->dev, "lpass_audio_hw_vote");
  2819. if (IS_ERR(lpass_audio_hw_vote)) {
  2820. ret = PTR_ERR(lpass_audio_hw_vote);
  2821. dev_dbg(&pdev->dev, "%s: clk get %s failed %d\n",
  2822. __func__, "lpass_audio_hw_vote", ret);
  2823. lpass_audio_hw_vote = NULL;
  2824. ret = 0;
  2825. }
  2826. va_priv->lpass_audio_hw_vote = lpass_audio_hw_vote;
  2827. if (of_parse_phandle(pdev->dev.of_node, micb_supply_str, 0)) {
  2828. va_priv->micb_supply = devm_regulator_get(&pdev->dev,
  2829. micb_supply_str1);
  2830. if (IS_ERR(va_priv->micb_supply)) {
  2831. ret = PTR_ERR(va_priv->micb_supply);
  2832. dev_err(&pdev->dev,
  2833. "%s:Failed to get micbias supply for VA Mic %d\n",
  2834. __func__, ret);
  2835. return ret;
  2836. }
  2837. ret = of_property_read_u32(pdev->dev.of_node,
  2838. micb_voltage_str,
  2839. &va_priv->micb_voltage);
  2840. if (ret) {
  2841. dev_err(&pdev->dev,
  2842. "%s:Looking up %s property in node %s failed\n",
  2843. __func__, micb_voltage_str,
  2844. pdev->dev.of_node->full_name);
  2845. return ret;
  2846. }
  2847. ret = of_property_read_u32(pdev->dev.of_node,
  2848. micb_current_str,
  2849. &va_priv->micb_current);
  2850. if (ret) {
  2851. dev_err(&pdev->dev,
  2852. "%s:Looking up %s property in node %s failed\n",
  2853. __func__, micb_current_str,
  2854. pdev->dev.of_node->full_name);
  2855. return ret;
  2856. }
  2857. }
  2858. ret = of_property_read_u32(pdev->dev.of_node, "qcom,default-clk-id",
  2859. &default_clk_id);
  2860. if (ret) {
  2861. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2862. __func__, "qcom,default-clk-id");
  2863. default_clk_id = VA_CORE_CLK;
  2864. }
  2865. va_priv->clk_id = VA_CORE_CLK;
  2866. va_priv->default_clk_id = default_clk_id;
  2867. if (is_used_va_swr_gpio) {
  2868. va_priv->reset_swr = true;
  2869. INIT_WORK(&va_priv->va_macro_add_child_devices_work,
  2870. va_macro_add_child_devices);
  2871. va_priv->swr_plat_data.handle = (void *) va_priv;
  2872. va_priv->swr_plat_data.read = NULL;
  2873. va_priv->swr_plat_data.write = NULL;
  2874. va_priv->swr_plat_data.bulk_write = NULL;
  2875. va_priv->swr_plat_data.clk = va_macro_swrm_clock;
  2876. va_priv->swr_plat_data.core_vote = va_macro_core_vote;
  2877. va_priv->swr_plat_data.handle_irq = NULL;
  2878. mutex_init(&va_priv->swr_clk_lock);
  2879. }
  2880. va_priv->is_used_va_swr_gpio = is_used_va_swr_gpio;
  2881. mutex_init(&va_priv->mclk_lock);
  2882. dev_set_drvdata(&pdev->dev, va_priv);
  2883. va_macro_init_ops(&ops, va_io_base, va_without_decimation);
  2884. ops.clk_id_req = va_priv->default_clk_id;
  2885. ops.default_clk_id = va_priv->default_clk_id;
  2886. ret = bolero_register_macro(&pdev->dev, VA_MACRO, &ops);
  2887. if (ret < 0) {
  2888. dev_err(&pdev->dev, "%s: register macro failed\n", __func__);
  2889. goto reg_macro_fail;
  2890. }
  2891. if (is_used_va_swr_gpio)
  2892. schedule_work(&va_priv->va_macro_add_child_devices_work);
  2893. pm_runtime_set_autosuspend_delay(&pdev->dev, VA_AUTO_SUSPEND_DELAY);
  2894. pm_runtime_use_autosuspend(&pdev->dev);
  2895. pm_runtime_set_suspended(&pdev->dev);
  2896. pm_suspend_ignore_children(&pdev->dev, true);
  2897. pm_runtime_enable(&pdev->dev);
  2898. return ret;
  2899. reg_macro_fail:
  2900. mutex_destroy(&va_priv->mclk_lock);
  2901. if (is_used_va_swr_gpio)
  2902. mutex_destroy(&va_priv->swr_clk_lock);
  2903. return ret;
  2904. }
  2905. static int va_macro_remove(struct platform_device *pdev)
  2906. {
  2907. struct va_macro_priv *va_priv;
  2908. int count = 0;
  2909. va_priv = dev_get_drvdata(&pdev->dev);
  2910. if (!va_priv)
  2911. return -EINVAL;
  2912. if (va_priv->is_used_va_swr_gpio) {
  2913. if (va_priv->swr_ctrl_data)
  2914. kfree(va_priv->swr_ctrl_data);
  2915. for (count = 0; count < va_priv->child_count &&
  2916. count < VA_MACRO_CHILD_DEVICES_MAX; count++)
  2917. platform_device_unregister(
  2918. va_priv->pdev_child_devices[count]);
  2919. }
  2920. pm_runtime_disable(&pdev->dev);
  2921. pm_runtime_set_suspended(&pdev->dev);
  2922. bolero_unregister_macro(&pdev->dev, VA_MACRO);
  2923. mutex_destroy(&va_priv->mclk_lock);
  2924. if (va_priv->is_used_va_swr_gpio)
  2925. mutex_destroy(&va_priv->swr_clk_lock);
  2926. return 0;
  2927. }
  2928. static const struct of_device_id va_macro_dt_match[] = {
  2929. {.compatible = "qcom,va-macro"},
  2930. {}
  2931. };
  2932. static const struct dev_pm_ops bolero_dev_pm_ops = {
  2933. SET_SYSTEM_SLEEP_PM_OPS(
  2934. pm_runtime_force_suspend,
  2935. pm_runtime_force_resume
  2936. )
  2937. SET_RUNTIME_PM_OPS(
  2938. bolero_runtime_suspend,
  2939. bolero_runtime_resume,
  2940. NULL
  2941. )
  2942. };
  2943. static struct platform_driver va_macro_driver = {
  2944. .driver = {
  2945. .name = "va_macro",
  2946. .owner = THIS_MODULE,
  2947. .pm = &bolero_dev_pm_ops,
  2948. .of_match_table = va_macro_dt_match,
  2949. .suppress_bind_attrs = true,
  2950. },
  2951. .probe = va_macro_probe,
  2952. .remove = va_macro_remove,
  2953. };
  2954. module_platform_driver(va_macro_driver);
  2955. MODULE_DESCRIPTION("VA macro driver");
  2956. MODULE_LICENSE("GPL v2");