sde_encoder.c 150 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608
  1. /*
  2. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/input.h>
  22. #include <linux/seq_file.h>
  23. #include <linux/sde_rsc.h>
  24. #include "msm_drv.h"
  25. #include "sde_kms.h"
  26. #include <drm/drm_crtc.h>
  27. #include <drm/drm_probe_helper.h>
  28. #include "sde_hwio.h"
  29. #include "sde_hw_catalog.h"
  30. #include "sde_hw_intf.h"
  31. #include "sde_hw_ctl.h"
  32. #include "sde_formats.h"
  33. #include "sde_encoder.h"
  34. #include "sde_encoder_phys.h"
  35. #include "sde_hw_dsc.h"
  36. #include "sde_crtc.h"
  37. #include "sde_trace.h"
  38. #include "sde_core_irq.h"
  39. #include "sde_hw_top.h"
  40. #include "sde_hw_qdss.h"
  41. #include "sde_encoder_dce.h"
  42. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  43. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  44. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  45. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  46. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  47. (p) ? (p)->parent->base.id : -1, \
  48. (p) ? (p)->intf_idx - INTF_0 : -1, \
  49. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  50. ##__VA_ARGS__)
  51. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  52. (p) ? (p)->parent->base.id : -1, \
  53. (p) ? (p)->intf_idx - INTF_0 : -1, \
  54. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  55. ##__VA_ARGS__)
  56. #define MISR_BUFF_SIZE 256
  57. #define IDLE_SHORT_TIMEOUT 1
  58. #define EVT_TIME_OUT_SPLIT 2
  59. /* worst case poll time for delay_kickoff to be cleared */
  60. #define DELAY_KICKOFF_POLL_TIMEOUT_US 100000
  61. /* Maximum number of VSYNC wait attempts for RSC state transition */
  62. #define MAX_RSC_WAIT 5
  63. /**
  64. * enum sde_enc_rc_events - events for resource control state machine
  65. * @SDE_ENC_RC_EVENT_KICKOFF:
  66. * This event happens at NORMAL priority.
  67. * Event that signals the start of the transfer. When this event is
  68. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  69. * Regardless of the previous state, the resource should be in ON state
  70. * at the end of this event. At the end of this event, a delayed work is
  71. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  72. * ktime.
  73. * @SDE_ENC_RC_EVENT_PRE_STOP:
  74. * This event happens at NORMAL priority.
  75. * This event, when received during the ON state, set RSC to IDLE, and
  76. * and leave the RC STATE in the PRE_OFF state.
  77. * It should be followed by the STOP event as part of encoder disable.
  78. * If received during IDLE or OFF states, it will do nothing.
  79. * @SDE_ENC_RC_EVENT_STOP:
  80. * This event happens at NORMAL priority.
  81. * When this event is received, disable all the MDP/DSI core clocks, and
  82. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  83. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  84. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  85. * Resource state should be in OFF at the end of the event.
  86. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  87. * This event happens at NORMAL priority from a work item.
  88. * Event signals that there is a seamless mode switch is in prgoress. A
  89. * client needs to turn of only irq - leave clocks ON to reduce the mode
  90. * switch latency.
  91. * @SDE_ENC_RC_EVENT_POST_MODESET:
  92. * This event happens at NORMAL priority from a work item.
  93. * Event signals that seamless mode switch is complete and resources are
  94. * acquired. Clients wants to turn on the irq again and update the rsc
  95. * with new vtotal.
  96. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  97. * This event happens at NORMAL priority from a work item.
  98. * Event signals that there were no frame updates for
  99. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  100. * and request RSC with IDLE state and change the resource state to IDLE.
  101. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  102. * This event is triggered from the input event thread when touch event is
  103. * received from the input device. On receiving this event,
  104. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  105. clocks and enable RSC.
  106. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  107. * off work since a new commit is imminent.
  108. */
  109. enum sde_enc_rc_events {
  110. SDE_ENC_RC_EVENT_KICKOFF = 1,
  111. SDE_ENC_RC_EVENT_PRE_STOP,
  112. SDE_ENC_RC_EVENT_STOP,
  113. SDE_ENC_RC_EVENT_PRE_MODESET,
  114. SDE_ENC_RC_EVENT_POST_MODESET,
  115. SDE_ENC_RC_EVENT_ENTER_IDLE,
  116. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  117. };
  118. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  119. {
  120. struct sde_encoder_virt *sde_enc;
  121. int i;
  122. sde_enc = to_sde_encoder_virt(drm_enc);
  123. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  124. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  125. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  126. SDE_EVT32(DRMID(drm_enc), enable);
  127. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  128. }
  129. }
  130. }
  131. ktime_t sde_encoder_calc_last_vsync_timestamp(struct drm_encoder *drm_enc)
  132. {
  133. struct sde_encoder_virt *sde_enc;
  134. struct sde_encoder_phys *cur_master;
  135. u64 vsync_counter, qtmr_counter, hw_diff, hw_diff_ns, frametime_ns;
  136. ktime_t tvblank, cur_time;
  137. struct intf_status intf_status = {0};
  138. u32 fps;
  139. sde_enc = to_sde_encoder_virt(drm_enc);
  140. cur_master = sde_enc->cur_master;
  141. fps = sde_encoder_get_fps(drm_enc);
  142. if (!cur_master || !cur_master->hw_intf || !fps
  143. || !cur_master->hw_intf->ops.get_vsync_timestamp
  144. || (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)
  145. && !sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  146. return 0;
  147. /*
  148. * avoid calculation and rely on ktime_get, if programmable fetch is enabled
  149. * as the HW VSYNC timestamp will be updated at panel vsync and not at MDP VSYNC
  150. */
  151. if (cur_master->hw_intf->ops.get_status) {
  152. cur_master->hw_intf->ops.get_status(cur_master->hw_intf, &intf_status);
  153. if (intf_status.is_prog_fetch_en)
  154. return 0;
  155. }
  156. vsync_counter = cur_master->hw_intf->ops.get_vsync_timestamp(cur_master->hw_intf);
  157. qtmr_counter = arch_timer_read_counter();
  158. cur_time = ktime_get_ns();
  159. /* check for counter rollover between the two timestamps [56 bits] */
  160. if (qtmr_counter < vsync_counter) {
  161. hw_diff = (0xffffffffffffff - vsync_counter) + qtmr_counter;
  162. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  163. qtmr_counter >> 32, qtmr_counter, hw_diff,
  164. fps, SDE_EVTLOG_FUNC_CASE1);
  165. } else {
  166. hw_diff = qtmr_counter - vsync_counter;
  167. }
  168. hw_diff_ns = DIV_ROUND_UP(hw_diff * 1000 * 10, 192); /* 19.2 MHz clock */
  169. frametime_ns = DIV_ROUND_UP(1000000000, fps);
  170. /* avoid setting timestamp, if diff is more than one vsync */
  171. if (ktime_compare(hw_diff_ns, frametime_ns) > 0) {
  172. tvblank = 0;
  173. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  174. qtmr_counter >> 32, qtmr_counter, ktime_to_us(hw_diff_ns),
  175. fps, SDE_EVTLOG_ERROR);
  176. } else {
  177. tvblank = ktime_sub_ns(cur_time, hw_diff_ns);
  178. }
  179. SDE_DEBUG_ENC(sde_enc,
  180. "vsync:%llu, qtmr:%llu, diff_ns:%llu, ts:%llu, cur_ts:%llu, fps:%d\n",
  181. vsync_counter, qtmr_counter, ktime_to_us(hw_diff_ns),
  182. ktime_to_us(tvblank), ktime_to_us(cur_time), fps);
  183. SDE_EVT32_VERBOSE(DRMID(drm_enc), hw_diff >> 32, hw_diff, ktime_to_us(hw_diff_ns),
  184. ktime_to_us(tvblank), ktime_to_us(cur_time), fps, SDE_EVTLOG_FUNC_CASE2);
  185. return tvblank;
  186. }
  187. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  188. {
  189. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  190. struct msm_drm_private *priv;
  191. struct sde_kms *sde_kms;
  192. struct device *cpu_dev;
  193. struct cpumask *cpu_mask = NULL;
  194. int cpu = 0;
  195. u32 cpu_dma_latency;
  196. priv = drm_enc->dev->dev_private;
  197. sde_kms = to_sde_kms(priv->kms);
  198. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  199. return;
  200. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  201. cpumask_clear(&sde_enc->valid_cpu_mask);
  202. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  203. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  204. if (!cpu_mask &&
  205. sde_encoder_check_curr_mode(drm_enc,
  206. MSM_DISPLAY_CMD_MODE))
  207. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  208. if (!cpu_mask)
  209. return;
  210. for_each_cpu(cpu, cpu_mask) {
  211. cpu_dev = get_cpu_device(cpu);
  212. if (!cpu_dev) {
  213. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  214. cpu);
  215. return;
  216. }
  217. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  218. dev_pm_qos_add_request(cpu_dev,
  219. &sde_enc->pm_qos_cpu_req[cpu],
  220. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  221. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  222. }
  223. }
  224. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  225. {
  226. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  227. struct device *cpu_dev;
  228. int cpu = 0;
  229. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  230. cpu_dev = get_cpu_device(cpu);
  231. if (!cpu_dev) {
  232. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  233. cpu);
  234. continue;
  235. }
  236. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  237. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  238. }
  239. cpumask_clear(&sde_enc->valid_cpu_mask);
  240. }
  241. static bool _sde_encoder_is_autorefresh_enabled(
  242. struct sde_encoder_virt *sde_enc)
  243. {
  244. struct drm_connector *drm_conn;
  245. if (!sde_enc->cur_master ||
  246. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  247. return false;
  248. drm_conn = sde_enc->cur_master->connector;
  249. if (!drm_conn || !drm_conn->state)
  250. return false;
  251. return sde_connector_get_property(drm_conn->state,
  252. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  253. }
  254. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  255. struct sde_hw_qdss *hw_qdss,
  256. struct sde_encoder_phys *phys, bool enable)
  257. {
  258. if (sde_enc->qdss_status == enable)
  259. return;
  260. sde_enc->qdss_status = enable;
  261. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  262. sde_enc->qdss_status);
  263. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  264. }
  265. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  266. s64 timeout_ms, struct sde_encoder_wait_info *info)
  267. {
  268. int rc = 0;
  269. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  270. ktime_t cur_ktime;
  271. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  272. do {
  273. rc = wait_event_timeout(*(info->wq),
  274. atomic_read(info->atomic_cnt) == info->count_check,
  275. wait_time_jiffies);
  276. cur_ktime = ktime_get();
  277. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  278. timeout_ms, atomic_read(info->atomic_cnt),
  279. info->count_check);
  280. /* If we timed out, counter is valid and time is less, wait again */
  281. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  282. (rc == 0) &&
  283. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  284. return rc;
  285. }
  286. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  287. {
  288. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  289. return sde_enc &&
  290. (sde_enc->disp_info.display_type ==
  291. SDE_CONNECTOR_PRIMARY);
  292. }
  293. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  294. {
  295. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  296. return sde_enc &&
  297. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  298. }
  299. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  300. {
  301. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  302. return sde_enc && sde_enc->cur_master &&
  303. sde_enc->cur_master->cont_splash_enabled;
  304. }
  305. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  306. enum sde_intr_idx intr_idx)
  307. {
  308. SDE_EVT32(DRMID(phys_enc->parent),
  309. phys_enc->intf_idx - INTF_0,
  310. phys_enc->hw_pp->idx - PINGPONG_0,
  311. intr_idx);
  312. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  313. if (phys_enc->parent_ops.handle_frame_done)
  314. phys_enc->parent_ops.handle_frame_done(
  315. phys_enc->parent, phys_enc,
  316. SDE_ENCODER_FRAME_EVENT_ERROR);
  317. }
  318. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  319. enum sde_intr_idx intr_idx,
  320. struct sde_encoder_wait_info *wait_info)
  321. {
  322. struct sde_encoder_irq *irq;
  323. u32 irq_status;
  324. int ret, i;
  325. if (!phys_enc || !wait_info || intr_idx >= INTR_IDX_MAX) {
  326. SDE_ERROR("invalid params\n");
  327. return -EINVAL;
  328. }
  329. irq = &phys_enc->irq[intr_idx];
  330. /* note: do master / slave checking outside */
  331. /* return EWOULDBLOCK since we know the wait isn't necessary */
  332. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  333. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  334. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  335. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  336. return -EWOULDBLOCK;
  337. }
  338. if (irq->irq_idx < 0) {
  339. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  340. irq->name, irq->hw_idx);
  341. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  342. irq->irq_idx);
  343. return 0;
  344. }
  345. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  346. atomic_read(wait_info->atomic_cnt));
  347. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  348. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  349. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  350. /*
  351. * Some module X may disable interrupt for longer duration
  352. * and it may trigger all interrupts including timer interrupt
  353. * when module X again enable the interrupt.
  354. * That may cause interrupt wait timeout API in this API.
  355. * It is handled by split the wait timer in two halves.
  356. */
  357. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  358. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  359. irq->hw_idx,
  360. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  361. wait_info);
  362. if (ret)
  363. break;
  364. }
  365. if (ret <= 0) {
  366. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  367. irq->irq_idx, true);
  368. if (irq_status) {
  369. unsigned long flags;
  370. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  371. irq->hw_idx, irq->irq_idx,
  372. phys_enc->hw_pp->idx - PINGPONG_0,
  373. atomic_read(wait_info->atomic_cnt));
  374. SDE_DEBUG_PHYS(phys_enc,
  375. "done but irq %d not triggered\n",
  376. irq->irq_idx);
  377. local_irq_save(flags);
  378. irq->cb.func(phys_enc, irq->irq_idx);
  379. local_irq_restore(flags);
  380. ret = 0;
  381. } else {
  382. ret = -ETIMEDOUT;
  383. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  384. irq->hw_idx, irq->irq_idx,
  385. phys_enc->hw_pp->idx - PINGPONG_0,
  386. atomic_read(wait_info->atomic_cnt), irq_status,
  387. SDE_EVTLOG_ERROR);
  388. }
  389. } else {
  390. ret = 0;
  391. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  392. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  393. atomic_read(wait_info->atomic_cnt));
  394. }
  395. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  396. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  397. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  398. return ret;
  399. }
  400. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  401. enum sde_intr_idx intr_idx)
  402. {
  403. struct sde_encoder_irq *irq;
  404. int ret = 0;
  405. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  406. SDE_ERROR("invalid params\n");
  407. return -EINVAL;
  408. }
  409. irq = &phys_enc->irq[intr_idx];
  410. if (irq->irq_idx >= 0) {
  411. SDE_DEBUG_PHYS(phys_enc,
  412. "skipping already registered irq %s type %d\n",
  413. irq->name, irq->intr_type);
  414. return 0;
  415. }
  416. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  417. irq->intr_type, irq->hw_idx);
  418. if (irq->irq_idx < 0) {
  419. SDE_ERROR_PHYS(phys_enc,
  420. "failed to lookup IRQ index for %s type:%d\n",
  421. irq->name, irq->intr_type);
  422. return -EINVAL;
  423. }
  424. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  425. &irq->cb);
  426. if (ret) {
  427. SDE_ERROR_PHYS(phys_enc,
  428. "failed to register IRQ callback for %s\n",
  429. irq->name);
  430. irq->irq_idx = -EINVAL;
  431. return ret;
  432. }
  433. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  434. if (ret) {
  435. SDE_ERROR_PHYS(phys_enc,
  436. "enable IRQ for intr:%s failed, irq_idx %d\n",
  437. irq->name, irq->irq_idx);
  438. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  439. irq->irq_idx, &irq->cb);
  440. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  441. irq->irq_idx, SDE_EVTLOG_ERROR);
  442. irq->irq_idx = -EINVAL;
  443. return ret;
  444. }
  445. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  446. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  447. irq->name, irq->irq_idx);
  448. return ret;
  449. }
  450. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  451. enum sde_intr_idx intr_idx)
  452. {
  453. struct sde_encoder_irq *irq;
  454. int ret;
  455. if (!phys_enc) {
  456. SDE_ERROR("invalid encoder\n");
  457. return -EINVAL;
  458. }
  459. irq = &phys_enc->irq[intr_idx];
  460. /* silently skip irqs that weren't registered */
  461. if (irq->irq_idx < 0) {
  462. SDE_ERROR(
  463. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  464. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  465. irq->irq_idx);
  466. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  467. irq->irq_idx, SDE_EVTLOG_ERROR);
  468. return 0;
  469. }
  470. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  471. if (ret)
  472. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  473. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  474. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  475. &irq->cb);
  476. if (ret)
  477. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  478. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  479. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  480. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  481. irq->irq_idx = -EINVAL;
  482. return 0;
  483. }
  484. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  485. struct sde_encoder_hw_resources *hw_res,
  486. struct drm_connector_state *conn_state)
  487. {
  488. struct sde_encoder_virt *sde_enc = NULL;
  489. int ret, i = 0;
  490. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  491. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  492. -EINVAL, !drm_enc, !hw_res, !conn_state,
  493. hw_res ? !hw_res->comp_info : 0);
  494. return;
  495. }
  496. sde_enc = to_sde_encoder_virt(drm_enc);
  497. SDE_DEBUG_ENC(sde_enc, "\n");
  498. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  499. hw_res->display_type = sde_enc->disp_info.display_type;
  500. /* Query resources used by phys encs, expected to be without overlap */
  501. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  502. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  503. if (phys && phys->ops.get_hw_resources)
  504. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  505. }
  506. /*
  507. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  508. * called from atomic_check phase. Use the below API to get mode
  509. * information of the temporary conn_state passed
  510. */
  511. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  512. if (ret)
  513. SDE_ERROR("failed to get topology ret %d\n", ret);
  514. ret = sde_connector_state_get_compression_info(conn_state,
  515. hw_res->comp_info);
  516. if (ret)
  517. SDE_ERROR("failed to get compression info ret %d\n", ret);
  518. }
  519. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  520. {
  521. struct sde_encoder_virt *sde_enc = NULL;
  522. int i = 0;
  523. unsigned int num_encs;
  524. if (!drm_enc) {
  525. SDE_ERROR("invalid encoder\n");
  526. return;
  527. }
  528. sde_enc = to_sde_encoder_virt(drm_enc);
  529. SDE_DEBUG_ENC(sde_enc, "\n");
  530. num_encs = sde_enc->num_phys_encs;
  531. mutex_lock(&sde_enc->enc_lock);
  532. sde_rsc_client_destroy(sde_enc->rsc_client);
  533. for (i = 0; i < num_encs; i++) {
  534. struct sde_encoder_phys *phys;
  535. phys = sde_enc->phys_vid_encs[i];
  536. if (phys && phys->ops.destroy) {
  537. phys->ops.destroy(phys);
  538. --sde_enc->num_phys_encs;
  539. sde_enc->phys_vid_encs[i] = NULL;
  540. }
  541. phys = sde_enc->phys_cmd_encs[i];
  542. if (phys && phys->ops.destroy) {
  543. phys->ops.destroy(phys);
  544. --sde_enc->num_phys_encs;
  545. sde_enc->phys_cmd_encs[i] = NULL;
  546. }
  547. phys = sde_enc->phys_encs[i];
  548. if (phys && phys->ops.destroy) {
  549. phys->ops.destroy(phys);
  550. --sde_enc->num_phys_encs;
  551. sde_enc->phys_encs[i] = NULL;
  552. }
  553. }
  554. if (sde_enc->num_phys_encs)
  555. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  556. sde_enc->num_phys_encs);
  557. sde_enc->num_phys_encs = 0;
  558. mutex_unlock(&sde_enc->enc_lock);
  559. drm_encoder_cleanup(drm_enc);
  560. mutex_destroy(&sde_enc->enc_lock);
  561. kfree(sde_enc->input_handler);
  562. sde_enc->input_handler = NULL;
  563. kfree(sde_enc);
  564. }
  565. void sde_encoder_helper_update_intf_cfg(
  566. struct sde_encoder_phys *phys_enc)
  567. {
  568. struct sde_encoder_virt *sde_enc;
  569. struct sde_hw_intf_cfg_v1 *intf_cfg;
  570. enum sde_3d_blend_mode mode_3d;
  571. if (!phys_enc || !phys_enc->hw_pp) {
  572. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  573. return;
  574. }
  575. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  576. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  577. SDE_DEBUG_ENC(sde_enc,
  578. "intf_cfg updated for %d at idx %d\n",
  579. phys_enc->intf_idx,
  580. intf_cfg->intf_count);
  581. /* setup interface configuration */
  582. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  583. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  584. return;
  585. }
  586. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  587. if (phys_enc == sde_enc->cur_master) {
  588. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  589. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  590. else
  591. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  592. }
  593. /* configure this interface as master for split display */
  594. if (phys_enc->split_role == ENC_ROLE_MASTER)
  595. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  596. /* setup which pp blk will connect to this intf */
  597. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  598. phys_enc->hw_intf->ops.bind_pingpong_blk(
  599. phys_enc->hw_intf,
  600. true,
  601. phys_enc->hw_pp->idx);
  602. /*setup merge_3d configuration */
  603. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  604. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  605. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  606. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  607. phys_enc->hw_pp->merge_3d->idx;
  608. if (phys_enc->hw_pp->ops.setup_3d_mode)
  609. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  610. mode_3d);
  611. }
  612. void sde_encoder_helper_split_config(
  613. struct sde_encoder_phys *phys_enc,
  614. enum sde_intf interface)
  615. {
  616. struct sde_encoder_virt *sde_enc;
  617. struct split_pipe_cfg *cfg;
  618. struct sde_hw_mdp *hw_mdptop;
  619. enum sde_rm_topology_name topology;
  620. struct msm_display_info *disp_info;
  621. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  622. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  623. return;
  624. }
  625. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  626. hw_mdptop = phys_enc->hw_mdptop;
  627. disp_info = &sde_enc->disp_info;
  628. cfg = &phys_enc->hw_intf->cfg;
  629. memset(cfg, 0, sizeof(*cfg));
  630. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  631. return;
  632. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  633. cfg->split_link_en = true;
  634. /**
  635. * disable split modes since encoder will be operating in as the only
  636. * encoder, either for the entire use case in the case of, for example,
  637. * single DSI, or for this frame in the case of left/right only partial
  638. * update.
  639. */
  640. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  641. if (hw_mdptop->ops.setup_split_pipe)
  642. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  643. if (hw_mdptop->ops.setup_pp_split)
  644. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  645. return;
  646. }
  647. cfg->en = true;
  648. cfg->mode = phys_enc->intf_mode;
  649. cfg->intf = interface;
  650. if (cfg->en && phys_enc->ops.needs_single_flush &&
  651. phys_enc->ops.needs_single_flush(phys_enc))
  652. cfg->split_flush_en = true;
  653. topology = sde_connector_get_topology_name(phys_enc->connector);
  654. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  655. cfg->pp_split_slave = cfg->intf;
  656. else
  657. cfg->pp_split_slave = INTF_MAX;
  658. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  659. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  660. if (hw_mdptop->ops.setup_split_pipe)
  661. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  662. } else if (sde_enc->hw_pp[0]) {
  663. /*
  664. * slave encoder
  665. * - determine split index from master index,
  666. * assume master is first pp
  667. */
  668. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  669. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  670. cfg->pp_split_index);
  671. if (hw_mdptop->ops.setup_pp_split)
  672. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  673. }
  674. }
  675. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  676. {
  677. struct sde_encoder_virt *sde_enc;
  678. int i = 0;
  679. if (!drm_enc)
  680. return false;
  681. sde_enc = to_sde_encoder_virt(drm_enc);
  682. if (!sde_enc)
  683. return false;
  684. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  685. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  686. if (phys && phys->in_clone_mode)
  687. return true;
  688. }
  689. return false;
  690. }
  691. bool sde_encoder_is_cwb_disabling(struct drm_encoder *drm_enc,
  692. struct drm_crtc *crtc)
  693. {
  694. struct sde_encoder_virt *sde_enc;
  695. int i;
  696. if (!drm_enc)
  697. return false;
  698. sde_enc = to_sde_encoder_virt(drm_enc);
  699. if (sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL)
  700. return false;
  701. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  702. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  703. if (sde_encoder_phys_is_cwb_disabling(phys, crtc))
  704. return true;
  705. }
  706. return false;
  707. }
  708. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  709. struct drm_crtc_state *crtc_state,
  710. struct drm_connector_state *conn_state)
  711. {
  712. const struct drm_display_mode *mode;
  713. struct drm_display_mode *adj_mode;
  714. int i = 0;
  715. int ret = 0;
  716. mode = &crtc_state->mode;
  717. adj_mode = &crtc_state->adjusted_mode;
  718. /* perform atomic check on the first physical encoder (master) */
  719. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  720. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  721. if (phys && phys->ops.atomic_check)
  722. ret = phys->ops.atomic_check(phys, crtc_state,
  723. conn_state);
  724. else if (phys && phys->ops.mode_fixup)
  725. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  726. ret = -EINVAL;
  727. if (ret) {
  728. SDE_ERROR_ENC(sde_enc,
  729. "mode unsupported, phys idx %d\n", i);
  730. break;
  731. }
  732. }
  733. return ret;
  734. }
  735. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  736. struct drm_crtc_state *crtc_state,
  737. struct drm_connector_state *conn_state,
  738. struct sde_connector_state *sde_conn_state,
  739. struct sde_crtc_state *sde_crtc_state)
  740. {
  741. int ret = 0;
  742. if (crtc_state->mode_changed || crtc_state->active_changed) {
  743. struct sde_rect mode_roi, roi;
  744. mode_roi.x = 0;
  745. mode_roi.y = 0;
  746. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  747. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  748. if (sde_conn_state->rois.num_rects) {
  749. sde_kms_rect_merge_rectangles(
  750. &sde_conn_state->rois, &roi);
  751. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  752. SDE_ERROR_ENC(sde_enc,
  753. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  754. roi.x, roi.y, roi.w, roi.h);
  755. ret = -EINVAL;
  756. }
  757. }
  758. if (sde_crtc_state->user_roi_list.num_rects) {
  759. sde_kms_rect_merge_rectangles(
  760. &sde_crtc_state->user_roi_list, &roi);
  761. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  762. SDE_ERROR_ENC(sde_enc,
  763. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  764. roi.x, roi.y, roi.w, roi.h);
  765. ret = -EINVAL;
  766. }
  767. }
  768. }
  769. return ret;
  770. }
  771. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  772. struct drm_crtc_state *crtc_state,
  773. struct drm_connector_state *conn_state,
  774. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  775. struct sde_connector *sde_conn,
  776. struct sde_connector_state *sde_conn_state)
  777. {
  778. int ret = 0;
  779. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  780. if (sde_conn && msm_atomic_needs_modeset(crtc_state)) {
  781. struct msm_display_topology *topology = NULL;
  782. ret = sde_connector_get_mode_info(&sde_conn->base,
  783. adj_mode, &sde_conn_state->mode_info);
  784. if (ret) {
  785. SDE_ERROR_ENC(sde_enc,
  786. "failed to get mode info, rc = %d\n", ret);
  787. return ret;
  788. }
  789. if (sde_conn_state->mode_info.comp_info.comp_type &&
  790. sde_conn_state->mode_info.comp_info.comp_ratio >=
  791. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  792. SDE_ERROR_ENC(sde_enc,
  793. "invalid compression ratio: %d\n",
  794. sde_conn_state->mode_info.comp_info.comp_ratio);
  795. ret = -EINVAL;
  796. return ret;
  797. }
  798. /* Reserve dynamic resources, indicating atomic_check phase */
  799. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  800. conn_state, true);
  801. if (ret) {
  802. SDE_ERROR_ENC(sde_enc,
  803. "RM failed to reserve resources, rc = %d\n",
  804. ret);
  805. return ret;
  806. }
  807. /**
  808. * Update connector state with the topology selected for the
  809. * resource set validated. Reset the topology if we are
  810. * de-activating crtc.
  811. */
  812. if (crtc_state->active)
  813. topology = &sde_conn_state->mode_info.topology;
  814. ret = sde_rm_update_topology(&sde_kms->rm,
  815. conn_state, topology);
  816. if (ret) {
  817. SDE_ERROR_ENC(sde_enc,
  818. "RM failed to update topology, rc: %d\n", ret);
  819. return ret;
  820. }
  821. ret = sde_connector_set_blob_data(conn_state->connector,
  822. conn_state,
  823. CONNECTOR_PROP_SDE_INFO);
  824. if (ret) {
  825. SDE_ERROR_ENC(sde_enc,
  826. "connector failed to update info, rc: %d\n",
  827. ret);
  828. return ret;
  829. }
  830. }
  831. return ret;
  832. }
  833. static int sde_encoder_virt_atomic_check(
  834. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  835. struct drm_connector_state *conn_state)
  836. {
  837. struct sde_encoder_virt *sde_enc;
  838. struct sde_kms *sde_kms;
  839. const struct drm_display_mode *mode;
  840. struct drm_display_mode *adj_mode;
  841. struct sde_connector *sde_conn = NULL;
  842. struct sde_connector_state *sde_conn_state = NULL;
  843. struct sde_crtc_state *sde_crtc_state = NULL;
  844. enum sde_rm_topology_name old_top;
  845. enum sde_rm_topology_name top_name;
  846. struct msm_display_info *disp_info;
  847. int ret = 0;
  848. bool qsync_dirty = false, has_modeset = false;
  849. if (!drm_enc || !crtc_state || !conn_state) {
  850. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  851. !drm_enc, !crtc_state, !conn_state);
  852. return -EINVAL;
  853. }
  854. sde_enc = to_sde_encoder_virt(drm_enc);
  855. disp_info = &sde_enc->disp_info;
  856. SDE_DEBUG_ENC(sde_enc, "\n");
  857. sde_kms = sde_encoder_get_kms(drm_enc);
  858. if (!sde_kms)
  859. return -EINVAL;
  860. mode = &crtc_state->mode;
  861. adj_mode = &crtc_state->adjusted_mode;
  862. sde_conn = to_sde_connector(conn_state->connector);
  863. sde_conn_state = to_sde_connector_state(conn_state);
  864. sde_crtc_state = to_sde_crtc_state(crtc_state);
  865. ret = sde_connector_set_msm_mode(conn_state, adj_mode);
  866. if (ret)
  867. return ret;
  868. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  869. crtc_state->active_changed, crtc_state->connectors_changed);
  870. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  871. conn_state);
  872. if (ret)
  873. return ret;
  874. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  875. conn_state, sde_conn_state, sde_crtc_state);
  876. if (ret)
  877. return ret;
  878. /**
  879. * record topology in previous atomic state to be able to handle
  880. * topology transitions correctly.
  881. */
  882. old_top = sde_connector_get_property(conn_state,
  883. CONNECTOR_PROP_TOPOLOGY_NAME);
  884. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  885. if (ret)
  886. return ret;
  887. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  888. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  889. if (ret)
  890. return ret;
  891. top_name = sde_connector_get_property(conn_state,
  892. CONNECTOR_PROP_TOPOLOGY_NAME);
  893. if ((disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK) && crtc_state->active) {
  894. if ((top_name != SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) &&
  895. (top_name != SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)) {
  896. SDE_ERROR_ENC(sde_enc, "Splitlink check failed, top_name:%d",
  897. top_name);
  898. return -EINVAL;
  899. }
  900. }
  901. ret = sde_connector_roi_v1_check_roi(conn_state);
  902. if (ret) {
  903. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  904. ret);
  905. return ret;
  906. }
  907. drm_mode_set_crtcinfo(adj_mode, 0);
  908. has_modeset = sde_crtc_atomic_check_has_modeset(conn_state->state,
  909. conn_state->crtc);
  910. qsync_dirty = msm_property_is_dirty(&sde_conn->property_info,
  911. &sde_conn_state->property_state,
  912. CONNECTOR_PROP_QSYNC_MODE);
  913. if (has_modeset && qsync_dirty &&
  914. (msm_is_mode_seamless_poms(&sde_conn_state->msm_mode) ||
  915. msm_is_mode_seamless_dms(&sde_conn_state->msm_mode) ||
  916. msm_is_mode_seamless_dyn_clk(&sde_conn_state->msm_mode))) {
  917. SDE_ERROR("invalid qsync update during modeset priv flag:%x\n",
  918. sde_conn_state->msm_mode.private_flags);
  919. return -EINVAL;
  920. }
  921. SDE_EVT32(DRMID(drm_enc), adj_mode->flags,
  922. sde_conn_state->msm_mode.private_flags,
  923. old_top, drm_mode_vrefresh(adj_mode), adj_mode->hdisplay,
  924. adj_mode->vdisplay, adj_mode->htotal, adj_mode->vtotal);
  925. return ret;
  926. }
  927. static void _sde_encoder_get_connector_roi(
  928. struct sde_encoder_virt *sde_enc,
  929. struct sde_rect *merged_conn_roi)
  930. {
  931. struct drm_connector *drm_conn;
  932. struct sde_connector_state *c_state;
  933. if (!sde_enc || !merged_conn_roi)
  934. return;
  935. drm_conn = sde_enc->phys_encs[0]->connector;
  936. if (!drm_conn || !drm_conn->state)
  937. return;
  938. c_state = to_sde_connector_state(drm_conn->state);
  939. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  940. }
  941. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  942. {
  943. struct sde_encoder_virt *sde_enc;
  944. struct drm_connector *drm_conn;
  945. struct drm_display_mode *adj_mode;
  946. struct sde_rect roi;
  947. if (!drm_enc) {
  948. SDE_ERROR("invalid encoder parameter\n");
  949. return -EINVAL;
  950. }
  951. sde_enc = to_sde_encoder_virt(drm_enc);
  952. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  953. SDE_ERROR("invalid crtc parameter\n");
  954. return -EINVAL;
  955. }
  956. if (!sde_enc->cur_master) {
  957. SDE_ERROR("invalid cur_master parameter\n");
  958. return -EINVAL;
  959. }
  960. adj_mode = &sde_enc->cur_master->cached_mode;
  961. drm_conn = sde_enc->cur_master->connector;
  962. _sde_encoder_get_connector_roi(sde_enc, &roi);
  963. if (sde_kms_rect_is_null(&roi)) {
  964. roi.w = adj_mode->hdisplay;
  965. roi.h = adj_mode->vdisplay;
  966. }
  967. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  968. sizeof(sde_enc->prv_conn_roi));
  969. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  970. return 0;
  971. }
  972. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc, u32 vsync_source)
  973. {
  974. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  975. struct sde_kms *sde_kms;
  976. struct sde_hw_mdp *hw_mdptop;
  977. struct sde_encoder_virt *sde_enc;
  978. int i;
  979. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  980. if (!sde_enc) {
  981. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  982. return;
  983. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  984. SDE_ERROR("invalid num phys enc %d/%d\n",
  985. sde_enc->num_phys_encs,
  986. (int) ARRAY_SIZE(sde_enc->hw_pp));
  987. return;
  988. }
  989. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  990. if (!sde_kms) {
  991. SDE_ERROR("invalid sde_kms\n");
  992. return;
  993. }
  994. hw_mdptop = sde_kms->hw_mdp;
  995. if (!hw_mdptop) {
  996. SDE_ERROR("invalid mdptop\n");
  997. return;
  998. }
  999. if (hw_mdptop->ops.setup_vsync_source) {
  1000. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1001. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1002. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1003. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1004. vsync_cfg.vsync_source = vsync_source;
  1005. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1006. }
  1007. }
  1008. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1009. struct msm_display_info *disp_info)
  1010. {
  1011. struct sde_encoder_phys *phys;
  1012. int i;
  1013. u32 vsync_source;
  1014. if (!sde_enc || !disp_info) {
  1015. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1016. sde_enc != NULL, disp_info != NULL);
  1017. return;
  1018. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1019. SDE_ERROR("invalid num phys enc %d/%d\n",
  1020. sde_enc->num_phys_encs,
  1021. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1022. return;
  1023. }
  1024. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1025. if (disp_info->is_te_using_watchdog_timer)
  1026. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 + sde_enc->te_source;
  1027. else
  1028. vsync_source = sde_enc->te_source;
  1029. SDE_EVT32(DRMID(&sde_enc->base), vsync_source,
  1030. disp_info->is_te_using_watchdog_timer);
  1031. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1032. phys = sde_enc->phys_encs[i];
  1033. if (phys && phys->ops.setup_vsync_source)
  1034. phys->ops.setup_vsync_source(phys, vsync_source);
  1035. }
  1036. }
  1037. }
  1038. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  1039. bool watchdog_te)
  1040. {
  1041. struct sde_encoder_virt *sde_enc;
  1042. struct msm_display_info disp_info;
  1043. if (!drm_enc) {
  1044. pr_err("invalid drm encoder\n");
  1045. return -EINVAL;
  1046. }
  1047. sde_enc = to_sde_encoder_virt(drm_enc);
  1048. sde_encoder_control_te(drm_enc, false);
  1049. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1050. disp_info.is_te_using_watchdog_timer = watchdog_te;
  1051. _sde_encoder_update_vsync_source(sde_enc, &disp_info);
  1052. sde_encoder_control_te(drm_enc, true);
  1053. return 0;
  1054. }
  1055. static int _sde_encoder_rsc_client_update_vsync_wait(
  1056. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1057. int wait_vblank_crtc_id)
  1058. {
  1059. int wait_refcount = 0, ret = 0;
  1060. int pipe = -1;
  1061. int wait_count = 0;
  1062. struct drm_crtc *primary_crtc;
  1063. struct drm_crtc *crtc;
  1064. crtc = sde_enc->crtc;
  1065. if (wait_vblank_crtc_id)
  1066. wait_refcount =
  1067. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1068. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1069. SDE_EVTLOG_FUNC_ENTRY);
  1070. if (crtc->base.id != wait_vblank_crtc_id) {
  1071. primary_crtc = drm_crtc_find(drm_enc->dev,
  1072. NULL, wait_vblank_crtc_id);
  1073. if (!primary_crtc) {
  1074. SDE_ERROR_ENC(sde_enc,
  1075. "failed to find primary crtc id %d\n",
  1076. wait_vblank_crtc_id);
  1077. return -EINVAL;
  1078. }
  1079. pipe = drm_crtc_index(primary_crtc);
  1080. }
  1081. /**
  1082. * note: VBLANK is expected to be enabled at this point in
  1083. * resource control state machine if on primary CRTC
  1084. */
  1085. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1086. if (sde_rsc_client_is_state_update_complete(
  1087. sde_enc->rsc_client))
  1088. break;
  1089. if (crtc->base.id == wait_vblank_crtc_id)
  1090. ret = sde_encoder_wait_for_event(drm_enc,
  1091. MSM_ENC_VBLANK);
  1092. else
  1093. drm_wait_one_vblank(drm_enc->dev, pipe);
  1094. if (ret) {
  1095. SDE_ERROR_ENC(sde_enc,
  1096. "wait for vblank failed ret:%d\n", ret);
  1097. /**
  1098. * rsc hardware may hang without vsync. avoid rsc hang
  1099. * by generating the vsync from watchdog timer.
  1100. */
  1101. if (crtc->base.id == wait_vblank_crtc_id)
  1102. sde_encoder_helper_switch_vsync(drm_enc, true);
  1103. }
  1104. }
  1105. if (wait_count >= MAX_RSC_WAIT)
  1106. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1107. SDE_EVTLOG_ERROR);
  1108. if (wait_refcount)
  1109. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1110. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1111. SDE_EVTLOG_FUNC_EXIT);
  1112. return ret;
  1113. }
  1114. static int _sde_encoder_update_rsc_client(
  1115. struct drm_encoder *drm_enc, bool enable)
  1116. {
  1117. struct sde_encoder_virt *sde_enc;
  1118. struct drm_crtc *crtc;
  1119. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1120. struct sde_rsc_cmd_config *rsc_config;
  1121. int ret;
  1122. struct msm_display_info *disp_info;
  1123. struct msm_mode_info *mode_info;
  1124. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1125. u32 qsync_mode = 0, v_front_porch;
  1126. struct drm_display_mode *mode;
  1127. bool is_vid_mode;
  1128. struct drm_encoder *enc;
  1129. if (!drm_enc || !drm_enc->dev) {
  1130. SDE_ERROR("invalid encoder arguments\n");
  1131. return -EINVAL;
  1132. }
  1133. sde_enc = to_sde_encoder_virt(drm_enc);
  1134. mode_info = &sde_enc->mode_info;
  1135. crtc = sde_enc->crtc;
  1136. if (!sde_enc->crtc) {
  1137. SDE_ERROR("invalid crtc parameter\n");
  1138. return -EINVAL;
  1139. }
  1140. disp_info = &sde_enc->disp_info;
  1141. rsc_config = &sde_enc->rsc_config;
  1142. if (!sde_enc->rsc_client) {
  1143. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1144. return 0;
  1145. }
  1146. /**
  1147. * only primary command mode panel without Qsync can request CMD state.
  1148. * all other panels/displays can request for VID state including
  1149. * secondary command mode panel.
  1150. * Clone mode encoder can request CLK STATE only.
  1151. */
  1152. if (sde_enc->cur_master)
  1153. qsync_mode = sde_connector_get_qsync_mode(
  1154. sde_enc->cur_master->connector);
  1155. /* left primary encoder keep vote */
  1156. if (sde_encoder_in_clone_mode(drm_enc)) {
  1157. SDE_EVT32(rsc_state, SDE_EVTLOG_FUNC_CASE1);
  1158. return 0;
  1159. }
  1160. if ((disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1161. (disp_info->display_type && qsync_mode))
  1162. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1163. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1164. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1165. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1166. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1167. drm_for_each_encoder(enc, drm_enc->dev) {
  1168. if (enc->base.id != drm_enc->base.id &&
  1169. sde_encoder_in_cont_splash(enc))
  1170. rsc_state = SDE_RSC_CLK_STATE;
  1171. }
  1172. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1173. MSM_DISPLAY_VIDEO_MODE);
  1174. mode = &sde_enc->crtc->state->mode;
  1175. v_front_porch = mode->vsync_start - mode->vdisplay;
  1176. /* compare specific items and reconfigure the rsc */
  1177. if ((rsc_config->fps != mode_info->frame_rate) ||
  1178. (rsc_config->vtotal != mode_info->vtotal) ||
  1179. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1180. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1181. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1182. rsc_config->fps = mode_info->frame_rate;
  1183. rsc_config->vtotal = mode_info->vtotal;
  1184. /*
  1185. * for video mode, prefill lines should not go beyond vertical
  1186. * front porch for RSCC configuration. This will ensure bw
  1187. * downvotes are not sent within the active region. Additional
  1188. * -1 is to give one line time for rscc mode min_threshold.
  1189. */
  1190. if (is_vid_mode && (mode_info->prefill_lines >= v_front_porch))
  1191. rsc_config->prefill_lines = v_front_porch - 1;
  1192. else
  1193. rsc_config->prefill_lines = mode_info->prefill_lines;
  1194. rsc_config->jitter_numer = mode_info->jitter_numer;
  1195. rsc_config->jitter_denom = mode_info->jitter_denom;
  1196. sde_enc->rsc_state_init = false;
  1197. }
  1198. SDE_EVT32(DRMID(drm_enc), rsc_state, qsync_mode,
  1199. rsc_config->fps, sde_enc->rsc_state_init);
  1200. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1201. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1202. /* update it only once */
  1203. sde_enc->rsc_state_init = true;
  1204. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1205. rsc_state, rsc_config, crtc->base.id,
  1206. &wait_vblank_crtc_id);
  1207. } else {
  1208. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1209. rsc_state, NULL, crtc->base.id,
  1210. &wait_vblank_crtc_id);
  1211. }
  1212. /**
  1213. * if RSC performed a state change that requires a VBLANK wait, it will
  1214. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1215. *
  1216. * if we are the primary display, we will need to enable and wait
  1217. * locally since we hold the commit thread
  1218. *
  1219. * if we are an external display, we must send a signal to the primary
  1220. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1221. * by the primary panel's VBLANK signals
  1222. */
  1223. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1224. if (ret) {
  1225. SDE_ERROR_ENC(sde_enc,
  1226. "sde rsc client update failed ret:%d\n", ret);
  1227. return ret;
  1228. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1229. return ret;
  1230. }
  1231. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1232. sde_enc, wait_vblank_crtc_id);
  1233. return ret;
  1234. }
  1235. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1236. {
  1237. struct sde_encoder_virt *sde_enc;
  1238. int i;
  1239. if (!drm_enc) {
  1240. SDE_ERROR("invalid encoder\n");
  1241. return;
  1242. }
  1243. sde_enc = to_sde_encoder_virt(drm_enc);
  1244. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1245. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1246. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1247. if (phys && phys->ops.irq_control)
  1248. phys->ops.irq_control(phys, enable);
  1249. }
  1250. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1251. }
  1252. /* keep track of the userspace vblank during modeset */
  1253. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1254. u32 sw_event)
  1255. {
  1256. struct sde_encoder_virt *sde_enc;
  1257. bool enable;
  1258. int i;
  1259. if (!drm_enc) {
  1260. SDE_ERROR("invalid encoder\n");
  1261. return;
  1262. }
  1263. sde_enc = to_sde_encoder_virt(drm_enc);
  1264. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1265. sw_event, sde_enc->vblank_enabled);
  1266. /* nothing to do if vblank not enabled by userspace */
  1267. if (!sde_enc->vblank_enabled)
  1268. return;
  1269. /* disable vblank on pre_modeset */
  1270. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1271. enable = false;
  1272. /* enable vblank on post_modeset */
  1273. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1274. enable = true;
  1275. else
  1276. return;
  1277. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1278. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1279. if (phys && phys->ops.control_vblank_irq)
  1280. phys->ops.control_vblank_irq(phys, enable);
  1281. }
  1282. }
  1283. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1284. {
  1285. struct sde_encoder_virt *sde_enc;
  1286. if (!drm_enc)
  1287. return NULL;
  1288. sde_enc = to_sde_encoder_virt(drm_enc);
  1289. return sde_enc->rsc_client;
  1290. }
  1291. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1292. bool enable)
  1293. {
  1294. struct sde_kms *sde_kms;
  1295. struct sde_encoder_virt *sde_enc;
  1296. int rc;
  1297. sde_enc = to_sde_encoder_virt(drm_enc);
  1298. sde_kms = sde_encoder_get_kms(drm_enc);
  1299. if (!sde_kms)
  1300. return -EINVAL;
  1301. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1302. SDE_EVT32(DRMID(drm_enc), enable);
  1303. if (!sde_enc->cur_master) {
  1304. SDE_ERROR("encoder master not set\n");
  1305. return -EINVAL;
  1306. }
  1307. if (enable) {
  1308. /* enable SDE core clks */
  1309. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1310. if (rc < 0) {
  1311. SDE_ERROR("failed to enable power resource %d\n", rc);
  1312. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1313. return rc;
  1314. }
  1315. sde_enc->elevated_ahb_vote = true;
  1316. /* enable DSI clks */
  1317. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1318. true);
  1319. if (rc) {
  1320. SDE_ERROR("failed to enable clk control %d\n", rc);
  1321. pm_runtime_put_sync(drm_enc->dev->dev);
  1322. return rc;
  1323. }
  1324. /* enable all the irq */
  1325. sde_encoder_irq_control(drm_enc, true);
  1326. _sde_encoder_pm_qos_add_request(drm_enc);
  1327. } else {
  1328. _sde_encoder_pm_qos_remove_request(drm_enc);
  1329. /* disable all the irq */
  1330. sde_encoder_irq_control(drm_enc, false);
  1331. /* disable DSI clks */
  1332. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1333. /* disable SDE core clks */
  1334. pm_runtime_put_sync(drm_enc->dev->dev);
  1335. }
  1336. return 0;
  1337. }
  1338. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1339. bool enable, u32 frame_count)
  1340. {
  1341. struct sde_encoder_virt *sde_enc;
  1342. int i;
  1343. if (!drm_enc) {
  1344. SDE_ERROR("invalid encoder\n");
  1345. return;
  1346. }
  1347. sde_enc = to_sde_encoder_virt(drm_enc);
  1348. if (!sde_enc->misr_reconfigure)
  1349. return;
  1350. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1351. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1352. if (!phys || !phys->ops.setup_misr)
  1353. continue;
  1354. phys->ops.setup_misr(phys, enable, frame_count);
  1355. }
  1356. sde_enc->misr_reconfigure = false;
  1357. }
  1358. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1359. unsigned int type, unsigned int code, int value)
  1360. {
  1361. struct drm_encoder *drm_enc = NULL;
  1362. struct sde_encoder_virt *sde_enc = NULL;
  1363. struct msm_drm_thread *disp_thread = NULL;
  1364. struct msm_drm_private *priv = NULL;
  1365. if (!handle || !handle->handler || !handle->handler->private) {
  1366. SDE_ERROR("invalid encoder for the input event\n");
  1367. return;
  1368. }
  1369. drm_enc = (struct drm_encoder *)handle->handler->private;
  1370. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1371. SDE_ERROR("invalid parameters\n");
  1372. return;
  1373. }
  1374. priv = drm_enc->dev->dev_private;
  1375. sde_enc = to_sde_encoder_virt(drm_enc);
  1376. if (!sde_enc->crtc || (sde_enc->crtc->index
  1377. >= ARRAY_SIZE(priv->disp_thread))) {
  1378. SDE_DEBUG_ENC(sde_enc,
  1379. "invalid cached CRTC: %d or crtc index: %d\n",
  1380. sde_enc->crtc == NULL,
  1381. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1382. return;
  1383. }
  1384. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1385. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1386. kthread_queue_work(&disp_thread->worker,
  1387. &sde_enc->input_event_work);
  1388. }
  1389. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1390. {
  1391. struct sde_encoder_virt *sde_enc;
  1392. if (!drm_enc) {
  1393. SDE_ERROR("invalid encoder\n");
  1394. return;
  1395. }
  1396. sde_enc = to_sde_encoder_virt(drm_enc);
  1397. /* return early if there is no state change */
  1398. if (sde_enc->idle_pc_enabled == enable)
  1399. return;
  1400. sde_enc->idle_pc_enabled = enable;
  1401. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1402. SDE_EVT32(sde_enc->idle_pc_enabled);
  1403. }
  1404. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1405. u32 sw_event)
  1406. {
  1407. struct drm_encoder *drm_enc = &sde_enc->base;
  1408. struct msm_drm_private *priv;
  1409. unsigned int lp, idle_pc_duration;
  1410. struct msm_drm_thread *disp_thread;
  1411. /* set idle timeout based on master connector's lp value */
  1412. if (sde_enc->cur_master)
  1413. lp = sde_connector_get_lp(
  1414. sde_enc->cur_master->connector);
  1415. else
  1416. lp = SDE_MODE_DPMS_ON;
  1417. if (lp == SDE_MODE_DPMS_LP2)
  1418. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1419. else
  1420. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1421. priv = drm_enc->dev->dev_private;
  1422. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1423. kthread_mod_delayed_work(
  1424. &disp_thread->worker,
  1425. &sde_enc->delayed_off_work,
  1426. msecs_to_jiffies(idle_pc_duration));
  1427. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1428. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1429. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1430. sw_event);
  1431. }
  1432. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1433. u32 sw_event)
  1434. {
  1435. if (kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work))
  1436. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1437. sw_event);
  1438. }
  1439. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1440. u32 sw_event)
  1441. {
  1442. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1443. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1444. else
  1445. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1446. }
  1447. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1448. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1449. {
  1450. int ret = 0;
  1451. mutex_lock(&sde_enc->rc_lock);
  1452. /* return if the resource control is already in ON state */
  1453. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1454. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1455. sw_event);
  1456. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1457. SDE_EVTLOG_FUNC_CASE1);
  1458. goto end;
  1459. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1460. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1461. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1462. sw_event, sde_enc->rc_state);
  1463. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1464. SDE_EVTLOG_ERROR);
  1465. goto end;
  1466. }
  1467. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1468. sde_encoder_irq_control(drm_enc, true);
  1469. } else {
  1470. /* enable all the clks and resources */
  1471. ret = _sde_encoder_resource_control_helper(drm_enc,
  1472. true);
  1473. if (ret) {
  1474. SDE_ERROR_ENC(sde_enc,
  1475. "sw_event:%d, rc in state %d\n",
  1476. sw_event, sde_enc->rc_state);
  1477. SDE_EVT32(DRMID(drm_enc), sw_event,
  1478. sde_enc->rc_state,
  1479. SDE_EVTLOG_ERROR);
  1480. goto end;
  1481. }
  1482. _sde_encoder_update_rsc_client(drm_enc, true);
  1483. }
  1484. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1485. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1486. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1487. end:
  1488. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1489. mutex_unlock(&sde_enc->rc_lock);
  1490. return ret;
  1491. }
  1492. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1493. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1494. {
  1495. /* cancel delayed off work, if any */
  1496. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1497. mutex_lock(&sde_enc->rc_lock);
  1498. if (is_vid_mode &&
  1499. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1500. sde_encoder_irq_control(drm_enc, true);
  1501. }
  1502. /* skip if is already OFF or IDLE, resources are off already */
  1503. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1504. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1505. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1506. sw_event, sde_enc->rc_state);
  1507. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1508. SDE_EVTLOG_FUNC_CASE3);
  1509. goto end;
  1510. }
  1511. /**
  1512. * IRQs are still enabled currently, which allows wait for
  1513. * VBLANK which RSC may require to correctly transition to OFF
  1514. */
  1515. _sde_encoder_update_rsc_client(drm_enc, false);
  1516. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1517. SDE_ENC_RC_STATE_PRE_OFF,
  1518. SDE_EVTLOG_FUNC_CASE3);
  1519. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1520. end:
  1521. mutex_unlock(&sde_enc->rc_lock);
  1522. return 0;
  1523. }
  1524. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1525. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1526. {
  1527. int ret = 0;
  1528. mutex_lock(&sde_enc->rc_lock);
  1529. /* return if the resource control is already in OFF state */
  1530. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1531. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1532. sw_event);
  1533. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1534. SDE_EVTLOG_FUNC_CASE4);
  1535. goto end;
  1536. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1537. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1538. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1539. sw_event, sde_enc->rc_state);
  1540. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1541. SDE_EVTLOG_ERROR);
  1542. ret = -EINVAL;
  1543. goto end;
  1544. }
  1545. /**
  1546. * expect to arrive here only if in either idle state or pre-off
  1547. * and in IDLE state the resources are already disabled
  1548. */
  1549. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1550. _sde_encoder_resource_control_helper(drm_enc, false);
  1551. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1552. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1553. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1554. end:
  1555. mutex_unlock(&sde_enc->rc_lock);
  1556. return ret;
  1557. }
  1558. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1559. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1560. {
  1561. int ret = 0;
  1562. /* cancel delayed off work, if any */
  1563. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1564. mutex_lock(&sde_enc->rc_lock);
  1565. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1566. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1567. sw_event);
  1568. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1569. SDE_EVTLOG_FUNC_CASE5);
  1570. goto end;
  1571. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1572. /* enable all the clks and resources */
  1573. ret = _sde_encoder_resource_control_helper(drm_enc,
  1574. true);
  1575. if (ret) {
  1576. SDE_ERROR_ENC(sde_enc,
  1577. "sw_event:%d, rc in state %d\n",
  1578. sw_event, sde_enc->rc_state);
  1579. SDE_EVT32(DRMID(drm_enc), sw_event,
  1580. sde_enc->rc_state,
  1581. SDE_EVTLOG_ERROR);
  1582. goto end;
  1583. }
  1584. _sde_encoder_update_rsc_client(drm_enc, true);
  1585. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1586. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1587. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1588. }
  1589. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  1590. if (ret && ret != -EWOULDBLOCK) {
  1591. SDE_ERROR_ENC(sde_enc,
  1592. "wait for commit done returned %d\n",
  1593. ret);
  1594. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1595. ret, SDE_EVTLOG_ERROR);
  1596. ret = -EINVAL;
  1597. goto end;
  1598. }
  1599. sde_encoder_irq_control(drm_enc, false);
  1600. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1601. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1602. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1603. _sde_encoder_pm_qos_remove_request(drm_enc);
  1604. end:
  1605. mutex_unlock(&sde_enc->rc_lock);
  1606. return ret;
  1607. }
  1608. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1609. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1610. {
  1611. int ret = 0;
  1612. mutex_lock(&sde_enc->rc_lock);
  1613. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1614. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1615. sw_event);
  1616. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1617. SDE_EVTLOG_FUNC_CASE5);
  1618. goto end;
  1619. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1620. SDE_ERROR_ENC(sde_enc,
  1621. "sw_event:%d, rc:%d !MODESET state\n",
  1622. sw_event, sde_enc->rc_state);
  1623. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1624. SDE_EVTLOG_ERROR);
  1625. ret = -EINVAL;
  1626. goto end;
  1627. }
  1628. sde_encoder_irq_control(drm_enc, true);
  1629. _sde_encoder_update_rsc_client(drm_enc, true);
  1630. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1631. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1632. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1633. _sde_encoder_pm_qos_add_request(drm_enc);
  1634. end:
  1635. mutex_unlock(&sde_enc->rc_lock);
  1636. return ret;
  1637. }
  1638. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1639. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1640. {
  1641. struct msm_drm_private *priv;
  1642. struct sde_kms *sde_kms;
  1643. struct drm_crtc *crtc = drm_enc->crtc;
  1644. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1645. priv = drm_enc->dev->dev_private;
  1646. sde_kms = to_sde_kms(priv->kms);
  1647. mutex_lock(&sde_enc->rc_lock);
  1648. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1649. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1650. sw_event, sde_enc->rc_state);
  1651. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1652. SDE_EVTLOG_ERROR);
  1653. goto end;
  1654. } else if (sde_crtc_frame_pending(sde_enc->crtc)) {
  1655. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1656. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1657. sde_crtc_frame_pending(sde_enc->crtc),
  1658. SDE_EVTLOG_ERROR);
  1659. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1660. goto end;
  1661. }
  1662. if (is_vid_mode) {
  1663. sde_encoder_irq_control(drm_enc, false);
  1664. } else {
  1665. /* disable all the clks and resources */
  1666. _sde_encoder_update_rsc_client(drm_enc, false);
  1667. _sde_encoder_resource_control_helper(drm_enc, false);
  1668. if (!sde_kms->perf.bw_vote_mode)
  1669. memset(&sde_crtc->cur_perf, 0,
  1670. sizeof(struct sde_core_perf_params));
  1671. }
  1672. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1673. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1674. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1675. end:
  1676. mutex_unlock(&sde_enc->rc_lock);
  1677. return 0;
  1678. }
  1679. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1680. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1681. struct msm_drm_private *priv, bool is_vid_mode)
  1682. {
  1683. bool autorefresh_enabled = false;
  1684. struct msm_drm_thread *disp_thread;
  1685. int ret = 0;
  1686. if (!sde_enc->crtc ||
  1687. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1688. SDE_DEBUG_ENC(sde_enc,
  1689. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1690. sde_enc->crtc == NULL,
  1691. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1692. sw_event);
  1693. return -EINVAL;
  1694. }
  1695. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1696. mutex_lock(&sde_enc->rc_lock);
  1697. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1698. if (sde_enc->cur_master &&
  1699. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1700. autorefresh_enabled =
  1701. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1702. sde_enc->cur_master);
  1703. if (autorefresh_enabled) {
  1704. SDE_DEBUG_ENC(sde_enc,
  1705. "not handling early wakeup since auto refresh is enabled\n");
  1706. goto end;
  1707. }
  1708. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1709. kthread_mod_delayed_work(&disp_thread->worker,
  1710. &sde_enc->delayed_off_work,
  1711. msecs_to_jiffies(
  1712. IDLE_POWERCOLLAPSE_DURATION));
  1713. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1714. /* enable all the clks and resources */
  1715. ret = _sde_encoder_resource_control_helper(drm_enc,
  1716. true);
  1717. if (ret) {
  1718. SDE_ERROR_ENC(sde_enc,
  1719. "sw_event:%d, rc in state %d\n",
  1720. sw_event, sde_enc->rc_state);
  1721. SDE_EVT32(DRMID(drm_enc), sw_event,
  1722. sde_enc->rc_state,
  1723. SDE_EVTLOG_ERROR);
  1724. goto end;
  1725. }
  1726. _sde_encoder_update_rsc_client(drm_enc, true);
  1727. /*
  1728. * In some cases, commit comes with slight delay
  1729. * (> 80 ms)after early wake up, prevent clock switch
  1730. * off to avoid jank in next update. So, increase the
  1731. * command mode idle timeout sufficiently to prevent
  1732. * such case.
  1733. */
  1734. kthread_mod_delayed_work(&disp_thread->worker,
  1735. &sde_enc->delayed_off_work,
  1736. msecs_to_jiffies(
  1737. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1738. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1739. }
  1740. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1741. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1742. end:
  1743. mutex_unlock(&sde_enc->rc_lock);
  1744. return ret;
  1745. }
  1746. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1747. u32 sw_event)
  1748. {
  1749. struct sde_encoder_virt *sde_enc;
  1750. struct msm_drm_private *priv;
  1751. int ret = 0;
  1752. bool is_vid_mode = false;
  1753. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1754. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1755. sw_event);
  1756. return -EINVAL;
  1757. }
  1758. sde_enc = to_sde_encoder_virt(drm_enc);
  1759. priv = drm_enc->dev->dev_private;
  1760. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1761. is_vid_mode = true;
  1762. /*
  1763. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1764. * events and return early for other events (ie wb display).
  1765. */
  1766. if (!sde_enc->idle_pc_enabled &&
  1767. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1768. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1769. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1770. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1771. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1772. return 0;
  1773. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1774. sw_event, sde_enc->idle_pc_enabled);
  1775. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1776. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1777. switch (sw_event) {
  1778. case SDE_ENC_RC_EVENT_KICKOFF:
  1779. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1780. is_vid_mode);
  1781. break;
  1782. case SDE_ENC_RC_EVENT_PRE_STOP:
  1783. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1784. is_vid_mode);
  1785. break;
  1786. case SDE_ENC_RC_EVENT_STOP:
  1787. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1788. break;
  1789. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1790. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1791. break;
  1792. case SDE_ENC_RC_EVENT_POST_MODESET:
  1793. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1794. break;
  1795. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1796. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1797. is_vid_mode);
  1798. break;
  1799. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1800. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1801. priv, is_vid_mode);
  1802. break;
  1803. default:
  1804. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1805. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1806. break;
  1807. }
  1808. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1809. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  1810. return ret;
  1811. }
  1812. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  1813. enum sde_intf_mode intf_mode, struct msm_display_mode *adj_mode)
  1814. {
  1815. int i = 0;
  1816. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1817. bool poms_to_vid = msm_is_mode_seamless_poms_to_vid(adj_mode);
  1818. bool poms_to_cmd = msm_is_mode_seamless_poms_to_cmd(adj_mode);
  1819. if (poms_to_vid)
  1820. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  1821. else if (poms_to_cmd)
  1822. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  1823. _sde_encoder_update_rsc_client(drm_enc, true);
  1824. if (intf_mode == INTF_MODE_CMD && poms_to_vid) {
  1825. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1826. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  1827. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  1828. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  1829. SDE_EVTLOG_FUNC_CASE1);
  1830. } else if (intf_mode == INTF_MODE_VIDEO && poms_to_cmd) {
  1831. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1832. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  1833. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  1834. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  1835. SDE_EVTLOG_FUNC_CASE2);
  1836. }
  1837. }
  1838. struct drm_connector *sde_encoder_get_connector(
  1839. struct drm_device *dev, struct drm_encoder *drm_enc)
  1840. {
  1841. struct drm_connector_list_iter conn_iter;
  1842. struct drm_connector *conn = NULL, *conn_search;
  1843. drm_connector_list_iter_begin(dev, &conn_iter);
  1844. drm_for_each_connector_iter(conn_search, &conn_iter) {
  1845. if (conn_search->encoder == drm_enc) {
  1846. conn = conn_search;
  1847. break;
  1848. }
  1849. }
  1850. drm_connector_list_iter_end(&conn_iter);
  1851. return conn;
  1852. }
  1853. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  1854. {
  1855. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1856. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  1857. struct sde_rm_hw_iter pp_iter, qdss_iter;
  1858. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  1859. struct sde_rm_hw_request request_hw;
  1860. int i, j;
  1861. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  1862. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1863. sde_enc->hw_pp[i] = NULL;
  1864. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  1865. break;
  1866. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  1867. }
  1868. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1869. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1870. if (phys) {
  1871. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  1872. SDE_HW_BLK_QDSS);
  1873. for (j = 0; j < QDSS_MAX; j++) {
  1874. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  1875. phys->hw_qdss =
  1876. (struct sde_hw_qdss *)qdss_iter.hw;
  1877. break;
  1878. }
  1879. }
  1880. }
  1881. }
  1882. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  1883. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1884. sde_enc->hw_dsc[i] = NULL;
  1885. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  1886. break;
  1887. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  1888. }
  1889. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  1890. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1891. sde_enc->hw_vdc[i] = NULL;
  1892. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  1893. break;
  1894. sde_enc->hw_vdc[i] = (struct sde_hw_vdc *) vdc_iter.hw;
  1895. }
  1896. /* Get PP for DSC configuration */
  1897. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1898. struct sde_hw_pingpong *pp = NULL;
  1899. unsigned long features = 0;
  1900. if (!sde_enc->hw_dsc[i])
  1901. continue;
  1902. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  1903. request_hw.type = SDE_HW_BLK_PINGPONG;
  1904. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  1905. break;
  1906. pp = (struct sde_hw_pingpong *) request_hw.hw;
  1907. features = pp->ops.get_hw_caps(pp);
  1908. if (test_bit(SDE_PINGPONG_DSC, &features))
  1909. sde_enc->hw_dsc_pp[i] = pp;
  1910. else
  1911. sde_enc->hw_dsc_pp[i] = NULL;
  1912. }
  1913. }
  1914. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  1915. struct msm_display_mode *msm_mode, bool pre_modeset)
  1916. {
  1917. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1918. enum sde_intf_mode intf_mode;
  1919. int ret;
  1920. bool is_cmd_mode = false;
  1921. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1922. is_cmd_mode = true;
  1923. if (pre_modeset) {
  1924. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  1925. if (msm_is_mode_seamless_dms(msm_mode) ||
  1926. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  1927. is_cmd_mode)) {
  1928. /* restore resource state before releasing them */
  1929. ret = sde_encoder_resource_control(drm_enc,
  1930. SDE_ENC_RC_EVENT_PRE_MODESET);
  1931. if (ret) {
  1932. SDE_ERROR_ENC(sde_enc,
  1933. "sde resource control failed: %d\n",
  1934. ret);
  1935. return ret;
  1936. }
  1937. /*
  1938. * Disable dce before switching the mode and after pre-
  1939. * modeset to guarantee previous kickoff has finished.
  1940. */
  1941. sde_encoder_dce_disable(sde_enc);
  1942. } else if (msm_is_mode_seamless_poms(msm_mode)) {
  1943. _sde_encoder_modeset_helper_locked(drm_enc,
  1944. SDE_ENC_RC_EVENT_PRE_MODESET);
  1945. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  1946. msm_mode);
  1947. }
  1948. } else {
  1949. if (msm_is_mode_seamless_dms(msm_mode) ||
  1950. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  1951. is_cmd_mode))
  1952. sde_encoder_resource_control(&sde_enc->base,
  1953. SDE_ENC_RC_EVENT_POST_MODESET);
  1954. else if (msm_is_mode_seamless_poms(msm_mode))
  1955. _sde_encoder_modeset_helper_locked(drm_enc,
  1956. SDE_ENC_RC_EVENT_POST_MODESET);
  1957. }
  1958. return 0;
  1959. }
  1960. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  1961. struct drm_display_mode *mode,
  1962. struct drm_display_mode *adj_mode)
  1963. {
  1964. struct sde_encoder_virt *sde_enc;
  1965. struct sde_kms *sde_kms;
  1966. struct drm_connector *conn;
  1967. struct sde_connector_state *c_state;
  1968. struct msm_display_mode *msm_mode;
  1969. int i = 0, ret;
  1970. int num_lm, num_intf, num_pp_per_intf;
  1971. if (!drm_enc) {
  1972. SDE_ERROR("invalid encoder\n");
  1973. return;
  1974. }
  1975. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  1976. SDE_ERROR("power resource is not enabled\n");
  1977. return;
  1978. }
  1979. sde_kms = sde_encoder_get_kms(drm_enc);
  1980. if (!sde_kms)
  1981. return;
  1982. sde_enc = to_sde_encoder_virt(drm_enc);
  1983. SDE_DEBUG_ENC(sde_enc, "\n");
  1984. SDE_EVT32(DRMID(drm_enc));
  1985. /*
  1986. * cache the crtc in sde_enc on enable for duration of use case
  1987. * for correctly servicing asynchronous irq events and timers
  1988. */
  1989. if (!drm_enc->crtc) {
  1990. SDE_ERROR("invalid crtc\n");
  1991. return;
  1992. }
  1993. sde_enc->crtc = drm_enc->crtc;
  1994. sde_crtc_set_qos_dirty(drm_enc->crtc);
  1995. /* get and store the mode_info */
  1996. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  1997. if (!conn) {
  1998. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  1999. return;
  2000. } else if (!conn->state) {
  2001. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2002. return;
  2003. }
  2004. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  2005. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  2006. c_state = to_sde_connector_state(conn->state);
  2007. if (!c_state) {
  2008. SDE_ERROR_ENC(sde_enc, "could not get connector state");
  2009. return;
  2010. }
  2011. /* release resources before seamless mode change */
  2012. msm_mode = &c_state->msm_mode;
  2013. ret = sde_encoder_virt_modeset_rc(drm_enc, msm_mode, true);
  2014. if (ret)
  2015. return;
  2016. /* reserve dynamic resources now, indicating non test-only */
  2017. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state,
  2018. conn->state, false);
  2019. if (ret) {
  2020. SDE_ERROR_ENC(sde_enc,
  2021. "failed to reserve hw resources, %d\n", ret);
  2022. return;
  2023. }
  2024. /* assign the reserved HW blocks to this encoder */
  2025. _sde_encoder_virt_populate_hw_res(drm_enc);
  2026. /* determine left HW PP block to map to INTF */
  2027. num_lm = sde_enc->mode_info.topology.num_lm;
  2028. num_intf = sde_enc->mode_info.topology.num_intf;
  2029. num_pp_per_intf = num_lm / num_intf;
  2030. if (!num_pp_per_intf)
  2031. num_pp_per_intf = 1;
  2032. /* perform mode_set on phys_encs */
  2033. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2034. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2035. if (phys) {
  2036. if (!sde_enc->hw_pp[i * num_pp_per_intf] &&
  2037. sde_enc->topology.num_intf) {
  2038. SDE_ERROR_ENC(sde_enc, "invalid hw_pp[%d]\n",
  2039. i * num_pp_per_intf);
  2040. return;
  2041. }
  2042. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  2043. phys->connector = conn->state->connector;
  2044. if (phys->ops.mode_set)
  2045. phys->ops.mode_set(phys, mode, adj_mode);
  2046. }
  2047. }
  2048. /* update resources after seamless mode change */
  2049. sde_encoder_virt_modeset_rc(drm_enc, msm_mode, false);
  2050. }
  2051. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  2052. {
  2053. struct sde_encoder_virt *sde_enc;
  2054. struct sde_encoder_phys *phys;
  2055. int i;
  2056. if (!drm_enc) {
  2057. SDE_ERROR("invalid parameters\n");
  2058. return;
  2059. }
  2060. sde_enc = to_sde_encoder_virt(drm_enc);
  2061. if (!sde_enc) {
  2062. SDE_ERROR("invalid sde encoder\n");
  2063. return;
  2064. }
  2065. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2066. phys = sde_enc->phys_encs[i];
  2067. if (phys && phys->ops.control_te)
  2068. phys->ops.control_te(phys, enable);
  2069. }
  2070. }
  2071. static int _sde_encoder_input_connect(struct input_handler *handler,
  2072. struct input_dev *dev, const struct input_device_id *id)
  2073. {
  2074. struct input_handle *handle;
  2075. int rc = 0;
  2076. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2077. if (!handle)
  2078. return -ENOMEM;
  2079. handle->dev = dev;
  2080. handle->handler = handler;
  2081. handle->name = handler->name;
  2082. rc = input_register_handle(handle);
  2083. if (rc) {
  2084. pr_err("failed to register input handle\n");
  2085. goto error;
  2086. }
  2087. rc = input_open_device(handle);
  2088. if (rc) {
  2089. pr_err("failed to open input device\n");
  2090. goto error_unregister;
  2091. }
  2092. return 0;
  2093. error_unregister:
  2094. input_unregister_handle(handle);
  2095. error:
  2096. kfree(handle);
  2097. return rc;
  2098. }
  2099. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2100. {
  2101. input_close_device(handle);
  2102. input_unregister_handle(handle);
  2103. kfree(handle);
  2104. }
  2105. /**
  2106. * Structure for specifying event parameters on which to receive callbacks.
  2107. * This structure will trigger a callback in case of a touch event (specified by
  2108. * EV_ABS) where there is a change in X and Y coordinates,
  2109. */
  2110. static const struct input_device_id sde_input_ids[] = {
  2111. {
  2112. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2113. .evbit = { BIT_MASK(EV_ABS) },
  2114. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2115. BIT_MASK(ABS_MT_POSITION_X) |
  2116. BIT_MASK(ABS_MT_POSITION_Y) },
  2117. },
  2118. { },
  2119. };
  2120. static void _sde_encoder_input_handler_register(
  2121. struct drm_encoder *drm_enc)
  2122. {
  2123. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2124. int rc;
  2125. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2126. !sde_enc->input_event_enabled)
  2127. return;
  2128. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2129. sde_enc->input_handler->private = sde_enc;
  2130. /* register input handler if not already registered */
  2131. rc = input_register_handler(sde_enc->input_handler);
  2132. if (rc) {
  2133. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2134. rc);
  2135. kfree(sde_enc->input_handler);
  2136. }
  2137. }
  2138. }
  2139. static void _sde_encoder_input_handler_unregister(
  2140. struct drm_encoder *drm_enc)
  2141. {
  2142. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2143. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2144. !sde_enc->input_event_enabled)
  2145. return;
  2146. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2147. input_unregister_handler(sde_enc->input_handler);
  2148. sde_enc->input_handler->private = NULL;
  2149. }
  2150. }
  2151. static int _sde_encoder_input_handler(
  2152. struct sde_encoder_virt *sde_enc)
  2153. {
  2154. struct input_handler *input_handler = NULL;
  2155. int rc = 0;
  2156. if (sde_enc->input_handler) {
  2157. SDE_ERROR_ENC(sde_enc,
  2158. "input_handle is active. unexpected\n");
  2159. return -EINVAL;
  2160. }
  2161. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2162. if (!input_handler)
  2163. return -ENOMEM;
  2164. input_handler->event = sde_encoder_input_event_handler;
  2165. input_handler->connect = _sde_encoder_input_connect;
  2166. input_handler->disconnect = _sde_encoder_input_disconnect;
  2167. input_handler->name = "sde";
  2168. input_handler->id_table = sde_input_ids;
  2169. sde_enc->input_handler = input_handler;
  2170. return rc;
  2171. }
  2172. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2173. {
  2174. struct sde_encoder_virt *sde_enc = NULL;
  2175. struct sde_kms *sde_kms;
  2176. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2177. SDE_ERROR("invalid parameters\n");
  2178. return;
  2179. }
  2180. sde_kms = sde_encoder_get_kms(drm_enc);
  2181. if (!sde_kms)
  2182. return;
  2183. sde_enc = to_sde_encoder_virt(drm_enc);
  2184. if (!sde_enc || !sde_enc->cur_master) {
  2185. SDE_DEBUG("invalid sde encoder/master\n");
  2186. return;
  2187. }
  2188. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2189. sde_enc->cur_master->hw_mdptop &&
  2190. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2191. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2192. sde_enc->cur_master->hw_mdptop);
  2193. if (sde_enc->cur_master->hw_mdptop &&
  2194. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc &&
  2195. !sde_in_trusted_vm(sde_kms))
  2196. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2197. sde_enc->cur_master->hw_mdptop,
  2198. sde_kms->catalog);
  2199. if (sde_enc->cur_master->hw_ctl &&
  2200. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2201. !sde_enc->cur_master->cont_splash_enabled)
  2202. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2203. sde_enc->cur_master->hw_ctl,
  2204. &sde_enc->cur_master->intf_cfg_v1);
  2205. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2206. sde_encoder_control_te(drm_enc, true);
  2207. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2208. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2209. }
  2210. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2211. {
  2212. struct sde_kms *sde_kms;
  2213. void *dither_cfg = NULL;
  2214. int ret = 0, i = 0;
  2215. size_t len = 0;
  2216. enum sde_rm_topology_name topology;
  2217. struct drm_encoder *drm_enc;
  2218. struct msm_display_dsc_info *dsc = NULL;
  2219. struct sde_encoder_virt *sde_enc;
  2220. struct sde_hw_pingpong *hw_pp;
  2221. u32 bpp, bpc;
  2222. int num_lm;
  2223. if (!phys || !phys->connector || !phys->hw_pp ||
  2224. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2225. return;
  2226. sde_kms = sde_encoder_get_kms(phys->parent);
  2227. if (!sde_kms)
  2228. return;
  2229. topology = sde_connector_get_topology_name(phys->connector);
  2230. if ((topology == SDE_RM_TOPOLOGY_NONE) ||
  2231. ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2232. (phys->split_role == ENC_ROLE_SLAVE)))
  2233. return;
  2234. drm_enc = phys->parent;
  2235. sde_enc = to_sde_encoder_virt(drm_enc);
  2236. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2237. bpc = dsc->config.bits_per_component;
  2238. bpp = dsc->config.bits_per_pixel;
  2239. /* disable dither for 10 bpp or 10bpc dsc config */
  2240. if (bpp == 10 || bpc == 10) {
  2241. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2242. return;
  2243. }
  2244. ret = sde_connector_get_dither_cfg(phys->connector,
  2245. phys->connector->state, &dither_cfg,
  2246. &len, sde_enc->idle_pc_restore);
  2247. /* skip reg writes when return values are invalid or no data */
  2248. if (ret && ret == -ENODATA)
  2249. return;
  2250. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2251. for (i = 0; i < num_lm; i++) {
  2252. hw_pp = sde_enc->hw_pp[i];
  2253. phys->hw_pp->ops.setup_dither(hw_pp,
  2254. dither_cfg, len);
  2255. }
  2256. }
  2257. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2258. {
  2259. struct sde_encoder_virt *sde_enc = NULL;
  2260. int i;
  2261. if (!drm_enc) {
  2262. SDE_ERROR("invalid encoder\n");
  2263. return;
  2264. }
  2265. sde_enc = to_sde_encoder_virt(drm_enc);
  2266. if (!sde_enc->cur_master) {
  2267. SDE_DEBUG("virt encoder has no master\n");
  2268. return;
  2269. }
  2270. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2271. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2272. sde_enc->idle_pc_restore = true;
  2273. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2274. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2275. if (!phys)
  2276. continue;
  2277. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2278. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2279. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2280. phys->ops.restore(phys);
  2281. _sde_encoder_setup_dither(phys);
  2282. }
  2283. if (sde_enc->cur_master->ops.restore)
  2284. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2285. _sde_encoder_virt_enable_helper(drm_enc);
  2286. }
  2287. static void sde_encoder_populate_encoder_phys(struct drm_encoder *drm_enc,
  2288. struct sde_encoder_virt *sde_enc, struct msm_display_mode *msm_mode)
  2289. {
  2290. struct msm_compression_info *comp_info = &sde_enc->mode_info.comp_info;
  2291. struct msm_display_info *disp_info = &sde_enc->disp_info;
  2292. int i;
  2293. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2294. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2295. if (!phys)
  2296. continue;
  2297. phys->comp_type = comp_info->comp_type;
  2298. phys->comp_ratio = comp_info->comp_ratio;
  2299. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2300. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2301. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2302. phys->dsc_extra_pclk_cycle_cnt =
  2303. comp_info->dsc_info.pclk_per_line;
  2304. phys->dsc_extra_disp_width =
  2305. comp_info->dsc_info.extra_width;
  2306. phys->dce_bytes_per_line =
  2307. comp_info->dsc_info.bytes_per_pkt *
  2308. comp_info->dsc_info.pkt_per_line;
  2309. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2310. phys->dce_bytes_per_line =
  2311. comp_info->vdc_info.bytes_per_pkt *
  2312. comp_info->vdc_info.pkt_per_line;
  2313. }
  2314. if (phys != sde_enc->cur_master) {
  2315. /**
  2316. * on DMS request, the encoder will be enabled
  2317. * already. Invoke restore to reconfigure the
  2318. * new mode.
  2319. */
  2320. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2321. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2322. phys->ops.restore)
  2323. phys->ops.restore(phys);
  2324. else if (phys->ops.enable)
  2325. phys->ops.enable(phys);
  2326. }
  2327. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2328. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2329. phys->ops.setup_misr(phys, true,
  2330. sde_enc->misr_frame_count);
  2331. }
  2332. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2333. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2334. sde_enc->cur_master->ops.restore)
  2335. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2336. else if (sde_enc->cur_master->ops.enable)
  2337. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2338. }
  2339. static void sde_encoder_off_work(struct kthread_work *work)
  2340. {
  2341. struct sde_encoder_virt *sde_enc = container_of(work,
  2342. struct sde_encoder_virt, delayed_off_work.work);
  2343. struct drm_encoder *drm_enc;
  2344. if (!sde_enc) {
  2345. SDE_ERROR("invalid sde encoder\n");
  2346. return;
  2347. }
  2348. drm_enc = &sde_enc->base;
  2349. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2350. sde_encoder_idle_request(drm_enc);
  2351. SDE_ATRACE_END("sde_encoder_off_work");
  2352. }
  2353. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2354. {
  2355. struct sde_encoder_virt *sde_enc = NULL;
  2356. int i, ret = 0;
  2357. struct sde_connector_state *c_state;
  2358. struct drm_display_mode *cur_mode = NULL;
  2359. struct msm_display_mode *msm_mode;
  2360. if (!drm_enc || !drm_enc->crtc) {
  2361. SDE_ERROR("invalid encoder\n");
  2362. return;
  2363. }
  2364. sde_enc = to_sde_encoder_virt(drm_enc);
  2365. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2366. SDE_ERROR("power resource is not enabled\n");
  2367. return;
  2368. }
  2369. if (!sde_enc->crtc)
  2370. sde_enc->crtc = drm_enc->crtc;
  2371. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2372. SDE_DEBUG_ENC(sde_enc, "\n");
  2373. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2374. sde_enc->cur_master = NULL;
  2375. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2376. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2377. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2378. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2379. sde_enc->cur_master = phys;
  2380. break;
  2381. }
  2382. }
  2383. if (!sde_enc->cur_master) {
  2384. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2385. return;
  2386. }
  2387. _sde_encoder_input_handler_register(drm_enc);
  2388. c_state = to_sde_connector_state(sde_enc->cur_master->connector->state);
  2389. if (!c_state) {
  2390. SDE_ERROR("invalid connector state\n");
  2391. return;
  2392. }
  2393. msm_mode = &c_state->msm_mode;
  2394. if ((drm_enc->crtc->state->connectors_changed &&
  2395. sde_encoder_in_clone_mode(drm_enc)) ||
  2396. !(msm_is_mode_seamless_vrr(msm_mode)
  2397. || msm_is_mode_seamless_dms(msm_mode)
  2398. || msm_is_mode_seamless_dyn_clk(msm_mode)))
  2399. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2400. sde_encoder_off_work);
  2401. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2402. if (ret) {
  2403. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2404. ret);
  2405. return;
  2406. }
  2407. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2408. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2409. sde_encoder_populate_encoder_phys(drm_enc, sde_enc, msm_mode);
  2410. _sde_encoder_virt_enable_helper(drm_enc);
  2411. }
  2412. void sde_encoder_virt_reset(struct drm_encoder *drm_enc)
  2413. {
  2414. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2415. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2416. int i = 0;
  2417. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2418. if (sde_enc->phys_encs[i]) {
  2419. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2420. sde_enc->phys_encs[i]->connector = NULL;
  2421. }
  2422. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2423. }
  2424. sde_enc->cur_master = NULL;
  2425. /*
  2426. * clear the cached crtc in sde_enc on use case finish, after all the
  2427. * outstanding events and timers have been completed
  2428. */
  2429. sde_enc->crtc = NULL;
  2430. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2431. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2432. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2433. }
  2434. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2435. {
  2436. struct sde_encoder_virt *sde_enc = NULL;
  2437. struct sde_kms *sde_kms;
  2438. enum sde_intf_mode intf_mode;
  2439. int i = 0;
  2440. if (!drm_enc) {
  2441. SDE_ERROR("invalid encoder\n");
  2442. return;
  2443. } else if (!drm_enc->dev) {
  2444. SDE_ERROR("invalid dev\n");
  2445. return;
  2446. } else if (!drm_enc->dev->dev_private) {
  2447. SDE_ERROR("invalid dev_private\n");
  2448. return;
  2449. }
  2450. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2451. SDE_ERROR("power resource is not enabled\n");
  2452. return;
  2453. }
  2454. sde_enc = to_sde_encoder_virt(drm_enc);
  2455. SDE_DEBUG_ENC(sde_enc, "\n");
  2456. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2457. if (!sde_kms)
  2458. return;
  2459. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2460. SDE_EVT32(DRMID(drm_enc));
  2461. /* wait for idle */
  2462. if (!sde_encoder_in_clone_mode(drm_enc))
  2463. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2464. _sde_encoder_input_handler_unregister(drm_enc);
  2465. /*
  2466. * For primary command mode and video mode encoders, execute the
  2467. * resource control pre-stop operations before the physical encoders
  2468. * are disabled, to allow the rsc to transition its states properly.
  2469. *
  2470. * For other encoder types, rsc should not be enabled until after
  2471. * they have been fully disabled, so delay the pre-stop operations
  2472. * until after the physical disable calls have returned.
  2473. */
  2474. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2475. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2476. sde_encoder_resource_control(drm_enc,
  2477. SDE_ENC_RC_EVENT_PRE_STOP);
  2478. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2479. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2480. if (phys && phys->ops.disable)
  2481. phys->ops.disable(phys);
  2482. }
  2483. } else {
  2484. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2485. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2486. if (phys && phys->ops.disable)
  2487. phys->ops.disable(phys);
  2488. }
  2489. sde_encoder_resource_control(drm_enc,
  2490. SDE_ENC_RC_EVENT_PRE_STOP);
  2491. }
  2492. /*
  2493. * disable dce after the transfer is complete (for command mode)
  2494. * and after physical encoder is disabled, to make sure timing
  2495. * engine is already disabled (for video mode).
  2496. */
  2497. if (!sde_in_trusted_vm(sde_kms))
  2498. sde_encoder_dce_disable(sde_enc);
  2499. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2500. if (!sde_encoder_in_clone_mode(drm_enc))
  2501. sde_encoder_virt_reset(drm_enc);
  2502. }
  2503. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2504. struct sde_encoder_phys_wb *wb_enc)
  2505. {
  2506. struct sde_encoder_virt *sde_enc;
  2507. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2508. struct sde_ctl_flush_cfg cfg;
  2509. ctl->ops.reset(ctl);
  2510. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2511. if (wb_enc) {
  2512. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2513. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2514. false, phys_enc->hw_pp->idx);
  2515. if (ctl->ops.update_bitmask)
  2516. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_WB,
  2517. wb_enc->hw_wb->idx, true);
  2518. }
  2519. } else {
  2520. if (phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2521. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2522. phys_enc->hw_intf, false,
  2523. phys_enc->hw_pp->idx);
  2524. if (ctl->ops.update_bitmask)
  2525. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_INTF,
  2526. phys_enc->hw_intf->idx, true);
  2527. }
  2528. }
  2529. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2530. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2531. if (ctl->ops.update_bitmask && phys_enc->hw_pp->merge_3d)
  2532. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_MERGE_3D,
  2533. phys_enc->hw_pp->merge_3d->idx, true);
  2534. }
  2535. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2536. phys_enc->hw_pp) {
  2537. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2538. false, phys_enc->hw_pp->idx);
  2539. if (ctl->ops.update_bitmask)
  2540. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_CDM,
  2541. phys_enc->hw_cdm->idx, true);
  2542. }
  2543. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2544. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2545. ctl->ops.reset_post_disable)
  2546. ctl->ops.reset_post_disable(ctl, &phys_enc->intf_cfg_v1,
  2547. phys_enc->hw_pp->merge_3d ?
  2548. phys_enc->hw_pp->merge_3d->idx : 0);
  2549. sde_crtc_disable_cp_features(sde_enc->base.crtc);
  2550. ctl->ops.get_pending_flush(ctl, &cfg);
  2551. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2552. ctl->ops.trigger_flush(ctl);
  2553. ctl->ops.trigger_start(ctl);
  2554. ctl->ops.clear_pending_flush(ctl);
  2555. }
  2556. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2557. enum sde_intf_type type, u32 controller_id)
  2558. {
  2559. int i = 0;
  2560. for (i = 0; i < catalog->intf_count; i++) {
  2561. if (catalog->intf[i].type == type
  2562. && catalog->intf[i].controller_id == controller_id) {
  2563. return catalog->intf[i].id;
  2564. }
  2565. }
  2566. return INTF_MAX;
  2567. }
  2568. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2569. enum sde_intf_type type, u32 controller_id)
  2570. {
  2571. if (controller_id < catalog->wb_count)
  2572. return catalog->wb[controller_id].id;
  2573. return WB_MAX;
  2574. }
  2575. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2576. struct drm_crtc *crtc)
  2577. {
  2578. struct sde_hw_uidle *uidle;
  2579. struct sde_uidle_cntr cntr;
  2580. struct sde_uidle_status status;
  2581. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2582. pr_err("invalid params %d %d\n",
  2583. !sde_kms, !crtc);
  2584. return;
  2585. }
  2586. /* check if perf counters are enabled and setup */
  2587. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2588. return;
  2589. uidle = sde_kms->hw_uidle;
  2590. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2591. && uidle->ops.uidle_get_status) {
  2592. uidle->ops.uidle_get_status(uidle, &status);
  2593. trace_sde_perf_uidle_status(
  2594. crtc->base.id,
  2595. status.uidle_danger_status_0,
  2596. status.uidle_danger_status_1,
  2597. status.uidle_safe_status_0,
  2598. status.uidle_safe_status_1,
  2599. status.uidle_idle_status_0,
  2600. status.uidle_idle_status_1,
  2601. status.uidle_fal_status_0,
  2602. status.uidle_fal_status_1,
  2603. status.uidle_status,
  2604. status.uidle_en_fal10);
  2605. }
  2606. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2607. && uidle->ops.uidle_get_cntr) {
  2608. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2609. trace_sde_perf_uidle_cntr(
  2610. crtc->base.id,
  2611. cntr.fal1_gate_cntr,
  2612. cntr.fal10_gate_cntr,
  2613. cntr.fal_wait_gate_cntr,
  2614. cntr.fal1_num_transitions_cntr,
  2615. cntr.fal10_num_transitions_cntr,
  2616. cntr.min_gate_cntr,
  2617. cntr.max_gate_cntr);
  2618. }
  2619. }
  2620. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2621. struct sde_encoder_phys *phy_enc)
  2622. {
  2623. struct sde_encoder_virt *sde_enc = NULL;
  2624. unsigned long lock_flags;
  2625. ktime_t ts = 0;
  2626. if (!drm_enc || !phy_enc)
  2627. return;
  2628. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2629. sde_enc = to_sde_encoder_virt(drm_enc);
  2630. /*
  2631. * calculate accurate vsync timestamp when available
  2632. * set current time otherwise
  2633. */
  2634. if (phy_enc->sde_kms && phy_enc->sde_kms->catalog->has_precise_vsync_ts)
  2635. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2636. if (!ts)
  2637. ts = ktime_get();
  2638. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2639. phy_enc->last_vsync_timestamp = ts;
  2640. atomic_inc(&phy_enc->vsync_cnt);
  2641. if (sde_enc->crtc_vblank_cb)
  2642. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data, ts);
  2643. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2644. if (phy_enc->sde_kms &&
  2645. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2646. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2647. SDE_ATRACE_END("encoder_vblank_callback");
  2648. }
  2649. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2650. struct sde_encoder_phys *phy_enc)
  2651. {
  2652. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2653. if (!phy_enc)
  2654. return;
  2655. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2656. atomic_inc(&phy_enc->underrun_cnt);
  2657. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2658. if (sde_enc->cur_master &&
  2659. sde_enc->cur_master->ops.get_underrun_line_count)
  2660. sde_enc->cur_master->ops.get_underrun_line_count(
  2661. sde_enc->cur_master);
  2662. trace_sde_encoder_underrun(DRMID(drm_enc),
  2663. atomic_read(&phy_enc->underrun_cnt));
  2664. SDE_DBG_CTRL("stop_ftrace");
  2665. SDE_DBG_CTRL("panic_underrun");
  2666. SDE_ATRACE_END("encoder_underrun_callback");
  2667. }
  2668. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2669. void (*vbl_cb)(void *, ktime_t), void *vbl_data)
  2670. {
  2671. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2672. unsigned long lock_flags;
  2673. bool enable;
  2674. int i;
  2675. enable = vbl_cb ? true : false;
  2676. if (!drm_enc) {
  2677. SDE_ERROR("invalid encoder\n");
  2678. return;
  2679. }
  2680. SDE_DEBUG_ENC(sde_enc, "\n");
  2681. SDE_EVT32(DRMID(drm_enc), enable);
  2682. if (sde_encoder_in_clone_mode(drm_enc)) {
  2683. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  2684. return;
  2685. }
  2686. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2687. sde_enc->crtc_vblank_cb = vbl_cb;
  2688. sde_enc->crtc_vblank_cb_data = vbl_data;
  2689. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2690. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2691. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2692. if (phys && phys->ops.control_vblank_irq)
  2693. phys->ops.control_vblank_irq(phys, enable);
  2694. }
  2695. sde_enc->vblank_enabled = enable;
  2696. }
  2697. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2698. void (*frame_event_cb)(void *, u32 event, ktime_t ts),
  2699. struct drm_crtc *crtc)
  2700. {
  2701. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2702. unsigned long lock_flags;
  2703. bool enable;
  2704. enable = frame_event_cb ? true : false;
  2705. if (!drm_enc) {
  2706. SDE_ERROR("invalid encoder\n");
  2707. return;
  2708. }
  2709. SDE_DEBUG_ENC(sde_enc, "\n");
  2710. SDE_EVT32(DRMID(drm_enc), enable, 0);
  2711. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2712. sde_enc->crtc_frame_event_cb = frame_event_cb;
  2713. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  2714. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2715. }
  2716. static void sde_encoder_frame_done_callback(
  2717. struct drm_encoder *drm_enc,
  2718. struct sde_encoder_phys *ready_phys, u32 event)
  2719. {
  2720. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2721. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2722. unsigned int i;
  2723. bool trigger = true;
  2724. bool is_cmd_mode = false;
  2725. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2726. ktime_t ts = 0;
  2727. if (!sde_kms || !sde_enc->cur_master) {
  2728. SDE_ERROR("invalid param: sde_kms %pK, cur_master %pK\n",
  2729. sde_kms, sde_enc->cur_master);
  2730. return;
  2731. }
  2732. sde_enc->crtc_frame_event_cb_data.connector =
  2733. sde_enc->cur_master->connector;
  2734. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2735. is_cmd_mode = true;
  2736. /* get precise vsync timestamp for retire fence, if precise vsync timestamp is enabled */
  2737. if (sde_kms->catalog->has_precise_vsync_ts
  2738. && (event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  2739. && (!(event & (SDE_ENCODER_FRAME_EVENT_ERROR | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD))))
  2740. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2741. /*
  2742. * get current ktime for other events and when precise timestamp is not
  2743. * available for retire-fence
  2744. */
  2745. if (!ts)
  2746. ts = ktime_get();
  2747. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  2748. | SDE_ENCODER_FRAME_EVENT_ERROR
  2749. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  2750. if (ready_phys->connector)
  2751. topology = sde_connector_get_topology_name(
  2752. ready_phys->connector);
  2753. /* One of the physical encoders has become idle */
  2754. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2755. if (sde_enc->phys_encs[i] == ready_phys) {
  2756. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  2757. atomic_read(&sde_enc->frame_done_cnt[i]));
  2758. if (!atomic_add_unless(
  2759. &sde_enc->frame_done_cnt[i], 1, 2)) {
  2760. SDE_EVT32(DRMID(drm_enc), event,
  2761. ready_phys->intf_idx,
  2762. SDE_EVTLOG_ERROR);
  2763. SDE_ERROR_ENC(sde_enc,
  2764. "intf idx:%d, event:%d\n",
  2765. ready_phys->intf_idx, event);
  2766. return;
  2767. }
  2768. }
  2769. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  2770. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  2771. trigger = false;
  2772. }
  2773. if (trigger) {
  2774. if (sde_enc->crtc_frame_event_cb)
  2775. sde_enc->crtc_frame_event_cb(
  2776. &sde_enc->crtc_frame_event_cb_data, event, ts);
  2777. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2778. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  2779. -1, 0);
  2780. }
  2781. } else if (sde_enc->crtc_frame_event_cb) {
  2782. sde_enc->crtc_frame_event_cb(&sde_enc->crtc_frame_event_cb_data, event, ts);
  2783. }
  2784. }
  2785. static void sde_encoder_get_qsync_fps_callback(
  2786. struct drm_encoder *drm_enc,
  2787. u32 *qsync_fps, u32 vrr_fps)
  2788. {
  2789. struct msm_display_info *disp_info;
  2790. struct sde_encoder_virt *sde_enc;
  2791. int rc = 0;
  2792. struct sde_connector *sde_conn;
  2793. if (!qsync_fps)
  2794. return;
  2795. *qsync_fps = 0;
  2796. if (!drm_enc) {
  2797. SDE_ERROR("invalid drm encoder\n");
  2798. return;
  2799. }
  2800. sde_enc = to_sde_encoder_virt(drm_enc);
  2801. disp_info = &sde_enc->disp_info;
  2802. *qsync_fps = disp_info->qsync_min_fps;
  2803. /**
  2804. * If "dsi-supported-qsync-min-fps-list" is defined, get
  2805. * the qsync min fps corresponding to the fps in dfps list
  2806. */
  2807. if (disp_info->has_qsync_min_fps_list) {
  2808. if (!sde_enc->cur_master ||
  2809. !(sde_enc->disp_info.capabilities &
  2810. MSM_DISPLAY_CAP_VID_MODE)) {
  2811. SDE_ERROR("invalid qsync settings %d\n",
  2812. !sde_enc->cur_master);
  2813. return;
  2814. }
  2815. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  2816. if (sde_conn->ops.get_qsync_min_fps)
  2817. rc = sde_conn->ops.get_qsync_min_fps(sde_conn->display,
  2818. vrr_fps);
  2819. if (rc <= 0) {
  2820. SDE_ERROR("invalid qsync min fps %d\n", rc);
  2821. return;
  2822. }
  2823. *qsync_fps = rc;
  2824. }
  2825. }
  2826. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  2827. {
  2828. struct sde_encoder_virt *sde_enc;
  2829. if (!drm_enc) {
  2830. SDE_ERROR("invalid drm encoder\n");
  2831. return -EINVAL;
  2832. }
  2833. sde_enc = to_sde_encoder_virt(drm_enc);
  2834. sde_encoder_resource_control(&sde_enc->base,
  2835. SDE_ENC_RC_EVENT_ENTER_IDLE);
  2836. return 0;
  2837. }
  2838. /**
  2839. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  2840. * drm_enc: Pointer to drm encoder structure
  2841. * phys: Pointer to physical encoder structure
  2842. * extra_flush: Additional bit mask to include in flush trigger
  2843. * config_changed: if true new config is applied, avoid increment of retire
  2844. * count if false
  2845. */
  2846. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  2847. struct sde_encoder_phys *phys,
  2848. struct sde_ctl_flush_cfg *extra_flush,
  2849. bool config_changed)
  2850. {
  2851. struct sde_hw_ctl *ctl;
  2852. unsigned long lock_flags;
  2853. struct sde_encoder_virt *sde_enc;
  2854. int pend_ret_fence_cnt;
  2855. struct sde_connector *c_conn;
  2856. if (!drm_enc || !phys) {
  2857. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  2858. !drm_enc, !phys);
  2859. return;
  2860. }
  2861. sde_enc = to_sde_encoder_virt(drm_enc);
  2862. c_conn = to_sde_connector(phys->connector);
  2863. if (!phys->hw_pp) {
  2864. SDE_ERROR("invalid pingpong hw\n");
  2865. return;
  2866. }
  2867. ctl = phys->hw_ctl;
  2868. if (!ctl || !phys->ops.trigger_flush) {
  2869. SDE_ERROR("missing ctl/trigger cb\n");
  2870. return;
  2871. }
  2872. if (phys->split_role == ENC_ROLE_SKIP) {
  2873. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  2874. "skip flush pp%d ctl%d\n",
  2875. phys->hw_pp->idx - PINGPONG_0,
  2876. ctl->idx - CTL_0);
  2877. return;
  2878. }
  2879. /* update pending counts and trigger kickoff ctl flush atomically */
  2880. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2881. if (phys->ops.is_master && phys->ops.is_master(phys) && config_changed)
  2882. atomic_inc(&phys->pending_retire_fence_cnt);
  2883. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  2884. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  2885. ctl->ops.update_bitmask) {
  2886. /* perform peripheral flush on every frame update for dp dsc */
  2887. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  2888. phys->comp_ratio && c_conn->ops.update_pps) {
  2889. c_conn->ops.update_pps(phys->connector, NULL,
  2890. c_conn->display);
  2891. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2892. phys->hw_intf->idx, 1);
  2893. }
  2894. if (sde_enc->dynamic_hdr_updated)
  2895. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2896. phys->hw_intf->idx, 1);
  2897. }
  2898. if ((extra_flush && extra_flush->pending_flush_mask)
  2899. && ctl->ops.update_pending_flush)
  2900. ctl->ops.update_pending_flush(ctl, extra_flush);
  2901. phys->ops.trigger_flush(phys);
  2902. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2903. if (ctl->ops.get_pending_flush) {
  2904. struct sde_ctl_flush_cfg pending_flush = {0,};
  2905. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2906. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2907. ctl->idx - CTL_0,
  2908. pending_flush.pending_flush_mask,
  2909. pend_ret_fence_cnt);
  2910. } else {
  2911. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2912. ctl->idx - CTL_0,
  2913. pend_ret_fence_cnt);
  2914. }
  2915. }
  2916. /**
  2917. * _sde_encoder_trigger_start - trigger start for a physical encoder
  2918. * phys: Pointer to physical encoder structure
  2919. */
  2920. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  2921. {
  2922. struct sde_hw_ctl *ctl;
  2923. struct sde_encoder_virt *sde_enc;
  2924. if (!phys) {
  2925. SDE_ERROR("invalid argument(s)\n");
  2926. return;
  2927. }
  2928. if (!phys->hw_pp) {
  2929. SDE_ERROR("invalid pingpong hw\n");
  2930. return;
  2931. }
  2932. if (!phys->parent) {
  2933. SDE_ERROR("invalid parent\n");
  2934. return;
  2935. }
  2936. /* avoid ctrl start for encoder in clone mode */
  2937. if (phys->in_clone_mode)
  2938. return;
  2939. ctl = phys->hw_ctl;
  2940. sde_enc = to_sde_encoder_virt(phys->parent);
  2941. if (phys->split_role == ENC_ROLE_SKIP) {
  2942. SDE_DEBUG_ENC(sde_enc,
  2943. "skip start pp%d ctl%d\n",
  2944. phys->hw_pp->idx - PINGPONG_0,
  2945. ctl->idx - CTL_0);
  2946. return;
  2947. }
  2948. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  2949. phys->ops.trigger_start(phys);
  2950. }
  2951. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  2952. {
  2953. struct sde_hw_ctl *ctl;
  2954. if (!phys_enc) {
  2955. SDE_ERROR("invalid encoder\n");
  2956. return;
  2957. }
  2958. ctl = phys_enc->hw_ctl;
  2959. if (ctl && ctl->ops.trigger_flush)
  2960. ctl->ops.trigger_flush(ctl);
  2961. }
  2962. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  2963. {
  2964. struct sde_hw_ctl *ctl;
  2965. if (!phys_enc) {
  2966. SDE_ERROR("invalid encoder\n");
  2967. return;
  2968. }
  2969. ctl = phys_enc->hw_ctl;
  2970. if (ctl && ctl->ops.trigger_start) {
  2971. ctl->ops.trigger_start(ctl);
  2972. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  2973. }
  2974. }
  2975. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  2976. {
  2977. struct sde_encoder_virt *sde_enc;
  2978. struct sde_connector *sde_con;
  2979. void *sde_con_disp;
  2980. struct sde_hw_ctl *ctl;
  2981. int rc;
  2982. if (!phys_enc) {
  2983. SDE_ERROR("invalid encoder\n");
  2984. return;
  2985. }
  2986. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2987. ctl = phys_enc->hw_ctl;
  2988. if (!ctl || !ctl->ops.reset)
  2989. return;
  2990. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  2991. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  2992. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  2993. phys_enc->connector) {
  2994. sde_con = to_sde_connector(phys_enc->connector);
  2995. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  2996. if (sde_con->ops.soft_reset) {
  2997. rc = sde_con->ops.soft_reset(sde_con_disp);
  2998. if (rc) {
  2999. SDE_ERROR_ENC(sde_enc,
  3000. "connector soft reset failure\n");
  3001. SDE_DBG_DUMP("all", "dbg_bus", "vbif_dbg_bus",
  3002. "panic");
  3003. }
  3004. }
  3005. }
  3006. phys_enc->enable_state = SDE_ENC_ENABLED;
  3007. }
  3008. /**
  3009. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3010. * Iterate through the physical encoders and perform consolidated flush
  3011. * and/or control start triggering as needed. This is done in the virtual
  3012. * encoder rather than the individual physical ones in order to handle
  3013. * use cases that require visibility into multiple physical encoders at
  3014. * a time.
  3015. * sde_enc: Pointer to virtual encoder structure
  3016. * config_changed: if true new config is applied. Avoid regdma_flush and
  3017. * incrementing the retire count if false.
  3018. */
  3019. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc,
  3020. bool config_changed)
  3021. {
  3022. struct sde_hw_ctl *ctl;
  3023. uint32_t i;
  3024. struct sde_ctl_flush_cfg pending_flush = {0,};
  3025. u32 pending_kickoff_cnt;
  3026. struct msm_drm_private *priv = NULL;
  3027. struct sde_kms *sde_kms = NULL;
  3028. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3029. bool is_regdma_blocking = false, is_vid_mode = false;
  3030. struct sde_crtc *sde_crtc;
  3031. if (!sde_enc) {
  3032. SDE_ERROR("invalid encoder\n");
  3033. return;
  3034. }
  3035. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3036. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3037. is_vid_mode = true;
  3038. is_regdma_blocking = (is_vid_mode ||
  3039. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3040. /* don't perform flush/start operations for slave encoders */
  3041. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3042. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3043. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3044. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3045. continue;
  3046. ctl = phys->hw_ctl;
  3047. if (!ctl)
  3048. continue;
  3049. if (phys->connector)
  3050. topology = sde_connector_get_topology_name(
  3051. phys->connector);
  3052. if (!phys->ops.needs_single_flush ||
  3053. !phys->ops.needs_single_flush(phys)) {
  3054. if (config_changed && ctl->ops.reg_dma_flush)
  3055. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3056. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0,
  3057. config_changed);
  3058. } else if (ctl->ops.get_pending_flush) {
  3059. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3060. }
  3061. }
  3062. /* for split flush, combine pending flush masks and send to master */
  3063. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3064. ctl = sde_enc->cur_master->hw_ctl;
  3065. if (config_changed && ctl->ops.reg_dma_flush)
  3066. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3067. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3068. &pending_flush,
  3069. config_changed);
  3070. }
  3071. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3072. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3073. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3074. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3075. continue;
  3076. if (!phys->ops.needs_single_flush ||
  3077. !phys->ops.needs_single_flush(phys)) {
  3078. pending_kickoff_cnt =
  3079. sde_encoder_phys_inc_pending(phys);
  3080. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3081. } else {
  3082. pending_kickoff_cnt =
  3083. sde_encoder_phys_inc_pending(phys);
  3084. SDE_EVT32(pending_kickoff_cnt,
  3085. pending_flush.pending_flush_mask,
  3086. SDE_EVTLOG_FUNC_CASE2);
  3087. }
  3088. }
  3089. if (sde_enc->misr_enable)
  3090. sde_encoder_misr_configure(&sde_enc->base, true,
  3091. sde_enc->misr_frame_count);
  3092. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3093. if (crtc_misr_info.misr_enable && sde_crtc &&
  3094. sde_crtc->misr_reconfigure) {
  3095. sde_crtc_misr_setup(sde_enc->crtc, true,
  3096. crtc_misr_info.misr_frame_count);
  3097. sde_crtc->misr_reconfigure = false;
  3098. }
  3099. _sde_encoder_trigger_start(sde_enc->cur_master);
  3100. if (sde_enc->elevated_ahb_vote) {
  3101. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3102. priv = sde_enc->base.dev->dev_private;
  3103. if (sde_kms != NULL) {
  3104. sde_power_scale_reg_bus(&priv->phandle,
  3105. VOTE_INDEX_LOW,
  3106. false);
  3107. }
  3108. sde_enc->elevated_ahb_vote = false;
  3109. }
  3110. }
  3111. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3112. struct drm_encoder *drm_enc,
  3113. unsigned long *affected_displays,
  3114. int num_active_phys)
  3115. {
  3116. struct sde_encoder_virt *sde_enc;
  3117. struct sde_encoder_phys *master;
  3118. enum sde_rm_topology_name topology;
  3119. bool is_right_only;
  3120. if (!drm_enc || !affected_displays)
  3121. return;
  3122. sde_enc = to_sde_encoder_virt(drm_enc);
  3123. master = sde_enc->cur_master;
  3124. if (!master || !master->connector)
  3125. return;
  3126. topology = sde_connector_get_topology_name(master->connector);
  3127. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3128. return;
  3129. /*
  3130. * For pingpong split, the slave pingpong won't generate IRQs. For
  3131. * right-only updates, we can't swap pingpongs, or simply swap the
  3132. * master/slave assignment, we actually have to swap the interfaces
  3133. * so that the master physical encoder will use a pingpong/interface
  3134. * that generates irqs on which to wait.
  3135. */
  3136. is_right_only = !test_bit(0, affected_displays) &&
  3137. test_bit(1, affected_displays);
  3138. if (is_right_only && !sde_enc->intfs_swapped) {
  3139. /* right-only update swap interfaces */
  3140. swap(sde_enc->phys_encs[0]->intf_idx,
  3141. sde_enc->phys_encs[1]->intf_idx);
  3142. sde_enc->intfs_swapped = true;
  3143. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3144. /* left-only or full update, swap back */
  3145. swap(sde_enc->phys_encs[0]->intf_idx,
  3146. sde_enc->phys_encs[1]->intf_idx);
  3147. sde_enc->intfs_swapped = false;
  3148. }
  3149. SDE_DEBUG_ENC(sde_enc,
  3150. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3151. is_right_only, sde_enc->intfs_swapped,
  3152. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3153. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3154. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3155. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3156. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3157. *affected_displays);
  3158. /* ppsplit always uses master since ppslave invalid for irqs*/
  3159. if (num_active_phys == 1)
  3160. *affected_displays = BIT(0);
  3161. }
  3162. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3163. struct sde_encoder_kickoff_params *params)
  3164. {
  3165. struct sde_encoder_virt *sde_enc;
  3166. struct sde_encoder_phys *phys;
  3167. int i, num_active_phys;
  3168. bool master_assigned = false;
  3169. if (!drm_enc || !params)
  3170. return;
  3171. sde_enc = to_sde_encoder_virt(drm_enc);
  3172. if (sde_enc->num_phys_encs <= 1)
  3173. return;
  3174. /* count bits set */
  3175. num_active_phys = hweight_long(params->affected_displays);
  3176. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3177. params->affected_displays, num_active_phys);
  3178. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3179. num_active_phys);
  3180. /* for left/right only update, ppsplit master switches interface */
  3181. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3182. &params->affected_displays, num_active_phys);
  3183. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3184. enum sde_enc_split_role prv_role, new_role;
  3185. bool active = false;
  3186. phys = sde_enc->phys_encs[i];
  3187. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3188. continue;
  3189. active = test_bit(i, &params->affected_displays);
  3190. prv_role = phys->split_role;
  3191. if (active && num_active_phys == 1)
  3192. new_role = ENC_ROLE_SOLO;
  3193. else if (active && !master_assigned)
  3194. new_role = ENC_ROLE_MASTER;
  3195. else if (active)
  3196. new_role = ENC_ROLE_SLAVE;
  3197. else
  3198. new_role = ENC_ROLE_SKIP;
  3199. phys->ops.update_split_role(phys, new_role);
  3200. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3201. sde_enc->cur_master = phys;
  3202. master_assigned = true;
  3203. }
  3204. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3205. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3206. phys->split_role, active);
  3207. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3208. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3209. phys->split_role, active, num_active_phys);
  3210. }
  3211. }
  3212. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3213. {
  3214. struct sde_encoder_virt *sde_enc;
  3215. struct msm_display_info *disp_info;
  3216. if (!drm_enc) {
  3217. SDE_ERROR("invalid encoder\n");
  3218. return false;
  3219. }
  3220. sde_enc = to_sde_encoder_virt(drm_enc);
  3221. disp_info = &sde_enc->disp_info;
  3222. return (disp_info->curr_panel_mode == mode);
  3223. }
  3224. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3225. {
  3226. struct sde_encoder_virt *sde_enc;
  3227. struct sde_encoder_phys *phys;
  3228. unsigned int i;
  3229. struct sde_hw_ctl *ctl;
  3230. if (!drm_enc) {
  3231. SDE_ERROR("invalid encoder\n");
  3232. return;
  3233. }
  3234. sde_enc = to_sde_encoder_virt(drm_enc);
  3235. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3236. phys = sde_enc->phys_encs[i];
  3237. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3238. sde_encoder_check_curr_mode(drm_enc,
  3239. MSM_DISPLAY_CMD_MODE)) {
  3240. ctl = phys->hw_ctl;
  3241. if (ctl->ops.trigger_pending)
  3242. /* update only for command mode primary ctl */
  3243. ctl->ops.trigger_pending(ctl);
  3244. }
  3245. }
  3246. sde_enc->idle_pc_restore = false;
  3247. }
  3248. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3249. {
  3250. struct sde_encoder_virt *sde_enc = container_of(work,
  3251. struct sde_encoder_virt, esd_trigger_work);
  3252. if (!sde_enc) {
  3253. SDE_ERROR("invalid sde encoder\n");
  3254. return;
  3255. }
  3256. sde_encoder_resource_control(&sde_enc->base,
  3257. SDE_ENC_RC_EVENT_KICKOFF);
  3258. }
  3259. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3260. {
  3261. struct sde_encoder_virt *sde_enc = container_of(work,
  3262. struct sde_encoder_virt, input_event_work);
  3263. if (!sde_enc) {
  3264. SDE_ERROR("invalid sde encoder\n");
  3265. return;
  3266. }
  3267. sde_encoder_resource_control(&sde_enc->base,
  3268. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3269. }
  3270. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  3271. {
  3272. struct sde_encoder_virt *sde_enc = container_of(work,
  3273. struct sde_encoder_virt, early_wakeup_work);
  3274. if (!sde_enc) {
  3275. SDE_ERROR("invalid sde encoder\n");
  3276. return;
  3277. }
  3278. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  3279. sde_encoder_resource_control(&sde_enc->base,
  3280. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3281. SDE_ATRACE_END("encoder_early_wakeup");
  3282. }
  3283. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  3284. {
  3285. struct sde_encoder_virt *sde_enc = NULL;
  3286. struct msm_drm_thread *disp_thread = NULL;
  3287. struct msm_drm_private *priv = NULL;
  3288. priv = drm_enc->dev->dev_private;
  3289. sde_enc = to_sde_encoder_virt(drm_enc);
  3290. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  3291. SDE_DEBUG_ENC(sde_enc,
  3292. "should only early wake up command mode display\n");
  3293. return;
  3294. }
  3295. if (!sde_enc->crtc || (sde_enc->crtc->index
  3296. >= ARRAY_SIZE(priv->event_thread))) {
  3297. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  3298. sde_enc->crtc == NULL,
  3299. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  3300. return;
  3301. }
  3302. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  3303. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  3304. kthread_queue_work(&disp_thread->worker,
  3305. &sde_enc->early_wakeup_work);
  3306. SDE_ATRACE_END("queue_early_wakeup_work");
  3307. }
  3308. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3309. {
  3310. static const uint64_t timeout_us = 50000;
  3311. static const uint64_t sleep_us = 20;
  3312. struct sde_encoder_virt *sde_enc;
  3313. ktime_t cur_ktime, exp_ktime;
  3314. uint32_t line_count, tmp, i;
  3315. if (!drm_enc) {
  3316. SDE_ERROR("invalid encoder\n");
  3317. return -EINVAL;
  3318. }
  3319. sde_enc = to_sde_encoder_virt(drm_enc);
  3320. if (!sde_enc->cur_master ||
  3321. !sde_enc->cur_master->ops.get_line_count) {
  3322. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3323. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3324. return -EINVAL;
  3325. }
  3326. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3327. line_count = sde_enc->cur_master->ops.get_line_count(
  3328. sde_enc->cur_master);
  3329. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3330. tmp = line_count;
  3331. line_count = sde_enc->cur_master->ops.get_line_count(
  3332. sde_enc->cur_master);
  3333. if (line_count < tmp) {
  3334. SDE_EVT32(DRMID(drm_enc), line_count);
  3335. return 0;
  3336. }
  3337. cur_ktime = ktime_get();
  3338. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3339. break;
  3340. usleep_range(sleep_us / 2, sleep_us);
  3341. }
  3342. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3343. return -ETIMEDOUT;
  3344. }
  3345. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3346. {
  3347. struct drm_encoder *drm_enc;
  3348. struct sde_rm_hw_iter rm_iter;
  3349. bool lm_valid = false;
  3350. bool intf_valid = false;
  3351. if (!phys_enc || !phys_enc->parent) {
  3352. SDE_ERROR("invalid encoder\n");
  3353. return -EINVAL;
  3354. }
  3355. drm_enc = phys_enc->parent;
  3356. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3357. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3358. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3359. phys_enc->has_intf_te)) {
  3360. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3361. SDE_HW_BLK_INTF);
  3362. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3363. struct sde_hw_intf *hw_intf =
  3364. (struct sde_hw_intf *)rm_iter.hw;
  3365. if (!hw_intf)
  3366. continue;
  3367. if (phys_enc->hw_ctl->ops.update_bitmask)
  3368. phys_enc->hw_ctl->ops.update_bitmask(
  3369. phys_enc->hw_ctl,
  3370. SDE_HW_FLUSH_INTF,
  3371. hw_intf->idx, 1);
  3372. intf_valid = true;
  3373. }
  3374. if (!intf_valid) {
  3375. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3376. "intf not found to flush\n");
  3377. return -EFAULT;
  3378. }
  3379. } else {
  3380. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3381. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3382. struct sde_hw_mixer *hw_lm =
  3383. (struct sde_hw_mixer *)rm_iter.hw;
  3384. if (!hw_lm)
  3385. continue;
  3386. /* update LM flush for HW without INTF TE */
  3387. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3388. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3389. phys_enc->hw_ctl,
  3390. hw_lm->idx, 1);
  3391. lm_valid = true;
  3392. }
  3393. if (!lm_valid) {
  3394. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3395. "lm not found to flush\n");
  3396. return -EFAULT;
  3397. }
  3398. }
  3399. return 0;
  3400. }
  3401. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3402. struct sde_encoder_virt *sde_enc)
  3403. {
  3404. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3405. struct sde_hw_mdp *mdptop = NULL;
  3406. sde_enc->dynamic_hdr_updated = false;
  3407. if (sde_enc->cur_master) {
  3408. mdptop = sde_enc->cur_master->hw_mdptop;
  3409. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3410. sde_enc->cur_master->connector);
  3411. }
  3412. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3413. return;
  3414. if (mdptop->ops.set_hdr_plus_metadata) {
  3415. sde_enc->dynamic_hdr_updated = true;
  3416. mdptop->ops.set_hdr_plus_metadata(
  3417. mdptop, dhdr_meta->dynamic_hdr_payload,
  3418. dhdr_meta->dynamic_hdr_payload_size,
  3419. sde_enc->cur_master->intf_idx == INTF_0 ?
  3420. 0 : 1);
  3421. }
  3422. }
  3423. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3424. {
  3425. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3426. struct sde_encoder_phys *phys;
  3427. int i;
  3428. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3429. phys = sde_enc->phys_encs[i];
  3430. if (phys && phys->ops.hw_reset)
  3431. phys->ops.hw_reset(phys);
  3432. }
  3433. }
  3434. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3435. struct sde_encoder_kickoff_params *params)
  3436. {
  3437. struct sde_encoder_virt *sde_enc;
  3438. struct sde_encoder_phys *phys;
  3439. struct sde_kms *sde_kms = NULL;
  3440. struct sde_crtc *sde_crtc;
  3441. bool needs_hw_reset = false, is_cmd_mode;
  3442. int i, rc, ret = 0;
  3443. struct msm_display_info *disp_info;
  3444. if (!drm_enc || !params || !drm_enc->dev ||
  3445. !drm_enc->dev->dev_private) {
  3446. SDE_ERROR("invalid args\n");
  3447. return -EINVAL;
  3448. }
  3449. sde_enc = to_sde_encoder_virt(drm_enc);
  3450. sde_kms = sde_encoder_get_kms(drm_enc);
  3451. if (!sde_kms)
  3452. return -EINVAL;
  3453. disp_info = &sde_enc->disp_info;
  3454. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3455. SDE_DEBUG_ENC(sde_enc, "\n");
  3456. SDE_EVT32(DRMID(drm_enc));
  3457. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc,
  3458. MSM_DISPLAY_CMD_MODE);
  3459. if (sde_enc->cur_master && sde_enc->cur_master->connector
  3460. && is_cmd_mode)
  3461. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3462. sde_enc->cur_master->connector->state,
  3463. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3464. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3465. /* prepare for next kickoff, may include waiting on previous kickoff */
  3466. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3467. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3468. phys = sde_enc->phys_encs[i];
  3469. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3470. params->recovery_events_enabled =
  3471. sde_enc->recovery_events_enabled;
  3472. if (phys) {
  3473. if (phys->ops.prepare_for_kickoff) {
  3474. rc = phys->ops.prepare_for_kickoff(
  3475. phys, params);
  3476. if (rc)
  3477. ret = rc;
  3478. }
  3479. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3480. needs_hw_reset = true;
  3481. _sde_encoder_setup_dither(phys);
  3482. if (sde_enc->cur_master &&
  3483. sde_connector_is_qsync_updated(
  3484. sde_enc->cur_master->connector)) {
  3485. _helper_flush_qsync(phys);
  3486. if (is_cmd_mode)
  3487. _sde_encoder_update_rsc_client(drm_enc,
  3488. true);
  3489. }
  3490. }
  3491. }
  3492. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3493. if (rc) {
  3494. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3495. ret = rc;
  3496. goto end;
  3497. }
  3498. /* if any phys needs reset, reset all phys, in-order */
  3499. if (needs_hw_reset)
  3500. sde_encoder_needs_hw_reset(drm_enc);
  3501. _sde_encoder_update_master(drm_enc, params);
  3502. _sde_encoder_update_roi(drm_enc);
  3503. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3504. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3505. if (rc) {
  3506. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3507. sde_enc->cur_master->connector->base.id,
  3508. rc);
  3509. ret = rc;
  3510. }
  3511. }
  3512. if (sde_enc->cur_master &&
  3513. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3514. !sde_enc->cur_master->cont_splash_enabled)) {
  3515. rc = sde_encoder_dce_setup(sde_enc, params);
  3516. if (rc) {
  3517. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3518. ret = rc;
  3519. }
  3520. }
  3521. sde_encoder_dce_flush(sde_enc);
  3522. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3523. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3524. sde_enc->cur_master, sde_kms->qdss_enabled);
  3525. end:
  3526. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3527. return ret;
  3528. }
  3529. /**
  3530. * _sde_encoder_reset_ctl_hw - reset h/w configuration for all ctl's associated
  3531. * with the specified encoder, and unstage all pipes from it
  3532. * @encoder: encoder pointer
  3533. * Returns: 0 on success
  3534. */
  3535. static int _sde_encoder_reset_ctl_hw(struct drm_encoder *drm_enc)
  3536. {
  3537. struct sde_encoder_virt *sde_enc;
  3538. struct sde_encoder_phys *phys;
  3539. unsigned int i;
  3540. int rc = 0;
  3541. if (!drm_enc) {
  3542. SDE_ERROR("invalid encoder\n");
  3543. return -EINVAL;
  3544. }
  3545. sde_enc = to_sde_encoder_virt(drm_enc);
  3546. SDE_ATRACE_BEGIN("encoder_release_lm");
  3547. SDE_DEBUG_ENC(sde_enc, "\n");
  3548. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3549. phys = sde_enc->phys_encs[i];
  3550. if (!phys)
  3551. continue;
  3552. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0);
  3553. rc = sde_encoder_helper_reset_mixers(phys, NULL);
  3554. if (rc)
  3555. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  3556. }
  3557. SDE_ATRACE_END("encoder_release_lm");
  3558. return rc;
  3559. }
  3560. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool is_error,
  3561. bool config_changed)
  3562. {
  3563. struct sde_encoder_virt *sde_enc;
  3564. struct sde_encoder_phys *phys;
  3565. unsigned int i;
  3566. if (!drm_enc) {
  3567. SDE_ERROR("invalid encoder\n");
  3568. return;
  3569. }
  3570. SDE_ATRACE_BEGIN("encoder_kickoff");
  3571. sde_enc = to_sde_encoder_virt(drm_enc);
  3572. SDE_DEBUG_ENC(sde_enc, "\n");
  3573. /* create a 'no pipes' commit to release buffers on errors */
  3574. if (is_error)
  3575. _sde_encoder_reset_ctl_hw(drm_enc);
  3576. if (sde_enc->delay_kickoff) {
  3577. u32 loop_count = 20;
  3578. u32 sleep = DELAY_KICKOFF_POLL_TIMEOUT_US / loop_count;
  3579. for (i = 0; i < loop_count; i++) {
  3580. usleep_range(sleep, sleep * 2);
  3581. if (!sde_enc->delay_kickoff)
  3582. break;
  3583. }
  3584. SDE_EVT32(DRMID(drm_enc), i, SDE_EVTLOG_FUNC_CASE1);
  3585. }
  3586. /* All phys encs are ready to go, trigger the kickoff */
  3587. _sde_encoder_kickoff_phys(sde_enc, config_changed);
  3588. /* allow phys encs to handle any post-kickoff business */
  3589. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3590. phys = sde_enc->phys_encs[i];
  3591. if (phys && phys->ops.handle_post_kickoff)
  3592. phys->ops.handle_post_kickoff(phys);
  3593. }
  3594. SDE_ATRACE_END("encoder_kickoff");
  3595. }
  3596. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3597. struct sde_hw_pp_vsync_info *info)
  3598. {
  3599. struct sde_encoder_virt *sde_enc;
  3600. struct sde_encoder_phys *phys;
  3601. int i, ret;
  3602. if (!drm_enc || !info)
  3603. return;
  3604. sde_enc = to_sde_encoder_virt(drm_enc);
  3605. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3606. phys = sde_enc->phys_encs[i];
  3607. if (phys && phys->hw_intf && phys->hw_pp
  3608. && phys->hw_intf->ops.get_vsync_info) {
  3609. ret = phys->hw_intf->ops.get_vsync_info(
  3610. phys->hw_intf, &info[i]);
  3611. if (!ret) {
  3612. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3613. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3614. }
  3615. }
  3616. }
  3617. }
  3618. void sde_encoder_get_transfer_time(struct drm_encoder *drm_enc,
  3619. u32 *transfer_time_us)
  3620. {
  3621. struct sde_encoder_virt *sde_enc;
  3622. struct msm_mode_info *info;
  3623. if (!drm_enc || !transfer_time_us) {
  3624. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  3625. !transfer_time_us);
  3626. return;
  3627. }
  3628. sde_enc = to_sde_encoder_virt(drm_enc);
  3629. info = &sde_enc->mode_info;
  3630. *transfer_time_us = info->mdp_transfer_time_us;
  3631. }
  3632. int sde_encoder_get_avr_status(struct drm_encoder *drm_enc)
  3633. {
  3634. struct sde_encoder_virt *sde_enc;
  3635. struct sde_encoder_phys *master;
  3636. bool is_vid_mode;
  3637. if (!drm_enc)
  3638. return -EINVAL;
  3639. sde_enc = to_sde_encoder_virt(drm_enc);
  3640. master = sde_enc->cur_master;
  3641. is_vid_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CAP_VID_MODE);
  3642. if (!master || !is_vid_mode || !sde_connector_get_qsync_mode(master->connector))
  3643. return -ENODATA;
  3644. if (!master->hw_intf->ops.get_avr_status)
  3645. return -EOPNOTSUPP;
  3646. return master->hw_intf->ops.get_avr_status(master->hw_intf);
  3647. }
  3648. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3649. struct drm_framebuffer *fb)
  3650. {
  3651. struct drm_encoder *drm_enc;
  3652. struct sde_hw_mixer_cfg mixer;
  3653. struct sde_rm_hw_iter lm_iter;
  3654. bool lm_valid = false;
  3655. if (!phys_enc || !phys_enc->parent) {
  3656. SDE_ERROR("invalid encoder\n");
  3657. return -EINVAL;
  3658. }
  3659. drm_enc = phys_enc->parent;
  3660. memset(&mixer, 0, sizeof(mixer));
  3661. /* reset associated CTL/LMs */
  3662. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3663. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3664. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3665. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3666. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  3667. if (!hw_lm)
  3668. continue;
  3669. /* need to flush LM to remove it */
  3670. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3671. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3672. phys_enc->hw_ctl,
  3673. hw_lm->idx, 1);
  3674. if (fb) {
  3675. /* assume a single LM if targeting a frame buffer */
  3676. if (lm_valid)
  3677. continue;
  3678. mixer.out_height = fb->height;
  3679. mixer.out_width = fb->width;
  3680. if (hw_lm->ops.setup_mixer_out)
  3681. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  3682. }
  3683. lm_valid = true;
  3684. /* only enable border color on LM */
  3685. if (phys_enc->hw_ctl->ops.setup_blendstage)
  3686. phys_enc->hw_ctl->ops.setup_blendstage(
  3687. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  3688. }
  3689. if (!lm_valid) {
  3690. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  3691. return -EFAULT;
  3692. }
  3693. return 0;
  3694. }
  3695. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  3696. {
  3697. struct sde_encoder_virt *sde_enc;
  3698. struct sde_encoder_phys *phys;
  3699. int i, rc = 0, ret = 0;
  3700. struct sde_hw_ctl *ctl;
  3701. if (!drm_enc) {
  3702. SDE_ERROR("invalid encoder\n");
  3703. return -EINVAL;
  3704. }
  3705. sde_enc = to_sde_encoder_virt(drm_enc);
  3706. /* update the qsync parameters for the current frame */
  3707. if (sde_enc->cur_master)
  3708. sde_connector_set_qsync_params(
  3709. sde_enc->cur_master->connector);
  3710. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3711. phys = sde_enc->phys_encs[i];
  3712. if (phys && phys->ops.prepare_commit)
  3713. phys->ops.prepare_commit(phys);
  3714. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3715. ret = -ETIMEDOUT;
  3716. if (phys && phys->hw_ctl) {
  3717. ctl = phys->hw_ctl;
  3718. /*
  3719. * avoid clearing the pending flush during the first
  3720. * frame update after idle power collpase as the
  3721. * restore path would have updated the pending flush
  3722. */
  3723. if (!sde_enc->idle_pc_restore &&
  3724. ctl->ops.clear_pending_flush)
  3725. ctl->ops.clear_pending_flush(ctl);
  3726. }
  3727. }
  3728. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3729. rc = sde_connector_prepare_commit(
  3730. sde_enc->cur_master->connector);
  3731. if (rc)
  3732. SDE_ERROR_ENC(sde_enc,
  3733. "prepare commit failed conn %d rc %d\n",
  3734. sde_enc->cur_master->connector->base.id,
  3735. rc);
  3736. }
  3737. return ret;
  3738. }
  3739. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  3740. bool enable, u32 frame_count)
  3741. {
  3742. if (!phys_enc)
  3743. return;
  3744. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  3745. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  3746. enable, frame_count);
  3747. }
  3748. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  3749. bool nonblock, u32 *misr_value)
  3750. {
  3751. if (!phys_enc)
  3752. return -EINVAL;
  3753. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  3754. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  3755. nonblock, misr_value) : -ENOTSUPP;
  3756. }
  3757. #ifdef CONFIG_DEBUG_FS
  3758. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  3759. {
  3760. struct sde_encoder_virt *sde_enc;
  3761. int i;
  3762. if (!s || !s->private)
  3763. return -EINVAL;
  3764. sde_enc = s->private;
  3765. mutex_lock(&sde_enc->enc_lock);
  3766. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3767. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3768. if (!phys)
  3769. continue;
  3770. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  3771. phys->intf_idx - INTF_0,
  3772. atomic_read(&phys->vsync_cnt),
  3773. atomic_read(&phys->underrun_cnt));
  3774. switch (phys->intf_mode) {
  3775. case INTF_MODE_VIDEO:
  3776. seq_puts(s, "mode: video\n");
  3777. break;
  3778. case INTF_MODE_CMD:
  3779. seq_puts(s, "mode: command\n");
  3780. break;
  3781. case INTF_MODE_WB_BLOCK:
  3782. seq_puts(s, "mode: wb block\n");
  3783. break;
  3784. case INTF_MODE_WB_LINE:
  3785. seq_puts(s, "mode: wb line\n");
  3786. break;
  3787. default:
  3788. seq_puts(s, "mode: ???\n");
  3789. break;
  3790. }
  3791. }
  3792. mutex_unlock(&sde_enc->enc_lock);
  3793. return 0;
  3794. }
  3795. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  3796. struct file *file)
  3797. {
  3798. return single_open(file, _sde_encoder_status_show, inode->i_private);
  3799. }
  3800. static ssize_t _sde_encoder_misr_setup(struct file *file,
  3801. const char __user *user_buf, size_t count, loff_t *ppos)
  3802. {
  3803. struct sde_encoder_virt *sde_enc;
  3804. char buf[MISR_BUFF_SIZE + 1];
  3805. size_t buff_copy;
  3806. u32 frame_count, enable;
  3807. struct sde_kms *sde_kms = NULL;
  3808. struct drm_encoder *drm_enc;
  3809. if (!file || !file->private_data)
  3810. return -EINVAL;
  3811. sde_enc = file->private_data;
  3812. if (!sde_enc)
  3813. return -EINVAL;
  3814. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3815. if (!sde_kms)
  3816. return -EINVAL;
  3817. drm_enc = &sde_enc->base;
  3818. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3819. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  3820. return -ENOTSUPP;
  3821. }
  3822. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  3823. if (copy_from_user(buf, user_buf, buff_copy))
  3824. return -EINVAL;
  3825. buf[buff_copy] = 0; /* end of string */
  3826. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  3827. return -EINVAL;
  3828. sde_enc->misr_enable = enable;
  3829. sde_enc->misr_reconfigure = true;
  3830. sde_enc->misr_frame_count = frame_count;
  3831. return count;
  3832. }
  3833. static ssize_t _sde_encoder_misr_read(struct file *file,
  3834. char __user *user_buff, size_t count, loff_t *ppos)
  3835. {
  3836. struct sde_encoder_virt *sde_enc;
  3837. struct sde_kms *sde_kms = NULL;
  3838. struct drm_encoder *drm_enc;
  3839. int i = 0, len = 0;
  3840. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  3841. int rc;
  3842. if (*ppos)
  3843. return 0;
  3844. if (!file || !file->private_data)
  3845. return -EINVAL;
  3846. sde_enc = file->private_data;
  3847. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3848. if (!sde_kms)
  3849. return -EINVAL;
  3850. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3851. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  3852. return -ENOTSUPP;
  3853. }
  3854. drm_enc = &sde_enc->base;
  3855. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3856. if (rc < 0)
  3857. return rc;
  3858. if (!sde_enc->misr_enable) {
  3859. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3860. "disabled\n");
  3861. goto buff_check;
  3862. }
  3863. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3864. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3865. u32 misr_value = 0;
  3866. if (!phys || !phys->ops.collect_misr) {
  3867. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3868. "invalid\n");
  3869. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  3870. continue;
  3871. }
  3872. rc = phys->ops.collect_misr(phys, false, &misr_value);
  3873. if (rc) {
  3874. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3875. "invalid\n");
  3876. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  3877. rc);
  3878. continue;
  3879. } else {
  3880. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3881. "Intf idx:%d\n",
  3882. phys->intf_idx - INTF_0);
  3883. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3884. "0x%x\n", misr_value);
  3885. }
  3886. }
  3887. buff_check:
  3888. if (count <= len) {
  3889. len = 0;
  3890. goto end;
  3891. }
  3892. if (copy_to_user(user_buff, buf, len)) {
  3893. len = -EFAULT;
  3894. goto end;
  3895. }
  3896. *ppos += len; /* increase offset */
  3897. end:
  3898. pm_runtime_put_sync(drm_enc->dev->dev);
  3899. return len;
  3900. }
  3901. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3902. {
  3903. struct sde_encoder_virt *sde_enc;
  3904. struct sde_kms *sde_kms;
  3905. int i;
  3906. static const struct file_operations debugfs_status_fops = {
  3907. .open = _sde_encoder_debugfs_status_open,
  3908. .read = seq_read,
  3909. .llseek = seq_lseek,
  3910. .release = single_release,
  3911. };
  3912. static const struct file_operations debugfs_misr_fops = {
  3913. .open = simple_open,
  3914. .read = _sde_encoder_misr_read,
  3915. .write = _sde_encoder_misr_setup,
  3916. };
  3917. char name[SDE_NAME_SIZE];
  3918. if (!drm_enc) {
  3919. SDE_ERROR("invalid encoder\n");
  3920. return -EINVAL;
  3921. }
  3922. sde_enc = to_sde_encoder_virt(drm_enc);
  3923. sde_kms = sde_encoder_get_kms(drm_enc);
  3924. if (!sde_kms) {
  3925. SDE_ERROR("invalid sde_kms\n");
  3926. return -EINVAL;
  3927. }
  3928. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  3929. /* create overall sub-directory for the encoder */
  3930. sde_enc->debugfs_root = debugfs_create_dir(name,
  3931. drm_enc->dev->primary->debugfs_root);
  3932. if (!sde_enc->debugfs_root)
  3933. return -ENOMEM;
  3934. /* don't error check these */
  3935. debugfs_create_file("status", 0400,
  3936. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  3937. debugfs_create_file("misr_data", 0600,
  3938. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  3939. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  3940. &sde_enc->idle_pc_enabled);
  3941. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  3942. &sde_enc->frame_trigger_mode);
  3943. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3944. if (sde_enc->phys_encs[i] &&
  3945. sde_enc->phys_encs[i]->ops.late_register)
  3946. sde_enc->phys_encs[i]->ops.late_register(
  3947. sde_enc->phys_encs[i],
  3948. sde_enc->debugfs_root);
  3949. return 0;
  3950. }
  3951. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3952. {
  3953. struct sde_encoder_virt *sde_enc;
  3954. if (!drm_enc)
  3955. return;
  3956. sde_enc = to_sde_encoder_virt(drm_enc);
  3957. debugfs_remove_recursive(sde_enc->debugfs_root);
  3958. }
  3959. #else
  3960. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3961. {
  3962. return 0;
  3963. }
  3964. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3965. {
  3966. }
  3967. #endif
  3968. static int sde_encoder_late_register(struct drm_encoder *encoder)
  3969. {
  3970. return _sde_encoder_init_debugfs(encoder);
  3971. }
  3972. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  3973. {
  3974. _sde_encoder_destroy_debugfs(encoder);
  3975. }
  3976. static int sde_encoder_virt_add_phys_encs(
  3977. struct msm_display_info *disp_info,
  3978. struct sde_encoder_virt *sde_enc,
  3979. struct sde_enc_phys_init_params *params)
  3980. {
  3981. struct sde_encoder_phys *enc = NULL;
  3982. u32 display_caps = disp_info->capabilities;
  3983. SDE_DEBUG_ENC(sde_enc, "\n");
  3984. /*
  3985. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  3986. * in this function, check up-front.
  3987. */
  3988. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  3989. ARRAY_SIZE(sde_enc->phys_encs)) {
  3990. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  3991. sde_enc->num_phys_encs);
  3992. return -EINVAL;
  3993. }
  3994. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  3995. enc = sde_encoder_phys_vid_init(params);
  3996. if (IS_ERR_OR_NULL(enc)) {
  3997. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  3998. PTR_ERR(enc));
  3999. return !enc ? -EINVAL : PTR_ERR(enc);
  4000. }
  4001. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4002. }
  4003. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4004. enc = sde_encoder_phys_cmd_init(params);
  4005. if (IS_ERR_OR_NULL(enc)) {
  4006. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4007. PTR_ERR(enc));
  4008. return !enc ? -EINVAL : PTR_ERR(enc);
  4009. }
  4010. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4011. }
  4012. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4013. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4014. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4015. else
  4016. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4017. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4018. ++sde_enc->num_phys_encs;
  4019. return 0;
  4020. }
  4021. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4022. struct sde_enc_phys_init_params *params)
  4023. {
  4024. struct sde_encoder_phys *enc = NULL;
  4025. if (!sde_enc) {
  4026. SDE_ERROR("invalid encoder\n");
  4027. return -EINVAL;
  4028. }
  4029. SDE_DEBUG_ENC(sde_enc, "\n");
  4030. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4031. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4032. sde_enc->num_phys_encs);
  4033. return -EINVAL;
  4034. }
  4035. enc = sde_encoder_phys_wb_init(params);
  4036. if (IS_ERR_OR_NULL(enc)) {
  4037. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4038. PTR_ERR(enc));
  4039. return !enc ? -EINVAL : PTR_ERR(enc);
  4040. }
  4041. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4042. ++sde_enc->num_phys_encs;
  4043. return 0;
  4044. }
  4045. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4046. struct sde_kms *sde_kms,
  4047. struct msm_display_info *disp_info,
  4048. int *drm_enc_mode)
  4049. {
  4050. int ret = 0;
  4051. int i = 0;
  4052. enum sde_intf_type intf_type;
  4053. struct sde_encoder_virt_ops parent_ops = {
  4054. sde_encoder_vblank_callback,
  4055. sde_encoder_underrun_callback,
  4056. sde_encoder_frame_done_callback,
  4057. sde_encoder_get_qsync_fps_callback,
  4058. };
  4059. struct sde_enc_phys_init_params phys_params;
  4060. if (!sde_enc || !sde_kms) {
  4061. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4062. !sde_enc, !sde_kms);
  4063. return -EINVAL;
  4064. }
  4065. memset(&phys_params, 0, sizeof(phys_params));
  4066. phys_params.sde_kms = sde_kms;
  4067. phys_params.parent = &sde_enc->base;
  4068. phys_params.parent_ops = parent_ops;
  4069. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4070. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4071. SDE_DEBUG("\n");
  4072. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4073. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4074. intf_type = INTF_DSI;
  4075. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4076. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4077. intf_type = INTF_HDMI;
  4078. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4079. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4080. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4081. else
  4082. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4083. intf_type = INTF_DP;
  4084. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4085. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4086. intf_type = INTF_WB;
  4087. } else {
  4088. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4089. return -EINVAL;
  4090. }
  4091. WARN_ON(disp_info->num_of_h_tiles < 1);
  4092. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4093. sde_enc->te_source = disp_info->te_source;
  4094. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4095. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  4096. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  4097. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  4098. sde_enc->input_event_enabled = sde_kms->catalog->wakeup_with_touch;
  4099. mutex_lock(&sde_enc->enc_lock);
  4100. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4101. /*
  4102. * Left-most tile is at index 0, content is controller id
  4103. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4104. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4105. */
  4106. u32 controller_id = disp_info->h_tile_instance[i];
  4107. if (disp_info->num_of_h_tiles > 1) {
  4108. if (i == 0)
  4109. phys_params.split_role = ENC_ROLE_MASTER;
  4110. else
  4111. phys_params.split_role = ENC_ROLE_SLAVE;
  4112. } else {
  4113. phys_params.split_role = ENC_ROLE_SOLO;
  4114. }
  4115. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4116. i, controller_id, phys_params.split_role);
  4117. if (sde_enc->ops.phys_init) {
  4118. struct sde_encoder_phys *enc;
  4119. enc = sde_enc->ops.phys_init(intf_type,
  4120. controller_id,
  4121. &phys_params);
  4122. if (enc) {
  4123. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4124. enc;
  4125. ++sde_enc->num_phys_encs;
  4126. } else
  4127. SDE_ERROR_ENC(sde_enc,
  4128. "failed to add phys encs\n");
  4129. continue;
  4130. }
  4131. if (intf_type == INTF_WB) {
  4132. phys_params.intf_idx = INTF_MAX;
  4133. phys_params.wb_idx = sde_encoder_get_wb(
  4134. sde_kms->catalog,
  4135. intf_type, controller_id);
  4136. if (phys_params.wb_idx == WB_MAX) {
  4137. SDE_ERROR_ENC(sde_enc,
  4138. "could not get wb: type %d, id %d\n",
  4139. intf_type, controller_id);
  4140. ret = -EINVAL;
  4141. }
  4142. } else {
  4143. phys_params.wb_idx = WB_MAX;
  4144. phys_params.intf_idx = sde_encoder_get_intf(
  4145. sde_kms->catalog, intf_type,
  4146. controller_id);
  4147. if (phys_params.intf_idx == INTF_MAX) {
  4148. SDE_ERROR_ENC(sde_enc,
  4149. "could not get wb: type %d, id %d\n",
  4150. intf_type, controller_id);
  4151. ret = -EINVAL;
  4152. }
  4153. }
  4154. if (!ret) {
  4155. if (intf_type == INTF_WB)
  4156. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4157. &phys_params);
  4158. else
  4159. ret = sde_encoder_virt_add_phys_encs(
  4160. disp_info,
  4161. sde_enc,
  4162. &phys_params);
  4163. if (ret)
  4164. SDE_ERROR_ENC(sde_enc,
  4165. "failed to add phys encs\n");
  4166. }
  4167. }
  4168. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4169. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4170. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4171. if (vid_phys) {
  4172. atomic_set(&vid_phys->vsync_cnt, 0);
  4173. atomic_set(&vid_phys->underrun_cnt, 0);
  4174. }
  4175. if (cmd_phys) {
  4176. atomic_set(&cmd_phys->vsync_cnt, 0);
  4177. atomic_set(&cmd_phys->underrun_cnt, 0);
  4178. }
  4179. }
  4180. mutex_unlock(&sde_enc->enc_lock);
  4181. return ret;
  4182. }
  4183. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4184. .mode_set = sde_encoder_virt_mode_set,
  4185. .disable = sde_encoder_virt_disable,
  4186. .enable = sde_encoder_virt_enable,
  4187. .atomic_check = sde_encoder_virt_atomic_check,
  4188. };
  4189. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4190. .destroy = sde_encoder_destroy,
  4191. .late_register = sde_encoder_late_register,
  4192. .early_unregister = sde_encoder_early_unregister,
  4193. };
  4194. struct drm_encoder *sde_encoder_init_with_ops(
  4195. struct drm_device *dev,
  4196. struct msm_display_info *disp_info,
  4197. const struct sde_encoder_ops *ops)
  4198. {
  4199. struct msm_drm_private *priv = dev->dev_private;
  4200. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4201. struct drm_encoder *drm_enc = NULL;
  4202. struct sde_encoder_virt *sde_enc = NULL;
  4203. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4204. char name[SDE_NAME_SIZE];
  4205. int ret = 0, i, intf_index = INTF_MAX;
  4206. struct sde_encoder_phys *phys = NULL;
  4207. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4208. if (!sde_enc) {
  4209. ret = -ENOMEM;
  4210. goto fail;
  4211. }
  4212. if (ops)
  4213. sde_enc->ops = *ops;
  4214. mutex_init(&sde_enc->enc_lock);
  4215. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4216. &drm_enc_mode);
  4217. if (ret)
  4218. goto fail;
  4219. sde_enc->cur_master = NULL;
  4220. spin_lock_init(&sde_enc->enc_spinlock);
  4221. mutex_init(&sde_enc->vblank_ctl_lock);
  4222. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4223. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4224. drm_enc = &sde_enc->base;
  4225. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4226. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4227. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4228. phys = sde_enc->phys_encs[i];
  4229. if (!phys)
  4230. continue;
  4231. if (phys->ops.is_master && phys->ops.is_master(phys))
  4232. intf_index = phys->intf_idx - INTF_0;
  4233. }
  4234. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4235. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4236. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4237. SDE_RSC_PRIMARY_DISP_CLIENT :
  4238. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4239. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4240. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4241. PTR_ERR(sde_enc->rsc_client));
  4242. sde_enc->rsc_client = NULL;
  4243. }
  4244. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  4245. sde_enc->input_event_enabled) {
  4246. ret = _sde_encoder_input_handler(sde_enc);
  4247. if (ret)
  4248. SDE_ERROR(
  4249. "input handler registration failed, rc = %d\n", ret);
  4250. }
  4251. mutex_init(&sde_enc->rc_lock);
  4252. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4253. sde_encoder_off_work);
  4254. sde_enc->vblank_enabled = false;
  4255. sde_enc->qdss_status = false;
  4256. kthread_init_work(&sde_enc->input_event_work,
  4257. sde_encoder_input_event_work_handler);
  4258. kthread_init_work(&sde_enc->early_wakeup_work,
  4259. sde_encoder_early_wakeup_work_handler);
  4260. kthread_init_work(&sde_enc->esd_trigger_work,
  4261. sde_encoder_esd_trigger_work_handler);
  4262. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4263. SDE_DEBUG_ENC(sde_enc, "created\n");
  4264. return drm_enc;
  4265. fail:
  4266. SDE_ERROR("failed to create encoder\n");
  4267. if (drm_enc)
  4268. sde_encoder_destroy(drm_enc);
  4269. return ERR_PTR(ret);
  4270. }
  4271. struct drm_encoder *sde_encoder_init(
  4272. struct drm_device *dev,
  4273. struct msm_display_info *disp_info)
  4274. {
  4275. return sde_encoder_init_with_ops(dev, disp_info, NULL);
  4276. }
  4277. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4278. enum msm_event_wait event)
  4279. {
  4280. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4281. struct sde_encoder_virt *sde_enc = NULL;
  4282. int i, ret = 0;
  4283. char atrace_buf[32];
  4284. if (!drm_enc) {
  4285. SDE_ERROR("invalid encoder\n");
  4286. return -EINVAL;
  4287. }
  4288. sde_enc = to_sde_encoder_virt(drm_enc);
  4289. SDE_DEBUG_ENC(sde_enc, "\n");
  4290. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4291. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4292. switch (event) {
  4293. case MSM_ENC_COMMIT_DONE:
  4294. fn_wait = phys->ops.wait_for_commit_done;
  4295. break;
  4296. case MSM_ENC_TX_COMPLETE:
  4297. fn_wait = phys->ops.wait_for_tx_complete;
  4298. break;
  4299. case MSM_ENC_VBLANK:
  4300. fn_wait = phys->ops.wait_for_vblank;
  4301. break;
  4302. case MSM_ENC_ACTIVE_REGION:
  4303. fn_wait = phys->ops.wait_for_active;
  4304. break;
  4305. default:
  4306. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4307. event);
  4308. return -EINVAL;
  4309. }
  4310. if (phys && fn_wait) {
  4311. snprintf(atrace_buf, sizeof(atrace_buf),
  4312. "wait_completion_event_%d", event);
  4313. SDE_ATRACE_BEGIN(atrace_buf);
  4314. ret = fn_wait(phys);
  4315. SDE_ATRACE_END(atrace_buf);
  4316. if (ret)
  4317. return ret;
  4318. }
  4319. }
  4320. return ret;
  4321. }
  4322. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4323. u64 *l_bound, u64 *u_bound)
  4324. {
  4325. struct sde_encoder_virt *sde_enc;
  4326. u64 jitter_ns, frametime_ns;
  4327. struct msm_mode_info *info;
  4328. if (!drm_enc) {
  4329. SDE_ERROR("invalid encoder\n");
  4330. return;
  4331. }
  4332. sde_enc = to_sde_encoder_virt(drm_enc);
  4333. info = &sde_enc->mode_info;
  4334. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4335. jitter_ns = info->jitter_numer * frametime_ns;
  4336. do_div(jitter_ns, info->jitter_denom * 100);
  4337. *l_bound = frametime_ns - jitter_ns;
  4338. *u_bound = frametime_ns + jitter_ns;
  4339. }
  4340. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4341. {
  4342. struct sde_encoder_virt *sde_enc;
  4343. if (!drm_enc) {
  4344. SDE_ERROR("invalid encoder\n");
  4345. return 0;
  4346. }
  4347. sde_enc = to_sde_encoder_virt(drm_enc);
  4348. return sde_enc->mode_info.frame_rate;
  4349. }
  4350. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4351. {
  4352. struct sde_encoder_virt *sde_enc = NULL;
  4353. int i;
  4354. if (!encoder) {
  4355. SDE_ERROR("invalid encoder\n");
  4356. return INTF_MODE_NONE;
  4357. }
  4358. sde_enc = to_sde_encoder_virt(encoder);
  4359. if (sde_enc->cur_master)
  4360. return sde_enc->cur_master->intf_mode;
  4361. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4362. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4363. if (phys)
  4364. return phys->intf_mode;
  4365. }
  4366. return INTF_MODE_NONE;
  4367. }
  4368. u32 sde_encoder_get_frame_count(struct drm_encoder *encoder)
  4369. {
  4370. struct sde_encoder_virt *sde_enc = NULL;
  4371. struct sde_encoder_phys *phys;
  4372. if (!encoder) {
  4373. SDE_ERROR("invalid encoder\n");
  4374. return 0;
  4375. }
  4376. sde_enc = to_sde_encoder_virt(encoder);
  4377. phys = sde_enc->cur_master;
  4378. return phys ? atomic_read(&phys->vsync_cnt) : 0;
  4379. }
  4380. bool sde_encoder_get_vblank_timestamp(struct drm_encoder *encoder,
  4381. ktime_t *tvblank)
  4382. {
  4383. struct sde_encoder_virt *sde_enc = NULL;
  4384. struct sde_encoder_phys *phys;
  4385. if (!encoder) {
  4386. SDE_ERROR("invalid encoder\n");
  4387. return false;
  4388. }
  4389. sde_enc = to_sde_encoder_virt(encoder);
  4390. phys = sde_enc->cur_master;
  4391. if (!phys)
  4392. return false;
  4393. *tvblank = phys->last_vsync_timestamp;
  4394. return *tvblank ? true : false;
  4395. }
  4396. static void _sde_encoder_cache_hw_res_cont_splash(
  4397. struct drm_encoder *encoder,
  4398. struct sde_kms *sde_kms)
  4399. {
  4400. int i, idx;
  4401. struct sde_encoder_virt *sde_enc;
  4402. struct sde_encoder_phys *phys_enc;
  4403. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4404. sde_enc = to_sde_encoder_virt(encoder);
  4405. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4406. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4407. sde_enc->hw_pp[i] = NULL;
  4408. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4409. break;
  4410. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4411. }
  4412. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4413. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4414. sde_enc->hw_dsc[i] = NULL;
  4415. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4416. break;
  4417. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4418. }
  4419. /*
  4420. * If we have multiple phys encoders with one controller, make
  4421. * sure to populate the controller pointer in both phys encoders.
  4422. */
  4423. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4424. phys_enc = sde_enc->phys_encs[idx];
  4425. phys_enc->hw_ctl = NULL;
  4426. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4427. SDE_HW_BLK_CTL);
  4428. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4429. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4430. phys_enc->hw_ctl =
  4431. (struct sde_hw_ctl *) ctl_iter.hw;
  4432. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4433. phys_enc->intf_idx, phys_enc->hw_ctl);
  4434. }
  4435. }
  4436. }
  4437. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4438. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4439. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4440. phys->hw_intf = NULL;
  4441. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4442. break;
  4443. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4444. }
  4445. }
  4446. /**
  4447. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4448. * device bootup when cont_splash is enabled
  4449. * @drm_enc: Pointer to drm encoder structure
  4450. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4451. * @enable: boolean indicates enable or displae state of splash
  4452. * @Return: true if successful in updating the encoder structure
  4453. */
  4454. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4455. struct sde_splash_display *splash_display, bool enable)
  4456. {
  4457. struct sde_encoder_virt *sde_enc;
  4458. struct msm_drm_private *priv;
  4459. struct sde_kms *sde_kms;
  4460. struct drm_connector *conn = NULL;
  4461. struct sde_connector *sde_conn = NULL;
  4462. struct sde_connector_state *sde_conn_state = NULL;
  4463. struct drm_display_mode *drm_mode = NULL;
  4464. struct sde_encoder_phys *phys_enc;
  4465. struct drm_bridge *bridge;
  4466. int ret = 0, i;
  4467. if (!encoder) {
  4468. SDE_ERROR("invalid drm enc\n");
  4469. return -EINVAL;
  4470. }
  4471. sde_enc = to_sde_encoder_virt(encoder);
  4472. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4473. if (!sde_kms) {
  4474. SDE_ERROR("invalid sde_kms\n");
  4475. return -EINVAL;
  4476. }
  4477. priv = encoder->dev->dev_private;
  4478. if (!priv->num_connectors) {
  4479. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4480. return -EINVAL;
  4481. }
  4482. SDE_DEBUG_ENC(sde_enc,
  4483. "num of connectors: %d\n", priv->num_connectors);
  4484. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4485. if (!enable) {
  4486. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4487. phys_enc = sde_enc->phys_encs[i];
  4488. if (phys_enc)
  4489. phys_enc->cont_splash_enabled = false;
  4490. }
  4491. return ret;
  4492. }
  4493. if (!splash_display) {
  4494. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4495. return -EINVAL;
  4496. }
  4497. for (i = 0; i < priv->num_connectors; i++) {
  4498. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4499. priv->connectors[i]->base.id);
  4500. sde_conn = to_sde_connector(priv->connectors[i]);
  4501. if (!sde_conn->encoder) {
  4502. SDE_DEBUG_ENC(sde_enc,
  4503. "encoder not attached to connector\n");
  4504. continue;
  4505. }
  4506. if (sde_conn->encoder->base.id
  4507. == encoder->base.id) {
  4508. conn = (priv->connectors[i]);
  4509. break;
  4510. }
  4511. }
  4512. if (!conn || !conn->state) {
  4513. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4514. return -EINVAL;
  4515. }
  4516. sde_conn_state = to_sde_connector_state(conn->state);
  4517. if (!sde_conn->ops.get_mode_info) {
  4518. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4519. return -EINVAL;
  4520. }
  4521. drm_mode = &encoder->crtc->state->adjusted_mode;
  4522. ret = sde_connector_get_mode_info(&sde_conn->base,
  4523. drm_mode, &sde_conn_state->mode_info);
  4524. if (ret) {
  4525. SDE_ERROR_ENC(sde_enc,
  4526. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4527. return ret;
  4528. }
  4529. if (sde_conn->encoder) {
  4530. conn->state->best_encoder = sde_conn->encoder;
  4531. SDE_DEBUG_ENC(sde_enc,
  4532. "configured cstate->best_encoder to ID = %d\n",
  4533. conn->state->best_encoder->base.id);
  4534. } else {
  4535. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4536. conn->base.id);
  4537. }
  4538. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4539. conn->state, false);
  4540. if (ret) {
  4541. SDE_ERROR_ENC(sde_enc,
  4542. "failed to reserve hw resources, %d\n", ret);
  4543. return ret;
  4544. }
  4545. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4546. sde_connector_get_topology_name(conn));
  4547. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4548. drm_mode->hdisplay, drm_mode->vdisplay);
  4549. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4550. bridge = drm_bridge_chain_get_first_bridge(encoder);
  4551. if (bridge) {
  4552. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4553. /*
  4554. * For cont-splash use case, we update the mode
  4555. * configurations manually. This will skip the
  4556. * usually mode set call when actual frame is
  4557. * pushed from framework. The bridge needs to
  4558. * be updated with the current drm mode by
  4559. * calling the bridge mode set ops.
  4560. */
  4561. drm_bridge_chain_mode_set(bridge, drm_mode, drm_mode);
  4562. } else {
  4563. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4564. }
  4565. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4566. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4567. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4568. if (!phys) {
  4569. SDE_ERROR_ENC(sde_enc,
  4570. "phys encoders not initialized\n");
  4571. return -EINVAL;
  4572. }
  4573. /* update connector for master and slave phys encoders */
  4574. phys->connector = conn;
  4575. phys->cont_splash_enabled = true;
  4576. phys->hw_pp = sde_enc->hw_pp[i];
  4577. if (phys->ops.cont_splash_mode_set)
  4578. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4579. if (phys->ops.is_master && phys->ops.is_master(phys))
  4580. sde_enc->cur_master = phys;
  4581. }
  4582. return ret;
  4583. }
  4584. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4585. bool skip_pre_kickoff)
  4586. {
  4587. struct msm_drm_thread *event_thread = NULL;
  4588. struct msm_drm_private *priv = NULL;
  4589. struct sde_encoder_virt *sde_enc = NULL;
  4590. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4591. SDE_ERROR("invalid parameters\n");
  4592. return -EINVAL;
  4593. }
  4594. priv = enc->dev->dev_private;
  4595. sde_enc = to_sde_encoder_virt(enc);
  4596. if (!sde_enc->crtc || (sde_enc->crtc->index
  4597. >= ARRAY_SIZE(priv->event_thread))) {
  4598. SDE_DEBUG_ENC(sde_enc,
  4599. "invalid cached CRTC: %d or crtc index: %d\n",
  4600. sde_enc->crtc == NULL,
  4601. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4602. return -EINVAL;
  4603. }
  4604. SDE_EVT32_VERBOSE(DRMID(enc));
  4605. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4606. if (!skip_pre_kickoff) {
  4607. sde_enc->delay_kickoff = true;
  4608. kthread_queue_work(&event_thread->worker,
  4609. &sde_enc->esd_trigger_work);
  4610. kthread_flush_work(&sde_enc->esd_trigger_work);
  4611. }
  4612. /*
  4613. * panel may stop generating te signal (vsync) during esd failure. rsc
  4614. * hardware may hang without vsync. Avoid rsc hang by generating the
  4615. * vsync from watchdog timer instead of panel.
  4616. */
  4617. sde_encoder_helper_switch_vsync(enc, true);
  4618. if (!skip_pre_kickoff) {
  4619. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4620. sde_enc->delay_kickoff = false;
  4621. }
  4622. return 0;
  4623. }
  4624. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4625. {
  4626. struct sde_encoder_virt *sde_enc;
  4627. if (!encoder) {
  4628. SDE_ERROR("invalid drm enc\n");
  4629. return false;
  4630. }
  4631. sde_enc = to_sde_encoder_virt(encoder);
  4632. return sde_enc->recovery_events_enabled;
  4633. }
  4634. void sde_encoder_enable_recovery_event(struct drm_encoder *encoder)
  4635. {
  4636. struct sde_encoder_virt *sde_enc;
  4637. if (!encoder) {
  4638. SDE_ERROR("invalid drm enc\n");
  4639. return;
  4640. }
  4641. sde_enc = to_sde_encoder_virt(encoder);
  4642. sde_enc->recovery_events_enabled = true;
  4643. }