sde_crtc.c 197 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399
  1. /*
  2. * Copyright (c) 2014-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/sort.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/ktime.h>
  22. #include <drm/sde_drm.h>
  23. #include <drm/drm_mode.h>
  24. #include <drm/drm_crtc.h>
  25. #include <drm/drm_probe_helper.h>
  26. #include <drm/drm_flip_work.h>
  27. #include "sde_kms.h"
  28. #include "sde_hw_lm.h"
  29. #include "sde_hw_ctl.h"
  30. #include "sde_crtc.h"
  31. #include "sde_plane.h"
  32. #include "sde_hw_util.h"
  33. #include "sde_hw_catalog.h"
  34. #include "sde_color_processing.h"
  35. #include "sde_encoder.h"
  36. #include "sde_connector.h"
  37. #include "sde_vbif.h"
  38. #include "sde_power_handle.h"
  39. #include "sde_core_perf.h"
  40. #include "sde_trace.h"
  41. #include "msm_drv.h"
  42. #define SDE_PSTATES_MAX (SDE_STAGE_MAX * 4)
  43. #define SDE_MULTIRECT_PLANE_MAX (SDE_STAGE_MAX * 2)
  44. struct sde_crtc_custom_events {
  45. u32 event;
  46. int (*func)(struct drm_crtc *crtc, bool en,
  47. struct sde_irq_callback *irq);
  48. };
  49. struct vblank_work {
  50. struct kthread_work work;
  51. int crtc_id;
  52. bool enable;
  53. struct msm_drm_private *priv;
  54. };
  55. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  56. bool en, struct sde_irq_callback *ad_irq);
  57. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  58. bool en, struct sde_irq_callback *idle_irq);
  59. static int sde_crtc_mmrm_interrupt_handler(struct drm_crtc *crtc_drm,
  60. bool en, struct sde_irq_callback *idle_irq);
  61. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  62. struct sde_irq_callback *noirq);
  63. static int _sde_crtc_set_noise_layer(struct sde_crtc *sde_crtc,
  64. struct sde_crtc_state *cstate,
  65. void __user *usr_ptr);
  66. static struct sde_crtc_custom_events custom_events[] = {
  67. {DRM_EVENT_AD_BACKLIGHT, sde_cp_ad_interrupt},
  68. {DRM_EVENT_CRTC_POWER, sde_crtc_power_interrupt_handler},
  69. {DRM_EVENT_IDLE_NOTIFY, sde_crtc_idle_interrupt_handler},
  70. {DRM_EVENT_HISTOGRAM, sde_cp_hist_interrupt},
  71. {DRM_EVENT_SDE_POWER, sde_crtc_pm_event_handler},
  72. {DRM_EVENT_LTM_HIST, sde_cp_ltm_hist_interrupt},
  73. {DRM_EVENT_LTM_WB_PB, sde_cp_ltm_wb_pb_interrupt},
  74. {DRM_EVENT_LTM_OFF, sde_cp_ltm_off_event_handler},
  75. {DRM_EVENT_MMRM_CB, sde_crtc_mmrm_interrupt_handler},
  76. };
  77. /* default input fence timeout, in ms */
  78. #define SDE_CRTC_INPUT_FENCE_TIMEOUT 10000
  79. /*
  80. * The default input fence timeout is 2 seconds while max allowed
  81. * range is 10 seconds. Any value above 10 seconds adds glitches beyond
  82. * tolerance limit.
  83. */
  84. #define SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT 10000
  85. /* layer mixer index on sde_crtc */
  86. #define LEFT_MIXER 0
  87. #define RIGHT_MIXER 1
  88. #define MISR_BUFF_SIZE 256
  89. /*
  90. * Time period for fps calculation in micro seconds.
  91. * Default value is set to 1 sec.
  92. */
  93. #define DEFAULT_FPS_PERIOD_1_SEC 1000000
  94. #define MAX_FPS_PERIOD_5_SECONDS 5000000
  95. #define MAX_FRAME_COUNT 1000
  96. #define MILI_TO_MICRO 1000
  97. #define SKIP_STAGING_PIPE_ZPOS 255
  98. static void sde_crtc_install_noise_layer_properties(struct sde_crtc *sde_crtc,
  99. struct sde_mdss_cfg *catalog, struct sde_kms_info *info);
  100. static void sde_cp_crtc_apply_noise(struct drm_crtc *crtc,
  101. struct drm_crtc_state *state);
  102. static inline struct sde_kms *_sde_crtc_get_kms(struct drm_crtc *crtc)
  103. {
  104. struct msm_drm_private *priv;
  105. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  106. SDE_ERROR("invalid crtc\n");
  107. return NULL;
  108. }
  109. priv = crtc->dev->dev_private;
  110. if (!priv || !priv->kms) {
  111. SDE_ERROR("invalid kms\n");
  112. return NULL;
  113. }
  114. return to_sde_kms(priv->kms);
  115. }
  116. /**
  117. * sde_crtc_calc_fps() - Calculates fps value.
  118. * @sde_crtc : CRTC structure
  119. *
  120. * This function is called at frame done. It counts the number
  121. * of frames done for every 1 sec. Stores the value in measured_fps.
  122. * measured_fps value is 10 times the calculated fps value.
  123. * For example, measured_fps= 594 for calculated fps of 59.4
  124. */
  125. static void sde_crtc_calc_fps(struct sde_crtc *sde_crtc)
  126. {
  127. ktime_t current_time_us;
  128. u64 fps, diff_us;
  129. current_time_us = ktime_get();
  130. diff_us = (u64)ktime_us_delta(current_time_us,
  131. sde_crtc->fps_info.last_sampled_time_us);
  132. sde_crtc->fps_info.frame_count++;
  133. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  134. /* Multiplying with 10 to get fps in floating point */
  135. fps = ((u64)sde_crtc->fps_info.frame_count)
  136. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  137. do_div(fps, diff_us);
  138. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  139. SDE_DEBUG(" FPS for crtc%d is %d.%d\n",
  140. sde_crtc->base.base.id, (unsigned int)fps/10,
  141. (unsigned int)fps%10);
  142. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  143. sde_crtc->fps_info.frame_count = 0;
  144. }
  145. if (!sde_crtc->fps_info.time_buf)
  146. return;
  147. /**
  148. * Array indexing is based on sliding window algorithm.
  149. * sde_crtc->time_buf has a maximum capacity of MAX_FRAME_COUNT
  150. * time slots. As the count increases to MAX_FRAME_COUNT + 1, the
  151. * counter loops around and comes back to the first index to store
  152. * the next ktime.
  153. */
  154. sde_crtc->fps_info.time_buf[sde_crtc->fps_info.next_time_index++] =
  155. ktime_get();
  156. sde_crtc->fps_info.next_time_index %= MAX_FRAME_COUNT;
  157. }
  158. static void _sde_crtc_deinit_events(struct sde_crtc *sde_crtc)
  159. {
  160. if (!sde_crtc)
  161. return;
  162. }
  163. #ifdef CONFIG_DEBUG_FS
  164. static int _sde_debugfs_fps_status_show(struct seq_file *s, void *data)
  165. {
  166. struct sde_crtc *sde_crtc;
  167. u64 fps_int, fps_float;
  168. ktime_t current_time_us;
  169. u64 fps, diff_us;
  170. if (!s || !s->private) {
  171. SDE_ERROR("invalid input param(s)\n");
  172. return -EAGAIN;
  173. }
  174. sde_crtc = s->private;
  175. current_time_us = ktime_get();
  176. diff_us = (u64)ktime_us_delta(current_time_us,
  177. sde_crtc->fps_info.last_sampled_time_us);
  178. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  179. /* Multiplying with 10 to get fps in floating point */
  180. fps = ((u64)sde_crtc->fps_info.frame_count)
  181. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  182. do_div(fps, diff_us);
  183. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  184. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  185. sde_crtc->fps_info.frame_count = 0;
  186. SDE_DEBUG("Measured FPS for crtc%d is %d.%d\n",
  187. sde_crtc->base.base.id, (unsigned int)fps/10,
  188. (unsigned int)fps%10);
  189. }
  190. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  191. fps_float = do_div(fps_int, 10);
  192. seq_printf(s, "fps: %llu.%llu\n", fps_int, fps_float);
  193. return 0;
  194. }
  195. static int _sde_debugfs_fps_status(struct inode *inode, struct file *file)
  196. {
  197. return single_open(file, _sde_debugfs_fps_status_show,
  198. inode->i_private);
  199. }
  200. #endif
  201. static ssize_t fps_periodicity_ms_store(struct device *device,
  202. struct device_attribute *attr, const char *buf, size_t count)
  203. {
  204. struct drm_crtc *crtc;
  205. struct sde_crtc *sde_crtc;
  206. int res;
  207. /* Base of the input */
  208. int cnt = 10;
  209. if (!device || !buf) {
  210. SDE_ERROR("invalid input param(s)\n");
  211. return -EAGAIN;
  212. }
  213. crtc = dev_get_drvdata(device);
  214. if (!crtc)
  215. return -EINVAL;
  216. sde_crtc = to_sde_crtc(crtc);
  217. res = kstrtou32(buf, cnt, &sde_crtc->fps_info.fps_periodic_duration);
  218. if (res < 0)
  219. return res;
  220. if (sde_crtc->fps_info.fps_periodic_duration <= 0)
  221. sde_crtc->fps_info.fps_periodic_duration =
  222. DEFAULT_FPS_PERIOD_1_SEC;
  223. else if ((sde_crtc->fps_info.fps_periodic_duration) * MILI_TO_MICRO >
  224. MAX_FPS_PERIOD_5_SECONDS)
  225. sde_crtc->fps_info.fps_periodic_duration =
  226. MAX_FPS_PERIOD_5_SECONDS;
  227. else
  228. sde_crtc->fps_info.fps_periodic_duration *= MILI_TO_MICRO;
  229. return count;
  230. }
  231. static ssize_t fps_periodicity_ms_show(struct device *device,
  232. struct device_attribute *attr, char *buf)
  233. {
  234. struct drm_crtc *crtc;
  235. struct sde_crtc *sde_crtc;
  236. if (!device || !buf) {
  237. SDE_ERROR("invalid input param(s)\n");
  238. return -EAGAIN;
  239. }
  240. crtc = dev_get_drvdata(device);
  241. if (!crtc)
  242. return -EINVAL;
  243. sde_crtc = to_sde_crtc(crtc);
  244. return scnprintf(buf, PAGE_SIZE, "%d\n",
  245. (sde_crtc->fps_info.fps_periodic_duration)/MILI_TO_MICRO);
  246. }
  247. static ssize_t measured_fps_show(struct device *device,
  248. struct device_attribute *attr, char *buf)
  249. {
  250. struct drm_crtc *crtc;
  251. struct sde_crtc *sde_crtc;
  252. uint64_t fps_int, fps_decimal;
  253. u64 fps = 0, frame_count = 0;
  254. ktime_t current_time;
  255. int i = 0, current_time_index;
  256. u64 diff_us;
  257. if (!device || !buf) {
  258. SDE_ERROR("invalid input param(s)\n");
  259. return -EAGAIN;
  260. }
  261. crtc = dev_get_drvdata(device);
  262. if (!crtc) {
  263. scnprintf(buf, PAGE_SIZE, "fps information not available");
  264. return -EINVAL;
  265. }
  266. sde_crtc = to_sde_crtc(crtc);
  267. if (!sde_crtc->fps_info.time_buf) {
  268. scnprintf(buf, PAGE_SIZE,
  269. "timebuf null - fps information not available");
  270. return -EINVAL;
  271. }
  272. /**
  273. * Whenever the time_index counter comes to zero upon decrementing,
  274. * it is set to the last index since it is the next index that we
  275. * should check for calculating the buftime.
  276. */
  277. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  278. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  279. current_time = ktime_get();
  280. for (i = 0; i < MAX_FRAME_COUNT; i++) {
  281. u64 ptime = (u64)ktime_to_us(current_time);
  282. u64 buftime = (u64)ktime_to_us(
  283. sde_crtc->fps_info.time_buf[current_time_index]);
  284. diff_us = (u64)ktime_us_delta(current_time,
  285. sde_crtc->fps_info.time_buf[current_time_index]);
  286. if (ptime > buftime && diff_us >= (u64)
  287. sde_crtc->fps_info.fps_periodic_duration) {
  288. /* Multiplying with 10 to get fps in floating point */
  289. fps = frame_count * DEFAULT_FPS_PERIOD_1_SEC * 10;
  290. do_div(fps, diff_us);
  291. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  292. SDE_DEBUG("measured fps: %d\n",
  293. sde_crtc->fps_info.measured_fps);
  294. break;
  295. }
  296. current_time_index = (current_time_index == 0) ?
  297. (MAX_FRAME_COUNT - 1) : (current_time_index - 1);
  298. SDE_DEBUG("current time index: %d\n", current_time_index);
  299. frame_count++;
  300. }
  301. if (i == MAX_FRAME_COUNT) {
  302. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  303. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  304. diff_us = (u64)ktime_us_delta(current_time,
  305. sde_crtc->fps_info.time_buf[current_time_index]);
  306. if (diff_us >= sde_crtc->fps_info.fps_periodic_duration) {
  307. /* Multiplying with 10 to get fps in floating point */
  308. fps = (frame_count) * DEFAULT_FPS_PERIOD_1_SEC * 10;
  309. do_div(fps, diff_us);
  310. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  311. }
  312. }
  313. fps_int = (uint64_t) sde_crtc->fps_info.measured_fps;
  314. fps_decimal = do_div(fps_int, 10);
  315. return scnprintf(buf, PAGE_SIZE,
  316. "fps: %lld.%lld duration:%d frame_count:%lld\n", fps_int, fps_decimal,
  317. sde_crtc->fps_info.fps_periodic_duration, frame_count);
  318. }
  319. static ssize_t vsync_event_show(struct device *device,
  320. struct device_attribute *attr, char *buf)
  321. {
  322. struct drm_crtc *crtc;
  323. struct sde_crtc *sde_crtc;
  324. struct drm_encoder *encoder;
  325. int avr_status = -EPIPE;
  326. if (!device || !buf) {
  327. SDE_ERROR("invalid input param(s)\n");
  328. return -EAGAIN;
  329. }
  330. crtc = dev_get_drvdata(device);
  331. sde_crtc = to_sde_crtc(crtc);
  332. mutex_lock(&sde_crtc->crtc_lock);
  333. if (sde_crtc->enabled) {
  334. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  335. if (sde_encoder_in_clone_mode(encoder))
  336. continue;
  337. avr_status = sde_encoder_get_avr_status(encoder);
  338. break;
  339. }
  340. }
  341. mutex_unlock(&sde_crtc->crtc_lock);
  342. return scnprintf(buf, PAGE_SIZE, "VSYNC=%llu\nAVR_STATUS=%d\n",
  343. ktime_to_ns(sde_crtc->vblank_last_cb_time), avr_status);
  344. }
  345. static ssize_t retire_frame_event_show(struct device *device,
  346. struct device_attribute *attr, char *buf)
  347. {
  348. struct drm_crtc *crtc;
  349. struct sde_crtc *sde_crtc;
  350. if (!device || !buf) {
  351. SDE_ERROR("invalid input param(s)\n");
  352. return -EAGAIN;
  353. }
  354. crtc = dev_get_drvdata(device);
  355. sde_crtc = to_sde_crtc(crtc);
  356. return scnprintf(buf, PAGE_SIZE, "RETIRE_FRAME_TIME=%llu\n",
  357. ktime_to_ns(sde_crtc->retire_frame_event_time));
  358. }
  359. static DEVICE_ATTR_RO(vsync_event);
  360. static DEVICE_ATTR_RO(measured_fps);
  361. static DEVICE_ATTR_RW(fps_periodicity_ms);
  362. static DEVICE_ATTR_RO(retire_frame_event);
  363. static struct attribute *sde_crtc_dev_attrs[] = {
  364. &dev_attr_vsync_event.attr,
  365. &dev_attr_measured_fps.attr,
  366. &dev_attr_fps_periodicity_ms.attr,
  367. &dev_attr_retire_frame_event.attr,
  368. NULL
  369. };
  370. static const struct attribute_group sde_crtc_attr_group = {
  371. .attrs = sde_crtc_dev_attrs,
  372. };
  373. static const struct attribute_group *sde_crtc_attr_groups[] = {
  374. &sde_crtc_attr_group,
  375. NULL,
  376. };
  377. static void sde_crtc_destroy(struct drm_crtc *crtc)
  378. {
  379. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  380. SDE_DEBUG("\n");
  381. if (!crtc)
  382. return;
  383. if (sde_crtc->vsync_event_sf)
  384. sysfs_put(sde_crtc->vsync_event_sf);
  385. if (sde_crtc->retire_frame_event_sf)
  386. sysfs_put(sde_crtc->retire_frame_event_sf);
  387. if (sde_crtc->sysfs_dev)
  388. device_unregister(sde_crtc->sysfs_dev);
  389. if (sde_crtc->blob_info)
  390. drm_property_blob_put(sde_crtc->blob_info);
  391. msm_property_destroy(&sde_crtc->property_info);
  392. sde_cp_crtc_destroy_properties(crtc);
  393. sde_fence_deinit(sde_crtc->output_fence);
  394. _sde_crtc_deinit_events(sde_crtc);
  395. drm_crtc_cleanup(crtc);
  396. mutex_destroy(&sde_crtc->crtc_lock);
  397. kfree(sde_crtc);
  398. }
  399. struct msm_display_mode *sde_crtc_get_msm_mode(struct drm_crtc_state *c_state)
  400. {
  401. struct drm_connector *connector;
  402. struct drm_encoder *encoder;
  403. struct sde_connector_state *conn_state;
  404. bool encoder_valid = false;
  405. drm_for_each_encoder_mask(encoder, c_state->crtc->dev,
  406. c_state->encoder_mask) {
  407. if (!sde_encoder_in_clone_mode(encoder)) {
  408. encoder_valid = true;
  409. break;
  410. }
  411. }
  412. if (!encoder_valid)
  413. return NULL;
  414. connector = sde_encoder_get_connector(c_state->crtc->dev, encoder);
  415. if (!connector)
  416. return NULL;
  417. conn_state = to_sde_connector_state(connector->state);
  418. if (!conn_state)
  419. return NULL;
  420. return &conn_state->msm_mode;
  421. }
  422. static bool sde_crtc_mode_fixup(struct drm_crtc *crtc,
  423. const struct drm_display_mode *mode,
  424. struct drm_display_mode *adjusted_mode)
  425. {
  426. struct msm_display_mode *msm_mode;
  427. struct drm_crtc_state *c_state;
  428. struct drm_connector *connector;
  429. struct drm_encoder *encoder;
  430. struct drm_connector_state *new_conn_state;
  431. struct sde_connector_state *c_conn_state = NULL;
  432. bool encoder_valid = false;
  433. int i;
  434. SDE_DEBUG("\n");
  435. c_state = container_of(adjusted_mode, struct drm_crtc_state,
  436. adjusted_mode);
  437. drm_for_each_encoder_mask(encoder, c_state->crtc->dev,
  438. c_state->encoder_mask) {
  439. if (!sde_encoder_in_clone_mode(encoder)) {
  440. encoder_valid = true;
  441. break;
  442. }
  443. }
  444. if (!encoder_valid) {
  445. SDE_ERROR("encoder not found\n");
  446. return true;
  447. }
  448. for_each_new_connector_in_state(c_state->state, connector,
  449. new_conn_state, i) {
  450. if (new_conn_state->best_encoder == encoder) {
  451. c_conn_state = to_sde_connector_state(new_conn_state);
  452. break;
  453. }
  454. }
  455. if (!c_conn_state) {
  456. SDE_ERROR("could not get connector state\n");
  457. return true;
  458. }
  459. msm_mode = &c_conn_state->msm_mode;
  460. if ((msm_is_mode_seamless(msm_mode) ||
  461. (msm_is_mode_seamless_vrr(msm_mode) ||
  462. msm_is_mode_seamless_dyn_clk(msm_mode))) &&
  463. (!crtc->enabled)) {
  464. SDE_ERROR("crtc state prevents seamless transition\n");
  465. return false;
  466. }
  467. return true;
  468. }
  469. static void _sde_crtc_setup_blend_cfg(struct sde_crtc_mixer *mixer,
  470. struct sde_plane_state *pstate, struct sde_format *format)
  471. {
  472. uint32_t blend_op, fg_alpha, bg_alpha;
  473. uint32_t blend_type;
  474. struct sde_hw_mixer *lm = mixer->hw_lm;
  475. /* default to opaque blending */
  476. fg_alpha = sde_plane_get_property(pstate, PLANE_PROP_ALPHA);
  477. bg_alpha = 0xFF - fg_alpha;
  478. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST | SDE_BLEND_BG_ALPHA_BG_CONST;
  479. blend_type = sde_plane_get_property(pstate, PLANE_PROP_BLEND_OP);
  480. SDE_DEBUG("blend type:0x%x blend alpha:0x%x\n", blend_type, fg_alpha);
  481. switch (blend_type) {
  482. case SDE_DRM_BLEND_OP_OPAQUE:
  483. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  484. SDE_BLEND_BG_ALPHA_BG_CONST;
  485. break;
  486. case SDE_DRM_BLEND_OP_PREMULTIPLIED:
  487. if (format->alpha_enable) {
  488. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  489. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  490. if (fg_alpha != 0xff) {
  491. bg_alpha = fg_alpha;
  492. blend_op |= SDE_BLEND_BG_MOD_ALPHA |
  493. SDE_BLEND_BG_INV_MOD_ALPHA;
  494. } else {
  495. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  496. }
  497. }
  498. break;
  499. case SDE_DRM_BLEND_OP_COVERAGE:
  500. if (format->alpha_enable) {
  501. blend_op = SDE_BLEND_FG_ALPHA_FG_PIXEL |
  502. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  503. if (fg_alpha != 0xff) {
  504. bg_alpha = fg_alpha;
  505. blend_op |= SDE_BLEND_FG_MOD_ALPHA |
  506. SDE_BLEND_BG_MOD_ALPHA |
  507. SDE_BLEND_BG_INV_MOD_ALPHA;
  508. } else {
  509. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  510. }
  511. }
  512. break;
  513. default:
  514. /* do nothing */
  515. break;
  516. }
  517. lm->ops.setup_blend_config(lm, pstate->stage, fg_alpha,
  518. bg_alpha, blend_op);
  519. SDE_DEBUG(
  520. "format: %4.4s, alpha_enable %u fg alpha:0x%x bg alpha:0x%x blend_op:0x%x\n",
  521. (char *) &format->base.pixel_format,
  522. format->alpha_enable, fg_alpha, bg_alpha, blend_op);
  523. }
  524. static void _sde_crtc_setup_dim_layer_cfg(struct drm_crtc *crtc,
  525. struct sde_crtc *sde_crtc, struct sde_crtc_mixer *mixer,
  526. struct sde_hw_dim_layer *dim_layer)
  527. {
  528. struct sde_crtc_state *cstate;
  529. struct sde_hw_mixer *lm;
  530. struct sde_hw_dim_layer split_dim_layer;
  531. int i;
  532. if (!dim_layer->rect.w || !dim_layer->rect.h) {
  533. SDE_DEBUG("empty dim_layer\n");
  534. return;
  535. }
  536. cstate = to_sde_crtc_state(crtc->state);
  537. SDE_DEBUG("dim_layer - flags:%d, stage:%d\n",
  538. dim_layer->flags, dim_layer->stage);
  539. split_dim_layer.stage = dim_layer->stage;
  540. split_dim_layer.color_fill = dim_layer->color_fill;
  541. /*
  542. * traverse through the layer mixers attached to crtc and find the
  543. * intersecting dim layer rect in each LM and program accordingly.
  544. */
  545. for (i = 0; i < sde_crtc->num_mixers; i++) {
  546. split_dim_layer.flags = dim_layer->flags;
  547. sde_kms_rect_intersect(&cstate->lm_roi[i], &dim_layer->rect,
  548. &split_dim_layer.rect);
  549. if (sde_kms_rect_is_null(&split_dim_layer.rect)) {
  550. /*
  551. * no extra programming required for non-intersecting
  552. * layer mixers with INCLUSIVE dim layer
  553. */
  554. if (split_dim_layer.flags & SDE_DRM_DIM_LAYER_INCLUSIVE)
  555. continue;
  556. /*
  557. * program the other non-intersecting layer mixers with
  558. * INCLUSIVE dim layer of full size for uniformity
  559. * with EXCLUSIVE dim layer config.
  560. */
  561. split_dim_layer.flags &= ~SDE_DRM_DIM_LAYER_EXCLUSIVE;
  562. split_dim_layer.flags |= SDE_DRM_DIM_LAYER_INCLUSIVE;
  563. memcpy(&split_dim_layer.rect, &cstate->lm_bounds[i],
  564. sizeof(split_dim_layer.rect));
  565. } else {
  566. split_dim_layer.rect.x =
  567. split_dim_layer.rect.x -
  568. cstate->lm_roi[i].x;
  569. split_dim_layer.rect.y =
  570. split_dim_layer.rect.y -
  571. cstate->lm_roi[i].y;
  572. }
  573. SDE_EVT32(DRMID(crtc), dim_layer->stage,
  574. cstate->lm_roi[i].x,
  575. cstate->lm_roi[i].y,
  576. cstate->lm_roi[i].w,
  577. cstate->lm_roi[i].h,
  578. dim_layer->rect.x,
  579. dim_layer->rect.y,
  580. dim_layer->rect.w,
  581. dim_layer->rect.h,
  582. split_dim_layer.rect.x,
  583. split_dim_layer.rect.y,
  584. split_dim_layer.rect.w,
  585. split_dim_layer.rect.h);
  586. SDE_DEBUG("split_dim_layer - LM:%d, rect:{%d,%d,%d,%d}}\n",
  587. i, split_dim_layer.rect.x, split_dim_layer.rect.y,
  588. split_dim_layer.rect.w, split_dim_layer.rect.h);
  589. lm = mixer[i].hw_lm;
  590. mixer[i].mixer_op_mode |= 1 << split_dim_layer.stage;
  591. lm->ops.setup_dim_layer(lm, &split_dim_layer);
  592. }
  593. }
  594. void sde_crtc_get_crtc_roi(struct drm_crtc_state *state,
  595. const struct sde_rect **crtc_roi)
  596. {
  597. struct sde_crtc_state *crtc_state;
  598. if (!state || !crtc_roi)
  599. return;
  600. crtc_state = to_sde_crtc_state(state);
  601. *crtc_roi = &crtc_state->crtc_roi;
  602. }
  603. bool sde_crtc_is_crtc_roi_dirty(struct drm_crtc_state *state)
  604. {
  605. struct sde_crtc_state *cstate;
  606. struct sde_crtc *sde_crtc;
  607. if (!state || !state->crtc)
  608. return false;
  609. sde_crtc = to_sde_crtc(state->crtc);
  610. cstate = to_sde_crtc_state(state);
  611. return msm_property_is_dirty(&sde_crtc->property_info,
  612. &cstate->property_state, CRTC_PROP_ROI_V1);
  613. }
  614. static int _sde_crtc_set_roi_v1(struct drm_crtc_state *state,
  615. void __user *usr_ptr)
  616. {
  617. struct drm_crtc *crtc;
  618. struct sde_crtc_state *cstate;
  619. struct sde_drm_roi_v1 roi_v1;
  620. int i;
  621. if (!state) {
  622. SDE_ERROR("invalid args\n");
  623. return -EINVAL;
  624. }
  625. cstate = to_sde_crtc_state(state);
  626. crtc = cstate->base.crtc;
  627. memset(&cstate->user_roi_list, 0, sizeof(cstate->user_roi_list));
  628. if (!usr_ptr) {
  629. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  630. return 0;
  631. }
  632. if (copy_from_user(&roi_v1, usr_ptr, sizeof(roi_v1))) {
  633. SDE_ERROR("crtc%d: failed to copy roi_v1 data\n", DRMID(crtc));
  634. return -EINVAL;
  635. }
  636. SDE_DEBUG("crtc%d: num_rects %d\n", DRMID(crtc), roi_v1.num_rects);
  637. if (roi_v1.num_rects == 0) {
  638. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  639. return 0;
  640. }
  641. if (roi_v1.num_rects > SDE_MAX_ROI_V1) {
  642. SDE_ERROR("crtc%d: too many rects specified: %d\n", DRMID(crtc),
  643. roi_v1.num_rects);
  644. return -EINVAL;
  645. }
  646. cstate->user_roi_list.num_rects = roi_v1.num_rects;
  647. for (i = 0; i < roi_v1.num_rects; ++i) {
  648. cstate->user_roi_list.roi[i] = roi_v1.roi[i];
  649. SDE_DEBUG("crtc%d: roi%d: roi (%d,%d) (%d,%d)\n",
  650. DRMID(crtc), i,
  651. cstate->user_roi_list.roi[i].x1,
  652. cstate->user_roi_list.roi[i].y1,
  653. cstate->user_roi_list.roi[i].x2,
  654. cstate->user_roi_list.roi[i].y2);
  655. SDE_EVT32_VERBOSE(DRMID(crtc),
  656. cstate->user_roi_list.roi[i].x1,
  657. cstate->user_roi_list.roi[i].y1,
  658. cstate->user_roi_list.roi[i].x2,
  659. cstate->user_roi_list.roi[i].y2);
  660. }
  661. return 0;
  662. }
  663. static int _sde_crtc_set_crtc_roi(struct drm_crtc *crtc,
  664. struct drm_crtc_state *state)
  665. {
  666. struct drm_connector *conn;
  667. struct drm_connector_state *conn_state;
  668. struct sde_crtc *sde_crtc;
  669. struct sde_crtc_state *crtc_state;
  670. struct sde_rect *crtc_roi;
  671. struct msm_mode_info mode_info;
  672. int i = 0;
  673. int rc;
  674. bool is_crtc_roi_dirty;
  675. bool is_any_conn_roi_dirty;
  676. if (!crtc || !state)
  677. return -EINVAL;
  678. sde_crtc = to_sde_crtc(crtc);
  679. crtc_state = to_sde_crtc_state(state);
  680. crtc_roi = &crtc_state->crtc_roi;
  681. is_crtc_roi_dirty = sde_crtc_is_crtc_roi_dirty(state);
  682. is_any_conn_roi_dirty = false;
  683. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  684. struct sde_connector *sde_conn;
  685. struct sde_connector_state *sde_conn_state;
  686. struct sde_rect conn_roi;
  687. if (!conn_state || conn_state->crtc != crtc)
  688. continue;
  689. rc = sde_connector_state_get_mode_info(conn_state, &mode_info);
  690. if (rc) {
  691. SDE_ERROR("failed to get mode info\n");
  692. return -EINVAL;
  693. }
  694. sde_conn = to_sde_connector(conn_state->connector);
  695. sde_conn_state = to_sde_connector_state(conn_state);
  696. is_any_conn_roi_dirty = is_any_conn_roi_dirty ||
  697. msm_property_is_dirty(
  698. &sde_conn->property_info,
  699. &sde_conn_state->property_state,
  700. CONNECTOR_PROP_ROI_V1);
  701. if (!mode_info.roi_caps.enabled)
  702. continue;
  703. /*
  704. * current driver only supports same connector and crtc size,
  705. * but if support for different sizes is added, driver needs
  706. * to check the connector roi here to make sure is full screen
  707. * for dsc 3d-mux topology that doesn't support partial update.
  708. */
  709. if (memcmp(&sde_conn_state->rois, &crtc_state->user_roi_list,
  710. sizeof(crtc_state->user_roi_list))) {
  711. SDE_ERROR("%s: crtc -> conn roi scaling unsupported\n",
  712. sde_crtc->name);
  713. return -EINVAL;
  714. }
  715. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &conn_roi);
  716. SDE_DEBUG("conn_roi x:%u, y:%u, w:%u, h:%u\n",
  717. conn_roi.x, conn_roi.y,
  718. conn_roi.w, conn_roi.h);
  719. SDE_EVT32_VERBOSE(DRMID(crtc), DRMID(conn),
  720. conn_roi.x, conn_roi.y,
  721. conn_roi.w, conn_roi.h);
  722. }
  723. /*
  724. * Check against CRTC ROI and Connector ROI not being updated together.
  725. * This restriction should be relaxed when Connector ROI scaling is
  726. * supported.
  727. */
  728. if (is_any_conn_roi_dirty != is_crtc_roi_dirty) {
  729. SDE_ERROR("connector/crtc rois not updated together\n");
  730. return -EINVAL;
  731. }
  732. sde_kms_rect_merge_rectangles(&crtc_state->user_roi_list, crtc_roi);
  733. /* clear the ROI to null if it matches full screen anyways */
  734. if (crtc_roi->x == 0 && crtc_roi->y == 0 &&
  735. crtc_roi->w == state->adjusted_mode.hdisplay &&
  736. crtc_roi->h == state->adjusted_mode.vdisplay)
  737. memset(crtc_roi, 0, sizeof(*crtc_roi));
  738. SDE_DEBUG("%s: crtc roi (%d,%d,%d,%d)\n", sde_crtc->name,
  739. crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  740. SDE_EVT32_VERBOSE(DRMID(crtc), crtc_roi->x, crtc_roi->y, crtc_roi->w,
  741. crtc_roi->h);
  742. return 0;
  743. }
  744. static int _sde_crtc_check_autorefresh(struct drm_crtc *crtc,
  745. struct drm_crtc_state *state)
  746. {
  747. struct sde_crtc *sde_crtc;
  748. struct sde_crtc_state *crtc_state;
  749. struct drm_connector *conn;
  750. struct drm_connector_state *conn_state;
  751. int i;
  752. if (!crtc || !state)
  753. return -EINVAL;
  754. sde_crtc = to_sde_crtc(crtc);
  755. crtc_state = to_sde_crtc_state(state);
  756. if (sde_kms_rect_is_null(&crtc_state->crtc_roi))
  757. return 0;
  758. /* partial update active, check if autorefresh is also requested */
  759. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  760. uint64_t autorefresh;
  761. if (!conn_state || conn_state->crtc != crtc)
  762. continue;
  763. autorefresh = sde_connector_get_property(conn_state,
  764. CONNECTOR_PROP_AUTOREFRESH);
  765. if (autorefresh) {
  766. SDE_ERROR(
  767. "%s: autorefresh & partial crtc roi incompatible %llu\n",
  768. sde_crtc->name, autorefresh);
  769. return -EINVAL;
  770. }
  771. }
  772. return 0;
  773. }
  774. static int _sde_crtc_set_lm_roi(struct drm_crtc *crtc,
  775. struct drm_crtc_state *state, int lm_idx)
  776. {
  777. struct sde_kms *sde_kms;
  778. struct sde_crtc *sde_crtc;
  779. struct sde_crtc_state *crtc_state;
  780. const struct sde_rect *crtc_roi;
  781. const struct sde_rect *lm_bounds;
  782. struct sde_rect *lm_roi;
  783. if (!crtc || !state || lm_idx >= ARRAY_SIZE(crtc_state->lm_bounds))
  784. return -EINVAL;
  785. sde_kms = _sde_crtc_get_kms(crtc);
  786. if (!sde_kms || !sde_kms->catalog) {
  787. SDE_ERROR("invalid parameters\n");
  788. return -EINVAL;
  789. }
  790. sde_crtc = to_sde_crtc(crtc);
  791. crtc_state = to_sde_crtc_state(state);
  792. crtc_roi = &crtc_state->crtc_roi;
  793. lm_bounds = &crtc_state->lm_bounds[lm_idx];
  794. lm_roi = &crtc_state->lm_roi[lm_idx];
  795. if (sde_kms_rect_is_null(crtc_roi))
  796. memcpy(lm_roi, lm_bounds, sizeof(*lm_roi));
  797. else
  798. sde_kms_rect_intersect(crtc_roi, lm_bounds, lm_roi);
  799. SDE_DEBUG("%s: lm%d roi (%d,%d,%d,%d)\n", sde_crtc->name, lm_idx,
  800. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  801. /*
  802. * partial update is not supported with 3dmux dsc or dest scaler.
  803. * hence, crtc roi must match the mixer dimensions.
  804. */
  805. if (crtc_state->num_ds_enabled ||
  806. sde_rm_topology_is_group(&sde_kms->rm, state,
  807. SDE_RM_TOPOLOGY_GROUP_3DMERGE_DSC)) {
  808. if (memcmp(lm_roi, lm_bounds, sizeof(struct sde_rect))) {
  809. SDE_ERROR("Unsupported: Dest scaler/3d mux DSC + PU\n");
  810. return -EINVAL;
  811. }
  812. }
  813. /* if any dimension is zero, clear all dimensions for clarity */
  814. if (sde_kms_rect_is_null(lm_roi))
  815. memset(lm_roi, 0, sizeof(*lm_roi));
  816. return 0;
  817. }
  818. static u32 _sde_crtc_get_displays_affected(struct drm_crtc *crtc,
  819. struct drm_crtc_state *state)
  820. {
  821. struct sde_crtc *sde_crtc;
  822. struct sde_crtc_state *crtc_state;
  823. u32 disp_bitmask = 0;
  824. int i;
  825. if (!crtc || !state) {
  826. pr_err("Invalid crtc or state\n");
  827. return 0;
  828. }
  829. sde_crtc = to_sde_crtc(crtc);
  830. crtc_state = to_sde_crtc_state(state);
  831. /* pingpong split: one ROI, one LM, two physical displays */
  832. if (crtc_state->is_ppsplit) {
  833. u32 lm_split_width = crtc_state->lm_bounds[0].w / 2;
  834. struct sde_rect *roi = &crtc_state->lm_roi[0];
  835. if (sde_kms_rect_is_null(roi))
  836. disp_bitmask = 0;
  837. else if ((u32)roi->x + (u32)roi->w <= lm_split_width)
  838. disp_bitmask = BIT(0); /* left only */
  839. else if (roi->x >= lm_split_width)
  840. disp_bitmask = BIT(1); /* right only */
  841. else
  842. disp_bitmask = BIT(0) | BIT(1); /* left and right */
  843. } else if (sde_crtc->mixers_swapped) {
  844. disp_bitmask = BIT(0);
  845. } else {
  846. for (i = 0; i < sde_crtc->num_mixers; i++) {
  847. if (!sde_kms_rect_is_null(
  848. &crtc_state->lm_roi[i]))
  849. disp_bitmask |= BIT(i);
  850. }
  851. }
  852. SDE_DEBUG("affected displays 0x%x\n", disp_bitmask);
  853. return disp_bitmask;
  854. }
  855. static int _sde_crtc_check_rois_centered_and_symmetric(struct drm_crtc *crtc,
  856. struct drm_crtc_state *state)
  857. {
  858. struct sde_crtc *sde_crtc;
  859. struct sde_crtc_state *crtc_state;
  860. const struct sde_rect *roi[MAX_MIXERS_PER_CRTC];
  861. if (!crtc || !state)
  862. return -EINVAL;
  863. sde_crtc = to_sde_crtc(crtc);
  864. crtc_state = to_sde_crtc_state(state);
  865. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  866. SDE_ERROR("%s: unsupported number of mixers: %d\n",
  867. sde_crtc->name, sde_crtc->num_mixers);
  868. return -EINVAL;
  869. }
  870. /*
  871. * If using pingpong split: one ROI, one LM, two physical displays
  872. * then the ROI must be centered on the panel split boundary and
  873. * be of equal width across the split.
  874. */
  875. if (crtc_state->is_ppsplit) {
  876. u16 panel_split_width;
  877. u32 display_mask;
  878. roi[0] = &crtc_state->lm_roi[0];
  879. if (sde_kms_rect_is_null(roi[0]))
  880. return 0;
  881. display_mask = _sde_crtc_get_displays_affected(crtc, state);
  882. if (display_mask != (BIT(0) | BIT(1)))
  883. return 0;
  884. panel_split_width = crtc_state->lm_bounds[0].w / 2;
  885. if (roi[0]->x + roi[0]->w / 2 != panel_split_width) {
  886. SDE_ERROR("%s: roi x %d w %d split %d\n",
  887. sde_crtc->name, roi[0]->x, roi[0]->w,
  888. panel_split_width);
  889. return -EINVAL;
  890. }
  891. return 0;
  892. }
  893. /*
  894. * On certain HW, if using 2 LM, ROIs must be split evenly between the
  895. * LMs and be of equal width.
  896. */
  897. if (sde_crtc->num_mixers < CRTC_DUAL_MIXERS_ONLY)
  898. return 0;
  899. roi[0] = &crtc_state->lm_roi[0];
  900. roi[1] = &crtc_state->lm_roi[1];
  901. /* if one of the roi is null it's a left/right-only update */
  902. if (sde_kms_rect_is_null(roi[0]) || sde_kms_rect_is_null(roi[1]))
  903. return 0;
  904. /* check lm rois are equal width & first roi ends at 2nd roi */
  905. if (roi[0]->x + roi[0]->w != roi[1]->x || roi[0]->w != roi[1]->w) {
  906. SDE_ERROR(
  907. "%s: rois not centered and symmetric: roi0 x %d w %d roi1 x %d w %d\n",
  908. sde_crtc->name, roi[0]->x, roi[0]->w,
  909. roi[1]->x, roi[1]->w);
  910. return -EINVAL;
  911. }
  912. return 0;
  913. }
  914. static int _sde_crtc_check_planes_within_crtc_roi(struct drm_crtc *crtc,
  915. struct drm_crtc_state *state)
  916. {
  917. struct sde_crtc *sde_crtc;
  918. struct sde_crtc_state *crtc_state;
  919. const struct sde_rect *crtc_roi;
  920. const struct drm_plane_state *pstate;
  921. struct drm_plane *plane;
  922. if (!crtc || !state)
  923. return -EINVAL;
  924. /*
  925. * Reject commit if a Plane CRTC destination coordinates fall outside
  926. * the partial CRTC ROI. LM output is determined via connector ROIs,
  927. * if they are specified, not Plane CRTC ROIs.
  928. */
  929. sde_crtc = to_sde_crtc(crtc);
  930. crtc_state = to_sde_crtc_state(state);
  931. crtc_roi = &crtc_state->crtc_roi;
  932. if (sde_kms_rect_is_null(crtc_roi))
  933. return 0;
  934. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  935. struct sde_rect plane_roi, intersection;
  936. if (IS_ERR_OR_NULL(pstate)) {
  937. int rc = PTR_ERR(pstate);
  938. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  939. sde_crtc->name, plane->base.id, rc);
  940. return rc;
  941. }
  942. plane_roi.x = pstate->crtc_x;
  943. plane_roi.y = pstate->crtc_y;
  944. plane_roi.w = pstate->crtc_w;
  945. plane_roi.h = pstate->crtc_h;
  946. sde_kms_rect_intersect(crtc_roi, &plane_roi, &intersection);
  947. if (!sde_kms_rect_is_equal(&plane_roi, &intersection)) {
  948. SDE_ERROR(
  949. "%s: plane%d crtc roi (%d,%d,%d,%d) outside crtc roi (%d,%d,%d,%d)\n",
  950. sde_crtc->name, plane->base.id,
  951. plane_roi.x, plane_roi.y,
  952. plane_roi.w, plane_roi.h,
  953. crtc_roi->x, crtc_roi->y,
  954. crtc_roi->w, crtc_roi->h);
  955. return -E2BIG;
  956. }
  957. }
  958. return 0;
  959. }
  960. static int _sde_crtc_check_rois(struct drm_crtc *crtc,
  961. struct drm_crtc_state *state)
  962. {
  963. struct sde_crtc *sde_crtc;
  964. struct sde_crtc_state *sde_crtc_state;
  965. struct msm_mode_info mode_info;
  966. int rc, lm_idx, i;
  967. if (!crtc || !state)
  968. return -EINVAL;
  969. memset(&mode_info, 0, sizeof(mode_info));
  970. sde_crtc = to_sde_crtc(crtc);
  971. sde_crtc_state = to_sde_crtc_state(state);
  972. /*
  973. * check connector array cached at modeset time since incoming atomic
  974. * state may not include any connectors if they aren't modified
  975. */
  976. for (i = 0; i < sde_crtc_state->num_connectors; i++) {
  977. struct drm_connector *conn = sde_crtc_state->connectors[i];
  978. if (!conn || !conn->state)
  979. continue;
  980. rc = sde_connector_state_get_mode_info(conn->state, &mode_info);
  981. if (rc) {
  982. SDE_ERROR("failed to get mode info\n");
  983. return -EINVAL;
  984. }
  985. if (!mode_info.roi_caps.enabled)
  986. continue;
  987. if (sde_crtc_state->user_roi_list.num_rects >
  988. mode_info.roi_caps.num_roi) {
  989. SDE_ERROR("roi count is exceeding limit, %d > %d\n",
  990. sde_crtc_state->user_roi_list.num_rects,
  991. mode_info.roi_caps.num_roi);
  992. return -E2BIG;
  993. }
  994. rc = _sde_crtc_set_crtc_roi(crtc, state);
  995. if (rc)
  996. return rc;
  997. rc = _sde_crtc_check_autorefresh(crtc, state);
  998. if (rc)
  999. return rc;
  1000. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1001. rc = _sde_crtc_set_lm_roi(crtc, state, lm_idx);
  1002. if (rc)
  1003. return rc;
  1004. }
  1005. rc = _sde_crtc_check_rois_centered_and_symmetric(crtc, state);
  1006. if (rc)
  1007. return rc;
  1008. rc = _sde_crtc_check_planes_within_crtc_roi(crtc, state);
  1009. if (rc)
  1010. return rc;
  1011. }
  1012. return 0;
  1013. }
  1014. static void _sde_crtc_program_lm_output_roi(struct drm_crtc *crtc)
  1015. {
  1016. struct sde_crtc *sde_crtc;
  1017. struct sde_crtc_state *cstate;
  1018. const struct sde_rect *lm_roi;
  1019. struct sde_hw_mixer *hw_lm;
  1020. bool right_mixer = false;
  1021. bool lm_updated = false;
  1022. int lm_idx;
  1023. if (!crtc)
  1024. return;
  1025. sde_crtc = to_sde_crtc(crtc);
  1026. cstate = to_sde_crtc_state(crtc->state);
  1027. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1028. struct sde_hw_mixer_cfg cfg;
  1029. lm_roi = &cstate->lm_roi[lm_idx];
  1030. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1031. if (!sde_crtc->mixers_swapped)
  1032. right_mixer = lm_idx % MAX_MIXERS_PER_LAYOUT;
  1033. if (lm_roi->w != hw_lm->cfg.out_width ||
  1034. lm_roi->h != hw_lm->cfg.out_height ||
  1035. right_mixer != hw_lm->cfg.right_mixer) {
  1036. hw_lm->cfg.out_width = lm_roi->w;
  1037. hw_lm->cfg.out_height = lm_roi->h;
  1038. hw_lm->cfg.right_mixer = right_mixer;
  1039. cfg.out_width = lm_roi->w;
  1040. cfg.out_height = lm_roi->h;
  1041. cfg.right_mixer = right_mixer;
  1042. cfg.flags = 0;
  1043. hw_lm->ops.setup_mixer_out(hw_lm, &cfg);
  1044. lm_updated = true;
  1045. }
  1046. SDE_EVT32(DRMID(crtc), lm_idx, lm_roi->x, lm_roi->y, lm_roi->w,
  1047. lm_roi->h, right_mixer, lm_updated);
  1048. }
  1049. if (lm_updated)
  1050. sde_cp_crtc_res_change(crtc);
  1051. }
  1052. struct plane_state {
  1053. struct sde_plane_state *sde_pstate;
  1054. const struct drm_plane_state *drm_pstate;
  1055. int stage;
  1056. u32 pipe_id;
  1057. };
  1058. static int pstate_cmp(const void *a, const void *b)
  1059. {
  1060. struct plane_state *pa = (struct plane_state *)a;
  1061. struct plane_state *pb = (struct plane_state *)b;
  1062. int rc = 0;
  1063. int pa_zpos, pb_zpos;
  1064. enum sde_layout pa_layout, pb_layout;
  1065. if ((!pa || !pa->sde_pstate) || (!pb || !pb->sde_pstate))
  1066. return rc;
  1067. pa_zpos = sde_plane_get_property(pa->sde_pstate, PLANE_PROP_ZPOS);
  1068. pb_zpos = sde_plane_get_property(pb->sde_pstate, PLANE_PROP_ZPOS);
  1069. pa_layout = pa->sde_pstate->layout;
  1070. pb_layout = pb->sde_pstate->layout;
  1071. if (pa_zpos != pb_zpos)
  1072. rc = pa_zpos - pb_zpos;
  1073. else if (pa_layout != pb_layout)
  1074. rc = pa_layout - pb_layout;
  1075. else
  1076. rc = pa->drm_pstate->crtc_x - pb->drm_pstate->crtc_x;
  1077. return rc;
  1078. }
  1079. /*
  1080. * validate and set source split:
  1081. * use pstates sorted by stage to check planes on same stage
  1082. * we assume that all pipes are in source split so its valid to compare
  1083. * without taking into account left/right mixer placement
  1084. */
  1085. static int _sde_crtc_validate_src_split_order(struct drm_crtc *crtc,
  1086. struct plane_state *pstates, int cnt)
  1087. {
  1088. struct plane_state *prv_pstate, *cur_pstate;
  1089. enum sde_layout prev_layout, cur_layout;
  1090. struct sde_rect left_rect, right_rect;
  1091. struct sde_kms *sde_kms;
  1092. int32_t left_pid, right_pid;
  1093. int32_t stage;
  1094. int i, rc = 0;
  1095. sde_kms = _sde_crtc_get_kms(crtc);
  1096. if (!sde_kms || !sde_kms->catalog) {
  1097. SDE_ERROR("invalid parameters\n");
  1098. return -EINVAL;
  1099. }
  1100. for (i = 1; i < cnt; i++) {
  1101. prv_pstate = &pstates[i - 1];
  1102. cur_pstate = &pstates[i];
  1103. prev_layout = prv_pstate->sde_pstate->layout;
  1104. cur_layout = cur_pstate->sde_pstate->layout;
  1105. if (prv_pstate->stage != cur_pstate->stage ||
  1106. prev_layout != cur_layout)
  1107. continue;
  1108. stage = cur_pstate->stage;
  1109. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1110. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1111. prv_pstate->drm_pstate->crtc_y,
  1112. prv_pstate->drm_pstate->crtc_w,
  1113. prv_pstate->drm_pstate->crtc_h, false);
  1114. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1115. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1116. cur_pstate->drm_pstate->crtc_y,
  1117. cur_pstate->drm_pstate->crtc_w,
  1118. cur_pstate->drm_pstate->crtc_h, false);
  1119. if (right_rect.x < left_rect.x) {
  1120. swap(left_pid, right_pid);
  1121. swap(left_rect, right_rect);
  1122. swap(prv_pstate, cur_pstate);
  1123. }
  1124. /*
  1125. * - planes are enumerated in pipe-priority order such that
  1126. * planes with lower drm_id must be left-most in a shared
  1127. * blend-stage when using source split.
  1128. * - planes in source split must be contiguous in width
  1129. * - planes in source split must have same dest yoff and height
  1130. */
  1131. if ((right_pid < left_pid) &&
  1132. !sde_kms->catalog->pipe_order_type) {
  1133. SDE_ERROR(
  1134. "invalid src split cfg, stage:%d left:%d right:%d\n",
  1135. stage, left_pid, right_pid);
  1136. return -EINVAL;
  1137. } else if (right_rect.x != (left_rect.x + left_rect.w)) {
  1138. SDE_ERROR(
  1139. "invalid coordinates, stage:%d l:%d-%d r:%d-%d\n",
  1140. stage, left_rect.x, left_rect.w,
  1141. right_rect.x, right_rect.w);
  1142. return -EINVAL;
  1143. } else if ((left_rect.y != right_rect.y) ||
  1144. (left_rect.h != right_rect.h)) {
  1145. SDE_ERROR(
  1146. "stage:%d invalid yoff/ht: l_yxh:%dx%d r_yxh:%dx%d\n",
  1147. stage, left_rect.y, left_rect.h,
  1148. right_rect.y, right_rect.h);
  1149. return -EINVAL;
  1150. }
  1151. }
  1152. return rc;
  1153. }
  1154. static void _sde_crtc_set_src_split_order(struct drm_crtc *crtc,
  1155. struct plane_state *pstates, int cnt)
  1156. {
  1157. struct plane_state *prv_pstate, *cur_pstate, *nxt_pstate;
  1158. enum sde_layout prev_layout, cur_layout;
  1159. struct sde_kms *sde_kms;
  1160. struct sde_rect left_rect, right_rect;
  1161. int32_t left_pid, right_pid;
  1162. int32_t stage;
  1163. int i;
  1164. sde_kms = _sde_crtc_get_kms(crtc);
  1165. if (!sde_kms || !sde_kms->catalog) {
  1166. SDE_ERROR("invalid parameters\n");
  1167. return;
  1168. }
  1169. if (!sde_kms->catalog->pipe_order_type)
  1170. return;
  1171. for (i = 0; i < cnt; i++) {
  1172. prv_pstate = (i > 0) ? &pstates[i - 1] : NULL;
  1173. cur_pstate = &pstates[i];
  1174. nxt_pstate = ((i + 1) < cnt) ? &pstates[i + 1] : NULL;
  1175. prev_layout = prv_pstate ? prv_pstate->sde_pstate->layout :
  1176. SDE_LAYOUT_NONE;
  1177. cur_layout = cur_pstate->sde_pstate->layout;
  1178. if ((!prv_pstate) || (prv_pstate->stage != cur_pstate->stage)
  1179. || (prev_layout != cur_layout)) {
  1180. /*
  1181. * reset if prv or nxt pipes are not in the same stage
  1182. * as the cur pipe
  1183. */
  1184. if ((!nxt_pstate)
  1185. || (nxt_pstate->stage != cur_pstate->stage)
  1186. || (nxt_pstate->sde_pstate->layout !=
  1187. cur_pstate->sde_pstate->layout))
  1188. cur_pstate->sde_pstate->pipe_order_flags = 0;
  1189. continue;
  1190. }
  1191. stage = cur_pstate->stage;
  1192. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1193. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1194. prv_pstate->drm_pstate->crtc_y,
  1195. prv_pstate->drm_pstate->crtc_w,
  1196. prv_pstate->drm_pstate->crtc_h, false);
  1197. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1198. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1199. cur_pstate->drm_pstate->crtc_y,
  1200. cur_pstate->drm_pstate->crtc_w,
  1201. cur_pstate->drm_pstate->crtc_h, false);
  1202. if (right_rect.x < left_rect.x) {
  1203. swap(left_pid, right_pid);
  1204. swap(left_rect, right_rect);
  1205. swap(prv_pstate, cur_pstate);
  1206. }
  1207. cur_pstate->sde_pstate->pipe_order_flags = SDE_SSPP_RIGHT;
  1208. prv_pstate->sde_pstate->pipe_order_flags = 0;
  1209. }
  1210. for (i = 0; i < cnt; i++) {
  1211. cur_pstate = &pstates[i];
  1212. sde_plane_setup_src_split_order(
  1213. cur_pstate->drm_pstate->plane,
  1214. cur_pstate->sde_pstate->multirect_index,
  1215. cur_pstate->sde_pstate->pipe_order_flags);
  1216. }
  1217. }
  1218. static void _sde_crtc_setup_blend_cfg_by_stage(struct sde_crtc_mixer *mixer,
  1219. int num_mixers, struct plane_state *pstates, int cnt)
  1220. {
  1221. int i, lm_idx;
  1222. struct sde_format *format;
  1223. bool blend_stage[SDE_STAGE_MAX] = { false };
  1224. u32 blend_type;
  1225. for (i = cnt - 1; i >= 0; i--) {
  1226. blend_type = sde_plane_get_property(pstates[i].sde_pstate,
  1227. PLANE_PROP_BLEND_OP);
  1228. /* stage has already been programmed or BLEND_OP_SKIP type */
  1229. if (blend_stage[pstates[i].sde_pstate->stage] ||
  1230. blend_type == SDE_DRM_BLEND_OP_SKIP)
  1231. continue;
  1232. for (lm_idx = 0; lm_idx < num_mixers; lm_idx++) {
  1233. format = to_sde_format(msm_framebuffer_format(
  1234. pstates[i].sde_pstate->base.fb));
  1235. if (!format) {
  1236. SDE_ERROR("invalid format\n");
  1237. return;
  1238. }
  1239. _sde_crtc_setup_blend_cfg(mixer + lm_idx,
  1240. pstates[i].sde_pstate, format);
  1241. blend_stage[pstates[i].sde_pstate->stage] = true;
  1242. }
  1243. }
  1244. }
  1245. static void _sde_crtc_blend_setup_mixer(struct drm_crtc *crtc,
  1246. struct drm_crtc_state *old_state, struct sde_crtc *sde_crtc,
  1247. struct sde_crtc_mixer *mixer)
  1248. {
  1249. struct drm_plane *plane;
  1250. struct drm_framebuffer *fb;
  1251. struct drm_plane_state *state;
  1252. struct sde_crtc_state *cstate;
  1253. struct sde_plane_state *pstate = NULL;
  1254. struct plane_state *pstates = NULL;
  1255. struct sde_format *format;
  1256. struct sde_hw_ctl *ctl;
  1257. struct sde_hw_mixer *lm;
  1258. struct sde_hw_stage_cfg *stage_cfg;
  1259. struct sde_rect plane_crtc_roi;
  1260. uint32_t stage_idx, lm_idx, layout_idx;
  1261. int zpos_cnt[MAX_LAYOUTS_PER_CRTC][SDE_STAGE_MAX + 1];
  1262. int i, mode, cnt = 0;
  1263. bool bg_alpha_enable = false;
  1264. u32 blend_type;
  1265. struct sde_cp_crtc_skip_blend_plane skip_blend_plane;
  1266. DECLARE_BITMAP(fetch_active, SSPP_MAX);
  1267. if (!sde_crtc || !crtc->state || !mixer) {
  1268. SDE_ERROR("invalid sde_crtc or mixer\n");
  1269. return;
  1270. }
  1271. ctl = mixer->hw_ctl;
  1272. lm = mixer->hw_lm;
  1273. cstate = to_sde_crtc_state(crtc->state);
  1274. pstates = kcalloc(SDE_PSTATES_MAX,
  1275. sizeof(struct plane_state), GFP_KERNEL);
  1276. if (!pstates)
  1277. return;
  1278. memset(fetch_active, 0, sizeof(fetch_active));
  1279. memset(zpos_cnt, 0, sizeof(zpos_cnt));
  1280. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1281. state = plane->state;
  1282. if (!state)
  1283. continue;
  1284. plane_crtc_roi.x = state->crtc_x;
  1285. plane_crtc_roi.y = state->crtc_y;
  1286. plane_crtc_roi.w = state->crtc_w;
  1287. plane_crtc_roi.h = state->crtc_h;
  1288. pstate = to_sde_plane_state(state);
  1289. fb = state->fb;
  1290. mode = sde_plane_get_property(pstate,
  1291. PLANE_PROP_FB_TRANSLATION_MODE);
  1292. set_bit(sde_plane_pipe(plane), fetch_active);
  1293. sde_plane_ctl_flush(plane, ctl, true);
  1294. SDE_DEBUG("crtc %d stage:%d - plane %d sspp %d fb %d\n",
  1295. crtc->base.id,
  1296. pstate->stage,
  1297. plane->base.id,
  1298. sde_plane_pipe(plane) - SSPP_VIG0,
  1299. state->fb ? state->fb->base.id : -1);
  1300. format = to_sde_format(msm_framebuffer_format(pstate->base.fb));
  1301. if (!format) {
  1302. SDE_ERROR("invalid format\n");
  1303. goto end;
  1304. }
  1305. blend_type = sde_plane_get_property(pstate,
  1306. PLANE_PROP_BLEND_OP);
  1307. if (blend_type == SDE_DRM_BLEND_OP_SKIP) {
  1308. skip_blend_plane.valid_plane = true;
  1309. skip_blend_plane.plane = sde_plane_pipe(plane);
  1310. skip_blend_plane.height = plane_crtc_roi.h;
  1311. skip_blend_plane.width = plane_crtc_roi.w;
  1312. sde_cp_set_skip_blend_plane_info(crtc, &skip_blend_plane);
  1313. }
  1314. if (blend_type != SDE_DRM_BLEND_OP_SKIP) {
  1315. if (pstate->stage == SDE_STAGE_BASE &&
  1316. format->alpha_enable)
  1317. bg_alpha_enable = true;
  1318. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1319. state->fb ? state->fb->base.id : -1,
  1320. state->src_x >> 16, state->src_y >> 16,
  1321. state->src_w >> 16, state->src_h >> 16,
  1322. state->crtc_x, state->crtc_y,
  1323. state->crtc_w, state->crtc_h,
  1324. pstate->rotation, mode);
  1325. /*
  1326. * none or left layout will program to layer mixer
  1327. * group 0, right layout will program to layer mixer
  1328. * group 1.
  1329. */
  1330. if (pstate->layout <= SDE_LAYOUT_LEFT)
  1331. layout_idx = 0;
  1332. else
  1333. layout_idx = 1;
  1334. stage_cfg = &sde_crtc->stage_cfg[layout_idx];
  1335. stage_idx = zpos_cnt[layout_idx][pstate->stage]++;
  1336. stage_cfg->stage[pstate->stage][stage_idx] =
  1337. sde_plane_pipe(plane);
  1338. stage_cfg->multirect_index[pstate->stage][stage_idx] =
  1339. pstate->multirect_index;
  1340. SDE_EVT32(DRMID(crtc), DRMID(plane), stage_idx,
  1341. sde_plane_pipe(plane) - SSPP_VIG0,
  1342. pstate->stage,
  1343. pstate->multirect_index,
  1344. pstate->multirect_mode,
  1345. format->base.pixel_format,
  1346. fb ? fb->modifier : 0,
  1347. layout_idx);
  1348. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers;
  1349. lm_idx++) {
  1350. if (bg_alpha_enable && !format->alpha_enable)
  1351. mixer[lm_idx].mixer_op_mode = 0;
  1352. else
  1353. mixer[lm_idx].mixer_op_mode |=
  1354. 1 << pstate->stage;
  1355. }
  1356. }
  1357. if (cnt >= SDE_PSTATES_MAX)
  1358. continue;
  1359. pstates[cnt].sde_pstate = pstate;
  1360. pstates[cnt].drm_pstate = state;
  1361. if (blend_type == SDE_DRM_BLEND_OP_SKIP)
  1362. pstates[cnt].stage = SKIP_STAGING_PIPE_ZPOS;
  1363. else
  1364. pstates[cnt].stage = sde_plane_get_property(
  1365. pstates[cnt].sde_pstate, PLANE_PROP_ZPOS);
  1366. pstates[cnt].pipe_id = sde_plane_pipe(plane);
  1367. cnt++;
  1368. }
  1369. /* blend config update */
  1370. _sde_crtc_setup_blend_cfg_by_stage(mixer, sde_crtc->num_mixers,
  1371. pstates, cnt);
  1372. if (ctl->ops.set_active_pipes)
  1373. ctl->ops.set_active_pipes(ctl, fetch_active);
  1374. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  1375. _sde_crtc_set_src_split_order(crtc, pstates, cnt);
  1376. if (lm && lm->ops.setup_dim_layer) {
  1377. cstate = to_sde_crtc_state(crtc->state);
  1378. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty)) {
  1379. for (i = 0; i < cstate->num_dim_layers; i++)
  1380. _sde_crtc_setup_dim_layer_cfg(crtc, sde_crtc,
  1381. mixer, &cstate->dim_layer[i]);
  1382. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  1383. }
  1384. }
  1385. end:
  1386. kfree(pstates);
  1387. }
  1388. static void _sde_crtc_swap_mixers_for_right_partial_update(
  1389. struct drm_crtc *crtc)
  1390. {
  1391. struct sde_crtc *sde_crtc;
  1392. struct sde_crtc_state *cstate;
  1393. struct drm_encoder *drm_enc;
  1394. bool is_right_only;
  1395. bool encoder_in_dsc_merge = false;
  1396. if (!crtc || !crtc->state)
  1397. return;
  1398. sde_crtc = to_sde_crtc(crtc);
  1399. cstate = to_sde_crtc_state(crtc->state);
  1400. if (sde_crtc->num_mixers != CRTC_DUAL_MIXERS_ONLY)
  1401. return;
  1402. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  1403. crtc->state->encoder_mask) {
  1404. if (sde_encoder_is_dsc_merge(drm_enc)) {
  1405. encoder_in_dsc_merge = true;
  1406. break;
  1407. }
  1408. }
  1409. /**
  1410. * For right-only partial update with DSC merge, we swap LM0 & LM1.
  1411. * This is due to two reasons:
  1412. * - On 8996, there is a DSC HW requirement that in DSC Merge Mode,
  1413. * the left DSC must be used, right DSC cannot be used alone.
  1414. * For right-only partial update, this means swap layer mixers to map
  1415. * Left LM to Right INTF. On later HW this was relaxed.
  1416. * - In DSC Merge mode, the physical encoder has already registered
  1417. * PP0 as the master, to switch to right-only we would have to
  1418. * reprogram to be driven by PP1 instead.
  1419. * To support both cases, we prefer to support the mixer swap solution.
  1420. */
  1421. if (!encoder_in_dsc_merge) {
  1422. if (sde_crtc->mixers_swapped) {
  1423. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1424. sde_crtc->mixers_swapped = false;
  1425. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1);
  1426. }
  1427. return;
  1428. }
  1429. is_right_only = sde_kms_rect_is_null(&cstate->lm_roi[0]) &&
  1430. !sde_kms_rect_is_null(&cstate->lm_roi[1]);
  1431. if (is_right_only && !sde_crtc->mixers_swapped) {
  1432. /* right-only update swap mixers */
  1433. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1434. sde_crtc->mixers_swapped = true;
  1435. } else if (!is_right_only && sde_crtc->mixers_swapped) {
  1436. /* left-only or full update, swap back */
  1437. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1438. sde_crtc->mixers_swapped = false;
  1439. }
  1440. SDE_DEBUG("%s: right_only %d swapped %d, mix0->lm%d, mix1->lm%d\n",
  1441. sde_crtc->name, is_right_only, sde_crtc->mixers_swapped,
  1442. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1443. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1444. SDE_EVT32(DRMID(crtc), is_right_only, sde_crtc->mixers_swapped,
  1445. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1446. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1447. }
  1448. /**
  1449. * _sde_crtc_blend_setup - configure crtc mixers
  1450. * @crtc: Pointer to drm crtc structure
  1451. * @old_state: Pointer to old crtc state
  1452. * @add_planes: Whether or not to add planes to mixers
  1453. */
  1454. static void _sde_crtc_blend_setup(struct drm_crtc *crtc,
  1455. struct drm_crtc_state *old_state, bool add_planes)
  1456. {
  1457. struct sde_crtc *sde_crtc;
  1458. struct sde_crtc_state *sde_crtc_state;
  1459. struct sde_crtc_mixer *mixer;
  1460. struct sde_hw_ctl *ctl;
  1461. struct sde_hw_mixer *lm;
  1462. struct sde_ctl_flush_cfg cfg = {0,};
  1463. int i;
  1464. if (!crtc)
  1465. return;
  1466. sde_crtc = to_sde_crtc(crtc);
  1467. sde_crtc_state = to_sde_crtc_state(crtc->state);
  1468. mixer = sde_crtc->mixers;
  1469. SDE_DEBUG("%s\n", sde_crtc->name);
  1470. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1471. SDE_ERROR("invalid number mixers: %d\n", sde_crtc->num_mixers);
  1472. return;
  1473. }
  1474. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1475. if (!mixer[i].hw_lm) {
  1476. SDE_ERROR("invalid lm or ctl assigned to mixer\n");
  1477. return;
  1478. }
  1479. mixer[i].mixer_op_mode = 0;
  1480. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS,
  1481. sde_crtc_state->dirty)) {
  1482. /* clear dim_layer settings */
  1483. lm = mixer[i].hw_lm;
  1484. if (lm->ops.clear_dim_layer)
  1485. lm->ops.clear_dim_layer(lm);
  1486. }
  1487. }
  1488. _sde_crtc_swap_mixers_for_right_partial_update(crtc);
  1489. /* initialize stage cfg */
  1490. memset(&sde_crtc->stage_cfg, 0, sizeof(sde_crtc->stage_cfg));
  1491. if (add_planes)
  1492. _sde_crtc_blend_setup_mixer(crtc, old_state, sde_crtc, mixer);
  1493. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1494. const struct sde_rect *lm_roi = &sde_crtc_state->lm_roi[i];
  1495. int lm_layout = i / MAX_MIXERS_PER_LAYOUT;
  1496. ctl = mixer[i].hw_ctl;
  1497. lm = mixer[i].hw_lm;
  1498. if (sde_kms_rect_is_null(lm_roi))
  1499. sde_crtc->mixers[i].mixer_op_mode = 0;
  1500. lm->ops.setup_alpha_out(lm, mixer[i].mixer_op_mode);
  1501. /* stage config flush mask */
  1502. ctl->ops.update_bitmask_mixer(ctl, mixer[i].hw_lm->idx, 1);
  1503. ctl->ops.get_pending_flush(ctl, &cfg);
  1504. SDE_DEBUG("lm %d, op_mode 0x%X, ctl %d, flush mask 0x%x\n",
  1505. mixer[i].hw_lm->idx - LM_0,
  1506. mixer[i].mixer_op_mode,
  1507. ctl->idx - CTL_0,
  1508. cfg.pending_flush_mask);
  1509. if (sde_kms_rect_is_null(lm_roi)) {
  1510. SDE_DEBUG(
  1511. "%s: lm%d leave ctl%d mask 0 since null roi\n",
  1512. sde_crtc->name, lm->idx - LM_0,
  1513. ctl->idx - CTL_0);
  1514. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1515. NULL, true);
  1516. } else {
  1517. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1518. &sde_crtc->stage_cfg[lm_layout],
  1519. false);
  1520. }
  1521. }
  1522. _sde_crtc_program_lm_output_roi(crtc);
  1523. }
  1524. int sde_crtc_find_plane_fb_modes(struct drm_crtc *crtc,
  1525. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1526. {
  1527. struct drm_plane *plane;
  1528. struct sde_plane_state *sde_pstate;
  1529. uint32_t mode = 0;
  1530. int rc;
  1531. if (!crtc) {
  1532. SDE_ERROR("invalid state\n");
  1533. return -EINVAL;
  1534. }
  1535. *fb_ns = 0;
  1536. *fb_sec = 0;
  1537. *fb_sec_dir = 0;
  1538. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1539. if (IS_ERR_OR_NULL(plane) || IS_ERR_OR_NULL(plane->state)) {
  1540. rc = PTR_ERR(plane);
  1541. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1542. DRMID(crtc), DRMID(plane), rc);
  1543. return rc;
  1544. }
  1545. sde_pstate = to_sde_plane_state(plane->state);
  1546. mode = sde_plane_get_property(sde_pstate,
  1547. PLANE_PROP_FB_TRANSLATION_MODE);
  1548. switch (mode) {
  1549. case SDE_DRM_FB_NON_SEC:
  1550. (*fb_ns)++;
  1551. break;
  1552. case SDE_DRM_FB_SEC:
  1553. (*fb_sec)++;
  1554. break;
  1555. case SDE_DRM_FB_SEC_DIR_TRANS:
  1556. (*fb_sec_dir)++;
  1557. break;
  1558. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1559. break;
  1560. default:
  1561. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1562. DRMID(plane), mode);
  1563. return -EINVAL;
  1564. }
  1565. }
  1566. return 0;
  1567. }
  1568. int sde_crtc_state_find_plane_fb_modes(struct drm_crtc_state *state,
  1569. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1570. {
  1571. struct drm_plane *plane;
  1572. const struct drm_plane_state *pstate;
  1573. struct sde_plane_state *sde_pstate;
  1574. uint32_t mode = 0;
  1575. int rc;
  1576. if (!state) {
  1577. SDE_ERROR("invalid state\n");
  1578. return -EINVAL;
  1579. }
  1580. *fb_ns = 0;
  1581. *fb_sec = 0;
  1582. *fb_sec_dir = 0;
  1583. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1584. if (IS_ERR_OR_NULL(pstate)) {
  1585. rc = PTR_ERR(pstate);
  1586. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1587. DRMID(state->crtc), DRMID(plane), rc);
  1588. return rc;
  1589. }
  1590. sde_pstate = to_sde_plane_state(pstate);
  1591. mode = sde_plane_get_property(sde_pstate,
  1592. PLANE_PROP_FB_TRANSLATION_MODE);
  1593. switch (mode) {
  1594. case SDE_DRM_FB_NON_SEC:
  1595. (*fb_ns)++;
  1596. break;
  1597. case SDE_DRM_FB_SEC:
  1598. (*fb_sec)++;
  1599. break;
  1600. case SDE_DRM_FB_SEC_DIR_TRANS:
  1601. (*fb_sec_dir)++;
  1602. break;
  1603. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1604. break;
  1605. default:
  1606. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1607. DRMID(plane), mode);
  1608. return -EINVAL;
  1609. }
  1610. }
  1611. return 0;
  1612. }
  1613. static void _sde_drm_fb_sec_dir_trans(
  1614. struct sde_kms_smmu_state_data *smmu_state, uint32_t secure_level,
  1615. struct sde_mdss_cfg *catalog, bool old_valid_fb, int *ops)
  1616. {
  1617. /* secure display usecase */
  1618. if ((smmu_state->state == ATTACHED)
  1619. && (secure_level == SDE_DRM_SEC_ONLY)) {
  1620. smmu_state->state = catalog->sui_ns_allowed ?
  1621. DETACH_SEC_REQ : DETACH_ALL_REQ;
  1622. smmu_state->secure_level = secure_level;
  1623. smmu_state->transition_type = PRE_COMMIT;
  1624. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1625. if (old_valid_fb)
  1626. *ops |= (SDE_KMS_OPS_WAIT_FOR_TX_DONE |
  1627. SDE_KMS_OPS_CLEANUP_PLANE_FB);
  1628. if (catalog->sui_misr_supported)
  1629. smmu_state->sui_misr_state =
  1630. SUI_MISR_ENABLE_REQ;
  1631. /* secure camera usecase */
  1632. } else if (smmu_state->state == ATTACHED) {
  1633. smmu_state->state = DETACH_SEC_REQ;
  1634. smmu_state->secure_level = secure_level;
  1635. smmu_state->transition_type = PRE_COMMIT;
  1636. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1637. }
  1638. }
  1639. static void _sde_drm_fb_transactions(
  1640. struct sde_kms_smmu_state_data *smmu_state,
  1641. struct sde_mdss_cfg *catalog, bool old_valid_fb, bool post_commit,
  1642. int *ops)
  1643. {
  1644. if (((smmu_state->state == DETACHED)
  1645. || (smmu_state->state == DETACH_ALL_REQ))
  1646. || ((smmu_state->secure_level == SDE_DRM_SEC_ONLY)
  1647. && ((smmu_state->state == DETACHED_SEC)
  1648. || (smmu_state->state == DETACH_SEC_REQ)))) {
  1649. smmu_state->state = catalog->sui_ns_allowed ?
  1650. ATTACH_SEC_REQ : ATTACH_ALL_REQ;
  1651. smmu_state->transition_type = post_commit ?
  1652. POST_COMMIT : PRE_COMMIT;
  1653. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1654. if (old_valid_fb)
  1655. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1656. if (catalog->sui_misr_supported)
  1657. smmu_state->sui_misr_state =
  1658. SUI_MISR_DISABLE_REQ;
  1659. } else if ((smmu_state->state == DETACHED_SEC)
  1660. || (smmu_state->state == DETACH_SEC_REQ)) {
  1661. smmu_state->state = ATTACH_SEC_REQ;
  1662. smmu_state->transition_type = post_commit ?
  1663. POST_COMMIT : PRE_COMMIT;
  1664. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1665. if (old_valid_fb)
  1666. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1667. }
  1668. }
  1669. /**
  1670. * sde_crtc_get_secure_transition_ops - determines the operations that
  1671. * need to be performed before transitioning to secure state
  1672. * This function should be called after swapping the new state
  1673. * @crtc: Pointer to drm crtc structure
  1674. * Returns the bitmask of operations need to be performed, -Error in
  1675. * case of error cases
  1676. */
  1677. int sde_crtc_get_secure_transition_ops(struct drm_crtc *crtc,
  1678. struct drm_crtc_state *old_crtc_state,
  1679. bool old_valid_fb)
  1680. {
  1681. struct drm_plane *plane;
  1682. struct drm_encoder *encoder;
  1683. struct sde_crtc *sde_crtc;
  1684. struct sde_kms *sde_kms;
  1685. struct sde_mdss_cfg *catalog;
  1686. struct sde_kms_smmu_state_data *smmu_state;
  1687. uint32_t translation_mode = 0, secure_level;
  1688. int ops = 0;
  1689. bool post_commit = false;
  1690. if (!crtc || !crtc->state) {
  1691. SDE_ERROR("invalid crtc\n");
  1692. return -EINVAL;
  1693. }
  1694. sde_kms = _sde_crtc_get_kms(crtc);
  1695. if (!sde_kms)
  1696. return -EINVAL;
  1697. smmu_state = &sde_kms->smmu_state;
  1698. smmu_state->prev_state = smmu_state->state;
  1699. smmu_state->prev_secure_level = smmu_state->secure_level;
  1700. sde_crtc = to_sde_crtc(crtc);
  1701. secure_level = sde_crtc_get_secure_level(crtc, crtc->state);
  1702. catalog = sde_kms->catalog;
  1703. /*
  1704. * SMMU operations need to be delayed in case of video mode panels
  1705. * when switching back to non_secure mode
  1706. */
  1707. drm_for_each_encoder_mask(encoder, crtc->dev,
  1708. crtc->state->encoder_mask) {
  1709. if (sde_encoder_is_dsi_display(encoder))
  1710. post_commit |= sde_encoder_check_curr_mode(encoder,
  1711. MSM_DISPLAY_VIDEO_MODE);
  1712. }
  1713. SDE_DEBUG("crtc%d: secure_level %d old_valid_fb %d post_commit %d\n",
  1714. DRMID(crtc), secure_level, old_valid_fb, post_commit);
  1715. SDE_EVT32_VERBOSE(DRMID(crtc), secure_level, smmu_state->state,
  1716. old_valid_fb, post_commit, SDE_EVTLOG_FUNC_ENTRY);
  1717. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1718. if (!plane->state)
  1719. continue;
  1720. translation_mode = sde_plane_get_property(
  1721. to_sde_plane_state(plane->state),
  1722. PLANE_PROP_FB_TRANSLATION_MODE);
  1723. if (translation_mode > SDE_DRM_FB_SEC_DIR_TRANS) {
  1724. SDE_ERROR("crtc%d: invalid translation_mode %d\n",
  1725. DRMID(crtc), translation_mode);
  1726. return -EINVAL;
  1727. }
  1728. /* we can break if we find sec_dir plane */
  1729. if (translation_mode == SDE_DRM_FB_SEC_DIR_TRANS)
  1730. break;
  1731. }
  1732. mutex_lock(&sde_kms->secure_transition_lock);
  1733. switch (translation_mode) {
  1734. case SDE_DRM_FB_SEC_DIR_TRANS:
  1735. _sde_drm_fb_sec_dir_trans(smmu_state, secure_level,
  1736. catalog, old_valid_fb, &ops);
  1737. break;
  1738. case SDE_DRM_FB_SEC:
  1739. case SDE_DRM_FB_NON_SEC:
  1740. _sde_drm_fb_transactions(smmu_state, catalog,
  1741. old_valid_fb, post_commit, &ops);
  1742. break;
  1743. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1744. ops = 0;
  1745. break;
  1746. default:
  1747. SDE_ERROR("crtc%d: invalid plane fb_mode %d\n",
  1748. DRMID(crtc), translation_mode);
  1749. ops = -EINVAL;
  1750. }
  1751. /* log only during actual transition times */
  1752. if (ops) {
  1753. SDE_DEBUG("crtc%d: state%d sec%d sec_lvl%d type%d ops%x\n",
  1754. DRMID(crtc), smmu_state->state,
  1755. secure_level, smmu_state->secure_level,
  1756. smmu_state->transition_type, ops);
  1757. SDE_EVT32(DRMID(crtc), secure_level, translation_mode,
  1758. smmu_state->state, smmu_state->transition_type,
  1759. smmu_state->secure_level, old_valid_fb,
  1760. post_commit, ops, SDE_EVTLOG_FUNC_EXIT);
  1761. }
  1762. mutex_unlock(&sde_kms->secure_transition_lock);
  1763. return ops;
  1764. }
  1765. /**
  1766. * _sde_crtc_setup_scaler3_lut - Set up scaler lut
  1767. * LUTs are configured only once during boot
  1768. * @sde_crtc: Pointer to sde crtc
  1769. * @cstate: Pointer to sde crtc state
  1770. */
  1771. static int _sde_crtc_set_dest_scaler_lut(struct sde_crtc *sde_crtc,
  1772. struct sde_crtc_state *cstate, uint32_t lut_idx)
  1773. {
  1774. struct sde_hw_scaler3_lut_cfg *cfg;
  1775. struct sde_kms *sde_kms;
  1776. u32 *lut_data = NULL;
  1777. size_t len = 0;
  1778. int ret = 0;
  1779. if (!sde_crtc || !cstate) {
  1780. SDE_ERROR("invalid args\n");
  1781. return -EINVAL;
  1782. }
  1783. sde_kms = _sde_crtc_get_kms(&sde_crtc->base);
  1784. if (!sde_kms)
  1785. return -EINVAL;
  1786. if (is_qseed3_rev_qseed3lite(sde_kms->catalog))
  1787. return 0;
  1788. lut_data = msm_property_get_blob(&sde_crtc->property_info,
  1789. &cstate->property_state, &len, lut_idx);
  1790. if (!lut_data || !len) {
  1791. SDE_DEBUG("%s: lut(%d): cleared: %pK, %zu\n", sde_crtc->name,
  1792. lut_idx, lut_data, len);
  1793. lut_data = NULL;
  1794. len = 0;
  1795. }
  1796. cfg = &cstate->scl3_lut_cfg;
  1797. switch (lut_idx) {
  1798. case CRTC_PROP_DEST_SCALER_LUT_ED:
  1799. cfg->dir_lut = lut_data;
  1800. cfg->dir_len = len;
  1801. break;
  1802. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  1803. cfg->cir_lut = lut_data;
  1804. cfg->cir_len = len;
  1805. break;
  1806. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  1807. cfg->sep_lut = lut_data;
  1808. cfg->sep_len = len;
  1809. break;
  1810. default:
  1811. ret = -EINVAL;
  1812. SDE_ERROR("%s:invalid LUT idx(%d)\n", sde_crtc->name, lut_idx);
  1813. SDE_EVT32(DRMID(&sde_crtc->base), lut_idx, SDE_EVTLOG_ERROR);
  1814. break;
  1815. }
  1816. cfg->is_configured = cfg->dir_lut && cfg->cir_lut && cfg->sep_lut;
  1817. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), ret, lut_idx, len,
  1818. cfg->is_configured);
  1819. return ret;
  1820. }
  1821. void sde_crtc_timeline_status(struct drm_crtc *crtc)
  1822. {
  1823. struct sde_crtc *sde_crtc;
  1824. if (!crtc) {
  1825. SDE_ERROR("invalid crtc\n");
  1826. return;
  1827. }
  1828. sde_crtc = to_sde_crtc(crtc);
  1829. sde_fence_timeline_status(sde_crtc->output_fence, &crtc->base);
  1830. }
  1831. static int _sde_validate_hw_resources(struct sde_crtc *sde_crtc)
  1832. {
  1833. int i;
  1834. /**
  1835. * Check if sufficient hw resources are
  1836. * available as per target caps & topology
  1837. */
  1838. if (!sde_crtc) {
  1839. SDE_ERROR("invalid argument\n");
  1840. return -EINVAL;
  1841. }
  1842. if (!sde_crtc->num_mixers ||
  1843. sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1844. SDE_ERROR("%s: invalid number mixers: %d\n",
  1845. sde_crtc->name, sde_crtc->num_mixers);
  1846. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1847. SDE_EVTLOG_ERROR);
  1848. return -EINVAL;
  1849. }
  1850. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1851. if (!sde_crtc->mixers[i].hw_lm || !sde_crtc->mixers[i].hw_ctl
  1852. || !sde_crtc->mixers[i].hw_ds) {
  1853. SDE_ERROR("%s:insufficient resources for mixer(%d)\n",
  1854. sde_crtc->name, i);
  1855. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1856. i, sde_crtc->mixers[i].hw_lm,
  1857. sde_crtc->mixers[i].hw_ctl,
  1858. sde_crtc->mixers[i].hw_ds, SDE_EVTLOG_ERROR);
  1859. return -EINVAL;
  1860. }
  1861. }
  1862. return 0;
  1863. }
  1864. /**
  1865. * _sde_crtc_dest_scaler_setup - Set up dest scaler block
  1866. * @crtc: Pointer to drm crtc
  1867. */
  1868. static void _sde_crtc_dest_scaler_setup(struct drm_crtc *crtc)
  1869. {
  1870. struct sde_crtc *sde_crtc;
  1871. struct sde_crtc_state *cstate;
  1872. struct sde_hw_mixer *hw_lm;
  1873. struct sde_hw_ctl *hw_ctl;
  1874. struct sde_hw_ds *hw_ds;
  1875. struct sde_hw_ds_cfg *cfg;
  1876. struct sde_kms *kms;
  1877. u32 op_mode = 0;
  1878. u32 lm_idx = 0, num_mixers = 0;
  1879. int i, count = 0;
  1880. if (!crtc)
  1881. return;
  1882. sde_crtc = to_sde_crtc(crtc);
  1883. cstate = to_sde_crtc_state(crtc->state);
  1884. kms = _sde_crtc_get_kms(crtc);
  1885. num_mixers = sde_crtc->num_mixers;
  1886. count = cstate->num_ds;
  1887. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1888. SDE_EVT32(DRMID(crtc), num_mixers, count, cstate->dirty[0],
  1889. cstate->num_ds_enabled);
  1890. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  1891. SDE_DEBUG("no change in settings, skip commit\n");
  1892. } else if (!kms || !kms->catalog) {
  1893. SDE_ERROR("crtc%d:invalid parameters\n", crtc->base.id);
  1894. } else if (!kms->catalog->mdp[0].has_dest_scaler) {
  1895. SDE_DEBUG("dest scaler feature not supported\n");
  1896. } else if (_sde_validate_hw_resources(sde_crtc)) {
  1897. //do nothing
  1898. } else if ((!cstate->scl3_lut_cfg.is_configured) &&
  1899. (!is_qseed3_rev_qseed3lite(kms->catalog))) {
  1900. SDE_ERROR("crtc%d:no LUT data available\n", crtc->base.id);
  1901. } else {
  1902. for (i = 0; i < count; i++) {
  1903. cfg = &cstate->ds_cfg[i];
  1904. if (!cfg->flags)
  1905. continue;
  1906. lm_idx = cfg->idx;
  1907. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1908. hw_ctl = sde_crtc->mixers[lm_idx].hw_ctl;
  1909. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  1910. /* Setup op mode - Dual/single */
  1911. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  1912. op_mode |= BIT(hw_ds->idx - DS_0);
  1913. if ((i == count-1) && hw_ds->ops.setup_opmode) {
  1914. op_mode |= (cstate->num_ds_enabled ==
  1915. CRTC_DUAL_MIXERS_ONLY) ?
  1916. SDE_DS_OP_MODE_DUAL : 0;
  1917. hw_ds->ops.setup_opmode(hw_ds, op_mode);
  1918. SDE_EVT32_VERBOSE(DRMID(crtc), op_mode);
  1919. }
  1920. /* Setup scaler */
  1921. if ((cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE) ||
  1922. (cfg->flags &
  1923. SDE_DRM_DESTSCALER_ENHANCER_UPDATE)) {
  1924. if (hw_ds->ops.setup_scaler)
  1925. hw_ds->ops.setup_scaler(hw_ds,
  1926. &cfg->scl3_cfg,
  1927. &cstate->scl3_lut_cfg);
  1928. }
  1929. /*
  1930. * Dest scaler shares the flush bit of the LM in control
  1931. */
  1932. if (hw_ctl && hw_ctl->ops.update_bitmask_mixer)
  1933. hw_ctl->ops.update_bitmask_mixer(
  1934. hw_ctl, hw_lm->idx, 1);
  1935. }
  1936. }
  1937. }
  1938. static void sde_crtc_frame_event_cb(void *data, u32 event, ktime_t ts)
  1939. {
  1940. struct drm_crtc *crtc = (struct drm_crtc *)data;
  1941. struct sde_crtc *sde_crtc;
  1942. struct msm_drm_private *priv;
  1943. struct sde_crtc_frame_event *fevent;
  1944. struct sde_kms_frame_event_cb_data *cb_data;
  1945. struct drm_plane *plane;
  1946. u32 ubwc_error, meta_error;
  1947. unsigned long flags;
  1948. u32 crtc_id;
  1949. cb_data = (struct sde_kms_frame_event_cb_data *)data;
  1950. if (!data) {
  1951. SDE_ERROR("invalid parameters\n");
  1952. return;
  1953. }
  1954. crtc = cb_data->crtc;
  1955. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  1956. SDE_ERROR("invalid parameters\n");
  1957. return;
  1958. }
  1959. sde_crtc = to_sde_crtc(crtc);
  1960. priv = crtc->dev->dev_private;
  1961. crtc_id = drm_crtc_index(crtc);
  1962. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1963. SDE_EVT32_VERBOSE(DRMID(crtc), event);
  1964. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  1965. fevent = list_first_entry_or_null(&sde_crtc->frame_event_list,
  1966. struct sde_crtc_frame_event, list);
  1967. if (fevent)
  1968. list_del_init(&fevent->list);
  1969. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  1970. if (!fevent) {
  1971. SDE_ERROR("crtc%d event %d overflow\n",
  1972. crtc->base.id, event);
  1973. SDE_EVT32(DRMID(crtc), event);
  1974. return;
  1975. }
  1976. /* log and clear plane ubwc errors if any */
  1977. if (event & (SDE_ENCODER_FRAME_EVENT_ERROR
  1978. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  1979. | SDE_ENCODER_FRAME_EVENT_DONE)) {
  1980. drm_for_each_plane_mask(plane, crtc->dev,
  1981. sde_crtc->plane_mask_old) {
  1982. ubwc_error = sde_plane_get_ubwc_error(plane);
  1983. meta_error = sde_plane_get_meta_error(plane);
  1984. if (ubwc_error | meta_error) {
  1985. SDE_EVT32(DRMID(crtc), DRMID(plane), ubwc_error,
  1986. meta_error, SDE_EVTLOG_ERROR);
  1987. SDE_DEBUG("crtc%d plane %d ubwc_error %d meta_error %d\n",
  1988. DRMID(crtc), DRMID(plane), ubwc_error, meta_error);
  1989. sde_plane_clear_ubwc_error(plane);
  1990. sde_plane_clear_meta_error(plane);
  1991. }
  1992. }
  1993. }
  1994. if ((event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  1995. (sde_crtc && sde_crtc->retire_frame_event_sf)) {
  1996. sde_crtc->retire_frame_event_time = ktime_get();
  1997. sysfs_notify_dirent(sde_crtc->retire_frame_event_sf);
  1998. }
  1999. fevent->event = event;
  2000. fevent->ts = ts;
  2001. fevent->crtc = crtc;
  2002. fevent->connector = cb_data->connector;
  2003. kthread_queue_work(&priv->event_thread[crtc_id].worker, &fevent->work);
  2004. }
  2005. void sde_crtc_prepare_commit(struct drm_crtc *crtc,
  2006. struct drm_crtc_state *old_state)
  2007. {
  2008. struct drm_device *dev;
  2009. struct sde_crtc *sde_crtc;
  2010. struct sde_crtc_state *cstate;
  2011. struct drm_connector *conn;
  2012. struct drm_encoder *encoder;
  2013. struct drm_connector_list_iter conn_iter;
  2014. if (!crtc || !crtc->state) {
  2015. SDE_ERROR("invalid crtc\n");
  2016. return;
  2017. }
  2018. dev = crtc->dev;
  2019. sde_crtc = to_sde_crtc(crtc);
  2020. cstate = to_sde_crtc_state(crtc->state);
  2021. SDE_EVT32_VERBOSE(DRMID(crtc));
  2022. SDE_ATRACE_BEGIN("sde_crtc_prepare_commit");
  2023. /* identify connectors attached to this crtc */
  2024. cstate->num_connectors = 0;
  2025. drm_connector_list_iter_begin(dev, &conn_iter);
  2026. drm_for_each_connector_iter(conn, &conn_iter)
  2027. if (conn->state && conn->state->crtc == crtc &&
  2028. cstate->num_connectors < MAX_CONNECTORS) {
  2029. encoder = conn->state->best_encoder;
  2030. if (encoder)
  2031. sde_encoder_register_frame_event_callback(
  2032. encoder,
  2033. sde_crtc_frame_event_cb,
  2034. crtc);
  2035. cstate->connectors[cstate->num_connectors++] = conn;
  2036. sde_connector_prepare_fence(conn);
  2037. }
  2038. drm_connector_list_iter_end(&conn_iter);
  2039. /* prepare main output fence */
  2040. sde_fence_prepare(sde_crtc->output_fence);
  2041. SDE_ATRACE_END("sde_crtc_prepare_commit");
  2042. }
  2043. /**
  2044. * sde_crtc_complete_flip - signal pending page_flip events
  2045. * Any pending vblank events are added to the vblank_event_list
  2046. * so that the next vblank interrupt shall signal them.
  2047. * However PAGE_FLIP events are not handled through the vblank_event_list.
  2048. * This API signals any pending PAGE_FLIP events requested through
  2049. * DRM_IOCTL_MODE_PAGE_FLIP and are cached in the sde_crtc->event.
  2050. * if file!=NULL, this is preclose potential cancel-flip path
  2051. * @crtc: Pointer to drm crtc structure
  2052. * @file: Pointer to drm file
  2053. */
  2054. void sde_crtc_complete_flip(struct drm_crtc *crtc,
  2055. struct drm_file *file)
  2056. {
  2057. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2058. struct drm_device *dev = crtc->dev;
  2059. struct drm_pending_vblank_event *event;
  2060. unsigned long flags;
  2061. spin_lock_irqsave(&dev->event_lock, flags);
  2062. event = sde_crtc->event;
  2063. if (!event)
  2064. goto end;
  2065. /*
  2066. * if regular vblank case (!file) or if cancel-flip from
  2067. * preclose on file that requested flip, then send the
  2068. * event:
  2069. */
  2070. if (!file || (event->base.file_priv == file)) {
  2071. sde_crtc->event = NULL;
  2072. DRM_DEBUG_VBL("%s: send event: %pK\n",
  2073. sde_crtc->name, event);
  2074. SDE_EVT32_VERBOSE(DRMID(crtc));
  2075. drm_crtc_send_vblank_event(crtc, event);
  2076. }
  2077. end:
  2078. spin_unlock_irqrestore(&dev->event_lock, flags);
  2079. }
  2080. enum sde_intf_mode sde_crtc_get_intf_mode(struct drm_crtc *crtc,
  2081. struct drm_crtc_state *cstate)
  2082. {
  2083. struct drm_encoder *encoder;
  2084. if (!crtc || !crtc->dev || !cstate) {
  2085. SDE_ERROR("invalid crtc\n");
  2086. return INTF_MODE_NONE;
  2087. }
  2088. drm_for_each_encoder_mask(encoder, crtc->dev,
  2089. cstate->encoder_mask) {
  2090. /* continue if copy encoder is encountered */
  2091. if (sde_encoder_in_clone_mode(encoder))
  2092. continue;
  2093. return sde_encoder_get_intf_mode(encoder);
  2094. }
  2095. return INTF_MODE_NONE;
  2096. }
  2097. u32 sde_crtc_get_fps_mode(struct drm_crtc *crtc)
  2098. {
  2099. struct drm_encoder *encoder;
  2100. if (!crtc || !crtc->dev) {
  2101. SDE_ERROR("invalid crtc\n");
  2102. return INTF_MODE_NONE;
  2103. }
  2104. drm_for_each_encoder(encoder, crtc->dev)
  2105. if ((encoder->crtc == crtc)
  2106. && !sde_encoder_in_cont_splash(encoder))
  2107. return sde_encoder_get_fps(encoder);
  2108. return 0;
  2109. }
  2110. u32 sde_crtc_get_dfps_maxfps(struct drm_crtc *crtc)
  2111. {
  2112. struct drm_encoder *encoder;
  2113. if (!crtc || !crtc->dev) {
  2114. SDE_ERROR("invalid crtc\n");
  2115. return 0;
  2116. }
  2117. drm_for_each_encoder_mask(encoder, crtc->dev,
  2118. crtc->state->encoder_mask) {
  2119. if (!sde_encoder_in_cont_splash(encoder))
  2120. return sde_encoder_get_dfps_maxfps(encoder);
  2121. }
  2122. return 0;
  2123. }
  2124. static void sde_crtc_vblank_cb(void *data, ktime_t ts)
  2125. {
  2126. struct drm_crtc *crtc = (struct drm_crtc *)data;
  2127. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2128. /* keep statistics on vblank callback - with auto reset via debugfs */
  2129. if (ktime_compare(sde_crtc->vblank_cb_time, ktime_set(0, 0)) == 0)
  2130. sde_crtc->vblank_cb_time = ts;
  2131. else
  2132. sde_crtc->vblank_cb_count++;
  2133. sde_crtc->vblank_last_cb_time = ts;
  2134. sysfs_notify_dirent(sde_crtc->vsync_event_sf);
  2135. drm_crtc_handle_vblank(crtc);
  2136. DRM_DEBUG_VBL("crtc%d, ts:%llu\n", crtc->base.id, ktime_to_us(ts));
  2137. SDE_EVT32_VERBOSE(DRMID(crtc), ktime_to_us(ts));
  2138. }
  2139. static void _sde_crtc_retire_event(struct drm_connector *connector,
  2140. ktime_t ts, enum sde_fence_event fence_event)
  2141. {
  2142. if (!connector) {
  2143. SDE_ERROR("invalid param\n");
  2144. return;
  2145. }
  2146. SDE_ATRACE_BEGIN("signal_retire_fence");
  2147. sde_connector_complete_commit(connector, ts, fence_event);
  2148. SDE_ATRACE_END("signal_retire_fence");
  2149. }
  2150. static void sde_crtc_frame_event_work(struct kthread_work *work)
  2151. {
  2152. struct msm_drm_private *priv;
  2153. struct sde_crtc_frame_event *fevent;
  2154. struct drm_crtc *crtc;
  2155. struct sde_crtc *sde_crtc;
  2156. struct sde_kms *sde_kms;
  2157. unsigned long flags;
  2158. bool in_clone_mode = false;
  2159. if (!work) {
  2160. SDE_ERROR("invalid work handle\n");
  2161. return;
  2162. }
  2163. fevent = container_of(work, struct sde_crtc_frame_event, work);
  2164. if (!fevent->crtc || !fevent->crtc->state) {
  2165. SDE_ERROR("invalid crtc\n");
  2166. return;
  2167. }
  2168. crtc = fevent->crtc;
  2169. sde_crtc = to_sde_crtc(crtc);
  2170. sde_kms = _sde_crtc_get_kms(crtc);
  2171. if (!sde_kms) {
  2172. SDE_ERROR("invalid kms handle\n");
  2173. return;
  2174. }
  2175. priv = sde_kms->dev->dev_private;
  2176. SDE_ATRACE_BEGIN("crtc_frame_event");
  2177. SDE_DEBUG("crtc%d event:%u ts:%lld\n", crtc->base.id, fevent->event,
  2178. ktime_to_ns(fevent->ts));
  2179. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event, SDE_EVTLOG_FUNC_ENTRY);
  2180. in_clone_mode = (fevent->event & SDE_ENCODER_FRAME_EVENT_CWB_DONE) ?
  2181. true : false;
  2182. if (!in_clone_mode && (fevent->event & (SDE_ENCODER_FRAME_EVENT_ERROR
  2183. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  2184. | SDE_ENCODER_FRAME_EVENT_DONE))) {
  2185. if (atomic_read(&sde_crtc->frame_pending) < 1) {
  2186. /* this should not happen */
  2187. SDE_ERROR("crtc%d ts:%lld invalid frame_pending:%d\n",
  2188. crtc->base.id,
  2189. ktime_to_ns(fevent->ts),
  2190. atomic_read(&sde_crtc->frame_pending));
  2191. SDE_EVT32(DRMID(crtc), fevent->event,
  2192. SDE_EVTLOG_FUNC_CASE1);
  2193. } else if (atomic_dec_return(&sde_crtc->frame_pending) == 0) {
  2194. /* release bandwidth and other resources */
  2195. SDE_DEBUG("crtc%d ts:%lld last pending\n",
  2196. crtc->base.id,
  2197. ktime_to_ns(fevent->ts));
  2198. SDE_EVT32(DRMID(crtc), fevent->event,
  2199. SDE_EVTLOG_FUNC_CASE2);
  2200. sde_core_perf_crtc_release_bw(crtc);
  2201. } else {
  2202. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event,
  2203. SDE_EVTLOG_FUNC_CASE3);
  2204. }
  2205. }
  2206. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE) {
  2207. SDE_ATRACE_BEGIN("signal_release_fence");
  2208. sde_fence_signal(sde_crtc->output_fence, fevent->ts,
  2209. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2210. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2211. SDE_ATRACE_END("signal_release_fence");
  2212. }
  2213. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  2214. /* this api should be called without spin_lock */
  2215. _sde_crtc_retire_event(fevent->connector, fevent->ts,
  2216. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2217. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2218. if (fevent->event & SDE_ENCODER_FRAME_EVENT_PANEL_DEAD)
  2219. SDE_ERROR("crtc%d ts:%lld received panel dead event\n",
  2220. crtc->base.id, ktime_to_ns(fevent->ts));
  2221. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  2222. list_add_tail(&fevent->list, &sde_crtc->frame_event_list);
  2223. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  2224. SDE_ATRACE_END("crtc_frame_event");
  2225. }
  2226. static void sde_crtc_event_notify(struct drm_crtc *crtc, uint32_t type, uint32_t len, uint32_t val)
  2227. {
  2228. struct drm_event event;
  2229. if (!crtc) {
  2230. SDE_ERROR("invalid crtc\n");
  2231. return;
  2232. }
  2233. event.type = type;
  2234. event.length = len;
  2235. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event, (u8 *)&val);
  2236. SDE_EVT32(DRMID(crtc), type, len, val);
  2237. SDE_DEBUG("crtc:%d event(%d) value(%d) notified\n", DRMID(crtc), type, val);
  2238. }
  2239. void sde_crtc_complete_commit(struct drm_crtc *crtc,
  2240. struct drm_crtc_state *old_state)
  2241. {
  2242. struct sde_crtc *sde_crtc;
  2243. u32 power_on = 1;
  2244. if (!crtc || !crtc->state) {
  2245. SDE_ERROR("invalid crtc\n");
  2246. return;
  2247. }
  2248. sde_crtc = to_sde_crtc(crtc);
  2249. SDE_EVT32_VERBOSE(DRMID(crtc));
  2250. if (crtc->state->active_changed && crtc->state->active)
  2251. sde_crtc_event_notify(crtc, DRM_EVENT_CRTC_POWER, sizeof(u32), power_on);
  2252. sde_core_perf_crtc_update(crtc, 0, false);
  2253. }
  2254. /**
  2255. * _sde_crtc_set_input_fence_timeout - update ns version of in fence timeout
  2256. * @cstate: Pointer to sde crtc state
  2257. */
  2258. static void _sde_crtc_set_input_fence_timeout(struct sde_crtc_state *cstate)
  2259. {
  2260. if (!cstate) {
  2261. SDE_ERROR("invalid cstate\n");
  2262. return;
  2263. }
  2264. cstate->input_fence_timeout_ns =
  2265. sde_crtc_get_property(cstate, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  2266. cstate->input_fence_timeout_ns *= NSEC_PER_MSEC;
  2267. }
  2268. /**
  2269. * _sde_crtc_clear_dim_layers_v1 - clear all dim layer settings
  2270. * @cstate: Pointer to sde crtc state
  2271. */
  2272. static void _sde_crtc_clear_dim_layers_v1(struct sde_crtc_state *cstate)
  2273. {
  2274. u32 i;
  2275. if (!cstate)
  2276. return;
  2277. for (i = 0; i < cstate->num_dim_layers; i++)
  2278. memset(&cstate->dim_layer[i], 0, sizeof(cstate->dim_layer[i]));
  2279. cstate->num_dim_layers = 0;
  2280. }
  2281. /**
  2282. * _sde_crtc_set_dim_layer_v1 - copy dim layer settings from userspace
  2283. * @cstate: Pointer to sde crtc state
  2284. * @user_ptr: User ptr for sde_drm_dim_layer_v1 struct
  2285. */
  2286. static void _sde_crtc_set_dim_layer_v1(struct drm_crtc *crtc,
  2287. struct sde_crtc_state *cstate, void __user *usr_ptr)
  2288. {
  2289. struct sde_drm_dim_layer_v1 dim_layer_v1;
  2290. struct sde_drm_dim_layer_cfg *user_cfg;
  2291. struct sde_hw_dim_layer *dim_layer;
  2292. u32 count, i;
  2293. struct sde_kms *kms;
  2294. if (!crtc || !cstate) {
  2295. SDE_ERROR("invalid crtc or cstate\n");
  2296. return;
  2297. }
  2298. dim_layer = cstate->dim_layer;
  2299. if (!usr_ptr) {
  2300. /* usr_ptr is null when setting the default property value */
  2301. _sde_crtc_clear_dim_layers_v1(cstate);
  2302. SDE_DEBUG("dim_layer data removed\n");
  2303. goto clear;
  2304. }
  2305. kms = _sde_crtc_get_kms(crtc);
  2306. if (!kms || !kms->catalog) {
  2307. SDE_ERROR("invalid kms\n");
  2308. return;
  2309. }
  2310. if (copy_from_user(&dim_layer_v1, usr_ptr, sizeof(dim_layer_v1))) {
  2311. SDE_ERROR("failed to copy dim_layer data\n");
  2312. return;
  2313. }
  2314. count = dim_layer_v1.num_layers;
  2315. if (count > SDE_MAX_DIM_LAYERS) {
  2316. SDE_ERROR("invalid number of dim_layers:%d", count);
  2317. return;
  2318. }
  2319. /* populate from user space */
  2320. cstate->num_dim_layers = count;
  2321. for (i = 0; i < count; i++) {
  2322. user_cfg = &dim_layer_v1.layer_cfg[i];
  2323. dim_layer[i].flags = user_cfg->flags;
  2324. dim_layer[i].stage = (kms->catalog->has_base_layer) ?
  2325. user_cfg->stage : user_cfg->stage +
  2326. SDE_STAGE_0;
  2327. dim_layer[i].rect.x = user_cfg->rect.x1;
  2328. dim_layer[i].rect.y = user_cfg->rect.y1;
  2329. dim_layer[i].rect.w = user_cfg->rect.x2 - user_cfg->rect.x1;
  2330. dim_layer[i].rect.h = user_cfg->rect.y2 - user_cfg->rect.y1;
  2331. dim_layer[i].color_fill = (struct sde_mdss_color) {
  2332. user_cfg->color_fill.color_0,
  2333. user_cfg->color_fill.color_1,
  2334. user_cfg->color_fill.color_2,
  2335. user_cfg->color_fill.color_3,
  2336. };
  2337. SDE_DEBUG("dim_layer[%d] - flags:%d, stage:%d\n",
  2338. i, dim_layer[i].flags, dim_layer[i].stage);
  2339. SDE_DEBUG(" rect:{%d,%d,%d,%d}, color:{%d,%d,%d,%d}\n",
  2340. dim_layer[i].rect.x, dim_layer[i].rect.y,
  2341. dim_layer[i].rect.w, dim_layer[i].rect.h,
  2342. dim_layer[i].color_fill.color_0,
  2343. dim_layer[i].color_fill.color_1,
  2344. dim_layer[i].color_fill.color_2,
  2345. dim_layer[i].color_fill.color_3);
  2346. }
  2347. clear:
  2348. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  2349. }
  2350. /**
  2351. * _sde_crtc_set_dest_scaler - copy dest scaler settings from userspace
  2352. * @sde_crtc : Pointer to sde crtc
  2353. * @cstate : Pointer to sde crtc state
  2354. * @usr_ptr: User ptr for sde_drm_dest_scaler_data struct
  2355. */
  2356. static int _sde_crtc_set_dest_scaler(struct sde_crtc *sde_crtc,
  2357. struct sde_crtc_state *cstate,
  2358. void __user *usr_ptr)
  2359. {
  2360. struct sde_drm_dest_scaler_data ds_data;
  2361. struct sde_drm_dest_scaler_cfg *ds_cfg_usr;
  2362. struct sde_drm_scaler_v2 scaler_v2;
  2363. void __user *scaler_v2_usr;
  2364. int i, count;
  2365. if (!sde_crtc || !cstate) {
  2366. SDE_ERROR("invalid sde_crtc/state\n");
  2367. return -EINVAL;
  2368. }
  2369. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  2370. if (!usr_ptr) {
  2371. SDE_DEBUG("ds data removed\n");
  2372. return 0;
  2373. }
  2374. if (copy_from_user(&ds_data, usr_ptr, sizeof(ds_data))) {
  2375. SDE_ERROR("%s:failed to copy dest scaler data from user\n",
  2376. sde_crtc->name);
  2377. return -EINVAL;
  2378. }
  2379. count = ds_data.num_dest_scaler;
  2380. if (!count) {
  2381. SDE_DEBUG("no ds data available\n");
  2382. return 0;
  2383. }
  2384. if (count > SDE_MAX_DS_COUNT) {
  2385. SDE_ERROR("%s: invalid config: num_ds(%d) max(%d)\n",
  2386. sde_crtc->name, count, SDE_MAX_DS_COUNT);
  2387. SDE_EVT32(DRMID(&sde_crtc->base), count, SDE_EVTLOG_ERROR);
  2388. return -EINVAL;
  2389. }
  2390. /* Populate from user space */
  2391. for (i = 0; i < count; i++) {
  2392. ds_cfg_usr = &ds_data.ds_cfg[i];
  2393. cstate->ds_cfg[i].idx = ds_cfg_usr->index;
  2394. cstate->ds_cfg[i].flags = ds_cfg_usr->flags;
  2395. cstate->ds_cfg[i].lm_width = ds_cfg_usr->lm_width;
  2396. cstate->ds_cfg[i].lm_height = ds_cfg_usr->lm_height;
  2397. memset(&scaler_v2, 0, sizeof(scaler_v2));
  2398. if (ds_cfg_usr->scaler_cfg) {
  2399. scaler_v2_usr =
  2400. (void __user *)((uintptr_t)ds_cfg_usr->scaler_cfg);
  2401. if (copy_from_user(&scaler_v2, scaler_v2_usr,
  2402. sizeof(scaler_v2))) {
  2403. SDE_ERROR("%s:scaler: copy from user failed\n",
  2404. sde_crtc->name);
  2405. return -EINVAL;
  2406. }
  2407. }
  2408. sde_set_scaler_v2(&cstate->ds_cfg[i].scl3_cfg, &scaler_v2);
  2409. SDE_DEBUG("en(%d)dir(%d)de(%d) src(%dx%d) dst(%dx%d)\n",
  2410. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2411. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2412. scaler_v2.dst_width, scaler_v2.dst_height);
  2413. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base),
  2414. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2415. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2416. scaler_v2.dst_width, scaler_v2.dst_height);
  2417. SDE_DEBUG("ds cfg[%d]-ndx(%d) flags(%d) lm(%dx%d)\n",
  2418. i, ds_cfg_usr->index, ds_cfg_usr->flags,
  2419. ds_cfg_usr->lm_width, ds_cfg_usr->lm_height);
  2420. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), i, ds_cfg_usr->index,
  2421. ds_cfg_usr->flags, ds_cfg_usr->lm_width,
  2422. ds_cfg_usr->lm_height);
  2423. }
  2424. cstate->num_ds = count;
  2425. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2426. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), count);
  2427. return 0;
  2428. }
  2429. static int _sde_crtc_check_dest_scaler_lm(struct drm_crtc *crtc,
  2430. struct drm_display_mode *mode, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2431. struct sde_hw_ds_cfg *prev_cfg)
  2432. {
  2433. if (cfg->lm_width > hdisplay || cfg->lm_height > mode->vdisplay
  2434. || !cfg->lm_width || !cfg->lm_height) {
  2435. SDE_ERROR("crtc%d: lm size[%d,%d] display [%d,%d]\n",
  2436. crtc->base.id, cfg->lm_width, cfg->lm_height,
  2437. hdisplay, mode->vdisplay);
  2438. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2439. hdisplay, mode->vdisplay, SDE_EVTLOG_ERROR);
  2440. return -E2BIG;
  2441. }
  2442. if (prev_cfg && (cfg->lm_width != prev_cfg->lm_width ||
  2443. cfg->lm_height != prev_cfg->lm_height)) {
  2444. SDE_ERROR("crtc%d: uneven lm split [%d,%d], [%d %d]\n",
  2445. crtc->base.id, cfg->lm_width,
  2446. cfg->lm_height, prev_cfg->lm_width,
  2447. prev_cfg->lm_height);
  2448. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2449. prev_cfg->lm_width, prev_cfg->lm_height,
  2450. SDE_EVTLOG_ERROR);
  2451. return -EINVAL;
  2452. }
  2453. return 0;
  2454. }
  2455. static int _sde_crtc_check_dest_scaler_cfg(struct drm_crtc *crtc,
  2456. struct sde_crtc *sde_crtc, struct drm_display_mode *mode,
  2457. struct sde_hw_ds *hw_ds, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2458. u32 max_in_width, u32 max_out_width)
  2459. {
  2460. if (cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE ||
  2461. cfg->flags & SDE_DRM_DESTSCALER_ENHANCER_UPDATE) {
  2462. /**
  2463. * Scaler src and dst width shouldn't exceed the maximum
  2464. * width limitation. Also, if there is no partial update
  2465. * dst width and height must match display resolution.
  2466. */
  2467. if (cfg->scl3_cfg.src_width[0] > max_in_width ||
  2468. cfg->scl3_cfg.dst_width > max_out_width ||
  2469. !cfg->scl3_cfg.src_width[0] ||
  2470. !cfg->scl3_cfg.dst_width ||
  2471. (!(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE)
  2472. && (cfg->scl3_cfg.dst_width != hdisplay ||
  2473. cfg->scl3_cfg.dst_height != mode->vdisplay))) {
  2474. SDE_ERROR("crtc%d: ", crtc->base.id);
  2475. SDE_ERROR("src_w(%d) dst(%dx%d) display(%dx%d)",
  2476. cfg->scl3_cfg.src_width[0],
  2477. cfg->scl3_cfg.dst_width,
  2478. cfg->scl3_cfg.dst_height,
  2479. hdisplay, mode->vdisplay);
  2480. SDE_ERROR("num_mixers(%d) flags(%d) ds-%d:\n",
  2481. sde_crtc->num_mixers, cfg->flags,
  2482. hw_ds->idx - DS_0);
  2483. SDE_ERROR("scale_en = %d, DE_en =%d\n",
  2484. cfg->scl3_cfg.enable,
  2485. cfg->scl3_cfg.de.enable);
  2486. SDE_EVT32(DRMID(crtc), cfg->scl3_cfg.enable,
  2487. cfg->scl3_cfg.de.enable, cfg->flags,
  2488. max_in_width, max_out_width,
  2489. cfg->scl3_cfg.src_width[0],
  2490. cfg->scl3_cfg.dst_width,
  2491. cfg->scl3_cfg.dst_height, hdisplay,
  2492. mode->vdisplay, sde_crtc->num_mixers,
  2493. SDE_EVTLOG_ERROR);
  2494. cfg->flags &=
  2495. ~SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2496. cfg->flags &=
  2497. ~SDE_DRM_DESTSCALER_ENHANCER_UPDATE;
  2498. return -EINVAL;
  2499. }
  2500. }
  2501. return 0;
  2502. }
  2503. static int _sde_crtc_check_dest_scaler_validate_ds(struct drm_crtc *crtc,
  2504. struct sde_crtc *sde_crtc, struct sde_crtc_state *cstate,
  2505. struct drm_display_mode *mode, struct sde_hw_ds *hw_ds,
  2506. u32 hdisplay, u32 *num_ds_enable, u32 max_in_width, u32 max_out_width)
  2507. {
  2508. int i, ret;
  2509. u32 lm_idx;
  2510. struct sde_hw_ds_cfg *cfg, *prev_cfg;
  2511. for (i = 0; i < cstate->num_ds; i++) {
  2512. cfg = &cstate->ds_cfg[i];
  2513. prev_cfg = (i > 0) ? &cstate->ds_cfg[i - 1] : NULL;
  2514. lm_idx = cfg->idx;
  2515. /**
  2516. * Validate against topology
  2517. * No of dest scalers should match the num of mixers
  2518. * unless it is partial update left only/right only use case
  2519. */
  2520. if (lm_idx >= sde_crtc->num_mixers || (i != lm_idx &&
  2521. !(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2522. SDE_ERROR("crtc%d: ds_cfg id(%d):idx(%d), flags(%d)\n",
  2523. crtc->base.id, i, lm_idx, cfg->flags);
  2524. SDE_EVT32(DRMID(crtc), i, lm_idx, cfg->flags,
  2525. SDE_EVTLOG_ERROR);
  2526. return -EINVAL;
  2527. }
  2528. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2529. if (!max_in_width && !max_out_width) {
  2530. max_in_width = hw_ds->scl->top->maxinputwidth;
  2531. max_out_width = hw_ds->scl->top->maxoutputwidth;
  2532. if (cstate->num_ds == CRTC_DUAL_MIXERS_ONLY)
  2533. max_in_width -= SDE_DS_OVERFETCH_SIZE;
  2534. SDE_DEBUG("max DS width [%d,%d] for num_ds = %d\n",
  2535. max_in_width, max_out_width, cstate->num_ds);
  2536. }
  2537. /* Check LM width and height */
  2538. ret = _sde_crtc_check_dest_scaler_lm(crtc, mode, cfg, hdisplay,
  2539. prev_cfg);
  2540. if (ret)
  2541. return ret;
  2542. /* Check scaler data */
  2543. ret = _sde_crtc_check_dest_scaler_cfg(crtc, sde_crtc, mode,
  2544. hw_ds, cfg, hdisplay,
  2545. max_in_width, max_out_width);
  2546. if (ret)
  2547. return ret;
  2548. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2549. (*num_ds_enable)++;
  2550. SDE_DEBUG("ds[%d]: flags[0x%X]\n",
  2551. hw_ds->idx - DS_0, cfg->flags);
  2552. SDE_EVT32_VERBOSE(DRMID(crtc), hw_ds->idx - DS_0, cfg->flags);
  2553. }
  2554. return 0;
  2555. }
  2556. static void _sde_crtc_check_dest_scaler_data_disable(struct drm_crtc *crtc,
  2557. struct sde_crtc_state *cstate, u32 num_ds_enable)
  2558. {
  2559. struct sde_hw_ds_cfg *cfg;
  2560. int i;
  2561. SDE_DEBUG("dest scaler status : %d -> %d\n",
  2562. cstate->num_ds_enabled, num_ds_enable);
  2563. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->num_ds_enabled, num_ds_enable,
  2564. cstate->num_ds, cstate->dirty[0]);
  2565. if (cstate->num_ds_enabled != num_ds_enable) {
  2566. /* Disabling destination scaler */
  2567. if (!num_ds_enable) {
  2568. for (i = 0; i < cstate->num_ds; i++) {
  2569. cfg = &cstate->ds_cfg[i];
  2570. cfg->idx = i;
  2571. /* Update scaler settings in disable case */
  2572. cfg->flags = SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2573. cfg->scl3_cfg.enable = 0;
  2574. cfg->scl3_cfg.de.enable = 0;
  2575. }
  2576. }
  2577. cstate->num_ds_enabled = num_ds_enable;
  2578. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2579. } else {
  2580. if (!cstate->num_ds_enabled)
  2581. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2582. }
  2583. }
  2584. /**
  2585. * _sde_crtc_check_dest_scaler_data - validate the dest scaler data
  2586. * @crtc : Pointer to drm crtc
  2587. * @state : Pointer to drm crtc state
  2588. */
  2589. static int _sde_crtc_check_dest_scaler_data(struct drm_crtc *crtc,
  2590. struct drm_crtc_state *state)
  2591. {
  2592. struct sde_crtc *sde_crtc;
  2593. struct sde_crtc_state *cstate;
  2594. struct drm_display_mode *mode;
  2595. struct sde_kms *kms;
  2596. struct sde_hw_ds *hw_ds = NULL;
  2597. u32 ret = 0;
  2598. u32 num_ds_enable = 0, hdisplay = 0;
  2599. u32 max_in_width = 0, max_out_width = 0;
  2600. if (!crtc || !state)
  2601. return -EINVAL;
  2602. sde_crtc = to_sde_crtc(crtc);
  2603. cstate = to_sde_crtc_state(state);
  2604. kms = _sde_crtc_get_kms(crtc);
  2605. mode = &state->adjusted_mode;
  2606. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2607. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  2608. SDE_DEBUG("dest scaler property not set, skip validation\n");
  2609. return 0;
  2610. }
  2611. if (!kms || !kms->catalog) {
  2612. SDE_ERROR("crtc%d: invalid parameters\n", crtc->base.id);
  2613. return -EINVAL;
  2614. }
  2615. if (!kms->catalog->mdp[0].has_dest_scaler) {
  2616. SDE_DEBUG("dest scaler feature not supported\n");
  2617. return 0;
  2618. }
  2619. if (!sde_crtc->num_mixers) {
  2620. SDE_DEBUG("mixers not allocated\n");
  2621. return 0;
  2622. }
  2623. ret = _sde_validate_hw_resources(sde_crtc);
  2624. if (ret)
  2625. goto err;
  2626. /**
  2627. * No of dest scalers shouldn't exceed hw ds block count and
  2628. * also, match the num of mixers unless it is partial update
  2629. * left only/right only use case - currently PU + DS is not supported
  2630. */
  2631. if (cstate->num_ds > kms->catalog->ds_count ||
  2632. ((cstate->num_ds != sde_crtc->num_mixers) &&
  2633. !(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2634. SDE_ERROR("crtc%d: num_ds(%d), hw_ds_cnt(%d) flags(%d)\n",
  2635. crtc->base.id, cstate->num_ds, kms->catalog->ds_count,
  2636. cstate->ds_cfg[0].flags);
  2637. ret = -EINVAL;
  2638. goto err;
  2639. }
  2640. /**
  2641. * Check if DS needs to be enabled or disabled
  2642. * In case of enable, validate the data
  2643. */
  2644. if (!(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_ENABLE)) {
  2645. SDE_DEBUG("disable dest scaler, num(%d) flags(%d)\n",
  2646. cstate->num_ds, cstate->ds_cfg[0].flags);
  2647. goto disable;
  2648. }
  2649. /* Display resolution */
  2650. hdisplay = mode->hdisplay/sde_crtc->num_mixers;
  2651. /* Validate the DS data */
  2652. ret = _sde_crtc_check_dest_scaler_validate_ds(crtc, sde_crtc, cstate,
  2653. mode, hw_ds, hdisplay, &num_ds_enable,
  2654. max_in_width, max_out_width);
  2655. if (ret)
  2656. goto err;
  2657. disable:
  2658. _sde_crtc_check_dest_scaler_data_disable(crtc, cstate, num_ds_enable);
  2659. return 0;
  2660. err:
  2661. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2662. return ret;
  2663. }
  2664. /**
  2665. * _sde_crtc_wait_for_fences - wait for incoming framebuffer sync fences
  2666. * @crtc: Pointer to CRTC object
  2667. */
  2668. static void _sde_crtc_wait_for_fences(struct drm_crtc *crtc)
  2669. {
  2670. struct drm_plane *plane = NULL;
  2671. uint32_t wait_ms = 1;
  2672. ktime_t kt_end, kt_wait;
  2673. int rc = 0;
  2674. SDE_DEBUG("\n");
  2675. if (!crtc || !crtc->state) {
  2676. SDE_ERROR("invalid crtc/state %pK\n", crtc);
  2677. return;
  2678. }
  2679. /* use monotonic timer to limit total fence wait time */
  2680. kt_end = ktime_add_ns(ktime_get(),
  2681. to_sde_crtc_state(crtc->state)->input_fence_timeout_ns);
  2682. /*
  2683. * Wait for fences sequentially, as all of them need to be signalled
  2684. * before we can proceed.
  2685. *
  2686. * Limit total wait time to INPUT_FENCE_TIMEOUT, but still call
  2687. * sde_plane_wait_input_fence with wait_ms == 0 after the timeout so
  2688. * that each plane can check its fence status and react appropriately
  2689. * if its fence has timed out. Call input fence wait multiple times if
  2690. * fence wait is interrupted due to interrupt call.
  2691. */
  2692. SDE_ATRACE_BEGIN("plane_wait_input_fence");
  2693. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2694. do {
  2695. kt_wait = ktime_sub(kt_end, ktime_get());
  2696. if (ktime_compare(kt_wait, ktime_set(0, 0)) >= 0)
  2697. wait_ms = ktime_to_ms(kt_wait);
  2698. else
  2699. wait_ms = 0;
  2700. rc = sde_plane_wait_input_fence(plane, wait_ms);
  2701. } while (wait_ms && rc == -ERESTARTSYS);
  2702. }
  2703. SDE_ATRACE_END("plane_wait_input_fence");
  2704. }
  2705. static void _sde_crtc_setup_mixer_for_encoder(
  2706. struct drm_crtc *crtc,
  2707. struct drm_encoder *enc)
  2708. {
  2709. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2710. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  2711. struct sde_rm *rm = &sde_kms->rm;
  2712. struct sde_crtc_mixer *mixer;
  2713. struct sde_hw_ctl *last_valid_ctl = NULL;
  2714. int i;
  2715. struct sde_rm_hw_iter lm_iter, ctl_iter, dspp_iter, ds_iter;
  2716. sde_rm_init_hw_iter(&lm_iter, enc->base.id, SDE_HW_BLK_LM);
  2717. sde_rm_init_hw_iter(&ctl_iter, enc->base.id, SDE_HW_BLK_CTL);
  2718. sde_rm_init_hw_iter(&dspp_iter, enc->base.id, SDE_HW_BLK_DSPP);
  2719. sde_rm_init_hw_iter(&ds_iter, enc->base.id, SDE_HW_BLK_DS);
  2720. /* Set up all the mixers and ctls reserved by this encoder */
  2721. for (i = sde_crtc->num_mixers; i < ARRAY_SIZE(sde_crtc->mixers); i++) {
  2722. mixer = &sde_crtc->mixers[i];
  2723. if (!sde_rm_get_hw(rm, &lm_iter))
  2724. break;
  2725. mixer->hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  2726. /* CTL may be <= LMs, if <, multiple LMs controlled by 1 CTL */
  2727. if (!sde_rm_get_hw(rm, &ctl_iter)) {
  2728. SDE_DEBUG("no ctl assigned to lm %d, using previous\n",
  2729. mixer->hw_lm->idx - LM_0);
  2730. mixer->hw_ctl = last_valid_ctl;
  2731. } else {
  2732. mixer->hw_ctl = (struct sde_hw_ctl *)ctl_iter.hw;
  2733. last_valid_ctl = mixer->hw_ctl;
  2734. sde_crtc->num_ctls++;
  2735. }
  2736. /* Shouldn't happen, mixers are always >= ctls */
  2737. if (!mixer->hw_ctl) {
  2738. SDE_ERROR("no valid ctls found for lm %d\n",
  2739. mixer->hw_lm->idx - LM_0);
  2740. return;
  2741. }
  2742. /* Dspp may be null */
  2743. (void) sde_rm_get_hw(rm, &dspp_iter);
  2744. mixer->hw_dspp = (struct sde_hw_dspp *)dspp_iter.hw;
  2745. /* DS may be null */
  2746. (void) sde_rm_get_hw(rm, &ds_iter);
  2747. mixer->hw_ds = (struct sde_hw_ds *)ds_iter.hw;
  2748. mixer->encoder = enc;
  2749. sde_crtc->num_mixers++;
  2750. SDE_DEBUG("setup mixer %d: lm %d\n",
  2751. i, mixer->hw_lm->idx - LM_0);
  2752. SDE_DEBUG("setup mixer %d: ctl %d\n",
  2753. i, mixer->hw_ctl->idx - CTL_0);
  2754. if (mixer->hw_ds)
  2755. SDE_DEBUG("setup mixer %d: ds %d\n",
  2756. i, mixer->hw_ds->idx - DS_0);
  2757. }
  2758. }
  2759. static void _sde_crtc_setup_mixers(struct drm_crtc *crtc)
  2760. {
  2761. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2762. struct drm_encoder *enc;
  2763. sde_crtc->num_ctls = 0;
  2764. sde_crtc->num_mixers = 0;
  2765. sde_crtc->mixers_swapped = false;
  2766. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  2767. mutex_lock(&sde_crtc->crtc_lock);
  2768. /* Check for mixers on all encoders attached to this crtc */
  2769. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  2770. if (enc->crtc != crtc)
  2771. continue;
  2772. /* avoid overwriting mixers info from a copy encoder */
  2773. if (sde_encoder_in_clone_mode(enc))
  2774. continue;
  2775. _sde_crtc_setup_mixer_for_encoder(crtc, enc);
  2776. }
  2777. mutex_unlock(&sde_crtc->crtc_lock);
  2778. _sde_crtc_check_dest_scaler_data(crtc, crtc->state);
  2779. }
  2780. static void _sde_crtc_setup_is_ppsplit(struct drm_crtc_state *state)
  2781. {
  2782. int i;
  2783. struct sde_crtc_state *cstate;
  2784. cstate = to_sde_crtc_state(state);
  2785. cstate->is_ppsplit = false;
  2786. for (i = 0; i < cstate->num_connectors; i++) {
  2787. struct drm_connector *conn = cstate->connectors[i];
  2788. if (sde_connector_get_topology_name(conn) ==
  2789. SDE_RM_TOPOLOGY_PPSPLIT)
  2790. cstate->is_ppsplit = true;
  2791. }
  2792. }
  2793. static void _sde_crtc_setup_lm_bounds(struct drm_crtc *crtc,
  2794. struct drm_crtc_state *state)
  2795. {
  2796. struct sde_crtc *sde_crtc;
  2797. struct sde_crtc_state *cstate;
  2798. struct drm_display_mode *adj_mode;
  2799. u32 crtc_split_width;
  2800. int i;
  2801. if (!crtc || !state) {
  2802. SDE_ERROR("invalid args\n");
  2803. return;
  2804. }
  2805. sde_crtc = to_sde_crtc(crtc);
  2806. cstate = to_sde_crtc_state(state);
  2807. adj_mode = &state->adjusted_mode;
  2808. crtc_split_width = sde_crtc_get_mixer_width(sde_crtc, cstate, adj_mode);
  2809. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2810. cstate->lm_bounds[i].x = crtc_split_width * i;
  2811. cstate->lm_bounds[i].y = 0;
  2812. cstate->lm_bounds[i].w = crtc_split_width;
  2813. cstate->lm_bounds[i].h =
  2814. sde_crtc_get_mixer_height(sde_crtc, cstate, adj_mode);
  2815. memcpy(&cstate->lm_roi[i], &cstate->lm_bounds[i],
  2816. sizeof(cstate->lm_roi[i]));
  2817. SDE_EVT32_VERBOSE(DRMID(crtc), i,
  2818. cstate->lm_bounds[i].x, cstate->lm_bounds[i].y,
  2819. cstate->lm_bounds[i].w, cstate->lm_bounds[i].h);
  2820. SDE_DEBUG("%s: lm%d bnd&roi (%d,%d,%d,%d)\n", sde_crtc->name, i,
  2821. cstate->lm_roi[i].x, cstate->lm_roi[i].y,
  2822. cstate->lm_roi[i].w, cstate->lm_roi[i].h);
  2823. }
  2824. drm_mode_debug_printmodeline(adj_mode);
  2825. }
  2826. static void _sde_crtc_clear_all_blend_stages(struct sde_crtc *sde_crtc)
  2827. {
  2828. struct sde_crtc_mixer mixer;
  2829. /*
  2830. * Use mixer[0] to get hw_ctl which will use ops to clear
  2831. * all blendstages. Clear all blendstages will iterate through
  2832. * all mixers.
  2833. */
  2834. if (sde_crtc->num_mixers) {
  2835. mixer = sde_crtc->mixers[0];
  2836. if (mixer.hw_ctl && mixer.hw_ctl->ops.clear_all_blendstages)
  2837. mixer.hw_ctl->ops.clear_all_blendstages(mixer.hw_ctl);
  2838. if (mixer.hw_ctl && mixer.hw_ctl->ops.set_active_pipes)
  2839. mixer.hw_ctl->ops.set_active_pipes(mixer.hw_ctl, NULL);
  2840. }
  2841. }
  2842. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  2843. struct drm_crtc_state *old_state)
  2844. {
  2845. struct sde_crtc *sde_crtc;
  2846. struct drm_encoder *encoder;
  2847. struct drm_device *dev;
  2848. struct sde_kms *sde_kms;
  2849. struct drm_plane *plane;
  2850. struct sde_splash_display *splash_display;
  2851. bool cont_splash_enabled = false;
  2852. size_t i;
  2853. if (!crtc) {
  2854. SDE_ERROR("invalid crtc\n");
  2855. return;
  2856. }
  2857. if (!crtc->state->enable) {
  2858. SDE_DEBUG("crtc%d -> enable %d, skip atomic_begin\n",
  2859. crtc->base.id, crtc->state->enable);
  2860. return;
  2861. }
  2862. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2863. SDE_ERROR("power resource is not enabled\n");
  2864. return;
  2865. }
  2866. sde_kms = _sde_crtc_get_kms(crtc);
  2867. if (!sde_kms)
  2868. return;
  2869. SDE_ATRACE_BEGIN("crtc_atomic_begin");
  2870. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2871. sde_crtc = to_sde_crtc(crtc);
  2872. dev = crtc->dev;
  2873. if (!sde_crtc->num_mixers) {
  2874. _sde_crtc_setup_mixers(crtc);
  2875. _sde_crtc_setup_is_ppsplit(crtc->state);
  2876. _sde_crtc_setup_lm_bounds(crtc, crtc->state);
  2877. _sde_crtc_clear_all_blend_stages(sde_crtc);
  2878. }
  2879. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2880. if (encoder->crtc != crtc)
  2881. continue;
  2882. /* encoder will trigger pending mask now */
  2883. sde_encoder_trigger_kickoff_pending(encoder);
  2884. }
  2885. /* update performance setting */
  2886. sde_core_perf_crtc_update(crtc, 1, false);
  2887. /*
  2888. * If no mixers have been allocated in sde_crtc_atomic_check(),
  2889. * it means we are trying to flush a CRTC whose state is disabled:
  2890. * nothing else needs to be done.
  2891. */
  2892. if (unlikely(!sde_crtc->num_mixers))
  2893. goto end;
  2894. _sde_crtc_blend_setup(crtc, old_state, true);
  2895. _sde_crtc_dest_scaler_setup(crtc);
  2896. sde_cp_crtc_apply_noise(crtc, old_state);
  2897. if (old_state->mode_changed) {
  2898. sde_core_perf_crtc_update_uidle(crtc, true);
  2899. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2900. if (plane->state && plane->state->fb)
  2901. _sde_plane_set_qos_lut(plane, crtc,
  2902. plane->state->fb);
  2903. }
  2904. }
  2905. /*
  2906. * Since CP properties use AXI buffer to program the
  2907. * HW, check if context bank is in attached state,
  2908. * apply color processing properties only if
  2909. * smmu state is attached,
  2910. */
  2911. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  2912. splash_display = &sde_kms->splash_data.splash_display[i];
  2913. if (splash_display->cont_splash_enabled &&
  2914. splash_display->encoder &&
  2915. crtc == splash_display->encoder->crtc)
  2916. cont_splash_enabled = true;
  2917. }
  2918. if (sde_kms_is_cp_operation_allowed(sde_kms))
  2919. sde_cp_crtc_apply_properties(crtc);
  2920. if (!sde_crtc->enabled)
  2921. sde_cp_crtc_suspend(crtc);
  2922. /*
  2923. * PP_DONE irq is only used by command mode for now.
  2924. * It is better to request pending before FLUSH and START trigger
  2925. * to make sure no pp_done irq missed.
  2926. * This is safe because no pp_done will happen before SW trigger
  2927. * in command mode.
  2928. */
  2929. end:
  2930. SDE_ATRACE_END("crtc_atomic_begin");
  2931. }
  2932. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  2933. struct drm_crtc_state *old_crtc_state)
  2934. {
  2935. struct drm_encoder *encoder;
  2936. struct sde_crtc *sde_crtc;
  2937. struct drm_device *dev;
  2938. struct drm_plane *plane;
  2939. struct msm_drm_private *priv;
  2940. struct sde_crtc_state *cstate;
  2941. struct sde_kms *sde_kms;
  2942. int i;
  2943. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  2944. SDE_ERROR("invalid crtc\n");
  2945. return;
  2946. }
  2947. if (!crtc->state->enable) {
  2948. SDE_DEBUG("crtc%d -> enable %d, skip atomic_flush\n",
  2949. crtc->base.id, crtc->state->enable);
  2950. return;
  2951. }
  2952. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2953. SDE_ERROR("power resource is not enabled\n");
  2954. return;
  2955. }
  2956. sde_kms = _sde_crtc_get_kms(crtc);
  2957. if (!sde_kms) {
  2958. SDE_ERROR("invalid kms\n");
  2959. return;
  2960. }
  2961. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2962. sde_crtc = to_sde_crtc(crtc);
  2963. cstate = to_sde_crtc_state(crtc->state);
  2964. dev = crtc->dev;
  2965. priv = dev->dev_private;
  2966. if ((sde_crtc->cache_state == CACHE_STATE_PRE_CACHE) &&
  2967. sde_crtc_get_property(cstate, CRTC_PROP_CACHE_STATE))
  2968. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_WRITE,
  2969. false);
  2970. else
  2971. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL, false);
  2972. /*
  2973. * If no mixers has been allocated in sde_crtc_atomic_check(),
  2974. * it means we are trying to flush a CRTC whose state is disabled:
  2975. * nothing else needs to be done.
  2976. */
  2977. if (unlikely(!sde_crtc->num_mixers))
  2978. return;
  2979. SDE_ATRACE_BEGIN("sde_crtc_atomic_flush");
  2980. /*
  2981. * For planes without commit update, drm framework will not add
  2982. * those planes to current state since hardware update is not
  2983. * required. However, if those planes were power collapsed since
  2984. * last commit cycle, driver has to restore the hardware state
  2985. * of those planes explicitly here prior to plane flush.
  2986. * Also use this iteration to see if any plane requires cache,
  2987. * so during the perf update driver can activate/deactivate
  2988. * the cache accordingly.
  2989. */
  2990. for (i = 0; i < SDE_SYS_CACHE_MAX; i++)
  2991. sde_crtc->new_perf.llcc_active[i] = false;
  2992. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2993. sde_plane_restore(plane);
  2994. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  2995. if (sde_plane_is_cache_required(plane, i))
  2996. sde_crtc->new_perf.llcc_active[i] = true;
  2997. }
  2998. }
  2999. sde_core_perf_crtc_update_llcc(crtc);
  3000. /* wait for acquire fences before anything else is done */
  3001. _sde_crtc_wait_for_fences(crtc);
  3002. if (!cstate->rsc_update) {
  3003. drm_for_each_encoder_mask(encoder, dev,
  3004. crtc->state->encoder_mask) {
  3005. cstate->rsc_client =
  3006. sde_encoder_get_rsc_client(encoder);
  3007. }
  3008. cstate->rsc_update = true;
  3009. }
  3010. /*
  3011. * Final plane updates: Give each plane a chance to complete all
  3012. * required writes/flushing before crtc's "flush
  3013. * everything" call below.
  3014. */
  3015. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3016. if (sde_kms->smmu_state.transition_error)
  3017. sde_plane_set_error(plane, true);
  3018. sde_plane_flush(plane);
  3019. }
  3020. /* Kickoff will be scheduled by outer layer */
  3021. SDE_ATRACE_END("sde_crtc_atomic_flush");
  3022. }
  3023. /**
  3024. * sde_crtc_destroy_state - state destroy hook
  3025. * @crtc: drm CRTC
  3026. * @state: CRTC state object to release
  3027. */
  3028. static void sde_crtc_destroy_state(struct drm_crtc *crtc,
  3029. struct drm_crtc_state *state)
  3030. {
  3031. struct sde_crtc *sde_crtc;
  3032. struct sde_crtc_state *cstate;
  3033. struct drm_encoder *enc;
  3034. struct sde_kms *sde_kms;
  3035. if (!crtc || !state) {
  3036. SDE_ERROR("invalid argument(s)\n");
  3037. return;
  3038. }
  3039. sde_crtc = to_sde_crtc(crtc);
  3040. cstate = to_sde_crtc_state(state);
  3041. sde_kms = _sde_crtc_get_kms(crtc);
  3042. if (!sde_kms) {
  3043. SDE_ERROR("invalid sde_kms\n");
  3044. return;
  3045. }
  3046. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3047. drm_for_each_encoder_mask(enc, crtc->dev, state->encoder_mask)
  3048. sde_rm_release(&sde_kms->rm, enc, true);
  3049. sde_cp_clear_state_info(state);
  3050. __drm_atomic_helper_crtc_destroy_state(state);
  3051. /* destroy value helper */
  3052. msm_property_destroy_state(&sde_crtc->property_info, cstate,
  3053. &cstate->property_state);
  3054. }
  3055. static int _sde_crtc_flush_frame_events(struct drm_crtc *crtc)
  3056. {
  3057. struct sde_crtc *sde_crtc;
  3058. int i;
  3059. if (!crtc) {
  3060. SDE_ERROR("invalid argument\n");
  3061. return -EINVAL;
  3062. }
  3063. sde_crtc = to_sde_crtc(crtc);
  3064. if (!atomic_read(&sde_crtc->frame_pending)) {
  3065. SDE_DEBUG("no frames pending\n");
  3066. return 0;
  3067. }
  3068. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  3069. /*
  3070. * flush all the event thread work to make sure all the
  3071. * FRAME_EVENTS from encoder are propagated to crtc
  3072. */
  3073. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  3074. if (list_empty(&sde_crtc->frame_events[i].list))
  3075. kthread_flush_work(&sde_crtc->frame_events[i].work);
  3076. }
  3077. SDE_EVT32_VERBOSE(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  3078. return 0;
  3079. }
  3080. /**
  3081. * _sde_crtc_remove_pipe_flush - remove staged pipes from flush mask
  3082. * @crtc: Pointer to crtc structure
  3083. */
  3084. static void _sde_crtc_remove_pipe_flush(struct drm_crtc *crtc)
  3085. {
  3086. struct drm_plane *plane;
  3087. struct drm_plane_state *state;
  3088. struct sde_crtc *sde_crtc;
  3089. struct sde_crtc_mixer *mixer;
  3090. struct sde_hw_ctl *ctl;
  3091. if (!crtc)
  3092. return;
  3093. sde_crtc = to_sde_crtc(crtc);
  3094. mixer = sde_crtc->mixers;
  3095. if (!mixer)
  3096. return;
  3097. ctl = mixer->hw_ctl;
  3098. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3099. state = plane->state;
  3100. if (!state)
  3101. continue;
  3102. /* clear plane flush bitmask */
  3103. sde_plane_ctl_flush(plane, ctl, false);
  3104. }
  3105. }
  3106. static void _sde_crtc_schedule_idle_notify(struct drm_crtc *crtc)
  3107. {
  3108. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3109. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3110. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  3111. struct msm_drm_private *priv;
  3112. struct msm_drm_thread *event_thread;
  3113. int idle_time = 0;
  3114. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  3115. return;
  3116. priv = sde_kms->dev->dev_private;
  3117. idle_time = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_TIMEOUT);
  3118. if (!idle_time ||
  3119. !sde_encoder_check_curr_mode(sde_crtc->mixers[0].encoder,
  3120. MSM_DISPLAY_VIDEO_MODE) ||
  3121. (crtc->index >= ARRAY_SIZE(priv->event_thread)) ||
  3122. (sde_crtc->cache_state > CACHE_STATE_NORMAL))
  3123. return;
  3124. /* schedule the idle notify delayed work */
  3125. event_thread = &priv->event_thread[crtc->index];
  3126. kthread_mod_delayed_work(&event_thread->worker,
  3127. &sde_crtc->idle_notify_work, msecs_to_jiffies(idle_time));
  3128. SDE_DEBUG("schedule idle notify work in %dms\n", idle_time);
  3129. }
  3130. /**
  3131. * sde_crtc_reset_hw - attempt hardware reset on errors
  3132. * @crtc: Pointer to DRM crtc instance
  3133. * @old_state: Pointer to crtc state for previous commit
  3134. * @recovery_events: Whether or not recovery events are enabled
  3135. * Returns: Zero if current commit should still be attempted
  3136. */
  3137. int sde_crtc_reset_hw(struct drm_crtc *crtc, struct drm_crtc_state *old_state,
  3138. bool recovery_events)
  3139. {
  3140. struct drm_plane *plane_halt[MAX_PLANES];
  3141. struct drm_plane *plane;
  3142. struct drm_encoder *encoder;
  3143. struct sde_crtc *sde_crtc;
  3144. struct sde_crtc_state *cstate;
  3145. struct sde_hw_ctl *ctl;
  3146. signed int i, plane_count;
  3147. int rc;
  3148. if (!crtc || !crtc->dev || !old_state || !crtc->state)
  3149. return -EINVAL;
  3150. sde_crtc = to_sde_crtc(crtc);
  3151. cstate = to_sde_crtc_state(crtc->state);
  3152. SDE_EVT32(DRMID(crtc), recovery_events, SDE_EVTLOG_FUNC_ENTRY);
  3153. /* optionally generate a panic instead of performing a h/w reset */
  3154. SDE_DBG_CTRL("stop_ftrace", "reset_hw_panic");
  3155. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3156. ctl = sde_crtc->mixers[i].hw_ctl;
  3157. if (!ctl || !ctl->ops.reset)
  3158. continue;
  3159. rc = ctl->ops.reset(ctl);
  3160. if (rc) {
  3161. SDE_DEBUG("crtc%d: ctl%d reset failure\n",
  3162. crtc->base.id, ctl->idx - CTL_0);
  3163. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0,
  3164. SDE_EVTLOG_ERROR);
  3165. break;
  3166. }
  3167. }
  3168. /* Early out if simple ctl reset succeeded */
  3169. if (i == sde_crtc->num_ctls)
  3170. return 0;
  3171. SDE_DEBUG("crtc%d: issuing hard reset\n", DRMID(crtc));
  3172. /* force all components in the system into reset at the same time */
  3173. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3174. ctl = sde_crtc->mixers[i].hw_ctl;
  3175. if (!ctl || !ctl->ops.hard_reset)
  3176. continue;
  3177. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0);
  3178. ctl->ops.hard_reset(ctl, true);
  3179. }
  3180. plane_count = 0;
  3181. drm_atomic_crtc_state_for_each_plane(plane, old_state) {
  3182. if (plane_count >= ARRAY_SIZE(plane_halt))
  3183. break;
  3184. plane_halt[plane_count++] = plane;
  3185. sde_plane_halt_requests(plane, true);
  3186. sde_plane_set_revalidate(plane, true);
  3187. }
  3188. /* provide safe "border color only" commit configuration for later */
  3189. _sde_crtc_remove_pipe_flush(crtc);
  3190. _sde_crtc_blend_setup(crtc, old_state, false);
  3191. /* take h/w components out of reset */
  3192. for (i = plane_count - 1; i >= 0; --i)
  3193. sde_plane_halt_requests(plane_halt[i], false);
  3194. /* attempt to poll for start of frame cycle before reset release */
  3195. list_for_each_entry(encoder,
  3196. &crtc->dev->mode_config.encoder_list, head) {
  3197. if (encoder->crtc != crtc)
  3198. continue;
  3199. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3200. sde_encoder_poll_line_counts(encoder);
  3201. }
  3202. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3203. ctl = sde_crtc->mixers[i].hw_ctl;
  3204. if (!ctl || !ctl->ops.hard_reset)
  3205. continue;
  3206. ctl->ops.hard_reset(ctl, false);
  3207. }
  3208. list_for_each_entry(encoder,
  3209. &crtc->dev->mode_config.encoder_list, head) {
  3210. if (encoder->crtc != crtc)
  3211. continue;
  3212. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3213. sde_encoder_kickoff(encoder, false, true);
  3214. }
  3215. /* panic the device if VBIF is not in good state */
  3216. return !recovery_events ? 0 : -EAGAIN;
  3217. }
  3218. void sde_crtc_commit_kickoff(struct drm_crtc *crtc,
  3219. struct drm_crtc_state *old_state)
  3220. {
  3221. struct drm_encoder *encoder;
  3222. struct drm_device *dev;
  3223. struct sde_crtc *sde_crtc;
  3224. struct sde_kms *sde_kms;
  3225. struct sde_crtc_state *cstate;
  3226. bool is_error = false;
  3227. unsigned long flags;
  3228. enum sde_crtc_idle_pc_state idle_pc_state;
  3229. struct sde_encoder_kickoff_params params = { 0 };
  3230. if (!crtc) {
  3231. SDE_ERROR("invalid argument\n");
  3232. return;
  3233. }
  3234. dev = crtc->dev;
  3235. sde_crtc = to_sde_crtc(crtc);
  3236. sde_kms = _sde_crtc_get_kms(crtc);
  3237. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  3238. SDE_ERROR("invalid argument\n");
  3239. return;
  3240. }
  3241. cstate = to_sde_crtc_state(crtc->state);
  3242. /*
  3243. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3244. * it means we are trying to start a CRTC whose state is disabled:
  3245. * nothing else needs to be done.
  3246. */
  3247. if (unlikely(!sde_crtc->num_mixers))
  3248. return;
  3249. SDE_ATRACE_BEGIN("crtc_commit");
  3250. idle_pc_state = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_PC_STATE);
  3251. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3252. if (encoder->crtc != crtc)
  3253. continue;
  3254. /*
  3255. * Encoder will flush/start now, unless it has a tx pending.
  3256. * If so, it may delay and flush at an irq event (e.g. ppdone)
  3257. */
  3258. params.affected_displays = _sde_crtc_get_displays_affected(crtc,
  3259. crtc->state);
  3260. if (sde_encoder_prepare_for_kickoff(encoder, &params))
  3261. sde_crtc->needs_hw_reset = true;
  3262. if (idle_pc_state != IDLE_PC_NONE)
  3263. sde_encoder_control_idle_pc(encoder,
  3264. (idle_pc_state == IDLE_PC_ENABLE) ? true : false);
  3265. }
  3266. /*
  3267. * Optionally attempt h/w recovery if any errors were detected while
  3268. * preparing for the kickoff
  3269. */
  3270. if (sde_crtc->needs_hw_reset) {
  3271. sde_crtc->frame_trigger_mode = params.frame_trigger_mode;
  3272. if (sde_crtc->frame_trigger_mode
  3273. != FRAME_DONE_WAIT_POSTED_START &&
  3274. sde_crtc_reset_hw(crtc, old_state,
  3275. params.recovery_events_enabled))
  3276. is_error = true;
  3277. sde_crtc->needs_hw_reset = false;
  3278. }
  3279. sde_crtc_calc_fps(sde_crtc);
  3280. SDE_ATRACE_BEGIN("flush_event_thread");
  3281. _sde_crtc_flush_frame_events(crtc);
  3282. SDE_ATRACE_END("flush_event_thread");
  3283. sde_crtc->plane_mask_old = crtc->state->plane_mask;
  3284. if (atomic_inc_return(&sde_crtc->frame_pending) == 1) {
  3285. /* acquire bandwidth and other resources */
  3286. SDE_DEBUG("crtc%d first commit\n", crtc->base.id);
  3287. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE1);
  3288. } else {
  3289. SDE_DEBUG("crtc%d commit\n", crtc->base.id);
  3290. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE2);
  3291. }
  3292. sde_crtc->play_count++;
  3293. sde_vbif_clear_errors(sde_kms);
  3294. if (is_error) {
  3295. _sde_crtc_remove_pipe_flush(crtc);
  3296. _sde_crtc_blend_setup(crtc, old_state, false);
  3297. }
  3298. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3299. if (encoder->crtc != crtc)
  3300. continue;
  3301. sde_encoder_kickoff(encoder, false, true);
  3302. }
  3303. /* store the event after frame trigger */
  3304. if (sde_crtc->event) {
  3305. WARN_ON(sde_crtc->event);
  3306. } else {
  3307. spin_lock_irqsave(&dev->event_lock, flags);
  3308. sde_crtc->event = crtc->state->event;
  3309. spin_unlock_irqrestore(&dev->event_lock, flags);
  3310. }
  3311. _sde_crtc_schedule_idle_notify(crtc);
  3312. SDE_ATRACE_END("crtc_commit");
  3313. }
  3314. /**
  3315. * _sde_crtc_vblank_enable - update power resource and vblank request
  3316. * @sde_crtc: Pointer to sde crtc structure
  3317. * @enable: Whether to enable/disable vblanks
  3318. *
  3319. * @Return: error code
  3320. */
  3321. static int _sde_crtc_vblank_enable(
  3322. struct sde_crtc *sde_crtc, bool enable)
  3323. {
  3324. struct drm_crtc *crtc;
  3325. struct drm_encoder *enc;
  3326. if (!sde_crtc) {
  3327. SDE_ERROR("invalid crtc\n");
  3328. return -EINVAL;
  3329. }
  3330. crtc = &sde_crtc->base;
  3331. SDE_EVT32(DRMID(crtc), enable, sde_crtc->enabled,
  3332. crtc->state->encoder_mask,
  3333. sde_crtc->cached_encoder_mask);
  3334. if (enable) {
  3335. int ret;
  3336. ret = pm_runtime_get_sync(crtc->dev->dev);
  3337. if (ret < 0)
  3338. return ret;
  3339. mutex_lock(&sde_crtc->crtc_lock);
  3340. drm_for_each_encoder_mask(enc, crtc->dev,
  3341. sde_crtc->cached_encoder_mask) {
  3342. SDE_EVT32(DRMID(crtc), DRMID(enc));
  3343. sde_encoder_register_vblank_callback(enc,
  3344. sde_crtc_vblank_cb, (void *)crtc);
  3345. }
  3346. mutex_unlock(&sde_crtc->crtc_lock);
  3347. } else {
  3348. mutex_lock(&sde_crtc->crtc_lock);
  3349. drm_for_each_encoder_mask(enc, crtc->dev,
  3350. sde_crtc->cached_encoder_mask) {
  3351. SDE_EVT32(DRMID(crtc), DRMID(enc));
  3352. sde_encoder_register_vblank_callback(enc, NULL, NULL);
  3353. }
  3354. mutex_unlock(&sde_crtc->crtc_lock);
  3355. pm_runtime_put_sync(crtc->dev->dev);
  3356. }
  3357. return 0;
  3358. }
  3359. /**
  3360. * sde_crtc_duplicate_state - state duplicate hook
  3361. * @crtc: Pointer to drm crtc structure
  3362. * @Returns: Pointer to new drm_crtc_state structure
  3363. */
  3364. static struct drm_crtc_state *sde_crtc_duplicate_state(struct drm_crtc *crtc)
  3365. {
  3366. struct sde_crtc *sde_crtc;
  3367. struct sde_crtc_state *cstate, *old_cstate;
  3368. if (!crtc || !crtc->state) {
  3369. SDE_ERROR("invalid argument(s)\n");
  3370. return NULL;
  3371. }
  3372. sde_crtc = to_sde_crtc(crtc);
  3373. old_cstate = to_sde_crtc_state(crtc->state);
  3374. if (old_cstate->cont_splash_populated) {
  3375. crtc->state->plane_mask = 0;
  3376. crtc->state->connector_mask = 0;
  3377. crtc->state->encoder_mask = 0;
  3378. crtc->state->enable = false;
  3379. old_cstate->cont_splash_populated = false;
  3380. }
  3381. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3382. if (!cstate) {
  3383. SDE_ERROR("failed to allocate state\n");
  3384. return NULL;
  3385. }
  3386. /* duplicate value helper */
  3387. msm_property_duplicate_state(&sde_crtc->property_info,
  3388. old_cstate, cstate,
  3389. &cstate->property_state, cstate->property_values);
  3390. sde_cp_duplicate_state_info(&old_cstate->base, &cstate->base);
  3391. /* duplicate base helper */
  3392. __drm_atomic_helper_crtc_duplicate_state(crtc, &cstate->base);
  3393. return &cstate->base;
  3394. }
  3395. /**
  3396. * sde_crtc_reset - reset hook for CRTCs
  3397. * Resets the atomic state for @crtc by freeing the state pointer (which might
  3398. * be NULL, e.g. at driver load time) and allocating a new empty state object.
  3399. * @crtc: Pointer to drm crtc structure
  3400. */
  3401. static void sde_crtc_reset(struct drm_crtc *crtc)
  3402. {
  3403. struct sde_crtc *sde_crtc;
  3404. struct sde_crtc_state *cstate;
  3405. if (!crtc) {
  3406. SDE_ERROR("invalid crtc\n");
  3407. return;
  3408. }
  3409. /* revert suspend actions, if necessary */
  3410. if (!sde_crtc_is_reset_required(crtc)) {
  3411. SDE_DEBUG("avoiding reset for crtc:%d\n", crtc->base.id);
  3412. return;
  3413. }
  3414. /* remove previous state, if present */
  3415. if (crtc->state) {
  3416. sde_crtc_destroy_state(crtc, crtc->state);
  3417. crtc->state = 0;
  3418. }
  3419. sde_crtc = to_sde_crtc(crtc);
  3420. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3421. if (!cstate) {
  3422. SDE_ERROR("failed to allocate state\n");
  3423. return;
  3424. }
  3425. /* reset value helper */
  3426. msm_property_reset_state(&sde_crtc->property_info, cstate,
  3427. &cstate->property_state,
  3428. cstate->property_values);
  3429. _sde_crtc_set_input_fence_timeout(cstate);
  3430. cstate->base.crtc = crtc;
  3431. crtc->state = &cstate->base;
  3432. }
  3433. static void sde_crtc_clear_cached_mixer_cfg(struct drm_crtc *crtc)
  3434. {
  3435. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3436. struct sde_hw_mixer *hw_lm;
  3437. int lm_idx;
  3438. /* clearing lm cfg marks it dirty to force reprogramming next update */
  3439. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  3440. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  3441. hw_lm->cfg.out_width = 0;
  3442. hw_lm->cfg.out_height = 0;
  3443. }
  3444. SDE_EVT32(DRMID(crtc));
  3445. }
  3446. void sde_crtc_reset_sw_state(struct drm_crtc *crtc)
  3447. {
  3448. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3449. struct drm_plane *plane;
  3450. /* mark planes, mixers, and other blocks dirty for next update */
  3451. drm_atomic_crtc_for_each_plane(plane, crtc)
  3452. sde_plane_set_revalidate(plane, true);
  3453. /* mark mixers dirty for next update */
  3454. sde_crtc_clear_cached_mixer_cfg(crtc);
  3455. /* mark other properties which need to be dirty for next update */
  3456. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  3457. if (cstate->num_ds_enabled)
  3458. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  3459. }
  3460. static void sde_crtc_post_ipc(struct drm_crtc *crtc)
  3461. {
  3462. struct sde_crtc *sde_crtc;
  3463. struct sde_crtc_state *cstate;
  3464. struct drm_encoder *encoder;
  3465. sde_crtc = to_sde_crtc(crtc);
  3466. cstate = to_sde_crtc_state(crtc->state);
  3467. /* restore encoder; crtc will be programmed during commit */
  3468. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask)
  3469. sde_encoder_virt_restore(encoder);
  3470. /* restore UIDLE */
  3471. sde_core_perf_crtc_update_uidle(crtc, true);
  3472. sde_cp_crtc_post_ipc(crtc);
  3473. }
  3474. static void sde_crtc_mmrm_cb_notification(struct drm_crtc *crtc)
  3475. {
  3476. struct msm_drm_private *priv;
  3477. unsigned long requested_clk;
  3478. struct sde_kms *kms = NULL;
  3479. if (!crtc->dev->dev_private) {
  3480. pr_err("invalid crtc priv\n");
  3481. return;
  3482. }
  3483. priv = crtc->dev->dev_private;
  3484. kms = to_sde_kms(priv->kms);
  3485. if (!kms) {
  3486. SDE_ERROR("invalid parameters\n");
  3487. return;
  3488. }
  3489. requested_clk = sde_power_mmrm_get_requested_clk(&priv->phandle,
  3490. kms->perf.clk_name);
  3491. /* notify user space the reduced clk rate */
  3492. sde_crtc_event_notify(crtc, DRM_EVENT_MMRM_CB, sizeof(unsigned long), requested_clk);
  3493. SDE_DEBUG("crtc[%d]: MMRM cb notified clk:%d\n",
  3494. crtc->base.id, requested_clk);
  3495. }
  3496. static void sde_crtc_handle_power_event(u32 event_type, void *arg)
  3497. {
  3498. struct drm_crtc *crtc = arg;
  3499. struct sde_crtc *sde_crtc;
  3500. struct drm_encoder *encoder;
  3501. u32 power_on;
  3502. unsigned long flags;
  3503. struct sde_crtc_irq_info *node = NULL;
  3504. int ret = 0;
  3505. if (!crtc) {
  3506. SDE_ERROR("invalid crtc\n");
  3507. return;
  3508. }
  3509. sde_crtc = to_sde_crtc(crtc);
  3510. mutex_lock(&sde_crtc->crtc_lock);
  3511. SDE_EVT32(DRMID(crtc), event_type);
  3512. switch (event_type) {
  3513. case SDE_POWER_EVENT_POST_ENABLE:
  3514. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3515. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3516. ret = 0;
  3517. if (node->func)
  3518. ret = node->func(crtc, true, &node->irq);
  3519. if (ret)
  3520. SDE_ERROR("%s failed to enable event %x\n",
  3521. sde_crtc->name, node->event);
  3522. }
  3523. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3524. sde_crtc_post_ipc(crtc);
  3525. break;
  3526. case SDE_POWER_EVENT_PRE_DISABLE:
  3527. drm_for_each_encoder_mask(encoder, crtc->dev,
  3528. crtc->state->encoder_mask) {
  3529. /*
  3530. * disable the vsync source after updating the
  3531. * rsc state. rsc state update might have vsync wait
  3532. * and vsync source must be disabled after it.
  3533. * It will avoid generating any vsync from this point
  3534. * till mode-2 entry. It is SW workaround for HW
  3535. * limitation and should not be removed without
  3536. * checking the updated design.
  3537. */
  3538. sde_encoder_control_te(encoder, false);
  3539. }
  3540. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3541. node = NULL;
  3542. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3543. ret = 0;
  3544. if (node->func)
  3545. ret = node->func(crtc, false, &node->irq);
  3546. if (ret)
  3547. SDE_ERROR("%s failed to disable event %x\n",
  3548. sde_crtc->name, node->event);
  3549. }
  3550. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3551. sde_cp_crtc_pre_ipc(crtc);
  3552. break;
  3553. case SDE_POWER_EVENT_POST_DISABLE:
  3554. sde_crtc_reset_sw_state(crtc);
  3555. sde_cp_crtc_suspend(crtc);
  3556. power_on = 0;
  3557. sde_crtc_event_notify(crtc, DRM_EVENT_SDE_POWER, sizeof(u32), power_on);
  3558. break;
  3559. case SDE_POWER_EVENT_MMRM_CALLBACK:
  3560. sde_crtc_mmrm_cb_notification(crtc);
  3561. break;
  3562. default:
  3563. SDE_DEBUG("event:%d not handled\n", event_type);
  3564. break;
  3565. }
  3566. mutex_unlock(&sde_crtc->crtc_lock);
  3567. }
  3568. static void _sde_crtc_reset(struct drm_crtc *crtc)
  3569. {
  3570. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3571. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3572. /* mark mixer cfgs dirty before wiping them */
  3573. sde_crtc_clear_cached_mixer_cfg(crtc);
  3574. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  3575. sde_crtc->num_mixers = 0;
  3576. sde_crtc->mixers_swapped = false;
  3577. /* disable clk & bw control until clk & bw properties are set */
  3578. cstate->bw_control = false;
  3579. cstate->bw_split_vote = false;
  3580. sde_crtc_static_img_control(crtc, CACHE_STATE_DISABLED, false);
  3581. }
  3582. static void sde_crtc_disable(struct drm_crtc *crtc)
  3583. {
  3584. struct sde_kms *sde_kms;
  3585. struct sde_crtc *sde_crtc;
  3586. struct sde_crtc_state *cstate;
  3587. struct drm_encoder *encoder;
  3588. struct msm_drm_private *priv;
  3589. unsigned long flags;
  3590. struct sde_crtc_irq_info *node = NULL;
  3591. u32 power_on;
  3592. bool in_cont_splash = false;
  3593. int ret, i;
  3594. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !crtc->state) {
  3595. SDE_ERROR("invalid crtc\n");
  3596. return;
  3597. }
  3598. sde_kms = _sde_crtc_get_kms(crtc);
  3599. if (!sde_kms) {
  3600. SDE_ERROR("invalid kms\n");
  3601. return;
  3602. }
  3603. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3604. SDE_ERROR("power resource is not enabled\n");
  3605. return;
  3606. }
  3607. sde_crtc = to_sde_crtc(crtc);
  3608. cstate = to_sde_crtc_state(crtc->state);
  3609. priv = crtc->dev->dev_private;
  3610. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3611. drm_crtc_vblank_off(crtc);
  3612. mutex_lock(&sde_crtc->crtc_lock);
  3613. SDE_EVT32_VERBOSE(DRMID(crtc));
  3614. /* update color processing on suspend */
  3615. sde_cp_crtc_suspend(crtc);
  3616. mutex_unlock(&sde_crtc->crtc_lock);
  3617. kthread_flush_worker(&priv->event_thread[crtc->index].worker);
  3618. mutex_lock(&sde_crtc->crtc_lock);
  3619. kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  3620. kthread_cancel_delayed_work_sync(&sde_crtc->idle_notify_work);
  3621. SDE_EVT32(DRMID(crtc), sde_crtc->enabled, crtc->state->active,
  3622. crtc->state->enable, sde_crtc->cached_encoder_mask);
  3623. sde_crtc->enabled = false;
  3624. sde_crtc->cached_encoder_mask = 0;
  3625. /* Try to disable uidle */
  3626. sde_core_perf_crtc_update_uidle(crtc, false);
  3627. if (atomic_read(&sde_crtc->frame_pending)) {
  3628. SDE_ERROR("crtc%d frame_pending%d\n", crtc->base.id,
  3629. atomic_read(&sde_crtc->frame_pending));
  3630. SDE_EVT32(DRMID(crtc), atomic_read(&sde_crtc->frame_pending),
  3631. SDE_EVTLOG_FUNC_CASE2);
  3632. sde_core_perf_crtc_release_bw(crtc);
  3633. atomic_set(&sde_crtc->frame_pending, 0);
  3634. }
  3635. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3636. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3637. ret = 0;
  3638. if (node->func)
  3639. ret = node->func(crtc, false, &node->irq);
  3640. if (ret)
  3641. SDE_ERROR("%s failed to disable event %x\n",
  3642. sde_crtc->name, node->event);
  3643. }
  3644. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3645. drm_for_each_encoder_mask(encoder, crtc->dev,
  3646. crtc->state->encoder_mask) {
  3647. if (sde_encoder_in_cont_splash(encoder)) {
  3648. in_cont_splash = true;
  3649. break;
  3650. }
  3651. }
  3652. /* avoid clk/bw downvote if cont-splash is enabled */
  3653. if (!in_cont_splash)
  3654. sde_core_perf_crtc_update(crtc, 0, true);
  3655. drm_for_each_encoder_mask(encoder, crtc->dev,
  3656. crtc->state->encoder_mask) {
  3657. sde_encoder_register_frame_event_callback(encoder, NULL, NULL);
  3658. cstate->rsc_client = NULL;
  3659. cstate->rsc_update = false;
  3660. /*
  3661. * reset idle power-collapse to original state during suspend;
  3662. * user-mode will change the state on resume, if required
  3663. */
  3664. if (sde_kms->catalog->has_idle_pc)
  3665. sde_encoder_control_idle_pc(encoder, true);
  3666. }
  3667. if (sde_crtc->power_event) {
  3668. sde_power_handle_unregister_event(&priv->phandle,
  3669. sde_crtc->power_event);
  3670. sde_crtc->power_event = NULL;
  3671. }
  3672. /**
  3673. * All callbacks are unregistered and frame done waits are complete
  3674. * at this point. No buffers are accessed by hardware.
  3675. * reset the fence timeline if crtc will not be enabled for this commit
  3676. */
  3677. if (!crtc->state->active || !crtc->state->enable) {
  3678. sde_fence_signal(sde_crtc->output_fence,
  3679. ktime_get(), SDE_FENCE_RESET_TIMELINE);
  3680. for (i = 0; i < cstate->num_connectors; ++i)
  3681. sde_connector_commit_reset(cstate->connectors[i],
  3682. ktime_get());
  3683. }
  3684. _sde_crtc_reset(crtc);
  3685. sde_cp_crtc_disable(crtc);
  3686. power_on = 0;
  3687. sde_crtc_event_notify(crtc, DRM_EVENT_CRTC_POWER, sizeof(u32), power_on);
  3688. mutex_unlock(&sde_crtc->crtc_lock);
  3689. }
  3690. static void sde_crtc_enable(struct drm_crtc *crtc,
  3691. struct drm_crtc_state *old_crtc_state)
  3692. {
  3693. struct sde_crtc *sde_crtc;
  3694. struct drm_encoder *encoder;
  3695. struct msm_drm_private *priv;
  3696. unsigned long flags;
  3697. struct sde_crtc_irq_info *node = NULL;
  3698. int ret, i;
  3699. struct sde_crtc_state *cstate;
  3700. struct msm_display_mode *msm_mode;
  3701. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3702. SDE_ERROR("invalid crtc\n");
  3703. return;
  3704. }
  3705. priv = crtc->dev->dev_private;
  3706. cstate = to_sde_crtc_state(crtc->state);
  3707. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3708. SDE_ERROR("power resource is not enabled\n");
  3709. return;
  3710. }
  3711. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3712. SDE_EVT32_VERBOSE(DRMID(crtc));
  3713. sde_crtc = to_sde_crtc(crtc);
  3714. /*
  3715. * Avoid drm_crtc_vblank_on during seamless DMS case
  3716. * when CRTC is already in enabled state
  3717. */
  3718. if (!sde_crtc->enabled) {
  3719. /* cache the encoder mask now for vblank work */
  3720. sde_crtc->cached_encoder_mask = crtc->state->encoder_mask;
  3721. /* max possible vsync_cnt(atomic_t) soft counter */
  3722. drm_crtc_set_max_vblank_count(crtc, INT_MAX);
  3723. drm_crtc_vblank_on(crtc);
  3724. }
  3725. mutex_lock(&sde_crtc->crtc_lock);
  3726. SDE_EVT32(DRMID(crtc), sde_crtc->enabled);
  3727. /*
  3728. * Try to enable uidle (if possible), we do this before the call
  3729. * to return early during seamless dms mode, so any fps
  3730. * change is also consider to enable/disable UIDLE
  3731. */
  3732. sde_core_perf_crtc_update_uidle(crtc, true);
  3733. msm_mode = sde_crtc_get_msm_mode(crtc->state);
  3734. if (!msm_mode){
  3735. SDE_ERROR("invalid msm mode, %s\n",
  3736. crtc->state->adjusted_mode.name);
  3737. return;
  3738. }
  3739. /* return early if crtc is already enabled, do this after UIDLE check */
  3740. if (sde_crtc->enabled) {
  3741. if (msm_is_mode_seamless_dms(msm_mode) ||
  3742. msm_is_mode_seamless_dyn_clk(msm_mode))
  3743. SDE_DEBUG("%s extra crtc enable expected during DMS\n",
  3744. sde_crtc->name);
  3745. else
  3746. WARN(1, "%s unexpected crtc enable\n", sde_crtc->name);
  3747. mutex_unlock(&sde_crtc->crtc_lock);
  3748. return;
  3749. }
  3750. drm_for_each_encoder_mask(encoder, crtc->dev,
  3751. crtc->state->encoder_mask) {
  3752. sde_encoder_register_frame_event_callback(encoder,
  3753. sde_crtc_frame_event_cb, crtc);
  3754. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL,
  3755. sde_encoder_check_curr_mode(encoder,
  3756. MSM_DISPLAY_VIDEO_MODE));
  3757. }
  3758. sde_crtc->enabled = true;
  3759. sde_cp_crtc_enable(crtc);
  3760. /* update color processing on resume */
  3761. sde_cp_crtc_resume(crtc);
  3762. mutex_unlock(&sde_crtc->crtc_lock);
  3763. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3764. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3765. ret = 0;
  3766. if (node->func)
  3767. ret = node->func(crtc, true, &node->irq);
  3768. if (ret)
  3769. SDE_ERROR("%s failed to enable event %x\n",
  3770. sde_crtc->name, node->event);
  3771. }
  3772. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3773. sde_crtc->power_event = sde_power_handle_register_event(
  3774. &priv->phandle,
  3775. SDE_POWER_EVENT_POST_ENABLE | SDE_POWER_EVENT_POST_DISABLE |
  3776. SDE_POWER_EVENT_PRE_DISABLE | SDE_POWER_EVENT_MMRM_CALLBACK,
  3777. sde_crtc_handle_power_event, crtc, sde_crtc->name);
  3778. /* Enable ESD thread */
  3779. for (i = 0; i < cstate->num_connectors; i++)
  3780. sde_connector_schedule_status_work(cstate->connectors[i], true);
  3781. }
  3782. /* no input validation - caller API has all the checks */
  3783. static int _sde_crtc_excl_dim_layer_check(struct drm_crtc_state *state,
  3784. struct plane_state pstates[], int cnt)
  3785. {
  3786. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  3787. struct drm_display_mode *mode = &state->adjusted_mode;
  3788. const struct drm_plane_state *pstate;
  3789. struct sde_plane_state *sde_pstate;
  3790. int rc = 0, i;
  3791. /* Check dim layer rect bounds and stage */
  3792. for (i = 0; i < cstate->num_dim_layers; i++) {
  3793. if ((CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.y,
  3794. cstate->dim_layer[i].rect.h, mode->vdisplay)) ||
  3795. (CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.x,
  3796. cstate->dim_layer[i].rect.w, mode->hdisplay)) ||
  3797. (cstate->dim_layer[i].stage >= SDE_STAGE_MAX) ||
  3798. (!cstate->dim_layer[i].rect.w) ||
  3799. (!cstate->dim_layer[i].rect.h)) {
  3800. SDE_ERROR("invalid dim_layer:{%d,%d,%d,%d}, stage:%d\n",
  3801. cstate->dim_layer[i].rect.x,
  3802. cstate->dim_layer[i].rect.y,
  3803. cstate->dim_layer[i].rect.w,
  3804. cstate->dim_layer[i].rect.h,
  3805. cstate->dim_layer[i].stage);
  3806. SDE_ERROR("display: %dx%d\n", mode->hdisplay,
  3807. mode->vdisplay);
  3808. rc = -E2BIG;
  3809. goto end;
  3810. }
  3811. }
  3812. /* log all src and excl_rect, useful for debugging */
  3813. for (i = 0; i < cnt; i++) {
  3814. pstate = pstates[i].drm_pstate;
  3815. sde_pstate = to_sde_plane_state(pstate);
  3816. SDE_DEBUG("p %d z %d src{%d,%d,%d,%d} excl_rect{%d,%d,%d,%d}\n",
  3817. pstate->plane->base.id, pstates[i].stage,
  3818. pstate->crtc_x, pstate->crtc_y,
  3819. pstate->crtc_w, pstate->crtc_h,
  3820. sde_pstate->excl_rect.x, sde_pstate->excl_rect.y,
  3821. sde_pstate->excl_rect.w, sde_pstate->excl_rect.h);
  3822. }
  3823. end:
  3824. return rc;
  3825. }
  3826. static int _sde_crtc_check_secure_blend_config(struct drm_crtc *crtc,
  3827. struct drm_crtc_state *state, struct plane_state pstates[],
  3828. struct sde_crtc_state *cstate, struct sde_kms *sde_kms,
  3829. int cnt, int secure, int fb_ns, int fb_sec, int fb_sec_dir)
  3830. {
  3831. struct drm_plane *plane;
  3832. int i;
  3833. if (secure == SDE_DRM_SEC_ONLY) {
  3834. /*
  3835. * validate planes - only fb_sec_dir is allowed during sec_crtc
  3836. * - fb_sec_dir is for secure camera preview and
  3837. * secure display use case
  3838. * - fb_sec is for secure video playback
  3839. * - fb_ns is for normal non secure use cases
  3840. */
  3841. if (fb_ns || fb_sec) {
  3842. SDE_ERROR(
  3843. "crtc%d: invalid fb_modes Sec:%d, NS:%d, Sec_Dir:%d\n",
  3844. DRMID(crtc), fb_sec, fb_ns, fb_sec_dir);
  3845. return -EINVAL;
  3846. }
  3847. /*
  3848. * - only one blending stage is allowed in sec_crtc
  3849. * - validate if pipe is allowed for sec-ui updates
  3850. */
  3851. for (i = 1; i < cnt; i++) {
  3852. if (!pstates[i].drm_pstate
  3853. || !pstates[i].drm_pstate->plane) {
  3854. SDE_ERROR("crtc%d: invalid pstate at i:%d\n",
  3855. DRMID(crtc), i);
  3856. return -EINVAL;
  3857. }
  3858. plane = pstates[i].drm_pstate->plane;
  3859. if (!sde_plane_is_sec_ui_allowed(plane)) {
  3860. SDE_ERROR("crtc%d: sec-ui not allowed in p%d\n",
  3861. DRMID(crtc), plane->base.id);
  3862. return -EINVAL;
  3863. } else if (pstates[i].stage != pstates[i-1].stage) {
  3864. SDE_ERROR(
  3865. "crtc%d: invalid blend stages %d:%d, %d:%d\n",
  3866. DRMID(crtc), i, pstates[i].stage,
  3867. i-1, pstates[i-1].stage);
  3868. return -EINVAL;
  3869. }
  3870. }
  3871. /* check if all the dim_layers are in the same stage */
  3872. for (i = 1; i < cstate->num_dim_layers; i++) {
  3873. if (cstate->dim_layer[i].stage !=
  3874. cstate->dim_layer[i-1].stage) {
  3875. SDE_ERROR(
  3876. "crtc%d: invalid dimlayer stage %d:%d, %d:%d\n",
  3877. DRMID(crtc),
  3878. i, cstate->dim_layer[i].stage,
  3879. i-1, cstate->dim_layer[i-1].stage);
  3880. return -EINVAL;
  3881. }
  3882. }
  3883. /*
  3884. * if secure-ui supported blendstage is specified,
  3885. * - fail empty commit
  3886. * - validate dim_layer or plane is staged in the supported
  3887. * blendstage
  3888. */
  3889. if (sde_kms->catalog->sui_supported_blendstage) {
  3890. int sec_stage = cnt ? pstates[0].sde_pstate->stage :
  3891. cstate->dim_layer[0].stage;
  3892. if (!sde_kms->catalog->has_base_layer)
  3893. sec_stage -= SDE_STAGE_0;
  3894. if ((!cnt && !cstate->num_dim_layers) ||
  3895. (sde_kms->catalog->sui_supported_blendstage
  3896. != sec_stage)) {
  3897. SDE_ERROR(
  3898. "crtc%d: empty cnt%d/dim%d or bad stage%d\n",
  3899. DRMID(crtc), cnt,
  3900. cstate->num_dim_layers, sec_stage);
  3901. return -EINVAL;
  3902. }
  3903. }
  3904. }
  3905. return 0;
  3906. }
  3907. static int _sde_crtc_check_secure_single_encoder(struct drm_crtc *crtc,
  3908. struct drm_crtc_state *state, int fb_sec_dir)
  3909. {
  3910. struct drm_encoder *encoder;
  3911. int encoder_cnt = 0;
  3912. if (fb_sec_dir) {
  3913. drm_for_each_encoder_mask(encoder, crtc->dev,
  3914. state->encoder_mask)
  3915. encoder_cnt++;
  3916. if (encoder_cnt > MAX_ALLOWED_ENCODER_CNT_PER_SECURE_CRTC) {
  3917. SDE_ERROR("crtc:%d invalid number of encoders:%d\n",
  3918. DRMID(crtc), encoder_cnt);
  3919. return -EINVAL;
  3920. }
  3921. }
  3922. return 0;
  3923. }
  3924. static int _sde_crtc_check_secure_state_smmu_translation(struct drm_crtc *crtc,
  3925. struct drm_crtc_state *state, struct sde_kms *sde_kms, int secure,
  3926. int fb_ns, int fb_sec, int fb_sec_dir)
  3927. {
  3928. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  3929. struct drm_encoder *encoder;
  3930. int is_video_mode = false;
  3931. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  3932. if (sde_encoder_is_dsi_display(encoder))
  3933. is_video_mode |= sde_encoder_check_curr_mode(encoder,
  3934. MSM_DISPLAY_VIDEO_MODE);
  3935. }
  3936. /*
  3937. * Secure display to secure camera needs without direct
  3938. * transition is currently not allowed
  3939. */
  3940. if (fb_sec_dir && secure == SDE_DRM_SEC_NON_SEC &&
  3941. smmu_state->state != ATTACHED &&
  3942. smmu_state->secure_level == SDE_DRM_SEC_ONLY) {
  3943. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  3944. smmu_state->state, smmu_state->secure_level,
  3945. secure);
  3946. goto sec_err;
  3947. }
  3948. /*
  3949. * In video mode check for null commit before transition
  3950. * from secure to non secure and vice versa
  3951. */
  3952. if (is_video_mode && smmu_state &&
  3953. state->plane_mask && crtc->state->plane_mask &&
  3954. ((fb_sec_dir && ((smmu_state->state == ATTACHED) &&
  3955. (secure == SDE_DRM_SEC_ONLY))) ||
  3956. (fb_ns && ((smmu_state->state == DETACHED) ||
  3957. (smmu_state->state == DETACH_ALL_REQ))) ||
  3958. (fb_ns && ((smmu_state->state == DETACHED_SEC) ||
  3959. (smmu_state->state == DETACH_SEC_REQ)) &&
  3960. (smmu_state->secure_level == SDE_DRM_SEC_ONLY)))) {
  3961. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  3962. smmu_state->state, smmu_state->secure_level,
  3963. secure, crtc->state->plane_mask, state->plane_mask);
  3964. goto sec_err;
  3965. }
  3966. return 0;
  3967. sec_err:
  3968. SDE_ERROR(
  3969. "crtc%d Invalid transition;sec%d state%d slvl%d ns%d sdir%d\n",
  3970. DRMID(crtc), secure, smmu_state->state,
  3971. smmu_state->secure_level, fb_ns, fb_sec_dir);
  3972. return -EINVAL;
  3973. }
  3974. static int _sde_crtc_check_secure_conn(struct drm_crtc *crtc,
  3975. struct drm_crtc_state *state, uint32_t fb_sec)
  3976. {
  3977. bool conn_secure = false, is_wb = false;
  3978. struct drm_connector *conn;
  3979. struct drm_connector_state *conn_state;
  3980. int i;
  3981. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  3982. if (conn_state && conn_state->crtc == crtc) {
  3983. if (conn->connector_type ==
  3984. DRM_MODE_CONNECTOR_VIRTUAL)
  3985. is_wb = true;
  3986. if (sde_connector_get_property(conn_state,
  3987. CONNECTOR_PROP_FB_TRANSLATION_MODE) ==
  3988. SDE_DRM_FB_SEC)
  3989. conn_secure = true;
  3990. }
  3991. }
  3992. /*
  3993. * If any input buffers are secure for wb,
  3994. * the output buffer must also be secure.
  3995. */
  3996. if (is_wb && fb_sec && !conn_secure) {
  3997. SDE_ERROR("crtc%d: input fb sec %d, output fb secure %d\n",
  3998. DRMID(crtc), fb_sec, conn_secure);
  3999. return -EINVAL;
  4000. }
  4001. return 0;
  4002. }
  4003. static int _sde_crtc_check_secure_state(struct drm_crtc *crtc,
  4004. struct drm_crtc_state *state, struct plane_state pstates[],
  4005. int cnt)
  4006. {
  4007. struct sde_crtc_state *cstate;
  4008. struct sde_kms *sde_kms;
  4009. uint32_t secure;
  4010. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  4011. int rc;
  4012. if (!crtc || !state) {
  4013. SDE_ERROR("invalid arguments\n");
  4014. return -EINVAL;
  4015. }
  4016. sde_kms = _sde_crtc_get_kms(crtc);
  4017. if (!sde_kms || !sde_kms->catalog) {
  4018. SDE_ERROR("invalid kms\n");
  4019. return -EINVAL;
  4020. }
  4021. cstate = to_sde_crtc_state(state);
  4022. secure = sde_crtc_get_property(cstate, CRTC_PROP_SECURITY_LEVEL);
  4023. rc = sde_crtc_state_find_plane_fb_modes(state, &fb_ns,
  4024. &fb_sec, &fb_sec_dir);
  4025. if (rc)
  4026. return rc;
  4027. rc = _sde_crtc_check_secure_blend_config(crtc, state, pstates, cstate,
  4028. sde_kms, cnt, secure, fb_ns, fb_sec, fb_sec_dir);
  4029. if (rc)
  4030. return rc;
  4031. rc = _sde_crtc_check_secure_conn(crtc, state, fb_sec);
  4032. if (rc)
  4033. return rc;
  4034. /*
  4035. * secure_crtc is not allowed in a shared toppolgy
  4036. * across different encoders.
  4037. */
  4038. rc = _sde_crtc_check_secure_single_encoder(crtc, state, fb_sec_dir);
  4039. if (rc)
  4040. return rc;
  4041. rc = _sde_crtc_check_secure_state_smmu_translation(crtc, state, sde_kms,
  4042. secure, fb_ns, fb_sec, fb_sec_dir);
  4043. if (rc)
  4044. return rc;
  4045. SDE_DEBUG("crtc:%d Secure validation successful\n", DRMID(crtc));
  4046. return 0;
  4047. }
  4048. static int _sde_crtc_check_get_pstates(struct drm_crtc *crtc,
  4049. struct drm_crtc_state *state,
  4050. struct drm_display_mode *mode,
  4051. struct plane_state *pstates,
  4052. struct drm_plane *plane,
  4053. struct sde_multirect_plane_states *multirect_plane,
  4054. int *cnt)
  4055. {
  4056. struct sde_crtc *sde_crtc;
  4057. struct sde_crtc_state *cstate;
  4058. const struct drm_plane_state *pstate;
  4059. const struct drm_plane_state *pipe_staged[SSPP_MAX];
  4060. int rc = 0, multirect_count = 0, i, mixer_width, mixer_height;
  4061. int inc_sde_stage = 0;
  4062. struct sde_kms *kms;
  4063. u32 blend_type;
  4064. sde_crtc = to_sde_crtc(crtc);
  4065. cstate = to_sde_crtc_state(state);
  4066. kms = _sde_crtc_get_kms(crtc);
  4067. if (!kms || !kms->catalog) {
  4068. SDE_ERROR("invalid kms\n");
  4069. return -EINVAL;
  4070. }
  4071. memset(pipe_staged, 0, sizeof(pipe_staged));
  4072. mixer_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  4073. mixer_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  4074. if (cstate->num_ds_enabled)
  4075. mixer_width = mixer_width * cstate->num_ds_enabled;
  4076. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  4077. if (IS_ERR_OR_NULL(pstate)) {
  4078. rc = PTR_ERR(pstate);
  4079. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  4080. sde_crtc->name, plane->base.id, rc);
  4081. return rc;
  4082. }
  4083. if (*cnt >= SDE_PSTATES_MAX)
  4084. continue;
  4085. pstates[*cnt].sde_pstate = to_sde_plane_state(pstate);
  4086. pstates[*cnt].drm_pstate = pstate;
  4087. pstates[*cnt].stage = sde_plane_get_property(
  4088. pstates[*cnt].sde_pstate, PLANE_PROP_ZPOS);
  4089. pstates[*cnt].pipe_id = sde_plane_pipe(plane);
  4090. blend_type = sde_plane_get_property(pstates[*cnt].sde_pstate,
  4091. PLANE_PROP_BLEND_OP);
  4092. if (!kms->catalog->has_base_layer)
  4093. inc_sde_stage = SDE_STAGE_0;
  4094. /* check dim layer stage with every plane */
  4095. for (i = 0; i < cstate->num_dim_layers; i++) {
  4096. if (cstate->dim_layer[i].stage ==
  4097. (pstates[*cnt].stage + inc_sde_stage)) {
  4098. SDE_ERROR(
  4099. "plane:%d/dim_layer:%i-same stage:%d\n",
  4100. plane->base.id, i,
  4101. cstate->dim_layer[i].stage);
  4102. return -EINVAL;
  4103. }
  4104. }
  4105. if (pipe_staged[pstates[*cnt].pipe_id]) {
  4106. multirect_plane[multirect_count].r0 =
  4107. pipe_staged[pstates[*cnt].pipe_id];
  4108. multirect_plane[multirect_count].r1 = pstate;
  4109. multirect_count++;
  4110. pipe_staged[pstates[*cnt].pipe_id] = NULL;
  4111. } else {
  4112. pipe_staged[pstates[*cnt].pipe_id] = pstate;
  4113. }
  4114. (*cnt)++;
  4115. if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h,
  4116. mode->vdisplay) ||
  4117. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w,
  4118. mode->hdisplay)) {
  4119. SDE_ERROR("invalid vertical/horizontal destination\n");
  4120. SDE_ERROR("y:%d h:%d vdisp:%d x:%d w:%d hdisp:%d\n",
  4121. pstate->crtc_y, pstate->crtc_h, mode->vdisplay,
  4122. pstate->crtc_x, pstate->crtc_w, mode->hdisplay);
  4123. return -E2BIG;
  4124. }
  4125. if (blend_type != SDE_DRM_BLEND_OP_SKIP && cstate->num_ds_enabled &&
  4126. ((pstate->crtc_h > mixer_height) ||
  4127. (pstate->crtc_w > mixer_width))) {
  4128. SDE_ERROR("plane w/h:%x*%x > mixer w/h:%x*%x\n",
  4129. pstate->crtc_w, pstate->crtc_h,
  4130. mixer_width, mixer_height);
  4131. return -E2BIG;
  4132. }
  4133. }
  4134. for (i = 1; i < SSPP_MAX; i++) {
  4135. if (pipe_staged[i]) {
  4136. sde_plane_clear_multirect(pipe_staged[i]);
  4137. if (is_sde_plane_virtual(pipe_staged[i]->plane)) {
  4138. struct sde_plane_state *psde_state;
  4139. SDE_DEBUG("r1 only virt plane:%d staged\n",
  4140. pipe_staged[i]->plane->base.id);
  4141. psde_state = to_sde_plane_state(
  4142. pipe_staged[i]);
  4143. psde_state->multirect_index = SDE_SSPP_RECT_1;
  4144. }
  4145. }
  4146. }
  4147. for (i = 0; i < multirect_count; i++) {
  4148. if (sde_plane_validate_multirect_v2(&multirect_plane[i])) {
  4149. SDE_ERROR(
  4150. "multirect validation failed for planes (%d - %d)\n",
  4151. multirect_plane[i].r0->plane->base.id,
  4152. multirect_plane[i].r1->plane->base.id);
  4153. return -EINVAL;
  4154. }
  4155. }
  4156. return rc;
  4157. }
  4158. static int _sde_crtc_noise_layer_check_zpos(struct sde_crtc_state *cstate,
  4159. u32 zpos) {
  4160. if (!test_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty) ||
  4161. !cstate->noise_layer_en) {
  4162. SDE_DEBUG("noise layer not enabled %d\n", cstate->noise_layer_en);
  4163. return 0;
  4164. }
  4165. if (cstate->layer_cfg.zposn == zpos ||
  4166. cstate->layer_cfg.zposattn == zpos) {
  4167. SDE_ERROR("invalid zpos %d zposn %d zposattn %d\n", zpos,
  4168. cstate->layer_cfg.zposn, cstate->layer_cfg.zposattn);
  4169. return -EINVAL;
  4170. }
  4171. return 0;
  4172. }
  4173. static int _sde_crtc_check_zpos(struct drm_crtc_state *state,
  4174. struct sde_crtc *sde_crtc,
  4175. struct plane_state *pstates,
  4176. struct sde_crtc_state *cstate,
  4177. struct drm_display_mode *mode,
  4178. int cnt)
  4179. {
  4180. int rc = 0, i, z_pos;
  4181. u32 zpos_cnt = 0;
  4182. struct drm_crtc *crtc;
  4183. struct sde_kms *kms;
  4184. enum sde_layout layout;
  4185. crtc = &sde_crtc->base;
  4186. kms = _sde_crtc_get_kms(crtc);
  4187. if (!kms || !kms->catalog) {
  4188. SDE_ERROR("Invalid kms\n");
  4189. return -EINVAL;
  4190. }
  4191. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  4192. rc = _sde_crtc_excl_dim_layer_check(state, pstates, cnt);
  4193. if (rc)
  4194. return rc;
  4195. if (!sde_is_custom_client()) {
  4196. int stage_old = pstates[0].stage;
  4197. z_pos = 0;
  4198. for (i = 0; i < cnt; i++) {
  4199. if (stage_old != pstates[i].stage)
  4200. ++z_pos;
  4201. stage_old = pstates[i].stage;
  4202. pstates[i].stage = z_pos;
  4203. }
  4204. }
  4205. z_pos = -1;
  4206. layout = SDE_LAYOUT_NONE;
  4207. for (i = 0; i < cnt; i++) {
  4208. /* reset counts at every new blend stage */
  4209. if (pstates[i].stage != z_pos ||
  4210. pstates[i].sde_pstate->layout != layout) {
  4211. zpos_cnt = 0;
  4212. z_pos = pstates[i].stage;
  4213. layout = pstates[i].sde_pstate->layout;
  4214. }
  4215. /* verify z_pos setting before using it */
  4216. if (z_pos >= SDE_STAGE_MAX - SDE_STAGE_0) {
  4217. SDE_ERROR("> %d plane stages assigned\n",
  4218. SDE_STAGE_MAX - SDE_STAGE_0);
  4219. return -EINVAL;
  4220. } else if (zpos_cnt == 2) {
  4221. SDE_ERROR("> 2 planes @ stage %d\n", z_pos);
  4222. return -EINVAL;
  4223. } else {
  4224. zpos_cnt++;
  4225. }
  4226. rc = _sde_crtc_noise_layer_check_zpos(cstate, z_pos);
  4227. if (rc)
  4228. break;
  4229. if (!kms->catalog->has_base_layer)
  4230. pstates[i].sde_pstate->stage = z_pos + SDE_STAGE_0;
  4231. else
  4232. pstates[i].sde_pstate->stage = z_pos;
  4233. SDE_DEBUG("%s: layout %d, zpos %d", sde_crtc->name, layout,
  4234. z_pos);
  4235. }
  4236. return rc;
  4237. }
  4238. static int _sde_crtc_atomic_check_pstates(struct drm_crtc *crtc,
  4239. struct drm_crtc_state *state,
  4240. struct plane_state *pstates,
  4241. struct sde_multirect_plane_states *multirect_plane)
  4242. {
  4243. struct sde_crtc *sde_crtc;
  4244. struct sde_crtc_state *cstate;
  4245. struct sde_kms *kms;
  4246. struct drm_plane *plane = NULL;
  4247. struct drm_display_mode *mode;
  4248. int rc = 0, cnt = 0;
  4249. kms = _sde_crtc_get_kms(crtc);
  4250. if (!kms || !kms->catalog) {
  4251. SDE_ERROR("invalid parameters\n");
  4252. return -EINVAL;
  4253. }
  4254. sde_crtc = to_sde_crtc(crtc);
  4255. cstate = to_sde_crtc_state(state);
  4256. mode = &state->adjusted_mode;
  4257. /* get plane state for all drm planes associated with crtc state */
  4258. rc = _sde_crtc_check_get_pstates(crtc, state, mode, pstates,
  4259. plane, multirect_plane, &cnt);
  4260. if (rc)
  4261. return rc;
  4262. /* assign mixer stages based on sorted zpos property */
  4263. rc = _sde_crtc_check_zpos(state, sde_crtc, pstates, cstate, mode, cnt);
  4264. if (rc)
  4265. return rc;
  4266. rc = _sde_crtc_check_secure_state(crtc, state, pstates, cnt);
  4267. if (rc)
  4268. return rc;
  4269. /*
  4270. * validate and set source split:
  4271. * use pstates sorted by stage to check planes on same stage
  4272. * we assume that all pipes are in source split so its valid to compare
  4273. * without taking into account left/right mixer placement
  4274. */
  4275. rc = _sde_crtc_validate_src_split_order(crtc, pstates, cnt);
  4276. if (rc)
  4277. return rc;
  4278. return 0;
  4279. }
  4280. static int _sde_crtc_check_plane_layout(struct drm_crtc *crtc,
  4281. struct drm_crtc_state *crtc_state)
  4282. {
  4283. struct sde_kms *kms;
  4284. struct drm_plane *plane;
  4285. struct drm_plane_state *plane_state;
  4286. struct sde_plane_state *pstate;
  4287. int layout_split;
  4288. kms = _sde_crtc_get_kms(crtc);
  4289. if (!kms || !kms->catalog) {
  4290. SDE_ERROR("invalid parameters\n");
  4291. return -EINVAL;
  4292. }
  4293. if (!sde_rm_topology_is_group(&kms->rm, crtc_state,
  4294. SDE_RM_TOPOLOGY_GROUP_QUADPIPE))
  4295. return 0;
  4296. drm_atomic_crtc_state_for_each_plane(plane, crtc_state) {
  4297. plane_state = drm_atomic_get_existing_plane_state(
  4298. crtc_state->state, plane);
  4299. if (!plane_state)
  4300. continue;
  4301. pstate = to_sde_plane_state(plane_state);
  4302. layout_split = crtc_state->mode.hdisplay >> 1;
  4303. if (plane_state->crtc_x >= layout_split) {
  4304. plane_state->crtc_x -= layout_split;
  4305. pstate->layout_offset = layout_split;
  4306. pstate->layout = SDE_LAYOUT_RIGHT;
  4307. } else {
  4308. pstate->layout_offset = -1;
  4309. pstate->layout = SDE_LAYOUT_LEFT;
  4310. }
  4311. SDE_DEBUG("plane%d updated: crtc_x=%d layout=%d\n",
  4312. DRMID(plane), plane_state->crtc_x,
  4313. pstate->layout);
  4314. /* check layout boundary */
  4315. if (CHECK_LAYER_BOUNDS(plane_state->crtc_x,
  4316. plane_state->crtc_w, layout_split)) {
  4317. SDE_ERROR("invalid horizontal destination\n");
  4318. SDE_ERROR("x:%d w:%d hdisp:%d layout:%d\n",
  4319. plane_state->crtc_x,
  4320. plane_state->crtc_w,
  4321. layout_split, pstate->layout);
  4322. return -E2BIG;
  4323. }
  4324. }
  4325. return 0;
  4326. }
  4327. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  4328. struct drm_crtc_state *state)
  4329. {
  4330. struct drm_device *dev;
  4331. struct sde_crtc *sde_crtc;
  4332. struct plane_state *pstates = NULL;
  4333. struct sde_crtc_state *cstate;
  4334. struct drm_display_mode *mode;
  4335. int rc = 0;
  4336. struct sde_multirect_plane_states *multirect_plane = NULL;
  4337. struct drm_connector *conn;
  4338. struct drm_connector_list_iter conn_iter;
  4339. if (!crtc) {
  4340. SDE_ERROR("invalid crtc\n");
  4341. return -EINVAL;
  4342. }
  4343. dev = crtc->dev;
  4344. sde_crtc = to_sde_crtc(crtc);
  4345. cstate = to_sde_crtc_state(state);
  4346. if (!state->enable || !state->active) {
  4347. SDE_DEBUG("crtc%d -> enable %d, active %d, skip atomic_check\n",
  4348. crtc->base.id, state->enable, state->active);
  4349. goto end;
  4350. }
  4351. pstates = kcalloc(SDE_PSTATES_MAX,
  4352. sizeof(struct plane_state), GFP_KERNEL);
  4353. multirect_plane = kcalloc(SDE_MULTIRECT_PLANE_MAX,
  4354. sizeof(struct sde_multirect_plane_states),
  4355. GFP_KERNEL);
  4356. if (!pstates || !multirect_plane) {
  4357. rc = -ENOMEM;
  4358. goto end;
  4359. }
  4360. mode = &state->adjusted_mode;
  4361. SDE_DEBUG("%s: check", sde_crtc->name);
  4362. /* force a full mode set if active state changed */
  4363. if (state->active_changed)
  4364. state->mode_changed = true;
  4365. /* identify connectors attached to this crtc */
  4366. cstate->num_connectors = 0;
  4367. drm_connector_list_iter_begin(dev, &conn_iter);
  4368. drm_for_each_connector_iter(conn, &conn_iter)
  4369. if ((state->connector_mask & (1 << drm_connector_index(conn)))
  4370. && cstate->num_connectors < MAX_CONNECTORS) {
  4371. cstate->connectors[cstate->num_connectors++] = conn;
  4372. }
  4373. drm_connector_list_iter_end(&conn_iter);
  4374. rc = _sde_crtc_check_dest_scaler_data(crtc, state);
  4375. if (rc) {
  4376. SDE_ERROR("crtc%d failed dest scaler check %d\n",
  4377. crtc->base.id, rc);
  4378. goto end;
  4379. }
  4380. rc = _sde_crtc_check_plane_layout(crtc, state);
  4381. if (rc) {
  4382. SDE_ERROR("crtc%d failed plane layout check %d\n",
  4383. crtc->base.id, rc);
  4384. goto end;
  4385. }
  4386. _sde_crtc_setup_is_ppsplit(state);
  4387. _sde_crtc_setup_lm_bounds(crtc, state);
  4388. rc = _sde_crtc_atomic_check_pstates(crtc, state, pstates,
  4389. multirect_plane);
  4390. if (rc) {
  4391. SDE_ERROR("crtc%d failed pstate check %d\n", crtc->base.id, rc);
  4392. goto end;
  4393. }
  4394. rc = sde_core_perf_crtc_check(crtc, state);
  4395. if (rc) {
  4396. SDE_ERROR("crtc%d failed performance check %d\n",
  4397. crtc->base.id, rc);
  4398. goto end;
  4399. }
  4400. rc = _sde_crtc_check_rois(crtc, state);
  4401. if (rc) {
  4402. SDE_ERROR("crtc%d failed roi check %d\n", crtc->base.id, rc);
  4403. goto end;
  4404. }
  4405. rc = sde_cp_crtc_check_properties(crtc, state);
  4406. if (rc) {
  4407. SDE_ERROR("crtc%d failed cp properties check %d\n",
  4408. crtc->base.id, rc);
  4409. goto end;
  4410. }
  4411. end:
  4412. kfree(pstates);
  4413. kfree(multirect_plane);
  4414. return rc;
  4415. }
  4416. /**
  4417. * sde_crtc_get_num_datapath - get the number of datapath active
  4418. * of primary connector
  4419. * @crtc: Pointer to DRM crtc object
  4420. * @connector: Pointer to DRM connector object of WB in CWB case
  4421. */
  4422. int sde_crtc_get_num_datapath(struct drm_crtc *crtc,
  4423. struct drm_connector *connector)
  4424. {
  4425. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4426. struct sde_connector_state *sde_conn_state = NULL;
  4427. struct drm_connector *conn;
  4428. struct drm_connector_list_iter conn_iter;
  4429. if (!sde_crtc || !connector) {
  4430. SDE_DEBUG("Invalid argument\n");
  4431. return 0;
  4432. }
  4433. if (sde_crtc->num_mixers)
  4434. return sde_crtc->num_mixers;
  4435. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  4436. drm_for_each_connector_iter(conn, &conn_iter) {
  4437. if (conn->state && conn->state->crtc == crtc &&
  4438. conn != connector)
  4439. sde_conn_state = to_sde_connector_state(conn->state);
  4440. }
  4441. drm_connector_list_iter_end(&conn_iter);
  4442. if (sde_conn_state)
  4443. return sde_conn_state->mode_info.topology.num_lm;
  4444. return 0;
  4445. }
  4446. int sde_crtc_vblank(struct drm_crtc *crtc, bool en)
  4447. {
  4448. struct sde_crtc *sde_crtc;
  4449. int ret;
  4450. if (!crtc) {
  4451. SDE_ERROR("invalid crtc\n");
  4452. return -EINVAL;
  4453. }
  4454. sde_crtc = to_sde_crtc(crtc);
  4455. ret = _sde_crtc_vblank_enable(sde_crtc, en);
  4456. if (ret)
  4457. SDE_ERROR("%s vblank enable failed: %d\n",
  4458. sde_crtc->name, ret);
  4459. return 0;
  4460. }
  4461. static u32 sde_crtc_get_vblank_counter(struct drm_crtc *crtc)
  4462. {
  4463. struct drm_encoder *encoder;
  4464. struct sde_crtc *sde_crtc;
  4465. if (!crtc)
  4466. return 0;
  4467. sde_crtc = to_sde_crtc(crtc);
  4468. drm_for_each_encoder_mask(encoder, crtc->dev, sde_crtc->cached_encoder_mask) {
  4469. if (sde_encoder_in_clone_mode(encoder))
  4470. continue;
  4471. return sde_encoder_get_frame_count(encoder);
  4472. }
  4473. return 0;
  4474. }
  4475. static bool sde_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error,
  4476. ktime_t *tvblank, bool in_vblank_irq)
  4477. {
  4478. struct drm_encoder *encoder;
  4479. struct sde_crtc *sde_crtc;
  4480. if (!crtc)
  4481. return false;
  4482. sde_crtc = to_sde_crtc(crtc);
  4483. drm_for_each_encoder_mask(encoder, crtc->dev, sde_crtc->cached_encoder_mask) {
  4484. if (sde_encoder_in_clone_mode(encoder))
  4485. continue;
  4486. return sde_encoder_get_vblank_timestamp(encoder, tvblank);
  4487. }
  4488. return false;
  4489. }
  4490. static void sde_crtc_install_dest_scale_properties(struct sde_crtc *sde_crtc,
  4491. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  4492. {
  4493. sde_kms_info_add_keyint(info, "has_dest_scaler",
  4494. catalog->mdp[0].has_dest_scaler);
  4495. sde_kms_info_add_keyint(info, "dest_scaler_count",
  4496. catalog->ds_count);
  4497. if (catalog->ds[0].top) {
  4498. sde_kms_info_add_keyint(info,
  4499. "max_dest_scaler_input_width",
  4500. catalog->ds[0].top->maxinputwidth);
  4501. sde_kms_info_add_keyint(info,
  4502. "max_dest_scaler_output_width",
  4503. catalog->ds[0].top->maxoutputwidth);
  4504. sde_kms_info_add_keyint(info, "max_dest_scale_up",
  4505. catalog->ds[0].top->maxupscale);
  4506. }
  4507. if (catalog->ds[0].features & BIT(SDE_SSPP_SCALER_QSEED3)) {
  4508. msm_property_install_volatile_range(
  4509. &sde_crtc->property_info, "dest_scaler",
  4510. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4511. msm_property_install_blob(&sde_crtc->property_info,
  4512. "ds_lut_ed", 0,
  4513. CRTC_PROP_DEST_SCALER_LUT_ED);
  4514. msm_property_install_blob(&sde_crtc->property_info,
  4515. "ds_lut_cir", 0,
  4516. CRTC_PROP_DEST_SCALER_LUT_CIR);
  4517. msm_property_install_blob(&sde_crtc->property_info,
  4518. "ds_lut_sep", 0,
  4519. CRTC_PROP_DEST_SCALER_LUT_SEP);
  4520. } else if (catalog->ds[0].features
  4521. & BIT(SDE_SSPP_SCALER_QSEED3LITE)) {
  4522. msm_property_install_volatile_range(
  4523. &sde_crtc->property_info, "dest_scaler",
  4524. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4525. }
  4526. }
  4527. static void sde_crtc_install_perf_properties(struct sde_crtc *sde_crtc,
  4528. struct sde_kms *sde_kms, struct sde_mdss_cfg *catalog,
  4529. struct sde_kms_info *info)
  4530. {
  4531. msm_property_install_range(&sde_crtc->property_info,
  4532. "core_clk", 0x0, 0, U64_MAX,
  4533. sde_kms->perf.max_core_clk_rate,
  4534. CRTC_PROP_CORE_CLK);
  4535. msm_property_install_range(&sde_crtc->property_info,
  4536. "core_ab", 0x0, 0, U64_MAX,
  4537. catalog->perf.max_bw_high * 1000ULL,
  4538. CRTC_PROP_CORE_AB);
  4539. msm_property_install_range(&sde_crtc->property_info,
  4540. "core_ib", 0x0, 0, U64_MAX,
  4541. catalog->perf.max_bw_high * 1000ULL,
  4542. CRTC_PROP_CORE_IB);
  4543. msm_property_install_range(&sde_crtc->property_info,
  4544. "llcc_ab", 0x0, 0, U64_MAX,
  4545. catalog->perf.max_bw_high * 1000ULL,
  4546. CRTC_PROP_LLCC_AB);
  4547. msm_property_install_range(&sde_crtc->property_info,
  4548. "llcc_ib", 0x0, 0, U64_MAX,
  4549. catalog->perf.max_bw_high * 1000ULL,
  4550. CRTC_PROP_LLCC_IB);
  4551. msm_property_install_range(&sde_crtc->property_info,
  4552. "dram_ab", 0x0, 0, U64_MAX,
  4553. catalog->perf.max_bw_high * 1000ULL,
  4554. CRTC_PROP_DRAM_AB);
  4555. msm_property_install_range(&sde_crtc->property_info,
  4556. "dram_ib", 0x0, 0, U64_MAX,
  4557. catalog->perf.max_bw_high * 1000ULL,
  4558. CRTC_PROP_DRAM_IB);
  4559. msm_property_install_range(&sde_crtc->property_info,
  4560. "rot_prefill_bw", 0, 0, U64_MAX,
  4561. catalog->perf.max_bw_high * 1000ULL,
  4562. CRTC_PROP_ROT_PREFILL_BW);
  4563. msm_property_install_range(&sde_crtc->property_info,
  4564. "rot_clk", 0, 0, U64_MAX,
  4565. sde_kms->perf.max_core_clk_rate,
  4566. CRTC_PROP_ROT_CLK);
  4567. if (catalog->perf.max_bw_low)
  4568. sde_kms_info_add_keyint(info, "max_bandwidth_low",
  4569. catalog->perf.max_bw_low * 1000LL);
  4570. if (catalog->perf.max_bw_high)
  4571. sde_kms_info_add_keyint(info, "max_bandwidth_high",
  4572. catalog->perf.max_bw_high * 1000LL);
  4573. if (catalog->perf.min_core_ib)
  4574. sde_kms_info_add_keyint(info, "min_core_ib",
  4575. catalog->perf.min_core_ib * 1000LL);
  4576. if (catalog->perf.min_llcc_ib)
  4577. sde_kms_info_add_keyint(info, "min_llcc_ib",
  4578. catalog->perf.min_llcc_ib * 1000LL);
  4579. if (catalog->perf.min_dram_ib)
  4580. sde_kms_info_add_keyint(info, "min_dram_ib",
  4581. catalog->perf.min_dram_ib * 1000LL);
  4582. if (sde_kms->perf.max_core_clk_rate)
  4583. sde_kms_info_add_keyint(info, "max_mdp_clk",
  4584. sde_kms->perf.max_core_clk_rate);
  4585. }
  4586. static void sde_crtc_setup_capabilities_blob(struct sde_kms_info *info,
  4587. struct sde_mdss_cfg *catalog)
  4588. {
  4589. sde_kms_info_reset(info);
  4590. sde_kms_info_add_keyint(info, "hw_version", catalog->hwversion);
  4591. sde_kms_info_add_keyint(info, "max_linewidth",
  4592. catalog->max_mixer_width);
  4593. sde_kms_info_add_keyint(info, "max_blendstages",
  4594. catalog->max_mixer_blendstages);
  4595. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED2)
  4596. sde_kms_info_add_keystr(info, "qseed_type", "qseed2");
  4597. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3)
  4598. sde_kms_info_add_keystr(info, "qseed_type", "qseed3");
  4599. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3LITE)
  4600. sde_kms_info_add_keystr(info, "qseed_type", "qseed3lite");
  4601. if (catalog->ubwc_version) {
  4602. sde_kms_info_add_keyint(info, "UBWC version",
  4603. catalog->ubwc_version);
  4604. sde_kms_info_add_keyint(info, "UBWC macrotile_mode",
  4605. catalog->macrotile_mode);
  4606. sde_kms_info_add_keyint(info, "UBWC highest banking bit",
  4607. catalog->mdp[0].highest_bank_bit);
  4608. sde_kms_info_add_keyint(info, "UBWC swizzle",
  4609. catalog->mdp[0].ubwc_swizzle);
  4610. }
  4611. if (of_fdt_get_ddrtype() == LP_DDR4_TYPE)
  4612. sde_kms_info_add_keystr(info, "DDR version", "DDR4");
  4613. else
  4614. sde_kms_info_add_keystr(info, "DDR version", "DDR5");
  4615. if (sde_is_custom_client()) {
  4616. /* No support for SMART_DMA_V1 yet */
  4617. if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2)
  4618. sde_kms_info_add_keystr(info,
  4619. "smart_dma_rev", "smart_dma_v2");
  4620. else if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2p5)
  4621. sde_kms_info_add_keystr(info,
  4622. "smart_dma_rev", "smart_dma_v2p5");
  4623. }
  4624. sde_kms_info_add_keyint(info, "has_src_split", catalog->has_src_split);
  4625. sde_kms_info_add_keyint(info, "has_hdr", catalog->has_hdr);
  4626. sde_kms_info_add_keyint(info, "has_hdr_plus", catalog->has_hdr_plus);
  4627. if (catalog->uidle_cfg.uidle_rev)
  4628. sde_kms_info_add_keyint(info, "has_uidle",
  4629. true);
  4630. sde_kms_info_add_keystr(info, "core_ib_ff",
  4631. catalog->perf.core_ib_ff);
  4632. sde_kms_info_add_keystr(info, "core_clk_ff",
  4633. catalog->perf.core_clk_ff);
  4634. sde_kms_info_add_keystr(info, "comp_ratio_rt",
  4635. catalog->perf.comp_ratio_rt);
  4636. sde_kms_info_add_keystr(info, "comp_ratio_nrt",
  4637. catalog->perf.comp_ratio_nrt);
  4638. sde_kms_info_add_keyint(info, "dest_scale_prefill_lines",
  4639. catalog->perf.dest_scale_prefill_lines);
  4640. sde_kms_info_add_keyint(info, "undersized_prefill_lines",
  4641. catalog->perf.undersized_prefill_lines);
  4642. sde_kms_info_add_keyint(info, "macrotile_prefill_lines",
  4643. catalog->perf.macrotile_prefill_lines);
  4644. sde_kms_info_add_keyint(info, "yuv_nv12_prefill_lines",
  4645. catalog->perf.yuv_nv12_prefill_lines);
  4646. sde_kms_info_add_keyint(info, "linear_prefill_lines",
  4647. catalog->perf.linear_prefill_lines);
  4648. sde_kms_info_add_keyint(info, "downscaling_prefill_lines",
  4649. catalog->perf.downscaling_prefill_lines);
  4650. sde_kms_info_add_keyint(info, "xtra_prefill_lines",
  4651. catalog->perf.xtra_prefill_lines);
  4652. sde_kms_info_add_keyint(info, "amortizable_threshold",
  4653. catalog->perf.amortizable_threshold);
  4654. sde_kms_info_add_keyint(info, "min_prefill_lines",
  4655. catalog->perf.min_prefill_lines);
  4656. sde_kms_info_add_keyint(info, "num_mnoc_ports",
  4657. catalog->perf.num_mnoc_ports);
  4658. sde_kms_info_add_keyint(info, "axi_bus_width",
  4659. catalog->perf.axi_bus_width);
  4660. sde_kms_info_add_keyint(info, "sec_ui_blendstage",
  4661. catalog->sui_supported_blendstage);
  4662. if (catalog->ubwc_bw_calc_version)
  4663. sde_kms_info_add_keyint(info, "ubwc_bw_calc_ver",
  4664. catalog->ubwc_bw_calc_version);
  4665. }
  4666. /**
  4667. * sde_crtc_install_properties - install all drm properties for crtc
  4668. * @crtc: Pointer to drm crtc structure
  4669. */
  4670. static void sde_crtc_install_properties(struct drm_crtc *crtc,
  4671. struct sde_mdss_cfg *catalog)
  4672. {
  4673. struct sde_crtc *sde_crtc;
  4674. struct sde_kms_info *info;
  4675. struct sde_kms *sde_kms;
  4676. static const struct drm_prop_enum_list e_secure_level[] = {
  4677. {SDE_DRM_SEC_NON_SEC, "sec_and_non_sec"},
  4678. {SDE_DRM_SEC_ONLY, "sec_only"},
  4679. };
  4680. static const struct drm_prop_enum_list e_cwb_data_points[] = {
  4681. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  4682. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  4683. };
  4684. static const struct drm_prop_enum_list e_dcwb_data_points[] = {
  4685. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  4686. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  4687. {CAPTURE_DEMURA_OUT, "capture_demura_out"},
  4688. };
  4689. static const struct drm_prop_enum_list e_idle_pc_state[] = {
  4690. {IDLE_PC_NONE, "idle_pc_none"},
  4691. {IDLE_PC_ENABLE, "idle_pc_enable"},
  4692. {IDLE_PC_DISABLE, "idle_pc_disable"},
  4693. };
  4694. static const struct drm_prop_enum_list e_cache_state[] = {
  4695. {CACHE_STATE_DISABLED, "cache_state_disabled"},
  4696. {CACHE_STATE_ENABLED, "cache_state_enabled"},
  4697. };
  4698. static const struct drm_prop_enum_list e_vm_req_state[] = {
  4699. {VM_REQ_NONE, "vm_req_none"},
  4700. {VM_REQ_RELEASE, "vm_req_release"},
  4701. {VM_REQ_ACQUIRE, "vm_req_acquire"},
  4702. };
  4703. SDE_DEBUG("\n");
  4704. if (!crtc || !catalog) {
  4705. SDE_ERROR("invalid crtc or catalog\n");
  4706. return;
  4707. }
  4708. sde_crtc = to_sde_crtc(crtc);
  4709. sde_kms = _sde_crtc_get_kms(crtc);
  4710. if (!sde_kms) {
  4711. SDE_ERROR("invalid argument\n");
  4712. return;
  4713. }
  4714. info = kzalloc(sizeof(struct sde_kms_info), GFP_KERNEL);
  4715. if (!info) {
  4716. SDE_ERROR("failed to allocate info memory\n");
  4717. return;
  4718. }
  4719. sde_crtc_setup_capabilities_blob(info, catalog);
  4720. msm_property_install_range(&sde_crtc->property_info,
  4721. "input_fence_timeout", 0x0, 0,
  4722. SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT, SDE_CRTC_INPUT_FENCE_TIMEOUT,
  4723. CRTC_PROP_INPUT_FENCE_TIMEOUT);
  4724. msm_property_install_volatile_range(&sde_crtc->property_info,
  4725. "output_fence", 0x0, 0, ~0, 0, CRTC_PROP_OUTPUT_FENCE);
  4726. msm_property_install_range(&sde_crtc->property_info,
  4727. "output_fence_offset", 0x0, 0, 1, 0,
  4728. CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4729. sde_crtc_install_perf_properties(sde_crtc, sde_kms, catalog, info);
  4730. msm_property_install_range(&sde_crtc->property_info,
  4731. "idle_time", 0, 0, U64_MAX, 0,
  4732. CRTC_PROP_IDLE_TIMEOUT);
  4733. if (catalog->has_trusted_vm_support) {
  4734. int init_idx = sde_in_trusted_vm(sde_kms) ? 1 : 0;
  4735. msm_property_install_enum(&sde_crtc->property_info,
  4736. "vm_request_state", 0x0, 0, e_vm_req_state,
  4737. ARRAY_SIZE(e_vm_req_state), init_idx,
  4738. CRTC_PROP_VM_REQ_STATE);
  4739. }
  4740. if (catalog->has_idle_pc)
  4741. msm_property_install_enum(&sde_crtc->property_info,
  4742. "idle_pc_state", 0x0, 0, e_idle_pc_state,
  4743. ARRAY_SIZE(e_idle_pc_state), 0,
  4744. CRTC_PROP_IDLE_PC_STATE);
  4745. if (catalog->has_dedicated_cwb_support)
  4746. msm_property_install_enum(&sde_crtc->property_info,
  4747. "capture_mode", 0, 0, e_dcwb_data_points,
  4748. ARRAY_SIZE(e_dcwb_data_points), 0,
  4749. CRTC_PROP_CAPTURE_OUTPUT);
  4750. else if (catalog->has_cwb_support)
  4751. msm_property_install_enum(&sde_crtc->property_info,
  4752. "capture_mode", 0, 0, e_cwb_data_points,
  4753. ARRAY_SIZE(e_cwb_data_points), 0,
  4754. CRTC_PROP_CAPTURE_OUTPUT);
  4755. msm_property_install_volatile_range(&sde_crtc->property_info,
  4756. "sde_drm_roi_v1", 0x0, 0, ~0, 0, CRTC_PROP_ROI_V1);
  4757. msm_property_install_enum(&sde_crtc->property_info, "security_level",
  4758. 0x0, 0, e_secure_level,
  4759. ARRAY_SIZE(e_secure_level), 0,
  4760. CRTC_PROP_SECURITY_LEVEL);
  4761. if (catalog->syscache_supported)
  4762. msm_property_install_enum(&sde_crtc->property_info, "cache_state",
  4763. 0x0, 0, e_cache_state,
  4764. ARRAY_SIZE(e_cache_state), 0,
  4765. CRTC_PROP_CACHE_STATE);
  4766. if (catalog->has_dim_layer) {
  4767. msm_property_install_volatile_range(&sde_crtc->property_info,
  4768. "dim_layer_v1", 0x0, 0, ~0, 0, CRTC_PROP_DIM_LAYER_V1);
  4769. sde_kms_info_add_keyint(info, "dim_layer_v1_max_layers",
  4770. SDE_MAX_DIM_LAYERS);
  4771. }
  4772. if (catalog->mdp[0].has_dest_scaler)
  4773. sde_crtc_install_dest_scale_properties(sde_crtc, catalog,
  4774. info);
  4775. if (catalog->dspp_count) {
  4776. sde_kms_info_add_keyint(info, "dspp_count",
  4777. catalog->dspp_count);
  4778. if (catalog->rc_count)
  4779. sde_kms_info_add_keyint(info, "rc_mem_size",
  4780. catalog->dspp[0].sblk->rc.mem_total_size);
  4781. if (catalog->demura_count)
  4782. sde_kms_info_add_keyint(info, "demura_count",
  4783. catalog->demura_count);
  4784. }
  4785. msm_property_install_blob(&sde_crtc->property_info, "capabilities",
  4786. DRM_MODE_PROP_IMMUTABLE, CRTC_PROP_INFO);
  4787. sde_kms_info_add_keyint(info, "use_baselayer_for_stage",
  4788. catalog->has_base_layer);
  4789. msm_property_set_blob(&sde_crtc->property_info, &sde_crtc->blob_info,
  4790. info->data, SDE_KMS_INFO_DATALEN(info),
  4791. CRTC_PROP_INFO);
  4792. sde_crtc_install_noise_layer_properties(sde_crtc, catalog, info);
  4793. kfree(info);
  4794. }
  4795. static int _sde_crtc_get_output_fence(struct drm_crtc *crtc,
  4796. const struct drm_crtc_state *state, uint64_t *val)
  4797. {
  4798. struct sde_crtc *sde_crtc;
  4799. struct sde_crtc_state *cstate;
  4800. uint32_t offset;
  4801. bool is_vid = false;
  4802. struct drm_encoder *encoder;
  4803. sde_crtc = to_sde_crtc(crtc);
  4804. cstate = to_sde_crtc_state(state);
  4805. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  4806. if (sde_encoder_check_curr_mode(encoder,
  4807. MSM_DISPLAY_VIDEO_MODE))
  4808. is_vid = true;
  4809. if (is_vid)
  4810. break;
  4811. }
  4812. offset = sde_crtc_get_property(cstate, CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4813. /*
  4814. * Increment trigger offset for vidoe mode alone as its release fence
  4815. * can be triggered only after the next frame-update. For cmd mode &
  4816. * virtual displays the release fence for the current frame can be
  4817. * triggered right after PP_DONE/WB_DONE interrupt
  4818. */
  4819. if (is_vid)
  4820. offset++;
  4821. /*
  4822. * Hwcomposer now queries the fences using the commit list in atomic
  4823. * commit ioctl. The offset should be set to next timeline
  4824. * which will be incremented during the prepare commit phase
  4825. */
  4826. offset++;
  4827. return sde_fence_create(sde_crtc->output_fence, val, offset);
  4828. }
  4829. /**
  4830. * sde_crtc_atomic_set_property - atomically set a crtc drm property
  4831. * @crtc: Pointer to drm crtc structure
  4832. * @state: Pointer to drm crtc state structure
  4833. * @property: Pointer to targeted drm property
  4834. * @val: Updated property value
  4835. * @Returns: Zero on success
  4836. */
  4837. static int sde_crtc_atomic_set_property(struct drm_crtc *crtc,
  4838. struct drm_crtc_state *state,
  4839. struct drm_property *property,
  4840. uint64_t val)
  4841. {
  4842. struct sde_crtc *sde_crtc;
  4843. struct sde_crtc_state *cstate;
  4844. int idx, ret;
  4845. uint64_t fence_user_fd;
  4846. uint64_t __user prev_user_fd;
  4847. if (!crtc || !state || !property) {
  4848. SDE_ERROR("invalid argument(s)\n");
  4849. return -EINVAL;
  4850. }
  4851. sde_crtc = to_sde_crtc(crtc);
  4852. cstate = to_sde_crtc_state(state);
  4853. SDE_ATRACE_BEGIN("sde_crtc_atomic_set_property");
  4854. /* check with cp property system first */
  4855. ret = sde_cp_crtc_set_property(crtc, state, property, val);
  4856. if (ret != -ENOENT)
  4857. goto exit;
  4858. /* if not handled by cp, check msm_property system */
  4859. ret = msm_property_atomic_set(&sde_crtc->property_info,
  4860. &cstate->property_state, property, val);
  4861. if (ret)
  4862. goto exit;
  4863. idx = msm_property_index(&sde_crtc->property_info, property);
  4864. switch (idx) {
  4865. case CRTC_PROP_INPUT_FENCE_TIMEOUT:
  4866. _sde_crtc_set_input_fence_timeout(cstate);
  4867. break;
  4868. case CRTC_PROP_DIM_LAYER_V1:
  4869. _sde_crtc_set_dim_layer_v1(crtc, cstate,
  4870. (void __user *)(uintptr_t)val);
  4871. break;
  4872. case CRTC_PROP_ROI_V1:
  4873. ret = _sde_crtc_set_roi_v1(state,
  4874. (void __user *)(uintptr_t)val);
  4875. break;
  4876. case CRTC_PROP_DEST_SCALER:
  4877. ret = _sde_crtc_set_dest_scaler(sde_crtc, cstate,
  4878. (void __user *)(uintptr_t)val);
  4879. break;
  4880. case CRTC_PROP_DEST_SCALER_LUT_ED:
  4881. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  4882. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  4883. ret = _sde_crtc_set_dest_scaler_lut(sde_crtc, cstate, idx);
  4884. break;
  4885. case CRTC_PROP_CORE_CLK:
  4886. case CRTC_PROP_CORE_AB:
  4887. case CRTC_PROP_CORE_IB:
  4888. cstate->bw_control = true;
  4889. break;
  4890. case CRTC_PROP_LLCC_AB:
  4891. case CRTC_PROP_LLCC_IB:
  4892. case CRTC_PROP_DRAM_AB:
  4893. case CRTC_PROP_DRAM_IB:
  4894. cstate->bw_control = true;
  4895. cstate->bw_split_vote = true;
  4896. break;
  4897. case CRTC_PROP_OUTPUT_FENCE:
  4898. if (!val)
  4899. goto exit;
  4900. ret = copy_from_user(&prev_user_fd, (void __user *)val,
  4901. sizeof(uint64_t));
  4902. if (ret) {
  4903. SDE_ERROR("copy from user failed rc:%d\n", ret);
  4904. ret = -EFAULT;
  4905. goto exit;
  4906. }
  4907. /*
  4908. * client is expected to reset the property to -1 before
  4909. * requesting for the release fence
  4910. */
  4911. if (prev_user_fd == -1) {
  4912. ret = _sde_crtc_get_output_fence(crtc, state,
  4913. &fence_user_fd);
  4914. if (ret) {
  4915. SDE_ERROR("fence create failed rc:%d\n", ret);
  4916. goto exit;
  4917. }
  4918. ret = copy_to_user((uint64_t __user *)(uintptr_t)val,
  4919. &fence_user_fd, sizeof(uint64_t));
  4920. if (ret) {
  4921. SDE_ERROR("copy to user failed rc:%d\n", ret);
  4922. put_unused_fd(fence_user_fd);
  4923. ret = -EFAULT;
  4924. goto exit;
  4925. }
  4926. }
  4927. break;
  4928. case CRTC_PROP_NOISE_LAYER_V1:
  4929. _sde_crtc_set_noise_layer(sde_crtc, cstate,
  4930. (void __user *)(uintptr_t)val);
  4931. break;
  4932. default:
  4933. /* nothing to do */
  4934. break;
  4935. }
  4936. exit:
  4937. if (ret) {
  4938. if (ret != -EPERM)
  4939. SDE_ERROR("%s: failed to set property%d %s: %d\n",
  4940. crtc->name, DRMID(property),
  4941. property->name, ret);
  4942. else
  4943. SDE_DEBUG("%s: failed to set property%d %s: %d\n",
  4944. crtc->name, DRMID(property),
  4945. property->name, ret);
  4946. } else {
  4947. SDE_DEBUG("%s: %s[%d] <= 0x%llx\n", crtc->name, property->name,
  4948. property->base.id, val);
  4949. }
  4950. SDE_ATRACE_END("sde_crtc_atomic_set_property");
  4951. return ret;
  4952. }
  4953. static void sde_crtc_update_line_time(struct drm_crtc *crtc)
  4954. {
  4955. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4956. struct drm_encoder *encoder;
  4957. u32 min_transfer_time = 0, updated_fps = 0;
  4958. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  4959. if (sde_encoder_check_curr_mode(encoder, MSM_DISPLAY_CMD_MODE))
  4960. sde_encoder_get_transfer_time(encoder, &min_transfer_time);
  4961. }
  4962. if (min_transfer_time) {
  4963. /* get fps by doing 1000 ms / transfer_time */
  4964. updated_fps = DIV_ROUND_UP(1000000, min_transfer_time);
  4965. /* get line time by doing 1000ns / (fps * vactive) */
  4966. sde_crtc->line_time_in_ns = DIV_ROUND_UP(1000000000,
  4967. updated_fps * crtc->mode.vdisplay);
  4968. } else {
  4969. /* get line time by doing 1000ns / (fps * vtotal) */
  4970. sde_crtc->line_time_in_ns = DIV_ROUND_UP(1000000000,
  4971. drm_mode_vrefresh(&crtc->mode) * crtc->mode.vtotal);
  4972. }
  4973. SDE_EVT32(min_transfer_time, updated_fps, crtc->mode.vdisplay, crtc->mode.vtotal,
  4974. drm_mode_vrefresh(&crtc->mode), sde_crtc->line_time_in_ns);
  4975. }
  4976. void sde_crtc_set_qos_dirty(struct drm_crtc *crtc)
  4977. {
  4978. struct drm_plane *plane;
  4979. struct drm_plane_state *state;
  4980. struct sde_plane_state *pstate;
  4981. drm_atomic_crtc_for_each_plane(plane, crtc) {
  4982. state = plane->state;
  4983. if (!state)
  4984. continue;
  4985. pstate = to_sde_plane_state(state);
  4986. pstate->dirty |= SDE_PLANE_DIRTY_QOS;
  4987. }
  4988. sde_crtc_update_line_time(crtc);
  4989. }
  4990. /**
  4991. * sde_crtc_atomic_get_property - retrieve a crtc drm property
  4992. * @crtc: Pointer to drm crtc structure
  4993. * @state: Pointer to drm crtc state structure
  4994. * @property: Pointer to targeted drm property
  4995. * @val: Pointer to variable for receiving property value
  4996. * @Returns: Zero on success
  4997. */
  4998. static int sde_crtc_atomic_get_property(struct drm_crtc *crtc,
  4999. const struct drm_crtc_state *state,
  5000. struct drm_property *property,
  5001. uint64_t *val)
  5002. {
  5003. struct sde_crtc *sde_crtc;
  5004. struct sde_crtc_state *cstate;
  5005. int ret = -EINVAL, i;
  5006. if (!crtc || !state) {
  5007. SDE_ERROR("invalid argument(s)\n");
  5008. goto end;
  5009. }
  5010. sde_crtc = to_sde_crtc(crtc);
  5011. cstate = to_sde_crtc_state(state);
  5012. i = msm_property_index(&sde_crtc->property_info, property);
  5013. if (i == CRTC_PROP_OUTPUT_FENCE) {
  5014. *val = ~0;
  5015. ret = 0;
  5016. } else {
  5017. ret = msm_property_atomic_get(&sde_crtc->property_info,
  5018. &cstate->property_state, property, val);
  5019. if (ret)
  5020. ret = sde_cp_crtc_get_property(crtc, property, val);
  5021. }
  5022. if (ret)
  5023. DRM_ERROR("get property failed\n");
  5024. end:
  5025. return ret;
  5026. }
  5027. int sde_crtc_helper_reset_custom_properties(struct drm_crtc *crtc,
  5028. struct drm_crtc_state *crtc_state)
  5029. {
  5030. struct sde_crtc *sde_crtc;
  5031. struct sde_crtc_state *cstate;
  5032. struct drm_property *drm_prop;
  5033. enum msm_mdp_crtc_property prop_idx;
  5034. if (!crtc || !crtc_state) {
  5035. SDE_ERROR("invalid params\n");
  5036. return -EINVAL;
  5037. }
  5038. sde_crtc = to_sde_crtc(crtc);
  5039. cstate = to_sde_crtc_state(crtc_state);
  5040. sde_cp_crtc_clear(crtc);
  5041. for (prop_idx = 0; prop_idx < CRTC_PROP_COUNT; prop_idx++) {
  5042. uint64_t val = cstate->property_values[prop_idx].value;
  5043. uint64_t def;
  5044. int ret;
  5045. drm_prop = msm_property_index_to_drm_property(
  5046. &sde_crtc->property_info, prop_idx);
  5047. if (!drm_prop) {
  5048. /* not all props will be installed, based on caps */
  5049. SDE_DEBUG("%s: invalid property index %d\n",
  5050. sde_crtc->name, prop_idx);
  5051. continue;
  5052. }
  5053. def = msm_property_get_default(&sde_crtc->property_info,
  5054. prop_idx);
  5055. if (val == def)
  5056. continue;
  5057. SDE_DEBUG("%s: set prop %s idx %d from %llu to %llu\n",
  5058. sde_crtc->name, drm_prop->name, prop_idx, val,
  5059. def);
  5060. ret = sde_crtc_atomic_set_property(crtc, crtc_state, drm_prop,
  5061. def);
  5062. if (ret) {
  5063. SDE_ERROR("%s: set property failed, idx %d ret %d\n",
  5064. sde_crtc->name, prop_idx, ret);
  5065. continue;
  5066. }
  5067. }
  5068. /* disable clk and bw control until clk & bw properties are set */
  5069. cstate->bw_control = false;
  5070. cstate->bw_split_vote = false;
  5071. return 0;
  5072. }
  5073. void sde_crtc_misr_setup(struct drm_crtc *crtc, bool enable, u32 frame_count)
  5074. {
  5075. struct sde_crtc *sde_crtc;
  5076. struct sde_crtc_mixer *m;
  5077. int i;
  5078. if (!crtc) {
  5079. SDE_ERROR("invalid argument\n");
  5080. return;
  5081. }
  5082. sde_crtc = to_sde_crtc(crtc);
  5083. sde_crtc->misr_enable_sui = enable;
  5084. sde_crtc->misr_frame_count = frame_count;
  5085. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5086. m = &sde_crtc->mixers[i];
  5087. if (!m->hw_lm || !m->hw_lm->ops.setup_misr)
  5088. continue;
  5089. m->hw_lm->ops.setup_misr(m->hw_lm, enable, frame_count);
  5090. }
  5091. }
  5092. void sde_crtc_get_misr_info(struct drm_crtc *crtc,
  5093. struct sde_crtc_misr_info *crtc_misr_info)
  5094. {
  5095. struct sde_crtc *sde_crtc;
  5096. struct sde_kms *sde_kms;
  5097. if (!crtc_misr_info) {
  5098. SDE_ERROR("invalid misr info\n");
  5099. return;
  5100. }
  5101. crtc_misr_info->misr_enable = false;
  5102. crtc_misr_info->misr_frame_count = 0;
  5103. if (!crtc) {
  5104. SDE_ERROR("invalid crtc\n");
  5105. return;
  5106. }
  5107. sde_kms = _sde_crtc_get_kms(crtc);
  5108. if (!sde_kms) {
  5109. SDE_ERROR("invalid sde_kms\n");
  5110. return;
  5111. }
  5112. if (sde_kms_is_secure_session_inprogress(sde_kms))
  5113. return;
  5114. sde_crtc = to_sde_crtc(crtc);
  5115. crtc_misr_info->misr_enable =
  5116. sde_crtc->misr_enable_debugfs ? true : false;
  5117. crtc_misr_info->misr_frame_count = sde_crtc->misr_frame_count;
  5118. }
  5119. #ifdef CONFIG_DEBUG_FS
  5120. static int _sde_debugfs_status_show(struct seq_file *s, void *data)
  5121. {
  5122. struct sde_crtc *sde_crtc;
  5123. struct sde_plane_state *pstate = NULL;
  5124. struct sde_crtc_mixer *m;
  5125. struct drm_crtc *crtc;
  5126. struct drm_plane *plane;
  5127. struct drm_display_mode *mode;
  5128. struct drm_framebuffer *fb;
  5129. struct drm_plane_state *state;
  5130. struct sde_crtc_state *cstate;
  5131. int i, out_width, out_height;
  5132. if (!s || !s->private)
  5133. return -EINVAL;
  5134. sde_crtc = s->private;
  5135. crtc = &sde_crtc->base;
  5136. cstate = to_sde_crtc_state(crtc->state);
  5137. mutex_lock(&sde_crtc->crtc_lock);
  5138. mode = &crtc->state->adjusted_mode;
  5139. out_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  5140. out_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  5141. seq_printf(s, "crtc:%d width:%d height:%d\n", crtc->base.id,
  5142. mode->hdisplay, mode->vdisplay);
  5143. seq_puts(s, "\n");
  5144. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5145. m = &sde_crtc->mixers[i];
  5146. if (!m->hw_lm)
  5147. seq_printf(s, "\tmixer[%d] has no lm\n", i);
  5148. else if (!m->hw_ctl)
  5149. seq_printf(s, "\tmixer[%d] has no ctl\n", i);
  5150. else
  5151. seq_printf(s, "\tmixer:%d ctl:%d width:%d height:%d\n",
  5152. m->hw_lm->idx - LM_0, m->hw_ctl->idx - CTL_0,
  5153. out_width, out_height);
  5154. }
  5155. seq_puts(s, "\n");
  5156. for (i = 0; i < cstate->num_dim_layers; i++) {
  5157. struct sde_hw_dim_layer *dim_layer = &cstate->dim_layer[i];
  5158. seq_printf(s, "\tdim_layer:%d] stage:%d flags:%d\n",
  5159. i, dim_layer->stage, dim_layer->flags);
  5160. seq_printf(s, "\tdst_x:%d dst_y:%d dst_w:%d dst_h:%d\n",
  5161. dim_layer->rect.x, dim_layer->rect.y,
  5162. dim_layer->rect.w, dim_layer->rect.h);
  5163. seq_printf(s,
  5164. "\tcolor_0:%d color_1:%d color_2:%d color_3:%d\n",
  5165. dim_layer->color_fill.color_0,
  5166. dim_layer->color_fill.color_1,
  5167. dim_layer->color_fill.color_2,
  5168. dim_layer->color_fill.color_3);
  5169. seq_puts(s, "\n");
  5170. }
  5171. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5172. pstate = to_sde_plane_state(plane->state);
  5173. state = plane->state;
  5174. if (!pstate || !state)
  5175. continue;
  5176. seq_printf(s, "\tplane:%u stage:%d rotation:%d\n",
  5177. plane->base.id, pstate->stage, pstate->rotation);
  5178. if (plane->state->fb) {
  5179. fb = plane->state->fb;
  5180. seq_printf(s, "\tfb:%d image format:%4.4s wxh:%ux%u ",
  5181. fb->base.id, (char *) &fb->format->format,
  5182. fb->width, fb->height);
  5183. for (i = 0; i < ARRAY_SIZE(fb->format->cpp); ++i)
  5184. seq_printf(s, "cpp[%d]:%u ",
  5185. i, fb->format->cpp[i]);
  5186. seq_puts(s, "\n\t");
  5187. seq_printf(s, "modifier:%8llu ", fb->modifier);
  5188. seq_puts(s, "\n");
  5189. seq_puts(s, "\t");
  5190. for (i = 0; i < ARRAY_SIZE(fb->pitches); i++)
  5191. seq_printf(s, "pitches[%d]:%8u ", i,
  5192. fb->pitches[i]);
  5193. seq_puts(s, "\n");
  5194. seq_puts(s, "\t");
  5195. for (i = 0; i < ARRAY_SIZE(fb->offsets); i++)
  5196. seq_printf(s, "offsets[%d]:%8u ", i,
  5197. fb->offsets[i]);
  5198. seq_puts(s, "\n");
  5199. }
  5200. seq_printf(s, "\tsrc_x:%4d src_y:%4d src_w:%4d src_h:%4d\n",
  5201. state->src_x >> 16, state->src_y >> 16,
  5202. state->src_w >> 16, state->src_h >> 16);
  5203. seq_printf(s, "\tdst x:%4d dst_y:%4d dst_w:%4d dst_h:%4d\n",
  5204. state->crtc_x, state->crtc_y, state->crtc_w,
  5205. state->crtc_h);
  5206. seq_printf(s, "\tmultirect: mode: %d index: %d\n",
  5207. pstate->multirect_mode, pstate->multirect_index);
  5208. seq_printf(s, "\texcl_rect: x:%4d y:%4d w:%4d h:%4d\n",
  5209. pstate->excl_rect.x, pstate->excl_rect.y,
  5210. pstate->excl_rect.w, pstate->excl_rect.h);
  5211. seq_puts(s, "\n");
  5212. }
  5213. if (sde_crtc->vblank_cb_count) {
  5214. ktime_t diff = ktime_sub(ktime_get(), sde_crtc->vblank_cb_time);
  5215. u32 diff_ms = ktime_to_ms(diff);
  5216. u64 fps = diff_ms ? DIV_ROUND_CLOSEST(
  5217. sde_crtc->vblank_cb_count * 1000, diff_ms) : 0;
  5218. seq_printf(s,
  5219. "vblank fps:%lld count:%u total:%llums total_framecount:%llu\n",
  5220. fps, sde_crtc->vblank_cb_count,
  5221. ktime_to_ms(diff), sde_crtc->play_count);
  5222. /* reset time & count for next measurement */
  5223. sde_crtc->vblank_cb_count = 0;
  5224. sde_crtc->vblank_cb_time = ktime_set(0, 0);
  5225. }
  5226. mutex_unlock(&sde_crtc->crtc_lock);
  5227. return 0;
  5228. }
  5229. static int _sde_debugfs_status_open(struct inode *inode, struct file *file)
  5230. {
  5231. return single_open(file, _sde_debugfs_status_show, inode->i_private);
  5232. }
  5233. static ssize_t _sde_crtc_misr_setup(struct file *file,
  5234. const char __user *user_buf, size_t count, loff_t *ppos)
  5235. {
  5236. struct drm_crtc *crtc;
  5237. struct sde_crtc *sde_crtc;
  5238. char buf[MISR_BUFF_SIZE + 1];
  5239. u32 frame_count, enable;
  5240. size_t buff_copy;
  5241. struct sde_kms *sde_kms;
  5242. if (!file || !file->private_data)
  5243. return -EINVAL;
  5244. sde_crtc = file->private_data;
  5245. crtc = &sde_crtc->base;
  5246. sde_kms = _sde_crtc_get_kms(crtc);
  5247. if (!sde_kms) {
  5248. SDE_ERROR("invalid sde_kms\n");
  5249. return -EINVAL;
  5250. }
  5251. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  5252. if (copy_from_user(buf, user_buf, buff_copy)) {
  5253. SDE_ERROR("buffer copy failed\n");
  5254. return -EINVAL;
  5255. }
  5256. buf[buff_copy] = 0; /* end of string */
  5257. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  5258. return -EINVAL;
  5259. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  5260. SDE_DEBUG("crtc:%d misr enable/disable not allowed\n",
  5261. DRMID(crtc));
  5262. return -EINVAL;
  5263. }
  5264. sde_crtc->misr_enable_debugfs = enable;
  5265. sde_crtc->misr_frame_count = frame_count;
  5266. sde_crtc->misr_reconfigure = true;
  5267. return count;
  5268. }
  5269. static ssize_t _sde_crtc_misr_read(struct file *file,
  5270. char __user *user_buff, size_t count, loff_t *ppos)
  5271. {
  5272. struct drm_crtc *crtc;
  5273. struct sde_crtc *sde_crtc;
  5274. struct sde_kms *sde_kms;
  5275. struct sde_crtc_mixer *m;
  5276. int i = 0, rc;
  5277. ssize_t len = 0;
  5278. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  5279. if (*ppos)
  5280. return 0;
  5281. if (!file || !file->private_data)
  5282. return -EINVAL;
  5283. sde_crtc = file->private_data;
  5284. crtc = &sde_crtc->base;
  5285. sde_kms = _sde_crtc_get_kms(crtc);
  5286. if (!sde_kms)
  5287. return -EINVAL;
  5288. rc = pm_runtime_get_sync(crtc->dev->dev);
  5289. if (rc < 0)
  5290. return rc;
  5291. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  5292. SDE_DEBUG("crtc:%d misr read not allowed\n", DRMID(crtc));
  5293. goto end;
  5294. }
  5295. if (!sde_crtc->misr_enable_debugfs) {
  5296. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5297. "disabled\n");
  5298. goto buff_check;
  5299. }
  5300. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5301. u32 misr_value = 0;
  5302. m = &sde_crtc->mixers[i];
  5303. if (!m->hw_lm || !m->hw_lm->ops.collect_misr) {
  5304. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5305. "invalid\n");
  5306. SDE_ERROR("crtc:%d invalid misr ops\n", DRMID(crtc));
  5307. continue;
  5308. }
  5309. rc = m->hw_lm->ops.collect_misr(m->hw_lm, false, &misr_value);
  5310. if (rc) {
  5311. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5312. "invalid\n");
  5313. SDE_ERROR("crtc:%d failed to collect misr %d\n",
  5314. DRMID(crtc), rc);
  5315. continue;
  5316. } else {
  5317. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5318. "lm idx:%d\n", m->hw_lm->idx - LM_0);
  5319. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5320. "0x%x\n", misr_value);
  5321. }
  5322. }
  5323. buff_check:
  5324. if (count <= len) {
  5325. len = 0;
  5326. goto end;
  5327. }
  5328. if (copy_to_user(user_buff, buf, len)) {
  5329. len = -EFAULT;
  5330. goto end;
  5331. }
  5332. *ppos += len; /* increase offset */
  5333. end:
  5334. pm_runtime_put_sync(crtc->dev->dev);
  5335. return len;
  5336. }
  5337. #define DEFINE_SDE_DEBUGFS_SEQ_FOPS(__prefix) \
  5338. static int __prefix ## _open(struct inode *inode, struct file *file) \
  5339. { \
  5340. return single_open(file, __prefix ## _show, inode->i_private); \
  5341. } \
  5342. static const struct file_operations __prefix ## _fops = { \
  5343. .owner = THIS_MODULE, \
  5344. .open = __prefix ## _open, \
  5345. .release = single_release, \
  5346. .read = seq_read, \
  5347. .llseek = seq_lseek, \
  5348. }
  5349. static int sde_crtc_debugfs_state_show(struct seq_file *s, void *v)
  5350. {
  5351. struct drm_crtc *crtc = (struct drm_crtc *) s->private;
  5352. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5353. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  5354. int i;
  5355. seq_printf(s, "num_connectors: %d\n", cstate->num_connectors);
  5356. seq_printf(s, "client type: %d\n", sde_crtc_get_client_type(crtc));
  5357. seq_printf(s, "intf_mode: %d\n", sde_crtc_get_intf_mode(crtc,
  5358. crtc->state));
  5359. seq_printf(s, "core_clk_rate: %llu\n",
  5360. sde_crtc->cur_perf.core_clk_rate);
  5361. for (i = SDE_POWER_HANDLE_DBUS_ID_MNOC;
  5362. i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++) {
  5363. seq_printf(s, "bw_ctl[%s]: %llu\n",
  5364. sde_power_handle_get_dbus_name(i),
  5365. sde_crtc->cur_perf.bw_ctl[i]);
  5366. seq_printf(s, "max_per_pipe_ib[%s]: %llu\n",
  5367. sde_power_handle_get_dbus_name(i),
  5368. sde_crtc->cur_perf.max_per_pipe_ib[i]);
  5369. }
  5370. return 0;
  5371. }
  5372. DEFINE_SDE_DEBUGFS_SEQ_FOPS(sde_crtc_debugfs_state);
  5373. static int _sde_debugfs_fence_status_show(struct seq_file *s, void *data)
  5374. {
  5375. struct drm_crtc *crtc;
  5376. struct drm_plane *plane;
  5377. struct drm_connector *conn;
  5378. struct drm_mode_object *drm_obj;
  5379. struct sde_crtc *sde_crtc;
  5380. struct sde_crtc_state *cstate;
  5381. struct sde_fence_context *ctx;
  5382. struct drm_connector_list_iter conn_iter;
  5383. struct drm_device *dev;
  5384. if (!s || !s->private)
  5385. return -EINVAL;
  5386. sde_crtc = s->private;
  5387. crtc = &sde_crtc->base;
  5388. dev = crtc->dev;
  5389. cstate = to_sde_crtc_state(crtc->state);
  5390. /* Dump input fence info */
  5391. seq_puts(s, "===Input fence===\n");
  5392. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5393. struct sde_plane_state *pstate;
  5394. struct dma_fence *fence;
  5395. pstate = to_sde_plane_state(plane->state);
  5396. if (!pstate)
  5397. continue;
  5398. seq_printf(s, "plane:%u stage:%d\n", plane->base.id,
  5399. pstate->stage);
  5400. SDE_EVT32(DRMID(crtc), plane->base.id, pstate->input_fence);
  5401. if (pstate->input_fence) {
  5402. rcu_read_lock();
  5403. fence = dma_fence_get_rcu(pstate->input_fence);
  5404. rcu_read_unlock();
  5405. if (fence) {
  5406. sde_fence_list_dump(fence, &s);
  5407. dma_fence_put(fence);
  5408. }
  5409. }
  5410. }
  5411. /* Dump release fence info */
  5412. seq_puts(s, "\n");
  5413. seq_puts(s, "===Release fence===\n");
  5414. ctx = sde_crtc->output_fence;
  5415. drm_obj = &crtc->base;
  5416. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  5417. seq_puts(s, "\n");
  5418. /* Dump retire fence info */
  5419. seq_puts(s, "===Retire fence===\n");
  5420. drm_connector_list_iter_begin(dev, &conn_iter);
  5421. drm_for_each_connector_iter(conn, &conn_iter)
  5422. if (conn->state && conn->state->crtc == crtc &&
  5423. cstate->num_connectors < MAX_CONNECTORS) {
  5424. struct sde_connector *c_conn;
  5425. c_conn = to_sde_connector(conn);
  5426. ctx = c_conn->retire_fence;
  5427. drm_obj = &conn->base;
  5428. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  5429. }
  5430. drm_connector_list_iter_end(&conn_iter);
  5431. seq_puts(s, "\n");
  5432. return 0;
  5433. }
  5434. static int _sde_debugfs_fence_status(struct inode *inode, struct file *file)
  5435. {
  5436. return single_open(file, _sde_debugfs_fence_status_show,
  5437. inode->i_private);
  5438. }
  5439. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  5440. {
  5441. struct sde_crtc *sde_crtc;
  5442. struct sde_kms *sde_kms;
  5443. static const struct file_operations debugfs_status_fops = {
  5444. .open = _sde_debugfs_status_open,
  5445. .read = seq_read,
  5446. .llseek = seq_lseek,
  5447. .release = single_release,
  5448. };
  5449. static const struct file_operations debugfs_misr_fops = {
  5450. .open = simple_open,
  5451. .read = _sde_crtc_misr_read,
  5452. .write = _sde_crtc_misr_setup,
  5453. };
  5454. static const struct file_operations debugfs_fps_fops = {
  5455. .open = _sde_debugfs_fps_status,
  5456. .read = seq_read,
  5457. };
  5458. static const struct file_operations debugfs_fence_fops = {
  5459. .open = _sde_debugfs_fence_status,
  5460. .read = seq_read,
  5461. };
  5462. if (!crtc)
  5463. return -EINVAL;
  5464. sde_crtc = to_sde_crtc(crtc);
  5465. sde_kms = _sde_crtc_get_kms(crtc);
  5466. if (!sde_kms)
  5467. return -EINVAL;
  5468. sde_crtc->debugfs_root = debugfs_create_dir(sde_crtc->name,
  5469. crtc->dev->primary->debugfs_root);
  5470. if (!sde_crtc->debugfs_root)
  5471. return -ENOMEM;
  5472. /* don't error check these */
  5473. debugfs_create_file("status", 0400,
  5474. sde_crtc->debugfs_root,
  5475. sde_crtc, &debugfs_status_fops);
  5476. debugfs_create_file("state", 0400,
  5477. sde_crtc->debugfs_root,
  5478. &sde_crtc->base,
  5479. &sde_crtc_debugfs_state_fops);
  5480. debugfs_create_file("misr_data", 0600, sde_crtc->debugfs_root,
  5481. sde_crtc, &debugfs_misr_fops);
  5482. debugfs_create_file("fps", 0400, sde_crtc->debugfs_root,
  5483. sde_crtc, &debugfs_fps_fops);
  5484. debugfs_create_file("fence_status", 0400, sde_crtc->debugfs_root,
  5485. sde_crtc, &debugfs_fence_fops);
  5486. return 0;
  5487. }
  5488. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  5489. {
  5490. struct sde_crtc *sde_crtc;
  5491. if (!crtc)
  5492. return;
  5493. sde_crtc = to_sde_crtc(crtc);
  5494. debugfs_remove_recursive(sde_crtc->debugfs_root);
  5495. }
  5496. #else
  5497. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  5498. {
  5499. return 0;
  5500. }
  5501. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  5502. {
  5503. }
  5504. #endif /* CONFIG_DEBUG_FS */
  5505. static void vblank_ctrl_worker(struct kthread_work *work)
  5506. {
  5507. struct vblank_work *cur_work = container_of(work,
  5508. struct vblank_work, work);
  5509. struct msm_drm_private *priv = cur_work->priv;
  5510. sde_crtc_vblank(priv->crtcs[cur_work->crtc_id], cur_work->enable);
  5511. kfree(cur_work);
  5512. }
  5513. static int vblank_ctrl_queue_work(struct msm_drm_private *priv,
  5514. int crtc_id, bool enable)
  5515. {
  5516. struct vblank_work *cur_work;
  5517. struct drm_crtc *crtc;
  5518. struct kthread_worker *worker;
  5519. if (!priv || crtc_id >= priv->num_crtcs)
  5520. return -EINVAL;
  5521. cur_work = kzalloc(sizeof(*cur_work), GFP_ATOMIC);
  5522. if (!cur_work)
  5523. return -ENOMEM;
  5524. crtc = priv->crtcs[crtc_id];
  5525. kthread_init_work(&cur_work->work, vblank_ctrl_worker);
  5526. cur_work->crtc_id = crtc_id;
  5527. cur_work->enable = enable;
  5528. cur_work->priv = priv;
  5529. worker = &priv->event_thread[crtc_id].worker;
  5530. kthread_queue_work(worker, &cur_work->work);
  5531. return 0;
  5532. }
  5533. static int sde_crtc_enable_vblank(struct drm_crtc *crtc)
  5534. {
  5535. struct drm_device *dev = crtc->dev;
  5536. unsigned int pipe = crtc->index;
  5537. struct msm_drm_private *priv = dev->dev_private;
  5538. struct msm_kms *kms = priv->kms;
  5539. if (!kms)
  5540. return -ENXIO;
  5541. DBG("dev=%pK, crtc=%u", dev, pipe);
  5542. return vblank_ctrl_queue_work(priv, pipe, true);
  5543. }
  5544. static void sde_crtc_disable_vblank(struct drm_crtc *crtc)
  5545. {
  5546. struct drm_device *dev = crtc->dev;
  5547. unsigned int pipe = crtc->index;
  5548. struct msm_drm_private *priv = dev->dev_private;
  5549. struct msm_kms *kms = priv->kms;
  5550. if (!kms)
  5551. return;
  5552. DBG("dev=%pK, crtc=%u", dev, pipe);
  5553. vblank_ctrl_queue_work(priv, pipe, false);
  5554. }
  5555. static int sde_crtc_late_register(struct drm_crtc *crtc)
  5556. {
  5557. return _sde_crtc_init_debugfs(crtc);
  5558. }
  5559. static void sde_crtc_early_unregister(struct drm_crtc *crtc)
  5560. {
  5561. _sde_crtc_destroy_debugfs(crtc);
  5562. }
  5563. static const struct drm_crtc_funcs sde_crtc_funcs = {
  5564. .set_config = drm_atomic_helper_set_config,
  5565. .destroy = sde_crtc_destroy,
  5566. .enable_vblank = sde_crtc_enable_vblank,
  5567. .disable_vblank = sde_crtc_disable_vblank,
  5568. .page_flip = drm_atomic_helper_page_flip,
  5569. .atomic_set_property = sde_crtc_atomic_set_property,
  5570. .atomic_get_property = sde_crtc_atomic_get_property,
  5571. .reset = sde_crtc_reset,
  5572. .atomic_duplicate_state = sde_crtc_duplicate_state,
  5573. .atomic_destroy_state = sde_crtc_destroy_state,
  5574. .late_register = sde_crtc_late_register,
  5575. .early_unregister = sde_crtc_early_unregister,
  5576. };
  5577. static const struct drm_crtc_funcs sde_crtc_funcs_v1 = {
  5578. .set_config = drm_atomic_helper_set_config,
  5579. .destroy = sde_crtc_destroy,
  5580. .enable_vblank = sde_crtc_enable_vblank,
  5581. .disable_vblank = sde_crtc_disable_vblank,
  5582. .page_flip = drm_atomic_helper_page_flip,
  5583. .atomic_set_property = sde_crtc_atomic_set_property,
  5584. .atomic_get_property = sde_crtc_atomic_get_property,
  5585. .reset = sde_crtc_reset,
  5586. .atomic_duplicate_state = sde_crtc_duplicate_state,
  5587. .atomic_destroy_state = sde_crtc_destroy_state,
  5588. .late_register = sde_crtc_late_register,
  5589. .early_unregister = sde_crtc_early_unregister,
  5590. .get_vblank_timestamp = sde_crtc_get_vblank_timestamp,
  5591. .get_vblank_counter = sde_crtc_get_vblank_counter,
  5592. };
  5593. static const struct drm_crtc_helper_funcs sde_crtc_helper_funcs = {
  5594. .mode_fixup = sde_crtc_mode_fixup,
  5595. .disable = sde_crtc_disable,
  5596. .atomic_enable = sde_crtc_enable,
  5597. .atomic_check = sde_crtc_atomic_check,
  5598. .atomic_begin = sde_crtc_atomic_begin,
  5599. .atomic_flush = sde_crtc_atomic_flush,
  5600. };
  5601. static void _sde_crtc_event_cb(struct kthread_work *work)
  5602. {
  5603. struct sde_crtc_event *event;
  5604. struct sde_crtc *sde_crtc;
  5605. unsigned long irq_flags;
  5606. if (!work) {
  5607. SDE_ERROR("invalid work item\n");
  5608. return;
  5609. }
  5610. event = container_of(work, struct sde_crtc_event, kt_work);
  5611. /* set sde_crtc to NULL for static work structures */
  5612. sde_crtc = event->sde_crtc;
  5613. if (!sde_crtc)
  5614. return;
  5615. if (event->cb_func)
  5616. event->cb_func(&sde_crtc->base, event->usr);
  5617. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  5618. list_add_tail(&event->list, &sde_crtc->event_free_list);
  5619. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  5620. }
  5621. int sde_crtc_event_queue(struct drm_crtc *crtc,
  5622. void (*func)(struct drm_crtc *crtc, void *usr),
  5623. void *usr, bool color_processing_event)
  5624. {
  5625. unsigned long irq_flags;
  5626. struct sde_crtc *sde_crtc;
  5627. struct msm_drm_private *priv;
  5628. struct sde_crtc_event *event = NULL;
  5629. u32 crtc_id;
  5630. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !func) {
  5631. SDE_ERROR("invalid parameters\n");
  5632. return -EINVAL;
  5633. }
  5634. sde_crtc = to_sde_crtc(crtc);
  5635. priv = crtc->dev->dev_private;
  5636. crtc_id = drm_crtc_index(crtc);
  5637. /*
  5638. * Obtain an event struct from the private cache. This event
  5639. * queue may be called from ISR contexts, so use a private
  5640. * cache to avoid calling any memory allocation functions.
  5641. */
  5642. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  5643. if (!list_empty(&sde_crtc->event_free_list)) {
  5644. event = list_first_entry(&sde_crtc->event_free_list,
  5645. struct sde_crtc_event, list);
  5646. list_del_init(&event->list);
  5647. }
  5648. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  5649. if (!event)
  5650. return -ENOMEM;
  5651. /* populate event node */
  5652. event->sde_crtc = sde_crtc;
  5653. event->cb_func = func;
  5654. event->usr = usr;
  5655. /* queue new event request */
  5656. kthread_init_work(&event->kt_work, _sde_crtc_event_cb);
  5657. if (color_processing_event)
  5658. kthread_queue_work(&priv->pp_event_worker,
  5659. &event->kt_work);
  5660. else
  5661. kthread_queue_work(&priv->event_thread[crtc_id].worker,
  5662. &event->kt_work);
  5663. return 0;
  5664. }
  5665. static int _sde_crtc_init_events(struct sde_crtc *sde_crtc)
  5666. {
  5667. int i, rc = 0;
  5668. if (!sde_crtc) {
  5669. SDE_ERROR("invalid crtc\n");
  5670. return -EINVAL;
  5671. }
  5672. spin_lock_init(&sde_crtc->event_lock);
  5673. INIT_LIST_HEAD(&sde_crtc->event_free_list);
  5674. for (i = 0; i < SDE_CRTC_MAX_EVENT_COUNT; ++i)
  5675. list_add_tail(&sde_crtc->event_cache[i].list,
  5676. &sde_crtc->event_free_list);
  5677. return rc;
  5678. }
  5679. void sde_crtc_static_img_control(struct drm_crtc *crtc,
  5680. enum sde_crtc_cache_state state,
  5681. bool is_vidmode)
  5682. {
  5683. struct drm_plane *plane;
  5684. struct sde_crtc *sde_crtc;
  5685. struct sde_kms *sde_kms;
  5686. if (!crtc || !crtc->dev)
  5687. return;
  5688. sde_kms = _sde_crtc_get_kms(crtc);
  5689. if (!sde_kms || !sde_kms->catalog) {
  5690. SDE_ERROR("invalid params\n");
  5691. return;
  5692. }
  5693. if (!sde_kms->catalog->syscache_supported) {
  5694. SDE_DEBUG("syscache not supported\n");
  5695. return;
  5696. }
  5697. sde_crtc = to_sde_crtc(crtc);
  5698. if (sde_crtc->cache_state == state)
  5699. return;
  5700. switch (state) {
  5701. case CACHE_STATE_NORMAL:
  5702. if (sde_crtc->cache_state == CACHE_STATE_DISABLED
  5703. && !is_vidmode)
  5704. return;
  5705. kthread_cancel_delayed_work_sync(
  5706. &sde_crtc->static_cache_read_work);
  5707. break;
  5708. case CACHE_STATE_PRE_CACHE:
  5709. if (sde_crtc->cache_state != CACHE_STATE_NORMAL)
  5710. return;
  5711. break;
  5712. case CACHE_STATE_FRAME_WRITE:
  5713. if (sde_crtc->cache_state != CACHE_STATE_PRE_CACHE)
  5714. return;
  5715. break;
  5716. case CACHE_STATE_FRAME_READ:
  5717. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5718. return;
  5719. break;
  5720. case CACHE_STATE_DISABLED:
  5721. break;
  5722. default:
  5723. return;
  5724. }
  5725. sde_crtc->cache_state = state;
  5726. drm_atomic_crtc_for_each_plane(plane, crtc)
  5727. sde_plane_static_img_control(plane, state);
  5728. }
  5729. /*
  5730. * __sde_crtc_static_cache_read_work - transition to cache read
  5731. */
  5732. void __sde_crtc_static_cache_read_work(struct kthread_work *work)
  5733. {
  5734. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  5735. static_cache_read_work.work);
  5736. struct drm_crtc *crtc = &sde_crtc->base;
  5737. struct sde_hw_ctl *ctl = sde_crtc->mixers[0].hw_ctl;
  5738. struct drm_encoder *enc, *drm_enc = NULL;
  5739. struct drm_plane *plane;
  5740. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5741. return;
  5742. drm_for_each_encoder_mask(enc, crtc->dev, crtc->state->encoder_mask) {
  5743. drm_enc = enc;
  5744. if (sde_encoder_in_clone_mode(drm_enc))
  5745. return;
  5746. }
  5747. if (!drm_enc || !ctl || !sde_crtc->num_mixers) {
  5748. SDE_ERROR("invalid object, drm_enc:%d, ctl:%d\n", !drm_enc,
  5749. !ctl);
  5750. return;
  5751. }
  5752. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  5753. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_READ, false);
  5754. /* flush only the sys-cache enabled SSPPs */
  5755. if (ctl->ops.clear_pending_flush)
  5756. ctl->ops.clear_pending_flush(ctl);
  5757. drm_atomic_crtc_for_each_plane(plane, crtc)
  5758. sde_plane_ctl_flush(plane, ctl, true);
  5759. /* kickoff encoder and wait for VBLANK */
  5760. sde_encoder_kickoff(drm_enc, false, false);
  5761. sde_encoder_wait_for_event(drm_enc, MSM_ENC_VBLANK);
  5762. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  5763. }
  5764. void sde_crtc_static_cache_read_kickoff(struct drm_crtc *crtc)
  5765. {
  5766. struct drm_device *dev;
  5767. struct msm_drm_private *priv;
  5768. struct msm_drm_thread *disp_thread;
  5769. struct sde_crtc *sde_crtc;
  5770. struct sde_crtc_state *cstate;
  5771. u32 msecs_fps = 0;
  5772. if (!crtc)
  5773. return;
  5774. dev = crtc->dev;
  5775. sde_crtc = to_sde_crtc(crtc);
  5776. cstate = to_sde_crtc_state(crtc->state);
  5777. if (!dev || !dev->dev_private || !sde_crtc)
  5778. return;
  5779. priv = dev->dev_private;
  5780. disp_thread = &priv->disp_thread[crtc->index];
  5781. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5782. return;
  5783. msecs_fps = DIV_ROUND_UP((1 * 1000), sde_crtc_get_fps_mode(crtc));
  5784. /* Kickoff transition to read state after next vblank */
  5785. kthread_queue_delayed_work(&disp_thread->worker,
  5786. &sde_crtc->static_cache_read_work,
  5787. msecs_to_jiffies(msecs_fps));
  5788. }
  5789. /*
  5790. * __sde_crtc_idle_notify_work - signal idle timeout to user space
  5791. */
  5792. static void __sde_crtc_idle_notify_work(struct kthread_work *work)
  5793. {
  5794. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  5795. idle_notify_work.work);
  5796. struct drm_crtc *crtc;
  5797. int ret = 0;
  5798. if (!sde_crtc) {
  5799. SDE_ERROR("invalid sde crtc\n");
  5800. } else {
  5801. crtc = &sde_crtc->base;
  5802. sde_crtc_event_notify(crtc, DRM_EVENT_IDLE_NOTIFY, sizeof(u32), ret);
  5803. SDE_DEBUG("crtc[%d]: idle timeout notified\n", crtc->base.id);
  5804. sde_crtc_static_img_control(crtc, CACHE_STATE_PRE_CACHE, false);
  5805. }
  5806. }
  5807. /* initialize crtc */
  5808. struct drm_crtc *sde_crtc_init(struct drm_device *dev, struct drm_plane *plane)
  5809. {
  5810. struct drm_crtc *crtc = NULL;
  5811. struct sde_crtc *sde_crtc = NULL;
  5812. struct msm_drm_private *priv = NULL;
  5813. struct sde_kms *kms = NULL;
  5814. const struct drm_crtc_funcs *crtc_funcs;
  5815. int i, rc;
  5816. priv = dev->dev_private;
  5817. kms = to_sde_kms(priv->kms);
  5818. sde_crtc = kzalloc(sizeof(*sde_crtc), GFP_KERNEL);
  5819. if (!sde_crtc)
  5820. return ERR_PTR(-ENOMEM);
  5821. crtc = &sde_crtc->base;
  5822. crtc->dev = dev;
  5823. mutex_init(&sde_crtc->crtc_lock);
  5824. spin_lock_init(&sde_crtc->spin_lock);
  5825. atomic_set(&sde_crtc->frame_pending, 0);
  5826. sde_crtc->enabled = false;
  5827. /* Below parameters are for fps calculation for sysfs node */
  5828. sde_crtc->fps_info.fps_periodic_duration = DEFAULT_FPS_PERIOD_1_SEC;
  5829. sde_crtc->fps_info.time_buf = kmalloc_array(MAX_FRAME_COUNT,
  5830. sizeof(ktime_t), GFP_KERNEL);
  5831. if (!sde_crtc->fps_info.time_buf)
  5832. SDE_ERROR("invalid buffer\n");
  5833. else
  5834. memset(sde_crtc->fps_info.time_buf, 0,
  5835. sizeof(*(sde_crtc->fps_info.time_buf)));
  5836. INIT_LIST_HEAD(&sde_crtc->frame_event_list);
  5837. INIT_LIST_HEAD(&sde_crtc->user_event_list);
  5838. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  5839. INIT_LIST_HEAD(&sde_crtc->frame_events[i].list);
  5840. list_add(&sde_crtc->frame_events[i].list,
  5841. &sde_crtc->frame_event_list);
  5842. kthread_init_work(&sde_crtc->frame_events[i].work,
  5843. sde_crtc_frame_event_work);
  5844. }
  5845. crtc_funcs = kms->catalog->has_precise_vsync_ts ? &sde_crtc_funcs_v1 : &sde_crtc_funcs;
  5846. drm_crtc_init_with_planes(dev, crtc, plane, NULL, crtc_funcs, NULL);
  5847. drm_crtc_helper_add(crtc, &sde_crtc_helper_funcs);
  5848. /* save user friendly CRTC name for later */
  5849. snprintf(sde_crtc->name, SDE_CRTC_NAME_SIZE, "crtc%u", crtc->base.id);
  5850. /* initialize event handling */
  5851. rc = _sde_crtc_init_events(sde_crtc);
  5852. if (rc) {
  5853. drm_crtc_cleanup(crtc);
  5854. kfree(sde_crtc);
  5855. return ERR_PTR(rc);
  5856. }
  5857. /* initialize output fence support */
  5858. sde_crtc->output_fence = sde_fence_init(sde_crtc->name, crtc->base.id);
  5859. if (IS_ERR(sde_crtc->output_fence)) {
  5860. rc = PTR_ERR(sde_crtc->output_fence);
  5861. SDE_ERROR("failed to init fence, %d\n", rc);
  5862. drm_crtc_cleanup(crtc);
  5863. kfree(sde_crtc);
  5864. return ERR_PTR(rc);
  5865. }
  5866. /* create CRTC properties */
  5867. msm_property_init(&sde_crtc->property_info, &crtc->base, dev,
  5868. priv->crtc_property, sde_crtc->property_data,
  5869. CRTC_PROP_COUNT, CRTC_PROP_BLOBCOUNT,
  5870. sizeof(struct sde_crtc_state));
  5871. sde_crtc_install_properties(crtc, kms->catalog);
  5872. /* Install color processing properties */
  5873. sde_cp_crtc_init(crtc);
  5874. sde_cp_crtc_install_properties(crtc);
  5875. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  5876. sde_crtc->cur_perf.llcc_active[i] = false;
  5877. sde_crtc->new_perf.llcc_active[i] = false;
  5878. }
  5879. kthread_init_delayed_work(&sde_crtc->idle_notify_work,
  5880. __sde_crtc_idle_notify_work);
  5881. kthread_init_delayed_work(&sde_crtc->static_cache_read_work,
  5882. __sde_crtc_static_cache_read_work);
  5883. SDE_DEBUG("%s: successfully initialized crtc\n", sde_crtc->name);
  5884. return crtc;
  5885. }
  5886. int sde_crtc_post_init(struct drm_device *dev, struct drm_crtc *crtc)
  5887. {
  5888. struct sde_crtc *sde_crtc;
  5889. int rc = 0;
  5890. if (!dev || !dev->primary || !dev->primary->kdev || !crtc) {
  5891. SDE_ERROR("invalid input param(s)\n");
  5892. rc = -EINVAL;
  5893. goto end;
  5894. }
  5895. sde_crtc = to_sde_crtc(crtc);
  5896. sde_crtc->sysfs_dev = device_create_with_groups(
  5897. dev->primary->kdev->class, dev->primary->kdev, 0, crtc,
  5898. sde_crtc_attr_groups, "sde-crtc-%d", crtc->index);
  5899. if (IS_ERR_OR_NULL(sde_crtc->sysfs_dev)) {
  5900. SDE_ERROR("crtc:%d sysfs create failed rc:%ld\n", crtc->index,
  5901. PTR_ERR(sde_crtc->sysfs_dev));
  5902. if (!sde_crtc->sysfs_dev)
  5903. rc = -EINVAL;
  5904. else
  5905. rc = PTR_ERR(sde_crtc->sysfs_dev);
  5906. goto end;
  5907. }
  5908. sde_crtc->vsync_event_sf = sysfs_get_dirent(
  5909. sde_crtc->sysfs_dev->kobj.sd, "vsync_event");
  5910. if (!sde_crtc->vsync_event_sf)
  5911. SDE_ERROR("crtc:%d vsync_event sysfs create failed\n",
  5912. crtc->base.id);
  5913. sde_crtc->retire_frame_event_sf = sysfs_get_dirent(
  5914. sde_crtc->sysfs_dev->kobj.sd, "retire_frame_event");
  5915. if (!sde_crtc->retire_frame_event_sf)
  5916. SDE_ERROR("crtc:%d retire frame event sysfs create failed\n",
  5917. crtc->base.id);
  5918. end:
  5919. return rc;
  5920. }
  5921. static int _sde_crtc_event_enable(struct sde_kms *kms,
  5922. struct drm_crtc *crtc_drm, u32 event)
  5923. {
  5924. struct sde_crtc *crtc = NULL;
  5925. struct sde_crtc_irq_info *node;
  5926. unsigned long flags;
  5927. bool found = false;
  5928. int ret, i = 0;
  5929. bool add_event = false;
  5930. crtc = to_sde_crtc(crtc_drm);
  5931. spin_lock_irqsave(&crtc->spin_lock, flags);
  5932. list_for_each_entry(node, &crtc->user_event_list, list) {
  5933. if (node->event == event) {
  5934. found = true;
  5935. break;
  5936. }
  5937. }
  5938. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5939. /* event already enabled */
  5940. if (found)
  5941. return 0;
  5942. node = NULL;
  5943. for (i = 0; i < ARRAY_SIZE(custom_events); i++) {
  5944. if (custom_events[i].event == event &&
  5945. custom_events[i].func) {
  5946. node = kzalloc(sizeof(*node), GFP_KERNEL);
  5947. if (!node)
  5948. return -ENOMEM;
  5949. INIT_LIST_HEAD(&node->list);
  5950. INIT_LIST_HEAD(&node->irq.list);
  5951. node->func = custom_events[i].func;
  5952. node->event = event;
  5953. node->state = IRQ_NOINIT;
  5954. spin_lock_init(&node->state_lock);
  5955. break;
  5956. }
  5957. }
  5958. if (!node) {
  5959. SDE_ERROR("unsupported event %x\n", event);
  5960. return -EINVAL;
  5961. }
  5962. ret = 0;
  5963. if (crtc_drm->enabled) {
  5964. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  5965. if (ret < 0) {
  5966. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  5967. kfree(node);
  5968. return ret;
  5969. }
  5970. INIT_LIST_HEAD(&node->irq.list);
  5971. mutex_lock(&crtc->crtc_lock);
  5972. ret = node->func(crtc_drm, true, &node->irq);
  5973. if (!ret) {
  5974. spin_lock_irqsave(&crtc->spin_lock, flags);
  5975. list_add_tail(&node->list, &crtc->user_event_list);
  5976. add_event = true;
  5977. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5978. }
  5979. mutex_unlock(&crtc->crtc_lock);
  5980. pm_runtime_put_sync(crtc_drm->dev->dev);
  5981. }
  5982. if (add_event)
  5983. return 0;
  5984. if (!ret) {
  5985. spin_lock_irqsave(&crtc->spin_lock, flags);
  5986. list_add_tail(&node->list, &crtc->user_event_list);
  5987. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5988. } else {
  5989. kfree(node);
  5990. }
  5991. return ret;
  5992. }
  5993. static int _sde_crtc_event_disable(struct sde_kms *kms,
  5994. struct drm_crtc *crtc_drm, u32 event)
  5995. {
  5996. struct sde_crtc *crtc = NULL;
  5997. struct sde_crtc_irq_info *node = NULL;
  5998. unsigned long flags;
  5999. bool found = false;
  6000. int ret;
  6001. crtc = to_sde_crtc(crtc_drm);
  6002. spin_lock_irqsave(&crtc->spin_lock, flags);
  6003. list_for_each_entry(node, &crtc->user_event_list, list) {
  6004. if (node->event == event) {
  6005. list_del_init(&node->list);
  6006. found = true;
  6007. break;
  6008. }
  6009. }
  6010. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6011. /* event already disabled */
  6012. if (!found)
  6013. return 0;
  6014. /**
  6015. * crtc is disabled interrupts are cleared remove from the list,
  6016. * no need to disable/de-register.
  6017. */
  6018. if (!crtc_drm->enabled) {
  6019. kfree(node);
  6020. return 0;
  6021. }
  6022. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  6023. if (ret < 0) {
  6024. SDE_ERROR("failed to enable power resource %d\n", ret);
  6025. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  6026. kfree(node);
  6027. return ret;
  6028. }
  6029. ret = node->func(crtc_drm, false, &node->irq);
  6030. if (ret) {
  6031. spin_lock_irqsave(&crtc->spin_lock, flags);
  6032. list_add_tail(&node->list, &crtc->user_event_list);
  6033. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6034. } else {
  6035. kfree(node);
  6036. }
  6037. pm_runtime_put_sync(crtc_drm->dev->dev);
  6038. return ret;
  6039. }
  6040. int sde_crtc_register_custom_event(struct sde_kms *kms,
  6041. struct drm_crtc *crtc_drm, u32 event, bool en)
  6042. {
  6043. struct sde_crtc *crtc = NULL;
  6044. int ret;
  6045. crtc = to_sde_crtc(crtc_drm);
  6046. if (!crtc || !kms || !kms->dev) {
  6047. DRM_ERROR("invalid sde_crtc %pK kms %pK dev %pK\n", crtc,
  6048. kms, ((kms) ? (kms->dev) : NULL));
  6049. return -EINVAL;
  6050. }
  6051. if (en)
  6052. ret = _sde_crtc_event_enable(kms, crtc_drm, event);
  6053. else
  6054. ret = _sde_crtc_event_disable(kms, crtc_drm, event);
  6055. return ret;
  6056. }
  6057. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  6058. bool en, struct sde_irq_callback *irq)
  6059. {
  6060. return 0;
  6061. }
  6062. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  6063. struct sde_irq_callback *noirq)
  6064. {
  6065. /*
  6066. * IRQ object noirq is not being used here since there is
  6067. * no crtc irq from pm event.
  6068. */
  6069. return 0;
  6070. }
  6071. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  6072. bool en, struct sde_irq_callback *irq)
  6073. {
  6074. return 0;
  6075. }
  6076. static int sde_crtc_mmrm_interrupt_handler(struct drm_crtc *crtc_drm,
  6077. bool en, struct sde_irq_callback *irq)
  6078. {
  6079. return 0;
  6080. }
  6081. /**
  6082. * sde_crtc_update_cont_splash_settings - update mixer settings
  6083. * and initial clk during device bootup for cont_splash use case
  6084. * @crtc: Pointer to drm crtc structure
  6085. */
  6086. void sde_crtc_update_cont_splash_settings(struct drm_crtc *crtc)
  6087. {
  6088. struct sde_kms *kms = NULL;
  6089. struct msm_drm_private *priv;
  6090. struct sde_crtc *sde_crtc;
  6091. u64 rate;
  6092. if (!crtc || !crtc->state || !crtc->dev || !crtc->dev->dev_private) {
  6093. SDE_ERROR("invalid crtc\n");
  6094. return;
  6095. }
  6096. priv = crtc->dev->dev_private;
  6097. kms = to_sde_kms(priv->kms);
  6098. if (!kms || !kms->catalog) {
  6099. SDE_ERROR("invalid parameters\n");
  6100. return;
  6101. }
  6102. _sde_crtc_setup_mixers(crtc);
  6103. sde_cp_crtc_refresh_status_properties(crtc);
  6104. crtc->enabled = true;
  6105. /* update core clk value for initial state with cont-splash */
  6106. sde_crtc = to_sde_crtc(crtc);
  6107. rate = sde_power_clk_get_rate(&priv->phandle, kms->perf.clk_name);
  6108. sde_crtc->cur_perf.core_clk_rate = (rate > 0) ?
  6109. rate : kms->perf.max_core_clk_rate;
  6110. sde_crtc->cur_perf.core_clk_rate = kms->perf.max_core_clk_rate;
  6111. }
  6112. static void sde_crtc_install_noise_layer_properties(struct sde_crtc *sde_crtc,
  6113. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  6114. {
  6115. struct sde_lm_cfg *lm;
  6116. char feature_name[256];
  6117. u32 version;
  6118. if (!catalog->mixer_count)
  6119. return;
  6120. lm = &catalog->mixer[0];
  6121. if (!(lm->features & BIT(SDE_MIXER_NOISE_LAYER)))
  6122. return;
  6123. version = lm->sblk->nlayer.version >> 16;
  6124. snprintf(feature_name, ARRAY_SIZE(feature_name), "%s%d", "noise_layer_v", version);
  6125. switch (version) {
  6126. case 1:
  6127. sde_kms_info_add_keyint(info, "has_noise_layer", 1);
  6128. msm_property_install_volatile_range(&sde_crtc->property_info,
  6129. feature_name, 0x0, 0, ~0, 0, CRTC_PROP_NOISE_LAYER_V1);
  6130. break;
  6131. default:
  6132. SDE_ERROR("unsupported noise layer version %d\n", version);
  6133. break;
  6134. }
  6135. }
  6136. static int _sde_crtc_set_noise_layer(struct sde_crtc *sde_crtc,
  6137. struct sde_crtc_state *cstate,
  6138. void __user *usr_ptr)
  6139. {
  6140. int ret;
  6141. if (!sde_crtc || !cstate) {
  6142. SDE_ERROR("invalid sde_crtc/state\n");
  6143. return -EINVAL;
  6144. }
  6145. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  6146. if (!usr_ptr) {
  6147. SDE_DEBUG("noise layer removed\n");
  6148. cstate->noise_layer_en = false;
  6149. set_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  6150. return 0;
  6151. }
  6152. ret = copy_from_user(&cstate->layer_cfg, usr_ptr,
  6153. sizeof(cstate->layer_cfg));
  6154. if (ret) {
  6155. SDE_ERROR("failed to copy noise layer %d\n", ret);
  6156. return -EFAULT;
  6157. }
  6158. if (cstate->layer_cfg.zposn != cstate->layer_cfg.zposattn - 1 ||
  6159. cstate->layer_cfg.zposattn >= SDE_STAGE_MAX ||
  6160. !cstate->layer_cfg.attn_factor ||
  6161. cstate->layer_cfg.attn_factor > DRM_NOISE_ATTN_MAX ||
  6162. cstate->layer_cfg.strength > DRM_NOISE_STREN_MAX ||
  6163. !cstate->layer_cfg.alpha_noise ||
  6164. cstate->layer_cfg.alpha_noise > DRM_NOISE_ATTN_MAX) {
  6165. SDE_ERROR("invalid param zposn %d zposattn %d attn_factor %d \
  6166. strength %d alpha noise %d\n", cstate->layer_cfg.zposn,
  6167. cstate->layer_cfg.zposattn, cstate->layer_cfg.attn_factor,
  6168. cstate->layer_cfg.strength, cstate->layer_cfg.alpha_noise);
  6169. return -EINVAL;
  6170. }
  6171. cstate->noise_layer_en = true;
  6172. set_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  6173. return 0;
  6174. }
  6175. static void sde_cp_crtc_apply_noise(struct drm_crtc *crtc,
  6176. struct drm_crtc_state *state)
  6177. {
  6178. struct sde_crtc *scrtc = to_sde_crtc(crtc);
  6179. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  6180. struct sde_hw_mixer *lm;
  6181. int i;
  6182. struct sde_hw_noise_layer_cfg cfg;
  6183. if (!test_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty))
  6184. return;
  6185. cfg.flags = cstate->layer_cfg.flags;
  6186. cfg.alpha_noise = cstate->layer_cfg.alpha_noise;
  6187. cfg.attn_factor = cstate->layer_cfg.attn_factor;
  6188. cfg.strength = cstate->layer_cfg.strength;
  6189. cfg.zposn = cstate->layer_cfg.zposn;
  6190. cfg.zposattn = cstate->layer_cfg.zposattn;
  6191. for (i = 0; i < scrtc->num_mixers; i++) {
  6192. lm = scrtc->mixers[i].hw_lm;
  6193. if (!lm->ops.setup_noise_layer)
  6194. break;
  6195. if (!cstate->noise_layer_en)
  6196. lm->ops.setup_noise_layer(lm, NULL);
  6197. else
  6198. lm->ops.setup_noise_layer(lm, &cfg);
  6199. }
  6200. if (!cstate->noise_layer_en)
  6201. clear_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  6202. }
  6203. void sde_crtc_disable_cp_features(struct drm_crtc *crtc)
  6204. {
  6205. sde_cp_disable_features(crtc);
  6206. }